1ebccf1e3SJoseph Koshy /*- 2122ccdc1SJoseph Koshy * Copyright (c) 2003-2008 Joseph Koshy 3d07f36b0SJoseph Koshy * Copyright (c) 2007 The FreeBSD Foundation 4ebccf1e3SJoseph Koshy * All rights reserved. 5ebccf1e3SJoseph Koshy * 6d07f36b0SJoseph Koshy * Portions of this software were developed by A. Joseph Koshy under 7d07f36b0SJoseph Koshy * sponsorship from the FreeBSD Foundation and Google, Inc. 8d07f36b0SJoseph Koshy * 9ebccf1e3SJoseph Koshy * Redistribution and use in source and binary forms, with or without 10ebccf1e3SJoseph Koshy * modification, are permitted provided that the following conditions 11ebccf1e3SJoseph Koshy * are met: 12ebccf1e3SJoseph Koshy * 1. Redistributions of source code must retain the above copyright 13ebccf1e3SJoseph Koshy * notice, this list of conditions and the following disclaimer. 14ebccf1e3SJoseph Koshy * 2. Redistributions in binary form must reproduce the above copyright 15ebccf1e3SJoseph Koshy * notice, this list of conditions and the following disclaimer in the 16ebccf1e3SJoseph Koshy * documentation and/or other materials provided with the distribution. 17ebccf1e3SJoseph Koshy * 18ebccf1e3SJoseph Koshy * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 19ebccf1e3SJoseph Koshy * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20ebccf1e3SJoseph Koshy * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21ebccf1e3SJoseph Koshy * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 22ebccf1e3SJoseph Koshy * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 23ebccf1e3SJoseph Koshy * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 24ebccf1e3SJoseph Koshy * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 25ebccf1e3SJoseph Koshy * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 26ebccf1e3SJoseph Koshy * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 27ebccf1e3SJoseph Koshy * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 28ebccf1e3SJoseph Koshy * SUCH DAMAGE. 29ebccf1e3SJoseph Koshy */ 30ebccf1e3SJoseph Koshy 31ebccf1e3SJoseph Koshy #include <sys/cdefs.h> 32ebccf1e3SJoseph Koshy __FBSDID("$FreeBSD$"); 33ebccf1e3SJoseph Koshy 34ebccf1e3SJoseph Koshy /* Support for the AMD K7 and later processors */ 35ebccf1e3SJoseph Koshy 36ebccf1e3SJoseph Koshy #include <sys/param.h> 37ebccf1e3SJoseph Koshy #include <sys/lock.h> 38ebccf1e3SJoseph Koshy #include <sys/malloc.h> 39ebccf1e3SJoseph Koshy #include <sys/mutex.h> 407ad17ef9SMarcel Moolenaar #include <sys/pmc.h> 41122ccdc1SJoseph Koshy #include <sys/pmckern.h> 42ebccf1e3SJoseph Koshy #include <sys/smp.h> 43ebccf1e3SJoseph Koshy #include <sys/systm.h> 44ebccf1e3SJoseph Koshy 45d07f36b0SJoseph Koshy #include <machine/cpu.h> 46f263522aSJoseph Koshy #include <machine/cpufunc.h> 47ebccf1e3SJoseph Koshy #include <machine/md_var.h> 48f263522aSJoseph Koshy #include <machine/specialreg.h> 49ebccf1e3SJoseph Koshy 50680f1afdSJohn Baldwin #ifdef HWPMC_DEBUG 51f263522aSJoseph Koshy enum pmc_class amd_pmc_class; 52ebccf1e3SJoseph Koshy #endif 53ebccf1e3SJoseph Koshy 54ebccf1e3SJoseph Koshy /* AMD K7 & K8 PMCs */ 55ebccf1e3SJoseph Koshy struct amd_descr { 56ebccf1e3SJoseph Koshy struct pmc_descr pm_descr; /* "base class" */ 57ebccf1e3SJoseph Koshy uint32_t pm_evsel; /* address of EVSEL register */ 58ebccf1e3SJoseph Koshy uint32_t pm_perfctr; /* address of PERFCTR register */ 59ebccf1e3SJoseph Koshy }; 60ebccf1e3SJoseph Koshy 61f263522aSJoseph Koshy static struct amd_descr amd_pmcdesc[AMD_NPMCS] = 62ebccf1e3SJoseph Koshy { 63ebccf1e3SJoseph Koshy { 64ebccf1e3SJoseph Koshy .pm_descr = 65ebccf1e3SJoseph Koshy { 66f263522aSJoseph Koshy .pd_name = "", 67f263522aSJoseph Koshy .pd_class = -1, 68ebccf1e3SJoseph Koshy .pd_caps = AMD_PMC_CAPS, 69ebccf1e3SJoseph Koshy .pd_width = 48 70ebccf1e3SJoseph Koshy }, 71ebccf1e3SJoseph Koshy .pm_evsel = AMD_PMC_EVSEL_0, 72ebccf1e3SJoseph Koshy .pm_perfctr = AMD_PMC_PERFCTR_0 73ebccf1e3SJoseph Koshy }, 74ebccf1e3SJoseph Koshy { 75ebccf1e3SJoseph Koshy .pm_descr = 76ebccf1e3SJoseph Koshy { 77f263522aSJoseph Koshy .pd_name = "", 78f263522aSJoseph Koshy .pd_class = -1, 79ebccf1e3SJoseph Koshy .pd_caps = AMD_PMC_CAPS, 80ebccf1e3SJoseph Koshy .pd_width = 48 81ebccf1e3SJoseph Koshy }, 82ebccf1e3SJoseph Koshy .pm_evsel = AMD_PMC_EVSEL_1, 83ebccf1e3SJoseph Koshy .pm_perfctr = AMD_PMC_PERFCTR_1 84ebccf1e3SJoseph Koshy }, 85ebccf1e3SJoseph Koshy { 86ebccf1e3SJoseph Koshy .pm_descr = 87ebccf1e3SJoseph Koshy { 88f263522aSJoseph Koshy .pd_name = "", 89f263522aSJoseph Koshy .pd_class = -1, 90ebccf1e3SJoseph Koshy .pd_caps = AMD_PMC_CAPS, 91ebccf1e3SJoseph Koshy .pd_width = 48 92ebccf1e3SJoseph Koshy }, 93ebccf1e3SJoseph Koshy .pm_evsel = AMD_PMC_EVSEL_2, 94ebccf1e3SJoseph Koshy .pm_perfctr = AMD_PMC_PERFCTR_2 95ebccf1e3SJoseph Koshy }, 96ebccf1e3SJoseph Koshy { 97ebccf1e3SJoseph Koshy .pm_descr = 98ebccf1e3SJoseph Koshy { 99f263522aSJoseph Koshy .pd_name = "", 100f263522aSJoseph Koshy .pd_class = -1, 101ebccf1e3SJoseph Koshy .pd_caps = AMD_PMC_CAPS, 102ebccf1e3SJoseph Koshy .pd_width = 48 103ebccf1e3SJoseph Koshy }, 104ebccf1e3SJoseph Koshy .pm_evsel = AMD_PMC_EVSEL_3, 105ebccf1e3SJoseph Koshy .pm_perfctr = AMD_PMC_PERFCTR_3 106ebccf1e3SJoseph Koshy } 107ebccf1e3SJoseph Koshy }; 108ebccf1e3SJoseph Koshy 109ebccf1e3SJoseph Koshy struct amd_event_code_map { 110ebccf1e3SJoseph Koshy enum pmc_event pe_ev; /* enum value */ 111*1d3aa362SConrad Meyer uint16_t pe_code; /* encoded event mask */ 112ebccf1e3SJoseph Koshy uint8_t pe_mask; /* bits allowed in unit mask */ 113ebccf1e3SJoseph Koshy }; 114ebccf1e3SJoseph Koshy 115ebccf1e3SJoseph Koshy const struct amd_event_code_map amd_event_codes[] = { 116f263522aSJoseph Koshy #if defined(__i386__) /* 32 bit Athlon (K7) only */ 117ebccf1e3SJoseph Koshy { PMC_EV_K7_DC_ACCESSES, 0x40, 0 }, 118ebccf1e3SJoseph Koshy { PMC_EV_K7_DC_MISSES, 0x41, 0 }, 119f263522aSJoseph Koshy { PMC_EV_K7_DC_REFILLS_FROM_L2, 0x42, AMD_PMC_UNITMASK_MOESI }, 120f263522aSJoseph Koshy { PMC_EV_K7_DC_REFILLS_FROM_SYSTEM, 0x43, AMD_PMC_UNITMASK_MOESI }, 121f263522aSJoseph Koshy { PMC_EV_K7_DC_WRITEBACKS, 0x44, AMD_PMC_UNITMASK_MOESI }, 122ebccf1e3SJoseph Koshy { PMC_EV_K7_L1_DTLB_MISS_AND_L2_DTLB_HITS, 0x45, 0 }, 123ebccf1e3SJoseph Koshy { PMC_EV_K7_L1_AND_L2_DTLB_MISSES, 0x46, 0 }, 124ebccf1e3SJoseph Koshy { PMC_EV_K7_MISALIGNED_REFERENCES, 0x47, 0 }, 125ebccf1e3SJoseph Koshy 126ebccf1e3SJoseph Koshy { PMC_EV_K7_IC_FETCHES, 0x80, 0 }, 127ebccf1e3SJoseph Koshy { PMC_EV_K7_IC_MISSES, 0x81, 0 }, 128ebccf1e3SJoseph Koshy 129ebccf1e3SJoseph Koshy { PMC_EV_K7_L1_ITLB_MISSES, 0x84, 0 }, 130ebccf1e3SJoseph Koshy { PMC_EV_K7_L1_L2_ITLB_MISSES, 0x85, 0 }, 131ebccf1e3SJoseph Koshy 132ebccf1e3SJoseph Koshy { PMC_EV_K7_RETIRED_INSTRUCTIONS, 0xC0, 0 }, 133ebccf1e3SJoseph Koshy { PMC_EV_K7_RETIRED_OPS, 0xC1, 0 }, 134ebccf1e3SJoseph Koshy { PMC_EV_K7_RETIRED_BRANCHES, 0xC2, 0 }, 135ebccf1e3SJoseph Koshy { PMC_EV_K7_RETIRED_BRANCHES_MISPREDICTED, 0xC3, 0 }, 136ebccf1e3SJoseph Koshy { PMC_EV_K7_RETIRED_TAKEN_BRANCHES, 0xC4, 0 }, 137ebccf1e3SJoseph Koshy { PMC_EV_K7_RETIRED_TAKEN_BRANCHES_MISPREDICTED, 0xC5, 0 }, 138ebccf1e3SJoseph Koshy { PMC_EV_K7_RETIRED_FAR_CONTROL_TRANSFERS, 0xC6, 0 }, 139ebccf1e3SJoseph Koshy { PMC_EV_K7_RETIRED_RESYNC_BRANCHES, 0xC7, 0 }, 140ebccf1e3SJoseph Koshy { PMC_EV_K7_INTERRUPTS_MASKED_CYCLES, 0xCD, 0 }, 141ebccf1e3SJoseph Koshy { PMC_EV_K7_INTERRUPTS_MASKED_WHILE_PENDING_CYCLES, 0xCE, 0 }, 142f263522aSJoseph Koshy { PMC_EV_K7_HARDWARE_INTERRUPTS, 0xCF, 0 }, 143ebccf1e3SJoseph Koshy #endif 144ebccf1e3SJoseph Koshy 145ebccf1e3SJoseph Koshy { PMC_EV_K8_FP_DISPATCHED_FPU_OPS, 0x00, 0x3F }, 146ebccf1e3SJoseph Koshy { PMC_EV_K8_FP_CYCLES_WITH_NO_FPU_OPS_RETIRED, 0x01, 0x00 }, 147ebccf1e3SJoseph Koshy { PMC_EV_K8_FP_DISPATCHED_FPU_FAST_FLAG_OPS, 0x02, 0x00 }, 148ebccf1e3SJoseph Koshy 149ebccf1e3SJoseph Koshy { PMC_EV_K8_LS_SEGMENT_REGISTER_LOAD, 0x20, 0x7F }, 150ebccf1e3SJoseph Koshy { PMC_EV_K8_LS_MICROARCHITECTURAL_RESYNC_BY_SELF_MODIFYING_CODE, 151ebccf1e3SJoseph Koshy 0x21, 0x00 }, 152ebccf1e3SJoseph Koshy { PMC_EV_K8_LS_MICROARCHITECTURAL_RESYNC_BY_SNOOP, 0x22, 0x00 }, 153ebccf1e3SJoseph Koshy { PMC_EV_K8_LS_BUFFER2_FULL, 0x23, 0x00 }, 154ebccf1e3SJoseph Koshy { PMC_EV_K8_LS_LOCKED_OPERATION, 0x24, 0x07 }, 155ebccf1e3SJoseph Koshy { PMC_EV_K8_LS_MICROARCHITECTURAL_LATE_CANCEL, 0x25, 0x00 }, 156ebccf1e3SJoseph Koshy { PMC_EV_K8_LS_RETIRED_CFLUSH_INSTRUCTIONS, 0x26, 0x00 }, 157ebccf1e3SJoseph Koshy { PMC_EV_K8_LS_RETIRED_CPUID_INSTRUCTIONS, 0x27, 0x00 }, 158ebccf1e3SJoseph Koshy 159ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_ACCESS, 0x40, 0x00 }, 160ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_MISS, 0x41, 0x00 }, 161ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_REFILL_FROM_L2, 0x42, 0x1F }, 162ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_REFILL_FROM_SYSTEM, 0x43, 0x1F }, 163ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_COPYBACK, 0x44, 0x1F }, 164ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_L1_DTLB_MISS_AND_L2_DTLB_HIT, 0x45, 0x00 }, 165ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_L1_DTLB_MISS_AND_L2_DTLB_MISS, 0x46, 0x00 }, 166ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_MISALIGNED_DATA_REFERENCE, 0x47, 0x00 }, 167ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_MICROARCHITECTURAL_LATE_CANCEL, 0x48, 0x00 }, 168ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_MICROARCHITECTURAL_EARLY_CANCEL, 0x49, 0x00 }, 169ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_ONE_BIT_ECC_ERROR, 0x4A, 0x03 }, 170ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_DISPATCHED_PREFETCH_INSTRUCTIONS, 0x4B, 0x07 }, 171ebccf1e3SJoseph Koshy { PMC_EV_K8_DC_DCACHE_ACCESSES_BY_LOCKS, 0x4C, 0x03 }, 172ebccf1e3SJoseph Koshy 173ebccf1e3SJoseph Koshy { PMC_EV_K8_BU_CPU_CLK_UNHALTED, 0x76, 0x00 }, 174ebccf1e3SJoseph Koshy { PMC_EV_K8_BU_INTERNAL_L2_REQUEST, 0x7D, 0x1F }, 175ebccf1e3SJoseph Koshy { PMC_EV_K8_BU_FILL_REQUEST_L2_MISS, 0x7E, 0x07 }, 176ebccf1e3SJoseph Koshy { PMC_EV_K8_BU_FILL_INTO_L2, 0x7F, 0x03 }, 177ebccf1e3SJoseph Koshy 178ebccf1e3SJoseph Koshy { PMC_EV_K8_IC_FETCH, 0x80, 0x00 }, 179ebccf1e3SJoseph Koshy { PMC_EV_K8_IC_MISS, 0x81, 0x00 }, 180ebccf1e3SJoseph Koshy { PMC_EV_K8_IC_REFILL_FROM_L2, 0x82, 0x00 }, 181ebccf1e3SJoseph Koshy { PMC_EV_K8_IC_REFILL_FROM_SYSTEM, 0x83, 0x00 }, 182ebccf1e3SJoseph Koshy { PMC_EV_K8_IC_L1_ITLB_MISS_AND_L2_ITLB_HIT, 0x84, 0x00 }, 183ebccf1e3SJoseph Koshy { PMC_EV_K8_IC_L1_ITLB_MISS_AND_L2_ITLB_MISS, 0x85, 0x00 }, 184ebccf1e3SJoseph Koshy { PMC_EV_K8_IC_MICROARCHITECTURAL_RESYNC_BY_SNOOP, 0x86, 0x00 }, 185ebccf1e3SJoseph Koshy { PMC_EV_K8_IC_INSTRUCTION_FETCH_STALL, 0x87, 0x00 }, 186ebccf1e3SJoseph Koshy { PMC_EV_K8_IC_RETURN_STACK_HIT, 0x88, 0x00 }, 187ebccf1e3SJoseph Koshy { PMC_EV_K8_IC_RETURN_STACK_OVERFLOW, 0x89, 0x00 }, 188ebccf1e3SJoseph Koshy 189ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_X86_INSTRUCTIONS, 0xC0, 0x00 }, 190ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_UOPS, 0xC1, 0x00 }, 191ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_BRANCHES, 0xC2, 0x00 }, 192ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_BRANCHES_MISPREDICTED, 0xC3, 0x00 }, 193ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_TAKEN_BRANCHES, 0xC4, 0x00 }, 194ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_TAKEN_BRANCHES_MISPREDICTED, 0xC5, 0x00 }, 195ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_FAR_CONTROL_TRANSFERS, 0xC6, 0x00 }, 196ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_RESYNCS, 0xC7, 0x00 }, 197ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_NEAR_RETURNS, 0xC8, 0x00 }, 198ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_NEAR_RETURNS_MISPREDICTED, 0xC9, 0x00 }, 199ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_TAKEN_BRANCHES_MISPREDICTED_BY_ADDR_MISCOMPARE, 200ebccf1e3SJoseph Koshy 0xCA, 0x00 }, 201ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_FPU_INSTRUCTIONS, 0xCB, 0x0F }, 202ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_RETIRED_FASTPATH_DOUBLE_OP_INSTRUCTIONS, 203ebccf1e3SJoseph Koshy 0xCC, 0x07 }, 204ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_INTERRUPTS_MASKED_CYCLES, 0xCD, 0x00 }, 205ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_INTERRUPTS_MASKED_WHILE_PENDING_CYCLES, 0xCE, 0x00 }, 206ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_TAKEN_HARDWARE_INTERRUPTS, 0xCF, 0x00 }, 207ebccf1e3SJoseph Koshy 208ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_DECODER_EMPTY, 0xD0, 0x00 }, 209ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_DISPATCH_STALLS, 0xD1, 0x00 }, 210ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_DISPATCH_STALL_FROM_BRANCH_ABORT_TO_RETIRE, 211ebccf1e3SJoseph Koshy 0xD2, 0x00 }, 212ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_DISPATCH_STALL_FOR_SERIALIZATION, 0xD3, 0x00 }, 213ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_DISPATCH_STALL_FOR_SEGMENT_LOAD, 0xD4, 0x00 }, 214ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_DISPATCH_STALL_WHEN_REORDER_BUFFER_IS_FULL, 215ebccf1e3SJoseph Koshy 0xD5, 0x00 }, 216ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_DISPATCH_STALL_WHEN_RESERVATION_STATIONS_ARE_FULL, 217ebccf1e3SJoseph Koshy 0xD6, 0x00 }, 218ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_DISPATCH_STALL_WHEN_FPU_IS_FULL, 0xD7, 0x00 }, 219ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_DISPATCH_STALL_WHEN_LS_IS_FULL, 0xD8, 0x00 }, 220ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_DISPATCH_STALL_WHEN_WAITING_FOR_ALL_TO_BE_QUIET, 221ebccf1e3SJoseph Koshy 0xD9, 0x00 }, 222ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_DISPATCH_STALL_WHEN_FAR_XFER_OR_RESYNC_BRANCH_PENDING, 223ebccf1e3SJoseph Koshy 0xDA, 0x00 }, 224ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_FPU_EXCEPTIONS, 0xDB, 0x0F }, 225ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_NUMBER_OF_BREAKPOINTS_FOR_DR0, 0xDC, 0x00 }, 226ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_NUMBER_OF_BREAKPOINTS_FOR_DR1, 0xDD, 0x00 }, 227ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_NUMBER_OF_BREAKPOINTS_FOR_DR2, 0xDE, 0x00 }, 228ebccf1e3SJoseph Koshy { PMC_EV_K8_FR_NUMBER_OF_BREAKPOINTS_FOR_DR3, 0xDF, 0x00 }, 229ebccf1e3SJoseph Koshy 230ebccf1e3SJoseph Koshy { PMC_EV_K8_NB_MEMORY_CONTROLLER_PAGE_ACCESS_EVENT, 0xE0, 0x7 }, 231ebccf1e3SJoseph Koshy { PMC_EV_K8_NB_MEMORY_CONTROLLER_PAGE_TABLE_OVERFLOW, 0xE1, 0x00 }, 232ebccf1e3SJoseph Koshy { PMC_EV_K8_NB_MEMORY_CONTROLLER_DRAM_COMMAND_SLOTS_MISSED, 233ebccf1e3SJoseph Koshy 0xE2, 0x00 }, 234ebccf1e3SJoseph Koshy { PMC_EV_K8_NB_MEMORY_CONTROLLER_TURNAROUND, 0xE3, 0x07 }, 235ebccf1e3SJoseph Koshy { PMC_EV_K8_NB_MEMORY_CONTROLLER_BYPASS_SATURATION, 0xE4, 0x0F }, 236ebccf1e3SJoseph Koshy { PMC_EV_K8_NB_SIZED_COMMANDS, 0xEB, 0x7F }, 237ebccf1e3SJoseph Koshy { PMC_EV_K8_NB_PROBE_RESULT, 0xEC, 0x0F }, 238ebccf1e3SJoseph Koshy { PMC_EV_K8_NB_HT_BUS0_BANDWIDTH, 0xF6, 0x0F }, 239ebccf1e3SJoseph Koshy { PMC_EV_K8_NB_HT_BUS1_BANDWIDTH, 0xF7, 0x0F }, 240ebccf1e3SJoseph Koshy { PMC_EV_K8_NB_HT_BUS2_BANDWIDTH, 0xF8, 0x0F } 241ebccf1e3SJoseph Koshy 242ebccf1e3SJoseph Koshy }; 243ebccf1e3SJoseph Koshy 244323b076eSPedro F. Giffuni const int amd_event_codes_size = nitems(amd_event_codes); 245ebccf1e3SJoseph Koshy 246ebccf1e3SJoseph Koshy /* 247e829eb6dSJoseph Koshy * Per-processor information 248e829eb6dSJoseph Koshy */ 249e829eb6dSJoseph Koshy 250e829eb6dSJoseph Koshy struct amd_cpu { 251e829eb6dSJoseph Koshy struct pmc_hw pc_amdpmcs[AMD_NPMCS]; 252e829eb6dSJoseph Koshy }; 253e829eb6dSJoseph Koshy 254e829eb6dSJoseph Koshy static struct amd_cpu **amd_pcpu; 255e829eb6dSJoseph Koshy 256e829eb6dSJoseph Koshy /* 257ebccf1e3SJoseph Koshy * read a pmc register 258ebccf1e3SJoseph Koshy */ 259ebccf1e3SJoseph Koshy 260ebccf1e3SJoseph Koshy static int 261ebccf1e3SJoseph Koshy amd_read_pmc(int cpu, int ri, pmc_value_t *v) 262ebccf1e3SJoseph Koshy { 263ebccf1e3SJoseph Koshy enum pmc_mode mode; 264ebccf1e3SJoseph Koshy const struct amd_descr *pd; 265ebccf1e3SJoseph Koshy struct pmc *pm; 266ebccf1e3SJoseph Koshy pmc_value_t tmp; 267ebccf1e3SJoseph Koshy 268122ccdc1SJoseph Koshy KASSERT(cpu >= 0 && cpu < pmc_cpu_max(), 269ebccf1e3SJoseph Koshy ("[amd,%d] illegal CPU value %d", __LINE__, cpu)); 270ebccf1e3SJoseph Koshy KASSERT(ri >= 0 && ri < AMD_NPMCS, 271ebccf1e3SJoseph Koshy ("[amd,%d] illegal row-index %d", __LINE__, ri)); 272e829eb6dSJoseph Koshy KASSERT(amd_pcpu[cpu], 273e829eb6dSJoseph Koshy ("[amd,%d] null per-cpu, cpu %d", __LINE__, cpu)); 274ebccf1e3SJoseph Koshy 275e829eb6dSJoseph Koshy pm = amd_pcpu[cpu]->pc_amdpmcs[ri].phw_pmc; 276ebccf1e3SJoseph Koshy pd = &amd_pmcdesc[ri]; 277ebccf1e3SJoseph Koshy 278ebccf1e3SJoseph Koshy KASSERT(pm != NULL, 279ebccf1e3SJoseph Koshy ("[amd,%d] No owner for HWPMC [cpu%d,pmc%d]", __LINE__, 280ebccf1e3SJoseph Koshy cpu, ri)); 281ebccf1e3SJoseph Koshy 282c5153e19SJoseph Koshy mode = PMC_TO_MODE(pm); 283ebccf1e3SJoseph Koshy 2844a3690dfSJohn Baldwin PMCDBG2(MDP,REA,1,"amd-read id=%d class=%d", ri, pd->pm_descr.pd_class); 285ebccf1e3SJoseph Koshy 286680f1afdSJohn Baldwin #ifdef HWPMC_DEBUG 287f263522aSJoseph Koshy KASSERT(pd->pm_descr.pd_class == amd_pmc_class, 288ebccf1e3SJoseph Koshy ("[amd,%d] unknown PMC class (%d)", __LINE__, 289ebccf1e3SJoseph Koshy pd->pm_descr.pd_class)); 290f263522aSJoseph Koshy #endif 291ebccf1e3SJoseph Koshy 292ebccf1e3SJoseph Koshy tmp = rdmsr(pd->pm_perfctr); /* RDMSR serializes */ 2934a3690dfSJohn Baldwin PMCDBG2(MDP,REA,2,"amd-read (pre-munge) id=%d -> %jd", ri, tmp); 29405e486c7SAdrian Chadd if (PMC_IS_SAMPLING_MODE(mode)) { 29505e486c7SAdrian Chadd /* Sign extend 48 bit value to 64 bits. */ 29605e486c7SAdrian Chadd tmp = (pmc_value_t) (((int64_t) tmp << 16) >> 16); 29705e486c7SAdrian Chadd tmp = AMD_PERFCTR_VALUE_TO_RELOAD_COUNT(tmp); 29805e486c7SAdrian Chadd } 299ebccf1e3SJoseph Koshy *v = tmp; 300ebccf1e3SJoseph Koshy 3014a3690dfSJohn Baldwin PMCDBG2(MDP,REA,2,"amd-read (post-munge) id=%d -> %jd", ri, *v); 302ebccf1e3SJoseph Koshy 303ebccf1e3SJoseph Koshy return 0; 304ebccf1e3SJoseph Koshy } 305ebccf1e3SJoseph Koshy 306ebccf1e3SJoseph Koshy /* 307ebccf1e3SJoseph Koshy * Write a PMC MSR. 308ebccf1e3SJoseph Koshy */ 309ebccf1e3SJoseph Koshy 310ebccf1e3SJoseph Koshy static int 311ebccf1e3SJoseph Koshy amd_write_pmc(int cpu, int ri, pmc_value_t v) 312ebccf1e3SJoseph Koshy { 313ebccf1e3SJoseph Koshy const struct amd_descr *pd; 314ebccf1e3SJoseph Koshy enum pmc_mode mode; 315e829eb6dSJoseph Koshy struct pmc *pm; 316ebccf1e3SJoseph Koshy 317122ccdc1SJoseph Koshy KASSERT(cpu >= 0 && cpu < pmc_cpu_max(), 318ebccf1e3SJoseph Koshy ("[amd,%d] illegal CPU value %d", __LINE__, cpu)); 319ebccf1e3SJoseph Koshy KASSERT(ri >= 0 && ri < AMD_NPMCS, 320ebccf1e3SJoseph Koshy ("[amd,%d] illegal row-index %d", __LINE__, ri)); 321ebccf1e3SJoseph Koshy 322e829eb6dSJoseph Koshy pm = amd_pcpu[cpu]->pc_amdpmcs[ri].phw_pmc; 323ebccf1e3SJoseph Koshy pd = &amd_pmcdesc[ri]; 324ebccf1e3SJoseph Koshy 325ebccf1e3SJoseph Koshy KASSERT(pm != NULL, 326ebccf1e3SJoseph Koshy ("[amd,%d] PMC not owned (cpu%d,pmc%d)", __LINE__, 327ebccf1e3SJoseph Koshy cpu, ri)); 328ebccf1e3SJoseph Koshy 329c5153e19SJoseph Koshy mode = PMC_TO_MODE(pm); 330ebccf1e3SJoseph Koshy 331680f1afdSJohn Baldwin #ifdef HWPMC_DEBUG 332f263522aSJoseph Koshy KASSERT(pd->pm_descr.pd_class == amd_pmc_class, 333ebccf1e3SJoseph Koshy ("[amd,%d] unknown PMC class (%d)", __LINE__, 334ebccf1e3SJoseph Koshy pd->pm_descr.pd_class)); 335f263522aSJoseph Koshy #endif 336ebccf1e3SJoseph Koshy 337ebccf1e3SJoseph Koshy /* use 2's complement of the count for sampling mode PMCs */ 338ebccf1e3SJoseph Koshy if (PMC_IS_SAMPLING_MODE(mode)) 339f263522aSJoseph Koshy v = AMD_RELOAD_COUNT_TO_PERFCTR_VALUE(v); 340ebccf1e3SJoseph Koshy 3414a3690dfSJohn Baldwin PMCDBG3(MDP,WRI,1,"amd-write cpu=%d ri=%d v=%jx", cpu, ri, v); 342ebccf1e3SJoseph Koshy 343ebccf1e3SJoseph Koshy /* write the PMC value */ 344ebccf1e3SJoseph Koshy wrmsr(pd->pm_perfctr, v); 345ebccf1e3SJoseph Koshy return 0; 346ebccf1e3SJoseph Koshy } 347ebccf1e3SJoseph Koshy 348ebccf1e3SJoseph Koshy /* 349ebccf1e3SJoseph Koshy * configure hardware pmc according to the configuration recorded in 350ebccf1e3SJoseph Koshy * pmc 'pm'. 351ebccf1e3SJoseph Koshy */ 352ebccf1e3SJoseph Koshy 353ebccf1e3SJoseph Koshy static int 354ebccf1e3SJoseph Koshy amd_config_pmc(int cpu, int ri, struct pmc *pm) 355ebccf1e3SJoseph Koshy { 356ebccf1e3SJoseph Koshy struct pmc_hw *phw; 357ebccf1e3SJoseph Koshy 3584a3690dfSJohn Baldwin PMCDBG3(MDP,CFG,1, "cpu=%d ri=%d pm=%p", cpu, ri, pm); 3596b8c8cd8SJoseph Koshy 360122ccdc1SJoseph Koshy KASSERT(cpu >= 0 && cpu < pmc_cpu_max(), 361ebccf1e3SJoseph Koshy ("[amd,%d] illegal CPU value %d", __LINE__, cpu)); 362ebccf1e3SJoseph Koshy KASSERT(ri >= 0 && ri < AMD_NPMCS, 363ebccf1e3SJoseph Koshy ("[amd,%d] illegal row-index %d", __LINE__, ri)); 364ebccf1e3SJoseph Koshy 365e829eb6dSJoseph Koshy phw = &amd_pcpu[cpu]->pc_amdpmcs[ri]; 366ebccf1e3SJoseph Koshy 367ebccf1e3SJoseph Koshy KASSERT(pm == NULL || phw->phw_pmc == NULL, 3686b8c8cd8SJoseph Koshy ("[amd,%d] pm=%p phw->pm=%p hwpmc not unconfigured", 3696b8c8cd8SJoseph Koshy __LINE__, pm, phw->phw_pmc)); 370ebccf1e3SJoseph Koshy 371ebccf1e3SJoseph Koshy phw->phw_pmc = pm; 372ebccf1e3SJoseph Koshy return 0; 373ebccf1e3SJoseph Koshy } 374ebccf1e3SJoseph Koshy 375ebccf1e3SJoseph Koshy /* 376c5153e19SJoseph Koshy * Retrieve a configured PMC pointer from hardware state. 377c5153e19SJoseph Koshy */ 378c5153e19SJoseph Koshy 379c5153e19SJoseph Koshy static int 380c5153e19SJoseph Koshy amd_get_config(int cpu, int ri, struct pmc **ppm) 381c5153e19SJoseph Koshy { 382e829eb6dSJoseph Koshy *ppm = amd_pcpu[cpu]->pc_amdpmcs[ri].phw_pmc; 383c5153e19SJoseph Koshy 384c5153e19SJoseph Koshy return 0; 385c5153e19SJoseph Koshy } 386c5153e19SJoseph Koshy 387c5153e19SJoseph Koshy /* 388ebccf1e3SJoseph Koshy * Machine dependent actions taken during the context switch in of a 389ebccf1e3SJoseph Koshy * thread. 390ebccf1e3SJoseph Koshy */ 391ebccf1e3SJoseph Koshy 392ebccf1e3SJoseph Koshy static int 3936b8c8cd8SJoseph Koshy amd_switch_in(struct pmc_cpu *pc, struct pmc_process *pp) 394ebccf1e3SJoseph Koshy { 395ebccf1e3SJoseph Koshy (void) pc; 396ebccf1e3SJoseph Koshy 3974a3690dfSJohn Baldwin PMCDBG3(MDP,SWI,1, "pc=%p pp=%p enable-msr=%d", pc, pp, 398c5153e19SJoseph Koshy (pp->pp_flags & PMC_PP_ENABLE_MSR_ACCESS) != 0); 3996b8c8cd8SJoseph Koshy 4006b8c8cd8SJoseph Koshy /* enable the RDPMC instruction if needed */ 401c5153e19SJoseph Koshy if (pp->pp_flags & PMC_PP_ENABLE_MSR_ACCESS) 402ebccf1e3SJoseph Koshy load_cr4(rcr4() | CR4_PCE); 4036b8c8cd8SJoseph Koshy 404ebccf1e3SJoseph Koshy return 0; 405ebccf1e3SJoseph Koshy } 406ebccf1e3SJoseph Koshy 407ebccf1e3SJoseph Koshy /* 408ebccf1e3SJoseph Koshy * Machine dependent actions taken during the context switch out of a 409ebccf1e3SJoseph Koshy * thread. 410ebccf1e3SJoseph Koshy */ 411ebccf1e3SJoseph Koshy 412ebccf1e3SJoseph Koshy static int 4136b8c8cd8SJoseph Koshy amd_switch_out(struct pmc_cpu *pc, struct pmc_process *pp) 414ebccf1e3SJoseph Koshy { 415ebccf1e3SJoseph Koshy (void) pc; 4166b8c8cd8SJoseph Koshy (void) pp; /* can be NULL */ 417ebccf1e3SJoseph Koshy 4184a3690dfSJohn Baldwin PMCDBG3(MDP,SWO,1, "pc=%p pp=%p enable-msr=%d", pc, pp, pp ? 419c5153e19SJoseph Koshy (pp->pp_flags & PMC_PP_ENABLE_MSR_ACCESS) == 1 : 0); 4206b8c8cd8SJoseph Koshy 4216b8c8cd8SJoseph Koshy /* always turn off the RDPMC instruction */ 422ebccf1e3SJoseph Koshy load_cr4(rcr4() & ~CR4_PCE); 4236b8c8cd8SJoseph Koshy 424ebccf1e3SJoseph Koshy return 0; 425ebccf1e3SJoseph Koshy } 426ebccf1e3SJoseph Koshy 427ebccf1e3SJoseph Koshy /* 428ebccf1e3SJoseph Koshy * Check if a given allocation is feasible. 429ebccf1e3SJoseph Koshy */ 430ebccf1e3SJoseph Koshy 431ebccf1e3SJoseph Koshy static int 432ebccf1e3SJoseph Koshy amd_allocate_pmc(int cpu, int ri, struct pmc *pm, 433ebccf1e3SJoseph Koshy const struct pmc_op_pmcallocate *a) 434ebccf1e3SJoseph Koshy { 435ebccf1e3SJoseph Koshy int i; 436ebccf1e3SJoseph Koshy uint32_t allowed_unitmask, caps, config, unitmask; 437ebccf1e3SJoseph Koshy enum pmc_event pe; 438ebccf1e3SJoseph Koshy const struct pmc_descr *pd; 439ebccf1e3SJoseph Koshy 440ebccf1e3SJoseph Koshy (void) cpu; 441ebccf1e3SJoseph Koshy 442122ccdc1SJoseph Koshy KASSERT(cpu >= 0 && cpu < pmc_cpu_max(), 443ebccf1e3SJoseph Koshy ("[amd,%d] illegal CPU value %d", __LINE__, cpu)); 444ebccf1e3SJoseph Koshy KASSERT(ri >= 0 && ri < AMD_NPMCS, 445ebccf1e3SJoseph Koshy ("[amd,%d] illegal row index %d", __LINE__, ri)); 446ebccf1e3SJoseph Koshy 447ebccf1e3SJoseph Koshy pd = &amd_pmcdesc[ri].pm_descr; 448ebccf1e3SJoseph Koshy 449ebccf1e3SJoseph Koshy /* check class match */ 450c5153e19SJoseph Koshy if (pd->pd_class != a->pm_class) 451ebccf1e3SJoseph Koshy return EINVAL; 452ebccf1e3SJoseph Koshy 453ebccf1e3SJoseph Koshy caps = pm->pm_caps; 454ebccf1e3SJoseph Koshy 4554a3690dfSJohn Baldwin PMCDBG2(MDP,ALL,1,"amd-allocate ri=%d caps=0x%x", ri, caps); 456ebccf1e3SJoseph Koshy 457ebccf1e3SJoseph Koshy if ((pd->pd_caps & caps) != caps) 458ebccf1e3SJoseph Koshy return EPERM; 459ebccf1e3SJoseph Koshy 460ebccf1e3SJoseph Koshy pe = a->pm_ev; 461ebccf1e3SJoseph Koshy 462ebccf1e3SJoseph Koshy /* map ev to the correct event mask code */ 463ebccf1e3SJoseph Koshy config = allowed_unitmask = 0; 464ebccf1e3SJoseph Koshy for (i = 0; i < amd_event_codes_size; i++) 465ebccf1e3SJoseph Koshy if (amd_event_codes[i].pe_ev == pe) { 466ebccf1e3SJoseph Koshy config = 467ebccf1e3SJoseph Koshy AMD_PMC_TO_EVENTMASK(amd_event_codes[i].pe_code); 468ebccf1e3SJoseph Koshy allowed_unitmask = 469ebccf1e3SJoseph Koshy AMD_PMC_TO_UNITMASK(amd_event_codes[i].pe_mask); 470ebccf1e3SJoseph Koshy break; 471ebccf1e3SJoseph Koshy } 472ebccf1e3SJoseph Koshy if (i == amd_event_codes_size) 473ebccf1e3SJoseph Koshy return EINVAL; 474ebccf1e3SJoseph Koshy 475f263522aSJoseph Koshy unitmask = a->pm_md.pm_amd.pm_amd_config & AMD_PMC_UNITMASK; 476ebccf1e3SJoseph Koshy if (unitmask & ~allowed_unitmask) /* disallow reserved bits */ 477ebccf1e3SJoseph Koshy return EINVAL; 478ebccf1e3SJoseph Koshy 479ebccf1e3SJoseph Koshy if (unitmask && (caps & PMC_CAP_QUALIFIER)) 480ebccf1e3SJoseph Koshy config |= unitmask; 481ebccf1e3SJoseph Koshy 482ebccf1e3SJoseph Koshy if (caps & PMC_CAP_THRESHOLD) 483f263522aSJoseph Koshy config |= a->pm_md.pm_amd.pm_amd_config & AMD_PMC_COUNTERMASK; 484ebccf1e3SJoseph Koshy 485ebccf1e3SJoseph Koshy /* set at least one of the 'usr' or 'os' caps */ 486ebccf1e3SJoseph Koshy if (caps & PMC_CAP_USER) 487ebccf1e3SJoseph Koshy config |= AMD_PMC_USR; 488ebccf1e3SJoseph Koshy if (caps & PMC_CAP_SYSTEM) 489ebccf1e3SJoseph Koshy config |= AMD_PMC_OS; 490ebccf1e3SJoseph Koshy if ((caps & (PMC_CAP_USER|PMC_CAP_SYSTEM)) == 0) 491ebccf1e3SJoseph Koshy config |= (AMD_PMC_USR|AMD_PMC_OS); 492ebccf1e3SJoseph Koshy 493ebccf1e3SJoseph Koshy if (caps & PMC_CAP_EDGE) 494ebccf1e3SJoseph Koshy config |= AMD_PMC_EDGE; 495ebccf1e3SJoseph Koshy if (caps & PMC_CAP_INVERT) 496ebccf1e3SJoseph Koshy config |= AMD_PMC_INVERT; 497ebccf1e3SJoseph Koshy if (caps & PMC_CAP_INTERRUPT) 498ebccf1e3SJoseph Koshy config |= AMD_PMC_INT; 499ebccf1e3SJoseph Koshy 500ebccf1e3SJoseph Koshy pm->pm_md.pm_amd.pm_amd_evsel = config; /* save config value */ 501ebccf1e3SJoseph Koshy 5024a3690dfSJohn Baldwin PMCDBG2(MDP,ALL,2,"amd-allocate ri=%d -> config=0x%x", ri, config); 503ebccf1e3SJoseph Koshy 504ebccf1e3SJoseph Koshy return 0; 505ebccf1e3SJoseph Koshy } 506ebccf1e3SJoseph Koshy 507ebccf1e3SJoseph Koshy /* 508ebccf1e3SJoseph Koshy * Release machine dependent state associated with a PMC. This is a 509ebccf1e3SJoseph Koshy * no-op on this architecture. 510ebccf1e3SJoseph Koshy * 511ebccf1e3SJoseph Koshy */ 512ebccf1e3SJoseph Koshy 513ebccf1e3SJoseph Koshy /* ARGSUSED0 */ 514ebccf1e3SJoseph Koshy static int 515ebccf1e3SJoseph Koshy amd_release_pmc(int cpu, int ri, struct pmc *pmc) 516ebccf1e3SJoseph Koshy { 517680f1afdSJohn Baldwin #ifdef HWPMC_DEBUG 518ebccf1e3SJoseph Koshy const struct amd_descr *pd; 519ebccf1e3SJoseph Koshy #endif 520ebccf1e3SJoseph Koshy struct pmc_hw *phw; 521ebccf1e3SJoseph Koshy 522ebccf1e3SJoseph Koshy (void) pmc; 523ebccf1e3SJoseph Koshy 524122ccdc1SJoseph Koshy KASSERT(cpu >= 0 && cpu < pmc_cpu_max(), 525ebccf1e3SJoseph Koshy ("[amd,%d] illegal CPU value %d", __LINE__, cpu)); 526ebccf1e3SJoseph Koshy KASSERT(ri >= 0 && ri < AMD_NPMCS, 527ebccf1e3SJoseph Koshy ("[amd,%d] illegal row-index %d", __LINE__, ri)); 528ebccf1e3SJoseph Koshy 529e829eb6dSJoseph Koshy phw = &amd_pcpu[cpu]->pc_amdpmcs[ri]; 530ebccf1e3SJoseph Koshy 531ebccf1e3SJoseph Koshy KASSERT(phw->phw_pmc == NULL, 532ebccf1e3SJoseph Koshy ("[amd,%d] PHW pmc %p non-NULL", __LINE__, phw->phw_pmc)); 533ebccf1e3SJoseph Koshy 534680f1afdSJohn Baldwin #ifdef HWPMC_DEBUG 535ebccf1e3SJoseph Koshy pd = &amd_pmcdesc[ri]; 536f263522aSJoseph Koshy if (pd->pm_descr.pd_class == amd_pmc_class) 537ebccf1e3SJoseph Koshy KASSERT(AMD_PMC_IS_STOPPED(pd->pm_evsel), 538ebccf1e3SJoseph Koshy ("[amd,%d] PMC %d released while active", __LINE__, ri)); 539ebccf1e3SJoseph Koshy #endif 540ebccf1e3SJoseph Koshy 541ebccf1e3SJoseph Koshy return 0; 542ebccf1e3SJoseph Koshy } 543ebccf1e3SJoseph Koshy 544ebccf1e3SJoseph Koshy /* 545ebccf1e3SJoseph Koshy * start a PMC. 546ebccf1e3SJoseph Koshy */ 547ebccf1e3SJoseph Koshy 548ebccf1e3SJoseph Koshy static int 549ebccf1e3SJoseph Koshy amd_start_pmc(int cpu, int ri) 550ebccf1e3SJoseph Koshy { 551ebccf1e3SJoseph Koshy uint32_t config; 552ebccf1e3SJoseph Koshy struct pmc *pm; 553ebccf1e3SJoseph Koshy struct pmc_hw *phw; 554ebccf1e3SJoseph Koshy const struct amd_descr *pd; 555ebccf1e3SJoseph Koshy 556122ccdc1SJoseph Koshy KASSERT(cpu >= 0 && cpu < pmc_cpu_max(), 557ebccf1e3SJoseph Koshy ("[amd,%d] illegal CPU value %d", __LINE__, cpu)); 558ebccf1e3SJoseph Koshy KASSERT(ri >= 0 && ri < AMD_NPMCS, 559ebccf1e3SJoseph Koshy ("[amd,%d] illegal row-index %d", __LINE__, ri)); 560ebccf1e3SJoseph Koshy 561e829eb6dSJoseph Koshy phw = &amd_pcpu[cpu]->pc_amdpmcs[ri]; 562ebccf1e3SJoseph Koshy pm = phw->phw_pmc; 563ebccf1e3SJoseph Koshy pd = &amd_pmcdesc[ri]; 564ebccf1e3SJoseph Koshy 565ebccf1e3SJoseph Koshy KASSERT(pm != NULL, 566ebccf1e3SJoseph Koshy ("[amd,%d] starting cpu%d,pmc%d with null pmc record", __LINE__, 567ebccf1e3SJoseph Koshy cpu, ri)); 568ebccf1e3SJoseph Koshy 5694a3690dfSJohn Baldwin PMCDBG2(MDP,STA,1,"amd-start cpu=%d ri=%d", cpu, ri); 570ebccf1e3SJoseph Koshy 571ebccf1e3SJoseph Koshy KASSERT(AMD_PMC_IS_STOPPED(pd->pm_evsel), 572ebccf1e3SJoseph Koshy ("[amd,%d] pmc%d,cpu%d: Starting active PMC \"%s\"", __LINE__, 573ebccf1e3SJoseph Koshy ri, cpu, pd->pm_descr.pd_name)); 574ebccf1e3SJoseph Koshy 575ebccf1e3SJoseph Koshy /* turn on the PMC ENABLE bit */ 576ebccf1e3SJoseph Koshy config = pm->pm_md.pm_amd.pm_amd_evsel | AMD_PMC_ENABLE; 577ebccf1e3SJoseph Koshy 5784a3690dfSJohn Baldwin PMCDBG1(MDP,STA,2,"amd-start config=0x%x", config); 579ebccf1e3SJoseph Koshy 580ebccf1e3SJoseph Koshy wrmsr(pd->pm_evsel, config); 581ebccf1e3SJoseph Koshy return 0; 582ebccf1e3SJoseph Koshy } 583ebccf1e3SJoseph Koshy 584ebccf1e3SJoseph Koshy /* 585ebccf1e3SJoseph Koshy * Stop a PMC. 586ebccf1e3SJoseph Koshy */ 587ebccf1e3SJoseph Koshy 588ebccf1e3SJoseph Koshy static int 589ebccf1e3SJoseph Koshy amd_stop_pmc(int cpu, int ri) 590ebccf1e3SJoseph Koshy { 591ebccf1e3SJoseph Koshy struct pmc *pm; 592ebccf1e3SJoseph Koshy struct pmc_hw *phw; 593ebccf1e3SJoseph Koshy const struct amd_descr *pd; 594ebccf1e3SJoseph Koshy uint64_t config; 595ebccf1e3SJoseph Koshy 596122ccdc1SJoseph Koshy KASSERT(cpu >= 0 && cpu < pmc_cpu_max(), 597ebccf1e3SJoseph Koshy ("[amd,%d] illegal CPU value %d", __LINE__, cpu)); 598ebccf1e3SJoseph Koshy KASSERT(ri >= 0 && ri < AMD_NPMCS, 599ebccf1e3SJoseph Koshy ("[amd,%d] illegal row-index %d", __LINE__, ri)); 600ebccf1e3SJoseph Koshy 601e829eb6dSJoseph Koshy phw = &amd_pcpu[cpu]->pc_amdpmcs[ri]; 602ebccf1e3SJoseph Koshy pm = phw->phw_pmc; 603ebccf1e3SJoseph Koshy pd = &amd_pmcdesc[ri]; 604ebccf1e3SJoseph Koshy 605ebccf1e3SJoseph Koshy KASSERT(pm != NULL, 606ebccf1e3SJoseph Koshy ("[amd,%d] cpu%d,pmc%d no PMC to stop", __LINE__, 607ebccf1e3SJoseph Koshy cpu, ri)); 608ebccf1e3SJoseph Koshy KASSERT(!AMD_PMC_IS_STOPPED(pd->pm_evsel), 609ebccf1e3SJoseph Koshy ("[amd,%d] PMC%d, CPU%d \"%s\" already stopped", 610ebccf1e3SJoseph Koshy __LINE__, ri, cpu, pd->pm_descr.pd_name)); 611ebccf1e3SJoseph Koshy 6124a3690dfSJohn Baldwin PMCDBG1(MDP,STO,1,"amd-stop ri=%d", ri); 613ebccf1e3SJoseph Koshy 614ebccf1e3SJoseph Koshy /* turn off the PMC ENABLE bit */ 615ebccf1e3SJoseph Koshy config = pm->pm_md.pm_amd.pm_amd_evsel & ~AMD_PMC_ENABLE; 616ebccf1e3SJoseph Koshy wrmsr(pd->pm_evsel, config); 617ebccf1e3SJoseph Koshy return 0; 618ebccf1e3SJoseph Koshy } 619ebccf1e3SJoseph Koshy 620ebccf1e3SJoseph Koshy /* 621ebccf1e3SJoseph Koshy * Interrupt handler. This function needs to return '1' if the 622ebccf1e3SJoseph Koshy * interrupt was this CPU's PMCs or '0' otherwise. It is not allowed 623ebccf1e3SJoseph Koshy * to sleep or do anything a 'fast' interrupt handler is not allowed 624ebccf1e3SJoseph Koshy * to do. 625ebccf1e3SJoseph Koshy */ 626ebccf1e3SJoseph Koshy 627ebccf1e3SJoseph Koshy static int 628d07f36b0SJoseph Koshy amd_intr(int cpu, struct trapframe *tf) 629ebccf1e3SJoseph Koshy { 630e829eb6dSJoseph Koshy int i, error, retval; 631f263522aSJoseph Koshy uint32_t config, evsel, perfctr; 632ebccf1e3SJoseph Koshy struct pmc *pm; 633e829eb6dSJoseph Koshy struct amd_cpu *pac; 634f263522aSJoseph Koshy pmc_value_t v; 63536c0fd9dSJoseph Koshy 636122ccdc1SJoseph Koshy KASSERT(cpu >= 0 && cpu < pmc_cpu_max(), 637ebccf1e3SJoseph Koshy ("[amd,%d] out of range CPU %d", __LINE__, cpu)); 638ebccf1e3SJoseph Koshy 6394a3690dfSJohn Baldwin PMCDBG3(MDP,INT,1, "cpu=%d tf=%p um=%d", cpu, (void *) tf, 640d07f36b0SJoseph Koshy TRAPF_USERMODE(tf)); 641f263522aSJoseph Koshy 642ebccf1e3SJoseph Koshy retval = 0; 643ebccf1e3SJoseph Koshy 644e829eb6dSJoseph Koshy pac = amd_pcpu[cpu]; 645ebccf1e3SJoseph Koshy 646ebccf1e3SJoseph Koshy /* 647ebccf1e3SJoseph Koshy * look for all PMCs that have interrupted: 648f263522aSJoseph Koshy * - look for a running, sampling PMC which has overflowed 649f263522aSJoseph Koshy * and which has a valid 'struct pmc' association 650f263522aSJoseph Koshy * 651f263522aSJoseph Koshy * If found, we call a helper to process the interrupt. 652bebaef4aSJoseph Koshy * 653bebaef4aSJoseph Koshy * If multiple PMCs interrupt at the same time, the AMD64 654bebaef4aSJoseph Koshy * processor appears to deliver as many NMIs as there are 655d07f36b0SJoseph Koshy * outstanding PMC interrupts. So we process only one NMI 656d07f36b0SJoseph Koshy * interrupt at a time. 657ebccf1e3SJoseph Koshy */ 658ebccf1e3SJoseph Koshy 659e829eb6dSJoseph Koshy for (i = 0; retval == 0 && i < AMD_NPMCS; i++) { 660f263522aSJoseph Koshy 661dfd9bc23SJoseph Koshy if ((pm = pac->pc_amdpmcs[i].phw_pmc) == NULL || 662f263522aSJoseph Koshy !PMC_IS_SAMPLING_MODE(PMC_TO_MODE(pm))) { 663ebccf1e3SJoseph Koshy continue; 664ebccf1e3SJoseph Koshy } 665ebccf1e3SJoseph Koshy 666dfd9bc23SJoseph Koshy if (!AMD_PMC_HAS_OVERFLOWED(i)) 667dfd9bc23SJoseph Koshy continue; 668dfd9bc23SJoseph Koshy 669d07f36b0SJoseph Koshy retval = 1; /* Found an interrupting PMC. */ 670bebaef4aSJoseph Koshy 671dfd9bc23SJoseph Koshy if (pm->pm_state != PMC_STATE_RUNNING) 672dfd9bc23SJoseph Koshy continue; 673dfd9bc23SJoseph Koshy 674d07f36b0SJoseph Koshy /* Stop the PMC, reload count. */ 675f263522aSJoseph Koshy evsel = AMD_PMC_EVSEL_0 + i; 676f263522aSJoseph Koshy perfctr = AMD_PMC_PERFCTR_0 + i; 677f263522aSJoseph Koshy v = pm->pm_sc.pm_reloadcount; 678f263522aSJoseph Koshy config = rdmsr(evsel); 679f263522aSJoseph Koshy 680f263522aSJoseph Koshy KASSERT((config & ~AMD_PMC_ENABLE) == 681f263522aSJoseph Koshy (pm->pm_md.pm_amd.pm_amd_evsel & ~AMD_PMC_ENABLE), 682f263522aSJoseph Koshy ("[amd,%d] config mismatch reg=0x%x pm=0x%x", __LINE__, 683f263522aSJoseph Koshy config, pm->pm_md.pm_amd.pm_amd_evsel)); 684f263522aSJoseph Koshy 685f263522aSJoseph Koshy wrmsr(evsel, config & ~AMD_PMC_ENABLE); 686f263522aSJoseph Koshy wrmsr(perfctr, AMD_RELOAD_COUNT_TO_PERFCTR_VALUE(v)); 687f263522aSJoseph Koshy 688d07f36b0SJoseph Koshy /* Restart the counter if logging succeeded. */ 689f5f9340bSFabien Thomas error = pmc_process_interrupt(cpu, PMC_HR, pm, tf, 690f5f9340bSFabien Thomas TRAPF_USERMODE(tf)); 691f263522aSJoseph Koshy if (error == 0) 6923c1f73b1SAndriy Gapon wrmsr(evsel, config); 693ebccf1e3SJoseph Koshy } 694f263522aSJoseph Koshy 695fbf1556dSJoseph Koshy atomic_add_int(retval ? &pmc_stats.pm_intr_processed : 696fbf1556dSJoseph Koshy &pmc_stats.pm_intr_ignored, 1); 697fbf1556dSJoseph Koshy 6983c1f73b1SAndriy Gapon PMCDBG1(MDP,INT,2, "retval=%d", retval); 699d07f36b0SJoseph Koshy return (retval); 700ebccf1e3SJoseph Koshy } 701ebccf1e3SJoseph Koshy 702ebccf1e3SJoseph Koshy /* 703ebccf1e3SJoseph Koshy * describe a PMC 704ebccf1e3SJoseph Koshy */ 705ebccf1e3SJoseph Koshy static int 706ebccf1e3SJoseph Koshy amd_describe(int cpu, int ri, struct pmc_info *pi, struct pmc **ppmc) 707ebccf1e3SJoseph Koshy { 708ebccf1e3SJoseph Koshy int error; 709ebccf1e3SJoseph Koshy size_t copied; 710ebccf1e3SJoseph Koshy const struct amd_descr *pd; 711ebccf1e3SJoseph Koshy struct pmc_hw *phw; 712ebccf1e3SJoseph Koshy 713122ccdc1SJoseph Koshy KASSERT(cpu >= 0 && cpu < pmc_cpu_max(), 714ebccf1e3SJoseph Koshy ("[amd,%d] illegal CPU %d", __LINE__, cpu)); 715ebccf1e3SJoseph Koshy KASSERT(ri >= 0 && ri < AMD_NPMCS, 716ebccf1e3SJoseph Koshy ("[amd,%d] row-index %d out of range", __LINE__, ri)); 717ebccf1e3SJoseph Koshy 718e829eb6dSJoseph Koshy phw = &amd_pcpu[cpu]->pc_amdpmcs[ri]; 719ebccf1e3SJoseph Koshy pd = &amd_pmcdesc[ri]; 720ebccf1e3SJoseph Koshy 721ebccf1e3SJoseph Koshy if ((error = copystr(pd->pm_descr.pd_name, pi->pm_name, 722ebccf1e3SJoseph Koshy PMC_NAME_MAX, &copied)) != 0) 723ebccf1e3SJoseph Koshy return error; 724ebccf1e3SJoseph Koshy 725ebccf1e3SJoseph Koshy pi->pm_class = pd->pm_descr.pd_class; 726ebccf1e3SJoseph Koshy 727ebccf1e3SJoseph Koshy if (phw->phw_state & PMC_PHW_FLAG_IS_ENABLED) { 728ebccf1e3SJoseph Koshy pi->pm_enabled = TRUE; 729ebccf1e3SJoseph Koshy *ppmc = phw->phw_pmc; 730ebccf1e3SJoseph Koshy } else { 731ebccf1e3SJoseph Koshy pi->pm_enabled = FALSE; 732ebccf1e3SJoseph Koshy *ppmc = NULL; 733ebccf1e3SJoseph Koshy } 734ebccf1e3SJoseph Koshy 735ebccf1e3SJoseph Koshy return 0; 736ebccf1e3SJoseph Koshy } 737ebccf1e3SJoseph Koshy 738ebccf1e3SJoseph Koshy /* 739ebccf1e3SJoseph Koshy * i386 specific entry points 740ebccf1e3SJoseph Koshy */ 741ebccf1e3SJoseph Koshy 742ebccf1e3SJoseph Koshy /* 743ebccf1e3SJoseph Koshy * return the MSR address of the given PMC. 744ebccf1e3SJoseph Koshy */ 745ebccf1e3SJoseph Koshy 746ebccf1e3SJoseph Koshy static int 747ebccf1e3SJoseph Koshy amd_get_msr(int ri, uint32_t *msr) 748ebccf1e3SJoseph Koshy { 749ebccf1e3SJoseph Koshy KASSERT(ri >= 0 && ri < AMD_NPMCS, 750ebccf1e3SJoseph Koshy ("[amd,%d] ri %d out of range", __LINE__, ri)); 751ebccf1e3SJoseph Koshy 7526b8c8cd8SJoseph Koshy *msr = amd_pmcdesc[ri].pm_perfctr - AMD_PMC_PERFCTR_0; 753e829eb6dSJoseph Koshy 754e829eb6dSJoseph Koshy return (0); 755ebccf1e3SJoseph Koshy } 756ebccf1e3SJoseph Koshy 757ebccf1e3SJoseph Koshy /* 758ebccf1e3SJoseph Koshy * processor dependent initialization. 759ebccf1e3SJoseph Koshy */ 760ebccf1e3SJoseph Koshy 761ebccf1e3SJoseph Koshy static int 762e829eb6dSJoseph Koshy amd_pcpu_init(struct pmc_mdep *md, int cpu) 763ebccf1e3SJoseph Koshy { 764e829eb6dSJoseph Koshy int classindex, first_ri, n; 765e829eb6dSJoseph Koshy struct pmc_cpu *pc; 766e829eb6dSJoseph Koshy struct amd_cpu *pac; 767ebccf1e3SJoseph Koshy struct pmc_hw *phw; 768ebccf1e3SJoseph Koshy 769122ccdc1SJoseph Koshy KASSERT(cpu >= 0 && cpu < pmc_cpu_max(), 770ebccf1e3SJoseph Koshy ("[amd,%d] insane cpu number %d", __LINE__, cpu)); 771ebccf1e3SJoseph Koshy 7724a3690dfSJohn Baldwin PMCDBG1(MDP,INI,1,"amd-init cpu=%d", cpu); 773ebccf1e3SJoseph Koshy 774e829eb6dSJoseph Koshy amd_pcpu[cpu] = pac = malloc(sizeof(struct amd_cpu), M_PMC, 775ebccf1e3SJoseph Koshy M_WAITOK|M_ZERO); 776ebccf1e3SJoseph Koshy 777ebccf1e3SJoseph Koshy /* 778e829eb6dSJoseph Koshy * Set the content of the hardware descriptors to a known 779e829eb6dSJoseph Koshy * state and initialize pointers in the MI per-cpu descriptor. 780ebccf1e3SJoseph Koshy */ 781e829eb6dSJoseph Koshy pc = pmc_pcpu[cpu]; 782e829eb6dSJoseph Koshy #if defined(__amd64__) 783e829eb6dSJoseph Koshy classindex = PMC_MDEP_CLASS_INDEX_K8; 784e829eb6dSJoseph Koshy #elif defined(__i386__) 785e829eb6dSJoseph Koshy classindex = md->pmd_cputype == PMC_CPU_AMD_K8 ? 786e829eb6dSJoseph Koshy PMC_MDEP_CLASS_INDEX_K8 : PMC_MDEP_CLASS_INDEX_K7; 787e829eb6dSJoseph Koshy #endif 788e829eb6dSJoseph Koshy first_ri = md->pmd_classdep[classindex].pcd_ri; 789ebccf1e3SJoseph Koshy 790e829eb6dSJoseph Koshy KASSERT(pc != NULL, ("[amd,%d] NULL per-cpu pointer", __LINE__)); 791e829eb6dSJoseph Koshy 792e829eb6dSJoseph Koshy for (n = 0, phw = pac->pc_amdpmcs; n < AMD_NPMCS; n++, phw++) { 793ebccf1e3SJoseph Koshy phw->phw_state = PMC_PHW_FLAG_IS_ENABLED | 794ebccf1e3SJoseph Koshy PMC_PHW_CPU_TO_STATE(cpu) | PMC_PHW_INDEX_TO_STATE(n); 795ebccf1e3SJoseph Koshy phw->phw_pmc = NULL; 796e829eb6dSJoseph Koshy pc->pc_hwpmcs[n + first_ri] = phw; 797ebccf1e3SJoseph Koshy } 798ebccf1e3SJoseph Koshy 799e829eb6dSJoseph Koshy return (0); 800ebccf1e3SJoseph Koshy } 801ebccf1e3SJoseph Koshy 802ebccf1e3SJoseph Koshy 803ebccf1e3SJoseph Koshy /* 804ebccf1e3SJoseph Koshy * processor dependent cleanup prior to the KLD 805ebccf1e3SJoseph Koshy * being unloaded 806ebccf1e3SJoseph Koshy */ 807ebccf1e3SJoseph Koshy 808ebccf1e3SJoseph Koshy static int 809e829eb6dSJoseph Koshy amd_pcpu_fini(struct pmc_mdep *md, int cpu) 810ebccf1e3SJoseph Koshy { 811e829eb6dSJoseph Koshy int classindex, first_ri, i; 812ebccf1e3SJoseph Koshy uint32_t evsel; 813e829eb6dSJoseph Koshy struct pmc_cpu *pc; 814e829eb6dSJoseph Koshy struct amd_cpu *pac; 815ebccf1e3SJoseph Koshy 816122ccdc1SJoseph Koshy KASSERT(cpu >= 0 && cpu < pmc_cpu_max(), 817ebccf1e3SJoseph Koshy ("[amd,%d] insane cpu number (%d)", __LINE__, cpu)); 818ebccf1e3SJoseph Koshy 8194a3690dfSJohn Baldwin PMCDBG1(MDP,INI,1,"amd-cleanup cpu=%d", cpu); 820ebccf1e3SJoseph Koshy 821ebccf1e3SJoseph Koshy /* 822ebccf1e3SJoseph Koshy * First, turn off all PMCs on this CPU. 823ebccf1e3SJoseph Koshy */ 824ebccf1e3SJoseph Koshy for (i = 0; i < 4; i++) { /* XXX this loop is now not needed */ 825ebccf1e3SJoseph Koshy evsel = rdmsr(AMD_PMC_EVSEL_0 + i); 826ebccf1e3SJoseph Koshy evsel &= ~AMD_PMC_ENABLE; 827ebccf1e3SJoseph Koshy wrmsr(AMD_PMC_EVSEL_0 + i, evsel); 828ebccf1e3SJoseph Koshy } 829ebccf1e3SJoseph Koshy 830ebccf1e3SJoseph Koshy /* 831ebccf1e3SJoseph Koshy * Next, free up allocated space. 832ebccf1e3SJoseph Koshy */ 833e829eb6dSJoseph Koshy if ((pac = amd_pcpu[cpu]) == NULL) 834e829eb6dSJoseph Koshy return (0); 835ebccf1e3SJoseph Koshy 836e829eb6dSJoseph Koshy amd_pcpu[cpu] = NULL; 837ebccf1e3SJoseph Koshy 838680f1afdSJohn Baldwin #ifdef HWPMC_DEBUG 839e829eb6dSJoseph Koshy for (i = 0; i < AMD_NPMCS; i++) { 840e829eb6dSJoseph Koshy KASSERT(pac->pc_amdpmcs[i].phw_pmc == NULL, 841ebccf1e3SJoseph Koshy ("[amd,%d] CPU%d/PMC%d in use", __LINE__, cpu, i)); 842e67c0426SAndriy Gapon KASSERT(AMD_PMC_IS_STOPPED(AMD_PMC_EVSEL_0 + i), 843ebccf1e3SJoseph Koshy ("[amd,%d] CPU%d/PMC%d not stopped", __LINE__, cpu, i)); 844ebccf1e3SJoseph Koshy } 845ebccf1e3SJoseph Koshy #endif 846ebccf1e3SJoseph Koshy 847e829eb6dSJoseph Koshy pc = pmc_pcpu[cpu]; 848e829eb6dSJoseph Koshy KASSERT(pc != NULL, ("[amd,%d] NULL per-cpu state", __LINE__)); 849e829eb6dSJoseph Koshy 850e829eb6dSJoseph Koshy #if defined(__amd64__) 851e829eb6dSJoseph Koshy classindex = PMC_MDEP_CLASS_INDEX_K8; 852e829eb6dSJoseph Koshy #elif defined(__i386__) 853e829eb6dSJoseph Koshy classindex = md->pmd_cputype == PMC_CPU_AMD_K8 ? PMC_MDEP_CLASS_INDEX_K8 : 854e829eb6dSJoseph Koshy PMC_MDEP_CLASS_INDEX_K7; 855e829eb6dSJoseph Koshy #endif 856e829eb6dSJoseph Koshy first_ri = md->pmd_classdep[classindex].pcd_ri; 857e829eb6dSJoseph Koshy 858e829eb6dSJoseph Koshy /* 859e829eb6dSJoseph Koshy * Reset pointers in the MI 'per-cpu' state. 860e829eb6dSJoseph Koshy */ 861e829eb6dSJoseph Koshy for (i = 0; i < AMD_NPMCS; i++) { 862e829eb6dSJoseph Koshy pc->pc_hwpmcs[i + first_ri] = NULL; 863e829eb6dSJoseph Koshy } 864e829eb6dSJoseph Koshy 865e829eb6dSJoseph Koshy 866e829eb6dSJoseph Koshy free(pac, M_PMC); 867e829eb6dSJoseph Koshy 868e829eb6dSJoseph Koshy return (0); 869ebccf1e3SJoseph Koshy } 870ebccf1e3SJoseph Koshy 871ebccf1e3SJoseph Koshy /* 872ebccf1e3SJoseph Koshy * Initialize ourselves. 873ebccf1e3SJoseph Koshy */ 874ebccf1e3SJoseph Koshy 875ebccf1e3SJoseph Koshy struct pmc_mdep * 876ebccf1e3SJoseph Koshy pmc_amd_initialize(void) 877ebccf1e3SJoseph Koshy { 878f5f9340bSFabien Thomas int classindex, error, i, ncpus; 879e829eb6dSJoseph Koshy struct pmc_classdep *pcd; 880f263522aSJoseph Koshy enum pmc_cputype cputype; 881ebccf1e3SJoseph Koshy struct pmc_mdep *pmc_mdep; 882e829eb6dSJoseph Koshy enum pmc_class class; 883f263522aSJoseph Koshy char *name; 884ebccf1e3SJoseph Koshy 885f263522aSJoseph Koshy /* 886f263522aSJoseph Koshy * The presence of hardware performance counters on the AMD 887f263522aSJoseph Koshy * Athlon, Duron or later processors, is _not_ indicated by 888f263522aSJoseph Koshy * any of the processor feature flags set by the 'CPUID' 889f263522aSJoseph Koshy * instruction, so we only check the 'instruction family' 890f263522aSJoseph Koshy * field returned by CPUID for instruction family >= 6. 891f263522aSJoseph Koshy */ 892ebccf1e3SJoseph Koshy 89354bad7c6SJoseph Koshy name = NULL; 894f263522aSJoseph Koshy switch (cpu_id & 0xF00) { 895e829eb6dSJoseph Koshy #if defined(__i386__) 896f263522aSJoseph Koshy case 0x600: /* Athlon(tm) processor */ 897e829eb6dSJoseph Koshy classindex = PMC_MDEP_CLASS_INDEX_K7; 898f263522aSJoseph Koshy cputype = PMC_CPU_AMD_K7; 899f263522aSJoseph Koshy class = PMC_CLASS_K7; 900f263522aSJoseph Koshy name = "K7"; 901f263522aSJoseph Koshy break; 902e829eb6dSJoseph Koshy #endif 903f263522aSJoseph Koshy case 0xF00: /* Athlon64/Opteron processor */ 904e829eb6dSJoseph Koshy classindex = PMC_MDEP_CLASS_INDEX_K8; 905f263522aSJoseph Koshy cputype = PMC_CPU_AMD_K8; 906f263522aSJoseph Koshy class = PMC_CLASS_K8; 907f263522aSJoseph Koshy name = "K8"; 908f263522aSJoseph Koshy break; 909f263522aSJoseph Koshy 910b38c0519SDimitry Andric default: 911f263522aSJoseph Koshy (void) printf("pmc: Unknown AMD CPU.\n"); 912ebccf1e3SJoseph Koshy return NULL; 913f263522aSJoseph Koshy } 914f263522aSJoseph Koshy 915680f1afdSJohn Baldwin #ifdef HWPMC_DEBUG 916f263522aSJoseph Koshy amd_pmc_class = class; 917f263522aSJoseph Koshy #endif 918ebccf1e3SJoseph Koshy 919e829eb6dSJoseph Koshy /* 920e829eb6dSJoseph Koshy * Allocate space for pointers to PMC HW descriptors and for 921e829eb6dSJoseph Koshy * the MDEP structure used by MI code. 922e829eb6dSJoseph Koshy */ 923e829eb6dSJoseph Koshy amd_pcpu = malloc(sizeof(struct amd_cpu *) * pmc_cpu_max(), M_PMC, 924e829eb6dSJoseph Koshy M_WAITOK|M_ZERO); 925e829eb6dSJoseph Koshy 926e829eb6dSJoseph Koshy /* 927e829eb6dSJoseph Koshy * These processors have two classes of PMCs: the TSC and 928e829eb6dSJoseph Koshy * programmable PMCs. 929e829eb6dSJoseph Koshy */ 930f5f9340bSFabien Thomas pmc_mdep = pmc_mdep_alloc(2); 931ebccf1e3SJoseph Koshy 932f263522aSJoseph Koshy pmc_mdep->pmd_cputype = cputype; 933ebccf1e3SJoseph Koshy 934e829eb6dSJoseph Koshy ncpus = pmc_cpu_max(); 935c5153e19SJoseph Koshy 936e829eb6dSJoseph Koshy /* Initialize the TSC. */ 937e829eb6dSJoseph Koshy error = pmc_tsc_initialize(pmc_mdep, ncpus); 938e829eb6dSJoseph Koshy if (error) 939e829eb6dSJoseph Koshy goto error; 940c5153e19SJoseph Koshy 941e829eb6dSJoseph Koshy /* Initialize AMD K7 and K8 PMC handling. */ 942e829eb6dSJoseph Koshy pcd = &pmc_mdep->pmd_classdep[classindex]; 943c5153e19SJoseph Koshy 944e829eb6dSJoseph Koshy pcd->pcd_caps = AMD_PMC_CAPS; 945e829eb6dSJoseph Koshy pcd->pcd_class = class; 946e829eb6dSJoseph Koshy pcd->pcd_num = AMD_NPMCS; 947e829eb6dSJoseph Koshy pcd->pcd_ri = pmc_mdep->pmd_npmc; 948e829eb6dSJoseph Koshy pcd->pcd_width = 48; 949ebccf1e3SJoseph Koshy 950f263522aSJoseph Koshy /* fill in the correct pmc name and class */ 951e829eb6dSJoseph Koshy for (i = 0; i < AMD_NPMCS; i++) { 952f263522aSJoseph Koshy (void) snprintf(amd_pmcdesc[i].pm_descr.pd_name, 953f263522aSJoseph Koshy sizeof(amd_pmcdesc[i].pm_descr.pd_name), "%s-%d", 9548cd64ec8SJoseph Koshy name, i); 955f263522aSJoseph Koshy amd_pmcdesc[i].pm_descr.pd_class = class; 956f263522aSJoseph Koshy } 957f263522aSJoseph Koshy 958e829eb6dSJoseph Koshy pcd->pcd_allocate_pmc = amd_allocate_pmc; 959e829eb6dSJoseph Koshy pcd->pcd_config_pmc = amd_config_pmc; 960e829eb6dSJoseph Koshy pcd->pcd_describe = amd_describe; 961e829eb6dSJoseph Koshy pcd->pcd_get_config = amd_get_config; 962e829eb6dSJoseph Koshy pcd->pcd_get_msr = amd_get_msr; 963e829eb6dSJoseph Koshy pcd->pcd_pcpu_fini = amd_pcpu_fini; 964e829eb6dSJoseph Koshy pcd->pcd_pcpu_init = amd_pcpu_init; 965e829eb6dSJoseph Koshy pcd->pcd_read_pmc = amd_read_pmc; 966e829eb6dSJoseph Koshy pcd->pcd_release_pmc = amd_release_pmc; 967e829eb6dSJoseph Koshy pcd->pcd_start_pmc = amd_start_pmc; 968e829eb6dSJoseph Koshy pcd->pcd_stop_pmc = amd_stop_pmc; 969e829eb6dSJoseph Koshy pcd->pcd_write_pmc = amd_write_pmc; 970e829eb6dSJoseph Koshy 971e829eb6dSJoseph Koshy pmc_mdep->pmd_pcpu_init = NULL; 972e829eb6dSJoseph Koshy pmc_mdep->pmd_pcpu_fini = NULL; 973e829eb6dSJoseph Koshy pmc_mdep->pmd_intr = amd_intr; 974ebccf1e3SJoseph Koshy pmc_mdep->pmd_switch_in = amd_switch_in; 975ebccf1e3SJoseph Koshy pmc_mdep->pmd_switch_out = amd_switch_out; 976e829eb6dSJoseph Koshy 977e829eb6dSJoseph Koshy pmc_mdep->pmd_npmc += AMD_NPMCS; 978ebccf1e3SJoseph Koshy 9794a3690dfSJohn Baldwin PMCDBG0(MDP,INI,0,"amd-initialize"); 980ebccf1e3SJoseph Koshy 981e829eb6dSJoseph Koshy return (pmc_mdep); 982e829eb6dSJoseph Koshy 983e829eb6dSJoseph Koshy error: 984e829eb6dSJoseph Koshy if (error) { 985e829eb6dSJoseph Koshy free(pmc_mdep, M_PMC); 986e829eb6dSJoseph Koshy pmc_mdep = NULL; 987e829eb6dSJoseph Koshy } 988e829eb6dSJoseph Koshy 989e829eb6dSJoseph Koshy return (NULL); 990e829eb6dSJoseph Koshy } 991e829eb6dSJoseph Koshy 992e829eb6dSJoseph Koshy /* 993e829eb6dSJoseph Koshy * Finalization code for AMD CPUs. 994e829eb6dSJoseph Koshy */ 995e829eb6dSJoseph Koshy 996e829eb6dSJoseph Koshy void 997e829eb6dSJoseph Koshy pmc_amd_finalize(struct pmc_mdep *md) 998e829eb6dSJoseph Koshy { 999e829eb6dSJoseph Koshy #if defined(INVARIANTS) 1000e829eb6dSJoseph Koshy int classindex, i, ncpus, pmcclass; 1001e829eb6dSJoseph Koshy #endif 1002e829eb6dSJoseph Koshy 1003e829eb6dSJoseph Koshy pmc_tsc_finalize(md); 1004e829eb6dSJoseph Koshy 1005e829eb6dSJoseph Koshy KASSERT(amd_pcpu != NULL, ("[amd,%d] NULL per-cpu array pointer", 1006e829eb6dSJoseph Koshy __LINE__)); 1007e829eb6dSJoseph Koshy 1008e829eb6dSJoseph Koshy #if defined(INVARIANTS) 1009e829eb6dSJoseph Koshy switch (md->pmd_cputype) { 1010e829eb6dSJoseph Koshy #if defined(__i386__) 1011e829eb6dSJoseph Koshy case PMC_CPU_AMD_K7: 1012e829eb6dSJoseph Koshy classindex = PMC_MDEP_CLASS_INDEX_K7; 1013e829eb6dSJoseph Koshy pmcclass = PMC_CLASS_K7; 1014e829eb6dSJoseph Koshy break; 1015e829eb6dSJoseph Koshy #endif 1016e829eb6dSJoseph Koshy default: 1017e829eb6dSJoseph Koshy classindex = PMC_MDEP_CLASS_INDEX_K8; 1018e829eb6dSJoseph Koshy pmcclass = PMC_CLASS_K8; 1019e829eb6dSJoseph Koshy } 1020e829eb6dSJoseph Koshy 1021e829eb6dSJoseph Koshy KASSERT(md->pmd_classdep[classindex].pcd_class == pmcclass, 1022e829eb6dSJoseph Koshy ("[amd,%d] pmc class mismatch", __LINE__)); 1023e829eb6dSJoseph Koshy 1024e829eb6dSJoseph Koshy ncpus = pmc_cpu_max(); 1025e829eb6dSJoseph Koshy 1026e829eb6dSJoseph Koshy for (i = 0; i < ncpus; i++) 1027e829eb6dSJoseph Koshy KASSERT(amd_pcpu[i] == NULL, ("[amd,%d] non-null pcpu", 1028e829eb6dSJoseph Koshy __LINE__)); 1029e829eb6dSJoseph Koshy #endif 1030e829eb6dSJoseph Koshy 1031e829eb6dSJoseph Koshy free(amd_pcpu, M_PMC); 1032e829eb6dSJoseph Koshy amd_pcpu = NULL; 1033ebccf1e3SJoseph Koshy } 1034