16d161891SSam Leffler /* $OpenBSD: hifn7751reg.h,v 1.35 2002/04/08 17:49:42 jason Exp $ */ 26d161891SSam Leffler 3098ca2bdSWarner Losh /*- 4*718cf2ccSPedro F. Giffuni * SPDX-License-Identifier: BSD-3-Clause 5*718cf2ccSPedro F. Giffuni * 66d161891SSam Leffler * Invertex AEON / Hifn 7751 driver 76d161891SSam Leffler * Copyright (c) 1999 Invertex Inc. All rights reserved. 86d161891SSam Leffler * Copyright (c) 1999 Theo de Raadt 96d161891SSam Leffler * Copyright (c) 2000-2001 Network Security Technologies, Inc. 106d161891SSam Leffler * http://www.netsec.net 116d161891SSam Leffler * 126d161891SSam Leffler * Please send any comments, feedback, bug-fixes, or feature requests to 136d161891SSam Leffler * software@invertex.com. 146d161891SSam Leffler * 156d161891SSam Leffler * Redistribution and use in source and binary forms, with or without 166d161891SSam Leffler * modification, are permitted provided that the following conditions 176d161891SSam Leffler * are met: 186d161891SSam Leffler * 196d161891SSam Leffler * 1. Redistributions of source code must retain the above copyright 206d161891SSam Leffler * notice, this list of conditions and the following disclaimer. 216d161891SSam Leffler * 2. Redistributions in binary form must reproduce the above copyright 226d161891SSam Leffler * notice, this list of conditions and the following disclaimer in the 236d161891SSam Leffler * documentation and/or other materials provided with the distribution. 246d161891SSam Leffler * 3. The name of the author may not be used to endorse or promote products 256d161891SSam Leffler * derived from this software without specific prior written permission. 266d161891SSam Leffler * 276d161891SSam Leffler * 286d161891SSam Leffler * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 296d161891SSam Leffler * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 306d161891SSam Leffler * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 316d161891SSam Leffler * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 326d161891SSam Leffler * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 336d161891SSam Leffler * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 346d161891SSam Leffler * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 356d161891SSam Leffler * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 366d161891SSam Leffler * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 376d161891SSam Leffler * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 386d161891SSam Leffler * 396d161891SSam Leffler * Effort sponsored in part by the Defense Advanced Research Projects 406d161891SSam Leffler * Agency (DARPA) and Air Force Research Laboratory, Air Force 416d161891SSam Leffler * Materiel Command, USAF, under agreement number F30602-01-2-0537. 426d161891SSam Leffler * 436d161891SSam Leffler */ 446d161891SSam Leffler #ifndef __HIFN_H__ 456d161891SSam Leffler #define __HIFN_H__ 466d161891SSam Leffler 476d161891SSam Leffler #include <sys/endian.h> 486d161891SSam Leffler 496d161891SSam Leffler /* 506d161891SSam Leffler * Some PCI configuration space offset defines. The names were made 516d161891SSam Leffler * identical to the names used by the Linux kernel. 526d161891SSam Leffler */ 53e27951b2SJohn Baldwin #define HIFN_BAR0 PCIR_BAR(0) /* PUC register map */ 54e27951b2SJohn Baldwin #define HIFN_BAR1 PCIR_BAR(1) /* DMA register map */ 556d161891SSam Leffler #define HIFN_TRDY_TIMEOUT 0x40 566d161891SSam Leffler #define HIFN_RETRY_TIMEOUT 0x41 576d161891SSam Leffler 586d161891SSam Leffler /* 596d161891SSam Leffler * PCI vendor and device identifiers 606d161891SSam Leffler * (the names are preserved from their OpenBSD source). 616d161891SSam Leffler */ 626d161891SSam Leffler #define PCI_VENDOR_HIFN 0x13a3 /* Hifn */ 636d161891SSam Leffler #define PCI_PRODUCT_HIFN_7751 0x0005 /* 7751 */ 646d161891SSam Leffler #define PCI_PRODUCT_HIFN_6500 0x0006 /* 6500 */ 656d161891SSam Leffler #define PCI_PRODUCT_HIFN_7811 0x0007 /* 7811 */ 666d161891SSam Leffler #define PCI_PRODUCT_HIFN_7951 0x0012 /* 7951 */ 6717b66701SSam Leffler #define PCI_PRODUCT_HIFN_7955 0x0020 /* 7954/7955 */ 6817b66701SSam Leffler #define PCI_PRODUCT_HIFN_7956 0x001d /* 7956 */ 696d161891SSam Leffler 706d161891SSam Leffler #define PCI_VENDOR_INVERTEX 0x14e1 /* Invertex */ 716d161891SSam Leffler #define PCI_PRODUCT_INVERTEX_AEON 0x0005 /* AEON */ 726d161891SSam Leffler 736d161891SSam Leffler #define PCI_VENDOR_NETSEC 0x1660 /* NetSec */ 746d161891SSam Leffler #define PCI_PRODUCT_NETSEC_7751 0x7751 /* 7751 */ 756d161891SSam Leffler 766d161891SSam Leffler /* 776d161891SSam Leffler * The values below should multiple of 4 -- and be large enough to handle 786d161891SSam Leffler * any command the driver implements. 796d161891SSam Leffler * 806d161891SSam Leffler * MAX_COMMAND = base command + mac command + encrypt command + 816d161891SSam Leffler * mac-key + rc4-key 826d161891SSam Leffler * MAX_RESULT = base result + mac result + mac + encrypt result 836d161891SSam Leffler * 846d161891SSam Leffler * 856d161891SSam Leffler */ 866d161891SSam Leffler #define HIFN_MAX_COMMAND (8 + 8 + 8 + 64 + 260) 876d161891SSam Leffler #define HIFN_MAX_RESULT (8 + 4 + 20 + 4) 886d161891SSam Leffler 896d161891SSam Leffler /* 906d161891SSam Leffler * hifn_desc_t 916d161891SSam Leffler * 926d161891SSam Leffler * Holds an individual descriptor for any of the rings. 936d161891SSam Leffler */ 946d161891SSam Leffler typedef struct hifn_desc { 956d161891SSam Leffler volatile u_int32_t l; /* length and status bits */ 966d161891SSam Leffler volatile u_int32_t p; 976d161891SSam Leffler } hifn_desc_t; 986d161891SSam Leffler 996d161891SSam Leffler /* 1006d161891SSam Leffler * Masks for the "length" field of struct hifn_desc. 1016d161891SSam Leffler */ 1026d161891SSam Leffler #define HIFN_D_LENGTH 0x0000ffff /* length bit mask */ 1036d161891SSam Leffler #define HIFN_D_MASKDONEIRQ 0x02000000 /* mask the done interrupt */ 1046d161891SSam Leffler #define HIFN_D_DESTOVER 0x04000000 /* destination overflow */ 1056d161891SSam Leffler #define HIFN_D_OVER 0x08000000 /* overflow */ 1066d161891SSam Leffler #define HIFN_D_LAST 0x20000000 /* last descriptor in chain */ 1076d161891SSam Leffler #define HIFN_D_JUMP 0x40000000 /* jump descriptor */ 1086d161891SSam Leffler #define HIFN_D_VALID 0x80000000 /* valid bit */ 1096d161891SSam Leffler 1106d161891SSam Leffler 1116d161891SSam Leffler /* 1126d161891SSam Leffler * Processing Unit Registers (offset from BASEREG0) 1136d161891SSam Leffler */ 1146d161891SSam Leffler #define HIFN_0_PUDATA 0x00 /* Processing Unit Data */ 1156d161891SSam Leffler #define HIFN_0_PUCTRL 0x04 /* Processing Unit Control */ 1166d161891SSam Leffler #define HIFN_0_PUISR 0x08 /* Processing Unit Interrupt Status */ 1176d161891SSam Leffler #define HIFN_0_PUCNFG 0x0c /* Processing Unit Configuration */ 1186d161891SSam Leffler #define HIFN_0_PUIER 0x10 /* Processing Unit Interrupt Enable */ 1196d161891SSam Leffler #define HIFN_0_PUSTAT 0x14 /* Processing Unit Status/Chip ID */ 1206d161891SSam Leffler #define HIFN_0_FIFOSTAT 0x18 /* FIFO Status */ 1216d161891SSam Leffler #define HIFN_0_FIFOCNFG 0x1c /* FIFO Configuration */ 1226810ad6fSSam Leffler #define HIFN_0_PUCTRL2 0x28 /* Processing Unit Control (2nd map) */ 1236810ad6fSSam Leffler #define HIFN_0_MUTE1 0x80 1246810ad6fSSam Leffler #define HIFN_0_MUTE2 0x90 1256810ad6fSSam Leffler #define HIFN_0_SPACESIZE 0x100 /* Register space size */ 1266d161891SSam Leffler 1276d161891SSam Leffler /* Processing Unit Control Register (HIFN_0_PUCTRL) */ 1286d161891SSam Leffler #define HIFN_PUCTRL_CLRSRCFIFO 0x0010 /* clear source fifo */ 1296d161891SSam Leffler #define HIFN_PUCTRL_STOP 0x0008 /* stop pu */ 1306d161891SSam Leffler #define HIFN_PUCTRL_LOCKRAM 0x0004 /* lock ram */ 1316d161891SSam Leffler #define HIFN_PUCTRL_DMAENA 0x0002 /* enable dma */ 1326d161891SSam Leffler #define HIFN_PUCTRL_RESET 0x0001 /* Reset processing unit */ 1336d161891SSam Leffler 1346d161891SSam Leffler /* Processing Unit Interrupt Status Register (HIFN_0_PUISR) */ 1356d161891SSam Leffler #define HIFN_PUISR_CMDINVAL 0x8000 /* Invalid command interrupt */ 1366d161891SSam Leffler #define HIFN_PUISR_DATAERR 0x4000 /* Data error interrupt */ 1376d161891SSam Leffler #define HIFN_PUISR_SRCFIFO 0x2000 /* Source FIFO ready interrupt */ 1386d161891SSam Leffler #define HIFN_PUISR_DSTFIFO 0x1000 /* Destination FIFO ready interrupt */ 1396d161891SSam Leffler #define HIFN_PUISR_DSTOVER 0x0200 /* Destination overrun interrupt */ 1406d161891SSam Leffler #define HIFN_PUISR_SRCCMD 0x0080 /* Source command interrupt */ 1416d161891SSam Leffler #define HIFN_PUISR_SRCCTX 0x0040 /* Source context interrupt */ 1426d161891SSam Leffler #define HIFN_PUISR_SRCDATA 0x0020 /* Source data interrupt */ 1436d161891SSam Leffler #define HIFN_PUISR_DSTDATA 0x0010 /* Destination data interrupt */ 1446d161891SSam Leffler #define HIFN_PUISR_DSTRESULT 0x0004 /* Destination result interrupt */ 1456d161891SSam Leffler 1466d161891SSam Leffler /* Processing Unit Configuration Register (HIFN_0_PUCNFG) */ 1476d161891SSam Leffler #define HIFN_PUCNFG_DRAMMASK 0xe000 /* DRAM size mask */ 1486d161891SSam Leffler #define HIFN_PUCNFG_DSZ_256K 0x0000 /* 256k dram */ 1496d161891SSam Leffler #define HIFN_PUCNFG_DSZ_512K 0x2000 /* 512k dram */ 1506d161891SSam Leffler #define HIFN_PUCNFG_DSZ_1M 0x4000 /* 1m dram */ 1516d161891SSam Leffler #define HIFN_PUCNFG_DSZ_2M 0x6000 /* 2m dram */ 1526d161891SSam Leffler #define HIFN_PUCNFG_DSZ_4M 0x8000 /* 4m dram */ 1536d161891SSam Leffler #define HIFN_PUCNFG_DSZ_8M 0xa000 /* 8m dram */ 1546d161891SSam Leffler #define HIFN_PUNCFG_DSZ_16M 0xc000 /* 16m dram */ 1556d161891SSam Leffler #define HIFN_PUCNFG_DSZ_32M 0xe000 /* 32m dram */ 1566d161891SSam Leffler #define HIFN_PUCNFG_DRAMREFRESH 0x1800 /* DRAM refresh rate mask */ 1576d161891SSam Leffler #define HIFN_PUCNFG_DRFR_512 0x0000 /* 512 divisor of ECLK */ 1586d161891SSam Leffler #define HIFN_PUCNFG_DRFR_256 0x0800 /* 256 divisor of ECLK */ 1596d161891SSam Leffler #define HIFN_PUCNFG_DRFR_128 0x1000 /* 128 divisor of ECLK */ 1606d161891SSam Leffler #define HIFN_PUCNFG_TCALLPHASES 0x0200 /* your guess is as good as mine... */ 1616d161891SSam Leffler #define HIFN_PUCNFG_TCDRVTOTEM 0x0100 /* your guess is as good as mine... */ 1626d161891SSam Leffler #define HIFN_PUCNFG_BIGENDIAN 0x0080 /* DMA big endian mode */ 1636d161891SSam Leffler #define HIFN_PUCNFG_BUS32 0x0040 /* Bus width 32bits */ 1646d161891SSam Leffler #define HIFN_PUCNFG_BUS16 0x0000 /* Bus width 16 bits */ 1656d161891SSam Leffler #define HIFN_PUCNFG_CHIPID 0x0020 /* Allow chipid from PUSTAT */ 1666d161891SSam Leffler #define HIFN_PUCNFG_DRAM 0x0010 /* Context RAM is DRAM */ 1676d161891SSam Leffler #define HIFN_PUCNFG_SRAM 0x0000 /* Context RAM is SRAM */ 1686d161891SSam Leffler #define HIFN_PUCNFG_COMPSING 0x0004 /* Enable single compression context */ 1696d161891SSam Leffler #define HIFN_PUCNFG_ENCCNFG 0x0002 /* Encryption configuration */ 1706d161891SSam Leffler 1716d161891SSam Leffler /* Processing Unit Interrupt Enable Register (HIFN_0_PUIER) */ 1726d161891SSam Leffler #define HIFN_PUIER_CMDINVAL 0x8000 /* Invalid command interrupt */ 1736d161891SSam Leffler #define HIFN_PUIER_DATAERR 0x4000 /* Data error interrupt */ 1746d161891SSam Leffler #define HIFN_PUIER_SRCFIFO 0x2000 /* Source FIFO ready interrupt */ 1756d161891SSam Leffler #define HIFN_PUIER_DSTFIFO 0x1000 /* Destination FIFO ready interrupt */ 1766d161891SSam Leffler #define HIFN_PUIER_DSTOVER 0x0200 /* Destination overrun interrupt */ 1776d161891SSam Leffler #define HIFN_PUIER_SRCCMD 0x0080 /* Source command interrupt */ 1786d161891SSam Leffler #define HIFN_PUIER_SRCCTX 0x0040 /* Source context interrupt */ 1796d161891SSam Leffler #define HIFN_PUIER_SRCDATA 0x0020 /* Source data interrupt */ 1806d161891SSam Leffler #define HIFN_PUIER_DSTDATA 0x0010 /* Destination data interrupt */ 1816d161891SSam Leffler #define HIFN_PUIER_DSTRESULT 0x0004 /* Destination result interrupt */ 1826d161891SSam Leffler 1836d161891SSam Leffler /* Processing Unit Status Register/Chip ID (HIFN_0_PUSTAT) */ 1846d161891SSam Leffler #define HIFN_PUSTAT_CMDINVAL 0x8000 /* Invalid command interrupt */ 1856d161891SSam Leffler #define HIFN_PUSTAT_DATAERR 0x4000 /* Data error interrupt */ 1866d161891SSam Leffler #define HIFN_PUSTAT_SRCFIFO 0x2000 /* Source FIFO ready interrupt */ 1876d161891SSam Leffler #define HIFN_PUSTAT_DSTFIFO 0x1000 /* Destination FIFO ready interrupt */ 1886d161891SSam Leffler #define HIFN_PUSTAT_DSTOVER 0x0200 /* Destination overrun interrupt */ 1896d161891SSam Leffler #define HIFN_PUSTAT_SRCCMD 0x0080 /* Source command interrupt */ 1906d161891SSam Leffler #define HIFN_PUSTAT_SRCCTX 0x0040 /* Source context interrupt */ 1916d161891SSam Leffler #define HIFN_PUSTAT_SRCDATA 0x0020 /* Source data interrupt */ 1926d161891SSam Leffler #define HIFN_PUSTAT_DSTDATA 0x0010 /* Destination data interrupt */ 1936d161891SSam Leffler #define HIFN_PUSTAT_DSTRESULT 0x0004 /* Destination result interrupt */ 1946d161891SSam Leffler #define HIFN_PUSTAT_CHIPREV 0x00ff /* Chip revision mask */ 1956d161891SSam Leffler #define HIFN_PUSTAT_CHIPENA 0xff00 /* Chip enabled mask */ 1966d161891SSam Leffler #define HIFN_PUSTAT_ENA_2 0x1100 /* Level 2 enabled */ 1976d161891SSam Leffler #define HIFN_PUSTAT_ENA_1 0x1000 /* Level 1 enabled */ 1986d161891SSam Leffler #define HIFN_PUSTAT_ENA_0 0x3000 /* Level 0 enabled */ 1996d161891SSam Leffler #define HIFN_PUSTAT_REV_2 0x0020 /* 7751 PT6/2 */ 2006d161891SSam Leffler #define HIFN_PUSTAT_REV_3 0x0030 /* 7751 PT6/3 */ 2016d161891SSam Leffler 2026d161891SSam Leffler /* FIFO Status Register (HIFN_0_FIFOSTAT) */ 2036d161891SSam Leffler #define HIFN_FIFOSTAT_SRC 0x7f00 /* Source FIFO available */ 2046d161891SSam Leffler #define HIFN_FIFOSTAT_DST 0x007f /* Destination FIFO available */ 2056d161891SSam Leffler 2066d161891SSam Leffler /* FIFO Configuration Register (HIFN_0_FIFOCNFG) */ 2076810ad6fSSam Leffler #define HIFN_FIFOCNFG_THRESHOLD 0x0400 /* must be written as this value */ 2086d161891SSam Leffler 2096d161891SSam Leffler /* 2106d161891SSam Leffler * DMA Interface Registers (offset from BASEREG1) 2116d161891SSam Leffler */ 2126d161891SSam Leffler #define HIFN_1_DMA_CRAR 0x0c /* DMA Command Ring Address */ 2136d161891SSam Leffler #define HIFN_1_DMA_SRAR 0x1c /* DMA Source Ring Address */ 2146d161891SSam Leffler #define HIFN_1_DMA_RRAR 0x2c /* DMA Result Ring Address */ 2156d161891SSam Leffler #define HIFN_1_DMA_DRAR 0x3c /* DMA Destination Ring Address */ 2166d161891SSam Leffler #define HIFN_1_DMA_CSR 0x40 /* DMA Status and Control */ 2176d161891SSam Leffler #define HIFN_1_DMA_IER 0x44 /* DMA Interrupt Enable */ 2186d161891SSam Leffler #define HIFN_1_DMA_CNFG 0x48 /* DMA Configuration */ 21917b66701SSam Leffler #define HIFN_1_PLL 0x4c /* 7955/7956: PLL config */ 2206d161891SSam Leffler #define HIFN_1_7811_RNGENA 0x60 /* 7811: rng enable */ 2216d161891SSam Leffler #define HIFN_1_7811_RNGCFG 0x64 /* 7811: rng config */ 2226d161891SSam Leffler #define HIFN_1_7811_RNGDAT 0x68 /* 7811: rng data */ 2236d161891SSam Leffler #define HIFN_1_7811_RNGSTS 0x6c /* 7811: rng status */ 2246810ad6fSSam Leffler #define HIFN_1_DMA_CNFG2 0x6c /* 7955/7956: dma config #2 */ 2256d161891SSam Leffler #define HIFN_1_7811_MIPSRST 0x94 /* 7811: MIPS reset */ 2266d161891SSam Leffler #define HIFN_1_REVID 0x98 /* Revision ID */ 2276d161891SSam Leffler 2286d161891SSam Leffler #define HIFN_1_PUB_RESET 0x204 /* Public/RNG Reset */ 2296d161891SSam Leffler #define HIFN_1_PUB_BASE 0x300 /* Public Base Address */ 2306810ad6fSSam Leffler #define HIFN_1_PUB_OPLEN 0x304 /* 7951-compat Public Operand Length */ 2316810ad6fSSam Leffler #define HIFN_1_PUB_OP 0x308 /* 7951-compat Public Operand */ 2326810ad6fSSam Leffler #define HIFN_1_PUB_STATUS 0x30c /* 7951-compat Public Status */ 2336810ad6fSSam Leffler #define HIFN_1_PUB_IEN 0x310 /* Public Interrupt enable */ 2346d161891SSam Leffler #define HIFN_1_RNG_CONFIG 0x314 /* RNG config */ 2356d161891SSam Leffler #define HIFN_1_RNG_DATA 0x318 /* RNG data */ 2366810ad6fSSam Leffler #define HIFN_1_PUB_MODE 0x320 /* PK mode */ 2376810ad6fSSam Leffler #define HIFN_1_PUB_FIFO_OPLEN 0x380 /* first element of oplen fifo */ 2386810ad6fSSam Leffler #define HIFN_1_PUB_FIFO_OP 0x384 /* first element of op fifo */ 2396d161891SSam Leffler #define HIFN_1_PUB_MEM 0x400 /* start of Public key memory */ 2406d161891SSam Leffler #define HIFN_1_PUB_MEMEND 0xbff /* end of Public key memory */ 2416d161891SSam Leffler 2426d161891SSam Leffler /* DMA Status and Control Register (HIFN_1_DMA_CSR) */ 2436d161891SSam Leffler #define HIFN_DMACSR_D_CTRLMASK 0xc0000000 /* Destinition Ring Control */ 2446d161891SSam Leffler #define HIFN_DMACSR_D_CTRL_NOP 0x00000000 /* Dest. Control: no-op */ 2456d161891SSam Leffler #define HIFN_DMACSR_D_CTRL_DIS 0x40000000 /* Dest. Control: disable */ 2466d161891SSam Leffler #define HIFN_DMACSR_D_CTRL_ENA 0x80000000 /* Dest. Control: enable */ 2476d161891SSam Leffler #define HIFN_DMACSR_D_ABORT 0x20000000 /* Destinition Ring PCIAbort */ 2486d161891SSam Leffler #define HIFN_DMACSR_D_DONE 0x10000000 /* Destinition Ring Done */ 2496d161891SSam Leffler #define HIFN_DMACSR_D_LAST 0x08000000 /* Destinition Ring Last */ 2506d161891SSam Leffler #define HIFN_DMACSR_D_WAIT 0x04000000 /* Destinition Ring Waiting */ 2516d161891SSam Leffler #define HIFN_DMACSR_D_OVER 0x02000000 /* Destinition Ring Overflow */ 2526d161891SSam Leffler #define HIFN_DMACSR_R_CTRL 0x00c00000 /* Result Ring Control */ 2536d161891SSam Leffler #define HIFN_DMACSR_R_CTRL_NOP 0x00000000 /* Result Control: no-op */ 2546d161891SSam Leffler #define HIFN_DMACSR_R_CTRL_DIS 0x00400000 /* Result Control: disable */ 2556d161891SSam Leffler #define HIFN_DMACSR_R_CTRL_ENA 0x00800000 /* Result Control: enable */ 2566d161891SSam Leffler #define HIFN_DMACSR_R_ABORT 0x00200000 /* Result Ring PCI Abort */ 2576d161891SSam Leffler #define HIFN_DMACSR_R_DONE 0x00100000 /* Result Ring Done */ 2586d161891SSam Leffler #define HIFN_DMACSR_R_LAST 0x00080000 /* Result Ring Last */ 2596d161891SSam Leffler #define HIFN_DMACSR_R_WAIT 0x00040000 /* Result Ring Waiting */ 2606d161891SSam Leffler #define HIFN_DMACSR_R_OVER 0x00020000 /* Result Ring Overflow */ 2616d161891SSam Leffler #define HIFN_DMACSR_S_CTRL 0x0000c000 /* Source Ring Control */ 2626d161891SSam Leffler #define HIFN_DMACSR_S_CTRL_NOP 0x00000000 /* Source Control: no-op */ 2636d161891SSam Leffler #define HIFN_DMACSR_S_CTRL_DIS 0x00004000 /* Source Control: disable */ 2646d161891SSam Leffler #define HIFN_DMACSR_S_CTRL_ENA 0x00008000 /* Source Control: enable */ 2656d161891SSam Leffler #define HIFN_DMACSR_S_ABORT 0x00002000 /* Source Ring PCI Abort */ 2666d161891SSam Leffler #define HIFN_DMACSR_S_DONE 0x00001000 /* Source Ring Done */ 2676d161891SSam Leffler #define HIFN_DMACSR_S_LAST 0x00000800 /* Source Ring Last */ 2686d161891SSam Leffler #define HIFN_DMACSR_S_WAIT 0x00000400 /* Source Ring Waiting */ 2696d161891SSam Leffler #define HIFN_DMACSR_ILLW 0x00000200 /* Illegal write (7811 only) */ 2706d161891SSam Leffler #define HIFN_DMACSR_ILLR 0x00000100 /* Illegal read (7811 only) */ 2716d161891SSam Leffler #define HIFN_DMACSR_C_CTRL 0x000000c0 /* Command Ring Control */ 2726d161891SSam Leffler #define HIFN_DMACSR_C_CTRL_NOP 0x00000000 /* Command Control: no-op */ 2736d161891SSam Leffler #define HIFN_DMACSR_C_CTRL_DIS 0x00000040 /* Command Control: disable */ 2746d161891SSam Leffler #define HIFN_DMACSR_C_CTRL_ENA 0x00000080 /* Command Control: enable */ 2756d161891SSam Leffler #define HIFN_DMACSR_C_ABORT 0x00000020 /* Command Ring PCI Abort */ 2766d161891SSam Leffler #define HIFN_DMACSR_C_DONE 0x00000010 /* Command Ring Done */ 2776d161891SSam Leffler #define HIFN_DMACSR_C_LAST 0x00000008 /* Command Ring Last */ 2786d161891SSam Leffler #define HIFN_DMACSR_C_WAIT 0x00000004 /* Command Ring Waiting */ 2796d161891SSam Leffler #define HIFN_DMACSR_PUBDONE 0x00000002 /* Public op done (7951 only) */ 2806d161891SSam Leffler #define HIFN_DMACSR_ENGINE 0x00000001 /* Command Ring Engine IRQ */ 2816d161891SSam Leffler 2826d161891SSam Leffler /* DMA Interrupt Enable Register (HIFN_1_DMA_IER) */ 2836d161891SSam Leffler #define HIFN_DMAIER_D_ABORT 0x20000000 /* Destination Ring PCIAbort */ 2846d161891SSam Leffler #define HIFN_DMAIER_D_DONE 0x10000000 /* Destination Ring Done */ 2856d161891SSam Leffler #define HIFN_DMAIER_D_LAST 0x08000000 /* Destination Ring Last */ 2866d161891SSam Leffler #define HIFN_DMAIER_D_WAIT 0x04000000 /* Destination Ring Waiting */ 2876d161891SSam Leffler #define HIFN_DMAIER_D_OVER 0x02000000 /* Destination Ring Overflow */ 2886d161891SSam Leffler #define HIFN_DMAIER_R_ABORT 0x00200000 /* Result Ring PCI Abort */ 2896d161891SSam Leffler #define HIFN_DMAIER_R_DONE 0x00100000 /* Result Ring Done */ 2906d161891SSam Leffler #define HIFN_DMAIER_R_LAST 0x00080000 /* Result Ring Last */ 2916d161891SSam Leffler #define HIFN_DMAIER_R_WAIT 0x00040000 /* Result Ring Waiting */ 2926d161891SSam Leffler #define HIFN_DMAIER_R_OVER 0x00020000 /* Result Ring Overflow */ 2936d161891SSam Leffler #define HIFN_DMAIER_S_ABORT 0x00002000 /* Source Ring PCI Abort */ 2946d161891SSam Leffler #define HIFN_DMAIER_S_DONE 0x00001000 /* Source Ring Done */ 2956d161891SSam Leffler #define HIFN_DMAIER_S_LAST 0x00000800 /* Source Ring Last */ 2966d161891SSam Leffler #define HIFN_DMAIER_S_WAIT 0x00000400 /* Source Ring Waiting */ 2976d161891SSam Leffler #define HIFN_DMAIER_ILLW 0x00000200 /* Illegal write (7811 only) */ 2986d161891SSam Leffler #define HIFN_DMAIER_ILLR 0x00000100 /* Illegal read (7811 only) */ 2996d161891SSam Leffler #define HIFN_DMAIER_C_ABORT 0x00000020 /* Command Ring PCI Abort */ 3006d161891SSam Leffler #define HIFN_DMAIER_C_DONE 0x00000010 /* Command Ring Done */ 3016d161891SSam Leffler #define HIFN_DMAIER_C_LAST 0x00000008 /* Command Ring Last */ 3026d161891SSam Leffler #define HIFN_DMAIER_C_WAIT 0x00000004 /* Command Ring Waiting */ 3036d161891SSam Leffler #define HIFN_DMAIER_PUBDONE 0x00000002 /* public op done (7951 only) */ 3046d161891SSam Leffler #define HIFN_DMAIER_ENGINE 0x00000001 /* Engine IRQ */ 3056d161891SSam Leffler 3066d161891SSam Leffler /* DMA Configuration Register (HIFN_1_DMA_CNFG) */ 3076d161891SSam Leffler #define HIFN_DMACNFG_BIGENDIAN 0x10000000 /* big endian mode */ 3086d161891SSam Leffler #define HIFN_DMACNFG_POLLFREQ 0x00ff0000 /* Poll frequency mask */ 3096d161891SSam Leffler #define HIFN_DMACNFG_UNLOCK 0x00000800 3106d161891SSam Leffler #define HIFN_DMACNFG_POLLINVAL 0x00000700 /* Invalid Poll Scalar */ 3116d161891SSam Leffler #define HIFN_DMACNFG_LAST 0x00000010 /* Host control LAST bit */ 3126d161891SSam Leffler #define HIFN_DMACNFG_MODE 0x00000004 /* DMA mode */ 3136d161891SSam Leffler #define HIFN_DMACNFG_DMARESET 0x00000002 /* DMA Reset # */ 3146d161891SSam Leffler #define HIFN_DMACNFG_MSTRESET 0x00000001 /* Master Reset # */ 3156d161891SSam Leffler 3166810ad6fSSam Leffler /* DMA Configuration Register (HIFN_1_DMA_CNFG2) */ 3176810ad6fSSam Leffler #define HIFN_DMACNFG2_PKSWAP32 (1 << 19) /* swap the OPLEN/OP reg */ 3186810ad6fSSam Leffler #define HIFN_DMACNFG2_PKSWAP8 (1 << 18) /* swap the bits of OPLEN/OP */ 3196810ad6fSSam Leffler #define HIFN_DMACNFG2_BAR0_SWAP32 (1<<17) /* swap the bytes of BAR0 */ 3206810ad6fSSam Leffler #define HIFN_DMACNFG2_BAR1_SWAP8 (1<<16) /* swap the bits of BAR0 */ 3216810ad6fSSam Leffler #define HIFN_DMACNFG2_INIT_WRITE_BURST_SHIFT 12 3226810ad6fSSam Leffler #define HIFN_DMACNFG2_INIT_READ_BURST_SHIFT 8 3236810ad6fSSam Leffler #define HIFN_DMACNFG2_TGT_WRITE_BURST_SHIFT 4 3246810ad6fSSam Leffler #define HIFN_DMACNFG2_TGT_READ_BURST_SHIFT 0 3256810ad6fSSam Leffler 3266d161891SSam Leffler /* 7811 RNG Enable Register (HIFN_1_7811_RNGENA) */ 3276d161891SSam Leffler #define HIFN_7811_RNGENA_ENA 0x00000001 /* enable RNG */ 3286d161891SSam Leffler 3296d161891SSam Leffler /* 7811 RNG Config Register (HIFN_1_7811_RNGCFG) */ 3306d161891SSam Leffler #define HIFN_7811_RNGCFG_PRE1 0x00000f00 /* first prescalar */ 3316d161891SSam Leffler #define HIFN_7811_RNGCFG_OPRE 0x00000080 /* output prescalar */ 3326d161891SSam Leffler #define HIFN_7811_RNGCFG_DEFL 0x00000f80 /* 2 words/ 1/100 sec */ 3336d161891SSam Leffler 3346d161891SSam Leffler /* 7811 RNG Status Register (HIFN_1_7811_RNGSTS) */ 3356d161891SSam Leffler #define HIFN_7811_RNGSTS_RDY 0x00004000 /* two numbers in FIFO */ 3366d161891SSam Leffler #define HIFN_7811_RNGSTS_UFL 0x00001000 /* rng underflow */ 3376d161891SSam Leffler 3386d161891SSam Leffler /* 7811 MIPS Reset Register (HIFN_1_7811_MIPSRST) */ 3396d161891SSam Leffler #define HIFN_MIPSRST_BAR2SIZE 0xffff0000 /* sdram size */ 3406d161891SSam Leffler #define HIFN_MIPSRST_GPRAMINIT 0x00008000 /* gpram can be accessed */ 3416d161891SSam Leffler #define HIFN_MIPSRST_CRAMINIT 0x00004000 /* ctxram can be accessed */ 3426d161891SSam Leffler #define HIFN_MIPSRST_LED2 0x00000400 /* external LED2 */ 3436d161891SSam Leffler #define HIFN_MIPSRST_LED1 0x00000200 /* external LED1 */ 3446d161891SSam Leffler #define HIFN_MIPSRST_LED0 0x00000100 /* external LED0 */ 3456d161891SSam Leffler #define HIFN_MIPSRST_MIPSDIS 0x00000004 /* disable MIPS */ 3466d161891SSam Leffler #define HIFN_MIPSRST_MIPSRST 0x00000002 /* warm reset MIPS */ 3476d161891SSam Leffler #define HIFN_MIPSRST_MIPSCOLD 0x00000001 /* cold reset MIPS */ 3486d161891SSam Leffler 3496d161891SSam Leffler /* Public key reset register (HIFN_1_PUB_RESET) */ 3506d161891SSam Leffler #define HIFN_PUBRST_RESET 0x00000001 /* reset public/rng unit */ 3516d161891SSam Leffler 3526d161891SSam Leffler /* Public operation register (HIFN_1_PUB_OP) */ 3536d161891SSam Leffler #define HIFN_PUBOP_AOFFSET 0x0000003e /* A offset */ 3546d161891SSam Leffler #define HIFN_PUBOP_BOFFSET 0x00000fc0 /* B offset */ 3556d161891SSam Leffler #define HIFN_PUBOP_MOFFSET 0x0003f000 /* M offset */ 3566d161891SSam Leffler #define HIFN_PUBOP_OP_MASK 0x003c0000 /* Opcode: */ 3576d161891SSam Leffler #define HIFN_PUBOP_OP_NOP 0x00000000 /* NOP */ 3586d161891SSam Leffler #define HIFN_PUBOP_OP_ADD 0x00040000 /* ADD */ 3596d161891SSam Leffler #define HIFN_PUBOP_OP_ADDC 0x00080000 /* ADD w/carry */ 3606d161891SSam Leffler #define HIFN_PUBOP_OP_SUB 0x000c0000 /* SUB */ 3616d161891SSam Leffler #define HIFN_PUBOP_OP_SUBC 0x00100000 /* SUB w/carry */ 3626d161891SSam Leffler #define HIFN_PUBOP_OP_MODADD 0x00140000 /* Modular ADD */ 3636d161891SSam Leffler #define HIFN_PUBOP_OP_MODSUB 0x00180000 /* Modular SUB */ 3646d161891SSam Leffler #define HIFN_PUBOP_OP_INCA 0x001c0000 /* INC A */ 3656d161891SSam Leffler #define HIFN_PUBOP_OP_DECA 0x00200000 /* DEC A */ 3666d161891SSam Leffler #define HIFN_PUBOP_OP_MULT 0x00240000 /* MULT */ 3676d161891SSam Leffler #define HIFN_PUBOP_OP_MODMULT 0x00280000 /* Modular MULT */ 3686d161891SSam Leffler #define HIFN_PUBOP_OP_MODRED 0x002c0000 /* Modular Red */ 3696d161891SSam Leffler #define HIFN_PUBOP_OP_MODEXP 0x00300000 /* Modular Exp */ 3706d161891SSam Leffler 3716d161891SSam Leffler /* Public operand length register (HIFN_1_PUB_OPLEN) */ 3726d161891SSam Leffler #define HIFN_PUBOPLEN_MODLEN 0x0000007f 3736d161891SSam Leffler #define HIFN_PUBOPLEN_EXPLEN 0x0003ff80 3746d161891SSam Leffler #define HIFN_PUBOPLEN_REDLEN 0x003c0000 3756d161891SSam Leffler 3766d161891SSam Leffler /* Public status register (HIFN_1_PUB_STATUS) */ 3776d161891SSam Leffler #define HIFN_PUBSTS_DONE 0x00000001 /* operation done */ 3786d161891SSam Leffler #define HIFN_PUBSTS_CARRY 0x00000002 /* carry */ 3796810ad6fSSam Leffler #define HIFN_PUBSTS_FIFO_EMPTY 0x00000100 /* fifo empty */ 3806810ad6fSSam Leffler #define HIFN_PUBSTS_FIFO_FULL 0x00000200 /* fifo full */ 3816810ad6fSSam Leffler #define HIFN_PUBSTS_FIFO_OVFL 0x00000400 /* fifo overflow */ 3826810ad6fSSam Leffler #define HIFN_PUBSTS_FIFO_WRITE 0x000f0000 /* fifo write */ 3836810ad6fSSam Leffler #define HIFN_PUBSTS_FIFO_READ 0x0f000000 /* fifo read */ 3846d161891SSam Leffler 3856d161891SSam Leffler /* Public interrupt enable register (HIFN_1_PUB_IEN) */ 3866d161891SSam Leffler #define HIFN_PUBIEN_DONE 0x00000001 /* operation done interrupt */ 3876d161891SSam Leffler 3886d161891SSam Leffler /* Random number generator config register (HIFN_1_RNG_CONFIG) */ 3896d161891SSam Leffler #define HIFN_RNGCFG_ENA 0x00000001 /* enable rng */ 3906d161891SSam Leffler 3916d161891SSam Leffler /* 3926d161891SSam Leffler * Register offsets in register set 1 3936d161891SSam Leffler */ 3946d161891SSam Leffler 3956d161891SSam Leffler #define HIFN_UNLOCK_SECRET1 0xf4 3966d161891SSam Leffler #define HIFN_UNLOCK_SECRET2 0xfc 3976d161891SSam Leffler 39817b66701SSam Leffler /* 39917b66701SSam Leffler * PLL config register 400aa959e0dSSam Leffler * 401aa959e0dSSam Leffler * This register is present only on 7954/7955/7956 parts. It must be 402aa959e0dSSam Leffler * programmed according to the bus interface method used by the h/w. 403aa959e0dSSam Leffler * Note that the parts require a stable clock. Since the PCI clock 404aa959e0dSSam Leffler * may vary the reference clock must usually be used. To avoid 405aa959e0dSSam Leffler * overclocking the core logic, setup must be done carefully, refer 406aa959e0dSSam Leffler * to the driver for details. The exact multiplier required varies 407aa959e0dSSam Leffler * by part and system configuration; refer to the Hifn documentation. 40817b66701SSam Leffler */ 409aa959e0dSSam Leffler #define HIFN_PLL_REF_SEL 0x00000001 /* REF/HBI clk selection */ 410aa959e0dSSam Leffler #define HIFN_PLL_BP 0x00000002 /* bypass (used during setup) */ 411aa959e0dSSam Leffler /* bit 2 reserved */ 412aa959e0dSSam Leffler #define HIFN_PLL_PK_CLK_SEL 0x00000008 /* public key clk select */ 413aa959e0dSSam Leffler #define HIFN_PLL_PE_CLK_SEL 0x00000010 /* packet engine clk select */ 414aa959e0dSSam Leffler /* bits 5-9 reserved */ 415aa959e0dSSam Leffler #define HIFN_PLL_MBSET 0x00000400 /* must be set to 1 */ 416aa959e0dSSam Leffler #define HIFN_PLL_ND 0x00003800 /* Fpll_ref multiplier select */ 417aa959e0dSSam Leffler #define HIFN_PLL_ND_SHIFT 11 418aa959e0dSSam Leffler #define HIFN_PLL_ND_2 0x00000000 /* 2x */ 419aa959e0dSSam Leffler #define HIFN_PLL_ND_4 0x00000800 /* 4x */ 420aa959e0dSSam Leffler #define HIFN_PLL_ND_6 0x00001000 /* 6x */ 421aa959e0dSSam Leffler #define HIFN_PLL_ND_8 0x00001800 /* 8x */ 422aa959e0dSSam Leffler #define HIFN_PLL_ND_10 0x00002000 /* 10x */ 423aa959e0dSSam Leffler #define HIFN_PLL_ND_12 0x00002800 /* 12x */ 424aa959e0dSSam Leffler /* bits 14-15 reserved */ 425aa959e0dSSam Leffler #define HIFN_PLL_IS 0x00010000 /* charge pump current select */ 426aa959e0dSSam Leffler /* bits 17-31 reserved */ 427aa959e0dSSam Leffler 428aa959e0dSSam Leffler /* 429aa959e0dSSam Leffler * Board configuration specifies only these bits. 430aa959e0dSSam Leffler */ 431aa959e0dSSam Leffler #define HIFN_PLL_CONFIG (HIFN_PLL_IS|HIFN_PLL_ND|HIFN_PLL_REF_SEL) 43217b66701SSam Leffler 4336810ad6fSSam Leffler /* 4346810ad6fSSam Leffler * Public Key Engine Mode Register 4356810ad6fSSam Leffler */ 4366810ad6fSSam Leffler #define HIFN_PKMODE_HOSTINVERT (1 << 0) /* HOST INVERT */ 4376810ad6fSSam Leffler #define HIFN_PKMODE_ENHANCED (1 << 1) /* Enable enhanced mode */ 4386810ad6fSSam Leffler 4396810ad6fSSam Leffler 4406d161891SSam Leffler /********************************************************************* 4416d161891SSam Leffler * Structs for board commands 4426d161891SSam Leffler * 4436d161891SSam Leffler *********************************************************************/ 4446d161891SSam Leffler 4456d161891SSam Leffler /* 4466d161891SSam Leffler * Structure to help build up the command data structure. 4476d161891SSam Leffler */ 4486d161891SSam Leffler typedef struct hifn_base_command { 4496d161891SSam Leffler volatile u_int16_t masks; 4506d161891SSam Leffler volatile u_int16_t session_num; 4516d161891SSam Leffler volatile u_int16_t total_source_count; 4526d161891SSam Leffler volatile u_int16_t total_dest_count; 4536d161891SSam Leffler } hifn_base_command_t; 4546d161891SSam Leffler 4556d161891SSam Leffler #define HIFN_BASE_CMD_MAC 0x0400 4566d161891SSam Leffler #define HIFN_BASE_CMD_CRYPT 0x0800 4576d161891SSam Leffler #define HIFN_BASE_CMD_DECODE 0x2000 4586d161891SSam Leffler #define HIFN_BASE_CMD_SRCLEN_M 0xc000 4596d161891SSam Leffler #define HIFN_BASE_CMD_SRCLEN_S 14 4606d161891SSam Leffler #define HIFN_BASE_CMD_DSTLEN_M 0x3000 4616d161891SSam Leffler #define HIFN_BASE_CMD_DSTLEN_S 12 4626d161891SSam Leffler #define HIFN_BASE_CMD_LENMASK_HI 0x30000 4636d161891SSam Leffler #define HIFN_BASE_CMD_LENMASK_LO 0x0ffff 4646d161891SSam Leffler 4656d161891SSam Leffler /* 4666d161891SSam Leffler * Structure to help build up the command data structure. 4676d161891SSam Leffler */ 4686d161891SSam Leffler typedef struct hifn_crypt_command { 4696d161891SSam Leffler volatile u_int16_t masks; 4706d161891SSam Leffler volatile u_int16_t header_skip; 4716d161891SSam Leffler volatile u_int16_t source_count; 4726d161891SSam Leffler volatile u_int16_t reserved; 4736d161891SSam Leffler } hifn_crypt_command_t; 4746d161891SSam Leffler 4756d161891SSam Leffler #define HIFN_CRYPT_CMD_ALG_MASK 0x0003 /* algorithm: */ 4766d161891SSam Leffler #define HIFN_CRYPT_CMD_ALG_DES 0x0000 /* DES */ 4776d161891SSam Leffler #define HIFN_CRYPT_CMD_ALG_3DES 0x0001 /* 3DES */ 4786d161891SSam Leffler #define HIFN_CRYPT_CMD_ALG_RC4 0x0002 /* RC4 */ 47917b66701SSam Leffler #define HIFN_CRYPT_CMD_ALG_AES 0x0003 /* AES */ 48017b66701SSam Leffler #define HIFN_CRYPT_CMD_MODE_MASK 0x0018 /* Encrypt mode: */ 4816d161891SSam Leffler #define HIFN_CRYPT_CMD_MODE_ECB 0x0000 /* ECB */ 4826d161891SSam Leffler #define HIFN_CRYPT_CMD_MODE_CBC 0x0008 /* CBC */ 4836d161891SSam Leffler #define HIFN_CRYPT_CMD_MODE_CFB 0x0010 /* CFB */ 4846d161891SSam Leffler #define HIFN_CRYPT_CMD_MODE_OFB 0x0018 /* OFB */ 4856d161891SSam Leffler #define HIFN_CRYPT_CMD_CLR_CTX 0x0040 /* clear context */ 4866d161891SSam Leffler #define HIFN_CRYPT_CMD_NEW_KEY 0x0800 /* expect new key */ 4876d161891SSam Leffler #define HIFN_CRYPT_CMD_NEW_IV 0x1000 /* expect new iv */ 4886d161891SSam Leffler 4896d161891SSam Leffler #define HIFN_CRYPT_CMD_SRCLEN_M 0xc000 4906d161891SSam Leffler #define HIFN_CRYPT_CMD_SRCLEN_S 14 4916d161891SSam Leffler 49217b66701SSam Leffler #define HIFN_CRYPT_CMD_KSZ_MASK 0x0600 /* AES key size: */ 49317b66701SSam Leffler #define HIFN_CRYPT_CMD_KSZ_128 0x0000 /* 128 bit */ 49417b66701SSam Leffler #define HIFN_CRYPT_CMD_KSZ_192 0x0200 /* 192 bit */ 49517b66701SSam Leffler #define HIFN_CRYPT_CMD_KSZ_256 0x0400 /* 256 bit */ 49617b66701SSam Leffler 4976d161891SSam Leffler /* 4986d161891SSam Leffler * Structure to help build up the command data structure. 4996d161891SSam Leffler */ 5006d161891SSam Leffler typedef struct hifn_mac_command { 5016d161891SSam Leffler volatile u_int16_t masks; 5026d161891SSam Leffler volatile u_int16_t header_skip; 5036d161891SSam Leffler volatile u_int16_t source_count; 5046d161891SSam Leffler volatile u_int16_t reserved; 5056d161891SSam Leffler } hifn_mac_command_t; 5066d161891SSam Leffler 5076d161891SSam Leffler #define HIFN_MAC_CMD_ALG_MASK 0x0001 5086d161891SSam Leffler #define HIFN_MAC_CMD_ALG_SHA1 0x0000 5096d161891SSam Leffler #define HIFN_MAC_CMD_ALG_MD5 0x0001 5106d161891SSam Leffler #define HIFN_MAC_CMD_MODE_MASK 0x000c 5116d161891SSam Leffler #define HIFN_MAC_CMD_MODE_HMAC 0x0000 5126d161891SSam Leffler #define HIFN_MAC_CMD_MODE_SSL_MAC 0x0004 5136d161891SSam Leffler #define HIFN_MAC_CMD_MODE_HASH 0x0008 5146d161891SSam Leffler #define HIFN_MAC_CMD_MODE_FULL 0x0004 5156d161891SSam Leffler #define HIFN_MAC_CMD_TRUNC 0x0010 5166d161891SSam Leffler #define HIFN_MAC_CMD_RESULT 0x0020 5176d161891SSam Leffler #define HIFN_MAC_CMD_APPEND 0x0040 5186d161891SSam Leffler #define HIFN_MAC_CMD_SRCLEN_M 0xc000 5196d161891SSam Leffler #define HIFN_MAC_CMD_SRCLEN_S 14 5206d161891SSam Leffler 5216d161891SSam Leffler /* 5226d161891SSam Leffler * MAC POS IPsec initiates authentication after encryption on encodes 5236d161891SSam Leffler * and before decryption on decodes. 5246d161891SSam Leffler */ 5256d161891SSam Leffler #define HIFN_MAC_CMD_POS_IPSEC 0x0200 5266d161891SSam Leffler #define HIFN_MAC_CMD_NEW_KEY 0x0800 5276d161891SSam Leffler 5286d161891SSam Leffler /* 5296d161891SSam Leffler * The poll frequency and poll scalar defines are unshifted values used 5306d161891SSam Leffler * to set fields in the DMA Configuration Register. 5316d161891SSam Leffler */ 5326d161891SSam Leffler #ifndef HIFN_POLL_FREQUENCY 5336d161891SSam Leffler #define HIFN_POLL_FREQUENCY 0x1 5346d161891SSam Leffler #endif 5356d161891SSam Leffler 5366d161891SSam Leffler #ifndef HIFN_POLL_SCALAR 5376d161891SSam Leffler #define HIFN_POLL_SCALAR 0x0 5386d161891SSam Leffler #endif 5396d161891SSam Leffler 5406d161891SSam Leffler #define HIFN_MAX_SEGLEN 0xffff /* maximum dma segment len */ 5416d161891SSam Leffler #define HIFN_MAX_DMALEN 0x3ffff /* maximum dma length */ 5426d161891SSam Leffler #endif /* __HIFN_H__ */ 543