16d161891SSam Leffler /* $FreeBSD$ */ 26d161891SSam Leffler /* $OpenBSD: hifn7751.c,v 1.120 2002/05/17 00:33:34 deraadt Exp $ */ 36d161891SSam Leffler 46d161891SSam Leffler /* 56d161891SSam Leffler * Invertex AEON / Hifn 7751 driver 66d161891SSam Leffler * Copyright (c) 1999 Invertex Inc. All rights reserved. 76d161891SSam Leffler * Copyright (c) 1999 Theo de Raadt 86d161891SSam Leffler * Copyright (c) 2000-2001 Network Security Technologies, Inc. 96d161891SSam Leffler * http://www.netsec.net 106d161891SSam Leffler * 116d161891SSam Leffler * This driver is based on a previous driver by Invertex, for which they 126d161891SSam Leffler * requested: Please send any comments, feedback, bug-fixes, or feature 136d161891SSam Leffler * requests to software@invertex.com. 146d161891SSam Leffler * 156d161891SSam Leffler * Redistribution and use in source and binary forms, with or without 166d161891SSam Leffler * modification, are permitted provided that the following conditions 176d161891SSam Leffler * are met: 186d161891SSam Leffler * 196d161891SSam Leffler * 1. Redistributions of source code must retain the above copyright 206d161891SSam Leffler * notice, this list of conditions and the following disclaimer. 216d161891SSam Leffler * 2. Redistributions in binary form must reproduce the above copyright 226d161891SSam Leffler * notice, this list of conditions and the following disclaimer in the 236d161891SSam Leffler * documentation and/or other materials provided with the distribution. 246d161891SSam Leffler * 3. The name of the author may not be used to endorse or promote products 256d161891SSam Leffler * derived from this software without specific prior written permission. 266d161891SSam Leffler * 276d161891SSam Leffler * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 286d161891SSam Leffler * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 296d161891SSam Leffler * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 306d161891SSam Leffler * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 316d161891SSam Leffler * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 326d161891SSam Leffler * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 336d161891SSam Leffler * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 346d161891SSam Leffler * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 356d161891SSam Leffler * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 366d161891SSam Leffler * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 376d161891SSam Leffler * 386d161891SSam Leffler * Effort sponsored in part by the Defense Advanced Research Projects 396d161891SSam Leffler * Agency (DARPA) and Air Force Research Laboratory, Air Force 406d161891SSam Leffler * Materiel Command, USAF, under agreement number F30602-01-2-0537. 416d161891SSam Leffler * 426d161891SSam Leffler */ 436d161891SSam Leffler 446d161891SSam Leffler #define HIFN_DEBUG 456d161891SSam Leffler 466d161891SSam Leffler /* 476d161891SSam Leffler * Driver for the Hifn 7751 encryption processor. 486d161891SSam Leffler */ 496d161891SSam Leffler 506d161891SSam Leffler #include <sys/param.h> 516d161891SSam Leffler #include <sys/systm.h> 526d161891SSam Leffler #include <sys/proc.h> 536d161891SSam Leffler #include <sys/errno.h> 546d161891SSam Leffler #include <sys/malloc.h> 556d161891SSam Leffler #include <sys/kernel.h> 566d161891SSam Leffler #include <sys/mbuf.h> 576d161891SSam Leffler #include <sys/lock.h> 586d161891SSam Leffler #include <sys/mutex.h> 596d161891SSam Leffler #include <sys/sysctl.h> 606d161891SSam Leffler 616d161891SSam Leffler #include <vm/vm.h> 626d161891SSam Leffler #include <vm/pmap.h> 636d161891SSam Leffler 646d161891SSam Leffler #include <machine/clock.h> 656d161891SSam Leffler #include <machine/bus.h> 666d161891SSam Leffler #include <machine/resource.h> 676d161891SSam Leffler #include <sys/bus.h> 686d161891SSam Leffler #include <sys/rman.h> 696d161891SSam Leffler 706d161891SSam Leffler #include <opencrypto/cryptodev.h> 716d161891SSam Leffler #include <sys/random.h> 726d161891SSam Leffler 736d161891SSam Leffler #include <pci/pcivar.h> 746d161891SSam Leffler #include <pci/pcireg.h> 756d161891SSam Leffler #include <dev/hifn/hifn7751reg.h> 766d161891SSam Leffler #include <dev/hifn/hifn7751var.h> 776d161891SSam Leffler 786d161891SSam Leffler /* 796d161891SSam Leffler * Prototypes and count for the pci_device structure 806d161891SSam Leffler */ 816d161891SSam Leffler static int hifn_probe(device_t); 826d161891SSam Leffler static int hifn_attach(device_t); 836d161891SSam Leffler static int hifn_detach(device_t); 846d161891SSam Leffler static int hifn_suspend(device_t); 856d161891SSam Leffler static int hifn_resume(device_t); 866d161891SSam Leffler static void hifn_shutdown(device_t); 876d161891SSam Leffler 886d161891SSam Leffler static device_method_t hifn_methods[] = { 896d161891SSam Leffler /* Device interface */ 906d161891SSam Leffler DEVMETHOD(device_probe, hifn_probe), 916d161891SSam Leffler DEVMETHOD(device_attach, hifn_attach), 926d161891SSam Leffler DEVMETHOD(device_detach, hifn_detach), 936d161891SSam Leffler DEVMETHOD(device_suspend, hifn_suspend), 946d161891SSam Leffler DEVMETHOD(device_resume, hifn_resume), 956d161891SSam Leffler DEVMETHOD(device_shutdown, hifn_shutdown), 966d161891SSam Leffler 976d161891SSam Leffler /* bus interface */ 986d161891SSam Leffler DEVMETHOD(bus_print_child, bus_generic_print_child), 996d161891SSam Leffler DEVMETHOD(bus_driver_added, bus_generic_driver_added), 1006d161891SSam Leffler 1016d161891SSam Leffler { 0, 0 } 1026d161891SSam Leffler }; 1036d161891SSam Leffler static driver_t hifn_driver = { 1046d161891SSam Leffler "hifn", 1056d161891SSam Leffler hifn_methods, 1066d161891SSam Leffler sizeof (struct hifn_softc) 1076d161891SSam Leffler }; 1086d161891SSam Leffler static devclass_t hifn_devclass; 1096d161891SSam Leffler 1106d161891SSam Leffler DRIVER_MODULE(hifn, pci, hifn_driver, hifn_devclass, 0, 0); 111f544a528SMark Murray MODULE_DEPEND(hifn, crypto, 1, 1, 1); 1126d161891SSam Leffler 1136d161891SSam Leffler static void hifn_reset_board(struct hifn_softc *, int); 1146d161891SSam Leffler static void hifn_reset_puc(struct hifn_softc *); 1156d161891SSam Leffler static void hifn_puc_wait(struct hifn_softc *); 1166d161891SSam Leffler static int hifn_enable_crypto(struct hifn_softc *); 1176d161891SSam Leffler static void hifn_set_retry(struct hifn_softc *sc); 1186d161891SSam Leffler static void hifn_init_dma(struct hifn_softc *); 1196d161891SSam Leffler static void hifn_init_pci_registers(struct hifn_softc *); 1206d161891SSam Leffler static int hifn_sramsize(struct hifn_softc *); 1216d161891SSam Leffler static int hifn_dramsize(struct hifn_softc *); 1226d161891SSam Leffler static int hifn_ramtype(struct hifn_softc *); 1236d161891SSam Leffler static void hifn_sessions(struct hifn_softc *); 1246d161891SSam Leffler static void hifn_intr(void *); 1256d161891SSam Leffler static u_int hifn_write_command(struct hifn_command *, u_int8_t *); 1266d161891SSam Leffler static u_int32_t hifn_next_signature(u_int32_t a, u_int cnt); 1276d161891SSam Leffler static int hifn_newsession(void *, u_int32_t *, struct cryptoini *); 1286d161891SSam Leffler static int hifn_freesession(void *, u_int64_t); 1296d161891SSam Leffler static int hifn_process(void *, struct cryptop *, int); 1306d161891SSam Leffler static void hifn_callback(struct hifn_softc *, struct hifn_command *, u_int8_t *); 1316d161891SSam Leffler static int hifn_crypto(struct hifn_softc *, struct hifn_command *, struct cryptop *, int); 1326d161891SSam Leffler static int hifn_readramaddr(struct hifn_softc *, int, u_int8_t *); 1336d161891SSam Leffler static int hifn_writeramaddr(struct hifn_softc *, int, u_int8_t *); 1346d161891SSam Leffler static int hifn_dmamap_load_src(struct hifn_softc *, struct hifn_command *); 1356d161891SSam Leffler static int hifn_dmamap_load_dst(struct hifn_softc *, struct hifn_command *); 1366d161891SSam Leffler static int hifn_init_pubrng(struct hifn_softc *); 1376d161891SSam Leffler static void hifn_rng(void *); 1386d161891SSam Leffler static void hifn_tick(void *); 1396d161891SSam Leffler static void hifn_abort(struct hifn_softc *); 1406d161891SSam Leffler static void hifn_alloc_slot(struct hifn_softc *, int *, int *, int *, int *); 1416d161891SSam Leffler 1426d161891SSam Leffler static void hifn_write_reg_0(struct hifn_softc *, bus_size_t, u_int32_t); 1436d161891SSam Leffler static void hifn_write_reg_1(struct hifn_softc *, bus_size_t, u_int32_t); 1446d161891SSam Leffler 1456d161891SSam Leffler static __inline__ u_int32_t 1466d161891SSam Leffler READ_REG_0(struct hifn_softc *sc, bus_size_t reg) 1476d161891SSam Leffler { 1486d161891SSam Leffler u_int32_t v = bus_space_read_4(sc->sc_st0, sc->sc_sh0, reg); 1496d161891SSam Leffler sc->sc_bar0_lastreg = (bus_size_t) -1; 1506d161891SSam Leffler return (v); 1516d161891SSam Leffler } 1526d161891SSam Leffler #define WRITE_REG_0(sc, reg, val) hifn_write_reg_0(sc, reg, val) 1536d161891SSam Leffler 1546d161891SSam Leffler static __inline__ u_int32_t 1556d161891SSam Leffler READ_REG_1(struct hifn_softc *sc, bus_size_t reg) 1566d161891SSam Leffler { 1576d161891SSam Leffler u_int32_t v = bus_space_read_4(sc->sc_st1, sc->sc_sh1, reg); 1586d161891SSam Leffler sc->sc_bar1_lastreg = (bus_size_t) -1; 1596d161891SSam Leffler return (v); 1606d161891SSam Leffler } 1616d161891SSam Leffler #define WRITE_REG_1(sc, reg, val) hifn_write_reg_1(sc, reg, val) 1626d161891SSam Leffler 1636d161891SSam Leffler #ifdef HIFN_DEBUG 1646d161891SSam Leffler static int hifn_debug = 0; 1656d161891SSam Leffler SYSCTL_INT(_debug, OID_AUTO, hifn, CTLFLAG_RW, &hifn_debug, 1666d161891SSam Leffler 0, "Hifn driver debugging printfs"); 1676d161891SSam Leffler #endif 1686d161891SSam Leffler 1696d161891SSam Leffler static struct hifn_stats hifnstats; 1706d161891SSam Leffler SYSCTL_STRUCT(_kern, OID_AUTO, hifn_stats, CTLFLAG_RD, &hifnstats, 1716d161891SSam Leffler hifn_stats, "Hifn driver statistics"); 1726d161891SSam Leffler static int hifn_maxbatch = 2; /* XXX tune based on part+sys speed */ 1736d161891SSam Leffler SYSCTL_INT(_kern, OID_AUTO, hifn_maxbatch, CTLFLAG_RW, &hifn_maxbatch, 1746d161891SSam Leffler 0, "Hifn driver: max ops to batch w/o interrupt"); 1756d161891SSam Leffler 1766d161891SSam Leffler /* 1776d161891SSam Leffler * Probe for a supported device. The PCI vendor and device 1786d161891SSam Leffler * IDs are used to detect devices we know how to handle. 1796d161891SSam Leffler */ 1806d161891SSam Leffler static int 1816d161891SSam Leffler hifn_probe(device_t dev) 1826d161891SSam Leffler { 1836d161891SSam Leffler if (pci_get_vendor(dev) == PCI_VENDOR_INVERTEX && 1846d161891SSam Leffler pci_get_device(dev) == PCI_PRODUCT_INVERTEX_AEON) 1856d161891SSam Leffler return (0); 1866d161891SSam Leffler if (pci_get_vendor(dev) == PCI_VENDOR_HIFN && 1876d161891SSam Leffler (pci_get_device(dev) == PCI_PRODUCT_HIFN_7751 || 1886d161891SSam Leffler pci_get_device(dev) == PCI_PRODUCT_HIFN_7951 || 1896d161891SSam Leffler pci_get_device(dev) == PCI_PRODUCT_HIFN_7811)) 1906d161891SSam Leffler return (0); 1916d161891SSam Leffler if (pci_get_vendor(dev) == PCI_VENDOR_NETSEC && 1926d161891SSam Leffler pci_get_device(dev) == PCI_PRODUCT_NETSEC_7751) 1936d161891SSam Leffler return (0); 1946d161891SSam Leffler return (ENXIO); 1956d161891SSam Leffler } 1966d161891SSam Leffler 1976d161891SSam Leffler static void 1986d161891SSam Leffler hifn_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nseg, int error) 1996d161891SSam Leffler { 2006d161891SSam Leffler bus_addr_t *paddr = (bus_addr_t*) arg; 2016d161891SSam Leffler *paddr = segs->ds_addr; 2026d161891SSam Leffler } 2036d161891SSam Leffler 2046d161891SSam Leffler static const char* 2056d161891SSam Leffler hifn_partname(struct hifn_softc *sc) 2066d161891SSam Leffler { 2076d161891SSam Leffler /* XXX sprintf numbers when not decoded */ 2086d161891SSam Leffler switch (pci_get_vendor(sc->sc_dev)) { 2096d161891SSam Leffler case PCI_VENDOR_HIFN: 2106d161891SSam Leffler switch (pci_get_device(sc->sc_dev)) { 2116d161891SSam Leffler case PCI_PRODUCT_HIFN_6500: return "Hifn 6500"; 2126d161891SSam Leffler case PCI_PRODUCT_HIFN_7751: return "Hifn 7751"; 2136d161891SSam Leffler case PCI_PRODUCT_HIFN_7811: return "Hifn 7811"; 2146d161891SSam Leffler case PCI_PRODUCT_HIFN_7951: return "Hifn 7951"; 2156d161891SSam Leffler } 2166d161891SSam Leffler return "Hifn unknown-part"; 2176d161891SSam Leffler case PCI_VENDOR_INVERTEX: 2186d161891SSam Leffler switch (pci_get_device(sc->sc_dev)) { 2196d161891SSam Leffler case PCI_PRODUCT_INVERTEX_AEON: return "Invertex AEON"; 2206d161891SSam Leffler } 2216d161891SSam Leffler return "Invertex unknown-part"; 2226d161891SSam Leffler case PCI_VENDOR_NETSEC: 2236d161891SSam Leffler switch (pci_get_device(sc->sc_dev)) { 2246d161891SSam Leffler case PCI_PRODUCT_NETSEC_7751: return "NetSec 7751"; 2256d161891SSam Leffler } 2266d161891SSam Leffler return "NetSec unknown-part"; 2276d161891SSam Leffler } 2286d161891SSam Leffler return "Unknown-vendor unknown-part"; 2296d161891SSam Leffler } 2306d161891SSam Leffler 2316d161891SSam Leffler /* 2326d161891SSam Leffler * Attach an interface that successfully probed. 2336d161891SSam Leffler */ 2346d161891SSam Leffler static int 2356d161891SSam Leffler hifn_attach(device_t dev) 2366d161891SSam Leffler { 2376d161891SSam Leffler struct hifn_softc *sc = device_get_softc(dev); 2386d161891SSam Leffler u_int32_t cmd; 2396d161891SSam Leffler caddr_t kva; 2406d161891SSam Leffler int rseg, rid; 2416d161891SSam Leffler char rbase; 2426d161891SSam Leffler u_int16_t ena, rev; 2436d161891SSam Leffler 2446d161891SSam Leffler KASSERT(sc != NULL, ("hifn_attach: null software carrier!")); 2456d161891SSam Leffler bzero(sc, sizeof (*sc)); 2466d161891SSam Leffler sc->sc_dev = dev; 2476d161891SSam Leffler 2486d161891SSam Leffler mtx_init(&sc->sc_mtx, device_get_nameunit(dev), "crypto driver", MTX_DEF); 2496d161891SSam Leffler 2506d161891SSam Leffler /* XXX handle power management */ 2516d161891SSam Leffler 2526d161891SSam Leffler /* 2536d161891SSam Leffler * The 7951 has a random number generator and 2546d161891SSam Leffler * public key support; note this. 2556d161891SSam Leffler */ 2566d161891SSam Leffler if (pci_get_vendor(dev) == PCI_VENDOR_HIFN && 2576d161891SSam Leffler pci_get_device(dev) == PCI_PRODUCT_HIFN_7951) 2586d161891SSam Leffler sc->sc_flags = HIFN_HAS_RNG | HIFN_HAS_PUBLIC; 2596d161891SSam Leffler /* 2606d161891SSam Leffler * The 7811 has a random number generator and 2616d161891SSam Leffler * we also note it's identity 'cuz of some quirks. 2626d161891SSam Leffler */ 2636d161891SSam Leffler if (pci_get_vendor(dev) == PCI_VENDOR_HIFN && 2646d161891SSam Leffler pci_get_device(dev) == PCI_PRODUCT_HIFN_7811) 2656d161891SSam Leffler sc->sc_flags |= HIFN_IS_7811 | HIFN_HAS_RNG; 2666d161891SSam Leffler 2676d161891SSam Leffler /* 2686d161891SSam Leffler * Configure support for memory-mapped access to 2696d161891SSam Leffler * registers and for DMA operations. 2706d161891SSam Leffler */ 2716d161891SSam Leffler #define PCIM_ENA (PCIM_CMD_MEMEN|PCIM_CMD_BUSMASTEREN) 2726d161891SSam Leffler cmd = pci_read_config(dev, PCIR_COMMAND, 4); 2736d161891SSam Leffler cmd |= PCIM_ENA; 2746d161891SSam Leffler pci_write_config(dev, PCIR_COMMAND, cmd, 4); 2756d161891SSam Leffler cmd = pci_read_config(dev, PCIR_COMMAND, 4); 2766d161891SSam Leffler if ((cmd & PCIM_ENA) != PCIM_ENA) { 2776d161891SSam Leffler device_printf(dev, "failed to enable %s\n", 2786d161891SSam Leffler (cmd & PCIM_ENA) == 0 ? 2796d161891SSam Leffler "memory mapping & bus mastering" : 2806d161891SSam Leffler (cmd & PCIM_CMD_MEMEN) == 0 ? 2816d161891SSam Leffler "memory mapping" : "bus mastering"); 2826d161891SSam Leffler goto fail_pci; 2836d161891SSam Leffler } 2846d161891SSam Leffler #undef PCIM_ENA 2856d161891SSam Leffler 2866d161891SSam Leffler /* 2876d161891SSam Leffler * Setup PCI resources. Note that we record the bus 2886d161891SSam Leffler * tag and handle for each register mapping, this is 2896d161891SSam Leffler * used by the READ_REG_0, WRITE_REG_0, READ_REG_1, 2906d161891SSam Leffler * and WRITE_REG_1 macros throughout the driver. 2916d161891SSam Leffler */ 2926d161891SSam Leffler rid = HIFN_BAR0; 2936d161891SSam Leffler sc->sc_bar0res = bus_alloc_resource(dev, SYS_RES_MEMORY, &rid, 2946d161891SSam Leffler 0, ~0, 1, RF_ACTIVE); 2956d161891SSam Leffler if (sc->sc_bar0res == NULL) { 2966d161891SSam Leffler device_printf(dev, "cannot map bar%d register space\n", 0); 2976d161891SSam Leffler goto fail_pci; 2986d161891SSam Leffler } 2996d161891SSam Leffler sc->sc_st0 = rman_get_bustag(sc->sc_bar0res); 3006d161891SSam Leffler sc->sc_sh0 = rman_get_bushandle(sc->sc_bar0res); 3016d161891SSam Leffler sc->sc_bar0_lastreg = (bus_size_t) -1; 3026d161891SSam Leffler 3036d161891SSam Leffler rid = HIFN_BAR1; 3046d161891SSam Leffler sc->sc_bar1res = bus_alloc_resource(dev, SYS_RES_MEMORY, &rid, 3056d161891SSam Leffler 0, ~0, 1, RF_ACTIVE); 3066d161891SSam Leffler if (sc->sc_bar1res == NULL) { 3076d161891SSam Leffler device_printf(dev, "cannot map bar%d register space\n", 1); 3086d161891SSam Leffler goto fail_io0; 3096d161891SSam Leffler } 3106d161891SSam Leffler sc->sc_st1 = rman_get_bustag(sc->sc_bar1res); 3116d161891SSam Leffler sc->sc_sh1 = rman_get_bushandle(sc->sc_bar1res); 3126d161891SSam Leffler sc->sc_bar1_lastreg = (bus_size_t) -1; 3136d161891SSam Leffler 3146d161891SSam Leffler hifn_set_retry(sc); 3156d161891SSam Leffler 3166d161891SSam Leffler /* 3176d161891SSam Leffler * Setup the area where the Hifn DMA's descriptors 3186d161891SSam Leffler * and associated data structures. 3196d161891SSam Leffler */ 3206d161891SSam Leffler if (bus_dma_tag_create(NULL, /* parent */ 3216d161891SSam Leffler 1, 0, /* alignment,boundary */ 3226d161891SSam Leffler BUS_SPACE_MAXADDR_32BIT, /* lowaddr */ 3236d161891SSam Leffler BUS_SPACE_MAXADDR, /* highaddr */ 3246d161891SSam Leffler NULL, NULL, /* filter, filterarg */ 3256d161891SSam Leffler HIFN_MAX_DMALEN, /* maxsize */ 3266d161891SSam Leffler MAX_SCATTER, /* nsegments */ 3276d161891SSam Leffler HIFN_MAX_SEGLEN, /* maxsegsize */ 3286d161891SSam Leffler BUS_DMA_ALLOCNOW, /* flags */ 3296d161891SSam Leffler &sc->sc_dmat)) { 3306d161891SSam Leffler device_printf(dev, "cannot allocate DMA tag\n"); 3316d161891SSam Leffler goto fail_io1; 3326d161891SSam Leffler } 3336d161891SSam Leffler if (bus_dmamap_create(sc->sc_dmat, BUS_DMA_NOWAIT, &sc->sc_dmamap)) { 3346d161891SSam Leffler device_printf(dev, "cannot create dma map\n"); 3356d161891SSam Leffler bus_dma_tag_destroy(sc->sc_dmat); 3366d161891SSam Leffler goto fail_io1; 3376d161891SSam Leffler } 3386d161891SSam Leffler if (bus_dmamem_alloc(sc->sc_dmat, (void**) &kva, BUS_DMA_NOWAIT, &sc->sc_dmamap)) { 3396d161891SSam Leffler device_printf(dev, "cannot alloc dma buffer\n"); 3406d161891SSam Leffler bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap); 3416d161891SSam Leffler bus_dma_tag_destroy(sc->sc_dmat); 3426d161891SSam Leffler goto fail_io1; 3436d161891SSam Leffler } 3446d161891SSam Leffler if (bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap, kva, 3456d161891SSam Leffler sizeof (*sc->sc_dma), 3466d161891SSam Leffler hifn_dmamap_cb, &sc->sc_dma_physaddr, 3476d161891SSam Leffler BUS_DMA_NOWAIT)) { 3486d161891SSam Leffler device_printf(dev, "cannot load dma map\n"); 3496d161891SSam Leffler bus_dmamem_free(sc->sc_dmat, kva, sc->sc_dmamap); 3506d161891SSam Leffler bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap); 3516d161891SSam Leffler bus_dma_tag_destroy(sc->sc_dmat); 3526d161891SSam Leffler goto fail_io1; 3536d161891SSam Leffler } 3546d161891SSam Leffler sc->sc_dma = (struct hifn_dma *)kva; 3556d161891SSam Leffler bzero(sc->sc_dma, sizeof(*sc->sc_dma)); 3566d161891SSam Leffler 3576d161891SSam Leffler KASSERT(sc->sc_st0 != NULL, ("hifn_attach: null bar0 tag!")); 3586d161891SSam Leffler KASSERT(sc->sc_sh0 != NULL, ("hifn_attach: null bar0 handle!")); 3596d161891SSam Leffler KASSERT(sc->sc_st1 != NULL, ("hifn_attach: null bar1 tag!")); 3606d161891SSam Leffler KASSERT(sc->sc_sh1 != NULL, ("hifn_attach: null bar1 handle!")); 3616d161891SSam Leffler 3626d161891SSam Leffler /* 3636d161891SSam Leffler * Reset the board and do the ``secret handshake'' 3646d161891SSam Leffler * to enable the crypto support. Then complete the 3656d161891SSam Leffler * initialization procedure by setting up the interrupt 3666d161891SSam Leffler * and hooking in to the system crypto support so we'll 3676d161891SSam Leffler * get used for system services like the crypto device, 3686d161891SSam Leffler * IPsec, RNG device, etc. 3696d161891SSam Leffler */ 3706d161891SSam Leffler hifn_reset_board(sc, 0); 3716d161891SSam Leffler 3726d161891SSam Leffler if (hifn_enable_crypto(sc) != 0) { 3736d161891SSam Leffler device_printf(dev, "crypto enabling failed\n"); 3746d161891SSam Leffler goto fail_mem; 3756d161891SSam Leffler } 3766d161891SSam Leffler hifn_reset_puc(sc); 3776d161891SSam Leffler 3786d161891SSam Leffler hifn_init_dma(sc); 3796d161891SSam Leffler hifn_init_pci_registers(sc); 3806d161891SSam Leffler 3816d161891SSam Leffler if (hifn_ramtype(sc)) 3826d161891SSam Leffler goto fail_mem; 3836d161891SSam Leffler 3846d161891SSam Leffler if (sc->sc_drammodel == 0) 3856d161891SSam Leffler hifn_sramsize(sc); 3866d161891SSam Leffler else 3876d161891SSam Leffler hifn_dramsize(sc); 3886d161891SSam Leffler 3896d161891SSam Leffler /* 3906d161891SSam Leffler * Workaround for NetSec 7751 rev A: half ram size because two 3916d161891SSam Leffler * of the address lines were left floating 3926d161891SSam Leffler */ 3936d161891SSam Leffler if (pci_get_vendor(dev) == PCI_VENDOR_NETSEC && 3946d161891SSam Leffler pci_get_device(dev) == PCI_PRODUCT_NETSEC_7751 && 3956d161891SSam Leffler pci_get_revid(dev) == 0x61) /*XXX???*/ 3966d161891SSam Leffler sc->sc_ramsize >>= 1; 3976d161891SSam Leffler 3986d161891SSam Leffler /* 3996d161891SSam Leffler * Arrange the interrupt line. 4006d161891SSam Leffler */ 4016d161891SSam Leffler rid = 0; 4026d161891SSam Leffler sc->sc_irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid, 4036d161891SSam Leffler 0, ~0, 1, RF_SHAREABLE|RF_ACTIVE); 4046d161891SSam Leffler if (sc->sc_irq == NULL) { 4056d161891SSam Leffler device_printf(dev, "could not map interrupt\n"); 4066d161891SSam Leffler goto fail_mem; 4076d161891SSam Leffler } 4086d161891SSam Leffler /* 4096d161891SSam Leffler * NB: Network code assumes we are blocked with splimp() 4106d161891SSam Leffler * so make sure the IRQ is marked appropriately. 4116d161891SSam Leffler */ 4126d161891SSam Leffler if (bus_setup_intr(dev, sc->sc_irq, INTR_TYPE_NET, 4136d161891SSam Leffler hifn_intr, sc, &sc->sc_intrhand)) { 4146d161891SSam Leffler device_printf(dev, "could not setup interrupt\n"); 4156d161891SSam Leffler goto fail_intr2; 4166d161891SSam Leffler } 4176d161891SSam Leffler 4186d161891SSam Leffler hifn_sessions(sc); 4196d161891SSam Leffler 4206d161891SSam Leffler /* 4216d161891SSam Leffler * NB: Keep only the low 16 bits; this masks the chip id 4226d161891SSam Leffler * from the 7951. 4236d161891SSam Leffler */ 4246d161891SSam Leffler rev = READ_REG_1(sc, HIFN_1_REVID) & 0xffff; 4256d161891SSam Leffler 4266d161891SSam Leffler rseg = sc->sc_ramsize / 1024; 4276d161891SSam Leffler rbase = 'K'; 4286d161891SSam Leffler if (sc->sc_ramsize >= (1024 * 1024)) { 4296d161891SSam Leffler rbase = 'M'; 4306d161891SSam Leffler rseg /= 1024; 4316d161891SSam Leffler } 4326d161891SSam Leffler device_printf(sc->sc_dev, "%s, rev %u, %d%cB %cram, %u sessions\n", 4336d161891SSam Leffler hifn_partname(sc), rev, 4346d161891SSam Leffler rseg, rbase, sc->sc_drammodel ? 'd' : 's', 4356d161891SSam Leffler sc->sc_maxses); 4366d161891SSam Leffler 4376d161891SSam Leffler sc->sc_cid = crypto_get_driverid(0); 4386d161891SSam Leffler if (sc->sc_cid < 0) { 4396d161891SSam Leffler device_printf(dev, "could not get crypto driver id\n"); 4406d161891SSam Leffler goto fail_intr; 4416d161891SSam Leffler } 4426d161891SSam Leffler 4436d161891SSam Leffler WRITE_REG_0(sc, HIFN_0_PUCNFG, 4446d161891SSam Leffler READ_REG_0(sc, HIFN_0_PUCNFG) | HIFN_PUCNFG_CHIPID); 4456d161891SSam Leffler ena = READ_REG_0(sc, HIFN_0_PUSTAT) & HIFN_PUSTAT_CHIPENA; 4466d161891SSam Leffler 4476d161891SSam Leffler switch (ena) { 4486d161891SSam Leffler case HIFN_PUSTAT_ENA_2: 4496d161891SSam Leffler crypto_register(sc->sc_cid, CRYPTO_3DES_CBC, 0, 0, 4506d161891SSam Leffler hifn_newsession, hifn_freesession, hifn_process, sc); 4516d161891SSam Leffler crypto_register(sc->sc_cid, CRYPTO_ARC4, 0, 0, 4526d161891SSam Leffler hifn_newsession, hifn_freesession, hifn_process, sc); 4536d161891SSam Leffler /*FALLTHROUGH*/ 4546d161891SSam Leffler case HIFN_PUSTAT_ENA_1: 4556d161891SSam Leffler crypto_register(sc->sc_cid, CRYPTO_MD5, 0, 0, 4566d161891SSam Leffler hifn_newsession, hifn_freesession, hifn_process, sc); 4576d161891SSam Leffler crypto_register(sc->sc_cid, CRYPTO_SHA1, 0, 0, 4586d161891SSam Leffler hifn_newsession, hifn_freesession, hifn_process, sc); 4596d161891SSam Leffler crypto_register(sc->sc_cid, CRYPTO_MD5_HMAC, 0, 0, 4606d161891SSam Leffler hifn_newsession, hifn_freesession, hifn_process, sc); 4616d161891SSam Leffler crypto_register(sc->sc_cid, CRYPTO_SHA1_HMAC, 0, 0, 4626d161891SSam Leffler hifn_newsession, hifn_freesession, hifn_process, sc); 4636d161891SSam Leffler crypto_register(sc->sc_cid, CRYPTO_DES_CBC, 0, 0, 4646d161891SSam Leffler hifn_newsession, hifn_freesession, hifn_process, sc); 4656d161891SSam Leffler break; 4666d161891SSam Leffler } 4676d161891SSam Leffler 4686d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 4696d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 4706d161891SSam Leffler 4716d161891SSam Leffler if (sc->sc_flags & (HIFN_HAS_PUBLIC | HIFN_HAS_RNG)) 4726d161891SSam Leffler hifn_init_pubrng(sc); 4736d161891SSam Leffler 474526dee04SSam Leffler /* NB: 1 means the callout runs w/o Giant locked */ 475526dee04SSam Leffler callout_init(&sc->sc_tickto, 1); 4766d161891SSam Leffler callout_reset(&sc->sc_tickto, hz, hifn_tick, sc); 4776d161891SSam Leffler 4786d161891SSam Leffler return (0); 4796d161891SSam Leffler 4806d161891SSam Leffler fail_intr: 4816d161891SSam Leffler bus_teardown_intr(dev, sc->sc_irq, sc->sc_intrhand); 4826d161891SSam Leffler fail_intr2: 4836d161891SSam Leffler /* XXX don't store rid */ 4846d161891SSam Leffler bus_release_resource(dev, SYS_RES_IRQ, 0, sc->sc_irq); 4856d161891SSam Leffler fail_mem: 4866d161891SSam Leffler bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap); 4876d161891SSam Leffler bus_dmamem_free(sc->sc_dmat, sc->sc_dma, sc->sc_dmamap); 4886d161891SSam Leffler bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap); 4896d161891SSam Leffler bus_dma_tag_destroy(sc->sc_dmat); 4906d161891SSam Leffler 4916d161891SSam Leffler /* Turn off DMA polling */ 4926d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET | 4936d161891SSam Leffler HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE); 4946d161891SSam Leffler fail_io1: 4956d161891SSam Leffler bus_release_resource(dev, SYS_RES_MEMORY, HIFN_BAR1, sc->sc_bar1res); 4966d161891SSam Leffler fail_io0: 4976d161891SSam Leffler bus_release_resource(dev, SYS_RES_MEMORY, HIFN_BAR0, sc->sc_bar0res); 4986d161891SSam Leffler fail_pci: 4996d161891SSam Leffler mtx_destroy(&sc->sc_mtx); 5006d161891SSam Leffler return (ENXIO); 5016d161891SSam Leffler } 5026d161891SSam Leffler 5036d161891SSam Leffler /* 5046d161891SSam Leffler * Detach an interface that successfully probed. 5056d161891SSam Leffler */ 5066d161891SSam Leffler static int 5076d161891SSam Leffler hifn_detach(device_t dev) 5086d161891SSam Leffler { 5096d161891SSam Leffler struct hifn_softc *sc = device_get_softc(dev); 5106d161891SSam Leffler 5116d161891SSam Leffler KASSERT(sc != NULL, ("hifn_detach: null software carrier!")); 5126d161891SSam Leffler 5136d161891SSam Leffler HIFN_LOCK(sc); 5146d161891SSam Leffler 5156d161891SSam Leffler /*XXX other resources */ 5166d161891SSam Leffler callout_stop(&sc->sc_tickto); 5176d161891SSam Leffler callout_stop(&sc->sc_rngto); 5186d161891SSam Leffler 5196d161891SSam Leffler /* Turn off DMA polling */ 5206d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET | 5216d161891SSam Leffler HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE); 5226d161891SSam Leffler 5236d161891SSam Leffler crypto_unregister_all(sc->sc_cid); 5246d161891SSam Leffler 5256d161891SSam Leffler bus_generic_detach(dev); /*XXX should be no children, right? */ 5266d161891SSam Leffler 5276d161891SSam Leffler bus_teardown_intr(dev, sc->sc_irq, sc->sc_intrhand); 5286d161891SSam Leffler /* XXX don't store rid */ 5296d161891SSam Leffler bus_release_resource(dev, SYS_RES_IRQ, 0, sc->sc_irq); 5306d161891SSam Leffler 5316d161891SSam Leffler bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap); 5326d161891SSam Leffler bus_dmamem_free(sc->sc_dmat, sc->sc_dma, sc->sc_dmamap); 5336d161891SSam Leffler bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap); 5346d161891SSam Leffler bus_dma_tag_destroy(sc->sc_dmat); 5356d161891SSam Leffler 5366d161891SSam Leffler bus_release_resource(dev, SYS_RES_MEMORY, HIFN_BAR1, sc->sc_bar1res); 5376d161891SSam Leffler bus_release_resource(dev, SYS_RES_MEMORY, HIFN_BAR0, sc->sc_bar0res); 5386d161891SSam Leffler 5396d161891SSam Leffler HIFN_UNLOCK(sc); 5406d161891SSam Leffler 5416d161891SSam Leffler mtx_destroy(&sc->sc_mtx); 5426d161891SSam Leffler 5436d161891SSam Leffler return (0); 5446d161891SSam Leffler } 5456d161891SSam Leffler 5466d161891SSam Leffler /* 5476d161891SSam Leffler * Stop all chip I/O so that the kernel's probe routines don't 5486d161891SSam Leffler * get confused by errant DMAs when rebooting. 5496d161891SSam Leffler */ 5506d161891SSam Leffler static void 5516d161891SSam Leffler hifn_shutdown(device_t dev) 5526d161891SSam Leffler { 5536d161891SSam Leffler #ifdef notyet 5546d161891SSam Leffler hifn_stop(device_get_softc(dev)); 5556d161891SSam Leffler #endif 5566d161891SSam Leffler } 5576d161891SSam Leffler 5586d161891SSam Leffler /* 5596d161891SSam Leffler * Device suspend routine. Stop the interface and save some PCI 5606d161891SSam Leffler * settings in case the BIOS doesn't restore them properly on 5616d161891SSam Leffler * resume. 5626d161891SSam Leffler */ 5636d161891SSam Leffler static int 5646d161891SSam Leffler hifn_suspend(device_t dev) 5656d161891SSam Leffler { 5666d161891SSam Leffler struct hifn_softc *sc = device_get_softc(dev); 5676d161891SSam Leffler #ifdef notyet 5686d161891SSam Leffler int i; 5696d161891SSam Leffler 5706d161891SSam Leffler hifn_stop(sc); 5716d161891SSam Leffler for (i = 0; i < 5; i++) 5726d161891SSam Leffler sc->saved_maps[i] = pci_read_config(dev, PCIR_MAPS + i * 4, 4); 5736d161891SSam Leffler sc->saved_biosaddr = pci_read_config(dev, PCIR_BIOS, 4); 5746d161891SSam Leffler sc->saved_intline = pci_read_config(dev, PCIR_INTLINE, 1); 5756d161891SSam Leffler sc->saved_cachelnsz = pci_read_config(dev, PCIR_CACHELNSZ, 1); 5766d161891SSam Leffler sc->saved_lattimer = pci_read_config(dev, PCIR_LATTIMER, 1); 5776d161891SSam Leffler #endif 5786d161891SSam Leffler sc->sc_suspended = 1; 5796d161891SSam Leffler 5806d161891SSam Leffler return (0); 5816d161891SSam Leffler } 5826d161891SSam Leffler 5836d161891SSam Leffler /* 5846d161891SSam Leffler * Device resume routine. Restore some PCI settings in case the BIOS 5856d161891SSam Leffler * doesn't, re-enable busmastering, and restart the interface if 5866d161891SSam Leffler * appropriate. 5876d161891SSam Leffler */ 5886d161891SSam Leffler static int 5896d161891SSam Leffler hifn_resume(device_t dev) 5906d161891SSam Leffler { 5916d161891SSam Leffler struct hifn_softc *sc = device_get_softc(dev); 5926d161891SSam Leffler #ifdef notyet 5936d161891SSam Leffler int i; 5946d161891SSam Leffler 5956d161891SSam Leffler /* better way to do this? */ 5966d161891SSam Leffler for (i = 0; i < 5; i++) 5976d161891SSam Leffler pci_write_config(dev, PCIR_MAPS + i * 4, sc->saved_maps[i], 4); 5986d161891SSam Leffler pci_write_config(dev, PCIR_BIOS, sc->saved_biosaddr, 4); 5996d161891SSam Leffler pci_write_config(dev, PCIR_INTLINE, sc->saved_intline, 1); 6006d161891SSam Leffler pci_write_config(dev, PCIR_CACHELNSZ, sc->saved_cachelnsz, 1); 6016d161891SSam Leffler pci_write_config(dev, PCIR_LATTIMER, sc->saved_lattimer, 1); 6026d161891SSam Leffler 6036d161891SSam Leffler /* reenable busmastering */ 6046d161891SSam Leffler pci_enable_busmaster(dev); 6056d161891SSam Leffler pci_enable_io(dev, HIFN_RES); 6066d161891SSam Leffler 6076d161891SSam Leffler /* reinitialize interface if necessary */ 6086d161891SSam Leffler if (ifp->if_flags & IFF_UP) 6096d161891SSam Leffler rl_init(sc); 6106d161891SSam Leffler #endif 6116d161891SSam Leffler sc->sc_suspended = 0; 6126d161891SSam Leffler 6136d161891SSam Leffler return (0); 6146d161891SSam Leffler } 6156d161891SSam Leffler 6166d161891SSam Leffler static int 6176d161891SSam Leffler hifn_init_pubrng(struct hifn_softc *sc) 6186d161891SSam Leffler { 6196d161891SSam Leffler u_int32_t r; 6206d161891SSam Leffler int i; 6216d161891SSam Leffler 6226d161891SSam Leffler if ((sc->sc_flags & HIFN_IS_7811) == 0) { 6236d161891SSam Leffler /* Reset 7951 public key/rng engine */ 6246d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_PUB_RESET, 6256d161891SSam Leffler READ_REG_1(sc, HIFN_1_PUB_RESET) | HIFN_PUBRST_RESET); 6266d161891SSam Leffler 6276d161891SSam Leffler for (i = 0; i < 100; i++) { 6286d161891SSam Leffler DELAY(1000); 6296d161891SSam Leffler if ((READ_REG_1(sc, HIFN_1_PUB_RESET) & 6306d161891SSam Leffler HIFN_PUBRST_RESET) == 0) 6316d161891SSam Leffler break; 6326d161891SSam Leffler } 6336d161891SSam Leffler 6346d161891SSam Leffler if (i == 100) { 6356d161891SSam Leffler device_printf(sc->sc_dev, "public key init failed\n"); 6366d161891SSam Leffler return (1); 6376d161891SSam Leffler } 6386d161891SSam Leffler } 6396d161891SSam Leffler 6406d161891SSam Leffler /* Enable the rng, if available */ 6416d161891SSam Leffler if (sc->sc_flags & HIFN_HAS_RNG) { 6426d161891SSam Leffler if (sc->sc_flags & HIFN_IS_7811) { 6436d161891SSam Leffler r = READ_REG_1(sc, HIFN_1_7811_RNGENA); 6446d161891SSam Leffler if (r & HIFN_7811_RNGENA_ENA) { 6456d161891SSam Leffler r &= ~HIFN_7811_RNGENA_ENA; 6466d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_7811_RNGENA, r); 6476d161891SSam Leffler } 6486d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_7811_RNGCFG, 6496d161891SSam Leffler HIFN_7811_RNGCFG_DEFL); 6506d161891SSam Leffler r |= HIFN_7811_RNGENA_ENA; 6516d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_7811_RNGENA, r); 6526d161891SSam Leffler } else 6536d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_RNG_CONFIG, 6546d161891SSam Leffler READ_REG_1(sc, HIFN_1_RNG_CONFIG) | 6556d161891SSam Leffler HIFN_RNGCFG_ENA); 6566d161891SSam Leffler 6576d161891SSam Leffler sc->sc_rngfirst = 1; 6586d161891SSam Leffler if (hz >= 100) 6596d161891SSam Leffler sc->sc_rnghz = hz / 100; 6606d161891SSam Leffler else 6616d161891SSam Leffler sc->sc_rnghz = 1; 66287cb581aSSam Leffler /* NB: 1 means the callout runs w/o Giant locked */ 66387cb581aSSam Leffler callout_init(&sc->sc_rngto, 1); 6646d161891SSam Leffler callout_reset(&sc->sc_rngto, sc->sc_rnghz, hifn_rng, sc); 6656d161891SSam Leffler } 6666d161891SSam Leffler 6676d161891SSam Leffler /* Enable public key engine, if available */ 6686d161891SSam Leffler if (sc->sc_flags & HIFN_HAS_PUBLIC) { 6696d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_PUB_IEN, HIFN_PUBIEN_DONE); 6706d161891SSam Leffler sc->sc_dmaier |= HIFN_DMAIER_PUBDONE; 6716d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier); 6726d161891SSam Leffler } 6736d161891SSam Leffler 6746d161891SSam Leffler return (0); 6756d161891SSam Leffler } 6766d161891SSam Leffler 6776d161891SSam Leffler static void 6786d161891SSam Leffler hifn_rng(void *vsc) 6796d161891SSam Leffler { 6806d161891SSam Leffler #define RANDOM_BITS(n) (n)*sizeof (u_int32_t), (n)*sizeof (u_int32_t)*NBBY, 0 6816d161891SSam Leffler struct hifn_softc *sc = vsc; 6826d161891SSam Leffler u_int32_t sts, num[2]; 6836d161891SSam Leffler int i; 6846d161891SSam Leffler 6856d161891SSam Leffler if (sc->sc_flags & HIFN_IS_7811) { 6866d161891SSam Leffler for (i = 0; i < 5; i++) { 6876d161891SSam Leffler sts = READ_REG_1(sc, HIFN_1_7811_RNGSTS); 6886d161891SSam Leffler if (sts & HIFN_7811_RNGSTS_UFL) { 6896d161891SSam Leffler device_printf(sc->sc_dev, 6906d161891SSam Leffler "RNG underflow: disabling\n"); 6916d161891SSam Leffler return; 6926d161891SSam Leffler } 6936d161891SSam Leffler if ((sts & HIFN_7811_RNGSTS_RDY) == 0) 6946d161891SSam Leffler break; 6956d161891SSam Leffler 6966d161891SSam Leffler /* 6976d161891SSam Leffler * There are at least two words in the RNG FIFO 6986d161891SSam Leffler * at this point. 6996d161891SSam Leffler */ 7006d161891SSam Leffler num[0] = READ_REG_1(sc, HIFN_1_7811_RNGDAT); 7016d161891SSam Leffler num[1] = READ_REG_1(sc, HIFN_1_7811_RNGDAT); 7026d161891SSam Leffler /* NB: discard first data read */ 7036d161891SSam Leffler if (sc->sc_rngfirst) 7046d161891SSam Leffler sc->sc_rngfirst = 0; 7056d161891SSam Leffler else 7066d161891SSam Leffler random_harvest(num, RANDOM_BITS(2), RANDOM_PURE); 7076d161891SSam Leffler } 7086d161891SSam Leffler } else { 7096d161891SSam Leffler num[0] = READ_REG_1(sc, HIFN_1_RNG_DATA); 7106d161891SSam Leffler 7116d161891SSam Leffler /* NB: discard first data read */ 7126d161891SSam Leffler if (sc->sc_rngfirst) 7136d161891SSam Leffler sc->sc_rngfirst = 0; 7146d161891SSam Leffler else 7156d161891SSam Leffler random_harvest(num, RANDOM_BITS(1), RANDOM_PURE); 7166d161891SSam Leffler } 7176d161891SSam Leffler 7186d161891SSam Leffler callout_reset(&sc->sc_rngto, sc->sc_rnghz, hifn_rng, sc); 7196d161891SSam Leffler #undef RANDOM_BITS 7206d161891SSam Leffler } 7216d161891SSam Leffler 7226d161891SSam Leffler static void 7236d161891SSam Leffler hifn_puc_wait(struct hifn_softc *sc) 7246d161891SSam Leffler { 7256d161891SSam Leffler int i; 7266d161891SSam Leffler 7276d161891SSam Leffler for (i = 5000; i > 0; i--) { 7286d161891SSam Leffler DELAY(1); 7296d161891SSam Leffler if (!(READ_REG_0(sc, HIFN_0_PUCTRL) & HIFN_PUCTRL_RESET)) 7306d161891SSam Leffler break; 7316d161891SSam Leffler } 7326d161891SSam Leffler if (!i) 7336d161891SSam Leffler device_printf(sc->sc_dev, "proc unit did not reset\n"); 7346d161891SSam Leffler } 7356d161891SSam Leffler 7366d161891SSam Leffler /* 7376d161891SSam Leffler * Reset the processing unit. 7386d161891SSam Leffler */ 7396d161891SSam Leffler static void 7406d161891SSam Leffler hifn_reset_puc(struct hifn_softc *sc) 7416d161891SSam Leffler { 7426d161891SSam Leffler /* Reset processing unit */ 7436d161891SSam Leffler WRITE_REG_0(sc, HIFN_0_PUCTRL, HIFN_PUCTRL_DMAENA); 7446d161891SSam Leffler hifn_puc_wait(sc); 7456d161891SSam Leffler } 7466d161891SSam Leffler 7476d161891SSam Leffler /* 7486d161891SSam Leffler * Set the Retry and TRDY registers; note that we set them to 7496d161891SSam Leffler * zero because the 7811 locks up when forced to retry (section 7506d161891SSam Leffler * 3.6 of "Specification Update SU-0014-04". Not clear if we 7516d161891SSam Leffler * should do this for all Hifn parts, but it doesn't seem to hurt. 7526d161891SSam Leffler */ 7536d161891SSam Leffler static void 7546d161891SSam Leffler hifn_set_retry(struct hifn_softc *sc) 7556d161891SSam Leffler { 7566d161891SSam Leffler /* NB: RETRY only responds to 8-bit reads/writes */ 7576d161891SSam Leffler pci_write_config(sc->sc_dev, HIFN_RETRY_TIMEOUT, 0, 1); 7586d161891SSam Leffler pci_write_config(sc->sc_dev, HIFN_TRDY_TIMEOUT, 0, 4); 7596d161891SSam Leffler } 7606d161891SSam Leffler 7616d161891SSam Leffler /* 7626d161891SSam Leffler * Resets the board. Values in the regesters are left as is 7636d161891SSam Leffler * from the reset (i.e. initial values are assigned elsewhere). 7646d161891SSam Leffler */ 7656d161891SSam Leffler static void 7666d161891SSam Leffler hifn_reset_board(struct hifn_softc *sc, int full) 7676d161891SSam Leffler { 7686d161891SSam Leffler u_int32_t reg; 7696d161891SSam Leffler 7706d161891SSam Leffler /* 7716d161891SSam Leffler * Set polling in the DMA configuration register to zero. 0x7 avoids 7726d161891SSam Leffler * resetting the board and zeros out the other fields. 7736d161891SSam Leffler */ 7746d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET | 7756d161891SSam Leffler HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE); 7766d161891SSam Leffler 7776d161891SSam Leffler /* 7786d161891SSam Leffler * Now that polling has been disabled, we have to wait 1 ms 7796d161891SSam Leffler * before resetting the board. 7806d161891SSam Leffler */ 7816d161891SSam Leffler DELAY(1000); 7826d161891SSam Leffler 7836d161891SSam Leffler /* Reset the DMA unit */ 7846d161891SSam Leffler if (full) { 7856d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MODE); 7866d161891SSam Leffler DELAY(1000); 7876d161891SSam Leffler } else { 7886d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CNFG, 7896d161891SSam Leffler HIFN_DMACNFG_MODE | HIFN_DMACNFG_MSTRESET); 7906d161891SSam Leffler hifn_reset_puc(sc); 7916d161891SSam Leffler } 7926d161891SSam Leffler 7936d161891SSam Leffler KASSERT(sc->sc_dma != NULL, ("hifn_reset_board: null DMA tag!")); 7946d161891SSam Leffler bzero(sc->sc_dma, sizeof(*sc->sc_dma)); 7956d161891SSam Leffler 7966d161891SSam Leffler /* Bring dma unit out of reset */ 7976d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET | 7986d161891SSam Leffler HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE); 7996d161891SSam Leffler 8006d161891SSam Leffler hifn_puc_wait(sc); 8016d161891SSam Leffler hifn_set_retry(sc); 8026d161891SSam Leffler 8036d161891SSam Leffler if (sc->sc_flags & HIFN_IS_7811) { 8046d161891SSam Leffler for (reg = 0; reg < 1000; reg++) { 8056d161891SSam Leffler if (READ_REG_1(sc, HIFN_1_7811_MIPSRST) & 8066d161891SSam Leffler HIFN_MIPSRST_CRAMINIT) 8076d161891SSam Leffler break; 8086d161891SSam Leffler DELAY(1000); 8096d161891SSam Leffler } 8106d161891SSam Leffler if (reg == 1000) 8116d161891SSam Leffler printf(": cram init timeout\n"); 8126d161891SSam Leffler } 8136d161891SSam Leffler } 8146d161891SSam Leffler 8156d161891SSam Leffler static u_int32_t 8166d161891SSam Leffler hifn_next_signature(u_int32_t a, u_int cnt) 8176d161891SSam Leffler { 8186d161891SSam Leffler int i; 8196d161891SSam Leffler u_int32_t v; 8206d161891SSam Leffler 8216d161891SSam Leffler for (i = 0; i < cnt; i++) { 8226d161891SSam Leffler 8236d161891SSam Leffler /* get the parity */ 8246d161891SSam Leffler v = a & 0x80080125; 8256d161891SSam Leffler v ^= v >> 16; 8266d161891SSam Leffler v ^= v >> 8; 8276d161891SSam Leffler v ^= v >> 4; 8286d161891SSam Leffler v ^= v >> 2; 8296d161891SSam Leffler v ^= v >> 1; 8306d161891SSam Leffler 8316d161891SSam Leffler a = (v & 1) ^ (a << 1); 8326d161891SSam Leffler } 8336d161891SSam Leffler 8346d161891SSam Leffler return a; 8356d161891SSam Leffler } 8366d161891SSam Leffler 8376d161891SSam Leffler struct pci2id { 8386d161891SSam Leffler u_short pci_vendor; 8396d161891SSam Leffler u_short pci_prod; 8406d161891SSam Leffler char card_id[13]; 8416d161891SSam Leffler }; 8426d161891SSam Leffler static struct pci2id pci2id[] = { 8436d161891SSam Leffler { 8446d161891SSam Leffler PCI_VENDOR_HIFN, 8456d161891SSam Leffler PCI_PRODUCT_HIFN_7951, 8466d161891SSam Leffler { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 8476d161891SSam Leffler 0x00, 0x00, 0x00, 0x00, 0x00 } 8486d161891SSam Leffler }, { 8496d161891SSam Leffler PCI_VENDOR_NETSEC, 8506d161891SSam Leffler PCI_PRODUCT_NETSEC_7751, 8516d161891SSam Leffler { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 8526d161891SSam Leffler 0x00, 0x00, 0x00, 0x00, 0x00 } 8536d161891SSam Leffler }, { 8546d161891SSam Leffler PCI_VENDOR_INVERTEX, 8556d161891SSam Leffler PCI_PRODUCT_INVERTEX_AEON, 8566d161891SSam Leffler { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 8576d161891SSam Leffler 0x00, 0x00, 0x00, 0x00, 0x00 } 8586d161891SSam Leffler }, { 8596d161891SSam Leffler PCI_VENDOR_HIFN, 8606d161891SSam Leffler PCI_PRODUCT_HIFN_7811, 8616d161891SSam Leffler { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 8626d161891SSam Leffler 0x00, 0x00, 0x00, 0x00, 0x00 } 8636d161891SSam Leffler }, { 8646d161891SSam Leffler /* 8656d161891SSam Leffler * Other vendors share this PCI ID as well, such as 8666d161891SSam Leffler * http://www.powercrypt.com, and obviously they also 8676d161891SSam Leffler * use the same key. 8686d161891SSam Leffler */ 8696d161891SSam Leffler PCI_VENDOR_HIFN, 8706d161891SSam Leffler PCI_PRODUCT_HIFN_7751, 8716d161891SSam Leffler { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 8726d161891SSam Leffler 0x00, 0x00, 0x00, 0x00, 0x00 } 8736d161891SSam Leffler }, 8746d161891SSam Leffler }; 8756d161891SSam Leffler 8766d161891SSam Leffler /* 8776d161891SSam Leffler * Checks to see if crypto is already enabled. If crypto isn't enable, 8786d161891SSam Leffler * "hifn_enable_crypto" is called to enable it. The check is important, 8796d161891SSam Leffler * as enabling crypto twice will lock the board. 8806d161891SSam Leffler */ 8816d161891SSam Leffler static int 8826d161891SSam Leffler hifn_enable_crypto(struct hifn_softc *sc) 8836d161891SSam Leffler { 8846d161891SSam Leffler u_int32_t dmacfg, ramcfg, encl, addr, i; 8856d161891SSam Leffler char *offtbl = NULL; 8866d161891SSam Leffler 8876d161891SSam Leffler for (i = 0; i < sizeof(pci2id)/sizeof(pci2id[0]); i++) { 8886d161891SSam Leffler if (pci2id[i].pci_vendor == pci_get_vendor(sc->sc_dev) && 8896d161891SSam Leffler pci2id[i].pci_prod == pci_get_device(sc->sc_dev)) { 8906d161891SSam Leffler offtbl = pci2id[i].card_id; 8916d161891SSam Leffler break; 8926d161891SSam Leffler } 8936d161891SSam Leffler } 8946d161891SSam Leffler if (offtbl == NULL) { 8956d161891SSam Leffler device_printf(sc->sc_dev, "Unknown card!\n"); 8966d161891SSam Leffler return (1); 8976d161891SSam Leffler } 8986d161891SSam Leffler 8996d161891SSam Leffler ramcfg = READ_REG_0(sc, HIFN_0_PUCNFG); 9006d161891SSam Leffler dmacfg = READ_REG_1(sc, HIFN_1_DMA_CNFG); 9016d161891SSam Leffler 9026d161891SSam Leffler /* 9036d161891SSam Leffler * The RAM config register's encrypt level bit needs to be set before 9046d161891SSam Leffler * every read performed on the encryption level register. 9056d161891SSam Leffler */ 9066d161891SSam Leffler WRITE_REG_0(sc, HIFN_0_PUCNFG, ramcfg | HIFN_PUCNFG_CHIPID); 9076d161891SSam Leffler 9086d161891SSam Leffler encl = READ_REG_0(sc, HIFN_0_PUSTAT) & HIFN_PUSTAT_CHIPENA; 9096d161891SSam Leffler 9106d161891SSam Leffler /* 9116d161891SSam Leffler * Make sure we don't re-unlock. Two unlocks kills chip until the 9126d161891SSam Leffler * next reboot. 9136d161891SSam Leffler */ 9146d161891SSam Leffler if (encl == HIFN_PUSTAT_ENA_1 || encl == HIFN_PUSTAT_ENA_2) { 9156d161891SSam Leffler #ifdef HIFN_DEBUG 9166d161891SSam Leffler if (hifn_debug) 9176d161891SSam Leffler device_printf(sc->sc_dev, 9186d161891SSam Leffler "Strong crypto already enabled!\n"); 9196d161891SSam Leffler #endif 9206d161891SSam Leffler goto report; 9216d161891SSam Leffler } 9226d161891SSam Leffler 9236d161891SSam Leffler if (encl != 0 && encl != HIFN_PUSTAT_ENA_0) { 9246d161891SSam Leffler #ifdef HIFN_DEBUG 9256d161891SSam Leffler if (hifn_debug) 9266d161891SSam Leffler device_printf(sc->sc_dev, 9276d161891SSam Leffler "Unknown encryption level 0x%x\n", encl); 9286d161891SSam Leffler #endif 9296d161891SSam Leffler return 1; 9306d161891SSam Leffler } 9316d161891SSam Leffler 9326d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_UNLOCK | 9336d161891SSam Leffler HIFN_DMACNFG_MSTRESET | HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE); 9346d161891SSam Leffler DELAY(1000); 9356d161891SSam Leffler addr = READ_REG_1(sc, HIFN_UNLOCK_SECRET1); 9366d161891SSam Leffler DELAY(1000); 9376d161891SSam Leffler WRITE_REG_1(sc, HIFN_UNLOCK_SECRET2, 0); 9386d161891SSam Leffler DELAY(1000); 9396d161891SSam Leffler 9406d161891SSam Leffler for (i = 0; i <= 12; i++) { 9416d161891SSam Leffler addr = hifn_next_signature(addr, offtbl[i] + 0x101); 9426d161891SSam Leffler WRITE_REG_1(sc, HIFN_UNLOCK_SECRET2, addr); 9436d161891SSam Leffler 9446d161891SSam Leffler DELAY(1000); 9456d161891SSam Leffler } 9466d161891SSam Leffler 9476d161891SSam Leffler WRITE_REG_0(sc, HIFN_0_PUCNFG, ramcfg | HIFN_PUCNFG_CHIPID); 9486d161891SSam Leffler encl = READ_REG_0(sc, HIFN_0_PUSTAT) & HIFN_PUSTAT_CHIPENA; 9496d161891SSam Leffler 9506d161891SSam Leffler #ifdef HIFN_DEBUG 9516d161891SSam Leffler if (hifn_debug) { 9526d161891SSam Leffler if (encl != HIFN_PUSTAT_ENA_1 && encl != HIFN_PUSTAT_ENA_2) 9536d161891SSam Leffler device_printf(sc->sc_dev, "Engine is permanently " 9546d161891SSam Leffler "locked until next system reset!\n"); 9556d161891SSam Leffler else 9566d161891SSam Leffler device_printf(sc->sc_dev, "Engine enabled " 9576d161891SSam Leffler "successfully!\n"); 9586d161891SSam Leffler } 9596d161891SSam Leffler #endif 9606d161891SSam Leffler 9616d161891SSam Leffler report: 9626d161891SSam Leffler WRITE_REG_0(sc, HIFN_0_PUCNFG, ramcfg); 9636d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CNFG, dmacfg); 9646d161891SSam Leffler 9656d161891SSam Leffler switch (encl) { 9666d161891SSam Leffler case HIFN_PUSTAT_ENA_1: 9676d161891SSam Leffler case HIFN_PUSTAT_ENA_2: 9686d161891SSam Leffler break; 9696d161891SSam Leffler case HIFN_PUSTAT_ENA_0: 9706d161891SSam Leffler default: 9716d161891SSam Leffler device_printf(sc->sc_dev, "disabled"); 9726d161891SSam Leffler break; 9736d161891SSam Leffler } 9746d161891SSam Leffler 9756d161891SSam Leffler return 0; 9766d161891SSam Leffler } 9776d161891SSam Leffler 9786d161891SSam Leffler /* 9796d161891SSam Leffler * Give initial values to the registers listed in the "Register Space" 9806d161891SSam Leffler * section of the HIFN Software Development reference manual. 9816d161891SSam Leffler */ 9826d161891SSam Leffler static void 9836d161891SSam Leffler hifn_init_pci_registers(struct hifn_softc *sc) 9846d161891SSam Leffler { 9856d161891SSam Leffler /* write fixed values needed by the Initialization registers */ 9866d161891SSam Leffler WRITE_REG_0(sc, HIFN_0_PUCTRL, HIFN_PUCTRL_DMAENA); 9876d161891SSam Leffler WRITE_REG_0(sc, HIFN_0_FIFOCNFG, HIFN_FIFOCNFG_THRESHOLD); 9886d161891SSam Leffler WRITE_REG_0(sc, HIFN_0_PUIER, HIFN_PUIER_DSTOVER); 9896d161891SSam Leffler 9906d161891SSam Leffler /* write all 4 ring address registers */ 9916d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CRAR, sc->sc_dma_physaddr + 9926d161891SSam Leffler offsetof(struct hifn_dma, cmdr[0])); 9936d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_SRAR, sc->sc_dma_physaddr + 9946d161891SSam Leffler offsetof(struct hifn_dma, srcr[0])); 9956d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_DRAR, sc->sc_dma_physaddr + 9966d161891SSam Leffler offsetof(struct hifn_dma, dstr[0])); 9976d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_RRAR, sc->sc_dma_physaddr + 9986d161891SSam Leffler offsetof(struct hifn_dma, resr[0])); 9996d161891SSam Leffler 10006d161891SSam Leffler DELAY(2000); 10016d161891SSam Leffler 10026d161891SSam Leffler /* write status register */ 10036d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CSR, 10046d161891SSam Leffler HIFN_DMACSR_D_CTRL_DIS | HIFN_DMACSR_R_CTRL_DIS | 10056d161891SSam Leffler HIFN_DMACSR_S_CTRL_DIS | HIFN_DMACSR_C_CTRL_DIS | 10066d161891SSam Leffler HIFN_DMACSR_D_ABORT | HIFN_DMACSR_D_DONE | HIFN_DMACSR_D_LAST | 10076d161891SSam Leffler HIFN_DMACSR_D_WAIT | HIFN_DMACSR_D_OVER | 10086d161891SSam Leffler HIFN_DMACSR_R_ABORT | HIFN_DMACSR_R_DONE | HIFN_DMACSR_R_LAST | 10096d161891SSam Leffler HIFN_DMACSR_R_WAIT | HIFN_DMACSR_R_OVER | 10106d161891SSam Leffler HIFN_DMACSR_S_ABORT | HIFN_DMACSR_S_DONE | HIFN_DMACSR_S_LAST | 10116d161891SSam Leffler HIFN_DMACSR_S_WAIT | 10126d161891SSam Leffler HIFN_DMACSR_C_ABORT | HIFN_DMACSR_C_DONE | HIFN_DMACSR_C_LAST | 10136d161891SSam Leffler HIFN_DMACSR_C_WAIT | 10146d161891SSam Leffler HIFN_DMACSR_ENGINE | 10156d161891SSam Leffler ((sc->sc_flags & HIFN_HAS_PUBLIC) ? 10166d161891SSam Leffler HIFN_DMACSR_PUBDONE : 0) | 10176d161891SSam Leffler ((sc->sc_flags & HIFN_IS_7811) ? 10186d161891SSam Leffler HIFN_DMACSR_ILLW | HIFN_DMACSR_ILLR : 0)); 10196d161891SSam Leffler 10206d161891SSam Leffler sc->sc_d_busy = sc->sc_r_busy = sc->sc_s_busy = sc->sc_c_busy = 0; 10216d161891SSam Leffler sc->sc_dmaier |= HIFN_DMAIER_R_DONE | HIFN_DMAIER_C_ABORT | 10226d161891SSam Leffler HIFN_DMAIER_D_OVER | HIFN_DMAIER_R_OVER | 10236d161891SSam Leffler HIFN_DMAIER_S_ABORT | HIFN_DMAIER_D_ABORT | HIFN_DMAIER_R_ABORT | 10246d161891SSam Leffler ((sc->sc_flags & HIFN_IS_7811) ? 10256d161891SSam Leffler HIFN_DMAIER_ILLW | HIFN_DMAIER_ILLR : 0); 10266d161891SSam Leffler sc->sc_dmaier &= ~HIFN_DMAIER_C_WAIT; 10276d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier); 10286d161891SSam Leffler 10296d161891SSam Leffler WRITE_REG_0(sc, HIFN_0_PUCNFG, HIFN_PUCNFG_COMPSING | 10306d161891SSam Leffler HIFN_PUCNFG_DRFR_128 | HIFN_PUCNFG_TCALLPHASES | 10316d161891SSam Leffler HIFN_PUCNFG_TCDRVTOTEM | HIFN_PUCNFG_BUS32 | 10326d161891SSam Leffler (sc->sc_drammodel ? HIFN_PUCNFG_DRAM : HIFN_PUCNFG_SRAM)); 10336d161891SSam Leffler 10346d161891SSam Leffler WRITE_REG_0(sc, HIFN_0_PUISR, HIFN_PUISR_DSTOVER); 10356d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET | 10366d161891SSam Leffler HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE | HIFN_DMACNFG_LAST | 10376d161891SSam Leffler ((HIFN_POLL_FREQUENCY << 16 ) & HIFN_DMACNFG_POLLFREQ) | 10386d161891SSam Leffler ((HIFN_POLL_SCALAR << 8) & HIFN_DMACNFG_POLLINVAL)); 10396d161891SSam Leffler } 10406d161891SSam Leffler 10416d161891SSam Leffler /* 10426d161891SSam Leffler * The maximum number of sessions supported by the card 10436d161891SSam Leffler * is dependent on the amount of context ram, which 10446d161891SSam Leffler * encryption algorithms are enabled, and how compression 10456d161891SSam Leffler * is configured. This should be configured before this 10466d161891SSam Leffler * routine is called. 10476d161891SSam Leffler */ 10486d161891SSam Leffler static void 10496d161891SSam Leffler hifn_sessions(struct hifn_softc *sc) 10506d161891SSam Leffler { 10516d161891SSam Leffler u_int32_t pucnfg; 10526d161891SSam Leffler int ctxsize; 10536d161891SSam Leffler 10546d161891SSam Leffler pucnfg = READ_REG_0(sc, HIFN_0_PUCNFG); 10556d161891SSam Leffler 10566d161891SSam Leffler if (pucnfg & HIFN_PUCNFG_COMPSING) { 10576d161891SSam Leffler if (pucnfg & HIFN_PUCNFG_ENCCNFG) 10586d161891SSam Leffler ctxsize = 128; 10596d161891SSam Leffler else 10606d161891SSam Leffler ctxsize = 512; 10616d161891SSam Leffler sc->sc_maxses = 1 + 10626d161891SSam Leffler ((sc->sc_ramsize - 32768) / ctxsize); 10636d161891SSam Leffler } else 10646d161891SSam Leffler sc->sc_maxses = sc->sc_ramsize / 16384; 10656d161891SSam Leffler 10666d161891SSam Leffler if (sc->sc_maxses > 2048) 10676d161891SSam Leffler sc->sc_maxses = 2048; 10686d161891SSam Leffler } 10696d161891SSam Leffler 10706d161891SSam Leffler /* 10716d161891SSam Leffler * Determine ram type (sram or dram). Board should be just out of a reset 10726d161891SSam Leffler * state when this is called. 10736d161891SSam Leffler */ 10746d161891SSam Leffler static int 10756d161891SSam Leffler hifn_ramtype(struct hifn_softc *sc) 10766d161891SSam Leffler { 10776d161891SSam Leffler u_int8_t data[8], dataexpect[8]; 10786d161891SSam Leffler int i; 10796d161891SSam Leffler 10806d161891SSam Leffler for (i = 0; i < sizeof(data); i++) 10816d161891SSam Leffler data[i] = dataexpect[i] = 0x55; 10826d161891SSam Leffler if (hifn_writeramaddr(sc, 0, data)) 10836d161891SSam Leffler return (-1); 10846d161891SSam Leffler if (hifn_readramaddr(sc, 0, data)) 10856d161891SSam Leffler return (-1); 10866d161891SSam Leffler if (bcmp(data, dataexpect, sizeof(data)) != 0) { 10876d161891SSam Leffler sc->sc_drammodel = 1; 10886d161891SSam Leffler return (0); 10896d161891SSam Leffler } 10906d161891SSam Leffler 10916d161891SSam Leffler for (i = 0; i < sizeof(data); i++) 10926d161891SSam Leffler data[i] = dataexpect[i] = 0xaa; 10936d161891SSam Leffler if (hifn_writeramaddr(sc, 0, data)) 10946d161891SSam Leffler return (-1); 10956d161891SSam Leffler if (hifn_readramaddr(sc, 0, data)) 10966d161891SSam Leffler return (-1); 10976d161891SSam Leffler if (bcmp(data, dataexpect, sizeof(data)) != 0) { 10986d161891SSam Leffler sc->sc_drammodel = 1; 10996d161891SSam Leffler return (0); 11006d161891SSam Leffler } 11016d161891SSam Leffler 11026d161891SSam Leffler return (0); 11036d161891SSam Leffler } 11046d161891SSam Leffler 11056d161891SSam Leffler #define HIFN_SRAM_MAX (32 << 20) 11066d161891SSam Leffler #define HIFN_SRAM_STEP_SIZE 16384 11076d161891SSam Leffler #define HIFN_SRAM_GRANULARITY (HIFN_SRAM_MAX / HIFN_SRAM_STEP_SIZE) 11086d161891SSam Leffler 11096d161891SSam Leffler static int 11106d161891SSam Leffler hifn_sramsize(struct hifn_softc *sc) 11116d161891SSam Leffler { 11126d161891SSam Leffler u_int32_t a; 11136d161891SSam Leffler u_int8_t data[8]; 11146d161891SSam Leffler u_int8_t dataexpect[sizeof(data)]; 11156d161891SSam Leffler int32_t i; 11166d161891SSam Leffler 11176d161891SSam Leffler for (i = 0; i < sizeof(data); i++) 11186d161891SSam Leffler data[i] = dataexpect[i] = i ^ 0x5a; 11196d161891SSam Leffler 11206d161891SSam Leffler for (i = HIFN_SRAM_GRANULARITY - 1; i >= 0; i--) { 11216d161891SSam Leffler a = i * HIFN_SRAM_STEP_SIZE; 11226d161891SSam Leffler bcopy(&i, data, sizeof(i)); 11236d161891SSam Leffler hifn_writeramaddr(sc, a, data); 11246d161891SSam Leffler } 11256d161891SSam Leffler 11266d161891SSam Leffler for (i = 0; i < HIFN_SRAM_GRANULARITY; i++) { 11276d161891SSam Leffler a = i * HIFN_SRAM_STEP_SIZE; 11286d161891SSam Leffler bcopy(&i, dataexpect, sizeof(i)); 11296d161891SSam Leffler if (hifn_readramaddr(sc, a, data) < 0) 11306d161891SSam Leffler return (0); 11316d161891SSam Leffler if (bcmp(data, dataexpect, sizeof(data)) != 0) 11326d161891SSam Leffler return (0); 11336d161891SSam Leffler sc->sc_ramsize = a + HIFN_SRAM_STEP_SIZE; 11346d161891SSam Leffler } 11356d161891SSam Leffler 11366d161891SSam Leffler return (0); 11376d161891SSam Leffler } 11386d161891SSam Leffler 11396d161891SSam Leffler /* 11406d161891SSam Leffler * XXX For dram boards, one should really try all of the 11416d161891SSam Leffler * HIFN_PUCNFG_DSZ_*'s. This just assumes that PUCNFG 11426d161891SSam Leffler * is already set up correctly. 11436d161891SSam Leffler */ 11446d161891SSam Leffler static int 11456d161891SSam Leffler hifn_dramsize(struct hifn_softc *sc) 11466d161891SSam Leffler { 11476d161891SSam Leffler u_int32_t cnfg; 11486d161891SSam Leffler 11496d161891SSam Leffler cnfg = READ_REG_0(sc, HIFN_0_PUCNFG) & 11506d161891SSam Leffler HIFN_PUCNFG_DRAMMASK; 11516d161891SSam Leffler sc->sc_ramsize = 1 << ((cnfg >> 13) + 18); 11526d161891SSam Leffler return (0); 11536d161891SSam Leffler } 11546d161891SSam Leffler 11556d161891SSam Leffler static void 11566d161891SSam Leffler hifn_alloc_slot(struct hifn_softc *sc, int *cmdp, int *srcp, int *dstp, int *resp) 11576d161891SSam Leffler { 11586d161891SSam Leffler struct hifn_dma *dma = sc->sc_dma; 11596d161891SSam Leffler 11606d161891SSam Leffler if (dma->cmdi == HIFN_D_CMD_RSIZE) { 11616d161891SSam Leffler dma->cmdi = 0; 11626d161891SSam Leffler dma->cmdr[HIFN_D_CMD_RSIZE].l = htole32(HIFN_D_VALID | 11636d161891SSam Leffler HIFN_D_JUMP | HIFN_D_MASKDONEIRQ); 11646d161891SSam Leffler HIFN_CMDR_SYNC(sc, HIFN_D_CMD_RSIZE, 11656d161891SSam Leffler BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 11666d161891SSam Leffler } 11676d161891SSam Leffler *cmdp = dma->cmdi++; 11686d161891SSam Leffler dma->cmdk = dma->cmdi; 11696d161891SSam Leffler 11706d161891SSam Leffler if (dma->srci == HIFN_D_SRC_RSIZE) { 11716d161891SSam Leffler dma->srci = 0; 11726d161891SSam Leffler dma->srcr[HIFN_D_SRC_RSIZE].l = htole32(HIFN_D_VALID | 11736d161891SSam Leffler HIFN_D_JUMP | HIFN_D_MASKDONEIRQ); 11746d161891SSam Leffler HIFN_SRCR_SYNC(sc, HIFN_D_SRC_RSIZE, 11756d161891SSam Leffler BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 11766d161891SSam Leffler } 11776d161891SSam Leffler *srcp = dma->srci++; 11786d161891SSam Leffler dma->srck = dma->srci; 11796d161891SSam Leffler 11806d161891SSam Leffler if (dma->dsti == HIFN_D_DST_RSIZE) { 11816d161891SSam Leffler dma->dsti = 0; 11826d161891SSam Leffler dma->dstr[HIFN_D_DST_RSIZE].l = htole32(HIFN_D_VALID | 11836d161891SSam Leffler HIFN_D_JUMP | HIFN_D_MASKDONEIRQ); 11846d161891SSam Leffler HIFN_DSTR_SYNC(sc, HIFN_D_DST_RSIZE, 11856d161891SSam Leffler BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 11866d161891SSam Leffler } 11876d161891SSam Leffler *dstp = dma->dsti++; 11886d161891SSam Leffler dma->dstk = dma->dsti; 11896d161891SSam Leffler 11906d161891SSam Leffler if (dma->resi == HIFN_D_RES_RSIZE) { 11916d161891SSam Leffler dma->resi = 0; 11926d161891SSam Leffler dma->resr[HIFN_D_RES_RSIZE].l = htole32(HIFN_D_VALID | 11936d161891SSam Leffler HIFN_D_JUMP | HIFN_D_MASKDONEIRQ); 11946d161891SSam Leffler HIFN_RESR_SYNC(sc, HIFN_D_RES_RSIZE, 11956d161891SSam Leffler BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 11966d161891SSam Leffler } 11976d161891SSam Leffler *resp = dma->resi++; 11986d161891SSam Leffler dma->resk = dma->resi; 11996d161891SSam Leffler } 12006d161891SSam Leffler 12016d161891SSam Leffler static int 12026d161891SSam Leffler hifn_writeramaddr(struct hifn_softc *sc, int addr, u_int8_t *data) 12036d161891SSam Leffler { 12046d161891SSam Leffler struct hifn_dma *dma = sc->sc_dma; 12056d161891SSam Leffler hifn_base_command_t wc; 12066d161891SSam Leffler const u_int32_t masks = HIFN_D_VALID | HIFN_D_LAST | HIFN_D_MASKDONEIRQ; 12076d161891SSam Leffler int r, cmdi, resi, srci, dsti; 12086d161891SSam Leffler 12096d161891SSam Leffler wc.masks = htole16(3 << 13); 12106d161891SSam Leffler wc.session_num = htole16(addr >> 14); 12116d161891SSam Leffler wc.total_source_count = htole16(8); 12126d161891SSam Leffler wc.total_dest_count = htole16(addr & 0x3fff); 12136d161891SSam Leffler 12146d161891SSam Leffler hifn_alloc_slot(sc, &cmdi, &srci, &dsti, &resi); 12156d161891SSam Leffler 12166d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CSR, 12176d161891SSam Leffler HIFN_DMACSR_C_CTRL_ENA | HIFN_DMACSR_S_CTRL_ENA | 12186d161891SSam Leffler HIFN_DMACSR_D_CTRL_ENA | HIFN_DMACSR_R_CTRL_ENA); 12196d161891SSam Leffler 12206d161891SSam Leffler /* build write command */ 12216d161891SSam Leffler bzero(dma->command_bufs[cmdi], HIFN_MAX_COMMAND); 12226d161891SSam Leffler *(hifn_base_command_t *)dma->command_bufs[cmdi] = wc; 12236d161891SSam Leffler bcopy(data, &dma->test_src, sizeof(dma->test_src)); 12246d161891SSam Leffler 12256d161891SSam Leffler dma->srcr[srci].p = htole32(sc->sc_dma_physaddr 12266d161891SSam Leffler + offsetof(struct hifn_dma, test_src)); 12276d161891SSam Leffler dma->dstr[dsti].p = htole32(sc->sc_dma_physaddr 12286d161891SSam Leffler + offsetof(struct hifn_dma, test_dst)); 12296d161891SSam Leffler 12306d161891SSam Leffler dma->cmdr[cmdi].l = htole32(16 | masks); 12316d161891SSam Leffler dma->srcr[srci].l = htole32(8 | masks); 12326d161891SSam Leffler dma->dstr[dsti].l = htole32(4 | masks); 12336d161891SSam Leffler dma->resr[resi].l = htole32(4 | masks); 12346d161891SSam Leffler 12356d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 12366d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 12376d161891SSam Leffler 12386d161891SSam Leffler for (r = 10000; r >= 0; r--) { 12396d161891SSam Leffler DELAY(10); 12406d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 12416d161891SSam Leffler BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 12426d161891SSam Leffler if ((dma->resr[resi].l & htole32(HIFN_D_VALID)) == 0) 12436d161891SSam Leffler break; 12446d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 12456d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 12466d161891SSam Leffler } 12476d161891SSam Leffler if (r == 0) { 12486d161891SSam Leffler device_printf(sc->sc_dev, "writeramaddr -- " 12496d161891SSam Leffler "result[%d](addr %d) still valid\n", resi, addr); 12506d161891SSam Leffler r = -1; 12516d161891SSam Leffler return (-1); 12526d161891SSam Leffler } else 12536d161891SSam Leffler r = 0; 12546d161891SSam Leffler 12556d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CSR, 12566d161891SSam Leffler HIFN_DMACSR_C_CTRL_DIS | HIFN_DMACSR_S_CTRL_DIS | 12576d161891SSam Leffler HIFN_DMACSR_D_CTRL_DIS | HIFN_DMACSR_R_CTRL_DIS); 12586d161891SSam Leffler 12596d161891SSam Leffler return (r); 12606d161891SSam Leffler } 12616d161891SSam Leffler 12626d161891SSam Leffler static int 12636d161891SSam Leffler hifn_readramaddr(struct hifn_softc *sc, int addr, u_int8_t *data) 12646d161891SSam Leffler { 12656d161891SSam Leffler struct hifn_dma *dma = sc->sc_dma; 12666d161891SSam Leffler hifn_base_command_t rc; 12676d161891SSam Leffler const u_int32_t masks = HIFN_D_VALID | HIFN_D_LAST | HIFN_D_MASKDONEIRQ; 12686d161891SSam Leffler int r, cmdi, srci, dsti, resi; 12696d161891SSam Leffler 12706d161891SSam Leffler rc.masks = htole16(2 << 13); 12716d161891SSam Leffler rc.session_num = htole16(addr >> 14); 12726d161891SSam Leffler rc.total_source_count = htole16(addr & 0x3fff); 12736d161891SSam Leffler rc.total_dest_count = htole16(8); 12746d161891SSam Leffler 12756d161891SSam Leffler hifn_alloc_slot(sc, &cmdi, &srci, &dsti, &resi); 12766d161891SSam Leffler 12776d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CSR, 12786d161891SSam Leffler HIFN_DMACSR_C_CTRL_ENA | HIFN_DMACSR_S_CTRL_ENA | 12796d161891SSam Leffler HIFN_DMACSR_D_CTRL_ENA | HIFN_DMACSR_R_CTRL_ENA); 12806d161891SSam Leffler 12816d161891SSam Leffler bzero(dma->command_bufs[cmdi], HIFN_MAX_COMMAND); 12826d161891SSam Leffler *(hifn_base_command_t *)dma->command_bufs[cmdi] = rc; 12836d161891SSam Leffler 12846d161891SSam Leffler dma->srcr[srci].p = htole32(sc->sc_dma_physaddr + 12856d161891SSam Leffler offsetof(struct hifn_dma, test_src)); 12866d161891SSam Leffler dma->test_src = 0; 12876d161891SSam Leffler dma->dstr[dsti].p = htole32(sc->sc_dma_physaddr + 12886d161891SSam Leffler offsetof(struct hifn_dma, test_dst)); 12896d161891SSam Leffler dma->test_dst = 0; 12906d161891SSam Leffler dma->cmdr[cmdi].l = htole32(8 | masks); 12916d161891SSam Leffler dma->srcr[srci].l = htole32(8 | masks); 12926d161891SSam Leffler dma->dstr[dsti].l = htole32(8 | masks); 12936d161891SSam Leffler dma->resr[resi].l = htole32(HIFN_MAX_RESULT | masks); 12946d161891SSam Leffler 12956d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 12966d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 12976d161891SSam Leffler 12986d161891SSam Leffler for (r = 10000; r >= 0; r--) { 12996d161891SSam Leffler DELAY(10); 13006d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 13016d161891SSam Leffler BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 13026d161891SSam Leffler if ((dma->resr[resi].l & htole32(HIFN_D_VALID)) == 0) 13036d161891SSam Leffler break; 13046d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 13056d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 13066d161891SSam Leffler } 13076d161891SSam Leffler if (r == 0) { 13086d161891SSam Leffler device_printf(sc->sc_dev, "readramaddr -- " 13096d161891SSam Leffler "result[%d](addr %d) still valid\n", resi, addr); 13106d161891SSam Leffler r = -1; 13116d161891SSam Leffler } else { 13126d161891SSam Leffler r = 0; 13136d161891SSam Leffler bcopy(&dma->test_dst, data, sizeof(dma->test_dst)); 13146d161891SSam Leffler } 13156d161891SSam Leffler 13166d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CSR, 13176d161891SSam Leffler HIFN_DMACSR_C_CTRL_DIS | HIFN_DMACSR_S_CTRL_DIS | 13186d161891SSam Leffler HIFN_DMACSR_D_CTRL_DIS | HIFN_DMACSR_R_CTRL_DIS); 13196d161891SSam Leffler 13206d161891SSam Leffler return (r); 13216d161891SSam Leffler } 13226d161891SSam Leffler 13236d161891SSam Leffler /* 13246d161891SSam Leffler * Initialize the descriptor rings. 13256d161891SSam Leffler */ 13266d161891SSam Leffler static void 13276d161891SSam Leffler hifn_init_dma(struct hifn_softc *sc) 13286d161891SSam Leffler { 13296d161891SSam Leffler struct hifn_dma *dma = sc->sc_dma; 13306d161891SSam Leffler int i; 13316d161891SSam Leffler 13326d161891SSam Leffler hifn_set_retry(sc); 13336d161891SSam Leffler 13346d161891SSam Leffler /* initialize static pointer values */ 13356d161891SSam Leffler for (i = 0; i < HIFN_D_CMD_RSIZE; i++) 13366d161891SSam Leffler dma->cmdr[i].p = htole32(sc->sc_dma_physaddr + 13376d161891SSam Leffler offsetof(struct hifn_dma, command_bufs[i][0])); 13386d161891SSam Leffler for (i = 0; i < HIFN_D_RES_RSIZE; i++) 13396d161891SSam Leffler dma->resr[i].p = htole32(sc->sc_dma_physaddr + 13406d161891SSam Leffler offsetof(struct hifn_dma, result_bufs[i][0])); 13416d161891SSam Leffler 13426d161891SSam Leffler dma->cmdr[HIFN_D_CMD_RSIZE].p = 13436d161891SSam Leffler htole32(sc->sc_dma_physaddr + offsetof(struct hifn_dma, cmdr[0])); 13446d161891SSam Leffler dma->srcr[HIFN_D_SRC_RSIZE].p = 13456d161891SSam Leffler htole32(sc->sc_dma_physaddr + offsetof(struct hifn_dma, srcr[0])); 13466d161891SSam Leffler dma->dstr[HIFN_D_DST_RSIZE].p = 13476d161891SSam Leffler htole32(sc->sc_dma_physaddr + offsetof(struct hifn_dma, dstr[0])); 13486d161891SSam Leffler dma->resr[HIFN_D_RES_RSIZE].p = 13496d161891SSam Leffler htole32(sc->sc_dma_physaddr + offsetof(struct hifn_dma, resr[0])); 13506d161891SSam Leffler 13516d161891SSam Leffler dma->cmdu = dma->srcu = dma->dstu = dma->resu = 0; 13526d161891SSam Leffler dma->cmdi = dma->srci = dma->dsti = dma->resi = 0; 13536d161891SSam Leffler dma->cmdk = dma->srck = dma->dstk = dma->resk = 0; 13546d161891SSam Leffler } 13556d161891SSam Leffler 13566d161891SSam Leffler /* 13576d161891SSam Leffler * Writes out the raw command buffer space. Returns the 13586d161891SSam Leffler * command buffer size. 13596d161891SSam Leffler */ 13606d161891SSam Leffler static u_int 13616d161891SSam Leffler hifn_write_command(struct hifn_command *cmd, u_int8_t *buf) 13626d161891SSam Leffler { 13636d161891SSam Leffler #define MIN(a,b) ((a)<(b)?(a):(b)) 13646d161891SSam Leffler u_int8_t *buf_pos; 13656d161891SSam Leffler hifn_base_command_t *base_cmd; 13666d161891SSam Leffler hifn_mac_command_t *mac_cmd; 13676d161891SSam Leffler hifn_crypt_command_t *cry_cmd; 13686d161891SSam Leffler int using_mac, using_crypt, len; 13696d161891SSam Leffler u_int32_t dlen, slen; 13706d161891SSam Leffler 13716d161891SSam Leffler buf_pos = buf; 13726d161891SSam Leffler using_mac = cmd->base_masks & HIFN_BASE_CMD_MAC; 13736d161891SSam Leffler using_crypt = cmd->base_masks & HIFN_BASE_CMD_CRYPT; 13746d161891SSam Leffler 13756d161891SSam Leffler base_cmd = (hifn_base_command_t *)buf_pos; 13766d161891SSam Leffler base_cmd->masks = htole16(cmd->base_masks); 13776d161891SSam Leffler slen = cmd->src_mapsize; 13786d161891SSam Leffler if (cmd->sloplen) 13796d161891SSam Leffler dlen = cmd->dst_mapsize - cmd->sloplen + sizeof(u_int32_t); 13806d161891SSam Leffler else 13816d161891SSam Leffler dlen = cmd->dst_mapsize; 13826d161891SSam Leffler base_cmd->total_source_count = htole16(slen & HIFN_BASE_CMD_LENMASK_LO); 13836d161891SSam Leffler base_cmd->total_dest_count = htole16(dlen & HIFN_BASE_CMD_LENMASK_LO); 13846d161891SSam Leffler dlen >>= 16; 13856d161891SSam Leffler slen >>= 16; 13866d161891SSam Leffler base_cmd->session_num = htole16(cmd->session_num | 13876d161891SSam Leffler ((slen << HIFN_BASE_CMD_SRCLEN_S) & HIFN_BASE_CMD_SRCLEN_M) | 13886d161891SSam Leffler ((dlen << HIFN_BASE_CMD_DSTLEN_S) & HIFN_BASE_CMD_DSTLEN_M)); 13896d161891SSam Leffler buf_pos += sizeof(hifn_base_command_t); 13906d161891SSam Leffler 13916d161891SSam Leffler if (using_mac) { 13926d161891SSam Leffler mac_cmd = (hifn_mac_command_t *)buf_pos; 13936d161891SSam Leffler dlen = cmd->maccrd->crd_len; 13946d161891SSam Leffler mac_cmd->source_count = htole16(dlen & 0xffff); 13956d161891SSam Leffler dlen >>= 16; 13966d161891SSam Leffler mac_cmd->masks = htole16(cmd->mac_masks | 13976d161891SSam Leffler ((dlen << HIFN_MAC_CMD_SRCLEN_S) & HIFN_MAC_CMD_SRCLEN_M)); 13986d161891SSam Leffler mac_cmd->header_skip = htole16(cmd->maccrd->crd_skip); 13996d161891SSam Leffler mac_cmd->reserved = 0; 14006d161891SSam Leffler buf_pos += sizeof(hifn_mac_command_t); 14016d161891SSam Leffler } 14026d161891SSam Leffler 14036d161891SSam Leffler if (using_crypt) { 14046d161891SSam Leffler cry_cmd = (hifn_crypt_command_t *)buf_pos; 14056d161891SSam Leffler dlen = cmd->enccrd->crd_len; 14066d161891SSam Leffler cry_cmd->source_count = htole16(dlen & 0xffff); 14076d161891SSam Leffler dlen >>= 16; 14086d161891SSam Leffler cry_cmd->masks = htole16(cmd->cry_masks | 14096d161891SSam Leffler ((dlen << HIFN_CRYPT_CMD_SRCLEN_S) & HIFN_CRYPT_CMD_SRCLEN_M)); 14106d161891SSam Leffler cry_cmd->header_skip = htole16(cmd->enccrd->crd_skip); 14116d161891SSam Leffler cry_cmd->reserved = 0; 14126d161891SSam Leffler buf_pos += sizeof(hifn_crypt_command_t); 14136d161891SSam Leffler } 14146d161891SSam Leffler 14156d161891SSam Leffler if (using_mac && cmd->mac_masks & HIFN_MAC_CMD_NEW_KEY) { 14166d161891SSam Leffler bcopy(cmd->mac, buf_pos, HIFN_MAC_KEY_LENGTH); 14176d161891SSam Leffler buf_pos += HIFN_MAC_KEY_LENGTH; 14186d161891SSam Leffler } 14196d161891SSam Leffler 14206d161891SSam Leffler if (using_crypt && cmd->cry_masks & HIFN_CRYPT_CMD_NEW_KEY) { 14216d161891SSam Leffler switch (cmd->cry_masks & HIFN_CRYPT_CMD_ALG_MASK) { 14226d161891SSam Leffler case HIFN_CRYPT_CMD_ALG_3DES: 14236d161891SSam Leffler bcopy(cmd->ck, buf_pos, HIFN_3DES_KEY_LENGTH); 14246d161891SSam Leffler buf_pos += HIFN_3DES_KEY_LENGTH; 14256d161891SSam Leffler break; 14266d161891SSam Leffler case HIFN_CRYPT_CMD_ALG_DES: 14276d161891SSam Leffler bcopy(cmd->ck, buf_pos, HIFN_DES_KEY_LENGTH); 14286d161891SSam Leffler buf_pos += cmd->cklen; 14296d161891SSam Leffler break; 14306d161891SSam Leffler case HIFN_CRYPT_CMD_ALG_RC4: 14316d161891SSam Leffler len = 256; 14326d161891SSam Leffler do { 14336d161891SSam Leffler int clen; 14346d161891SSam Leffler 14356d161891SSam Leffler clen = MIN(cmd->cklen, len); 14366d161891SSam Leffler bcopy(cmd->ck, buf_pos, clen); 14376d161891SSam Leffler len -= clen; 14386d161891SSam Leffler buf_pos += clen; 14396d161891SSam Leffler } while (len > 0); 14406d161891SSam Leffler bzero(buf_pos, 4); 14416d161891SSam Leffler buf_pos += 4; 14426d161891SSam Leffler break; 14436d161891SSam Leffler } 14446d161891SSam Leffler } 14456d161891SSam Leffler 14466d161891SSam Leffler if (using_crypt && cmd->cry_masks & HIFN_CRYPT_CMD_NEW_IV) { 14476d161891SSam Leffler bcopy(cmd->iv, buf_pos, HIFN_IV_LENGTH); 14486d161891SSam Leffler buf_pos += HIFN_IV_LENGTH; 14496d161891SSam Leffler } 14506d161891SSam Leffler 14516d161891SSam Leffler if ((cmd->base_masks & (HIFN_BASE_CMD_MAC|HIFN_BASE_CMD_CRYPT)) == 0) { 14526d161891SSam Leffler bzero(buf_pos, 8); 14536d161891SSam Leffler buf_pos += 8; 14546d161891SSam Leffler } 14556d161891SSam Leffler 14566d161891SSam Leffler return (buf_pos - buf); 14576d161891SSam Leffler #undef MIN 14586d161891SSam Leffler } 14596d161891SSam Leffler 14606d161891SSam Leffler static int 14616d161891SSam Leffler hifn_dmamap_aligned(struct hifn_operand *op) 14626d161891SSam Leffler { 14636d161891SSam Leffler int i; 14646d161891SSam Leffler 14656d161891SSam Leffler for (i = 0; i < op->nsegs; i++) { 14666d161891SSam Leffler if (op->segs[i].ds_addr & 3) 14676d161891SSam Leffler return (0); 14686d161891SSam Leffler if ((i != (op->nsegs - 1)) && (op->segs[i].ds_len & 3)) 14696d161891SSam Leffler return (0); 14706d161891SSam Leffler } 14716d161891SSam Leffler return (1); 14726d161891SSam Leffler } 14736d161891SSam Leffler 14746d161891SSam Leffler static int 14756d161891SSam Leffler hifn_dmamap_load_dst(struct hifn_softc *sc, struct hifn_command *cmd) 14766d161891SSam Leffler { 14776d161891SSam Leffler struct hifn_dma *dma = sc->sc_dma; 14786d161891SSam Leffler struct hifn_operand *dst = &cmd->dst; 14796d161891SSam Leffler u_int32_t p, l; 14806d161891SSam Leffler int idx, used = 0, i; 14816d161891SSam Leffler 14826d161891SSam Leffler idx = dma->dsti; 14836d161891SSam Leffler for (i = 0; i < dst->nsegs - 1; i++) { 14846d161891SSam Leffler dma->dstr[idx].p = htole32(dst->segs[i].ds_addr); 14856d161891SSam Leffler dma->dstr[idx].l = htole32(HIFN_D_VALID | 14866d161891SSam Leffler HIFN_D_MASKDONEIRQ | dst->segs[i].ds_len); 14876d161891SSam Leffler HIFN_DSTR_SYNC(sc, idx, 14886d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 14896d161891SSam Leffler used++; 14906d161891SSam Leffler 14916d161891SSam Leffler if (++idx == HIFN_D_DST_RSIZE) { 14926d161891SSam Leffler dma->dstr[idx].l = htole32(HIFN_D_VALID | 14936d161891SSam Leffler HIFN_D_JUMP | HIFN_D_MASKDONEIRQ); 14946d161891SSam Leffler HIFN_DSTR_SYNC(sc, idx, 14956d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 14966d161891SSam Leffler idx = 0; 14976d161891SSam Leffler } 14986d161891SSam Leffler } 14996d161891SSam Leffler 15006d161891SSam Leffler if (cmd->sloplen == 0) { 15016d161891SSam Leffler p = dst->segs[i].ds_addr; 15026d161891SSam Leffler l = HIFN_D_VALID | HIFN_D_MASKDONEIRQ | HIFN_D_LAST | 15036d161891SSam Leffler dst->segs[i].ds_len; 15046d161891SSam Leffler } else { 15056d161891SSam Leffler p = sc->sc_dma_physaddr + 15066d161891SSam Leffler offsetof(struct hifn_dma, slop[cmd->slopidx]); 15076d161891SSam Leffler l = HIFN_D_VALID | HIFN_D_MASKDONEIRQ | HIFN_D_LAST | 15086d161891SSam Leffler sizeof(u_int32_t); 15096d161891SSam Leffler 15106d161891SSam Leffler if ((dst->segs[i].ds_len - cmd->sloplen) != 0) { 15116d161891SSam Leffler dma->dstr[idx].p = htole32(dst->segs[i].ds_addr); 15126d161891SSam Leffler dma->dstr[idx].l = htole32(HIFN_D_VALID | 15136d161891SSam Leffler HIFN_D_MASKDONEIRQ | 15146d161891SSam Leffler (dst->segs[i].ds_len - cmd->sloplen)); 15156d161891SSam Leffler HIFN_DSTR_SYNC(sc, idx, 15166d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 15176d161891SSam Leffler used++; 15186d161891SSam Leffler 15196d161891SSam Leffler if (++idx == HIFN_D_DST_RSIZE) { 15206d161891SSam Leffler dma->dstr[idx].l = htole32(HIFN_D_VALID | 15216d161891SSam Leffler HIFN_D_JUMP | HIFN_D_MASKDONEIRQ); 15226d161891SSam Leffler HIFN_DSTR_SYNC(sc, idx, 15236d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 15246d161891SSam Leffler idx = 0; 15256d161891SSam Leffler } 15266d161891SSam Leffler } 15276d161891SSam Leffler } 15286d161891SSam Leffler dma->dstr[idx].p = htole32(p); 15296d161891SSam Leffler dma->dstr[idx].l = htole32(l); 15306d161891SSam Leffler HIFN_DSTR_SYNC(sc, idx, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 15316d161891SSam Leffler used++; 15326d161891SSam Leffler 15336d161891SSam Leffler if (++idx == HIFN_D_DST_RSIZE) { 15346d161891SSam Leffler dma->dstr[idx].l = htole32(HIFN_D_VALID | HIFN_D_JUMP | 15356d161891SSam Leffler HIFN_D_MASKDONEIRQ); 15366d161891SSam Leffler HIFN_DSTR_SYNC(sc, idx, 15376d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 15386d161891SSam Leffler idx = 0; 15396d161891SSam Leffler } 15406d161891SSam Leffler 15416d161891SSam Leffler dma->dsti = idx; 15426d161891SSam Leffler dma->dstu += used; 15436d161891SSam Leffler return (idx); 15446d161891SSam Leffler } 15456d161891SSam Leffler 15466d161891SSam Leffler static int 15476d161891SSam Leffler hifn_dmamap_load_src(struct hifn_softc *sc, struct hifn_command *cmd) 15486d161891SSam Leffler { 15496d161891SSam Leffler struct hifn_dma *dma = sc->sc_dma; 15506d161891SSam Leffler struct hifn_operand *src = &cmd->src; 15516d161891SSam Leffler int idx, i; 15526d161891SSam Leffler u_int32_t last = 0; 15536d161891SSam Leffler 15546d161891SSam Leffler idx = dma->srci; 15556d161891SSam Leffler for (i = 0; i < src->nsegs; i++) { 15566d161891SSam Leffler if (i == src->nsegs - 1) 15576d161891SSam Leffler last = HIFN_D_LAST; 15586d161891SSam Leffler 15596d161891SSam Leffler dma->srcr[idx].p = htole32(src->segs[i].ds_addr); 15606d161891SSam Leffler dma->srcr[idx].l = htole32(src->segs[i].ds_len | 15616d161891SSam Leffler HIFN_D_VALID | HIFN_D_MASKDONEIRQ | last); 15626d161891SSam Leffler HIFN_SRCR_SYNC(sc, idx, 15636d161891SSam Leffler BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 15646d161891SSam Leffler 15656d161891SSam Leffler if (++idx == HIFN_D_SRC_RSIZE) { 15666d161891SSam Leffler dma->srcr[idx].l = htole32(HIFN_D_VALID | 15676d161891SSam Leffler HIFN_D_JUMP | HIFN_D_MASKDONEIRQ); 15686d161891SSam Leffler HIFN_SRCR_SYNC(sc, HIFN_D_SRC_RSIZE, 15696d161891SSam Leffler BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 15706d161891SSam Leffler idx = 0; 15716d161891SSam Leffler } 15726d161891SSam Leffler } 15736d161891SSam Leffler dma->srci = idx; 15746d161891SSam Leffler dma->srcu += src->nsegs; 15756d161891SSam Leffler return (idx); 15766d161891SSam Leffler } 15776d161891SSam Leffler 15786d161891SSam Leffler static void 15796d161891SSam Leffler hifn_op_cb(void* arg, bus_dma_segment_t *seg, int nsegs, bus_size_t mapsize, int error) 15806d161891SSam Leffler { 15816d161891SSam Leffler struct hifn_operand *op = arg; 15826d161891SSam Leffler 15836d161891SSam Leffler KASSERT(nsegs <= MAX_SCATTER, 15846d161891SSam Leffler ("hifn_op_cb: too many DMA segments (%u > %u) " 15856d161891SSam Leffler "returned when mapping operand", nsegs, MAX_SCATTER)); 15866d161891SSam Leffler op->mapsize = mapsize; 15876d161891SSam Leffler op->nsegs = nsegs; 15886d161891SSam Leffler bcopy(seg, op->segs, nsegs * sizeof (seg[0])); 15896d161891SSam Leffler } 15906d161891SSam Leffler 15916d161891SSam Leffler static int 15926d161891SSam Leffler hifn_crypto( 15936d161891SSam Leffler struct hifn_softc *sc, 15946d161891SSam Leffler struct hifn_command *cmd, 15956d161891SSam Leffler struct cryptop *crp, 15966d161891SSam Leffler int hint) 15976d161891SSam Leffler { 15986d161891SSam Leffler struct hifn_dma *dma = sc->sc_dma; 15996d161891SSam Leffler u_int32_t cmdlen; 16006d161891SSam Leffler int cmdi, resi, err = 0; 16016d161891SSam Leffler 16026d161891SSam Leffler /* 16036d161891SSam Leffler * need 1 cmd, and 1 res 16046d161891SSam Leffler * 16056d161891SSam Leffler * NB: check this first since it's easy. 16066d161891SSam Leffler */ 16076d161891SSam Leffler if ((dma->cmdu + 1) > HIFN_D_CMD_RSIZE || 16086d161891SSam Leffler (dma->resu + 1) > HIFN_D_RES_RSIZE) { 16096d161891SSam Leffler #ifdef HIFN_DEBUG 16106d161891SSam Leffler if (hifn_debug) { 16116d161891SSam Leffler device_printf(sc->sc_dev, 16126d161891SSam Leffler "cmd/result exhaustion, cmdu %u resu %u\n", 16136d161891SSam Leffler dma->cmdu, dma->resu); 16146d161891SSam Leffler } 16156d161891SSam Leffler #endif 16166d161891SSam Leffler hifnstats.hst_nomem_cr++; 16176d161891SSam Leffler return (ERESTART); 16186d161891SSam Leffler } 16196d161891SSam Leffler 16206d161891SSam Leffler if (bus_dmamap_create(sc->sc_dmat, BUS_DMA_NOWAIT, &cmd->src_map)) { 16216d161891SSam Leffler hifnstats.hst_nomem_map++; 16226d161891SSam Leffler return (ENOMEM); 16236d161891SSam Leffler } 16246d161891SSam Leffler 16256d161891SSam Leffler if (crp->crp_flags & CRYPTO_F_IMBUF) { 16266d161891SSam Leffler if (bus_dmamap_load_mbuf(sc->sc_dmat, cmd->src_map, 16276d161891SSam Leffler cmd->src_m, hifn_op_cb, &cmd->src, BUS_DMA_NOWAIT)) { 16286d161891SSam Leffler hifnstats.hst_nomem_load++; 16296d161891SSam Leffler err = ENOMEM; 16306d161891SSam Leffler goto err_srcmap1; 16316d161891SSam Leffler } 16326d161891SSam Leffler } else if (crp->crp_flags & CRYPTO_F_IOV) { 16336d161891SSam Leffler if (bus_dmamap_load_uio(sc->sc_dmat, cmd->src_map, 16346d161891SSam Leffler cmd->src_io, hifn_op_cb, &cmd->src, BUS_DMA_NOWAIT)) { 16356d161891SSam Leffler hifnstats.hst_nomem_load++; 16366d161891SSam Leffler err = ENOMEM; 16376d161891SSam Leffler goto err_srcmap1; 16386d161891SSam Leffler } 16396d161891SSam Leffler } else { 16406d161891SSam Leffler err = EINVAL; 16416d161891SSam Leffler goto err_srcmap1; 16426d161891SSam Leffler } 16436d161891SSam Leffler 16446d161891SSam Leffler if (hifn_dmamap_aligned(&cmd->src)) { 16456d161891SSam Leffler cmd->sloplen = cmd->src_mapsize & 3; 16466d161891SSam Leffler cmd->dst = cmd->src; 16476d161891SSam Leffler } else { 16486d161891SSam Leffler if (crp->crp_flags & CRYPTO_F_IOV) { 16496d161891SSam Leffler err = EINVAL; 16506d161891SSam Leffler goto err_srcmap; 16516d161891SSam Leffler } else if (crp->crp_flags & CRYPTO_F_IMBUF) { 16526d161891SSam Leffler int totlen, len; 16536d161891SSam Leffler struct mbuf *m, *m0, *mlast; 16546d161891SSam Leffler 16556d161891SSam Leffler KASSERT(cmd->dst_m == cmd->src_m, 16566d161891SSam Leffler ("hifn_crypto: dst_m initialized improperly")); 16576d161891SSam Leffler hifnstats.hst_unaligned++; 16586d161891SSam Leffler /* 16596d161891SSam Leffler * Source is not aligned on a longword boundary. 16606d161891SSam Leffler * Copy the data to insure alignment. If we fail 16616d161891SSam Leffler * to allocate mbufs or clusters while doing this 16626d161891SSam Leffler * we return ERESTART so the operation is requeued 16636d161891SSam Leffler * at the crypto later, but only if there are 16646d161891SSam Leffler * ops already posted to the hardware; otherwise we 16656d161891SSam Leffler * have no guarantee that we'll be re-entered. 16666d161891SSam Leffler */ 16676d161891SSam Leffler totlen = cmd->src_mapsize; 16686d161891SSam Leffler if (cmd->src_m->m_flags & M_PKTHDR) { 16696d161891SSam Leffler len = MHLEN; 16706d161891SSam Leffler MGETHDR(m0, M_DONTWAIT, MT_DATA); 16719967cafcSSam Leffler if (m0 && !m_dup_pkthdr(m0, cmd->src_m, M_DONTWAIT)) { 16729967cafcSSam Leffler m_free(m0); 16739967cafcSSam Leffler m0 = NULL; 16749967cafcSSam Leffler } 16756d161891SSam Leffler } else { 16766d161891SSam Leffler len = MLEN; 16776d161891SSam Leffler MGET(m0, M_DONTWAIT, MT_DATA); 16786d161891SSam Leffler } 16796d161891SSam Leffler if (m0 == NULL) { 16806d161891SSam Leffler hifnstats.hst_nomem_mbuf++; 16816d161891SSam Leffler err = dma->cmdu ? ERESTART : ENOMEM; 16826d161891SSam Leffler goto err_srcmap; 16836d161891SSam Leffler } 16846d161891SSam Leffler if (totlen >= MINCLSIZE) { 16856d161891SSam Leffler MCLGET(m0, M_DONTWAIT); 16866d161891SSam Leffler if ((m0->m_flags & M_EXT) == 0) { 16876d161891SSam Leffler hifnstats.hst_nomem_mcl++; 16886d161891SSam Leffler err = dma->cmdu ? ERESTART : ENOMEM; 16896d161891SSam Leffler m_freem(m0); 16906d161891SSam Leffler goto err_srcmap; 16916d161891SSam Leffler } 16926d161891SSam Leffler len = MCLBYTES; 16936d161891SSam Leffler } 16946d161891SSam Leffler totlen -= len; 16956d161891SSam Leffler m0->m_pkthdr.len = m0->m_len = len; 16966d161891SSam Leffler mlast = m0; 16976d161891SSam Leffler 16986d161891SSam Leffler while (totlen > 0) { 16996d161891SSam Leffler MGET(m, M_DONTWAIT, MT_DATA); 17006d161891SSam Leffler if (m == NULL) { 17016d161891SSam Leffler hifnstats.hst_nomem_mbuf++; 17026d161891SSam Leffler err = dma->cmdu ? ERESTART : ENOMEM; 17036d161891SSam Leffler m_freem(m0); 17046d161891SSam Leffler goto err_srcmap; 17056d161891SSam Leffler } 17066d161891SSam Leffler len = MLEN; 17076d161891SSam Leffler if (totlen >= MINCLSIZE) { 17086d161891SSam Leffler MCLGET(m, M_DONTWAIT); 17096d161891SSam Leffler if ((m->m_flags & M_EXT) == 0) { 17106d161891SSam Leffler hifnstats.hst_nomem_mcl++; 17116d161891SSam Leffler err = dma->cmdu ? ERESTART : ENOMEM; 17126d161891SSam Leffler mlast->m_next = m; 17136d161891SSam Leffler m_freem(m0); 17146d161891SSam Leffler goto err_srcmap; 17156d161891SSam Leffler } 17166d161891SSam Leffler len = MCLBYTES; 17176d161891SSam Leffler } 17186d161891SSam Leffler 17196d161891SSam Leffler m->m_len = len; 17206d161891SSam Leffler m0->m_pkthdr.len += len; 17216d161891SSam Leffler totlen -= len; 17226d161891SSam Leffler 17236d161891SSam Leffler mlast->m_next = m; 17246d161891SSam Leffler mlast = m; 17256d161891SSam Leffler } 17266d161891SSam Leffler cmd->dst_m = m0; 17276d161891SSam Leffler } 17286d161891SSam Leffler } 17296d161891SSam Leffler 17306d161891SSam Leffler if (cmd->dst_map == NULL) { 17316d161891SSam Leffler if (bus_dmamap_create(sc->sc_dmat, BUS_DMA_NOWAIT, &cmd->dst_map)) { 17326d161891SSam Leffler hifnstats.hst_nomem_map++; 17336d161891SSam Leffler err = ENOMEM; 17346d161891SSam Leffler goto err_srcmap; 17356d161891SSam Leffler } 17366d161891SSam Leffler if (crp->crp_flags & CRYPTO_F_IMBUF) { 17376d161891SSam Leffler if (bus_dmamap_load_mbuf(sc->sc_dmat, cmd->dst_map, 17386d161891SSam Leffler cmd->dst_m, hifn_op_cb, &cmd->dst, BUS_DMA_NOWAIT)) { 17396d161891SSam Leffler hifnstats.hst_nomem_map++; 17406d161891SSam Leffler err = ENOMEM; 17416d161891SSam Leffler goto err_dstmap1; 17426d161891SSam Leffler } 17436d161891SSam Leffler } else if (crp->crp_flags & CRYPTO_F_IOV) { 17446d161891SSam Leffler if (bus_dmamap_load_uio(sc->sc_dmat, cmd->dst_map, 17456d161891SSam Leffler cmd->dst_io, hifn_op_cb, &cmd->dst, BUS_DMA_NOWAIT)) { 17466d161891SSam Leffler hifnstats.hst_nomem_load++; 17476d161891SSam Leffler err = ENOMEM; 17486d161891SSam Leffler goto err_dstmap1; 17496d161891SSam Leffler } 17506d161891SSam Leffler } 17516d161891SSam Leffler } 17526d161891SSam Leffler 17536d161891SSam Leffler #ifdef HIFN_DEBUG 17546d161891SSam Leffler if (hifn_debug) { 17556d161891SSam Leffler device_printf(sc->sc_dev, 17566d161891SSam Leffler "Entering cmd: stat %8x ien %8x u %d/%d/%d/%d n %d/%d\n", 17576d161891SSam Leffler READ_REG_1(sc, HIFN_1_DMA_CSR), 17586d161891SSam Leffler READ_REG_1(sc, HIFN_1_DMA_IER), 17596d161891SSam Leffler dma->cmdu, dma->srcu, dma->dstu, dma->resu, 17606d161891SSam Leffler cmd->src_nsegs, cmd->dst_nsegs); 17616d161891SSam Leffler } 17626d161891SSam Leffler #endif 17636d161891SSam Leffler 17646d161891SSam Leffler if (cmd->src_map == cmd->dst_map) { 17656d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, cmd->src_map, 17666d161891SSam Leffler BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 17676d161891SSam Leffler } else { 17686d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, cmd->src_map, 17696d161891SSam Leffler BUS_DMASYNC_PREWRITE); 17706d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, cmd->dst_map, 17716d161891SSam Leffler BUS_DMASYNC_PREREAD); 17726d161891SSam Leffler } 17736d161891SSam Leffler 17746d161891SSam Leffler /* 17756d161891SSam Leffler * need N src, and N dst 17766d161891SSam Leffler */ 17776d161891SSam Leffler if ((dma->srcu + cmd->src_nsegs) > HIFN_D_SRC_RSIZE || 17786d161891SSam Leffler (dma->dstu + cmd->dst_nsegs + 1) > HIFN_D_DST_RSIZE) { 17796d161891SSam Leffler #ifdef HIFN_DEBUG 17806d161891SSam Leffler if (hifn_debug) { 17816d161891SSam Leffler device_printf(sc->sc_dev, 17826d161891SSam Leffler "src/dst exhaustion, srcu %u+%u dstu %u+%u\n", 17836d161891SSam Leffler dma->srcu, cmd->src_nsegs, 17846d161891SSam Leffler dma->dstu, cmd->dst_nsegs); 17856d161891SSam Leffler } 17866d161891SSam Leffler #endif 17876d161891SSam Leffler hifnstats.hst_nomem_sd++; 17886d161891SSam Leffler err = ERESTART; 17896d161891SSam Leffler goto err_dstmap; 17906d161891SSam Leffler } 17916d161891SSam Leffler 17926d161891SSam Leffler if (dma->cmdi == HIFN_D_CMD_RSIZE) { 17936d161891SSam Leffler dma->cmdi = 0; 17946d161891SSam Leffler dma->cmdr[HIFN_D_CMD_RSIZE].l = htole32(HIFN_D_VALID | 17956d161891SSam Leffler HIFN_D_JUMP | HIFN_D_MASKDONEIRQ); 17966d161891SSam Leffler HIFN_CMDR_SYNC(sc, HIFN_D_CMD_RSIZE, 17976d161891SSam Leffler BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 17986d161891SSam Leffler } 17996d161891SSam Leffler cmdi = dma->cmdi++; 18006d161891SSam Leffler cmdlen = hifn_write_command(cmd, dma->command_bufs[cmdi]); 18016d161891SSam Leffler HIFN_CMD_SYNC(sc, cmdi, BUS_DMASYNC_PREWRITE); 18026d161891SSam Leffler 18036d161891SSam Leffler /* .p for command/result already set */ 18046d161891SSam Leffler dma->cmdr[cmdi].l = htole32(cmdlen | HIFN_D_VALID | HIFN_D_LAST | 18056d161891SSam Leffler HIFN_D_MASKDONEIRQ); 18066d161891SSam Leffler HIFN_CMDR_SYNC(sc, cmdi, 18076d161891SSam Leffler BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 18086d161891SSam Leffler dma->cmdu++; 18096d161891SSam Leffler if (sc->sc_c_busy == 0) { 18106d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_C_CTRL_ENA); 18116d161891SSam Leffler sc->sc_c_busy = 1; 18126d161891SSam Leffler } 18136d161891SSam Leffler 18146d161891SSam Leffler /* 18156d161891SSam Leffler * We don't worry about missing an interrupt (which a "command wait" 18166d161891SSam Leffler * interrupt salvages us from), unless there is more than one command 18176d161891SSam Leffler * in the queue. 18186d161891SSam Leffler */ 18196d161891SSam Leffler if (dma->cmdu > 1) { 18206d161891SSam Leffler sc->sc_dmaier |= HIFN_DMAIER_C_WAIT; 18216d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier); 18226d161891SSam Leffler } 18236d161891SSam Leffler 18246d161891SSam Leffler hifnstats.hst_ipackets++; 18256d161891SSam Leffler hifnstats.hst_ibytes += cmd->src_mapsize; 18266d161891SSam Leffler 18276d161891SSam Leffler hifn_dmamap_load_src(sc, cmd); 18286d161891SSam Leffler if (sc->sc_s_busy == 0) { 18296d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_S_CTRL_ENA); 18306d161891SSam Leffler sc->sc_s_busy = 1; 18316d161891SSam Leffler } 18326d161891SSam Leffler 18336d161891SSam Leffler /* 18346d161891SSam Leffler * Unlike other descriptors, we don't mask done interrupt from 18356d161891SSam Leffler * result descriptor. 18366d161891SSam Leffler */ 18376d161891SSam Leffler #ifdef HIFN_DEBUG 18386d161891SSam Leffler if (hifn_debug) 18396d161891SSam Leffler printf("load res\n"); 18406d161891SSam Leffler #endif 18416d161891SSam Leffler if (dma->resi == HIFN_D_RES_RSIZE) { 18426d161891SSam Leffler dma->resi = 0; 18436d161891SSam Leffler dma->resr[HIFN_D_RES_RSIZE].l = htole32(HIFN_D_VALID | 18446d161891SSam Leffler HIFN_D_JUMP | HIFN_D_MASKDONEIRQ); 18456d161891SSam Leffler HIFN_RESR_SYNC(sc, HIFN_D_RES_RSIZE, 18466d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 18476d161891SSam Leffler } 18486d161891SSam Leffler resi = dma->resi++; 18496d161891SSam Leffler KASSERT(dma->hifn_commands[resi] == NULL, 18506d161891SSam Leffler ("hifn_crypto: command slot %u busy", resi)); 18516d161891SSam Leffler dma->hifn_commands[resi] = cmd; 18526d161891SSam Leffler HIFN_RES_SYNC(sc, resi, BUS_DMASYNC_PREREAD); 18536d161891SSam Leffler if ((hint & CRYPTO_HINT_MORE) && sc->sc_curbatch < hifn_maxbatch) { 18546d161891SSam Leffler dma->resr[resi].l = htole32(HIFN_MAX_RESULT | 18556d161891SSam Leffler HIFN_D_VALID | HIFN_D_LAST | HIFN_D_MASKDONEIRQ); 18566d161891SSam Leffler sc->sc_curbatch++; 18576d161891SSam Leffler if (sc->sc_curbatch > hifnstats.hst_maxbatch) 18586d161891SSam Leffler hifnstats.hst_maxbatch = sc->sc_curbatch; 18596d161891SSam Leffler hifnstats.hst_totbatch++; 18606d161891SSam Leffler } else { 18616d161891SSam Leffler dma->resr[resi].l = htole32(HIFN_MAX_RESULT | 18626d161891SSam Leffler HIFN_D_VALID | HIFN_D_LAST); 18636d161891SSam Leffler sc->sc_curbatch = 0; 18646d161891SSam Leffler } 18656d161891SSam Leffler HIFN_RESR_SYNC(sc, resi, 18666d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 18676d161891SSam Leffler dma->resu++; 18686d161891SSam Leffler if (sc->sc_r_busy == 0) { 18696d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_R_CTRL_ENA); 18706d161891SSam Leffler sc->sc_r_busy = 1; 18716d161891SSam Leffler } 18726d161891SSam Leffler 18736d161891SSam Leffler if (cmd->sloplen) 18746d161891SSam Leffler cmd->slopidx = resi; 18756d161891SSam Leffler 18766d161891SSam Leffler hifn_dmamap_load_dst(sc, cmd); 18776d161891SSam Leffler 18786d161891SSam Leffler if (sc->sc_d_busy == 0) { 18796d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_D_CTRL_ENA); 18806d161891SSam Leffler sc->sc_d_busy = 1; 18816d161891SSam Leffler } 18826d161891SSam Leffler 18836d161891SSam Leffler #ifdef HIFN_DEBUG 18846d161891SSam Leffler if (hifn_debug) { 18856d161891SSam Leffler device_printf(sc->sc_dev, "command: stat %8x ier %8x\n", 18866d161891SSam Leffler READ_REG_1(sc, HIFN_1_DMA_CSR), 18876d161891SSam Leffler READ_REG_1(sc, HIFN_1_DMA_IER)); 18886d161891SSam Leffler } 18896d161891SSam Leffler #endif 18906d161891SSam Leffler 18916d161891SSam Leffler sc->sc_active = 5; 18926d161891SSam Leffler KASSERT(err == 0, ("hifn_crypto: success with error %u", err)); 18936d161891SSam Leffler return (err); /* success */ 18946d161891SSam Leffler 18956d161891SSam Leffler err_dstmap: 18966d161891SSam Leffler if (cmd->src_map != cmd->dst_map) 18976d161891SSam Leffler bus_dmamap_unload(sc->sc_dmat, cmd->dst_map); 18986d161891SSam Leffler err_dstmap1: 18996d161891SSam Leffler if (cmd->src_map != cmd->dst_map) 19006d161891SSam Leffler bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map); 19016d161891SSam Leffler err_srcmap: 19026d161891SSam Leffler if (crp->crp_flags & CRYPTO_F_IMBUF) { 19036d161891SSam Leffler if (cmd->src_m != cmd->dst_m) 19046d161891SSam Leffler m_freem(cmd->dst_m); 19056d161891SSam Leffler } 19066d161891SSam Leffler bus_dmamap_unload(sc->sc_dmat, cmd->src_map); 19076d161891SSam Leffler err_srcmap1: 19086d161891SSam Leffler bus_dmamap_destroy(sc->sc_dmat, cmd->src_map); 19096d161891SSam Leffler return (err); 19106d161891SSam Leffler } 19116d161891SSam Leffler 19126d161891SSam Leffler static void 19136d161891SSam Leffler hifn_tick(void* vsc) 19146d161891SSam Leffler { 19156d161891SSam Leffler struct hifn_softc *sc = vsc; 19166d161891SSam Leffler 19176d161891SSam Leffler HIFN_LOCK(sc); 19186d161891SSam Leffler if (sc->sc_active == 0) { 19196d161891SSam Leffler struct hifn_dma *dma = sc->sc_dma; 19206d161891SSam Leffler u_int32_t r = 0; 19216d161891SSam Leffler 19226d161891SSam Leffler if (dma->cmdu == 0 && sc->sc_c_busy) { 19236d161891SSam Leffler sc->sc_c_busy = 0; 19246d161891SSam Leffler r |= HIFN_DMACSR_C_CTRL_DIS; 19256d161891SSam Leffler } 19266d161891SSam Leffler if (dma->srcu == 0 && sc->sc_s_busy) { 19276d161891SSam Leffler sc->sc_s_busy = 0; 19286d161891SSam Leffler r |= HIFN_DMACSR_S_CTRL_DIS; 19296d161891SSam Leffler } 19306d161891SSam Leffler if (dma->dstu == 0 && sc->sc_d_busy) { 19316d161891SSam Leffler sc->sc_d_busy = 0; 19326d161891SSam Leffler r |= HIFN_DMACSR_D_CTRL_DIS; 19336d161891SSam Leffler } 19346d161891SSam Leffler if (dma->resu == 0 && sc->sc_r_busy) { 19356d161891SSam Leffler sc->sc_r_busy = 0; 19366d161891SSam Leffler r |= HIFN_DMACSR_R_CTRL_DIS; 19376d161891SSam Leffler } 19386d161891SSam Leffler if (r) 19396d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CSR, r); 19406d161891SSam Leffler } else 19416d161891SSam Leffler sc->sc_active--; 19426d161891SSam Leffler HIFN_UNLOCK(sc); 19436d161891SSam Leffler callout_reset(&sc->sc_tickto, hz, hifn_tick, sc); 19446d161891SSam Leffler } 19456d161891SSam Leffler 19466d161891SSam Leffler static void 19476d161891SSam Leffler hifn_intr(void *arg) 19486d161891SSam Leffler { 19496d161891SSam Leffler struct hifn_softc *sc = arg; 19506d161891SSam Leffler struct hifn_dma *dma; 19516d161891SSam Leffler u_int32_t dmacsr, restart; 19526d161891SSam Leffler int i, u; 19536d161891SSam Leffler 19546d161891SSam Leffler HIFN_LOCK(sc); 19556d161891SSam Leffler dma = sc->sc_dma; 19566d161891SSam Leffler 19576d161891SSam Leffler dmacsr = READ_REG_1(sc, HIFN_1_DMA_CSR); 19586d161891SSam Leffler 19596d161891SSam Leffler #ifdef HIFN_DEBUG 19606d161891SSam Leffler if (hifn_debug) { 19616d161891SSam Leffler device_printf(sc->sc_dev, 19626d161891SSam Leffler "irq: stat %08x ien %08x damier %08x i %d/%d/%d/%d k %d/%d/%d/%d u %d/%d/%d/%d\n", 19636d161891SSam Leffler dmacsr, READ_REG_1(sc, HIFN_1_DMA_IER), sc->sc_dmaier, 19646d161891SSam Leffler dma->cmdi, dma->srci, dma->dsti, dma->resi, 19656d161891SSam Leffler dma->cmdk, dma->srck, dma->dstk, dma->resk, 19666d161891SSam Leffler dma->cmdu, dma->srcu, dma->dstu, dma->resu); 19676d161891SSam Leffler } 19686d161891SSam Leffler #endif 19696d161891SSam Leffler 19706d161891SSam Leffler /* Nothing in the DMA unit interrupted */ 19716d161891SSam Leffler if ((dmacsr & sc->sc_dmaier) == 0) { 19726d161891SSam Leffler hifnstats.hst_noirq++; 19736d161891SSam Leffler HIFN_UNLOCK(sc); 19746d161891SSam Leffler return; 19756d161891SSam Leffler } 19766d161891SSam Leffler 19776d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CSR, dmacsr & sc->sc_dmaier); 19786d161891SSam Leffler 19796d161891SSam Leffler if ((sc->sc_flags & HIFN_HAS_PUBLIC) && 19806d161891SSam Leffler (dmacsr & HIFN_DMACSR_PUBDONE)) 19816d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_PUB_STATUS, 19826d161891SSam Leffler READ_REG_1(sc, HIFN_1_PUB_STATUS) | HIFN_PUBSTS_DONE); 19836d161891SSam Leffler 19846d161891SSam Leffler restart = dmacsr & (HIFN_DMACSR_D_OVER | HIFN_DMACSR_R_OVER); 19856d161891SSam Leffler if (restart) 19866d161891SSam Leffler device_printf(sc->sc_dev, "overrun %x\n", dmacsr); 19876d161891SSam Leffler 19886d161891SSam Leffler if (sc->sc_flags & HIFN_IS_7811) { 19896d161891SSam Leffler if (dmacsr & HIFN_DMACSR_ILLR) 19906d161891SSam Leffler device_printf(sc->sc_dev, "illegal read\n"); 19916d161891SSam Leffler if (dmacsr & HIFN_DMACSR_ILLW) 19926d161891SSam Leffler device_printf(sc->sc_dev, "illegal write\n"); 19936d161891SSam Leffler } 19946d161891SSam Leffler 19956d161891SSam Leffler restart = dmacsr & (HIFN_DMACSR_C_ABORT | HIFN_DMACSR_S_ABORT | 19966d161891SSam Leffler HIFN_DMACSR_D_ABORT | HIFN_DMACSR_R_ABORT); 19976d161891SSam Leffler if (restart) { 19986d161891SSam Leffler device_printf(sc->sc_dev, "abort, resetting.\n"); 19996d161891SSam Leffler hifnstats.hst_abort++; 20006d161891SSam Leffler hifn_abort(sc); 20016d161891SSam Leffler HIFN_UNLOCK(sc); 20026d161891SSam Leffler return; 20036d161891SSam Leffler } 20046d161891SSam Leffler 20056d161891SSam Leffler if ((dmacsr & HIFN_DMACSR_C_WAIT) && (dma->cmdu == 0)) { 20066d161891SSam Leffler /* 20076d161891SSam Leffler * If no slots to process and we receive a "waiting on 20086d161891SSam Leffler * command" interrupt, we disable the "waiting on command" 20096d161891SSam Leffler * (by clearing it). 20106d161891SSam Leffler */ 20116d161891SSam Leffler sc->sc_dmaier &= ~HIFN_DMAIER_C_WAIT; 20126d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier); 20136d161891SSam Leffler } 20146d161891SSam Leffler 20156d161891SSam Leffler /* clear the rings */ 20166d161891SSam Leffler i = dma->resk; u = dma->resu; 20176d161891SSam Leffler while (u != 0) { 20186d161891SSam Leffler HIFN_RESR_SYNC(sc, i, 20196d161891SSam Leffler BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 20206d161891SSam Leffler if (dma->resr[i].l & htole32(HIFN_D_VALID)) { 20216d161891SSam Leffler HIFN_RESR_SYNC(sc, i, 20226d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 20236d161891SSam Leffler break; 20246d161891SSam Leffler } 20256d161891SSam Leffler 20266d161891SSam Leffler if (i != HIFN_D_RES_RSIZE) { 20276d161891SSam Leffler struct hifn_command *cmd; 20286d161891SSam Leffler u_int8_t *macbuf = NULL; 20296d161891SSam Leffler 20306d161891SSam Leffler HIFN_RES_SYNC(sc, i, BUS_DMASYNC_POSTREAD); 20316d161891SSam Leffler cmd = dma->hifn_commands[i]; 20326d161891SSam Leffler KASSERT(cmd != NULL, 20336d161891SSam Leffler ("hifn_intr: null command slot %u", i)); 20346d161891SSam Leffler dma->hifn_commands[i] = NULL; 20356d161891SSam Leffler 20366d161891SSam Leffler if (cmd->base_masks & HIFN_BASE_CMD_MAC) { 20376d161891SSam Leffler macbuf = dma->result_bufs[i]; 20386d161891SSam Leffler macbuf += 12; 20396d161891SSam Leffler } 20406d161891SSam Leffler 20416d161891SSam Leffler hifn_callback(sc, cmd, macbuf); 20426d161891SSam Leffler hifnstats.hst_opackets++; 20436d161891SSam Leffler u--; 20446d161891SSam Leffler } 20456d161891SSam Leffler 20466d161891SSam Leffler if (++i == (HIFN_D_RES_RSIZE + 1)) 20476d161891SSam Leffler i = 0; 20486d161891SSam Leffler } 20496d161891SSam Leffler dma->resk = i; dma->resu = u; 20506d161891SSam Leffler 20516d161891SSam Leffler i = dma->srck; u = dma->srcu; 20526d161891SSam Leffler while (u != 0) { 20536d161891SSam Leffler if (i == HIFN_D_SRC_RSIZE) 20546d161891SSam Leffler i = 0; 20556d161891SSam Leffler HIFN_SRCR_SYNC(sc, i, 20566d161891SSam Leffler BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 20576d161891SSam Leffler if (dma->srcr[i].l & htole32(HIFN_D_VALID)) { 20586d161891SSam Leffler HIFN_SRCR_SYNC(sc, i, 20596d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 20606d161891SSam Leffler break; 20616d161891SSam Leffler } 20626d161891SSam Leffler i++, u--; 20636d161891SSam Leffler } 20646d161891SSam Leffler dma->srck = i; dma->srcu = u; 20656d161891SSam Leffler 20666d161891SSam Leffler i = dma->cmdk; u = dma->cmdu; 20676d161891SSam Leffler while (u != 0) { 20686d161891SSam Leffler HIFN_CMDR_SYNC(sc, i, 20696d161891SSam Leffler BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 20706d161891SSam Leffler if (dma->cmdr[i].l & htole32(HIFN_D_VALID)) { 20716d161891SSam Leffler HIFN_CMDR_SYNC(sc, i, 20726d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 20736d161891SSam Leffler break; 20746d161891SSam Leffler } 20756d161891SSam Leffler if (i != HIFN_D_CMD_RSIZE) { 20766d161891SSam Leffler u--; 20776d161891SSam Leffler HIFN_CMD_SYNC(sc, i, BUS_DMASYNC_POSTWRITE); 20786d161891SSam Leffler } 20796d161891SSam Leffler if (++i == (HIFN_D_CMD_RSIZE + 1)) 20806d161891SSam Leffler i = 0; 20816d161891SSam Leffler } 20826d161891SSam Leffler dma->cmdk = i; dma->cmdu = u; 20836d161891SSam Leffler 20846d161891SSam Leffler if (sc->sc_needwakeup) { /* XXX check high watermark */ 20856d161891SSam Leffler int wakeup = sc->sc_needwakeup & (CRYPTO_SYMQ|CRYPTO_ASYMQ); 20866d161891SSam Leffler #ifdef HIFN_DEBUG 20876d161891SSam Leffler if (hifn_debug) 20886d161891SSam Leffler device_printf(sc->sc_dev, 20896d161891SSam Leffler "wakeup crypto (%x) u %d/%d/%d/%d\n", 20906d161891SSam Leffler sc->sc_needwakeup, 20916d161891SSam Leffler dma->cmdu, dma->srcu, dma->dstu, dma->resu); 20926d161891SSam Leffler #endif 20936d161891SSam Leffler sc->sc_needwakeup &= ~wakeup; 20946d161891SSam Leffler crypto_unblock(sc->sc_cid, wakeup); 20956d161891SSam Leffler } 20966d161891SSam Leffler HIFN_UNLOCK(sc); 20976d161891SSam Leffler } 20986d161891SSam Leffler 20996d161891SSam Leffler /* 21006d161891SSam Leffler * Allocate a new 'session' and return an encoded session id. 'sidp' 21016d161891SSam Leffler * contains our registration id, and should contain an encoded session 21026d161891SSam Leffler * id on successful allocation. 21036d161891SSam Leffler */ 21046d161891SSam Leffler static int 21056d161891SSam Leffler hifn_newsession(void *arg, u_int32_t *sidp, struct cryptoini *cri) 21066d161891SSam Leffler { 21076d161891SSam Leffler struct cryptoini *c; 21086d161891SSam Leffler struct hifn_softc *sc = arg; 21096d161891SSam Leffler int i, mac = 0, cry = 0; 21106d161891SSam Leffler 21116d161891SSam Leffler KASSERT(sc != NULL, ("hifn_newsession: null softc")); 21126d161891SSam Leffler if (sidp == NULL || cri == NULL || sc == NULL) 21136d161891SSam Leffler return (EINVAL); 21146d161891SSam Leffler 21156d161891SSam Leffler for (i = 0; i < sc->sc_maxses; i++) 21166d161891SSam Leffler if (sc->sc_sessions[i].hs_state == HS_STATE_FREE) 21176d161891SSam Leffler break; 21186d161891SSam Leffler if (i == sc->sc_maxses) 21196d161891SSam Leffler return (ENOMEM); 21206d161891SSam Leffler 21216d161891SSam Leffler for (c = cri; c != NULL; c = c->cri_next) { 21226d161891SSam Leffler switch (c->cri_alg) { 21236d161891SSam Leffler case CRYPTO_MD5: 21246d161891SSam Leffler case CRYPTO_SHA1: 21256d161891SSam Leffler case CRYPTO_MD5_HMAC: 21266d161891SSam Leffler case CRYPTO_SHA1_HMAC: 21276d161891SSam Leffler if (mac) 21286d161891SSam Leffler return (EINVAL); 21296d161891SSam Leffler mac = 1; 21306d161891SSam Leffler break; 21316d161891SSam Leffler case CRYPTO_DES_CBC: 21326d161891SSam Leffler case CRYPTO_3DES_CBC: 21336d161891SSam Leffler /* XXX this may read fewer, does it matter? */ 21346d161891SSam Leffler read_random(sc->sc_sessions[i].hs_iv, HIFN_IV_LENGTH); 21356d161891SSam Leffler /*FALLTHROUGH*/ 21366d161891SSam Leffler case CRYPTO_ARC4: 21376d161891SSam Leffler if (cry) 21386d161891SSam Leffler return (EINVAL); 21396d161891SSam Leffler cry = 1; 21406d161891SSam Leffler break; 21416d161891SSam Leffler default: 21426d161891SSam Leffler return (EINVAL); 21436d161891SSam Leffler } 21446d161891SSam Leffler } 21456d161891SSam Leffler if (mac == 0 && cry == 0) 21466d161891SSam Leffler return (EINVAL); 21476d161891SSam Leffler 21486d161891SSam Leffler *sidp = HIFN_SID(device_get_unit(sc->sc_dev), i); 21496d161891SSam Leffler sc->sc_sessions[i].hs_state = HS_STATE_USED; 21506d161891SSam Leffler 21516d161891SSam Leffler return (0); 21526d161891SSam Leffler } 21536d161891SSam Leffler 21546d161891SSam Leffler /* 21556d161891SSam Leffler * Deallocate a session. 21566d161891SSam Leffler * XXX this routine should run a zero'd mac/encrypt key into context ram. 21576d161891SSam Leffler * XXX to blow away any keys already stored there. 21586d161891SSam Leffler */ 21596d161891SSam Leffler static int 21606d161891SSam Leffler hifn_freesession(void *arg, u_int64_t tid) 21616d161891SSam Leffler { 21626d161891SSam Leffler struct hifn_softc *sc = arg; 21636d161891SSam Leffler int session; 21646d161891SSam Leffler u_int32_t sid = ((u_int32_t) tid) & 0xffffffff; 21656d161891SSam Leffler 21666d161891SSam Leffler KASSERT(sc != NULL, ("hifn_freesession: null softc")); 21676d161891SSam Leffler if (sc == NULL) 21686d161891SSam Leffler return (EINVAL); 21696d161891SSam Leffler 21706d161891SSam Leffler session = HIFN_SESSION(sid); 21716d161891SSam Leffler if (session >= sc->sc_maxses) 21726d161891SSam Leffler return (EINVAL); 21736d161891SSam Leffler 21746d161891SSam Leffler bzero(&sc->sc_sessions[session], sizeof(sc->sc_sessions[session])); 21756d161891SSam Leffler return (0); 21766d161891SSam Leffler } 21776d161891SSam Leffler 21786d161891SSam Leffler static int 21796d161891SSam Leffler hifn_process(void *arg, struct cryptop *crp, int hint) 21806d161891SSam Leffler { 21816d161891SSam Leffler struct hifn_softc *sc = arg; 21826d161891SSam Leffler struct hifn_command *cmd = NULL; 21836d161891SSam Leffler int session, err; 21846d161891SSam Leffler struct cryptodesc *crd1, *crd2, *maccrd, *enccrd; 21856d161891SSam Leffler 21866d161891SSam Leffler if (crp == NULL || crp->crp_callback == NULL) { 21876d161891SSam Leffler hifnstats.hst_invalid++; 21886d161891SSam Leffler return (EINVAL); 21896d161891SSam Leffler } 21906d161891SSam Leffler session = HIFN_SESSION(crp->crp_sid); 21916d161891SSam Leffler 21926d161891SSam Leffler if (sc == NULL || session >= sc->sc_maxses) { 21936d161891SSam Leffler err = EINVAL; 21946d161891SSam Leffler goto errout; 21956d161891SSam Leffler } 21966d161891SSam Leffler 21976d161891SSam Leffler cmd = malloc(sizeof(struct hifn_command), M_DEVBUF, M_NOWAIT | M_ZERO); 21986d161891SSam Leffler if (cmd == NULL) { 21996d161891SSam Leffler hifnstats.hst_nomem++; 22006d161891SSam Leffler err = ENOMEM; 22016d161891SSam Leffler goto errout; 22026d161891SSam Leffler } 22036d161891SSam Leffler 22046d161891SSam Leffler if (crp->crp_flags & CRYPTO_F_IMBUF) { 22056d161891SSam Leffler cmd->src_m = (struct mbuf *)crp->crp_buf; 22066d161891SSam Leffler cmd->dst_m = (struct mbuf *)crp->crp_buf; 22076d161891SSam Leffler } else if (crp->crp_flags & CRYPTO_F_IOV) { 22086d161891SSam Leffler cmd->src_io = (struct uio *)crp->crp_buf; 22096d161891SSam Leffler cmd->dst_io = (struct uio *)crp->crp_buf; 22106d161891SSam Leffler } else { 22116d161891SSam Leffler err = EINVAL; 22126d161891SSam Leffler goto errout; /* XXX we don't handle contiguous buffers! */ 22136d161891SSam Leffler } 22146d161891SSam Leffler 22156d161891SSam Leffler crd1 = crp->crp_desc; 22166d161891SSam Leffler if (crd1 == NULL) { 22176d161891SSam Leffler err = EINVAL; 22186d161891SSam Leffler goto errout; 22196d161891SSam Leffler } 22206d161891SSam Leffler crd2 = crd1->crd_next; 22216d161891SSam Leffler 22226d161891SSam Leffler if (crd2 == NULL) { 22236d161891SSam Leffler if (crd1->crd_alg == CRYPTO_MD5_HMAC || 22246d161891SSam Leffler crd1->crd_alg == CRYPTO_SHA1_HMAC || 22256d161891SSam Leffler crd1->crd_alg == CRYPTO_SHA1 || 22266d161891SSam Leffler crd1->crd_alg == CRYPTO_MD5) { 22276d161891SSam Leffler maccrd = crd1; 22286d161891SSam Leffler enccrd = NULL; 22296d161891SSam Leffler } else if (crd1->crd_alg == CRYPTO_DES_CBC || 22306d161891SSam Leffler crd1->crd_alg == CRYPTO_3DES_CBC || 22316d161891SSam Leffler crd1->crd_alg == CRYPTO_ARC4) { 22326d161891SSam Leffler if ((crd1->crd_flags & CRD_F_ENCRYPT) == 0) 22336d161891SSam Leffler cmd->base_masks |= HIFN_BASE_CMD_DECODE; 22346d161891SSam Leffler maccrd = NULL; 22356d161891SSam Leffler enccrd = crd1; 22366d161891SSam Leffler } else { 22376d161891SSam Leffler err = EINVAL; 22386d161891SSam Leffler goto errout; 22396d161891SSam Leffler } 22406d161891SSam Leffler } else { 22416d161891SSam Leffler if ((crd1->crd_alg == CRYPTO_MD5_HMAC || 22426d161891SSam Leffler crd1->crd_alg == CRYPTO_SHA1_HMAC || 22436d161891SSam Leffler crd1->crd_alg == CRYPTO_MD5 || 22446d161891SSam Leffler crd1->crd_alg == CRYPTO_SHA1) && 22456d161891SSam Leffler (crd2->crd_alg == CRYPTO_DES_CBC || 22466d161891SSam Leffler crd2->crd_alg == CRYPTO_3DES_CBC || 22476d161891SSam Leffler crd2->crd_alg == CRYPTO_ARC4) && 22486d161891SSam Leffler ((crd2->crd_flags & CRD_F_ENCRYPT) == 0)) { 22496d161891SSam Leffler cmd->base_masks = HIFN_BASE_CMD_DECODE; 22506d161891SSam Leffler maccrd = crd1; 22516d161891SSam Leffler enccrd = crd2; 22526d161891SSam Leffler } else if ((crd1->crd_alg == CRYPTO_DES_CBC || 22536d161891SSam Leffler crd1->crd_alg == CRYPTO_ARC4 || 22546d161891SSam Leffler crd1->crd_alg == CRYPTO_3DES_CBC) && 22556d161891SSam Leffler (crd2->crd_alg == CRYPTO_MD5_HMAC || 22566d161891SSam Leffler crd2->crd_alg == CRYPTO_SHA1_HMAC || 22576d161891SSam Leffler crd2->crd_alg == CRYPTO_MD5 || 22586d161891SSam Leffler crd2->crd_alg == CRYPTO_SHA1) && 22596d161891SSam Leffler (crd1->crd_flags & CRD_F_ENCRYPT)) { 22606d161891SSam Leffler enccrd = crd1; 22616d161891SSam Leffler maccrd = crd2; 22626d161891SSam Leffler } else { 22636d161891SSam Leffler /* 22646d161891SSam Leffler * We cannot order the 7751 as requested 22656d161891SSam Leffler */ 22666d161891SSam Leffler err = EINVAL; 22676d161891SSam Leffler goto errout; 22686d161891SSam Leffler } 22696d161891SSam Leffler } 22706d161891SSam Leffler 22716d161891SSam Leffler if (enccrd) { 22726d161891SSam Leffler cmd->enccrd = enccrd; 22736d161891SSam Leffler cmd->base_masks |= HIFN_BASE_CMD_CRYPT; 22746d161891SSam Leffler switch (enccrd->crd_alg) { 22756d161891SSam Leffler case CRYPTO_ARC4: 22766d161891SSam Leffler cmd->cry_masks |= HIFN_CRYPT_CMD_ALG_RC4; 22776d161891SSam Leffler if ((enccrd->crd_flags & CRD_F_ENCRYPT) 22786d161891SSam Leffler != sc->sc_sessions[session].hs_prev_op) 22796d161891SSam Leffler sc->sc_sessions[session].hs_state = 22806d161891SSam Leffler HS_STATE_USED; 22816d161891SSam Leffler break; 22826d161891SSam Leffler case CRYPTO_DES_CBC: 22836d161891SSam Leffler cmd->cry_masks |= HIFN_CRYPT_CMD_ALG_DES | 22846d161891SSam Leffler HIFN_CRYPT_CMD_MODE_CBC | 22856d161891SSam Leffler HIFN_CRYPT_CMD_NEW_IV; 22866d161891SSam Leffler break; 22876d161891SSam Leffler case CRYPTO_3DES_CBC: 22886d161891SSam Leffler cmd->cry_masks |= HIFN_CRYPT_CMD_ALG_3DES | 22896d161891SSam Leffler HIFN_CRYPT_CMD_MODE_CBC | 22906d161891SSam Leffler HIFN_CRYPT_CMD_NEW_IV; 22916d161891SSam Leffler break; 22926d161891SSam Leffler default: 22936d161891SSam Leffler err = EINVAL; 22946d161891SSam Leffler goto errout; 22956d161891SSam Leffler } 22966d161891SSam Leffler if (enccrd->crd_alg != CRYPTO_ARC4) { 22976d161891SSam Leffler if (enccrd->crd_flags & CRD_F_ENCRYPT) { 22986d161891SSam Leffler if (enccrd->crd_flags & CRD_F_IV_EXPLICIT) 22996d161891SSam Leffler bcopy(enccrd->crd_iv, cmd->iv, 23006d161891SSam Leffler HIFN_IV_LENGTH); 23016d161891SSam Leffler else 23026d161891SSam Leffler bcopy(sc->sc_sessions[session].hs_iv, 23036d161891SSam Leffler cmd->iv, HIFN_IV_LENGTH); 23046d161891SSam Leffler 23056d161891SSam Leffler if ((enccrd->crd_flags & CRD_F_IV_PRESENT) 23066d161891SSam Leffler == 0) { 23076d161891SSam Leffler if (crp->crp_flags & CRYPTO_F_IMBUF) 23086d161891SSam Leffler m_copyback(cmd->src_m, 23096d161891SSam Leffler enccrd->crd_inject, 23106d161891SSam Leffler HIFN_IV_LENGTH, cmd->iv); 23116d161891SSam Leffler else if (crp->crp_flags & CRYPTO_F_IOV) 23126d161891SSam Leffler cuio_copyback(cmd->src_io, 23136d161891SSam Leffler enccrd->crd_inject, 23146d161891SSam Leffler HIFN_IV_LENGTH, cmd->iv); 23156d161891SSam Leffler } 23166d161891SSam Leffler } else { 23176d161891SSam Leffler if (enccrd->crd_flags & CRD_F_IV_EXPLICIT) 23186d161891SSam Leffler bcopy(enccrd->crd_iv, cmd->iv, 23196d161891SSam Leffler HIFN_IV_LENGTH); 23206d161891SSam Leffler else if (crp->crp_flags & CRYPTO_F_IMBUF) 23216d161891SSam Leffler m_copydata(cmd->src_m, 23226d161891SSam Leffler enccrd->crd_inject, 23236d161891SSam Leffler HIFN_IV_LENGTH, cmd->iv); 23246d161891SSam Leffler else if (crp->crp_flags & CRYPTO_F_IOV) 23256d161891SSam Leffler cuio_copydata(cmd->src_io, 23266d161891SSam Leffler enccrd->crd_inject, 23276d161891SSam Leffler HIFN_IV_LENGTH, cmd->iv); 23286d161891SSam Leffler } 23296d161891SSam Leffler } 23306d161891SSam Leffler 23316d161891SSam Leffler cmd->ck = enccrd->crd_key; 23326d161891SSam Leffler cmd->cklen = enccrd->crd_klen >> 3; 23336d161891SSam Leffler 23346d161891SSam Leffler if (sc->sc_sessions[session].hs_state == HS_STATE_USED) 23356d161891SSam Leffler cmd->cry_masks |= HIFN_CRYPT_CMD_NEW_KEY; 23366d161891SSam Leffler } 23376d161891SSam Leffler 23386d161891SSam Leffler if (maccrd) { 23396d161891SSam Leffler cmd->maccrd = maccrd; 23406d161891SSam Leffler cmd->base_masks |= HIFN_BASE_CMD_MAC; 23416d161891SSam Leffler 23426d161891SSam Leffler switch (maccrd->crd_alg) { 23436d161891SSam Leffler case CRYPTO_MD5: 23446d161891SSam Leffler cmd->mac_masks |= HIFN_MAC_CMD_ALG_MD5 | 23456d161891SSam Leffler HIFN_MAC_CMD_RESULT | HIFN_MAC_CMD_MODE_HASH | 23466d161891SSam Leffler HIFN_MAC_CMD_POS_IPSEC; 23476d161891SSam Leffler break; 23486d161891SSam Leffler case CRYPTO_MD5_HMAC: 23496d161891SSam Leffler cmd->mac_masks |= HIFN_MAC_CMD_ALG_MD5 | 23506d161891SSam Leffler HIFN_MAC_CMD_RESULT | HIFN_MAC_CMD_MODE_HMAC | 23516d161891SSam Leffler HIFN_MAC_CMD_POS_IPSEC | HIFN_MAC_CMD_TRUNC; 23526d161891SSam Leffler break; 23536d161891SSam Leffler case CRYPTO_SHA1: 23546d161891SSam Leffler cmd->mac_masks |= HIFN_MAC_CMD_ALG_SHA1 | 23556d161891SSam Leffler HIFN_MAC_CMD_RESULT | HIFN_MAC_CMD_MODE_HASH | 23566d161891SSam Leffler HIFN_MAC_CMD_POS_IPSEC; 23576d161891SSam Leffler break; 23586d161891SSam Leffler case CRYPTO_SHA1_HMAC: 23596d161891SSam Leffler cmd->mac_masks |= HIFN_MAC_CMD_ALG_SHA1 | 23606d161891SSam Leffler HIFN_MAC_CMD_RESULT | HIFN_MAC_CMD_MODE_HMAC | 23616d161891SSam Leffler HIFN_MAC_CMD_POS_IPSEC | HIFN_MAC_CMD_TRUNC; 23626d161891SSam Leffler break; 23636d161891SSam Leffler } 23646d161891SSam Leffler 23656d161891SSam Leffler if ((maccrd->crd_alg == CRYPTO_SHA1_HMAC || 23666d161891SSam Leffler maccrd->crd_alg == CRYPTO_MD5_HMAC) && 23676d161891SSam Leffler sc->sc_sessions[session].hs_state == HS_STATE_USED) { 23686d161891SSam Leffler cmd->mac_masks |= HIFN_MAC_CMD_NEW_KEY; 23696d161891SSam Leffler bcopy(maccrd->crd_key, cmd->mac, maccrd->crd_klen >> 3); 23706d161891SSam Leffler bzero(cmd->mac + (maccrd->crd_klen >> 3), 23716d161891SSam Leffler HIFN_MAC_KEY_LENGTH - (maccrd->crd_klen >> 3)); 23726d161891SSam Leffler } 23736d161891SSam Leffler } 23746d161891SSam Leffler 23756d161891SSam Leffler cmd->crp = crp; 23766d161891SSam Leffler cmd->session_num = session; 23776d161891SSam Leffler cmd->softc = sc; 23786d161891SSam Leffler 23796d161891SSam Leffler err = hifn_crypto(sc, cmd, crp, hint); 23806d161891SSam Leffler if (!err) { 23816d161891SSam Leffler if (enccrd) 23826d161891SSam Leffler sc->sc_sessions[session].hs_prev_op = 23836d161891SSam Leffler enccrd->crd_flags & CRD_F_ENCRYPT; 23846d161891SSam Leffler if (sc->sc_sessions[session].hs_state == HS_STATE_USED) 23856d161891SSam Leffler sc->sc_sessions[session].hs_state = HS_STATE_KEY; 23866d161891SSam Leffler return 0; 23876d161891SSam Leffler } else if (err == ERESTART) { 23886d161891SSam Leffler /* 23896d161891SSam Leffler * There weren't enough resources to dispatch the request 23906d161891SSam Leffler * to the part. Notify the caller so they'll requeue this 23916d161891SSam Leffler * request and resubmit it again soon. 23926d161891SSam Leffler */ 23936d161891SSam Leffler #ifdef HIFN_DEBUG 23946d161891SSam Leffler if (hifn_debug) 23956d161891SSam Leffler device_printf(sc->sc_dev, "requeue request\n"); 23966d161891SSam Leffler #endif 23976d161891SSam Leffler free(cmd, M_DEVBUF); 23986d161891SSam Leffler sc->sc_needwakeup |= CRYPTO_SYMQ; 23996d161891SSam Leffler return (err); 24006d161891SSam Leffler } 24016d161891SSam Leffler 24026d161891SSam Leffler errout: 24036d161891SSam Leffler if (cmd != NULL) 24046d161891SSam Leffler free(cmd, M_DEVBUF); 24056d161891SSam Leffler if (err == EINVAL) 24066d161891SSam Leffler hifnstats.hst_invalid++; 24076d161891SSam Leffler else 24086d161891SSam Leffler hifnstats.hst_nomem++; 24096d161891SSam Leffler crp->crp_etype = err; 24106d161891SSam Leffler crypto_done(crp); 24116d161891SSam Leffler return (err); 24126d161891SSam Leffler } 24136d161891SSam Leffler 24146d161891SSam Leffler static void 24156d161891SSam Leffler hifn_abort(struct hifn_softc *sc) 24166d161891SSam Leffler { 24176d161891SSam Leffler struct hifn_dma *dma = sc->sc_dma; 24186d161891SSam Leffler struct hifn_command *cmd; 24196d161891SSam Leffler struct cryptop *crp; 24206d161891SSam Leffler int i, u; 24216d161891SSam Leffler 24226d161891SSam Leffler i = dma->resk; u = dma->resu; 24236d161891SSam Leffler while (u != 0) { 24246d161891SSam Leffler cmd = dma->hifn_commands[i]; 24256d161891SSam Leffler KASSERT(cmd != NULL, ("hifn_abort: null command slot %u", i)); 24266d161891SSam Leffler dma->hifn_commands[i] = NULL; 24276d161891SSam Leffler crp = cmd->crp; 24286d161891SSam Leffler 24296d161891SSam Leffler if ((dma->resr[i].l & htole32(HIFN_D_VALID)) == 0) { 24306d161891SSam Leffler /* Salvage what we can. */ 24316d161891SSam Leffler u_int8_t *macbuf; 24326d161891SSam Leffler 24336d161891SSam Leffler if (cmd->base_masks & HIFN_BASE_CMD_MAC) { 24346d161891SSam Leffler macbuf = dma->result_bufs[i]; 24356d161891SSam Leffler macbuf += 12; 24366d161891SSam Leffler } else 24376d161891SSam Leffler macbuf = NULL; 24386d161891SSam Leffler hifnstats.hst_opackets++; 24396d161891SSam Leffler hifn_callback(sc, cmd, macbuf); 24406d161891SSam Leffler } else { 24416d161891SSam Leffler if (cmd->src_map == cmd->dst_map) { 24426d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, cmd->src_map, 24436d161891SSam Leffler BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE); 24446d161891SSam Leffler } else { 24456d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, cmd->src_map, 24466d161891SSam Leffler BUS_DMASYNC_POSTWRITE); 24476d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, cmd->dst_map, 24486d161891SSam Leffler BUS_DMASYNC_POSTREAD); 24496d161891SSam Leffler } 24506d161891SSam Leffler 24516d161891SSam Leffler if (cmd->src_m != cmd->dst_m) { 24526d161891SSam Leffler m_freem(cmd->src_m); 24536d161891SSam Leffler crp->crp_buf = (caddr_t)cmd->dst_m; 24546d161891SSam Leffler } 24556d161891SSam Leffler 24566d161891SSam Leffler /* non-shared buffers cannot be restarted */ 24576d161891SSam Leffler if (cmd->src_map != cmd->dst_map) { 24586d161891SSam Leffler /* 24596d161891SSam Leffler * XXX should be EAGAIN, delayed until 24606d161891SSam Leffler * after the reset. 24616d161891SSam Leffler */ 24626d161891SSam Leffler crp->crp_etype = ENOMEM; 24636d161891SSam Leffler bus_dmamap_unload(sc->sc_dmat, cmd->dst_map); 24646d161891SSam Leffler bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map); 24656d161891SSam Leffler } else 24666d161891SSam Leffler crp->crp_etype = ENOMEM; 24676d161891SSam Leffler 24686d161891SSam Leffler bus_dmamap_unload(sc->sc_dmat, cmd->src_map); 24696d161891SSam Leffler bus_dmamap_destroy(sc->sc_dmat, cmd->src_map); 24706d161891SSam Leffler 24716d161891SSam Leffler free(cmd, M_DEVBUF); 24726d161891SSam Leffler if (crp->crp_etype != EAGAIN) 24736d161891SSam Leffler crypto_done(crp); 24746d161891SSam Leffler } 24756d161891SSam Leffler 24766d161891SSam Leffler if (++i == HIFN_D_RES_RSIZE) 24776d161891SSam Leffler i = 0; 24786d161891SSam Leffler u--; 24796d161891SSam Leffler } 24806d161891SSam Leffler dma->resk = i; dma->resu = u; 24816d161891SSam Leffler 24826d161891SSam Leffler /* Force upload of key next time */ 24836d161891SSam Leffler for (i = 0; i < sc->sc_maxses; i++) 24846d161891SSam Leffler if (sc->sc_sessions[i].hs_state == HS_STATE_KEY) 24856d161891SSam Leffler sc->sc_sessions[i].hs_state = HS_STATE_USED; 24866d161891SSam Leffler 24876d161891SSam Leffler hifn_reset_board(sc, 1); 24886d161891SSam Leffler hifn_init_dma(sc); 24896d161891SSam Leffler hifn_init_pci_registers(sc); 24906d161891SSam Leffler } 24916d161891SSam Leffler 24926d161891SSam Leffler static void 24936d161891SSam Leffler hifn_callback(struct hifn_softc *sc, struct hifn_command *cmd, u_int8_t *macbuf) 24946d161891SSam Leffler { 24956d161891SSam Leffler struct hifn_dma *dma = sc->sc_dma; 24966d161891SSam Leffler struct cryptop *crp = cmd->crp; 24976d161891SSam Leffler struct cryptodesc *crd; 24986d161891SSam Leffler struct mbuf *m; 24996d161891SSam Leffler int totlen, i, u; 25006d161891SSam Leffler 25016d161891SSam Leffler if (cmd->src_map == cmd->dst_map) { 25026d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, cmd->src_map, 25036d161891SSam Leffler BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 25046d161891SSam Leffler } else { 25056d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, cmd->src_map, 25066d161891SSam Leffler BUS_DMASYNC_POSTWRITE); 25076d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, cmd->dst_map, 25086d161891SSam Leffler BUS_DMASYNC_POSTREAD); 25096d161891SSam Leffler } 25106d161891SSam Leffler 25116d161891SSam Leffler if (crp->crp_flags & CRYPTO_F_IMBUF) { 25126d161891SSam Leffler if (cmd->src_m != cmd->dst_m) { 25136d161891SSam Leffler crp->crp_buf = (caddr_t)cmd->dst_m; 25146d161891SSam Leffler totlen = cmd->src_mapsize; 25156d161891SSam Leffler for (m = cmd->dst_m; m != NULL; m = m->m_next) { 25166d161891SSam Leffler if (totlen < m->m_len) { 25176d161891SSam Leffler m->m_len = totlen; 25186d161891SSam Leffler totlen = 0; 25196d161891SSam Leffler } else 25206d161891SSam Leffler totlen -= m->m_len; 25216d161891SSam Leffler } 25226d161891SSam Leffler cmd->dst_m->m_pkthdr.len = cmd->src_m->m_pkthdr.len; 25236d161891SSam Leffler m_freem(cmd->src_m); 25246d161891SSam Leffler } 25256d161891SSam Leffler } 25266d161891SSam Leffler 25276d161891SSam Leffler if (cmd->sloplen != 0) { 25286d161891SSam Leffler if (crp->crp_flags & CRYPTO_F_IMBUF) 25296d161891SSam Leffler m_copyback((struct mbuf *)crp->crp_buf, 25306d161891SSam Leffler cmd->src_mapsize - cmd->sloplen, 25316d161891SSam Leffler cmd->sloplen, (caddr_t)&dma->slop[cmd->slopidx]); 25326d161891SSam Leffler else if (crp->crp_flags & CRYPTO_F_IOV) 25336d161891SSam Leffler cuio_copyback((struct uio *)crp->crp_buf, 25346d161891SSam Leffler cmd->src_mapsize - cmd->sloplen, 25356d161891SSam Leffler cmd->sloplen, (caddr_t)&dma->slop[cmd->slopidx]); 25366d161891SSam Leffler } 25376d161891SSam Leffler 25386d161891SSam Leffler i = dma->dstk; u = dma->dstu; 25396d161891SSam Leffler while (u != 0) { 25406d161891SSam Leffler if (i == HIFN_D_DST_RSIZE) 25416d161891SSam Leffler i = 0; 25426d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 25436d161891SSam Leffler BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 25446d161891SSam Leffler if (dma->dstr[i].l & htole32(HIFN_D_VALID)) { 25456d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 25466d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 25476d161891SSam Leffler break; 25486d161891SSam Leffler } 25496d161891SSam Leffler i++, u--; 25506d161891SSam Leffler } 25516d161891SSam Leffler dma->dstk = i; dma->dstu = u; 25526d161891SSam Leffler 25536d161891SSam Leffler hifnstats.hst_obytes += cmd->dst_mapsize; 25546d161891SSam Leffler 25556d161891SSam Leffler if ((cmd->base_masks & (HIFN_BASE_CMD_CRYPT | HIFN_BASE_CMD_DECODE)) == 25566d161891SSam Leffler HIFN_BASE_CMD_CRYPT) { 25576d161891SSam Leffler for (crd = crp->crp_desc; crd; crd = crd->crd_next) { 25586d161891SSam Leffler if (crd->crd_alg != CRYPTO_DES_CBC && 25596d161891SSam Leffler crd->crd_alg != CRYPTO_3DES_CBC) 25606d161891SSam Leffler continue; 25616d161891SSam Leffler if (crp->crp_flags & CRYPTO_F_IMBUF) 25626d161891SSam Leffler m_copydata((struct mbuf *)crp->crp_buf, 25636d161891SSam Leffler crd->crd_skip + crd->crd_len - HIFN_IV_LENGTH, 25646d161891SSam Leffler HIFN_IV_LENGTH, 25656d161891SSam Leffler cmd->softc->sc_sessions[cmd->session_num].hs_iv); 25666d161891SSam Leffler else if (crp->crp_flags & CRYPTO_F_IOV) { 25676d161891SSam Leffler cuio_copydata((struct uio *)crp->crp_buf, 25686d161891SSam Leffler crd->crd_skip + crd->crd_len - HIFN_IV_LENGTH, 25696d161891SSam Leffler HIFN_IV_LENGTH, 25706d161891SSam Leffler cmd->softc->sc_sessions[cmd->session_num].hs_iv); 25716d161891SSam Leffler } 25726d161891SSam Leffler break; 25736d161891SSam Leffler } 25746d161891SSam Leffler } 25756d161891SSam Leffler 25766d161891SSam Leffler if (macbuf != NULL) { 25776d161891SSam Leffler for (crd = crp->crp_desc; crd; crd = crd->crd_next) { 25786d161891SSam Leffler int len; 25796d161891SSam Leffler 25806d161891SSam Leffler if (crd->crd_alg == CRYPTO_MD5) 25816d161891SSam Leffler len = 16; 25826d161891SSam Leffler else if (crd->crd_alg == CRYPTO_SHA1) 25836d161891SSam Leffler len = 20; 25846d161891SSam Leffler else if (crd->crd_alg == CRYPTO_MD5_HMAC || 25856d161891SSam Leffler crd->crd_alg == CRYPTO_SHA1_HMAC) 25866d161891SSam Leffler len = 12; 25876d161891SSam Leffler else 25886d161891SSam Leffler continue; 25896d161891SSam Leffler 25906d161891SSam Leffler if (crp->crp_flags & CRYPTO_F_IMBUF) 25916d161891SSam Leffler m_copyback((struct mbuf *)crp->crp_buf, 25926d161891SSam Leffler crd->crd_inject, len, macbuf); 25936d161891SSam Leffler else if ((crp->crp_flags & CRYPTO_F_IOV) && crp->crp_mac) 25946d161891SSam Leffler bcopy((caddr_t)macbuf, crp->crp_mac, len); 25956d161891SSam Leffler break; 25966d161891SSam Leffler } 25976d161891SSam Leffler } 25986d161891SSam Leffler 25996d161891SSam Leffler if (cmd->src_map != cmd->dst_map) { 26006d161891SSam Leffler bus_dmamap_unload(sc->sc_dmat, cmd->dst_map); 26016d161891SSam Leffler bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map); 26026d161891SSam Leffler } 26036d161891SSam Leffler bus_dmamap_unload(sc->sc_dmat, cmd->src_map); 26046d161891SSam Leffler bus_dmamap_destroy(sc->sc_dmat, cmd->src_map); 26056d161891SSam Leffler free(cmd, M_DEVBUF); 26066d161891SSam Leffler crypto_done(crp); 26076d161891SSam Leffler } 26086d161891SSam Leffler 26096d161891SSam Leffler /* 26106d161891SSam Leffler * 7811 PB3 rev/2 parts lock-up on burst writes to Group 0 26116d161891SSam Leffler * and Group 1 registers; avoid conditions that could create 26126d161891SSam Leffler * burst writes by doing a read in between the writes. 26136d161891SSam Leffler * 26146d161891SSam Leffler * NB: The read we interpose is always to the same register; 26156d161891SSam Leffler * we do this because reading from an arbitrary (e.g. last) 26166d161891SSam Leffler * register may not always work. 26176d161891SSam Leffler */ 26186d161891SSam Leffler static void 26196d161891SSam Leffler hifn_write_reg_0(struct hifn_softc *sc, bus_size_t reg, u_int32_t val) 26206d161891SSam Leffler { 26216d161891SSam Leffler if (sc->sc_flags & HIFN_IS_7811) { 26226d161891SSam Leffler if (sc->sc_bar0_lastreg == reg - 4) 26236d161891SSam Leffler bus_space_read_4(sc->sc_st0, sc->sc_sh0, HIFN_0_PUCNFG); 26246d161891SSam Leffler sc->sc_bar0_lastreg = reg; 26256d161891SSam Leffler } 26266d161891SSam Leffler bus_space_write_4(sc->sc_st0, sc->sc_sh0, reg, val); 26276d161891SSam Leffler } 26286d161891SSam Leffler 26296d161891SSam Leffler static void 26306d161891SSam Leffler hifn_write_reg_1(struct hifn_softc *sc, bus_size_t reg, u_int32_t val) 26316d161891SSam Leffler { 26326d161891SSam Leffler if (sc->sc_flags & HIFN_IS_7811) { 26336d161891SSam Leffler if (sc->sc_bar1_lastreg == reg - 4) 26346d161891SSam Leffler bus_space_read_4(sc->sc_st1, sc->sc_sh1, HIFN_1_REVID); 26356d161891SSam Leffler sc->sc_bar1_lastreg = reg; 26366d161891SSam Leffler } 26376d161891SSam Leffler bus_space_write_4(sc->sc_st1, sc->sc_sh1, reg, val); 26386d161891SSam Leffler } 2639