16d161891SSam Leffler /* $OpenBSD: hifn7751.c,v 1.120 2002/05/17 00:33:34 deraadt Exp $ */ 26d161891SSam Leffler 3098ca2bdSWarner Losh /*- 4718cf2ccSPedro F. Giffuni * SPDX-License-Identifier: BSD-3-Clause 5718cf2ccSPedro F. Giffuni * 66d161891SSam Leffler * Invertex AEON / Hifn 7751 driver 76d161891SSam Leffler * Copyright (c) 1999 Invertex Inc. All rights reserved. 86d161891SSam Leffler * Copyright (c) 1999 Theo de Raadt 96d161891SSam Leffler * Copyright (c) 2000-2001 Network Security Technologies, Inc. 106d161891SSam Leffler * http://www.netsec.net 1117b66701SSam Leffler * Copyright (c) 2003 Hifn Inc. 126d161891SSam Leffler * 136d161891SSam Leffler * This driver is based on a previous driver by Invertex, for which they 146d161891SSam Leffler * requested: Please send any comments, feedback, bug-fixes, or feature 156d161891SSam Leffler * requests to software@invertex.com. 166d161891SSam Leffler * 176d161891SSam Leffler * Redistribution and use in source and binary forms, with or without 186d161891SSam Leffler * modification, are permitted provided that the following conditions 196d161891SSam Leffler * are met: 206d161891SSam Leffler * 216d161891SSam Leffler * 1. Redistributions of source code must retain the above copyright 226d161891SSam Leffler * notice, this list of conditions and the following disclaimer. 236d161891SSam Leffler * 2. Redistributions in binary form must reproduce the above copyright 246d161891SSam Leffler * notice, this list of conditions and the following disclaimer in the 256d161891SSam Leffler * documentation and/or other materials provided with the distribution. 266d161891SSam Leffler * 3. The name of the author may not be used to endorse or promote products 276d161891SSam Leffler * derived from this software without specific prior written permission. 286d161891SSam Leffler * 296d161891SSam Leffler * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 306d161891SSam Leffler * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 316d161891SSam Leffler * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 326d161891SSam Leffler * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 336d161891SSam Leffler * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 346d161891SSam Leffler * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 356d161891SSam Leffler * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 366d161891SSam Leffler * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 376d161891SSam Leffler * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 386d161891SSam Leffler * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 396d161891SSam Leffler * 406d161891SSam Leffler * Effort sponsored in part by the Defense Advanced Research Projects 416d161891SSam Leffler * Agency (DARPA) and Air Force Research Laboratory, Air Force 426d161891SSam Leffler * Materiel Command, USAF, under agreement number F30602-01-2-0537. 436d161891SSam Leffler */ 446d161891SSam Leffler 45aad970f1SDavid E. O'Brien #include <sys/cdefs.h> 46aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$"); 47aad970f1SDavid E. O'Brien 486d161891SSam Leffler /* 4917b66701SSam Leffler * Driver for various Hifn encryption processors. 506d161891SSam Leffler */ 51b7c4858fSSam Leffler #include "opt_hifn.h" 526d161891SSam Leffler 536d161891SSam Leffler #include <sys/param.h> 546d161891SSam Leffler #include <sys/systm.h> 556d161891SSam Leffler #include <sys/proc.h> 566d161891SSam Leffler #include <sys/errno.h> 576d161891SSam Leffler #include <sys/malloc.h> 586d161891SSam Leffler #include <sys/kernel.h> 59fe12f24bSPoul-Henning Kamp #include <sys/module.h> 606d161891SSam Leffler #include <sys/mbuf.h> 616d161891SSam Leffler #include <sys/lock.h> 626d161891SSam Leffler #include <sys/mutex.h> 636d161891SSam Leffler #include <sys/sysctl.h> 64c0341432SJohn Baldwin #include <sys/uio.h> 656d161891SSam Leffler 666d161891SSam Leffler #include <vm/vm.h> 676d161891SSam Leffler #include <vm/pmap.h> 686d161891SSam Leffler 696d161891SSam Leffler #include <machine/bus.h> 706d161891SSam Leffler #include <machine/resource.h> 716d161891SSam Leffler #include <sys/bus.h> 726d161891SSam Leffler #include <sys/rman.h> 736d161891SSam Leffler 746d161891SSam Leffler #include <opencrypto/cryptodev.h> 75c0341432SJohn Baldwin #include <opencrypto/xform_auth.h> 766d161891SSam Leffler #include <sys/random.h> 776810ad6fSSam Leffler #include <sys/kobj.h> 786810ad6fSSam Leffler 796810ad6fSSam Leffler #include "cryptodev_if.h" 806d161891SSam Leffler 8177e6a3b2SWarner Losh #include <dev/pci/pcivar.h> 8277e6a3b2SWarner Losh #include <dev/pci/pcireg.h> 83b7c4858fSSam Leffler 84b7c4858fSSam Leffler #ifdef HIFN_RNDTEST 85b7c4858fSSam Leffler #include <dev/rndtest/rndtest.h> 86b7c4858fSSam Leffler #endif 876d161891SSam Leffler #include <dev/hifn/hifn7751reg.h> 886d161891SSam Leffler #include <dev/hifn/hifn7751var.h> 896d161891SSam Leffler 906810ad6fSSam Leffler #ifdef HIFN_VULCANDEV 916810ad6fSSam Leffler #include <sys/conf.h> 926810ad6fSSam Leffler #include <sys/uio.h> 936810ad6fSSam Leffler 946810ad6fSSam Leffler static struct cdevsw vulcanpk_cdevsw; /* forward declaration */ 956810ad6fSSam Leffler #endif 966810ad6fSSam Leffler 976d161891SSam Leffler /* 986d161891SSam Leffler * Prototypes and count for the pci_device structure 996d161891SSam Leffler */ 1006d161891SSam Leffler static int hifn_probe(device_t); 1016d161891SSam Leffler static int hifn_attach(device_t); 1026d161891SSam Leffler static int hifn_detach(device_t); 1036d161891SSam Leffler static int hifn_suspend(device_t); 1046d161891SSam Leffler static int hifn_resume(device_t); 105a6340ec8SWarner Losh static int hifn_shutdown(device_t); 1066d161891SSam Leffler 107c0341432SJohn Baldwin static int hifn_probesession(device_t, const struct crypto_session_params *); 108c0341432SJohn Baldwin static int hifn_newsession(device_t, crypto_session_t, 109c0341432SJohn Baldwin const struct crypto_session_params *); 1106810ad6fSSam Leffler static int hifn_process(device_t, struct cryptop *, int); 1116810ad6fSSam Leffler 1126d161891SSam Leffler static device_method_t hifn_methods[] = { 1136d161891SSam Leffler /* Device interface */ 1146d161891SSam Leffler DEVMETHOD(device_probe, hifn_probe), 1156d161891SSam Leffler DEVMETHOD(device_attach, hifn_attach), 1166d161891SSam Leffler DEVMETHOD(device_detach, hifn_detach), 1176d161891SSam Leffler DEVMETHOD(device_suspend, hifn_suspend), 1186d161891SSam Leffler DEVMETHOD(device_resume, hifn_resume), 1196d161891SSam Leffler DEVMETHOD(device_shutdown, hifn_shutdown), 1206d161891SSam Leffler 1216810ad6fSSam Leffler /* crypto device methods */ 122c0341432SJohn Baldwin DEVMETHOD(cryptodev_probesession, hifn_probesession), 1236810ad6fSSam Leffler DEVMETHOD(cryptodev_newsession, hifn_newsession), 1246810ad6fSSam Leffler DEVMETHOD(cryptodev_process, hifn_process), 1256810ad6fSSam Leffler 1264b7ec270SMarius Strobl DEVMETHOD_END 1276d161891SSam Leffler }; 1286d161891SSam Leffler static driver_t hifn_driver = { 1296d161891SSam Leffler "hifn", 1306d161891SSam Leffler hifn_methods, 1316d161891SSam Leffler sizeof (struct hifn_softc) 1326d161891SSam Leffler }; 1336d161891SSam Leffler static devclass_t hifn_devclass; 1346d161891SSam Leffler 1356d161891SSam Leffler DRIVER_MODULE(hifn, pci, hifn_driver, hifn_devclass, 0, 0); 136f544a528SMark Murray MODULE_DEPEND(hifn, crypto, 1, 1, 1); 137b7c4858fSSam Leffler #ifdef HIFN_RNDTEST 138b7c4858fSSam Leffler MODULE_DEPEND(hifn, rndtest, 1, 1, 1); 139b7c4858fSSam Leffler #endif 1406d161891SSam Leffler 1416d161891SSam Leffler static void hifn_reset_board(struct hifn_softc *, int); 1426d161891SSam Leffler static void hifn_reset_puc(struct hifn_softc *); 1436d161891SSam Leffler static void hifn_puc_wait(struct hifn_softc *); 1446d161891SSam Leffler static int hifn_enable_crypto(struct hifn_softc *); 1456d161891SSam Leffler static void hifn_set_retry(struct hifn_softc *sc); 1466d161891SSam Leffler static void hifn_init_dma(struct hifn_softc *); 1476d161891SSam Leffler static void hifn_init_pci_registers(struct hifn_softc *); 1486d161891SSam Leffler static int hifn_sramsize(struct hifn_softc *); 1496d161891SSam Leffler static int hifn_dramsize(struct hifn_softc *); 1506d161891SSam Leffler static int hifn_ramtype(struct hifn_softc *); 1516d161891SSam Leffler static void hifn_sessions(struct hifn_softc *); 1526d161891SSam Leffler static void hifn_intr(void *); 1536d161891SSam Leffler static u_int hifn_write_command(struct hifn_command *, u_int8_t *); 1546d161891SSam Leffler static u_int32_t hifn_next_signature(u_int32_t a, u_int cnt); 1556d161891SSam Leffler static void hifn_callback(struct hifn_softc *, struct hifn_command *, u_int8_t *); 1566d161891SSam Leffler static int hifn_crypto(struct hifn_softc *, struct hifn_command *, struct cryptop *, int); 1576d161891SSam Leffler static int hifn_readramaddr(struct hifn_softc *, int, u_int8_t *); 1586d161891SSam Leffler static int hifn_writeramaddr(struct hifn_softc *, int, u_int8_t *); 1596d161891SSam Leffler static int hifn_dmamap_load_src(struct hifn_softc *, struct hifn_command *); 1606d161891SSam Leffler static int hifn_dmamap_load_dst(struct hifn_softc *, struct hifn_command *); 1616d161891SSam Leffler static int hifn_init_pubrng(struct hifn_softc *); 1626d161891SSam Leffler static void hifn_rng(void *); 1636d161891SSam Leffler static void hifn_tick(void *); 1646d161891SSam Leffler static void hifn_abort(struct hifn_softc *); 1656d161891SSam Leffler static void hifn_alloc_slot(struct hifn_softc *, int *, int *, int *, int *); 1666d161891SSam Leffler 1676d161891SSam Leffler static void hifn_write_reg_0(struct hifn_softc *, bus_size_t, u_int32_t); 1686d161891SSam Leffler static void hifn_write_reg_1(struct hifn_softc *, bus_size_t, u_int32_t); 1696d161891SSam Leffler 1705908d366SStefan Farfeleder static __inline u_int32_t 1716d161891SSam Leffler READ_REG_0(struct hifn_softc *sc, bus_size_t reg) 1726d161891SSam Leffler { 1736d161891SSam Leffler u_int32_t v = bus_space_read_4(sc->sc_st0, sc->sc_sh0, reg); 1746d161891SSam Leffler sc->sc_bar0_lastreg = (bus_size_t) -1; 1756d161891SSam Leffler return (v); 1766d161891SSam Leffler } 1776d161891SSam Leffler #define WRITE_REG_0(sc, reg, val) hifn_write_reg_0(sc, reg, val) 1786d161891SSam Leffler 1795908d366SStefan Farfeleder static __inline u_int32_t 1806d161891SSam Leffler READ_REG_1(struct hifn_softc *sc, bus_size_t reg) 1816d161891SSam Leffler { 1826d161891SSam Leffler u_int32_t v = bus_space_read_4(sc->sc_st1, sc->sc_sh1, reg); 1836d161891SSam Leffler sc->sc_bar1_lastreg = (bus_size_t) -1; 1846d161891SSam Leffler return (v); 1856d161891SSam Leffler } 1866d161891SSam Leffler #define WRITE_REG_1(sc, reg, val) hifn_write_reg_1(sc, reg, val) 1876d161891SSam Leffler 1887029da5cSPawel Biernacki static SYSCTL_NODE(_hw, OID_AUTO, hifn, CTLFLAG_RD | CTLFLAG_MPSAFE, 0, 1896472ac3dSEd Schouten "Hifn driver parameters"); 19070be8cbaSSam Leffler 1916d161891SSam Leffler #ifdef HIFN_DEBUG 1926d161891SSam Leffler static int hifn_debug = 0; 19370be8cbaSSam Leffler SYSCTL_INT(_hw_hifn, OID_AUTO, debug, CTLFLAG_RW, &hifn_debug, 19470be8cbaSSam Leffler 0, "control debugging msgs"); 1956d161891SSam Leffler #endif 1966d161891SSam Leffler 1976d161891SSam Leffler static struct hifn_stats hifnstats; 19870be8cbaSSam Leffler SYSCTL_STRUCT(_hw_hifn, OID_AUTO, stats, CTLFLAG_RD, &hifnstats, 19970be8cbaSSam Leffler hifn_stats, "driver statistics"); 200bd17515bSSam Leffler static int hifn_maxbatch = 1; 20170be8cbaSSam Leffler SYSCTL_INT(_hw_hifn, OID_AUTO, maxbatch, CTLFLAG_RW, &hifn_maxbatch, 20270be8cbaSSam Leffler 0, "max ops to batch w/o interrupt"); 2036d161891SSam Leffler 2046d161891SSam Leffler /* 2056d161891SSam Leffler * Probe for a supported device. The PCI vendor and device 2066d161891SSam Leffler * IDs are used to detect devices we know how to handle. 2076d161891SSam Leffler */ 2086d161891SSam Leffler static int 2096d161891SSam Leffler hifn_probe(device_t dev) 2106d161891SSam Leffler { 2116d161891SSam Leffler if (pci_get_vendor(dev) == PCI_VENDOR_INVERTEX && 2126d161891SSam Leffler pci_get_device(dev) == PCI_PRODUCT_INVERTEX_AEON) 213538565c4SWarner Losh return (BUS_PROBE_DEFAULT); 2146d161891SSam Leffler if (pci_get_vendor(dev) == PCI_VENDOR_HIFN && 2156d161891SSam Leffler (pci_get_device(dev) == PCI_PRODUCT_HIFN_7751 || 2166d161891SSam Leffler pci_get_device(dev) == PCI_PRODUCT_HIFN_7951 || 21717b66701SSam Leffler pci_get_device(dev) == PCI_PRODUCT_HIFN_7955 || 21817b66701SSam Leffler pci_get_device(dev) == PCI_PRODUCT_HIFN_7956 || 2196d161891SSam Leffler pci_get_device(dev) == PCI_PRODUCT_HIFN_7811)) 220538565c4SWarner Losh return (BUS_PROBE_DEFAULT); 2216d161891SSam Leffler if (pci_get_vendor(dev) == PCI_VENDOR_NETSEC && 2226d161891SSam Leffler pci_get_device(dev) == PCI_PRODUCT_NETSEC_7751) 223538565c4SWarner Losh return (BUS_PROBE_DEFAULT); 2246d161891SSam Leffler return (ENXIO); 2256d161891SSam Leffler } 2266d161891SSam Leffler 2276d161891SSam Leffler static void 2286d161891SSam Leffler hifn_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nseg, int error) 2296d161891SSam Leffler { 2306d161891SSam Leffler bus_addr_t *paddr = (bus_addr_t*) arg; 2316d161891SSam Leffler *paddr = segs->ds_addr; 2326d161891SSam Leffler } 2336d161891SSam Leffler 2346d161891SSam Leffler static const char* 2356d161891SSam Leffler hifn_partname(struct hifn_softc *sc) 2366d161891SSam Leffler { 2376d161891SSam Leffler /* XXX sprintf numbers when not decoded */ 2386d161891SSam Leffler switch (pci_get_vendor(sc->sc_dev)) { 2396d161891SSam Leffler case PCI_VENDOR_HIFN: 2406d161891SSam Leffler switch (pci_get_device(sc->sc_dev)) { 2416d161891SSam Leffler case PCI_PRODUCT_HIFN_6500: return "Hifn 6500"; 2426d161891SSam Leffler case PCI_PRODUCT_HIFN_7751: return "Hifn 7751"; 2436d161891SSam Leffler case PCI_PRODUCT_HIFN_7811: return "Hifn 7811"; 2446d161891SSam Leffler case PCI_PRODUCT_HIFN_7951: return "Hifn 7951"; 24517b66701SSam Leffler case PCI_PRODUCT_HIFN_7955: return "Hifn 7955"; 24617b66701SSam Leffler case PCI_PRODUCT_HIFN_7956: return "Hifn 7956"; 2476d161891SSam Leffler } 2486d161891SSam Leffler return "Hifn unknown-part"; 2496d161891SSam Leffler case PCI_VENDOR_INVERTEX: 2506d161891SSam Leffler switch (pci_get_device(sc->sc_dev)) { 2516d161891SSam Leffler case PCI_PRODUCT_INVERTEX_AEON: return "Invertex AEON"; 2526d161891SSam Leffler } 2536d161891SSam Leffler return "Invertex unknown-part"; 2546d161891SSam Leffler case PCI_VENDOR_NETSEC: 2556d161891SSam Leffler switch (pci_get_device(sc->sc_dev)) { 2566d161891SSam Leffler case PCI_PRODUCT_NETSEC_7751: return "NetSec 7751"; 2576d161891SSam Leffler } 2586d161891SSam Leffler return "NetSec unknown-part"; 2596d161891SSam Leffler } 2606d161891SSam Leffler return "Unknown-vendor unknown-part"; 2616d161891SSam Leffler } 2626d161891SSam Leffler 263b7c4858fSSam Leffler static void 264b7c4858fSSam Leffler default_harvest(struct rndtest_state *rsp, void *buf, u_int count) 265b7c4858fSSam Leffler { 266d1b06863SMark Murray /* MarkM: FIX!! Check that this does not swamp the harvester! */ 26719fa89e9SMark Murray random_harvest_queue(buf, count, RANDOM_PURE_HIFN); 268b7c4858fSSam Leffler } 269b7c4858fSSam Leffler 270aa959e0dSSam Leffler static u_int 271aa959e0dSSam Leffler checkmaxmin(device_t dev, const char *what, u_int v, u_int min, u_int max) 272aa959e0dSSam Leffler { 273aa959e0dSSam Leffler if (v > max) { 274aa959e0dSSam Leffler device_printf(dev, "Warning, %s %u out of range, " 275aa959e0dSSam Leffler "using max %u\n", what, v, max); 276aa959e0dSSam Leffler v = max; 277aa959e0dSSam Leffler } else if (v < min) { 278aa959e0dSSam Leffler device_printf(dev, "Warning, %s %u out of range, " 279aa959e0dSSam Leffler "using min %u\n", what, v, min); 280aa959e0dSSam Leffler v = min; 281aa959e0dSSam Leffler } 282aa959e0dSSam Leffler return v; 283aa959e0dSSam Leffler } 284aa959e0dSSam Leffler 285aa959e0dSSam Leffler /* 286aa959e0dSSam Leffler * Select PLL configuration for 795x parts. This is complicated in 287aa959e0dSSam Leffler * that we cannot determine the optimal parameters without user input. 288aa959e0dSSam Leffler * The reference clock is derived from an external clock through a 289aa959e0dSSam Leffler * multiplier. The external clock is either the host bus (i.e. PCI) 290aa959e0dSSam Leffler * or an external clock generator. When using the PCI bus we assume 291aa959e0dSSam Leffler * the clock is either 33 or 66 MHz; for an external source we cannot 292aa959e0dSSam Leffler * tell the speed. 293aa959e0dSSam Leffler * 294aa959e0dSSam Leffler * PLL configuration is done with a string: "pci" for PCI bus, or "ext" 295aa959e0dSSam Leffler * for an external source, followed by the frequency. We calculate 296aa959e0dSSam Leffler * the appropriate multiplier and PLL register contents accordingly. 297aa959e0dSSam Leffler * When no configuration is given we default to "pci66" since that 298aa959e0dSSam Leffler * always will allow the card to work. If a card is using the PCI 299aa959e0dSSam Leffler * bus clock and in a 33MHz slot then it will be operating at half 300aa959e0dSSam Leffler * speed until the correct information is provided. 3016810ad6fSSam Leffler * 3026810ad6fSSam Leffler * We use a default setting of "ext66" because according to Mike Ham 3036810ad6fSSam Leffler * of HiFn, almost every board in existence has an external crystal 3046810ad6fSSam Leffler * populated at 66Mhz. Using PCI can be a problem on modern motherboards, 3056810ad6fSSam Leffler * because PCI33 can have clocks from 0 to 33Mhz, and some have 3066810ad6fSSam Leffler * non-PCI-compliant spread-spectrum clocks, which can confuse the pll. 307aa959e0dSSam Leffler */ 308aa959e0dSSam Leffler static void 309aa959e0dSSam Leffler hifn_getpllconfig(device_t dev, u_int *pll) 310aa959e0dSSam Leffler { 311aa959e0dSSam Leffler const char *pllspec; 312aa959e0dSSam Leffler u_int freq, mul, fl, fh; 313aa959e0dSSam Leffler u_int32_t pllconfig; 314aa959e0dSSam Leffler char *nxt; 315aa959e0dSSam Leffler 316aa959e0dSSam Leffler if (resource_string_value("hifn", device_get_unit(dev), 317aa959e0dSSam Leffler "pllconfig", &pllspec)) 3186810ad6fSSam Leffler pllspec = "ext66"; 319aa959e0dSSam Leffler fl = 33, fh = 66; 320aa959e0dSSam Leffler pllconfig = 0; 321aa959e0dSSam Leffler if (strncmp(pllspec, "ext", 3) == 0) { 322aa959e0dSSam Leffler pllspec += 3; 323aa959e0dSSam Leffler pllconfig |= HIFN_PLL_REF_SEL; 324aa959e0dSSam Leffler switch (pci_get_device(dev)) { 325aa959e0dSSam Leffler case PCI_PRODUCT_HIFN_7955: 326aa959e0dSSam Leffler case PCI_PRODUCT_HIFN_7956: 327aa959e0dSSam Leffler fl = 20, fh = 100; 328aa959e0dSSam Leffler break; 329aa959e0dSSam Leffler #ifdef notyet 330aa959e0dSSam Leffler case PCI_PRODUCT_HIFN_7954: 331aa959e0dSSam Leffler fl = 20, fh = 66; 332aa959e0dSSam Leffler break; 333aa959e0dSSam Leffler #endif 334aa959e0dSSam Leffler } 335aa959e0dSSam Leffler } else if (strncmp(pllspec, "pci", 3) == 0) 336aa959e0dSSam Leffler pllspec += 3; 337aa959e0dSSam Leffler freq = strtoul(pllspec, &nxt, 10); 338aa959e0dSSam Leffler if (nxt == pllspec) 339aa959e0dSSam Leffler freq = 66; 340aa959e0dSSam Leffler else 341aa959e0dSSam Leffler freq = checkmaxmin(dev, "frequency", freq, fl, fh); 342aa959e0dSSam Leffler /* 343aa959e0dSSam Leffler * Calculate multiplier. We target a Fck of 266 MHz, 344aa959e0dSSam Leffler * allowing only even values, possibly rounded down. 345aa959e0dSSam Leffler * Multipliers > 8 must set the charge pump current. 346aa959e0dSSam Leffler */ 347aa959e0dSSam Leffler mul = checkmaxmin(dev, "PLL divisor", (266 / freq) &~ 1, 2, 12); 348aa959e0dSSam Leffler pllconfig |= (mul / 2 - 1) << HIFN_PLL_ND_SHIFT; 349aa959e0dSSam Leffler if (mul > 8) 350aa959e0dSSam Leffler pllconfig |= HIFN_PLL_IS; 351aa959e0dSSam Leffler *pll = pllconfig; 352aa959e0dSSam Leffler } 353aa959e0dSSam Leffler 3546d161891SSam Leffler /* 3556d161891SSam Leffler * Attach an interface that successfully probed. 3566d161891SSam Leffler */ 3576d161891SSam Leffler static int 3586d161891SSam Leffler hifn_attach(device_t dev) 3596d161891SSam Leffler { 3606d161891SSam Leffler struct hifn_softc *sc = device_get_softc(dev); 3616d161891SSam Leffler caddr_t kva; 3626d161891SSam Leffler int rseg, rid; 3636d161891SSam Leffler char rbase; 364c0341432SJohn Baldwin uint16_t rev; 3656d161891SSam Leffler 3666d161891SSam Leffler sc->sc_dev = dev; 3676d161891SSam Leffler 3684f28f7d7SSam Leffler mtx_init(&sc->sc_mtx, device_get_nameunit(dev), "hifn driver", MTX_DEF); 3696d161891SSam Leffler 3706d161891SSam Leffler /* XXX handle power management */ 3716d161891SSam Leffler 3726d161891SSam Leffler /* 37317b66701SSam Leffler * The 7951 and 795x have a random number generator and 3746d161891SSam Leffler * public key support; note this. 3756d161891SSam Leffler */ 3766d161891SSam Leffler if (pci_get_vendor(dev) == PCI_VENDOR_HIFN && 37717b66701SSam Leffler (pci_get_device(dev) == PCI_PRODUCT_HIFN_7951 || 37817b66701SSam Leffler pci_get_device(dev) == PCI_PRODUCT_HIFN_7955 || 37917b66701SSam Leffler pci_get_device(dev) == PCI_PRODUCT_HIFN_7956)) 3806d161891SSam Leffler sc->sc_flags = HIFN_HAS_RNG | HIFN_HAS_PUBLIC; 3816d161891SSam Leffler /* 3826d161891SSam Leffler * The 7811 has a random number generator and 3836d161891SSam Leffler * we also note it's identity 'cuz of some quirks. 3846d161891SSam Leffler */ 3856d161891SSam Leffler if (pci_get_vendor(dev) == PCI_VENDOR_HIFN && 3866d161891SSam Leffler pci_get_device(dev) == PCI_PRODUCT_HIFN_7811) 3876d161891SSam Leffler sc->sc_flags |= HIFN_IS_7811 | HIFN_HAS_RNG; 3886d161891SSam Leffler 3896d161891SSam Leffler /* 39017b66701SSam Leffler * The 795x parts support AES. 39117b66701SSam Leffler */ 39217b66701SSam Leffler if (pci_get_vendor(dev) == PCI_VENDOR_HIFN && 39317b66701SSam Leffler (pci_get_device(dev) == PCI_PRODUCT_HIFN_7955 || 394aa959e0dSSam Leffler pci_get_device(dev) == PCI_PRODUCT_HIFN_7956)) { 39517b66701SSam Leffler sc->sc_flags |= HIFN_IS_7956 | HIFN_HAS_AES; 396aa959e0dSSam Leffler /* 397aa959e0dSSam Leffler * Select PLL configuration. This depends on the 398aa959e0dSSam Leffler * bus and board design and must be manually configured 399aa959e0dSSam Leffler * if the default setting is unacceptable. 400aa959e0dSSam Leffler */ 401aa959e0dSSam Leffler hifn_getpllconfig(dev, &sc->sc_pllconfig); 402aa959e0dSSam Leffler } 40317b66701SSam Leffler 40417b66701SSam Leffler /* 4056d161891SSam Leffler * Setup PCI resources. Note that we record the bus 4066d161891SSam Leffler * tag and handle for each register mapping, this is 4076d161891SSam Leffler * used by the READ_REG_0, WRITE_REG_0, READ_REG_1, 4086d161891SSam Leffler * and WRITE_REG_1 macros throughout the driver. 4096d161891SSam Leffler */ 4108dca9d33STijl Coosemans pci_enable_busmaster(dev); 4118dca9d33STijl Coosemans 4126d161891SSam Leffler rid = HIFN_BAR0; 4135f96beb9SNate Lawson sc->sc_bar0res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid, 4145f96beb9SNate Lawson RF_ACTIVE); 4156d161891SSam Leffler if (sc->sc_bar0res == NULL) { 4166d161891SSam Leffler device_printf(dev, "cannot map bar%d register space\n", 0); 4176d161891SSam Leffler goto fail_pci; 4186d161891SSam Leffler } 4196d161891SSam Leffler sc->sc_st0 = rman_get_bustag(sc->sc_bar0res); 4206d161891SSam Leffler sc->sc_sh0 = rman_get_bushandle(sc->sc_bar0res); 4216d161891SSam Leffler sc->sc_bar0_lastreg = (bus_size_t) -1; 4226d161891SSam Leffler 4236d161891SSam Leffler rid = HIFN_BAR1; 4245f96beb9SNate Lawson sc->sc_bar1res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid, 4255f96beb9SNate Lawson RF_ACTIVE); 4266d161891SSam Leffler if (sc->sc_bar1res == NULL) { 4276d161891SSam Leffler device_printf(dev, "cannot map bar%d register space\n", 1); 4286d161891SSam Leffler goto fail_io0; 4296d161891SSam Leffler } 4306d161891SSam Leffler sc->sc_st1 = rman_get_bustag(sc->sc_bar1res); 4316d161891SSam Leffler sc->sc_sh1 = rman_get_bushandle(sc->sc_bar1res); 4326d161891SSam Leffler sc->sc_bar1_lastreg = (bus_size_t) -1; 4336d161891SSam Leffler 4346d161891SSam Leffler hifn_set_retry(sc); 4356d161891SSam Leffler 4366d161891SSam Leffler /* 4376d161891SSam Leffler * Setup the area where the Hifn DMA's descriptors 4386d161891SSam Leffler * and associated data structures. 4396d161891SSam Leffler */ 440b6f97155SScott Long if (bus_dma_tag_create(bus_get_dma_tag(dev), /* PCI parent */ 4416d161891SSam Leffler 1, 0, /* alignment,boundary */ 4426d161891SSam Leffler BUS_SPACE_MAXADDR_32BIT, /* lowaddr */ 4436d161891SSam Leffler BUS_SPACE_MAXADDR, /* highaddr */ 4446d161891SSam Leffler NULL, NULL, /* filter, filterarg */ 4456d161891SSam Leffler HIFN_MAX_DMALEN, /* maxsize */ 4466d161891SSam Leffler MAX_SCATTER, /* nsegments */ 4476d161891SSam Leffler HIFN_MAX_SEGLEN, /* maxsegsize */ 4486d161891SSam Leffler BUS_DMA_ALLOCNOW, /* flags */ 449f6b1c44dSScott Long NULL, /* lockfunc */ 450f6b1c44dSScott Long NULL, /* lockarg */ 4516d161891SSam Leffler &sc->sc_dmat)) { 4526d161891SSam Leffler device_printf(dev, "cannot allocate DMA tag\n"); 4536d161891SSam Leffler goto fail_io1; 4546d161891SSam Leffler } 4556d161891SSam Leffler if (bus_dmamap_create(sc->sc_dmat, BUS_DMA_NOWAIT, &sc->sc_dmamap)) { 4566d161891SSam Leffler device_printf(dev, "cannot create dma map\n"); 4576d161891SSam Leffler bus_dma_tag_destroy(sc->sc_dmat); 4586d161891SSam Leffler goto fail_io1; 4596d161891SSam Leffler } 4606d161891SSam Leffler if (bus_dmamem_alloc(sc->sc_dmat, (void**) &kva, BUS_DMA_NOWAIT, &sc->sc_dmamap)) { 4616d161891SSam Leffler device_printf(dev, "cannot alloc dma buffer\n"); 4626d161891SSam Leffler bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap); 4636d161891SSam Leffler bus_dma_tag_destroy(sc->sc_dmat); 4646d161891SSam Leffler goto fail_io1; 4656d161891SSam Leffler } 4666d161891SSam Leffler if (bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap, kva, 4676d161891SSam Leffler sizeof (*sc->sc_dma), 4686d161891SSam Leffler hifn_dmamap_cb, &sc->sc_dma_physaddr, 4696d161891SSam Leffler BUS_DMA_NOWAIT)) { 4706d161891SSam Leffler device_printf(dev, "cannot load dma map\n"); 4716d161891SSam Leffler bus_dmamem_free(sc->sc_dmat, kva, sc->sc_dmamap); 4726d161891SSam Leffler bus_dma_tag_destroy(sc->sc_dmat); 4736d161891SSam Leffler goto fail_io1; 4746d161891SSam Leffler } 4756d161891SSam Leffler sc->sc_dma = (struct hifn_dma *)kva; 4766d161891SSam Leffler bzero(sc->sc_dma, sizeof(*sc->sc_dma)); 4776d161891SSam Leffler 478a2bf609dSSam Leffler KASSERT(sc->sc_st0 != 0, ("hifn_attach: null bar0 tag!")); 479a2bf609dSSam Leffler KASSERT(sc->sc_sh0 != 0, ("hifn_attach: null bar0 handle!")); 480a2bf609dSSam Leffler KASSERT(sc->sc_st1 != 0, ("hifn_attach: null bar1 tag!")); 481a2bf609dSSam Leffler KASSERT(sc->sc_sh1 != 0, ("hifn_attach: null bar1 handle!")); 4826d161891SSam Leffler 4836d161891SSam Leffler /* 4846d161891SSam Leffler * Reset the board and do the ``secret handshake'' 4856d161891SSam Leffler * to enable the crypto support. Then complete the 4866d161891SSam Leffler * initialization procedure by setting up the interrupt 4876d161891SSam Leffler * and hooking in to the system crypto support so we'll 4886d161891SSam Leffler * get used for system services like the crypto device, 4896d161891SSam Leffler * IPsec, RNG device, etc. 4906d161891SSam Leffler */ 4916d161891SSam Leffler hifn_reset_board(sc, 0); 4926d161891SSam Leffler 4936d161891SSam Leffler if (hifn_enable_crypto(sc) != 0) { 4946d161891SSam Leffler device_printf(dev, "crypto enabling failed\n"); 4956d161891SSam Leffler goto fail_mem; 4966d161891SSam Leffler } 4976d161891SSam Leffler hifn_reset_puc(sc); 4986d161891SSam Leffler 4996d161891SSam Leffler hifn_init_dma(sc); 5006d161891SSam Leffler hifn_init_pci_registers(sc); 5016d161891SSam Leffler 50217b66701SSam Leffler /* XXX can't dynamically determine ram type for 795x; force dram */ 50317b66701SSam Leffler if (sc->sc_flags & HIFN_IS_7956) 50417b66701SSam Leffler sc->sc_drammodel = 1; 50517b66701SSam Leffler else if (hifn_ramtype(sc)) 5066d161891SSam Leffler goto fail_mem; 5076d161891SSam Leffler 5086d161891SSam Leffler if (sc->sc_drammodel == 0) 5096d161891SSam Leffler hifn_sramsize(sc); 5106d161891SSam Leffler else 5116d161891SSam Leffler hifn_dramsize(sc); 5126d161891SSam Leffler 5136d161891SSam Leffler /* 5146d161891SSam Leffler * Workaround for NetSec 7751 rev A: half ram size because two 5156d161891SSam Leffler * of the address lines were left floating 5166d161891SSam Leffler */ 5176d161891SSam Leffler if (pci_get_vendor(dev) == PCI_VENDOR_NETSEC && 5186d161891SSam Leffler pci_get_device(dev) == PCI_PRODUCT_NETSEC_7751 && 5196d161891SSam Leffler pci_get_revid(dev) == 0x61) /*XXX???*/ 5206d161891SSam Leffler sc->sc_ramsize >>= 1; 5216d161891SSam Leffler 5226d161891SSam Leffler /* 5236d161891SSam Leffler * Arrange the interrupt line. 5246d161891SSam Leffler */ 5256d161891SSam Leffler rid = 0; 5265f96beb9SNate Lawson sc->sc_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 5275f96beb9SNate Lawson RF_SHAREABLE|RF_ACTIVE); 5286d161891SSam Leffler if (sc->sc_irq == NULL) { 5296d161891SSam Leffler device_printf(dev, "could not map interrupt\n"); 5306d161891SSam Leffler goto fail_mem; 5316d161891SSam Leffler } 5326d161891SSam Leffler /* 5336d161891SSam Leffler * NB: Network code assumes we are blocked with splimp() 5346d161891SSam Leffler * so make sure the IRQ is marked appropriately. 5356d161891SSam Leffler */ 5364f28f7d7SSam Leffler if (bus_setup_intr(dev, sc->sc_irq, INTR_TYPE_NET | INTR_MPSAFE, 537ef544f63SPaolo Pisati NULL, hifn_intr, sc, &sc->sc_intrhand)) { 5386d161891SSam Leffler device_printf(dev, "could not setup interrupt\n"); 5396d161891SSam Leffler goto fail_intr2; 5406d161891SSam Leffler } 5416d161891SSam Leffler 5426d161891SSam Leffler hifn_sessions(sc); 5436d161891SSam Leffler 5446d161891SSam Leffler /* 5456d161891SSam Leffler * NB: Keep only the low 16 bits; this masks the chip id 5466d161891SSam Leffler * from the 7951. 5476d161891SSam Leffler */ 5486d161891SSam Leffler rev = READ_REG_1(sc, HIFN_1_REVID) & 0xffff; 5496d161891SSam Leffler 5506d161891SSam Leffler rseg = sc->sc_ramsize / 1024; 5516d161891SSam Leffler rbase = 'K'; 5526d161891SSam Leffler if (sc->sc_ramsize >= (1024 * 1024)) { 5536d161891SSam Leffler rbase = 'M'; 5546d161891SSam Leffler rseg /= 1024; 5556d161891SSam Leffler } 556aa959e0dSSam Leffler device_printf(sc->sc_dev, "%s, rev %u, %d%cB %cram", 5576d161891SSam Leffler hifn_partname(sc), rev, 558fe9b390bSSam Leffler rseg, rbase, sc->sc_drammodel ? 'd' : 's'); 559aa959e0dSSam Leffler if (sc->sc_flags & HIFN_IS_7956) 560aa959e0dSSam Leffler printf(", pll=0x%x<%s clk, %ux mult>", 561aa959e0dSSam Leffler sc->sc_pllconfig, 562aa959e0dSSam Leffler sc->sc_pllconfig & HIFN_PLL_REF_SEL ? "ext" : "pci", 563aa959e0dSSam Leffler 2 + 2*((sc->sc_pllconfig & HIFN_PLL_ND) >> 11)); 564aa959e0dSSam Leffler printf("\n"); 5656d161891SSam Leffler 566c0341432SJohn Baldwin WRITE_REG_0(sc, HIFN_0_PUCNFG, 567c0341432SJohn Baldwin READ_REG_0(sc, HIFN_0_PUCNFG) | HIFN_PUCNFG_CHIPID); 568c0341432SJohn Baldwin sc->sc_ena = READ_REG_0(sc, HIFN_0_PUSTAT) & HIFN_PUSTAT_CHIPENA; 569c0341432SJohn Baldwin 570c0341432SJohn Baldwin switch (sc->sc_ena) { 571c0341432SJohn Baldwin case HIFN_PUSTAT_ENA_2: 572c0341432SJohn Baldwin case HIFN_PUSTAT_ENA_1: 573c0341432SJohn Baldwin sc->sc_cid = crypto_get_driverid(dev, 574c0341432SJohn Baldwin sizeof(struct hifn_session), CRYPTOCAP_F_HARDWARE); 5756d161891SSam Leffler if (sc->sc_cid < 0) { 5766d161891SSam Leffler device_printf(dev, "could not get crypto driver id\n"); 5776d161891SSam Leffler goto fail_intr; 5786d161891SSam Leffler } 5796d161891SSam Leffler break; 5806d161891SSam Leffler } 5816d161891SSam Leffler 5826d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 5836d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 5846d161891SSam Leffler 5856d161891SSam Leffler if (sc->sc_flags & (HIFN_HAS_PUBLIC | HIFN_HAS_RNG)) 5866d161891SSam Leffler hifn_init_pubrng(sc); 5876d161891SSam Leffler 588fd90e2edSJung-uk Kim callout_init(&sc->sc_tickto, 1); 5896d161891SSam Leffler callout_reset(&sc->sc_tickto, hz, hifn_tick, sc); 5906d161891SSam Leffler 5916d161891SSam Leffler return (0); 5926d161891SSam Leffler 5936d161891SSam Leffler fail_intr: 5946d161891SSam Leffler bus_teardown_intr(dev, sc->sc_irq, sc->sc_intrhand); 5956d161891SSam Leffler fail_intr2: 5966d161891SSam Leffler /* XXX don't store rid */ 5976d161891SSam Leffler bus_release_resource(dev, SYS_RES_IRQ, 0, sc->sc_irq); 5986d161891SSam Leffler fail_mem: 5996d161891SSam Leffler bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap); 6006d161891SSam Leffler bus_dmamem_free(sc->sc_dmat, sc->sc_dma, sc->sc_dmamap); 6016d161891SSam Leffler bus_dma_tag_destroy(sc->sc_dmat); 6026d161891SSam Leffler 6036d161891SSam Leffler /* Turn off DMA polling */ 6046d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET | 6056d161891SSam Leffler HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE); 6066d161891SSam Leffler fail_io1: 6076d161891SSam Leffler bus_release_resource(dev, SYS_RES_MEMORY, HIFN_BAR1, sc->sc_bar1res); 6086d161891SSam Leffler fail_io0: 6096d161891SSam Leffler bus_release_resource(dev, SYS_RES_MEMORY, HIFN_BAR0, sc->sc_bar0res); 6106d161891SSam Leffler fail_pci: 6116d161891SSam Leffler mtx_destroy(&sc->sc_mtx); 6126d161891SSam Leffler return (ENXIO); 6136d161891SSam Leffler } 6146d161891SSam Leffler 6156d161891SSam Leffler /* 6166d161891SSam Leffler * Detach an interface that successfully probed. 6176d161891SSam Leffler */ 6186d161891SSam Leffler static int 6196d161891SSam Leffler hifn_detach(device_t dev) 6206d161891SSam Leffler { 6216d161891SSam Leffler struct hifn_softc *sc = device_get_softc(dev); 6226d161891SSam Leffler 6236d161891SSam Leffler KASSERT(sc != NULL, ("hifn_detach: null software carrier!")); 6246d161891SSam Leffler 6254f28f7d7SSam Leffler /* disable interrupts */ 6264f28f7d7SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_IER, 0); 6276d161891SSam Leffler 6286d161891SSam Leffler /*XXX other resources */ 6296d161891SSam Leffler callout_stop(&sc->sc_tickto); 6306d161891SSam Leffler callout_stop(&sc->sc_rngto); 631236266eeSSam Leffler #ifdef HIFN_RNDTEST 632236266eeSSam Leffler if (sc->sc_rndtest) 633bba9599aSSam Leffler rndtest_detach(sc->sc_rndtest); 634236266eeSSam Leffler #endif 6356d161891SSam Leffler 6366d161891SSam Leffler /* Turn off DMA polling */ 6376d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET | 6386d161891SSam Leffler HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE); 6396d161891SSam Leffler 6406d161891SSam Leffler crypto_unregister_all(sc->sc_cid); 6416d161891SSam Leffler 6426d161891SSam Leffler bus_generic_detach(dev); /*XXX should be no children, right? */ 6436d161891SSam Leffler 6446d161891SSam Leffler bus_teardown_intr(dev, sc->sc_irq, sc->sc_intrhand); 6456d161891SSam Leffler /* XXX don't store rid */ 6466d161891SSam Leffler bus_release_resource(dev, SYS_RES_IRQ, 0, sc->sc_irq); 6476d161891SSam Leffler 6486d161891SSam Leffler bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap); 6496d161891SSam Leffler bus_dmamem_free(sc->sc_dmat, sc->sc_dma, sc->sc_dmamap); 6506d161891SSam Leffler bus_dma_tag_destroy(sc->sc_dmat); 6516d161891SSam Leffler 6526d161891SSam Leffler bus_release_resource(dev, SYS_RES_MEMORY, HIFN_BAR1, sc->sc_bar1res); 6536d161891SSam Leffler bus_release_resource(dev, SYS_RES_MEMORY, HIFN_BAR0, sc->sc_bar0res); 6546d161891SSam Leffler 6556d161891SSam Leffler mtx_destroy(&sc->sc_mtx); 6566d161891SSam Leffler 6576d161891SSam Leffler return (0); 6586d161891SSam Leffler } 6596d161891SSam Leffler 6606d161891SSam Leffler /* 6616d161891SSam Leffler * Stop all chip I/O so that the kernel's probe routines don't 6626d161891SSam Leffler * get confused by errant DMAs when rebooting. 6636d161891SSam Leffler */ 664a6340ec8SWarner Losh static int 6656d161891SSam Leffler hifn_shutdown(device_t dev) 6666d161891SSam Leffler { 6676d161891SSam Leffler #ifdef notyet 6686d161891SSam Leffler hifn_stop(device_get_softc(dev)); 6696d161891SSam Leffler #endif 670a6340ec8SWarner Losh return (0); 6716d161891SSam Leffler } 6726d161891SSam Leffler 6736d161891SSam Leffler /* 6746d161891SSam Leffler * Device suspend routine. Stop the interface and save some PCI 6756d161891SSam Leffler * settings in case the BIOS doesn't restore them properly on 6766d161891SSam Leffler * resume. 6776d161891SSam Leffler */ 6786d161891SSam Leffler static int 6796d161891SSam Leffler hifn_suspend(device_t dev) 6806d161891SSam Leffler { 6816d161891SSam Leffler struct hifn_softc *sc = device_get_softc(dev); 6826d161891SSam Leffler #ifdef notyet 6836d161891SSam Leffler hifn_stop(sc); 6846d161891SSam Leffler #endif 6856d161891SSam Leffler sc->sc_suspended = 1; 6866d161891SSam Leffler 6876d161891SSam Leffler return (0); 6886d161891SSam Leffler } 6896d161891SSam Leffler 6906d161891SSam Leffler /* 6916d161891SSam Leffler * Device resume routine. Restore some PCI settings in case the BIOS 6926d161891SSam Leffler * doesn't, re-enable busmastering, and restart the interface if 6936d161891SSam Leffler * appropriate. 6946d161891SSam Leffler */ 6956d161891SSam Leffler static int 6966d161891SSam Leffler hifn_resume(device_t dev) 6976d161891SSam Leffler { 6986d161891SSam Leffler struct hifn_softc *sc = device_get_softc(dev); 6996d161891SSam Leffler #ifdef notyet 7006d161891SSam Leffler /* reinitialize interface if necessary */ 7016d161891SSam Leffler if (ifp->if_flags & IFF_UP) 7026d161891SSam Leffler rl_init(sc); 7036d161891SSam Leffler #endif 7046d161891SSam Leffler sc->sc_suspended = 0; 7056d161891SSam Leffler 7066d161891SSam Leffler return (0); 7076d161891SSam Leffler } 7086d161891SSam Leffler 7096d161891SSam Leffler static int 7106d161891SSam Leffler hifn_init_pubrng(struct hifn_softc *sc) 7116d161891SSam Leffler { 7126d161891SSam Leffler u_int32_t r; 7136d161891SSam Leffler int i; 7146d161891SSam Leffler 715b7c4858fSSam Leffler #ifdef HIFN_RNDTEST 716b7c4858fSSam Leffler sc->sc_rndtest = rndtest_attach(sc->sc_dev); 717b7c4858fSSam Leffler if (sc->sc_rndtest) 718b7c4858fSSam Leffler sc->sc_harvest = rndtest_harvest; 719b7c4858fSSam Leffler else 720b7c4858fSSam Leffler sc->sc_harvest = default_harvest; 721b7c4858fSSam Leffler #else 722b7c4858fSSam Leffler sc->sc_harvest = default_harvest; 723b7c4858fSSam Leffler #endif 7246d161891SSam Leffler if ((sc->sc_flags & HIFN_IS_7811) == 0) { 7256d161891SSam Leffler /* Reset 7951 public key/rng engine */ 7266d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_PUB_RESET, 7276d161891SSam Leffler READ_REG_1(sc, HIFN_1_PUB_RESET) | HIFN_PUBRST_RESET); 7286d161891SSam Leffler 7296d161891SSam Leffler for (i = 0; i < 100; i++) { 7306d161891SSam Leffler DELAY(1000); 7316d161891SSam Leffler if ((READ_REG_1(sc, HIFN_1_PUB_RESET) & 7326d161891SSam Leffler HIFN_PUBRST_RESET) == 0) 7336d161891SSam Leffler break; 7346d161891SSam Leffler } 7356d161891SSam Leffler 7366d161891SSam Leffler if (i == 100) { 7376d161891SSam Leffler device_printf(sc->sc_dev, "public key init failed\n"); 7386d161891SSam Leffler return (1); 7396d161891SSam Leffler } 7406d161891SSam Leffler } 7416d161891SSam Leffler 7426d161891SSam Leffler /* Enable the rng, if available */ 7436d161891SSam Leffler if (sc->sc_flags & HIFN_HAS_RNG) { 7446d161891SSam Leffler if (sc->sc_flags & HIFN_IS_7811) { 7456d161891SSam Leffler r = READ_REG_1(sc, HIFN_1_7811_RNGENA); 7466d161891SSam Leffler if (r & HIFN_7811_RNGENA_ENA) { 7476d161891SSam Leffler r &= ~HIFN_7811_RNGENA_ENA; 7486d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_7811_RNGENA, r); 7496d161891SSam Leffler } 7506d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_7811_RNGCFG, 7516d161891SSam Leffler HIFN_7811_RNGCFG_DEFL); 7526d161891SSam Leffler r |= HIFN_7811_RNGENA_ENA; 7536d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_7811_RNGENA, r); 7546d161891SSam Leffler } else 7556d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_RNG_CONFIG, 7566d161891SSam Leffler READ_REG_1(sc, HIFN_1_RNG_CONFIG) | 7576d161891SSam Leffler HIFN_RNGCFG_ENA); 7586d161891SSam Leffler 7596d161891SSam Leffler sc->sc_rngfirst = 1; 7606d161891SSam Leffler if (hz >= 100) 7616d161891SSam Leffler sc->sc_rnghz = hz / 100; 7626d161891SSam Leffler else 7636d161891SSam Leffler sc->sc_rnghz = 1; 764fd90e2edSJung-uk Kim callout_init(&sc->sc_rngto, 1); 7656d161891SSam Leffler callout_reset(&sc->sc_rngto, sc->sc_rnghz, hifn_rng, sc); 7666d161891SSam Leffler } 7676d161891SSam Leffler 7686d161891SSam Leffler /* Enable public key engine, if available */ 7696d161891SSam Leffler if (sc->sc_flags & HIFN_HAS_PUBLIC) { 7706d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_PUB_IEN, HIFN_PUBIEN_DONE); 7716d161891SSam Leffler sc->sc_dmaier |= HIFN_DMAIER_PUBDONE; 7726d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier); 7736810ad6fSSam Leffler #ifdef HIFN_VULCANDEV 7746810ad6fSSam Leffler sc->sc_pkdev = make_dev(&vulcanpk_cdevsw, 0, 7756810ad6fSSam Leffler UID_ROOT, GID_WHEEL, 0666, 7766810ad6fSSam Leffler "vulcanpk"); 7776810ad6fSSam Leffler sc->sc_pkdev->si_drv1 = sc; 7786810ad6fSSam Leffler #endif 7796d161891SSam Leffler } 7806d161891SSam Leffler 7816d161891SSam Leffler return (0); 7826d161891SSam Leffler } 7836d161891SSam Leffler 7846d161891SSam Leffler static void 7856d161891SSam Leffler hifn_rng(void *vsc) 7866d161891SSam Leffler { 7876d161891SSam Leffler #define RANDOM_BITS(n) (n)*sizeof (u_int32_t), (n)*sizeof (u_int32_t)*NBBY, 0 7886d161891SSam Leffler struct hifn_softc *sc = vsc; 7896d161891SSam Leffler u_int32_t sts, num[2]; 7906d161891SSam Leffler int i; 7916d161891SSam Leffler 7926d161891SSam Leffler if (sc->sc_flags & HIFN_IS_7811) { 7936810ad6fSSam Leffler /* ONLY VALID ON 7811!!!! */ 7946d161891SSam Leffler for (i = 0; i < 5; i++) { 7956d161891SSam Leffler sts = READ_REG_1(sc, HIFN_1_7811_RNGSTS); 7966d161891SSam Leffler if (sts & HIFN_7811_RNGSTS_UFL) { 7976d161891SSam Leffler device_printf(sc->sc_dev, 7986d161891SSam Leffler "RNG underflow: disabling\n"); 7996d161891SSam Leffler return; 8006d161891SSam Leffler } 8016d161891SSam Leffler if ((sts & HIFN_7811_RNGSTS_RDY) == 0) 8026d161891SSam Leffler break; 8036d161891SSam Leffler 8046d161891SSam Leffler /* 8056d161891SSam Leffler * There are at least two words in the RNG FIFO 8066d161891SSam Leffler * at this point. 8076d161891SSam Leffler */ 8086d161891SSam Leffler num[0] = READ_REG_1(sc, HIFN_1_7811_RNGDAT); 8096d161891SSam Leffler num[1] = READ_REG_1(sc, HIFN_1_7811_RNGDAT); 8106d161891SSam Leffler /* NB: discard first data read */ 8116d161891SSam Leffler if (sc->sc_rngfirst) 8126d161891SSam Leffler sc->sc_rngfirst = 0; 8136d161891SSam Leffler else 814b7c4858fSSam Leffler (*sc->sc_harvest)(sc->sc_rndtest, 815b7c4858fSSam Leffler num, sizeof (num)); 8166d161891SSam Leffler } 8176d161891SSam Leffler } else { 8186d161891SSam Leffler num[0] = READ_REG_1(sc, HIFN_1_RNG_DATA); 8196d161891SSam Leffler 8206d161891SSam Leffler /* NB: discard first data read */ 8216d161891SSam Leffler if (sc->sc_rngfirst) 8226d161891SSam Leffler sc->sc_rngfirst = 0; 8236d161891SSam Leffler else 824b7c4858fSSam Leffler (*sc->sc_harvest)(sc->sc_rndtest, 825b7c4858fSSam Leffler num, sizeof (num[0])); 8266d161891SSam Leffler } 8276d161891SSam Leffler 8286d161891SSam Leffler callout_reset(&sc->sc_rngto, sc->sc_rnghz, hifn_rng, sc); 8296d161891SSam Leffler #undef RANDOM_BITS 8306d161891SSam Leffler } 8316d161891SSam Leffler 8326d161891SSam Leffler static void 8336d161891SSam Leffler hifn_puc_wait(struct hifn_softc *sc) 8346d161891SSam Leffler { 8356d161891SSam Leffler int i; 8366810ad6fSSam Leffler int reg = HIFN_0_PUCTRL; 8376810ad6fSSam Leffler 8386810ad6fSSam Leffler if (sc->sc_flags & HIFN_IS_7956) { 8396810ad6fSSam Leffler reg = HIFN_0_PUCTRL2; 8406810ad6fSSam Leffler } 8416d161891SSam Leffler 8426d161891SSam Leffler for (i = 5000; i > 0; i--) { 8436d161891SSam Leffler DELAY(1); 8446810ad6fSSam Leffler if (!(READ_REG_0(sc, reg) & HIFN_PUCTRL_RESET)) 8456d161891SSam Leffler break; 8466d161891SSam Leffler } 8476d161891SSam Leffler if (!i) 8486d161891SSam Leffler device_printf(sc->sc_dev, "proc unit did not reset\n"); 8496d161891SSam Leffler } 8506d161891SSam Leffler 8516d161891SSam Leffler /* 8526d161891SSam Leffler * Reset the processing unit. 8536d161891SSam Leffler */ 8546d161891SSam Leffler static void 8556d161891SSam Leffler hifn_reset_puc(struct hifn_softc *sc) 8566d161891SSam Leffler { 8576d161891SSam Leffler /* Reset processing unit */ 8586810ad6fSSam Leffler int reg = HIFN_0_PUCTRL; 8596810ad6fSSam Leffler 8606810ad6fSSam Leffler if (sc->sc_flags & HIFN_IS_7956) { 8616810ad6fSSam Leffler reg = HIFN_0_PUCTRL2; 8626810ad6fSSam Leffler } 8636810ad6fSSam Leffler WRITE_REG_0(sc, reg, HIFN_PUCTRL_DMAENA); 8646810ad6fSSam Leffler 8656d161891SSam Leffler hifn_puc_wait(sc); 8666d161891SSam Leffler } 8676d161891SSam Leffler 8686d161891SSam Leffler /* 8696d161891SSam Leffler * Set the Retry and TRDY registers; note that we set them to 8706d161891SSam Leffler * zero because the 7811 locks up when forced to retry (section 8716d161891SSam Leffler * 3.6 of "Specification Update SU-0014-04". Not clear if we 8726d161891SSam Leffler * should do this for all Hifn parts, but it doesn't seem to hurt. 8736d161891SSam Leffler */ 8746d161891SSam Leffler static void 8756d161891SSam Leffler hifn_set_retry(struct hifn_softc *sc) 8766d161891SSam Leffler { 8776d161891SSam Leffler /* NB: RETRY only responds to 8-bit reads/writes */ 8786d161891SSam Leffler pci_write_config(sc->sc_dev, HIFN_RETRY_TIMEOUT, 0, 1); 8798dca9d33STijl Coosemans pci_write_config(sc->sc_dev, HIFN_TRDY_TIMEOUT, 0, 1); 8806d161891SSam Leffler } 8816d161891SSam Leffler 8826d161891SSam Leffler /* 8836d161891SSam Leffler * Resets the board. Values in the regesters are left as is 8846d161891SSam Leffler * from the reset (i.e. initial values are assigned elsewhere). 8856d161891SSam Leffler */ 8866d161891SSam Leffler static void 8876d161891SSam Leffler hifn_reset_board(struct hifn_softc *sc, int full) 8886d161891SSam Leffler { 8896d161891SSam Leffler u_int32_t reg; 8906d161891SSam Leffler 8916d161891SSam Leffler /* 8926d161891SSam Leffler * Set polling in the DMA configuration register to zero. 0x7 avoids 8936d161891SSam Leffler * resetting the board and zeros out the other fields. 8946d161891SSam Leffler */ 8956d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET | 8966d161891SSam Leffler HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE); 8976d161891SSam Leffler 8986d161891SSam Leffler /* 8996d161891SSam Leffler * Now that polling has been disabled, we have to wait 1 ms 9006d161891SSam Leffler * before resetting the board. 9016d161891SSam Leffler */ 9026d161891SSam Leffler DELAY(1000); 9036d161891SSam Leffler 9046d161891SSam Leffler /* Reset the DMA unit */ 9056d161891SSam Leffler if (full) { 9066d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MODE); 9076d161891SSam Leffler DELAY(1000); 9086d161891SSam Leffler } else { 9096d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CNFG, 9106d161891SSam Leffler HIFN_DMACNFG_MODE | HIFN_DMACNFG_MSTRESET); 9116d161891SSam Leffler hifn_reset_puc(sc); 9126d161891SSam Leffler } 9136d161891SSam Leffler 9146d161891SSam Leffler KASSERT(sc->sc_dma != NULL, ("hifn_reset_board: null DMA tag!")); 9156d161891SSam Leffler bzero(sc->sc_dma, sizeof(*sc->sc_dma)); 9166d161891SSam Leffler 9176d161891SSam Leffler /* Bring dma unit out of reset */ 9186d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET | 9196d161891SSam Leffler HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE); 9206d161891SSam Leffler 9216d161891SSam Leffler hifn_puc_wait(sc); 9226d161891SSam Leffler hifn_set_retry(sc); 9236d161891SSam Leffler 9246d161891SSam Leffler if (sc->sc_flags & HIFN_IS_7811) { 9256d161891SSam Leffler for (reg = 0; reg < 1000; reg++) { 9266d161891SSam Leffler if (READ_REG_1(sc, HIFN_1_7811_MIPSRST) & 9276d161891SSam Leffler HIFN_MIPSRST_CRAMINIT) 9286d161891SSam Leffler break; 9296d161891SSam Leffler DELAY(1000); 9306d161891SSam Leffler } 9316d161891SSam Leffler if (reg == 1000) 9326d161891SSam Leffler printf(": cram init timeout\n"); 9336810ad6fSSam Leffler } else { 9346810ad6fSSam Leffler /* set up DMA configuration register #2 */ 9356810ad6fSSam Leffler /* turn off all PK and BAR0 swaps */ 9366810ad6fSSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CNFG2, 9376810ad6fSSam Leffler (3 << HIFN_DMACNFG2_INIT_WRITE_BURST_SHIFT)| 9386810ad6fSSam Leffler (3 << HIFN_DMACNFG2_INIT_READ_BURST_SHIFT)| 9396810ad6fSSam Leffler (2 << HIFN_DMACNFG2_TGT_WRITE_BURST_SHIFT)| 9406810ad6fSSam Leffler (2 << HIFN_DMACNFG2_TGT_READ_BURST_SHIFT)); 9416d161891SSam Leffler } 9426810ad6fSSam Leffler 9436d161891SSam Leffler } 9446d161891SSam Leffler 9456d161891SSam Leffler static u_int32_t 9466d161891SSam Leffler hifn_next_signature(u_int32_t a, u_int cnt) 9476d161891SSam Leffler { 9486d161891SSam Leffler int i; 9496d161891SSam Leffler u_int32_t v; 9506d161891SSam Leffler 9516d161891SSam Leffler for (i = 0; i < cnt; i++) { 9526d161891SSam Leffler 9536d161891SSam Leffler /* get the parity */ 9546d161891SSam Leffler v = a & 0x80080125; 9556d161891SSam Leffler v ^= v >> 16; 9566d161891SSam Leffler v ^= v >> 8; 9576d161891SSam Leffler v ^= v >> 4; 9586d161891SSam Leffler v ^= v >> 2; 9596d161891SSam Leffler v ^= v >> 1; 9606d161891SSam Leffler 9616d161891SSam Leffler a = (v & 1) ^ (a << 1); 9626d161891SSam Leffler } 9636d161891SSam Leffler 9646d161891SSam Leffler return a; 9656d161891SSam Leffler } 9666d161891SSam Leffler 9676d161891SSam Leffler struct pci2id { 9686d161891SSam Leffler u_short pci_vendor; 9696d161891SSam Leffler u_short pci_prod; 9706d161891SSam Leffler char card_id[13]; 9716d161891SSam Leffler }; 9726d161891SSam Leffler static struct pci2id pci2id[] = { 9736d161891SSam Leffler { 9746d161891SSam Leffler PCI_VENDOR_HIFN, 9756d161891SSam Leffler PCI_PRODUCT_HIFN_7951, 9766d161891SSam Leffler { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 9776d161891SSam Leffler 0x00, 0x00, 0x00, 0x00, 0x00 } 9786d161891SSam Leffler }, { 97917b66701SSam Leffler PCI_VENDOR_HIFN, 98017b66701SSam Leffler PCI_PRODUCT_HIFN_7955, 98117b66701SSam Leffler { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 98217b66701SSam Leffler 0x00, 0x00, 0x00, 0x00, 0x00 } 98317b66701SSam Leffler }, { 98417b66701SSam Leffler PCI_VENDOR_HIFN, 98517b66701SSam Leffler PCI_PRODUCT_HIFN_7956, 98617b66701SSam Leffler { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 98717b66701SSam Leffler 0x00, 0x00, 0x00, 0x00, 0x00 } 98817b66701SSam Leffler }, { 9896d161891SSam Leffler PCI_VENDOR_NETSEC, 9906d161891SSam Leffler PCI_PRODUCT_NETSEC_7751, 9916d161891SSam Leffler { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 9926d161891SSam Leffler 0x00, 0x00, 0x00, 0x00, 0x00 } 9936d161891SSam Leffler }, { 9946d161891SSam Leffler PCI_VENDOR_INVERTEX, 9956d161891SSam Leffler PCI_PRODUCT_INVERTEX_AEON, 9966d161891SSam Leffler { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 9976d161891SSam Leffler 0x00, 0x00, 0x00, 0x00, 0x00 } 9986d161891SSam Leffler }, { 9996d161891SSam Leffler PCI_VENDOR_HIFN, 10006d161891SSam Leffler PCI_PRODUCT_HIFN_7811, 10016d161891SSam Leffler { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 10026d161891SSam Leffler 0x00, 0x00, 0x00, 0x00, 0x00 } 10036d161891SSam Leffler }, { 10046d161891SSam Leffler /* 10056d161891SSam Leffler * Other vendors share this PCI ID as well, such as 10066d161891SSam Leffler * http://www.powercrypt.com, and obviously they also 10076d161891SSam Leffler * use the same key. 10086d161891SSam Leffler */ 10096d161891SSam Leffler PCI_VENDOR_HIFN, 10106d161891SSam Leffler PCI_PRODUCT_HIFN_7751, 10116d161891SSam Leffler { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 10126d161891SSam Leffler 0x00, 0x00, 0x00, 0x00, 0x00 } 10136d161891SSam Leffler }, 10146d161891SSam Leffler }; 10156d161891SSam Leffler 10166d161891SSam Leffler /* 10176d161891SSam Leffler * Checks to see if crypto is already enabled. If crypto isn't enable, 10186d161891SSam Leffler * "hifn_enable_crypto" is called to enable it. The check is important, 10196d161891SSam Leffler * as enabling crypto twice will lock the board. 10206d161891SSam Leffler */ 10216d161891SSam Leffler static int 10226d161891SSam Leffler hifn_enable_crypto(struct hifn_softc *sc) 10236d161891SSam Leffler { 10246d161891SSam Leffler u_int32_t dmacfg, ramcfg, encl, addr, i; 10256d161891SSam Leffler char *offtbl = NULL; 10266d161891SSam Leffler 102773a1170aSPedro F. Giffuni for (i = 0; i < nitems(pci2id); i++) { 10286d161891SSam Leffler if (pci2id[i].pci_vendor == pci_get_vendor(sc->sc_dev) && 10296d161891SSam Leffler pci2id[i].pci_prod == pci_get_device(sc->sc_dev)) { 10306d161891SSam Leffler offtbl = pci2id[i].card_id; 10316d161891SSam Leffler break; 10326d161891SSam Leffler } 10336d161891SSam Leffler } 10346d161891SSam Leffler if (offtbl == NULL) { 10356d161891SSam Leffler device_printf(sc->sc_dev, "Unknown card!\n"); 10366d161891SSam Leffler return (1); 10376d161891SSam Leffler } 10386d161891SSam Leffler 10396d161891SSam Leffler ramcfg = READ_REG_0(sc, HIFN_0_PUCNFG); 10406d161891SSam Leffler dmacfg = READ_REG_1(sc, HIFN_1_DMA_CNFG); 10416d161891SSam Leffler 10426d161891SSam Leffler /* 10436d161891SSam Leffler * The RAM config register's encrypt level bit needs to be set before 10446d161891SSam Leffler * every read performed on the encryption level register. 10456d161891SSam Leffler */ 10466d161891SSam Leffler WRITE_REG_0(sc, HIFN_0_PUCNFG, ramcfg | HIFN_PUCNFG_CHIPID); 10476d161891SSam Leffler 10486d161891SSam Leffler encl = READ_REG_0(sc, HIFN_0_PUSTAT) & HIFN_PUSTAT_CHIPENA; 10496d161891SSam Leffler 10506d161891SSam Leffler /* 10516d161891SSam Leffler * Make sure we don't re-unlock. Two unlocks kills chip until the 10526d161891SSam Leffler * next reboot. 10536d161891SSam Leffler */ 10546d161891SSam Leffler if (encl == HIFN_PUSTAT_ENA_1 || encl == HIFN_PUSTAT_ENA_2) { 10556d161891SSam Leffler #ifdef HIFN_DEBUG 10566d161891SSam Leffler if (hifn_debug) 10576d161891SSam Leffler device_printf(sc->sc_dev, 10586d161891SSam Leffler "Strong crypto already enabled!\n"); 10596d161891SSam Leffler #endif 10606d161891SSam Leffler goto report; 10616d161891SSam Leffler } 10626d161891SSam Leffler 10636d161891SSam Leffler if (encl != 0 && encl != HIFN_PUSTAT_ENA_0) { 10646d161891SSam Leffler #ifdef HIFN_DEBUG 10656d161891SSam Leffler if (hifn_debug) 10666d161891SSam Leffler device_printf(sc->sc_dev, 10676d161891SSam Leffler "Unknown encryption level 0x%x\n", encl); 10686d161891SSam Leffler #endif 10696d161891SSam Leffler return 1; 10706d161891SSam Leffler } 10716d161891SSam Leffler 10726d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_UNLOCK | 10736d161891SSam Leffler HIFN_DMACNFG_MSTRESET | HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE); 10746d161891SSam Leffler DELAY(1000); 10756d161891SSam Leffler addr = READ_REG_1(sc, HIFN_UNLOCK_SECRET1); 10766d161891SSam Leffler DELAY(1000); 10776d161891SSam Leffler WRITE_REG_1(sc, HIFN_UNLOCK_SECRET2, 0); 10786d161891SSam Leffler DELAY(1000); 10796d161891SSam Leffler 10806d161891SSam Leffler for (i = 0; i <= 12; i++) { 10816d161891SSam Leffler addr = hifn_next_signature(addr, offtbl[i] + 0x101); 10826d161891SSam Leffler WRITE_REG_1(sc, HIFN_UNLOCK_SECRET2, addr); 10836d161891SSam Leffler 10846d161891SSam Leffler DELAY(1000); 10856d161891SSam Leffler } 10866d161891SSam Leffler 10876d161891SSam Leffler WRITE_REG_0(sc, HIFN_0_PUCNFG, ramcfg | HIFN_PUCNFG_CHIPID); 10886d161891SSam Leffler encl = READ_REG_0(sc, HIFN_0_PUSTAT) & HIFN_PUSTAT_CHIPENA; 10896d161891SSam Leffler 10906d161891SSam Leffler #ifdef HIFN_DEBUG 10916d161891SSam Leffler if (hifn_debug) { 10926d161891SSam Leffler if (encl != HIFN_PUSTAT_ENA_1 && encl != HIFN_PUSTAT_ENA_2) 10936d161891SSam Leffler device_printf(sc->sc_dev, "Engine is permanently " 10946d161891SSam Leffler "locked until next system reset!\n"); 10956d161891SSam Leffler else 10966d161891SSam Leffler device_printf(sc->sc_dev, "Engine enabled " 10976d161891SSam Leffler "successfully!\n"); 10986d161891SSam Leffler } 10996d161891SSam Leffler #endif 11006d161891SSam Leffler 11016d161891SSam Leffler report: 11026d161891SSam Leffler WRITE_REG_0(sc, HIFN_0_PUCNFG, ramcfg); 11036d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CNFG, dmacfg); 11046d161891SSam Leffler 11056d161891SSam Leffler switch (encl) { 11066d161891SSam Leffler case HIFN_PUSTAT_ENA_1: 11076d161891SSam Leffler case HIFN_PUSTAT_ENA_2: 11086d161891SSam Leffler break; 11096d161891SSam Leffler case HIFN_PUSTAT_ENA_0: 11106d161891SSam Leffler default: 11116d161891SSam Leffler device_printf(sc->sc_dev, "disabled"); 11126d161891SSam Leffler break; 11136d161891SSam Leffler } 11146d161891SSam Leffler 11156d161891SSam Leffler return 0; 11166d161891SSam Leffler } 11176d161891SSam Leffler 11186d161891SSam Leffler /* 11196d161891SSam Leffler * Give initial values to the registers listed in the "Register Space" 11206d161891SSam Leffler * section of the HIFN Software Development reference manual. 11216d161891SSam Leffler */ 11226d161891SSam Leffler static void 11236d161891SSam Leffler hifn_init_pci_registers(struct hifn_softc *sc) 11246d161891SSam Leffler { 11256d161891SSam Leffler /* write fixed values needed by the Initialization registers */ 11266d161891SSam Leffler WRITE_REG_0(sc, HIFN_0_PUCTRL, HIFN_PUCTRL_DMAENA); 11276d161891SSam Leffler WRITE_REG_0(sc, HIFN_0_FIFOCNFG, HIFN_FIFOCNFG_THRESHOLD); 11286d161891SSam Leffler WRITE_REG_0(sc, HIFN_0_PUIER, HIFN_PUIER_DSTOVER); 11296d161891SSam Leffler 11306d161891SSam Leffler /* write all 4 ring address registers */ 11316d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CRAR, sc->sc_dma_physaddr + 11326d161891SSam Leffler offsetof(struct hifn_dma, cmdr[0])); 11336d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_SRAR, sc->sc_dma_physaddr + 11346d161891SSam Leffler offsetof(struct hifn_dma, srcr[0])); 11356d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_DRAR, sc->sc_dma_physaddr + 11366d161891SSam Leffler offsetof(struct hifn_dma, dstr[0])); 11376d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_RRAR, sc->sc_dma_physaddr + 11386d161891SSam Leffler offsetof(struct hifn_dma, resr[0])); 11396d161891SSam Leffler 11406d161891SSam Leffler DELAY(2000); 11416d161891SSam Leffler 11426d161891SSam Leffler /* write status register */ 11436d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CSR, 11446d161891SSam Leffler HIFN_DMACSR_D_CTRL_DIS | HIFN_DMACSR_R_CTRL_DIS | 11456d161891SSam Leffler HIFN_DMACSR_S_CTRL_DIS | HIFN_DMACSR_C_CTRL_DIS | 11466d161891SSam Leffler HIFN_DMACSR_D_ABORT | HIFN_DMACSR_D_DONE | HIFN_DMACSR_D_LAST | 11476d161891SSam Leffler HIFN_DMACSR_D_WAIT | HIFN_DMACSR_D_OVER | 11486d161891SSam Leffler HIFN_DMACSR_R_ABORT | HIFN_DMACSR_R_DONE | HIFN_DMACSR_R_LAST | 11496d161891SSam Leffler HIFN_DMACSR_R_WAIT | HIFN_DMACSR_R_OVER | 11506d161891SSam Leffler HIFN_DMACSR_S_ABORT | HIFN_DMACSR_S_DONE | HIFN_DMACSR_S_LAST | 11516d161891SSam Leffler HIFN_DMACSR_S_WAIT | 11526d161891SSam Leffler HIFN_DMACSR_C_ABORT | HIFN_DMACSR_C_DONE | HIFN_DMACSR_C_LAST | 11536d161891SSam Leffler HIFN_DMACSR_C_WAIT | 11546d161891SSam Leffler HIFN_DMACSR_ENGINE | 11556d161891SSam Leffler ((sc->sc_flags & HIFN_HAS_PUBLIC) ? 11566d161891SSam Leffler HIFN_DMACSR_PUBDONE : 0) | 11576d161891SSam Leffler ((sc->sc_flags & HIFN_IS_7811) ? 11586d161891SSam Leffler HIFN_DMACSR_ILLW | HIFN_DMACSR_ILLR : 0)); 11596d161891SSam Leffler 11606d161891SSam Leffler sc->sc_d_busy = sc->sc_r_busy = sc->sc_s_busy = sc->sc_c_busy = 0; 11616d161891SSam Leffler sc->sc_dmaier |= HIFN_DMAIER_R_DONE | HIFN_DMAIER_C_ABORT | 11626d161891SSam Leffler HIFN_DMAIER_D_OVER | HIFN_DMAIER_R_OVER | 11636d161891SSam Leffler HIFN_DMAIER_S_ABORT | HIFN_DMAIER_D_ABORT | HIFN_DMAIER_R_ABORT | 11646d161891SSam Leffler ((sc->sc_flags & HIFN_IS_7811) ? 11656d161891SSam Leffler HIFN_DMAIER_ILLW | HIFN_DMAIER_ILLR : 0); 11666d161891SSam Leffler sc->sc_dmaier &= ~HIFN_DMAIER_C_WAIT; 11676d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier); 11686d161891SSam Leffler 116917b66701SSam Leffler 117017b66701SSam Leffler if (sc->sc_flags & HIFN_IS_7956) { 1171aa959e0dSSam Leffler u_int32_t pll; 1172aa959e0dSSam Leffler 117317b66701SSam Leffler WRITE_REG_0(sc, HIFN_0_PUCNFG, HIFN_PUCNFG_COMPSING | 117417b66701SSam Leffler HIFN_PUCNFG_TCALLPHASES | 117517b66701SSam Leffler HIFN_PUCNFG_TCDRVTOTEM | HIFN_PUCNFG_BUS32); 1176aa959e0dSSam Leffler 1177aa959e0dSSam Leffler /* turn off the clocks and insure bypass is set */ 1178aa959e0dSSam Leffler pll = READ_REG_1(sc, HIFN_1_PLL); 1179aa959e0dSSam Leffler pll = (pll &~ (HIFN_PLL_PK_CLK_SEL | HIFN_PLL_PE_CLK_SEL)) 11806810ad6fSSam Leffler | HIFN_PLL_BP | HIFN_PLL_MBSET; 1181aa959e0dSSam Leffler WRITE_REG_1(sc, HIFN_1_PLL, pll); 1182aa959e0dSSam Leffler DELAY(10*1000); /* 10ms */ 11836810ad6fSSam Leffler 1184aa959e0dSSam Leffler /* change configuration */ 1185aa959e0dSSam Leffler pll = (pll &~ HIFN_PLL_CONFIG) | sc->sc_pllconfig; 1186aa959e0dSSam Leffler WRITE_REG_1(sc, HIFN_1_PLL, pll); 1187aa959e0dSSam Leffler DELAY(10*1000); /* 10ms */ 11886810ad6fSSam Leffler 1189aa959e0dSSam Leffler /* disable bypass */ 1190aa959e0dSSam Leffler pll &= ~HIFN_PLL_BP; 1191aa959e0dSSam Leffler WRITE_REG_1(sc, HIFN_1_PLL, pll); 1192aa959e0dSSam Leffler /* enable clocks with new configuration */ 1193aa959e0dSSam Leffler pll |= HIFN_PLL_PK_CLK_SEL | HIFN_PLL_PE_CLK_SEL; 1194aa959e0dSSam Leffler WRITE_REG_1(sc, HIFN_1_PLL, pll); 119517b66701SSam Leffler } else { 11966d161891SSam Leffler WRITE_REG_0(sc, HIFN_0_PUCNFG, HIFN_PUCNFG_COMPSING | 11976d161891SSam Leffler HIFN_PUCNFG_DRFR_128 | HIFN_PUCNFG_TCALLPHASES | 11986d161891SSam Leffler HIFN_PUCNFG_TCDRVTOTEM | HIFN_PUCNFG_BUS32 | 11996d161891SSam Leffler (sc->sc_drammodel ? HIFN_PUCNFG_DRAM : HIFN_PUCNFG_SRAM)); 120017b66701SSam Leffler } 12016d161891SSam Leffler 12026d161891SSam Leffler WRITE_REG_0(sc, HIFN_0_PUISR, HIFN_PUISR_DSTOVER); 12036d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET | 12046d161891SSam Leffler HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE | HIFN_DMACNFG_LAST | 12056d161891SSam Leffler ((HIFN_POLL_FREQUENCY << 16 ) & HIFN_DMACNFG_POLLFREQ) | 12066d161891SSam Leffler ((HIFN_POLL_SCALAR << 8) & HIFN_DMACNFG_POLLINVAL)); 12076d161891SSam Leffler } 12086d161891SSam Leffler 12096d161891SSam Leffler /* 12106d161891SSam Leffler * The maximum number of sessions supported by the card 12116d161891SSam Leffler * is dependent on the amount of context ram, which 12126d161891SSam Leffler * encryption algorithms are enabled, and how compression 12136d161891SSam Leffler * is configured. This should be configured before this 12146d161891SSam Leffler * routine is called. 12156d161891SSam Leffler */ 12166d161891SSam Leffler static void 12176d161891SSam Leffler hifn_sessions(struct hifn_softc *sc) 12186d161891SSam Leffler { 12196d161891SSam Leffler u_int32_t pucnfg; 12206d161891SSam Leffler int ctxsize; 12216d161891SSam Leffler 12226d161891SSam Leffler pucnfg = READ_REG_0(sc, HIFN_0_PUCNFG); 12236d161891SSam Leffler 12246d161891SSam Leffler if (pucnfg & HIFN_PUCNFG_COMPSING) { 12256d161891SSam Leffler if (pucnfg & HIFN_PUCNFG_ENCCNFG) 12266d161891SSam Leffler ctxsize = 128; 12276d161891SSam Leffler else 12286d161891SSam Leffler ctxsize = 512; 122917b66701SSam Leffler /* 123017b66701SSam Leffler * 7955/7956 has internal context memory of 32K 123117b66701SSam Leffler */ 123217b66701SSam Leffler if (sc->sc_flags & HIFN_IS_7956) 123317b66701SSam Leffler sc->sc_maxses = 32768 / ctxsize; 123417b66701SSam Leffler else 12356d161891SSam Leffler sc->sc_maxses = 1 + 12366d161891SSam Leffler ((sc->sc_ramsize - 32768) / ctxsize); 12376d161891SSam Leffler } else 12386d161891SSam Leffler sc->sc_maxses = sc->sc_ramsize / 16384; 12396d161891SSam Leffler 12406d161891SSam Leffler if (sc->sc_maxses > 2048) 12416d161891SSam Leffler sc->sc_maxses = 2048; 12426d161891SSam Leffler } 12436d161891SSam Leffler 12446d161891SSam Leffler /* 12456d161891SSam Leffler * Determine ram type (sram or dram). Board should be just out of a reset 12466d161891SSam Leffler * state when this is called. 12476d161891SSam Leffler */ 12486d161891SSam Leffler static int 12496d161891SSam Leffler hifn_ramtype(struct hifn_softc *sc) 12506d161891SSam Leffler { 12516d161891SSam Leffler u_int8_t data[8], dataexpect[8]; 12526d161891SSam Leffler int i; 12536d161891SSam Leffler 12546d161891SSam Leffler for (i = 0; i < sizeof(data); i++) 12556d161891SSam Leffler data[i] = dataexpect[i] = 0x55; 12566d161891SSam Leffler if (hifn_writeramaddr(sc, 0, data)) 12576d161891SSam Leffler return (-1); 12586d161891SSam Leffler if (hifn_readramaddr(sc, 0, data)) 12596d161891SSam Leffler return (-1); 12606d161891SSam Leffler if (bcmp(data, dataexpect, sizeof(data)) != 0) { 12616d161891SSam Leffler sc->sc_drammodel = 1; 12626d161891SSam Leffler return (0); 12636d161891SSam Leffler } 12646d161891SSam Leffler 12656d161891SSam Leffler for (i = 0; i < sizeof(data); i++) 12666d161891SSam Leffler data[i] = dataexpect[i] = 0xaa; 12676d161891SSam Leffler if (hifn_writeramaddr(sc, 0, data)) 12686d161891SSam Leffler return (-1); 12696d161891SSam Leffler if (hifn_readramaddr(sc, 0, data)) 12706d161891SSam Leffler return (-1); 12716d161891SSam Leffler if (bcmp(data, dataexpect, sizeof(data)) != 0) { 12726d161891SSam Leffler sc->sc_drammodel = 1; 12736d161891SSam Leffler return (0); 12746d161891SSam Leffler } 12756d161891SSam Leffler 12766d161891SSam Leffler return (0); 12776d161891SSam Leffler } 12786d161891SSam Leffler 12796d161891SSam Leffler #define HIFN_SRAM_MAX (32 << 20) 12806d161891SSam Leffler #define HIFN_SRAM_STEP_SIZE 16384 12816d161891SSam Leffler #define HIFN_SRAM_GRANULARITY (HIFN_SRAM_MAX / HIFN_SRAM_STEP_SIZE) 12826d161891SSam Leffler 12836d161891SSam Leffler static int 12846d161891SSam Leffler hifn_sramsize(struct hifn_softc *sc) 12856d161891SSam Leffler { 12866d161891SSam Leffler u_int32_t a; 12876d161891SSam Leffler u_int8_t data[8]; 12886d161891SSam Leffler u_int8_t dataexpect[sizeof(data)]; 12896d161891SSam Leffler int32_t i; 12906d161891SSam Leffler 12916d161891SSam Leffler for (i = 0; i < sizeof(data); i++) 12926d161891SSam Leffler data[i] = dataexpect[i] = i ^ 0x5a; 12936d161891SSam Leffler 12946d161891SSam Leffler for (i = HIFN_SRAM_GRANULARITY - 1; i >= 0; i--) { 12956d161891SSam Leffler a = i * HIFN_SRAM_STEP_SIZE; 12966d161891SSam Leffler bcopy(&i, data, sizeof(i)); 12976d161891SSam Leffler hifn_writeramaddr(sc, a, data); 12986d161891SSam Leffler } 12996d161891SSam Leffler 13006d161891SSam Leffler for (i = 0; i < HIFN_SRAM_GRANULARITY; i++) { 13016d161891SSam Leffler a = i * HIFN_SRAM_STEP_SIZE; 13026d161891SSam Leffler bcopy(&i, dataexpect, sizeof(i)); 13036d161891SSam Leffler if (hifn_readramaddr(sc, a, data) < 0) 13046d161891SSam Leffler return (0); 13056d161891SSam Leffler if (bcmp(data, dataexpect, sizeof(data)) != 0) 13066d161891SSam Leffler return (0); 13076d161891SSam Leffler sc->sc_ramsize = a + HIFN_SRAM_STEP_SIZE; 13086d161891SSam Leffler } 13096d161891SSam Leffler 13106d161891SSam Leffler return (0); 13116d161891SSam Leffler } 13126d161891SSam Leffler 13136d161891SSam Leffler /* 13146d161891SSam Leffler * XXX For dram boards, one should really try all of the 13156d161891SSam Leffler * HIFN_PUCNFG_DSZ_*'s. This just assumes that PUCNFG 13166d161891SSam Leffler * is already set up correctly. 13176d161891SSam Leffler */ 13186d161891SSam Leffler static int 13196d161891SSam Leffler hifn_dramsize(struct hifn_softc *sc) 13206d161891SSam Leffler { 13216d161891SSam Leffler u_int32_t cnfg; 13226d161891SSam Leffler 132317b66701SSam Leffler if (sc->sc_flags & HIFN_IS_7956) { 132417b66701SSam Leffler /* 132517b66701SSam Leffler * 7955/7956 have a fixed internal ram of only 32K. 132617b66701SSam Leffler */ 132717b66701SSam Leffler sc->sc_ramsize = 32768; 132817b66701SSam Leffler } else { 13296d161891SSam Leffler cnfg = READ_REG_0(sc, HIFN_0_PUCNFG) & 13306d161891SSam Leffler HIFN_PUCNFG_DRAMMASK; 13316d161891SSam Leffler sc->sc_ramsize = 1 << ((cnfg >> 13) + 18); 133217b66701SSam Leffler } 13336d161891SSam Leffler return (0); 13346d161891SSam Leffler } 13356d161891SSam Leffler 13366d161891SSam Leffler static void 13376d161891SSam Leffler hifn_alloc_slot(struct hifn_softc *sc, int *cmdp, int *srcp, int *dstp, int *resp) 13386d161891SSam Leffler { 13396d161891SSam Leffler struct hifn_dma *dma = sc->sc_dma; 13406d161891SSam Leffler 1341ea14ae7aSOleksandr Tymoshenko if (sc->sc_cmdi == HIFN_D_CMD_RSIZE) { 1342ea14ae7aSOleksandr Tymoshenko sc->sc_cmdi = 0; 13436d161891SSam Leffler dma->cmdr[HIFN_D_CMD_RSIZE].l = htole32(HIFN_D_VALID | 13446d161891SSam Leffler HIFN_D_JUMP | HIFN_D_MASKDONEIRQ); 13456d161891SSam Leffler HIFN_CMDR_SYNC(sc, HIFN_D_CMD_RSIZE, 13466d161891SSam Leffler BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 13476d161891SSam Leffler } 1348ea14ae7aSOleksandr Tymoshenko *cmdp = sc->sc_cmdi++; 1349ea14ae7aSOleksandr Tymoshenko sc->sc_cmdk = sc->sc_cmdi; 13506d161891SSam Leffler 1351ea14ae7aSOleksandr Tymoshenko if (sc->sc_srci == HIFN_D_SRC_RSIZE) { 1352ea14ae7aSOleksandr Tymoshenko sc->sc_srci = 0; 13536d161891SSam Leffler dma->srcr[HIFN_D_SRC_RSIZE].l = htole32(HIFN_D_VALID | 13546d161891SSam Leffler HIFN_D_JUMP | HIFN_D_MASKDONEIRQ); 13556d161891SSam Leffler HIFN_SRCR_SYNC(sc, HIFN_D_SRC_RSIZE, 13566d161891SSam Leffler BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 13576d161891SSam Leffler } 1358ea14ae7aSOleksandr Tymoshenko *srcp = sc->sc_srci++; 1359ea14ae7aSOleksandr Tymoshenko sc->sc_srck = sc->sc_srci; 13606d161891SSam Leffler 1361ea14ae7aSOleksandr Tymoshenko if (sc->sc_dsti == HIFN_D_DST_RSIZE) { 1362ea14ae7aSOleksandr Tymoshenko sc->sc_dsti = 0; 13636d161891SSam Leffler dma->dstr[HIFN_D_DST_RSIZE].l = htole32(HIFN_D_VALID | 13646d161891SSam Leffler HIFN_D_JUMP | HIFN_D_MASKDONEIRQ); 13656d161891SSam Leffler HIFN_DSTR_SYNC(sc, HIFN_D_DST_RSIZE, 13666d161891SSam Leffler BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 13676d161891SSam Leffler } 1368ea14ae7aSOleksandr Tymoshenko *dstp = sc->sc_dsti++; 1369ea14ae7aSOleksandr Tymoshenko sc->sc_dstk = sc->sc_dsti; 13706d161891SSam Leffler 1371ea14ae7aSOleksandr Tymoshenko if (sc->sc_resi == HIFN_D_RES_RSIZE) { 1372ea14ae7aSOleksandr Tymoshenko sc->sc_resi = 0; 13736d161891SSam Leffler dma->resr[HIFN_D_RES_RSIZE].l = htole32(HIFN_D_VALID | 13746d161891SSam Leffler HIFN_D_JUMP | HIFN_D_MASKDONEIRQ); 13756d161891SSam Leffler HIFN_RESR_SYNC(sc, HIFN_D_RES_RSIZE, 13766d161891SSam Leffler BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 13776d161891SSam Leffler } 1378ea14ae7aSOleksandr Tymoshenko *resp = sc->sc_resi++; 1379ea14ae7aSOleksandr Tymoshenko sc->sc_resk = sc->sc_resi; 13806d161891SSam Leffler } 13816d161891SSam Leffler 13826d161891SSam Leffler static int 13836d161891SSam Leffler hifn_writeramaddr(struct hifn_softc *sc, int addr, u_int8_t *data) 13846d161891SSam Leffler { 13856d161891SSam Leffler struct hifn_dma *dma = sc->sc_dma; 13866d161891SSam Leffler hifn_base_command_t wc; 13876d161891SSam Leffler const u_int32_t masks = HIFN_D_VALID | HIFN_D_LAST | HIFN_D_MASKDONEIRQ; 13886d161891SSam Leffler int r, cmdi, resi, srci, dsti; 13896d161891SSam Leffler 13906d161891SSam Leffler wc.masks = htole16(3 << 13); 13916d161891SSam Leffler wc.session_num = htole16(addr >> 14); 13926d161891SSam Leffler wc.total_source_count = htole16(8); 13936d161891SSam Leffler wc.total_dest_count = htole16(addr & 0x3fff); 13946d161891SSam Leffler 13956d161891SSam Leffler hifn_alloc_slot(sc, &cmdi, &srci, &dsti, &resi); 13966d161891SSam Leffler 13976d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CSR, 13986d161891SSam Leffler HIFN_DMACSR_C_CTRL_ENA | HIFN_DMACSR_S_CTRL_ENA | 13996d161891SSam Leffler HIFN_DMACSR_D_CTRL_ENA | HIFN_DMACSR_R_CTRL_ENA); 14006d161891SSam Leffler 14016d161891SSam Leffler /* build write command */ 14026d161891SSam Leffler bzero(dma->command_bufs[cmdi], HIFN_MAX_COMMAND); 14036d161891SSam Leffler *(hifn_base_command_t *)dma->command_bufs[cmdi] = wc; 14046d161891SSam Leffler bcopy(data, &dma->test_src, sizeof(dma->test_src)); 14056d161891SSam Leffler 14066d161891SSam Leffler dma->srcr[srci].p = htole32(sc->sc_dma_physaddr 14076d161891SSam Leffler + offsetof(struct hifn_dma, test_src)); 14086d161891SSam Leffler dma->dstr[dsti].p = htole32(sc->sc_dma_physaddr 14096d161891SSam Leffler + offsetof(struct hifn_dma, test_dst)); 14106d161891SSam Leffler 14116d161891SSam Leffler dma->cmdr[cmdi].l = htole32(16 | masks); 14126d161891SSam Leffler dma->srcr[srci].l = htole32(8 | masks); 14136d161891SSam Leffler dma->dstr[dsti].l = htole32(4 | masks); 14146d161891SSam Leffler dma->resr[resi].l = htole32(4 | masks); 14156d161891SSam Leffler 14166d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 14176d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 14186d161891SSam Leffler 14196d161891SSam Leffler for (r = 10000; r >= 0; r--) { 14206d161891SSam Leffler DELAY(10); 14216d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 14226d161891SSam Leffler BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 14236d161891SSam Leffler if ((dma->resr[resi].l & htole32(HIFN_D_VALID)) == 0) 14246d161891SSam Leffler break; 14256d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 14266d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 14276d161891SSam Leffler } 14286d161891SSam Leffler if (r == 0) { 14296d161891SSam Leffler device_printf(sc->sc_dev, "writeramaddr -- " 14306d161891SSam Leffler "result[%d](addr %d) still valid\n", resi, addr); 14316d161891SSam Leffler r = -1; 14326d161891SSam Leffler return (-1); 14336d161891SSam Leffler } else 14346d161891SSam Leffler r = 0; 14356d161891SSam Leffler 14366d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CSR, 14376d161891SSam Leffler HIFN_DMACSR_C_CTRL_DIS | HIFN_DMACSR_S_CTRL_DIS | 14386d161891SSam Leffler HIFN_DMACSR_D_CTRL_DIS | HIFN_DMACSR_R_CTRL_DIS); 14396d161891SSam Leffler 14406d161891SSam Leffler return (r); 14416d161891SSam Leffler } 14426d161891SSam Leffler 14436d161891SSam Leffler static int 14446d161891SSam Leffler hifn_readramaddr(struct hifn_softc *sc, int addr, u_int8_t *data) 14456d161891SSam Leffler { 14466d161891SSam Leffler struct hifn_dma *dma = sc->sc_dma; 14476d161891SSam Leffler hifn_base_command_t rc; 14486d161891SSam Leffler const u_int32_t masks = HIFN_D_VALID | HIFN_D_LAST | HIFN_D_MASKDONEIRQ; 14496d161891SSam Leffler int r, cmdi, srci, dsti, resi; 14506d161891SSam Leffler 14516d161891SSam Leffler rc.masks = htole16(2 << 13); 14526d161891SSam Leffler rc.session_num = htole16(addr >> 14); 14536d161891SSam Leffler rc.total_source_count = htole16(addr & 0x3fff); 14546d161891SSam Leffler rc.total_dest_count = htole16(8); 14556d161891SSam Leffler 14566d161891SSam Leffler hifn_alloc_slot(sc, &cmdi, &srci, &dsti, &resi); 14576d161891SSam Leffler 14586d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CSR, 14596d161891SSam Leffler HIFN_DMACSR_C_CTRL_ENA | HIFN_DMACSR_S_CTRL_ENA | 14606d161891SSam Leffler HIFN_DMACSR_D_CTRL_ENA | HIFN_DMACSR_R_CTRL_ENA); 14616d161891SSam Leffler 14626d161891SSam Leffler bzero(dma->command_bufs[cmdi], HIFN_MAX_COMMAND); 14636d161891SSam Leffler *(hifn_base_command_t *)dma->command_bufs[cmdi] = rc; 14646d161891SSam Leffler 14656d161891SSam Leffler dma->srcr[srci].p = htole32(sc->sc_dma_physaddr + 14666d161891SSam Leffler offsetof(struct hifn_dma, test_src)); 14676d161891SSam Leffler dma->test_src = 0; 14686d161891SSam Leffler dma->dstr[dsti].p = htole32(sc->sc_dma_physaddr + 14696d161891SSam Leffler offsetof(struct hifn_dma, test_dst)); 14706d161891SSam Leffler dma->test_dst = 0; 14716d161891SSam Leffler dma->cmdr[cmdi].l = htole32(8 | masks); 14726d161891SSam Leffler dma->srcr[srci].l = htole32(8 | masks); 14736d161891SSam Leffler dma->dstr[dsti].l = htole32(8 | masks); 14746d161891SSam Leffler dma->resr[resi].l = htole32(HIFN_MAX_RESULT | masks); 14756d161891SSam Leffler 14766d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 14776d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 14786d161891SSam Leffler 14796d161891SSam Leffler for (r = 10000; r >= 0; r--) { 14806d161891SSam Leffler DELAY(10); 14816d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 14826d161891SSam Leffler BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 14836d161891SSam Leffler if ((dma->resr[resi].l & htole32(HIFN_D_VALID)) == 0) 14846d161891SSam Leffler break; 14856d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 14866d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 14876d161891SSam Leffler } 14886d161891SSam Leffler if (r == 0) { 14896d161891SSam Leffler device_printf(sc->sc_dev, "readramaddr -- " 14906d161891SSam Leffler "result[%d](addr %d) still valid\n", resi, addr); 14916d161891SSam Leffler r = -1; 14926d161891SSam Leffler } else { 14936d161891SSam Leffler r = 0; 14946d161891SSam Leffler bcopy(&dma->test_dst, data, sizeof(dma->test_dst)); 14956d161891SSam Leffler } 14966d161891SSam Leffler 14976d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CSR, 14986d161891SSam Leffler HIFN_DMACSR_C_CTRL_DIS | HIFN_DMACSR_S_CTRL_DIS | 14996d161891SSam Leffler HIFN_DMACSR_D_CTRL_DIS | HIFN_DMACSR_R_CTRL_DIS); 15006d161891SSam Leffler 15016d161891SSam Leffler return (r); 15026d161891SSam Leffler } 15036d161891SSam Leffler 15046d161891SSam Leffler /* 15056d161891SSam Leffler * Initialize the descriptor rings. 15066d161891SSam Leffler */ 15076d161891SSam Leffler static void 15086d161891SSam Leffler hifn_init_dma(struct hifn_softc *sc) 15096d161891SSam Leffler { 15106d161891SSam Leffler struct hifn_dma *dma = sc->sc_dma; 15116d161891SSam Leffler int i; 15126d161891SSam Leffler 15136d161891SSam Leffler hifn_set_retry(sc); 15146d161891SSam Leffler 15156d161891SSam Leffler /* initialize static pointer values */ 15166d161891SSam Leffler for (i = 0; i < HIFN_D_CMD_RSIZE; i++) 15176d161891SSam Leffler dma->cmdr[i].p = htole32(sc->sc_dma_physaddr + 15186d161891SSam Leffler offsetof(struct hifn_dma, command_bufs[i][0])); 15196d161891SSam Leffler for (i = 0; i < HIFN_D_RES_RSIZE; i++) 15206d161891SSam Leffler dma->resr[i].p = htole32(sc->sc_dma_physaddr + 15216d161891SSam Leffler offsetof(struct hifn_dma, result_bufs[i][0])); 15226d161891SSam Leffler 15236d161891SSam Leffler dma->cmdr[HIFN_D_CMD_RSIZE].p = 15246d161891SSam Leffler htole32(sc->sc_dma_physaddr + offsetof(struct hifn_dma, cmdr[0])); 15256d161891SSam Leffler dma->srcr[HIFN_D_SRC_RSIZE].p = 15266d161891SSam Leffler htole32(sc->sc_dma_physaddr + offsetof(struct hifn_dma, srcr[0])); 15276d161891SSam Leffler dma->dstr[HIFN_D_DST_RSIZE].p = 15286d161891SSam Leffler htole32(sc->sc_dma_physaddr + offsetof(struct hifn_dma, dstr[0])); 15296d161891SSam Leffler dma->resr[HIFN_D_RES_RSIZE].p = 15306d161891SSam Leffler htole32(sc->sc_dma_physaddr + offsetof(struct hifn_dma, resr[0])); 15316d161891SSam Leffler 1532ea14ae7aSOleksandr Tymoshenko sc->sc_cmdu = sc->sc_srcu = sc->sc_dstu = sc->sc_resu = 0; 1533ea14ae7aSOleksandr Tymoshenko sc->sc_cmdi = sc->sc_srci = sc->sc_dsti = sc->sc_resi = 0; 1534ea14ae7aSOleksandr Tymoshenko sc->sc_cmdk = sc->sc_srck = sc->sc_dstk = sc->sc_resk = 0; 15356d161891SSam Leffler } 15366d161891SSam Leffler 15376d161891SSam Leffler /* 15386d161891SSam Leffler * Writes out the raw command buffer space. Returns the 15396d161891SSam Leffler * command buffer size. 15406d161891SSam Leffler */ 15416d161891SSam Leffler static u_int 15426d161891SSam Leffler hifn_write_command(struct hifn_command *cmd, u_int8_t *buf) 15436d161891SSam Leffler { 1544c0341432SJohn Baldwin struct cryptop *crp; 15456d161891SSam Leffler u_int8_t *buf_pos; 15466d161891SSam Leffler hifn_base_command_t *base_cmd; 15476d161891SSam Leffler hifn_mac_command_t *mac_cmd; 15486d161891SSam Leffler hifn_crypt_command_t *cry_cmd; 154917b66701SSam Leffler int using_mac, using_crypt, len, ivlen; 15506d161891SSam Leffler u_int32_t dlen, slen; 15516d161891SSam Leffler 1552c0341432SJohn Baldwin crp = cmd->crp; 15536d161891SSam Leffler buf_pos = buf; 15546d161891SSam Leffler using_mac = cmd->base_masks & HIFN_BASE_CMD_MAC; 15556d161891SSam Leffler using_crypt = cmd->base_masks & HIFN_BASE_CMD_CRYPT; 15566d161891SSam Leffler 15576d161891SSam Leffler base_cmd = (hifn_base_command_t *)buf_pos; 15586d161891SSam Leffler base_cmd->masks = htole16(cmd->base_masks); 15596d161891SSam Leffler slen = cmd->src_mapsize; 15606d161891SSam Leffler if (cmd->sloplen) 15616d161891SSam Leffler dlen = cmd->dst_mapsize - cmd->sloplen + sizeof(u_int32_t); 15626d161891SSam Leffler else 15636d161891SSam Leffler dlen = cmd->dst_mapsize; 15646d161891SSam Leffler base_cmd->total_source_count = htole16(slen & HIFN_BASE_CMD_LENMASK_LO); 15656d161891SSam Leffler base_cmd->total_dest_count = htole16(dlen & HIFN_BASE_CMD_LENMASK_LO); 15666d161891SSam Leffler dlen >>= 16; 15676d161891SSam Leffler slen >>= 16; 1568fe9b390bSSam Leffler base_cmd->session_num = htole16( 15696d161891SSam Leffler ((slen << HIFN_BASE_CMD_SRCLEN_S) & HIFN_BASE_CMD_SRCLEN_M) | 15706d161891SSam Leffler ((dlen << HIFN_BASE_CMD_DSTLEN_S) & HIFN_BASE_CMD_DSTLEN_M)); 15716d161891SSam Leffler buf_pos += sizeof(hifn_base_command_t); 15726d161891SSam Leffler 15736d161891SSam Leffler if (using_mac) { 15746d161891SSam Leffler mac_cmd = (hifn_mac_command_t *)buf_pos; 1575c0341432SJohn Baldwin dlen = crp->crp_aad_length + crp->crp_payload_length; 15766d161891SSam Leffler mac_cmd->source_count = htole16(dlen & 0xffff); 15776d161891SSam Leffler dlen >>= 16; 15786d161891SSam Leffler mac_cmd->masks = htole16(cmd->mac_masks | 15796d161891SSam Leffler ((dlen << HIFN_MAC_CMD_SRCLEN_S) & HIFN_MAC_CMD_SRCLEN_M)); 1580c0341432SJohn Baldwin if (crp->crp_aad_length != 0) 1581c0341432SJohn Baldwin mac_cmd->header_skip = htole16(crp->crp_aad_start); 1582c0341432SJohn Baldwin else 1583c0341432SJohn Baldwin mac_cmd->header_skip = htole16(crp->crp_payload_start); 15846d161891SSam Leffler mac_cmd->reserved = 0; 15856d161891SSam Leffler buf_pos += sizeof(hifn_mac_command_t); 15866d161891SSam Leffler } 15876d161891SSam Leffler 15886d161891SSam Leffler if (using_crypt) { 15896d161891SSam Leffler cry_cmd = (hifn_crypt_command_t *)buf_pos; 1590c0341432SJohn Baldwin dlen = crp->crp_payload_length; 15916d161891SSam Leffler cry_cmd->source_count = htole16(dlen & 0xffff); 15926d161891SSam Leffler dlen >>= 16; 15936d161891SSam Leffler cry_cmd->masks = htole16(cmd->cry_masks | 15946d161891SSam Leffler ((dlen << HIFN_CRYPT_CMD_SRCLEN_S) & HIFN_CRYPT_CMD_SRCLEN_M)); 1595c0341432SJohn Baldwin cry_cmd->header_skip = htole16(crp->crp_payload_length); 15966d161891SSam Leffler cry_cmd->reserved = 0; 15976d161891SSam Leffler buf_pos += sizeof(hifn_crypt_command_t); 15986d161891SSam Leffler } 15996d161891SSam Leffler 16006d161891SSam Leffler if (using_mac && cmd->mac_masks & HIFN_MAC_CMD_NEW_KEY) { 16016d161891SSam Leffler bcopy(cmd->mac, buf_pos, HIFN_MAC_KEY_LENGTH); 16026d161891SSam Leffler buf_pos += HIFN_MAC_KEY_LENGTH; 16036d161891SSam Leffler } 16046d161891SSam Leffler 16056d161891SSam Leffler if (using_crypt && cmd->cry_masks & HIFN_CRYPT_CMD_NEW_KEY) { 16066d161891SSam Leffler switch (cmd->cry_masks & HIFN_CRYPT_CMD_ALG_MASK) { 16076d161891SSam Leffler case HIFN_CRYPT_CMD_ALG_3DES: 16086d161891SSam Leffler bcopy(cmd->ck, buf_pos, HIFN_3DES_KEY_LENGTH); 16096d161891SSam Leffler buf_pos += HIFN_3DES_KEY_LENGTH; 16106d161891SSam Leffler break; 16116d161891SSam Leffler case HIFN_CRYPT_CMD_ALG_DES: 16126d161891SSam Leffler bcopy(cmd->ck, buf_pos, HIFN_DES_KEY_LENGTH); 161317b66701SSam Leffler buf_pos += HIFN_DES_KEY_LENGTH; 16146d161891SSam Leffler break; 16156d161891SSam Leffler case HIFN_CRYPT_CMD_ALG_RC4: 16166d161891SSam Leffler len = 256; 16176d161891SSam Leffler do { 16186d161891SSam Leffler int clen; 16196d161891SSam Leffler 16206d161891SSam Leffler clen = MIN(cmd->cklen, len); 16216d161891SSam Leffler bcopy(cmd->ck, buf_pos, clen); 16226d161891SSam Leffler len -= clen; 16236d161891SSam Leffler buf_pos += clen; 16246d161891SSam Leffler } while (len > 0); 16256d161891SSam Leffler bzero(buf_pos, 4); 16266d161891SSam Leffler buf_pos += 4; 16276d161891SSam Leffler break; 162817b66701SSam Leffler case HIFN_CRYPT_CMD_ALG_AES: 162917b66701SSam Leffler /* 163017b66701SSam Leffler * AES keys are variable 128, 192 and 163117b66701SSam Leffler * 256 bits (16, 24 and 32 bytes). 163217b66701SSam Leffler */ 163317b66701SSam Leffler bcopy(cmd->ck, buf_pos, cmd->cklen); 163417b66701SSam Leffler buf_pos += cmd->cklen; 163517b66701SSam Leffler break; 16366d161891SSam Leffler } 16376d161891SSam Leffler } 16386d161891SSam Leffler 16396d161891SSam Leffler if (using_crypt && cmd->cry_masks & HIFN_CRYPT_CMD_NEW_IV) { 164017b66701SSam Leffler switch (cmd->cry_masks & HIFN_CRYPT_CMD_ALG_MASK) { 164117b66701SSam Leffler case HIFN_CRYPT_CMD_ALG_AES: 164217b66701SSam Leffler ivlen = HIFN_AES_IV_LENGTH; 164317b66701SSam Leffler break; 164417b66701SSam Leffler default: 164517b66701SSam Leffler ivlen = HIFN_IV_LENGTH; 164617b66701SSam Leffler break; 164717b66701SSam Leffler } 164817b66701SSam Leffler bcopy(cmd->iv, buf_pos, ivlen); 164917b66701SSam Leffler buf_pos += ivlen; 16506d161891SSam Leffler } 16516d161891SSam Leffler 16526d161891SSam Leffler if ((cmd->base_masks & (HIFN_BASE_CMD_MAC|HIFN_BASE_CMD_CRYPT)) == 0) { 16536d161891SSam Leffler bzero(buf_pos, 8); 16546d161891SSam Leffler buf_pos += 8; 16556d161891SSam Leffler } 16566d161891SSam Leffler 16576d161891SSam Leffler return (buf_pos - buf); 16586d161891SSam Leffler } 16596d161891SSam Leffler 16606d161891SSam Leffler static int 16616d161891SSam Leffler hifn_dmamap_aligned(struct hifn_operand *op) 16626d161891SSam Leffler { 16636d161891SSam Leffler int i; 16646d161891SSam Leffler 16656d161891SSam Leffler for (i = 0; i < op->nsegs; i++) { 16666d161891SSam Leffler if (op->segs[i].ds_addr & 3) 16676d161891SSam Leffler return (0); 16686d161891SSam Leffler if ((i != (op->nsegs - 1)) && (op->segs[i].ds_len & 3)) 16696d161891SSam Leffler return (0); 16706d161891SSam Leffler } 16716d161891SSam Leffler return (1); 16726d161891SSam Leffler } 16736d161891SSam Leffler 16746810ad6fSSam Leffler static __inline int 16756810ad6fSSam Leffler hifn_dmamap_dstwrap(struct hifn_softc *sc, int idx) 16766810ad6fSSam Leffler { 16776810ad6fSSam Leffler struct hifn_dma *dma = sc->sc_dma; 16786810ad6fSSam Leffler 16796810ad6fSSam Leffler if (++idx == HIFN_D_DST_RSIZE) { 16806810ad6fSSam Leffler dma->dstr[idx].l = htole32(HIFN_D_VALID | HIFN_D_JUMP | 16816810ad6fSSam Leffler HIFN_D_MASKDONEIRQ); 16826810ad6fSSam Leffler HIFN_DSTR_SYNC(sc, idx, 16836810ad6fSSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 16846810ad6fSSam Leffler idx = 0; 16856810ad6fSSam Leffler } 16866810ad6fSSam Leffler return (idx); 16876810ad6fSSam Leffler } 16886810ad6fSSam Leffler 16896d161891SSam Leffler static int 16906d161891SSam Leffler hifn_dmamap_load_dst(struct hifn_softc *sc, struct hifn_command *cmd) 16916d161891SSam Leffler { 16926d161891SSam Leffler struct hifn_dma *dma = sc->sc_dma; 16936d161891SSam Leffler struct hifn_operand *dst = &cmd->dst; 16946d161891SSam Leffler u_int32_t p, l; 16956d161891SSam Leffler int idx, used = 0, i; 16966d161891SSam Leffler 1697ea14ae7aSOleksandr Tymoshenko idx = sc->sc_dsti; 16986d161891SSam Leffler for (i = 0; i < dst->nsegs - 1; i++) { 16996d161891SSam Leffler dma->dstr[idx].p = htole32(dst->segs[i].ds_addr); 17006d161891SSam Leffler dma->dstr[idx].l = htole32(HIFN_D_VALID | 17016d161891SSam Leffler HIFN_D_MASKDONEIRQ | dst->segs[i].ds_len); 17026d161891SSam Leffler HIFN_DSTR_SYNC(sc, idx, 17036d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 17046d161891SSam Leffler used++; 17056d161891SSam Leffler 17066810ad6fSSam Leffler idx = hifn_dmamap_dstwrap(sc, idx); 17076d161891SSam Leffler } 17086d161891SSam Leffler 17096d161891SSam Leffler if (cmd->sloplen == 0) { 17106d161891SSam Leffler p = dst->segs[i].ds_addr; 17116d161891SSam Leffler l = HIFN_D_VALID | HIFN_D_MASKDONEIRQ | HIFN_D_LAST | 17126d161891SSam Leffler dst->segs[i].ds_len; 17136d161891SSam Leffler } else { 17146d161891SSam Leffler p = sc->sc_dma_physaddr + 17156d161891SSam Leffler offsetof(struct hifn_dma, slop[cmd->slopidx]); 17166d161891SSam Leffler l = HIFN_D_VALID | HIFN_D_MASKDONEIRQ | HIFN_D_LAST | 17176d161891SSam Leffler sizeof(u_int32_t); 17186d161891SSam Leffler 17196d161891SSam Leffler if ((dst->segs[i].ds_len - cmd->sloplen) != 0) { 17206d161891SSam Leffler dma->dstr[idx].p = htole32(dst->segs[i].ds_addr); 17216d161891SSam Leffler dma->dstr[idx].l = htole32(HIFN_D_VALID | 17226d161891SSam Leffler HIFN_D_MASKDONEIRQ | 17236d161891SSam Leffler (dst->segs[i].ds_len - cmd->sloplen)); 17246d161891SSam Leffler HIFN_DSTR_SYNC(sc, idx, 17256d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 17266d161891SSam Leffler used++; 17276d161891SSam Leffler 17286810ad6fSSam Leffler idx = hifn_dmamap_dstwrap(sc, idx); 17296d161891SSam Leffler } 17306d161891SSam Leffler } 17316d161891SSam Leffler dma->dstr[idx].p = htole32(p); 17326d161891SSam Leffler dma->dstr[idx].l = htole32(l); 17336d161891SSam Leffler HIFN_DSTR_SYNC(sc, idx, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 17346d161891SSam Leffler used++; 17356d161891SSam Leffler 17366810ad6fSSam Leffler idx = hifn_dmamap_dstwrap(sc, idx); 17376d161891SSam Leffler 1738ea14ae7aSOleksandr Tymoshenko sc->sc_dsti = idx; 1739ea14ae7aSOleksandr Tymoshenko sc->sc_dstu += used; 17406d161891SSam Leffler return (idx); 17416d161891SSam Leffler } 17426d161891SSam Leffler 17436810ad6fSSam Leffler static __inline int 17446810ad6fSSam Leffler hifn_dmamap_srcwrap(struct hifn_softc *sc, int idx) 17456810ad6fSSam Leffler { 17466810ad6fSSam Leffler struct hifn_dma *dma = sc->sc_dma; 17476810ad6fSSam Leffler 17486810ad6fSSam Leffler if (++idx == HIFN_D_SRC_RSIZE) { 17496810ad6fSSam Leffler dma->srcr[idx].l = htole32(HIFN_D_VALID | 17506810ad6fSSam Leffler HIFN_D_JUMP | HIFN_D_MASKDONEIRQ); 17516810ad6fSSam Leffler HIFN_SRCR_SYNC(sc, HIFN_D_SRC_RSIZE, 17526810ad6fSSam Leffler BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 17536810ad6fSSam Leffler idx = 0; 17546810ad6fSSam Leffler } 17556810ad6fSSam Leffler return (idx); 17566810ad6fSSam Leffler } 17576810ad6fSSam Leffler 17586d161891SSam Leffler static int 17596d161891SSam Leffler hifn_dmamap_load_src(struct hifn_softc *sc, struct hifn_command *cmd) 17606d161891SSam Leffler { 17616d161891SSam Leffler struct hifn_dma *dma = sc->sc_dma; 17626d161891SSam Leffler struct hifn_operand *src = &cmd->src; 17636d161891SSam Leffler int idx, i; 17646d161891SSam Leffler u_int32_t last = 0; 17656d161891SSam Leffler 1766ea14ae7aSOleksandr Tymoshenko idx = sc->sc_srci; 17676d161891SSam Leffler for (i = 0; i < src->nsegs; i++) { 17686d161891SSam Leffler if (i == src->nsegs - 1) 17696d161891SSam Leffler last = HIFN_D_LAST; 17706d161891SSam Leffler 17716d161891SSam Leffler dma->srcr[idx].p = htole32(src->segs[i].ds_addr); 17726d161891SSam Leffler dma->srcr[idx].l = htole32(src->segs[i].ds_len | 17736d161891SSam Leffler HIFN_D_VALID | HIFN_D_MASKDONEIRQ | last); 17746d161891SSam Leffler HIFN_SRCR_SYNC(sc, idx, 17756d161891SSam Leffler BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 17766d161891SSam Leffler 17776810ad6fSSam Leffler idx = hifn_dmamap_srcwrap(sc, idx); 17786d161891SSam Leffler } 1779ea14ae7aSOleksandr Tymoshenko sc->sc_srci = idx; 1780ea14ae7aSOleksandr Tymoshenko sc->sc_srcu += src->nsegs; 17816d161891SSam Leffler return (idx); 17826d161891SSam Leffler } 17836d161891SSam Leffler 1784c0341432SJohn Baldwin static bus_size_t 1785c0341432SJohn Baldwin hifn_crp_length(struct cryptop *crp) 1786c0341432SJohn Baldwin { 1787c0341432SJohn Baldwin 1788c0341432SJohn Baldwin switch (crp->crp_buf_type) { 1789c0341432SJohn Baldwin case CRYPTO_BUF_MBUF: 1790c0341432SJohn Baldwin return (crp->crp_mbuf->m_pkthdr.len); 1791c0341432SJohn Baldwin case CRYPTO_BUF_UIO: 1792c0341432SJohn Baldwin return (crp->crp_uio->uio_resid); 1793c0341432SJohn Baldwin case CRYPTO_BUF_CONTIG: 1794c0341432SJohn Baldwin return (crp->crp_ilen); 1795c0341432SJohn Baldwin default: 1796c0341432SJohn Baldwin panic("bad crp buffer type"); 1797c0341432SJohn Baldwin } 1798c0341432SJohn Baldwin } 1799c0341432SJohn Baldwin 18006d161891SSam Leffler static void 1801c0341432SJohn Baldwin hifn_op_cb(void* arg, bus_dma_segment_t *seg, int nsegs, int error) 18026d161891SSam Leffler { 18036d161891SSam Leffler struct hifn_operand *op = arg; 18046d161891SSam Leffler 18056d161891SSam Leffler KASSERT(nsegs <= MAX_SCATTER, 18066d161891SSam Leffler ("hifn_op_cb: too many DMA segments (%u > %u) " 18076d161891SSam Leffler "returned when mapping operand", nsegs, MAX_SCATTER)); 18086d161891SSam Leffler op->nsegs = nsegs; 18096d161891SSam Leffler bcopy(seg, op->segs, nsegs * sizeof (seg[0])); 18106d161891SSam Leffler } 18116d161891SSam Leffler 18126d161891SSam Leffler static int 18136d161891SSam Leffler hifn_crypto( 18146d161891SSam Leffler struct hifn_softc *sc, 18156d161891SSam Leffler struct hifn_command *cmd, 18166d161891SSam Leffler struct cryptop *crp, 18176d161891SSam Leffler int hint) 18186d161891SSam Leffler { 18196d161891SSam Leffler struct hifn_dma *dma = sc->sc_dma; 18206810ad6fSSam Leffler u_int32_t cmdlen, csr; 18216d161891SSam Leffler int cmdi, resi, err = 0; 18226d161891SSam Leffler 18236d161891SSam Leffler /* 18246d161891SSam Leffler * need 1 cmd, and 1 res 18256d161891SSam Leffler * 18266d161891SSam Leffler * NB: check this first since it's easy. 18276d161891SSam Leffler */ 18284f28f7d7SSam Leffler HIFN_LOCK(sc); 1829ea14ae7aSOleksandr Tymoshenko if ((sc->sc_cmdu + 1) > HIFN_D_CMD_RSIZE || 1830ea14ae7aSOleksandr Tymoshenko (sc->sc_resu + 1) > HIFN_D_RES_RSIZE) { 18316d161891SSam Leffler #ifdef HIFN_DEBUG 18326d161891SSam Leffler if (hifn_debug) { 18336d161891SSam Leffler device_printf(sc->sc_dev, 18346d161891SSam Leffler "cmd/result exhaustion, cmdu %u resu %u\n", 1835ea14ae7aSOleksandr Tymoshenko sc->sc_cmdu, sc->sc_resu); 18366d161891SSam Leffler } 18376d161891SSam Leffler #endif 18386d161891SSam Leffler hifnstats.hst_nomem_cr++; 18394f28f7d7SSam Leffler HIFN_UNLOCK(sc); 18406d161891SSam Leffler return (ERESTART); 18416d161891SSam Leffler } 18426d161891SSam Leffler 18436d161891SSam Leffler if (bus_dmamap_create(sc->sc_dmat, BUS_DMA_NOWAIT, &cmd->src_map)) { 18446d161891SSam Leffler hifnstats.hst_nomem_map++; 18454f28f7d7SSam Leffler HIFN_UNLOCK(sc); 18466d161891SSam Leffler return (ENOMEM); 18476d161891SSam Leffler } 18486d161891SSam Leffler 1849c0341432SJohn Baldwin if (bus_dmamap_load_crp(sc->sc_dmat, cmd->src_map, crp, hifn_op_cb, 1850c0341432SJohn Baldwin &cmd->src, BUS_DMA_NOWAIT)) { 18516d161891SSam Leffler hifnstats.hst_nomem_load++; 18526d161891SSam Leffler err = ENOMEM; 18536d161891SSam Leffler goto err_srcmap1; 18546d161891SSam Leffler } 1855c0341432SJohn Baldwin cmd->src_mapsize = hifn_crp_length(crp); 18566d161891SSam Leffler 18576d161891SSam Leffler if (hifn_dmamap_aligned(&cmd->src)) { 18586d161891SSam Leffler cmd->sloplen = cmd->src_mapsize & 3; 18596d161891SSam Leffler cmd->dst = cmd->src; 1860c0341432SJohn Baldwin } else if (crp->crp_buf_type == CRYPTO_BUF_MBUF) { 18616d161891SSam Leffler int totlen, len; 18626d161891SSam Leffler struct mbuf *m, *m0, *mlast; 18636d161891SSam Leffler 1864c0341432SJohn Baldwin KASSERT(cmd->dst_m == NULL, 18656d161891SSam Leffler ("hifn_crypto: dst_m initialized improperly")); 18666d161891SSam Leffler hifnstats.hst_unaligned++; 1867c0341432SJohn Baldwin 18686d161891SSam Leffler /* 18696d161891SSam Leffler * Source is not aligned on a longword boundary. 18706d161891SSam Leffler * Copy the data to insure alignment. If we fail 18716d161891SSam Leffler * to allocate mbufs or clusters while doing this 18726d161891SSam Leffler * we return ERESTART so the operation is requeued 18736d161891SSam Leffler * at the crypto later, but only if there are 18746d161891SSam Leffler * ops already posted to the hardware; otherwise we 18756d161891SSam Leffler * have no guarantee that we'll be re-entered. 18766d161891SSam Leffler */ 18776d161891SSam Leffler totlen = cmd->src_mapsize; 1878c0341432SJohn Baldwin if (crp->crp_mbuf->m_flags & M_PKTHDR) { 18796d161891SSam Leffler len = MHLEN; 1880c6499eccSGleb Smirnoff MGETHDR(m0, M_NOWAIT, MT_DATA); 1881c0341432SJohn Baldwin if (m0 && !m_dup_pkthdr(m0, crp->crp_mbuf, M_NOWAIT)) { 18829967cafcSSam Leffler m_free(m0); 18839967cafcSSam Leffler m0 = NULL; 18849967cafcSSam Leffler } 18856d161891SSam Leffler } else { 18866d161891SSam Leffler len = MLEN; 1887c6499eccSGleb Smirnoff MGET(m0, M_NOWAIT, MT_DATA); 18886d161891SSam Leffler } 18896d161891SSam Leffler if (m0 == NULL) { 18906d161891SSam Leffler hifnstats.hst_nomem_mbuf++; 1891ea14ae7aSOleksandr Tymoshenko err = sc->sc_cmdu ? ERESTART : ENOMEM; 18926d161891SSam Leffler goto err_srcmap; 18936d161891SSam Leffler } 18946d161891SSam Leffler if (totlen >= MINCLSIZE) { 18952a8c860fSRobert Watson if (!(MCLGET(m0, M_NOWAIT))) { 18966d161891SSam Leffler hifnstats.hst_nomem_mcl++; 1897ea14ae7aSOleksandr Tymoshenko err = sc->sc_cmdu ? ERESTART : ENOMEM; 18986d161891SSam Leffler m_freem(m0); 18996d161891SSam Leffler goto err_srcmap; 19006d161891SSam Leffler } 19016d161891SSam Leffler len = MCLBYTES; 19026d161891SSam Leffler } 19036d161891SSam Leffler totlen -= len; 19046d161891SSam Leffler m0->m_pkthdr.len = m0->m_len = len; 19056d161891SSam Leffler mlast = m0; 19066d161891SSam Leffler 19076d161891SSam Leffler while (totlen > 0) { 1908c6499eccSGleb Smirnoff MGET(m, M_NOWAIT, MT_DATA); 19096d161891SSam Leffler if (m == NULL) { 19106d161891SSam Leffler hifnstats.hst_nomem_mbuf++; 1911ea14ae7aSOleksandr Tymoshenko err = sc->sc_cmdu ? ERESTART : ENOMEM; 19126d161891SSam Leffler m_freem(m0); 19136d161891SSam Leffler goto err_srcmap; 19146d161891SSam Leffler } 19156d161891SSam Leffler len = MLEN; 19166d161891SSam Leffler if (totlen >= MINCLSIZE) { 19172a8c860fSRobert Watson if (!(MCLGET(m, M_NOWAIT))) { 19186d161891SSam Leffler hifnstats.hst_nomem_mcl++; 1919ea14ae7aSOleksandr Tymoshenko err = sc->sc_cmdu ? ERESTART : ENOMEM; 19206d161891SSam Leffler mlast->m_next = m; 19216d161891SSam Leffler m_freem(m0); 19226d161891SSam Leffler goto err_srcmap; 19236d161891SSam Leffler } 19246d161891SSam Leffler len = MCLBYTES; 19256d161891SSam Leffler } 19266d161891SSam Leffler 19276d161891SSam Leffler m->m_len = len; 19286d161891SSam Leffler m0->m_pkthdr.len += len; 19296d161891SSam Leffler totlen -= len; 19306d161891SSam Leffler 19316d161891SSam Leffler mlast->m_next = m; 19326d161891SSam Leffler mlast = m; 19336d161891SSam Leffler } 19346d161891SSam Leffler cmd->dst_m = m0; 19356d161891SSam Leffler 1936c0341432SJohn Baldwin if (bus_dmamap_create(sc->sc_dmat, BUS_DMA_NOWAIT, 1937c0341432SJohn Baldwin &cmd->dst_map)) { 19386d161891SSam Leffler hifnstats.hst_nomem_map++; 19396d161891SSam Leffler err = ENOMEM; 19406d161891SSam Leffler goto err_srcmap; 19416d161891SSam Leffler } 1942c0341432SJohn Baldwin 1943c0341432SJohn Baldwin if (bus_dmamap_load_mbuf_sg(sc->sc_dmat, cmd->dst_map, m0, 1944c0341432SJohn Baldwin cmd->dst_segs, &cmd->dst_nsegs, 0)) { 19456d161891SSam Leffler hifnstats.hst_nomem_map++; 19466d161891SSam Leffler err = ENOMEM; 19476d161891SSam Leffler goto err_dstmap1; 19486d161891SSam Leffler } 1949c0341432SJohn Baldwin cmd->dst_mapsize = m0->m_pkthdr.len; 1950c0341432SJohn Baldwin } else { 1951c0341432SJohn Baldwin err = EINVAL; 1952c0341432SJohn Baldwin goto err_srcmap; 19536d161891SSam Leffler } 19546d161891SSam Leffler 19556d161891SSam Leffler #ifdef HIFN_DEBUG 19566d161891SSam Leffler if (hifn_debug) { 19576d161891SSam Leffler device_printf(sc->sc_dev, 19586d161891SSam Leffler "Entering cmd: stat %8x ien %8x u %d/%d/%d/%d n %d/%d\n", 19596d161891SSam Leffler READ_REG_1(sc, HIFN_1_DMA_CSR), 19606d161891SSam Leffler READ_REG_1(sc, HIFN_1_DMA_IER), 1961ea14ae7aSOleksandr Tymoshenko sc->sc_cmdu, sc->sc_srcu, sc->sc_dstu, sc->sc_resu, 19626d161891SSam Leffler cmd->src_nsegs, cmd->dst_nsegs); 19636d161891SSam Leffler } 19646d161891SSam Leffler #endif 19656d161891SSam Leffler 19666d161891SSam Leffler if (cmd->src_map == cmd->dst_map) { 19676d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, cmd->src_map, 19686d161891SSam Leffler BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 19696d161891SSam Leffler } else { 19706d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, cmd->src_map, 19716d161891SSam Leffler BUS_DMASYNC_PREWRITE); 19726d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, cmd->dst_map, 19736d161891SSam Leffler BUS_DMASYNC_PREREAD); 19746d161891SSam Leffler } 19756d161891SSam Leffler 19766d161891SSam Leffler /* 19776d161891SSam Leffler * need N src, and N dst 19786d161891SSam Leffler */ 1979ea14ae7aSOleksandr Tymoshenko if ((sc->sc_srcu + cmd->src_nsegs) > HIFN_D_SRC_RSIZE || 1980ea14ae7aSOleksandr Tymoshenko (sc->sc_dstu + cmd->dst_nsegs + 1) > HIFN_D_DST_RSIZE) { 19816d161891SSam Leffler #ifdef HIFN_DEBUG 19826d161891SSam Leffler if (hifn_debug) { 19836d161891SSam Leffler device_printf(sc->sc_dev, 19846d161891SSam Leffler "src/dst exhaustion, srcu %u+%u dstu %u+%u\n", 1985ea14ae7aSOleksandr Tymoshenko sc->sc_srcu, cmd->src_nsegs, 1986ea14ae7aSOleksandr Tymoshenko sc->sc_dstu, cmd->dst_nsegs); 19876d161891SSam Leffler } 19886d161891SSam Leffler #endif 19896d161891SSam Leffler hifnstats.hst_nomem_sd++; 19906d161891SSam Leffler err = ERESTART; 19916d161891SSam Leffler goto err_dstmap; 19926d161891SSam Leffler } 19936d161891SSam Leffler 1994ea14ae7aSOleksandr Tymoshenko if (sc->sc_cmdi == HIFN_D_CMD_RSIZE) { 1995ea14ae7aSOleksandr Tymoshenko sc->sc_cmdi = 0; 19966d161891SSam Leffler dma->cmdr[HIFN_D_CMD_RSIZE].l = htole32(HIFN_D_VALID | 19976d161891SSam Leffler HIFN_D_JUMP | HIFN_D_MASKDONEIRQ); 19986d161891SSam Leffler HIFN_CMDR_SYNC(sc, HIFN_D_CMD_RSIZE, 19996d161891SSam Leffler BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 20006d161891SSam Leffler } 2001ea14ae7aSOleksandr Tymoshenko cmdi = sc->sc_cmdi++; 20026d161891SSam Leffler cmdlen = hifn_write_command(cmd, dma->command_bufs[cmdi]); 20036d161891SSam Leffler HIFN_CMD_SYNC(sc, cmdi, BUS_DMASYNC_PREWRITE); 20046d161891SSam Leffler 20056d161891SSam Leffler /* .p for command/result already set */ 20066d161891SSam Leffler dma->cmdr[cmdi].l = htole32(cmdlen | HIFN_D_VALID | HIFN_D_LAST | 20076d161891SSam Leffler HIFN_D_MASKDONEIRQ); 20086d161891SSam Leffler HIFN_CMDR_SYNC(sc, cmdi, 20096d161891SSam Leffler BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 2010ea14ae7aSOleksandr Tymoshenko sc->sc_cmdu++; 20116d161891SSam Leffler 20126d161891SSam Leffler /* 20136d161891SSam Leffler * We don't worry about missing an interrupt (which a "command wait" 20146d161891SSam Leffler * interrupt salvages us from), unless there is more than one command 20156d161891SSam Leffler * in the queue. 20166d161891SSam Leffler */ 2017ea14ae7aSOleksandr Tymoshenko if (sc->sc_cmdu > 1) { 20186d161891SSam Leffler sc->sc_dmaier |= HIFN_DMAIER_C_WAIT; 20196d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier); 20206d161891SSam Leffler } 20216d161891SSam Leffler 20226d161891SSam Leffler hifnstats.hst_ipackets++; 20236d161891SSam Leffler hifnstats.hst_ibytes += cmd->src_mapsize; 20246d161891SSam Leffler 20256d161891SSam Leffler hifn_dmamap_load_src(sc, cmd); 20266d161891SSam Leffler 20276d161891SSam Leffler /* 20286d161891SSam Leffler * Unlike other descriptors, we don't mask done interrupt from 20296d161891SSam Leffler * result descriptor. 20306d161891SSam Leffler */ 20316d161891SSam Leffler #ifdef HIFN_DEBUG 20326d161891SSam Leffler if (hifn_debug) 20336d161891SSam Leffler printf("load res\n"); 20346d161891SSam Leffler #endif 2035ea14ae7aSOleksandr Tymoshenko if (sc->sc_resi == HIFN_D_RES_RSIZE) { 2036ea14ae7aSOleksandr Tymoshenko sc->sc_resi = 0; 20376d161891SSam Leffler dma->resr[HIFN_D_RES_RSIZE].l = htole32(HIFN_D_VALID | 20386d161891SSam Leffler HIFN_D_JUMP | HIFN_D_MASKDONEIRQ); 20396d161891SSam Leffler HIFN_RESR_SYNC(sc, HIFN_D_RES_RSIZE, 20406d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 20416d161891SSam Leffler } 2042ea14ae7aSOleksandr Tymoshenko resi = sc->sc_resi++; 2043ea14ae7aSOleksandr Tymoshenko KASSERT(sc->sc_hifn_commands[resi] == NULL, 20446d161891SSam Leffler ("hifn_crypto: command slot %u busy", resi)); 2045ea14ae7aSOleksandr Tymoshenko sc->sc_hifn_commands[resi] = cmd; 20466d161891SSam Leffler HIFN_RES_SYNC(sc, resi, BUS_DMASYNC_PREREAD); 20476d161891SSam Leffler if ((hint & CRYPTO_HINT_MORE) && sc->sc_curbatch < hifn_maxbatch) { 20486d161891SSam Leffler dma->resr[resi].l = htole32(HIFN_MAX_RESULT | 20496d161891SSam Leffler HIFN_D_VALID | HIFN_D_LAST | HIFN_D_MASKDONEIRQ); 20506d161891SSam Leffler sc->sc_curbatch++; 20516d161891SSam Leffler if (sc->sc_curbatch > hifnstats.hst_maxbatch) 20526d161891SSam Leffler hifnstats.hst_maxbatch = sc->sc_curbatch; 20536d161891SSam Leffler hifnstats.hst_totbatch++; 20546d161891SSam Leffler } else { 20556d161891SSam Leffler dma->resr[resi].l = htole32(HIFN_MAX_RESULT | 20566d161891SSam Leffler HIFN_D_VALID | HIFN_D_LAST); 20576d161891SSam Leffler sc->sc_curbatch = 0; 20586d161891SSam Leffler } 20596d161891SSam Leffler HIFN_RESR_SYNC(sc, resi, 20606d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2061ea14ae7aSOleksandr Tymoshenko sc->sc_resu++; 20626d161891SSam Leffler 20636d161891SSam Leffler if (cmd->sloplen) 20646d161891SSam Leffler cmd->slopidx = resi; 20656d161891SSam Leffler 20666d161891SSam Leffler hifn_dmamap_load_dst(sc, cmd); 20676d161891SSam Leffler 20686810ad6fSSam Leffler csr = 0; 20696810ad6fSSam Leffler if (sc->sc_c_busy == 0) { 20706810ad6fSSam Leffler csr |= HIFN_DMACSR_C_CTRL_ENA; 20716810ad6fSSam Leffler sc->sc_c_busy = 1; 20726810ad6fSSam Leffler } 20736810ad6fSSam Leffler if (sc->sc_s_busy == 0) { 20746810ad6fSSam Leffler csr |= HIFN_DMACSR_S_CTRL_ENA; 20756810ad6fSSam Leffler sc->sc_s_busy = 1; 20766810ad6fSSam Leffler } 20776810ad6fSSam Leffler if (sc->sc_r_busy == 0) { 20786810ad6fSSam Leffler csr |= HIFN_DMACSR_R_CTRL_ENA; 20796810ad6fSSam Leffler sc->sc_r_busy = 1; 20806810ad6fSSam Leffler } 20816d161891SSam Leffler if (sc->sc_d_busy == 0) { 20826810ad6fSSam Leffler csr |= HIFN_DMACSR_D_CTRL_ENA; 20836d161891SSam Leffler sc->sc_d_busy = 1; 20846d161891SSam Leffler } 20856810ad6fSSam Leffler if (csr) 20866810ad6fSSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CSR, csr); 20876d161891SSam Leffler 20886d161891SSam Leffler #ifdef HIFN_DEBUG 20896d161891SSam Leffler if (hifn_debug) { 20906d161891SSam Leffler device_printf(sc->sc_dev, "command: stat %8x ier %8x\n", 20916d161891SSam Leffler READ_REG_1(sc, HIFN_1_DMA_CSR), 20926d161891SSam Leffler READ_REG_1(sc, HIFN_1_DMA_IER)); 20936d161891SSam Leffler } 20946d161891SSam Leffler #endif 20956d161891SSam Leffler 20966d161891SSam Leffler sc->sc_active = 5; 20974f28f7d7SSam Leffler HIFN_UNLOCK(sc); 20986d161891SSam Leffler KASSERT(err == 0, ("hifn_crypto: success with error %u", err)); 20996d161891SSam Leffler return (err); /* success */ 21006d161891SSam Leffler 21016d161891SSam Leffler err_dstmap: 21026d161891SSam Leffler if (cmd->src_map != cmd->dst_map) 21036d161891SSam Leffler bus_dmamap_unload(sc->sc_dmat, cmd->dst_map); 21046d161891SSam Leffler err_dstmap1: 21056d161891SSam Leffler if (cmd->src_map != cmd->dst_map) 21066d161891SSam Leffler bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map); 21076d161891SSam Leffler err_srcmap: 2108c0341432SJohn Baldwin if (crp->crp_buf_type == CRYPTO_BUF_MBUF) { 2109c0341432SJohn Baldwin if (cmd->dst_m != NULL) 21106d161891SSam Leffler m_freem(cmd->dst_m); 21116d161891SSam Leffler } 21126d161891SSam Leffler bus_dmamap_unload(sc->sc_dmat, cmd->src_map); 21136d161891SSam Leffler err_srcmap1: 21146d161891SSam Leffler bus_dmamap_destroy(sc->sc_dmat, cmd->src_map); 21154f28f7d7SSam Leffler HIFN_UNLOCK(sc); 21166d161891SSam Leffler return (err); 21176d161891SSam Leffler } 21186d161891SSam Leffler 21196d161891SSam Leffler static void 21206d161891SSam Leffler hifn_tick(void* vsc) 21216d161891SSam Leffler { 21226d161891SSam Leffler struct hifn_softc *sc = vsc; 21236d161891SSam Leffler 21246d161891SSam Leffler HIFN_LOCK(sc); 21256d161891SSam Leffler if (sc->sc_active == 0) { 21266d161891SSam Leffler u_int32_t r = 0; 21276d161891SSam Leffler 2128ea14ae7aSOleksandr Tymoshenko if (sc->sc_cmdu == 0 && sc->sc_c_busy) { 21296d161891SSam Leffler sc->sc_c_busy = 0; 21306d161891SSam Leffler r |= HIFN_DMACSR_C_CTRL_DIS; 21316d161891SSam Leffler } 2132ea14ae7aSOleksandr Tymoshenko if (sc->sc_srcu == 0 && sc->sc_s_busy) { 21336d161891SSam Leffler sc->sc_s_busy = 0; 21346d161891SSam Leffler r |= HIFN_DMACSR_S_CTRL_DIS; 21356d161891SSam Leffler } 2136ea14ae7aSOleksandr Tymoshenko if (sc->sc_dstu == 0 && sc->sc_d_busy) { 21376d161891SSam Leffler sc->sc_d_busy = 0; 21386d161891SSam Leffler r |= HIFN_DMACSR_D_CTRL_DIS; 21396d161891SSam Leffler } 2140ea14ae7aSOleksandr Tymoshenko if (sc->sc_resu == 0 && sc->sc_r_busy) { 21416d161891SSam Leffler sc->sc_r_busy = 0; 21426d161891SSam Leffler r |= HIFN_DMACSR_R_CTRL_DIS; 21436d161891SSam Leffler } 21446d161891SSam Leffler if (r) 21456d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CSR, r); 21466d161891SSam Leffler } else 21476d161891SSam Leffler sc->sc_active--; 21486d161891SSam Leffler HIFN_UNLOCK(sc); 21496d161891SSam Leffler callout_reset(&sc->sc_tickto, hz, hifn_tick, sc); 21506d161891SSam Leffler } 21516d161891SSam Leffler 21526d161891SSam Leffler static void 21536d161891SSam Leffler hifn_intr(void *arg) 21546d161891SSam Leffler { 21556d161891SSam Leffler struct hifn_softc *sc = arg; 21566d161891SSam Leffler struct hifn_dma *dma; 21576d161891SSam Leffler u_int32_t dmacsr, restart; 21586d161891SSam Leffler int i, u; 21596d161891SSam Leffler 21606d161891SSam Leffler dmacsr = READ_REG_1(sc, HIFN_1_DMA_CSR); 21616d161891SSam Leffler 21624f28f7d7SSam Leffler /* Nothing in the DMA unit interrupted */ 21634f28f7d7SSam Leffler if ((dmacsr & sc->sc_dmaier) == 0) 21644f28f7d7SSam Leffler return; 21654f28f7d7SSam Leffler 21664f28f7d7SSam Leffler HIFN_LOCK(sc); 21674f28f7d7SSam Leffler 21684f28f7d7SSam Leffler dma = sc->sc_dma; 21694f28f7d7SSam Leffler 21706d161891SSam Leffler #ifdef HIFN_DEBUG 21716d161891SSam Leffler if (hifn_debug) { 21726d161891SSam Leffler device_printf(sc->sc_dev, 21736d161891SSam Leffler "irq: stat %08x ien %08x damier %08x i %d/%d/%d/%d k %d/%d/%d/%d u %d/%d/%d/%d\n", 21746d161891SSam Leffler dmacsr, READ_REG_1(sc, HIFN_1_DMA_IER), sc->sc_dmaier, 2175ea14ae7aSOleksandr Tymoshenko sc->sc_cmdi, sc->sc_srci, sc->sc_dsti, sc->sc_resi, 2176ea14ae7aSOleksandr Tymoshenko sc->sc_cmdk, sc->sc_srck, sc->sc_dstk, sc->sc_resk, 2177ea14ae7aSOleksandr Tymoshenko sc->sc_cmdu, sc->sc_srcu, sc->sc_dstu, sc->sc_resu); 21786d161891SSam Leffler } 21796d161891SSam Leffler #endif 21806d161891SSam Leffler 21816d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_CSR, dmacsr & sc->sc_dmaier); 21826d161891SSam Leffler 21836d161891SSam Leffler if ((sc->sc_flags & HIFN_HAS_PUBLIC) && 21846d161891SSam Leffler (dmacsr & HIFN_DMACSR_PUBDONE)) 21856d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_PUB_STATUS, 21866d161891SSam Leffler READ_REG_1(sc, HIFN_1_PUB_STATUS) | HIFN_PUBSTS_DONE); 21876d161891SSam Leffler 21886d161891SSam Leffler restart = dmacsr & (HIFN_DMACSR_D_OVER | HIFN_DMACSR_R_OVER); 21896d161891SSam Leffler if (restart) 21906d161891SSam Leffler device_printf(sc->sc_dev, "overrun %x\n", dmacsr); 21916d161891SSam Leffler 21926d161891SSam Leffler if (sc->sc_flags & HIFN_IS_7811) { 21936d161891SSam Leffler if (dmacsr & HIFN_DMACSR_ILLR) 21946d161891SSam Leffler device_printf(sc->sc_dev, "illegal read\n"); 21956d161891SSam Leffler if (dmacsr & HIFN_DMACSR_ILLW) 21966d161891SSam Leffler device_printf(sc->sc_dev, "illegal write\n"); 21976d161891SSam Leffler } 21986d161891SSam Leffler 21996d161891SSam Leffler restart = dmacsr & (HIFN_DMACSR_C_ABORT | HIFN_DMACSR_S_ABORT | 22006d161891SSam Leffler HIFN_DMACSR_D_ABORT | HIFN_DMACSR_R_ABORT); 22016d161891SSam Leffler if (restart) { 22026d161891SSam Leffler device_printf(sc->sc_dev, "abort, resetting.\n"); 22036d161891SSam Leffler hifnstats.hst_abort++; 22046d161891SSam Leffler hifn_abort(sc); 22056d161891SSam Leffler HIFN_UNLOCK(sc); 22066d161891SSam Leffler return; 22076d161891SSam Leffler } 22086d161891SSam Leffler 2209ea14ae7aSOleksandr Tymoshenko if ((dmacsr & HIFN_DMACSR_C_WAIT) && (sc->sc_cmdu == 0)) { 22106d161891SSam Leffler /* 22116d161891SSam Leffler * If no slots to process and we receive a "waiting on 22126d161891SSam Leffler * command" interrupt, we disable the "waiting on command" 22136d161891SSam Leffler * (by clearing it). 22146d161891SSam Leffler */ 22156d161891SSam Leffler sc->sc_dmaier &= ~HIFN_DMAIER_C_WAIT; 22166d161891SSam Leffler WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier); 22176d161891SSam Leffler } 22186d161891SSam Leffler 22196d161891SSam Leffler /* clear the rings */ 2220ea14ae7aSOleksandr Tymoshenko i = sc->sc_resk; u = sc->sc_resu; 22216d161891SSam Leffler while (u != 0) { 22226d161891SSam Leffler HIFN_RESR_SYNC(sc, i, 22236d161891SSam Leffler BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 22246d161891SSam Leffler if (dma->resr[i].l & htole32(HIFN_D_VALID)) { 22256d161891SSam Leffler HIFN_RESR_SYNC(sc, i, 22266d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 22276d161891SSam Leffler break; 22286d161891SSam Leffler } 22296d161891SSam Leffler 22306d161891SSam Leffler if (i != HIFN_D_RES_RSIZE) { 22316d161891SSam Leffler struct hifn_command *cmd; 22326d161891SSam Leffler u_int8_t *macbuf = NULL; 22336d161891SSam Leffler 22346d161891SSam Leffler HIFN_RES_SYNC(sc, i, BUS_DMASYNC_POSTREAD); 2235ea14ae7aSOleksandr Tymoshenko cmd = sc->sc_hifn_commands[i]; 22366d161891SSam Leffler KASSERT(cmd != NULL, 22376d161891SSam Leffler ("hifn_intr: null command slot %u", i)); 2238ea14ae7aSOleksandr Tymoshenko sc->sc_hifn_commands[i] = NULL; 22396d161891SSam Leffler 22406d161891SSam Leffler if (cmd->base_masks & HIFN_BASE_CMD_MAC) { 22416d161891SSam Leffler macbuf = dma->result_bufs[i]; 22426d161891SSam Leffler macbuf += 12; 22436d161891SSam Leffler } 22446d161891SSam Leffler 22456d161891SSam Leffler hifn_callback(sc, cmd, macbuf); 22466d161891SSam Leffler hifnstats.hst_opackets++; 22476d161891SSam Leffler u--; 22486d161891SSam Leffler } 22496d161891SSam Leffler 22506d161891SSam Leffler if (++i == (HIFN_D_RES_RSIZE + 1)) 22516d161891SSam Leffler i = 0; 22526d161891SSam Leffler } 2253ea14ae7aSOleksandr Tymoshenko sc->sc_resk = i; sc->sc_resu = u; 22546d161891SSam Leffler 2255ea14ae7aSOleksandr Tymoshenko i = sc->sc_srck; u = sc->sc_srcu; 22566d161891SSam Leffler while (u != 0) { 22576d161891SSam Leffler if (i == HIFN_D_SRC_RSIZE) 22586d161891SSam Leffler i = 0; 22596d161891SSam Leffler HIFN_SRCR_SYNC(sc, i, 22606d161891SSam Leffler BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 22616d161891SSam Leffler if (dma->srcr[i].l & htole32(HIFN_D_VALID)) { 22626d161891SSam Leffler HIFN_SRCR_SYNC(sc, i, 22636d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 22646d161891SSam Leffler break; 22656d161891SSam Leffler } 22666d161891SSam Leffler i++, u--; 22676d161891SSam Leffler } 2268ea14ae7aSOleksandr Tymoshenko sc->sc_srck = i; sc->sc_srcu = u; 22696d161891SSam Leffler 2270ea14ae7aSOleksandr Tymoshenko i = sc->sc_cmdk; u = sc->sc_cmdu; 22716d161891SSam Leffler while (u != 0) { 22726d161891SSam Leffler HIFN_CMDR_SYNC(sc, i, 22736d161891SSam Leffler BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 22746d161891SSam Leffler if (dma->cmdr[i].l & htole32(HIFN_D_VALID)) { 22756d161891SSam Leffler HIFN_CMDR_SYNC(sc, i, 22766d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 22776d161891SSam Leffler break; 22786d161891SSam Leffler } 22796d161891SSam Leffler if (i != HIFN_D_CMD_RSIZE) { 22806d161891SSam Leffler u--; 22816d161891SSam Leffler HIFN_CMD_SYNC(sc, i, BUS_DMASYNC_POSTWRITE); 22826d161891SSam Leffler } 22836d161891SSam Leffler if (++i == (HIFN_D_CMD_RSIZE + 1)) 22846d161891SSam Leffler i = 0; 22856d161891SSam Leffler } 2286ea14ae7aSOleksandr Tymoshenko sc->sc_cmdk = i; sc->sc_cmdu = u; 22876d161891SSam Leffler 22884f28f7d7SSam Leffler HIFN_UNLOCK(sc); 22894f28f7d7SSam Leffler 22906d161891SSam Leffler if (sc->sc_needwakeup) { /* XXX check high watermark */ 22916d161891SSam Leffler int wakeup = sc->sc_needwakeup & (CRYPTO_SYMQ|CRYPTO_ASYMQ); 22926d161891SSam Leffler #ifdef HIFN_DEBUG 22936d161891SSam Leffler if (hifn_debug) 22946d161891SSam Leffler device_printf(sc->sc_dev, 22956d161891SSam Leffler "wakeup crypto (%x) u %d/%d/%d/%d\n", 22966d161891SSam Leffler sc->sc_needwakeup, 2297ea14ae7aSOleksandr Tymoshenko sc->sc_cmdu, sc->sc_srcu, sc->sc_dstu, sc->sc_resu); 22986d161891SSam Leffler #endif 22996d161891SSam Leffler sc->sc_needwakeup &= ~wakeup; 23006d161891SSam Leffler crypto_unblock(sc->sc_cid, wakeup); 23016d161891SSam Leffler } 23026d161891SSam Leffler } 23036d161891SSam Leffler 2304c0341432SJohn Baldwin static bool 2305c0341432SJohn Baldwin hifn_auth_supported(struct hifn_softc *sc, 2306c0341432SJohn Baldwin const struct crypto_session_params *csp) 23076d161891SSam Leffler { 23086d161891SSam Leffler 2309c0341432SJohn Baldwin switch (sc->sc_ena) { 2310c0341432SJohn Baldwin case HIFN_PUSTAT_ENA_2: 2311c0341432SJohn Baldwin case HIFN_PUSTAT_ENA_1: 2312c0341432SJohn Baldwin break; 2313c0341432SJohn Baldwin default: 2314c0341432SJohn Baldwin return (false); 2315c0341432SJohn Baldwin } 23166d161891SSam Leffler 2317c0341432SJohn Baldwin switch (csp->csp_auth_alg) { 23186d161891SSam Leffler case CRYPTO_MD5: 23196d161891SSam Leffler case CRYPTO_SHA1: 2320c0341432SJohn Baldwin break; 23216d161891SSam Leffler case CRYPTO_MD5_HMAC: 23226d161891SSam Leffler case CRYPTO_SHA1_HMAC: 2323c0341432SJohn Baldwin if (csp->csp_auth_klen > HIFN_MAC_KEY_LENGTH) 2324c0341432SJohn Baldwin return (false); 2325af65c53aSPawel Jakub Dawidek break; 2326c0341432SJohn Baldwin default: 2327c0341432SJohn Baldwin return (false); 2328af65c53aSPawel Jakub Dawidek } 2329c0341432SJohn Baldwin 2330c0341432SJohn Baldwin return (true); 2331af65c53aSPawel Jakub Dawidek } 2332c0341432SJohn Baldwin 2333c0341432SJohn Baldwin static bool 2334c0341432SJohn Baldwin hifn_cipher_supported(struct hifn_softc *sc, 2335c0341432SJohn Baldwin const struct crypto_session_params *csp) 2336c0341432SJohn Baldwin { 2337c0341432SJohn Baldwin 2338c0341432SJohn Baldwin if (csp->csp_cipher_klen == 0) 2339c0341432SJohn Baldwin return (false); 2340c0341432SJohn Baldwin if (csp->csp_ivlen > HIFN_MAX_IV_LENGTH) 2341c0341432SJohn Baldwin return (false); 2342c0341432SJohn Baldwin switch (sc->sc_ena) { 2343c0341432SJohn Baldwin case HIFN_PUSTAT_ENA_2: 2344c0341432SJohn Baldwin switch (csp->csp_cipher_alg) { 23456d161891SSam Leffler case CRYPTO_3DES_CBC: 23466d161891SSam Leffler case CRYPTO_ARC4: 2347c0341432SJohn Baldwin break; 2348c0341432SJohn Baldwin case CRYPTO_AES_CBC: 2349c0341432SJohn Baldwin if ((sc->sc_flags & HIFN_HAS_AES) == 0) 2350c0341432SJohn Baldwin return (false); 2351c0341432SJohn Baldwin switch (csp->csp_cipher_klen) { 2352c0341432SJohn Baldwin case 128: 2353c0341432SJohn Baldwin case 192: 2354c0341432SJohn Baldwin case 256: 2355c0341432SJohn Baldwin break; 2356c0341432SJohn Baldwin default: 2357c0341432SJohn Baldwin return (false); 2358c0341432SJohn Baldwin } 2359c0341432SJohn Baldwin return (true); 2360c0341432SJohn Baldwin } 2361c0341432SJohn Baldwin /*FALLTHROUGH*/ 2362c0341432SJohn Baldwin case HIFN_PUSTAT_ENA_1: 2363c0341432SJohn Baldwin switch (csp->csp_cipher_alg) { 2364c0341432SJohn Baldwin case CRYPTO_DES_CBC: 2365c0341432SJohn Baldwin return (true); 2366c0341432SJohn Baldwin } 2367c0341432SJohn Baldwin break; 2368c0341432SJohn Baldwin } 2369c0341432SJohn Baldwin return (false); 2370c0341432SJohn Baldwin } 2371c0341432SJohn Baldwin 2372c0341432SJohn Baldwin static int 2373c0341432SJohn Baldwin hifn_probesession(device_t dev, const struct crypto_session_params *csp) 2374c0341432SJohn Baldwin { 2375c0341432SJohn Baldwin struct hifn_softc *sc; 2376c0341432SJohn Baldwin 2377c0341432SJohn Baldwin sc = device_get_softc(dev); 2378c0341432SJohn Baldwin if (csp->csp_flags != 0) 23796d161891SSam Leffler return (EINVAL); 2380c0341432SJohn Baldwin switch (csp->csp_mode) { 2381c0341432SJohn Baldwin case CSP_MODE_DIGEST: 2382c0341432SJohn Baldwin if (!hifn_auth_supported(sc, csp)) 2383c0341432SJohn Baldwin return (EINVAL); 2384c0341432SJohn Baldwin break; 2385c0341432SJohn Baldwin case CSP_MODE_CIPHER: 2386c0341432SJohn Baldwin if (!hifn_cipher_supported(sc, csp)) 2387c0341432SJohn Baldwin return (EINVAL); 2388c0341432SJohn Baldwin break; 2389c0341432SJohn Baldwin case CSP_MODE_ETA: 2390c0341432SJohn Baldwin if (!hifn_auth_supported(sc, csp) || 2391c0341432SJohn Baldwin !hifn_cipher_supported(sc, csp)) 2392c0341432SJohn Baldwin return (EINVAL); 23936d161891SSam Leffler break; 23946d161891SSam Leffler default: 23956d161891SSam Leffler return (EINVAL); 23966d161891SSam Leffler } 2397c0341432SJohn Baldwin 2398c0341432SJohn Baldwin return (CRYPTODEV_PROBE_HARDWARE); 23996d161891SSam Leffler } 2400c0341432SJohn Baldwin 2401c0341432SJohn Baldwin /* 2402c0341432SJohn Baldwin * Allocate a new 'session'. 2403c0341432SJohn Baldwin */ 2404c0341432SJohn Baldwin static int 2405c0341432SJohn Baldwin hifn_newsession(device_t dev, crypto_session_t cses, 2406c0341432SJohn Baldwin const struct crypto_session_params *csp) 2407c0341432SJohn Baldwin { 2408c0341432SJohn Baldwin struct hifn_session *ses; 2409c0341432SJohn Baldwin 2410c0341432SJohn Baldwin ses = crypto_get_driver_session(cses); 2411c0341432SJohn Baldwin 2412c0341432SJohn Baldwin if (csp->csp_auth_alg != 0) { 2413c0341432SJohn Baldwin if (csp->csp_auth_mlen == 0) 2414c0341432SJohn Baldwin ses->hs_mlen = crypto_auth_hash(csp)->hashsize; 2415c0341432SJohn Baldwin else 2416c0341432SJohn Baldwin ses->hs_mlen = csp->csp_auth_mlen; 2417c0341432SJohn Baldwin } 2418c0341432SJohn Baldwin 24196d161891SSam Leffler return (0); 24206d161891SSam Leffler } 24216d161891SSam Leffler 24226d161891SSam Leffler /* 24231b0909d5SConrad Meyer * XXX freesession routine should run a zero'd mac/encrypt key into context 24241b0909d5SConrad Meyer * ram. to blow away any keys already stored there. 24256d161891SSam Leffler */ 24266d161891SSam Leffler 24276d161891SSam Leffler static int 24286810ad6fSSam Leffler hifn_process(device_t dev, struct cryptop *crp, int hint) 24296d161891SSam Leffler { 2430c0341432SJohn Baldwin const struct crypto_session_params *csp; 24316810ad6fSSam Leffler struct hifn_softc *sc = device_get_softc(dev); 24326d161891SSam Leffler struct hifn_command *cmd = NULL; 2433c0341432SJohn Baldwin const void *mackey; 2434*29fe41ddSJohn Baldwin int err, keylen; 24351b0909d5SConrad Meyer struct hifn_session *ses; 24366d161891SSam Leffler 24371b0909d5SConrad Meyer ses = crypto_get_driver_session(crp->crp_session); 2438c0341432SJohn Baldwin 24396d161891SSam Leffler cmd = malloc(sizeof(struct hifn_command), M_DEVBUF, M_NOWAIT | M_ZERO); 24406d161891SSam Leffler if (cmd == NULL) { 24416d161891SSam Leffler hifnstats.hst_nomem++; 24426d161891SSam Leffler err = ENOMEM; 24436d161891SSam Leffler goto errout; 24446d161891SSam Leffler } 24456d161891SSam Leffler 2446c0341432SJohn Baldwin csp = crypto_get_params(crp->crp_session); 24476d161891SSam Leffler 24486d161891SSam Leffler /* 2449c0341432SJohn Baldwin * The driver only supports ETA requests where there is no 2450c0341432SJohn Baldwin * gap between the AAD and payload. 24516d161891SSam Leffler */ 2452c0341432SJohn Baldwin if (csp->csp_mode == CSP_MODE_ETA && crp->crp_aad_length != 0 && 2453c0341432SJohn Baldwin crp->crp_aad_start + crp->crp_aad_length != 2454c0341432SJohn Baldwin crp->crp_payload_start) { 24556d161891SSam Leffler err = EINVAL; 24566d161891SSam Leffler goto errout; 24576d161891SSam Leffler } 24586d161891SSam Leffler 2459c0341432SJohn Baldwin switch (csp->csp_mode) { 2460c0341432SJohn Baldwin case CSP_MODE_CIPHER: 2461c0341432SJohn Baldwin case CSP_MODE_ETA: 2462c0341432SJohn Baldwin if (!CRYPTO_OP_IS_ENCRYPT(crp->crp_op)) 2463c0341432SJohn Baldwin cmd->base_masks |= HIFN_BASE_CMD_DECODE; 24646d161891SSam Leffler cmd->base_masks |= HIFN_BASE_CMD_CRYPT; 2465c0341432SJohn Baldwin switch (csp->csp_cipher_alg) { 24666d161891SSam Leffler case CRYPTO_ARC4: 24676d161891SSam Leffler cmd->cry_masks |= HIFN_CRYPT_CMD_ALG_RC4; 24686d161891SSam Leffler break; 24696d161891SSam Leffler case CRYPTO_DES_CBC: 24706d161891SSam Leffler cmd->cry_masks |= HIFN_CRYPT_CMD_ALG_DES | 24716d161891SSam Leffler HIFN_CRYPT_CMD_MODE_CBC | 24726d161891SSam Leffler HIFN_CRYPT_CMD_NEW_IV; 24736d161891SSam Leffler break; 24746d161891SSam Leffler case CRYPTO_3DES_CBC: 24756d161891SSam Leffler cmd->cry_masks |= HIFN_CRYPT_CMD_ALG_3DES | 24766d161891SSam Leffler HIFN_CRYPT_CMD_MODE_CBC | 24776d161891SSam Leffler HIFN_CRYPT_CMD_NEW_IV; 24786d161891SSam Leffler break; 247917b66701SSam Leffler case CRYPTO_AES_CBC: 248017b66701SSam Leffler cmd->cry_masks |= HIFN_CRYPT_CMD_ALG_AES | 248117b66701SSam Leffler HIFN_CRYPT_CMD_MODE_CBC | 248217b66701SSam Leffler HIFN_CRYPT_CMD_NEW_IV; 248317b66701SSam Leffler break; 24846d161891SSam Leffler default: 24856d161891SSam Leffler err = EINVAL; 24866d161891SSam Leffler goto errout; 24876d161891SSam Leffler } 2488*29fe41ddSJohn Baldwin if (csp->csp_cipher_alg != CRYPTO_ARC4) 2489*29fe41ddSJohn Baldwin crypto_read_iv(crp, cmd->iv); 24906d161891SSam Leffler 2491c0341432SJohn Baldwin if (crp->crp_cipher_key != NULL) 2492c0341432SJohn Baldwin cmd->ck = crp->crp_cipher_key; 2493c0341432SJohn Baldwin else 2494c0341432SJohn Baldwin cmd->ck = csp->csp_cipher_key; 2495c0341432SJohn Baldwin cmd->cklen = csp->csp_cipher_klen; 2496fe9b390bSSam Leffler cmd->cry_masks |= HIFN_CRYPT_CMD_NEW_KEY; 24976d161891SSam Leffler 249817b66701SSam Leffler /* 249917b66701SSam Leffler * Need to specify the size for the AES key in the masks. 250017b66701SSam Leffler */ 250117b66701SSam Leffler if ((cmd->cry_masks & HIFN_CRYPT_CMD_ALG_MASK) == 250217b66701SSam Leffler HIFN_CRYPT_CMD_ALG_AES) { 250317b66701SSam Leffler switch (cmd->cklen) { 250417b66701SSam Leffler case 16: 250517b66701SSam Leffler cmd->cry_masks |= HIFN_CRYPT_CMD_KSZ_128; 250617b66701SSam Leffler break; 250717b66701SSam Leffler case 24: 250817b66701SSam Leffler cmd->cry_masks |= HIFN_CRYPT_CMD_KSZ_192; 250917b66701SSam Leffler break; 251017b66701SSam Leffler case 32: 251117b66701SSam Leffler cmd->cry_masks |= HIFN_CRYPT_CMD_KSZ_256; 251217b66701SSam Leffler break; 251317b66701SSam Leffler default: 251417b66701SSam Leffler err = EINVAL; 251517b66701SSam Leffler goto errout; 251617b66701SSam Leffler } 251717b66701SSam Leffler } 2518c0341432SJohn Baldwin break; 25196d161891SSam Leffler } 25206d161891SSam Leffler 2521c0341432SJohn Baldwin switch (csp->csp_mode) { 2522c0341432SJohn Baldwin case CSP_MODE_DIGEST: 2523c0341432SJohn Baldwin case CSP_MODE_ETA: 25246d161891SSam Leffler cmd->base_masks |= HIFN_BASE_CMD_MAC; 25256d161891SSam Leffler 2526c0341432SJohn Baldwin switch (csp->csp_auth_alg) { 25276d161891SSam Leffler case CRYPTO_MD5: 25286d161891SSam Leffler cmd->mac_masks |= HIFN_MAC_CMD_ALG_MD5 | 25296d161891SSam Leffler HIFN_MAC_CMD_RESULT | HIFN_MAC_CMD_MODE_HASH | 25306d161891SSam Leffler HIFN_MAC_CMD_POS_IPSEC; 25316d161891SSam Leffler break; 25326d161891SSam Leffler case CRYPTO_MD5_HMAC: 25336d161891SSam Leffler cmd->mac_masks |= HIFN_MAC_CMD_ALG_MD5 | 25346d161891SSam Leffler HIFN_MAC_CMD_RESULT | HIFN_MAC_CMD_MODE_HMAC | 25356d161891SSam Leffler HIFN_MAC_CMD_POS_IPSEC | HIFN_MAC_CMD_TRUNC; 25366d161891SSam Leffler break; 25376d161891SSam Leffler case CRYPTO_SHA1: 25386d161891SSam Leffler cmd->mac_masks |= HIFN_MAC_CMD_ALG_SHA1 | 25396d161891SSam Leffler HIFN_MAC_CMD_RESULT | HIFN_MAC_CMD_MODE_HASH | 25406d161891SSam Leffler HIFN_MAC_CMD_POS_IPSEC; 25416d161891SSam Leffler break; 25426d161891SSam Leffler case CRYPTO_SHA1_HMAC: 25436d161891SSam Leffler cmd->mac_masks |= HIFN_MAC_CMD_ALG_SHA1 | 25446d161891SSam Leffler HIFN_MAC_CMD_RESULT | HIFN_MAC_CMD_MODE_HMAC | 25456d161891SSam Leffler HIFN_MAC_CMD_POS_IPSEC | HIFN_MAC_CMD_TRUNC; 25466d161891SSam Leffler break; 25476d161891SSam Leffler } 25486d161891SSam Leffler 2549c0341432SJohn Baldwin if (csp->csp_auth_alg == CRYPTO_SHA1_HMAC || 2550c0341432SJohn Baldwin csp->csp_auth_alg == CRYPTO_MD5_HMAC) { 25516d161891SSam Leffler cmd->mac_masks |= HIFN_MAC_CMD_NEW_KEY; 2552c0341432SJohn Baldwin if (crp->crp_auth_key != NULL) 2553c0341432SJohn Baldwin mackey = crp->crp_auth_key; 2554c0341432SJohn Baldwin else 2555c0341432SJohn Baldwin mackey = csp->csp_auth_key; 2556c0341432SJohn Baldwin keylen = csp->csp_auth_klen; 2557c0341432SJohn Baldwin bcopy(mackey, cmd->mac, keylen); 2558c0341432SJohn Baldwin bzero(cmd->mac + keylen, HIFN_MAC_KEY_LENGTH - keylen); 25596d161891SSam Leffler } 25606d161891SSam Leffler } 25616d161891SSam Leffler 25626d161891SSam Leffler cmd->crp = crp; 25631b0909d5SConrad Meyer cmd->session = ses; 25646d161891SSam Leffler cmd->softc = sc; 25656d161891SSam Leffler 25666d161891SSam Leffler err = hifn_crypto(sc, cmd, crp, hint); 25676d161891SSam Leffler if (!err) { 25686d161891SSam Leffler return 0; 25696d161891SSam Leffler } else if (err == ERESTART) { 25706d161891SSam Leffler /* 25716d161891SSam Leffler * There weren't enough resources to dispatch the request 25726d161891SSam Leffler * to the part. Notify the caller so they'll requeue this 25736d161891SSam Leffler * request and resubmit it again soon. 25746d161891SSam Leffler */ 25756d161891SSam Leffler #ifdef HIFN_DEBUG 25766d161891SSam Leffler if (hifn_debug) 25776d161891SSam Leffler device_printf(sc->sc_dev, "requeue request\n"); 25786d161891SSam Leffler #endif 25796d161891SSam Leffler free(cmd, M_DEVBUF); 25806d161891SSam Leffler sc->sc_needwakeup |= CRYPTO_SYMQ; 25816d161891SSam Leffler return (err); 25826d161891SSam Leffler } 25836d161891SSam Leffler 25846d161891SSam Leffler errout: 25856d161891SSam Leffler if (cmd != NULL) 25866d161891SSam Leffler free(cmd, M_DEVBUF); 25876d161891SSam Leffler if (err == EINVAL) 25886d161891SSam Leffler hifnstats.hst_invalid++; 25896d161891SSam Leffler else 25906d161891SSam Leffler hifnstats.hst_nomem++; 25916d161891SSam Leffler crp->crp_etype = err; 25926d161891SSam Leffler crypto_done(crp); 25936d161891SSam Leffler return (err); 25946d161891SSam Leffler } 25956d161891SSam Leffler 25966d161891SSam Leffler static void 25976d161891SSam Leffler hifn_abort(struct hifn_softc *sc) 25986d161891SSam Leffler { 25996d161891SSam Leffler struct hifn_dma *dma = sc->sc_dma; 26006d161891SSam Leffler struct hifn_command *cmd; 26016d161891SSam Leffler struct cryptop *crp; 26026d161891SSam Leffler int i, u; 26036d161891SSam Leffler 2604ea14ae7aSOleksandr Tymoshenko i = sc->sc_resk; u = sc->sc_resu; 26056d161891SSam Leffler while (u != 0) { 2606ea14ae7aSOleksandr Tymoshenko cmd = sc->sc_hifn_commands[i]; 26076d161891SSam Leffler KASSERT(cmd != NULL, ("hifn_abort: null command slot %u", i)); 2608ea14ae7aSOleksandr Tymoshenko sc->sc_hifn_commands[i] = NULL; 26096d161891SSam Leffler crp = cmd->crp; 26106d161891SSam Leffler 26116d161891SSam Leffler if ((dma->resr[i].l & htole32(HIFN_D_VALID)) == 0) { 26126d161891SSam Leffler /* Salvage what we can. */ 26136d161891SSam Leffler u_int8_t *macbuf; 26146d161891SSam Leffler 26156d161891SSam Leffler if (cmd->base_masks & HIFN_BASE_CMD_MAC) { 26166d161891SSam Leffler macbuf = dma->result_bufs[i]; 26176d161891SSam Leffler macbuf += 12; 26186d161891SSam Leffler } else 26196d161891SSam Leffler macbuf = NULL; 26206d161891SSam Leffler hifnstats.hst_opackets++; 26216d161891SSam Leffler hifn_callback(sc, cmd, macbuf); 26226d161891SSam Leffler } else { 26236d161891SSam Leffler if (cmd->src_map == cmd->dst_map) { 26246d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, cmd->src_map, 26256d161891SSam Leffler BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE); 26266d161891SSam Leffler } else { 26276d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, cmd->src_map, 26286d161891SSam Leffler BUS_DMASYNC_POSTWRITE); 26296d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, cmd->dst_map, 26306d161891SSam Leffler BUS_DMASYNC_POSTREAD); 26316d161891SSam Leffler } 26326d161891SSam Leffler 2633c0341432SJohn Baldwin if (cmd->dst_m != NULL) { 2634c0341432SJohn Baldwin m_freem(cmd->dst_m); 26356d161891SSam Leffler } 26366d161891SSam Leffler 26376d161891SSam Leffler /* non-shared buffers cannot be restarted */ 26386d161891SSam Leffler if (cmd->src_map != cmd->dst_map) { 26396d161891SSam Leffler /* 26406d161891SSam Leffler * XXX should be EAGAIN, delayed until 26416d161891SSam Leffler * after the reset. 26426d161891SSam Leffler */ 26436d161891SSam Leffler crp->crp_etype = ENOMEM; 26446d161891SSam Leffler bus_dmamap_unload(sc->sc_dmat, cmd->dst_map); 26456d161891SSam Leffler bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map); 26466d161891SSam Leffler } else 26476d161891SSam Leffler crp->crp_etype = ENOMEM; 26486d161891SSam Leffler 26496d161891SSam Leffler bus_dmamap_unload(sc->sc_dmat, cmd->src_map); 26506d161891SSam Leffler bus_dmamap_destroy(sc->sc_dmat, cmd->src_map); 26516d161891SSam Leffler 26526d161891SSam Leffler free(cmd, M_DEVBUF); 26536d161891SSam Leffler if (crp->crp_etype != EAGAIN) 26546d161891SSam Leffler crypto_done(crp); 26556d161891SSam Leffler } 26566d161891SSam Leffler 26576d161891SSam Leffler if (++i == HIFN_D_RES_RSIZE) 26586d161891SSam Leffler i = 0; 26596d161891SSam Leffler u--; 26606d161891SSam Leffler } 2661ea14ae7aSOleksandr Tymoshenko sc->sc_resk = i; sc->sc_resu = u; 26626d161891SSam Leffler 26636d161891SSam Leffler hifn_reset_board(sc, 1); 26646d161891SSam Leffler hifn_init_dma(sc); 26656d161891SSam Leffler hifn_init_pci_registers(sc); 26666d161891SSam Leffler } 26676d161891SSam Leffler 26686d161891SSam Leffler static void 26696d161891SSam Leffler hifn_callback(struct hifn_softc *sc, struct hifn_command *cmd, u_int8_t *macbuf) 26706d161891SSam Leffler { 26716d161891SSam Leffler struct hifn_dma *dma = sc->sc_dma; 26726d161891SSam Leffler struct cryptop *crp = cmd->crp; 2673c0341432SJohn Baldwin uint8_t macbuf2[SHA1_HASH_LEN]; 26746d161891SSam Leffler struct mbuf *m; 2675c0341432SJohn Baldwin int totlen, i, u; 26766d161891SSam Leffler 26776d161891SSam Leffler if (cmd->src_map == cmd->dst_map) { 26786d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, cmd->src_map, 26796d161891SSam Leffler BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 26806d161891SSam Leffler } else { 26816d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, cmd->src_map, 26826d161891SSam Leffler BUS_DMASYNC_POSTWRITE); 26836d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, cmd->dst_map, 26846d161891SSam Leffler BUS_DMASYNC_POSTREAD); 26856d161891SSam Leffler } 26866d161891SSam Leffler 2687c0341432SJohn Baldwin if (crp->crp_buf_type == CRYPTO_BUF_MBUF) { 2688c0341432SJohn Baldwin if (cmd->dst_m != NULL) { 26896d161891SSam Leffler totlen = cmd->src_mapsize; 26906d161891SSam Leffler for (m = cmd->dst_m; m != NULL; m = m->m_next) { 26916d161891SSam Leffler if (totlen < m->m_len) { 26926d161891SSam Leffler m->m_len = totlen; 26936d161891SSam Leffler totlen = 0; 26946d161891SSam Leffler } else 26956d161891SSam Leffler totlen -= m->m_len; 26966d161891SSam Leffler } 2697c0341432SJohn Baldwin cmd->dst_m->m_pkthdr.len = crp->crp_mbuf->m_pkthdr.len; 2698c0341432SJohn Baldwin m_freem(crp->crp_mbuf); 2699c0341432SJohn Baldwin crp->crp_mbuf = cmd->dst_m; 27006d161891SSam Leffler } 27016d161891SSam Leffler } 27026d161891SSam Leffler 27036d161891SSam Leffler if (cmd->sloplen != 0) { 2704c0341432SJohn Baldwin crypto_copyback(crp, cmd->src_mapsize - cmd->sloplen, 2705c0341432SJohn Baldwin cmd->sloplen, &dma->slop[cmd->slopidx]); 27066d161891SSam Leffler } 27076d161891SSam Leffler 2708ea14ae7aSOleksandr Tymoshenko i = sc->sc_dstk; u = sc->sc_dstu; 27096d161891SSam Leffler while (u != 0) { 27106d161891SSam Leffler if (i == HIFN_D_DST_RSIZE) 27116d161891SSam Leffler i = 0; 27126d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 27136d161891SSam Leffler BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 27146d161891SSam Leffler if (dma->dstr[i].l & htole32(HIFN_D_VALID)) { 27156d161891SSam Leffler bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 27166d161891SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 27176d161891SSam Leffler break; 27186d161891SSam Leffler } 27196d161891SSam Leffler i++, u--; 27206d161891SSam Leffler } 2721ea14ae7aSOleksandr Tymoshenko sc->sc_dstk = i; sc->sc_dstu = u; 27226d161891SSam Leffler 27236d161891SSam Leffler hifnstats.hst_obytes += cmd->dst_mapsize; 27246d161891SSam Leffler 27256d161891SSam Leffler if (macbuf != NULL) { 2726c0341432SJohn Baldwin if (crp->crp_op & CRYPTO_OP_VERIFY_DIGEST) { 2727c0341432SJohn Baldwin crypto_copydata(crp, crp->crp_digest_start, 2728c0341432SJohn Baldwin cmd->session->hs_mlen, macbuf2); 2729c0341432SJohn Baldwin if (timingsafe_bcmp(macbuf, macbuf2, 2730c0341432SJohn Baldwin cmd->session->hs_mlen) != 0) 2731c0341432SJohn Baldwin crp->crp_etype = EBADMSG; 2732c0341432SJohn Baldwin } else 2733c0341432SJohn Baldwin crypto_copyback(crp, crp->crp_digest_start, 2734c0341432SJohn Baldwin cmd->session->hs_mlen, macbuf); 27356d161891SSam Leffler } 27366d161891SSam Leffler 27376d161891SSam Leffler if (cmd->src_map != cmd->dst_map) { 27386d161891SSam Leffler bus_dmamap_unload(sc->sc_dmat, cmd->dst_map); 27396d161891SSam Leffler bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map); 27406d161891SSam Leffler } 27416d161891SSam Leffler bus_dmamap_unload(sc->sc_dmat, cmd->src_map); 27426d161891SSam Leffler bus_dmamap_destroy(sc->sc_dmat, cmd->src_map); 27436d161891SSam Leffler free(cmd, M_DEVBUF); 27446d161891SSam Leffler crypto_done(crp); 27456d161891SSam Leffler } 27466d161891SSam Leffler 27476d161891SSam Leffler /* 27486d161891SSam Leffler * 7811 PB3 rev/2 parts lock-up on burst writes to Group 0 27496d161891SSam Leffler * and Group 1 registers; avoid conditions that could create 27506d161891SSam Leffler * burst writes by doing a read in between the writes. 27516d161891SSam Leffler * 27526d161891SSam Leffler * NB: The read we interpose is always to the same register; 27536d161891SSam Leffler * we do this because reading from an arbitrary (e.g. last) 27546d161891SSam Leffler * register may not always work. 27556d161891SSam Leffler */ 27566d161891SSam Leffler static void 27576d161891SSam Leffler hifn_write_reg_0(struct hifn_softc *sc, bus_size_t reg, u_int32_t val) 27586d161891SSam Leffler { 27596d161891SSam Leffler if (sc->sc_flags & HIFN_IS_7811) { 27606d161891SSam Leffler if (sc->sc_bar0_lastreg == reg - 4) 27616d161891SSam Leffler bus_space_read_4(sc->sc_st0, sc->sc_sh0, HIFN_0_PUCNFG); 27626d161891SSam Leffler sc->sc_bar0_lastreg = reg; 27636d161891SSam Leffler } 27646d161891SSam Leffler bus_space_write_4(sc->sc_st0, sc->sc_sh0, reg, val); 27656d161891SSam Leffler } 27666d161891SSam Leffler 27676d161891SSam Leffler static void 27686d161891SSam Leffler hifn_write_reg_1(struct hifn_softc *sc, bus_size_t reg, u_int32_t val) 27696d161891SSam Leffler { 27706d161891SSam Leffler if (sc->sc_flags & HIFN_IS_7811) { 27716d161891SSam Leffler if (sc->sc_bar1_lastreg == reg - 4) 27726d161891SSam Leffler bus_space_read_4(sc->sc_st1, sc->sc_sh1, HIFN_1_REVID); 27736d161891SSam Leffler sc->sc_bar1_lastreg = reg; 27746d161891SSam Leffler } 27756d161891SSam Leffler bus_space_write_4(sc->sc_st1, sc->sc_sh1, reg, val); 27766d161891SSam Leffler } 27776810ad6fSSam Leffler 27786810ad6fSSam Leffler #ifdef HIFN_VULCANDEV 27796810ad6fSSam Leffler /* 27806810ad6fSSam Leffler * this code provides support for mapping the PK engine's register 27816810ad6fSSam Leffler * into a userspace program. 27826810ad6fSSam Leffler * 27836810ad6fSSam Leffler */ 27846810ad6fSSam Leffler static int 2785cfd7baceSRobert Noland vulcanpk_mmap(struct cdev *dev, vm_ooffset_t offset, 2786cfd7baceSRobert Noland vm_paddr_t *paddr, int nprot, vm_memattr_t *memattr) 27876810ad6fSSam Leffler { 27886810ad6fSSam Leffler struct hifn_softc *sc; 27896810ad6fSSam Leffler vm_paddr_t pd; 27906810ad6fSSam Leffler void *b; 27916810ad6fSSam Leffler 27926810ad6fSSam Leffler sc = dev->si_drv1; 27936810ad6fSSam Leffler 27946810ad6fSSam Leffler pd = rman_get_start(sc->sc_bar1res); 27956810ad6fSSam Leffler b = rman_get_virtual(sc->sc_bar1res); 27966810ad6fSSam Leffler 27976810ad6fSSam Leffler #if 0 2798cfd7baceSRobert Noland printf("vpk mmap: %p(%016llx) offset=%lld\n", b, 2799cfd7baceSRobert Noland (unsigned long long)pd, offset); 28006810ad6fSSam Leffler hexdump(b, HIFN_1_PUB_MEMEND, "vpk", 0); 28016810ad6fSSam Leffler #endif 28026810ad6fSSam Leffler 28036810ad6fSSam Leffler if (offset == 0) { 28046810ad6fSSam Leffler *paddr = pd; 28056810ad6fSSam Leffler return (0); 28066810ad6fSSam Leffler } 28076810ad6fSSam Leffler return (-1); 28086810ad6fSSam Leffler } 28096810ad6fSSam Leffler 28106810ad6fSSam Leffler static struct cdevsw vulcanpk_cdevsw = { 28116810ad6fSSam Leffler .d_version = D_VERSION, 28126810ad6fSSam Leffler .d_mmap = vulcanpk_mmap, 28136810ad6fSSam Leffler .d_name = "vulcanpk", 28146810ad6fSSam Leffler }; 28156810ad6fSSam Leffler #endif /* HIFN_VULCANDEV */ 2816