xref: /freebsd/sys/dev/hifn/hifn7751.c (revision 8b54d874c70d9fb3ed2e059f65c91b3e0eaadbd7)
16d161891SSam Leffler /*	$OpenBSD: hifn7751.c,v 1.120 2002/05/17 00:33:34 deraadt Exp $	*/
26d161891SSam Leffler 
3098ca2bdSWarner Losh /*-
4718cf2ccSPedro F. Giffuni  * SPDX-License-Identifier: BSD-3-Clause
5718cf2ccSPedro F. Giffuni  *
66d161891SSam Leffler  * Invertex AEON / Hifn 7751 driver
76d161891SSam Leffler  * Copyright (c) 1999 Invertex Inc. All rights reserved.
86d161891SSam Leffler  * Copyright (c) 1999 Theo de Raadt
96d161891SSam Leffler  * Copyright (c) 2000-2001 Network Security Technologies, Inc.
106d161891SSam Leffler  *			http://www.netsec.net
1117b66701SSam Leffler  * Copyright (c) 2003 Hifn Inc.
126d161891SSam Leffler  *
136d161891SSam Leffler  * This driver is based on a previous driver by Invertex, for which they
146d161891SSam Leffler  * requested:  Please send any comments, feedback, bug-fixes, or feature
156d161891SSam Leffler  * requests to software@invertex.com.
166d161891SSam Leffler  *
176d161891SSam Leffler  * Redistribution and use in source and binary forms, with or without
186d161891SSam Leffler  * modification, are permitted provided that the following conditions
196d161891SSam Leffler  * are met:
206d161891SSam Leffler  *
216d161891SSam Leffler  * 1. Redistributions of source code must retain the above copyright
226d161891SSam Leffler  *   notice, this list of conditions and the following disclaimer.
236d161891SSam Leffler  * 2. Redistributions in binary form must reproduce the above copyright
246d161891SSam Leffler  *   notice, this list of conditions and the following disclaimer in the
256d161891SSam Leffler  *   documentation and/or other materials provided with the distribution.
266d161891SSam Leffler  * 3. The name of the author may not be used to endorse or promote products
276d161891SSam Leffler  *   derived from this software without specific prior written permission.
286d161891SSam Leffler  *
296d161891SSam Leffler  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
306d161891SSam Leffler  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
316d161891SSam Leffler  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
326d161891SSam Leffler  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
336d161891SSam Leffler  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
346d161891SSam Leffler  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
356d161891SSam Leffler  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
366d161891SSam Leffler  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
376d161891SSam Leffler  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
386d161891SSam Leffler  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
396d161891SSam Leffler  *
406d161891SSam Leffler  * Effort sponsored in part by the Defense Advanced Research Projects
416d161891SSam Leffler  * Agency (DARPA) and Air Force Research Laboratory, Air Force
426d161891SSam Leffler  * Materiel Command, USAF, under agreement number F30602-01-2-0537.
436d161891SSam Leffler  */
446d161891SSam Leffler 
45aad970f1SDavid E. O'Brien #include <sys/cdefs.h>
466d161891SSam Leffler /*
4717b66701SSam Leffler  * Driver for various Hifn encryption processors.
486d161891SSam Leffler  */
49b7c4858fSSam Leffler #include "opt_hifn.h"
506d161891SSam Leffler 
516d161891SSam Leffler #include <sys/param.h>
526d161891SSam Leffler #include <sys/systm.h>
536d161891SSam Leffler #include <sys/proc.h>
546d161891SSam Leffler #include <sys/errno.h>
556d161891SSam Leffler #include <sys/malloc.h>
566d161891SSam Leffler #include <sys/kernel.h>
57fe12f24bSPoul-Henning Kamp #include <sys/module.h>
586d161891SSam Leffler #include <sys/mbuf.h>
596d161891SSam Leffler #include <sys/lock.h>
606d161891SSam Leffler #include <sys/mutex.h>
616d161891SSam Leffler #include <sys/sysctl.h>
62c0341432SJohn Baldwin #include <sys/uio.h>
636d161891SSam Leffler 
646d161891SSam Leffler #include <vm/vm.h>
656d161891SSam Leffler #include <vm/pmap.h>
666d161891SSam Leffler 
676d161891SSam Leffler #include <machine/bus.h>
686d161891SSam Leffler #include <machine/resource.h>
696d161891SSam Leffler #include <sys/bus.h>
706d161891SSam Leffler #include <sys/rman.h>
716d161891SSam Leffler 
726d161891SSam Leffler #include <opencrypto/cryptodev.h>
73c0341432SJohn Baldwin #include <opencrypto/xform_auth.h>
746d161891SSam Leffler #include <sys/random.h>
756810ad6fSSam Leffler #include <sys/kobj.h>
766810ad6fSSam Leffler 
776810ad6fSSam Leffler #include "cryptodev_if.h"
786d161891SSam Leffler 
7977e6a3b2SWarner Losh #include <dev/pci/pcivar.h>
8077e6a3b2SWarner Losh #include <dev/pci/pcireg.h>
81b7c4858fSSam Leffler 
82b7c4858fSSam Leffler #ifdef HIFN_RNDTEST
83b7c4858fSSam Leffler #include <dev/rndtest/rndtest.h>
84b7c4858fSSam Leffler #endif
856d161891SSam Leffler #include <dev/hifn/hifn7751reg.h>
866d161891SSam Leffler #include <dev/hifn/hifn7751var.h>
876d161891SSam Leffler 
886810ad6fSSam Leffler #ifdef HIFN_VULCANDEV
896810ad6fSSam Leffler #include <sys/conf.h>
906810ad6fSSam Leffler #include <sys/uio.h>
916810ad6fSSam Leffler 
926810ad6fSSam Leffler static struct cdevsw vulcanpk_cdevsw; /* forward declaration */
936810ad6fSSam Leffler #endif
946810ad6fSSam Leffler 
956d161891SSam Leffler /*
966d161891SSam Leffler  * Prototypes and count for the pci_device structure
976d161891SSam Leffler  */
986d161891SSam Leffler static	int hifn_probe(device_t);
996d161891SSam Leffler static	int hifn_attach(device_t);
1006d161891SSam Leffler static	int hifn_detach(device_t);
1016d161891SSam Leffler static	int hifn_suspend(device_t);
1026d161891SSam Leffler static	int hifn_resume(device_t);
103a6340ec8SWarner Losh static	int hifn_shutdown(device_t);
1046d161891SSam Leffler 
105c0341432SJohn Baldwin static	int hifn_probesession(device_t, const struct crypto_session_params *);
106c0341432SJohn Baldwin static	int hifn_newsession(device_t, crypto_session_t,
107c0341432SJohn Baldwin     const struct crypto_session_params *);
1086810ad6fSSam Leffler static	int hifn_process(device_t, struct cryptop *, int);
1096810ad6fSSam Leffler 
1106d161891SSam Leffler static device_method_t hifn_methods[] = {
1116d161891SSam Leffler 	/* Device interface */
1126d161891SSam Leffler 	DEVMETHOD(device_probe,		hifn_probe),
1136d161891SSam Leffler 	DEVMETHOD(device_attach,	hifn_attach),
1146d161891SSam Leffler 	DEVMETHOD(device_detach,	hifn_detach),
1156d161891SSam Leffler 	DEVMETHOD(device_suspend,	hifn_suspend),
1166d161891SSam Leffler 	DEVMETHOD(device_resume,	hifn_resume),
1176d161891SSam Leffler 	DEVMETHOD(device_shutdown,	hifn_shutdown),
1186d161891SSam Leffler 
1196810ad6fSSam Leffler 	/* crypto device methods */
120c0341432SJohn Baldwin 	DEVMETHOD(cryptodev_probesession, hifn_probesession),
1216810ad6fSSam Leffler 	DEVMETHOD(cryptodev_newsession,	hifn_newsession),
1226810ad6fSSam Leffler 	DEVMETHOD(cryptodev_process,	hifn_process),
1236810ad6fSSam Leffler 
1244b7ec270SMarius Strobl 	DEVMETHOD_END
1256d161891SSam Leffler };
126e739b0adSJohn Baldwin 
1276d161891SSam Leffler static driver_t hifn_driver = {
1286d161891SSam Leffler 	"hifn",
1296d161891SSam Leffler 	hifn_methods,
1306d161891SSam Leffler 	sizeof (struct hifn_softc)
1316d161891SSam Leffler };
1326d161891SSam Leffler 
133e739b0adSJohn Baldwin DRIVER_MODULE(hifn, pci, hifn_driver, 0, 0);
134f544a528SMark Murray MODULE_DEPEND(hifn, crypto, 1, 1, 1);
135b7c4858fSSam Leffler #ifdef HIFN_RNDTEST
136b7c4858fSSam Leffler MODULE_DEPEND(hifn, rndtest, 1, 1, 1);
137b7c4858fSSam Leffler #endif
1386d161891SSam Leffler 
1396d161891SSam Leffler static	void hifn_reset_board(struct hifn_softc *, int);
1406d161891SSam Leffler static	void hifn_reset_puc(struct hifn_softc *);
1416d161891SSam Leffler static	void hifn_puc_wait(struct hifn_softc *);
1426d161891SSam Leffler static	int hifn_enable_crypto(struct hifn_softc *);
1436d161891SSam Leffler static	void hifn_set_retry(struct hifn_softc *sc);
1446d161891SSam Leffler static	void hifn_init_dma(struct hifn_softc *);
1456d161891SSam Leffler static	void hifn_init_pci_registers(struct hifn_softc *);
1466d161891SSam Leffler static	int hifn_sramsize(struct hifn_softc *);
1476d161891SSam Leffler static	int hifn_dramsize(struct hifn_softc *);
1486d161891SSam Leffler static	int hifn_ramtype(struct hifn_softc *);
1496d161891SSam Leffler static	void hifn_sessions(struct hifn_softc *);
1506d161891SSam Leffler static	void hifn_intr(void *);
1516d161891SSam Leffler static	u_int hifn_write_command(struct hifn_command *, u_int8_t *);
1526d161891SSam Leffler static	u_int32_t hifn_next_signature(u_int32_t a, u_int cnt);
1536d161891SSam Leffler static	void hifn_callback(struct hifn_softc *, struct hifn_command *, u_int8_t *);
1546d161891SSam Leffler static	int hifn_crypto(struct hifn_softc *, struct hifn_command *, struct cryptop *, int);
1556d161891SSam Leffler static	int hifn_readramaddr(struct hifn_softc *, int, u_int8_t *);
1566d161891SSam Leffler static	int hifn_writeramaddr(struct hifn_softc *, int, u_int8_t *);
1576d161891SSam Leffler static	int hifn_dmamap_load_src(struct hifn_softc *, struct hifn_command *);
1586d161891SSam Leffler static	int hifn_dmamap_load_dst(struct hifn_softc *, struct hifn_command *);
1596d161891SSam Leffler static	int hifn_init_pubrng(struct hifn_softc *);
1606d161891SSam Leffler static	void hifn_rng(void *);
1616d161891SSam Leffler static	void hifn_tick(void *);
1626d161891SSam Leffler static	void hifn_abort(struct hifn_softc *);
1636d161891SSam Leffler static	void hifn_alloc_slot(struct hifn_softc *, int *, int *, int *, int *);
1646d161891SSam Leffler 
1656d161891SSam Leffler static	void hifn_write_reg_0(struct hifn_softc *, bus_size_t, u_int32_t);
1666d161891SSam Leffler static	void hifn_write_reg_1(struct hifn_softc *, bus_size_t, u_int32_t);
1676d161891SSam Leffler 
1685908d366SStefan Farfeleder static __inline u_int32_t
READ_REG_0(struct hifn_softc * sc,bus_size_t reg)1696d161891SSam Leffler READ_REG_0(struct hifn_softc *sc, bus_size_t reg)
1706d161891SSam Leffler {
1716d161891SSam Leffler     u_int32_t v = bus_space_read_4(sc->sc_st0, sc->sc_sh0, reg);
1726d161891SSam Leffler     sc->sc_bar0_lastreg = (bus_size_t) -1;
1736d161891SSam Leffler     return (v);
1746d161891SSam Leffler }
1756d161891SSam Leffler #define	WRITE_REG_0(sc, reg, val)	hifn_write_reg_0(sc, reg, val)
1766d161891SSam Leffler 
1775908d366SStefan Farfeleder static __inline u_int32_t
READ_REG_1(struct hifn_softc * sc,bus_size_t reg)1786d161891SSam Leffler READ_REG_1(struct hifn_softc *sc, bus_size_t reg)
1796d161891SSam Leffler {
1806d161891SSam Leffler     u_int32_t v = bus_space_read_4(sc->sc_st1, sc->sc_sh1, reg);
1816d161891SSam Leffler     sc->sc_bar1_lastreg = (bus_size_t) -1;
1826d161891SSam Leffler     return (v);
1836d161891SSam Leffler }
1846d161891SSam Leffler #define	WRITE_REG_1(sc, reg, val)	hifn_write_reg_1(sc, reg, val)
1856d161891SSam Leffler 
1867029da5cSPawel Biernacki static SYSCTL_NODE(_hw, OID_AUTO, hifn, CTLFLAG_RD | CTLFLAG_MPSAFE, 0,
1876472ac3dSEd Schouten     "Hifn driver parameters");
18870be8cbaSSam Leffler 
1896d161891SSam Leffler #ifdef HIFN_DEBUG
1906d161891SSam Leffler static	int hifn_debug = 0;
19170be8cbaSSam Leffler SYSCTL_INT(_hw_hifn, OID_AUTO, debug, CTLFLAG_RW, &hifn_debug,
19270be8cbaSSam Leffler 	    0, "control debugging msgs");
1936d161891SSam Leffler #endif
1946d161891SSam Leffler 
1956d161891SSam Leffler static	struct hifn_stats hifnstats;
19670be8cbaSSam Leffler SYSCTL_STRUCT(_hw_hifn, OID_AUTO, stats, CTLFLAG_RD, &hifnstats,
19770be8cbaSSam Leffler 	    hifn_stats, "driver statistics");
198bd17515bSSam Leffler static	int hifn_maxbatch = 1;
19970be8cbaSSam Leffler SYSCTL_INT(_hw_hifn, OID_AUTO, maxbatch, CTLFLAG_RW, &hifn_maxbatch,
20070be8cbaSSam Leffler 	    0, "max ops to batch w/o interrupt");
2016d161891SSam Leffler 
2026d161891SSam Leffler /*
2036d161891SSam Leffler  * Probe for a supported device.  The PCI vendor and device
2046d161891SSam Leffler  * IDs are used to detect devices we know how to handle.
2056d161891SSam Leffler  */
2066d161891SSam Leffler static int
hifn_probe(device_t dev)2076d161891SSam Leffler hifn_probe(device_t dev)
2086d161891SSam Leffler {
2096d161891SSam Leffler 	if (pci_get_vendor(dev) == PCI_VENDOR_INVERTEX &&
2106d161891SSam Leffler 	    pci_get_device(dev) == PCI_PRODUCT_INVERTEX_AEON)
211538565c4SWarner Losh 		return (BUS_PROBE_DEFAULT);
2126d161891SSam Leffler 	if (pci_get_vendor(dev) == PCI_VENDOR_HIFN &&
2136d161891SSam Leffler 	    (pci_get_device(dev) == PCI_PRODUCT_HIFN_7751 ||
2146d161891SSam Leffler 	     pci_get_device(dev) == PCI_PRODUCT_HIFN_7951 ||
21517b66701SSam Leffler 	     pci_get_device(dev) == PCI_PRODUCT_HIFN_7955 ||
21617b66701SSam Leffler 	     pci_get_device(dev) == PCI_PRODUCT_HIFN_7956 ||
2176d161891SSam Leffler 	     pci_get_device(dev) == PCI_PRODUCT_HIFN_7811))
218538565c4SWarner Losh 		return (BUS_PROBE_DEFAULT);
2196d161891SSam Leffler 	if (pci_get_vendor(dev) == PCI_VENDOR_NETSEC &&
2206d161891SSam Leffler 	    pci_get_device(dev) == PCI_PRODUCT_NETSEC_7751)
221538565c4SWarner Losh 		return (BUS_PROBE_DEFAULT);
2226d161891SSam Leffler 	return (ENXIO);
2236d161891SSam Leffler }
2246d161891SSam Leffler 
2256d161891SSam Leffler static void
hifn_dmamap_cb(void * arg,bus_dma_segment_t * segs,int nseg,int error)2266d161891SSam Leffler hifn_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nseg, int error)
2276d161891SSam Leffler {
2286d161891SSam Leffler 	bus_addr_t *paddr = (bus_addr_t*) arg;
2296d161891SSam Leffler 	*paddr = segs->ds_addr;
2306d161891SSam Leffler }
2316d161891SSam Leffler 
2326d161891SSam Leffler static const char*
hifn_partname(struct hifn_softc * sc)2336d161891SSam Leffler hifn_partname(struct hifn_softc *sc)
2346d161891SSam Leffler {
2356d161891SSam Leffler 	/* XXX sprintf numbers when not decoded */
2366d161891SSam Leffler 	switch (pci_get_vendor(sc->sc_dev)) {
2376d161891SSam Leffler 	case PCI_VENDOR_HIFN:
2386d161891SSam Leffler 		switch (pci_get_device(sc->sc_dev)) {
2396d161891SSam Leffler 		case PCI_PRODUCT_HIFN_6500:	return "Hifn 6500";
2406d161891SSam Leffler 		case PCI_PRODUCT_HIFN_7751:	return "Hifn 7751";
2416d161891SSam Leffler 		case PCI_PRODUCT_HIFN_7811:	return "Hifn 7811";
2426d161891SSam Leffler 		case PCI_PRODUCT_HIFN_7951:	return "Hifn 7951";
24317b66701SSam Leffler 		case PCI_PRODUCT_HIFN_7955:	return "Hifn 7955";
24417b66701SSam Leffler 		case PCI_PRODUCT_HIFN_7956:	return "Hifn 7956";
2456d161891SSam Leffler 		}
2466d161891SSam Leffler 		return "Hifn unknown-part";
2476d161891SSam Leffler 	case PCI_VENDOR_INVERTEX:
2486d161891SSam Leffler 		switch (pci_get_device(sc->sc_dev)) {
2496d161891SSam Leffler 		case PCI_PRODUCT_INVERTEX_AEON:	return "Invertex AEON";
2506d161891SSam Leffler 		}
2516d161891SSam Leffler 		return "Invertex unknown-part";
2526d161891SSam Leffler 	case PCI_VENDOR_NETSEC:
2536d161891SSam Leffler 		switch (pci_get_device(sc->sc_dev)) {
2546d161891SSam Leffler 		case PCI_PRODUCT_NETSEC_7751:	return "NetSec 7751";
2556d161891SSam Leffler 		}
2566d161891SSam Leffler 		return "NetSec unknown-part";
2576d161891SSam Leffler 	}
2586d161891SSam Leffler 	return "Unknown-vendor unknown-part";
2596d161891SSam Leffler }
2606d161891SSam Leffler 
261b7c4858fSSam Leffler static void
default_harvest(struct rndtest_state * rsp,void * buf,u_int count)262b7c4858fSSam Leffler default_harvest(struct rndtest_state *rsp, void *buf, u_int count)
263b7c4858fSSam Leffler {
264d1b06863SMark Murray 	/* MarkM: FIX!! Check that this does not swamp the harvester! */
26519fa89e9SMark Murray 	random_harvest_queue(buf, count, RANDOM_PURE_HIFN);
266b7c4858fSSam Leffler }
267b7c4858fSSam Leffler 
268aa959e0dSSam Leffler static u_int
checkmaxmin(device_t dev,const char * what,u_int v,u_int min,u_int max)269aa959e0dSSam Leffler checkmaxmin(device_t dev, const char *what, u_int v, u_int min, u_int max)
270aa959e0dSSam Leffler {
271aa959e0dSSam Leffler 	if (v > max) {
272aa959e0dSSam Leffler 		device_printf(dev, "Warning, %s %u out of range, "
273aa959e0dSSam Leffler 			"using max %u\n", what, v, max);
274aa959e0dSSam Leffler 		v = max;
275aa959e0dSSam Leffler 	} else if (v < min) {
276aa959e0dSSam Leffler 		device_printf(dev, "Warning, %s %u out of range, "
277aa959e0dSSam Leffler 			"using min %u\n", what, v, min);
278aa959e0dSSam Leffler 		v = min;
279aa959e0dSSam Leffler 	}
280aa959e0dSSam Leffler 	return v;
281aa959e0dSSam Leffler }
282aa959e0dSSam Leffler 
283aa959e0dSSam Leffler /*
284aa959e0dSSam Leffler  * Select PLL configuration for 795x parts.  This is complicated in
285aa959e0dSSam Leffler  * that we cannot determine the optimal parameters without user input.
286aa959e0dSSam Leffler  * The reference clock is derived from an external clock through a
287aa959e0dSSam Leffler  * multiplier.  The external clock is either the host bus (i.e. PCI)
288aa959e0dSSam Leffler  * or an external clock generator.  When using the PCI bus we assume
289aa959e0dSSam Leffler  * the clock is either 33 or 66 MHz; for an external source we cannot
290aa959e0dSSam Leffler  * tell the speed.
291aa959e0dSSam Leffler  *
292aa959e0dSSam Leffler  * PLL configuration is done with a string: "pci" for PCI bus, or "ext"
293aa959e0dSSam Leffler  * for an external source, followed by the frequency.  We calculate
294aa959e0dSSam Leffler  * the appropriate multiplier and PLL register contents accordingly.
295aa959e0dSSam Leffler  * When no configuration is given we default to "pci66" since that
296aa959e0dSSam Leffler  * always will allow the card to work.  If a card is using the PCI
297aa959e0dSSam Leffler  * bus clock and in a 33MHz slot then it will be operating at half
298aa959e0dSSam Leffler  * speed until the correct information is provided.
2996810ad6fSSam Leffler  *
3006810ad6fSSam Leffler  * We use a default setting of "ext66" because according to Mike Ham
3016810ad6fSSam Leffler  * of HiFn, almost every board in existence has an external crystal
3026810ad6fSSam Leffler  * populated at 66Mhz. Using PCI can be a problem on modern motherboards,
3036810ad6fSSam Leffler  * because PCI33 can have clocks from 0 to 33Mhz, and some have
3046810ad6fSSam Leffler  * non-PCI-compliant spread-spectrum clocks, which can confuse the pll.
305aa959e0dSSam Leffler  */
306aa959e0dSSam Leffler static void
hifn_getpllconfig(device_t dev,u_int * pll)307aa959e0dSSam Leffler hifn_getpllconfig(device_t dev, u_int *pll)
308aa959e0dSSam Leffler {
309aa959e0dSSam Leffler 	const char *pllspec;
310aa959e0dSSam Leffler 	u_int freq, mul, fl, fh;
311aa959e0dSSam Leffler 	u_int32_t pllconfig;
312aa959e0dSSam Leffler 	char *nxt;
313aa959e0dSSam Leffler 
314aa959e0dSSam Leffler 	if (resource_string_value("hifn", device_get_unit(dev),
315aa959e0dSSam Leffler 	    "pllconfig", &pllspec))
3166810ad6fSSam Leffler 		pllspec = "ext66";
317aa959e0dSSam Leffler 	fl = 33, fh = 66;
318aa959e0dSSam Leffler 	pllconfig = 0;
319aa959e0dSSam Leffler 	if (strncmp(pllspec, "ext", 3) == 0) {
320aa959e0dSSam Leffler 		pllspec += 3;
321aa959e0dSSam Leffler 		pllconfig |= HIFN_PLL_REF_SEL;
322aa959e0dSSam Leffler 		switch (pci_get_device(dev)) {
323aa959e0dSSam Leffler 		case PCI_PRODUCT_HIFN_7955:
324aa959e0dSSam Leffler 		case PCI_PRODUCT_HIFN_7956:
325aa959e0dSSam Leffler 			fl = 20, fh = 100;
326aa959e0dSSam Leffler 			break;
327aa959e0dSSam Leffler #ifdef notyet
328aa959e0dSSam Leffler 		case PCI_PRODUCT_HIFN_7954:
329aa959e0dSSam Leffler 			fl = 20, fh = 66;
330aa959e0dSSam Leffler 			break;
331aa959e0dSSam Leffler #endif
332aa959e0dSSam Leffler 		}
333aa959e0dSSam Leffler 	} else if (strncmp(pllspec, "pci", 3) == 0)
334aa959e0dSSam Leffler 		pllspec += 3;
335aa959e0dSSam Leffler 	freq = strtoul(pllspec, &nxt, 10);
336aa959e0dSSam Leffler 	if (nxt == pllspec)
337aa959e0dSSam Leffler 		freq = 66;
338aa959e0dSSam Leffler 	else
339aa959e0dSSam Leffler 		freq = checkmaxmin(dev, "frequency", freq, fl, fh);
340aa959e0dSSam Leffler 	/*
341aa959e0dSSam Leffler 	 * Calculate multiplier.  We target a Fck of 266 MHz,
342aa959e0dSSam Leffler 	 * allowing only even values, possibly rounded down.
343aa959e0dSSam Leffler 	 * Multipliers > 8 must set the charge pump current.
344aa959e0dSSam Leffler 	 */
345aa959e0dSSam Leffler 	mul = checkmaxmin(dev, "PLL divisor", (266 / freq) &~ 1, 2, 12);
346aa959e0dSSam Leffler 	pllconfig |= (mul / 2 - 1) << HIFN_PLL_ND_SHIFT;
347aa959e0dSSam Leffler 	if (mul > 8)
348aa959e0dSSam Leffler 		pllconfig |= HIFN_PLL_IS;
349aa959e0dSSam Leffler 	*pll = pllconfig;
350aa959e0dSSam Leffler }
351aa959e0dSSam Leffler 
3526d161891SSam Leffler /*
3536d161891SSam Leffler  * Attach an interface that successfully probed.
3546d161891SSam Leffler  */
3556d161891SSam Leffler static int
hifn_attach(device_t dev)3566d161891SSam Leffler hifn_attach(device_t dev)
3576d161891SSam Leffler {
3586d161891SSam Leffler 	struct hifn_softc *sc = device_get_softc(dev);
3596d161891SSam Leffler 	caddr_t kva;
3606d161891SSam Leffler 	int rseg, rid;
3616d161891SSam Leffler 	char rbase;
362c0341432SJohn Baldwin 	uint16_t rev;
3636d161891SSam Leffler 
3646d161891SSam Leffler 	sc->sc_dev = dev;
3656d161891SSam Leffler 
3664f28f7d7SSam Leffler 	mtx_init(&sc->sc_mtx, device_get_nameunit(dev), "hifn driver", MTX_DEF);
3676d161891SSam Leffler 
3686d161891SSam Leffler 	/* XXX handle power management */
3696d161891SSam Leffler 
3706d161891SSam Leffler 	/*
37117b66701SSam Leffler 	 * The 7951 and 795x have a random number generator and
3726d161891SSam Leffler 	 * public key support; note this.
3736d161891SSam Leffler 	 */
3746d161891SSam Leffler 	if (pci_get_vendor(dev) == PCI_VENDOR_HIFN &&
37517b66701SSam Leffler 	    (pci_get_device(dev) == PCI_PRODUCT_HIFN_7951 ||
37617b66701SSam Leffler 	     pci_get_device(dev) == PCI_PRODUCT_HIFN_7955 ||
37717b66701SSam Leffler 	     pci_get_device(dev) == PCI_PRODUCT_HIFN_7956))
3786d161891SSam Leffler 		sc->sc_flags = HIFN_HAS_RNG | HIFN_HAS_PUBLIC;
3796d161891SSam Leffler 	/*
3806d161891SSam Leffler 	 * The 7811 has a random number generator and
3816d161891SSam Leffler 	 * we also note it's identity 'cuz of some quirks.
3826d161891SSam Leffler 	 */
3836d161891SSam Leffler 	if (pci_get_vendor(dev) == PCI_VENDOR_HIFN &&
3846d161891SSam Leffler 	    pci_get_device(dev) == PCI_PRODUCT_HIFN_7811)
3856d161891SSam Leffler 		sc->sc_flags |= HIFN_IS_7811 | HIFN_HAS_RNG;
3866d161891SSam Leffler 
3876d161891SSam Leffler 	/*
38817b66701SSam Leffler 	 * The 795x parts support AES.
38917b66701SSam Leffler 	 */
39017b66701SSam Leffler 	if (pci_get_vendor(dev) == PCI_VENDOR_HIFN &&
39117b66701SSam Leffler 	    (pci_get_device(dev) == PCI_PRODUCT_HIFN_7955 ||
392aa959e0dSSam Leffler 	     pci_get_device(dev) == PCI_PRODUCT_HIFN_7956)) {
39317b66701SSam Leffler 		sc->sc_flags |= HIFN_IS_7956 | HIFN_HAS_AES;
394aa959e0dSSam Leffler 		/*
395aa959e0dSSam Leffler 		 * Select PLL configuration.  This depends on the
396aa959e0dSSam Leffler 		 * bus and board design and must be manually configured
397aa959e0dSSam Leffler 		 * if the default setting is unacceptable.
398aa959e0dSSam Leffler 		 */
399aa959e0dSSam Leffler 		hifn_getpllconfig(dev, &sc->sc_pllconfig);
400aa959e0dSSam Leffler 	}
40117b66701SSam Leffler 
40217b66701SSam Leffler 	/*
4036d161891SSam Leffler 	 * Setup PCI resources. Note that we record the bus
4046d161891SSam Leffler 	 * tag and handle for each register mapping, this is
4056d161891SSam Leffler 	 * used by the READ_REG_0, WRITE_REG_0, READ_REG_1,
4066d161891SSam Leffler 	 * and WRITE_REG_1 macros throughout the driver.
4076d161891SSam Leffler 	 */
4088dca9d33STijl Coosemans 	pci_enable_busmaster(dev);
4098dca9d33STijl Coosemans 
4106d161891SSam Leffler 	rid = HIFN_BAR0;
4115f96beb9SNate Lawson 	sc->sc_bar0res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid,
4125f96beb9SNate Lawson 			 			RF_ACTIVE);
4136d161891SSam Leffler 	if (sc->sc_bar0res == NULL) {
4146d161891SSam Leffler 		device_printf(dev, "cannot map bar%d register space\n", 0);
4156d161891SSam Leffler 		goto fail_pci;
4166d161891SSam Leffler 	}
4176d161891SSam Leffler 	sc->sc_st0 = rman_get_bustag(sc->sc_bar0res);
4186d161891SSam Leffler 	sc->sc_sh0 = rman_get_bushandle(sc->sc_bar0res);
4196d161891SSam Leffler 	sc->sc_bar0_lastreg = (bus_size_t) -1;
4206d161891SSam Leffler 
4216d161891SSam Leffler 	rid = HIFN_BAR1;
4225f96beb9SNate Lawson 	sc->sc_bar1res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid,
4235f96beb9SNate Lawson 						RF_ACTIVE);
4246d161891SSam Leffler 	if (sc->sc_bar1res == NULL) {
4256d161891SSam Leffler 		device_printf(dev, "cannot map bar%d register space\n", 1);
4266d161891SSam Leffler 		goto fail_io0;
4276d161891SSam Leffler 	}
4286d161891SSam Leffler 	sc->sc_st1 = rman_get_bustag(sc->sc_bar1res);
4296d161891SSam Leffler 	sc->sc_sh1 = rman_get_bushandle(sc->sc_bar1res);
4306d161891SSam Leffler 	sc->sc_bar1_lastreg = (bus_size_t) -1;
4316d161891SSam Leffler 
4326d161891SSam Leffler 	hifn_set_retry(sc);
4336d161891SSam Leffler 
4346d161891SSam Leffler 	/*
4356d161891SSam Leffler 	 * Setup the area where the Hifn DMA's descriptors
4366d161891SSam Leffler 	 * and associated data structures.
4376d161891SSam Leffler 	 */
438b6f97155SScott Long 	if (bus_dma_tag_create(bus_get_dma_tag(dev),	/* PCI parent */
4396d161891SSam Leffler 			       1, 0,			/* alignment,boundary */
4406d161891SSam Leffler 			       BUS_SPACE_MAXADDR_32BIT,	/* lowaddr */
4416d161891SSam Leffler 			       BUS_SPACE_MAXADDR,	/* highaddr */
4426d161891SSam Leffler 			       NULL, NULL,		/* filter, filterarg */
4436d161891SSam Leffler 			       HIFN_MAX_DMALEN,		/* maxsize */
4446d161891SSam Leffler 			       MAX_SCATTER,		/* nsegments */
4456d161891SSam Leffler 			       HIFN_MAX_SEGLEN,		/* maxsegsize */
4466d161891SSam Leffler 			       BUS_DMA_ALLOCNOW,	/* flags */
447f6b1c44dSScott Long 			       NULL,			/* lockfunc */
448f6b1c44dSScott Long 			       NULL,			/* lockarg */
4496d161891SSam Leffler 			       &sc->sc_dmat)) {
4506d161891SSam Leffler 		device_printf(dev, "cannot allocate DMA tag\n");
4516d161891SSam Leffler 		goto fail_io1;
4526d161891SSam Leffler 	}
4536d161891SSam Leffler 	if (bus_dmamap_create(sc->sc_dmat, BUS_DMA_NOWAIT, &sc->sc_dmamap)) {
4546d161891SSam Leffler 		device_printf(dev, "cannot create dma map\n");
4556d161891SSam Leffler 		bus_dma_tag_destroy(sc->sc_dmat);
4566d161891SSam Leffler 		goto fail_io1;
4576d161891SSam Leffler 	}
4586d161891SSam Leffler 	if (bus_dmamem_alloc(sc->sc_dmat, (void**) &kva, BUS_DMA_NOWAIT, &sc->sc_dmamap)) {
4596d161891SSam Leffler 		device_printf(dev, "cannot alloc dma buffer\n");
4606d161891SSam Leffler 		bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap);
4616d161891SSam Leffler 		bus_dma_tag_destroy(sc->sc_dmat);
4626d161891SSam Leffler 		goto fail_io1;
4636d161891SSam Leffler 	}
4646d161891SSam Leffler 	if (bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap, kva,
4656d161891SSam Leffler 			     sizeof (*sc->sc_dma),
4666d161891SSam Leffler 			     hifn_dmamap_cb, &sc->sc_dma_physaddr,
4676d161891SSam Leffler 			     BUS_DMA_NOWAIT)) {
4686d161891SSam Leffler 		device_printf(dev, "cannot load dma map\n");
4696d161891SSam Leffler 		bus_dmamem_free(sc->sc_dmat, kva, sc->sc_dmamap);
4706d161891SSam Leffler 		bus_dma_tag_destroy(sc->sc_dmat);
4716d161891SSam Leffler 		goto fail_io1;
4726d161891SSam Leffler 	}
4736d161891SSam Leffler 	sc->sc_dma = (struct hifn_dma *)kva;
4746d161891SSam Leffler 	bzero(sc->sc_dma, sizeof(*sc->sc_dma));
4756d161891SSam Leffler 
476a2bf609dSSam Leffler 	KASSERT(sc->sc_st0 != 0, ("hifn_attach: null bar0 tag!"));
477a2bf609dSSam Leffler 	KASSERT(sc->sc_sh0 != 0, ("hifn_attach: null bar0 handle!"));
478a2bf609dSSam Leffler 	KASSERT(sc->sc_st1 != 0, ("hifn_attach: null bar1 tag!"));
479a2bf609dSSam Leffler 	KASSERT(sc->sc_sh1 != 0, ("hifn_attach: null bar1 handle!"));
4806d161891SSam Leffler 
4816d161891SSam Leffler 	/*
4826d161891SSam Leffler 	 * Reset the board and do the ``secret handshake''
4836d161891SSam Leffler 	 * to enable the crypto support.  Then complete the
4846d161891SSam Leffler 	 * initialization procedure by setting up the interrupt
4856d161891SSam Leffler 	 * and hooking in to the system crypto support so we'll
4866d161891SSam Leffler 	 * get used for system services like the crypto device,
4876d161891SSam Leffler 	 * IPsec, RNG device, etc.
4886d161891SSam Leffler 	 */
4896d161891SSam Leffler 	hifn_reset_board(sc, 0);
4906d161891SSam Leffler 
4916d161891SSam Leffler 	if (hifn_enable_crypto(sc) != 0) {
4926d161891SSam Leffler 		device_printf(dev, "crypto enabling failed\n");
4936d161891SSam Leffler 		goto fail_mem;
4946d161891SSam Leffler 	}
4956d161891SSam Leffler 	hifn_reset_puc(sc);
4966d161891SSam Leffler 
4976d161891SSam Leffler 	hifn_init_dma(sc);
4986d161891SSam Leffler 	hifn_init_pci_registers(sc);
4996d161891SSam Leffler 
50017b66701SSam Leffler 	/* XXX can't dynamically determine ram type for 795x; force dram */
50117b66701SSam Leffler 	if (sc->sc_flags & HIFN_IS_7956)
50217b66701SSam Leffler 		sc->sc_drammodel = 1;
50317b66701SSam Leffler 	else if (hifn_ramtype(sc))
5046d161891SSam Leffler 		goto fail_mem;
5056d161891SSam Leffler 
5066d161891SSam Leffler 	if (sc->sc_drammodel == 0)
5076d161891SSam Leffler 		hifn_sramsize(sc);
5086d161891SSam Leffler 	else
5096d161891SSam Leffler 		hifn_dramsize(sc);
5106d161891SSam Leffler 
5116d161891SSam Leffler 	/*
5126d161891SSam Leffler 	 * Workaround for NetSec 7751 rev A: half ram size because two
5136d161891SSam Leffler 	 * of the address lines were left floating
5146d161891SSam Leffler 	 */
5156d161891SSam Leffler 	if (pci_get_vendor(dev) == PCI_VENDOR_NETSEC &&
5166d161891SSam Leffler 	    pci_get_device(dev) == PCI_PRODUCT_NETSEC_7751 &&
5176d161891SSam Leffler 	    pci_get_revid(dev) == 0x61)	/*XXX???*/
5186d161891SSam Leffler 		sc->sc_ramsize >>= 1;
5196d161891SSam Leffler 
5206d161891SSam Leffler 	/*
5216d161891SSam Leffler 	 * Arrange the interrupt line.
5226d161891SSam Leffler 	 */
5236d161891SSam Leffler 	rid = 0;
5245f96beb9SNate Lawson 	sc->sc_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
5255f96beb9SNate Lawson 					    RF_SHAREABLE|RF_ACTIVE);
5266d161891SSam Leffler 	if (sc->sc_irq == NULL) {
5276d161891SSam Leffler 		device_printf(dev, "could not map interrupt\n");
5286d161891SSam Leffler 		goto fail_mem;
5296d161891SSam Leffler 	}
5306d161891SSam Leffler 	/*
5316d161891SSam Leffler 	 * NB: Network code assumes we are blocked with splimp()
5326d161891SSam Leffler 	 *     so make sure the IRQ is marked appropriately.
5336d161891SSam Leffler 	 */
5344f28f7d7SSam Leffler 	if (bus_setup_intr(dev, sc->sc_irq, INTR_TYPE_NET | INTR_MPSAFE,
535ef544f63SPaolo Pisati 			   NULL, hifn_intr, sc, &sc->sc_intrhand)) {
5366d161891SSam Leffler 		device_printf(dev, "could not setup interrupt\n");
5376d161891SSam Leffler 		goto fail_intr2;
5386d161891SSam Leffler 	}
5396d161891SSam Leffler 
5406d161891SSam Leffler 	hifn_sessions(sc);
5416d161891SSam Leffler 
5426d161891SSam Leffler 	/*
5436d161891SSam Leffler 	 * NB: Keep only the low 16 bits; this masks the chip id
5446d161891SSam Leffler 	 *     from the 7951.
5456d161891SSam Leffler 	 */
5466d161891SSam Leffler 	rev = READ_REG_1(sc, HIFN_1_REVID) & 0xffff;
5476d161891SSam Leffler 
5486d161891SSam Leffler 	rseg = sc->sc_ramsize / 1024;
5496d161891SSam Leffler 	rbase = 'K';
5506d161891SSam Leffler 	if (sc->sc_ramsize >= (1024 * 1024)) {
5516d161891SSam Leffler 		rbase = 'M';
5526d161891SSam Leffler 		rseg /= 1024;
5536d161891SSam Leffler 	}
554aa959e0dSSam Leffler 	device_printf(sc->sc_dev, "%s, rev %u, %d%cB %cram",
5556d161891SSam Leffler 		hifn_partname(sc), rev,
556fe9b390bSSam Leffler 		rseg, rbase, sc->sc_drammodel ? 'd' : 's');
557aa959e0dSSam Leffler 	if (sc->sc_flags & HIFN_IS_7956)
558aa959e0dSSam Leffler 		printf(", pll=0x%x<%s clk, %ux mult>",
559aa959e0dSSam Leffler 			sc->sc_pllconfig,
560aa959e0dSSam Leffler 			sc->sc_pllconfig & HIFN_PLL_REF_SEL ? "ext" : "pci",
561aa959e0dSSam Leffler 			2 + 2*((sc->sc_pllconfig & HIFN_PLL_ND) >> 11));
562aa959e0dSSam Leffler 	printf("\n");
5636d161891SSam Leffler 
564c0341432SJohn Baldwin 	WRITE_REG_0(sc, HIFN_0_PUCNFG,
565c0341432SJohn Baldwin 	    READ_REG_0(sc, HIFN_0_PUCNFG) | HIFN_PUCNFG_CHIPID);
566c0341432SJohn Baldwin 	sc->sc_ena = READ_REG_0(sc, HIFN_0_PUSTAT) & HIFN_PUSTAT_CHIPENA;
567c0341432SJohn Baldwin 
568c0341432SJohn Baldwin 	switch (sc->sc_ena) {
569c0341432SJohn Baldwin 	case HIFN_PUSTAT_ENA_2:
570c0341432SJohn Baldwin 	case HIFN_PUSTAT_ENA_1:
571c0341432SJohn Baldwin 		sc->sc_cid = crypto_get_driverid(dev,
572c0341432SJohn Baldwin 		    sizeof(struct hifn_session), CRYPTOCAP_F_HARDWARE);
5736d161891SSam Leffler 		if (sc->sc_cid < 0) {
5746d161891SSam Leffler 			device_printf(dev, "could not get crypto driver id\n");
5756d161891SSam Leffler 			goto fail_intr;
5766d161891SSam Leffler 		}
5776d161891SSam Leffler 		break;
5786d161891SSam Leffler 	}
5796d161891SSam Leffler 
5806d161891SSam Leffler 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
5816d161891SSam Leffler 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
5826d161891SSam Leffler 
5836d161891SSam Leffler 	if (sc->sc_flags & (HIFN_HAS_PUBLIC | HIFN_HAS_RNG))
5846d161891SSam Leffler 		hifn_init_pubrng(sc);
5856d161891SSam Leffler 
586fd90e2edSJung-uk Kim 	callout_init(&sc->sc_tickto, 1);
5876d161891SSam Leffler 	callout_reset(&sc->sc_tickto, hz, hifn_tick, sc);
5886d161891SSam Leffler 
5896d161891SSam Leffler 	return (0);
5906d161891SSam Leffler 
5916d161891SSam Leffler fail_intr:
5926d161891SSam Leffler 	bus_teardown_intr(dev, sc->sc_irq, sc->sc_intrhand);
5936d161891SSam Leffler fail_intr2:
5946d161891SSam Leffler 	/* XXX don't store rid */
5956d161891SSam Leffler 	bus_release_resource(dev, SYS_RES_IRQ, 0, sc->sc_irq);
5966d161891SSam Leffler fail_mem:
5976d161891SSam Leffler 	bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap);
5986d161891SSam Leffler 	bus_dmamem_free(sc->sc_dmat, sc->sc_dma, sc->sc_dmamap);
5996d161891SSam Leffler 	bus_dma_tag_destroy(sc->sc_dmat);
6006d161891SSam Leffler 
6016d161891SSam Leffler 	/* Turn off DMA polling */
6026d161891SSam Leffler 	WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET |
6036d161891SSam Leffler 	    HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE);
6046d161891SSam Leffler fail_io1:
6056d161891SSam Leffler 	bus_release_resource(dev, SYS_RES_MEMORY, HIFN_BAR1, sc->sc_bar1res);
6066d161891SSam Leffler fail_io0:
6076d161891SSam Leffler 	bus_release_resource(dev, SYS_RES_MEMORY, HIFN_BAR0, sc->sc_bar0res);
6086d161891SSam Leffler fail_pci:
6096d161891SSam Leffler 	mtx_destroy(&sc->sc_mtx);
6106d161891SSam Leffler 	return (ENXIO);
6116d161891SSam Leffler }
6126d161891SSam Leffler 
6136d161891SSam Leffler /*
6146d161891SSam Leffler  * Detach an interface that successfully probed.
6156d161891SSam Leffler  */
6166d161891SSam Leffler static int
hifn_detach(device_t dev)6176d161891SSam Leffler hifn_detach(device_t dev)
6186d161891SSam Leffler {
6196d161891SSam Leffler 	struct hifn_softc *sc = device_get_softc(dev);
6206d161891SSam Leffler 
6216d161891SSam Leffler 	KASSERT(sc != NULL, ("hifn_detach: null software carrier!"));
6226d161891SSam Leffler 
6234f28f7d7SSam Leffler 	/* disable interrupts */
6244f28f7d7SSam Leffler 	WRITE_REG_1(sc, HIFN_1_DMA_IER, 0);
6256d161891SSam Leffler 
6266d161891SSam Leffler 	/*XXX other resources */
6276d161891SSam Leffler 	callout_stop(&sc->sc_tickto);
6286d161891SSam Leffler 	callout_stop(&sc->sc_rngto);
629236266eeSSam Leffler #ifdef HIFN_RNDTEST
630236266eeSSam Leffler 	if (sc->sc_rndtest)
631bba9599aSSam Leffler 		rndtest_detach(sc->sc_rndtest);
632236266eeSSam Leffler #endif
6336d161891SSam Leffler 
6346d161891SSam Leffler 	/* Turn off DMA polling */
6356d161891SSam Leffler 	WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET |
6366d161891SSam Leffler 	    HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE);
6376d161891SSam Leffler 
6386d161891SSam Leffler 	crypto_unregister_all(sc->sc_cid);
6396d161891SSam Leffler 
6406d161891SSam Leffler 	bus_teardown_intr(dev, sc->sc_irq, sc->sc_intrhand);
6416d161891SSam Leffler 	/* XXX don't store rid */
6426d161891SSam Leffler 	bus_release_resource(dev, SYS_RES_IRQ, 0, sc->sc_irq);
6436d161891SSam Leffler 
6446d161891SSam Leffler 	bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap);
6456d161891SSam Leffler 	bus_dmamem_free(sc->sc_dmat, sc->sc_dma, sc->sc_dmamap);
6466d161891SSam Leffler 	bus_dma_tag_destroy(sc->sc_dmat);
6476d161891SSam Leffler 
6486d161891SSam Leffler 	bus_release_resource(dev, SYS_RES_MEMORY, HIFN_BAR1, sc->sc_bar1res);
6496d161891SSam Leffler 	bus_release_resource(dev, SYS_RES_MEMORY, HIFN_BAR0, sc->sc_bar0res);
6506d161891SSam Leffler 
6516d161891SSam Leffler 	mtx_destroy(&sc->sc_mtx);
6526d161891SSam Leffler 
6536d161891SSam Leffler 	return (0);
6546d161891SSam Leffler }
6556d161891SSam Leffler 
6566d161891SSam Leffler /*
6576d161891SSam Leffler  * Stop all chip I/O so that the kernel's probe routines don't
6586d161891SSam Leffler  * get confused by errant DMAs when rebooting.
6596d161891SSam Leffler  */
660a6340ec8SWarner Losh static int
hifn_shutdown(device_t dev)6616d161891SSam Leffler hifn_shutdown(device_t dev)
6626d161891SSam Leffler {
6636d161891SSam Leffler #ifdef notyet
6646d161891SSam Leffler 	hifn_stop(device_get_softc(dev));
6656d161891SSam Leffler #endif
666a6340ec8SWarner Losh 	return (0);
6676d161891SSam Leffler }
6686d161891SSam Leffler 
6696d161891SSam Leffler /*
6706d161891SSam Leffler  * Device suspend routine.  Stop the interface and save some PCI
6716d161891SSam Leffler  * settings in case the BIOS doesn't restore them properly on
6726d161891SSam Leffler  * resume.
6736d161891SSam Leffler  */
6746d161891SSam Leffler static int
hifn_suspend(device_t dev)6756d161891SSam Leffler hifn_suspend(device_t dev)
6766d161891SSam Leffler {
6776d161891SSam Leffler 	struct hifn_softc *sc = device_get_softc(dev);
6786d161891SSam Leffler #ifdef notyet
6796d161891SSam Leffler 	hifn_stop(sc);
6806d161891SSam Leffler #endif
6816d161891SSam Leffler 	sc->sc_suspended = 1;
6826d161891SSam Leffler 
6836d161891SSam Leffler 	return (0);
6846d161891SSam Leffler }
6856d161891SSam Leffler 
6866d161891SSam Leffler /*
6876d161891SSam Leffler  * Device resume routine.  Restore some PCI settings in case the BIOS
6886d161891SSam Leffler  * doesn't, re-enable busmastering, and restart the interface if
6896d161891SSam Leffler  * appropriate.
6906d161891SSam Leffler  */
6916d161891SSam Leffler static int
hifn_resume(device_t dev)6926d161891SSam Leffler hifn_resume(device_t dev)
6936d161891SSam Leffler {
6946d161891SSam Leffler 	struct hifn_softc *sc = device_get_softc(dev);
6956d161891SSam Leffler #ifdef notyet
6966d161891SSam Leffler         /* reinitialize interface if necessary */
6976d161891SSam Leffler         if (ifp->if_flags & IFF_UP)
6986d161891SSam Leffler                 rl_init(sc);
6996d161891SSam Leffler #endif
7006d161891SSam Leffler 	sc->sc_suspended = 0;
7016d161891SSam Leffler 
7026d161891SSam Leffler 	return (0);
7036d161891SSam Leffler }
7046d161891SSam Leffler 
7056d161891SSam Leffler static int
hifn_init_pubrng(struct hifn_softc * sc)7066d161891SSam Leffler hifn_init_pubrng(struct hifn_softc *sc)
7076d161891SSam Leffler {
7086d161891SSam Leffler 	u_int32_t r;
7096d161891SSam Leffler 	int i;
7106d161891SSam Leffler 
711b7c4858fSSam Leffler #ifdef HIFN_RNDTEST
712b7c4858fSSam Leffler 	sc->sc_rndtest = rndtest_attach(sc->sc_dev);
713b7c4858fSSam Leffler 	if (sc->sc_rndtest)
714b7c4858fSSam Leffler 		sc->sc_harvest = rndtest_harvest;
715b7c4858fSSam Leffler 	else
716b7c4858fSSam Leffler 		sc->sc_harvest = default_harvest;
717b7c4858fSSam Leffler #else
718b7c4858fSSam Leffler 	sc->sc_harvest = default_harvest;
719b7c4858fSSam Leffler #endif
7206d161891SSam Leffler 	if ((sc->sc_flags & HIFN_IS_7811) == 0) {
7216d161891SSam Leffler 		/* Reset 7951 public key/rng engine */
7226d161891SSam Leffler 		WRITE_REG_1(sc, HIFN_1_PUB_RESET,
7236d161891SSam Leffler 		    READ_REG_1(sc, HIFN_1_PUB_RESET) | HIFN_PUBRST_RESET);
7246d161891SSam Leffler 
7256d161891SSam Leffler 		for (i = 0; i < 100; i++) {
7266d161891SSam Leffler 			DELAY(1000);
7276d161891SSam Leffler 			if ((READ_REG_1(sc, HIFN_1_PUB_RESET) &
7286d161891SSam Leffler 			    HIFN_PUBRST_RESET) == 0)
7296d161891SSam Leffler 				break;
7306d161891SSam Leffler 		}
7316d161891SSam Leffler 
7326d161891SSam Leffler 		if (i == 100) {
7336d161891SSam Leffler 			device_printf(sc->sc_dev, "public key init failed\n");
7346d161891SSam Leffler 			return (1);
7356d161891SSam Leffler 		}
7366d161891SSam Leffler 	}
7376d161891SSam Leffler 
7386d161891SSam Leffler 	/* Enable the rng, if available */
7396d161891SSam Leffler 	if (sc->sc_flags & HIFN_HAS_RNG) {
7406d161891SSam Leffler 		if (sc->sc_flags & HIFN_IS_7811) {
7416d161891SSam Leffler 			r = READ_REG_1(sc, HIFN_1_7811_RNGENA);
7426d161891SSam Leffler 			if (r & HIFN_7811_RNGENA_ENA) {
7436d161891SSam Leffler 				r &= ~HIFN_7811_RNGENA_ENA;
7446d161891SSam Leffler 				WRITE_REG_1(sc, HIFN_1_7811_RNGENA, r);
7456d161891SSam Leffler 			}
7466d161891SSam Leffler 			WRITE_REG_1(sc, HIFN_1_7811_RNGCFG,
7476d161891SSam Leffler 			    HIFN_7811_RNGCFG_DEFL);
7486d161891SSam Leffler 			r |= HIFN_7811_RNGENA_ENA;
7496d161891SSam Leffler 			WRITE_REG_1(sc, HIFN_1_7811_RNGENA, r);
7506d161891SSam Leffler 		} else
7516d161891SSam Leffler 			WRITE_REG_1(sc, HIFN_1_RNG_CONFIG,
7526d161891SSam Leffler 			    READ_REG_1(sc, HIFN_1_RNG_CONFIG) |
7536d161891SSam Leffler 			    HIFN_RNGCFG_ENA);
7546d161891SSam Leffler 
7556d161891SSam Leffler 		sc->sc_rngfirst = 1;
7566d161891SSam Leffler 		if (hz >= 100)
7576d161891SSam Leffler 			sc->sc_rnghz = hz / 100;
7586d161891SSam Leffler 		else
7596d161891SSam Leffler 			sc->sc_rnghz = 1;
760fd90e2edSJung-uk Kim 		callout_init(&sc->sc_rngto, 1);
7616d161891SSam Leffler 		callout_reset(&sc->sc_rngto, sc->sc_rnghz, hifn_rng, sc);
7626d161891SSam Leffler 	}
7636d161891SSam Leffler 
7646d161891SSam Leffler 	/* Enable public key engine, if available */
7656d161891SSam Leffler 	if (sc->sc_flags & HIFN_HAS_PUBLIC) {
7666d161891SSam Leffler 		WRITE_REG_1(sc, HIFN_1_PUB_IEN, HIFN_PUBIEN_DONE);
7676d161891SSam Leffler 		sc->sc_dmaier |= HIFN_DMAIER_PUBDONE;
7686d161891SSam Leffler 		WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier);
7696810ad6fSSam Leffler #ifdef HIFN_VULCANDEV
7706810ad6fSSam Leffler 		sc->sc_pkdev = make_dev(&vulcanpk_cdevsw, 0,
7716810ad6fSSam Leffler 					UID_ROOT, GID_WHEEL, 0666,
7726810ad6fSSam Leffler 					"vulcanpk");
7736810ad6fSSam Leffler 		sc->sc_pkdev->si_drv1 = sc;
7746810ad6fSSam Leffler #endif
7756d161891SSam Leffler 	}
7766d161891SSam Leffler 
7776d161891SSam Leffler 	return (0);
7786d161891SSam Leffler }
7796d161891SSam Leffler 
7806d161891SSam Leffler static void
hifn_rng(void * vsc)7816d161891SSam Leffler hifn_rng(void *vsc)
7826d161891SSam Leffler {
7836d161891SSam Leffler #define	RANDOM_BITS(n)	(n)*sizeof (u_int32_t), (n)*sizeof (u_int32_t)*NBBY, 0
7846d161891SSam Leffler 	struct hifn_softc *sc = vsc;
7856d161891SSam Leffler 	u_int32_t sts, num[2];
7866d161891SSam Leffler 	int i;
7876d161891SSam Leffler 
7886d161891SSam Leffler 	if (sc->sc_flags & HIFN_IS_7811) {
7896810ad6fSSam Leffler 		/* ONLY VALID ON 7811!!!! */
7906d161891SSam Leffler 		for (i = 0; i < 5; i++) {
7916d161891SSam Leffler 			sts = READ_REG_1(sc, HIFN_1_7811_RNGSTS);
7926d161891SSam Leffler 			if (sts & HIFN_7811_RNGSTS_UFL) {
7936d161891SSam Leffler 				device_printf(sc->sc_dev,
7946d161891SSam Leffler 					      "RNG underflow: disabling\n");
7956d161891SSam Leffler 				return;
7966d161891SSam Leffler 			}
7976d161891SSam Leffler 			if ((sts & HIFN_7811_RNGSTS_RDY) == 0)
7986d161891SSam Leffler 				break;
7996d161891SSam Leffler 
8006d161891SSam Leffler 			/*
8016d161891SSam Leffler 			 * There are at least two words in the RNG FIFO
8026d161891SSam Leffler 			 * at this point.
8036d161891SSam Leffler 			 */
8046d161891SSam Leffler 			num[0] = READ_REG_1(sc, HIFN_1_7811_RNGDAT);
8056d161891SSam Leffler 			num[1] = READ_REG_1(sc, HIFN_1_7811_RNGDAT);
8066d161891SSam Leffler 			/* NB: discard first data read */
8076d161891SSam Leffler 			if (sc->sc_rngfirst)
8086d161891SSam Leffler 				sc->sc_rngfirst = 0;
8096d161891SSam Leffler 			else
810b7c4858fSSam Leffler 				(*sc->sc_harvest)(sc->sc_rndtest,
811b7c4858fSSam Leffler 					num, sizeof (num));
8126d161891SSam Leffler 		}
8136d161891SSam Leffler 	} else {
8146d161891SSam Leffler 		num[0] = READ_REG_1(sc, HIFN_1_RNG_DATA);
8156d161891SSam Leffler 
8166d161891SSam Leffler 		/* NB: discard first data read */
8176d161891SSam Leffler 		if (sc->sc_rngfirst)
8186d161891SSam Leffler 			sc->sc_rngfirst = 0;
8196d161891SSam Leffler 		else
820b7c4858fSSam Leffler 			(*sc->sc_harvest)(sc->sc_rndtest,
821b7c4858fSSam Leffler 				num, sizeof (num[0]));
8226d161891SSam Leffler 	}
8236d161891SSam Leffler 
8246d161891SSam Leffler 	callout_reset(&sc->sc_rngto, sc->sc_rnghz, hifn_rng, sc);
8256d161891SSam Leffler #undef RANDOM_BITS
8266d161891SSam Leffler }
8276d161891SSam Leffler 
8286d161891SSam Leffler static void
hifn_puc_wait(struct hifn_softc * sc)8296d161891SSam Leffler hifn_puc_wait(struct hifn_softc *sc)
8306d161891SSam Leffler {
8316d161891SSam Leffler 	int i;
8326810ad6fSSam Leffler 	int reg = HIFN_0_PUCTRL;
8336810ad6fSSam Leffler 
8346810ad6fSSam Leffler 	if (sc->sc_flags & HIFN_IS_7956) {
8356810ad6fSSam Leffler 		reg = HIFN_0_PUCTRL2;
8366810ad6fSSam Leffler 	}
8376d161891SSam Leffler 
8386d161891SSam Leffler 	for (i = 5000; i > 0; i--) {
8396d161891SSam Leffler 		DELAY(1);
8406810ad6fSSam Leffler 		if (!(READ_REG_0(sc, reg) & HIFN_PUCTRL_RESET))
8416d161891SSam Leffler 			break;
8426d161891SSam Leffler 	}
8436d161891SSam Leffler 	if (!i)
8446d161891SSam Leffler 		device_printf(sc->sc_dev, "proc unit did not reset\n");
8456d161891SSam Leffler }
8466d161891SSam Leffler 
8476d161891SSam Leffler /*
8486d161891SSam Leffler  * Reset the processing unit.
8496d161891SSam Leffler  */
8506d161891SSam Leffler static void
hifn_reset_puc(struct hifn_softc * sc)8516d161891SSam Leffler hifn_reset_puc(struct hifn_softc *sc)
8526d161891SSam Leffler {
8536d161891SSam Leffler 	/* Reset processing unit */
8546810ad6fSSam Leffler 	int reg = HIFN_0_PUCTRL;
8556810ad6fSSam Leffler 
8566810ad6fSSam Leffler 	if (sc->sc_flags & HIFN_IS_7956) {
8576810ad6fSSam Leffler 		reg = HIFN_0_PUCTRL2;
8586810ad6fSSam Leffler 	}
8596810ad6fSSam Leffler 	WRITE_REG_0(sc, reg, HIFN_PUCTRL_DMAENA);
8606810ad6fSSam Leffler 
8616d161891SSam Leffler 	hifn_puc_wait(sc);
8626d161891SSam Leffler }
8636d161891SSam Leffler 
8646d161891SSam Leffler /*
8656d161891SSam Leffler  * Set the Retry and TRDY registers; note that we set them to
8666d161891SSam Leffler  * zero because the 7811 locks up when forced to retry (section
8676d161891SSam Leffler  * 3.6 of "Specification Update SU-0014-04".  Not clear if we
8686d161891SSam Leffler  * should do this for all Hifn parts, but it doesn't seem to hurt.
8696d161891SSam Leffler  */
8706d161891SSam Leffler static void
hifn_set_retry(struct hifn_softc * sc)8716d161891SSam Leffler hifn_set_retry(struct hifn_softc *sc)
8726d161891SSam Leffler {
8736d161891SSam Leffler 	/* NB: RETRY only responds to 8-bit reads/writes */
8746d161891SSam Leffler 	pci_write_config(sc->sc_dev, HIFN_RETRY_TIMEOUT, 0, 1);
8758dca9d33STijl Coosemans 	pci_write_config(sc->sc_dev, HIFN_TRDY_TIMEOUT, 0, 1);
8766d161891SSam Leffler }
8776d161891SSam Leffler 
8786d161891SSam Leffler /*
879*85b3169bSGordon Bergling  * Resets the board.  Values in the registers are left as is
8806d161891SSam Leffler  * from the reset (i.e. initial values are assigned elsewhere).
8816d161891SSam Leffler  */
8826d161891SSam Leffler static void
hifn_reset_board(struct hifn_softc * sc,int full)8836d161891SSam Leffler hifn_reset_board(struct hifn_softc *sc, int full)
8846d161891SSam Leffler {
8856d161891SSam Leffler 	u_int32_t reg;
8866d161891SSam Leffler 
8876d161891SSam Leffler 	/*
8886d161891SSam Leffler 	 * Set polling in the DMA configuration register to zero.  0x7 avoids
8896d161891SSam Leffler 	 * resetting the board and zeros out the other fields.
8906d161891SSam Leffler 	 */
8916d161891SSam Leffler 	WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET |
8926d161891SSam Leffler 	    HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE);
8936d161891SSam Leffler 
8946d161891SSam Leffler 	/*
8956d161891SSam Leffler 	 * Now that polling has been disabled, we have to wait 1 ms
8966d161891SSam Leffler 	 * before resetting the board.
8976d161891SSam Leffler 	 */
8986d161891SSam Leffler 	DELAY(1000);
8996d161891SSam Leffler 
9006d161891SSam Leffler 	/* Reset the DMA unit */
9016d161891SSam Leffler 	if (full) {
9026d161891SSam Leffler 		WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MODE);
9036d161891SSam Leffler 		DELAY(1000);
9046d161891SSam Leffler 	} else {
9056d161891SSam Leffler 		WRITE_REG_1(sc, HIFN_1_DMA_CNFG,
9066d161891SSam Leffler 		    HIFN_DMACNFG_MODE | HIFN_DMACNFG_MSTRESET);
9076d161891SSam Leffler 		hifn_reset_puc(sc);
9086d161891SSam Leffler 	}
9096d161891SSam Leffler 
9106d161891SSam Leffler 	KASSERT(sc->sc_dma != NULL, ("hifn_reset_board: null DMA tag!"));
9116d161891SSam Leffler 	bzero(sc->sc_dma, sizeof(*sc->sc_dma));
9126d161891SSam Leffler 
9136d161891SSam Leffler 	/* Bring dma unit out of reset */
9146d161891SSam Leffler 	WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET |
9156d161891SSam Leffler 	    HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE);
9166d161891SSam Leffler 
9176d161891SSam Leffler 	hifn_puc_wait(sc);
9186d161891SSam Leffler 	hifn_set_retry(sc);
9196d161891SSam Leffler 
9206d161891SSam Leffler 	if (sc->sc_flags & HIFN_IS_7811) {
9216d161891SSam Leffler 		for (reg = 0; reg < 1000; reg++) {
9226d161891SSam Leffler 			if (READ_REG_1(sc, HIFN_1_7811_MIPSRST) &
9236d161891SSam Leffler 			    HIFN_MIPSRST_CRAMINIT)
9246d161891SSam Leffler 				break;
9256d161891SSam Leffler 			DELAY(1000);
9266d161891SSam Leffler 		}
9276d161891SSam Leffler 		if (reg == 1000)
9286d161891SSam Leffler 			printf(": cram init timeout\n");
9296810ad6fSSam Leffler 	} else {
9306810ad6fSSam Leffler 	  /* set up DMA configuration register #2 */
9316810ad6fSSam Leffler 	  /* turn off all PK and BAR0 swaps */
9326810ad6fSSam Leffler 	  WRITE_REG_1(sc, HIFN_1_DMA_CNFG2,
9336810ad6fSSam Leffler 		      (3 << HIFN_DMACNFG2_INIT_WRITE_BURST_SHIFT)|
9346810ad6fSSam Leffler 		      (3 << HIFN_DMACNFG2_INIT_READ_BURST_SHIFT)|
9356810ad6fSSam Leffler 		      (2 << HIFN_DMACNFG2_TGT_WRITE_BURST_SHIFT)|
9366810ad6fSSam Leffler 		      (2 << HIFN_DMACNFG2_TGT_READ_BURST_SHIFT));
9376d161891SSam Leffler 	}
9386810ad6fSSam Leffler 
9396d161891SSam Leffler }
9406d161891SSam Leffler 
9416d161891SSam Leffler static u_int32_t
hifn_next_signature(u_int32_t a,u_int cnt)9426d161891SSam Leffler hifn_next_signature(u_int32_t a, u_int cnt)
9436d161891SSam Leffler {
9446d161891SSam Leffler 	int i;
9456d161891SSam Leffler 	u_int32_t v;
9466d161891SSam Leffler 
9476d161891SSam Leffler 	for (i = 0; i < cnt; i++) {
9486d161891SSam Leffler 
9496d161891SSam Leffler 		/* get the parity */
9506d161891SSam Leffler 		v = a & 0x80080125;
9516d161891SSam Leffler 		v ^= v >> 16;
9526d161891SSam Leffler 		v ^= v >> 8;
9536d161891SSam Leffler 		v ^= v >> 4;
9546d161891SSam Leffler 		v ^= v >> 2;
9556d161891SSam Leffler 		v ^= v >> 1;
9566d161891SSam Leffler 
9576d161891SSam Leffler 		a = (v & 1) ^ (a << 1);
9586d161891SSam Leffler 	}
9596d161891SSam Leffler 
9606d161891SSam Leffler 	return a;
9616d161891SSam Leffler }
9626d161891SSam Leffler 
9636d161891SSam Leffler struct pci2id {
9646d161891SSam Leffler 	u_short		pci_vendor;
9656d161891SSam Leffler 	u_short		pci_prod;
9666d161891SSam Leffler 	char		card_id[13];
9676d161891SSam Leffler };
9686d161891SSam Leffler static struct pci2id pci2id[] = {
9696d161891SSam Leffler 	{
9706d161891SSam Leffler 		PCI_VENDOR_HIFN,
9716d161891SSam Leffler 		PCI_PRODUCT_HIFN_7951,
9726d161891SSam Leffler 		{ 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
9736d161891SSam Leffler 		  0x00, 0x00, 0x00, 0x00, 0x00 }
9746d161891SSam Leffler 	}, {
97517b66701SSam Leffler 		PCI_VENDOR_HIFN,
97617b66701SSam Leffler 		PCI_PRODUCT_HIFN_7955,
97717b66701SSam Leffler 		{ 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
97817b66701SSam Leffler 		  0x00, 0x00, 0x00, 0x00, 0x00 }
97917b66701SSam Leffler 	}, {
98017b66701SSam Leffler 		PCI_VENDOR_HIFN,
98117b66701SSam Leffler 		PCI_PRODUCT_HIFN_7956,
98217b66701SSam Leffler 		{ 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
98317b66701SSam Leffler 		  0x00, 0x00, 0x00, 0x00, 0x00 }
98417b66701SSam Leffler 	}, {
9856d161891SSam Leffler 		PCI_VENDOR_NETSEC,
9866d161891SSam Leffler 		PCI_PRODUCT_NETSEC_7751,
9876d161891SSam Leffler 		{ 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
9886d161891SSam Leffler 		  0x00, 0x00, 0x00, 0x00, 0x00 }
9896d161891SSam Leffler 	}, {
9906d161891SSam Leffler 		PCI_VENDOR_INVERTEX,
9916d161891SSam Leffler 		PCI_PRODUCT_INVERTEX_AEON,
9926d161891SSam Leffler 		{ 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
9936d161891SSam Leffler 		  0x00, 0x00, 0x00, 0x00, 0x00 }
9946d161891SSam Leffler 	}, {
9956d161891SSam Leffler 		PCI_VENDOR_HIFN,
9966d161891SSam Leffler 		PCI_PRODUCT_HIFN_7811,
9976d161891SSam Leffler 		{ 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
9986d161891SSam Leffler 		  0x00, 0x00, 0x00, 0x00, 0x00 }
9996d161891SSam Leffler 	}, {
10006d161891SSam Leffler 		/*
10016d161891SSam Leffler 		 * Other vendors share this PCI ID as well, such as
10026d161891SSam Leffler 		 * http://www.powercrypt.com, and obviously they also
10036d161891SSam Leffler 		 * use the same key.
10046d161891SSam Leffler 		 */
10056d161891SSam Leffler 		PCI_VENDOR_HIFN,
10066d161891SSam Leffler 		PCI_PRODUCT_HIFN_7751,
10076d161891SSam Leffler 		{ 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
10086d161891SSam Leffler 		  0x00, 0x00, 0x00, 0x00, 0x00 }
10096d161891SSam Leffler 	},
10106d161891SSam Leffler };
10116d161891SSam Leffler 
10126d161891SSam Leffler /*
10136d161891SSam Leffler  * Checks to see if crypto is already enabled.  If crypto isn't enable,
10146d161891SSam Leffler  * "hifn_enable_crypto" is called to enable it.  The check is important,
10156d161891SSam Leffler  * as enabling crypto twice will lock the board.
10166d161891SSam Leffler  */
10176d161891SSam Leffler static int
hifn_enable_crypto(struct hifn_softc * sc)10186d161891SSam Leffler hifn_enable_crypto(struct hifn_softc *sc)
10196d161891SSam Leffler {
10206d161891SSam Leffler 	u_int32_t dmacfg, ramcfg, encl, addr, i;
10216d161891SSam Leffler 	char *offtbl = NULL;
10226d161891SSam Leffler 
102373a1170aSPedro F. Giffuni 	for (i = 0; i < nitems(pci2id); i++) {
10246d161891SSam Leffler 		if (pci2id[i].pci_vendor == pci_get_vendor(sc->sc_dev) &&
10256d161891SSam Leffler 		    pci2id[i].pci_prod == pci_get_device(sc->sc_dev)) {
10266d161891SSam Leffler 			offtbl = pci2id[i].card_id;
10276d161891SSam Leffler 			break;
10286d161891SSam Leffler 		}
10296d161891SSam Leffler 	}
10306d161891SSam Leffler 	if (offtbl == NULL) {
10316d161891SSam Leffler 		device_printf(sc->sc_dev, "Unknown card!\n");
10326d161891SSam Leffler 		return (1);
10336d161891SSam Leffler 	}
10346d161891SSam Leffler 
10356d161891SSam Leffler 	ramcfg = READ_REG_0(sc, HIFN_0_PUCNFG);
10366d161891SSam Leffler 	dmacfg = READ_REG_1(sc, HIFN_1_DMA_CNFG);
10376d161891SSam Leffler 
10386d161891SSam Leffler 	/*
10396d161891SSam Leffler 	 * The RAM config register's encrypt level bit needs to be set before
10406d161891SSam Leffler 	 * every read performed on the encryption level register.
10416d161891SSam Leffler 	 */
10426d161891SSam Leffler 	WRITE_REG_0(sc, HIFN_0_PUCNFG, ramcfg | HIFN_PUCNFG_CHIPID);
10436d161891SSam Leffler 
10446d161891SSam Leffler 	encl = READ_REG_0(sc, HIFN_0_PUSTAT) & HIFN_PUSTAT_CHIPENA;
10456d161891SSam Leffler 
10466d161891SSam Leffler 	/*
10476d161891SSam Leffler 	 * Make sure we don't re-unlock.  Two unlocks kills chip until the
10486d161891SSam Leffler 	 * next reboot.
10496d161891SSam Leffler 	 */
10506d161891SSam Leffler 	if (encl == HIFN_PUSTAT_ENA_1 || encl == HIFN_PUSTAT_ENA_2) {
10516d161891SSam Leffler #ifdef HIFN_DEBUG
10526d161891SSam Leffler 		if (hifn_debug)
10536d161891SSam Leffler 			device_printf(sc->sc_dev,
10546d161891SSam Leffler 			    "Strong crypto already enabled!\n");
10556d161891SSam Leffler #endif
10566d161891SSam Leffler 		goto report;
10576d161891SSam Leffler 	}
10586d161891SSam Leffler 
10596d161891SSam Leffler 	if (encl != 0 && encl != HIFN_PUSTAT_ENA_0) {
10606d161891SSam Leffler #ifdef HIFN_DEBUG
10616d161891SSam Leffler 		if (hifn_debug)
10626d161891SSam Leffler 			device_printf(sc->sc_dev,
10636d161891SSam Leffler 			      "Unknown encryption level 0x%x\n", encl);
10646d161891SSam Leffler #endif
10656d161891SSam Leffler 		return 1;
10666d161891SSam Leffler 	}
10676d161891SSam Leffler 
10686d161891SSam Leffler 	WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_UNLOCK |
10696d161891SSam Leffler 	    HIFN_DMACNFG_MSTRESET | HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE);
10706d161891SSam Leffler 	DELAY(1000);
10716d161891SSam Leffler 	addr = READ_REG_1(sc, HIFN_UNLOCK_SECRET1);
10726d161891SSam Leffler 	DELAY(1000);
10736d161891SSam Leffler 	WRITE_REG_1(sc, HIFN_UNLOCK_SECRET2, 0);
10746d161891SSam Leffler 	DELAY(1000);
10756d161891SSam Leffler 
10766d161891SSam Leffler 	for (i = 0; i <= 12; i++) {
10776d161891SSam Leffler 		addr = hifn_next_signature(addr, offtbl[i] + 0x101);
10786d161891SSam Leffler 		WRITE_REG_1(sc, HIFN_UNLOCK_SECRET2, addr);
10796d161891SSam Leffler 
10806d161891SSam Leffler 		DELAY(1000);
10816d161891SSam Leffler 	}
10826d161891SSam Leffler 
10836d161891SSam Leffler 	WRITE_REG_0(sc, HIFN_0_PUCNFG, ramcfg | HIFN_PUCNFG_CHIPID);
10846d161891SSam Leffler 	encl = READ_REG_0(sc, HIFN_0_PUSTAT) & HIFN_PUSTAT_CHIPENA;
10856d161891SSam Leffler 
10866d161891SSam Leffler #ifdef HIFN_DEBUG
10876d161891SSam Leffler 	if (hifn_debug) {
10886d161891SSam Leffler 		if (encl != HIFN_PUSTAT_ENA_1 && encl != HIFN_PUSTAT_ENA_2)
10896d161891SSam Leffler 			device_printf(sc->sc_dev, "Engine is permanently "
10906d161891SSam Leffler 				"locked until next system reset!\n");
10916d161891SSam Leffler 		else
10926d161891SSam Leffler 			device_printf(sc->sc_dev, "Engine enabled "
10936d161891SSam Leffler 				"successfully!\n");
10946d161891SSam Leffler 	}
10956d161891SSam Leffler #endif
10966d161891SSam Leffler 
10976d161891SSam Leffler report:
10986d161891SSam Leffler 	WRITE_REG_0(sc, HIFN_0_PUCNFG, ramcfg);
10996d161891SSam Leffler 	WRITE_REG_1(sc, HIFN_1_DMA_CNFG, dmacfg);
11006d161891SSam Leffler 
11016d161891SSam Leffler 	switch (encl) {
11026d161891SSam Leffler 	case HIFN_PUSTAT_ENA_1:
11036d161891SSam Leffler 	case HIFN_PUSTAT_ENA_2:
11046d161891SSam Leffler 		break;
11056d161891SSam Leffler 	case HIFN_PUSTAT_ENA_0:
11066d161891SSam Leffler 	default:
11076d161891SSam Leffler 		device_printf(sc->sc_dev, "disabled");
11086d161891SSam Leffler 		break;
11096d161891SSam Leffler 	}
11106d161891SSam Leffler 
11116d161891SSam Leffler 	return 0;
11126d161891SSam Leffler }
11136d161891SSam Leffler 
11146d161891SSam Leffler /*
11156d161891SSam Leffler  * Give initial values to the registers listed in the "Register Space"
11166d161891SSam Leffler  * section of the HIFN Software Development reference manual.
11176d161891SSam Leffler  */
11186d161891SSam Leffler static void
hifn_init_pci_registers(struct hifn_softc * sc)11196d161891SSam Leffler hifn_init_pci_registers(struct hifn_softc *sc)
11206d161891SSam Leffler {
11216d161891SSam Leffler 	/* write fixed values needed by the Initialization registers */
11226d161891SSam Leffler 	WRITE_REG_0(sc, HIFN_0_PUCTRL, HIFN_PUCTRL_DMAENA);
11236d161891SSam Leffler 	WRITE_REG_0(sc, HIFN_0_FIFOCNFG, HIFN_FIFOCNFG_THRESHOLD);
11246d161891SSam Leffler 	WRITE_REG_0(sc, HIFN_0_PUIER, HIFN_PUIER_DSTOVER);
11256d161891SSam Leffler 
11266d161891SSam Leffler 	/* write all 4 ring address registers */
11276d161891SSam Leffler 	WRITE_REG_1(sc, HIFN_1_DMA_CRAR, sc->sc_dma_physaddr +
11286d161891SSam Leffler 	    offsetof(struct hifn_dma, cmdr[0]));
11296d161891SSam Leffler 	WRITE_REG_1(sc, HIFN_1_DMA_SRAR, sc->sc_dma_physaddr +
11306d161891SSam Leffler 	    offsetof(struct hifn_dma, srcr[0]));
11316d161891SSam Leffler 	WRITE_REG_1(sc, HIFN_1_DMA_DRAR, sc->sc_dma_physaddr +
11326d161891SSam Leffler 	    offsetof(struct hifn_dma, dstr[0]));
11336d161891SSam Leffler 	WRITE_REG_1(sc, HIFN_1_DMA_RRAR, sc->sc_dma_physaddr +
11346d161891SSam Leffler 	    offsetof(struct hifn_dma, resr[0]));
11356d161891SSam Leffler 
11366d161891SSam Leffler 	DELAY(2000);
11376d161891SSam Leffler 
11386d161891SSam Leffler 	/* write status register */
11396d161891SSam Leffler 	WRITE_REG_1(sc, HIFN_1_DMA_CSR,
11406d161891SSam Leffler 	    HIFN_DMACSR_D_CTRL_DIS | HIFN_DMACSR_R_CTRL_DIS |
11416d161891SSam Leffler 	    HIFN_DMACSR_S_CTRL_DIS | HIFN_DMACSR_C_CTRL_DIS |
11426d161891SSam Leffler 	    HIFN_DMACSR_D_ABORT | HIFN_DMACSR_D_DONE | HIFN_DMACSR_D_LAST |
11436d161891SSam Leffler 	    HIFN_DMACSR_D_WAIT | HIFN_DMACSR_D_OVER |
11446d161891SSam Leffler 	    HIFN_DMACSR_R_ABORT | HIFN_DMACSR_R_DONE | HIFN_DMACSR_R_LAST |
11456d161891SSam Leffler 	    HIFN_DMACSR_R_WAIT | HIFN_DMACSR_R_OVER |
11466d161891SSam Leffler 	    HIFN_DMACSR_S_ABORT | HIFN_DMACSR_S_DONE | HIFN_DMACSR_S_LAST |
11476d161891SSam Leffler 	    HIFN_DMACSR_S_WAIT |
11486d161891SSam Leffler 	    HIFN_DMACSR_C_ABORT | HIFN_DMACSR_C_DONE | HIFN_DMACSR_C_LAST |
11496d161891SSam Leffler 	    HIFN_DMACSR_C_WAIT |
11506d161891SSam Leffler 	    HIFN_DMACSR_ENGINE |
11516d161891SSam Leffler 	    ((sc->sc_flags & HIFN_HAS_PUBLIC) ?
11526d161891SSam Leffler 		HIFN_DMACSR_PUBDONE : 0) |
11536d161891SSam Leffler 	    ((sc->sc_flags & HIFN_IS_7811) ?
11546d161891SSam Leffler 		HIFN_DMACSR_ILLW | HIFN_DMACSR_ILLR : 0));
11556d161891SSam Leffler 
11566d161891SSam Leffler 	sc->sc_d_busy = sc->sc_r_busy = sc->sc_s_busy = sc->sc_c_busy = 0;
11576d161891SSam Leffler 	sc->sc_dmaier |= HIFN_DMAIER_R_DONE | HIFN_DMAIER_C_ABORT |
11586d161891SSam Leffler 	    HIFN_DMAIER_D_OVER | HIFN_DMAIER_R_OVER |
11596d161891SSam Leffler 	    HIFN_DMAIER_S_ABORT | HIFN_DMAIER_D_ABORT | HIFN_DMAIER_R_ABORT |
11606d161891SSam Leffler 	    ((sc->sc_flags & HIFN_IS_7811) ?
11616d161891SSam Leffler 		HIFN_DMAIER_ILLW | HIFN_DMAIER_ILLR : 0);
11626d161891SSam Leffler 	sc->sc_dmaier &= ~HIFN_DMAIER_C_WAIT;
11636d161891SSam Leffler 	WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier);
11646d161891SSam Leffler 
116517b66701SSam Leffler 
116617b66701SSam Leffler 	if (sc->sc_flags & HIFN_IS_7956) {
1167aa959e0dSSam Leffler 		u_int32_t pll;
1168aa959e0dSSam Leffler 
116917b66701SSam Leffler 		WRITE_REG_0(sc, HIFN_0_PUCNFG, HIFN_PUCNFG_COMPSING |
117017b66701SSam Leffler 		    HIFN_PUCNFG_TCALLPHASES |
117117b66701SSam Leffler 		    HIFN_PUCNFG_TCDRVTOTEM | HIFN_PUCNFG_BUS32);
1172aa959e0dSSam Leffler 
1173aa959e0dSSam Leffler 		/* turn off the clocks and insure bypass is set */
1174aa959e0dSSam Leffler 		pll = READ_REG_1(sc, HIFN_1_PLL);
1175aa959e0dSSam Leffler 		pll = (pll &~ (HIFN_PLL_PK_CLK_SEL | HIFN_PLL_PE_CLK_SEL))
11766810ad6fSSam Leffler 		  | HIFN_PLL_BP | HIFN_PLL_MBSET;
1177aa959e0dSSam Leffler 		WRITE_REG_1(sc, HIFN_1_PLL, pll);
1178aa959e0dSSam Leffler 		DELAY(10*1000);		/* 10ms */
11796810ad6fSSam Leffler 
1180aa959e0dSSam Leffler 		/* change configuration */
1181aa959e0dSSam Leffler 		pll = (pll &~ HIFN_PLL_CONFIG) | sc->sc_pllconfig;
1182aa959e0dSSam Leffler 		WRITE_REG_1(sc, HIFN_1_PLL, pll);
1183aa959e0dSSam Leffler 		DELAY(10*1000);		/* 10ms */
11846810ad6fSSam Leffler 
1185aa959e0dSSam Leffler 		/* disable bypass */
1186aa959e0dSSam Leffler 		pll &= ~HIFN_PLL_BP;
1187aa959e0dSSam Leffler 		WRITE_REG_1(sc, HIFN_1_PLL, pll);
1188aa959e0dSSam Leffler 		/* enable clocks with new configuration */
1189aa959e0dSSam Leffler 		pll |= HIFN_PLL_PK_CLK_SEL | HIFN_PLL_PE_CLK_SEL;
1190aa959e0dSSam Leffler 		WRITE_REG_1(sc, HIFN_1_PLL, pll);
119117b66701SSam Leffler 	} else {
11926d161891SSam Leffler 		WRITE_REG_0(sc, HIFN_0_PUCNFG, HIFN_PUCNFG_COMPSING |
11936d161891SSam Leffler 		    HIFN_PUCNFG_DRFR_128 | HIFN_PUCNFG_TCALLPHASES |
11946d161891SSam Leffler 		    HIFN_PUCNFG_TCDRVTOTEM | HIFN_PUCNFG_BUS32 |
11956d161891SSam Leffler 		    (sc->sc_drammodel ? HIFN_PUCNFG_DRAM : HIFN_PUCNFG_SRAM));
119617b66701SSam Leffler 	}
11976d161891SSam Leffler 
11986d161891SSam Leffler 	WRITE_REG_0(sc, HIFN_0_PUISR, HIFN_PUISR_DSTOVER);
11996d161891SSam Leffler 	WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET |
12006d161891SSam Leffler 	    HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE | HIFN_DMACNFG_LAST |
12016d161891SSam Leffler 	    ((HIFN_POLL_FREQUENCY << 16 ) & HIFN_DMACNFG_POLLFREQ) |
12026d161891SSam Leffler 	    ((HIFN_POLL_SCALAR << 8) & HIFN_DMACNFG_POLLINVAL));
12036d161891SSam Leffler }
12046d161891SSam Leffler 
12056d161891SSam Leffler /*
12066d161891SSam Leffler  * The maximum number of sessions supported by the card
12076d161891SSam Leffler  * is dependent on the amount of context ram, which
12086d161891SSam Leffler  * encryption algorithms are enabled, and how compression
12096d161891SSam Leffler  * is configured.  This should be configured before this
12106d161891SSam Leffler  * routine is called.
12116d161891SSam Leffler  */
12126d161891SSam Leffler static void
hifn_sessions(struct hifn_softc * sc)12136d161891SSam Leffler hifn_sessions(struct hifn_softc *sc)
12146d161891SSam Leffler {
12156d161891SSam Leffler 	u_int32_t pucnfg;
12166d161891SSam Leffler 	int ctxsize;
12176d161891SSam Leffler 
12186d161891SSam Leffler 	pucnfg = READ_REG_0(sc, HIFN_0_PUCNFG);
12196d161891SSam Leffler 
12206d161891SSam Leffler 	if (pucnfg & HIFN_PUCNFG_COMPSING) {
12216d161891SSam Leffler 		if (pucnfg & HIFN_PUCNFG_ENCCNFG)
12226d161891SSam Leffler 			ctxsize = 128;
12236d161891SSam Leffler 		else
12246d161891SSam Leffler 			ctxsize = 512;
122517b66701SSam Leffler 		/*
122617b66701SSam Leffler 		 * 7955/7956 has internal context memory of 32K
122717b66701SSam Leffler 		 */
122817b66701SSam Leffler 		if (sc->sc_flags & HIFN_IS_7956)
122917b66701SSam Leffler 			sc->sc_maxses = 32768 / ctxsize;
123017b66701SSam Leffler 		else
12316d161891SSam Leffler 			sc->sc_maxses = 1 +
12326d161891SSam Leffler 			    ((sc->sc_ramsize - 32768) / ctxsize);
12336d161891SSam Leffler 	} else
12346d161891SSam Leffler 		sc->sc_maxses = sc->sc_ramsize / 16384;
12356d161891SSam Leffler 
12366d161891SSam Leffler 	if (sc->sc_maxses > 2048)
12376d161891SSam Leffler 		sc->sc_maxses = 2048;
12386d161891SSam Leffler }
12396d161891SSam Leffler 
12406d161891SSam Leffler /*
12416d161891SSam Leffler  * Determine ram type (sram or dram).  Board should be just out of a reset
12426d161891SSam Leffler  * state when this is called.
12436d161891SSam Leffler  */
12446d161891SSam Leffler static int
hifn_ramtype(struct hifn_softc * sc)12456d161891SSam Leffler hifn_ramtype(struct hifn_softc *sc)
12466d161891SSam Leffler {
12476d161891SSam Leffler 	u_int8_t data[8], dataexpect[8];
12486d161891SSam Leffler 	int i;
12496d161891SSam Leffler 
12506d161891SSam Leffler 	for (i = 0; i < sizeof(data); i++)
12516d161891SSam Leffler 		data[i] = dataexpect[i] = 0x55;
12526d161891SSam Leffler 	if (hifn_writeramaddr(sc, 0, data))
12536d161891SSam Leffler 		return (-1);
12546d161891SSam Leffler 	if (hifn_readramaddr(sc, 0, data))
12556d161891SSam Leffler 		return (-1);
12566d161891SSam Leffler 	if (bcmp(data, dataexpect, sizeof(data)) != 0) {
12576d161891SSam Leffler 		sc->sc_drammodel = 1;
12586d161891SSam Leffler 		return (0);
12596d161891SSam Leffler 	}
12606d161891SSam Leffler 
12616d161891SSam Leffler 	for (i = 0; i < sizeof(data); i++)
12626d161891SSam Leffler 		data[i] = dataexpect[i] = 0xaa;
12636d161891SSam Leffler 	if (hifn_writeramaddr(sc, 0, data))
12646d161891SSam Leffler 		return (-1);
12656d161891SSam Leffler 	if (hifn_readramaddr(sc, 0, data))
12666d161891SSam Leffler 		return (-1);
12676d161891SSam Leffler 	if (bcmp(data, dataexpect, sizeof(data)) != 0) {
12686d161891SSam Leffler 		sc->sc_drammodel = 1;
12696d161891SSam Leffler 		return (0);
12706d161891SSam Leffler 	}
12716d161891SSam Leffler 
12726d161891SSam Leffler 	return (0);
12736d161891SSam Leffler }
12746d161891SSam Leffler 
12756d161891SSam Leffler #define	HIFN_SRAM_MAX		(32 << 20)
12766d161891SSam Leffler #define	HIFN_SRAM_STEP_SIZE	16384
12776d161891SSam Leffler #define	HIFN_SRAM_GRANULARITY	(HIFN_SRAM_MAX / HIFN_SRAM_STEP_SIZE)
12786d161891SSam Leffler 
12796d161891SSam Leffler static int
hifn_sramsize(struct hifn_softc * sc)12806d161891SSam Leffler hifn_sramsize(struct hifn_softc *sc)
12816d161891SSam Leffler {
12826d161891SSam Leffler 	u_int32_t a;
12836d161891SSam Leffler 	u_int8_t data[8];
12846d161891SSam Leffler 	u_int8_t dataexpect[sizeof(data)];
12856d161891SSam Leffler 	int32_t i;
12866d161891SSam Leffler 
12876d161891SSam Leffler 	for (i = 0; i < sizeof(data); i++)
12886d161891SSam Leffler 		data[i] = dataexpect[i] = i ^ 0x5a;
12896d161891SSam Leffler 
12906d161891SSam Leffler 	for (i = HIFN_SRAM_GRANULARITY - 1; i >= 0; i--) {
12916d161891SSam Leffler 		a = i * HIFN_SRAM_STEP_SIZE;
12926d161891SSam Leffler 		bcopy(&i, data, sizeof(i));
12936d161891SSam Leffler 		hifn_writeramaddr(sc, a, data);
12946d161891SSam Leffler 	}
12956d161891SSam Leffler 
12966d161891SSam Leffler 	for (i = 0; i < HIFN_SRAM_GRANULARITY; i++) {
12976d161891SSam Leffler 		a = i * HIFN_SRAM_STEP_SIZE;
12986d161891SSam Leffler 		bcopy(&i, dataexpect, sizeof(i));
12996d161891SSam Leffler 		if (hifn_readramaddr(sc, a, data) < 0)
13006d161891SSam Leffler 			return (0);
13016d161891SSam Leffler 		if (bcmp(data, dataexpect, sizeof(data)) != 0)
13026d161891SSam Leffler 			return (0);
13036d161891SSam Leffler 		sc->sc_ramsize = a + HIFN_SRAM_STEP_SIZE;
13046d161891SSam Leffler 	}
13056d161891SSam Leffler 
13066d161891SSam Leffler 	return (0);
13076d161891SSam Leffler }
13086d161891SSam Leffler 
13096d161891SSam Leffler /*
13106d161891SSam Leffler  * XXX For dram boards, one should really try all of the
13116d161891SSam Leffler  * HIFN_PUCNFG_DSZ_*'s.  This just assumes that PUCNFG
13126d161891SSam Leffler  * is already set up correctly.
13136d161891SSam Leffler  */
13146d161891SSam Leffler static int
hifn_dramsize(struct hifn_softc * sc)13156d161891SSam Leffler hifn_dramsize(struct hifn_softc *sc)
13166d161891SSam Leffler {
13176d161891SSam Leffler 	u_int32_t cnfg;
13186d161891SSam Leffler 
131917b66701SSam Leffler 	if (sc->sc_flags & HIFN_IS_7956) {
132017b66701SSam Leffler 		/*
132117b66701SSam Leffler 		 * 7955/7956 have a fixed internal ram of only 32K.
132217b66701SSam Leffler 		 */
132317b66701SSam Leffler 		sc->sc_ramsize = 32768;
132417b66701SSam Leffler 	} else {
13256d161891SSam Leffler 		cnfg = READ_REG_0(sc, HIFN_0_PUCNFG) &
13266d161891SSam Leffler 		    HIFN_PUCNFG_DRAMMASK;
13276d161891SSam Leffler 		sc->sc_ramsize = 1 << ((cnfg >> 13) + 18);
132817b66701SSam Leffler 	}
13296d161891SSam Leffler 	return (0);
13306d161891SSam Leffler }
13316d161891SSam Leffler 
13326d161891SSam Leffler static void
hifn_alloc_slot(struct hifn_softc * sc,int * cmdp,int * srcp,int * dstp,int * resp)13336d161891SSam Leffler hifn_alloc_slot(struct hifn_softc *sc, int *cmdp, int *srcp, int *dstp, int *resp)
13346d161891SSam Leffler {
13356d161891SSam Leffler 	struct hifn_dma *dma = sc->sc_dma;
13366d161891SSam Leffler 
1337ea14ae7aSOleksandr Tymoshenko 	if (sc->sc_cmdi == HIFN_D_CMD_RSIZE) {
1338ea14ae7aSOleksandr Tymoshenko 		sc->sc_cmdi = 0;
13396d161891SSam Leffler 		dma->cmdr[HIFN_D_CMD_RSIZE].l = htole32(HIFN_D_VALID |
13406d161891SSam Leffler 		    HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
13416d161891SSam Leffler 		HIFN_CMDR_SYNC(sc, HIFN_D_CMD_RSIZE,
13426d161891SSam Leffler 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
13436d161891SSam Leffler 	}
1344ea14ae7aSOleksandr Tymoshenko 	*cmdp = sc->sc_cmdi++;
1345ea14ae7aSOleksandr Tymoshenko 	sc->sc_cmdk = sc->sc_cmdi;
13466d161891SSam Leffler 
1347ea14ae7aSOleksandr Tymoshenko 	if (sc->sc_srci == HIFN_D_SRC_RSIZE) {
1348ea14ae7aSOleksandr Tymoshenko 		sc->sc_srci = 0;
13496d161891SSam Leffler 		dma->srcr[HIFN_D_SRC_RSIZE].l = htole32(HIFN_D_VALID |
13506d161891SSam Leffler 		    HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
13516d161891SSam Leffler 		HIFN_SRCR_SYNC(sc, HIFN_D_SRC_RSIZE,
13526d161891SSam Leffler 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
13536d161891SSam Leffler 	}
1354ea14ae7aSOleksandr Tymoshenko 	*srcp = sc->sc_srci++;
1355ea14ae7aSOleksandr Tymoshenko 	sc->sc_srck = sc->sc_srci;
13566d161891SSam Leffler 
1357ea14ae7aSOleksandr Tymoshenko 	if (sc->sc_dsti == HIFN_D_DST_RSIZE) {
1358ea14ae7aSOleksandr Tymoshenko 		sc->sc_dsti = 0;
13596d161891SSam Leffler 		dma->dstr[HIFN_D_DST_RSIZE].l = htole32(HIFN_D_VALID |
13606d161891SSam Leffler 		    HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
13616d161891SSam Leffler 		HIFN_DSTR_SYNC(sc, HIFN_D_DST_RSIZE,
13626d161891SSam Leffler 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
13636d161891SSam Leffler 	}
1364ea14ae7aSOleksandr Tymoshenko 	*dstp = sc->sc_dsti++;
1365ea14ae7aSOleksandr Tymoshenko 	sc->sc_dstk = sc->sc_dsti;
13666d161891SSam Leffler 
1367ea14ae7aSOleksandr Tymoshenko 	if (sc->sc_resi == HIFN_D_RES_RSIZE) {
1368ea14ae7aSOleksandr Tymoshenko 		sc->sc_resi = 0;
13696d161891SSam Leffler 		dma->resr[HIFN_D_RES_RSIZE].l = htole32(HIFN_D_VALID |
13706d161891SSam Leffler 		    HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
13716d161891SSam Leffler 		HIFN_RESR_SYNC(sc, HIFN_D_RES_RSIZE,
13726d161891SSam Leffler 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
13736d161891SSam Leffler 	}
1374ea14ae7aSOleksandr Tymoshenko 	*resp = sc->sc_resi++;
1375ea14ae7aSOleksandr Tymoshenko 	sc->sc_resk = sc->sc_resi;
13766d161891SSam Leffler }
13776d161891SSam Leffler 
13786d161891SSam Leffler static int
hifn_writeramaddr(struct hifn_softc * sc,int addr,u_int8_t * data)13796d161891SSam Leffler hifn_writeramaddr(struct hifn_softc *sc, int addr, u_int8_t *data)
13806d161891SSam Leffler {
13816d161891SSam Leffler 	struct hifn_dma *dma = sc->sc_dma;
13826d161891SSam Leffler 	hifn_base_command_t wc;
13836d161891SSam Leffler 	const u_int32_t masks = HIFN_D_VALID | HIFN_D_LAST | HIFN_D_MASKDONEIRQ;
13846d161891SSam Leffler 	int r, cmdi, resi, srci, dsti;
13856d161891SSam Leffler 
13866d161891SSam Leffler 	wc.masks = htole16(3 << 13);
13876d161891SSam Leffler 	wc.session_num = htole16(addr >> 14);
13886d161891SSam Leffler 	wc.total_source_count = htole16(8);
13896d161891SSam Leffler 	wc.total_dest_count = htole16(addr & 0x3fff);
13906d161891SSam Leffler 
13916d161891SSam Leffler 	hifn_alloc_slot(sc, &cmdi, &srci, &dsti, &resi);
13926d161891SSam Leffler 
13936d161891SSam Leffler 	WRITE_REG_1(sc, HIFN_1_DMA_CSR,
13946d161891SSam Leffler 	    HIFN_DMACSR_C_CTRL_ENA | HIFN_DMACSR_S_CTRL_ENA |
13956d161891SSam Leffler 	    HIFN_DMACSR_D_CTRL_ENA | HIFN_DMACSR_R_CTRL_ENA);
13966d161891SSam Leffler 
13976d161891SSam Leffler 	/* build write command */
13986d161891SSam Leffler 	bzero(dma->command_bufs[cmdi], HIFN_MAX_COMMAND);
13996d161891SSam Leffler 	*(hifn_base_command_t *)dma->command_bufs[cmdi] = wc;
14006d161891SSam Leffler 	bcopy(data, &dma->test_src, sizeof(dma->test_src));
14016d161891SSam Leffler 
14026d161891SSam Leffler 	dma->srcr[srci].p = htole32(sc->sc_dma_physaddr
14036d161891SSam Leffler 	    + offsetof(struct hifn_dma, test_src));
14046d161891SSam Leffler 	dma->dstr[dsti].p = htole32(sc->sc_dma_physaddr
14056d161891SSam Leffler 	    + offsetof(struct hifn_dma, test_dst));
14066d161891SSam Leffler 
14076d161891SSam Leffler 	dma->cmdr[cmdi].l = htole32(16 | masks);
14086d161891SSam Leffler 	dma->srcr[srci].l = htole32(8 | masks);
14096d161891SSam Leffler 	dma->dstr[dsti].l = htole32(4 | masks);
14106d161891SSam Leffler 	dma->resr[resi].l = htole32(4 | masks);
14116d161891SSam Leffler 
14126d161891SSam Leffler 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
14136d161891SSam Leffler 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
14146d161891SSam Leffler 
14156d161891SSam Leffler 	for (r = 10000; r >= 0; r--) {
14166d161891SSam Leffler 		DELAY(10);
14176d161891SSam Leffler 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
14186d161891SSam Leffler 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
14196d161891SSam Leffler 		if ((dma->resr[resi].l & htole32(HIFN_D_VALID)) == 0)
14206d161891SSam Leffler 			break;
14216d161891SSam Leffler 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
14226d161891SSam Leffler 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
14236d161891SSam Leffler 	}
14246d161891SSam Leffler 	if (r == 0) {
14256d161891SSam Leffler 		device_printf(sc->sc_dev, "writeramaddr -- "
14266d161891SSam Leffler 		    "result[%d](addr %d) still valid\n", resi, addr);
14276d161891SSam Leffler 		r = -1;
14286d161891SSam Leffler 		return (-1);
14296d161891SSam Leffler 	} else
14306d161891SSam Leffler 		r = 0;
14316d161891SSam Leffler 
14326d161891SSam Leffler 	WRITE_REG_1(sc, HIFN_1_DMA_CSR,
14336d161891SSam Leffler 	    HIFN_DMACSR_C_CTRL_DIS | HIFN_DMACSR_S_CTRL_DIS |
14346d161891SSam Leffler 	    HIFN_DMACSR_D_CTRL_DIS | HIFN_DMACSR_R_CTRL_DIS);
14356d161891SSam Leffler 
14366d161891SSam Leffler 	return (r);
14376d161891SSam Leffler }
14386d161891SSam Leffler 
14396d161891SSam Leffler static int
hifn_readramaddr(struct hifn_softc * sc,int addr,u_int8_t * data)14406d161891SSam Leffler hifn_readramaddr(struct hifn_softc *sc, int addr, u_int8_t *data)
14416d161891SSam Leffler {
14426d161891SSam Leffler 	struct hifn_dma *dma = sc->sc_dma;
14436d161891SSam Leffler 	hifn_base_command_t rc;
14446d161891SSam Leffler 	const u_int32_t masks = HIFN_D_VALID | HIFN_D_LAST | HIFN_D_MASKDONEIRQ;
14456d161891SSam Leffler 	int r, cmdi, srci, dsti, resi;
14466d161891SSam Leffler 
14476d161891SSam Leffler 	rc.masks = htole16(2 << 13);
14486d161891SSam Leffler 	rc.session_num = htole16(addr >> 14);
14496d161891SSam Leffler 	rc.total_source_count = htole16(addr & 0x3fff);
14506d161891SSam Leffler 	rc.total_dest_count = htole16(8);
14516d161891SSam Leffler 
14526d161891SSam Leffler 	hifn_alloc_slot(sc, &cmdi, &srci, &dsti, &resi);
14536d161891SSam Leffler 
14546d161891SSam Leffler 	WRITE_REG_1(sc, HIFN_1_DMA_CSR,
14556d161891SSam Leffler 	    HIFN_DMACSR_C_CTRL_ENA | HIFN_DMACSR_S_CTRL_ENA |
14566d161891SSam Leffler 	    HIFN_DMACSR_D_CTRL_ENA | HIFN_DMACSR_R_CTRL_ENA);
14576d161891SSam Leffler 
14586d161891SSam Leffler 	bzero(dma->command_bufs[cmdi], HIFN_MAX_COMMAND);
14596d161891SSam Leffler 	*(hifn_base_command_t *)dma->command_bufs[cmdi] = rc;
14606d161891SSam Leffler 
14616d161891SSam Leffler 	dma->srcr[srci].p = htole32(sc->sc_dma_physaddr +
14626d161891SSam Leffler 	    offsetof(struct hifn_dma, test_src));
14636d161891SSam Leffler 	dma->test_src = 0;
14646d161891SSam Leffler 	dma->dstr[dsti].p =  htole32(sc->sc_dma_physaddr +
14656d161891SSam Leffler 	    offsetof(struct hifn_dma, test_dst));
14666d161891SSam Leffler 	dma->test_dst = 0;
14676d161891SSam Leffler 	dma->cmdr[cmdi].l = htole32(8 | masks);
14686d161891SSam Leffler 	dma->srcr[srci].l = htole32(8 | masks);
14696d161891SSam Leffler 	dma->dstr[dsti].l = htole32(8 | masks);
14706d161891SSam Leffler 	dma->resr[resi].l = htole32(HIFN_MAX_RESULT | masks);
14716d161891SSam Leffler 
14726d161891SSam Leffler 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
14736d161891SSam Leffler 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
14746d161891SSam Leffler 
14756d161891SSam Leffler 	for (r = 10000; r >= 0; r--) {
14766d161891SSam Leffler 		DELAY(10);
14776d161891SSam Leffler 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
14786d161891SSam Leffler 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
14796d161891SSam Leffler 		if ((dma->resr[resi].l & htole32(HIFN_D_VALID)) == 0)
14806d161891SSam Leffler 			break;
14816d161891SSam Leffler 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
14826d161891SSam Leffler 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
14836d161891SSam Leffler 	}
14846d161891SSam Leffler 	if (r == 0) {
14856d161891SSam Leffler 		device_printf(sc->sc_dev, "readramaddr -- "
14866d161891SSam Leffler 		    "result[%d](addr %d) still valid\n", resi, addr);
14876d161891SSam Leffler 		r = -1;
14886d161891SSam Leffler 	} else {
14896d161891SSam Leffler 		r = 0;
14906d161891SSam Leffler 		bcopy(&dma->test_dst, data, sizeof(dma->test_dst));
14916d161891SSam Leffler 	}
14926d161891SSam Leffler 
14936d161891SSam Leffler 	WRITE_REG_1(sc, HIFN_1_DMA_CSR,
14946d161891SSam Leffler 	    HIFN_DMACSR_C_CTRL_DIS | HIFN_DMACSR_S_CTRL_DIS |
14956d161891SSam Leffler 	    HIFN_DMACSR_D_CTRL_DIS | HIFN_DMACSR_R_CTRL_DIS);
14966d161891SSam Leffler 
14976d161891SSam Leffler 	return (r);
14986d161891SSam Leffler }
14996d161891SSam Leffler 
15006d161891SSam Leffler /*
15016d161891SSam Leffler  * Initialize the descriptor rings.
15026d161891SSam Leffler  */
15036d161891SSam Leffler static void
hifn_init_dma(struct hifn_softc * sc)15046d161891SSam Leffler hifn_init_dma(struct hifn_softc *sc)
15056d161891SSam Leffler {
15066d161891SSam Leffler 	struct hifn_dma *dma = sc->sc_dma;
15076d161891SSam Leffler 	int i;
15086d161891SSam Leffler 
15096d161891SSam Leffler 	hifn_set_retry(sc);
15106d161891SSam Leffler 
15116d161891SSam Leffler 	/* initialize static pointer values */
15126d161891SSam Leffler 	for (i = 0; i < HIFN_D_CMD_RSIZE; i++)
15136d161891SSam Leffler 		dma->cmdr[i].p = htole32(sc->sc_dma_physaddr +
15146d161891SSam Leffler 		    offsetof(struct hifn_dma, command_bufs[i][0]));
15156d161891SSam Leffler 	for (i = 0; i < HIFN_D_RES_RSIZE; i++)
15166d161891SSam Leffler 		dma->resr[i].p = htole32(sc->sc_dma_physaddr +
15176d161891SSam Leffler 		    offsetof(struct hifn_dma, result_bufs[i][0]));
15186d161891SSam Leffler 
15196d161891SSam Leffler 	dma->cmdr[HIFN_D_CMD_RSIZE].p =
15206d161891SSam Leffler 	    htole32(sc->sc_dma_physaddr + offsetof(struct hifn_dma, cmdr[0]));
15216d161891SSam Leffler 	dma->srcr[HIFN_D_SRC_RSIZE].p =
15226d161891SSam Leffler 	    htole32(sc->sc_dma_physaddr + offsetof(struct hifn_dma, srcr[0]));
15236d161891SSam Leffler 	dma->dstr[HIFN_D_DST_RSIZE].p =
15246d161891SSam Leffler 	    htole32(sc->sc_dma_physaddr + offsetof(struct hifn_dma, dstr[0]));
15256d161891SSam Leffler 	dma->resr[HIFN_D_RES_RSIZE].p =
15266d161891SSam Leffler 	    htole32(sc->sc_dma_physaddr + offsetof(struct hifn_dma, resr[0]));
15276d161891SSam Leffler 
1528ea14ae7aSOleksandr Tymoshenko 	sc->sc_cmdu = sc->sc_srcu = sc->sc_dstu = sc->sc_resu = 0;
1529ea14ae7aSOleksandr Tymoshenko 	sc->sc_cmdi = sc->sc_srci = sc->sc_dsti = sc->sc_resi = 0;
1530ea14ae7aSOleksandr Tymoshenko 	sc->sc_cmdk = sc->sc_srck = sc->sc_dstk = sc->sc_resk = 0;
15316d161891SSam Leffler }
15326d161891SSam Leffler 
15336d161891SSam Leffler /*
15346d161891SSam Leffler  * Writes out the raw command buffer space.  Returns the
15356d161891SSam Leffler  * command buffer size.
15366d161891SSam Leffler  */
15376d161891SSam Leffler static u_int
hifn_write_command(struct hifn_command * cmd,u_int8_t * buf)15386d161891SSam Leffler hifn_write_command(struct hifn_command *cmd, u_int8_t *buf)
15396d161891SSam Leffler {
1540c0341432SJohn Baldwin 	struct cryptop *crp;
15416d161891SSam Leffler 	u_int8_t *buf_pos;
15426d161891SSam Leffler 	hifn_base_command_t *base_cmd;
15436d161891SSam Leffler 	hifn_mac_command_t *mac_cmd;
15446d161891SSam Leffler 	hifn_crypt_command_t *cry_cmd;
154533fb013eSJohn Baldwin 	int using_mac, using_crypt, ivlen;
15466d161891SSam Leffler 	u_int32_t dlen, slen;
15476d161891SSam Leffler 
1548c0341432SJohn Baldwin 	crp = cmd->crp;
15496d161891SSam Leffler 	buf_pos = buf;
15506d161891SSam Leffler 	using_mac = cmd->base_masks & HIFN_BASE_CMD_MAC;
15516d161891SSam Leffler 	using_crypt = cmd->base_masks & HIFN_BASE_CMD_CRYPT;
15526d161891SSam Leffler 
15536d161891SSam Leffler 	base_cmd = (hifn_base_command_t *)buf_pos;
15546d161891SSam Leffler 	base_cmd->masks = htole16(cmd->base_masks);
15556d161891SSam Leffler 	slen = cmd->src_mapsize;
15566d161891SSam Leffler 	if (cmd->sloplen)
15576d161891SSam Leffler 		dlen = cmd->dst_mapsize - cmd->sloplen + sizeof(u_int32_t);
15586d161891SSam Leffler 	else
15596d161891SSam Leffler 		dlen = cmd->dst_mapsize;
15606d161891SSam Leffler 	base_cmd->total_source_count = htole16(slen & HIFN_BASE_CMD_LENMASK_LO);
15616d161891SSam Leffler 	base_cmd->total_dest_count = htole16(dlen & HIFN_BASE_CMD_LENMASK_LO);
15626d161891SSam Leffler 	dlen >>= 16;
15636d161891SSam Leffler 	slen >>= 16;
1564fe9b390bSSam Leffler 	base_cmd->session_num = htole16(
15656d161891SSam Leffler 	    ((slen << HIFN_BASE_CMD_SRCLEN_S) & HIFN_BASE_CMD_SRCLEN_M) |
15666d161891SSam Leffler 	    ((dlen << HIFN_BASE_CMD_DSTLEN_S) & HIFN_BASE_CMD_DSTLEN_M));
15676d161891SSam Leffler 	buf_pos += sizeof(hifn_base_command_t);
15686d161891SSam Leffler 
15696d161891SSam Leffler 	if (using_mac) {
15706d161891SSam Leffler 		mac_cmd = (hifn_mac_command_t *)buf_pos;
1571c0341432SJohn Baldwin 		dlen = crp->crp_aad_length + crp->crp_payload_length;
15726d161891SSam Leffler 		mac_cmd->source_count = htole16(dlen & 0xffff);
15736d161891SSam Leffler 		dlen >>= 16;
15746d161891SSam Leffler 		mac_cmd->masks = htole16(cmd->mac_masks |
15756d161891SSam Leffler 		    ((dlen << HIFN_MAC_CMD_SRCLEN_S) & HIFN_MAC_CMD_SRCLEN_M));
1576c0341432SJohn Baldwin 		if (crp->crp_aad_length != 0)
1577c0341432SJohn Baldwin 			mac_cmd->header_skip = htole16(crp->crp_aad_start);
1578c0341432SJohn Baldwin 		else
1579c0341432SJohn Baldwin 			mac_cmd->header_skip = htole16(crp->crp_payload_start);
15806d161891SSam Leffler 		mac_cmd->reserved = 0;
15816d161891SSam Leffler 		buf_pos += sizeof(hifn_mac_command_t);
15826d161891SSam Leffler 	}
15836d161891SSam Leffler 
15846d161891SSam Leffler 	if (using_crypt) {
15856d161891SSam Leffler 		cry_cmd = (hifn_crypt_command_t *)buf_pos;
1586c0341432SJohn Baldwin 		dlen = crp->crp_payload_length;
15876d161891SSam Leffler 		cry_cmd->source_count = htole16(dlen & 0xffff);
15886d161891SSam Leffler 		dlen >>= 16;
15896d161891SSam Leffler 		cry_cmd->masks = htole16(cmd->cry_masks |
15906d161891SSam Leffler 		    ((dlen << HIFN_CRYPT_CMD_SRCLEN_S) & HIFN_CRYPT_CMD_SRCLEN_M));
1591c0341432SJohn Baldwin 		cry_cmd->header_skip = htole16(crp->crp_payload_length);
15926d161891SSam Leffler 		cry_cmd->reserved = 0;
15936d161891SSam Leffler 		buf_pos += sizeof(hifn_crypt_command_t);
15946d161891SSam Leffler 	}
15956d161891SSam Leffler 
15966d161891SSam Leffler 	if (using_mac && cmd->mac_masks & HIFN_MAC_CMD_NEW_KEY) {
15976d161891SSam Leffler 		bcopy(cmd->mac, buf_pos, HIFN_MAC_KEY_LENGTH);
15986d161891SSam Leffler 		buf_pos += HIFN_MAC_KEY_LENGTH;
15996d161891SSam Leffler 	}
16006d161891SSam Leffler 
16016d161891SSam Leffler 	if (using_crypt && cmd->cry_masks & HIFN_CRYPT_CMD_NEW_KEY) {
16026d161891SSam Leffler 		switch (cmd->cry_masks & HIFN_CRYPT_CMD_ALG_MASK) {
160317b66701SSam Leffler 		case HIFN_CRYPT_CMD_ALG_AES:
160417b66701SSam Leffler 			/*
160517b66701SSam Leffler 			 * AES keys are variable 128, 192 and
160617b66701SSam Leffler 			 * 256 bits (16, 24 and 32 bytes).
160717b66701SSam Leffler 			 */
160817b66701SSam Leffler 			bcopy(cmd->ck, buf_pos, cmd->cklen);
160917b66701SSam Leffler 			buf_pos += cmd->cklen;
161017b66701SSam Leffler 			break;
16116d161891SSam Leffler 		}
16126d161891SSam Leffler 	}
16136d161891SSam Leffler 
16146d161891SSam Leffler 	if (using_crypt && cmd->cry_masks & HIFN_CRYPT_CMD_NEW_IV) {
161517b66701SSam Leffler 		switch (cmd->cry_masks & HIFN_CRYPT_CMD_ALG_MASK) {
161617b66701SSam Leffler 		case HIFN_CRYPT_CMD_ALG_AES:
161717b66701SSam Leffler 			ivlen = HIFN_AES_IV_LENGTH;
161817b66701SSam Leffler 			break;
161917b66701SSam Leffler 		default:
162017b66701SSam Leffler 			ivlen = HIFN_IV_LENGTH;
162117b66701SSam Leffler 			break;
162217b66701SSam Leffler 		}
162317b66701SSam Leffler 		bcopy(cmd->iv, buf_pos, ivlen);
162417b66701SSam Leffler 		buf_pos += ivlen;
16256d161891SSam Leffler 	}
16266d161891SSam Leffler 
16276d161891SSam Leffler 	if ((cmd->base_masks & (HIFN_BASE_CMD_MAC|HIFN_BASE_CMD_CRYPT)) == 0) {
16286d161891SSam Leffler 		bzero(buf_pos, 8);
16296d161891SSam Leffler 		buf_pos += 8;
16306d161891SSam Leffler 	}
16316d161891SSam Leffler 
16326d161891SSam Leffler 	return (buf_pos - buf);
16336d161891SSam Leffler }
16346d161891SSam Leffler 
16356d161891SSam Leffler static int
hifn_dmamap_aligned(struct hifn_operand * op)16366d161891SSam Leffler hifn_dmamap_aligned(struct hifn_operand *op)
16376d161891SSam Leffler {
16386d161891SSam Leffler 	int i;
16396d161891SSam Leffler 
16406d161891SSam Leffler 	for (i = 0; i < op->nsegs; i++) {
16416d161891SSam Leffler 		if (op->segs[i].ds_addr & 3)
16426d161891SSam Leffler 			return (0);
16436d161891SSam Leffler 		if ((i != (op->nsegs - 1)) && (op->segs[i].ds_len & 3))
16446d161891SSam Leffler 			return (0);
16456d161891SSam Leffler 	}
16466d161891SSam Leffler 	return (1);
16476d161891SSam Leffler }
16486d161891SSam Leffler 
16496810ad6fSSam Leffler static __inline int
hifn_dmamap_dstwrap(struct hifn_softc * sc,int idx)16506810ad6fSSam Leffler hifn_dmamap_dstwrap(struct hifn_softc *sc, int idx)
16516810ad6fSSam Leffler {
16526810ad6fSSam Leffler 	struct hifn_dma *dma = sc->sc_dma;
16536810ad6fSSam Leffler 
16546810ad6fSSam Leffler 	if (++idx == HIFN_D_DST_RSIZE) {
16556810ad6fSSam Leffler 		dma->dstr[idx].l = htole32(HIFN_D_VALID | HIFN_D_JUMP |
16566810ad6fSSam Leffler 		    HIFN_D_MASKDONEIRQ);
16576810ad6fSSam Leffler 		HIFN_DSTR_SYNC(sc, idx,
16586810ad6fSSam Leffler 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
16596810ad6fSSam Leffler 		idx = 0;
16606810ad6fSSam Leffler 	}
16616810ad6fSSam Leffler 	return (idx);
16626810ad6fSSam Leffler }
16636810ad6fSSam Leffler 
16646d161891SSam Leffler static int
hifn_dmamap_load_dst(struct hifn_softc * sc,struct hifn_command * cmd)16656d161891SSam Leffler hifn_dmamap_load_dst(struct hifn_softc *sc, struct hifn_command *cmd)
16666d161891SSam Leffler {
16676d161891SSam Leffler 	struct hifn_dma *dma = sc->sc_dma;
16686d161891SSam Leffler 	struct hifn_operand *dst = &cmd->dst;
16696d161891SSam Leffler 	u_int32_t p, l;
16706d161891SSam Leffler 	int idx, used = 0, i;
16716d161891SSam Leffler 
1672ea14ae7aSOleksandr Tymoshenko 	idx = sc->sc_dsti;
16736d161891SSam Leffler 	for (i = 0; i < dst->nsegs - 1; i++) {
16746d161891SSam Leffler 		dma->dstr[idx].p = htole32(dst->segs[i].ds_addr);
16756d161891SSam Leffler 		dma->dstr[idx].l = htole32(HIFN_D_VALID |
16766d161891SSam Leffler 		    HIFN_D_MASKDONEIRQ | dst->segs[i].ds_len);
16776d161891SSam Leffler 		HIFN_DSTR_SYNC(sc, idx,
16786d161891SSam Leffler 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
16796d161891SSam Leffler 		used++;
16806d161891SSam Leffler 
16816810ad6fSSam Leffler 		idx = hifn_dmamap_dstwrap(sc, idx);
16826d161891SSam Leffler 	}
16836d161891SSam Leffler 
16846d161891SSam Leffler 	if (cmd->sloplen == 0) {
16856d161891SSam Leffler 		p = dst->segs[i].ds_addr;
16866d161891SSam Leffler 		l = HIFN_D_VALID | HIFN_D_MASKDONEIRQ | HIFN_D_LAST |
16876d161891SSam Leffler 		    dst->segs[i].ds_len;
16886d161891SSam Leffler 	} else {
16896d161891SSam Leffler 		p = sc->sc_dma_physaddr +
16906d161891SSam Leffler 		    offsetof(struct hifn_dma, slop[cmd->slopidx]);
16916d161891SSam Leffler 		l = HIFN_D_VALID | HIFN_D_MASKDONEIRQ | HIFN_D_LAST |
16926d161891SSam Leffler 		    sizeof(u_int32_t);
16936d161891SSam Leffler 
16946d161891SSam Leffler 		if ((dst->segs[i].ds_len - cmd->sloplen) != 0) {
16956d161891SSam Leffler 			dma->dstr[idx].p = htole32(dst->segs[i].ds_addr);
16966d161891SSam Leffler 			dma->dstr[idx].l = htole32(HIFN_D_VALID |
16976d161891SSam Leffler 			    HIFN_D_MASKDONEIRQ |
16986d161891SSam Leffler 			    (dst->segs[i].ds_len - cmd->sloplen));
16996d161891SSam Leffler 			HIFN_DSTR_SYNC(sc, idx,
17006d161891SSam Leffler 			    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
17016d161891SSam Leffler 			used++;
17026d161891SSam Leffler 
17036810ad6fSSam Leffler 			idx = hifn_dmamap_dstwrap(sc, idx);
17046d161891SSam Leffler 		}
17056d161891SSam Leffler 	}
17066d161891SSam Leffler 	dma->dstr[idx].p = htole32(p);
17076d161891SSam Leffler 	dma->dstr[idx].l = htole32(l);
17086d161891SSam Leffler 	HIFN_DSTR_SYNC(sc, idx, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
17096d161891SSam Leffler 	used++;
17106d161891SSam Leffler 
17116810ad6fSSam Leffler 	idx = hifn_dmamap_dstwrap(sc, idx);
17126d161891SSam Leffler 
1713ea14ae7aSOleksandr Tymoshenko 	sc->sc_dsti = idx;
1714ea14ae7aSOleksandr Tymoshenko 	sc->sc_dstu += used;
17156d161891SSam Leffler 	return (idx);
17166d161891SSam Leffler }
17176d161891SSam Leffler 
17186810ad6fSSam Leffler static __inline int
hifn_dmamap_srcwrap(struct hifn_softc * sc,int idx)17196810ad6fSSam Leffler hifn_dmamap_srcwrap(struct hifn_softc *sc, int idx)
17206810ad6fSSam Leffler {
17216810ad6fSSam Leffler 	struct hifn_dma *dma = sc->sc_dma;
17226810ad6fSSam Leffler 
17236810ad6fSSam Leffler 	if (++idx == HIFN_D_SRC_RSIZE) {
17246810ad6fSSam Leffler 		dma->srcr[idx].l = htole32(HIFN_D_VALID |
17256810ad6fSSam Leffler 		    HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
17266810ad6fSSam Leffler 		HIFN_SRCR_SYNC(sc, HIFN_D_SRC_RSIZE,
17276810ad6fSSam Leffler 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
17286810ad6fSSam Leffler 		idx = 0;
17296810ad6fSSam Leffler 	}
17306810ad6fSSam Leffler 	return (idx);
17316810ad6fSSam Leffler }
17326810ad6fSSam Leffler 
17336d161891SSam Leffler static int
hifn_dmamap_load_src(struct hifn_softc * sc,struct hifn_command * cmd)17346d161891SSam Leffler hifn_dmamap_load_src(struct hifn_softc *sc, struct hifn_command *cmd)
17356d161891SSam Leffler {
17366d161891SSam Leffler 	struct hifn_dma *dma = sc->sc_dma;
17376d161891SSam Leffler 	struct hifn_operand *src = &cmd->src;
17386d161891SSam Leffler 	int idx, i;
17396d161891SSam Leffler 	u_int32_t last = 0;
17406d161891SSam Leffler 
1741ea14ae7aSOleksandr Tymoshenko 	idx = sc->sc_srci;
17426d161891SSam Leffler 	for (i = 0; i < src->nsegs; i++) {
17436d161891SSam Leffler 		if (i == src->nsegs - 1)
17446d161891SSam Leffler 			last = HIFN_D_LAST;
17456d161891SSam Leffler 
17466d161891SSam Leffler 		dma->srcr[idx].p = htole32(src->segs[i].ds_addr);
17476d161891SSam Leffler 		dma->srcr[idx].l = htole32(src->segs[i].ds_len |
17486d161891SSam Leffler 		    HIFN_D_VALID | HIFN_D_MASKDONEIRQ | last);
17496d161891SSam Leffler 		HIFN_SRCR_SYNC(sc, idx,
17506d161891SSam Leffler 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
17516d161891SSam Leffler 
17526810ad6fSSam Leffler 		idx = hifn_dmamap_srcwrap(sc, idx);
17536d161891SSam Leffler 	}
1754ea14ae7aSOleksandr Tymoshenko 	sc->sc_srci = idx;
1755ea14ae7aSOleksandr Tymoshenko 	sc->sc_srcu += src->nsegs;
17566d161891SSam Leffler 	return (idx);
17576d161891SSam Leffler }
17586d161891SSam Leffler 
17596d161891SSam Leffler static void
hifn_op_cb(void * arg,bus_dma_segment_t * seg,int nsegs,int error)1760c0341432SJohn Baldwin hifn_op_cb(void* arg, bus_dma_segment_t *seg, int nsegs, int error)
17616d161891SSam Leffler {
17626d161891SSam Leffler 	struct hifn_operand *op = arg;
17636d161891SSam Leffler 
17646d161891SSam Leffler 	KASSERT(nsegs <= MAX_SCATTER,
17656d161891SSam Leffler 		("hifn_op_cb: too many DMA segments (%u > %u) "
17666d161891SSam Leffler 		 "returned when mapping operand", nsegs, MAX_SCATTER));
17676d161891SSam Leffler 	op->nsegs = nsegs;
17686d161891SSam Leffler 	bcopy(seg, op->segs, nsegs * sizeof (seg[0]));
17696d161891SSam Leffler }
17706d161891SSam Leffler 
17716d161891SSam Leffler static int
hifn_crypto(struct hifn_softc * sc,struct hifn_command * cmd,struct cryptop * crp,int hint)17726d161891SSam Leffler hifn_crypto(
17736d161891SSam Leffler 	struct hifn_softc *sc,
17746d161891SSam Leffler 	struct hifn_command *cmd,
17756d161891SSam Leffler 	struct cryptop *crp,
17766d161891SSam Leffler 	int hint)
17776d161891SSam Leffler {
17786d161891SSam Leffler 	struct	hifn_dma *dma = sc->sc_dma;
17796810ad6fSSam Leffler 	u_int32_t cmdlen, csr;
17806d161891SSam Leffler 	int cmdi, resi, err = 0;
17816d161891SSam Leffler 
17826d161891SSam Leffler 	/*
17836d161891SSam Leffler 	 * need 1 cmd, and 1 res
17846d161891SSam Leffler 	 *
17856d161891SSam Leffler 	 * NB: check this first since it's easy.
17866d161891SSam Leffler 	 */
17874f28f7d7SSam Leffler 	HIFN_LOCK(sc);
1788ea14ae7aSOleksandr Tymoshenko 	if ((sc->sc_cmdu + 1) > HIFN_D_CMD_RSIZE ||
1789ea14ae7aSOleksandr Tymoshenko 	    (sc->sc_resu + 1) > HIFN_D_RES_RSIZE) {
17906d161891SSam Leffler #ifdef HIFN_DEBUG
17916d161891SSam Leffler 		if (hifn_debug) {
17926d161891SSam Leffler 			device_printf(sc->sc_dev,
17936d161891SSam Leffler 				"cmd/result exhaustion, cmdu %u resu %u\n",
1794ea14ae7aSOleksandr Tymoshenko 				sc->sc_cmdu, sc->sc_resu);
17956d161891SSam Leffler 		}
17966d161891SSam Leffler #endif
17976d161891SSam Leffler 		hifnstats.hst_nomem_cr++;
17984f28f7d7SSam Leffler 		HIFN_UNLOCK(sc);
17996d161891SSam Leffler 		return (ERESTART);
18006d161891SSam Leffler 	}
18016d161891SSam Leffler 
18026d161891SSam Leffler 	if (bus_dmamap_create(sc->sc_dmat, BUS_DMA_NOWAIT, &cmd->src_map)) {
18036d161891SSam Leffler 		hifnstats.hst_nomem_map++;
18044f28f7d7SSam Leffler 		HIFN_UNLOCK(sc);
18056d161891SSam Leffler 		return (ENOMEM);
18066d161891SSam Leffler 	}
18076d161891SSam Leffler 
1808c0341432SJohn Baldwin 	if (bus_dmamap_load_crp(sc->sc_dmat, cmd->src_map, crp, hifn_op_cb,
1809c0341432SJohn Baldwin 	    &cmd->src, BUS_DMA_NOWAIT)) {
18106d161891SSam Leffler 		hifnstats.hst_nomem_load++;
18116d161891SSam Leffler 		err = ENOMEM;
18126d161891SSam Leffler 		goto err_srcmap1;
18136d161891SSam Leffler 	}
18149c0e3d3aSJohn Baldwin 	cmd->src_mapsize = crypto_buffer_len(&crp->crp_buf);
18156d161891SSam Leffler 
18166d161891SSam Leffler 	if (hifn_dmamap_aligned(&cmd->src)) {
18176d161891SSam Leffler 		cmd->sloplen = cmd->src_mapsize & 3;
18186d161891SSam Leffler 		cmd->dst = cmd->src;
18199c0e3d3aSJohn Baldwin 	} else if (crp->crp_buf.cb_type == CRYPTO_BUF_MBUF) {
18206d161891SSam Leffler 		int totlen, len;
18216d161891SSam Leffler 		struct mbuf *m, *m0, *mlast;
18226d161891SSam Leffler 
1823c0341432SJohn Baldwin 		KASSERT(cmd->dst_m == NULL,
18246d161891SSam Leffler 		    ("hifn_crypto: dst_m initialized improperly"));
18256d161891SSam Leffler 		hifnstats.hst_unaligned++;
1826c0341432SJohn Baldwin 
18276d161891SSam Leffler 		/*
18286d161891SSam Leffler 		 * Source is not aligned on a longword boundary.
18296d161891SSam Leffler 		 * Copy the data to insure alignment.  If we fail
18306d161891SSam Leffler 		 * to allocate mbufs or clusters while doing this
18316d161891SSam Leffler 		 * we return ERESTART so the operation is requeued
18326d161891SSam Leffler 		 * at the crypto later, but only if there are
18336d161891SSam Leffler 		 * ops already posted to the hardware; otherwise we
18346d161891SSam Leffler 		 * have no guarantee that we'll be re-entered.
18356d161891SSam Leffler 		 */
18366d161891SSam Leffler 		totlen = cmd->src_mapsize;
18379c0e3d3aSJohn Baldwin 		if (crp->crp_buf.cb_mbuf->m_flags & M_PKTHDR) {
18386d161891SSam Leffler 			len = MHLEN;
1839c6499eccSGleb Smirnoff 			MGETHDR(m0, M_NOWAIT, MT_DATA);
18409c0e3d3aSJohn Baldwin 			if (m0 && !m_dup_pkthdr(m0, crp->crp_buf.cb_mbuf,
18419c0e3d3aSJohn Baldwin 			    M_NOWAIT)) {
18429967cafcSSam Leffler 				m_free(m0);
18439967cafcSSam Leffler 				m0 = NULL;
18449967cafcSSam Leffler 			}
18456d161891SSam Leffler 		} else {
18466d161891SSam Leffler 			len = MLEN;
1847c6499eccSGleb Smirnoff 			MGET(m0, M_NOWAIT, MT_DATA);
18486d161891SSam Leffler 		}
18496d161891SSam Leffler 		if (m0 == NULL) {
18506d161891SSam Leffler 			hifnstats.hst_nomem_mbuf++;
1851ea14ae7aSOleksandr Tymoshenko 			err = sc->sc_cmdu ? ERESTART : ENOMEM;
18526d161891SSam Leffler 			goto err_srcmap;
18536d161891SSam Leffler 		}
18546d161891SSam Leffler 		if (totlen >= MINCLSIZE) {
18552a8c860fSRobert Watson 			if (!(MCLGET(m0, M_NOWAIT))) {
18566d161891SSam Leffler 				hifnstats.hst_nomem_mcl++;
1857ea14ae7aSOleksandr Tymoshenko 				err = sc->sc_cmdu ? ERESTART : ENOMEM;
18586d161891SSam Leffler 				m_freem(m0);
18596d161891SSam Leffler 				goto err_srcmap;
18606d161891SSam Leffler 			}
18616d161891SSam Leffler 			len = MCLBYTES;
18626d161891SSam Leffler 		}
18636d161891SSam Leffler 		totlen -= len;
18646d161891SSam Leffler 		m0->m_pkthdr.len = m0->m_len = len;
18656d161891SSam Leffler 		mlast = m0;
18666d161891SSam Leffler 
18676d161891SSam Leffler 		while (totlen > 0) {
1868c6499eccSGleb Smirnoff 			MGET(m, M_NOWAIT, MT_DATA);
18696d161891SSam Leffler 			if (m == NULL) {
18706d161891SSam Leffler 				hifnstats.hst_nomem_mbuf++;
1871ea14ae7aSOleksandr Tymoshenko 				err = sc->sc_cmdu ? ERESTART : ENOMEM;
18726d161891SSam Leffler 				m_freem(m0);
18736d161891SSam Leffler 				goto err_srcmap;
18746d161891SSam Leffler 			}
18756d161891SSam Leffler 			len = MLEN;
18766d161891SSam Leffler 			if (totlen >= MINCLSIZE) {
18772a8c860fSRobert Watson 				if (!(MCLGET(m, M_NOWAIT))) {
18786d161891SSam Leffler 					hifnstats.hst_nomem_mcl++;
1879ea14ae7aSOleksandr Tymoshenko 					err = sc->sc_cmdu ? ERESTART : ENOMEM;
18806d161891SSam Leffler 					mlast->m_next = m;
18816d161891SSam Leffler 					m_freem(m0);
18826d161891SSam Leffler 					goto err_srcmap;
18836d161891SSam Leffler 				}
18846d161891SSam Leffler 				len = MCLBYTES;
18856d161891SSam Leffler 			}
18866d161891SSam Leffler 
18876d161891SSam Leffler 			m->m_len = len;
18886d161891SSam Leffler 			m0->m_pkthdr.len += len;
18896d161891SSam Leffler 			totlen -= len;
18906d161891SSam Leffler 
18916d161891SSam Leffler 			mlast->m_next = m;
18926d161891SSam Leffler 			mlast = m;
18936d161891SSam Leffler 		}
18946d161891SSam Leffler 		cmd->dst_m = m0;
18956d161891SSam Leffler 
1896c0341432SJohn Baldwin 		if (bus_dmamap_create(sc->sc_dmat, BUS_DMA_NOWAIT,
1897c0341432SJohn Baldwin 		    &cmd->dst_map)) {
18986d161891SSam Leffler 			hifnstats.hst_nomem_map++;
18996d161891SSam Leffler 			err = ENOMEM;
19006d161891SSam Leffler 			goto err_srcmap;
19016d161891SSam Leffler 		}
1902c0341432SJohn Baldwin 
1903c0341432SJohn Baldwin 		if (bus_dmamap_load_mbuf_sg(sc->sc_dmat, cmd->dst_map, m0,
1904c0341432SJohn Baldwin 		    cmd->dst_segs, &cmd->dst_nsegs, 0)) {
19056d161891SSam Leffler 			hifnstats.hst_nomem_map++;
19066d161891SSam Leffler 			err = ENOMEM;
19076d161891SSam Leffler 			goto err_dstmap1;
19086d161891SSam Leffler 		}
1909c0341432SJohn Baldwin 		cmd->dst_mapsize = m0->m_pkthdr.len;
1910c0341432SJohn Baldwin 	} else {
1911c0341432SJohn Baldwin 		err = EINVAL;
1912c0341432SJohn Baldwin 		goto err_srcmap;
19136d161891SSam Leffler 	}
19146d161891SSam Leffler 
19156d161891SSam Leffler #ifdef HIFN_DEBUG
19166d161891SSam Leffler 	if (hifn_debug) {
19176d161891SSam Leffler 		device_printf(sc->sc_dev,
19186d161891SSam Leffler 		    "Entering cmd: stat %8x ien %8x u %d/%d/%d/%d n %d/%d\n",
19196d161891SSam Leffler 		    READ_REG_1(sc, HIFN_1_DMA_CSR),
19206d161891SSam Leffler 		    READ_REG_1(sc, HIFN_1_DMA_IER),
1921ea14ae7aSOleksandr Tymoshenko 		    sc->sc_cmdu, sc->sc_srcu, sc->sc_dstu, sc->sc_resu,
19226d161891SSam Leffler 		    cmd->src_nsegs, cmd->dst_nsegs);
19236d161891SSam Leffler 	}
19246d161891SSam Leffler #endif
19256d161891SSam Leffler 
19266d161891SSam Leffler 	if (cmd->src_map == cmd->dst_map) {
19276d161891SSam Leffler 		bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
19286d161891SSam Leffler 		    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
19296d161891SSam Leffler 	} else {
19306d161891SSam Leffler 		bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
19316d161891SSam Leffler 		    BUS_DMASYNC_PREWRITE);
19326d161891SSam Leffler 		bus_dmamap_sync(sc->sc_dmat, cmd->dst_map,
19336d161891SSam Leffler 		    BUS_DMASYNC_PREREAD);
19346d161891SSam Leffler 	}
19356d161891SSam Leffler 
19366d161891SSam Leffler 	/*
19376d161891SSam Leffler 	 * need N src, and N dst
19386d161891SSam Leffler 	 */
1939ea14ae7aSOleksandr Tymoshenko 	if ((sc->sc_srcu + cmd->src_nsegs) > HIFN_D_SRC_RSIZE ||
1940ea14ae7aSOleksandr Tymoshenko 	    (sc->sc_dstu + cmd->dst_nsegs + 1) > HIFN_D_DST_RSIZE) {
19416d161891SSam Leffler #ifdef HIFN_DEBUG
19426d161891SSam Leffler 		if (hifn_debug) {
19436d161891SSam Leffler 			device_printf(sc->sc_dev,
19446d161891SSam Leffler 				"src/dst exhaustion, srcu %u+%u dstu %u+%u\n",
1945ea14ae7aSOleksandr Tymoshenko 				sc->sc_srcu, cmd->src_nsegs,
1946ea14ae7aSOleksandr Tymoshenko 				sc->sc_dstu, cmd->dst_nsegs);
19476d161891SSam Leffler 		}
19486d161891SSam Leffler #endif
19496d161891SSam Leffler 		hifnstats.hst_nomem_sd++;
19506d161891SSam Leffler 		err = ERESTART;
19516d161891SSam Leffler 		goto err_dstmap;
19526d161891SSam Leffler 	}
19536d161891SSam Leffler 
1954ea14ae7aSOleksandr Tymoshenko 	if (sc->sc_cmdi == HIFN_D_CMD_RSIZE) {
1955ea14ae7aSOleksandr Tymoshenko 		sc->sc_cmdi = 0;
19566d161891SSam Leffler 		dma->cmdr[HIFN_D_CMD_RSIZE].l = htole32(HIFN_D_VALID |
19576d161891SSam Leffler 		    HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
19586d161891SSam Leffler 		HIFN_CMDR_SYNC(sc, HIFN_D_CMD_RSIZE,
19596d161891SSam Leffler 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
19606d161891SSam Leffler 	}
1961ea14ae7aSOleksandr Tymoshenko 	cmdi = sc->sc_cmdi++;
19626d161891SSam Leffler 	cmdlen = hifn_write_command(cmd, dma->command_bufs[cmdi]);
19636d161891SSam Leffler 	HIFN_CMD_SYNC(sc, cmdi, BUS_DMASYNC_PREWRITE);
19646d161891SSam Leffler 
19656d161891SSam Leffler 	/* .p for command/result already set */
19666d161891SSam Leffler 	dma->cmdr[cmdi].l = htole32(cmdlen | HIFN_D_VALID | HIFN_D_LAST |
19676d161891SSam Leffler 	    HIFN_D_MASKDONEIRQ);
19686d161891SSam Leffler 	HIFN_CMDR_SYNC(sc, cmdi,
19696d161891SSam Leffler 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1970ea14ae7aSOleksandr Tymoshenko 	sc->sc_cmdu++;
19716d161891SSam Leffler 
19726d161891SSam Leffler 	/*
19736d161891SSam Leffler 	 * We don't worry about missing an interrupt (which a "command wait"
19746d161891SSam Leffler 	 * interrupt salvages us from), unless there is more than one command
19756d161891SSam Leffler 	 * in the queue.
19766d161891SSam Leffler 	 */
1977ea14ae7aSOleksandr Tymoshenko 	if (sc->sc_cmdu > 1) {
19786d161891SSam Leffler 		sc->sc_dmaier |= HIFN_DMAIER_C_WAIT;
19796d161891SSam Leffler 		WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier);
19806d161891SSam Leffler 	}
19816d161891SSam Leffler 
19826d161891SSam Leffler 	hifnstats.hst_ipackets++;
19836d161891SSam Leffler 	hifnstats.hst_ibytes += cmd->src_mapsize;
19846d161891SSam Leffler 
19856d161891SSam Leffler 	hifn_dmamap_load_src(sc, cmd);
19866d161891SSam Leffler 
19876d161891SSam Leffler 	/*
19886d161891SSam Leffler 	 * Unlike other descriptors, we don't mask done interrupt from
19896d161891SSam Leffler 	 * result descriptor.
19906d161891SSam Leffler 	 */
19916d161891SSam Leffler #ifdef HIFN_DEBUG
19926d161891SSam Leffler 	if (hifn_debug)
19936d161891SSam Leffler 		printf("load res\n");
19946d161891SSam Leffler #endif
1995ea14ae7aSOleksandr Tymoshenko 	if (sc->sc_resi == HIFN_D_RES_RSIZE) {
1996ea14ae7aSOleksandr Tymoshenko 		sc->sc_resi = 0;
19976d161891SSam Leffler 		dma->resr[HIFN_D_RES_RSIZE].l = htole32(HIFN_D_VALID |
19986d161891SSam Leffler 		    HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
19996d161891SSam Leffler 		HIFN_RESR_SYNC(sc, HIFN_D_RES_RSIZE,
20006d161891SSam Leffler 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
20016d161891SSam Leffler 	}
2002ea14ae7aSOleksandr Tymoshenko 	resi = sc->sc_resi++;
2003ea14ae7aSOleksandr Tymoshenko 	KASSERT(sc->sc_hifn_commands[resi] == NULL,
20046d161891SSam Leffler 		("hifn_crypto: command slot %u busy", resi));
2005ea14ae7aSOleksandr Tymoshenko 	sc->sc_hifn_commands[resi] = cmd;
20066d161891SSam Leffler 	HIFN_RES_SYNC(sc, resi, BUS_DMASYNC_PREREAD);
20076d161891SSam Leffler 	if ((hint & CRYPTO_HINT_MORE) && sc->sc_curbatch < hifn_maxbatch) {
20086d161891SSam Leffler 		dma->resr[resi].l = htole32(HIFN_MAX_RESULT |
20096d161891SSam Leffler 		    HIFN_D_VALID | HIFN_D_LAST | HIFN_D_MASKDONEIRQ);
20106d161891SSam Leffler 		sc->sc_curbatch++;
20116d161891SSam Leffler 		if (sc->sc_curbatch > hifnstats.hst_maxbatch)
20126d161891SSam Leffler 			hifnstats.hst_maxbatch = sc->sc_curbatch;
20136d161891SSam Leffler 		hifnstats.hst_totbatch++;
20146d161891SSam Leffler 	} else {
20156d161891SSam Leffler 		dma->resr[resi].l = htole32(HIFN_MAX_RESULT |
20166d161891SSam Leffler 		    HIFN_D_VALID | HIFN_D_LAST);
20176d161891SSam Leffler 		sc->sc_curbatch = 0;
20186d161891SSam Leffler 	}
20196d161891SSam Leffler 	HIFN_RESR_SYNC(sc, resi,
20206d161891SSam Leffler 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2021ea14ae7aSOleksandr Tymoshenko 	sc->sc_resu++;
20226d161891SSam Leffler 
20236d161891SSam Leffler 	if (cmd->sloplen)
20246d161891SSam Leffler 		cmd->slopidx = resi;
20256d161891SSam Leffler 
20266d161891SSam Leffler 	hifn_dmamap_load_dst(sc, cmd);
20276d161891SSam Leffler 
20286810ad6fSSam Leffler 	csr = 0;
20296810ad6fSSam Leffler 	if (sc->sc_c_busy == 0) {
20306810ad6fSSam Leffler 		csr |= HIFN_DMACSR_C_CTRL_ENA;
20316810ad6fSSam Leffler 		sc->sc_c_busy = 1;
20326810ad6fSSam Leffler 	}
20336810ad6fSSam Leffler 	if (sc->sc_s_busy == 0) {
20346810ad6fSSam Leffler 		csr |= HIFN_DMACSR_S_CTRL_ENA;
20356810ad6fSSam Leffler 		sc->sc_s_busy = 1;
20366810ad6fSSam Leffler 	}
20376810ad6fSSam Leffler 	if (sc->sc_r_busy == 0) {
20386810ad6fSSam Leffler 		csr |= HIFN_DMACSR_R_CTRL_ENA;
20396810ad6fSSam Leffler 		sc->sc_r_busy = 1;
20406810ad6fSSam Leffler 	}
20416d161891SSam Leffler 	if (sc->sc_d_busy == 0) {
20426810ad6fSSam Leffler 		csr |= HIFN_DMACSR_D_CTRL_ENA;
20436d161891SSam Leffler 		sc->sc_d_busy = 1;
20446d161891SSam Leffler 	}
20456810ad6fSSam Leffler 	if (csr)
20466810ad6fSSam Leffler 		WRITE_REG_1(sc, HIFN_1_DMA_CSR, csr);
20476d161891SSam Leffler 
20486d161891SSam Leffler #ifdef HIFN_DEBUG
20496d161891SSam Leffler 	if (hifn_debug) {
20506d161891SSam Leffler 		device_printf(sc->sc_dev, "command: stat %8x ier %8x\n",
20516d161891SSam Leffler 		    READ_REG_1(sc, HIFN_1_DMA_CSR),
20526d161891SSam Leffler 		    READ_REG_1(sc, HIFN_1_DMA_IER));
20536d161891SSam Leffler 	}
20546d161891SSam Leffler #endif
20556d161891SSam Leffler 
20566d161891SSam Leffler 	sc->sc_active = 5;
20574f28f7d7SSam Leffler 	HIFN_UNLOCK(sc);
20586d161891SSam Leffler 	KASSERT(err == 0, ("hifn_crypto: success with error %u", err));
20596d161891SSam Leffler 	return (err);		/* success */
20606d161891SSam Leffler 
20616d161891SSam Leffler err_dstmap:
20626d161891SSam Leffler 	if (cmd->src_map != cmd->dst_map)
20636d161891SSam Leffler 		bus_dmamap_unload(sc->sc_dmat, cmd->dst_map);
20646d161891SSam Leffler err_dstmap1:
20656d161891SSam Leffler 	if (cmd->src_map != cmd->dst_map)
20666d161891SSam Leffler 		bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map);
20676d161891SSam Leffler err_srcmap:
20689c0e3d3aSJohn Baldwin 	if (crp->crp_buf.cb_type == CRYPTO_BUF_MBUF) {
2069c0341432SJohn Baldwin 		if (cmd->dst_m != NULL)
20706d161891SSam Leffler 			m_freem(cmd->dst_m);
20716d161891SSam Leffler 	}
20726d161891SSam Leffler 	bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
20736d161891SSam Leffler err_srcmap1:
20746d161891SSam Leffler 	bus_dmamap_destroy(sc->sc_dmat, cmd->src_map);
20754f28f7d7SSam Leffler 	HIFN_UNLOCK(sc);
20766d161891SSam Leffler 	return (err);
20776d161891SSam Leffler }
20786d161891SSam Leffler 
20796d161891SSam Leffler static void
hifn_tick(void * vsc)20806d161891SSam Leffler hifn_tick(void* vsc)
20816d161891SSam Leffler {
20826d161891SSam Leffler 	struct hifn_softc *sc = vsc;
20836d161891SSam Leffler 
20846d161891SSam Leffler 	HIFN_LOCK(sc);
20856d161891SSam Leffler 	if (sc->sc_active == 0) {
20866d161891SSam Leffler 		u_int32_t r = 0;
20876d161891SSam Leffler 
2088ea14ae7aSOleksandr Tymoshenko 		if (sc->sc_cmdu == 0 && sc->sc_c_busy) {
20896d161891SSam Leffler 			sc->sc_c_busy = 0;
20906d161891SSam Leffler 			r |= HIFN_DMACSR_C_CTRL_DIS;
20916d161891SSam Leffler 		}
2092ea14ae7aSOleksandr Tymoshenko 		if (sc->sc_srcu == 0 && sc->sc_s_busy) {
20936d161891SSam Leffler 			sc->sc_s_busy = 0;
20946d161891SSam Leffler 			r |= HIFN_DMACSR_S_CTRL_DIS;
20956d161891SSam Leffler 		}
2096ea14ae7aSOleksandr Tymoshenko 		if (sc->sc_dstu == 0 && sc->sc_d_busy) {
20976d161891SSam Leffler 			sc->sc_d_busy = 0;
20986d161891SSam Leffler 			r |= HIFN_DMACSR_D_CTRL_DIS;
20996d161891SSam Leffler 		}
2100ea14ae7aSOleksandr Tymoshenko 		if (sc->sc_resu == 0 && sc->sc_r_busy) {
21016d161891SSam Leffler 			sc->sc_r_busy = 0;
21026d161891SSam Leffler 			r |= HIFN_DMACSR_R_CTRL_DIS;
21036d161891SSam Leffler 		}
21046d161891SSam Leffler 		if (r)
21056d161891SSam Leffler 			WRITE_REG_1(sc, HIFN_1_DMA_CSR, r);
21066d161891SSam Leffler 	} else
21076d161891SSam Leffler 		sc->sc_active--;
21086d161891SSam Leffler 	HIFN_UNLOCK(sc);
21096d161891SSam Leffler 	callout_reset(&sc->sc_tickto, hz, hifn_tick, sc);
21106d161891SSam Leffler }
21116d161891SSam Leffler 
21126d161891SSam Leffler static void
hifn_intr(void * arg)21136d161891SSam Leffler hifn_intr(void *arg)
21146d161891SSam Leffler {
21156d161891SSam Leffler 	struct hifn_softc *sc = arg;
21166d161891SSam Leffler 	struct hifn_dma *dma;
21176d161891SSam Leffler 	u_int32_t dmacsr, restart;
21186d161891SSam Leffler 	int i, u;
21196d161891SSam Leffler 
21206d161891SSam Leffler 	dmacsr = READ_REG_1(sc, HIFN_1_DMA_CSR);
21216d161891SSam Leffler 
21224f28f7d7SSam Leffler 	/* Nothing in the DMA unit interrupted */
21234f28f7d7SSam Leffler 	if ((dmacsr & sc->sc_dmaier) == 0)
21244f28f7d7SSam Leffler 		return;
21254f28f7d7SSam Leffler 
21264f28f7d7SSam Leffler 	HIFN_LOCK(sc);
21274f28f7d7SSam Leffler 
21284f28f7d7SSam Leffler 	dma = sc->sc_dma;
21294f28f7d7SSam Leffler 
21306d161891SSam Leffler #ifdef HIFN_DEBUG
21316d161891SSam Leffler 	if (hifn_debug) {
21326d161891SSam Leffler 		device_printf(sc->sc_dev,
21336d161891SSam Leffler 		    "irq: stat %08x ien %08x damier %08x i %d/%d/%d/%d k %d/%d/%d/%d u %d/%d/%d/%d\n",
21346d161891SSam Leffler 		    dmacsr, READ_REG_1(sc, HIFN_1_DMA_IER), sc->sc_dmaier,
2135ea14ae7aSOleksandr Tymoshenko 		    sc->sc_cmdi, sc->sc_srci, sc->sc_dsti, sc->sc_resi,
2136ea14ae7aSOleksandr Tymoshenko 		    sc->sc_cmdk, sc->sc_srck, sc->sc_dstk, sc->sc_resk,
2137ea14ae7aSOleksandr Tymoshenko 		    sc->sc_cmdu, sc->sc_srcu, sc->sc_dstu, sc->sc_resu);
21386d161891SSam Leffler 	}
21396d161891SSam Leffler #endif
21406d161891SSam Leffler 
21416d161891SSam Leffler 	WRITE_REG_1(sc, HIFN_1_DMA_CSR, dmacsr & sc->sc_dmaier);
21426d161891SSam Leffler 
21436d161891SSam Leffler 	if ((sc->sc_flags & HIFN_HAS_PUBLIC) &&
21446d161891SSam Leffler 	    (dmacsr & HIFN_DMACSR_PUBDONE))
21456d161891SSam Leffler 		WRITE_REG_1(sc, HIFN_1_PUB_STATUS,
21466d161891SSam Leffler 		    READ_REG_1(sc, HIFN_1_PUB_STATUS) | HIFN_PUBSTS_DONE);
21476d161891SSam Leffler 
21486d161891SSam Leffler 	restart = dmacsr & (HIFN_DMACSR_D_OVER | HIFN_DMACSR_R_OVER);
21496d161891SSam Leffler 	if (restart)
21506d161891SSam Leffler 		device_printf(sc->sc_dev, "overrun %x\n", dmacsr);
21516d161891SSam Leffler 
21526d161891SSam Leffler 	if (sc->sc_flags & HIFN_IS_7811) {
21536d161891SSam Leffler 		if (dmacsr & HIFN_DMACSR_ILLR)
21546d161891SSam Leffler 			device_printf(sc->sc_dev, "illegal read\n");
21556d161891SSam Leffler 		if (dmacsr & HIFN_DMACSR_ILLW)
21566d161891SSam Leffler 			device_printf(sc->sc_dev, "illegal write\n");
21576d161891SSam Leffler 	}
21586d161891SSam Leffler 
21596d161891SSam Leffler 	restart = dmacsr & (HIFN_DMACSR_C_ABORT | HIFN_DMACSR_S_ABORT |
21606d161891SSam Leffler 	    HIFN_DMACSR_D_ABORT | HIFN_DMACSR_R_ABORT);
21616d161891SSam Leffler 	if (restart) {
21626d161891SSam Leffler 		device_printf(sc->sc_dev, "abort, resetting.\n");
21636d161891SSam Leffler 		hifnstats.hst_abort++;
21646d161891SSam Leffler 		hifn_abort(sc);
21656d161891SSam Leffler 		HIFN_UNLOCK(sc);
21666d161891SSam Leffler 		return;
21676d161891SSam Leffler 	}
21686d161891SSam Leffler 
2169ea14ae7aSOleksandr Tymoshenko 	if ((dmacsr & HIFN_DMACSR_C_WAIT) && (sc->sc_cmdu == 0)) {
21706d161891SSam Leffler 		/*
21716d161891SSam Leffler 		 * If no slots to process and we receive a "waiting on
21726d161891SSam Leffler 		 * command" interrupt, we disable the "waiting on command"
21736d161891SSam Leffler 		 * (by clearing it).
21746d161891SSam Leffler 		 */
21756d161891SSam Leffler 		sc->sc_dmaier &= ~HIFN_DMAIER_C_WAIT;
21766d161891SSam Leffler 		WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier);
21776d161891SSam Leffler 	}
21786d161891SSam Leffler 
21796d161891SSam Leffler 	/* clear the rings */
2180ea14ae7aSOleksandr Tymoshenko 	i = sc->sc_resk; u = sc->sc_resu;
21816d161891SSam Leffler 	while (u != 0) {
21826d161891SSam Leffler 		HIFN_RESR_SYNC(sc, i,
21836d161891SSam Leffler 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
21846d161891SSam Leffler 		if (dma->resr[i].l & htole32(HIFN_D_VALID)) {
21856d161891SSam Leffler 			HIFN_RESR_SYNC(sc, i,
21866d161891SSam Leffler 			    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
21876d161891SSam Leffler 			break;
21886d161891SSam Leffler 		}
21896d161891SSam Leffler 
21906d161891SSam Leffler 		if (i != HIFN_D_RES_RSIZE) {
21916d161891SSam Leffler 			struct hifn_command *cmd;
21926d161891SSam Leffler 			u_int8_t *macbuf = NULL;
21936d161891SSam Leffler 
21946d161891SSam Leffler 			HIFN_RES_SYNC(sc, i, BUS_DMASYNC_POSTREAD);
2195ea14ae7aSOleksandr Tymoshenko 			cmd = sc->sc_hifn_commands[i];
21966d161891SSam Leffler 			KASSERT(cmd != NULL,
21976d161891SSam Leffler 				("hifn_intr: null command slot %u", i));
2198ea14ae7aSOleksandr Tymoshenko 			sc->sc_hifn_commands[i] = NULL;
21996d161891SSam Leffler 
22006d161891SSam Leffler 			if (cmd->base_masks & HIFN_BASE_CMD_MAC) {
22016d161891SSam Leffler 				macbuf = dma->result_bufs[i];
22026d161891SSam Leffler 				macbuf += 12;
22036d161891SSam Leffler 			}
22046d161891SSam Leffler 
22056d161891SSam Leffler 			hifn_callback(sc, cmd, macbuf);
22066d161891SSam Leffler 			hifnstats.hst_opackets++;
22076d161891SSam Leffler 			u--;
22086d161891SSam Leffler 		}
22096d161891SSam Leffler 
22106d161891SSam Leffler 		if (++i == (HIFN_D_RES_RSIZE + 1))
22116d161891SSam Leffler 			i = 0;
22126d161891SSam Leffler 	}
2213ea14ae7aSOleksandr Tymoshenko 	sc->sc_resk = i; sc->sc_resu = u;
22146d161891SSam Leffler 
2215ea14ae7aSOleksandr Tymoshenko 	i = sc->sc_srck; u = sc->sc_srcu;
22166d161891SSam Leffler 	while (u != 0) {
22176d161891SSam Leffler 		if (i == HIFN_D_SRC_RSIZE)
22186d161891SSam Leffler 			i = 0;
22196d161891SSam Leffler 		HIFN_SRCR_SYNC(sc, i,
22206d161891SSam Leffler 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
22216d161891SSam Leffler 		if (dma->srcr[i].l & htole32(HIFN_D_VALID)) {
22226d161891SSam Leffler 			HIFN_SRCR_SYNC(sc, i,
22236d161891SSam Leffler 			    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
22246d161891SSam Leffler 			break;
22256d161891SSam Leffler 		}
22266d161891SSam Leffler 		i++, u--;
22276d161891SSam Leffler 	}
2228ea14ae7aSOleksandr Tymoshenko 	sc->sc_srck = i; sc->sc_srcu = u;
22296d161891SSam Leffler 
2230ea14ae7aSOleksandr Tymoshenko 	i = sc->sc_cmdk; u = sc->sc_cmdu;
22316d161891SSam Leffler 	while (u != 0) {
22326d161891SSam Leffler 		HIFN_CMDR_SYNC(sc, i,
22336d161891SSam Leffler 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
22346d161891SSam Leffler 		if (dma->cmdr[i].l & htole32(HIFN_D_VALID)) {
22356d161891SSam Leffler 			HIFN_CMDR_SYNC(sc, i,
22366d161891SSam Leffler 			    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
22376d161891SSam Leffler 			break;
22386d161891SSam Leffler 		}
22396d161891SSam Leffler 		if (i != HIFN_D_CMD_RSIZE) {
22406d161891SSam Leffler 			u--;
22416d161891SSam Leffler 			HIFN_CMD_SYNC(sc, i, BUS_DMASYNC_POSTWRITE);
22426d161891SSam Leffler 		}
22436d161891SSam Leffler 		if (++i == (HIFN_D_CMD_RSIZE + 1))
22446d161891SSam Leffler 			i = 0;
22456d161891SSam Leffler 	}
2246ea14ae7aSOleksandr Tymoshenko 	sc->sc_cmdk = i; sc->sc_cmdu = u;
22476d161891SSam Leffler 
22484f28f7d7SSam Leffler 	HIFN_UNLOCK(sc);
22494f28f7d7SSam Leffler 
22506d161891SSam Leffler 	if (sc->sc_needwakeup) {		/* XXX check high watermark */
225176681661SJohn Baldwin 		int wakeup = sc->sc_needwakeup & CRYPTO_SYMQ;
22526d161891SSam Leffler #ifdef HIFN_DEBUG
22536d161891SSam Leffler 		if (hifn_debug)
22546d161891SSam Leffler 			device_printf(sc->sc_dev,
22556d161891SSam Leffler 				"wakeup crypto (%x) u %d/%d/%d/%d\n",
22566d161891SSam Leffler 				sc->sc_needwakeup,
2257ea14ae7aSOleksandr Tymoshenko 				sc->sc_cmdu, sc->sc_srcu, sc->sc_dstu, sc->sc_resu);
22586d161891SSam Leffler #endif
22596d161891SSam Leffler 		sc->sc_needwakeup &= ~wakeup;
22606d161891SSam Leffler 		crypto_unblock(sc->sc_cid, wakeup);
22616d161891SSam Leffler 	}
22626d161891SSam Leffler }
22636d161891SSam Leffler 
2264c0341432SJohn Baldwin static bool
hifn_auth_supported(struct hifn_softc * sc,const struct crypto_session_params * csp)2265c0341432SJohn Baldwin hifn_auth_supported(struct hifn_softc *sc,
2266c0341432SJohn Baldwin     const struct crypto_session_params *csp)
22676d161891SSam Leffler {
22686d161891SSam Leffler 
2269c0341432SJohn Baldwin 	switch (sc->sc_ena) {
2270c0341432SJohn Baldwin 	case HIFN_PUSTAT_ENA_2:
2271c0341432SJohn Baldwin 	case HIFN_PUSTAT_ENA_1:
2272c0341432SJohn Baldwin 		break;
2273c0341432SJohn Baldwin 	default:
2274c0341432SJohn Baldwin 		return (false);
2275c0341432SJohn Baldwin 	}
22766d161891SSam Leffler 
2277c0341432SJohn Baldwin 	switch (csp->csp_auth_alg) {
22786d161891SSam Leffler 	case CRYPTO_SHA1:
2279c0341432SJohn Baldwin 		break;
22806d161891SSam Leffler 	case CRYPTO_SHA1_HMAC:
2281c0341432SJohn Baldwin 		if (csp->csp_auth_klen > HIFN_MAC_KEY_LENGTH)
2282c0341432SJohn Baldwin 			return (false);
2283af65c53aSPawel Jakub Dawidek 		break;
2284c0341432SJohn Baldwin 	default:
2285c0341432SJohn Baldwin 		return (false);
2286af65c53aSPawel Jakub Dawidek 	}
2287c0341432SJohn Baldwin 
2288c0341432SJohn Baldwin 	return (true);
2289af65c53aSPawel Jakub Dawidek }
2290c0341432SJohn Baldwin 
2291c0341432SJohn Baldwin static bool
hifn_cipher_supported(struct hifn_softc * sc,const struct crypto_session_params * csp)2292c0341432SJohn Baldwin hifn_cipher_supported(struct hifn_softc *sc,
2293c0341432SJohn Baldwin     const struct crypto_session_params *csp)
2294c0341432SJohn Baldwin {
2295c0341432SJohn Baldwin 
2296c0341432SJohn Baldwin 	if (csp->csp_cipher_klen == 0)
2297c0341432SJohn Baldwin 		return (false);
2298c0341432SJohn Baldwin 	if (csp->csp_ivlen > HIFN_MAX_IV_LENGTH)
2299c0341432SJohn Baldwin 		return (false);
2300c0341432SJohn Baldwin 	switch (sc->sc_ena) {
2301c0341432SJohn Baldwin 	case HIFN_PUSTAT_ENA_2:
2302c0341432SJohn Baldwin 		switch (csp->csp_cipher_alg) {
2303c0341432SJohn Baldwin 		case CRYPTO_AES_CBC:
2304c0341432SJohn Baldwin 			if ((sc->sc_flags & HIFN_HAS_AES) == 0)
2305c0341432SJohn Baldwin 				return (false);
2306c0341432SJohn Baldwin 			switch (csp->csp_cipher_klen) {
2307c0341432SJohn Baldwin 			case 128:
2308c0341432SJohn Baldwin 			case 192:
2309c0341432SJohn Baldwin 			case 256:
2310c0341432SJohn Baldwin 				break;
2311c0341432SJohn Baldwin 			default:
2312c0341432SJohn Baldwin 				return (false);
2313c0341432SJohn Baldwin 			}
2314c0341432SJohn Baldwin 			return (true);
2315c0341432SJohn Baldwin 		}
2316c0341432SJohn Baldwin 	}
2317c0341432SJohn Baldwin 	return (false);
2318c0341432SJohn Baldwin }
2319c0341432SJohn Baldwin 
2320c0341432SJohn Baldwin static int
hifn_probesession(device_t dev,const struct crypto_session_params * csp)2321c0341432SJohn Baldwin hifn_probesession(device_t dev, const struct crypto_session_params *csp)
2322c0341432SJohn Baldwin {
2323c0341432SJohn Baldwin 	struct hifn_softc *sc;
2324c0341432SJohn Baldwin 
2325c0341432SJohn Baldwin 	sc = device_get_softc(dev);
2326c0341432SJohn Baldwin 	if (csp->csp_flags != 0)
23276d161891SSam Leffler 		return (EINVAL);
2328c0341432SJohn Baldwin 	switch (csp->csp_mode) {
2329c0341432SJohn Baldwin 	case CSP_MODE_DIGEST:
2330c0341432SJohn Baldwin 		if (!hifn_auth_supported(sc, csp))
2331c0341432SJohn Baldwin 			return (EINVAL);
2332c0341432SJohn Baldwin 		break;
2333c0341432SJohn Baldwin 	case CSP_MODE_CIPHER:
2334c0341432SJohn Baldwin 		if (!hifn_cipher_supported(sc, csp))
2335c0341432SJohn Baldwin 			return (EINVAL);
2336c0341432SJohn Baldwin 		break;
2337c0341432SJohn Baldwin 	case CSP_MODE_ETA:
2338c0341432SJohn Baldwin 		if (!hifn_auth_supported(sc, csp) ||
2339c0341432SJohn Baldwin 		    !hifn_cipher_supported(sc, csp))
2340c0341432SJohn Baldwin 			return (EINVAL);
23416d161891SSam Leffler 		break;
23426d161891SSam Leffler 	default:
23436d161891SSam Leffler 		return (EINVAL);
23446d161891SSam Leffler 	}
2345c0341432SJohn Baldwin 
2346c0341432SJohn Baldwin 	return (CRYPTODEV_PROBE_HARDWARE);
23476d161891SSam Leffler }
2348c0341432SJohn Baldwin 
2349c0341432SJohn Baldwin /*
2350c0341432SJohn Baldwin  * Allocate a new 'session'.
2351c0341432SJohn Baldwin  */
2352c0341432SJohn Baldwin static int
hifn_newsession(device_t dev,crypto_session_t cses,const struct crypto_session_params * csp)2353c0341432SJohn Baldwin hifn_newsession(device_t dev, crypto_session_t cses,
2354c0341432SJohn Baldwin     const struct crypto_session_params *csp)
2355c0341432SJohn Baldwin {
2356c0341432SJohn Baldwin 	struct hifn_session *ses;
2357c0341432SJohn Baldwin 
2358c0341432SJohn Baldwin 	ses = crypto_get_driver_session(cses);
2359c0341432SJohn Baldwin 
2360c0341432SJohn Baldwin 	if (csp->csp_auth_alg != 0) {
2361c0341432SJohn Baldwin 		if (csp->csp_auth_mlen == 0)
2362c0341432SJohn Baldwin 			ses->hs_mlen = crypto_auth_hash(csp)->hashsize;
2363c0341432SJohn Baldwin 		else
2364c0341432SJohn Baldwin 			ses->hs_mlen = csp->csp_auth_mlen;
2365c0341432SJohn Baldwin 	}
2366c0341432SJohn Baldwin 
23676d161891SSam Leffler 	return (0);
23686d161891SSam Leffler }
23696d161891SSam Leffler 
23706d161891SSam Leffler /*
23711b0909d5SConrad Meyer  * XXX freesession routine should run a zero'd mac/encrypt key into context
23721b0909d5SConrad Meyer  * ram.  to blow away any keys already stored there.
23736d161891SSam Leffler  */
23746d161891SSam Leffler 
23756d161891SSam Leffler static int
hifn_process(device_t dev,struct cryptop * crp,int hint)23766810ad6fSSam Leffler hifn_process(device_t dev, struct cryptop *crp, int hint)
23776d161891SSam Leffler {
2378c0341432SJohn Baldwin 	const struct crypto_session_params *csp;
23796810ad6fSSam Leffler 	struct hifn_softc *sc = device_get_softc(dev);
23806d161891SSam Leffler 	struct hifn_command *cmd = NULL;
2381c0341432SJohn Baldwin 	const void *mackey;
238229fe41ddSJohn Baldwin 	int err, keylen;
23831b0909d5SConrad Meyer 	struct hifn_session *ses;
23846d161891SSam Leffler 
23851b0909d5SConrad Meyer 	ses = crypto_get_driver_session(crp->crp_session);
2386c0341432SJohn Baldwin 
23876d161891SSam Leffler 	cmd = malloc(sizeof(struct hifn_command), M_DEVBUF, M_NOWAIT | M_ZERO);
23886d161891SSam Leffler 	if (cmd == NULL) {
23896d161891SSam Leffler 		hifnstats.hst_nomem++;
23906d161891SSam Leffler 		err = ENOMEM;
23916d161891SSam Leffler 		goto errout;
23926d161891SSam Leffler 	}
23936d161891SSam Leffler 
2394c0341432SJohn Baldwin 	csp = crypto_get_params(crp->crp_session);
23956d161891SSam Leffler 
23966d161891SSam Leffler 	/*
2397c0341432SJohn Baldwin 	 * The driver only supports ETA requests where there is no
2398c0341432SJohn Baldwin 	 * gap between the AAD and payload.
23996d161891SSam Leffler 	 */
2400c0341432SJohn Baldwin 	if (csp->csp_mode == CSP_MODE_ETA && crp->crp_aad_length != 0 &&
2401c0341432SJohn Baldwin 	    crp->crp_aad_start + crp->crp_aad_length !=
2402c0341432SJohn Baldwin 	    crp->crp_payload_start) {
24036d161891SSam Leffler 		err = EINVAL;
24046d161891SSam Leffler 		goto errout;
24056d161891SSam Leffler 	}
24066d161891SSam Leffler 
2407c0341432SJohn Baldwin 	switch (csp->csp_mode) {
2408c0341432SJohn Baldwin 	case CSP_MODE_CIPHER:
2409c0341432SJohn Baldwin 	case CSP_MODE_ETA:
2410c0341432SJohn Baldwin 		if (!CRYPTO_OP_IS_ENCRYPT(crp->crp_op))
2411c0341432SJohn Baldwin 			cmd->base_masks |= HIFN_BASE_CMD_DECODE;
24126d161891SSam Leffler 		cmd->base_masks |= HIFN_BASE_CMD_CRYPT;
2413c0341432SJohn Baldwin 		switch (csp->csp_cipher_alg) {
241417b66701SSam Leffler 		case CRYPTO_AES_CBC:
241517b66701SSam Leffler 			cmd->cry_masks |= HIFN_CRYPT_CMD_ALG_AES |
241617b66701SSam Leffler 			    HIFN_CRYPT_CMD_MODE_CBC |
241717b66701SSam Leffler 			    HIFN_CRYPT_CMD_NEW_IV;
241817b66701SSam Leffler 			break;
24196d161891SSam Leffler 		default:
24206d161891SSam Leffler 			err = EINVAL;
24216d161891SSam Leffler 			goto errout;
24226d161891SSam Leffler 		}
242329fe41ddSJohn Baldwin 		crypto_read_iv(crp, cmd->iv);
24246d161891SSam Leffler 
2425c0341432SJohn Baldwin 		if (crp->crp_cipher_key != NULL)
2426c0341432SJohn Baldwin 			cmd->ck = crp->crp_cipher_key;
2427c0341432SJohn Baldwin 		else
2428c0341432SJohn Baldwin 			cmd->ck = csp->csp_cipher_key;
2429c0341432SJohn Baldwin 		cmd->cklen = csp->csp_cipher_klen;
2430fe9b390bSSam Leffler 		cmd->cry_masks |= HIFN_CRYPT_CMD_NEW_KEY;
24316d161891SSam Leffler 
243217b66701SSam Leffler 		/*
243317b66701SSam Leffler 		 * Need to specify the size for the AES key in the masks.
243417b66701SSam Leffler 		 */
243517b66701SSam Leffler 		if ((cmd->cry_masks & HIFN_CRYPT_CMD_ALG_MASK) ==
243617b66701SSam Leffler 		    HIFN_CRYPT_CMD_ALG_AES) {
243717b66701SSam Leffler 			switch (cmd->cklen) {
243817b66701SSam Leffler 			case 16:
243917b66701SSam Leffler 				cmd->cry_masks |= HIFN_CRYPT_CMD_KSZ_128;
244017b66701SSam Leffler 				break;
244117b66701SSam Leffler 			case 24:
244217b66701SSam Leffler 				cmd->cry_masks |= HIFN_CRYPT_CMD_KSZ_192;
244317b66701SSam Leffler 				break;
244417b66701SSam Leffler 			case 32:
244517b66701SSam Leffler 				cmd->cry_masks |= HIFN_CRYPT_CMD_KSZ_256;
244617b66701SSam Leffler 				break;
244717b66701SSam Leffler 			default:
244817b66701SSam Leffler 				err = EINVAL;
244917b66701SSam Leffler 				goto errout;
245017b66701SSam Leffler 			}
245117b66701SSam Leffler 		}
2452c0341432SJohn Baldwin 		break;
24536d161891SSam Leffler 	}
24546d161891SSam Leffler 
2455c0341432SJohn Baldwin 	switch (csp->csp_mode) {
2456c0341432SJohn Baldwin 	case CSP_MODE_DIGEST:
2457c0341432SJohn Baldwin 	case CSP_MODE_ETA:
24586d161891SSam Leffler 		cmd->base_masks |= HIFN_BASE_CMD_MAC;
24596d161891SSam Leffler 
2460c0341432SJohn Baldwin 		switch (csp->csp_auth_alg) {
24616d161891SSam Leffler 		case CRYPTO_SHA1:
24626d161891SSam Leffler 			cmd->mac_masks |= HIFN_MAC_CMD_ALG_SHA1 |
24636d161891SSam Leffler 			    HIFN_MAC_CMD_RESULT | HIFN_MAC_CMD_MODE_HASH |
24646d161891SSam Leffler 			    HIFN_MAC_CMD_POS_IPSEC;
24656d161891SSam Leffler 			break;
24666d161891SSam Leffler 		case CRYPTO_SHA1_HMAC:
24676d161891SSam Leffler 			cmd->mac_masks |= HIFN_MAC_CMD_ALG_SHA1 |
24686d161891SSam Leffler 			    HIFN_MAC_CMD_RESULT | HIFN_MAC_CMD_MODE_HMAC |
24696d161891SSam Leffler 			    HIFN_MAC_CMD_POS_IPSEC | HIFN_MAC_CMD_TRUNC;
24706d161891SSam Leffler 			break;
24716d161891SSam Leffler 		}
24726d161891SSam Leffler 
247363823cacSJohn Baldwin 		if (csp->csp_auth_alg == CRYPTO_SHA1_HMAC) {
24746d161891SSam Leffler 			cmd->mac_masks |= HIFN_MAC_CMD_NEW_KEY;
2475c0341432SJohn Baldwin 			if (crp->crp_auth_key != NULL)
2476c0341432SJohn Baldwin 				mackey = crp->crp_auth_key;
2477c0341432SJohn Baldwin 			else
2478c0341432SJohn Baldwin 				mackey = csp->csp_auth_key;
2479c0341432SJohn Baldwin 			keylen = csp->csp_auth_klen;
2480c0341432SJohn Baldwin 			bcopy(mackey, cmd->mac, keylen);
2481c0341432SJohn Baldwin 			bzero(cmd->mac + keylen, HIFN_MAC_KEY_LENGTH - keylen);
24826d161891SSam Leffler 		}
24836d161891SSam Leffler 	}
24846d161891SSam Leffler 
24856d161891SSam Leffler 	cmd->crp = crp;
24861b0909d5SConrad Meyer 	cmd->session = ses;
24876d161891SSam Leffler 	cmd->softc = sc;
24886d161891SSam Leffler 
24896d161891SSam Leffler 	err = hifn_crypto(sc, cmd, crp, hint);
24906d161891SSam Leffler 	if (!err) {
24916d161891SSam Leffler 		return 0;
24926d161891SSam Leffler 	} else if (err == ERESTART) {
24936d161891SSam Leffler 		/*
24946d161891SSam Leffler 		 * There weren't enough resources to dispatch the request
24956d161891SSam Leffler 		 * to the part.  Notify the caller so they'll requeue this
24966d161891SSam Leffler 		 * request and resubmit it again soon.
24976d161891SSam Leffler 		 */
24986d161891SSam Leffler #ifdef HIFN_DEBUG
24996d161891SSam Leffler 		if (hifn_debug)
25006d161891SSam Leffler 			device_printf(sc->sc_dev, "requeue request\n");
25016d161891SSam Leffler #endif
25026d161891SSam Leffler 		free(cmd, M_DEVBUF);
25036d161891SSam Leffler 		sc->sc_needwakeup |= CRYPTO_SYMQ;
25046d161891SSam Leffler 		return (err);
25056d161891SSam Leffler 	}
25066d161891SSam Leffler 
25076d161891SSam Leffler errout:
25086d161891SSam Leffler 	if (cmd != NULL)
25096d161891SSam Leffler 		free(cmd, M_DEVBUF);
25106d161891SSam Leffler 	if (err == EINVAL)
25116d161891SSam Leffler 		hifnstats.hst_invalid++;
25126d161891SSam Leffler 	else
25136d161891SSam Leffler 		hifnstats.hst_nomem++;
25146d161891SSam Leffler 	crp->crp_etype = err;
25156d161891SSam Leffler 	crypto_done(crp);
2516895c98ccSJohn Baldwin 	return (0);
25176d161891SSam Leffler }
25186d161891SSam Leffler 
25196d161891SSam Leffler static void
hifn_abort(struct hifn_softc * sc)25206d161891SSam Leffler hifn_abort(struct hifn_softc *sc)
25216d161891SSam Leffler {
25226d161891SSam Leffler 	struct hifn_dma *dma = sc->sc_dma;
25236d161891SSam Leffler 	struct hifn_command *cmd;
25246d161891SSam Leffler 	struct cryptop *crp;
25256d161891SSam Leffler 	int i, u;
25266d161891SSam Leffler 
2527ea14ae7aSOleksandr Tymoshenko 	i = sc->sc_resk; u = sc->sc_resu;
25286d161891SSam Leffler 	while (u != 0) {
2529ea14ae7aSOleksandr Tymoshenko 		cmd = sc->sc_hifn_commands[i];
25306d161891SSam Leffler 		KASSERT(cmd != NULL, ("hifn_abort: null command slot %u", i));
2531ea14ae7aSOleksandr Tymoshenko 		sc->sc_hifn_commands[i] = NULL;
25326d161891SSam Leffler 		crp = cmd->crp;
25336d161891SSam Leffler 
25346d161891SSam Leffler 		if ((dma->resr[i].l & htole32(HIFN_D_VALID)) == 0) {
25356d161891SSam Leffler 			/* Salvage what we can. */
25366d161891SSam Leffler 			u_int8_t *macbuf;
25376d161891SSam Leffler 
25386d161891SSam Leffler 			if (cmd->base_masks & HIFN_BASE_CMD_MAC) {
25396d161891SSam Leffler 				macbuf = dma->result_bufs[i];
25406d161891SSam Leffler 				macbuf += 12;
25416d161891SSam Leffler 			} else
25426d161891SSam Leffler 				macbuf = NULL;
25436d161891SSam Leffler 			hifnstats.hst_opackets++;
25446d161891SSam Leffler 			hifn_callback(sc, cmd, macbuf);
25456d161891SSam Leffler 		} else {
25466d161891SSam Leffler 			if (cmd->src_map == cmd->dst_map) {
25476d161891SSam Leffler 				bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
25486d161891SSam Leffler 				    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
25496d161891SSam Leffler 			} else {
25506d161891SSam Leffler 				bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
25516d161891SSam Leffler 				    BUS_DMASYNC_POSTWRITE);
25526d161891SSam Leffler 				bus_dmamap_sync(sc->sc_dmat, cmd->dst_map,
25536d161891SSam Leffler 				    BUS_DMASYNC_POSTREAD);
25546d161891SSam Leffler 			}
25556d161891SSam Leffler 
2556c0341432SJohn Baldwin 			if (cmd->dst_m != NULL) {
2557c0341432SJohn Baldwin 				m_freem(cmd->dst_m);
25586d161891SSam Leffler 			}
25596d161891SSam Leffler 
25606d161891SSam Leffler 			/* non-shared buffers cannot be restarted */
25616d161891SSam Leffler 			if (cmd->src_map != cmd->dst_map) {
25626d161891SSam Leffler 				/*
25636d161891SSam Leffler 				 * XXX should be EAGAIN, delayed until
25646d161891SSam Leffler 				 * after the reset.
25656d161891SSam Leffler 				 */
25666d161891SSam Leffler 				crp->crp_etype = ENOMEM;
25676d161891SSam Leffler 				bus_dmamap_unload(sc->sc_dmat, cmd->dst_map);
25686d161891SSam Leffler 				bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map);
25696d161891SSam Leffler 			} else
25706d161891SSam Leffler 				crp->crp_etype = ENOMEM;
25716d161891SSam Leffler 
25726d161891SSam Leffler 			bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
25736d161891SSam Leffler 			bus_dmamap_destroy(sc->sc_dmat, cmd->src_map);
25746d161891SSam Leffler 
25756d161891SSam Leffler 			free(cmd, M_DEVBUF);
25766d161891SSam Leffler 			if (crp->crp_etype != EAGAIN)
25776d161891SSam Leffler 				crypto_done(crp);
25786d161891SSam Leffler 		}
25796d161891SSam Leffler 
25806d161891SSam Leffler 		if (++i == HIFN_D_RES_RSIZE)
25816d161891SSam Leffler 			i = 0;
25826d161891SSam Leffler 		u--;
25836d161891SSam Leffler 	}
2584ea14ae7aSOleksandr Tymoshenko 	sc->sc_resk = i; sc->sc_resu = u;
25856d161891SSam Leffler 
25866d161891SSam Leffler 	hifn_reset_board(sc, 1);
25876d161891SSam Leffler 	hifn_init_dma(sc);
25886d161891SSam Leffler 	hifn_init_pci_registers(sc);
25896d161891SSam Leffler }
25906d161891SSam Leffler 
25916d161891SSam Leffler static void
hifn_callback(struct hifn_softc * sc,struct hifn_command * cmd,u_int8_t * macbuf)25926d161891SSam Leffler hifn_callback(struct hifn_softc *sc, struct hifn_command *cmd, u_int8_t *macbuf)
25936d161891SSam Leffler {
25946d161891SSam Leffler 	struct hifn_dma *dma = sc->sc_dma;
25956d161891SSam Leffler 	struct cryptop *crp = cmd->crp;
2596c0341432SJohn Baldwin 	uint8_t macbuf2[SHA1_HASH_LEN];
25976d161891SSam Leffler 	struct mbuf *m;
2598c0341432SJohn Baldwin 	int totlen, i, u;
25996d161891SSam Leffler 
26006d161891SSam Leffler 	if (cmd->src_map == cmd->dst_map) {
26016d161891SSam Leffler 		bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
26026d161891SSam Leffler 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
26036d161891SSam Leffler 	} else {
26046d161891SSam Leffler 		bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
26056d161891SSam Leffler 		    BUS_DMASYNC_POSTWRITE);
26066d161891SSam Leffler 		bus_dmamap_sync(sc->sc_dmat, cmd->dst_map,
26076d161891SSam Leffler 		    BUS_DMASYNC_POSTREAD);
26086d161891SSam Leffler 	}
26096d161891SSam Leffler 
26109c0e3d3aSJohn Baldwin 	if (crp->crp_buf.cb_type == CRYPTO_BUF_MBUF) {
2611c0341432SJohn Baldwin 		if (cmd->dst_m != NULL) {
26126d161891SSam Leffler 			totlen = cmd->src_mapsize;
26136d161891SSam Leffler 			for (m = cmd->dst_m; m != NULL; m = m->m_next) {
26146d161891SSam Leffler 				if (totlen < m->m_len) {
26156d161891SSam Leffler 					m->m_len = totlen;
26166d161891SSam Leffler 					totlen = 0;
26176d161891SSam Leffler 				} else
26186d161891SSam Leffler 					totlen -= m->m_len;
26196d161891SSam Leffler 			}
26209c0e3d3aSJohn Baldwin 			cmd->dst_m->m_pkthdr.len =
26219c0e3d3aSJohn Baldwin 			    crp->crp_buf.cb_mbuf->m_pkthdr.len;
26229c0e3d3aSJohn Baldwin 			m_freem(crp->crp_buf.cb_mbuf);
26239c0e3d3aSJohn Baldwin 			crp->crp_buf.cb_mbuf = cmd->dst_m;
26246d161891SSam Leffler 		}
26256d161891SSam Leffler 	}
26266d161891SSam Leffler 
26276d161891SSam Leffler 	if (cmd->sloplen != 0) {
2628c0341432SJohn Baldwin 		crypto_copyback(crp, cmd->src_mapsize - cmd->sloplen,
2629c0341432SJohn Baldwin 		    cmd->sloplen, &dma->slop[cmd->slopidx]);
26306d161891SSam Leffler 	}
26316d161891SSam Leffler 
2632ea14ae7aSOleksandr Tymoshenko 	i = sc->sc_dstk; u = sc->sc_dstu;
26336d161891SSam Leffler 	while (u != 0) {
26346d161891SSam Leffler 		if (i == HIFN_D_DST_RSIZE)
26356d161891SSam Leffler 			i = 0;
26366d161891SSam Leffler 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
26376d161891SSam Leffler 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
26386d161891SSam Leffler 		if (dma->dstr[i].l & htole32(HIFN_D_VALID)) {
26396d161891SSam Leffler 			bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
26406d161891SSam Leffler 			    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
26416d161891SSam Leffler 			break;
26426d161891SSam Leffler 		}
26436d161891SSam Leffler 		i++, u--;
26446d161891SSam Leffler 	}
2645ea14ae7aSOleksandr Tymoshenko 	sc->sc_dstk = i; sc->sc_dstu = u;
26466d161891SSam Leffler 
26476d161891SSam Leffler 	hifnstats.hst_obytes += cmd->dst_mapsize;
26486d161891SSam Leffler 
26496d161891SSam Leffler 	if (macbuf != NULL) {
2650c0341432SJohn Baldwin 		if (crp->crp_op & CRYPTO_OP_VERIFY_DIGEST) {
2651c0341432SJohn Baldwin 			crypto_copydata(crp, crp->crp_digest_start,
2652c0341432SJohn Baldwin 			    cmd->session->hs_mlen, macbuf2);
2653c0341432SJohn Baldwin 			if (timingsafe_bcmp(macbuf, macbuf2,
2654c0341432SJohn Baldwin 			    cmd->session->hs_mlen) != 0)
2655c0341432SJohn Baldwin 				crp->crp_etype = EBADMSG;
2656c0341432SJohn Baldwin 		} else
2657c0341432SJohn Baldwin 			crypto_copyback(crp, crp->crp_digest_start,
2658c0341432SJohn Baldwin 			    cmd->session->hs_mlen, macbuf);
26596d161891SSam Leffler 	}
26606d161891SSam Leffler 
26616d161891SSam Leffler 	if (cmd->src_map != cmd->dst_map) {
26626d161891SSam Leffler 		bus_dmamap_unload(sc->sc_dmat, cmd->dst_map);
26636d161891SSam Leffler 		bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map);
26646d161891SSam Leffler 	}
26656d161891SSam Leffler 	bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
26666d161891SSam Leffler 	bus_dmamap_destroy(sc->sc_dmat, cmd->src_map);
26676d161891SSam Leffler 	free(cmd, M_DEVBUF);
26686d161891SSam Leffler 	crypto_done(crp);
26696d161891SSam Leffler }
26706d161891SSam Leffler 
26716d161891SSam Leffler /*
26726d161891SSam Leffler  * 7811 PB3 rev/2 parts lock-up on burst writes to Group 0
26736d161891SSam Leffler  * and Group 1 registers; avoid conditions that could create
26746d161891SSam Leffler  * burst writes by doing a read in between the writes.
26756d161891SSam Leffler  *
26766d161891SSam Leffler  * NB: The read we interpose is always to the same register;
26776d161891SSam Leffler  *     we do this because reading from an arbitrary (e.g. last)
26786d161891SSam Leffler  *     register may not always work.
26796d161891SSam Leffler  */
26806d161891SSam Leffler static void
hifn_write_reg_0(struct hifn_softc * sc,bus_size_t reg,u_int32_t val)26816d161891SSam Leffler hifn_write_reg_0(struct hifn_softc *sc, bus_size_t reg, u_int32_t val)
26826d161891SSam Leffler {
26836d161891SSam Leffler 	if (sc->sc_flags & HIFN_IS_7811) {
26846d161891SSam Leffler 		if (sc->sc_bar0_lastreg == reg - 4)
26856d161891SSam Leffler 			bus_space_read_4(sc->sc_st0, sc->sc_sh0, HIFN_0_PUCNFG);
26866d161891SSam Leffler 		sc->sc_bar0_lastreg = reg;
26876d161891SSam Leffler 	}
26886d161891SSam Leffler 	bus_space_write_4(sc->sc_st0, sc->sc_sh0, reg, val);
26896d161891SSam Leffler }
26906d161891SSam Leffler 
26916d161891SSam Leffler static void
hifn_write_reg_1(struct hifn_softc * sc,bus_size_t reg,u_int32_t val)26926d161891SSam Leffler hifn_write_reg_1(struct hifn_softc *sc, bus_size_t reg, u_int32_t val)
26936d161891SSam Leffler {
26946d161891SSam Leffler 	if (sc->sc_flags & HIFN_IS_7811) {
26956d161891SSam Leffler 		if (sc->sc_bar1_lastreg == reg - 4)
26966d161891SSam Leffler 			bus_space_read_4(sc->sc_st1, sc->sc_sh1, HIFN_1_REVID);
26976d161891SSam Leffler 		sc->sc_bar1_lastreg = reg;
26986d161891SSam Leffler 	}
26996d161891SSam Leffler 	bus_space_write_4(sc->sc_st1, sc->sc_sh1, reg, val);
27006d161891SSam Leffler }
27016810ad6fSSam Leffler 
27026810ad6fSSam Leffler #ifdef HIFN_VULCANDEV
27036810ad6fSSam Leffler /*
27046810ad6fSSam Leffler  * this code provides support for mapping the PK engine's register
27056810ad6fSSam Leffler  * into a userspace program.
27066810ad6fSSam Leffler  *
27076810ad6fSSam Leffler  */
27086810ad6fSSam Leffler static int
vulcanpk_mmap(struct cdev * dev,vm_ooffset_t offset,vm_paddr_t * paddr,int nprot,vm_memattr_t * memattr)2709cfd7baceSRobert Noland vulcanpk_mmap(struct cdev *dev, vm_ooffset_t offset,
2710cfd7baceSRobert Noland 	      vm_paddr_t *paddr, int nprot, vm_memattr_t *memattr)
27116810ad6fSSam Leffler {
27126810ad6fSSam Leffler 	struct hifn_softc *sc;
27136810ad6fSSam Leffler 	vm_paddr_t pd;
27146810ad6fSSam Leffler 	void *b;
27156810ad6fSSam Leffler 
27166810ad6fSSam Leffler 	sc = dev->si_drv1;
27176810ad6fSSam Leffler 
27186810ad6fSSam Leffler 	pd = rman_get_start(sc->sc_bar1res);
27196810ad6fSSam Leffler 	b = rman_get_virtual(sc->sc_bar1res);
27206810ad6fSSam Leffler 
27216810ad6fSSam Leffler #if 0
2722cfd7baceSRobert Noland 	printf("vpk mmap: %p(%016llx) offset=%lld\n", b,
2723cfd7baceSRobert Noland 	    (unsigned long long)pd, offset);
27246810ad6fSSam Leffler 	hexdump(b, HIFN_1_PUB_MEMEND, "vpk", 0);
27256810ad6fSSam Leffler #endif
27266810ad6fSSam Leffler 
27276810ad6fSSam Leffler 	if (offset == 0) {
27286810ad6fSSam Leffler 		*paddr = pd;
27296810ad6fSSam Leffler 		return (0);
27306810ad6fSSam Leffler 	}
27316810ad6fSSam Leffler 	return (-1);
27326810ad6fSSam Leffler }
27336810ad6fSSam Leffler 
27346810ad6fSSam Leffler static struct cdevsw vulcanpk_cdevsw = {
27356810ad6fSSam Leffler 	.d_version =	D_VERSION,
27366810ad6fSSam Leffler 	.d_mmap =	vulcanpk_mmap,
27376810ad6fSSam Leffler 	.d_name =	"vulcanpk",
27386810ad6fSSam Leffler };
27396810ad6fSSam Leffler #endif /* HIFN_VULCANDEV */
2740