142c1b001SThomas Moestl /* 242c1b001SThomas Moestl * Copyright (C) 2001 Eduardo Horvath. 3305f2c06SThomas Moestl * Copyright (c) 2001-2003 Thomas Moestl 442c1b001SThomas Moestl * All rights reserved. 542c1b001SThomas Moestl * 642c1b001SThomas Moestl * Redistribution and use in source and binary forms, with or without 742c1b001SThomas Moestl * modification, are permitted provided that the following conditions 842c1b001SThomas Moestl * are met: 942c1b001SThomas Moestl * 1. Redistributions of source code must retain the above copyright 1042c1b001SThomas Moestl * notice, this list of conditions and the following disclaimer. 1142c1b001SThomas Moestl * 2. Redistributions in binary form must reproduce the above copyright 1242c1b001SThomas Moestl * notice, this list of conditions and the following disclaimer in the 1342c1b001SThomas Moestl * documentation and/or other materials provided with the distribution. 1442c1b001SThomas Moestl * 1542c1b001SThomas Moestl * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND 1642c1b001SThomas Moestl * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 1742c1b001SThomas Moestl * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 1842c1b001SThomas Moestl * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE 1942c1b001SThomas Moestl * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 2042c1b001SThomas Moestl * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 2142c1b001SThomas Moestl * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 2242c1b001SThomas Moestl * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 2342c1b001SThomas Moestl * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 2442c1b001SThomas Moestl * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 2542c1b001SThomas Moestl * SUCH DAMAGE. 2642c1b001SThomas Moestl * 27336cca9eSBenno Rice * from: NetBSD: gem.c,v 1.21 2002/06/01 23:50:58 lukem Exp 2842c1b001SThomas Moestl * 2942c1b001SThomas Moestl * $FreeBSD$ 3042c1b001SThomas Moestl */ 3142c1b001SThomas Moestl 3242c1b001SThomas Moestl /* 3342c1b001SThomas Moestl * Driver for Sun GEM ethernet controllers. 3442c1b001SThomas Moestl */ 3542c1b001SThomas Moestl 3618100346SThomas Moestl #if 0 3742c1b001SThomas Moestl #define GEM_DEBUG 3818100346SThomas Moestl #endif 3942c1b001SThomas Moestl 4042c1b001SThomas Moestl #include <sys/param.h> 4142c1b001SThomas Moestl #include <sys/systm.h> 4242c1b001SThomas Moestl #include <sys/bus.h> 4342c1b001SThomas Moestl #include <sys/callout.h> 44a30d4b32SMike Barcroft #include <sys/endian.h> 4542c1b001SThomas Moestl #include <sys/mbuf.h> 4642c1b001SThomas Moestl #include <sys/malloc.h> 4742c1b001SThomas Moestl #include <sys/kernel.h> 4842c1b001SThomas Moestl #include <sys/socket.h> 4942c1b001SThomas Moestl #include <sys/sockio.h> 5042c1b001SThomas Moestl 5108e0fdebSThomas Moestl #include <net/bpf.h> 5242c1b001SThomas Moestl #include <net/ethernet.h> 5342c1b001SThomas Moestl #include <net/if.h> 5442c1b001SThomas Moestl #include <net/if_arp.h> 5542c1b001SThomas Moestl #include <net/if_dl.h> 5642c1b001SThomas Moestl #include <net/if_media.h> 5742c1b001SThomas Moestl 5842c1b001SThomas Moestl #include <machine/bus.h> 5942c1b001SThomas Moestl 6042c1b001SThomas Moestl #include <dev/mii/mii.h> 6142c1b001SThomas Moestl #include <dev/mii/miivar.h> 6242c1b001SThomas Moestl 6342c1b001SThomas Moestl #include <gem/if_gemreg.h> 6442c1b001SThomas Moestl #include <gem/if_gemvar.h> 6542c1b001SThomas Moestl 6642c1b001SThomas Moestl #define TRIES 10000 6742c1b001SThomas Moestl 68e51a25f8SAlfred Perlstein static void gem_start(struct ifnet *); 69e51a25f8SAlfred Perlstein static void gem_stop(struct ifnet *, int); 70e51a25f8SAlfred Perlstein static int gem_ioctl(struct ifnet *, u_long, caddr_t); 71e51a25f8SAlfred Perlstein static void gem_cddma_callback(void *, bus_dma_segment_t *, int, int); 72305f2c06SThomas Moestl static void gem_rxdma_callback(void *, bus_dma_segment_t *, int, 73305f2c06SThomas Moestl bus_size_t, int); 74305f2c06SThomas Moestl static void gem_txdma_callback(void *, bus_dma_segment_t *, int, 75305f2c06SThomas Moestl bus_size_t, int); 76e51a25f8SAlfred Perlstein static void gem_tick(void *); 77e51a25f8SAlfred Perlstein static void gem_watchdog(struct ifnet *); 78e51a25f8SAlfred Perlstein static void gem_init(void *); 79e51a25f8SAlfred Perlstein static void gem_init_regs(struct gem_softc *sc); 80e51a25f8SAlfred Perlstein static int gem_ringsize(int sz); 81e51a25f8SAlfred Perlstein static int gem_meminit(struct gem_softc *); 82305f2c06SThomas Moestl static int gem_load_txmbuf(struct gem_softc *, struct mbuf *); 83e51a25f8SAlfred Perlstein static void gem_mifinit(struct gem_softc *); 84e51a25f8SAlfred Perlstein static int gem_bitwait(struct gem_softc *sc, bus_addr_t r, 85e51a25f8SAlfred Perlstein u_int32_t clr, u_int32_t set); 86e51a25f8SAlfred Perlstein static int gem_reset_rx(struct gem_softc *); 87e51a25f8SAlfred Perlstein static int gem_reset_tx(struct gem_softc *); 88e51a25f8SAlfred Perlstein static int gem_disable_rx(struct gem_softc *); 89e51a25f8SAlfred Perlstein static int gem_disable_tx(struct gem_softc *); 90e51a25f8SAlfred Perlstein static void gem_rxdrain(struct gem_softc *); 91e51a25f8SAlfred Perlstein static int gem_add_rxbuf(struct gem_softc *, int); 92e51a25f8SAlfred Perlstein static void gem_setladrf(struct gem_softc *); 9342c1b001SThomas Moestl 94e51a25f8SAlfred Perlstein struct mbuf *gem_get(struct gem_softc *, int, int); 95e51a25f8SAlfred Perlstein static void gem_eint(struct gem_softc *, u_int); 96e51a25f8SAlfred Perlstein static void gem_rint(struct gem_softc *); 9711e3f060SJake Burkholder #if 0 980d80b9bdSThomas Moestl static void gem_rint_timeout(void *); 9911e3f060SJake Burkholder #endif 100e51a25f8SAlfred Perlstein static void gem_tint(struct gem_softc *); 10142c1b001SThomas Moestl #ifdef notyet 102e51a25f8SAlfred Perlstein static void gem_power(int, void *); 10342c1b001SThomas Moestl #endif 10442c1b001SThomas Moestl 10542c1b001SThomas Moestl devclass_t gem_devclass; 10642c1b001SThomas Moestl DRIVER_MODULE(miibus, gem, miibus_driver, miibus_devclass, 0, 0); 10742c1b001SThomas Moestl MODULE_DEPEND(gem, miibus, 1, 1, 1); 10842c1b001SThomas Moestl 10942c1b001SThomas Moestl #ifdef GEM_DEBUG 11042c1b001SThomas Moestl #include <sys/ktr.h> 11142c1b001SThomas Moestl #define KTR_GEM KTR_CT2 11242c1b001SThomas Moestl #endif 11342c1b001SThomas Moestl 11418100346SThomas Moestl #define GEM_NSEGS GEM_NTXDESC 11542c1b001SThomas Moestl 11642c1b001SThomas Moestl /* 11742c1b001SThomas Moestl * gem_attach: 11842c1b001SThomas Moestl * 11942c1b001SThomas Moestl * Attach a Gem interface to the system. 12042c1b001SThomas Moestl */ 12142c1b001SThomas Moestl int 12242c1b001SThomas Moestl gem_attach(sc) 12342c1b001SThomas Moestl struct gem_softc *sc; 12442c1b001SThomas Moestl { 12542c1b001SThomas Moestl struct ifnet *ifp = &sc->sc_arpcom.ac_if; 12642c1b001SThomas Moestl struct mii_softc *child; 12742c1b001SThomas Moestl int i, error; 128336cca9eSBenno Rice u_int32_t v; 12942c1b001SThomas Moestl 13042c1b001SThomas Moestl /* Make sure the chip is stopped. */ 13142c1b001SThomas Moestl ifp->if_softc = sc; 13242c1b001SThomas Moestl gem_reset(sc); 13342c1b001SThomas Moestl 13442c1b001SThomas Moestl error = bus_dma_tag_create(NULL, 1, 0, BUS_SPACE_MAXADDR_32BIT, 13542c1b001SThomas Moestl BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, GEM_NSEGS, 136f6b1c44dSScott Long BUS_SPACE_MAXSIZE_32BIT, 0, NULL, NULL, &sc->sc_pdmatag); 13742c1b001SThomas Moestl if (error) 13842c1b001SThomas Moestl return (error); 13942c1b001SThomas Moestl 14042c1b001SThomas Moestl error = bus_dma_tag_create(sc->sc_pdmatag, 1, 0, 14142c1b001SThomas Moestl BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, MAXBSIZE, 142f6b1c44dSScott Long 1, BUS_SPACE_MAXSIZE_32BIT, BUS_DMA_ALLOCNOW, NULL, NULL, 143305f2c06SThomas Moestl &sc->sc_rdmatag); 14442c1b001SThomas Moestl if (error) 145305f2c06SThomas Moestl goto fail_ptag; 146305f2c06SThomas Moestl 147305f2c06SThomas Moestl error = bus_dma_tag_create(sc->sc_pdmatag, 1, 0, 148305f2c06SThomas Moestl BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 14918100346SThomas Moestl GEM_TD_BUFSIZE, GEM_NTXDESC, BUS_SPACE_MAXSIZE_32BIT, 150f6b1c44dSScott Long BUS_DMA_ALLOCNOW, NULL, NULL, &sc->sc_tdmatag); 151305f2c06SThomas Moestl if (error) 152305f2c06SThomas Moestl goto fail_rtag; 15342c1b001SThomas Moestl 15442c1b001SThomas Moestl error = bus_dma_tag_create(sc->sc_pdmatag, PAGE_SIZE, 0, 15542c1b001SThomas Moestl BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 15642c1b001SThomas Moestl sizeof(struct gem_control_data), 1, 15742c1b001SThomas Moestl sizeof(struct gem_control_data), BUS_DMA_ALLOCNOW, 158f6b1c44dSScott Long busdma_lock_mutex, &Giant, &sc->sc_cdmatag); 15942c1b001SThomas Moestl if (error) 160305f2c06SThomas Moestl goto fail_ttag; 16142c1b001SThomas Moestl 16242c1b001SThomas Moestl /* 16342c1b001SThomas Moestl * Allocate the control data structures, and create and load the 16442c1b001SThomas Moestl * DMA map for it. 16542c1b001SThomas Moestl */ 16642c1b001SThomas Moestl if ((error = bus_dmamem_alloc(sc->sc_cdmatag, 16742c1b001SThomas Moestl (void **)&sc->sc_control_data, 0, &sc->sc_cddmamap))) { 16842c1b001SThomas Moestl device_printf(sc->sc_dev, "unable to allocate control data," 16942c1b001SThomas Moestl " error = %d\n", error); 170305f2c06SThomas Moestl goto fail_ctag; 17142c1b001SThomas Moestl } 17242c1b001SThomas Moestl 17342c1b001SThomas Moestl sc->sc_cddma = 0; 17442c1b001SThomas Moestl if ((error = bus_dmamap_load(sc->sc_cdmatag, sc->sc_cddmamap, 17542c1b001SThomas Moestl sc->sc_control_data, sizeof(struct gem_control_data), 17642c1b001SThomas Moestl gem_cddma_callback, sc, 0)) != 0 || sc->sc_cddma == 0) { 17742c1b001SThomas Moestl device_printf(sc->sc_dev, "unable to load control data DMA " 17842c1b001SThomas Moestl "map, error = %d\n", error); 179305f2c06SThomas Moestl goto fail_cmem; 18042c1b001SThomas Moestl } 18142c1b001SThomas Moestl 18242c1b001SThomas Moestl /* 18342c1b001SThomas Moestl * Initialize the transmit job descriptors. 18442c1b001SThomas Moestl */ 18542c1b001SThomas Moestl STAILQ_INIT(&sc->sc_txfreeq); 18642c1b001SThomas Moestl STAILQ_INIT(&sc->sc_txdirtyq); 18742c1b001SThomas Moestl 18842c1b001SThomas Moestl /* 18942c1b001SThomas Moestl * Create the transmit buffer DMA maps. 19042c1b001SThomas Moestl */ 19142c1b001SThomas Moestl error = ENOMEM; 19242c1b001SThomas Moestl for (i = 0; i < GEM_TXQUEUELEN; i++) { 19342c1b001SThomas Moestl struct gem_txsoft *txs; 19442c1b001SThomas Moestl 19542c1b001SThomas Moestl txs = &sc->sc_txsoft[i]; 19642c1b001SThomas Moestl txs->txs_mbuf = NULL; 19742c1b001SThomas Moestl txs->txs_ndescs = 0; 198305f2c06SThomas Moestl if ((error = bus_dmamap_create(sc->sc_tdmatag, 0, 19942c1b001SThomas Moestl &txs->txs_dmamap)) != 0) { 20042c1b001SThomas Moestl device_printf(sc->sc_dev, "unable to create tx DMA map " 20142c1b001SThomas Moestl "%d, error = %d\n", i, error); 202305f2c06SThomas Moestl goto fail_txd; 20342c1b001SThomas Moestl } 20442c1b001SThomas Moestl STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q); 20542c1b001SThomas Moestl } 20642c1b001SThomas Moestl 20742c1b001SThomas Moestl /* 20842c1b001SThomas Moestl * Create the receive buffer DMA maps. 20942c1b001SThomas Moestl */ 21042c1b001SThomas Moestl for (i = 0; i < GEM_NRXDESC; i++) { 211305f2c06SThomas Moestl if ((error = bus_dmamap_create(sc->sc_rdmatag, 0, 21242c1b001SThomas Moestl &sc->sc_rxsoft[i].rxs_dmamap)) != 0) { 21342c1b001SThomas Moestl device_printf(sc->sc_dev, "unable to create rx DMA map " 21442c1b001SThomas Moestl "%d, error = %d\n", i, error); 215305f2c06SThomas Moestl goto fail_rxd; 21642c1b001SThomas Moestl } 21742c1b001SThomas Moestl sc->sc_rxsoft[i].rxs_mbuf = NULL; 21842c1b001SThomas Moestl } 21942c1b001SThomas Moestl 22042c1b001SThomas Moestl 22142c1b001SThomas Moestl gem_mifinit(sc); 22242c1b001SThomas Moestl 22342c1b001SThomas Moestl if ((error = mii_phy_probe(sc->sc_dev, &sc->sc_miibus, gem_mediachange, 22442c1b001SThomas Moestl gem_mediastatus)) != 0) { 22542c1b001SThomas Moestl device_printf(sc->sc_dev, "phy probe failed: %d\n", error); 226305f2c06SThomas Moestl goto fail_rxd; 22742c1b001SThomas Moestl } 22842c1b001SThomas Moestl sc->sc_mii = device_get_softc(sc->sc_miibus); 22942c1b001SThomas Moestl 23042c1b001SThomas Moestl /* 23142c1b001SThomas Moestl * From this point forward, the attachment cannot fail. A failure 23242c1b001SThomas Moestl * before this point releases all resources that may have been 23342c1b001SThomas Moestl * allocated. 23442c1b001SThomas Moestl */ 23542c1b001SThomas Moestl 23642c1b001SThomas Moestl /* Announce ourselves. */ 23742c1b001SThomas Moestl device_printf(sc->sc_dev, "Ethernet address:"); 23842c1b001SThomas Moestl for (i = 0; i < 6; i++) 23942c1b001SThomas Moestl printf("%c%02x", i > 0 ? ':' : ' ', sc->sc_arpcom.ac_enaddr[i]); 240336cca9eSBenno Rice 241336cca9eSBenno Rice /* Get RX FIFO size */ 242336cca9eSBenno Rice sc->sc_rxfifosize = 64 * 243336cca9eSBenno Rice bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_RX_FIFO_SIZE); 244336cca9eSBenno Rice printf(", %uKB RX fifo", sc->sc_rxfifosize / 1024); 245336cca9eSBenno Rice 246336cca9eSBenno Rice /* Get TX FIFO size */ 247336cca9eSBenno Rice v = bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_FIFO_SIZE); 248336cca9eSBenno Rice printf(", %uKB TX fifo\n", v / 16); 24942c1b001SThomas Moestl 25042c1b001SThomas Moestl /* Initialize ifnet structure. */ 25142c1b001SThomas Moestl ifp->if_softc = sc; 25242c1b001SThomas Moestl ifp->if_unit = device_get_unit(sc->sc_dev); 25342c1b001SThomas Moestl ifp->if_name = "gem"; 25442c1b001SThomas Moestl ifp->if_mtu = ETHERMTU; 25542c1b001SThomas Moestl ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 25642c1b001SThomas Moestl ifp->if_start = gem_start; 25742c1b001SThomas Moestl ifp->if_ioctl = gem_ioctl; 25842c1b001SThomas Moestl ifp->if_watchdog = gem_watchdog; 25942c1b001SThomas Moestl ifp->if_init = gem_init; 26042c1b001SThomas Moestl ifp->if_output = ether_output; 26142c1b001SThomas Moestl ifp->if_snd.ifq_maxlen = GEM_TXQUEUELEN; 26242c1b001SThomas Moestl /* 26342c1b001SThomas Moestl * Walk along the list of attached MII devices and 26442c1b001SThomas Moestl * establish an `MII instance' to `phy number' 26542c1b001SThomas Moestl * mapping. We'll use this mapping in media change 26642c1b001SThomas Moestl * requests to determine which phy to use to program 26742c1b001SThomas Moestl * the MIF configuration register. 26842c1b001SThomas Moestl */ 26942c1b001SThomas Moestl for (child = LIST_FIRST(&sc->sc_mii->mii_phys); child != NULL; 27042c1b001SThomas Moestl child = LIST_NEXT(child, mii_list)) { 27142c1b001SThomas Moestl /* 27242c1b001SThomas Moestl * Note: we support just two PHYs: the built-in 27342c1b001SThomas Moestl * internal device and an external on the MII 27442c1b001SThomas Moestl * connector. 27542c1b001SThomas Moestl */ 27642c1b001SThomas Moestl if (child->mii_phy > 1 || child->mii_inst > 1) { 27742c1b001SThomas Moestl device_printf(sc->sc_dev, "cannot accomodate " 27842c1b001SThomas Moestl "MII device %s at phy %d, instance %d\n", 27942c1b001SThomas Moestl device_get_name(child->mii_dev), 28042c1b001SThomas Moestl child->mii_phy, child->mii_inst); 28142c1b001SThomas Moestl continue; 28242c1b001SThomas Moestl } 28342c1b001SThomas Moestl 28442c1b001SThomas Moestl sc->sc_phys[child->mii_inst] = child->mii_phy; 28542c1b001SThomas Moestl } 28642c1b001SThomas Moestl 28742c1b001SThomas Moestl /* 28842c1b001SThomas Moestl * Now select and activate the PHY we will use. 28942c1b001SThomas Moestl * 29042c1b001SThomas Moestl * The order of preference is External (MDI1), 29142c1b001SThomas Moestl * Internal (MDI0), Serial Link (no MII). 29242c1b001SThomas Moestl */ 29342c1b001SThomas Moestl if (sc->sc_phys[1]) { 29442c1b001SThomas Moestl #ifdef GEM_DEBUG 29542c1b001SThomas Moestl printf("using external phy\n"); 29642c1b001SThomas Moestl #endif 29742c1b001SThomas Moestl sc->sc_mif_config |= GEM_MIF_CONFIG_PHY_SEL; 29842c1b001SThomas Moestl } else { 29942c1b001SThomas Moestl #ifdef GEM_DEBUG 30042c1b001SThomas Moestl printf("using internal phy\n"); 30142c1b001SThomas Moestl #endif 30242c1b001SThomas Moestl sc->sc_mif_config &= ~GEM_MIF_CONFIG_PHY_SEL; 30342c1b001SThomas Moestl } 30442c1b001SThomas Moestl bus_space_write_4(sc->sc_bustag, sc->sc_h, GEM_MIF_CONFIG, 30542c1b001SThomas Moestl sc->sc_mif_config); 30642c1b001SThomas Moestl /* Attach the interface. */ 307673d9191SSam Leffler ether_ifattach(ifp, sc->sc_arpcom.ac_enaddr); 30842c1b001SThomas Moestl 30942c1b001SThomas Moestl #if notyet 31042c1b001SThomas Moestl /* 31142c1b001SThomas Moestl * Add a suspend hook to make sure we come back up after a 31242c1b001SThomas Moestl * resume. 31342c1b001SThomas Moestl */ 31442c1b001SThomas Moestl sc->sc_powerhook = powerhook_establish(gem_power, sc); 31542c1b001SThomas Moestl if (sc->sc_powerhook == NULL) 31642c1b001SThomas Moestl device_printf(sc->sc_dev, "WARNING: unable to establish power " 31742c1b001SThomas Moestl "hook\n"); 31842c1b001SThomas Moestl #endif 31942c1b001SThomas Moestl 32042c1b001SThomas Moestl callout_init(&sc->sc_tick_ch, 0); 3210d80b9bdSThomas Moestl callout_init(&sc->sc_rx_ch, 0); 32242c1b001SThomas Moestl return (0); 32342c1b001SThomas Moestl 32442c1b001SThomas Moestl /* 32542c1b001SThomas Moestl * Free any resources we've allocated during the failed attach 32642c1b001SThomas Moestl * attempt. Do this in reverse order and fall through. 32742c1b001SThomas Moestl */ 328305f2c06SThomas Moestl fail_rxd: 32942c1b001SThomas Moestl for (i = 0; i < GEM_NRXDESC; i++) { 33042c1b001SThomas Moestl if (sc->sc_rxsoft[i].rxs_dmamap != NULL) 331305f2c06SThomas Moestl bus_dmamap_destroy(sc->sc_rdmatag, 33242c1b001SThomas Moestl sc->sc_rxsoft[i].rxs_dmamap); 33342c1b001SThomas Moestl } 334305f2c06SThomas Moestl fail_txd: 33542c1b001SThomas Moestl for (i = 0; i < GEM_TXQUEUELEN; i++) { 33642c1b001SThomas Moestl if (sc->sc_txsoft[i].txs_dmamap != NULL) 337305f2c06SThomas Moestl bus_dmamap_destroy(sc->sc_tdmatag, 33842c1b001SThomas Moestl sc->sc_txsoft[i].txs_dmamap); 33942c1b001SThomas Moestl } 340305f2c06SThomas Moestl bus_dmamap_unload(sc->sc_cdmatag, sc->sc_cddmamap); 341305f2c06SThomas Moestl fail_cmem: 34242c1b001SThomas Moestl bus_dmamem_free(sc->sc_cdmatag, sc->sc_control_data, 34342c1b001SThomas Moestl sc->sc_cddmamap); 344305f2c06SThomas Moestl fail_ctag: 34542c1b001SThomas Moestl bus_dma_tag_destroy(sc->sc_cdmatag); 346305f2c06SThomas Moestl fail_ttag: 347305f2c06SThomas Moestl bus_dma_tag_destroy(sc->sc_tdmatag); 348305f2c06SThomas Moestl fail_rtag: 349305f2c06SThomas Moestl bus_dma_tag_destroy(sc->sc_rdmatag); 350305f2c06SThomas Moestl fail_ptag: 35142c1b001SThomas Moestl bus_dma_tag_destroy(sc->sc_pdmatag); 35242c1b001SThomas Moestl return (error); 35342c1b001SThomas Moestl } 35442c1b001SThomas Moestl 355cbbdf236SThomas Moestl void 356cbbdf236SThomas Moestl gem_detach(sc) 357cbbdf236SThomas Moestl struct gem_softc *sc; 358cbbdf236SThomas Moestl { 359cbbdf236SThomas Moestl struct ifnet *ifp = &sc->sc_arpcom.ac_if; 360cbbdf236SThomas Moestl int i; 361cbbdf236SThomas Moestl 362cbbdf236SThomas Moestl ether_ifdetach(ifp); 363cbbdf236SThomas Moestl gem_stop(ifp, 1); 364cbbdf236SThomas Moestl device_delete_child(sc->sc_dev, sc->sc_miibus); 365cbbdf236SThomas Moestl 366cbbdf236SThomas Moestl for (i = 0; i < GEM_NRXDESC; i++) { 367cbbdf236SThomas Moestl if (sc->sc_rxsoft[i].rxs_dmamap != NULL) 368cbbdf236SThomas Moestl bus_dmamap_destroy(sc->sc_rdmatag, 369cbbdf236SThomas Moestl sc->sc_rxsoft[i].rxs_dmamap); 370cbbdf236SThomas Moestl } 371cbbdf236SThomas Moestl for (i = 0; i < GEM_TXQUEUELEN; i++) { 372cbbdf236SThomas Moestl if (sc->sc_txsoft[i].txs_dmamap != NULL) 373cbbdf236SThomas Moestl bus_dmamap_destroy(sc->sc_tdmatag, 374cbbdf236SThomas Moestl sc->sc_txsoft[i].txs_dmamap); 375cbbdf236SThomas Moestl } 376b2d59f42SThomas Moestl GEM_CDSYNC(sc, BUS_DMASYNC_POSTREAD); 377b2d59f42SThomas Moestl GEM_CDSYNC(sc, BUS_DMASYNC_POSTWRITE); 378cbbdf236SThomas Moestl bus_dmamap_unload(sc->sc_cdmatag, sc->sc_cddmamap); 379cbbdf236SThomas Moestl bus_dmamem_free(sc->sc_cdmatag, sc->sc_control_data, 380cbbdf236SThomas Moestl sc->sc_cddmamap); 381cbbdf236SThomas Moestl bus_dma_tag_destroy(sc->sc_cdmatag); 382cbbdf236SThomas Moestl bus_dma_tag_destroy(sc->sc_tdmatag); 383cbbdf236SThomas Moestl bus_dma_tag_destroy(sc->sc_rdmatag); 384cbbdf236SThomas Moestl bus_dma_tag_destroy(sc->sc_pdmatag); 385cbbdf236SThomas Moestl } 386cbbdf236SThomas Moestl 387cbbdf236SThomas Moestl void 388cbbdf236SThomas Moestl gem_suspend(sc) 389cbbdf236SThomas Moestl struct gem_softc *sc; 390cbbdf236SThomas Moestl { 391cbbdf236SThomas Moestl struct ifnet *ifp = &sc->sc_arpcom.ac_if; 392cbbdf236SThomas Moestl 393cbbdf236SThomas Moestl gem_stop(ifp, 0); 394cbbdf236SThomas Moestl } 395cbbdf236SThomas Moestl 396cbbdf236SThomas Moestl void 397cbbdf236SThomas Moestl gem_resume(sc) 398cbbdf236SThomas Moestl struct gem_softc *sc; 399cbbdf236SThomas Moestl { 400cbbdf236SThomas Moestl struct ifnet *ifp = &sc->sc_arpcom.ac_if; 401cbbdf236SThomas Moestl 402cbbdf236SThomas Moestl if (ifp->if_flags & IFF_UP) 403cbbdf236SThomas Moestl gem_init(ifp); 404cbbdf236SThomas Moestl } 405cbbdf236SThomas Moestl 40642c1b001SThomas Moestl static void 40742c1b001SThomas Moestl gem_cddma_callback(xsc, segs, nsegs, error) 40842c1b001SThomas Moestl void *xsc; 40942c1b001SThomas Moestl bus_dma_segment_t *segs; 41042c1b001SThomas Moestl int nsegs; 41142c1b001SThomas Moestl int error; 41242c1b001SThomas Moestl { 41342c1b001SThomas Moestl struct gem_softc *sc = (struct gem_softc *)xsc; 41442c1b001SThomas Moestl 41542c1b001SThomas Moestl if (error != 0) 41642c1b001SThomas Moestl return; 41742c1b001SThomas Moestl if (nsegs != 1) { 41842c1b001SThomas Moestl /* can't happen... */ 41942c1b001SThomas Moestl panic("gem_cddma_callback: bad control buffer segment count"); 42042c1b001SThomas Moestl } 42142c1b001SThomas Moestl sc->sc_cddma = segs[0].ds_addr; 42242c1b001SThomas Moestl } 42342c1b001SThomas Moestl 42442c1b001SThomas Moestl static void 425305f2c06SThomas Moestl gem_rxdma_callback(xsc, segs, nsegs, totsz, error) 42642c1b001SThomas Moestl void *xsc; 42742c1b001SThomas Moestl bus_dma_segment_t *segs; 42842c1b001SThomas Moestl int nsegs; 429305f2c06SThomas Moestl bus_size_t totsz; 43042c1b001SThomas Moestl int error; 43142c1b001SThomas Moestl { 43242c1b001SThomas Moestl struct gem_rxsoft *rxs = (struct gem_rxsoft *)xsc; 43342c1b001SThomas Moestl 43442c1b001SThomas Moestl if (error != 0) 43542c1b001SThomas Moestl return; 436305f2c06SThomas Moestl KASSERT(nsegs == 1, ("gem_rxdma_callback: bad dma segment count")); 43742c1b001SThomas Moestl rxs->rxs_paddr = segs[0].ds_addr; 43842c1b001SThomas Moestl } 43942c1b001SThomas Moestl 44042c1b001SThomas Moestl static void 441305f2c06SThomas Moestl gem_txdma_callback(xsc, segs, nsegs, totsz, error) 44242c1b001SThomas Moestl void *xsc; 44342c1b001SThomas Moestl bus_dma_segment_t *segs; 44442c1b001SThomas Moestl int nsegs; 445305f2c06SThomas Moestl bus_size_t totsz; 44642c1b001SThomas Moestl int error; 44742c1b001SThomas Moestl { 448305f2c06SThomas Moestl struct gem_txdma *txd = (struct gem_txdma *)xsc; 449305f2c06SThomas Moestl struct gem_softc *sc = txd->txd_sc; 450305f2c06SThomas Moestl struct gem_txsoft *txs = txd->txd_txs; 451305f2c06SThomas Moestl bus_size_t len = 0; 452305f2c06SThomas Moestl uint64_t flags = 0; 453305f2c06SThomas Moestl int seg, nexttx; 45442c1b001SThomas Moestl 45542c1b001SThomas Moestl if (error != 0) 45642c1b001SThomas Moestl return; 457305f2c06SThomas Moestl /* 458305f2c06SThomas Moestl * Ensure we have enough descriptors free to describe 459305f2c06SThomas Moestl * the packet. Note, we always reserve one descriptor 460305f2c06SThomas Moestl * at the end of the ring as a termination point, to 461305f2c06SThomas Moestl * prevent wrap-around. 462305f2c06SThomas Moestl */ 463305f2c06SThomas Moestl if (nsegs > sc->sc_txfree - 1) { 464305f2c06SThomas Moestl txs->txs_ndescs = -1; 465305f2c06SThomas Moestl return; 466305f2c06SThomas Moestl } 467305f2c06SThomas Moestl txs->txs_ndescs = nsegs; 46842c1b001SThomas Moestl 469305f2c06SThomas Moestl nexttx = txs->txs_firstdesc; 47042c1b001SThomas Moestl /* 47142c1b001SThomas Moestl * Initialize the transmit descriptors. 47242c1b001SThomas Moestl */ 47342c1b001SThomas Moestl for (seg = 0; seg < nsegs; 474305f2c06SThomas Moestl seg++, nexttx = GEM_NEXTTX(nexttx)) { 47518100346SThomas Moestl #ifdef GEM_DEBUG 47642c1b001SThomas Moestl CTR5(KTR_GEM, "txdma_cb: mapping seg %d (txd %d), len " 477305f2c06SThomas Moestl "%lx, addr %#lx (%#lx)", seg, nexttx, 47842c1b001SThomas Moestl segs[seg].ds_len, segs[seg].ds_addr, 479305f2c06SThomas Moestl GEM_DMA_WRITE(sc, segs[seg].ds_addr)); 48018100346SThomas Moestl #endif 481305f2c06SThomas Moestl 482305f2c06SThomas Moestl if (segs[seg].ds_len == 0) 483305f2c06SThomas Moestl continue; 484305f2c06SThomas Moestl sc->sc_txdescs[nexttx].gd_addr = 485305f2c06SThomas Moestl GEM_DMA_WRITE(sc, segs[seg].ds_addr); 486305f2c06SThomas Moestl KASSERT(segs[seg].ds_len < GEM_TD_BUFSIZE, 487305f2c06SThomas Moestl ("gem_txdma_callback: segment size too large!")); 48842c1b001SThomas Moestl flags = segs[seg].ds_len & GEM_TD_BUFSIZE; 489305f2c06SThomas Moestl if (len == 0) { 49018100346SThomas Moestl #ifdef GEM_DEBUG 49142c1b001SThomas Moestl CTR2(KTR_GEM, "txdma_cb: start of packet at seg %d, " 492305f2c06SThomas Moestl "tx %d", seg, nexttx); 49318100346SThomas Moestl #endif 49442c1b001SThomas Moestl flags |= GEM_TD_START_OF_PACKET; 495305f2c06SThomas Moestl if (++sc->sc_txwin > GEM_NTXSEGS * 2 / 3) { 496305f2c06SThomas Moestl sc->sc_txwin = 0; 497336cca9eSBenno Rice flags |= GEM_TD_INTERRUPT_ME; 498336cca9eSBenno Rice } 49942c1b001SThomas Moestl } 500305f2c06SThomas Moestl if (len + segs[seg].ds_len == totsz) { 50118100346SThomas Moestl #ifdef GEM_DEBUG 50242c1b001SThomas Moestl CTR2(KTR_GEM, "txdma_cb: end of packet at seg %d, " 503305f2c06SThomas Moestl "tx %d", seg, nexttx); 50418100346SThomas Moestl #endif 50542c1b001SThomas Moestl flags |= GEM_TD_END_OF_PACKET; 50642c1b001SThomas Moestl } 507305f2c06SThomas Moestl sc->sc_txdescs[nexttx].gd_flags = GEM_DMA_WRITE(sc, flags); 508305f2c06SThomas Moestl txs->txs_lastdesc = nexttx; 509305f2c06SThomas Moestl len += segs[seg].ds_len; 51042c1b001SThomas Moestl } 511305f2c06SThomas Moestl KASSERT((flags & GEM_TD_END_OF_PACKET) != 0, 512305f2c06SThomas Moestl ("gem_txdma_callback: missed end of packet!")); 51342c1b001SThomas Moestl } 51442c1b001SThomas Moestl 51542c1b001SThomas Moestl static void 51642c1b001SThomas Moestl gem_tick(arg) 51742c1b001SThomas Moestl void *arg; 51842c1b001SThomas Moestl { 51942c1b001SThomas Moestl struct gem_softc *sc = arg; 52042c1b001SThomas Moestl int s; 52142c1b001SThomas Moestl 52242c1b001SThomas Moestl s = splnet(); 52342c1b001SThomas Moestl mii_tick(sc->sc_mii); 52442c1b001SThomas Moestl splx(s); 52542c1b001SThomas Moestl 52642c1b001SThomas Moestl callout_reset(&sc->sc_tick_ch, hz, gem_tick, sc); 52742c1b001SThomas Moestl } 52842c1b001SThomas Moestl 52942c1b001SThomas Moestl static int 53042c1b001SThomas Moestl gem_bitwait(sc, r, clr, set) 53142c1b001SThomas Moestl struct gem_softc *sc; 53242c1b001SThomas Moestl bus_addr_t r; 53342c1b001SThomas Moestl u_int32_t clr; 53442c1b001SThomas Moestl u_int32_t set; 53542c1b001SThomas Moestl { 53642c1b001SThomas Moestl int i; 53742c1b001SThomas Moestl u_int32_t reg; 53842c1b001SThomas Moestl 53942c1b001SThomas Moestl for (i = TRIES; i--; DELAY(100)) { 54042c1b001SThomas Moestl reg = bus_space_read_4(sc->sc_bustag, sc->sc_h, r); 54142c1b001SThomas Moestl if ((r & clr) == 0 && (r & set) == set) 54242c1b001SThomas Moestl return (1); 54342c1b001SThomas Moestl } 54442c1b001SThomas Moestl return (0); 54542c1b001SThomas Moestl } 54642c1b001SThomas Moestl 54742c1b001SThomas Moestl void 54842c1b001SThomas Moestl gem_reset(sc) 54942c1b001SThomas Moestl struct gem_softc *sc; 55042c1b001SThomas Moestl { 55142c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 55242c1b001SThomas Moestl bus_space_handle_t h = sc->sc_h; 55342c1b001SThomas Moestl int s; 55442c1b001SThomas Moestl 55542c1b001SThomas Moestl s = splnet(); 55618100346SThomas Moestl #ifdef GEM_DEBUG 55742c1b001SThomas Moestl CTR1(KTR_GEM, "%s: gem_reset", device_get_name(sc->sc_dev)); 55818100346SThomas Moestl #endif 55942c1b001SThomas Moestl gem_reset_rx(sc); 56042c1b001SThomas Moestl gem_reset_tx(sc); 56142c1b001SThomas Moestl 56242c1b001SThomas Moestl /* Do a full reset */ 56342c1b001SThomas Moestl bus_space_write_4(t, h, GEM_RESET, GEM_RESET_RX | GEM_RESET_TX); 56442c1b001SThomas Moestl if (!gem_bitwait(sc, GEM_RESET, GEM_RESET_RX | GEM_RESET_TX, 0)) 56542c1b001SThomas Moestl device_printf(sc->sc_dev, "cannot reset device\n"); 56642c1b001SThomas Moestl splx(s); 56742c1b001SThomas Moestl } 56842c1b001SThomas Moestl 56942c1b001SThomas Moestl 57042c1b001SThomas Moestl /* 57142c1b001SThomas Moestl * gem_rxdrain: 57242c1b001SThomas Moestl * 57342c1b001SThomas Moestl * Drain the receive queue. 57442c1b001SThomas Moestl */ 57542c1b001SThomas Moestl static void 57642c1b001SThomas Moestl gem_rxdrain(sc) 57742c1b001SThomas Moestl struct gem_softc *sc; 57842c1b001SThomas Moestl { 57942c1b001SThomas Moestl struct gem_rxsoft *rxs; 58042c1b001SThomas Moestl int i; 58142c1b001SThomas Moestl 58242c1b001SThomas Moestl for (i = 0; i < GEM_NRXDESC; i++) { 58342c1b001SThomas Moestl rxs = &sc->sc_rxsoft[i]; 58442c1b001SThomas Moestl if (rxs->rxs_mbuf != NULL) { 585b2d59f42SThomas Moestl bus_dmamap_sync(sc->sc_rdmatag, rxs->rxs_dmamap, 586b2d59f42SThomas Moestl BUS_DMASYNC_POSTREAD); 587305f2c06SThomas Moestl bus_dmamap_unload(sc->sc_rdmatag, rxs->rxs_dmamap); 58842c1b001SThomas Moestl m_freem(rxs->rxs_mbuf); 58942c1b001SThomas Moestl rxs->rxs_mbuf = NULL; 59042c1b001SThomas Moestl } 59142c1b001SThomas Moestl } 59242c1b001SThomas Moestl } 59342c1b001SThomas Moestl 59442c1b001SThomas Moestl /* 59542c1b001SThomas Moestl * Reset the whole thing. 59642c1b001SThomas Moestl */ 59742c1b001SThomas Moestl static void 59842c1b001SThomas Moestl gem_stop(ifp, disable) 59942c1b001SThomas Moestl struct ifnet *ifp; 60042c1b001SThomas Moestl int disable; 60142c1b001SThomas Moestl { 60242c1b001SThomas Moestl struct gem_softc *sc = (struct gem_softc *)ifp->if_softc; 60342c1b001SThomas Moestl struct gem_txsoft *txs; 60442c1b001SThomas Moestl 60518100346SThomas Moestl #ifdef GEM_DEBUG 60642c1b001SThomas Moestl CTR1(KTR_GEM, "%s: gem_stop", device_get_name(sc->sc_dev)); 60718100346SThomas Moestl #endif 60842c1b001SThomas Moestl 60942c1b001SThomas Moestl callout_stop(&sc->sc_tick_ch); 61042c1b001SThomas Moestl 61142c1b001SThomas Moestl /* XXX - Should we reset these instead? */ 61242c1b001SThomas Moestl gem_disable_tx(sc); 61342c1b001SThomas Moestl gem_disable_rx(sc); 61442c1b001SThomas Moestl 61542c1b001SThomas Moestl /* 61642c1b001SThomas Moestl * Release any queued transmit buffers. 61742c1b001SThomas Moestl */ 61842c1b001SThomas Moestl while ((txs = STAILQ_FIRST(&sc->sc_txdirtyq)) != NULL) { 61942c1b001SThomas Moestl STAILQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q); 62042c1b001SThomas Moestl if (txs->txs_ndescs != 0) { 621b2d59f42SThomas Moestl bus_dmamap_sync(sc->sc_tdmatag, txs->txs_dmamap, 622b2d59f42SThomas Moestl BUS_DMASYNC_POSTWRITE); 623305f2c06SThomas Moestl bus_dmamap_unload(sc->sc_tdmatag, txs->txs_dmamap); 62442c1b001SThomas Moestl if (txs->txs_mbuf != NULL) { 62542c1b001SThomas Moestl m_freem(txs->txs_mbuf); 62642c1b001SThomas Moestl txs->txs_mbuf = NULL; 62742c1b001SThomas Moestl } 62842c1b001SThomas Moestl } 62942c1b001SThomas Moestl STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q); 63042c1b001SThomas Moestl } 63142c1b001SThomas Moestl 63242c1b001SThomas Moestl if (disable) 63342c1b001SThomas Moestl gem_rxdrain(sc); 63442c1b001SThomas Moestl 63542c1b001SThomas Moestl /* 63642c1b001SThomas Moestl * Mark the interface down and cancel the watchdog timer. 63742c1b001SThomas Moestl */ 63842c1b001SThomas Moestl ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 63942c1b001SThomas Moestl ifp->if_timer = 0; 64042c1b001SThomas Moestl } 64142c1b001SThomas Moestl 64242c1b001SThomas Moestl /* 64342c1b001SThomas Moestl * Reset the receiver 64442c1b001SThomas Moestl */ 64542c1b001SThomas Moestl int 64642c1b001SThomas Moestl gem_reset_rx(sc) 64742c1b001SThomas Moestl struct gem_softc *sc; 64842c1b001SThomas Moestl { 64942c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 65042c1b001SThomas Moestl bus_space_handle_t h = sc->sc_h; 65142c1b001SThomas Moestl 65242c1b001SThomas Moestl /* 65342c1b001SThomas Moestl * Resetting while DMA is in progress can cause a bus hang, so we 65442c1b001SThomas Moestl * disable DMA first. 65542c1b001SThomas Moestl */ 65642c1b001SThomas Moestl gem_disable_rx(sc); 65742c1b001SThomas Moestl bus_space_write_4(t, h, GEM_RX_CONFIG, 0); 65842c1b001SThomas Moestl /* Wait till it finishes */ 65942c1b001SThomas Moestl if (!gem_bitwait(sc, GEM_RX_CONFIG, 1, 0)) 66042c1b001SThomas Moestl device_printf(sc->sc_dev, "cannot disable read dma\n"); 66142c1b001SThomas Moestl 66242c1b001SThomas Moestl /* Wait 5ms extra. */ 66342c1b001SThomas Moestl DELAY(5000); 66442c1b001SThomas Moestl 66542c1b001SThomas Moestl /* Finally, reset the ERX */ 66642c1b001SThomas Moestl bus_space_write_4(t, h, GEM_RESET, GEM_RESET_RX); 66742c1b001SThomas Moestl /* Wait till it finishes */ 66842c1b001SThomas Moestl if (!gem_bitwait(sc, GEM_RESET, GEM_RESET_TX, 0)) { 66942c1b001SThomas Moestl device_printf(sc->sc_dev, "cannot reset receiver\n"); 67042c1b001SThomas Moestl return (1); 67142c1b001SThomas Moestl } 67242c1b001SThomas Moestl return (0); 67342c1b001SThomas Moestl } 67442c1b001SThomas Moestl 67542c1b001SThomas Moestl 67642c1b001SThomas Moestl /* 67742c1b001SThomas Moestl * Reset the transmitter 67842c1b001SThomas Moestl */ 67942c1b001SThomas Moestl static int 68042c1b001SThomas Moestl gem_reset_tx(sc) 68142c1b001SThomas Moestl struct gem_softc *sc; 68242c1b001SThomas Moestl { 68342c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 68442c1b001SThomas Moestl bus_space_handle_t h = sc->sc_h; 68542c1b001SThomas Moestl int i; 68642c1b001SThomas Moestl 68742c1b001SThomas Moestl /* 68842c1b001SThomas Moestl * Resetting while DMA is in progress can cause a bus hang, so we 68942c1b001SThomas Moestl * disable DMA first. 69042c1b001SThomas Moestl */ 69142c1b001SThomas Moestl gem_disable_tx(sc); 69242c1b001SThomas Moestl bus_space_write_4(t, h, GEM_TX_CONFIG, 0); 69342c1b001SThomas Moestl /* Wait till it finishes */ 69442c1b001SThomas Moestl if (!gem_bitwait(sc, GEM_TX_CONFIG, 1, 0)) 69542c1b001SThomas Moestl device_printf(sc->sc_dev, "cannot disable read dma\n"); 69642c1b001SThomas Moestl 69742c1b001SThomas Moestl /* Wait 5ms extra. */ 69842c1b001SThomas Moestl DELAY(5000); 69942c1b001SThomas Moestl 70042c1b001SThomas Moestl /* Finally, reset the ETX */ 70142c1b001SThomas Moestl bus_space_write_4(t, h, GEM_RESET, GEM_RESET_TX); 70242c1b001SThomas Moestl /* Wait till it finishes */ 70342c1b001SThomas Moestl for (i = TRIES; i--; DELAY(100)) 70442c1b001SThomas Moestl if ((bus_space_read_4(t, h, GEM_RESET) & GEM_RESET_TX) == 0) 70542c1b001SThomas Moestl break; 70642c1b001SThomas Moestl if (!gem_bitwait(sc, GEM_RESET, GEM_RESET_TX, 0)) { 70742c1b001SThomas Moestl device_printf(sc->sc_dev, "cannot reset receiver\n"); 70842c1b001SThomas Moestl return (1); 70942c1b001SThomas Moestl } 71042c1b001SThomas Moestl return (0); 71142c1b001SThomas Moestl } 71242c1b001SThomas Moestl 71342c1b001SThomas Moestl /* 71442c1b001SThomas Moestl * disable receiver. 71542c1b001SThomas Moestl */ 71642c1b001SThomas Moestl static int 71742c1b001SThomas Moestl gem_disable_rx(sc) 71842c1b001SThomas Moestl struct gem_softc *sc; 71942c1b001SThomas Moestl { 72042c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 72142c1b001SThomas Moestl bus_space_handle_t h = sc->sc_h; 72242c1b001SThomas Moestl u_int32_t cfg; 72342c1b001SThomas Moestl 72442c1b001SThomas Moestl /* Flip the enable bit */ 72542c1b001SThomas Moestl cfg = bus_space_read_4(t, h, GEM_MAC_RX_CONFIG); 72642c1b001SThomas Moestl cfg &= ~GEM_MAC_RX_ENABLE; 72742c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_RX_CONFIG, cfg); 72842c1b001SThomas Moestl 72942c1b001SThomas Moestl /* Wait for it to finish */ 73042c1b001SThomas Moestl return (gem_bitwait(sc, GEM_MAC_RX_CONFIG, GEM_MAC_RX_ENABLE, 0)); 73142c1b001SThomas Moestl } 73242c1b001SThomas Moestl 73342c1b001SThomas Moestl /* 73442c1b001SThomas Moestl * disable transmitter. 73542c1b001SThomas Moestl */ 73642c1b001SThomas Moestl static int 73742c1b001SThomas Moestl gem_disable_tx(sc) 73842c1b001SThomas Moestl struct gem_softc *sc; 73942c1b001SThomas Moestl { 74042c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 74142c1b001SThomas Moestl bus_space_handle_t h = sc->sc_h; 74242c1b001SThomas Moestl u_int32_t cfg; 74342c1b001SThomas Moestl 74442c1b001SThomas Moestl /* Flip the enable bit */ 74542c1b001SThomas Moestl cfg = bus_space_read_4(t, h, GEM_MAC_TX_CONFIG); 74642c1b001SThomas Moestl cfg &= ~GEM_MAC_TX_ENABLE; 74742c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_TX_CONFIG, cfg); 74842c1b001SThomas Moestl 74942c1b001SThomas Moestl /* Wait for it to finish */ 75042c1b001SThomas Moestl return (gem_bitwait(sc, GEM_MAC_TX_CONFIG, GEM_MAC_TX_ENABLE, 0)); 75142c1b001SThomas Moestl } 75242c1b001SThomas Moestl 75342c1b001SThomas Moestl /* 75442c1b001SThomas Moestl * Initialize interface. 75542c1b001SThomas Moestl */ 75642c1b001SThomas Moestl static int 75742c1b001SThomas Moestl gem_meminit(sc) 75842c1b001SThomas Moestl struct gem_softc *sc; 75942c1b001SThomas Moestl { 76042c1b001SThomas Moestl struct gem_rxsoft *rxs; 76142c1b001SThomas Moestl int i, error; 76242c1b001SThomas Moestl 76342c1b001SThomas Moestl /* 76442c1b001SThomas Moestl * Initialize the transmit descriptor ring. 76542c1b001SThomas Moestl */ 76642c1b001SThomas Moestl memset((void *)sc->sc_txdescs, 0, sizeof(sc->sc_txdescs)); 76742c1b001SThomas Moestl for (i = 0; i < GEM_NTXDESC; i++) { 76842c1b001SThomas Moestl sc->sc_txdescs[i].gd_flags = 0; 76942c1b001SThomas Moestl sc->sc_txdescs[i].gd_addr = 0; 77042c1b001SThomas Moestl } 771305f2c06SThomas Moestl sc->sc_txfree = GEM_MAXTXFREE; 77242c1b001SThomas Moestl sc->sc_txnext = 0; 773336cca9eSBenno Rice sc->sc_txwin = 0; 77442c1b001SThomas Moestl 77542c1b001SThomas Moestl /* 77642c1b001SThomas Moestl * Initialize the receive descriptor and receive job 77742c1b001SThomas Moestl * descriptor rings. 77842c1b001SThomas Moestl */ 77942c1b001SThomas Moestl for (i = 0; i < GEM_NRXDESC; i++) { 78042c1b001SThomas Moestl rxs = &sc->sc_rxsoft[i]; 78142c1b001SThomas Moestl if (rxs->rxs_mbuf == NULL) { 78242c1b001SThomas Moestl if ((error = gem_add_rxbuf(sc, i)) != 0) { 78342c1b001SThomas Moestl device_printf(sc->sc_dev, "unable to " 78442c1b001SThomas Moestl "allocate or map rx buffer %d, error = " 78542c1b001SThomas Moestl "%d\n", i, error); 78642c1b001SThomas Moestl /* 78742c1b001SThomas Moestl * XXX Should attempt to run with fewer receive 78842c1b001SThomas Moestl * XXX buffers instead of just failing. 78942c1b001SThomas Moestl */ 79042c1b001SThomas Moestl gem_rxdrain(sc); 79142c1b001SThomas Moestl return (1); 79242c1b001SThomas Moestl } 79342c1b001SThomas Moestl } else 79442c1b001SThomas Moestl GEM_INIT_RXDESC(sc, i); 79542c1b001SThomas Moestl } 79642c1b001SThomas Moestl sc->sc_rxptr = 0; 797b2d59f42SThomas Moestl GEM_CDSYNC(sc, BUS_DMASYNC_PREWRITE); 798b2d59f42SThomas Moestl GEM_CDSYNC(sc, BUS_DMASYNC_PREREAD); 79942c1b001SThomas Moestl 80042c1b001SThomas Moestl return (0); 80142c1b001SThomas Moestl } 80242c1b001SThomas Moestl 80342c1b001SThomas Moestl static int 80442c1b001SThomas Moestl gem_ringsize(sz) 80542c1b001SThomas Moestl int sz; 80642c1b001SThomas Moestl { 80742c1b001SThomas Moestl int v = 0; 80842c1b001SThomas Moestl 80942c1b001SThomas Moestl switch (sz) { 81042c1b001SThomas Moestl case 32: 81142c1b001SThomas Moestl v = GEM_RING_SZ_32; 81242c1b001SThomas Moestl break; 81342c1b001SThomas Moestl case 64: 81442c1b001SThomas Moestl v = GEM_RING_SZ_64; 81542c1b001SThomas Moestl break; 81642c1b001SThomas Moestl case 128: 81742c1b001SThomas Moestl v = GEM_RING_SZ_128; 81842c1b001SThomas Moestl break; 81942c1b001SThomas Moestl case 256: 82042c1b001SThomas Moestl v = GEM_RING_SZ_256; 82142c1b001SThomas Moestl break; 82242c1b001SThomas Moestl case 512: 82342c1b001SThomas Moestl v = GEM_RING_SZ_512; 82442c1b001SThomas Moestl break; 82542c1b001SThomas Moestl case 1024: 82642c1b001SThomas Moestl v = GEM_RING_SZ_1024; 82742c1b001SThomas Moestl break; 82842c1b001SThomas Moestl case 2048: 82942c1b001SThomas Moestl v = GEM_RING_SZ_2048; 83042c1b001SThomas Moestl break; 83142c1b001SThomas Moestl case 4096: 83242c1b001SThomas Moestl v = GEM_RING_SZ_4096; 83342c1b001SThomas Moestl break; 83442c1b001SThomas Moestl case 8192: 83542c1b001SThomas Moestl v = GEM_RING_SZ_8192; 83642c1b001SThomas Moestl break; 83742c1b001SThomas Moestl default: 83842c1b001SThomas Moestl printf("gem: invalid Receive Descriptor ring size\n"); 83942c1b001SThomas Moestl break; 84042c1b001SThomas Moestl } 84142c1b001SThomas Moestl return (v); 84242c1b001SThomas Moestl } 84342c1b001SThomas Moestl 84442c1b001SThomas Moestl /* 84542c1b001SThomas Moestl * Initialization of interface; set up initialization block 84642c1b001SThomas Moestl * and transmit/receive descriptor rings. 84742c1b001SThomas Moestl */ 84842c1b001SThomas Moestl static void 84942c1b001SThomas Moestl gem_init(xsc) 85042c1b001SThomas Moestl void *xsc; 85142c1b001SThomas Moestl { 85242c1b001SThomas Moestl struct gem_softc *sc = (struct gem_softc *)xsc; 85342c1b001SThomas Moestl struct ifnet *ifp = &sc->sc_arpcom.ac_if; 85442c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 85542c1b001SThomas Moestl bus_space_handle_t h = sc->sc_h; 85642c1b001SThomas Moestl int s; 85742c1b001SThomas Moestl u_int32_t v; 85842c1b001SThomas Moestl 85942c1b001SThomas Moestl s = splnet(); 86042c1b001SThomas Moestl 86118100346SThomas Moestl #ifdef GEM_DEBUG 86242c1b001SThomas Moestl CTR1(KTR_GEM, "%s: gem_init: calling stop", device_get_name(sc->sc_dev)); 86318100346SThomas Moestl #endif 86442c1b001SThomas Moestl /* 86542c1b001SThomas Moestl * Initialization sequence. The numbered steps below correspond 86642c1b001SThomas Moestl * to the sequence outlined in section 6.3.5.1 in the Ethernet 86742c1b001SThomas Moestl * Channel Engine manual (part of the PCIO manual). 86842c1b001SThomas Moestl * See also the STP2002-STQ document from Sun Microsystems. 86942c1b001SThomas Moestl */ 87042c1b001SThomas Moestl 87142c1b001SThomas Moestl /* step 1 & 2. Reset the Ethernet Channel */ 87242c1b001SThomas Moestl gem_stop(&sc->sc_arpcom.ac_if, 0); 87342c1b001SThomas Moestl gem_reset(sc); 87418100346SThomas Moestl #ifdef GEM_DEBUG 87542c1b001SThomas Moestl CTR1(KTR_GEM, "%s: gem_init: restarting", device_get_name(sc->sc_dev)); 87618100346SThomas Moestl #endif 87742c1b001SThomas Moestl 87842c1b001SThomas Moestl /* Re-initialize the MIF */ 87942c1b001SThomas Moestl gem_mifinit(sc); 88042c1b001SThomas Moestl 88142c1b001SThomas Moestl /* step 3. Setup data structures in host memory */ 88242c1b001SThomas Moestl gem_meminit(sc); 88342c1b001SThomas Moestl 88442c1b001SThomas Moestl /* step 4. TX MAC registers & counters */ 88542c1b001SThomas Moestl gem_init_regs(sc); 88642c1b001SThomas Moestl /* XXX: VLAN code from NetBSD temporarily removed. */ 88742c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_MAC_MAX_FRAME, 88842c1b001SThomas Moestl (ETHER_MAX_LEN + sizeof(struct ether_header)) | (0x2000<<16)); 88942c1b001SThomas Moestl 89042c1b001SThomas Moestl /* step 5. RX MAC registers & counters */ 89142c1b001SThomas Moestl gem_setladrf(sc); 89242c1b001SThomas Moestl 89342c1b001SThomas Moestl /* step 6 & 7. Program Descriptor Ring Base Addresses */ 89442c1b001SThomas Moestl /* NOTE: we use only 32-bit DMA addresses here. */ 89542c1b001SThomas Moestl bus_space_write_4(t, h, GEM_TX_RING_PTR_HI, 0); 89642c1b001SThomas Moestl bus_space_write_4(t, h, GEM_TX_RING_PTR_LO, GEM_CDTXADDR(sc, 0)); 89742c1b001SThomas Moestl 89842c1b001SThomas Moestl bus_space_write_4(t, h, GEM_RX_RING_PTR_HI, 0); 89942c1b001SThomas Moestl bus_space_write_4(t, h, GEM_RX_RING_PTR_LO, GEM_CDRXADDR(sc, 0)); 90018100346SThomas Moestl #ifdef GEM_DEBUG 90142c1b001SThomas Moestl CTR3(KTR_GEM, "loading rx ring %lx, tx ring %lx, cddma %lx", 90242c1b001SThomas Moestl GEM_CDRXADDR(sc, 0), GEM_CDTXADDR(sc, 0), sc->sc_cddma); 90318100346SThomas Moestl #endif 90442c1b001SThomas Moestl 90542c1b001SThomas Moestl /* step 8. Global Configuration & Interrupt Mask */ 90642c1b001SThomas Moestl bus_space_write_4(t, h, GEM_INTMASK, 90742c1b001SThomas Moestl ~(GEM_INTR_TX_INTME| 90842c1b001SThomas Moestl GEM_INTR_TX_EMPTY| 90942c1b001SThomas Moestl GEM_INTR_RX_DONE|GEM_INTR_RX_NOBUF| 91042c1b001SThomas Moestl GEM_INTR_RX_TAG_ERR|GEM_INTR_PCS| 91142c1b001SThomas Moestl GEM_INTR_MAC_CONTROL|GEM_INTR_MIF| 91242c1b001SThomas Moestl GEM_INTR_BERR)); 913336cca9eSBenno Rice bus_space_write_4(t, h, GEM_MAC_RX_MASK, 914336cca9eSBenno Rice GEM_MAC_RX_DONE|GEM_MAC_RX_FRAME_CNT); 91542c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_TX_MASK, 0xffff); /* XXXX */ 91642c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_CONTROL_MASK, 0); /* XXXX */ 91742c1b001SThomas Moestl 91842c1b001SThomas Moestl /* step 9. ETX Configuration: use mostly default values */ 91942c1b001SThomas Moestl 92042c1b001SThomas Moestl /* Enable DMA */ 92142c1b001SThomas Moestl v = gem_ringsize(GEM_NTXDESC /*XXX*/); 92242c1b001SThomas Moestl bus_space_write_4(t, h, GEM_TX_CONFIG, 92342c1b001SThomas Moestl v|GEM_TX_CONFIG_TXDMA_EN| 92442c1b001SThomas Moestl ((0x400<<10)&GEM_TX_CONFIG_TXFIFO_TH)); 92542c1b001SThomas Moestl 92642c1b001SThomas Moestl /* step 10. ERX Configuration */ 92742c1b001SThomas Moestl 92842c1b001SThomas Moestl /* Encode Receive Descriptor ring size: four possible values */ 92942c1b001SThomas Moestl v = gem_ringsize(GEM_NRXDESC /*XXX*/); 93042c1b001SThomas Moestl 93142c1b001SThomas Moestl /* Enable DMA */ 93242c1b001SThomas Moestl bus_space_write_4(t, h, GEM_RX_CONFIG, 93342c1b001SThomas Moestl v|(GEM_THRSH_1024<<GEM_RX_CONFIG_FIFO_THRS_SHIFT)| 93442c1b001SThomas Moestl (2<<GEM_RX_CONFIG_FBOFF_SHFT)|GEM_RX_CONFIG_RXDMA_EN| 93542c1b001SThomas Moestl (0<<GEM_RX_CONFIG_CXM_START_SHFT)); 93642c1b001SThomas Moestl /* 937336cca9eSBenno Rice * The following value is for an OFF Threshold of about 3/4 full 938336cca9eSBenno Rice * and an ON Threshold of 1/4 full. 93942c1b001SThomas Moestl */ 940336cca9eSBenno Rice bus_space_write_4(t, h, GEM_RX_PAUSE_THRESH, 941336cca9eSBenno Rice (3 * sc->sc_rxfifosize / 256) | 942336cca9eSBenno Rice ( (sc->sc_rxfifosize / 256) << 12)); 943336cca9eSBenno Rice bus_space_write_4(t, h, GEM_RX_BLANKING, (6<<12)|6); 94442c1b001SThomas Moestl 94542c1b001SThomas Moestl /* step 11. Configure Media */ 946336cca9eSBenno Rice mii_mediachg(sc->sc_mii); 94742c1b001SThomas Moestl 94842c1b001SThomas Moestl /* step 12. RX_MAC Configuration Register */ 94942c1b001SThomas Moestl v = bus_space_read_4(t, h, GEM_MAC_RX_CONFIG); 95042c1b001SThomas Moestl v |= GEM_MAC_RX_ENABLE; 95142c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_RX_CONFIG, v); 95242c1b001SThomas Moestl 95342c1b001SThomas Moestl /* step 14. Issue Transmit Pending command */ 95442c1b001SThomas Moestl 95542c1b001SThomas Moestl /* step 15. Give the reciever a swift kick */ 95642c1b001SThomas Moestl bus_space_write_4(t, h, GEM_RX_KICK, GEM_NRXDESC-4); 95742c1b001SThomas Moestl 95842c1b001SThomas Moestl /* Start the one second timer. */ 95942c1b001SThomas Moestl callout_reset(&sc->sc_tick_ch, hz, gem_tick, sc); 96042c1b001SThomas Moestl 96142c1b001SThomas Moestl ifp->if_flags |= IFF_RUNNING; 96242c1b001SThomas Moestl ifp->if_flags &= ~IFF_OACTIVE; 96342c1b001SThomas Moestl ifp->if_timer = 0; 964336cca9eSBenno Rice sc->sc_ifflags = ifp->if_flags; 96542c1b001SThomas Moestl splx(s); 96642c1b001SThomas Moestl } 96742c1b001SThomas Moestl 96842c1b001SThomas Moestl static int 969305f2c06SThomas Moestl gem_load_txmbuf(sc, m0) 97042c1b001SThomas Moestl struct gem_softc *sc; 97142c1b001SThomas Moestl struct mbuf *m0; 97242c1b001SThomas Moestl { 97342c1b001SThomas Moestl struct gem_txdma txd; 97442c1b001SThomas Moestl struct gem_txsoft *txs; 975305f2c06SThomas Moestl int error; 97642c1b001SThomas Moestl 97742c1b001SThomas Moestl /* Get a work queue entry. */ 97842c1b001SThomas Moestl if ((txs = STAILQ_FIRST(&sc->sc_txfreeq)) == NULL) { 979305f2c06SThomas Moestl /* Ran out of descriptors. */ 980305f2c06SThomas Moestl return (-1); 981305f2c06SThomas Moestl } 982305f2c06SThomas Moestl txd.txd_sc = sc; 983305f2c06SThomas Moestl txd.txd_txs = txs; 984305f2c06SThomas Moestl txs->txs_mbuf = m0; 985305f2c06SThomas Moestl txs->txs_firstdesc = sc->sc_txnext; 986305f2c06SThomas Moestl error = bus_dmamap_load_mbuf(sc->sc_tdmatag, txs->txs_dmamap, m0, 987305f2c06SThomas Moestl gem_txdma_callback, &txd, BUS_DMA_NOWAIT); 988305f2c06SThomas Moestl if (error != 0) 989305f2c06SThomas Moestl goto fail; 990305f2c06SThomas Moestl if (txs->txs_ndescs == -1) { 99142c1b001SThomas Moestl error = -1; 99242c1b001SThomas Moestl goto fail; 99342c1b001SThomas Moestl } 994305f2c06SThomas Moestl 99542c1b001SThomas Moestl /* Sync the DMA map. */ 996305f2c06SThomas Moestl bus_dmamap_sync(sc->sc_tdmatag, txs->txs_dmamap, 99742c1b001SThomas Moestl BUS_DMASYNC_PREWRITE); 998305f2c06SThomas Moestl 99918100346SThomas Moestl #ifdef GEM_DEBUG 100042c1b001SThomas Moestl CTR3(KTR_GEM, "load_mbuf: setting firstdesc=%d, lastdesc=%d, " 100142c1b001SThomas Moestl "ndescs=%d", txs->txs_firstdesc, txs->txs_lastdesc, 100242c1b001SThomas Moestl txs->txs_ndescs); 100318100346SThomas Moestl #endif 100442c1b001SThomas Moestl STAILQ_REMOVE_HEAD(&sc->sc_txfreeq, txs_q); 1005305f2c06SThomas Moestl STAILQ_INSERT_TAIL(&sc->sc_txdirtyq, txs, txs_q); 1006305f2c06SThomas Moestl 1007305f2c06SThomas Moestl sc->sc_txnext = GEM_NEXTTX(txs->txs_lastdesc); 1008305f2c06SThomas Moestl sc->sc_txfree -= txs->txs_ndescs; 100942c1b001SThomas Moestl return (0); 101042c1b001SThomas Moestl 101142c1b001SThomas Moestl fail: 101218100346SThomas Moestl #ifdef GEM_DEBUG 1013305f2c06SThomas Moestl CTR1(KTR_GEM, "gem_load_txmbuf failed (%d)", error); 101418100346SThomas Moestl #endif 1015305f2c06SThomas Moestl bus_dmamap_unload(sc->sc_tdmatag, txs->txs_dmamap); 101642c1b001SThomas Moestl return (error); 101742c1b001SThomas Moestl } 101842c1b001SThomas Moestl 101942c1b001SThomas Moestl static void 102042c1b001SThomas Moestl gem_init_regs(sc) 102142c1b001SThomas Moestl struct gem_softc *sc; 102242c1b001SThomas Moestl { 102342c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 102442c1b001SThomas Moestl bus_space_handle_t h = sc->sc_h; 1025336cca9eSBenno Rice const u_char *laddr = sc->sc_arpcom.ac_enaddr; 1026336cca9eSBenno Rice u_int32_t v; 102742c1b001SThomas Moestl 102842c1b001SThomas Moestl /* These regs are not cleared on reset */ 102942c1b001SThomas Moestl if (!sc->sc_inited) { 103042c1b001SThomas Moestl 103142c1b001SThomas Moestl /* Wooo. Magic values. */ 103242c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_IPG0, 0); 103342c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_IPG1, 8); 103442c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_IPG2, 4); 103542c1b001SThomas Moestl 103642c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_MAC_MIN_FRAME, ETHER_MIN_LEN); 103742c1b001SThomas Moestl /* Max frame and max burst size */ 103842c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_MAC_MAX_FRAME, 1039336cca9eSBenno Rice ETHER_MAX_LEN | (0x2000<<16)); 1040336cca9eSBenno Rice 104142c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_PREAMBLE_LEN, 0x7); 104242c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_JAM_SIZE, 0x4); 104342c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ATTEMPT_LIMIT, 0x10); 104442c1b001SThomas Moestl /* Dunno.... */ 104542c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_CONTROL_TYPE, 0x8088); 104642c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_RANDOM_SEED, 1047336cca9eSBenno Rice ((laddr[5]<<8)|laddr[4])&0x3ff); 1048336cca9eSBenno Rice 104942c1b001SThomas Moestl /* Secondary MAC addr set to 0:0:0:0:0:0 */ 105042c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADDR3, 0); 105142c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADDR4, 0); 105242c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADDR5, 0); 1053336cca9eSBenno Rice 1054336cca9eSBenno Rice /* MAC control addr set to 01:80:c2:00:00:01 */ 105542c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADDR6, 0x0001); 105642c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADDR7, 0xc200); 105742c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADDR8, 0x0180); 105842c1b001SThomas Moestl 105942c1b001SThomas Moestl /* MAC filter addr set to 0:0:0:0:0:0 */ 106042c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADDR_FILTER0, 0); 106142c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADDR_FILTER1, 0); 106242c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADDR_FILTER2, 0); 106342c1b001SThomas Moestl 106442c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADR_FLT_MASK1_2, 0); 106542c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADR_FLT_MASK0, 0); 106642c1b001SThomas Moestl 106742c1b001SThomas Moestl sc->sc_inited = 1; 106842c1b001SThomas Moestl } 106942c1b001SThomas Moestl 107042c1b001SThomas Moestl /* Counters need to be zeroed */ 107142c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_NORM_COLL_CNT, 0); 107242c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_FIRST_COLL_CNT, 0); 107342c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_EXCESS_COLL_CNT, 0); 107442c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_LATE_COLL_CNT, 0); 107542c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_DEFER_TMR_CNT, 0); 107642c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_PEAK_ATTEMPTS, 0); 107742c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_RX_FRAME_COUNT, 0); 107842c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_RX_LEN_ERR_CNT, 0); 107942c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_RX_ALIGN_ERR, 0); 108042c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_RX_CRC_ERR_CNT, 0); 108142c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_RX_CODE_VIOL, 0); 108242c1b001SThomas Moestl 108342c1b001SThomas Moestl /* Un-pause stuff */ 108442c1b001SThomas Moestl #if 0 108542c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_SEND_PAUSE_CMD, 0x1BF0); 108642c1b001SThomas Moestl #else 108742c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_SEND_PAUSE_CMD, 0); 108842c1b001SThomas Moestl #endif 108942c1b001SThomas Moestl 109042c1b001SThomas Moestl /* 109142c1b001SThomas Moestl * Set the station address. 109242c1b001SThomas Moestl */ 1093336cca9eSBenno Rice bus_space_write_4(t, h, GEM_MAC_ADDR0, (laddr[4]<<8)|laddr[5]); 1094336cca9eSBenno Rice bus_space_write_4(t, h, GEM_MAC_ADDR1, (laddr[2]<<8)|laddr[3]); 1095336cca9eSBenno Rice bus_space_write_4(t, h, GEM_MAC_ADDR2, (laddr[0]<<8)|laddr[1]); 1096336cca9eSBenno Rice 1097336cca9eSBenno Rice /* 1098336cca9eSBenno Rice * Enable MII outputs. Enable GMII if there is a gigabit PHY. 1099336cca9eSBenno Rice */ 1100336cca9eSBenno Rice sc->sc_mif_config = bus_space_read_4(t, h, GEM_MIF_CONFIG); 1101336cca9eSBenno Rice v = GEM_MAC_XIF_TX_MII_ENA; 1102336cca9eSBenno Rice if (sc->sc_mif_config & GEM_MIF_CONFIG_MDI1) { 1103336cca9eSBenno Rice v |= GEM_MAC_XIF_FDPLX_LED; 1104336cca9eSBenno Rice if (sc->sc_flags & GEM_GIGABIT) 1105336cca9eSBenno Rice v |= GEM_MAC_XIF_GMII_MODE; 1106336cca9eSBenno Rice } 1107336cca9eSBenno Rice bus_space_write_4(t, h, GEM_MAC_XIF_CONFIG, v); 110842c1b001SThomas Moestl } 110942c1b001SThomas Moestl 111042c1b001SThomas Moestl static void 111142c1b001SThomas Moestl gem_start(ifp) 111242c1b001SThomas Moestl struct ifnet *ifp; 111342c1b001SThomas Moestl { 111442c1b001SThomas Moestl struct gem_softc *sc = (struct gem_softc *)ifp->if_softc; 1115305f2c06SThomas Moestl struct mbuf *m0 = NULL; 111618100346SThomas Moestl int firsttx, ntx = 0, ofree, txmfail; 111742c1b001SThomas Moestl 111842c1b001SThomas Moestl if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING) 111942c1b001SThomas Moestl return; 112042c1b001SThomas Moestl 112142c1b001SThomas Moestl /* 112242c1b001SThomas Moestl * Remember the previous number of free descriptors and 112342c1b001SThomas Moestl * the first descriptor we'll use. 112442c1b001SThomas Moestl */ 112542c1b001SThomas Moestl ofree = sc->sc_txfree; 112642c1b001SThomas Moestl firsttx = sc->sc_txnext; 112742c1b001SThomas Moestl 112818100346SThomas Moestl #ifdef GEM_DEBUG 112942c1b001SThomas Moestl CTR3(KTR_GEM, "%s: gem_start: txfree %d, txnext %d", 113042c1b001SThomas Moestl device_get_name(sc->sc_dev), ofree, firsttx); 113118100346SThomas Moestl #endif 113242c1b001SThomas Moestl 113342c1b001SThomas Moestl /* 113442c1b001SThomas Moestl * Loop through the send queue, setting up transmit descriptors 113542c1b001SThomas Moestl * until we drain the queue, or use up all available transmit 113642c1b001SThomas Moestl * descriptors. 113742c1b001SThomas Moestl */ 113842c1b001SThomas Moestl txmfail = 0; 113918100346SThomas Moestl do { 114042c1b001SThomas Moestl /* 114142c1b001SThomas Moestl * Grab a packet off the queue. 114242c1b001SThomas Moestl */ 114342c1b001SThomas Moestl IF_DEQUEUE(&ifp->if_snd, m0); 114442c1b001SThomas Moestl if (m0 == NULL) 114542c1b001SThomas Moestl break; 114642c1b001SThomas Moestl 1147305f2c06SThomas Moestl txmfail = gem_load_txmbuf(sc, m0); 1148305f2c06SThomas Moestl if (txmfail > 0) { 1149305f2c06SThomas Moestl /* Drop the mbuf and complain. */ 1150305f2c06SThomas Moestl printf("gem_start: error %d while loading mbuf dma " 1151305f2c06SThomas Moestl "map\n", txmfail); 1152305f2c06SThomas Moestl continue; 1153305f2c06SThomas Moestl } 1154305f2c06SThomas Moestl /* Not enough descriptors. */ 115542c1b001SThomas Moestl if (txmfail == -1) { 1156305f2c06SThomas Moestl if (sc->sc_txfree == GEM_MAXTXFREE) 1157305f2c06SThomas Moestl panic("gem_start: mbuf chain too long!"); 115842c1b001SThomas Moestl IF_PREPEND(&ifp->if_snd, m0); 115942c1b001SThomas Moestl break; 116042c1b001SThomas Moestl } 116142c1b001SThomas Moestl 116218100346SThomas Moestl ntx++; 1163305f2c06SThomas Moestl /* Kick the transmitter. */ 116418100346SThomas Moestl #ifdef GEM_DEBUG 1165305f2c06SThomas Moestl CTR2(KTR_GEM, "%s: gem_start: kicking tx %d", 1166305f2c06SThomas Moestl device_get_name(sc->sc_dev), sc->sc_txnext); 116718100346SThomas Moestl #endif 116842c1b001SThomas Moestl bus_space_write_4(sc->sc_bustag, sc->sc_h, GEM_TX_KICK, 116942c1b001SThomas Moestl sc->sc_txnext); 117042c1b001SThomas Moestl 1171305f2c06SThomas Moestl if (ifp->if_bpf != NULL) 1172305f2c06SThomas Moestl bpf_mtap(ifp->if_bpf, m0); 117318100346SThomas Moestl } while (1); 1174305f2c06SThomas Moestl 1175305f2c06SThomas Moestl if (txmfail == -1 || sc->sc_txfree == 0) { 1176305f2c06SThomas Moestl /* No more slots left; notify upper layer. */ 1177305f2c06SThomas Moestl ifp->if_flags |= IFF_OACTIVE; 1178305f2c06SThomas Moestl } 1179305f2c06SThomas Moestl 1180305f2c06SThomas Moestl if (ntx > 0) { 1181b2d59f42SThomas Moestl GEM_CDSYNC(sc, BUS_DMASYNC_PREWRITE); 1182b2d59f42SThomas Moestl 118318100346SThomas Moestl #ifdef GEM_DEBUG 1184305f2c06SThomas Moestl CTR2(KTR_GEM, "%s: packets enqueued, OWN on %d", 1185305f2c06SThomas Moestl device_get_name(sc->sc_dev), firsttx); 118618100346SThomas Moestl #endif 1187305f2c06SThomas Moestl 118842c1b001SThomas Moestl /* Set a watchdog timer in case the chip flakes out. */ 118942c1b001SThomas Moestl ifp->if_timer = 5; 119018100346SThomas Moestl #ifdef GEM_DEBUG 119142c1b001SThomas Moestl CTR2(KTR_GEM, "%s: gem_start: watchdog %d", 119242c1b001SThomas Moestl device_get_name(sc->sc_dev), ifp->if_timer); 119318100346SThomas Moestl #endif 119442c1b001SThomas Moestl } 119542c1b001SThomas Moestl } 119642c1b001SThomas Moestl 119742c1b001SThomas Moestl /* 119842c1b001SThomas Moestl * Transmit interrupt. 119942c1b001SThomas Moestl */ 120042c1b001SThomas Moestl static void 120142c1b001SThomas Moestl gem_tint(sc) 120242c1b001SThomas Moestl struct gem_softc *sc; 120342c1b001SThomas Moestl { 120442c1b001SThomas Moestl struct ifnet *ifp = &sc->sc_arpcom.ac_if; 120542c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 120642c1b001SThomas Moestl bus_space_handle_t mac = sc->sc_h; 120742c1b001SThomas Moestl struct gem_txsoft *txs; 120842c1b001SThomas Moestl int txlast; 1209336cca9eSBenno Rice int progress = 0; 121042c1b001SThomas Moestl 121142c1b001SThomas Moestl 121218100346SThomas Moestl #ifdef GEM_DEBUG 121342c1b001SThomas Moestl CTR1(KTR_GEM, "%s: gem_tint", device_get_name(sc->sc_dev)); 121418100346SThomas Moestl #endif 121542c1b001SThomas Moestl 121642c1b001SThomas Moestl /* 121742c1b001SThomas Moestl * Unload collision counters 121842c1b001SThomas Moestl */ 121942c1b001SThomas Moestl ifp->if_collisions += 122042c1b001SThomas Moestl bus_space_read_4(t, mac, GEM_MAC_NORM_COLL_CNT) + 122142c1b001SThomas Moestl bus_space_read_4(t, mac, GEM_MAC_FIRST_COLL_CNT) + 122242c1b001SThomas Moestl bus_space_read_4(t, mac, GEM_MAC_EXCESS_COLL_CNT) + 122342c1b001SThomas Moestl bus_space_read_4(t, mac, GEM_MAC_LATE_COLL_CNT); 122442c1b001SThomas Moestl 122542c1b001SThomas Moestl /* 122642c1b001SThomas Moestl * then clear the hardware counters. 122742c1b001SThomas Moestl */ 122842c1b001SThomas Moestl bus_space_write_4(t, mac, GEM_MAC_NORM_COLL_CNT, 0); 122942c1b001SThomas Moestl bus_space_write_4(t, mac, GEM_MAC_FIRST_COLL_CNT, 0); 123042c1b001SThomas Moestl bus_space_write_4(t, mac, GEM_MAC_EXCESS_COLL_CNT, 0); 123142c1b001SThomas Moestl bus_space_write_4(t, mac, GEM_MAC_LATE_COLL_CNT, 0); 123242c1b001SThomas Moestl 123342c1b001SThomas Moestl /* 123442c1b001SThomas Moestl * Go through our Tx list and free mbufs for those 123542c1b001SThomas Moestl * frames that have been transmitted. 123642c1b001SThomas Moestl */ 1237b2d59f42SThomas Moestl GEM_CDSYNC(sc, BUS_DMASYNC_POSTREAD); 123842c1b001SThomas Moestl while ((txs = STAILQ_FIRST(&sc->sc_txdirtyq)) != NULL) { 123942c1b001SThomas Moestl 124042c1b001SThomas Moestl #ifdef GEM_DEBUG 124142c1b001SThomas Moestl if (ifp->if_flags & IFF_DEBUG) { 124242c1b001SThomas Moestl int i; 124342c1b001SThomas Moestl printf(" txsoft %p transmit chain:\n", txs); 124442c1b001SThomas Moestl for (i = txs->txs_firstdesc;; i = GEM_NEXTTX(i)) { 124542c1b001SThomas Moestl printf("descriptor %d: ", i); 124642c1b001SThomas Moestl printf("gd_flags: 0x%016llx\t", (long long) 124742c1b001SThomas Moestl GEM_DMA_READ(sc, sc->sc_txdescs[i].gd_flags)); 124842c1b001SThomas Moestl printf("gd_addr: 0x%016llx\n", (long long) 124942c1b001SThomas Moestl GEM_DMA_READ(sc, sc->sc_txdescs[i].gd_addr)); 125042c1b001SThomas Moestl if (i == txs->txs_lastdesc) 125142c1b001SThomas Moestl break; 125242c1b001SThomas Moestl } 125342c1b001SThomas Moestl } 125442c1b001SThomas Moestl #endif 125542c1b001SThomas Moestl 125642c1b001SThomas Moestl /* 125742c1b001SThomas Moestl * In theory, we could harveast some descriptors before 125842c1b001SThomas Moestl * the ring is empty, but that's a bit complicated. 125942c1b001SThomas Moestl * 126042c1b001SThomas Moestl * GEM_TX_COMPLETION points to the last descriptor 126142c1b001SThomas Moestl * processed +1. 126242c1b001SThomas Moestl */ 126342c1b001SThomas Moestl txlast = bus_space_read_4(t, mac, GEM_TX_COMPLETION); 126418100346SThomas Moestl #ifdef GEM_DEBUG 126542c1b001SThomas Moestl CTR3(KTR_GEM, "gem_tint: txs->txs_firstdesc = %d, " 126642c1b001SThomas Moestl "txs->txs_lastdesc = %d, txlast = %d", 126742c1b001SThomas Moestl txs->txs_firstdesc, txs->txs_lastdesc, txlast); 126818100346SThomas Moestl #endif 126942c1b001SThomas Moestl if (txs->txs_firstdesc <= txs->txs_lastdesc) { 127042c1b001SThomas Moestl if ((txlast >= txs->txs_firstdesc) && 127142c1b001SThomas Moestl (txlast <= txs->txs_lastdesc)) 127242c1b001SThomas Moestl break; 127342c1b001SThomas Moestl } else { 127442c1b001SThomas Moestl /* Ick -- this command wraps */ 127542c1b001SThomas Moestl if ((txlast >= txs->txs_firstdesc) || 127642c1b001SThomas Moestl (txlast <= txs->txs_lastdesc)) 127742c1b001SThomas Moestl break; 127842c1b001SThomas Moestl } 127942c1b001SThomas Moestl 128018100346SThomas Moestl #ifdef GEM_DEBUG 128142c1b001SThomas Moestl CTR0(KTR_GEM, "gem_tint: releasing a desc"); 128218100346SThomas Moestl #endif 128342c1b001SThomas Moestl STAILQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q); 128442c1b001SThomas Moestl 128542c1b001SThomas Moestl sc->sc_txfree += txs->txs_ndescs; 128642c1b001SThomas Moestl 1287305f2c06SThomas Moestl bus_dmamap_sync(sc->sc_tdmatag, txs->txs_dmamap, 128842c1b001SThomas Moestl BUS_DMASYNC_POSTWRITE); 1289305f2c06SThomas Moestl bus_dmamap_unload(sc->sc_tdmatag, txs->txs_dmamap); 129042c1b001SThomas Moestl if (txs->txs_mbuf != NULL) { 129142c1b001SThomas Moestl m_freem(txs->txs_mbuf); 129242c1b001SThomas Moestl txs->txs_mbuf = NULL; 129342c1b001SThomas Moestl } 129442c1b001SThomas Moestl 129542c1b001SThomas Moestl STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q); 129642c1b001SThomas Moestl 129742c1b001SThomas Moestl ifp->if_opackets++; 1298336cca9eSBenno Rice progress = 1; 129942c1b001SThomas Moestl } 130042c1b001SThomas Moestl 130118100346SThomas Moestl #ifdef GEM_DEBUG 130242c1b001SThomas Moestl CTR3(KTR_GEM, "gem_tint: GEM_TX_STATE_MACHINE %x " 130342c1b001SThomas Moestl "GEM_TX_DATA_PTR %llx " 130442c1b001SThomas Moestl "GEM_TX_COMPLETION %x", 130542c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_STATE_MACHINE), 130642c1b001SThomas Moestl ((long long) bus_space_read_4(sc->sc_bustag, sc->sc_h, 130742c1b001SThomas Moestl GEM_TX_DATA_PTR_HI) << 32) | 130842c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, 130942c1b001SThomas Moestl GEM_TX_DATA_PTR_LO), 131042c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_COMPLETION)); 131118100346SThomas Moestl #endif 131242c1b001SThomas Moestl 1313336cca9eSBenno Rice if (progress) { 1314336cca9eSBenno Rice if (sc->sc_txfree == GEM_NTXDESC - 1) 1315336cca9eSBenno Rice sc->sc_txwin = 0; 131642c1b001SThomas Moestl 1317336cca9eSBenno Rice /* Freed some descriptors, so reset IFF_OACTIVE and restart. */ 1318336cca9eSBenno Rice ifp->if_flags &= ~IFF_OACTIVE; 1319336cca9eSBenno Rice gem_start(ifp); 1320336cca9eSBenno Rice 1321336cca9eSBenno Rice if (STAILQ_EMPTY(&sc->sc_txdirtyq)) 1322336cca9eSBenno Rice ifp->if_timer = 0; 1323336cca9eSBenno Rice } 132442c1b001SThomas Moestl 132518100346SThomas Moestl #ifdef GEM_DEBUG 132642c1b001SThomas Moestl CTR2(KTR_GEM, "%s: gem_tint: watchdog %d", 132742c1b001SThomas Moestl device_get_name(sc->sc_dev), ifp->if_timer); 132818100346SThomas Moestl #endif 132942c1b001SThomas Moestl } 133042c1b001SThomas Moestl 133111e3f060SJake Burkholder #if 0 13320d80b9bdSThomas Moestl static void 13330d80b9bdSThomas Moestl gem_rint_timeout(arg) 13340d80b9bdSThomas Moestl void *arg; 13350d80b9bdSThomas Moestl { 13360d80b9bdSThomas Moestl 13370d80b9bdSThomas Moestl gem_rint((struct gem_softc *)arg); 13380d80b9bdSThomas Moestl } 133911e3f060SJake Burkholder #endif 13400d80b9bdSThomas Moestl 134142c1b001SThomas Moestl /* 134242c1b001SThomas Moestl * Receive interrupt. 134342c1b001SThomas Moestl */ 134442c1b001SThomas Moestl static void 134542c1b001SThomas Moestl gem_rint(sc) 134642c1b001SThomas Moestl struct gem_softc *sc; 134742c1b001SThomas Moestl { 134842c1b001SThomas Moestl struct ifnet *ifp = &sc->sc_arpcom.ac_if; 134942c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 135042c1b001SThomas Moestl bus_space_handle_t h = sc->sc_h; 135142c1b001SThomas Moestl struct gem_rxsoft *rxs; 135242c1b001SThomas Moestl struct mbuf *m; 135342c1b001SThomas Moestl u_int64_t rxstat; 1354336cca9eSBenno Rice u_int32_t rxcomp; 1355336cca9eSBenno Rice int i, len, progress = 0; 135642c1b001SThomas Moestl 13570d80b9bdSThomas Moestl callout_stop(&sc->sc_rx_ch); 135818100346SThomas Moestl #ifdef GEM_DEBUG 135942c1b001SThomas Moestl CTR1(KTR_GEM, "%s: gem_rint", device_get_name(sc->sc_dev)); 136018100346SThomas Moestl #endif 1361336cca9eSBenno Rice 1362336cca9eSBenno Rice /* 1363336cca9eSBenno Rice * Read the completion register once. This limits 1364336cca9eSBenno Rice * how long the following loop can execute. 1365336cca9eSBenno Rice */ 1366336cca9eSBenno Rice rxcomp = bus_space_read_4(t, h, GEM_RX_COMPLETION); 1367336cca9eSBenno Rice 136818100346SThomas Moestl #ifdef GEM_DEBUG 136942c1b001SThomas Moestl CTR2(KTR_GEM, "gem_rint: sc->rxptr %d, complete %d", 1370336cca9eSBenno Rice sc->sc_rxptr, rxcomp); 137118100346SThomas Moestl #endif 1372b2d59f42SThomas Moestl GEM_CDSYNC(sc, BUS_DMASYNC_POSTREAD); 1373336cca9eSBenno Rice for (i = sc->sc_rxptr; i != rxcomp; 137442c1b001SThomas Moestl i = GEM_NEXTRX(i)) { 137542c1b001SThomas Moestl rxs = &sc->sc_rxsoft[i]; 137642c1b001SThomas Moestl 137742c1b001SThomas Moestl rxstat = GEM_DMA_READ(sc, sc->sc_rxdescs[i].gd_flags); 137842c1b001SThomas Moestl 137942c1b001SThomas Moestl if (rxstat & GEM_RD_OWN) { 1380336cca9eSBenno Rice #if 0 /* XXX: In case of emergency, re-enable this. */ 138142c1b001SThomas Moestl /* 13820d80b9bdSThomas Moestl * The descriptor is still marked as owned, although 13830d80b9bdSThomas Moestl * it is supposed to have completed. This has been 13840d80b9bdSThomas Moestl * observed on some machines. Just exiting here 13850d80b9bdSThomas Moestl * might leave the packet sitting around until another 13860d80b9bdSThomas Moestl * one arrives to trigger a new interrupt, which is 13870d80b9bdSThomas Moestl * generally undesirable, so set up a timeout. 138842c1b001SThomas Moestl */ 13890d80b9bdSThomas Moestl callout_reset(&sc->sc_rx_ch, GEM_RXOWN_TICKS, 13900d80b9bdSThomas Moestl gem_rint_timeout, sc); 1391336cca9eSBenno Rice #endif 139242c1b001SThomas Moestl break; 139342c1b001SThomas Moestl } 139442c1b001SThomas Moestl 1395336cca9eSBenno Rice progress++; 1396336cca9eSBenno Rice ifp->if_ipackets++; 1397336cca9eSBenno Rice 139842c1b001SThomas Moestl if (rxstat & GEM_RD_BAD_CRC) { 1399336cca9eSBenno Rice ifp->if_ierrors++; 140042c1b001SThomas Moestl device_printf(sc->sc_dev, "receive error: CRC error\n"); 140142c1b001SThomas Moestl GEM_INIT_RXDESC(sc, i); 140242c1b001SThomas Moestl continue; 140342c1b001SThomas Moestl } 140442c1b001SThomas Moestl 140542c1b001SThomas Moestl #ifdef GEM_DEBUG 140642c1b001SThomas Moestl if (ifp->if_flags & IFF_DEBUG) { 140742c1b001SThomas Moestl printf(" rxsoft %p descriptor %d: ", rxs, i); 140842c1b001SThomas Moestl printf("gd_flags: 0x%016llx\t", (long long) 140942c1b001SThomas Moestl GEM_DMA_READ(sc, sc->sc_rxdescs[i].gd_flags)); 141042c1b001SThomas Moestl printf("gd_addr: 0x%016llx\n", (long long) 141142c1b001SThomas Moestl GEM_DMA_READ(sc, sc->sc_rxdescs[i].gd_addr)); 141242c1b001SThomas Moestl } 141342c1b001SThomas Moestl #endif 141442c1b001SThomas Moestl 141542c1b001SThomas Moestl /* 141642c1b001SThomas Moestl * No errors; receive the packet. Note the Gem 141742c1b001SThomas Moestl * includes the CRC with every packet. 141842c1b001SThomas Moestl */ 141942c1b001SThomas Moestl len = GEM_RD_BUFLEN(rxstat); 142042c1b001SThomas Moestl 142142c1b001SThomas Moestl /* 142242c1b001SThomas Moestl * Allocate a new mbuf cluster. If that fails, we are 142342c1b001SThomas Moestl * out of memory, and must drop the packet and recycle 142442c1b001SThomas Moestl * the buffer that's already attached to this descriptor. 142542c1b001SThomas Moestl */ 142642c1b001SThomas Moestl m = rxs->rxs_mbuf; 142742c1b001SThomas Moestl if (gem_add_rxbuf(sc, i) != 0) { 142842c1b001SThomas Moestl ifp->if_ierrors++; 142942c1b001SThomas Moestl GEM_INIT_RXDESC(sc, i); 143042c1b001SThomas Moestl continue; 143142c1b001SThomas Moestl } 143242c1b001SThomas Moestl m->m_data += 2; /* We're already off by two */ 143342c1b001SThomas Moestl 143442c1b001SThomas Moestl m->m_pkthdr.rcvif = ifp; 143542c1b001SThomas Moestl m->m_pkthdr.len = m->m_len = len - ETHER_CRC_LEN; 143642c1b001SThomas Moestl 143742c1b001SThomas Moestl /* Pass it on. */ 1438673d9191SSam Leffler (*ifp->if_input)(ifp, m); 143942c1b001SThomas Moestl } 144042c1b001SThomas Moestl 1441336cca9eSBenno Rice if (progress) { 1442b2d59f42SThomas Moestl GEM_CDSYNC(sc, BUS_DMASYNC_PREWRITE); 144342c1b001SThomas Moestl /* Update the receive pointer. */ 1444336cca9eSBenno Rice if (i == sc->sc_rxptr) { 1445336cca9eSBenno Rice device_printf(sc->sc_dev, "rint: ring wrap\n"); 1446336cca9eSBenno Rice } 144742c1b001SThomas Moestl sc->sc_rxptr = i; 1448336cca9eSBenno Rice bus_space_write_4(t, h, GEM_RX_KICK, GEM_PREVRX(i)); 1449336cca9eSBenno Rice } 145042c1b001SThomas Moestl 145118100346SThomas Moestl #ifdef GEM_DEBUG 145242c1b001SThomas Moestl CTR2(KTR_GEM, "gem_rint: done sc->rxptr %d, complete %d", 145342c1b001SThomas Moestl sc->sc_rxptr, bus_space_read_4(t, h, GEM_RX_COMPLETION)); 145418100346SThomas Moestl #endif 145542c1b001SThomas Moestl } 145642c1b001SThomas Moestl 145742c1b001SThomas Moestl 145842c1b001SThomas Moestl /* 145942c1b001SThomas Moestl * gem_add_rxbuf: 146042c1b001SThomas Moestl * 146142c1b001SThomas Moestl * Add a receive buffer to the indicated descriptor. 146242c1b001SThomas Moestl */ 146342c1b001SThomas Moestl static int 146442c1b001SThomas Moestl gem_add_rxbuf(sc, idx) 146542c1b001SThomas Moestl struct gem_softc *sc; 146642c1b001SThomas Moestl int idx; 146742c1b001SThomas Moestl { 146842c1b001SThomas Moestl struct gem_rxsoft *rxs = &sc->sc_rxsoft[idx]; 146942c1b001SThomas Moestl struct mbuf *m; 147042c1b001SThomas Moestl int error; 147142c1b001SThomas Moestl 1472a163d034SWarner Losh m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 147342c1b001SThomas Moestl if (m == NULL) 147442c1b001SThomas Moestl return (ENOBUFS); 1475305f2c06SThomas Moestl m->m_len = m->m_pkthdr.len = m->m_ext.ext_size; 147642c1b001SThomas Moestl 147742c1b001SThomas Moestl #ifdef GEM_DEBUG 147842c1b001SThomas Moestl /* bzero the packet to check dma */ 147942c1b001SThomas Moestl memset(m->m_ext.ext_buf, 0, m->m_ext.ext_size); 148042c1b001SThomas Moestl #endif 148142c1b001SThomas Moestl 1482b2d59f42SThomas Moestl if (rxs->rxs_mbuf != NULL) { 1483b2d59f42SThomas Moestl bus_dmamap_sync(sc->sc_rdmatag, rxs->rxs_dmamap, 1484b2d59f42SThomas Moestl BUS_DMASYNC_POSTREAD); 1485305f2c06SThomas Moestl bus_dmamap_unload(sc->sc_rdmatag, rxs->rxs_dmamap); 1486b2d59f42SThomas Moestl } 148742c1b001SThomas Moestl 148842c1b001SThomas Moestl rxs->rxs_mbuf = m; 148942c1b001SThomas Moestl 1490305f2c06SThomas Moestl error = bus_dmamap_load_mbuf(sc->sc_rdmatag, rxs->rxs_dmamap, 1491305f2c06SThomas Moestl m, gem_rxdma_callback, rxs, BUS_DMA_NOWAIT); 149242c1b001SThomas Moestl if (error != 0 || rxs->rxs_paddr == 0) { 149342c1b001SThomas Moestl device_printf(sc->sc_dev, "can't load rx DMA map %d, error = " 149442c1b001SThomas Moestl "%d\n", idx, error); 149542c1b001SThomas Moestl panic("gem_add_rxbuf"); /* XXX */ 149642c1b001SThomas Moestl } 149742c1b001SThomas Moestl 1498305f2c06SThomas Moestl bus_dmamap_sync(sc->sc_rdmatag, rxs->rxs_dmamap, BUS_DMASYNC_PREREAD); 149942c1b001SThomas Moestl 150042c1b001SThomas Moestl GEM_INIT_RXDESC(sc, idx); 150142c1b001SThomas Moestl 150242c1b001SThomas Moestl return (0); 150342c1b001SThomas Moestl } 150442c1b001SThomas Moestl 150542c1b001SThomas Moestl 150642c1b001SThomas Moestl static void 150742c1b001SThomas Moestl gem_eint(sc, status) 150842c1b001SThomas Moestl struct gem_softc *sc; 150942c1b001SThomas Moestl u_int status; 151042c1b001SThomas Moestl { 151142c1b001SThomas Moestl 151242c1b001SThomas Moestl if ((status & GEM_INTR_MIF) != 0) { 151342c1b001SThomas Moestl device_printf(sc->sc_dev, "XXXlink status changed\n"); 151442c1b001SThomas Moestl return; 151542c1b001SThomas Moestl } 151642c1b001SThomas Moestl 151742c1b001SThomas Moestl device_printf(sc->sc_dev, "status=%x\n", status); 151842c1b001SThomas Moestl } 151942c1b001SThomas Moestl 152042c1b001SThomas Moestl 152142c1b001SThomas Moestl void 152242c1b001SThomas Moestl gem_intr(v) 152342c1b001SThomas Moestl void *v; 152442c1b001SThomas Moestl { 152542c1b001SThomas Moestl struct gem_softc *sc = (struct gem_softc *)v; 152642c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 152742c1b001SThomas Moestl bus_space_handle_t seb = sc->sc_h; 152842c1b001SThomas Moestl u_int32_t status; 152942c1b001SThomas Moestl 153042c1b001SThomas Moestl status = bus_space_read_4(t, seb, GEM_STATUS); 153118100346SThomas Moestl #ifdef GEM_DEBUG 153242c1b001SThomas Moestl CTR3(KTR_GEM, "%s: gem_intr: cplt %x, status %x", 153342c1b001SThomas Moestl device_get_name(sc->sc_dev), (status>>19), 153442c1b001SThomas Moestl (u_int)status); 153518100346SThomas Moestl #endif 153642c1b001SThomas Moestl 153742c1b001SThomas Moestl if ((status & (GEM_INTR_RX_TAG_ERR | GEM_INTR_BERR)) != 0) 153842c1b001SThomas Moestl gem_eint(sc, status); 153942c1b001SThomas Moestl 154042c1b001SThomas Moestl if ((status & (GEM_INTR_TX_EMPTY | GEM_INTR_TX_INTME)) != 0) 154142c1b001SThomas Moestl gem_tint(sc); 154242c1b001SThomas Moestl 154342c1b001SThomas Moestl if ((status & (GEM_INTR_RX_DONE | GEM_INTR_RX_NOBUF)) != 0) 154442c1b001SThomas Moestl gem_rint(sc); 154542c1b001SThomas Moestl 154642c1b001SThomas Moestl /* We should eventually do more than just print out error stats. */ 154742c1b001SThomas Moestl if (status & GEM_INTR_TX_MAC) { 154842c1b001SThomas Moestl int txstat = bus_space_read_4(t, seb, GEM_MAC_TX_STATUS); 154942c1b001SThomas Moestl if (txstat & ~GEM_MAC_TX_XMIT_DONE) 1550336cca9eSBenno Rice device_printf(sc->sc_dev, "MAC tx fault, status %x\n", 1551336cca9eSBenno Rice txstat); 15529bb711b9SThomas Moestl if (txstat & (GEM_MAC_TX_UNDERRUN | GEM_MAC_TX_PKT_TOO_LONG)) 15539bb711b9SThomas Moestl gem_init(sc); 155442c1b001SThomas Moestl } 155542c1b001SThomas Moestl if (status & GEM_INTR_RX_MAC) { 155642c1b001SThomas Moestl int rxstat = bus_space_read_4(t, seb, GEM_MAC_RX_STATUS); 155742c1b001SThomas Moestl if (rxstat & ~(GEM_MAC_RX_DONE | GEM_MAC_RX_FRAME_CNT)) 1558336cca9eSBenno Rice device_printf(sc->sc_dev, "MAC rx fault, status %x\n", 1559336cca9eSBenno Rice rxstat); 15609bb711b9SThomas Moestl if ((rxstat & GEM_MAC_RX_OVERFLOW) != 0) 15619bb711b9SThomas Moestl gem_init(sc); 156242c1b001SThomas Moestl } 156342c1b001SThomas Moestl } 156442c1b001SThomas Moestl 156542c1b001SThomas Moestl 156642c1b001SThomas Moestl static void 156742c1b001SThomas Moestl gem_watchdog(ifp) 156842c1b001SThomas Moestl struct ifnet *ifp; 156942c1b001SThomas Moestl { 157042c1b001SThomas Moestl struct gem_softc *sc = ifp->if_softc; 157142c1b001SThomas Moestl 157218100346SThomas Moestl #ifdef GEM_DEBUG 157342c1b001SThomas Moestl CTR3(KTR_GEM, "gem_watchdog: GEM_RX_CONFIG %x GEM_MAC_RX_STATUS %x " 157442c1b001SThomas Moestl "GEM_MAC_RX_CONFIG %x", 157542c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_RX_CONFIG), 157642c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_RX_STATUS), 157742c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_RX_CONFIG)); 157842c1b001SThomas Moestl CTR3(KTR_GEM, "gem_watchdog: GEM_TX_CONFIG %x GEM_MAC_TX_STATUS %x " 157942c1b001SThomas Moestl "GEM_MAC_TX_CONFIG %x", 158042c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_CONFIG), 158142c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_TX_STATUS), 158242c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_TX_CONFIG)); 158318100346SThomas Moestl #endif 158442c1b001SThomas Moestl 158542c1b001SThomas Moestl device_printf(sc->sc_dev, "device timeout\n"); 158642c1b001SThomas Moestl ++ifp->if_oerrors; 158742c1b001SThomas Moestl 158842c1b001SThomas Moestl /* Try to get more packets going. */ 158942c1b001SThomas Moestl gem_start(ifp); 159042c1b001SThomas Moestl } 159142c1b001SThomas Moestl 159242c1b001SThomas Moestl /* 159342c1b001SThomas Moestl * Initialize the MII Management Interface 159442c1b001SThomas Moestl */ 159542c1b001SThomas Moestl static void 159642c1b001SThomas Moestl gem_mifinit(sc) 159742c1b001SThomas Moestl struct gem_softc *sc; 159842c1b001SThomas Moestl { 159942c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 160042c1b001SThomas Moestl bus_space_handle_t mif = sc->sc_h; 160142c1b001SThomas Moestl 160242c1b001SThomas Moestl /* Configure the MIF in frame mode */ 160342c1b001SThomas Moestl sc->sc_mif_config = bus_space_read_4(t, mif, GEM_MIF_CONFIG); 160442c1b001SThomas Moestl sc->sc_mif_config &= ~GEM_MIF_CONFIG_BB_ENA; 160542c1b001SThomas Moestl bus_space_write_4(t, mif, GEM_MIF_CONFIG, sc->sc_mif_config); 160642c1b001SThomas Moestl } 160742c1b001SThomas Moestl 160842c1b001SThomas Moestl /* 160942c1b001SThomas Moestl * MII interface 161042c1b001SThomas Moestl * 161142c1b001SThomas Moestl * The GEM MII interface supports at least three different operating modes: 161242c1b001SThomas Moestl * 161342c1b001SThomas Moestl * Bitbang mode is implemented using data, clock and output enable registers. 161442c1b001SThomas Moestl * 161542c1b001SThomas Moestl * Frame mode is implemented by loading a complete frame into the frame 161642c1b001SThomas Moestl * register and polling the valid bit for completion. 161742c1b001SThomas Moestl * 161842c1b001SThomas Moestl * Polling mode uses the frame register but completion is indicated by 161942c1b001SThomas Moestl * an interrupt. 162042c1b001SThomas Moestl * 162142c1b001SThomas Moestl */ 162242c1b001SThomas Moestl int 162342c1b001SThomas Moestl gem_mii_readreg(dev, phy, reg) 162442c1b001SThomas Moestl device_t dev; 162542c1b001SThomas Moestl int phy, reg; 162642c1b001SThomas Moestl { 162742c1b001SThomas Moestl struct gem_softc *sc = device_get_softc(dev); 162842c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 162942c1b001SThomas Moestl bus_space_handle_t mif = sc->sc_h; 163042c1b001SThomas Moestl int n; 163142c1b001SThomas Moestl u_int32_t v; 163242c1b001SThomas Moestl 163342c1b001SThomas Moestl #ifdef GEM_DEBUG_PHY 163442c1b001SThomas Moestl printf("gem_mii_readreg: phy %d reg %d\n", phy, reg); 163542c1b001SThomas Moestl #endif 163642c1b001SThomas Moestl 163742c1b001SThomas Moestl #if 0 163842c1b001SThomas Moestl /* Select the desired PHY in the MIF configuration register */ 163942c1b001SThomas Moestl v = bus_space_read_4(t, mif, GEM_MIF_CONFIG); 164042c1b001SThomas Moestl /* Clear PHY select bit */ 164142c1b001SThomas Moestl v &= ~GEM_MIF_CONFIG_PHY_SEL; 164242c1b001SThomas Moestl if (phy == GEM_PHYAD_EXTERNAL) 164342c1b001SThomas Moestl /* Set PHY select bit to get at external device */ 164442c1b001SThomas Moestl v |= GEM_MIF_CONFIG_PHY_SEL; 164542c1b001SThomas Moestl bus_space_write_4(t, mif, GEM_MIF_CONFIG, v); 164642c1b001SThomas Moestl #endif 164742c1b001SThomas Moestl 164842c1b001SThomas Moestl /* Construct the frame command */ 164942c1b001SThomas Moestl v = (reg << GEM_MIF_REG_SHIFT) | (phy << GEM_MIF_PHY_SHIFT) | 165042c1b001SThomas Moestl GEM_MIF_FRAME_READ; 165142c1b001SThomas Moestl 165242c1b001SThomas Moestl bus_space_write_4(t, mif, GEM_MIF_FRAME, v); 165342c1b001SThomas Moestl for (n = 0; n < 100; n++) { 165442c1b001SThomas Moestl DELAY(1); 165542c1b001SThomas Moestl v = bus_space_read_4(t, mif, GEM_MIF_FRAME); 165642c1b001SThomas Moestl if (v & GEM_MIF_FRAME_TA0) 165742c1b001SThomas Moestl return (v & GEM_MIF_FRAME_DATA); 165842c1b001SThomas Moestl } 165942c1b001SThomas Moestl 166042c1b001SThomas Moestl device_printf(sc->sc_dev, "mii_read timeout\n"); 166142c1b001SThomas Moestl return (0); 166242c1b001SThomas Moestl } 166342c1b001SThomas Moestl 166442c1b001SThomas Moestl int 166542c1b001SThomas Moestl gem_mii_writereg(dev, phy, reg, val) 166642c1b001SThomas Moestl device_t dev; 166742c1b001SThomas Moestl int phy, reg, val; 166842c1b001SThomas Moestl { 166942c1b001SThomas Moestl struct gem_softc *sc = device_get_softc(dev); 167042c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 167142c1b001SThomas Moestl bus_space_handle_t mif = sc->sc_h; 167242c1b001SThomas Moestl int n; 167342c1b001SThomas Moestl u_int32_t v; 167442c1b001SThomas Moestl 167542c1b001SThomas Moestl #ifdef GEM_DEBUG_PHY 167642c1b001SThomas Moestl printf("gem_mii_writereg: phy %d reg %d val %x\n", phy, reg, val); 167742c1b001SThomas Moestl #endif 167842c1b001SThomas Moestl 167942c1b001SThomas Moestl #if 0 168042c1b001SThomas Moestl /* Select the desired PHY in the MIF configuration register */ 168142c1b001SThomas Moestl v = bus_space_read_4(t, mif, GEM_MIF_CONFIG); 168242c1b001SThomas Moestl /* Clear PHY select bit */ 168342c1b001SThomas Moestl v &= ~GEM_MIF_CONFIG_PHY_SEL; 168442c1b001SThomas Moestl if (phy == GEM_PHYAD_EXTERNAL) 168542c1b001SThomas Moestl /* Set PHY select bit to get at external device */ 168642c1b001SThomas Moestl v |= GEM_MIF_CONFIG_PHY_SEL; 168742c1b001SThomas Moestl bus_space_write_4(t, mif, GEM_MIF_CONFIG, v); 168842c1b001SThomas Moestl #endif 168942c1b001SThomas Moestl /* Construct the frame command */ 169042c1b001SThomas Moestl v = GEM_MIF_FRAME_WRITE | 169142c1b001SThomas Moestl (phy << GEM_MIF_PHY_SHIFT) | 169242c1b001SThomas Moestl (reg << GEM_MIF_REG_SHIFT) | 169342c1b001SThomas Moestl (val & GEM_MIF_FRAME_DATA); 169442c1b001SThomas Moestl 169542c1b001SThomas Moestl bus_space_write_4(t, mif, GEM_MIF_FRAME, v); 169642c1b001SThomas Moestl for (n = 0; n < 100; n++) { 169742c1b001SThomas Moestl DELAY(1); 169842c1b001SThomas Moestl v = bus_space_read_4(t, mif, GEM_MIF_FRAME); 169942c1b001SThomas Moestl if (v & GEM_MIF_FRAME_TA0) 170042c1b001SThomas Moestl return (1); 170142c1b001SThomas Moestl } 170242c1b001SThomas Moestl 170342c1b001SThomas Moestl device_printf(sc->sc_dev, "mii_write timeout\n"); 170442c1b001SThomas Moestl return (0); 170542c1b001SThomas Moestl } 170642c1b001SThomas Moestl 170742c1b001SThomas Moestl void 170842c1b001SThomas Moestl gem_mii_statchg(dev) 170942c1b001SThomas Moestl device_t dev; 171042c1b001SThomas Moestl { 171142c1b001SThomas Moestl struct gem_softc *sc = device_get_softc(dev); 171242c1b001SThomas Moestl #ifdef GEM_DEBUG 171342c1b001SThomas Moestl int instance = IFM_INST(sc->sc_mii->mii_media.ifm_cur->ifm_media); 171442c1b001SThomas Moestl #endif 171542c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 171642c1b001SThomas Moestl bus_space_handle_t mac = sc->sc_h; 171742c1b001SThomas Moestl u_int32_t v; 171842c1b001SThomas Moestl 171942c1b001SThomas Moestl #ifdef GEM_DEBUG 172042c1b001SThomas Moestl if (sc->sc_debug) 172142c1b001SThomas Moestl printf("gem_mii_statchg: status change: phy = %d\n", 172242c1b001SThomas Moestl sc->sc_phys[instance]); 172342c1b001SThomas Moestl #endif 172442c1b001SThomas Moestl 172542c1b001SThomas Moestl /* Set tx full duplex options */ 172642c1b001SThomas Moestl bus_space_write_4(t, mac, GEM_MAC_TX_CONFIG, 0); 172742c1b001SThomas Moestl DELAY(10000); /* reg must be cleared and delay before changing. */ 172842c1b001SThomas Moestl v = GEM_MAC_TX_ENA_IPG0|GEM_MAC_TX_NGU|GEM_MAC_TX_NGU_LIMIT| 172942c1b001SThomas Moestl GEM_MAC_TX_ENABLE; 173042c1b001SThomas Moestl if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) & IFM_FDX) != 0) { 173142c1b001SThomas Moestl v |= GEM_MAC_TX_IGN_CARRIER|GEM_MAC_TX_IGN_COLLIS; 173242c1b001SThomas Moestl } 173342c1b001SThomas Moestl bus_space_write_4(t, mac, GEM_MAC_TX_CONFIG, v); 173442c1b001SThomas Moestl 173542c1b001SThomas Moestl /* XIF Configuration */ 173642c1b001SThomas Moestl /* We should really calculate all this rather than rely on defaults */ 173742c1b001SThomas Moestl v = bus_space_read_4(t, mac, GEM_MAC_XIF_CONFIG); 173842c1b001SThomas Moestl v = GEM_MAC_XIF_LINK_LED; 173942c1b001SThomas Moestl v |= GEM_MAC_XIF_TX_MII_ENA; 1740336cca9eSBenno Rice 174142c1b001SThomas Moestl /* If an external transceiver is connected, enable its MII drivers */ 174242c1b001SThomas Moestl sc->sc_mif_config = bus_space_read_4(t, mac, GEM_MIF_CONFIG); 174342c1b001SThomas Moestl if ((sc->sc_mif_config & GEM_MIF_CONFIG_MDI1) != 0) { 174442c1b001SThomas Moestl /* External MII needs echo disable if half duplex. */ 174542c1b001SThomas Moestl if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) & IFM_FDX) != 0) 174642c1b001SThomas Moestl /* turn on full duplex LED */ 174742c1b001SThomas Moestl v |= GEM_MAC_XIF_FDPLX_LED; 174842c1b001SThomas Moestl else 174942c1b001SThomas Moestl /* half duplex -- disable echo */ 175042c1b001SThomas Moestl v |= GEM_MAC_XIF_ECHO_DISABL; 1751336cca9eSBenno Rice 1752336cca9eSBenno Rice if (IFM_SUBTYPE(sc->sc_mii->mii_media_active) == IFM_1000_T) 1753336cca9eSBenno Rice v |= GEM_MAC_XIF_GMII_MODE; 1754336cca9eSBenno Rice else 1755336cca9eSBenno Rice v &= ~GEM_MAC_XIF_GMII_MODE; 175642c1b001SThomas Moestl } else { 175742c1b001SThomas Moestl /* Internal MII needs buf enable */ 175842c1b001SThomas Moestl v |= GEM_MAC_XIF_MII_BUF_ENA; 175942c1b001SThomas Moestl } 176042c1b001SThomas Moestl bus_space_write_4(t, mac, GEM_MAC_XIF_CONFIG, v); 176142c1b001SThomas Moestl } 176242c1b001SThomas Moestl 176342c1b001SThomas Moestl int 176442c1b001SThomas Moestl gem_mediachange(ifp) 176542c1b001SThomas Moestl struct ifnet *ifp; 176642c1b001SThomas Moestl { 176742c1b001SThomas Moestl struct gem_softc *sc = ifp->if_softc; 176842c1b001SThomas Moestl 176942c1b001SThomas Moestl /* XXX Add support for serial media. */ 177042c1b001SThomas Moestl 177142c1b001SThomas Moestl return (mii_mediachg(sc->sc_mii)); 177242c1b001SThomas Moestl } 177342c1b001SThomas Moestl 177442c1b001SThomas Moestl void 177542c1b001SThomas Moestl gem_mediastatus(ifp, ifmr) 177642c1b001SThomas Moestl struct ifnet *ifp; 177742c1b001SThomas Moestl struct ifmediareq *ifmr; 177842c1b001SThomas Moestl { 177942c1b001SThomas Moestl struct gem_softc *sc = ifp->if_softc; 178042c1b001SThomas Moestl 178142c1b001SThomas Moestl if ((ifp->if_flags & IFF_UP) == 0) 178242c1b001SThomas Moestl return; 178342c1b001SThomas Moestl 178442c1b001SThomas Moestl mii_pollstat(sc->sc_mii); 178542c1b001SThomas Moestl ifmr->ifm_active = sc->sc_mii->mii_media_active; 178642c1b001SThomas Moestl ifmr->ifm_status = sc->sc_mii->mii_media_status; 178742c1b001SThomas Moestl } 178842c1b001SThomas Moestl 178942c1b001SThomas Moestl /* 179042c1b001SThomas Moestl * Process an ioctl request. 179142c1b001SThomas Moestl */ 179242c1b001SThomas Moestl static int 179342c1b001SThomas Moestl gem_ioctl(ifp, cmd, data) 179442c1b001SThomas Moestl struct ifnet *ifp; 179542c1b001SThomas Moestl u_long cmd; 179642c1b001SThomas Moestl caddr_t data; 179742c1b001SThomas Moestl { 179842c1b001SThomas Moestl struct gem_softc *sc = ifp->if_softc; 179942c1b001SThomas Moestl struct ifreq *ifr = (struct ifreq *)data; 180042c1b001SThomas Moestl int s, error = 0; 180142c1b001SThomas Moestl 180242c1b001SThomas Moestl switch (cmd) { 180342c1b001SThomas Moestl case SIOCSIFADDR: 180442c1b001SThomas Moestl case SIOCGIFADDR: 180542c1b001SThomas Moestl case SIOCSIFMTU: 180642c1b001SThomas Moestl error = ether_ioctl(ifp, cmd, data); 180742c1b001SThomas Moestl break; 180842c1b001SThomas Moestl case SIOCSIFFLAGS: 180942c1b001SThomas Moestl if (ifp->if_flags & IFF_UP) { 1810336cca9eSBenno Rice if ((sc->sc_ifflags ^ ifp->if_flags) == IFF_PROMISC) 181142c1b001SThomas Moestl gem_setladrf(sc); 181242c1b001SThomas Moestl else 181342c1b001SThomas Moestl gem_init(sc); 181442c1b001SThomas Moestl } else { 181542c1b001SThomas Moestl if (ifp->if_flags & IFF_RUNNING) 181642c1b001SThomas Moestl gem_stop(ifp, 0); 181742c1b001SThomas Moestl } 1818336cca9eSBenno Rice sc->sc_ifflags = ifp->if_flags; 181942c1b001SThomas Moestl error = 0; 182042c1b001SThomas Moestl break; 182142c1b001SThomas Moestl case SIOCADDMULTI: 182242c1b001SThomas Moestl case SIOCDELMULTI: 182342c1b001SThomas Moestl gem_setladrf(sc); 182442c1b001SThomas Moestl error = 0; 182542c1b001SThomas Moestl break; 182642c1b001SThomas Moestl case SIOCGIFMEDIA: 182742c1b001SThomas Moestl case SIOCSIFMEDIA: 182842c1b001SThomas Moestl error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii->mii_media, cmd); 182942c1b001SThomas Moestl break; 183042c1b001SThomas Moestl default: 1831305f2c06SThomas Moestl error = ENOTTY; 183242c1b001SThomas Moestl break; 183342c1b001SThomas Moestl } 183442c1b001SThomas Moestl 183542c1b001SThomas Moestl /* Try to get things going again */ 183642c1b001SThomas Moestl if (ifp->if_flags & IFF_UP) 183742c1b001SThomas Moestl gem_start(ifp); 183842c1b001SThomas Moestl splx(s); 183942c1b001SThomas Moestl return (error); 184042c1b001SThomas Moestl } 184142c1b001SThomas Moestl 184242c1b001SThomas Moestl /* 184342c1b001SThomas Moestl * Set up the logical address filter. 184442c1b001SThomas Moestl */ 184542c1b001SThomas Moestl static void 184642c1b001SThomas Moestl gem_setladrf(sc) 184742c1b001SThomas Moestl struct gem_softc *sc; 184842c1b001SThomas Moestl { 184942c1b001SThomas Moestl struct ifnet *ifp = &sc->sc_arpcom.ac_if; 185042c1b001SThomas Moestl struct ifmultiaddr *inm; 185142c1b001SThomas Moestl struct sockaddr_dl *sdl; 185242c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 185342c1b001SThomas Moestl bus_space_handle_t h = sc->sc_h; 185442c1b001SThomas Moestl u_char *cp; 185542c1b001SThomas Moestl u_int32_t crc; 185642c1b001SThomas Moestl u_int32_t hash[16]; 185742c1b001SThomas Moestl u_int32_t v; 185842c1b001SThomas Moestl int len; 1859336cca9eSBenno Rice int i; 186042c1b001SThomas Moestl 186142c1b001SThomas Moestl /* Get current RX configuration */ 186242c1b001SThomas Moestl v = bus_space_read_4(t, h, GEM_MAC_RX_CONFIG); 186342c1b001SThomas Moestl 1864336cca9eSBenno Rice /* 1865336cca9eSBenno Rice * Turn off promiscuous mode, promiscuous group mode (all multicast), 1866336cca9eSBenno Rice * and hash filter. Depending on the case, the right bit will be 1867336cca9eSBenno Rice * enabled. 1868336cca9eSBenno Rice */ 1869336cca9eSBenno Rice v &= ~(GEM_MAC_RX_PROMISCUOUS|GEM_MAC_RX_HASH_FILTER| 1870336cca9eSBenno Rice GEM_MAC_RX_PROMISC_GRP); 1871336cca9eSBenno Rice 187242c1b001SThomas Moestl if ((ifp->if_flags & IFF_PROMISC) != 0) { 1873336cca9eSBenno Rice /* Turn on promiscuous mode */ 187442c1b001SThomas Moestl v |= GEM_MAC_RX_PROMISCUOUS; 187542c1b001SThomas Moestl goto chipit; 187642c1b001SThomas Moestl } 187742c1b001SThomas Moestl if ((ifp->if_flags & IFF_ALLMULTI) != 0) { 187842c1b001SThomas Moestl hash[3] = hash[2] = hash[1] = hash[0] = 0xffff; 187942c1b001SThomas Moestl ifp->if_flags |= IFF_ALLMULTI; 1880336cca9eSBenno Rice v |= GEM_MAC_RX_PROMISC_GRP; 188142c1b001SThomas Moestl goto chipit; 188242c1b001SThomas Moestl } 188342c1b001SThomas Moestl 188442c1b001SThomas Moestl /* 188542c1b001SThomas Moestl * Set up multicast address filter by passing all multicast addresses 1886336cca9eSBenno Rice * through a crc generator, and then using the high order 8 bits as an 1887336cca9eSBenno Rice * index into the 256 bit logical address filter. The high order 4 1888336cca9eSBenno Rice * bits selects the word, while the other 4 bits select the bit within 1889336cca9eSBenno Rice * the word (where bit 0 is the MSB). 189042c1b001SThomas Moestl */ 189142c1b001SThomas Moestl 1892336cca9eSBenno Rice /* Clear hash table */ 1893336cca9eSBenno Rice memset(hash, 0, sizeof(hash)); 1894336cca9eSBenno Rice 189542c1b001SThomas Moestl TAILQ_FOREACH(inm, &sc->sc_arpcom.ac_if.if_multiaddrs, ifma_link) { 189642c1b001SThomas Moestl if (inm->ifma_addr->sa_family != AF_LINK) 189742c1b001SThomas Moestl continue; 189842c1b001SThomas Moestl sdl = (struct sockaddr_dl *)inm->ifma_addr; 189942c1b001SThomas Moestl cp = LLADDR(sdl); 190042c1b001SThomas Moestl crc = 0xffffffff; 190142c1b001SThomas Moestl for (len = sdl->sdl_alen; --len >= 0;) { 190242c1b001SThomas Moestl int octet = *cp++; 190342c1b001SThomas Moestl int i; 190442c1b001SThomas Moestl 190542c1b001SThomas Moestl #define MC_POLY_LE 0xedb88320UL /* mcast crc, little endian */ 190642c1b001SThomas Moestl for (i = 0; i < 8; i++) { 190742c1b001SThomas Moestl if ((crc & 1) ^ (octet & 1)) { 190842c1b001SThomas Moestl crc >>= 1; 190942c1b001SThomas Moestl crc ^= MC_POLY_LE; 191042c1b001SThomas Moestl } else { 191142c1b001SThomas Moestl crc >>= 1; 191242c1b001SThomas Moestl } 191342c1b001SThomas Moestl octet >>= 1; 191442c1b001SThomas Moestl } 191542c1b001SThomas Moestl } 191642c1b001SThomas Moestl /* Just want the 8 most significant bits. */ 191742c1b001SThomas Moestl crc >>= 24; 191842c1b001SThomas Moestl 191942c1b001SThomas Moestl /* Set the corresponding bit in the filter. */ 1920336cca9eSBenno Rice hash[crc >> 4] |= 1 << (15 - (crc & 15)); 1921336cca9eSBenno Rice } 1922336cca9eSBenno Rice 1923336cca9eSBenno Rice v |= GEM_MAC_RX_HASH_FILTER; 1924336cca9eSBenno Rice ifp->if_flags &= ~IFF_ALLMULTI; 1925336cca9eSBenno Rice 1926336cca9eSBenno Rice /* Now load the hash table into the chip (if we are using it) */ 1927336cca9eSBenno Rice for (i = 0; i < 16; i++) { 1928336cca9eSBenno Rice bus_space_write_4(t, h, 1929336cca9eSBenno Rice GEM_MAC_HASH0 + i * (GEM_MAC_HASH1-GEM_MAC_HASH0), 1930336cca9eSBenno Rice hash[i]); 193142c1b001SThomas Moestl } 193242c1b001SThomas Moestl 193342c1b001SThomas Moestl chipit: 193442c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_RX_CONFIG, v); 193542c1b001SThomas Moestl } 1936