xref: /freebsd/sys/dev/gem/if_gem.c (revision cbbdf2367eb83eb3179661b14b34fd15f3e253df)
142c1b001SThomas Moestl /*
242c1b001SThomas Moestl  * Copyright (C) 2001 Eduardo Horvath.
3305f2c06SThomas Moestl  * Copyright (c) 2001-2003 Thomas Moestl
442c1b001SThomas Moestl  * All rights reserved.
542c1b001SThomas Moestl  *
642c1b001SThomas Moestl  * Redistribution and use in source and binary forms, with or without
742c1b001SThomas Moestl  * modification, are permitted provided that the following conditions
842c1b001SThomas Moestl  * are met:
942c1b001SThomas Moestl  * 1. Redistributions of source code must retain the above copyright
1042c1b001SThomas Moestl  *    notice, this list of conditions and the following disclaimer.
1142c1b001SThomas Moestl  * 2. Redistributions in binary form must reproduce the above copyright
1242c1b001SThomas Moestl  *    notice, this list of conditions and the following disclaimer in the
1342c1b001SThomas Moestl  *    documentation and/or other materials provided with the distribution.
1442c1b001SThomas Moestl  *
1542c1b001SThomas Moestl  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR  ``AS IS'' AND
1642c1b001SThomas Moestl  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1742c1b001SThomas Moestl  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
1842c1b001SThomas Moestl  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR  BE LIABLE
1942c1b001SThomas Moestl  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2042c1b001SThomas Moestl  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2142c1b001SThomas Moestl  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2242c1b001SThomas Moestl  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2342c1b001SThomas Moestl  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2442c1b001SThomas Moestl  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2542c1b001SThomas Moestl  * SUCH DAMAGE.
2642c1b001SThomas Moestl  *
27336cca9eSBenno Rice  *	from: NetBSD: gem.c,v 1.21 2002/06/01 23:50:58 lukem Exp
2842c1b001SThomas Moestl  *
2942c1b001SThomas Moestl  * $FreeBSD$
3042c1b001SThomas Moestl  */
3142c1b001SThomas Moestl 
3242c1b001SThomas Moestl /*
3342c1b001SThomas Moestl  * Driver for Sun GEM ethernet controllers.
3442c1b001SThomas Moestl  */
3542c1b001SThomas Moestl 
3642c1b001SThomas Moestl #define	GEM_DEBUG
3742c1b001SThomas Moestl 
3842c1b001SThomas Moestl #include <sys/param.h>
3942c1b001SThomas Moestl #include <sys/systm.h>
4042c1b001SThomas Moestl #include <sys/bus.h>
4142c1b001SThomas Moestl #include <sys/callout.h>
42a30d4b32SMike Barcroft #include <sys/endian.h>
4342c1b001SThomas Moestl #include <sys/mbuf.h>
4442c1b001SThomas Moestl #include <sys/malloc.h>
4542c1b001SThomas Moestl #include <sys/kernel.h>
4642c1b001SThomas Moestl #include <sys/socket.h>
4742c1b001SThomas Moestl #include <sys/sockio.h>
4842c1b001SThomas Moestl 
4908e0fdebSThomas Moestl #include <net/bpf.h>
5042c1b001SThomas Moestl #include <net/ethernet.h>
5142c1b001SThomas Moestl #include <net/if.h>
5242c1b001SThomas Moestl #include <net/if_arp.h>
5342c1b001SThomas Moestl #include <net/if_dl.h>
5442c1b001SThomas Moestl #include <net/if_media.h>
5542c1b001SThomas Moestl 
5642c1b001SThomas Moestl #include <machine/bus.h>
5742c1b001SThomas Moestl 
5842c1b001SThomas Moestl #include <dev/mii/mii.h>
5942c1b001SThomas Moestl #include <dev/mii/miivar.h>
6042c1b001SThomas Moestl 
6142c1b001SThomas Moestl #include <gem/if_gemreg.h>
6242c1b001SThomas Moestl #include <gem/if_gemvar.h>
6342c1b001SThomas Moestl 
6442c1b001SThomas Moestl #define TRIES	10000
6542c1b001SThomas Moestl 
66e51a25f8SAlfred Perlstein static void	gem_start(struct ifnet *);
67e51a25f8SAlfred Perlstein static void	gem_stop(struct ifnet *, int);
68e51a25f8SAlfred Perlstein static int	gem_ioctl(struct ifnet *, u_long, caddr_t);
69e51a25f8SAlfred Perlstein static void	gem_cddma_callback(void *, bus_dma_segment_t *, int, int);
70305f2c06SThomas Moestl static void	gem_rxdma_callback(void *, bus_dma_segment_t *, int,
71305f2c06SThomas Moestl     bus_size_t, int);
72305f2c06SThomas Moestl static void	gem_txdma_callback(void *, bus_dma_segment_t *, int,
73305f2c06SThomas Moestl     bus_size_t, int);
74e51a25f8SAlfred Perlstein static void	gem_tick(void *);
75e51a25f8SAlfred Perlstein static void	gem_watchdog(struct ifnet *);
76e51a25f8SAlfred Perlstein static void	gem_init(void *);
77e51a25f8SAlfred Perlstein static void	gem_init_regs(struct gem_softc *sc);
78e51a25f8SAlfred Perlstein static int	gem_ringsize(int sz);
79e51a25f8SAlfred Perlstein static int	gem_meminit(struct gem_softc *);
80305f2c06SThomas Moestl static int	gem_load_txmbuf(struct gem_softc *, struct mbuf *);
81e51a25f8SAlfred Perlstein static void	gem_mifinit(struct gem_softc *);
82e51a25f8SAlfred Perlstein static int	gem_bitwait(struct gem_softc *sc, bus_addr_t r,
83e51a25f8SAlfred Perlstein     u_int32_t clr, u_int32_t set);
84e51a25f8SAlfred Perlstein static int	gem_reset_rx(struct gem_softc *);
85e51a25f8SAlfred Perlstein static int	gem_reset_tx(struct gem_softc *);
86e51a25f8SAlfred Perlstein static int	gem_disable_rx(struct gem_softc *);
87e51a25f8SAlfred Perlstein static int	gem_disable_tx(struct gem_softc *);
88e51a25f8SAlfred Perlstein static void	gem_rxdrain(struct gem_softc *);
89e51a25f8SAlfred Perlstein static int	gem_add_rxbuf(struct gem_softc *, int);
90e51a25f8SAlfred Perlstein static void	gem_setladrf(struct gem_softc *);
9142c1b001SThomas Moestl 
92e51a25f8SAlfred Perlstein struct mbuf	*gem_get(struct gem_softc *, int, int);
93e51a25f8SAlfred Perlstein static void	gem_eint(struct gem_softc *, u_int);
94e51a25f8SAlfred Perlstein static void	gem_rint(struct gem_softc *);
9511e3f060SJake Burkholder #if 0
960d80b9bdSThomas Moestl static void	gem_rint_timeout(void *);
9711e3f060SJake Burkholder #endif
98e51a25f8SAlfred Perlstein static void	gem_tint(struct gem_softc *);
9942c1b001SThomas Moestl #ifdef notyet
100e51a25f8SAlfred Perlstein static void	gem_power(int, void *);
10142c1b001SThomas Moestl #endif
10242c1b001SThomas Moestl 
10342c1b001SThomas Moestl devclass_t gem_devclass;
10442c1b001SThomas Moestl DRIVER_MODULE(miibus, gem, miibus_driver, miibus_devclass, 0, 0);
10542c1b001SThomas Moestl MODULE_DEPEND(gem, miibus, 1, 1, 1);
10642c1b001SThomas Moestl 
10742c1b001SThomas Moestl #ifdef GEM_DEBUG
10842c1b001SThomas Moestl #include <sys/ktr.h>
10942c1b001SThomas Moestl #define	KTR_GEM		KTR_CT2
11042c1b001SThomas Moestl #endif
11142c1b001SThomas Moestl 
11242c1b001SThomas Moestl #define	GEM_NSEGS GEM_NTXSEGS
11342c1b001SThomas Moestl 
11442c1b001SThomas Moestl /*
11542c1b001SThomas Moestl  * gem_attach:
11642c1b001SThomas Moestl  *
11742c1b001SThomas Moestl  *	Attach a Gem interface to the system.
11842c1b001SThomas Moestl  */
11942c1b001SThomas Moestl int
12042c1b001SThomas Moestl gem_attach(sc)
12142c1b001SThomas Moestl 	struct gem_softc *sc;
12242c1b001SThomas Moestl {
12342c1b001SThomas Moestl 	struct ifnet *ifp = &sc->sc_arpcom.ac_if;
12442c1b001SThomas Moestl 	struct mii_softc *child;
12542c1b001SThomas Moestl 	int i, error;
126336cca9eSBenno Rice 	u_int32_t v;
12742c1b001SThomas Moestl 
12842c1b001SThomas Moestl 	/* Make sure the chip is stopped. */
12942c1b001SThomas Moestl 	ifp->if_softc = sc;
13042c1b001SThomas Moestl 	gem_reset(sc);
13142c1b001SThomas Moestl 
13242c1b001SThomas Moestl 	error = bus_dma_tag_create(NULL, 1, 0, BUS_SPACE_MAXADDR_32BIT,
13342c1b001SThomas Moestl 	    BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, GEM_NSEGS,
13442c1b001SThomas Moestl 	    BUS_SPACE_MAXSIZE_32BIT, 0, &sc->sc_pdmatag);
13542c1b001SThomas Moestl 	if (error)
13642c1b001SThomas Moestl 		return (error);
13742c1b001SThomas Moestl 
13842c1b001SThomas Moestl 	error = bus_dma_tag_create(sc->sc_pdmatag, 1, 0,
13942c1b001SThomas Moestl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, MAXBSIZE,
140305f2c06SThomas Moestl 	    1, BUS_SPACE_MAXSIZE_32BIT, BUS_DMA_ALLOCNOW,
141305f2c06SThomas Moestl 	    &sc->sc_rdmatag);
14242c1b001SThomas Moestl 	if (error)
143305f2c06SThomas Moestl 		goto fail_ptag;
144305f2c06SThomas Moestl 
145305f2c06SThomas Moestl 	error = bus_dma_tag_create(sc->sc_pdmatag, 1, 0,
146305f2c06SThomas Moestl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
147305f2c06SThomas Moestl 	    GEM_TD_BUFSIZE, GEM_NTXSEGS, BUS_SPACE_MAXSIZE_32BIT,
148305f2c06SThomas Moestl 	    BUS_DMA_ALLOCNOW, &sc->sc_tdmatag);
149305f2c06SThomas Moestl 	if (error)
150305f2c06SThomas Moestl 		goto fail_rtag;
15142c1b001SThomas Moestl 
15242c1b001SThomas Moestl 	error = bus_dma_tag_create(sc->sc_pdmatag, PAGE_SIZE, 0,
15342c1b001SThomas Moestl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
15442c1b001SThomas Moestl 	    sizeof(struct gem_control_data), 1,
15542c1b001SThomas Moestl 	    sizeof(struct gem_control_data), BUS_DMA_ALLOCNOW,
15642c1b001SThomas Moestl 	    &sc->sc_cdmatag);
15742c1b001SThomas Moestl 	if (error)
158305f2c06SThomas Moestl 		goto fail_ttag;
15942c1b001SThomas Moestl 
16042c1b001SThomas Moestl 	/*
16142c1b001SThomas Moestl 	 * Allocate the control data structures, and create and load the
16242c1b001SThomas Moestl 	 * DMA map for it.
16342c1b001SThomas Moestl 	 */
16442c1b001SThomas Moestl 	if ((error = bus_dmamem_alloc(sc->sc_cdmatag,
16542c1b001SThomas Moestl 	    (void **)&sc->sc_control_data, 0, &sc->sc_cddmamap))) {
16642c1b001SThomas Moestl 		device_printf(sc->sc_dev, "unable to allocate control data,"
16742c1b001SThomas Moestl 		    " error = %d\n", error);
168305f2c06SThomas Moestl 		goto fail_ctag;
16942c1b001SThomas Moestl 	}
17042c1b001SThomas Moestl 
17142c1b001SThomas Moestl 	sc->sc_cddma = 0;
17242c1b001SThomas Moestl 	if ((error = bus_dmamap_load(sc->sc_cdmatag, sc->sc_cddmamap,
17342c1b001SThomas Moestl 	    sc->sc_control_data, sizeof(struct gem_control_data),
17442c1b001SThomas Moestl 	    gem_cddma_callback, sc, 0)) != 0 || sc->sc_cddma == 0) {
17542c1b001SThomas Moestl 		device_printf(sc->sc_dev, "unable to load control data DMA "
17642c1b001SThomas Moestl 		    "map, error = %d\n", error);
177305f2c06SThomas Moestl 		goto fail_cmem;
17842c1b001SThomas Moestl 	}
17942c1b001SThomas Moestl 
18042c1b001SThomas Moestl 	/*
18142c1b001SThomas Moestl 	 * Initialize the transmit job descriptors.
18242c1b001SThomas Moestl 	 */
18342c1b001SThomas Moestl 	STAILQ_INIT(&sc->sc_txfreeq);
18442c1b001SThomas Moestl 	STAILQ_INIT(&sc->sc_txdirtyq);
18542c1b001SThomas Moestl 
18642c1b001SThomas Moestl 	/*
18742c1b001SThomas Moestl 	 * Create the transmit buffer DMA maps.
18842c1b001SThomas Moestl 	 */
18942c1b001SThomas Moestl 	error = ENOMEM;
19042c1b001SThomas Moestl 	for (i = 0; i < GEM_TXQUEUELEN; i++) {
19142c1b001SThomas Moestl 		struct gem_txsoft *txs;
19242c1b001SThomas Moestl 
19342c1b001SThomas Moestl 		txs = &sc->sc_txsoft[i];
19442c1b001SThomas Moestl 		txs->txs_mbuf = NULL;
19542c1b001SThomas Moestl 		txs->txs_ndescs = 0;
196305f2c06SThomas Moestl 		if ((error = bus_dmamap_create(sc->sc_tdmatag, 0,
19742c1b001SThomas Moestl 		    &txs->txs_dmamap)) != 0) {
19842c1b001SThomas Moestl 			device_printf(sc->sc_dev, "unable to create tx DMA map "
19942c1b001SThomas Moestl 			    "%d, error = %d\n", i, error);
200305f2c06SThomas Moestl 			goto fail_txd;
20142c1b001SThomas Moestl 		}
20242c1b001SThomas Moestl 		STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
20342c1b001SThomas Moestl 	}
20442c1b001SThomas Moestl 
20542c1b001SThomas Moestl 	/*
20642c1b001SThomas Moestl 	 * Create the receive buffer DMA maps.
20742c1b001SThomas Moestl 	 */
20842c1b001SThomas Moestl 	for (i = 0; i < GEM_NRXDESC; i++) {
209305f2c06SThomas Moestl 		if ((error = bus_dmamap_create(sc->sc_rdmatag, 0,
21042c1b001SThomas Moestl 		    &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
21142c1b001SThomas Moestl 			device_printf(sc->sc_dev, "unable to create rx DMA map "
21242c1b001SThomas Moestl 			    "%d, error = %d\n", i, error);
213305f2c06SThomas Moestl 			goto fail_rxd;
21442c1b001SThomas Moestl 		}
21542c1b001SThomas Moestl 		sc->sc_rxsoft[i].rxs_mbuf = NULL;
21642c1b001SThomas Moestl 	}
21742c1b001SThomas Moestl 
21842c1b001SThomas Moestl 
21942c1b001SThomas Moestl 	gem_mifinit(sc);
22042c1b001SThomas Moestl 
22142c1b001SThomas Moestl 	if ((error = mii_phy_probe(sc->sc_dev, &sc->sc_miibus, gem_mediachange,
22242c1b001SThomas Moestl 	    gem_mediastatus)) != 0) {
22342c1b001SThomas Moestl 		device_printf(sc->sc_dev, "phy probe failed: %d\n", error);
224305f2c06SThomas Moestl 		goto fail_rxd;
22542c1b001SThomas Moestl 	}
22642c1b001SThomas Moestl 	sc->sc_mii = device_get_softc(sc->sc_miibus);
22742c1b001SThomas Moestl 
22842c1b001SThomas Moestl 	/*
22942c1b001SThomas Moestl 	 * From this point forward, the attachment cannot fail.  A failure
23042c1b001SThomas Moestl 	 * before this point releases all resources that may have been
23142c1b001SThomas Moestl 	 * allocated.
23242c1b001SThomas Moestl 	 */
23342c1b001SThomas Moestl 
23442c1b001SThomas Moestl 	/* Announce ourselves. */
23542c1b001SThomas Moestl 	device_printf(sc->sc_dev, "Ethernet address:");
23642c1b001SThomas Moestl 	for (i = 0; i < 6; i++)
23742c1b001SThomas Moestl 		printf("%c%02x", i > 0 ? ':' : ' ', sc->sc_arpcom.ac_enaddr[i]);
238336cca9eSBenno Rice 
239336cca9eSBenno Rice 	/* Get RX FIFO size */
240336cca9eSBenno Rice 	sc->sc_rxfifosize = 64 *
241336cca9eSBenno Rice 	    bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_RX_FIFO_SIZE);
242336cca9eSBenno Rice 	printf(", %uKB RX fifo", sc->sc_rxfifosize / 1024);
243336cca9eSBenno Rice 
244336cca9eSBenno Rice 	/* Get TX FIFO size */
245336cca9eSBenno Rice 	v = bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_FIFO_SIZE);
246336cca9eSBenno Rice 	printf(", %uKB TX fifo\n", v / 16);
24742c1b001SThomas Moestl 
24842c1b001SThomas Moestl 	/* Initialize ifnet structure. */
24942c1b001SThomas Moestl 	ifp->if_softc = sc;
25042c1b001SThomas Moestl 	ifp->if_unit = device_get_unit(sc->sc_dev);
25142c1b001SThomas Moestl 	ifp->if_name = "gem";
25242c1b001SThomas Moestl 	ifp->if_mtu = ETHERMTU;
25342c1b001SThomas Moestl 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
25442c1b001SThomas Moestl 	ifp->if_start = gem_start;
25542c1b001SThomas Moestl 	ifp->if_ioctl = gem_ioctl;
25642c1b001SThomas Moestl 	ifp->if_watchdog = gem_watchdog;
25742c1b001SThomas Moestl 	ifp->if_init = gem_init;
25842c1b001SThomas Moestl 	ifp->if_output = ether_output;
25942c1b001SThomas Moestl 	ifp->if_snd.ifq_maxlen = GEM_TXQUEUELEN;
26042c1b001SThomas Moestl 	/*
26142c1b001SThomas Moestl 	 * Walk along the list of attached MII devices and
26242c1b001SThomas Moestl 	 * establish an `MII instance' to `phy number'
26342c1b001SThomas Moestl 	 * mapping. We'll use this mapping in media change
26442c1b001SThomas Moestl 	 * requests to determine which phy to use to program
26542c1b001SThomas Moestl 	 * the MIF configuration register.
26642c1b001SThomas Moestl 	 */
26742c1b001SThomas Moestl 	for (child = LIST_FIRST(&sc->sc_mii->mii_phys); child != NULL;
26842c1b001SThomas Moestl 	     child = LIST_NEXT(child, mii_list)) {
26942c1b001SThomas Moestl 		/*
27042c1b001SThomas Moestl 		 * Note: we support just two PHYs: the built-in
27142c1b001SThomas Moestl 		 * internal device and an external on the MII
27242c1b001SThomas Moestl 		 * connector.
27342c1b001SThomas Moestl 		 */
27442c1b001SThomas Moestl 		if (child->mii_phy > 1 || child->mii_inst > 1) {
27542c1b001SThomas Moestl 			device_printf(sc->sc_dev, "cannot accomodate "
27642c1b001SThomas Moestl 			    "MII device %s at phy %d, instance %d\n",
27742c1b001SThomas Moestl 			    device_get_name(child->mii_dev),
27842c1b001SThomas Moestl 			    child->mii_phy, child->mii_inst);
27942c1b001SThomas Moestl 			continue;
28042c1b001SThomas Moestl 		}
28142c1b001SThomas Moestl 
28242c1b001SThomas Moestl 		sc->sc_phys[child->mii_inst] = child->mii_phy;
28342c1b001SThomas Moestl 	}
28442c1b001SThomas Moestl 
28542c1b001SThomas Moestl 	/*
28642c1b001SThomas Moestl 	 * Now select and activate the PHY we will use.
28742c1b001SThomas Moestl 	 *
28842c1b001SThomas Moestl 	 * The order of preference is External (MDI1),
28942c1b001SThomas Moestl 	 * Internal (MDI0), Serial Link (no MII).
29042c1b001SThomas Moestl 	 */
29142c1b001SThomas Moestl 	if (sc->sc_phys[1]) {
29242c1b001SThomas Moestl #ifdef GEM_DEBUG
29342c1b001SThomas Moestl 		printf("using external phy\n");
29442c1b001SThomas Moestl #endif
29542c1b001SThomas Moestl 		sc->sc_mif_config |= GEM_MIF_CONFIG_PHY_SEL;
29642c1b001SThomas Moestl 	} else {
29742c1b001SThomas Moestl #ifdef GEM_DEBUG
29842c1b001SThomas Moestl 		printf("using internal phy\n");
29942c1b001SThomas Moestl #endif
30042c1b001SThomas Moestl 		sc->sc_mif_config &= ~GEM_MIF_CONFIG_PHY_SEL;
30142c1b001SThomas Moestl 	}
30242c1b001SThomas Moestl 	bus_space_write_4(sc->sc_bustag, sc->sc_h, GEM_MIF_CONFIG,
30342c1b001SThomas Moestl 	    sc->sc_mif_config);
30442c1b001SThomas Moestl 	/* Attach the interface. */
305673d9191SSam Leffler 	ether_ifattach(ifp, sc->sc_arpcom.ac_enaddr);
30642c1b001SThomas Moestl 
30742c1b001SThomas Moestl #if notyet
30842c1b001SThomas Moestl 	/*
30942c1b001SThomas Moestl 	 * Add a suspend hook to make sure we come back up after a
31042c1b001SThomas Moestl 	 * resume.
31142c1b001SThomas Moestl 	 */
31242c1b001SThomas Moestl 	sc->sc_powerhook = powerhook_establish(gem_power, sc);
31342c1b001SThomas Moestl 	if (sc->sc_powerhook == NULL)
31442c1b001SThomas Moestl 		device_printf(sc->sc_dev, "WARNING: unable to establish power "
31542c1b001SThomas Moestl 		    "hook\n");
31642c1b001SThomas Moestl #endif
31742c1b001SThomas Moestl 
31842c1b001SThomas Moestl 	callout_init(&sc->sc_tick_ch, 0);
3190d80b9bdSThomas Moestl 	callout_init(&sc->sc_rx_ch, 0);
32042c1b001SThomas Moestl 	return (0);
32142c1b001SThomas Moestl 
32242c1b001SThomas Moestl 	/*
32342c1b001SThomas Moestl 	 * Free any resources we've allocated during the failed attach
32442c1b001SThomas Moestl 	 * attempt.  Do this in reverse order and fall through.
32542c1b001SThomas Moestl 	 */
326305f2c06SThomas Moestl fail_rxd:
32742c1b001SThomas Moestl 	for (i = 0; i < GEM_NRXDESC; i++) {
32842c1b001SThomas Moestl 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
329305f2c06SThomas Moestl 			bus_dmamap_destroy(sc->sc_rdmatag,
33042c1b001SThomas Moestl 			    sc->sc_rxsoft[i].rxs_dmamap);
33142c1b001SThomas Moestl 	}
332305f2c06SThomas Moestl fail_txd:
33342c1b001SThomas Moestl 	for (i = 0; i < GEM_TXQUEUELEN; i++) {
33442c1b001SThomas Moestl 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
335305f2c06SThomas Moestl 			bus_dmamap_destroy(sc->sc_tdmatag,
33642c1b001SThomas Moestl 			    sc->sc_txsoft[i].txs_dmamap);
33742c1b001SThomas Moestl 	}
338305f2c06SThomas Moestl 	bus_dmamap_unload(sc->sc_cdmatag, sc->sc_cddmamap);
339305f2c06SThomas Moestl fail_cmem:
34042c1b001SThomas Moestl 	bus_dmamem_free(sc->sc_cdmatag, sc->sc_control_data,
34142c1b001SThomas Moestl 	    sc->sc_cddmamap);
342305f2c06SThomas Moestl fail_ctag:
34342c1b001SThomas Moestl 	bus_dma_tag_destroy(sc->sc_cdmatag);
344305f2c06SThomas Moestl fail_ttag:
345305f2c06SThomas Moestl 	bus_dma_tag_destroy(sc->sc_tdmatag);
346305f2c06SThomas Moestl fail_rtag:
347305f2c06SThomas Moestl 	bus_dma_tag_destroy(sc->sc_rdmatag);
348305f2c06SThomas Moestl fail_ptag:
34942c1b001SThomas Moestl 	bus_dma_tag_destroy(sc->sc_pdmatag);
35042c1b001SThomas Moestl 	return (error);
35142c1b001SThomas Moestl }
35242c1b001SThomas Moestl 
353cbbdf236SThomas Moestl void
354cbbdf236SThomas Moestl gem_detach(sc)
355cbbdf236SThomas Moestl 	struct gem_softc *sc;
356cbbdf236SThomas Moestl {
357cbbdf236SThomas Moestl 	struct ifnet *ifp = &sc->sc_arpcom.ac_if;
358cbbdf236SThomas Moestl 	int i;
359cbbdf236SThomas Moestl 
360cbbdf236SThomas Moestl 	ether_ifdetach(ifp);
361cbbdf236SThomas Moestl 	gem_stop(ifp, 1);
362cbbdf236SThomas Moestl 	device_delete_child(sc->sc_dev, sc->sc_miibus);
363cbbdf236SThomas Moestl 
364cbbdf236SThomas Moestl 	for (i = 0; i < GEM_NRXDESC; i++) {
365cbbdf236SThomas Moestl 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
366cbbdf236SThomas Moestl 			bus_dmamap_destroy(sc->sc_rdmatag,
367cbbdf236SThomas Moestl 			    sc->sc_rxsoft[i].rxs_dmamap);
368cbbdf236SThomas Moestl 	}
369cbbdf236SThomas Moestl 	for (i = 0; i < GEM_TXQUEUELEN; i++) {
370cbbdf236SThomas Moestl 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
371cbbdf236SThomas Moestl 			bus_dmamap_destroy(sc->sc_tdmatag,
372cbbdf236SThomas Moestl 			    sc->sc_txsoft[i].txs_dmamap);
373cbbdf236SThomas Moestl 	}
374cbbdf236SThomas Moestl 	bus_dmamap_unload(sc->sc_cdmatag, sc->sc_cddmamap);
375cbbdf236SThomas Moestl 	bus_dmamem_free(sc->sc_cdmatag, sc->sc_control_data,
376cbbdf236SThomas Moestl 	    sc->sc_cddmamap);
377cbbdf236SThomas Moestl 	bus_dma_tag_destroy(sc->sc_cdmatag);
378cbbdf236SThomas Moestl 	bus_dma_tag_destroy(sc->sc_tdmatag);
379cbbdf236SThomas Moestl 	bus_dma_tag_destroy(sc->sc_rdmatag);
380cbbdf236SThomas Moestl 	bus_dma_tag_destroy(sc->sc_pdmatag);
381cbbdf236SThomas Moestl }
382cbbdf236SThomas Moestl 
383cbbdf236SThomas Moestl void
384cbbdf236SThomas Moestl gem_suspend(sc)
385cbbdf236SThomas Moestl 	struct gem_softc *sc;
386cbbdf236SThomas Moestl {
387cbbdf236SThomas Moestl 	struct ifnet *ifp = &sc->sc_arpcom.ac_if;
388cbbdf236SThomas Moestl 
389cbbdf236SThomas Moestl 	gem_stop(ifp, 0);
390cbbdf236SThomas Moestl }
391cbbdf236SThomas Moestl 
392cbbdf236SThomas Moestl void
393cbbdf236SThomas Moestl gem_resume(sc)
394cbbdf236SThomas Moestl 	struct gem_softc *sc;
395cbbdf236SThomas Moestl {
396cbbdf236SThomas Moestl 	struct ifnet *ifp = &sc->sc_arpcom.ac_if;
397cbbdf236SThomas Moestl 
398cbbdf236SThomas Moestl 	if (ifp->if_flags & IFF_UP)
399cbbdf236SThomas Moestl 		gem_init(ifp);
400cbbdf236SThomas Moestl }
401cbbdf236SThomas Moestl 
40242c1b001SThomas Moestl static void
40342c1b001SThomas Moestl gem_cddma_callback(xsc, segs, nsegs, error)
40442c1b001SThomas Moestl 	void *xsc;
40542c1b001SThomas Moestl 	bus_dma_segment_t *segs;
40642c1b001SThomas Moestl 	int nsegs;
40742c1b001SThomas Moestl 	int error;
40842c1b001SThomas Moestl {
40942c1b001SThomas Moestl 	struct gem_softc *sc = (struct gem_softc *)xsc;
41042c1b001SThomas Moestl 
41142c1b001SThomas Moestl 	if (error != 0)
41242c1b001SThomas Moestl 		return;
41342c1b001SThomas Moestl 	if (nsegs != 1) {
41442c1b001SThomas Moestl 		/* can't happen... */
41542c1b001SThomas Moestl 		panic("gem_cddma_callback: bad control buffer segment count");
41642c1b001SThomas Moestl 	}
41742c1b001SThomas Moestl 	sc->sc_cddma = segs[0].ds_addr;
41842c1b001SThomas Moestl }
41942c1b001SThomas Moestl 
42042c1b001SThomas Moestl static void
421305f2c06SThomas Moestl gem_rxdma_callback(xsc, segs, nsegs, totsz, error)
42242c1b001SThomas Moestl 	void *xsc;
42342c1b001SThomas Moestl 	bus_dma_segment_t *segs;
42442c1b001SThomas Moestl 	int nsegs;
425305f2c06SThomas Moestl 	bus_size_t totsz;
42642c1b001SThomas Moestl 	int error;
42742c1b001SThomas Moestl {
42842c1b001SThomas Moestl 	struct gem_rxsoft *rxs = (struct gem_rxsoft *)xsc;
42942c1b001SThomas Moestl 
43042c1b001SThomas Moestl 	if (error != 0)
43142c1b001SThomas Moestl 		return;
432305f2c06SThomas Moestl 	KASSERT(nsegs == 1, ("gem_rxdma_callback: bad dma segment count"));
43342c1b001SThomas Moestl 	rxs->rxs_paddr = segs[0].ds_addr;
43442c1b001SThomas Moestl }
43542c1b001SThomas Moestl 
43642c1b001SThomas Moestl static void
437305f2c06SThomas Moestl gem_txdma_callback(xsc, segs, nsegs, totsz, error)
43842c1b001SThomas Moestl 	void *xsc;
43942c1b001SThomas Moestl 	bus_dma_segment_t *segs;
44042c1b001SThomas Moestl 	int nsegs;
441305f2c06SThomas Moestl 	bus_size_t totsz;
44242c1b001SThomas Moestl 	int error;
44342c1b001SThomas Moestl {
444305f2c06SThomas Moestl 	struct gem_txdma *txd = (struct gem_txdma *)xsc;
445305f2c06SThomas Moestl 	struct gem_softc *sc = txd->txd_sc;
446305f2c06SThomas Moestl 	struct gem_txsoft *txs = txd->txd_txs;
447305f2c06SThomas Moestl 	bus_size_t len = 0;
448305f2c06SThomas Moestl 	uint64_t flags = 0;
449305f2c06SThomas Moestl 	int seg, nexttx;
45042c1b001SThomas Moestl 
45142c1b001SThomas Moestl 	if (error != 0)
45242c1b001SThomas Moestl 		return;
453305f2c06SThomas Moestl 	/*
454305f2c06SThomas Moestl 	 * Ensure we have enough descriptors free to describe
455305f2c06SThomas Moestl 	 * the packet.  Note, we always reserve one descriptor
456305f2c06SThomas Moestl 	 * at the end of the ring as a termination point, to
457305f2c06SThomas Moestl 	 * prevent wrap-around.
458305f2c06SThomas Moestl 	 */
459305f2c06SThomas Moestl 	if (nsegs > sc->sc_txfree - 1) {
460305f2c06SThomas Moestl 		txs->txs_ndescs = -1;
461305f2c06SThomas Moestl 		return;
462305f2c06SThomas Moestl 	}
463305f2c06SThomas Moestl 	txs->txs_ndescs = nsegs;
46442c1b001SThomas Moestl 
465305f2c06SThomas Moestl 	nexttx = txs->txs_firstdesc;
46642c1b001SThomas Moestl 	/*
46742c1b001SThomas Moestl 	 * Initialize the transmit descriptors.
46842c1b001SThomas Moestl 	 */
46942c1b001SThomas Moestl 	for (seg = 0; seg < nsegs;
470305f2c06SThomas Moestl 	     seg++, nexttx = GEM_NEXTTX(nexttx)) {
47142c1b001SThomas Moestl 		CTR5(KTR_GEM, "txdma_cb: mapping seg %d (txd %d), len "
472305f2c06SThomas Moestl 		    "%lx, addr %#lx (%#lx)",  seg, nexttx,
47342c1b001SThomas Moestl 		    segs[seg].ds_len, segs[seg].ds_addr,
474305f2c06SThomas Moestl 		    GEM_DMA_WRITE(sc, segs[seg].ds_addr));
475305f2c06SThomas Moestl 
476305f2c06SThomas Moestl 		if (segs[seg].ds_len == 0)
477305f2c06SThomas Moestl 			continue;
478305f2c06SThomas Moestl 		sc->sc_txdescs[nexttx].gd_addr =
479305f2c06SThomas Moestl 		    GEM_DMA_WRITE(sc, segs[seg].ds_addr);
480305f2c06SThomas Moestl 		KASSERT(segs[seg].ds_len < GEM_TD_BUFSIZE,
481305f2c06SThomas Moestl 		    ("gem_txdma_callback: segment size too large!"));
48242c1b001SThomas Moestl 		flags = segs[seg].ds_len & GEM_TD_BUFSIZE;
483305f2c06SThomas Moestl 		if (len == 0) {
48442c1b001SThomas Moestl 			CTR2(KTR_GEM, "txdma_cb: start of packet at seg %d, "
485305f2c06SThomas Moestl 			    "tx %d", seg, nexttx);
48642c1b001SThomas Moestl 			flags |= GEM_TD_START_OF_PACKET;
487305f2c06SThomas Moestl 			if (++sc->sc_txwin > GEM_NTXSEGS * 2 / 3) {
488305f2c06SThomas Moestl 				sc->sc_txwin = 0;
489336cca9eSBenno Rice 				flags |= GEM_TD_INTERRUPT_ME;
490336cca9eSBenno Rice 			}
49142c1b001SThomas Moestl 		}
492305f2c06SThomas Moestl 		if (len + segs[seg].ds_len == totsz) {
49342c1b001SThomas Moestl 			CTR2(KTR_GEM, "txdma_cb: end of packet at seg %d, "
494305f2c06SThomas Moestl 			    "tx %d", seg, nexttx);
49542c1b001SThomas Moestl 			flags |= GEM_TD_END_OF_PACKET;
49642c1b001SThomas Moestl 		}
497305f2c06SThomas Moestl 		sc->sc_txdescs[nexttx].gd_flags = GEM_DMA_WRITE(sc, flags);
498305f2c06SThomas Moestl 		txs->txs_lastdesc = nexttx;
499305f2c06SThomas Moestl 		len += segs[seg].ds_len;
50042c1b001SThomas Moestl 	}
501305f2c06SThomas Moestl 	KASSERT((flags & GEM_TD_END_OF_PACKET) != 0,
502305f2c06SThomas Moestl 	    ("gem_txdma_callback: missed end of packet!"));
50342c1b001SThomas Moestl }
50442c1b001SThomas Moestl 
50542c1b001SThomas Moestl static void
50642c1b001SThomas Moestl gem_tick(arg)
50742c1b001SThomas Moestl 	void *arg;
50842c1b001SThomas Moestl {
50942c1b001SThomas Moestl 	struct gem_softc *sc = arg;
51042c1b001SThomas Moestl 	int s;
51142c1b001SThomas Moestl 
51242c1b001SThomas Moestl 	s = splnet();
51342c1b001SThomas Moestl 	mii_tick(sc->sc_mii);
51442c1b001SThomas Moestl 	splx(s);
51542c1b001SThomas Moestl 
51642c1b001SThomas Moestl 	callout_reset(&sc->sc_tick_ch, hz, gem_tick, sc);
51742c1b001SThomas Moestl }
51842c1b001SThomas Moestl 
51942c1b001SThomas Moestl static int
52042c1b001SThomas Moestl gem_bitwait(sc, r, clr, set)
52142c1b001SThomas Moestl 	struct gem_softc *sc;
52242c1b001SThomas Moestl 	bus_addr_t r;
52342c1b001SThomas Moestl 	u_int32_t clr;
52442c1b001SThomas Moestl 	u_int32_t set;
52542c1b001SThomas Moestl {
52642c1b001SThomas Moestl 	int i;
52742c1b001SThomas Moestl 	u_int32_t reg;
52842c1b001SThomas Moestl 
52942c1b001SThomas Moestl 	for (i = TRIES; i--; DELAY(100)) {
53042c1b001SThomas Moestl 		reg = bus_space_read_4(sc->sc_bustag, sc->sc_h, r);
53142c1b001SThomas Moestl 		if ((r & clr) == 0 && (r & set) == set)
53242c1b001SThomas Moestl 			return (1);
53342c1b001SThomas Moestl 	}
53442c1b001SThomas Moestl 	return (0);
53542c1b001SThomas Moestl }
53642c1b001SThomas Moestl 
53742c1b001SThomas Moestl void
53842c1b001SThomas Moestl gem_reset(sc)
53942c1b001SThomas Moestl 	struct gem_softc *sc;
54042c1b001SThomas Moestl {
54142c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
54242c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
54342c1b001SThomas Moestl 	int s;
54442c1b001SThomas Moestl 
54542c1b001SThomas Moestl 	s = splnet();
54642c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_reset", device_get_name(sc->sc_dev));
54742c1b001SThomas Moestl 	gem_reset_rx(sc);
54842c1b001SThomas Moestl 	gem_reset_tx(sc);
54942c1b001SThomas Moestl 
55042c1b001SThomas Moestl 	/* Do a full reset */
55142c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RESET, GEM_RESET_RX | GEM_RESET_TX);
55242c1b001SThomas Moestl 	if (!gem_bitwait(sc, GEM_RESET, GEM_RESET_RX | GEM_RESET_TX, 0))
55342c1b001SThomas Moestl 		device_printf(sc->sc_dev, "cannot reset device\n");
55442c1b001SThomas Moestl 	splx(s);
55542c1b001SThomas Moestl }
55642c1b001SThomas Moestl 
55742c1b001SThomas Moestl 
55842c1b001SThomas Moestl /*
55942c1b001SThomas Moestl  * gem_rxdrain:
56042c1b001SThomas Moestl  *
56142c1b001SThomas Moestl  *	Drain the receive queue.
56242c1b001SThomas Moestl  */
56342c1b001SThomas Moestl static void
56442c1b001SThomas Moestl gem_rxdrain(sc)
56542c1b001SThomas Moestl 	struct gem_softc *sc;
56642c1b001SThomas Moestl {
56742c1b001SThomas Moestl 	struct gem_rxsoft *rxs;
56842c1b001SThomas Moestl 	int i;
56942c1b001SThomas Moestl 
57042c1b001SThomas Moestl 	for (i = 0; i < GEM_NRXDESC; i++) {
57142c1b001SThomas Moestl 		rxs = &sc->sc_rxsoft[i];
57242c1b001SThomas Moestl 		if (rxs->rxs_mbuf != NULL) {
573305f2c06SThomas Moestl 			bus_dmamap_unload(sc->sc_rdmatag, rxs->rxs_dmamap);
57442c1b001SThomas Moestl 			m_freem(rxs->rxs_mbuf);
57542c1b001SThomas Moestl 			rxs->rxs_mbuf = NULL;
57642c1b001SThomas Moestl 		}
57742c1b001SThomas Moestl 	}
57842c1b001SThomas Moestl }
57942c1b001SThomas Moestl 
58042c1b001SThomas Moestl /*
58142c1b001SThomas Moestl  * Reset the whole thing.
58242c1b001SThomas Moestl  */
58342c1b001SThomas Moestl static void
58442c1b001SThomas Moestl gem_stop(ifp, disable)
58542c1b001SThomas Moestl 	struct ifnet *ifp;
58642c1b001SThomas Moestl 	int disable;
58742c1b001SThomas Moestl {
58842c1b001SThomas Moestl 	struct gem_softc *sc = (struct gem_softc *)ifp->if_softc;
58942c1b001SThomas Moestl 	struct gem_txsoft *txs;
59042c1b001SThomas Moestl 
59142c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_stop", device_get_name(sc->sc_dev));
59242c1b001SThomas Moestl 
59342c1b001SThomas Moestl 	callout_stop(&sc->sc_tick_ch);
59442c1b001SThomas Moestl 
59542c1b001SThomas Moestl 	/* XXX - Should we reset these instead? */
59642c1b001SThomas Moestl 	gem_disable_tx(sc);
59742c1b001SThomas Moestl 	gem_disable_rx(sc);
59842c1b001SThomas Moestl 
59942c1b001SThomas Moestl 	/*
60042c1b001SThomas Moestl 	 * Release any queued transmit buffers.
60142c1b001SThomas Moestl 	 */
60242c1b001SThomas Moestl 	while ((txs = STAILQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
60342c1b001SThomas Moestl 		STAILQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
60442c1b001SThomas Moestl 		if (txs->txs_ndescs != 0) {
605305f2c06SThomas Moestl 			bus_dmamap_unload(sc->sc_tdmatag, txs->txs_dmamap);
60642c1b001SThomas Moestl 			if (txs->txs_mbuf != NULL) {
60742c1b001SThomas Moestl 				m_freem(txs->txs_mbuf);
60842c1b001SThomas Moestl 				txs->txs_mbuf = NULL;
60942c1b001SThomas Moestl 			}
61042c1b001SThomas Moestl 		}
61142c1b001SThomas Moestl 		STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
61242c1b001SThomas Moestl 	}
61342c1b001SThomas Moestl 
61442c1b001SThomas Moestl 	if (disable)
61542c1b001SThomas Moestl 		gem_rxdrain(sc);
61642c1b001SThomas Moestl 
61742c1b001SThomas Moestl 	/*
61842c1b001SThomas Moestl 	 * Mark the interface down and cancel the watchdog timer.
61942c1b001SThomas Moestl 	 */
62042c1b001SThomas Moestl 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
62142c1b001SThomas Moestl 	ifp->if_timer = 0;
62242c1b001SThomas Moestl }
62342c1b001SThomas Moestl 
62442c1b001SThomas Moestl /*
62542c1b001SThomas Moestl  * Reset the receiver
62642c1b001SThomas Moestl  */
62742c1b001SThomas Moestl int
62842c1b001SThomas Moestl gem_reset_rx(sc)
62942c1b001SThomas Moestl 	struct gem_softc *sc;
63042c1b001SThomas Moestl {
63142c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
63242c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
63342c1b001SThomas Moestl 
63442c1b001SThomas Moestl 	/*
63542c1b001SThomas Moestl 	 * Resetting while DMA is in progress can cause a bus hang, so we
63642c1b001SThomas Moestl 	 * disable DMA first.
63742c1b001SThomas Moestl 	 */
63842c1b001SThomas Moestl 	gem_disable_rx(sc);
63942c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RX_CONFIG, 0);
64042c1b001SThomas Moestl 	/* Wait till it finishes */
64142c1b001SThomas Moestl 	if (!gem_bitwait(sc, GEM_RX_CONFIG, 1, 0))
64242c1b001SThomas Moestl 		device_printf(sc->sc_dev, "cannot disable read dma\n");
64342c1b001SThomas Moestl 
64442c1b001SThomas Moestl 	/* Wait 5ms extra. */
64542c1b001SThomas Moestl 	DELAY(5000);
64642c1b001SThomas Moestl 
64742c1b001SThomas Moestl 	/* Finally, reset the ERX */
64842c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RESET, GEM_RESET_RX);
64942c1b001SThomas Moestl 	/* Wait till it finishes */
65042c1b001SThomas Moestl 	if (!gem_bitwait(sc, GEM_RESET, GEM_RESET_TX, 0)) {
65142c1b001SThomas Moestl 		device_printf(sc->sc_dev, "cannot reset receiver\n");
65242c1b001SThomas Moestl 		return (1);
65342c1b001SThomas Moestl 	}
65442c1b001SThomas Moestl 	return (0);
65542c1b001SThomas Moestl }
65642c1b001SThomas Moestl 
65742c1b001SThomas Moestl 
65842c1b001SThomas Moestl /*
65942c1b001SThomas Moestl  * Reset the transmitter
66042c1b001SThomas Moestl  */
66142c1b001SThomas Moestl static int
66242c1b001SThomas Moestl gem_reset_tx(sc)
66342c1b001SThomas Moestl 	struct gem_softc *sc;
66442c1b001SThomas Moestl {
66542c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
66642c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
66742c1b001SThomas Moestl 	int i;
66842c1b001SThomas Moestl 
66942c1b001SThomas Moestl 	/*
67042c1b001SThomas Moestl 	 * Resetting while DMA is in progress can cause a bus hang, so we
67142c1b001SThomas Moestl 	 * disable DMA first.
67242c1b001SThomas Moestl 	 */
67342c1b001SThomas Moestl 	gem_disable_tx(sc);
67442c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_TX_CONFIG, 0);
67542c1b001SThomas Moestl 	/* Wait till it finishes */
67642c1b001SThomas Moestl 	if (!gem_bitwait(sc, GEM_TX_CONFIG, 1, 0))
67742c1b001SThomas Moestl 		device_printf(sc->sc_dev, "cannot disable read dma\n");
67842c1b001SThomas Moestl 
67942c1b001SThomas Moestl 	/* Wait 5ms extra. */
68042c1b001SThomas Moestl 	DELAY(5000);
68142c1b001SThomas Moestl 
68242c1b001SThomas Moestl 	/* Finally, reset the ETX */
68342c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RESET, GEM_RESET_TX);
68442c1b001SThomas Moestl 	/* Wait till it finishes */
68542c1b001SThomas Moestl 	for (i = TRIES; i--; DELAY(100))
68642c1b001SThomas Moestl 		if ((bus_space_read_4(t, h, GEM_RESET) & GEM_RESET_TX) == 0)
68742c1b001SThomas Moestl 			break;
68842c1b001SThomas Moestl 	if (!gem_bitwait(sc, GEM_RESET, GEM_RESET_TX, 0)) {
68942c1b001SThomas Moestl 		device_printf(sc->sc_dev, "cannot reset receiver\n");
69042c1b001SThomas Moestl 		return (1);
69142c1b001SThomas Moestl 	}
69242c1b001SThomas Moestl 	return (0);
69342c1b001SThomas Moestl }
69442c1b001SThomas Moestl 
69542c1b001SThomas Moestl /*
69642c1b001SThomas Moestl  * disable receiver.
69742c1b001SThomas Moestl  */
69842c1b001SThomas Moestl static int
69942c1b001SThomas Moestl gem_disable_rx(sc)
70042c1b001SThomas Moestl 	struct gem_softc *sc;
70142c1b001SThomas Moestl {
70242c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
70342c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
70442c1b001SThomas Moestl 	u_int32_t cfg;
70542c1b001SThomas Moestl 
70642c1b001SThomas Moestl 	/* Flip the enable bit */
70742c1b001SThomas Moestl 	cfg = bus_space_read_4(t, h, GEM_MAC_RX_CONFIG);
70842c1b001SThomas Moestl 	cfg &= ~GEM_MAC_RX_ENABLE;
70942c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_CONFIG, cfg);
71042c1b001SThomas Moestl 
71142c1b001SThomas Moestl 	/* Wait for it to finish */
71242c1b001SThomas Moestl 	return (gem_bitwait(sc, GEM_MAC_RX_CONFIG, GEM_MAC_RX_ENABLE, 0));
71342c1b001SThomas Moestl }
71442c1b001SThomas Moestl 
71542c1b001SThomas Moestl /*
71642c1b001SThomas Moestl  * disable transmitter.
71742c1b001SThomas Moestl  */
71842c1b001SThomas Moestl static int
71942c1b001SThomas Moestl gem_disable_tx(sc)
72042c1b001SThomas Moestl 	struct gem_softc *sc;
72142c1b001SThomas Moestl {
72242c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
72342c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
72442c1b001SThomas Moestl 	u_int32_t cfg;
72542c1b001SThomas Moestl 
72642c1b001SThomas Moestl 	/* Flip the enable bit */
72742c1b001SThomas Moestl 	cfg = bus_space_read_4(t, h, GEM_MAC_TX_CONFIG);
72842c1b001SThomas Moestl 	cfg &= ~GEM_MAC_TX_ENABLE;
72942c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_TX_CONFIG, cfg);
73042c1b001SThomas Moestl 
73142c1b001SThomas Moestl 	/* Wait for it to finish */
73242c1b001SThomas Moestl 	return (gem_bitwait(sc, GEM_MAC_TX_CONFIG, GEM_MAC_TX_ENABLE, 0));
73342c1b001SThomas Moestl }
73442c1b001SThomas Moestl 
73542c1b001SThomas Moestl /*
73642c1b001SThomas Moestl  * Initialize interface.
73742c1b001SThomas Moestl  */
73842c1b001SThomas Moestl static int
73942c1b001SThomas Moestl gem_meminit(sc)
74042c1b001SThomas Moestl 	struct gem_softc *sc;
74142c1b001SThomas Moestl {
74242c1b001SThomas Moestl 	struct gem_rxsoft *rxs;
74342c1b001SThomas Moestl 	int i, error;
74442c1b001SThomas Moestl 
74542c1b001SThomas Moestl 	/*
74642c1b001SThomas Moestl 	 * Initialize the transmit descriptor ring.
74742c1b001SThomas Moestl 	 */
74842c1b001SThomas Moestl 	memset((void *)sc->sc_txdescs, 0, sizeof(sc->sc_txdescs));
74942c1b001SThomas Moestl 	for (i = 0; i < GEM_NTXDESC; i++) {
75042c1b001SThomas Moestl 		sc->sc_txdescs[i].gd_flags = 0;
75142c1b001SThomas Moestl 		sc->sc_txdescs[i].gd_addr = 0;
75242c1b001SThomas Moestl 	}
75342c1b001SThomas Moestl 	GEM_CDTXSYNC(sc, 0, GEM_NTXDESC,
75442c1b001SThomas Moestl 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
755305f2c06SThomas Moestl 	sc->sc_txfree = GEM_MAXTXFREE;
75642c1b001SThomas Moestl 	sc->sc_txnext = 0;
757336cca9eSBenno Rice 	sc->sc_txwin = 0;
75842c1b001SThomas Moestl 
75942c1b001SThomas Moestl 	/*
76042c1b001SThomas Moestl 	 * Initialize the receive descriptor and receive job
76142c1b001SThomas Moestl 	 * descriptor rings.
76242c1b001SThomas Moestl 	 */
76342c1b001SThomas Moestl 	for (i = 0; i < GEM_NRXDESC; i++) {
76442c1b001SThomas Moestl 		rxs = &sc->sc_rxsoft[i];
76542c1b001SThomas Moestl 		if (rxs->rxs_mbuf == NULL) {
76642c1b001SThomas Moestl 			if ((error = gem_add_rxbuf(sc, i)) != 0) {
76742c1b001SThomas Moestl 				device_printf(sc->sc_dev, "unable to "
76842c1b001SThomas Moestl 				    "allocate or map rx buffer %d, error = "
76942c1b001SThomas Moestl 				    "%d\n", i, error);
77042c1b001SThomas Moestl 				/*
77142c1b001SThomas Moestl 				 * XXX Should attempt to run with fewer receive
77242c1b001SThomas Moestl 				 * XXX buffers instead of just failing.
77342c1b001SThomas Moestl 				 */
77442c1b001SThomas Moestl 				gem_rxdrain(sc);
77542c1b001SThomas Moestl 				return (1);
77642c1b001SThomas Moestl 			}
77742c1b001SThomas Moestl 		} else
77842c1b001SThomas Moestl 			GEM_INIT_RXDESC(sc, i);
77942c1b001SThomas Moestl 	}
78042c1b001SThomas Moestl 	sc->sc_rxptr = 0;
78142c1b001SThomas Moestl 
78242c1b001SThomas Moestl 	return (0);
78342c1b001SThomas Moestl }
78442c1b001SThomas Moestl 
78542c1b001SThomas Moestl static int
78642c1b001SThomas Moestl gem_ringsize(sz)
78742c1b001SThomas Moestl 	int sz;
78842c1b001SThomas Moestl {
78942c1b001SThomas Moestl 	int v = 0;
79042c1b001SThomas Moestl 
79142c1b001SThomas Moestl 	switch (sz) {
79242c1b001SThomas Moestl 	case 32:
79342c1b001SThomas Moestl 		v = GEM_RING_SZ_32;
79442c1b001SThomas Moestl 		break;
79542c1b001SThomas Moestl 	case 64:
79642c1b001SThomas Moestl 		v = GEM_RING_SZ_64;
79742c1b001SThomas Moestl 		break;
79842c1b001SThomas Moestl 	case 128:
79942c1b001SThomas Moestl 		v = GEM_RING_SZ_128;
80042c1b001SThomas Moestl 		break;
80142c1b001SThomas Moestl 	case 256:
80242c1b001SThomas Moestl 		v = GEM_RING_SZ_256;
80342c1b001SThomas Moestl 		break;
80442c1b001SThomas Moestl 	case 512:
80542c1b001SThomas Moestl 		v = GEM_RING_SZ_512;
80642c1b001SThomas Moestl 		break;
80742c1b001SThomas Moestl 	case 1024:
80842c1b001SThomas Moestl 		v = GEM_RING_SZ_1024;
80942c1b001SThomas Moestl 		break;
81042c1b001SThomas Moestl 	case 2048:
81142c1b001SThomas Moestl 		v = GEM_RING_SZ_2048;
81242c1b001SThomas Moestl 		break;
81342c1b001SThomas Moestl 	case 4096:
81442c1b001SThomas Moestl 		v = GEM_RING_SZ_4096;
81542c1b001SThomas Moestl 		break;
81642c1b001SThomas Moestl 	case 8192:
81742c1b001SThomas Moestl 		v = GEM_RING_SZ_8192;
81842c1b001SThomas Moestl 		break;
81942c1b001SThomas Moestl 	default:
82042c1b001SThomas Moestl 		printf("gem: invalid Receive Descriptor ring size\n");
82142c1b001SThomas Moestl 		break;
82242c1b001SThomas Moestl 	}
82342c1b001SThomas Moestl 	return (v);
82442c1b001SThomas Moestl }
82542c1b001SThomas Moestl 
82642c1b001SThomas Moestl /*
82742c1b001SThomas Moestl  * Initialization of interface; set up initialization block
82842c1b001SThomas Moestl  * and transmit/receive descriptor rings.
82942c1b001SThomas Moestl  */
83042c1b001SThomas Moestl static void
83142c1b001SThomas Moestl gem_init(xsc)
83242c1b001SThomas Moestl 	void *xsc;
83342c1b001SThomas Moestl {
83442c1b001SThomas Moestl 	struct gem_softc *sc = (struct gem_softc *)xsc;
83542c1b001SThomas Moestl 	struct ifnet *ifp = &sc->sc_arpcom.ac_if;
83642c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
83742c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
83842c1b001SThomas Moestl 	int s;
83942c1b001SThomas Moestl 	u_int32_t v;
84042c1b001SThomas Moestl 
84142c1b001SThomas Moestl 	s = splnet();
84242c1b001SThomas Moestl 
84342c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_init: calling stop", device_get_name(sc->sc_dev));
84442c1b001SThomas Moestl 	/*
84542c1b001SThomas Moestl 	 * Initialization sequence. The numbered steps below correspond
84642c1b001SThomas Moestl 	 * to the sequence outlined in section 6.3.5.1 in the Ethernet
84742c1b001SThomas Moestl 	 * Channel Engine manual (part of the PCIO manual).
84842c1b001SThomas Moestl 	 * See also the STP2002-STQ document from Sun Microsystems.
84942c1b001SThomas Moestl 	 */
85042c1b001SThomas Moestl 
85142c1b001SThomas Moestl 	/* step 1 & 2. Reset the Ethernet Channel */
85242c1b001SThomas Moestl 	gem_stop(&sc->sc_arpcom.ac_if, 0);
85342c1b001SThomas Moestl 	gem_reset(sc);
85442c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_init: restarting", device_get_name(sc->sc_dev));
85542c1b001SThomas Moestl 
85642c1b001SThomas Moestl 	/* Re-initialize the MIF */
85742c1b001SThomas Moestl 	gem_mifinit(sc);
85842c1b001SThomas Moestl 
85942c1b001SThomas Moestl 	/* step 3. Setup data structures in host memory */
86042c1b001SThomas Moestl 	gem_meminit(sc);
86142c1b001SThomas Moestl 
86242c1b001SThomas Moestl 	/* step 4. TX MAC registers & counters */
86342c1b001SThomas Moestl 	gem_init_regs(sc);
86442c1b001SThomas Moestl 	/* XXX: VLAN code from NetBSD temporarily removed. */
86542c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_MAC_MAX_FRAME,
86642c1b001SThomas Moestl             (ETHER_MAX_LEN + sizeof(struct ether_header)) | (0x2000<<16));
86742c1b001SThomas Moestl 
86842c1b001SThomas Moestl 	/* step 5. RX MAC registers & counters */
86942c1b001SThomas Moestl 	gem_setladrf(sc);
87042c1b001SThomas Moestl 
87142c1b001SThomas Moestl 	/* step 6 & 7. Program Descriptor Ring Base Addresses */
87242c1b001SThomas Moestl 	/* NOTE: we use only 32-bit DMA addresses here. */
87342c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_TX_RING_PTR_HI, 0);
87442c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_TX_RING_PTR_LO, GEM_CDTXADDR(sc, 0));
87542c1b001SThomas Moestl 
87642c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RX_RING_PTR_HI, 0);
87742c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RX_RING_PTR_LO, GEM_CDRXADDR(sc, 0));
87842c1b001SThomas Moestl 	CTR3(KTR_GEM, "loading rx ring %lx, tx ring %lx, cddma %lx",
87942c1b001SThomas Moestl 	    GEM_CDRXADDR(sc, 0), GEM_CDTXADDR(sc, 0), sc->sc_cddma);
88042c1b001SThomas Moestl 
88142c1b001SThomas Moestl 	/* step 8. Global Configuration & Interrupt Mask */
88242c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_INTMASK,
88342c1b001SThomas Moestl 		      ~(GEM_INTR_TX_INTME|
88442c1b001SThomas Moestl 			GEM_INTR_TX_EMPTY|
88542c1b001SThomas Moestl 			GEM_INTR_RX_DONE|GEM_INTR_RX_NOBUF|
88642c1b001SThomas Moestl 			GEM_INTR_RX_TAG_ERR|GEM_INTR_PCS|
88742c1b001SThomas Moestl 			GEM_INTR_MAC_CONTROL|GEM_INTR_MIF|
88842c1b001SThomas Moestl 			GEM_INTR_BERR));
889336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_MAC_RX_MASK,
890336cca9eSBenno Rice 			GEM_MAC_RX_DONE|GEM_MAC_RX_FRAME_CNT);
89142c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_TX_MASK, 0xffff); /* XXXX */
89242c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_CONTROL_MASK, 0); /* XXXX */
89342c1b001SThomas Moestl 
89442c1b001SThomas Moestl 	/* step 9. ETX Configuration: use mostly default values */
89542c1b001SThomas Moestl 
89642c1b001SThomas Moestl 	/* Enable DMA */
89742c1b001SThomas Moestl 	v = gem_ringsize(GEM_NTXDESC /*XXX*/);
89842c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_TX_CONFIG,
89942c1b001SThomas Moestl 		v|GEM_TX_CONFIG_TXDMA_EN|
90042c1b001SThomas Moestl 		((0x400<<10)&GEM_TX_CONFIG_TXFIFO_TH));
90142c1b001SThomas Moestl 
90242c1b001SThomas Moestl 	/* step 10. ERX Configuration */
90342c1b001SThomas Moestl 
90442c1b001SThomas Moestl 	/* Encode Receive Descriptor ring size: four possible values */
90542c1b001SThomas Moestl 	v = gem_ringsize(GEM_NRXDESC /*XXX*/);
90642c1b001SThomas Moestl 
90742c1b001SThomas Moestl 	/* Enable DMA */
90842c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RX_CONFIG,
90942c1b001SThomas Moestl 		v|(GEM_THRSH_1024<<GEM_RX_CONFIG_FIFO_THRS_SHIFT)|
91042c1b001SThomas Moestl 		(2<<GEM_RX_CONFIG_FBOFF_SHFT)|GEM_RX_CONFIG_RXDMA_EN|
91142c1b001SThomas Moestl 		(0<<GEM_RX_CONFIG_CXM_START_SHFT));
91242c1b001SThomas Moestl 	/*
913336cca9eSBenno Rice 	 * The following value is for an OFF Threshold of about 3/4 full
914336cca9eSBenno Rice 	 * and an ON Threshold of 1/4 full.
91542c1b001SThomas Moestl 	 */
916336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_RX_PAUSE_THRESH,
917336cca9eSBenno Rice 	    (3 * sc->sc_rxfifosize / 256) |
918336cca9eSBenno Rice 	    (   (sc->sc_rxfifosize / 256) << 12));
919336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_RX_BLANKING, (6<<12)|6);
92042c1b001SThomas Moestl 
92142c1b001SThomas Moestl 	/* step 11. Configure Media */
922336cca9eSBenno Rice 	mii_mediachg(sc->sc_mii);
92342c1b001SThomas Moestl 
92442c1b001SThomas Moestl 	/* step 12. RX_MAC Configuration Register */
92542c1b001SThomas Moestl 	v = bus_space_read_4(t, h, GEM_MAC_RX_CONFIG);
92642c1b001SThomas Moestl 	v |= GEM_MAC_RX_ENABLE;
92742c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_CONFIG, v);
92842c1b001SThomas Moestl 
92942c1b001SThomas Moestl 	/* step 14. Issue Transmit Pending command */
93042c1b001SThomas Moestl 
93142c1b001SThomas Moestl 	/* step 15.  Give the reciever a swift kick */
93242c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RX_KICK, GEM_NRXDESC-4);
93342c1b001SThomas Moestl 
93442c1b001SThomas Moestl 	/* Start the one second timer. */
93542c1b001SThomas Moestl 	callout_reset(&sc->sc_tick_ch, hz, gem_tick, sc);
93642c1b001SThomas Moestl 
93742c1b001SThomas Moestl 	ifp->if_flags |= IFF_RUNNING;
93842c1b001SThomas Moestl 	ifp->if_flags &= ~IFF_OACTIVE;
93942c1b001SThomas Moestl 	ifp->if_timer = 0;
940336cca9eSBenno Rice 	sc->sc_ifflags = ifp->if_flags;
94142c1b001SThomas Moestl 	splx(s);
94242c1b001SThomas Moestl }
94342c1b001SThomas Moestl 
94442c1b001SThomas Moestl static int
945305f2c06SThomas Moestl gem_load_txmbuf(sc, m0)
94642c1b001SThomas Moestl 	struct gem_softc *sc;
94742c1b001SThomas Moestl 	struct mbuf *m0;
94842c1b001SThomas Moestl {
94942c1b001SThomas Moestl 	struct gem_txdma txd;
95042c1b001SThomas Moestl 	struct gem_txsoft *txs;
951305f2c06SThomas Moestl 	int error;
95242c1b001SThomas Moestl 
95342c1b001SThomas Moestl 	/* Get a work queue entry. */
95442c1b001SThomas Moestl 	if ((txs = STAILQ_FIRST(&sc->sc_txfreeq)) == NULL) {
955305f2c06SThomas Moestl 		/* Ran out of descriptors. */
956305f2c06SThomas Moestl 		return (-1);
957305f2c06SThomas Moestl 	}
958305f2c06SThomas Moestl 	txd.txd_sc = sc;
959305f2c06SThomas Moestl 	txd.txd_txs = txs;
960305f2c06SThomas Moestl 	txs->txs_mbuf = m0;
961305f2c06SThomas Moestl 	txs->txs_firstdesc = sc->sc_txnext;
962305f2c06SThomas Moestl 	error = bus_dmamap_load_mbuf(sc->sc_tdmatag, txs->txs_dmamap, m0,
963305f2c06SThomas Moestl 	    gem_txdma_callback, &txd, BUS_DMA_NOWAIT);
964305f2c06SThomas Moestl 	if (error != 0)
965305f2c06SThomas Moestl 		goto fail;
966305f2c06SThomas Moestl 	if (txs->txs_ndescs == -1) {
96742c1b001SThomas Moestl 		error = -1;
96842c1b001SThomas Moestl 		goto fail;
96942c1b001SThomas Moestl 	}
970305f2c06SThomas Moestl 
97142c1b001SThomas Moestl 	/* Sync the DMA map. */
972305f2c06SThomas Moestl 	bus_dmamap_sync(sc->sc_tdmatag, txs->txs_dmamap,
97342c1b001SThomas Moestl 	    BUS_DMASYNC_PREWRITE);
974305f2c06SThomas Moestl 
97542c1b001SThomas Moestl 	CTR3(KTR_GEM, "load_mbuf: setting firstdesc=%d, lastdesc=%d, "
97642c1b001SThomas Moestl 	    "ndescs=%d", txs->txs_firstdesc, txs->txs_lastdesc,
97742c1b001SThomas Moestl 	    txs->txs_ndescs);
97842c1b001SThomas Moestl 	STAILQ_REMOVE_HEAD(&sc->sc_txfreeq, txs_q);
979305f2c06SThomas Moestl 	STAILQ_INSERT_TAIL(&sc->sc_txdirtyq, txs, txs_q);
980305f2c06SThomas Moestl 
981305f2c06SThomas Moestl 	/* Sync the descriptors we're using. */
982305f2c06SThomas Moestl 	GEM_CDTXSYNC(sc, sc->sc_txnext, txs->txs_ndescs,
983305f2c06SThomas Moestl 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
984305f2c06SThomas Moestl 
985305f2c06SThomas Moestl 	sc->sc_txnext = GEM_NEXTTX(txs->txs_lastdesc);
986305f2c06SThomas Moestl 	sc->sc_txfree -= txs->txs_ndescs;
98742c1b001SThomas Moestl 	return (0);
98842c1b001SThomas Moestl 
98942c1b001SThomas Moestl fail:
990305f2c06SThomas Moestl 	CTR1(KTR_GEM, "gem_load_txmbuf failed (%d)", error);
991305f2c06SThomas Moestl 	bus_dmamap_unload(sc->sc_tdmatag, txs->txs_dmamap);
99242c1b001SThomas Moestl 	return (error);
99342c1b001SThomas Moestl }
99442c1b001SThomas Moestl 
99542c1b001SThomas Moestl static void
99642c1b001SThomas Moestl gem_init_regs(sc)
99742c1b001SThomas Moestl 	struct gem_softc *sc;
99842c1b001SThomas Moestl {
99942c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
100042c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
1001336cca9eSBenno Rice 	const u_char *laddr = sc->sc_arpcom.ac_enaddr;
1002336cca9eSBenno Rice 	u_int32_t v;
100342c1b001SThomas Moestl 
100442c1b001SThomas Moestl 	/* These regs are not cleared on reset */
100542c1b001SThomas Moestl 	if (!sc->sc_inited) {
100642c1b001SThomas Moestl 
100742c1b001SThomas Moestl 		/* Wooo.  Magic values. */
100842c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_IPG0, 0);
100942c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_IPG1, 8);
101042c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_IPG2, 4);
101142c1b001SThomas Moestl 
101242c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_MAC_MIN_FRAME, ETHER_MIN_LEN);
101342c1b001SThomas Moestl 		/* Max frame and max burst size */
101442c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_MAC_MAX_FRAME,
1015336cca9eSBenno Rice 		    ETHER_MAX_LEN | (0x2000<<16));
1016336cca9eSBenno Rice 
101742c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_PREAMBLE_LEN, 0x7);
101842c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_JAM_SIZE, 0x4);
101942c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ATTEMPT_LIMIT, 0x10);
102042c1b001SThomas Moestl 		/* Dunno.... */
102142c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_CONTROL_TYPE, 0x8088);
102242c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_RANDOM_SEED,
1023336cca9eSBenno Rice 		    ((laddr[5]<<8)|laddr[4])&0x3ff);
1024336cca9eSBenno Rice 
102542c1b001SThomas Moestl 		/* Secondary MAC addr set to 0:0:0:0:0:0 */
102642c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR3, 0);
102742c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR4, 0);
102842c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR5, 0);
1029336cca9eSBenno Rice 
1030336cca9eSBenno Rice 		/* MAC control addr set to 01:80:c2:00:00:01 */
103142c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR6, 0x0001);
103242c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR7, 0xc200);
103342c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR8, 0x0180);
103442c1b001SThomas Moestl 
103542c1b001SThomas Moestl 		/* MAC filter addr set to 0:0:0:0:0:0 */
103642c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR_FILTER0, 0);
103742c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR_FILTER1, 0);
103842c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR_FILTER2, 0);
103942c1b001SThomas Moestl 
104042c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADR_FLT_MASK1_2, 0);
104142c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADR_FLT_MASK0, 0);
104242c1b001SThomas Moestl 
104342c1b001SThomas Moestl 		sc->sc_inited = 1;
104442c1b001SThomas Moestl 	}
104542c1b001SThomas Moestl 
104642c1b001SThomas Moestl 	/* Counters need to be zeroed */
104742c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_NORM_COLL_CNT, 0);
104842c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_FIRST_COLL_CNT, 0);
104942c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_EXCESS_COLL_CNT, 0);
105042c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_LATE_COLL_CNT, 0);
105142c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_DEFER_TMR_CNT, 0);
105242c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_PEAK_ATTEMPTS, 0);
105342c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_FRAME_COUNT, 0);
105442c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_LEN_ERR_CNT, 0);
105542c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_ALIGN_ERR, 0);
105642c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_CRC_ERR_CNT, 0);
105742c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_CODE_VIOL, 0);
105842c1b001SThomas Moestl 
105942c1b001SThomas Moestl 	/* Un-pause stuff */
106042c1b001SThomas Moestl #if 0
106142c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_SEND_PAUSE_CMD, 0x1BF0);
106242c1b001SThomas Moestl #else
106342c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_SEND_PAUSE_CMD, 0);
106442c1b001SThomas Moestl #endif
106542c1b001SThomas Moestl 
106642c1b001SThomas Moestl 	/*
106742c1b001SThomas Moestl 	 * Set the station address.
106842c1b001SThomas Moestl 	 */
1069336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_MAC_ADDR0, (laddr[4]<<8)|laddr[5]);
1070336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_MAC_ADDR1, (laddr[2]<<8)|laddr[3]);
1071336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_MAC_ADDR2, (laddr[0]<<8)|laddr[1]);
1072336cca9eSBenno Rice 
1073336cca9eSBenno Rice 	/*
1074336cca9eSBenno Rice 	 * Enable MII outputs.  Enable GMII if there is a gigabit PHY.
1075336cca9eSBenno Rice 	 */
1076336cca9eSBenno Rice 	sc->sc_mif_config = bus_space_read_4(t, h, GEM_MIF_CONFIG);
1077336cca9eSBenno Rice 	v = GEM_MAC_XIF_TX_MII_ENA;
1078336cca9eSBenno Rice 	if (sc->sc_mif_config & GEM_MIF_CONFIG_MDI1) {
1079336cca9eSBenno Rice 		v |= GEM_MAC_XIF_FDPLX_LED;
1080336cca9eSBenno Rice 		if (sc->sc_flags & GEM_GIGABIT)
1081336cca9eSBenno Rice 			v |= GEM_MAC_XIF_GMII_MODE;
1082336cca9eSBenno Rice 	}
1083336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_MAC_XIF_CONFIG, v);
108442c1b001SThomas Moestl }
108542c1b001SThomas Moestl 
108642c1b001SThomas Moestl static void
108742c1b001SThomas Moestl gem_start(ifp)
108842c1b001SThomas Moestl 	struct ifnet *ifp;
108942c1b001SThomas Moestl {
109042c1b001SThomas Moestl 	struct gem_softc *sc = (struct gem_softc *)ifp->if_softc;
1091305f2c06SThomas Moestl 	struct mbuf *m0 = NULL;
1092305f2c06SThomas Moestl 	int firsttx, ntx, ofree, txmfail;
109342c1b001SThomas Moestl 
109442c1b001SThomas Moestl 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
109542c1b001SThomas Moestl 		return;
109642c1b001SThomas Moestl 
109742c1b001SThomas Moestl 	/*
109842c1b001SThomas Moestl 	 * Remember the previous number of free descriptors and
109942c1b001SThomas Moestl 	 * the first descriptor we'll use.
110042c1b001SThomas Moestl 	 */
110142c1b001SThomas Moestl 	ofree = sc->sc_txfree;
110242c1b001SThomas Moestl 	firsttx = sc->sc_txnext;
110342c1b001SThomas Moestl 
110442c1b001SThomas Moestl 	CTR3(KTR_GEM, "%s: gem_start: txfree %d, txnext %d",
110542c1b001SThomas Moestl 	    device_get_name(sc->sc_dev), ofree, firsttx);
110642c1b001SThomas Moestl 
110742c1b001SThomas Moestl 	/*
110842c1b001SThomas Moestl 	 * Loop through the send queue, setting up transmit descriptors
110942c1b001SThomas Moestl 	 * until we drain the queue, or use up all available transmit
111042c1b001SThomas Moestl 	 * descriptors.
111142c1b001SThomas Moestl 	 */
111242c1b001SThomas Moestl 	txmfail = 0;
111342c1b001SThomas Moestl 	for (ntx = 0;; ntx++) {
111442c1b001SThomas Moestl 		/*
111542c1b001SThomas Moestl 		 * Grab a packet off the queue.
111642c1b001SThomas Moestl 		 */
111742c1b001SThomas Moestl 		IF_DEQUEUE(&ifp->if_snd, m0);
111842c1b001SThomas Moestl 		if (m0 == NULL)
111942c1b001SThomas Moestl 			break;
112042c1b001SThomas Moestl 
1121305f2c06SThomas Moestl 		txmfail = gem_load_txmbuf(sc, m0);
1122305f2c06SThomas Moestl 		if (txmfail > 0) {
1123305f2c06SThomas Moestl 			/* Drop the mbuf and complain. */
1124305f2c06SThomas Moestl 			printf("gem_start: error %d while loading mbuf dma "
1125305f2c06SThomas Moestl 			    "map\n", txmfail);
1126305f2c06SThomas Moestl 			continue;
1127305f2c06SThomas Moestl 		}
1128305f2c06SThomas Moestl 		/* Not enough descriptors. */
112942c1b001SThomas Moestl 		if (txmfail == -1) {
1130305f2c06SThomas Moestl 			if (sc->sc_txfree == GEM_MAXTXFREE)
1131305f2c06SThomas Moestl 				panic("gem_start: mbuf chain too long!");
113242c1b001SThomas Moestl 			IF_PREPEND(&ifp->if_snd, m0);
113342c1b001SThomas Moestl 			break;
113442c1b001SThomas Moestl 		}
113542c1b001SThomas Moestl 
1136305f2c06SThomas Moestl 		/* Kick the transmitter. */
1137305f2c06SThomas Moestl 		CTR2(KTR_GEM, "%s: gem_start: kicking tx %d",
1138305f2c06SThomas Moestl 		    device_get_name(sc->sc_dev), sc->sc_txnext);
113942c1b001SThomas Moestl 		bus_space_write_4(sc->sc_bustag, sc->sc_h, GEM_TX_KICK,
114042c1b001SThomas Moestl 			sc->sc_txnext);
114142c1b001SThomas Moestl 
1142305f2c06SThomas Moestl 		if (ifp->if_bpf != NULL)
1143305f2c06SThomas Moestl 			bpf_mtap(ifp->if_bpf, m0);
1144305f2c06SThomas Moestl 	}
1145305f2c06SThomas Moestl 
1146305f2c06SThomas Moestl 	if (txmfail == -1 || sc->sc_txfree == 0) {
1147305f2c06SThomas Moestl 		/* No more slots left; notify upper layer. */
1148305f2c06SThomas Moestl 		ifp->if_flags |= IFF_OACTIVE;
1149305f2c06SThomas Moestl 	}
1150305f2c06SThomas Moestl 
1151305f2c06SThomas Moestl 	if (ntx > 0) {
1152305f2c06SThomas Moestl 		CTR2(KTR_GEM, "%s: packets enqueued, OWN on %d",
1153305f2c06SThomas Moestl 		    device_get_name(sc->sc_dev), firsttx);
1154305f2c06SThomas Moestl 
115542c1b001SThomas Moestl 		/* Set a watchdog timer in case the chip flakes out. */
115642c1b001SThomas Moestl 		ifp->if_timer = 5;
115742c1b001SThomas Moestl 		CTR2(KTR_GEM, "%s: gem_start: watchdog %d",
115842c1b001SThomas Moestl 			device_get_name(sc->sc_dev), ifp->if_timer);
115942c1b001SThomas Moestl 	}
116042c1b001SThomas Moestl }
116142c1b001SThomas Moestl 
116242c1b001SThomas Moestl /*
116342c1b001SThomas Moestl  * Transmit interrupt.
116442c1b001SThomas Moestl  */
116542c1b001SThomas Moestl static void
116642c1b001SThomas Moestl gem_tint(sc)
116742c1b001SThomas Moestl 	struct gem_softc *sc;
116842c1b001SThomas Moestl {
116942c1b001SThomas Moestl 	struct ifnet *ifp = &sc->sc_arpcom.ac_if;
117042c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
117142c1b001SThomas Moestl 	bus_space_handle_t mac = sc->sc_h;
117242c1b001SThomas Moestl 	struct gem_txsoft *txs;
117342c1b001SThomas Moestl 	int txlast;
1174336cca9eSBenno Rice 	int progress = 0;
117542c1b001SThomas Moestl 
117642c1b001SThomas Moestl 
117742c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_tint", device_get_name(sc->sc_dev));
117842c1b001SThomas Moestl 
117942c1b001SThomas Moestl 	/*
118042c1b001SThomas Moestl 	 * Unload collision counters
118142c1b001SThomas Moestl 	 */
118242c1b001SThomas Moestl 	ifp->if_collisions +=
118342c1b001SThomas Moestl 		bus_space_read_4(t, mac, GEM_MAC_NORM_COLL_CNT) +
118442c1b001SThomas Moestl 		bus_space_read_4(t, mac, GEM_MAC_FIRST_COLL_CNT) +
118542c1b001SThomas Moestl 		bus_space_read_4(t, mac, GEM_MAC_EXCESS_COLL_CNT) +
118642c1b001SThomas Moestl 		bus_space_read_4(t, mac, GEM_MAC_LATE_COLL_CNT);
118742c1b001SThomas Moestl 
118842c1b001SThomas Moestl 	/*
118942c1b001SThomas Moestl 	 * then clear the hardware counters.
119042c1b001SThomas Moestl 	 */
119142c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_NORM_COLL_CNT, 0);
119242c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_FIRST_COLL_CNT, 0);
119342c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_EXCESS_COLL_CNT, 0);
119442c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_LATE_COLL_CNT, 0);
119542c1b001SThomas Moestl 
119642c1b001SThomas Moestl 	/*
119742c1b001SThomas Moestl 	 * Go through our Tx list and free mbufs for those
119842c1b001SThomas Moestl 	 * frames that have been transmitted.
119942c1b001SThomas Moestl 	 */
120042c1b001SThomas Moestl 	while ((txs = STAILQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
120142c1b001SThomas Moestl 		GEM_CDTXSYNC(sc, txs->txs_lastdesc,
120242c1b001SThomas Moestl 		    txs->txs_ndescs,
120342c1b001SThomas Moestl 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
120442c1b001SThomas Moestl 
120542c1b001SThomas Moestl #ifdef GEM_DEBUG
120642c1b001SThomas Moestl 		if (ifp->if_flags & IFF_DEBUG) {
120742c1b001SThomas Moestl 			int i;
120842c1b001SThomas Moestl 			printf("    txsoft %p transmit chain:\n", txs);
120942c1b001SThomas Moestl 			for (i = txs->txs_firstdesc;; i = GEM_NEXTTX(i)) {
121042c1b001SThomas Moestl 				printf("descriptor %d: ", i);
121142c1b001SThomas Moestl 				printf("gd_flags: 0x%016llx\t", (long long)
121242c1b001SThomas Moestl 					GEM_DMA_READ(sc, sc->sc_txdescs[i].gd_flags));
121342c1b001SThomas Moestl 				printf("gd_addr: 0x%016llx\n", (long long)
121442c1b001SThomas Moestl 					GEM_DMA_READ(sc, sc->sc_txdescs[i].gd_addr));
121542c1b001SThomas Moestl 				if (i == txs->txs_lastdesc)
121642c1b001SThomas Moestl 					break;
121742c1b001SThomas Moestl 			}
121842c1b001SThomas Moestl 		}
121942c1b001SThomas Moestl #endif
122042c1b001SThomas Moestl 
122142c1b001SThomas Moestl 		/*
122242c1b001SThomas Moestl 		 * In theory, we could harveast some descriptors before
122342c1b001SThomas Moestl 		 * the ring is empty, but that's a bit complicated.
122442c1b001SThomas Moestl 		 *
122542c1b001SThomas Moestl 		 * GEM_TX_COMPLETION points to the last descriptor
122642c1b001SThomas Moestl 		 * processed +1.
122742c1b001SThomas Moestl 		 */
122842c1b001SThomas Moestl 		txlast = bus_space_read_4(t, mac, GEM_TX_COMPLETION);
122942c1b001SThomas Moestl 		CTR3(KTR_GEM, "gem_tint: txs->txs_firstdesc = %d, "
123042c1b001SThomas Moestl 		    "txs->txs_lastdesc = %d, txlast = %d",
123142c1b001SThomas Moestl 		    txs->txs_firstdesc, txs->txs_lastdesc, txlast);
123242c1b001SThomas Moestl 		if (txs->txs_firstdesc <= txs->txs_lastdesc) {
123342c1b001SThomas Moestl 			if ((txlast >= txs->txs_firstdesc) &&
123442c1b001SThomas Moestl 				(txlast <= txs->txs_lastdesc))
123542c1b001SThomas Moestl 				break;
123642c1b001SThomas Moestl 		} else {
123742c1b001SThomas Moestl 			/* Ick -- this command wraps */
123842c1b001SThomas Moestl 			if ((txlast >= txs->txs_firstdesc) ||
123942c1b001SThomas Moestl 				(txlast <= txs->txs_lastdesc))
124042c1b001SThomas Moestl 				break;
124142c1b001SThomas Moestl 		}
124242c1b001SThomas Moestl 
124342c1b001SThomas Moestl 		CTR0(KTR_GEM, "gem_tint: releasing a desc");
124442c1b001SThomas Moestl 		STAILQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
124542c1b001SThomas Moestl 
124642c1b001SThomas Moestl 		sc->sc_txfree += txs->txs_ndescs;
124742c1b001SThomas Moestl 
1248305f2c06SThomas Moestl 		bus_dmamap_sync(sc->sc_tdmatag, txs->txs_dmamap,
124942c1b001SThomas Moestl 		    BUS_DMASYNC_POSTWRITE);
1250305f2c06SThomas Moestl 		bus_dmamap_unload(sc->sc_tdmatag, txs->txs_dmamap);
125142c1b001SThomas Moestl 		if (txs->txs_mbuf != NULL) {
125242c1b001SThomas Moestl 			m_freem(txs->txs_mbuf);
125342c1b001SThomas Moestl 			txs->txs_mbuf = NULL;
125442c1b001SThomas Moestl 		}
125542c1b001SThomas Moestl 
125642c1b001SThomas Moestl 		STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
125742c1b001SThomas Moestl 
125842c1b001SThomas Moestl 		ifp->if_opackets++;
1259336cca9eSBenno Rice 		progress = 1;
126042c1b001SThomas Moestl 	}
126142c1b001SThomas Moestl 
126242c1b001SThomas Moestl 	CTR3(KTR_GEM, "gem_tint: GEM_TX_STATE_MACHINE %x "
126342c1b001SThomas Moestl 		"GEM_TX_DATA_PTR %llx "
126442c1b001SThomas Moestl 		"GEM_TX_COMPLETION %x",
126542c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_STATE_MACHINE),
126642c1b001SThomas Moestl 		((long long) bus_space_read_4(sc->sc_bustag, sc->sc_h,
126742c1b001SThomas Moestl 			GEM_TX_DATA_PTR_HI) << 32) |
126842c1b001SThomas Moestl 			     bus_space_read_4(sc->sc_bustag, sc->sc_h,
126942c1b001SThomas Moestl 			GEM_TX_DATA_PTR_LO),
127042c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_COMPLETION));
127142c1b001SThomas Moestl 
1272336cca9eSBenno Rice 	if (progress) {
1273336cca9eSBenno Rice 		if (sc->sc_txfree == GEM_NTXDESC - 1)
1274336cca9eSBenno Rice 			sc->sc_txwin = 0;
127542c1b001SThomas Moestl 
1276336cca9eSBenno Rice 		/* Freed some descriptors, so reset IFF_OACTIVE and restart. */
1277336cca9eSBenno Rice 		ifp->if_flags &= ~IFF_OACTIVE;
1278336cca9eSBenno Rice 		gem_start(ifp);
1279336cca9eSBenno Rice 
1280336cca9eSBenno Rice 		if (STAILQ_EMPTY(&sc->sc_txdirtyq))
1281336cca9eSBenno Rice 			ifp->if_timer = 0;
1282336cca9eSBenno Rice 	}
128342c1b001SThomas Moestl 
128442c1b001SThomas Moestl 	CTR2(KTR_GEM, "%s: gem_tint: watchdog %d",
128542c1b001SThomas Moestl 		device_get_name(sc->sc_dev), ifp->if_timer);
128642c1b001SThomas Moestl }
128742c1b001SThomas Moestl 
128811e3f060SJake Burkholder #if 0
12890d80b9bdSThomas Moestl static void
12900d80b9bdSThomas Moestl gem_rint_timeout(arg)
12910d80b9bdSThomas Moestl 	void *arg;
12920d80b9bdSThomas Moestl {
12930d80b9bdSThomas Moestl 
12940d80b9bdSThomas Moestl 	gem_rint((struct gem_softc *)arg);
12950d80b9bdSThomas Moestl }
129611e3f060SJake Burkholder #endif
12970d80b9bdSThomas Moestl 
129842c1b001SThomas Moestl /*
129942c1b001SThomas Moestl  * Receive interrupt.
130042c1b001SThomas Moestl  */
130142c1b001SThomas Moestl static void
130242c1b001SThomas Moestl gem_rint(sc)
130342c1b001SThomas Moestl 	struct gem_softc *sc;
130442c1b001SThomas Moestl {
130542c1b001SThomas Moestl 	struct ifnet *ifp = &sc->sc_arpcom.ac_if;
130642c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
130742c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
130842c1b001SThomas Moestl 	struct gem_rxsoft *rxs;
130942c1b001SThomas Moestl 	struct mbuf *m;
131042c1b001SThomas Moestl 	u_int64_t rxstat;
1311336cca9eSBenno Rice 	u_int32_t rxcomp;
1312336cca9eSBenno Rice 	int i, len, progress = 0;
131342c1b001SThomas Moestl 
13140d80b9bdSThomas Moestl 	callout_stop(&sc->sc_rx_ch);
131542c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_rint", device_get_name(sc->sc_dev));
1316336cca9eSBenno Rice 
1317336cca9eSBenno Rice 	/*
1318336cca9eSBenno Rice 	 * Read the completion register once.  This limits
1319336cca9eSBenno Rice 	 * how long the following loop can execute.
1320336cca9eSBenno Rice 	 */
1321336cca9eSBenno Rice 	rxcomp = bus_space_read_4(t, h, GEM_RX_COMPLETION);
1322336cca9eSBenno Rice 
132342c1b001SThomas Moestl 	CTR2(KTR_GEM, "gem_rint: sc->rxptr %d, complete %d",
1324336cca9eSBenno Rice 	    sc->sc_rxptr, rxcomp);
1325336cca9eSBenno Rice 	for (i = sc->sc_rxptr; i != rxcomp;
132642c1b001SThomas Moestl 	     i = GEM_NEXTRX(i)) {
132742c1b001SThomas Moestl 		rxs = &sc->sc_rxsoft[i];
132842c1b001SThomas Moestl 
132942c1b001SThomas Moestl 		GEM_CDRXSYNC(sc, i,
133042c1b001SThomas Moestl 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
133142c1b001SThomas Moestl 
133242c1b001SThomas Moestl 		rxstat = GEM_DMA_READ(sc, sc->sc_rxdescs[i].gd_flags);
133342c1b001SThomas Moestl 
133442c1b001SThomas Moestl 		if (rxstat & GEM_RD_OWN) {
1335336cca9eSBenno Rice #if 0 /* XXX: In case of emergency, re-enable this. */
133642c1b001SThomas Moestl 			/*
13370d80b9bdSThomas Moestl 			 * The descriptor is still marked as owned, although
13380d80b9bdSThomas Moestl 			 * it is supposed to have completed. This has been
13390d80b9bdSThomas Moestl 			 * observed on some machines. Just exiting here
13400d80b9bdSThomas Moestl 			 * might leave the packet sitting around until another
13410d80b9bdSThomas Moestl 			 * one arrives to trigger a new interrupt, which is
13420d80b9bdSThomas Moestl 			 * generally undesirable, so set up a timeout.
134342c1b001SThomas Moestl 			 */
13440d80b9bdSThomas Moestl 			callout_reset(&sc->sc_rx_ch, GEM_RXOWN_TICKS,
13450d80b9bdSThomas Moestl 			    gem_rint_timeout, sc);
1346336cca9eSBenno Rice #endif
134742c1b001SThomas Moestl 			break;
134842c1b001SThomas Moestl 		}
134942c1b001SThomas Moestl 
1350336cca9eSBenno Rice 		progress++;
1351336cca9eSBenno Rice 		ifp->if_ipackets++;
1352336cca9eSBenno Rice 
135342c1b001SThomas Moestl 		if (rxstat & GEM_RD_BAD_CRC) {
1354336cca9eSBenno Rice 			ifp->if_ierrors++;
135542c1b001SThomas Moestl 			device_printf(sc->sc_dev, "receive error: CRC error\n");
135642c1b001SThomas Moestl 			GEM_INIT_RXDESC(sc, i);
135742c1b001SThomas Moestl 			continue;
135842c1b001SThomas Moestl 		}
135942c1b001SThomas Moestl 
1360305f2c06SThomas Moestl 		bus_dmamap_sync(sc->sc_rdmatag, rxs->rxs_dmamap,
136142c1b001SThomas Moestl 		    BUS_DMASYNC_POSTREAD);
136242c1b001SThomas Moestl #ifdef GEM_DEBUG
136342c1b001SThomas Moestl 		if (ifp->if_flags & IFF_DEBUG) {
136442c1b001SThomas Moestl 			printf("    rxsoft %p descriptor %d: ", rxs, i);
136542c1b001SThomas Moestl 			printf("gd_flags: 0x%016llx\t", (long long)
136642c1b001SThomas Moestl 				GEM_DMA_READ(sc, sc->sc_rxdescs[i].gd_flags));
136742c1b001SThomas Moestl 			printf("gd_addr: 0x%016llx\n", (long long)
136842c1b001SThomas Moestl 				GEM_DMA_READ(sc, sc->sc_rxdescs[i].gd_addr));
136942c1b001SThomas Moestl 		}
137042c1b001SThomas Moestl #endif
137142c1b001SThomas Moestl 
137242c1b001SThomas Moestl 		/*
137342c1b001SThomas Moestl 		 * No errors; receive the packet.  Note the Gem
137442c1b001SThomas Moestl 		 * includes the CRC with every packet.
137542c1b001SThomas Moestl 		 */
137642c1b001SThomas Moestl 		len = GEM_RD_BUFLEN(rxstat);
137742c1b001SThomas Moestl 
137842c1b001SThomas Moestl 		/*
137942c1b001SThomas Moestl 		 * Allocate a new mbuf cluster.  If that fails, we are
138042c1b001SThomas Moestl 		 * out of memory, and must drop the packet and recycle
138142c1b001SThomas Moestl 		 * the buffer that's already attached to this descriptor.
138242c1b001SThomas Moestl 		 */
138342c1b001SThomas Moestl 		m = rxs->rxs_mbuf;
138442c1b001SThomas Moestl 		if (gem_add_rxbuf(sc, i) != 0) {
138542c1b001SThomas Moestl 			ifp->if_ierrors++;
138642c1b001SThomas Moestl 			GEM_INIT_RXDESC(sc, i);
1387305f2c06SThomas Moestl 			bus_dmamap_sync(sc->sc_rdmatag, rxs->rxs_dmamap,
138842c1b001SThomas Moestl 			    BUS_DMASYNC_PREREAD);
138942c1b001SThomas Moestl 			continue;
139042c1b001SThomas Moestl 		}
139142c1b001SThomas Moestl 		m->m_data += 2; /* We're already off by two */
139242c1b001SThomas Moestl 
139342c1b001SThomas Moestl 		m->m_pkthdr.rcvif = ifp;
139442c1b001SThomas Moestl 		m->m_pkthdr.len = m->m_len = len - ETHER_CRC_LEN;
139542c1b001SThomas Moestl 
139642c1b001SThomas Moestl 		/* Pass it on. */
1397673d9191SSam Leffler 		(*ifp->if_input)(ifp, m);
139842c1b001SThomas Moestl 	}
139942c1b001SThomas Moestl 
1400336cca9eSBenno Rice 	if (progress) {
140142c1b001SThomas Moestl 		/* Update the receive pointer. */
1402336cca9eSBenno Rice 		if (i == sc->sc_rxptr) {
1403336cca9eSBenno Rice 			device_printf(sc->sc_dev, "rint: ring wrap\n");
1404336cca9eSBenno Rice 		}
140542c1b001SThomas Moestl 		sc->sc_rxptr = i;
1406336cca9eSBenno Rice 		bus_space_write_4(t, h, GEM_RX_KICK, GEM_PREVRX(i));
1407336cca9eSBenno Rice 	}
140842c1b001SThomas Moestl 
140942c1b001SThomas Moestl 	CTR2(KTR_GEM, "gem_rint: done sc->rxptr %d, complete %d",
141042c1b001SThomas Moestl 		sc->sc_rxptr, bus_space_read_4(t, h, GEM_RX_COMPLETION));
141142c1b001SThomas Moestl }
141242c1b001SThomas Moestl 
141342c1b001SThomas Moestl 
141442c1b001SThomas Moestl /*
141542c1b001SThomas Moestl  * gem_add_rxbuf:
141642c1b001SThomas Moestl  *
141742c1b001SThomas Moestl  *	Add a receive buffer to the indicated descriptor.
141842c1b001SThomas Moestl  */
141942c1b001SThomas Moestl static int
142042c1b001SThomas Moestl gem_add_rxbuf(sc, idx)
142142c1b001SThomas Moestl 	struct gem_softc *sc;
142242c1b001SThomas Moestl 	int idx;
142342c1b001SThomas Moestl {
142442c1b001SThomas Moestl 	struct gem_rxsoft *rxs = &sc->sc_rxsoft[idx];
142542c1b001SThomas Moestl 	struct mbuf *m;
142642c1b001SThomas Moestl 	int error;
142742c1b001SThomas Moestl 
1428305f2c06SThomas Moestl 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
142942c1b001SThomas Moestl 	if (m == NULL)
143042c1b001SThomas Moestl 		return (ENOBUFS);
1431305f2c06SThomas Moestl 	m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
143242c1b001SThomas Moestl 
143342c1b001SThomas Moestl #ifdef GEM_DEBUG
143442c1b001SThomas Moestl 	/* bzero the packet to check dma */
143542c1b001SThomas Moestl 	memset(m->m_ext.ext_buf, 0, m->m_ext.ext_size);
143642c1b001SThomas Moestl #endif
143742c1b001SThomas Moestl 
143842c1b001SThomas Moestl 	if (rxs->rxs_mbuf != NULL)
1439305f2c06SThomas Moestl 		bus_dmamap_unload(sc->sc_rdmatag, rxs->rxs_dmamap);
144042c1b001SThomas Moestl 
144142c1b001SThomas Moestl 	rxs->rxs_mbuf = m;
144242c1b001SThomas Moestl 
1443305f2c06SThomas Moestl 	error = bus_dmamap_load_mbuf(sc->sc_rdmatag, rxs->rxs_dmamap,
1444305f2c06SThomas Moestl 	    m, gem_rxdma_callback, rxs, BUS_DMA_NOWAIT);
144542c1b001SThomas Moestl 	if (error != 0 || rxs->rxs_paddr == 0) {
144642c1b001SThomas Moestl 		device_printf(sc->sc_dev, "can't load rx DMA map %d, error = "
144742c1b001SThomas Moestl 		    "%d\n", idx, error);
144842c1b001SThomas Moestl 		panic("gem_add_rxbuf");	/* XXX */
144942c1b001SThomas Moestl 	}
145042c1b001SThomas Moestl 
1451305f2c06SThomas Moestl 	bus_dmamap_sync(sc->sc_rdmatag, rxs->rxs_dmamap, BUS_DMASYNC_PREREAD);
145242c1b001SThomas Moestl 
145342c1b001SThomas Moestl 	GEM_INIT_RXDESC(sc, idx);
145442c1b001SThomas Moestl 
145542c1b001SThomas Moestl 	return (0);
145642c1b001SThomas Moestl }
145742c1b001SThomas Moestl 
145842c1b001SThomas Moestl 
145942c1b001SThomas Moestl static void
146042c1b001SThomas Moestl gem_eint(sc, status)
146142c1b001SThomas Moestl 	struct gem_softc *sc;
146242c1b001SThomas Moestl 	u_int status;
146342c1b001SThomas Moestl {
146442c1b001SThomas Moestl 
146542c1b001SThomas Moestl 	if ((status & GEM_INTR_MIF) != 0) {
146642c1b001SThomas Moestl 		device_printf(sc->sc_dev, "XXXlink status changed\n");
146742c1b001SThomas Moestl 		return;
146842c1b001SThomas Moestl 	}
146942c1b001SThomas Moestl 
147042c1b001SThomas Moestl 	device_printf(sc->sc_dev, "status=%x\n", status);
147142c1b001SThomas Moestl }
147242c1b001SThomas Moestl 
147342c1b001SThomas Moestl 
147442c1b001SThomas Moestl void
147542c1b001SThomas Moestl gem_intr(v)
147642c1b001SThomas Moestl 	void *v;
147742c1b001SThomas Moestl {
147842c1b001SThomas Moestl 	struct gem_softc *sc = (struct gem_softc *)v;
147942c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
148042c1b001SThomas Moestl 	bus_space_handle_t seb = sc->sc_h;
148142c1b001SThomas Moestl 	u_int32_t status;
148242c1b001SThomas Moestl 
148342c1b001SThomas Moestl 	status = bus_space_read_4(t, seb, GEM_STATUS);
148442c1b001SThomas Moestl 	CTR3(KTR_GEM, "%s: gem_intr: cplt %x, status %x",
148542c1b001SThomas Moestl 		device_get_name(sc->sc_dev), (status>>19),
148642c1b001SThomas Moestl 		(u_int)status);
148742c1b001SThomas Moestl 
148842c1b001SThomas Moestl 	if ((status & (GEM_INTR_RX_TAG_ERR | GEM_INTR_BERR)) != 0)
148942c1b001SThomas Moestl 		gem_eint(sc, status);
149042c1b001SThomas Moestl 
149142c1b001SThomas Moestl 	if ((status & (GEM_INTR_TX_EMPTY | GEM_INTR_TX_INTME)) != 0)
149242c1b001SThomas Moestl 		gem_tint(sc);
149342c1b001SThomas Moestl 
149442c1b001SThomas Moestl 	if ((status & (GEM_INTR_RX_DONE | GEM_INTR_RX_NOBUF)) != 0)
149542c1b001SThomas Moestl 		gem_rint(sc);
149642c1b001SThomas Moestl 
149742c1b001SThomas Moestl 	/* We should eventually do more than just print out error stats. */
149842c1b001SThomas Moestl 	if (status & GEM_INTR_TX_MAC) {
149942c1b001SThomas Moestl 		int txstat = bus_space_read_4(t, seb, GEM_MAC_TX_STATUS);
150042c1b001SThomas Moestl 		if (txstat & ~GEM_MAC_TX_XMIT_DONE)
1501336cca9eSBenno Rice 			device_printf(sc->sc_dev, "MAC tx fault, status %x\n",
1502336cca9eSBenno Rice 			    txstat);
15039bb711b9SThomas Moestl 		if (txstat & (GEM_MAC_TX_UNDERRUN | GEM_MAC_TX_PKT_TOO_LONG))
15049bb711b9SThomas Moestl 			gem_init(sc);
150542c1b001SThomas Moestl 	}
150642c1b001SThomas Moestl 	if (status & GEM_INTR_RX_MAC) {
150742c1b001SThomas Moestl 		int rxstat = bus_space_read_4(t, seb, GEM_MAC_RX_STATUS);
150842c1b001SThomas Moestl 		if (rxstat & ~(GEM_MAC_RX_DONE | GEM_MAC_RX_FRAME_CNT))
1509336cca9eSBenno Rice 			device_printf(sc->sc_dev, "MAC rx fault, status %x\n",
1510336cca9eSBenno Rice 			    rxstat);
15119bb711b9SThomas Moestl 		if ((rxstat & GEM_MAC_RX_OVERFLOW) != 0)
15129bb711b9SThomas Moestl 			gem_init(sc);
151342c1b001SThomas Moestl 	}
151442c1b001SThomas Moestl }
151542c1b001SThomas Moestl 
151642c1b001SThomas Moestl 
151742c1b001SThomas Moestl static void
151842c1b001SThomas Moestl gem_watchdog(ifp)
151942c1b001SThomas Moestl 	struct ifnet *ifp;
152042c1b001SThomas Moestl {
152142c1b001SThomas Moestl 	struct gem_softc *sc = ifp->if_softc;
152242c1b001SThomas Moestl 
152342c1b001SThomas Moestl 	CTR3(KTR_GEM, "gem_watchdog: GEM_RX_CONFIG %x GEM_MAC_RX_STATUS %x "
152442c1b001SThomas Moestl 		"GEM_MAC_RX_CONFIG %x",
152542c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_RX_CONFIG),
152642c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_RX_STATUS),
152742c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_RX_CONFIG));
152842c1b001SThomas Moestl 	CTR3(KTR_GEM, "gem_watchdog: GEM_TX_CONFIG %x GEM_MAC_TX_STATUS %x "
152942c1b001SThomas Moestl 		"GEM_MAC_TX_CONFIG %x",
153042c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_CONFIG),
153142c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_TX_STATUS),
153242c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_TX_CONFIG));
153342c1b001SThomas Moestl 
153442c1b001SThomas Moestl 	device_printf(sc->sc_dev, "device timeout\n");
153542c1b001SThomas Moestl 	++ifp->if_oerrors;
153642c1b001SThomas Moestl 
153742c1b001SThomas Moestl 	/* Try to get more packets going. */
153842c1b001SThomas Moestl 	gem_start(ifp);
153942c1b001SThomas Moestl }
154042c1b001SThomas Moestl 
154142c1b001SThomas Moestl /*
154242c1b001SThomas Moestl  * Initialize the MII Management Interface
154342c1b001SThomas Moestl  */
154442c1b001SThomas Moestl static void
154542c1b001SThomas Moestl gem_mifinit(sc)
154642c1b001SThomas Moestl 	struct gem_softc *sc;
154742c1b001SThomas Moestl {
154842c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
154942c1b001SThomas Moestl 	bus_space_handle_t mif = sc->sc_h;
155042c1b001SThomas Moestl 
155142c1b001SThomas Moestl 	/* Configure the MIF in frame mode */
155242c1b001SThomas Moestl 	sc->sc_mif_config = bus_space_read_4(t, mif, GEM_MIF_CONFIG);
155342c1b001SThomas Moestl 	sc->sc_mif_config &= ~GEM_MIF_CONFIG_BB_ENA;
155442c1b001SThomas Moestl 	bus_space_write_4(t, mif, GEM_MIF_CONFIG, sc->sc_mif_config);
155542c1b001SThomas Moestl }
155642c1b001SThomas Moestl 
155742c1b001SThomas Moestl /*
155842c1b001SThomas Moestl  * MII interface
155942c1b001SThomas Moestl  *
156042c1b001SThomas Moestl  * The GEM MII interface supports at least three different operating modes:
156142c1b001SThomas Moestl  *
156242c1b001SThomas Moestl  * Bitbang mode is implemented using data, clock and output enable registers.
156342c1b001SThomas Moestl  *
156442c1b001SThomas Moestl  * Frame mode is implemented by loading a complete frame into the frame
156542c1b001SThomas Moestl  * register and polling the valid bit for completion.
156642c1b001SThomas Moestl  *
156742c1b001SThomas Moestl  * Polling mode uses the frame register but completion is indicated by
156842c1b001SThomas Moestl  * an interrupt.
156942c1b001SThomas Moestl  *
157042c1b001SThomas Moestl  */
157142c1b001SThomas Moestl int
157242c1b001SThomas Moestl gem_mii_readreg(dev, phy, reg)
157342c1b001SThomas Moestl 	device_t dev;
157442c1b001SThomas Moestl 	int phy, reg;
157542c1b001SThomas Moestl {
157642c1b001SThomas Moestl 	struct gem_softc *sc = device_get_softc(dev);
157742c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
157842c1b001SThomas Moestl 	bus_space_handle_t mif = sc->sc_h;
157942c1b001SThomas Moestl 	int n;
158042c1b001SThomas Moestl 	u_int32_t v;
158142c1b001SThomas Moestl 
158242c1b001SThomas Moestl #ifdef GEM_DEBUG_PHY
158342c1b001SThomas Moestl 	printf("gem_mii_readreg: phy %d reg %d\n", phy, reg);
158442c1b001SThomas Moestl #endif
158542c1b001SThomas Moestl 
158642c1b001SThomas Moestl #if 0
158742c1b001SThomas Moestl 	/* Select the desired PHY in the MIF configuration register */
158842c1b001SThomas Moestl 	v = bus_space_read_4(t, mif, GEM_MIF_CONFIG);
158942c1b001SThomas Moestl 	/* Clear PHY select bit */
159042c1b001SThomas Moestl 	v &= ~GEM_MIF_CONFIG_PHY_SEL;
159142c1b001SThomas Moestl 	if (phy == GEM_PHYAD_EXTERNAL)
159242c1b001SThomas Moestl 		/* Set PHY select bit to get at external device */
159342c1b001SThomas Moestl 		v |= GEM_MIF_CONFIG_PHY_SEL;
159442c1b001SThomas Moestl 	bus_space_write_4(t, mif, GEM_MIF_CONFIG, v);
159542c1b001SThomas Moestl #endif
159642c1b001SThomas Moestl 
159742c1b001SThomas Moestl 	/* Construct the frame command */
159842c1b001SThomas Moestl 	v = (reg << GEM_MIF_REG_SHIFT)	| (phy << GEM_MIF_PHY_SHIFT) |
159942c1b001SThomas Moestl 		GEM_MIF_FRAME_READ;
160042c1b001SThomas Moestl 
160142c1b001SThomas Moestl 	bus_space_write_4(t, mif, GEM_MIF_FRAME, v);
160242c1b001SThomas Moestl 	for (n = 0; n < 100; n++) {
160342c1b001SThomas Moestl 		DELAY(1);
160442c1b001SThomas Moestl 		v = bus_space_read_4(t, mif, GEM_MIF_FRAME);
160542c1b001SThomas Moestl 		if (v & GEM_MIF_FRAME_TA0)
160642c1b001SThomas Moestl 			return (v & GEM_MIF_FRAME_DATA);
160742c1b001SThomas Moestl 	}
160842c1b001SThomas Moestl 
160942c1b001SThomas Moestl 	device_printf(sc->sc_dev, "mii_read timeout\n");
161042c1b001SThomas Moestl 	return (0);
161142c1b001SThomas Moestl }
161242c1b001SThomas Moestl 
161342c1b001SThomas Moestl int
161442c1b001SThomas Moestl gem_mii_writereg(dev, phy, reg, val)
161542c1b001SThomas Moestl 	device_t dev;
161642c1b001SThomas Moestl 	int phy, reg, val;
161742c1b001SThomas Moestl {
161842c1b001SThomas Moestl 	struct gem_softc *sc = device_get_softc(dev);
161942c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
162042c1b001SThomas Moestl 	bus_space_handle_t mif = sc->sc_h;
162142c1b001SThomas Moestl 	int n;
162242c1b001SThomas Moestl 	u_int32_t v;
162342c1b001SThomas Moestl 
162442c1b001SThomas Moestl #ifdef GEM_DEBUG_PHY
162542c1b001SThomas Moestl 	printf("gem_mii_writereg: phy %d reg %d val %x\n", phy, reg, val);
162642c1b001SThomas Moestl #endif
162742c1b001SThomas Moestl 
162842c1b001SThomas Moestl #if 0
162942c1b001SThomas Moestl 	/* Select the desired PHY in the MIF configuration register */
163042c1b001SThomas Moestl 	v = bus_space_read_4(t, mif, GEM_MIF_CONFIG);
163142c1b001SThomas Moestl 	/* Clear PHY select bit */
163242c1b001SThomas Moestl 	v &= ~GEM_MIF_CONFIG_PHY_SEL;
163342c1b001SThomas Moestl 	if (phy == GEM_PHYAD_EXTERNAL)
163442c1b001SThomas Moestl 		/* Set PHY select bit to get at external device */
163542c1b001SThomas Moestl 		v |= GEM_MIF_CONFIG_PHY_SEL;
163642c1b001SThomas Moestl 	bus_space_write_4(t, mif, GEM_MIF_CONFIG, v);
163742c1b001SThomas Moestl #endif
163842c1b001SThomas Moestl 	/* Construct the frame command */
163942c1b001SThomas Moestl 	v = GEM_MIF_FRAME_WRITE			|
164042c1b001SThomas Moestl 	    (phy << GEM_MIF_PHY_SHIFT)		|
164142c1b001SThomas Moestl 	    (reg << GEM_MIF_REG_SHIFT)		|
164242c1b001SThomas Moestl 	    (val & GEM_MIF_FRAME_DATA);
164342c1b001SThomas Moestl 
164442c1b001SThomas Moestl 	bus_space_write_4(t, mif, GEM_MIF_FRAME, v);
164542c1b001SThomas Moestl 	for (n = 0; n < 100; n++) {
164642c1b001SThomas Moestl 		DELAY(1);
164742c1b001SThomas Moestl 		v = bus_space_read_4(t, mif, GEM_MIF_FRAME);
164842c1b001SThomas Moestl 		if (v & GEM_MIF_FRAME_TA0)
164942c1b001SThomas Moestl 			return (1);
165042c1b001SThomas Moestl 	}
165142c1b001SThomas Moestl 
165242c1b001SThomas Moestl 	device_printf(sc->sc_dev, "mii_write timeout\n");
165342c1b001SThomas Moestl 	return (0);
165442c1b001SThomas Moestl }
165542c1b001SThomas Moestl 
165642c1b001SThomas Moestl void
165742c1b001SThomas Moestl gem_mii_statchg(dev)
165842c1b001SThomas Moestl 	device_t dev;
165942c1b001SThomas Moestl {
166042c1b001SThomas Moestl 	struct gem_softc *sc = device_get_softc(dev);
166142c1b001SThomas Moestl #ifdef GEM_DEBUG
166242c1b001SThomas Moestl 	int instance = IFM_INST(sc->sc_mii->mii_media.ifm_cur->ifm_media);
166342c1b001SThomas Moestl #endif
166442c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
166542c1b001SThomas Moestl 	bus_space_handle_t mac = sc->sc_h;
166642c1b001SThomas Moestl 	u_int32_t v;
166742c1b001SThomas Moestl 
166842c1b001SThomas Moestl #ifdef GEM_DEBUG
166942c1b001SThomas Moestl 	if (sc->sc_debug)
167042c1b001SThomas Moestl 		printf("gem_mii_statchg: status change: phy = %d\n",
167142c1b001SThomas Moestl 			sc->sc_phys[instance]);
167242c1b001SThomas Moestl #endif
167342c1b001SThomas Moestl 
167442c1b001SThomas Moestl 	/* Set tx full duplex options */
167542c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_TX_CONFIG, 0);
167642c1b001SThomas Moestl 	DELAY(10000); /* reg must be cleared and delay before changing. */
167742c1b001SThomas Moestl 	v = GEM_MAC_TX_ENA_IPG0|GEM_MAC_TX_NGU|GEM_MAC_TX_NGU_LIMIT|
167842c1b001SThomas Moestl 		GEM_MAC_TX_ENABLE;
167942c1b001SThomas Moestl 	if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) & IFM_FDX) != 0) {
168042c1b001SThomas Moestl 		v |= GEM_MAC_TX_IGN_CARRIER|GEM_MAC_TX_IGN_COLLIS;
168142c1b001SThomas Moestl 	}
168242c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_TX_CONFIG, v);
168342c1b001SThomas Moestl 
168442c1b001SThomas Moestl 	/* XIF Configuration */
168542c1b001SThomas Moestl  /* We should really calculate all this rather than rely on defaults */
168642c1b001SThomas Moestl 	v = bus_space_read_4(t, mac, GEM_MAC_XIF_CONFIG);
168742c1b001SThomas Moestl 	v = GEM_MAC_XIF_LINK_LED;
168842c1b001SThomas Moestl 	v |= GEM_MAC_XIF_TX_MII_ENA;
1689336cca9eSBenno Rice 
169042c1b001SThomas Moestl 	/* If an external transceiver is connected, enable its MII drivers */
169142c1b001SThomas Moestl 	sc->sc_mif_config = bus_space_read_4(t, mac, GEM_MIF_CONFIG);
169242c1b001SThomas Moestl 	if ((sc->sc_mif_config & GEM_MIF_CONFIG_MDI1) != 0) {
169342c1b001SThomas Moestl 		/* External MII needs echo disable if half duplex. */
169442c1b001SThomas Moestl 		if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) & IFM_FDX) != 0)
169542c1b001SThomas Moestl 			/* turn on full duplex LED */
169642c1b001SThomas Moestl 			v |= GEM_MAC_XIF_FDPLX_LED;
169742c1b001SThomas Moestl 		else
169842c1b001SThomas Moestl 	 		/* half duplex -- disable echo */
169942c1b001SThomas Moestl 	 		v |= GEM_MAC_XIF_ECHO_DISABL;
1700336cca9eSBenno Rice 
1701336cca9eSBenno Rice 		if (IFM_SUBTYPE(sc->sc_mii->mii_media_active) == IFM_1000_T)
1702336cca9eSBenno Rice 			v |= GEM_MAC_XIF_GMII_MODE;
1703336cca9eSBenno Rice 		else
1704336cca9eSBenno Rice 			v &= ~GEM_MAC_XIF_GMII_MODE;
170542c1b001SThomas Moestl 	} else {
170642c1b001SThomas Moestl 		/* Internal MII needs buf enable */
170742c1b001SThomas Moestl 		v |= GEM_MAC_XIF_MII_BUF_ENA;
170842c1b001SThomas Moestl 	}
170942c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_XIF_CONFIG, v);
171042c1b001SThomas Moestl }
171142c1b001SThomas Moestl 
171242c1b001SThomas Moestl int
171342c1b001SThomas Moestl gem_mediachange(ifp)
171442c1b001SThomas Moestl 	struct ifnet *ifp;
171542c1b001SThomas Moestl {
171642c1b001SThomas Moestl 	struct gem_softc *sc = ifp->if_softc;
171742c1b001SThomas Moestl 
171842c1b001SThomas Moestl 	/* XXX Add support for serial media. */
171942c1b001SThomas Moestl 
172042c1b001SThomas Moestl 	return (mii_mediachg(sc->sc_mii));
172142c1b001SThomas Moestl }
172242c1b001SThomas Moestl 
172342c1b001SThomas Moestl void
172442c1b001SThomas Moestl gem_mediastatus(ifp, ifmr)
172542c1b001SThomas Moestl 	struct ifnet *ifp;
172642c1b001SThomas Moestl 	struct ifmediareq *ifmr;
172742c1b001SThomas Moestl {
172842c1b001SThomas Moestl 	struct gem_softc *sc = ifp->if_softc;
172942c1b001SThomas Moestl 
173042c1b001SThomas Moestl 	if ((ifp->if_flags & IFF_UP) == 0)
173142c1b001SThomas Moestl 		return;
173242c1b001SThomas Moestl 
173342c1b001SThomas Moestl 	mii_pollstat(sc->sc_mii);
173442c1b001SThomas Moestl 	ifmr->ifm_active = sc->sc_mii->mii_media_active;
173542c1b001SThomas Moestl 	ifmr->ifm_status = sc->sc_mii->mii_media_status;
173642c1b001SThomas Moestl }
173742c1b001SThomas Moestl 
173842c1b001SThomas Moestl /*
173942c1b001SThomas Moestl  * Process an ioctl request.
174042c1b001SThomas Moestl  */
174142c1b001SThomas Moestl static int
174242c1b001SThomas Moestl gem_ioctl(ifp, cmd, data)
174342c1b001SThomas Moestl 	struct ifnet *ifp;
174442c1b001SThomas Moestl 	u_long cmd;
174542c1b001SThomas Moestl 	caddr_t data;
174642c1b001SThomas Moestl {
174742c1b001SThomas Moestl 	struct gem_softc *sc = ifp->if_softc;
174842c1b001SThomas Moestl 	struct ifreq *ifr = (struct ifreq *)data;
174942c1b001SThomas Moestl 	int s, error = 0;
175042c1b001SThomas Moestl 
175142c1b001SThomas Moestl 	switch (cmd) {
175242c1b001SThomas Moestl 	case SIOCSIFADDR:
175342c1b001SThomas Moestl 	case SIOCGIFADDR:
175442c1b001SThomas Moestl 	case SIOCSIFMTU:
175542c1b001SThomas Moestl 		error = ether_ioctl(ifp, cmd, data);
175642c1b001SThomas Moestl 		break;
175742c1b001SThomas Moestl 	case SIOCSIFFLAGS:
175842c1b001SThomas Moestl 		if (ifp->if_flags & IFF_UP) {
1759336cca9eSBenno Rice 			if ((sc->sc_ifflags ^ ifp->if_flags) == IFF_PROMISC)
176042c1b001SThomas Moestl 				gem_setladrf(sc);
176142c1b001SThomas Moestl 			else
176242c1b001SThomas Moestl 				gem_init(sc);
176342c1b001SThomas Moestl 		} else {
176442c1b001SThomas Moestl 			if (ifp->if_flags & IFF_RUNNING)
176542c1b001SThomas Moestl 				gem_stop(ifp, 0);
176642c1b001SThomas Moestl 		}
1767336cca9eSBenno Rice 		sc->sc_ifflags = ifp->if_flags;
176842c1b001SThomas Moestl 		error = 0;
176942c1b001SThomas Moestl 		break;
177042c1b001SThomas Moestl 	case SIOCADDMULTI:
177142c1b001SThomas Moestl 	case SIOCDELMULTI:
177242c1b001SThomas Moestl 		gem_setladrf(sc);
177342c1b001SThomas Moestl 		error = 0;
177442c1b001SThomas Moestl 		break;
177542c1b001SThomas Moestl 	case SIOCGIFMEDIA:
177642c1b001SThomas Moestl 	case SIOCSIFMEDIA:
177742c1b001SThomas Moestl 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii->mii_media, cmd);
177842c1b001SThomas Moestl 		break;
177942c1b001SThomas Moestl 	default:
1780305f2c06SThomas Moestl 		error = ENOTTY;
178142c1b001SThomas Moestl 		break;
178242c1b001SThomas Moestl 	}
178342c1b001SThomas Moestl 
178442c1b001SThomas Moestl 	/* Try to get things going again */
178542c1b001SThomas Moestl 	if (ifp->if_flags & IFF_UP)
178642c1b001SThomas Moestl 		gem_start(ifp);
178742c1b001SThomas Moestl 	splx(s);
178842c1b001SThomas Moestl 	return (error);
178942c1b001SThomas Moestl }
179042c1b001SThomas Moestl 
179142c1b001SThomas Moestl /*
179242c1b001SThomas Moestl  * Set up the logical address filter.
179342c1b001SThomas Moestl  */
179442c1b001SThomas Moestl static void
179542c1b001SThomas Moestl gem_setladrf(sc)
179642c1b001SThomas Moestl 	struct gem_softc *sc;
179742c1b001SThomas Moestl {
179842c1b001SThomas Moestl 	struct ifnet *ifp = &sc->sc_arpcom.ac_if;
179942c1b001SThomas Moestl 	struct ifmultiaddr *inm;
180042c1b001SThomas Moestl 	struct sockaddr_dl *sdl;
180142c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
180242c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
180342c1b001SThomas Moestl 	u_char *cp;
180442c1b001SThomas Moestl 	u_int32_t crc;
180542c1b001SThomas Moestl 	u_int32_t hash[16];
180642c1b001SThomas Moestl 	u_int32_t v;
180742c1b001SThomas Moestl 	int len;
1808336cca9eSBenno Rice 	int i;
180942c1b001SThomas Moestl 
181042c1b001SThomas Moestl 	/* Get current RX configuration */
181142c1b001SThomas Moestl 	v = bus_space_read_4(t, h, GEM_MAC_RX_CONFIG);
181242c1b001SThomas Moestl 
1813336cca9eSBenno Rice 	/*
1814336cca9eSBenno Rice 	 * Turn off promiscuous mode, promiscuous group mode (all multicast),
1815336cca9eSBenno Rice 	 * and hash filter.  Depending on the case, the right bit will be
1816336cca9eSBenno Rice 	 * enabled.
1817336cca9eSBenno Rice 	 */
1818336cca9eSBenno Rice 	v &= ~(GEM_MAC_RX_PROMISCUOUS|GEM_MAC_RX_HASH_FILTER|
1819336cca9eSBenno Rice 	    GEM_MAC_RX_PROMISC_GRP);
1820336cca9eSBenno Rice 
182142c1b001SThomas Moestl 	if ((ifp->if_flags & IFF_PROMISC) != 0) {
1822336cca9eSBenno Rice 		/* Turn on promiscuous mode */
182342c1b001SThomas Moestl 		v |= GEM_MAC_RX_PROMISCUOUS;
182442c1b001SThomas Moestl 		goto chipit;
182542c1b001SThomas Moestl 	}
182642c1b001SThomas Moestl 	if ((ifp->if_flags & IFF_ALLMULTI) != 0) {
182742c1b001SThomas Moestl 		hash[3] = hash[2] = hash[1] = hash[0] = 0xffff;
182842c1b001SThomas Moestl 		ifp->if_flags |= IFF_ALLMULTI;
1829336cca9eSBenno Rice 		v |= GEM_MAC_RX_PROMISC_GRP;
183042c1b001SThomas Moestl 		goto chipit;
183142c1b001SThomas Moestl 	}
183242c1b001SThomas Moestl 
183342c1b001SThomas Moestl 	/*
183442c1b001SThomas Moestl 	 * Set up multicast address filter by passing all multicast addresses
1835336cca9eSBenno Rice 	 * through a crc generator, and then using the high order 8 bits as an
1836336cca9eSBenno Rice 	 * index into the 256 bit logical address filter.  The high order 4
1837336cca9eSBenno Rice 	 * bits selects the word, while the other 4 bits select the bit within
1838336cca9eSBenno Rice 	 * the word (where bit 0 is the MSB).
183942c1b001SThomas Moestl 	 */
184042c1b001SThomas Moestl 
1841336cca9eSBenno Rice 	/* Clear hash table */
1842336cca9eSBenno Rice 	memset(hash, 0, sizeof(hash));
1843336cca9eSBenno Rice 
184442c1b001SThomas Moestl 	TAILQ_FOREACH(inm, &sc->sc_arpcom.ac_if.if_multiaddrs, ifma_link) {
184542c1b001SThomas Moestl 		if (inm->ifma_addr->sa_family != AF_LINK)
184642c1b001SThomas Moestl 			continue;
184742c1b001SThomas Moestl 		sdl = (struct sockaddr_dl *)inm->ifma_addr;
184842c1b001SThomas Moestl 		cp = LLADDR(sdl);
184942c1b001SThomas Moestl 		crc = 0xffffffff;
185042c1b001SThomas Moestl 		for (len = sdl->sdl_alen; --len >= 0;) {
185142c1b001SThomas Moestl 			int octet = *cp++;
185242c1b001SThomas Moestl 			int i;
185342c1b001SThomas Moestl 
185442c1b001SThomas Moestl #define MC_POLY_LE	0xedb88320UL	/* mcast crc, little endian */
185542c1b001SThomas Moestl 			for (i = 0; i < 8; i++) {
185642c1b001SThomas Moestl 				if ((crc & 1) ^ (octet & 1)) {
185742c1b001SThomas Moestl 					crc >>= 1;
185842c1b001SThomas Moestl 					crc ^= MC_POLY_LE;
185942c1b001SThomas Moestl 				} else {
186042c1b001SThomas Moestl 					crc >>= 1;
186142c1b001SThomas Moestl 				}
186242c1b001SThomas Moestl 				octet >>= 1;
186342c1b001SThomas Moestl 			}
186442c1b001SThomas Moestl 		}
186542c1b001SThomas Moestl 		/* Just want the 8 most significant bits. */
186642c1b001SThomas Moestl 		crc >>= 24;
186742c1b001SThomas Moestl 
186842c1b001SThomas Moestl 		/* Set the corresponding bit in the filter. */
1869336cca9eSBenno Rice 		hash[crc >> 4] |= 1 << (15 - (crc & 15));
1870336cca9eSBenno Rice 	}
1871336cca9eSBenno Rice 
1872336cca9eSBenno Rice 	v |= GEM_MAC_RX_HASH_FILTER;
1873336cca9eSBenno Rice 	ifp->if_flags &= ~IFF_ALLMULTI;
1874336cca9eSBenno Rice 
1875336cca9eSBenno Rice 	/* Now load the hash table into the chip (if we are using it) */
1876336cca9eSBenno Rice 	for (i = 0; i < 16; i++) {
1877336cca9eSBenno Rice 		bus_space_write_4(t, h,
1878336cca9eSBenno Rice 		    GEM_MAC_HASH0 + i * (GEM_MAC_HASH1-GEM_MAC_HASH0),
1879336cca9eSBenno Rice 		    hash[i]);
188042c1b001SThomas Moestl 	}
188142c1b001SThomas Moestl 
188242c1b001SThomas Moestl chipit:
188342c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_CONFIG, v);
188442c1b001SThomas Moestl }
1885