142c1b001SThomas Moestl /* 242c1b001SThomas Moestl * Copyright (C) 2001 Eduardo Horvath. 342c1b001SThomas Moestl * All rights reserved. 442c1b001SThomas Moestl * 542c1b001SThomas Moestl * Redistribution and use in source and binary forms, with or without 642c1b001SThomas Moestl * modification, are permitted provided that the following conditions 742c1b001SThomas Moestl * are met: 842c1b001SThomas Moestl * 1. Redistributions of source code must retain the above copyright 942c1b001SThomas Moestl * notice, this list of conditions and the following disclaimer. 1042c1b001SThomas Moestl * 2. Redistributions in binary form must reproduce the above copyright 1142c1b001SThomas Moestl * notice, this list of conditions and the following disclaimer in the 1242c1b001SThomas Moestl * documentation and/or other materials provided with the distribution. 1342c1b001SThomas Moestl * 1442c1b001SThomas Moestl * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND 1542c1b001SThomas Moestl * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 1642c1b001SThomas Moestl * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 1742c1b001SThomas Moestl * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE 1842c1b001SThomas Moestl * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 1942c1b001SThomas Moestl * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 2042c1b001SThomas Moestl * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 2142c1b001SThomas Moestl * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 2242c1b001SThomas Moestl * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 2342c1b001SThomas Moestl * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 2442c1b001SThomas Moestl * SUCH DAMAGE. 2542c1b001SThomas Moestl * 2642c1b001SThomas Moestl * from: NetBSD: gem.c,v 1.9 2001/10/21 20:45:15 thorpej Exp 2742c1b001SThomas Moestl * 2842c1b001SThomas Moestl * $FreeBSD$ 2942c1b001SThomas Moestl */ 3042c1b001SThomas Moestl 3142c1b001SThomas Moestl /* 3242c1b001SThomas Moestl * Driver for Sun GEM ethernet controllers. 3342c1b001SThomas Moestl */ 3442c1b001SThomas Moestl 3542c1b001SThomas Moestl #define GEM_DEBUG 3642c1b001SThomas Moestl 3742c1b001SThomas Moestl #include <sys/param.h> 3842c1b001SThomas Moestl #include <sys/systm.h> 3942c1b001SThomas Moestl #include <sys/bus.h> 4042c1b001SThomas Moestl #include <sys/callout.h> 41a30d4b32SMike Barcroft #include <sys/endian.h> 4242c1b001SThomas Moestl #include <sys/mbuf.h> 4342c1b001SThomas Moestl #include <sys/malloc.h> 4442c1b001SThomas Moestl #include <sys/kernel.h> 4542c1b001SThomas Moestl #include <sys/socket.h> 4642c1b001SThomas Moestl #include <sys/sockio.h> 4742c1b001SThomas Moestl 4842c1b001SThomas Moestl #include <net/ethernet.h> 4942c1b001SThomas Moestl #include <net/if.h> 5042c1b001SThomas Moestl #include <net/if_arp.h> 5142c1b001SThomas Moestl #include <net/if_dl.h> 5242c1b001SThomas Moestl #include <net/if_media.h> 5342c1b001SThomas Moestl 5442c1b001SThomas Moestl #include <machine/bus.h> 5542c1b001SThomas Moestl 5642c1b001SThomas Moestl #include <dev/mii/mii.h> 5742c1b001SThomas Moestl #include <dev/mii/miivar.h> 5842c1b001SThomas Moestl 5942c1b001SThomas Moestl #include <gem/if_gemreg.h> 6042c1b001SThomas Moestl #include <gem/if_gemvar.h> 6142c1b001SThomas Moestl 6242c1b001SThomas Moestl #define TRIES 10000 6342c1b001SThomas Moestl 64e51a25f8SAlfred Perlstein static void gem_start(struct ifnet *); 65e51a25f8SAlfred Perlstein static void gem_stop(struct ifnet *, int); 66e51a25f8SAlfred Perlstein static int gem_ioctl(struct ifnet *, u_long, caddr_t); 67e51a25f8SAlfred Perlstein static void gem_cddma_callback(void *, bus_dma_segment_t *, int, int); 68e51a25f8SAlfred Perlstein static void gem_rxdma_callback(void *, bus_dma_segment_t *, int, int); 69e51a25f8SAlfred Perlstein static void gem_txdma_callback(void *, bus_dma_segment_t *, int, int); 70e51a25f8SAlfred Perlstein static void gem_tick(void *); 71e51a25f8SAlfred Perlstein static void gem_watchdog(struct ifnet *); 72e51a25f8SAlfred Perlstein static void gem_init(void *); 73e51a25f8SAlfred Perlstein static void gem_init_regs(struct gem_softc *sc); 74e51a25f8SAlfred Perlstein static int gem_ringsize(int sz); 75e51a25f8SAlfred Perlstein static int gem_meminit(struct gem_softc *); 76e51a25f8SAlfred Perlstein static int gem_dmamap_load_mbuf(struct gem_softc *, struct mbuf *, 77e51a25f8SAlfred Perlstein bus_dmamap_callback_t *, struct gem_txjob *, int); 78e51a25f8SAlfred Perlstein static void gem_dmamap_unload_mbuf(struct gem_softc *, struct gem_txjob *); 79e51a25f8SAlfred Perlstein static void gem_dmamap_commit_mbuf(struct gem_softc *, struct gem_txjob *); 80e51a25f8SAlfred Perlstein static void gem_mifinit(struct gem_softc *); 81e51a25f8SAlfred Perlstein static int gem_bitwait(struct gem_softc *sc, bus_addr_t r, 82e51a25f8SAlfred Perlstein u_int32_t clr, u_int32_t set); 83e51a25f8SAlfred Perlstein static int gem_reset_rx(struct gem_softc *); 84e51a25f8SAlfred Perlstein static int gem_reset_tx(struct gem_softc *); 85e51a25f8SAlfred Perlstein static int gem_disable_rx(struct gem_softc *); 86e51a25f8SAlfred Perlstein static int gem_disable_tx(struct gem_softc *); 87e51a25f8SAlfred Perlstein static void gem_rxdrain(struct gem_softc *); 88e51a25f8SAlfred Perlstein static int gem_add_rxbuf(struct gem_softc *, int); 89e51a25f8SAlfred Perlstein static void gem_setladrf(struct gem_softc *); 9042c1b001SThomas Moestl 91e51a25f8SAlfred Perlstein struct mbuf *gem_get(struct gem_softc *, int, int); 92e51a25f8SAlfred Perlstein static void gem_eint(struct gem_softc *, u_int); 93e51a25f8SAlfred Perlstein static void gem_rint(struct gem_softc *); 940d80b9bdSThomas Moestl static void gem_rint_timeout(void *); 95e51a25f8SAlfred Perlstein static void gem_tint(struct gem_softc *); 9642c1b001SThomas Moestl #ifdef notyet 97e51a25f8SAlfred Perlstein static void gem_power(int, void *); 9842c1b001SThomas Moestl #endif 9942c1b001SThomas Moestl 10042c1b001SThomas Moestl devclass_t gem_devclass; 10142c1b001SThomas Moestl DRIVER_MODULE(miibus, gem, miibus_driver, miibus_devclass, 0, 0); 10242c1b001SThomas Moestl MODULE_DEPEND(gem, miibus, 1, 1, 1); 10342c1b001SThomas Moestl 10442c1b001SThomas Moestl #ifdef GEM_DEBUG 10542c1b001SThomas Moestl #define DPRINTF(sc, x) if ((sc)->sc_arpcom.ac_if.if_flags & IFF_DEBUG) \ 10642c1b001SThomas Moestl printf x 10742c1b001SThomas Moestl #include <sys/ktr.h> 10842c1b001SThomas Moestl #define KTR_GEM KTR_CT2 10942c1b001SThomas Moestl #else 11042c1b001SThomas Moestl #define DPRINTF(sc, x) /* nothing */ 11142c1b001SThomas Moestl #endif 11242c1b001SThomas Moestl 11342c1b001SThomas Moestl #define GEM_NSEGS GEM_NTXSEGS 11442c1b001SThomas Moestl 11542c1b001SThomas Moestl /* 11642c1b001SThomas Moestl * gem_attach: 11742c1b001SThomas Moestl * 11842c1b001SThomas Moestl * Attach a Gem interface to the system. 11942c1b001SThomas Moestl */ 12042c1b001SThomas Moestl int 12142c1b001SThomas Moestl gem_attach(sc) 12242c1b001SThomas Moestl struct gem_softc *sc; 12342c1b001SThomas Moestl { 12442c1b001SThomas Moestl struct ifnet *ifp = &sc->sc_arpcom.ac_if; 12542c1b001SThomas Moestl struct mii_softc *child; 12642c1b001SThomas Moestl int i, error; 12742c1b001SThomas Moestl 12842c1b001SThomas Moestl /* Make sure the chip is stopped. */ 12942c1b001SThomas Moestl ifp->if_softc = sc; 13042c1b001SThomas Moestl gem_reset(sc); 13142c1b001SThomas Moestl 13242c1b001SThomas Moestl error = bus_dma_tag_create(NULL, 1, 0, BUS_SPACE_MAXADDR_32BIT, 13342c1b001SThomas Moestl BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, GEM_NSEGS, 13442c1b001SThomas Moestl BUS_SPACE_MAXSIZE_32BIT, 0, &sc->sc_pdmatag); 13542c1b001SThomas Moestl if (error) 13642c1b001SThomas Moestl return (error); 13742c1b001SThomas Moestl 13842c1b001SThomas Moestl error = bus_dma_tag_create(sc->sc_pdmatag, 1, 0, 13942c1b001SThomas Moestl BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, MAXBSIZE, 14042c1b001SThomas Moestl GEM_NSEGS, BUS_SPACE_MAXSIZE_32BIT, BUS_DMA_ALLOCNOW, 14142c1b001SThomas Moestl &sc->sc_dmatag); 14242c1b001SThomas Moestl if (error) 14342c1b001SThomas Moestl goto fail_0; 14442c1b001SThomas Moestl 14542c1b001SThomas Moestl error = bus_dma_tag_create(sc->sc_pdmatag, PAGE_SIZE, 0, 14642c1b001SThomas Moestl BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 14742c1b001SThomas Moestl sizeof(struct gem_control_data), 1, 14842c1b001SThomas Moestl sizeof(struct gem_control_data), BUS_DMA_ALLOCNOW, 14942c1b001SThomas Moestl &sc->sc_cdmatag); 15042c1b001SThomas Moestl if (error) 15142c1b001SThomas Moestl goto fail_1; 15242c1b001SThomas Moestl 15342c1b001SThomas Moestl /* 15442c1b001SThomas Moestl * Allocate the control data structures, and create and load the 15542c1b001SThomas Moestl * DMA map for it. 15642c1b001SThomas Moestl */ 15742c1b001SThomas Moestl if ((error = bus_dmamem_alloc(sc->sc_cdmatag, 15842c1b001SThomas Moestl (void **)&sc->sc_control_data, 0, &sc->sc_cddmamap))) { 15942c1b001SThomas Moestl device_printf(sc->sc_dev, "unable to allocate control data," 16042c1b001SThomas Moestl " error = %d\n", error); 16142c1b001SThomas Moestl goto fail_2; 16242c1b001SThomas Moestl } 16342c1b001SThomas Moestl 16442c1b001SThomas Moestl sc->sc_cddma = 0; 16542c1b001SThomas Moestl if ((error = bus_dmamap_load(sc->sc_cdmatag, sc->sc_cddmamap, 16642c1b001SThomas Moestl sc->sc_control_data, sizeof(struct gem_control_data), 16742c1b001SThomas Moestl gem_cddma_callback, sc, 0)) != 0 || sc->sc_cddma == 0) { 16842c1b001SThomas Moestl device_printf(sc->sc_dev, "unable to load control data DMA " 16942c1b001SThomas Moestl "map, error = %d\n", error); 17042c1b001SThomas Moestl goto fail_3; 17142c1b001SThomas Moestl } 17242c1b001SThomas Moestl 17342c1b001SThomas Moestl /* 17442c1b001SThomas Moestl * Initialize the transmit job descriptors. 17542c1b001SThomas Moestl */ 17642c1b001SThomas Moestl STAILQ_INIT(&sc->sc_txfreeq); 17742c1b001SThomas Moestl STAILQ_INIT(&sc->sc_txdirtyq); 17842c1b001SThomas Moestl 17942c1b001SThomas Moestl /* 18042c1b001SThomas Moestl * Create the transmit buffer DMA maps. 18142c1b001SThomas Moestl */ 18242c1b001SThomas Moestl error = ENOMEM; 18342c1b001SThomas Moestl for (i = 0; i < GEM_TXQUEUELEN; i++) { 18442c1b001SThomas Moestl struct gem_txsoft *txs; 18542c1b001SThomas Moestl 18642c1b001SThomas Moestl txs = &sc->sc_txsoft[i]; 18742c1b001SThomas Moestl txs->txs_mbuf = NULL; 18842c1b001SThomas Moestl txs->txs_ndescs = 0; 18942c1b001SThomas Moestl if ((error = bus_dmamap_create(sc->sc_dmatag, 0, 19042c1b001SThomas Moestl &txs->txs_dmamap)) != 0) { 19142c1b001SThomas Moestl device_printf(sc->sc_dev, "unable to create tx DMA map " 19242c1b001SThomas Moestl "%d, error = %d\n", i, error); 19342c1b001SThomas Moestl goto fail_4; 19442c1b001SThomas Moestl } 19542c1b001SThomas Moestl STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q); 19642c1b001SThomas Moestl } 19742c1b001SThomas Moestl 19842c1b001SThomas Moestl /* 19942c1b001SThomas Moestl * Create the receive buffer DMA maps. 20042c1b001SThomas Moestl */ 20142c1b001SThomas Moestl for (i = 0; i < GEM_NRXDESC; i++) { 20242c1b001SThomas Moestl if ((error = bus_dmamap_create(sc->sc_dmatag, 0, 20342c1b001SThomas Moestl &sc->sc_rxsoft[i].rxs_dmamap)) != 0) { 20442c1b001SThomas Moestl device_printf(sc->sc_dev, "unable to create rx DMA map " 20542c1b001SThomas Moestl "%d, error = %d\n", i, error); 20642c1b001SThomas Moestl goto fail_5; 20742c1b001SThomas Moestl } 20842c1b001SThomas Moestl sc->sc_rxsoft[i].rxs_mbuf = NULL; 20942c1b001SThomas Moestl } 21042c1b001SThomas Moestl 21142c1b001SThomas Moestl 21242c1b001SThomas Moestl gem_mifinit(sc); 21342c1b001SThomas Moestl 21442c1b001SThomas Moestl if ((error = mii_phy_probe(sc->sc_dev, &sc->sc_miibus, gem_mediachange, 21542c1b001SThomas Moestl gem_mediastatus)) != 0) { 21642c1b001SThomas Moestl device_printf(sc->sc_dev, "phy probe failed: %d\n", error); 21742c1b001SThomas Moestl goto fail_5; 21842c1b001SThomas Moestl } 21942c1b001SThomas Moestl sc->sc_mii = device_get_softc(sc->sc_miibus); 22042c1b001SThomas Moestl 22142c1b001SThomas Moestl /* 22242c1b001SThomas Moestl * From this point forward, the attachment cannot fail. A failure 22342c1b001SThomas Moestl * before this point releases all resources that may have been 22442c1b001SThomas Moestl * allocated. 22542c1b001SThomas Moestl */ 22642c1b001SThomas Moestl 22742c1b001SThomas Moestl /* Announce ourselves. */ 22842c1b001SThomas Moestl device_printf(sc->sc_dev, "Ethernet address:"); 22942c1b001SThomas Moestl for (i = 0; i < 6; i++) 23042c1b001SThomas Moestl printf("%c%02x", i > 0 ? ':' : ' ', sc->sc_arpcom.ac_enaddr[i]); 23142c1b001SThomas Moestl printf("\n"); 23242c1b001SThomas Moestl 23342c1b001SThomas Moestl /* Initialize ifnet structure. */ 23442c1b001SThomas Moestl ifp->if_softc = sc; 23542c1b001SThomas Moestl ifp->if_unit = device_get_unit(sc->sc_dev); 23642c1b001SThomas Moestl ifp->if_name = "gem"; 23742c1b001SThomas Moestl ifp->if_mtu = ETHERMTU; 23842c1b001SThomas Moestl ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 23942c1b001SThomas Moestl ifp->if_start = gem_start; 24042c1b001SThomas Moestl ifp->if_ioctl = gem_ioctl; 24142c1b001SThomas Moestl ifp->if_watchdog = gem_watchdog; 24242c1b001SThomas Moestl ifp->if_init = gem_init; 24342c1b001SThomas Moestl ifp->if_output = ether_output; 24442c1b001SThomas Moestl ifp->if_snd.ifq_maxlen = GEM_TXQUEUELEN; 24542c1b001SThomas Moestl /* 24642c1b001SThomas Moestl * Walk along the list of attached MII devices and 24742c1b001SThomas Moestl * establish an `MII instance' to `phy number' 24842c1b001SThomas Moestl * mapping. We'll use this mapping in media change 24942c1b001SThomas Moestl * requests to determine which phy to use to program 25042c1b001SThomas Moestl * the MIF configuration register. 25142c1b001SThomas Moestl */ 25242c1b001SThomas Moestl for (child = LIST_FIRST(&sc->sc_mii->mii_phys); child != NULL; 25342c1b001SThomas Moestl child = LIST_NEXT(child, mii_list)) { 25442c1b001SThomas Moestl /* 25542c1b001SThomas Moestl * Note: we support just two PHYs: the built-in 25642c1b001SThomas Moestl * internal device and an external on the MII 25742c1b001SThomas Moestl * connector. 25842c1b001SThomas Moestl */ 25942c1b001SThomas Moestl if (child->mii_phy > 1 || child->mii_inst > 1) { 26042c1b001SThomas Moestl device_printf(sc->sc_dev, "cannot accomodate " 26142c1b001SThomas Moestl "MII device %s at phy %d, instance %d\n", 26242c1b001SThomas Moestl device_get_name(child->mii_dev), 26342c1b001SThomas Moestl child->mii_phy, child->mii_inst); 26442c1b001SThomas Moestl continue; 26542c1b001SThomas Moestl } 26642c1b001SThomas Moestl 26742c1b001SThomas Moestl sc->sc_phys[child->mii_inst] = child->mii_phy; 26842c1b001SThomas Moestl } 26942c1b001SThomas Moestl 27042c1b001SThomas Moestl /* 27142c1b001SThomas Moestl * Now select and activate the PHY we will use. 27242c1b001SThomas Moestl * 27342c1b001SThomas Moestl * The order of preference is External (MDI1), 27442c1b001SThomas Moestl * Internal (MDI0), Serial Link (no MII). 27542c1b001SThomas Moestl */ 27642c1b001SThomas Moestl if (sc->sc_phys[1]) { 27742c1b001SThomas Moestl #ifdef GEM_DEBUG 27842c1b001SThomas Moestl printf("using external phy\n"); 27942c1b001SThomas Moestl #endif 28042c1b001SThomas Moestl sc->sc_mif_config |= GEM_MIF_CONFIG_PHY_SEL; 28142c1b001SThomas Moestl } else { 28242c1b001SThomas Moestl #ifdef GEM_DEBUG 28342c1b001SThomas Moestl printf("using internal phy\n"); 28442c1b001SThomas Moestl #endif 28542c1b001SThomas Moestl sc->sc_mif_config &= ~GEM_MIF_CONFIG_PHY_SEL; 28642c1b001SThomas Moestl } 28742c1b001SThomas Moestl bus_space_write_4(sc->sc_bustag, sc->sc_h, GEM_MIF_CONFIG, 28842c1b001SThomas Moestl sc->sc_mif_config); 28942c1b001SThomas Moestl /* Attach the interface. */ 29042c1b001SThomas Moestl ether_ifattach(ifp, ETHER_BPF_SUPPORTED); 29142c1b001SThomas Moestl 29242c1b001SThomas Moestl #if notyet 29342c1b001SThomas Moestl /* 29442c1b001SThomas Moestl * Add a suspend hook to make sure we come back up after a 29542c1b001SThomas Moestl * resume. 29642c1b001SThomas Moestl */ 29742c1b001SThomas Moestl sc->sc_powerhook = powerhook_establish(gem_power, sc); 29842c1b001SThomas Moestl if (sc->sc_powerhook == NULL) 29942c1b001SThomas Moestl device_printf(sc->sc_dev, "WARNING: unable to establish power " 30042c1b001SThomas Moestl "hook\n"); 30142c1b001SThomas Moestl #endif 30242c1b001SThomas Moestl 30342c1b001SThomas Moestl callout_init(&sc->sc_tick_ch, 0); 3040d80b9bdSThomas Moestl callout_init(&sc->sc_rx_ch, 0); 30542c1b001SThomas Moestl return (0); 30642c1b001SThomas Moestl 30742c1b001SThomas Moestl /* 30842c1b001SThomas Moestl * Free any resources we've allocated during the failed attach 30942c1b001SThomas Moestl * attempt. Do this in reverse order and fall through. 31042c1b001SThomas Moestl */ 31142c1b001SThomas Moestl fail_5: 31242c1b001SThomas Moestl for (i = 0; i < GEM_NRXDESC; i++) { 31342c1b001SThomas Moestl if (sc->sc_rxsoft[i].rxs_dmamap != NULL) 31442c1b001SThomas Moestl bus_dmamap_destroy(sc->sc_dmatag, 31542c1b001SThomas Moestl sc->sc_rxsoft[i].rxs_dmamap); 31642c1b001SThomas Moestl } 31742c1b001SThomas Moestl fail_4: 31842c1b001SThomas Moestl for (i = 0; i < GEM_TXQUEUELEN; i++) { 31942c1b001SThomas Moestl if (sc->sc_txsoft[i].txs_dmamap != NULL) 32042c1b001SThomas Moestl bus_dmamap_destroy(sc->sc_dmatag, 32142c1b001SThomas Moestl sc->sc_txsoft[i].txs_dmamap); 32242c1b001SThomas Moestl } 32342c1b001SThomas Moestl bus_dmamap_unload(sc->sc_dmatag, sc->sc_cddmamap); 32442c1b001SThomas Moestl fail_3: 32542c1b001SThomas Moestl bus_dmamem_free(sc->sc_cdmatag, sc->sc_control_data, 32642c1b001SThomas Moestl sc->sc_cddmamap); 32742c1b001SThomas Moestl fail_2: 32842c1b001SThomas Moestl bus_dma_tag_destroy(sc->sc_cdmatag); 32942c1b001SThomas Moestl fail_1: 33042c1b001SThomas Moestl bus_dma_tag_destroy(sc->sc_dmatag); 33142c1b001SThomas Moestl fail_0: 33242c1b001SThomas Moestl bus_dma_tag_destroy(sc->sc_pdmatag); 33342c1b001SThomas Moestl return (error); 33442c1b001SThomas Moestl } 33542c1b001SThomas Moestl 33642c1b001SThomas Moestl static void 33742c1b001SThomas Moestl gem_cddma_callback(xsc, segs, nsegs, error) 33842c1b001SThomas Moestl void *xsc; 33942c1b001SThomas Moestl bus_dma_segment_t *segs; 34042c1b001SThomas Moestl int nsegs; 34142c1b001SThomas Moestl int error; 34242c1b001SThomas Moestl { 34342c1b001SThomas Moestl struct gem_softc *sc = (struct gem_softc *)xsc; 34442c1b001SThomas Moestl 34542c1b001SThomas Moestl if (error != 0) 34642c1b001SThomas Moestl return; 34742c1b001SThomas Moestl if (nsegs != 1) { 34842c1b001SThomas Moestl /* can't happen... */ 34942c1b001SThomas Moestl panic("gem_cddma_callback: bad control buffer segment count"); 35042c1b001SThomas Moestl } 35142c1b001SThomas Moestl sc->sc_cddma = segs[0].ds_addr; 35242c1b001SThomas Moestl } 35342c1b001SThomas Moestl 35442c1b001SThomas Moestl static void 35542c1b001SThomas Moestl gem_rxdma_callback(xsc, segs, nsegs, error) 35642c1b001SThomas Moestl void *xsc; 35742c1b001SThomas Moestl bus_dma_segment_t *segs; 35842c1b001SThomas Moestl int nsegs; 35942c1b001SThomas Moestl int error; 36042c1b001SThomas Moestl { 36142c1b001SThomas Moestl struct gem_rxsoft *rxs = (struct gem_rxsoft *)xsc; 36242c1b001SThomas Moestl 36342c1b001SThomas Moestl if (error != 0) 36442c1b001SThomas Moestl return; 36542c1b001SThomas Moestl if (nsegs != 1) { 36642c1b001SThomas Moestl /* can't happen... */ 36742c1b001SThomas Moestl panic("gem_rxdma_callback: bad control buffer segment count"); 36842c1b001SThomas Moestl } 36942c1b001SThomas Moestl rxs->rxs_paddr = segs[0].ds_addr; 37042c1b001SThomas Moestl } 37142c1b001SThomas Moestl 37242c1b001SThomas Moestl /* 37342c1b001SThomas Moestl * This is called multiple times in our version of dmamap_load_mbuf, but should 37442c1b001SThomas Moestl * be fit for a generic version that only calls it once. 37542c1b001SThomas Moestl */ 37642c1b001SThomas Moestl static void 37742c1b001SThomas Moestl gem_txdma_callback(xsc, segs, nsegs, error) 37842c1b001SThomas Moestl void *xsc; 37942c1b001SThomas Moestl bus_dma_segment_t *segs; 38042c1b001SThomas Moestl int nsegs; 38142c1b001SThomas Moestl int error; 38242c1b001SThomas Moestl { 38342c1b001SThomas Moestl struct gem_txdma *tx = (struct gem_txdma *)xsc; 38442c1b001SThomas Moestl int seg; 38542c1b001SThomas Moestl 38642c1b001SThomas Moestl tx->txd_error = error; 38742c1b001SThomas Moestl if (error != 0) 38842c1b001SThomas Moestl return; 38942c1b001SThomas Moestl tx->txd_nsegs = nsegs; 39042c1b001SThomas Moestl 39142c1b001SThomas Moestl /* 39242c1b001SThomas Moestl * Initialize the transmit descriptors. 39342c1b001SThomas Moestl */ 39442c1b001SThomas Moestl for (seg = 0; seg < nsegs; 39542c1b001SThomas Moestl seg++, tx->txd_nexttx = GEM_NEXTTX(tx->txd_nexttx)) { 39642c1b001SThomas Moestl uint64_t flags; 39742c1b001SThomas Moestl 39842c1b001SThomas Moestl DPRINTF(tx->txd_sc, ("txdma_cb: mapping seg %d (txd %d), len " 39942c1b001SThomas Moestl "%lx, addr %#lx (%#lx)\n", seg, tx->txd_nexttx, 40042c1b001SThomas Moestl segs[seg].ds_len, segs[seg].ds_addr, 40142c1b001SThomas Moestl GEM_DMA_WRITE(tx->txd_sc, segs[seg].ds_addr))); 40242c1b001SThomas Moestl CTR5(KTR_GEM, "txdma_cb: mapping seg %d (txd %d), len " 40342c1b001SThomas Moestl "%lx, addr %#lx (%#lx)", seg, tx->txd_nexttx, 40442c1b001SThomas Moestl segs[seg].ds_len, segs[seg].ds_addr, 40542c1b001SThomas Moestl GEM_DMA_WRITE(tx->txd_sc, segs[seg].ds_addr)); 40642c1b001SThomas Moestl /* 40742c1b001SThomas Moestl * If this is the first descriptor we're 40842c1b001SThomas Moestl * enqueueing, set the start of packet flag, 40942c1b001SThomas Moestl * and the checksum stuff if we want the hardware 41042c1b001SThomas Moestl * to do it. 41142c1b001SThomas Moestl */ 41242c1b001SThomas Moestl tx->txd_sc->sc_txdescs[tx->txd_nexttx].gd_addr = 41342c1b001SThomas Moestl GEM_DMA_WRITE(tx->txd_sc, segs[seg].ds_addr); 41442c1b001SThomas Moestl flags = segs[seg].ds_len & GEM_TD_BUFSIZE; 41542c1b001SThomas Moestl if ((tx->txd_flags & GTXD_FIRST) != 0 && seg == 0) { 41642c1b001SThomas Moestl CTR2(KTR_GEM, "txdma_cb: start of packet at seg %d, " 41742c1b001SThomas Moestl "tx %d", seg, tx->txd_nexttx); 41842c1b001SThomas Moestl flags |= GEM_TD_START_OF_PACKET; 41942c1b001SThomas Moestl } 42042c1b001SThomas Moestl if ((tx->txd_flags & GTXD_LAST) != 0 && seg == nsegs - 1) { 42142c1b001SThomas Moestl CTR2(KTR_GEM, "txdma_cb: end of packet at seg %d, " 42242c1b001SThomas Moestl "tx %d", seg, tx->txd_nexttx); 42342c1b001SThomas Moestl flags |= GEM_TD_END_OF_PACKET; 42442c1b001SThomas Moestl } 42542c1b001SThomas Moestl tx->txd_sc->sc_txdescs[tx->txd_nexttx].gd_flags = 42642c1b001SThomas Moestl GEM_DMA_WRITE(tx->txd_sc, flags); 42742c1b001SThomas Moestl tx->txd_lasttx = tx->txd_nexttx; 42842c1b001SThomas Moestl } 42942c1b001SThomas Moestl } 43042c1b001SThomas Moestl 43142c1b001SThomas Moestl static void 43242c1b001SThomas Moestl gem_tick(arg) 43342c1b001SThomas Moestl void *arg; 43442c1b001SThomas Moestl { 43542c1b001SThomas Moestl struct gem_softc *sc = arg; 43642c1b001SThomas Moestl int s; 43742c1b001SThomas Moestl 43842c1b001SThomas Moestl s = splnet(); 43942c1b001SThomas Moestl mii_tick(sc->sc_mii); 44042c1b001SThomas Moestl splx(s); 44142c1b001SThomas Moestl 44242c1b001SThomas Moestl callout_reset(&sc->sc_tick_ch, hz, gem_tick, sc); 44342c1b001SThomas Moestl } 44442c1b001SThomas Moestl 44542c1b001SThomas Moestl static int 44642c1b001SThomas Moestl gem_bitwait(sc, r, clr, set) 44742c1b001SThomas Moestl struct gem_softc *sc; 44842c1b001SThomas Moestl bus_addr_t r; 44942c1b001SThomas Moestl u_int32_t clr; 45042c1b001SThomas Moestl u_int32_t set; 45142c1b001SThomas Moestl { 45242c1b001SThomas Moestl int i; 45342c1b001SThomas Moestl u_int32_t reg; 45442c1b001SThomas Moestl 45542c1b001SThomas Moestl for (i = TRIES; i--; DELAY(100)) { 45642c1b001SThomas Moestl reg = bus_space_read_4(sc->sc_bustag, sc->sc_h, r); 45742c1b001SThomas Moestl if ((r & clr) == 0 && (r & set) == set) 45842c1b001SThomas Moestl return (1); 45942c1b001SThomas Moestl } 46042c1b001SThomas Moestl return (0); 46142c1b001SThomas Moestl } 46242c1b001SThomas Moestl 46342c1b001SThomas Moestl void 46442c1b001SThomas Moestl gem_reset(sc) 46542c1b001SThomas Moestl struct gem_softc *sc; 46642c1b001SThomas Moestl { 46742c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 46842c1b001SThomas Moestl bus_space_handle_t h = sc->sc_h; 46942c1b001SThomas Moestl int s; 47042c1b001SThomas Moestl 47142c1b001SThomas Moestl s = splnet(); 47242c1b001SThomas Moestl DPRINTF(sc, ("%s: gem_reset\n", device_get_name(sc->sc_dev))); 47342c1b001SThomas Moestl CTR1(KTR_GEM, "%s: gem_reset", device_get_name(sc->sc_dev)); 47442c1b001SThomas Moestl gem_reset_rx(sc); 47542c1b001SThomas Moestl gem_reset_tx(sc); 47642c1b001SThomas Moestl 47742c1b001SThomas Moestl /* Do a full reset */ 47842c1b001SThomas Moestl bus_space_write_4(t, h, GEM_RESET, GEM_RESET_RX | GEM_RESET_TX); 47942c1b001SThomas Moestl if (!gem_bitwait(sc, GEM_RESET, GEM_RESET_RX | GEM_RESET_TX, 0)) 48042c1b001SThomas Moestl device_printf(sc->sc_dev, "cannot reset device\n"); 48142c1b001SThomas Moestl splx(s); 48242c1b001SThomas Moestl } 48342c1b001SThomas Moestl 48442c1b001SThomas Moestl 48542c1b001SThomas Moestl /* 48642c1b001SThomas Moestl * gem_rxdrain: 48742c1b001SThomas Moestl * 48842c1b001SThomas Moestl * Drain the receive queue. 48942c1b001SThomas Moestl */ 49042c1b001SThomas Moestl static void 49142c1b001SThomas Moestl gem_rxdrain(sc) 49242c1b001SThomas Moestl struct gem_softc *sc; 49342c1b001SThomas Moestl { 49442c1b001SThomas Moestl struct gem_rxsoft *rxs; 49542c1b001SThomas Moestl int i; 49642c1b001SThomas Moestl 49742c1b001SThomas Moestl for (i = 0; i < GEM_NRXDESC; i++) { 49842c1b001SThomas Moestl rxs = &sc->sc_rxsoft[i]; 49942c1b001SThomas Moestl if (rxs->rxs_mbuf != NULL) { 50042c1b001SThomas Moestl bus_dmamap_unload(sc->sc_dmatag, rxs->rxs_dmamap); 50142c1b001SThomas Moestl m_freem(rxs->rxs_mbuf); 50242c1b001SThomas Moestl rxs->rxs_mbuf = NULL; 50342c1b001SThomas Moestl } 50442c1b001SThomas Moestl } 50542c1b001SThomas Moestl } 50642c1b001SThomas Moestl 50742c1b001SThomas Moestl /* 50842c1b001SThomas Moestl * Reset the whole thing. 50942c1b001SThomas Moestl */ 51042c1b001SThomas Moestl static void 51142c1b001SThomas Moestl gem_stop(ifp, disable) 51242c1b001SThomas Moestl struct ifnet *ifp; 51342c1b001SThomas Moestl int disable; 51442c1b001SThomas Moestl { 51542c1b001SThomas Moestl struct gem_softc *sc = (struct gem_softc *)ifp->if_softc; 51642c1b001SThomas Moestl struct gem_txsoft *txs; 51742c1b001SThomas Moestl 51842c1b001SThomas Moestl DPRINTF(sc, ("%s: gem_stop\n", device_get_name(sc->sc_dev))); 51942c1b001SThomas Moestl CTR1(KTR_GEM, "%s: gem_stop", device_get_name(sc->sc_dev)); 52042c1b001SThomas Moestl 52142c1b001SThomas Moestl callout_stop(&sc->sc_tick_ch); 52242c1b001SThomas Moestl 52342c1b001SThomas Moestl /* XXX - Should we reset these instead? */ 52442c1b001SThomas Moestl gem_disable_tx(sc); 52542c1b001SThomas Moestl gem_disable_rx(sc); 52642c1b001SThomas Moestl 52742c1b001SThomas Moestl /* 52842c1b001SThomas Moestl * Release any queued transmit buffers. 52942c1b001SThomas Moestl */ 53042c1b001SThomas Moestl while ((txs = STAILQ_FIRST(&sc->sc_txdirtyq)) != NULL) { 53142c1b001SThomas Moestl STAILQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q); 53242c1b001SThomas Moestl if (txs->txs_ndescs != 0) { 53342c1b001SThomas Moestl bus_dmamap_unload(sc->sc_dmatag, txs->txs_dmamap); 53442c1b001SThomas Moestl if (txs->txs_mbuf != NULL) { 53542c1b001SThomas Moestl m_freem(txs->txs_mbuf); 53642c1b001SThomas Moestl txs->txs_mbuf = NULL; 53742c1b001SThomas Moestl } 53842c1b001SThomas Moestl } 53942c1b001SThomas Moestl STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q); 54042c1b001SThomas Moestl } 54142c1b001SThomas Moestl 54242c1b001SThomas Moestl if (disable) 54342c1b001SThomas Moestl gem_rxdrain(sc); 54442c1b001SThomas Moestl 54542c1b001SThomas Moestl /* 54642c1b001SThomas Moestl * Mark the interface down and cancel the watchdog timer. 54742c1b001SThomas Moestl */ 54842c1b001SThomas Moestl ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 54942c1b001SThomas Moestl ifp->if_timer = 0; 55042c1b001SThomas Moestl } 55142c1b001SThomas Moestl 55242c1b001SThomas Moestl /* 55342c1b001SThomas Moestl * Reset the receiver 55442c1b001SThomas Moestl */ 55542c1b001SThomas Moestl int 55642c1b001SThomas Moestl gem_reset_rx(sc) 55742c1b001SThomas Moestl struct gem_softc *sc; 55842c1b001SThomas Moestl { 55942c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 56042c1b001SThomas Moestl bus_space_handle_t h = sc->sc_h; 56142c1b001SThomas Moestl 56242c1b001SThomas Moestl /* 56342c1b001SThomas Moestl * Resetting while DMA is in progress can cause a bus hang, so we 56442c1b001SThomas Moestl * disable DMA first. 56542c1b001SThomas Moestl */ 56642c1b001SThomas Moestl gem_disable_rx(sc); 56742c1b001SThomas Moestl bus_space_write_4(t, h, GEM_RX_CONFIG, 0); 56842c1b001SThomas Moestl /* Wait till it finishes */ 56942c1b001SThomas Moestl if (!gem_bitwait(sc, GEM_RX_CONFIG, 1, 0)) 57042c1b001SThomas Moestl device_printf(sc->sc_dev, "cannot disable read dma\n"); 57142c1b001SThomas Moestl 57242c1b001SThomas Moestl /* Wait 5ms extra. */ 57342c1b001SThomas Moestl DELAY(5000); 57442c1b001SThomas Moestl 57542c1b001SThomas Moestl /* Finally, reset the ERX */ 57642c1b001SThomas Moestl bus_space_write_4(t, h, GEM_RESET, GEM_RESET_RX); 57742c1b001SThomas Moestl /* Wait till it finishes */ 57842c1b001SThomas Moestl if (!gem_bitwait(sc, GEM_RESET, GEM_RESET_TX, 0)) { 57942c1b001SThomas Moestl device_printf(sc->sc_dev, "cannot reset receiver\n"); 58042c1b001SThomas Moestl return (1); 58142c1b001SThomas Moestl } 58242c1b001SThomas Moestl return (0); 58342c1b001SThomas Moestl } 58442c1b001SThomas Moestl 58542c1b001SThomas Moestl 58642c1b001SThomas Moestl /* 58742c1b001SThomas Moestl * Reset the transmitter 58842c1b001SThomas Moestl */ 58942c1b001SThomas Moestl static int 59042c1b001SThomas Moestl gem_reset_tx(sc) 59142c1b001SThomas Moestl struct gem_softc *sc; 59242c1b001SThomas Moestl { 59342c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 59442c1b001SThomas Moestl bus_space_handle_t h = sc->sc_h; 59542c1b001SThomas Moestl int i; 59642c1b001SThomas Moestl 59742c1b001SThomas Moestl /* 59842c1b001SThomas Moestl * Resetting while DMA is in progress can cause a bus hang, so we 59942c1b001SThomas Moestl * disable DMA first. 60042c1b001SThomas Moestl */ 60142c1b001SThomas Moestl gem_disable_tx(sc); 60242c1b001SThomas Moestl bus_space_write_4(t, h, GEM_TX_CONFIG, 0); 60342c1b001SThomas Moestl /* Wait till it finishes */ 60442c1b001SThomas Moestl if (!gem_bitwait(sc, GEM_TX_CONFIG, 1, 0)) 60542c1b001SThomas Moestl device_printf(sc->sc_dev, "cannot disable read dma\n"); 60642c1b001SThomas Moestl 60742c1b001SThomas Moestl /* Wait 5ms extra. */ 60842c1b001SThomas Moestl DELAY(5000); 60942c1b001SThomas Moestl 61042c1b001SThomas Moestl /* Finally, reset the ETX */ 61142c1b001SThomas Moestl bus_space_write_4(t, h, GEM_RESET, GEM_RESET_TX); 61242c1b001SThomas Moestl /* Wait till it finishes */ 61342c1b001SThomas Moestl for (i = TRIES; i--; DELAY(100)) 61442c1b001SThomas Moestl if ((bus_space_read_4(t, h, GEM_RESET) & GEM_RESET_TX) == 0) 61542c1b001SThomas Moestl break; 61642c1b001SThomas Moestl if (!gem_bitwait(sc, GEM_RESET, GEM_RESET_TX, 0)) { 61742c1b001SThomas Moestl device_printf(sc->sc_dev, "cannot reset receiver\n"); 61842c1b001SThomas Moestl return (1); 61942c1b001SThomas Moestl } 62042c1b001SThomas Moestl return (0); 62142c1b001SThomas Moestl } 62242c1b001SThomas Moestl 62342c1b001SThomas Moestl /* 62442c1b001SThomas Moestl * disable receiver. 62542c1b001SThomas Moestl */ 62642c1b001SThomas Moestl static int 62742c1b001SThomas Moestl gem_disable_rx(sc) 62842c1b001SThomas Moestl struct gem_softc *sc; 62942c1b001SThomas Moestl { 63042c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 63142c1b001SThomas Moestl bus_space_handle_t h = sc->sc_h; 63242c1b001SThomas Moestl u_int32_t cfg; 63342c1b001SThomas Moestl 63442c1b001SThomas Moestl /* Flip the enable bit */ 63542c1b001SThomas Moestl cfg = bus_space_read_4(t, h, GEM_MAC_RX_CONFIG); 63642c1b001SThomas Moestl cfg &= ~GEM_MAC_RX_ENABLE; 63742c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_RX_CONFIG, cfg); 63842c1b001SThomas Moestl 63942c1b001SThomas Moestl /* Wait for it to finish */ 64042c1b001SThomas Moestl return (gem_bitwait(sc, GEM_MAC_RX_CONFIG, GEM_MAC_RX_ENABLE, 0)); 64142c1b001SThomas Moestl } 64242c1b001SThomas Moestl 64342c1b001SThomas Moestl /* 64442c1b001SThomas Moestl * disable transmitter. 64542c1b001SThomas Moestl */ 64642c1b001SThomas Moestl static int 64742c1b001SThomas Moestl gem_disable_tx(sc) 64842c1b001SThomas Moestl struct gem_softc *sc; 64942c1b001SThomas Moestl { 65042c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 65142c1b001SThomas Moestl bus_space_handle_t h = sc->sc_h; 65242c1b001SThomas Moestl u_int32_t cfg; 65342c1b001SThomas Moestl 65442c1b001SThomas Moestl /* Flip the enable bit */ 65542c1b001SThomas Moestl cfg = bus_space_read_4(t, h, GEM_MAC_TX_CONFIG); 65642c1b001SThomas Moestl cfg &= ~GEM_MAC_TX_ENABLE; 65742c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_TX_CONFIG, cfg); 65842c1b001SThomas Moestl 65942c1b001SThomas Moestl /* Wait for it to finish */ 66042c1b001SThomas Moestl return (gem_bitwait(sc, GEM_MAC_TX_CONFIG, GEM_MAC_TX_ENABLE, 0)); 66142c1b001SThomas Moestl } 66242c1b001SThomas Moestl 66342c1b001SThomas Moestl /* 66442c1b001SThomas Moestl * Initialize interface. 66542c1b001SThomas Moestl */ 66642c1b001SThomas Moestl static int 66742c1b001SThomas Moestl gem_meminit(sc) 66842c1b001SThomas Moestl struct gem_softc *sc; 66942c1b001SThomas Moestl { 67042c1b001SThomas Moestl struct gem_rxsoft *rxs; 67142c1b001SThomas Moestl int i, error; 67242c1b001SThomas Moestl 67342c1b001SThomas Moestl /* 67442c1b001SThomas Moestl * Initialize the transmit descriptor ring. 67542c1b001SThomas Moestl */ 67642c1b001SThomas Moestl memset((void *)sc->sc_txdescs, 0, sizeof(sc->sc_txdescs)); 67742c1b001SThomas Moestl for (i = 0; i < GEM_NTXDESC; i++) { 67842c1b001SThomas Moestl sc->sc_txdescs[i].gd_flags = 0; 67942c1b001SThomas Moestl sc->sc_txdescs[i].gd_addr = 0; 68042c1b001SThomas Moestl } 68142c1b001SThomas Moestl GEM_CDTXSYNC(sc, 0, GEM_NTXDESC, 68242c1b001SThomas Moestl BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); 68342c1b001SThomas Moestl sc->sc_txfree = GEM_NTXDESC; 68442c1b001SThomas Moestl sc->sc_txnext = 0; 68542c1b001SThomas Moestl 68642c1b001SThomas Moestl /* 68742c1b001SThomas Moestl * Initialize the receive descriptor and receive job 68842c1b001SThomas Moestl * descriptor rings. 68942c1b001SThomas Moestl */ 69042c1b001SThomas Moestl for (i = 0; i < GEM_NRXDESC; i++) { 69142c1b001SThomas Moestl rxs = &sc->sc_rxsoft[i]; 69242c1b001SThomas Moestl if (rxs->rxs_mbuf == NULL) { 69342c1b001SThomas Moestl if ((error = gem_add_rxbuf(sc, i)) != 0) { 69442c1b001SThomas Moestl device_printf(sc->sc_dev, "unable to " 69542c1b001SThomas Moestl "allocate or map rx buffer %d, error = " 69642c1b001SThomas Moestl "%d\n", i, error); 69742c1b001SThomas Moestl /* 69842c1b001SThomas Moestl * XXX Should attempt to run with fewer receive 69942c1b001SThomas Moestl * XXX buffers instead of just failing. 70042c1b001SThomas Moestl */ 70142c1b001SThomas Moestl gem_rxdrain(sc); 70242c1b001SThomas Moestl return (1); 70342c1b001SThomas Moestl } 70442c1b001SThomas Moestl } else 70542c1b001SThomas Moestl GEM_INIT_RXDESC(sc, i); 70642c1b001SThomas Moestl } 70742c1b001SThomas Moestl sc->sc_rxptr = 0; 70842c1b001SThomas Moestl 70942c1b001SThomas Moestl return (0); 71042c1b001SThomas Moestl } 71142c1b001SThomas Moestl 71242c1b001SThomas Moestl static int 71342c1b001SThomas Moestl gem_ringsize(sz) 71442c1b001SThomas Moestl int sz; 71542c1b001SThomas Moestl { 71642c1b001SThomas Moestl int v = 0; 71742c1b001SThomas Moestl 71842c1b001SThomas Moestl switch (sz) { 71942c1b001SThomas Moestl case 32: 72042c1b001SThomas Moestl v = GEM_RING_SZ_32; 72142c1b001SThomas Moestl break; 72242c1b001SThomas Moestl case 64: 72342c1b001SThomas Moestl v = GEM_RING_SZ_64; 72442c1b001SThomas Moestl break; 72542c1b001SThomas Moestl case 128: 72642c1b001SThomas Moestl v = GEM_RING_SZ_128; 72742c1b001SThomas Moestl break; 72842c1b001SThomas Moestl case 256: 72942c1b001SThomas Moestl v = GEM_RING_SZ_256; 73042c1b001SThomas Moestl break; 73142c1b001SThomas Moestl case 512: 73242c1b001SThomas Moestl v = GEM_RING_SZ_512; 73342c1b001SThomas Moestl break; 73442c1b001SThomas Moestl case 1024: 73542c1b001SThomas Moestl v = GEM_RING_SZ_1024; 73642c1b001SThomas Moestl break; 73742c1b001SThomas Moestl case 2048: 73842c1b001SThomas Moestl v = GEM_RING_SZ_2048; 73942c1b001SThomas Moestl break; 74042c1b001SThomas Moestl case 4096: 74142c1b001SThomas Moestl v = GEM_RING_SZ_4096; 74242c1b001SThomas Moestl break; 74342c1b001SThomas Moestl case 8192: 74442c1b001SThomas Moestl v = GEM_RING_SZ_8192; 74542c1b001SThomas Moestl break; 74642c1b001SThomas Moestl default: 74742c1b001SThomas Moestl printf("gem: invalid Receive Descriptor ring size\n"); 74842c1b001SThomas Moestl break; 74942c1b001SThomas Moestl } 75042c1b001SThomas Moestl return (v); 75142c1b001SThomas Moestl } 75242c1b001SThomas Moestl 75342c1b001SThomas Moestl /* 75442c1b001SThomas Moestl * Initialization of interface; set up initialization block 75542c1b001SThomas Moestl * and transmit/receive descriptor rings. 75642c1b001SThomas Moestl */ 75742c1b001SThomas Moestl static void 75842c1b001SThomas Moestl gem_init(xsc) 75942c1b001SThomas Moestl void *xsc; 76042c1b001SThomas Moestl { 76142c1b001SThomas Moestl struct gem_softc *sc = (struct gem_softc *)xsc; 76242c1b001SThomas Moestl struct ifnet *ifp = &sc->sc_arpcom.ac_if; 76342c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 76442c1b001SThomas Moestl bus_space_handle_t h = sc->sc_h; 76542c1b001SThomas Moestl int s; 76642c1b001SThomas Moestl u_int32_t v; 76742c1b001SThomas Moestl 76842c1b001SThomas Moestl s = splnet(); 76942c1b001SThomas Moestl 77042c1b001SThomas Moestl DPRINTF(sc, ("%s: gem_init: calling stop\n", device_get_name(sc->sc_dev))); 77142c1b001SThomas Moestl CTR1(KTR_GEM, "%s: gem_init: calling stop", device_get_name(sc->sc_dev)); 77242c1b001SThomas Moestl /* 77342c1b001SThomas Moestl * Initialization sequence. The numbered steps below correspond 77442c1b001SThomas Moestl * to the sequence outlined in section 6.3.5.1 in the Ethernet 77542c1b001SThomas Moestl * Channel Engine manual (part of the PCIO manual). 77642c1b001SThomas Moestl * See also the STP2002-STQ document from Sun Microsystems. 77742c1b001SThomas Moestl */ 77842c1b001SThomas Moestl 77942c1b001SThomas Moestl /* step 1 & 2. Reset the Ethernet Channel */ 78042c1b001SThomas Moestl gem_stop(&sc->sc_arpcom.ac_if, 0); 78142c1b001SThomas Moestl gem_reset(sc); 78242c1b001SThomas Moestl DPRINTF(sc, ("%s: gem_init: restarting\n", device_get_name(sc->sc_dev))); 78342c1b001SThomas Moestl CTR1(KTR_GEM, "%s: gem_init: restarting", device_get_name(sc->sc_dev)); 78442c1b001SThomas Moestl 78542c1b001SThomas Moestl /* Re-initialize the MIF */ 78642c1b001SThomas Moestl gem_mifinit(sc); 78742c1b001SThomas Moestl 78842c1b001SThomas Moestl /* Call MI reset function if any */ 78942c1b001SThomas Moestl if (sc->sc_hwreset) 79042c1b001SThomas Moestl (*sc->sc_hwreset)(sc); 79142c1b001SThomas Moestl 79242c1b001SThomas Moestl /* step 3. Setup data structures in host memory */ 79342c1b001SThomas Moestl gem_meminit(sc); 79442c1b001SThomas Moestl 79542c1b001SThomas Moestl /* step 4. TX MAC registers & counters */ 79642c1b001SThomas Moestl gem_init_regs(sc); 79742c1b001SThomas Moestl /* XXX: VLAN code from NetBSD temporarily removed. */ 79842c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_MAC_MAX_FRAME, 79942c1b001SThomas Moestl (ETHER_MAX_LEN + sizeof(struct ether_header)) | (0x2000<<16)); 80042c1b001SThomas Moestl 80142c1b001SThomas Moestl /* step 5. RX MAC registers & counters */ 80242c1b001SThomas Moestl gem_setladrf(sc); 80342c1b001SThomas Moestl 80442c1b001SThomas Moestl /* step 6 & 7. Program Descriptor Ring Base Addresses */ 80542c1b001SThomas Moestl /* NOTE: we use only 32-bit DMA addresses here. */ 80642c1b001SThomas Moestl bus_space_write_4(t, h, GEM_TX_RING_PTR_HI, 0); 80742c1b001SThomas Moestl bus_space_write_4(t, h, GEM_TX_RING_PTR_LO, GEM_CDTXADDR(sc, 0)); 80842c1b001SThomas Moestl 80942c1b001SThomas Moestl bus_space_write_4(t, h, GEM_RX_RING_PTR_HI, 0); 81042c1b001SThomas Moestl bus_space_write_4(t, h, GEM_RX_RING_PTR_LO, GEM_CDRXADDR(sc, 0)); 81142c1b001SThomas Moestl DPRINTF(sc, ("loading rx ring %lx, tx ring %lx, cddma %lx\n", 81242c1b001SThomas Moestl GEM_CDRXADDR(sc, 0), GEM_CDTXADDR(sc, 0), sc->sc_cddma)); 81342c1b001SThomas Moestl CTR3(KTR_GEM, "loading rx ring %lx, tx ring %lx, cddma %lx", 81442c1b001SThomas Moestl GEM_CDRXADDR(sc, 0), GEM_CDTXADDR(sc, 0), sc->sc_cddma); 81542c1b001SThomas Moestl 81642c1b001SThomas Moestl /* step 8. Global Configuration & Interrupt Mask */ 81742c1b001SThomas Moestl bus_space_write_4(t, h, GEM_INTMASK, 81842c1b001SThomas Moestl ~(GEM_INTR_TX_INTME| 81942c1b001SThomas Moestl GEM_INTR_TX_EMPTY| 82042c1b001SThomas Moestl GEM_INTR_RX_DONE|GEM_INTR_RX_NOBUF| 82142c1b001SThomas Moestl GEM_INTR_RX_TAG_ERR|GEM_INTR_PCS| 82242c1b001SThomas Moestl GEM_INTR_MAC_CONTROL|GEM_INTR_MIF| 82342c1b001SThomas Moestl GEM_INTR_BERR)); 82442c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_RX_MASK, 0); /* XXXX */ 82542c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_TX_MASK, 0xffff); /* XXXX */ 82642c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_CONTROL_MASK, 0); /* XXXX */ 82742c1b001SThomas Moestl 82842c1b001SThomas Moestl /* step 9. ETX Configuration: use mostly default values */ 82942c1b001SThomas Moestl 83042c1b001SThomas Moestl /* Enable DMA */ 83142c1b001SThomas Moestl v = gem_ringsize(GEM_NTXDESC /*XXX*/); 83242c1b001SThomas Moestl bus_space_write_4(t, h, GEM_TX_CONFIG, 83342c1b001SThomas Moestl v|GEM_TX_CONFIG_TXDMA_EN| 83442c1b001SThomas Moestl ((0x400<<10)&GEM_TX_CONFIG_TXFIFO_TH)); 83542c1b001SThomas Moestl 83642c1b001SThomas Moestl /* step 10. ERX Configuration */ 83742c1b001SThomas Moestl 83842c1b001SThomas Moestl /* Encode Receive Descriptor ring size: four possible values */ 83942c1b001SThomas Moestl v = gem_ringsize(GEM_NRXDESC /*XXX*/); 84042c1b001SThomas Moestl 84142c1b001SThomas Moestl /* Enable DMA */ 84242c1b001SThomas Moestl bus_space_write_4(t, h, GEM_RX_CONFIG, 84342c1b001SThomas Moestl v|(GEM_THRSH_1024<<GEM_RX_CONFIG_FIFO_THRS_SHIFT)| 84442c1b001SThomas Moestl (2<<GEM_RX_CONFIG_FBOFF_SHFT)|GEM_RX_CONFIG_RXDMA_EN| 84542c1b001SThomas Moestl (0<<GEM_RX_CONFIG_CXM_START_SHFT)); 84642c1b001SThomas Moestl /* 84742c1b001SThomas Moestl * The following value is for an OFF Threshold of about 15.5 Kbytes 84842c1b001SThomas Moestl * and an ON Threshold of 4K bytes. 84942c1b001SThomas Moestl */ 85042c1b001SThomas Moestl bus_space_write_4(t, h, GEM_RX_PAUSE_THRESH, 0xf8 | (0x40 << 12)); 85142c1b001SThomas Moestl bus_space_write_4(t, h, GEM_RX_BLANKING, (2<<12)|6); 85242c1b001SThomas Moestl 85342c1b001SThomas Moestl /* step 11. Configure Media */ 85442c1b001SThomas Moestl (void)gem_mii_statchg(sc->sc_dev); 85542c1b001SThomas Moestl 85642c1b001SThomas Moestl /* step 12. RX_MAC Configuration Register */ 85742c1b001SThomas Moestl v = bus_space_read_4(t, h, GEM_MAC_RX_CONFIG); 85842c1b001SThomas Moestl v |= GEM_MAC_RX_ENABLE; 85942c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_RX_CONFIG, v); 86042c1b001SThomas Moestl 86142c1b001SThomas Moestl /* step 14. Issue Transmit Pending command */ 86242c1b001SThomas Moestl 86342c1b001SThomas Moestl /* Call MI initialization function if any */ 86442c1b001SThomas Moestl if (sc->sc_hwinit) 86542c1b001SThomas Moestl (*sc->sc_hwinit)(sc); 86642c1b001SThomas Moestl 86742c1b001SThomas Moestl /* step 15. Give the reciever a swift kick */ 86842c1b001SThomas Moestl bus_space_write_4(t, h, GEM_RX_KICK, GEM_NRXDESC-4); 86942c1b001SThomas Moestl 87042c1b001SThomas Moestl /* Start the one second timer. */ 87142c1b001SThomas Moestl callout_reset(&sc->sc_tick_ch, hz, gem_tick, sc); 87242c1b001SThomas Moestl 87342c1b001SThomas Moestl ifp->if_flags |= IFF_RUNNING; 87442c1b001SThomas Moestl ifp->if_flags &= ~IFF_OACTIVE; 87542c1b001SThomas Moestl ifp->if_timer = 0; 87642c1b001SThomas Moestl sc->sc_flags = ifp->if_flags; 87742c1b001SThomas Moestl splx(s); 87842c1b001SThomas Moestl } 87942c1b001SThomas Moestl 88042c1b001SThomas Moestl /* 88142c1b001SThomas Moestl * XXX: This is really a substitute for bus_dmamap_load_mbuf(), which FreeBSD 88242c1b001SThomas Moestl * does not yet have, with some adaptions for this driver. 88342c1b001SThomas Moestl * Some changes are mandated by the fact that multiple maps may needed to map 88442c1b001SThomas Moestl * a single mbuf. 88542c1b001SThomas Moestl * It should be removed once generic support is available. 88642c1b001SThomas Moestl * 88742c1b001SThomas Moestl * This is derived from NetBSD (syssrc/sys/arch/sparc64/sparc64/machdep.c), for 88842c1b001SThomas Moestl * a copyright notice see sparc64/sparc64/bus_machdep.c. 88942c1b001SThomas Moestl * 89042c1b001SThomas Moestl * Not every error condition is passed to the callback in this version, and the 89142c1b001SThomas Moestl * callback may be called more than once. 89242c1b001SThomas Moestl * It also gropes in the entails of the callback arg... 89342c1b001SThomas Moestl */ 89442c1b001SThomas Moestl static int 89542c1b001SThomas Moestl gem_dmamap_load_mbuf(sc, m0, cb, txj, flags) 89642c1b001SThomas Moestl struct gem_softc *sc; 89742c1b001SThomas Moestl struct mbuf *m0; 89842c1b001SThomas Moestl bus_dmamap_callback_t *cb; 89942c1b001SThomas Moestl struct gem_txjob *txj; 90042c1b001SThomas Moestl int flags; 90142c1b001SThomas Moestl { 90242c1b001SThomas Moestl struct gem_txdma txd; 90342c1b001SThomas Moestl struct gem_txsoft *txs; 90442c1b001SThomas Moestl struct mbuf *m; 90542c1b001SThomas Moestl void *vaddr; 90642c1b001SThomas Moestl int error, first = 1, len, totlen; 90742c1b001SThomas Moestl 90842c1b001SThomas Moestl if ((m0->m_flags & M_PKTHDR) == 0) 90942c1b001SThomas Moestl panic("gem_dmamap_load_mbuf: no packet header"); 91042c1b001SThomas Moestl totlen = m0->m_pkthdr.len; 91142c1b001SThomas Moestl len = 0; 91242c1b001SThomas Moestl txd.txd_sc = sc; 91342c1b001SThomas Moestl txd.txd_nexttx = txj->txj_nexttx; 91442c1b001SThomas Moestl txj->txj_nsegs = 0; 91542c1b001SThomas Moestl STAILQ_INIT(&txj->txj_txsq); 91642c1b001SThomas Moestl m = m0; 91742c1b001SThomas Moestl while (m != NULL && len < totlen) { 91842c1b001SThomas Moestl if (m->m_len == 0) 91942c1b001SThomas Moestl continue; 92042c1b001SThomas Moestl /* Get a work queue entry. */ 92142c1b001SThomas Moestl if ((txs = STAILQ_FIRST(&sc->sc_txfreeq)) == NULL) { 92242c1b001SThomas Moestl /* 92342c1b001SThomas Moestl * Ran out of descriptors, return a value that 92442c1b001SThomas Moestl * cannot be returned by bus_dmamap_load to notify 92542c1b001SThomas Moestl * the caller. 92642c1b001SThomas Moestl */ 92742c1b001SThomas Moestl error = -1; 92842c1b001SThomas Moestl goto fail; 92942c1b001SThomas Moestl } 93042c1b001SThomas Moestl len += m->m_len; 93142c1b001SThomas Moestl txd.txd_flags = first ? GTXD_FIRST : 0; 93242c1b001SThomas Moestl if (m->m_next == NULL || len >= totlen) 93342c1b001SThomas Moestl txd.txd_flags |= GTXD_LAST; 93442c1b001SThomas Moestl vaddr = mtod(m, void *); 93542c1b001SThomas Moestl error = bus_dmamap_load(sc->sc_dmatag, txs->txs_dmamap, vaddr, 93642c1b001SThomas Moestl m->m_len, cb, &txd, flags); 93742c1b001SThomas Moestl if (error != 0 || txd.txd_error != 0) 93842c1b001SThomas Moestl goto fail; 93942c1b001SThomas Moestl /* Sync the DMA map. */ 94042c1b001SThomas Moestl bus_dmamap_sync(sc->sc_dmatag, txs->txs_dmamap, 94142c1b001SThomas Moestl BUS_DMASYNC_PREWRITE); 94242c1b001SThomas Moestl m = m->m_next; 94342c1b001SThomas Moestl /* 94442c1b001SThomas Moestl * Store a pointer to the packet so we can free it later, 94542c1b001SThomas Moestl * and remember what txdirty will be once the packet is 94642c1b001SThomas Moestl * done. 94742c1b001SThomas Moestl */ 94842c1b001SThomas Moestl txs->txs_mbuf = first ? m0 : NULL; 94942c1b001SThomas Moestl txs->txs_firstdesc = txj->txj_nexttx; 95042c1b001SThomas Moestl txs->txs_lastdesc = txd.txd_lasttx; 95142c1b001SThomas Moestl txs->txs_ndescs = txd.txd_nsegs; 95242c1b001SThomas Moestl CTR3(KTR_GEM, "load_mbuf: setting firstdesc=%d, lastdesc=%d, " 95342c1b001SThomas Moestl "ndescs=%d", txs->txs_firstdesc, txs->txs_lastdesc, 95442c1b001SThomas Moestl txs->txs_ndescs); 95542c1b001SThomas Moestl STAILQ_REMOVE_HEAD(&sc->sc_txfreeq, txs_q); 95642c1b001SThomas Moestl STAILQ_INSERT_TAIL(&txj->txj_txsq, txs, txs_q); 95742c1b001SThomas Moestl txj->txj_nexttx = txd.txd_nexttx; 95842c1b001SThomas Moestl txj->txj_nsegs += txd.txd_nsegs; 95942c1b001SThomas Moestl first = 0; 96042c1b001SThomas Moestl } 96142c1b001SThomas Moestl txj->txj_lasttx = txd.txd_lasttx; 96242c1b001SThomas Moestl return (0); 96342c1b001SThomas Moestl 96442c1b001SThomas Moestl fail: 96542c1b001SThomas Moestl CTR1(KTR_GEM, "gem_dmamap_load_mbuf failed (%d)", error); 96642c1b001SThomas Moestl gem_dmamap_unload_mbuf(sc, txj); 96742c1b001SThomas Moestl return (error); 96842c1b001SThomas Moestl } 96942c1b001SThomas Moestl 97042c1b001SThomas Moestl /* 97142c1b001SThomas Moestl * Unload an mbuf using the txd the information was placed in. 97242c1b001SThomas Moestl * The tx interrupt code frees the tx segments one by one, because the txd is 97342c1b001SThomas Moestl * not available any more. 97442c1b001SThomas Moestl */ 97542c1b001SThomas Moestl static void 97642c1b001SThomas Moestl gem_dmamap_unload_mbuf(sc, txj) 97742c1b001SThomas Moestl struct gem_softc *sc; 97842c1b001SThomas Moestl struct gem_txjob *txj; 97942c1b001SThomas Moestl { 98042c1b001SThomas Moestl struct gem_txsoft *txs; 98142c1b001SThomas Moestl 98242c1b001SThomas Moestl /* Readd the removed descriptors and unload the segments. */ 98342c1b001SThomas Moestl while ((txs = STAILQ_FIRST(&txj->txj_txsq)) != NULL) { 98442c1b001SThomas Moestl bus_dmamap_unload(sc->sc_dmatag, txs->txs_dmamap); 98542c1b001SThomas Moestl STAILQ_REMOVE_HEAD(&txj->txj_txsq, txs_q); 98642c1b001SThomas Moestl STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q); 98742c1b001SThomas Moestl } 98842c1b001SThomas Moestl } 98942c1b001SThomas Moestl 99042c1b001SThomas Moestl static void 99142c1b001SThomas Moestl gem_dmamap_commit_mbuf(sc, txj) 99242c1b001SThomas Moestl struct gem_softc *sc; 99342c1b001SThomas Moestl struct gem_txjob *txj; 99442c1b001SThomas Moestl { 99542c1b001SThomas Moestl struct gem_txsoft *txs; 99642c1b001SThomas Moestl 99742c1b001SThomas Moestl /* Commit the txjob by transfering the txsoft's to the txdirtyq. */ 99842c1b001SThomas Moestl while ((txs = STAILQ_FIRST(&txj->txj_txsq)) != NULL) { 99942c1b001SThomas Moestl STAILQ_REMOVE_HEAD(&txj->txj_txsq, txs_q); 100042c1b001SThomas Moestl STAILQ_INSERT_TAIL(&sc->sc_txdirtyq, txs, txs_q); 100142c1b001SThomas Moestl } 100242c1b001SThomas Moestl } 100342c1b001SThomas Moestl 100442c1b001SThomas Moestl static void 100542c1b001SThomas Moestl gem_init_regs(sc) 100642c1b001SThomas Moestl struct gem_softc *sc; 100742c1b001SThomas Moestl { 100842c1b001SThomas Moestl struct ifnet *ifp = &sc->sc_arpcom.ac_if; 100942c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 101042c1b001SThomas Moestl bus_space_handle_t h = sc->sc_h; 101142c1b001SThomas Moestl 101242c1b001SThomas Moestl /* These regs are not cleared on reset */ 101342c1b001SThomas Moestl sc->sc_inited = 0; 101442c1b001SThomas Moestl if (!sc->sc_inited) { 101542c1b001SThomas Moestl 101642c1b001SThomas Moestl /* Wooo. Magic values. */ 101742c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_IPG0, 0); 101842c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_IPG1, 8); 101942c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_IPG2, 4); 102042c1b001SThomas Moestl 102142c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_MAC_MIN_FRAME, ETHER_MIN_LEN); 102242c1b001SThomas Moestl /* Max frame and max burst size */ 102342c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_MAC_MAX_FRAME, 102442c1b001SThomas Moestl (ifp->if_mtu+18) | (0x2000<<16)/* Burst size */); 102542c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_PREAMBLE_LEN, 0x7); 102642c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_JAM_SIZE, 0x4); 102742c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ATTEMPT_LIMIT, 0x10); 102842c1b001SThomas Moestl /* Dunno.... */ 102942c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_CONTROL_TYPE, 0x8088); 103042c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_RANDOM_SEED, 103142c1b001SThomas Moestl ((sc->sc_arpcom.ac_enaddr[5]<<8)| 103242c1b001SThomas Moestl sc->sc_arpcom.ac_enaddr[4])&0x3ff); 103342c1b001SThomas Moestl /* Secondary MAC addr set to 0:0:0:0:0:0 */ 103442c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADDR3, 0); 103542c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADDR4, 0); 103642c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADDR5, 0); 103742c1b001SThomas Moestl /* MAC control addr set to 0:1:c2:0:1:80 */ 103842c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADDR6, 0x0001); 103942c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADDR7, 0xc200); 104042c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADDR8, 0x0180); 104142c1b001SThomas Moestl 104242c1b001SThomas Moestl /* MAC filter addr set to 0:0:0:0:0:0 */ 104342c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADDR_FILTER0, 0); 104442c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADDR_FILTER1, 0); 104542c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADDR_FILTER2, 0); 104642c1b001SThomas Moestl 104742c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADR_FLT_MASK1_2, 0); 104842c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADR_FLT_MASK0, 0); 104942c1b001SThomas Moestl 105042c1b001SThomas Moestl sc->sc_inited = 1; 105142c1b001SThomas Moestl } 105242c1b001SThomas Moestl 105342c1b001SThomas Moestl /* Counters need to be zeroed */ 105442c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_NORM_COLL_CNT, 0); 105542c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_FIRST_COLL_CNT, 0); 105642c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_EXCESS_COLL_CNT, 0); 105742c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_LATE_COLL_CNT, 0); 105842c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_DEFER_TMR_CNT, 0); 105942c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_PEAK_ATTEMPTS, 0); 106042c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_RX_FRAME_COUNT, 0); 106142c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_RX_LEN_ERR_CNT, 0); 106242c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_RX_ALIGN_ERR, 0); 106342c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_RX_CRC_ERR_CNT, 0); 106442c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_RX_CODE_VIOL, 0); 106542c1b001SThomas Moestl 106642c1b001SThomas Moestl /* Un-pause stuff */ 106742c1b001SThomas Moestl #if 0 106842c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_SEND_PAUSE_CMD, 0x1BF0); 106942c1b001SThomas Moestl #else 107042c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_SEND_PAUSE_CMD, 0); 107142c1b001SThomas Moestl #endif 107242c1b001SThomas Moestl 107342c1b001SThomas Moestl /* 107442c1b001SThomas Moestl * Set the station address. 107542c1b001SThomas Moestl */ 107642c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADDR0, 107742c1b001SThomas Moestl (sc->sc_arpcom.ac_enaddr[4]<<8) | sc->sc_arpcom.ac_enaddr[5]); 107842c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADDR1, 107942c1b001SThomas Moestl (sc->sc_arpcom.ac_enaddr[2]<<8) | sc->sc_arpcom.ac_enaddr[3]); 108042c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_ADDR2, 108142c1b001SThomas Moestl (sc->sc_arpcom.ac_enaddr[0]<<8) | sc->sc_arpcom.ac_enaddr[1]); 108242c1b001SThomas Moestl } 108342c1b001SThomas Moestl 108442c1b001SThomas Moestl static void 108542c1b001SThomas Moestl gem_start(ifp) 108642c1b001SThomas Moestl struct ifnet *ifp; 108742c1b001SThomas Moestl { 108842c1b001SThomas Moestl struct gem_softc *sc = (struct gem_softc *)ifp->if_softc; 108942c1b001SThomas Moestl struct mbuf *m0 = NULL, *m; 109042c1b001SThomas Moestl struct gem_txjob txj; 109142c1b001SThomas Moestl int firsttx, ofree, seg, ntx, txmfail; 109242c1b001SThomas Moestl 109342c1b001SThomas Moestl if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING) 109442c1b001SThomas Moestl return; 109542c1b001SThomas Moestl 109642c1b001SThomas Moestl /* 109742c1b001SThomas Moestl * Remember the previous number of free descriptors and 109842c1b001SThomas Moestl * the first descriptor we'll use. 109942c1b001SThomas Moestl */ 110042c1b001SThomas Moestl ofree = sc->sc_txfree; 110142c1b001SThomas Moestl firsttx = sc->sc_txnext; 110242c1b001SThomas Moestl 110342c1b001SThomas Moestl DPRINTF(sc, ("%s: gem_start: txfree %d, txnext %d\n", 110442c1b001SThomas Moestl device_get_name(sc->sc_dev), ofree, firsttx)); 110542c1b001SThomas Moestl CTR3(KTR_GEM, "%s: gem_start: txfree %d, txnext %d", 110642c1b001SThomas Moestl device_get_name(sc->sc_dev), ofree, firsttx); 110742c1b001SThomas Moestl 110842c1b001SThomas Moestl txj.txj_nexttx = firsttx; 110942c1b001SThomas Moestl txj.txj_lasttx = 0; 111042c1b001SThomas Moestl /* 111142c1b001SThomas Moestl * Loop through the send queue, setting up transmit descriptors 111242c1b001SThomas Moestl * until we drain the queue, or use up all available transmit 111342c1b001SThomas Moestl * descriptors. 111442c1b001SThomas Moestl */ 111542c1b001SThomas Moestl txmfail = 0; 111642c1b001SThomas Moestl for (ntx = 0;; ntx++) { 111742c1b001SThomas Moestl /* 111842c1b001SThomas Moestl * Grab a packet off the queue. 111942c1b001SThomas Moestl */ 112042c1b001SThomas Moestl IF_DEQUEUE(&ifp->if_snd, m0); 112142c1b001SThomas Moestl if (m0 == NULL) 112242c1b001SThomas Moestl break; 112342c1b001SThomas Moestl m = NULL; 112442c1b001SThomas Moestl 112542c1b001SThomas Moestl /* 112642c1b001SThomas Moestl * Load the DMA map. If this fails, the packet either 112742c1b001SThomas Moestl * didn't fit in the alloted number of segments, or we were 112842c1b001SThomas Moestl * short on resources. In this case, we'll copy and try 112942c1b001SThomas Moestl * again. 113042c1b001SThomas Moestl */ 113142c1b001SThomas Moestl txmfail = gem_dmamap_load_mbuf(sc, m0, 113242c1b001SThomas Moestl gem_txdma_callback, &txj, BUS_DMA_NOWAIT); 113342c1b001SThomas Moestl if (txmfail == -1) { 113442c1b001SThomas Moestl IF_PREPEND(&ifp->if_snd, m0); 113542c1b001SThomas Moestl break; 113642c1b001SThomas Moestl } 113742c1b001SThomas Moestl if (txmfail > 0) { 113842c1b001SThomas Moestl MGETHDR(m, M_DONTWAIT, MT_DATA); 113942c1b001SThomas Moestl if (m == NULL) { 114042c1b001SThomas Moestl device_printf(sc->sc_dev, "unable to " 114142c1b001SThomas Moestl "allocate Tx mbuf\n"); 114242c1b001SThomas Moestl /* Failed; requeue. */ 114342c1b001SThomas Moestl IF_PREPEND(&ifp->if_snd, m0); 114442c1b001SThomas Moestl break; 114542c1b001SThomas Moestl } 114642c1b001SThomas Moestl if (m0->m_pkthdr.len > MHLEN) { 114742c1b001SThomas Moestl MCLGET(m, M_DONTWAIT); 114842c1b001SThomas Moestl if ((m->m_flags & M_EXT) == 0) { 114942c1b001SThomas Moestl device_printf(sc->sc_dev, "unable to " 115042c1b001SThomas Moestl "allocate Tx cluster\n"); 115142c1b001SThomas Moestl IF_PREPEND(&ifp->if_snd, m0); 115242c1b001SThomas Moestl m_freem(m); 115342c1b001SThomas Moestl break; 115442c1b001SThomas Moestl } 115542c1b001SThomas Moestl } 115642c1b001SThomas Moestl m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t)); 115742c1b001SThomas Moestl m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len; 115842c1b001SThomas Moestl txmfail = gem_dmamap_load_mbuf(sc, m, 115942c1b001SThomas Moestl gem_txdma_callback, &txj, BUS_DMA_NOWAIT); 116042c1b001SThomas Moestl if (txmfail != 0) { 116142c1b001SThomas Moestl if (txmfail > 0) { 116242c1b001SThomas Moestl device_printf(sc->sc_dev, "unable to " 116342c1b001SThomas Moestl "load Tx buffer, error = %d\n", 116442c1b001SThomas Moestl txmfail); 116542c1b001SThomas Moestl } 116642c1b001SThomas Moestl m_freem(m); 116742c1b001SThomas Moestl IF_PREPEND(&ifp->if_snd, m0); 116842c1b001SThomas Moestl break; 116942c1b001SThomas Moestl } 117042c1b001SThomas Moestl } 117142c1b001SThomas Moestl 117242c1b001SThomas Moestl /* 117342c1b001SThomas Moestl * Ensure we have enough descriptors free to describe 117442c1b001SThomas Moestl * the packet. Note, we always reserve one descriptor 117542c1b001SThomas Moestl * at the end of the ring as a termination point, to 117642c1b001SThomas Moestl * prevent wrap-around. 117742c1b001SThomas Moestl */ 117842c1b001SThomas Moestl if (txj.txj_nsegs > (sc->sc_txfree - 1)) { 117942c1b001SThomas Moestl /* 118042c1b001SThomas Moestl * Not enough free descriptors to transmit this 118142c1b001SThomas Moestl * packet. We haven't committed to anything yet, 118242c1b001SThomas Moestl * so just unload the DMA map, put the packet 118342c1b001SThomas Moestl * back on the queue, and punt. Notify the upper 118442c1b001SThomas Moestl * layer that there are no more slots left. 118542c1b001SThomas Moestl * 118642c1b001SThomas Moestl * XXX We could allocate an mbuf and copy, but 118742c1b001SThomas Moestl * XXX it is worth it? 118842c1b001SThomas Moestl */ 118942c1b001SThomas Moestl ifp->if_flags |= IFF_OACTIVE; 119042c1b001SThomas Moestl gem_dmamap_unload_mbuf(sc, &txj); 119142c1b001SThomas Moestl if (m != NULL) 119242c1b001SThomas Moestl m_freem(m); 119342c1b001SThomas Moestl IF_PREPEND(&ifp->if_snd, m0); 119442c1b001SThomas Moestl break; 119542c1b001SThomas Moestl } 119642c1b001SThomas Moestl 119742c1b001SThomas Moestl if (m != NULL) 119842c1b001SThomas Moestl m_freem(m0); 119942c1b001SThomas Moestl 120042c1b001SThomas Moestl /* 120142c1b001SThomas Moestl * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET. 120242c1b001SThomas Moestl */ 120342c1b001SThomas Moestl 120442c1b001SThomas Moestl #ifdef GEM_DEBUG 120542c1b001SThomas Moestl if (ifp->if_flags & IFF_DEBUG) { 120642c1b001SThomas Moestl printf(" gem_start %p transmit chain:\n", 120742c1b001SThomas Moestl STAILQ_FIRST(&txj.txj_txsq)); 120842c1b001SThomas Moestl for (seg = sc->sc_txnext;; seg = GEM_NEXTTX(seg)) { 120942c1b001SThomas Moestl printf("descriptor %d:\t", seg); 121042c1b001SThomas Moestl printf("gd_flags: 0x%016llx\t", (long long) 121142c1b001SThomas Moestl GEM_DMA_READ(sc, sc->sc_txdescs[seg].gd_flags)); 121242c1b001SThomas Moestl printf("gd_addr: 0x%016llx\n", (long long) 121342c1b001SThomas Moestl GEM_DMA_READ(sc, sc->sc_txdescs[seg].gd_addr)); 121442c1b001SThomas Moestl if (seg == txj.txj_lasttx) 121542c1b001SThomas Moestl break; 121642c1b001SThomas Moestl } 121742c1b001SThomas Moestl } 121842c1b001SThomas Moestl #endif 121942c1b001SThomas Moestl 122042c1b001SThomas Moestl /* Sync the descriptors we're using. */ 122142c1b001SThomas Moestl GEM_CDTXSYNC(sc, sc->sc_txnext, txj.txj_nsegs, 122242c1b001SThomas Moestl BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); 122342c1b001SThomas Moestl 122442c1b001SThomas Moestl /* Advance the tx pointer. */ 122542c1b001SThomas Moestl sc->sc_txfree -= txj.txj_nsegs; 122642c1b001SThomas Moestl sc->sc_txnext = txj.txj_nexttx; 122742c1b001SThomas Moestl 122842c1b001SThomas Moestl gem_dmamap_commit_mbuf(sc, &txj); 122942c1b001SThomas Moestl } 123042c1b001SThomas Moestl 123142c1b001SThomas Moestl if (txmfail == -1 || sc->sc_txfree == 0) { 123242c1b001SThomas Moestl ifp->if_flags |= IFF_OACTIVE; 123342c1b001SThomas Moestl /* No more slots left; notify upper layer. */ 123442c1b001SThomas Moestl } 123542c1b001SThomas Moestl 123642c1b001SThomas Moestl if (ntx > 0) { 123742c1b001SThomas Moestl DPRINTF(sc, ("%s: packets enqueued, IC on %d, OWN on %d\n", 123842c1b001SThomas Moestl device_get_name(sc->sc_dev), txj.txj_lasttx, firsttx)); 123942c1b001SThomas Moestl CTR3(KTR_GEM, "%s: packets enqueued, IC on %d, OWN on %d", 124042c1b001SThomas Moestl device_get_name(sc->sc_dev), txj.txj_lasttx, firsttx); 124142c1b001SThomas Moestl /* 124242c1b001SThomas Moestl * The entire packet chain is set up. 124342c1b001SThomas Moestl * Kick the transmitter. 124442c1b001SThomas Moestl */ 124542c1b001SThomas Moestl DPRINTF(sc, ("%s: gem_start: kicking tx %d\n", 124642c1b001SThomas Moestl device_get_name(sc->sc_dev), txj.txj_nexttx)); 124742c1b001SThomas Moestl CTR3(KTR_GEM, "%s: gem_start: kicking tx %d=%d", 124842c1b001SThomas Moestl device_get_name(sc->sc_dev), txj.txj_nexttx, 124942c1b001SThomas Moestl sc->sc_txnext); 125042c1b001SThomas Moestl bus_space_write_4(sc->sc_bustag, sc->sc_h, GEM_TX_KICK, 125142c1b001SThomas Moestl sc->sc_txnext); 125242c1b001SThomas Moestl 125342c1b001SThomas Moestl /* Set a watchdog timer in case the chip flakes out. */ 125442c1b001SThomas Moestl ifp->if_timer = 5; 125542c1b001SThomas Moestl DPRINTF(sc, ("%s: gem_start: watchdog %d\n", 125642c1b001SThomas Moestl device_get_name(sc->sc_dev), ifp->if_timer)); 125742c1b001SThomas Moestl CTR2(KTR_GEM, "%s: gem_start: watchdog %d", 125842c1b001SThomas Moestl device_get_name(sc->sc_dev), ifp->if_timer); 125942c1b001SThomas Moestl } 126042c1b001SThomas Moestl } 126142c1b001SThomas Moestl 126242c1b001SThomas Moestl /* 126342c1b001SThomas Moestl * Transmit interrupt. 126442c1b001SThomas Moestl */ 126542c1b001SThomas Moestl static void 126642c1b001SThomas Moestl gem_tint(sc) 126742c1b001SThomas Moestl struct gem_softc *sc; 126842c1b001SThomas Moestl { 126942c1b001SThomas Moestl struct ifnet *ifp = &sc->sc_arpcom.ac_if; 127042c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 127142c1b001SThomas Moestl bus_space_handle_t mac = sc->sc_h; 127242c1b001SThomas Moestl struct gem_txsoft *txs; 127342c1b001SThomas Moestl int txlast; 127442c1b001SThomas Moestl 127542c1b001SThomas Moestl 127642c1b001SThomas Moestl DPRINTF(sc, ("%s: gem_tint\n", device_get_name(sc->sc_dev))); 127742c1b001SThomas Moestl CTR1(KTR_GEM, "%s: gem_tint", device_get_name(sc->sc_dev)); 127842c1b001SThomas Moestl 127942c1b001SThomas Moestl /* 128042c1b001SThomas Moestl * Unload collision counters 128142c1b001SThomas Moestl */ 128242c1b001SThomas Moestl ifp->if_collisions += 128342c1b001SThomas Moestl bus_space_read_4(t, mac, GEM_MAC_NORM_COLL_CNT) + 128442c1b001SThomas Moestl bus_space_read_4(t, mac, GEM_MAC_FIRST_COLL_CNT) + 128542c1b001SThomas Moestl bus_space_read_4(t, mac, GEM_MAC_EXCESS_COLL_CNT) + 128642c1b001SThomas Moestl bus_space_read_4(t, mac, GEM_MAC_LATE_COLL_CNT); 128742c1b001SThomas Moestl 128842c1b001SThomas Moestl /* 128942c1b001SThomas Moestl * then clear the hardware counters. 129042c1b001SThomas Moestl */ 129142c1b001SThomas Moestl bus_space_write_4(t, mac, GEM_MAC_NORM_COLL_CNT, 0); 129242c1b001SThomas Moestl bus_space_write_4(t, mac, GEM_MAC_FIRST_COLL_CNT, 0); 129342c1b001SThomas Moestl bus_space_write_4(t, mac, GEM_MAC_EXCESS_COLL_CNT, 0); 129442c1b001SThomas Moestl bus_space_write_4(t, mac, GEM_MAC_LATE_COLL_CNT, 0); 129542c1b001SThomas Moestl 129642c1b001SThomas Moestl /* 129742c1b001SThomas Moestl * Go through our Tx list and free mbufs for those 129842c1b001SThomas Moestl * frames that have been transmitted. 129942c1b001SThomas Moestl */ 130042c1b001SThomas Moestl while ((txs = STAILQ_FIRST(&sc->sc_txdirtyq)) != NULL) { 130142c1b001SThomas Moestl GEM_CDTXSYNC(sc, txs->txs_lastdesc, 130242c1b001SThomas Moestl txs->txs_ndescs, 130342c1b001SThomas Moestl BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE); 130442c1b001SThomas Moestl 130542c1b001SThomas Moestl #ifdef GEM_DEBUG 130642c1b001SThomas Moestl if (ifp->if_flags & IFF_DEBUG) { 130742c1b001SThomas Moestl int i; 130842c1b001SThomas Moestl printf(" txsoft %p transmit chain:\n", txs); 130942c1b001SThomas Moestl for (i = txs->txs_firstdesc;; i = GEM_NEXTTX(i)) { 131042c1b001SThomas Moestl printf("descriptor %d: ", i); 131142c1b001SThomas Moestl printf("gd_flags: 0x%016llx\t", (long long) 131242c1b001SThomas Moestl GEM_DMA_READ(sc, sc->sc_txdescs[i].gd_flags)); 131342c1b001SThomas Moestl printf("gd_addr: 0x%016llx\n", (long long) 131442c1b001SThomas Moestl GEM_DMA_READ(sc, sc->sc_txdescs[i].gd_addr)); 131542c1b001SThomas Moestl if (i == txs->txs_lastdesc) 131642c1b001SThomas Moestl break; 131742c1b001SThomas Moestl } 131842c1b001SThomas Moestl } 131942c1b001SThomas Moestl #endif 132042c1b001SThomas Moestl 132142c1b001SThomas Moestl /* 132242c1b001SThomas Moestl * In theory, we could harveast some descriptors before 132342c1b001SThomas Moestl * the ring is empty, but that's a bit complicated. 132442c1b001SThomas Moestl * 132542c1b001SThomas Moestl * GEM_TX_COMPLETION points to the last descriptor 132642c1b001SThomas Moestl * processed +1. 132742c1b001SThomas Moestl */ 132842c1b001SThomas Moestl txlast = bus_space_read_4(t, mac, GEM_TX_COMPLETION); 132942c1b001SThomas Moestl DPRINTF(sc, 133042c1b001SThomas Moestl ("gem_tint: txs->txs_lastdesc = %d, txlast = %d\n", 133142c1b001SThomas Moestl txs->txs_lastdesc, txlast)); 133242c1b001SThomas Moestl CTR3(KTR_GEM, "gem_tint: txs->txs_firstdesc = %d, " 133342c1b001SThomas Moestl "txs->txs_lastdesc = %d, txlast = %d", 133442c1b001SThomas Moestl txs->txs_firstdesc, txs->txs_lastdesc, txlast); 133542c1b001SThomas Moestl if (txs->txs_firstdesc <= txs->txs_lastdesc) { 133642c1b001SThomas Moestl if ((txlast >= txs->txs_firstdesc) && 133742c1b001SThomas Moestl (txlast <= txs->txs_lastdesc)) 133842c1b001SThomas Moestl break; 133942c1b001SThomas Moestl } else { 134042c1b001SThomas Moestl /* Ick -- this command wraps */ 134142c1b001SThomas Moestl if ((txlast >= txs->txs_firstdesc) || 134242c1b001SThomas Moestl (txlast <= txs->txs_lastdesc)) 134342c1b001SThomas Moestl break; 134442c1b001SThomas Moestl } 134542c1b001SThomas Moestl 134642c1b001SThomas Moestl DPRINTF(sc, ("gem_tint: releasing a desc\n")); 134742c1b001SThomas Moestl CTR0(KTR_GEM, "gem_tint: releasing a desc"); 134842c1b001SThomas Moestl STAILQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q); 134942c1b001SThomas Moestl 135042c1b001SThomas Moestl sc->sc_txfree += txs->txs_ndescs; 135142c1b001SThomas Moestl 135242c1b001SThomas Moestl bus_dmamap_sync(sc->sc_dmatag, txs->txs_dmamap, 135342c1b001SThomas Moestl BUS_DMASYNC_POSTWRITE); 135442c1b001SThomas Moestl bus_dmamap_unload(sc->sc_dmatag, txs->txs_dmamap); 135542c1b001SThomas Moestl if (txs->txs_mbuf != NULL) { 135642c1b001SThomas Moestl m_freem(txs->txs_mbuf); 135742c1b001SThomas Moestl txs->txs_mbuf = NULL; 135842c1b001SThomas Moestl } 135942c1b001SThomas Moestl 136042c1b001SThomas Moestl STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q); 136142c1b001SThomas Moestl 136242c1b001SThomas Moestl ifp->if_opackets++; 136342c1b001SThomas Moestl } 136442c1b001SThomas Moestl 136542c1b001SThomas Moestl DPRINTF(sc, ("gem_tint: GEM_TX_STATE_MACHINE %x " 136642c1b001SThomas Moestl "GEM_TX_DATA_PTR %llx " 136742c1b001SThomas Moestl "GEM_TX_COMPLETION %x\n", 136842c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_STATE_MACHINE), 136942c1b001SThomas Moestl ((long long) bus_space_read_4(sc->sc_bustag, sc->sc_h, 137042c1b001SThomas Moestl GEM_TX_DATA_PTR_HI) << 32) | 137142c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, 137242c1b001SThomas Moestl GEM_TX_DATA_PTR_LO), 137342c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_COMPLETION))); 137442c1b001SThomas Moestl CTR3(KTR_GEM, "gem_tint: GEM_TX_STATE_MACHINE %x " 137542c1b001SThomas Moestl "GEM_TX_DATA_PTR %llx " 137642c1b001SThomas Moestl "GEM_TX_COMPLETION %x", 137742c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_STATE_MACHINE), 137842c1b001SThomas Moestl ((long long) bus_space_read_4(sc->sc_bustag, sc->sc_h, 137942c1b001SThomas Moestl GEM_TX_DATA_PTR_HI) << 32) | 138042c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, 138142c1b001SThomas Moestl GEM_TX_DATA_PTR_LO), 138242c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_COMPLETION)); 138342c1b001SThomas Moestl 138442c1b001SThomas Moestl if (STAILQ_FIRST(&sc->sc_txdirtyq) == NULL) 138542c1b001SThomas Moestl ifp->if_timer = 0; 138642c1b001SThomas Moestl 138742c1b001SThomas Moestl 138842c1b001SThomas Moestl DPRINTF(sc, ("%s: gem_tint: watchdog %d\n", 138942c1b001SThomas Moestl device_get_name(sc->sc_dev), ifp->if_timer)); 139042c1b001SThomas Moestl CTR2(KTR_GEM, "%s: gem_tint: watchdog %d", 139142c1b001SThomas Moestl device_get_name(sc->sc_dev), ifp->if_timer); 139242c1b001SThomas Moestl 139342c1b001SThomas Moestl /* Freed some descriptors, so reset IFF_OACTIVE and restart. */ 139442c1b001SThomas Moestl ifp->if_flags &= ~IFF_OACTIVE; 139542c1b001SThomas Moestl gem_start(ifp); 139642c1b001SThomas Moestl } 139742c1b001SThomas Moestl 13980d80b9bdSThomas Moestl static void 13990d80b9bdSThomas Moestl gem_rint_timeout(arg) 14000d80b9bdSThomas Moestl void *arg; 14010d80b9bdSThomas Moestl { 14020d80b9bdSThomas Moestl 14030d80b9bdSThomas Moestl gem_rint((struct gem_softc *)arg); 14040d80b9bdSThomas Moestl } 14050d80b9bdSThomas Moestl 140642c1b001SThomas Moestl /* 140742c1b001SThomas Moestl * Receive interrupt. 140842c1b001SThomas Moestl */ 140942c1b001SThomas Moestl static void 141042c1b001SThomas Moestl gem_rint(sc) 141142c1b001SThomas Moestl struct gem_softc *sc; 141242c1b001SThomas Moestl { 141342c1b001SThomas Moestl struct ifnet *ifp = &sc->sc_arpcom.ac_if; 141442c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 141542c1b001SThomas Moestl bus_space_handle_t h = sc->sc_h; 141642c1b001SThomas Moestl struct ether_header *eh; 141742c1b001SThomas Moestl struct gem_rxsoft *rxs; 141842c1b001SThomas Moestl struct mbuf *m; 141942c1b001SThomas Moestl u_int64_t rxstat; 142042c1b001SThomas Moestl int i, len; 142142c1b001SThomas Moestl 14220d80b9bdSThomas Moestl callout_stop(&sc->sc_rx_ch); 142342c1b001SThomas Moestl DPRINTF(sc, ("%s: gem_rint\n", device_get_name(sc->sc_dev))); 142442c1b001SThomas Moestl CTR1(KTR_GEM, "%s: gem_rint", device_get_name(sc->sc_dev)); 142542c1b001SThomas Moestl /* 142642c1b001SThomas Moestl * XXXX Read the lastrx only once at the top for speed. 142742c1b001SThomas Moestl */ 142842c1b001SThomas Moestl DPRINTF(sc, ("gem_rint: sc->rxptr %d, complete %d\n", 142942c1b001SThomas Moestl sc->sc_rxptr, bus_space_read_4(t, h, GEM_RX_COMPLETION))); 143042c1b001SThomas Moestl CTR2(KTR_GEM, "gem_rint: sc->rxptr %d, complete %d", 143142c1b001SThomas Moestl sc->sc_rxptr, bus_space_read_4(t, h, GEM_RX_COMPLETION)); 143242c1b001SThomas Moestl for (i = sc->sc_rxptr; i != bus_space_read_4(t, h, GEM_RX_COMPLETION); 143342c1b001SThomas Moestl i = GEM_NEXTRX(i)) { 143442c1b001SThomas Moestl rxs = &sc->sc_rxsoft[i]; 143542c1b001SThomas Moestl 143642c1b001SThomas Moestl GEM_CDRXSYNC(sc, i, 143742c1b001SThomas Moestl BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE); 143842c1b001SThomas Moestl 143942c1b001SThomas Moestl rxstat = GEM_DMA_READ(sc, sc->sc_rxdescs[i].gd_flags); 144042c1b001SThomas Moestl 144142c1b001SThomas Moestl if (rxstat & GEM_RD_OWN) { 144242c1b001SThomas Moestl /* 14430d80b9bdSThomas Moestl * The descriptor is still marked as owned, although 14440d80b9bdSThomas Moestl * it is supposed to have completed. This has been 14450d80b9bdSThomas Moestl * observed on some machines. Just exiting here 14460d80b9bdSThomas Moestl * might leave the packet sitting around until another 14470d80b9bdSThomas Moestl * one arrives to trigger a new interrupt, which is 14480d80b9bdSThomas Moestl * generally undesirable, so set up a timeout. 144942c1b001SThomas Moestl */ 14500d80b9bdSThomas Moestl callout_reset(&sc->sc_rx_ch, GEM_RXOWN_TICKS, 14510d80b9bdSThomas Moestl gem_rint_timeout, sc); 145242c1b001SThomas Moestl break; 145342c1b001SThomas Moestl } 145442c1b001SThomas Moestl 145542c1b001SThomas Moestl if (rxstat & GEM_RD_BAD_CRC) { 145642c1b001SThomas Moestl device_printf(sc->sc_dev, "receive error: CRC error\n"); 145742c1b001SThomas Moestl GEM_INIT_RXDESC(sc, i); 145842c1b001SThomas Moestl continue; 145942c1b001SThomas Moestl } 146042c1b001SThomas Moestl 146142c1b001SThomas Moestl bus_dmamap_sync(sc->sc_dmatag, rxs->rxs_dmamap, 146242c1b001SThomas Moestl BUS_DMASYNC_POSTREAD); 146342c1b001SThomas Moestl #ifdef GEM_DEBUG 146442c1b001SThomas Moestl if (ifp->if_flags & IFF_DEBUG) { 146542c1b001SThomas Moestl printf(" rxsoft %p descriptor %d: ", rxs, i); 146642c1b001SThomas Moestl printf("gd_flags: 0x%016llx\t", (long long) 146742c1b001SThomas Moestl GEM_DMA_READ(sc, sc->sc_rxdescs[i].gd_flags)); 146842c1b001SThomas Moestl printf("gd_addr: 0x%016llx\n", (long long) 146942c1b001SThomas Moestl GEM_DMA_READ(sc, sc->sc_rxdescs[i].gd_addr)); 147042c1b001SThomas Moestl } 147142c1b001SThomas Moestl #endif 147242c1b001SThomas Moestl 147342c1b001SThomas Moestl /* 147442c1b001SThomas Moestl * No errors; receive the packet. Note the Gem 147542c1b001SThomas Moestl * includes the CRC with every packet. 147642c1b001SThomas Moestl */ 147742c1b001SThomas Moestl len = GEM_RD_BUFLEN(rxstat); 147842c1b001SThomas Moestl 147942c1b001SThomas Moestl /* 148042c1b001SThomas Moestl * Allocate a new mbuf cluster. If that fails, we are 148142c1b001SThomas Moestl * out of memory, and must drop the packet and recycle 148242c1b001SThomas Moestl * the buffer that's already attached to this descriptor. 148342c1b001SThomas Moestl */ 148442c1b001SThomas Moestl m = rxs->rxs_mbuf; 148542c1b001SThomas Moestl if (gem_add_rxbuf(sc, i) != 0) { 148642c1b001SThomas Moestl ifp->if_ierrors++; 148742c1b001SThomas Moestl GEM_INIT_RXDESC(sc, i); 148842c1b001SThomas Moestl bus_dmamap_sync(sc->sc_dmatag, rxs->rxs_dmamap, 148942c1b001SThomas Moestl BUS_DMASYNC_PREREAD); 149042c1b001SThomas Moestl continue; 149142c1b001SThomas Moestl } 149242c1b001SThomas Moestl m->m_data += 2; /* We're already off by two */ 149342c1b001SThomas Moestl 149442c1b001SThomas Moestl ifp->if_ipackets++; 149542c1b001SThomas Moestl eh = mtod(m, struct ether_header *); 149642c1b001SThomas Moestl m->m_pkthdr.rcvif = ifp; 149742c1b001SThomas Moestl m->m_pkthdr.len = m->m_len = len - ETHER_CRC_LEN; 149842c1b001SThomas Moestl m_adj(m, sizeof(struct ether_header)); 149942c1b001SThomas Moestl 150042c1b001SThomas Moestl /* Pass it on. */ 150142c1b001SThomas Moestl ether_input(ifp, eh, m); 150242c1b001SThomas Moestl } 150342c1b001SThomas Moestl 150442c1b001SThomas Moestl /* Update the receive pointer. */ 150542c1b001SThomas Moestl sc->sc_rxptr = i; 150642c1b001SThomas Moestl bus_space_write_4(t, h, GEM_RX_KICK, i); 150742c1b001SThomas Moestl 150842c1b001SThomas Moestl DPRINTF(sc, ("gem_rint: done sc->rxptr %d, complete %d\n", 150942c1b001SThomas Moestl sc->sc_rxptr, bus_space_read_4(t, h, GEM_RX_COMPLETION))); 151042c1b001SThomas Moestl CTR2(KTR_GEM, "gem_rint: done sc->rxptr %d, complete %d", 151142c1b001SThomas Moestl sc->sc_rxptr, bus_space_read_4(t, h, GEM_RX_COMPLETION)); 151242c1b001SThomas Moestl 151342c1b001SThomas Moestl } 151442c1b001SThomas Moestl 151542c1b001SThomas Moestl 151642c1b001SThomas Moestl /* 151742c1b001SThomas Moestl * gem_add_rxbuf: 151842c1b001SThomas Moestl * 151942c1b001SThomas Moestl * Add a receive buffer to the indicated descriptor. 152042c1b001SThomas Moestl */ 152142c1b001SThomas Moestl static int 152242c1b001SThomas Moestl gem_add_rxbuf(sc, idx) 152342c1b001SThomas Moestl struct gem_softc *sc; 152442c1b001SThomas Moestl int idx; 152542c1b001SThomas Moestl { 152642c1b001SThomas Moestl struct gem_rxsoft *rxs = &sc->sc_rxsoft[idx]; 152742c1b001SThomas Moestl struct mbuf *m; 152842c1b001SThomas Moestl int error; 152942c1b001SThomas Moestl 153042c1b001SThomas Moestl MGETHDR(m, M_DONTWAIT, MT_DATA); 153142c1b001SThomas Moestl if (m == NULL) 153242c1b001SThomas Moestl return (ENOBUFS); 153342c1b001SThomas Moestl 153442c1b001SThomas Moestl MCLGET(m, M_DONTWAIT); 153542c1b001SThomas Moestl if ((m->m_flags & M_EXT) == 0) { 153642c1b001SThomas Moestl m_freem(m); 153742c1b001SThomas Moestl return (ENOBUFS); 153842c1b001SThomas Moestl } 153942c1b001SThomas Moestl 154042c1b001SThomas Moestl #ifdef GEM_DEBUG 154142c1b001SThomas Moestl /* bzero the packet to check dma */ 154242c1b001SThomas Moestl memset(m->m_ext.ext_buf, 0, m->m_ext.ext_size); 154342c1b001SThomas Moestl #endif 154442c1b001SThomas Moestl 154542c1b001SThomas Moestl if (rxs->rxs_mbuf != NULL) 154642c1b001SThomas Moestl bus_dmamap_unload(sc->sc_dmatag, rxs->rxs_dmamap); 154742c1b001SThomas Moestl 154842c1b001SThomas Moestl rxs->rxs_mbuf = m; 154942c1b001SThomas Moestl 155042c1b001SThomas Moestl error = bus_dmamap_load(sc->sc_dmatag, rxs->rxs_dmamap, 155142c1b001SThomas Moestl m->m_ext.ext_buf, m->m_ext.ext_size, gem_rxdma_callback, rxs, 155242c1b001SThomas Moestl BUS_DMA_NOWAIT); 155342c1b001SThomas Moestl if (error != 0 || rxs->rxs_paddr == 0) { 155442c1b001SThomas Moestl device_printf(sc->sc_dev, "can't load rx DMA map %d, error = " 155542c1b001SThomas Moestl "%d\n", idx, error); 155642c1b001SThomas Moestl panic("gem_add_rxbuf"); /* XXX */ 155742c1b001SThomas Moestl } 155842c1b001SThomas Moestl 155942c1b001SThomas Moestl bus_dmamap_sync(sc->sc_dmatag, rxs->rxs_dmamap, BUS_DMASYNC_PREREAD); 156042c1b001SThomas Moestl 156142c1b001SThomas Moestl GEM_INIT_RXDESC(sc, idx); 156242c1b001SThomas Moestl 156342c1b001SThomas Moestl return (0); 156442c1b001SThomas Moestl } 156542c1b001SThomas Moestl 156642c1b001SThomas Moestl 156742c1b001SThomas Moestl static void 156842c1b001SThomas Moestl gem_eint(sc, status) 156942c1b001SThomas Moestl struct gem_softc *sc; 157042c1b001SThomas Moestl u_int status; 157142c1b001SThomas Moestl { 157242c1b001SThomas Moestl 157342c1b001SThomas Moestl if ((status & GEM_INTR_MIF) != 0) { 157442c1b001SThomas Moestl device_printf(sc->sc_dev, "XXXlink status changed\n"); 157542c1b001SThomas Moestl return; 157642c1b001SThomas Moestl } 157742c1b001SThomas Moestl 157842c1b001SThomas Moestl device_printf(sc->sc_dev, "status=%x\n", status); 157942c1b001SThomas Moestl } 158042c1b001SThomas Moestl 158142c1b001SThomas Moestl 158242c1b001SThomas Moestl void 158342c1b001SThomas Moestl gem_intr(v) 158442c1b001SThomas Moestl void *v; 158542c1b001SThomas Moestl { 158642c1b001SThomas Moestl struct gem_softc *sc = (struct gem_softc *)v; 158742c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 158842c1b001SThomas Moestl bus_space_handle_t seb = sc->sc_h; 158942c1b001SThomas Moestl u_int32_t status; 159042c1b001SThomas Moestl 159142c1b001SThomas Moestl status = bus_space_read_4(t, seb, GEM_STATUS); 159242c1b001SThomas Moestl DPRINTF(sc, ("%s: gem_intr: cplt %x, status %x\n", 159342c1b001SThomas Moestl device_get_name(sc->sc_dev), (status>>19), 159442c1b001SThomas Moestl (u_int)status)); 159542c1b001SThomas Moestl CTR3(KTR_GEM, "%s: gem_intr: cplt %x, status %x", 159642c1b001SThomas Moestl device_get_name(sc->sc_dev), (status>>19), 159742c1b001SThomas Moestl (u_int)status); 159842c1b001SThomas Moestl 159942c1b001SThomas Moestl if ((status & (GEM_INTR_RX_TAG_ERR | GEM_INTR_BERR)) != 0) 160042c1b001SThomas Moestl gem_eint(sc, status); 160142c1b001SThomas Moestl 160242c1b001SThomas Moestl if ((status & (GEM_INTR_TX_EMPTY | GEM_INTR_TX_INTME)) != 0) 160342c1b001SThomas Moestl gem_tint(sc); 160442c1b001SThomas Moestl 160542c1b001SThomas Moestl if ((status & (GEM_INTR_RX_DONE | GEM_INTR_RX_NOBUF)) != 0) 160642c1b001SThomas Moestl gem_rint(sc); 160742c1b001SThomas Moestl 160842c1b001SThomas Moestl /* We should eventually do more than just print out error stats. */ 160942c1b001SThomas Moestl if (status & GEM_INTR_TX_MAC) { 161042c1b001SThomas Moestl int txstat = bus_space_read_4(t, seb, GEM_MAC_TX_STATUS); 161142c1b001SThomas Moestl if (txstat & ~GEM_MAC_TX_XMIT_DONE) 161242c1b001SThomas Moestl printf("MAC tx fault, status %x\n", txstat); 161342c1b001SThomas Moestl } 161442c1b001SThomas Moestl if (status & GEM_INTR_RX_MAC) { 161542c1b001SThomas Moestl int rxstat = bus_space_read_4(t, seb, GEM_MAC_RX_STATUS); 161642c1b001SThomas Moestl if (rxstat & ~(GEM_MAC_RX_DONE | GEM_MAC_RX_FRAME_CNT)) 161742c1b001SThomas Moestl printf("MAC rx fault, status %x\n", rxstat); 161842c1b001SThomas Moestl } 161942c1b001SThomas Moestl } 162042c1b001SThomas Moestl 162142c1b001SThomas Moestl 162242c1b001SThomas Moestl static void 162342c1b001SThomas Moestl gem_watchdog(ifp) 162442c1b001SThomas Moestl struct ifnet *ifp; 162542c1b001SThomas Moestl { 162642c1b001SThomas Moestl struct gem_softc *sc = ifp->if_softc; 162742c1b001SThomas Moestl 162842c1b001SThomas Moestl DPRINTF(sc, ("gem_watchdog: GEM_RX_CONFIG %x GEM_MAC_RX_STATUS %x " 162942c1b001SThomas Moestl "GEM_MAC_RX_CONFIG %x\n", 163042c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_RX_CONFIG), 163142c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_RX_STATUS), 163242c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_RX_CONFIG))); 163342c1b001SThomas Moestl CTR3(KTR_GEM, "gem_watchdog: GEM_RX_CONFIG %x GEM_MAC_RX_STATUS %x " 163442c1b001SThomas Moestl "GEM_MAC_RX_CONFIG %x", 163542c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_RX_CONFIG), 163642c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_RX_STATUS), 163742c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_RX_CONFIG)); 163842c1b001SThomas Moestl CTR3(KTR_GEM, "gem_watchdog: GEM_TX_CONFIG %x GEM_MAC_TX_STATUS %x " 163942c1b001SThomas Moestl "GEM_MAC_TX_CONFIG %x", 164042c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_CONFIG), 164142c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_TX_STATUS), 164242c1b001SThomas Moestl bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_TX_CONFIG)); 164342c1b001SThomas Moestl 164442c1b001SThomas Moestl device_printf(sc->sc_dev, "device timeout\n"); 164542c1b001SThomas Moestl ++ifp->if_oerrors; 164642c1b001SThomas Moestl 164742c1b001SThomas Moestl /* Try to get more packets going. */ 164842c1b001SThomas Moestl gem_start(ifp); 164942c1b001SThomas Moestl } 165042c1b001SThomas Moestl 165142c1b001SThomas Moestl /* 165242c1b001SThomas Moestl * Initialize the MII Management Interface 165342c1b001SThomas Moestl */ 165442c1b001SThomas Moestl static void 165542c1b001SThomas Moestl gem_mifinit(sc) 165642c1b001SThomas Moestl struct gem_softc *sc; 165742c1b001SThomas Moestl { 165842c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 165942c1b001SThomas Moestl bus_space_handle_t mif = sc->sc_h; 166042c1b001SThomas Moestl 166142c1b001SThomas Moestl /* Configure the MIF in frame mode */ 166242c1b001SThomas Moestl sc->sc_mif_config = bus_space_read_4(t, mif, GEM_MIF_CONFIG); 166342c1b001SThomas Moestl sc->sc_mif_config &= ~GEM_MIF_CONFIG_BB_ENA; 166442c1b001SThomas Moestl bus_space_write_4(t, mif, GEM_MIF_CONFIG, sc->sc_mif_config); 166542c1b001SThomas Moestl } 166642c1b001SThomas Moestl 166742c1b001SThomas Moestl /* 166842c1b001SThomas Moestl * MII interface 166942c1b001SThomas Moestl * 167042c1b001SThomas Moestl * The GEM MII interface supports at least three different operating modes: 167142c1b001SThomas Moestl * 167242c1b001SThomas Moestl * Bitbang mode is implemented using data, clock and output enable registers. 167342c1b001SThomas Moestl * 167442c1b001SThomas Moestl * Frame mode is implemented by loading a complete frame into the frame 167542c1b001SThomas Moestl * register and polling the valid bit for completion. 167642c1b001SThomas Moestl * 167742c1b001SThomas Moestl * Polling mode uses the frame register but completion is indicated by 167842c1b001SThomas Moestl * an interrupt. 167942c1b001SThomas Moestl * 168042c1b001SThomas Moestl */ 168142c1b001SThomas Moestl int 168242c1b001SThomas Moestl gem_mii_readreg(dev, phy, reg) 168342c1b001SThomas Moestl device_t dev; 168442c1b001SThomas Moestl int phy, reg; 168542c1b001SThomas Moestl { 168642c1b001SThomas Moestl struct gem_softc *sc = device_get_softc(dev); 168742c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 168842c1b001SThomas Moestl bus_space_handle_t mif = sc->sc_h; 168942c1b001SThomas Moestl int n; 169042c1b001SThomas Moestl u_int32_t v; 169142c1b001SThomas Moestl 169242c1b001SThomas Moestl #ifdef GEM_DEBUG_PHY 169342c1b001SThomas Moestl printf("gem_mii_readreg: phy %d reg %d\n", phy, reg); 169442c1b001SThomas Moestl #endif 169542c1b001SThomas Moestl 169642c1b001SThomas Moestl #if 0 169742c1b001SThomas Moestl /* Select the desired PHY in the MIF configuration register */ 169842c1b001SThomas Moestl v = bus_space_read_4(t, mif, GEM_MIF_CONFIG); 169942c1b001SThomas Moestl /* Clear PHY select bit */ 170042c1b001SThomas Moestl v &= ~GEM_MIF_CONFIG_PHY_SEL; 170142c1b001SThomas Moestl if (phy == GEM_PHYAD_EXTERNAL) 170242c1b001SThomas Moestl /* Set PHY select bit to get at external device */ 170342c1b001SThomas Moestl v |= GEM_MIF_CONFIG_PHY_SEL; 170442c1b001SThomas Moestl bus_space_write_4(t, mif, GEM_MIF_CONFIG, v); 170542c1b001SThomas Moestl #endif 170642c1b001SThomas Moestl 170742c1b001SThomas Moestl /* Construct the frame command */ 170842c1b001SThomas Moestl v = (reg << GEM_MIF_REG_SHIFT) | (phy << GEM_MIF_PHY_SHIFT) | 170942c1b001SThomas Moestl GEM_MIF_FRAME_READ; 171042c1b001SThomas Moestl 171142c1b001SThomas Moestl bus_space_write_4(t, mif, GEM_MIF_FRAME, v); 171242c1b001SThomas Moestl for (n = 0; n < 100; n++) { 171342c1b001SThomas Moestl DELAY(1); 171442c1b001SThomas Moestl v = bus_space_read_4(t, mif, GEM_MIF_FRAME); 171542c1b001SThomas Moestl if (v & GEM_MIF_FRAME_TA0) 171642c1b001SThomas Moestl return (v & GEM_MIF_FRAME_DATA); 171742c1b001SThomas Moestl } 171842c1b001SThomas Moestl 171942c1b001SThomas Moestl device_printf(sc->sc_dev, "mii_read timeout\n"); 172042c1b001SThomas Moestl return (0); 172142c1b001SThomas Moestl } 172242c1b001SThomas Moestl 172342c1b001SThomas Moestl int 172442c1b001SThomas Moestl gem_mii_writereg(dev, phy, reg, val) 172542c1b001SThomas Moestl device_t dev; 172642c1b001SThomas Moestl int phy, reg, val; 172742c1b001SThomas Moestl { 172842c1b001SThomas Moestl struct gem_softc *sc = device_get_softc(dev); 172942c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 173042c1b001SThomas Moestl bus_space_handle_t mif = sc->sc_h; 173142c1b001SThomas Moestl int n; 173242c1b001SThomas Moestl u_int32_t v; 173342c1b001SThomas Moestl 173442c1b001SThomas Moestl #ifdef GEM_DEBUG_PHY 173542c1b001SThomas Moestl printf("gem_mii_writereg: phy %d reg %d val %x\n", phy, reg, val); 173642c1b001SThomas Moestl #endif 173742c1b001SThomas Moestl 173842c1b001SThomas Moestl #if 0 173942c1b001SThomas Moestl /* Select the desired PHY in the MIF configuration register */ 174042c1b001SThomas Moestl v = bus_space_read_4(t, mif, GEM_MIF_CONFIG); 174142c1b001SThomas Moestl /* Clear PHY select bit */ 174242c1b001SThomas Moestl v &= ~GEM_MIF_CONFIG_PHY_SEL; 174342c1b001SThomas Moestl if (phy == GEM_PHYAD_EXTERNAL) 174442c1b001SThomas Moestl /* Set PHY select bit to get at external device */ 174542c1b001SThomas Moestl v |= GEM_MIF_CONFIG_PHY_SEL; 174642c1b001SThomas Moestl bus_space_write_4(t, mif, GEM_MIF_CONFIG, v); 174742c1b001SThomas Moestl #endif 174842c1b001SThomas Moestl /* Construct the frame command */ 174942c1b001SThomas Moestl v = GEM_MIF_FRAME_WRITE | 175042c1b001SThomas Moestl (phy << GEM_MIF_PHY_SHIFT) | 175142c1b001SThomas Moestl (reg << GEM_MIF_REG_SHIFT) | 175242c1b001SThomas Moestl (val & GEM_MIF_FRAME_DATA); 175342c1b001SThomas Moestl 175442c1b001SThomas Moestl bus_space_write_4(t, mif, GEM_MIF_FRAME, v); 175542c1b001SThomas Moestl for (n = 0; n < 100; n++) { 175642c1b001SThomas Moestl DELAY(1); 175742c1b001SThomas Moestl v = bus_space_read_4(t, mif, GEM_MIF_FRAME); 175842c1b001SThomas Moestl if (v & GEM_MIF_FRAME_TA0) 175942c1b001SThomas Moestl return (1); 176042c1b001SThomas Moestl } 176142c1b001SThomas Moestl 176242c1b001SThomas Moestl device_printf(sc->sc_dev, "mii_write timeout\n"); 176342c1b001SThomas Moestl return (0); 176442c1b001SThomas Moestl } 176542c1b001SThomas Moestl 176642c1b001SThomas Moestl void 176742c1b001SThomas Moestl gem_mii_statchg(dev) 176842c1b001SThomas Moestl device_t dev; 176942c1b001SThomas Moestl { 177042c1b001SThomas Moestl struct gem_softc *sc = device_get_softc(dev); 177142c1b001SThomas Moestl #ifdef GEM_DEBUG 177242c1b001SThomas Moestl int instance = IFM_INST(sc->sc_mii->mii_media.ifm_cur->ifm_media); 177342c1b001SThomas Moestl #endif 177442c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 177542c1b001SThomas Moestl bus_space_handle_t mac = sc->sc_h; 177642c1b001SThomas Moestl u_int32_t v; 177742c1b001SThomas Moestl 177842c1b001SThomas Moestl #ifdef GEM_DEBUG 177942c1b001SThomas Moestl if (sc->sc_debug) 178042c1b001SThomas Moestl printf("gem_mii_statchg: status change: phy = %d\n", 178142c1b001SThomas Moestl sc->sc_phys[instance]); 178242c1b001SThomas Moestl #endif 178342c1b001SThomas Moestl 178442c1b001SThomas Moestl /* Set tx full duplex options */ 178542c1b001SThomas Moestl bus_space_write_4(t, mac, GEM_MAC_TX_CONFIG, 0); 178642c1b001SThomas Moestl DELAY(10000); /* reg must be cleared and delay before changing. */ 178742c1b001SThomas Moestl v = GEM_MAC_TX_ENA_IPG0|GEM_MAC_TX_NGU|GEM_MAC_TX_NGU_LIMIT| 178842c1b001SThomas Moestl GEM_MAC_TX_ENABLE; 178942c1b001SThomas Moestl if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) & IFM_FDX) != 0) { 179042c1b001SThomas Moestl v |= GEM_MAC_TX_IGN_CARRIER|GEM_MAC_TX_IGN_COLLIS; 179142c1b001SThomas Moestl } 179242c1b001SThomas Moestl bus_space_write_4(t, mac, GEM_MAC_TX_CONFIG, v); 179342c1b001SThomas Moestl 179442c1b001SThomas Moestl /* XIF Configuration */ 179542c1b001SThomas Moestl /* We should really calculate all this rather than rely on defaults */ 179642c1b001SThomas Moestl v = bus_space_read_4(t, mac, GEM_MAC_XIF_CONFIG); 179742c1b001SThomas Moestl v = GEM_MAC_XIF_LINK_LED; 179842c1b001SThomas Moestl v |= GEM_MAC_XIF_TX_MII_ENA; 179942c1b001SThomas Moestl /* If an external transceiver is connected, enable its MII drivers */ 180042c1b001SThomas Moestl sc->sc_mif_config = bus_space_read_4(t, mac, GEM_MIF_CONFIG); 180142c1b001SThomas Moestl if ((sc->sc_mif_config & GEM_MIF_CONFIG_MDI1) != 0) { 180242c1b001SThomas Moestl /* External MII needs echo disable if half duplex. */ 180342c1b001SThomas Moestl if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) & IFM_FDX) != 0) 180442c1b001SThomas Moestl /* turn on full duplex LED */ 180542c1b001SThomas Moestl v |= GEM_MAC_XIF_FDPLX_LED; 180642c1b001SThomas Moestl else 180742c1b001SThomas Moestl /* half duplex -- disable echo */ 180842c1b001SThomas Moestl v |= GEM_MAC_XIF_ECHO_DISABL; 180942c1b001SThomas Moestl } else { 181042c1b001SThomas Moestl /* Internal MII needs buf enable */ 181142c1b001SThomas Moestl v |= GEM_MAC_XIF_MII_BUF_ENA; 181242c1b001SThomas Moestl } 181342c1b001SThomas Moestl bus_space_write_4(t, mac, GEM_MAC_XIF_CONFIG, v); 181442c1b001SThomas Moestl } 181542c1b001SThomas Moestl 181642c1b001SThomas Moestl int 181742c1b001SThomas Moestl gem_mediachange(ifp) 181842c1b001SThomas Moestl struct ifnet *ifp; 181942c1b001SThomas Moestl { 182042c1b001SThomas Moestl struct gem_softc *sc = ifp->if_softc; 182142c1b001SThomas Moestl 182242c1b001SThomas Moestl /* XXX Add support for serial media. */ 182342c1b001SThomas Moestl 182442c1b001SThomas Moestl return (mii_mediachg(sc->sc_mii)); 182542c1b001SThomas Moestl } 182642c1b001SThomas Moestl 182742c1b001SThomas Moestl void 182842c1b001SThomas Moestl gem_mediastatus(ifp, ifmr) 182942c1b001SThomas Moestl struct ifnet *ifp; 183042c1b001SThomas Moestl struct ifmediareq *ifmr; 183142c1b001SThomas Moestl { 183242c1b001SThomas Moestl struct gem_softc *sc = ifp->if_softc; 183342c1b001SThomas Moestl 183442c1b001SThomas Moestl if ((ifp->if_flags & IFF_UP) == 0) 183542c1b001SThomas Moestl return; 183642c1b001SThomas Moestl 183742c1b001SThomas Moestl mii_pollstat(sc->sc_mii); 183842c1b001SThomas Moestl ifmr->ifm_active = sc->sc_mii->mii_media_active; 183942c1b001SThomas Moestl ifmr->ifm_status = sc->sc_mii->mii_media_status; 184042c1b001SThomas Moestl } 184142c1b001SThomas Moestl 184242c1b001SThomas Moestl /* 184342c1b001SThomas Moestl * Process an ioctl request. 184442c1b001SThomas Moestl */ 184542c1b001SThomas Moestl static int 184642c1b001SThomas Moestl gem_ioctl(ifp, cmd, data) 184742c1b001SThomas Moestl struct ifnet *ifp; 184842c1b001SThomas Moestl u_long cmd; 184942c1b001SThomas Moestl caddr_t data; 185042c1b001SThomas Moestl { 185142c1b001SThomas Moestl struct gem_softc *sc = ifp->if_softc; 185242c1b001SThomas Moestl struct ifreq *ifr = (struct ifreq *)data; 185342c1b001SThomas Moestl int s, error = 0; 185442c1b001SThomas Moestl 185542c1b001SThomas Moestl switch (cmd) { 185642c1b001SThomas Moestl case SIOCSIFADDR: 185742c1b001SThomas Moestl case SIOCGIFADDR: 185842c1b001SThomas Moestl case SIOCSIFMTU: 185942c1b001SThomas Moestl error = ether_ioctl(ifp, cmd, data); 186042c1b001SThomas Moestl break; 186142c1b001SThomas Moestl case SIOCSIFFLAGS: 186242c1b001SThomas Moestl if (ifp->if_flags & IFF_UP) { 186342c1b001SThomas Moestl if ((sc->sc_flags ^ ifp->if_flags) == IFF_PROMISC) 186442c1b001SThomas Moestl gem_setladrf(sc); 186542c1b001SThomas Moestl else 186642c1b001SThomas Moestl gem_init(sc); 186742c1b001SThomas Moestl } else { 186842c1b001SThomas Moestl if (ifp->if_flags & IFF_RUNNING) 186942c1b001SThomas Moestl gem_stop(ifp, 0); 187042c1b001SThomas Moestl } 187142c1b001SThomas Moestl sc->sc_flags = ifp->if_flags; 187242c1b001SThomas Moestl error = 0; 187342c1b001SThomas Moestl break; 187442c1b001SThomas Moestl case SIOCADDMULTI: 187542c1b001SThomas Moestl case SIOCDELMULTI: 187642c1b001SThomas Moestl gem_setladrf(sc); 187742c1b001SThomas Moestl error = 0; 187842c1b001SThomas Moestl break; 187942c1b001SThomas Moestl case SIOCGIFMEDIA: 188042c1b001SThomas Moestl case SIOCSIFMEDIA: 188142c1b001SThomas Moestl error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii->mii_media, cmd); 188242c1b001SThomas Moestl break; 188342c1b001SThomas Moestl default: 188442c1b001SThomas Moestl error = ENOTTY; 188542c1b001SThomas Moestl break; 188642c1b001SThomas Moestl } 188742c1b001SThomas Moestl 188842c1b001SThomas Moestl /* Try to get things going again */ 188942c1b001SThomas Moestl if (ifp->if_flags & IFF_UP) 189042c1b001SThomas Moestl gem_start(ifp); 189142c1b001SThomas Moestl splx(s); 189242c1b001SThomas Moestl return (error); 189342c1b001SThomas Moestl } 189442c1b001SThomas Moestl 189542c1b001SThomas Moestl /* 189642c1b001SThomas Moestl * Set up the logical address filter. 189742c1b001SThomas Moestl */ 189842c1b001SThomas Moestl static void 189942c1b001SThomas Moestl gem_setladrf(sc) 190042c1b001SThomas Moestl struct gem_softc *sc; 190142c1b001SThomas Moestl { 190242c1b001SThomas Moestl struct ifnet *ifp = &sc->sc_arpcom.ac_if; 190342c1b001SThomas Moestl struct ifmultiaddr *inm; 190442c1b001SThomas Moestl struct sockaddr_dl *sdl; 190542c1b001SThomas Moestl bus_space_tag_t t = sc->sc_bustag; 190642c1b001SThomas Moestl bus_space_handle_t h = sc->sc_h; 190742c1b001SThomas Moestl u_char *cp; 190842c1b001SThomas Moestl u_int32_t crc; 190942c1b001SThomas Moestl u_int32_t hash[16]; 191042c1b001SThomas Moestl u_int32_t v; 191142c1b001SThomas Moestl int len; 191242c1b001SThomas Moestl 191342c1b001SThomas Moestl /* Clear hash table */ 191442c1b001SThomas Moestl memset(hash, 0, sizeof(hash)); 191542c1b001SThomas Moestl 191642c1b001SThomas Moestl /* Get current RX configuration */ 191742c1b001SThomas Moestl v = bus_space_read_4(t, h, GEM_MAC_RX_CONFIG); 191842c1b001SThomas Moestl 191942c1b001SThomas Moestl if ((ifp->if_flags & IFF_PROMISC) != 0) { 192042c1b001SThomas Moestl /* Turn on promiscuous mode; turn off the hash filter */ 192142c1b001SThomas Moestl v |= GEM_MAC_RX_PROMISCUOUS; 192242c1b001SThomas Moestl v &= ~GEM_MAC_RX_HASH_FILTER; 192342c1b001SThomas Moestl ; 192442c1b001SThomas Moestl goto chipit; 192542c1b001SThomas Moestl } 192642c1b001SThomas Moestl if ((ifp->if_flags & IFF_ALLMULTI) != 0) { 192742c1b001SThomas Moestl hash[3] = hash[2] = hash[1] = hash[0] = 0xffff; 192842c1b001SThomas Moestl ifp->if_flags |= IFF_ALLMULTI; 192942c1b001SThomas Moestl goto chipit; 193042c1b001SThomas Moestl } 193142c1b001SThomas Moestl 193242c1b001SThomas Moestl /* Turn off promiscuous mode; turn on the hash filter */ 193342c1b001SThomas Moestl v &= ~GEM_MAC_RX_PROMISCUOUS; 193442c1b001SThomas Moestl v |= GEM_MAC_RX_HASH_FILTER; 193542c1b001SThomas Moestl 193642c1b001SThomas Moestl /* 193742c1b001SThomas Moestl * Set up multicast address filter by passing all multicast addresses 193842c1b001SThomas Moestl * through a crc generator, and then using the high order 6 bits as an 193942c1b001SThomas Moestl * index into the 256 bit logical address filter. The high order bit 194042c1b001SThomas Moestl * selects the word, while the rest of the bits select the bit within 194142c1b001SThomas Moestl * the word. 194242c1b001SThomas Moestl */ 194342c1b001SThomas Moestl 194442c1b001SThomas Moestl TAILQ_FOREACH(inm, &sc->sc_arpcom.ac_if.if_multiaddrs, ifma_link) { 194542c1b001SThomas Moestl if (inm->ifma_addr->sa_family != AF_LINK) 194642c1b001SThomas Moestl continue; 194742c1b001SThomas Moestl sdl = (struct sockaddr_dl *)inm->ifma_addr; 194842c1b001SThomas Moestl cp = LLADDR(sdl); 194942c1b001SThomas Moestl crc = 0xffffffff; 195042c1b001SThomas Moestl for (len = sdl->sdl_alen; --len >= 0;) { 195142c1b001SThomas Moestl int octet = *cp++; 195242c1b001SThomas Moestl int i; 195342c1b001SThomas Moestl 195442c1b001SThomas Moestl #define MC_POLY_LE 0xedb88320UL /* mcast crc, little endian */ 195542c1b001SThomas Moestl for (i = 0; i < 8; i++) { 195642c1b001SThomas Moestl if ((crc & 1) ^ (octet & 1)) { 195742c1b001SThomas Moestl crc >>= 1; 195842c1b001SThomas Moestl crc ^= MC_POLY_LE; 195942c1b001SThomas Moestl } else { 196042c1b001SThomas Moestl crc >>= 1; 196142c1b001SThomas Moestl } 196242c1b001SThomas Moestl octet >>= 1; 196342c1b001SThomas Moestl } 196442c1b001SThomas Moestl } 196542c1b001SThomas Moestl /* Just want the 8 most significant bits. */ 196642c1b001SThomas Moestl crc >>= 24; 196742c1b001SThomas Moestl 196842c1b001SThomas Moestl /* Set the corresponding bit in the filter. */ 196942c1b001SThomas Moestl hash[crc >> 4] |= 1 << (crc & 0xf); 197042c1b001SThomas Moestl } 197142c1b001SThomas Moestl 197242c1b001SThomas Moestl chipit: 197342c1b001SThomas Moestl /* Now load the hash table into the chip */ 197442c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_HASH0, hash[0]); 197542c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_HASH1, hash[1]); 197642c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_HASH2, hash[2]); 197742c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_HASH3, hash[3]); 197842c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_HASH4, hash[4]); 197942c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_HASH5, hash[5]); 198042c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_HASH6, hash[6]); 198142c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_HASH7, hash[7]); 198242c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_HASH8, hash[8]); 198342c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_HASH9, hash[9]); 198442c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_HASH10, hash[10]); 198542c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_HASH11, hash[11]); 198642c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_HASH12, hash[12]); 198742c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_HASH13, hash[13]); 198842c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_HASH14, hash[14]); 198942c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_HASH15, hash[15]); 199042c1b001SThomas Moestl 199142c1b001SThomas Moestl bus_space_write_4(t, h, GEM_MAC_RX_CONFIG, v); 199242c1b001SThomas Moestl } 199342c1b001SThomas Moestl 199442c1b001SThomas Moestl #if notyet 199542c1b001SThomas Moestl 199642c1b001SThomas Moestl /* 199742c1b001SThomas Moestl * gem_power: 199842c1b001SThomas Moestl * 199942c1b001SThomas Moestl * Power management (suspend/resume) hook. 200042c1b001SThomas Moestl */ 200142c1b001SThomas Moestl void 200242c1b001SThomas Moestl static gem_power(why, arg) 200342c1b001SThomas Moestl int why; 200442c1b001SThomas Moestl void *arg; 200542c1b001SThomas Moestl { 200642c1b001SThomas Moestl struct gem_softc *sc = arg; 200742c1b001SThomas Moestl struct ifnet *ifp = &sc->sc_arpcom.ac_if; 200842c1b001SThomas Moestl int s; 200942c1b001SThomas Moestl 201042c1b001SThomas Moestl s = splnet(); 201142c1b001SThomas Moestl switch (why) { 201242c1b001SThomas Moestl case PWR_SUSPEND: 201342c1b001SThomas Moestl case PWR_STANDBY: 201442c1b001SThomas Moestl gem_stop(ifp, 1); 201542c1b001SThomas Moestl if (sc->sc_power != NULL) 201642c1b001SThomas Moestl (*sc->sc_power)(sc, why); 201742c1b001SThomas Moestl break; 201842c1b001SThomas Moestl case PWR_RESUME: 201942c1b001SThomas Moestl if (ifp->if_flags & IFF_UP) { 202042c1b001SThomas Moestl if (sc->sc_power != NULL) 202142c1b001SThomas Moestl (*sc->sc_power)(sc, why); 202242c1b001SThomas Moestl gem_init(ifp); 202342c1b001SThomas Moestl } 202442c1b001SThomas Moestl break; 202542c1b001SThomas Moestl case PWR_SOFTSUSPEND: 202642c1b001SThomas Moestl case PWR_SOFTSTANDBY: 202742c1b001SThomas Moestl case PWR_SOFTRESUME: 202842c1b001SThomas Moestl break; 202942c1b001SThomas Moestl } 203042c1b001SThomas Moestl splx(s); 203142c1b001SThomas Moestl } 203242c1b001SThomas Moestl #endif 2033