xref: /freebsd/sys/dev/gem/if_gem.c (revision 9a68cbd33d6ece4b6f1626b42f184292a4548cac)
1aad970f1SDavid E. O'Brien /*-
242c1b001SThomas Moestl  * Copyright (C) 2001 Eduardo Horvath.
3305f2c06SThomas Moestl  * Copyright (c) 2001-2003 Thomas Moestl
42a79fd39SMarius Strobl  * Copyright (c) 2007 Marius Strobl <marius@FreeBSD.org>
542c1b001SThomas Moestl  * All rights reserved.
642c1b001SThomas Moestl  *
742c1b001SThomas Moestl  * Redistribution and use in source and binary forms, with or without
842c1b001SThomas Moestl  * modification, are permitted provided that the following conditions
942c1b001SThomas Moestl  * are met:
1042c1b001SThomas Moestl  * 1. Redistributions of source code must retain the above copyright
1142c1b001SThomas Moestl  *    notice, this list of conditions and the following disclaimer.
1242c1b001SThomas Moestl  * 2. Redistributions in binary form must reproduce the above copyright
1342c1b001SThomas Moestl  *    notice, this list of conditions and the following disclaimer in the
1442c1b001SThomas Moestl  *    documentation and/or other materials provided with the distribution.
1542c1b001SThomas Moestl  *
1642c1b001SThomas Moestl  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR  ``AS IS'' AND
1742c1b001SThomas Moestl  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1842c1b001SThomas Moestl  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
1942c1b001SThomas Moestl  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR  BE LIABLE
2042c1b001SThomas Moestl  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2142c1b001SThomas Moestl  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2242c1b001SThomas Moestl  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2342c1b001SThomas Moestl  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2442c1b001SThomas Moestl  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2542c1b001SThomas Moestl  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2642c1b001SThomas Moestl  * SUCH DAMAGE.
2742c1b001SThomas Moestl  *
28336cca9eSBenno Rice  *	from: NetBSD: gem.c,v 1.21 2002/06/01 23:50:58 lukem Exp
2942c1b001SThomas Moestl  */
3042c1b001SThomas Moestl 
31aad970f1SDavid E. O'Brien #include <sys/cdefs.h>
32aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$");
33aad970f1SDavid E. O'Brien 
3442c1b001SThomas Moestl /*
351ed3fed7SMarius Strobl  * Driver for Apple GMAC, Sun ERI and Sun GEM Ethernet controllers
3642c1b001SThomas Moestl  */
3742c1b001SThomas Moestl 
3818100346SThomas Moestl #if 0
3942c1b001SThomas Moestl #define	GEM_DEBUG
4018100346SThomas Moestl #endif
4142c1b001SThomas Moestl 
42c3d5598aSMarius Strobl #if 0	/* XXX: In case of emergency, re-enable this. */
43c3d5598aSMarius Strobl #define	GEM_RINT_TIMEOUT
44c3d5598aSMarius Strobl #endif
45c3d5598aSMarius Strobl 
4642c1b001SThomas Moestl #include <sys/param.h>
4742c1b001SThomas Moestl #include <sys/systm.h>
4842c1b001SThomas Moestl #include <sys/bus.h>
4942c1b001SThomas Moestl #include <sys/callout.h>
50a30d4b32SMike Barcroft #include <sys/endian.h>
5142c1b001SThomas Moestl #include <sys/mbuf.h>
5242c1b001SThomas Moestl #include <sys/malloc.h>
5342c1b001SThomas Moestl #include <sys/kernel.h>
548cfaff7dSMarius Strobl #include <sys/lock.h>
55186f2b9eSPoul-Henning Kamp #include <sys/module.h>
568cfaff7dSMarius Strobl #include <sys/mutex.h>
5742c1b001SThomas Moestl #include <sys/socket.h>
5842c1b001SThomas Moestl #include <sys/sockio.h>
59e1bb13cdSPoul-Henning Kamp #include <sys/rman.h>
6042c1b001SThomas Moestl 
6108e0fdebSThomas Moestl #include <net/bpf.h>
6242c1b001SThomas Moestl #include <net/ethernet.h>
6342c1b001SThomas Moestl #include <net/if.h>
6442c1b001SThomas Moestl #include <net/if_arp.h>
6542c1b001SThomas Moestl #include <net/if_dl.h>
6642c1b001SThomas Moestl #include <net/if_media.h>
67fc74a9f9SBrooks Davis #include <net/if_types.h>
6800d12766SMarius Strobl #include <net/if_vlan_var.h>
6942c1b001SThomas Moestl 
7012fb0330SPyun YongHyeon #include <netinet/in.h>
7112fb0330SPyun YongHyeon #include <netinet/in_systm.h>
7212fb0330SPyun YongHyeon #include <netinet/ip.h>
7312fb0330SPyun YongHyeon #include <netinet/tcp.h>
7412fb0330SPyun YongHyeon #include <netinet/udp.h>
7512fb0330SPyun YongHyeon 
7642c1b001SThomas Moestl #include <machine/bus.h>
7742c1b001SThomas Moestl 
7842c1b001SThomas Moestl #include <dev/mii/mii.h>
7942c1b001SThomas Moestl #include <dev/mii/miivar.h>
8042c1b001SThomas Moestl 
81681f7d03SWarner Losh #include <dev/gem/if_gemreg.h>
82681f7d03SWarner Losh #include <dev/gem/if_gemvar.h>
8342c1b001SThomas Moestl 
841ed3fed7SMarius Strobl CTASSERT(powerof2(GEM_NRXDESC) && GEM_NRXDESC >= 32 && GEM_NRXDESC <= 8192);
851ed3fed7SMarius Strobl CTASSERT(powerof2(GEM_NTXDESC) && GEM_NTXDESC >= 32 && GEM_NTXDESC <= 8192);
861ed3fed7SMarius Strobl 
879ba2b298SMarius Strobl #define	GEM_TRIES	10000
881ed3fed7SMarius Strobl 
8912fb0330SPyun YongHyeon /*
9078d22f42SMarius Strobl  * The hardware supports basic TCP/UDP checksum offloading.  However,
9112fb0330SPyun YongHyeon  * the hardware doesn't compensate the checksum for UDP datagram which
9212fb0330SPyun YongHyeon  * can yield to 0x0.  As a safe guard, UDP checksum offload is disabled
9312fb0330SPyun YongHyeon  * by default.  It can be reactivated by setting special link option
9412fb0330SPyun YongHyeon  * link0 with ifconfig(8).
9512fb0330SPyun YongHyeon  */
9612fb0330SPyun YongHyeon #define	GEM_CSUM_FEATURES	(CSUM_TCP)
9742c1b001SThomas Moestl 
982a79fd39SMarius Strobl static int	gem_add_rxbuf(struct gem_softc *sc, int idx);
99bd3d9826SMarius Strobl static int	gem_bitwait(struct gem_softc *sc, u_int bank, bus_addr_t r,
100bd3d9826SMarius Strobl 		    uint32_t clr, uint32_t set);
1012a79fd39SMarius Strobl static void	gem_cddma_callback(void *xsc, bus_dma_segment_t *segs,
1022a79fd39SMarius Strobl 		    int nsegs, int error);
1032a79fd39SMarius Strobl static int	gem_disable_rx(struct gem_softc *sc);
1042a79fd39SMarius Strobl static int	gem_disable_tx(struct gem_softc *sc);
1052a79fd39SMarius Strobl static void	gem_eint(struct gem_softc *sc, u_int status);
1062a79fd39SMarius Strobl static void	gem_init(void *xsc);
1072a79fd39SMarius Strobl static void	gem_init_locked(struct gem_softc *sc);
1082a79fd39SMarius Strobl static void	gem_init_regs(struct gem_softc *sc);
1092a79fd39SMarius Strobl static int	gem_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data);
1102a79fd39SMarius Strobl static int	gem_load_txmbuf(struct gem_softc *sc, struct mbuf **m_head);
1112a79fd39SMarius Strobl static int	gem_meminit(struct gem_softc *sc);
1122a79fd39SMarius Strobl static void	gem_mifinit(struct gem_softc *sc);
1132a79fd39SMarius Strobl static void	gem_reset(struct gem_softc *sc);
1142a79fd39SMarius Strobl static int	gem_reset_rx(struct gem_softc *sc);
1151ed3fed7SMarius Strobl static void	gem_reset_rxdma(struct gem_softc *sc);
1162a79fd39SMarius Strobl static int	gem_reset_tx(struct gem_softc *sc);
1172a79fd39SMarius Strobl static u_int	gem_ringsize(u_int sz);
1182a79fd39SMarius Strobl static void	gem_rint(struct gem_softc *sc);
119c3d5598aSMarius Strobl #ifdef GEM_RINT_TIMEOUT
1202a79fd39SMarius Strobl static void	gem_rint_timeout(void *arg);
12111e3f060SJake Burkholder #endif
1229ba2b298SMarius Strobl static inline void gem_rxcksum(struct mbuf *m, uint64_t flags);
1232a79fd39SMarius Strobl static void	gem_rxdrain(struct gem_softc *sc);
1242a79fd39SMarius Strobl static void	gem_setladrf(struct gem_softc *sc);
1252a79fd39SMarius Strobl static void	gem_start(struct ifnet *ifp);
1262a79fd39SMarius Strobl static void	gem_start_locked(struct ifnet *ifp);
1272a79fd39SMarius Strobl static void	gem_stop(struct ifnet *ifp, int disable);
1282a79fd39SMarius Strobl static void	gem_tick(void *arg);
1292a79fd39SMarius Strobl static void	gem_tint(struct gem_softc *sc);
1309ba2b298SMarius Strobl static inline void gem_txkick(struct gem_softc *sc);
1312a79fd39SMarius Strobl static int	gem_watchdog(struct gem_softc *sc);
13242c1b001SThomas Moestl 
13342c1b001SThomas Moestl devclass_t gem_devclass;
13442c1b001SThomas Moestl DRIVER_MODULE(miibus, gem, miibus_driver, miibus_devclass, 0, 0);
13542c1b001SThomas Moestl MODULE_DEPEND(gem, miibus, 1, 1, 1);
13642c1b001SThomas Moestl 
13742c1b001SThomas Moestl #ifdef GEM_DEBUG
13842c1b001SThomas Moestl #include <sys/ktr.h>
139651aa2d8SAttilio Rao #define	KTR_GEM		KTR_SPARE2
14042c1b001SThomas Moestl #endif
14142c1b001SThomas Moestl 
142bd3d9826SMarius Strobl #define	GEM_BANK1_BITWAIT(sc, r, clr, set)				\
143bd3d9826SMarius Strobl 	gem_bitwait((sc), GEM_RES_BANK1, (r), (clr), (set))
144bd3d9826SMarius Strobl #define	GEM_BANK2_BITWAIT(sc, r, clr, set)				\
145bd3d9826SMarius Strobl 	gem_bitwait((sc), GEM_RES_BANK2, (r), (clr), (set))
146bd3d9826SMarius Strobl 
14742c1b001SThomas Moestl int
1482a79fd39SMarius Strobl gem_attach(struct gem_softc *sc)
14942c1b001SThomas Moestl {
1502a79fd39SMarius Strobl 	struct gem_txsoft *txs;
151fc74a9f9SBrooks Davis 	struct ifnet *ifp;
1528e5d93dbSMarius Strobl 	int error, i, phy;
1532a79fd39SMarius Strobl 	uint32_t v;
15442c1b001SThomas Moestl 
1559ba2b298SMarius Strobl 	if (bootverbose)
1569ba2b298SMarius Strobl 		device_printf(sc->sc_dev, "flags=0x%x\n", sc->sc_flags);
1579ba2b298SMarius Strobl 
1589ba2b298SMarius Strobl 	/* Set up ifnet structure. */
159fc74a9f9SBrooks Davis 	ifp = sc->sc_ifp = if_alloc(IFT_ETHER);
160fc74a9f9SBrooks Davis 	if (ifp == NULL)
161fc74a9f9SBrooks Davis 		return (ENOSPC);
1629ba2b298SMarius Strobl 	sc->sc_csum_features = GEM_CSUM_FEATURES;
1639ba2b298SMarius Strobl 	ifp->if_softc = sc;
1649ba2b298SMarius Strobl 	if_initname(ifp, device_get_name(sc->sc_dev),
1659ba2b298SMarius Strobl 	    device_get_unit(sc->sc_dev));
1669ba2b298SMarius Strobl 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1679ba2b298SMarius Strobl 	ifp->if_start = gem_start;
1689ba2b298SMarius Strobl 	ifp->if_ioctl = gem_ioctl;
1699ba2b298SMarius Strobl 	ifp->if_init = gem_init;
1709ba2b298SMarius Strobl 	IFQ_SET_MAXLEN(&ifp->if_snd, GEM_TXQUEUELEN);
1719ba2b298SMarius Strobl 	ifp->if_snd.ifq_drv_maxlen = GEM_TXQUEUELEN;
1729ba2b298SMarius Strobl 	IFQ_SET_READY(&ifp->if_snd);
173fc74a9f9SBrooks Davis 
1741f317bf9SMarius Strobl 	callout_init_mtx(&sc->sc_tick_ch, &sc->sc_mtx, 0);
1751f317bf9SMarius Strobl #ifdef GEM_RINT_TIMEOUT
1761f317bf9SMarius Strobl 	callout_init_mtx(&sc->sc_rx_ch, &sc->sc_mtx, 0);
1771f317bf9SMarius Strobl #endif
1781f317bf9SMarius Strobl 
17942c1b001SThomas Moestl 	/* Make sure the chip is stopped. */
18042c1b001SThomas Moestl 	gem_reset(sc);
18142c1b001SThomas Moestl 
182378f231eSJohn-Mark Gurney 	error = bus_dma_tag_create(bus_get_dma_tag(sc->sc_dev), 1, 0,
183378f231eSJohn-Mark Gurney 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
1842a79fd39SMarius Strobl 	    BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0, NULL,
1852a79fd39SMarius Strobl 	    NULL, &sc->sc_pdmatag);
1869ba2b298SMarius Strobl 	if (error != 0)
187fc74a9f9SBrooks Davis 		goto fail_ifnet;
18842c1b001SThomas Moestl 
18942c1b001SThomas Moestl 	error = bus_dma_tag_create(sc->sc_pdmatag, 1, 0,
19012fb0330SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES,
19112fb0330SPyun YongHyeon 	    1, MCLBYTES, BUS_DMA_ALLOCNOW, NULL, NULL, &sc->sc_rdmatag);
1929ba2b298SMarius Strobl 	if (error != 0)
193305f2c06SThomas Moestl 		goto fail_ptag;
194305f2c06SThomas Moestl 
195305f2c06SThomas Moestl 	error = bus_dma_tag_create(sc->sc_pdmatag, 1, 0,
19612fb0330SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
19712fb0330SPyun YongHyeon 	    MCLBYTES * GEM_NTXSEGS, GEM_NTXSEGS, MCLBYTES,
198f6b1c44dSScott Long 	    BUS_DMA_ALLOCNOW, NULL, NULL, &sc->sc_tdmatag);
1999ba2b298SMarius Strobl 	if (error != 0)
200305f2c06SThomas Moestl 		goto fail_rtag;
20142c1b001SThomas Moestl 
20242c1b001SThomas Moestl 	error = bus_dma_tag_create(sc->sc_pdmatag, PAGE_SIZE, 0,
20312fb0330SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
20442c1b001SThomas Moestl 	    sizeof(struct gem_control_data), 1,
20512fb0330SPyun YongHyeon 	    sizeof(struct gem_control_data), 0,
20612fb0330SPyun YongHyeon 	    NULL, NULL, &sc->sc_cdmatag);
2079ba2b298SMarius Strobl 	if (error != 0)
208305f2c06SThomas Moestl 		goto fail_ttag;
20942c1b001SThomas Moestl 
21042c1b001SThomas Moestl 	/*
2112a79fd39SMarius Strobl 	 * Allocate the control data structures, create and load the
21242c1b001SThomas Moestl 	 * DMA map for it.
21342c1b001SThomas Moestl 	 */
21442c1b001SThomas Moestl 	if ((error = bus_dmamem_alloc(sc->sc_cdmatag,
21512fb0330SPyun YongHyeon 	    (void **)&sc->sc_control_data,
21612fb0330SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
2179ba2b298SMarius Strobl 	    &sc->sc_cddmamap)) != 0) {
2182a79fd39SMarius Strobl 		device_printf(sc->sc_dev,
2192a79fd39SMarius Strobl 		    "unable to allocate control data, error = %d\n", error);
220305f2c06SThomas Moestl 		goto fail_ctag;
22142c1b001SThomas Moestl 	}
22242c1b001SThomas Moestl 
22342c1b001SThomas Moestl 	sc->sc_cddma = 0;
22442c1b001SThomas Moestl 	if ((error = bus_dmamap_load(sc->sc_cdmatag, sc->sc_cddmamap,
22542c1b001SThomas Moestl 	    sc->sc_control_data, sizeof(struct gem_control_data),
22642c1b001SThomas Moestl 	    gem_cddma_callback, sc, 0)) != 0 || sc->sc_cddma == 0) {
2272a79fd39SMarius Strobl 		device_printf(sc->sc_dev,
2282a79fd39SMarius Strobl 		    "unable to load control data DMA map, error = %d\n",
2292a79fd39SMarius Strobl 		    error);
230305f2c06SThomas Moestl 		goto fail_cmem;
23142c1b001SThomas Moestl 	}
23242c1b001SThomas Moestl 
23342c1b001SThomas Moestl 	/*
23442c1b001SThomas Moestl 	 * Initialize the transmit job descriptors.
23542c1b001SThomas Moestl 	 */
23642c1b001SThomas Moestl 	STAILQ_INIT(&sc->sc_txfreeq);
23742c1b001SThomas Moestl 	STAILQ_INIT(&sc->sc_txdirtyq);
23842c1b001SThomas Moestl 
23942c1b001SThomas Moestl 	/*
24042c1b001SThomas Moestl 	 * Create the transmit buffer DMA maps.
24142c1b001SThomas Moestl 	 */
24242c1b001SThomas Moestl 	error = ENOMEM;
24342c1b001SThomas Moestl 	for (i = 0; i < GEM_TXQUEUELEN; i++) {
24442c1b001SThomas Moestl 		txs = &sc->sc_txsoft[i];
24542c1b001SThomas Moestl 		txs->txs_mbuf = NULL;
24642c1b001SThomas Moestl 		txs->txs_ndescs = 0;
247305f2c06SThomas Moestl 		if ((error = bus_dmamap_create(sc->sc_tdmatag, 0,
24842c1b001SThomas Moestl 		    &txs->txs_dmamap)) != 0) {
2492a79fd39SMarius Strobl 			device_printf(sc->sc_dev,
2502a79fd39SMarius Strobl 			    "unable to create TX DMA map %d, error = %d\n",
2512a79fd39SMarius Strobl 			    i, error);
252305f2c06SThomas Moestl 			goto fail_txd;
25342c1b001SThomas Moestl 		}
25442c1b001SThomas Moestl 		STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
25542c1b001SThomas Moestl 	}
25642c1b001SThomas Moestl 
25742c1b001SThomas Moestl 	/*
25842c1b001SThomas Moestl 	 * Create the receive buffer DMA maps.
25942c1b001SThomas Moestl 	 */
26042c1b001SThomas Moestl 	for (i = 0; i < GEM_NRXDESC; i++) {
261305f2c06SThomas Moestl 		if ((error = bus_dmamap_create(sc->sc_rdmatag, 0,
26242c1b001SThomas Moestl 		    &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
2632a79fd39SMarius Strobl 			device_printf(sc->sc_dev,
2642a79fd39SMarius Strobl 			    "unable to create RX DMA map %d, error = %d\n",
2652a79fd39SMarius Strobl 			    i, error);
266305f2c06SThomas Moestl 			goto fail_rxd;
26742c1b001SThomas Moestl 		}
26842c1b001SThomas Moestl 		sc->sc_rxsoft[i].rxs_mbuf = NULL;
26942c1b001SThomas Moestl 	}
27042c1b001SThomas Moestl 
27165f2c0ffSMarius Strobl 	/* Bypass probing PHYs if we already know for sure to use a SERDES. */
27265f2c0ffSMarius Strobl 	if ((sc->sc_flags & GEM_SERDES) != 0)
27365f2c0ffSMarius Strobl 		goto serdes;
27465f2c0ffSMarius Strobl 
2751ed3fed7SMarius Strobl 	/* Bad things will happen when touching this register on ERI. */
27665f2c0ffSMarius Strobl 	if (sc->sc_variant != GEM_SUN_ERI) {
277bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MII_DATAPATH_MODE,
2781ed3fed7SMarius Strobl 		    GEM_MII_DATAPATH_MII);
27965f2c0ffSMarius Strobl 		GEM_BANK1_BARRIER(sc, GEM_MII_DATAPATH_MODE, 4,
28065f2c0ffSMarius Strobl 		    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
28165f2c0ffSMarius Strobl 	}
2821ed3fed7SMarius Strobl 
28342c1b001SThomas Moestl 	gem_mifinit(sc);
28442c1b001SThomas Moestl 
2851ed3fed7SMarius Strobl 	/*
2861ed3fed7SMarius Strobl 	 * Look for an external PHY.
2871ed3fed7SMarius Strobl 	 */
2881ed3fed7SMarius Strobl 	error = ENXIO;
289bd3d9826SMarius Strobl 	v = GEM_BANK1_READ_4(sc, GEM_MIF_CONFIG);
2901ed3fed7SMarius Strobl 	if ((v & GEM_MIF_CONFIG_MDI1) != 0) {
2911ed3fed7SMarius Strobl 		v |= GEM_MIF_CONFIG_PHY_SEL;
292bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MIF_CONFIG, v);
29365f2c0ffSMarius Strobl 		GEM_BANK1_BARRIER(sc, GEM_MIF_CONFIG, 4,
29465f2c0ffSMarius Strobl 		    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
2951ed3fed7SMarius Strobl 		switch (sc->sc_variant) {
2961ed3fed7SMarius Strobl 		case GEM_SUN_ERI:
2978e5d93dbSMarius Strobl 			phy = GEM_PHYAD_EXTERNAL;
2981ed3fed7SMarius Strobl 			break;
2991ed3fed7SMarius Strobl 		default:
3008e5d93dbSMarius Strobl 			phy = MII_PHY_ANY;
3011ed3fed7SMarius Strobl 			break;
3021ed3fed7SMarius Strobl 		}
3038e5d93dbSMarius Strobl 		error = mii_attach(sc->sc_dev, &sc->sc_miibus, ifp,
3048e5d93dbSMarius Strobl 		    gem_mediachange, gem_mediastatus, BMSR_DEFCAPMASK, phy,
305*9a68cbd3SMarius Strobl 		    MII_OFFSET_ANY, MIIF_DOPAUSE);
3061ed3fed7SMarius Strobl 	}
3071ed3fed7SMarius Strobl 
3081ed3fed7SMarius Strobl 	/*
3091ed3fed7SMarius Strobl 	 * Fall back on an internal PHY if no external PHY was found.
3109e48f1e7SMarius Strobl 	 * Note that with Apple (K2) GMACs GEM_MIF_CONFIG_MDI0 can't be
3119e48f1e7SMarius Strobl 	 * trusted when the firmware has powered down the chip.
3121ed3fed7SMarius Strobl 	 */
3139e48f1e7SMarius Strobl 	if (error != 0 &&
3149e48f1e7SMarius Strobl 	    ((v & GEM_MIF_CONFIG_MDI0) != 0 || GEM_IS_APPLE(sc))) {
3151ed3fed7SMarius Strobl 		v &= ~GEM_MIF_CONFIG_PHY_SEL;
316bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MIF_CONFIG, v);
31765f2c0ffSMarius Strobl 		GEM_BANK1_BARRIER(sc, GEM_MIF_CONFIG, 4,
31865f2c0ffSMarius Strobl 		    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
3191ed3fed7SMarius Strobl 		switch (sc->sc_variant) {
3201ed3fed7SMarius Strobl 		case GEM_SUN_ERI:
3211ed3fed7SMarius Strobl 		case GEM_APPLE_K2_GMAC:
3228e5d93dbSMarius Strobl 			phy = GEM_PHYAD_INTERNAL;
3231ed3fed7SMarius Strobl 			break;
3241ed3fed7SMarius Strobl 		case GEM_APPLE_GMAC:
3258e5d93dbSMarius Strobl 			phy = GEM_PHYAD_EXTERNAL;
3261ed3fed7SMarius Strobl 			break;
3271ed3fed7SMarius Strobl 		default:
3288e5d93dbSMarius Strobl 			phy = MII_PHY_ANY;
3291ed3fed7SMarius Strobl 			break;
3301ed3fed7SMarius Strobl 		}
3318e5d93dbSMarius Strobl 		error = mii_attach(sc->sc_dev, &sc->sc_miibus, ifp,
3328e5d93dbSMarius Strobl 		    gem_mediachange, gem_mediastatus, BMSR_DEFCAPMASK, phy,
333*9a68cbd3SMarius Strobl 		    MII_OFFSET_ANY, MIIF_DOPAUSE);
3341ed3fed7SMarius Strobl 	}
3351ed3fed7SMarius Strobl 
3361ed3fed7SMarius Strobl 	/*
3371ed3fed7SMarius Strobl 	 * Try the external PCS SERDES if we didn't find any PHYs.
3381ed3fed7SMarius Strobl 	 */
3391ed3fed7SMarius Strobl 	if (error != 0 && sc->sc_variant == GEM_SUN_GEM) {
34065f2c0ffSMarius Strobl  serdes:
341bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MII_DATAPATH_MODE,
3421ed3fed7SMarius Strobl 		    GEM_MII_DATAPATH_SERDES);
34365f2c0ffSMarius Strobl 		GEM_BANK1_BARRIER(sc, GEM_MII_DATAPATH_MODE, 4,
34465f2c0ffSMarius Strobl 		    BUS_SPACE_BARRIER_WRITE);
345bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MII_SLINK_CONTROL,
3461ed3fed7SMarius Strobl 		    GEM_MII_SLINK_LOOPBACK | GEM_MII_SLINK_EN_SYNC_D);
34765f2c0ffSMarius Strobl 		GEM_BANK1_BARRIER(sc, GEM_MII_SLINK_CONTROL, 4,
34865f2c0ffSMarius Strobl 		    BUS_SPACE_BARRIER_WRITE);
349bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MII_CONFIG, GEM_MII_CONFIG_ENABLE);
35065f2c0ffSMarius Strobl 		GEM_BANK1_BARRIER(sc, GEM_MII_CONFIG, 4,
35165f2c0ffSMarius Strobl 		    BUS_SPACE_BARRIER_WRITE);
3521ed3fed7SMarius Strobl 		sc->sc_flags |= GEM_SERDES;
3538e5d93dbSMarius Strobl 		error = mii_attach(sc->sc_dev, &sc->sc_miibus, ifp,
3548e5d93dbSMarius Strobl 		    gem_mediachange, gem_mediastatus, BMSR_DEFCAPMASK,
355*9a68cbd3SMarius Strobl 		    GEM_PHYAD_EXTERNAL, MII_OFFSET_ANY, MIIF_DOPAUSE);
3561ed3fed7SMarius Strobl 	}
3571ed3fed7SMarius Strobl 	if (error != 0) {
3588e5d93dbSMarius Strobl 		device_printf(sc->sc_dev, "attaching PHYs failed\n");
359305f2c06SThomas Moestl 		goto fail_rxd;
36042c1b001SThomas Moestl 	}
36142c1b001SThomas Moestl 	sc->sc_mii = device_get_softc(sc->sc_miibus);
36242c1b001SThomas Moestl 
36342c1b001SThomas Moestl 	/*
36442c1b001SThomas Moestl 	 * From this point forward, the attachment cannot fail.  A failure
36542c1b001SThomas Moestl 	 * before this point releases all resources that may have been
36642c1b001SThomas Moestl 	 * allocated.
36742c1b001SThomas Moestl 	 */
36842c1b001SThomas Moestl 
369801772ecSMarius Strobl 	/* Get RX FIFO size. */
370336cca9eSBenno Rice 	sc->sc_rxfifosize = 64 *
371bd3d9826SMarius Strobl 	    GEM_BANK1_READ_4(sc, GEM_RX_FIFO_SIZE);
372336cca9eSBenno Rice 
373801772ecSMarius Strobl 	/* Get TX FIFO size. */
374bd3d9826SMarius Strobl 	v = GEM_BANK1_READ_4(sc, GEM_TX_FIFO_SIZE);
3753a5aee5aSThomas Moestl 	device_printf(sc->sc_dev, "%ukB RX FIFO, %ukB TX FIFO\n",
3763a5aee5aSThomas Moestl 	    sc->sc_rxfifosize / 1024, v / 16);
37742c1b001SThomas Moestl 
37842c1b001SThomas Moestl 	/* Attach the interface. */
379fc74a9f9SBrooks Davis 	ether_ifattach(ifp, sc->sc_enaddr);
38042c1b001SThomas Moestl 
38100d12766SMarius Strobl 	/*
38212fb0330SPyun YongHyeon 	 * Tell the upper layer(s) we support long frames/checksum offloads.
38300d12766SMarius Strobl 	 */
38400d12766SMarius Strobl 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
38512fb0330SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_HWCSUM;
38612fb0330SPyun YongHyeon 	ifp->if_hwassist |= sc->sc_csum_features;
38712fb0330SPyun YongHyeon 	ifp->if_capenable |= IFCAP_VLAN_MTU | IFCAP_HWCSUM;
38800d12766SMarius Strobl 
38942c1b001SThomas Moestl 	return (0);
39042c1b001SThomas Moestl 
39142c1b001SThomas Moestl 	/*
39242c1b001SThomas Moestl 	 * Free any resources we've allocated during the failed attach
39342c1b001SThomas Moestl 	 * attempt.  Do this in reverse order and fall through.
39442c1b001SThomas Moestl 	 */
395305f2c06SThomas Moestl  fail_rxd:
3962a79fd39SMarius Strobl 	for (i = 0; i < GEM_NRXDESC; i++)
39742c1b001SThomas Moestl 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
398305f2c06SThomas Moestl 			bus_dmamap_destroy(sc->sc_rdmatag,
39942c1b001SThomas Moestl 			    sc->sc_rxsoft[i].rxs_dmamap);
400305f2c06SThomas Moestl  fail_txd:
4012a79fd39SMarius Strobl 	for (i = 0; i < GEM_TXQUEUELEN; i++)
40242c1b001SThomas Moestl 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
403305f2c06SThomas Moestl 			bus_dmamap_destroy(sc->sc_tdmatag,
40442c1b001SThomas Moestl 			    sc->sc_txsoft[i].txs_dmamap);
405305f2c06SThomas Moestl 	bus_dmamap_unload(sc->sc_cdmatag, sc->sc_cddmamap);
406305f2c06SThomas Moestl  fail_cmem:
40742c1b001SThomas Moestl 	bus_dmamem_free(sc->sc_cdmatag, sc->sc_control_data,
40842c1b001SThomas Moestl 	    sc->sc_cddmamap);
409305f2c06SThomas Moestl  fail_ctag:
41042c1b001SThomas Moestl 	bus_dma_tag_destroy(sc->sc_cdmatag);
411305f2c06SThomas Moestl  fail_ttag:
412305f2c06SThomas Moestl 	bus_dma_tag_destroy(sc->sc_tdmatag);
413305f2c06SThomas Moestl  fail_rtag:
414305f2c06SThomas Moestl 	bus_dma_tag_destroy(sc->sc_rdmatag);
415305f2c06SThomas Moestl  fail_ptag:
41642c1b001SThomas Moestl 	bus_dma_tag_destroy(sc->sc_pdmatag);
417fc74a9f9SBrooks Davis  fail_ifnet:
418fc74a9f9SBrooks Davis 	if_free(ifp);
41942c1b001SThomas Moestl 	return (error);
42042c1b001SThomas Moestl }
42142c1b001SThomas Moestl 
422cbbdf236SThomas Moestl void
4232a79fd39SMarius Strobl gem_detach(struct gem_softc *sc)
424cbbdf236SThomas Moestl {
425fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
426cbbdf236SThomas Moestl 	int i;
427cbbdf236SThomas Moestl 
428b3a1f860SMarius Strobl 	ether_ifdetach(ifp);
4298cfaff7dSMarius Strobl 	GEM_LOCK(sc);
43025bd46d0SBrooks Davis 	gem_stop(ifp, 1);
4318cfaff7dSMarius Strobl 	GEM_UNLOCK(sc);
4321f317bf9SMarius Strobl 	callout_drain(&sc->sc_tick_ch);
4331f317bf9SMarius Strobl #ifdef GEM_RINT_TIMEOUT
4341f317bf9SMarius Strobl 	callout_drain(&sc->sc_rx_ch);
4351f317bf9SMarius Strobl #endif
436fc74a9f9SBrooks Davis 	if_free(ifp);
437cbbdf236SThomas Moestl 	device_delete_child(sc->sc_dev, sc->sc_miibus);
438cbbdf236SThomas Moestl 
4392a79fd39SMarius Strobl 	for (i = 0; i < GEM_NRXDESC; i++)
440cbbdf236SThomas Moestl 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
441cbbdf236SThomas Moestl 			bus_dmamap_destroy(sc->sc_rdmatag,
442cbbdf236SThomas Moestl 			    sc->sc_rxsoft[i].rxs_dmamap);
4432a79fd39SMarius Strobl 	for (i = 0; i < GEM_TXQUEUELEN; i++)
444cbbdf236SThomas Moestl 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
445cbbdf236SThomas Moestl 			bus_dmamap_destroy(sc->sc_tdmatag,
446cbbdf236SThomas Moestl 			    sc->sc_txsoft[i].txs_dmamap);
447ccb1212aSMarius Strobl 	GEM_CDSYNC(sc, BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
448cbbdf236SThomas Moestl 	bus_dmamap_unload(sc->sc_cdmatag, sc->sc_cddmamap);
449cbbdf236SThomas Moestl 	bus_dmamem_free(sc->sc_cdmatag, sc->sc_control_data,
450cbbdf236SThomas Moestl 	    sc->sc_cddmamap);
451cbbdf236SThomas Moestl 	bus_dma_tag_destroy(sc->sc_cdmatag);
452cbbdf236SThomas Moestl 	bus_dma_tag_destroy(sc->sc_tdmatag);
453cbbdf236SThomas Moestl 	bus_dma_tag_destroy(sc->sc_rdmatag);
454cbbdf236SThomas Moestl 	bus_dma_tag_destroy(sc->sc_pdmatag);
455cbbdf236SThomas Moestl }
456cbbdf236SThomas Moestl 
457cbbdf236SThomas Moestl void
4582a79fd39SMarius Strobl gem_suspend(struct gem_softc *sc)
459cbbdf236SThomas Moestl {
460fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
461cbbdf236SThomas Moestl 
4628cfaff7dSMarius Strobl 	GEM_LOCK(sc);
463cbbdf236SThomas Moestl 	gem_stop(ifp, 0);
4648cfaff7dSMarius Strobl 	GEM_UNLOCK(sc);
465cbbdf236SThomas Moestl }
466cbbdf236SThomas Moestl 
467cbbdf236SThomas Moestl void
4682a79fd39SMarius Strobl gem_resume(struct gem_softc *sc)
469cbbdf236SThomas Moestl {
470fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
471cbbdf236SThomas Moestl 
4728cfaff7dSMarius Strobl 	GEM_LOCK(sc);
47300d12766SMarius Strobl 	/*
47400d12766SMarius Strobl 	 * On resume all registers have to be initialized again like
47500d12766SMarius Strobl 	 * after power-on.
47600d12766SMarius Strobl 	 */
4771ed3fed7SMarius Strobl 	sc->sc_flags &= ~GEM_INITED;
478cbbdf236SThomas Moestl 	if (ifp->if_flags & IFF_UP)
4798cfaff7dSMarius Strobl 		gem_init_locked(sc);
4808cfaff7dSMarius Strobl 	GEM_UNLOCK(sc);
481cbbdf236SThomas Moestl }
482cbbdf236SThomas Moestl 
4839ba2b298SMarius Strobl static inline void
48412fb0330SPyun YongHyeon gem_rxcksum(struct mbuf *m, uint64_t flags)
48512fb0330SPyun YongHyeon {
48612fb0330SPyun YongHyeon 	struct ether_header *eh;
48712fb0330SPyun YongHyeon 	struct ip *ip;
48812fb0330SPyun YongHyeon 	struct udphdr *uh;
4892a79fd39SMarius Strobl 	uint16_t *opts;
49012fb0330SPyun YongHyeon 	int32_t hlen, len, pktlen;
49112fb0330SPyun YongHyeon 	uint32_t temp32;
4922a79fd39SMarius Strobl 	uint16_t cksum;
49312fb0330SPyun YongHyeon 
49412fb0330SPyun YongHyeon 	pktlen = m->m_pkthdr.len;
49512fb0330SPyun YongHyeon 	if (pktlen < sizeof(struct ether_header) + sizeof(struct ip))
49612fb0330SPyun YongHyeon 		return;
49712fb0330SPyun YongHyeon 	eh = mtod(m, struct ether_header *);
49812fb0330SPyun YongHyeon 	if (eh->ether_type != htons(ETHERTYPE_IP))
49912fb0330SPyun YongHyeon 		return;
50012fb0330SPyun YongHyeon 	ip = (struct ip *)(eh + 1);
50112fb0330SPyun YongHyeon 	if (ip->ip_v != IPVERSION)
50212fb0330SPyun YongHyeon 		return;
50312fb0330SPyun YongHyeon 
50412fb0330SPyun YongHyeon 	hlen = ip->ip_hl << 2;
50512fb0330SPyun YongHyeon 	pktlen -= sizeof(struct ether_header);
50612fb0330SPyun YongHyeon 	if (hlen < sizeof(struct ip))
50712fb0330SPyun YongHyeon 		return;
50812fb0330SPyun YongHyeon 	if (ntohs(ip->ip_len) < hlen)
50912fb0330SPyun YongHyeon 		return;
51012fb0330SPyun YongHyeon 	if (ntohs(ip->ip_len) != pktlen)
51112fb0330SPyun YongHyeon 		return;
51212fb0330SPyun YongHyeon 	if (ip->ip_off & htons(IP_MF | IP_OFFMASK))
5132a79fd39SMarius Strobl 		return;	/* Cannot handle fragmented packet. */
51412fb0330SPyun YongHyeon 
51512fb0330SPyun YongHyeon 	switch (ip->ip_p) {
51612fb0330SPyun YongHyeon 	case IPPROTO_TCP:
51712fb0330SPyun YongHyeon 		if (pktlen < (hlen + sizeof(struct tcphdr)))
51812fb0330SPyun YongHyeon 			return;
51912fb0330SPyun YongHyeon 		break;
52012fb0330SPyun YongHyeon 	case IPPROTO_UDP:
52112fb0330SPyun YongHyeon 		if (pktlen < (hlen + sizeof(struct udphdr)))
52212fb0330SPyun YongHyeon 			return;
52312fb0330SPyun YongHyeon 		uh = (struct udphdr *)((uint8_t *)ip + hlen);
52412fb0330SPyun YongHyeon 		if (uh->uh_sum == 0)
52512fb0330SPyun YongHyeon 			return; /* no checksum */
52612fb0330SPyun YongHyeon 		break;
52712fb0330SPyun YongHyeon 	default:
52812fb0330SPyun YongHyeon 		return;
52912fb0330SPyun YongHyeon 	}
53012fb0330SPyun YongHyeon 
53112fb0330SPyun YongHyeon 	cksum = ~(flags & GEM_RD_CHECKSUM);
53212fb0330SPyun YongHyeon 	/* checksum fixup for IP options */
53312fb0330SPyun YongHyeon 	len = hlen - sizeof(struct ip);
53412fb0330SPyun YongHyeon 	if (len > 0) {
53512fb0330SPyun YongHyeon 		opts = (uint16_t *)(ip + 1);
53612fb0330SPyun YongHyeon 		for (; len > 0; len -= sizeof(uint16_t), opts++) {
53712fb0330SPyun YongHyeon 			temp32 = cksum - *opts;
53812fb0330SPyun YongHyeon 			temp32 = (temp32 >> 16) + (temp32 & 65535);
53912fb0330SPyun YongHyeon 			cksum = temp32 & 65535;
54012fb0330SPyun YongHyeon 		}
54112fb0330SPyun YongHyeon 	}
54212fb0330SPyun YongHyeon 	m->m_pkthdr.csum_flags |= CSUM_DATA_VALID;
54312fb0330SPyun YongHyeon 	m->m_pkthdr.csum_data = cksum;
54412fb0330SPyun YongHyeon }
54512fb0330SPyun YongHyeon 
54642c1b001SThomas Moestl static void
5472a79fd39SMarius Strobl gem_cddma_callback(void *xsc, bus_dma_segment_t *segs, int nsegs, int error)
54842c1b001SThomas Moestl {
5492a79fd39SMarius Strobl 	struct gem_softc *sc = xsc;
55042c1b001SThomas Moestl 
55142c1b001SThomas Moestl 	if (error != 0)
55242c1b001SThomas Moestl 		return;
5532a79fd39SMarius Strobl 	if (nsegs != 1)
5541ed3fed7SMarius Strobl 		panic("%s: bad control buffer segment count", __func__);
55542c1b001SThomas Moestl 	sc->sc_cddma = segs[0].ds_addr;
55642c1b001SThomas Moestl }
55742c1b001SThomas Moestl 
55842c1b001SThomas Moestl static void
5592a79fd39SMarius Strobl gem_tick(void *arg)
56042c1b001SThomas Moestl {
56142c1b001SThomas Moestl 	struct gem_softc *sc = arg;
5629ba2b298SMarius Strobl 	struct ifnet *ifp = sc->sc_ifp;
56378d22f42SMarius Strobl 	uint32_t v;
56442c1b001SThomas Moestl 
5651f317bf9SMarius Strobl 	GEM_LOCK_ASSERT(sc, MA_OWNED);
56612fb0330SPyun YongHyeon 
56712fb0330SPyun YongHyeon 	/*
56878d22f42SMarius Strobl 	 * Unload collision and error counters.
56912fb0330SPyun YongHyeon 	 */
57012fb0330SPyun YongHyeon 	ifp->if_collisions +=
571bd3d9826SMarius Strobl 	    GEM_BANK1_READ_4(sc, GEM_MAC_NORM_COLL_CNT) +
57278d22f42SMarius Strobl 	    GEM_BANK1_READ_4(sc, GEM_MAC_FIRST_COLL_CNT);
57378d22f42SMarius Strobl 	v = GEM_BANK1_READ_4(sc, GEM_MAC_EXCESS_COLL_CNT) +
574bd3d9826SMarius Strobl 	    GEM_BANK1_READ_4(sc, GEM_MAC_LATE_COLL_CNT);
57578d22f42SMarius Strobl 	ifp->if_collisions += v;
57678d22f42SMarius Strobl 	ifp->if_oerrors += v;
57778d22f42SMarius Strobl 	ifp->if_ierrors +=
57878d22f42SMarius Strobl 	    GEM_BANK1_READ_4(sc, GEM_MAC_RX_LEN_ERR_CNT) +
57978d22f42SMarius Strobl 	    GEM_BANK1_READ_4(sc, GEM_MAC_RX_ALIGN_ERR) +
58078d22f42SMarius Strobl 	    GEM_BANK1_READ_4(sc, GEM_MAC_RX_CRC_ERR_CNT) +
58178d22f42SMarius Strobl 	    GEM_BANK1_READ_4(sc, GEM_MAC_RX_CODE_VIOL);
58212fb0330SPyun YongHyeon 
58312fb0330SPyun YongHyeon 	/*
584801772ecSMarius Strobl 	 * Then clear the hardware counters.
58512fb0330SPyun YongHyeon 	 */
586bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_NORM_COLL_CNT, 0);
587bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_FIRST_COLL_CNT, 0);
588bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_EXCESS_COLL_CNT, 0);
589bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_LATE_COLL_CNT, 0);
59078d22f42SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_LEN_ERR_CNT, 0);
59178d22f42SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_ALIGN_ERR, 0);
59278d22f42SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_CRC_ERR_CNT, 0);
59378d22f42SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_CODE_VIOL, 0);
59412fb0330SPyun YongHyeon 
59542c1b001SThomas Moestl 	mii_tick(sc->sc_mii);
59642c1b001SThomas Moestl 
5978cb37876SMarius Strobl 	if (gem_watchdog(sc) == EJUSTRETURN)
5988cb37876SMarius Strobl 		return;
5998cb37876SMarius Strobl 
60042c1b001SThomas Moestl 	callout_reset(&sc->sc_tick_ch, hz, gem_tick, sc);
60142c1b001SThomas Moestl }
60242c1b001SThomas Moestl 
60342c1b001SThomas Moestl static int
604bd3d9826SMarius Strobl gem_bitwait(struct gem_softc *sc, u_int bank, bus_addr_t r, uint32_t clr,
605bd3d9826SMarius Strobl     uint32_t set)
60642c1b001SThomas Moestl {
60742c1b001SThomas Moestl 	int i;
6082a79fd39SMarius Strobl 	uint32_t reg;
60942c1b001SThomas Moestl 
6109ba2b298SMarius Strobl 	for (i = GEM_TRIES; i--; DELAY(100)) {
611bd3d9826SMarius Strobl 		reg = GEM_BANKN_READ_M(bank, 4, sc, r);
612e87137e1SMarius Strobl 		if ((reg & clr) == 0 && (reg & set) == set)
61342c1b001SThomas Moestl 			return (1);
61442c1b001SThomas Moestl 	}
61542c1b001SThomas Moestl 	return (0);
61642c1b001SThomas Moestl }
61742c1b001SThomas Moestl 
6181ed3fed7SMarius Strobl static void
6199ba2b298SMarius Strobl gem_reset(struct gem_softc *sc)
62042c1b001SThomas Moestl {
62142c1b001SThomas Moestl 
62218100346SThomas Moestl #ifdef GEM_DEBUG
62312fb0330SPyun YongHyeon 	CTR2(KTR_GEM, "%s: %s", device_get_name(sc->sc_dev), __func__);
62418100346SThomas Moestl #endif
62542c1b001SThomas Moestl 	gem_reset_rx(sc);
62642c1b001SThomas Moestl 	gem_reset_tx(sc);
62742c1b001SThomas Moestl 
6282a79fd39SMarius Strobl 	/* Do a full reset. */
629bd3d9826SMarius Strobl 	GEM_BANK2_WRITE_4(sc, GEM_RESET, GEM_RESET_RX | GEM_RESET_TX);
630ccb1212aSMarius Strobl 	GEM_BANK2_BARRIER(sc, GEM_RESET, 4,
631ccb1212aSMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
632bd3d9826SMarius Strobl 	if (!GEM_BANK2_BITWAIT(sc, GEM_RESET, GEM_RESET_RX | GEM_RESET_TX, 0))
63342c1b001SThomas Moestl 		device_printf(sc->sc_dev, "cannot reset device\n");
63442c1b001SThomas Moestl }
63542c1b001SThomas Moestl 
63642c1b001SThomas Moestl static void
6372a79fd39SMarius Strobl gem_rxdrain(struct gem_softc *sc)
63842c1b001SThomas Moestl {
63942c1b001SThomas Moestl 	struct gem_rxsoft *rxs;
64042c1b001SThomas Moestl 	int i;
64142c1b001SThomas Moestl 
64242c1b001SThomas Moestl 	for (i = 0; i < GEM_NRXDESC; i++) {
64342c1b001SThomas Moestl 		rxs = &sc->sc_rxsoft[i];
64442c1b001SThomas Moestl 		if (rxs->rxs_mbuf != NULL) {
645b2d59f42SThomas Moestl 			bus_dmamap_sync(sc->sc_rdmatag, rxs->rxs_dmamap,
646b2d59f42SThomas Moestl 			    BUS_DMASYNC_POSTREAD);
647305f2c06SThomas Moestl 			bus_dmamap_unload(sc->sc_rdmatag, rxs->rxs_dmamap);
64842c1b001SThomas Moestl 			m_freem(rxs->rxs_mbuf);
64942c1b001SThomas Moestl 			rxs->rxs_mbuf = NULL;
65042c1b001SThomas Moestl 		}
65142c1b001SThomas Moestl 	}
65242c1b001SThomas Moestl }
65342c1b001SThomas Moestl 
65442c1b001SThomas Moestl static void
6552a79fd39SMarius Strobl gem_stop(struct ifnet *ifp, int disable)
65642c1b001SThomas Moestl {
6572a79fd39SMarius Strobl 	struct gem_softc *sc = ifp->if_softc;
65842c1b001SThomas Moestl 	struct gem_txsoft *txs;
65942c1b001SThomas Moestl 
66018100346SThomas Moestl #ifdef GEM_DEBUG
66112fb0330SPyun YongHyeon 	CTR2(KTR_GEM, "%s: %s", device_get_name(sc->sc_dev), __func__);
66218100346SThomas Moestl #endif
66342c1b001SThomas Moestl 
66442c1b001SThomas Moestl 	callout_stop(&sc->sc_tick_ch);
6651f317bf9SMarius Strobl #ifdef GEM_RINT_TIMEOUT
6661f317bf9SMarius Strobl 	callout_stop(&sc->sc_rx_ch);
6671f317bf9SMarius Strobl #endif
66842c1b001SThomas Moestl 
6699ba2b298SMarius Strobl 	gem_reset_tx(sc);
6709ba2b298SMarius Strobl 	gem_reset_rx(sc);
67142c1b001SThomas Moestl 
67242c1b001SThomas Moestl 	/*
67342c1b001SThomas Moestl 	 * Release any queued transmit buffers.
67442c1b001SThomas Moestl 	 */
67542c1b001SThomas Moestl 	while ((txs = STAILQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
67642c1b001SThomas Moestl 		STAILQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
67742c1b001SThomas Moestl 		if (txs->txs_ndescs != 0) {
678b2d59f42SThomas Moestl 			bus_dmamap_sync(sc->sc_tdmatag, txs->txs_dmamap,
679b2d59f42SThomas Moestl 			    BUS_DMASYNC_POSTWRITE);
680305f2c06SThomas Moestl 			bus_dmamap_unload(sc->sc_tdmatag, txs->txs_dmamap);
68142c1b001SThomas Moestl 			if (txs->txs_mbuf != NULL) {
68242c1b001SThomas Moestl 				m_freem(txs->txs_mbuf);
68342c1b001SThomas Moestl 				txs->txs_mbuf = NULL;
68442c1b001SThomas Moestl 			}
68542c1b001SThomas Moestl 		}
68642c1b001SThomas Moestl 		STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
68742c1b001SThomas Moestl 	}
68842c1b001SThomas Moestl 
68942c1b001SThomas Moestl 	if (disable)
69042c1b001SThomas Moestl 		gem_rxdrain(sc);
69142c1b001SThomas Moestl 
69242c1b001SThomas Moestl 	/*
69342c1b001SThomas Moestl 	 * Mark the interface down and cancel the watchdog timer.
69442c1b001SThomas Moestl 	 */
69513f4c340SRobert Watson 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
6961ed3fed7SMarius Strobl 	sc->sc_flags &= ~GEM_LINK;
6978cb37876SMarius Strobl 	sc->sc_wdog_timer = 0;
69842c1b001SThomas Moestl }
69942c1b001SThomas Moestl 
7001ed3fed7SMarius Strobl static int
7012a79fd39SMarius Strobl gem_reset_rx(struct gem_softc *sc)
70242c1b001SThomas Moestl {
70342c1b001SThomas Moestl 
70442c1b001SThomas Moestl 	/*
70542c1b001SThomas Moestl 	 * Resetting while DMA is in progress can cause a bus hang, so we
70642c1b001SThomas Moestl 	 * disable DMA first.
70742c1b001SThomas Moestl 	 */
70842c1b001SThomas Moestl 	gem_disable_rx(sc);
709bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_RX_CONFIG, 0);
710ccb1212aSMarius Strobl 	GEM_BANK1_BARRIER(sc, GEM_RX_CONFIG, 4,
711ccb1212aSMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
712bd3d9826SMarius Strobl 	if (!GEM_BANK1_BITWAIT(sc, GEM_RX_CONFIG, GEM_RX_CONFIG_RXDMA_EN, 0))
7131ed3fed7SMarius Strobl 		device_printf(sc->sc_dev, "cannot disable RX DMA\n");
71442c1b001SThomas Moestl 
715*9a68cbd3SMarius Strobl 	/* Wait 5ms extra. */
716*9a68cbd3SMarius Strobl 	DELAY(5000);
717*9a68cbd3SMarius Strobl 
718801772ecSMarius Strobl 	/* Finally, reset the ERX. */
719bd3d9826SMarius Strobl 	GEM_BANK2_WRITE_4(sc, GEM_RESET, GEM_RESET_RX);
720ccb1212aSMarius Strobl 	GEM_BANK2_BARRIER(sc, GEM_RESET, 4,
721ccb1212aSMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
722bd3d9826SMarius Strobl 	if (!GEM_BANK2_BITWAIT(sc, GEM_RESET, GEM_RESET_RX | GEM_RESET_TX,
723bd3d9826SMarius Strobl 	    0)) {
72442c1b001SThomas Moestl 		device_printf(sc->sc_dev, "cannot reset receiver\n");
72542c1b001SThomas Moestl 		return (1);
72642c1b001SThomas Moestl 	}
72742c1b001SThomas Moestl 	return (0);
72842c1b001SThomas Moestl }
72942c1b001SThomas Moestl 
7301ed3fed7SMarius Strobl /*
7311ed3fed7SMarius Strobl  * Reset the receiver DMA engine.
7321ed3fed7SMarius Strobl  *
7331ed3fed7SMarius Strobl  * Intended to be used in case of GEM_INTR_RX_TAG_ERR, GEM_MAC_RX_OVERFLOW
7341ed3fed7SMarius Strobl  * etc in order to reset the receiver DMA engine only and not do a full
7351ed3fed7SMarius Strobl  * reset which amongst others also downs the link and clears the FIFOs.
7361ed3fed7SMarius Strobl  */
7371ed3fed7SMarius Strobl static void
7381ed3fed7SMarius Strobl gem_reset_rxdma(struct gem_softc *sc)
7391ed3fed7SMarius Strobl {
7401ed3fed7SMarius Strobl 	int i;
7411ed3fed7SMarius Strobl 
7421ed3fed7SMarius Strobl 	if (gem_reset_rx(sc) != 0)
7431ed3fed7SMarius Strobl 		return (gem_init_locked(sc));
7441ed3fed7SMarius Strobl 	for (i = 0; i < GEM_NRXDESC; i++)
7451ed3fed7SMarius Strobl 		if (sc->sc_rxsoft[i].rxs_mbuf != NULL)
7461ed3fed7SMarius Strobl 			GEM_UPDATE_RXDESC(sc, i);
7471ed3fed7SMarius Strobl 	sc->sc_rxptr = 0;
7489ba2b298SMarius Strobl 	GEM_CDSYNC(sc, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
7491ed3fed7SMarius Strobl 
7501ed3fed7SMarius Strobl 	/* NOTE: we use only 32-bit DMA addresses here. */
751bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_RX_RING_PTR_HI, 0);
752bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_RX_RING_PTR_LO, GEM_CDRXADDR(sc, 0));
753bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_RX_KICK, GEM_NRXDESC - 4);
754bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_RX_CONFIG,
7551ed3fed7SMarius Strobl 	    gem_ringsize(GEM_NRXDESC /* XXX */) |
7561ed3fed7SMarius Strobl 	    ((ETHER_HDR_LEN + sizeof(struct ip)) <<
7571ed3fed7SMarius Strobl 	    GEM_RX_CONFIG_CXM_START_SHFT) |
7581ed3fed7SMarius Strobl 	    (GEM_THRSH_1024 << GEM_RX_CONFIG_FIFO_THRS_SHIFT) |
7599ba2b298SMarius Strobl 	    (ETHER_ALIGN << GEM_RX_CONFIG_FBOFF_SHFT));
7609ba2b298SMarius Strobl 	/* Adjust for the SBus clock probably isn't worth the fuzz. */
761bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_RX_BLANKING,
7629ba2b298SMarius Strobl 	    ((6 * (sc->sc_flags & GEM_PCI66) != 0 ? 2 : 1) <<
7639ba2b298SMarius Strobl 	    GEM_RX_BLANKING_TIME_SHIFT) | 6);
764bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_RX_PAUSE_THRESH,
7652a79fd39SMarius Strobl 	    (3 * sc->sc_rxfifosize / 256) |
7662a79fd39SMarius Strobl 	    ((sc->sc_rxfifosize / 256) << 12));
767bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_RX_CONFIG,
768bd3d9826SMarius Strobl 	    GEM_BANK1_READ_4(sc, GEM_RX_CONFIG) | GEM_RX_CONFIG_RXDMA_EN);
769bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_MASK,
7701ed3fed7SMarius Strobl 	    GEM_MAC_RX_DONE | GEM_MAC_RX_FRAME_CNT);
771bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_CONFIG,
772bd3d9826SMarius Strobl 	    GEM_BANK1_READ_4(sc, GEM_MAC_RX_CONFIG) | GEM_MAC_RX_ENABLE);
7731ed3fed7SMarius Strobl }
77442c1b001SThomas Moestl 
77542c1b001SThomas Moestl static int
7762a79fd39SMarius Strobl gem_reset_tx(struct gem_softc *sc)
77742c1b001SThomas Moestl {
77842c1b001SThomas Moestl 
77942c1b001SThomas Moestl 	/*
78042c1b001SThomas Moestl 	 * Resetting while DMA is in progress can cause a bus hang, so we
78142c1b001SThomas Moestl 	 * disable DMA first.
78242c1b001SThomas Moestl 	 */
78342c1b001SThomas Moestl 	gem_disable_tx(sc);
784bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_TX_CONFIG, 0);
785ccb1212aSMarius Strobl 	GEM_BANK1_BARRIER(sc, GEM_TX_CONFIG, 4,
786ccb1212aSMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
787bd3d9826SMarius Strobl 	if (!GEM_BANK1_BITWAIT(sc, GEM_TX_CONFIG, GEM_TX_CONFIG_TXDMA_EN, 0))
7881ed3fed7SMarius Strobl 		device_printf(sc->sc_dev, "cannot disable TX DMA\n");
78942c1b001SThomas Moestl 
790*9a68cbd3SMarius Strobl 	/* Wait 5ms extra. */
791*9a68cbd3SMarius Strobl 	DELAY(5000);
792*9a68cbd3SMarius Strobl 
793801772ecSMarius Strobl 	/* Finally, reset the ETX. */
794bd3d9826SMarius Strobl 	GEM_BANK2_WRITE_4(sc, GEM_RESET, GEM_RESET_TX);
795ccb1212aSMarius Strobl 	GEM_BANK2_BARRIER(sc, GEM_RESET, 4,
796ccb1212aSMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
797bd3d9826SMarius Strobl 	if (!GEM_BANK2_BITWAIT(sc, GEM_RESET, GEM_RESET_RX | GEM_RESET_TX,
798bd3d9826SMarius Strobl 	    0)) {
7991ed3fed7SMarius Strobl 		device_printf(sc->sc_dev, "cannot reset transmitter\n");
80042c1b001SThomas Moestl 		return (1);
80142c1b001SThomas Moestl 	}
80242c1b001SThomas Moestl 	return (0);
80342c1b001SThomas Moestl }
80442c1b001SThomas Moestl 
80542c1b001SThomas Moestl static int
8062a79fd39SMarius Strobl gem_disable_rx(struct gem_softc *sc)
80742c1b001SThomas Moestl {
80842c1b001SThomas Moestl 
809bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_CONFIG,
810bd3d9826SMarius Strobl 	    GEM_BANK1_READ_4(sc, GEM_MAC_RX_CONFIG) & ~GEM_MAC_RX_ENABLE);
811ccb1212aSMarius Strobl 	GEM_BANK1_BARRIER(sc, GEM_MAC_RX_CONFIG, 4,
812ccb1212aSMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
813bd3d9826SMarius Strobl 	return (GEM_BANK1_BITWAIT(sc, GEM_MAC_RX_CONFIG, GEM_MAC_RX_ENABLE,
814bd3d9826SMarius Strobl 	    0));
81542c1b001SThomas Moestl }
81642c1b001SThomas Moestl 
81742c1b001SThomas Moestl static int
8182a79fd39SMarius Strobl gem_disable_tx(struct gem_softc *sc)
81942c1b001SThomas Moestl {
82042c1b001SThomas Moestl 
821bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_TX_CONFIG,
822bd3d9826SMarius Strobl 	    GEM_BANK1_READ_4(sc, GEM_MAC_TX_CONFIG) & ~GEM_MAC_TX_ENABLE);
823ccb1212aSMarius Strobl 	GEM_BANK1_BARRIER(sc, GEM_MAC_TX_CONFIG, 4,
824ccb1212aSMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
825bd3d9826SMarius Strobl 	return (GEM_BANK1_BITWAIT(sc, GEM_MAC_TX_CONFIG, GEM_MAC_TX_ENABLE,
826bd3d9826SMarius Strobl 	    0));
82742c1b001SThomas Moestl }
82842c1b001SThomas Moestl 
82942c1b001SThomas Moestl static int
8309ba2b298SMarius Strobl gem_meminit(struct gem_softc *sc)
83142c1b001SThomas Moestl {
83242c1b001SThomas Moestl 	struct gem_rxsoft *rxs;
8332a79fd39SMarius Strobl 	int error, i;
83442c1b001SThomas Moestl 
8359ba2b298SMarius Strobl 	GEM_LOCK_ASSERT(sc, MA_OWNED);
8369ba2b298SMarius Strobl 
83742c1b001SThomas Moestl 	/*
83842c1b001SThomas Moestl 	 * Initialize the transmit descriptor ring.
83942c1b001SThomas Moestl 	 */
84042c1b001SThomas Moestl 	for (i = 0; i < GEM_NTXDESC; i++) {
84142c1b001SThomas Moestl 		sc->sc_txdescs[i].gd_flags = 0;
84242c1b001SThomas Moestl 		sc->sc_txdescs[i].gd_addr = 0;
84342c1b001SThomas Moestl 	}
844305f2c06SThomas Moestl 	sc->sc_txfree = GEM_MAXTXFREE;
84542c1b001SThomas Moestl 	sc->sc_txnext = 0;
846336cca9eSBenno Rice 	sc->sc_txwin = 0;
84742c1b001SThomas Moestl 
84842c1b001SThomas Moestl 	/*
84942c1b001SThomas Moestl 	 * Initialize the receive descriptor and receive job
85042c1b001SThomas Moestl 	 * descriptor rings.
85142c1b001SThomas Moestl 	 */
85242c1b001SThomas Moestl 	for (i = 0; i < GEM_NRXDESC; i++) {
85342c1b001SThomas Moestl 		rxs = &sc->sc_rxsoft[i];
85442c1b001SThomas Moestl 		if (rxs->rxs_mbuf == NULL) {
85542c1b001SThomas Moestl 			if ((error = gem_add_rxbuf(sc, i)) != 0) {
8562a79fd39SMarius Strobl 				device_printf(sc->sc_dev,
8572a79fd39SMarius Strobl 				    "unable to allocate or map RX buffer %d, "
8582a79fd39SMarius Strobl 				    "error = %d\n", i, error);
85942c1b001SThomas Moestl 				/*
8602a79fd39SMarius Strobl 				 * XXX we should attempt to run with fewer
8612a79fd39SMarius Strobl 				 * receive buffers instead of just failing.
86242c1b001SThomas Moestl 				 */
86342c1b001SThomas Moestl 				gem_rxdrain(sc);
86442c1b001SThomas Moestl 				return (1);
86542c1b001SThomas Moestl 			}
86642c1b001SThomas Moestl 		} else
86742c1b001SThomas Moestl 			GEM_INIT_RXDESC(sc, i);
86842c1b001SThomas Moestl 	}
86942c1b001SThomas Moestl 	sc->sc_rxptr = 0;
8709ba2b298SMarius Strobl 
8719ba2b298SMarius Strobl 	GEM_CDSYNC(sc, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
87242c1b001SThomas Moestl 
87342c1b001SThomas Moestl 	return (0);
87442c1b001SThomas Moestl }
87542c1b001SThomas Moestl 
8761ed3fed7SMarius Strobl static u_int
8772a79fd39SMarius Strobl gem_ringsize(u_int sz)
87842c1b001SThomas Moestl {
87942c1b001SThomas Moestl 
88042c1b001SThomas Moestl 	switch (sz) {
88142c1b001SThomas Moestl 	case 32:
8821ed3fed7SMarius Strobl 		return (GEM_RING_SZ_32);
88342c1b001SThomas Moestl 	case 64:
8841ed3fed7SMarius Strobl 		return (GEM_RING_SZ_64);
88542c1b001SThomas Moestl 	case 128:
8861ed3fed7SMarius Strobl 		return (GEM_RING_SZ_128);
88742c1b001SThomas Moestl 	case 256:
8881ed3fed7SMarius Strobl 		return (GEM_RING_SZ_256);
88942c1b001SThomas Moestl 	case 512:
8901ed3fed7SMarius Strobl 		return (GEM_RING_SZ_512);
89142c1b001SThomas Moestl 	case 1024:
8921ed3fed7SMarius Strobl 		return (GEM_RING_SZ_1024);
89342c1b001SThomas Moestl 	case 2048:
8941ed3fed7SMarius Strobl 		return (GEM_RING_SZ_2048);
89542c1b001SThomas Moestl 	case 4096:
8961ed3fed7SMarius Strobl 		return (GEM_RING_SZ_4096);
89742c1b001SThomas Moestl 	case 8192:
8981ed3fed7SMarius Strobl 		return (GEM_RING_SZ_8192);
89942c1b001SThomas Moestl 	default:
9001ed3fed7SMarius Strobl 		printf("%s: invalid ring size %d\n", __func__, sz);
9011ed3fed7SMarius Strobl 		return (GEM_RING_SZ_32);
90242c1b001SThomas Moestl 	}
90342c1b001SThomas Moestl }
90442c1b001SThomas Moestl 
90542c1b001SThomas Moestl static void
9062a79fd39SMarius Strobl gem_init(void *xsc)
90742c1b001SThomas Moestl {
9082a79fd39SMarius Strobl 	struct gem_softc *sc = xsc;
9098cfaff7dSMarius Strobl 
9108cfaff7dSMarius Strobl 	GEM_LOCK(sc);
9118cfaff7dSMarius Strobl 	gem_init_locked(sc);
9128cfaff7dSMarius Strobl 	GEM_UNLOCK(sc);
9138cfaff7dSMarius Strobl }
9148cfaff7dSMarius Strobl 
9158cfaff7dSMarius Strobl /*
9168cfaff7dSMarius Strobl  * Initialization of interface; set up initialization block
9178cfaff7dSMarius Strobl  * and transmit/receive descriptor rings.
9188cfaff7dSMarius Strobl  */
9198cfaff7dSMarius Strobl static void
9202a79fd39SMarius Strobl gem_init_locked(struct gem_softc *sc)
9218cfaff7dSMarius Strobl {
922fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
9232a79fd39SMarius Strobl 	uint32_t v;
92442c1b001SThomas Moestl 
9258cfaff7dSMarius Strobl 	GEM_LOCK_ASSERT(sc, MA_OWNED);
92642c1b001SThomas Moestl 
92718100346SThomas Moestl #ifdef GEM_DEBUG
92812fb0330SPyun YongHyeon 	CTR2(KTR_GEM, "%s: %s: calling stop", device_get_name(sc->sc_dev),
92912fb0330SPyun YongHyeon 	    __func__);
93018100346SThomas Moestl #endif
93142c1b001SThomas Moestl 	/*
93242c1b001SThomas Moestl 	 * Initialization sequence.  The numbered steps below correspond
93342c1b001SThomas Moestl 	 * to the sequence outlined in section 6.3.5.1 in the Ethernet
93442c1b001SThomas Moestl 	 * Channel Engine manual (part of the PCIO manual).
93542c1b001SThomas Moestl 	 * See also the STP2002-STQ document from Sun Microsystems.
93642c1b001SThomas Moestl 	 */
93742c1b001SThomas Moestl 
9382a79fd39SMarius Strobl 	/* step 1 & 2.  Reset the Ethernet Channel. */
939ccb1212aSMarius Strobl 	gem_stop(ifp, 0);
94042c1b001SThomas Moestl 	gem_reset(sc);
94118100346SThomas Moestl #ifdef GEM_DEBUG
94212fb0330SPyun YongHyeon 	CTR2(KTR_GEM, "%s: %s: restarting", device_get_name(sc->sc_dev),
94312fb0330SPyun YongHyeon 	    __func__);
94418100346SThomas Moestl #endif
94542c1b001SThomas Moestl 
94665f2c0ffSMarius Strobl 	if ((sc->sc_flags & GEM_SERDES) == 0)
9472a79fd39SMarius Strobl 		/* Re-initialize the MIF. */
94842c1b001SThomas Moestl 		gem_mifinit(sc);
94942c1b001SThomas Moestl 
9502a79fd39SMarius Strobl 	/* step 3.  Setup data structures in host memory. */
9511ed3fed7SMarius Strobl 	if (gem_meminit(sc) != 0)
9521ed3fed7SMarius Strobl 		return;
95342c1b001SThomas Moestl 
95442c1b001SThomas Moestl 	/* step 4.  TX MAC registers & counters */
95542c1b001SThomas Moestl 	gem_init_regs(sc);
95642c1b001SThomas Moestl 
95742c1b001SThomas Moestl 	/* step 5.  RX MAC registers & counters */
95842c1b001SThomas Moestl 	gem_setladrf(sc);
95942c1b001SThomas Moestl 
9602a79fd39SMarius Strobl 	/* step 6 & 7.  Program Descriptor Ring Base Addresses. */
96142c1b001SThomas Moestl 	/* NOTE: we use only 32-bit DMA addresses here. */
962bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_TX_RING_PTR_HI, 0);
963bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_TX_RING_PTR_LO, GEM_CDTXADDR(sc, 0));
96442c1b001SThomas Moestl 
965bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_RX_RING_PTR_HI, 0);
966bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_RX_RING_PTR_LO, GEM_CDRXADDR(sc, 0));
96718100346SThomas Moestl #ifdef GEM_DEBUG
9682a79fd39SMarius Strobl 	CTR3(KTR_GEM, "loading RX ring %lx, TX ring %lx, cddma %lx",
96942c1b001SThomas Moestl 	    GEM_CDRXADDR(sc, 0), GEM_CDTXADDR(sc, 0), sc->sc_cddma);
97018100346SThomas Moestl #endif
97142c1b001SThomas Moestl 
97242c1b001SThomas Moestl 	/* step 8.  Global Configuration & Interrupt Mask */
9739ba2b298SMarius Strobl 
9749ba2b298SMarius Strobl 	/*
9759ba2b298SMarius Strobl 	 * Set the internal arbitration to "infinite" bursts of the
9769ba2b298SMarius Strobl 	 * maximum length of 31 * 64 bytes so DMA transfers aren't
9779ba2b298SMarius Strobl 	 * split up in cache line size chunks.  This greatly improves
9789ba2b298SMarius Strobl 	 * RX performance.
9799ba2b298SMarius Strobl 	 * Enable silicon bug workarounds for the Apple variants.
9809ba2b298SMarius Strobl 	 */
9819ba2b298SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_CONFIG,
9829ba2b298SMarius Strobl 	    GEM_CONFIG_TXDMA_LIMIT | GEM_CONFIG_RXDMA_LIMIT |
9839ba2b298SMarius Strobl 	    ((sc->sc_flags & GEM_PCI) != 0 ? GEM_CONFIG_BURST_INF :
9849ba2b298SMarius Strobl 	    GEM_CONFIG_BURST_64) | (GEM_IS_APPLE(sc) ?
9859ba2b298SMarius Strobl 	    GEM_CONFIG_RONPAULBIT | GEM_CONFIG_BUG2FIX : 0));
9869ba2b298SMarius Strobl 
987bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_INTMASK,
9881ed3fed7SMarius Strobl 	    ~(GEM_INTR_TX_INTME | GEM_INTR_TX_EMPTY | GEM_INTR_RX_DONE |
9891ed3fed7SMarius Strobl 	    GEM_INTR_RX_NOBUF | GEM_INTR_RX_TAG_ERR | GEM_INTR_PERR |
9901ed3fed7SMarius Strobl 	    GEM_INTR_BERR
9911ed3fed7SMarius Strobl #ifdef GEM_DEBUG
9921ed3fed7SMarius Strobl 	    | GEM_INTR_PCS | GEM_INTR_MIF
9931ed3fed7SMarius Strobl #endif
9941ed3fed7SMarius Strobl 	    ));
995bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_MASK,
996336cca9eSBenno Rice 	    GEM_MAC_RX_DONE | GEM_MAC_RX_FRAME_CNT);
997bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_TX_MASK,
9989ba2b298SMarius Strobl 	    GEM_MAC_TX_XMIT_DONE | GEM_MAC_TX_DEFER_EXP |
9999ba2b298SMarius Strobl 	    GEM_MAC_TX_PEAK_EXP);
10001ed3fed7SMarius Strobl #ifdef GEM_DEBUG
1001bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_CONTROL_MASK,
10021ed3fed7SMarius Strobl 	    ~(GEM_MAC_PAUSED | GEM_MAC_PAUSE | GEM_MAC_RESUME));
10031ed3fed7SMarius Strobl #else
1004bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_CONTROL_MASK,
10051ed3fed7SMarius Strobl 	    GEM_MAC_PAUSED | GEM_MAC_PAUSE | GEM_MAC_RESUME);
10061ed3fed7SMarius Strobl #endif
100742c1b001SThomas Moestl 
10082a79fd39SMarius Strobl 	/* step 9.  ETX Configuration: use mostly default values. */
100942c1b001SThomas Moestl 
10102a79fd39SMarius Strobl 	/* Enable DMA. */
10119ba2b298SMarius Strobl 	v = gem_ringsize(GEM_NTXDESC);
10129ba2b298SMarius Strobl 	/* Set TX FIFO threshold and enable DMA. */
1013ccb1212aSMarius Strobl 	v |= ((sc->sc_variant == GEM_SUN_ERI ? 0x100 : 0x4ff) << 10) &
1014ccb1212aSMarius Strobl 	    GEM_TX_CONFIG_TXFIFO_TH;
1015ccb1212aSMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_TX_CONFIG, v | GEM_TX_CONFIG_TXDMA_EN);
101642c1b001SThomas Moestl 
101742c1b001SThomas Moestl 	/* step 10.  ERX Configuration */
101842c1b001SThomas Moestl 
10191ed3fed7SMarius Strobl 	/* Encode Receive Descriptor ring size. */
102042c1b001SThomas Moestl 	v = gem_ringsize(GEM_NRXDESC /* XXX */);
10212a79fd39SMarius Strobl 	/* RX TCP/UDP checksum offset */
102212fb0330SPyun YongHyeon 	v |= ((ETHER_HDR_LEN + sizeof(struct ip)) <<
102312fb0330SPyun YongHyeon 	    GEM_RX_CONFIG_CXM_START_SHFT);
10249ba2b298SMarius Strobl 	/* Set RX FIFO threshold, set first byte offset and enable DMA. */
1025bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_RX_CONFIG,
102642c1b001SThomas Moestl 	    v | (GEM_THRSH_1024 << GEM_RX_CONFIG_FIFO_THRS_SHIFT) |
10279ba2b298SMarius Strobl 	    (ETHER_ALIGN << GEM_RX_CONFIG_FBOFF_SHFT) |
10289ba2b298SMarius Strobl 	    GEM_RX_CONFIG_RXDMA_EN);
10291ed3fed7SMarius Strobl 
10309ba2b298SMarius Strobl 	/* Adjust for the SBus clock probably isn't worth the fuzz. */
1031bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_RX_BLANKING,
10329ba2b298SMarius Strobl 	    ((6 * (sc->sc_flags & GEM_PCI66) != 0 ? 2 : 1) <<
10339ba2b298SMarius Strobl 	    GEM_RX_BLANKING_TIME_SHIFT) | 6);
10341ed3fed7SMarius Strobl 
103542c1b001SThomas Moestl 	/*
1036336cca9eSBenno Rice 	 * The following value is for an OFF Threshold of about 3/4 full
1037336cca9eSBenno Rice 	 * and an ON Threshold of 1/4 full.
103842c1b001SThomas Moestl 	 */
1039bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_RX_PAUSE_THRESH,
1040336cca9eSBenno Rice 	    (3 * sc->sc_rxfifosize / 256) |
1041336cca9eSBenno Rice 	    ((sc->sc_rxfifosize / 256) << 12));
104242c1b001SThomas Moestl 
10432a79fd39SMarius Strobl 	/* step 11.  Configure Media. */
104442c1b001SThomas Moestl 
104542c1b001SThomas Moestl 	/* step 12.  RX_MAC Configuration Register */
1046bd3d9826SMarius Strobl 	v = GEM_BANK1_READ_4(sc, GEM_MAC_RX_CONFIG);
1047ccb1212aSMarius Strobl 	v |= GEM_MAC_RX_ENABLE | GEM_MAC_RX_STRIP_CRC;
1048bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_CONFIG, 0);
1049ccb1212aSMarius Strobl 	GEM_BANK1_BARRIER(sc, GEM_MAC_RX_CONFIG, 4,
1050ccb1212aSMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
1051bd3d9826SMarius Strobl 	if (!GEM_BANK1_BITWAIT(sc, GEM_MAC_RX_CONFIG, GEM_MAC_RX_ENABLE, 0))
1052ccb1212aSMarius Strobl 		device_printf(sc->sc_dev, "cannot configure RX MAC\n");
1053bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_CONFIG, v);
105442c1b001SThomas Moestl 
1055ccb1212aSMarius Strobl 	/* step 13.  TX_MAC Configuration Register */
1056ccb1212aSMarius Strobl 	v = GEM_BANK1_READ_4(sc, GEM_MAC_TX_CONFIG);
1057ccb1212aSMarius Strobl 	v |= GEM_MAC_TX_ENABLE;
1058ccb1212aSMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_TX_CONFIG, 0);
1059ccb1212aSMarius Strobl 	GEM_BANK1_BARRIER(sc, GEM_MAC_TX_CONFIG, 4,
1060ccb1212aSMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
1061ccb1212aSMarius Strobl 	if (!GEM_BANK1_BITWAIT(sc, GEM_MAC_TX_CONFIG, GEM_MAC_TX_ENABLE, 0))
1062ccb1212aSMarius Strobl 		device_printf(sc->sc_dev, "cannot configure TX MAC\n");
1063ccb1212aSMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_TX_CONFIG, v);
1064ccb1212aSMarius Strobl 
10652a79fd39SMarius Strobl 	/* step 14.  Issue Transmit Pending command. */
106642c1b001SThomas Moestl 
10672a79fd39SMarius Strobl 	/* step 15.  Give the reciever a swift kick. */
1068bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_RX_KICK, GEM_NRXDESC - 4);
106942c1b001SThomas Moestl 
107013f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
107113f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
10721ed3fed7SMarius Strobl 
10731ed3fed7SMarius Strobl 	mii_mediachg(sc->sc_mii);
10741ed3fed7SMarius Strobl 
10751ed3fed7SMarius Strobl 	/* Start the one second timer. */
10761ed3fed7SMarius Strobl 	sc->sc_wdog_timer = 0;
10771ed3fed7SMarius Strobl 	callout_reset(&sc->sc_tick_ch, hz, gem_tick, sc);
107842c1b001SThomas Moestl }
107942c1b001SThomas Moestl 
108012fb0330SPyun YongHyeon static int
10812a79fd39SMarius Strobl gem_load_txmbuf(struct gem_softc *sc, struct mbuf **m_head)
108212fb0330SPyun YongHyeon {
108312fb0330SPyun YongHyeon 	bus_dma_segment_t txsegs[GEM_NTXSEGS];
10842a79fd39SMarius Strobl 	struct gem_txsoft *txs;
1085ccb1212aSMarius Strobl 	struct ip *ip;
108612fb0330SPyun YongHyeon 	struct mbuf *m;
10872a79fd39SMarius Strobl 	uint64_t cflags, flags;
1088ccb1212aSMarius Strobl 	int error, nexttx, nsegs, offset, seg;
108942c1b001SThomas Moestl 
10909ba2b298SMarius Strobl 	GEM_LOCK_ASSERT(sc, MA_OWNED);
10919ba2b298SMarius Strobl 
109242c1b001SThomas Moestl 	/* Get a work queue entry. */
109342c1b001SThomas Moestl 	if ((txs = STAILQ_FIRST(&sc->sc_txfreeq)) == NULL) {
1094305f2c06SThomas Moestl 		/* Ran out of descriptors. */
109512fb0330SPyun YongHyeon 		return (ENOBUFS);
1096305f2c06SThomas Moestl 	}
1097ccb1212aSMarius Strobl 
1098ccb1212aSMarius Strobl 	cflags = 0;
1099ccb1212aSMarius Strobl 	if (((*m_head)->m_pkthdr.csum_flags & sc->sc_csum_features) != 0) {
1100ccb1212aSMarius Strobl 		if (M_WRITABLE(*m_head) == 0) {
1101ccb1212aSMarius Strobl 			m = m_dup(*m_head, M_DONTWAIT);
1102ccb1212aSMarius Strobl 			m_freem(*m_head);
1103ccb1212aSMarius Strobl 			*m_head = m;
1104ccb1212aSMarius Strobl 			if (m == NULL)
1105ccb1212aSMarius Strobl 				return (ENOBUFS);
1106ccb1212aSMarius Strobl 		}
1107ccb1212aSMarius Strobl 		offset = sizeof(struct ether_header);
1108ccb1212aSMarius Strobl 		m = m_pullup(*m_head, offset + sizeof(struct ip));
1109ccb1212aSMarius Strobl 		if (m == NULL) {
1110ccb1212aSMarius Strobl 			*m_head = NULL;
1111ccb1212aSMarius Strobl 			return (ENOBUFS);
1112ccb1212aSMarius Strobl 		}
1113ccb1212aSMarius Strobl 		ip = (struct ip *)(mtod(m, caddr_t) + offset);
1114ccb1212aSMarius Strobl 		offset += (ip->ip_hl << 2);
1115ccb1212aSMarius Strobl 		cflags = offset << GEM_TD_CXSUM_STARTSHFT |
1116ccb1212aSMarius Strobl 		    ((offset + m->m_pkthdr.csum_data) <<
1117ccb1212aSMarius Strobl 		    GEM_TD_CXSUM_STUFFSHFT) | GEM_TD_CXSUM_ENABLE;
1118ccb1212aSMarius Strobl 		*m_head = m;
1119ccb1212aSMarius Strobl 	}
1120ccb1212aSMarius Strobl 
112112fb0330SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->sc_tdmatag, txs->txs_dmamap,
112212fb0330SPyun YongHyeon 	    *m_head, txsegs, &nsegs, BUS_DMA_NOWAIT);
112312fb0330SPyun YongHyeon 	if (error == EFBIG) {
1124304a4c6fSJohn Baldwin 		m = m_collapse(*m_head, M_DONTWAIT, GEM_NTXSEGS);
112512fb0330SPyun YongHyeon 		if (m == NULL) {
112612fb0330SPyun YongHyeon 			m_freem(*m_head);
112712fb0330SPyun YongHyeon 			*m_head = NULL;
112812fb0330SPyun YongHyeon 			return (ENOBUFS);
112912fb0330SPyun YongHyeon 		}
113012fb0330SPyun YongHyeon 		*m_head = m;
11312a79fd39SMarius Strobl 		error = bus_dmamap_load_mbuf_sg(sc->sc_tdmatag,
11322a79fd39SMarius Strobl 		    txs->txs_dmamap, *m_head, txsegs, &nsegs,
11332a79fd39SMarius Strobl 		    BUS_DMA_NOWAIT);
113412fb0330SPyun YongHyeon 		if (error != 0) {
113512fb0330SPyun YongHyeon 			m_freem(*m_head);
113612fb0330SPyun YongHyeon 			*m_head = NULL;
113712fb0330SPyun YongHyeon 			return (error);
113812fb0330SPyun YongHyeon 		}
113912fb0330SPyun YongHyeon 	} else if (error != 0)
114012fb0330SPyun YongHyeon 		return (error);
1141801772ecSMarius Strobl 	/* If nsegs is wrong then the stack is corrupt. */
1142801772ecSMarius Strobl 	KASSERT(nsegs <= GEM_NTXSEGS,
1143801772ecSMarius Strobl 	    ("%s: too many DMA segments (%d)", __func__, nsegs));
114412fb0330SPyun YongHyeon 	if (nsegs == 0) {
114512fb0330SPyun YongHyeon 		m_freem(*m_head);
114612fb0330SPyun YongHyeon 		*m_head = NULL;
114712fb0330SPyun YongHyeon 		return (EIO);
114812fb0330SPyun YongHyeon 	}
114912fb0330SPyun YongHyeon 
115012fb0330SPyun YongHyeon 	/*
115112fb0330SPyun YongHyeon 	 * Ensure we have enough descriptors free to describe
115212fb0330SPyun YongHyeon 	 * the packet.  Note, we always reserve one descriptor
11532a79fd39SMarius Strobl 	 * at the end of the ring as a termination point, in
11542a79fd39SMarius Strobl 	 * order to prevent wrap-around.
115512fb0330SPyun YongHyeon 	 */
115612fb0330SPyun YongHyeon 	if (nsegs > sc->sc_txfree - 1) {
115712fb0330SPyun YongHyeon 		txs->txs_ndescs = 0;
115812fb0330SPyun YongHyeon 		bus_dmamap_unload(sc->sc_tdmatag, txs->txs_dmamap);
115912fb0330SPyun YongHyeon 		return (ENOBUFS);
116012fb0330SPyun YongHyeon 	}
116112fb0330SPyun YongHyeon 
116212fb0330SPyun YongHyeon 	txs->txs_ndescs = nsegs;
1163305f2c06SThomas Moestl 	txs->txs_firstdesc = sc->sc_txnext;
116412fb0330SPyun YongHyeon 	nexttx = txs->txs_firstdesc;
116512fb0330SPyun YongHyeon 	for (seg = 0; seg < nsegs; seg++, nexttx = GEM_NEXTTX(nexttx)) {
116612fb0330SPyun YongHyeon #ifdef GEM_DEBUG
11672a79fd39SMarius Strobl 		CTR6(KTR_GEM,
11682a79fd39SMarius Strobl 		    "%s: mapping seg %d (txd %d), len %lx, addr %#lx (%#lx)",
11692a79fd39SMarius Strobl 		    __func__, seg, nexttx, txsegs[seg].ds_len,
11702a79fd39SMarius Strobl 		    txsegs[seg].ds_addr,
117112fb0330SPyun YongHyeon 		    GEM_DMA_WRITE(sc, txsegs[seg].ds_addr));
117212fb0330SPyun YongHyeon #endif
117312fb0330SPyun YongHyeon 		sc->sc_txdescs[nexttx].gd_addr =
117412fb0330SPyun YongHyeon 		    GEM_DMA_WRITE(sc, txsegs[seg].ds_addr);
117512fb0330SPyun YongHyeon 		KASSERT(txsegs[seg].ds_len < GEM_TD_BUFSIZE,
117612fb0330SPyun YongHyeon 		    ("%s: segment size too large!", __func__));
117712fb0330SPyun YongHyeon 		flags = txsegs[seg].ds_len & GEM_TD_BUFSIZE;
117812fb0330SPyun YongHyeon 		sc->sc_txdescs[nexttx].gd_flags =
117912fb0330SPyun YongHyeon 		    GEM_DMA_WRITE(sc, flags | cflags);
118012fb0330SPyun YongHyeon 		txs->txs_lastdesc = nexttx;
118142c1b001SThomas Moestl 	}
1182305f2c06SThomas Moestl 
11832a79fd39SMarius Strobl 	/* Set EOP on the last descriptor. */
118412fb0330SPyun YongHyeon #ifdef GEM_DEBUG
11852a79fd39SMarius Strobl 	CTR3(KTR_GEM, "%s: end of packet at segment %d, TX %d",
11862a79fd39SMarius Strobl 	    __func__, seg, nexttx);
118712fb0330SPyun YongHyeon #endif
118812fb0330SPyun YongHyeon 	sc->sc_txdescs[txs->txs_lastdesc].gd_flags |=
118912fb0330SPyun YongHyeon 	    GEM_DMA_WRITE(sc, GEM_TD_END_OF_PACKET);
119012fb0330SPyun YongHyeon 
11912a79fd39SMarius Strobl 	/* Lastly set SOP on the first descriptor. */
119212fb0330SPyun YongHyeon #ifdef GEM_DEBUG
11932a79fd39SMarius Strobl 	CTR3(KTR_GEM, "%s: start of packet at segment %d, TX %d",
11942a79fd39SMarius Strobl 	    __func__, seg, nexttx);
119512fb0330SPyun YongHyeon #endif
119612fb0330SPyun YongHyeon 	if (++sc->sc_txwin > GEM_NTXSEGS * 2 / 3) {
119712fb0330SPyun YongHyeon 		sc->sc_txwin = 0;
119812fb0330SPyun YongHyeon 		sc->sc_txdescs[txs->txs_firstdesc].gd_flags |=
119912fb0330SPyun YongHyeon 		    GEM_DMA_WRITE(sc, GEM_TD_INTERRUPT_ME |
120012fb0330SPyun YongHyeon 		    GEM_TD_START_OF_PACKET);
120112fb0330SPyun YongHyeon 	} else
120212fb0330SPyun YongHyeon 		sc->sc_txdescs[txs->txs_firstdesc].gd_flags |=
120312fb0330SPyun YongHyeon 		    GEM_DMA_WRITE(sc, GEM_TD_START_OF_PACKET);
120412fb0330SPyun YongHyeon 
120542c1b001SThomas Moestl 	/* Sync the DMA map. */
12062a79fd39SMarius Strobl 	bus_dmamap_sync(sc->sc_tdmatag, txs->txs_dmamap,
12072a79fd39SMarius Strobl 	    BUS_DMASYNC_PREWRITE);
1208305f2c06SThomas Moestl 
120918100346SThomas Moestl #ifdef GEM_DEBUG
121012fb0330SPyun YongHyeon 	CTR4(KTR_GEM, "%s: setting firstdesc=%d, lastdesc=%d, ndescs=%d",
12112a79fd39SMarius Strobl 	    __func__, txs->txs_firstdesc, txs->txs_lastdesc,
12122a79fd39SMarius Strobl 	    txs->txs_ndescs);
121318100346SThomas Moestl #endif
121442c1b001SThomas Moestl 	STAILQ_REMOVE_HEAD(&sc->sc_txfreeq, txs_q);
1215305f2c06SThomas Moestl 	STAILQ_INSERT_TAIL(&sc->sc_txdirtyq, txs, txs_q);
121612fb0330SPyun YongHyeon 	txs->txs_mbuf = *m_head;
1217305f2c06SThomas Moestl 
1218305f2c06SThomas Moestl 	sc->sc_txnext = GEM_NEXTTX(txs->txs_lastdesc);
1219305f2c06SThomas Moestl 	sc->sc_txfree -= txs->txs_ndescs;
122042c1b001SThomas Moestl 
122112fb0330SPyun YongHyeon 	return (0);
122242c1b001SThomas Moestl }
122342c1b001SThomas Moestl 
122442c1b001SThomas Moestl static void
12252a79fd39SMarius Strobl gem_init_regs(struct gem_softc *sc)
122642c1b001SThomas Moestl {
12274a0d6638SRuslan Ermilov 	const u_char *laddr = IF_LLADDR(sc->sc_ifp);
122842c1b001SThomas Moestl 
12299ba2b298SMarius Strobl 	GEM_LOCK_ASSERT(sc, MA_OWNED);
12309ba2b298SMarius Strobl 
12312a79fd39SMarius Strobl 	/* These registers are not cleared on reset. */
12321ed3fed7SMarius Strobl 	if ((sc->sc_flags & GEM_INITED) == 0) {
12332a79fd39SMarius Strobl 		/* magic values */
1234bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_IPG0, 0);
1235bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_IPG1, 8);
1236bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_IPG2, 4);
123742c1b001SThomas Moestl 
12389ba2b298SMarius Strobl 		/* min frame length */
1239bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_MAC_MIN_FRAME, ETHER_MIN_LEN);
12409ba2b298SMarius Strobl 		/* max frame length and max burst size */
1241bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_MAC_MAX_FRAME,
12421ed3fed7SMarius Strobl 		    (ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN) | (0x2000 << 16));
1243336cca9eSBenno Rice 
12449ba2b298SMarius Strobl 		/* more magic values */
1245bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_PREAMBLE_LEN, 0x7);
1246bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_JAM_SIZE, 0x4);
1247bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_ATTEMPT_LIMIT, 0x10);
1248*9a68cbd3SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_CONTROL_TYPE, 0x8808);
12499ba2b298SMarius Strobl 
12509ba2b298SMarius Strobl 		/* random number seed */
1251bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_RANDOM_SEED,
1252336cca9eSBenno Rice 		    ((laddr[5] << 8) | laddr[4]) & 0x3ff);
1253336cca9eSBenno Rice 
12542a79fd39SMarius Strobl 		/* secondary MAC address: 0:0:0:0:0:0 */
1255bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR3, 0);
1256bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR4, 0);
1257bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR5, 0);
1258336cca9eSBenno Rice 
12592a79fd39SMarius Strobl 		/* MAC control address: 01:80:c2:00:00:01 */
1260bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR6, 0x0001);
1261bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR7, 0xc200);
1262bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR8, 0x0180);
126342c1b001SThomas Moestl 
12642a79fd39SMarius Strobl 		/* MAC filter address: 0:0:0:0:0:0 */
1265bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR_FILTER0, 0);
1266bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR_FILTER1, 0);
1267bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR_FILTER2, 0);
1268bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_ADR_FLT_MASK1_2, 0);
1269bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_ADR_FLT_MASK0, 0);
127042c1b001SThomas Moestl 
12711ed3fed7SMarius Strobl 		sc->sc_flags |= GEM_INITED;
127242c1b001SThomas Moestl 	}
127342c1b001SThomas Moestl 
12742a79fd39SMarius Strobl 	/* Counters need to be zeroed. */
1275bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_NORM_COLL_CNT, 0);
1276bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_FIRST_COLL_CNT, 0);
1277bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_EXCESS_COLL_CNT, 0);
1278bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_LATE_COLL_CNT, 0);
1279bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_DEFER_TMR_CNT, 0);
1280bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_PEAK_ATTEMPTS, 0);
1281bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_FRAME_COUNT, 0);
1282bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_LEN_ERR_CNT, 0);
1283bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_ALIGN_ERR, 0);
1284bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_CRC_ERR_CNT, 0);
1285bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_CODE_VIOL, 0);
128642c1b001SThomas Moestl 
12871ed3fed7SMarius Strobl 	/* Set XOFF PAUSE time. */
1288bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_SEND_PAUSE_CMD, 0x1BF0);
12891ed3fed7SMarius Strobl 
12902a79fd39SMarius Strobl 	/* Set the station address. */
1291bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR0, (laddr[4] << 8) | laddr[5]);
1292bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR1, (laddr[2] << 8) | laddr[3]);
1293bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR2, (laddr[0] << 8) | laddr[1]);
1294336cca9eSBenno Rice 
12951ed3fed7SMarius Strobl 	/* Enable MII outputs. */
1296bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_XIF_CONFIG, GEM_MAC_XIF_TX_MII_ENA);
129742c1b001SThomas Moestl }
129842c1b001SThomas Moestl 
129942c1b001SThomas Moestl static void
13002a79fd39SMarius Strobl gem_start(struct ifnet *ifp)
130142c1b001SThomas Moestl {
13022a79fd39SMarius Strobl 	struct gem_softc *sc = ifp->if_softc;
13038cfaff7dSMarius Strobl 
13048cfaff7dSMarius Strobl 	GEM_LOCK(sc);
13058cfaff7dSMarius Strobl 	gem_start_locked(ifp);
13068cfaff7dSMarius Strobl 	GEM_UNLOCK(sc);
13078cfaff7dSMarius Strobl }
13088cfaff7dSMarius Strobl 
13099ba2b298SMarius Strobl static inline void
13109ba2b298SMarius Strobl gem_txkick(struct gem_softc *sc)
13119ba2b298SMarius Strobl {
13129ba2b298SMarius Strobl 
13139ba2b298SMarius Strobl 	/*
13149ba2b298SMarius Strobl 	 * Update the TX kick register.  This register has to point to the
13159ba2b298SMarius Strobl 	 * descriptor after the last valid one and for optimum performance
13169ba2b298SMarius Strobl 	 * should be incremented in multiples of 4 (the DMA engine fetches/
13179ba2b298SMarius Strobl 	 * updates descriptors in batches of 4).
13189ba2b298SMarius Strobl 	 */
13199ba2b298SMarius Strobl #ifdef GEM_DEBUG
13209ba2b298SMarius Strobl 	CTR3(KTR_GEM, "%s: %s: kicking TX %d",
13219ba2b298SMarius Strobl 	    device_get_name(sc->sc_dev), __func__, sc->sc_txnext);
13229ba2b298SMarius Strobl #endif
13239ba2b298SMarius Strobl 	GEM_CDSYNC(sc, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
13249ba2b298SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_TX_KICK, sc->sc_txnext);
13259ba2b298SMarius Strobl }
13269ba2b298SMarius Strobl 
13278cfaff7dSMarius Strobl static void
13282a79fd39SMarius Strobl gem_start_locked(struct ifnet *ifp)
13298cfaff7dSMarius Strobl {
13302a79fd39SMarius Strobl 	struct gem_softc *sc = ifp->if_softc;
133112fb0330SPyun YongHyeon 	struct mbuf *m;
13329ba2b298SMarius Strobl 	int kicked, ntx;
13339ba2b298SMarius Strobl 
13349ba2b298SMarius Strobl 	GEM_LOCK_ASSERT(sc, MA_OWNED);
133542c1b001SThomas Moestl 
133613f4c340SRobert Watson 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
13371ed3fed7SMarius Strobl 	    IFF_DRV_RUNNING || (sc->sc_flags & GEM_LINK) == 0)
133842c1b001SThomas Moestl 		return;
133942c1b001SThomas Moestl 
134018100346SThomas Moestl #ifdef GEM_DEBUG
134112fb0330SPyun YongHyeon 	CTR4(KTR_GEM, "%s: %s: txfree %d, txnext %d",
13421ed3fed7SMarius Strobl 	    device_get_name(sc->sc_dev), __func__, sc->sc_txfree,
13431ed3fed7SMarius Strobl 	    sc->sc_txnext);
134418100346SThomas Moestl #endif
13452a79fd39SMarius Strobl 	ntx = 0;
13469ba2b298SMarius Strobl 	kicked = 0;
134712fb0330SPyun YongHyeon 	for (; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) && sc->sc_txfree > 1;) {
134812fb0330SPyun YongHyeon 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m);
134912fb0330SPyun YongHyeon 		if (m == NULL)
135042c1b001SThomas Moestl 			break;
13511ed3fed7SMarius Strobl 		if (gem_load_txmbuf(sc, &m) != 0) {
135212fb0330SPyun YongHyeon 			if (m == NULL)
135312fb0330SPyun YongHyeon 				break;
135412fb0330SPyun YongHyeon 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
135512fb0330SPyun YongHyeon 			IFQ_DRV_PREPEND(&ifp->if_snd, m);
135642c1b001SThomas Moestl 			break;
135742c1b001SThomas Moestl 		}
13589ba2b298SMarius Strobl 		if ((sc->sc_txnext % 4) == 0) {
13599ba2b298SMarius Strobl 			gem_txkick(sc);
13609ba2b298SMarius Strobl 			kicked = 1;
13619ba2b298SMarius Strobl 		} else
13629ba2b298SMarius Strobl 			kicked = 0;
136318100346SThomas Moestl 		ntx++;
136412fb0330SPyun YongHyeon 		BPF_MTAP(ifp, m);
1365305f2c06SThomas Moestl 	}
1366305f2c06SThomas Moestl 
1367305f2c06SThomas Moestl 	if (ntx > 0) {
13689ba2b298SMarius Strobl 		if (kicked == 0)
13699ba2b298SMarius Strobl 			gem_txkick(sc);
137018100346SThomas Moestl #ifdef GEM_DEBUG
1371305f2c06SThomas Moestl 		CTR2(KTR_GEM, "%s: packets enqueued, OWN on %d",
13721ed3fed7SMarius Strobl 		    device_get_name(sc->sc_dev), sc->sc_txnext);
137318100346SThomas Moestl #endif
1374305f2c06SThomas Moestl 
137542c1b001SThomas Moestl 		/* Set a watchdog timer in case the chip flakes out. */
13768cb37876SMarius Strobl 		sc->sc_wdog_timer = 5;
137718100346SThomas Moestl #ifdef GEM_DEBUG
137812fb0330SPyun YongHyeon 		CTR3(KTR_GEM, "%s: %s: watchdog %d",
13792a79fd39SMarius Strobl 		    device_get_name(sc->sc_dev), __func__,
13802a79fd39SMarius Strobl 		    sc->sc_wdog_timer);
138118100346SThomas Moestl #endif
138242c1b001SThomas Moestl 	}
138342c1b001SThomas Moestl }
138442c1b001SThomas Moestl 
138542c1b001SThomas Moestl static void
13862a79fd39SMarius Strobl gem_tint(struct gem_softc *sc)
138742c1b001SThomas Moestl {
1388fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
138942c1b001SThomas Moestl 	struct gem_txsoft *txs;
13909ba2b298SMarius Strobl 	int progress;
13919ba2b298SMarius Strobl 	uint32_t txlast;
139218100346SThomas Moestl #ifdef GEM_DEBUG
13932a79fd39SMarius Strobl 	int i;
13942a79fd39SMarius Strobl 
13959ba2b298SMarius Strobl 	GEM_LOCK_ASSERT(sc, MA_OWNED);
13969ba2b298SMarius Strobl 
139712fb0330SPyun YongHyeon 	CTR2(KTR_GEM, "%s: %s", device_get_name(sc->sc_dev), __func__);
139818100346SThomas Moestl #endif
139942c1b001SThomas Moestl 
140042c1b001SThomas Moestl 	/*
14012a79fd39SMarius Strobl 	 * Go through our TX list and free mbufs for those
140242c1b001SThomas Moestl 	 * frames that have been transmitted.
140342c1b001SThomas Moestl 	 */
14042a79fd39SMarius Strobl 	progress = 0;
1405b2d59f42SThomas Moestl 	GEM_CDSYNC(sc, BUS_DMASYNC_POSTREAD);
140642c1b001SThomas Moestl 	while ((txs = STAILQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
140742c1b001SThomas Moestl #ifdef GEM_DEBUG
14082a79fd39SMarius Strobl 		if ((ifp->if_flags & IFF_DEBUG) != 0) {
140942c1b001SThomas Moestl 			printf("    txsoft %p transmit chain:\n", txs);
141042c1b001SThomas Moestl 			for (i = txs->txs_firstdesc;; i = GEM_NEXTTX(i)) {
141142c1b001SThomas Moestl 				printf("descriptor %d: ", i);
14122a79fd39SMarius Strobl 				printf("gd_flags: 0x%016llx\t",
14132a79fd39SMarius Strobl 				    (long long)GEM_DMA_READ(sc,
14142a79fd39SMarius Strobl 				    sc->sc_txdescs[i].gd_flags));
14152a79fd39SMarius Strobl 				printf("gd_addr: 0x%016llx\n",
14162a79fd39SMarius Strobl 				    (long long)GEM_DMA_READ(sc,
14172a79fd39SMarius Strobl 				    sc->sc_txdescs[i].gd_addr));
141842c1b001SThomas Moestl 				if (i == txs->txs_lastdesc)
141942c1b001SThomas Moestl 					break;
142042c1b001SThomas Moestl 			}
142142c1b001SThomas Moestl 		}
142242c1b001SThomas Moestl #endif
142342c1b001SThomas Moestl 
142442c1b001SThomas Moestl 		/*
14251ed3fed7SMarius Strobl 		 * In theory, we could harvest some descriptors before
142642c1b001SThomas Moestl 		 * the ring is empty, but that's a bit complicated.
142742c1b001SThomas Moestl 		 *
142842c1b001SThomas Moestl 		 * GEM_TX_COMPLETION points to the last descriptor
142942c1b001SThomas Moestl 		 * processed + 1.
143042c1b001SThomas Moestl 		 */
1431bd3d9826SMarius Strobl 		txlast = GEM_BANK1_READ_4(sc, GEM_TX_COMPLETION);
143218100346SThomas Moestl #ifdef GEM_DEBUG
143312fb0330SPyun YongHyeon 		CTR4(KTR_GEM, "%s: txs->txs_firstdesc = %d, "
143442c1b001SThomas Moestl 		    "txs->txs_lastdesc = %d, txlast = %d",
143512fb0330SPyun YongHyeon 		    __func__, txs->txs_firstdesc, txs->txs_lastdesc, txlast);
143618100346SThomas Moestl #endif
143742c1b001SThomas Moestl 		if (txs->txs_firstdesc <= txs->txs_lastdesc) {
143842c1b001SThomas Moestl 			if ((txlast >= txs->txs_firstdesc) &&
143942c1b001SThomas Moestl 			    (txlast <= txs->txs_lastdesc))
144042c1b001SThomas Moestl 				break;
144142c1b001SThomas Moestl 		} else {
14422a79fd39SMarius Strobl 			/* Ick -- this command wraps. */
144342c1b001SThomas Moestl 			if ((txlast >= txs->txs_firstdesc) ||
144442c1b001SThomas Moestl 			    (txlast <= txs->txs_lastdesc))
144542c1b001SThomas Moestl 				break;
144642c1b001SThomas Moestl 		}
144742c1b001SThomas Moestl 
144818100346SThomas Moestl #ifdef GEM_DEBUG
14492a79fd39SMarius Strobl 		CTR1(KTR_GEM, "%s: releasing a descriptor", __func__);
145018100346SThomas Moestl #endif
145142c1b001SThomas Moestl 		STAILQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
145242c1b001SThomas Moestl 
145342c1b001SThomas Moestl 		sc->sc_txfree += txs->txs_ndescs;
145442c1b001SThomas Moestl 
1455305f2c06SThomas Moestl 		bus_dmamap_sync(sc->sc_tdmatag, txs->txs_dmamap,
145642c1b001SThomas Moestl 		    BUS_DMASYNC_POSTWRITE);
1457305f2c06SThomas Moestl 		bus_dmamap_unload(sc->sc_tdmatag, txs->txs_dmamap);
145842c1b001SThomas Moestl 		if (txs->txs_mbuf != NULL) {
145942c1b001SThomas Moestl 			m_freem(txs->txs_mbuf);
146042c1b001SThomas Moestl 			txs->txs_mbuf = NULL;
146142c1b001SThomas Moestl 		}
146242c1b001SThomas Moestl 
146342c1b001SThomas Moestl 		STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
146442c1b001SThomas Moestl 
146542c1b001SThomas Moestl 		ifp->if_opackets++;
1466336cca9eSBenno Rice 		progress = 1;
146742c1b001SThomas Moestl 	}
146842c1b001SThomas Moestl 
146918100346SThomas Moestl #ifdef GEM_DEBUG
14702a79fd39SMarius Strobl 	CTR4(KTR_GEM, "%s: GEM_TX_STATE_MACHINE %x GEM_TX_DATA_PTR %llx "
147142c1b001SThomas Moestl 	    "GEM_TX_COMPLETION %x",
1472bd3d9826SMarius Strobl 	    __func__, GEM_BANK1_READ_4(sc, GEM_TX_STATE_MACHINE),
1473bd3d9826SMarius Strobl 	    ((long long)GEM_BANK1_READ_4(sc, GEM_TX_DATA_PTR_HI) << 32) |
1474bd3d9826SMarius Strobl 	    GEM_BANK1_READ_4(sc, GEM_TX_DATA_PTR_LO),
1475bd3d9826SMarius Strobl 	    GEM_BANK1_READ_4(sc, GEM_TX_COMPLETION));
147618100346SThomas Moestl #endif
147742c1b001SThomas Moestl 
1478336cca9eSBenno Rice 	if (progress) {
1479336cca9eSBenno Rice 		if (sc->sc_txfree == GEM_NTXDESC - 1)
1480336cca9eSBenno Rice 			sc->sc_txwin = 0;
148142c1b001SThomas Moestl 
14822a79fd39SMarius Strobl 		/*
14832a79fd39SMarius Strobl 		 * We freed some descriptors, so reset IFF_DRV_OACTIVE
14842a79fd39SMarius Strobl 		 * and restart.
14852a79fd39SMarius Strobl 		 */
148613f4c340SRobert Watson 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
14879ba2b298SMarius Strobl 		if (STAILQ_EMPTY(&sc->sc_txdirtyq))
14889ba2b298SMarius Strobl 		    sc->sc_wdog_timer = 0;
148912fb0330SPyun YongHyeon 		gem_start_locked(ifp);
1490336cca9eSBenno Rice 	}
149142c1b001SThomas Moestl 
149218100346SThomas Moestl #ifdef GEM_DEBUG
149312fb0330SPyun YongHyeon 	CTR3(KTR_GEM, "%s: %s: watchdog %d",
149412fb0330SPyun YongHyeon 	    device_get_name(sc->sc_dev), __func__, sc->sc_wdog_timer);
149518100346SThomas Moestl #endif
149642c1b001SThomas Moestl }
149742c1b001SThomas Moestl 
1498c3d5598aSMarius Strobl #ifdef GEM_RINT_TIMEOUT
14990d80b9bdSThomas Moestl static void
15002a79fd39SMarius Strobl gem_rint_timeout(void *arg)
15010d80b9bdSThomas Moestl {
15022a79fd39SMarius Strobl 	struct gem_softc *sc = arg;
15030d80b9bdSThomas Moestl 
15041f317bf9SMarius Strobl 	GEM_LOCK_ASSERT(sc, MA_OWNED);
15059ba2b298SMarius Strobl 
15068cfaff7dSMarius Strobl 	gem_rint(sc);
15070d80b9bdSThomas Moestl }
150811e3f060SJake Burkholder #endif
15090d80b9bdSThomas Moestl 
151042c1b001SThomas Moestl static void
15112a79fd39SMarius Strobl gem_rint(struct gem_softc *sc)
151242c1b001SThomas Moestl {
1513fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
151442c1b001SThomas Moestl 	struct mbuf *m;
15152a79fd39SMarius Strobl 	uint64_t rxstat;
15162a79fd39SMarius Strobl 	uint32_t rxcomp;
151742c1b001SThomas Moestl 
15189ba2b298SMarius Strobl 	GEM_LOCK_ASSERT(sc, MA_OWNED);
15199ba2b298SMarius Strobl 
1520c3d5598aSMarius Strobl #ifdef GEM_RINT_TIMEOUT
15210d80b9bdSThomas Moestl 	callout_stop(&sc->sc_rx_ch);
1522c3d5598aSMarius Strobl #endif
152318100346SThomas Moestl #ifdef GEM_DEBUG
152412fb0330SPyun YongHyeon 	CTR2(KTR_GEM, "%s: %s", device_get_name(sc->sc_dev), __func__);
152518100346SThomas Moestl #endif
1526336cca9eSBenno Rice 
1527336cca9eSBenno Rice 	/*
1528336cca9eSBenno Rice 	 * Read the completion register once.  This limits
1529336cca9eSBenno Rice 	 * how long the following loop can execute.
1530336cca9eSBenno Rice 	 */
1531bd3d9826SMarius Strobl 	rxcomp = GEM_BANK1_READ_4(sc, GEM_RX_COMPLETION);
153218100346SThomas Moestl #ifdef GEM_DEBUG
15339ba2b298SMarius Strobl 	CTR3(KTR_GEM, "%s: sc->sc_rxptr %d, complete %d",
153412fb0330SPyun YongHyeon 	    __func__, sc->sc_rxptr, rxcomp);
153518100346SThomas Moestl #endif
15369ba2b298SMarius Strobl 	GEM_CDSYNC(sc, BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
15371ed3fed7SMarius Strobl 	for (; sc->sc_rxptr != rxcomp;) {
15381ed3fed7SMarius Strobl 		m = sc->sc_rxsoft[sc->sc_rxptr].rxs_mbuf;
15391ed3fed7SMarius Strobl 		rxstat = GEM_DMA_READ(sc,
15401ed3fed7SMarius Strobl 		    sc->sc_rxdescs[sc->sc_rxptr].gd_flags);
154142c1b001SThomas Moestl 
154242c1b001SThomas Moestl 		if (rxstat & GEM_RD_OWN) {
1543c3d5598aSMarius Strobl #ifdef GEM_RINT_TIMEOUT
154442c1b001SThomas Moestl 			/*
15450d80b9bdSThomas Moestl 			 * The descriptor is still marked as owned, although
15460d80b9bdSThomas Moestl 			 * it is supposed to have completed.  This has been
15470d80b9bdSThomas Moestl 			 * observed on some machines.  Just exiting here
15480d80b9bdSThomas Moestl 			 * might leave the packet sitting around until another
15490d80b9bdSThomas Moestl 			 * one arrives to trigger a new interrupt, which is
15500d80b9bdSThomas Moestl 			 * generally undesirable, so set up a timeout.
155142c1b001SThomas Moestl 			 */
15520d80b9bdSThomas Moestl 			callout_reset(&sc->sc_rx_ch, GEM_RXOWN_TICKS,
15530d80b9bdSThomas Moestl 			    gem_rint_timeout, sc);
1554336cca9eSBenno Rice #endif
15551ed3fed7SMarius Strobl 			m = NULL;
15561ed3fed7SMarius Strobl 			goto kickit;
155742c1b001SThomas Moestl 		}
155842c1b001SThomas Moestl 
155942c1b001SThomas Moestl 		if (rxstat & GEM_RD_BAD_CRC) {
1560336cca9eSBenno Rice 			ifp->if_ierrors++;
156142c1b001SThomas Moestl 			device_printf(sc->sc_dev, "receive error: CRC error\n");
15621ed3fed7SMarius Strobl 			GEM_INIT_RXDESC(sc, sc->sc_rxptr);
15631ed3fed7SMarius Strobl 			m = NULL;
15641ed3fed7SMarius Strobl 			goto kickit;
156542c1b001SThomas Moestl 		}
156642c1b001SThomas Moestl 
156742c1b001SThomas Moestl #ifdef GEM_DEBUG
15682a79fd39SMarius Strobl 		if ((ifp->if_flags & IFF_DEBUG) != 0) {
15691ed3fed7SMarius Strobl 			printf("    rxsoft %p descriptor %d: ",
15701ed3fed7SMarius Strobl 			    &sc->sc_rxsoft[sc->sc_rxptr], sc->sc_rxptr);
15712a79fd39SMarius Strobl 			printf("gd_flags: 0x%016llx\t",
15722a79fd39SMarius Strobl 			    (long long)GEM_DMA_READ(sc,
15732a79fd39SMarius Strobl 			    sc->sc_rxdescs[sc->sc_rxptr].gd_flags));
15742a79fd39SMarius Strobl 			printf("gd_addr: 0x%016llx\n",
15752a79fd39SMarius Strobl 			    (long long)GEM_DMA_READ(sc,
15762a79fd39SMarius Strobl 			    sc->sc_rxdescs[sc->sc_rxptr].gd_addr));
157742c1b001SThomas Moestl 		}
157842c1b001SThomas Moestl #endif
157942c1b001SThomas Moestl 
158042c1b001SThomas Moestl 		/*
158142c1b001SThomas Moestl 		 * Allocate a new mbuf cluster.  If that fails, we are
158242c1b001SThomas Moestl 		 * out of memory, and must drop the packet and recycle
158342c1b001SThomas Moestl 		 * the buffer that's already attached to this descriptor.
158442c1b001SThomas Moestl 		 */
15851ed3fed7SMarius Strobl 		if (gem_add_rxbuf(sc, sc->sc_rxptr) != 0) {
158642c1b001SThomas Moestl 			ifp->if_ierrors++;
15871ed3fed7SMarius Strobl 			GEM_INIT_RXDESC(sc, sc->sc_rxptr);
15881ed3fed7SMarius Strobl 			m = NULL;
15891ed3fed7SMarius Strobl 		}
15901ed3fed7SMarius Strobl 
15911ed3fed7SMarius Strobl  kickit:
15921ed3fed7SMarius Strobl 		/*
15931ed3fed7SMarius Strobl 		 * Update the RX kick register.  This register has to point
15941ed3fed7SMarius Strobl 		 * to the descriptor after the last valid one (before the
15959ba2b298SMarius Strobl 		 * current batch) and for optimum performance should be
15969ba2b298SMarius Strobl 		 * incremented in multiples of 4 (the DMA engine fetches/
15979ba2b298SMarius Strobl 		 * updates descriptors in batches of 4).
15981ed3fed7SMarius Strobl 		 */
15991ed3fed7SMarius Strobl 		sc->sc_rxptr = GEM_NEXTRX(sc->sc_rxptr);
16001ed3fed7SMarius Strobl 		if ((sc->sc_rxptr % 4) == 0) {
1601ccb1212aSMarius Strobl 			GEM_CDSYNC(sc,
1602ccb1212aSMarius Strobl 			    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1603bd3d9826SMarius Strobl 			GEM_BANK1_WRITE_4(sc, GEM_RX_KICK,
16041ed3fed7SMarius Strobl 			    (sc->sc_rxptr + GEM_NRXDESC - 4) &
16051ed3fed7SMarius Strobl 			    GEM_NRXDESC_MASK);
16061ed3fed7SMarius Strobl 		}
16071ed3fed7SMarius Strobl 
16081ed3fed7SMarius Strobl 		if (m == NULL) {
16091ed3fed7SMarius Strobl 			if (rxstat & GEM_RD_OWN)
16101ed3fed7SMarius Strobl 				break;
161142c1b001SThomas Moestl 			continue;
161242c1b001SThomas Moestl 		}
161342c1b001SThomas Moestl 
16141ed3fed7SMarius Strobl 		ifp->if_ipackets++;
16159ba2b298SMarius Strobl 		m->m_data += ETHER_ALIGN; /* first byte offset */
161642c1b001SThomas Moestl 		m->m_pkthdr.rcvif = ifp;
16171ed3fed7SMarius Strobl 		m->m_pkthdr.len = m->m_len = GEM_RD_BUFLEN(rxstat);
161812fb0330SPyun YongHyeon 
161912fb0330SPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
162012fb0330SPyun YongHyeon 			gem_rxcksum(m, rxstat);
162142c1b001SThomas Moestl 
162242c1b001SThomas Moestl 		/* Pass it on. */
16238cfaff7dSMarius Strobl 		GEM_UNLOCK(sc);
1624673d9191SSam Leffler 		(*ifp->if_input)(ifp, m);
16258cfaff7dSMarius Strobl 		GEM_LOCK(sc);
162642c1b001SThomas Moestl 	}
162742c1b001SThomas Moestl 
162818100346SThomas Moestl #ifdef GEM_DEBUG
16299ba2b298SMarius Strobl 	CTR3(KTR_GEM, "%s: done sc->sc_rxptr %d, complete %d", __func__,
1630bd3d9826SMarius Strobl 	    sc->sc_rxptr, GEM_BANK1_READ_4(sc, GEM_RX_COMPLETION));
163118100346SThomas Moestl #endif
163242c1b001SThomas Moestl }
163342c1b001SThomas Moestl 
163442c1b001SThomas Moestl static int
16352a79fd39SMarius Strobl gem_add_rxbuf(struct gem_softc *sc, int idx)
163642c1b001SThomas Moestl {
163742c1b001SThomas Moestl 	struct gem_rxsoft *rxs = &sc->sc_rxsoft[idx];
163842c1b001SThomas Moestl 	struct mbuf *m;
1639c3d5598aSMarius Strobl 	bus_dma_segment_t segs[1];
1640c3d5598aSMarius Strobl 	int error, nsegs;
164142c1b001SThomas Moestl 
16429ba2b298SMarius Strobl 	GEM_LOCK_ASSERT(sc, MA_OWNED);
16439ba2b298SMarius Strobl 
1644a163d034SWarner Losh 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
164542c1b001SThomas Moestl 	if (m == NULL)
164642c1b001SThomas Moestl 		return (ENOBUFS);
1647305f2c06SThomas Moestl 	m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
164842c1b001SThomas Moestl 
164942c1b001SThomas Moestl #ifdef GEM_DEBUG
16502a79fd39SMarius Strobl 	/* Bzero the packet to check DMA. */
165142c1b001SThomas Moestl 	memset(m->m_ext.ext_buf, 0, m->m_ext.ext_size);
165242c1b001SThomas Moestl #endif
165342c1b001SThomas Moestl 
1654b2d59f42SThomas Moestl 	if (rxs->rxs_mbuf != NULL) {
1655b2d59f42SThomas Moestl 		bus_dmamap_sync(sc->sc_rdmatag, rxs->rxs_dmamap,
1656b2d59f42SThomas Moestl 		    BUS_DMASYNC_POSTREAD);
1657305f2c06SThomas Moestl 		bus_dmamap_unload(sc->sc_rdmatag, rxs->rxs_dmamap);
1658b2d59f42SThomas Moestl 	}
165942c1b001SThomas Moestl 
1660c3d5598aSMarius Strobl 	error = bus_dmamap_load_mbuf_sg(sc->sc_rdmatag, rxs->rxs_dmamap,
1661c3d5598aSMarius Strobl 	    m, segs, &nsegs, BUS_DMA_NOWAIT);
1662c3d5598aSMarius Strobl 	if (error != 0) {
16632a79fd39SMarius Strobl 		device_printf(sc->sc_dev,
16642a79fd39SMarius Strobl 		    "cannot load RS DMA map %d, error = %d\n", idx, error);
1665c3d5598aSMarius Strobl 		m_freem(m);
16661ed3fed7SMarius Strobl 		return (error);
166742c1b001SThomas Moestl 	}
16682a79fd39SMarius Strobl 	/* If nsegs is wrong then the stack is corrupt. */
1669801772ecSMarius Strobl 	KASSERT(nsegs == 1,
1670801772ecSMarius Strobl 	    ("%s: too many DMA segments (%d)", __func__, nsegs));
16711ed3fed7SMarius Strobl 	rxs->rxs_mbuf = m;
1672c3d5598aSMarius Strobl 	rxs->rxs_paddr = segs[0].ds_addr;
167342c1b001SThomas Moestl 
16742a79fd39SMarius Strobl 	bus_dmamap_sync(sc->sc_rdmatag, rxs->rxs_dmamap,
16752a79fd39SMarius Strobl 	    BUS_DMASYNC_PREREAD);
167642c1b001SThomas Moestl 
167742c1b001SThomas Moestl 	GEM_INIT_RXDESC(sc, idx);
167842c1b001SThomas Moestl 
167942c1b001SThomas Moestl 	return (0);
168042c1b001SThomas Moestl }
168142c1b001SThomas Moestl 
168242c1b001SThomas Moestl static void
16832a79fd39SMarius Strobl gem_eint(struct gem_softc *sc, u_int status)
168442c1b001SThomas Moestl {
168542c1b001SThomas Moestl 
16861ed3fed7SMarius Strobl 	sc->sc_ifp->if_ierrors++;
16871ed3fed7SMarius Strobl 	if ((status & GEM_INTR_RX_TAG_ERR) != 0) {
16881ed3fed7SMarius Strobl 		gem_reset_rxdma(sc);
168942c1b001SThomas Moestl 		return;
169042c1b001SThomas Moestl 	}
169142c1b001SThomas Moestl 
16929ba2b298SMarius Strobl 	device_printf(sc->sc_dev, "%s: status 0x%x", __func__, status);
16939ba2b298SMarius Strobl 	if ((status & GEM_INTR_BERR) != 0) {
16949ba2b298SMarius Strobl 		if ((sc->sc_flags & GEM_PCI) != 0)
16959ba2b298SMarius Strobl 			printf(", PCI bus error 0x%x\n",
16969ba2b298SMarius Strobl 			    GEM_BANK1_READ_4(sc, GEM_PCI_ERROR_STATUS));
16979ba2b298SMarius Strobl 		else
16989ba2b298SMarius Strobl 			printf(", SBus error 0x%x\n",
16999ba2b298SMarius Strobl 			    GEM_BANK1_READ_4(sc, GEM_SBUS_STATUS));
17009ba2b298SMarius Strobl 	}
170142c1b001SThomas Moestl }
170242c1b001SThomas Moestl 
170342c1b001SThomas Moestl void
17042a79fd39SMarius Strobl gem_intr(void *v)
170542c1b001SThomas Moestl {
17062a79fd39SMarius Strobl 	struct gem_softc *sc = v;
17071ed3fed7SMarius Strobl 	uint32_t status, status2;
170842c1b001SThomas Moestl 
17098cfaff7dSMarius Strobl 	GEM_LOCK(sc);
1710bd3d9826SMarius Strobl 	status = GEM_BANK1_READ_4(sc, GEM_STATUS);
17111ed3fed7SMarius Strobl 
171218100346SThomas Moestl #ifdef GEM_DEBUG
171312fb0330SPyun YongHyeon 	CTR4(KTR_GEM, "%s: %s: cplt %x, status %x",
17149ba2b298SMarius Strobl 	    device_get_name(sc->sc_dev), __func__,
17159ba2b298SMarius Strobl 	    (status >> GEM_STATUS_TX_COMPLETION_SHFT), (u_int)status);
17161ed3fed7SMarius Strobl 
17171ed3fed7SMarius Strobl 	/*
17181ed3fed7SMarius Strobl 	 * PCS interrupts must be cleared, otherwise no traffic is passed!
17191ed3fed7SMarius Strobl 	 */
17201ed3fed7SMarius Strobl 	if ((status & GEM_INTR_PCS) != 0) {
17212a79fd39SMarius Strobl 		status2 =
1722bd3d9826SMarius Strobl 		    GEM_BANK1_READ_4(sc, GEM_MII_INTERRUP_STATUS) |
1723bd3d9826SMarius Strobl 		    GEM_BANK1_READ_4(sc, GEM_MII_INTERRUP_STATUS);
17241ed3fed7SMarius Strobl 		if ((status2 & GEM_MII_INTERRUP_LINK) != 0)
17251ed3fed7SMarius Strobl 			device_printf(sc->sc_dev,
17261ed3fed7SMarius Strobl 			    "%s: PCS link status changed\n", __func__);
17271ed3fed7SMarius Strobl 	}
17281ed3fed7SMarius Strobl 	if ((status & GEM_MAC_CONTROL_STATUS) != 0) {
1729bd3d9826SMarius Strobl 		status2 = GEM_BANK1_READ_4(sc, GEM_MAC_CONTROL_STATUS);
17301ed3fed7SMarius Strobl 		if ((status2 & GEM_MAC_PAUSED) != 0)
17311ed3fed7SMarius Strobl 			device_printf(sc->sc_dev,
17321ed3fed7SMarius Strobl 			    "%s: PAUSE received (PAUSE time %d slots)\n",
17331ed3fed7SMarius Strobl 			    __func__, GEM_MAC_PAUSE_TIME(status2));
17341ed3fed7SMarius Strobl 		if ((status2 & GEM_MAC_PAUSE) != 0)
17351ed3fed7SMarius Strobl 			device_printf(sc->sc_dev,
17361ed3fed7SMarius Strobl 			    "%s: transited to PAUSE state\n", __func__);
17371ed3fed7SMarius Strobl 		if ((status2 & GEM_MAC_RESUME) != 0)
17381ed3fed7SMarius Strobl 			device_printf(sc->sc_dev,
17391ed3fed7SMarius Strobl 			    "%s: transited to non-PAUSE state\n", __func__);
17401ed3fed7SMarius Strobl 	}
17411ed3fed7SMarius Strobl 	if ((status & GEM_INTR_MIF) != 0)
17421ed3fed7SMarius Strobl 		device_printf(sc->sc_dev, "%s: MIF interrupt\n", __func__);
174318100346SThomas Moestl #endif
174442c1b001SThomas Moestl 
17459ba2b298SMarius Strobl 	if (__predict_false(status &
17461ed3fed7SMarius Strobl 	    (GEM_INTR_RX_TAG_ERR | GEM_INTR_PERR | GEM_INTR_BERR)) != 0)
174742c1b001SThomas Moestl 		gem_eint(sc, status);
174842c1b001SThomas Moestl 
174942c1b001SThomas Moestl 	if ((status & (GEM_INTR_RX_DONE | GEM_INTR_RX_NOBUF)) != 0)
175042c1b001SThomas Moestl 		gem_rint(sc);
175142c1b001SThomas Moestl 
17521ed3fed7SMarius Strobl 	if ((status & (GEM_INTR_TX_EMPTY | GEM_INTR_TX_INTME)) != 0)
17531ed3fed7SMarius Strobl 		gem_tint(sc);
17541ed3fed7SMarius Strobl 
17559ba2b298SMarius Strobl 	if (__predict_false((status & GEM_INTR_TX_MAC) != 0)) {
1756bd3d9826SMarius Strobl 		status2 = GEM_BANK1_READ_4(sc, GEM_MAC_TX_STATUS);
17572a79fd39SMarius Strobl 		if ((status2 &
17589ba2b298SMarius Strobl 		    ~(GEM_MAC_TX_XMIT_DONE | GEM_MAC_TX_DEFER_EXP |
17599ba2b298SMarius Strobl 		    GEM_MAC_TX_PEAK_EXP)) != 0)
17602a79fd39SMarius Strobl 			device_printf(sc->sc_dev,
17612a79fd39SMarius Strobl 			    "MAC TX fault, status %x\n", status2);
17622a79fd39SMarius Strobl 		if ((status2 &
17639ba2b298SMarius Strobl 		    (GEM_MAC_TX_UNDERRUN | GEM_MAC_TX_PKT_TOO_LONG)) != 0) {
17649ba2b298SMarius Strobl 			sc->sc_ifp->if_oerrors++;
17658cfaff7dSMarius Strobl 			gem_init_locked(sc);
176642c1b001SThomas Moestl 		}
17679ba2b298SMarius Strobl 	}
17689ba2b298SMarius Strobl 	if (__predict_false((status & GEM_INTR_RX_MAC) != 0)) {
1769bd3d9826SMarius Strobl 		status2 = GEM_BANK1_READ_4(sc, GEM_MAC_RX_STATUS);
177000d12766SMarius Strobl 		/*
17711ed3fed7SMarius Strobl 		 * At least with GEM_SUN_GEM and some GEM_SUN_ERI
17721ed3fed7SMarius Strobl 		 * revisions GEM_MAC_RX_OVERFLOW happen often due to a
17731ed3fed7SMarius Strobl 		 * silicon bug so handle them silently.  Moreover, it's
17741ed3fed7SMarius Strobl 		 * likely that the receiver has hung so we reset it.
177500d12766SMarius Strobl 		 */
17762a79fd39SMarius Strobl 		if ((status2 & GEM_MAC_RX_OVERFLOW) != 0) {
17771ed3fed7SMarius Strobl 			sc->sc_ifp->if_ierrors++;
17781ed3fed7SMarius Strobl 			gem_reset_rxdma(sc);
17792a79fd39SMarius Strobl 		} else if ((status2 &
17802a79fd39SMarius Strobl 		    ~(GEM_MAC_RX_DONE | GEM_MAC_RX_FRAME_CNT)) != 0)
17812a79fd39SMarius Strobl 			device_printf(sc->sc_dev,
17822a79fd39SMarius Strobl 			    "MAC RX fault, status %x\n", status2);
178342c1b001SThomas Moestl 	}
17848cfaff7dSMarius Strobl 	GEM_UNLOCK(sc);
178542c1b001SThomas Moestl }
178642c1b001SThomas Moestl 
17878cb37876SMarius Strobl static int
17882a79fd39SMarius Strobl gem_watchdog(struct gem_softc *sc)
178942c1b001SThomas Moestl {
1790ccb1212aSMarius Strobl 	struct ifnet *ifp = sc->sc_ifp;
179142c1b001SThomas Moestl 
17928cb37876SMarius Strobl 	GEM_LOCK_ASSERT(sc, MA_OWNED);
17938cb37876SMarius Strobl 
179418100346SThomas Moestl #ifdef GEM_DEBUG
17952a79fd39SMarius Strobl 	CTR4(KTR_GEM,
17962a79fd39SMarius Strobl 	    "%s: GEM_RX_CONFIG %x GEM_MAC_RX_STATUS %x GEM_MAC_RX_CONFIG %x",
1797bd3d9826SMarius Strobl 	    __func__, GEM_BANK1_READ_4(sc, GEM_RX_CONFIG),
1798bd3d9826SMarius Strobl 	    GEM_BANK1_READ_4(sc, GEM_MAC_RX_STATUS),
1799bd3d9826SMarius Strobl 	    GEM_BANK1_READ_4(sc, GEM_MAC_RX_CONFIG));
18002a79fd39SMarius Strobl 	CTR4(KTR_GEM,
18012a79fd39SMarius Strobl 	    "%s: GEM_TX_CONFIG %x GEM_MAC_TX_STATUS %x GEM_MAC_TX_CONFIG %x",
1802bd3d9826SMarius Strobl 	    __func__, GEM_BANK1_READ_4(sc, GEM_TX_CONFIG),
1803bd3d9826SMarius Strobl 	    GEM_BANK1_READ_4(sc, GEM_MAC_TX_STATUS),
1804bd3d9826SMarius Strobl 	    GEM_BANK1_READ_4(sc, GEM_MAC_TX_CONFIG));
180518100346SThomas Moestl #endif
180642c1b001SThomas Moestl 
18078cb37876SMarius Strobl 	if (sc->sc_wdog_timer == 0 || --sc->sc_wdog_timer != 0)
18088cb37876SMarius Strobl 		return (0);
18098cb37876SMarius Strobl 
18101ed3fed7SMarius Strobl 	if ((sc->sc_flags & GEM_LINK) != 0)
181142c1b001SThomas Moestl 		device_printf(sc->sc_dev, "device timeout\n");
18121ed3fed7SMarius Strobl 	else if (bootverbose)
18131ed3fed7SMarius Strobl 		device_printf(sc->sc_dev, "device timeout (no link)\n");
1814ccb1212aSMarius Strobl 	++ifp->if_oerrors;
181542c1b001SThomas Moestl 
181642c1b001SThomas Moestl 	/* Try to get more packets going. */
18178cfaff7dSMarius Strobl 	gem_init_locked(sc);
1818ccb1212aSMarius Strobl 	gem_start_locked(ifp);
18198cb37876SMarius Strobl 	return (EJUSTRETURN);
182042c1b001SThomas Moestl }
182142c1b001SThomas Moestl 
182242c1b001SThomas Moestl static void
18232a79fd39SMarius Strobl gem_mifinit(struct gem_softc *sc)
182442c1b001SThomas Moestl {
182542c1b001SThomas Moestl 
1826801772ecSMarius Strobl 	/* Configure the MIF in frame mode. */
1827bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MIF_CONFIG,
1828bd3d9826SMarius Strobl 	    GEM_BANK1_READ_4(sc, GEM_MIF_CONFIG) & ~GEM_MIF_CONFIG_BB_ENA);
182965f2c0ffSMarius Strobl 	GEM_BANK1_BARRIER(sc, GEM_MIF_CONFIG, 4,
183065f2c0ffSMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
183142c1b001SThomas Moestl }
183242c1b001SThomas Moestl 
183342c1b001SThomas Moestl /*
183442c1b001SThomas Moestl  * MII interface
183542c1b001SThomas Moestl  *
183678d22f42SMarius Strobl  * The MII interface supports at least three different operating modes:
183742c1b001SThomas Moestl  *
183842c1b001SThomas Moestl  * Bitbang mode is implemented using data, clock and output enable registers.
183942c1b001SThomas Moestl  *
184042c1b001SThomas Moestl  * Frame mode is implemented by loading a complete frame into the frame
184142c1b001SThomas Moestl  * register and polling the valid bit for completion.
184242c1b001SThomas Moestl  *
184342c1b001SThomas Moestl  * Polling mode uses the frame register but completion is indicated by
184442c1b001SThomas Moestl  * an interrupt.
184542c1b001SThomas Moestl  *
184642c1b001SThomas Moestl  */
184742c1b001SThomas Moestl int
18482a79fd39SMarius Strobl gem_mii_readreg(device_t dev, int phy, int reg)
184942c1b001SThomas Moestl {
18502a79fd39SMarius Strobl 	struct gem_softc *sc;
185142c1b001SThomas Moestl 	int n;
18522a79fd39SMarius Strobl 	uint32_t v;
185342c1b001SThomas Moestl 
185442c1b001SThomas Moestl #ifdef GEM_DEBUG_PHY
18551ed3fed7SMarius Strobl 	printf("%s: phy %d reg %d\n", __func__, phy, reg);
185642c1b001SThomas Moestl #endif
185742c1b001SThomas Moestl 
18582a79fd39SMarius Strobl 	sc = device_get_softc(dev);
18591ed3fed7SMarius Strobl 	if ((sc->sc_flags & GEM_SERDES) != 0) {
18601ed3fed7SMarius Strobl 		switch (reg) {
18611ed3fed7SMarius Strobl 		case MII_BMCR:
18621ed3fed7SMarius Strobl 			reg = GEM_MII_CONTROL;
18631ed3fed7SMarius Strobl 			break;
18641ed3fed7SMarius Strobl 		case MII_BMSR:
18651ed3fed7SMarius Strobl 			reg = GEM_MII_STATUS;
18661ed3fed7SMarius Strobl 			break;
18671ed3fed7SMarius Strobl 		case MII_PHYIDR1:
18681ed3fed7SMarius Strobl 		case MII_PHYIDR2:
18691ed3fed7SMarius Strobl 			return (0);
18701ed3fed7SMarius Strobl 		case MII_ANAR:
18711ed3fed7SMarius Strobl 			reg = GEM_MII_ANAR;
18721ed3fed7SMarius Strobl 			break;
18731ed3fed7SMarius Strobl 		case MII_ANLPAR:
18741ed3fed7SMarius Strobl 			reg = GEM_MII_ANLPAR;
18751ed3fed7SMarius Strobl 			break;
18761ed3fed7SMarius Strobl 		case MII_EXTSR:
18771ed3fed7SMarius Strobl 			return (EXTSR_1000XFDX | EXTSR_1000XHDX);
18781ed3fed7SMarius Strobl 		default:
18791ed3fed7SMarius Strobl 			device_printf(sc->sc_dev,
18801ed3fed7SMarius Strobl 			    "%s: unhandled register %d\n", __func__, reg);
18811ed3fed7SMarius Strobl 			return (0);
18821ed3fed7SMarius Strobl 		}
1883bd3d9826SMarius Strobl 		return (GEM_BANK1_READ_4(sc, reg));
18841ed3fed7SMarius Strobl 	}
188542c1b001SThomas Moestl 
18862a79fd39SMarius Strobl 	/* Construct the frame command. */
18871ed3fed7SMarius Strobl 	v = GEM_MIF_FRAME_READ |
18881ed3fed7SMarius Strobl 	    (phy << GEM_MIF_PHY_SHIFT) |
18891ed3fed7SMarius Strobl 	    (reg << GEM_MIF_REG_SHIFT);
189042c1b001SThomas Moestl 
1891bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MIF_FRAME, v);
1892ccb1212aSMarius Strobl 	GEM_BANK1_BARRIER(sc, GEM_MIF_FRAME, 4,
1893ccb1212aSMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
189442c1b001SThomas Moestl 	for (n = 0; n < 100; n++) {
189542c1b001SThomas Moestl 		DELAY(1);
1896bd3d9826SMarius Strobl 		v = GEM_BANK1_READ_4(sc, GEM_MIF_FRAME);
18971f317bf9SMarius Strobl 		if (v & GEM_MIF_FRAME_TA0)
189842c1b001SThomas Moestl 			return (v & GEM_MIF_FRAME_DATA);
189942c1b001SThomas Moestl 	}
190042c1b001SThomas Moestl 
19012a79fd39SMarius Strobl 	device_printf(sc->sc_dev, "%s: timed out\n", __func__);
190242c1b001SThomas Moestl 	return (0);
190342c1b001SThomas Moestl }
190442c1b001SThomas Moestl 
190542c1b001SThomas Moestl int
19062a79fd39SMarius Strobl gem_mii_writereg(device_t dev, int phy, int reg, int val)
190742c1b001SThomas Moestl {
19082a79fd39SMarius Strobl 	struct gem_softc *sc;
190942c1b001SThomas Moestl 	int n;
19102a79fd39SMarius Strobl 	uint32_t v;
191142c1b001SThomas Moestl 
191242c1b001SThomas Moestl #ifdef GEM_DEBUG_PHY
19131ed3fed7SMarius Strobl 	printf("%s: phy %d reg %d val %x\n", phy, reg, val, __func__);
191442c1b001SThomas Moestl #endif
191542c1b001SThomas Moestl 
19162a79fd39SMarius Strobl 	sc = device_get_softc(dev);
19171ed3fed7SMarius Strobl 	if ((sc->sc_flags & GEM_SERDES) != 0) {
19181ed3fed7SMarius Strobl 		switch (reg) {
19191ed3fed7SMarius Strobl 		case MII_BMSR:
19201ed3fed7SMarius Strobl 			reg = GEM_MII_STATUS;
19211ed3fed7SMarius Strobl 			break;
1922ccb1212aSMarius Strobl 		case MII_BMCR:
1923ccb1212aSMarius Strobl 			reg = GEM_MII_CONTROL;
1924ccb1212aSMarius Strobl 			if ((val & GEM_MII_CONTROL_RESET) == 0)
1925ccb1212aSMarius Strobl 				break;
1926ccb1212aSMarius Strobl 			GEM_BANK1_WRITE_4(sc, GEM_MII_CONTROL, val);
1927ccb1212aSMarius Strobl 			GEM_BANK1_BARRIER(sc, GEM_MII_CONTROL, 4,
1928ccb1212aSMarius Strobl 			    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
1929ccb1212aSMarius Strobl 			if (!GEM_BANK1_BITWAIT(sc, GEM_MII_CONTROL,
1930ccb1212aSMarius Strobl 			    GEM_MII_CONTROL_RESET, 0))
1931ccb1212aSMarius Strobl 				device_printf(sc->sc_dev,
1932ccb1212aSMarius Strobl 				    "cannot reset PCS\n");
1933ccb1212aSMarius Strobl 			/* FALLTHROUGH */
19341ed3fed7SMarius Strobl 		case MII_ANAR:
1935bd3d9826SMarius Strobl 			GEM_BANK1_WRITE_4(sc, GEM_MII_CONFIG, 0);
1936bd3d9826SMarius Strobl 			GEM_BANK1_BARRIER(sc, GEM_MII_CONFIG, 4,
19371ed3fed7SMarius Strobl 			    BUS_SPACE_BARRIER_WRITE);
1938bd3d9826SMarius Strobl 			GEM_BANK1_WRITE_4(sc, GEM_MII_ANAR, val);
193965f2c0ffSMarius Strobl 			GEM_BANK1_BARRIER(sc, GEM_MII_ANAR, 4,
194065f2c0ffSMarius Strobl 			    BUS_SPACE_BARRIER_WRITE);
1941bd3d9826SMarius Strobl 			GEM_BANK1_WRITE_4(sc, GEM_MII_SLINK_CONTROL,
19421ed3fed7SMarius Strobl 			    GEM_MII_SLINK_LOOPBACK | GEM_MII_SLINK_EN_SYNC_D);
194365f2c0ffSMarius Strobl 			GEM_BANK1_BARRIER(sc, GEM_MII_SLINK_CONTROL, 4,
194465f2c0ffSMarius Strobl 			    BUS_SPACE_BARRIER_WRITE);
1945bd3d9826SMarius Strobl 			GEM_BANK1_WRITE_4(sc, GEM_MII_CONFIG,
19461ed3fed7SMarius Strobl 			    GEM_MII_CONFIG_ENABLE);
194765f2c0ffSMarius Strobl 			GEM_BANK1_BARRIER(sc, GEM_MII_CONFIG, 4,
194865f2c0ffSMarius Strobl 			    BUS_SPACE_BARRIER_WRITE);
19491ed3fed7SMarius Strobl 			return (0);
19501ed3fed7SMarius Strobl 		case MII_ANLPAR:
19511ed3fed7SMarius Strobl 			reg = GEM_MII_ANLPAR;
19521ed3fed7SMarius Strobl 			break;
19531ed3fed7SMarius Strobl 		default:
19541ed3fed7SMarius Strobl 			device_printf(sc->sc_dev,
19551ed3fed7SMarius Strobl 			    "%s: unhandled register %d\n", __func__, reg);
19561ed3fed7SMarius Strobl 			return (0);
19571ed3fed7SMarius Strobl 		}
1958bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, reg, val);
195965f2c0ffSMarius Strobl 		GEM_BANK1_BARRIER(sc, reg, 4,
196065f2c0ffSMarius Strobl 		    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
19611ed3fed7SMarius Strobl 		return (0);
19621ed3fed7SMarius Strobl 	}
19631ed3fed7SMarius Strobl 
19642a79fd39SMarius Strobl 	/* Construct the frame command. */
196542c1b001SThomas Moestl 	v = GEM_MIF_FRAME_WRITE |
196642c1b001SThomas Moestl 	    (phy << GEM_MIF_PHY_SHIFT) |
196742c1b001SThomas Moestl 	    (reg << GEM_MIF_REG_SHIFT) |
196842c1b001SThomas Moestl 	    (val & GEM_MIF_FRAME_DATA);
196942c1b001SThomas Moestl 
1970bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MIF_FRAME, v);
1971ccb1212aSMarius Strobl 	GEM_BANK1_BARRIER(sc, GEM_MIF_FRAME, 4,
1972ccb1212aSMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
197342c1b001SThomas Moestl 	for (n = 0; n < 100; n++) {
197442c1b001SThomas Moestl 		DELAY(1);
1975bd3d9826SMarius Strobl 		v = GEM_BANK1_READ_4(sc, GEM_MIF_FRAME);
19761f317bf9SMarius Strobl 		if (v & GEM_MIF_FRAME_TA0)
197742c1b001SThomas Moestl 			return (1);
197842c1b001SThomas Moestl 	}
197942c1b001SThomas Moestl 
19802a79fd39SMarius Strobl 	device_printf(sc->sc_dev, "%s: timed out\n", __func__);
198142c1b001SThomas Moestl 	return (0);
198242c1b001SThomas Moestl }
198342c1b001SThomas Moestl 
198442c1b001SThomas Moestl void
19852a79fd39SMarius Strobl gem_mii_statchg(device_t dev)
198642c1b001SThomas Moestl {
19872a79fd39SMarius Strobl 	struct gem_softc *sc;
19881ed3fed7SMarius Strobl 	int gigabit;
19891ed3fed7SMarius Strobl 	uint32_t rxcfg, txcfg, v;
199042c1b001SThomas Moestl 
19912a79fd39SMarius Strobl 	sc = device_get_softc(dev);
19922a79fd39SMarius Strobl 
19939ba2b298SMarius Strobl 	GEM_LOCK_ASSERT(sc, MA_OWNED);
19949ba2b298SMarius Strobl 
199542c1b001SThomas Moestl #ifdef GEM_DEBUG
19962a79fd39SMarius Strobl 	if ((sc->sc_ifp->if_flags & IFF_DEBUG) != 0)
19978e5d93dbSMarius Strobl 		device_printf(sc->sc_dev, "%s: status change\n", __func__);
199842c1b001SThomas Moestl #endif
199942c1b001SThomas Moestl 
20001ed3fed7SMarius Strobl 	if ((sc->sc_mii->mii_media_status & IFM_ACTIVE) != 0 &&
20011ed3fed7SMarius Strobl 	    IFM_SUBTYPE(sc->sc_mii->mii_media_active) != IFM_NONE)
20021ed3fed7SMarius Strobl 		sc->sc_flags |= GEM_LINK;
20031ed3fed7SMarius Strobl 	else
20041ed3fed7SMarius Strobl 		sc->sc_flags &= ~GEM_LINK;
20051ed3fed7SMarius Strobl 
20061ed3fed7SMarius Strobl 	switch (IFM_SUBTYPE(sc->sc_mii->mii_media_active)) {
20071ed3fed7SMarius Strobl 	case IFM_1000_SX:
20081ed3fed7SMarius Strobl 	case IFM_1000_LX:
20091ed3fed7SMarius Strobl 	case IFM_1000_CX:
20101ed3fed7SMarius Strobl 	case IFM_1000_T:
20111ed3fed7SMarius Strobl 		gigabit = 1;
20121ed3fed7SMarius Strobl 		break;
20131ed3fed7SMarius Strobl 	default:
20141ed3fed7SMarius Strobl 		gigabit = 0;
201542c1b001SThomas Moestl 	}
20161ed3fed7SMarius Strobl 
20171ed3fed7SMarius Strobl 	/*
20181ed3fed7SMarius Strobl 	 * The configuration done here corresponds to the steps F) and
20191ed3fed7SMarius Strobl 	 * G) and as far as enabling of RX and TX MAC goes also step H)
20201ed3fed7SMarius Strobl 	 * of the initialization sequence outlined in section 3.2.1 of
20211ed3fed7SMarius Strobl 	 * the GEM Gigabit Ethernet ASIC Specification.
20221ed3fed7SMarius Strobl 	 */
20231ed3fed7SMarius Strobl 
2024bd3d9826SMarius Strobl 	rxcfg = GEM_BANK1_READ_4(sc, GEM_MAC_RX_CONFIG);
20251ed3fed7SMarius Strobl 	rxcfg &= ~(GEM_MAC_RX_CARR_EXTEND | GEM_MAC_RX_ENABLE);
20261ed3fed7SMarius Strobl 	txcfg = GEM_MAC_TX_ENA_IPG0 | GEM_MAC_TX_NGU | GEM_MAC_TX_NGU_LIMIT;
20271ed3fed7SMarius Strobl 	if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) & IFM_FDX) != 0)
20281ed3fed7SMarius Strobl 		txcfg |= GEM_MAC_TX_IGN_CARRIER | GEM_MAC_TX_IGN_COLLIS;
20291ed3fed7SMarius Strobl 	else if (gigabit != 0) {
20301ed3fed7SMarius Strobl 		rxcfg |= GEM_MAC_RX_CARR_EXTEND;
20311ed3fed7SMarius Strobl 		txcfg |= GEM_MAC_TX_CARR_EXTEND;
20321ed3fed7SMarius Strobl 	}
2033bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_TX_CONFIG, 0);
2034ccb1212aSMarius Strobl 	GEM_BANK1_BARRIER(sc, GEM_MAC_TX_CONFIG, 4,
2035ccb1212aSMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
2036bd3d9826SMarius Strobl 	if (!GEM_BANK1_BITWAIT(sc, GEM_MAC_TX_CONFIG, GEM_MAC_TX_ENABLE, 0))
20371ed3fed7SMarius Strobl 		device_printf(sc->sc_dev, "cannot disable TX MAC\n");
2038bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_TX_CONFIG, txcfg);
2039bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_CONFIG, 0);
2040ccb1212aSMarius Strobl 	GEM_BANK1_BARRIER(sc, GEM_MAC_RX_CONFIG, 4,
2041ccb1212aSMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
2042bd3d9826SMarius Strobl 	if (!GEM_BANK1_BITWAIT(sc, GEM_MAC_RX_CONFIG, GEM_MAC_RX_ENABLE, 0))
20431ed3fed7SMarius Strobl 		device_printf(sc->sc_dev, "cannot disable RX MAC\n");
2044bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_CONFIG, rxcfg);
20451ed3fed7SMarius Strobl 
2046bd3d9826SMarius Strobl 	v = GEM_BANK1_READ_4(sc, GEM_MAC_CONTROL_CONFIG) &
20471ed3fed7SMarius Strobl 	    ~(GEM_MAC_CC_RX_PAUSE | GEM_MAC_CC_TX_PAUSE);
20482a79fd39SMarius Strobl 	if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) &
20492a79fd39SMarius Strobl 	    IFM_ETH_RXPAUSE) != 0)
20501ed3fed7SMarius Strobl 		v |= GEM_MAC_CC_RX_PAUSE;
20512a79fd39SMarius Strobl 	if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) &
20522a79fd39SMarius Strobl 	    IFM_ETH_TXPAUSE) != 0)
20531ed3fed7SMarius Strobl 		v |= GEM_MAC_CC_TX_PAUSE;
2054bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_CONTROL_CONFIG, v);
20551ed3fed7SMarius Strobl 
20561ed3fed7SMarius Strobl 	if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) & IFM_FDX) == 0 &&
20571ed3fed7SMarius Strobl 	    gigabit != 0)
2058bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_SLOT_TIME,
20591ed3fed7SMarius Strobl 		    GEM_MAC_SLOT_TIME_CARR_EXTEND);
20601ed3fed7SMarius Strobl 	else
2061bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_SLOT_TIME,
20621ed3fed7SMarius Strobl 		    GEM_MAC_SLOT_TIME_NORMAL);
206342c1b001SThomas Moestl 
206442c1b001SThomas Moestl 	/* XIF Configuration */
206542c1b001SThomas Moestl 	v = GEM_MAC_XIF_LINK_LED;
206642c1b001SThomas Moestl 	v |= GEM_MAC_XIF_TX_MII_ENA;
20671ed3fed7SMarius Strobl 	if ((sc->sc_flags & GEM_SERDES) == 0) {
2068bd3d9826SMarius Strobl 		if ((GEM_BANK1_READ_4(sc, GEM_MIF_CONFIG) &
206978d22f42SMarius Strobl 		    GEM_MIF_CONFIG_PHY_SEL) != 0) {
207042c1b001SThomas Moestl 			/* External MII needs echo disable if half duplex. */
207178d22f42SMarius Strobl 			if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) &
207278d22f42SMarius Strobl 			    IFM_FDX) == 0)
207342c1b001SThomas Moestl 				v |= GEM_MAC_XIF_ECHO_DISABL;
207478d22f42SMarius Strobl 		} else
20751ed3fed7SMarius Strobl 			/*
20761ed3fed7SMarius Strobl 			 * Internal MII needs buffer enable.
20771ed3fed7SMarius Strobl 			 * XXX buffer enable makes only sense for an
20781ed3fed7SMarius Strobl 			 * external PHY.
20791ed3fed7SMarius Strobl 			 */
208042c1b001SThomas Moestl 			v |= GEM_MAC_XIF_MII_BUF_ENA;
208142c1b001SThomas Moestl 	}
20821ed3fed7SMarius Strobl 	if (gigabit != 0)
20831ed3fed7SMarius Strobl 		v |= GEM_MAC_XIF_GMII_MODE;
20841ed3fed7SMarius Strobl 	if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) & IFM_FDX) != 0)
20851ed3fed7SMarius Strobl 		v |= GEM_MAC_XIF_FDPLX_LED;
2086bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_XIF_CONFIG, v);
20871ed3fed7SMarius Strobl 
20881ed3fed7SMarius Strobl 	if ((sc->sc_ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
20891ed3fed7SMarius Strobl 	    (sc->sc_flags & GEM_LINK) != 0) {
2090bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_TX_CONFIG,
20911ed3fed7SMarius Strobl 		    txcfg | GEM_MAC_TX_ENABLE);
2092bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_CONFIG,
20931ed3fed7SMarius Strobl 		    rxcfg | GEM_MAC_RX_ENABLE);
20941ed3fed7SMarius Strobl 	}
209542c1b001SThomas Moestl }
209642c1b001SThomas Moestl 
209742c1b001SThomas Moestl int
20982a79fd39SMarius Strobl gem_mediachange(struct ifnet *ifp)
209942c1b001SThomas Moestl {
210042c1b001SThomas Moestl 	struct gem_softc *sc = ifp->if_softc;
21011f317bf9SMarius Strobl 	int error;
210242c1b001SThomas Moestl 
21032a79fd39SMarius Strobl 	/* XXX add support for serial media. */
210442c1b001SThomas Moestl 
21051f317bf9SMarius Strobl 	GEM_LOCK(sc);
21061f317bf9SMarius Strobl 	error = mii_mediachg(sc->sc_mii);
21071f317bf9SMarius Strobl 	GEM_UNLOCK(sc);
21081f317bf9SMarius Strobl 	return (error);
210942c1b001SThomas Moestl }
211042c1b001SThomas Moestl 
211142c1b001SThomas Moestl void
21122a79fd39SMarius Strobl gem_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
211342c1b001SThomas Moestl {
211442c1b001SThomas Moestl 	struct gem_softc *sc = ifp->if_softc;
211542c1b001SThomas Moestl 
21168cfaff7dSMarius Strobl 	GEM_LOCK(sc);
21178cfaff7dSMarius Strobl 	if ((ifp->if_flags & IFF_UP) == 0) {
21188cfaff7dSMarius Strobl 		GEM_UNLOCK(sc);
211942c1b001SThomas Moestl 		return;
21208cfaff7dSMarius Strobl 	}
212142c1b001SThomas Moestl 
212242c1b001SThomas Moestl 	mii_pollstat(sc->sc_mii);
212342c1b001SThomas Moestl 	ifmr->ifm_active = sc->sc_mii->mii_media_active;
212442c1b001SThomas Moestl 	ifmr->ifm_status = sc->sc_mii->mii_media_status;
21258cfaff7dSMarius Strobl 	GEM_UNLOCK(sc);
212642c1b001SThomas Moestl }
212742c1b001SThomas Moestl 
212842c1b001SThomas Moestl static int
21292a79fd39SMarius Strobl gem_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
213042c1b001SThomas Moestl {
213142c1b001SThomas Moestl 	struct gem_softc *sc = ifp->if_softc;
213242c1b001SThomas Moestl 	struct ifreq *ifr = (struct ifreq *)data;
21332a79fd39SMarius Strobl 	int error;
21348cfaff7dSMarius Strobl 
21352a79fd39SMarius Strobl 	error = 0;
213642c1b001SThomas Moestl 	switch (cmd) {
213742c1b001SThomas Moestl 	case SIOCSIFFLAGS:
21381f317bf9SMarius Strobl 		GEM_LOCK(sc);
21392a79fd39SMarius Strobl 		if ((ifp->if_flags & IFF_UP) != 0) {
21401ed3fed7SMarius Strobl 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
21411ed3fed7SMarius Strobl 			    ((ifp->if_flags ^ sc->sc_ifflags) &
21421ed3fed7SMarius Strobl 			    (IFF_ALLMULTI | IFF_PROMISC)) != 0)
214342c1b001SThomas Moestl 				gem_setladrf(sc);
214442c1b001SThomas Moestl 			else
21458cfaff7dSMarius Strobl 				gem_init_locked(sc);
21462a79fd39SMarius Strobl 		} else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
214742c1b001SThomas Moestl 			gem_stop(ifp, 0);
214812fb0330SPyun YongHyeon 		if ((ifp->if_flags & IFF_LINK0) != 0)
214912fb0330SPyun YongHyeon 			sc->sc_csum_features |= CSUM_UDP;
215012fb0330SPyun YongHyeon 		else
215112fb0330SPyun YongHyeon 			sc->sc_csum_features &= ~CSUM_UDP;
215212fb0330SPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
215312fb0330SPyun YongHyeon 			ifp->if_hwassist = sc->sc_csum_features;
2154336cca9eSBenno Rice 		sc->sc_ifflags = ifp->if_flags;
21551f317bf9SMarius Strobl 		GEM_UNLOCK(sc);
215642c1b001SThomas Moestl 		break;
215742c1b001SThomas Moestl 	case SIOCADDMULTI:
215842c1b001SThomas Moestl 	case SIOCDELMULTI:
21591f317bf9SMarius Strobl 		GEM_LOCK(sc);
216042c1b001SThomas Moestl 		gem_setladrf(sc);
21611f317bf9SMarius Strobl 		GEM_UNLOCK(sc);
216242c1b001SThomas Moestl 		break;
216342c1b001SThomas Moestl 	case SIOCGIFMEDIA:
216442c1b001SThomas Moestl 	case SIOCSIFMEDIA:
216542c1b001SThomas Moestl 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii->mii_media, cmd);
216642c1b001SThomas Moestl 		break;
216712fb0330SPyun YongHyeon 	case SIOCSIFCAP:
216812fb0330SPyun YongHyeon 		GEM_LOCK(sc);
216912fb0330SPyun YongHyeon 		ifp->if_capenable = ifr->ifr_reqcap;
217012fb0330SPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
217112fb0330SPyun YongHyeon 			ifp->if_hwassist = sc->sc_csum_features;
217212fb0330SPyun YongHyeon 		else
217312fb0330SPyun YongHyeon 			ifp->if_hwassist = 0;
217412fb0330SPyun YongHyeon 		GEM_UNLOCK(sc);
217512fb0330SPyun YongHyeon 		break;
217642c1b001SThomas Moestl 	default:
21771f317bf9SMarius Strobl 		error = ether_ioctl(ifp, cmd, data);
217842c1b001SThomas Moestl 		break;
217942c1b001SThomas Moestl 	}
218042c1b001SThomas Moestl 
218142c1b001SThomas Moestl 	return (error);
218242c1b001SThomas Moestl }
218342c1b001SThomas Moestl 
218442c1b001SThomas Moestl static void
21852a79fd39SMarius Strobl gem_setladrf(struct gem_softc *sc)
218642c1b001SThomas Moestl {
2187fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
218842c1b001SThomas Moestl 	struct ifmultiaddr *inm;
2189336cca9eSBenno Rice 	int i;
21902a79fd39SMarius Strobl 	uint32_t hash[16];
21912a79fd39SMarius Strobl 	uint32_t crc, v;
219242c1b001SThomas Moestl 
21938cfaff7dSMarius Strobl 	GEM_LOCK_ASSERT(sc, MA_OWNED);
21948cfaff7dSMarius Strobl 
21952a79fd39SMarius Strobl 	/* Get the current RX configuration. */
2196bd3d9826SMarius Strobl 	v = GEM_BANK1_READ_4(sc, GEM_MAC_RX_CONFIG);
219742c1b001SThomas Moestl 
2198336cca9eSBenno Rice 	/*
2199336cca9eSBenno Rice 	 * Turn off promiscuous mode, promiscuous group mode (all multicast),
2200336cca9eSBenno Rice 	 * and hash filter.  Depending on the case, the right bit will be
2201336cca9eSBenno Rice 	 * enabled.
2202336cca9eSBenno Rice 	 */
2203336cca9eSBenno Rice 	v &= ~(GEM_MAC_RX_PROMISCUOUS | GEM_MAC_RX_HASH_FILTER |
2204336cca9eSBenno Rice 	    GEM_MAC_RX_PROMISC_GRP);
2205336cca9eSBenno Rice 
2206bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_CONFIG, v);
2207ccb1212aSMarius Strobl 	GEM_BANK1_BARRIER(sc, GEM_MAC_RX_CONFIG, 4,
2208ccb1212aSMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
2209bd3d9826SMarius Strobl 	if (!GEM_BANK1_BITWAIT(sc, GEM_MAC_RX_CONFIG, GEM_MAC_RX_HASH_FILTER,
2210bd3d9826SMarius Strobl 	    0))
22111ed3fed7SMarius Strobl 		device_printf(sc->sc_dev, "cannot disable RX hash filter\n");
22121ed3fed7SMarius Strobl 
221342c1b001SThomas Moestl 	if ((ifp->if_flags & IFF_PROMISC) != 0) {
221442c1b001SThomas Moestl 		v |= GEM_MAC_RX_PROMISCUOUS;
221542c1b001SThomas Moestl 		goto chipit;
221642c1b001SThomas Moestl 	}
221742c1b001SThomas Moestl 	if ((ifp->if_flags & IFF_ALLMULTI) != 0) {
2218336cca9eSBenno Rice 		v |= GEM_MAC_RX_PROMISC_GRP;
221942c1b001SThomas Moestl 		goto chipit;
222042c1b001SThomas Moestl 	}
222142c1b001SThomas Moestl 
222242c1b001SThomas Moestl 	/*
22232a79fd39SMarius Strobl 	 * Set up multicast address filter by passing all multicast
22242a79fd39SMarius Strobl 	 * addresses through a crc generator, and then using the high
22252a79fd39SMarius Strobl 	 * order 8 bits as an index into the 256 bit logical address
22262a79fd39SMarius Strobl 	 * filter.  The high order 4 bits selects the word, while the
22272a79fd39SMarius Strobl 	 * other 4 bits select the bit within the word (where bit 0
22282a79fd39SMarius Strobl 	 * is the MSB).
222942c1b001SThomas Moestl 	 */
223042c1b001SThomas Moestl 
22312a79fd39SMarius Strobl 	/* Clear the hash table. */
2232336cca9eSBenno Rice 	memset(hash, 0, sizeof(hash));
2233336cca9eSBenno Rice 
2234eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
2235fc74a9f9SBrooks Davis 	TAILQ_FOREACH(inm, &ifp->if_multiaddrs, ifma_link) {
223642c1b001SThomas Moestl 		if (inm->ifma_addr->sa_family != AF_LINK)
223742c1b001SThomas Moestl 			continue;
2238c240bd8cSMarius Strobl 		crc = ether_crc32_le(LLADDR((struct sockaddr_dl *)
2239c240bd8cSMarius Strobl 		    inm->ifma_addr), ETHER_ADDR_LEN);
224042c1b001SThomas Moestl 
22412a79fd39SMarius Strobl 		/* We just want the 8 most significant bits. */
224242c1b001SThomas Moestl 		crc >>= 24;
224342c1b001SThomas Moestl 
224442c1b001SThomas Moestl 		/* Set the corresponding bit in the filter. */
2245336cca9eSBenno Rice 		hash[crc >> 4] |= 1 << (15 - (crc & 15));
2246336cca9eSBenno Rice 	}
2247eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
2248336cca9eSBenno Rice 
2249336cca9eSBenno Rice 	v |= GEM_MAC_RX_HASH_FILTER;
2250336cca9eSBenno Rice 
22512a79fd39SMarius Strobl 	/* Now load the hash table into the chip (if we are using it). */
22522a79fd39SMarius Strobl 	for (i = 0; i < 16; i++)
2253bd3d9826SMarius Strobl 		GEM_BANK1_WRITE_4(sc,
2254336cca9eSBenno Rice 		    GEM_MAC_HASH0 + i * (GEM_MAC_HASH1 - GEM_MAC_HASH0),
2255336cca9eSBenno Rice 		    hash[i]);
225642c1b001SThomas Moestl 
225742c1b001SThomas Moestl  chipit:
2258bd3d9826SMarius Strobl 	GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_CONFIG, v);
225942c1b001SThomas Moestl }
2260