1aad970f1SDavid E. O'Brien /*- 242c1b001SThomas Moestl * Copyright (C) 2001 Eduardo Horvath. 3305f2c06SThomas Moestl * Copyright (c) 2001-2003 Thomas Moestl 42a79fd39SMarius Strobl * Copyright (c) 2007 Marius Strobl <marius@FreeBSD.org> 542c1b001SThomas Moestl * All rights reserved. 642c1b001SThomas Moestl * 742c1b001SThomas Moestl * Redistribution and use in source and binary forms, with or without 842c1b001SThomas Moestl * modification, are permitted provided that the following conditions 942c1b001SThomas Moestl * are met: 1042c1b001SThomas Moestl * 1. Redistributions of source code must retain the above copyright 1142c1b001SThomas Moestl * notice, this list of conditions and the following disclaimer. 1242c1b001SThomas Moestl * 2. Redistributions in binary form must reproduce the above copyright 1342c1b001SThomas Moestl * notice, this list of conditions and the following disclaimer in the 1442c1b001SThomas Moestl * documentation and/or other materials provided with the distribution. 1542c1b001SThomas Moestl * 1642c1b001SThomas Moestl * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND 1742c1b001SThomas Moestl * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 1842c1b001SThomas Moestl * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 1942c1b001SThomas Moestl * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE 2042c1b001SThomas Moestl * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 2142c1b001SThomas Moestl * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 2242c1b001SThomas Moestl * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 2342c1b001SThomas Moestl * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 2442c1b001SThomas Moestl * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 2542c1b001SThomas Moestl * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 2642c1b001SThomas Moestl * SUCH DAMAGE. 2742c1b001SThomas Moestl * 28336cca9eSBenno Rice * from: NetBSD: gem.c,v 1.21 2002/06/01 23:50:58 lukem Exp 2942c1b001SThomas Moestl */ 3042c1b001SThomas Moestl 31aad970f1SDavid E. O'Brien #include <sys/cdefs.h> 32aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$"); 33aad970f1SDavid E. O'Brien 3442c1b001SThomas Moestl /* 351ed3fed7SMarius Strobl * Driver for Apple GMAC, Sun ERI and Sun GEM Ethernet controllers 3642c1b001SThomas Moestl */ 3742c1b001SThomas Moestl 3818100346SThomas Moestl #if 0 3942c1b001SThomas Moestl #define GEM_DEBUG 4018100346SThomas Moestl #endif 4142c1b001SThomas Moestl 42c3d5598aSMarius Strobl #if 0 /* XXX: In case of emergency, re-enable this. */ 43c3d5598aSMarius Strobl #define GEM_RINT_TIMEOUT 44c3d5598aSMarius Strobl #endif 45c3d5598aSMarius Strobl 4642c1b001SThomas Moestl #include <sys/param.h> 4742c1b001SThomas Moestl #include <sys/systm.h> 4842c1b001SThomas Moestl #include <sys/bus.h> 4942c1b001SThomas Moestl #include <sys/callout.h> 50a30d4b32SMike Barcroft #include <sys/endian.h> 5142c1b001SThomas Moestl #include <sys/mbuf.h> 5242c1b001SThomas Moestl #include <sys/malloc.h> 5342c1b001SThomas Moestl #include <sys/kernel.h> 548cfaff7dSMarius Strobl #include <sys/lock.h> 55186f2b9eSPoul-Henning Kamp #include <sys/module.h> 568cfaff7dSMarius Strobl #include <sys/mutex.h> 5742c1b001SThomas Moestl #include <sys/socket.h> 5842c1b001SThomas Moestl #include <sys/sockio.h> 59e1bb13cdSPoul-Henning Kamp #include <sys/rman.h> 6042c1b001SThomas Moestl 6108e0fdebSThomas Moestl #include <net/bpf.h> 6242c1b001SThomas Moestl #include <net/ethernet.h> 6342c1b001SThomas Moestl #include <net/if.h> 6476039bc8SGleb Smirnoff #include <net/if_var.h> 6542c1b001SThomas Moestl #include <net/if_arp.h> 6642c1b001SThomas Moestl #include <net/if_dl.h> 6742c1b001SThomas Moestl #include <net/if_media.h> 68fc74a9f9SBrooks Davis #include <net/if_types.h> 6900d12766SMarius Strobl #include <net/if_vlan_var.h> 7042c1b001SThomas Moestl 7112fb0330SPyun YongHyeon #include <netinet/in.h> 7212fb0330SPyun YongHyeon #include <netinet/in_systm.h> 7312fb0330SPyun YongHyeon #include <netinet/ip.h> 7412fb0330SPyun YongHyeon #include <netinet/tcp.h> 7512fb0330SPyun YongHyeon #include <netinet/udp.h> 7612fb0330SPyun YongHyeon 7742c1b001SThomas Moestl #include <machine/bus.h> 7842c1b001SThomas Moestl 7942c1b001SThomas Moestl #include <dev/mii/mii.h> 8042c1b001SThomas Moestl #include <dev/mii/miivar.h> 8142c1b001SThomas Moestl 82681f7d03SWarner Losh #include <dev/gem/if_gemreg.h> 83681f7d03SWarner Losh #include <dev/gem/if_gemvar.h> 8442c1b001SThomas Moestl 851ed3fed7SMarius Strobl CTASSERT(powerof2(GEM_NRXDESC) && GEM_NRXDESC >= 32 && GEM_NRXDESC <= 8192); 861ed3fed7SMarius Strobl CTASSERT(powerof2(GEM_NTXDESC) && GEM_NTXDESC >= 32 && GEM_NTXDESC <= 8192); 871ed3fed7SMarius Strobl 889ba2b298SMarius Strobl #define GEM_TRIES 10000 891ed3fed7SMarius Strobl 9012fb0330SPyun YongHyeon /* 9178d22f42SMarius Strobl * The hardware supports basic TCP/UDP checksum offloading. However, 9212fb0330SPyun YongHyeon * the hardware doesn't compensate the checksum for UDP datagram which 9312fb0330SPyun YongHyeon * can yield to 0x0. As a safe guard, UDP checksum offload is disabled 9412fb0330SPyun YongHyeon * by default. It can be reactivated by setting special link option 9512fb0330SPyun YongHyeon * link0 with ifconfig(8). 9612fb0330SPyun YongHyeon */ 9712fb0330SPyun YongHyeon #define GEM_CSUM_FEATURES (CSUM_TCP) 9842c1b001SThomas Moestl 992a79fd39SMarius Strobl static int gem_add_rxbuf(struct gem_softc *sc, int idx); 100bd3d9826SMarius Strobl static int gem_bitwait(struct gem_softc *sc, u_int bank, bus_addr_t r, 101bd3d9826SMarius Strobl uint32_t clr, uint32_t set); 1022a79fd39SMarius Strobl static void gem_cddma_callback(void *xsc, bus_dma_segment_t *segs, 1032a79fd39SMarius Strobl int nsegs, int error); 1042a79fd39SMarius Strobl static int gem_disable_rx(struct gem_softc *sc); 1052a79fd39SMarius Strobl static int gem_disable_tx(struct gem_softc *sc); 1062a79fd39SMarius Strobl static void gem_eint(struct gem_softc *sc, u_int status); 1072a79fd39SMarius Strobl static void gem_init(void *xsc); 1082a79fd39SMarius Strobl static void gem_init_locked(struct gem_softc *sc); 1092a79fd39SMarius Strobl static void gem_init_regs(struct gem_softc *sc); 1102a79fd39SMarius Strobl static int gem_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data); 1112a79fd39SMarius Strobl static int gem_load_txmbuf(struct gem_softc *sc, struct mbuf **m_head); 1122a79fd39SMarius Strobl static int gem_meminit(struct gem_softc *sc); 1132a79fd39SMarius Strobl static void gem_mifinit(struct gem_softc *sc); 1142a79fd39SMarius Strobl static void gem_reset(struct gem_softc *sc); 1152a79fd39SMarius Strobl static int gem_reset_rx(struct gem_softc *sc); 1161ed3fed7SMarius Strobl static void gem_reset_rxdma(struct gem_softc *sc); 1172a79fd39SMarius Strobl static int gem_reset_tx(struct gem_softc *sc); 1182a79fd39SMarius Strobl static u_int gem_ringsize(u_int sz); 1192a79fd39SMarius Strobl static void gem_rint(struct gem_softc *sc); 120c3d5598aSMarius Strobl #ifdef GEM_RINT_TIMEOUT 1212a79fd39SMarius Strobl static void gem_rint_timeout(void *arg); 12211e3f060SJake Burkholder #endif 1239ba2b298SMarius Strobl static inline void gem_rxcksum(struct mbuf *m, uint64_t flags); 1242a79fd39SMarius Strobl static void gem_rxdrain(struct gem_softc *sc); 1255ed0b954SMarius Strobl static void gem_setladrf(struct gem_softc *sc); 1262a79fd39SMarius Strobl static void gem_start(struct ifnet *ifp); 1272a79fd39SMarius Strobl static void gem_start_locked(struct ifnet *ifp); 1282a79fd39SMarius Strobl static void gem_stop(struct ifnet *ifp, int disable); 1292a79fd39SMarius Strobl static void gem_tick(void *arg); 1302a79fd39SMarius Strobl static void gem_tint(struct gem_softc *sc); 1319ba2b298SMarius Strobl static inline void gem_txkick(struct gem_softc *sc); 1322a79fd39SMarius Strobl static int gem_watchdog(struct gem_softc *sc); 13342c1b001SThomas Moestl 13442c1b001SThomas Moestl devclass_t gem_devclass; 13542c1b001SThomas Moestl DRIVER_MODULE(miibus, gem, miibus_driver, miibus_devclass, 0, 0); 13642c1b001SThomas Moestl MODULE_DEPEND(gem, miibus, 1, 1, 1); 13742c1b001SThomas Moestl 13842c1b001SThomas Moestl #ifdef GEM_DEBUG 13942c1b001SThomas Moestl #include <sys/ktr.h> 140651aa2d8SAttilio Rao #define KTR_GEM KTR_SPARE2 14142c1b001SThomas Moestl #endif 14242c1b001SThomas Moestl 143bd3d9826SMarius Strobl #define GEM_BANK1_BITWAIT(sc, r, clr, set) \ 144bd3d9826SMarius Strobl gem_bitwait((sc), GEM_RES_BANK1, (r), (clr), (set)) 145bd3d9826SMarius Strobl #define GEM_BANK2_BITWAIT(sc, r, clr, set) \ 146bd3d9826SMarius Strobl gem_bitwait((sc), GEM_RES_BANK2, (r), (clr), (set)) 147bd3d9826SMarius Strobl 14842c1b001SThomas Moestl int 1492a79fd39SMarius Strobl gem_attach(struct gem_softc *sc) 15042c1b001SThomas Moestl { 1512a79fd39SMarius Strobl struct gem_txsoft *txs; 152fc74a9f9SBrooks Davis struct ifnet *ifp; 1538e5d93dbSMarius Strobl int error, i, phy; 1542a79fd39SMarius Strobl uint32_t v; 15542c1b001SThomas Moestl 1569ba2b298SMarius Strobl if (bootverbose) 1579ba2b298SMarius Strobl device_printf(sc->sc_dev, "flags=0x%x\n", sc->sc_flags); 1589ba2b298SMarius Strobl 1599ba2b298SMarius Strobl /* Set up ifnet structure. */ 160fc74a9f9SBrooks Davis ifp = sc->sc_ifp = if_alloc(IFT_ETHER); 161fc74a9f9SBrooks Davis if (ifp == NULL) 162fc74a9f9SBrooks Davis return (ENOSPC); 1639ba2b298SMarius Strobl sc->sc_csum_features = GEM_CSUM_FEATURES; 1649ba2b298SMarius Strobl ifp->if_softc = sc; 1659ba2b298SMarius Strobl if_initname(ifp, device_get_name(sc->sc_dev), 1669ba2b298SMarius Strobl device_get_unit(sc->sc_dev)); 1679ba2b298SMarius Strobl ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 1689ba2b298SMarius Strobl ifp->if_start = gem_start; 1699ba2b298SMarius Strobl ifp->if_ioctl = gem_ioctl; 1709ba2b298SMarius Strobl ifp->if_init = gem_init; 1719ba2b298SMarius Strobl IFQ_SET_MAXLEN(&ifp->if_snd, GEM_TXQUEUELEN); 1729ba2b298SMarius Strobl ifp->if_snd.ifq_drv_maxlen = GEM_TXQUEUELEN; 1739ba2b298SMarius Strobl IFQ_SET_READY(&ifp->if_snd); 174fc74a9f9SBrooks Davis 1751f317bf9SMarius Strobl callout_init_mtx(&sc->sc_tick_ch, &sc->sc_mtx, 0); 1761f317bf9SMarius Strobl #ifdef GEM_RINT_TIMEOUT 1771f317bf9SMarius Strobl callout_init_mtx(&sc->sc_rx_ch, &sc->sc_mtx, 0); 1781f317bf9SMarius Strobl #endif 1791f317bf9SMarius Strobl 18042c1b001SThomas Moestl /* Make sure the chip is stopped. */ 18142c1b001SThomas Moestl gem_reset(sc); 18242c1b001SThomas Moestl 183378f231eSJohn-Mark Gurney error = bus_dma_tag_create(bus_get_dma_tag(sc->sc_dev), 1, 0, 184378f231eSJohn-Mark Gurney BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 1852a79fd39SMarius Strobl BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0, NULL, 1862a79fd39SMarius Strobl NULL, &sc->sc_pdmatag); 1879ba2b298SMarius Strobl if (error != 0) 188fc74a9f9SBrooks Davis goto fail_ifnet; 18942c1b001SThomas Moestl 19042c1b001SThomas Moestl error = bus_dma_tag_create(sc->sc_pdmatag, 1, 0, 19112fb0330SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, 19212fb0330SPyun YongHyeon 1, MCLBYTES, BUS_DMA_ALLOCNOW, NULL, NULL, &sc->sc_rdmatag); 1939ba2b298SMarius Strobl if (error != 0) 194305f2c06SThomas Moestl goto fail_ptag; 195305f2c06SThomas Moestl 196305f2c06SThomas Moestl error = bus_dma_tag_create(sc->sc_pdmatag, 1, 0, 19712fb0330SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 19812fb0330SPyun YongHyeon MCLBYTES * GEM_NTXSEGS, GEM_NTXSEGS, MCLBYTES, 199f6b1c44dSScott Long BUS_DMA_ALLOCNOW, NULL, NULL, &sc->sc_tdmatag); 2009ba2b298SMarius Strobl if (error != 0) 201305f2c06SThomas Moestl goto fail_rtag; 20242c1b001SThomas Moestl 20342c1b001SThomas Moestl error = bus_dma_tag_create(sc->sc_pdmatag, PAGE_SIZE, 0, 20412fb0330SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 20542c1b001SThomas Moestl sizeof(struct gem_control_data), 1, 20612fb0330SPyun YongHyeon sizeof(struct gem_control_data), 0, 20712fb0330SPyun YongHyeon NULL, NULL, &sc->sc_cdmatag); 2089ba2b298SMarius Strobl if (error != 0) 209305f2c06SThomas Moestl goto fail_ttag; 21042c1b001SThomas Moestl 21142c1b001SThomas Moestl /* 2122a79fd39SMarius Strobl * Allocate the control data structures, create and load the 21342c1b001SThomas Moestl * DMA map for it. 21442c1b001SThomas Moestl */ 21542c1b001SThomas Moestl if ((error = bus_dmamem_alloc(sc->sc_cdmatag, 21612fb0330SPyun YongHyeon (void **)&sc->sc_control_data, 21712fb0330SPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, 2189ba2b298SMarius Strobl &sc->sc_cddmamap)) != 0) { 2192a79fd39SMarius Strobl device_printf(sc->sc_dev, 2202a79fd39SMarius Strobl "unable to allocate control data, error = %d\n", error); 221305f2c06SThomas Moestl goto fail_ctag; 22242c1b001SThomas Moestl } 22342c1b001SThomas Moestl 22442c1b001SThomas Moestl sc->sc_cddma = 0; 22542c1b001SThomas Moestl if ((error = bus_dmamap_load(sc->sc_cdmatag, sc->sc_cddmamap, 22642c1b001SThomas Moestl sc->sc_control_data, sizeof(struct gem_control_data), 22742c1b001SThomas Moestl gem_cddma_callback, sc, 0)) != 0 || sc->sc_cddma == 0) { 2282a79fd39SMarius Strobl device_printf(sc->sc_dev, 2292a79fd39SMarius Strobl "unable to load control data DMA map, error = %d\n", 2302a79fd39SMarius Strobl error); 231305f2c06SThomas Moestl goto fail_cmem; 23242c1b001SThomas Moestl } 23342c1b001SThomas Moestl 23442c1b001SThomas Moestl /* 23542c1b001SThomas Moestl * Initialize the transmit job descriptors. 23642c1b001SThomas Moestl */ 23742c1b001SThomas Moestl STAILQ_INIT(&sc->sc_txfreeq); 23842c1b001SThomas Moestl STAILQ_INIT(&sc->sc_txdirtyq); 23942c1b001SThomas Moestl 24042c1b001SThomas Moestl /* 24142c1b001SThomas Moestl * Create the transmit buffer DMA maps. 24242c1b001SThomas Moestl */ 24342c1b001SThomas Moestl error = ENOMEM; 24442c1b001SThomas Moestl for (i = 0; i < GEM_TXQUEUELEN; i++) { 24542c1b001SThomas Moestl txs = &sc->sc_txsoft[i]; 24642c1b001SThomas Moestl txs->txs_mbuf = NULL; 24742c1b001SThomas Moestl txs->txs_ndescs = 0; 248305f2c06SThomas Moestl if ((error = bus_dmamap_create(sc->sc_tdmatag, 0, 24942c1b001SThomas Moestl &txs->txs_dmamap)) != 0) { 2502a79fd39SMarius Strobl device_printf(sc->sc_dev, 2512a79fd39SMarius Strobl "unable to create TX DMA map %d, error = %d\n", 2522a79fd39SMarius Strobl i, error); 253305f2c06SThomas Moestl goto fail_txd; 25442c1b001SThomas Moestl } 25542c1b001SThomas Moestl STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q); 25642c1b001SThomas Moestl } 25742c1b001SThomas Moestl 25842c1b001SThomas Moestl /* 25942c1b001SThomas Moestl * Create the receive buffer DMA maps. 26042c1b001SThomas Moestl */ 26142c1b001SThomas Moestl for (i = 0; i < GEM_NRXDESC; i++) { 262305f2c06SThomas Moestl if ((error = bus_dmamap_create(sc->sc_rdmatag, 0, 26342c1b001SThomas Moestl &sc->sc_rxsoft[i].rxs_dmamap)) != 0) { 2642a79fd39SMarius Strobl device_printf(sc->sc_dev, 2652a79fd39SMarius Strobl "unable to create RX DMA map %d, error = %d\n", 2662a79fd39SMarius Strobl i, error); 267305f2c06SThomas Moestl goto fail_rxd; 26842c1b001SThomas Moestl } 26942c1b001SThomas Moestl sc->sc_rxsoft[i].rxs_mbuf = NULL; 27042c1b001SThomas Moestl } 27142c1b001SThomas Moestl 27265f2c0ffSMarius Strobl /* Bypass probing PHYs if we already know for sure to use a SERDES. */ 27365f2c0ffSMarius Strobl if ((sc->sc_flags & GEM_SERDES) != 0) 27465f2c0ffSMarius Strobl goto serdes; 27565f2c0ffSMarius Strobl 2761ed3fed7SMarius Strobl /* Bad things will happen when touching this register on ERI. */ 27765f2c0ffSMarius Strobl if (sc->sc_variant != GEM_SUN_ERI) { 278bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MII_DATAPATH_MODE, 2791ed3fed7SMarius Strobl GEM_MII_DATAPATH_MII); 28065f2c0ffSMarius Strobl GEM_BANK1_BARRIER(sc, GEM_MII_DATAPATH_MODE, 4, 28165f2c0ffSMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 28265f2c0ffSMarius Strobl } 2831ed3fed7SMarius Strobl 28442c1b001SThomas Moestl gem_mifinit(sc); 28542c1b001SThomas Moestl 2861ed3fed7SMarius Strobl /* 2871ed3fed7SMarius Strobl * Look for an external PHY. 2881ed3fed7SMarius Strobl */ 2891ed3fed7SMarius Strobl error = ENXIO; 290bd3d9826SMarius Strobl v = GEM_BANK1_READ_4(sc, GEM_MIF_CONFIG); 2911ed3fed7SMarius Strobl if ((v & GEM_MIF_CONFIG_MDI1) != 0) { 2921ed3fed7SMarius Strobl v |= GEM_MIF_CONFIG_PHY_SEL; 293bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MIF_CONFIG, v); 29465f2c0ffSMarius Strobl GEM_BANK1_BARRIER(sc, GEM_MIF_CONFIG, 4, 29565f2c0ffSMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 2961ed3fed7SMarius Strobl switch (sc->sc_variant) { 2971ed3fed7SMarius Strobl case GEM_SUN_ERI: 2988e5d93dbSMarius Strobl phy = GEM_PHYAD_EXTERNAL; 2991ed3fed7SMarius Strobl break; 3001ed3fed7SMarius Strobl default: 3018e5d93dbSMarius Strobl phy = MII_PHY_ANY; 3021ed3fed7SMarius Strobl break; 3031ed3fed7SMarius Strobl } 3048e5d93dbSMarius Strobl error = mii_attach(sc->sc_dev, &sc->sc_miibus, ifp, 3058e5d93dbSMarius Strobl gem_mediachange, gem_mediastatus, BMSR_DEFCAPMASK, phy, 3069a68cbd3SMarius Strobl MII_OFFSET_ANY, MIIF_DOPAUSE); 3071ed3fed7SMarius Strobl } 3081ed3fed7SMarius Strobl 3091ed3fed7SMarius Strobl /* 3101ed3fed7SMarius Strobl * Fall back on an internal PHY if no external PHY was found. 3119e48f1e7SMarius Strobl * Note that with Apple (K2) GMACs GEM_MIF_CONFIG_MDI0 can't be 3129e48f1e7SMarius Strobl * trusted when the firmware has powered down the chip. 3131ed3fed7SMarius Strobl */ 3149e48f1e7SMarius Strobl if (error != 0 && 3159e48f1e7SMarius Strobl ((v & GEM_MIF_CONFIG_MDI0) != 0 || GEM_IS_APPLE(sc))) { 3161ed3fed7SMarius Strobl v &= ~GEM_MIF_CONFIG_PHY_SEL; 317bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MIF_CONFIG, v); 31865f2c0ffSMarius Strobl GEM_BANK1_BARRIER(sc, GEM_MIF_CONFIG, 4, 31965f2c0ffSMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 3201ed3fed7SMarius Strobl switch (sc->sc_variant) { 3211ed3fed7SMarius Strobl case GEM_SUN_ERI: 3221ed3fed7SMarius Strobl case GEM_APPLE_K2_GMAC: 3238e5d93dbSMarius Strobl phy = GEM_PHYAD_INTERNAL; 3241ed3fed7SMarius Strobl break; 3251ed3fed7SMarius Strobl case GEM_APPLE_GMAC: 3268e5d93dbSMarius Strobl phy = GEM_PHYAD_EXTERNAL; 3271ed3fed7SMarius Strobl break; 3281ed3fed7SMarius Strobl default: 3298e5d93dbSMarius Strobl phy = MII_PHY_ANY; 3301ed3fed7SMarius Strobl break; 3311ed3fed7SMarius Strobl } 3328e5d93dbSMarius Strobl error = mii_attach(sc->sc_dev, &sc->sc_miibus, ifp, 3338e5d93dbSMarius Strobl gem_mediachange, gem_mediastatus, BMSR_DEFCAPMASK, phy, 3349a68cbd3SMarius Strobl MII_OFFSET_ANY, MIIF_DOPAUSE); 3351ed3fed7SMarius Strobl } 3361ed3fed7SMarius Strobl 3371ed3fed7SMarius Strobl /* 3381ed3fed7SMarius Strobl * Try the external PCS SERDES if we didn't find any PHYs. 3391ed3fed7SMarius Strobl */ 3401ed3fed7SMarius Strobl if (error != 0 && sc->sc_variant == GEM_SUN_GEM) { 34165f2c0ffSMarius Strobl serdes: 342bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MII_DATAPATH_MODE, 3431ed3fed7SMarius Strobl GEM_MII_DATAPATH_SERDES); 34465f2c0ffSMarius Strobl GEM_BANK1_BARRIER(sc, GEM_MII_DATAPATH_MODE, 4, 34565f2c0ffSMarius Strobl BUS_SPACE_BARRIER_WRITE); 346bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MII_SLINK_CONTROL, 3471ed3fed7SMarius Strobl GEM_MII_SLINK_LOOPBACK | GEM_MII_SLINK_EN_SYNC_D); 34865f2c0ffSMarius Strobl GEM_BANK1_BARRIER(sc, GEM_MII_SLINK_CONTROL, 4, 34965f2c0ffSMarius Strobl BUS_SPACE_BARRIER_WRITE); 350bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MII_CONFIG, GEM_MII_CONFIG_ENABLE); 35165f2c0ffSMarius Strobl GEM_BANK1_BARRIER(sc, GEM_MII_CONFIG, 4, 35265f2c0ffSMarius Strobl BUS_SPACE_BARRIER_WRITE); 3531ed3fed7SMarius Strobl sc->sc_flags |= GEM_SERDES; 3548e5d93dbSMarius Strobl error = mii_attach(sc->sc_dev, &sc->sc_miibus, ifp, 3558e5d93dbSMarius Strobl gem_mediachange, gem_mediastatus, BMSR_DEFCAPMASK, 3569a68cbd3SMarius Strobl GEM_PHYAD_EXTERNAL, MII_OFFSET_ANY, MIIF_DOPAUSE); 3571ed3fed7SMarius Strobl } 3581ed3fed7SMarius Strobl if (error != 0) { 3598e5d93dbSMarius Strobl device_printf(sc->sc_dev, "attaching PHYs failed\n"); 360305f2c06SThomas Moestl goto fail_rxd; 36142c1b001SThomas Moestl } 36242c1b001SThomas Moestl sc->sc_mii = device_get_softc(sc->sc_miibus); 36342c1b001SThomas Moestl 36442c1b001SThomas Moestl /* 36542c1b001SThomas Moestl * From this point forward, the attachment cannot fail. A failure 36642c1b001SThomas Moestl * before this point releases all resources that may have been 36742c1b001SThomas Moestl * allocated. 36842c1b001SThomas Moestl */ 36942c1b001SThomas Moestl 370801772ecSMarius Strobl /* Get RX FIFO size. */ 371336cca9eSBenno Rice sc->sc_rxfifosize = 64 * 372bd3d9826SMarius Strobl GEM_BANK1_READ_4(sc, GEM_RX_FIFO_SIZE); 373336cca9eSBenno Rice 374801772ecSMarius Strobl /* Get TX FIFO size. */ 375bd3d9826SMarius Strobl v = GEM_BANK1_READ_4(sc, GEM_TX_FIFO_SIZE); 3763a5aee5aSThomas Moestl device_printf(sc->sc_dev, "%ukB RX FIFO, %ukB TX FIFO\n", 3773a5aee5aSThomas Moestl sc->sc_rxfifosize / 1024, v / 16); 37842c1b001SThomas Moestl 37942c1b001SThomas Moestl /* Attach the interface. */ 380fc74a9f9SBrooks Davis ether_ifattach(ifp, sc->sc_enaddr); 38142c1b001SThomas Moestl 38200d12766SMarius Strobl /* 38312fb0330SPyun YongHyeon * Tell the upper layer(s) we support long frames/checksum offloads. 38400d12766SMarius Strobl */ 3851bffa951SGleb Smirnoff ifp->if_hdrlen = sizeof(struct ether_vlan_header); 38612fb0330SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_HWCSUM; 38712fb0330SPyun YongHyeon ifp->if_hwassist |= sc->sc_csum_features; 38812fb0330SPyun YongHyeon ifp->if_capenable |= IFCAP_VLAN_MTU | IFCAP_HWCSUM; 38900d12766SMarius Strobl 39042c1b001SThomas Moestl return (0); 39142c1b001SThomas Moestl 39242c1b001SThomas Moestl /* 39342c1b001SThomas Moestl * Free any resources we've allocated during the failed attach 39442c1b001SThomas Moestl * attempt. Do this in reverse order and fall through. 39542c1b001SThomas Moestl */ 396305f2c06SThomas Moestl fail_rxd: 3972a79fd39SMarius Strobl for (i = 0; i < GEM_NRXDESC; i++) 39842c1b001SThomas Moestl if (sc->sc_rxsoft[i].rxs_dmamap != NULL) 399305f2c06SThomas Moestl bus_dmamap_destroy(sc->sc_rdmatag, 40042c1b001SThomas Moestl sc->sc_rxsoft[i].rxs_dmamap); 401305f2c06SThomas Moestl fail_txd: 4022a79fd39SMarius Strobl for (i = 0; i < GEM_TXQUEUELEN; i++) 40342c1b001SThomas Moestl if (sc->sc_txsoft[i].txs_dmamap != NULL) 404305f2c06SThomas Moestl bus_dmamap_destroy(sc->sc_tdmatag, 40542c1b001SThomas Moestl sc->sc_txsoft[i].txs_dmamap); 406305f2c06SThomas Moestl bus_dmamap_unload(sc->sc_cdmatag, sc->sc_cddmamap); 407305f2c06SThomas Moestl fail_cmem: 40842c1b001SThomas Moestl bus_dmamem_free(sc->sc_cdmatag, sc->sc_control_data, 40942c1b001SThomas Moestl sc->sc_cddmamap); 410305f2c06SThomas Moestl fail_ctag: 41142c1b001SThomas Moestl bus_dma_tag_destroy(sc->sc_cdmatag); 412305f2c06SThomas Moestl fail_ttag: 413305f2c06SThomas Moestl bus_dma_tag_destroy(sc->sc_tdmatag); 414305f2c06SThomas Moestl fail_rtag: 415305f2c06SThomas Moestl bus_dma_tag_destroy(sc->sc_rdmatag); 416305f2c06SThomas Moestl fail_ptag: 41742c1b001SThomas Moestl bus_dma_tag_destroy(sc->sc_pdmatag); 418fc74a9f9SBrooks Davis fail_ifnet: 419fc74a9f9SBrooks Davis if_free(ifp); 42042c1b001SThomas Moestl return (error); 42142c1b001SThomas Moestl } 42242c1b001SThomas Moestl 423cbbdf236SThomas Moestl void 4242a79fd39SMarius Strobl gem_detach(struct gem_softc *sc) 425cbbdf236SThomas Moestl { 426fc74a9f9SBrooks Davis struct ifnet *ifp = sc->sc_ifp; 427cbbdf236SThomas Moestl int i; 428cbbdf236SThomas Moestl 429b3a1f860SMarius Strobl ether_ifdetach(ifp); 4308cfaff7dSMarius Strobl GEM_LOCK(sc); 43125bd46d0SBrooks Davis gem_stop(ifp, 1); 4328cfaff7dSMarius Strobl GEM_UNLOCK(sc); 4331f317bf9SMarius Strobl callout_drain(&sc->sc_tick_ch); 4341f317bf9SMarius Strobl #ifdef GEM_RINT_TIMEOUT 4351f317bf9SMarius Strobl callout_drain(&sc->sc_rx_ch); 4361f317bf9SMarius Strobl #endif 437fc74a9f9SBrooks Davis if_free(ifp); 438cbbdf236SThomas Moestl device_delete_child(sc->sc_dev, sc->sc_miibus); 439cbbdf236SThomas Moestl 4402a79fd39SMarius Strobl for (i = 0; i < GEM_NRXDESC; i++) 441cbbdf236SThomas Moestl if (sc->sc_rxsoft[i].rxs_dmamap != NULL) 442cbbdf236SThomas Moestl bus_dmamap_destroy(sc->sc_rdmatag, 443cbbdf236SThomas Moestl sc->sc_rxsoft[i].rxs_dmamap); 4442a79fd39SMarius Strobl for (i = 0; i < GEM_TXQUEUELEN; i++) 445cbbdf236SThomas Moestl if (sc->sc_txsoft[i].txs_dmamap != NULL) 446cbbdf236SThomas Moestl bus_dmamap_destroy(sc->sc_tdmatag, 447cbbdf236SThomas Moestl sc->sc_txsoft[i].txs_dmamap); 448ccb1212aSMarius Strobl GEM_CDSYNC(sc, BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 449cbbdf236SThomas Moestl bus_dmamap_unload(sc->sc_cdmatag, sc->sc_cddmamap); 450cbbdf236SThomas Moestl bus_dmamem_free(sc->sc_cdmatag, sc->sc_control_data, 451cbbdf236SThomas Moestl sc->sc_cddmamap); 452cbbdf236SThomas Moestl bus_dma_tag_destroy(sc->sc_cdmatag); 453cbbdf236SThomas Moestl bus_dma_tag_destroy(sc->sc_tdmatag); 454cbbdf236SThomas Moestl bus_dma_tag_destroy(sc->sc_rdmatag); 455cbbdf236SThomas Moestl bus_dma_tag_destroy(sc->sc_pdmatag); 456cbbdf236SThomas Moestl } 457cbbdf236SThomas Moestl 458cbbdf236SThomas Moestl void 4592a79fd39SMarius Strobl gem_suspend(struct gem_softc *sc) 460cbbdf236SThomas Moestl { 461fc74a9f9SBrooks Davis struct ifnet *ifp = sc->sc_ifp; 462cbbdf236SThomas Moestl 4638cfaff7dSMarius Strobl GEM_LOCK(sc); 464cbbdf236SThomas Moestl gem_stop(ifp, 0); 4658cfaff7dSMarius Strobl GEM_UNLOCK(sc); 466cbbdf236SThomas Moestl } 467cbbdf236SThomas Moestl 468cbbdf236SThomas Moestl void 4692a79fd39SMarius Strobl gem_resume(struct gem_softc *sc) 470cbbdf236SThomas Moestl { 471fc74a9f9SBrooks Davis struct ifnet *ifp = sc->sc_ifp; 472cbbdf236SThomas Moestl 4738cfaff7dSMarius Strobl GEM_LOCK(sc); 47400d12766SMarius Strobl /* 47500d12766SMarius Strobl * On resume all registers have to be initialized again like 47600d12766SMarius Strobl * after power-on. 47700d12766SMarius Strobl */ 4781ed3fed7SMarius Strobl sc->sc_flags &= ~GEM_INITED; 479cbbdf236SThomas Moestl if (ifp->if_flags & IFF_UP) 4808cfaff7dSMarius Strobl gem_init_locked(sc); 4818cfaff7dSMarius Strobl GEM_UNLOCK(sc); 482cbbdf236SThomas Moestl } 483cbbdf236SThomas Moestl 4849ba2b298SMarius Strobl static inline void 48512fb0330SPyun YongHyeon gem_rxcksum(struct mbuf *m, uint64_t flags) 48612fb0330SPyun YongHyeon { 48712fb0330SPyun YongHyeon struct ether_header *eh; 48812fb0330SPyun YongHyeon struct ip *ip; 48912fb0330SPyun YongHyeon struct udphdr *uh; 4902a79fd39SMarius Strobl uint16_t *opts; 49112fb0330SPyun YongHyeon int32_t hlen, len, pktlen; 49212fb0330SPyun YongHyeon uint32_t temp32; 4932a79fd39SMarius Strobl uint16_t cksum; 49412fb0330SPyun YongHyeon 49512fb0330SPyun YongHyeon pktlen = m->m_pkthdr.len; 49612fb0330SPyun YongHyeon if (pktlen < sizeof(struct ether_header) + sizeof(struct ip)) 49712fb0330SPyun YongHyeon return; 49812fb0330SPyun YongHyeon eh = mtod(m, struct ether_header *); 49912fb0330SPyun YongHyeon if (eh->ether_type != htons(ETHERTYPE_IP)) 50012fb0330SPyun YongHyeon return; 50112fb0330SPyun YongHyeon ip = (struct ip *)(eh + 1); 50212fb0330SPyun YongHyeon if (ip->ip_v != IPVERSION) 50312fb0330SPyun YongHyeon return; 50412fb0330SPyun YongHyeon 50512fb0330SPyun YongHyeon hlen = ip->ip_hl << 2; 50612fb0330SPyun YongHyeon pktlen -= sizeof(struct ether_header); 50712fb0330SPyun YongHyeon if (hlen < sizeof(struct ip)) 50812fb0330SPyun YongHyeon return; 50912fb0330SPyun YongHyeon if (ntohs(ip->ip_len) < hlen) 51012fb0330SPyun YongHyeon return; 51112fb0330SPyun YongHyeon if (ntohs(ip->ip_len) != pktlen) 51212fb0330SPyun YongHyeon return; 51312fb0330SPyun YongHyeon if (ip->ip_off & htons(IP_MF | IP_OFFMASK)) 5142a79fd39SMarius Strobl return; /* Cannot handle fragmented packet. */ 51512fb0330SPyun YongHyeon 51612fb0330SPyun YongHyeon switch (ip->ip_p) { 51712fb0330SPyun YongHyeon case IPPROTO_TCP: 51812fb0330SPyun YongHyeon if (pktlen < (hlen + sizeof(struct tcphdr))) 51912fb0330SPyun YongHyeon return; 52012fb0330SPyun YongHyeon break; 52112fb0330SPyun YongHyeon case IPPROTO_UDP: 52212fb0330SPyun YongHyeon if (pktlen < (hlen + sizeof(struct udphdr))) 52312fb0330SPyun YongHyeon return; 52412fb0330SPyun YongHyeon uh = (struct udphdr *)((uint8_t *)ip + hlen); 52512fb0330SPyun YongHyeon if (uh->uh_sum == 0) 52612fb0330SPyun YongHyeon return; /* no checksum */ 52712fb0330SPyun YongHyeon break; 52812fb0330SPyun YongHyeon default: 52912fb0330SPyun YongHyeon return; 53012fb0330SPyun YongHyeon } 53112fb0330SPyun YongHyeon 53212fb0330SPyun YongHyeon cksum = ~(flags & GEM_RD_CHECKSUM); 53312fb0330SPyun YongHyeon /* checksum fixup for IP options */ 53412fb0330SPyun YongHyeon len = hlen - sizeof(struct ip); 53512fb0330SPyun YongHyeon if (len > 0) { 53612fb0330SPyun YongHyeon opts = (uint16_t *)(ip + 1); 53712fb0330SPyun YongHyeon for (; len > 0; len -= sizeof(uint16_t), opts++) { 53812fb0330SPyun YongHyeon temp32 = cksum - *opts; 53912fb0330SPyun YongHyeon temp32 = (temp32 >> 16) + (temp32 & 65535); 54012fb0330SPyun YongHyeon cksum = temp32 & 65535; 54112fb0330SPyun YongHyeon } 54212fb0330SPyun YongHyeon } 54312fb0330SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_DATA_VALID; 54412fb0330SPyun YongHyeon m->m_pkthdr.csum_data = cksum; 54512fb0330SPyun YongHyeon } 54612fb0330SPyun YongHyeon 54742c1b001SThomas Moestl static void 5482a79fd39SMarius Strobl gem_cddma_callback(void *xsc, bus_dma_segment_t *segs, int nsegs, int error) 54942c1b001SThomas Moestl { 5502a79fd39SMarius Strobl struct gem_softc *sc = xsc; 55142c1b001SThomas Moestl 55242c1b001SThomas Moestl if (error != 0) 55342c1b001SThomas Moestl return; 5542a79fd39SMarius Strobl if (nsegs != 1) 5551ed3fed7SMarius Strobl panic("%s: bad control buffer segment count", __func__); 55642c1b001SThomas Moestl sc->sc_cddma = segs[0].ds_addr; 55742c1b001SThomas Moestl } 55842c1b001SThomas Moestl 55942c1b001SThomas Moestl static void 5602a79fd39SMarius Strobl gem_tick(void *arg) 56142c1b001SThomas Moestl { 56242c1b001SThomas Moestl struct gem_softc *sc = arg; 5639ba2b298SMarius Strobl struct ifnet *ifp = sc->sc_ifp; 56478d22f42SMarius Strobl uint32_t v; 56542c1b001SThomas Moestl 5661f317bf9SMarius Strobl GEM_LOCK_ASSERT(sc, MA_OWNED); 56712fb0330SPyun YongHyeon 56812fb0330SPyun YongHyeon /* 56978d22f42SMarius Strobl * Unload collision and error counters. 57012fb0330SPyun YongHyeon */ 571*8da56a6fSGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_COLLISIONS, 572bd3d9826SMarius Strobl GEM_BANK1_READ_4(sc, GEM_MAC_NORM_COLL_CNT) + 573*8da56a6fSGleb Smirnoff GEM_BANK1_READ_4(sc, GEM_MAC_FIRST_COLL_CNT)); 57478d22f42SMarius Strobl v = GEM_BANK1_READ_4(sc, GEM_MAC_EXCESS_COLL_CNT) + 575bd3d9826SMarius Strobl GEM_BANK1_READ_4(sc, GEM_MAC_LATE_COLL_CNT); 576*8da56a6fSGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_COLLISIONS, v); 577*8da56a6fSGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_OERRORS, v); 578*8da56a6fSGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IERRORS, 57978d22f42SMarius Strobl GEM_BANK1_READ_4(sc, GEM_MAC_RX_LEN_ERR_CNT) + 58078d22f42SMarius Strobl GEM_BANK1_READ_4(sc, GEM_MAC_RX_ALIGN_ERR) + 58178d22f42SMarius Strobl GEM_BANK1_READ_4(sc, GEM_MAC_RX_CRC_ERR_CNT) + 582*8da56a6fSGleb Smirnoff GEM_BANK1_READ_4(sc, GEM_MAC_RX_CODE_VIOL)); 58312fb0330SPyun YongHyeon 58412fb0330SPyun YongHyeon /* 585801772ecSMarius Strobl * Then clear the hardware counters. 58612fb0330SPyun YongHyeon */ 587bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_NORM_COLL_CNT, 0); 588bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_FIRST_COLL_CNT, 0); 589bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_EXCESS_COLL_CNT, 0); 590bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_LATE_COLL_CNT, 0); 59178d22f42SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_LEN_ERR_CNT, 0); 59278d22f42SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_ALIGN_ERR, 0); 59378d22f42SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_CRC_ERR_CNT, 0); 59478d22f42SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_CODE_VIOL, 0); 59512fb0330SPyun YongHyeon 59642c1b001SThomas Moestl mii_tick(sc->sc_mii); 59742c1b001SThomas Moestl 5988cb37876SMarius Strobl if (gem_watchdog(sc) == EJUSTRETURN) 5998cb37876SMarius Strobl return; 6008cb37876SMarius Strobl 60142c1b001SThomas Moestl callout_reset(&sc->sc_tick_ch, hz, gem_tick, sc); 60242c1b001SThomas Moestl } 60342c1b001SThomas Moestl 60442c1b001SThomas Moestl static int 605bd3d9826SMarius Strobl gem_bitwait(struct gem_softc *sc, u_int bank, bus_addr_t r, uint32_t clr, 606bd3d9826SMarius Strobl uint32_t set) 60742c1b001SThomas Moestl { 60842c1b001SThomas Moestl int i; 6092a79fd39SMarius Strobl uint32_t reg; 61042c1b001SThomas Moestl 6119ba2b298SMarius Strobl for (i = GEM_TRIES; i--; DELAY(100)) { 612bd3d9826SMarius Strobl reg = GEM_BANKN_READ_M(bank, 4, sc, r); 613e87137e1SMarius Strobl if ((reg & clr) == 0 && (reg & set) == set) 61442c1b001SThomas Moestl return (1); 61542c1b001SThomas Moestl } 61642c1b001SThomas Moestl return (0); 61742c1b001SThomas Moestl } 61842c1b001SThomas Moestl 6191ed3fed7SMarius Strobl static void 6209ba2b298SMarius Strobl gem_reset(struct gem_softc *sc) 62142c1b001SThomas Moestl { 62242c1b001SThomas Moestl 62318100346SThomas Moestl #ifdef GEM_DEBUG 62412fb0330SPyun YongHyeon CTR2(KTR_GEM, "%s: %s", device_get_name(sc->sc_dev), __func__); 62518100346SThomas Moestl #endif 62642c1b001SThomas Moestl gem_reset_rx(sc); 62742c1b001SThomas Moestl gem_reset_tx(sc); 62842c1b001SThomas Moestl 6292a79fd39SMarius Strobl /* Do a full reset. */ 6309f9cc2edSMarius Strobl GEM_BANK2_WRITE_4(sc, GEM_RESET, GEM_RESET_RX | GEM_RESET_TX | 6319f9cc2edSMarius Strobl (sc->sc_variant == GEM_SUN_ERI ? GEM_ERI_CACHE_LINE_SIZE << 6329f9cc2edSMarius Strobl GEM_RESET_CLSZ_SHFT : 0)); 633ccb1212aSMarius Strobl GEM_BANK2_BARRIER(sc, GEM_RESET, 4, 634ccb1212aSMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 635bd3d9826SMarius Strobl if (!GEM_BANK2_BITWAIT(sc, GEM_RESET, GEM_RESET_RX | GEM_RESET_TX, 0)) 63642c1b001SThomas Moestl device_printf(sc->sc_dev, "cannot reset device\n"); 63742c1b001SThomas Moestl } 63842c1b001SThomas Moestl 63942c1b001SThomas Moestl static void 6402a79fd39SMarius Strobl gem_rxdrain(struct gem_softc *sc) 64142c1b001SThomas Moestl { 64242c1b001SThomas Moestl struct gem_rxsoft *rxs; 64342c1b001SThomas Moestl int i; 64442c1b001SThomas Moestl 64542c1b001SThomas Moestl for (i = 0; i < GEM_NRXDESC; i++) { 64642c1b001SThomas Moestl rxs = &sc->sc_rxsoft[i]; 64742c1b001SThomas Moestl if (rxs->rxs_mbuf != NULL) { 648b2d59f42SThomas Moestl bus_dmamap_sync(sc->sc_rdmatag, rxs->rxs_dmamap, 649b2d59f42SThomas Moestl BUS_DMASYNC_POSTREAD); 650305f2c06SThomas Moestl bus_dmamap_unload(sc->sc_rdmatag, rxs->rxs_dmamap); 65142c1b001SThomas Moestl m_freem(rxs->rxs_mbuf); 65242c1b001SThomas Moestl rxs->rxs_mbuf = NULL; 65342c1b001SThomas Moestl } 65442c1b001SThomas Moestl } 65542c1b001SThomas Moestl } 65642c1b001SThomas Moestl 65742c1b001SThomas Moestl static void 6582a79fd39SMarius Strobl gem_stop(struct ifnet *ifp, int disable) 65942c1b001SThomas Moestl { 6602a79fd39SMarius Strobl struct gem_softc *sc = ifp->if_softc; 66142c1b001SThomas Moestl struct gem_txsoft *txs; 66242c1b001SThomas Moestl 66318100346SThomas Moestl #ifdef GEM_DEBUG 66412fb0330SPyun YongHyeon CTR2(KTR_GEM, "%s: %s", device_get_name(sc->sc_dev), __func__); 66518100346SThomas Moestl #endif 66642c1b001SThomas Moestl 66742c1b001SThomas Moestl callout_stop(&sc->sc_tick_ch); 6681f317bf9SMarius Strobl #ifdef GEM_RINT_TIMEOUT 6691f317bf9SMarius Strobl callout_stop(&sc->sc_rx_ch); 6701f317bf9SMarius Strobl #endif 67142c1b001SThomas Moestl 6729ba2b298SMarius Strobl gem_reset_tx(sc); 6739ba2b298SMarius Strobl gem_reset_rx(sc); 67442c1b001SThomas Moestl 67542c1b001SThomas Moestl /* 67642c1b001SThomas Moestl * Release any queued transmit buffers. 67742c1b001SThomas Moestl */ 67842c1b001SThomas Moestl while ((txs = STAILQ_FIRST(&sc->sc_txdirtyq)) != NULL) { 67942c1b001SThomas Moestl STAILQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q); 68042c1b001SThomas Moestl if (txs->txs_ndescs != 0) { 681b2d59f42SThomas Moestl bus_dmamap_sync(sc->sc_tdmatag, txs->txs_dmamap, 682b2d59f42SThomas Moestl BUS_DMASYNC_POSTWRITE); 683305f2c06SThomas Moestl bus_dmamap_unload(sc->sc_tdmatag, txs->txs_dmamap); 68442c1b001SThomas Moestl if (txs->txs_mbuf != NULL) { 68542c1b001SThomas Moestl m_freem(txs->txs_mbuf); 68642c1b001SThomas Moestl txs->txs_mbuf = NULL; 68742c1b001SThomas Moestl } 68842c1b001SThomas Moestl } 68942c1b001SThomas Moestl STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q); 69042c1b001SThomas Moestl } 69142c1b001SThomas Moestl 69242c1b001SThomas Moestl if (disable) 69342c1b001SThomas Moestl gem_rxdrain(sc); 69442c1b001SThomas Moestl 69542c1b001SThomas Moestl /* 69642c1b001SThomas Moestl * Mark the interface down and cancel the watchdog timer. 69742c1b001SThomas Moestl */ 69813f4c340SRobert Watson ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 6991ed3fed7SMarius Strobl sc->sc_flags &= ~GEM_LINK; 7008cb37876SMarius Strobl sc->sc_wdog_timer = 0; 70142c1b001SThomas Moestl } 70242c1b001SThomas Moestl 7031ed3fed7SMarius Strobl static int 7042a79fd39SMarius Strobl gem_reset_rx(struct gem_softc *sc) 70542c1b001SThomas Moestl { 70642c1b001SThomas Moestl 70742c1b001SThomas Moestl /* 70842c1b001SThomas Moestl * Resetting while DMA is in progress can cause a bus hang, so we 70942c1b001SThomas Moestl * disable DMA first. 71042c1b001SThomas Moestl */ 711c0e3e9d4SMarius Strobl (void)gem_disable_rx(sc); 712bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_RX_CONFIG, 0); 713ccb1212aSMarius Strobl GEM_BANK1_BARRIER(sc, GEM_RX_CONFIG, 4, 714ccb1212aSMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 715bd3d9826SMarius Strobl if (!GEM_BANK1_BITWAIT(sc, GEM_RX_CONFIG, GEM_RX_CONFIG_RXDMA_EN, 0)) 7161ed3fed7SMarius Strobl device_printf(sc->sc_dev, "cannot disable RX DMA\n"); 71742c1b001SThomas Moestl 7189a68cbd3SMarius Strobl /* Wait 5ms extra. */ 7199a68cbd3SMarius Strobl DELAY(5000); 7209a68cbd3SMarius Strobl 721c0e3e9d4SMarius Strobl /* Reset the ERX. */ 7229f9cc2edSMarius Strobl GEM_BANK2_WRITE_4(sc, GEM_RESET, GEM_RESET_RX | 7239f9cc2edSMarius Strobl (sc->sc_variant == GEM_SUN_ERI ? GEM_ERI_CACHE_LINE_SIZE << 7249f9cc2edSMarius Strobl GEM_RESET_CLSZ_SHFT : 0)); 725ccb1212aSMarius Strobl GEM_BANK2_BARRIER(sc, GEM_RESET, 4, 726ccb1212aSMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 7279f9cc2edSMarius Strobl if (!GEM_BANK2_BITWAIT(sc, GEM_RESET, GEM_RESET_RX, 0)) { 72842c1b001SThomas Moestl device_printf(sc->sc_dev, "cannot reset receiver\n"); 72942c1b001SThomas Moestl return (1); 73042c1b001SThomas Moestl } 731c0e3e9d4SMarius Strobl 732c0e3e9d4SMarius Strobl /* Finally, reset RX MAC. */ 733c0e3e9d4SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_RXRESET, 1); 734c0e3e9d4SMarius Strobl GEM_BANK1_BARRIER(sc, GEM_MAC_RXRESET, 4, 735c0e3e9d4SMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 736c0e3e9d4SMarius Strobl if (!GEM_BANK1_BITWAIT(sc, GEM_MAC_RXRESET, 1, 0)) { 737c0e3e9d4SMarius Strobl device_printf(sc->sc_dev, "cannot reset RX MAC\n"); 738c0e3e9d4SMarius Strobl return (1); 739c0e3e9d4SMarius Strobl } 740c0e3e9d4SMarius Strobl 74142c1b001SThomas Moestl return (0); 74242c1b001SThomas Moestl } 74342c1b001SThomas Moestl 7441ed3fed7SMarius Strobl /* 7451ed3fed7SMarius Strobl * Reset the receiver DMA engine. 7461ed3fed7SMarius Strobl * 7471ed3fed7SMarius Strobl * Intended to be used in case of GEM_INTR_RX_TAG_ERR, GEM_MAC_RX_OVERFLOW 7481ed3fed7SMarius Strobl * etc in order to reset the receiver DMA engine only and not do a full 7491ed3fed7SMarius Strobl * reset which amongst others also downs the link and clears the FIFOs. 7501ed3fed7SMarius Strobl */ 7511ed3fed7SMarius Strobl static void 7521ed3fed7SMarius Strobl gem_reset_rxdma(struct gem_softc *sc) 7531ed3fed7SMarius Strobl { 7541ed3fed7SMarius Strobl int i; 7551ed3fed7SMarius Strobl 75683242185SPyun YongHyeon if (gem_reset_rx(sc) != 0) { 75783242185SPyun YongHyeon sc->sc_ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 7581ed3fed7SMarius Strobl return (gem_init_locked(sc)); 75983242185SPyun YongHyeon } 7601ed3fed7SMarius Strobl for (i = 0; i < GEM_NRXDESC; i++) 7611ed3fed7SMarius Strobl if (sc->sc_rxsoft[i].rxs_mbuf != NULL) 7621ed3fed7SMarius Strobl GEM_UPDATE_RXDESC(sc, i); 7631ed3fed7SMarius Strobl sc->sc_rxptr = 0; 7649ba2b298SMarius Strobl GEM_CDSYNC(sc, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 7651ed3fed7SMarius Strobl 7661ed3fed7SMarius Strobl /* NOTE: we use only 32-bit DMA addresses here. */ 767bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_RX_RING_PTR_HI, 0); 768bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_RX_RING_PTR_LO, GEM_CDRXADDR(sc, 0)); 769bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_RX_KICK, GEM_NRXDESC - 4); 770bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_RX_CONFIG, 7711ed3fed7SMarius Strobl gem_ringsize(GEM_NRXDESC /* XXX */) | 7721ed3fed7SMarius Strobl ((ETHER_HDR_LEN + sizeof(struct ip)) << 7731ed3fed7SMarius Strobl GEM_RX_CONFIG_CXM_START_SHFT) | 7741ed3fed7SMarius Strobl (GEM_THRSH_1024 << GEM_RX_CONFIG_FIFO_THRS_SHIFT) | 7759ba2b298SMarius Strobl (ETHER_ALIGN << GEM_RX_CONFIG_FBOFF_SHFT)); 7765ed0b954SMarius Strobl /* Adjusting for the SBus clock probably isn't worth the fuzz. */ 777bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_RX_BLANKING, 7789ba2b298SMarius Strobl ((6 * (sc->sc_flags & GEM_PCI66) != 0 ? 2 : 1) << 7799ba2b298SMarius Strobl GEM_RX_BLANKING_TIME_SHIFT) | 6); 780bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_RX_PAUSE_THRESH, 7812a79fd39SMarius Strobl (3 * sc->sc_rxfifosize / 256) | 7822a79fd39SMarius Strobl ((sc->sc_rxfifosize / 256) << 12)); 783bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_RX_CONFIG, 784bd3d9826SMarius Strobl GEM_BANK1_READ_4(sc, GEM_RX_CONFIG) | GEM_RX_CONFIG_RXDMA_EN); 785bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_MASK, 7861ed3fed7SMarius Strobl GEM_MAC_RX_DONE | GEM_MAC_RX_FRAME_CNT); 7875ed0b954SMarius Strobl /* 7885ed0b954SMarius Strobl * Clear the RX filter and reprogram it. This will also set the 7895ed0b954SMarius Strobl * current RX MAC configuration and enable it. 7905ed0b954SMarius Strobl */ 7915ed0b954SMarius Strobl gem_setladrf(sc); 7921ed3fed7SMarius Strobl } 79342c1b001SThomas Moestl 79442c1b001SThomas Moestl static int 7952a79fd39SMarius Strobl gem_reset_tx(struct gem_softc *sc) 79642c1b001SThomas Moestl { 79742c1b001SThomas Moestl 79842c1b001SThomas Moestl /* 79942c1b001SThomas Moestl * Resetting while DMA is in progress can cause a bus hang, so we 80042c1b001SThomas Moestl * disable DMA first. 80142c1b001SThomas Moestl */ 802c0e3e9d4SMarius Strobl (void)gem_disable_tx(sc); 803bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_TX_CONFIG, 0); 804ccb1212aSMarius Strobl GEM_BANK1_BARRIER(sc, GEM_TX_CONFIG, 4, 805ccb1212aSMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 806bd3d9826SMarius Strobl if (!GEM_BANK1_BITWAIT(sc, GEM_TX_CONFIG, GEM_TX_CONFIG_TXDMA_EN, 0)) 8071ed3fed7SMarius Strobl device_printf(sc->sc_dev, "cannot disable TX DMA\n"); 80842c1b001SThomas Moestl 8099a68cbd3SMarius Strobl /* Wait 5ms extra. */ 8109a68cbd3SMarius Strobl DELAY(5000); 8119a68cbd3SMarius Strobl 812801772ecSMarius Strobl /* Finally, reset the ETX. */ 8139f9cc2edSMarius Strobl GEM_BANK2_WRITE_4(sc, GEM_RESET, GEM_RESET_TX | 8149f9cc2edSMarius Strobl (sc->sc_variant == GEM_SUN_ERI ? GEM_ERI_CACHE_LINE_SIZE << 8159f9cc2edSMarius Strobl GEM_RESET_CLSZ_SHFT : 0)); 816ccb1212aSMarius Strobl GEM_BANK2_BARRIER(sc, GEM_RESET, 4, 817ccb1212aSMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 8189f9cc2edSMarius Strobl if (!GEM_BANK2_BITWAIT(sc, GEM_RESET, GEM_RESET_TX, 0)) { 8191ed3fed7SMarius Strobl device_printf(sc->sc_dev, "cannot reset transmitter\n"); 82042c1b001SThomas Moestl return (1); 82142c1b001SThomas Moestl } 82242c1b001SThomas Moestl return (0); 82342c1b001SThomas Moestl } 82442c1b001SThomas Moestl 82542c1b001SThomas Moestl static int 8262a79fd39SMarius Strobl gem_disable_rx(struct gem_softc *sc) 82742c1b001SThomas Moestl { 82842c1b001SThomas Moestl 829bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_CONFIG, 830bd3d9826SMarius Strobl GEM_BANK1_READ_4(sc, GEM_MAC_RX_CONFIG) & ~GEM_MAC_RX_ENABLE); 831ccb1212aSMarius Strobl GEM_BANK1_BARRIER(sc, GEM_MAC_RX_CONFIG, 4, 832ccb1212aSMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 833c0e3e9d4SMarius Strobl if (GEM_BANK1_BITWAIT(sc, GEM_MAC_RX_CONFIG, GEM_MAC_RX_ENABLE, 0)) 834c0e3e9d4SMarius Strobl return (1); 835c0e3e9d4SMarius Strobl device_printf(sc->sc_dev, "cannot disable RX MAC\n"); 836c0e3e9d4SMarius Strobl return (0); 83742c1b001SThomas Moestl } 83842c1b001SThomas Moestl 83942c1b001SThomas Moestl static int 8402a79fd39SMarius Strobl gem_disable_tx(struct gem_softc *sc) 84142c1b001SThomas Moestl { 84242c1b001SThomas Moestl 843bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_TX_CONFIG, 844bd3d9826SMarius Strobl GEM_BANK1_READ_4(sc, GEM_MAC_TX_CONFIG) & ~GEM_MAC_TX_ENABLE); 845ccb1212aSMarius Strobl GEM_BANK1_BARRIER(sc, GEM_MAC_TX_CONFIG, 4, 846ccb1212aSMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 847c0e3e9d4SMarius Strobl if (GEM_BANK1_BITWAIT(sc, GEM_MAC_TX_CONFIG, GEM_MAC_TX_ENABLE, 0)) 848c0e3e9d4SMarius Strobl return (1); 849c0e3e9d4SMarius Strobl device_printf(sc->sc_dev, "cannot disable TX MAC\n"); 850c0e3e9d4SMarius Strobl return (0); 85142c1b001SThomas Moestl } 85242c1b001SThomas Moestl 85342c1b001SThomas Moestl static int 8549ba2b298SMarius Strobl gem_meminit(struct gem_softc *sc) 85542c1b001SThomas Moestl { 85642c1b001SThomas Moestl struct gem_rxsoft *rxs; 8572a79fd39SMarius Strobl int error, i; 85842c1b001SThomas Moestl 8599ba2b298SMarius Strobl GEM_LOCK_ASSERT(sc, MA_OWNED); 8609ba2b298SMarius Strobl 86142c1b001SThomas Moestl /* 86242c1b001SThomas Moestl * Initialize the transmit descriptor ring. 86342c1b001SThomas Moestl */ 86442c1b001SThomas Moestl for (i = 0; i < GEM_NTXDESC; i++) { 86542c1b001SThomas Moestl sc->sc_txdescs[i].gd_flags = 0; 86642c1b001SThomas Moestl sc->sc_txdescs[i].gd_addr = 0; 86742c1b001SThomas Moestl } 868305f2c06SThomas Moestl sc->sc_txfree = GEM_MAXTXFREE; 86942c1b001SThomas Moestl sc->sc_txnext = 0; 870336cca9eSBenno Rice sc->sc_txwin = 0; 87142c1b001SThomas Moestl 87242c1b001SThomas Moestl /* 87342c1b001SThomas Moestl * Initialize the receive descriptor and receive job 87442c1b001SThomas Moestl * descriptor rings. 87542c1b001SThomas Moestl */ 87642c1b001SThomas Moestl for (i = 0; i < GEM_NRXDESC; i++) { 87742c1b001SThomas Moestl rxs = &sc->sc_rxsoft[i]; 87842c1b001SThomas Moestl if (rxs->rxs_mbuf == NULL) { 87942c1b001SThomas Moestl if ((error = gem_add_rxbuf(sc, i)) != 0) { 8802a79fd39SMarius Strobl device_printf(sc->sc_dev, 8812a79fd39SMarius Strobl "unable to allocate or map RX buffer %d, " 8822a79fd39SMarius Strobl "error = %d\n", i, error); 88342c1b001SThomas Moestl /* 8842a79fd39SMarius Strobl * XXX we should attempt to run with fewer 8852a79fd39SMarius Strobl * receive buffers instead of just failing. 88642c1b001SThomas Moestl */ 88742c1b001SThomas Moestl gem_rxdrain(sc); 88842c1b001SThomas Moestl return (1); 88942c1b001SThomas Moestl } 89042c1b001SThomas Moestl } else 89142c1b001SThomas Moestl GEM_INIT_RXDESC(sc, i); 89242c1b001SThomas Moestl } 89342c1b001SThomas Moestl sc->sc_rxptr = 0; 8949ba2b298SMarius Strobl 8959ba2b298SMarius Strobl GEM_CDSYNC(sc, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 89642c1b001SThomas Moestl 89742c1b001SThomas Moestl return (0); 89842c1b001SThomas Moestl } 89942c1b001SThomas Moestl 9001ed3fed7SMarius Strobl static u_int 9012a79fd39SMarius Strobl gem_ringsize(u_int sz) 90242c1b001SThomas Moestl { 90342c1b001SThomas Moestl 90442c1b001SThomas Moestl switch (sz) { 90542c1b001SThomas Moestl case 32: 9061ed3fed7SMarius Strobl return (GEM_RING_SZ_32); 90742c1b001SThomas Moestl case 64: 9081ed3fed7SMarius Strobl return (GEM_RING_SZ_64); 90942c1b001SThomas Moestl case 128: 9101ed3fed7SMarius Strobl return (GEM_RING_SZ_128); 91142c1b001SThomas Moestl case 256: 9121ed3fed7SMarius Strobl return (GEM_RING_SZ_256); 91342c1b001SThomas Moestl case 512: 9141ed3fed7SMarius Strobl return (GEM_RING_SZ_512); 91542c1b001SThomas Moestl case 1024: 9161ed3fed7SMarius Strobl return (GEM_RING_SZ_1024); 91742c1b001SThomas Moestl case 2048: 9181ed3fed7SMarius Strobl return (GEM_RING_SZ_2048); 91942c1b001SThomas Moestl case 4096: 9201ed3fed7SMarius Strobl return (GEM_RING_SZ_4096); 92142c1b001SThomas Moestl case 8192: 9221ed3fed7SMarius Strobl return (GEM_RING_SZ_8192); 92342c1b001SThomas Moestl default: 9241ed3fed7SMarius Strobl printf("%s: invalid ring size %d\n", __func__, sz); 9251ed3fed7SMarius Strobl return (GEM_RING_SZ_32); 92642c1b001SThomas Moestl } 92742c1b001SThomas Moestl } 92842c1b001SThomas Moestl 92942c1b001SThomas Moestl static void 9302a79fd39SMarius Strobl gem_init(void *xsc) 93142c1b001SThomas Moestl { 9322a79fd39SMarius Strobl struct gem_softc *sc = xsc; 9338cfaff7dSMarius Strobl 9348cfaff7dSMarius Strobl GEM_LOCK(sc); 9358cfaff7dSMarius Strobl gem_init_locked(sc); 9368cfaff7dSMarius Strobl GEM_UNLOCK(sc); 9378cfaff7dSMarius Strobl } 9388cfaff7dSMarius Strobl 9398cfaff7dSMarius Strobl /* 9408cfaff7dSMarius Strobl * Initialization of interface; set up initialization block 9418cfaff7dSMarius Strobl * and transmit/receive descriptor rings. 9428cfaff7dSMarius Strobl */ 9438cfaff7dSMarius Strobl static void 9442a79fd39SMarius Strobl gem_init_locked(struct gem_softc *sc) 9458cfaff7dSMarius Strobl { 946fc74a9f9SBrooks Davis struct ifnet *ifp = sc->sc_ifp; 9472a79fd39SMarius Strobl uint32_t v; 94842c1b001SThomas Moestl 9498cfaff7dSMarius Strobl GEM_LOCK_ASSERT(sc, MA_OWNED); 95042c1b001SThomas Moestl 95183242185SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 95283242185SPyun YongHyeon return; 95383242185SPyun YongHyeon 95418100346SThomas Moestl #ifdef GEM_DEBUG 95512fb0330SPyun YongHyeon CTR2(KTR_GEM, "%s: %s: calling stop", device_get_name(sc->sc_dev), 95612fb0330SPyun YongHyeon __func__); 95718100346SThomas Moestl #endif 95842c1b001SThomas Moestl /* 95942c1b001SThomas Moestl * Initialization sequence. The numbered steps below correspond 96042c1b001SThomas Moestl * to the sequence outlined in section 6.3.5.1 in the Ethernet 96142c1b001SThomas Moestl * Channel Engine manual (part of the PCIO manual). 96242c1b001SThomas Moestl * See also the STP2002-STQ document from Sun Microsystems. 96342c1b001SThomas Moestl */ 96442c1b001SThomas Moestl 9652a79fd39SMarius Strobl /* step 1 & 2. Reset the Ethernet Channel. */ 966ccb1212aSMarius Strobl gem_stop(ifp, 0); 96742c1b001SThomas Moestl gem_reset(sc); 96818100346SThomas Moestl #ifdef GEM_DEBUG 96912fb0330SPyun YongHyeon CTR2(KTR_GEM, "%s: %s: restarting", device_get_name(sc->sc_dev), 97012fb0330SPyun YongHyeon __func__); 97118100346SThomas Moestl #endif 97242c1b001SThomas Moestl 97365f2c0ffSMarius Strobl if ((sc->sc_flags & GEM_SERDES) == 0) 9742a79fd39SMarius Strobl /* Re-initialize the MIF. */ 97542c1b001SThomas Moestl gem_mifinit(sc); 97642c1b001SThomas Moestl 9772a79fd39SMarius Strobl /* step 3. Setup data structures in host memory. */ 9781ed3fed7SMarius Strobl if (gem_meminit(sc) != 0) 9791ed3fed7SMarius Strobl return; 98042c1b001SThomas Moestl 98142c1b001SThomas Moestl /* step 4. TX MAC registers & counters */ 98242c1b001SThomas Moestl gem_init_regs(sc); 98342c1b001SThomas Moestl 98442c1b001SThomas Moestl /* step 5. RX MAC registers & counters */ 98542c1b001SThomas Moestl 9862a79fd39SMarius Strobl /* step 6 & 7. Program Descriptor Ring Base Addresses. */ 98742c1b001SThomas Moestl /* NOTE: we use only 32-bit DMA addresses here. */ 988bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_TX_RING_PTR_HI, 0); 989bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_TX_RING_PTR_LO, GEM_CDTXADDR(sc, 0)); 99042c1b001SThomas Moestl 991bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_RX_RING_PTR_HI, 0); 992bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_RX_RING_PTR_LO, GEM_CDRXADDR(sc, 0)); 99318100346SThomas Moestl #ifdef GEM_DEBUG 9942a79fd39SMarius Strobl CTR3(KTR_GEM, "loading RX ring %lx, TX ring %lx, cddma %lx", 99542c1b001SThomas Moestl GEM_CDRXADDR(sc, 0), GEM_CDTXADDR(sc, 0), sc->sc_cddma); 99618100346SThomas Moestl #endif 99742c1b001SThomas Moestl 99842c1b001SThomas Moestl /* step 8. Global Configuration & Interrupt Mask */ 9999ba2b298SMarius Strobl 10009ba2b298SMarius Strobl /* 10019ba2b298SMarius Strobl * Set the internal arbitration to "infinite" bursts of the 10029ba2b298SMarius Strobl * maximum length of 31 * 64 bytes so DMA transfers aren't 10039ba2b298SMarius Strobl * split up in cache line size chunks. This greatly improves 10049ba2b298SMarius Strobl * RX performance. 10059ba2b298SMarius Strobl * Enable silicon bug workarounds for the Apple variants. 10069ba2b298SMarius Strobl */ 10079ba2b298SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_CONFIG, 10089ba2b298SMarius Strobl GEM_CONFIG_TXDMA_LIMIT | GEM_CONFIG_RXDMA_LIMIT | 10099ba2b298SMarius Strobl ((sc->sc_flags & GEM_PCI) != 0 ? GEM_CONFIG_BURST_INF : 10109ba2b298SMarius Strobl GEM_CONFIG_BURST_64) | (GEM_IS_APPLE(sc) ? 10119ba2b298SMarius Strobl GEM_CONFIG_RONPAULBIT | GEM_CONFIG_BUG2FIX : 0)); 10129ba2b298SMarius Strobl 1013bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_INTMASK, 10141ed3fed7SMarius Strobl ~(GEM_INTR_TX_INTME | GEM_INTR_TX_EMPTY | GEM_INTR_RX_DONE | 10151ed3fed7SMarius Strobl GEM_INTR_RX_NOBUF | GEM_INTR_RX_TAG_ERR | GEM_INTR_PERR | 10161ed3fed7SMarius Strobl GEM_INTR_BERR 10171ed3fed7SMarius Strobl #ifdef GEM_DEBUG 10181ed3fed7SMarius Strobl | GEM_INTR_PCS | GEM_INTR_MIF 10191ed3fed7SMarius Strobl #endif 10201ed3fed7SMarius Strobl )); 1021bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_MASK, 1022336cca9eSBenno Rice GEM_MAC_RX_DONE | GEM_MAC_RX_FRAME_CNT); 1023bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_TX_MASK, 10249ba2b298SMarius Strobl GEM_MAC_TX_XMIT_DONE | GEM_MAC_TX_DEFER_EXP | 10259ba2b298SMarius Strobl GEM_MAC_TX_PEAK_EXP); 10261ed3fed7SMarius Strobl #ifdef GEM_DEBUG 1027bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_CONTROL_MASK, 10281ed3fed7SMarius Strobl ~(GEM_MAC_PAUSED | GEM_MAC_PAUSE | GEM_MAC_RESUME)); 10291ed3fed7SMarius Strobl #else 1030bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_CONTROL_MASK, 10311ed3fed7SMarius Strobl GEM_MAC_PAUSED | GEM_MAC_PAUSE | GEM_MAC_RESUME); 10321ed3fed7SMarius Strobl #endif 103342c1b001SThomas Moestl 10342a79fd39SMarius Strobl /* step 9. ETX Configuration: use mostly default values. */ 103542c1b001SThomas Moestl 10362a79fd39SMarius Strobl /* Enable DMA. */ 10379ba2b298SMarius Strobl v = gem_ringsize(GEM_NTXDESC); 10389ba2b298SMarius Strobl /* Set TX FIFO threshold and enable DMA. */ 1039ccb1212aSMarius Strobl v |= ((sc->sc_variant == GEM_SUN_ERI ? 0x100 : 0x4ff) << 10) & 1040ccb1212aSMarius Strobl GEM_TX_CONFIG_TXFIFO_TH; 1041ccb1212aSMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_TX_CONFIG, v | GEM_TX_CONFIG_TXDMA_EN); 104242c1b001SThomas Moestl 104342c1b001SThomas Moestl /* step 10. ERX Configuration */ 104442c1b001SThomas Moestl 10451ed3fed7SMarius Strobl /* Encode Receive Descriptor ring size. */ 104642c1b001SThomas Moestl v = gem_ringsize(GEM_NRXDESC /* XXX */); 10472a79fd39SMarius Strobl /* RX TCP/UDP checksum offset */ 104812fb0330SPyun YongHyeon v |= ((ETHER_HDR_LEN + sizeof(struct ip)) << 104912fb0330SPyun YongHyeon GEM_RX_CONFIG_CXM_START_SHFT); 10509ba2b298SMarius Strobl /* Set RX FIFO threshold, set first byte offset and enable DMA. */ 1051bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_RX_CONFIG, 105242c1b001SThomas Moestl v | (GEM_THRSH_1024 << GEM_RX_CONFIG_FIFO_THRS_SHIFT) | 10539ba2b298SMarius Strobl (ETHER_ALIGN << GEM_RX_CONFIG_FBOFF_SHFT) | 10549ba2b298SMarius Strobl GEM_RX_CONFIG_RXDMA_EN); 10551ed3fed7SMarius Strobl 10565ed0b954SMarius Strobl /* Adjusting for the SBus clock probably isn't worth the fuzz. */ 1057bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_RX_BLANKING, 10589ba2b298SMarius Strobl ((6 * (sc->sc_flags & GEM_PCI66) != 0 ? 2 : 1) << 10599ba2b298SMarius Strobl GEM_RX_BLANKING_TIME_SHIFT) | 6); 10601ed3fed7SMarius Strobl 106142c1b001SThomas Moestl /* 1062336cca9eSBenno Rice * The following value is for an OFF Threshold of about 3/4 full 1063336cca9eSBenno Rice * and an ON Threshold of 1/4 full. 106442c1b001SThomas Moestl */ 1065bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_RX_PAUSE_THRESH, 1066336cca9eSBenno Rice (3 * sc->sc_rxfifosize / 256) | 1067336cca9eSBenno Rice ((sc->sc_rxfifosize / 256) << 12)); 106842c1b001SThomas Moestl 10692a79fd39SMarius Strobl /* step 11. Configure Media. */ 107042c1b001SThomas Moestl 107142c1b001SThomas Moestl /* step 12. RX_MAC Configuration Register */ 1072bd3d9826SMarius Strobl v = GEM_BANK1_READ_4(sc, GEM_MAC_RX_CONFIG); 10735ed0b954SMarius Strobl v &= ~GEM_MAC_RX_ENABLE; 10745ed0b954SMarius Strobl v |= GEM_MAC_RX_STRIP_CRC; 10755ed0b954SMarius Strobl sc->sc_mac_rxcfg = v; 10765ed0b954SMarius Strobl /* 10775ed0b954SMarius Strobl * Clear the RX filter and reprogram it. This will also set the 10785ed0b954SMarius Strobl * current RX MAC configuration and enable it. 10795ed0b954SMarius Strobl */ 10805ed0b954SMarius Strobl gem_setladrf(sc); 108142c1b001SThomas Moestl 1082ccb1212aSMarius Strobl /* step 13. TX_MAC Configuration Register */ 1083ccb1212aSMarius Strobl v = GEM_BANK1_READ_4(sc, GEM_MAC_TX_CONFIG); 1084ccb1212aSMarius Strobl v |= GEM_MAC_TX_ENABLE; 1085c0e3e9d4SMarius Strobl (void)gem_disable_tx(sc); 1086ccb1212aSMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_TX_CONFIG, v); 1087ccb1212aSMarius Strobl 10882a79fd39SMarius Strobl /* step 14. Issue Transmit Pending command. */ 108942c1b001SThomas Moestl 1090af5ac863SMarius Strobl /* step 15. Give the receiver a swift kick. */ 1091bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_RX_KICK, GEM_NRXDESC - 4); 109242c1b001SThomas Moestl 109313f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 109413f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 10951ed3fed7SMarius Strobl 10961ed3fed7SMarius Strobl mii_mediachg(sc->sc_mii); 10971ed3fed7SMarius Strobl 10981ed3fed7SMarius Strobl /* Start the one second timer. */ 10991ed3fed7SMarius Strobl sc->sc_wdog_timer = 0; 11001ed3fed7SMarius Strobl callout_reset(&sc->sc_tick_ch, hz, gem_tick, sc); 110142c1b001SThomas Moestl } 110242c1b001SThomas Moestl 110312fb0330SPyun YongHyeon static int 11042a79fd39SMarius Strobl gem_load_txmbuf(struct gem_softc *sc, struct mbuf **m_head) 110512fb0330SPyun YongHyeon { 110612fb0330SPyun YongHyeon bus_dma_segment_t txsegs[GEM_NTXSEGS]; 11072a79fd39SMarius Strobl struct gem_txsoft *txs; 1108ccb1212aSMarius Strobl struct ip *ip; 110912fb0330SPyun YongHyeon struct mbuf *m; 11102a79fd39SMarius Strobl uint64_t cflags, flags; 1111ccb1212aSMarius Strobl int error, nexttx, nsegs, offset, seg; 111242c1b001SThomas Moestl 11139ba2b298SMarius Strobl GEM_LOCK_ASSERT(sc, MA_OWNED); 11149ba2b298SMarius Strobl 111542c1b001SThomas Moestl /* Get a work queue entry. */ 111642c1b001SThomas Moestl if ((txs = STAILQ_FIRST(&sc->sc_txfreeq)) == NULL) { 1117305f2c06SThomas Moestl /* Ran out of descriptors. */ 111812fb0330SPyun YongHyeon return (ENOBUFS); 1119305f2c06SThomas Moestl } 1120ccb1212aSMarius Strobl 1121ccb1212aSMarius Strobl cflags = 0; 1122ccb1212aSMarius Strobl if (((*m_head)->m_pkthdr.csum_flags & sc->sc_csum_features) != 0) { 1123ccb1212aSMarius Strobl if (M_WRITABLE(*m_head) == 0) { 1124c6499eccSGleb Smirnoff m = m_dup(*m_head, M_NOWAIT); 1125ccb1212aSMarius Strobl m_freem(*m_head); 1126ccb1212aSMarius Strobl *m_head = m; 1127ccb1212aSMarius Strobl if (m == NULL) 1128ccb1212aSMarius Strobl return (ENOBUFS); 1129ccb1212aSMarius Strobl } 1130ccb1212aSMarius Strobl offset = sizeof(struct ether_header); 1131ccb1212aSMarius Strobl m = m_pullup(*m_head, offset + sizeof(struct ip)); 1132ccb1212aSMarius Strobl if (m == NULL) { 1133ccb1212aSMarius Strobl *m_head = NULL; 1134ccb1212aSMarius Strobl return (ENOBUFS); 1135ccb1212aSMarius Strobl } 1136ccb1212aSMarius Strobl ip = (struct ip *)(mtod(m, caddr_t) + offset); 1137ccb1212aSMarius Strobl offset += (ip->ip_hl << 2); 1138ccb1212aSMarius Strobl cflags = offset << GEM_TD_CXSUM_STARTSHFT | 1139ccb1212aSMarius Strobl ((offset + m->m_pkthdr.csum_data) << 1140ccb1212aSMarius Strobl GEM_TD_CXSUM_STUFFSHFT) | GEM_TD_CXSUM_ENABLE; 1141ccb1212aSMarius Strobl *m_head = m; 1142ccb1212aSMarius Strobl } 1143ccb1212aSMarius Strobl 114412fb0330SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->sc_tdmatag, txs->txs_dmamap, 114512fb0330SPyun YongHyeon *m_head, txsegs, &nsegs, BUS_DMA_NOWAIT); 114612fb0330SPyun YongHyeon if (error == EFBIG) { 1147c6499eccSGleb Smirnoff m = m_collapse(*m_head, M_NOWAIT, GEM_NTXSEGS); 114812fb0330SPyun YongHyeon if (m == NULL) { 114912fb0330SPyun YongHyeon m_freem(*m_head); 115012fb0330SPyun YongHyeon *m_head = NULL; 115112fb0330SPyun YongHyeon return (ENOBUFS); 115212fb0330SPyun YongHyeon } 115312fb0330SPyun YongHyeon *m_head = m; 11542a79fd39SMarius Strobl error = bus_dmamap_load_mbuf_sg(sc->sc_tdmatag, 11552a79fd39SMarius Strobl txs->txs_dmamap, *m_head, txsegs, &nsegs, 11562a79fd39SMarius Strobl BUS_DMA_NOWAIT); 115712fb0330SPyun YongHyeon if (error != 0) { 115812fb0330SPyun YongHyeon m_freem(*m_head); 115912fb0330SPyun YongHyeon *m_head = NULL; 116012fb0330SPyun YongHyeon return (error); 116112fb0330SPyun YongHyeon } 116212fb0330SPyun YongHyeon } else if (error != 0) 116312fb0330SPyun YongHyeon return (error); 1164801772ecSMarius Strobl /* If nsegs is wrong then the stack is corrupt. */ 1165801772ecSMarius Strobl KASSERT(nsegs <= GEM_NTXSEGS, 1166801772ecSMarius Strobl ("%s: too many DMA segments (%d)", __func__, nsegs)); 116712fb0330SPyun YongHyeon if (nsegs == 0) { 116812fb0330SPyun YongHyeon m_freem(*m_head); 116912fb0330SPyun YongHyeon *m_head = NULL; 117012fb0330SPyun YongHyeon return (EIO); 117112fb0330SPyun YongHyeon } 117212fb0330SPyun YongHyeon 117312fb0330SPyun YongHyeon /* 117412fb0330SPyun YongHyeon * Ensure we have enough descriptors free to describe 117512fb0330SPyun YongHyeon * the packet. Note, we always reserve one descriptor 11762a79fd39SMarius Strobl * at the end of the ring as a termination point, in 11772a79fd39SMarius Strobl * order to prevent wrap-around. 117812fb0330SPyun YongHyeon */ 117912fb0330SPyun YongHyeon if (nsegs > sc->sc_txfree - 1) { 118012fb0330SPyun YongHyeon txs->txs_ndescs = 0; 118112fb0330SPyun YongHyeon bus_dmamap_unload(sc->sc_tdmatag, txs->txs_dmamap); 118212fb0330SPyun YongHyeon return (ENOBUFS); 118312fb0330SPyun YongHyeon } 118412fb0330SPyun YongHyeon 118512fb0330SPyun YongHyeon txs->txs_ndescs = nsegs; 1186305f2c06SThomas Moestl txs->txs_firstdesc = sc->sc_txnext; 118712fb0330SPyun YongHyeon nexttx = txs->txs_firstdesc; 118812fb0330SPyun YongHyeon for (seg = 0; seg < nsegs; seg++, nexttx = GEM_NEXTTX(nexttx)) { 118912fb0330SPyun YongHyeon #ifdef GEM_DEBUG 11902a79fd39SMarius Strobl CTR6(KTR_GEM, 11912a79fd39SMarius Strobl "%s: mapping seg %d (txd %d), len %lx, addr %#lx (%#lx)", 11922a79fd39SMarius Strobl __func__, seg, nexttx, txsegs[seg].ds_len, 11932a79fd39SMarius Strobl txsegs[seg].ds_addr, 119412fb0330SPyun YongHyeon GEM_DMA_WRITE(sc, txsegs[seg].ds_addr)); 119512fb0330SPyun YongHyeon #endif 119612fb0330SPyun YongHyeon sc->sc_txdescs[nexttx].gd_addr = 119712fb0330SPyun YongHyeon GEM_DMA_WRITE(sc, txsegs[seg].ds_addr); 119812fb0330SPyun YongHyeon KASSERT(txsegs[seg].ds_len < GEM_TD_BUFSIZE, 119912fb0330SPyun YongHyeon ("%s: segment size too large!", __func__)); 120012fb0330SPyun YongHyeon flags = txsegs[seg].ds_len & GEM_TD_BUFSIZE; 120112fb0330SPyun YongHyeon sc->sc_txdescs[nexttx].gd_flags = 120212fb0330SPyun YongHyeon GEM_DMA_WRITE(sc, flags | cflags); 120312fb0330SPyun YongHyeon txs->txs_lastdesc = nexttx; 120442c1b001SThomas Moestl } 1205305f2c06SThomas Moestl 12062a79fd39SMarius Strobl /* Set EOP on the last descriptor. */ 120712fb0330SPyun YongHyeon #ifdef GEM_DEBUG 12082a79fd39SMarius Strobl CTR3(KTR_GEM, "%s: end of packet at segment %d, TX %d", 12092a79fd39SMarius Strobl __func__, seg, nexttx); 121012fb0330SPyun YongHyeon #endif 121112fb0330SPyun YongHyeon sc->sc_txdescs[txs->txs_lastdesc].gd_flags |= 121212fb0330SPyun YongHyeon GEM_DMA_WRITE(sc, GEM_TD_END_OF_PACKET); 121312fb0330SPyun YongHyeon 12142a79fd39SMarius Strobl /* Lastly set SOP on the first descriptor. */ 121512fb0330SPyun YongHyeon #ifdef GEM_DEBUG 12162a79fd39SMarius Strobl CTR3(KTR_GEM, "%s: start of packet at segment %d, TX %d", 12172a79fd39SMarius Strobl __func__, seg, nexttx); 121812fb0330SPyun YongHyeon #endif 121912fb0330SPyun YongHyeon if (++sc->sc_txwin > GEM_NTXSEGS * 2 / 3) { 122012fb0330SPyun YongHyeon sc->sc_txwin = 0; 122112fb0330SPyun YongHyeon sc->sc_txdescs[txs->txs_firstdesc].gd_flags |= 122212fb0330SPyun YongHyeon GEM_DMA_WRITE(sc, GEM_TD_INTERRUPT_ME | 122312fb0330SPyun YongHyeon GEM_TD_START_OF_PACKET); 122412fb0330SPyun YongHyeon } else 122512fb0330SPyun YongHyeon sc->sc_txdescs[txs->txs_firstdesc].gd_flags |= 122612fb0330SPyun YongHyeon GEM_DMA_WRITE(sc, GEM_TD_START_OF_PACKET); 122712fb0330SPyun YongHyeon 122842c1b001SThomas Moestl /* Sync the DMA map. */ 12292a79fd39SMarius Strobl bus_dmamap_sync(sc->sc_tdmatag, txs->txs_dmamap, 12302a79fd39SMarius Strobl BUS_DMASYNC_PREWRITE); 1231305f2c06SThomas Moestl 123218100346SThomas Moestl #ifdef GEM_DEBUG 123312fb0330SPyun YongHyeon CTR4(KTR_GEM, "%s: setting firstdesc=%d, lastdesc=%d, ndescs=%d", 12342a79fd39SMarius Strobl __func__, txs->txs_firstdesc, txs->txs_lastdesc, 12352a79fd39SMarius Strobl txs->txs_ndescs); 123618100346SThomas Moestl #endif 123742c1b001SThomas Moestl STAILQ_REMOVE_HEAD(&sc->sc_txfreeq, txs_q); 1238305f2c06SThomas Moestl STAILQ_INSERT_TAIL(&sc->sc_txdirtyq, txs, txs_q); 123912fb0330SPyun YongHyeon txs->txs_mbuf = *m_head; 1240305f2c06SThomas Moestl 1241305f2c06SThomas Moestl sc->sc_txnext = GEM_NEXTTX(txs->txs_lastdesc); 1242305f2c06SThomas Moestl sc->sc_txfree -= txs->txs_ndescs; 124342c1b001SThomas Moestl 124412fb0330SPyun YongHyeon return (0); 124542c1b001SThomas Moestl } 124642c1b001SThomas Moestl 124742c1b001SThomas Moestl static void 12482a79fd39SMarius Strobl gem_init_regs(struct gem_softc *sc) 124942c1b001SThomas Moestl { 12504a0d6638SRuslan Ermilov const u_char *laddr = IF_LLADDR(sc->sc_ifp); 125142c1b001SThomas Moestl 12529ba2b298SMarius Strobl GEM_LOCK_ASSERT(sc, MA_OWNED); 12539ba2b298SMarius Strobl 12542a79fd39SMarius Strobl /* These registers are not cleared on reset. */ 12551ed3fed7SMarius Strobl if ((sc->sc_flags & GEM_INITED) == 0) { 12562a79fd39SMarius Strobl /* magic values */ 1257bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_IPG0, 0); 1258bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_IPG1, 8); 1259bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_IPG2, 4); 126042c1b001SThomas Moestl 12619ba2b298SMarius Strobl /* min frame length */ 1262bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_MAC_MIN_FRAME, ETHER_MIN_LEN); 12639ba2b298SMarius Strobl /* max frame length and max burst size */ 1264bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_MAC_MAX_FRAME, 12651ed3fed7SMarius Strobl (ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN) | (0x2000 << 16)); 1266336cca9eSBenno Rice 12679ba2b298SMarius Strobl /* more magic values */ 1268bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_PREAMBLE_LEN, 0x7); 1269bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_JAM_SIZE, 0x4); 1270bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_ATTEMPT_LIMIT, 0x10); 12719a68cbd3SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_CONTROL_TYPE, 0x8808); 12729ba2b298SMarius Strobl 12739ba2b298SMarius Strobl /* random number seed */ 1274bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_RANDOM_SEED, 1275336cca9eSBenno Rice ((laddr[5] << 8) | laddr[4]) & 0x3ff); 1276336cca9eSBenno Rice 12772a79fd39SMarius Strobl /* secondary MAC address: 0:0:0:0:0:0 */ 1278bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR3, 0); 1279bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR4, 0); 1280bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR5, 0); 1281336cca9eSBenno Rice 12822a79fd39SMarius Strobl /* MAC control address: 01:80:c2:00:00:01 */ 1283bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR6, 0x0001); 1284bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR7, 0xc200); 1285bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR8, 0x0180); 128642c1b001SThomas Moestl 12872a79fd39SMarius Strobl /* MAC filter address: 0:0:0:0:0:0 */ 1288bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR_FILTER0, 0); 1289bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR_FILTER1, 0); 1290bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR_FILTER2, 0); 1291bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_ADR_FLT_MASK1_2, 0); 1292bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_ADR_FLT_MASK0, 0); 129342c1b001SThomas Moestl 12941ed3fed7SMarius Strobl sc->sc_flags |= GEM_INITED; 129542c1b001SThomas Moestl } 129642c1b001SThomas Moestl 12972a79fd39SMarius Strobl /* Counters need to be zeroed. */ 1298bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_NORM_COLL_CNT, 0); 1299bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_FIRST_COLL_CNT, 0); 1300bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_EXCESS_COLL_CNT, 0); 1301bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_LATE_COLL_CNT, 0); 1302bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_DEFER_TMR_CNT, 0); 1303bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_PEAK_ATTEMPTS, 0); 1304bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_FRAME_COUNT, 0); 1305bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_LEN_ERR_CNT, 0); 1306bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_ALIGN_ERR, 0); 1307bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_CRC_ERR_CNT, 0); 1308bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_CODE_VIOL, 0); 130942c1b001SThomas Moestl 13101ed3fed7SMarius Strobl /* Set XOFF PAUSE time. */ 1311bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_SEND_PAUSE_CMD, 0x1BF0); 13121ed3fed7SMarius Strobl 13132a79fd39SMarius Strobl /* Set the station address. */ 1314bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR0, (laddr[4] << 8) | laddr[5]); 1315bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR1, (laddr[2] << 8) | laddr[3]); 1316bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_ADDR2, (laddr[0] << 8) | laddr[1]); 1317336cca9eSBenno Rice 13181ed3fed7SMarius Strobl /* Enable MII outputs. */ 1319bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_XIF_CONFIG, GEM_MAC_XIF_TX_MII_ENA); 132042c1b001SThomas Moestl } 132142c1b001SThomas Moestl 132242c1b001SThomas Moestl static void 13232a79fd39SMarius Strobl gem_start(struct ifnet *ifp) 132442c1b001SThomas Moestl { 13252a79fd39SMarius Strobl struct gem_softc *sc = ifp->if_softc; 13268cfaff7dSMarius Strobl 13278cfaff7dSMarius Strobl GEM_LOCK(sc); 13288cfaff7dSMarius Strobl gem_start_locked(ifp); 13298cfaff7dSMarius Strobl GEM_UNLOCK(sc); 13308cfaff7dSMarius Strobl } 13318cfaff7dSMarius Strobl 13329ba2b298SMarius Strobl static inline void 13339ba2b298SMarius Strobl gem_txkick(struct gem_softc *sc) 13349ba2b298SMarius Strobl { 13359ba2b298SMarius Strobl 13369ba2b298SMarius Strobl /* 13379ba2b298SMarius Strobl * Update the TX kick register. This register has to point to the 13389ba2b298SMarius Strobl * descriptor after the last valid one and for optimum performance 13399ba2b298SMarius Strobl * should be incremented in multiples of 4 (the DMA engine fetches/ 13409ba2b298SMarius Strobl * updates descriptors in batches of 4). 13419ba2b298SMarius Strobl */ 13429ba2b298SMarius Strobl #ifdef GEM_DEBUG 13439ba2b298SMarius Strobl CTR3(KTR_GEM, "%s: %s: kicking TX %d", 13449ba2b298SMarius Strobl device_get_name(sc->sc_dev), __func__, sc->sc_txnext); 13459ba2b298SMarius Strobl #endif 13469ba2b298SMarius Strobl GEM_CDSYNC(sc, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 13479ba2b298SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_TX_KICK, sc->sc_txnext); 13489ba2b298SMarius Strobl } 13499ba2b298SMarius Strobl 13508cfaff7dSMarius Strobl static void 13512a79fd39SMarius Strobl gem_start_locked(struct ifnet *ifp) 13528cfaff7dSMarius Strobl { 13532a79fd39SMarius Strobl struct gem_softc *sc = ifp->if_softc; 135412fb0330SPyun YongHyeon struct mbuf *m; 13559ba2b298SMarius Strobl int kicked, ntx; 13569ba2b298SMarius Strobl 13579ba2b298SMarius Strobl GEM_LOCK_ASSERT(sc, MA_OWNED); 135842c1b001SThomas Moestl 135913f4c340SRobert Watson if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 13601ed3fed7SMarius Strobl IFF_DRV_RUNNING || (sc->sc_flags & GEM_LINK) == 0) 136142c1b001SThomas Moestl return; 136242c1b001SThomas Moestl 136318100346SThomas Moestl #ifdef GEM_DEBUG 136412fb0330SPyun YongHyeon CTR4(KTR_GEM, "%s: %s: txfree %d, txnext %d", 13651ed3fed7SMarius Strobl device_get_name(sc->sc_dev), __func__, sc->sc_txfree, 13661ed3fed7SMarius Strobl sc->sc_txnext); 136718100346SThomas Moestl #endif 13682a79fd39SMarius Strobl ntx = 0; 13699ba2b298SMarius Strobl kicked = 0; 137012fb0330SPyun YongHyeon for (; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) && sc->sc_txfree > 1;) { 137112fb0330SPyun YongHyeon IFQ_DRV_DEQUEUE(&ifp->if_snd, m); 137212fb0330SPyun YongHyeon if (m == NULL) 137342c1b001SThomas Moestl break; 13741ed3fed7SMarius Strobl if (gem_load_txmbuf(sc, &m) != 0) { 137512fb0330SPyun YongHyeon if (m == NULL) 137612fb0330SPyun YongHyeon break; 137712fb0330SPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_OACTIVE; 137812fb0330SPyun YongHyeon IFQ_DRV_PREPEND(&ifp->if_snd, m); 137942c1b001SThomas Moestl break; 138042c1b001SThomas Moestl } 13819ba2b298SMarius Strobl if ((sc->sc_txnext % 4) == 0) { 13829ba2b298SMarius Strobl gem_txkick(sc); 13839ba2b298SMarius Strobl kicked = 1; 13849ba2b298SMarius Strobl } else 13859ba2b298SMarius Strobl kicked = 0; 138618100346SThomas Moestl ntx++; 138712fb0330SPyun YongHyeon BPF_MTAP(ifp, m); 1388305f2c06SThomas Moestl } 1389305f2c06SThomas Moestl 1390305f2c06SThomas Moestl if (ntx > 0) { 13919ba2b298SMarius Strobl if (kicked == 0) 13929ba2b298SMarius Strobl gem_txkick(sc); 139318100346SThomas Moestl #ifdef GEM_DEBUG 1394305f2c06SThomas Moestl CTR2(KTR_GEM, "%s: packets enqueued, OWN on %d", 13951ed3fed7SMarius Strobl device_get_name(sc->sc_dev), sc->sc_txnext); 139618100346SThomas Moestl #endif 1397305f2c06SThomas Moestl 139842c1b001SThomas Moestl /* Set a watchdog timer in case the chip flakes out. */ 13998cb37876SMarius Strobl sc->sc_wdog_timer = 5; 140018100346SThomas Moestl #ifdef GEM_DEBUG 140112fb0330SPyun YongHyeon CTR3(KTR_GEM, "%s: %s: watchdog %d", 14022a79fd39SMarius Strobl device_get_name(sc->sc_dev), __func__, 14032a79fd39SMarius Strobl sc->sc_wdog_timer); 140418100346SThomas Moestl #endif 140542c1b001SThomas Moestl } 140642c1b001SThomas Moestl } 140742c1b001SThomas Moestl 140842c1b001SThomas Moestl static void 14092a79fd39SMarius Strobl gem_tint(struct gem_softc *sc) 141042c1b001SThomas Moestl { 1411fc74a9f9SBrooks Davis struct ifnet *ifp = sc->sc_ifp; 141242c1b001SThomas Moestl struct gem_txsoft *txs; 14139ba2b298SMarius Strobl int progress; 14149ba2b298SMarius Strobl uint32_t txlast; 141518100346SThomas Moestl #ifdef GEM_DEBUG 14162a79fd39SMarius Strobl int i; 14172a79fd39SMarius Strobl 14189ba2b298SMarius Strobl GEM_LOCK_ASSERT(sc, MA_OWNED); 14199ba2b298SMarius Strobl 142012fb0330SPyun YongHyeon CTR2(KTR_GEM, "%s: %s", device_get_name(sc->sc_dev), __func__); 142118100346SThomas Moestl #endif 142242c1b001SThomas Moestl 142342c1b001SThomas Moestl /* 14242a79fd39SMarius Strobl * Go through our TX list and free mbufs for those 142542c1b001SThomas Moestl * frames that have been transmitted. 142642c1b001SThomas Moestl */ 14272a79fd39SMarius Strobl progress = 0; 1428b2d59f42SThomas Moestl GEM_CDSYNC(sc, BUS_DMASYNC_POSTREAD); 142942c1b001SThomas Moestl while ((txs = STAILQ_FIRST(&sc->sc_txdirtyq)) != NULL) { 143042c1b001SThomas Moestl #ifdef GEM_DEBUG 14312a79fd39SMarius Strobl if ((ifp->if_flags & IFF_DEBUG) != 0) { 143242c1b001SThomas Moestl printf(" txsoft %p transmit chain:\n", txs); 143342c1b001SThomas Moestl for (i = txs->txs_firstdesc;; i = GEM_NEXTTX(i)) { 143442c1b001SThomas Moestl printf("descriptor %d: ", i); 14352a79fd39SMarius Strobl printf("gd_flags: 0x%016llx\t", 14362a79fd39SMarius Strobl (long long)GEM_DMA_READ(sc, 14372a79fd39SMarius Strobl sc->sc_txdescs[i].gd_flags)); 14382a79fd39SMarius Strobl printf("gd_addr: 0x%016llx\n", 14392a79fd39SMarius Strobl (long long)GEM_DMA_READ(sc, 14402a79fd39SMarius Strobl sc->sc_txdescs[i].gd_addr)); 144142c1b001SThomas Moestl if (i == txs->txs_lastdesc) 144242c1b001SThomas Moestl break; 144342c1b001SThomas Moestl } 144442c1b001SThomas Moestl } 144542c1b001SThomas Moestl #endif 144642c1b001SThomas Moestl 144742c1b001SThomas Moestl /* 14481ed3fed7SMarius Strobl * In theory, we could harvest some descriptors before 144942c1b001SThomas Moestl * the ring is empty, but that's a bit complicated. 145042c1b001SThomas Moestl * 145142c1b001SThomas Moestl * GEM_TX_COMPLETION points to the last descriptor 145242c1b001SThomas Moestl * processed + 1. 145342c1b001SThomas Moestl */ 1454bd3d9826SMarius Strobl txlast = GEM_BANK1_READ_4(sc, GEM_TX_COMPLETION); 145518100346SThomas Moestl #ifdef GEM_DEBUG 145612fb0330SPyun YongHyeon CTR4(KTR_GEM, "%s: txs->txs_firstdesc = %d, " 145742c1b001SThomas Moestl "txs->txs_lastdesc = %d, txlast = %d", 145812fb0330SPyun YongHyeon __func__, txs->txs_firstdesc, txs->txs_lastdesc, txlast); 145918100346SThomas Moestl #endif 146042c1b001SThomas Moestl if (txs->txs_firstdesc <= txs->txs_lastdesc) { 146142c1b001SThomas Moestl if ((txlast >= txs->txs_firstdesc) && 146242c1b001SThomas Moestl (txlast <= txs->txs_lastdesc)) 146342c1b001SThomas Moestl break; 146442c1b001SThomas Moestl } else { 14652a79fd39SMarius Strobl /* Ick -- this command wraps. */ 146642c1b001SThomas Moestl if ((txlast >= txs->txs_firstdesc) || 146742c1b001SThomas Moestl (txlast <= txs->txs_lastdesc)) 146842c1b001SThomas Moestl break; 146942c1b001SThomas Moestl } 147042c1b001SThomas Moestl 147118100346SThomas Moestl #ifdef GEM_DEBUG 14722a79fd39SMarius Strobl CTR1(KTR_GEM, "%s: releasing a descriptor", __func__); 147318100346SThomas Moestl #endif 147442c1b001SThomas Moestl STAILQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q); 147542c1b001SThomas Moestl 147642c1b001SThomas Moestl sc->sc_txfree += txs->txs_ndescs; 147742c1b001SThomas Moestl 1478305f2c06SThomas Moestl bus_dmamap_sync(sc->sc_tdmatag, txs->txs_dmamap, 147942c1b001SThomas Moestl BUS_DMASYNC_POSTWRITE); 1480305f2c06SThomas Moestl bus_dmamap_unload(sc->sc_tdmatag, txs->txs_dmamap); 148142c1b001SThomas Moestl if (txs->txs_mbuf != NULL) { 148242c1b001SThomas Moestl m_freem(txs->txs_mbuf); 148342c1b001SThomas Moestl txs->txs_mbuf = NULL; 148442c1b001SThomas Moestl } 148542c1b001SThomas Moestl 148642c1b001SThomas Moestl STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q); 148742c1b001SThomas Moestl 1488*8da56a6fSGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_OPACKETS, 1); 1489336cca9eSBenno Rice progress = 1; 149042c1b001SThomas Moestl } 149142c1b001SThomas Moestl 149218100346SThomas Moestl #ifdef GEM_DEBUG 14932a79fd39SMarius Strobl CTR4(KTR_GEM, "%s: GEM_TX_STATE_MACHINE %x GEM_TX_DATA_PTR %llx " 149442c1b001SThomas Moestl "GEM_TX_COMPLETION %x", 1495bd3d9826SMarius Strobl __func__, GEM_BANK1_READ_4(sc, GEM_TX_STATE_MACHINE), 1496bd3d9826SMarius Strobl ((long long)GEM_BANK1_READ_4(sc, GEM_TX_DATA_PTR_HI) << 32) | 1497bd3d9826SMarius Strobl GEM_BANK1_READ_4(sc, GEM_TX_DATA_PTR_LO), 1498bd3d9826SMarius Strobl GEM_BANK1_READ_4(sc, GEM_TX_COMPLETION)); 149918100346SThomas Moestl #endif 150042c1b001SThomas Moestl 1501336cca9eSBenno Rice if (progress) { 1502336cca9eSBenno Rice if (sc->sc_txfree == GEM_NTXDESC - 1) 1503336cca9eSBenno Rice sc->sc_txwin = 0; 150442c1b001SThomas Moestl 15052a79fd39SMarius Strobl /* 15062a79fd39SMarius Strobl * We freed some descriptors, so reset IFF_DRV_OACTIVE 15072a79fd39SMarius Strobl * and restart. 15082a79fd39SMarius Strobl */ 150913f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 15109ba2b298SMarius Strobl if (STAILQ_EMPTY(&sc->sc_txdirtyq)) 15119ba2b298SMarius Strobl sc->sc_wdog_timer = 0; 151212fb0330SPyun YongHyeon gem_start_locked(ifp); 1513336cca9eSBenno Rice } 151442c1b001SThomas Moestl 151518100346SThomas Moestl #ifdef GEM_DEBUG 151612fb0330SPyun YongHyeon CTR3(KTR_GEM, "%s: %s: watchdog %d", 151712fb0330SPyun YongHyeon device_get_name(sc->sc_dev), __func__, sc->sc_wdog_timer); 151818100346SThomas Moestl #endif 151942c1b001SThomas Moestl } 152042c1b001SThomas Moestl 1521c3d5598aSMarius Strobl #ifdef GEM_RINT_TIMEOUT 15220d80b9bdSThomas Moestl static void 15232a79fd39SMarius Strobl gem_rint_timeout(void *arg) 15240d80b9bdSThomas Moestl { 15252a79fd39SMarius Strobl struct gem_softc *sc = arg; 15260d80b9bdSThomas Moestl 15271f317bf9SMarius Strobl GEM_LOCK_ASSERT(sc, MA_OWNED); 15289ba2b298SMarius Strobl 15298cfaff7dSMarius Strobl gem_rint(sc); 15300d80b9bdSThomas Moestl } 153111e3f060SJake Burkholder #endif 15320d80b9bdSThomas Moestl 153342c1b001SThomas Moestl static void 15342a79fd39SMarius Strobl gem_rint(struct gem_softc *sc) 153542c1b001SThomas Moestl { 1536fc74a9f9SBrooks Davis struct ifnet *ifp = sc->sc_ifp; 153742c1b001SThomas Moestl struct mbuf *m; 15382a79fd39SMarius Strobl uint64_t rxstat; 15392a79fd39SMarius Strobl uint32_t rxcomp; 154042c1b001SThomas Moestl 15419ba2b298SMarius Strobl GEM_LOCK_ASSERT(sc, MA_OWNED); 15429ba2b298SMarius Strobl 1543c3d5598aSMarius Strobl #ifdef GEM_RINT_TIMEOUT 15440d80b9bdSThomas Moestl callout_stop(&sc->sc_rx_ch); 1545c3d5598aSMarius Strobl #endif 154618100346SThomas Moestl #ifdef GEM_DEBUG 154712fb0330SPyun YongHyeon CTR2(KTR_GEM, "%s: %s", device_get_name(sc->sc_dev), __func__); 154818100346SThomas Moestl #endif 1549336cca9eSBenno Rice 1550336cca9eSBenno Rice /* 1551336cca9eSBenno Rice * Read the completion register once. This limits 1552336cca9eSBenno Rice * how long the following loop can execute. 1553336cca9eSBenno Rice */ 1554bd3d9826SMarius Strobl rxcomp = GEM_BANK1_READ_4(sc, GEM_RX_COMPLETION); 155518100346SThomas Moestl #ifdef GEM_DEBUG 15569ba2b298SMarius Strobl CTR3(KTR_GEM, "%s: sc->sc_rxptr %d, complete %d", 155712fb0330SPyun YongHyeon __func__, sc->sc_rxptr, rxcomp); 155818100346SThomas Moestl #endif 15599ba2b298SMarius Strobl GEM_CDSYNC(sc, BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 15601ed3fed7SMarius Strobl for (; sc->sc_rxptr != rxcomp;) { 15611ed3fed7SMarius Strobl m = sc->sc_rxsoft[sc->sc_rxptr].rxs_mbuf; 15621ed3fed7SMarius Strobl rxstat = GEM_DMA_READ(sc, 15631ed3fed7SMarius Strobl sc->sc_rxdescs[sc->sc_rxptr].gd_flags); 156442c1b001SThomas Moestl 156542c1b001SThomas Moestl if (rxstat & GEM_RD_OWN) { 1566c3d5598aSMarius Strobl #ifdef GEM_RINT_TIMEOUT 156742c1b001SThomas Moestl /* 15680d80b9bdSThomas Moestl * The descriptor is still marked as owned, although 15690d80b9bdSThomas Moestl * it is supposed to have completed. This has been 15700d80b9bdSThomas Moestl * observed on some machines. Just exiting here 15710d80b9bdSThomas Moestl * might leave the packet sitting around until another 15720d80b9bdSThomas Moestl * one arrives to trigger a new interrupt, which is 15730d80b9bdSThomas Moestl * generally undesirable, so set up a timeout. 157442c1b001SThomas Moestl */ 15750d80b9bdSThomas Moestl callout_reset(&sc->sc_rx_ch, GEM_RXOWN_TICKS, 15760d80b9bdSThomas Moestl gem_rint_timeout, sc); 1577336cca9eSBenno Rice #endif 15781ed3fed7SMarius Strobl m = NULL; 15791ed3fed7SMarius Strobl goto kickit; 158042c1b001SThomas Moestl } 158142c1b001SThomas Moestl 158242c1b001SThomas Moestl if (rxstat & GEM_RD_BAD_CRC) { 1583*8da56a6fSGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IERRORS, 1); 158442c1b001SThomas Moestl device_printf(sc->sc_dev, "receive error: CRC error\n"); 15851ed3fed7SMarius Strobl GEM_INIT_RXDESC(sc, sc->sc_rxptr); 15861ed3fed7SMarius Strobl m = NULL; 15871ed3fed7SMarius Strobl goto kickit; 158842c1b001SThomas Moestl } 158942c1b001SThomas Moestl 159042c1b001SThomas Moestl #ifdef GEM_DEBUG 15912a79fd39SMarius Strobl if ((ifp->if_flags & IFF_DEBUG) != 0) { 15921ed3fed7SMarius Strobl printf(" rxsoft %p descriptor %d: ", 15931ed3fed7SMarius Strobl &sc->sc_rxsoft[sc->sc_rxptr], sc->sc_rxptr); 15942a79fd39SMarius Strobl printf("gd_flags: 0x%016llx\t", 15952a79fd39SMarius Strobl (long long)GEM_DMA_READ(sc, 15962a79fd39SMarius Strobl sc->sc_rxdescs[sc->sc_rxptr].gd_flags)); 15972a79fd39SMarius Strobl printf("gd_addr: 0x%016llx\n", 15982a79fd39SMarius Strobl (long long)GEM_DMA_READ(sc, 15992a79fd39SMarius Strobl sc->sc_rxdescs[sc->sc_rxptr].gd_addr)); 160042c1b001SThomas Moestl } 160142c1b001SThomas Moestl #endif 160242c1b001SThomas Moestl 160342c1b001SThomas Moestl /* 160442c1b001SThomas Moestl * Allocate a new mbuf cluster. If that fails, we are 160542c1b001SThomas Moestl * out of memory, and must drop the packet and recycle 160642c1b001SThomas Moestl * the buffer that's already attached to this descriptor. 160742c1b001SThomas Moestl */ 16081ed3fed7SMarius Strobl if (gem_add_rxbuf(sc, sc->sc_rxptr) != 0) { 1609*8da56a6fSGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1); 16101ed3fed7SMarius Strobl GEM_INIT_RXDESC(sc, sc->sc_rxptr); 16111ed3fed7SMarius Strobl m = NULL; 16121ed3fed7SMarius Strobl } 16131ed3fed7SMarius Strobl 16141ed3fed7SMarius Strobl kickit: 16151ed3fed7SMarius Strobl /* 16161ed3fed7SMarius Strobl * Update the RX kick register. This register has to point 16171ed3fed7SMarius Strobl * to the descriptor after the last valid one (before the 16189ba2b298SMarius Strobl * current batch) and for optimum performance should be 16199ba2b298SMarius Strobl * incremented in multiples of 4 (the DMA engine fetches/ 16209ba2b298SMarius Strobl * updates descriptors in batches of 4). 16211ed3fed7SMarius Strobl */ 16221ed3fed7SMarius Strobl sc->sc_rxptr = GEM_NEXTRX(sc->sc_rxptr); 16231ed3fed7SMarius Strobl if ((sc->sc_rxptr % 4) == 0) { 1624ccb1212aSMarius Strobl GEM_CDSYNC(sc, 1625ccb1212aSMarius Strobl BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1626bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_RX_KICK, 16271ed3fed7SMarius Strobl (sc->sc_rxptr + GEM_NRXDESC - 4) & 16281ed3fed7SMarius Strobl GEM_NRXDESC_MASK); 16291ed3fed7SMarius Strobl } 16301ed3fed7SMarius Strobl 16311ed3fed7SMarius Strobl if (m == NULL) { 16321ed3fed7SMarius Strobl if (rxstat & GEM_RD_OWN) 16331ed3fed7SMarius Strobl break; 163442c1b001SThomas Moestl continue; 163542c1b001SThomas Moestl } 163642c1b001SThomas Moestl 1637*8da56a6fSGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IPACKETS, 1); 16389ba2b298SMarius Strobl m->m_data += ETHER_ALIGN; /* first byte offset */ 163942c1b001SThomas Moestl m->m_pkthdr.rcvif = ifp; 16401ed3fed7SMarius Strobl m->m_pkthdr.len = m->m_len = GEM_RD_BUFLEN(rxstat); 164112fb0330SPyun YongHyeon 164212fb0330SPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) 164312fb0330SPyun YongHyeon gem_rxcksum(m, rxstat); 164442c1b001SThomas Moestl 164542c1b001SThomas Moestl /* Pass it on. */ 16468cfaff7dSMarius Strobl GEM_UNLOCK(sc); 1647673d9191SSam Leffler (*ifp->if_input)(ifp, m); 16488cfaff7dSMarius Strobl GEM_LOCK(sc); 164942c1b001SThomas Moestl } 165042c1b001SThomas Moestl 165118100346SThomas Moestl #ifdef GEM_DEBUG 16529ba2b298SMarius Strobl CTR3(KTR_GEM, "%s: done sc->sc_rxptr %d, complete %d", __func__, 1653bd3d9826SMarius Strobl sc->sc_rxptr, GEM_BANK1_READ_4(sc, GEM_RX_COMPLETION)); 165418100346SThomas Moestl #endif 165542c1b001SThomas Moestl } 165642c1b001SThomas Moestl 165742c1b001SThomas Moestl static int 16582a79fd39SMarius Strobl gem_add_rxbuf(struct gem_softc *sc, int idx) 165942c1b001SThomas Moestl { 166042c1b001SThomas Moestl struct gem_rxsoft *rxs = &sc->sc_rxsoft[idx]; 166142c1b001SThomas Moestl struct mbuf *m; 1662c3d5598aSMarius Strobl bus_dma_segment_t segs[1]; 1663c3d5598aSMarius Strobl int error, nsegs; 166442c1b001SThomas Moestl 16659ba2b298SMarius Strobl GEM_LOCK_ASSERT(sc, MA_OWNED); 16669ba2b298SMarius Strobl 1667c6499eccSGleb Smirnoff m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR); 166842c1b001SThomas Moestl if (m == NULL) 166942c1b001SThomas Moestl return (ENOBUFS); 1670305f2c06SThomas Moestl m->m_len = m->m_pkthdr.len = m->m_ext.ext_size; 167142c1b001SThomas Moestl 167242c1b001SThomas Moestl #ifdef GEM_DEBUG 16732a79fd39SMarius Strobl /* Bzero the packet to check DMA. */ 167442c1b001SThomas Moestl memset(m->m_ext.ext_buf, 0, m->m_ext.ext_size); 167542c1b001SThomas Moestl #endif 167642c1b001SThomas Moestl 1677b2d59f42SThomas Moestl if (rxs->rxs_mbuf != NULL) { 1678b2d59f42SThomas Moestl bus_dmamap_sync(sc->sc_rdmatag, rxs->rxs_dmamap, 1679b2d59f42SThomas Moestl BUS_DMASYNC_POSTREAD); 1680305f2c06SThomas Moestl bus_dmamap_unload(sc->sc_rdmatag, rxs->rxs_dmamap); 1681b2d59f42SThomas Moestl } 168242c1b001SThomas Moestl 1683c3d5598aSMarius Strobl error = bus_dmamap_load_mbuf_sg(sc->sc_rdmatag, rxs->rxs_dmamap, 1684c3d5598aSMarius Strobl m, segs, &nsegs, BUS_DMA_NOWAIT); 1685c3d5598aSMarius Strobl if (error != 0) { 16862a79fd39SMarius Strobl device_printf(sc->sc_dev, 16872a79fd39SMarius Strobl "cannot load RS DMA map %d, error = %d\n", idx, error); 1688c3d5598aSMarius Strobl m_freem(m); 16891ed3fed7SMarius Strobl return (error); 169042c1b001SThomas Moestl } 16912a79fd39SMarius Strobl /* If nsegs is wrong then the stack is corrupt. */ 1692801772ecSMarius Strobl KASSERT(nsegs == 1, 1693801772ecSMarius Strobl ("%s: too many DMA segments (%d)", __func__, nsegs)); 16941ed3fed7SMarius Strobl rxs->rxs_mbuf = m; 1695c3d5598aSMarius Strobl rxs->rxs_paddr = segs[0].ds_addr; 169642c1b001SThomas Moestl 16972a79fd39SMarius Strobl bus_dmamap_sync(sc->sc_rdmatag, rxs->rxs_dmamap, 16982a79fd39SMarius Strobl BUS_DMASYNC_PREREAD); 169942c1b001SThomas Moestl 170042c1b001SThomas Moestl GEM_INIT_RXDESC(sc, idx); 170142c1b001SThomas Moestl 170242c1b001SThomas Moestl return (0); 170342c1b001SThomas Moestl } 170442c1b001SThomas Moestl 170542c1b001SThomas Moestl static void 17062a79fd39SMarius Strobl gem_eint(struct gem_softc *sc, u_int status) 170742c1b001SThomas Moestl { 170842c1b001SThomas Moestl 1709*8da56a6fSGleb Smirnoff if_inc_counter(sc->sc_ifp, IFCOUNTER_IERRORS, 1); 17101ed3fed7SMarius Strobl if ((status & GEM_INTR_RX_TAG_ERR) != 0) { 17111ed3fed7SMarius Strobl gem_reset_rxdma(sc); 171242c1b001SThomas Moestl return; 171342c1b001SThomas Moestl } 171442c1b001SThomas Moestl 17159ba2b298SMarius Strobl device_printf(sc->sc_dev, "%s: status 0x%x", __func__, status); 17169ba2b298SMarius Strobl if ((status & GEM_INTR_BERR) != 0) { 17179ba2b298SMarius Strobl if ((sc->sc_flags & GEM_PCI) != 0) 17189ba2b298SMarius Strobl printf(", PCI bus error 0x%x\n", 17199ba2b298SMarius Strobl GEM_BANK1_READ_4(sc, GEM_PCI_ERROR_STATUS)); 17209ba2b298SMarius Strobl else 17219ba2b298SMarius Strobl printf(", SBus error 0x%x\n", 17229ba2b298SMarius Strobl GEM_BANK1_READ_4(sc, GEM_SBUS_STATUS)); 17239ba2b298SMarius Strobl } 172442c1b001SThomas Moestl } 172542c1b001SThomas Moestl 172642c1b001SThomas Moestl void 17272a79fd39SMarius Strobl gem_intr(void *v) 172842c1b001SThomas Moestl { 17292a79fd39SMarius Strobl struct gem_softc *sc = v; 17301ed3fed7SMarius Strobl uint32_t status, status2; 173142c1b001SThomas Moestl 17328cfaff7dSMarius Strobl GEM_LOCK(sc); 1733bd3d9826SMarius Strobl status = GEM_BANK1_READ_4(sc, GEM_STATUS); 17341ed3fed7SMarius Strobl 173518100346SThomas Moestl #ifdef GEM_DEBUG 173612fb0330SPyun YongHyeon CTR4(KTR_GEM, "%s: %s: cplt %x, status %x", 17379ba2b298SMarius Strobl device_get_name(sc->sc_dev), __func__, 17389ba2b298SMarius Strobl (status >> GEM_STATUS_TX_COMPLETION_SHFT), (u_int)status); 17391ed3fed7SMarius Strobl 17401ed3fed7SMarius Strobl /* 17411ed3fed7SMarius Strobl * PCS interrupts must be cleared, otherwise no traffic is passed! 17421ed3fed7SMarius Strobl */ 17431ed3fed7SMarius Strobl if ((status & GEM_INTR_PCS) != 0) { 17442a79fd39SMarius Strobl status2 = 1745bd3d9826SMarius Strobl GEM_BANK1_READ_4(sc, GEM_MII_INTERRUP_STATUS) | 1746bd3d9826SMarius Strobl GEM_BANK1_READ_4(sc, GEM_MII_INTERRUP_STATUS); 17471ed3fed7SMarius Strobl if ((status2 & GEM_MII_INTERRUP_LINK) != 0) 17481ed3fed7SMarius Strobl device_printf(sc->sc_dev, 17491ed3fed7SMarius Strobl "%s: PCS link status changed\n", __func__); 17501ed3fed7SMarius Strobl } 17511ed3fed7SMarius Strobl if ((status & GEM_MAC_CONTROL_STATUS) != 0) { 1752bd3d9826SMarius Strobl status2 = GEM_BANK1_READ_4(sc, GEM_MAC_CONTROL_STATUS); 17531ed3fed7SMarius Strobl if ((status2 & GEM_MAC_PAUSED) != 0) 17541ed3fed7SMarius Strobl device_printf(sc->sc_dev, 17551ed3fed7SMarius Strobl "%s: PAUSE received (PAUSE time %d slots)\n", 17561ed3fed7SMarius Strobl __func__, GEM_MAC_PAUSE_TIME(status2)); 17571ed3fed7SMarius Strobl if ((status2 & GEM_MAC_PAUSE) != 0) 17581ed3fed7SMarius Strobl device_printf(sc->sc_dev, 17591ed3fed7SMarius Strobl "%s: transited to PAUSE state\n", __func__); 17601ed3fed7SMarius Strobl if ((status2 & GEM_MAC_RESUME) != 0) 17611ed3fed7SMarius Strobl device_printf(sc->sc_dev, 17621ed3fed7SMarius Strobl "%s: transited to non-PAUSE state\n", __func__); 17631ed3fed7SMarius Strobl } 17641ed3fed7SMarius Strobl if ((status & GEM_INTR_MIF) != 0) 17651ed3fed7SMarius Strobl device_printf(sc->sc_dev, "%s: MIF interrupt\n", __func__); 176618100346SThomas Moestl #endif 176742c1b001SThomas Moestl 17689ba2b298SMarius Strobl if (__predict_false(status & 17691ed3fed7SMarius Strobl (GEM_INTR_RX_TAG_ERR | GEM_INTR_PERR | GEM_INTR_BERR)) != 0) 177042c1b001SThomas Moestl gem_eint(sc, status); 177142c1b001SThomas Moestl 177242c1b001SThomas Moestl if ((status & (GEM_INTR_RX_DONE | GEM_INTR_RX_NOBUF)) != 0) 177342c1b001SThomas Moestl gem_rint(sc); 177442c1b001SThomas Moestl 17751ed3fed7SMarius Strobl if ((status & (GEM_INTR_TX_EMPTY | GEM_INTR_TX_INTME)) != 0) 17761ed3fed7SMarius Strobl gem_tint(sc); 17771ed3fed7SMarius Strobl 17789ba2b298SMarius Strobl if (__predict_false((status & GEM_INTR_TX_MAC) != 0)) { 1779bd3d9826SMarius Strobl status2 = GEM_BANK1_READ_4(sc, GEM_MAC_TX_STATUS); 17802a79fd39SMarius Strobl if ((status2 & 17819ba2b298SMarius Strobl ~(GEM_MAC_TX_XMIT_DONE | GEM_MAC_TX_DEFER_EXP | 17829ba2b298SMarius Strobl GEM_MAC_TX_PEAK_EXP)) != 0) 17832a79fd39SMarius Strobl device_printf(sc->sc_dev, 17842a79fd39SMarius Strobl "MAC TX fault, status %x\n", status2); 17852a79fd39SMarius Strobl if ((status2 & 17869ba2b298SMarius Strobl (GEM_MAC_TX_UNDERRUN | GEM_MAC_TX_PKT_TOO_LONG)) != 0) { 1787*8da56a6fSGleb Smirnoff if_inc_counter(sc->sc_ifp, IFCOUNTER_OERRORS, 1); 178883242185SPyun YongHyeon sc->sc_ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 17898cfaff7dSMarius Strobl gem_init_locked(sc); 179042c1b001SThomas Moestl } 17919ba2b298SMarius Strobl } 17929ba2b298SMarius Strobl if (__predict_false((status & GEM_INTR_RX_MAC) != 0)) { 1793bd3d9826SMarius Strobl status2 = GEM_BANK1_READ_4(sc, GEM_MAC_RX_STATUS); 179400d12766SMarius Strobl /* 17951ed3fed7SMarius Strobl * At least with GEM_SUN_GEM and some GEM_SUN_ERI 17961ed3fed7SMarius Strobl * revisions GEM_MAC_RX_OVERFLOW happen often due to a 17971ed3fed7SMarius Strobl * silicon bug so handle them silently. Moreover, it's 17981ed3fed7SMarius Strobl * likely that the receiver has hung so we reset it. 179900d12766SMarius Strobl */ 18002a79fd39SMarius Strobl if ((status2 & GEM_MAC_RX_OVERFLOW) != 0) { 1801*8da56a6fSGleb Smirnoff if_inc_counter(sc->sc_ifp, IFCOUNTER_IERRORS, 1); 18021ed3fed7SMarius Strobl gem_reset_rxdma(sc); 18032a79fd39SMarius Strobl } else if ((status2 & 18042a79fd39SMarius Strobl ~(GEM_MAC_RX_DONE | GEM_MAC_RX_FRAME_CNT)) != 0) 18052a79fd39SMarius Strobl device_printf(sc->sc_dev, 18062a79fd39SMarius Strobl "MAC RX fault, status %x\n", status2); 180742c1b001SThomas Moestl } 18088cfaff7dSMarius Strobl GEM_UNLOCK(sc); 180942c1b001SThomas Moestl } 181042c1b001SThomas Moestl 18118cb37876SMarius Strobl static int 18122a79fd39SMarius Strobl gem_watchdog(struct gem_softc *sc) 181342c1b001SThomas Moestl { 1814ccb1212aSMarius Strobl struct ifnet *ifp = sc->sc_ifp; 181542c1b001SThomas Moestl 18168cb37876SMarius Strobl GEM_LOCK_ASSERT(sc, MA_OWNED); 18178cb37876SMarius Strobl 181818100346SThomas Moestl #ifdef GEM_DEBUG 18192a79fd39SMarius Strobl CTR4(KTR_GEM, 18202a79fd39SMarius Strobl "%s: GEM_RX_CONFIG %x GEM_MAC_RX_STATUS %x GEM_MAC_RX_CONFIG %x", 1821bd3d9826SMarius Strobl __func__, GEM_BANK1_READ_4(sc, GEM_RX_CONFIG), 1822bd3d9826SMarius Strobl GEM_BANK1_READ_4(sc, GEM_MAC_RX_STATUS), 1823bd3d9826SMarius Strobl GEM_BANK1_READ_4(sc, GEM_MAC_RX_CONFIG)); 18242a79fd39SMarius Strobl CTR4(KTR_GEM, 18252a79fd39SMarius Strobl "%s: GEM_TX_CONFIG %x GEM_MAC_TX_STATUS %x GEM_MAC_TX_CONFIG %x", 1826bd3d9826SMarius Strobl __func__, GEM_BANK1_READ_4(sc, GEM_TX_CONFIG), 1827bd3d9826SMarius Strobl GEM_BANK1_READ_4(sc, GEM_MAC_TX_STATUS), 1828bd3d9826SMarius Strobl GEM_BANK1_READ_4(sc, GEM_MAC_TX_CONFIG)); 182918100346SThomas Moestl #endif 183042c1b001SThomas Moestl 18318cb37876SMarius Strobl if (sc->sc_wdog_timer == 0 || --sc->sc_wdog_timer != 0) 18328cb37876SMarius Strobl return (0); 18338cb37876SMarius Strobl 18341ed3fed7SMarius Strobl if ((sc->sc_flags & GEM_LINK) != 0) 183542c1b001SThomas Moestl device_printf(sc->sc_dev, "device timeout\n"); 18361ed3fed7SMarius Strobl else if (bootverbose) 18371ed3fed7SMarius Strobl device_printf(sc->sc_dev, "device timeout (no link)\n"); 1838*8da56a6fSGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_OERRORS, 1); 183942c1b001SThomas Moestl 184042c1b001SThomas Moestl /* Try to get more packets going. */ 184183242185SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 18428cfaff7dSMarius Strobl gem_init_locked(sc); 1843ccb1212aSMarius Strobl gem_start_locked(ifp); 18448cb37876SMarius Strobl return (EJUSTRETURN); 184542c1b001SThomas Moestl } 184642c1b001SThomas Moestl 184742c1b001SThomas Moestl static void 18482a79fd39SMarius Strobl gem_mifinit(struct gem_softc *sc) 184942c1b001SThomas Moestl { 185042c1b001SThomas Moestl 1851801772ecSMarius Strobl /* Configure the MIF in frame mode. */ 1852bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MIF_CONFIG, 1853bd3d9826SMarius Strobl GEM_BANK1_READ_4(sc, GEM_MIF_CONFIG) & ~GEM_MIF_CONFIG_BB_ENA); 185465f2c0ffSMarius Strobl GEM_BANK1_BARRIER(sc, GEM_MIF_CONFIG, 4, 185565f2c0ffSMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 185642c1b001SThomas Moestl } 185742c1b001SThomas Moestl 185842c1b001SThomas Moestl /* 185942c1b001SThomas Moestl * MII interface 186042c1b001SThomas Moestl * 186178d22f42SMarius Strobl * The MII interface supports at least three different operating modes: 186242c1b001SThomas Moestl * 186342c1b001SThomas Moestl * Bitbang mode is implemented using data, clock and output enable registers. 186442c1b001SThomas Moestl * 186542c1b001SThomas Moestl * Frame mode is implemented by loading a complete frame into the frame 186642c1b001SThomas Moestl * register and polling the valid bit for completion. 186742c1b001SThomas Moestl * 186842c1b001SThomas Moestl * Polling mode uses the frame register but completion is indicated by 186942c1b001SThomas Moestl * an interrupt. 187042c1b001SThomas Moestl * 187142c1b001SThomas Moestl */ 187242c1b001SThomas Moestl int 18732a79fd39SMarius Strobl gem_mii_readreg(device_t dev, int phy, int reg) 187442c1b001SThomas Moestl { 18752a79fd39SMarius Strobl struct gem_softc *sc; 187642c1b001SThomas Moestl int n; 18772a79fd39SMarius Strobl uint32_t v; 187842c1b001SThomas Moestl 187942c1b001SThomas Moestl #ifdef GEM_DEBUG_PHY 18801ed3fed7SMarius Strobl printf("%s: phy %d reg %d\n", __func__, phy, reg); 188142c1b001SThomas Moestl #endif 188242c1b001SThomas Moestl 18832a79fd39SMarius Strobl sc = device_get_softc(dev); 18841ed3fed7SMarius Strobl if ((sc->sc_flags & GEM_SERDES) != 0) { 18851ed3fed7SMarius Strobl switch (reg) { 18861ed3fed7SMarius Strobl case MII_BMCR: 18871ed3fed7SMarius Strobl reg = GEM_MII_CONTROL; 18881ed3fed7SMarius Strobl break; 18891ed3fed7SMarius Strobl case MII_BMSR: 18901ed3fed7SMarius Strobl reg = GEM_MII_STATUS; 18911ed3fed7SMarius Strobl break; 18921ed3fed7SMarius Strobl case MII_PHYIDR1: 18931ed3fed7SMarius Strobl case MII_PHYIDR2: 18941ed3fed7SMarius Strobl return (0); 18951ed3fed7SMarius Strobl case MII_ANAR: 18961ed3fed7SMarius Strobl reg = GEM_MII_ANAR; 18971ed3fed7SMarius Strobl break; 18981ed3fed7SMarius Strobl case MII_ANLPAR: 18991ed3fed7SMarius Strobl reg = GEM_MII_ANLPAR; 19001ed3fed7SMarius Strobl break; 19011ed3fed7SMarius Strobl case MII_EXTSR: 19021ed3fed7SMarius Strobl return (EXTSR_1000XFDX | EXTSR_1000XHDX); 19031ed3fed7SMarius Strobl default: 19041ed3fed7SMarius Strobl device_printf(sc->sc_dev, 19051ed3fed7SMarius Strobl "%s: unhandled register %d\n", __func__, reg); 19061ed3fed7SMarius Strobl return (0); 19071ed3fed7SMarius Strobl } 1908bd3d9826SMarius Strobl return (GEM_BANK1_READ_4(sc, reg)); 19091ed3fed7SMarius Strobl } 191042c1b001SThomas Moestl 19112a79fd39SMarius Strobl /* Construct the frame command. */ 19121ed3fed7SMarius Strobl v = GEM_MIF_FRAME_READ | 19131ed3fed7SMarius Strobl (phy << GEM_MIF_PHY_SHIFT) | 19141ed3fed7SMarius Strobl (reg << GEM_MIF_REG_SHIFT); 191542c1b001SThomas Moestl 1916bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MIF_FRAME, v); 1917ccb1212aSMarius Strobl GEM_BANK1_BARRIER(sc, GEM_MIF_FRAME, 4, 1918ccb1212aSMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 191942c1b001SThomas Moestl for (n = 0; n < 100; n++) { 192042c1b001SThomas Moestl DELAY(1); 1921bd3d9826SMarius Strobl v = GEM_BANK1_READ_4(sc, GEM_MIF_FRAME); 19221f317bf9SMarius Strobl if (v & GEM_MIF_FRAME_TA0) 192342c1b001SThomas Moestl return (v & GEM_MIF_FRAME_DATA); 192442c1b001SThomas Moestl } 192542c1b001SThomas Moestl 19262a79fd39SMarius Strobl device_printf(sc->sc_dev, "%s: timed out\n", __func__); 192742c1b001SThomas Moestl return (0); 192842c1b001SThomas Moestl } 192942c1b001SThomas Moestl 193042c1b001SThomas Moestl int 19312a79fd39SMarius Strobl gem_mii_writereg(device_t dev, int phy, int reg, int val) 193242c1b001SThomas Moestl { 19332a79fd39SMarius Strobl struct gem_softc *sc; 193442c1b001SThomas Moestl int n; 19352a79fd39SMarius Strobl uint32_t v; 193642c1b001SThomas Moestl 193742c1b001SThomas Moestl #ifdef GEM_DEBUG_PHY 19381ed3fed7SMarius Strobl printf("%s: phy %d reg %d val %x\n", phy, reg, val, __func__); 193942c1b001SThomas Moestl #endif 194042c1b001SThomas Moestl 19412a79fd39SMarius Strobl sc = device_get_softc(dev); 19421ed3fed7SMarius Strobl if ((sc->sc_flags & GEM_SERDES) != 0) { 19431ed3fed7SMarius Strobl switch (reg) { 19441ed3fed7SMarius Strobl case MII_BMSR: 19451ed3fed7SMarius Strobl reg = GEM_MII_STATUS; 19461ed3fed7SMarius Strobl break; 1947ccb1212aSMarius Strobl case MII_BMCR: 1948ccb1212aSMarius Strobl reg = GEM_MII_CONTROL; 1949ccb1212aSMarius Strobl if ((val & GEM_MII_CONTROL_RESET) == 0) 1950ccb1212aSMarius Strobl break; 1951ccb1212aSMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MII_CONTROL, val); 1952ccb1212aSMarius Strobl GEM_BANK1_BARRIER(sc, GEM_MII_CONTROL, 4, 1953ccb1212aSMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 1954ccb1212aSMarius Strobl if (!GEM_BANK1_BITWAIT(sc, GEM_MII_CONTROL, 1955ccb1212aSMarius Strobl GEM_MII_CONTROL_RESET, 0)) 1956ccb1212aSMarius Strobl device_printf(sc->sc_dev, 1957ccb1212aSMarius Strobl "cannot reset PCS\n"); 1958ccb1212aSMarius Strobl /* FALLTHROUGH */ 19591ed3fed7SMarius Strobl case MII_ANAR: 1960bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MII_CONFIG, 0); 1961bd3d9826SMarius Strobl GEM_BANK1_BARRIER(sc, GEM_MII_CONFIG, 4, 19621ed3fed7SMarius Strobl BUS_SPACE_BARRIER_WRITE); 1963bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MII_ANAR, val); 196465f2c0ffSMarius Strobl GEM_BANK1_BARRIER(sc, GEM_MII_ANAR, 4, 196565f2c0ffSMarius Strobl BUS_SPACE_BARRIER_WRITE); 1966bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MII_SLINK_CONTROL, 19671ed3fed7SMarius Strobl GEM_MII_SLINK_LOOPBACK | GEM_MII_SLINK_EN_SYNC_D); 196865f2c0ffSMarius Strobl GEM_BANK1_BARRIER(sc, GEM_MII_SLINK_CONTROL, 4, 196965f2c0ffSMarius Strobl BUS_SPACE_BARRIER_WRITE); 1970bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MII_CONFIG, 19711ed3fed7SMarius Strobl GEM_MII_CONFIG_ENABLE); 197265f2c0ffSMarius Strobl GEM_BANK1_BARRIER(sc, GEM_MII_CONFIG, 4, 197365f2c0ffSMarius Strobl BUS_SPACE_BARRIER_WRITE); 19741ed3fed7SMarius Strobl return (0); 19751ed3fed7SMarius Strobl case MII_ANLPAR: 19761ed3fed7SMarius Strobl reg = GEM_MII_ANLPAR; 19771ed3fed7SMarius Strobl break; 19781ed3fed7SMarius Strobl default: 19791ed3fed7SMarius Strobl device_printf(sc->sc_dev, 19801ed3fed7SMarius Strobl "%s: unhandled register %d\n", __func__, reg); 19811ed3fed7SMarius Strobl return (0); 19821ed3fed7SMarius Strobl } 1983bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, reg, val); 198465f2c0ffSMarius Strobl GEM_BANK1_BARRIER(sc, reg, 4, 198565f2c0ffSMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 19861ed3fed7SMarius Strobl return (0); 19871ed3fed7SMarius Strobl } 19881ed3fed7SMarius Strobl 19892a79fd39SMarius Strobl /* Construct the frame command. */ 199042c1b001SThomas Moestl v = GEM_MIF_FRAME_WRITE | 199142c1b001SThomas Moestl (phy << GEM_MIF_PHY_SHIFT) | 199242c1b001SThomas Moestl (reg << GEM_MIF_REG_SHIFT) | 199342c1b001SThomas Moestl (val & GEM_MIF_FRAME_DATA); 199442c1b001SThomas Moestl 1995bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MIF_FRAME, v); 1996ccb1212aSMarius Strobl GEM_BANK1_BARRIER(sc, GEM_MIF_FRAME, 4, 1997ccb1212aSMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 199842c1b001SThomas Moestl for (n = 0; n < 100; n++) { 199942c1b001SThomas Moestl DELAY(1); 2000bd3d9826SMarius Strobl v = GEM_BANK1_READ_4(sc, GEM_MIF_FRAME); 20011f317bf9SMarius Strobl if (v & GEM_MIF_FRAME_TA0) 200242c1b001SThomas Moestl return (1); 200342c1b001SThomas Moestl } 200442c1b001SThomas Moestl 20052a79fd39SMarius Strobl device_printf(sc->sc_dev, "%s: timed out\n", __func__); 200642c1b001SThomas Moestl return (0); 200742c1b001SThomas Moestl } 200842c1b001SThomas Moestl 200942c1b001SThomas Moestl void 20102a79fd39SMarius Strobl gem_mii_statchg(device_t dev) 201142c1b001SThomas Moestl { 20122a79fd39SMarius Strobl struct gem_softc *sc; 20131ed3fed7SMarius Strobl int gigabit; 20141ed3fed7SMarius Strobl uint32_t rxcfg, txcfg, v; 201542c1b001SThomas Moestl 20162a79fd39SMarius Strobl sc = device_get_softc(dev); 20172a79fd39SMarius Strobl 20189ba2b298SMarius Strobl GEM_LOCK_ASSERT(sc, MA_OWNED); 20199ba2b298SMarius Strobl 202042c1b001SThomas Moestl #ifdef GEM_DEBUG 20212a79fd39SMarius Strobl if ((sc->sc_ifp->if_flags & IFF_DEBUG) != 0) 20228e5d93dbSMarius Strobl device_printf(sc->sc_dev, "%s: status change\n", __func__); 202342c1b001SThomas Moestl #endif 202442c1b001SThomas Moestl 20251ed3fed7SMarius Strobl if ((sc->sc_mii->mii_media_status & IFM_ACTIVE) != 0 && 20261ed3fed7SMarius Strobl IFM_SUBTYPE(sc->sc_mii->mii_media_active) != IFM_NONE) 20271ed3fed7SMarius Strobl sc->sc_flags |= GEM_LINK; 20281ed3fed7SMarius Strobl else 20291ed3fed7SMarius Strobl sc->sc_flags &= ~GEM_LINK; 20301ed3fed7SMarius Strobl 20311ed3fed7SMarius Strobl switch (IFM_SUBTYPE(sc->sc_mii->mii_media_active)) { 20321ed3fed7SMarius Strobl case IFM_1000_SX: 20331ed3fed7SMarius Strobl case IFM_1000_LX: 20341ed3fed7SMarius Strobl case IFM_1000_CX: 20351ed3fed7SMarius Strobl case IFM_1000_T: 20361ed3fed7SMarius Strobl gigabit = 1; 20371ed3fed7SMarius Strobl break; 20381ed3fed7SMarius Strobl default: 20391ed3fed7SMarius Strobl gigabit = 0; 204042c1b001SThomas Moestl } 20411ed3fed7SMarius Strobl 20421ed3fed7SMarius Strobl /* 20431ed3fed7SMarius Strobl * The configuration done here corresponds to the steps F) and 20441ed3fed7SMarius Strobl * G) and as far as enabling of RX and TX MAC goes also step H) 20451ed3fed7SMarius Strobl * of the initialization sequence outlined in section 3.2.1 of 20461ed3fed7SMarius Strobl * the GEM Gigabit Ethernet ASIC Specification. 20471ed3fed7SMarius Strobl */ 20481ed3fed7SMarius Strobl 2049c0e3e9d4SMarius Strobl rxcfg = sc->sc_mac_rxcfg; 2050c0e3e9d4SMarius Strobl rxcfg &= ~GEM_MAC_RX_CARR_EXTEND; 20511ed3fed7SMarius Strobl txcfg = GEM_MAC_TX_ENA_IPG0 | GEM_MAC_TX_NGU | GEM_MAC_TX_NGU_LIMIT; 20521ed3fed7SMarius Strobl if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) & IFM_FDX) != 0) 20531ed3fed7SMarius Strobl txcfg |= GEM_MAC_TX_IGN_CARRIER | GEM_MAC_TX_IGN_COLLIS; 20541ed3fed7SMarius Strobl else if (gigabit != 0) { 20551ed3fed7SMarius Strobl rxcfg |= GEM_MAC_RX_CARR_EXTEND; 20561ed3fed7SMarius Strobl txcfg |= GEM_MAC_TX_CARR_EXTEND; 20571ed3fed7SMarius Strobl } 2058c0e3e9d4SMarius Strobl (void)gem_disable_tx(sc); 2059bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_TX_CONFIG, txcfg); 2060c0e3e9d4SMarius Strobl (void)gem_disable_rx(sc); 2061bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_CONFIG, rxcfg); 20621ed3fed7SMarius Strobl 2063bd3d9826SMarius Strobl v = GEM_BANK1_READ_4(sc, GEM_MAC_CONTROL_CONFIG) & 20641ed3fed7SMarius Strobl ~(GEM_MAC_CC_RX_PAUSE | GEM_MAC_CC_TX_PAUSE); 20652a79fd39SMarius Strobl if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) & 20662a79fd39SMarius Strobl IFM_ETH_RXPAUSE) != 0) 20671ed3fed7SMarius Strobl v |= GEM_MAC_CC_RX_PAUSE; 20682a79fd39SMarius Strobl if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) & 20692a79fd39SMarius Strobl IFM_ETH_TXPAUSE) != 0) 20701ed3fed7SMarius Strobl v |= GEM_MAC_CC_TX_PAUSE; 2071bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_CONTROL_CONFIG, v); 20721ed3fed7SMarius Strobl 20731ed3fed7SMarius Strobl if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) & IFM_FDX) == 0 && 20741ed3fed7SMarius Strobl gigabit != 0) 2075bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_SLOT_TIME, 20761ed3fed7SMarius Strobl GEM_MAC_SLOT_TIME_CARR_EXTEND); 20771ed3fed7SMarius Strobl else 2078bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_SLOT_TIME, 20791ed3fed7SMarius Strobl GEM_MAC_SLOT_TIME_NORMAL); 208042c1b001SThomas Moestl 208142c1b001SThomas Moestl /* XIF Configuration */ 208242c1b001SThomas Moestl v = GEM_MAC_XIF_LINK_LED; 208342c1b001SThomas Moestl v |= GEM_MAC_XIF_TX_MII_ENA; 20841ed3fed7SMarius Strobl if ((sc->sc_flags & GEM_SERDES) == 0) { 2085bd3d9826SMarius Strobl if ((GEM_BANK1_READ_4(sc, GEM_MIF_CONFIG) & 208678d22f42SMarius Strobl GEM_MIF_CONFIG_PHY_SEL) != 0) { 208742c1b001SThomas Moestl /* External MII needs echo disable if half duplex. */ 208878d22f42SMarius Strobl if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) & 208978d22f42SMarius Strobl IFM_FDX) == 0) 209042c1b001SThomas Moestl v |= GEM_MAC_XIF_ECHO_DISABL; 209178d22f42SMarius Strobl } else 20921ed3fed7SMarius Strobl /* 20931ed3fed7SMarius Strobl * Internal MII needs buffer enable. 20941ed3fed7SMarius Strobl * XXX buffer enable makes only sense for an 20951ed3fed7SMarius Strobl * external PHY. 20961ed3fed7SMarius Strobl */ 209742c1b001SThomas Moestl v |= GEM_MAC_XIF_MII_BUF_ENA; 209842c1b001SThomas Moestl } 20991ed3fed7SMarius Strobl if (gigabit != 0) 21001ed3fed7SMarius Strobl v |= GEM_MAC_XIF_GMII_MODE; 21011ed3fed7SMarius Strobl if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) & IFM_FDX) != 0) 21021ed3fed7SMarius Strobl v |= GEM_MAC_XIF_FDPLX_LED; 2103bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_XIF_CONFIG, v); 21041ed3fed7SMarius Strobl 2105c0e3e9d4SMarius Strobl sc->sc_mac_rxcfg = rxcfg; 21061ed3fed7SMarius Strobl if ((sc->sc_ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 && 21071ed3fed7SMarius Strobl (sc->sc_flags & GEM_LINK) != 0) { 2108bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_TX_CONFIG, 21091ed3fed7SMarius Strobl txcfg | GEM_MAC_TX_ENABLE); 2110bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_CONFIG, 21111ed3fed7SMarius Strobl rxcfg | GEM_MAC_RX_ENABLE); 21121ed3fed7SMarius Strobl } 211342c1b001SThomas Moestl } 211442c1b001SThomas Moestl 211542c1b001SThomas Moestl int 21162a79fd39SMarius Strobl gem_mediachange(struct ifnet *ifp) 211742c1b001SThomas Moestl { 211842c1b001SThomas Moestl struct gem_softc *sc = ifp->if_softc; 21191f317bf9SMarius Strobl int error; 212042c1b001SThomas Moestl 21212a79fd39SMarius Strobl /* XXX add support for serial media. */ 212242c1b001SThomas Moestl 21231f317bf9SMarius Strobl GEM_LOCK(sc); 21241f317bf9SMarius Strobl error = mii_mediachg(sc->sc_mii); 21251f317bf9SMarius Strobl GEM_UNLOCK(sc); 21261f317bf9SMarius Strobl return (error); 212742c1b001SThomas Moestl } 212842c1b001SThomas Moestl 212942c1b001SThomas Moestl void 21302a79fd39SMarius Strobl gem_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr) 213142c1b001SThomas Moestl { 213242c1b001SThomas Moestl struct gem_softc *sc = ifp->if_softc; 213342c1b001SThomas Moestl 21348cfaff7dSMarius Strobl GEM_LOCK(sc); 21358cfaff7dSMarius Strobl if ((ifp->if_flags & IFF_UP) == 0) { 21368cfaff7dSMarius Strobl GEM_UNLOCK(sc); 213742c1b001SThomas Moestl return; 21388cfaff7dSMarius Strobl } 213942c1b001SThomas Moestl 214042c1b001SThomas Moestl mii_pollstat(sc->sc_mii); 214142c1b001SThomas Moestl ifmr->ifm_active = sc->sc_mii->mii_media_active; 214242c1b001SThomas Moestl ifmr->ifm_status = sc->sc_mii->mii_media_status; 21438cfaff7dSMarius Strobl GEM_UNLOCK(sc); 214442c1b001SThomas Moestl } 214542c1b001SThomas Moestl 214642c1b001SThomas Moestl static int 21472a79fd39SMarius Strobl gem_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data) 214842c1b001SThomas Moestl { 214942c1b001SThomas Moestl struct gem_softc *sc = ifp->if_softc; 215042c1b001SThomas Moestl struct ifreq *ifr = (struct ifreq *)data; 21512a79fd39SMarius Strobl int error; 21528cfaff7dSMarius Strobl 21532a79fd39SMarius Strobl error = 0; 215442c1b001SThomas Moestl switch (cmd) { 215542c1b001SThomas Moestl case SIOCSIFFLAGS: 21561f317bf9SMarius Strobl GEM_LOCK(sc); 21572a79fd39SMarius Strobl if ((ifp->if_flags & IFF_UP) != 0) { 21581ed3fed7SMarius Strobl if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 && 21591ed3fed7SMarius Strobl ((ifp->if_flags ^ sc->sc_ifflags) & 21601ed3fed7SMarius Strobl (IFF_ALLMULTI | IFF_PROMISC)) != 0) 21615ed0b954SMarius Strobl gem_setladrf(sc); 216242c1b001SThomas Moestl else 21638cfaff7dSMarius Strobl gem_init_locked(sc); 21642a79fd39SMarius Strobl } else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 216542c1b001SThomas Moestl gem_stop(ifp, 0); 216612fb0330SPyun YongHyeon if ((ifp->if_flags & IFF_LINK0) != 0) 216712fb0330SPyun YongHyeon sc->sc_csum_features |= CSUM_UDP; 216812fb0330SPyun YongHyeon else 216912fb0330SPyun YongHyeon sc->sc_csum_features &= ~CSUM_UDP; 217012fb0330SPyun YongHyeon if ((ifp->if_capenable & IFCAP_TXCSUM) != 0) 217112fb0330SPyun YongHyeon ifp->if_hwassist = sc->sc_csum_features; 2172336cca9eSBenno Rice sc->sc_ifflags = ifp->if_flags; 21731f317bf9SMarius Strobl GEM_UNLOCK(sc); 217442c1b001SThomas Moestl break; 217542c1b001SThomas Moestl case SIOCADDMULTI: 217642c1b001SThomas Moestl case SIOCDELMULTI: 21771f317bf9SMarius Strobl GEM_LOCK(sc); 2178c0e3e9d4SMarius Strobl if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 21795ed0b954SMarius Strobl gem_setladrf(sc); 21801f317bf9SMarius Strobl GEM_UNLOCK(sc); 218142c1b001SThomas Moestl break; 218242c1b001SThomas Moestl case SIOCGIFMEDIA: 218342c1b001SThomas Moestl case SIOCSIFMEDIA: 218442c1b001SThomas Moestl error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii->mii_media, cmd); 218542c1b001SThomas Moestl break; 218612fb0330SPyun YongHyeon case SIOCSIFCAP: 218712fb0330SPyun YongHyeon GEM_LOCK(sc); 218812fb0330SPyun YongHyeon ifp->if_capenable = ifr->ifr_reqcap; 218912fb0330SPyun YongHyeon if ((ifp->if_capenable & IFCAP_TXCSUM) != 0) 219012fb0330SPyun YongHyeon ifp->if_hwassist = sc->sc_csum_features; 219112fb0330SPyun YongHyeon else 219212fb0330SPyun YongHyeon ifp->if_hwassist = 0; 219312fb0330SPyun YongHyeon GEM_UNLOCK(sc); 219412fb0330SPyun YongHyeon break; 219542c1b001SThomas Moestl default: 21961f317bf9SMarius Strobl error = ether_ioctl(ifp, cmd, data); 219742c1b001SThomas Moestl break; 219842c1b001SThomas Moestl } 219942c1b001SThomas Moestl 220042c1b001SThomas Moestl return (error); 220142c1b001SThomas Moestl } 220242c1b001SThomas Moestl 220342c1b001SThomas Moestl static void 22045ed0b954SMarius Strobl gem_setladrf(struct gem_softc *sc) 220542c1b001SThomas Moestl { 2206fc74a9f9SBrooks Davis struct ifnet *ifp = sc->sc_ifp; 220742c1b001SThomas Moestl struct ifmultiaddr *inm; 2208336cca9eSBenno Rice int i; 22092a79fd39SMarius Strobl uint32_t hash[16]; 22102a79fd39SMarius Strobl uint32_t crc, v; 221142c1b001SThomas Moestl 22128cfaff7dSMarius Strobl GEM_LOCK_ASSERT(sc, MA_OWNED); 22138cfaff7dSMarius Strobl 2214336cca9eSBenno Rice /* 2215c0e3e9d4SMarius Strobl * Turn off the RX MAC and the hash filter as required by the Sun GEM 2216c0e3e9d4SMarius Strobl * programming restrictions. 2217336cca9eSBenno Rice */ 22182b2f3c09SMarius Strobl v = sc->sc_mac_rxcfg & ~GEM_MAC_RX_HASH_FILTER; 2219bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_CONFIG, v); 2220ccb1212aSMarius Strobl GEM_BANK1_BARRIER(sc, GEM_MAC_RX_CONFIG, 4, 2221ccb1212aSMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 2222c0e3e9d4SMarius Strobl if (!GEM_BANK1_BITWAIT(sc, GEM_MAC_RX_CONFIG, GEM_MAC_RX_HASH_FILTER | 2223c0e3e9d4SMarius Strobl GEM_MAC_RX_ENABLE, 0)) 2224c0e3e9d4SMarius Strobl device_printf(sc->sc_dev, 2225c0e3e9d4SMarius Strobl "cannot disable RX MAC or hash filter\n"); 22261ed3fed7SMarius Strobl 2227c0e3e9d4SMarius Strobl v &= ~(GEM_MAC_RX_PROMISCUOUS | GEM_MAC_RX_PROMISC_GRP); 222842c1b001SThomas Moestl if ((ifp->if_flags & IFF_PROMISC) != 0) { 222942c1b001SThomas Moestl v |= GEM_MAC_RX_PROMISCUOUS; 223042c1b001SThomas Moestl goto chipit; 223142c1b001SThomas Moestl } 223242c1b001SThomas Moestl if ((ifp->if_flags & IFF_ALLMULTI) != 0) { 2233336cca9eSBenno Rice v |= GEM_MAC_RX_PROMISC_GRP; 223442c1b001SThomas Moestl goto chipit; 223542c1b001SThomas Moestl } 223642c1b001SThomas Moestl 223742c1b001SThomas Moestl /* 22382a79fd39SMarius Strobl * Set up multicast address filter by passing all multicast 22392a79fd39SMarius Strobl * addresses through a crc generator, and then using the high 22402a79fd39SMarius Strobl * order 8 bits as an index into the 256 bit logical address 22412a79fd39SMarius Strobl * filter. The high order 4 bits selects the word, while the 22422a79fd39SMarius Strobl * other 4 bits select the bit within the word (where bit 0 22432a79fd39SMarius Strobl * is the MSB). 224442c1b001SThomas Moestl */ 224542c1b001SThomas Moestl 22462a79fd39SMarius Strobl /* Clear the hash table. */ 2247336cca9eSBenno Rice memset(hash, 0, sizeof(hash)); 2248336cca9eSBenno Rice 2249eb956cd0SRobert Watson if_maddr_rlock(ifp); 2250fc74a9f9SBrooks Davis TAILQ_FOREACH(inm, &ifp->if_multiaddrs, ifma_link) { 225142c1b001SThomas Moestl if (inm->ifma_addr->sa_family != AF_LINK) 225242c1b001SThomas Moestl continue; 2253c240bd8cSMarius Strobl crc = ether_crc32_le(LLADDR((struct sockaddr_dl *) 2254c240bd8cSMarius Strobl inm->ifma_addr), ETHER_ADDR_LEN); 225542c1b001SThomas Moestl 22562a79fd39SMarius Strobl /* We just want the 8 most significant bits. */ 225742c1b001SThomas Moestl crc >>= 24; 225842c1b001SThomas Moestl 225942c1b001SThomas Moestl /* Set the corresponding bit in the filter. */ 2260336cca9eSBenno Rice hash[crc >> 4] |= 1 << (15 - (crc & 15)); 2261336cca9eSBenno Rice } 2262eb956cd0SRobert Watson if_maddr_runlock(ifp); 2263336cca9eSBenno Rice 2264336cca9eSBenno Rice v |= GEM_MAC_RX_HASH_FILTER; 2265336cca9eSBenno Rice 22662a79fd39SMarius Strobl /* Now load the hash table into the chip (if we are using it). */ 22672a79fd39SMarius Strobl for (i = 0; i < 16; i++) 2268bd3d9826SMarius Strobl GEM_BANK1_WRITE_4(sc, 2269336cca9eSBenno Rice GEM_MAC_HASH0 + i * (GEM_MAC_HASH1 - GEM_MAC_HASH0), 2270336cca9eSBenno Rice hash[i]); 227142c1b001SThomas Moestl 227242c1b001SThomas Moestl chipit: 2273c0e3e9d4SMarius Strobl sc->sc_mac_rxcfg = v; 22745ed0b954SMarius Strobl GEM_BANK1_WRITE_4(sc, GEM_MAC_RX_CONFIG, v | GEM_MAC_RX_ENABLE); 227542c1b001SThomas Moestl } 2276