xref: /freebsd/sys/dev/gem/if_gem.c (revision 3a5aee5adc07561d1b7c24184fcb56d776b83523)
1aad970f1SDavid E. O'Brien /*-
242c1b001SThomas Moestl  * Copyright (C) 2001 Eduardo Horvath.
3305f2c06SThomas Moestl  * Copyright (c) 2001-2003 Thomas Moestl
442c1b001SThomas Moestl  * All rights reserved.
542c1b001SThomas Moestl  *
642c1b001SThomas Moestl  * Redistribution and use in source and binary forms, with or without
742c1b001SThomas Moestl  * modification, are permitted provided that the following conditions
842c1b001SThomas Moestl  * are met:
942c1b001SThomas Moestl  * 1. Redistributions of source code must retain the above copyright
1042c1b001SThomas Moestl  *    notice, this list of conditions and the following disclaimer.
1142c1b001SThomas Moestl  * 2. Redistributions in binary form must reproduce the above copyright
1242c1b001SThomas Moestl  *    notice, this list of conditions and the following disclaimer in the
1342c1b001SThomas Moestl  *    documentation and/or other materials provided with the distribution.
1442c1b001SThomas Moestl  *
1542c1b001SThomas Moestl  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR  ``AS IS'' AND
1642c1b001SThomas Moestl  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1742c1b001SThomas Moestl  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
1842c1b001SThomas Moestl  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR  BE LIABLE
1942c1b001SThomas Moestl  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2042c1b001SThomas Moestl  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2142c1b001SThomas Moestl  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2242c1b001SThomas Moestl  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2342c1b001SThomas Moestl  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2442c1b001SThomas Moestl  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2542c1b001SThomas Moestl  * SUCH DAMAGE.
2642c1b001SThomas Moestl  *
27336cca9eSBenno Rice  *	from: NetBSD: gem.c,v 1.21 2002/06/01 23:50:58 lukem Exp
2842c1b001SThomas Moestl  */
2942c1b001SThomas Moestl 
30aad970f1SDavid E. O'Brien #include <sys/cdefs.h>
31aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$");
32aad970f1SDavid E. O'Brien 
3342c1b001SThomas Moestl /*
3442c1b001SThomas Moestl  * Driver for Sun GEM ethernet controllers.
3542c1b001SThomas Moestl  */
3642c1b001SThomas Moestl 
3718100346SThomas Moestl #if 0
3842c1b001SThomas Moestl #define	GEM_DEBUG
3918100346SThomas Moestl #endif
4042c1b001SThomas Moestl 
4142c1b001SThomas Moestl #include <sys/param.h>
4242c1b001SThomas Moestl #include <sys/systm.h>
4342c1b001SThomas Moestl #include <sys/bus.h>
4442c1b001SThomas Moestl #include <sys/callout.h>
45a30d4b32SMike Barcroft #include <sys/endian.h>
4642c1b001SThomas Moestl #include <sys/mbuf.h>
4742c1b001SThomas Moestl #include <sys/malloc.h>
4842c1b001SThomas Moestl #include <sys/kernel.h>
4942c1b001SThomas Moestl #include <sys/socket.h>
5042c1b001SThomas Moestl #include <sys/sockio.h>
5142c1b001SThomas Moestl 
5208e0fdebSThomas Moestl #include <net/bpf.h>
5342c1b001SThomas Moestl #include <net/ethernet.h>
5442c1b001SThomas Moestl #include <net/if.h>
5542c1b001SThomas Moestl #include <net/if_arp.h>
5642c1b001SThomas Moestl #include <net/if_dl.h>
5742c1b001SThomas Moestl #include <net/if_media.h>
5842c1b001SThomas Moestl 
5942c1b001SThomas Moestl #include <machine/bus.h>
6042c1b001SThomas Moestl 
6142c1b001SThomas Moestl #include <dev/mii/mii.h>
6242c1b001SThomas Moestl #include <dev/mii/miivar.h>
6342c1b001SThomas Moestl 
64681f7d03SWarner Losh #include <dev/gem/if_gemreg.h>
65681f7d03SWarner Losh #include <dev/gem/if_gemvar.h>
6642c1b001SThomas Moestl 
6742c1b001SThomas Moestl #define TRIES	10000
6842c1b001SThomas Moestl 
69e51a25f8SAlfred Perlstein static void	gem_start(struct ifnet *);
70e51a25f8SAlfred Perlstein static void	gem_stop(struct ifnet *, int);
71e51a25f8SAlfred Perlstein static int	gem_ioctl(struct ifnet *, u_long, caddr_t);
72e51a25f8SAlfred Perlstein static void	gem_cddma_callback(void *, bus_dma_segment_t *, int, int);
73305f2c06SThomas Moestl static void	gem_rxdma_callback(void *, bus_dma_segment_t *, int,
74305f2c06SThomas Moestl     bus_size_t, int);
75305f2c06SThomas Moestl static void	gem_txdma_callback(void *, bus_dma_segment_t *, int,
76305f2c06SThomas Moestl     bus_size_t, int);
77e51a25f8SAlfred Perlstein static void	gem_tick(void *);
78e51a25f8SAlfred Perlstein static void	gem_watchdog(struct ifnet *);
79e51a25f8SAlfred Perlstein static void	gem_init(void *);
80e51a25f8SAlfred Perlstein static void	gem_init_regs(struct gem_softc *sc);
81e51a25f8SAlfred Perlstein static int	gem_ringsize(int sz);
82e51a25f8SAlfred Perlstein static int	gem_meminit(struct gem_softc *);
83305f2c06SThomas Moestl static int	gem_load_txmbuf(struct gem_softc *, struct mbuf *);
84e51a25f8SAlfred Perlstein static void	gem_mifinit(struct gem_softc *);
85e51a25f8SAlfred Perlstein static int	gem_bitwait(struct gem_softc *sc, bus_addr_t r,
86e51a25f8SAlfred Perlstein     u_int32_t clr, u_int32_t set);
87e51a25f8SAlfred Perlstein static int	gem_reset_rx(struct gem_softc *);
88e51a25f8SAlfred Perlstein static int	gem_reset_tx(struct gem_softc *);
89e51a25f8SAlfred Perlstein static int	gem_disable_rx(struct gem_softc *);
90e51a25f8SAlfred Perlstein static int	gem_disable_tx(struct gem_softc *);
91e51a25f8SAlfred Perlstein static void	gem_rxdrain(struct gem_softc *);
92e51a25f8SAlfred Perlstein static int	gem_add_rxbuf(struct gem_softc *, int);
93e51a25f8SAlfred Perlstein static void	gem_setladrf(struct gem_softc *);
9442c1b001SThomas Moestl 
95e51a25f8SAlfred Perlstein struct mbuf	*gem_get(struct gem_softc *, int, int);
96e51a25f8SAlfred Perlstein static void	gem_eint(struct gem_softc *, u_int);
97e51a25f8SAlfred Perlstein static void	gem_rint(struct gem_softc *);
9811e3f060SJake Burkholder #if 0
990d80b9bdSThomas Moestl static void	gem_rint_timeout(void *);
10011e3f060SJake Burkholder #endif
101e51a25f8SAlfred Perlstein static void	gem_tint(struct gem_softc *);
10242c1b001SThomas Moestl #ifdef notyet
103e51a25f8SAlfred Perlstein static void	gem_power(int, void *);
10442c1b001SThomas Moestl #endif
10542c1b001SThomas Moestl 
10642c1b001SThomas Moestl devclass_t gem_devclass;
10742c1b001SThomas Moestl DRIVER_MODULE(miibus, gem, miibus_driver, miibus_devclass, 0, 0);
10842c1b001SThomas Moestl MODULE_DEPEND(gem, miibus, 1, 1, 1);
10942c1b001SThomas Moestl 
11042c1b001SThomas Moestl #ifdef GEM_DEBUG
11142c1b001SThomas Moestl #include <sys/ktr.h>
11242c1b001SThomas Moestl #define	KTR_GEM		KTR_CT2
11342c1b001SThomas Moestl #endif
11442c1b001SThomas Moestl 
11518100346SThomas Moestl #define	GEM_NSEGS GEM_NTXDESC
11642c1b001SThomas Moestl 
11742c1b001SThomas Moestl /*
11842c1b001SThomas Moestl  * gem_attach:
11942c1b001SThomas Moestl  *
12042c1b001SThomas Moestl  *	Attach a Gem interface to the system.
12142c1b001SThomas Moestl  */
12242c1b001SThomas Moestl int
12342c1b001SThomas Moestl gem_attach(sc)
12442c1b001SThomas Moestl 	struct gem_softc *sc;
12542c1b001SThomas Moestl {
12642c1b001SThomas Moestl 	struct ifnet *ifp = &sc->sc_arpcom.ac_if;
12742c1b001SThomas Moestl 	struct mii_softc *child;
12842c1b001SThomas Moestl 	int i, error;
129336cca9eSBenno Rice 	u_int32_t v;
13042c1b001SThomas Moestl 
13142c1b001SThomas Moestl 	/* Make sure the chip is stopped. */
13242c1b001SThomas Moestl 	ifp->if_softc = sc;
13342c1b001SThomas Moestl 	gem_reset(sc);
13442c1b001SThomas Moestl 
13542c1b001SThomas Moestl 	error = bus_dma_tag_create(NULL, 1, 0, BUS_SPACE_MAXADDR_32BIT,
13642c1b001SThomas Moestl 	    BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, GEM_NSEGS,
137f6b1c44dSScott Long 	    BUS_SPACE_MAXSIZE_32BIT, 0, NULL, NULL, &sc->sc_pdmatag);
13842c1b001SThomas Moestl 	if (error)
13942c1b001SThomas Moestl 		return (error);
14042c1b001SThomas Moestl 
14142c1b001SThomas Moestl 	error = bus_dma_tag_create(sc->sc_pdmatag, 1, 0,
14242c1b001SThomas Moestl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, MAXBSIZE,
143f6b1c44dSScott Long 	    1, BUS_SPACE_MAXSIZE_32BIT, BUS_DMA_ALLOCNOW, NULL, NULL,
144305f2c06SThomas Moestl 	    &sc->sc_rdmatag);
14542c1b001SThomas Moestl 	if (error)
146305f2c06SThomas Moestl 		goto fail_ptag;
147305f2c06SThomas Moestl 
148305f2c06SThomas Moestl 	error = bus_dma_tag_create(sc->sc_pdmatag, 1, 0,
149305f2c06SThomas Moestl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
15018100346SThomas Moestl 	    GEM_TD_BUFSIZE, GEM_NTXDESC, BUS_SPACE_MAXSIZE_32BIT,
151f6b1c44dSScott Long 	    BUS_DMA_ALLOCNOW, NULL, NULL, &sc->sc_tdmatag);
152305f2c06SThomas Moestl 	if (error)
153305f2c06SThomas Moestl 		goto fail_rtag;
15442c1b001SThomas Moestl 
15542c1b001SThomas Moestl 	error = bus_dma_tag_create(sc->sc_pdmatag, PAGE_SIZE, 0,
15642c1b001SThomas Moestl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
15742c1b001SThomas Moestl 	    sizeof(struct gem_control_data), 1,
15842c1b001SThomas Moestl 	    sizeof(struct gem_control_data), BUS_DMA_ALLOCNOW,
159f6b1c44dSScott Long 	    busdma_lock_mutex, &Giant, &sc->sc_cdmatag);
16042c1b001SThomas Moestl 	if (error)
161305f2c06SThomas Moestl 		goto fail_ttag;
16242c1b001SThomas Moestl 
16342c1b001SThomas Moestl 	/*
16442c1b001SThomas Moestl 	 * Allocate the control data structures, and create and load the
16542c1b001SThomas Moestl 	 * DMA map for it.
16642c1b001SThomas Moestl 	 */
16742c1b001SThomas Moestl 	if ((error = bus_dmamem_alloc(sc->sc_cdmatag,
16842c1b001SThomas Moestl 	    (void **)&sc->sc_control_data, 0, &sc->sc_cddmamap))) {
16942c1b001SThomas Moestl 		device_printf(sc->sc_dev, "unable to allocate control data,"
17042c1b001SThomas Moestl 		    " error = %d\n", error);
171305f2c06SThomas Moestl 		goto fail_ctag;
17242c1b001SThomas Moestl 	}
17342c1b001SThomas Moestl 
17442c1b001SThomas Moestl 	sc->sc_cddma = 0;
17542c1b001SThomas Moestl 	if ((error = bus_dmamap_load(sc->sc_cdmatag, sc->sc_cddmamap,
17642c1b001SThomas Moestl 	    sc->sc_control_data, sizeof(struct gem_control_data),
17742c1b001SThomas Moestl 	    gem_cddma_callback, sc, 0)) != 0 || sc->sc_cddma == 0) {
17842c1b001SThomas Moestl 		device_printf(sc->sc_dev, "unable to load control data DMA "
17942c1b001SThomas Moestl 		    "map, error = %d\n", error);
180305f2c06SThomas Moestl 		goto fail_cmem;
18142c1b001SThomas Moestl 	}
18242c1b001SThomas Moestl 
18342c1b001SThomas Moestl 	/*
18442c1b001SThomas Moestl 	 * Initialize the transmit job descriptors.
18542c1b001SThomas Moestl 	 */
18642c1b001SThomas Moestl 	STAILQ_INIT(&sc->sc_txfreeq);
18742c1b001SThomas Moestl 	STAILQ_INIT(&sc->sc_txdirtyq);
18842c1b001SThomas Moestl 
18942c1b001SThomas Moestl 	/*
19042c1b001SThomas Moestl 	 * Create the transmit buffer DMA maps.
19142c1b001SThomas Moestl 	 */
19242c1b001SThomas Moestl 	error = ENOMEM;
19342c1b001SThomas Moestl 	for (i = 0; i < GEM_TXQUEUELEN; i++) {
19442c1b001SThomas Moestl 		struct gem_txsoft *txs;
19542c1b001SThomas Moestl 
19642c1b001SThomas Moestl 		txs = &sc->sc_txsoft[i];
19742c1b001SThomas Moestl 		txs->txs_mbuf = NULL;
19842c1b001SThomas Moestl 		txs->txs_ndescs = 0;
199305f2c06SThomas Moestl 		if ((error = bus_dmamap_create(sc->sc_tdmatag, 0,
20042c1b001SThomas Moestl 		    &txs->txs_dmamap)) != 0) {
20142c1b001SThomas Moestl 			device_printf(sc->sc_dev, "unable to create tx DMA map "
20242c1b001SThomas Moestl 			    "%d, error = %d\n", i, error);
203305f2c06SThomas Moestl 			goto fail_txd;
20442c1b001SThomas Moestl 		}
20542c1b001SThomas Moestl 		STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
20642c1b001SThomas Moestl 	}
20742c1b001SThomas Moestl 
20842c1b001SThomas Moestl 	/*
20942c1b001SThomas Moestl 	 * Create the receive buffer DMA maps.
21042c1b001SThomas Moestl 	 */
21142c1b001SThomas Moestl 	for (i = 0; i < GEM_NRXDESC; i++) {
212305f2c06SThomas Moestl 		if ((error = bus_dmamap_create(sc->sc_rdmatag, 0,
21342c1b001SThomas Moestl 		    &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
21442c1b001SThomas Moestl 			device_printf(sc->sc_dev, "unable to create rx DMA map "
21542c1b001SThomas Moestl 			    "%d, error = %d\n", i, error);
216305f2c06SThomas Moestl 			goto fail_rxd;
21742c1b001SThomas Moestl 		}
21842c1b001SThomas Moestl 		sc->sc_rxsoft[i].rxs_mbuf = NULL;
21942c1b001SThomas Moestl 	}
22042c1b001SThomas Moestl 
22142c1b001SThomas Moestl 
22242c1b001SThomas Moestl 	gem_mifinit(sc);
22342c1b001SThomas Moestl 
22442c1b001SThomas Moestl 	if ((error = mii_phy_probe(sc->sc_dev, &sc->sc_miibus, gem_mediachange,
22542c1b001SThomas Moestl 	    gem_mediastatus)) != 0) {
22642c1b001SThomas Moestl 		device_printf(sc->sc_dev, "phy probe failed: %d\n", error);
227305f2c06SThomas Moestl 		goto fail_rxd;
22842c1b001SThomas Moestl 	}
22942c1b001SThomas Moestl 	sc->sc_mii = device_get_softc(sc->sc_miibus);
23042c1b001SThomas Moestl 
23142c1b001SThomas Moestl 	/*
23242c1b001SThomas Moestl 	 * From this point forward, the attachment cannot fail.  A failure
23342c1b001SThomas Moestl 	 * before this point releases all resources that may have been
23442c1b001SThomas Moestl 	 * allocated.
23542c1b001SThomas Moestl 	 */
23642c1b001SThomas Moestl 
237336cca9eSBenno Rice 	/* Get RX FIFO size */
238336cca9eSBenno Rice 	sc->sc_rxfifosize = 64 *
239336cca9eSBenno Rice 	    bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_RX_FIFO_SIZE);
240336cca9eSBenno Rice 
241336cca9eSBenno Rice 	/* Get TX FIFO size */
242336cca9eSBenno Rice 	v = bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_FIFO_SIZE);
2433a5aee5aSThomas Moestl 	device_printf(sc->sc_dev, "%ukB RX FIFO, %ukB TX FIFO\n",
2443a5aee5aSThomas Moestl 	    sc->sc_rxfifosize / 1024, v / 16);
24542c1b001SThomas Moestl 
24642c1b001SThomas Moestl 	/* Initialize ifnet structure. */
24742c1b001SThomas Moestl 	ifp->if_softc = sc;
2489bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(sc->sc_dev),
2499bf40edeSBrooks Davis 	    device_get_unit(sc->sc_dev));
25042c1b001SThomas Moestl 	ifp->if_mtu = ETHERMTU;
25142c1b001SThomas Moestl 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
25242c1b001SThomas Moestl 	ifp->if_start = gem_start;
25342c1b001SThomas Moestl 	ifp->if_ioctl = gem_ioctl;
25442c1b001SThomas Moestl 	ifp->if_watchdog = gem_watchdog;
25542c1b001SThomas Moestl 	ifp->if_init = gem_init;
25642c1b001SThomas Moestl 	ifp->if_output = ether_output;
25742c1b001SThomas Moestl 	ifp->if_snd.ifq_maxlen = GEM_TXQUEUELEN;
25842c1b001SThomas Moestl 	/*
25942c1b001SThomas Moestl 	 * Walk along the list of attached MII devices and
26042c1b001SThomas Moestl 	 * establish an `MII instance' to `phy number'
26142c1b001SThomas Moestl 	 * mapping. We'll use this mapping in media change
26242c1b001SThomas Moestl 	 * requests to determine which phy to use to program
26342c1b001SThomas Moestl 	 * the MIF configuration register.
26442c1b001SThomas Moestl 	 */
26542c1b001SThomas Moestl 	for (child = LIST_FIRST(&sc->sc_mii->mii_phys); child != NULL;
26642c1b001SThomas Moestl 	     child = LIST_NEXT(child, mii_list)) {
26742c1b001SThomas Moestl 		/*
26842c1b001SThomas Moestl 		 * Note: we support just two PHYs: the built-in
26942c1b001SThomas Moestl 		 * internal device and an external on the MII
27042c1b001SThomas Moestl 		 * connector.
27142c1b001SThomas Moestl 		 */
27242c1b001SThomas Moestl 		if (child->mii_phy > 1 || child->mii_inst > 1) {
27342c1b001SThomas Moestl 			device_printf(sc->sc_dev, "cannot accomodate "
27442c1b001SThomas Moestl 			    "MII device %s at phy %d, instance %d\n",
27542c1b001SThomas Moestl 			    device_get_name(child->mii_dev),
27642c1b001SThomas Moestl 			    child->mii_phy, child->mii_inst);
27742c1b001SThomas Moestl 			continue;
27842c1b001SThomas Moestl 		}
27942c1b001SThomas Moestl 
28042c1b001SThomas Moestl 		sc->sc_phys[child->mii_inst] = child->mii_phy;
28142c1b001SThomas Moestl 	}
28242c1b001SThomas Moestl 
28342c1b001SThomas Moestl 	/*
28442c1b001SThomas Moestl 	 * Now select and activate the PHY we will use.
28542c1b001SThomas Moestl 	 *
28642c1b001SThomas Moestl 	 * The order of preference is External (MDI1),
28742c1b001SThomas Moestl 	 * Internal (MDI0), Serial Link (no MII).
28842c1b001SThomas Moestl 	 */
28942c1b001SThomas Moestl 	if (sc->sc_phys[1]) {
29042c1b001SThomas Moestl #ifdef GEM_DEBUG
29142c1b001SThomas Moestl 		printf("using external phy\n");
29242c1b001SThomas Moestl #endif
29342c1b001SThomas Moestl 		sc->sc_mif_config |= GEM_MIF_CONFIG_PHY_SEL;
29442c1b001SThomas Moestl 	} else {
29542c1b001SThomas Moestl #ifdef GEM_DEBUG
29642c1b001SThomas Moestl 		printf("using internal phy\n");
29742c1b001SThomas Moestl #endif
29842c1b001SThomas Moestl 		sc->sc_mif_config &= ~GEM_MIF_CONFIG_PHY_SEL;
29942c1b001SThomas Moestl 	}
30042c1b001SThomas Moestl 	bus_space_write_4(sc->sc_bustag, sc->sc_h, GEM_MIF_CONFIG,
30142c1b001SThomas Moestl 	    sc->sc_mif_config);
30242c1b001SThomas Moestl 	/* Attach the interface. */
303673d9191SSam Leffler 	ether_ifattach(ifp, sc->sc_arpcom.ac_enaddr);
30442c1b001SThomas Moestl 
30542c1b001SThomas Moestl #if notyet
30642c1b001SThomas Moestl 	/*
30742c1b001SThomas Moestl 	 * Add a suspend hook to make sure we come back up after a
30842c1b001SThomas Moestl 	 * resume.
30942c1b001SThomas Moestl 	 */
31042c1b001SThomas Moestl 	sc->sc_powerhook = powerhook_establish(gem_power, sc);
31142c1b001SThomas Moestl 	if (sc->sc_powerhook == NULL)
31242c1b001SThomas Moestl 		device_printf(sc->sc_dev, "WARNING: unable to establish power "
31342c1b001SThomas Moestl 		    "hook\n");
31442c1b001SThomas Moestl #endif
31542c1b001SThomas Moestl 
31642c1b001SThomas Moestl 	callout_init(&sc->sc_tick_ch, 0);
3170d80b9bdSThomas Moestl 	callout_init(&sc->sc_rx_ch, 0);
31842c1b001SThomas Moestl 	return (0);
31942c1b001SThomas Moestl 
32042c1b001SThomas Moestl 	/*
32142c1b001SThomas Moestl 	 * Free any resources we've allocated during the failed attach
32242c1b001SThomas Moestl 	 * attempt.  Do this in reverse order and fall through.
32342c1b001SThomas Moestl 	 */
324305f2c06SThomas Moestl fail_rxd:
32542c1b001SThomas Moestl 	for (i = 0; i < GEM_NRXDESC; i++) {
32642c1b001SThomas Moestl 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
327305f2c06SThomas Moestl 			bus_dmamap_destroy(sc->sc_rdmatag,
32842c1b001SThomas Moestl 			    sc->sc_rxsoft[i].rxs_dmamap);
32942c1b001SThomas Moestl 	}
330305f2c06SThomas Moestl fail_txd:
33142c1b001SThomas Moestl 	for (i = 0; i < GEM_TXQUEUELEN; i++) {
33242c1b001SThomas Moestl 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
333305f2c06SThomas Moestl 			bus_dmamap_destroy(sc->sc_tdmatag,
33442c1b001SThomas Moestl 			    sc->sc_txsoft[i].txs_dmamap);
33542c1b001SThomas Moestl 	}
336305f2c06SThomas Moestl 	bus_dmamap_unload(sc->sc_cdmatag, sc->sc_cddmamap);
337305f2c06SThomas Moestl fail_cmem:
33842c1b001SThomas Moestl 	bus_dmamem_free(sc->sc_cdmatag, sc->sc_control_data,
33942c1b001SThomas Moestl 	    sc->sc_cddmamap);
340305f2c06SThomas Moestl fail_ctag:
34142c1b001SThomas Moestl 	bus_dma_tag_destroy(sc->sc_cdmatag);
342305f2c06SThomas Moestl fail_ttag:
343305f2c06SThomas Moestl 	bus_dma_tag_destroy(sc->sc_tdmatag);
344305f2c06SThomas Moestl fail_rtag:
345305f2c06SThomas Moestl 	bus_dma_tag_destroy(sc->sc_rdmatag);
346305f2c06SThomas Moestl fail_ptag:
34742c1b001SThomas Moestl 	bus_dma_tag_destroy(sc->sc_pdmatag);
34842c1b001SThomas Moestl 	return (error);
34942c1b001SThomas Moestl }
35042c1b001SThomas Moestl 
351cbbdf236SThomas Moestl void
352cbbdf236SThomas Moestl gem_detach(sc)
353cbbdf236SThomas Moestl 	struct gem_softc *sc;
354cbbdf236SThomas Moestl {
355cbbdf236SThomas Moestl 	struct ifnet *ifp = &sc->sc_arpcom.ac_if;
356cbbdf236SThomas Moestl 	int i;
357cbbdf236SThomas Moestl 
358cbbdf236SThomas Moestl 	ether_ifdetach(ifp);
359cbbdf236SThomas Moestl 	gem_stop(ifp, 1);
360cbbdf236SThomas Moestl 	device_delete_child(sc->sc_dev, sc->sc_miibus);
361cbbdf236SThomas Moestl 
362cbbdf236SThomas Moestl 	for (i = 0; i < GEM_NRXDESC; i++) {
363cbbdf236SThomas Moestl 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
364cbbdf236SThomas Moestl 			bus_dmamap_destroy(sc->sc_rdmatag,
365cbbdf236SThomas Moestl 			    sc->sc_rxsoft[i].rxs_dmamap);
366cbbdf236SThomas Moestl 	}
367cbbdf236SThomas Moestl 	for (i = 0; i < GEM_TXQUEUELEN; i++) {
368cbbdf236SThomas Moestl 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
369cbbdf236SThomas Moestl 			bus_dmamap_destroy(sc->sc_tdmatag,
370cbbdf236SThomas Moestl 			    sc->sc_txsoft[i].txs_dmamap);
371cbbdf236SThomas Moestl 	}
372b2d59f42SThomas Moestl 	GEM_CDSYNC(sc, BUS_DMASYNC_POSTREAD);
373b2d59f42SThomas Moestl 	GEM_CDSYNC(sc, BUS_DMASYNC_POSTWRITE);
374cbbdf236SThomas Moestl 	bus_dmamap_unload(sc->sc_cdmatag, sc->sc_cddmamap);
375cbbdf236SThomas Moestl 	bus_dmamem_free(sc->sc_cdmatag, sc->sc_control_data,
376cbbdf236SThomas Moestl 	    sc->sc_cddmamap);
377cbbdf236SThomas Moestl 	bus_dma_tag_destroy(sc->sc_cdmatag);
378cbbdf236SThomas Moestl 	bus_dma_tag_destroy(sc->sc_tdmatag);
379cbbdf236SThomas Moestl 	bus_dma_tag_destroy(sc->sc_rdmatag);
380cbbdf236SThomas Moestl 	bus_dma_tag_destroy(sc->sc_pdmatag);
381cbbdf236SThomas Moestl }
382cbbdf236SThomas Moestl 
383cbbdf236SThomas Moestl void
384cbbdf236SThomas Moestl gem_suspend(sc)
385cbbdf236SThomas Moestl 	struct gem_softc *sc;
386cbbdf236SThomas Moestl {
387cbbdf236SThomas Moestl 	struct ifnet *ifp = &sc->sc_arpcom.ac_if;
388cbbdf236SThomas Moestl 
389cbbdf236SThomas Moestl 	gem_stop(ifp, 0);
390cbbdf236SThomas Moestl }
391cbbdf236SThomas Moestl 
392cbbdf236SThomas Moestl void
393cbbdf236SThomas Moestl gem_resume(sc)
394cbbdf236SThomas Moestl 	struct gem_softc *sc;
395cbbdf236SThomas Moestl {
396cbbdf236SThomas Moestl 	struct ifnet *ifp = &sc->sc_arpcom.ac_if;
397cbbdf236SThomas Moestl 
398cbbdf236SThomas Moestl 	if (ifp->if_flags & IFF_UP)
399cbbdf236SThomas Moestl 		gem_init(ifp);
400cbbdf236SThomas Moestl }
401cbbdf236SThomas Moestl 
40242c1b001SThomas Moestl static void
40342c1b001SThomas Moestl gem_cddma_callback(xsc, segs, nsegs, error)
40442c1b001SThomas Moestl 	void *xsc;
40542c1b001SThomas Moestl 	bus_dma_segment_t *segs;
40642c1b001SThomas Moestl 	int nsegs;
40742c1b001SThomas Moestl 	int error;
40842c1b001SThomas Moestl {
40942c1b001SThomas Moestl 	struct gem_softc *sc = (struct gem_softc *)xsc;
41042c1b001SThomas Moestl 
41142c1b001SThomas Moestl 	if (error != 0)
41242c1b001SThomas Moestl 		return;
41342c1b001SThomas Moestl 	if (nsegs != 1) {
41442c1b001SThomas Moestl 		/* can't happen... */
41542c1b001SThomas Moestl 		panic("gem_cddma_callback: bad control buffer segment count");
41642c1b001SThomas Moestl 	}
41742c1b001SThomas Moestl 	sc->sc_cddma = segs[0].ds_addr;
41842c1b001SThomas Moestl }
41942c1b001SThomas Moestl 
42042c1b001SThomas Moestl static void
421305f2c06SThomas Moestl gem_rxdma_callback(xsc, segs, nsegs, totsz, error)
42242c1b001SThomas Moestl 	void *xsc;
42342c1b001SThomas Moestl 	bus_dma_segment_t *segs;
42442c1b001SThomas Moestl 	int nsegs;
425305f2c06SThomas Moestl 	bus_size_t totsz;
42642c1b001SThomas Moestl 	int error;
42742c1b001SThomas Moestl {
42842c1b001SThomas Moestl 	struct gem_rxsoft *rxs = (struct gem_rxsoft *)xsc;
42942c1b001SThomas Moestl 
43042c1b001SThomas Moestl 	if (error != 0)
43142c1b001SThomas Moestl 		return;
432305f2c06SThomas Moestl 	KASSERT(nsegs == 1, ("gem_rxdma_callback: bad dma segment count"));
43342c1b001SThomas Moestl 	rxs->rxs_paddr = segs[0].ds_addr;
43442c1b001SThomas Moestl }
43542c1b001SThomas Moestl 
43642c1b001SThomas Moestl static void
437305f2c06SThomas Moestl gem_txdma_callback(xsc, segs, nsegs, totsz, error)
43842c1b001SThomas Moestl 	void *xsc;
43942c1b001SThomas Moestl 	bus_dma_segment_t *segs;
44042c1b001SThomas Moestl 	int nsegs;
441305f2c06SThomas Moestl 	bus_size_t totsz;
44242c1b001SThomas Moestl 	int error;
44342c1b001SThomas Moestl {
444305f2c06SThomas Moestl 	struct gem_txdma *txd = (struct gem_txdma *)xsc;
445305f2c06SThomas Moestl 	struct gem_softc *sc = txd->txd_sc;
446305f2c06SThomas Moestl 	struct gem_txsoft *txs = txd->txd_txs;
447305f2c06SThomas Moestl 	bus_size_t len = 0;
448305f2c06SThomas Moestl 	uint64_t flags = 0;
449305f2c06SThomas Moestl 	int seg, nexttx;
45042c1b001SThomas Moestl 
45142c1b001SThomas Moestl 	if (error != 0)
45242c1b001SThomas Moestl 		return;
453305f2c06SThomas Moestl 	/*
454305f2c06SThomas Moestl 	 * Ensure we have enough descriptors free to describe
455305f2c06SThomas Moestl 	 * the packet.  Note, we always reserve one descriptor
456305f2c06SThomas Moestl 	 * at the end of the ring as a termination point, to
457305f2c06SThomas Moestl 	 * prevent wrap-around.
458305f2c06SThomas Moestl 	 */
459305f2c06SThomas Moestl 	if (nsegs > sc->sc_txfree - 1) {
460305f2c06SThomas Moestl 		txs->txs_ndescs = -1;
461305f2c06SThomas Moestl 		return;
462305f2c06SThomas Moestl 	}
463305f2c06SThomas Moestl 	txs->txs_ndescs = nsegs;
46442c1b001SThomas Moestl 
465305f2c06SThomas Moestl 	nexttx = txs->txs_firstdesc;
46642c1b001SThomas Moestl 	/*
46742c1b001SThomas Moestl 	 * Initialize the transmit descriptors.
46842c1b001SThomas Moestl 	 */
46942c1b001SThomas Moestl 	for (seg = 0; seg < nsegs;
470305f2c06SThomas Moestl 	     seg++, nexttx = GEM_NEXTTX(nexttx)) {
47118100346SThomas Moestl #ifdef GEM_DEBUG
47242c1b001SThomas Moestl 		CTR5(KTR_GEM, "txdma_cb: mapping seg %d (txd %d), len "
473305f2c06SThomas Moestl 		    "%lx, addr %#lx (%#lx)",  seg, nexttx,
47442c1b001SThomas Moestl 		    segs[seg].ds_len, segs[seg].ds_addr,
475305f2c06SThomas Moestl 		    GEM_DMA_WRITE(sc, segs[seg].ds_addr));
47618100346SThomas Moestl #endif
477305f2c06SThomas Moestl 
478305f2c06SThomas Moestl 		if (segs[seg].ds_len == 0)
479305f2c06SThomas Moestl 			continue;
480305f2c06SThomas Moestl 		sc->sc_txdescs[nexttx].gd_addr =
481305f2c06SThomas Moestl 		    GEM_DMA_WRITE(sc, segs[seg].ds_addr);
482305f2c06SThomas Moestl 		KASSERT(segs[seg].ds_len < GEM_TD_BUFSIZE,
483305f2c06SThomas Moestl 		    ("gem_txdma_callback: segment size too large!"));
48442c1b001SThomas Moestl 		flags = segs[seg].ds_len & GEM_TD_BUFSIZE;
485305f2c06SThomas Moestl 		if (len == 0) {
48618100346SThomas Moestl #ifdef GEM_DEBUG
48742c1b001SThomas Moestl 			CTR2(KTR_GEM, "txdma_cb: start of packet at seg %d, "
488305f2c06SThomas Moestl 			    "tx %d", seg, nexttx);
48918100346SThomas Moestl #endif
49042c1b001SThomas Moestl 			flags |= GEM_TD_START_OF_PACKET;
491305f2c06SThomas Moestl 			if (++sc->sc_txwin > GEM_NTXSEGS * 2 / 3) {
492305f2c06SThomas Moestl 				sc->sc_txwin = 0;
493336cca9eSBenno Rice 				flags |= GEM_TD_INTERRUPT_ME;
494336cca9eSBenno Rice 			}
49542c1b001SThomas Moestl 		}
496305f2c06SThomas Moestl 		if (len + segs[seg].ds_len == totsz) {
49718100346SThomas Moestl #ifdef GEM_DEBUG
49842c1b001SThomas Moestl 			CTR2(KTR_GEM, "txdma_cb: end of packet at seg %d, "
499305f2c06SThomas Moestl 			    "tx %d", seg, nexttx);
50018100346SThomas Moestl #endif
50142c1b001SThomas Moestl 			flags |= GEM_TD_END_OF_PACKET;
50242c1b001SThomas Moestl 		}
503305f2c06SThomas Moestl 		sc->sc_txdescs[nexttx].gd_flags = GEM_DMA_WRITE(sc, flags);
504305f2c06SThomas Moestl 		txs->txs_lastdesc = nexttx;
505305f2c06SThomas Moestl 		len += segs[seg].ds_len;
50642c1b001SThomas Moestl 	}
507305f2c06SThomas Moestl 	KASSERT((flags & GEM_TD_END_OF_PACKET) != 0,
508305f2c06SThomas Moestl 	    ("gem_txdma_callback: missed end of packet!"));
50942c1b001SThomas Moestl }
51042c1b001SThomas Moestl 
51142c1b001SThomas Moestl static void
51242c1b001SThomas Moestl gem_tick(arg)
51342c1b001SThomas Moestl 	void *arg;
51442c1b001SThomas Moestl {
51542c1b001SThomas Moestl 	struct gem_softc *sc = arg;
51642c1b001SThomas Moestl 	int s;
51742c1b001SThomas Moestl 
51842c1b001SThomas Moestl 	s = splnet();
51942c1b001SThomas Moestl 	mii_tick(sc->sc_mii);
52042c1b001SThomas Moestl 	splx(s);
52142c1b001SThomas Moestl 
52242c1b001SThomas Moestl 	callout_reset(&sc->sc_tick_ch, hz, gem_tick, sc);
52342c1b001SThomas Moestl }
52442c1b001SThomas Moestl 
52542c1b001SThomas Moestl static int
52642c1b001SThomas Moestl gem_bitwait(sc, r, clr, set)
52742c1b001SThomas Moestl 	struct gem_softc *sc;
52842c1b001SThomas Moestl 	bus_addr_t r;
52942c1b001SThomas Moestl 	u_int32_t clr;
53042c1b001SThomas Moestl 	u_int32_t set;
53142c1b001SThomas Moestl {
53242c1b001SThomas Moestl 	int i;
53342c1b001SThomas Moestl 	u_int32_t reg;
53442c1b001SThomas Moestl 
53542c1b001SThomas Moestl 	for (i = TRIES; i--; DELAY(100)) {
53642c1b001SThomas Moestl 		reg = bus_space_read_4(sc->sc_bustag, sc->sc_h, r);
53742c1b001SThomas Moestl 		if ((r & clr) == 0 && (r & set) == set)
53842c1b001SThomas Moestl 			return (1);
53942c1b001SThomas Moestl 	}
54042c1b001SThomas Moestl 	return (0);
54142c1b001SThomas Moestl }
54242c1b001SThomas Moestl 
54342c1b001SThomas Moestl void
54442c1b001SThomas Moestl gem_reset(sc)
54542c1b001SThomas Moestl 	struct gem_softc *sc;
54642c1b001SThomas Moestl {
54742c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
54842c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
54942c1b001SThomas Moestl 	int s;
55042c1b001SThomas Moestl 
55142c1b001SThomas Moestl 	s = splnet();
55218100346SThomas Moestl #ifdef GEM_DEBUG
55342c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_reset", device_get_name(sc->sc_dev));
55418100346SThomas Moestl #endif
55542c1b001SThomas Moestl 	gem_reset_rx(sc);
55642c1b001SThomas Moestl 	gem_reset_tx(sc);
55742c1b001SThomas Moestl 
55842c1b001SThomas Moestl 	/* Do a full reset */
55942c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RESET, GEM_RESET_RX | GEM_RESET_TX);
56042c1b001SThomas Moestl 	if (!gem_bitwait(sc, GEM_RESET, GEM_RESET_RX | GEM_RESET_TX, 0))
56142c1b001SThomas Moestl 		device_printf(sc->sc_dev, "cannot reset device\n");
56242c1b001SThomas Moestl 	splx(s);
56342c1b001SThomas Moestl }
56442c1b001SThomas Moestl 
56542c1b001SThomas Moestl 
56642c1b001SThomas Moestl /*
56742c1b001SThomas Moestl  * gem_rxdrain:
56842c1b001SThomas Moestl  *
56942c1b001SThomas Moestl  *	Drain the receive queue.
57042c1b001SThomas Moestl  */
57142c1b001SThomas Moestl static void
57242c1b001SThomas Moestl gem_rxdrain(sc)
57342c1b001SThomas Moestl 	struct gem_softc *sc;
57442c1b001SThomas Moestl {
57542c1b001SThomas Moestl 	struct gem_rxsoft *rxs;
57642c1b001SThomas Moestl 	int i;
57742c1b001SThomas Moestl 
57842c1b001SThomas Moestl 	for (i = 0; i < GEM_NRXDESC; i++) {
57942c1b001SThomas Moestl 		rxs = &sc->sc_rxsoft[i];
58042c1b001SThomas Moestl 		if (rxs->rxs_mbuf != NULL) {
581b2d59f42SThomas Moestl 			bus_dmamap_sync(sc->sc_rdmatag, rxs->rxs_dmamap,
582b2d59f42SThomas Moestl 			    BUS_DMASYNC_POSTREAD);
583305f2c06SThomas Moestl 			bus_dmamap_unload(sc->sc_rdmatag, rxs->rxs_dmamap);
58442c1b001SThomas Moestl 			m_freem(rxs->rxs_mbuf);
58542c1b001SThomas Moestl 			rxs->rxs_mbuf = NULL;
58642c1b001SThomas Moestl 		}
58742c1b001SThomas Moestl 	}
58842c1b001SThomas Moestl }
58942c1b001SThomas Moestl 
59042c1b001SThomas Moestl /*
59142c1b001SThomas Moestl  * Reset the whole thing.
59242c1b001SThomas Moestl  */
59342c1b001SThomas Moestl static void
59442c1b001SThomas Moestl gem_stop(ifp, disable)
59542c1b001SThomas Moestl 	struct ifnet *ifp;
59642c1b001SThomas Moestl 	int disable;
59742c1b001SThomas Moestl {
59842c1b001SThomas Moestl 	struct gem_softc *sc = (struct gem_softc *)ifp->if_softc;
59942c1b001SThomas Moestl 	struct gem_txsoft *txs;
60042c1b001SThomas Moestl 
60118100346SThomas Moestl #ifdef GEM_DEBUG
60242c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_stop", device_get_name(sc->sc_dev));
60318100346SThomas Moestl #endif
60442c1b001SThomas Moestl 
60542c1b001SThomas Moestl 	callout_stop(&sc->sc_tick_ch);
60642c1b001SThomas Moestl 
60742c1b001SThomas Moestl 	/* XXX - Should we reset these instead? */
60842c1b001SThomas Moestl 	gem_disable_tx(sc);
60942c1b001SThomas Moestl 	gem_disable_rx(sc);
61042c1b001SThomas Moestl 
61142c1b001SThomas Moestl 	/*
61242c1b001SThomas Moestl 	 * Release any queued transmit buffers.
61342c1b001SThomas Moestl 	 */
61442c1b001SThomas Moestl 	while ((txs = STAILQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
61542c1b001SThomas Moestl 		STAILQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
61642c1b001SThomas Moestl 		if (txs->txs_ndescs != 0) {
617b2d59f42SThomas Moestl 			bus_dmamap_sync(sc->sc_tdmatag, txs->txs_dmamap,
618b2d59f42SThomas Moestl 			    BUS_DMASYNC_POSTWRITE);
619305f2c06SThomas Moestl 			bus_dmamap_unload(sc->sc_tdmatag, txs->txs_dmamap);
62042c1b001SThomas Moestl 			if (txs->txs_mbuf != NULL) {
62142c1b001SThomas Moestl 				m_freem(txs->txs_mbuf);
62242c1b001SThomas Moestl 				txs->txs_mbuf = NULL;
62342c1b001SThomas Moestl 			}
62442c1b001SThomas Moestl 		}
62542c1b001SThomas Moestl 		STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
62642c1b001SThomas Moestl 	}
62742c1b001SThomas Moestl 
62842c1b001SThomas Moestl 	if (disable)
62942c1b001SThomas Moestl 		gem_rxdrain(sc);
63042c1b001SThomas Moestl 
63142c1b001SThomas Moestl 	/*
63242c1b001SThomas Moestl 	 * Mark the interface down and cancel the watchdog timer.
63342c1b001SThomas Moestl 	 */
63442c1b001SThomas Moestl 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
63542c1b001SThomas Moestl 	ifp->if_timer = 0;
63642c1b001SThomas Moestl }
63742c1b001SThomas Moestl 
63842c1b001SThomas Moestl /*
63942c1b001SThomas Moestl  * Reset the receiver
64042c1b001SThomas Moestl  */
64142c1b001SThomas Moestl int
64242c1b001SThomas Moestl gem_reset_rx(sc)
64342c1b001SThomas Moestl 	struct gem_softc *sc;
64442c1b001SThomas Moestl {
64542c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
64642c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
64742c1b001SThomas Moestl 
64842c1b001SThomas Moestl 	/*
64942c1b001SThomas Moestl 	 * Resetting while DMA is in progress can cause a bus hang, so we
65042c1b001SThomas Moestl 	 * disable DMA first.
65142c1b001SThomas Moestl 	 */
65242c1b001SThomas Moestl 	gem_disable_rx(sc);
65342c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RX_CONFIG, 0);
65442c1b001SThomas Moestl 	/* Wait till it finishes */
65542c1b001SThomas Moestl 	if (!gem_bitwait(sc, GEM_RX_CONFIG, 1, 0))
65642c1b001SThomas Moestl 		device_printf(sc->sc_dev, "cannot disable read dma\n");
65742c1b001SThomas Moestl 
65842c1b001SThomas Moestl 	/* Wait 5ms extra. */
65942c1b001SThomas Moestl 	DELAY(5000);
66042c1b001SThomas Moestl 
66142c1b001SThomas Moestl 	/* Finally, reset the ERX */
66242c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RESET, GEM_RESET_RX);
66342c1b001SThomas Moestl 	/* Wait till it finishes */
66442c1b001SThomas Moestl 	if (!gem_bitwait(sc, GEM_RESET, GEM_RESET_TX, 0)) {
66542c1b001SThomas Moestl 		device_printf(sc->sc_dev, "cannot reset receiver\n");
66642c1b001SThomas Moestl 		return (1);
66742c1b001SThomas Moestl 	}
66842c1b001SThomas Moestl 	return (0);
66942c1b001SThomas Moestl }
67042c1b001SThomas Moestl 
67142c1b001SThomas Moestl 
67242c1b001SThomas Moestl /*
67342c1b001SThomas Moestl  * Reset the transmitter
67442c1b001SThomas Moestl  */
67542c1b001SThomas Moestl static int
67642c1b001SThomas Moestl gem_reset_tx(sc)
67742c1b001SThomas Moestl 	struct gem_softc *sc;
67842c1b001SThomas Moestl {
67942c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
68042c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
68142c1b001SThomas Moestl 	int i;
68242c1b001SThomas Moestl 
68342c1b001SThomas Moestl 	/*
68442c1b001SThomas Moestl 	 * Resetting while DMA is in progress can cause a bus hang, so we
68542c1b001SThomas Moestl 	 * disable DMA first.
68642c1b001SThomas Moestl 	 */
68742c1b001SThomas Moestl 	gem_disable_tx(sc);
68842c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_TX_CONFIG, 0);
68942c1b001SThomas Moestl 	/* Wait till it finishes */
69042c1b001SThomas Moestl 	if (!gem_bitwait(sc, GEM_TX_CONFIG, 1, 0))
69142c1b001SThomas Moestl 		device_printf(sc->sc_dev, "cannot disable read dma\n");
69242c1b001SThomas Moestl 
69342c1b001SThomas Moestl 	/* Wait 5ms extra. */
69442c1b001SThomas Moestl 	DELAY(5000);
69542c1b001SThomas Moestl 
69642c1b001SThomas Moestl 	/* Finally, reset the ETX */
69742c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RESET, GEM_RESET_TX);
69842c1b001SThomas Moestl 	/* Wait till it finishes */
69942c1b001SThomas Moestl 	for (i = TRIES; i--; DELAY(100))
70042c1b001SThomas Moestl 		if ((bus_space_read_4(t, h, GEM_RESET) & GEM_RESET_TX) == 0)
70142c1b001SThomas Moestl 			break;
70242c1b001SThomas Moestl 	if (!gem_bitwait(sc, GEM_RESET, GEM_RESET_TX, 0)) {
70342c1b001SThomas Moestl 		device_printf(sc->sc_dev, "cannot reset receiver\n");
70442c1b001SThomas Moestl 		return (1);
70542c1b001SThomas Moestl 	}
70642c1b001SThomas Moestl 	return (0);
70742c1b001SThomas Moestl }
70842c1b001SThomas Moestl 
70942c1b001SThomas Moestl /*
71042c1b001SThomas Moestl  * disable receiver.
71142c1b001SThomas Moestl  */
71242c1b001SThomas Moestl static int
71342c1b001SThomas Moestl gem_disable_rx(sc)
71442c1b001SThomas Moestl 	struct gem_softc *sc;
71542c1b001SThomas Moestl {
71642c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
71742c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
71842c1b001SThomas Moestl 	u_int32_t cfg;
71942c1b001SThomas Moestl 
72042c1b001SThomas Moestl 	/* Flip the enable bit */
72142c1b001SThomas Moestl 	cfg = bus_space_read_4(t, h, GEM_MAC_RX_CONFIG);
72242c1b001SThomas Moestl 	cfg &= ~GEM_MAC_RX_ENABLE;
72342c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_CONFIG, cfg);
72442c1b001SThomas Moestl 
72542c1b001SThomas Moestl 	/* Wait for it to finish */
72642c1b001SThomas Moestl 	return (gem_bitwait(sc, GEM_MAC_RX_CONFIG, GEM_MAC_RX_ENABLE, 0));
72742c1b001SThomas Moestl }
72842c1b001SThomas Moestl 
72942c1b001SThomas Moestl /*
73042c1b001SThomas Moestl  * disable transmitter.
73142c1b001SThomas Moestl  */
73242c1b001SThomas Moestl static int
73342c1b001SThomas Moestl gem_disable_tx(sc)
73442c1b001SThomas Moestl 	struct gem_softc *sc;
73542c1b001SThomas Moestl {
73642c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
73742c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
73842c1b001SThomas Moestl 	u_int32_t cfg;
73942c1b001SThomas Moestl 
74042c1b001SThomas Moestl 	/* Flip the enable bit */
74142c1b001SThomas Moestl 	cfg = bus_space_read_4(t, h, GEM_MAC_TX_CONFIG);
74242c1b001SThomas Moestl 	cfg &= ~GEM_MAC_TX_ENABLE;
74342c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_TX_CONFIG, cfg);
74442c1b001SThomas Moestl 
74542c1b001SThomas Moestl 	/* Wait for it to finish */
74642c1b001SThomas Moestl 	return (gem_bitwait(sc, GEM_MAC_TX_CONFIG, GEM_MAC_TX_ENABLE, 0));
74742c1b001SThomas Moestl }
74842c1b001SThomas Moestl 
74942c1b001SThomas Moestl /*
75042c1b001SThomas Moestl  * Initialize interface.
75142c1b001SThomas Moestl  */
75242c1b001SThomas Moestl static int
75342c1b001SThomas Moestl gem_meminit(sc)
75442c1b001SThomas Moestl 	struct gem_softc *sc;
75542c1b001SThomas Moestl {
75642c1b001SThomas Moestl 	struct gem_rxsoft *rxs;
75742c1b001SThomas Moestl 	int i, error;
75842c1b001SThomas Moestl 
75942c1b001SThomas Moestl 	/*
76042c1b001SThomas Moestl 	 * Initialize the transmit descriptor ring.
76142c1b001SThomas Moestl 	 */
76242c1b001SThomas Moestl 	memset((void *)sc->sc_txdescs, 0, sizeof(sc->sc_txdescs));
76342c1b001SThomas Moestl 	for (i = 0; i < GEM_NTXDESC; i++) {
76442c1b001SThomas Moestl 		sc->sc_txdescs[i].gd_flags = 0;
76542c1b001SThomas Moestl 		sc->sc_txdescs[i].gd_addr = 0;
76642c1b001SThomas Moestl 	}
767305f2c06SThomas Moestl 	sc->sc_txfree = GEM_MAXTXFREE;
76842c1b001SThomas Moestl 	sc->sc_txnext = 0;
769336cca9eSBenno Rice 	sc->sc_txwin = 0;
77042c1b001SThomas Moestl 
77142c1b001SThomas Moestl 	/*
77242c1b001SThomas Moestl 	 * Initialize the receive descriptor and receive job
77342c1b001SThomas Moestl 	 * descriptor rings.
77442c1b001SThomas Moestl 	 */
77542c1b001SThomas Moestl 	for (i = 0; i < GEM_NRXDESC; i++) {
77642c1b001SThomas Moestl 		rxs = &sc->sc_rxsoft[i];
77742c1b001SThomas Moestl 		if (rxs->rxs_mbuf == NULL) {
77842c1b001SThomas Moestl 			if ((error = gem_add_rxbuf(sc, i)) != 0) {
77942c1b001SThomas Moestl 				device_printf(sc->sc_dev, "unable to "
78042c1b001SThomas Moestl 				    "allocate or map rx buffer %d, error = "
78142c1b001SThomas Moestl 				    "%d\n", i, error);
78242c1b001SThomas Moestl 				/*
78342c1b001SThomas Moestl 				 * XXX Should attempt to run with fewer receive
78442c1b001SThomas Moestl 				 * XXX buffers instead of just failing.
78542c1b001SThomas Moestl 				 */
78642c1b001SThomas Moestl 				gem_rxdrain(sc);
78742c1b001SThomas Moestl 				return (1);
78842c1b001SThomas Moestl 			}
78942c1b001SThomas Moestl 		} else
79042c1b001SThomas Moestl 			GEM_INIT_RXDESC(sc, i);
79142c1b001SThomas Moestl 	}
79242c1b001SThomas Moestl 	sc->sc_rxptr = 0;
793b2d59f42SThomas Moestl 	GEM_CDSYNC(sc, BUS_DMASYNC_PREWRITE);
794b2d59f42SThomas Moestl 	GEM_CDSYNC(sc, BUS_DMASYNC_PREREAD);
79542c1b001SThomas Moestl 
79642c1b001SThomas Moestl 	return (0);
79742c1b001SThomas Moestl }
79842c1b001SThomas Moestl 
79942c1b001SThomas Moestl static int
80042c1b001SThomas Moestl gem_ringsize(sz)
80142c1b001SThomas Moestl 	int sz;
80242c1b001SThomas Moestl {
80342c1b001SThomas Moestl 	int v = 0;
80442c1b001SThomas Moestl 
80542c1b001SThomas Moestl 	switch (sz) {
80642c1b001SThomas Moestl 	case 32:
80742c1b001SThomas Moestl 		v = GEM_RING_SZ_32;
80842c1b001SThomas Moestl 		break;
80942c1b001SThomas Moestl 	case 64:
81042c1b001SThomas Moestl 		v = GEM_RING_SZ_64;
81142c1b001SThomas Moestl 		break;
81242c1b001SThomas Moestl 	case 128:
81342c1b001SThomas Moestl 		v = GEM_RING_SZ_128;
81442c1b001SThomas Moestl 		break;
81542c1b001SThomas Moestl 	case 256:
81642c1b001SThomas Moestl 		v = GEM_RING_SZ_256;
81742c1b001SThomas Moestl 		break;
81842c1b001SThomas Moestl 	case 512:
81942c1b001SThomas Moestl 		v = GEM_RING_SZ_512;
82042c1b001SThomas Moestl 		break;
82142c1b001SThomas Moestl 	case 1024:
82242c1b001SThomas Moestl 		v = GEM_RING_SZ_1024;
82342c1b001SThomas Moestl 		break;
82442c1b001SThomas Moestl 	case 2048:
82542c1b001SThomas Moestl 		v = GEM_RING_SZ_2048;
82642c1b001SThomas Moestl 		break;
82742c1b001SThomas Moestl 	case 4096:
82842c1b001SThomas Moestl 		v = GEM_RING_SZ_4096;
82942c1b001SThomas Moestl 		break;
83042c1b001SThomas Moestl 	case 8192:
83142c1b001SThomas Moestl 		v = GEM_RING_SZ_8192;
83242c1b001SThomas Moestl 		break;
83342c1b001SThomas Moestl 	default:
83442c1b001SThomas Moestl 		printf("gem: invalid Receive Descriptor ring size\n");
83542c1b001SThomas Moestl 		break;
83642c1b001SThomas Moestl 	}
83742c1b001SThomas Moestl 	return (v);
83842c1b001SThomas Moestl }
83942c1b001SThomas Moestl 
84042c1b001SThomas Moestl /*
84142c1b001SThomas Moestl  * Initialization of interface; set up initialization block
84242c1b001SThomas Moestl  * and transmit/receive descriptor rings.
84342c1b001SThomas Moestl  */
84442c1b001SThomas Moestl static void
84542c1b001SThomas Moestl gem_init(xsc)
84642c1b001SThomas Moestl 	void *xsc;
84742c1b001SThomas Moestl {
84842c1b001SThomas Moestl 	struct gem_softc *sc = (struct gem_softc *)xsc;
84942c1b001SThomas Moestl 	struct ifnet *ifp = &sc->sc_arpcom.ac_if;
85042c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
85142c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
85242c1b001SThomas Moestl 	int s;
85342c1b001SThomas Moestl 	u_int32_t v;
85442c1b001SThomas Moestl 
85542c1b001SThomas Moestl 	s = splnet();
85642c1b001SThomas Moestl 
85718100346SThomas Moestl #ifdef GEM_DEBUG
85842c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_init: calling stop", device_get_name(sc->sc_dev));
85918100346SThomas Moestl #endif
86042c1b001SThomas Moestl 	/*
86142c1b001SThomas Moestl 	 * Initialization sequence. The numbered steps below correspond
86242c1b001SThomas Moestl 	 * to the sequence outlined in section 6.3.5.1 in the Ethernet
86342c1b001SThomas Moestl 	 * Channel Engine manual (part of the PCIO manual).
86442c1b001SThomas Moestl 	 * See also the STP2002-STQ document from Sun Microsystems.
86542c1b001SThomas Moestl 	 */
86642c1b001SThomas Moestl 
86742c1b001SThomas Moestl 	/* step 1 & 2. Reset the Ethernet Channel */
86842c1b001SThomas Moestl 	gem_stop(&sc->sc_arpcom.ac_if, 0);
86942c1b001SThomas Moestl 	gem_reset(sc);
87018100346SThomas Moestl #ifdef GEM_DEBUG
87142c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_init: restarting", device_get_name(sc->sc_dev));
87218100346SThomas Moestl #endif
87342c1b001SThomas Moestl 
87442c1b001SThomas Moestl 	/* Re-initialize the MIF */
87542c1b001SThomas Moestl 	gem_mifinit(sc);
87642c1b001SThomas Moestl 
87742c1b001SThomas Moestl 	/* step 3. Setup data structures in host memory */
87842c1b001SThomas Moestl 	gem_meminit(sc);
87942c1b001SThomas Moestl 
88042c1b001SThomas Moestl 	/* step 4. TX MAC registers & counters */
88142c1b001SThomas Moestl 	gem_init_regs(sc);
88242c1b001SThomas Moestl 	/* XXX: VLAN code from NetBSD temporarily removed. */
88342c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_MAC_MAX_FRAME,
88442c1b001SThomas Moestl             (ETHER_MAX_LEN + sizeof(struct ether_header)) | (0x2000<<16));
88542c1b001SThomas Moestl 
88642c1b001SThomas Moestl 	/* step 5. RX MAC registers & counters */
88742c1b001SThomas Moestl 	gem_setladrf(sc);
88842c1b001SThomas Moestl 
88942c1b001SThomas Moestl 	/* step 6 & 7. Program Descriptor Ring Base Addresses */
89042c1b001SThomas Moestl 	/* NOTE: we use only 32-bit DMA addresses here. */
89142c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_TX_RING_PTR_HI, 0);
89242c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_TX_RING_PTR_LO, GEM_CDTXADDR(sc, 0));
89342c1b001SThomas Moestl 
89442c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RX_RING_PTR_HI, 0);
89542c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RX_RING_PTR_LO, GEM_CDRXADDR(sc, 0));
89618100346SThomas Moestl #ifdef GEM_DEBUG
89742c1b001SThomas Moestl 	CTR3(KTR_GEM, "loading rx ring %lx, tx ring %lx, cddma %lx",
89842c1b001SThomas Moestl 	    GEM_CDRXADDR(sc, 0), GEM_CDTXADDR(sc, 0), sc->sc_cddma);
89918100346SThomas Moestl #endif
90042c1b001SThomas Moestl 
90142c1b001SThomas Moestl 	/* step 8. Global Configuration & Interrupt Mask */
90242c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_INTMASK,
90342c1b001SThomas Moestl 		      ~(GEM_INTR_TX_INTME|
90442c1b001SThomas Moestl 			GEM_INTR_TX_EMPTY|
90542c1b001SThomas Moestl 			GEM_INTR_RX_DONE|GEM_INTR_RX_NOBUF|
90642c1b001SThomas Moestl 			GEM_INTR_RX_TAG_ERR|GEM_INTR_PCS|
90742c1b001SThomas Moestl 			GEM_INTR_MAC_CONTROL|GEM_INTR_MIF|
90842c1b001SThomas Moestl 			GEM_INTR_BERR));
909336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_MAC_RX_MASK,
910336cca9eSBenno Rice 			GEM_MAC_RX_DONE|GEM_MAC_RX_FRAME_CNT);
91142c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_TX_MASK, 0xffff); /* XXXX */
91242c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_CONTROL_MASK, 0); /* XXXX */
91342c1b001SThomas Moestl 
91442c1b001SThomas Moestl 	/* step 9. ETX Configuration: use mostly default values */
91542c1b001SThomas Moestl 
91642c1b001SThomas Moestl 	/* Enable DMA */
91742c1b001SThomas Moestl 	v = gem_ringsize(GEM_NTXDESC /*XXX*/);
91842c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_TX_CONFIG,
91942c1b001SThomas Moestl 		v|GEM_TX_CONFIG_TXDMA_EN|
92042c1b001SThomas Moestl 		((0x400<<10)&GEM_TX_CONFIG_TXFIFO_TH));
92142c1b001SThomas Moestl 
92242c1b001SThomas Moestl 	/* step 10. ERX Configuration */
92342c1b001SThomas Moestl 
92442c1b001SThomas Moestl 	/* Encode Receive Descriptor ring size: four possible values */
92542c1b001SThomas Moestl 	v = gem_ringsize(GEM_NRXDESC /*XXX*/);
92642c1b001SThomas Moestl 
92742c1b001SThomas Moestl 	/* Enable DMA */
92842c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RX_CONFIG,
92942c1b001SThomas Moestl 		v|(GEM_THRSH_1024<<GEM_RX_CONFIG_FIFO_THRS_SHIFT)|
93042c1b001SThomas Moestl 		(2<<GEM_RX_CONFIG_FBOFF_SHFT)|GEM_RX_CONFIG_RXDMA_EN|
93142c1b001SThomas Moestl 		(0<<GEM_RX_CONFIG_CXM_START_SHFT));
93242c1b001SThomas Moestl 	/*
933336cca9eSBenno Rice 	 * The following value is for an OFF Threshold of about 3/4 full
934336cca9eSBenno Rice 	 * and an ON Threshold of 1/4 full.
93542c1b001SThomas Moestl 	 */
936336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_RX_PAUSE_THRESH,
937336cca9eSBenno Rice 	    (3 * sc->sc_rxfifosize / 256) |
938336cca9eSBenno Rice 	    (   (sc->sc_rxfifosize / 256) << 12));
939336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_RX_BLANKING, (6<<12)|6);
94042c1b001SThomas Moestl 
94142c1b001SThomas Moestl 	/* step 11. Configure Media */
942336cca9eSBenno Rice 	mii_mediachg(sc->sc_mii);
94342c1b001SThomas Moestl 
94442c1b001SThomas Moestl 	/* step 12. RX_MAC Configuration Register */
94542c1b001SThomas Moestl 	v = bus_space_read_4(t, h, GEM_MAC_RX_CONFIG);
94642c1b001SThomas Moestl 	v |= GEM_MAC_RX_ENABLE;
94742c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_CONFIG, v);
94842c1b001SThomas Moestl 
94942c1b001SThomas Moestl 	/* step 14. Issue Transmit Pending command */
95042c1b001SThomas Moestl 
95142c1b001SThomas Moestl 	/* step 15.  Give the reciever a swift kick */
95242c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RX_KICK, GEM_NRXDESC-4);
95342c1b001SThomas Moestl 
95442c1b001SThomas Moestl 	/* Start the one second timer. */
95542c1b001SThomas Moestl 	callout_reset(&sc->sc_tick_ch, hz, gem_tick, sc);
95642c1b001SThomas Moestl 
95742c1b001SThomas Moestl 	ifp->if_flags |= IFF_RUNNING;
95842c1b001SThomas Moestl 	ifp->if_flags &= ~IFF_OACTIVE;
95942c1b001SThomas Moestl 	ifp->if_timer = 0;
960336cca9eSBenno Rice 	sc->sc_ifflags = ifp->if_flags;
96142c1b001SThomas Moestl 	splx(s);
96242c1b001SThomas Moestl }
96342c1b001SThomas Moestl 
96442c1b001SThomas Moestl static int
965305f2c06SThomas Moestl gem_load_txmbuf(sc, m0)
96642c1b001SThomas Moestl 	struct gem_softc *sc;
96742c1b001SThomas Moestl 	struct mbuf *m0;
96842c1b001SThomas Moestl {
96942c1b001SThomas Moestl 	struct gem_txdma txd;
97042c1b001SThomas Moestl 	struct gem_txsoft *txs;
971305f2c06SThomas Moestl 	int error;
97242c1b001SThomas Moestl 
97342c1b001SThomas Moestl 	/* Get a work queue entry. */
97442c1b001SThomas Moestl 	if ((txs = STAILQ_FIRST(&sc->sc_txfreeq)) == NULL) {
975305f2c06SThomas Moestl 		/* Ran out of descriptors. */
976305f2c06SThomas Moestl 		return (-1);
977305f2c06SThomas Moestl 	}
978305f2c06SThomas Moestl 	txd.txd_sc = sc;
979305f2c06SThomas Moestl 	txd.txd_txs = txs;
980305f2c06SThomas Moestl 	txs->txs_mbuf = m0;
981305f2c06SThomas Moestl 	txs->txs_firstdesc = sc->sc_txnext;
982305f2c06SThomas Moestl 	error = bus_dmamap_load_mbuf(sc->sc_tdmatag, txs->txs_dmamap, m0,
983305f2c06SThomas Moestl 	    gem_txdma_callback, &txd, BUS_DMA_NOWAIT);
984305f2c06SThomas Moestl 	if (error != 0)
985305f2c06SThomas Moestl 		goto fail;
986305f2c06SThomas Moestl 	if (txs->txs_ndescs == -1) {
98742c1b001SThomas Moestl 		error = -1;
98842c1b001SThomas Moestl 		goto fail;
98942c1b001SThomas Moestl 	}
990305f2c06SThomas Moestl 
99142c1b001SThomas Moestl 	/* Sync the DMA map. */
992305f2c06SThomas Moestl 	bus_dmamap_sync(sc->sc_tdmatag, txs->txs_dmamap,
99342c1b001SThomas Moestl 	    BUS_DMASYNC_PREWRITE);
994305f2c06SThomas Moestl 
99518100346SThomas Moestl #ifdef GEM_DEBUG
99642c1b001SThomas Moestl 	CTR3(KTR_GEM, "load_mbuf: setting firstdesc=%d, lastdesc=%d, "
99742c1b001SThomas Moestl 	    "ndescs=%d", txs->txs_firstdesc, txs->txs_lastdesc,
99842c1b001SThomas Moestl 	    txs->txs_ndescs);
99918100346SThomas Moestl #endif
100042c1b001SThomas Moestl 	STAILQ_REMOVE_HEAD(&sc->sc_txfreeq, txs_q);
1001305f2c06SThomas Moestl 	STAILQ_INSERT_TAIL(&sc->sc_txdirtyq, txs, txs_q);
1002305f2c06SThomas Moestl 
1003305f2c06SThomas Moestl 	sc->sc_txnext = GEM_NEXTTX(txs->txs_lastdesc);
1004305f2c06SThomas Moestl 	sc->sc_txfree -= txs->txs_ndescs;
100542c1b001SThomas Moestl 	return (0);
100642c1b001SThomas Moestl 
100742c1b001SThomas Moestl fail:
100818100346SThomas Moestl #ifdef GEM_DEBUG
1009305f2c06SThomas Moestl 	CTR1(KTR_GEM, "gem_load_txmbuf failed (%d)", error);
101018100346SThomas Moestl #endif
1011305f2c06SThomas Moestl 	bus_dmamap_unload(sc->sc_tdmatag, txs->txs_dmamap);
101242c1b001SThomas Moestl 	return (error);
101342c1b001SThomas Moestl }
101442c1b001SThomas Moestl 
101542c1b001SThomas Moestl static void
101642c1b001SThomas Moestl gem_init_regs(sc)
101742c1b001SThomas Moestl 	struct gem_softc *sc;
101842c1b001SThomas Moestl {
101942c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
102042c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
1021336cca9eSBenno Rice 	const u_char *laddr = sc->sc_arpcom.ac_enaddr;
1022336cca9eSBenno Rice 	u_int32_t v;
102342c1b001SThomas Moestl 
102442c1b001SThomas Moestl 	/* These regs are not cleared on reset */
102542c1b001SThomas Moestl 	if (!sc->sc_inited) {
102642c1b001SThomas Moestl 
102742c1b001SThomas Moestl 		/* Wooo.  Magic values. */
102842c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_IPG0, 0);
102942c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_IPG1, 8);
103042c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_IPG2, 4);
103142c1b001SThomas Moestl 
103242c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_MAC_MIN_FRAME, ETHER_MIN_LEN);
103342c1b001SThomas Moestl 		/* Max frame and max burst size */
103442c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_MAC_MAX_FRAME,
1035336cca9eSBenno Rice 		    ETHER_MAX_LEN | (0x2000<<16));
1036336cca9eSBenno Rice 
103742c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_PREAMBLE_LEN, 0x7);
103842c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_JAM_SIZE, 0x4);
103942c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ATTEMPT_LIMIT, 0x10);
104042c1b001SThomas Moestl 		/* Dunno.... */
104142c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_CONTROL_TYPE, 0x8088);
104242c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_RANDOM_SEED,
1043336cca9eSBenno Rice 		    ((laddr[5]<<8)|laddr[4])&0x3ff);
1044336cca9eSBenno Rice 
104542c1b001SThomas Moestl 		/* Secondary MAC addr set to 0:0:0:0:0:0 */
104642c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR3, 0);
104742c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR4, 0);
104842c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR5, 0);
1049336cca9eSBenno Rice 
1050336cca9eSBenno Rice 		/* MAC control addr set to 01:80:c2:00:00:01 */
105142c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR6, 0x0001);
105242c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR7, 0xc200);
105342c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR8, 0x0180);
105442c1b001SThomas Moestl 
105542c1b001SThomas Moestl 		/* MAC filter addr set to 0:0:0:0:0:0 */
105642c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR_FILTER0, 0);
105742c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR_FILTER1, 0);
105842c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR_FILTER2, 0);
105942c1b001SThomas Moestl 
106042c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADR_FLT_MASK1_2, 0);
106142c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADR_FLT_MASK0, 0);
106242c1b001SThomas Moestl 
106342c1b001SThomas Moestl 		sc->sc_inited = 1;
106442c1b001SThomas Moestl 	}
106542c1b001SThomas Moestl 
106642c1b001SThomas Moestl 	/* Counters need to be zeroed */
106742c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_NORM_COLL_CNT, 0);
106842c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_FIRST_COLL_CNT, 0);
106942c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_EXCESS_COLL_CNT, 0);
107042c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_LATE_COLL_CNT, 0);
107142c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_DEFER_TMR_CNT, 0);
107242c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_PEAK_ATTEMPTS, 0);
107342c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_FRAME_COUNT, 0);
107442c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_LEN_ERR_CNT, 0);
107542c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_ALIGN_ERR, 0);
107642c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_CRC_ERR_CNT, 0);
107742c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_CODE_VIOL, 0);
107842c1b001SThomas Moestl 
107942c1b001SThomas Moestl 	/* Un-pause stuff */
108042c1b001SThomas Moestl #if 0
108142c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_SEND_PAUSE_CMD, 0x1BF0);
108242c1b001SThomas Moestl #else
108342c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_SEND_PAUSE_CMD, 0);
108442c1b001SThomas Moestl #endif
108542c1b001SThomas Moestl 
108642c1b001SThomas Moestl 	/*
108742c1b001SThomas Moestl 	 * Set the station address.
108842c1b001SThomas Moestl 	 */
1089336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_MAC_ADDR0, (laddr[4]<<8)|laddr[5]);
1090336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_MAC_ADDR1, (laddr[2]<<8)|laddr[3]);
1091336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_MAC_ADDR2, (laddr[0]<<8)|laddr[1]);
1092336cca9eSBenno Rice 
1093336cca9eSBenno Rice 	/*
1094336cca9eSBenno Rice 	 * Enable MII outputs.  Enable GMII if there is a gigabit PHY.
1095336cca9eSBenno Rice 	 */
1096336cca9eSBenno Rice 	sc->sc_mif_config = bus_space_read_4(t, h, GEM_MIF_CONFIG);
1097336cca9eSBenno Rice 	v = GEM_MAC_XIF_TX_MII_ENA;
1098336cca9eSBenno Rice 	if (sc->sc_mif_config & GEM_MIF_CONFIG_MDI1) {
1099336cca9eSBenno Rice 		v |= GEM_MAC_XIF_FDPLX_LED;
1100336cca9eSBenno Rice 		if (sc->sc_flags & GEM_GIGABIT)
1101336cca9eSBenno Rice 			v |= GEM_MAC_XIF_GMII_MODE;
1102336cca9eSBenno Rice 	}
1103336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_MAC_XIF_CONFIG, v);
110442c1b001SThomas Moestl }
110542c1b001SThomas Moestl 
110642c1b001SThomas Moestl static void
110742c1b001SThomas Moestl gem_start(ifp)
110842c1b001SThomas Moestl 	struct ifnet *ifp;
110942c1b001SThomas Moestl {
111042c1b001SThomas Moestl 	struct gem_softc *sc = (struct gem_softc *)ifp->if_softc;
1111305f2c06SThomas Moestl 	struct mbuf *m0 = NULL;
111218100346SThomas Moestl 	int firsttx, ntx = 0, ofree, txmfail;
111342c1b001SThomas Moestl 
111442c1b001SThomas Moestl 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
111542c1b001SThomas Moestl 		return;
111642c1b001SThomas Moestl 
111742c1b001SThomas Moestl 	/*
111842c1b001SThomas Moestl 	 * Remember the previous number of free descriptors and
111942c1b001SThomas Moestl 	 * the first descriptor we'll use.
112042c1b001SThomas Moestl 	 */
112142c1b001SThomas Moestl 	ofree = sc->sc_txfree;
112242c1b001SThomas Moestl 	firsttx = sc->sc_txnext;
112342c1b001SThomas Moestl 
112418100346SThomas Moestl #ifdef GEM_DEBUG
112542c1b001SThomas Moestl 	CTR3(KTR_GEM, "%s: gem_start: txfree %d, txnext %d",
112642c1b001SThomas Moestl 	    device_get_name(sc->sc_dev), ofree, firsttx);
112718100346SThomas Moestl #endif
112842c1b001SThomas Moestl 
112942c1b001SThomas Moestl 	/*
113042c1b001SThomas Moestl 	 * Loop through the send queue, setting up transmit descriptors
113142c1b001SThomas Moestl 	 * until we drain the queue, or use up all available transmit
113242c1b001SThomas Moestl 	 * descriptors.
113342c1b001SThomas Moestl 	 */
113442c1b001SThomas Moestl 	txmfail = 0;
113518100346SThomas Moestl 	do {
113642c1b001SThomas Moestl 		/*
113742c1b001SThomas Moestl 		 * Grab a packet off the queue.
113842c1b001SThomas Moestl 		 */
113942c1b001SThomas Moestl 		IF_DEQUEUE(&ifp->if_snd, m0);
114042c1b001SThomas Moestl 		if (m0 == NULL)
114142c1b001SThomas Moestl 			break;
114242c1b001SThomas Moestl 
1143305f2c06SThomas Moestl 		txmfail = gem_load_txmbuf(sc, m0);
1144305f2c06SThomas Moestl 		if (txmfail > 0) {
1145305f2c06SThomas Moestl 			/* Drop the mbuf and complain. */
1146305f2c06SThomas Moestl 			printf("gem_start: error %d while loading mbuf dma "
1147305f2c06SThomas Moestl 			    "map\n", txmfail);
1148305f2c06SThomas Moestl 			continue;
1149305f2c06SThomas Moestl 		}
1150305f2c06SThomas Moestl 		/* Not enough descriptors. */
115142c1b001SThomas Moestl 		if (txmfail == -1) {
1152305f2c06SThomas Moestl 			if (sc->sc_txfree == GEM_MAXTXFREE)
1153305f2c06SThomas Moestl 				panic("gem_start: mbuf chain too long!");
115442c1b001SThomas Moestl 			IF_PREPEND(&ifp->if_snd, m0);
115542c1b001SThomas Moestl 			break;
115642c1b001SThomas Moestl 		}
115742c1b001SThomas Moestl 
115818100346SThomas Moestl 		ntx++;
1159305f2c06SThomas Moestl 		/* Kick the transmitter. */
116018100346SThomas Moestl #ifdef GEM_DEBUG
1161305f2c06SThomas Moestl 		CTR2(KTR_GEM, "%s: gem_start: kicking tx %d",
1162305f2c06SThomas Moestl 		    device_get_name(sc->sc_dev), sc->sc_txnext);
116318100346SThomas Moestl #endif
116442c1b001SThomas Moestl 		bus_space_write_4(sc->sc_bustag, sc->sc_h, GEM_TX_KICK,
116542c1b001SThomas Moestl 			sc->sc_txnext);
116642c1b001SThomas Moestl 
1167305f2c06SThomas Moestl 		if (ifp->if_bpf != NULL)
1168305f2c06SThomas Moestl 			bpf_mtap(ifp->if_bpf, m0);
116918100346SThomas Moestl 	} while (1);
1170305f2c06SThomas Moestl 
1171305f2c06SThomas Moestl 	if (txmfail == -1 || sc->sc_txfree == 0) {
1172305f2c06SThomas Moestl 		/* No more slots left; notify upper layer. */
1173305f2c06SThomas Moestl 		ifp->if_flags |= IFF_OACTIVE;
1174305f2c06SThomas Moestl 	}
1175305f2c06SThomas Moestl 
1176305f2c06SThomas Moestl 	if (ntx > 0) {
1177b2d59f42SThomas Moestl 		GEM_CDSYNC(sc, BUS_DMASYNC_PREWRITE);
1178b2d59f42SThomas Moestl 
117918100346SThomas Moestl #ifdef GEM_DEBUG
1180305f2c06SThomas Moestl 		CTR2(KTR_GEM, "%s: packets enqueued, OWN on %d",
1181305f2c06SThomas Moestl 		    device_get_name(sc->sc_dev), firsttx);
118218100346SThomas Moestl #endif
1183305f2c06SThomas Moestl 
118442c1b001SThomas Moestl 		/* Set a watchdog timer in case the chip flakes out. */
118542c1b001SThomas Moestl 		ifp->if_timer = 5;
118618100346SThomas Moestl #ifdef GEM_DEBUG
118742c1b001SThomas Moestl 		CTR2(KTR_GEM, "%s: gem_start: watchdog %d",
118842c1b001SThomas Moestl 			device_get_name(sc->sc_dev), ifp->if_timer);
118918100346SThomas Moestl #endif
119042c1b001SThomas Moestl 	}
119142c1b001SThomas Moestl }
119242c1b001SThomas Moestl 
119342c1b001SThomas Moestl /*
119442c1b001SThomas Moestl  * Transmit interrupt.
119542c1b001SThomas Moestl  */
119642c1b001SThomas Moestl static void
119742c1b001SThomas Moestl gem_tint(sc)
119842c1b001SThomas Moestl 	struct gem_softc *sc;
119942c1b001SThomas Moestl {
120042c1b001SThomas Moestl 	struct ifnet *ifp = &sc->sc_arpcom.ac_if;
120142c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
120242c1b001SThomas Moestl 	bus_space_handle_t mac = sc->sc_h;
120342c1b001SThomas Moestl 	struct gem_txsoft *txs;
120442c1b001SThomas Moestl 	int txlast;
1205336cca9eSBenno Rice 	int progress = 0;
120642c1b001SThomas Moestl 
120742c1b001SThomas Moestl 
120818100346SThomas Moestl #ifdef GEM_DEBUG
120942c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_tint", device_get_name(sc->sc_dev));
121018100346SThomas Moestl #endif
121142c1b001SThomas Moestl 
121242c1b001SThomas Moestl 	/*
121342c1b001SThomas Moestl 	 * Unload collision counters
121442c1b001SThomas Moestl 	 */
121542c1b001SThomas Moestl 	ifp->if_collisions +=
121642c1b001SThomas Moestl 		bus_space_read_4(t, mac, GEM_MAC_NORM_COLL_CNT) +
121742c1b001SThomas Moestl 		bus_space_read_4(t, mac, GEM_MAC_FIRST_COLL_CNT) +
121842c1b001SThomas Moestl 		bus_space_read_4(t, mac, GEM_MAC_EXCESS_COLL_CNT) +
121942c1b001SThomas Moestl 		bus_space_read_4(t, mac, GEM_MAC_LATE_COLL_CNT);
122042c1b001SThomas Moestl 
122142c1b001SThomas Moestl 	/*
122242c1b001SThomas Moestl 	 * then clear the hardware counters.
122342c1b001SThomas Moestl 	 */
122442c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_NORM_COLL_CNT, 0);
122542c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_FIRST_COLL_CNT, 0);
122642c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_EXCESS_COLL_CNT, 0);
122742c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_LATE_COLL_CNT, 0);
122842c1b001SThomas Moestl 
122942c1b001SThomas Moestl 	/*
123042c1b001SThomas Moestl 	 * Go through our Tx list and free mbufs for those
123142c1b001SThomas Moestl 	 * frames that have been transmitted.
123242c1b001SThomas Moestl 	 */
1233b2d59f42SThomas Moestl 	GEM_CDSYNC(sc, BUS_DMASYNC_POSTREAD);
123442c1b001SThomas Moestl 	while ((txs = STAILQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
123542c1b001SThomas Moestl 
123642c1b001SThomas Moestl #ifdef GEM_DEBUG
123742c1b001SThomas Moestl 		if (ifp->if_flags & IFF_DEBUG) {
123842c1b001SThomas Moestl 			int i;
123942c1b001SThomas Moestl 			printf("    txsoft %p transmit chain:\n", txs);
124042c1b001SThomas Moestl 			for (i = txs->txs_firstdesc;; i = GEM_NEXTTX(i)) {
124142c1b001SThomas Moestl 				printf("descriptor %d: ", i);
124242c1b001SThomas Moestl 				printf("gd_flags: 0x%016llx\t", (long long)
124342c1b001SThomas Moestl 					GEM_DMA_READ(sc, sc->sc_txdescs[i].gd_flags));
124442c1b001SThomas Moestl 				printf("gd_addr: 0x%016llx\n", (long long)
124542c1b001SThomas Moestl 					GEM_DMA_READ(sc, sc->sc_txdescs[i].gd_addr));
124642c1b001SThomas Moestl 				if (i == txs->txs_lastdesc)
124742c1b001SThomas Moestl 					break;
124842c1b001SThomas Moestl 			}
124942c1b001SThomas Moestl 		}
125042c1b001SThomas Moestl #endif
125142c1b001SThomas Moestl 
125242c1b001SThomas Moestl 		/*
125342c1b001SThomas Moestl 		 * In theory, we could harveast some descriptors before
125442c1b001SThomas Moestl 		 * the ring is empty, but that's a bit complicated.
125542c1b001SThomas Moestl 		 *
125642c1b001SThomas Moestl 		 * GEM_TX_COMPLETION points to the last descriptor
125742c1b001SThomas Moestl 		 * processed +1.
125842c1b001SThomas Moestl 		 */
125942c1b001SThomas Moestl 		txlast = bus_space_read_4(t, mac, GEM_TX_COMPLETION);
126018100346SThomas Moestl #ifdef GEM_DEBUG
126142c1b001SThomas Moestl 		CTR3(KTR_GEM, "gem_tint: txs->txs_firstdesc = %d, "
126242c1b001SThomas Moestl 		    "txs->txs_lastdesc = %d, txlast = %d",
126342c1b001SThomas Moestl 		    txs->txs_firstdesc, txs->txs_lastdesc, txlast);
126418100346SThomas Moestl #endif
126542c1b001SThomas Moestl 		if (txs->txs_firstdesc <= txs->txs_lastdesc) {
126642c1b001SThomas Moestl 			if ((txlast >= txs->txs_firstdesc) &&
126742c1b001SThomas Moestl 				(txlast <= txs->txs_lastdesc))
126842c1b001SThomas Moestl 				break;
126942c1b001SThomas Moestl 		} else {
127042c1b001SThomas Moestl 			/* Ick -- this command wraps */
127142c1b001SThomas Moestl 			if ((txlast >= txs->txs_firstdesc) ||
127242c1b001SThomas Moestl 				(txlast <= txs->txs_lastdesc))
127342c1b001SThomas Moestl 				break;
127442c1b001SThomas Moestl 		}
127542c1b001SThomas Moestl 
127618100346SThomas Moestl #ifdef GEM_DEBUG
127742c1b001SThomas Moestl 		CTR0(KTR_GEM, "gem_tint: releasing a desc");
127818100346SThomas Moestl #endif
127942c1b001SThomas Moestl 		STAILQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
128042c1b001SThomas Moestl 
128142c1b001SThomas Moestl 		sc->sc_txfree += txs->txs_ndescs;
128242c1b001SThomas Moestl 
1283305f2c06SThomas Moestl 		bus_dmamap_sync(sc->sc_tdmatag, txs->txs_dmamap,
128442c1b001SThomas Moestl 		    BUS_DMASYNC_POSTWRITE);
1285305f2c06SThomas Moestl 		bus_dmamap_unload(sc->sc_tdmatag, txs->txs_dmamap);
128642c1b001SThomas Moestl 		if (txs->txs_mbuf != NULL) {
128742c1b001SThomas Moestl 			m_freem(txs->txs_mbuf);
128842c1b001SThomas Moestl 			txs->txs_mbuf = NULL;
128942c1b001SThomas Moestl 		}
129042c1b001SThomas Moestl 
129142c1b001SThomas Moestl 		STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
129242c1b001SThomas Moestl 
129342c1b001SThomas Moestl 		ifp->if_opackets++;
1294336cca9eSBenno Rice 		progress = 1;
129542c1b001SThomas Moestl 	}
129642c1b001SThomas Moestl 
129718100346SThomas Moestl #ifdef GEM_DEBUG
129842c1b001SThomas Moestl 	CTR3(KTR_GEM, "gem_tint: GEM_TX_STATE_MACHINE %x "
129942c1b001SThomas Moestl 		"GEM_TX_DATA_PTR %llx "
130042c1b001SThomas Moestl 		"GEM_TX_COMPLETION %x",
130142c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_STATE_MACHINE),
130242c1b001SThomas Moestl 		((long long) bus_space_read_4(sc->sc_bustag, sc->sc_h,
130342c1b001SThomas Moestl 			GEM_TX_DATA_PTR_HI) << 32) |
130442c1b001SThomas Moestl 			     bus_space_read_4(sc->sc_bustag, sc->sc_h,
130542c1b001SThomas Moestl 			GEM_TX_DATA_PTR_LO),
130642c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_COMPLETION));
130718100346SThomas Moestl #endif
130842c1b001SThomas Moestl 
1309336cca9eSBenno Rice 	if (progress) {
1310336cca9eSBenno Rice 		if (sc->sc_txfree == GEM_NTXDESC - 1)
1311336cca9eSBenno Rice 			sc->sc_txwin = 0;
131242c1b001SThomas Moestl 
1313336cca9eSBenno Rice 		/* Freed some descriptors, so reset IFF_OACTIVE and restart. */
1314336cca9eSBenno Rice 		ifp->if_flags &= ~IFF_OACTIVE;
1315336cca9eSBenno Rice 		gem_start(ifp);
1316336cca9eSBenno Rice 
1317336cca9eSBenno Rice 		if (STAILQ_EMPTY(&sc->sc_txdirtyq))
1318336cca9eSBenno Rice 			ifp->if_timer = 0;
1319336cca9eSBenno Rice 	}
132042c1b001SThomas Moestl 
132118100346SThomas Moestl #ifdef GEM_DEBUG
132242c1b001SThomas Moestl 	CTR2(KTR_GEM, "%s: gem_tint: watchdog %d",
132342c1b001SThomas Moestl 		device_get_name(sc->sc_dev), ifp->if_timer);
132418100346SThomas Moestl #endif
132542c1b001SThomas Moestl }
132642c1b001SThomas Moestl 
132711e3f060SJake Burkholder #if 0
13280d80b9bdSThomas Moestl static void
13290d80b9bdSThomas Moestl gem_rint_timeout(arg)
13300d80b9bdSThomas Moestl 	void *arg;
13310d80b9bdSThomas Moestl {
13320d80b9bdSThomas Moestl 
13330d80b9bdSThomas Moestl 	gem_rint((struct gem_softc *)arg);
13340d80b9bdSThomas Moestl }
133511e3f060SJake Burkholder #endif
13360d80b9bdSThomas Moestl 
133742c1b001SThomas Moestl /*
133842c1b001SThomas Moestl  * Receive interrupt.
133942c1b001SThomas Moestl  */
134042c1b001SThomas Moestl static void
134142c1b001SThomas Moestl gem_rint(sc)
134242c1b001SThomas Moestl 	struct gem_softc *sc;
134342c1b001SThomas Moestl {
134442c1b001SThomas Moestl 	struct ifnet *ifp = &sc->sc_arpcom.ac_if;
134542c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
134642c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
134742c1b001SThomas Moestl 	struct gem_rxsoft *rxs;
134842c1b001SThomas Moestl 	struct mbuf *m;
134942c1b001SThomas Moestl 	u_int64_t rxstat;
1350336cca9eSBenno Rice 	u_int32_t rxcomp;
1351336cca9eSBenno Rice 	int i, len, progress = 0;
135242c1b001SThomas Moestl 
13530d80b9bdSThomas Moestl 	callout_stop(&sc->sc_rx_ch);
135418100346SThomas Moestl #ifdef GEM_DEBUG
135542c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_rint", device_get_name(sc->sc_dev));
135618100346SThomas Moestl #endif
1357336cca9eSBenno Rice 
1358336cca9eSBenno Rice 	/*
1359336cca9eSBenno Rice 	 * Read the completion register once.  This limits
1360336cca9eSBenno Rice 	 * how long the following loop can execute.
1361336cca9eSBenno Rice 	 */
1362336cca9eSBenno Rice 	rxcomp = bus_space_read_4(t, h, GEM_RX_COMPLETION);
1363336cca9eSBenno Rice 
136418100346SThomas Moestl #ifdef GEM_DEBUG
136542c1b001SThomas Moestl 	CTR2(KTR_GEM, "gem_rint: sc->rxptr %d, complete %d",
1366336cca9eSBenno Rice 	    sc->sc_rxptr, rxcomp);
136718100346SThomas Moestl #endif
1368b2d59f42SThomas Moestl 	GEM_CDSYNC(sc, BUS_DMASYNC_POSTREAD);
1369336cca9eSBenno Rice 	for (i = sc->sc_rxptr; i != rxcomp;
137042c1b001SThomas Moestl 	     i = GEM_NEXTRX(i)) {
137142c1b001SThomas Moestl 		rxs = &sc->sc_rxsoft[i];
137242c1b001SThomas Moestl 
137342c1b001SThomas Moestl 		rxstat = GEM_DMA_READ(sc, sc->sc_rxdescs[i].gd_flags);
137442c1b001SThomas Moestl 
137542c1b001SThomas Moestl 		if (rxstat & GEM_RD_OWN) {
1376336cca9eSBenno Rice #if 0 /* XXX: In case of emergency, re-enable this. */
137742c1b001SThomas Moestl 			/*
13780d80b9bdSThomas Moestl 			 * The descriptor is still marked as owned, although
13790d80b9bdSThomas Moestl 			 * it is supposed to have completed. This has been
13800d80b9bdSThomas Moestl 			 * observed on some machines. Just exiting here
13810d80b9bdSThomas Moestl 			 * might leave the packet sitting around until another
13820d80b9bdSThomas Moestl 			 * one arrives to trigger a new interrupt, which is
13830d80b9bdSThomas Moestl 			 * generally undesirable, so set up a timeout.
138442c1b001SThomas Moestl 			 */
13850d80b9bdSThomas Moestl 			callout_reset(&sc->sc_rx_ch, GEM_RXOWN_TICKS,
13860d80b9bdSThomas Moestl 			    gem_rint_timeout, sc);
1387336cca9eSBenno Rice #endif
138842c1b001SThomas Moestl 			break;
138942c1b001SThomas Moestl 		}
139042c1b001SThomas Moestl 
1391336cca9eSBenno Rice 		progress++;
1392336cca9eSBenno Rice 		ifp->if_ipackets++;
1393336cca9eSBenno Rice 
139442c1b001SThomas Moestl 		if (rxstat & GEM_RD_BAD_CRC) {
1395336cca9eSBenno Rice 			ifp->if_ierrors++;
139642c1b001SThomas Moestl 			device_printf(sc->sc_dev, "receive error: CRC error\n");
139742c1b001SThomas Moestl 			GEM_INIT_RXDESC(sc, i);
139842c1b001SThomas Moestl 			continue;
139942c1b001SThomas Moestl 		}
140042c1b001SThomas Moestl 
140142c1b001SThomas Moestl #ifdef GEM_DEBUG
140242c1b001SThomas Moestl 		if (ifp->if_flags & IFF_DEBUG) {
140342c1b001SThomas Moestl 			printf("    rxsoft %p descriptor %d: ", rxs, i);
140442c1b001SThomas Moestl 			printf("gd_flags: 0x%016llx\t", (long long)
140542c1b001SThomas Moestl 				GEM_DMA_READ(sc, sc->sc_rxdescs[i].gd_flags));
140642c1b001SThomas Moestl 			printf("gd_addr: 0x%016llx\n", (long long)
140742c1b001SThomas Moestl 				GEM_DMA_READ(sc, sc->sc_rxdescs[i].gd_addr));
140842c1b001SThomas Moestl 		}
140942c1b001SThomas Moestl #endif
141042c1b001SThomas Moestl 
141142c1b001SThomas Moestl 		/*
141242c1b001SThomas Moestl 		 * No errors; receive the packet.  Note the Gem
141342c1b001SThomas Moestl 		 * includes the CRC with every packet.
141442c1b001SThomas Moestl 		 */
141542c1b001SThomas Moestl 		len = GEM_RD_BUFLEN(rxstat);
141642c1b001SThomas Moestl 
141742c1b001SThomas Moestl 		/*
141842c1b001SThomas Moestl 		 * Allocate a new mbuf cluster.  If that fails, we are
141942c1b001SThomas Moestl 		 * out of memory, and must drop the packet and recycle
142042c1b001SThomas Moestl 		 * the buffer that's already attached to this descriptor.
142142c1b001SThomas Moestl 		 */
142242c1b001SThomas Moestl 		m = rxs->rxs_mbuf;
142342c1b001SThomas Moestl 		if (gem_add_rxbuf(sc, i) != 0) {
142442c1b001SThomas Moestl 			ifp->if_ierrors++;
142542c1b001SThomas Moestl 			GEM_INIT_RXDESC(sc, i);
142642c1b001SThomas Moestl 			continue;
142742c1b001SThomas Moestl 		}
142842c1b001SThomas Moestl 		m->m_data += 2; /* We're already off by two */
142942c1b001SThomas Moestl 
143042c1b001SThomas Moestl 		m->m_pkthdr.rcvif = ifp;
143142c1b001SThomas Moestl 		m->m_pkthdr.len = m->m_len = len - ETHER_CRC_LEN;
143242c1b001SThomas Moestl 
143342c1b001SThomas Moestl 		/* Pass it on. */
1434673d9191SSam Leffler 		(*ifp->if_input)(ifp, m);
143542c1b001SThomas Moestl 	}
143642c1b001SThomas Moestl 
1437336cca9eSBenno Rice 	if (progress) {
1438b2d59f42SThomas Moestl 		GEM_CDSYNC(sc, BUS_DMASYNC_PREWRITE);
143942c1b001SThomas Moestl 		/* Update the receive pointer. */
1440336cca9eSBenno Rice 		if (i == sc->sc_rxptr) {
1441336cca9eSBenno Rice 			device_printf(sc->sc_dev, "rint: ring wrap\n");
1442336cca9eSBenno Rice 		}
144342c1b001SThomas Moestl 		sc->sc_rxptr = i;
1444336cca9eSBenno Rice 		bus_space_write_4(t, h, GEM_RX_KICK, GEM_PREVRX(i));
1445336cca9eSBenno Rice 	}
144642c1b001SThomas Moestl 
144718100346SThomas Moestl #ifdef GEM_DEBUG
144842c1b001SThomas Moestl 	CTR2(KTR_GEM, "gem_rint: done sc->rxptr %d, complete %d",
144942c1b001SThomas Moestl 		sc->sc_rxptr, bus_space_read_4(t, h, GEM_RX_COMPLETION));
145018100346SThomas Moestl #endif
145142c1b001SThomas Moestl }
145242c1b001SThomas Moestl 
145342c1b001SThomas Moestl 
145442c1b001SThomas Moestl /*
145542c1b001SThomas Moestl  * gem_add_rxbuf:
145642c1b001SThomas Moestl  *
145742c1b001SThomas Moestl  *	Add a receive buffer to the indicated descriptor.
145842c1b001SThomas Moestl  */
145942c1b001SThomas Moestl static int
146042c1b001SThomas Moestl gem_add_rxbuf(sc, idx)
146142c1b001SThomas Moestl 	struct gem_softc *sc;
146242c1b001SThomas Moestl 	int idx;
146342c1b001SThomas Moestl {
146442c1b001SThomas Moestl 	struct gem_rxsoft *rxs = &sc->sc_rxsoft[idx];
146542c1b001SThomas Moestl 	struct mbuf *m;
146642c1b001SThomas Moestl 	int error;
146742c1b001SThomas Moestl 
1468a163d034SWarner Losh 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
146942c1b001SThomas Moestl 	if (m == NULL)
147042c1b001SThomas Moestl 		return (ENOBUFS);
1471305f2c06SThomas Moestl 	m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
147242c1b001SThomas Moestl 
147342c1b001SThomas Moestl #ifdef GEM_DEBUG
147442c1b001SThomas Moestl 	/* bzero the packet to check dma */
147542c1b001SThomas Moestl 	memset(m->m_ext.ext_buf, 0, m->m_ext.ext_size);
147642c1b001SThomas Moestl #endif
147742c1b001SThomas Moestl 
1478b2d59f42SThomas Moestl 	if (rxs->rxs_mbuf != NULL) {
1479b2d59f42SThomas Moestl 		bus_dmamap_sync(sc->sc_rdmatag, rxs->rxs_dmamap,
1480b2d59f42SThomas Moestl 		    BUS_DMASYNC_POSTREAD);
1481305f2c06SThomas Moestl 		bus_dmamap_unload(sc->sc_rdmatag, rxs->rxs_dmamap);
1482b2d59f42SThomas Moestl 	}
148342c1b001SThomas Moestl 
148442c1b001SThomas Moestl 	rxs->rxs_mbuf = m;
148542c1b001SThomas Moestl 
1486305f2c06SThomas Moestl 	error = bus_dmamap_load_mbuf(sc->sc_rdmatag, rxs->rxs_dmamap,
1487305f2c06SThomas Moestl 	    m, gem_rxdma_callback, rxs, BUS_DMA_NOWAIT);
148842c1b001SThomas Moestl 	if (error != 0 || rxs->rxs_paddr == 0) {
148942c1b001SThomas Moestl 		device_printf(sc->sc_dev, "can't load rx DMA map %d, error = "
149042c1b001SThomas Moestl 		    "%d\n", idx, error);
149142c1b001SThomas Moestl 		panic("gem_add_rxbuf");	/* XXX */
149242c1b001SThomas Moestl 	}
149342c1b001SThomas Moestl 
1494305f2c06SThomas Moestl 	bus_dmamap_sync(sc->sc_rdmatag, rxs->rxs_dmamap, BUS_DMASYNC_PREREAD);
149542c1b001SThomas Moestl 
149642c1b001SThomas Moestl 	GEM_INIT_RXDESC(sc, idx);
149742c1b001SThomas Moestl 
149842c1b001SThomas Moestl 	return (0);
149942c1b001SThomas Moestl }
150042c1b001SThomas Moestl 
150142c1b001SThomas Moestl 
150242c1b001SThomas Moestl static void
150342c1b001SThomas Moestl gem_eint(sc, status)
150442c1b001SThomas Moestl 	struct gem_softc *sc;
150542c1b001SThomas Moestl 	u_int status;
150642c1b001SThomas Moestl {
150742c1b001SThomas Moestl 
150842c1b001SThomas Moestl 	if ((status & GEM_INTR_MIF) != 0) {
150942c1b001SThomas Moestl 		device_printf(sc->sc_dev, "XXXlink status changed\n");
151042c1b001SThomas Moestl 		return;
151142c1b001SThomas Moestl 	}
151242c1b001SThomas Moestl 
151342c1b001SThomas Moestl 	device_printf(sc->sc_dev, "status=%x\n", status);
151442c1b001SThomas Moestl }
151542c1b001SThomas Moestl 
151642c1b001SThomas Moestl 
151742c1b001SThomas Moestl void
151842c1b001SThomas Moestl gem_intr(v)
151942c1b001SThomas Moestl 	void *v;
152042c1b001SThomas Moestl {
152142c1b001SThomas Moestl 	struct gem_softc *sc = (struct gem_softc *)v;
152242c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
152342c1b001SThomas Moestl 	bus_space_handle_t seb = sc->sc_h;
152442c1b001SThomas Moestl 	u_int32_t status;
152542c1b001SThomas Moestl 
152642c1b001SThomas Moestl 	status = bus_space_read_4(t, seb, GEM_STATUS);
152718100346SThomas Moestl #ifdef GEM_DEBUG
152842c1b001SThomas Moestl 	CTR3(KTR_GEM, "%s: gem_intr: cplt %x, status %x",
152942c1b001SThomas Moestl 		device_get_name(sc->sc_dev), (status>>19),
153042c1b001SThomas Moestl 		(u_int)status);
153118100346SThomas Moestl #endif
153242c1b001SThomas Moestl 
153342c1b001SThomas Moestl 	if ((status & (GEM_INTR_RX_TAG_ERR | GEM_INTR_BERR)) != 0)
153442c1b001SThomas Moestl 		gem_eint(sc, status);
153542c1b001SThomas Moestl 
153642c1b001SThomas Moestl 	if ((status & (GEM_INTR_TX_EMPTY | GEM_INTR_TX_INTME)) != 0)
153742c1b001SThomas Moestl 		gem_tint(sc);
153842c1b001SThomas Moestl 
153942c1b001SThomas Moestl 	if ((status & (GEM_INTR_RX_DONE | GEM_INTR_RX_NOBUF)) != 0)
154042c1b001SThomas Moestl 		gem_rint(sc);
154142c1b001SThomas Moestl 
154242c1b001SThomas Moestl 	/* We should eventually do more than just print out error stats. */
154342c1b001SThomas Moestl 	if (status & GEM_INTR_TX_MAC) {
154442c1b001SThomas Moestl 		int txstat = bus_space_read_4(t, seb, GEM_MAC_TX_STATUS);
154542c1b001SThomas Moestl 		if (txstat & ~GEM_MAC_TX_XMIT_DONE)
1546336cca9eSBenno Rice 			device_printf(sc->sc_dev, "MAC tx fault, status %x\n",
1547336cca9eSBenno Rice 			    txstat);
15489bb711b9SThomas Moestl 		if (txstat & (GEM_MAC_TX_UNDERRUN | GEM_MAC_TX_PKT_TOO_LONG))
15499bb711b9SThomas Moestl 			gem_init(sc);
155042c1b001SThomas Moestl 	}
155142c1b001SThomas Moestl 	if (status & GEM_INTR_RX_MAC) {
155242c1b001SThomas Moestl 		int rxstat = bus_space_read_4(t, seb, GEM_MAC_RX_STATUS);
155342c1b001SThomas Moestl 		if (rxstat & ~(GEM_MAC_RX_DONE | GEM_MAC_RX_FRAME_CNT))
1554336cca9eSBenno Rice 			device_printf(sc->sc_dev, "MAC rx fault, status %x\n",
1555336cca9eSBenno Rice 			    rxstat);
15569bb711b9SThomas Moestl 		if ((rxstat & GEM_MAC_RX_OVERFLOW) != 0)
15579bb711b9SThomas Moestl 			gem_init(sc);
155842c1b001SThomas Moestl 	}
155942c1b001SThomas Moestl }
156042c1b001SThomas Moestl 
156142c1b001SThomas Moestl 
156242c1b001SThomas Moestl static void
156342c1b001SThomas Moestl gem_watchdog(ifp)
156442c1b001SThomas Moestl 	struct ifnet *ifp;
156542c1b001SThomas Moestl {
156642c1b001SThomas Moestl 	struct gem_softc *sc = ifp->if_softc;
156742c1b001SThomas Moestl 
156818100346SThomas Moestl #ifdef GEM_DEBUG
156942c1b001SThomas Moestl 	CTR3(KTR_GEM, "gem_watchdog: GEM_RX_CONFIG %x GEM_MAC_RX_STATUS %x "
157042c1b001SThomas Moestl 		"GEM_MAC_RX_CONFIG %x",
157142c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_RX_CONFIG),
157242c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_RX_STATUS),
157342c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_RX_CONFIG));
157442c1b001SThomas Moestl 	CTR3(KTR_GEM, "gem_watchdog: GEM_TX_CONFIG %x GEM_MAC_TX_STATUS %x "
157542c1b001SThomas Moestl 		"GEM_MAC_TX_CONFIG %x",
157642c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_CONFIG),
157742c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_TX_STATUS),
157842c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_TX_CONFIG));
157918100346SThomas Moestl #endif
158042c1b001SThomas Moestl 
158142c1b001SThomas Moestl 	device_printf(sc->sc_dev, "device timeout\n");
158242c1b001SThomas Moestl 	++ifp->if_oerrors;
158342c1b001SThomas Moestl 
158442c1b001SThomas Moestl 	/* Try to get more packets going. */
158542c1b001SThomas Moestl 	gem_start(ifp);
158642c1b001SThomas Moestl }
158742c1b001SThomas Moestl 
158842c1b001SThomas Moestl /*
158942c1b001SThomas Moestl  * Initialize the MII Management Interface
159042c1b001SThomas Moestl  */
159142c1b001SThomas Moestl static void
159242c1b001SThomas Moestl gem_mifinit(sc)
159342c1b001SThomas Moestl 	struct gem_softc *sc;
159442c1b001SThomas Moestl {
159542c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
159642c1b001SThomas Moestl 	bus_space_handle_t mif = sc->sc_h;
159742c1b001SThomas Moestl 
159842c1b001SThomas Moestl 	/* Configure the MIF in frame mode */
159942c1b001SThomas Moestl 	sc->sc_mif_config = bus_space_read_4(t, mif, GEM_MIF_CONFIG);
160042c1b001SThomas Moestl 	sc->sc_mif_config &= ~GEM_MIF_CONFIG_BB_ENA;
160142c1b001SThomas Moestl 	bus_space_write_4(t, mif, GEM_MIF_CONFIG, sc->sc_mif_config);
160242c1b001SThomas Moestl }
160342c1b001SThomas Moestl 
160442c1b001SThomas Moestl /*
160542c1b001SThomas Moestl  * MII interface
160642c1b001SThomas Moestl  *
160742c1b001SThomas Moestl  * The GEM MII interface supports at least three different operating modes:
160842c1b001SThomas Moestl  *
160942c1b001SThomas Moestl  * Bitbang mode is implemented using data, clock and output enable registers.
161042c1b001SThomas Moestl  *
161142c1b001SThomas Moestl  * Frame mode is implemented by loading a complete frame into the frame
161242c1b001SThomas Moestl  * register and polling the valid bit for completion.
161342c1b001SThomas Moestl  *
161442c1b001SThomas Moestl  * Polling mode uses the frame register but completion is indicated by
161542c1b001SThomas Moestl  * an interrupt.
161642c1b001SThomas Moestl  *
161742c1b001SThomas Moestl  */
161842c1b001SThomas Moestl int
161942c1b001SThomas Moestl gem_mii_readreg(dev, phy, reg)
162042c1b001SThomas Moestl 	device_t dev;
162142c1b001SThomas Moestl 	int phy, reg;
162242c1b001SThomas Moestl {
162342c1b001SThomas Moestl 	struct gem_softc *sc = device_get_softc(dev);
162442c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
162542c1b001SThomas Moestl 	bus_space_handle_t mif = sc->sc_h;
162642c1b001SThomas Moestl 	int n;
162742c1b001SThomas Moestl 	u_int32_t v;
162842c1b001SThomas Moestl 
162942c1b001SThomas Moestl #ifdef GEM_DEBUG_PHY
163042c1b001SThomas Moestl 	printf("gem_mii_readreg: phy %d reg %d\n", phy, reg);
163142c1b001SThomas Moestl #endif
163242c1b001SThomas Moestl 
163342c1b001SThomas Moestl #if 0
163442c1b001SThomas Moestl 	/* Select the desired PHY in the MIF configuration register */
163542c1b001SThomas Moestl 	v = bus_space_read_4(t, mif, GEM_MIF_CONFIG);
163642c1b001SThomas Moestl 	/* Clear PHY select bit */
163742c1b001SThomas Moestl 	v &= ~GEM_MIF_CONFIG_PHY_SEL;
163842c1b001SThomas Moestl 	if (phy == GEM_PHYAD_EXTERNAL)
163942c1b001SThomas Moestl 		/* Set PHY select bit to get at external device */
164042c1b001SThomas Moestl 		v |= GEM_MIF_CONFIG_PHY_SEL;
164142c1b001SThomas Moestl 	bus_space_write_4(t, mif, GEM_MIF_CONFIG, v);
164242c1b001SThomas Moestl #endif
164342c1b001SThomas Moestl 
164442c1b001SThomas Moestl 	/* Construct the frame command */
164542c1b001SThomas Moestl 	v = (reg << GEM_MIF_REG_SHIFT)	| (phy << GEM_MIF_PHY_SHIFT) |
164642c1b001SThomas Moestl 		GEM_MIF_FRAME_READ;
164742c1b001SThomas Moestl 
164842c1b001SThomas Moestl 	bus_space_write_4(t, mif, GEM_MIF_FRAME, v);
164942c1b001SThomas Moestl 	for (n = 0; n < 100; n++) {
165042c1b001SThomas Moestl 		DELAY(1);
165142c1b001SThomas Moestl 		v = bus_space_read_4(t, mif, GEM_MIF_FRAME);
165242c1b001SThomas Moestl 		if (v & GEM_MIF_FRAME_TA0)
165342c1b001SThomas Moestl 			return (v & GEM_MIF_FRAME_DATA);
165442c1b001SThomas Moestl 	}
165542c1b001SThomas Moestl 
165642c1b001SThomas Moestl 	device_printf(sc->sc_dev, "mii_read timeout\n");
165742c1b001SThomas Moestl 	return (0);
165842c1b001SThomas Moestl }
165942c1b001SThomas Moestl 
166042c1b001SThomas Moestl int
166142c1b001SThomas Moestl gem_mii_writereg(dev, phy, reg, val)
166242c1b001SThomas Moestl 	device_t dev;
166342c1b001SThomas Moestl 	int phy, reg, val;
166442c1b001SThomas Moestl {
166542c1b001SThomas Moestl 	struct gem_softc *sc = device_get_softc(dev);
166642c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
166742c1b001SThomas Moestl 	bus_space_handle_t mif = sc->sc_h;
166842c1b001SThomas Moestl 	int n;
166942c1b001SThomas Moestl 	u_int32_t v;
167042c1b001SThomas Moestl 
167142c1b001SThomas Moestl #ifdef GEM_DEBUG_PHY
167242c1b001SThomas Moestl 	printf("gem_mii_writereg: phy %d reg %d val %x\n", phy, reg, val);
167342c1b001SThomas Moestl #endif
167442c1b001SThomas Moestl 
167542c1b001SThomas Moestl #if 0
167642c1b001SThomas Moestl 	/* Select the desired PHY in the MIF configuration register */
167742c1b001SThomas Moestl 	v = bus_space_read_4(t, mif, GEM_MIF_CONFIG);
167842c1b001SThomas Moestl 	/* Clear PHY select bit */
167942c1b001SThomas Moestl 	v &= ~GEM_MIF_CONFIG_PHY_SEL;
168042c1b001SThomas Moestl 	if (phy == GEM_PHYAD_EXTERNAL)
168142c1b001SThomas Moestl 		/* Set PHY select bit to get at external device */
168242c1b001SThomas Moestl 		v |= GEM_MIF_CONFIG_PHY_SEL;
168342c1b001SThomas Moestl 	bus_space_write_4(t, mif, GEM_MIF_CONFIG, v);
168442c1b001SThomas Moestl #endif
168542c1b001SThomas Moestl 	/* Construct the frame command */
168642c1b001SThomas Moestl 	v = GEM_MIF_FRAME_WRITE			|
168742c1b001SThomas Moestl 	    (phy << GEM_MIF_PHY_SHIFT)		|
168842c1b001SThomas Moestl 	    (reg << GEM_MIF_REG_SHIFT)		|
168942c1b001SThomas Moestl 	    (val & GEM_MIF_FRAME_DATA);
169042c1b001SThomas Moestl 
169142c1b001SThomas Moestl 	bus_space_write_4(t, mif, GEM_MIF_FRAME, v);
169242c1b001SThomas Moestl 	for (n = 0; n < 100; n++) {
169342c1b001SThomas Moestl 		DELAY(1);
169442c1b001SThomas Moestl 		v = bus_space_read_4(t, mif, GEM_MIF_FRAME);
169542c1b001SThomas Moestl 		if (v & GEM_MIF_FRAME_TA0)
169642c1b001SThomas Moestl 			return (1);
169742c1b001SThomas Moestl 	}
169842c1b001SThomas Moestl 
169942c1b001SThomas Moestl 	device_printf(sc->sc_dev, "mii_write timeout\n");
170042c1b001SThomas Moestl 	return (0);
170142c1b001SThomas Moestl }
170242c1b001SThomas Moestl 
170342c1b001SThomas Moestl void
170442c1b001SThomas Moestl gem_mii_statchg(dev)
170542c1b001SThomas Moestl 	device_t dev;
170642c1b001SThomas Moestl {
170742c1b001SThomas Moestl 	struct gem_softc *sc = device_get_softc(dev);
170842c1b001SThomas Moestl #ifdef GEM_DEBUG
170942c1b001SThomas Moestl 	int instance = IFM_INST(sc->sc_mii->mii_media.ifm_cur->ifm_media);
171042c1b001SThomas Moestl #endif
171142c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
171242c1b001SThomas Moestl 	bus_space_handle_t mac = sc->sc_h;
171342c1b001SThomas Moestl 	u_int32_t v;
171442c1b001SThomas Moestl 
171542c1b001SThomas Moestl #ifdef GEM_DEBUG
171642c1b001SThomas Moestl 	if (sc->sc_debug)
171742c1b001SThomas Moestl 		printf("gem_mii_statchg: status change: phy = %d\n",
171842c1b001SThomas Moestl 			sc->sc_phys[instance]);
171942c1b001SThomas Moestl #endif
172042c1b001SThomas Moestl 
172142c1b001SThomas Moestl 	/* Set tx full duplex options */
172242c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_TX_CONFIG, 0);
172342c1b001SThomas Moestl 	DELAY(10000); /* reg must be cleared and delay before changing. */
172442c1b001SThomas Moestl 	v = GEM_MAC_TX_ENA_IPG0|GEM_MAC_TX_NGU|GEM_MAC_TX_NGU_LIMIT|
172542c1b001SThomas Moestl 		GEM_MAC_TX_ENABLE;
172642c1b001SThomas Moestl 	if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) & IFM_FDX) != 0) {
172742c1b001SThomas Moestl 		v |= GEM_MAC_TX_IGN_CARRIER|GEM_MAC_TX_IGN_COLLIS;
172842c1b001SThomas Moestl 	}
172942c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_TX_CONFIG, v);
173042c1b001SThomas Moestl 
173142c1b001SThomas Moestl 	/* XIF Configuration */
173242c1b001SThomas Moestl  /* We should really calculate all this rather than rely on defaults */
173342c1b001SThomas Moestl 	v = bus_space_read_4(t, mac, GEM_MAC_XIF_CONFIG);
173442c1b001SThomas Moestl 	v = GEM_MAC_XIF_LINK_LED;
173542c1b001SThomas Moestl 	v |= GEM_MAC_XIF_TX_MII_ENA;
1736336cca9eSBenno Rice 
173742c1b001SThomas Moestl 	/* If an external transceiver is connected, enable its MII drivers */
173842c1b001SThomas Moestl 	sc->sc_mif_config = bus_space_read_4(t, mac, GEM_MIF_CONFIG);
173942c1b001SThomas Moestl 	if ((sc->sc_mif_config & GEM_MIF_CONFIG_MDI1) != 0) {
174042c1b001SThomas Moestl 		/* External MII needs echo disable if half duplex. */
174142c1b001SThomas Moestl 		if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) & IFM_FDX) != 0)
174242c1b001SThomas Moestl 			/* turn on full duplex LED */
174342c1b001SThomas Moestl 			v |= GEM_MAC_XIF_FDPLX_LED;
174442c1b001SThomas Moestl 		else
174542c1b001SThomas Moestl 	 		/* half duplex -- disable echo */
174642c1b001SThomas Moestl 	 		v |= GEM_MAC_XIF_ECHO_DISABL;
1747336cca9eSBenno Rice 
1748336cca9eSBenno Rice 		if (IFM_SUBTYPE(sc->sc_mii->mii_media_active) == IFM_1000_T)
1749336cca9eSBenno Rice 			v |= GEM_MAC_XIF_GMII_MODE;
1750336cca9eSBenno Rice 		else
1751336cca9eSBenno Rice 			v &= ~GEM_MAC_XIF_GMII_MODE;
175242c1b001SThomas Moestl 	} else {
175342c1b001SThomas Moestl 		/* Internal MII needs buf enable */
175442c1b001SThomas Moestl 		v |= GEM_MAC_XIF_MII_BUF_ENA;
175542c1b001SThomas Moestl 	}
175642c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_XIF_CONFIG, v);
175742c1b001SThomas Moestl }
175842c1b001SThomas Moestl 
175942c1b001SThomas Moestl int
176042c1b001SThomas Moestl gem_mediachange(ifp)
176142c1b001SThomas Moestl 	struct ifnet *ifp;
176242c1b001SThomas Moestl {
176342c1b001SThomas Moestl 	struct gem_softc *sc = ifp->if_softc;
176442c1b001SThomas Moestl 
176542c1b001SThomas Moestl 	/* XXX Add support for serial media. */
176642c1b001SThomas Moestl 
176742c1b001SThomas Moestl 	return (mii_mediachg(sc->sc_mii));
176842c1b001SThomas Moestl }
176942c1b001SThomas Moestl 
177042c1b001SThomas Moestl void
177142c1b001SThomas Moestl gem_mediastatus(ifp, ifmr)
177242c1b001SThomas Moestl 	struct ifnet *ifp;
177342c1b001SThomas Moestl 	struct ifmediareq *ifmr;
177442c1b001SThomas Moestl {
177542c1b001SThomas Moestl 	struct gem_softc *sc = ifp->if_softc;
177642c1b001SThomas Moestl 
177742c1b001SThomas Moestl 	if ((ifp->if_flags & IFF_UP) == 0)
177842c1b001SThomas Moestl 		return;
177942c1b001SThomas Moestl 
178042c1b001SThomas Moestl 	mii_pollstat(sc->sc_mii);
178142c1b001SThomas Moestl 	ifmr->ifm_active = sc->sc_mii->mii_media_active;
178242c1b001SThomas Moestl 	ifmr->ifm_status = sc->sc_mii->mii_media_status;
178342c1b001SThomas Moestl }
178442c1b001SThomas Moestl 
178542c1b001SThomas Moestl /*
178642c1b001SThomas Moestl  * Process an ioctl request.
178742c1b001SThomas Moestl  */
178842c1b001SThomas Moestl static int
178942c1b001SThomas Moestl gem_ioctl(ifp, cmd, data)
179042c1b001SThomas Moestl 	struct ifnet *ifp;
179142c1b001SThomas Moestl 	u_long cmd;
179242c1b001SThomas Moestl 	caddr_t data;
179342c1b001SThomas Moestl {
179442c1b001SThomas Moestl 	struct gem_softc *sc = ifp->if_softc;
179542c1b001SThomas Moestl 	struct ifreq *ifr = (struct ifreq *)data;
179642c1b001SThomas Moestl 	int s, error = 0;
179742c1b001SThomas Moestl 
179842c1b001SThomas Moestl 	switch (cmd) {
179942c1b001SThomas Moestl 	case SIOCSIFADDR:
180042c1b001SThomas Moestl 	case SIOCGIFADDR:
180142c1b001SThomas Moestl 	case SIOCSIFMTU:
180242c1b001SThomas Moestl 		error = ether_ioctl(ifp, cmd, data);
180342c1b001SThomas Moestl 		break;
180442c1b001SThomas Moestl 	case SIOCSIFFLAGS:
180542c1b001SThomas Moestl 		if (ifp->if_flags & IFF_UP) {
1806336cca9eSBenno Rice 			if ((sc->sc_ifflags ^ ifp->if_flags) == IFF_PROMISC)
180742c1b001SThomas Moestl 				gem_setladrf(sc);
180842c1b001SThomas Moestl 			else
180942c1b001SThomas Moestl 				gem_init(sc);
181042c1b001SThomas Moestl 		} else {
181142c1b001SThomas Moestl 			if (ifp->if_flags & IFF_RUNNING)
181242c1b001SThomas Moestl 				gem_stop(ifp, 0);
181342c1b001SThomas Moestl 		}
1814336cca9eSBenno Rice 		sc->sc_ifflags = ifp->if_flags;
181542c1b001SThomas Moestl 		error = 0;
181642c1b001SThomas Moestl 		break;
181742c1b001SThomas Moestl 	case SIOCADDMULTI:
181842c1b001SThomas Moestl 	case SIOCDELMULTI:
181942c1b001SThomas Moestl 		gem_setladrf(sc);
182042c1b001SThomas Moestl 		error = 0;
182142c1b001SThomas Moestl 		break;
182242c1b001SThomas Moestl 	case SIOCGIFMEDIA:
182342c1b001SThomas Moestl 	case SIOCSIFMEDIA:
182442c1b001SThomas Moestl 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii->mii_media, cmd);
182542c1b001SThomas Moestl 		break;
182642c1b001SThomas Moestl 	default:
1827305f2c06SThomas Moestl 		error = ENOTTY;
182842c1b001SThomas Moestl 		break;
182942c1b001SThomas Moestl 	}
183042c1b001SThomas Moestl 
183142c1b001SThomas Moestl 	/* Try to get things going again */
183242c1b001SThomas Moestl 	if (ifp->if_flags & IFF_UP)
183342c1b001SThomas Moestl 		gem_start(ifp);
183442c1b001SThomas Moestl 	splx(s);
183542c1b001SThomas Moestl 	return (error);
183642c1b001SThomas Moestl }
183742c1b001SThomas Moestl 
183842c1b001SThomas Moestl /*
183942c1b001SThomas Moestl  * Set up the logical address filter.
184042c1b001SThomas Moestl  */
184142c1b001SThomas Moestl static void
184242c1b001SThomas Moestl gem_setladrf(sc)
184342c1b001SThomas Moestl 	struct gem_softc *sc;
184442c1b001SThomas Moestl {
184542c1b001SThomas Moestl 	struct ifnet *ifp = &sc->sc_arpcom.ac_if;
184642c1b001SThomas Moestl 	struct ifmultiaddr *inm;
184742c1b001SThomas Moestl 	struct sockaddr_dl *sdl;
184842c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
184942c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
185042c1b001SThomas Moestl 	u_char *cp;
185142c1b001SThomas Moestl 	u_int32_t crc;
185242c1b001SThomas Moestl 	u_int32_t hash[16];
185342c1b001SThomas Moestl 	u_int32_t v;
185442c1b001SThomas Moestl 	int len;
1855336cca9eSBenno Rice 	int i;
185642c1b001SThomas Moestl 
185742c1b001SThomas Moestl 	/* Get current RX configuration */
185842c1b001SThomas Moestl 	v = bus_space_read_4(t, h, GEM_MAC_RX_CONFIG);
185942c1b001SThomas Moestl 
1860336cca9eSBenno Rice 	/*
1861336cca9eSBenno Rice 	 * Turn off promiscuous mode, promiscuous group mode (all multicast),
1862336cca9eSBenno Rice 	 * and hash filter.  Depending on the case, the right bit will be
1863336cca9eSBenno Rice 	 * enabled.
1864336cca9eSBenno Rice 	 */
1865336cca9eSBenno Rice 	v &= ~(GEM_MAC_RX_PROMISCUOUS|GEM_MAC_RX_HASH_FILTER|
1866336cca9eSBenno Rice 	    GEM_MAC_RX_PROMISC_GRP);
1867336cca9eSBenno Rice 
186842c1b001SThomas Moestl 	if ((ifp->if_flags & IFF_PROMISC) != 0) {
1869336cca9eSBenno Rice 		/* Turn on promiscuous mode */
187042c1b001SThomas Moestl 		v |= GEM_MAC_RX_PROMISCUOUS;
187142c1b001SThomas Moestl 		goto chipit;
187242c1b001SThomas Moestl 	}
187342c1b001SThomas Moestl 	if ((ifp->if_flags & IFF_ALLMULTI) != 0) {
187442c1b001SThomas Moestl 		hash[3] = hash[2] = hash[1] = hash[0] = 0xffff;
187542c1b001SThomas Moestl 		ifp->if_flags |= IFF_ALLMULTI;
1876336cca9eSBenno Rice 		v |= GEM_MAC_RX_PROMISC_GRP;
187742c1b001SThomas Moestl 		goto chipit;
187842c1b001SThomas Moestl 	}
187942c1b001SThomas Moestl 
188042c1b001SThomas Moestl 	/*
188142c1b001SThomas Moestl 	 * Set up multicast address filter by passing all multicast addresses
1882336cca9eSBenno Rice 	 * through a crc generator, and then using the high order 8 bits as an
1883336cca9eSBenno Rice 	 * index into the 256 bit logical address filter.  The high order 4
1884336cca9eSBenno Rice 	 * bits selects the word, while the other 4 bits select the bit within
1885336cca9eSBenno Rice 	 * the word (where bit 0 is the MSB).
188642c1b001SThomas Moestl 	 */
188742c1b001SThomas Moestl 
1888336cca9eSBenno Rice 	/* Clear hash table */
1889336cca9eSBenno Rice 	memset(hash, 0, sizeof(hash));
1890336cca9eSBenno Rice 
189142c1b001SThomas Moestl 	TAILQ_FOREACH(inm, &sc->sc_arpcom.ac_if.if_multiaddrs, ifma_link) {
189242c1b001SThomas Moestl 		if (inm->ifma_addr->sa_family != AF_LINK)
189342c1b001SThomas Moestl 			continue;
189442c1b001SThomas Moestl 		sdl = (struct sockaddr_dl *)inm->ifma_addr;
189542c1b001SThomas Moestl 		cp = LLADDR(sdl);
189642c1b001SThomas Moestl 		crc = 0xffffffff;
189742c1b001SThomas Moestl 		for (len = sdl->sdl_alen; --len >= 0;) {
189842c1b001SThomas Moestl 			int octet = *cp++;
189942c1b001SThomas Moestl 			int i;
190042c1b001SThomas Moestl 
190142c1b001SThomas Moestl #define MC_POLY_LE	0xedb88320UL	/* mcast crc, little endian */
190242c1b001SThomas Moestl 			for (i = 0; i < 8; i++) {
190342c1b001SThomas Moestl 				if ((crc & 1) ^ (octet & 1)) {
190442c1b001SThomas Moestl 					crc >>= 1;
190542c1b001SThomas Moestl 					crc ^= MC_POLY_LE;
190642c1b001SThomas Moestl 				} else {
190742c1b001SThomas Moestl 					crc >>= 1;
190842c1b001SThomas Moestl 				}
190942c1b001SThomas Moestl 				octet >>= 1;
191042c1b001SThomas Moestl 			}
191142c1b001SThomas Moestl 		}
191242c1b001SThomas Moestl 		/* Just want the 8 most significant bits. */
191342c1b001SThomas Moestl 		crc >>= 24;
191442c1b001SThomas Moestl 
191542c1b001SThomas Moestl 		/* Set the corresponding bit in the filter. */
1916336cca9eSBenno Rice 		hash[crc >> 4] |= 1 << (15 - (crc & 15));
1917336cca9eSBenno Rice 	}
1918336cca9eSBenno Rice 
1919336cca9eSBenno Rice 	v |= GEM_MAC_RX_HASH_FILTER;
1920336cca9eSBenno Rice 	ifp->if_flags &= ~IFF_ALLMULTI;
1921336cca9eSBenno Rice 
1922336cca9eSBenno Rice 	/* Now load the hash table into the chip (if we are using it) */
1923336cca9eSBenno Rice 	for (i = 0; i < 16; i++) {
1924336cca9eSBenno Rice 		bus_space_write_4(t, h,
1925336cca9eSBenno Rice 		    GEM_MAC_HASH0 + i * (GEM_MAC_HASH1-GEM_MAC_HASH0),
1926336cca9eSBenno Rice 		    hash[i]);
192742c1b001SThomas Moestl 	}
192842c1b001SThomas Moestl 
192942c1b001SThomas Moestl chipit:
193042c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_CONFIG, v);
193142c1b001SThomas Moestl }
1932