xref: /freebsd/sys/dev/gem/if_gem.c (revision 25bd46d0e7ff16a768d2ca323c6c488a746b2fd9)
1aad970f1SDavid E. O'Brien /*-
242c1b001SThomas Moestl  * Copyright (C) 2001 Eduardo Horvath.
3305f2c06SThomas Moestl  * Copyright (c) 2001-2003 Thomas Moestl
442c1b001SThomas Moestl  * All rights reserved.
542c1b001SThomas Moestl  *
642c1b001SThomas Moestl  * Redistribution and use in source and binary forms, with or without
742c1b001SThomas Moestl  * modification, are permitted provided that the following conditions
842c1b001SThomas Moestl  * are met:
942c1b001SThomas Moestl  * 1. Redistributions of source code must retain the above copyright
1042c1b001SThomas Moestl  *    notice, this list of conditions and the following disclaimer.
1142c1b001SThomas Moestl  * 2. Redistributions in binary form must reproduce the above copyright
1242c1b001SThomas Moestl  *    notice, this list of conditions and the following disclaimer in the
1342c1b001SThomas Moestl  *    documentation and/or other materials provided with the distribution.
1442c1b001SThomas Moestl  *
1542c1b001SThomas Moestl  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR  ``AS IS'' AND
1642c1b001SThomas Moestl  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1742c1b001SThomas Moestl  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
1842c1b001SThomas Moestl  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR  BE LIABLE
1942c1b001SThomas Moestl  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2042c1b001SThomas Moestl  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2142c1b001SThomas Moestl  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2242c1b001SThomas Moestl  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2342c1b001SThomas Moestl  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2442c1b001SThomas Moestl  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2542c1b001SThomas Moestl  * SUCH DAMAGE.
2642c1b001SThomas Moestl  *
27336cca9eSBenno Rice  *	from: NetBSD: gem.c,v 1.21 2002/06/01 23:50:58 lukem Exp
2842c1b001SThomas Moestl  */
2942c1b001SThomas Moestl 
30aad970f1SDavid E. O'Brien #include <sys/cdefs.h>
31aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$");
32aad970f1SDavid E. O'Brien 
3342c1b001SThomas Moestl /*
3442c1b001SThomas Moestl  * Driver for Sun GEM ethernet controllers.
3542c1b001SThomas Moestl  */
3642c1b001SThomas Moestl 
3718100346SThomas Moestl #if 0
3842c1b001SThomas Moestl #define	GEM_DEBUG
3918100346SThomas Moestl #endif
4042c1b001SThomas Moestl 
4142c1b001SThomas Moestl #include <sys/param.h>
4242c1b001SThomas Moestl #include <sys/systm.h>
4342c1b001SThomas Moestl #include <sys/bus.h>
4442c1b001SThomas Moestl #include <sys/callout.h>
45a30d4b32SMike Barcroft #include <sys/endian.h>
4642c1b001SThomas Moestl #include <sys/mbuf.h>
4742c1b001SThomas Moestl #include <sys/malloc.h>
4842c1b001SThomas Moestl #include <sys/kernel.h>
49186f2b9eSPoul-Henning Kamp #include <sys/module.h>
5042c1b001SThomas Moestl #include <sys/socket.h>
5142c1b001SThomas Moestl #include <sys/sockio.h>
5242c1b001SThomas Moestl 
5308e0fdebSThomas Moestl #include <net/bpf.h>
5442c1b001SThomas Moestl #include <net/ethernet.h>
5542c1b001SThomas Moestl #include <net/if.h>
5642c1b001SThomas Moestl #include <net/if_arp.h>
5742c1b001SThomas Moestl #include <net/if_dl.h>
5842c1b001SThomas Moestl #include <net/if_media.h>
59fc74a9f9SBrooks Davis #include <net/if_types.h>
6042c1b001SThomas Moestl 
6142c1b001SThomas Moestl #include <machine/bus.h>
6242c1b001SThomas Moestl 
6342c1b001SThomas Moestl #include <dev/mii/mii.h>
6442c1b001SThomas Moestl #include <dev/mii/miivar.h>
6542c1b001SThomas Moestl 
66681f7d03SWarner Losh #include <dev/gem/if_gemreg.h>
67681f7d03SWarner Losh #include <dev/gem/if_gemvar.h>
6842c1b001SThomas Moestl 
6942c1b001SThomas Moestl #define TRIES	10000
7042c1b001SThomas Moestl 
71e51a25f8SAlfred Perlstein static void	gem_start(struct ifnet *);
72e51a25f8SAlfred Perlstein static void	gem_stop(struct ifnet *, int);
73e51a25f8SAlfred Perlstein static int	gem_ioctl(struct ifnet *, u_long, caddr_t);
74e51a25f8SAlfred Perlstein static void	gem_cddma_callback(void *, bus_dma_segment_t *, int, int);
75305f2c06SThomas Moestl static void	gem_rxdma_callback(void *, bus_dma_segment_t *, int,
76305f2c06SThomas Moestl     bus_size_t, int);
77305f2c06SThomas Moestl static void	gem_txdma_callback(void *, bus_dma_segment_t *, int,
78305f2c06SThomas Moestl     bus_size_t, int);
79e51a25f8SAlfred Perlstein static void	gem_tick(void *);
80e51a25f8SAlfred Perlstein static void	gem_watchdog(struct ifnet *);
81e51a25f8SAlfred Perlstein static void	gem_init(void *);
82e51a25f8SAlfred Perlstein static void	gem_init_regs(struct gem_softc *sc);
83e51a25f8SAlfred Perlstein static int	gem_ringsize(int sz);
84e51a25f8SAlfred Perlstein static int	gem_meminit(struct gem_softc *);
85305f2c06SThomas Moestl static int	gem_load_txmbuf(struct gem_softc *, struct mbuf *);
86e51a25f8SAlfred Perlstein static void	gem_mifinit(struct gem_softc *);
87e51a25f8SAlfred Perlstein static int	gem_bitwait(struct gem_softc *sc, bus_addr_t r,
88e51a25f8SAlfred Perlstein     u_int32_t clr, u_int32_t set);
89e51a25f8SAlfred Perlstein static int	gem_reset_rx(struct gem_softc *);
90e51a25f8SAlfred Perlstein static int	gem_reset_tx(struct gem_softc *);
91e51a25f8SAlfred Perlstein static int	gem_disable_rx(struct gem_softc *);
92e51a25f8SAlfred Perlstein static int	gem_disable_tx(struct gem_softc *);
93e51a25f8SAlfred Perlstein static void	gem_rxdrain(struct gem_softc *);
94e51a25f8SAlfred Perlstein static int	gem_add_rxbuf(struct gem_softc *, int);
95e51a25f8SAlfred Perlstein static void	gem_setladrf(struct gem_softc *);
9642c1b001SThomas Moestl 
97e51a25f8SAlfred Perlstein struct mbuf	*gem_get(struct gem_softc *, int, int);
98e51a25f8SAlfred Perlstein static void	gem_eint(struct gem_softc *, u_int);
99e51a25f8SAlfred Perlstein static void	gem_rint(struct gem_softc *);
10011e3f060SJake Burkholder #if 0
1010d80b9bdSThomas Moestl static void	gem_rint_timeout(void *);
10211e3f060SJake Burkholder #endif
103e51a25f8SAlfred Perlstein static void	gem_tint(struct gem_softc *);
10442c1b001SThomas Moestl #ifdef notyet
105e51a25f8SAlfred Perlstein static void	gem_power(int, void *);
10642c1b001SThomas Moestl #endif
10742c1b001SThomas Moestl 
10842c1b001SThomas Moestl devclass_t gem_devclass;
10942c1b001SThomas Moestl DRIVER_MODULE(miibus, gem, miibus_driver, miibus_devclass, 0, 0);
11042c1b001SThomas Moestl MODULE_DEPEND(gem, miibus, 1, 1, 1);
11142c1b001SThomas Moestl 
11242c1b001SThomas Moestl #ifdef GEM_DEBUG
11342c1b001SThomas Moestl #include <sys/ktr.h>
11442c1b001SThomas Moestl #define	KTR_GEM		KTR_CT2
11542c1b001SThomas Moestl #endif
11642c1b001SThomas Moestl 
11718100346SThomas Moestl #define	GEM_NSEGS GEM_NTXDESC
11842c1b001SThomas Moestl 
11942c1b001SThomas Moestl /*
12042c1b001SThomas Moestl  * gem_attach:
12142c1b001SThomas Moestl  *
12242c1b001SThomas Moestl  *	Attach a Gem interface to the system.
12342c1b001SThomas Moestl  */
12442c1b001SThomas Moestl int
12542c1b001SThomas Moestl gem_attach(sc)
12642c1b001SThomas Moestl 	struct gem_softc *sc;
12742c1b001SThomas Moestl {
128fc74a9f9SBrooks Davis 	struct ifnet *ifp;
12942c1b001SThomas Moestl 	struct mii_softc *child;
13042c1b001SThomas Moestl 	int i, error;
131336cca9eSBenno Rice 	u_int32_t v;
13242c1b001SThomas Moestl 
133fc74a9f9SBrooks Davis 	ifp = sc->sc_ifp = if_alloc(IFT_ETHER);
134fc74a9f9SBrooks Davis 	if (ifp == NULL)
135fc74a9f9SBrooks Davis 		return (ENOSPC);
136fc74a9f9SBrooks Davis 
13742c1b001SThomas Moestl 	/* Make sure the chip is stopped. */
13842c1b001SThomas Moestl 	ifp->if_softc = sc;
13942c1b001SThomas Moestl 	gem_reset(sc);
14042c1b001SThomas Moestl 
14142c1b001SThomas Moestl 	error = bus_dma_tag_create(NULL, 1, 0, BUS_SPACE_MAXADDR_32BIT,
14242c1b001SThomas Moestl 	    BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, GEM_NSEGS,
143f6b1c44dSScott Long 	    BUS_SPACE_MAXSIZE_32BIT, 0, NULL, NULL, &sc->sc_pdmatag);
14442c1b001SThomas Moestl 	if (error)
145fc74a9f9SBrooks Davis 		goto fail_ifnet;
14642c1b001SThomas Moestl 
14742c1b001SThomas Moestl 	error = bus_dma_tag_create(sc->sc_pdmatag, 1, 0,
14842c1b001SThomas Moestl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, MAXBSIZE,
149f6b1c44dSScott Long 	    1, BUS_SPACE_MAXSIZE_32BIT, BUS_DMA_ALLOCNOW, NULL, NULL,
150305f2c06SThomas Moestl 	    &sc->sc_rdmatag);
15142c1b001SThomas Moestl 	if (error)
152305f2c06SThomas Moestl 		goto fail_ptag;
153305f2c06SThomas Moestl 
154305f2c06SThomas Moestl 	error = bus_dma_tag_create(sc->sc_pdmatag, 1, 0,
155305f2c06SThomas Moestl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
15618100346SThomas Moestl 	    GEM_TD_BUFSIZE, GEM_NTXDESC, BUS_SPACE_MAXSIZE_32BIT,
157f6b1c44dSScott Long 	    BUS_DMA_ALLOCNOW, NULL, NULL, &sc->sc_tdmatag);
158305f2c06SThomas Moestl 	if (error)
159305f2c06SThomas Moestl 		goto fail_rtag;
16042c1b001SThomas Moestl 
16142c1b001SThomas Moestl 	error = bus_dma_tag_create(sc->sc_pdmatag, PAGE_SIZE, 0,
16242c1b001SThomas Moestl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
16342c1b001SThomas Moestl 	    sizeof(struct gem_control_data), 1,
16442c1b001SThomas Moestl 	    sizeof(struct gem_control_data), BUS_DMA_ALLOCNOW,
165f6b1c44dSScott Long 	    busdma_lock_mutex, &Giant, &sc->sc_cdmatag);
16642c1b001SThomas Moestl 	if (error)
167305f2c06SThomas Moestl 		goto fail_ttag;
16842c1b001SThomas Moestl 
16942c1b001SThomas Moestl 	/*
17042c1b001SThomas Moestl 	 * Allocate the control data structures, and create and load the
17142c1b001SThomas Moestl 	 * DMA map for it.
17242c1b001SThomas Moestl 	 */
17342c1b001SThomas Moestl 	if ((error = bus_dmamem_alloc(sc->sc_cdmatag,
17442c1b001SThomas Moestl 	    (void **)&sc->sc_control_data, 0, &sc->sc_cddmamap))) {
17542c1b001SThomas Moestl 		device_printf(sc->sc_dev, "unable to allocate control data,"
17642c1b001SThomas Moestl 		    " error = %d\n", error);
177305f2c06SThomas Moestl 		goto fail_ctag;
17842c1b001SThomas Moestl 	}
17942c1b001SThomas Moestl 
18042c1b001SThomas Moestl 	sc->sc_cddma = 0;
18142c1b001SThomas Moestl 	if ((error = bus_dmamap_load(sc->sc_cdmatag, sc->sc_cddmamap,
18242c1b001SThomas Moestl 	    sc->sc_control_data, sizeof(struct gem_control_data),
18342c1b001SThomas Moestl 	    gem_cddma_callback, sc, 0)) != 0 || sc->sc_cddma == 0) {
18442c1b001SThomas Moestl 		device_printf(sc->sc_dev, "unable to load control data DMA "
18542c1b001SThomas Moestl 		    "map, error = %d\n", error);
186305f2c06SThomas Moestl 		goto fail_cmem;
18742c1b001SThomas Moestl 	}
18842c1b001SThomas Moestl 
18942c1b001SThomas Moestl 	/*
19042c1b001SThomas Moestl 	 * Initialize the transmit job descriptors.
19142c1b001SThomas Moestl 	 */
19242c1b001SThomas Moestl 	STAILQ_INIT(&sc->sc_txfreeq);
19342c1b001SThomas Moestl 	STAILQ_INIT(&sc->sc_txdirtyq);
19442c1b001SThomas Moestl 
19542c1b001SThomas Moestl 	/*
19642c1b001SThomas Moestl 	 * Create the transmit buffer DMA maps.
19742c1b001SThomas Moestl 	 */
19842c1b001SThomas Moestl 	error = ENOMEM;
19942c1b001SThomas Moestl 	for (i = 0; i < GEM_TXQUEUELEN; i++) {
20042c1b001SThomas Moestl 		struct gem_txsoft *txs;
20142c1b001SThomas Moestl 
20242c1b001SThomas Moestl 		txs = &sc->sc_txsoft[i];
20342c1b001SThomas Moestl 		txs->txs_mbuf = NULL;
20442c1b001SThomas Moestl 		txs->txs_ndescs = 0;
205305f2c06SThomas Moestl 		if ((error = bus_dmamap_create(sc->sc_tdmatag, 0,
20642c1b001SThomas Moestl 		    &txs->txs_dmamap)) != 0) {
20742c1b001SThomas Moestl 			device_printf(sc->sc_dev, "unable to create tx DMA map "
20842c1b001SThomas Moestl 			    "%d, error = %d\n", i, error);
209305f2c06SThomas Moestl 			goto fail_txd;
21042c1b001SThomas Moestl 		}
21142c1b001SThomas Moestl 		STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
21242c1b001SThomas Moestl 	}
21342c1b001SThomas Moestl 
21442c1b001SThomas Moestl 	/*
21542c1b001SThomas Moestl 	 * Create the receive buffer DMA maps.
21642c1b001SThomas Moestl 	 */
21742c1b001SThomas Moestl 	for (i = 0; i < GEM_NRXDESC; i++) {
218305f2c06SThomas Moestl 		if ((error = bus_dmamap_create(sc->sc_rdmatag, 0,
21942c1b001SThomas Moestl 		    &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
22042c1b001SThomas Moestl 			device_printf(sc->sc_dev, "unable to create rx DMA map "
22142c1b001SThomas Moestl 			    "%d, error = %d\n", i, error);
222305f2c06SThomas Moestl 			goto fail_rxd;
22342c1b001SThomas Moestl 		}
22442c1b001SThomas Moestl 		sc->sc_rxsoft[i].rxs_mbuf = NULL;
22542c1b001SThomas Moestl 	}
22642c1b001SThomas Moestl 
22742c1b001SThomas Moestl 
22842c1b001SThomas Moestl 	gem_mifinit(sc);
22942c1b001SThomas Moestl 
23042c1b001SThomas Moestl 	if ((error = mii_phy_probe(sc->sc_dev, &sc->sc_miibus, gem_mediachange,
23142c1b001SThomas Moestl 	    gem_mediastatus)) != 0) {
23242c1b001SThomas Moestl 		device_printf(sc->sc_dev, "phy probe failed: %d\n", error);
233305f2c06SThomas Moestl 		goto fail_rxd;
23442c1b001SThomas Moestl 	}
23542c1b001SThomas Moestl 	sc->sc_mii = device_get_softc(sc->sc_miibus);
23642c1b001SThomas Moestl 
23742c1b001SThomas Moestl 	/*
23842c1b001SThomas Moestl 	 * From this point forward, the attachment cannot fail.  A failure
23942c1b001SThomas Moestl 	 * before this point releases all resources that may have been
24042c1b001SThomas Moestl 	 * allocated.
24142c1b001SThomas Moestl 	 */
24242c1b001SThomas Moestl 
243336cca9eSBenno Rice 	/* Get RX FIFO size */
244336cca9eSBenno Rice 	sc->sc_rxfifosize = 64 *
245336cca9eSBenno Rice 	    bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_RX_FIFO_SIZE);
246336cca9eSBenno Rice 
247336cca9eSBenno Rice 	/* Get TX FIFO size */
248336cca9eSBenno Rice 	v = bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_FIFO_SIZE);
2493a5aee5aSThomas Moestl 	device_printf(sc->sc_dev, "%ukB RX FIFO, %ukB TX FIFO\n",
2503a5aee5aSThomas Moestl 	    sc->sc_rxfifosize / 1024, v / 16);
25142c1b001SThomas Moestl 
25242c1b001SThomas Moestl 	/* Initialize ifnet structure. */
25342c1b001SThomas Moestl 	ifp->if_softc = sc;
2549bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(sc->sc_dev),
2559bf40edeSBrooks Davis 	    device_get_unit(sc->sc_dev));
25642c1b001SThomas Moestl 	ifp->if_mtu = ETHERMTU;
257268f132aSRobert Watson 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST |
258268f132aSRobert Watson 	    IFF_NEEDSGIANT;
25942c1b001SThomas Moestl 	ifp->if_start = gem_start;
26042c1b001SThomas Moestl 	ifp->if_ioctl = gem_ioctl;
26142c1b001SThomas Moestl 	ifp->if_watchdog = gem_watchdog;
26242c1b001SThomas Moestl 	ifp->if_init = gem_init;
26342c1b001SThomas Moestl 	ifp->if_snd.ifq_maxlen = GEM_TXQUEUELEN;
26442c1b001SThomas Moestl 	/*
26542c1b001SThomas Moestl 	 * Walk along the list of attached MII devices and
26642c1b001SThomas Moestl 	 * establish an `MII instance' to `phy number'
26742c1b001SThomas Moestl 	 * mapping. We'll use this mapping in media change
26842c1b001SThomas Moestl 	 * requests to determine which phy to use to program
26942c1b001SThomas Moestl 	 * the MIF configuration register.
27042c1b001SThomas Moestl 	 */
27142c1b001SThomas Moestl 	for (child = LIST_FIRST(&sc->sc_mii->mii_phys); child != NULL;
27242c1b001SThomas Moestl 	     child = LIST_NEXT(child, mii_list)) {
27342c1b001SThomas Moestl 		/*
27442c1b001SThomas Moestl 		 * Note: we support just two PHYs: the built-in
27542c1b001SThomas Moestl 		 * internal device and an external on the MII
27642c1b001SThomas Moestl 		 * connector.
27742c1b001SThomas Moestl 		 */
27842c1b001SThomas Moestl 		if (child->mii_phy > 1 || child->mii_inst > 1) {
27942c1b001SThomas Moestl 			device_printf(sc->sc_dev, "cannot accomodate "
28042c1b001SThomas Moestl 			    "MII device %s at phy %d, instance %d\n",
28142c1b001SThomas Moestl 			    device_get_name(child->mii_dev),
28242c1b001SThomas Moestl 			    child->mii_phy, child->mii_inst);
28342c1b001SThomas Moestl 			continue;
28442c1b001SThomas Moestl 		}
28542c1b001SThomas Moestl 
28642c1b001SThomas Moestl 		sc->sc_phys[child->mii_inst] = child->mii_phy;
28742c1b001SThomas Moestl 	}
28842c1b001SThomas Moestl 
28942c1b001SThomas Moestl 	/*
29042c1b001SThomas Moestl 	 * Now select and activate the PHY we will use.
29142c1b001SThomas Moestl 	 *
29242c1b001SThomas Moestl 	 * The order of preference is External (MDI1),
29342c1b001SThomas Moestl 	 * Internal (MDI0), Serial Link (no MII).
29442c1b001SThomas Moestl 	 */
29542c1b001SThomas Moestl 	if (sc->sc_phys[1]) {
29642c1b001SThomas Moestl #ifdef GEM_DEBUG
29742c1b001SThomas Moestl 		printf("using external phy\n");
29842c1b001SThomas Moestl #endif
29942c1b001SThomas Moestl 		sc->sc_mif_config |= GEM_MIF_CONFIG_PHY_SEL;
30042c1b001SThomas Moestl 	} else {
30142c1b001SThomas Moestl #ifdef GEM_DEBUG
30242c1b001SThomas Moestl 		printf("using internal phy\n");
30342c1b001SThomas Moestl #endif
30442c1b001SThomas Moestl 		sc->sc_mif_config &= ~GEM_MIF_CONFIG_PHY_SEL;
30542c1b001SThomas Moestl 	}
30642c1b001SThomas Moestl 	bus_space_write_4(sc->sc_bustag, sc->sc_h, GEM_MIF_CONFIG,
30742c1b001SThomas Moestl 	    sc->sc_mif_config);
30842c1b001SThomas Moestl 	/* Attach the interface. */
309fc74a9f9SBrooks Davis 	ether_ifattach(ifp, sc->sc_enaddr);
31042c1b001SThomas Moestl 
31142c1b001SThomas Moestl #if notyet
31242c1b001SThomas Moestl 	/*
31342c1b001SThomas Moestl 	 * Add a suspend hook to make sure we come back up after a
31442c1b001SThomas Moestl 	 * resume.
31542c1b001SThomas Moestl 	 */
31642c1b001SThomas Moestl 	sc->sc_powerhook = powerhook_establish(gem_power, sc);
31742c1b001SThomas Moestl 	if (sc->sc_powerhook == NULL)
31842c1b001SThomas Moestl 		device_printf(sc->sc_dev, "WARNING: unable to establish power "
31942c1b001SThomas Moestl 		    "hook\n");
32042c1b001SThomas Moestl #endif
32142c1b001SThomas Moestl 
32242c1b001SThomas Moestl 	callout_init(&sc->sc_tick_ch, 0);
3230d80b9bdSThomas Moestl 	callout_init(&sc->sc_rx_ch, 0);
32442c1b001SThomas Moestl 	return (0);
32542c1b001SThomas Moestl 
32642c1b001SThomas Moestl 	/*
32742c1b001SThomas Moestl 	 * Free any resources we've allocated during the failed attach
32842c1b001SThomas Moestl 	 * attempt.  Do this in reverse order and fall through.
32942c1b001SThomas Moestl 	 */
330305f2c06SThomas Moestl fail_rxd:
33142c1b001SThomas Moestl 	for (i = 0; i < GEM_NRXDESC; i++) {
33242c1b001SThomas Moestl 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
333305f2c06SThomas Moestl 			bus_dmamap_destroy(sc->sc_rdmatag,
33442c1b001SThomas Moestl 			    sc->sc_rxsoft[i].rxs_dmamap);
33542c1b001SThomas Moestl 	}
336305f2c06SThomas Moestl fail_txd:
33742c1b001SThomas Moestl 	for (i = 0; i < GEM_TXQUEUELEN; i++) {
33842c1b001SThomas Moestl 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
339305f2c06SThomas Moestl 			bus_dmamap_destroy(sc->sc_tdmatag,
34042c1b001SThomas Moestl 			    sc->sc_txsoft[i].txs_dmamap);
34142c1b001SThomas Moestl 	}
342305f2c06SThomas Moestl 	bus_dmamap_unload(sc->sc_cdmatag, sc->sc_cddmamap);
343305f2c06SThomas Moestl fail_cmem:
34442c1b001SThomas Moestl 	bus_dmamem_free(sc->sc_cdmatag, sc->sc_control_data,
34542c1b001SThomas Moestl 	    sc->sc_cddmamap);
346305f2c06SThomas Moestl fail_ctag:
34742c1b001SThomas Moestl 	bus_dma_tag_destroy(sc->sc_cdmatag);
348305f2c06SThomas Moestl fail_ttag:
349305f2c06SThomas Moestl 	bus_dma_tag_destroy(sc->sc_tdmatag);
350305f2c06SThomas Moestl fail_rtag:
351305f2c06SThomas Moestl 	bus_dma_tag_destroy(sc->sc_rdmatag);
352305f2c06SThomas Moestl fail_ptag:
35342c1b001SThomas Moestl 	bus_dma_tag_destroy(sc->sc_pdmatag);
354fc74a9f9SBrooks Davis fail_ifnet:
355fc74a9f9SBrooks Davis 	if_free(ifp);
35642c1b001SThomas Moestl 	return (error);
35742c1b001SThomas Moestl }
35842c1b001SThomas Moestl 
359cbbdf236SThomas Moestl void
360cbbdf236SThomas Moestl gem_detach(sc)
361cbbdf236SThomas Moestl 	struct gem_softc *sc;
362cbbdf236SThomas Moestl {
363fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
364cbbdf236SThomas Moestl 	int i;
365cbbdf236SThomas Moestl 
36625bd46d0SBrooks Davis 	gem_stop(ifp, 1);
367cbbdf236SThomas Moestl 	ether_ifdetach(ifp);
368fc74a9f9SBrooks Davis 	if_free(ifp);
369cbbdf236SThomas Moestl 	device_delete_child(sc->sc_dev, sc->sc_miibus);
370cbbdf236SThomas Moestl 
371cbbdf236SThomas Moestl 	for (i = 0; i < GEM_NRXDESC; i++) {
372cbbdf236SThomas Moestl 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
373cbbdf236SThomas Moestl 			bus_dmamap_destroy(sc->sc_rdmatag,
374cbbdf236SThomas Moestl 			    sc->sc_rxsoft[i].rxs_dmamap);
375cbbdf236SThomas Moestl 	}
376cbbdf236SThomas Moestl 	for (i = 0; i < GEM_TXQUEUELEN; i++) {
377cbbdf236SThomas Moestl 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
378cbbdf236SThomas Moestl 			bus_dmamap_destroy(sc->sc_tdmatag,
379cbbdf236SThomas Moestl 			    sc->sc_txsoft[i].txs_dmamap);
380cbbdf236SThomas Moestl 	}
381b2d59f42SThomas Moestl 	GEM_CDSYNC(sc, BUS_DMASYNC_POSTREAD);
382b2d59f42SThomas Moestl 	GEM_CDSYNC(sc, BUS_DMASYNC_POSTWRITE);
383cbbdf236SThomas Moestl 	bus_dmamap_unload(sc->sc_cdmatag, sc->sc_cddmamap);
384cbbdf236SThomas Moestl 	bus_dmamem_free(sc->sc_cdmatag, sc->sc_control_data,
385cbbdf236SThomas Moestl 	    sc->sc_cddmamap);
386cbbdf236SThomas Moestl 	bus_dma_tag_destroy(sc->sc_cdmatag);
387cbbdf236SThomas Moestl 	bus_dma_tag_destroy(sc->sc_tdmatag);
388cbbdf236SThomas Moestl 	bus_dma_tag_destroy(sc->sc_rdmatag);
389cbbdf236SThomas Moestl 	bus_dma_tag_destroy(sc->sc_pdmatag);
390cbbdf236SThomas Moestl }
391cbbdf236SThomas Moestl 
392cbbdf236SThomas Moestl void
393cbbdf236SThomas Moestl gem_suspend(sc)
394cbbdf236SThomas Moestl 	struct gem_softc *sc;
395cbbdf236SThomas Moestl {
396fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
397cbbdf236SThomas Moestl 
398cbbdf236SThomas Moestl 	gem_stop(ifp, 0);
399cbbdf236SThomas Moestl }
400cbbdf236SThomas Moestl 
401cbbdf236SThomas Moestl void
402cbbdf236SThomas Moestl gem_resume(sc)
403cbbdf236SThomas Moestl 	struct gem_softc *sc;
404cbbdf236SThomas Moestl {
405fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
406cbbdf236SThomas Moestl 
407cbbdf236SThomas Moestl 	if (ifp->if_flags & IFF_UP)
408cbbdf236SThomas Moestl 		gem_init(ifp);
409cbbdf236SThomas Moestl }
410cbbdf236SThomas Moestl 
41142c1b001SThomas Moestl static void
41242c1b001SThomas Moestl gem_cddma_callback(xsc, segs, nsegs, error)
41342c1b001SThomas Moestl 	void *xsc;
41442c1b001SThomas Moestl 	bus_dma_segment_t *segs;
41542c1b001SThomas Moestl 	int nsegs;
41642c1b001SThomas Moestl 	int error;
41742c1b001SThomas Moestl {
41842c1b001SThomas Moestl 	struct gem_softc *sc = (struct gem_softc *)xsc;
41942c1b001SThomas Moestl 
42042c1b001SThomas Moestl 	if (error != 0)
42142c1b001SThomas Moestl 		return;
42242c1b001SThomas Moestl 	if (nsegs != 1) {
42342c1b001SThomas Moestl 		/* can't happen... */
42442c1b001SThomas Moestl 		panic("gem_cddma_callback: bad control buffer segment count");
42542c1b001SThomas Moestl 	}
42642c1b001SThomas Moestl 	sc->sc_cddma = segs[0].ds_addr;
42742c1b001SThomas Moestl }
42842c1b001SThomas Moestl 
42942c1b001SThomas Moestl static void
430305f2c06SThomas Moestl gem_rxdma_callback(xsc, segs, nsegs, totsz, error)
43142c1b001SThomas Moestl 	void *xsc;
43242c1b001SThomas Moestl 	bus_dma_segment_t *segs;
43342c1b001SThomas Moestl 	int nsegs;
434305f2c06SThomas Moestl 	bus_size_t totsz;
43542c1b001SThomas Moestl 	int error;
43642c1b001SThomas Moestl {
43742c1b001SThomas Moestl 	struct gem_rxsoft *rxs = (struct gem_rxsoft *)xsc;
43842c1b001SThomas Moestl 
43942c1b001SThomas Moestl 	if (error != 0)
44042c1b001SThomas Moestl 		return;
441305f2c06SThomas Moestl 	KASSERT(nsegs == 1, ("gem_rxdma_callback: bad dma segment count"));
44242c1b001SThomas Moestl 	rxs->rxs_paddr = segs[0].ds_addr;
44342c1b001SThomas Moestl }
44442c1b001SThomas Moestl 
44542c1b001SThomas Moestl static void
446305f2c06SThomas Moestl gem_txdma_callback(xsc, segs, nsegs, totsz, error)
44742c1b001SThomas Moestl 	void *xsc;
44842c1b001SThomas Moestl 	bus_dma_segment_t *segs;
44942c1b001SThomas Moestl 	int nsegs;
450305f2c06SThomas Moestl 	bus_size_t totsz;
45142c1b001SThomas Moestl 	int error;
45242c1b001SThomas Moestl {
453305f2c06SThomas Moestl 	struct gem_txdma *txd = (struct gem_txdma *)xsc;
454305f2c06SThomas Moestl 	struct gem_softc *sc = txd->txd_sc;
455305f2c06SThomas Moestl 	struct gem_txsoft *txs = txd->txd_txs;
456305f2c06SThomas Moestl 	bus_size_t len = 0;
457305f2c06SThomas Moestl 	uint64_t flags = 0;
458305f2c06SThomas Moestl 	int seg, nexttx;
45942c1b001SThomas Moestl 
46042c1b001SThomas Moestl 	if (error != 0)
46142c1b001SThomas Moestl 		return;
462305f2c06SThomas Moestl 	/*
463305f2c06SThomas Moestl 	 * Ensure we have enough descriptors free to describe
464305f2c06SThomas Moestl 	 * the packet.  Note, we always reserve one descriptor
465305f2c06SThomas Moestl 	 * at the end of the ring as a termination point, to
466305f2c06SThomas Moestl 	 * prevent wrap-around.
467305f2c06SThomas Moestl 	 */
468305f2c06SThomas Moestl 	if (nsegs > sc->sc_txfree - 1) {
469305f2c06SThomas Moestl 		txs->txs_ndescs = -1;
470305f2c06SThomas Moestl 		return;
471305f2c06SThomas Moestl 	}
472305f2c06SThomas Moestl 	txs->txs_ndescs = nsegs;
47342c1b001SThomas Moestl 
474305f2c06SThomas Moestl 	nexttx = txs->txs_firstdesc;
47542c1b001SThomas Moestl 	/*
47642c1b001SThomas Moestl 	 * Initialize the transmit descriptors.
47742c1b001SThomas Moestl 	 */
47842c1b001SThomas Moestl 	for (seg = 0; seg < nsegs;
479305f2c06SThomas Moestl 	     seg++, nexttx = GEM_NEXTTX(nexttx)) {
48018100346SThomas Moestl #ifdef GEM_DEBUG
48142c1b001SThomas Moestl 		CTR5(KTR_GEM, "txdma_cb: mapping seg %d (txd %d), len "
482305f2c06SThomas Moestl 		    "%lx, addr %#lx (%#lx)",  seg, nexttx,
48342c1b001SThomas Moestl 		    segs[seg].ds_len, segs[seg].ds_addr,
484305f2c06SThomas Moestl 		    GEM_DMA_WRITE(sc, segs[seg].ds_addr));
48518100346SThomas Moestl #endif
486305f2c06SThomas Moestl 
487305f2c06SThomas Moestl 		if (segs[seg].ds_len == 0)
488305f2c06SThomas Moestl 			continue;
489305f2c06SThomas Moestl 		sc->sc_txdescs[nexttx].gd_addr =
490305f2c06SThomas Moestl 		    GEM_DMA_WRITE(sc, segs[seg].ds_addr);
491305f2c06SThomas Moestl 		KASSERT(segs[seg].ds_len < GEM_TD_BUFSIZE,
492305f2c06SThomas Moestl 		    ("gem_txdma_callback: segment size too large!"));
49342c1b001SThomas Moestl 		flags = segs[seg].ds_len & GEM_TD_BUFSIZE;
494305f2c06SThomas Moestl 		if (len == 0) {
49518100346SThomas Moestl #ifdef GEM_DEBUG
49642c1b001SThomas Moestl 			CTR2(KTR_GEM, "txdma_cb: start of packet at seg %d, "
497305f2c06SThomas Moestl 			    "tx %d", seg, nexttx);
49818100346SThomas Moestl #endif
49942c1b001SThomas Moestl 			flags |= GEM_TD_START_OF_PACKET;
500305f2c06SThomas Moestl 			if (++sc->sc_txwin > GEM_NTXSEGS * 2 / 3) {
501305f2c06SThomas Moestl 				sc->sc_txwin = 0;
502336cca9eSBenno Rice 				flags |= GEM_TD_INTERRUPT_ME;
503336cca9eSBenno Rice 			}
50442c1b001SThomas Moestl 		}
505305f2c06SThomas Moestl 		if (len + segs[seg].ds_len == totsz) {
50618100346SThomas Moestl #ifdef GEM_DEBUG
50742c1b001SThomas Moestl 			CTR2(KTR_GEM, "txdma_cb: end of packet at seg %d, "
508305f2c06SThomas Moestl 			    "tx %d", seg, nexttx);
50918100346SThomas Moestl #endif
51042c1b001SThomas Moestl 			flags |= GEM_TD_END_OF_PACKET;
51142c1b001SThomas Moestl 		}
512305f2c06SThomas Moestl 		sc->sc_txdescs[nexttx].gd_flags = GEM_DMA_WRITE(sc, flags);
513305f2c06SThomas Moestl 		txs->txs_lastdesc = nexttx;
514305f2c06SThomas Moestl 		len += segs[seg].ds_len;
51542c1b001SThomas Moestl 	}
516305f2c06SThomas Moestl 	KASSERT((flags & GEM_TD_END_OF_PACKET) != 0,
517305f2c06SThomas Moestl 	    ("gem_txdma_callback: missed end of packet!"));
51842c1b001SThomas Moestl }
51942c1b001SThomas Moestl 
52042c1b001SThomas Moestl static void
52142c1b001SThomas Moestl gem_tick(arg)
52242c1b001SThomas Moestl 	void *arg;
52342c1b001SThomas Moestl {
52442c1b001SThomas Moestl 	struct gem_softc *sc = arg;
52542c1b001SThomas Moestl 	int s;
52642c1b001SThomas Moestl 
52742c1b001SThomas Moestl 	s = splnet();
52842c1b001SThomas Moestl 	mii_tick(sc->sc_mii);
52942c1b001SThomas Moestl 	splx(s);
53042c1b001SThomas Moestl 
53142c1b001SThomas Moestl 	callout_reset(&sc->sc_tick_ch, hz, gem_tick, sc);
53242c1b001SThomas Moestl }
53342c1b001SThomas Moestl 
53442c1b001SThomas Moestl static int
53542c1b001SThomas Moestl gem_bitwait(sc, r, clr, set)
53642c1b001SThomas Moestl 	struct gem_softc *sc;
53742c1b001SThomas Moestl 	bus_addr_t r;
53842c1b001SThomas Moestl 	u_int32_t clr;
53942c1b001SThomas Moestl 	u_int32_t set;
54042c1b001SThomas Moestl {
54142c1b001SThomas Moestl 	int i;
54242c1b001SThomas Moestl 	u_int32_t reg;
54342c1b001SThomas Moestl 
54442c1b001SThomas Moestl 	for (i = TRIES; i--; DELAY(100)) {
54542c1b001SThomas Moestl 		reg = bus_space_read_4(sc->sc_bustag, sc->sc_h, r);
54642c1b001SThomas Moestl 		if ((r & clr) == 0 && (r & set) == set)
54742c1b001SThomas Moestl 			return (1);
54842c1b001SThomas Moestl 	}
54942c1b001SThomas Moestl 	return (0);
55042c1b001SThomas Moestl }
55142c1b001SThomas Moestl 
55242c1b001SThomas Moestl void
55342c1b001SThomas Moestl gem_reset(sc)
55442c1b001SThomas Moestl 	struct gem_softc *sc;
55542c1b001SThomas Moestl {
55642c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
55742c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
55842c1b001SThomas Moestl 	int s;
55942c1b001SThomas Moestl 
56042c1b001SThomas Moestl 	s = splnet();
56118100346SThomas Moestl #ifdef GEM_DEBUG
56242c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_reset", device_get_name(sc->sc_dev));
56318100346SThomas Moestl #endif
56442c1b001SThomas Moestl 	gem_reset_rx(sc);
56542c1b001SThomas Moestl 	gem_reset_tx(sc);
56642c1b001SThomas Moestl 
56742c1b001SThomas Moestl 	/* Do a full reset */
56842c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RESET, GEM_RESET_RX | GEM_RESET_TX);
56942c1b001SThomas Moestl 	if (!gem_bitwait(sc, GEM_RESET, GEM_RESET_RX | GEM_RESET_TX, 0))
57042c1b001SThomas Moestl 		device_printf(sc->sc_dev, "cannot reset device\n");
57142c1b001SThomas Moestl 	splx(s);
57242c1b001SThomas Moestl }
57342c1b001SThomas Moestl 
57442c1b001SThomas Moestl 
57542c1b001SThomas Moestl /*
57642c1b001SThomas Moestl  * gem_rxdrain:
57742c1b001SThomas Moestl  *
57842c1b001SThomas Moestl  *	Drain the receive queue.
57942c1b001SThomas Moestl  */
58042c1b001SThomas Moestl static void
58142c1b001SThomas Moestl gem_rxdrain(sc)
58242c1b001SThomas Moestl 	struct gem_softc *sc;
58342c1b001SThomas Moestl {
58442c1b001SThomas Moestl 	struct gem_rxsoft *rxs;
58542c1b001SThomas Moestl 	int i;
58642c1b001SThomas Moestl 
58742c1b001SThomas Moestl 	for (i = 0; i < GEM_NRXDESC; i++) {
58842c1b001SThomas Moestl 		rxs = &sc->sc_rxsoft[i];
58942c1b001SThomas Moestl 		if (rxs->rxs_mbuf != NULL) {
590b2d59f42SThomas Moestl 			bus_dmamap_sync(sc->sc_rdmatag, rxs->rxs_dmamap,
591b2d59f42SThomas Moestl 			    BUS_DMASYNC_POSTREAD);
592305f2c06SThomas Moestl 			bus_dmamap_unload(sc->sc_rdmatag, rxs->rxs_dmamap);
59342c1b001SThomas Moestl 			m_freem(rxs->rxs_mbuf);
59442c1b001SThomas Moestl 			rxs->rxs_mbuf = NULL;
59542c1b001SThomas Moestl 		}
59642c1b001SThomas Moestl 	}
59742c1b001SThomas Moestl }
59842c1b001SThomas Moestl 
59942c1b001SThomas Moestl /*
60042c1b001SThomas Moestl  * Reset the whole thing.
60142c1b001SThomas Moestl  */
60242c1b001SThomas Moestl static void
60342c1b001SThomas Moestl gem_stop(ifp, disable)
60442c1b001SThomas Moestl 	struct ifnet *ifp;
60542c1b001SThomas Moestl 	int disable;
60642c1b001SThomas Moestl {
60742c1b001SThomas Moestl 	struct gem_softc *sc = (struct gem_softc *)ifp->if_softc;
60842c1b001SThomas Moestl 	struct gem_txsoft *txs;
60942c1b001SThomas Moestl 
61018100346SThomas Moestl #ifdef GEM_DEBUG
61142c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_stop", device_get_name(sc->sc_dev));
61218100346SThomas Moestl #endif
61342c1b001SThomas Moestl 
61442c1b001SThomas Moestl 	callout_stop(&sc->sc_tick_ch);
61542c1b001SThomas Moestl 
61642c1b001SThomas Moestl 	/* XXX - Should we reset these instead? */
61742c1b001SThomas Moestl 	gem_disable_tx(sc);
61842c1b001SThomas Moestl 	gem_disable_rx(sc);
61942c1b001SThomas Moestl 
62042c1b001SThomas Moestl 	/*
62142c1b001SThomas Moestl 	 * Release any queued transmit buffers.
62242c1b001SThomas Moestl 	 */
62342c1b001SThomas Moestl 	while ((txs = STAILQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
62442c1b001SThomas Moestl 		STAILQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
62542c1b001SThomas Moestl 		if (txs->txs_ndescs != 0) {
626b2d59f42SThomas Moestl 			bus_dmamap_sync(sc->sc_tdmatag, txs->txs_dmamap,
627b2d59f42SThomas Moestl 			    BUS_DMASYNC_POSTWRITE);
628305f2c06SThomas Moestl 			bus_dmamap_unload(sc->sc_tdmatag, txs->txs_dmamap);
62942c1b001SThomas Moestl 			if (txs->txs_mbuf != NULL) {
63042c1b001SThomas Moestl 				m_freem(txs->txs_mbuf);
63142c1b001SThomas Moestl 				txs->txs_mbuf = NULL;
63242c1b001SThomas Moestl 			}
63342c1b001SThomas Moestl 		}
63442c1b001SThomas Moestl 		STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
63542c1b001SThomas Moestl 	}
63642c1b001SThomas Moestl 
63742c1b001SThomas Moestl 	if (disable)
63842c1b001SThomas Moestl 		gem_rxdrain(sc);
63942c1b001SThomas Moestl 
64042c1b001SThomas Moestl 	/*
64142c1b001SThomas Moestl 	 * Mark the interface down and cancel the watchdog timer.
64242c1b001SThomas Moestl 	 */
64342c1b001SThomas Moestl 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
64442c1b001SThomas Moestl 	ifp->if_timer = 0;
64542c1b001SThomas Moestl }
64642c1b001SThomas Moestl 
64742c1b001SThomas Moestl /*
64842c1b001SThomas Moestl  * Reset the receiver
64942c1b001SThomas Moestl  */
65042c1b001SThomas Moestl int
65142c1b001SThomas Moestl gem_reset_rx(sc)
65242c1b001SThomas Moestl 	struct gem_softc *sc;
65342c1b001SThomas Moestl {
65442c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
65542c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
65642c1b001SThomas Moestl 
65742c1b001SThomas Moestl 	/*
65842c1b001SThomas Moestl 	 * Resetting while DMA is in progress can cause a bus hang, so we
65942c1b001SThomas Moestl 	 * disable DMA first.
66042c1b001SThomas Moestl 	 */
66142c1b001SThomas Moestl 	gem_disable_rx(sc);
66242c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RX_CONFIG, 0);
66342c1b001SThomas Moestl 	/* Wait till it finishes */
66442c1b001SThomas Moestl 	if (!gem_bitwait(sc, GEM_RX_CONFIG, 1, 0))
66542c1b001SThomas Moestl 		device_printf(sc->sc_dev, "cannot disable read dma\n");
66642c1b001SThomas Moestl 
66742c1b001SThomas Moestl 	/* Wait 5ms extra. */
66842c1b001SThomas Moestl 	DELAY(5000);
66942c1b001SThomas Moestl 
67042c1b001SThomas Moestl 	/* Finally, reset the ERX */
67142c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RESET, GEM_RESET_RX);
67242c1b001SThomas Moestl 	/* Wait till it finishes */
67342c1b001SThomas Moestl 	if (!gem_bitwait(sc, GEM_RESET, GEM_RESET_TX, 0)) {
67442c1b001SThomas Moestl 		device_printf(sc->sc_dev, "cannot reset receiver\n");
67542c1b001SThomas Moestl 		return (1);
67642c1b001SThomas Moestl 	}
67742c1b001SThomas Moestl 	return (0);
67842c1b001SThomas Moestl }
67942c1b001SThomas Moestl 
68042c1b001SThomas Moestl 
68142c1b001SThomas Moestl /*
68242c1b001SThomas Moestl  * Reset the transmitter
68342c1b001SThomas Moestl  */
68442c1b001SThomas Moestl static int
68542c1b001SThomas Moestl gem_reset_tx(sc)
68642c1b001SThomas Moestl 	struct gem_softc *sc;
68742c1b001SThomas Moestl {
68842c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
68942c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
69042c1b001SThomas Moestl 	int i;
69142c1b001SThomas Moestl 
69242c1b001SThomas Moestl 	/*
69342c1b001SThomas Moestl 	 * Resetting while DMA is in progress can cause a bus hang, so we
69442c1b001SThomas Moestl 	 * disable DMA first.
69542c1b001SThomas Moestl 	 */
69642c1b001SThomas Moestl 	gem_disable_tx(sc);
69742c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_TX_CONFIG, 0);
69842c1b001SThomas Moestl 	/* Wait till it finishes */
69942c1b001SThomas Moestl 	if (!gem_bitwait(sc, GEM_TX_CONFIG, 1, 0))
70042c1b001SThomas Moestl 		device_printf(sc->sc_dev, "cannot disable read dma\n");
70142c1b001SThomas Moestl 
70242c1b001SThomas Moestl 	/* Wait 5ms extra. */
70342c1b001SThomas Moestl 	DELAY(5000);
70442c1b001SThomas Moestl 
70542c1b001SThomas Moestl 	/* Finally, reset the ETX */
70642c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RESET, GEM_RESET_TX);
70742c1b001SThomas Moestl 	/* Wait till it finishes */
70842c1b001SThomas Moestl 	for (i = TRIES; i--; DELAY(100))
70942c1b001SThomas Moestl 		if ((bus_space_read_4(t, h, GEM_RESET) & GEM_RESET_TX) == 0)
71042c1b001SThomas Moestl 			break;
71142c1b001SThomas Moestl 	if (!gem_bitwait(sc, GEM_RESET, GEM_RESET_TX, 0)) {
71242c1b001SThomas Moestl 		device_printf(sc->sc_dev, "cannot reset receiver\n");
71342c1b001SThomas Moestl 		return (1);
71442c1b001SThomas Moestl 	}
71542c1b001SThomas Moestl 	return (0);
71642c1b001SThomas Moestl }
71742c1b001SThomas Moestl 
71842c1b001SThomas Moestl /*
71942c1b001SThomas Moestl  * disable receiver.
72042c1b001SThomas Moestl  */
72142c1b001SThomas Moestl static int
72242c1b001SThomas Moestl gem_disable_rx(sc)
72342c1b001SThomas Moestl 	struct gem_softc *sc;
72442c1b001SThomas Moestl {
72542c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
72642c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
72742c1b001SThomas Moestl 	u_int32_t cfg;
72842c1b001SThomas Moestl 
72942c1b001SThomas Moestl 	/* Flip the enable bit */
73042c1b001SThomas Moestl 	cfg = bus_space_read_4(t, h, GEM_MAC_RX_CONFIG);
73142c1b001SThomas Moestl 	cfg &= ~GEM_MAC_RX_ENABLE;
73242c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_CONFIG, cfg);
73342c1b001SThomas Moestl 
73442c1b001SThomas Moestl 	/* Wait for it to finish */
73542c1b001SThomas Moestl 	return (gem_bitwait(sc, GEM_MAC_RX_CONFIG, GEM_MAC_RX_ENABLE, 0));
73642c1b001SThomas Moestl }
73742c1b001SThomas Moestl 
73842c1b001SThomas Moestl /*
73942c1b001SThomas Moestl  * disable transmitter.
74042c1b001SThomas Moestl  */
74142c1b001SThomas Moestl static int
74242c1b001SThomas Moestl gem_disable_tx(sc)
74342c1b001SThomas Moestl 	struct gem_softc *sc;
74442c1b001SThomas Moestl {
74542c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
74642c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
74742c1b001SThomas Moestl 	u_int32_t cfg;
74842c1b001SThomas Moestl 
74942c1b001SThomas Moestl 	/* Flip the enable bit */
75042c1b001SThomas Moestl 	cfg = bus_space_read_4(t, h, GEM_MAC_TX_CONFIG);
75142c1b001SThomas Moestl 	cfg &= ~GEM_MAC_TX_ENABLE;
75242c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_TX_CONFIG, cfg);
75342c1b001SThomas Moestl 
75442c1b001SThomas Moestl 	/* Wait for it to finish */
75542c1b001SThomas Moestl 	return (gem_bitwait(sc, GEM_MAC_TX_CONFIG, GEM_MAC_TX_ENABLE, 0));
75642c1b001SThomas Moestl }
75742c1b001SThomas Moestl 
75842c1b001SThomas Moestl /*
75942c1b001SThomas Moestl  * Initialize interface.
76042c1b001SThomas Moestl  */
76142c1b001SThomas Moestl static int
76242c1b001SThomas Moestl gem_meminit(sc)
76342c1b001SThomas Moestl 	struct gem_softc *sc;
76442c1b001SThomas Moestl {
76542c1b001SThomas Moestl 	struct gem_rxsoft *rxs;
76642c1b001SThomas Moestl 	int i, error;
76742c1b001SThomas Moestl 
76842c1b001SThomas Moestl 	/*
76942c1b001SThomas Moestl 	 * Initialize the transmit descriptor ring.
77042c1b001SThomas Moestl 	 */
77142c1b001SThomas Moestl 	memset((void *)sc->sc_txdescs, 0, sizeof(sc->sc_txdescs));
77242c1b001SThomas Moestl 	for (i = 0; i < GEM_NTXDESC; i++) {
77342c1b001SThomas Moestl 		sc->sc_txdescs[i].gd_flags = 0;
77442c1b001SThomas Moestl 		sc->sc_txdescs[i].gd_addr = 0;
77542c1b001SThomas Moestl 	}
776305f2c06SThomas Moestl 	sc->sc_txfree = GEM_MAXTXFREE;
77742c1b001SThomas Moestl 	sc->sc_txnext = 0;
778336cca9eSBenno Rice 	sc->sc_txwin = 0;
77942c1b001SThomas Moestl 
78042c1b001SThomas Moestl 	/*
78142c1b001SThomas Moestl 	 * Initialize the receive descriptor and receive job
78242c1b001SThomas Moestl 	 * descriptor rings.
78342c1b001SThomas Moestl 	 */
78442c1b001SThomas Moestl 	for (i = 0; i < GEM_NRXDESC; i++) {
78542c1b001SThomas Moestl 		rxs = &sc->sc_rxsoft[i];
78642c1b001SThomas Moestl 		if (rxs->rxs_mbuf == NULL) {
78742c1b001SThomas Moestl 			if ((error = gem_add_rxbuf(sc, i)) != 0) {
78842c1b001SThomas Moestl 				device_printf(sc->sc_dev, "unable to "
78942c1b001SThomas Moestl 				    "allocate or map rx buffer %d, error = "
79042c1b001SThomas Moestl 				    "%d\n", i, error);
79142c1b001SThomas Moestl 				/*
79242c1b001SThomas Moestl 				 * XXX Should attempt to run with fewer receive
79342c1b001SThomas Moestl 				 * XXX buffers instead of just failing.
79442c1b001SThomas Moestl 				 */
79542c1b001SThomas Moestl 				gem_rxdrain(sc);
79642c1b001SThomas Moestl 				return (1);
79742c1b001SThomas Moestl 			}
79842c1b001SThomas Moestl 		} else
79942c1b001SThomas Moestl 			GEM_INIT_RXDESC(sc, i);
80042c1b001SThomas Moestl 	}
80142c1b001SThomas Moestl 	sc->sc_rxptr = 0;
802b2d59f42SThomas Moestl 	GEM_CDSYNC(sc, BUS_DMASYNC_PREWRITE);
803b2d59f42SThomas Moestl 	GEM_CDSYNC(sc, BUS_DMASYNC_PREREAD);
80442c1b001SThomas Moestl 
80542c1b001SThomas Moestl 	return (0);
80642c1b001SThomas Moestl }
80742c1b001SThomas Moestl 
80842c1b001SThomas Moestl static int
80942c1b001SThomas Moestl gem_ringsize(sz)
81042c1b001SThomas Moestl 	int sz;
81142c1b001SThomas Moestl {
81242c1b001SThomas Moestl 	int v = 0;
81342c1b001SThomas Moestl 
81442c1b001SThomas Moestl 	switch (sz) {
81542c1b001SThomas Moestl 	case 32:
81642c1b001SThomas Moestl 		v = GEM_RING_SZ_32;
81742c1b001SThomas Moestl 		break;
81842c1b001SThomas Moestl 	case 64:
81942c1b001SThomas Moestl 		v = GEM_RING_SZ_64;
82042c1b001SThomas Moestl 		break;
82142c1b001SThomas Moestl 	case 128:
82242c1b001SThomas Moestl 		v = GEM_RING_SZ_128;
82342c1b001SThomas Moestl 		break;
82442c1b001SThomas Moestl 	case 256:
82542c1b001SThomas Moestl 		v = GEM_RING_SZ_256;
82642c1b001SThomas Moestl 		break;
82742c1b001SThomas Moestl 	case 512:
82842c1b001SThomas Moestl 		v = GEM_RING_SZ_512;
82942c1b001SThomas Moestl 		break;
83042c1b001SThomas Moestl 	case 1024:
83142c1b001SThomas Moestl 		v = GEM_RING_SZ_1024;
83242c1b001SThomas Moestl 		break;
83342c1b001SThomas Moestl 	case 2048:
83442c1b001SThomas Moestl 		v = GEM_RING_SZ_2048;
83542c1b001SThomas Moestl 		break;
83642c1b001SThomas Moestl 	case 4096:
83742c1b001SThomas Moestl 		v = GEM_RING_SZ_4096;
83842c1b001SThomas Moestl 		break;
83942c1b001SThomas Moestl 	case 8192:
84042c1b001SThomas Moestl 		v = GEM_RING_SZ_8192;
84142c1b001SThomas Moestl 		break;
84242c1b001SThomas Moestl 	default:
84342c1b001SThomas Moestl 		printf("gem: invalid Receive Descriptor ring size\n");
84442c1b001SThomas Moestl 		break;
84542c1b001SThomas Moestl 	}
84642c1b001SThomas Moestl 	return (v);
84742c1b001SThomas Moestl }
84842c1b001SThomas Moestl 
84942c1b001SThomas Moestl /*
85042c1b001SThomas Moestl  * Initialization of interface; set up initialization block
85142c1b001SThomas Moestl  * and transmit/receive descriptor rings.
85242c1b001SThomas Moestl  */
85342c1b001SThomas Moestl static void
85442c1b001SThomas Moestl gem_init(xsc)
85542c1b001SThomas Moestl 	void *xsc;
85642c1b001SThomas Moestl {
85742c1b001SThomas Moestl 	struct gem_softc *sc = (struct gem_softc *)xsc;
858fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
85942c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
86042c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
86142c1b001SThomas Moestl 	int s;
86242c1b001SThomas Moestl 	u_int32_t v;
86342c1b001SThomas Moestl 
86442c1b001SThomas Moestl 	s = splnet();
86542c1b001SThomas Moestl 
86618100346SThomas Moestl #ifdef GEM_DEBUG
86742c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_init: calling stop", device_get_name(sc->sc_dev));
86818100346SThomas Moestl #endif
86942c1b001SThomas Moestl 	/*
87042c1b001SThomas Moestl 	 * Initialization sequence. The numbered steps below correspond
87142c1b001SThomas Moestl 	 * to the sequence outlined in section 6.3.5.1 in the Ethernet
87242c1b001SThomas Moestl 	 * Channel Engine manual (part of the PCIO manual).
87342c1b001SThomas Moestl 	 * See also the STP2002-STQ document from Sun Microsystems.
87442c1b001SThomas Moestl 	 */
87542c1b001SThomas Moestl 
87642c1b001SThomas Moestl 	/* step 1 & 2. Reset the Ethernet Channel */
877fc74a9f9SBrooks Davis 	gem_stop(sc->sc_ifp, 0);
87842c1b001SThomas Moestl 	gem_reset(sc);
87918100346SThomas Moestl #ifdef GEM_DEBUG
88042c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_init: restarting", device_get_name(sc->sc_dev));
88118100346SThomas Moestl #endif
88242c1b001SThomas Moestl 
88342c1b001SThomas Moestl 	/* Re-initialize the MIF */
88442c1b001SThomas Moestl 	gem_mifinit(sc);
88542c1b001SThomas Moestl 
88642c1b001SThomas Moestl 	/* step 3. Setup data structures in host memory */
88742c1b001SThomas Moestl 	gem_meminit(sc);
88842c1b001SThomas Moestl 
88942c1b001SThomas Moestl 	/* step 4. TX MAC registers & counters */
89042c1b001SThomas Moestl 	gem_init_regs(sc);
89142c1b001SThomas Moestl 	/* XXX: VLAN code from NetBSD temporarily removed. */
89242c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_MAC_MAX_FRAME,
89342c1b001SThomas Moestl             (ETHER_MAX_LEN + sizeof(struct ether_header)) | (0x2000<<16));
89442c1b001SThomas Moestl 
89542c1b001SThomas Moestl 	/* step 5. RX MAC registers & counters */
89642c1b001SThomas Moestl 	gem_setladrf(sc);
89742c1b001SThomas Moestl 
89842c1b001SThomas Moestl 	/* step 6 & 7. Program Descriptor Ring Base Addresses */
89942c1b001SThomas Moestl 	/* NOTE: we use only 32-bit DMA addresses here. */
90042c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_TX_RING_PTR_HI, 0);
90142c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_TX_RING_PTR_LO, GEM_CDTXADDR(sc, 0));
90242c1b001SThomas Moestl 
90342c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RX_RING_PTR_HI, 0);
90442c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RX_RING_PTR_LO, GEM_CDRXADDR(sc, 0));
90518100346SThomas Moestl #ifdef GEM_DEBUG
90642c1b001SThomas Moestl 	CTR3(KTR_GEM, "loading rx ring %lx, tx ring %lx, cddma %lx",
90742c1b001SThomas Moestl 	    GEM_CDRXADDR(sc, 0), GEM_CDTXADDR(sc, 0), sc->sc_cddma);
90818100346SThomas Moestl #endif
90942c1b001SThomas Moestl 
91042c1b001SThomas Moestl 	/* step 8. Global Configuration & Interrupt Mask */
91142c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_INTMASK,
91242c1b001SThomas Moestl 		      ~(GEM_INTR_TX_INTME|
91342c1b001SThomas Moestl 			GEM_INTR_TX_EMPTY|
91442c1b001SThomas Moestl 			GEM_INTR_RX_DONE|GEM_INTR_RX_NOBUF|
91542c1b001SThomas Moestl 			GEM_INTR_RX_TAG_ERR|GEM_INTR_PCS|
91642c1b001SThomas Moestl 			GEM_INTR_MAC_CONTROL|GEM_INTR_MIF|
91742c1b001SThomas Moestl 			GEM_INTR_BERR));
918336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_MAC_RX_MASK,
919336cca9eSBenno Rice 			GEM_MAC_RX_DONE|GEM_MAC_RX_FRAME_CNT);
92042c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_TX_MASK, 0xffff); /* XXXX */
92142c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_CONTROL_MASK, 0); /* XXXX */
92242c1b001SThomas Moestl 
92342c1b001SThomas Moestl 	/* step 9. ETX Configuration: use mostly default values */
92442c1b001SThomas Moestl 
92542c1b001SThomas Moestl 	/* Enable DMA */
92642c1b001SThomas Moestl 	v = gem_ringsize(GEM_NTXDESC /*XXX*/);
92742c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_TX_CONFIG,
92842c1b001SThomas Moestl 		v|GEM_TX_CONFIG_TXDMA_EN|
92942c1b001SThomas Moestl 		((0x400<<10)&GEM_TX_CONFIG_TXFIFO_TH));
93042c1b001SThomas Moestl 
93142c1b001SThomas Moestl 	/* step 10. ERX Configuration */
93242c1b001SThomas Moestl 
93342c1b001SThomas Moestl 	/* Encode Receive Descriptor ring size: four possible values */
93442c1b001SThomas Moestl 	v = gem_ringsize(GEM_NRXDESC /*XXX*/);
93542c1b001SThomas Moestl 
93642c1b001SThomas Moestl 	/* Enable DMA */
93742c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RX_CONFIG,
93842c1b001SThomas Moestl 		v|(GEM_THRSH_1024<<GEM_RX_CONFIG_FIFO_THRS_SHIFT)|
93942c1b001SThomas Moestl 		(2<<GEM_RX_CONFIG_FBOFF_SHFT)|GEM_RX_CONFIG_RXDMA_EN|
94042c1b001SThomas Moestl 		(0<<GEM_RX_CONFIG_CXM_START_SHFT));
94142c1b001SThomas Moestl 	/*
942336cca9eSBenno Rice 	 * The following value is for an OFF Threshold of about 3/4 full
943336cca9eSBenno Rice 	 * and an ON Threshold of 1/4 full.
94442c1b001SThomas Moestl 	 */
945336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_RX_PAUSE_THRESH,
946336cca9eSBenno Rice 	    (3 * sc->sc_rxfifosize / 256) |
947336cca9eSBenno Rice 	    (   (sc->sc_rxfifosize / 256) << 12));
948336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_RX_BLANKING, (6<<12)|6);
94942c1b001SThomas Moestl 
95042c1b001SThomas Moestl 	/* step 11. Configure Media */
951336cca9eSBenno Rice 	mii_mediachg(sc->sc_mii);
95242c1b001SThomas Moestl 
95342c1b001SThomas Moestl 	/* step 12. RX_MAC Configuration Register */
95442c1b001SThomas Moestl 	v = bus_space_read_4(t, h, GEM_MAC_RX_CONFIG);
95542c1b001SThomas Moestl 	v |= GEM_MAC_RX_ENABLE;
95642c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_CONFIG, v);
95742c1b001SThomas Moestl 
95842c1b001SThomas Moestl 	/* step 14. Issue Transmit Pending command */
95942c1b001SThomas Moestl 
96042c1b001SThomas Moestl 	/* step 15.  Give the reciever a swift kick */
96142c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RX_KICK, GEM_NRXDESC-4);
96242c1b001SThomas Moestl 
96342c1b001SThomas Moestl 	/* Start the one second timer. */
96442c1b001SThomas Moestl 	callout_reset(&sc->sc_tick_ch, hz, gem_tick, sc);
96542c1b001SThomas Moestl 
96642c1b001SThomas Moestl 	ifp->if_flags |= IFF_RUNNING;
96742c1b001SThomas Moestl 	ifp->if_flags &= ~IFF_OACTIVE;
96842c1b001SThomas Moestl 	ifp->if_timer = 0;
969336cca9eSBenno Rice 	sc->sc_ifflags = ifp->if_flags;
97042c1b001SThomas Moestl 	splx(s);
97142c1b001SThomas Moestl }
97242c1b001SThomas Moestl 
97342c1b001SThomas Moestl static int
974305f2c06SThomas Moestl gem_load_txmbuf(sc, m0)
97542c1b001SThomas Moestl 	struct gem_softc *sc;
97642c1b001SThomas Moestl 	struct mbuf *m0;
97742c1b001SThomas Moestl {
97842c1b001SThomas Moestl 	struct gem_txdma txd;
97942c1b001SThomas Moestl 	struct gem_txsoft *txs;
980305f2c06SThomas Moestl 	int error;
98142c1b001SThomas Moestl 
98242c1b001SThomas Moestl 	/* Get a work queue entry. */
98342c1b001SThomas Moestl 	if ((txs = STAILQ_FIRST(&sc->sc_txfreeq)) == NULL) {
984305f2c06SThomas Moestl 		/* Ran out of descriptors. */
985305f2c06SThomas Moestl 		return (-1);
986305f2c06SThomas Moestl 	}
987305f2c06SThomas Moestl 	txd.txd_sc = sc;
988305f2c06SThomas Moestl 	txd.txd_txs = txs;
989305f2c06SThomas Moestl 	txs->txs_mbuf = m0;
990305f2c06SThomas Moestl 	txs->txs_firstdesc = sc->sc_txnext;
991305f2c06SThomas Moestl 	error = bus_dmamap_load_mbuf(sc->sc_tdmatag, txs->txs_dmamap, m0,
992305f2c06SThomas Moestl 	    gem_txdma_callback, &txd, BUS_DMA_NOWAIT);
993305f2c06SThomas Moestl 	if (error != 0)
994305f2c06SThomas Moestl 		goto fail;
995305f2c06SThomas Moestl 	if (txs->txs_ndescs == -1) {
99642c1b001SThomas Moestl 		error = -1;
99742c1b001SThomas Moestl 		goto fail;
99842c1b001SThomas Moestl 	}
999305f2c06SThomas Moestl 
100042c1b001SThomas Moestl 	/* Sync the DMA map. */
1001305f2c06SThomas Moestl 	bus_dmamap_sync(sc->sc_tdmatag, txs->txs_dmamap,
100242c1b001SThomas Moestl 	    BUS_DMASYNC_PREWRITE);
1003305f2c06SThomas Moestl 
100418100346SThomas Moestl #ifdef GEM_DEBUG
100542c1b001SThomas Moestl 	CTR3(KTR_GEM, "load_mbuf: setting firstdesc=%d, lastdesc=%d, "
100642c1b001SThomas Moestl 	    "ndescs=%d", txs->txs_firstdesc, txs->txs_lastdesc,
100742c1b001SThomas Moestl 	    txs->txs_ndescs);
100818100346SThomas Moestl #endif
100942c1b001SThomas Moestl 	STAILQ_REMOVE_HEAD(&sc->sc_txfreeq, txs_q);
1010305f2c06SThomas Moestl 	STAILQ_INSERT_TAIL(&sc->sc_txdirtyq, txs, txs_q);
1011305f2c06SThomas Moestl 
1012305f2c06SThomas Moestl 	sc->sc_txnext = GEM_NEXTTX(txs->txs_lastdesc);
1013305f2c06SThomas Moestl 	sc->sc_txfree -= txs->txs_ndescs;
101442c1b001SThomas Moestl 	return (0);
101542c1b001SThomas Moestl 
101642c1b001SThomas Moestl fail:
101718100346SThomas Moestl #ifdef GEM_DEBUG
1018305f2c06SThomas Moestl 	CTR1(KTR_GEM, "gem_load_txmbuf failed (%d)", error);
101918100346SThomas Moestl #endif
1020305f2c06SThomas Moestl 	bus_dmamap_unload(sc->sc_tdmatag, txs->txs_dmamap);
102142c1b001SThomas Moestl 	return (error);
102242c1b001SThomas Moestl }
102342c1b001SThomas Moestl 
102442c1b001SThomas Moestl static void
102542c1b001SThomas Moestl gem_init_regs(sc)
102642c1b001SThomas Moestl 	struct gem_softc *sc;
102742c1b001SThomas Moestl {
102842c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
102942c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
1030fc74a9f9SBrooks Davis 	const u_char *laddr = IFP2ENADDR(sc->sc_ifp);
1031336cca9eSBenno Rice 	u_int32_t v;
103242c1b001SThomas Moestl 
103342c1b001SThomas Moestl 	/* These regs are not cleared on reset */
103442c1b001SThomas Moestl 	if (!sc->sc_inited) {
103542c1b001SThomas Moestl 
103642c1b001SThomas Moestl 		/* Wooo.  Magic values. */
103742c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_IPG0, 0);
103842c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_IPG1, 8);
103942c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_IPG2, 4);
104042c1b001SThomas Moestl 
104142c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_MAC_MIN_FRAME, ETHER_MIN_LEN);
104242c1b001SThomas Moestl 		/* Max frame and max burst size */
104342c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_MAC_MAX_FRAME,
1044336cca9eSBenno Rice 		    ETHER_MAX_LEN | (0x2000<<16));
1045336cca9eSBenno Rice 
104642c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_PREAMBLE_LEN, 0x7);
104742c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_JAM_SIZE, 0x4);
104842c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ATTEMPT_LIMIT, 0x10);
104942c1b001SThomas Moestl 		/* Dunno.... */
105042c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_CONTROL_TYPE, 0x8088);
105142c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_RANDOM_SEED,
1052336cca9eSBenno Rice 		    ((laddr[5]<<8)|laddr[4])&0x3ff);
1053336cca9eSBenno Rice 
105442c1b001SThomas Moestl 		/* Secondary MAC addr set to 0:0:0:0:0:0 */
105542c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR3, 0);
105642c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR4, 0);
105742c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR5, 0);
1058336cca9eSBenno Rice 
1059336cca9eSBenno Rice 		/* MAC control addr set to 01:80:c2:00:00:01 */
106042c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR6, 0x0001);
106142c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR7, 0xc200);
106242c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR8, 0x0180);
106342c1b001SThomas Moestl 
106442c1b001SThomas Moestl 		/* MAC filter addr set to 0:0:0:0:0:0 */
106542c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR_FILTER0, 0);
106642c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR_FILTER1, 0);
106742c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR_FILTER2, 0);
106842c1b001SThomas Moestl 
106942c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADR_FLT_MASK1_2, 0);
107042c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADR_FLT_MASK0, 0);
107142c1b001SThomas Moestl 
107242c1b001SThomas Moestl 		sc->sc_inited = 1;
107342c1b001SThomas Moestl 	}
107442c1b001SThomas Moestl 
107542c1b001SThomas Moestl 	/* Counters need to be zeroed */
107642c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_NORM_COLL_CNT, 0);
107742c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_FIRST_COLL_CNT, 0);
107842c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_EXCESS_COLL_CNT, 0);
107942c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_LATE_COLL_CNT, 0);
108042c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_DEFER_TMR_CNT, 0);
108142c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_PEAK_ATTEMPTS, 0);
108242c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_FRAME_COUNT, 0);
108342c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_LEN_ERR_CNT, 0);
108442c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_ALIGN_ERR, 0);
108542c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_CRC_ERR_CNT, 0);
108642c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_CODE_VIOL, 0);
108742c1b001SThomas Moestl 
108842c1b001SThomas Moestl 	/* Un-pause stuff */
108942c1b001SThomas Moestl #if 0
109042c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_SEND_PAUSE_CMD, 0x1BF0);
109142c1b001SThomas Moestl #else
109242c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_SEND_PAUSE_CMD, 0);
109342c1b001SThomas Moestl #endif
109442c1b001SThomas Moestl 
109542c1b001SThomas Moestl 	/*
109642c1b001SThomas Moestl 	 * Set the station address.
109742c1b001SThomas Moestl 	 */
1098336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_MAC_ADDR0, (laddr[4]<<8)|laddr[5]);
1099336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_MAC_ADDR1, (laddr[2]<<8)|laddr[3]);
1100336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_MAC_ADDR2, (laddr[0]<<8)|laddr[1]);
1101336cca9eSBenno Rice 
1102336cca9eSBenno Rice 	/*
1103336cca9eSBenno Rice 	 * Enable MII outputs.  Enable GMII if there is a gigabit PHY.
1104336cca9eSBenno Rice 	 */
1105336cca9eSBenno Rice 	sc->sc_mif_config = bus_space_read_4(t, h, GEM_MIF_CONFIG);
1106336cca9eSBenno Rice 	v = GEM_MAC_XIF_TX_MII_ENA;
1107336cca9eSBenno Rice 	if (sc->sc_mif_config & GEM_MIF_CONFIG_MDI1) {
1108336cca9eSBenno Rice 		v |= GEM_MAC_XIF_FDPLX_LED;
1109336cca9eSBenno Rice 		if (sc->sc_flags & GEM_GIGABIT)
1110336cca9eSBenno Rice 			v |= GEM_MAC_XIF_GMII_MODE;
1111336cca9eSBenno Rice 	}
1112336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_MAC_XIF_CONFIG, v);
111342c1b001SThomas Moestl }
111442c1b001SThomas Moestl 
111542c1b001SThomas Moestl static void
111642c1b001SThomas Moestl gem_start(ifp)
111742c1b001SThomas Moestl 	struct ifnet *ifp;
111842c1b001SThomas Moestl {
111942c1b001SThomas Moestl 	struct gem_softc *sc = (struct gem_softc *)ifp->if_softc;
1120305f2c06SThomas Moestl 	struct mbuf *m0 = NULL;
112118100346SThomas Moestl 	int firsttx, ntx = 0, ofree, txmfail;
112242c1b001SThomas Moestl 
112342c1b001SThomas Moestl 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
112442c1b001SThomas Moestl 		return;
112542c1b001SThomas Moestl 
112642c1b001SThomas Moestl 	/*
112742c1b001SThomas Moestl 	 * Remember the previous number of free descriptors and
112842c1b001SThomas Moestl 	 * the first descriptor we'll use.
112942c1b001SThomas Moestl 	 */
113042c1b001SThomas Moestl 	ofree = sc->sc_txfree;
113142c1b001SThomas Moestl 	firsttx = sc->sc_txnext;
113242c1b001SThomas Moestl 
113318100346SThomas Moestl #ifdef GEM_DEBUG
113442c1b001SThomas Moestl 	CTR3(KTR_GEM, "%s: gem_start: txfree %d, txnext %d",
113542c1b001SThomas Moestl 	    device_get_name(sc->sc_dev), ofree, firsttx);
113618100346SThomas Moestl #endif
113742c1b001SThomas Moestl 
113842c1b001SThomas Moestl 	/*
113942c1b001SThomas Moestl 	 * Loop through the send queue, setting up transmit descriptors
114042c1b001SThomas Moestl 	 * until we drain the queue, or use up all available transmit
114142c1b001SThomas Moestl 	 * descriptors.
114242c1b001SThomas Moestl 	 */
114342c1b001SThomas Moestl 	txmfail = 0;
114418100346SThomas Moestl 	do {
114542c1b001SThomas Moestl 		/*
114642c1b001SThomas Moestl 		 * Grab a packet off the queue.
114742c1b001SThomas Moestl 		 */
114842c1b001SThomas Moestl 		IF_DEQUEUE(&ifp->if_snd, m0);
114942c1b001SThomas Moestl 		if (m0 == NULL)
115042c1b001SThomas Moestl 			break;
115142c1b001SThomas Moestl 
1152305f2c06SThomas Moestl 		txmfail = gem_load_txmbuf(sc, m0);
1153305f2c06SThomas Moestl 		if (txmfail > 0) {
1154305f2c06SThomas Moestl 			/* Drop the mbuf and complain. */
1155305f2c06SThomas Moestl 			printf("gem_start: error %d while loading mbuf dma "
1156305f2c06SThomas Moestl 			    "map\n", txmfail);
1157305f2c06SThomas Moestl 			continue;
1158305f2c06SThomas Moestl 		}
1159305f2c06SThomas Moestl 		/* Not enough descriptors. */
116042c1b001SThomas Moestl 		if (txmfail == -1) {
1161305f2c06SThomas Moestl 			if (sc->sc_txfree == GEM_MAXTXFREE)
1162305f2c06SThomas Moestl 				panic("gem_start: mbuf chain too long!");
116342c1b001SThomas Moestl 			IF_PREPEND(&ifp->if_snd, m0);
116442c1b001SThomas Moestl 			break;
116542c1b001SThomas Moestl 		}
116642c1b001SThomas Moestl 
116718100346SThomas Moestl 		ntx++;
1168305f2c06SThomas Moestl 		/* Kick the transmitter. */
116918100346SThomas Moestl #ifdef GEM_DEBUG
1170305f2c06SThomas Moestl 		CTR2(KTR_GEM, "%s: gem_start: kicking tx %d",
1171305f2c06SThomas Moestl 		    device_get_name(sc->sc_dev), sc->sc_txnext);
117218100346SThomas Moestl #endif
117342c1b001SThomas Moestl 		bus_space_write_4(sc->sc_bustag, sc->sc_h, GEM_TX_KICK,
117442c1b001SThomas Moestl 			sc->sc_txnext);
117542c1b001SThomas Moestl 
1176305f2c06SThomas Moestl 		if (ifp->if_bpf != NULL)
1177305f2c06SThomas Moestl 			bpf_mtap(ifp->if_bpf, m0);
117818100346SThomas Moestl 	} while (1);
1179305f2c06SThomas Moestl 
1180305f2c06SThomas Moestl 	if (txmfail == -1 || sc->sc_txfree == 0) {
1181305f2c06SThomas Moestl 		/* No more slots left; notify upper layer. */
1182305f2c06SThomas Moestl 		ifp->if_flags |= IFF_OACTIVE;
1183305f2c06SThomas Moestl 	}
1184305f2c06SThomas Moestl 
1185305f2c06SThomas Moestl 	if (ntx > 0) {
1186b2d59f42SThomas Moestl 		GEM_CDSYNC(sc, BUS_DMASYNC_PREWRITE);
1187b2d59f42SThomas Moestl 
118818100346SThomas Moestl #ifdef GEM_DEBUG
1189305f2c06SThomas Moestl 		CTR2(KTR_GEM, "%s: packets enqueued, OWN on %d",
1190305f2c06SThomas Moestl 		    device_get_name(sc->sc_dev), firsttx);
119118100346SThomas Moestl #endif
1192305f2c06SThomas Moestl 
119342c1b001SThomas Moestl 		/* Set a watchdog timer in case the chip flakes out. */
119442c1b001SThomas Moestl 		ifp->if_timer = 5;
119518100346SThomas Moestl #ifdef GEM_DEBUG
119642c1b001SThomas Moestl 		CTR2(KTR_GEM, "%s: gem_start: watchdog %d",
119742c1b001SThomas Moestl 			device_get_name(sc->sc_dev), ifp->if_timer);
119818100346SThomas Moestl #endif
119942c1b001SThomas Moestl 	}
120042c1b001SThomas Moestl }
120142c1b001SThomas Moestl 
120242c1b001SThomas Moestl /*
120342c1b001SThomas Moestl  * Transmit interrupt.
120442c1b001SThomas Moestl  */
120542c1b001SThomas Moestl static void
120642c1b001SThomas Moestl gem_tint(sc)
120742c1b001SThomas Moestl 	struct gem_softc *sc;
120842c1b001SThomas Moestl {
1209fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
121042c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
121142c1b001SThomas Moestl 	bus_space_handle_t mac = sc->sc_h;
121242c1b001SThomas Moestl 	struct gem_txsoft *txs;
121342c1b001SThomas Moestl 	int txlast;
1214336cca9eSBenno Rice 	int progress = 0;
121542c1b001SThomas Moestl 
121642c1b001SThomas Moestl 
121718100346SThomas Moestl #ifdef GEM_DEBUG
121842c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_tint", device_get_name(sc->sc_dev));
121918100346SThomas Moestl #endif
122042c1b001SThomas Moestl 
122142c1b001SThomas Moestl 	/*
122242c1b001SThomas Moestl 	 * Unload collision counters
122342c1b001SThomas Moestl 	 */
122442c1b001SThomas Moestl 	ifp->if_collisions +=
122542c1b001SThomas Moestl 		bus_space_read_4(t, mac, GEM_MAC_NORM_COLL_CNT) +
122642c1b001SThomas Moestl 		bus_space_read_4(t, mac, GEM_MAC_FIRST_COLL_CNT) +
122742c1b001SThomas Moestl 		bus_space_read_4(t, mac, GEM_MAC_EXCESS_COLL_CNT) +
122842c1b001SThomas Moestl 		bus_space_read_4(t, mac, GEM_MAC_LATE_COLL_CNT);
122942c1b001SThomas Moestl 
123042c1b001SThomas Moestl 	/*
123142c1b001SThomas Moestl 	 * then clear the hardware counters.
123242c1b001SThomas Moestl 	 */
123342c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_NORM_COLL_CNT, 0);
123442c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_FIRST_COLL_CNT, 0);
123542c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_EXCESS_COLL_CNT, 0);
123642c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_LATE_COLL_CNT, 0);
123742c1b001SThomas Moestl 
123842c1b001SThomas Moestl 	/*
123942c1b001SThomas Moestl 	 * Go through our Tx list and free mbufs for those
124042c1b001SThomas Moestl 	 * frames that have been transmitted.
124142c1b001SThomas Moestl 	 */
1242b2d59f42SThomas Moestl 	GEM_CDSYNC(sc, BUS_DMASYNC_POSTREAD);
124342c1b001SThomas Moestl 	while ((txs = STAILQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
124442c1b001SThomas Moestl 
124542c1b001SThomas Moestl #ifdef GEM_DEBUG
124642c1b001SThomas Moestl 		if (ifp->if_flags & IFF_DEBUG) {
124742c1b001SThomas Moestl 			int i;
124842c1b001SThomas Moestl 			printf("    txsoft %p transmit chain:\n", txs);
124942c1b001SThomas Moestl 			for (i = txs->txs_firstdesc;; i = GEM_NEXTTX(i)) {
125042c1b001SThomas Moestl 				printf("descriptor %d: ", i);
125142c1b001SThomas Moestl 				printf("gd_flags: 0x%016llx\t", (long long)
125242c1b001SThomas Moestl 					GEM_DMA_READ(sc, sc->sc_txdescs[i].gd_flags));
125342c1b001SThomas Moestl 				printf("gd_addr: 0x%016llx\n", (long long)
125442c1b001SThomas Moestl 					GEM_DMA_READ(sc, sc->sc_txdescs[i].gd_addr));
125542c1b001SThomas Moestl 				if (i == txs->txs_lastdesc)
125642c1b001SThomas Moestl 					break;
125742c1b001SThomas Moestl 			}
125842c1b001SThomas Moestl 		}
125942c1b001SThomas Moestl #endif
126042c1b001SThomas Moestl 
126142c1b001SThomas Moestl 		/*
126242c1b001SThomas Moestl 		 * In theory, we could harveast some descriptors before
126342c1b001SThomas Moestl 		 * the ring is empty, but that's a bit complicated.
126442c1b001SThomas Moestl 		 *
126542c1b001SThomas Moestl 		 * GEM_TX_COMPLETION points to the last descriptor
126642c1b001SThomas Moestl 		 * processed +1.
126742c1b001SThomas Moestl 		 */
126842c1b001SThomas Moestl 		txlast = bus_space_read_4(t, mac, GEM_TX_COMPLETION);
126918100346SThomas Moestl #ifdef GEM_DEBUG
127042c1b001SThomas Moestl 		CTR3(KTR_GEM, "gem_tint: txs->txs_firstdesc = %d, "
127142c1b001SThomas Moestl 		    "txs->txs_lastdesc = %d, txlast = %d",
127242c1b001SThomas Moestl 		    txs->txs_firstdesc, txs->txs_lastdesc, txlast);
127318100346SThomas Moestl #endif
127442c1b001SThomas Moestl 		if (txs->txs_firstdesc <= txs->txs_lastdesc) {
127542c1b001SThomas Moestl 			if ((txlast >= txs->txs_firstdesc) &&
127642c1b001SThomas Moestl 				(txlast <= txs->txs_lastdesc))
127742c1b001SThomas Moestl 				break;
127842c1b001SThomas Moestl 		} else {
127942c1b001SThomas Moestl 			/* Ick -- this command wraps */
128042c1b001SThomas Moestl 			if ((txlast >= txs->txs_firstdesc) ||
128142c1b001SThomas Moestl 				(txlast <= txs->txs_lastdesc))
128242c1b001SThomas Moestl 				break;
128342c1b001SThomas Moestl 		}
128442c1b001SThomas Moestl 
128518100346SThomas Moestl #ifdef GEM_DEBUG
128642c1b001SThomas Moestl 		CTR0(KTR_GEM, "gem_tint: releasing a desc");
128718100346SThomas Moestl #endif
128842c1b001SThomas Moestl 		STAILQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
128942c1b001SThomas Moestl 
129042c1b001SThomas Moestl 		sc->sc_txfree += txs->txs_ndescs;
129142c1b001SThomas Moestl 
1292305f2c06SThomas Moestl 		bus_dmamap_sync(sc->sc_tdmatag, txs->txs_dmamap,
129342c1b001SThomas Moestl 		    BUS_DMASYNC_POSTWRITE);
1294305f2c06SThomas Moestl 		bus_dmamap_unload(sc->sc_tdmatag, txs->txs_dmamap);
129542c1b001SThomas Moestl 		if (txs->txs_mbuf != NULL) {
129642c1b001SThomas Moestl 			m_freem(txs->txs_mbuf);
129742c1b001SThomas Moestl 			txs->txs_mbuf = NULL;
129842c1b001SThomas Moestl 		}
129942c1b001SThomas Moestl 
130042c1b001SThomas Moestl 		STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
130142c1b001SThomas Moestl 
130242c1b001SThomas Moestl 		ifp->if_opackets++;
1303336cca9eSBenno Rice 		progress = 1;
130442c1b001SThomas Moestl 	}
130542c1b001SThomas Moestl 
130618100346SThomas Moestl #ifdef GEM_DEBUG
130742c1b001SThomas Moestl 	CTR3(KTR_GEM, "gem_tint: GEM_TX_STATE_MACHINE %x "
130842c1b001SThomas Moestl 		"GEM_TX_DATA_PTR %llx "
130942c1b001SThomas Moestl 		"GEM_TX_COMPLETION %x",
131042c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_STATE_MACHINE),
131142c1b001SThomas Moestl 		((long long) bus_space_read_4(sc->sc_bustag, sc->sc_h,
131242c1b001SThomas Moestl 			GEM_TX_DATA_PTR_HI) << 32) |
131342c1b001SThomas Moestl 			     bus_space_read_4(sc->sc_bustag, sc->sc_h,
131442c1b001SThomas Moestl 			GEM_TX_DATA_PTR_LO),
131542c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_COMPLETION));
131618100346SThomas Moestl #endif
131742c1b001SThomas Moestl 
1318336cca9eSBenno Rice 	if (progress) {
1319336cca9eSBenno Rice 		if (sc->sc_txfree == GEM_NTXDESC - 1)
1320336cca9eSBenno Rice 			sc->sc_txwin = 0;
132142c1b001SThomas Moestl 
1322336cca9eSBenno Rice 		/* Freed some descriptors, so reset IFF_OACTIVE and restart. */
1323336cca9eSBenno Rice 		ifp->if_flags &= ~IFF_OACTIVE;
1324336cca9eSBenno Rice 		gem_start(ifp);
1325336cca9eSBenno Rice 
1326336cca9eSBenno Rice 		if (STAILQ_EMPTY(&sc->sc_txdirtyq))
1327336cca9eSBenno Rice 			ifp->if_timer = 0;
1328336cca9eSBenno Rice 	}
132942c1b001SThomas Moestl 
133018100346SThomas Moestl #ifdef GEM_DEBUG
133142c1b001SThomas Moestl 	CTR2(KTR_GEM, "%s: gem_tint: watchdog %d",
133242c1b001SThomas Moestl 		device_get_name(sc->sc_dev), ifp->if_timer);
133318100346SThomas Moestl #endif
133442c1b001SThomas Moestl }
133542c1b001SThomas Moestl 
133611e3f060SJake Burkholder #if 0
13370d80b9bdSThomas Moestl static void
13380d80b9bdSThomas Moestl gem_rint_timeout(arg)
13390d80b9bdSThomas Moestl 	void *arg;
13400d80b9bdSThomas Moestl {
13410d80b9bdSThomas Moestl 
13420d80b9bdSThomas Moestl 	gem_rint((struct gem_softc *)arg);
13430d80b9bdSThomas Moestl }
134411e3f060SJake Burkholder #endif
13450d80b9bdSThomas Moestl 
134642c1b001SThomas Moestl /*
134742c1b001SThomas Moestl  * Receive interrupt.
134842c1b001SThomas Moestl  */
134942c1b001SThomas Moestl static void
135042c1b001SThomas Moestl gem_rint(sc)
135142c1b001SThomas Moestl 	struct gem_softc *sc;
135242c1b001SThomas Moestl {
1353fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
135442c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
135542c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
135642c1b001SThomas Moestl 	struct gem_rxsoft *rxs;
135742c1b001SThomas Moestl 	struct mbuf *m;
135842c1b001SThomas Moestl 	u_int64_t rxstat;
1359336cca9eSBenno Rice 	u_int32_t rxcomp;
1360336cca9eSBenno Rice 	int i, len, progress = 0;
136142c1b001SThomas Moestl 
13620d80b9bdSThomas Moestl 	callout_stop(&sc->sc_rx_ch);
136318100346SThomas Moestl #ifdef GEM_DEBUG
136442c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_rint", device_get_name(sc->sc_dev));
136518100346SThomas Moestl #endif
1366336cca9eSBenno Rice 
1367336cca9eSBenno Rice 	/*
1368336cca9eSBenno Rice 	 * Read the completion register once.  This limits
1369336cca9eSBenno Rice 	 * how long the following loop can execute.
1370336cca9eSBenno Rice 	 */
1371336cca9eSBenno Rice 	rxcomp = bus_space_read_4(t, h, GEM_RX_COMPLETION);
1372336cca9eSBenno Rice 
137318100346SThomas Moestl #ifdef GEM_DEBUG
137442c1b001SThomas Moestl 	CTR2(KTR_GEM, "gem_rint: sc->rxptr %d, complete %d",
1375336cca9eSBenno Rice 	    sc->sc_rxptr, rxcomp);
137618100346SThomas Moestl #endif
1377b2d59f42SThomas Moestl 	GEM_CDSYNC(sc, BUS_DMASYNC_POSTREAD);
1378336cca9eSBenno Rice 	for (i = sc->sc_rxptr; i != rxcomp;
137942c1b001SThomas Moestl 	     i = GEM_NEXTRX(i)) {
138042c1b001SThomas Moestl 		rxs = &sc->sc_rxsoft[i];
138142c1b001SThomas Moestl 
138242c1b001SThomas Moestl 		rxstat = GEM_DMA_READ(sc, sc->sc_rxdescs[i].gd_flags);
138342c1b001SThomas Moestl 
138442c1b001SThomas Moestl 		if (rxstat & GEM_RD_OWN) {
1385336cca9eSBenno Rice #if 0 /* XXX: In case of emergency, re-enable this. */
138642c1b001SThomas Moestl 			/*
13870d80b9bdSThomas Moestl 			 * The descriptor is still marked as owned, although
13880d80b9bdSThomas Moestl 			 * it is supposed to have completed. This has been
13890d80b9bdSThomas Moestl 			 * observed on some machines. Just exiting here
13900d80b9bdSThomas Moestl 			 * might leave the packet sitting around until another
13910d80b9bdSThomas Moestl 			 * one arrives to trigger a new interrupt, which is
13920d80b9bdSThomas Moestl 			 * generally undesirable, so set up a timeout.
139342c1b001SThomas Moestl 			 */
13940d80b9bdSThomas Moestl 			callout_reset(&sc->sc_rx_ch, GEM_RXOWN_TICKS,
13950d80b9bdSThomas Moestl 			    gem_rint_timeout, sc);
1396336cca9eSBenno Rice #endif
139742c1b001SThomas Moestl 			break;
139842c1b001SThomas Moestl 		}
139942c1b001SThomas Moestl 
1400336cca9eSBenno Rice 		progress++;
1401336cca9eSBenno Rice 		ifp->if_ipackets++;
1402336cca9eSBenno Rice 
140342c1b001SThomas Moestl 		if (rxstat & GEM_RD_BAD_CRC) {
1404336cca9eSBenno Rice 			ifp->if_ierrors++;
140542c1b001SThomas Moestl 			device_printf(sc->sc_dev, "receive error: CRC error\n");
140642c1b001SThomas Moestl 			GEM_INIT_RXDESC(sc, i);
140742c1b001SThomas Moestl 			continue;
140842c1b001SThomas Moestl 		}
140942c1b001SThomas Moestl 
141042c1b001SThomas Moestl #ifdef GEM_DEBUG
141142c1b001SThomas Moestl 		if (ifp->if_flags & IFF_DEBUG) {
141242c1b001SThomas Moestl 			printf("    rxsoft %p descriptor %d: ", rxs, i);
141342c1b001SThomas Moestl 			printf("gd_flags: 0x%016llx\t", (long long)
141442c1b001SThomas Moestl 				GEM_DMA_READ(sc, sc->sc_rxdescs[i].gd_flags));
141542c1b001SThomas Moestl 			printf("gd_addr: 0x%016llx\n", (long long)
141642c1b001SThomas Moestl 				GEM_DMA_READ(sc, sc->sc_rxdescs[i].gd_addr));
141742c1b001SThomas Moestl 		}
141842c1b001SThomas Moestl #endif
141942c1b001SThomas Moestl 
142042c1b001SThomas Moestl 		/*
142142c1b001SThomas Moestl 		 * No errors; receive the packet.  Note the Gem
142242c1b001SThomas Moestl 		 * includes the CRC with every packet.
142342c1b001SThomas Moestl 		 */
142442c1b001SThomas Moestl 		len = GEM_RD_BUFLEN(rxstat);
142542c1b001SThomas Moestl 
142642c1b001SThomas Moestl 		/*
142742c1b001SThomas Moestl 		 * Allocate a new mbuf cluster.  If that fails, we are
142842c1b001SThomas Moestl 		 * out of memory, and must drop the packet and recycle
142942c1b001SThomas Moestl 		 * the buffer that's already attached to this descriptor.
143042c1b001SThomas Moestl 		 */
143142c1b001SThomas Moestl 		m = rxs->rxs_mbuf;
143242c1b001SThomas Moestl 		if (gem_add_rxbuf(sc, i) != 0) {
143342c1b001SThomas Moestl 			ifp->if_ierrors++;
143442c1b001SThomas Moestl 			GEM_INIT_RXDESC(sc, i);
143542c1b001SThomas Moestl 			continue;
143642c1b001SThomas Moestl 		}
143742c1b001SThomas Moestl 		m->m_data += 2; /* We're already off by two */
143842c1b001SThomas Moestl 
143942c1b001SThomas Moestl 		m->m_pkthdr.rcvif = ifp;
144042c1b001SThomas Moestl 		m->m_pkthdr.len = m->m_len = len - ETHER_CRC_LEN;
144142c1b001SThomas Moestl 
144242c1b001SThomas Moestl 		/* Pass it on. */
1443673d9191SSam Leffler 		(*ifp->if_input)(ifp, m);
144442c1b001SThomas Moestl 	}
144542c1b001SThomas Moestl 
1446336cca9eSBenno Rice 	if (progress) {
1447b2d59f42SThomas Moestl 		GEM_CDSYNC(sc, BUS_DMASYNC_PREWRITE);
144842c1b001SThomas Moestl 		/* Update the receive pointer. */
1449336cca9eSBenno Rice 		if (i == sc->sc_rxptr) {
1450336cca9eSBenno Rice 			device_printf(sc->sc_dev, "rint: ring wrap\n");
1451336cca9eSBenno Rice 		}
145242c1b001SThomas Moestl 		sc->sc_rxptr = i;
1453336cca9eSBenno Rice 		bus_space_write_4(t, h, GEM_RX_KICK, GEM_PREVRX(i));
1454336cca9eSBenno Rice 	}
145542c1b001SThomas Moestl 
145618100346SThomas Moestl #ifdef GEM_DEBUG
145742c1b001SThomas Moestl 	CTR2(KTR_GEM, "gem_rint: done sc->rxptr %d, complete %d",
145842c1b001SThomas Moestl 		sc->sc_rxptr, bus_space_read_4(t, h, GEM_RX_COMPLETION));
145918100346SThomas Moestl #endif
146042c1b001SThomas Moestl }
146142c1b001SThomas Moestl 
146242c1b001SThomas Moestl 
146342c1b001SThomas Moestl /*
146442c1b001SThomas Moestl  * gem_add_rxbuf:
146542c1b001SThomas Moestl  *
146642c1b001SThomas Moestl  *	Add a receive buffer to the indicated descriptor.
146742c1b001SThomas Moestl  */
146842c1b001SThomas Moestl static int
146942c1b001SThomas Moestl gem_add_rxbuf(sc, idx)
147042c1b001SThomas Moestl 	struct gem_softc *sc;
147142c1b001SThomas Moestl 	int idx;
147242c1b001SThomas Moestl {
147342c1b001SThomas Moestl 	struct gem_rxsoft *rxs = &sc->sc_rxsoft[idx];
147442c1b001SThomas Moestl 	struct mbuf *m;
147542c1b001SThomas Moestl 	int error;
147642c1b001SThomas Moestl 
1477a163d034SWarner Losh 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
147842c1b001SThomas Moestl 	if (m == NULL)
147942c1b001SThomas Moestl 		return (ENOBUFS);
1480305f2c06SThomas Moestl 	m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
148142c1b001SThomas Moestl 
148242c1b001SThomas Moestl #ifdef GEM_DEBUG
148342c1b001SThomas Moestl 	/* bzero the packet to check dma */
148442c1b001SThomas Moestl 	memset(m->m_ext.ext_buf, 0, m->m_ext.ext_size);
148542c1b001SThomas Moestl #endif
148642c1b001SThomas Moestl 
1487b2d59f42SThomas Moestl 	if (rxs->rxs_mbuf != NULL) {
1488b2d59f42SThomas Moestl 		bus_dmamap_sync(sc->sc_rdmatag, rxs->rxs_dmamap,
1489b2d59f42SThomas Moestl 		    BUS_DMASYNC_POSTREAD);
1490305f2c06SThomas Moestl 		bus_dmamap_unload(sc->sc_rdmatag, rxs->rxs_dmamap);
1491b2d59f42SThomas Moestl 	}
149242c1b001SThomas Moestl 
149342c1b001SThomas Moestl 	rxs->rxs_mbuf = m;
149442c1b001SThomas Moestl 
1495305f2c06SThomas Moestl 	error = bus_dmamap_load_mbuf(sc->sc_rdmatag, rxs->rxs_dmamap,
1496305f2c06SThomas Moestl 	    m, gem_rxdma_callback, rxs, BUS_DMA_NOWAIT);
149742c1b001SThomas Moestl 	if (error != 0 || rxs->rxs_paddr == 0) {
149842c1b001SThomas Moestl 		device_printf(sc->sc_dev, "can't load rx DMA map %d, error = "
149942c1b001SThomas Moestl 		    "%d\n", idx, error);
150042c1b001SThomas Moestl 		panic("gem_add_rxbuf");	/* XXX */
150142c1b001SThomas Moestl 	}
150242c1b001SThomas Moestl 
1503305f2c06SThomas Moestl 	bus_dmamap_sync(sc->sc_rdmatag, rxs->rxs_dmamap, BUS_DMASYNC_PREREAD);
150442c1b001SThomas Moestl 
150542c1b001SThomas Moestl 	GEM_INIT_RXDESC(sc, idx);
150642c1b001SThomas Moestl 
150742c1b001SThomas Moestl 	return (0);
150842c1b001SThomas Moestl }
150942c1b001SThomas Moestl 
151042c1b001SThomas Moestl 
151142c1b001SThomas Moestl static void
151242c1b001SThomas Moestl gem_eint(sc, status)
151342c1b001SThomas Moestl 	struct gem_softc *sc;
151442c1b001SThomas Moestl 	u_int status;
151542c1b001SThomas Moestl {
151642c1b001SThomas Moestl 
151742c1b001SThomas Moestl 	if ((status & GEM_INTR_MIF) != 0) {
151842c1b001SThomas Moestl 		device_printf(sc->sc_dev, "XXXlink status changed\n");
151942c1b001SThomas Moestl 		return;
152042c1b001SThomas Moestl 	}
152142c1b001SThomas Moestl 
152242c1b001SThomas Moestl 	device_printf(sc->sc_dev, "status=%x\n", status);
152342c1b001SThomas Moestl }
152442c1b001SThomas Moestl 
152542c1b001SThomas Moestl 
152642c1b001SThomas Moestl void
152742c1b001SThomas Moestl gem_intr(v)
152842c1b001SThomas Moestl 	void *v;
152942c1b001SThomas Moestl {
153042c1b001SThomas Moestl 	struct gem_softc *sc = (struct gem_softc *)v;
153142c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
153242c1b001SThomas Moestl 	bus_space_handle_t seb = sc->sc_h;
153342c1b001SThomas Moestl 	u_int32_t status;
153442c1b001SThomas Moestl 
153542c1b001SThomas Moestl 	status = bus_space_read_4(t, seb, GEM_STATUS);
153618100346SThomas Moestl #ifdef GEM_DEBUG
153742c1b001SThomas Moestl 	CTR3(KTR_GEM, "%s: gem_intr: cplt %x, status %x",
153842c1b001SThomas Moestl 		device_get_name(sc->sc_dev), (status>>19),
153942c1b001SThomas Moestl 		(u_int)status);
154018100346SThomas Moestl #endif
154142c1b001SThomas Moestl 
154242c1b001SThomas Moestl 	if ((status & (GEM_INTR_RX_TAG_ERR | GEM_INTR_BERR)) != 0)
154342c1b001SThomas Moestl 		gem_eint(sc, status);
154442c1b001SThomas Moestl 
154542c1b001SThomas Moestl 	if ((status & (GEM_INTR_TX_EMPTY | GEM_INTR_TX_INTME)) != 0)
154642c1b001SThomas Moestl 		gem_tint(sc);
154742c1b001SThomas Moestl 
154842c1b001SThomas Moestl 	if ((status & (GEM_INTR_RX_DONE | GEM_INTR_RX_NOBUF)) != 0)
154942c1b001SThomas Moestl 		gem_rint(sc);
155042c1b001SThomas Moestl 
155142c1b001SThomas Moestl 	/* We should eventually do more than just print out error stats. */
155242c1b001SThomas Moestl 	if (status & GEM_INTR_TX_MAC) {
155342c1b001SThomas Moestl 		int txstat = bus_space_read_4(t, seb, GEM_MAC_TX_STATUS);
155442c1b001SThomas Moestl 		if (txstat & ~GEM_MAC_TX_XMIT_DONE)
1555336cca9eSBenno Rice 			device_printf(sc->sc_dev, "MAC tx fault, status %x\n",
1556336cca9eSBenno Rice 			    txstat);
15579bb711b9SThomas Moestl 		if (txstat & (GEM_MAC_TX_UNDERRUN | GEM_MAC_TX_PKT_TOO_LONG))
15589bb711b9SThomas Moestl 			gem_init(sc);
155942c1b001SThomas Moestl 	}
156042c1b001SThomas Moestl 	if (status & GEM_INTR_RX_MAC) {
156142c1b001SThomas Moestl 		int rxstat = bus_space_read_4(t, seb, GEM_MAC_RX_STATUS);
156242c1b001SThomas Moestl 		if (rxstat & ~(GEM_MAC_RX_DONE | GEM_MAC_RX_FRAME_CNT))
1563336cca9eSBenno Rice 			device_printf(sc->sc_dev, "MAC rx fault, status %x\n",
1564336cca9eSBenno Rice 			    rxstat);
15659bb711b9SThomas Moestl 		if ((rxstat & GEM_MAC_RX_OVERFLOW) != 0)
15669bb711b9SThomas Moestl 			gem_init(sc);
156742c1b001SThomas Moestl 	}
156842c1b001SThomas Moestl }
156942c1b001SThomas Moestl 
157042c1b001SThomas Moestl 
157142c1b001SThomas Moestl static void
157242c1b001SThomas Moestl gem_watchdog(ifp)
157342c1b001SThomas Moestl 	struct ifnet *ifp;
157442c1b001SThomas Moestl {
157542c1b001SThomas Moestl 	struct gem_softc *sc = ifp->if_softc;
157642c1b001SThomas Moestl 
157718100346SThomas Moestl #ifdef GEM_DEBUG
157842c1b001SThomas Moestl 	CTR3(KTR_GEM, "gem_watchdog: GEM_RX_CONFIG %x GEM_MAC_RX_STATUS %x "
157942c1b001SThomas Moestl 		"GEM_MAC_RX_CONFIG %x",
158042c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_RX_CONFIG),
158142c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_RX_STATUS),
158242c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_RX_CONFIG));
158342c1b001SThomas Moestl 	CTR3(KTR_GEM, "gem_watchdog: GEM_TX_CONFIG %x GEM_MAC_TX_STATUS %x "
158442c1b001SThomas Moestl 		"GEM_MAC_TX_CONFIG %x",
158542c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_CONFIG),
158642c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_TX_STATUS),
158742c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_TX_CONFIG));
158818100346SThomas Moestl #endif
158942c1b001SThomas Moestl 
159042c1b001SThomas Moestl 	device_printf(sc->sc_dev, "device timeout\n");
159142c1b001SThomas Moestl 	++ifp->if_oerrors;
159242c1b001SThomas Moestl 
159342c1b001SThomas Moestl 	/* Try to get more packets going. */
159442c1b001SThomas Moestl 	gem_start(ifp);
159542c1b001SThomas Moestl }
159642c1b001SThomas Moestl 
159742c1b001SThomas Moestl /*
159842c1b001SThomas Moestl  * Initialize the MII Management Interface
159942c1b001SThomas Moestl  */
160042c1b001SThomas Moestl static void
160142c1b001SThomas Moestl gem_mifinit(sc)
160242c1b001SThomas Moestl 	struct gem_softc *sc;
160342c1b001SThomas Moestl {
160442c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
160542c1b001SThomas Moestl 	bus_space_handle_t mif = sc->sc_h;
160642c1b001SThomas Moestl 
160742c1b001SThomas Moestl 	/* Configure the MIF in frame mode */
160842c1b001SThomas Moestl 	sc->sc_mif_config = bus_space_read_4(t, mif, GEM_MIF_CONFIG);
160942c1b001SThomas Moestl 	sc->sc_mif_config &= ~GEM_MIF_CONFIG_BB_ENA;
161042c1b001SThomas Moestl 	bus_space_write_4(t, mif, GEM_MIF_CONFIG, sc->sc_mif_config);
161142c1b001SThomas Moestl }
161242c1b001SThomas Moestl 
161342c1b001SThomas Moestl /*
161442c1b001SThomas Moestl  * MII interface
161542c1b001SThomas Moestl  *
161642c1b001SThomas Moestl  * The GEM MII interface supports at least three different operating modes:
161742c1b001SThomas Moestl  *
161842c1b001SThomas Moestl  * Bitbang mode is implemented using data, clock and output enable registers.
161942c1b001SThomas Moestl  *
162042c1b001SThomas Moestl  * Frame mode is implemented by loading a complete frame into the frame
162142c1b001SThomas Moestl  * register and polling the valid bit for completion.
162242c1b001SThomas Moestl  *
162342c1b001SThomas Moestl  * Polling mode uses the frame register but completion is indicated by
162442c1b001SThomas Moestl  * an interrupt.
162542c1b001SThomas Moestl  *
162642c1b001SThomas Moestl  */
162742c1b001SThomas Moestl int
162842c1b001SThomas Moestl gem_mii_readreg(dev, phy, reg)
162942c1b001SThomas Moestl 	device_t dev;
163042c1b001SThomas Moestl 	int phy, reg;
163142c1b001SThomas Moestl {
163242c1b001SThomas Moestl 	struct gem_softc *sc = device_get_softc(dev);
163342c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
163442c1b001SThomas Moestl 	bus_space_handle_t mif = sc->sc_h;
163542c1b001SThomas Moestl 	int n;
163642c1b001SThomas Moestl 	u_int32_t v;
163742c1b001SThomas Moestl 
163842c1b001SThomas Moestl #ifdef GEM_DEBUG_PHY
163942c1b001SThomas Moestl 	printf("gem_mii_readreg: phy %d reg %d\n", phy, reg);
164042c1b001SThomas Moestl #endif
164142c1b001SThomas Moestl 
164242c1b001SThomas Moestl #if 0
164342c1b001SThomas Moestl 	/* Select the desired PHY in the MIF configuration register */
164442c1b001SThomas Moestl 	v = bus_space_read_4(t, mif, GEM_MIF_CONFIG);
164542c1b001SThomas Moestl 	/* Clear PHY select bit */
164642c1b001SThomas Moestl 	v &= ~GEM_MIF_CONFIG_PHY_SEL;
164742c1b001SThomas Moestl 	if (phy == GEM_PHYAD_EXTERNAL)
164842c1b001SThomas Moestl 		/* Set PHY select bit to get at external device */
164942c1b001SThomas Moestl 		v |= GEM_MIF_CONFIG_PHY_SEL;
165042c1b001SThomas Moestl 	bus_space_write_4(t, mif, GEM_MIF_CONFIG, v);
165142c1b001SThomas Moestl #endif
165242c1b001SThomas Moestl 
165342c1b001SThomas Moestl 	/* Construct the frame command */
165442c1b001SThomas Moestl 	v = (reg << GEM_MIF_REG_SHIFT)	| (phy << GEM_MIF_PHY_SHIFT) |
165542c1b001SThomas Moestl 		GEM_MIF_FRAME_READ;
165642c1b001SThomas Moestl 
165742c1b001SThomas Moestl 	bus_space_write_4(t, mif, GEM_MIF_FRAME, v);
165842c1b001SThomas Moestl 	for (n = 0; n < 100; n++) {
165942c1b001SThomas Moestl 		DELAY(1);
166042c1b001SThomas Moestl 		v = bus_space_read_4(t, mif, GEM_MIF_FRAME);
166142c1b001SThomas Moestl 		if (v & GEM_MIF_FRAME_TA0)
166242c1b001SThomas Moestl 			return (v & GEM_MIF_FRAME_DATA);
166342c1b001SThomas Moestl 	}
166442c1b001SThomas Moestl 
166542c1b001SThomas Moestl 	device_printf(sc->sc_dev, "mii_read timeout\n");
166642c1b001SThomas Moestl 	return (0);
166742c1b001SThomas Moestl }
166842c1b001SThomas Moestl 
166942c1b001SThomas Moestl int
167042c1b001SThomas Moestl gem_mii_writereg(dev, phy, reg, val)
167142c1b001SThomas Moestl 	device_t dev;
167242c1b001SThomas Moestl 	int phy, reg, val;
167342c1b001SThomas Moestl {
167442c1b001SThomas Moestl 	struct gem_softc *sc = device_get_softc(dev);
167542c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
167642c1b001SThomas Moestl 	bus_space_handle_t mif = sc->sc_h;
167742c1b001SThomas Moestl 	int n;
167842c1b001SThomas Moestl 	u_int32_t v;
167942c1b001SThomas Moestl 
168042c1b001SThomas Moestl #ifdef GEM_DEBUG_PHY
168142c1b001SThomas Moestl 	printf("gem_mii_writereg: phy %d reg %d val %x\n", phy, reg, val);
168242c1b001SThomas Moestl #endif
168342c1b001SThomas Moestl 
168442c1b001SThomas Moestl #if 0
168542c1b001SThomas Moestl 	/* Select the desired PHY in the MIF configuration register */
168642c1b001SThomas Moestl 	v = bus_space_read_4(t, mif, GEM_MIF_CONFIG);
168742c1b001SThomas Moestl 	/* Clear PHY select bit */
168842c1b001SThomas Moestl 	v &= ~GEM_MIF_CONFIG_PHY_SEL;
168942c1b001SThomas Moestl 	if (phy == GEM_PHYAD_EXTERNAL)
169042c1b001SThomas Moestl 		/* Set PHY select bit to get at external device */
169142c1b001SThomas Moestl 		v |= GEM_MIF_CONFIG_PHY_SEL;
169242c1b001SThomas Moestl 	bus_space_write_4(t, mif, GEM_MIF_CONFIG, v);
169342c1b001SThomas Moestl #endif
169442c1b001SThomas Moestl 	/* Construct the frame command */
169542c1b001SThomas Moestl 	v = GEM_MIF_FRAME_WRITE			|
169642c1b001SThomas Moestl 	    (phy << GEM_MIF_PHY_SHIFT)		|
169742c1b001SThomas Moestl 	    (reg << GEM_MIF_REG_SHIFT)		|
169842c1b001SThomas Moestl 	    (val & GEM_MIF_FRAME_DATA);
169942c1b001SThomas Moestl 
170042c1b001SThomas Moestl 	bus_space_write_4(t, mif, GEM_MIF_FRAME, v);
170142c1b001SThomas Moestl 	for (n = 0; n < 100; n++) {
170242c1b001SThomas Moestl 		DELAY(1);
170342c1b001SThomas Moestl 		v = bus_space_read_4(t, mif, GEM_MIF_FRAME);
170442c1b001SThomas Moestl 		if (v & GEM_MIF_FRAME_TA0)
170542c1b001SThomas Moestl 			return (1);
170642c1b001SThomas Moestl 	}
170742c1b001SThomas Moestl 
170842c1b001SThomas Moestl 	device_printf(sc->sc_dev, "mii_write timeout\n");
170942c1b001SThomas Moestl 	return (0);
171042c1b001SThomas Moestl }
171142c1b001SThomas Moestl 
171242c1b001SThomas Moestl void
171342c1b001SThomas Moestl gem_mii_statchg(dev)
171442c1b001SThomas Moestl 	device_t dev;
171542c1b001SThomas Moestl {
171642c1b001SThomas Moestl 	struct gem_softc *sc = device_get_softc(dev);
171742c1b001SThomas Moestl #ifdef GEM_DEBUG
171842c1b001SThomas Moestl 	int instance = IFM_INST(sc->sc_mii->mii_media.ifm_cur->ifm_media);
171942c1b001SThomas Moestl #endif
172042c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
172142c1b001SThomas Moestl 	bus_space_handle_t mac = sc->sc_h;
172242c1b001SThomas Moestl 	u_int32_t v;
172342c1b001SThomas Moestl 
172442c1b001SThomas Moestl #ifdef GEM_DEBUG
172542c1b001SThomas Moestl 	if (sc->sc_debug)
172642c1b001SThomas Moestl 		printf("gem_mii_statchg: status change: phy = %d\n",
172742c1b001SThomas Moestl 			sc->sc_phys[instance]);
172842c1b001SThomas Moestl #endif
172942c1b001SThomas Moestl 
173042c1b001SThomas Moestl 	/* Set tx full duplex options */
173142c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_TX_CONFIG, 0);
173242c1b001SThomas Moestl 	DELAY(10000); /* reg must be cleared and delay before changing. */
173342c1b001SThomas Moestl 	v = GEM_MAC_TX_ENA_IPG0|GEM_MAC_TX_NGU|GEM_MAC_TX_NGU_LIMIT|
173442c1b001SThomas Moestl 		GEM_MAC_TX_ENABLE;
173542c1b001SThomas Moestl 	if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) & IFM_FDX) != 0) {
173642c1b001SThomas Moestl 		v |= GEM_MAC_TX_IGN_CARRIER|GEM_MAC_TX_IGN_COLLIS;
173742c1b001SThomas Moestl 	}
173842c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_TX_CONFIG, v);
173942c1b001SThomas Moestl 
174042c1b001SThomas Moestl 	/* XIF Configuration */
174142c1b001SThomas Moestl  /* We should really calculate all this rather than rely on defaults */
174242c1b001SThomas Moestl 	v = bus_space_read_4(t, mac, GEM_MAC_XIF_CONFIG);
174342c1b001SThomas Moestl 	v = GEM_MAC_XIF_LINK_LED;
174442c1b001SThomas Moestl 	v |= GEM_MAC_XIF_TX_MII_ENA;
1745336cca9eSBenno Rice 
174642c1b001SThomas Moestl 	/* If an external transceiver is connected, enable its MII drivers */
174742c1b001SThomas Moestl 	sc->sc_mif_config = bus_space_read_4(t, mac, GEM_MIF_CONFIG);
174842c1b001SThomas Moestl 	if ((sc->sc_mif_config & GEM_MIF_CONFIG_MDI1) != 0) {
174942c1b001SThomas Moestl 		/* External MII needs echo disable if half duplex. */
175042c1b001SThomas Moestl 		if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) & IFM_FDX) != 0)
175142c1b001SThomas Moestl 			/* turn on full duplex LED */
175242c1b001SThomas Moestl 			v |= GEM_MAC_XIF_FDPLX_LED;
175342c1b001SThomas Moestl 		else
175442c1b001SThomas Moestl 	 		/* half duplex -- disable echo */
175542c1b001SThomas Moestl 	 		v |= GEM_MAC_XIF_ECHO_DISABL;
1756336cca9eSBenno Rice 
1757336cca9eSBenno Rice 		if (IFM_SUBTYPE(sc->sc_mii->mii_media_active) == IFM_1000_T)
1758336cca9eSBenno Rice 			v |= GEM_MAC_XIF_GMII_MODE;
1759336cca9eSBenno Rice 		else
1760336cca9eSBenno Rice 			v &= ~GEM_MAC_XIF_GMII_MODE;
176142c1b001SThomas Moestl 	} else {
176242c1b001SThomas Moestl 		/* Internal MII needs buf enable */
176342c1b001SThomas Moestl 		v |= GEM_MAC_XIF_MII_BUF_ENA;
176442c1b001SThomas Moestl 	}
176542c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_XIF_CONFIG, v);
176642c1b001SThomas Moestl }
176742c1b001SThomas Moestl 
176842c1b001SThomas Moestl int
176942c1b001SThomas Moestl gem_mediachange(ifp)
177042c1b001SThomas Moestl 	struct ifnet *ifp;
177142c1b001SThomas Moestl {
177242c1b001SThomas Moestl 	struct gem_softc *sc = ifp->if_softc;
177342c1b001SThomas Moestl 
177442c1b001SThomas Moestl 	/* XXX Add support for serial media. */
177542c1b001SThomas Moestl 
177642c1b001SThomas Moestl 	return (mii_mediachg(sc->sc_mii));
177742c1b001SThomas Moestl }
177842c1b001SThomas Moestl 
177942c1b001SThomas Moestl void
178042c1b001SThomas Moestl gem_mediastatus(ifp, ifmr)
178142c1b001SThomas Moestl 	struct ifnet *ifp;
178242c1b001SThomas Moestl 	struct ifmediareq *ifmr;
178342c1b001SThomas Moestl {
178442c1b001SThomas Moestl 	struct gem_softc *sc = ifp->if_softc;
178542c1b001SThomas Moestl 
178642c1b001SThomas Moestl 	if ((ifp->if_flags & IFF_UP) == 0)
178742c1b001SThomas Moestl 		return;
178842c1b001SThomas Moestl 
178942c1b001SThomas Moestl 	mii_pollstat(sc->sc_mii);
179042c1b001SThomas Moestl 	ifmr->ifm_active = sc->sc_mii->mii_media_active;
179142c1b001SThomas Moestl 	ifmr->ifm_status = sc->sc_mii->mii_media_status;
179242c1b001SThomas Moestl }
179342c1b001SThomas Moestl 
179442c1b001SThomas Moestl /*
179542c1b001SThomas Moestl  * Process an ioctl request.
179642c1b001SThomas Moestl  */
179742c1b001SThomas Moestl static int
179842c1b001SThomas Moestl gem_ioctl(ifp, cmd, data)
179942c1b001SThomas Moestl 	struct ifnet *ifp;
180042c1b001SThomas Moestl 	u_long cmd;
180142c1b001SThomas Moestl 	caddr_t data;
180242c1b001SThomas Moestl {
180342c1b001SThomas Moestl 	struct gem_softc *sc = ifp->if_softc;
180442c1b001SThomas Moestl 	struct ifreq *ifr = (struct ifreq *)data;
180542c1b001SThomas Moestl 	int s, error = 0;
180642c1b001SThomas Moestl 
180742c1b001SThomas Moestl 	switch (cmd) {
180842c1b001SThomas Moestl 	case SIOCSIFADDR:
180942c1b001SThomas Moestl 	case SIOCGIFADDR:
181042c1b001SThomas Moestl 	case SIOCSIFMTU:
181142c1b001SThomas Moestl 		error = ether_ioctl(ifp, cmd, data);
181242c1b001SThomas Moestl 		break;
181342c1b001SThomas Moestl 	case SIOCSIFFLAGS:
181442c1b001SThomas Moestl 		if (ifp->if_flags & IFF_UP) {
1815336cca9eSBenno Rice 			if ((sc->sc_ifflags ^ ifp->if_flags) == IFF_PROMISC)
181642c1b001SThomas Moestl 				gem_setladrf(sc);
181742c1b001SThomas Moestl 			else
181842c1b001SThomas Moestl 				gem_init(sc);
181942c1b001SThomas Moestl 		} else {
182042c1b001SThomas Moestl 			if (ifp->if_flags & IFF_RUNNING)
182142c1b001SThomas Moestl 				gem_stop(ifp, 0);
182242c1b001SThomas Moestl 		}
1823336cca9eSBenno Rice 		sc->sc_ifflags = ifp->if_flags;
182442c1b001SThomas Moestl 		error = 0;
182542c1b001SThomas Moestl 		break;
182642c1b001SThomas Moestl 	case SIOCADDMULTI:
182742c1b001SThomas Moestl 	case SIOCDELMULTI:
182842c1b001SThomas Moestl 		gem_setladrf(sc);
182942c1b001SThomas Moestl 		error = 0;
183042c1b001SThomas Moestl 		break;
183142c1b001SThomas Moestl 	case SIOCGIFMEDIA:
183242c1b001SThomas Moestl 	case SIOCSIFMEDIA:
183342c1b001SThomas Moestl 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii->mii_media, cmd);
183442c1b001SThomas Moestl 		break;
183542c1b001SThomas Moestl 	default:
1836305f2c06SThomas Moestl 		error = ENOTTY;
183742c1b001SThomas Moestl 		break;
183842c1b001SThomas Moestl 	}
183942c1b001SThomas Moestl 
184042c1b001SThomas Moestl 	/* Try to get things going again */
184142c1b001SThomas Moestl 	if (ifp->if_flags & IFF_UP)
184242c1b001SThomas Moestl 		gem_start(ifp);
184342c1b001SThomas Moestl 	splx(s);
184442c1b001SThomas Moestl 	return (error);
184542c1b001SThomas Moestl }
184642c1b001SThomas Moestl 
184742c1b001SThomas Moestl /*
184842c1b001SThomas Moestl  * Set up the logical address filter.
184942c1b001SThomas Moestl  */
185042c1b001SThomas Moestl static void
185142c1b001SThomas Moestl gem_setladrf(sc)
185242c1b001SThomas Moestl 	struct gem_softc *sc;
185342c1b001SThomas Moestl {
1854fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
185542c1b001SThomas Moestl 	struct ifmultiaddr *inm;
185642c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
185742c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
185842c1b001SThomas Moestl 	u_int32_t crc;
185942c1b001SThomas Moestl 	u_int32_t hash[16];
186042c1b001SThomas Moestl 	u_int32_t v;
1861336cca9eSBenno Rice 	int i;
186242c1b001SThomas Moestl 
186342c1b001SThomas Moestl 	/* Get current RX configuration */
186442c1b001SThomas Moestl 	v = bus_space_read_4(t, h, GEM_MAC_RX_CONFIG);
186542c1b001SThomas Moestl 
1866336cca9eSBenno Rice 	/*
1867336cca9eSBenno Rice 	 * Turn off promiscuous mode, promiscuous group mode (all multicast),
1868336cca9eSBenno Rice 	 * and hash filter.  Depending on the case, the right bit will be
1869336cca9eSBenno Rice 	 * enabled.
1870336cca9eSBenno Rice 	 */
1871336cca9eSBenno Rice 	v &= ~(GEM_MAC_RX_PROMISCUOUS|GEM_MAC_RX_HASH_FILTER|
1872336cca9eSBenno Rice 	    GEM_MAC_RX_PROMISC_GRP);
1873336cca9eSBenno Rice 
187442c1b001SThomas Moestl 	if ((ifp->if_flags & IFF_PROMISC) != 0) {
1875336cca9eSBenno Rice 		/* Turn on promiscuous mode */
187642c1b001SThomas Moestl 		v |= GEM_MAC_RX_PROMISCUOUS;
187742c1b001SThomas Moestl 		goto chipit;
187842c1b001SThomas Moestl 	}
187942c1b001SThomas Moestl 	if ((ifp->if_flags & IFF_ALLMULTI) != 0) {
188042c1b001SThomas Moestl 		hash[3] = hash[2] = hash[1] = hash[0] = 0xffff;
188142c1b001SThomas Moestl 		ifp->if_flags |= IFF_ALLMULTI;
1882336cca9eSBenno Rice 		v |= GEM_MAC_RX_PROMISC_GRP;
188342c1b001SThomas Moestl 		goto chipit;
188442c1b001SThomas Moestl 	}
188542c1b001SThomas Moestl 
188642c1b001SThomas Moestl 	/*
188742c1b001SThomas Moestl 	 * Set up multicast address filter by passing all multicast addresses
1888336cca9eSBenno Rice 	 * through a crc generator, and then using the high order 8 bits as an
1889336cca9eSBenno Rice 	 * index into the 256 bit logical address filter.  The high order 4
1890336cca9eSBenno Rice 	 * bits selects the word, while the other 4 bits select the bit within
1891336cca9eSBenno Rice 	 * the word (where bit 0 is the MSB).
189242c1b001SThomas Moestl 	 */
189342c1b001SThomas Moestl 
1894336cca9eSBenno Rice 	/* Clear hash table */
1895336cca9eSBenno Rice 	memset(hash, 0, sizeof(hash));
1896336cca9eSBenno Rice 
1897fc74a9f9SBrooks Davis 	TAILQ_FOREACH(inm, &ifp->if_multiaddrs, ifma_link) {
189842c1b001SThomas Moestl 		if (inm->ifma_addr->sa_family != AF_LINK)
189942c1b001SThomas Moestl 			continue;
1900c240bd8cSMarius Strobl 		crc = ether_crc32_le(LLADDR((struct sockaddr_dl *)
1901c240bd8cSMarius Strobl 		    inm->ifma_addr), ETHER_ADDR_LEN);
190242c1b001SThomas Moestl 
190342c1b001SThomas Moestl 		/* Just want the 8 most significant bits. */
190442c1b001SThomas Moestl 		crc >>= 24;
190542c1b001SThomas Moestl 
190642c1b001SThomas Moestl 		/* Set the corresponding bit in the filter. */
1907336cca9eSBenno Rice 		hash[crc >> 4] |= 1 << (15 - (crc & 15));
1908336cca9eSBenno Rice 	}
1909336cca9eSBenno Rice 
1910336cca9eSBenno Rice 	v |= GEM_MAC_RX_HASH_FILTER;
1911336cca9eSBenno Rice 	ifp->if_flags &= ~IFF_ALLMULTI;
1912336cca9eSBenno Rice 
1913336cca9eSBenno Rice 	/* Now load the hash table into the chip (if we are using it) */
1914336cca9eSBenno Rice 	for (i = 0; i < 16; i++) {
1915336cca9eSBenno Rice 		bus_space_write_4(t, h,
1916336cca9eSBenno Rice 		    GEM_MAC_HASH0 + i * (GEM_MAC_HASH1-GEM_MAC_HASH0),
1917336cca9eSBenno Rice 		    hash[i]);
191842c1b001SThomas Moestl 	}
191942c1b001SThomas Moestl 
192042c1b001SThomas Moestl chipit:
192142c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_CONFIG, v);
192242c1b001SThomas Moestl }
1923