xref: /freebsd/sys/dev/gem/if_gem.c (revision 11e3f060115b9ff5e05f4e890feafb77e15cf9e2)
142c1b001SThomas Moestl /*
242c1b001SThomas Moestl  * Copyright (C) 2001 Eduardo Horvath.
342c1b001SThomas Moestl  * All rights reserved.
442c1b001SThomas Moestl  *
542c1b001SThomas Moestl  * Redistribution and use in source and binary forms, with or without
642c1b001SThomas Moestl  * modification, are permitted provided that the following conditions
742c1b001SThomas Moestl  * are met:
842c1b001SThomas Moestl  * 1. Redistributions of source code must retain the above copyright
942c1b001SThomas Moestl  *    notice, this list of conditions and the following disclaimer.
1042c1b001SThomas Moestl  * 2. Redistributions in binary form must reproduce the above copyright
1142c1b001SThomas Moestl  *    notice, this list of conditions and the following disclaimer in the
1242c1b001SThomas Moestl  *    documentation and/or other materials provided with the distribution.
1342c1b001SThomas Moestl  *
1442c1b001SThomas Moestl  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR  ``AS IS'' AND
1542c1b001SThomas Moestl  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1642c1b001SThomas Moestl  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
1742c1b001SThomas Moestl  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR  BE LIABLE
1842c1b001SThomas Moestl  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
1942c1b001SThomas Moestl  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2042c1b001SThomas Moestl  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2142c1b001SThomas Moestl  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2242c1b001SThomas Moestl  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2342c1b001SThomas Moestl  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2442c1b001SThomas Moestl  * SUCH DAMAGE.
2542c1b001SThomas Moestl  *
26336cca9eSBenno Rice  *	from: NetBSD: gem.c,v 1.21 2002/06/01 23:50:58 lukem Exp
2742c1b001SThomas Moestl  *
2842c1b001SThomas Moestl  * $FreeBSD$
2942c1b001SThomas Moestl  */
3042c1b001SThomas Moestl 
3142c1b001SThomas Moestl /*
3242c1b001SThomas Moestl  * Driver for Sun GEM ethernet controllers.
3342c1b001SThomas Moestl  */
3442c1b001SThomas Moestl 
3542c1b001SThomas Moestl #define	GEM_DEBUG
3642c1b001SThomas Moestl 
3742c1b001SThomas Moestl #include <sys/param.h>
3842c1b001SThomas Moestl #include <sys/systm.h>
3942c1b001SThomas Moestl #include <sys/bus.h>
4042c1b001SThomas Moestl #include <sys/callout.h>
41a30d4b32SMike Barcroft #include <sys/endian.h>
4242c1b001SThomas Moestl #include <sys/mbuf.h>
4342c1b001SThomas Moestl #include <sys/malloc.h>
4442c1b001SThomas Moestl #include <sys/kernel.h>
4542c1b001SThomas Moestl #include <sys/socket.h>
4642c1b001SThomas Moestl #include <sys/sockio.h>
4742c1b001SThomas Moestl 
4842c1b001SThomas Moestl #include <net/ethernet.h>
4942c1b001SThomas Moestl #include <net/if.h>
5042c1b001SThomas Moestl #include <net/if_arp.h>
5142c1b001SThomas Moestl #include <net/if_dl.h>
5242c1b001SThomas Moestl #include <net/if_media.h>
5342c1b001SThomas Moestl 
5442c1b001SThomas Moestl #include <machine/bus.h>
5542c1b001SThomas Moestl 
5642c1b001SThomas Moestl #include <dev/mii/mii.h>
5742c1b001SThomas Moestl #include <dev/mii/miivar.h>
5842c1b001SThomas Moestl 
5942c1b001SThomas Moestl #include <gem/if_gemreg.h>
6042c1b001SThomas Moestl #include <gem/if_gemvar.h>
6142c1b001SThomas Moestl 
6242c1b001SThomas Moestl #define TRIES	10000
6342c1b001SThomas Moestl 
64e51a25f8SAlfred Perlstein static void	gem_start(struct ifnet *);
65e51a25f8SAlfred Perlstein static void	gem_stop(struct ifnet *, int);
66e51a25f8SAlfred Perlstein static int	gem_ioctl(struct ifnet *, u_long, caddr_t);
67e51a25f8SAlfred Perlstein static void	gem_cddma_callback(void *, bus_dma_segment_t *, int, int);
68e51a25f8SAlfred Perlstein static void	gem_rxdma_callback(void *, bus_dma_segment_t *, int, int);
69e51a25f8SAlfred Perlstein static void	gem_txdma_callback(void *, bus_dma_segment_t *, int, int);
70e51a25f8SAlfred Perlstein static void	gem_tick(void *);
71e51a25f8SAlfred Perlstein static void	gem_watchdog(struct ifnet *);
72e51a25f8SAlfred Perlstein static void	gem_init(void *);
73e51a25f8SAlfred Perlstein static void	gem_init_regs(struct gem_softc *sc);
74e51a25f8SAlfred Perlstein static int	gem_ringsize(int sz);
75e51a25f8SAlfred Perlstein static int	gem_meminit(struct gem_softc *);
76e51a25f8SAlfred Perlstein static int	gem_dmamap_load_mbuf(struct gem_softc *, struct mbuf *,
77e51a25f8SAlfred Perlstein     bus_dmamap_callback_t *,  struct gem_txjob *, int);
78e51a25f8SAlfred Perlstein static void	gem_dmamap_unload_mbuf(struct gem_softc *, struct gem_txjob *);
79e51a25f8SAlfred Perlstein static void	gem_dmamap_commit_mbuf(struct gem_softc *, struct gem_txjob *);
80e51a25f8SAlfred Perlstein static void	gem_mifinit(struct gem_softc *);
81e51a25f8SAlfred Perlstein static int	gem_bitwait(struct gem_softc *sc, bus_addr_t r,
82e51a25f8SAlfred Perlstein     u_int32_t clr, u_int32_t set);
83e51a25f8SAlfred Perlstein static int	gem_reset_rx(struct gem_softc *);
84e51a25f8SAlfred Perlstein static int	gem_reset_tx(struct gem_softc *);
85e51a25f8SAlfred Perlstein static int	gem_disable_rx(struct gem_softc *);
86e51a25f8SAlfred Perlstein static int	gem_disable_tx(struct gem_softc *);
87e51a25f8SAlfred Perlstein static void	gem_rxdrain(struct gem_softc *);
88e51a25f8SAlfred Perlstein static int	gem_add_rxbuf(struct gem_softc *, int);
89e51a25f8SAlfred Perlstein static void	gem_setladrf(struct gem_softc *);
9042c1b001SThomas Moestl 
91e51a25f8SAlfred Perlstein struct mbuf	*gem_get(struct gem_softc *, int, int);
92e51a25f8SAlfred Perlstein static void	gem_eint(struct gem_softc *, u_int);
93e51a25f8SAlfred Perlstein static void	gem_rint(struct gem_softc *);
9411e3f060SJake Burkholder #if 0
950d80b9bdSThomas Moestl static void	gem_rint_timeout(void *);
9611e3f060SJake Burkholder #endif
97e51a25f8SAlfred Perlstein static void	gem_tint(struct gem_softc *);
9842c1b001SThomas Moestl #ifdef notyet
99e51a25f8SAlfred Perlstein static void	gem_power(int, void *);
10042c1b001SThomas Moestl #endif
10142c1b001SThomas Moestl 
10242c1b001SThomas Moestl devclass_t gem_devclass;
10342c1b001SThomas Moestl DRIVER_MODULE(miibus, gem, miibus_driver, miibus_devclass, 0, 0);
10442c1b001SThomas Moestl MODULE_DEPEND(gem, miibus, 1, 1, 1);
10542c1b001SThomas Moestl 
10642c1b001SThomas Moestl #ifdef GEM_DEBUG
10742c1b001SThomas Moestl #define	DPRINTF(sc, x)	if ((sc)->sc_arpcom.ac_if.if_flags & IFF_DEBUG) \
10842c1b001SThomas Moestl 				printf x
10942c1b001SThomas Moestl #include <sys/ktr.h>
11042c1b001SThomas Moestl #define	KTR_GEM		KTR_CT2
11142c1b001SThomas Moestl #else
11242c1b001SThomas Moestl #define	DPRINTF(sc, x)	/* nothing */
11342c1b001SThomas Moestl #endif
11442c1b001SThomas Moestl 
11542c1b001SThomas Moestl #define	GEM_NSEGS GEM_NTXSEGS
11642c1b001SThomas Moestl 
11742c1b001SThomas Moestl /*
11842c1b001SThomas Moestl  * gem_attach:
11942c1b001SThomas Moestl  *
12042c1b001SThomas Moestl  *	Attach a Gem interface to the system.
12142c1b001SThomas Moestl  */
12242c1b001SThomas Moestl int
12342c1b001SThomas Moestl gem_attach(sc)
12442c1b001SThomas Moestl 	struct gem_softc *sc;
12542c1b001SThomas Moestl {
12642c1b001SThomas Moestl 	struct ifnet *ifp = &sc->sc_arpcom.ac_if;
12742c1b001SThomas Moestl 	struct mii_softc *child;
12842c1b001SThomas Moestl 	int i, error;
129336cca9eSBenno Rice 	u_int32_t v;
13042c1b001SThomas Moestl 
13142c1b001SThomas Moestl 	/* Make sure the chip is stopped. */
13242c1b001SThomas Moestl 	ifp->if_softc = sc;
13342c1b001SThomas Moestl 	gem_reset(sc);
13442c1b001SThomas Moestl 
13542c1b001SThomas Moestl 	error = bus_dma_tag_create(NULL, 1, 0, BUS_SPACE_MAXADDR_32BIT,
13642c1b001SThomas Moestl 	    BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, GEM_NSEGS,
13742c1b001SThomas Moestl 	    BUS_SPACE_MAXSIZE_32BIT, 0, &sc->sc_pdmatag);
13842c1b001SThomas Moestl 	if (error)
13942c1b001SThomas Moestl 		return (error);
14042c1b001SThomas Moestl 
14142c1b001SThomas Moestl 	error = bus_dma_tag_create(sc->sc_pdmatag, 1, 0,
14242c1b001SThomas Moestl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, MAXBSIZE,
14342c1b001SThomas Moestl 	    GEM_NSEGS, BUS_SPACE_MAXSIZE_32BIT, BUS_DMA_ALLOCNOW,
14442c1b001SThomas Moestl 	    &sc->sc_dmatag);
14542c1b001SThomas Moestl 	if (error)
14642c1b001SThomas Moestl 		goto fail_0;
14742c1b001SThomas Moestl 
14842c1b001SThomas Moestl 	error = bus_dma_tag_create(sc->sc_pdmatag, PAGE_SIZE, 0,
14942c1b001SThomas Moestl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
15042c1b001SThomas Moestl 	    sizeof(struct gem_control_data), 1,
15142c1b001SThomas Moestl 	    sizeof(struct gem_control_data), BUS_DMA_ALLOCNOW,
15242c1b001SThomas Moestl 	    &sc->sc_cdmatag);
15342c1b001SThomas Moestl 	if (error)
15442c1b001SThomas Moestl 		goto fail_1;
15542c1b001SThomas Moestl 
15642c1b001SThomas Moestl 	/*
15742c1b001SThomas Moestl 	 * Allocate the control data structures, and create and load the
15842c1b001SThomas Moestl 	 * DMA map for it.
15942c1b001SThomas Moestl 	 */
16042c1b001SThomas Moestl 	if ((error = bus_dmamem_alloc(sc->sc_cdmatag,
16142c1b001SThomas Moestl 	    (void **)&sc->sc_control_data, 0, &sc->sc_cddmamap))) {
16242c1b001SThomas Moestl 		device_printf(sc->sc_dev, "unable to allocate control data,"
16342c1b001SThomas Moestl 		    " error = %d\n", error);
16442c1b001SThomas Moestl 		goto fail_2;
16542c1b001SThomas Moestl 	}
16642c1b001SThomas Moestl 
16742c1b001SThomas Moestl 	sc->sc_cddma = 0;
16842c1b001SThomas Moestl 	if ((error = bus_dmamap_load(sc->sc_cdmatag, sc->sc_cddmamap,
16942c1b001SThomas Moestl 	    sc->sc_control_data, sizeof(struct gem_control_data),
17042c1b001SThomas Moestl 	    gem_cddma_callback, sc, 0)) != 0 || sc->sc_cddma == 0) {
17142c1b001SThomas Moestl 		device_printf(sc->sc_dev, "unable to load control data DMA "
17242c1b001SThomas Moestl 		    "map, error = %d\n", error);
17342c1b001SThomas Moestl 		goto fail_3;
17442c1b001SThomas Moestl 	}
17542c1b001SThomas Moestl 
17642c1b001SThomas Moestl 	/*
17742c1b001SThomas Moestl 	 * Initialize the transmit job descriptors.
17842c1b001SThomas Moestl 	 */
17942c1b001SThomas Moestl 	STAILQ_INIT(&sc->sc_txfreeq);
18042c1b001SThomas Moestl 	STAILQ_INIT(&sc->sc_txdirtyq);
18142c1b001SThomas Moestl 
18242c1b001SThomas Moestl 	/*
18342c1b001SThomas Moestl 	 * Create the transmit buffer DMA maps.
18442c1b001SThomas Moestl 	 */
18542c1b001SThomas Moestl 	error = ENOMEM;
18642c1b001SThomas Moestl 	for (i = 0; i < GEM_TXQUEUELEN; i++) {
18742c1b001SThomas Moestl 		struct gem_txsoft *txs;
18842c1b001SThomas Moestl 
18942c1b001SThomas Moestl 		txs = &sc->sc_txsoft[i];
19042c1b001SThomas Moestl 		txs->txs_mbuf = NULL;
19142c1b001SThomas Moestl 		txs->txs_ndescs = 0;
19242c1b001SThomas Moestl 		if ((error = bus_dmamap_create(sc->sc_dmatag, 0,
19342c1b001SThomas Moestl 		    &txs->txs_dmamap)) != 0) {
19442c1b001SThomas Moestl 			device_printf(sc->sc_dev, "unable to create tx DMA map "
19542c1b001SThomas Moestl 			    "%d, error = %d\n", i, error);
19642c1b001SThomas Moestl 			goto fail_4;
19742c1b001SThomas Moestl 		}
19842c1b001SThomas Moestl 		STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
19942c1b001SThomas Moestl 	}
20042c1b001SThomas Moestl 
20142c1b001SThomas Moestl 	/*
20242c1b001SThomas Moestl 	 * Create the receive buffer DMA maps.
20342c1b001SThomas Moestl 	 */
20442c1b001SThomas Moestl 	for (i = 0; i < GEM_NRXDESC; i++) {
20542c1b001SThomas Moestl 		if ((error = bus_dmamap_create(sc->sc_dmatag, 0,
20642c1b001SThomas Moestl 		    &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
20742c1b001SThomas Moestl 			device_printf(sc->sc_dev, "unable to create rx DMA map "
20842c1b001SThomas Moestl 			    "%d, error = %d\n", i, error);
20942c1b001SThomas Moestl 			goto fail_5;
21042c1b001SThomas Moestl 		}
21142c1b001SThomas Moestl 		sc->sc_rxsoft[i].rxs_mbuf = NULL;
21242c1b001SThomas Moestl 	}
21342c1b001SThomas Moestl 
21442c1b001SThomas Moestl 
21542c1b001SThomas Moestl 	gem_mifinit(sc);
21642c1b001SThomas Moestl 
21742c1b001SThomas Moestl 	if ((error = mii_phy_probe(sc->sc_dev, &sc->sc_miibus, gem_mediachange,
21842c1b001SThomas Moestl 	    gem_mediastatus)) != 0) {
21942c1b001SThomas Moestl 		device_printf(sc->sc_dev, "phy probe failed: %d\n", error);
22042c1b001SThomas Moestl 		goto fail_5;
22142c1b001SThomas Moestl 	}
22242c1b001SThomas Moestl 	sc->sc_mii = device_get_softc(sc->sc_miibus);
22342c1b001SThomas Moestl 
22442c1b001SThomas Moestl 	/*
22542c1b001SThomas Moestl 	 * From this point forward, the attachment cannot fail.  A failure
22642c1b001SThomas Moestl 	 * before this point releases all resources that may have been
22742c1b001SThomas Moestl 	 * allocated.
22842c1b001SThomas Moestl 	 */
22942c1b001SThomas Moestl 
23042c1b001SThomas Moestl 	/* Announce ourselves. */
23142c1b001SThomas Moestl 	device_printf(sc->sc_dev, "Ethernet address:");
23242c1b001SThomas Moestl 	for (i = 0; i < 6; i++)
23342c1b001SThomas Moestl 		printf("%c%02x", i > 0 ? ':' : ' ', sc->sc_arpcom.ac_enaddr[i]);
234336cca9eSBenno Rice 
235336cca9eSBenno Rice 	/* Get RX FIFO size */
236336cca9eSBenno Rice 	sc->sc_rxfifosize = 64 *
237336cca9eSBenno Rice 	    bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_RX_FIFO_SIZE);
238336cca9eSBenno Rice 	printf(", %uKB RX fifo", sc->sc_rxfifosize / 1024);
239336cca9eSBenno Rice 
240336cca9eSBenno Rice 	/* Get TX FIFO size */
241336cca9eSBenno Rice 	v = bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_FIFO_SIZE);
242336cca9eSBenno Rice 	printf(", %uKB TX fifo\n", v / 16);
24342c1b001SThomas Moestl 
24442c1b001SThomas Moestl 	/* Initialize ifnet structure. */
24542c1b001SThomas Moestl 	ifp->if_softc = sc;
24642c1b001SThomas Moestl 	ifp->if_unit = device_get_unit(sc->sc_dev);
24742c1b001SThomas Moestl 	ifp->if_name = "gem";
24842c1b001SThomas Moestl 	ifp->if_mtu = ETHERMTU;
24942c1b001SThomas Moestl 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
25042c1b001SThomas Moestl 	ifp->if_start = gem_start;
25142c1b001SThomas Moestl 	ifp->if_ioctl = gem_ioctl;
25242c1b001SThomas Moestl 	ifp->if_watchdog = gem_watchdog;
25342c1b001SThomas Moestl 	ifp->if_init = gem_init;
25442c1b001SThomas Moestl 	ifp->if_output = ether_output;
25542c1b001SThomas Moestl 	ifp->if_snd.ifq_maxlen = GEM_TXQUEUELEN;
25642c1b001SThomas Moestl 	/*
25742c1b001SThomas Moestl 	 * Walk along the list of attached MII devices and
25842c1b001SThomas Moestl 	 * establish an `MII instance' to `phy number'
25942c1b001SThomas Moestl 	 * mapping. We'll use this mapping in media change
26042c1b001SThomas Moestl 	 * requests to determine which phy to use to program
26142c1b001SThomas Moestl 	 * the MIF configuration register.
26242c1b001SThomas Moestl 	 */
26342c1b001SThomas Moestl 	for (child = LIST_FIRST(&sc->sc_mii->mii_phys); child != NULL;
26442c1b001SThomas Moestl 	     child = LIST_NEXT(child, mii_list)) {
26542c1b001SThomas Moestl 		/*
26642c1b001SThomas Moestl 		 * Note: we support just two PHYs: the built-in
26742c1b001SThomas Moestl 		 * internal device and an external on the MII
26842c1b001SThomas Moestl 		 * connector.
26942c1b001SThomas Moestl 		 */
27042c1b001SThomas Moestl 		if (child->mii_phy > 1 || child->mii_inst > 1) {
27142c1b001SThomas Moestl 			device_printf(sc->sc_dev, "cannot accomodate "
27242c1b001SThomas Moestl 			    "MII device %s at phy %d, instance %d\n",
27342c1b001SThomas Moestl 			    device_get_name(child->mii_dev),
27442c1b001SThomas Moestl 			    child->mii_phy, child->mii_inst);
27542c1b001SThomas Moestl 			continue;
27642c1b001SThomas Moestl 		}
27742c1b001SThomas Moestl 
27842c1b001SThomas Moestl 		sc->sc_phys[child->mii_inst] = child->mii_phy;
27942c1b001SThomas Moestl 	}
28042c1b001SThomas Moestl 
28142c1b001SThomas Moestl 	/*
28242c1b001SThomas Moestl 	 * Now select and activate the PHY we will use.
28342c1b001SThomas Moestl 	 *
28442c1b001SThomas Moestl 	 * The order of preference is External (MDI1),
28542c1b001SThomas Moestl 	 * Internal (MDI0), Serial Link (no MII).
28642c1b001SThomas Moestl 	 */
28742c1b001SThomas Moestl 	if (sc->sc_phys[1]) {
28842c1b001SThomas Moestl #ifdef GEM_DEBUG
28942c1b001SThomas Moestl 		printf("using external phy\n");
29042c1b001SThomas Moestl #endif
29142c1b001SThomas Moestl 		sc->sc_mif_config |= GEM_MIF_CONFIG_PHY_SEL;
29242c1b001SThomas Moestl 	} else {
29342c1b001SThomas Moestl #ifdef GEM_DEBUG
29442c1b001SThomas Moestl 		printf("using internal phy\n");
29542c1b001SThomas Moestl #endif
29642c1b001SThomas Moestl 		sc->sc_mif_config &= ~GEM_MIF_CONFIG_PHY_SEL;
29742c1b001SThomas Moestl 	}
29842c1b001SThomas Moestl 	bus_space_write_4(sc->sc_bustag, sc->sc_h, GEM_MIF_CONFIG,
29942c1b001SThomas Moestl 	    sc->sc_mif_config);
30042c1b001SThomas Moestl 	/* Attach the interface. */
30142c1b001SThomas Moestl 	ether_ifattach(ifp, ETHER_BPF_SUPPORTED);
30242c1b001SThomas Moestl 
30342c1b001SThomas Moestl #if notyet
30442c1b001SThomas Moestl 	/*
30542c1b001SThomas Moestl 	 * Add a suspend hook to make sure we come back up after a
30642c1b001SThomas Moestl 	 * resume.
30742c1b001SThomas Moestl 	 */
30842c1b001SThomas Moestl 	sc->sc_powerhook = powerhook_establish(gem_power, sc);
30942c1b001SThomas Moestl 	if (sc->sc_powerhook == NULL)
31042c1b001SThomas Moestl 		device_printf(sc->sc_dev, "WARNING: unable to establish power "
31142c1b001SThomas Moestl 		    "hook\n");
31242c1b001SThomas Moestl #endif
31342c1b001SThomas Moestl 
31442c1b001SThomas Moestl 	callout_init(&sc->sc_tick_ch, 0);
3150d80b9bdSThomas Moestl 	callout_init(&sc->sc_rx_ch, 0);
31642c1b001SThomas Moestl 	return (0);
31742c1b001SThomas Moestl 
31842c1b001SThomas Moestl 	/*
31942c1b001SThomas Moestl 	 * Free any resources we've allocated during the failed attach
32042c1b001SThomas Moestl 	 * attempt.  Do this in reverse order and fall through.
32142c1b001SThomas Moestl 	 */
32242c1b001SThomas Moestl fail_5:
32342c1b001SThomas Moestl 	for (i = 0; i < GEM_NRXDESC; i++) {
32442c1b001SThomas Moestl 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
32542c1b001SThomas Moestl 			bus_dmamap_destroy(sc->sc_dmatag,
32642c1b001SThomas Moestl 			    sc->sc_rxsoft[i].rxs_dmamap);
32742c1b001SThomas Moestl 	}
32842c1b001SThomas Moestl fail_4:
32942c1b001SThomas Moestl 	for (i = 0; i < GEM_TXQUEUELEN; i++) {
33042c1b001SThomas Moestl 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
33142c1b001SThomas Moestl 			bus_dmamap_destroy(sc->sc_dmatag,
33242c1b001SThomas Moestl 			    sc->sc_txsoft[i].txs_dmamap);
33342c1b001SThomas Moestl 	}
33442c1b001SThomas Moestl 	bus_dmamap_unload(sc->sc_dmatag, sc->sc_cddmamap);
33542c1b001SThomas Moestl fail_3:
33642c1b001SThomas Moestl 	bus_dmamem_free(sc->sc_cdmatag, sc->sc_control_data,
33742c1b001SThomas Moestl 	    sc->sc_cddmamap);
33842c1b001SThomas Moestl fail_2:
33942c1b001SThomas Moestl 	bus_dma_tag_destroy(sc->sc_cdmatag);
34042c1b001SThomas Moestl fail_1:
34142c1b001SThomas Moestl 	bus_dma_tag_destroy(sc->sc_dmatag);
34242c1b001SThomas Moestl fail_0:
34342c1b001SThomas Moestl 	bus_dma_tag_destroy(sc->sc_pdmatag);
34442c1b001SThomas Moestl 	return (error);
34542c1b001SThomas Moestl }
34642c1b001SThomas Moestl 
34742c1b001SThomas Moestl static void
34842c1b001SThomas Moestl gem_cddma_callback(xsc, segs, nsegs, error)
34942c1b001SThomas Moestl 	void *xsc;
35042c1b001SThomas Moestl 	bus_dma_segment_t *segs;
35142c1b001SThomas Moestl 	int nsegs;
35242c1b001SThomas Moestl 	int error;
35342c1b001SThomas Moestl {
35442c1b001SThomas Moestl 	struct gem_softc *sc = (struct gem_softc *)xsc;
35542c1b001SThomas Moestl 
35642c1b001SThomas Moestl 	if (error != 0)
35742c1b001SThomas Moestl 		return;
35842c1b001SThomas Moestl 	if (nsegs != 1) {
35942c1b001SThomas Moestl 		/* can't happen... */
36042c1b001SThomas Moestl 		panic("gem_cddma_callback: bad control buffer segment count");
36142c1b001SThomas Moestl 	}
36242c1b001SThomas Moestl 	sc->sc_cddma = segs[0].ds_addr;
36342c1b001SThomas Moestl }
36442c1b001SThomas Moestl 
36542c1b001SThomas Moestl static void
36642c1b001SThomas Moestl gem_rxdma_callback(xsc, segs, nsegs, error)
36742c1b001SThomas Moestl 	void *xsc;
36842c1b001SThomas Moestl 	bus_dma_segment_t *segs;
36942c1b001SThomas Moestl 	int nsegs;
37042c1b001SThomas Moestl 	int error;
37142c1b001SThomas Moestl {
37242c1b001SThomas Moestl 	struct gem_rxsoft *rxs = (struct gem_rxsoft *)xsc;
37342c1b001SThomas Moestl 
37442c1b001SThomas Moestl 	if (error != 0)
37542c1b001SThomas Moestl 		return;
37642c1b001SThomas Moestl 	if (nsegs != 1) {
37742c1b001SThomas Moestl 		/* can't happen... */
37842c1b001SThomas Moestl 		panic("gem_rxdma_callback: bad control buffer segment count");
37942c1b001SThomas Moestl 	}
38042c1b001SThomas Moestl 	rxs->rxs_paddr = segs[0].ds_addr;
38142c1b001SThomas Moestl }
38242c1b001SThomas Moestl 
38342c1b001SThomas Moestl /*
38442c1b001SThomas Moestl  * This is called multiple times in our version of dmamap_load_mbuf, but should
38542c1b001SThomas Moestl  * be fit for a generic version that only calls it once.
38642c1b001SThomas Moestl  */
38742c1b001SThomas Moestl static void
38842c1b001SThomas Moestl gem_txdma_callback(xsc, segs, nsegs, error)
38942c1b001SThomas Moestl 	void *xsc;
39042c1b001SThomas Moestl 	bus_dma_segment_t *segs;
39142c1b001SThomas Moestl 	int nsegs;
39242c1b001SThomas Moestl 	int error;
39342c1b001SThomas Moestl {
39442c1b001SThomas Moestl 	struct gem_txdma *tx = (struct gem_txdma *)xsc;
39542c1b001SThomas Moestl 	int seg;
39642c1b001SThomas Moestl 
39742c1b001SThomas Moestl 	tx->txd_error = error;
39842c1b001SThomas Moestl 	if (error != 0)
39942c1b001SThomas Moestl 		return;
40042c1b001SThomas Moestl 	tx->txd_nsegs = nsegs;
40142c1b001SThomas Moestl 
40242c1b001SThomas Moestl 	/*
40342c1b001SThomas Moestl 	 * Initialize the transmit descriptors.
40442c1b001SThomas Moestl 	 */
40542c1b001SThomas Moestl 	for (seg = 0; seg < nsegs;
40642c1b001SThomas Moestl 	     seg++, tx->txd_nexttx = GEM_NEXTTX(tx->txd_nexttx)) {
40742c1b001SThomas Moestl 		uint64_t flags;
40842c1b001SThomas Moestl 
40942c1b001SThomas Moestl 		DPRINTF(tx->txd_sc, ("txdma_cb: mapping seg %d (txd %d), len "
41042c1b001SThomas Moestl 		    "%lx, addr %#lx (%#lx)\n",  seg, tx->txd_nexttx,
41142c1b001SThomas Moestl 		    segs[seg].ds_len, segs[seg].ds_addr,
41242c1b001SThomas Moestl 		    GEM_DMA_WRITE(tx->txd_sc, segs[seg].ds_addr)));
41342c1b001SThomas Moestl 		CTR5(KTR_GEM, "txdma_cb: mapping seg %d (txd %d), len "
41442c1b001SThomas Moestl 		    "%lx, addr %#lx (%#lx)",  seg, tx->txd_nexttx,
41542c1b001SThomas Moestl 		    segs[seg].ds_len, segs[seg].ds_addr,
41642c1b001SThomas Moestl 		    GEM_DMA_WRITE(tx->txd_sc, segs[seg].ds_addr));
41742c1b001SThomas Moestl 		/*
41842c1b001SThomas Moestl 		 * If this is the first descriptor we're
41942c1b001SThomas Moestl 		 * enqueueing, set the start of packet flag,
42042c1b001SThomas Moestl 		 * and the checksum stuff if we want the hardware
42142c1b001SThomas Moestl 		 * to do it.
42242c1b001SThomas Moestl 		 */
42342c1b001SThomas Moestl 		tx->txd_sc->sc_txdescs[tx->txd_nexttx].gd_addr =
42442c1b001SThomas Moestl 		    GEM_DMA_WRITE(tx->txd_sc, segs[seg].ds_addr);
42542c1b001SThomas Moestl 		flags = segs[seg].ds_len & GEM_TD_BUFSIZE;
42642c1b001SThomas Moestl 		if ((tx->txd_flags & GTXD_FIRST) != 0 && seg == 0) {
42742c1b001SThomas Moestl 			CTR2(KTR_GEM, "txdma_cb: start of packet at seg %d, "
42842c1b001SThomas Moestl 			    "tx %d", seg, tx->txd_nexttx);
42942c1b001SThomas Moestl 			flags |= GEM_TD_START_OF_PACKET;
430336cca9eSBenno Rice 			if (++tx->txd_sc->sc_txwin > GEM_NTXSEGS * 2 / 3) {
431336cca9eSBenno Rice 				tx->txd_sc->sc_txwin = 0;
432336cca9eSBenno Rice 				flags |= GEM_TD_INTERRUPT_ME;
433336cca9eSBenno Rice 			}
43442c1b001SThomas Moestl 		}
43542c1b001SThomas Moestl 		if ((tx->txd_flags & GTXD_LAST) != 0 && seg == nsegs - 1) {
43642c1b001SThomas Moestl 			CTR2(KTR_GEM, "txdma_cb: end of packet at seg %d, "
43742c1b001SThomas Moestl 			    "tx %d", seg, tx->txd_nexttx);
43842c1b001SThomas Moestl 			flags |= GEM_TD_END_OF_PACKET;
43942c1b001SThomas Moestl 		}
44042c1b001SThomas Moestl 		tx->txd_sc->sc_txdescs[tx->txd_nexttx].gd_flags =
44142c1b001SThomas Moestl 		    GEM_DMA_WRITE(tx->txd_sc, flags);
44242c1b001SThomas Moestl 		tx->txd_lasttx = tx->txd_nexttx;
44342c1b001SThomas Moestl 	}
44442c1b001SThomas Moestl }
44542c1b001SThomas Moestl 
44642c1b001SThomas Moestl static void
44742c1b001SThomas Moestl gem_tick(arg)
44842c1b001SThomas Moestl 	void *arg;
44942c1b001SThomas Moestl {
45042c1b001SThomas Moestl 	struct gem_softc *sc = arg;
45142c1b001SThomas Moestl 	int s;
45242c1b001SThomas Moestl 
45342c1b001SThomas Moestl 	s = splnet();
45442c1b001SThomas Moestl 	mii_tick(sc->sc_mii);
45542c1b001SThomas Moestl 	splx(s);
45642c1b001SThomas Moestl 
45742c1b001SThomas Moestl 	callout_reset(&sc->sc_tick_ch, hz, gem_tick, sc);
45842c1b001SThomas Moestl }
45942c1b001SThomas Moestl 
46042c1b001SThomas Moestl static int
46142c1b001SThomas Moestl gem_bitwait(sc, r, clr, set)
46242c1b001SThomas Moestl 	struct gem_softc *sc;
46342c1b001SThomas Moestl 	bus_addr_t r;
46442c1b001SThomas Moestl 	u_int32_t clr;
46542c1b001SThomas Moestl 	u_int32_t set;
46642c1b001SThomas Moestl {
46742c1b001SThomas Moestl 	int i;
46842c1b001SThomas Moestl 	u_int32_t reg;
46942c1b001SThomas Moestl 
47042c1b001SThomas Moestl 	for (i = TRIES; i--; DELAY(100)) {
47142c1b001SThomas Moestl 		reg = bus_space_read_4(sc->sc_bustag, sc->sc_h, r);
47242c1b001SThomas Moestl 		if ((r & clr) == 0 && (r & set) == set)
47342c1b001SThomas Moestl 			return (1);
47442c1b001SThomas Moestl 	}
47542c1b001SThomas Moestl 	return (0);
47642c1b001SThomas Moestl }
47742c1b001SThomas Moestl 
47842c1b001SThomas Moestl void
47942c1b001SThomas Moestl gem_reset(sc)
48042c1b001SThomas Moestl 	struct gem_softc *sc;
48142c1b001SThomas Moestl {
48242c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
48342c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
48442c1b001SThomas Moestl 	int s;
48542c1b001SThomas Moestl 
48642c1b001SThomas Moestl 	s = splnet();
48742c1b001SThomas Moestl 	DPRINTF(sc, ("%s: gem_reset\n", device_get_name(sc->sc_dev)));
48842c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_reset", device_get_name(sc->sc_dev));
48942c1b001SThomas Moestl 	gem_reset_rx(sc);
49042c1b001SThomas Moestl 	gem_reset_tx(sc);
49142c1b001SThomas Moestl 
49242c1b001SThomas Moestl 	/* Do a full reset */
49342c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RESET, GEM_RESET_RX | GEM_RESET_TX);
49442c1b001SThomas Moestl 	if (!gem_bitwait(sc, GEM_RESET, GEM_RESET_RX | GEM_RESET_TX, 0))
49542c1b001SThomas Moestl 		device_printf(sc->sc_dev, "cannot reset device\n");
49642c1b001SThomas Moestl 	splx(s);
49742c1b001SThomas Moestl }
49842c1b001SThomas Moestl 
49942c1b001SThomas Moestl 
50042c1b001SThomas Moestl /*
50142c1b001SThomas Moestl  * gem_rxdrain:
50242c1b001SThomas Moestl  *
50342c1b001SThomas Moestl  *	Drain the receive queue.
50442c1b001SThomas Moestl  */
50542c1b001SThomas Moestl static void
50642c1b001SThomas Moestl gem_rxdrain(sc)
50742c1b001SThomas Moestl 	struct gem_softc *sc;
50842c1b001SThomas Moestl {
50942c1b001SThomas Moestl 	struct gem_rxsoft *rxs;
51042c1b001SThomas Moestl 	int i;
51142c1b001SThomas Moestl 
51242c1b001SThomas Moestl 	for (i = 0; i < GEM_NRXDESC; i++) {
51342c1b001SThomas Moestl 		rxs = &sc->sc_rxsoft[i];
51442c1b001SThomas Moestl 		if (rxs->rxs_mbuf != NULL) {
51542c1b001SThomas Moestl 			bus_dmamap_unload(sc->sc_dmatag, rxs->rxs_dmamap);
51642c1b001SThomas Moestl 			m_freem(rxs->rxs_mbuf);
51742c1b001SThomas Moestl 			rxs->rxs_mbuf = NULL;
51842c1b001SThomas Moestl 		}
51942c1b001SThomas Moestl 	}
52042c1b001SThomas Moestl }
52142c1b001SThomas Moestl 
52242c1b001SThomas Moestl /*
52342c1b001SThomas Moestl  * Reset the whole thing.
52442c1b001SThomas Moestl  */
52542c1b001SThomas Moestl static void
52642c1b001SThomas Moestl gem_stop(ifp, disable)
52742c1b001SThomas Moestl 	struct ifnet *ifp;
52842c1b001SThomas Moestl 	int disable;
52942c1b001SThomas Moestl {
53042c1b001SThomas Moestl 	struct gem_softc *sc = (struct gem_softc *)ifp->if_softc;
53142c1b001SThomas Moestl 	struct gem_txsoft *txs;
53242c1b001SThomas Moestl 
53342c1b001SThomas Moestl 	DPRINTF(sc, ("%s: gem_stop\n", device_get_name(sc->sc_dev)));
53442c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_stop", device_get_name(sc->sc_dev));
53542c1b001SThomas Moestl 
53642c1b001SThomas Moestl 	callout_stop(&sc->sc_tick_ch);
53742c1b001SThomas Moestl 
53842c1b001SThomas Moestl 	/* XXX - Should we reset these instead? */
53942c1b001SThomas Moestl 	gem_disable_tx(sc);
54042c1b001SThomas Moestl 	gem_disable_rx(sc);
54142c1b001SThomas Moestl 
54242c1b001SThomas Moestl 	/*
54342c1b001SThomas Moestl 	 * Release any queued transmit buffers.
54442c1b001SThomas Moestl 	 */
54542c1b001SThomas Moestl 	while ((txs = STAILQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
54642c1b001SThomas Moestl 		STAILQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
54742c1b001SThomas Moestl 		if (txs->txs_ndescs != 0) {
54842c1b001SThomas Moestl 			bus_dmamap_unload(sc->sc_dmatag, txs->txs_dmamap);
54942c1b001SThomas Moestl 			if (txs->txs_mbuf != NULL) {
55042c1b001SThomas Moestl 				m_freem(txs->txs_mbuf);
55142c1b001SThomas Moestl 				txs->txs_mbuf = NULL;
55242c1b001SThomas Moestl 			}
55342c1b001SThomas Moestl 		}
55442c1b001SThomas Moestl 		STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
55542c1b001SThomas Moestl 	}
55642c1b001SThomas Moestl 
55742c1b001SThomas Moestl 	if (disable)
55842c1b001SThomas Moestl 		gem_rxdrain(sc);
55942c1b001SThomas Moestl 
56042c1b001SThomas Moestl 	/*
56142c1b001SThomas Moestl 	 * Mark the interface down and cancel the watchdog timer.
56242c1b001SThomas Moestl 	 */
56342c1b001SThomas Moestl 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
56442c1b001SThomas Moestl 	ifp->if_timer = 0;
56542c1b001SThomas Moestl }
56642c1b001SThomas Moestl 
56742c1b001SThomas Moestl /*
56842c1b001SThomas Moestl  * Reset the receiver
56942c1b001SThomas Moestl  */
57042c1b001SThomas Moestl int
57142c1b001SThomas Moestl gem_reset_rx(sc)
57242c1b001SThomas Moestl 	struct gem_softc *sc;
57342c1b001SThomas Moestl {
57442c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
57542c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
57642c1b001SThomas Moestl 
57742c1b001SThomas Moestl 	/*
57842c1b001SThomas Moestl 	 * Resetting while DMA is in progress can cause a bus hang, so we
57942c1b001SThomas Moestl 	 * disable DMA first.
58042c1b001SThomas Moestl 	 */
58142c1b001SThomas Moestl 	gem_disable_rx(sc);
58242c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RX_CONFIG, 0);
58342c1b001SThomas Moestl 	/* Wait till it finishes */
58442c1b001SThomas Moestl 	if (!gem_bitwait(sc, GEM_RX_CONFIG, 1, 0))
58542c1b001SThomas Moestl 		device_printf(sc->sc_dev, "cannot disable read dma\n");
58642c1b001SThomas Moestl 
58742c1b001SThomas Moestl 	/* Wait 5ms extra. */
58842c1b001SThomas Moestl 	DELAY(5000);
58942c1b001SThomas Moestl 
59042c1b001SThomas Moestl 	/* Finally, reset the ERX */
59142c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RESET, GEM_RESET_RX);
59242c1b001SThomas Moestl 	/* Wait till it finishes */
59342c1b001SThomas Moestl 	if (!gem_bitwait(sc, GEM_RESET, GEM_RESET_TX, 0)) {
59442c1b001SThomas Moestl 		device_printf(sc->sc_dev, "cannot reset receiver\n");
59542c1b001SThomas Moestl 		return (1);
59642c1b001SThomas Moestl 	}
59742c1b001SThomas Moestl 	return (0);
59842c1b001SThomas Moestl }
59942c1b001SThomas Moestl 
60042c1b001SThomas Moestl 
60142c1b001SThomas Moestl /*
60242c1b001SThomas Moestl  * Reset the transmitter
60342c1b001SThomas Moestl  */
60442c1b001SThomas Moestl static int
60542c1b001SThomas Moestl gem_reset_tx(sc)
60642c1b001SThomas Moestl 	struct gem_softc *sc;
60742c1b001SThomas Moestl {
60842c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
60942c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
61042c1b001SThomas Moestl 	int i;
61142c1b001SThomas Moestl 
61242c1b001SThomas Moestl 	/*
61342c1b001SThomas Moestl 	 * Resetting while DMA is in progress can cause a bus hang, so we
61442c1b001SThomas Moestl 	 * disable DMA first.
61542c1b001SThomas Moestl 	 */
61642c1b001SThomas Moestl 	gem_disable_tx(sc);
61742c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_TX_CONFIG, 0);
61842c1b001SThomas Moestl 	/* Wait till it finishes */
61942c1b001SThomas Moestl 	if (!gem_bitwait(sc, GEM_TX_CONFIG, 1, 0))
62042c1b001SThomas Moestl 		device_printf(sc->sc_dev, "cannot disable read dma\n");
62142c1b001SThomas Moestl 
62242c1b001SThomas Moestl 	/* Wait 5ms extra. */
62342c1b001SThomas Moestl 	DELAY(5000);
62442c1b001SThomas Moestl 
62542c1b001SThomas Moestl 	/* Finally, reset the ETX */
62642c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RESET, GEM_RESET_TX);
62742c1b001SThomas Moestl 	/* Wait till it finishes */
62842c1b001SThomas Moestl 	for (i = TRIES; i--; DELAY(100))
62942c1b001SThomas Moestl 		if ((bus_space_read_4(t, h, GEM_RESET) & GEM_RESET_TX) == 0)
63042c1b001SThomas Moestl 			break;
63142c1b001SThomas Moestl 	if (!gem_bitwait(sc, GEM_RESET, GEM_RESET_TX, 0)) {
63242c1b001SThomas Moestl 		device_printf(sc->sc_dev, "cannot reset receiver\n");
63342c1b001SThomas Moestl 		return (1);
63442c1b001SThomas Moestl 	}
63542c1b001SThomas Moestl 	return (0);
63642c1b001SThomas Moestl }
63742c1b001SThomas Moestl 
63842c1b001SThomas Moestl /*
63942c1b001SThomas Moestl  * disable receiver.
64042c1b001SThomas Moestl  */
64142c1b001SThomas Moestl static int
64242c1b001SThomas Moestl gem_disable_rx(sc)
64342c1b001SThomas Moestl 	struct gem_softc *sc;
64442c1b001SThomas Moestl {
64542c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
64642c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
64742c1b001SThomas Moestl 	u_int32_t cfg;
64842c1b001SThomas Moestl 
64942c1b001SThomas Moestl 	/* Flip the enable bit */
65042c1b001SThomas Moestl 	cfg = bus_space_read_4(t, h, GEM_MAC_RX_CONFIG);
65142c1b001SThomas Moestl 	cfg &= ~GEM_MAC_RX_ENABLE;
65242c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_CONFIG, cfg);
65342c1b001SThomas Moestl 
65442c1b001SThomas Moestl 	/* Wait for it to finish */
65542c1b001SThomas Moestl 	return (gem_bitwait(sc, GEM_MAC_RX_CONFIG, GEM_MAC_RX_ENABLE, 0));
65642c1b001SThomas Moestl }
65742c1b001SThomas Moestl 
65842c1b001SThomas Moestl /*
65942c1b001SThomas Moestl  * disable transmitter.
66042c1b001SThomas Moestl  */
66142c1b001SThomas Moestl static int
66242c1b001SThomas Moestl gem_disable_tx(sc)
66342c1b001SThomas Moestl 	struct gem_softc *sc;
66442c1b001SThomas Moestl {
66542c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
66642c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
66742c1b001SThomas Moestl 	u_int32_t cfg;
66842c1b001SThomas Moestl 
66942c1b001SThomas Moestl 	/* Flip the enable bit */
67042c1b001SThomas Moestl 	cfg = bus_space_read_4(t, h, GEM_MAC_TX_CONFIG);
67142c1b001SThomas Moestl 	cfg &= ~GEM_MAC_TX_ENABLE;
67242c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_TX_CONFIG, cfg);
67342c1b001SThomas Moestl 
67442c1b001SThomas Moestl 	/* Wait for it to finish */
67542c1b001SThomas Moestl 	return (gem_bitwait(sc, GEM_MAC_TX_CONFIG, GEM_MAC_TX_ENABLE, 0));
67642c1b001SThomas Moestl }
67742c1b001SThomas Moestl 
67842c1b001SThomas Moestl /*
67942c1b001SThomas Moestl  * Initialize interface.
68042c1b001SThomas Moestl  */
68142c1b001SThomas Moestl static int
68242c1b001SThomas Moestl gem_meminit(sc)
68342c1b001SThomas Moestl 	struct gem_softc *sc;
68442c1b001SThomas Moestl {
68542c1b001SThomas Moestl 	struct gem_rxsoft *rxs;
68642c1b001SThomas Moestl 	int i, error;
68742c1b001SThomas Moestl 
68842c1b001SThomas Moestl 	/*
68942c1b001SThomas Moestl 	 * Initialize the transmit descriptor ring.
69042c1b001SThomas Moestl 	 */
69142c1b001SThomas Moestl 	memset((void *)sc->sc_txdescs, 0, sizeof(sc->sc_txdescs));
69242c1b001SThomas Moestl 	for (i = 0; i < GEM_NTXDESC; i++) {
69342c1b001SThomas Moestl 		sc->sc_txdescs[i].gd_flags = 0;
69442c1b001SThomas Moestl 		sc->sc_txdescs[i].gd_addr = 0;
69542c1b001SThomas Moestl 	}
69642c1b001SThomas Moestl 	GEM_CDTXSYNC(sc, 0, GEM_NTXDESC,
69742c1b001SThomas Moestl 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
698336cca9eSBenno Rice 	sc->sc_txfree = GEM_NTXDESC-1;
69942c1b001SThomas Moestl 	sc->sc_txnext = 0;
700336cca9eSBenno Rice 	sc->sc_txwin = 0;
70142c1b001SThomas Moestl 
70242c1b001SThomas Moestl 	/*
70342c1b001SThomas Moestl 	 * Initialize the receive descriptor and receive job
70442c1b001SThomas Moestl 	 * descriptor rings.
70542c1b001SThomas Moestl 	 */
70642c1b001SThomas Moestl 	for (i = 0; i < GEM_NRXDESC; i++) {
70742c1b001SThomas Moestl 		rxs = &sc->sc_rxsoft[i];
70842c1b001SThomas Moestl 		if (rxs->rxs_mbuf == NULL) {
70942c1b001SThomas Moestl 			if ((error = gem_add_rxbuf(sc, i)) != 0) {
71042c1b001SThomas Moestl 				device_printf(sc->sc_dev, "unable to "
71142c1b001SThomas Moestl 				    "allocate or map rx buffer %d, error = "
71242c1b001SThomas Moestl 				    "%d\n", i, error);
71342c1b001SThomas Moestl 				/*
71442c1b001SThomas Moestl 				 * XXX Should attempt to run with fewer receive
71542c1b001SThomas Moestl 				 * XXX buffers instead of just failing.
71642c1b001SThomas Moestl 				 */
71742c1b001SThomas Moestl 				gem_rxdrain(sc);
71842c1b001SThomas Moestl 				return (1);
71942c1b001SThomas Moestl 			}
72042c1b001SThomas Moestl 		} else
72142c1b001SThomas Moestl 			GEM_INIT_RXDESC(sc, i);
72242c1b001SThomas Moestl 	}
72342c1b001SThomas Moestl 	sc->sc_rxptr = 0;
72442c1b001SThomas Moestl 
72542c1b001SThomas Moestl 	return (0);
72642c1b001SThomas Moestl }
72742c1b001SThomas Moestl 
72842c1b001SThomas Moestl static int
72942c1b001SThomas Moestl gem_ringsize(sz)
73042c1b001SThomas Moestl 	int sz;
73142c1b001SThomas Moestl {
73242c1b001SThomas Moestl 	int v = 0;
73342c1b001SThomas Moestl 
73442c1b001SThomas Moestl 	switch (sz) {
73542c1b001SThomas Moestl 	case 32:
73642c1b001SThomas Moestl 		v = GEM_RING_SZ_32;
73742c1b001SThomas Moestl 		break;
73842c1b001SThomas Moestl 	case 64:
73942c1b001SThomas Moestl 		v = GEM_RING_SZ_64;
74042c1b001SThomas Moestl 		break;
74142c1b001SThomas Moestl 	case 128:
74242c1b001SThomas Moestl 		v = GEM_RING_SZ_128;
74342c1b001SThomas Moestl 		break;
74442c1b001SThomas Moestl 	case 256:
74542c1b001SThomas Moestl 		v = GEM_RING_SZ_256;
74642c1b001SThomas Moestl 		break;
74742c1b001SThomas Moestl 	case 512:
74842c1b001SThomas Moestl 		v = GEM_RING_SZ_512;
74942c1b001SThomas Moestl 		break;
75042c1b001SThomas Moestl 	case 1024:
75142c1b001SThomas Moestl 		v = GEM_RING_SZ_1024;
75242c1b001SThomas Moestl 		break;
75342c1b001SThomas Moestl 	case 2048:
75442c1b001SThomas Moestl 		v = GEM_RING_SZ_2048;
75542c1b001SThomas Moestl 		break;
75642c1b001SThomas Moestl 	case 4096:
75742c1b001SThomas Moestl 		v = GEM_RING_SZ_4096;
75842c1b001SThomas Moestl 		break;
75942c1b001SThomas Moestl 	case 8192:
76042c1b001SThomas Moestl 		v = GEM_RING_SZ_8192;
76142c1b001SThomas Moestl 		break;
76242c1b001SThomas Moestl 	default:
76342c1b001SThomas Moestl 		printf("gem: invalid Receive Descriptor ring size\n");
76442c1b001SThomas Moestl 		break;
76542c1b001SThomas Moestl 	}
76642c1b001SThomas Moestl 	return (v);
76742c1b001SThomas Moestl }
76842c1b001SThomas Moestl 
76942c1b001SThomas Moestl /*
77042c1b001SThomas Moestl  * Initialization of interface; set up initialization block
77142c1b001SThomas Moestl  * and transmit/receive descriptor rings.
77242c1b001SThomas Moestl  */
77342c1b001SThomas Moestl static void
77442c1b001SThomas Moestl gem_init(xsc)
77542c1b001SThomas Moestl 	void *xsc;
77642c1b001SThomas Moestl {
77742c1b001SThomas Moestl 	struct gem_softc *sc = (struct gem_softc *)xsc;
77842c1b001SThomas Moestl 	struct ifnet *ifp = &sc->sc_arpcom.ac_if;
77942c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
78042c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
78142c1b001SThomas Moestl 	int s;
78242c1b001SThomas Moestl 	u_int32_t v;
78342c1b001SThomas Moestl 
78442c1b001SThomas Moestl 	s = splnet();
78542c1b001SThomas Moestl 
78642c1b001SThomas Moestl 	DPRINTF(sc, ("%s: gem_init: calling stop\n", device_get_name(sc->sc_dev)));
78742c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_init: calling stop", device_get_name(sc->sc_dev));
78842c1b001SThomas Moestl 	/*
78942c1b001SThomas Moestl 	 * Initialization sequence. The numbered steps below correspond
79042c1b001SThomas Moestl 	 * to the sequence outlined in section 6.3.5.1 in the Ethernet
79142c1b001SThomas Moestl 	 * Channel Engine manual (part of the PCIO manual).
79242c1b001SThomas Moestl 	 * See also the STP2002-STQ document from Sun Microsystems.
79342c1b001SThomas Moestl 	 */
79442c1b001SThomas Moestl 
79542c1b001SThomas Moestl 	/* step 1 & 2. Reset the Ethernet Channel */
79642c1b001SThomas Moestl 	gem_stop(&sc->sc_arpcom.ac_if, 0);
79742c1b001SThomas Moestl 	gem_reset(sc);
79842c1b001SThomas Moestl 	DPRINTF(sc, ("%s: gem_init: restarting\n", device_get_name(sc->sc_dev)));
79942c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_init: restarting", device_get_name(sc->sc_dev));
80042c1b001SThomas Moestl 
80142c1b001SThomas Moestl 	/* Re-initialize the MIF */
80242c1b001SThomas Moestl 	gem_mifinit(sc);
80342c1b001SThomas Moestl 
80442c1b001SThomas Moestl 	/* Call MI reset function if any */
80542c1b001SThomas Moestl 	if (sc->sc_hwreset)
80642c1b001SThomas Moestl 		(*sc->sc_hwreset)(sc);
80742c1b001SThomas Moestl 
80842c1b001SThomas Moestl 	/* step 3. Setup data structures in host memory */
80942c1b001SThomas Moestl 	gem_meminit(sc);
81042c1b001SThomas Moestl 
81142c1b001SThomas Moestl 	/* step 4. TX MAC registers & counters */
81242c1b001SThomas Moestl 	gem_init_regs(sc);
81342c1b001SThomas Moestl 	/* XXX: VLAN code from NetBSD temporarily removed. */
81442c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_MAC_MAX_FRAME,
81542c1b001SThomas Moestl             (ETHER_MAX_LEN + sizeof(struct ether_header)) | (0x2000<<16));
81642c1b001SThomas Moestl 
81742c1b001SThomas Moestl 	/* step 5. RX MAC registers & counters */
81842c1b001SThomas Moestl 	gem_setladrf(sc);
81942c1b001SThomas Moestl 
82042c1b001SThomas Moestl 	/* step 6 & 7. Program Descriptor Ring Base Addresses */
82142c1b001SThomas Moestl 	/* NOTE: we use only 32-bit DMA addresses here. */
82242c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_TX_RING_PTR_HI, 0);
82342c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_TX_RING_PTR_LO, GEM_CDTXADDR(sc, 0));
82442c1b001SThomas Moestl 
82542c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RX_RING_PTR_HI, 0);
82642c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RX_RING_PTR_LO, GEM_CDRXADDR(sc, 0));
82742c1b001SThomas Moestl 	DPRINTF(sc, ("loading rx ring %lx, tx ring %lx, cddma %lx\n",
82842c1b001SThomas Moestl 	    GEM_CDRXADDR(sc, 0), GEM_CDTXADDR(sc, 0), sc->sc_cddma));
82942c1b001SThomas Moestl 	CTR3(KTR_GEM, "loading rx ring %lx, tx ring %lx, cddma %lx",
83042c1b001SThomas Moestl 	    GEM_CDRXADDR(sc, 0), GEM_CDTXADDR(sc, 0), sc->sc_cddma);
83142c1b001SThomas Moestl 
83242c1b001SThomas Moestl 	/* step 8. Global Configuration & Interrupt Mask */
83342c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_INTMASK,
83442c1b001SThomas Moestl 		      ~(GEM_INTR_TX_INTME|
83542c1b001SThomas Moestl 			GEM_INTR_TX_EMPTY|
83642c1b001SThomas Moestl 			GEM_INTR_RX_DONE|GEM_INTR_RX_NOBUF|
83742c1b001SThomas Moestl 			GEM_INTR_RX_TAG_ERR|GEM_INTR_PCS|
83842c1b001SThomas Moestl 			GEM_INTR_MAC_CONTROL|GEM_INTR_MIF|
83942c1b001SThomas Moestl 			GEM_INTR_BERR));
840336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_MAC_RX_MASK,
841336cca9eSBenno Rice 			GEM_MAC_RX_DONE|GEM_MAC_RX_FRAME_CNT);
84242c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_TX_MASK, 0xffff); /* XXXX */
84342c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_CONTROL_MASK, 0); /* XXXX */
84442c1b001SThomas Moestl 
84542c1b001SThomas Moestl 	/* step 9. ETX Configuration: use mostly default values */
84642c1b001SThomas Moestl 
84742c1b001SThomas Moestl 	/* Enable DMA */
84842c1b001SThomas Moestl 	v = gem_ringsize(GEM_NTXDESC /*XXX*/);
84942c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_TX_CONFIG,
85042c1b001SThomas Moestl 		v|GEM_TX_CONFIG_TXDMA_EN|
85142c1b001SThomas Moestl 		((0x400<<10)&GEM_TX_CONFIG_TXFIFO_TH));
85242c1b001SThomas Moestl 
85342c1b001SThomas Moestl 	/* step 10. ERX Configuration */
85442c1b001SThomas Moestl 
85542c1b001SThomas Moestl 	/* Encode Receive Descriptor ring size: four possible values */
85642c1b001SThomas Moestl 	v = gem_ringsize(GEM_NRXDESC /*XXX*/);
85742c1b001SThomas Moestl 
85842c1b001SThomas Moestl 	/* Enable DMA */
85942c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RX_CONFIG,
86042c1b001SThomas Moestl 		v|(GEM_THRSH_1024<<GEM_RX_CONFIG_FIFO_THRS_SHIFT)|
86142c1b001SThomas Moestl 		(2<<GEM_RX_CONFIG_FBOFF_SHFT)|GEM_RX_CONFIG_RXDMA_EN|
86242c1b001SThomas Moestl 		(0<<GEM_RX_CONFIG_CXM_START_SHFT));
86342c1b001SThomas Moestl 	/*
864336cca9eSBenno Rice 	 * The following value is for an OFF Threshold of about 3/4 full
865336cca9eSBenno Rice 	 * and an ON Threshold of 1/4 full.
86642c1b001SThomas Moestl 	 */
867336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_RX_PAUSE_THRESH,
868336cca9eSBenno Rice 	    (3 * sc->sc_rxfifosize / 256) |
869336cca9eSBenno Rice 	    (   (sc->sc_rxfifosize / 256) << 12));
870336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_RX_BLANKING, (6<<12)|6);
87142c1b001SThomas Moestl 
87242c1b001SThomas Moestl 	/* step 11. Configure Media */
873336cca9eSBenno Rice 	mii_mediachg(sc->sc_mii);
87442c1b001SThomas Moestl 
87542c1b001SThomas Moestl 	/* step 12. RX_MAC Configuration Register */
87642c1b001SThomas Moestl 	v = bus_space_read_4(t, h, GEM_MAC_RX_CONFIG);
87742c1b001SThomas Moestl 	v |= GEM_MAC_RX_ENABLE;
87842c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_CONFIG, v);
87942c1b001SThomas Moestl 
88042c1b001SThomas Moestl 	/* step 14. Issue Transmit Pending command */
88142c1b001SThomas Moestl 
88242c1b001SThomas Moestl 	/* Call MI initialization function if any */
88342c1b001SThomas Moestl 	if (sc->sc_hwinit)
88442c1b001SThomas Moestl 		(*sc->sc_hwinit)(sc);
88542c1b001SThomas Moestl 
88642c1b001SThomas Moestl 	/* step 15.  Give the reciever a swift kick */
88742c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_RX_KICK, GEM_NRXDESC-4);
88842c1b001SThomas Moestl 
88942c1b001SThomas Moestl 	/* Start the one second timer. */
89042c1b001SThomas Moestl 	callout_reset(&sc->sc_tick_ch, hz, gem_tick, sc);
89142c1b001SThomas Moestl 
89242c1b001SThomas Moestl 	ifp->if_flags |= IFF_RUNNING;
89342c1b001SThomas Moestl 	ifp->if_flags &= ~IFF_OACTIVE;
89442c1b001SThomas Moestl 	ifp->if_timer = 0;
895336cca9eSBenno Rice 	sc->sc_ifflags = ifp->if_flags;
89642c1b001SThomas Moestl 	splx(s);
89742c1b001SThomas Moestl }
89842c1b001SThomas Moestl 
89942c1b001SThomas Moestl /*
90042c1b001SThomas Moestl  * XXX: This is really a substitute for bus_dmamap_load_mbuf(), which FreeBSD
90142c1b001SThomas Moestl  * does not yet have, with some adaptions for this driver.
90242c1b001SThomas Moestl  * Some changes are mandated by the fact that multiple maps may needed to map
90342c1b001SThomas Moestl  * a single mbuf.
90442c1b001SThomas Moestl  * It should be removed once generic support is available.
90542c1b001SThomas Moestl  *
90642c1b001SThomas Moestl  * This is derived from NetBSD (syssrc/sys/arch/sparc64/sparc64/machdep.c), for
90742c1b001SThomas Moestl  * a copyright notice see sparc64/sparc64/bus_machdep.c.
90842c1b001SThomas Moestl  *
90942c1b001SThomas Moestl  * Not every error condition is passed to the callback in this version, and the
91042c1b001SThomas Moestl  * callback may be called more than once.
91142c1b001SThomas Moestl  * It also gropes in the entails of the callback arg...
91242c1b001SThomas Moestl  */
91342c1b001SThomas Moestl static int
91442c1b001SThomas Moestl gem_dmamap_load_mbuf(sc, m0, cb, txj, flags)
91542c1b001SThomas Moestl 	struct gem_softc *sc;
91642c1b001SThomas Moestl 	struct mbuf *m0;
91742c1b001SThomas Moestl 	bus_dmamap_callback_t *cb;
91842c1b001SThomas Moestl 	struct gem_txjob *txj;
91942c1b001SThomas Moestl 	int flags;
92042c1b001SThomas Moestl {
92142c1b001SThomas Moestl 	struct gem_txdma txd;
92242c1b001SThomas Moestl 	struct gem_txsoft *txs;
92342c1b001SThomas Moestl 	struct mbuf *m;
92442c1b001SThomas Moestl 	void  *vaddr;
92542c1b001SThomas Moestl 	int error, first = 1, len, totlen;
92642c1b001SThomas Moestl 
92742c1b001SThomas Moestl 	if ((m0->m_flags & M_PKTHDR) == 0)
92842c1b001SThomas Moestl 		panic("gem_dmamap_load_mbuf: no packet header");
92942c1b001SThomas Moestl 	totlen = m0->m_pkthdr.len;
93042c1b001SThomas Moestl 	len = 0;
93142c1b001SThomas Moestl 	txd.txd_sc = sc;
93242c1b001SThomas Moestl 	txd.txd_nexttx = txj->txj_nexttx;
93342c1b001SThomas Moestl 	txj->txj_nsegs = 0;
93442c1b001SThomas Moestl 	STAILQ_INIT(&txj->txj_txsq);
93542c1b001SThomas Moestl 	m = m0;
93642c1b001SThomas Moestl 	while (m != NULL && len < totlen) {
93742c1b001SThomas Moestl 		if (m->m_len == 0)
93842c1b001SThomas Moestl 			continue;
93942c1b001SThomas Moestl 		/* Get a work queue entry. */
94042c1b001SThomas Moestl 		if ((txs = STAILQ_FIRST(&sc->sc_txfreeq)) == NULL) {
94142c1b001SThomas Moestl 			/*
94242c1b001SThomas Moestl 			 * Ran out of descriptors, return a value that
94342c1b001SThomas Moestl 			 * cannot be returned by bus_dmamap_load to notify
94442c1b001SThomas Moestl 			 * the caller.
94542c1b001SThomas Moestl 			 */
94642c1b001SThomas Moestl 			error = -1;
94742c1b001SThomas Moestl 			goto fail;
94842c1b001SThomas Moestl 		}
94942c1b001SThomas Moestl 		len += m->m_len;
95042c1b001SThomas Moestl 		txd.txd_flags = first ? GTXD_FIRST : 0;
95142c1b001SThomas Moestl 		if (m->m_next == NULL || len >= totlen)
95242c1b001SThomas Moestl 			txd.txd_flags |= GTXD_LAST;
95342c1b001SThomas Moestl 		vaddr = mtod(m, void *);
95442c1b001SThomas Moestl 		error = bus_dmamap_load(sc->sc_dmatag, txs->txs_dmamap, vaddr,
95542c1b001SThomas Moestl 		    m->m_len, cb, &txd, flags);
95642c1b001SThomas Moestl 		if (error != 0 || txd.txd_error != 0)
95742c1b001SThomas Moestl 			goto fail;
95842c1b001SThomas Moestl 		/* Sync the DMA map. */
95942c1b001SThomas Moestl 		bus_dmamap_sync(sc->sc_dmatag, txs->txs_dmamap,
96042c1b001SThomas Moestl 		    BUS_DMASYNC_PREWRITE);
96142c1b001SThomas Moestl 		m = m->m_next;
96242c1b001SThomas Moestl 		/*
96342c1b001SThomas Moestl 		 * Store a pointer to the packet so we can free it later,
96442c1b001SThomas Moestl 		 * and remember what txdirty will be once the packet is
96542c1b001SThomas Moestl 		 * done.
96642c1b001SThomas Moestl 		 */
96742c1b001SThomas Moestl 		txs->txs_mbuf = first ? m0 : NULL;
96842c1b001SThomas Moestl 		txs->txs_firstdesc = txj->txj_nexttx;
96942c1b001SThomas Moestl 		txs->txs_lastdesc = txd.txd_lasttx;
97042c1b001SThomas Moestl 		txs->txs_ndescs = txd.txd_nsegs;
97142c1b001SThomas Moestl 		CTR3(KTR_GEM, "load_mbuf: setting firstdesc=%d, lastdesc=%d, "
97242c1b001SThomas Moestl 		    "ndescs=%d", txs->txs_firstdesc, txs->txs_lastdesc,
97342c1b001SThomas Moestl 		    txs->txs_ndescs);
97442c1b001SThomas Moestl 		STAILQ_REMOVE_HEAD(&sc->sc_txfreeq, txs_q);
97542c1b001SThomas Moestl 		STAILQ_INSERT_TAIL(&txj->txj_txsq, txs, txs_q);
97642c1b001SThomas Moestl 		txj->txj_nexttx = txd.txd_nexttx;
97742c1b001SThomas Moestl 		txj->txj_nsegs += txd.txd_nsegs;
97842c1b001SThomas Moestl 		first = 0;
97942c1b001SThomas Moestl 	}
98042c1b001SThomas Moestl 	txj->txj_lasttx = txd.txd_lasttx;
98142c1b001SThomas Moestl 	return (0);
98242c1b001SThomas Moestl 
98342c1b001SThomas Moestl fail:
98442c1b001SThomas Moestl 	CTR1(KTR_GEM, "gem_dmamap_load_mbuf failed (%d)", error);
98542c1b001SThomas Moestl 	gem_dmamap_unload_mbuf(sc, txj);
98642c1b001SThomas Moestl 	return (error);
98742c1b001SThomas Moestl }
98842c1b001SThomas Moestl 
98942c1b001SThomas Moestl /*
99042c1b001SThomas Moestl  * Unload an mbuf using the txd the information was placed in.
99142c1b001SThomas Moestl  * The tx interrupt code frees the tx segments one by one, because the txd is
99242c1b001SThomas Moestl  * not available any more.
99342c1b001SThomas Moestl  */
99442c1b001SThomas Moestl static void
99542c1b001SThomas Moestl gem_dmamap_unload_mbuf(sc, txj)
99642c1b001SThomas Moestl 	struct gem_softc *sc;
99742c1b001SThomas Moestl 	struct gem_txjob *txj;
99842c1b001SThomas Moestl {
99942c1b001SThomas Moestl 	struct gem_txsoft *txs;
100042c1b001SThomas Moestl 
100142c1b001SThomas Moestl 	/* Readd the removed descriptors and unload the segments. */
100242c1b001SThomas Moestl 	while ((txs = STAILQ_FIRST(&txj->txj_txsq)) != NULL) {
100342c1b001SThomas Moestl 		bus_dmamap_unload(sc->sc_dmatag, txs->txs_dmamap);
100442c1b001SThomas Moestl 		STAILQ_REMOVE_HEAD(&txj->txj_txsq, txs_q);
100542c1b001SThomas Moestl 		STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
100642c1b001SThomas Moestl 	}
100742c1b001SThomas Moestl }
100842c1b001SThomas Moestl 
100942c1b001SThomas Moestl static void
101042c1b001SThomas Moestl gem_dmamap_commit_mbuf(sc, txj)
101142c1b001SThomas Moestl 	struct gem_softc *sc;
101242c1b001SThomas Moestl 	struct gem_txjob *txj;
101342c1b001SThomas Moestl {
101442c1b001SThomas Moestl 	struct gem_txsoft *txs;
101542c1b001SThomas Moestl 
101642c1b001SThomas Moestl 	/* Commit the txjob by transfering the txsoft's to the txdirtyq. */
101742c1b001SThomas Moestl 	while ((txs = STAILQ_FIRST(&txj->txj_txsq)) != NULL) {
101842c1b001SThomas Moestl 		STAILQ_REMOVE_HEAD(&txj->txj_txsq, txs_q);
101942c1b001SThomas Moestl 		STAILQ_INSERT_TAIL(&sc->sc_txdirtyq, txs, txs_q);
102042c1b001SThomas Moestl 	}
102142c1b001SThomas Moestl }
102242c1b001SThomas Moestl 
102342c1b001SThomas Moestl static void
102442c1b001SThomas Moestl gem_init_regs(sc)
102542c1b001SThomas Moestl 	struct gem_softc *sc;
102642c1b001SThomas Moestl {
102742c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
102842c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
1029336cca9eSBenno Rice 	const u_char *laddr = sc->sc_arpcom.ac_enaddr;
1030336cca9eSBenno Rice 	u_int32_t v;
103142c1b001SThomas Moestl 
103242c1b001SThomas Moestl 	/* These regs are not cleared on reset */
103342c1b001SThomas Moestl 	if (!sc->sc_inited) {
103442c1b001SThomas Moestl 
103542c1b001SThomas Moestl 		/* Wooo.  Magic values. */
103642c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_IPG0, 0);
103742c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_IPG1, 8);
103842c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_IPG2, 4);
103942c1b001SThomas Moestl 
104042c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_MAC_MIN_FRAME, ETHER_MIN_LEN);
104142c1b001SThomas Moestl 		/* Max frame and max burst size */
104242c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_MAC_MAX_FRAME,
1043336cca9eSBenno Rice 		    ETHER_MAX_LEN | (0x2000<<16));
1044336cca9eSBenno Rice 
104542c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_PREAMBLE_LEN, 0x7);
104642c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_JAM_SIZE, 0x4);
104742c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ATTEMPT_LIMIT, 0x10);
104842c1b001SThomas Moestl 		/* Dunno.... */
104942c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_CONTROL_TYPE, 0x8088);
105042c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_RANDOM_SEED,
1051336cca9eSBenno Rice 		    ((laddr[5]<<8)|laddr[4])&0x3ff);
1052336cca9eSBenno Rice 
105342c1b001SThomas Moestl 		/* Secondary MAC addr set to 0:0:0:0:0:0 */
105442c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR3, 0);
105542c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR4, 0);
105642c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR5, 0);
1057336cca9eSBenno Rice 
1058336cca9eSBenno Rice 		/* MAC control addr set to 01:80:c2:00:00:01 */
105942c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR6, 0x0001);
106042c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR7, 0xc200);
106142c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR8, 0x0180);
106242c1b001SThomas Moestl 
106342c1b001SThomas Moestl 		/* MAC filter addr set to 0:0:0:0:0:0 */
106442c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR_FILTER0, 0);
106542c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR_FILTER1, 0);
106642c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADDR_FILTER2, 0);
106742c1b001SThomas Moestl 
106842c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADR_FLT_MASK1_2, 0);
106942c1b001SThomas Moestl 		bus_space_write_4(t, h, GEM_MAC_ADR_FLT_MASK0, 0);
107042c1b001SThomas Moestl 
107142c1b001SThomas Moestl 		sc->sc_inited = 1;
107242c1b001SThomas Moestl 	}
107342c1b001SThomas Moestl 
107442c1b001SThomas Moestl 	/* Counters need to be zeroed */
107542c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_NORM_COLL_CNT, 0);
107642c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_FIRST_COLL_CNT, 0);
107742c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_EXCESS_COLL_CNT, 0);
107842c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_LATE_COLL_CNT, 0);
107942c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_DEFER_TMR_CNT, 0);
108042c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_PEAK_ATTEMPTS, 0);
108142c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_FRAME_COUNT, 0);
108242c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_LEN_ERR_CNT, 0);
108342c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_ALIGN_ERR, 0);
108442c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_CRC_ERR_CNT, 0);
108542c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_CODE_VIOL, 0);
108642c1b001SThomas Moestl 
108742c1b001SThomas Moestl 	/* Un-pause stuff */
108842c1b001SThomas Moestl #if 0
108942c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_SEND_PAUSE_CMD, 0x1BF0);
109042c1b001SThomas Moestl #else
109142c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_SEND_PAUSE_CMD, 0);
109242c1b001SThomas Moestl #endif
109342c1b001SThomas Moestl 
109442c1b001SThomas Moestl 	/*
109542c1b001SThomas Moestl 	 * Set the station address.
109642c1b001SThomas Moestl 	 */
1097336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_MAC_ADDR0, (laddr[4]<<8)|laddr[5]);
1098336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_MAC_ADDR1, (laddr[2]<<8)|laddr[3]);
1099336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_MAC_ADDR2, (laddr[0]<<8)|laddr[1]);
1100336cca9eSBenno Rice 
1101336cca9eSBenno Rice 	/*
1102336cca9eSBenno Rice 	 * Enable MII outputs.  Enable GMII if there is a gigabit PHY.
1103336cca9eSBenno Rice 	 */
1104336cca9eSBenno Rice 	sc->sc_mif_config = bus_space_read_4(t, h, GEM_MIF_CONFIG);
1105336cca9eSBenno Rice 	v = GEM_MAC_XIF_TX_MII_ENA;
1106336cca9eSBenno Rice 	if (sc->sc_mif_config & GEM_MIF_CONFIG_MDI1) {
1107336cca9eSBenno Rice 		v |= GEM_MAC_XIF_FDPLX_LED;
1108336cca9eSBenno Rice 		if (sc->sc_flags & GEM_GIGABIT)
1109336cca9eSBenno Rice 			v |= GEM_MAC_XIF_GMII_MODE;
1110336cca9eSBenno Rice 	}
1111336cca9eSBenno Rice 	bus_space_write_4(t, h, GEM_MAC_XIF_CONFIG, v);
111242c1b001SThomas Moestl }
111342c1b001SThomas Moestl 
111442c1b001SThomas Moestl static void
111542c1b001SThomas Moestl gem_start(ifp)
111642c1b001SThomas Moestl 	struct ifnet *ifp;
111742c1b001SThomas Moestl {
111842c1b001SThomas Moestl 	struct gem_softc *sc = (struct gem_softc *)ifp->if_softc;
111942c1b001SThomas Moestl 	struct mbuf *m0 = NULL, *m;
112042c1b001SThomas Moestl 	struct gem_txjob txj;
112142c1b001SThomas Moestl 	int firsttx, ofree, seg, ntx, txmfail;
112242c1b001SThomas Moestl 
112342c1b001SThomas Moestl 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
112442c1b001SThomas Moestl 		return;
112542c1b001SThomas Moestl 
112642c1b001SThomas Moestl 	/*
112742c1b001SThomas Moestl 	 * Remember the previous number of free descriptors and
112842c1b001SThomas Moestl 	 * the first descriptor we'll use.
112942c1b001SThomas Moestl 	 */
113042c1b001SThomas Moestl 	ofree = sc->sc_txfree;
113142c1b001SThomas Moestl 	firsttx = sc->sc_txnext;
113242c1b001SThomas Moestl 
113342c1b001SThomas Moestl 	DPRINTF(sc, ("%s: gem_start: txfree %d, txnext %d\n",
113442c1b001SThomas Moestl 	    device_get_name(sc->sc_dev), ofree, firsttx));
113542c1b001SThomas Moestl 	CTR3(KTR_GEM, "%s: gem_start: txfree %d, txnext %d",
113642c1b001SThomas Moestl 	    device_get_name(sc->sc_dev), ofree, firsttx);
113742c1b001SThomas Moestl 
113842c1b001SThomas Moestl 	txj.txj_nexttx = firsttx;
113942c1b001SThomas Moestl 	txj.txj_lasttx = 0;
114042c1b001SThomas Moestl 	/*
114142c1b001SThomas Moestl 	 * Loop through the send queue, setting up transmit descriptors
114242c1b001SThomas Moestl 	 * until we drain the queue, or use up all available transmit
114342c1b001SThomas Moestl 	 * descriptors.
114442c1b001SThomas Moestl 	 */
114542c1b001SThomas Moestl 	txmfail = 0;
114642c1b001SThomas Moestl 	for (ntx = 0;; ntx++) {
114742c1b001SThomas Moestl 		/*
114842c1b001SThomas Moestl 		 * Grab a packet off the queue.
114942c1b001SThomas Moestl 		 */
115042c1b001SThomas Moestl 		IF_DEQUEUE(&ifp->if_snd, m0);
115142c1b001SThomas Moestl 		if (m0 == NULL)
115242c1b001SThomas Moestl 			break;
115342c1b001SThomas Moestl 		m = NULL;
115442c1b001SThomas Moestl 
115542c1b001SThomas Moestl 		/*
115642c1b001SThomas Moestl 		 * Load the DMA map.  If this fails, the packet either
115742c1b001SThomas Moestl 		 * didn't fit in the alloted number of segments, or we were
115842c1b001SThomas Moestl 		 * short on resources.  In this case, we'll copy and try
115942c1b001SThomas Moestl 		 * again.
116042c1b001SThomas Moestl 		 */
116142c1b001SThomas Moestl 		txmfail = gem_dmamap_load_mbuf(sc, m0,
116242c1b001SThomas Moestl 		    gem_txdma_callback, &txj, BUS_DMA_NOWAIT);
116342c1b001SThomas Moestl 		if (txmfail == -1) {
116442c1b001SThomas Moestl 			IF_PREPEND(&ifp->if_snd, m0);
116542c1b001SThomas Moestl 			break;
116642c1b001SThomas Moestl 		}
116742c1b001SThomas Moestl 		if (txmfail > 0) {
116842c1b001SThomas Moestl 			MGETHDR(m, M_DONTWAIT, MT_DATA);
116942c1b001SThomas Moestl 			if (m == NULL) {
117042c1b001SThomas Moestl 				device_printf(sc->sc_dev, "unable to "
117142c1b001SThomas Moestl 				    "allocate Tx mbuf\n");
117242c1b001SThomas Moestl 				/* Failed; requeue. */
117342c1b001SThomas Moestl 				IF_PREPEND(&ifp->if_snd, m0);
117442c1b001SThomas Moestl 				break;
117542c1b001SThomas Moestl 			}
117642c1b001SThomas Moestl 			if (m0->m_pkthdr.len > MHLEN) {
117742c1b001SThomas Moestl 				MCLGET(m, M_DONTWAIT);
117842c1b001SThomas Moestl 				if ((m->m_flags & M_EXT) == 0) {
117942c1b001SThomas Moestl 					device_printf(sc->sc_dev, "unable to "
118042c1b001SThomas Moestl 					    "allocate Tx cluster\n");
118142c1b001SThomas Moestl 					IF_PREPEND(&ifp->if_snd, m0);
118242c1b001SThomas Moestl 					m_freem(m);
118342c1b001SThomas Moestl 					break;
118442c1b001SThomas Moestl 				}
118542c1b001SThomas Moestl 			}
118642c1b001SThomas Moestl 			m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
118742c1b001SThomas Moestl 			m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
118842c1b001SThomas Moestl 			txmfail = gem_dmamap_load_mbuf(sc, m,
118942c1b001SThomas Moestl 			    gem_txdma_callback, &txj, BUS_DMA_NOWAIT);
119042c1b001SThomas Moestl 			if (txmfail != 0) {
119142c1b001SThomas Moestl 				if (txmfail > 0) {
119242c1b001SThomas Moestl 					device_printf(sc->sc_dev, "unable to "
119342c1b001SThomas Moestl 					    "load Tx buffer, error = %d\n",
119442c1b001SThomas Moestl 					    txmfail);
119542c1b001SThomas Moestl 				}
119642c1b001SThomas Moestl 				m_freem(m);
119742c1b001SThomas Moestl 				IF_PREPEND(&ifp->if_snd, m0);
119842c1b001SThomas Moestl 				break;
119942c1b001SThomas Moestl 			}
120042c1b001SThomas Moestl 		}
120142c1b001SThomas Moestl 
120242c1b001SThomas Moestl 		/*
120342c1b001SThomas Moestl 		 * Ensure we have enough descriptors free to describe
120442c1b001SThomas Moestl 		 * the packet.  Note, we always reserve one descriptor
120542c1b001SThomas Moestl 		 * at the end of the ring as a termination point, to
120642c1b001SThomas Moestl 		 * prevent wrap-around.
120742c1b001SThomas Moestl 		 */
120842c1b001SThomas Moestl 		if (txj.txj_nsegs > (sc->sc_txfree - 1)) {
120942c1b001SThomas Moestl 			/*
121042c1b001SThomas Moestl 			 * Not enough free descriptors to transmit this
121142c1b001SThomas Moestl 			 * packet.  We haven't committed to anything yet,
121242c1b001SThomas Moestl 			 * so just unload the DMA map, put the packet
121342c1b001SThomas Moestl 			 * back on the queue, and punt.  Notify the upper
121442c1b001SThomas Moestl 			 * layer that there are no more slots left.
121542c1b001SThomas Moestl 			 *
121642c1b001SThomas Moestl 			 * XXX We could allocate an mbuf and copy, but
121742c1b001SThomas Moestl 			 * XXX it is worth it?
121842c1b001SThomas Moestl 			 */
121942c1b001SThomas Moestl 			ifp->if_flags |= IFF_OACTIVE;
122042c1b001SThomas Moestl 			gem_dmamap_unload_mbuf(sc, &txj);
122142c1b001SThomas Moestl 			if (m != NULL)
122242c1b001SThomas Moestl 				m_freem(m);
122342c1b001SThomas Moestl 			IF_PREPEND(&ifp->if_snd, m0);
122442c1b001SThomas Moestl 			break;
122542c1b001SThomas Moestl 		}
122642c1b001SThomas Moestl 
122742c1b001SThomas Moestl 		if (m != NULL)
122842c1b001SThomas Moestl 			m_freem(m0);
122942c1b001SThomas Moestl 
123042c1b001SThomas Moestl 		/*
123142c1b001SThomas Moestl 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
123242c1b001SThomas Moestl 		 */
123342c1b001SThomas Moestl 
123442c1b001SThomas Moestl #ifdef GEM_DEBUG
123542c1b001SThomas Moestl 		if (ifp->if_flags & IFF_DEBUG) {
123642c1b001SThomas Moestl 			printf("     gem_start %p transmit chain:\n",
123742c1b001SThomas Moestl 			    STAILQ_FIRST(&txj.txj_txsq));
123842c1b001SThomas Moestl 			for (seg = sc->sc_txnext;; seg = GEM_NEXTTX(seg)) {
123942c1b001SThomas Moestl 				printf("descriptor %d:\t", seg);
124042c1b001SThomas Moestl 				printf("gd_flags:   0x%016llx\t", (long long)
124142c1b001SThomas Moestl 					GEM_DMA_READ(sc, sc->sc_txdescs[seg].gd_flags));
124242c1b001SThomas Moestl 				printf("gd_addr: 0x%016llx\n", (long long)
124342c1b001SThomas Moestl 					GEM_DMA_READ(sc, sc->sc_txdescs[seg].gd_addr));
124442c1b001SThomas Moestl 				if (seg == txj.txj_lasttx)
124542c1b001SThomas Moestl 					break;
124642c1b001SThomas Moestl 			}
124742c1b001SThomas Moestl 		}
124842c1b001SThomas Moestl #endif
124942c1b001SThomas Moestl 
125042c1b001SThomas Moestl 		/* Sync the descriptors we're using. */
125142c1b001SThomas Moestl 		GEM_CDTXSYNC(sc, sc->sc_txnext, txj.txj_nsegs,
125242c1b001SThomas Moestl 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
125342c1b001SThomas Moestl 
125442c1b001SThomas Moestl 		/* Advance the tx pointer. */
125542c1b001SThomas Moestl 		sc->sc_txfree -= txj.txj_nsegs;
125642c1b001SThomas Moestl 		sc->sc_txnext = txj.txj_nexttx;
125742c1b001SThomas Moestl 
125842c1b001SThomas Moestl 		gem_dmamap_commit_mbuf(sc, &txj);
125942c1b001SThomas Moestl 	}
126042c1b001SThomas Moestl 
126142c1b001SThomas Moestl 	if (txmfail == -1 || sc->sc_txfree == 0) {
126242c1b001SThomas Moestl 		ifp->if_flags |= IFF_OACTIVE;
126342c1b001SThomas Moestl 		/* No more slots left; notify upper layer. */
126442c1b001SThomas Moestl 	}
126542c1b001SThomas Moestl 
126642c1b001SThomas Moestl 	if (ntx > 0) {
126742c1b001SThomas Moestl 		DPRINTF(sc, ("%s: packets enqueued, IC on %d, OWN on %d\n",
126842c1b001SThomas Moestl 		    device_get_name(sc->sc_dev), txj.txj_lasttx, firsttx));
126942c1b001SThomas Moestl 		CTR3(KTR_GEM, "%s: packets enqueued, IC on %d, OWN on %d",
127042c1b001SThomas Moestl 		    device_get_name(sc->sc_dev), txj.txj_lasttx, firsttx);
127142c1b001SThomas Moestl 		/*
127242c1b001SThomas Moestl 		 * The entire packet chain is set up.
127342c1b001SThomas Moestl 		 * Kick the transmitter.
127442c1b001SThomas Moestl 		 */
127542c1b001SThomas Moestl 		DPRINTF(sc, ("%s: gem_start: kicking tx %d\n",
127642c1b001SThomas Moestl 			device_get_name(sc->sc_dev), txj.txj_nexttx));
127742c1b001SThomas Moestl 		CTR3(KTR_GEM, "%s: gem_start: kicking tx %d=%d",
127842c1b001SThomas Moestl 		    device_get_name(sc->sc_dev), txj.txj_nexttx,
127942c1b001SThomas Moestl 		    sc->sc_txnext);
128042c1b001SThomas Moestl 		bus_space_write_4(sc->sc_bustag, sc->sc_h, GEM_TX_KICK,
128142c1b001SThomas Moestl 			sc->sc_txnext);
128242c1b001SThomas Moestl 
128342c1b001SThomas Moestl 		/* Set a watchdog timer in case the chip flakes out. */
128442c1b001SThomas Moestl 		ifp->if_timer = 5;
128542c1b001SThomas Moestl 		DPRINTF(sc, ("%s: gem_start: watchdog %d\n",
128642c1b001SThomas Moestl 			device_get_name(sc->sc_dev), ifp->if_timer));
128742c1b001SThomas Moestl 		CTR2(KTR_GEM, "%s: gem_start: watchdog %d",
128842c1b001SThomas Moestl 			device_get_name(sc->sc_dev), ifp->if_timer);
128942c1b001SThomas Moestl 	}
129042c1b001SThomas Moestl }
129142c1b001SThomas Moestl 
129242c1b001SThomas Moestl /*
129342c1b001SThomas Moestl  * Transmit interrupt.
129442c1b001SThomas Moestl  */
129542c1b001SThomas Moestl static void
129642c1b001SThomas Moestl gem_tint(sc)
129742c1b001SThomas Moestl 	struct gem_softc *sc;
129842c1b001SThomas Moestl {
129942c1b001SThomas Moestl 	struct ifnet *ifp = &sc->sc_arpcom.ac_if;
130042c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
130142c1b001SThomas Moestl 	bus_space_handle_t mac = sc->sc_h;
130242c1b001SThomas Moestl 	struct gem_txsoft *txs;
130342c1b001SThomas Moestl 	int txlast;
1304336cca9eSBenno Rice 	int progress = 0;
130542c1b001SThomas Moestl 
130642c1b001SThomas Moestl 
130742c1b001SThomas Moestl 	DPRINTF(sc, ("%s: gem_tint\n", device_get_name(sc->sc_dev)));
130842c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_tint", device_get_name(sc->sc_dev));
130942c1b001SThomas Moestl 
131042c1b001SThomas Moestl 	/*
131142c1b001SThomas Moestl 	 * Unload collision counters
131242c1b001SThomas Moestl 	 */
131342c1b001SThomas Moestl 	ifp->if_collisions +=
131442c1b001SThomas Moestl 		bus_space_read_4(t, mac, GEM_MAC_NORM_COLL_CNT) +
131542c1b001SThomas Moestl 		bus_space_read_4(t, mac, GEM_MAC_FIRST_COLL_CNT) +
131642c1b001SThomas Moestl 		bus_space_read_4(t, mac, GEM_MAC_EXCESS_COLL_CNT) +
131742c1b001SThomas Moestl 		bus_space_read_4(t, mac, GEM_MAC_LATE_COLL_CNT);
131842c1b001SThomas Moestl 
131942c1b001SThomas Moestl 	/*
132042c1b001SThomas Moestl 	 * then clear the hardware counters.
132142c1b001SThomas Moestl 	 */
132242c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_NORM_COLL_CNT, 0);
132342c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_FIRST_COLL_CNT, 0);
132442c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_EXCESS_COLL_CNT, 0);
132542c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_LATE_COLL_CNT, 0);
132642c1b001SThomas Moestl 
132742c1b001SThomas Moestl 	/*
132842c1b001SThomas Moestl 	 * Go through our Tx list and free mbufs for those
132942c1b001SThomas Moestl 	 * frames that have been transmitted.
133042c1b001SThomas Moestl 	 */
133142c1b001SThomas Moestl 	while ((txs = STAILQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
133242c1b001SThomas Moestl 		GEM_CDTXSYNC(sc, txs->txs_lastdesc,
133342c1b001SThomas Moestl 		    txs->txs_ndescs,
133442c1b001SThomas Moestl 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
133542c1b001SThomas Moestl 
133642c1b001SThomas Moestl #ifdef GEM_DEBUG
133742c1b001SThomas Moestl 		if (ifp->if_flags & IFF_DEBUG) {
133842c1b001SThomas Moestl 			int i;
133942c1b001SThomas Moestl 			printf("    txsoft %p transmit chain:\n", txs);
134042c1b001SThomas Moestl 			for (i = txs->txs_firstdesc;; i = GEM_NEXTTX(i)) {
134142c1b001SThomas Moestl 				printf("descriptor %d: ", i);
134242c1b001SThomas Moestl 				printf("gd_flags: 0x%016llx\t", (long long)
134342c1b001SThomas Moestl 					GEM_DMA_READ(sc, sc->sc_txdescs[i].gd_flags));
134442c1b001SThomas Moestl 				printf("gd_addr: 0x%016llx\n", (long long)
134542c1b001SThomas Moestl 					GEM_DMA_READ(sc, sc->sc_txdescs[i].gd_addr));
134642c1b001SThomas Moestl 				if (i == txs->txs_lastdesc)
134742c1b001SThomas Moestl 					break;
134842c1b001SThomas Moestl 			}
134942c1b001SThomas Moestl 		}
135042c1b001SThomas Moestl #endif
135142c1b001SThomas Moestl 
135242c1b001SThomas Moestl 		/*
135342c1b001SThomas Moestl 		 * In theory, we could harveast some descriptors before
135442c1b001SThomas Moestl 		 * the ring is empty, but that's a bit complicated.
135542c1b001SThomas Moestl 		 *
135642c1b001SThomas Moestl 		 * GEM_TX_COMPLETION points to the last descriptor
135742c1b001SThomas Moestl 		 * processed +1.
135842c1b001SThomas Moestl 		 */
135942c1b001SThomas Moestl 		txlast = bus_space_read_4(t, mac, GEM_TX_COMPLETION);
136042c1b001SThomas Moestl 		DPRINTF(sc,
136142c1b001SThomas Moestl 			("gem_tint: txs->txs_lastdesc = %d, txlast = %d\n",
136242c1b001SThomas Moestl 				txs->txs_lastdesc, txlast));
136342c1b001SThomas Moestl 		CTR3(KTR_GEM, "gem_tint: txs->txs_firstdesc = %d, "
136442c1b001SThomas Moestl 		    "txs->txs_lastdesc = %d, txlast = %d",
136542c1b001SThomas Moestl 		    txs->txs_firstdesc, txs->txs_lastdesc, txlast);
136642c1b001SThomas Moestl 		if (txs->txs_firstdesc <= txs->txs_lastdesc) {
136742c1b001SThomas Moestl 			if ((txlast >= txs->txs_firstdesc) &&
136842c1b001SThomas Moestl 				(txlast <= txs->txs_lastdesc))
136942c1b001SThomas Moestl 				break;
137042c1b001SThomas Moestl 		} else {
137142c1b001SThomas Moestl 			/* Ick -- this command wraps */
137242c1b001SThomas Moestl 			if ((txlast >= txs->txs_firstdesc) ||
137342c1b001SThomas Moestl 				(txlast <= txs->txs_lastdesc))
137442c1b001SThomas Moestl 				break;
137542c1b001SThomas Moestl 		}
137642c1b001SThomas Moestl 
137742c1b001SThomas Moestl 		DPRINTF(sc, ("gem_tint: releasing a desc\n"));
137842c1b001SThomas Moestl 		CTR0(KTR_GEM, "gem_tint: releasing a desc");
137942c1b001SThomas Moestl 		STAILQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
138042c1b001SThomas Moestl 
138142c1b001SThomas Moestl 		sc->sc_txfree += txs->txs_ndescs;
138242c1b001SThomas Moestl 
138342c1b001SThomas Moestl 		bus_dmamap_sync(sc->sc_dmatag, txs->txs_dmamap,
138442c1b001SThomas Moestl 		    BUS_DMASYNC_POSTWRITE);
138542c1b001SThomas Moestl 		bus_dmamap_unload(sc->sc_dmatag, txs->txs_dmamap);
138642c1b001SThomas Moestl 		if (txs->txs_mbuf != NULL) {
138742c1b001SThomas Moestl 			m_freem(txs->txs_mbuf);
138842c1b001SThomas Moestl 			txs->txs_mbuf = NULL;
138942c1b001SThomas Moestl 		}
139042c1b001SThomas Moestl 
139142c1b001SThomas Moestl 		STAILQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
139242c1b001SThomas Moestl 
139342c1b001SThomas Moestl 		ifp->if_opackets++;
1394336cca9eSBenno Rice 		progress = 1;
139542c1b001SThomas Moestl 	}
139642c1b001SThomas Moestl 
139742c1b001SThomas Moestl 	DPRINTF(sc, ("gem_tint: GEM_TX_STATE_MACHINE %x "
139842c1b001SThomas Moestl 		"GEM_TX_DATA_PTR %llx "
139942c1b001SThomas Moestl 		"GEM_TX_COMPLETION %x\n",
140042c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_STATE_MACHINE),
140142c1b001SThomas Moestl 		((long long) bus_space_read_4(sc->sc_bustag, sc->sc_h,
140242c1b001SThomas Moestl 			GEM_TX_DATA_PTR_HI) << 32) |
140342c1b001SThomas Moestl 			     bus_space_read_4(sc->sc_bustag, sc->sc_h,
140442c1b001SThomas Moestl 			GEM_TX_DATA_PTR_LO),
140542c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_COMPLETION)));
140642c1b001SThomas Moestl 	CTR3(KTR_GEM, "gem_tint: GEM_TX_STATE_MACHINE %x "
140742c1b001SThomas Moestl 		"GEM_TX_DATA_PTR %llx "
140842c1b001SThomas Moestl 		"GEM_TX_COMPLETION %x",
140942c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_STATE_MACHINE),
141042c1b001SThomas Moestl 		((long long) bus_space_read_4(sc->sc_bustag, sc->sc_h,
141142c1b001SThomas Moestl 			GEM_TX_DATA_PTR_HI) << 32) |
141242c1b001SThomas Moestl 			     bus_space_read_4(sc->sc_bustag, sc->sc_h,
141342c1b001SThomas Moestl 			GEM_TX_DATA_PTR_LO),
141442c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_COMPLETION));
141542c1b001SThomas Moestl 
1416336cca9eSBenno Rice 	if (progress) {
1417336cca9eSBenno Rice 		if (sc->sc_txfree == GEM_NTXDESC - 1)
1418336cca9eSBenno Rice 			sc->sc_txwin = 0;
141942c1b001SThomas Moestl 
1420336cca9eSBenno Rice 		/* Freed some descriptors, so reset IFF_OACTIVE and restart. */
1421336cca9eSBenno Rice 		ifp->if_flags &= ~IFF_OACTIVE;
1422336cca9eSBenno Rice 		gem_start(ifp);
1423336cca9eSBenno Rice 
1424336cca9eSBenno Rice 		if (STAILQ_EMPTY(&sc->sc_txdirtyq))
1425336cca9eSBenno Rice 			ifp->if_timer = 0;
1426336cca9eSBenno Rice 	}
142742c1b001SThomas Moestl 
142842c1b001SThomas Moestl 	DPRINTF(sc, ("%s: gem_tint: watchdog %d\n",
142942c1b001SThomas Moestl 		device_get_name(sc->sc_dev), ifp->if_timer));
143042c1b001SThomas Moestl 	CTR2(KTR_GEM, "%s: gem_tint: watchdog %d",
143142c1b001SThomas Moestl 		device_get_name(sc->sc_dev), ifp->if_timer);
143242c1b001SThomas Moestl }
143342c1b001SThomas Moestl 
143411e3f060SJake Burkholder #if 0
14350d80b9bdSThomas Moestl static void
14360d80b9bdSThomas Moestl gem_rint_timeout(arg)
14370d80b9bdSThomas Moestl 	void *arg;
14380d80b9bdSThomas Moestl {
14390d80b9bdSThomas Moestl 
14400d80b9bdSThomas Moestl 	gem_rint((struct gem_softc *)arg);
14410d80b9bdSThomas Moestl }
144211e3f060SJake Burkholder #endif
14430d80b9bdSThomas Moestl 
144442c1b001SThomas Moestl /*
144542c1b001SThomas Moestl  * Receive interrupt.
144642c1b001SThomas Moestl  */
144742c1b001SThomas Moestl static void
144842c1b001SThomas Moestl gem_rint(sc)
144942c1b001SThomas Moestl 	struct gem_softc *sc;
145042c1b001SThomas Moestl {
145142c1b001SThomas Moestl 	struct ifnet *ifp = &sc->sc_arpcom.ac_if;
145242c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
145342c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
145442c1b001SThomas Moestl 	struct ether_header *eh;
145542c1b001SThomas Moestl 	struct gem_rxsoft *rxs;
145642c1b001SThomas Moestl 	struct mbuf *m;
145742c1b001SThomas Moestl 	u_int64_t rxstat;
1458336cca9eSBenno Rice 	u_int32_t rxcomp;
1459336cca9eSBenno Rice 	int i, len, progress = 0;
146042c1b001SThomas Moestl 
14610d80b9bdSThomas Moestl 	callout_stop(&sc->sc_rx_ch);
146242c1b001SThomas Moestl 	DPRINTF(sc, ("%s: gem_rint\n", device_get_name(sc->sc_dev)));
146342c1b001SThomas Moestl 	CTR1(KTR_GEM, "%s: gem_rint", device_get_name(sc->sc_dev));
1464336cca9eSBenno Rice 
1465336cca9eSBenno Rice 	/*
1466336cca9eSBenno Rice 	 * Read the completion register once.  This limits
1467336cca9eSBenno Rice 	 * how long the following loop can execute.
1468336cca9eSBenno Rice 	 */
1469336cca9eSBenno Rice 	rxcomp = bus_space_read_4(t, h, GEM_RX_COMPLETION);
1470336cca9eSBenno Rice 
147142c1b001SThomas Moestl 	/*
147242c1b001SThomas Moestl 	 * XXXX Read the lastrx only once at the top for speed.
147342c1b001SThomas Moestl 	 */
147442c1b001SThomas Moestl 	DPRINTF(sc, ("gem_rint: sc->rxptr %d, complete %d\n",
1475336cca9eSBenno Rice 		sc->sc_rxptr, rxcomp));
147642c1b001SThomas Moestl 	CTR2(KTR_GEM, "gem_rint: sc->rxptr %d, complete %d",
1477336cca9eSBenno Rice 	    sc->sc_rxptr, rxcomp);
1478336cca9eSBenno Rice 	for (i = sc->sc_rxptr; i != rxcomp;
147942c1b001SThomas Moestl 	     i = GEM_NEXTRX(i)) {
148042c1b001SThomas Moestl 		rxs = &sc->sc_rxsoft[i];
148142c1b001SThomas Moestl 
148242c1b001SThomas Moestl 		GEM_CDRXSYNC(sc, i,
148342c1b001SThomas Moestl 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
148442c1b001SThomas Moestl 
148542c1b001SThomas Moestl 		rxstat = GEM_DMA_READ(sc, sc->sc_rxdescs[i].gd_flags);
148642c1b001SThomas Moestl 
148742c1b001SThomas Moestl 		if (rxstat & GEM_RD_OWN) {
1488336cca9eSBenno Rice #if 0 /* XXX: In case of emergency, re-enable this. */
148942c1b001SThomas Moestl 			/*
14900d80b9bdSThomas Moestl 			 * The descriptor is still marked as owned, although
14910d80b9bdSThomas Moestl 			 * it is supposed to have completed. This has been
14920d80b9bdSThomas Moestl 			 * observed on some machines. Just exiting here
14930d80b9bdSThomas Moestl 			 * might leave the packet sitting around until another
14940d80b9bdSThomas Moestl 			 * one arrives to trigger a new interrupt, which is
14950d80b9bdSThomas Moestl 			 * generally undesirable, so set up a timeout.
149642c1b001SThomas Moestl 			 */
14970d80b9bdSThomas Moestl 			callout_reset(&sc->sc_rx_ch, GEM_RXOWN_TICKS,
14980d80b9bdSThomas Moestl 			    gem_rint_timeout, sc);
1499336cca9eSBenno Rice #endif
150042c1b001SThomas Moestl 			break;
150142c1b001SThomas Moestl 		}
150242c1b001SThomas Moestl 
1503336cca9eSBenno Rice 		progress++;
1504336cca9eSBenno Rice 		ifp->if_ipackets++;
1505336cca9eSBenno Rice 
150642c1b001SThomas Moestl 		if (rxstat & GEM_RD_BAD_CRC) {
1507336cca9eSBenno Rice 			ifp->if_ierrors++;
150842c1b001SThomas Moestl 			device_printf(sc->sc_dev, "receive error: CRC error\n");
150942c1b001SThomas Moestl 			GEM_INIT_RXDESC(sc, i);
151042c1b001SThomas Moestl 			continue;
151142c1b001SThomas Moestl 		}
151242c1b001SThomas Moestl 
151342c1b001SThomas Moestl 		bus_dmamap_sync(sc->sc_dmatag, rxs->rxs_dmamap,
151442c1b001SThomas Moestl 		    BUS_DMASYNC_POSTREAD);
151542c1b001SThomas Moestl #ifdef GEM_DEBUG
151642c1b001SThomas Moestl 		if (ifp->if_flags & IFF_DEBUG) {
151742c1b001SThomas Moestl 			printf("    rxsoft %p descriptor %d: ", rxs, i);
151842c1b001SThomas Moestl 			printf("gd_flags: 0x%016llx\t", (long long)
151942c1b001SThomas Moestl 				GEM_DMA_READ(sc, sc->sc_rxdescs[i].gd_flags));
152042c1b001SThomas Moestl 			printf("gd_addr: 0x%016llx\n", (long long)
152142c1b001SThomas Moestl 				GEM_DMA_READ(sc, sc->sc_rxdescs[i].gd_addr));
152242c1b001SThomas Moestl 		}
152342c1b001SThomas Moestl #endif
152442c1b001SThomas Moestl 
152542c1b001SThomas Moestl 		/*
152642c1b001SThomas Moestl 		 * No errors; receive the packet.  Note the Gem
152742c1b001SThomas Moestl 		 * includes the CRC with every packet.
152842c1b001SThomas Moestl 		 */
152942c1b001SThomas Moestl 		len = GEM_RD_BUFLEN(rxstat);
153042c1b001SThomas Moestl 
153142c1b001SThomas Moestl 		/*
153242c1b001SThomas Moestl 		 * Allocate a new mbuf cluster.  If that fails, we are
153342c1b001SThomas Moestl 		 * out of memory, and must drop the packet and recycle
153442c1b001SThomas Moestl 		 * the buffer that's already attached to this descriptor.
153542c1b001SThomas Moestl 		 */
153642c1b001SThomas Moestl 		m = rxs->rxs_mbuf;
153742c1b001SThomas Moestl 		if (gem_add_rxbuf(sc, i) != 0) {
153842c1b001SThomas Moestl 			ifp->if_ierrors++;
153942c1b001SThomas Moestl 			GEM_INIT_RXDESC(sc, i);
154042c1b001SThomas Moestl 			bus_dmamap_sync(sc->sc_dmatag, rxs->rxs_dmamap,
154142c1b001SThomas Moestl 			    BUS_DMASYNC_PREREAD);
154242c1b001SThomas Moestl 			continue;
154342c1b001SThomas Moestl 		}
154442c1b001SThomas Moestl 		m->m_data += 2; /* We're already off by two */
154542c1b001SThomas Moestl 
154642c1b001SThomas Moestl 		eh = mtod(m, struct ether_header *);
154742c1b001SThomas Moestl 		m->m_pkthdr.rcvif = ifp;
154842c1b001SThomas Moestl 		m->m_pkthdr.len = m->m_len = len - ETHER_CRC_LEN;
154942c1b001SThomas Moestl 		m_adj(m, sizeof(struct ether_header));
155042c1b001SThomas Moestl 
155142c1b001SThomas Moestl 		/* Pass it on. */
155242c1b001SThomas Moestl 		ether_input(ifp, eh, m);
155342c1b001SThomas Moestl 	}
155442c1b001SThomas Moestl 
1555336cca9eSBenno Rice 	if (progress) {
155642c1b001SThomas Moestl 		/* Update the receive pointer. */
1557336cca9eSBenno Rice 		if (i == sc->sc_rxptr) {
1558336cca9eSBenno Rice 			device_printf(sc->sc_dev, "rint: ring wrap\n");
1559336cca9eSBenno Rice 		}
156042c1b001SThomas Moestl 		sc->sc_rxptr = i;
1561336cca9eSBenno Rice 		bus_space_write_4(t, h, GEM_RX_KICK, GEM_PREVRX(i));
1562336cca9eSBenno Rice 	}
156342c1b001SThomas Moestl 
156442c1b001SThomas Moestl 	DPRINTF(sc, ("gem_rint: done sc->rxptr %d, complete %d\n",
156542c1b001SThomas Moestl 		sc->sc_rxptr, bus_space_read_4(t, h, GEM_RX_COMPLETION)));
156642c1b001SThomas Moestl 	CTR2(KTR_GEM, "gem_rint: done sc->rxptr %d, complete %d",
156742c1b001SThomas Moestl 		sc->sc_rxptr, bus_space_read_4(t, h, GEM_RX_COMPLETION));
156842c1b001SThomas Moestl 
156942c1b001SThomas Moestl }
157042c1b001SThomas Moestl 
157142c1b001SThomas Moestl 
157242c1b001SThomas Moestl /*
157342c1b001SThomas Moestl  * gem_add_rxbuf:
157442c1b001SThomas Moestl  *
157542c1b001SThomas Moestl  *	Add a receive buffer to the indicated descriptor.
157642c1b001SThomas Moestl  */
157742c1b001SThomas Moestl static int
157842c1b001SThomas Moestl gem_add_rxbuf(sc, idx)
157942c1b001SThomas Moestl 	struct gem_softc *sc;
158042c1b001SThomas Moestl 	int idx;
158142c1b001SThomas Moestl {
158242c1b001SThomas Moestl 	struct gem_rxsoft *rxs = &sc->sc_rxsoft[idx];
158342c1b001SThomas Moestl 	struct mbuf *m;
158442c1b001SThomas Moestl 	int error;
158542c1b001SThomas Moestl 
158642c1b001SThomas Moestl 	MGETHDR(m, M_DONTWAIT, MT_DATA);
158742c1b001SThomas Moestl 	if (m == NULL)
158842c1b001SThomas Moestl 		return (ENOBUFS);
158942c1b001SThomas Moestl 
159042c1b001SThomas Moestl 	MCLGET(m, M_DONTWAIT);
159142c1b001SThomas Moestl 	if ((m->m_flags & M_EXT) == 0) {
159242c1b001SThomas Moestl 		m_freem(m);
159342c1b001SThomas Moestl 		return (ENOBUFS);
159442c1b001SThomas Moestl 	}
159542c1b001SThomas Moestl 
159642c1b001SThomas Moestl #ifdef GEM_DEBUG
159742c1b001SThomas Moestl 	/* bzero the packet to check dma */
159842c1b001SThomas Moestl 	memset(m->m_ext.ext_buf, 0, m->m_ext.ext_size);
159942c1b001SThomas Moestl #endif
160042c1b001SThomas Moestl 
160142c1b001SThomas Moestl 	if (rxs->rxs_mbuf != NULL)
160242c1b001SThomas Moestl 		bus_dmamap_unload(sc->sc_dmatag, rxs->rxs_dmamap);
160342c1b001SThomas Moestl 
160442c1b001SThomas Moestl 	rxs->rxs_mbuf = m;
160542c1b001SThomas Moestl 
160642c1b001SThomas Moestl 	error = bus_dmamap_load(sc->sc_dmatag, rxs->rxs_dmamap,
160742c1b001SThomas Moestl 	    m->m_ext.ext_buf, m->m_ext.ext_size, gem_rxdma_callback, rxs,
160842c1b001SThomas Moestl 	    BUS_DMA_NOWAIT);
160942c1b001SThomas Moestl 	if (error != 0 || rxs->rxs_paddr == 0) {
161042c1b001SThomas Moestl 		device_printf(sc->sc_dev, "can't load rx DMA map %d, error = "
161142c1b001SThomas Moestl 		    "%d\n", idx, error);
161242c1b001SThomas Moestl 		panic("gem_add_rxbuf");	/* XXX */
161342c1b001SThomas Moestl 	}
161442c1b001SThomas Moestl 
161542c1b001SThomas Moestl 	bus_dmamap_sync(sc->sc_dmatag, rxs->rxs_dmamap, BUS_DMASYNC_PREREAD);
161642c1b001SThomas Moestl 
161742c1b001SThomas Moestl 	GEM_INIT_RXDESC(sc, idx);
161842c1b001SThomas Moestl 
161942c1b001SThomas Moestl 	return (0);
162042c1b001SThomas Moestl }
162142c1b001SThomas Moestl 
162242c1b001SThomas Moestl 
162342c1b001SThomas Moestl static void
162442c1b001SThomas Moestl gem_eint(sc, status)
162542c1b001SThomas Moestl 	struct gem_softc *sc;
162642c1b001SThomas Moestl 	u_int status;
162742c1b001SThomas Moestl {
162842c1b001SThomas Moestl 
162942c1b001SThomas Moestl 	if ((status & GEM_INTR_MIF) != 0) {
163042c1b001SThomas Moestl 		device_printf(sc->sc_dev, "XXXlink status changed\n");
163142c1b001SThomas Moestl 		return;
163242c1b001SThomas Moestl 	}
163342c1b001SThomas Moestl 
163442c1b001SThomas Moestl 	device_printf(sc->sc_dev, "status=%x\n", status);
163542c1b001SThomas Moestl }
163642c1b001SThomas Moestl 
163742c1b001SThomas Moestl 
163842c1b001SThomas Moestl void
163942c1b001SThomas Moestl gem_intr(v)
164042c1b001SThomas Moestl 	void *v;
164142c1b001SThomas Moestl {
164242c1b001SThomas Moestl 	struct gem_softc *sc = (struct gem_softc *)v;
164342c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
164442c1b001SThomas Moestl 	bus_space_handle_t seb = sc->sc_h;
164542c1b001SThomas Moestl 	u_int32_t status;
164642c1b001SThomas Moestl 
164742c1b001SThomas Moestl 	status = bus_space_read_4(t, seb, GEM_STATUS);
164842c1b001SThomas Moestl 	DPRINTF(sc, ("%s: gem_intr: cplt %x, status %x\n",
164942c1b001SThomas Moestl 		device_get_name(sc->sc_dev), (status>>19),
165042c1b001SThomas Moestl 		(u_int)status));
165142c1b001SThomas Moestl 	CTR3(KTR_GEM, "%s: gem_intr: cplt %x, status %x",
165242c1b001SThomas Moestl 		device_get_name(sc->sc_dev), (status>>19),
165342c1b001SThomas Moestl 		(u_int)status);
165442c1b001SThomas Moestl 
165542c1b001SThomas Moestl 	if ((status & (GEM_INTR_RX_TAG_ERR | GEM_INTR_BERR)) != 0)
165642c1b001SThomas Moestl 		gem_eint(sc, status);
165742c1b001SThomas Moestl 
165842c1b001SThomas Moestl 	if ((status & (GEM_INTR_TX_EMPTY | GEM_INTR_TX_INTME)) != 0)
165942c1b001SThomas Moestl 		gem_tint(sc);
166042c1b001SThomas Moestl 
166142c1b001SThomas Moestl 	if ((status & (GEM_INTR_RX_DONE | GEM_INTR_RX_NOBUF)) != 0)
166242c1b001SThomas Moestl 		gem_rint(sc);
166342c1b001SThomas Moestl 
166442c1b001SThomas Moestl 	/* We should eventually do more than just print out error stats. */
166542c1b001SThomas Moestl 	if (status & GEM_INTR_TX_MAC) {
166642c1b001SThomas Moestl 		int txstat = bus_space_read_4(t, seb, GEM_MAC_TX_STATUS);
166742c1b001SThomas Moestl 		if (txstat & ~GEM_MAC_TX_XMIT_DONE)
1668336cca9eSBenno Rice 			device_printf(sc->sc_dev, "MAC tx fault, status %x\n",
1669336cca9eSBenno Rice 			    txstat);
16709bb711b9SThomas Moestl 		if (txstat & (GEM_MAC_TX_UNDERRUN | GEM_MAC_TX_PKT_TOO_LONG))
16719bb711b9SThomas Moestl 			gem_init(sc);
167242c1b001SThomas Moestl 	}
167342c1b001SThomas Moestl 	if (status & GEM_INTR_RX_MAC) {
167442c1b001SThomas Moestl 		int rxstat = bus_space_read_4(t, seb, GEM_MAC_RX_STATUS);
167542c1b001SThomas Moestl 		if (rxstat & ~(GEM_MAC_RX_DONE | GEM_MAC_RX_FRAME_CNT))
1676336cca9eSBenno Rice 			device_printf(sc->sc_dev, "MAC rx fault, status %x\n",
1677336cca9eSBenno Rice 			    rxstat);
16789bb711b9SThomas Moestl 		if ((rxstat & GEM_MAC_RX_OVERFLOW) != 0)
16799bb711b9SThomas Moestl 			gem_init(sc);
168042c1b001SThomas Moestl 	}
168142c1b001SThomas Moestl }
168242c1b001SThomas Moestl 
168342c1b001SThomas Moestl 
168442c1b001SThomas Moestl static void
168542c1b001SThomas Moestl gem_watchdog(ifp)
168642c1b001SThomas Moestl 	struct ifnet *ifp;
168742c1b001SThomas Moestl {
168842c1b001SThomas Moestl 	struct gem_softc *sc = ifp->if_softc;
168942c1b001SThomas Moestl 
169042c1b001SThomas Moestl 	DPRINTF(sc, ("gem_watchdog: GEM_RX_CONFIG %x GEM_MAC_RX_STATUS %x "
169142c1b001SThomas Moestl 		"GEM_MAC_RX_CONFIG %x\n",
169242c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_RX_CONFIG),
169342c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_RX_STATUS),
169442c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_RX_CONFIG)));
169542c1b001SThomas Moestl 	CTR3(KTR_GEM, "gem_watchdog: GEM_RX_CONFIG %x GEM_MAC_RX_STATUS %x "
169642c1b001SThomas Moestl 		"GEM_MAC_RX_CONFIG %x",
169742c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_RX_CONFIG),
169842c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_RX_STATUS),
169942c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_RX_CONFIG));
170042c1b001SThomas Moestl 	CTR3(KTR_GEM, "gem_watchdog: GEM_TX_CONFIG %x GEM_MAC_TX_STATUS %x "
170142c1b001SThomas Moestl 		"GEM_MAC_TX_CONFIG %x",
170242c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_CONFIG),
170342c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_TX_STATUS),
170442c1b001SThomas Moestl 		bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_TX_CONFIG));
170542c1b001SThomas Moestl 
170642c1b001SThomas Moestl 	device_printf(sc->sc_dev, "device timeout\n");
170742c1b001SThomas Moestl 	++ifp->if_oerrors;
170842c1b001SThomas Moestl 
170942c1b001SThomas Moestl 	/* Try to get more packets going. */
171042c1b001SThomas Moestl 	gem_start(ifp);
171142c1b001SThomas Moestl }
171242c1b001SThomas Moestl 
171342c1b001SThomas Moestl /*
171442c1b001SThomas Moestl  * Initialize the MII Management Interface
171542c1b001SThomas Moestl  */
171642c1b001SThomas Moestl static void
171742c1b001SThomas Moestl gem_mifinit(sc)
171842c1b001SThomas Moestl 	struct gem_softc *sc;
171942c1b001SThomas Moestl {
172042c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
172142c1b001SThomas Moestl 	bus_space_handle_t mif = sc->sc_h;
172242c1b001SThomas Moestl 
172342c1b001SThomas Moestl 	/* Configure the MIF in frame mode */
172442c1b001SThomas Moestl 	sc->sc_mif_config = bus_space_read_4(t, mif, GEM_MIF_CONFIG);
172542c1b001SThomas Moestl 	sc->sc_mif_config &= ~GEM_MIF_CONFIG_BB_ENA;
172642c1b001SThomas Moestl 	bus_space_write_4(t, mif, GEM_MIF_CONFIG, sc->sc_mif_config);
172742c1b001SThomas Moestl }
172842c1b001SThomas Moestl 
172942c1b001SThomas Moestl /*
173042c1b001SThomas Moestl  * MII interface
173142c1b001SThomas Moestl  *
173242c1b001SThomas Moestl  * The GEM MII interface supports at least three different operating modes:
173342c1b001SThomas Moestl  *
173442c1b001SThomas Moestl  * Bitbang mode is implemented using data, clock and output enable registers.
173542c1b001SThomas Moestl  *
173642c1b001SThomas Moestl  * Frame mode is implemented by loading a complete frame into the frame
173742c1b001SThomas Moestl  * register and polling the valid bit for completion.
173842c1b001SThomas Moestl  *
173942c1b001SThomas Moestl  * Polling mode uses the frame register but completion is indicated by
174042c1b001SThomas Moestl  * an interrupt.
174142c1b001SThomas Moestl  *
174242c1b001SThomas Moestl  */
174342c1b001SThomas Moestl int
174442c1b001SThomas Moestl gem_mii_readreg(dev, phy, reg)
174542c1b001SThomas Moestl 	device_t dev;
174642c1b001SThomas Moestl 	int phy, reg;
174742c1b001SThomas Moestl {
174842c1b001SThomas Moestl 	struct gem_softc *sc = device_get_softc(dev);
174942c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
175042c1b001SThomas Moestl 	bus_space_handle_t mif = sc->sc_h;
175142c1b001SThomas Moestl 	int n;
175242c1b001SThomas Moestl 	u_int32_t v;
175342c1b001SThomas Moestl 
175442c1b001SThomas Moestl #ifdef GEM_DEBUG_PHY
175542c1b001SThomas Moestl 	printf("gem_mii_readreg: phy %d reg %d\n", phy, reg);
175642c1b001SThomas Moestl #endif
175742c1b001SThomas Moestl 
175842c1b001SThomas Moestl #if 0
175942c1b001SThomas Moestl 	/* Select the desired PHY in the MIF configuration register */
176042c1b001SThomas Moestl 	v = bus_space_read_4(t, mif, GEM_MIF_CONFIG);
176142c1b001SThomas Moestl 	/* Clear PHY select bit */
176242c1b001SThomas Moestl 	v &= ~GEM_MIF_CONFIG_PHY_SEL;
176342c1b001SThomas Moestl 	if (phy == GEM_PHYAD_EXTERNAL)
176442c1b001SThomas Moestl 		/* Set PHY select bit to get at external device */
176542c1b001SThomas Moestl 		v |= GEM_MIF_CONFIG_PHY_SEL;
176642c1b001SThomas Moestl 	bus_space_write_4(t, mif, GEM_MIF_CONFIG, v);
176742c1b001SThomas Moestl #endif
176842c1b001SThomas Moestl 
176942c1b001SThomas Moestl 	/* Construct the frame command */
177042c1b001SThomas Moestl 	v = (reg << GEM_MIF_REG_SHIFT)	| (phy << GEM_MIF_PHY_SHIFT) |
177142c1b001SThomas Moestl 		GEM_MIF_FRAME_READ;
177242c1b001SThomas Moestl 
177342c1b001SThomas Moestl 	bus_space_write_4(t, mif, GEM_MIF_FRAME, v);
177442c1b001SThomas Moestl 	for (n = 0; n < 100; n++) {
177542c1b001SThomas Moestl 		DELAY(1);
177642c1b001SThomas Moestl 		v = bus_space_read_4(t, mif, GEM_MIF_FRAME);
177742c1b001SThomas Moestl 		if (v & GEM_MIF_FRAME_TA0)
177842c1b001SThomas Moestl 			return (v & GEM_MIF_FRAME_DATA);
177942c1b001SThomas Moestl 	}
178042c1b001SThomas Moestl 
178142c1b001SThomas Moestl 	device_printf(sc->sc_dev, "mii_read timeout\n");
178242c1b001SThomas Moestl 	return (0);
178342c1b001SThomas Moestl }
178442c1b001SThomas Moestl 
178542c1b001SThomas Moestl int
178642c1b001SThomas Moestl gem_mii_writereg(dev, phy, reg, val)
178742c1b001SThomas Moestl 	device_t dev;
178842c1b001SThomas Moestl 	int phy, reg, val;
178942c1b001SThomas Moestl {
179042c1b001SThomas Moestl 	struct gem_softc *sc = device_get_softc(dev);
179142c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
179242c1b001SThomas Moestl 	bus_space_handle_t mif = sc->sc_h;
179342c1b001SThomas Moestl 	int n;
179442c1b001SThomas Moestl 	u_int32_t v;
179542c1b001SThomas Moestl 
179642c1b001SThomas Moestl #ifdef GEM_DEBUG_PHY
179742c1b001SThomas Moestl 	printf("gem_mii_writereg: phy %d reg %d val %x\n", phy, reg, val);
179842c1b001SThomas Moestl #endif
179942c1b001SThomas Moestl 
180042c1b001SThomas Moestl #if 0
180142c1b001SThomas Moestl 	/* Select the desired PHY in the MIF configuration register */
180242c1b001SThomas Moestl 	v = bus_space_read_4(t, mif, GEM_MIF_CONFIG);
180342c1b001SThomas Moestl 	/* Clear PHY select bit */
180442c1b001SThomas Moestl 	v &= ~GEM_MIF_CONFIG_PHY_SEL;
180542c1b001SThomas Moestl 	if (phy == GEM_PHYAD_EXTERNAL)
180642c1b001SThomas Moestl 		/* Set PHY select bit to get at external device */
180742c1b001SThomas Moestl 		v |= GEM_MIF_CONFIG_PHY_SEL;
180842c1b001SThomas Moestl 	bus_space_write_4(t, mif, GEM_MIF_CONFIG, v);
180942c1b001SThomas Moestl #endif
181042c1b001SThomas Moestl 	/* Construct the frame command */
181142c1b001SThomas Moestl 	v = GEM_MIF_FRAME_WRITE			|
181242c1b001SThomas Moestl 	    (phy << GEM_MIF_PHY_SHIFT)		|
181342c1b001SThomas Moestl 	    (reg << GEM_MIF_REG_SHIFT)		|
181442c1b001SThomas Moestl 	    (val & GEM_MIF_FRAME_DATA);
181542c1b001SThomas Moestl 
181642c1b001SThomas Moestl 	bus_space_write_4(t, mif, GEM_MIF_FRAME, v);
181742c1b001SThomas Moestl 	for (n = 0; n < 100; n++) {
181842c1b001SThomas Moestl 		DELAY(1);
181942c1b001SThomas Moestl 		v = bus_space_read_4(t, mif, GEM_MIF_FRAME);
182042c1b001SThomas Moestl 		if (v & GEM_MIF_FRAME_TA0)
182142c1b001SThomas Moestl 			return (1);
182242c1b001SThomas Moestl 	}
182342c1b001SThomas Moestl 
182442c1b001SThomas Moestl 	device_printf(sc->sc_dev, "mii_write timeout\n");
182542c1b001SThomas Moestl 	return (0);
182642c1b001SThomas Moestl }
182742c1b001SThomas Moestl 
182842c1b001SThomas Moestl void
182942c1b001SThomas Moestl gem_mii_statchg(dev)
183042c1b001SThomas Moestl 	device_t dev;
183142c1b001SThomas Moestl {
183242c1b001SThomas Moestl 	struct gem_softc *sc = device_get_softc(dev);
183342c1b001SThomas Moestl #ifdef GEM_DEBUG
183442c1b001SThomas Moestl 	int instance = IFM_INST(sc->sc_mii->mii_media.ifm_cur->ifm_media);
183542c1b001SThomas Moestl #endif
183642c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
183742c1b001SThomas Moestl 	bus_space_handle_t mac = sc->sc_h;
183842c1b001SThomas Moestl 	u_int32_t v;
183942c1b001SThomas Moestl 
184042c1b001SThomas Moestl #ifdef GEM_DEBUG
184142c1b001SThomas Moestl 	if (sc->sc_debug)
184242c1b001SThomas Moestl 		printf("gem_mii_statchg: status change: phy = %d\n",
184342c1b001SThomas Moestl 			sc->sc_phys[instance]);
184442c1b001SThomas Moestl #endif
184542c1b001SThomas Moestl 
184642c1b001SThomas Moestl 	/* Set tx full duplex options */
184742c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_TX_CONFIG, 0);
184842c1b001SThomas Moestl 	DELAY(10000); /* reg must be cleared and delay before changing. */
184942c1b001SThomas Moestl 	v = GEM_MAC_TX_ENA_IPG0|GEM_MAC_TX_NGU|GEM_MAC_TX_NGU_LIMIT|
185042c1b001SThomas Moestl 		GEM_MAC_TX_ENABLE;
185142c1b001SThomas Moestl 	if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) & IFM_FDX) != 0) {
185242c1b001SThomas Moestl 		v |= GEM_MAC_TX_IGN_CARRIER|GEM_MAC_TX_IGN_COLLIS;
185342c1b001SThomas Moestl 	}
185442c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_TX_CONFIG, v);
185542c1b001SThomas Moestl 
185642c1b001SThomas Moestl 	/* XIF Configuration */
185742c1b001SThomas Moestl  /* We should really calculate all this rather than rely on defaults */
185842c1b001SThomas Moestl 	v = bus_space_read_4(t, mac, GEM_MAC_XIF_CONFIG);
185942c1b001SThomas Moestl 	v = GEM_MAC_XIF_LINK_LED;
186042c1b001SThomas Moestl 	v |= GEM_MAC_XIF_TX_MII_ENA;
1861336cca9eSBenno Rice 
186242c1b001SThomas Moestl 	/* If an external transceiver is connected, enable its MII drivers */
186342c1b001SThomas Moestl 	sc->sc_mif_config = bus_space_read_4(t, mac, GEM_MIF_CONFIG);
186442c1b001SThomas Moestl 	if ((sc->sc_mif_config & GEM_MIF_CONFIG_MDI1) != 0) {
186542c1b001SThomas Moestl 		/* External MII needs echo disable if half duplex. */
186642c1b001SThomas Moestl 		if ((IFM_OPTIONS(sc->sc_mii->mii_media_active) & IFM_FDX) != 0)
186742c1b001SThomas Moestl 			/* turn on full duplex LED */
186842c1b001SThomas Moestl 			v |= GEM_MAC_XIF_FDPLX_LED;
186942c1b001SThomas Moestl 		else
187042c1b001SThomas Moestl 	 		/* half duplex -- disable echo */
187142c1b001SThomas Moestl 	 		v |= GEM_MAC_XIF_ECHO_DISABL;
1872336cca9eSBenno Rice 
1873336cca9eSBenno Rice 		if (IFM_SUBTYPE(sc->sc_mii->mii_media_active) == IFM_1000_T)
1874336cca9eSBenno Rice 			v |= GEM_MAC_XIF_GMII_MODE;
1875336cca9eSBenno Rice 		else
1876336cca9eSBenno Rice 			v &= ~GEM_MAC_XIF_GMII_MODE;
187742c1b001SThomas Moestl 	} else {
187842c1b001SThomas Moestl 		/* Internal MII needs buf enable */
187942c1b001SThomas Moestl 		v |= GEM_MAC_XIF_MII_BUF_ENA;
188042c1b001SThomas Moestl 	}
188142c1b001SThomas Moestl 	bus_space_write_4(t, mac, GEM_MAC_XIF_CONFIG, v);
188242c1b001SThomas Moestl }
188342c1b001SThomas Moestl 
188442c1b001SThomas Moestl int
188542c1b001SThomas Moestl gem_mediachange(ifp)
188642c1b001SThomas Moestl 	struct ifnet *ifp;
188742c1b001SThomas Moestl {
188842c1b001SThomas Moestl 	struct gem_softc *sc = ifp->if_softc;
188942c1b001SThomas Moestl 
189042c1b001SThomas Moestl 	/* XXX Add support for serial media. */
189142c1b001SThomas Moestl 
189242c1b001SThomas Moestl 	return (mii_mediachg(sc->sc_mii));
189342c1b001SThomas Moestl }
189442c1b001SThomas Moestl 
189542c1b001SThomas Moestl void
189642c1b001SThomas Moestl gem_mediastatus(ifp, ifmr)
189742c1b001SThomas Moestl 	struct ifnet *ifp;
189842c1b001SThomas Moestl 	struct ifmediareq *ifmr;
189942c1b001SThomas Moestl {
190042c1b001SThomas Moestl 	struct gem_softc *sc = ifp->if_softc;
190142c1b001SThomas Moestl 
190242c1b001SThomas Moestl 	if ((ifp->if_flags & IFF_UP) == 0)
190342c1b001SThomas Moestl 		return;
190442c1b001SThomas Moestl 
190542c1b001SThomas Moestl 	mii_pollstat(sc->sc_mii);
190642c1b001SThomas Moestl 	ifmr->ifm_active = sc->sc_mii->mii_media_active;
190742c1b001SThomas Moestl 	ifmr->ifm_status = sc->sc_mii->mii_media_status;
190842c1b001SThomas Moestl }
190942c1b001SThomas Moestl 
191042c1b001SThomas Moestl /*
191142c1b001SThomas Moestl  * Process an ioctl request.
191242c1b001SThomas Moestl  */
191342c1b001SThomas Moestl static int
191442c1b001SThomas Moestl gem_ioctl(ifp, cmd, data)
191542c1b001SThomas Moestl 	struct ifnet *ifp;
191642c1b001SThomas Moestl 	u_long cmd;
191742c1b001SThomas Moestl 	caddr_t data;
191842c1b001SThomas Moestl {
191942c1b001SThomas Moestl 	struct gem_softc *sc = ifp->if_softc;
192042c1b001SThomas Moestl 	struct ifreq *ifr = (struct ifreq *)data;
192142c1b001SThomas Moestl 	int s, error = 0;
192242c1b001SThomas Moestl 
192342c1b001SThomas Moestl 	switch (cmd) {
192442c1b001SThomas Moestl 	case SIOCSIFADDR:
192542c1b001SThomas Moestl 	case SIOCGIFADDR:
192642c1b001SThomas Moestl 	case SIOCSIFMTU:
192742c1b001SThomas Moestl 		error = ether_ioctl(ifp, cmd, data);
192842c1b001SThomas Moestl 		break;
192942c1b001SThomas Moestl 	case SIOCSIFFLAGS:
193042c1b001SThomas Moestl 		if (ifp->if_flags & IFF_UP) {
1931336cca9eSBenno Rice 			if ((sc->sc_ifflags ^ ifp->if_flags) == IFF_PROMISC)
193242c1b001SThomas Moestl 				gem_setladrf(sc);
193342c1b001SThomas Moestl 			else
193442c1b001SThomas Moestl 				gem_init(sc);
193542c1b001SThomas Moestl 		} else {
193642c1b001SThomas Moestl 			if (ifp->if_flags & IFF_RUNNING)
193742c1b001SThomas Moestl 				gem_stop(ifp, 0);
193842c1b001SThomas Moestl 		}
1939336cca9eSBenno Rice 		sc->sc_ifflags = ifp->if_flags;
194042c1b001SThomas Moestl 		error = 0;
194142c1b001SThomas Moestl 		break;
194242c1b001SThomas Moestl 	case SIOCADDMULTI:
194342c1b001SThomas Moestl 	case SIOCDELMULTI:
194442c1b001SThomas Moestl 		gem_setladrf(sc);
194542c1b001SThomas Moestl 		error = 0;
194642c1b001SThomas Moestl 		break;
194742c1b001SThomas Moestl 	case SIOCGIFMEDIA:
194842c1b001SThomas Moestl 	case SIOCSIFMEDIA:
194942c1b001SThomas Moestl 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii->mii_media, cmd);
195042c1b001SThomas Moestl 		break;
195142c1b001SThomas Moestl 	default:
195242c1b001SThomas Moestl 		error = ENOTTY;
195342c1b001SThomas Moestl 		break;
195442c1b001SThomas Moestl 	}
195542c1b001SThomas Moestl 
195642c1b001SThomas Moestl 	/* Try to get things going again */
195742c1b001SThomas Moestl 	if (ifp->if_flags & IFF_UP)
195842c1b001SThomas Moestl 		gem_start(ifp);
195942c1b001SThomas Moestl 	splx(s);
196042c1b001SThomas Moestl 	return (error);
196142c1b001SThomas Moestl }
196242c1b001SThomas Moestl 
196342c1b001SThomas Moestl /*
196442c1b001SThomas Moestl  * Set up the logical address filter.
196542c1b001SThomas Moestl  */
196642c1b001SThomas Moestl static void
196742c1b001SThomas Moestl gem_setladrf(sc)
196842c1b001SThomas Moestl 	struct gem_softc *sc;
196942c1b001SThomas Moestl {
197042c1b001SThomas Moestl 	struct ifnet *ifp = &sc->sc_arpcom.ac_if;
197142c1b001SThomas Moestl 	struct ifmultiaddr *inm;
197242c1b001SThomas Moestl 	struct sockaddr_dl *sdl;
197342c1b001SThomas Moestl 	bus_space_tag_t t = sc->sc_bustag;
197442c1b001SThomas Moestl 	bus_space_handle_t h = sc->sc_h;
197542c1b001SThomas Moestl 	u_char *cp;
197642c1b001SThomas Moestl 	u_int32_t crc;
197742c1b001SThomas Moestl 	u_int32_t hash[16];
197842c1b001SThomas Moestl 	u_int32_t v;
197942c1b001SThomas Moestl 	int len;
1980336cca9eSBenno Rice 	int i;
198142c1b001SThomas Moestl 
198242c1b001SThomas Moestl 	/* Get current RX configuration */
198342c1b001SThomas Moestl 	v = bus_space_read_4(t, h, GEM_MAC_RX_CONFIG);
198442c1b001SThomas Moestl 
1985336cca9eSBenno Rice 	/*
1986336cca9eSBenno Rice 	 * Turn off promiscuous mode, promiscuous group mode (all multicast),
1987336cca9eSBenno Rice 	 * and hash filter.  Depending on the case, the right bit will be
1988336cca9eSBenno Rice 	 * enabled.
1989336cca9eSBenno Rice 	 */
1990336cca9eSBenno Rice 	v &= ~(GEM_MAC_RX_PROMISCUOUS|GEM_MAC_RX_HASH_FILTER|
1991336cca9eSBenno Rice 	    GEM_MAC_RX_PROMISC_GRP);
1992336cca9eSBenno Rice 
199342c1b001SThomas Moestl 	if ((ifp->if_flags & IFF_PROMISC) != 0) {
1994336cca9eSBenno Rice 		/* Turn on promiscuous mode */
199542c1b001SThomas Moestl 		v |= GEM_MAC_RX_PROMISCUOUS;
199642c1b001SThomas Moestl 		goto chipit;
199742c1b001SThomas Moestl 	}
199842c1b001SThomas Moestl 	if ((ifp->if_flags & IFF_ALLMULTI) != 0) {
199942c1b001SThomas Moestl 		hash[3] = hash[2] = hash[1] = hash[0] = 0xffff;
200042c1b001SThomas Moestl 		ifp->if_flags |= IFF_ALLMULTI;
2001336cca9eSBenno Rice 		v |= GEM_MAC_RX_PROMISC_GRP;
200242c1b001SThomas Moestl 		goto chipit;
200342c1b001SThomas Moestl 	}
200442c1b001SThomas Moestl 
200542c1b001SThomas Moestl 	/*
200642c1b001SThomas Moestl 	 * Set up multicast address filter by passing all multicast addresses
2007336cca9eSBenno Rice 	 * through a crc generator, and then using the high order 8 bits as an
2008336cca9eSBenno Rice 	 * index into the 256 bit logical address filter.  The high order 4
2009336cca9eSBenno Rice 	 * bits selects the word, while the other 4 bits select the bit within
2010336cca9eSBenno Rice 	 * the word (where bit 0 is the MSB).
201142c1b001SThomas Moestl 	 */
201242c1b001SThomas Moestl 
2013336cca9eSBenno Rice 	/* Clear hash table */
2014336cca9eSBenno Rice 	memset(hash, 0, sizeof(hash));
2015336cca9eSBenno Rice 
201642c1b001SThomas Moestl 	TAILQ_FOREACH(inm, &sc->sc_arpcom.ac_if.if_multiaddrs, ifma_link) {
201742c1b001SThomas Moestl 		if (inm->ifma_addr->sa_family != AF_LINK)
201842c1b001SThomas Moestl 			continue;
201942c1b001SThomas Moestl 		sdl = (struct sockaddr_dl *)inm->ifma_addr;
202042c1b001SThomas Moestl 		cp = LLADDR(sdl);
202142c1b001SThomas Moestl 		crc = 0xffffffff;
202242c1b001SThomas Moestl 		for (len = sdl->sdl_alen; --len >= 0;) {
202342c1b001SThomas Moestl 			int octet = *cp++;
202442c1b001SThomas Moestl 			int i;
202542c1b001SThomas Moestl 
202642c1b001SThomas Moestl #define MC_POLY_LE	0xedb88320UL	/* mcast crc, little endian */
202742c1b001SThomas Moestl 			for (i = 0; i < 8; i++) {
202842c1b001SThomas Moestl 				if ((crc & 1) ^ (octet & 1)) {
202942c1b001SThomas Moestl 					crc >>= 1;
203042c1b001SThomas Moestl 					crc ^= MC_POLY_LE;
203142c1b001SThomas Moestl 				} else {
203242c1b001SThomas Moestl 					crc >>= 1;
203342c1b001SThomas Moestl 				}
203442c1b001SThomas Moestl 				octet >>= 1;
203542c1b001SThomas Moestl 			}
203642c1b001SThomas Moestl 		}
203742c1b001SThomas Moestl 		/* Just want the 8 most significant bits. */
203842c1b001SThomas Moestl 		crc >>= 24;
203942c1b001SThomas Moestl 
204042c1b001SThomas Moestl 		/* Set the corresponding bit in the filter. */
2041336cca9eSBenno Rice 		hash[crc >> 4] |= 1 << (15 - (crc & 15));
2042336cca9eSBenno Rice 	}
2043336cca9eSBenno Rice 
2044336cca9eSBenno Rice 	v |= GEM_MAC_RX_HASH_FILTER;
2045336cca9eSBenno Rice 	ifp->if_flags &= ~IFF_ALLMULTI;
2046336cca9eSBenno Rice 
2047336cca9eSBenno Rice 	/* Now load the hash table into the chip (if we are using it) */
2048336cca9eSBenno Rice 	for (i = 0; i < 16; i++) {
2049336cca9eSBenno Rice 		bus_space_write_4(t, h,
2050336cca9eSBenno Rice 		    GEM_MAC_HASH0 + i * (GEM_MAC_HASH1-GEM_MAC_HASH0),
2051336cca9eSBenno Rice 		    hash[i]);
205242c1b001SThomas Moestl 	}
205342c1b001SThomas Moestl 
205442c1b001SThomas Moestl chipit:
205542c1b001SThomas Moestl 	bus_space_write_4(t, h, GEM_MAC_RX_CONFIG, v);
205642c1b001SThomas Moestl }
205742c1b001SThomas Moestl 
205842c1b001SThomas Moestl #if notyet
205942c1b001SThomas Moestl 
206042c1b001SThomas Moestl /*
206142c1b001SThomas Moestl  * gem_power:
206242c1b001SThomas Moestl  *
206342c1b001SThomas Moestl  *	Power management (suspend/resume) hook.
206442c1b001SThomas Moestl  */
206542c1b001SThomas Moestl void
206642c1b001SThomas Moestl static gem_power(why, arg)
206742c1b001SThomas Moestl 	int why;
206842c1b001SThomas Moestl 	void *arg;
206942c1b001SThomas Moestl {
207042c1b001SThomas Moestl 	struct gem_softc *sc = arg;
207142c1b001SThomas Moestl 	struct ifnet *ifp = &sc->sc_arpcom.ac_if;
207242c1b001SThomas Moestl 	int s;
207342c1b001SThomas Moestl 
207442c1b001SThomas Moestl 	s = splnet();
207542c1b001SThomas Moestl 	switch (why) {
207642c1b001SThomas Moestl 	case PWR_SUSPEND:
207742c1b001SThomas Moestl 	case PWR_STANDBY:
207842c1b001SThomas Moestl 		gem_stop(ifp, 1);
207942c1b001SThomas Moestl 		if (sc->sc_power != NULL)
208042c1b001SThomas Moestl 			(*sc->sc_power)(sc, why);
208142c1b001SThomas Moestl 		break;
208242c1b001SThomas Moestl 	case PWR_RESUME:
208342c1b001SThomas Moestl 		if (ifp->if_flags & IFF_UP) {
208442c1b001SThomas Moestl 			if (sc->sc_power != NULL)
208542c1b001SThomas Moestl 				(*sc->sc_power)(sc, why);
208642c1b001SThomas Moestl 			gem_init(ifp);
208742c1b001SThomas Moestl 		}
208842c1b001SThomas Moestl 		break;
208942c1b001SThomas Moestl 	case PWR_SOFTSUSPEND:
209042c1b001SThomas Moestl 	case PWR_SOFTSTANDBY:
209142c1b001SThomas Moestl 	case PWR_SOFTRESUME:
209242c1b001SThomas Moestl 		break;
209342c1b001SThomas Moestl 	}
209442c1b001SThomas Moestl 	splx(s);
209542c1b001SThomas Moestl }
209642c1b001SThomas Moestl #endif
2097