1f7788e8eSJonathan Lemon /*- 2a17c678eSDavid Greenman * Copyright (c) 1995, David Greenman 33bd07cfdSJonathan Lemon * Copyright (c) 2001 Jonathan Lemon <jlemon@freebsd.org> 4a17c678eSDavid Greenman * All rights reserved. 5a17c678eSDavid Greenman * 6a17c678eSDavid Greenman * Redistribution and use in source and binary forms, with or without 7a17c678eSDavid Greenman * modification, are permitted provided that the following conditions 8a17c678eSDavid Greenman * are met: 9a17c678eSDavid Greenman * 1. Redistributions of source code must retain the above copyright 10a17c678eSDavid Greenman * notice unmodified, this list of conditions, and the following 11a17c678eSDavid Greenman * disclaimer. 12a17c678eSDavid Greenman * 2. Redistributions in binary form must reproduce the above copyright 13a17c678eSDavid Greenman * notice, this list of conditions and the following disclaimer in the 14a17c678eSDavid Greenman * documentation and/or other materials provided with the distribution. 15a17c678eSDavid Greenman * 16a17c678eSDavid Greenman * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 17a17c678eSDavid Greenman * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18a17c678eSDavid Greenman * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19a17c678eSDavid Greenman * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 20a17c678eSDavid Greenman * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21a17c678eSDavid Greenman * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22a17c678eSDavid Greenman * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23a17c678eSDavid Greenman * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24a17c678eSDavid Greenman * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25a17c678eSDavid Greenman * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26a17c678eSDavid Greenman * SUCH DAMAGE. 27a17c678eSDavid Greenman * 28a17c678eSDavid Greenman */ 29a17c678eSDavid Greenman 30aad970f1SDavid E. O'Brien #include <sys/cdefs.h> 31aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$"); 32aad970f1SDavid E. O'Brien 33a17c678eSDavid Greenman /* 34ae12cddaSDavid Greenman * Intel EtherExpress Pro/100B PCI Fast Ethernet driver 35a17c678eSDavid Greenman */ 36a17c678eSDavid Greenman 37a17c678eSDavid Greenman #include <sys/param.h> 38a17c678eSDavid Greenman #include <sys/systm.h> 3983e6547dSMaxime Henrion #include <sys/endian.h> 40a17c678eSDavid Greenman #include <sys/mbuf.h> 41f7788e8eSJonathan Lemon /* #include <sys/mutex.h> */ 42a17c678eSDavid Greenman #include <sys/kernel.h> 43fe12f24bSPoul-Henning Kamp #include <sys/module.h> 444458ac71SBruce Evans #include <sys/socket.h> 4572a32a26SJonathan Lemon #include <sys/sysctl.h> 46a17c678eSDavid Greenman 47a17c678eSDavid Greenman #include <net/if.h> 48397f9dfeSDavid Greenman #include <net/if_dl.h> 49ba8c6fd5SDavid Greenman #include <net/if_media.h> 50a17c678eSDavid Greenman 51a17c678eSDavid Greenman #include <net/bpf.h> 52ba8c6fd5SDavid Greenman #include <sys/sockio.h> 536182fdbdSPeter Wemm #include <sys/bus.h> 546182fdbdSPeter Wemm #include <machine/bus.h> 556182fdbdSPeter Wemm #include <sys/rman.h> 566182fdbdSPeter Wemm #include <machine/resource.h> 57ba8c6fd5SDavid Greenman 581d5e9e22SEivind Eklund #include <net/ethernet.h> 591d5e9e22SEivind Eklund #include <net/if_arp.h> 60ba8c6fd5SDavid Greenman 61f7788e8eSJonathan Lemon #include <machine/clock.h> /* for DELAY */ 62a17c678eSDavid Greenman 63e8c8b728SJonathan Lemon #include <net/if_types.h> 64e8c8b728SJonathan Lemon #include <net/if_vlan_var.h> 65e8c8b728SJonathan Lemon 66c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR 67c8bca6dcSBill Paul #include <netinet/in.h> 68c8bca6dcSBill Paul #include <netinet/in_systm.h> 69c8bca6dcSBill Paul #include <netinet/ip.h> 70c8bca6dcSBill Paul #include <machine/in_cksum.h> 71c8bca6dcSBill Paul #endif 72c8bca6dcSBill Paul 734fbd232cSWarner Losh #include <dev/pci/pcivar.h> 744fbd232cSWarner Losh #include <dev/pci/pcireg.h> /* for PCIM_CMD_xxx */ 75a17c678eSDavid Greenman 76f7788e8eSJonathan Lemon #include <dev/mii/mii.h> 77f7788e8eSJonathan Lemon #include <dev/mii/miivar.h> 78f7788e8eSJonathan Lemon 79f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpreg.h> 80f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpvar.h> 8172a32a26SJonathan Lemon #include <dev/fxp/rcvbundl.h> 82f7788e8eSJonathan Lemon 83f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, pci, 1, 1, 1); 84f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, ether, 1, 1, 1); 85f7788e8eSJonathan Lemon MODULE_DEPEND(fxp, miibus, 1, 1, 1); 86f7788e8eSJonathan Lemon #include "miibus_if.h" 874fc1dda9SAndrew Gallatin 88ba8c6fd5SDavid Greenman /* 89ba8c6fd5SDavid Greenman * NOTE! On the Alpha, we have an alignment constraint. The 90ba8c6fd5SDavid Greenman * card DMAs the packet immediately following the RFA. However, 91ba8c6fd5SDavid Greenman * the first thing in the packet is a 14-byte Ethernet header. 92ba8c6fd5SDavid Greenman * This means that the packet is misaligned. To compensate, 93ba8c6fd5SDavid Greenman * we actually offset the RFA 2 bytes into the cluster. This 94ba8c6fd5SDavid Greenman * alignes the packet after the Ethernet header at a 32-bit 95ba8c6fd5SDavid Greenman * boundary. HOWEVER! This means that the RFA is misaligned! 96ba8c6fd5SDavid Greenman */ 97ba8c6fd5SDavid Greenman #define RFA_ALIGNMENT_FUDGE 2 98ba8c6fd5SDavid Greenman 99ba8c6fd5SDavid Greenman /* 100f7788e8eSJonathan Lemon * Set initial transmit threshold at 64 (512 bytes). This is 101f7788e8eSJonathan Lemon * increased by 64 (512 bytes) at a time, to maximum of 192 102f7788e8eSJonathan Lemon * (1536 bytes), if an underrun occurs. 103f7788e8eSJonathan Lemon */ 104f7788e8eSJonathan Lemon static int tx_threshold = 64; 105f7788e8eSJonathan Lemon 106f7788e8eSJonathan Lemon /* 107f7788e8eSJonathan Lemon * The configuration byte map has several undefined fields which 108f7788e8eSJonathan Lemon * must be one or must be zero. Set up a template for these bits 109f7788e8eSJonathan Lemon * only, (assuming a 82557 chip) leaving the actual configuration 110f7788e8eSJonathan Lemon * to fxp_init. 111f7788e8eSJonathan Lemon * 112f7788e8eSJonathan Lemon * See struct fxp_cb_config for the bit definitions. 113f7788e8eSJonathan Lemon */ 114f7788e8eSJonathan Lemon static u_char fxp_cb_config_template[] = { 115f7788e8eSJonathan Lemon 0x0, 0x0, /* cb_status */ 116f7788e8eSJonathan Lemon 0x0, 0x0, /* cb_command */ 117f7788e8eSJonathan Lemon 0x0, 0x0, 0x0, 0x0, /* link_addr */ 118f7788e8eSJonathan Lemon 0x0, /* 0 */ 119f7788e8eSJonathan Lemon 0x0, /* 1 */ 120f7788e8eSJonathan Lemon 0x0, /* 2 */ 121f7788e8eSJonathan Lemon 0x0, /* 3 */ 122f7788e8eSJonathan Lemon 0x0, /* 4 */ 123f7788e8eSJonathan Lemon 0x0, /* 5 */ 124f7788e8eSJonathan Lemon 0x32, /* 6 */ 125f7788e8eSJonathan Lemon 0x0, /* 7 */ 126f7788e8eSJonathan Lemon 0x0, /* 8 */ 127f7788e8eSJonathan Lemon 0x0, /* 9 */ 128f7788e8eSJonathan Lemon 0x6, /* 10 */ 129f7788e8eSJonathan Lemon 0x0, /* 11 */ 130f7788e8eSJonathan Lemon 0x0, /* 12 */ 131f7788e8eSJonathan Lemon 0x0, /* 13 */ 132f7788e8eSJonathan Lemon 0xf2, /* 14 */ 133f7788e8eSJonathan Lemon 0x48, /* 15 */ 134f7788e8eSJonathan Lemon 0x0, /* 16 */ 135f7788e8eSJonathan Lemon 0x40, /* 17 */ 136f7788e8eSJonathan Lemon 0xf0, /* 18 */ 137f7788e8eSJonathan Lemon 0x0, /* 19 */ 138f7788e8eSJonathan Lemon 0x3f, /* 20 */ 139f7788e8eSJonathan Lemon 0x5 /* 21 */ 140f7788e8eSJonathan Lemon }; 141f7788e8eSJonathan Lemon 142f7788e8eSJonathan Lemon struct fxp_ident { 14374d1ed23SMaxime Henrion uint16_t devid; 144f19fc5d8SJohn Polstra int16_t revid; /* -1 matches anything */ 145f7788e8eSJonathan Lemon char *name; 146f7788e8eSJonathan Lemon }; 147f7788e8eSJonathan Lemon 148f7788e8eSJonathan Lemon /* 149f7788e8eSJonathan Lemon * Claim various Intel PCI device identifiers for this driver. The 150f7788e8eSJonathan Lemon * sub-vendor and sub-device field are extensively used to identify 151f7788e8eSJonathan Lemon * particular variants, but we don't currently differentiate between 152f7788e8eSJonathan Lemon * them. 153f7788e8eSJonathan Lemon */ 154f7788e8eSJonathan Lemon static struct fxp_ident fxp_ident_table[] = { 155f19fc5d8SJohn Polstra { 0x1029, -1, "Intel 82559 PCI/CardBus Pro/100" }, 156f19fc5d8SJohn Polstra { 0x1030, -1, "Intel 82559 Pro/100 Ethernet" }, 157f19fc5d8SJohn Polstra { 0x1031, -1, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" }, 158f19fc5d8SJohn Polstra { 0x1032, -1, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" }, 159f19fc5d8SJohn Polstra { 0x1033, -1, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 160f19fc5d8SJohn Polstra { 0x1034, -1, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 161f19fc5d8SJohn Polstra { 0x1035, -1, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 162f19fc5d8SJohn Polstra { 0x1036, -1, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 163f19fc5d8SJohn Polstra { 0x1037, -1, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 164f19fc5d8SJohn Polstra { 0x1038, -1, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 165f19fc5d8SJohn Polstra { 0x1039, -1, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" }, 166f19fc5d8SJohn Polstra { 0x103A, -1, "Intel 82801DB (ICH4) Pro/100 Ethernet" }, 167f19fc5d8SJohn Polstra { 0x103B, -1, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" }, 168f19fc5d8SJohn Polstra { 0x103C, -1, "Intel 82801DB (ICH4) Pro/100 Ethernet" }, 169f19fc5d8SJohn Polstra { 0x103D, -1, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" }, 170f19fc5d8SJohn Polstra { 0x103E, -1, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" }, 171f19fc5d8SJohn Polstra { 0x1050, -1, "Intel 82801BA (D865) Pro/100 VE Ethernet" }, 172c2b37819SWarner Losh { 0x1051, -1, "Intel 82562ET (ICH5/ICH5R) Pro/100 VE Ethernet" }, 173f19fc5d8SJohn Polstra { 0x1059, -1, "Intel 82551QM Pro/100 M Mobile Connection" }, 174048ca166SMaxime Henrion { 0x1064, -1, "Intel 82562EZ (ICH6)" }, 17529a8929dSMaxime Henrion { 0x1068, -1, "Intel 82801FBM (ICH6-M) Pro/100 VE Ethernet" }, 176f19fc5d8SJohn Polstra { 0x1209, -1, "Intel 82559ER Embedded 10/100 Ethernet" }, 177f19fc5d8SJohn Polstra { 0x1229, 0x01, "Intel 82557 Pro/100 Ethernet" }, 178f19fc5d8SJohn Polstra { 0x1229, 0x02, "Intel 82557 Pro/100 Ethernet" }, 179f19fc5d8SJohn Polstra { 0x1229, 0x03, "Intel 82557 Pro/100 Ethernet" }, 180f19fc5d8SJohn Polstra { 0x1229, 0x04, "Intel 82558 Pro/100 Ethernet" }, 181f19fc5d8SJohn Polstra { 0x1229, 0x05, "Intel 82558 Pro/100 Ethernet" }, 182f19fc5d8SJohn Polstra { 0x1229, 0x06, "Intel 82559 Pro/100 Ethernet" }, 183f19fc5d8SJohn Polstra { 0x1229, 0x07, "Intel 82559 Pro/100 Ethernet" }, 184f19fc5d8SJohn Polstra { 0x1229, 0x08, "Intel 82559 Pro/100 Ethernet" }, 185f19fc5d8SJohn Polstra { 0x1229, 0x09, "Intel 82559ER Pro/100 Ethernet" }, 186f19fc5d8SJohn Polstra { 0x1229, 0x0c, "Intel 82550 Pro/100 Ethernet" }, 187f19fc5d8SJohn Polstra { 0x1229, 0x0d, "Intel 82550 Pro/100 Ethernet" }, 188f19fc5d8SJohn Polstra { 0x1229, 0x0e, "Intel 82550 Pro/100 Ethernet" }, 189f19fc5d8SJohn Polstra { 0x1229, 0x0f, "Intel 82551 Pro/100 Ethernet" }, 190f19fc5d8SJohn Polstra { 0x1229, 0x10, "Intel 82551 Pro/100 Ethernet" }, 191f19fc5d8SJohn Polstra { 0x1229, -1, "Intel 82557/8/9 Pro/100 Ethernet" }, 192f19fc5d8SJohn Polstra { 0x2449, -1, "Intel 82801BA/CAM (ICH2/3) Pro/100 Ethernet" }, 193f19fc5d8SJohn Polstra { 0, -1, NULL }, 194f7788e8eSJonathan Lemon }; 195f7788e8eSJonathan Lemon 196c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR 197c8bca6dcSBill Paul #define FXP_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 198c8bca6dcSBill Paul #else 199c8bca6dcSBill Paul #define FXP_CSUM_FEATURES (CSUM_TCP | CSUM_UDP) 200c8bca6dcSBill Paul #endif 201c8bca6dcSBill Paul 202f7788e8eSJonathan Lemon static int fxp_probe(device_t dev); 203f7788e8eSJonathan Lemon static int fxp_attach(device_t dev); 204f7788e8eSJonathan Lemon static int fxp_detach(device_t dev); 205f7788e8eSJonathan Lemon static int fxp_shutdown(device_t dev); 206f7788e8eSJonathan Lemon static int fxp_suspend(device_t dev); 207f7788e8eSJonathan Lemon static int fxp_resume(device_t dev); 208f7788e8eSJonathan Lemon 209f7788e8eSJonathan Lemon static void fxp_intr(void *xsc); 2104953bccaSNate Lawson static void fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp, 21174d1ed23SMaxime Henrion uint8_t statack, int count); 212f7788e8eSJonathan Lemon static void fxp_init(void *xsc); 2134953bccaSNate Lawson static void fxp_init_body(struct fxp_softc *sc); 214f7788e8eSJonathan Lemon static void fxp_tick(void *xsc); 215f7788e8eSJonathan Lemon static void fxp_start(struct ifnet *ifp); 2164953bccaSNate Lawson static void fxp_start_body(struct ifnet *ifp); 21740c20505SMaxime Henrion static int fxp_encap(struct fxp_softc *sc, struct mbuf *m_head); 218f7788e8eSJonathan Lemon static void fxp_stop(struct fxp_softc *sc); 219f7788e8eSJonathan Lemon static void fxp_release(struct fxp_softc *sc); 220f7788e8eSJonathan Lemon static int fxp_ioctl(struct ifnet *ifp, u_long command, 221f7788e8eSJonathan Lemon caddr_t data); 222f7788e8eSJonathan Lemon static void fxp_watchdog(struct ifnet *ifp); 223b2badf02SMaxime Henrion static int fxp_add_rfabuf(struct fxp_softc *sc, 224b2badf02SMaxime Henrion struct fxp_rx *rxp); 22509882363SJonathan Lemon static int fxp_mc_addrs(struct fxp_softc *sc); 226f7788e8eSJonathan Lemon static void fxp_mc_setup(struct fxp_softc *sc); 22774d1ed23SMaxime Henrion static uint16_t fxp_eeprom_getword(struct fxp_softc *sc, int offset, 228f7788e8eSJonathan Lemon int autosize); 22900c4116bSJonathan Lemon static void fxp_eeprom_putword(struct fxp_softc *sc, int offset, 23074d1ed23SMaxime Henrion uint16_t data); 231f7788e8eSJonathan Lemon static void fxp_autosize_eeprom(struct fxp_softc *sc); 232f7788e8eSJonathan Lemon static void fxp_read_eeprom(struct fxp_softc *sc, u_short *data, 233f7788e8eSJonathan Lemon int offset, int words); 23400c4116bSJonathan Lemon static void fxp_write_eeprom(struct fxp_softc *sc, u_short *data, 23500c4116bSJonathan Lemon int offset, int words); 236f7788e8eSJonathan Lemon static int fxp_ifmedia_upd(struct ifnet *ifp); 237f7788e8eSJonathan Lemon static void fxp_ifmedia_sts(struct ifnet *ifp, 238f7788e8eSJonathan Lemon struct ifmediareq *ifmr); 239f7788e8eSJonathan Lemon static int fxp_serial_ifmedia_upd(struct ifnet *ifp); 240f7788e8eSJonathan Lemon static void fxp_serial_ifmedia_sts(struct ifnet *ifp, 241f7788e8eSJonathan Lemon struct ifmediareq *ifmr); 242f7788e8eSJonathan Lemon static volatile int fxp_miibus_readreg(device_t dev, int phy, int reg); 243f7788e8eSJonathan Lemon static void fxp_miibus_writereg(device_t dev, int phy, int reg, 244f7788e8eSJonathan Lemon int value); 24572a32a26SJonathan Lemon static void fxp_load_ucode(struct fxp_softc *sc); 24672a32a26SJonathan Lemon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, 24772a32a26SJonathan Lemon int low, int high); 24872a32a26SJonathan Lemon static int sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS); 24972a32a26SJonathan Lemon static int sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS); 25028935f27SMaxime Henrion static void fxp_scb_wait(struct fxp_softc *sc); 25128935f27SMaxime Henrion static void fxp_scb_cmd(struct fxp_softc *sc, int cmd); 25228935f27SMaxime Henrion static void fxp_dma_wait(struct fxp_softc *sc, 25374d1ed23SMaxime Henrion volatile uint16_t *status, bus_dma_tag_t dmat, 254209b07bcSMaxime Henrion bus_dmamap_t map); 255f7788e8eSJonathan Lemon 256f7788e8eSJonathan Lemon static device_method_t fxp_methods[] = { 257f7788e8eSJonathan Lemon /* Device interface */ 258f7788e8eSJonathan Lemon DEVMETHOD(device_probe, fxp_probe), 259f7788e8eSJonathan Lemon DEVMETHOD(device_attach, fxp_attach), 260f7788e8eSJonathan Lemon DEVMETHOD(device_detach, fxp_detach), 261f7788e8eSJonathan Lemon DEVMETHOD(device_shutdown, fxp_shutdown), 262f7788e8eSJonathan Lemon DEVMETHOD(device_suspend, fxp_suspend), 263f7788e8eSJonathan Lemon DEVMETHOD(device_resume, fxp_resume), 264f7788e8eSJonathan Lemon 265f7788e8eSJonathan Lemon /* MII interface */ 266f7788e8eSJonathan Lemon DEVMETHOD(miibus_readreg, fxp_miibus_readreg), 267f7788e8eSJonathan Lemon DEVMETHOD(miibus_writereg, fxp_miibus_writereg), 268f7788e8eSJonathan Lemon 269f7788e8eSJonathan Lemon { 0, 0 } 270f7788e8eSJonathan Lemon }; 271f7788e8eSJonathan Lemon 272f7788e8eSJonathan Lemon static driver_t fxp_driver = { 273f7788e8eSJonathan Lemon "fxp", 274f7788e8eSJonathan Lemon fxp_methods, 275f7788e8eSJonathan Lemon sizeof(struct fxp_softc), 276f7788e8eSJonathan Lemon }; 277f7788e8eSJonathan Lemon 278f7788e8eSJonathan Lemon static devclass_t fxp_devclass; 279f7788e8eSJonathan Lemon 280f246e4a1SMatthew N. Dodd DRIVER_MODULE(fxp, pci, fxp_driver, fxp_devclass, 0, 0); 281347934faSWarner Losh DRIVER_MODULE(fxp, cardbus, fxp_driver, fxp_devclass, 0, 0); 282f7788e8eSJonathan Lemon DRIVER_MODULE(miibus, fxp, miibus_driver, miibus_devclass, 0, 0); 283f7788e8eSJonathan Lemon 284f7788e8eSJonathan Lemon /* 285dfe61cf1SDavid Greenman * Wait for the previous command to be accepted (but not necessarily 286dfe61cf1SDavid Greenman * completed). 287dfe61cf1SDavid Greenman */ 28828935f27SMaxime Henrion static void 289f7788e8eSJonathan Lemon fxp_scb_wait(struct fxp_softc *sc) 290a17c678eSDavid Greenman { 291a17c678eSDavid Greenman int i = 10000; 292a17c678eSDavid Greenman 2937dced78aSDavid Greenman while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i) 2947dced78aSDavid Greenman DELAY(2); 2957dced78aSDavid Greenman if (i == 0) 29600c4116bSJonathan Lemon device_printf(sc->dev, "SCB timeout: 0x%x 0x%x 0x%x 0x%x\n", 297e8c8b728SJonathan Lemon CSR_READ_1(sc, FXP_CSR_SCB_COMMAND), 298e8c8b728SJonathan Lemon CSR_READ_1(sc, FXP_CSR_SCB_STATACK), 299e8c8b728SJonathan Lemon CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS), 300e8c8b728SJonathan Lemon CSR_READ_2(sc, FXP_CSR_FLOWCONTROL)); 3017dced78aSDavid Greenman } 3027dced78aSDavid Greenman 30328935f27SMaxime Henrion static void 3042e2b8238SJonathan Lemon fxp_scb_cmd(struct fxp_softc *sc, int cmd) 3052e2b8238SJonathan Lemon { 3062e2b8238SJonathan Lemon 3072e2b8238SJonathan Lemon if (cmd == FXP_SCB_COMMAND_CU_RESUME && sc->cu_resume_bug) { 3082e2b8238SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_CB_COMMAND_NOP); 3092e2b8238SJonathan Lemon fxp_scb_wait(sc); 3102e2b8238SJonathan Lemon } 3112e2b8238SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd); 3122e2b8238SJonathan Lemon } 3132e2b8238SJonathan Lemon 31428935f27SMaxime Henrion static void 31574d1ed23SMaxime Henrion fxp_dma_wait(struct fxp_softc *sc, volatile uint16_t *status, 316209b07bcSMaxime Henrion bus_dma_tag_t dmat, bus_dmamap_t map) 3177dced78aSDavid Greenman { 3187dced78aSDavid Greenman int i = 10000; 3197dced78aSDavid Greenman 320209b07bcSMaxime Henrion bus_dmamap_sync(dmat, map, BUS_DMASYNC_POSTREAD); 321209b07bcSMaxime Henrion while (!(le16toh(*status) & FXP_CB_STATUS_C) && --i) { 3227dced78aSDavid Greenman DELAY(2); 323209b07bcSMaxime Henrion bus_dmamap_sync(dmat, map, BUS_DMASYNC_POSTREAD); 324209b07bcSMaxime Henrion } 3257dced78aSDavid Greenman if (i == 0) 326f7788e8eSJonathan Lemon device_printf(sc->dev, "DMA timeout\n"); 327a17c678eSDavid Greenman } 328a17c678eSDavid Greenman 329dfe61cf1SDavid Greenman /* 33028935f27SMaxime Henrion * Return identification string if this device is ours. 331dfe61cf1SDavid Greenman */ 3326182fdbdSPeter Wemm static int 3336182fdbdSPeter Wemm fxp_probe(device_t dev) 334a17c678eSDavid Greenman { 33574d1ed23SMaxime Henrion uint16_t devid; 33674d1ed23SMaxime Henrion uint8_t revid; 337f7788e8eSJonathan Lemon struct fxp_ident *ident; 338f7788e8eSJonathan Lemon 33955ce7b51SDavid Greenman if (pci_get_vendor(dev) == FXP_VENDORID_INTEL) { 340f7788e8eSJonathan Lemon devid = pci_get_device(dev); 341f19fc5d8SJohn Polstra revid = pci_get_revid(dev); 342f7788e8eSJonathan Lemon for (ident = fxp_ident_table; ident->name != NULL; ident++) { 343f19fc5d8SJohn Polstra if (ident->devid == devid && 344f19fc5d8SJohn Polstra (ident->revid == revid || ident->revid == -1)) { 345f7788e8eSJonathan Lemon device_set_desc(dev, ident->name); 346538565c4SWarner Losh return (BUS_PROBE_DEFAULT); 34755ce7b51SDavid Greenman } 348dd68ef16SPeter Wemm } 349f7788e8eSJonathan Lemon } 350f7788e8eSJonathan Lemon return (ENXIO); 3516182fdbdSPeter Wemm } 3526182fdbdSPeter Wemm 353b2badf02SMaxime Henrion static void 354b2badf02SMaxime Henrion fxp_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 355b2badf02SMaxime Henrion { 35674d1ed23SMaxime Henrion uint32_t *addr; 357b2badf02SMaxime Henrion 358b2badf02SMaxime Henrion if (error) 359b2badf02SMaxime Henrion return; 360b2badf02SMaxime Henrion 361b2badf02SMaxime Henrion KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg)); 362b2badf02SMaxime Henrion addr = arg; 363b2badf02SMaxime Henrion *addr = segs->ds_addr; 364b2badf02SMaxime Henrion } 365b2badf02SMaxime Henrion 3666182fdbdSPeter Wemm static int 3676182fdbdSPeter Wemm fxp_attach(device_t dev) 368a17c678eSDavid Greenman { 3696720ebccSMaxime Henrion struct fxp_softc *sc; 3706720ebccSMaxime Henrion struct fxp_cb_tx *tcbp; 3716720ebccSMaxime Henrion struct fxp_tx *txp; 372b2badf02SMaxime Henrion struct fxp_rx *rxp; 3736720ebccSMaxime Henrion struct ifnet *ifp; 37474d1ed23SMaxime Henrion uint32_t val; 37574d1ed23SMaxime Henrion uint16_t data, myea[ETHER_ADDR_LEN / 2]; 376fc74a9f9SBrooks Davis u_char eaddr[ETHER_ADDR_LEN]; 37740c20505SMaxime Henrion int i, rid, m1, m2, prefer_iomap; 3786720ebccSMaxime Henrion int error, s; 379a17c678eSDavid Greenman 3806720ebccSMaxime Henrion error = 0; 3816720ebccSMaxime Henrion sc = device_get_softc(dev); 382f7788e8eSJonathan Lemon sc->dev = dev; 38345276e4aSSam Leffler callout_init(&sc->stat_ch, CALLOUT_MPSAFE); 3846008862bSJohn Baldwin mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 3854953bccaSNate Lawson MTX_DEF); 3864953bccaSNate Lawson ifmedia_init(&sc->sc_media, 0, fxp_serial_ifmedia_upd, 3874953bccaSNate Lawson fxp_serial_ifmedia_sts); 388a17c678eSDavid Greenman 389f7788e8eSJonathan Lemon s = splimp(); 390a17c678eSDavid Greenman 391dfe61cf1SDavid Greenman /* 3922bce79a2SMaxim Sobolev * Enable bus mastering. 393df373873SWes Peters */ 394cf0d8a1eSMaxim Sobolev pci_enable_busmaster(dev); 3959fa6ccfbSMatt Jacob val = pci_read_config(dev, PCIR_COMMAND, 2); 39679495006SWarner Losh 397df373873SWes Peters /* 3989fa6ccfbSMatt Jacob * Figure out which we should try first - memory mapping or i/o mapping? 3999fa6ccfbSMatt Jacob * We default to memory mapping. Then we accept an override from the 4009fa6ccfbSMatt Jacob * command line. Then we check to see which one is enabled. 401dfe61cf1SDavid Greenman */ 4029fa6ccfbSMatt Jacob m1 = PCIM_CMD_MEMEN; 4039fa6ccfbSMatt Jacob m2 = PCIM_CMD_PORTEN; 4042a05a4ebSMatt Jacob prefer_iomap = 0; 4052a05a4ebSMatt Jacob if (resource_int_value(device_get_name(dev), device_get_unit(dev), 4062a05a4ebSMatt Jacob "prefer_iomap", &prefer_iomap) == 0 && prefer_iomap != 0) { 4079fa6ccfbSMatt Jacob m1 = PCIM_CMD_PORTEN; 4089fa6ccfbSMatt Jacob m2 = PCIM_CMD_MEMEN; 4099fa6ccfbSMatt Jacob } 4109fa6ccfbSMatt Jacob 411533294b9SMatthew N. Dodd sc->rtp = (m1 == PCIM_CMD_MEMEN)? SYS_RES_MEMORY : SYS_RES_IOPORT; 4129fa6ccfbSMatt Jacob sc->rgd = (m1 == PCIM_CMD_MEMEN)? FXP_PCI_MMBA : FXP_PCI_IOBA; 4135f96beb9SNate Lawson sc->mem = bus_alloc_resource_any(dev, sc->rtp, &sc->rgd, RF_ACTIVE); 414533294b9SMatthew N. Dodd if (sc->mem == NULL) { 4159fa6ccfbSMatt Jacob sc->rtp = 4169fa6ccfbSMatt Jacob (m2 == PCIM_CMD_MEMEN)? SYS_RES_MEMORY : SYS_RES_IOPORT; 4179fa6ccfbSMatt Jacob sc->rgd = (m2 == PCIM_CMD_MEMEN)? FXP_PCI_MMBA : FXP_PCI_IOBA; 4185f96beb9SNate Lawson sc->mem = bus_alloc_resource_any(dev, sc->rtp, &sc->rgd, 4195f96beb9SNate Lawson RF_ACTIVE); 4209fa6ccfbSMatt Jacob } 4219fa6ccfbSMatt Jacob 4226182fdbdSPeter Wemm if (!sc->mem) { 4236182fdbdSPeter Wemm error = ENXIO; 424a17c678eSDavid Greenman goto fail; 425a17c678eSDavid Greenman } 4269fa6ccfbSMatt Jacob if (bootverbose) { 4279fa6ccfbSMatt Jacob device_printf(dev, "using %s space register mapping\n", 4289fa6ccfbSMatt Jacob sc->rtp == SYS_RES_MEMORY? "memory" : "I/O"); 4299fa6ccfbSMatt Jacob } 4304fc1dda9SAndrew Gallatin 4314fc1dda9SAndrew Gallatin sc->sc_st = rman_get_bustag(sc->mem); 4324fc1dda9SAndrew Gallatin sc->sc_sh = rman_get_bushandle(sc->mem); 433a17c678eSDavid Greenman 434a17c678eSDavid Greenman /* 435dfe61cf1SDavid Greenman * Allocate our interrupt. 436dfe61cf1SDavid Greenman */ 4376182fdbdSPeter Wemm rid = 0; 4385f96beb9SNate Lawson sc->irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 4396182fdbdSPeter Wemm RF_SHAREABLE | RF_ACTIVE); 4406182fdbdSPeter Wemm if (sc->irq == NULL) { 4416182fdbdSPeter Wemm device_printf(dev, "could not map interrupt\n"); 4426182fdbdSPeter Wemm error = ENXIO; 4436182fdbdSPeter Wemm goto fail; 4446182fdbdSPeter Wemm } 4456182fdbdSPeter Wemm 446f7788e8eSJonathan Lemon /* 447f7788e8eSJonathan Lemon * Reset to a stable state. 448f7788e8eSJonathan Lemon */ 449f7788e8eSJonathan Lemon CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET); 450f7788e8eSJonathan Lemon DELAY(10); 451f7788e8eSJonathan Lemon 452f7788e8eSJonathan Lemon /* 453f7788e8eSJonathan Lemon * Find out how large of an SEEPROM we have. 454f7788e8eSJonathan Lemon */ 455f7788e8eSJonathan Lemon fxp_autosize_eeprom(sc); 456f7788e8eSJonathan Lemon 457f7788e8eSJonathan Lemon /* 45893b6e2e6SMaxime Henrion * Find out the chip revision; lump all 82557 revs together. 45993b6e2e6SMaxime Henrion */ 46093b6e2e6SMaxime Henrion fxp_read_eeprom(sc, &data, 5, 1); 46193b6e2e6SMaxime Henrion if ((data >> 8) == 1) 46293b6e2e6SMaxime Henrion sc->revision = FXP_REV_82557; 46393b6e2e6SMaxime Henrion else 46493b6e2e6SMaxime Henrion sc->revision = pci_get_revid(dev); 46593b6e2e6SMaxime Henrion 46693b6e2e6SMaxime Henrion /* 4673bd07cfdSJonathan Lemon * Determine whether we must use the 503 serial interface. 468f7788e8eSJonathan Lemon */ 469f7788e8eSJonathan Lemon fxp_read_eeprom(sc, &data, 6, 1); 47093b6e2e6SMaxime Henrion if (sc->revision == FXP_REV_82557 && (data & FXP_PHY_DEVICE_MASK) != 0 4714ed53076SMaxime Henrion && (data & FXP_PHY_SERIAL_ONLY)) 472dedabebfSJonathan Lemon sc->flags |= FXP_FLAG_SERIAL_MEDIA; 473f7788e8eSJonathan Lemon 4740f1db1d6SMaxime Henrion SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev), 4750f1db1d6SMaxime Henrion SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), 47650a33b6aSPawel Jakub Dawidek OID_AUTO, "int_delay", CTLTYPE_INT | CTLFLAG_RW, 477858b84f5SPoul-Henning Kamp &sc->tunable_int_delay, 0, sysctl_hw_fxp_int_delay, "I", 47872a32a26SJonathan Lemon "FXP driver receive interrupt microcode bundling delay"); 4790f1db1d6SMaxime Henrion SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev), 4800f1db1d6SMaxime Henrion SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), 48150a33b6aSPawel Jakub Dawidek OID_AUTO, "bundle_max", CTLTYPE_INT | CTLFLAG_RW, 482858b84f5SPoul-Henning Kamp &sc->tunable_bundle_max, 0, sysctl_hw_fxp_bundle_max, "I", 48372a32a26SJonathan Lemon "FXP driver receive interrupt microcode bundle size limit"); 4840f1db1d6SMaxime Henrion SYSCTL_ADD_INT(device_get_sysctl_ctx(dev), 4850f1db1d6SMaxime Henrion SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), 4860f1db1d6SMaxime Henrion OID_AUTO, "rnr", CTLFLAG_RD, &sc->rnr, 0, 4870f1db1d6SMaxime Henrion "FXP RNR events"); 4880f1db1d6SMaxime Henrion SYSCTL_ADD_INT(device_get_sysctl_ctx(dev), 4890f1db1d6SMaxime Henrion SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), 4900f1db1d6SMaxime Henrion OID_AUTO, "noflow", CTLFLAG_RW, &sc->tunable_noflow, 0, 4910f1db1d6SMaxime Henrion "FXP flow control disabled"); 49272a32a26SJonathan Lemon 49372a32a26SJonathan Lemon /* 49472a32a26SJonathan Lemon * Pull in device tunables. 49572a32a26SJonathan Lemon */ 49672a32a26SJonathan Lemon sc->tunable_int_delay = TUNABLE_INT_DELAY; 49772a32a26SJonathan Lemon sc->tunable_bundle_max = TUNABLE_BUNDLE_MAX; 49803edfff3SRobert Watson sc->tunable_noflow = 1; 49972a32a26SJonathan Lemon (void) resource_int_value(device_get_name(dev), device_get_unit(dev), 50072a32a26SJonathan Lemon "int_delay", &sc->tunable_int_delay); 50172a32a26SJonathan Lemon (void) resource_int_value(device_get_name(dev), device_get_unit(dev), 50272a32a26SJonathan Lemon "bundle_max", &sc->tunable_bundle_max); 5030f1db1d6SMaxime Henrion (void) resource_int_value(device_get_name(dev), device_get_unit(dev), 5040f1db1d6SMaxime Henrion "noflow", &sc->tunable_noflow); 5050f1db1d6SMaxime Henrion sc->rnr = 0; 50672a32a26SJonathan Lemon 50772a32a26SJonathan Lemon /* 5082e2b8238SJonathan Lemon * Enable workarounds for certain chip revision deficiencies. 50900c4116bSJonathan Lemon * 51072a32a26SJonathan Lemon * Systems based on the ICH2/ICH2-M chip from Intel, and possibly 51172a32a26SJonathan Lemon * some systems based a normal 82559 design, have a defect where 51272a32a26SJonathan Lemon * the chip can cause a PCI protocol violation if it receives 51300c4116bSJonathan Lemon * a CU_RESUME command when it is entering the IDLE state. The 51400c4116bSJonathan Lemon * workaround is to disable Dynamic Standby Mode, so the chip never 51500c4116bSJonathan Lemon * deasserts CLKRUN#, and always remains in an active state. 51600c4116bSJonathan Lemon * 51700c4116bSJonathan Lemon * See Intel 82801BA/82801BAM Specification Update, Errata #30. 5182e2b8238SJonathan Lemon */ 5192e2b8238SJonathan Lemon i = pci_get_device(dev); 52072a32a26SJonathan Lemon if (i == 0x2449 || (i > 0x1030 && i < 0x1039) || 52172a32a26SJonathan Lemon sc->revision >= FXP_REV_82559_A0) { 52200c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, 10, 1); 52300c4116bSJonathan Lemon if (data & 0x02) { /* STB enable */ 52474d1ed23SMaxime Henrion uint16_t cksum; 52500c4116bSJonathan Lemon int i; 52600c4116bSJonathan Lemon 52700c4116bSJonathan Lemon device_printf(dev, 528001cfa92SJonathan Lemon "Disabling dynamic standby mode in EEPROM\n"); 52900c4116bSJonathan Lemon data &= ~0x02; 53000c4116bSJonathan Lemon fxp_write_eeprom(sc, &data, 10, 1); 53100c4116bSJonathan Lemon device_printf(dev, "New EEPROM ID: 0x%x\n", data); 53200c4116bSJonathan Lemon cksum = 0; 53300c4116bSJonathan Lemon for (i = 0; i < (1 << sc->eeprom_size) - 1; i++) { 53400c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, i, 1); 53500c4116bSJonathan Lemon cksum += data; 53600c4116bSJonathan Lemon } 53700c4116bSJonathan Lemon i = (1 << sc->eeprom_size) - 1; 53800c4116bSJonathan Lemon cksum = 0xBABA - cksum; 53900c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, i, 1); 54000c4116bSJonathan Lemon fxp_write_eeprom(sc, &cksum, i, 1); 54100c4116bSJonathan Lemon device_printf(dev, 54200c4116bSJonathan Lemon "EEPROM checksum @ 0x%x: 0x%x -> 0x%x\n", 54300c4116bSJonathan Lemon i, data, cksum); 54400c4116bSJonathan Lemon #if 1 54500c4116bSJonathan Lemon /* 54600c4116bSJonathan Lemon * If the user elects to continue, try the software 54700c4116bSJonathan Lemon * workaround, as it is better than nothing. 54800c4116bSJonathan Lemon */ 5492e2b8238SJonathan Lemon sc->flags |= FXP_FLAG_CU_RESUME_BUG; 55000c4116bSJonathan Lemon #endif 55100c4116bSJonathan Lemon } 55200c4116bSJonathan Lemon } 5532e2b8238SJonathan Lemon 5542e2b8238SJonathan Lemon /* 5553bd07cfdSJonathan Lemon * If we are not a 82557 chip, we can enable extended features. 5563bd07cfdSJonathan Lemon */ 55772a32a26SJonathan Lemon if (sc->revision != FXP_REV_82557) { 5583bd07cfdSJonathan Lemon /* 55974396a0aSJonathan Lemon * If MWI is enabled in the PCI configuration, and there 56074396a0aSJonathan Lemon * is a valid cacheline size (8 or 16 dwords), then tell 56174396a0aSJonathan Lemon * the board to turn on MWI. 5623bd07cfdSJonathan Lemon */ 56374396a0aSJonathan Lemon if (val & PCIM_CMD_MWRICEN && 56474396a0aSJonathan Lemon pci_read_config(dev, PCIR_CACHELNSZ, 1) != 0) 5653bd07cfdSJonathan Lemon sc->flags |= FXP_FLAG_MWI_ENABLE; 5663bd07cfdSJonathan Lemon 5673bd07cfdSJonathan Lemon /* turn on the extended TxCB feature */ 5683bd07cfdSJonathan Lemon sc->flags |= FXP_FLAG_EXT_TXCB; 56944e0bc11SYaroslav Tykhiy 57044e0bc11SYaroslav Tykhiy /* enable reception of long frames for VLAN */ 57144e0bc11SYaroslav Tykhiy sc->flags |= FXP_FLAG_LONG_PKT_EN; 57244e0bc11SYaroslav Tykhiy } else { 57344e0bc11SYaroslav Tykhiy /* a hack to get long VLAN frames on a 82557 */ 57444e0bc11SYaroslav Tykhiy sc->flags |= FXP_FLAG_SAVE_BAD; 5753bd07cfdSJonathan Lemon } 5763bd07cfdSJonathan Lemon 5773bd07cfdSJonathan Lemon /* 578c8bca6dcSBill Paul * Enable use of extended RFDs and TCBs for 82550 579c8bca6dcSBill Paul * and later chips. Note: we need extended TXCB support 580c8bca6dcSBill Paul * too, but that's already enabled by the code above. 581c8bca6dcSBill Paul * Be careful to do this only on the right devices. 582c8bca6dcSBill Paul */ 583507feeafSMaxime Henrion if (sc->revision == FXP_REV_82550 || sc->revision == FXP_REV_82550_C || 584507feeafSMaxime Henrion sc->revision == FXP_REV_82551_E || sc->revision == FXP_REV_82551_F 585507feeafSMaxime Henrion || sc->revision == FXP_REV_82551_10) { 586c8bca6dcSBill Paul sc->rfa_size = sizeof (struct fxp_rfa); 587c8bca6dcSBill Paul sc->tx_cmd = FXP_CB_COMMAND_IPCBXMIT; 588c8bca6dcSBill Paul sc->flags |= FXP_FLAG_EXT_RFA; 589c8bca6dcSBill Paul } else { 590c8bca6dcSBill Paul sc->rfa_size = sizeof (struct fxp_rfa) - FXP_RFAX_LEN; 591c8bca6dcSBill Paul sc->tx_cmd = FXP_CB_COMMAND_XMIT; 592c8bca6dcSBill Paul } 593c8bca6dcSBill Paul 594c8bca6dcSBill Paul /* 595b2badf02SMaxime Henrion * Allocate DMA tags and DMA safe memory. 596b2badf02SMaxime Henrion */ 59740c20505SMaxime Henrion sc->maxtxseg = FXP_NTXSEG; 59840c20505SMaxime Henrion if (sc->flags & FXP_FLAG_EXT_RFA) 59940c20505SMaxime Henrion sc->maxtxseg--; 600b2badf02SMaxime Henrion error = bus_dma_tag_create(NULL, 2, 0, BUS_SPACE_MAXADDR_32BIT, 60140c20505SMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES * sc->maxtxseg, 60240c20505SMaxime Henrion sc->maxtxseg, MCLBYTES, 0, busdma_lock_mutex, &Giant, 60340c20505SMaxime Henrion &sc->fxp_mtag); 604b2badf02SMaxime Henrion if (error) { 605b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 606b2badf02SMaxime Henrion goto fail; 607b2badf02SMaxime Henrion } 608b2badf02SMaxime Henrion 609b2badf02SMaxime Henrion error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT, 610b2badf02SMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, sizeof(struct fxp_stats), 1, 611f6b1c44dSScott Long sizeof(struct fxp_stats), 0, busdma_lock_mutex, &Giant, 612f6b1c44dSScott Long &sc->fxp_stag); 613b2badf02SMaxime Henrion if (error) { 614b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 615b2badf02SMaxime Henrion goto fail; 616b2badf02SMaxime Henrion } 617b2badf02SMaxime Henrion 618b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->fxp_stag, (void **)&sc->fxp_stats, 619aafb3ebbSMaxime Henrion BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->fxp_smap); 620b2badf02SMaxime Henrion if (error) 6214953bccaSNate Lawson goto fail; 622b2badf02SMaxime Henrion error = bus_dmamap_load(sc->fxp_stag, sc->fxp_smap, sc->fxp_stats, 623b2badf02SMaxime Henrion sizeof(struct fxp_stats), fxp_dma_map_addr, &sc->stats_addr, 0); 624b2badf02SMaxime Henrion if (error) { 625b2badf02SMaxime Henrion device_printf(dev, "could not map the stats buffer\n"); 626b2badf02SMaxime Henrion goto fail; 627b2badf02SMaxime Henrion } 628b2badf02SMaxime Henrion 629b2badf02SMaxime Henrion error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT, 630b2badf02SMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, FXP_TXCB_SZ, 1, 631f6b1c44dSScott Long FXP_TXCB_SZ, 0, busdma_lock_mutex, &Giant, &sc->cbl_tag); 632b2badf02SMaxime Henrion if (error) { 633b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 634b2badf02SMaxime Henrion goto fail; 635b2badf02SMaxime Henrion } 636b2badf02SMaxime Henrion 637b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->cbl_tag, (void **)&sc->fxp_desc.cbl_list, 638aafb3ebbSMaxime Henrion BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->cbl_map); 639b2badf02SMaxime Henrion if (error) 6404953bccaSNate Lawson goto fail; 641b2badf02SMaxime Henrion 642b2badf02SMaxime Henrion error = bus_dmamap_load(sc->cbl_tag, sc->cbl_map, 643b2badf02SMaxime Henrion sc->fxp_desc.cbl_list, FXP_TXCB_SZ, fxp_dma_map_addr, 644b2badf02SMaxime Henrion &sc->fxp_desc.cbl_addr, 0); 645b2badf02SMaxime Henrion if (error) { 646b2badf02SMaxime Henrion device_printf(dev, "could not map DMA memory\n"); 647b2badf02SMaxime Henrion goto fail; 648b2badf02SMaxime Henrion } 649b2badf02SMaxime Henrion 650b2badf02SMaxime Henrion error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT, 651b2badf02SMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, sizeof(struct fxp_cb_mcs), 1, 652f6b1c44dSScott Long sizeof(struct fxp_cb_mcs), 0, busdma_lock_mutex, &Giant, 653f6b1c44dSScott Long &sc->mcs_tag); 654b2badf02SMaxime Henrion if (error) { 655b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 656b2badf02SMaxime Henrion goto fail; 657b2badf02SMaxime Henrion } 658b2badf02SMaxime Henrion 659b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->mcs_tag, (void **)&sc->mcsp, 660b2badf02SMaxime Henrion BUS_DMA_NOWAIT, &sc->mcs_map); 661b2badf02SMaxime Henrion if (error) 6624953bccaSNate Lawson goto fail; 663b2badf02SMaxime Henrion error = bus_dmamap_load(sc->mcs_tag, sc->mcs_map, sc->mcsp, 664b2badf02SMaxime Henrion sizeof(struct fxp_cb_mcs), fxp_dma_map_addr, &sc->mcs_addr, 0); 665b2badf02SMaxime Henrion if (error) { 666b2badf02SMaxime Henrion device_printf(dev, "can't map the multicast setup command\n"); 667b2badf02SMaxime Henrion goto fail; 668b2badf02SMaxime Henrion } 669b2badf02SMaxime Henrion 670b2badf02SMaxime Henrion /* 6716720ebccSMaxime Henrion * Pre-allocate the TX DMA maps and setup the pointers to 6726720ebccSMaxime Henrion * the TX command blocks. 673b2badf02SMaxime Henrion */ 6746720ebccSMaxime Henrion txp = sc->fxp_desc.tx_list; 6756720ebccSMaxime Henrion tcbp = sc->fxp_desc.cbl_list; 6764cec1653SMaxime Henrion for (i = 0; i < FXP_NTXCB; i++) { 6776720ebccSMaxime Henrion txp[i].tx_cb = tcbp + i; 6786720ebccSMaxime Henrion error = bus_dmamap_create(sc->fxp_mtag, 0, &txp[i].tx_map); 679b2badf02SMaxime Henrion if (error) { 680b2badf02SMaxime Henrion device_printf(dev, "can't create DMA map for TX\n"); 681b2badf02SMaxime Henrion goto fail; 682b2badf02SMaxime Henrion } 683b2badf02SMaxime Henrion } 684b2badf02SMaxime Henrion error = bus_dmamap_create(sc->fxp_mtag, 0, &sc->spare_map); 685b2badf02SMaxime Henrion if (error) { 686b2badf02SMaxime Henrion device_printf(dev, "can't create spare DMA map\n"); 687b2badf02SMaxime Henrion goto fail; 688b2badf02SMaxime Henrion } 689b2badf02SMaxime Henrion 690b2badf02SMaxime Henrion /* 691b2badf02SMaxime Henrion * Pre-allocate our receive buffers. 692b2badf02SMaxime Henrion */ 693b2badf02SMaxime Henrion sc->fxp_desc.rx_head = sc->fxp_desc.rx_tail = NULL; 694b2badf02SMaxime Henrion for (i = 0; i < FXP_NRFABUFS; i++) { 695b2badf02SMaxime Henrion rxp = &sc->fxp_desc.rx_list[i]; 696b2badf02SMaxime Henrion error = bus_dmamap_create(sc->fxp_mtag, 0, &rxp->rx_map); 697b2badf02SMaxime Henrion if (error) { 698b2badf02SMaxime Henrion device_printf(dev, "can't create DMA map for RX\n"); 699b2badf02SMaxime Henrion goto fail; 700b2badf02SMaxime Henrion } 7014953bccaSNate Lawson if (fxp_add_rfabuf(sc, rxp) != 0) { 7024953bccaSNate Lawson error = ENOMEM; 7034953bccaSNate Lawson goto fail; 7044953bccaSNate Lawson } 705b2badf02SMaxime Henrion } 706b2badf02SMaxime Henrion 707b2badf02SMaxime Henrion /* 708f7788e8eSJonathan Lemon * Read MAC address. 709f7788e8eSJonathan Lemon */ 71083e6547dSMaxime Henrion fxp_read_eeprom(sc, myea, 0, 3); 711fc74a9f9SBrooks Davis eaddr[0] = myea[0] & 0xff; 712fc74a9f9SBrooks Davis eaddr[1] = myea[0] >> 8; 713fc74a9f9SBrooks Davis eaddr[2] = myea[1] & 0xff; 714fc74a9f9SBrooks Davis eaddr[3] = myea[1] >> 8; 715fc74a9f9SBrooks Davis eaddr[4] = myea[2] & 0xff; 716fc74a9f9SBrooks Davis eaddr[5] = myea[2] >> 8; 717f7788e8eSJonathan Lemon if (bootverbose) { 7182e2b8238SJonathan Lemon device_printf(dev, "PCI IDs: %04x %04x %04x %04x %04x\n", 719f7788e8eSJonathan Lemon pci_get_vendor(dev), pci_get_device(dev), 7202e2b8238SJonathan Lemon pci_get_subvendor(dev), pci_get_subdevice(dev), 7212e2b8238SJonathan Lemon pci_get_revid(dev)); 72272a32a26SJonathan Lemon fxp_read_eeprom(sc, &data, 10, 1); 72372a32a26SJonathan Lemon device_printf(dev, "Dynamic Standby mode is %s\n", 72472a32a26SJonathan Lemon data & 0x02 ? "enabled" : "disabled"); 725f7788e8eSJonathan Lemon } 726f7788e8eSJonathan Lemon 727f7788e8eSJonathan Lemon /* 728f7788e8eSJonathan Lemon * If this is only a 10Mbps device, then there is no MII, and 729f7788e8eSJonathan Lemon * the PHY will use a serial interface instead. 730f7788e8eSJonathan Lemon * 731f7788e8eSJonathan Lemon * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter 732f7788e8eSJonathan Lemon * doesn't have a programming interface of any sort. The 733f7788e8eSJonathan Lemon * media is sensed automatically based on how the link partner 734f7788e8eSJonathan Lemon * is configured. This is, in essence, manual configuration. 735f7788e8eSJonathan Lemon */ 736f7788e8eSJonathan Lemon if (sc->flags & FXP_FLAG_SERIAL_MEDIA) { 737f7788e8eSJonathan Lemon ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL); 738f7788e8eSJonathan Lemon ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL); 739f7788e8eSJonathan Lemon } else { 740f7788e8eSJonathan Lemon if (mii_phy_probe(dev, &sc->miibus, fxp_ifmedia_upd, 741f7788e8eSJonathan Lemon fxp_ifmedia_sts)) { 742f7788e8eSJonathan Lemon device_printf(dev, "MII without any PHY!\n"); 7436182fdbdSPeter Wemm error = ENXIO; 744ba8c6fd5SDavid Greenman goto fail; 745a17c678eSDavid Greenman } 746f7788e8eSJonathan Lemon } 747dccee1a1SDavid Greenman 748fc74a9f9SBrooks Davis ifp = sc->ifp = if_alloc(IFT_ETHER); 749fc74a9f9SBrooks Davis if (ifp == NULL) { 750fc74a9f9SBrooks Davis device_printf(dev, "can not if_alloc()\n"); 751fc74a9f9SBrooks Davis error = ENOSPC; 752fc74a9f9SBrooks Davis goto fail; 753fc74a9f9SBrooks Davis } 7549bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 755a330e1f1SGary Palmer ifp->if_baudrate = 100000000; 756fb583156SDavid Greenman ifp->if_init = fxp_init; 757ba8c6fd5SDavid Greenman ifp->if_softc = sc; 758ba8c6fd5SDavid Greenman ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 759ba8c6fd5SDavid Greenman ifp->if_ioctl = fxp_ioctl; 760ba8c6fd5SDavid Greenman ifp->if_start = fxp_start; 761ba8c6fd5SDavid Greenman ifp->if_watchdog = fxp_watchdog; 762a17c678eSDavid Greenman 7635fe9116bSYaroslav Tykhiy ifp->if_capabilities = ifp->if_capenable = 0; 7645fe9116bSYaroslav Tykhiy 765c8bca6dcSBill Paul /* Enable checksum offload for 82550 or better chips */ 766c8bca6dcSBill Paul if (sc->flags & FXP_FLAG_EXT_RFA) { 767c8bca6dcSBill Paul ifp->if_hwassist = FXP_CSUM_FEATURES; 7685fe9116bSYaroslav Tykhiy ifp->if_capabilities |= IFCAP_HWCSUM; 7695fe9116bSYaroslav Tykhiy ifp->if_capenable |= IFCAP_HWCSUM; 770c8bca6dcSBill Paul } 771c8bca6dcSBill Paul 772fb917226SRuslan Ermilov #ifdef DEVICE_POLLING 773fb917226SRuslan Ermilov /* Inform the world we support polling. */ 774fb917226SRuslan Ermilov ifp->if_capabilities |= IFCAP_POLLING; 775fb917226SRuslan Ermilov ifp->if_capenable |= IFCAP_POLLING; 776fb917226SRuslan Ermilov #endif 777fb917226SRuslan Ermilov 778dfe61cf1SDavid Greenman /* 7794953bccaSNate Lawson * Attach the interface. 7804953bccaSNate Lawson */ 781fc74a9f9SBrooks Davis ether_ifattach(ifp, eaddr); 7824953bccaSNate Lawson 7834953bccaSNate Lawson /* 784e8c8b728SJonathan Lemon * Tell the upper layer(s) we support long frames. 7855fe9116bSYaroslav Tykhiy * Must appear after the call to ether_ifattach() because 7865fe9116bSYaroslav Tykhiy * ether_ifattach() sets ifi_hdrlen to the default value. 787e8c8b728SJonathan Lemon */ 788e8c8b728SJonathan Lemon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 789673d9191SSam Leffler ifp->if_capabilities |= IFCAP_VLAN_MTU; 79044e0bc11SYaroslav Tykhiy ifp->if_capenable |= IFCAP_VLAN_MTU; /* the hw bits already set */ 791e8c8b728SJonathan Lemon 792483b9871SDavid Greenman /* 7933114fdb4SDavid Greenman * Let the system queue as many packets as we have available 7943114fdb4SDavid Greenman * TX descriptors. 795483b9871SDavid Greenman */ 7967929aa03SMax Laier IFQ_SET_MAXLEN(&ifp->if_snd, FXP_NTXCB - 1); 7977929aa03SMax Laier ifp->if_snd.ifq_drv_maxlen = FXP_NTXCB - 1; 7987929aa03SMax Laier IFQ_SET_READY(&ifp->if_snd); 7994a684684SDavid Greenman 800201afb0eSMaxime Henrion /* 8014953bccaSNate Lawson * Hook our interrupt after all initialization is complete. 802201afb0eSMaxime Henrion */ 803b237430cSSam Leffler error = bus_setup_intr(dev, sc->irq, INTR_TYPE_NET | INTR_MPSAFE, 804201afb0eSMaxime Henrion fxp_intr, sc, &sc->ih); 805201afb0eSMaxime Henrion if (error) { 806201afb0eSMaxime Henrion device_printf(dev, "could not setup irq\n"); 807fc74a9f9SBrooks Davis ether_ifdetach(sc->ifp); 808201afb0eSMaxime Henrion goto fail; 809201afb0eSMaxime Henrion } 810201afb0eSMaxime Henrion 811a17c678eSDavid Greenman fail: 812f7788e8eSJonathan Lemon splx(s); 813fc74a9f9SBrooks Davis if (error) { 814f7788e8eSJonathan Lemon fxp_release(sc); 815fc74a9f9SBrooks Davis } 816f7788e8eSJonathan Lemon return (error); 817f7788e8eSJonathan Lemon } 818f7788e8eSJonathan Lemon 819f7788e8eSJonathan Lemon /* 8204953bccaSNate Lawson * Release all resources. The softc lock should not be held and the 8214953bccaSNate Lawson * interrupt should already be torn down. 822f7788e8eSJonathan Lemon */ 823f7788e8eSJonathan Lemon static void 824f7788e8eSJonathan Lemon fxp_release(struct fxp_softc *sc) 825f7788e8eSJonathan Lemon { 826b2badf02SMaxime Henrion struct fxp_rx *rxp; 827b2badf02SMaxime Henrion struct fxp_tx *txp; 828b2badf02SMaxime Henrion int i; 829b2badf02SMaxime Henrion 83067fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_NOTOWNED); 831670f5d73SMaxime Henrion KASSERT(sc->ih == NULL, 832670f5d73SMaxime Henrion ("fxp_release() called with intr handle still active")); 8334953bccaSNate Lawson if (sc->miibus) 8344953bccaSNate Lawson device_delete_child(sc->dev, sc->miibus); 8354953bccaSNate Lawson bus_generic_detach(sc->dev); 8364953bccaSNate Lawson ifmedia_removeall(&sc->sc_media); 837b2badf02SMaxime Henrion if (sc->fxp_desc.cbl_list) { 838b2badf02SMaxime Henrion bus_dmamap_unload(sc->cbl_tag, sc->cbl_map); 839b2badf02SMaxime Henrion bus_dmamem_free(sc->cbl_tag, sc->fxp_desc.cbl_list, 840b2badf02SMaxime Henrion sc->cbl_map); 841b2badf02SMaxime Henrion } 842b2badf02SMaxime Henrion if (sc->fxp_stats) { 843b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_stag, sc->fxp_smap); 844b2badf02SMaxime Henrion bus_dmamem_free(sc->fxp_stag, sc->fxp_stats, sc->fxp_smap); 845b2badf02SMaxime Henrion } 846b2badf02SMaxime Henrion if (sc->mcsp) { 847b2badf02SMaxime Henrion bus_dmamap_unload(sc->mcs_tag, sc->mcs_map); 848b2badf02SMaxime Henrion bus_dmamem_free(sc->mcs_tag, sc->mcsp, sc->mcs_map); 849b2badf02SMaxime Henrion } 850f7788e8eSJonathan Lemon if (sc->irq) 851f7788e8eSJonathan Lemon bus_release_resource(sc->dev, SYS_RES_IRQ, 0, sc->irq); 852f7788e8eSJonathan Lemon if (sc->mem) 853f7788e8eSJonathan Lemon bus_release_resource(sc->dev, sc->rtp, sc->rgd, sc->mem); 854b983c7b3SMaxime Henrion if (sc->fxp_mtag) { 855b983c7b3SMaxime Henrion for (i = 0; i < FXP_NRFABUFS; i++) { 856b983c7b3SMaxime Henrion rxp = &sc->fxp_desc.rx_list[i]; 857b983c7b3SMaxime Henrion if (rxp->rx_mbuf != NULL) { 858b983c7b3SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map, 859b983c7b3SMaxime Henrion BUS_DMASYNC_POSTREAD); 860b983c7b3SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, rxp->rx_map); 861b983c7b3SMaxime Henrion m_freem(rxp->rx_mbuf); 862b983c7b3SMaxime Henrion } 863b983c7b3SMaxime Henrion bus_dmamap_destroy(sc->fxp_mtag, rxp->rx_map); 864b983c7b3SMaxime Henrion } 865b983c7b3SMaxime Henrion bus_dmamap_destroy(sc->fxp_mtag, sc->spare_map); 866b983c7b3SMaxime Henrion for (i = 0; i < FXP_NTXCB; i++) { 867b983c7b3SMaxime Henrion txp = &sc->fxp_desc.tx_list[i]; 868b983c7b3SMaxime Henrion if (txp->tx_mbuf != NULL) { 869b983c7b3SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp->tx_map, 870b983c7b3SMaxime Henrion BUS_DMASYNC_POSTWRITE); 871b983c7b3SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, txp->tx_map); 872b983c7b3SMaxime Henrion m_freem(txp->tx_mbuf); 873b983c7b3SMaxime Henrion } 874b983c7b3SMaxime Henrion bus_dmamap_destroy(sc->fxp_mtag, txp->tx_map); 875b983c7b3SMaxime Henrion } 876c4bf1e90SMaxime Henrion bus_dma_tag_destroy(sc->fxp_mtag); 877b983c7b3SMaxime Henrion } 878c4bf1e90SMaxime Henrion if (sc->fxp_stag) 879c4bf1e90SMaxime Henrion bus_dma_tag_destroy(sc->fxp_stag); 880b2badf02SMaxime Henrion if (sc->cbl_tag) 881b2badf02SMaxime Henrion bus_dma_tag_destroy(sc->cbl_tag); 882b2badf02SMaxime Henrion if (sc->mcs_tag) 883b2badf02SMaxime Henrion bus_dma_tag_destroy(sc->mcs_tag); 884fc74a9f9SBrooks Davis if (sc->ifp) 885fc74a9f9SBrooks Davis if_free(sc->ifp); 88672a32a26SJonathan Lemon 8870f4dc94cSChuck Paterson mtx_destroy(&sc->sc_mtx); 8886182fdbdSPeter Wemm } 8896182fdbdSPeter Wemm 8906182fdbdSPeter Wemm /* 8916182fdbdSPeter Wemm * Detach interface. 8926182fdbdSPeter Wemm */ 8936182fdbdSPeter Wemm static int 8946182fdbdSPeter Wemm fxp_detach(device_t dev) 8956182fdbdSPeter Wemm { 8966182fdbdSPeter Wemm struct fxp_softc *sc = device_get_softc(dev); 897f7788e8eSJonathan Lemon int s; 8986182fdbdSPeter Wemm 8994953bccaSNate Lawson FXP_LOCK(sc); 900f7788e8eSJonathan Lemon s = splimp(); 90132cd7a9cSWarner Losh 9021d2945d5SWarner Losh sc->suspended = 1; /* Do same thing as we do for suspend */ 9036182fdbdSPeter Wemm /* 904f7788e8eSJonathan Lemon * Close down routes etc. 9056182fdbdSPeter Wemm */ 906fc74a9f9SBrooks Davis ether_ifdetach(sc->ifp); 907fc74a9f9SBrooks Davis if_free(sc->ifp); 90820f0c80fSMaxime Henrion 90920f0c80fSMaxime Henrion /* 91032cd7a9cSWarner Losh * Stop DMA and drop transmit queue, but disable interrupts first. 91120f0c80fSMaxime Henrion */ 91220f0c80fSMaxime Henrion CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 91320f0c80fSMaxime Henrion fxp_stop(sc); 91432cd7a9cSWarner Losh FXP_UNLOCK(sc); 91520f0c80fSMaxime Henrion 9166182fdbdSPeter Wemm /* 9174953bccaSNate Lawson * Unhook interrupt before dropping lock. This is to prevent 9184953bccaSNate Lawson * races with fxp_intr(). 9196182fdbdSPeter Wemm */ 9204953bccaSNate Lawson bus_teardown_intr(sc->dev, sc->irq, sc->ih); 9214953bccaSNate Lawson sc->ih = NULL; 9226182fdbdSPeter Wemm 923f7788e8eSJonathan Lemon splx(s); 9246182fdbdSPeter Wemm 925f7788e8eSJonathan Lemon /* Release our allocated resources. */ 926f7788e8eSJonathan Lemon fxp_release(sc); 927f7788e8eSJonathan Lemon return (0); 928a17c678eSDavid Greenman } 929a17c678eSDavid Greenman 930a17c678eSDavid Greenman /* 9314a684684SDavid Greenman * Device shutdown routine. Called at system shutdown after sync. The 932a17c678eSDavid Greenman * main purpose of this routine is to shut off receiver DMA so that 933a17c678eSDavid Greenman * kernel memory doesn't get clobbered during warmboot. 934a17c678eSDavid Greenman */ 9356182fdbdSPeter Wemm static int 9366182fdbdSPeter Wemm fxp_shutdown(device_t dev) 937a17c678eSDavid Greenman { 9386182fdbdSPeter Wemm /* 9396182fdbdSPeter Wemm * Make sure that DMA is disabled prior to reboot. Not doing 9406182fdbdSPeter Wemm * do could allow DMA to corrupt kernel memory during the 9416182fdbdSPeter Wemm * reboot before the driver initializes. 9426182fdbdSPeter Wemm */ 9436182fdbdSPeter Wemm fxp_stop((struct fxp_softc *) device_get_softc(dev)); 944f7788e8eSJonathan Lemon return (0); 945a17c678eSDavid Greenman } 946a17c678eSDavid Greenman 9477dced78aSDavid Greenman /* 9487dced78aSDavid Greenman * Device suspend routine. Stop the interface and save some PCI 9497dced78aSDavid Greenman * settings in case the BIOS doesn't restore them properly on 9507dced78aSDavid Greenman * resume. 9517dced78aSDavid Greenman */ 9527dced78aSDavid Greenman static int 9537dced78aSDavid Greenman fxp_suspend(device_t dev) 9547dced78aSDavid Greenman { 9557dced78aSDavid Greenman struct fxp_softc *sc = device_get_softc(dev); 956e904a5aaSBrooks Davis int s; 9577dced78aSDavid Greenman 9584953bccaSNate Lawson FXP_LOCK(sc); 959f7788e8eSJonathan Lemon s = splimp(); 9607dced78aSDavid Greenman 9617dced78aSDavid Greenman fxp_stop(sc); 9627dced78aSDavid Greenman 9637dced78aSDavid Greenman sc->suspended = 1; 9647dced78aSDavid Greenman 9654953bccaSNate Lawson FXP_UNLOCK(sc); 966f7788e8eSJonathan Lemon splx(s); 967f7788e8eSJonathan Lemon return (0); 9687dced78aSDavid Greenman } 9697dced78aSDavid Greenman 9707dced78aSDavid Greenman /* 97167ba6566SWarner Losh * Device resume routine. re-enable busmastering, and restart the interface if 9727dced78aSDavid Greenman * appropriate. 9737dced78aSDavid Greenman */ 9747dced78aSDavid Greenman static int 9757dced78aSDavid Greenman fxp_resume(device_t dev) 9767dced78aSDavid Greenman { 9777dced78aSDavid Greenman struct fxp_softc *sc = device_get_softc(dev); 978fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 97974d1ed23SMaxime Henrion uint16_t pci_command; 980e904a5aaSBrooks Davis int s; 9817dced78aSDavid Greenman 9824953bccaSNate Lawson FXP_LOCK(sc); 983f7788e8eSJonathan Lemon s = splimp(); 98479495006SWarner Losh 9857dced78aSDavid Greenman /* reenable busmastering */ 9867dced78aSDavid Greenman pci_command = pci_read_config(dev, PCIR_COMMAND, 2); 9877dced78aSDavid Greenman pci_command |= (PCIM_CMD_MEMEN|PCIM_CMD_BUSMASTEREN); 9887dced78aSDavid Greenman pci_write_config(dev, PCIR_COMMAND, pci_command, 2); 9897dced78aSDavid Greenman 9907dced78aSDavid Greenman CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET); 9917dced78aSDavid Greenman DELAY(10); 9927dced78aSDavid Greenman 9937dced78aSDavid Greenman /* reinitialize interface if necessary */ 9947dced78aSDavid Greenman if (ifp->if_flags & IFF_UP) 9954953bccaSNate Lawson fxp_init_body(sc); 9967dced78aSDavid Greenman 9977dced78aSDavid Greenman sc->suspended = 0; 9987dced78aSDavid Greenman 9994953bccaSNate Lawson FXP_UNLOCK(sc); 1000f7788e8eSJonathan Lemon splx(s); 1001ba8c6fd5SDavid Greenman return (0); 1002f7788e8eSJonathan Lemon } 1003ba8c6fd5SDavid Greenman 100400c4116bSJonathan Lemon static void 100500c4116bSJonathan Lemon fxp_eeprom_shiftin(struct fxp_softc *sc, int data, int length) 100600c4116bSJonathan Lemon { 100774d1ed23SMaxime Henrion uint16_t reg; 100800c4116bSJonathan Lemon int x; 100900c4116bSJonathan Lemon 101000c4116bSJonathan Lemon /* 101100c4116bSJonathan Lemon * Shift in data. 101200c4116bSJonathan Lemon */ 101300c4116bSJonathan Lemon for (x = 1 << (length - 1); x; x >>= 1) { 101400c4116bSJonathan Lemon if (data & x) 101500c4116bSJonathan Lemon reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI; 101600c4116bSJonathan Lemon else 101700c4116bSJonathan Lemon reg = FXP_EEPROM_EECS; 101800c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 101900c4116bSJonathan Lemon DELAY(1); 102000c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 102100c4116bSJonathan Lemon DELAY(1); 102200c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 102300c4116bSJonathan Lemon DELAY(1); 102400c4116bSJonathan Lemon } 102500c4116bSJonathan Lemon } 102600c4116bSJonathan Lemon 1027f7788e8eSJonathan Lemon /* 1028f7788e8eSJonathan Lemon * Read from the serial EEPROM. Basically, you manually shift in 1029f7788e8eSJonathan Lemon * the read opcode (one bit at a time) and then shift in the address, 1030f7788e8eSJonathan Lemon * and then you shift out the data (all of this one bit at a time). 1031f7788e8eSJonathan Lemon * The word size is 16 bits, so you have to provide the address for 1032f7788e8eSJonathan Lemon * every 16 bits of data. 1033f7788e8eSJonathan Lemon */ 103474d1ed23SMaxime Henrion static uint16_t 1035f7788e8eSJonathan Lemon fxp_eeprom_getword(struct fxp_softc *sc, int offset, int autosize) 1036f7788e8eSJonathan Lemon { 103774d1ed23SMaxime Henrion uint16_t reg, data; 1038f7788e8eSJonathan Lemon int x; 1039ba8c6fd5SDavid Greenman 1040f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 1041f7788e8eSJonathan Lemon /* 1042f7788e8eSJonathan Lemon * Shift in read opcode. 1043f7788e8eSJonathan Lemon */ 104400c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3); 1045f7788e8eSJonathan Lemon /* 1046f7788e8eSJonathan Lemon * Shift in address. 1047f7788e8eSJonathan Lemon */ 1048f7788e8eSJonathan Lemon data = 0; 1049f7788e8eSJonathan Lemon for (x = 1 << (sc->eeprom_size - 1); x; x >>= 1) { 1050f7788e8eSJonathan Lemon if (offset & x) 1051f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI; 1052f7788e8eSJonathan Lemon else 1053f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS; 1054f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1055f7788e8eSJonathan Lemon DELAY(1); 1056f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 1057f7788e8eSJonathan Lemon DELAY(1); 1058f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1059f7788e8eSJonathan Lemon DELAY(1); 1060f7788e8eSJonathan Lemon reg = CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO; 1061f7788e8eSJonathan Lemon data++; 1062f7788e8eSJonathan Lemon if (autosize && reg == 0) { 1063f7788e8eSJonathan Lemon sc->eeprom_size = data; 1064f7788e8eSJonathan Lemon break; 1065f7788e8eSJonathan Lemon } 1066f7788e8eSJonathan Lemon } 1067f7788e8eSJonathan Lemon /* 1068f7788e8eSJonathan Lemon * Shift out data. 1069f7788e8eSJonathan Lemon */ 1070f7788e8eSJonathan Lemon data = 0; 1071f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS; 1072f7788e8eSJonathan Lemon for (x = 1 << 15; x; x >>= 1) { 1073f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 1074f7788e8eSJonathan Lemon DELAY(1); 1075f7788e8eSJonathan Lemon if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO) 1076f7788e8eSJonathan Lemon data |= x; 1077f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1078f7788e8eSJonathan Lemon DELAY(1); 1079f7788e8eSJonathan Lemon } 1080f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 1081f7788e8eSJonathan Lemon DELAY(1); 1082f7788e8eSJonathan Lemon 1083f7788e8eSJonathan Lemon return (data); 1084ba8c6fd5SDavid Greenman } 1085ba8c6fd5SDavid Greenman 108600c4116bSJonathan Lemon static void 108774d1ed23SMaxime Henrion fxp_eeprom_putword(struct fxp_softc *sc, int offset, uint16_t data) 108800c4116bSJonathan Lemon { 108900c4116bSJonathan Lemon int i; 109000c4116bSJonathan Lemon 109100c4116bSJonathan Lemon /* 109200c4116bSJonathan Lemon * Erase/write enable. 109300c4116bSJonathan Lemon */ 109400c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 109500c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x4, 3); 109600c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x03 << (sc->eeprom_size - 2), sc->eeprom_size); 109700c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 109800c4116bSJonathan Lemon DELAY(1); 109900c4116bSJonathan Lemon /* 110000c4116bSJonathan Lemon * Shift in write opcode, address, data. 110100c4116bSJonathan Lemon */ 110200c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 110300c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_WRITE, 3); 110400c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, offset, sc->eeprom_size); 110500c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, data, 16); 110600c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 110700c4116bSJonathan Lemon DELAY(1); 110800c4116bSJonathan Lemon /* 110900c4116bSJonathan Lemon * Wait for EEPROM to finish up. 111000c4116bSJonathan Lemon */ 111100c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 111200c4116bSJonathan Lemon DELAY(1); 111300c4116bSJonathan Lemon for (i = 0; i < 1000; i++) { 111400c4116bSJonathan Lemon if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO) 111500c4116bSJonathan Lemon break; 111600c4116bSJonathan Lemon DELAY(50); 111700c4116bSJonathan Lemon } 111800c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 111900c4116bSJonathan Lemon DELAY(1); 112000c4116bSJonathan Lemon /* 112100c4116bSJonathan Lemon * Erase/write disable. 112200c4116bSJonathan Lemon */ 112300c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 112400c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x4, 3); 112500c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0, sc->eeprom_size); 112600c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 112700c4116bSJonathan Lemon DELAY(1); 112800c4116bSJonathan Lemon } 112900c4116bSJonathan Lemon 1130ba8c6fd5SDavid Greenman /* 1131e9bf2fa7SDavid Greenman * From NetBSD: 1132e9bf2fa7SDavid Greenman * 1133e9bf2fa7SDavid Greenman * Figure out EEPROM size. 1134e9bf2fa7SDavid Greenman * 1135e9bf2fa7SDavid Greenman * 559's can have either 64-word or 256-word EEPROMs, the 558 1136e9bf2fa7SDavid Greenman * datasheet only talks about 64-word EEPROMs, and the 557 datasheet 1137e9bf2fa7SDavid Greenman * talks about the existance of 16 to 256 word EEPROMs. 1138e9bf2fa7SDavid Greenman * 1139e9bf2fa7SDavid Greenman * The only known sizes are 64 and 256, where the 256 version is used 1140e9bf2fa7SDavid Greenman * by CardBus cards to store CIS information. 1141e9bf2fa7SDavid Greenman * 1142e9bf2fa7SDavid Greenman * The address is shifted in msb-to-lsb, and after the last 1143e9bf2fa7SDavid Greenman * address-bit the EEPROM is supposed to output a `dummy zero' bit, 1144e9bf2fa7SDavid Greenman * after which follows the actual data. We try to detect this zero, by 1145e9bf2fa7SDavid Greenman * probing the data-out bit in the EEPROM control register just after 1146e9bf2fa7SDavid Greenman * having shifted in a bit. If the bit is zero, we assume we've 1147e9bf2fa7SDavid Greenman * shifted enough address bits. The data-out should be tri-state, 1148e9bf2fa7SDavid Greenman * before this, which should translate to a logical one. 1149e9bf2fa7SDavid Greenman */ 1150e9bf2fa7SDavid Greenman static void 1151f7788e8eSJonathan Lemon fxp_autosize_eeprom(struct fxp_softc *sc) 1152e9bf2fa7SDavid Greenman { 1153e9bf2fa7SDavid Greenman 1154f7788e8eSJonathan Lemon /* guess maximum size of 256 words */ 1155f7788e8eSJonathan Lemon sc->eeprom_size = 8; 1156f7788e8eSJonathan Lemon 1157f7788e8eSJonathan Lemon /* autosize */ 1158f7788e8eSJonathan Lemon (void) fxp_eeprom_getword(sc, 0, 1); 1159e9bf2fa7SDavid Greenman } 1160f7788e8eSJonathan Lemon 1161ba8c6fd5SDavid Greenman static void 1162f7788e8eSJonathan Lemon fxp_read_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words) 1163ba8c6fd5SDavid Greenman { 1164f7788e8eSJonathan Lemon int i; 1165ba8c6fd5SDavid Greenman 1166f7788e8eSJonathan Lemon for (i = 0; i < words; i++) 1167f7788e8eSJonathan Lemon data[i] = fxp_eeprom_getword(sc, offset + i, 0); 1168ba8c6fd5SDavid Greenman } 1169ba8c6fd5SDavid Greenman 117000c4116bSJonathan Lemon static void 117100c4116bSJonathan Lemon fxp_write_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words) 117200c4116bSJonathan Lemon { 117300c4116bSJonathan Lemon int i; 117400c4116bSJonathan Lemon 117500c4116bSJonathan Lemon for (i = 0; i < words; i++) 117600c4116bSJonathan Lemon fxp_eeprom_putword(sc, offset + i, data[i]); 117700c4116bSJonathan Lemon } 117800c4116bSJonathan Lemon 1179a17c678eSDavid Greenman /* 11804953bccaSNate Lawson * Grab the softc lock and call the real fxp_start_body() routine 1181a17c678eSDavid Greenman */ 1182a17c678eSDavid Greenman static void 1183f7788e8eSJonathan Lemon fxp_start(struct ifnet *ifp) 1184a17c678eSDavid Greenman { 11859b44ff22SGarrett Wollman struct fxp_softc *sc = ifp->if_softc; 11864953bccaSNate Lawson 11874953bccaSNate Lawson FXP_LOCK(sc); 11884953bccaSNate Lawson fxp_start_body(ifp); 11894953bccaSNate Lawson FXP_UNLOCK(sc); 11904953bccaSNate Lawson } 11914953bccaSNate Lawson 11924953bccaSNate Lawson /* 11934953bccaSNate Lawson * Start packet transmission on the interface. 11944953bccaSNate Lawson * This routine must be called with the softc lock held, and is an 11954953bccaSNate Lawson * internal entry point only. 11964953bccaSNate Lawson */ 11974953bccaSNate Lawson static void 11984953bccaSNate Lawson fxp_start_body(struct ifnet *ifp) 11994953bccaSNate Lawson { 12004953bccaSNate Lawson struct fxp_softc *sc = ifp->if_softc; 1201b2badf02SMaxime Henrion struct mbuf *mb_head; 120240c20505SMaxime Henrion int error, txqueued; 1203a17c678eSDavid Greenman 120467fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 120540c20505SMaxime Henrion 1206a17c678eSDavid Greenman /* 1207483b9871SDavid Greenman * See if we need to suspend xmit until the multicast filter 1208483b9871SDavid Greenman * has been reprogrammed (which can only be done at the head 1209483b9871SDavid Greenman * of the command chain). 1210a17c678eSDavid Greenman */ 121140c20505SMaxime Henrion if (sc->need_mcsetup) 1212a17c678eSDavid Greenman return; 1213483b9871SDavid Greenman 1214483b9871SDavid Greenman /* 1215483b9871SDavid Greenman * We're finished if there is nothing more to add to the list or if 1216483b9871SDavid Greenman * we're all filled up with buffers to transmit. 12173114fdb4SDavid Greenman * NOTE: One TxCB is reserved to guarantee that fxp_mc_setup() can add 12183114fdb4SDavid Greenman * a NOP command when needed. 1219483b9871SDavid Greenman */ 122040c20505SMaxime Henrion txqueued = 0; 12217929aa03SMax Laier while (!IFQ_DRV_IS_EMPTY(&ifp->if_snd) && 12227929aa03SMax Laier sc->tx_queued < FXP_NTXCB - 1) { 1223483b9871SDavid Greenman 1224dfe61cf1SDavid Greenman /* 1225dfe61cf1SDavid Greenman * Grab a packet to transmit. 1226dfe61cf1SDavid Greenman */ 12277929aa03SMax Laier IFQ_DRV_DEQUEUE(&ifp->if_snd, mb_head); 12287929aa03SMax Laier if (mb_head == NULL) 12297929aa03SMax Laier break; 1230a17c678eSDavid Greenman 123140c20505SMaxime Henrion error = fxp_encap(sc, mb_head); 123240c20505SMaxime Henrion if (error) 123340c20505SMaxime Henrion break; 123440c20505SMaxime Henrion txqueued = 1; 123540c20505SMaxime Henrion } 123640c20505SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 123740c20505SMaxime Henrion 123840c20505SMaxime Henrion /* 123940c20505SMaxime Henrion * We're finished. If we added to the list, issue a RESUME to get DMA 124040c20505SMaxime Henrion * going again if suspended. 124140c20505SMaxime Henrion */ 124240c20505SMaxime Henrion if (txqueued) { 124340c20505SMaxime Henrion fxp_scb_wait(sc); 124440c20505SMaxime Henrion fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME); 124540c20505SMaxime Henrion } 124640c20505SMaxime Henrion } 124740c20505SMaxime Henrion 124840c20505SMaxime Henrion static int 124940c20505SMaxime Henrion fxp_encap(struct fxp_softc *sc, struct mbuf *m_head) 125040c20505SMaxime Henrion { 125140c20505SMaxime Henrion struct ifnet *ifp; 125240c20505SMaxime Henrion struct mbuf *m; 125340c20505SMaxime Henrion struct fxp_tx *txp; 125440c20505SMaxime Henrion struct fxp_cb_tx *cbp; 125540c20505SMaxime Henrion bus_dma_segment_t segs[FXP_NTXSEG]; 125640c20505SMaxime Henrion int chainlen, error, i, nseg; 125740c20505SMaxime Henrion 125840c20505SMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 1259fc74a9f9SBrooks Davis ifp = sc->ifp; 126040c20505SMaxime Henrion 1261dfe61cf1SDavid Greenman /* 1262483b9871SDavid Greenman * Get pointer to next available tx desc. 1263dfe61cf1SDavid Greenman */ 1264b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_last->tx_next; 1265c8bca6dcSBill Paul 1266c8bca6dcSBill Paul /* 1267a35e7eaaSDon Lewis * A note in Appendix B of the Intel 8255x 10/100 Mbps 1268a35e7eaaSDon Lewis * Ethernet Controller Family Open Source Software 1269a35e7eaaSDon Lewis * Developer Manual says: 1270a35e7eaaSDon Lewis * Using software parsing is only allowed with legal 1271a35e7eaaSDon Lewis * TCP/IP or UDP/IP packets. 1272a35e7eaaSDon Lewis * ... 1273a35e7eaaSDon Lewis * For all other datagrams, hardware parsing must 1274a35e7eaaSDon Lewis * be used. 1275a35e7eaaSDon Lewis * Software parsing appears to truncate ICMP and 1276a35e7eaaSDon Lewis * fragmented UDP packets that contain one to three 1277a35e7eaaSDon Lewis * bytes in the second (and final) mbuf of the packet. 1278a35e7eaaSDon Lewis */ 1279a35e7eaaSDon Lewis if (sc->flags & FXP_FLAG_EXT_RFA) 1280a35e7eaaSDon Lewis txp->tx_cb->ipcb_ip_activation_high = 1281a35e7eaaSDon Lewis FXP_IPCB_HARDWAREPARSING_ENABLE; 1282a35e7eaaSDon Lewis 1283a35e7eaaSDon Lewis /* 1284c8bca6dcSBill Paul * Deal with TCP/IP checksum offload. Note that 1285c8bca6dcSBill Paul * in order for TCP checksum offload to work, 1286c8bca6dcSBill Paul * the pseudo header checksum must have already 1287c8bca6dcSBill Paul * been computed and stored in the checksum field 1288c8bca6dcSBill Paul * in the TCP header. The stack should have 1289c8bca6dcSBill Paul * already done this for us. 1290c8bca6dcSBill Paul */ 129140c20505SMaxime Henrion if (m_head->m_pkthdr.csum_flags) { 129240c20505SMaxime Henrion if (m_head->m_pkthdr.csum_flags & CSUM_DELAY_DATA) { 1293b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_schedule = 1294c8bca6dcSBill Paul FXP_IPCB_TCPUDP_CHECKSUM_ENABLE; 129540c20505SMaxime Henrion if (m_head->m_pkthdr.csum_flags & CSUM_TCP) 1296b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_schedule |= 1297c8bca6dcSBill Paul FXP_IPCB_TCP_PACKET; 1298c8bca6dcSBill Paul } 129940c20505SMaxime Henrion 1300c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR 1301c8bca6dcSBill Paul /* 1302c8bca6dcSBill Paul * XXX The 82550 chip appears to have trouble 1303c8bca6dcSBill Paul * dealing with IP header checksums in very small 1304c8bca6dcSBill Paul * datagrams, namely fragments from 1 to 3 bytes 1305c8bca6dcSBill Paul * in size. For example, say you want to transmit 1306c8bca6dcSBill Paul * a UDP packet of 1473 bytes. The packet will be 1307c8bca6dcSBill Paul * fragmented over two IP datagrams, the latter 1308c8bca6dcSBill Paul * containing only one byte of data. The 82550 will 1309c8bca6dcSBill Paul * botch the header checksum on the 1-byte fragment. 1310c8bca6dcSBill Paul * As long as the datagram contains 4 or more bytes 1311c8bca6dcSBill Paul * of data, you're ok. 1312c8bca6dcSBill Paul * 1313c8bca6dcSBill Paul * The following code attempts to work around this 1314c8bca6dcSBill Paul * problem: if the datagram is less than 38 bytes 1315c8bca6dcSBill Paul * in size (14 bytes ether header, 20 bytes IP header, 1316c8bca6dcSBill Paul * plus 4 bytes of data), we punt and compute the IP 1317c8bca6dcSBill Paul * header checksum by hand. This workaround doesn't 1318c8bca6dcSBill Paul * work very well, however, since it can be fooled 1319c8bca6dcSBill Paul * by things like VLAN tags and IP options that make 1320c8bca6dcSBill Paul * the header sizes/offsets vary. 1321c8bca6dcSBill Paul */ 1322c8bca6dcSBill Paul 132340c20505SMaxime Henrion if (m_head->m_pkthdr.csum_flags & CSUM_IP) { 132440c20505SMaxime Henrion if (m_head->m_pkthdr.len < 38) { 1325c8bca6dcSBill Paul struct ip *ip; 132640c20505SMaxime Henrion m_head->m_data += ETHER_HDR_LEN; 1327c8bca6dcSBill Paul ip = mtod(mb_head, struct ip *); 132840c20505SMaxime Henrion ip->ip_sum = in_cksum(mb_head, ip->ip_hl << 2); 132940c20505SMaxime Henrion m_head->m_data -= ETHER_HDR_LEN; 1330c8bca6dcSBill Paul } else { 1331b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_activation_high = 1332c8bca6dcSBill Paul FXP_IPCB_HARDWAREPARSING_ENABLE; 1333b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_schedule |= 1334c8bca6dcSBill Paul FXP_IPCB_IP_CHECKSUM_ENABLE; 1335c8bca6dcSBill Paul } 1336c8bca6dcSBill Paul } 1337c8bca6dcSBill Paul #endif 1338c8bca6dcSBill Paul } 1339c8bca6dcSBill Paul 134040c20505SMaxime Henrion chainlen = 0; 134140c20505SMaxime Henrion for (m = m_head; m != NULL && chainlen <= sc->maxtxseg; m = m->m_next) 134240c20505SMaxime Henrion chainlen++; 134340c20505SMaxime Henrion if (chainlen > sc->maxtxseg) { 134423a0ed7cSDavid Greenman struct mbuf *mn; 134523a0ed7cSDavid Greenman 1346a17c678eSDavid Greenman /* 13473bd07cfdSJonathan Lemon * We ran out of segments. We have to recopy this 13483bd07cfdSJonathan Lemon * mbuf chain first. Bail out if we can't get the 13493bd07cfdSJonathan Lemon * new buffers. 1350a17c678eSDavid Greenman */ 135140c20505SMaxime Henrion mn = m_defrag(m_head, M_DONTWAIT); 135223a0ed7cSDavid Greenman if (mn == NULL) { 135340c20505SMaxime Henrion m_freem(m_head); 135440c20505SMaxime Henrion return (-1); 13551104779bSMike Silbersack } else { 135640c20505SMaxime Henrion m_head = mn; 13571104779bSMike Silbersack } 135840c20505SMaxime Henrion } 135940c20505SMaxime Henrion 136040c20505SMaxime Henrion /* 136140c20505SMaxime Henrion * Go through each of the mbufs in the chain and initialize 136240c20505SMaxime Henrion * the transmit buffer descriptors with the physical address 136340c20505SMaxime Henrion * and size of the mbuf. 136440c20505SMaxime Henrion */ 136540c20505SMaxime Henrion error = bus_dmamap_load_mbuf_sg(sc->fxp_mtag, txp->tx_map, 136640c20505SMaxime Henrion m_head, segs, &nseg, 0); 1367b2badf02SMaxime Henrion if (error) { 136840c20505SMaxime Henrion device_printf(sc->dev, "can't map mbuf (error %d)\n", error); 136940c20505SMaxime Henrion m_freem(m_head); 137040c20505SMaxime Henrion return (-1); 137123a0ed7cSDavid Greenman } 137223a0ed7cSDavid Greenman 137340c20505SMaxime Henrion KASSERT(nseg <= sc->maxtxseg, ("too many DMA segments")); 1374b2badf02SMaxime Henrion 137540c20505SMaxime Henrion cbp = txp->tx_cb; 137640c20505SMaxime Henrion for (i = 0; i < nseg; i++) { 137740c20505SMaxime Henrion KASSERT(segs[i].ds_len <= MCLBYTES, ("segment size too large")); 137840c20505SMaxime Henrion /* 137940c20505SMaxime Henrion * If this is an 82550/82551, then we're using extended 138040c20505SMaxime Henrion * TxCBs _and_ we're using checksum offload. This means 138140c20505SMaxime Henrion * that the TxCB is really an IPCB. One major difference 138240c20505SMaxime Henrion * between the two is that with plain extended TxCBs, 138340c20505SMaxime Henrion * the bottom half of the TxCB contains two entries from 138440c20505SMaxime Henrion * the TBD array, whereas IPCBs contain just one entry: 138540c20505SMaxime Henrion * one entry (8 bytes) has been sacrificed for the TCP/IP 138640c20505SMaxime Henrion * checksum offload control bits. So to make things work 138740c20505SMaxime Henrion * right, we have to start filling in the TBD array 138840c20505SMaxime Henrion * starting from a different place depending on whether 138940c20505SMaxime Henrion * the chip is an 82550/82551 or not. 139040c20505SMaxime Henrion */ 139140c20505SMaxime Henrion if (sc->flags & FXP_FLAG_EXT_RFA) { 139240c20505SMaxime Henrion cbp->tbd[i + 1].tb_addr = htole32(segs[i].ds_addr); 139340c20505SMaxime Henrion cbp->tbd[i + 1].tb_size = htole32(segs[i].ds_len); 139440c20505SMaxime Henrion } else { 139540c20505SMaxime Henrion cbp->tbd[i].tb_addr = htole32(segs[i].ds_addr); 139640c20505SMaxime Henrion cbp->tbd[i].tb_size = htole32(segs[i].ds_len); 139740c20505SMaxime Henrion } 139840c20505SMaxime Henrion } 139940c20505SMaxime Henrion cbp->tbd_number = nseg; 140040c20505SMaxime Henrion 140140c20505SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp->tx_map, BUS_DMASYNC_PREWRITE); 140240c20505SMaxime Henrion txp->tx_mbuf = m_head; 1403b2badf02SMaxime Henrion txp->tx_cb->cb_status = 0; 1404b2badf02SMaxime Henrion txp->tx_cb->byte_count = 0; 14053114fdb4SDavid Greenman if (sc->tx_queued != FXP_CXINT_THRESH - 1) { 1406b2badf02SMaxime Henrion txp->tx_cb->cb_command = 140783e6547dSMaxime Henrion htole16(sc->tx_cmd | FXP_CB_COMMAND_SF | 140883e6547dSMaxime Henrion FXP_CB_COMMAND_S); 14093114fdb4SDavid Greenman } else { 1410b2badf02SMaxime Henrion txp->tx_cb->cb_command = 141183e6547dSMaxime Henrion htole16(sc->tx_cmd | FXP_CB_COMMAND_SF | 141283e6547dSMaxime Henrion FXP_CB_COMMAND_S | FXP_CB_COMMAND_I); 14133114fdb4SDavid Greenman /* 14143bd07cfdSJonathan Lemon * Set a 5 second timer just in case we don't hear 14153bd07cfdSJonathan Lemon * from the card again. 14163114fdb4SDavid Greenman */ 14173114fdb4SDavid Greenman ifp->if_timer = 5; 14183114fdb4SDavid Greenman } 1419b2badf02SMaxime Henrion txp->tx_cb->tx_threshold = tx_threshold; 1420a17c678eSDavid Greenman 1421a17c678eSDavid Greenman /* 1422483b9871SDavid Greenman * Advance the end of list forward. 1423a17c678eSDavid Greenman */ 142406175228SAndrew Gallatin 142550d81222SMaxime Henrion #ifdef __alpha__ 142606175228SAndrew Gallatin /* 142706175228SAndrew Gallatin * On platforms which can't access memory in 16-bit 142806175228SAndrew Gallatin * granularities, we must prevent the card from DMA'ing 142906175228SAndrew Gallatin * up the status while we update the command field. 143006175228SAndrew Gallatin * This could cause us to overwrite the completion status. 143114fd1071SMaxime Henrion * XXX This is probably bogus and we're _not_ looking 143214fd1071SMaxime Henrion * for atomicity here. 143306175228SAndrew Gallatin */ 143414fd1071SMaxime Henrion atomic_clear_16(&sc->fxp_desc.tx_last->tx_cb->cb_command, 1435bafb64afSMaxime Henrion htole16(FXP_CB_COMMAND_S)); 143650d81222SMaxime Henrion #else 143740c20505SMaxime Henrion sc->fxp_desc.tx_last->tx_cb->cb_command &= htole16(~FXP_CB_COMMAND_S); 143850d81222SMaxime Henrion #endif /*__alpha__*/ 1439b2badf02SMaxime Henrion sc->fxp_desc.tx_last = txp; 1440a17c678eSDavid Greenman 1441a17c678eSDavid Greenman /* 14421cd443acSDavid Greenman * Advance the beginning of the list forward if there are 1443b2badf02SMaxime Henrion * no other packets queued (when nothing is queued, tx_first 1444483b9871SDavid Greenman * sits on the last TxCB that was sent out). 1445a17c678eSDavid Greenman */ 14461cd443acSDavid Greenman if (sc->tx_queued == 0) 1447b2badf02SMaxime Henrion sc->fxp_desc.tx_first = txp; 1448a17c678eSDavid Greenman 14491cd443acSDavid Greenman sc->tx_queued++; 14501cd443acSDavid Greenman 1451a17c678eSDavid Greenman /* 1452a17c678eSDavid Greenman * Pass packet to bpf if there is a listener. 1453a17c678eSDavid Greenman */ 145440c20505SMaxime Henrion BPF_MTAP(ifp, m_head); 145540c20505SMaxime Henrion return (0); 1456a17c678eSDavid Greenman } 1457a17c678eSDavid Greenman 1458e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 1459e4fc250cSLuigi Rizzo static poll_handler_t fxp_poll; 1460e4fc250cSLuigi Rizzo 1461e4fc250cSLuigi Rizzo static void 1462e4fc250cSLuigi Rizzo fxp_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 1463e4fc250cSLuigi Rizzo { 1464e4fc250cSLuigi Rizzo struct fxp_softc *sc = ifp->if_softc; 146574d1ed23SMaxime Henrion uint8_t statack; 1466e4fc250cSLuigi Rizzo 14674953bccaSNate Lawson FXP_LOCK(sc); 1468fb917226SRuslan Ermilov if (!(ifp->if_capenable & IFCAP_POLLING)) { 1469fb917226SRuslan Ermilov ether_poll_deregister(ifp); 1470fb917226SRuslan Ermilov cmd = POLL_DEREGISTER; 1471fb917226SRuslan Ermilov } 1472e4fc250cSLuigi Rizzo if (cmd == POLL_DEREGISTER) { /* final call, enable interrupts */ 1473e4fc250cSLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0); 14744953bccaSNate Lawson FXP_UNLOCK(sc); 1475e4fc250cSLuigi Rizzo return; 1476e4fc250cSLuigi Rizzo } 1477e4fc250cSLuigi Rizzo statack = FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA | 1478e4fc250cSLuigi Rizzo FXP_SCB_STATACK_FR; 1479e4fc250cSLuigi Rizzo if (cmd == POLL_AND_CHECK_STATUS) { 148074d1ed23SMaxime Henrion uint8_t tmp; 14816481f301SPeter Wemm 1482e4fc250cSLuigi Rizzo tmp = CSR_READ_1(sc, FXP_CSR_SCB_STATACK); 14834953bccaSNate Lawson if (tmp == 0xff || tmp == 0) { 14844953bccaSNate Lawson FXP_UNLOCK(sc); 1485e4fc250cSLuigi Rizzo return; /* nothing to do */ 14864953bccaSNate Lawson } 1487e4fc250cSLuigi Rizzo tmp &= ~statack; 1488e4fc250cSLuigi Rizzo /* ack what we can */ 1489e4fc250cSLuigi Rizzo if (tmp != 0) 1490e4fc250cSLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, tmp); 1491e4fc250cSLuigi Rizzo statack |= tmp; 1492e4fc250cSLuigi Rizzo } 14934953bccaSNate Lawson fxp_intr_body(sc, ifp, statack, count); 14944953bccaSNate Lawson FXP_UNLOCK(sc); 1495e4fc250cSLuigi Rizzo } 1496e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */ 1497e4fc250cSLuigi Rizzo 1498a17c678eSDavid Greenman /* 14999c7d2607SDavid Greenman * Process interface interrupts. 1500a17c678eSDavid Greenman */ 150194927790SDavid Greenman static void 1502f7788e8eSJonathan Lemon fxp_intr(void *xsc) 1503a17c678eSDavid Greenman { 1504f7788e8eSJonathan Lemon struct fxp_softc *sc = xsc; 1505fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 150674d1ed23SMaxime Henrion uint8_t statack; 15070f4dc94cSChuck Paterson 15084953bccaSNate Lawson FXP_LOCK(sc); 1509704d1965SWarner Losh if (sc->suspended) { 1510704d1965SWarner Losh FXP_UNLOCK(sc); 1511704d1965SWarner Losh return; 1512704d1965SWarner Losh } 1513704d1965SWarner Losh 1514e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 15154953bccaSNate Lawson if (ifp->if_flags & IFF_POLLING) { 15164953bccaSNate Lawson FXP_UNLOCK(sc); 1517e4fc250cSLuigi Rizzo return; 15184953bccaSNate Lawson } 1519fb917226SRuslan Ermilov if ((ifp->if_capenable & IFCAP_POLLING) && 1520fb917226SRuslan Ermilov ether_poll_register(fxp_poll, ifp)) { 1521e4fc250cSLuigi Rizzo /* disable interrupts */ 1522e4fc250cSLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 15234953bccaSNate Lawson FXP_UNLOCK(sc); 1524c660bdfaSJohn Baldwin fxp_poll(ifp, 0, 1); 1525e4fc250cSLuigi Rizzo return; 1526e4fc250cSLuigi Rizzo } 1527e4fc250cSLuigi Rizzo #endif 1528b184b38eSDavid Greenman while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) { 1529a17c678eSDavid Greenman /* 153011457bbfSJonathan Lemon * It should not be possible to have all bits set; the 153111457bbfSJonathan Lemon * FXP_SCB_INTR_SWI bit always returns 0 on a read. If 153211457bbfSJonathan Lemon * all bits are set, this may indicate that the card has 153311457bbfSJonathan Lemon * been physically ejected, so ignore it. 153411457bbfSJonathan Lemon */ 15354953bccaSNate Lawson if (statack == 0xff) { 15364953bccaSNate Lawson FXP_UNLOCK(sc); 153711457bbfSJonathan Lemon return; 15384953bccaSNate Lawson } 153911457bbfSJonathan Lemon 154011457bbfSJonathan Lemon /* 1541a17c678eSDavid Greenman * First ACK all the interrupts in this pass. 1542a17c678eSDavid Greenman */ 1543ba8c6fd5SDavid Greenman CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack); 15444953bccaSNate Lawson fxp_intr_body(sc, ifp, statack, -1); 1545e4fc250cSLuigi Rizzo } 15464953bccaSNate Lawson FXP_UNLOCK(sc); 1547e4fc250cSLuigi Rizzo } 1548e4fc250cSLuigi Rizzo 1549e4fc250cSLuigi Rizzo static void 1550b2badf02SMaxime Henrion fxp_txeof(struct fxp_softc *sc) 1551b2badf02SMaxime Henrion { 1552b2badf02SMaxime Henrion struct fxp_tx *txp; 1553b2badf02SMaxime Henrion 1554b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREREAD); 1555b2badf02SMaxime Henrion for (txp = sc->fxp_desc.tx_first; sc->tx_queued && 155683e6547dSMaxime Henrion (le16toh(txp->tx_cb->cb_status) & FXP_CB_STATUS_C) != 0; 1557b2badf02SMaxime Henrion txp = txp->tx_next) { 1558b2badf02SMaxime Henrion if (txp->tx_mbuf != NULL) { 1559b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp->tx_map, 1560b2badf02SMaxime Henrion BUS_DMASYNC_POSTWRITE); 1561b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, txp->tx_map); 1562b2badf02SMaxime Henrion m_freem(txp->tx_mbuf); 1563b2badf02SMaxime Henrion txp->tx_mbuf = NULL; 1564b2badf02SMaxime Henrion /* clear this to reset csum offload bits */ 1565b2badf02SMaxime Henrion txp->tx_cb->tbd[0].tb_addr = 0; 1566b2badf02SMaxime Henrion } 1567b2badf02SMaxime Henrion sc->tx_queued--; 1568b2badf02SMaxime Henrion } 1569b2badf02SMaxime Henrion sc->fxp_desc.tx_first = txp; 1570b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 1571b2badf02SMaxime Henrion } 1572b2badf02SMaxime Henrion 1573b2badf02SMaxime Henrion static void 157474d1ed23SMaxime Henrion fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp, uint8_t statack, 15754953bccaSNate Lawson int count) 1576e4fc250cSLuigi Rizzo { 15772b5989e9SLuigi Rizzo struct mbuf *m; 1578b2badf02SMaxime Henrion struct fxp_rx *rxp; 15792b5989e9SLuigi Rizzo struct fxp_rfa *rfa; 15802b5989e9SLuigi Rizzo int rnr = (statack & FXP_SCB_STATACK_RNR) ? 1 : 0; 15812b5989e9SLuigi Rizzo 158267fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 15832b5989e9SLuigi Rizzo if (rnr) 15840f1db1d6SMaxime Henrion sc->rnr++; 1585947e3815SIan Dowse #ifdef DEVICE_POLLING 1586947e3815SIan Dowse /* Pick up a deferred RNR condition if `count' ran out last time. */ 1587947e3815SIan Dowse if (sc->flags & FXP_FLAG_DEFERRED_RNR) { 1588947e3815SIan Dowse sc->flags &= ~FXP_FLAG_DEFERRED_RNR; 1589947e3815SIan Dowse rnr = 1; 1590947e3815SIan Dowse } 1591947e3815SIan Dowse #endif 1592a17c678eSDavid Greenman 1593a17c678eSDavid Greenman /* 15943114fdb4SDavid Greenman * Free any finished transmit mbuf chains. 159506936301SBill Paul * 159606936301SBill Paul * Handle the CNA event likt a CXTNO event. It used to 159706936301SBill Paul * be that this event (control unit not ready) was not 159806936301SBill Paul * encountered, but it is now with the SMPng modifications. 159906936301SBill Paul * The exact sequence of events that occur when the interface 160006936301SBill Paul * is brought up are different now, and if this event 160106936301SBill Paul * goes unhandled, the configuration/rxfilter setup sequence 160206936301SBill Paul * can stall for several seconds. The result is that no 160306936301SBill Paul * packets go out onto the wire for about 5 to 10 seconds 160406936301SBill Paul * after the interface is ifconfig'ed for the first time. 16053114fdb4SDavid Greenman */ 160606936301SBill Paul if (statack & (FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA)) { 1607b2badf02SMaxime Henrion fxp_txeof(sc); 16083114fdb4SDavid Greenman 160941aa0ba2SLuigi Rizzo ifp->if_timer = 0; 1610e2102ae4SMike Silbersack if (sc->tx_queued == 0) { 16113114fdb4SDavid Greenman if (sc->need_mcsetup) 16123114fdb4SDavid Greenman fxp_mc_setup(sc); 1613e2102ae4SMike Silbersack } 16143114fdb4SDavid Greenman /* 16153114fdb4SDavid Greenman * Try to start more packets transmitting. 16163114fdb4SDavid Greenman */ 16177929aa03SMax Laier if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 16184953bccaSNate Lawson fxp_start_body(ifp); 16193114fdb4SDavid Greenman } 16202b5989e9SLuigi Rizzo 16212b5989e9SLuigi Rizzo /* 16222b5989e9SLuigi Rizzo * Just return if nothing happened on the receive side. 16232b5989e9SLuigi Rizzo */ 1624947e3815SIan Dowse if (!rnr && (statack & FXP_SCB_STATACK_FR) == 0) 16252b5989e9SLuigi Rizzo return; 16262b5989e9SLuigi Rizzo 16273114fdb4SDavid Greenman /* 1628a17c678eSDavid Greenman * Process receiver interrupts. If a no-resource (RNR) 1629a17c678eSDavid Greenman * condition exists, get whatever packets we can and 1630a17c678eSDavid Greenman * re-start the receiver. 1631947e3815SIan Dowse * 16322b5989e9SLuigi Rizzo * When using polling, we do not process the list to completion, 16332b5989e9SLuigi Rizzo * so when we get an RNR interrupt we must defer the restart 16342b5989e9SLuigi Rizzo * until we hit the last buffer with the C bit set. 16352b5989e9SLuigi Rizzo * If we run out of cycles and rfa_headm has the C bit set, 1636947e3815SIan Dowse * record the pending RNR in the FXP_FLAG_DEFERRED_RNR flag so 1637947e3815SIan Dowse * that the info will be used in the subsequent polling cycle. 1638a17c678eSDavid Greenman */ 16392b5989e9SLuigi Rizzo for (;;) { 1640b2badf02SMaxime Henrion rxp = sc->fxp_desc.rx_head; 1641b2badf02SMaxime Henrion m = rxp->rx_mbuf; 1642ba8c6fd5SDavid Greenman rfa = (struct fxp_rfa *)(m->m_ext.ext_buf + 1643ba8c6fd5SDavid Greenman RFA_ALIGNMENT_FUDGE); 1644b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map, 1645b2badf02SMaxime Henrion BUS_DMASYNC_POSTREAD); 1646a17c678eSDavid Greenman 1647e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING /* loop at most count times if count >=0 */ 1648947e3815SIan Dowse if (count >= 0 && count-- == 0) { 1649947e3815SIan Dowse if (rnr) { 1650947e3815SIan Dowse /* Defer RNR processing until the next time. */ 1651947e3815SIan Dowse sc->flags |= FXP_FLAG_DEFERRED_RNR; 1652947e3815SIan Dowse rnr = 0; 1653947e3815SIan Dowse } 16542b5989e9SLuigi Rizzo break; 1655947e3815SIan Dowse } 16562b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */ 16572b5989e9SLuigi Rizzo 165883e6547dSMaxime Henrion if ((le16toh(rfa->rfa_status) & FXP_RFA_STATUS_C) == 0) 16592b5989e9SLuigi Rizzo break; 16602b5989e9SLuigi Rizzo 1661dfe61cf1SDavid Greenman /* 1662b2badf02SMaxime Henrion * Advance head forward. 1663dfe61cf1SDavid Greenman */ 1664b2badf02SMaxime Henrion sc->fxp_desc.rx_head = rxp->rx_next; 1665a17c678eSDavid Greenman 1666dfe61cf1SDavid Greenman /* 1667ba8c6fd5SDavid Greenman * Add a new buffer to the receive chain. 1668ba8c6fd5SDavid Greenman * If this fails, the old buffer is recycled 1669ba8c6fd5SDavid Greenman * instead. 1670dfe61cf1SDavid Greenman */ 1671b2badf02SMaxime Henrion if (fxp_add_rfabuf(sc, rxp) == 0) { 1672aed53495SDavid Greenman int total_len; 1673a17c678eSDavid Greenman 1674e8c8b728SJonathan Lemon /* 16752b5989e9SLuigi Rizzo * Fetch packet length (the top 2 bits of 16762b5989e9SLuigi Rizzo * actual_size are flags set by the controller 16772b5989e9SLuigi Rizzo * upon completion), and drop the packet in case 16782b5989e9SLuigi Rizzo * of bogus length or CRC errors. 1679e8c8b728SJonathan Lemon */ 1680bafb64afSMaxime Henrion total_len = le16toh(rfa->actual_size) & 0x3fff; 16812b5989e9SLuigi Rizzo if (total_len < sizeof(struct ether_header) || 16822b5989e9SLuigi Rizzo total_len > MCLBYTES - RFA_ALIGNMENT_FUDGE - 1683b2badf02SMaxime Henrion sc->rfa_size || 168483e6547dSMaxime Henrion le16toh(rfa->rfa_status) & FXP_RFA_STATUS_CRC) { 1685e8c8b728SJonathan Lemon m_freem(m); 16862b5989e9SLuigi Rizzo continue; 1687e8c8b728SJonathan Lemon } 1688920b58e8SBrooks Davis 1689c8bca6dcSBill Paul /* Do IP checksum checking. */ 169083e6547dSMaxime Henrion if (le16toh(rfa->rfa_status) & FXP_RFA_STATUS_PARSE) { 1691c8bca6dcSBill Paul if (rfa->rfax_csum_sts & 1692c8bca6dcSBill Paul FXP_RFDX_CS_IP_CSUM_BIT_VALID) 1693c8bca6dcSBill Paul m->m_pkthdr.csum_flags |= 1694c8bca6dcSBill Paul CSUM_IP_CHECKED; 1695c8bca6dcSBill Paul if (rfa->rfax_csum_sts & 1696c8bca6dcSBill Paul FXP_RFDX_CS_IP_CSUM_VALID) 1697c8bca6dcSBill Paul m->m_pkthdr.csum_flags |= 1698c8bca6dcSBill Paul CSUM_IP_VALID; 1699c8bca6dcSBill Paul if ((rfa->rfax_csum_sts & 1700c8bca6dcSBill Paul FXP_RFDX_CS_TCPUDP_CSUM_BIT_VALID) && 1701c8bca6dcSBill Paul (rfa->rfax_csum_sts & 1702c8bca6dcSBill Paul FXP_RFDX_CS_TCPUDP_CSUM_VALID)) { 1703c8bca6dcSBill Paul m->m_pkthdr.csum_flags |= 1704c8bca6dcSBill Paul CSUM_DATA_VALID|CSUM_PSEUDO_HDR; 1705c8bca6dcSBill Paul m->m_pkthdr.csum_data = 0xffff; 1706c8bca6dcSBill Paul } 1707c8bca6dcSBill Paul } 1708c8bca6dcSBill Paul 17092e2de7f2SArchie Cobbs m->m_pkthdr.len = m->m_len = total_len; 1710673d9191SSam Leffler m->m_pkthdr.rcvif = ifp; 1711673d9191SSam Leffler 171205fb8c3fSNate Lawson /* 171305fb8c3fSNate Lawson * Drop locks before calling if_input() since it 171405fb8c3fSNate Lawson * may re-enter fxp_start() in the netisr case. 171505fb8c3fSNate Lawson * This would result in a lock reversal. Better 171605fb8c3fSNate Lawson * performance might be obtained by chaining all 171705fb8c3fSNate Lawson * packets received, dropping the lock, and then 171805fb8c3fSNate Lawson * calling if_input() on each one. 171905fb8c3fSNate Lawson */ 172005fb8c3fSNate Lawson FXP_UNLOCK(sc); 1721673d9191SSam Leffler (*ifp->if_input)(ifp, m); 172205fb8c3fSNate Lawson FXP_LOCK(sc); 1723a17c678eSDavid Greenman } 1724a17c678eSDavid Greenman } 17252b5989e9SLuigi Rizzo if (rnr) { 1726ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 1727ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 1728b2badf02SMaxime Henrion sc->fxp_desc.rx_head->rx_addr); 17292e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START); 1730a17c678eSDavid Greenman } 1731a17c678eSDavid Greenman } 1732a17c678eSDavid Greenman 1733dfe61cf1SDavid Greenman /* 1734dfe61cf1SDavid Greenman * Update packet in/out/collision statistics. The i82557 doesn't 1735dfe61cf1SDavid Greenman * allow you to access these counters without doing a fairly 1736dfe61cf1SDavid Greenman * expensive DMA to get _all_ of the statistics it maintains, so 1737dfe61cf1SDavid Greenman * we do this operation here only once per second. The statistics 1738dfe61cf1SDavid Greenman * counters in the kernel are updated from the previous dump-stats 1739dfe61cf1SDavid Greenman * DMA and then a new dump-stats DMA is started. The on-chip 1740dfe61cf1SDavid Greenman * counters are zeroed when the DMA completes. If we can't start 1741dfe61cf1SDavid Greenman * the DMA immediately, we don't wait - we just prepare to read 1742dfe61cf1SDavid Greenman * them again next time. 1743dfe61cf1SDavid Greenman */ 1744303b270bSEivind Eklund static void 1745f7788e8eSJonathan Lemon fxp_tick(void *xsc) 1746a17c678eSDavid Greenman { 1747f7788e8eSJonathan Lemon struct fxp_softc *sc = xsc; 1748fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 1749a17c678eSDavid Greenman struct fxp_stats *sp = sc->fxp_stats; 1750f7788e8eSJonathan Lemon int s; 1751a17c678eSDavid Greenman 17524953bccaSNate Lawson FXP_LOCK(sc); 17534953bccaSNate Lawson s = splimp(); 1754b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, BUS_DMASYNC_POSTREAD); 175583e6547dSMaxime Henrion ifp->if_opackets += le32toh(sp->tx_good); 175683e6547dSMaxime Henrion ifp->if_collisions += le32toh(sp->tx_total_collisions); 1757397f9dfeSDavid Greenman if (sp->rx_good) { 175883e6547dSMaxime Henrion ifp->if_ipackets += le32toh(sp->rx_good); 1759397f9dfeSDavid Greenman sc->rx_idle_secs = 0; 1760397f9dfeSDavid Greenman } else { 1761c8cc6fcaSDavid Greenman /* 1762c8cc6fcaSDavid Greenman * Receiver's been idle for another second. 1763c8cc6fcaSDavid Greenman */ 1764397f9dfeSDavid Greenman sc->rx_idle_secs++; 1765397f9dfeSDavid Greenman } 17663ba65732SDavid Greenman ifp->if_ierrors += 176783e6547dSMaxime Henrion le32toh(sp->rx_crc_errors) + 176883e6547dSMaxime Henrion le32toh(sp->rx_alignment_errors) + 176983e6547dSMaxime Henrion le32toh(sp->rx_rnr_errors) + 177083e6547dSMaxime Henrion le32toh(sp->rx_overrun_errors); 1771a17c678eSDavid Greenman /* 1772f9be9005SDavid Greenman * If any transmit underruns occured, bump up the transmit 1773f9be9005SDavid Greenman * threshold by another 512 bytes (64 * 8). 1774f9be9005SDavid Greenman */ 1775f9be9005SDavid Greenman if (sp->tx_underruns) { 177683e6547dSMaxime Henrion ifp->if_oerrors += le32toh(sp->tx_underruns); 1777f9be9005SDavid Greenman if (tx_threshold < 192) 1778f9be9005SDavid Greenman tx_threshold += 64; 1779f9be9005SDavid Greenman } 17804953bccaSNate Lawson 1781397f9dfeSDavid Greenman /* 1782c8cc6fcaSDavid Greenman * Release any xmit buffers that have completed DMA. This isn't 1783c8cc6fcaSDavid Greenman * strictly necessary to do here, but it's advantagous for mbufs 1784c8cc6fcaSDavid Greenman * with external storage to be released in a timely manner rather 1785c8cc6fcaSDavid Greenman * than being defered for a potentially long time. This limits 1786c8cc6fcaSDavid Greenman * the delay to a maximum of one second. 1787c8cc6fcaSDavid Greenman */ 1788b2badf02SMaxime Henrion fxp_txeof(sc); 1789b2badf02SMaxime Henrion 1790c8cc6fcaSDavid Greenman /* 1791397f9dfeSDavid Greenman * If we haven't received any packets in FXP_MAC_RX_IDLE seconds, 1792397f9dfeSDavid Greenman * then assume the receiver has locked up and attempt to clear 1793397f9dfeSDavid Greenman * the condition by reprogramming the multicast filter. This is 1794397f9dfeSDavid Greenman * a work-around for a bug in the 82557 where the receiver locks 1795397f9dfeSDavid Greenman * up if it gets certain types of garbage in the syncronization 1796397f9dfeSDavid Greenman * bits prior to the packet header. This bug is supposed to only 1797397f9dfeSDavid Greenman * occur in 10Mbps mode, but has been seen to occur in 100Mbps 1798397f9dfeSDavid Greenman * mode as well (perhaps due to a 10/100 speed transition). 1799397f9dfeSDavid Greenman */ 1800397f9dfeSDavid Greenman if (sc->rx_idle_secs > FXP_MAX_RX_IDLE) { 1801397f9dfeSDavid Greenman sc->rx_idle_secs = 0; 1802397f9dfeSDavid Greenman fxp_mc_setup(sc); 1803397f9dfeSDavid Greenman } 1804f9be9005SDavid Greenman /* 18053ba65732SDavid Greenman * If there is no pending command, start another stats 18063ba65732SDavid Greenman * dump. Otherwise punt for now. 1807a17c678eSDavid Greenman */ 1808397f9dfeSDavid Greenman if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) { 1809a17c678eSDavid Greenman /* 1810397f9dfeSDavid Greenman * Start another stats dump. 1811a17c678eSDavid Greenman */ 1812b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, 1813b2badf02SMaxime Henrion BUS_DMASYNC_PREREAD); 18142e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET); 1815dfe61cf1SDavid Greenman } else { 1816dfe61cf1SDavid Greenman /* 1817dfe61cf1SDavid Greenman * A previous command is still waiting to be accepted. 1818dfe61cf1SDavid Greenman * Just zero our copy of the stats and wait for the 18193ba65732SDavid Greenman * next timer event to update them. 1820dfe61cf1SDavid Greenman */ 1821dfe61cf1SDavid Greenman sp->tx_good = 0; 1822f9be9005SDavid Greenman sp->tx_underruns = 0; 1823dfe61cf1SDavid Greenman sp->tx_total_collisions = 0; 18243ba65732SDavid Greenman 1825dfe61cf1SDavid Greenman sp->rx_good = 0; 18263ba65732SDavid Greenman sp->rx_crc_errors = 0; 18273ba65732SDavid Greenman sp->rx_alignment_errors = 0; 18283ba65732SDavid Greenman sp->rx_rnr_errors = 0; 18293ba65732SDavid Greenman sp->rx_overrun_errors = 0; 1830dfe61cf1SDavid Greenman } 1831f7788e8eSJonathan Lemon if (sc->miibus != NULL) 1832f7788e8eSJonathan Lemon mii_tick(device_get_softc(sc->miibus)); 18334953bccaSNate Lawson 1834a17c678eSDavid Greenman /* 1835a17c678eSDavid Greenman * Schedule another timeout one second from now. 1836a17c678eSDavid Greenman */ 183745276e4aSSam Leffler callout_reset(&sc->stat_ch, hz, fxp_tick, sc); 18384953bccaSNate Lawson FXP_UNLOCK(sc); 18394953bccaSNate Lawson splx(s); 1840a17c678eSDavid Greenman } 1841a17c678eSDavid Greenman 1842a17c678eSDavid Greenman /* 1843a17c678eSDavid Greenman * Stop the interface. Cancels the statistics updater and resets 1844a17c678eSDavid Greenman * the interface. 1845a17c678eSDavid Greenman */ 1846a17c678eSDavid Greenman static void 1847f7788e8eSJonathan Lemon fxp_stop(struct fxp_softc *sc) 1848a17c678eSDavid Greenman { 1849fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 1850b2badf02SMaxime Henrion struct fxp_tx *txp; 18513ba65732SDavid Greenman int i; 1852a17c678eSDavid Greenman 18537dced78aSDavid Greenman ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 18547dced78aSDavid Greenman ifp->if_timer = 0; 18557dced78aSDavid Greenman 1856e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 1857e4fc250cSLuigi Rizzo ether_poll_deregister(ifp); 1858e4fc250cSLuigi Rizzo #endif 1859a17c678eSDavid Greenman /* 1860a17c678eSDavid Greenman * Cancel stats updater. 1861a17c678eSDavid Greenman */ 186245276e4aSSam Leffler callout_stop(&sc->stat_ch); 18633ba65732SDavid Greenman 18643ba65732SDavid Greenman /* 186572a32a26SJonathan Lemon * Issue software reset, which also unloads the microcode. 18663ba65732SDavid Greenman */ 186772a32a26SJonathan Lemon sc->flags &= ~FXP_FLAG_UCODE; 186809882363SJonathan Lemon CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET); 186972a32a26SJonathan Lemon DELAY(50); 1870a17c678eSDavid Greenman 18713ba65732SDavid Greenman /* 18723ba65732SDavid Greenman * Release any xmit buffers. 18733ba65732SDavid Greenman */ 1874b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_list; 1875da91462dSDavid Greenman if (txp != NULL) { 1876da91462dSDavid Greenman for (i = 0; i < FXP_NTXCB; i++) { 1877b2badf02SMaxime Henrion if (txp[i].tx_mbuf != NULL) { 1878b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp[i].tx_map, 1879b2badf02SMaxime Henrion BUS_DMASYNC_POSTWRITE); 1880b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, txp[i].tx_map); 1881b2badf02SMaxime Henrion m_freem(txp[i].tx_mbuf); 1882b2badf02SMaxime Henrion txp[i].tx_mbuf = NULL; 1883c8bca6dcSBill Paul /* clear this to reset csum offload bits */ 1884b2badf02SMaxime Henrion txp[i].tx_cb->tbd[0].tb_addr = 0; 1885da91462dSDavid Greenman } 1886da91462dSDavid Greenman } 18873ba65732SDavid Greenman } 1888b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 18893ba65732SDavid Greenman sc->tx_queued = 0; 1890a17c678eSDavid Greenman } 1891a17c678eSDavid Greenman 1892a17c678eSDavid Greenman /* 1893a17c678eSDavid Greenman * Watchdog/transmission transmit timeout handler. Called when a 1894a17c678eSDavid Greenman * transmission is started on the interface, but no interrupt is 1895a17c678eSDavid Greenman * received before the timeout. This usually indicates that the 1896a17c678eSDavid Greenman * card has wedged for some reason. 1897a17c678eSDavid Greenman */ 1898a17c678eSDavid Greenman static void 1899f7788e8eSJonathan Lemon fxp_watchdog(struct ifnet *ifp) 1900a17c678eSDavid Greenman { 1901ba8c6fd5SDavid Greenman struct fxp_softc *sc = ifp->if_softc; 1902ba8c6fd5SDavid Greenman 19034953bccaSNate Lawson FXP_LOCK(sc); 1904f7788e8eSJonathan Lemon device_printf(sc->dev, "device timeout\n"); 19054a5f1499SDavid Greenman ifp->if_oerrors++; 1906a17c678eSDavid Greenman 19074953bccaSNate Lawson fxp_init_body(sc); 19084953bccaSNate Lawson FXP_UNLOCK(sc); 1909a17c678eSDavid Greenman } 1910a17c678eSDavid Greenman 19114953bccaSNate Lawson /* 19124953bccaSNate Lawson * Acquire locks and then call the real initialization function. This 19134953bccaSNate Lawson * is necessary because ether_ioctl() calls if_init() and this would 19144953bccaSNate Lawson * result in mutex recursion if the mutex was held. 19154953bccaSNate Lawson */ 1916a17c678eSDavid Greenman static void 1917f7788e8eSJonathan Lemon fxp_init(void *xsc) 1918a17c678eSDavid Greenman { 1919fb583156SDavid Greenman struct fxp_softc *sc = xsc; 19204953bccaSNate Lawson 19214953bccaSNate Lawson FXP_LOCK(sc); 19224953bccaSNate Lawson fxp_init_body(sc); 19234953bccaSNate Lawson FXP_UNLOCK(sc); 19244953bccaSNate Lawson } 19254953bccaSNate Lawson 19264953bccaSNate Lawson /* 19274953bccaSNate Lawson * Perform device initialization. This routine must be called with the 19284953bccaSNate Lawson * softc lock held. 19294953bccaSNate Lawson */ 19304953bccaSNate Lawson static void 19314953bccaSNate Lawson fxp_init_body(struct fxp_softc *sc) 19324953bccaSNate Lawson { 1933fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 1934a17c678eSDavid Greenman struct fxp_cb_config *cbp; 1935a17c678eSDavid Greenman struct fxp_cb_ias *cb_ias; 1936b2badf02SMaxime Henrion struct fxp_cb_tx *tcbp; 1937b2badf02SMaxime Henrion struct fxp_tx *txp; 193809882363SJonathan Lemon struct fxp_cb_mcs *mcsp; 1939f7788e8eSJonathan Lemon int i, prm, s; 1940a17c678eSDavid Greenman 194167fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 1942f7788e8eSJonathan Lemon s = splimp(); 1943a17c678eSDavid Greenman /* 19443ba65732SDavid Greenman * Cancel any pending I/O 1945a17c678eSDavid Greenman */ 19463ba65732SDavid Greenman fxp_stop(sc); 1947a17c678eSDavid Greenman 1948a17c678eSDavid Greenman prm = (ifp->if_flags & IFF_PROMISC) ? 1 : 0; 1949a17c678eSDavid Greenman 1950a17c678eSDavid Greenman /* 1951a17c678eSDavid Greenman * Initialize base of CBL and RFA memory. Loading with zero 1952a17c678eSDavid Greenman * sets it up for regular linear addressing. 1953a17c678eSDavid Greenman */ 1954ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0); 19552e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE); 1956a17c678eSDavid Greenman 1957ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 19582e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE); 1959a17c678eSDavid Greenman 1960a17c678eSDavid Greenman /* 1961a17c678eSDavid Greenman * Initialize base of dump-stats buffer. 1962a17c678eSDavid Greenman */ 1963ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 1964b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, BUS_DMASYNC_PREREAD); 1965b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->stats_addr); 19662e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR); 1967a17c678eSDavid Greenman 1968a17c678eSDavid Greenman /* 196972a32a26SJonathan Lemon * Attempt to load microcode if requested. 197072a32a26SJonathan Lemon */ 197172a32a26SJonathan Lemon if (ifp->if_flags & IFF_LINK0 && (sc->flags & FXP_FLAG_UCODE) == 0) 197272a32a26SJonathan Lemon fxp_load_ucode(sc); 197372a32a26SJonathan Lemon 197472a32a26SJonathan Lemon /* 197509882363SJonathan Lemon * Initialize the multicast address list. 197609882363SJonathan Lemon */ 197709882363SJonathan Lemon if (fxp_mc_addrs(sc)) { 197809882363SJonathan Lemon mcsp = sc->mcsp; 197909882363SJonathan Lemon mcsp->cb_status = 0; 198083e6547dSMaxime Henrion mcsp->cb_command = 198183e6547dSMaxime Henrion htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL); 198283e6547dSMaxime Henrion mcsp->link_addr = 0xffffffff; 198309882363SJonathan Lemon /* 198409882363SJonathan Lemon * Start the multicast setup command. 198509882363SJonathan Lemon */ 198609882363SJonathan Lemon fxp_scb_wait(sc); 1987b2badf02SMaxime Henrion bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, BUS_DMASYNC_PREWRITE); 1988b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr); 198909882363SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 199009882363SJonathan Lemon /* ...and wait for it to complete. */ 1991209b07bcSMaxime Henrion fxp_dma_wait(sc, &mcsp->cb_status, sc->mcs_tag, sc->mcs_map); 1992b2badf02SMaxime Henrion bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, 1993b2badf02SMaxime Henrion BUS_DMASYNC_POSTWRITE); 199409882363SJonathan Lemon } 199509882363SJonathan Lemon 199609882363SJonathan Lemon /* 1997a17c678eSDavid Greenman * We temporarily use memory that contains the TxCB list to 1998a17c678eSDavid Greenman * construct the config CB. The TxCB list memory is rebuilt 1999a17c678eSDavid Greenman * later. 2000a17c678eSDavid Greenman */ 2001b2badf02SMaxime Henrion cbp = (struct fxp_cb_config *)sc->fxp_desc.cbl_list; 2002a17c678eSDavid Greenman 2003a17c678eSDavid Greenman /* 2004a17c678eSDavid Greenman * This bcopy is kind of disgusting, but there are a bunch of must be 2005a17c678eSDavid Greenman * zero and must be one bits in this structure and this is the easiest 2006a17c678eSDavid Greenman * way to initialize them all to proper values. 2007a17c678eSDavid Greenman */ 2008b2badf02SMaxime Henrion bcopy(fxp_cb_config_template, cbp, sizeof(fxp_cb_config_template)); 2009a17c678eSDavid Greenman 2010a17c678eSDavid Greenman cbp->cb_status = 0; 201183e6547dSMaxime Henrion cbp->cb_command = htole16(FXP_CB_COMMAND_CONFIG | 201283e6547dSMaxime Henrion FXP_CB_COMMAND_EL); 201383e6547dSMaxime Henrion cbp->link_addr = 0xffffffff; /* (no) next command */ 20142c6c0947SMaxime Henrion cbp->byte_count = sc->flags & FXP_FLAG_EXT_RFA ? 32 : 22; 2015001696daSDavid Greenman cbp->rx_fifo_limit = 8; /* rx fifo threshold (32 bytes) */ 2016001696daSDavid Greenman cbp->tx_fifo_limit = 0; /* tx fifo threshold (0 bytes) */ 2017a17c678eSDavid Greenman cbp->adaptive_ifs = 0; /* (no) adaptive interframe spacing */ 2018f7788e8eSJonathan Lemon cbp->mwi_enable = sc->flags & FXP_FLAG_MWI_ENABLE ? 1 : 0; 2019f7788e8eSJonathan Lemon cbp->type_enable = 0; /* actually reserved */ 2020f7788e8eSJonathan Lemon cbp->read_align_en = sc->flags & FXP_FLAG_READ_ALIGN ? 1 : 0; 2021f7788e8eSJonathan Lemon cbp->end_wr_on_cl = sc->flags & FXP_FLAG_WRITE_ALIGN ? 1 : 0; 2022001696daSDavid Greenman cbp->rx_dma_bytecount = 0; /* (no) rx DMA max */ 2023001696daSDavid Greenman cbp->tx_dma_bytecount = 0; /* (no) tx DMA max */ 2024f7788e8eSJonathan Lemon cbp->dma_mbce = 0; /* (disable) dma max counters */ 2025a17c678eSDavid Greenman cbp->late_scb = 0; /* (don't) defer SCB update */ 2026f7788e8eSJonathan Lemon cbp->direct_dma_dis = 1; /* disable direct rcv dma mode */ 2027f7788e8eSJonathan Lemon cbp->tno_int_or_tco_en =0; /* (disable) tx not okay interrupt */ 20283114fdb4SDavid Greenman cbp->ci_int = 1; /* interrupt on CU idle */ 2029f7788e8eSJonathan Lemon cbp->ext_txcb_dis = sc->flags & FXP_FLAG_EXT_TXCB ? 0 : 1; 2030f7788e8eSJonathan Lemon cbp->ext_stats_dis = 1; /* disable extended counters */ 2031f7788e8eSJonathan Lemon cbp->keep_overrun_rx = 0; /* don't pass overrun frames to host */ 20328ef1f631SYaroslav Tykhiy cbp->save_bf = sc->flags & FXP_FLAG_SAVE_BAD ? 1 : prm; 2033a17c678eSDavid Greenman cbp->disc_short_rx = !prm; /* discard short packets */ 2034f7788e8eSJonathan Lemon cbp->underrun_retry = 1; /* retry mode (once) on DMA underrun */ 2035f7788e8eSJonathan Lemon cbp->two_frames = 0; /* do not limit FIFO to 2 frames */ 2036f7788e8eSJonathan Lemon cbp->dyn_tbd = 0; /* (no) dynamic TBD mode */ 2037c8bca6dcSBill Paul cbp->ext_rfa = sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0; 2038f7788e8eSJonathan Lemon cbp->mediatype = sc->flags & FXP_FLAG_SERIAL_MEDIA ? 0 : 1; 2039f7788e8eSJonathan Lemon cbp->csma_dis = 0; /* (don't) disable link */ 2040f7788e8eSJonathan Lemon cbp->tcp_udp_cksum = 0; /* (don't) enable checksum */ 2041f7788e8eSJonathan Lemon cbp->vlan_tco = 0; /* (don't) enable vlan wakeup */ 2042f7788e8eSJonathan Lemon cbp->link_wake_en = 0; /* (don't) assert PME# on link change */ 2043f7788e8eSJonathan Lemon cbp->arp_wake_en = 0; /* (don't) assert PME# on arp */ 2044f7788e8eSJonathan Lemon cbp->mc_wake_en = 0; /* (don't) enable PME# on mcmatch */ 2045a17c678eSDavid Greenman cbp->nsai = 1; /* (don't) disable source addr insert */ 2046a17c678eSDavid Greenman cbp->preamble_length = 2; /* (7 byte) preamble */ 2047a17c678eSDavid Greenman cbp->loopback = 0; /* (don't) loopback */ 2048a17c678eSDavid Greenman cbp->linear_priority = 0; /* (normal CSMA/CD operation) */ 2049a17c678eSDavid Greenman cbp->linear_pri_mode = 0; /* (wait after xmit only) */ 2050a17c678eSDavid Greenman cbp->interfrm_spacing = 6; /* (96 bits of) interframe spacing */ 2051a17c678eSDavid Greenman cbp->promiscuous = prm; /* promiscuous mode */ 2052a17c678eSDavid Greenman cbp->bcast_disable = 0; /* (don't) disable broadcasts */ 2053f7788e8eSJonathan Lemon cbp->wait_after_win = 0; /* (don't) enable modified backoff alg*/ 2054f7788e8eSJonathan Lemon cbp->ignore_ul = 0; /* consider U/L bit in IA matching */ 2055f7788e8eSJonathan Lemon cbp->crc16_en = 0; /* (don't) enable crc-16 algorithm */ 2056f7788e8eSJonathan Lemon cbp->crscdt = sc->flags & FXP_FLAG_SERIAL_MEDIA ? 1 : 0; 2057f7788e8eSJonathan Lemon 2058a17c678eSDavid Greenman cbp->stripping = !prm; /* truncate rx packet to byte count */ 2059a17c678eSDavid Greenman cbp->padding = 1; /* (do) pad short tx packets */ 2060a17c678eSDavid Greenman cbp->rcv_crc_xfer = 0; /* (don't) xfer CRC to host */ 2061f7788e8eSJonathan Lemon cbp->long_rx_en = sc->flags & FXP_FLAG_LONG_PKT_EN ? 1 : 0; 2062f7788e8eSJonathan Lemon cbp->ia_wake_en = 0; /* (don't) wake up on address match */ 2063f7788e8eSJonathan Lemon cbp->magic_pkt_dis = 0; /* (don't) disable magic packet */ 2064f7788e8eSJonathan Lemon /* must set wake_en in PMCSR also */ 2065a17c678eSDavid Greenman cbp->force_fdx = 0; /* (don't) force full duplex */ 20663ba65732SDavid Greenman cbp->fdx_pin_en = 1; /* (enable) FDX# pin */ 2067a17c678eSDavid Greenman cbp->multi_ia = 0; /* (don't) accept multiple IAs */ 2068f7788e8eSJonathan Lemon cbp->mc_all = sc->flags & FXP_FLAG_ALL_MCAST ? 1 : 0; 2069c8bca6dcSBill Paul cbp->gamla_rx = sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0; 2070a17c678eSDavid Greenman 20710f1db1d6SMaxime Henrion if (sc->tunable_noflow || sc->revision == FXP_REV_82557) { 20723bd07cfdSJonathan Lemon /* 20733bd07cfdSJonathan Lemon * The 82557 has no hardware flow control, the values 20743bd07cfdSJonathan Lemon * below are the defaults for the chip. 20753bd07cfdSJonathan Lemon */ 20763bd07cfdSJonathan Lemon cbp->fc_delay_lsb = 0; 20773bd07cfdSJonathan Lemon cbp->fc_delay_msb = 0x40; 20783bd07cfdSJonathan Lemon cbp->pri_fc_thresh = 3; 20793bd07cfdSJonathan Lemon cbp->tx_fc_dis = 0; 20803bd07cfdSJonathan Lemon cbp->rx_fc_restop = 0; 20813bd07cfdSJonathan Lemon cbp->rx_fc_restart = 0; 20823bd07cfdSJonathan Lemon cbp->fc_filter = 0; 20833bd07cfdSJonathan Lemon cbp->pri_fc_loc = 1; 20843bd07cfdSJonathan Lemon } else { 20853bd07cfdSJonathan Lemon cbp->fc_delay_lsb = 0x1f; 20863bd07cfdSJonathan Lemon cbp->fc_delay_msb = 0x01; 20873bd07cfdSJonathan Lemon cbp->pri_fc_thresh = 3; 20883bd07cfdSJonathan Lemon cbp->tx_fc_dis = 0; /* enable transmit FC */ 20893bd07cfdSJonathan Lemon cbp->rx_fc_restop = 1; /* enable FC restop frames */ 20903bd07cfdSJonathan Lemon cbp->rx_fc_restart = 1; /* enable FC restart frames */ 20913bd07cfdSJonathan Lemon cbp->fc_filter = !prm; /* drop FC frames to host */ 20923bd07cfdSJonathan Lemon cbp->pri_fc_loc = 1; /* FC pri location (byte31) */ 20933bd07cfdSJonathan Lemon } 20943bd07cfdSJonathan Lemon 2095a17c678eSDavid Greenman /* 2096a17c678eSDavid Greenman * Start the config command/DMA. 2097a17c678eSDavid Greenman */ 2098ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 2099b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2100b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr); 21012e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2102a17c678eSDavid Greenman /* ...and wait for it to complete. */ 2103209b07bcSMaxime Henrion fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map); 2104b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE); 2105a17c678eSDavid Greenman 2106a17c678eSDavid Greenman /* 2107a17c678eSDavid Greenman * Now initialize the station address. Temporarily use the TxCB 2108a17c678eSDavid Greenman * memory area like we did above for the config CB. 2109a17c678eSDavid Greenman */ 2110b2badf02SMaxime Henrion cb_ias = (struct fxp_cb_ias *)sc->fxp_desc.cbl_list; 2111a17c678eSDavid Greenman cb_ias->cb_status = 0; 211283e6547dSMaxime Henrion cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL); 211383e6547dSMaxime Henrion cb_ias->link_addr = 0xffffffff; 2114fc74a9f9SBrooks Davis bcopy(IFP2ENADDR(sc->ifp), cb_ias->macaddr, 2115fc74a9f9SBrooks Davis sizeof(IFP2ENADDR(sc->ifp))); 2116a17c678eSDavid Greenman 2117a17c678eSDavid Greenman /* 2118a17c678eSDavid Greenman * Start the IAS (Individual Address Setup) command/DMA. 2119a17c678eSDavid Greenman */ 2120ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 2121b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 21222e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2123a17c678eSDavid Greenman /* ...and wait for it to complete. */ 2124209b07bcSMaxime Henrion fxp_dma_wait(sc, &cb_ias->cb_status, sc->cbl_tag, sc->cbl_map); 2125b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE); 2126a17c678eSDavid Greenman 2127a17c678eSDavid Greenman /* 2128a17c678eSDavid Greenman * Initialize transmit control block (TxCB) list. 2129a17c678eSDavid Greenman */ 2130b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_list; 2131b2badf02SMaxime Henrion tcbp = sc->fxp_desc.cbl_list; 2132b2badf02SMaxime Henrion bzero(tcbp, FXP_TXCB_SZ); 2133a17c678eSDavid Greenman for (i = 0; i < FXP_NTXCB; i++) { 2134b2badf02SMaxime Henrion txp[i].tx_mbuf = NULL; 213583e6547dSMaxime Henrion tcbp[i].cb_status = htole16(FXP_CB_STATUS_C | FXP_CB_STATUS_OK); 213683e6547dSMaxime Henrion tcbp[i].cb_command = htole16(FXP_CB_COMMAND_NOP); 213783e6547dSMaxime Henrion tcbp[i].link_addr = htole32(sc->fxp_desc.cbl_addr + 213883e6547dSMaxime Henrion (((i + 1) & FXP_TXCB_MASK) * sizeof(struct fxp_cb_tx))); 21393bd07cfdSJonathan Lemon if (sc->flags & FXP_FLAG_EXT_TXCB) 2140b2badf02SMaxime Henrion tcbp[i].tbd_array_addr = 214183e6547dSMaxime Henrion htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[2])); 21423bd07cfdSJonathan Lemon else 2143b2badf02SMaxime Henrion tcbp[i].tbd_array_addr = 214483e6547dSMaxime Henrion htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[0])); 2145b2badf02SMaxime Henrion txp[i].tx_next = &txp[(i + 1) & FXP_TXCB_MASK]; 2146a17c678eSDavid Greenman } 2147a17c678eSDavid Greenman /* 2148397f9dfeSDavid Greenman * Set the suspend flag on the first TxCB and start the control 2149a17c678eSDavid Greenman * unit. It will execute the NOP and then suspend. 2150a17c678eSDavid Greenman */ 215183e6547dSMaxime Henrion tcbp->cb_command = htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S); 2152b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2153b2badf02SMaxime Henrion sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp; 2154397f9dfeSDavid Greenman sc->tx_queued = 1; 2155a17c678eSDavid Greenman 2156ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 21572e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2158a17c678eSDavid Greenman 2159a17c678eSDavid Greenman /* 2160a17c678eSDavid Greenman * Initialize receiver buffer area - RFA. 2161a17c678eSDavid Greenman */ 2162ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 2163b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.rx_head->rx_addr); 21642e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START); 2165a17c678eSDavid Greenman 2166dccee1a1SDavid Greenman /* 2167ba8c6fd5SDavid Greenman * Set current media. 2168dccee1a1SDavid Greenman */ 2169f7788e8eSJonathan Lemon if (sc->miibus != NULL) 2170f7788e8eSJonathan Lemon mii_mediachg(device_get_softc(sc->miibus)); 2171dccee1a1SDavid Greenman 2172a17c678eSDavid Greenman ifp->if_flags |= IFF_RUNNING; 2173a17c678eSDavid Greenman ifp->if_flags &= ~IFF_OACTIVE; 2174e8c8b728SJonathan Lemon 2175e8c8b728SJonathan Lemon /* 2176e8c8b728SJonathan Lemon * Enable interrupts. 2177e8c8b728SJonathan Lemon */ 21782b5989e9SLuigi Rizzo #ifdef DEVICE_POLLING 21792b5989e9SLuigi Rizzo /* 21802b5989e9SLuigi Rizzo * ... but only do that if we are not polling. And because (presumably) 21812b5989e9SLuigi Rizzo * the default is interrupts on, we need to disable them explicitly! 21822b5989e9SLuigi Rizzo */ 218362f76486SMaxim Sobolev if ( ifp->if_flags & IFF_POLLING ) 21842b5989e9SLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 21852b5989e9SLuigi Rizzo else 21862b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */ 2187e8c8b728SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0); 2188a17c678eSDavid Greenman 2189a17c678eSDavid Greenman /* 2190a17c678eSDavid Greenman * Start stats updater. 2191a17c678eSDavid Greenman */ 219245276e4aSSam Leffler callout_reset(&sc->stat_ch, hz, fxp_tick, sc); 21934953bccaSNate Lawson splx(s); 2194f7788e8eSJonathan Lemon } 2195f7788e8eSJonathan Lemon 2196f7788e8eSJonathan Lemon static int 2197f7788e8eSJonathan Lemon fxp_serial_ifmedia_upd(struct ifnet *ifp) 2198f7788e8eSJonathan Lemon { 2199f7788e8eSJonathan Lemon 2200f7788e8eSJonathan Lemon return (0); 2201a17c678eSDavid Greenman } 2202a17c678eSDavid Greenman 2203303b270bSEivind Eklund static void 2204f7788e8eSJonathan Lemon fxp_serial_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 2205ba8c6fd5SDavid Greenman { 2206ba8c6fd5SDavid Greenman 2207f7788e8eSJonathan Lemon ifmr->ifm_active = IFM_ETHER|IFM_MANUAL; 2208ba8c6fd5SDavid Greenman } 2209ba8c6fd5SDavid Greenman 2210ba8c6fd5SDavid Greenman /* 2211ba8c6fd5SDavid Greenman * Change media according to request. 2212ba8c6fd5SDavid Greenman */ 2213f7788e8eSJonathan Lemon static int 2214f7788e8eSJonathan Lemon fxp_ifmedia_upd(struct ifnet *ifp) 2215ba8c6fd5SDavid Greenman { 2216ba8c6fd5SDavid Greenman struct fxp_softc *sc = ifp->if_softc; 2217f7788e8eSJonathan Lemon struct mii_data *mii; 2218ba8c6fd5SDavid Greenman 2219f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 2220f7788e8eSJonathan Lemon mii_mediachg(mii); 2221ba8c6fd5SDavid Greenman return (0); 2222ba8c6fd5SDavid Greenman } 2223ba8c6fd5SDavid Greenman 2224ba8c6fd5SDavid Greenman /* 2225ba8c6fd5SDavid Greenman * Notify the world which media we're using. 2226ba8c6fd5SDavid Greenman */ 2227f7788e8eSJonathan Lemon static void 2228f7788e8eSJonathan Lemon fxp_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 2229ba8c6fd5SDavid Greenman { 2230ba8c6fd5SDavid Greenman struct fxp_softc *sc = ifp->if_softc; 2231f7788e8eSJonathan Lemon struct mii_data *mii; 2232ba8c6fd5SDavid Greenman 2233f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 2234f7788e8eSJonathan Lemon mii_pollstat(mii); 2235f7788e8eSJonathan Lemon ifmr->ifm_active = mii->mii_media_active; 2236f7788e8eSJonathan Lemon ifmr->ifm_status = mii->mii_media_status; 22372e2b8238SJonathan Lemon 22382e2b8238SJonathan Lemon if (ifmr->ifm_status & IFM_10_T && sc->flags & FXP_FLAG_CU_RESUME_BUG) 22392e2b8238SJonathan Lemon sc->cu_resume_bug = 1; 22402e2b8238SJonathan Lemon else 22412e2b8238SJonathan Lemon sc->cu_resume_bug = 0; 2242ba8c6fd5SDavid Greenman } 2243ba8c6fd5SDavid Greenman 2244a17c678eSDavid Greenman /* 2245a17c678eSDavid Greenman * Add a buffer to the end of the RFA buffer list. 2246a17c678eSDavid Greenman * Return 0 if successful, 1 for failure. A failure results in 2247a17c678eSDavid Greenman * adding the 'oldm' (if non-NULL) on to the end of the list - 2248dc733423SDag-Erling Smørgrav * tossing out its old contents and recycling it. 2249a17c678eSDavid Greenman * The RFA struct is stuck at the beginning of mbuf cluster and the 2250a17c678eSDavid Greenman * data pointer is fixed up to point just past it. 2251a17c678eSDavid Greenman */ 2252a17c678eSDavid Greenman static int 2253b2badf02SMaxime Henrion fxp_add_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp) 2254a17c678eSDavid Greenman { 2255a17c678eSDavid Greenman struct mbuf *m; 2256a17c678eSDavid Greenman struct fxp_rfa *rfa, *p_rfa; 2257b2badf02SMaxime Henrion struct fxp_rx *p_rx; 2258b2badf02SMaxime Henrion bus_dmamap_t tmp_map; 2259b2badf02SMaxime Henrion int error; 2260a17c678eSDavid Greenman 2261a163d034SWarner Losh m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 2262b2badf02SMaxime Henrion if (m == NULL) 2263b2badf02SMaxime Henrion return (ENOBUFS); 2264ba8c6fd5SDavid Greenman 2265ba8c6fd5SDavid Greenman /* 2266ba8c6fd5SDavid Greenman * Move the data pointer up so that the incoming data packet 2267ba8c6fd5SDavid Greenman * will be 32-bit aligned. 2268ba8c6fd5SDavid Greenman */ 2269ba8c6fd5SDavid Greenman m->m_data += RFA_ALIGNMENT_FUDGE; 2270ba8c6fd5SDavid Greenman 2271eadd5e3aSDavid Greenman /* 2272eadd5e3aSDavid Greenman * Get a pointer to the base of the mbuf cluster and move 2273eadd5e3aSDavid Greenman * data start past it. 2274eadd5e3aSDavid Greenman */ 2275a17c678eSDavid Greenman rfa = mtod(m, struct fxp_rfa *); 2276c8bca6dcSBill Paul m->m_data += sc->rfa_size; 227783e6547dSMaxime Henrion rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE); 2278eadd5e3aSDavid Greenman 2279a17c678eSDavid Greenman rfa->rfa_status = 0; 228083e6547dSMaxime Henrion rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL); 2281a17c678eSDavid Greenman rfa->actual_size = 0; 2282ba8c6fd5SDavid Greenman 228328935f27SMaxime Henrion /* 228428935f27SMaxime Henrion * Initialize the rest of the RFA. Note that since the RFA 228528935f27SMaxime Henrion * is misaligned, we cannot store values directly. We're thus 228628935f27SMaxime Henrion * using the le32enc() function which handles endianness and 228728935f27SMaxime Henrion * is also alignment-safe. 228828935f27SMaxime Henrion */ 228983e6547dSMaxime Henrion le32enc(&rfa->link_addr, 0xffffffff); 229083e6547dSMaxime Henrion le32enc(&rfa->rbd_addr, 0xffffffff); 2291ba8c6fd5SDavid Greenman 2292b2badf02SMaxime Henrion /* Map the RFA into DMA memory. */ 2293b2badf02SMaxime Henrion error = bus_dmamap_load(sc->fxp_mtag, sc->spare_map, rfa, 2294b2badf02SMaxime Henrion MCLBYTES - RFA_ALIGNMENT_FUDGE, fxp_dma_map_addr, 2295b2badf02SMaxime Henrion &rxp->rx_addr, 0); 2296b2badf02SMaxime Henrion if (error) { 2297b2badf02SMaxime Henrion m_freem(m); 2298b2badf02SMaxime Henrion return (error); 2299b2badf02SMaxime Henrion } 2300b2badf02SMaxime Henrion 2301b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, rxp->rx_map); 2302b2badf02SMaxime Henrion tmp_map = sc->spare_map; 2303b2badf02SMaxime Henrion sc->spare_map = rxp->rx_map; 2304b2badf02SMaxime Henrion rxp->rx_map = tmp_map; 2305b2badf02SMaxime Henrion rxp->rx_mbuf = m; 2306b2badf02SMaxime Henrion 2307b983c7b3SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map, 2308b983c7b3SMaxime Henrion BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2309b2badf02SMaxime Henrion 2310dfe61cf1SDavid Greenman /* 2311dfe61cf1SDavid Greenman * If there are other buffers already on the list, attach this 2312dfe61cf1SDavid Greenman * one to the end by fixing up the tail to point to this one. 2313dfe61cf1SDavid Greenman */ 2314b2badf02SMaxime Henrion if (sc->fxp_desc.rx_head != NULL) { 2315b2badf02SMaxime Henrion p_rx = sc->fxp_desc.rx_tail; 2316b2badf02SMaxime Henrion p_rfa = (struct fxp_rfa *) 2317b2badf02SMaxime Henrion (p_rx->rx_mbuf->m_ext.ext_buf + RFA_ALIGNMENT_FUDGE); 2318b2badf02SMaxime Henrion p_rx->rx_next = rxp; 231983e6547dSMaxime Henrion le32enc(&p_rfa->link_addr, rxp->rx_addr); 2320aed53495SDavid Greenman p_rfa->rfa_control = 0; 2321b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, p_rx->rx_map, 23224cec1653SMaxime Henrion BUS_DMASYNC_PREWRITE); 2323a17c678eSDavid Greenman } else { 2324b2badf02SMaxime Henrion rxp->rx_next = NULL; 2325b2badf02SMaxime Henrion sc->fxp_desc.rx_head = rxp; 2326a17c678eSDavid Greenman } 2327b2badf02SMaxime Henrion sc->fxp_desc.rx_tail = rxp; 2328b2badf02SMaxime Henrion return (0); 2329a17c678eSDavid Greenman } 2330a17c678eSDavid Greenman 23316ebc3153SDavid Greenman static volatile int 2332f7788e8eSJonathan Lemon fxp_miibus_readreg(device_t dev, int phy, int reg) 2333dccee1a1SDavid Greenman { 2334f7788e8eSJonathan Lemon struct fxp_softc *sc = device_get_softc(dev); 2335dccee1a1SDavid Greenman int count = 10000; 23366ebc3153SDavid Greenman int value; 2337dccee1a1SDavid Greenman 2338ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_MDICONTROL, 2339ba8c6fd5SDavid Greenman (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21)); 2340dccee1a1SDavid Greenman 2341ba8c6fd5SDavid Greenman while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0 2342ba8c6fd5SDavid Greenman && count--) 23436ebc3153SDavid Greenman DELAY(10); 2344dccee1a1SDavid Greenman 2345dccee1a1SDavid Greenman if (count <= 0) 2346f7788e8eSJonathan Lemon device_printf(dev, "fxp_miibus_readreg: timed out\n"); 2347dccee1a1SDavid Greenman 23486ebc3153SDavid Greenman return (value & 0xffff); 2349dccee1a1SDavid Greenman } 2350dccee1a1SDavid Greenman 2351dccee1a1SDavid Greenman static void 2352f7788e8eSJonathan Lemon fxp_miibus_writereg(device_t dev, int phy, int reg, int value) 2353dccee1a1SDavid Greenman { 2354f7788e8eSJonathan Lemon struct fxp_softc *sc = device_get_softc(dev); 2355dccee1a1SDavid Greenman int count = 10000; 2356dccee1a1SDavid Greenman 2357ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_MDICONTROL, 2358ba8c6fd5SDavid Greenman (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) | 2359ba8c6fd5SDavid Greenman (value & 0xffff)); 2360dccee1a1SDavid Greenman 2361ba8c6fd5SDavid Greenman while ((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 && 2362ba8c6fd5SDavid Greenman count--) 23636ebc3153SDavid Greenman DELAY(10); 2364dccee1a1SDavid Greenman 2365dccee1a1SDavid Greenman if (count <= 0) 2366f7788e8eSJonathan Lemon device_printf(dev, "fxp_miibus_writereg: timed out\n"); 2367dccee1a1SDavid Greenman } 2368dccee1a1SDavid Greenman 2369dccee1a1SDavid Greenman static int 2370f7788e8eSJonathan Lemon fxp_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 2371a17c678eSDavid Greenman { 23729b44ff22SGarrett Wollman struct fxp_softc *sc = ifp->if_softc; 2373a17c678eSDavid Greenman struct ifreq *ifr = (struct ifreq *)data; 2374f7788e8eSJonathan Lemon struct mii_data *mii; 23758ef1f631SYaroslav Tykhiy int flag, mask, s, error = 0; 2376a17c678eSDavid Greenman 2377704d1965SWarner Losh /* 2378704d1965SWarner Losh * Detaching causes us to call ioctl with the mutex owned. Preclude 2379704d1965SWarner Losh * that by saying we're busy if the lock is already held. 2380704d1965SWarner Losh */ 238167fc050fSMaxime Henrion if (FXP_LOCKED(sc)) 2382704d1965SWarner Losh return (EBUSY); 238332cd7a9cSWarner Losh 23844953bccaSNate Lawson FXP_LOCK(sc); 2385f7788e8eSJonathan Lemon s = splimp(); 2386a17c678eSDavid Greenman 2387a17c678eSDavid Greenman switch (command) { 2388a17c678eSDavid Greenman case SIOCSIFFLAGS: 2389f7788e8eSJonathan Lemon if (ifp->if_flags & IFF_ALLMULTI) 2390f7788e8eSJonathan Lemon sc->flags |= FXP_FLAG_ALL_MCAST; 2391f7788e8eSJonathan Lemon else 2392f7788e8eSJonathan Lemon sc->flags &= ~FXP_FLAG_ALL_MCAST; 2393a17c678eSDavid Greenman 2394a17c678eSDavid Greenman /* 2395a17c678eSDavid Greenman * If interface is marked up and not running, then start it. 2396a17c678eSDavid Greenman * If it is marked down and running, stop it. 2397a17c678eSDavid Greenman * XXX If it's up then re-initialize it. This is so flags 2398a17c678eSDavid Greenman * such as IFF_PROMISC are handled. 2399a17c678eSDavid Greenman */ 2400a17c678eSDavid Greenman if (ifp->if_flags & IFF_UP) { 24014953bccaSNate Lawson fxp_init_body(sc); 2402a17c678eSDavid Greenman } else { 2403a17c678eSDavid Greenman if (ifp->if_flags & IFF_RUNNING) 24044a5f1499SDavid Greenman fxp_stop(sc); 2405a17c678eSDavid Greenman } 2406a17c678eSDavid Greenman break; 2407a17c678eSDavid Greenman 2408a17c678eSDavid Greenman case SIOCADDMULTI: 2409a17c678eSDavid Greenman case SIOCDELMULTI: 2410f7788e8eSJonathan Lemon if (ifp->if_flags & IFF_ALLMULTI) 2411f7788e8eSJonathan Lemon sc->flags |= FXP_FLAG_ALL_MCAST; 2412f7788e8eSJonathan Lemon else 2413f7788e8eSJonathan Lemon sc->flags &= ~FXP_FLAG_ALL_MCAST; 2414a17c678eSDavid Greenman /* 2415a17c678eSDavid Greenman * Multicast list has changed; set the hardware filter 2416a17c678eSDavid Greenman * accordingly. 2417a17c678eSDavid Greenman */ 2418f7788e8eSJonathan Lemon if ((sc->flags & FXP_FLAG_ALL_MCAST) == 0) 2419397f9dfeSDavid Greenman fxp_mc_setup(sc); 2420397f9dfeSDavid Greenman /* 2421f7788e8eSJonathan Lemon * fxp_mc_setup() can set FXP_FLAG_ALL_MCAST, so check it 2422397f9dfeSDavid Greenman * again rather than else {}. 2423397f9dfeSDavid Greenman */ 2424f7788e8eSJonathan Lemon if (sc->flags & FXP_FLAG_ALL_MCAST) 24254953bccaSNate Lawson fxp_init_body(sc); 2426a17c678eSDavid Greenman error = 0; 2427ba8c6fd5SDavid Greenman break; 2428ba8c6fd5SDavid Greenman 2429ba8c6fd5SDavid Greenman case SIOCSIFMEDIA: 2430ba8c6fd5SDavid Greenman case SIOCGIFMEDIA: 2431f7788e8eSJonathan Lemon if (sc->miibus != NULL) { 2432f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 2433f7788e8eSJonathan Lemon error = ifmedia_ioctl(ifp, ifr, 2434f7788e8eSJonathan Lemon &mii->mii_media, command); 2435f7788e8eSJonathan Lemon } else { 2436ba8c6fd5SDavid Greenman error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, command); 2437f7788e8eSJonathan Lemon } 2438a17c678eSDavid Greenman break; 2439a17c678eSDavid Greenman 2440fb917226SRuslan Ermilov case SIOCSIFCAP: 24418ef1f631SYaroslav Tykhiy mask = ifp->if_capenable ^ ifr->ifr_reqcap; 24428ef1f631SYaroslav Tykhiy if (mask & IFCAP_POLLING) 24438ef1f631SYaroslav Tykhiy ifp->if_capenable ^= IFCAP_POLLING; 24448ef1f631SYaroslav Tykhiy if (mask & IFCAP_VLAN_MTU) { 24458ef1f631SYaroslav Tykhiy ifp->if_capenable ^= IFCAP_VLAN_MTU; 24468ef1f631SYaroslav Tykhiy if (sc->revision != FXP_REV_82557) 24478ef1f631SYaroslav Tykhiy flag = FXP_FLAG_LONG_PKT_EN; 24488ef1f631SYaroslav Tykhiy else /* a hack to get long frames on the old chip */ 24498ef1f631SYaroslav Tykhiy flag = FXP_FLAG_SAVE_BAD; 24508ef1f631SYaroslav Tykhiy sc->flags ^= flag; 24518ef1f631SYaroslav Tykhiy if (ifp->if_flags & IFF_UP) 24528ef1f631SYaroslav Tykhiy fxp_init_body(sc); 24538ef1f631SYaroslav Tykhiy } 2454fb917226SRuslan Ermilov break; 2455fb917226SRuslan Ermilov 2456a17c678eSDavid Greenman default: 24574953bccaSNate Lawson /* 24584953bccaSNate Lawson * ether_ioctl() will eventually call fxp_start() which 24594953bccaSNate Lawson * will result in mutex recursion so drop it first. 24604953bccaSNate Lawson */ 24614953bccaSNate Lawson FXP_UNLOCK(sc); 2462673d9191SSam Leffler error = ether_ioctl(ifp, command, data); 2463a17c678eSDavid Greenman } 246467fc050fSMaxime Henrion if (FXP_LOCKED(sc)) 24654953bccaSNate Lawson FXP_UNLOCK(sc); 2466f7788e8eSJonathan Lemon splx(s); 2467a17c678eSDavid Greenman return (error); 2468a17c678eSDavid Greenman } 2469397f9dfeSDavid Greenman 2470397f9dfeSDavid Greenman /* 247109882363SJonathan Lemon * Fill in the multicast address list and return number of entries. 247209882363SJonathan Lemon */ 247309882363SJonathan Lemon static int 247409882363SJonathan Lemon fxp_mc_addrs(struct fxp_softc *sc) 247509882363SJonathan Lemon { 247609882363SJonathan Lemon struct fxp_cb_mcs *mcsp = sc->mcsp; 2477fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 247809882363SJonathan Lemon struct ifmultiaddr *ifma; 247909882363SJonathan Lemon int nmcasts; 248009882363SJonathan Lemon 248109882363SJonathan Lemon nmcasts = 0; 248209882363SJonathan Lemon if ((sc->flags & FXP_FLAG_ALL_MCAST) == 0) { 248309882363SJonathan Lemon #if __FreeBSD_version < 500000 248409882363SJonathan Lemon LIST_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 248509882363SJonathan Lemon #else 248609882363SJonathan Lemon TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 248709882363SJonathan Lemon #endif 248809882363SJonathan Lemon if (ifma->ifma_addr->sa_family != AF_LINK) 248909882363SJonathan Lemon continue; 249009882363SJonathan Lemon if (nmcasts >= MAXMCADDR) { 249109882363SJonathan Lemon sc->flags |= FXP_FLAG_ALL_MCAST; 249209882363SJonathan Lemon nmcasts = 0; 249309882363SJonathan Lemon break; 249409882363SJonathan Lemon } 249509882363SJonathan Lemon bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr), 2496bafb64afSMaxime Henrion &sc->mcsp->mc_addr[nmcasts][0], ETHER_ADDR_LEN); 249709882363SJonathan Lemon nmcasts++; 249809882363SJonathan Lemon } 249909882363SJonathan Lemon } 2500bafb64afSMaxime Henrion mcsp->mc_cnt = htole16(nmcasts * ETHER_ADDR_LEN); 250109882363SJonathan Lemon return (nmcasts); 250209882363SJonathan Lemon } 250309882363SJonathan Lemon 250409882363SJonathan Lemon /* 2505397f9dfeSDavid Greenman * Program the multicast filter. 2506397f9dfeSDavid Greenman * 2507397f9dfeSDavid Greenman * We have an artificial restriction that the multicast setup command 2508397f9dfeSDavid Greenman * must be the first command in the chain, so we take steps to ensure 25093114fdb4SDavid Greenman * this. By requiring this, it allows us to keep up the performance of 2510397f9dfeSDavid Greenman * the pre-initialized command ring (esp. link pointers) by not actually 2511dc733423SDag-Erling Smørgrav * inserting the mcsetup command in the ring - i.e. its link pointer 2512397f9dfeSDavid Greenman * points to the TxCB ring, but the mcsetup descriptor itself is not part 2513397f9dfeSDavid Greenman * of it. We then can do 'CU_START' on the mcsetup descriptor and have it 2514397f9dfeSDavid Greenman * lead into the regular TxCB ring when it completes. 2515397f9dfeSDavid Greenman * 2516397f9dfeSDavid Greenman * This function must be called at splimp. 2517397f9dfeSDavid Greenman */ 2518397f9dfeSDavid Greenman static void 2519f7788e8eSJonathan Lemon fxp_mc_setup(struct fxp_softc *sc) 2520397f9dfeSDavid Greenman { 2521397f9dfeSDavid Greenman struct fxp_cb_mcs *mcsp = sc->mcsp; 2522fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 2523b2badf02SMaxime Henrion struct fxp_tx *txp; 25247dced78aSDavid Greenman int count; 2525397f9dfeSDavid Greenman 252667fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 25273114fdb4SDavid Greenman /* 25283114fdb4SDavid Greenman * If there are queued commands, we must wait until they are all 25293114fdb4SDavid Greenman * completed. If we are already waiting, then add a NOP command 25303114fdb4SDavid Greenman * with interrupt option so that we're notified when all commands 25313114fdb4SDavid Greenman * have been completed - fxp_start() ensures that no additional 25323114fdb4SDavid Greenman * TX commands will be added when need_mcsetup is true. 25333114fdb4SDavid Greenman */ 2534397f9dfeSDavid Greenman if (sc->tx_queued) { 25353114fdb4SDavid Greenman /* 25363114fdb4SDavid Greenman * need_mcsetup will be true if we are already waiting for the 25373114fdb4SDavid Greenman * NOP command to be completed (see below). In this case, bail. 25383114fdb4SDavid Greenman */ 25393114fdb4SDavid Greenman if (sc->need_mcsetup) 25403114fdb4SDavid Greenman return; 2541397f9dfeSDavid Greenman sc->need_mcsetup = 1; 25423114fdb4SDavid Greenman 25433114fdb4SDavid Greenman /* 254472a32a26SJonathan Lemon * Add a NOP command with interrupt so that we are notified 254572a32a26SJonathan Lemon * when all TX commands have been processed. 25463114fdb4SDavid Greenman */ 2547b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_last->tx_next; 2548b2badf02SMaxime Henrion txp->tx_mbuf = NULL; 2549b2badf02SMaxime Henrion txp->tx_cb->cb_status = 0; 255083e6547dSMaxime Henrion txp->tx_cb->cb_command = htole16(FXP_CB_COMMAND_NOP | 255183e6547dSMaxime Henrion FXP_CB_COMMAND_S | FXP_CB_COMMAND_I); 25523114fdb4SDavid Greenman /* 25533114fdb4SDavid Greenman * Advance the end of list forward. 25543114fdb4SDavid Greenman */ 255583e6547dSMaxime Henrion sc->fxp_desc.tx_last->tx_cb->cb_command &= 255683e6547dSMaxime Henrion htole16(~FXP_CB_COMMAND_S); 25575f361cbeSMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2558b2badf02SMaxime Henrion sc->fxp_desc.tx_last = txp; 25593114fdb4SDavid Greenman sc->tx_queued++; 25603114fdb4SDavid Greenman /* 25613114fdb4SDavid Greenman * Issue a resume in case the CU has just suspended. 25623114fdb4SDavid Greenman */ 25633114fdb4SDavid Greenman fxp_scb_wait(sc); 25642e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME); 25653114fdb4SDavid Greenman /* 25663114fdb4SDavid Greenman * Set a 5 second timer just in case we don't hear from the 25673114fdb4SDavid Greenman * card again. 25683114fdb4SDavid Greenman */ 25693114fdb4SDavid Greenman ifp->if_timer = 5; 25703114fdb4SDavid Greenman 2571397f9dfeSDavid Greenman return; 2572397f9dfeSDavid Greenman } 2573397f9dfeSDavid Greenman sc->need_mcsetup = 0; 2574397f9dfeSDavid Greenman 2575397f9dfeSDavid Greenman /* 2576397f9dfeSDavid Greenman * Initialize multicast setup descriptor. 2577397f9dfeSDavid Greenman */ 2578397f9dfeSDavid Greenman mcsp->cb_status = 0; 257983e6547dSMaxime Henrion mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS | 258083e6547dSMaxime Henrion FXP_CB_COMMAND_S | FXP_CB_COMMAND_I); 258183e6547dSMaxime Henrion mcsp->link_addr = htole32(sc->fxp_desc.cbl_addr); 2582b2badf02SMaxime Henrion txp = &sc->fxp_desc.mcs_tx; 2583b2badf02SMaxime Henrion txp->tx_mbuf = NULL; 2584b2badf02SMaxime Henrion txp->tx_cb = (struct fxp_cb_tx *)sc->mcsp; 2585b2badf02SMaxime Henrion txp->tx_next = sc->fxp_desc.tx_list; 258609882363SJonathan Lemon (void) fxp_mc_addrs(sc); 2587b2badf02SMaxime Henrion sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp; 2588397f9dfeSDavid Greenman sc->tx_queued = 1; 2589397f9dfeSDavid Greenman 2590397f9dfeSDavid Greenman /* 2591397f9dfeSDavid Greenman * Wait until command unit is not active. This should never 2592397f9dfeSDavid Greenman * be the case when nothing is queued, but make sure anyway. 2593397f9dfeSDavid Greenman */ 25947dced78aSDavid Greenman count = 100; 2595397f9dfeSDavid Greenman while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) == 25967dced78aSDavid Greenman FXP_SCB_CUS_ACTIVE && --count) 25977dced78aSDavid Greenman DELAY(10); 25987dced78aSDavid Greenman if (count == 0) { 2599f7788e8eSJonathan Lemon device_printf(sc->dev, "command queue timeout\n"); 26007dced78aSDavid Greenman return; 26017dced78aSDavid Greenman } 2602397f9dfeSDavid Greenman 2603397f9dfeSDavid Greenman /* 2604397f9dfeSDavid Greenman * Start the multicast setup command. 2605397f9dfeSDavid Greenman */ 2606397f9dfeSDavid Greenman fxp_scb_wait(sc); 2607b2badf02SMaxime Henrion bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, BUS_DMASYNC_PREWRITE); 2608b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr); 26092e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2610397f9dfeSDavid Greenman 26113114fdb4SDavid Greenman ifp->if_timer = 2; 2612397f9dfeSDavid Greenman return; 2613397f9dfeSDavid Greenman } 261472a32a26SJonathan Lemon 261574d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101a[] = D101_A_RCVBUNDLE_UCODE; 261674d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101b0[] = D101_B0_RCVBUNDLE_UCODE; 261774d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101ma[] = D101M_B_RCVBUNDLE_UCODE; 261874d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101s[] = D101S_RCVBUNDLE_UCODE; 261974d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102[] = D102_B_RCVBUNDLE_UCODE; 262074d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102c[] = D102_C_RCVBUNDLE_UCODE; 2621de571603SMaxime Henrion static uint32_t fxp_ucode_d102e[] = D102_E_RCVBUNDLE_UCODE; 262272a32a26SJonathan Lemon 262374d1ed23SMaxime Henrion #define UCODE(x) x, sizeof(x)/sizeof(uint32_t) 262472a32a26SJonathan Lemon 262572a32a26SJonathan Lemon struct ucode { 262674d1ed23SMaxime Henrion uint32_t revision; 262774d1ed23SMaxime Henrion uint32_t *ucode; 262872a32a26SJonathan Lemon int length; 262972a32a26SJonathan Lemon u_short int_delay_offset; 263072a32a26SJonathan Lemon u_short bundle_max_offset; 263172a32a26SJonathan Lemon } ucode_table[] = { 263272a32a26SJonathan Lemon { FXP_REV_82558_A4, UCODE(fxp_ucode_d101a), D101_CPUSAVER_DWORD, 0 }, 263372a32a26SJonathan Lemon { FXP_REV_82558_B0, UCODE(fxp_ucode_d101b0), D101_CPUSAVER_DWORD, 0 }, 263472a32a26SJonathan Lemon { FXP_REV_82559_A0, UCODE(fxp_ucode_d101ma), 263572a32a26SJonathan Lemon D101M_CPUSAVER_DWORD, D101M_CPUSAVER_BUNDLE_MAX_DWORD }, 263672a32a26SJonathan Lemon { FXP_REV_82559S_A, UCODE(fxp_ucode_d101s), 263772a32a26SJonathan Lemon D101S_CPUSAVER_DWORD, D101S_CPUSAVER_BUNDLE_MAX_DWORD }, 263872a32a26SJonathan Lemon { FXP_REV_82550, UCODE(fxp_ucode_d102), 263972a32a26SJonathan Lemon D102_B_CPUSAVER_DWORD, D102_B_CPUSAVER_BUNDLE_MAX_DWORD }, 264072a32a26SJonathan Lemon { FXP_REV_82550_C, UCODE(fxp_ucode_d102c), 264172a32a26SJonathan Lemon D102_C_CPUSAVER_DWORD, D102_C_CPUSAVER_BUNDLE_MAX_DWORD }, 2642507feeafSMaxime Henrion { FXP_REV_82551_F, UCODE(fxp_ucode_d102e), 2643de571603SMaxime Henrion D102_E_CPUSAVER_DWORD, D102_E_CPUSAVER_BUNDLE_MAX_DWORD }, 264472a32a26SJonathan Lemon { 0, NULL, 0, 0, 0 } 264572a32a26SJonathan Lemon }; 264672a32a26SJonathan Lemon 264772a32a26SJonathan Lemon static void 264872a32a26SJonathan Lemon fxp_load_ucode(struct fxp_softc *sc) 264972a32a26SJonathan Lemon { 265072a32a26SJonathan Lemon struct ucode *uc; 265172a32a26SJonathan Lemon struct fxp_cb_ucode *cbp; 265294a4f968SPyun YongHyeon int i; 265372a32a26SJonathan Lemon 265472a32a26SJonathan Lemon for (uc = ucode_table; uc->ucode != NULL; uc++) 265572a32a26SJonathan Lemon if (sc->revision == uc->revision) 265672a32a26SJonathan Lemon break; 265772a32a26SJonathan Lemon if (uc->ucode == NULL) 265872a32a26SJonathan Lemon return; 2659b2badf02SMaxime Henrion cbp = (struct fxp_cb_ucode *)sc->fxp_desc.cbl_list; 266072a32a26SJonathan Lemon cbp->cb_status = 0; 266183e6547dSMaxime Henrion cbp->cb_command = htole16(FXP_CB_COMMAND_UCODE | FXP_CB_COMMAND_EL); 266283e6547dSMaxime Henrion cbp->link_addr = 0xffffffff; /* (no) next command */ 266394a4f968SPyun YongHyeon for (i = 0; i < uc->length; i++) 266494a4f968SPyun YongHyeon cbp->ucode[i] = htole32(uc->ucode[i]); 266572a32a26SJonathan Lemon if (uc->int_delay_offset) 266674d1ed23SMaxime Henrion *(uint16_t *)&cbp->ucode[uc->int_delay_offset] = 266783e6547dSMaxime Henrion htole16(sc->tunable_int_delay + sc->tunable_int_delay / 2); 266872a32a26SJonathan Lemon if (uc->bundle_max_offset) 266974d1ed23SMaxime Henrion *(uint16_t *)&cbp->ucode[uc->bundle_max_offset] = 267083e6547dSMaxime Henrion htole16(sc->tunable_bundle_max); 267172a32a26SJonathan Lemon /* 267272a32a26SJonathan Lemon * Download the ucode to the chip. 267372a32a26SJonathan Lemon */ 267472a32a26SJonathan Lemon fxp_scb_wait(sc); 2675b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2676b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr); 267772a32a26SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 267872a32a26SJonathan Lemon /* ...and wait for it to complete. */ 2679209b07bcSMaxime Henrion fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map); 2680b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE); 268172a32a26SJonathan Lemon device_printf(sc->dev, 268272a32a26SJonathan Lemon "Microcode loaded, int_delay: %d usec bundle_max: %d\n", 268372a32a26SJonathan Lemon sc->tunable_int_delay, 268472a32a26SJonathan Lemon uc->bundle_max_offset == 0 ? 0 : sc->tunable_bundle_max); 268572a32a26SJonathan Lemon sc->flags |= FXP_FLAG_UCODE; 268672a32a26SJonathan Lemon } 268772a32a26SJonathan Lemon 268872a32a26SJonathan Lemon static int 268972a32a26SJonathan Lemon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high) 269072a32a26SJonathan Lemon { 269172a32a26SJonathan Lemon int error, value; 269272a32a26SJonathan Lemon 269372a32a26SJonathan Lemon value = *(int *)arg1; 269472a32a26SJonathan Lemon error = sysctl_handle_int(oidp, &value, 0, req); 269572a32a26SJonathan Lemon if (error || !req->newptr) 269672a32a26SJonathan Lemon return (error); 269772a32a26SJonathan Lemon if (value < low || value > high) 269872a32a26SJonathan Lemon return (EINVAL); 269972a32a26SJonathan Lemon *(int *)arg1 = value; 270072a32a26SJonathan Lemon return (0); 270172a32a26SJonathan Lemon } 270272a32a26SJonathan Lemon 270372a32a26SJonathan Lemon /* 270472a32a26SJonathan Lemon * Interrupt delay is expressed in microseconds, a multiplier is used 270572a32a26SJonathan Lemon * to convert this to the appropriate clock ticks before using. 270672a32a26SJonathan Lemon */ 270772a32a26SJonathan Lemon static int 270872a32a26SJonathan Lemon sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS) 270972a32a26SJonathan Lemon { 271072a32a26SJonathan Lemon return (sysctl_int_range(oidp, arg1, arg2, req, 300, 3000)); 271172a32a26SJonathan Lemon } 271272a32a26SJonathan Lemon 271372a32a26SJonathan Lemon static int 271472a32a26SJonathan Lemon sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS) 271572a32a26SJonathan Lemon { 271672a32a26SJonathan Lemon return (sysctl_int_range(oidp, arg1, arg2, req, 1, 0xffff)); 271772a32a26SJonathan Lemon } 2718