xref: /freebsd/sys/dev/fxp/if_fxp.c (revision f7a5f7371a284ce3fc46d633926bea6938f7ecc0)
1f7788e8eSJonathan Lemon /*-
2a17c678eSDavid Greenman  * Copyright (c) 1995, David Greenman
33bd07cfdSJonathan Lemon  * Copyright (c) 2001 Jonathan Lemon <jlemon@freebsd.org>
4a17c678eSDavid Greenman  * All rights reserved.
5a17c678eSDavid Greenman  *
6a17c678eSDavid Greenman  * Redistribution and use in source and binary forms, with or without
7a17c678eSDavid Greenman  * modification, are permitted provided that the following conditions
8a17c678eSDavid Greenman  * are met:
9a17c678eSDavid Greenman  * 1. Redistributions of source code must retain the above copyright
10a17c678eSDavid Greenman  *    notice unmodified, this list of conditions, and the following
11a17c678eSDavid Greenman  *    disclaimer.
12a17c678eSDavid Greenman  * 2. Redistributions in binary form must reproduce the above copyright
13a17c678eSDavid Greenman  *    notice, this list of conditions and the following disclaimer in the
14a17c678eSDavid Greenman  *    documentation and/or other materials provided with the distribution.
15a17c678eSDavid Greenman  *
16a17c678eSDavid Greenman  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17a17c678eSDavid Greenman  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18a17c678eSDavid Greenman  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19a17c678eSDavid Greenman  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20a17c678eSDavid Greenman  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21a17c678eSDavid Greenman  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22a17c678eSDavid Greenman  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23a17c678eSDavid Greenman  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24a17c678eSDavid Greenman  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25a17c678eSDavid Greenman  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26a17c678eSDavid Greenman  * SUCH DAMAGE.
27a17c678eSDavid Greenman  *
28a17c678eSDavid Greenman  */
29a17c678eSDavid Greenman 
30aad970f1SDavid E. O'Brien #include <sys/cdefs.h>
31aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$");
32aad970f1SDavid E. O'Brien 
33a17c678eSDavid Greenman /*
34ae12cddaSDavid Greenman  * Intel EtherExpress Pro/100B PCI Fast Ethernet driver
35a17c678eSDavid Greenman  */
36a17c678eSDavid Greenman 
37f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
38f0796cd2SGleb Smirnoff #include "opt_device_polling.h"
39f0796cd2SGleb Smirnoff #endif
40f0796cd2SGleb Smirnoff 
41a17c678eSDavid Greenman #include <sys/param.h>
42a17c678eSDavid Greenman #include <sys/systm.h>
438fae3bd4SPyun YongHyeon #include <sys/bus.h>
4483e6547dSMaxime Henrion #include <sys/endian.h>
45a17c678eSDavid Greenman #include <sys/kernel.h>
468fae3bd4SPyun YongHyeon #include <sys/mbuf.h>
476d7e1582SPyun YongHyeon #include <sys/lock.h>
48fe12f24bSPoul-Henning Kamp #include <sys/module.h>
496d7e1582SPyun YongHyeon #include <sys/mutex.h>
508fae3bd4SPyun YongHyeon #include <sys/rman.h>
514458ac71SBruce Evans #include <sys/socket.h>
528fae3bd4SPyun YongHyeon #include <sys/sockio.h>
5372a32a26SJonathan Lemon #include <sys/sysctl.h>
54a17c678eSDavid Greenman 
558fae3bd4SPyun YongHyeon #include <net/bpf.h>
568fae3bd4SPyun YongHyeon #include <net/ethernet.h>
57a17c678eSDavid Greenman #include <net/if.h>
588fae3bd4SPyun YongHyeon #include <net/if_arp.h>
59397f9dfeSDavid Greenman #include <net/if_dl.h>
60ba8c6fd5SDavid Greenman #include <net/if_media.h>
61e8c8b728SJonathan Lemon #include <net/if_types.h>
62e8c8b728SJonathan Lemon #include <net/if_vlan_var.h>
63e8c8b728SJonathan Lemon 
64c8bca6dcSBill Paul #include <netinet/in.h>
65c8bca6dcSBill Paul #include <netinet/in_systm.h>
66c8bca6dcSBill Paul #include <netinet/ip.h>
67f13075afSPyun YongHyeon #include <netinet/tcp.h>
68f13075afSPyun YongHyeon #include <netinet/udp.h>
69f13075afSPyun YongHyeon 
70f13075afSPyun YongHyeon #include <machine/bus.h>
71c8bca6dcSBill Paul #include <machine/in_cksum.h>
72f13075afSPyun YongHyeon #include <machine/resource.h>
73c8bca6dcSBill Paul 
744fbd232cSWarner Losh #include <dev/pci/pcivar.h>
754fbd232cSWarner Losh #include <dev/pci/pcireg.h>		/* for PCIM_CMD_xxx */
76a17c678eSDavid Greenman 
77f7788e8eSJonathan Lemon #include <dev/mii/mii.h>
78f7788e8eSJonathan Lemon #include <dev/mii/miivar.h>
79f7788e8eSJonathan Lemon 
80f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpreg.h>
81f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpvar.h>
8272a32a26SJonathan Lemon #include <dev/fxp/rcvbundl.h>
83f7788e8eSJonathan Lemon 
84f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, pci, 1, 1, 1);
85f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, ether, 1, 1, 1);
86f7788e8eSJonathan Lemon MODULE_DEPEND(fxp, miibus, 1, 1, 1);
87f7788e8eSJonathan Lemon #include "miibus_if.h"
884fc1dda9SAndrew Gallatin 
89ba8c6fd5SDavid Greenman /*
90ba8c6fd5SDavid Greenman  * NOTE!  On the Alpha, we have an alignment constraint.  The
91ba8c6fd5SDavid Greenman  * card DMAs the packet immediately following the RFA.  However,
92ba8c6fd5SDavid Greenman  * the first thing in the packet is a 14-byte Ethernet header.
93ba8c6fd5SDavid Greenman  * This means that the packet is misaligned.  To compensate,
94ba8c6fd5SDavid Greenman  * we actually offset the RFA 2 bytes into the cluster.  This
95ba8c6fd5SDavid Greenman  * alignes the packet after the Ethernet header at a 32-bit
96ba8c6fd5SDavid Greenman  * boundary.  HOWEVER!  This means that the RFA is misaligned!
97ba8c6fd5SDavid Greenman  */
98ba8c6fd5SDavid Greenman #define	RFA_ALIGNMENT_FUDGE	2
99ba8c6fd5SDavid Greenman 
100ba8c6fd5SDavid Greenman /*
101f7788e8eSJonathan Lemon  * Set initial transmit threshold at 64 (512 bytes). This is
102f7788e8eSJonathan Lemon  * increased by 64 (512 bytes) at a time, to maximum of 192
103f7788e8eSJonathan Lemon  * (1536 bytes), if an underrun occurs.
104f7788e8eSJonathan Lemon  */
105f7788e8eSJonathan Lemon static int tx_threshold = 64;
106f7788e8eSJonathan Lemon 
107f7788e8eSJonathan Lemon /*
108f7788e8eSJonathan Lemon  * The configuration byte map has several undefined fields which
10972517829SPyun YongHyeon  * must be one or must be zero.  Set up a template for these bits.
11072517829SPyun YongHyeon  * The actual configuration is performed in fxp_init.
111f7788e8eSJonathan Lemon  *
112f7788e8eSJonathan Lemon  * See struct fxp_cb_config for the bit definitions.
113f7788e8eSJonathan Lemon  */
114f7788e8eSJonathan Lemon static u_char fxp_cb_config_template[] = {
115f7788e8eSJonathan Lemon 	0x0, 0x0,		/* cb_status */
116f7788e8eSJonathan Lemon 	0x0, 0x0,		/* cb_command */
117f7788e8eSJonathan Lemon 	0x0, 0x0, 0x0, 0x0,	/* link_addr */
118f7788e8eSJonathan Lemon 	0x0,	/*  0 */
119f7788e8eSJonathan Lemon 	0x0,	/*  1 */
120f7788e8eSJonathan Lemon 	0x0,	/*  2 */
121f7788e8eSJonathan Lemon 	0x0,	/*  3 */
122f7788e8eSJonathan Lemon 	0x0,	/*  4 */
123f7788e8eSJonathan Lemon 	0x0,	/*  5 */
124f7788e8eSJonathan Lemon 	0x32,	/*  6 */
125f7788e8eSJonathan Lemon 	0x0,	/*  7 */
126f7788e8eSJonathan Lemon 	0x0,	/*  8 */
127f7788e8eSJonathan Lemon 	0x0,	/*  9 */
128f7788e8eSJonathan Lemon 	0x6,	/* 10 */
129f7788e8eSJonathan Lemon 	0x0,	/* 11 */
130f7788e8eSJonathan Lemon 	0x0,	/* 12 */
131f7788e8eSJonathan Lemon 	0x0,	/* 13 */
132f7788e8eSJonathan Lemon 	0xf2,	/* 14 */
133f7788e8eSJonathan Lemon 	0x48,	/* 15 */
134f7788e8eSJonathan Lemon 	0x0,	/* 16 */
135f7788e8eSJonathan Lemon 	0x40,	/* 17 */
136f7788e8eSJonathan Lemon 	0xf0,	/* 18 */
137f7788e8eSJonathan Lemon 	0x0,	/* 19 */
138f7788e8eSJonathan Lemon 	0x3f,	/* 20 */
13972517829SPyun YongHyeon 	0x5,	/* 21 */
14072517829SPyun YongHyeon 	0x0,	/* 22 */
14172517829SPyun YongHyeon 	0x0,	/* 23 */
14272517829SPyun YongHyeon 	0x0,	/* 24 */
14372517829SPyun YongHyeon 	0x0,	/* 25 */
14472517829SPyun YongHyeon 	0x0,	/* 26 */
14572517829SPyun YongHyeon 	0x0,	/* 27 */
14672517829SPyun YongHyeon 	0x0,	/* 28 */
14772517829SPyun YongHyeon 	0x0,	/* 29 */
14872517829SPyun YongHyeon 	0x0,	/* 30 */
14972517829SPyun YongHyeon 	0x0	/* 31 */
150f7788e8eSJonathan Lemon };
151f7788e8eSJonathan Lemon 
152f7788e8eSJonathan Lemon /*
153f7788e8eSJonathan Lemon  * Claim various Intel PCI device identifiers for this driver.  The
154f7788e8eSJonathan Lemon  * sub-vendor and sub-device field are extensively used to identify
155f7788e8eSJonathan Lemon  * particular variants, but we don't currently differentiate between
156f7788e8eSJonathan Lemon  * them.
157f7788e8eSJonathan Lemon  */
158f7788e8eSJonathan Lemon static struct fxp_ident fxp_ident_table[] = {
159b96ad4b2SPyun YongHyeon     { 0x1029,	-1,	0, "Intel 82559 PCI/CardBus Pro/100" },
160b96ad4b2SPyun YongHyeon     { 0x1030,	-1,	0, "Intel 82559 Pro/100 Ethernet" },
161b96ad4b2SPyun YongHyeon     { 0x1031,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" },
162b96ad4b2SPyun YongHyeon     { 0x1032,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" },
163b96ad4b2SPyun YongHyeon     { 0x1033,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
164b96ad4b2SPyun YongHyeon     { 0x1034,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
165b96ad4b2SPyun YongHyeon     { 0x1035,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" },
166b96ad4b2SPyun YongHyeon     { 0x1036,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" },
167b96ad4b2SPyun YongHyeon     { 0x1037,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" },
168b96ad4b2SPyun YongHyeon     { 0x1038,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
169b96ad4b2SPyun YongHyeon     { 0x1039,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" },
170b96ad4b2SPyun YongHyeon     { 0x103A,	-1,	4, "Intel 82801DB (ICH4) Pro/100 Ethernet" },
171b96ad4b2SPyun YongHyeon     { 0x103B,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" },
172b96ad4b2SPyun YongHyeon     { 0x103C,	-1,	4, "Intel 82801DB (ICH4) Pro/100 Ethernet" },
173b96ad4b2SPyun YongHyeon     { 0x103D,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" },
174b96ad4b2SPyun YongHyeon     { 0x103E,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" },
175b96ad4b2SPyun YongHyeon     { 0x1050,	-1,	5, "Intel 82801BA (D865) Pro/100 VE Ethernet" },
176b96ad4b2SPyun YongHyeon     { 0x1051,	-1,	5, "Intel 82562ET (ICH5/ICH5R) Pro/100 VE Ethernet" },
177b96ad4b2SPyun YongHyeon     { 0x1059,	-1,	0, "Intel 82551QM Pro/100 M Mobile Connection" },
178b96ad4b2SPyun YongHyeon     { 0x1064,	-1,	6, "Intel 82562EZ (ICH6)" },
179b96ad4b2SPyun YongHyeon     { 0x1065,	-1,	6, "Intel 82562ET/EZ/GT/GZ PRO/100 VE Ethernet" },
180b96ad4b2SPyun YongHyeon     { 0x1068,	-1,	6, "Intel 82801FBM (ICH6-M) Pro/100 VE Ethernet" },
181b96ad4b2SPyun YongHyeon     { 0x1069,	-1,	6, "Intel 82562EM/EX/GX Pro/100 Ethernet" },
182b96ad4b2SPyun YongHyeon     { 0x1091,	-1,	7, "Intel 82562GX Pro/100 Ethernet" },
183b96ad4b2SPyun YongHyeon     { 0x1092,	-1,	7, "Intel Pro/100 VE Network Connection" },
184b96ad4b2SPyun YongHyeon     { 0x1093,	-1,	7, "Intel Pro/100 VM Network Connection" },
185b96ad4b2SPyun YongHyeon     { 0x1094,	-1,	7, "Intel Pro/100 946GZ (ICH7) Network Connection" },
186b96ad4b2SPyun YongHyeon     { 0x1209,	-1,	0, "Intel 82559ER Embedded 10/100 Ethernet" },
187b96ad4b2SPyun YongHyeon     { 0x1229,	0x01,	0, "Intel 82557 Pro/100 Ethernet" },
188b96ad4b2SPyun YongHyeon     { 0x1229,	0x02,	0, "Intel 82557 Pro/100 Ethernet" },
189b96ad4b2SPyun YongHyeon     { 0x1229,	0x03,	0, "Intel 82557 Pro/100 Ethernet" },
190b96ad4b2SPyun YongHyeon     { 0x1229,	0x04,	0, "Intel 82558 Pro/100 Ethernet" },
191b96ad4b2SPyun YongHyeon     { 0x1229,	0x05,	0, "Intel 82558 Pro/100 Ethernet" },
192b96ad4b2SPyun YongHyeon     { 0x1229,	0x06,	0, "Intel 82559 Pro/100 Ethernet" },
193b96ad4b2SPyun YongHyeon     { 0x1229,	0x07,	0, "Intel 82559 Pro/100 Ethernet" },
194b96ad4b2SPyun YongHyeon     { 0x1229,	0x08,	0, "Intel 82559 Pro/100 Ethernet" },
195b96ad4b2SPyun YongHyeon     { 0x1229,	0x09,	0, "Intel 82559ER Pro/100 Ethernet" },
196b96ad4b2SPyun YongHyeon     { 0x1229,	0x0c,	0, "Intel 82550 Pro/100 Ethernet" },
197b96ad4b2SPyun YongHyeon     { 0x1229,	0x0d,	0, "Intel 82550 Pro/100 Ethernet" },
198b96ad4b2SPyun YongHyeon     { 0x1229,	0x0e,	0, "Intel 82550 Pro/100 Ethernet" },
199b96ad4b2SPyun YongHyeon     { 0x1229,	0x0f,	0, "Intel 82551 Pro/100 Ethernet" },
200b96ad4b2SPyun YongHyeon     { 0x1229,	0x10,	0, "Intel 82551 Pro/100 Ethernet" },
201b96ad4b2SPyun YongHyeon     { 0x1229,	-1,	0, "Intel 82557/8/9 Pro/100 Ethernet" },
202b96ad4b2SPyun YongHyeon     { 0x2449,	-1,	2, "Intel 82801BA/CAM (ICH2/3) Pro/100 Ethernet" },
203b96ad4b2SPyun YongHyeon     { 0x27dc,	-1,	7, "Intel 82801GB (ICH7) 10/100 Ethernet" },
204b96ad4b2SPyun YongHyeon     { 0,	-1,	0, NULL },
205f7788e8eSJonathan Lemon };
206f7788e8eSJonathan Lemon 
207c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR
208c8bca6dcSBill Paul #define FXP_CSUM_FEATURES    (CSUM_IP | CSUM_TCP | CSUM_UDP)
209c8bca6dcSBill Paul #else
210c8bca6dcSBill Paul #define FXP_CSUM_FEATURES    (CSUM_TCP | CSUM_UDP)
211c8bca6dcSBill Paul #endif
212c8bca6dcSBill Paul 
213f7788e8eSJonathan Lemon static int		fxp_probe(device_t dev);
214f7788e8eSJonathan Lemon static int		fxp_attach(device_t dev);
215f7788e8eSJonathan Lemon static int		fxp_detach(device_t dev);
216f7788e8eSJonathan Lemon static int		fxp_shutdown(device_t dev);
217f7788e8eSJonathan Lemon static int		fxp_suspend(device_t dev);
218f7788e8eSJonathan Lemon static int		fxp_resume(device_t dev);
219f7788e8eSJonathan Lemon 
220b96ad4b2SPyun YongHyeon static struct fxp_ident	*fxp_find_ident(device_t dev);
221f7788e8eSJonathan Lemon static void		fxp_intr(void *xsc);
222f13075afSPyun YongHyeon static void		fxp_rxcsum(struct fxp_softc *sc, struct ifnet *ifp,
223f13075afSPyun YongHyeon 			    struct mbuf *m, uint16_t status, int pos);
2241abcdbd1SAttilio Rao static int		fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp,
22574d1ed23SMaxime Henrion 			    uint8_t statack, int count);
226f7788e8eSJonathan Lemon static void 		fxp_init(void *xsc);
2274953bccaSNate Lawson static void 		fxp_init_body(struct fxp_softc *sc);
228f7788e8eSJonathan Lemon static void 		fxp_tick(void *xsc);
229f7788e8eSJonathan Lemon static void 		fxp_start(struct ifnet *ifp);
2304953bccaSNate Lawson static void 		fxp_start_body(struct ifnet *ifp);
2314e53f837SPyun YongHyeon static int		fxp_encap(struct fxp_softc *sc, struct mbuf **m_head);
2324e53f837SPyun YongHyeon static void		fxp_txeof(struct fxp_softc *sc);
233f7788e8eSJonathan Lemon static void		fxp_stop(struct fxp_softc *sc);
234f7788e8eSJonathan Lemon static void 		fxp_release(struct fxp_softc *sc);
235f7788e8eSJonathan Lemon static int		fxp_ioctl(struct ifnet *ifp, u_long command,
236f7788e8eSJonathan Lemon 			    caddr_t data);
237df79d527SGleb Smirnoff static void 		fxp_watchdog(struct fxp_softc *sc);
23885050421SPyun YongHyeon static void		fxp_add_rfabuf(struct fxp_softc *sc,
23985050421SPyun YongHyeon     			    struct fxp_rx *rxp);
24085050421SPyun YongHyeon static void		fxp_discard_rfabuf(struct fxp_softc *sc,
24185050421SPyun YongHyeon     			    struct fxp_rx *rxp);
24285050421SPyun YongHyeon static int		fxp_new_rfabuf(struct fxp_softc *sc,
24385050421SPyun YongHyeon     			    struct fxp_rx *rxp);
24409882363SJonathan Lemon static int		fxp_mc_addrs(struct fxp_softc *sc);
245f7788e8eSJonathan Lemon static void		fxp_mc_setup(struct fxp_softc *sc);
24674d1ed23SMaxime Henrion static uint16_t		fxp_eeprom_getword(struct fxp_softc *sc, int offset,
247f7788e8eSJonathan Lemon 			    int autosize);
24800c4116bSJonathan Lemon static void 		fxp_eeprom_putword(struct fxp_softc *sc, int offset,
24974d1ed23SMaxime Henrion 			    uint16_t data);
250f7788e8eSJonathan Lemon static void		fxp_autosize_eeprom(struct fxp_softc *sc);
251f7788e8eSJonathan Lemon static void		fxp_read_eeprom(struct fxp_softc *sc, u_short *data,
252f7788e8eSJonathan Lemon 			    int offset, int words);
25300c4116bSJonathan Lemon static void		fxp_write_eeprom(struct fxp_softc *sc, u_short *data,
25400c4116bSJonathan Lemon 			    int offset, int words);
255f7788e8eSJonathan Lemon static int		fxp_ifmedia_upd(struct ifnet *ifp);
256f7788e8eSJonathan Lemon static void		fxp_ifmedia_sts(struct ifnet *ifp,
257f7788e8eSJonathan Lemon 			    struct ifmediareq *ifmr);
258f7788e8eSJonathan Lemon static int		fxp_serial_ifmedia_upd(struct ifnet *ifp);
259f7788e8eSJonathan Lemon static void		fxp_serial_ifmedia_sts(struct ifnet *ifp,
260f7788e8eSJonathan Lemon 			    struct ifmediareq *ifmr);
261f1928b0cSKevin Lo static int		fxp_miibus_readreg(device_t dev, int phy, int reg);
26216ec4b00SWarner Losh static int		fxp_miibus_writereg(device_t dev, int phy, int reg,
263f7788e8eSJonathan Lemon 			    int value);
26472a32a26SJonathan Lemon static void		fxp_load_ucode(struct fxp_softc *sc);
2658da9c507SPyun YongHyeon static void		fxp_update_stats(struct fxp_softc *sc);
2668da9c507SPyun YongHyeon static void		fxp_sysctl_node(struct fxp_softc *sc);
26772a32a26SJonathan Lemon static int		sysctl_int_range(SYSCTL_HANDLER_ARGS,
26872a32a26SJonathan Lemon 			    int low, int high);
26972a32a26SJonathan Lemon static int		sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS);
27072a32a26SJonathan Lemon static int		sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS);
27128935f27SMaxime Henrion static void 		fxp_scb_wait(struct fxp_softc *sc);
27228935f27SMaxime Henrion static void		fxp_scb_cmd(struct fxp_softc *sc, int cmd);
27328935f27SMaxime Henrion static void		fxp_dma_wait(struct fxp_softc *sc,
27474d1ed23SMaxime Henrion     			    volatile uint16_t *status, bus_dma_tag_t dmat,
275209b07bcSMaxime Henrion 			    bus_dmamap_t map);
276f7788e8eSJonathan Lemon 
277f7788e8eSJonathan Lemon static device_method_t fxp_methods[] = {
278f7788e8eSJonathan Lemon 	/* Device interface */
279f7788e8eSJonathan Lemon 	DEVMETHOD(device_probe,		fxp_probe),
280f7788e8eSJonathan Lemon 	DEVMETHOD(device_attach,	fxp_attach),
281f7788e8eSJonathan Lemon 	DEVMETHOD(device_detach,	fxp_detach),
282f7788e8eSJonathan Lemon 	DEVMETHOD(device_shutdown,	fxp_shutdown),
283f7788e8eSJonathan Lemon 	DEVMETHOD(device_suspend,	fxp_suspend),
284f7788e8eSJonathan Lemon 	DEVMETHOD(device_resume,	fxp_resume),
285f7788e8eSJonathan Lemon 
286f7788e8eSJonathan Lemon 	/* MII interface */
287f7788e8eSJonathan Lemon 	DEVMETHOD(miibus_readreg,	fxp_miibus_readreg),
288f7788e8eSJonathan Lemon 	DEVMETHOD(miibus_writereg,	fxp_miibus_writereg),
289f7788e8eSJonathan Lemon 
290f7788e8eSJonathan Lemon 	{ 0, 0 }
291f7788e8eSJonathan Lemon };
292f7788e8eSJonathan Lemon 
293f7788e8eSJonathan Lemon static driver_t fxp_driver = {
294f7788e8eSJonathan Lemon 	"fxp",
295f7788e8eSJonathan Lemon 	fxp_methods,
296f7788e8eSJonathan Lemon 	sizeof(struct fxp_softc),
297f7788e8eSJonathan Lemon };
298f7788e8eSJonathan Lemon 
299f7788e8eSJonathan Lemon static devclass_t fxp_devclass;
300f7788e8eSJonathan Lemon 
301f246e4a1SMatthew N. Dodd DRIVER_MODULE(fxp, pci, fxp_driver, fxp_devclass, 0, 0);
302f7788e8eSJonathan Lemon DRIVER_MODULE(miibus, fxp, miibus_driver, miibus_devclass, 0, 0);
303f7788e8eSJonathan Lemon 
30405bd8c22SMaxime Henrion static struct resource_spec fxp_res_spec_mem[] = {
30505bd8c22SMaxime Henrion 	{ SYS_RES_MEMORY,	FXP_PCI_MMBA,	RF_ACTIVE },
30605bd8c22SMaxime Henrion 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
30705bd8c22SMaxime Henrion 	{ -1, 0 }
30805bd8c22SMaxime Henrion };
30905bd8c22SMaxime Henrion 
31005bd8c22SMaxime Henrion static struct resource_spec fxp_res_spec_io[] = {
31105bd8c22SMaxime Henrion 	{ SYS_RES_IOPORT,	FXP_PCI_IOBA,	RF_ACTIVE },
31205bd8c22SMaxime Henrion 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
31305bd8c22SMaxime Henrion 	{ -1, 0 }
31405bd8c22SMaxime Henrion };
31505bd8c22SMaxime Henrion 
316f7788e8eSJonathan Lemon /*
317dfe61cf1SDavid Greenman  * Wait for the previous command to be accepted (but not necessarily
318dfe61cf1SDavid Greenman  * completed).
319dfe61cf1SDavid Greenman  */
32028935f27SMaxime Henrion static void
321f7788e8eSJonathan Lemon fxp_scb_wait(struct fxp_softc *sc)
322a17c678eSDavid Greenman {
3233cf09dd1SMarcel Moolenaar 	union {
3243cf09dd1SMarcel Moolenaar 		uint16_t w;
3253cf09dd1SMarcel Moolenaar 		uint8_t b[2];
3263cf09dd1SMarcel Moolenaar 	} flowctl;
327a17c678eSDavid Greenman 	int i = 10000;
328a17c678eSDavid Greenman 
3297dced78aSDavid Greenman 	while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i)
3307dced78aSDavid Greenman 		DELAY(2);
3313cf09dd1SMarcel Moolenaar 	if (i == 0) {
3323cf09dd1SMarcel Moolenaar 		flowctl.b[0] = CSR_READ_1(sc, FXP_CSR_FLOWCONTROL);
3333cf09dd1SMarcel Moolenaar 		flowctl.b[1] = CSR_READ_1(sc, FXP_CSR_FLOWCONTROL + 1);
33400c4116bSJonathan Lemon 		device_printf(sc->dev, "SCB timeout: 0x%x 0x%x 0x%x 0x%x\n",
335e8c8b728SJonathan Lemon 		    CSR_READ_1(sc, FXP_CSR_SCB_COMMAND),
336e8c8b728SJonathan Lemon 		    CSR_READ_1(sc, FXP_CSR_SCB_STATACK),
3373cf09dd1SMarcel Moolenaar 		    CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS), flowctl.w);
3383cf09dd1SMarcel Moolenaar 	}
3397dced78aSDavid Greenman }
3407dced78aSDavid Greenman 
34128935f27SMaxime Henrion static void
3422e2b8238SJonathan Lemon fxp_scb_cmd(struct fxp_softc *sc, int cmd)
3432e2b8238SJonathan Lemon {
3442e2b8238SJonathan Lemon 
3452e2b8238SJonathan Lemon 	if (cmd == FXP_SCB_COMMAND_CU_RESUME && sc->cu_resume_bug) {
3462e2b8238SJonathan Lemon 		CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_CB_COMMAND_NOP);
3472e2b8238SJonathan Lemon 		fxp_scb_wait(sc);
3482e2b8238SJonathan Lemon 	}
3492e2b8238SJonathan Lemon 	CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd);
3502e2b8238SJonathan Lemon }
3512e2b8238SJonathan Lemon 
35228935f27SMaxime Henrion static void
35374d1ed23SMaxime Henrion fxp_dma_wait(struct fxp_softc *sc, volatile uint16_t *status,
354209b07bcSMaxime Henrion     bus_dma_tag_t dmat, bus_dmamap_t map)
3557dced78aSDavid Greenman {
3565986d0d2SPyun YongHyeon 	int i;
3577dced78aSDavid Greenman 
3585986d0d2SPyun YongHyeon 	for (i = 10000; i > 0; i--) {
3597dced78aSDavid Greenman 		DELAY(2);
3605986d0d2SPyun YongHyeon 		bus_dmamap_sync(dmat, map,
3615986d0d2SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
3625986d0d2SPyun YongHyeon 		if ((le16toh(*status) & FXP_CB_STATUS_C) != 0)
3635986d0d2SPyun YongHyeon 			break;
364209b07bcSMaxime Henrion 	}
3657dced78aSDavid Greenman 	if (i == 0)
366f7788e8eSJonathan Lemon 		device_printf(sc->dev, "DMA timeout\n");
367a17c678eSDavid Greenman }
368a17c678eSDavid Greenman 
369b96ad4b2SPyun YongHyeon static struct fxp_ident *
370b96ad4b2SPyun YongHyeon fxp_find_ident(device_t dev)
371a17c678eSDavid Greenman {
37274d1ed23SMaxime Henrion 	uint16_t devid;
37374d1ed23SMaxime Henrion 	uint8_t revid;
374f7788e8eSJonathan Lemon 	struct fxp_ident *ident;
375f7788e8eSJonathan Lemon 
37655ce7b51SDavid Greenman 	if (pci_get_vendor(dev) == FXP_VENDORID_INTEL) {
377f7788e8eSJonathan Lemon 		devid = pci_get_device(dev);
378f19fc5d8SJohn Polstra 		revid = pci_get_revid(dev);
379f7788e8eSJonathan Lemon 		for (ident = fxp_ident_table; ident->name != NULL; ident++) {
380f19fc5d8SJohn Polstra 			if (ident->devid == devid &&
381f19fc5d8SJohn Polstra 			    (ident->revid == revid || ident->revid == -1)) {
382b96ad4b2SPyun YongHyeon 				return (ident);
383b96ad4b2SPyun YongHyeon 			}
384b96ad4b2SPyun YongHyeon 		}
385b96ad4b2SPyun YongHyeon 	}
386b96ad4b2SPyun YongHyeon 	return (NULL);
387b96ad4b2SPyun YongHyeon }
388b96ad4b2SPyun YongHyeon 
389b96ad4b2SPyun YongHyeon /*
390b96ad4b2SPyun YongHyeon  * Return identification string if this device is ours.
391b96ad4b2SPyun YongHyeon  */
392b96ad4b2SPyun YongHyeon static int
393b96ad4b2SPyun YongHyeon fxp_probe(device_t dev)
394b96ad4b2SPyun YongHyeon {
395b96ad4b2SPyun YongHyeon 	struct fxp_ident *ident;
396b96ad4b2SPyun YongHyeon 
397b96ad4b2SPyun YongHyeon 	ident = fxp_find_ident(dev);
398b96ad4b2SPyun YongHyeon 	if (ident != NULL) {
399f7788e8eSJonathan Lemon 		device_set_desc(dev, ident->name);
400538565c4SWarner Losh 		return (BUS_PROBE_DEFAULT);
40155ce7b51SDavid Greenman 	}
402f7788e8eSJonathan Lemon 	return (ENXIO);
4036182fdbdSPeter Wemm }
4046182fdbdSPeter Wemm 
405b2badf02SMaxime Henrion static void
406b2badf02SMaxime Henrion fxp_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
407b2badf02SMaxime Henrion {
40874d1ed23SMaxime Henrion 	uint32_t *addr;
409b2badf02SMaxime Henrion 
410b2badf02SMaxime Henrion 	if (error)
411b2badf02SMaxime Henrion 		return;
412b2badf02SMaxime Henrion 
413b2badf02SMaxime Henrion 	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
414b2badf02SMaxime Henrion 	addr = arg;
415b2badf02SMaxime Henrion 	*addr = segs->ds_addr;
416b2badf02SMaxime Henrion }
417b2badf02SMaxime Henrion 
4186182fdbdSPeter Wemm static int
4196182fdbdSPeter Wemm fxp_attach(device_t dev)
420a17c678eSDavid Greenman {
4216720ebccSMaxime Henrion 	struct fxp_softc *sc;
4226720ebccSMaxime Henrion 	struct fxp_cb_tx *tcbp;
4236720ebccSMaxime Henrion 	struct fxp_tx *txp;
424b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
4256720ebccSMaxime Henrion 	struct ifnet *ifp;
42674d1ed23SMaxime Henrion 	uint32_t val;
42774d1ed23SMaxime Henrion 	uint16_t data, myea[ETHER_ADDR_LEN / 2];
428fc74a9f9SBrooks Davis 	u_char eaddr[ETHER_ADDR_LEN];
4297137cea0SPyun YongHyeon 	int i, pmc, prefer_iomap;
4303212724cSJohn Baldwin 	int error;
431a17c678eSDavid Greenman 
4326720ebccSMaxime Henrion 	error = 0;
4336720ebccSMaxime Henrion 	sc = device_get_softc(dev);
434f7788e8eSJonathan Lemon 	sc->dev = dev;
4356008862bSJohn Baldwin 	mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
4364953bccaSNate Lawson 	    MTX_DEF);
4373212724cSJohn Baldwin 	callout_init_mtx(&sc->stat_ch, &sc->sc_mtx, 0);
4384953bccaSNate Lawson 	ifmedia_init(&sc->sc_media, 0, fxp_serial_ifmedia_upd,
4394953bccaSNate Lawson 	    fxp_serial_ifmedia_sts);
440a17c678eSDavid Greenman 
4417ba33d82SBrooks Davis 	ifp = sc->ifp = if_alloc(IFT_ETHER);
4427ba33d82SBrooks Davis 	if (ifp == NULL) {
4437ba33d82SBrooks Davis 		device_printf(dev, "can not if_alloc()\n");
4447ba33d82SBrooks Davis 		error = ENOSPC;
4457ba33d82SBrooks Davis 		goto fail;
4467ba33d82SBrooks Davis 	}
4477ba33d82SBrooks Davis 
448dfe61cf1SDavid Greenman 	/*
4492bce79a2SMaxim Sobolev 	 * Enable bus mastering.
450df373873SWes Peters 	 */
451cf0d8a1eSMaxim Sobolev 	pci_enable_busmaster(dev);
4529fa6ccfbSMatt Jacob 	val = pci_read_config(dev, PCIR_COMMAND, 2);
45379495006SWarner Losh 
454df373873SWes Peters 	/*
4559fa6ccfbSMatt Jacob 	 * Figure out which we should try first - memory mapping or i/o mapping?
4569fa6ccfbSMatt Jacob 	 * We default to memory mapping. Then we accept an override from the
4579fa6ccfbSMatt Jacob 	 * command line. Then we check to see which one is enabled.
458dfe61cf1SDavid Greenman 	 */
4592a05a4ebSMatt Jacob 	prefer_iomap = 0;
46005bd8c22SMaxime Henrion 	resource_int_value(device_get_name(dev), device_get_unit(dev),
46105bd8c22SMaxime Henrion 	    "prefer_iomap", &prefer_iomap);
46205bd8c22SMaxime Henrion 	if (prefer_iomap)
46305bd8c22SMaxime Henrion 		sc->fxp_spec = fxp_res_spec_io;
46405bd8c22SMaxime Henrion 	else
46505bd8c22SMaxime Henrion 		sc->fxp_spec = fxp_res_spec_mem;
4669fa6ccfbSMatt Jacob 
46705bd8c22SMaxime Henrion 	error = bus_alloc_resources(dev, sc->fxp_spec, sc->fxp_res);
46805bd8c22SMaxime Henrion 	if (error) {
46905bd8c22SMaxime Henrion 		if (sc->fxp_spec == fxp_res_spec_mem)
47005bd8c22SMaxime Henrion 			sc->fxp_spec = fxp_res_spec_io;
47105bd8c22SMaxime Henrion 		else
47205bd8c22SMaxime Henrion 			sc->fxp_spec = fxp_res_spec_mem;
47305bd8c22SMaxime Henrion 		error = bus_alloc_resources(dev, sc->fxp_spec, sc->fxp_res);
4749fa6ccfbSMatt Jacob 	}
47505bd8c22SMaxime Henrion 	if (error) {
47605bd8c22SMaxime Henrion 		device_printf(dev, "could not allocate resources\n");
4776182fdbdSPeter Wemm 		error = ENXIO;
478a17c678eSDavid Greenman 		goto fail;
479a17c678eSDavid Greenman 	}
48005bd8c22SMaxime Henrion 
4819fa6ccfbSMatt Jacob 	if (bootverbose) {
4829fa6ccfbSMatt Jacob 		device_printf(dev, "using %s space register mapping\n",
48305bd8c22SMaxime Henrion 		   sc->fxp_spec == fxp_res_spec_mem ? "memory" : "I/O");
4846182fdbdSPeter Wemm 	}
4856182fdbdSPeter Wemm 
486f7788e8eSJonathan Lemon 	/*
487a996f023SPyun YongHyeon 	 * Put CU/RU idle state and prepare full reset.
488f7788e8eSJonathan Lemon 	 */
489f7788e8eSJonathan Lemon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
490f7788e8eSJonathan Lemon 	DELAY(10);
491a996f023SPyun YongHyeon 	/* Full reset and disable interrupts. */
492a996f023SPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET);
493a996f023SPyun YongHyeon 	DELAY(10);
494a996f023SPyun YongHyeon 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
495f7788e8eSJonathan Lemon 
496f7788e8eSJonathan Lemon 	/*
497f7788e8eSJonathan Lemon 	 * Find out how large of an SEEPROM we have.
498f7788e8eSJonathan Lemon 	 */
499f7788e8eSJonathan Lemon 	fxp_autosize_eeprom(sc);
500f7788e8eSJonathan Lemon 
501f7788e8eSJonathan Lemon 	/*
50293b6e2e6SMaxime Henrion 	 * Find out the chip revision; lump all 82557 revs together.
50393b6e2e6SMaxime Henrion 	 */
504b96ad4b2SPyun YongHyeon 	sc->ident = fxp_find_ident(dev);
505b96ad4b2SPyun YongHyeon 	if (sc->ident->ich > 0) {
506b96ad4b2SPyun YongHyeon 		/* Assume ICH controllers are 82559. */
507b96ad4b2SPyun YongHyeon 		sc->revision = FXP_REV_82559_A0;
508b96ad4b2SPyun YongHyeon 	} else {
50993b6e2e6SMaxime Henrion 		fxp_read_eeprom(sc, &data, 5, 1);
51093b6e2e6SMaxime Henrion 		if ((data >> 8) == 1)
51193b6e2e6SMaxime Henrion 			sc->revision = FXP_REV_82557;
51293b6e2e6SMaxime Henrion 		else
51393b6e2e6SMaxime Henrion 			sc->revision = pci_get_revid(dev);
514b96ad4b2SPyun YongHyeon 	}
51593b6e2e6SMaxime Henrion 
51693b6e2e6SMaxime Henrion 	/*
5177137cea0SPyun YongHyeon 	 * Check availability of WOL. 82559ER does not support WOL.
5187137cea0SPyun YongHyeon 	 */
5197137cea0SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4 &&
5207137cea0SPyun YongHyeon 	    sc->revision != FXP_REV_82559S_A) {
5217137cea0SPyun YongHyeon 		fxp_read_eeprom(sc, &data, 10, 1);
5227137cea0SPyun YongHyeon 		if ((data & 0x20) != 0 &&
5237137cea0SPyun YongHyeon 		    pci_find_extcap(sc->dev, PCIY_PMG, &pmc) == 0)
5247137cea0SPyun YongHyeon 			sc->flags |= FXP_FLAG_WOLCAP;
5257137cea0SPyun YongHyeon 	}
5267137cea0SPyun YongHyeon 
52743d8b117SPyun YongHyeon 	/* Receiver lock-up workaround detection. */
52843d8b117SPyun YongHyeon 	fxp_read_eeprom(sc, &data, 3, 1);
52943d8b117SPyun YongHyeon 	if ((data & 0x03) != 0x03) {
53043d8b117SPyun YongHyeon 		sc->flags |= FXP_FLAG_RXBUG;
53143d8b117SPyun YongHyeon 		device_printf(dev, "Enabling Rx lock-up workaround\n");
53243d8b117SPyun YongHyeon 	}
53343d8b117SPyun YongHyeon 
5347137cea0SPyun YongHyeon 	/*
5353bd07cfdSJonathan Lemon 	 * Determine whether we must use the 503 serial interface.
536f7788e8eSJonathan Lemon 	 */
537f7788e8eSJonathan Lemon 	fxp_read_eeprom(sc, &data, 6, 1);
53893b6e2e6SMaxime Henrion 	if (sc->revision == FXP_REV_82557 && (data & FXP_PHY_DEVICE_MASK) != 0
5394ed53076SMaxime Henrion 	    && (data & FXP_PHY_SERIAL_ONLY))
540dedabebfSJonathan Lemon 		sc->flags |= FXP_FLAG_SERIAL_MEDIA;
541f7788e8eSJonathan Lemon 
5428da9c507SPyun YongHyeon 	fxp_sysctl_node(sc);
54372a32a26SJonathan Lemon 	/*
5442e2b8238SJonathan Lemon 	 * Enable workarounds for certain chip revision deficiencies.
54500c4116bSJonathan Lemon 	 *
54672a32a26SJonathan Lemon 	 * Systems based on the ICH2/ICH2-M chip from Intel, and possibly
54772a32a26SJonathan Lemon 	 * some systems based a normal 82559 design, have a defect where
54872a32a26SJonathan Lemon 	 * the chip can cause a PCI protocol violation if it receives
54900c4116bSJonathan Lemon 	 * a CU_RESUME command when it is entering the IDLE state.  The
55000c4116bSJonathan Lemon 	 * workaround is to disable Dynamic Standby Mode, so the chip never
55100c4116bSJonathan Lemon 	 * deasserts CLKRUN#, and always remains in an active state.
55200c4116bSJonathan Lemon 	 *
55300c4116bSJonathan Lemon 	 * See Intel 82801BA/82801BAM Specification Update, Errata #30.
5542e2b8238SJonathan Lemon 	 */
555b96ad4b2SPyun YongHyeon 	if ((sc->ident->ich >= 2 && sc->ident->ich <= 3) ||
556b96ad4b2SPyun YongHyeon 	    (sc->ident->ich == 0 && sc->revision >= FXP_REV_82559_A0)) {
55700c4116bSJonathan Lemon 		fxp_read_eeprom(sc, &data, 10, 1);
55800c4116bSJonathan Lemon 		if (data & 0x02) {			/* STB enable */
55974d1ed23SMaxime Henrion 			uint16_t cksum;
56000c4116bSJonathan Lemon 			int i;
56100c4116bSJonathan Lemon 
56200c4116bSJonathan Lemon 			device_printf(dev,
563001cfa92SJonathan Lemon 			    "Disabling dynamic standby mode in EEPROM\n");
56400c4116bSJonathan Lemon 			data &= ~0x02;
56500c4116bSJonathan Lemon 			fxp_write_eeprom(sc, &data, 10, 1);
56600c4116bSJonathan Lemon 			device_printf(dev, "New EEPROM ID: 0x%x\n", data);
56700c4116bSJonathan Lemon 			cksum = 0;
56800c4116bSJonathan Lemon 			for (i = 0; i < (1 << sc->eeprom_size) - 1; i++) {
56900c4116bSJonathan Lemon 				fxp_read_eeprom(sc, &data, i, 1);
57000c4116bSJonathan Lemon 				cksum += data;
57100c4116bSJonathan Lemon 			}
57200c4116bSJonathan Lemon 			i = (1 << sc->eeprom_size) - 1;
57300c4116bSJonathan Lemon 			cksum = 0xBABA - cksum;
57400c4116bSJonathan Lemon 			fxp_read_eeprom(sc, &data, i, 1);
57500c4116bSJonathan Lemon 			fxp_write_eeprom(sc, &cksum, i, 1);
57600c4116bSJonathan Lemon 			device_printf(dev,
57700c4116bSJonathan Lemon 			    "EEPROM checksum @ 0x%x: 0x%x -> 0x%x\n",
57800c4116bSJonathan Lemon 			    i, data, cksum);
57900c4116bSJonathan Lemon #if 1
58000c4116bSJonathan Lemon 			/*
58100c4116bSJonathan Lemon 			 * If the user elects to continue, try the software
58200c4116bSJonathan Lemon 			 * workaround, as it is better than nothing.
58300c4116bSJonathan Lemon 			 */
5842e2b8238SJonathan Lemon 			sc->flags |= FXP_FLAG_CU_RESUME_BUG;
58500c4116bSJonathan Lemon #endif
58600c4116bSJonathan Lemon 		}
58700c4116bSJonathan Lemon 	}
5882e2b8238SJonathan Lemon 
5892e2b8238SJonathan Lemon 	/*
5903bd07cfdSJonathan Lemon 	 * If we are not a 82557 chip, we can enable extended features.
5913bd07cfdSJonathan Lemon 	 */
59272a32a26SJonathan Lemon 	if (sc->revision != FXP_REV_82557) {
5933bd07cfdSJonathan Lemon 		/*
59474396a0aSJonathan Lemon 		 * If MWI is enabled in the PCI configuration, and there
59574396a0aSJonathan Lemon 		 * is a valid cacheline size (8 or 16 dwords), then tell
59674396a0aSJonathan Lemon 		 * the board to turn on MWI.
5973bd07cfdSJonathan Lemon 		 */
59874396a0aSJonathan Lemon 		if (val & PCIM_CMD_MWRICEN &&
59974396a0aSJonathan Lemon 		    pci_read_config(dev, PCIR_CACHELNSZ, 1) != 0)
6003bd07cfdSJonathan Lemon 			sc->flags |= FXP_FLAG_MWI_ENABLE;
6013bd07cfdSJonathan Lemon 
6023bd07cfdSJonathan Lemon 		/* turn on the extended TxCB feature */
6033bd07cfdSJonathan Lemon 		sc->flags |= FXP_FLAG_EXT_TXCB;
60444e0bc11SYaroslav Tykhiy 
60544e0bc11SYaroslav Tykhiy 		/* enable reception of long frames for VLAN */
60644e0bc11SYaroslav Tykhiy 		sc->flags |= FXP_FLAG_LONG_PKT_EN;
60744e0bc11SYaroslav Tykhiy 	} else {
60844e0bc11SYaroslav Tykhiy 		/* a hack to get long VLAN frames on a 82557 */
60944e0bc11SYaroslav Tykhiy 		sc->flags |= FXP_FLAG_SAVE_BAD;
6103bd07cfdSJonathan Lemon 	}
6113bd07cfdSJonathan Lemon 
612f13075afSPyun YongHyeon 	/* For 82559 or later chips, Rx checksum offload is supported. */
613829b278eSPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0) {
614829b278eSPyun YongHyeon 		/* 82559ER does not support Rx checksum offloading. */
615829b278eSPyun YongHyeon 		if (sc->ident->devid != 0x1209)
616f13075afSPyun YongHyeon 			sc->flags |= FXP_FLAG_82559_RXCSUM;
617829b278eSPyun YongHyeon 	}
6183bd07cfdSJonathan Lemon 	/*
619c8bca6dcSBill Paul 	 * Enable use of extended RFDs and TCBs for 82550
620c8bca6dcSBill Paul 	 * and later chips. Note: we need extended TXCB support
621c8bca6dcSBill Paul 	 * too, but that's already enabled by the code above.
622c8bca6dcSBill Paul 	 * Be careful to do this only on the right devices.
623c8bca6dcSBill Paul 	 */
624507feeafSMaxime Henrion 	if (sc->revision == FXP_REV_82550 || sc->revision == FXP_REV_82550_C ||
625507feeafSMaxime Henrion 	    sc->revision == FXP_REV_82551_E || sc->revision == FXP_REV_82551_F
626507feeafSMaxime Henrion 	    || sc->revision == FXP_REV_82551_10) {
627c8bca6dcSBill Paul 		sc->rfa_size = sizeof (struct fxp_rfa);
628c8bca6dcSBill Paul 		sc->tx_cmd = FXP_CB_COMMAND_IPCBXMIT;
629c8bca6dcSBill Paul 		sc->flags |= FXP_FLAG_EXT_RFA;
630f13075afSPyun YongHyeon 		/* Use extended RFA instead of 82559 checksum mode. */
631f13075afSPyun YongHyeon 		sc->flags &= ~FXP_FLAG_82559_RXCSUM;
632c8bca6dcSBill Paul 	} else {
633c8bca6dcSBill Paul 		sc->rfa_size = sizeof (struct fxp_rfa) - FXP_RFAX_LEN;
634c8bca6dcSBill Paul 		sc->tx_cmd = FXP_CB_COMMAND_XMIT;
635c8bca6dcSBill Paul 	}
636c8bca6dcSBill Paul 
637c8bca6dcSBill Paul 	/*
638b2badf02SMaxime Henrion 	 * Allocate DMA tags and DMA safe memory.
639b2badf02SMaxime Henrion 	 */
64040c20505SMaxime Henrion 	sc->maxtxseg = FXP_NTXSEG;
641c21e84e4SPyun YongHyeon 	sc->maxsegsize = MCLBYTES;
642c21e84e4SPyun YongHyeon 	if (sc->flags & FXP_FLAG_EXT_RFA) {
64340c20505SMaxime Henrion 		sc->maxtxseg--;
644c21e84e4SPyun YongHyeon 		sc->maxsegsize = FXP_TSO_SEGSIZE;
645c21e84e4SPyun YongHyeon 	}
646c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 2, 0,
647c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
648c21e84e4SPyun YongHyeon 	    sc->maxsegsize * sc->maxtxseg + sizeof(struct ether_vlan_header),
649c21e84e4SPyun YongHyeon 	    sc->maxtxseg, sc->maxsegsize, 0,
650a2057a72SPyun YongHyeon 	    busdma_lock_mutex, &Giant, &sc->fxp_txmtag);
651b2badf02SMaxime Henrion 	if (error) {
652a2057a72SPyun YongHyeon 		device_printf(dev, "could not create TX DMA tag\n");
653a2057a72SPyun YongHyeon 		goto fail;
654a2057a72SPyun YongHyeon 	}
655a2057a72SPyun YongHyeon 
656a2057a72SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 2, 0,
657a2057a72SPyun YongHyeon 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
658a2057a72SPyun YongHyeon 	    MCLBYTES, 1, MCLBYTES, 0,
659a2057a72SPyun YongHyeon 	    busdma_lock_mutex, &Giant, &sc->fxp_rxmtag);
660a2057a72SPyun YongHyeon 	if (error) {
661a2057a72SPyun YongHyeon 		device_printf(dev, "could not create RX DMA tag\n");
662b2badf02SMaxime Henrion 		goto fail;
663b2badf02SMaxime Henrion 	}
664b2badf02SMaxime Henrion 
665c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0,
666c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
667c2175ff5SMarius Strobl 	    sizeof(struct fxp_stats), 1, sizeof(struct fxp_stats), 0,
668c2175ff5SMarius Strobl 	    busdma_lock_mutex, &Giant, &sc->fxp_stag);
669b2badf02SMaxime Henrion 	if (error) {
670a2057a72SPyun YongHyeon 		device_printf(dev, "could not create stats DMA tag\n");
671b2badf02SMaxime Henrion 		goto fail;
672b2badf02SMaxime Henrion 	}
673b2badf02SMaxime Henrion 
674b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->fxp_stag, (void **)&sc->fxp_stats,
675aafb3ebbSMaxime Henrion 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->fxp_smap);
676a2057a72SPyun YongHyeon 	if (error) {
677a2057a72SPyun YongHyeon 		device_printf(dev, "could not allocate stats DMA memory\n");
6784953bccaSNate Lawson 		goto fail;
679a2057a72SPyun YongHyeon 	}
680b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->fxp_stag, sc->fxp_smap, sc->fxp_stats,
681b2badf02SMaxime Henrion 	    sizeof(struct fxp_stats), fxp_dma_map_addr, &sc->stats_addr, 0);
682b2badf02SMaxime Henrion 	if (error) {
683a2057a72SPyun YongHyeon 		device_printf(dev, "could not load the stats DMA buffer\n");
684b2badf02SMaxime Henrion 		goto fail;
685b2badf02SMaxime Henrion 	}
686b2badf02SMaxime Henrion 
687c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0,
688c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
689c2175ff5SMarius Strobl 	    FXP_TXCB_SZ, 1, FXP_TXCB_SZ, 0,
690c2175ff5SMarius Strobl 	    busdma_lock_mutex, &Giant, &sc->cbl_tag);
691b2badf02SMaxime Henrion 	if (error) {
692a2057a72SPyun YongHyeon 		device_printf(dev, "could not create TxCB DMA tag\n");
693b2badf02SMaxime Henrion 		goto fail;
694b2badf02SMaxime Henrion 	}
695b2badf02SMaxime Henrion 
696b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->cbl_tag, (void **)&sc->fxp_desc.cbl_list,
697aafb3ebbSMaxime Henrion 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->cbl_map);
698a2057a72SPyun YongHyeon 	if (error) {
699a2057a72SPyun YongHyeon 		device_printf(dev, "could not allocate TxCB DMA memory\n");
7004953bccaSNate Lawson 		goto fail;
701a2057a72SPyun YongHyeon 	}
702b2badf02SMaxime Henrion 
703b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->cbl_tag, sc->cbl_map,
704b2badf02SMaxime Henrion 	    sc->fxp_desc.cbl_list, FXP_TXCB_SZ, fxp_dma_map_addr,
705b2badf02SMaxime Henrion 	    &sc->fxp_desc.cbl_addr, 0);
706b2badf02SMaxime Henrion 	if (error) {
707a2057a72SPyun YongHyeon 		device_printf(dev, "could not load TxCB DMA buffer\n");
708b2badf02SMaxime Henrion 		goto fail;
709b2badf02SMaxime Henrion 	}
710b2badf02SMaxime Henrion 
711c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0,
712c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
713c2175ff5SMarius Strobl 	    sizeof(struct fxp_cb_mcs), 1, sizeof(struct fxp_cb_mcs), 0,
714c2175ff5SMarius Strobl 	    busdma_lock_mutex, &Giant, &sc->mcs_tag);
715b2badf02SMaxime Henrion 	if (error) {
716a2057a72SPyun YongHyeon 		device_printf(dev,
717a2057a72SPyun YongHyeon 		    "could not create multicast setup DMA tag\n");
718b2badf02SMaxime Henrion 		goto fail;
719b2badf02SMaxime Henrion 	}
720b2badf02SMaxime Henrion 
721b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->mcs_tag, (void **)&sc->mcsp,
722a2057a72SPyun YongHyeon 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->mcs_map);
723a2057a72SPyun YongHyeon 	if (error) {
724a2057a72SPyun YongHyeon 		device_printf(dev,
725a2057a72SPyun YongHyeon 		    "could not allocate multicast setup DMA memory\n");
7264953bccaSNate Lawson 		goto fail;
727a2057a72SPyun YongHyeon 	}
728b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->mcs_tag, sc->mcs_map, sc->mcsp,
729b2badf02SMaxime Henrion 	    sizeof(struct fxp_cb_mcs), fxp_dma_map_addr, &sc->mcs_addr, 0);
730b2badf02SMaxime Henrion 	if (error) {
731a2057a72SPyun YongHyeon 		device_printf(dev,
732a2057a72SPyun YongHyeon 		    "can't load the multicast setup DMA buffer\n");
733b2badf02SMaxime Henrion 		goto fail;
734b2badf02SMaxime Henrion 	}
735b2badf02SMaxime Henrion 
736b2badf02SMaxime Henrion 	/*
7376720ebccSMaxime Henrion 	 * Pre-allocate the TX DMA maps and setup the pointers to
7386720ebccSMaxime Henrion 	 * the TX command blocks.
739b2badf02SMaxime Henrion 	 */
7406720ebccSMaxime Henrion 	txp = sc->fxp_desc.tx_list;
7416720ebccSMaxime Henrion 	tcbp = sc->fxp_desc.cbl_list;
7424cec1653SMaxime Henrion 	for (i = 0; i < FXP_NTXCB; i++) {
7436720ebccSMaxime Henrion 		txp[i].tx_cb = tcbp + i;
744a2057a72SPyun YongHyeon 		error = bus_dmamap_create(sc->fxp_txmtag, 0, &txp[i].tx_map);
745b2badf02SMaxime Henrion 		if (error) {
746b2badf02SMaxime Henrion 			device_printf(dev, "can't create DMA map for TX\n");
747b2badf02SMaxime Henrion 			goto fail;
748b2badf02SMaxime Henrion 		}
749b2badf02SMaxime Henrion 	}
750a2057a72SPyun YongHyeon 	error = bus_dmamap_create(sc->fxp_rxmtag, 0, &sc->spare_map);
751b2badf02SMaxime Henrion 	if (error) {
752b2badf02SMaxime Henrion 		device_printf(dev, "can't create spare DMA map\n");
753b2badf02SMaxime Henrion 		goto fail;
754b2badf02SMaxime Henrion 	}
755b2badf02SMaxime Henrion 
756b2badf02SMaxime Henrion 	/*
757b2badf02SMaxime Henrion 	 * Pre-allocate our receive buffers.
758b2badf02SMaxime Henrion 	 */
759b2badf02SMaxime Henrion 	sc->fxp_desc.rx_head = sc->fxp_desc.rx_tail = NULL;
760b2badf02SMaxime Henrion 	for (i = 0; i < FXP_NRFABUFS; i++) {
761b2badf02SMaxime Henrion 		rxp = &sc->fxp_desc.rx_list[i];
762a2057a72SPyun YongHyeon 		error = bus_dmamap_create(sc->fxp_rxmtag, 0, &rxp->rx_map);
763b2badf02SMaxime Henrion 		if (error) {
764b2badf02SMaxime Henrion 			device_printf(dev, "can't create DMA map for RX\n");
765b2badf02SMaxime Henrion 			goto fail;
766b2badf02SMaxime Henrion 		}
76785050421SPyun YongHyeon 		if (fxp_new_rfabuf(sc, rxp) != 0) {
7684953bccaSNate Lawson 			error = ENOMEM;
7694953bccaSNate Lawson 			goto fail;
7704953bccaSNate Lawson 		}
77185050421SPyun YongHyeon 		fxp_add_rfabuf(sc, rxp);
772b2badf02SMaxime Henrion 	}
773b2badf02SMaxime Henrion 
774b2badf02SMaxime Henrion 	/*
775f7788e8eSJonathan Lemon 	 * Read MAC address.
776f7788e8eSJonathan Lemon 	 */
77783e6547dSMaxime Henrion 	fxp_read_eeprom(sc, myea, 0, 3);
778fc74a9f9SBrooks Davis 	eaddr[0] = myea[0] & 0xff;
779fc74a9f9SBrooks Davis 	eaddr[1] = myea[0] >> 8;
780fc74a9f9SBrooks Davis 	eaddr[2] = myea[1] & 0xff;
781fc74a9f9SBrooks Davis 	eaddr[3] = myea[1] >> 8;
782fc74a9f9SBrooks Davis 	eaddr[4] = myea[2] & 0xff;
783fc74a9f9SBrooks Davis 	eaddr[5] = myea[2] >> 8;
784f7788e8eSJonathan Lemon 	if (bootverbose) {
7852e2b8238SJonathan Lemon 		device_printf(dev, "PCI IDs: %04x %04x %04x %04x %04x\n",
786f7788e8eSJonathan Lemon 		    pci_get_vendor(dev), pci_get_device(dev),
7872e2b8238SJonathan Lemon 		    pci_get_subvendor(dev), pci_get_subdevice(dev),
7882e2b8238SJonathan Lemon 		    pci_get_revid(dev));
78972a32a26SJonathan Lemon 		fxp_read_eeprom(sc, &data, 10, 1);
79072a32a26SJonathan Lemon 		device_printf(dev, "Dynamic Standby mode is %s\n",
79172a32a26SJonathan Lemon 		    data & 0x02 ? "enabled" : "disabled");
792f7788e8eSJonathan Lemon 	}
793f7788e8eSJonathan Lemon 
794f7788e8eSJonathan Lemon 	/*
795f7788e8eSJonathan Lemon 	 * If this is only a 10Mbps device, then there is no MII, and
796f7788e8eSJonathan Lemon 	 * the PHY will use a serial interface instead.
797f7788e8eSJonathan Lemon 	 *
798f7788e8eSJonathan Lemon 	 * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter
799f7788e8eSJonathan Lemon 	 * doesn't have a programming interface of any sort.  The
800f7788e8eSJonathan Lemon 	 * media is sensed automatically based on how the link partner
801f7788e8eSJonathan Lemon 	 * is configured.  This is, in essence, manual configuration.
802f7788e8eSJonathan Lemon 	 */
803f7788e8eSJonathan Lemon 	if (sc->flags & FXP_FLAG_SERIAL_MEDIA) {
804f7788e8eSJonathan Lemon 		ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
805f7788e8eSJonathan Lemon 		ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL);
806f7788e8eSJonathan Lemon 	} else {
807f7788e8eSJonathan Lemon 		if (mii_phy_probe(dev, &sc->miibus, fxp_ifmedia_upd,
808f7788e8eSJonathan Lemon 		    fxp_ifmedia_sts)) {
809f7788e8eSJonathan Lemon 	                device_printf(dev, "MII without any PHY!\n");
8106182fdbdSPeter Wemm 			error = ENXIO;
811ba8c6fd5SDavid Greenman 			goto fail;
812a17c678eSDavid Greenman 		}
813f7788e8eSJonathan Lemon 	}
814dccee1a1SDavid Greenman 
8159bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
816fb583156SDavid Greenman 	ifp->if_init = fxp_init;
817ba8c6fd5SDavid Greenman 	ifp->if_softc = sc;
818ba8c6fd5SDavid Greenman 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
819ba8c6fd5SDavid Greenman 	ifp->if_ioctl = fxp_ioctl;
820ba8c6fd5SDavid Greenman 	ifp->if_start = fxp_start;
821a17c678eSDavid Greenman 
8225fe9116bSYaroslav Tykhiy 	ifp->if_capabilities = ifp->if_capenable = 0;
8235fe9116bSYaroslav Tykhiy 
824c21e84e4SPyun YongHyeon 	/* Enable checksum offload/TSO for 82550 or better chips */
825c8bca6dcSBill Paul 	if (sc->flags & FXP_FLAG_EXT_RFA) {
826c21e84e4SPyun YongHyeon 		ifp->if_hwassist = FXP_CSUM_FEATURES | CSUM_TSO;
827c21e84e4SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_HWCSUM | IFCAP_TSO4;
828c21e84e4SPyun YongHyeon 		ifp->if_capenable |= IFCAP_HWCSUM | IFCAP_TSO4;
829c8bca6dcSBill Paul 	}
830c8bca6dcSBill Paul 
831f13075afSPyun YongHyeon 	if (sc->flags & FXP_FLAG_82559_RXCSUM) {
832f13075afSPyun YongHyeon 		ifp->if_capabilities |= IFCAP_RXCSUM;
833f13075afSPyun YongHyeon 		ifp->if_capenable |= IFCAP_RXCSUM;
834f13075afSPyun YongHyeon 	}
835f13075afSPyun YongHyeon 
8367137cea0SPyun YongHyeon 	if (sc->flags & FXP_FLAG_WOLCAP) {
8377137cea0SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_WOL_MAGIC;
8387137cea0SPyun YongHyeon 		ifp->if_capenable |= IFCAP_WOL_MAGIC;
8397137cea0SPyun YongHyeon 	}
8407137cea0SPyun YongHyeon 
841fb917226SRuslan Ermilov #ifdef DEVICE_POLLING
842fb917226SRuslan Ermilov 	/* Inform the world we support polling. */
843fb917226SRuslan Ermilov 	ifp->if_capabilities |= IFCAP_POLLING;
844fb917226SRuslan Ermilov #endif
845fb917226SRuslan Ermilov 
846dfe61cf1SDavid Greenman 	/*
8474953bccaSNate Lawson 	 * Attach the interface.
8484953bccaSNate Lawson 	 */
849fc74a9f9SBrooks Davis 	ether_ifattach(ifp, eaddr);
8504953bccaSNate Lawson 
8514953bccaSNate Lawson 	/*
852e8c8b728SJonathan Lemon 	 * Tell the upper layer(s) we support long frames.
8535fe9116bSYaroslav Tykhiy 	 * Must appear after the call to ether_ifattach() because
8545fe9116bSYaroslav Tykhiy 	 * ether_ifattach() sets ifi_hdrlen to the default value.
855e8c8b728SJonathan Lemon 	 */
856e8c8b728SJonathan Lemon 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
857673d9191SSam Leffler 	ifp->if_capabilities |= IFCAP_VLAN_MTU;
85844e0bc11SYaroslav Tykhiy 	ifp->if_capenable |= IFCAP_VLAN_MTU; /* the hw bits already set */
859bd4fa9d9SPyun YongHyeon 	if ((sc->flags & FXP_FLAG_EXT_RFA) != 0) {
860bd4fa9d9SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_VLAN_HWTAGGING |
861bd4fa9d9SPyun YongHyeon 		    IFCAP_VLAN_HWCSUM;
862bd4fa9d9SPyun YongHyeon 		ifp->if_capenable |= IFCAP_VLAN_HWTAGGING |
863bd4fa9d9SPyun YongHyeon 		    IFCAP_VLAN_HWCSUM;
864bd4fa9d9SPyun YongHyeon 	}
865e8c8b728SJonathan Lemon 
866483b9871SDavid Greenman 	/*
8673114fdb4SDavid Greenman 	 * Let the system queue as many packets as we have available
8683114fdb4SDavid Greenman 	 * TX descriptors.
869483b9871SDavid Greenman 	 */
8707929aa03SMax Laier 	IFQ_SET_MAXLEN(&ifp->if_snd, FXP_NTXCB - 1);
8717929aa03SMax Laier 	ifp->if_snd.ifq_drv_maxlen = FXP_NTXCB - 1;
8727929aa03SMax Laier 	IFQ_SET_READY(&ifp->if_snd);
8734a684684SDavid Greenman 
874201afb0eSMaxime Henrion 	/*
8754953bccaSNate Lawson 	 * Hook our interrupt after all initialization is complete.
876201afb0eSMaxime Henrion 	 */
87705bd8c22SMaxime Henrion 	error = bus_setup_intr(dev, sc->fxp_res[1], INTR_TYPE_NET | INTR_MPSAFE,
878ef544f63SPaolo Pisati 			       NULL, fxp_intr, sc, &sc->ih);
879201afb0eSMaxime Henrion 	if (error) {
880201afb0eSMaxime Henrion 		device_printf(dev, "could not setup irq\n");
881fc74a9f9SBrooks Davis 		ether_ifdetach(sc->ifp);
882201afb0eSMaxime Henrion 		goto fail;
883201afb0eSMaxime Henrion 	}
884201afb0eSMaxime Henrion 
8857137cea0SPyun YongHyeon 	/*
8867137cea0SPyun YongHyeon 	 * Configure hardware to reject magic frames otherwise
8877137cea0SPyun YongHyeon 	 * system will hang on recipt of magic frames.
8887137cea0SPyun YongHyeon 	 */
8897137cea0SPyun YongHyeon 	if ((sc->flags & FXP_FLAG_WOLCAP) != 0) {
8907137cea0SPyun YongHyeon 		FXP_LOCK(sc);
8917137cea0SPyun YongHyeon 		/* Clear wakeup events. */
892af75b654SPyun YongHyeon 		CSR_WRITE_1(sc, FXP_CSR_PMDR, CSR_READ_1(sc, FXP_CSR_PMDR));
8937137cea0SPyun YongHyeon 		fxp_init_body(sc);
8947137cea0SPyun YongHyeon 		fxp_stop(sc);
8957137cea0SPyun YongHyeon 		FXP_UNLOCK(sc);
8967137cea0SPyun YongHyeon 	}
8977137cea0SPyun YongHyeon 
898a17c678eSDavid Greenman fail:
8991b5a39d3SBrooks Davis 	if (error)
900f7788e8eSJonathan Lemon 		fxp_release(sc);
901f7788e8eSJonathan Lemon 	return (error);
902f7788e8eSJonathan Lemon }
903f7788e8eSJonathan Lemon 
904f7788e8eSJonathan Lemon /*
9054953bccaSNate Lawson  * Release all resources.  The softc lock should not be held and the
9064953bccaSNate Lawson  * interrupt should already be torn down.
907f7788e8eSJonathan Lemon  */
908f7788e8eSJonathan Lemon static void
909f7788e8eSJonathan Lemon fxp_release(struct fxp_softc *sc)
910f7788e8eSJonathan Lemon {
911b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
912b2badf02SMaxime Henrion 	struct fxp_tx *txp;
913b2badf02SMaxime Henrion 	int i;
914b2badf02SMaxime Henrion 
91567fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_NOTOWNED);
916670f5d73SMaxime Henrion 	KASSERT(sc->ih == NULL,
917670f5d73SMaxime Henrion 	    ("fxp_release() called with intr handle still active"));
9184953bccaSNate Lawson 	if (sc->miibus)
9194953bccaSNate Lawson 		device_delete_child(sc->dev, sc->miibus);
9204953bccaSNate Lawson 	bus_generic_detach(sc->dev);
9214953bccaSNate Lawson 	ifmedia_removeall(&sc->sc_media);
922b2badf02SMaxime Henrion 	if (sc->fxp_desc.cbl_list) {
923b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->cbl_tag, sc->cbl_map);
924b2badf02SMaxime Henrion 		bus_dmamem_free(sc->cbl_tag, sc->fxp_desc.cbl_list,
925b2badf02SMaxime Henrion 		    sc->cbl_map);
926b2badf02SMaxime Henrion 	}
927b2badf02SMaxime Henrion 	if (sc->fxp_stats) {
928b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->fxp_stag, sc->fxp_smap);
929b2badf02SMaxime Henrion 		bus_dmamem_free(sc->fxp_stag, sc->fxp_stats, sc->fxp_smap);
930b2badf02SMaxime Henrion 	}
931b2badf02SMaxime Henrion 	if (sc->mcsp) {
932b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->mcs_tag, sc->mcs_map);
933b2badf02SMaxime Henrion 		bus_dmamem_free(sc->mcs_tag, sc->mcsp, sc->mcs_map);
934b2badf02SMaxime Henrion 	}
93505bd8c22SMaxime Henrion 	bus_release_resources(sc->dev, sc->fxp_spec, sc->fxp_res);
936a2057a72SPyun YongHyeon 	if (sc->fxp_rxmtag) {
937b983c7b3SMaxime Henrion 		for (i = 0; i < FXP_NRFABUFS; i++) {
938b983c7b3SMaxime Henrion 			rxp = &sc->fxp_desc.rx_list[i];
939b983c7b3SMaxime Henrion 			if (rxp->rx_mbuf != NULL) {
940a2057a72SPyun YongHyeon 				bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
941b983c7b3SMaxime Henrion 				    BUS_DMASYNC_POSTREAD);
942a2057a72SPyun YongHyeon 				bus_dmamap_unload(sc->fxp_rxmtag, rxp->rx_map);
943b983c7b3SMaxime Henrion 				m_freem(rxp->rx_mbuf);
944b983c7b3SMaxime Henrion 			}
945a2057a72SPyun YongHyeon 			bus_dmamap_destroy(sc->fxp_rxmtag, rxp->rx_map);
946b983c7b3SMaxime Henrion 		}
947a2057a72SPyun YongHyeon 		bus_dmamap_destroy(sc->fxp_rxmtag, sc->spare_map);
948a2057a72SPyun YongHyeon 		bus_dma_tag_destroy(sc->fxp_rxmtag);
949a2057a72SPyun YongHyeon 	}
950a2057a72SPyun YongHyeon 	if (sc->fxp_txmtag) {
951b983c7b3SMaxime Henrion 		for (i = 0; i < FXP_NTXCB; i++) {
952b983c7b3SMaxime Henrion 			txp = &sc->fxp_desc.tx_list[i];
953b983c7b3SMaxime Henrion 			if (txp->tx_mbuf != NULL) {
954a2057a72SPyun YongHyeon 				bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map,
955b983c7b3SMaxime Henrion 				    BUS_DMASYNC_POSTWRITE);
956a2057a72SPyun YongHyeon 				bus_dmamap_unload(sc->fxp_txmtag, txp->tx_map);
957b983c7b3SMaxime Henrion 				m_freem(txp->tx_mbuf);
958b983c7b3SMaxime Henrion 			}
959a2057a72SPyun YongHyeon 			bus_dmamap_destroy(sc->fxp_txmtag, txp->tx_map);
960b983c7b3SMaxime Henrion 		}
961a2057a72SPyun YongHyeon 		bus_dma_tag_destroy(sc->fxp_txmtag);
962b983c7b3SMaxime Henrion 	}
963c4bf1e90SMaxime Henrion 	if (sc->fxp_stag)
964c4bf1e90SMaxime Henrion 		bus_dma_tag_destroy(sc->fxp_stag);
965b2badf02SMaxime Henrion 	if (sc->cbl_tag)
966b2badf02SMaxime Henrion 		bus_dma_tag_destroy(sc->cbl_tag);
967b2badf02SMaxime Henrion 	if (sc->mcs_tag)
968b2badf02SMaxime Henrion 		bus_dma_tag_destroy(sc->mcs_tag);
969fc74a9f9SBrooks Davis 	if (sc->ifp)
970fc74a9f9SBrooks Davis 		if_free(sc->ifp);
97172a32a26SJonathan Lemon 
9720f4dc94cSChuck Paterson 	mtx_destroy(&sc->sc_mtx);
9736182fdbdSPeter Wemm }
9746182fdbdSPeter Wemm 
9756182fdbdSPeter Wemm /*
9766182fdbdSPeter Wemm  * Detach interface.
9776182fdbdSPeter Wemm  */
9786182fdbdSPeter Wemm static int
9796182fdbdSPeter Wemm fxp_detach(device_t dev)
9806182fdbdSPeter Wemm {
9816182fdbdSPeter Wemm 	struct fxp_softc *sc = device_get_softc(dev);
9826182fdbdSPeter Wemm 
98340929967SGleb Smirnoff #ifdef DEVICE_POLLING
98440929967SGleb Smirnoff 	if (sc->ifp->if_capenable & IFCAP_POLLING)
98540929967SGleb Smirnoff 		ether_poll_deregister(sc->ifp);
98640929967SGleb Smirnoff #endif
98740929967SGleb Smirnoff 
9884953bccaSNate Lawson 	FXP_LOCK(sc);
9896182fdbdSPeter Wemm 	/*
99032cd7a9cSWarner Losh 	 * Stop DMA and drop transmit queue, but disable interrupts first.
99120f0c80fSMaxime Henrion 	 */
99220f0c80fSMaxime Henrion 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
99320f0c80fSMaxime Henrion 	fxp_stop(sc);
99432cd7a9cSWarner Losh 	FXP_UNLOCK(sc);
9959eda9d7aSJohn Baldwin 	callout_drain(&sc->stat_ch);
99620f0c80fSMaxime Henrion 
9976182fdbdSPeter Wemm 	/*
9983212724cSJohn Baldwin 	 * Close down routes etc.
9993212724cSJohn Baldwin 	 */
10003212724cSJohn Baldwin 	ether_ifdetach(sc->ifp);
10013212724cSJohn Baldwin 
10023212724cSJohn Baldwin 	/*
10034953bccaSNate Lawson 	 * Unhook interrupt before dropping lock. This is to prevent
10044953bccaSNate Lawson 	 * races with fxp_intr().
10056182fdbdSPeter Wemm 	 */
100605bd8c22SMaxime Henrion 	bus_teardown_intr(sc->dev, sc->fxp_res[1], sc->ih);
10074953bccaSNate Lawson 	sc->ih = NULL;
10086182fdbdSPeter Wemm 
1009f7788e8eSJonathan Lemon 	/* Release our allocated resources. */
1010f7788e8eSJonathan Lemon 	fxp_release(sc);
1011f7788e8eSJonathan Lemon 	return (0);
1012a17c678eSDavid Greenman }
1013a17c678eSDavid Greenman 
1014a17c678eSDavid Greenman /*
10154a684684SDavid Greenman  * Device shutdown routine. Called at system shutdown after sync. The
1016a17c678eSDavid Greenman  * main purpose of this routine is to shut off receiver DMA so that
1017a17c678eSDavid Greenman  * kernel memory doesn't get clobbered during warmboot.
1018a17c678eSDavid Greenman  */
10196182fdbdSPeter Wemm static int
10206182fdbdSPeter Wemm fxp_shutdown(device_t dev)
1021a17c678eSDavid Greenman {
10223212724cSJohn Baldwin 
10236182fdbdSPeter Wemm 	/*
10246182fdbdSPeter Wemm 	 * Make sure that DMA is disabled prior to reboot. Not doing
10256182fdbdSPeter Wemm 	 * do could allow DMA to corrupt kernel memory during the
10266182fdbdSPeter Wemm 	 * reboot before the driver initializes.
10276182fdbdSPeter Wemm 	 */
10287137cea0SPyun YongHyeon 	return (fxp_suspend(dev));
1029a17c678eSDavid Greenman }
1030a17c678eSDavid Greenman 
10317dced78aSDavid Greenman /*
10327dced78aSDavid Greenman  * Device suspend routine.  Stop the interface and save some PCI
10337dced78aSDavid Greenman  * settings in case the BIOS doesn't restore them properly on
10347dced78aSDavid Greenman  * resume.
10357dced78aSDavid Greenman  */
10367dced78aSDavid Greenman static int
10377dced78aSDavid Greenman fxp_suspend(device_t dev)
10387dced78aSDavid Greenman {
10397dced78aSDavid Greenman 	struct fxp_softc *sc = device_get_softc(dev);
10407137cea0SPyun YongHyeon 	struct ifnet *ifp;
10417137cea0SPyun YongHyeon 	int pmc;
10427137cea0SPyun YongHyeon 	uint16_t pmstat;
10437dced78aSDavid Greenman 
10444953bccaSNate Lawson 	FXP_LOCK(sc);
10457dced78aSDavid Greenman 
10467137cea0SPyun YongHyeon 	ifp = sc->ifp;
10477137cea0SPyun YongHyeon 	if (pci_find_extcap(sc->dev, PCIY_PMG, &pmc) == 0) {
10487137cea0SPyun YongHyeon 		pmstat = pci_read_config(sc->dev, pmc + PCIR_POWER_STATUS, 2);
10497137cea0SPyun YongHyeon 		pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
10507137cea0SPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0) {
10517137cea0SPyun YongHyeon 			/* Request PME. */
10527137cea0SPyun YongHyeon 			pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
10537137cea0SPyun YongHyeon 			sc->flags |= FXP_FLAG_WOL;
10547137cea0SPyun YongHyeon 			/* Reconfigure hardware to accept magic frames. */
10557137cea0SPyun YongHyeon 			fxp_init_body(sc);
10567137cea0SPyun YongHyeon 		}
10577137cea0SPyun YongHyeon 		pci_write_config(sc->dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
10587137cea0SPyun YongHyeon 	}
10597dced78aSDavid Greenman 	fxp_stop(sc);
10607dced78aSDavid Greenman 
10617dced78aSDavid Greenman 	sc->suspended = 1;
10627dced78aSDavid Greenman 
10634953bccaSNate Lawson 	FXP_UNLOCK(sc);
1064f7788e8eSJonathan Lemon 	return (0);
10657dced78aSDavid Greenman }
10667dced78aSDavid Greenman 
10677dced78aSDavid Greenman /*
106867ba6566SWarner Losh  * Device resume routine. re-enable busmastering, and restart the interface if
10697dced78aSDavid Greenman  * appropriate.
10707dced78aSDavid Greenman  */
10717dced78aSDavid Greenman static int
10727dced78aSDavid Greenman fxp_resume(device_t dev)
10737dced78aSDavid Greenman {
10747dced78aSDavid Greenman 	struct fxp_softc *sc = device_get_softc(dev);
1075fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
10767137cea0SPyun YongHyeon 	int pmc;
10777137cea0SPyun YongHyeon 	uint16_t pmstat;
10787dced78aSDavid Greenman 
10794953bccaSNate Lawson 	FXP_LOCK(sc);
10807dced78aSDavid Greenman 
10817137cea0SPyun YongHyeon 	if (pci_find_extcap(sc->dev, PCIY_PMG, &pmc) == 0) {
10827137cea0SPyun YongHyeon 		sc->flags &= ~FXP_FLAG_WOL;
10837137cea0SPyun YongHyeon 		pmstat = pci_read_config(sc->dev, pmc + PCIR_POWER_STATUS, 2);
10847137cea0SPyun YongHyeon 		/* Disable PME and clear PME status. */
10857137cea0SPyun YongHyeon 		pmstat &= ~PCIM_PSTAT_PMEENABLE;
10867137cea0SPyun YongHyeon 		pci_write_config(sc->dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
1087af75b654SPyun YongHyeon 		if ((sc->flags & FXP_FLAG_WOLCAP) != 0)
1088af75b654SPyun YongHyeon 			CSR_WRITE_1(sc, FXP_CSR_PMDR,
1089af75b654SPyun YongHyeon 			    CSR_READ_1(sc, FXP_CSR_PMDR));
10907137cea0SPyun YongHyeon 	}
10917137cea0SPyun YongHyeon 
10927dced78aSDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
10937dced78aSDavid Greenman 	DELAY(10);
10947dced78aSDavid Greenman 
10957dced78aSDavid Greenman 	/* reinitialize interface if necessary */
10967dced78aSDavid Greenman 	if (ifp->if_flags & IFF_UP)
10974953bccaSNate Lawson 		fxp_init_body(sc);
10987dced78aSDavid Greenman 
10997dced78aSDavid Greenman 	sc->suspended = 0;
11007dced78aSDavid Greenman 
11014953bccaSNate Lawson 	FXP_UNLOCK(sc);
1102ba8c6fd5SDavid Greenman 	return (0);
1103f7788e8eSJonathan Lemon }
1104ba8c6fd5SDavid Greenman 
110500c4116bSJonathan Lemon static void
110600c4116bSJonathan Lemon fxp_eeprom_shiftin(struct fxp_softc *sc, int data, int length)
110700c4116bSJonathan Lemon {
110874d1ed23SMaxime Henrion 	uint16_t reg;
110900c4116bSJonathan Lemon 	int x;
111000c4116bSJonathan Lemon 
111100c4116bSJonathan Lemon 	/*
111200c4116bSJonathan Lemon 	 * Shift in data.
111300c4116bSJonathan Lemon 	 */
111400c4116bSJonathan Lemon 	for (x = 1 << (length - 1); x; x >>= 1) {
111500c4116bSJonathan Lemon 		if (data & x)
111600c4116bSJonathan Lemon 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
111700c4116bSJonathan Lemon 		else
111800c4116bSJonathan Lemon 			reg = FXP_EEPROM_EECS;
111900c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
112000c4116bSJonathan Lemon 		DELAY(1);
112100c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
112200c4116bSJonathan Lemon 		DELAY(1);
112300c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
112400c4116bSJonathan Lemon 		DELAY(1);
112500c4116bSJonathan Lemon 	}
112600c4116bSJonathan Lemon }
112700c4116bSJonathan Lemon 
1128f7788e8eSJonathan Lemon /*
1129f7788e8eSJonathan Lemon  * Read from the serial EEPROM. Basically, you manually shift in
1130f7788e8eSJonathan Lemon  * the read opcode (one bit at a time) and then shift in the address,
1131f7788e8eSJonathan Lemon  * and then you shift out the data (all of this one bit at a time).
1132f7788e8eSJonathan Lemon  * The word size is 16 bits, so you have to provide the address for
1133f7788e8eSJonathan Lemon  * every 16 bits of data.
1134f7788e8eSJonathan Lemon  */
113574d1ed23SMaxime Henrion static uint16_t
1136f7788e8eSJonathan Lemon fxp_eeprom_getword(struct fxp_softc *sc, int offset, int autosize)
1137f7788e8eSJonathan Lemon {
113874d1ed23SMaxime Henrion 	uint16_t reg, data;
1139f7788e8eSJonathan Lemon 	int x;
1140ba8c6fd5SDavid Greenman 
1141f7788e8eSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
1142f7788e8eSJonathan Lemon 	/*
1143f7788e8eSJonathan Lemon 	 * Shift in read opcode.
1144f7788e8eSJonathan Lemon 	 */
114500c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3);
1146f7788e8eSJonathan Lemon 	/*
1147f7788e8eSJonathan Lemon 	 * Shift in address.
1148f7788e8eSJonathan Lemon 	 */
1149f7788e8eSJonathan Lemon 	data = 0;
1150f7788e8eSJonathan Lemon 	for (x = 1 << (sc->eeprom_size - 1); x; x >>= 1) {
1151f7788e8eSJonathan Lemon 		if (offset & x)
1152f7788e8eSJonathan Lemon 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
1153f7788e8eSJonathan Lemon 		else
1154f7788e8eSJonathan Lemon 			reg = FXP_EEPROM_EECS;
1155f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1156f7788e8eSJonathan Lemon 		DELAY(1);
1157f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
1158f7788e8eSJonathan Lemon 		DELAY(1);
1159f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1160f7788e8eSJonathan Lemon 		DELAY(1);
1161f7788e8eSJonathan Lemon 		reg = CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO;
1162f7788e8eSJonathan Lemon 		data++;
1163f7788e8eSJonathan Lemon 		if (autosize && reg == 0) {
1164f7788e8eSJonathan Lemon 			sc->eeprom_size = data;
1165f7788e8eSJonathan Lemon 			break;
1166f7788e8eSJonathan Lemon 		}
1167f7788e8eSJonathan Lemon 	}
1168f7788e8eSJonathan Lemon 	/*
1169f7788e8eSJonathan Lemon 	 * Shift out data.
1170f7788e8eSJonathan Lemon 	 */
1171f7788e8eSJonathan Lemon 	data = 0;
1172f7788e8eSJonathan Lemon 	reg = FXP_EEPROM_EECS;
1173f7788e8eSJonathan Lemon 	for (x = 1 << 15; x; x >>= 1) {
1174f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
1175f7788e8eSJonathan Lemon 		DELAY(1);
1176f7788e8eSJonathan Lemon 		if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO)
1177f7788e8eSJonathan Lemon 			data |= x;
1178f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1179f7788e8eSJonathan Lemon 		DELAY(1);
1180f7788e8eSJonathan Lemon 	}
1181f7788e8eSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
1182f7788e8eSJonathan Lemon 	DELAY(1);
1183f7788e8eSJonathan Lemon 
1184f7788e8eSJonathan Lemon 	return (data);
1185ba8c6fd5SDavid Greenman }
1186ba8c6fd5SDavid Greenman 
118700c4116bSJonathan Lemon static void
118874d1ed23SMaxime Henrion fxp_eeprom_putword(struct fxp_softc *sc, int offset, uint16_t data)
118900c4116bSJonathan Lemon {
119000c4116bSJonathan Lemon 	int i;
119100c4116bSJonathan Lemon 
119200c4116bSJonathan Lemon 	/*
119300c4116bSJonathan Lemon 	 * Erase/write enable.
119400c4116bSJonathan Lemon 	 */
119500c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
119600c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x4, 3);
119700c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x03 << (sc->eeprom_size - 2), sc->eeprom_size);
119800c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
119900c4116bSJonathan Lemon 	DELAY(1);
120000c4116bSJonathan Lemon 	/*
120100c4116bSJonathan Lemon 	 * Shift in write opcode, address, data.
120200c4116bSJonathan Lemon 	 */
120300c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
120400c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_WRITE, 3);
120500c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, offset, sc->eeprom_size);
120600c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, data, 16);
120700c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
120800c4116bSJonathan Lemon 	DELAY(1);
120900c4116bSJonathan Lemon 	/*
121000c4116bSJonathan Lemon 	 * Wait for EEPROM to finish up.
121100c4116bSJonathan Lemon 	 */
121200c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
121300c4116bSJonathan Lemon 	DELAY(1);
121400c4116bSJonathan Lemon 	for (i = 0; i < 1000; i++) {
121500c4116bSJonathan Lemon 		if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO)
121600c4116bSJonathan Lemon 			break;
121700c4116bSJonathan Lemon 		DELAY(50);
121800c4116bSJonathan Lemon 	}
121900c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
122000c4116bSJonathan Lemon 	DELAY(1);
122100c4116bSJonathan Lemon 	/*
122200c4116bSJonathan Lemon 	 * Erase/write disable.
122300c4116bSJonathan Lemon 	 */
122400c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
122500c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x4, 3);
122600c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0, sc->eeprom_size);
122700c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
122800c4116bSJonathan Lemon 	DELAY(1);
122900c4116bSJonathan Lemon }
123000c4116bSJonathan Lemon 
1231ba8c6fd5SDavid Greenman /*
1232e9bf2fa7SDavid Greenman  * From NetBSD:
1233e9bf2fa7SDavid Greenman  *
1234e9bf2fa7SDavid Greenman  * Figure out EEPROM size.
1235e9bf2fa7SDavid Greenman  *
1236e9bf2fa7SDavid Greenman  * 559's can have either 64-word or 256-word EEPROMs, the 558
1237e9bf2fa7SDavid Greenman  * datasheet only talks about 64-word EEPROMs, and the 557 datasheet
1238e9bf2fa7SDavid Greenman  * talks about the existance of 16 to 256 word EEPROMs.
1239e9bf2fa7SDavid Greenman  *
1240e9bf2fa7SDavid Greenman  * The only known sizes are 64 and 256, where the 256 version is used
1241e9bf2fa7SDavid Greenman  * by CardBus cards to store CIS information.
1242e9bf2fa7SDavid Greenman  *
1243e9bf2fa7SDavid Greenman  * The address is shifted in msb-to-lsb, and after the last
1244e9bf2fa7SDavid Greenman  * address-bit the EEPROM is supposed to output a `dummy zero' bit,
1245e9bf2fa7SDavid Greenman  * after which follows the actual data. We try to detect this zero, by
1246e9bf2fa7SDavid Greenman  * probing the data-out bit in the EEPROM control register just after
1247e9bf2fa7SDavid Greenman  * having shifted in a bit. If the bit is zero, we assume we've
1248e9bf2fa7SDavid Greenman  * shifted enough address bits. The data-out should be tri-state,
1249e9bf2fa7SDavid Greenman  * before this, which should translate to a logical one.
1250e9bf2fa7SDavid Greenman  */
1251e9bf2fa7SDavid Greenman static void
1252f7788e8eSJonathan Lemon fxp_autosize_eeprom(struct fxp_softc *sc)
1253e9bf2fa7SDavid Greenman {
1254e9bf2fa7SDavid Greenman 
1255f7788e8eSJonathan Lemon 	/* guess maximum size of 256 words */
1256f7788e8eSJonathan Lemon 	sc->eeprom_size = 8;
1257f7788e8eSJonathan Lemon 
1258f7788e8eSJonathan Lemon 	/* autosize */
1259f7788e8eSJonathan Lemon 	(void) fxp_eeprom_getword(sc, 0, 1);
1260e9bf2fa7SDavid Greenman }
1261f7788e8eSJonathan Lemon 
1262ba8c6fd5SDavid Greenman static void
1263f7788e8eSJonathan Lemon fxp_read_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words)
1264ba8c6fd5SDavid Greenman {
1265f7788e8eSJonathan Lemon 	int i;
1266ba8c6fd5SDavid Greenman 
1267f7788e8eSJonathan Lemon 	for (i = 0; i < words; i++)
1268f7788e8eSJonathan Lemon 		data[i] = fxp_eeprom_getword(sc, offset + i, 0);
1269ba8c6fd5SDavid Greenman }
1270ba8c6fd5SDavid Greenman 
127100c4116bSJonathan Lemon static void
127200c4116bSJonathan Lemon fxp_write_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words)
127300c4116bSJonathan Lemon {
127400c4116bSJonathan Lemon 	int i;
127500c4116bSJonathan Lemon 
127600c4116bSJonathan Lemon 	for (i = 0; i < words; i++)
127700c4116bSJonathan Lemon 		fxp_eeprom_putword(sc, offset + i, data[i]);
127800c4116bSJonathan Lemon }
127900c4116bSJonathan Lemon 
1280a17c678eSDavid Greenman /*
12814953bccaSNate Lawson  * Grab the softc lock and call the real fxp_start_body() routine
1282a17c678eSDavid Greenman  */
1283a17c678eSDavid Greenman static void
1284f7788e8eSJonathan Lemon fxp_start(struct ifnet *ifp)
1285a17c678eSDavid Greenman {
12869b44ff22SGarrett Wollman 	struct fxp_softc *sc = ifp->if_softc;
12874953bccaSNate Lawson 
12884953bccaSNate Lawson 	FXP_LOCK(sc);
12894953bccaSNate Lawson 	fxp_start_body(ifp);
12904953bccaSNate Lawson 	FXP_UNLOCK(sc);
12914953bccaSNate Lawson }
12924953bccaSNate Lawson 
12934953bccaSNate Lawson /*
12944953bccaSNate Lawson  * Start packet transmission on the interface.
12954953bccaSNate Lawson  * This routine must be called with the softc lock held, and is an
12964953bccaSNate Lawson  * internal entry point only.
12974953bccaSNate Lawson  */
12984953bccaSNate Lawson static void
12994953bccaSNate Lawson fxp_start_body(struct ifnet *ifp)
13004953bccaSNate Lawson {
13014953bccaSNate Lawson 	struct fxp_softc *sc = ifp->if_softc;
1302b2badf02SMaxime Henrion 	struct mbuf *mb_head;
13034e53f837SPyun YongHyeon 	int txqueued;
1304a17c678eSDavid Greenman 
130567fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
130640c20505SMaxime Henrion 
1307c109e385SPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
1308c109e385SPyun YongHyeon 	    IFF_DRV_RUNNING)
1309c109e385SPyun YongHyeon 		return;
1310c109e385SPyun YongHyeon 
13114e53f837SPyun YongHyeon 	if (sc->tx_queued > FXP_NTXCB_HIWAT)
13124e53f837SPyun YongHyeon 		fxp_txeof(sc);
1313483b9871SDavid Greenman 	/*
1314483b9871SDavid Greenman 	 * We're finished if there is nothing more to add to the list or if
1315483b9871SDavid Greenman 	 * we're all filled up with buffers to transmit.
13163114fdb4SDavid Greenman 	 * NOTE: One TxCB is reserved to guarantee that fxp_mc_setup() can add
13173114fdb4SDavid Greenman 	 *       a NOP command when needed.
1318483b9871SDavid Greenman 	 */
131940c20505SMaxime Henrion 	txqueued = 0;
13207929aa03SMax Laier 	while (!IFQ_DRV_IS_EMPTY(&ifp->if_snd) &&
13217929aa03SMax Laier 	    sc->tx_queued < FXP_NTXCB - 1) {
1322483b9871SDavid Greenman 
1323dfe61cf1SDavid Greenman 		/*
1324dfe61cf1SDavid Greenman 		 * Grab a packet to transmit.
1325dfe61cf1SDavid Greenman 		 */
13267929aa03SMax Laier 		IFQ_DRV_DEQUEUE(&ifp->if_snd, mb_head);
13277929aa03SMax Laier 		if (mb_head == NULL)
13287929aa03SMax Laier 			break;
1329a17c678eSDavid Greenman 
13304e53f837SPyun YongHyeon 		if (fxp_encap(sc, &mb_head)) {
13314e53f837SPyun YongHyeon 			if (mb_head == NULL)
133240c20505SMaxime Henrion 				break;
13334e53f837SPyun YongHyeon 			IFQ_DRV_PREPEND(&ifp->if_snd, mb_head);
13344e53f837SPyun YongHyeon 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
133540c20505SMaxime Henrion 		}
13364e53f837SPyun YongHyeon 		txqueued++;
13374e53f837SPyun YongHyeon 		/*
13384e53f837SPyun YongHyeon 		 * Pass packet to bpf if there is a listener.
13394e53f837SPyun YongHyeon 		 */
13404e53f837SPyun YongHyeon 		BPF_MTAP(ifp, mb_head);
13414e53f837SPyun YongHyeon 	}
134240c20505SMaxime Henrion 
134340c20505SMaxime Henrion 	/*
134440c20505SMaxime Henrion 	 * We're finished. If we added to the list, issue a RESUME to get DMA
134540c20505SMaxime Henrion 	 * going again if suspended.
134640c20505SMaxime Henrion 	 */
13474e53f837SPyun YongHyeon 	if (txqueued > 0) {
1348a2057a72SPyun YongHyeon 		bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
1349a2057a72SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
135040c20505SMaxime Henrion 		fxp_scb_wait(sc);
135140c20505SMaxime Henrion 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME);
13524e53f837SPyun YongHyeon 		/*
13534e53f837SPyun YongHyeon 		 * Set a 5 second timer just in case we don't hear
13544e53f837SPyun YongHyeon 		 * from the card again.
13554e53f837SPyun YongHyeon 		 */
13564e53f837SPyun YongHyeon 		sc->watchdog_timer = 5;
135740c20505SMaxime Henrion 	}
135840c20505SMaxime Henrion }
135940c20505SMaxime Henrion 
136040c20505SMaxime Henrion static int
13614e53f837SPyun YongHyeon fxp_encap(struct fxp_softc *sc, struct mbuf **m_head)
136240c20505SMaxime Henrion {
136340c20505SMaxime Henrion 	struct ifnet *ifp;
136440c20505SMaxime Henrion 	struct mbuf *m;
136540c20505SMaxime Henrion 	struct fxp_tx *txp;
136640c20505SMaxime Henrion 	struct fxp_cb_tx *cbp;
1367c21e84e4SPyun YongHyeon 	struct tcphdr *tcp;
136840c20505SMaxime Henrion 	bus_dma_segment_t segs[FXP_NTXSEG];
1369c21e84e4SPyun YongHyeon 	int error, i, nseg, tcp_payload;
137040c20505SMaxime Henrion 
137140c20505SMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
1372fc74a9f9SBrooks Davis 	ifp = sc->ifp;
137340c20505SMaxime Henrion 
1374c21e84e4SPyun YongHyeon 	tcp_payload = 0;
1375c21e84e4SPyun YongHyeon 	tcp = NULL;
1376dfe61cf1SDavid Greenman 	/*
1377483b9871SDavid Greenman 	 * Get pointer to next available tx desc.
1378dfe61cf1SDavid Greenman 	 */
1379b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_last->tx_next;
1380c8bca6dcSBill Paul 
1381c8bca6dcSBill Paul 	/*
1382a35e7eaaSDon Lewis 	 * A note in Appendix B of the Intel 8255x 10/100 Mbps
1383a35e7eaaSDon Lewis 	 * Ethernet Controller Family Open Source Software
1384a35e7eaaSDon Lewis 	 * Developer Manual says:
1385a35e7eaaSDon Lewis 	 *   Using software parsing is only allowed with legal
1386a35e7eaaSDon Lewis 	 *   TCP/IP or UDP/IP packets.
1387a35e7eaaSDon Lewis 	 *   ...
1388a35e7eaaSDon Lewis 	 *   For all other datagrams, hardware parsing must
1389a35e7eaaSDon Lewis 	 *   be used.
1390a35e7eaaSDon Lewis 	 * Software parsing appears to truncate ICMP and
1391a35e7eaaSDon Lewis 	 * fragmented UDP packets that contain one to three
1392a35e7eaaSDon Lewis 	 * bytes in the second (and final) mbuf of the packet.
1393a35e7eaaSDon Lewis 	 */
1394a35e7eaaSDon Lewis 	if (sc->flags & FXP_FLAG_EXT_RFA)
1395a35e7eaaSDon Lewis 		txp->tx_cb->ipcb_ip_activation_high =
1396a35e7eaaSDon Lewis 		    FXP_IPCB_HARDWAREPARSING_ENABLE;
1397a35e7eaaSDon Lewis 
13984e53f837SPyun YongHyeon 	m = *m_head;
1399c21e84e4SPyun YongHyeon 	if (m->m_pkthdr.csum_flags & CSUM_TSO) {
1400c21e84e4SPyun YongHyeon 		/*
1401c21e84e4SPyun YongHyeon 		 * 82550/82551 requires ethernet/IP/TCP headers must be
1402c21e84e4SPyun YongHyeon 		 * contained in the first active transmit buffer.
1403c21e84e4SPyun YongHyeon 		 */
1404c21e84e4SPyun YongHyeon 		struct ether_header *eh;
1405c21e84e4SPyun YongHyeon 		struct ip *ip;
1406c21e84e4SPyun YongHyeon 		uint32_t ip_off, poff;
1407c21e84e4SPyun YongHyeon 
1408c21e84e4SPyun YongHyeon 		if (M_WRITABLE(*m_head) == 0) {
1409c21e84e4SPyun YongHyeon 			/* Get a writable copy. */
1410c21e84e4SPyun YongHyeon 			m = m_dup(*m_head, M_DONTWAIT);
1411c21e84e4SPyun YongHyeon 			m_freem(*m_head);
1412c21e84e4SPyun YongHyeon 			if (m == NULL) {
1413c21e84e4SPyun YongHyeon 				*m_head = NULL;
1414c21e84e4SPyun YongHyeon 				return (ENOBUFS);
1415c21e84e4SPyun YongHyeon 			}
1416c21e84e4SPyun YongHyeon 			*m_head = m;
1417c21e84e4SPyun YongHyeon 		}
1418c21e84e4SPyun YongHyeon 		ip_off = sizeof(struct ether_header);
1419c21e84e4SPyun YongHyeon 		m = m_pullup(*m_head, ip_off);
1420c21e84e4SPyun YongHyeon 		if (m == NULL) {
1421c21e84e4SPyun YongHyeon 			*m_head = NULL;
1422c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1423c21e84e4SPyun YongHyeon 		}
1424c21e84e4SPyun YongHyeon 		eh = mtod(m, struct ether_header *);
1425c21e84e4SPyun YongHyeon 		/* Check the existence of VLAN tag. */
1426c21e84e4SPyun YongHyeon 		if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
1427c21e84e4SPyun YongHyeon 			ip_off = sizeof(struct ether_vlan_header);
1428c21e84e4SPyun YongHyeon 			m = m_pullup(m, ip_off);
1429c21e84e4SPyun YongHyeon 			if (m == NULL) {
1430c21e84e4SPyun YongHyeon 				*m_head = NULL;
1431c21e84e4SPyun YongHyeon 				return (ENOBUFS);
1432c21e84e4SPyun YongHyeon 			}
1433c21e84e4SPyun YongHyeon 		}
1434c21e84e4SPyun YongHyeon 		m = m_pullup(m, ip_off + sizeof(struct ip));
1435c21e84e4SPyun YongHyeon 		if (m == NULL) {
1436c21e84e4SPyun YongHyeon 			*m_head = NULL;
1437c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1438c21e84e4SPyun YongHyeon 		}
1439c21e84e4SPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
1440c21e84e4SPyun YongHyeon 		poff = ip_off + (ip->ip_hl << 2);
1441c21e84e4SPyun YongHyeon 		m = m_pullup(m, poff + sizeof(struct tcphdr));
1442c21e84e4SPyun YongHyeon 		if (m == NULL) {
1443c21e84e4SPyun YongHyeon 			*m_head = NULL;
1444c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1445c21e84e4SPyun YongHyeon 		}
1446c21e84e4SPyun YongHyeon 		tcp = (struct tcphdr *)(mtod(m, char *) + poff);
1447c21e84e4SPyun YongHyeon 		m = m_pullup(m, poff + sizeof(struct tcphdr) + tcp->th_off);
1448c21e84e4SPyun YongHyeon 		if (m == NULL) {
1449c21e84e4SPyun YongHyeon 			*m_head = NULL;
1450c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1451c21e84e4SPyun YongHyeon 		}
1452c21e84e4SPyun YongHyeon 
1453c21e84e4SPyun YongHyeon 		/*
1454c21e84e4SPyun YongHyeon 		 * Since 82550/82551 doesn't modify IP length and pseudo
1455c21e84e4SPyun YongHyeon 		 * checksum in the first frame driver should compute it.
1456c21e84e4SPyun YongHyeon 		 */
1457c21e84e4SPyun YongHyeon 		ip->ip_sum = 0;
14580685c824SPyun YongHyeon 		ip->ip_len = htons(m->m_pkthdr.tso_segsz + (ip->ip_hl << 2) +
14590685c824SPyun YongHyeon 		    (tcp->th_off << 2));
1460c21e84e4SPyun YongHyeon 		tcp->th_sum = in_pseudo(ip->ip_src.s_addr, ip->ip_dst.s_addr,
1461c21e84e4SPyun YongHyeon 		    htons(IPPROTO_TCP + (tcp->th_off << 2) +
1462c21e84e4SPyun YongHyeon 		    m->m_pkthdr.tso_segsz));
1463c21e84e4SPyun YongHyeon 		/* Compute total TCP payload. */
1464c21e84e4SPyun YongHyeon 		tcp_payload = m->m_pkthdr.len - ip_off - (ip->ip_hl << 2);
1465c21e84e4SPyun YongHyeon 		tcp_payload -= tcp->th_off << 2;
1466c21e84e4SPyun YongHyeon 		*m_head = m;
14676da6d0a9SPyun YongHyeon 	} else if (m->m_pkthdr.csum_flags & FXP_CSUM_FEATURES) {
14686da6d0a9SPyun YongHyeon 		/*
14696da6d0a9SPyun YongHyeon 		 * Deal with TCP/IP checksum offload. Note that
14706da6d0a9SPyun YongHyeon 		 * in order for TCP checksum offload to work,
14716da6d0a9SPyun YongHyeon 		 * the pseudo header checksum must have already
14726da6d0a9SPyun YongHyeon 		 * been computed and stored in the checksum field
14736da6d0a9SPyun YongHyeon 		 * in the TCP header. The stack should have
14746da6d0a9SPyun YongHyeon 		 * already done this for us.
14756da6d0a9SPyun YongHyeon 		 */
14766da6d0a9SPyun YongHyeon 		txp->tx_cb->ipcb_ip_schedule = FXP_IPCB_TCPUDP_CHECKSUM_ENABLE;
14776da6d0a9SPyun YongHyeon 		if (m->m_pkthdr.csum_flags & CSUM_TCP)
14786da6d0a9SPyun YongHyeon 			txp->tx_cb->ipcb_ip_schedule |= FXP_IPCB_TCP_PACKET;
14796da6d0a9SPyun YongHyeon 
14806da6d0a9SPyun YongHyeon #ifdef FXP_IP_CSUM_WAR
14816da6d0a9SPyun YongHyeon 		/*
14826da6d0a9SPyun YongHyeon 		 * XXX The 82550 chip appears to have trouble
14836da6d0a9SPyun YongHyeon 		 * dealing with IP header checksums in very small
14846da6d0a9SPyun YongHyeon 		 * datagrams, namely fragments from 1 to 3 bytes
14856da6d0a9SPyun YongHyeon 		 * in size. For example, say you want to transmit
14866da6d0a9SPyun YongHyeon 		 * a UDP packet of 1473 bytes. The packet will be
14876da6d0a9SPyun YongHyeon 		 * fragmented over two IP datagrams, the latter
14886da6d0a9SPyun YongHyeon 		 * containing only one byte of data. The 82550 will
14896da6d0a9SPyun YongHyeon 		 * botch the header checksum on the 1-byte fragment.
14906da6d0a9SPyun YongHyeon 		 * As long as the datagram contains 4 or more bytes
14916da6d0a9SPyun YongHyeon 		 * of data, you're ok.
14926da6d0a9SPyun YongHyeon 		 *
14936da6d0a9SPyun YongHyeon                  * The following code attempts to work around this
14946da6d0a9SPyun YongHyeon 		 * problem: if the datagram is less than 38 bytes
14956da6d0a9SPyun YongHyeon 		 * in size (14 bytes ether header, 20 bytes IP header,
14966da6d0a9SPyun YongHyeon 		 * plus 4 bytes of data), we punt and compute the IP
14976da6d0a9SPyun YongHyeon 		 * header checksum by hand. This workaround doesn't
14986da6d0a9SPyun YongHyeon 		 * work very well, however, since it can be fooled
14996da6d0a9SPyun YongHyeon 		 * by things like VLAN tags and IP options that make
15006da6d0a9SPyun YongHyeon 		 * the header sizes/offsets vary.
15016da6d0a9SPyun YongHyeon 		 */
15026da6d0a9SPyun YongHyeon 
15036da6d0a9SPyun YongHyeon 		if (m->m_pkthdr.csum_flags & CSUM_IP) {
15046da6d0a9SPyun YongHyeon 			if (m->m_pkthdr.len < 38) {
15056da6d0a9SPyun YongHyeon 				struct ip *ip;
15066da6d0a9SPyun YongHyeon 				m->m_data += ETHER_HDR_LEN;
15076da6d0a9SPyun YongHyeon 				ip = mtod(m, struct ip *);
15086da6d0a9SPyun YongHyeon 				ip->ip_sum = in_cksum(m, ip->ip_hl << 2);
15096da6d0a9SPyun YongHyeon 				m->m_data -= ETHER_HDR_LEN;
15106da6d0a9SPyun YongHyeon 				m->m_pkthdr.csum_flags &= ~CSUM_IP;
15116da6d0a9SPyun YongHyeon 			} else {
15126da6d0a9SPyun YongHyeon 				txp->tx_cb->ipcb_ip_activation_high =
15136da6d0a9SPyun YongHyeon 				    FXP_IPCB_HARDWAREPARSING_ENABLE;
15146da6d0a9SPyun YongHyeon 				txp->tx_cb->ipcb_ip_schedule |=
15156da6d0a9SPyun YongHyeon 				    FXP_IPCB_IP_CHECKSUM_ENABLE;
15166da6d0a9SPyun YongHyeon 			}
15176da6d0a9SPyun YongHyeon 		}
15186da6d0a9SPyun YongHyeon #endif
1519c21e84e4SPyun YongHyeon 	}
1520c21e84e4SPyun YongHyeon 
1521a2057a72SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->fxp_txmtag, txp->tx_map, *m_head,
15224e53f837SPyun YongHyeon 	    segs, &nseg, 0);
15234e53f837SPyun YongHyeon 	if (error == EFBIG) {
15244e53f837SPyun YongHyeon 		m = m_collapse(*m_head, M_DONTWAIT, sc->maxtxseg);
15254e53f837SPyun YongHyeon 		if (m == NULL) {
15264e53f837SPyun YongHyeon 			m_freem(*m_head);
15274e53f837SPyun YongHyeon 			*m_head = NULL;
15284e53f837SPyun YongHyeon 			return (ENOMEM);
15291104779bSMike Silbersack 		}
15304e53f837SPyun YongHyeon 		*m_head = m;
1531a2057a72SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->fxp_txmtag, txp->tx_map,
15324e53f837SPyun YongHyeon 	    	    *m_head, segs, &nseg, 0);
15334e53f837SPyun YongHyeon 		if (error != 0) {
15344e53f837SPyun YongHyeon 			m_freem(*m_head);
15354e53f837SPyun YongHyeon 			*m_head = NULL;
15364e53f837SPyun YongHyeon 			return (ENOMEM);
15374e53f837SPyun YongHyeon 		}
15384e53f837SPyun YongHyeon 	} else if (error != 0)
15394e53f837SPyun YongHyeon 		return (error);
15404e53f837SPyun YongHyeon 	if (nseg == 0) {
15414e53f837SPyun YongHyeon 		m_freem(*m_head);
15424e53f837SPyun YongHyeon 		*m_head = NULL;
15434e53f837SPyun YongHyeon 		return (EIO);
154423a0ed7cSDavid Greenman 	}
154523a0ed7cSDavid Greenman 
154640c20505SMaxime Henrion 	KASSERT(nseg <= sc->maxtxseg, ("too many DMA segments"));
1547a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map, BUS_DMASYNC_PREWRITE);
1548b2badf02SMaxime Henrion 
154940c20505SMaxime Henrion 	cbp = txp->tx_cb;
155040c20505SMaxime Henrion 	for (i = 0; i < nseg; i++) {
155140c20505SMaxime Henrion 		/*
155240c20505SMaxime Henrion 		 * If this is an 82550/82551, then we're using extended
155340c20505SMaxime Henrion 		 * TxCBs _and_ we're using checksum offload. This means
155440c20505SMaxime Henrion 		 * that the TxCB is really an IPCB. One major difference
155540c20505SMaxime Henrion 		 * between the two is that with plain extended TxCBs,
155640c20505SMaxime Henrion 		 * the bottom half of the TxCB contains two entries from
155740c20505SMaxime Henrion 		 * the TBD array, whereas IPCBs contain just one entry:
155840c20505SMaxime Henrion 		 * one entry (8 bytes) has been sacrificed for the TCP/IP
155940c20505SMaxime Henrion 		 * checksum offload control bits. So to make things work
156040c20505SMaxime Henrion 		 * right, we have to start filling in the TBD array
156140c20505SMaxime Henrion 		 * starting from a different place depending on whether
156240c20505SMaxime Henrion 		 * the chip is an 82550/82551 or not.
156340c20505SMaxime Henrion 		 */
156440c20505SMaxime Henrion 		if (sc->flags & FXP_FLAG_EXT_RFA) {
156568f4ab9aSPyun YongHyeon 			cbp->tbd[i + 1].tb_addr = htole32(segs[i].ds_addr);
156668f4ab9aSPyun YongHyeon 			cbp->tbd[i + 1].tb_size = htole32(segs[i].ds_len);
156740c20505SMaxime Henrion 		} else {
156840c20505SMaxime Henrion 			cbp->tbd[i].tb_addr = htole32(segs[i].ds_addr);
156940c20505SMaxime Henrion 			cbp->tbd[i].tb_size = htole32(segs[i].ds_len);
157040c20505SMaxime Henrion 		}
157140c20505SMaxime Henrion 	}
1572c21e84e4SPyun YongHyeon 	if (sc->flags & FXP_FLAG_EXT_RFA) {
1573c21e84e4SPyun YongHyeon 		/* Configure dynamic TBD for 82550/82551. */
1574c21e84e4SPyun YongHyeon 		cbp->tbd_number = 0xFF;
157568f4ab9aSPyun YongHyeon 		cbp->tbd[nseg].tb_size |= htole32(0x8000);
1576c21e84e4SPyun YongHyeon 	} else
157740c20505SMaxime Henrion 		cbp->tbd_number = nseg;
1578c21e84e4SPyun YongHyeon 	/* Configure TSO. */
1579c21e84e4SPyun YongHyeon 	if (m->m_pkthdr.csum_flags & CSUM_TSO) {
1580c21e84e4SPyun YongHyeon 		cbp->tbd[-1].tb_size = htole32(m->m_pkthdr.tso_segsz << 16);
158168f4ab9aSPyun YongHyeon 		cbp->tbd[1].tb_size |= htole32(tcp_payload << 16);
1582c21e84e4SPyun YongHyeon 		cbp->ipcb_ip_schedule |= FXP_IPCB_LARGESEND_ENABLE |
1583c21e84e4SPyun YongHyeon 		    FXP_IPCB_IP_CHECKSUM_ENABLE |
1584c21e84e4SPyun YongHyeon 		    FXP_IPCB_TCP_PACKET |
1585c21e84e4SPyun YongHyeon 		    FXP_IPCB_TCPUDP_CHECKSUM_ENABLE;
1586c21e84e4SPyun YongHyeon 	}
1587bd4fa9d9SPyun YongHyeon 	/* Configure VLAN hardware tag insertion. */
1588bd4fa9d9SPyun YongHyeon 	if ((m->m_flags & M_VLANTAG) != 0) {
1589bd4fa9d9SPyun YongHyeon 		cbp->ipcb_vlan_id = htons(m->m_pkthdr.ether_vtag);
1590bd4fa9d9SPyun YongHyeon 		txp->tx_cb->ipcb_ip_activation_high |=
1591bd4fa9d9SPyun YongHyeon 		    FXP_IPCB_INSERTVLAN_ENABLE;
1592bd4fa9d9SPyun YongHyeon 	}
159340c20505SMaxime Henrion 
15944e53f837SPyun YongHyeon 	txp->tx_mbuf = m;
1595b2badf02SMaxime Henrion 	txp->tx_cb->cb_status = 0;
1596b2badf02SMaxime Henrion 	txp->tx_cb->byte_count = 0;
15974e53f837SPyun YongHyeon 	if (sc->tx_queued != FXP_CXINT_THRESH - 1)
1598b2badf02SMaxime Henrion 		txp->tx_cb->cb_command =
159983e6547dSMaxime Henrion 		    htole16(sc->tx_cmd | FXP_CB_COMMAND_SF |
160083e6547dSMaxime Henrion 		    FXP_CB_COMMAND_S);
16014e53f837SPyun YongHyeon 	else
1602b2badf02SMaxime Henrion 		txp->tx_cb->cb_command =
160383e6547dSMaxime Henrion 		    htole16(sc->tx_cmd | FXP_CB_COMMAND_SF |
160483e6547dSMaxime Henrion 		    FXP_CB_COMMAND_S | FXP_CB_COMMAND_I);
1605c21e84e4SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) == 0)
1606b2badf02SMaxime Henrion 		txp->tx_cb->tx_threshold = tx_threshold;
1607a17c678eSDavid Greenman 
1608a17c678eSDavid Greenman 	/*
1609483b9871SDavid Greenman 	 * Advance the end of list forward.
1610a17c678eSDavid Greenman 	 */
161106175228SAndrew Gallatin 
161250d81222SMaxime Henrion #ifdef __alpha__
161306175228SAndrew Gallatin 	/*
161406175228SAndrew Gallatin 	 * On platforms which can't access memory in 16-bit
161506175228SAndrew Gallatin 	 * granularities, we must prevent the card from DMA'ing
161606175228SAndrew Gallatin 	 * up the status while we update the command field.
161706175228SAndrew Gallatin 	 * This could cause us to overwrite the completion status.
161814fd1071SMaxime Henrion 	 * XXX This is probably bogus and we're _not_ looking
161914fd1071SMaxime Henrion 	 * for atomicity here.
162006175228SAndrew Gallatin 	 */
162114fd1071SMaxime Henrion 	atomic_clear_16(&sc->fxp_desc.tx_last->tx_cb->cb_command,
1622bafb64afSMaxime Henrion 	    htole16(FXP_CB_COMMAND_S));
162350d81222SMaxime Henrion #else
162440c20505SMaxime Henrion 	sc->fxp_desc.tx_last->tx_cb->cb_command &= htole16(~FXP_CB_COMMAND_S);
162550d81222SMaxime Henrion #endif /*__alpha__*/
1626b2badf02SMaxime Henrion 	sc->fxp_desc.tx_last = txp;
1627a17c678eSDavid Greenman 
1628a17c678eSDavid Greenman 	/*
16291cd443acSDavid Greenman 	 * Advance the beginning of the list forward if there are
1630b2badf02SMaxime Henrion 	 * no other packets queued (when nothing is queued, tx_first
1631483b9871SDavid Greenman 	 * sits on the last TxCB that was sent out).
1632a17c678eSDavid Greenman 	 */
16331cd443acSDavid Greenman 	if (sc->tx_queued == 0)
1634b2badf02SMaxime Henrion 		sc->fxp_desc.tx_first = txp;
1635a17c678eSDavid Greenman 
16361cd443acSDavid Greenman 	sc->tx_queued++;
16371cd443acSDavid Greenman 
163840c20505SMaxime Henrion 	return (0);
1639a17c678eSDavid Greenman }
1640a17c678eSDavid Greenman 
1641e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
1642e4fc250cSLuigi Rizzo static poll_handler_t fxp_poll;
1643e4fc250cSLuigi Rizzo 
16441abcdbd1SAttilio Rao static int
1645e4fc250cSLuigi Rizzo fxp_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
1646e4fc250cSLuigi Rizzo {
1647e4fc250cSLuigi Rizzo 	struct fxp_softc *sc = ifp->if_softc;
164874d1ed23SMaxime Henrion 	uint8_t statack;
16491abcdbd1SAttilio Rao 	int rx_npkts = 0;
1650e4fc250cSLuigi Rizzo 
16514953bccaSNate Lawson 	FXP_LOCK(sc);
165240929967SGleb Smirnoff 	if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) {
16534953bccaSNate Lawson 		FXP_UNLOCK(sc);
16541abcdbd1SAttilio Rao 		return (rx_npkts);
1655e4fc250cSLuigi Rizzo 	}
165640929967SGleb Smirnoff 
1657e4fc250cSLuigi Rizzo 	statack = FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA |
1658e4fc250cSLuigi Rizzo 	    FXP_SCB_STATACK_FR;
1659e4fc250cSLuigi Rizzo 	if (cmd == POLL_AND_CHECK_STATUS) {
166074d1ed23SMaxime Henrion 		uint8_t tmp;
16616481f301SPeter Wemm 
1662e4fc250cSLuigi Rizzo 		tmp = CSR_READ_1(sc, FXP_CSR_SCB_STATACK);
16634953bccaSNate Lawson 		if (tmp == 0xff || tmp == 0) {
16644953bccaSNate Lawson 			FXP_UNLOCK(sc);
16651abcdbd1SAttilio Rao 			return (rx_npkts); /* nothing to do */
16664953bccaSNate Lawson 		}
1667e4fc250cSLuigi Rizzo 		tmp &= ~statack;
1668e4fc250cSLuigi Rizzo 		/* ack what we can */
1669e4fc250cSLuigi Rizzo 		if (tmp != 0)
1670e4fc250cSLuigi Rizzo 			CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, tmp);
1671e4fc250cSLuigi Rizzo 		statack |= tmp;
1672e4fc250cSLuigi Rizzo 	}
16731abcdbd1SAttilio Rao 	rx_npkts = fxp_intr_body(sc, ifp, statack, count);
16744953bccaSNate Lawson 	FXP_UNLOCK(sc);
16751abcdbd1SAttilio Rao 	return (rx_npkts);
1676e4fc250cSLuigi Rizzo }
1677e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */
1678e4fc250cSLuigi Rizzo 
1679a17c678eSDavid Greenman /*
16809c7d2607SDavid Greenman  * Process interface interrupts.
1681a17c678eSDavid Greenman  */
168294927790SDavid Greenman static void
1683f7788e8eSJonathan Lemon fxp_intr(void *xsc)
1684a17c678eSDavid Greenman {
1685f7788e8eSJonathan Lemon 	struct fxp_softc *sc = xsc;
1686fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
168774d1ed23SMaxime Henrion 	uint8_t statack;
16880f4dc94cSChuck Paterson 
16894953bccaSNate Lawson 	FXP_LOCK(sc);
1690704d1965SWarner Losh 	if (sc->suspended) {
1691704d1965SWarner Losh 		FXP_UNLOCK(sc);
1692704d1965SWarner Losh 		return;
1693704d1965SWarner Losh 	}
1694704d1965SWarner Losh 
1695e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
169640929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING) {
16974953bccaSNate Lawson 		FXP_UNLOCK(sc);
1698e4fc250cSLuigi Rizzo 		return;
16994953bccaSNate Lawson 	}
1700e4fc250cSLuigi Rizzo #endif
1701b184b38eSDavid Greenman 	while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) {
1702a17c678eSDavid Greenman 		/*
170311457bbfSJonathan Lemon 		 * It should not be possible to have all bits set; the
170411457bbfSJonathan Lemon 		 * FXP_SCB_INTR_SWI bit always returns 0 on a read.  If
170511457bbfSJonathan Lemon 		 * all bits are set, this may indicate that the card has
170611457bbfSJonathan Lemon 		 * been physically ejected, so ignore it.
170711457bbfSJonathan Lemon 		 */
17084953bccaSNate Lawson 		if (statack == 0xff) {
17094953bccaSNate Lawson 			FXP_UNLOCK(sc);
171011457bbfSJonathan Lemon 			return;
17114953bccaSNate Lawson 		}
171211457bbfSJonathan Lemon 
171311457bbfSJonathan Lemon 		/*
1714a17c678eSDavid Greenman 		 * First ACK all the interrupts in this pass.
1715a17c678eSDavid Greenman 		 */
1716ba8c6fd5SDavid Greenman 		CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
1717c109e385SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
17184953bccaSNate Lawson 			fxp_intr_body(sc, ifp, statack, -1);
1719e4fc250cSLuigi Rizzo 	}
17204953bccaSNate Lawson 	FXP_UNLOCK(sc);
1721e4fc250cSLuigi Rizzo }
1722e4fc250cSLuigi Rizzo 
1723e4fc250cSLuigi Rizzo static void
1724b2badf02SMaxime Henrion fxp_txeof(struct fxp_softc *sc)
1725b2badf02SMaxime Henrion {
17264e53f837SPyun YongHyeon 	struct ifnet *ifp;
1727b2badf02SMaxime Henrion 	struct fxp_tx *txp;
1728b2badf02SMaxime Henrion 
17294e53f837SPyun YongHyeon 	ifp = sc->ifp;
1730a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
1731a2057a72SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1732b2badf02SMaxime Henrion 	for (txp = sc->fxp_desc.tx_first; sc->tx_queued &&
173383e6547dSMaxime Henrion 	    (le16toh(txp->tx_cb->cb_status) & FXP_CB_STATUS_C) != 0;
1734b2badf02SMaxime Henrion 	    txp = txp->tx_next) {
1735b2badf02SMaxime Henrion 		if (txp->tx_mbuf != NULL) {
1736a2057a72SPyun YongHyeon 			bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map,
1737b2badf02SMaxime Henrion 			    BUS_DMASYNC_POSTWRITE);
1738a2057a72SPyun YongHyeon 			bus_dmamap_unload(sc->fxp_txmtag, txp->tx_map);
1739b2badf02SMaxime Henrion 			m_freem(txp->tx_mbuf);
1740b2badf02SMaxime Henrion 			txp->tx_mbuf = NULL;
1741b2badf02SMaxime Henrion 			/* clear this to reset csum offload bits */
1742b2badf02SMaxime Henrion 			txp->tx_cb->tbd[0].tb_addr = 0;
1743b2badf02SMaxime Henrion 		}
1744b2badf02SMaxime Henrion 		sc->tx_queued--;
17454e53f837SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
1746b2badf02SMaxime Henrion 	}
1747b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = txp;
1748a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
1749a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
17506b24912cSPyun YongHyeon 	if (sc->tx_queued == 0)
175125935344SPyun YongHyeon 		sc->watchdog_timer = 0;
1752b2badf02SMaxime Henrion }
1753b2badf02SMaxime Henrion 
1754b2badf02SMaxime Henrion static void
1755f13075afSPyun YongHyeon fxp_rxcsum(struct fxp_softc *sc, struct ifnet *ifp, struct mbuf *m,
1756f13075afSPyun YongHyeon     uint16_t status, int pos)
1757f13075afSPyun YongHyeon {
1758f13075afSPyun YongHyeon 	struct ether_header *eh;
1759f13075afSPyun YongHyeon 	struct ip *ip;
1760f13075afSPyun YongHyeon 	struct udphdr *uh;
1761f13075afSPyun YongHyeon 	int32_t hlen, len, pktlen, temp32;
1762f13075afSPyun YongHyeon 	uint16_t csum, *opts;
1763f13075afSPyun YongHyeon 
1764f13075afSPyun YongHyeon 	if ((sc->flags & FXP_FLAG_82559_RXCSUM) == 0) {
1765f13075afSPyun YongHyeon 		if ((status & FXP_RFA_STATUS_PARSE) != 0) {
1766f13075afSPyun YongHyeon 			if (status & FXP_RFDX_CS_IP_CSUM_BIT_VALID)
1767f13075afSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
1768f13075afSPyun YongHyeon 			if (status & FXP_RFDX_CS_IP_CSUM_VALID)
1769f13075afSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
1770f13075afSPyun YongHyeon 			if ((status & FXP_RFDX_CS_TCPUDP_CSUM_BIT_VALID) &&
1771f13075afSPyun YongHyeon 			    (status & FXP_RFDX_CS_TCPUDP_CSUM_VALID)) {
1772f13075afSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_DATA_VALID |
1773f13075afSPyun YongHyeon 				    CSUM_PSEUDO_HDR;
1774f13075afSPyun YongHyeon 				m->m_pkthdr.csum_data = 0xffff;
1775f13075afSPyun YongHyeon 			}
1776f13075afSPyun YongHyeon 		}
1777f13075afSPyun YongHyeon 		return;
1778f13075afSPyun YongHyeon 	}
1779f13075afSPyun YongHyeon 
1780f13075afSPyun YongHyeon 	pktlen = m->m_pkthdr.len;
1781f13075afSPyun YongHyeon 	if (pktlen < sizeof(struct ether_header) + sizeof(struct ip))
1782f13075afSPyun YongHyeon 		return;
1783f13075afSPyun YongHyeon 	eh = mtod(m, struct ether_header *);
1784f13075afSPyun YongHyeon 	if (eh->ether_type != htons(ETHERTYPE_IP))
1785f13075afSPyun YongHyeon 		return;
1786f13075afSPyun YongHyeon 	ip = (struct ip *)(eh + 1);
1787f13075afSPyun YongHyeon 	if (ip->ip_v != IPVERSION)
1788f13075afSPyun YongHyeon 		return;
1789f13075afSPyun YongHyeon 
1790f13075afSPyun YongHyeon 	hlen = ip->ip_hl << 2;
1791f13075afSPyun YongHyeon 	pktlen -= sizeof(struct ether_header);
1792f13075afSPyun YongHyeon 	if (hlen < sizeof(struct ip))
1793f13075afSPyun YongHyeon 		return;
1794f13075afSPyun YongHyeon 	if (ntohs(ip->ip_len) < hlen)
1795f13075afSPyun YongHyeon 		return;
1796f13075afSPyun YongHyeon 	if (ntohs(ip->ip_len) != pktlen)
1797f13075afSPyun YongHyeon 		return;
1798f13075afSPyun YongHyeon 	if (ip->ip_off & htons(IP_MF | IP_OFFMASK))
1799f13075afSPyun YongHyeon 		return;	/* can't handle fragmented packet */
1800f13075afSPyun YongHyeon 
1801f13075afSPyun YongHyeon 	switch (ip->ip_p) {
1802f13075afSPyun YongHyeon 	case IPPROTO_TCP:
1803f13075afSPyun YongHyeon 		if (pktlen < (hlen + sizeof(struct tcphdr)))
1804f13075afSPyun YongHyeon 			return;
1805f13075afSPyun YongHyeon 		break;
1806f13075afSPyun YongHyeon 	case IPPROTO_UDP:
1807f13075afSPyun YongHyeon 		if (pktlen < (hlen + sizeof(struct udphdr)))
1808f13075afSPyun YongHyeon 			return;
1809f13075afSPyun YongHyeon 		uh = (struct udphdr *)((caddr_t)ip + hlen);
1810f13075afSPyun YongHyeon 		if (uh->uh_sum == 0)
1811f13075afSPyun YongHyeon 			return; /* no checksum */
1812f13075afSPyun YongHyeon 		break;
1813f13075afSPyun YongHyeon 	default:
1814f13075afSPyun YongHyeon 		return;
1815f13075afSPyun YongHyeon 	}
1816f13075afSPyun YongHyeon 	/* Extract computed checksum. */
1817f13075afSPyun YongHyeon 	csum = be16dec(mtod(m, char *) + pos);
1818f13075afSPyun YongHyeon 	/* checksum fixup for IP options */
1819f13075afSPyun YongHyeon 	len = hlen - sizeof(struct ip);
1820f13075afSPyun YongHyeon 	if (len > 0) {
1821f13075afSPyun YongHyeon 		opts = (uint16_t *)(ip + 1);
1822f13075afSPyun YongHyeon 		for (; len > 0; len -= sizeof(uint16_t), opts++) {
1823f13075afSPyun YongHyeon 			temp32 = csum - *opts;
1824f13075afSPyun YongHyeon 			temp32 = (temp32 >> 16) + (temp32 & 65535);
1825f13075afSPyun YongHyeon 			csum = temp32 & 65535;
1826f13075afSPyun YongHyeon 		}
1827f13075afSPyun YongHyeon 	}
1828f13075afSPyun YongHyeon 	m->m_pkthdr.csum_flags |= CSUM_DATA_VALID;
1829f13075afSPyun YongHyeon 	m->m_pkthdr.csum_data = csum;
1830f13075afSPyun YongHyeon }
1831f13075afSPyun YongHyeon 
18321abcdbd1SAttilio Rao static int
183374d1ed23SMaxime Henrion fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp, uint8_t statack,
18344953bccaSNate Lawson     int count)
1835e4fc250cSLuigi Rizzo {
18362b5989e9SLuigi Rizzo 	struct mbuf *m;
1837b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
18382b5989e9SLuigi Rizzo 	struct fxp_rfa *rfa;
18392b5989e9SLuigi Rizzo 	int rnr = (statack & FXP_SCB_STATACK_RNR) ? 1 : 0;
18401abcdbd1SAttilio Rao 	int rx_npkts;
184160bb79ebSPyun YongHyeon 	uint16_t status;
18422b5989e9SLuigi Rizzo 
18431abcdbd1SAttilio Rao 	rx_npkts = 0;
184467fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
18451abcdbd1SAttilio Rao 
18462b5989e9SLuigi Rizzo 	if (rnr)
18470f1db1d6SMaxime Henrion 		sc->rnr++;
1848947e3815SIan Dowse #ifdef DEVICE_POLLING
1849947e3815SIan Dowse 	/* Pick up a deferred RNR condition if `count' ran out last time. */
1850947e3815SIan Dowse 	if (sc->flags & FXP_FLAG_DEFERRED_RNR) {
1851947e3815SIan Dowse 		sc->flags &= ~FXP_FLAG_DEFERRED_RNR;
1852947e3815SIan Dowse 		rnr = 1;
1853947e3815SIan Dowse 	}
1854947e3815SIan Dowse #endif
1855a17c678eSDavid Greenman 
1856a17c678eSDavid Greenman 	/*
18573114fdb4SDavid Greenman 	 * Free any finished transmit mbuf chains.
185806936301SBill Paul 	 *
185906936301SBill Paul 	 * Handle the CNA event likt a CXTNO event. It used to
186006936301SBill Paul 	 * be that this event (control unit not ready) was not
186106936301SBill Paul 	 * encountered, but it is now with the SMPng modifications.
186206936301SBill Paul 	 * The exact sequence of events that occur when the interface
186306936301SBill Paul 	 * is brought up are different now, and if this event
186406936301SBill Paul 	 * goes unhandled, the configuration/rxfilter setup sequence
186506936301SBill Paul 	 * can stall for several seconds. The result is that no
186606936301SBill Paul 	 * packets go out onto the wire for about 5 to 10 seconds
186706936301SBill Paul 	 * after the interface is ifconfig'ed for the first time.
18683114fdb4SDavid Greenman 	 */
18694e53f837SPyun YongHyeon 	if (statack & (FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA))
1870b2badf02SMaxime Henrion 		fxp_txeof(sc);
18713114fdb4SDavid Greenman 
18723114fdb4SDavid Greenman 	/*
18733114fdb4SDavid Greenman 	 * Try to start more packets transmitting.
18743114fdb4SDavid Greenman 	 */
18757929aa03SMax Laier 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
18764953bccaSNate Lawson 		fxp_start_body(ifp);
18772b5989e9SLuigi Rizzo 
18782b5989e9SLuigi Rizzo 	/*
18792b5989e9SLuigi Rizzo 	 * Just return if nothing happened on the receive side.
18802b5989e9SLuigi Rizzo 	 */
1881947e3815SIan Dowse 	if (!rnr && (statack & FXP_SCB_STATACK_FR) == 0)
18821abcdbd1SAttilio Rao 		return (rx_npkts);
18832b5989e9SLuigi Rizzo 
18843114fdb4SDavid Greenman 	/*
1885a17c678eSDavid Greenman 	 * Process receiver interrupts. If a no-resource (RNR)
1886a17c678eSDavid Greenman 	 * condition exists, get whatever packets we can and
1887a17c678eSDavid Greenman 	 * re-start the receiver.
1888947e3815SIan Dowse 	 *
18892b5989e9SLuigi Rizzo 	 * When using polling, we do not process the list to completion,
18902b5989e9SLuigi Rizzo 	 * so when we get an RNR interrupt we must defer the restart
18912b5989e9SLuigi Rizzo 	 * until we hit the last buffer with the C bit set.
18922b5989e9SLuigi Rizzo 	 * If we run out of cycles and rfa_headm has the C bit set,
1893947e3815SIan Dowse 	 * record the pending RNR in the FXP_FLAG_DEFERRED_RNR flag so
1894947e3815SIan Dowse 	 * that the info will be used in the subsequent polling cycle.
1895a17c678eSDavid Greenman 	 */
18962b5989e9SLuigi Rizzo 	for (;;) {
1897b2badf02SMaxime Henrion 		rxp = sc->fxp_desc.rx_head;
1898b2badf02SMaxime Henrion 		m = rxp->rx_mbuf;
1899ba8c6fd5SDavid Greenman 		rfa = (struct fxp_rfa *)(m->m_ext.ext_buf +
1900ba8c6fd5SDavid Greenman 		    RFA_ALIGNMENT_FUDGE);
1901a2057a72SPyun YongHyeon 		bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
19024812aef5SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1903a17c678eSDavid Greenman 
1904e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING /* loop at most count times if count >=0 */
1905947e3815SIan Dowse 		if (count >= 0 && count-- == 0) {
1906947e3815SIan Dowse 			if (rnr) {
1907947e3815SIan Dowse 				/* Defer RNR processing until the next time. */
1908947e3815SIan Dowse 				sc->flags |= FXP_FLAG_DEFERRED_RNR;
1909947e3815SIan Dowse 				rnr = 0;
1910947e3815SIan Dowse 			}
19112b5989e9SLuigi Rizzo 			break;
1912947e3815SIan Dowse 		}
19132b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */
19142b5989e9SLuigi Rizzo 
191560bb79ebSPyun YongHyeon 		status = le16toh(rfa->rfa_status);
191660bb79ebSPyun YongHyeon 		if ((status & FXP_RFA_STATUS_C) == 0)
19172b5989e9SLuigi Rizzo 			break;
19182b5989e9SLuigi Rizzo 
1919*f7a5f737SPyun YongHyeon 		if ((status & FXP_RFA_STATUS_RNR) != 0)
1920*f7a5f737SPyun YongHyeon 			rnr++;
1921dfe61cf1SDavid Greenman 		/*
1922b2badf02SMaxime Henrion 		 * Advance head forward.
1923dfe61cf1SDavid Greenman 		 */
1924b2badf02SMaxime Henrion 		sc->fxp_desc.rx_head = rxp->rx_next;
1925a17c678eSDavid Greenman 
1926dfe61cf1SDavid Greenman 		/*
1927ba8c6fd5SDavid Greenman 		 * Add a new buffer to the receive chain.
1928ba8c6fd5SDavid Greenman 		 * If this fails, the old buffer is recycled
1929ba8c6fd5SDavid Greenman 		 * instead.
1930dfe61cf1SDavid Greenman 		 */
193185050421SPyun YongHyeon 		if (fxp_new_rfabuf(sc, rxp) == 0) {
1932aed53495SDavid Greenman 			int total_len;
1933a17c678eSDavid Greenman 
1934e8c8b728SJonathan Lemon 			/*
19352b5989e9SLuigi Rizzo 			 * Fetch packet length (the top 2 bits of
19362b5989e9SLuigi Rizzo 			 * actual_size are flags set by the controller
19372b5989e9SLuigi Rizzo 			 * upon completion), and drop the packet in case
19382b5989e9SLuigi Rizzo 			 * of bogus length or CRC errors.
1939e8c8b728SJonathan Lemon 			 */
1940bafb64afSMaxime Henrion 			total_len = le16toh(rfa->actual_size) & 0x3fff;
1941f13075afSPyun YongHyeon 			if ((sc->flags & FXP_FLAG_82559_RXCSUM) != 0 &&
1942f13075afSPyun YongHyeon 			    (ifp->if_capenable & IFCAP_RXCSUM) != 0) {
1943f13075afSPyun YongHyeon 				/* Adjust for appended checksum bytes. */
1944f13075afSPyun YongHyeon 				total_len -= 2;
1945f13075afSPyun YongHyeon 			}
19462b5989e9SLuigi Rizzo 			if (total_len < sizeof(struct ether_header) ||
1947*f7a5f737SPyun YongHyeon 			    total_len > (MCLBYTES - RFA_ALIGNMENT_FUDGE -
1948*f7a5f737SPyun YongHyeon 			    sc->rfa_size) ||
1949*f7a5f737SPyun YongHyeon 			    status & (FXP_RFA_STATUS_CRC |
1950*f7a5f737SPyun YongHyeon 			    FXP_RFA_STATUS_ALIGN)) {
1951e8c8b728SJonathan Lemon 				m_freem(m);
1952*f7a5f737SPyun YongHyeon 				fxp_add_rfabuf(sc, rxp);
19532b5989e9SLuigi Rizzo 				continue;
1954e8c8b728SJonathan Lemon 			}
1955920b58e8SBrooks Davis 
19562e2de7f2SArchie Cobbs 			m->m_pkthdr.len = m->m_len = total_len;
1957673d9191SSam Leffler 			m->m_pkthdr.rcvif = ifp;
1958673d9191SSam Leffler 
1959f13075afSPyun YongHyeon                         /* Do IP checksum checking. */
1960f13075afSPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
1961f13075afSPyun YongHyeon 				fxp_rxcsum(sc, ifp, m, status, total_len);
1962bd4fa9d9SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0 &&
1963bd4fa9d9SPyun YongHyeon 			    (status & FXP_RFA_STATUS_VLAN) != 0) {
1964bd4fa9d9SPyun YongHyeon 				m->m_pkthdr.ether_vtag =
1965bd4fa9d9SPyun YongHyeon 				    ntohs(rfa->rfax_vlan_id);
1966bd4fa9d9SPyun YongHyeon 				m->m_flags |= M_VLANTAG;
1967bd4fa9d9SPyun YongHyeon 			}
196805fb8c3fSNate Lawson 			/*
196905fb8c3fSNate Lawson 			 * Drop locks before calling if_input() since it
197005fb8c3fSNate Lawson 			 * may re-enter fxp_start() in the netisr case.
197105fb8c3fSNate Lawson 			 * This would result in a lock reversal.  Better
197205fb8c3fSNate Lawson 			 * performance might be obtained by chaining all
197305fb8c3fSNate Lawson 			 * packets received, dropping the lock, and then
197405fb8c3fSNate Lawson 			 * calling if_input() on each one.
197505fb8c3fSNate Lawson 			 */
197605fb8c3fSNate Lawson 			FXP_UNLOCK(sc);
1977673d9191SSam Leffler 			(*ifp->if_input)(ifp, m);
197805fb8c3fSNate Lawson 			FXP_LOCK(sc);
19791abcdbd1SAttilio Rao 			rx_npkts++;
1980c109e385SPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
1981c109e385SPyun YongHyeon 				return (rx_npkts);
198285050421SPyun YongHyeon 		} else {
198385050421SPyun YongHyeon 			/* Reuse RFA and loaded DMA map. */
198485050421SPyun YongHyeon 			ifp->if_iqdrops++;
198585050421SPyun YongHyeon 			fxp_discard_rfabuf(sc, rxp);
1986a17c678eSDavid Greenman 		}
198785050421SPyun YongHyeon 		fxp_add_rfabuf(sc, rxp);
1988a17c678eSDavid Greenman 	}
19892b5989e9SLuigi Rizzo 	if (rnr) {
1990ba8c6fd5SDavid Greenman 		fxp_scb_wait(sc);
1991ba8c6fd5SDavid Greenman 		CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
1992b2badf02SMaxime Henrion 		    sc->fxp_desc.rx_head->rx_addr);
19932e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
1994a17c678eSDavid Greenman 	}
19951abcdbd1SAttilio Rao 	return (rx_npkts);
1996a17c678eSDavid Greenman }
1997a17c678eSDavid Greenman 
1998303b270bSEivind Eklund static void
19998da9c507SPyun YongHyeon fxp_update_stats(struct fxp_softc *sc)
2000a17c678eSDavid Greenman {
2001fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
2002a17c678eSDavid Greenman 	struct fxp_stats *sp = sc->fxp_stats;
20038da9c507SPyun YongHyeon 	struct fxp_hwstats *hsp;
20048da9c507SPyun YongHyeon 	uint32_t *status;
2005a17c678eSDavid Greenman 
20063212724cSJohn Baldwin 	FXP_LOCK_ASSERT(sc, MA_OWNED);
20078da9c507SPyun YongHyeon 
20088da9c507SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap,
20098da9c507SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
20108da9c507SPyun YongHyeon 	/* Update statistical counters. */
20118da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0)
20128da9c507SPyun YongHyeon 		status = &sp->completion_status;
20138da9c507SPyun YongHyeon 	else if (sc->revision >= FXP_REV_82558_A4)
20148da9c507SPyun YongHyeon 		status = (uint32_t *)&sp->tx_tco;
20158da9c507SPyun YongHyeon 	else
20168da9c507SPyun YongHyeon 		status = &sp->tx_pause;
20178da9c507SPyun YongHyeon 	if (*status == htole32(FXP_STATS_DR_COMPLETE)) {
20188da9c507SPyun YongHyeon 		hsp = &sc->fxp_hwstats;
20198da9c507SPyun YongHyeon 		hsp->tx_good += le32toh(sp->tx_good);
20208da9c507SPyun YongHyeon 		hsp->tx_maxcols += le32toh(sp->tx_maxcols);
20218da9c507SPyun YongHyeon 		hsp->tx_latecols += le32toh(sp->tx_latecols);
20228da9c507SPyun YongHyeon 		hsp->tx_underruns += le32toh(sp->tx_underruns);
20238da9c507SPyun YongHyeon 		hsp->tx_lostcrs += le32toh(sp->tx_lostcrs);
20248da9c507SPyun YongHyeon 		hsp->tx_deffered += le32toh(sp->tx_deffered);
20258da9c507SPyun YongHyeon 		hsp->tx_single_collisions += le32toh(sp->tx_single_collisions);
20268da9c507SPyun YongHyeon 		hsp->tx_multiple_collisions +=
20278da9c507SPyun YongHyeon 		    le32toh(sp->tx_multiple_collisions);
20288da9c507SPyun YongHyeon 		hsp->tx_total_collisions += le32toh(sp->tx_total_collisions);
20298da9c507SPyun YongHyeon 		hsp->rx_good += le32toh(sp->rx_good);
20308da9c507SPyun YongHyeon 		hsp->rx_crc_errors += le32toh(sp->rx_crc_errors);
20318da9c507SPyun YongHyeon 		hsp->rx_alignment_errors += le32toh(sp->rx_alignment_errors);
20328da9c507SPyun YongHyeon 		hsp->rx_rnr_errors += le32toh(sp->rx_rnr_errors);
20338da9c507SPyun YongHyeon 		hsp->rx_overrun_errors += le32toh(sp->rx_overrun_errors);
20348da9c507SPyun YongHyeon 		hsp->rx_cdt_errors += le32toh(sp->rx_cdt_errors);
20358da9c507SPyun YongHyeon 		hsp->rx_shortframes += le32toh(sp->rx_shortframes);
20368da9c507SPyun YongHyeon 		hsp->tx_pause += le32toh(sp->tx_pause);
20378da9c507SPyun YongHyeon 		hsp->rx_pause += le32toh(sp->rx_pause);
20388da9c507SPyun YongHyeon 		hsp->rx_controls += le32toh(sp->rx_controls);
20398da9c507SPyun YongHyeon 		hsp->tx_tco += le16toh(sp->tx_tco);
20408da9c507SPyun YongHyeon 		hsp->rx_tco += le16toh(sp->rx_tco);
20418da9c507SPyun YongHyeon 
204283e6547dSMaxime Henrion 		ifp->if_opackets += le32toh(sp->tx_good);
204383e6547dSMaxime Henrion 		ifp->if_collisions += le32toh(sp->tx_total_collisions);
2044397f9dfeSDavid Greenman 		if (sp->rx_good) {
204583e6547dSMaxime Henrion 			ifp->if_ipackets += le32toh(sp->rx_good);
2046397f9dfeSDavid Greenman 			sc->rx_idle_secs = 0;
204743d8b117SPyun YongHyeon 		} else if (sc->flags & FXP_FLAG_RXBUG) {
2048c8cc6fcaSDavid Greenman 			/*
2049c8cc6fcaSDavid Greenman 			 * Receiver's been idle for another second.
2050c8cc6fcaSDavid Greenman 			 */
2051397f9dfeSDavid Greenman 			sc->rx_idle_secs++;
2052397f9dfeSDavid Greenman 		}
20533ba65732SDavid Greenman 		ifp->if_ierrors +=
205483e6547dSMaxime Henrion 		    le32toh(sp->rx_crc_errors) +
205583e6547dSMaxime Henrion 		    le32toh(sp->rx_alignment_errors) +
205683e6547dSMaxime Henrion 		    le32toh(sp->rx_rnr_errors) +
205783e6547dSMaxime Henrion 		    le32toh(sp->rx_overrun_errors);
2058a17c678eSDavid Greenman 		/*
2059f9be9005SDavid Greenman 		 * If any transmit underruns occured, bump up the transmit
2060f9be9005SDavid Greenman 		 * threshold by another 512 bytes (64 * 8).
2061f9be9005SDavid Greenman 		 */
2062f9be9005SDavid Greenman 		if (sp->tx_underruns) {
206383e6547dSMaxime Henrion 			ifp->if_oerrors += le32toh(sp->tx_underruns);
2064f9be9005SDavid Greenman 			if (tx_threshold < 192)
2065f9be9005SDavid Greenman 				tx_threshold += 64;
2066f9be9005SDavid Greenman 		}
20678da9c507SPyun YongHyeon 		*status = 0;
20688da9c507SPyun YongHyeon 		bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap,
20698da9c507SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
20708da9c507SPyun YongHyeon 	}
20718da9c507SPyun YongHyeon }
20728da9c507SPyun YongHyeon 
20738da9c507SPyun YongHyeon /*
20748da9c507SPyun YongHyeon  * Update packet in/out/collision statistics. The i82557 doesn't
20758da9c507SPyun YongHyeon  * allow you to access these counters without doing a fairly
20768da9c507SPyun YongHyeon  * expensive DMA to get _all_ of the statistics it maintains, so
20778da9c507SPyun YongHyeon  * we do this operation here only once per second. The statistics
20788da9c507SPyun YongHyeon  * counters in the kernel are updated from the previous dump-stats
20798da9c507SPyun YongHyeon  * DMA and then a new dump-stats DMA is started. The on-chip
20808da9c507SPyun YongHyeon  * counters are zeroed when the DMA completes. If we can't start
20818da9c507SPyun YongHyeon  * the DMA immediately, we don't wait - we just prepare to read
20828da9c507SPyun YongHyeon  * them again next time.
20838da9c507SPyun YongHyeon  */
20848da9c507SPyun YongHyeon static void
20858da9c507SPyun YongHyeon fxp_tick(void *xsc)
20868da9c507SPyun YongHyeon {
20878da9c507SPyun YongHyeon 	struct fxp_softc *sc = xsc;
20888da9c507SPyun YongHyeon 	struct ifnet *ifp = sc->ifp;
20898da9c507SPyun YongHyeon 
20908da9c507SPyun YongHyeon 	FXP_LOCK_ASSERT(sc, MA_OWNED);
20918da9c507SPyun YongHyeon 
20928da9c507SPyun YongHyeon 	/* Update statistical counters. */
20938da9c507SPyun YongHyeon 	fxp_update_stats(sc);
20944953bccaSNate Lawson 
2095397f9dfeSDavid Greenman 	/*
2096c8cc6fcaSDavid Greenman 	 * Release any xmit buffers that have completed DMA. This isn't
2097c8cc6fcaSDavid Greenman 	 * strictly necessary to do here, but it's advantagous for mbufs
2098c8cc6fcaSDavid Greenman 	 * with external storage to be released in a timely manner rather
2099c8cc6fcaSDavid Greenman 	 * than being defered for a potentially long time. This limits
2100c8cc6fcaSDavid Greenman 	 * the delay to a maximum of one second.
2101c8cc6fcaSDavid Greenman 	 */
2102b2badf02SMaxime Henrion 	fxp_txeof(sc);
2103b2badf02SMaxime Henrion 
2104c8cc6fcaSDavid Greenman 	/*
2105397f9dfeSDavid Greenman 	 * If we haven't received any packets in FXP_MAC_RX_IDLE seconds,
2106397f9dfeSDavid Greenman 	 * then assume the receiver has locked up and attempt to clear
2107397f9dfeSDavid Greenman 	 * the condition by reprogramming the multicast filter. This is
2108397f9dfeSDavid Greenman 	 * a work-around for a bug in the 82557 where the receiver locks
2109397f9dfeSDavid Greenman 	 * up if it gets certain types of garbage in the syncronization
2110397f9dfeSDavid Greenman 	 * bits prior to the packet header. This bug is supposed to only
2111397f9dfeSDavid Greenman 	 * occur in 10Mbps mode, but has been seen to occur in 100Mbps
2112397f9dfeSDavid Greenman 	 * mode as well (perhaps due to a 10/100 speed transition).
2113397f9dfeSDavid Greenman 	 */
2114397f9dfeSDavid Greenman 	if (sc->rx_idle_secs > FXP_MAX_RX_IDLE) {
2115397f9dfeSDavid Greenman 		sc->rx_idle_secs = 0;
2116c109e385SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
21176b24912cSPyun YongHyeon 			fxp_init_body(sc);
21186b24912cSPyun YongHyeon 		return;
2119397f9dfeSDavid Greenman 	}
2120f9be9005SDavid Greenman 	/*
21213ba65732SDavid Greenman 	 * If there is no pending command, start another stats
21223ba65732SDavid Greenman 	 * dump. Otherwise punt for now.
2123a17c678eSDavid Greenman 	 */
2124397f9dfeSDavid Greenman 	if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) {
2125a17c678eSDavid Greenman 		/*
2126397f9dfeSDavid Greenman 		 * Start another stats dump.
2127a17c678eSDavid Greenman 		 */
21282e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET);
2129dfe61cf1SDavid Greenman 	}
2130f7788e8eSJonathan Lemon 	if (sc->miibus != NULL)
2131f7788e8eSJonathan Lemon 		mii_tick(device_get_softc(sc->miibus));
21324953bccaSNate Lawson 
2133a17c678eSDavid Greenman 	/*
213416f1e614SRuslan Ermilov 	 * Check that chip hasn't hung.
2135df79d527SGleb Smirnoff 	 */
2136df79d527SGleb Smirnoff 	fxp_watchdog(sc);
2137df79d527SGleb Smirnoff 
2138df79d527SGleb Smirnoff 	/*
2139a17c678eSDavid Greenman 	 * Schedule another timeout one second from now.
2140a17c678eSDavid Greenman 	 */
214145276e4aSSam Leffler 	callout_reset(&sc->stat_ch, hz, fxp_tick, sc);
2142a17c678eSDavid Greenman }
2143a17c678eSDavid Greenman 
2144a17c678eSDavid Greenman /*
2145a17c678eSDavid Greenman  * Stop the interface. Cancels the statistics updater and resets
2146a17c678eSDavid Greenman  * the interface.
2147a17c678eSDavid Greenman  */
2148a17c678eSDavid Greenman static void
2149f7788e8eSJonathan Lemon fxp_stop(struct fxp_softc *sc)
2150a17c678eSDavid Greenman {
2151fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
2152b2badf02SMaxime Henrion 	struct fxp_tx *txp;
21533ba65732SDavid Greenman 	int i;
2154a17c678eSDavid Greenman 
215513f4c340SRobert Watson 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
2156df79d527SGleb Smirnoff 	sc->watchdog_timer = 0;
21577dced78aSDavid Greenman 
2158a17c678eSDavid Greenman 	/*
2159a17c678eSDavid Greenman 	 * Cancel stats updater.
2160a17c678eSDavid Greenman 	 */
216145276e4aSSam Leffler 	callout_stop(&sc->stat_ch);
21623ba65732SDavid Greenman 
21633ba65732SDavid Greenman 	/*
21647137cea0SPyun YongHyeon 	 * Preserve PCI configuration, configure, IA/multicast
21657137cea0SPyun YongHyeon 	 * setup and put RU and CU into idle state.
21663ba65732SDavid Greenman 	 */
21677137cea0SPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
216872a32a26SJonathan Lemon 	DELAY(50);
21697137cea0SPyun YongHyeon 	/* Disable interrupts. */
21707137cea0SPyun YongHyeon 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
2171a17c678eSDavid Greenman 
21728da9c507SPyun YongHyeon 	fxp_update_stats(sc);
21738da9c507SPyun YongHyeon 
21743ba65732SDavid Greenman 	/*
21753ba65732SDavid Greenman 	 * Release any xmit buffers.
21763ba65732SDavid Greenman 	 */
2177b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_list;
2178da91462dSDavid Greenman 	if (txp != NULL) {
2179da91462dSDavid Greenman 		for (i = 0; i < FXP_NTXCB; i++) {
2180b2badf02SMaxime Henrion  			if (txp[i].tx_mbuf != NULL) {
2181a2057a72SPyun YongHyeon 				bus_dmamap_sync(sc->fxp_txmtag, txp[i].tx_map,
2182b2badf02SMaxime Henrion 				    BUS_DMASYNC_POSTWRITE);
2183a2057a72SPyun YongHyeon 				bus_dmamap_unload(sc->fxp_txmtag,
2184a2057a72SPyun YongHyeon 				    txp[i].tx_map);
2185b2badf02SMaxime Henrion 				m_freem(txp[i].tx_mbuf);
2186b2badf02SMaxime Henrion 				txp[i].tx_mbuf = NULL;
2187c8bca6dcSBill Paul 				/* clear this to reset csum offload bits */
2188b2badf02SMaxime Henrion 				txp[i].tx_cb->tbd[0].tb_addr = 0;
2189da91462dSDavid Greenman 			}
2190da91462dSDavid Greenman 		}
21913ba65732SDavid Greenman 	}
2192a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
2193a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
21943ba65732SDavid Greenman 	sc->tx_queued = 0;
2195a17c678eSDavid Greenman }
2196a17c678eSDavid Greenman 
2197a17c678eSDavid Greenman /*
2198a17c678eSDavid Greenman  * Watchdog/transmission transmit timeout handler. Called when a
2199a17c678eSDavid Greenman  * transmission is started on the interface, but no interrupt is
2200a17c678eSDavid Greenman  * received before the timeout. This usually indicates that the
2201a17c678eSDavid Greenman  * card has wedged for some reason.
2202a17c678eSDavid Greenman  */
2203a17c678eSDavid Greenman static void
2204df79d527SGleb Smirnoff fxp_watchdog(struct fxp_softc *sc)
2205a17c678eSDavid Greenman {
2206ba8c6fd5SDavid Greenman 
2207df79d527SGleb Smirnoff 	FXP_LOCK_ASSERT(sc, MA_OWNED);
2208df79d527SGleb Smirnoff 
2209df79d527SGleb Smirnoff 	if (sc->watchdog_timer == 0 || --sc->watchdog_timer)
2210df79d527SGleb Smirnoff 		return;
2211df79d527SGleb Smirnoff 
2212f7788e8eSJonathan Lemon 	device_printf(sc->dev, "device timeout\n");
2213df79d527SGleb Smirnoff 	sc->ifp->if_oerrors++;
2214a17c678eSDavid Greenman 
22154953bccaSNate Lawson 	fxp_init_body(sc);
2216a17c678eSDavid Greenman }
2217a17c678eSDavid Greenman 
22184953bccaSNate Lawson /*
22194953bccaSNate Lawson  * Acquire locks and then call the real initialization function.  This
22204953bccaSNate Lawson  * is necessary because ether_ioctl() calls if_init() and this would
22214953bccaSNate Lawson  * result in mutex recursion if the mutex was held.
22224953bccaSNate Lawson  */
2223a17c678eSDavid Greenman static void
2224f7788e8eSJonathan Lemon fxp_init(void *xsc)
2225a17c678eSDavid Greenman {
2226fb583156SDavid Greenman 	struct fxp_softc *sc = xsc;
22274953bccaSNate Lawson 
22284953bccaSNate Lawson 	FXP_LOCK(sc);
22294953bccaSNate Lawson 	fxp_init_body(sc);
22304953bccaSNate Lawson 	FXP_UNLOCK(sc);
22314953bccaSNate Lawson }
22324953bccaSNate Lawson 
22334953bccaSNate Lawson /*
22344953bccaSNate Lawson  * Perform device initialization. This routine must be called with the
22354953bccaSNate Lawson  * softc lock held.
22364953bccaSNate Lawson  */
22374953bccaSNate Lawson static void
22384953bccaSNate Lawson fxp_init_body(struct fxp_softc *sc)
22394953bccaSNate Lawson {
2240fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
2241a17c678eSDavid Greenman 	struct fxp_cb_config *cbp;
2242a17c678eSDavid Greenman 	struct fxp_cb_ias *cb_ias;
2243b2badf02SMaxime Henrion 	struct fxp_cb_tx *tcbp;
2244b2badf02SMaxime Henrion 	struct fxp_tx *txp;
22453212724cSJohn Baldwin 	int i, prm;
2246a17c678eSDavid Greenman 
224767fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
2248a17c678eSDavid Greenman 	/*
22493ba65732SDavid Greenman 	 * Cancel any pending I/O
2250a17c678eSDavid Greenman 	 */
22513ba65732SDavid Greenman 	fxp_stop(sc);
2252a17c678eSDavid Greenman 
22537137cea0SPyun YongHyeon 	/*
22547137cea0SPyun YongHyeon 	 * Issue software reset, which also unloads the microcode.
22557137cea0SPyun YongHyeon 	 */
22567137cea0SPyun YongHyeon 	sc->flags &= ~FXP_FLAG_UCODE;
22577137cea0SPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET);
22587137cea0SPyun YongHyeon 	DELAY(50);
22597137cea0SPyun YongHyeon 
2260a17c678eSDavid Greenman 	prm = (ifp->if_flags & IFF_PROMISC) ? 1 : 0;
2261a17c678eSDavid Greenman 
2262a17c678eSDavid Greenman 	/*
2263a17c678eSDavid Greenman 	 * Initialize base of CBL and RFA memory. Loading with zero
2264a17c678eSDavid Greenman 	 * sets it up for regular linear addressing.
2265a17c678eSDavid Greenman 	 */
2266ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0);
22672e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE);
2268a17c678eSDavid Greenman 
2269ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
22702e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE);
2271a17c678eSDavid Greenman 
2272a17c678eSDavid Greenman 	/*
2273a17c678eSDavid Greenman 	 * Initialize base of dump-stats buffer.
2274a17c678eSDavid Greenman 	 */
2275ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
22768da9c507SPyun YongHyeon 	bzero(sc->fxp_stats, sizeof(struct fxp_stats));
22778da9c507SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap,
22788da9c507SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2279b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->stats_addr);
22802e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR);
2281a17c678eSDavid Greenman 
2282a17c678eSDavid Greenman 	/*
228372a32a26SJonathan Lemon 	 * Attempt to load microcode if requested.
2284b96ad4b2SPyun YongHyeon 	 * For ICH based controllers do not load microcode.
228572a32a26SJonathan Lemon 	 */
2286b96ad4b2SPyun YongHyeon 	if (sc->ident->ich == 0) {
2287b96ad4b2SPyun YongHyeon 		if (ifp->if_flags & IFF_LINK0 &&
2288b96ad4b2SPyun YongHyeon 		    (sc->flags & FXP_FLAG_UCODE) == 0)
228972a32a26SJonathan Lemon 			fxp_load_ucode(sc);
2290b96ad4b2SPyun YongHyeon 	}
229172a32a26SJonathan Lemon 
229272a32a26SJonathan Lemon 	/*
22936b24912cSPyun YongHyeon 	 * Set IFF_ALLMULTI status. It's needed in configure action
22946b24912cSPyun YongHyeon 	 * command.
229509882363SJonathan Lemon 	 */
22966b24912cSPyun YongHyeon 	fxp_mc_addrs(sc);
229709882363SJonathan Lemon 
229809882363SJonathan Lemon 	/*
2299a17c678eSDavid Greenman 	 * We temporarily use memory that contains the TxCB list to
2300a17c678eSDavid Greenman 	 * construct the config CB. The TxCB list memory is rebuilt
2301a17c678eSDavid Greenman 	 * later.
2302a17c678eSDavid Greenman 	 */
2303b2badf02SMaxime Henrion 	cbp = (struct fxp_cb_config *)sc->fxp_desc.cbl_list;
2304a17c678eSDavid Greenman 
2305a17c678eSDavid Greenman 	/*
2306a17c678eSDavid Greenman 	 * This bcopy is kind of disgusting, but there are a bunch of must be
2307a17c678eSDavid Greenman 	 * zero and must be one bits in this structure and this is the easiest
2308a17c678eSDavid Greenman 	 * way to initialize them all to proper values.
2309a17c678eSDavid Greenman 	 */
2310b2badf02SMaxime Henrion 	bcopy(fxp_cb_config_template, cbp, sizeof(fxp_cb_config_template));
2311a17c678eSDavid Greenman 
2312a17c678eSDavid Greenman 	cbp->cb_status =	0;
231383e6547dSMaxime Henrion 	cbp->cb_command =	htole16(FXP_CB_COMMAND_CONFIG |
231483e6547dSMaxime Henrion 	    FXP_CB_COMMAND_EL);
231583e6547dSMaxime Henrion 	cbp->link_addr =	0xffffffff;	/* (no) next command */
23162c6c0947SMaxime Henrion 	cbp->byte_count =	sc->flags & FXP_FLAG_EXT_RFA ? 32 : 22;
2317001696daSDavid Greenman 	cbp->rx_fifo_limit =	8;	/* rx fifo threshold (32 bytes) */
2318001696daSDavid Greenman 	cbp->tx_fifo_limit =	0;	/* tx fifo threshold (0 bytes) */
2319a17c678eSDavid Greenman 	cbp->adaptive_ifs =	0;	/* (no) adaptive interframe spacing */
2320f7788e8eSJonathan Lemon 	cbp->mwi_enable =	sc->flags & FXP_FLAG_MWI_ENABLE ? 1 : 0;
2321f7788e8eSJonathan Lemon 	cbp->type_enable =	0;	/* actually reserved */
2322f7788e8eSJonathan Lemon 	cbp->read_align_en =	sc->flags & FXP_FLAG_READ_ALIGN ? 1 : 0;
2323f7788e8eSJonathan Lemon 	cbp->end_wr_on_cl =	sc->flags & FXP_FLAG_WRITE_ALIGN ? 1 : 0;
2324001696daSDavid Greenman 	cbp->rx_dma_bytecount =	0;	/* (no) rx DMA max */
2325001696daSDavid Greenman 	cbp->tx_dma_bytecount =	0;	/* (no) tx DMA max */
2326f7788e8eSJonathan Lemon 	cbp->dma_mbce =		0;	/* (disable) dma max counters */
2327a17c678eSDavid Greenman 	cbp->late_scb =		0;	/* (don't) defer SCB update */
2328f7788e8eSJonathan Lemon 	cbp->direct_dma_dis =	1;	/* disable direct rcv dma mode */
2329f7788e8eSJonathan Lemon 	cbp->tno_int_or_tco_en =0;	/* (disable) tx not okay interrupt */
23303114fdb4SDavid Greenman 	cbp->ci_int =		1;	/* interrupt on CU idle */
2331f7788e8eSJonathan Lemon 	cbp->ext_txcb_dis = 	sc->flags & FXP_FLAG_EXT_TXCB ? 0 : 1;
2332f7788e8eSJonathan Lemon 	cbp->ext_stats_dis = 	1;	/* disable extended counters */
2333f7788e8eSJonathan Lemon 	cbp->keep_overrun_rx = 	0;	/* don't pass overrun frames to host */
23348ef1f631SYaroslav Tykhiy 	cbp->save_bf =		sc->flags & FXP_FLAG_SAVE_BAD ? 1 : prm;
2335a17c678eSDavid Greenman 	cbp->disc_short_rx =	!prm;	/* discard short packets */
2336f7788e8eSJonathan Lemon 	cbp->underrun_retry =	1;	/* retry mode (once) on DMA underrun */
2337f7788e8eSJonathan Lemon 	cbp->two_frames =	0;	/* do not limit FIFO to 2 frames */
2338c21e84e4SPyun YongHyeon 	cbp->dyn_tbd =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2339c8bca6dcSBill Paul 	cbp->ext_rfa =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2340f7788e8eSJonathan Lemon 	cbp->mediatype =	sc->flags & FXP_FLAG_SERIAL_MEDIA ? 0 : 1;
2341f7788e8eSJonathan Lemon 	cbp->csma_dis =		0;	/* (don't) disable link */
2342f13075afSPyun YongHyeon 	cbp->tcp_udp_cksum =	((sc->flags & FXP_FLAG_82559_RXCSUM) != 0 &&
2343f13075afSPyun YongHyeon 	    (ifp->if_capenable & IFCAP_RXCSUM) != 0) ? 1 : 0;
2344f7788e8eSJonathan Lemon 	cbp->vlan_tco =		0;	/* (don't) enable vlan wakeup */
2345f7788e8eSJonathan Lemon 	cbp->link_wake_en =	0;	/* (don't) assert PME# on link change */
2346f7788e8eSJonathan Lemon 	cbp->arp_wake_en =	0;	/* (don't) assert PME# on arp */
2347f7788e8eSJonathan Lemon 	cbp->mc_wake_en =	0;	/* (don't) enable PME# on mcmatch */
2348a17c678eSDavid Greenman 	cbp->nsai =		1;	/* (don't) disable source addr insert */
2349a17c678eSDavid Greenman 	cbp->preamble_length =	2;	/* (7 byte) preamble */
2350a17c678eSDavid Greenman 	cbp->loopback =		0;	/* (don't) loopback */
2351a17c678eSDavid Greenman 	cbp->linear_priority =	0;	/* (normal CSMA/CD operation) */
2352a17c678eSDavid Greenman 	cbp->linear_pri_mode =	0;	/* (wait after xmit only) */
2353a17c678eSDavid Greenman 	cbp->interfrm_spacing =	6;	/* (96 bits of) interframe spacing */
2354a17c678eSDavid Greenman 	cbp->promiscuous =	prm;	/* promiscuous mode */
2355a17c678eSDavid Greenman 	cbp->bcast_disable =	0;	/* (don't) disable broadcasts */
2356f7788e8eSJonathan Lemon 	cbp->wait_after_win =	0;	/* (don't) enable modified backoff alg*/
2357f7788e8eSJonathan Lemon 	cbp->ignore_ul =	0;	/* consider U/L bit in IA matching */
2358f7788e8eSJonathan Lemon 	cbp->crc16_en =		0;	/* (don't) enable crc-16 algorithm */
2359f7788e8eSJonathan Lemon 	cbp->crscdt =		sc->flags & FXP_FLAG_SERIAL_MEDIA ? 1 : 0;
2360f7788e8eSJonathan Lemon 
2361a17c678eSDavid Greenman 	cbp->stripping =	!prm;	/* truncate rx packet to byte count */
2362a17c678eSDavid Greenman 	cbp->padding =		1;	/* (do) pad short tx packets */
2363a17c678eSDavid Greenman 	cbp->rcv_crc_xfer =	0;	/* (don't) xfer CRC to host */
2364f7788e8eSJonathan Lemon 	cbp->long_rx_en =	sc->flags & FXP_FLAG_LONG_PKT_EN ? 1 : 0;
2365f7788e8eSJonathan Lemon 	cbp->ia_wake_en =	0;	/* (don't) wake up on address match */
23667137cea0SPyun YongHyeon 	cbp->magic_pkt_dis =	sc->flags & FXP_FLAG_WOL ? 0 : 1;
2367a17c678eSDavid Greenman 	cbp->force_fdx =	0;	/* (don't) force full duplex */
23683ba65732SDavid Greenman 	cbp->fdx_pin_en =	1;	/* (enable) FDX# pin */
2369a17c678eSDavid Greenman 	cbp->multi_ia =		0;	/* (don't) accept multiple IAs */
2370a026a25bSPyun YongHyeon 	cbp->mc_all =		ifp->if_flags & IFF_ALLMULTI ? 1 : prm;
2371c8bca6dcSBill Paul 	cbp->gamla_rx =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2372bd4fa9d9SPyun YongHyeon 	cbp->vlan_strip_en =	((sc->flags & FXP_FLAG_EXT_RFA) != 0 &&
2373bd4fa9d9SPyun YongHyeon 	    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) ? 1 : 0;
2374a17c678eSDavid Greenman 
23750f1db1d6SMaxime Henrion 	if (sc->tunable_noflow || sc->revision == FXP_REV_82557) {
23763bd07cfdSJonathan Lemon 		/*
23773bd07cfdSJonathan Lemon 		 * The 82557 has no hardware flow control, the values
23783bd07cfdSJonathan Lemon 		 * below are the defaults for the chip.
23793bd07cfdSJonathan Lemon 		 */
23803bd07cfdSJonathan Lemon 		cbp->fc_delay_lsb =	0;
23813bd07cfdSJonathan Lemon 		cbp->fc_delay_msb =	0x40;
23823bd07cfdSJonathan Lemon 		cbp->pri_fc_thresh =	3;
23833bd07cfdSJonathan Lemon 		cbp->tx_fc_dis =	0;
23843bd07cfdSJonathan Lemon 		cbp->rx_fc_restop =	0;
23853bd07cfdSJonathan Lemon 		cbp->rx_fc_restart =	0;
23863bd07cfdSJonathan Lemon 		cbp->fc_filter =	0;
23873bd07cfdSJonathan Lemon 		cbp->pri_fc_loc =	1;
23883bd07cfdSJonathan Lemon 	} else {
23893bd07cfdSJonathan Lemon 		cbp->fc_delay_lsb =	0x1f;
23903bd07cfdSJonathan Lemon 		cbp->fc_delay_msb =	0x01;
23913bd07cfdSJonathan Lemon 		cbp->pri_fc_thresh =	3;
23923bd07cfdSJonathan Lemon 		cbp->tx_fc_dis =	0;	/* enable transmit FC */
23933bd07cfdSJonathan Lemon 		cbp->rx_fc_restop =	1;	/* enable FC restop frames */
23943bd07cfdSJonathan Lemon 		cbp->rx_fc_restart =	1;	/* enable FC restart frames */
23953bd07cfdSJonathan Lemon 		cbp->fc_filter =	!prm;	/* drop FC frames to host */
23963bd07cfdSJonathan Lemon 		cbp->pri_fc_loc =	1;	/* FC pri location (byte31) */
23973bd07cfdSJonathan Lemon 	}
23983bd07cfdSJonathan Lemon 
23998da9c507SPyun YongHyeon 	/* Enable 82558 and 82559 extended statistics functionality. */
24008da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4) {
24018da9c507SPyun YongHyeon 		if (sc->revision >= FXP_REV_82559_A0) {
24028da9c507SPyun YongHyeon 			/*
24038da9c507SPyun YongHyeon 			 * Extend configuration table size to 32
24048da9c507SPyun YongHyeon 			 * to include TCO configuration.
24058da9c507SPyun YongHyeon 			 */
24068da9c507SPyun YongHyeon 			cbp->byte_count = 32;
24078da9c507SPyun YongHyeon 			cbp->ext_stats_dis = 1;
24088da9c507SPyun YongHyeon 			/* Enable TCO stats. */
24098da9c507SPyun YongHyeon 			cbp->tno_int_or_tco_en = 1;
24108da9c507SPyun YongHyeon 			cbp->gamla_rx = 1;
24118da9c507SPyun YongHyeon 		} else
24128da9c507SPyun YongHyeon 			cbp->ext_stats_dis = 0;
24138da9c507SPyun YongHyeon 	}
24148da9c507SPyun YongHyeon 
2415a17c678eSDavid Greenman 	/*
2416a17c678eSDavid Greenman 	 * Start the config command/DMA.
2417a17c678eSDavid Greenman 	 */
2418ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
24195986d0d2SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
24205986d0d2SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2421b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
24222e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2423a17c678eSDavid Greenman 	/* ...and wait for it to complete. */
2424209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map);
2425a17c678eSDavid Greenman 
2426a17c678eSDavid Greenman 	/*
2427a17c678eSDavid Greenman 	 * Now initialize the station address. Temporarily use the TxCB
2428a17c678eSDavid Greenman 	 * memory area like we did above for the config CB.
2429a17c678eSDavid Greenman 	 */
2430b2badf02SMaxime Henrion 	cb_ias = (struct fxp_cb_ias *)sc->fxp_desc.cbl_list;
2431a17c678eSDavid Greenman 	cb_ias->cb_status = 0;
243283e6547dSMaxime Henrion 	cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL);
243383e6547dSMaxime Henrion 	cb_ias->link_addr = 0xffffffff;
24344a0d6638SRuslan Ermilov 	bcopy(IF_LLADDR(sc->ifp), cb_ias->macaddr, ETHER_ADDR_LEN);
2435a17c678eSDavid Greenman 
2436a17c678eSDavid Greenman 	/*
2437a17c678eSDavid Greenman 	 * Start the IAS (Individual Address Setup) command/DMA.
2438a17c678eSDavid Greenman 	 */
2439ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
24405986d0d2SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
24415986d0d2SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
24426b24912cSPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
24432e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2444a17c678eSDavid Greenman 	/* ...and wait for it to complete. */
2445209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cb_ias->cb_status, sc->cbl_tag, sc->cbl_map);
2446a17c678eSDavid Greenman 
2447a17c678eSDavid Greenman 	/*
24486b24912cSPyun YongHyeon 	 * Initialize the multicast address list.
24496b24912cSPyun YongHyeon 	 */
24506b24912cSPyun YongHyeon 	fxp_mc_setup(sc);
24516b24912cSPyun YongHyeon 
24526b24912cSPyun YongHyeon 	/*
2453a17c678eSDavid Greenman 	 * Initialize transmit control block (TxCB) list.
2454a17c678eSDavid Greenman 	 */
2455b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_list;
2456b2badf02SMaxime Henrion 	tcbp = sc->fxp_desc.cbl_list;
2457b2badf02SMaxime Henrion 	bzero(tcbp, FXP_TXCB_SZ);
2458a17c678eSDavid Greenman 	for (i = 0; i < FXP_NTXCB; i++) {
2459b2badf02SMaxime Henrion 		txp[i].tx_mbuf = NULL;
246083e6547dSMaxime Henrion 		tcbp[i].cb_status = htole16(FXP_CB_STATUS_C | FXP_CB_STATUS_OK);
246183e6547dSMaxime Henrion 		tcbp[i].cb_command = htole16(FXP_CB_COMMAND_NOP);
246283e6547dSMaxime Henrion 		tcbp[i].link_addr = htole32(sc->fxp_desc.cbl_addr +
246383e6547dSMaxime Henrion 		    (((i + 1) & FXP_TXCB_MASK) * sizeof(struct fxp_cb_tx)));
24643bd07cfdSJonathan Lemon 		if (sc->flags & FXP_FLAG_EXT_TXCB)
2465b2badf02SMaxime Henrion 			tcbp[i].tbd_array_addr =
246683e6547dSMaxime Henrion 			    htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[2]));
24673bd07cfdSJonathan Lemon 		else
2468b2badf02SMaxime Henrion 			tcbp[i].tbd_array_addr =
246983e6547dSMaxime Henrion 			    htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[0]));
2470b2badf02SMaxime Henrion 		txp[i].tx_next = &txp[(i + 1) & FXP_TXCB_MASK];
2471a17c678eSDavid Greenman 	}
2472a17c678eSDavid Greenman 	/*
2473397f9dfeSDavid Greenman 	 * Set the suspend flag on the first TxCB and start the control
2474a17c678eSDavid Greenman 	 * unit. It will execute the NOP and then suspend.
2475a17c678eSDavid Greenman 	 */
247683e6547dSMaxime Henrion 	tcbp->cb_command = htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S);
2477a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
2478a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2479b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp;
2480397f9dfeSDavid Greenman 	sc->tx_queued = 1;
2481a17c678eSDavid Greenman 
2482ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
24836b24912cSPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
24842e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2485a17c678eSDavid Greenman 
2486a17c678eSDavid Greenman 	/*
2487a17c678eSDavid Greenman 	 * Initialize receiver buffer area - RFA.
2488a17c678eSDavid Greenman 	 */
2489ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
2490b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.rx_head->rx_addr);
24912e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
2492a17c678eSDavid Greenman 
2493dccee1a1SDavid Greenman 	/*
2494ba8c6fd5SDavid Greenman 	 * Set current media.
2495dccee1a1SDavid Greenman 	 */
2496f7788e8eSJonathan Lemon 	if (sc->miibus != NULL)
2497f7788e8eSJonathan Lemon 		mii_mediachg(device_get_softc(sc->miibus));
2498dccee1a1SDavid Greenman 
249913f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
250013f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2501e8c8b728SJonathan Lemon 
2502e8c8b728SJonathan Lemon 	/*
2503e8c8b728SJonathan Lemon 	 * Enable interrupts.
2504e8c8b728SJonathan Lemon 	 */
25052b5989e9SLuigi Rizzo #ifdef DEVICE_POLLING
25062b5989e9SLuigi Rizzo 	/*
25072b5989e9SLuigi Rizzo 	 * ... but only do that if we are not polling. And because (presumably)
25082b5989e9SLuigi Rizzo 	 * the default is interrupts on, we need to disable them explicitly!
25092b5989e9SLuigi Rizzo 	 */
251040929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING )
25112b5989e9SLuigi Rizzo 		CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
25122b5989e9SLuigi Rizzo 	else
25132b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */
2514e8c8b728SJonathan Lemon 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0);
2515a17c678eSDavid Greenman 
2516a17c678eSDavid Greenman 	/*
2517a17c678eSDavid Greenman 	 * Start stats updater.
2518a17c678eSDavid Greenman 	 */
251945276e4aSSam Leffler 	callout_reset(&sc->stat_ch, hz, fxp_tick, sc);
2520f7788e8eSJonathan Lemon }
2521f7788e8eSJonathan Lemon 
2522f7788e8eSJonathan Lemon static int
2523f7788e8eSJonathan Lemon fxp_serial_ifmedia_upd(struct ifnet *ifp)
2524f7788e8eSJonathan Lemon {
2525f7788e8eSJonathan Lemon 
2526f7788e8eSJonathan Lemon 	return (0);
2527a17c678eSDavid Greenman }
2528a17c678eSDavid Greenman 
2529303b270bSEivind Eklund static void
2530f7788e8eSJonathan Lemon fxp_serial_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
2531ba8c6fd5SDavid Greenman {
2532ba8c6fd5SDavid Greenman 
2533f7788e8eSJonathan Lemon 	ifmr->ifm_active = IFM_ETHER|IFM_MANUAL;
2534ba8c6fd5SDavid Greenman }
2535ba8c6fd5SDavid Greenman 
2536ba8c6fd5SDavid Greenman /*
2537ba8c6fd5SDavid Greenman  * Change media according to request.
2538ba8c6fd5SDavid Greenman  */
2539f7788e8eSJonathan Lemon static int
2540f7788e8eSJonathan Lemon fxp_ifmedia_upd(struct ifnet *ifp)
2541ba8c6fd5SDavid Greenman {
2542ba8c6fd5SDavid Greenman 	struct fxp_softc *sc = ifp->if_softc;
2543f7788e8eSJonathan Lemon 	struct mii_data *mii;
2544ba8c6fd5SDavid Greenman 
2545f7788e8eSJonathan Lemon 	mii = device_get_softc(sc->miibus);
25463212724cSJohn Baldwin 	FXP_LOCK(sc);
25475aa0cdf4SJohn-Mark Gurney 	if (mii->mii_instance) {
25485aa0cdf4SJohn-Mark Gurney 		struct mii_softc	*miisc;
25495aa0cdf4SJohn-Mark Gurney 		LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
25505aa0cdf4SJohn-Mark Gurney 			mii_phy_reset(miisc);
25515aa0cdf4SJohn-Mark Gurney 	}
2552f7788e8eSJonathan Lemon 	mii_mediachg(mii);
25533212724cSJohn Baldwin 	FXP_UNLOCK(sc);
2554ba8c6fd5SDavid Greenman 	return (0);
2555ba8c6fd5SDavid Greenman }
2556ba8c6fd5SDavid Greenman 
2557ba8c6fd5SDavid Greenman /*
2558ba8c6fd5SDavid Greenman  * Notify the world which media we're using.
2559ba8c6fd5SDavid Greenman  */
2560f7788e8eSJonathan Lemon static void
2561f7788e8eSJonathan Lemon fxp_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
2562ba8c6fd5SDavid Greenman {
2563ba8c6fd5SDavid Greenman 	struct fxp_softc *sc = ifp->if_softc;
2564f7788e8eSJonathan Lemon 	struct mii_data *mii;
2565ba8c6fd5SDavid Greenman 
2566f7788e8eSJonathan Lemon 	mii = device_get_softc(sc->miibus);
25673212724cSJohn Baldwin 	FXP_LOCK(sc);
2568f7788e8eSJonathan Lemon 	mii_pollstat(mii);
2569f7788e8eSJonathan Lemon 	ifmr->ifm_active = mii->mii_media_active;
2570f7788e8eSJonathan Lemon 	ifmr->ifm_status = mii->mii_media_status;
25712e2b8238SJonathan Lemon 
25722b6fb51fSWarner Losh 	if (IFM_SUBTYPE(ifmr->ifm_active) == IFM_10_T &&
25732b6fb51fSWarner Losh 	    sc->flags & FXP_FLAG_CU_RESUME_BUG)
25742e2b8238SJonathan Lemon 		sc->cu_resume_bug = 1;
25752e2b8238SJonathan Lemon 	else
25762e2b8238SJonathan Lemon 		sc->cu_resume_bug = 0;
25773212724cSJohn Baldwin 	FXP_UNLOCK(sc);
2578ba8c6fd5SDavid Greenman }
2579ba8c6fd5SDavid Greenman 
2580a17c678eSDavid Greenman /*
2581a17c678eSDavid Greenman  * Add a buffer to the end of the RFA buffer list.
2582a17c678eSDavid Greenman  * Return 0 if successful, 1 for failure. A failure results in
258385050421SPyun YongHyeon  * reusing the RFA buffer.
2584a17c678eSDavid Greenman  * The RFA struct is stuck at the beginning of mbuf cluster and the
2585a17c678eSDavid Greenman  * data pointer is fixed up to point just past it.
2586a17c678eSDavid Greenman  */
2587a17c678eSDavid Greenman static int
258885050421SPyun YongHyeon fxp_new_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp)
2589a17c678eSDavid Greenman {
2590a17c678eSDavid Greenman 	struct mbuf *m;
259185050421SPyun YongHyeon 	struct fxp_rfa *rfa;
2592b2badf02SMaxime Henrion 	bus_dmamap_t tmp_map;
259385050421SPyun YongHyeon 	int error;
2594a17c678eSDavid Greenman 
2595a163d034SWarner Losh 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
259685050421SPyun YongHyeon 	if (m == NULL)
259785050421SPyun YongHyeon 		return (ENOBUFS);
2598ba8c6fd5SDavid Greenman 
2599ba8c6fd5SDavid Greenman 	/*
2600ba8c6fd5SDavid Greenman 	 * Move the data pointer up so that the incoming data packet
2601ba8c6fd5SDavid Greenman 	 * will be 32-bit aligned.
2602ba8c6fd5SDavid Greenman 	 */
2603ba8c6fd5SDavid Greenman 	m->m_data += RFA_ALIGNMENT_FUDGE;
2604ba8c6fd5SDavid Greenman 
2605eadd5e3aSDavid Greenman 	/*
2606eadd5e3aSDavid Greenman 	 * Get a pointer to the base of the mbuf cluster and move
2607eadd5e3aSDavid Greenman 	 * data start past it.
2608eadd5e3aSDavid Greenman 	 */
2609a17c678eSDavid Greenman 	rfa = mtod(m, struct fxp_rfa *);
2610c8bca6dcSBill Paul 	m->m_data += sc->rfa_size;
261183e6547dSMaxime Henrion 	rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE);
2612eadd5e3aSDavid Greenman 
2613a17c678eSDavid Greenman 	rfa->rfa_status = 0;
261483e6547dSMaxime Henrion 	rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL);
2615a17c678eSDavid Greenman 	rfa->actual_size = 0;
261685050421SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES - RFA_ALIGNMENT_FUDGE -
261785050421SPyun YongHyeon 	    sc->rfa_size;
2618ba8c6fd5SDavid Greenman 
261928935f27SMaxime Henrion 	/*
262028935f27SMaxime Henrion 	 * Initialize the rest of the RFA.  Note that since the RFA
262128935f27SMaxime Henrion 	 * is misaligned, we cannot store values directly.  We're thus
262228935f27SMaxime Henrion 	 * using the le32enc() function which handles endianness and
262328935f27SMaxime Henrion 	 * is also alignment-safe.
262428935f27SMaxime Henrion 	 */
262583e6547dSMaxime Henrion 	le32enc(&rfa->link_addr, 0xffffffff);
262683e6547dSMaxime Henrion 	le32enc(&rfa->rbd_addr, 0xffffffff);
2627ba8c6fd5SDavid Greenman 
2628b2badf02SMaxime Henrion 	/* Map the RFA into DMA memory. */
2629a2057a72SPyun YongHyeon 	error = bus_dmamap_load(sc->fxp_rxmtag, sc->spare_map, rfa,
2630b2badf02SMaxime Henrion 	    MCLBYTES - RFA_ALIGNMENT_FUDGE, fxp_dma_map_addr,
263101e3ef82SPyun YongHyeon 	    &rxp->rx_addr, BUS_DMA_NOWAIT);
2632b2badf02SMaxime Henrion 	if (error) {
2633b2badf02SMaxime Henrion 		m_freem(m);
2634b2badf02SMaxime Henrion 		return (error);
2635b2badf02SMaxime Henrion 	}
2636b2badf02SMaxime Henrion 
2637e2157cf7SPyun YongHyeon 	if (rxp->rx_mbuf != NULL)
2638a2057a72SPyun YongHyeon 		bus_dmamap_unload(sc->fxp_rxmtag, rxp->rx_map);
2639b2badf02SMaxime Henrion 	tmp_map = sc->spare_map;
2640b2badf02SMaxime Henrion 	sc->spare_map = rxp->rx_map;
2641b2badf02SMaxime Henrion 	rxp->rx_map = tmp_map;
2642b2badf02SMaxime Henrion 	rxp->rx_mbuf = m;
2643b2badf02SMaxime Henrion 
2644a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
2645b983c7b3SMaxime Henrion 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
264685050421SPyun YongHyeon 	return (0);
264785050421SPyun YongHyeon }
264885050421SPyun YongHyeon 
264985050421SPyun YongHyeon static void
265085050421SPyun YongHyeon fxp_add_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp)
265185050421SPyun YongHyeon {
265285050421SPyun YongHyeon 	struct fxp_rfa *p_rfa;
265385050421SPyun YongHyeon 	struct fxp_rx *p_rx;
2654b2badf02SMaxime Henrion 
2655dfe61cf1SDavid Greenman 	/*
2656dfe61cf1SDavid Greenman 	 * If there are other buffers already on the list, attach this
2657dfe61cf1SDavid Greenman 	 * one to the end by fixing up the tail to point to this one.
2658dfe61cf1SDavid Greenman 	 */
2659b2badf02SMaxime Henrion 	if (sc->fxp_desc.rx_head != NULL) {
2660b2badf02SMaxime Henrion 		p_rx = sc->fxp_desc.rx_tail;
2661b2badf02SMaxime Henrion 		p_rfa = (struct fxp_rfa *)
2662b2badf02SMaxime Henrion 		    (p_rx->rx_mbuf->m_ext.ext_buf + RFA_ALIGNMENT_FUDGE);
2663b2badf02SMaxime Henrion 		p_rx->rx_next = rxp;
266483e6547dSMaxime Henrion 		le32enc(&p_rfa->link_addr, rxp->rx_addr);
2665aed53495SDavid Greenman 		p_rfa->rfa_control = 0;
2666a2057a72SPyun YongHyeon 		bus_dmamap_sync(sc->fxp_rxmtag, p_rx->rx_map,
26674812aef5SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2668a17c678eSDavid Greenman 	} else {
2669b2badf02SMaxime Henrion 		rxp->rx_next = NULL;
2670b2badf02SMaxime Henrion 		sc->fxp_desc.rx_head = rxp;
2671a17c678eSDavid Greenman 	}
2672b2badf02SMaxime Henrion 	sc->fxp_desc.rx_tail = rxp;
267385050421SPyun YongHyeon }
267485050421SPyun YongHyeon 
267585050421SPyun YongHyeon static void
267685050421SPyun YongHyeon fxp_discard_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp)
267785050421SPyun YongHyeon {
267885050421SPyun YongHyeon 	struct mbuf *m;
267985050421SPyun YongHyeon 	struct fxp_rfa *rfa;
268085050421SPyun YongHyeon 
268185050421SPyun YongHyeon 	m = rxp->rx_mbuf;
268285050421SPyun YongHyeon 	m->m_data = m->m_ext.ext_buf;
268385050421SPyun YongHyeon 	/*
268485050421SPyun YongHyeon 	 * Move the data pointer up so that the incoming data packet
268585050421SPyun YongHyeon 	 * will be 32-bit aligned.
268685050421SPyun YongHyeon 	 */
268785050421SPyun YongHyeon 	m->m_data += RFA_ALIGNMENT_FUDGE;
268885050421SPyun YongHyeon 
268985050421SPyun YongHyeon 	/*
269085050421SPyun YongHyeon 	 * Get a pointer to the base of the mbuf cluster and move
269185050421SPyun YongHyeon 	 * data start past it.
269285050421SPyun YongHyeon 	 */
269385050421SPyun YongHyeon 	rfa = mtod(m, struct fxp_rfa *);
269485050421SPyun YongHyeon 	m->m_data += sc->rfa_size;
269585050421SPyun YongHyeon 	rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE);
269685050421SPyun YongHyeon 
269785050421SPyun YongHyeon 	rfa->rfa_status = 0;
269885050421SPyun YongHyeon 	rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL);
269985050421SPyun YongHyeon 	rfa->actual_size = 0;
270085050421SPyun YongHyeon 
270185050421SPyun YongHyeon 	/*
270285050421SPyun YongHyeon 	 * Initialize the rest of the RFA.  Note that since the RFA
270385050421SPyun YongHyeon 	 * is misaligned, we cannot store values directly.  We're thus
270485050421SPyun YongHyeon 	 * using the le32enc() function which handles endianness and
270585050421SPyun YongHyeon 	 * is also alignment-safe.
270685050421SPyun YongHyeon 	 */
270785050421SPyun YongHyeon 	le32enc(&rfa->link_addr, 0xffffffff);
270885050421SPyun YongHyeon 	le32enc(&rfa->rbd_addr, 0xffffffff);
270985050421SPyun YongHyeon 
2710a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
271185050421SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2712a17c678eSDavid Greenman }
2713a17c678eSDavid Greenman 
2714f1928b0cSKevin Lo static int
2715f7788e8eSJonathan Lemon fxp_miibus_readreg(device_t dev, int phy, int reg)
2716dccee1a1SDavid Greenman {
2717f7788e8eSJonathan Lemon 	struct fxp_softc *sc = device_get_softc(dev);
2718dccee1a1SDavid Greenman 	int count = 10000;
27196ebc3153SDavid Greenman 	int value;
2720dccee1a1SDavid Greenman 
2721ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
2722ba8c6fd5SDavid Greenman 	    (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21));
2723dccee1a1SDavid Greenman 
2724ba8c6fd5SDavid Greenman 	while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0
2725ba8c6fd5SDavid Greenman 	    && count--)
27266ebc3153SDavid Greenman 		DELAY(10);
2727dccee1a1SDavid Greenman 
2728dccee1a1SDavid Greenman 	if (count <= 0)
2729f7788e8eSJonathan Lemon 		device_printf(dev, "fxp_miibus_readreg: timed out\n");
2730dccee1a1SDavid Greenman 
27316ebc3153SDavid Greenman 	return (value & 0xffff);
2732dccee1a1SDavid Greenman }
2733dccee1a1SDavid Greenman 
273416ec4b00SWarner Losh static int
2735f7788e8eSJonathan Lemon fxp_miibus_writereg(device_t dev, int phy, int reg, int value)
2736dccee1a1SDavid Greenman {
2737f7788e8eSJonathan Lemon 	struct fxp_softc *sc = device_get_softc(dev);
2738dccee1a1SDavid Greenman 	int count = 10000;
2739dccee1a1SDavid Greenman 
2740ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
2741ba8c6fd5SDavid Greenman 	    (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) |
2742ba8c6fd5SDavid Greenman 	    (value & 0xffff));
2743dccee1a1SDavid Greenman 
2744ba8c6fd5SDavid Greenman 	while ((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 &&
2745ba8c6fd5SDavid Greenman 	    count--)
27466ebc3153SDavid Greenman 		DELAY(10);
2747dccee1a1SDavid Greenman 
2748dccee1a1SDavid Greenman 	if (count <= 0)
2749f7788e8eSJonathan Lemon 		device_printf(dev, "fxp_miibus_writereg: timed out\n");
275016ec4b00SWarner Losh 	return (0);
2751dccee1a1SDavid Greenman }
2752dccee1a1SDavid Greenman 
2753dccee1a1SDavid Greenman static int
2754f7788e8eSJonathan Lemon fxp_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
2755a17c678eSDavid Greenman {
27569b44ff22SGarrett Wollman 	struct fxp_softc *sc = ifp->if_softc;
2757a17c678eSDavid Greenman 	struct ifreq *ifr = (struct ifreq *)data;
2758f7788e8eSJonathan Lemon 	struct mii_data *mii;
275960bb79ebSPyun YongHyeon 	int flag, mask, error = 0, reinit;
2760a17c678eSDavid Greenman 
2761a17c678eSDavid Greenman 	switch (command) {
2762a17c678eSDavid Greenman 	case SIOCSIFFLAGS:
27633212724cSJohn Baldwin 		FXP_LOCK(sc);
2764a17c678eSDavid Greenman 		/*
2765a17c678eSDavid Greenman 		 * If interface is marked up and not running, then start it.
2766a17c678eSDavid Greenman 		 * If it is marked down and running, stop it.
2767a17c678eSDavid Greenman 		 * XXX If it's up then re-initialize it. This is so flags
2768a17c678eSDavid Greenman 		 * such as IFF_PROMISC are handled.
2769a17c678eSDavid Greenman 		 */
2770a17c678eSDavid Greenman 		if (ifp->if_flags & IFF_UP) {
27716b24912cSPyun YongHyeon 			if (((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) &&
27726b24912cSPyun YongHyeon 			    ((ifp->if_flags ^ sc->if_flags) &
27736b24912cSPyun YongHyeon 			    (IFF_PROMISC | IFF_ALLMULTI | IFF_LINK0)) != 0)
27746b24912cSPyun YongHyeon 				fxp_init_body(sc);
27756b24912cSPyun YongHyeon 			else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
27764953bccaSNate Lawson 				fxp_init_body(sc);
2777a17c678eSDavid Greenman 		} else {
27786b24912cSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
27794a5f1499SDavid Greenman 				fxp_stop(sc);
2780a17c678eSDavid Greenman 		}
27816b24912cSPyun YongHyeon 		sc->if_flags = ifp->if_flags;
27823212724cSJohn Baldwin 		FXP_UNLOCK(sc);
2783a17c678eSDavid Greenman 		break;
2784a17c678eSDavid Greenman 
2785a17c678eSDavid Greenman 	case SIOCADDMULTI:
2786a17c678eSDavid Greenman 	case SIOCDELMULTI:
27876b24912cSPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
27886b24912cSPyun YongHyeon 			fxp_init(sc);
2789ba8c6fd5SDavid Greenman 		break;
2790ba8c6fd5SDavid Greenman 
2791ba8c6fd5SDavid Greenman 	case SIOCSIFMEDIA:
2792ba8c6fd5SDavid Greenman 	case SIOCGIFMEDIA:
2793f7788e8eSJonathan Lemon 		if (sc->miibus != NULL) {
2794f7788e8eSJonathan Lemon 			mii = device_get_softc(sc->miibus);
2795f7788e8eSJonathan Lemon                         error = ifmedia_ioctl(ifp, ifr,
2796f7788e8eSJonathan Lemon                             &mii->mii_media, command);
2797f7788e8eSJonathan Lemon 		} else {
2798ba8c6fd5SDavid Greenman                         error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, command);
2799f7788e8eSJonathan Lemon 		}
2800a17c678eSDavid Greenman 		break;
2801a17c678eSDavid Greenman 
2802fb917226SRuslan Ermilov 	case SIOCSIFCAP:
280360bb79ebSPyun YongHyeon 		reinit = 0;
28048ef1f631SYaroslav Tykhiy 		mask = ifp->if_capenable ^ ifr->ifr_reqcap;
280540929967SGleb Smirnoff #ifdef DEVICE_POLLING
280640929967SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
280740929967SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
280840929967SGleb Smirnoff 				error = ether_poll_register(fxp_poll, ifp);
280940929967SGleb Smirnoff 				if (error)
281040929967SGleb Smirnoff 					return(error);
281140929967SGleb Smirnoff 				FXP_LOCK(sc);
281240929967SGleb Smirnoff 				CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL,
281340929967SGleb Smirnoff 				    FXP_SCB_INTR_DISABLE);
281440929967SGleb Smirnoff 				ifp->if_capenable |= IFCAP_POLLING;
281540929967SGleb Smirnoff 				FXP_UNLOCK(sc);
281640929967SGleb Smirnoff 			} else {
281740929967SGleb Smirnoff 				error = ether_poll_deregister(ifp);
281840929967SGleb Smirnoff 				/* Enable interrupts in any case */
281940929967SGleb Smirnoff 				FXP_LOCK(sc);
282040929967SGleb Smirnoff 				CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0);
282140929967SGleb Smirnoff 				ifp->if_capenable &= ~IFCAP_POLLING;
282240929967SGleb Smirnoff 				FXP_UNLOCK(sc);
282340929967SGleb Smirnoff 			}
282440929967SGleb Smirnoff 		}
282540929967SGleb Smirnoff #endif
282640929967SGleb Smirnoff 		FXP_LOCK(sc);
282760bb79ebSPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
282860bb79ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
282960bb79ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
283060bb79ebSPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
283160bb79ebSPyun YongHyeon 				ifp->if_hwassist |= FXP_CSUM_FEATURES;
283260bb79ebSPyun YongHyeon 			else
283360bb79ebSPyun YongHyeon 				ifp->if_hwassist &= ~FXP_CSUM_FEATURES;
283460bb79ebSPyun YongHyeon 		}
283560bb79ebSPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
2836f13075afSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_RXCSUM) != 0) {
283760bb79ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_RXCSUM;
2838f13075afSPyun YongHyeon 			if ((sc->flags & FXP_FLAG_82559_RXCSUM) != 0)
2839f13075afSPyun YongHyeon 				reinit++;
2840f13075afSPyun YongHyeon 		}
2841c21e84e4SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
2842c21e84e4SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TSO4) != 0) {
2843c21e84e4SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
2844c21e84e4SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TSO4) != 0)
2845c21e84e4SPyun YongHyeon 				ifp->if_hwassist |= CSUM_TSO;
2846c21e84e4SPyun YongHyeon 			else
2847c21e84e4SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
2848c21e84e4SPyun YongHyeon 		}
28497137cea0SPyun YongHyeon 		if ((mask & IFCAP_WOL_MAGIC) != 0 &&
28507137cea0SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL_MAGIC) != 0)
28517137cea0SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_MAGIC;
285260bb79ebSPyun YongHyeon 		if ((mask & IFCAP_VLAN_MTU) != 0 &&
285360bb79ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_MTU) != 0) {
28548ef1f631SYaroslav Tykhiy 			ifp->if_capenable ^= IFCAP_VLAN_MTU;
28558ef1f631SYaroslav Tykhiy 			if (sc->revision != FXP_REV_82557)
28568ef1f631SYaroslav Tykhiy 				flag = FXP_FLAG_LONG_PKT_EN;
28578ef1f631SYaroslav Tykhiy 			else /* a hack to get long frames on the old chip */
28588ef1f631SYaroslav Tykhiy 				flag = FXP_FLAG_SAVE_BAD;
28598ef1f631SYaroslav Tykhiy 			sc->flags ^= flag;
28608ef1f631SYaroslav Tykhiy 			if (ifp->if_flags & IFF_UP)
286160bb79ebSPyun YongHyeon 				reinit++;
286260bb79ebSPyun YongHyeon 		}
2863bd4fa9d9SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
2864bd4fa9d9SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) {
2865bd4fa9d9SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
2866bd4fa9d9SPyun YongHyeon 				reinit++;
2867bd4fa9d9SPyun YongHyeon 		}
2868bd4fa9d9SPyun YongHyeon 		if (reinit > 0 && ifp->if_flags & IFF_UP)
28698ef1f631SYaroslav Tykhiy 			fxp_init_body(sc);
28703212724cSJohn Baldwin 		FXP_UNLOCK(sc);
2871bd4fa9d9SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
2872fb917226SRuslan Ermilov 		break;
2873fb917226SRuslan Ermilov 
2874a17c678eSDavid Greenman 	default:
2875673d9191SSam Leffler 		error = ether_ioctl(ifp, command, data);
2876a17c678eSDavid Greenman 	}
2877a17c678eSDavid Greenman 	return (error);
2878a17c678eSDavid Greenman }
2879397f9dfeSDavid Greenman 
2880397f9dfeSDavid Greenman /*
288109882363SJonathan Lemon  * Fill in the multicast address list and return number of entries.
288209882363SJonathan Lemon  */
288309882363SJonathan Lemon static int
288409882363SJonathan Lemon fxp_mc_addrs(struct fxp_softc *sc)
288509882363SJonathan Lemon {
288609882363SJonathan Lemon 	struct fxp_cb_mcs *mcsp = sc->mcsp;
2887fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
288809882363SJonathan Lemon 	struct ifmultiaddr *ifma;
288909882363SJonathan Lemon 	int nmcasts;
289009882363SJonathan Lemon 
289109882363SJonathan Lemon 	nmcasts = 0;
28926b24912cSPyun YongHyeon 	if ((ifp->if_flags & IFF_ALLMULTI) == 0) {
2893eb956cd0SRobert Watson 		if_maddr_rlock(ifp);
289409882363SJonathan Lemon 		TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
289509882363SJonathan Lemon 			if (ifma->ifma_addr->sa_family != AF_LINK)
289609882363SJonathan Lemon 				continue;
289709882363SJonathan Lemon 			if (nmcasts >= MAXMCADDR) {
28986b24912cSPyun YongHyeon 				ifp->if_flags |= IFF_ALLMULTI;
289909882363SJonathan Lemon 				nmcasts = 0;
290009882363SJonathan Lemon 				break;
290109882363SJonathan Lemon 			}
290209882363SJonathan Lemon 			bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr),
2903bafb64afSMaxime Henrion 			    &sc->mcsp->mc_addr[nmcasts][0], ETHER_ADDR_LEN);
290409882363SJonathan Lemon 			nmcasts++;
290509882363SJonathan Lemon 		}
2906eb956cd0SRobert Watson 		if_maddr_runlock(ifp);
290709882363SJonathan Lemon 	}
2908bafb64afSMaxime Henrion 	mcsp->mc_cnt = htole16(nmcasts * ETHER_ADDR_LEN);
290909882363SJonathan Lemon 	return (nmcasts);
291009882363SJonathan Lemon }
291109882363SJonathan Lemon 
291209882363SJonathan Lemon /*
2913397f9dfeSDavid Greenman  * Program the multicast filter.
2914397f9dfeSDavid Greenman  *
2915397f9dfeSDavid Greenman  * We have an artificial restriction that the multicast setup command
2916397f9dfeSDavid Greenman  * must be the first command in the chain, so we take steps to ensure
29173114fdb4SDavid Greenman  * this. By requiring this, it allows us to keep up the performance of
2918397f9dfeSDavid Greenman  * the pre-initialized command ring (esp. link pointers) by not actually
2919dc733423SDag-Erling Smørgrav  * inserting the mcsetup command in the ring - i.e. its link pointer
2920397f9dfeSDavid Greenman  * points to the TxCB ring, but the mcsetup descriptor itself is not part
2921397f9dfeSDavid Greenman  * of it. We then can do 'CU_START' on the mcsetup descriptor and have it
2922397f9dfeSDavid Greenman  * lead into the regular TxCB ring when it completes.
2923397f9dfeSDavid Greenman  */
2924397f9dfeSDavid Greenman static void
2925f7788e8eSJonathan Lemon fxp_mc_setup(struct fxp_softc *sc)
2926397f9dfeSDavid Greenman {
29276b24912cSPyun YongHyeon 	struct fxp_cb_mcs *mcsp;
29287dced78aSDavid Greenman 	int count;
2929397f9dfeSDavid Greenman 
293067fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
29313114fdb4SDavid Greenman 
29326b24912cSPyun YongHyeon 	mcsp = sc->mcsp;
2933397f9dfeSDavid Greenman 	mcsp->cb_status = 0;
29346b24912cSPyun YongHyeon 	mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL);
29356b24912cSPyun YongHyeon 	mcsp->link_addr = 0xffffffff;
29366b24912cSPyun YongHyeon 	fxp_mc_addrs(sc);
2937397f9dfeSDavid Greenman 
2938397f9dfeSDavid Greenman 	/*
29396b24912cSPyun YongHyeon 	 * Wait until command unit is idle. This should never be the
29406b24912cSPyun YongHyeon 	 * case when nothing is queued, but make sure anyway.
2941397f9dfeSDavid Greenman 	 */
29427dced78aSDavid Greenman 	count = 100;
29436b24912cSPyun YongHyeon 	while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) !=
29446b24912cSPyun YongHyeon 	    FXP_SCB_CUS_IDLE && --count)
29457dced78aSDavid Greenman 		DELAY(10);
29467dced78aSDavid Greenman 	if (count == 0) {
2947f7788e8eSJonathan Lemon 		device_printf(sc->dev, "command queue timeout\n");
29487dced78aSDavid Greenman 		return;
29497dced78aSDavid Greenman 	}
2950397f9dfeSDavid Greenman 
2951397f9dfeSDavid Greenman 	/*
2952397f9dfeSDavid Greenman 	 * Start the multicast setup command.
2953397f9dfeSDavid Greenman 	 */
2954397f9dfeSDavid Greenman 	fxp_scb_wait(sc);
2955a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->mcs_tag, sc->mcs_map,
2956a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2957b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr);
29582e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
29596b24912cSPyun YongHyeon 	/* ...and wait for it to complete. */
29606b24912cSPyun YongHyeon 	fxp_dma_wait(sc, &mcsp->cb_status, sc->mcs_tag, sc->mcs_map);
2961397f9dfeSDavid Greenman }
296272a32a26SJonathan Lemon 
296374d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101a[] = D101_A_RCVBUNDLE_UCODE;
296474d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101b0[] = D101_B0_RCVBUNDLE_UCODE;
296574d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101ma[] = D101M_B_RCVBUNDLE_UCODE;
296674d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101s[] = D101S_RCVBUNDLE_UCODE;
296774d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102[] = D102_B_RCVBUNDLE_UCODE;
296874d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102c[] = D102_C_RCVBUNDLE_UCODE;
2969de571603SMaxime Henrion static uint32_t fxp_ucode_d102e[] = D102_E_RCVBUNDLE_UCODE;
297072a32a26SJonathan Lemon 
297174d1ed23SMaxime Henrion #define UCODE(x)	x, sizeof(x)/sizeof(uint32_t)
297272a32a26SJonathan Lemon 
297372a32a26SJonathan Lemon struct ucode {
297474d1ed23SMaxime Henrion 	uint32_t	revision;
297574d1ed23SMaxime Henrion 	uint32_t	*ucode;
297672a32a26SJonathan Lemon 	int		length;
297772a32a26SJonathan Lemon 	u_short		int_delay_offset;
297872a32a26SJonathan Lemon 	u_short		bundle_max_offset;
297972a32a26SJonathan Lemon } ucode_table[] = {
298072a32a26SJonathan Lemon 	{ FXP_REV_82558_A4, UCODE(fxp_ucode_d101a), D101_CPUSAVER_DWORD, 0 },
298172a32a26SJonathan Lemon 	{ FXP_REV_82558_B0, UCODE(fxp_ucode_d101b0), D101_CPUSAVER_DWORD, 0 },
298272a32a26SJonathan Lemon 	{ FXP_REV_82559_A0, UCODE(fxp_ucode_d101ma),
298372a32a26SJonathan Lemon 	    D101M_CPUSAVER_DWORD, D101M_CPUSAVER_BUNDLE_MAX_DWORD },
298472a32a26SJonathan Lemon 	{ FXP_REV_82559S_A, UCODE(fxp_ucode_d101s),
298572a32a26SJonathan Lemon 	    D101S_CPUSAVER_DWORD, D101S_CPUSAVER_BUNDLE_MAX_DWORD },
298672a32a26SJonathan Lemon 	{ FXP_REV_82550, UCODE(fxp_ucode_d102),
298772a32a26SJonathan Lemon 	    D102_B_CPUSAVER_DWORD, D102_B_CPUSAVER_BUNDLE_MAX_DWORD },
298872a32a26SJonathan Lemon 	{ FXP_REV_82550_C, UCODE(fxp_ucode_d102c),
298972a32a26SJonathan Lemon 	    D102_C_CPUSAVER_DWORD, D102_C_CPUSAVER_BUNDLE_MAX_DWORD },
2990507feeafSMaxime Henrion 	{ FXP_REV_82551_F, UCODE(fxp_ucode_d102e),
2991de571603SMaxime Henrion 	    D102_E_CPUSAVER_DWORD, D102_E_CPUSAVER_BUNDLE_MAX_DWORD },
299272a32a26SJonathan Lemon 	{ 0, NULL, 0, 0, 0 }
299372a32a26SJonathan Lemon };
299472a32a26SJonathan Lemon 
299572a32a26SJonathan Lemon static void
299672a32a26SJonathan Lemon fxp_load_ucode(struct fxp_softc *sc)
299772a32a26SJonathan Lemon {
299872a32a26SJonathan Lemon 	struct ucode *uc;
299972a32a26SJonathan Lemon 	struct fxp_cb_ucode *cbp;
300094a4f968SPyun YongHyeon 	int i;
300172a32a26SJonathan Lemon 
300272a32a26SJonathan Lemon 	for (uc = ucode_table; uc->ucode != NULL; uc++)
300372a32a26SJonathan Lemon 		if (sc->revision == uc->revision)
300472a32a26SJonathan Lemon 			break;
300572a32a26SJonathan Lemon 	if (uc->ucode == NULL)
300672a32a26SJonathan Lemon 		return;
3007b2badf02SMaxime Henrion 	cbp = (struct fxp_cb_ucode *)sc->fxp_desc.cbl_list;
300872a32a26SJonathan Lemon 	cbp->cb_status = 0;
300983e6547dSMaxime Henrion 	cbp->cb_command = htole16(FXP_CB_COMMAND_UCODE | FXP_CB_COMMAND_EL);
301083e6547dSMaxime Henrion 	cbp->link_addr = 0xffffffff;    	/* (no) next command */
301194a4f968SPyun YongHyeon 	for (i = 0; i < uc->length; i++)
301294a4f968SPyun YongHyeon 		cbp->ucode[i] = htole32(uc->ucode[i]);
301372a32a26SJonathan Lemon 	if (uc->int_delay_offset)
301474d1ed23SMaxime Henrion 		*(uint16_t *)&cbp->ucode[uc->int_delay_offset] =
301583e6547dSMaxime Henrion 		    htole16(sc->tunable_int_delay + sc->tunable_int_delay / 2);
301672a32a26SJonathan Lemon 	if (uc->bundle_max_offset)
301774d1ed23SMaxime Henrion 		*(uint16_t *)&cbp->ucode[uc->bundle_max_offset] =
301883e6547dSMaxime Henrion 		    htole16(sc->tunable_bundle_max);
301972a32a26SJonathan Lemon 	/*
302072a32a26SJonathan Lemon 	 * Download the ucode to the chip.
302172a32a26SJonathan Lemon 	 */
302272a32a26SJonathan Lemon 	fxp_scb_wait(sc);
30235986d0d2SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
30245986d0d2SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3025b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
302672a32a26SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
302772a32a26SJonathan Lemon 	/* ...and wait for it to complete. */
3028209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map);
302972a32a26SJonathan Lemon 	device_printf(sc->dev,
303072a32a26SJonathan Lemon 	    "Microcode loaded, int_delay: %d usec  bundle_max: %d\n",
303172a32a26SJonathan Lemon 	    sc->tunable_int_delay,
303272a32a26SJonathan Lemon 	    uc->bundle_max_offset == 0 ? 0 : sc->tunable_bundle_max);
303372a32a26SJonathan Lemon 	sc->flags |= FXP_FLAG_UCODE;
303472a32a26SJonathan Lemon }
303572a32a26SJonathan Lemon 
30368da9c507SPyun YongHyeon #define FXP_SYSCTL_STAT_ADD(c, h, n, p, d)	\
30378da9c507SPyun YongHyeon 	SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d)
30388da9c507SPyun YongHyeon 
30398da9c507SPyun YongHyeon static void
30408da9c507SPyun YongHyeon fxp_sysctl_node(struct fxp_softc *sc)
30418da9c507SPyun YongHyeon {
30428da9c507SPyun YongHyeon 	struct sysctl_ctx_list *ctx;
30438da9c507SPyun YongHyeon 	struct sysctl_oid_list *child, *parent;
30448da9c507SPyun YongHyeon 	struct sysctl_oid *tree;
30458da9c507SPyun YongHyeon 	struct fxp_hwstats *hsp;
30468da9c507SPyun YongHyeon 
30478da9c507SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->dev);
30488da9c507SPyun YongHyeon 	child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->dev));
30498da9c507SPyun YongHyeon 
30508da9c507SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child,
30518da9c507SPyun YongHyeon 	    OID_AUTO, "int_delay", CTLTYPE_INT | CTLFLAG_RW,
30528da9c507SPyun YongHyeon 	    &sc->tunable_int_delay, 0, sysctl_hw_fxp_int_delay, "I",
30538da9c507SPyun YongHyeon 	    "FXP driver receive interrupt microcode bundling delay");
30548da9c507SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child,
30558da9c507SPyun YongHyeon 	    OID_AUTO, "bundle_max", CTLTYPE_INT | CTLFLAG_RW,
30568da9c507SPyun YongHyeon 	    &sc->tunable_bundle_max, 0, sysctl_hw_fxp_bundle_max, "I",
30578da9c507SPyun YongHyeon 	    "FXP driver receive interrupt microcode bundle size limit");
30588da9c507SPyun YongHyeon 	SYSCTL_ADD_INT(ctx, child,OID_AUTO, "rnr", CTLFLAG_RD, &sc->rnr, 0,
30598da9c507SPyun YongHyeon 	    "FXP RNR events");
30608da9c507SPyun YongHyeon 	SYSCTL_ADD_INT(ctx, child,
30618da9c507SPyun YongHyeon 	    OID_AUTO, "noflow", CTLFLAG_RW, &sc->tunable_noflow, 0,
30628da9c507SPyun YongHyeon 	    "FXP flow control disabled");
30638da9c507SPyun YongHyeon 
30648da9c507SPyun YongHyeon 	/*
30658da9c507SPyun YongHyeon 	 * Pull in device tunables.
30668da9c507SPyun YongHyeon 	 */
30678da9c507SPyun YongHyeon 	sc->tunable_int_delay = TUNABLE_INT_DELAY;
30688da9c507SPyun YongHyeon 	sc->tunable_bundle_max = TUNABLE_BUNDLE_MAX;
30698da9c507SPyun YongHyeon 	sc->tunable_noflow = 1;
30708da9c507SPyun YongHyeon 	(void) resource_int_value(device_get_name(sc->dev),
30718da9c507SPyun YongHyeon 	    device_get_unit(sc->dev), "int_delay", &sc->tunable_int_delay);
30728da9c507SPyun YongHyeon 	(void) resource_int_value(device_get_name(sc->dev),
30738da9c507SPyun YongHyeon 	    device_get_unit(sc->dev), "bundle_max", &sc->tunable_bundle_max);
30748da9c507SPyun YongHyeon 	(void) resource_int_value(device_get_name(sc->dev),
30758da9c507SPyun YongHyeon 	    device_get_unit(sc->dev), "noflow", &sc->tunable_noflow);
30768da9c507SPyun YongHyeon 	sc->rnr = 0;
30778da9c507SPyun YongHyeon 
30788da9c507SPyun YongHyeon 	hsp = &sc->fxp_hwstats;
30798da9c507SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD,
30808da9c507SPyun YongHyeon 	    NULL, "FXP statistics");
30818da9c507SPyun YongHyeon 	parent = SYSCTL_CHILDREN(tree);
30828da9c507SPyun YongHyeon 
30838da9c507SPyun YongHyeon 	/* Rx MAC statistics. */
30848da9c507SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD,
30858da9c507SPyun YongHyeon 	    NULL, "Rx MAC statistics");
30868da9c507SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
30878da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "good_frames",
30888da9c507SPyun YongHyeon 	    &hsp->rx_good, "Good frames");
30898da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "crc_errors",
30908da9c507SPyun YongHyeon 	    &hsp->rx_crc_errors, "CRC errors");
30918da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "alignment_errors",
30928da9c507SPyun YongHyeon 	    &hsp->rx_alignment_errors, "Alignment errors");
30938da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "rnr_errors",
30948da9c507SPyun YongHyeon 	    &hsp->rx_rnr_errors, "RNR errors");
30958da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "overrun_errors",
30968da9c507SPyun YongHyeon 	    &hsp->rx_overrun_errors, "Overrun errors");
30978da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "cdt_errors",
30988da9c507SPyun YongHyeon 	    &hsp->rx_cdt_errors, "Collision detect errors");
30998da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "shortframes",
31008da9c507SPyun YongHyeon 	    &hsp->rx_shortframes, "Short frame errors");
31018da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4) {
31028da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "pause",
31038da9c507SPyun YongHyeon 		    &hsp->rx_pause, "Pause frames");
31048da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "controls",
31058da9c507SPyun YongHyeon 		    &hsp->rx_controls, "Unsupported control frames");
31068da9c507SPyun YongHyeon 	}
31078da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0)
31088da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "tco",
31098da9c507SPyun YongHyeon 		    &hsp->rx_tco, "TCO frames");
31108da9c507SPyun YongHyeon 
31118da9c507SPyun YongHyeon 	/* Tx MAC statistics. */
31128da9c507SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD,
31138da9c507SPyun YongHyeon 	    NULL, "Tx MAC statistics");
31148da9c507SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
31158da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "good_frames",
31168da9c507SPyun YongHyeon 	    &hsp->tx_good, "Good frames");
31178da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "maxcols",
31188da9c507SPyun YongHyeon 	    &hsp->tx_maxcols, "Maximum collisions errors");
31198da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "latecols",
31208da9c507SPyun YongHyeon 	    &hsp->tx_latecols, "Late collisions errors");
31218da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "underruns",
31228da9c507SPyun YongHyeon 	    &hsp->tx_underruns, "Underrun errors");
31238da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "lostcrs",
31248da9c507SPyun YongHyeon 	    &hsp->tx_lostcrs, "Lost carrier sense");
31258da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "deffered",
31268da9c507SPyun YongHyeon 	    &hsp->tx_deffered, "Deferred");
31278da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "single_collisions",
31288da9c507SPyun YongHyeon 	    &hsp->tx_single_collisions, "Single collisions");
31298da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "multiple_collisions",
31308da9c507SPyun YongHyeon 	    &hsp->tx_multiple_collisions, "Multiple collisions");
31318da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "total_collisions",
31328da9c507SPyun YongHyeon 	    &hsp->tx_total_collisions, "Total collisions");
31338da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4)
31348da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "pause",
31358da9c507SPyun YongHyeon 		    &hsp->tx_pause, "Pause frames");
31368da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0)
31378da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "tco",
31388da9c507SPyun YongHyeon 		    &hsp->tx_tco, "TCO frames");
31398da9c507SPyun YongHyeon }
31408da9c507SPyun YongHyeon 
31418da9c507SPyun YongHyeon #undef FXP_SYSCTL_STAT_ADD
31428da9c507SPyun YongHyeon 
314372a32a26SJonathan Lemon static int
314472a32a26SJonathan Lemon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
314572a32a26SJonathan Lemon {
314672a32a26SJonathan Lemon 	int error, value;
314772a32a26SJonathan Lemon 
314872a32a26SJonathan Lemon 	value = *(int *)arg1;
314972a32a26SJonathan Lemon 	error = sysctl_handle_int(oidp, &value, 0, req);
315072a32a26SJonathan Lemon 	if (error || !req->newptr)
315172a32a26SJonathan Lemon 		return (error);
315272a32a26SJonathan Lemon 	if (value < low || value > high)
315372a32a26SJonathan Lemon 		return (EINVAL);
315472a32a26SJonathan Lemon 	*(int *)arg1 = value;
315572a32a26SJonathan Lemon 	return (0);
315672a32a26SJonathan Lemon }
315772a32a26SJonathan Lemon 
315872a32a26SJonathan Lemon /*
315972a32a26SJonathan Lemon  * Interrupt delay is expressed in microseconds, a multiplier is used
316072a32a26SJonathan Lemon  * to convert this to the appropriate clock ticks before using.
316172a32a26SJonathan Lemon  */
316272a32a26SJonathan Lemon static int
316372a32a26SJonathan Lemon sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS)
316472a32a26SJonathan Lemon {
316572a32a26SJonathan Lemon 	return (sysctl_int_range(oidp, arg1, arg2, req, 300, 3000));
316672a32a26SJonathan Lemon }
316772a32a26SJonathan Lemon 
316872a32a26SJonathan Lemon static int
316972a32a26SJonathan Lemon sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS)
317072a32a26SJonathan Lemon {
317172a32a26SJonathan Lemon 	return (sysctl_int_range(oidp, arg1, arg2, req, 1, 0xffff));
317272a32a26SJonathan Lemon }
3173