xref: /freebsd/sys/dev/fxp/if_fxp.c (revision c6499eccad497913a5025fbde8ae76da70e08043)
1f7788e8eSJonathan Lemon /*-
2a17c678eSDavid Greenman  * Copyright (c) 1995, David Greenman
33bd07cfdSJonathan Lemon  * Copyright (c) 2001 Jonathan Lemon <jlemon@freebsd.org>
4a17c678eSDavid Greenman  * All rights reserved.
5a17c678eSDavid Greenman  *
6a17c678eSDavid Greenman  * Redistribution and use in source and binary forms, with or without
7a17c678eSDavid Greenman  * modification, are permitted provided that the following conditions
8a17c678eSDavid Greenman  * are met:
9a17c678eSDavid Greenman  * 1. Redistributions of source code must retain the above copyright
10a17c678eSDavid Greenman  *    notice unmodified, this list of conditions, and the following
11a17c678eSDavid Greenman  *    disclaimer.
12a17c678eSDavid Greenman  * 2. Redistributions in binary form must reproduce the above copyright
13a17c678eSDavid Greenman  *    notice, this list of conditions and the following disclaimer in the
14a17c678eSDavid Greenman  *    documentation and/or other materials provided with the distribution.
15a17c678eSDavid Greenman  *
16a17c678eSDavid Greenman  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17a17c678eSDavid Greenman  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18a17c678eSDavid Greenman  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19a17c678eSDavid Greenman  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20a17c678eSDavid Greenman  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21a17c678eSDavid Greenman  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22a17c678eSDavid Greenman  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23a17c678eSDavid Greenman  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24a17c678eSDavid Greenman  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25a17c678eSDavid Greenman  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26a17c678eSDavid Greenman  * SUCH DAMAGE.
27a17c678eSDavid Greenman  *
28a17c678eSDavid Greenman  */
29a17c678eSDavid Greenman 
30aad970f1SDavid E. O'Brien #include <sys/cdefs.h>
31aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$");
32aad970f1SDavid E. O'Brien 
33a17c678eSDavid Greenman /*
34ae12cddaSDavid Greenman  * Intel EtherExpress Pro/100B PCI Fast Ethernet driver
35a17c678eSDavid Greenman  */
36a17c678eSDavid Greenman 
37f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
38f0796cd2SGleb Smirnoff #include "opt_device_polling.h"
39f0796cd2SGleb Smirnoff #endif
40f0796cd2SGleb Smirnoff 
41a17c678eSDavid Greenman #include <sys/param.h>
42a17c678eSDavid Greenman #include <sys/systm.h>
438fae3bd4SPyun YongHyeon #include <sys/bus.h>
4483e6547dSMaxime Henrion #include <sys/endian.h>
45a17c678eSDavid Greenman #include <sys/kernel.h>
468fae3bd4SPyun YongHyeon #include <sys/mbuf.h>
476d7e1582SPyun YongHyeon #include <sys/lock.h>
48fe12f24bSPoul-Henning Kamp #include <sys/module.h>
496d7e1582SPyun YongHyeon #include <sys/mutex.h>
508fae3bd4SPyun YongHyeon #include <sys/rman.h>
514458ac71SBruce Evans #include <sys/socket.h>
528fae3bd4SPyun YongHyeon #include <sys/sockio.h>
5372a32a26SJonathan Lemon #include <sys/sysctl.h>
54a17c678eSDavid Greenman 
558fae3bd4SPyun YongHyeon #include <net/bpf.h>
568fae3bd4SPyun YongHyeon #include <net/ethernet.h>
57a17c678eSDavid Greenman #include <net/if.h>
588fae3bd4SPyun YongHyeon #include <net/if_arp.h>
59397f9dfeSDavid Greenman #include <net/if_dl.h>
60ba8c6fd5SDavid Greenman #include <net/if_media.h>
61e8c8b728SJonathan Lemon #include <net/if_types.h>
62e8c8b728SJonathan Lemon #include <net/if_vlan_var.h>
63e8c8b728SJonathan Lemon 
64c8bca6dcSBill Paul #include <netinet/in.h>
65c8bca6dcSBill Paul #include <netinet/in_systm.h>
66c8bca6dcSBill Paul #include <netinet/ip.h>
67f13075afSPyun YongHyeon #include <netinet/tcp.h>
68f13075afSPyun YongHyeon #include <netinet/udp.h>
69f13075afSPyun YongHyeon 
70f13075afSPyun YongHyeon #include <machine/bus.h>
71c8bca6dcSBill Paul #include <machine/in_cksum.h>
72f13075afSPyun YongHyeon #include <machine/resource.h>
73c8bca6dcSBill Paul 
744fbd232cSWarner Losh #include <dev/pci/pcivar.h>
754fbd232cSWarner Losh #include <dev/pci/pcireg.h>		/* for PCIM_CMD_xxx */
76a17c678eSDavid Greenman 
77f7788e8eSJonathan Lemon #include <dev/mii/mii.h>
78f7788e8eSJonathan Lemon #include <dev/mii/miivar.h>
79f7788e8eSJonathan Lemon 
80f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpreg.h>
81f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpvar.h>
8272a32a26SJonathan Lemon #include <dev/fxp/rcvbundl.h>
83f7788e8eSJonathan Lemon 
84f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, pci, 1, 1, 1);
85f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, ether, 1, 1, 1);
86f7788e8eSJonathan Lemon MODULE_DEPEND(fxp, miibus, 1, 1, 1);
87f7788e8eSJonathan Lemon #include "miibus_if.h"
884fc1dda9SAndrew Gallatin 
89ba8c6fd5SDavid Greenman /*
90658c8398SMarius Strobl  * NOTE!  On !x86 we typically have an alignment constraint.  The
91ba8c6fd5SDavid Greenman  * card DMAs the packet immediately following the RFA.  However,
92ba8c6fd5SDavid Greenman  * the first thing in the packet is a 14-byte Ethernet header.
93ba8c6fd5SDavid Greenman  * This means that the packet is misaligned.  To compensate,
94ba8c6fd5SDavid Greenman  * we actually offset the RFA 2 bytes into the cluster.  This
95ba8c6fd5SDavid Greenman  * alignes the packet after the Ethernet header at a 32-bit
96ba8c6fd5SDavid Greenman  * boundary.  HOWEVER!  This means that the RFA is misaligned!
97ba8c6fd5SDavid Greenman  */
98ba8c6fd5SDavid Greenman #define	RFA_ALIGNMENT_FUDGE	2
99ba8c6fd5SDavid Greenman 
100ba8c6fd5SDavid Greenman /*
101f7788e8eSJonathan Lemon  * Set initial transmit threshold at 64 (512 bytes). This is
102f7788e8eSJonathan Lemon  * increased by 64 (512 bytes) at a time, to maximum of 192
103f7788e8eSJonathan Lemon  * (1536 bytes), if an underrun occurs.
104f7788e8eSJonathan Lemon  */
105f7788e8eSJonathan Lemon static int tx_threshold = 64;
106f7788e8eSJonathan Lemon 
107f7788e8eSJonathan Lemon /*
108f7788e8eSJonathan Lemon  * The configuration byte map has several undefined fields which
10972517829SPyun YongHyeon  * must be one or must be zero.  Set up a template for these bits.
110e0fe5c6dSMarius Strobl  * The actual configuration is performed in fxp_init_body.
111f7788e8eSJonathan Lemon  *
112f7788e8eSJonathan Lemon  * See struct fxp_cb_config for the bit definitions.
113f7788e8eSJonathan Lemon  */
11429658c96SDimitry Andric static const u_char fxp_cb_config_template[] = {
115f7788e8eSJonathan Lemon 	0x0, 0x0,		/* cb_status */
116f7788e8eSJonathan Lemon 	0x0, 0x0,		/* cb_command */
117f7788e8eSJonathan Lemon 	0x0, 0x0, 0x0, 0x0,	/* link_addr */
118f7788e8eSJonathan Lemon 	0x0,	/*  0 */
119f7788e8eSJonathan Lemon 	0x0,	/*  1 */
120f7788e8eSJonathan Lemon 	0x0,	/*  2 */
121f7788e8eSJonathan Lemon 	0x0,	/*  3 */
122f7788e8eSJonathan Lemon 	0x0,	/*  4 */
123f7788e8eSJonathan Lemon 	0x0,	/*  5 */
124f7788e8eSJonathan Lemon 	0x32,	/*  6 */
125f7788e8eSJonathan Lemon 	0x0,	/*  7 */
126f7788e8eSJonathan Lemon 	0x0,	/*  8 */
127f7788e8eSJonathan Lemon 	0x0,	/*  9 */
128f7788e8eSJonathan Lemon 	0x6,	/* 10 */
129f7788e8eSJonathan Lemon 	0x0,	/* 11 */
130f7788e8eSJonathan Lemon 	0x0,	/* 12 */
131f7788e8eSJonathan Lemon 	0x0,	/* 13 */
132f7788e8eSJonathan Lemon 	0xf2,	/* 14 */
133f7788e8eSJonathan Lemon 	0x48,	/* 15 */
134f7788e8eSJonathan Lemon 	0x0,	/* 16 */
135f7788e8eSJonathan Lemon 	0x40,	/* 17 */
136f7788e8eSJonathan Lemon 	0xf0,	/* 18 */
137f7788e8eSJonathan Lemon 	0x0,	/* 19 */
138f7788e8eSJonathan Lemon 	0x3f,	/* 20 */
13972517829SPyun YongHyeon 	0x5,	/* 21 */
14072517829SPyun YongHyeon 	0x0,	/* 22 */
14172517829SPyun YongHyeon 	0x0,	/* 23 */
14272517829SPyun YongHyeon 	0x0,	/* 24 */
14372517829SPyun YongHyeon 	0x0,	/* 25 */
14472517829SPyun YongHyeon 	0x0,	/* 26 */
14572517829SPyun YongHyeon 	0x0,	/* 27 */
14672517829SPyun YongHyeon 	0x0,	/* 28 */
14772517829SPyun YongHyeon 	0x0,	/* 29 */
14872517829SPyun YongHyeon 	0x0,	/* 30 */
14972517829SPyun YongHyeon 	0x0	/* 31 */
150f7788e8eSJonathan Lemon };
151f7788e8eSJonathan Lemon 
152f7788e8eSJonathan Lemon /*
153f7788e8eSJonathan Lemon  * Claim various Intel PCI device identifiers for this driver.  The
154f7788e8eSJonathan Lemon  * sub-vendor and sub-device field are extensively used to identify
155f7788e8eSJonathan Lemon  * particular variants, but we don't currently differentiate between
156f7788e8eSJonathan Lemon  * them.
157f7788e8eSJonathan Lemon  */
15829658c96SDimitry Andric static const struct fxp_ident fxp_ident_table[] = {
159b96ad4b2SPyun YongHyeon     { 0x1029,	-1,	0, "Intel 82559 PCI/CardBus Pro/100" },
160b96ad4b2SPyun YongHyeon     { 0x1030,	-1,	0, "Intel 82559 Pro/100 Ethernet" },
161b96ad4b2SPyun YongHyeon     { 0x1031,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" },
162b96ad4b2SPyun YongHyeon     { 0x1032,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" },
163b96ad4b2SPyun YongHyeon     { 0x1033,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
164b96ad4b2SPyun YongHyeon     { 0x1034,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
165b96ad4b2SPyun YongHyeon     { 0x1035,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" },
166b96ad4b2SPyun YongHyeon     { 0x1036,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" },
167b96ad4b2SPyun YongHyeon     { 0x1037,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" },
168b96ad4b2SPyun YongHyeon     { 0x1038,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
169b96ad4b2SPyun YongHyeon     { 0x1039,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" },
170b96ad4b2SPyun YongHyeon     { 0x103A,	-1,	4, "Intel 82801DB (ICH4) Pro/100 Ethernet" },
171b96ad4b2SPyun YongHyeon     { 0x103B,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" },
172b96ad4b2SPyun YongHyeon     { 0x103C,	-1,	4, "Intel 82801DB (ICH4) Pro/100 Ethernet" },
173b96ad4b2SPyun YongHyeon     { 0x103D,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" },
174b96ad4b2SPyun YongHyeon     { 0x103E,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" },
175b96ad4b2SPyun YongHyeon     { 0x1050,	-1,	5, "Intel 82801BA (D865) Pro/100 VE Ethernet" },
176b96ad4b2SPyun YongHyeon     { 0x1051,	-1,	5, "Intel 82562ET (ICH5/ICH5R) Pro/100 VE Ethernet" },
177b96ad4b2SPyun YongHyeon     { 0x1059,	-1,	0, "Intel 82551QM Pro/100 M Mobile Connection" },
178b96ad4b2SPyun YongHyeon     { 0x1064,	-1,	6, "Intel 82562EZ (ICH6)" },
179b96ad4b2SPyun YongHyeon     { 0x1065,	-1,	6, "Intel 82562ET/EZ/GT/GZ PRO/100 VE Ethernet" },
180b96ad4b2SPyun YongHyeon     { 0x1068,	-1,	6, "Intel 82801FBM (ICH6-M) Pro/100 VE Ethernet" },
181b96ad4b2SPyun YongHyeon     { 0x1069,	-1,	6, "Intel 82562EM/EX/GX Pro/100 Ethernet" },
182b96ad4b2SPyun YongHyeon     { 0x1091,	-1,	7, "Intel 82562GX Pro/100 Ethernet" },
183b96ad4b2SPyun YongHyeon     { 0x1092,	-1,	7, "Intel Pro/100 VE Network Connection" },
184b96ad4b2SPyun YongHyeon     { 0x1093,	-1,	7, "Intel Pro/100 VM Network Connection" },
185b96ad4b2SPyun YongHyeon     { 0x1094,	-1,	7, "Intel Pro/100 946GZ (ICH7) Network Connection" },
186b96ad4b2SPyun YongHyeon     { 0x1209,	-1,	0, "Intel 82559ER Embedded 10/100 Ethernet" },
187b96ad4b2SPyun YongHyeon     { 0x1229,	0x01,	0, "Intel 82557 Pro/100 Ethernet" },
188b96ad4b2SPyun YongHyeon     { 0x1229,	0x02,	0, "Intel 82557 Pro/100 Ethernet" },
189b96ad4b2SPyun YongHyeon     { 0x1229,	0x03,	0, "Intel 82557 Pro/100 Ethernet" },
190b96ad4b2SPyun YongHyeon     { 0x1229,	0x04,	0, "Intel 82558 Pro/100 Ethernet" },
191b96ad4b2SPyun YongHyeon     { 0x1229,	0x05,	0, "Intel 82558 Pro/100 Ethernet" },
192b96ad4b2SPyun YongHyeon     { 0x1229,	0x06,	0, "Intel 82559 Pro/100 Ethernet" },
193b96ad4b2SPyun YongHyeon     { 0x1229,	0x07,	0, "Intel 82559 Pro/100 Ethernet" },
194b96ad4b2SPyun YongHyeon     { 0x1229,	0x08,	0, "Intel 82559 Pro/100 Ethernet" },
195b96ad4b2SPyun YongHyeon     { 0x1229,	0x09,	0, "Intel 82559ER Pro/100 Ethernet" },
196b96ad4b2SPyun YongHyeon     { 0x1229,	0x0c,	0, "Intel 82550 Pro/100 Ethernet" },
1971343a72fSPyun YongHyeon     { 0x1229,	0x0d,	0, "Intel 82550C Pro/100 Ethernet" },
198b96ad4b2SPyun YongHyeon     { 0x1229,	0x0e,	0, "Intel 82550 Pro/100 Ethernet" },
199b96ad4b2SPyun YongHyeon     { 0x1229,	0x0f,	0, "Intel 82551 Pro/100 Ethernet" },
200b96ad4b2SPyun YongHyeon     { 0x1229,	0x10,	0, "Intel 82551 Pro/100 Ethernet" },
201b96ad4b2SPyun YongHyeon     { 0x1229,	-1,	0, "Intel 82557/8/9 Pro/100 Ethernet" },
202b96ad4b2SPyun YongHyeon     { 0x2449,	-1,	2, "Intel 82801BA/CAM (ICH2/3) Pro/100 Ethernet" },
203b96ad4b2SPyun YongHyeon     { 0x27dc,	-1,	7, "Intel 82801GB (ICH7) 10/100 Ethernet" },
204b96ad4b2SPyun YongHyeon     { 0,	-1,	0, NULL },
205f7788e8eSJonathan Lemon };
206f7788e8eSJonathan Lemon 
207c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR
208c8bca6dcSBill Paul #define FXP_CSUM_FEATURES    (CSUM_IP | CSUM_TCP | CSUM_UDP)
209c8bca6dcSBill Paul #else
210c8bca6dcSBill Paul #define FXP_CSUM_FEATURES    (CSUM_TCP | CSUM_UDP)
211c8bca6dcSBill Paul #endif
212c8bca6dcSBill Paul 
213f7788e8eSJonathan Lemon static int		fxp_probe(device_t dev);
214f7788e8eSJonathan Lemon static int		fxp_attach(device_t dev);
215f7788e8eSJonathan Lemon static int		fxp_detach(device_t dev);
216f7788e8eSJonathan Lemon static int		fxp_shutdown(device_t dev);
217f7788e8eSJonathan Lemon static int		fxp_suspend(device_t dev);
218f7788e8eSJonathan Lemon static int		fxp_resume(device_t dev);
219f7788e8eSJonathan Lemon 
220e0fe5c6dSMarius Strobl static const struct fxp_ident *fxp_find_ident(device_t dev);
221f7788e8eSJonathan Lemon static void		fxp_intr(void *xsc);
222f13075afSPyun YongHyeon static void		fxp_rxcsum(struct fxp_softc *sc, struct ifnet *ifp,
223f13075afSPyun YongHyeon 			    struct mbuf *m, uint16_t status, int pos);
2241abcdbd1SAttilio Rao static int		fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp,
22574d1ed23SMaxime Henrion 			    uint8_t statack, int count);
226f7788e8eSJonathan Lemon static void 		fxp_init(void *xsc);
2271845b5c3SMarius Strobl static void 		fxp_init_body(struct fxp_softc *sc, int);
228f7788e8eSJonathan Lemon static void 		fxp_tick(void *xsc);
229f7788e8eSJonathan Lemon static void 		fxp_start(struct ifnet *ifp);
2304953bccaSNate Lawson static void 		fxp_start_body(struct ifnet *ifp);
2314e53f837SPyun YongHyeon static int		fxp_encap(struct fxp_softc *sc, struct mbuf **m_head);
2324e53f837SPyun YongHyeon static void		fxp_txeof(struct fxp_softc *sc);
233f7788e8eSJonathan Lemon static void		fxp_stop(struct fxp_softc *sc);
234f7788e8eSJonathan Lemon static void 		fxp_release(struct fxp_softc *sc);
235f7788e8eSJonathan Lemon static int		fxp_ioctl(struct ifnet *ifp, u_long command,
236f7788e8eSJonathan Lemon 			    caddr_t data);
237df79d527SGleb Smirnoff static void 		fxp_watchdog(struct fxp_softc *sc);
23885050421SPyun YongHyeon static void		fxp_add_rfabuf(struct fxp_softc *sc,
23985050421SPyun YongHyeon 			    struct fxp_rx *rxp);
24085050421SPyun YongHyeon static void		fxp_discard_rfabuf(struct fxp_softc *sc,
24185050421SPyun YongHyeon 			    struct fxp_rx *rxp);
24285050421SPyun YongHyeon static int		fxp_new_rfabuf(struct fxp_softc *sc,
24385050421SPyun YongHyeon 			    struct fxp_rx *rxp);
24409882363SJonathan Lemon static int		fxp_mc_addrs(struct fxp_softc *sc);
245f7788e8eSJonathan Lemon static void		fxp_mc_setup(struct fxp_softc *sc);
24674d1ed23SMaxime Henrion static uint16_t		fxp_eeprom_getword(struct fxp_softc *sc, int offset,
247f7788e8eSJonathan Lemon 			    int autosize);
24800c4116bSJonathan Lemon static void 		fxp_eeprom_putword(struct fxp_softc *sc, int offset,
24974d1ed23SMaxime Henrion 			    uint16_t data);
250f7788e8eSJonathan Lemon static void		fxp_autosize_eeprom(struct fxp_softc *sc);
2518262183eSPyun YongHyeon static void		fxp_load_eeprom(struct fxp_softc *sc);
252f7788e8eSJonathan Lemon static void		fxp_read_eeprom(struct fxp_softc *sc, u_short *data,
253f7788e8eSJonathan Lemon 			    int offset, int words);
25400c4116bSJonathan Lemon static void		fxp_write_eeprom(struct fxp_softc *sc, u_short *data,
25500c4116bSJonathan Lemon 			    int offset, int words);
256f7788e8eSJonathan Lemon static int		fxp_ifmedia_upd(struct ifnet *ifp);
257f7788e8eSJonathan Lemon static void		fxp_ifmedia_sts(struct ifnet *ifp,
258f7788e8eSJonathan Lemon 			    struct ifmediareq *ifmr);
259f7788e8eSJonathan Lemon static int		fxp_serial_ifmedia_upd(struct ifnet *ifp);
260f7788e8eSJonathan Lemon static void		fxp_serial_ifmedia_sts(struct ifnet *ifp,
261f7788e8eSJonathan Lemon 			    struct ifmediareq *ifmr);
262f1928b0cSKevin Lo static int		fxp_miibus_readreg(device_t dev, int phy, int reg);
26316ec4b00SWarner Losh static int		fxp_miibus_writereg(device_t dev, int phy, int reg,
264f7788e8eSJonathan Lemon 			    int value);
2651845b5c3SMarius Strobl static void		fxp_miibus_statchg(device_t dev);
26672a32a26SJonathan Lemon static void		fxp_load_ucode(struct fxp_softc *sc);
2678da9c507SPyun YongHyeon static void		fxp_update_stats(struct fxp_softc *sc);
2688da9c507SPyun YongHyeon static void		fxp_sysctl_node(struct fxp_softc *sc);
26972a32a26SJonathan Lemon static int		sysctl_int_range(SYSCTL_HANDLER_ARGS,
27072a32a26SJonathan Lemon 			    int low, int high);
27172a32a26SJonathan Lemon static int		sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS);
27272a32a26SJonathan Lemon static int		sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS);
27328935f27SMaxime Henrion static void 		fxp_scb_wait(struct fxp_softc *sc);
27428935f27SMaxime Henrion static void		fxp_scb_cmd(struct fxp_softc *sc, int cmd);
27528935f27SMaxime Henrion static void		fxp_dma_wait(struct fxp_softc *sc,
27674d1ed23SMaxime Henrion 			    volatile uint16_t *status, bus_dma_tag_t dmat,
277209b07bcSMaxime Henrion 			    bus_dmamap_t map);
278f7788e8eSJonathan Lemon 
279f7788e8eSJonathan Lemon static device_method_t fxp_methods[] = {
280f7788e8eSJonathan Lemon 	/* Device interface */
281f7788e8eSJonathan Lemon 	DEVMETHOD(device_probe,		fxp_probe),
282f7788e8eSJonathan Lemon 	DEVMETHOD(device_attach,	fxp_attach),
283f7788e8eSJonathan Lemon 	DEVMETHOD(device_detach,	fxp_detach),
284f7788e8eSJonathan Lemon 	DEVMETHOD(device_shutdown,	fxp_shutdown),
285f7788e8eSJonathan Lemon 	DEVMETHOD(device_suspend,	fxp_suspend),
286f7788e8eSJonathan Lemon 	DEVMETHOD(device_resume,	fxp_resume),
287f7788e8eSJonathan Lemon 
288f7788e8eSJonathan Lemon 	/* MII interface */
289f7788e8eSJonathan Lemon 	DEVMETHOD(miibus_readreg,	fxp_miibus_readreg),
290f7788e8eSJonathan Lemon 	DEVMETHOD(miibus_writereg,	fxp_miibus_writereg),
2911845b5c3SMarius Strobl 	DEVMETHOD(miibus_statchg,	fxp_miibus_statchg),
292f7788e8eSJonathan Lemon 
293e4029d4cSMarius Strobl 	DEVMETHOD_END
294f7788e8eSJonathan Lemon };
295f7788e8eSJonathan Lemon 
296f7788e8eSJonathan Lemon static driver_t fxp_driver = {
297f7788e8eSJonathan Lemon 	"fxp",
298f7788e8eSJonathan Lemon 	fxp_methods,
299f7788e8eSJonathan Lemon 	sizeof(struct fxp_softc),
300f7788e8eSJonathan Lemon };
301f7788e8eSJonathan Lemon 
302f7788e8eSJonathan Lemon static devclass_t fxp_devclass;
303f7788e8eSJonathan Lemon 
304e4029d4cSMarius Strobl DRIVER_MODULE_ORDERED(fxp, pci, fxp_driver, fxp_devclass, NULL, NULL,
305e4029d4cSMarius Strobl     SI_ORDER_ANY);
306e4029d4cSMarius Strobl DRIVER_MODULE(miibus, fxp, miibus_driver, miibus_devclass, NULL, NULL);
307f7788e8eSJonathan Lemon 
30805bd8c22SMaxime Henrion static struct resource_spec fxp_res_spec_mem[] = {
30905bd8c22SMaxime Henrion 	{ SYS_RES_MEMORY,	FXP_PCI_MMBA,	RF_ACTIVE },
31005bd8c22SMaxime Henrion 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
31105bd8c22SMaxime Henrion 	{ -1, 0 }
31205bd8c22SMaxime Henrion };
31305bd8c22SMaxime Henrion 
31405bd8c22SMaxime Henrion static struct resource_spec fxp_res_spec_io[] = {
31505bd8c22SMaxime Henrion 	{ SYS_RES_IOPORT,	FXP_PCI_IOBA,	RF_ACTIVE },
31605bd8c22SMaxime Henrion 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
31705bd8c22SMaxime Henrion 	{ -1, 0 }
31805bd8c22SMaxime Henrion };
31905bd8c22SMaxime Henrion 
320f7788e8eSJonathan Lemon /*
321dfe61cf1SDavid Greenman  * Wait for the previous command to be accepted (but not necessarily
322dfe61cf1SDavid Greenman  * completed).
323dfe61cf1SDavid Greenman  */
32428935f27SMaxime Henrion static void
325f7788e8eSJonathan Lemon fxp_scb_wait(struct fxp_softc *sc)
326a17c678eSDavid Greenman {
3273cf09dd1SMarcel Moolenaar 	union {
3283cf09dd1SMarcel Moolenaar 		uint16_t w;
3293cf09dd1SMarcel Moolenaar 		uint8_t b[2];
3303cf09dd1SMarcel Moolenaar 	} flowctl;
331a17c678eSDavid Greenman 	int i = 10000;
332a17c678eSDavid Greenman 
3337dced78aSDavid Greenman 	while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i)
3347dced78aSDavid Greenman 		DELAY(2);
3353cf09dd1SMarcel Moolenaar 	if (i == 0) {
3361845b5c3SMarius Strobl 		flowctl.b[0] = CSR_READ_1(sc, FXP_CSR_FC_THRESH);
3371845b5c3SMarius Strobl 		flowctl.b[1] = CSR_READ_1(sc, FXP_CSR_FC_STATUS);
33800c4116bSJonathan Lemon 		device_printf(sc->dev, "SCB timeout: 0x%x 0x%x 0x%x 0x%x\n",
339e8c8b728SJonathan Lemon 		    CSR_READ_1(sc, FXP_CSR_SCB_COMMAND),
340e8c8b728SJonathan Lemon 		    CSR_READ_1(sc, FXP_CSR_SCB_STATACK),
3413cf09dd1SMarcel Moolenaar 		    CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS), flowctl.w);
3423cf09dd1SMarcel Moolenaar 	}
3437dced78aSDavid Greenman }
3447dced78aSDavid Greenman 
34528935f27SMaxime Henrion static void
3462e2b8238SJonathan Lemon fxp_scb_cmd(struct fxp_softc *sc, int cmd)
3472e2b8238SJonathan Lemon {
3482e2b8238SJonathan Lemon 
3492e2b8238SJonathan Lemon 	if (cmd == FXP_SCB_COMMAND_CU_RESUME && sc->cu_resume_bug) {
3502e2b8238SJonathan Lemon 		CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_CB_COMMAND_NOP);
3512e2b8238SJonathan Lemon 		fxp_scb_wait(sc);
3522e2b8238SJonathan Lemon 	}
3532e2b8238SJonathan Lemon 	CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd);
3542e2b8238SJonathan Lemon }
3552e2b8238SJonathan Lemon 
35628935f27SMaxime Henrion static void
35774d1ed23SMaxime Henrion fxp_dma_wait(struct fxp_softc *sc, volatile uint16_t *status,
358209b07bcSMaxime Henrion     bus_dma_tag_t dmat, bus_dmamap_t map)
3597dced78aSDavid Greenman {
3605986d0d2SPyun YongHyeon 	int i;
3617dced78aSDavid Greenman 
3625986d0d2SPyun YongHyeon 	for (i = 10000; i > 0; i--) {
3637dced78aSDavid Greenman 		DELAY(2);
3645986d0d2SPyun YongHyeon 		bus_dmamap_sync(dmat, map,
3655986d0d2SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
3665986d0d2SPyun YongHyeon 		if ((le16toh(*status) & FXP_CB_STATUS_C) != 0)
3675986d0d2SPyun YongHyeon 			break;
368209b07bcSMaxime Henrion 	}
3697dced78aSDavid Greenman 	if (i == 0)
370f7788e8eSJonathan Lemon 		device_printf(sc->dev, "DMA timeout\n");
371a17c678eSDavid Greenman }
372a17c678eSDavid Greenman 
373e0fe5c6dSMarius Strobl static const struct fxp_ident *
374b96ad4b2SPyun YongHyeon fxp_find_ident(device_t dev)
375a17c678eSDavid Greenman {
37674d1ed23SMaxime Henrion 	uint16_t devid;
37774d1ed23SMaxime Henrion 	uint8_t revid;
378e0fe5c6dSMarius Strobl 	const struct fxp_ident *ident;
379f7788e8eSJonathan Lemon 
38055ce7b51SDavid Greenman 	if (pci_get_vendor(dev) == FXP_VENDORID_INTEL) {
381f7788e8eSJonathan Lemon 		devid = pci_get_device(dev);
382f19fc5d8SJohn Polstra 		revid = pci_get_revid(dev);
383f7788e8eSJonathan Lemon 		for (ident = fxp_ident_table; ident->name != NULL; ident++) {
384f19fc5d8SJohn Polstra 			if (ident->devid == devid &&
385f19fc5d8SJohn Polstra 			    (ident->revid == revid || ident->revid == -1)) {
386b96ad4b2SPyun YongHyeon 				return (ident);
387b96ad4b2SPyun YongHyeon 			}
388b96ad4b2SPyun YongHyeon 		}
389b96ad4b2SPyun YongHyeon 	}
390b96ad4b2SPyun YongHyeon 	return (NULL);
391b96ad4b2SPyun YongHyeon }
392b96ad4b2SPyun YongHyeon 
393b96ad4b2SPyun YongHyeon /*
394b96ad4b2SPyun YongHyeon  * Return identification string if this device is ours.
395b96ad4b2SPyun YongHyeon  */
396b96ad4b2SPyun YongHyeon static int
397b96ad4b2SPyun YongHyeon fxp_probe(device_t dev)
398b96ad4b2SPyun YongHyeon {
399e0fe5c6dSMarius Strobl 	const struct fxp_ident *ident;
400b96ad4b2SPyun YongHyeon 
401b96ad4b2SPyun YongHyeon 	ident = fxp_find_ident(dev);
402b96ad4b2SPyun YongHyeon 	if (ident != NULL) {
403f7788e8eSJonathan Lemon 		device_set_desc(dev, ident->name);
404538565c4SWarner Losh 		return (BUS_PROBE_DEFAULT);
40555ce7b51SDavid Greenman 	}
406f7788e8eSJonathan Lemon 	return (ENXIO);
4076182fdbdSPeter Wemm }
4086182fdbdSPeter Wemm 
409b2badf02SMaxime Henrion static void
410b2badf02SMaxime Henrion fxp_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
411b2badf02SMaxime Henrion {
41274d1ed23SMaxime Henrion 	uint32_t *addr;
413b2badf02SMaxime Henrion 
414b2badf02SMaxime Henrion 	if (error)
415b2badf02SMaxime Henrion 		return;
416b2badf02SMaxime Henrion 
417b2badf02SMaxime Henrion 	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
418b2badf02SMaxime Henrion 	addr = arg;
419b2badf02SMaxime Henrion 	*addr = segs->ds_addr;
420b2badf02SMaxime Henrion }
421b2badf02SMaxime Henrion 
4226182fdbdSPeter Wemm static int
4236182fdbdSPeter Wemm fxp_attach(device_t dev)
424a17c678eSDavid Greenman {
4256720ebccSMaxime Henrion 	struct fxp_softc *sc;
4266720ebccSMaxime Henrion 	struct fxp_cb_tx *tcbp;
4276720ebccSMaxime Henrion 	struct fxp_tx *txp;
428b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
4296720ebccSMaxime Henrion 	struct ifnet *ifp;
43074d1ed23SMaxime Henrion 	uint32_t val;
4318262183eSPyun YongHyeon 	uint16_t data;
432fc74a9f9SBrooks Davis 	u_char eaddr[ETHER_ADDR_LEN];
4331845b5c3SMarius Strobl 	int error, flags, i, pmc, prefer_iomap;
434a17c678eSDavid Greenman 
4356720ebccSMaxime Henrion 	error = 0;
4366720ebccSMaxime Henrion 	sc = device_get_softc(dev);
437f7788e8eSJonathan Lemon 	sc->dev = dev;
4386008862bSJohn Baldwin 	mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
4394953bccaSNate Lawson 	    MTX_DEF);
4403212724cSJohn Baldwin 	callout_init_mtx(&sc->stat_ch, &sc->sc_mtx, 0);
4414953bccaSNate Lawson 	ifmedia_init(&sc->sc_media, 0, fxp_serial_ifmedia_upd,
4424953bccaSNate Lawson 	    fxp_serial_ifmedia_sts);
443a17c678eSDavid Greenman 
4447ba33d82SBrooks Davis 	ifp = sc->ifp = if_alloc(IFT_ETHER);
4457ba33d82SBrooks Davis 	if (ifp == NULL) {
4467ba33d82SBrooks Davis 		device_printf(dev, "can not if_alloc()\n");
4477ba33d82SBrooks Davis 		error = ENOSPC;
4487ba33d82SBrooks Davis 		goto fail;
4497ba33d82SBrooks Davis 	}
4507ba33d82SBrooks Davis 
451dfe61cf1SDavid Greenman 	/*
4522bce79a2SMaxim Sobolev 	 * Enable bus mastering.
453df373873SWes Peters 	 */
454cf0d8a1eSMaxim Sobolev 	pci_enable_busmaster(dev);
4559fa6ccfbSMatt Jacob 	val = pci_read_config(dev, PCIR_COMMAND, 2);
45679495006SWarner Losh 
457df373873SWes Peters 	/*
4589fa6ccfbSMatt Jacob 	 * Figure out which we should try first - memory mapping or i/o mapping?
4599fa6ccfbSMatt Jacob 	 * We default to memory mapping. Then we accept an override from the
4609fa6ccfbSMatt Jacob 	 * command line. Then we check to see which one is enabled.
461dfe61cf1SDavid Greenman 	 */
4622a05a4ebSMatt Jacob 	prefer_iomap = 0;
46305bd8c22SMaxime Henrion 	resource_int_value(device_get_name(dev), device_get_unit(dev),
46405bd8c22SMaxime Henrion 	    "prefer_iomap", &prefer_iomap);
46505bd8c22SMaxime Henrion 	if (prefer_iomap)
46605bd8c22SMaxime Henrion 		sc->fxp_spec = fxp_res_spec_io;
46705bd8c22SMaxime Henrion 	else
46805bd8c22SMaxime Henrion 		sc->fxp_spec = fxp_res_spec_mem;
4699fa6ccfbSMatt Jacob 
47005bd8c22SMaxime Henrion 	error = bus_alloc_resources(dev, sc->fxp_spec, sc->fxp_res);
47105bd8c22SMaxime Henrion 	if (error) {
47205bd8c22SMaxime Henrion 		if (sc->fxp_spec == fxp_res_spec_mem)
47305bd8c22SMaxime Henrion 			sc->fxp_spec = fxp_res_spec_io;
47405bd8c22SMaxime Henrion 		else
47505bd8c22SMaxime Henrion 			sc->fxp_spec = fxp_res_spec_mem;
47605bd8c22SMaxime Henrion 		error = bus_alloc_resources(dev, sc->fxp_spec, sc->fxp_res);
4779fa6ccfbSMatt Jacob 	}
47805bd8c22SMaxime Henrion 	if (error) {
47905bd8c22SMaxime Henrion 		device_printf(dev, "could not allocate resources\n");
4806182fdbdSPeter Wemm 		error = ENXIO;
481a17c678eSDavid Greenman 		goto fail;
482a17c678eSDavid Greenman 	}
48305bd8c22SMaxime Henrion 
4849fa6ccfbSMatt Jacob 	if (bootverbose) {
4859fa6ccfbSMatt Jacob 		device_printf(dev, "using %s space register mapping\n",
48605bd8c22SMaxime Henrion 		   sc->fxp_spec == fxp_res_spec_mem ? "memory" : "I/O");
4876182fdbdSPeter Wemm 	}
4886182fdbdSPeter Wemm 
489f7788e8eSJonathan Lemon 	/*
490a996f023SPyun YongHyeon 	 * Put CU/RU idle state and prepare full reset.
491f7788e8eSJonathan Lemon 	 */
492f7788e8eSJonathan Lemon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
493f7788e8eSJonathan Lemon 	DELAY(10);
494a996f023SPyun YongHyeon 	/* Full reset and disable interrupts. */
495a996f023SPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET);
496a996f023SPyun YongHyeon 	DELAY(10);
497a996f023SPyun YongHyeon 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
498f7788e8eSJonathan Lemon 
499f7788e8eSJonathan Lemon 	/*
500f7788e8eSJonathan Lemon 	 * Find out how large of an SEEPROM we have.
501f7788e8eSJonathan Lemon 	 */
502f7788e8eSJonathan Lemon 	fxp_autosize_eeprom(sc);
5038262183eSPyun YongHyeon 	fxp_load_eeprom(sc);
504f7788e8eSJonathan Lemon 
505f7788e8eSJonathan Lemon 	/*
50693b6e2e6SMaxime Henrion 	 * Find out the chip revision; lump all 82557 revs together.
50793b6e2e6SMaxime Henrion 	 */
508b96ad4b2SPyun YongHyeon 	sc->ident = fxp_find_ident(dev);
509b96ad4b2SPyun YongHyeon 	if (sc->ident->ich > 0) {
510b96ad4b2SPyun YongHyeon 		/* Assume ICH controllers are 82559. */
511b96ad4b2SPyun YongHyeon 		sc->revision = FXP_REV_82559_A0;
512b96ad4b2SPyun YongHyeon 	} else {
5138262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_CNTR];
51493b6e2e6SMaxime Henrion 		if ((data >> 8) == 1)
51593b6e2e6SMaxime Henrion 			sc->revision = FXP_REV_82557;
51693b6e2e6SMaxime Henrion 		else
51793b6e2e6SMaxime Henrion 			sc->revision = pci_get_revid(dev);
518b96ad4b2SPyun YongHyeon 	}
51993b6e2e6SMaxime Henrion 
52093b6e2e6SMaxime Henrion 	/*
5217137cea0SPyun YongHyeon 	 * Check availability of WOL. 82559ER does not support WOL.
5227137cea0SPyun YongHyeon 	 */
5237137cea0SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4 &&
5247137cea0SPyun YongHyeon 	    sc->revision != FXP_REV_82559S_A) {
5258262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_ID];
5267137cea0SPyun YongHyeon 		if ((data & 0x20) != 0 &&
5273b0a4aefSJohn Baldwin 		    pci_find_cap(sc->dev, PCIY_PMG, &pmc) == 0)
5287137cea0SPyun YongHyeon 			sc->flags |= FXP_FLAG_WOLCAP;
5297137cea0SPyun YongHyeon 	}
5307137cea0SPyun YongHyeon 
5311343a72fSPyun YongHyeon 	if (sc->revision == FXP_REV_82550_C) {
5321343a72fSPyun YongHyeon 		/*
5331343a72fSPyun YongHyeon 		 * 82550C with server extension requires microcode to
5341343a72fSPyun YongHyeon 		 * receive fragmented UDP datagrams.  However if the
5351343a72fSPyun YongHyeon 		 * microcode is used for client-only featured 82550C
5361343a72fSPyun YongHyeon 		 * it locks up controller.
5371343a72fSPyun YongHyeon 		 */
5388262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_COMPAT];
5391343a72fSPyun YongHyeon 		if ((data & 0x0400) == 0)
5401343a72fSPyun YongHyeon 			sc->flags |= FXP_FLAG_NO_UCODE;
5411343a72fSPyun YongHyeon 	}
5421343a72fSPyun YongHyeon 
54343d8b117SPyun YongHyeon 	/* Receiver lock-up workaround detection. */
5446e854927SPyun YongHyeon 	if (sc->revision < FXP_REV_82558_A4) {
5458262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_COMPAT];
54643d8b117SPyun YongHyeon 		if ((data & 0x03) != 0x03) {
54743d8b117SPyun YongHyeon 			sc->flags |= FXP_FLAG_RXBUG;
54843d8b117SPyun YongHyeon 			device_printf(dev, "Enabling Rx lock-up workaround\n");
54943d8b117SPyun YongHyeon 		}
5506e854927SPyun YongHyeon 	}
55143d8b117SPyun YongHyeon 
5527137cea0SPyun YongHyeon 	/*
5533bd07cfdSJonathan Lemon 	 * Determine whether we must use the 503 serial interface.
554f7788e8eSJonathan Lemon 	 */
5558262183eSPyun YongHyeon 	data = sc->eeprom[FXP_EEPROM_MAP_PRI_PHY];
55693b6e2e6SMaxime Henrion 	if (sc->revision == FXP_REV_82557 && (data & FXP_PHY_DEVICE_MASK) != 0
5574ed53076SMaxime Henrion 	    && (data & FXP_PHY_SERIAL_ONLY))
558dedabebfSJonathan Lemon 		sc->flags |= FXP_FLAG_SERIAL_MEDIA;
559f7788e8eSJonathan Lemon 
5608da9c507SPyun YongHyeon 	fxp_sysctl_node(sc);
56172a32a26SJonathan Lemon 	/*
5622e2b8238SJonathan Lemon 	 * Enable workarounds for certain chip revision deficiencies.
56300c4116bSJonathan Lemon 	 *
56472a32a26SJonathan Lemon 	 * Systems based on the ICH2/ICH2-M chip from Intel, and possibly
56572a32a26SJonathan Lemon 	 * some systems based a normal 82559 design, have a defect where
56672a32a26SJonathan Lemon 	 * the chip can cause a PCI protocol violation if it receives
56700c4116bSJonathan Lemon 	 * a CU_RESUME command when it is entering the IDLE state.  The
56800c4116bSJonathan Lemon 	 * workaround is to disable Dynamic Standby Mode, so the chip never
56900c4116bSJonathan Lemon 	 * deasserts CLKRUN#, and always remains in an active state.
57000c4116bSJonathan Lemon 	 *
57100c4116bSJonathan Lemon 	 * See Intel 82801BA/82801BAM Specification Update, Errata #30.
5722e2b8238SJonathan Lemon 	 */
573b96ad4b2SPyun YongHyeon 	if ((sc->ident->ich >= 2 && sc->ident->ich <= 3) ||
574b96ad4b2SPyun YongHyeon 	    (sc->ident->ich == 0 && sc->revision >= FXP_REV_82559_A0)) {
5758262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_ID];
57600c4116bSJonathan Lemon 		if (data & 0x02) {			/* STB enable */
57774d1ed23SMaxime Henrion 			uint16_t cksum;
57800c4116bSJonathan Lemon 			int i;
57900c4116bSJonathan Lemon 
58000c4116bSJonathan Lemon 			device_printf(dev,
581001cfa92SJonathan Lemon 			    "Disabling dynamic standby mode in EEPROM\n");
58200c4116bSJonathan Lemon 			data &= ~0x02;
5838262183eSPyun YongHyeon 			sc->eeprom[FXP_EEPROM_MAP_ID] = data;
5848262183eSPyun YongHyeon 			fxp_write_eeprom(sc, &data, FXP_EEPROM_MAP_ID, 1);
58500c4116bSJonathan Lemon 			device_printf(dev, "New EEPROM ID: 0x%x\n", data);
58600c4116bSJonathan Lemon 			cksum = 0;
5878262183eSPyun YongHyeon 			for (i = 0; i < (1 << sc->eeprom_size) - 1; i++)
5888262183eSPyun YongHyeon 				cksum += sc->eeprom[i];
58900c4116bSJonathan Lemon 			i = (1 << sc->eeprom_size) - 1;
59000c4116bSJonathan Lemon 			cksum = 0xBABA - cksum;
59100c4116bSJonathan Lemon 			fxp_write_eeprom(sc, &cksum, i, 1);
59200c4116bSJonathan Lemon 			device_printf(dev,
59300c4116bSJonathan Lemon 			    "EEPROM checksum @ 0x%x: 0x%x -> 0x%x\n",
5948262183eSPyun YongHyeon 			    i, sc->eeprom[i], cksum);
5958262183eSPyun YongHyeon 			sc->eeprom[i] = cksum;
59600c4116bSJonathan Lemon 			/*
59700c4116bSJonathan Lemon 			 * If the user elects to continue, try the software
59800c4116bSJonathan Lemon 			 * workaround, as it is better than nothing.
59900c4116bSJonathan Lemon 			 */
6002e2b8238SJonathan Lemon 			sc->flags |= FXP_FLAG_CU_RESUME_BUG;
60100c4116bSJonathan Lemon 		}
60200c4116bSJonathan Lemon 	}
6032e2b8238SJonathan Lemon 
6042e2b8238SJonathan Lemon 	/*
6053bd07cfdSJonathan Lemon 	 * If we are not a 82557 chip, we can enable extended features.
6063bd07cfdSJonathan Lemon 	 */
60772a32a26SJonathan Lemon 	if (sc->revision != FXP_REV_82557) {
6083bd07cfdSJonathan Lemon 		/*
60974396a0aSJonathan Lemon 		 * If MWI is enabled in the PCI configuration, and there
61074396a0aSJonathan Lemon 		 * is a valid cacheline size (8 or 16 dwords), then tell
61174396a0aSJonathan Lemon 		 * the board to turn on MWI.
6123bd07cfdSJonathan Lemon 		 */
61374396a0aSJonathan Lemon 		if (val & PCIM_CMD_MWRICEN &&
61474396a0aSJonathan Lemon 		    pci_read_config(dev, PCIR_CACHELNSZ, 1) != 0)
6153bd07cfdSJonathan Lemon 			sc->flags |= FXP_FLAG_MWI_ENABLE;
6163bd07cfdSJonathan Lemon 
6173bd07cfdSJonathan Lemon 		/* turn on the extended TxCB feature */
6183bd07cfdSJonathan Lemon 		sc->flags |= FXP_FLAG_EXT_TXCB;
61944e0bc11SYaroslav Tykhiy 
62044e0bc11SYaroslav Tykhiy 		/* enable reception of long frames for VLAN */
62144e0bc11SYaroslav Tykhiy 		sc->flags |= FXP_FLAG_LONG_PKT_EN;
62244e0bc11SYaroslav Tykhiy 	} else {
62344e0bc11SYaroslav Tykhiy 		/* a hack to get long VLAN frames on a 82557 */
62444e0bc11SYaroslav Tykhiy 		sc->flags |= FXP_FLAG_SAVE_BAD;
6253bd07cfdSJonathan Lemon 	}
6263bd07cfdSJonathan Lemon 
627f13075afSPyun YongHyeon 	/* For 82559 or later chips, Rx checksum offload is supported. */
628829b278eSPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0) {
629829b278eSPyun YongHyeon 		/* 82559ER does not support Rx checksum offloading. */
630829b278eSPyun YongHyeon 		if (sc->ident->devid != 0x1209)
631f13075afSPyun YongHyeon 			sc->flags |= FXP_FLAG_82559_RXCSUM;
632829b278eSPyun YongHyeon 	}
6333bd07cfdSJonathan Lemon 	/*
634c8bca6dcSBill Paul 	 * Enable use of extended RFDs and TCBs for 82550
635c8bca6dcSBill Paul 	 * and later chips. Note: we need extended TXCB support
636c8bca6dcSBill Paul 	 * too, but that's already enabled by the code above.
637c8bca6dcSBill Paul 	 * Be careful to do this only on the right devices.
638c8bca6dcSBill Paul 	 */
639507feeafSMaxime Henrion 	if (sc->revision == FXP_REV_82550 || sc->revision == FXP_REV_82550_C ||
640507feeafSMaxime Henrion 	    sc->revision == FXP_REV_82551_E || sc->revision == FXP_REV_82551_F
641507feeafSMaxime Henrion 	    || sc->revision == FXP_REV_82551_10) {
642c8bca6dcSBill Paul 		sc->rfa_size = sizeof (struct fxp_rfa);
643c8bca6dcSBill Paul 		sc->tx_cmd = FXP_CB_COMMAND_IPCBXMIT;
644c8bca6dcSBill Paul 		sc->flags |= FXP_FLAG_EXT_RFA;
645f13075afSPyun YongHyeon 		/* Use extended RFA instead of 82559 checksum mode. */
646f13075afSPyun YongHyeon 		sc->flags &= ~FXP_FLAG_82559_RXCSUM;
647c8bca6dcSBill Paul 	} else {
648c8bca6dcSBill Paul 		sc->rfa_size = sizeof (struct fxp_rfa) - FXP_RFAX_LEN;
649c8bca6dcSBill Paul 		sc->tx_cmd = FXP_CB_COMMAND_XMIT;
650c8bca6dcSBill Paul 	}
651c8bca6dcSBill Paul 
652c8bca6dcSBill Paul 	/*
653b2badf02SMaxime Henrion 	 * Allocate DMA tags and DMA safe memory.
654b2badf02SMaxime Henrion 	 */
65540c20505SMaxime Henrion 	sc->maxtxseg = FXP_NTXSEG;
656c21e84e4SPyun YongHyeon 	sc->maxsegsize = MCLBYTES;
657c21e84e4SPyun YongHyeon 	if (sc->flags & FXP_FLAG_EXT_RFA) {
65840c20505SMaxime Henrion 		sc->maxtxseg--;
659c21e84e4SPyun YongHyeon 		sc->maxsegsize = FXP_TSO_SEGSIZE;
660c21e84e4SPyun YongHyeon 	}
661c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 2, 0,
662c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
663c21e84e4SPyun YongHyeon 	    sc->maxsegsize * sc->maxtxseg + sizeof(struct ether_vlan_header),
664c21e84e4SPyun YongHyeon 	    sc->maxtxseg, sc->maxsegsize, 0,
665a2057a72SPyun YongHyeon 	    busdma_lock_mutex, &Giant, &sc->fxp_txmtag);
666b2badf02SMaxime Henrion 	if (error) {
667a2057a72SPyun YongHyeon 		device_printf(dev, "could not create TX DMA tag\n");
668a2057a72SPyun YongHyeon 		goto fail;
669a2057a72SPyun YongHyeon 	}
670a2057a72SPyun YongHyeon 
671a2057a72SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 2, 0,
672a2057a72SPyun YongHyeon 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
673a2057a72SPyun YongHyeon 	    MCLBYTES, 1, MCLBYTES, 0,
674a2057a72SPyun YongHyeon 	    busdma_lock_mutex, &Giant, &sc->fxp_rxmtag);
675a2057a72SPyun YongHyeon 	if (error) {
676a2057a72SPyun YongHyeon 		device_printf(dev, "could not create RX DMA tag\n");
677b2badf02SMaxime Henrion 		goto fail;
678b2badf02SMaxime Henrion 	}
679b2badf02SMaxime Henrion 
680c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0,
681c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
682c2175ff5SMarius Strobl 	    sizeof(struct fxp_stats), 1, sizeof(struct fxp_stats), 0,
683c2175ff5SMarius Strobl 	    busdma_lock_mutex, &Giant, &sc->fxp_stag);
684b2badf02SMaxime Henrion 	if (error) {
685a2057a72SPyun YongHyeon 		device_printf(dev, "could not create stats DMA tag\n");
686b2badf02SMaxime Henrion 		goto fail;
687b2badf02SMaxime Henrion 	}
688b2badf02SMaxime Henrion 
689b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->fxp_stag, (void **)&sc->fxp_stats,
690658c8398SMarius Strobl 	    BUS_DMA_NOWAIT | BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc->fxp_smap);
691a2057a72SPyun YongHyeon 	if (error) {
692a2057a72SPyun YongHyeon 		device_printf(dev, "could not allocate stats DMA memory\n");
6934953bccaSNate Lawson 		goto fail;
694a2057a72SPyun YongHyeon 	}
695b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->fxp_stag, sc->fxp_smap, sc->fxp_stats,
696f9d050a8SPyun YongHyeon 	    sizeof(struct fxp_stats), fxp_dma_map_addr, &sc->stats_addr,
697f9d050a8SPyun YongHyeon 	    BUS_DMA_NOWAIT);
698b2badf02SMaxime Henrion 	if (error) {
699a2057a72SPyun YongHyeon 		device_printf(dev, "could not load the stats DMA buffer\n");
700b2badf02SMaxime Henrion 		goto fail;
701b2badf02SMaxime Henrion 	}
702b2badf02SMaxime Henrion 
703c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0,
704c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
705c2175ff5SMarius Strobl 	    FXP_TXCB_SZ, 1, FXP_TXCB_SZ, 0,
706c2175ff5SMarius Strobl 	    busdma_lock_mutex, &Giant, &sc->cbl_tag);
707b2badf02SMaxime Henrion 	if (error) {
708a2057a72SPyun YongHyeon 		device_printf(dev, "could not create TxCB DMA tag\n");
709b2badf02SMaxime Henrion 		goto fail;
710b2badf02SMaxime Henrion 	}
711b2badf02SMaxime Henrion 
712b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->cbl_tag, (void **)&sc->fxp_desc.cbl_list,
713658c8398SMarius Strobl 	    BUS_DMA_NOWAIT | BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc->cbl_map);
714a2057a72SPyun YongHyeon 	if (error) {
715a2057a72SPyun YongHyeon 		device_printf(dev, "could not allocate TxCB DMA memory\n");
7164953bccaSNate Lawson 		goto fail;
717a2057a72SPyun YongHyeon 	}
718b2badf02SMaxime Henrion 
719b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->cbl_tag, sc->cbl_map,
720b2badf02SMaxime Henrion 	    sc->fxp_desc.cbl_list, FXP_TXCB_SZ, fxp_dma_map_addr,
721f9d050a8SPyun YongHyeon 	    &sc->fxp_desc.cbl_addr, BUS_DMA_NOWAIT);
722b2badf02SMaxime Henrion 	if (error) {
723a2057a72SPyun YongHyeon 		device_printf(dev, "could not load TxCB DMA buffer\n");
724b2badf02SMaxime Henrion 		goto fail;
725b2badf02SMaxime Henrion 	}
726b2badf02SMaxime Henrion 
727c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0,
728c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
729c2175ff5SMarius Strobl 	    sizeof(struct fxp_cb_mcs), 1, sizeof(struct fxp_cb_mcs), 0,
730c2175ff5SMarius Strobl 	    busdma_lock_mutex, &Giant, &sc->mcs_tag);
731b2badf02SMaxime Henrion 	if (error) {
732a2057a72SPyun YongHyeon 		device_printf(dev,
733a2057a72SPyun YongHyeon 		    "could not create multicast setup DMA tag\n");
734b2badf02SMaxime Henrion 		goto fail;
735b2badf02SMaxime Henrion 	}
736b2badf02SMaxime Henrion 
737b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->mcs_tag, (void **)&sc->mcsp,
738658c8398SMarius Strobl 	    BUS_DMA_NOWAIT | BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc->mcs_map);
739a2057a72SPyun YongHyeon 	if (error) {
740a2057a72SPyun YongHyeon 		device_printf(dev,
741a2057a72SPyun YongHyeon 		    "could not allocate multicast setup DMA memory\n");
7424953bccaSNate Lawson 		goto fail;
743a2057a72SPyun YongHyeon 	}
744b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->mcs_tag, sc->mcs_map, sc->mcsp,
745f9d050a8SPyun YongHyeon 	    sizeof(struct fxp_cb_mcs), fxp_dma_map_addr, &sc->mcs_addr,
746f9d050a8SPyun YongHyeon 	    BUS_DMA_NOWAIT);
747b2badf02SMaxime Henrion 	if (error) {
748a2057a72SPyun YongHyeon 		device_printf(dev,
749a2057a72SPyun YongHyeon 		    "can't load the multicast setup DMA buffer\n");
750b2badf02SMaxime Henrion 		goto fail;
751b2badf02SMaxime Henrion 	}
752b2badf02SMaxime Henrion 
753b2badf02SMaxime Henrion 	/*
7546720ebccSMaxime Henrion 	 * Pre-allocate the TX DMA maps and setup the pointers to
7556720ebccSMaxime Henrion 	 * the TX command blocks.
756b2badf02SMaxime Henrion 	 */
7576720ebccSMaxime Henrion 	txp = sc->fxp_desc.tx_list;
7586720ebccSMaxime Henrion 	tcbp = sc->fxp_desc.cbl_list;
7594cec1653SMaxime Henrion 	for (i = 0; i < FXP_NTXCB; i++) {
7606720ebccSMaxime Henrion 		txp[i].tx_cb = tcbp + i;
761a2057a72SPyun YongHyeon 		error = bus_dmamap_create(sc->fxp_txmtag, 0, &txp[i].tx_map);
762b2badf02SMaxime Henrion 		if (error) {
763b2badf02SMaxime Henrion 			device_printf(dev, "can't create DMA map for TX\n");
764b2badf02SMaxime Henrion 			goto fail;
765b2badf02SMaxime Henrion 		}
766b2badf02SMaxime Henrion 	}
767a2057a72SPyun YongHyeon 	error = bus_dmamap_create(sc->fxp_rxmtag, 0, &sc->spare_map);
768b2badf02SMaxime Henrion 	if (error) {
769b2badf02SMaxime Henrion 		device_printf(dev, "can't create spare DMA map\n");
770b2badf02SMaxime Henrion 		goto fail;
771b2badf02SMaxime Henrion 	}
772b2badf02SMaxime Henrion 
773b2badf02SMaxime Henrion 	/*
774b2badf02SMaxime Henrion 	 * Pre-allocate our receive buffers.
775b2badf02SMaxime Henrion 	 */
776b2badf02SMaxime Henrion 	sc->fxp_desc.rx_head = sc->fxp_desc.rx_tail = NULL;
777b2badf02SMaxime Henrion 	for (i = 0; i < FXP_NRFABUFS; i++) {
778b2badf02SMaxime Henrion 		rxp = &sc->fxp_desc.rx_list[i];
779a2057a72SPyun YongHyeon 		error = bus_dmamap_create(sc->fxp_rxmtag, 0, &rxp->rx_map);
780b2badf02SMaxime Henrion 		if (error) {
781b2badf02SMaxime Henrion 			device_printf(dev, "can't create DMA map for RX\n");
782b2badf02SMaxime Henrion 			goto fail;
783b2badf02SMaxime Henrion 		}
78485050421SPyun YongHyeon 		if (fxp_new_rfabuf(sc, rxp) != 0) {
7854953bccaSNate Lawson 			error = ENOMEM;
7864953bccaSNate Lawson 			goto fail;
7874953bccaSNate Lawson 		}
78885050421SPyun YongHyeon 		fxp_add_rfabuf(sc, rxp);
789b2badf02SMaxime Henrion 	}
790b2badf02SMaxime Henrion 
791b2badf02SMaxime Henrion 	/*
792f7788e8eSJonathan Lemon 	 * Read MAC address.
793f7788e8eSJonathan Lemon 	 */
7948262183eSPyun YongHyeon 	eaddr[0] = sc->eeprom[FXP_EEPROM_MAP_IA0] & 0xff;
7958262183eSPyun YongHyeon 	eaddr[1] = sc->eeprom[FXP_EEPROM_MAP_IA0] >> 8;
7968262183eSPyun YongHyeon 	eaddr[2] = sc->eeprom[FXP_EEPROM_MAP_IA1] & 0xff;
7978262183eSPyun YongHyeon 	eaddr[3] = sc->eeprom[FXP_EEPROM_MAP_IA1] >> 8;
7988262183eSPyun YongHyeon 	eaddr[4] = sc->eeprom[FXP_EEPROM_MAP_IA2] & 0xff;
7998262183eSPyun YongHyeon 	eaddr[5] = sc->eeprom[FXP_EEPROM_MAP_IA2] >> 8;
800f7788e8eSJonathan Lemon 	if (bootverbose) {
8012e2b8238SJonathan Lemon 		device_printf(dev, "PCI IDs: %04x %04x %04x %04x %04x\n",
802f7788e8eSJonathan Lemon 		    pci_get_vendor(dev), pci_get_device(dev),
8032e2b8238SJonathan Lemon 		    pci_get_subvendor(dev), pci_get_subdevice(dev),
8042e2b8238SJonathan Lemon 		    pci_get_revid(dev));
80572a32a26SJonathan Lemon 		device_printf(dev, "Dynamic Standby mode is %s\n",
8068262183eSPyun YongHyeon 		    sc->eeprom[FXP_EEPROM_MAP_ID] & 0x02 ? "enabled" :
8078262183eSPyun YongHyeon 		    "disabled");
808f7788e8eSJonathan Lemon 	}
809f7788e8eSJonathan Lemon 
810f7788e8eSJonathan Lemon 	/*
811f7788e8eSJonathan Lemon 	 * If this is only a 10Mbps device, then there is no MII, and
812f7788e8eSJonathan Lemon 	 * the PHY will use a serial interface instead.
813f7788e8eSJonathan Lemon 	 *
814f7788e8eSJonathan Lemon 	 * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter
815f7788e8eSJonathan Lemon 	 * doesn't have a programming interface of any sort.  The
816f7788e8eSJonathan Lemon 	 * media is sensed automatically based on how the link partner
817f7788e8eSJonathan Lemon 	 * is configured.  This is, in essence, manual configuration.
818f7788e8eSJonathan Lemon 	 */
819f7788e8eSJonathan Lemon 	if (sc->flags & FXP_FLAG_SERIAL_MEDIA) {
820f7788e8eSJonathan Lemon 		ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
821f7788e8eSJonathan Lemon 		ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL);
822f7788e8eSJonathan Lemon 	} else {
8238e5d93dbSMarius Strobl 		/*
8248e5d93dbSMarius Strobl 		 * i82557 wedge when isolating all of their PHYs.
8258e5d93dbSMarius Strobl 		 */
8261845b5c3SMarius Strobl 		flags = MIIF_NOISOLATE;
8271845b5c3SMarius Strobl 		if (sc->revision >= FXP_REV_82558_A4)
8281845b5c3SMarius Strobl 			flags |= MIIF_DOPAUSE;
8298e5d93dbSMarius Strobl 		error = mii_attach(dev, &sc->miibus, ifp, fxp_ifmedia_upd,
8308e5d93dbSMarius Strobl 		    fxp_ifmedia_sts, BMSR_DEFCAPMASK, MII_PHY_ANY,
8311845b5c3SMarius Strobl 		    MII_OFFSET_ANY, flags);
8328e5d93dbSMarius Strobl 		if (error != 0) {
8338e5d93dbSMarius Strobl 			device_printf(dev, "attaching PHYs failed\n");
834ba8c6fd5SDavid Greenman 			goto fail;
835a17c678eSDavid Greenman 		}
836f7788e8eSJonathan Lemon 	}
837dccee1a1SDavid Greenman 
8389bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
839fb583156SDavid Greenman 	ifp->if_init = fxp_init;
840ba8c6fd5SDavid Greenman 	ifp->if_softc = sc;
841ba8c6fd5SDavid Greenman 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
842ba8c6fd5SDavid Greenman 	ifp->if_ioctl = fxp_ioctl;
843ba8c6fd5SDavid Greenman 	ifp->if_start = fxp_start;
844a17c678eSDavid Greenman 
8455fe9116bSYaroslav Tykhiy 	ifp->if_capabilities = ifp->if_capenable = 0;
8465fe9116bSYaroslav Tykhiy 
847c21e84e4SPyun YongHyeon 	/* Enable checksum offload/TSO for 82550 or better chips */
848c8bca6dcSBill Paul 	if (sc->flags & FXP_FLAG_EXT_RFA) {
849c21e84e4SPyun YongHyeon 		ifp->if_hwassist = FXP_CSUM_FEATURES | CSUM_TSO;
850c21e84e4SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_HWCSUM | IFCAP_TSO4;
851c21e84e4SPyun YongHyeon 		ifp->if_capenable |= IFCAP_HWCSUM | IFCAP_TSO4;
852c8bca6dcSBill Paul 	}
853c8bca6dcSBill Paul 
854f13075afSPyun YongHyeon 	if (sc->flags & FXP_FLAG_82559_RXCSUM) {
855f13075afSPyun YongHyeon 		ifp->if_capabilities |= IFCAP_RXCSUM;
856f13075afSPyun YongHyeon 		ifp->if_capenable |= IFCAP_RXCSUM;
857f13075afSPyun YongHyeon 	}
858f13075afSPyun YongHyeon 
8597137cea0SPyun YongHyeon 	if (sc->flags & FXP_FLAG_WOLCAP) {
8607137cea0SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_WOL_MAGIC;
8617137cea0SPyun YongHyeon 		ifp->if_capenable |= IFCAP_WOL_MAGIC;
8627137cea0SPyun YongHyeon 	}
8637137cea0SPyun YongHyeon 
864fb917226SRuslan Ermilov #ifdef DEVICE_POLLING
865fb917226SRuslan Ermilov 	/* Inform the world we support polling. */
866fb917226SRuslan Ermilov 	ifp->if_capabilities |= IFCAP_POLLING;
867fb917226SRuslan Ermilov #endif
868fb917226SRuslan Ermilov 
869dfe61cf1SDavid Greenman 	/*
8704953bccaSNate Lawson 	 * Attach the interface.
8714953bccaSNate Lawson 	 */
872fc74a9f9SBrooks Davis 	ether_ifattach(ifp, eaddr);
8734953bccaSNate Lawson 
8744953bccaSNate Lawson 	/*
875e8c8b728SJonathan Lemon 	 * Tell the upper layer(s) we support long frames.
8765fe9116bSYaroslav Tykhiy 	 * Must appear after the call to ether_ifattach() because
8775fe9116bSYaroslav Tykhiy 	 * ether_ifattach() sets ifi_hdrlen to the default value.
878e8c8b728SJonathan Lemon 	 */
879e8c8b728SJonathan Lemon 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
880673d9191SSam Leffler 	ifp->if_capabilities |= IFCAP_VLAN_MTU;
88144e0bc11SYaroslav Tykhiy 	ifp->if_capenable |= IFCAP_VLAN_MTU; /* the hw bits already set */
882bd4fa9d9SPyun YongHyeon 	if ((sc->flags & FXP_FLAG_EXT_RFA) != 0) {
883bd4fa9d9SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_VLAN_HWTAGGING |
884713ca255SPyun YongHyeon 		    IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO;
885bd4fa9d9SPyun YongHyeon 		ifp->if_capenable |= IFCAP_VLAN_HWTAGGING |
886713ca255SPyun YongHyeon 		    IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO;
887bd4fa9d9SPyun YongHyeon 	}
888e8c8b728SJonathan Lemon 
889483b9871SDavid Greenman 	/*
8903114fdb4SDavid Greenman 	 * Let the system queue as many packets as we have available
8913114fdb4SDavid Greenman 	 * TX descriptors.
892483b9871SDavid Greenman 	 */
8937929aa03SMax Laier 	IFQ_SET_MAXLEN(&ifp->if_snd, FXP_NTXCB - 1);
8947929aa03SMax Laier 	ifp->if_snd.ifq_drv_maxlen = FXP_NTXCB - 1;
8957929aa03SMax Laier 	IFQ_SET_READY(&ifp->if_snd);
8964a684684SDavid Greenman 
897201afb0eSMaxime Henrion 	/*
8984953bccaSNate Lawson 	 * Hook our interrupt after all initialization is complete.
899201afb0eSMaxime Henrion 	 */
90005bd8c22SMaxime Henrion 	error = bus_setup_intr(dev, sc->fxp_res[1], INTR_TYPE_NET | INTR_MPSAFE,
901ef544f63SPaolo Pisati 			       NULL, fxp_intr, sc, &sc->ih);
902201afb0eSMaxime Henrion 	if (error) {
903201afb0eSMaxime Henrion 		device_printf(dev, "could not setup irq\n");
904fc74a9f9SBrooks Davis 		ether_ifdetach(sc->ifp);
905201afb0eSMaxime Henrion 		goto fail;
906201afb0eSMaxime Henrion 	}
907201afb0eSMaxime Henrion 
9087137cea0SPyun YongHyeon 	/*
9097137cea0SPyun YongHyeon 	 * Configure hardware to reject magic frames otherwise
9107137cea0SPyun YongHyeon 	 * system will hang on recipt of magic frames.
9117137cea0SPyun YongHyeon 	 */
9127137cea0SPyun YongHyeon 	if ((sc->flags & FXP_FLAG_WOLCAP) != 0) {
9137137cea0SPyun YongHyeon 		FXP_LOCK(sc);
9147137cea0SPyun YongHyeon 		/* Clear wakeup events. */
915af75b654SPyun YongHyeon 		CSR_WRITE_1(sc, FXP_CSR_PMDR, CSR_READ_1(sc, FXP_CSR_PMDR));
916a461b201SPyun YongHyeon 		fxp_init_body(sc, 0);
9177137cea0SPyun YongHyeon 		fxp_stop(sc);
9187137cea0SPyun YongHyeon 		FXP_UNLOCK(sc);
9197137cea0SPyun YongHyeon 	}
9207137cea0SPyun YongHyeon 
921a17c678eSDavid Greenman fail:
9221b5a39d3SBrooks Davis 	if (error)
923f7788e8eSJonathan Lemon 		fxp_release(sc);
924f7788e8eSJonathan Lemon 	return (error);
925f7788e8eSJonathan Lemon }
926f7788e8eSJonathan Lemon 
927f7788e8eSJonathan Lemon /*
9284953bccaSNate Lawson  * Release all resources.  The softc lock should not be held and the
9294953bccaSNate Lawson  * interrupt should already be torn down.
930f7788e8eSJonathan Lemon  */
931f7788e8eSJonathan Lemon static void
932f7788e8eSJonathan Lemon fxp_release(struct fxp_softc *sc)
933f7788e8eSJonathan Lemon {
934b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
935b2badf02SMaxime Henrion 	struct fxp_tx *txp;
936b2badf02SMaxime Henrion 	int i;
937b2badf02SMaxime Henrion 
93867fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_NOTOWNED);
939670f5d73SMaxime Henrion 	KASSERT(sc->ih == NULL,
940670f5d73SMaxime Henrion 	    ("fxp_release() called with intr handle still active"));
9414953bccaSNate Lawson 	if (sc->miibus)
9424953bccaSNate Lawson 		device_delete_child(sc->dev, sc->miibus);
9434953bccaSNate Lawson 	bus_generic_detach(sc->dev);
9444953bccaSNate Lawson 	ifmedia_removeall(&sc->sc_media);
945b2badf02SMaxime Henrion 	if (sc->fxp_desc.cbl_list) {
946b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->cbl_tag, sc->cbl_map);
947b2badf02SMaxime Henrion 		bus_dmamem_free(sc->cbl_tag, sc->fxp_desc.cbl_list,
948b2badf02SMaxime Henrion 		    sc->cbl_map);
949b2badf02SMaxime Henrion 	}
950b2badf02SMaxime Henrion 	if (sc->fxp_stats) {
951b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->fxp_stag, sc->fxp_smap);
952b2badf02SMaxime Henrion 		bus_dmamem_free(sc->fxp_stag, sc->fxp_stats, sc->fxp_smap);
953b2badf02SMaxime Henrion 	}
954b2badf02SMaxime Henrion 	if (sc->mcsp) {
955b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->mcs_tag, sc->mcs_map);
956b2badf02SMaxime Henrion 		bus_dmamem_free(sc->mcs_tag, sc->mcsp, sc->mcs_map);
957b2badf02SMaxime Henrion 	}
95805bd8c22SMaxime Henrion 	bus_release_resources(sc->dev, sc->fxp_spec, sc->fxp_res);
959a2057a72SPyun YongHyeon 	if (sc->fxp_rxmtag) {
960b983c7b3SMaxime Henrion 		for (i = 0; i < FXP_NRFABUFS; i++) {
961b983c7b3SMaxime Henrion 			rxp = &sc->fxp_desc.rx_list[i];
962b983c7b3SMaxime Henrion 			if (rxp->rx_mbuf != NULL) {
963a2057a72SPyun YongHyeon 				bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
964b983c7b3SMaxime Henrion 				    BUS_DMASYNC_POSTREAD);
965a2057a72SPyun YongHyeon 				bus_dmamap_unload(sc->fxp_rxmtag, rxp->rx_map);
966b983c7b3SMaxime Henrion 				m_freem(rxp->rx_mbuf);
967b983c7b3SMaxime Henrion 			}
968a2057a72SPyun YongHyeon 			bus_dmamap_destroy(sc->fxp_rxmtag, rxp->rx_map);
969b983c7b3SMaxime Henrion 		}
970a2057a72SPyun YongHyeon 		bus_dmamap_destroy(sc->fxp_rxmtag, sc->spare_map);
971a2057a72SPyun YongHyeon 		bus_dma_tag_destroy(sc->fxp_rxmtag);
972a2057a72SPyun YongHyeon 	}
973a2057a72SPyun YongHyeon 	if (sc->fxp_txmtag) {
974b983c7b3SMaxime Henrion 		for (i = 0; i < FXP_NTXCB; i++) {
975b983c7b3SMaxime Henrion 			txp = &sc->fxp_desc.tx_list[i];
976b983c7b3SMaxime Henrion 			if (txp->tx_mbuf != NULL) {
977a2057a72SPyun YongHyeon 				bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map,
978b983c7b3SMaxime Henrion 				    BUS_DMASYNC_POSTWRITE);
979a2057a72SPyun YongHyeon 				bus_dmamap_unload(sc->fxp_txmtag, txp->tx_map);
980b983c7b3SMaxime Henrion 				m_freem(txp->tx_mbuf);
981b983c7b3SMaxime Henrion 			}
982a2057a72SPyun YongHyeon 			bus_dmamap_destroy(sc->fxp_txmtag, txp->tx_map);
983b983c7b3SMaxime Henrion 		}
984a2057a72SPyun YongHyeon 		bus_dma_tag_destroy(sc->fxp_txmtag);
985b983c7b3SMaxime Henrion 	}
986c4bf1e90SMaxime Henrion 	if (sc->fxp_stag)
987c4bf1e90SMaxime Henrion 		bus_dma_tag_destroy(sc->fxp_stag);
988b2badf02SMaxime Henrion 	if (sc->cbl_tag)
989b2badf02SMaxime Henrion 		bus_dma_tag_destroy(sc->cbl_tag);
990b2badf02SMaxime Henrion 	if (sc->mcs_tag)
991b2badf02SMaxime Henrion 		bus_dma_tag_destroy(sc->mcs_tag);
992fc74a9f9SBrooks Davis 	if (sc->ifp)
993fc74a9f9SBrooks Davis 		if_free(sc->ifp);
99472a32a26SJonathan Lemon 
9950f4dc94cSChuck Paterson 	mtx_destroy(&sc->sc_mtx);
9966182fdbdSPeter Wemm }
9976182fdbdSPeter Wemm 
9986182fdbdSPeter Wemm /*
9996182fdbdSPeter Wemm  * Detach interface.
10006182fdbdSPeter Wemm  */
10016182fdbdSPeter Wemm static int
10026182fdbdSPeter Wemm fxp_detach(device_t dev)
10036182fdbdSPeter Wemm {
10046182fdbdSPeter Wemm 	struct fxp_softc *sc = device_get_softc(dev);
10056182fdbdSPeter Wemm 
100640929967SGleb Smirnoff #ifdef DEVICE_POLLING
100740929967SGleb Smirnoff 	if (sc->ifp->if_capenable & IFCAP_POLLING)
100840929967SGleb Smirnoff 		ether_poll_deregister(sc->ifp);
100940929967SGleb Smirnoff #endif
101040929967SGleb Smirnoff 
10114953bccaSNate Lawson 	FXP_LOCK(sc);
10126182fdbdSPeter Wemm 	/*
101332cd7a9cSWarner Losh 	 * Stop DMA and drop transmit queue, but disable interrupts first.
101420f0c80fSMaxime Henrion 	 */
101520f0c80fSMaxime Henrion 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
101620f0c80fSMaxime Henrion 	fxp_stop(sc);
101732cd7a9cSWarner Losh 	FXP_UNLOCK(sc);
10189eda9d7aSJohn Baldwin 	callout_drain(&sc->stat_ch);
101920f0c80fSMaxime Henrion 
10206182fdbdSPeter Wemm 	/*
10213212724cSJohn Baldwin 	 * Close down routes etc.
10223212724cSJohn Baldwin 	 */
10233212724cSJohn Baldwin 	ether_ifdetach(sc->ifp);
10243212724cSJohn Baldwin 
10253212724cSJohn Baldwin 	/*
10264953bccaSNate Lawson 	 * Unhook interrupt before dropping lock. This is to prevent
10274953bccaSNate Lawson 	 * races with fxp_intr().
10286182fdbdSPeter Wemm 	 */
102905bd8c22SMaxime Henrion 	bus_teardown_intr(sc->dev, sc->fxp_res[1], sc->ih);
10304953bccaSNate Lawson 	sc->ih = NULL;
10316182fdbdSPeter Wemm 
1032f7788e8eSJonathan Lemon 	/* Release our allocated resources. */
1033f7788e8eSJonathan Lemon 	fxp_release(sc);
1034f7788e8eSJonathan Lemon 	return (0);
1035a17c678eSDavid Greenman }
1036a17c678eSDavid Greenman 
1037a17c678eSDavid Greenman /*
10384a684684SDavid Greenman  * Device shutdown routine. Called at system shutdown after sync. The
1039a17c678eSDavid Greenman  * main purpose of this routine is to shut off receiver DMA so that
1040a17c678eSDavid Greenman  * kernel memory doesn't get clobbered during warmboot.
1041a17c678eSDavid Greenman  */
10426182fdbdSPeter Wemm static int
10436182fdbdSPeter Wemm fxp_shutdown(device_t dev)
1044a17c678eSDavid Greenman {
10453212724cSJohn Baldwin 
10466182fdbdSPeter Wemm 	/*
10476182fdbdSPeter Wemm 	 * Make sure that DMA is disabled prior to reboot. Not doing
10486182fdbdSPeter Wemm 	 * do could allow DMA to corrupt kernel memory during the
10496182fdbdSPeter Wemm 	 * reboot before the driver initializes.
10506182fdbdSPeter Wemm 	 */
10517137cea0SPyun YongHyeon 	return (fxp_suspend(dev));
1052a17c678eSDavid Greenman }
1053a17c678eSDavid Greenman 
10547dced78aSDavid Greenman /*
10557dced78aSDavid Greenman  * Device suspend routine.  Stop the interface and save some PCI
10567dced78aSDavid Greenman  * settings in case the BIOS doesn't restore them properly on
10577dced78aSDavid Greenman  * resume.
10587dced78aSDavid Greenman  */
10597dced78aSDavid Greenman static int
10607dced78aSDavid Greenman fxp_suspend(device_t dev)
10617dced78aSDavid Greenman {
10627dced78aSDavid Greenman 	struct fxp_softc *sc = device_get_softc(dev);
10637137cea0SPyun YongHyeon 	struct ifnet *ifp;
10647137cea0SPyun YongHyeon 	int pmc;
10657137cea0SPyun YongHyeon 	uint16_t pmstat;
10667dced78aSDavid Greenman 
10674953bccaSNate Lawson 	FXP_LOCK(sc);
10687dced78aSDavid Greenman 
10697137cea0SPyun YongHyeon 	ifp = sc->ifp;
10703b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->dev, PCIY_PMG, &pmc) == 0) {
10717137cea0SPyun YongHyeon 		pmstat = pci_read_config(sc->dev, pmc + PCIR_POWER_STATUS, 2);
10727137cea0SPyun YongHyeon 		pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
10737137cea0SPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0) {
10747137cea0SPyun YongHyeon 			/* Request PME. */
10757137cea0SPyun YongHyeon 			pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
10767137cea0SPyun YongHyeon 			sc->flags |= FXP_FLAG_WOL;
10777137cea0SPyun YongHyeon 			/* Reconfigure hardware to accept magic frames. */
10781845b5c3SMarius Strobl 			fxp_init_body(sc, 1);
10797137cea0SPyun YongHyeon 		}
10807137cea0SPyun YongHyeon 		pci_write_config(sc->dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
10817137cea0SPyun YongHyeon 	}
10827dced78aSDavid Greenman 	fxp_stop(sc);
10837dced78aSDavid Greenman 
10847dced78aSDavid Greenman 	sc->suspended = 1;
10857dced78aSDavid Greenman 
10864953bccaSNate Lawson 	FXP_UNLOCK(sc);
1087f7788e8eSJonathan Lemon 	return (0);
10887dced78aSDavid Greenman }
10897dced78aSDavid Greenman 
10907dced78aSDavid Greenman /*
109167ba6566SWarner Losh  * Device resume routine. re-enable busmastering, and restart the interface if
10927dced78aSDavid Greenman  * appropriate.
10937dced78aSDavid Greenman  */
10947dced78aSDavid Greenman static int
10957dced78aSDavid Greenman fxp_resume(device_t dev)
10967dced78aSDavid Greenman {
10977dced78aSDavid Greenman 	struct fxp_softc *sc = device_get_softc(dev);
1098fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
10997137cea0SPyun YongHyeon 	int pmc;
11007137cea0SPyun YongHyeon 	uint16_t pmstat;
11017dced78aSDavid Greenman 
11024953bccaSNate Lawson 	FXP_LOCK(sc);
11037dced78aSDavid Greenman 
11043b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->dev, PCIY_PMG, &pmc) == 0) {
11057137cea0SPyun YongHyeon 		sc->flags &= ~FXP_FLAG_WOL;
11067137cea0SPyun YongHyeon 		pmstat = pci_read_config(sc->dev, pmc + PCIR_POWER_STATUS, 2);
11077137cea0SPyun YongHyeon 		/* Disable PME and clear PME status. */
11087137cea0SPyun YongHyeon 		pmstat &= ~PCIM_PSTAT_PMEENABLE;
11097137cea0SPyun YongHyeon 		pci_write_config(sc->dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
1110af75b654SPyun YongHyeon 		if ((sc->flags & FXP_FLAG_WOLCAP) != 0)
1111af75b654SPyun YongHyeon 			CSR_WRITE_1(sc, FXP_CSR_PMDR,
1112af75b654SPyun YongHyeon 			    CSR_READ_1(sc, FXP_CSR_PMDR));
11137137cea0SPyun YongHyeon 	}
11147137cea0SPyun YongHyeon 
11157dced78aSDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
11167dced78aSDavid Greenman 	DELAY(10);
11177dced78aSDavid Greenman 
11187dced78aSDavid Greenman 	/* reinitialize interface if necessary */
11197dced78aSDavid Greenman 	if (ifp->if_flags & IFF_UP)
11201845b5c3SMarius Strobl 		fxp_init_body(sc, 1);
11217dced78aSDavid Greenman 
11227dced78aSDavid Greenman 	sc->suspended = 0;
11237dced78aSDavid Greenman 
11244953bccaSNate Lawson 	FXP_UNLOCK(sc);
1125ba8c6fd5SDavid Greenman 	return (0);
1126f7788e8eSJonathan Lemon }
1127ba8c6fd5SDavid Greenman 
112800c4116bSJonathan Lemon static void
112900c4116bSJonathan Lemon fxp_eeprom_shiftin(struct fxp_softc *sc, int data, int length)
113000c4116bSJonathan Lemon {
113174d1ed23SMaxime Henrion 	uint16_t reg;
113200c4116bSJonathan Lemon 	int x;
113300c4116bSJonathan Lemon 
113400c4116bSJonathan Lemon 	/*
113500c4116bSJonathan Lemon 	 * Shift in data.
113600c4116bSJonathan Lemon 	 */
113700c4116bSJonathan Lemon 	for (x = 1 << (length - 1); x; x >>= 1) {
113800c4116bSJonathan Lemon 		if (data & x)
113900c4116bSJonathan Lemon 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
114000c4116bSJonathan Lemon 		else
114100c4116bSJonathan Lemon 			reg = FXP_EEPROM_EECS;
114200c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
114300c4116bSJonathan Lemon 		DELAY(1);
114400c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
114500c4116bSJonathan Lemon 		DELAY(1);
114600c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
114700c4116bSJonathan Lemon 		DELAY(1);
114800c4116bSJonathan Lemon 	}
114900c4116bSJonathan Lemon }
115000c4116bSJonathan Lemon 
1151f7788e8eSJonathan Lemon /*
1152f7788e8eSJonathan Lemon  * Read from the serial EEPROM. Basically, you manually shift in
1153f7788e8eSJonathan Lemon  * the read opcode (one bit at a time) and then shift in the address,
1154f7788e8eSJonathan Lemon  * and then you shift out the data (all of this one bit at a time).
1155f7788e8eSJonathan Lemon  * The word size is 16 bits, so you have to provide the address for
1156f7788e8eSJonathan Lemon  * every 16 bits of data.
1157f7788e8eSJonathan Lemon  */
115874d1ed23SMaxime Henrion static uint16_t
1159f7788e8eSJonathan Lemon fxp_eeprom_getword(struct fxp_softc *sc, int offset, int autosize)
1160f7788e8eSJonathan Lemon {
116174d1ed23SMaxime Henrion 	uint16_t reg, data;
1162f7788e8eSJonathan Lemon 	int x;
1163ba8c6fd5SDavid Greenman 
1164f7788e8eSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
1165f7788e8eSJonathan Lemon 	/*
1166f7788e8eSJonathan Lemon 	 * Shift in read opcode.
1167f7788e8eSJonathan Lemon 	 */
116800c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3);
1169f7788e8eSJonathan Lemon 	/*
1170f7788e8eSJonathan Lemon 	 * Shift in address.
1171f7788e8eSJonathan Lemon 	 */
1172f7788e8eSJonathan Lemon 	data = 0;
1173f7788e8eSJonathan Lemon 	for (x = 1 << (sc->eeprom_size - 1); x; x >>= 1) {
1174f7788e8eSJonathan Lemon 		if (offset & x)
1175f7788e8eSJonathan Lemon 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
1176f7788e8eSJonathan Lemon 		else
1177f7788e8eSJonathan Lemon 			reg = FXP_EEPROM_EECS;
1178f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1179f7788e8eSJonathan Lemon 		DELAY(1);
1180f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
1181f7788e8eSJonathan Lemon 		DELAY(1);
1182f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1183f7788e8eSJonathan Lemon 		DELAY(1);
1184f7788e8eSJonathan Lemon 		reg = CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO;
1185f7788e8eSJonathan Lemon 		data++;
1186f7788e8eSJonathan Lemon 		if (autosize && reg == 0) {
1187f7788e8eSJonathan Lemon 			sc->eeprom_size = data;
1188f7788e8eSJonathan Lemon 			break;
1189f7788e8eSJonathan Lemon 		}
1190f7788e8eSJonathan Lemon 	}
1191f7788e8eSJonathan Lemon 	/*
1192f7788e8eSJonathan Lemon 	 * Shift out data.
1193f7788e8eSJonathan Lemon 	 */
1194f7788e8eSJonathan Lemon 	data = 0;
1195f7788e8eSJonathan Lemon 	reg = FXP_EEPROM_EECS;
1196f7788e8eSJonathan Lemon 	for (x = 1 << 15; x; x >>= 1) {
1197f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
1198f7788e8eSJonathan Lemon 		DELAY(1);
1199f7788e8eSJonathan Lemon 		if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO)
1200f7788e8eSJonathan Lemon 			data |= x;
1201f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1202f7788e8eSJonathan Lemon 		DELAY(1);
1203f7788e8eSJonathan Lemon 	}
1204f7788e8eSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
1205f7788e8eSJonathan Lemon 	DELAY(1);
1206f7788e8eSJonathan Lemon 
1207f7788e8eSJonathan Lemon 	return (data);
1208ba8c6fd5SDavid Greenman }
1209ba8c6fd5SDavid Greenman 
121000c4116bSJonathan Lemon static void
121174d1ed23SMaxime Henrion fxp_eeprom_putword(struct fxp_softc *sc, int offset, uint16_t data)
121200c4116bSJonathan Lemon {
121300c4116bSJonathan Lemon 	int i;
121400c4116bSJonathan Lemon 
121500c4116bSJonathan Lemon 	/*
121600c4116bSJonathan Lemon 	 * Erase/write enable.
121700c4116bSJonathan Lemon 	 */
121800c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
121900c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x4, 3);
122000c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x03 << (sc->eeprom_size - 2), sc->eeprom_size);
122100c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
122200c4116bSJonathan Lemon 	DELAY(1);
122300c4116bSJonathan Lemon 	/*
122400c4116bSJonathan Lemon 	 * Shift in write opcode, address, data.
122500c4116bSJonathan Lemon 	 */
122600c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
122700c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_WRITE, 3);
122800c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, offset, sc->eeprom_size);
122900c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, data, 16);
123000c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
123100c4116bSJonathan Lemon 	DELAY(1);
123200c4116bSJonathan Lemon 	/*
123300c4116bSJonathan Lemon 	 * Wait for EEPROM to finish up.
123400c4116bSJonathan Lemon 	 */
123500c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
123600c4116bSJonathan Lemon 	DELAY(1);
123700c4116bSJonathan Lemon 	for (i = 0; i < 1000; i++) {
123800c4116bSJonathan Lemon 		if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO)
123900c4116bSJonathan Lemon 			break;
124000c4116bSJonathan Lemon 		DELAY(50);
124100c4116bSJonathan Lemon 	}
124200c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
124300c4116bSJonathan Lemon 	DELAY(1);
124400c4116bSJonathan Lemon 	/*
124500c4116bSJonathan Lemon 	 * Erase/write disable.
124600c4116bSJonathan Lemon 	 */
124700c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
124800c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x4, 3);
124900c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0, sc->eeprom_size);
125000c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
125100c4116bSJonathan Lemon 	DELAY(1);
125200c4116bSJonathan Lemon }
125300c4116bSJonathan Lemon 
1254ba8c6fd5SDavid Greenman /*
1255e9bf2fa7SDavid Greenman  * From NetBSD:
1256e9bf2fa7SDavid Greenman  *
1257e9bf2fa7SDavid Greenman  * Figure out EEPROM size.
1258e9bf2fa7SDavid Greenman  *
1259e9bf2fa7SDavid Greenman  * 559's can have either 64-word or 256-word EEPROMs, the 558
1260e9bf2fa7SDavid Greenman  * datasheet only talks about 64-word EEPROMs, and the 557 datasheet
1261e9bf2fa7SDavid Greenman  * talks about the existance of 16 to 256 word EEPROMs.
1262e9bf2fa7SDavid Greenman  *
1263e9bf2fa7SDavid Greenman  * The only known sizes are 64 and 256, where the 256 version is used
1264e9bf2fa7SDavid Greenman  * by CardBus cards to store CIS information.
1265e9bf2fa7SDavid Greenman  *
1266e9bf2fa7SDavid Greenman  * The address is shifted in msb-to-lsb, and after the last
1267e9bf2fa7SDavid Greenman  * address-bit the EEPROM is supposed to output a `dummy zero' bit,
1268e9bf2fa7SDavid Greenman  * after which follows the actual data. We try to detect this zero, by
1269e9bf2fa7SDavid Greenman  * probing the data-out bit in the EEPROM control register just after
1270e9bf2fa7SDavid Greenman  * having shifted in a bit. If the bit is zero, we assume we've
1271e9bf2fa7SDavid Greenman  * shifted enough address bits. The data-out should be tri-state,
1272e9bf2fa7SDavid Greenman  * before this, which should translate to a logical one.
1273e9bf2fa7SDavid Greenman  */
1274e9bf2fa7SDavid Greenman static void
1275f7788e8eSJonathan Lemon fxp_autosize_eeprom(struct fxp_softc *sc)
1276e9bf2fa7SDavid Greenman {
1277e9bf2fa7SDavid Greenman 
1278f7788e8eSJonathan Lemon 	/* guess maximum size of 256 words */
1279f7788e8eSJonathan Lemon 	sc->eeprom_size = 8;
1280f7788e8eSJonathan Lemon 
1281f7788e8eSJonathan Lemon 	/* autosize */
1282f7788e8eSJonathan Lemon 	(void) fxp_eeprom_getword(sc, 0, 1);
1283e9bf2fa7SDavid Greenman }
1284f7788e8eSJonathan Lemon 
1285ba8c6fd5SDavid Greenman static void
1286f7788e8eSJonathan Lemon fxp_read_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words)
1287ba8c6fd5SDavid Greenman {
1288f7788e8eSJonathan Lemon 	int i;
1289ba8c6fd5SDavid Greenman 
1290f7788e8eSJonathan Lemon 	for (i = 0; i < words; i++)
1291f7788e8eSJonathan Lemon 		data[i] = fxp_eeprom_getword(sc, offset + i, 0);
1292ba8c6fd5SDavid Greenman }
1293ba8c6fd5SDavid Greenman 
129400c4116bSJonathan Lemon static void
129500c4116bSJonathan Lemon fxp_write_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words)
129600c4116bSJonathan Lemon {
129700c4116bSJonathan Lemon 	int i;
129800c4116bSJonathan Lemon 
129900c4116bSJonathan Lemon 	for (i = 0; i < words; i++)
130000c4116bSJonathan Lemon 		fxp_eeprom_putword(sc, offset + i, data[i]);
130100c4116bSJonathan Lemon }
130200c4116bSJonathan Lemon 
13038262183eSPyun YongHyeon static void
13048262183eSPyun YongHyeon fxp_load_eeprom(struct fxp_softc *sc)
13058262183eSPyun YongHyeon {
13068262183eSPyun YongHyeon 	int i;
13078262183eSPyun YongHyeon 	uint16_t cksum;
13088262183eSPyun YongHyeon 
13098262183eSPyun YongHyeon 	fxp_read_eeprom(sc, sc->eeprom, 0, 1 << sc->eeprom_size);
13108262183eSPyun YongHyeon 	cksum = 0;
13118262183eSPyun YongHyeon 	for (i = 0; i < (1 << sc->eeprom_size) - 1; i++)
13128262183eSPyun YongHyeon 		cksum += sc->eeprom[i];
13138262183eSPyun YongHyeon 	cksum = 0xBABA - cksum;
13148262183eSPyun YongHyeon 	if (cksum != sc->eeprom[(1 << sc->eeprom_size) - 1])
13158262183eSPyun YongHyeon 		device_printf(sc->dev,
13168262183eSPyun YongHyeon 		    "EEPROM checksum mismatch! (0x%04x -> 0x%04x)\n",
13178262183eSPyun YongHyeon 		    cksum, sc->eeprom[(1 << sc->eeprom_size) - 1]);
13188262183eSPyun YongHyeon }
13198262183eSPyun YongHyeon 
1320a17c678eSDavid Greenman /*
13214953bccaSNate Lawson  * Grab the softc lock and call the real fxp_start_body() routine
1322a17c678eSDavid Greenman  */
1323a17c678eSDavid Greenman static void
1324f7788e8eSJonathan Lemon fxp_start(struct ifnet *ifp)
1325a17c678eSDavid Greenman {
13269b44ff22SGarrett Wollman 	struct fxp_softc *sc = ifp->if_softc;
13274953bccaSNate Lawson 
13284953bccaSNate Lawson 	FXP_LOCK(sc);
13294953bccaSNate Lawson 	fxp_start_body(ifp);
13304953bccaSNate Lawson 	FXP_UNLOCK(sc);
13314953bccaSNate Lawson }
13324953bccaSNate Lawson 
13334953bccaSNate Lawson /*
13344953bccaSNate Lawson  * Start packet transmission on the interface.
13354953bccaSNate Lawson  * This routine must be called with the softc lock held, and is an
13364953bccaSNate Lawson  * internal entry point only.
13374953bccaSNate Lawson  */
13384953bccaSNate Lawson static void
13394953bccaSNate Lawson fxp_start_body(struct ifnet *ifp)
13404953bccaSNate Lawson {
13414953bccaSNate Lawson 	struct fxp_softc *sc = ifp->if_softc;
1342b2badf02SMaxime Henrion 	struct mbuf *mb_head;
13434e53f837SPyun YongHyeon 	int txqueued;
1344a17c678eSDavid Greenman 
134567fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
134640c20505SMaxime Henrion 
1347c109e385SPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
1348c109e385SPyun YongHyeon 	    IFF_DRV_RUNNING)
1349c109e385SPyun YongHyeon 		return;
1350c109e385SPyun YongHyeon 
13514e53f837SPyun YongHyeon 	if (sc->tx_queued > FXP_NTXCB_HIWAT)
13524e53f837SPyun YongHyeon 		fxp_txeof(sc);
1353483b9871SDavid Greenman 	/*
1354483b9871SDavid Greenman 	 * We're finished if there is nothing more to add to the list or if
1355483b9871SDavid Greenman 	 * we're all filled up with buffers to transmit.
13563114fdb4SDavid Greenman 	 * NOTE: One TxCB is reserved to guarantee that fxp_mc_setup() can add
13573114fdb4SDavid Greenman 	 *       a NOP command when needed.
1358483b9871SDavid Greenman 	 */
135940c20505SMaxime Henrion 	txqueued = 0;
13607929aa03SMax Laier 	while (!IFQ_DRV_IS_EMPTY(&ifp->if_snd) &&
13617929aa03SMax Laier 	    sc->tx_queued < FXP_NTXCB - 1) {
1362483b9871SDavid Greenman 
1363dfe61cf1SDavid Greenman 		/*
1364dfe61cf1SDavid Greenman 		 * Grab a packet to transmit.
1365dfe61cf1SDavid Greenman 		 */
13667929aa03SMax Laier 		IFQ_DRV_DEQUEUE(&ifp->if_snd, mb_head);
13677929aa03SMax Laier 		if (mb_head == NULL)
13687929aa03SMax Laier 			break;
1369a17c678eSDavid Greenman 
13704e53f837SPyun YongHyeon 		if (fxp_encap(sc, &mb_head)) {
13714e53f837SPyun YongHyeon 			if (mb_head == NULL)
137240c20505SMaxime Henrion 				break;
13734e53f837SPyun YongHyeon 			IFQ_DRV_PREPEND(&ifp->if_snd, mb_head);
13744e53f837SPyun YongHyeon 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
137540c20505SMaxime Henrion 		}
13764e53f837SPyun YongHyeon 		txqueued++;
13774e53f837SPyun YongHyeon 		/*
13784e53f837SPyun YongHyeon 		 * Pass packet to bpf if there is a listener.
13794e53f837SPyun YongHyeon 		 */
13804e53f837SPyun YongHyeon 		BPF_MTAP(ifp, mb_head);
13814e53f837SPyun YongHyeon 	}
138240c20505SMaxime Henrion 
138340c20505SMaxime Henrion 	/*
138440c20505SMaxime Henrion 	 * We're finished. If we added to the list, issue a RESUME to get DMA
138540c20505SMaxime Henrion 	 * going again if suspended.
138640c20505SMaxime Henrion 	 */
13874e53f837SPyun YongHyeon 	if (txqueued > 0) {
1388a2057a72SPyun YongHyeon 		bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
1389a2057a72SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
139040c20505SMaxime Henrion 		fxp_scb_wait(sc);
139140c20505SMaxime Henrion 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME);
13924e53f837SPyun YongHyeon 		/*
13934e53f837SPyun YongHyeon 		 * Set a 5 second timer just in case we don't hear
13944e53f837SPyun YongHyeon 		 * from the card again.
13954e53f837SPyun YongHyeon 		 */
13964e53f837SPyun YongHyeon 		sc->watchdog_timer = 5;
139740c20505SMaxime Henrion 	}
139840c20505SMaxime Henrion }
139940c20505SMaxime Henrion 
140040c20505SMaxime Henrion static int
14014e53f837SPyun YongHyeon fxp_encap(struct fxp_softc *sc, struct mbuf **m_head)
140240c20505SMaxime Henrion {
140340c20505SMaxime Henrion 	struct ifnet *ifp;
140440c20505SMaxime Henrion 	struct mbuf *m;
140540c20505SMaxime Henrion 	struct fxp_tx *txp;
140640c20505SMaxime Henrion 	struct fxp_cb_tx *cbp;
1407c21e84e4SPyun YongHyeon 	struct tcphdr *tcp;
140840c20505SMaxime Henrion 	bus_dma_segment_t segs[FXP_NTXSEG];
1409c21e84e4SPyun YongHyeon 	int error, i, nseg, tcp_payload;
141040c20505SMaxime Henrion 
141140c20505SMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
1412fc74a9f9SBrooks Davis 	ifp = sc->ifp;
141340c20505SMaxime Henrion 
1414c21e84e4SPyun YongHyeon 	tcp_payload = 0;
1415c21e84e4SPyun YongHyeon 	tcp = NULL;
1416dfe61cf1SDavid Greenman 	/*
1417483b9871SDavid Greenman 	 * Get pointer to next available tx desc.
1418dfe61cf1SDavid Greenman 	 */
1419b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_last->tx_next;
1420c8bca6dcSBill Paul 
1421c8bca6dcSBill Paul 	/*
1422a35e7eaaSDon Lewis 	 * A note in Appendix B of the Intel 8255x 10/100 Mbps
1423a35e7eaaSDon Lewis 	 * Ethernet Controller Family Open Source Software
1424a35e7eaaSDon Lewis 	 * Developer Manual says:
1425a35e7eaaSDon Lewis 	 *   Using software parsing is only allowed with legal
1426a35e7eaaSDon Lewis 	 *   TCP/IP or UDP/IP packets.
1427a35e7eaaSDon Lewis 	 *   ...
1428a35e7eaaSDon Lewis 	 *   For all other datagrams, hardware parsing must
1429a35e7eaaSDon Lewis 	 *   be used.
1430a35e7eaaSDon Lewis 	 * Software parsing appears to truncate ICMP and
1431a35e7eaaSDon Lewis 	 * fragmented UDP packets that contain one to three
1432a35e7eaaSDon Lewis 	 * bytes in the second (and final) mbuf of the packet.
1433a35e7eaaSDon Lewis 	 */
1434a35e7eaaSDon Lewis 	if (sc->flags & FXP_FLAG_EXT_RFA)
1435a35e7eaaSDon Lewis 		txp->tx_cb->ipcb_ip_activation_high =
1436a35e7eaaSDon Lewis 		    FXP_IPCB_HARDWAREPARSING_ENABLE;
1437a35e7eaaSDon Lewis 
14384e53f837SPyun YongHyeon 	m = *m_head;
1439c21e84e4SPyun YongHyeon 	if (m->m_pkthdr.csum_flags & CSUM_TSO) {
1440c21e84e4SPyun YongHyeon 		/*
1441c21e84e4SPyun YongHyeon 		 * 82550/82551 requires ethernet/IP/TCP headers must be
1442c21e84e4SPyun YongHyeon 		 * contained in the first active transmit buffer.
1443c21e84e4SPyun YongHyeon 		 */
1444c21e84e4SPyun YongHyeon 		struct ether_header *eh;
1445c21e84e4SPyun YongHyeon 		struct ip *ip;
1446c21e84e4SPyun YongHyeon 		uint32_t ip_off, poff;
1447c21e84e4SPyun YongHyeon 
1448c21e84e4SPyun YongHyeon 		if (M_WRITABLE(*m_head) == 0) {
1449c21e84e4SPyun YongHyeon 			/* Get a writable copy. */
1450*c6499eccSGleb Smirnoff 			m = m_dup(*m_head, M_NOWAIT);
1451c21e84e4SPyun YongHyeon 			m_freem(*m_head);
1452c21e84e4SPyun YongHyeon 			if (m == NULL) {
1453c21e84e4SPyun YongHyeon 				*m_head = NULL;
1454c21e84e4SPyun YongHyeon 				return (ENOBUFS);
1455c21e84e4SPyun YongHyeon 			}
1456c21e84e4SPyun YongHyeon 			*m_head = m;
1457c21e84e4SPyun YongHyeon 		}
1458c21e84e4SPyun YongHyeon 		ip_off = sizeof(struct ether_header);
1459c21e84e4SPyun YongHyeon 		m = m_pullup(*m_head, ip_off);
1460c21e84e4SPyun YongHyeon 		if (m == NULL) {
1461c21e84e4SPyun YongHyeon 			*m_head = NULL;
1462c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1463c21e84e4SPyun YongHyeon 		}
1464c21e84e4SPyun YongHyeon 		eh = mtod(m, struct ether_header *);
1465c21e84e4SPyun YongHyeon 		/* Check the existence of VLAN tag. */
1466c21e84e4SPyun YongHyeon 		if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
1467c21e84e4SPyun YongHyeon 			ip_off = sizeof(struct ether_vlan_header);
1468c21e84e4SPyun YongHyeon 			m = m_pullup(m, ip_off);
1469c21e84e4SPyun YongHyeon 			if (m == NULL) {
1470c21e84e4SPyun YongHyeon 				*m_head = NULL;
1471c21e84e4SPyun YongHyeon 				return (ENOBUFS);
1472c21e84e4SPyun YongHyeon 			}
1473c21e84e4SPyun YongHyeon 		}
1474c21e84e4SPyun YongHyeon 		m = m_pullup(m, ip_off + sizeof(struct ip));
1475c21e84e4SPyun YongHyeon 		if (m == NULL) {
1476c21e84e4SPyun YongHyeon 			*m_head = NULL;
1477c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1478c21e84e4SPyun YongHyeon 		}
1479c21e84e4SPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
1480c21e84e4SPyun YongHyeon 		poff = ip_off + (ip->ip_hl << 2);
1481c21e84e4SPyun YongHyeon 		m = m_pullup(m, poff + sizeof(struct tcphdr));
1482c21e84e4SPyun YongHyeon 		if (m == NULL) {
1483c21e84e4SPyun YongHyeon 			*m_head = NULL;
1484c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1485c21e84e4SPyun YongHyeon 		}
1486c21e84e4SPyun YongHyeon 		tcp = (struct tcphdr *)(mtod(m, char *) + poff);
1487cbecedb2SPyun YongHyeon 		m = m_pullup(m, poff + (tcp->th_off << 2));
1488c21e84e4SPyun YongHyeon 		if (m == NULL) {
1489c21e84e4SPyun YongHyeon 			*m_head = NULL;
1490c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1491c21e84e4SPyun YongHyeon 		}
1492c21e84e4SPyun YongHyeon 
1493c21e84e4SPyun YongHyeon 		/*
1494c21e84e4SPyun YongHyeon 		 * Since 82550/82551 doesn't modify IP length and pseudo
1495c21e84e4SPyun YongHyeon 		 * checksum in the first frame driver should compute it.
1496c21e84e4SPyun YongHyeon 		 */
149796486faaSPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
149896486faaSPyun YongHyeon 		tcp = (struct tcphdr *)(mtod(m, char *) + poff);
1499c21e84e4SPyun YongHyeon 		ip->ip_sum = 0;
15000685c824SPyun YongHyeon 		ip->ip_len = htons(m->m_pkthdr.tso_segsz + (ip->ip_hl << 2) +
15010685c824SPyun YongHyeon 		    (tcp->th_off << 2));
1502c21e84e4SPyun YongHyeon 		tcp->th_sum = in_pseudo(ip->ip_src.s_addr, ip->ip_dst.s_addr,
1503c21e84e4SPyun YongHyeon 		    htons(IPPROTO_TCP + (tcp->th_off << 2) +
1504c21e84e4SPyun YongHyeon 		    m->m_pkthdr.tso_segsz));
1505c21e84e4SPyun YongHyeon 		/* Compute total TCP payload. */
1506c21e84e4SPyun YongHyeon 		tcp_payload = m->m_pkthdr.len - ip_off - (ip->ip_hl << 2);
1507c21e84e4SPyun YongHyeon 		tcp_payload -= tcp->th_off << 2;
1508c21e84e4SPyun YongHyeon 		*m_head = m;
15096da6d0a9SPyun YongHyeon 	} else if (m->m_pkthdr.csum_flags & FXP_CSUM_FEATURES) {
15106da6d0a9SPyun YongHyeon 		/*
15116da6d0a9SPyun YongHyeon 		 * Deal with TCP/IP checksum offload. Note that
15126da6d0a9SPyun YongHyeon 		 * in order for TCP checksum offload to work,
15136da6d0a9SPyun YongHyeon 		 * the pseudo header checksum must have already
15146da6d0a9SPyun YongHyeon 		 * been computed and stored in the checksum field
15156da6d0a9SPyun YongHyeon 		 * in the TCP header. The stack should have
15166da6d0a9SPyun YongHyeon 		 * already done this for us.
15176da6d0a9SPyun YongHyeon 		 */
15186da6d0a9SPyun YongHyeon 		txp->tx_cb->ipcb_ip_schedule = FXP_IPCB_TCPUDP_CHECKSUM_ENABLE;
15196da6d0a9SPyun YongHyeon 		if (m->m_pkthdr.csum_flags & CSUM_TCP)
15206da6d0a9SPyun YongHyeon 			txp->tx_cb->ipcb_ip_schedule |= FXP_IPCB_TCP_PACKET;
15216da6d0a9SPyun YongHyeon 
15226da6d0a9SPyun YongHyeon #ifdef FXP_IP_CSUM_WAR
15236da6d0a9SPyun YongHyeon 		/*
15246da6d0a9SPyun YongHyeon 		 * XXX The 82550 chip appears to have trouble
15256da6d0a9SPyun YongHyeon 		 * dealing with IP header checksums in very small
15266da6d0a9SPyun YongHyeon 		 * datagrams, namely fragments from 1 to 3 bytes
15276da6d0a9SPyun YongHyeon 		 * in size. For example, say you want to transmit
15286da6d0a9SPyun YongHyeon 		 * a UDP packet of 1473 bytes. The packet will be
15296da6d0a9SPyun YongHyeon 		 * fragmented over two IP datagrams, the latter
15306da6d0a9SPyun YongHyeon 		 * containing only one byte of data. The 82550 will
15316da6d0a9SPyun YongHyeon 		 * botch the header checksum on the 1-byte fragment.
15326da6d0a9SPyun YongHyeon 		 * As long as the datagram contains 4 or more bytes
15336da6d0a9SPyun YongHyeon 		 * of data, you're ok.
15346da6d0a9SPyun YongHyeon 		 *
15356da6d0a9SPyun YongHyeon                  * The following code attempts to work around this
15366da6d0a9SPyun YongHyeon 		 * problem: if the datagram is less than 38 bytes
15376da6d0a9SPyun YongHyeon 		 * in size (14 bytes ether header, 20 bytes IP header,
15386da6d0a9SPyun YongHyeon 		 * plus 4 bytes of data), we punt and compute the IP
15396da6d0a9SPyun YongHyeon 		 * header checksum by hand. This workaround doesn't
15406da6d0a9SPyun YongHyeon 		 * work very well, however, since it can be fooled
15416da6d0a9SPyun YongHyeon 		 * by things like VLAN tags and IP options that make
15426da6d0a9SPyun YongHyeon 		 * the header sizes/offsets vary.
15436da6d0a9SPyun YongHyeon 		 */
15446da6d0a9SPyun YongHyeon 
15456da6d0a9SPyun YongHyeon 		if (m->m_pkthdr.csum_flags & CSUM_IP) {
15466da6d0a9SPyun YongHyeon 			if (m->m_pkthdr.len < 38) {
15476da6d0a9SPyun YongHyeon 				struct ip *ip;
15486da6d0a9SPyun YongHyeon 				m->m_data += ETHER_HDR_LEN;
15496da6d0a9SPyun YongHyeon 				ip = mtod(m, struct ip *);
15506da6d0a9SPyun YongHyeon 				ip->ip_sum = in_cksum(m, ip->ip_hl << 2);
15516da6d0a9SPyun YongHyeon 				m->m_data -= ETHER_HDR_LEN;
15526da6d0a9SPyun YongHyeon 				m->m_pkthdr.csum_flags &= ~CSUM_IP;
15536da6d0a9SPyun YongHyeon 			} else {
15546da6d0a9SPyun YongHyeon 				txp->tx_cb->ipcb_ip_activation_high =
15556da6d0a9SPyun YongHyeon 				    FXP_IPCB_HARDWAREPARSING_ENABLE;
15566da6d0a9SPyun YongHyeon 				txp->tx_cb->ipcb_ip_schedule |=
15576da6d0a9SPyun YongHyeon 				    FXP_IPCB_IP_CHECKSUM_ENABLE;
15586da6d0a9SPyun YongHyeon 			}
15596da6d0a9SPyun YongHyeon 		}
15606da6d0a9SPyun YongHyeon #endif
1561c21e84e4SPyun YongHyeon 	}
1562c21e84e4SPyun YongHyeon 
1563a2057a72SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->fxp_txmtag, txp->tx_map, *m_head,
15644e53f837SPyun YongHyeon 	    segs, &nseg, 0);
15654e53f837SPyun YongHyeon 	if (error == EFBIG) {
1566*c6499eccSGleb Smirnoff 		m = m_collapse(*m_head, M_NOWAIT, sc->maxtxseg);
15674e53f837SPyun YongHyeon 		if (m == NULL) {
15684e53f837SPyun YongHyeon 			m_freem(*m_head);
15694e53f837SPyun YongHyeon 			*m_head = NULL;
15704e53f837SPyun YongHyeon 			return (ENOMEM);
15711104779bSMike Silbersack 		}
15724e53f837SPyun YongHyeon 		*m_head = m;
1573a2057a72SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->fxp_txmtag, txp->tx_map,
15744e53f837SPyun YongHyeon 		    *m_head, segs, &nseg, 0);
15754e53f837SPyun YongHyeon 		if (error != 0) {
15764e53f837SPyun YongHyeon 			m_freem(*m_head);
15774e53f837SPyun YongHyeon 			*m_head = NULL;
15784e53f837SPyun YongHyeon 			return (ENOMEM);
15794e53f837SPyun YongHyeon 		}
15804e53f837SPyun YongHyeon 	} else if (error != 0)
15814e53f837SPyun YongHyeon 		return (error);
15824e53f837SPyun YongHyeon 	if (nseg == 0) {
15834e53f837SPyun YongHyeon 		m_freem(*m_head);
15844e53f837SPyun YongHyeon 		*m_head = NULL;
15854e53f837SPyun YongHyeon 		return (EIO);
158623a0ed7cSDavid Greenman 	}
158723a0ed7cSDavid Greenman 
158840c20505SMaxime Henrion 	KASSERT(nseg <= sc->maxtxseg, ("too many DMA segments"));
1589a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map, BUS_DMASYNC_PREWRITE);
1590b2badf02SMaxime Henrion 
159140c20505SMaxime Henrion 	cbp = txp->tx_cb;
159240c20505SMaxime Henrion 	for (i = 0; i < nseg; i++) {
159340c20505SMaxime Henrion 		/*
159440c20505SMaxime Henrion 		 * If this is an 82550/82551, then we're using extended
159540c20505SMaxime Henrion 		 * TxCBs _and_ we're using checksum offload. This means
159640c20505SMaxime Henrion 		 * that the TxCB is really an IPCB. One major difference
159740c20505SMaxime Henrion 		 * between the two is that with plain extended TxCBs,
159840c20505SMaxime Henrion 		 * the bottom half of the TxCB contains two entries from
159940c20505SMaxime Henrion 		 * the TBD array, whereas IPCBs contain just one entry:
160040c20505SMaxime Henrion 		 * one entry (8 bytes) has been sacrificed for the TCP/IP
160140c20505SMaxime Henrion 		 * checksum offload control bits. So to make things work
160240c20505SMaxime Henrion 		 * right, we have to start filling in the TBD array
160340c20505SMaxime Henrion 		 * starting from a different place depending on whether
160440c20505SMaxime Henrion 		 * the chip is an 82550/82551 or not.
160540c20505SMaxime Henrion 		 */
160640c20505SMaxime Henrion 		if (sc->flags & FXP_FLAG_EXT_RFA) {
160768f4ab9aSPyun YongHyeon 			cbp->tbd[i + 1].tb_addr = htole32(segs[i].ds_addr);
160868f4ab9aSPyun YongHyeon 			cbp->tbd[i + 1].tb_size = htole32(segs[i].ds_len);
160940c20505SMaxime Henrion 		} else {
161040c20505SMaxime Henrion 			cbp->tbd[i].tb_addr = htole32(segs[i].ds_addr);
161140c20505SMaxime Henrion 			cbp->tbd[i].tb_size = htole32(segs[i].ds_len);
161240c20505SMaxime Henrion 		}
161340c20505SMaxime Henrion 	}
1614c21e84e4SPyun YongHyeon 	if (sc->flags & FXP_FLAG_EXT_RFA) {
1615c21e84e4SPyun YongHyeon 		/* Configure dynamic TBD for 82550/82551. */
1616c21e84e4SPyun YongHyeon 		cbp->tbd_number = 0xFF;
161768f4ab9aSPyun YongHyeon 		cbp->tbd[nseg].tb_size |= htole32(0x8000);
1618c21e84e4SPyun YongHyeon 	} else
161940c20505SMaxime Henrion 		cbp->tbd_number = nseg;
1620c21e84e4SPyun YongHyeon 	/* Configure TSO. */
1621c21e84e4SPyun YongHyeon 	if (m->m_pkthdr.csum_flags & CSUM_TSO) {
1622c21e84e4SPyun YongHyeon 		cbp->tbd[-1].tb_size = htole32(m->m_pkthdr.tso_segsz << 16);
162368f4ab9aSPyun YongHyeon 		cbp->tbd[1].tb_size |= htole32(tcp_payload << 16);
1624c21e84e4SPyun YongHyeon 		cbp->ipcb_ip_schedule |= FXP_IPCB_LARGESEND_ENABLE |
1625c21e84e4SPyun YongHyeon 		    FXP_IPCB_IP_CHECKSUM_ENABLE |
1626c21e84e4SPyun YongHyeon 		    FXP_IPCB_TCP_PACKET |
1627c21e84e4SPyun YongHyeon 		    FXP_IPCB_TCPUDP_CHECKSUM_ENABLE;
1628c21e84e4SPyun YongHyeon 	}
1629bd4fa9d9SPyun YongHyeon 	/* Configure VLAN hardware tag insertion. */
1630bd4fa9d9SPyun YongHyeon 	if ((m->m_flags & M_VLANTAG) != 0) {
1631bd4fa9d9SPyun YongHyeon 		cbp->ipcb_vlan_id = htons(m->m_pkthdr.ether_vtag);
1632bd4fa9d9SPyun YongHyeon 		txp->tx_cb->ipcb_ip_activation_high |=
1633bd4fa9d9SPyun YongHyeon 		    FXP_IPCB_INSERTVLAN_ENABLE;
1634bd4fa9d9SPyun YongHyeon 	}
163540c20505SMaxime Henrion 
16364e53f837SPyun YongHyeon 	txp->tx_mbuf = m;
1637b2badf02SMaxime Henrion 	txp->tx_cb->cb_status = 0;
1638b2badf02SMaxime Henrion 	txp->tx_cb->byte_count = 0;
16394e53f837SPyun YongHyeon 	if (sc->tx_queued != FXP_CXINT_THRESH - 1)
1640b2badf02SMaxime Henrion 		txp->tx_cb->cb_command =
164183e6547dSMaxime Henrion 		    htole16(sc->tx_cmd | FXP_CB_COMMAND_SF |
164283e6547dSMaxime Henrion 		    FXP_CB_COMMAND_S);
16434e53f837SPyun YongHyeon 	else
1644b2badf02SMaxime Henrion 		txp->tx_cb->cb_command =
164583e6547dSMaxime Henrion 		    htole16(sc->tx_cmd | FXP_CB_COMMAND_SF |
164683e6547dSMaxime Henrion 		    FXP_CB_COMMAND_S | FXP_CB_COMMAND_I);
1647c21e84e4SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) == 0)
1648b2badf02SMaxime Henrion 		txp->tx_cb->tx_threshold = tx_threshold;
1649a17c678eSDavid Greenman 
1650a17c678eSDavid Greenman 	/*
1651483b9871SDavid Greenman 	 * Advance the end of list forward.
1652a17c678eSDavid Greenman 	 */
165340c20505SMaxime Henrion 	sc->fxp_desc.tx_last->tx_cb->cb_command &= htole16(~FXP_CB_COMMAND_S);
1654b2badf02SMaxime Henrion 	sc->fxp_desc.tx_last = txp;
1655a17c678eSDavid Greenman 
1656a17c678eSDavid Greenman 	/*
16571cd443acSDavid Greenman 	 * Advance the beginning of the list forward if there are
1658b2badf02SMaxime Henrion 	 * no other packets queued (when nothing is queued, tx_first
1659483b9871SDavid Greenman 	 * sits on the last TxCB that was sent out).
1660a17c678eSDavid Greenman 	 */
16611cd443acSDavid Greenman 	if (sc->tx_queued == 0)
1662b2badf02SMaxime Henrion 		sc->fxp_desc.tx_first = txp;
1663a17c678eSDavid Greenman 
16641cd443acSDavid Greenman 	sc->tx_queued++;
16651cd443acSDavid Greenman 
166640c20505SMaxime Henrion 	return (0);
1667a17c678eSDavid Greenman }
1668a17c678eSDavid Greenman 
1669e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
1670e4fc250cSLuigi Rizzo static poll_handler_t fxp_poll;
1671e4fc250cSLuigi Rizzo 
16721abcdbd1SAttilio Rao static int
1673e4fc250cSLuigi Rizzo fxp_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
1674e4fc250cSLuigi Rizzo {
1675e4fc250cSLuigi Rizzo 	struct fxp_softc *sc = ifp->if_softc;
167674d1ed23SMaxime Henrion 	uint8_t statack;
16771abcdbd1SAttilio Rao 	int rx_npkts = 0;
1678e4fc250cSLuigi Rizzo 
16794953bccaSNate Lawson 	FXP_LOCK(sc);
168040929967SGleb Smirnoff 	if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) {
16814953bccaSNate Lawson 		FXP_UNLOCK(sc);
16821abcdbd1SAttilio Rao 		return (rx_npkts);
1683e4fc250cSLuigi Rizzo 	}
168440929967SGleb Smirnoff 
1685e4fc250cSLuigi Rizzo 	statack = FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA |
1686e4fc250cSLuigi Rizzo 	    FXP_SCB_STATACK_FR;
1687e4fc250cSLuigi Rizzo 	if (cmd == POLL_AND_CHECK_STATUS) {
168874d1ed23SMaxime Henrion 		uint8_t tmp;
16896481f301SPeter Wemm 
1690e4fc250cSLuigi Rizzo 		tmp = CSR_READ_1(sc, FXP_CSR_SCB_STATACK);
16914953bccaSNate Lawson 		if (tmp == 0xff || tmp == 0) {
16924953bccaSNate Lawson 			FXP_UNLOCK(sc);
16931abcdbd1SAttilio Rao 			return (rx_npkts); /* nothing to do */
16944953bccaSNate Lawson 		}
1695e4fc250cSLuigi Rizzo 		tmp &= ~statack;
1696e4fc250cSLuigi Rizzo 		/* ack what we can */
1697e4fc250cSLuigi Rizzo 		if (tmp != 0)
1698e4fc250cSLuigi Rizzo 			CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, tmp);
1699e4fc250cSLuigi Rizzo 		statack |= tmp;
1700e4fc250cSLuigi Rizzo 	}
17011abcdbd1SAttilio Rao 	rx_npkts = fxp_intr_body(sc, ifp, statack, count);
17024953bccaSNate Lawson 	FXP_UNLOCK(sc);
17031abcdbd1SAttilio Rao 	return (rx_npkts);
1704e4fc250cSLuigi Rizzo }
1705e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */
1706e4fc250cSLuigi Rizzo 
1707a17c678eSDavid Greenman /*
17089c7d2607SDavid Greenman  * Process interface interrupts.
1709a17c678eSDavid Greenman  */
171094927790SDavid Greenman static void
1711f7788e8eSJonathan Lemon fxp_intr(void *xsc)
1712a17c678eSDavid Greenman {
1713f7788e8eSJonathan Lemon 	struct fxp_softc *sc = xsc;
1714fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
171574d1ed23SMaxime Henrion 	uint8_t statack;
17160f4dc94cSChuck Paterson 
17174953bccaSNate Lawson 	FXP_LOCK(sc);
1718704d1965SWarner Losh 	if (sc->suspended) {
1719704d1965SWarner Losh 		FXP_UNLOCK(sc);
1720704d1965SWarner Losh 		return;
1721704d1965SWarner Losh 	}
1722704d1965SWarner Losh 
1723e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
172440929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING) {
17254953bccaSNate Lawson 		FXP_UNLOCK(sc);
1726e4fc250cSLuigi Rizzo 		return;
17274953bccaSNate Lawson 	}
1728e4fc250cSLuigi Rizzo #endif
1729b184b38eSDavid Greenman 	while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) {
1730a17c678eSDavid Greenman 		/*
173111457bbfSJonathan Lemon 		 * It should not be possible to have all bits set; the
173211457bbfSJonathan Lemon 		 * FXP_SCB_INTR_SWI bit always returns 0 on a read.  If
173311457bbfSJonathan Lemon 		 * all bits are set, this may indicate that the card has
173411457bbfSJonathan Lemon 		 * been physically ejected, so ignore it.
173511457bbfSJonathan Lemon 		 */
17364953bccaSNate Lawson 		if (statack == 0xff) {
17374953bccaSNate Lawson 			FXP_UNLOCK(sc);
173811457bbfSJonathan Lemon 			return;
17394953bccaSNate Lawson 		}
174011457bbfSJonathan Lemon 
174111457bbfSJonathan Lemon 		/*
1742a17c678eSDavid Greenman 		 * First ACK all the interrupts in this pass.
1743a17c678eSDavid Greenman 		 */
1744ba8c6fd5SDavid Greenman 		CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
1745c109e385SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
17464953bccaSNate Lawson 			fxp_intr_body(sc, ifp, statack, -1);
1747e4fc250cSLuigi Rizzo 	}
17484953bccaSNate Lawson 	FXP_UNLOCK(sc);
1749e4fc250cSLuigi Rizzo }
1750e4fc250cSLuigi Rizzo 
1751e4fc250cSLuigi Rizzo static void
1752b2badf02SMaxime Henrion fxp_txeof(struct fxp_softc *sc)
1753b2badf02SMaxime Henrion {
17544e53f837SPyun YongHyeon 	struct ifnet *ifp;
1755b2badf02SMaxime Henrion 	struct fxp_tx *txp;
1756b2badf02SMaxime Henrion 
17574e53f837SPyun YongHyeon 	ifp = sc->ifp;
1758a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
1759a2057a72SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1760b2badf02SMaxime Henrion 	for (txp = sc->fxp_desc.tx_first; sc->tx_queued &&
176183e6547dSMaxime Henrion 	    (le16toh(txp->tx_cb->cb_status) & FXP_CB_STATUS_C) != 0;
1762b2badf02SMaxime Henrion 	    txp = txp->tx_next) {
1763b2badf02SMaxime Henrion 		if (txp->tx_mbuf != NULL) {
1764a2057a72SPyun YongHyeon 			bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map,
1765b2badf02SMaxime Henrion 			    BUS_DMASYNC_POSTWRITE);
1766a2057a72SPyun YongHyeon 			bus_dmamap_unload(sc->fxp_txmtag, txp->tx_map);
1767b2badf02SMaxime Henrion 			m_freem(txp->tx_mbuf);
1768b2badf02SMaxime Henrion 			txp->tx_mbuf = NULL;
1769b2badf02SMaxime Henrion 			/* clear this to reset csum offload bits */
1770b2badf02SMaxime Henrion 			txp->tx_cb->tbd[0].tb_addr = 0;
1771b2badf02SMaxime Henrion 		}
1772b2badf02SMaxime Henrion 		sc->tx_queued--;
17734e53f837SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
1774b2badf02SMaxime Henrion 	}
1775b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = txp;
1776a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
1777a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
17786b24912cSPyun YongHyeon 	if (sc->tx_queued == 0)
177925935344SPyun YongHyeon 		sc->watchdog_timer = 0;
1780b2badf02SMaxime Henrion }
1781b2badf02SMaxime Henrion 
1782b2badf02SMaxime Henrion static void
1783f13075afSPyun YongHyeon fxp_rxcsum(struct fxp_softc *sc, struct ifnet *ifp, struct mbuf *m,
1784f13075afSPyun YongHyeon     uint16_t status, int pos)
1785f13075afSPyun YongHyeon {
1786f13075afSPyun YongHyeon 	struct ether_header *eh;
1787f13075afSPyun YongHyeon 	struct ip *ip;
1788f13075afSPyun YongHyeon 	struct udphdr *uh;
1789f13075afSPyun YongHyeon 	int32_t hlen, len, pktlen, temp32;
1790f13075afSPyun YongHyeon 	uint16_t csum, *opts;
1791f13075afSPyun YongHyeon 
1792f13075afSPyun YongHyeon 	if ((sc->flags & FXP_FLAG_82559_RXCSUM) == 0) {
1793f13075afSPyun YongHyeon 		if ((status & FXP_RFA_STATUS_PARSE) != 0) {
1794f13075afSPyun YongHyeon 			if (status & FXP_RFDX_CS_IP_CSUM_BIT_VALID)
1795f13075afSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
1796f13075afSPyun YongHyeon 			if (status & FXP_RFDX_CS_IP_CSUM_VALID)
1797f13075afSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
1798f13075afSPyun YongHyeon 			if ((status & FXP_RFDX_CS_TCPUDP_CSUM_BIT_VALID) &&
1799f13075afSPyun YongHyeon 			    (status & FXP_RFDX_CS_TCPUDP_CSUM_VALID)) {
1800f13075afSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_DATA_VALID |
1801f13075afSPyun YongHyeon 				    CSUM_PSEUDO_HDR;
1802f13075afSPyun YongHyeon 				m->m_pkthdr.csum_data = 0xffff;
1803f13075afSPyun YongHyeon 			}
1804f13075afSPyun YongHyeon 		}
1805f13075afSPyun YongHyeon 		return;
1806f13075afSPyun YongHyeon 	}
1807f13075afSPyun YongHyeon 
1808f13075afSPyun YongHyeon 	pktlen = m->m_pkthdr.len;
1809f13075afSPyun YongHyeon 	if (pktlen < sizeof(struct ether_header) + sizeof(struct ip))
1810f13075afSPyun YongHyeon 		return;
1811f13075afSPyun YongHyeon 	eh = mtod(m, struct ether_header *);
1812f13075afSPyun YongHyeon 	if (eh->ether_type != htons(ETHERTYPE_IP))
1813f13075afSPyun YongHyeon 		return;
1814f13075afSPyun YongHyeon 	ip = (struct ip *)(eh + 1);
1815f13075afSPyun YongHyeon 	if (ip->ip_v != IPVERSION)
1816f13075afSPyun YongHyeon 		return;
1817f13075afSPyun YongHyeon 
1818f13075afSPyun YongHyeon 	hlen = ip->ip_hl << 2;
1819f13075afSPyun YongHyeon 	pktlen -= sizeof(struct ether_header);
1820f13075afSPyun YongHyeon 	if (hlen < sizeof(struct ip))
1821f13075afSPyun YongHyeon 		return;
1822f13075afSPyun YongHyeon 	if (ntohs(ip->ip_len) < hlen)
1823f13075afSPyun YongHyeon 		return;
1824f13075afSPyun YongHyeon 	if (ntohs(ip->ip_len) != pktlen)
1825f13075afSPyun YongHyeon 		return;
1826f13075afSPyun YongHyeon 	if (ip->ip_off & htons(IP_MF | IP_OFFMASK))
1827f13075afSPyun YongHyeon 		return;	/* can't handle fragmented packet */
1828f13075afSPyun YongHyeon 
1829f13075afSPyun YongHyeon 	switch (ip->ip_p) {
1830f13075afSPyun YongHyeon 	case IPPROTO_TCP:
1831f13075afSPyun YongHyeon 		if (pktlen < (hlen + sizeof(struct tcphdr)))
1832f13075afSPyun YongHyeon 			return;
1833f13075afSPyun YongHyeon 		break;
1834f13075afSPyun YongHyeon 	case IPPROTO_UDP:
1835f13075afSPyun YongHyeon 		if (pktlen < (hlen + sizeof(struct udphdr)))
1836f13075afSPyun YongHyeon 			return;
1837f13075afSPyun YongHyeon 		uh = (struct udphdr *)((caddr_t)ip + hlen);
1838f13075afSPyun YongHyeon 		if (uh->uh_sum == 0)
1839f13075afSPyun YongHyeon 			return; /* no checksum */
1840f13075afSPyun YongHyeon 		break;
1841f13075afSPyun YongHyeon 	default:
1842f13075afSPyun YongHyeon 		return;
1843f13075afSPyun YongHyeon 	}
1844f13075afSPyun YongHyeon 	/* Extract computed checksum. */
1845f13075afSPyun YongHyeon 	csum = be16dec(mtod(m, char *) + pos);
1846f13075afSPyun YongHyeon 	/* checksum fixup for IP options */
1847f13075afSPyun YongHyeon 	len = hlen - sizeof(struct ip);
1848f13075afSPyun YongHyeon 	if (len > 0) {
1849f13075afSPyun YongHyeon 		opts = (uint16_t *)(ip + 1);
1850f13075afSPyun YongHyeon 		for (; len > 0; len -= sizeof(uint16_t), opts++) {
1851f13075afSPyun YongHyeon 			temp32 = csum - *opts;
1852f13075afSPyun YongHyeon 			temp32 = (temp32 >> 16) + (temp32 & 65535);
1853f13075afSPyun YongHyeon 			csum = temp32 & 65535;
1854f13075afSPyun YongHyeon 		}
1855f13075afSPyun YongHyeon 	}
1856f13075afSPyun YongHyeon 	m->m_pkthdr.csum_flags |= CSUM_DATA_VALID;
1857f13075afSPyun YongHyeon 	m->m_pkthdr.csum_data = csum;
1858f13075afSPyun YongHyeon }
1859f13075afSPyun YongHyeon 
18601abcdbd1SAttilio Rao static int
186174d1ed23SMaxime Henrion fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp, uint8_t statack,
18624953bccaSNate Lawson     int count)
1863e4fc250cSLuigi Rizzo {
18642b5989e9SLuigi Rizzo 	struct mbuf *m;
1865b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
18662b5989e9SLuigi Rizzo 	struct fxp_rfa *rfa;
18672b5989e9SLuigi Rizzo 	int rnr = (statack & FXP_SCB_STATACK_RNR) ? 1 : 0;
18681abcdbd1SAttilio Rao 	int rx_npkts;
186960bb79ebSPyun YongHyeon 	uint16_t status;
18702b5989e9SLuigi Rizzo 
18711abcdbd1SAttilio Rao 	rx_npkts = 0;
187267fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
18731abcdbd1SAttilio Rao 
18742b5989e9SLuigi Rizzo 	if (rnr)
18750f1db1d6SMaxime Henrion 		sc->rnr++;
1876947e3815SIan Dowse #ifdef DEVICE_POLLING
1877947e3815SIan Dowse 	/* Pick up a deferred RNR condition if `count' ran out last time. */
1878947e3815SIan Dowse 	if (sc->flags & FXP_FLAG_DEFERRED_RNR) {
1879947e3815SIan Dowse 		sc->flags &= ~FXP_FLAG_DEFERRED_RNR;
1880947e3815SIan Dowse 		rnr = 1;
1881947e3815SIan Dowse 	}
1882947e3815SIan Dowse #endif
1883a17c678eSDavid Greenman 
1884a17c678eSDavid Greenman 	/*
18853114fdb4SDavid Greenman 	 * Free any finished transmit mbuf chains.
188606936301SBill Paul 	 *
188706936301SBill Paul 	 * Handle the CNA event likt a CXTNO event. It used to
188806936301SBill Paul 	 * be that this event (control unit not ready) was not
188906936301SBill Paul 	 * encountered, but it is now with the SMPng modifications.
189006936301SBill Paul 	 * The exact sequence of events that occur when the interface
189106936301SBill Paul 	 * is brought up are different now, and if this event
189206936301SBill Paul 	 * goes unhandled, the configuration/rxfilter setup sequence
189306936301SBill Paul 	 * can stall for several seconds. The result is that no
189406936301SBill Paul 	 * packets go out onto the wire for about 5 to 10 seconds
189506936301SBill Paul 	 * after the interface is ifconfig'ed for the first time.
18963114fdb4SDavid Greenman 	 */
18974e53f837SPyun YongHyeon 	if (statack & (FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA))
1898b2badf02SMaxime Henrion 		fxp_txeof(sc);
18993114fdb4SDavid Greenman 
19003114fdb4SDavid Greenman 	/*
19013114fdb4SDavid Greenman 	 * Try to start more packets transmitting.
19023114fdb4SDavid Greenman 	 */
19037929aa03SMax Laier 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
19044953bccaSNate Lawson 		fxp_start_body(ifp);
19052b5989e9SLuigi Rizzo 
19062b5989e9SLuigi Rizzo 	/*
19072b5989e9SLuigi Rizzo 	 * Just return if nothing happened on the receive side.
19082b5989e9SLuigi Rizzo 	 */
1909947e3815SIan Dowse 	if (!rnr && (statack & FXP_SCB_STATACK_FR) == 0)
19101abcdbd1SAttilio Rao 		return (rx_npkts);
19112b5989e9SLuigi Rizzo 
19123114fdb4SDavid Greenman 	/*
1913a17c678eSDavid Greenman 	 * Process receiver interrupts. If a no-resource (RNR)
1914a17c678eSDavid Greenman 	 * condition exists, get whatever packets we can and
1915a17c678eSDavid Greenman 	 * re-start the receiver.
1916947e3815SIan Dowse 	 *
19172b5989e9SLuigi Rizzo 	 * When using polling, we do not process the list to completion,
19182b5989e9SLuigi Rizzo 	 * so when we get an RNR interrupt we must defer the restart
19192b5989e9SLuigi Rizzo 	 * until we hit the last buffer with the C bit set.
19202b5989e9SLuigi Rizzo 	 * If we run out of cycles and rfa_headm has the C bit set,
1921947e3815SIan Dowse 	 * record the pending RNR in the FXP_FLAG_DEFERRED_RNR flag so
1922947e3815SIan Dowse 	 * that the info will be used in the subsequent polling cycle.
1923a17c678eSDavid Greenman 	 */
19242b5989e9SLuigi Rizzo 	for (;;) {
1925b2badf02SMaxime Henrion 		rxp = sc->fxp_desc.rx_head;
1926b2badf02SMaxime Henrion 		m = rxp->rx_mbuf;
1927ba8c6fd5SDavid Greenman 		rfa = (struct fxp_rfa *)(m->m_ext.ext_buf +
1928ba8c6fd5SDavid Greenman 		    RFA_ALIGNMENT_FUDGE);
1929a2057a72SPyun YongHyeon 		bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
19304812aef5SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1931a17c678eSDavid Greenman 
1932e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING /* loop at most count times if count >=0 */
1933947e3815SIan Dowse 		if (count >= 0 && count-- == 0) {
1934947e3815SIan Dowse 			if (rnr) {
1935947e3815SIan Dowse 				/* Defer RNR processing until the next time. */
1936947e3815SIan Dowse 				sc->flags |= FXP_FLAG_DEFERRED_RNR;
1937947e3815SIan Dowse 				rnr = 0;
1938947e3815SIan Dowse 			}
19392b5989e9SLuigi Rizzo 			break;
1940947e3815SIan Dowse 		}
19412b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */
19422b5989e9SLuigi Rizzo 
194360bb79ebSPyun YongHyeon 		status = le16toh(rfa->rfa_status);
194460bb79ebSPyun YongHyeon 		if ((status & FXP_RFA_STATUS_C) == 0)
19452b5989e9SLuigi Rizzo 			break;
19462b5989e9SLuigi Rizzo 
1947f7a5f737SPyun YongHyeon 		if ((status & FXP_RFA_STATUS_RNR) != 0)
1948f7a5f737SPyun YongHyeon 			rnr++;
1949dfe61cf1SDavid Greenman 		/*
1950b2badf02SMaxime Henrion 		 * Advance head forward.
1951dfe61cf1SDavid Greenman 		 */
1952b2badf02SMaxime Henrion 		sc->fxp_desc.rx_head = rxp->rx_next;
1953a17c678eSDavid Greenman 
1954dfe61cf1SDavid Greenman 		/*
1955ba8c6fd5SDavid Greenman 		 * Add a new buffer to the receive chain.
1956ba8c6fd5SDavid Greenman 		 * If this fails, the old buffer is recycled
1957ba8c6fd5SDavid Greenman 		 * instead.
1958dfe61cf1SDavid Greenman 		 */
195985050421SPyun YongHyeon 		if (fxp_new_rfabuf(sc, rxp) == 0) {
1960aed53495SDavid Greenman 			int total_len;
1961a17c678eSDavid Greenman 
1962e8c8b728SJonathan Lemon 			/*
19632b5989e9SLuigi Rizzo 			 * Fetch packet length (the top 2 bits of
19642b5989e9SLuigi Rizzo 			 * actual_size are flags set by the controller
19652b5989e9SLuigi Rizzo 			 * upon completion), and drop the packet in case
19662b5989e9SLuigi Rizzo 			 * of bogus length or CRC errors.
1967e8c8b728SJonathan Lemon 			 */
1968bafb64afSMaxime Henrion 			total_len = le16toh(rfa->actual_size) & 0x3fff;
1969f13075afSPyun YongHyeon 			if ((sc->flags & FXP_FLAG_82559_RXCSUM) != 0 &&
1970f13075afSPyun YongHyeon 			    (ifp->if_capenable & IFCAP_RXCSUM) != 0) {
1971f13075afSPyun YongHyeon 				/* Adjust for appended checksum bytes. */
1972f13075afSPyun YongHyeon 				total_len -= 2;
1973f13075afSPyun YongHyeon 			}
1974991ae908SPyun YongHyeon 			if (total_len < (int)sizeof(struct ether_header) ||
1975f7a5f737SPyun YongHyeon 			    total_len > (MCLBYTES - RFA_ALIGNMENT_FUDGE -
1976f7a5f737SPyun YongHyeon 			    sc->rfa_size) ||
1977f7a5f737SPyun YongHyeon 			    status & (FXP_RFA_STATUS_CRC |
1978991ae908SPyun YongHyeon 			    FXP_RFA_STATUS_ALIGN | FXP_RFA_STATUS_OVERRUN)) {
1979e8c8b728SJonathan Lemon 				m_freem(m);
1980f7a5f737SPyun YongHyeon 				fxp_add_rfabuf(sc, rxp);
19812b5989e9SLuigi Rizzo 				continue;
1982e8c8b728SJonathan Lemon 			}
1983920b58e8SBrooks Davis 
19842e2de7f2SArchie Cobbs 			m->m_pkthdr.len = m->m_len = total_len;
1985673d9191SSam Leffler 			m->m_pkthdr.rcvif = ifp;
1986673d9191SSam Leffler 
1987f13075afSPyun YongHyeon                         /* Do IP checksum checking. */
1988f13075afSPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
1989f13075afSPyun YongHyeon 				fxp_rxcsum(sc, ifp, m, status, total_len);
1990bd4fa9d9SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0 &&
1991bd4fa9d9SPyun YongHyeon 			    (status & FXP_RFA_STATUS_VLAN) != 0) {
1992bd4fa9d9SPyun YongHyeon 				m->m_pkthdr.ether_vtag =
1993bd4fa9d9SPyun YongHyeon 				    ntohs(rfa->rfax_vlan_id);
1994bd4fa9d9SPyun YongHyeon 				m->m_flags |= M_VLANTAG;
1995bd4fa9d9SPyun YongHyeon 			}
199605fb8c3fSNate Lawson 			/*
199705fb8c3fSNate Lawson 			 * Drop locks before calling if_input() since it
199805fb8c3fSNate Lawson 			 * may re-enter fxp_start() in the netisr case.
199905fb8c3fSNate Lawson 			 * This would result in a lock reversal.  Better
200005fb8c3fSNate Lawson 			 * performance might be obtained by chaining all
200105fb8c3fSNate Lawson 			 * packets received, dropping the lock, and then
200205fb8c3fSNate Lawson 			 * calling if_input() on each one.
200305fb8c3fSNate Lawson 			 */
200405fb8c3fSNate Lawson 			FXP_UNLOCK(sc);
2005673d9191SSam Leffler 			(*ifp->if_input)(ifp, m);
200605fb8c3fSNate Lawson 			FXP_LOCK(sc);
20071abcdbd1SAttilio Rao 			rx_npkts++;
2008c109e385SPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
2009c109e385SPyun YongHyeon 				return (rx_npkts);
201085050421SPyun YongHyeon 		} else {
201185050421SPyun YongHyeon 			/* Reuse RFA and loaded DMA map. */
201285050421SPyun YongHyeon 			ifp->if_iqdrops++;
201385050421SPyun YongHyeon 			fxp_discard_rfabuf(sc, rxp);
2014a17c678eSDavid Greenman 		}
201585050421SPyun YongHyeon 		fxp_add_rfabuf(sc, rxp);
2016a17c678eSDavid Greenman 	}
20172b5989e9SLuigi Rizzo 	if (rnr) {
2018ba8c6fd5SDavid Greenman 		fxp_scb_wait(sc);
2019ba8c6fd5SDavid Greenman 		CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
2020b2badf02SMaxime Henrion 		    sc->fxp_desc.rx_head->rx_addr);
20212e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
2022a17c678eSDavid Greenman 	}
20231abcdbd1SAttilio Rao 	return (rx_npkts);
2024a17c678eSDavid Greenman }
2025a17c678eSDavid Greenman 
2026303b270bSEivind Eklund static void
20278da9c507SPyun YongHyeon fxp_update_stats(struct fxp_softc *sc)
2028a17c678eSDavid Greenman {
2029fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
2030a17c678eSDavid Greenman 	struct fxp_stats *sp = sc->fxp_stats;
20318da9c507SPyun YongHyeon 	struct fxp_hwstats *hsp;
20328da9c507SPyun YongHyeon 	uint32_t *status;
2033a17c678eSDavid Greenman 
20343212724cSJohn Baldwin 	FXP_LOCK_ASSERT(sc, MA_OWNED);
20358da9c507SPyun YongHyeon 
20368da9c507SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap,
20378da9c507SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
20388da9c507SPyun YongHyeon 	/* Update statistical counters. */
20398da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0)
20408da9c507SPyun YongHyeon 		status = &sp->completion_status;
20418da9c507SPyun YongHyeon 	else if (sc->revision >= FXP_REV_82558_A4)
20428da9c507SPyun YongHyeon 		status = (uint32_t *)&sp->tx_tco;
20438da9c507SPyun YongHyeon 	else
20448da9c507SPyun YongHyeon 		status = &sp->tx_pause;
20458da9c507SPyun YongHyeon 	if (*status == htole32(FXP_STATS_DR_COMPLETE)) {
20468da9c507SPyun YongHyeon 		hsp = &sc->fxp_hwstats;
20478da9c507SPyun YongHyeon 		hsp->tx_good += le32toh(sp->tx_good);
20488da9c507SPyun YongHyeon 		hsp->tx_maxcols += le32toh(sp->tx_maxcols);
20498da9c507SPyun YongHyeon 		hsp->tx_latecols += le32toh(sp->tx_latecols);
20508da9c507SPyun YongHyeon 		hsp->tx_underruns += le32toh(sp->tx_underruns);
20518da9c507SPyun YongHyeon 		hsp->tx_lostcrs += le32toh(sp->tx_lostcrs);
20528da9c507SPyun YongHyeon 		hsp->tx_deffered += le32toh(sp->tx_deffered);
20538da9c507SPyun YongHyeon 		hsp->tx_single_collisions += le32toh(sp->tx_single_collisions);
20548da9c507SPyun YongHyeon 		hsp->tx_multiple_collisions +=
20558da9c507SPyun YongHyeon 		    le32toh(sp->tx_multiple_collisions);
20568da9c507SPyun YongHyeon 		hsp->tx_total_collisions += le32toh(sp->tx_total_collisions);
20578da9c507SPyun YongHyeon 		hsp->rx_good += le32toh(sp->rx_good);
20588da9c507SPyun YongHyeon 		hsp->rx_crc_errors += le32toh(sp->rx_crc_errors);
20598da9c507SPyun YongHyeon 		hsp->rx_alignment_errors += le32toh(sp->rx_alignment_errors);
20608da9c507SPyun YongHyeon 		hsp->rx_rnr_errors += le32toh(sp->rx_rnr_errors);
20618da9c507SPyun YongHyeon 		hsp->rx_overrun_errors += le32toh(sp->rx_overrun_errors);
20628da9c507SPyun YongHyeon 		hsp->rx_cdt_errors += le32toh(sp->rx_cdt_errors);
20638da9c507SPyun YongHyeon 		hsp->rx_shortframes += le32toh(sp->rx_shortframes);
20648da9c507SPyun YongHyeon 		hsp->tx_pause += le32toh(sp->tx_pause);
20658da9c507SPyun YongHyeon 		hsp->rx_pause += le32toh(sp->rx_pause);
20668da9c507SPyun YongHyeon 		hsp->rx_controls += le32toh(sp->rx_controls);
20678da9c507SPyun YongHyeon 		hsp->tx_tco += le16toh(sp->tx_tco);
20688da9c507SPyun YongHyeon 		hsp->rx_tco += le16toh(sp->rx_tco);
20698da9c507SPyun YongHyeon 
207083e6547dSMaxime Henrion 		ifp->if_opackets += le32toh(sp->tx_good);
207183e6547dSMaxime Henrion 		ifp->if_collisions += le32toh(sp->tx_total_collisions);
2072397f9dfeSDavid Greenman 		if (sp->rx_good) {
207383e6547dSMaxime Henrion 			ifp->if_ipackets += le32toh(sp->rx_good);
2074397f9dfeSDavid Greenman 			sc->rx_idle_secs = 0;
207543d8b117SPyun YongHyeon 		} else if (sc->flags & FXP_FLAG_RXBUG) {
2076c8cc6fcaSDavid Greenman 			/*
2077c8cc6fcaSDavid Greenman 			 * Receiver's been idle for another second.
2078c8cc6fcaSDavid Greenman 			 */
2079397f9dfeSDavid Greenman 			sc->rx_idle_secs++;
2080397f9dfeSDavid Greenman 		}
20813ba65732SDavid Greenman 		ifp->if_ierrors +=
208283e6547dSMaxime Henrion 		    le32toh(sp->rx_crc_errors) +
208383e6547dSMaxime Henrion 		    le32toh(sp->rx_alignment_errors) +
208483e6547dSMaxime Henrion 		    le32toh(sp->rx_rnr_errors) +
208583e6547dSMaxime Henrion 		    le32toh(sp->rx_overrun_errors);
2086a17c678eSDavid Greenman 		/*
2087f9be9005SDavid Greenman 		 * If any transmit underruns occured, bump up the transmit
2088f9be9005SDavid Greenman 		 * threshold by another 512 bytes (64 * 8).
2089f9be9005SDavid Greenman 		 */
2090f9be9005SDavid Greenman 		if (sp->tx_underruns) {
209183e6547dSMaxime Henrion 			ifp->if_oerrors += le32toh(sp->tx_underruns);
2092f9be9005SDavid Greenman 			if (tx_threshold < 192)
2093f9be9005SDavid Greenman 				tx_threshold += 64;
2094f9be9005SDavid Greenman 		}
20958da9c507SPyun YongHyeon 		*status = 0;
20968da9c507SPyun YongHyeon 		bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap,
20978da9c507SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
20988da9c507SPyun YongHyeon 	}
20998da9c507SPyun YongHyeon }
21008da9c507SPyun YongHyeon 
21018da9c507SPyun YongHyeon /*
21028da9c507SPyun YongHyeon  * Update packet in/out/collision statistics. The i82557 doesn't
21038da9c507SPyun YongHyeon  * allow you to access these counters without doing a fairly
21048da9c507SPyun YongHyeon  * expensive DMA to get _all_ of the statistics it maintains, so
21058da9c507SPyun YongHyeon  * we do this operation here only once per second. The statistics
21068da9c507SPyun YongHyeon  * counters in the kernel are updated from the previous dump-stats
21078da9c507SPyun YongHyeon  * DMA and then a new dump-stats DMA is started. The on-chip
21088da9c507SPyun YongHyeon  * counters are zeroed when the DMA completes. If we can't start
21098da9c507SPyun YongHyeon  * the DMA immediately, we don't wait - we just prepare to read
21108da9c507SPyun YongHyeon  * them again next time.
21118da9c507SPyun YongHyeon  */
21128da9c507SPyun YongHyeon static void
21138da9c507SPyun YongHyeon fxp_tick(void *xsc)
21148da9c507SPyun YongHyeon {
21158da9c507SPyun YongHyeon 	struct fxp_softc *sc = xsc;
21168da9c507SPyun YongHyeon 	struct ifnet *ifp = sc->ifp;
21178da9c507SPyun YongHyeon 
21188da9c507SPyun YongHyeon 	FXP_LOCK_ASSERT(sc, MA_OWNED);
21198da9c507SPyun YongHyeon 
21208da9c507SPyun YongHyeon 	/* Update statistical counters. */
21218da9c507SPyun YongHyeon 	fxp_update_stats(sc);
21224953bccaSNate Lawson 
2123397f9dfeSDavid Greenman 	/*
2124c8cc6fcaSDavid Greenman 	 * Release any xmit buffers that have completed DMA. This isn't
2125c8cc6fcaSDavid Greenman 	 * strictly necessary to do here, but it's advantagous for mbufs
2126c8cc6fcaSDavid Greenman 	 * with external storage to be released in a timely manner rather
2127c8cc6fcaSDavid Greenman 	 * than being defered for a potentially long time. This limits
2128c8cc6fcaSDavid Greenman 	 * the delay to a maximum of one second.
2129c8cc6fcaSDavid Greenman 	 */
2130b2badf02SMaxime Henrion 	fxp_txeof(sc);
2131b2badf02SMaxime Henrion 
2132c8cc6fcaSDavid Greenman 	/*
2133397f9dfeSDavid Greenman 	 * If we haven't received any packets in FXP_MAC_RX_IDLE seconds,
2134397f9dfeSDavid Greenman 	 * then assume the receiver has locked up and attempt to clear
2135397f9dfeSDavid Greenman 	 * the condition by reprogramming the multicast filter. This is
2136397f9dfeSDavid Greenman 	 * a work-around for a bug in the 82557 where the receiver locks
2137397f9dfeSDavid Greenman 	 * up if it gets certain types of garbage in the syncronization
2138397f9dfeSDavid Greenman 	 * bits prior to the packet header. This bug is supposed to only
2139397f9dfeSDavid Greenman 	 * occur in 10Mbps mode, but has been seen to occur in 100Mbps
2140397f9dfeSDavid Greenman 	 * mode as well (perhaps due to a 10/100 speed transition).
2141397f9dfeSDavid Greenman 	 */
2142397f9dfeSDavid Greenman 	if (sc->rx_idle_secs > FXP_MAX_RX_IDLE) {
2143397f9dfeSDavid Greenman 		sc->rx_idle_secs = 0;
2144c109e385SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
21451845b5c3SMarius Strobl 			fxp_init_body(sc, 1);
21466b24912cSPyun YongHyeon 		return;
2147397f9dfeSDavid Greenman 	}
2148f9be9005SDavid Greenman 	/*
21493ba65732SDavid Greenman 	 * If there is no pending command, start another stats
21503ba65732SDavid Greenman 	 * dump. Otherwise punt for now.
2151a17c678eSDavid Greenman 	 */
2152397f9dfeSDavid Greenman 	if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) {
2153a17c678eSDavid Greenman 		/*
2154397f9dfeSDavid Greenman 		 * Start another stats dump.
2155a17c678eSDavid Greenman 		 */
21562e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET);
2157dfe61cf1SDavid Greenman 	}
2158f7788e8eSJonathan Lemon 	if (sc->miibus != NULL)
2159f7788e8eSJonathan Lemon 		mii_tick(device_get_softc(sc->miibus));
21604953bccaSNate Lawson 
2161a17c678eSDavid Greenman 	/*
216216f1e614SRuslan Ermilov 	 * Check that chip hasn't hung.
2163df79d527SGleb Smirnoff 	 */
2164df79d527SGleb Smirnoff 	fxp_watchdog(sc);
2165df79d527SGleb Smirnoff 
2166df79d527SGleb Smirnoff 	/*
2167a17c678eSDavid Greenman 	 * Schedule another timeout one second from now.
2168a17c678eSDavid Greenman 	 */
216945276e4aSSam Leffler 	callout_reset(&sc->stat_ch, hz, fxp_tick, sc);
2170a17c678eSDavid Greenman }
2171a17c678eSDavid Greenman 
2172a17c678eSDavid Greenman /*
2173a17c678eSDavid Greenman  * Stop the interface. Cancels the statistics updater and resets
2174a17c678eSDavid Greenman  * the interface.
2175a17c678eSDavid Greenman  */
2176a17c678eSDavid Greenman static void
2177f7788e8eSJonathan Lemon fxp_stop(struct fxp_softc *sc)
2178a17c678eSDavid Greenman {
2179fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
2180b2badf02SMaxime Henrion 	struct fxp_tx *txp;
21813ba65732SDavid Greenman 	int i;
2182a17c678eSDavid Greenman 
218313f4c340SRobert Watson 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
2184df79d527SGleb Smirnoff 	sc->watchdog_timer = 0;
21857dced78aSDavid Greenman 
2186a17c678eSDavid Greenman 	/*
2187a17c678eSDavid Greenman 	 * Cancel stats updater.
2188a17c678eSDavid Greenman 	 */
218945276e4aSSam Leffler 	callout_stop(&sc->stat_ch);
21903ba65732SDavid Greenman 
21913ba65732SDavid Greenman 	/*
21927137cea0SPyun YongHyeon 	 * Preserve PCI configuration, configure, IA/multicast
21937137cea0SPyun YongHyeon 	 * setup and put RU and CU into idle state.
21943ba65732SDavid Greenman 	 */
21957137cea0SPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
219672a32a26SJonathan Lemon 	DELAY(50);
21977137cea0SPyun YongHyeon 	/* Disable interrupts. */
21987137cea0SPyun YongHyeon 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
2199a17c678eSDavid Greenman 
22008da9c507SPyun YongHyeon 	fxp_update_stats(sc);
22018da9c507SPyun YongHyeon 
22023ba65732SDavid Greenman 	/*
22033ba65732SDavid Greenman 	 * Release any xmit buffers.
22043ba65732SDavid Greenman 	 */
2205b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_list;
2206da91462dSDavid Greenman 	if (txp != NULL) {
2207da91462dSDavid Greenman 		for (i = 0; i < FXP_NTXCB; i++) {
2208b2badf02SMaxime Henrion 			if (txp[i].tx_mbuf != NULL) {
2209a2057a72SPyun YongHyeon 				bus_dmamap_sync(sc->fxp_txmtag, txp[i].tx_map,
2210b2badf02SMaxime Henrion 				    BUS_DMASYNC_POSTWRITE);
2211a2057a72SPyun YongHyeon 				bus_dmamap_unload(sc->fxp_txmtag,
2212a2057a72SPyun YongHyeon 				    txp[i].tx_map);
2213b2badf02SMaxime Henrion 				m_freem(txp[i].tx_mbuf);
2214b2badf02SMaxime Henrion 				txp[i].tx_mbuf = NULL;
2215c8bca6dcSBill Paul 				/* clear this to reset csum offload bits */
2216b2badf02SMaxime Henrion 				txp[i].tx_cb->tbd[0].tb_addr = 0;
2217da91462dSDavid Greenman 			}
2218da91462dSDavid Greenman 		}
22193ba65732SDavid Greenman 	}
2220a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
2221a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
22223ba65732SDavid Greenman 	sc->tx_queued = 0;
2223a17c678eSDavid Greenman }
2224a17c678eSDavid Greenman 
2225a17c678eSDavid Greenman /*
2226a17c678eSDavid Greenman  * Watchdog/transmission transmit timeout handler. Called when a
2227a17c678eSDavid Greenman  * transmission is started on the interface, but no interrupt is
2228a17c678eSDavid Greenman  * received before the timeout. This usually indicates that the
2229a17c678eSDavid Greenman  * card has wedged for some reason.
2230a17c678eSDavid Greenman  */
2231a17c678eSDavid Greenman static void
2232df79d527SGleb Smirnoff fxp_watchdog(struct fxp_softc *sc)
2233a17c678eSDavid Greenman {
2234ba8c6fd5SDavid Greenman 
2235df79d527SGleb Smirnoff 	FXP_LOCK_ASSERT(sc, MA_OWNED);
2236df79d527SGleb Smirnoff 
2237df79d527SGleb Smirnoff 	if (sc->watchdog_timer == 0 || --sc->watchdog_timer)
2238df79d527SGleb Smirnoff 		return;
2239df79d527SGleb Smirnoff 
2240f7788e8eSJonathan Lemon 	device_printf(sc->dev, "device timeout\n");
2241df79d527SGleb Smirnoff 	sc->ifp->if_oerrors++;
2242a17c678eSDavid Greenman 
22431845b5c3SMarius Strobl 	fxp_init_body(sc, 1);
2244a17c678eSDavid Greenman }
2245a17c678eSDavid Greenman 
22464953bccaSNate Lawson /*
22474953bccaSNate Lawson  * Acquire locks and then call the real initialization function.  This
22484953bccaSNate Lawson  * is necessary because ether_ioctl() calls if_init() and this would
22494953bccaSNate Lawson  * result in mutex recursion if the mutex was held.
22504953bccaSNate Lawson  */
2251a17c678eSDavid Greenman static void
2252f7788e8eSJonathan Lemon fxp_init(void *xsc)
2253a17c678eSDavid Greenman {
2254fb583156SDavid Greenman 	struct fxp_softc *sc = xsc;
22554953bccaSNate Lawson 
22564953bccaSNate Lawson 	FXP_LOCK(sc);
22571845b5c3SMarius Strobl 	fxp_init_body(sc, 1);
22584953bccaSNate Lawson 	FXP_UNLOCK(sc);
22594953bccaSNate Lawson }
22604953bccaSNate Lawson 
22614953bccaSNate Lawson /*
22624953bccaSNate Lawson  * Perform device initialization. This routine must be called with the
22634953bccaSNate Lawson  * softc lock held.
22644953bccaSNate Lawson  */
22654953bccaSNate Lawson static void
22661845b5c3SMarius Strobl fxp_init_body(struct fxp_softc *sc, int setmedia)
22674953bccaSNate Lawson {
2268fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
22691845b5c3SMarius Strobl 	struct mii_data *mii;
2270a17c678eSDavid Greenman 	struct fxp_cb_config *cbp;
2271a17c678eSDavid Greenman 	struct fxp_cb_ias *cb_ias;
2272b2badf02SMaxime Henrion 	struct fxp_cb_tx *tcbp;
2273b2badf02SMaxime Henrion 	struct fxp_tx *txp;
22743212724cSJohn Baldwin 	int i, prm;
2275a17c678eSDavid Greenman 
227667fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
2277a17c678eSDavid Greenman 	/*
22783ba65732SDavid Greenman 	 * Cancel any pending I/O
2279a17c678eSDavid Greenman 	 */
22803ba65732SDavid Greenman 	fxp_stop(sc);
2281a17c678eSDavid Greenman 
22827137cea0SPyun YongHyeon 	/*
22837137cea0SPyun YongHyeon 	 * Issue software reset, which also unloads the microcode.
22847137cea0SPyun YongHyeon 	 */
22857137cea0SPyun YongHyeon 	sc->flags &= ~FXP_FLAG_UCODE;
22867137cea0SPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET);
22877137cea0SPyun YongHyeon 	DELAY(50);
22887137cea0SPyun YongHyeon 
2289a17c678eSDavid Greenman 	prm = (ifp->if_flags & IFF_PROMISC) ? 1 : 0;
2290a17c678eSDavid Greenman 
2291a17c678eSDavid Greenman 	/*
2292a17c678eSDavid Greenman 	 * Initialize base of CBL and RFA memory. Loading with zero
2293a17c678eSDavid Greenman 	 * sets it up for regular linear addressing.
2294a17c678eSDavid Greenman 	 */
2295ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0);
22962e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE);
2297a17c678eSDavid Greenman 
2298ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
22992e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE);
2300a17c678eSDavid Greenman 
2301a17c678eSDavid Greenman 	/*
2302a17c678eSDavid Greenman 	 * Initialize base of dump-stats buffer.
2303a17c678eSDavid Greenman 	 */
2304ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
23058da9c507SPyun YongHyeon 	bzero(sc->fxp_stats, sizeof(struct fxp_stats));
23068da9c507SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap,
23078da9c507SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2308b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->stats_addr);
23092e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR);
2310a17c678eSDavid Greenman 
2311a17c678eSDavid Greenman 	/*
231272a32a26SJonathan Lemon 	 * Attempt to load microcode if requested.
2313b96ad4b2SPyun YongHyeon 	 * For ICH based controllers do not load microcode.
231472a32a26SJonathan Lemon 	 */
2315b96ad4b2SPyun YongHyeon 	if (sc->ident->ich == 0) {
2316b96ad4b2SPyun YongHyeon 		if (ifp->if_flags & IFF_LINK0 &&
2317b96ad4b2SPyun YongHyeon 		    (sc->flags & FXP_FLAG_UCODE) == 0)
231872a32a26SJonathan Lemon 			fxp_load_ucode(sc);
2319b96ad4b2SPyun YongHyeon 	}
232072a32a26SJonathan Lemon 
232172a32a26SJonathan Lemon 	/*
23226b24912cSPyun YongHyeon 	 * Set IFF_ALLMULTI status. It's needed in configure action
23236b24912cSPyun YongHyeon 	 * command.
232409882363SJonathan Lemon 	 */
23256b24912cSPyun YongHyeon 	fxp_mc_addrs(sc);
232609882363SJonathan Lemon 
232709882363SJonathan Lemon 	/*
2328a17c678eSDavid Greenman 	 * We temporarily use memory that contains the TxCB list to
2329a17c678eSDavid Greenman 	 * construct the config CB. The TxCB list memory is rebuilt
2330a17c678eSDavid Greenman 	 * later.
2331a17c678eSDavid Greenman 	 */
2332b2badf02SMaxime Henrion 	cbp = (struct fxp_cb_config *)sc->fxp_desc.cbl_list;
2333a17c678eSDavid Greenman 
2334a17c678eSDavid Greenman 	/*
2335a17c678eSDavid Greenman 	 * This bcopy is kind of disgusting, but there are a bunch of must be
2336a17c678eSDavid Greenman 	 * zero and must be one bits in this structure and this is the easiest
2337a17c678eSDavid Greenman 	 * way to initialize them all to proper values.
2338a17c678eSDavid Greenman 	 */
2339b2badf02SMaxime Henrion 	bcopy(fxp_cb_config_template, cbp, sizeof(fxp_cb_config_template));
2340a17c678eSDavid Greenman 
2341a17c678eSDavid Greenman 	cbp->cb_status =	0;
234283e6547dSMaxime Henrion 	cbp->cb_command =	htole16(FXP_CB_COMMAND_CONFIG |
234383e6547dSMaxime Henrion 	    FXP_CB_COMMAND_EL);
234483e6547dSMaxime Henrion 	cbp->link_addr =	0xffffffff;	/* (no) next command */
23452c6c0947SMaxime Henrion 	cbp->byte_count =	sc->flags & FXP_FLAG_EXT_RFA ? 32 : 22;
2346001696daSDavid Greenman 	cbp->rx_fifo_limit =	8;	/* rx fifo threshold (32 bytes) */
2347001696daSDavid Greenman 	cbp->tx_fifo_limit =	0;	/* tx fifo threshold (0 bytes) */
2348a17c678eSDavid Greenman 	cbp->adaptive_ifs =	0;	/* (no) adaptive interframe spacing */
2349f7788e8eSJonathan Lemon 	cbp->mwi_enable =	sc->flags & FXP_FLAG_MWI_ENABLE ? 1 : 0;
2350f7788e8eSJonathan Lemon 	cbp->type_enable =	0;	/* actually reserved */
2351f7788e8eSJonathan Lemon 	cbp->read_align_en =	sc->flags & FXP_FLAG_READ_ALIGN ? 1 : 0;
2352f7788e8eSJonathan Lemon 	cbp->end_wr_on_cl =	sc->flags & FXP_FLAG_WRITE_ALIGN ? 1 : 0;
2353001696daSDavid Greenman 	cbp->rx_dma_bytecount =	0;	/* (no) rx DMA max */
2354001696daSDavid Greenman 	cbp->tx_dma_bytecount =	0;	/* (no) tx DMA max */
2355f7788e8eSJonathan Lemon 	cbp->dma_mbce =		0;	/* (disable) dma max counters */
2356a17c678eSDavid Greenman 	cbp->late_scb =		0;	/* (don't) defer SCB update */
2357f7788e8eSJonathan Lemon 	cbp->direct_dma_dis =	1;	/* disable direct rcv dma mode */
2358f7788e8eSJonathan Lemon 	cbp->tno_int_or_tco_en =0;	/* (disable) tx not okay interrupt */
23593114fdb4SDavid Greenman 	cbp->ci_int =		1;	/* interrupt on CU idle */
2360f7788e8eSJonathan Lemon 	cbp->ext_txcb_dis = 	sc->flags & FXP_FLAG_EXT_TXCB ? 0 : 1;
2361f7788e8eSJonathan Lemon 	cbp->ext_stats_dis = 	1;	/* disable extended counters */
2362f7788e8eSJonathan Lemon 	cbp->keep_overrun_rx = 	0;	/* don't pass overrun frames to host */
23638ef1f631SYaroslav Tykhiy 	cbp->save_bf =		sc->flags & FXP_FLAG_SAVE_BAD ? 1 : prm;
2364a17c678eSDavid Greenman 	cbp->disc_short_rx =	!prm;	/* discard short packets */
2365f7788e8eSJonathan Lemon 	cbp->underrun_retry =	1;	/* retry mode (once) on DMA underrun */
2366f7788e8eSJonathan Lemon 	cbp->two_frames =	0;	/* do not limit FIFO to 2 frames */
2367c21e84e4SPyun YongHyeon 	cbp->dyn_tbd =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2368c8bca6dcSBill Paul 	cbp->ext_rfa =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2369f7788e8eSJonathan Lemon 	cbp->mediatype =	sc->flags & FXP_FLAG_SERIAL_MEDIA ? 0 : 1;
2370f7788e8eSJonathan Lemon 	cbp->csma_dis =		0;	/* (don't) disable link */
2371f13075afSPyun YongHyeon 	cbp->tcp_udp_cksum =	((sc->flags & FXP_FLAG_82559_RXCSUM) != 0 &&
2372f13075afSPyun YongHyeon 	    (ifp->if_capenable & IFCAP_RXCSUM) != 0) ? 1 : 0;
2373f7788e8eSJonathan Lemon 	cbp->vlan_tco =		0;	/* (don't) enable vlan wakeup */
2374f7788e8eSJonathan Lemon 	cbp->link_wake_en =	0;	/* (don't) assert PME# on link change */
2375f7788e8eSJonathan Lemon 	cbp->arp_wake_en =	0;	/* (don't) assert PME# on arp */
2376f7788e8eSJonathan Lemon 	cbp->mc_wake_en =	0;	/* (don't) enable PME# on mcmatch */
2377a17c678eSDavid Greenman 	cbp->nsai =		1;	/* (don't) disable source addr insert */
2378a17c678eSDavid Greenman 	cbp->preamble_length =	2;	/* (7 byte) preamble */
2379a17c678eSDavid Greenman 	cbp->loopback =		0;	/* (don't) loopback */
2380a17c678eSDavid Greenman 	cbp->linear_priority =	0;	/* (normal CSMA/CD operation) */
2381a17c678eSDavid Greenman 	cbp->linear_pri_mode =	0;	/* (wait after xmit only) */
2382a17c678eSDavid Greenman 	cbp->interfrm_spacing =	6;	/* (96 bits of) interframe spacing */
2383a17c678eSDavid Greenman 	cbp->promiscuous =	prm;	/* promiscuous mode */
2384a17c678eSDavid Greenman 	cbp->bcast_disable =	0;	/* (don't) disable broadcasts */
2385f7788e8eSJonathan Lemon 	cbp->wait_after_win =	0;	/* (don't) enable modified backoff alg*/
2386f7788e8eSJonathan Lemon 	cbp->ignore_ul =	0;	/* consider U/L bit in IA matching */
2387f7788e8eSJonathan Lemon 	cbp->crc16_en =		0;	/* (don't) enable crc-16 algorithm */
2388f7788e8eSJonathan Lemon 	cbp->crscdt =		sc->flags & FXP_FLAG_SERIAL_MEDIA ? 1 : 0;
2389f7788e8eSJonathan Lemon 
2390a17c678eSDavid Greenman 	cbp->stripping =	!prm;	/* truncate rx packet to byte count */
2391a17c678eSDavid Greenman 	cbp->padding =		1;	/* (do) pad short tx packets */
2392a17c678eSDavid Greenman 	cbp->rcv_crc_xfer =	0;	/* (don't) xfer CRC to host */
2393f7788e8eSJonathan Lemon 	cbp->long_rx_en =	sc->flags & FXP_FLAG_LONG_PKT_EN ? 1 : 0;
2394f7788e8eSJonathan Lemon 	cbp->ia_wake_en =	0;	/* (don't) wake up on address match */
23957137cea0SPyun YongHyeon 	cbp->magic_pkt_dis =	sc->flags & FXP_FLAG_WOL ? 0 : 1;
2396a17c678eSDavid Greenman 	cbp->force_fdx =	0;	/* (don't) force full duplex */
23973ba65732SDavid Greenman 	cbp->fdx_pin_en =	1;	/* (enable) FDX# pin */
2398a17c678eSDavid Greenman 	cbp->multi_ia =		0;	/* (don't) accept multiple IAs */
2399a026a25bSPyun YongHyeon 	cbp->mc_all =		ifp->if_flags & IFF_ALLMULTI ? 1 : prm;
2400c8bca6dcSBill Paul 	cbp->gamla_rx =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2401bd4fa9d9SPyun YongHyeon 	cbp->vlan_strip_en =	((sc->flags & FXP_FLAG_EXT_RFA) != 0 &&
2402bd4fa9d9SPyun YongHyeon 	    (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) ? 1 : 0;
2403a17c678eSDavid Greenman 
24041845b5c3SMarius Strobl 	if (sc->revision == FXP_REV_82557) {
24053bd07cfdSJonathan Lemon 		/*
24063bd07cfdSJonathan Lemon 		 * The 82557 has no hardware flow control, the values
24073bd07cfdSJonathan Lemon 		 * below are the defaults for the chip.
24083bd07cfdSJonathan Lemon 		 */
24093bd07cfdSJonathan Lemon 		cbp->fc_delay_lsb =	0;
24103bd07cfdSJonathan Lemon 		cbp->fc_delay_msb =	0x40;
24113bd07cfdSJonathan Lemon 		cbp->pri_fc_thresh =	3;
24123bd07cfdSJonathan Lemon 		cbp->tx_fc_dis =	0;
24133bd07cfdSJonathan Lemon 		cbp->rx_fc_restop =	0;
24143bd07cfdSJonathan Lemon 		cbp->rx_fc_restart =	0;
24153bd07cfdSJonathan Lemon 		cbp->fc_filter =	0;
24163bd07cfdSJonathan Lemon 		cbp->pri_fc_loc =	1;
24173bd07cfdSJonathan Lemon 	} else {
24181845b5c3SMarius Strobl 		/* Set pause RX FIFO threshold to 1KB. */
24191845b5c3SMarius Strobl 		CSR_WRITE_1(sc, FXP_CSR_FC_THRESH, 1);
24201845b5c3SMarius Strobl 		/* Set pause time. */
24211845b5c3SMarius Strobl 		cbp->fc_delay_lsb =	0xff;
24221845b5c3SMarius Strobl 		cbp->fc_delay_msb =	0xff;
24233bd07cfdSJonathan Lemon 		cbp->pri_fc_thresh =	3;
24241845b5c3SMarius Strobl 		mii = device_get_softc(sc->miibus);
24251845b5c3SMarius Strobl 		if ((IFM_OPTIONS(mii->mii_media_active) &
24261845b5c3SMarius Strobl 		    IFM_ETH_TXPAUSE) != 0)
24271845b5c3SMarius Strobl 			/* enable transmit FC */
24281845b5c3SMarius Strobl 			cbp->tx_fc_dis = 0;
24291845b5c3SMarius Strobl 		else
24301845b5c3SMarius Strobl 			/* disable transmit FC */
24311845b5c3SMarius Strobl 			cbp->tx_fc_dis = 1;
24321845b5c3SMarius Strobl 		if ((IFM_OPTIONS(mii->mii_media_active) &
24331845b5c3SMarius Strobl 		    IFM_ETH_RXPAUSE) != 0) {
24341845b5c3SMarius Strobl 			/* enable FC restart/restop frames */
24351845b5c3SMarius Strobl 			cbp->rx_fc_restart = 1;
24361845b5c3SMarius Strobl 			cbp->rx_fc_restop = 1;
24371845b5c3SMarius Strobl 		} else {
24381845b5c3SMarius Strobl 			/* disable FC restart/restop frames */
24391845b5c3SMarius Strobl 			cbp->rx_fc_restart = 0;
24401845b5c3SMarius Strobl 			cbp->rx_fc_restop = 0;
24411845b5c3SMarius Strobl 		}
24423bd07cfdSJonathan Lemon 		cbp->fc_filter =	!prm;	/* drop FC frames to host */
24433bd07cfdSJonathan Lemon 		cbp->pri_fc_loc =	1;	/* FC pri location (byte31) */
24443bd07cfdSJonathan Lemon 	}
24453bd07cfdSJonathan Lemon 
24468da9c507SPyun YongHyeon 	/* Enable 82558 and 82559 extended statistics functionality. */
24478da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4) {
24488da9c507SPyun YongHyeon 		if (sc->revision >= FXP_REV_82559_A0) {
24498da9c507SPyun YongHyeon 			/*
24508da9c507SPyun YongHyeon 			 * Extend configuration table size to 32
24518da9c507SPyun YongHyeon 			 * to include TCO configuration.
24528da9c507SPyun YongHyeon 			 */
24538da9c507SPyun YongHyeon 			cbp->byte_count = 32;
24548da9c507SPyun YongHyeon 			cbp->ext_stats_dis = 1;
24558da9c507SPyun YongHyeon 			/* Enable TCO stats. */
24568da9c507SPyun YongHyeon 			cbp->tno_int_or_tco_en = 1;
24578da9c507SPyun YongHyeon 			cbp->gamla_rx = 1;
24588da9c507SPyun YongHyeon 		} else
24598da9c507SPyun YongHyeon 			cbp->ext_stats_dis = 0;
24608da9c507SPyun YongHyeon 	}
24618da9c507SPyun YongHyeon 
2462a17c678eSDavid Greenman 	/*
2463a17c678eSDavid Greenman 	 * Start the config command/DMA.
2464a17c678eSDavid Greenman 	 */
2465ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
24665986d0d2SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
24675986d0d2SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2468b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
24692e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2470a17c678eSDavid Greenman 	/* ...and wait for it to complete. */
2471209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map);
2472a17c678eSDavid Greenman 
2473a17c678eSDavid Greenman 	/*
2474a17c678eSDavid Greenman 	 * Now initialize the station address. Temporarily use the TxCB
2475a17c678eSDavid Greenman 	 * memory area like we did above for the config CB.
2476a17c678eSDavid Greenman 	 */
2477b2badf02SMaxime Henrion 	cb_ias = (struct fxp_cb_ias *)sc->fxp_desc.cbl_list;
2478a17c678eSDavid Greenman 	cb_ias->cb_status = 0;
247983e6547dSMaxime Henrion 	cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL);
248083e6547dSMaxime Henrion 	cb_ias->link_addr = 0xffffffff;
24814a0d6638SRuslan Ermilov 	bcopy(IF_LLADDR(sc->ifp), cb_ias->macaddr, ETHER_ADDR_LEN);
2482a17c678eSDavid Greenman 
2483a17c678eSDavid Greenman 	/*
2484a17c678eSDavid Greenman 	 * Start the IAS (Individual Address Setup) command/DMA.
2485a17c678eSDavid Greenman 	 */
2486ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
24875986d0d2SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
24885986d0d2SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
24896b24912cSPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
24902e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2491a17c678eSDavid Greenman 	/* ...and wait for it to complete. */
2492209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cb_ias->cb_status, sc->cbl_tag, sc->cbl_map);
2493a17c678eSDavid Greenman 
2494a17c678eSDavid Greenman 	/*
24956b24912cSPyun YongHyeon 	 * Initialize the multicast address list.
24966b24912cSPyun YongHyeon 	 */
24976b24912cSPyun YongHyeon 	fxp_mc_setup(sc);
24986b24912cSPyun YongHyeon 
24996b24912cSPyun YongHyeon 	/*
2500a17c678eSDavid Greenman 	 * Initialize transmit control block (TxCB) list.
2501a17c678eSDavid Greenman 	 */
2502b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_list;
2503b2badf02SMaxime Henrion 	tcbp = sc->fxp_desc.cbl_list;
2504b2badf02SMaxime Henrion 	bzero(tcbp, FXP_TXCB_SZ);
2505a17c678eSDavid Greenman 	for (i = 0; i < FXP_NTXCB; i++) {
2506b2badf02SMaxime Henrion 		txp[i].tx_mbuf = NULL;
250783e6547dSMaxime Henrion 		tcbp[i].cb_status = htole16(FXP_CB_STATUS_C | FXP_CB_STATUS_OK);
250883e6547dSMaxime Henrion 		tcbp[i].cb_command = htole16(FXP_CB_COMMAND_NOP);
250983e6547dSMaxime Henrion 		tcbp[i].link_addr = htole32(sc->fxp_desc.cbl_addr +
251083e6547dSMaxime Henrion 		    (((i + 1) & FXP_TXCB_MASK) * sizeof(struct fxp_cb_tx)));
25113bd07cfdSJonathan Lemon 		if (sc->flags & FXP_FLAG_EXT_TXCB)
2512b2badf02SMaxime Henrion 			tcbp[i].tbd_array_addr =
251383e6547dSMaxime Henrion 			    htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[2]));
25143bd07cfdSJonathan Lemon 		else
2515b2badf02SMaxime Henrion 			tcbp[i].tbd_array_addr =
251683e6547dSMaxime Henrion 			    htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[0]));
2517b2badf02SMaxime Henrion 		txp[i].tx_next = &txp[(i + 1) & FXP_TXCB_MASK];
2518a17c678eSDavid Greenman 	}
2519a17c678eSDavid Greenman 	/*
2520397f9dfeSDavid Greenman 	 * Set the suspend flag on the first TxCB and start the control
2521a17c678eSDavid Greenman 	 * unit. It will execute the NOP and then suspend.
2522a17c678eSDavid Greenman 	 */
252383e6547dSMaxime Henrion 	tcbp->cb_command = htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S);
2524a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
2525a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2526b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp;
2527397f9dfeSDavid Greenman 	sc->tx_queued = 1;
2528a17c678eSDavid Greenman 
2529ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
25306b24912cSPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
25312e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2532a17c678eSDavid Greenman 
2533a17c678eSDavid Greenman 	/*
2534a17c678eSDavid Greenman 	 * Initialize receiver buffer area - RFA.
2535a17c678eSDavid Greenman 	 */
2536ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
2537b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.rx_head->rx_addr);
25382e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
2539a17c678eSDavid Greenman 
25401845b5c3SMarius Strobl 	if (sc->miibus != NULL && setmedia != 0)
2541f7788e8eSJonathan Lemon 		mii_mediachg(device_get_softc(sc->miibus));
2542dccee1a1SDavid Greenman 
254313f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
254413f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2545e8c8b728SJonathan Lemon 
2546e8c8b728SJonathan Lemon 	/*
2547e8c8b728SJonathan Lemon 	 * Enable interrupts.
2548e8c8b728SJonathan Lemon 	 */
25492b5989e9SLuigi Rizzo #ifdef DEVICE_POLLING
25502b5989e9SLuigi Rizzo 	/*
25512b5989e9SLuigi Rizzo 	 * ... but only do that if we are not polling. And because (presumably)
25522b5989e9SLuigi Rizzo 	 * the default is interrupts on, we need to disable them explicitly!
25532b5989e9SLuigi Rizzo 	 */
255440929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING )
25552b5989e9SLuigi Rizzo 		CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
25562b5989e9SLuigi Rizzo 	else
25572b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */
2558e8c8b728SJonathan Lemon 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0);
2559a17c678eSDavid Greenman 
2560a17c678eSDavid Greenman 	/*
2561a17c678eSDavid Greenman 	 * Start stats updater.
2562a17c678eSDavid Greenman 	 */
256345276e4aSSam Leffler 	callout_reset(&sc->stat_ch, hz, fxp_tick, sc);
2564f7788e8eSJonathan Lemon }
2565f7788e8eSJonathan Lemon 
2566f7788e8eSJonathan Lemon static int
2567f7788e8eSJonathan Lemon fxp_serial_ifmedia_upd(struct ifnet *ifp)
2568f7788e8eSJonathan Lemon {
2569f7788e8eSJonathan Lemon 
2570f7788e8eSJonathan Lemon 	return (0);
2571a17c678eSDavid Greenman }
2572a17c678eSDavid Greenman 
2573303b270bSEivind Eklund static void
2574f7788e8eSJonathan Lemon fxp_serial_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
2575ba8c6fd5SDavid Greenman {
2576ba8c6fd5SDavid Greenman 
2577f7788e8eSJonathan Lemon 	ifmr->ifm_active = IFM_ETHER|IFM_MANUAL;
2578ba8c6fd5SDavid Greenman }
2579ba8c6fd5SDavid Greenman 
2580ba8c6fd5SDavid Greenman /*
2581ba8c6fd5SDavid Greenman  * Change media according to request.
2582ba8c6fd5SDavid Greenman  */
2583f7788e8eSJonathan Lemon static int
2584f7788e8eSJonathan Lemon fxp_ifmedia_upd(struct ifnet *ifp)
2585ba8c6fd5SDavid Greenman {
2586ba8c6fd5SDavid Greenman 	struct fxp_softc *sc = ifp->if_softc;
2587f7788e8eSJonathan Lemon 	struct mii_data *mii;
25883fcb7a53SMarius Strobl 	struct mii_softc	*miisc;
2589ba8c6fd5SDavid Greenman 
2590f7788e8eSJonathan Lemon 	mii = device_get_softc(sc->miibus);
25913212724cSJohn Baldwin 	FXP_LOCK(sc);
25925aa0cdf4SJohn-Mark Gurney 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
25933fcb7a53SMarius Strobl 		PHY_RESET(miisc);
2594f7788e8eSJonathan Lemon 	mii_mediachg(mii);
25953212724cSJohn Baldwin 	FXP_UNLOCK(sc);
2596ba8c6fd5SDavid Greenman 	return (0);
2597ba8c6fd5SDavid Greenman }
2598ba8c6fd5SDavid Greenman 
2599ba8c6fd5SDavid Greenman /*
2600ba8c6fd5SDavid Greenman  * Notify the world which media we're using.
2601ba8c6fd5SDavid Greenman  */
2602f7788e8eSJonathan Lemon static void
2603f7788e8eSJonathan Lemon fxp_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
2604ba8c6fd5SDavid Greenman {
2605ba8c6fd5SDavid Greenman 	struct fxp_softc *sc = ifp->if_softc;
2606f7788e8eSJonathan Lemon 	struct mii_data *mii;
2607ba8c6fd5SDavid Greenman 
2608f7788e8eSJonathan Lemon 	mii = device_get_softc(sc->miibus);
26093212724cSJohn Baldwin 	FXP_LOCK(sc);
2610f7788e8eSJonathan Lemon 	mii_pollstat(mii);
2611f7788e8eSJonathan Lemon 	ifmr->ifm_active = mii->mii_media_active;
2612f7788e8eSJonathan Lemon 	ifmr->ifm_status = mii->mii_media_status;
26133212724cSJohn Baldwin 	FXP_UNLOCK(sc);
2614ba8c6fd5SDavid Greenman }
2615ba8c6fd5SDavid Greenman 
2616a17c678eSDavid Greenman /*
2617a17c678eSDavid Greenman  * Add a buffer to the end of the RFA buffer list.
2618a17c678eSDavid Greenman  * Return 0 if successful, 1 for failure. A failure results in
261985050421SPyun YongHyeon  * reusing the RFA buffer.
2620a17c678eSDavid Greenman  * The RFA struct is stuck at the beginning of mbuf cluster and the
2621a17c678eSDavid Greenman  * data pointer is fixed up to point just past it.
2622a17c678eSDavid Greenman  */
2623a17c678eSDavid Greenman static int
262485050421SPyun YongHyeon fxp_new_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp)
2625a17c678eSDavid Greenman {
2626a17c678eSDavid Greenman 	struct mbuf *m;
262785050421SPyun YongHyeon 	struct fxp_rfa *rfa;
2628b2badf02SMaxime Henrion 	bus_dmamap_t tmp_map;
262985050421SPyun YongHyeon 	int error;
2630a17c678eSDavid Greenman 
2631*c6499eccSGleb Smirnoff 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
263285050421SPyun YongHyeon 	if (m == NULL)
263385050421SPyun YongHyeon 		return (ENOBUFS);
2634ba8c6fd5SDavid Greenman 
2635ba8c6fd5SDavid Greenman 	/*
2636ba8c6fd5SDavid Greenman 	 * Move the data pointer up so that the incoming data packet
2637ba8c6fd5SDavid Greenman 	 * will be 32-bit aligned.
2638ba8c6fd5SDavid Greenman 	 */
2639ba8c6fd5SDavid Greenman 	m->m_data += RFA_ALIGNMENT_FUDGE;
2640ba8c6fd5SDavid Greenman 
2641eadd5e3aSDavid Greenman 	/*
2642eadd5e3aSDavid Greenman 	 * Get a pointer to the base of the mbuf cluster and move
2643eadd5e3aSDavid Greenman 	 * data start past it.
2644eadd5e3aSDavid Greenman 	 */
2645a17c678eSDavid Greenman 	rfa = mtod(m, struct fxp_rfa *);
2646c8bca6dcSBill Paul 	m->m_data += sc->rfa_size;
264783e6547dSMaxime Henrion 	rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE);
2648eadd5e3aSDavid Greenman 
2649a17c678eSDavid Greenman 	rfa->rfa_status = 0;
265083e6547dSMaxime Henrion 	rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL);
2651a17c678eSDavid Greenman 	rfa->actual_size = 0;
265285050421SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES - RFA_ALIGNMENT_FUDGE -
265385050421SPyun YongHyeon 	    sc->rfa_size;
2654ba8c6fd5SDavid Greenman 
265528935f27SMaxime Henrion 	/*
265628935f27SMaxime Henrion 	 * Initialize the rest of the RFA.  Note that since the RFA
265728935f27SMaxime Henrion 	 * is misaligned, we cannot store values directly.  We're thus
265828935f27SMaxime Henrion 	 * using the le32enc() function which handles endianness and
265928935f27SMaxime Henrion 	 * is also alignment-safe.
266028935f27SMaxime Henrion 	 */
266183e6547dSMaxime Henrion 	le32enc(&rfa->link_addr, 0xffffffff);
266283e6547dSMaxime Henrion 	le32enc(&rfa->rbd_addr, 0xffffffff);
2663ba8c6fd5SDavid Greenman 
2664b2badf02SMaxime Henrion 	/* Map the RFA into DMA memory. */
2665a2057a72SPyun YongHyeon 	error = bus_dmamap_load(sc->fxp_rxmtag, sc->spare_map, rfa,
2666b2badf02SMaxime Henrion 	    MCLBYTES - RFA_ALIGNMENT_FUDGE, fxp_dma_map_addr,
266701e3ef82SPyun YongHyeon 	    &rxp->rx_addr, BUS_DMA_NOWAIT);
2668b2badf02SMaxime Henrion 	if (error) {
2669b2badf02SMaxime Henrion 		m_freem(m);
2670b2badf02SMaxime Henrion 		return (error);
2671b2badf02SMaxime Henrion 	}
2672b2badf02SMaxime Henrion 
2673e2157cf7SPyun YongHyeon 	if (rxp->rx_mbuf != NULL)
2674a2057a72SPyun YongHyeon 		bus_dmamap_unload(sc->fxp_rxmtag, rxp->rx_map);
2675b2badf02SMaxime Henrion 	tmp_map = sc->spare_map;
2676b2badf02SMaxime Henrion 	sc->spare_map = rxp->rx_map;
2677b2badf02SMaxime Henrion 	rxp->rx_map = tmp_map;
2678b2badf02SMaxime Henrion 	rxp->rx_mbuf = m;
2679b2badf02SMaxime Henrion 
2680a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
2681b983c7b3SMaxime Henrion 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
268285050421SPyun YongHyeon 	return (0);
268385050421SPyun YongHyeon }
268485050421SPyun YongHyeon 
268585050421SPyun YongHyeon static void
268685050421SPyun YongHyeon fxp_add_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp)
268785050421SPyun YongHyeon {
268885050421SPyun YongHyeon 	struct fxp_rfa *p_rfa;
268985050421SPyun YongHyeon 	struct fxp_rx *p_rx;
2690b2badf02SMaxime Henrion 
2691dfe61cf1SDavid Greenman 	/*
2692dfe61cf1SDavid Greenman 	 * If there are other buffers already on the list, attach this
2693dfe61cf1SDavid Greenman 	 * one to the end by fixing up the tail to point to this one.
2694dfe61cf1SDavid Greenman 	 */
2695b2badf02SMaxime Henrion 	if (sc->fxp_desc.rx_head != NULL) {
2696b2badf02SMaxime Henrion 		p_rx = sc->fxp_desc.rx_tail;
2697b2badf02SMaxime Henrion 		p_rfa = (struct fxp_rfa *)
2698b2badf02SMaxime Henrion 		    (p_rx->rx_mbuf->m_ext.ext_buf + RFA_ALIGNMENT_FUDGE);
2699b2badf02SMaxime Henrion 		p_rx->rx_next = rxp;
270083e6547dSMaxime Henrion 		le32enc(&p_rfa->link_addr, rxp->rx_addr);
2701aed53495SDavid Greenman 		p_rfa->rfa_control = 0;
2702a2057a72SPyun YongHyeon 		bus_dmamap_sync(sc->fxp_rxmtag, p_rx->rx_map,
27034812aef5SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2704a17c678eSDavid Greenman 	} else {
2705b2badf02SMaxime Henrion 		rxp->rx_next = NULL;
2706b2badf02SMaxime Henrion 		sc->fxp_desc.rx_head = rxp;
2707a17c678eSDavid Greenman 	}
2708b2badf02SMaxime Henrion 	sc->fxp_desc.rx_tail = rxp;
270985050421SPyun YongHyeon }
271085050421SPyun YongHyeon 
271185050421SPyun YongHyeon static void
271285050421SPyun YongHyeon fxp_discard_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp)
271385050421SPyun YongHyeon {
271485050421SPyun YongHyeon 	struct mbuf *m;
271585050421SPyun YongHyeon 	struct fxp_rfa *rfa;
271685050421SPyun YongHyeon 
271785050421SPyun YongHyeon 	m = rxp->rx_mbuf;
271885050421SPyun YongHyeon 	m->m_data = m->m_ext.ext_buf;
271985050421SPyun YongHyeon 	/*
272085050421SPyun YongHyeon 	 * Move the data pointer up so that the incoming data packet
272185050421SPyun YongHyeon 	 * will be 32-bit aligned.
272285050421SPyun YongHyeon 	 */
272385050421SPyun YongHyeon 	m->m_data += RFA_ALIGNMENT_FUDGE;
272485050421SPyun YongHyeon 
272585050421SPyun YongHyeon 	/*
272685050421SPyun YongHyeon 	 * Get a pointer to the base of the mbuf cluster and move
272785050421SPyun YongHyeon 	 * data start past it.
272885050421SPyun YongHyeon 	 */
272985050421SPyun YongHyeon 	rfa = mtod(m, struct fxp_rfa *);
273085050421SPyun YongHyeon 	m->m_data += sc->rfa_size;
273185050421SPyun YongHyeon 	rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE);
273285050421SPyun YongHyeon 
273385050421SPyun YongHyeon 	rfa->rfa_status = 0;
273485050421SPyun YongHyeon 	rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL);
273585050421SPyun YongHyeon 	rfa->actual_size = 0;
273685050421SPyun YongHyeon 
273785050421SPyun YongHyeon 	/*
273885050421SPyun YongHyeon 	 * Initialize the rest of the RFA.  Note that since the RFA
273985050421SPyun YongHyeon 	 * is misaligned, we cannot store values directly.  We're thus
274085050421SPyun YongHyeon 	 * using the le32enc() function which handles endianness and
274185050421SPyun YongHyeon 	 * is also alignment-safe.
274285050421SPyun YongHyeon 	 */
274385050421SPyun YongHyeon 	le32enc(&rfa->link_addr, 0xffffffff);
274485050421SPyun YongHyeon 	le32enc(&rfa->rbd_addr, 0xffffffff);
274585050421SPyun YongHyeon 
2746a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
274785050421SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2748a17c678eSDavid Greenman }
2749a17c678eSDavid Greenman 
2750f1928b0cSKevin Lo static int
2751f7788e8eSJonathan Lemon fxp_miibus_readreg(device_t dev, int phy, int reg)
2752dccee1a1SDavid Greenman {
2753f7788e8eSJonathan Lemon 	struct fxp_softc *sc = device_get_softc(dev);
2754dccee1a1SDavid Greenman 	int count = 10000;
27556ebc3153SDavid Greenman 	int value;
2756dccee1a1SDavid Greenman 
2757ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
2758ba8c6fd5SDavid Greenman 	    (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21));
2759dccee1a1SDavid Greenman 
2760ba8c6fd5SDavid Greenman 	while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0
2761ba8c6fd5SDavid Greenman 	    && count--)
27626ebc3153SDavid Greenman 		DELAY(10);
2763dccee1a1SDavid Greenman 
2764dccee1a1SDavid Greenman 	if (count <= 0)
2765f7788e8eSJonathan Lemon 		device_printf(dev, "fxp_miibus_readreg: timed out\n");
2766dccee1a1SDavid Greenman 
27676ebc3153SDavid Greenman 	return (value & 0xffff);
2768dccee1a1SDavid Greenman }
2769dccee1a1SDavid Greenman 
277016ec4b00SWarner Losh static int
2771f7788e8eSJonathan Lemon fxp_miibus_writereg(device_t dev, int phy, int reg, int value)
2772dccee1a1SDavid Greenman {
2773f7788e8eSJonathan Lemon 	struct fxp_softc *sc = device_get_softc(dev);
2774dccee1a1SDavid Greenman 	int count = 10000;
2775dccee1a1SDavid Greenman 
2776ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
2777ba8c6fd5SDavid Greenman 	    (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) |
2778ba8c6fd5SDavid Greenman 	    (value & 0xffff));
2779dccee1a1SDavid Greenman 
2780ba8c6fd5SDavid Greenman 	while ((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 &&
2781ba8c6fd5SDavid Greenman 	    count--)
27826ebc3153SDavid Greenman 		DELAY(10);
2783dccee1a1SDavid Greenman 
2784dccee1a1SDavid Greenman 	if (count <= 0)
2785f7788e8eSJonathan Lemon 		device_printf(dev, "fxp_miibus_writereg: timed out\n");
278616ec4b00SWarner Losh 	return (0);
2787dccee1a1SDavid Greenman }
2788dccee1a1SDavid Greenman 
27891845b5c3SMarius Strobl static void
27901845b5c3SMarius Strobl fxp_miibus_statchg(device_t dev)
27911845b5c3SMarius Strobl {
27921845b5c3SMarius Strobl 	struct fxp_softc *sc;
27931845b5c3SMarius Strobl 	struct mii_data *mii;
27941845b5c3SMarius Strobl 	struct ifnet *ifp;
27951845b5c3SMarius Strobl 
27961845b5c3SMarius Strobl 	sc = device_get_softc(dev);
27971845b5c3SMarius Strobl 	mii = device_get_softc(sc->miibus);
27981845b5c3SMarius Strobl 	ifp = sc->ifp;
27991845b5c3SMarius Strobl 	if (mii == NULL || ifp == NULL ||
28001845b5c3SMarius Strobl 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0 ||
28011845b5c3SMarius Strobl 	    (mii->mii_media_status & (IFM_AVALID | IFM_ACTIVE)) !=
28021845b5c3SMarius Strobl 	    (IFM_AVALID | IFM_ACTIVE))
28031845b5c3SMarius Strobl 		return;
28041845b5c3SMarius Strobl 
2805c3f52a31SPyun YongHyeon 	if (IFM_SUBTYPE(mii->mii_media_active) == IFM_10_T &&
2806c3f52a31SPyun YongHyeon 	    sc->flags & FXP_FLAG_CU_RESUME_BUG)
2807c3f52a31SPyun YongHyeon 		sc->cu_resume_bug = 1;
2808c3f52a31SPyun YongHyeon 	else
2809c3f52a31SPyun YongHyeon 		sc->cu_resume_bug = 0;
28101845b5c3SMarius Strobl 	/*
28111845b5c3SMarius Strobl 	 * Call fxp_init_body in order to adjust the flow control settings.
28121845b5c3SMarius Strobl 	 * Note that the 82557 doesn't support hardware flow control.
28131845b5c3SMarius Strobl 	 */
28141845b5c3SMarius Strobl 	if (sc->revision == FXP_REV_82557)
28151845b5c3SMarius Strobl 		return;
28161845b5c3SMarius Strobl 	fxp_init_body(sc, 0);
28171845b5c3SMarius Strobl }
28181845b5c3SMarius Strobl 
2819dccee1a1SDavid Greenman static int
2820f7788e8eSJonathan Lemon fxp_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
2821a17c678eSDavid Greenman {
28229b44ff22SGarrett Wollman 	struct fxp_softc *sc = ifp->if_softc;
2823a17c678eSDavid Greenman 	struct ifreq *ifr = (struct ifreq *)data;
2824f7788e8eSJonathan Lemon 	struct mii_data *mii;
282560bb79ebSPyun YongHyeon 	int flag, mask, error = 0, reinit;
2826a17c678eSDavid Greenman 
2827a17c678eSDavid Greenman 	switch (command) {
2828a17c678eSDavid Greenman 	case SIOCSIFFLAGS:
28293212724cSJohn Baldwin 		FXP_LOCK(sc);
2830a17c678eSDavid Greenman 		/*
2831a17c678eSDavid Greenman 		 * If interface is marked up and not running, then start it.
2832a17c678eSDavid Greenman 		 * If it is marked down and running, stop it.
2833a17c678eSDavid Greenman 		 * XXX If it's up then re-initialize it. This is so flags
2834a17c678eSDavid Greenman 		 * such as IFF_PROMISC are handled.
2835a17c678eSDavid Greenman 		 */
2836a17c678eSDavid Greenman 		if (ifp->if_flags & IFF_UP) {
28376b24912cSPyun YongHyeon 			if (((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) &&
28386b24912cSPyun YongHyeon 			    ((ifp->if_flags ^ sc->if_flags) &
28396b24912cSPyun YongHyeon 			    (IFF_PROMISC | IFF_ALLMULTI | IFF_LINK0)) != 0)
2840a461b201SPyun YongHyeon 				fxp_init_body(sc, 0);
28416b24912cSPyun YongHyeon 			else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
28421845b5c3SMarius Strobl 				fxp_init_body(sc, 1);
2843a17c678eSDavid Greenman 		} else {
28446b24912cSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
28454a5f1499SDavid Greenman 				fxp_stop(sc);
2846a17c678eSDavid Greenman 		}
28476b24912cSPyun YongHyeon 		sc->if_flags = ifp->if_flags;
28483212724cSJohn Baldwin 		FXP_UNLOCK(sc);
2849a17c678eSDavid Greenman 		break;
2850a17c678eSDavid Greenman 
2851a17c678eSDavid Greenman 	case SIOCADDMULTI:
2852a17c678eSDavid Greenman 	case SIOCDELMULTI:
2853f6ff7180SPyun YongHyeon 		FXP_LOCK(sc);
28546b24912cSPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
2855f6ff7180SPyun YongHyeon 			fxp_init_body(sc, 0);
2856f6ff7180SPyun YongHyeon 		FXP_UNLOCK(sc);
2857ba8c6fd5SDavid Greenman 		break;
2858ba8c6fd5SDavid Greenman 
2859ba8c6fd5SDavid Greenman 	case SIOCSIFMEDIA:
2860ba8c6fd5SDavid Greenman 	case SIOCGIFMEDIA:
2861f7788e8eSJonathan Lemon 		if (sc->miibus != NULL) {
2862f7788e8eSJonathan Lemon 			mii = device_get_softc(sc->miibus);
2863f7788e8eSJonathan Lemon                         error = ifmedia_ioctl(ifp, ifr,
2864f7788e8eSJonathan Lemon                             &mii->mii_media, command);
2865f7788e8eSJonathan Lemon 		} else {
2866ba8c6fd5SDavid Greenman                         error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, command);
2867f7788e8eSJonathan Lemon 		}
2868a17c678eSDavid Greenman 		break;
2869a17c678eSDavid Greenman 
2870fb917226SRuslan Ermilov 	case SIOCSIFCAP:
287160bb79ebSPyun YongHyeon 		reinit = 0;
28728ef1f631SYaroslav Tykhiy 		mask = ifp->if_capenable ^ ifr->ifr_reqcap;
287340929967SGleb Smirnoff #ifdef DEVICE_POLLING
287440929967SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
287540929967SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
287640929967SGleb Smirnoff 				error = ether_poll_register(fxp_poll, ifp);
287740929967SGleb Smirnoff 				if (error)
287840929967SGleb Smirnoff 					return(error);
287940929967SGleb Smirnoff 				FXP_LOCK(sc);
288040929967SGleb Smirnoff 				CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL,
288140929967SGleb Smirnoff 				    FXP_SCB_INTR_DISABLE);
288240929967SGleb Smirnoff 				ifp->if_capenable |= IFCAP_POLLING;
288340929967SGleb Smirnoff 				FXP_UNLOCK(sc);
288440929967SGleb Smirnoff 			} else {
288540929967SGleb Smirnoff 				error = ether_poll_deregister(ifp);
288640929967SGleb Smirnoff 				/* Enable interrupts in any case */
288740929967SGleb Smirnoff 				FXP_LOCK(sc);
288840929967SGleb Smirnoff 				CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0);
288940929967SGleb Smirnoff 				ifp->if_capenable &= ~IFCAP_POLLING;
289040929967SGleb Smirnoff 				FXP_UNLOCK(sc);
289140929967SGleb Smirnoff 			}
289240929967SGleb Smirnoff 		}
289340929967SGleb Smirnoff #endif
289440929967SGleb Smirnoff 		FXP_LOCK(sc);
289560bb79ebSPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
289660bb79ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
289760bb79ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
289860bb79ebSPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
289960bb79ebSPyun YongHyeon 				ifp->if_hwassist |= FXP_CSUM_FEATURES;
290060bb79ebSPyun YongHyeon 			else
290160bb79ebSPyun YongHyeon 				ifp->if_hwassist &= ~FXP_CSUM_FEATURES;
290260bb79ebSPyun YongHyeon 		}
290360bb79ebSPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
2904f13075afSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_RXCSUM) != 0) {
290560bb79ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_RXCSUM;
2906f13075afSPyun YongHyeon 			if ((sc->flags & FXP_FLAG_82559_RXCSUM) != 0)
2907f13075afSPyun YongHyeon 				reinit++;
2908f13075afSPyun YongHyeon 		}
2909c21e84e4SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
2910c21e84e4SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TSO4) != 0) {
2911c21e84e4SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
2912c21e84e4SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TSO4) != 0)
2913c21e84e4SPyun YongHyeon 				ifp->if_hwassist |= CSUM_TSO;
2914c21e84e4SPyun YongHyeon 			else
2915c21e84e4SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
2916c21e84e4SPyun YongHyeon 		}
29177137cea0SPyun YongHyeon 		if ((mask & IFCAP_WOL_MAGIC) != 0 &&
29187137cea0SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL_MAGIC) != 0)
29197137cea0SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_MAGIC;
292060bb79ebSPyun YongHyeon 		if ((mask & IFCAP_VLAN_MTU) != 0 &&
292160bb79ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_MTU) != 0) {
29228ef1f631SYaroslav Tykhiy 			ifp->if_capenable ^= IFCAP_VLAN_MTU;
29238ef1f631SYaroslav Tykhiy 			if (sc->revision != FXP_REV_82557)
29248ef1f631SYaroslav Tykhiy 				flag = FXP_FLAG_LONG_PKT_EN;
29258ef1f631SYaroslav Tykhiy 			else /* a hack to get long frames on the old chip */
29268ef1f631SYaroslav Tykhiy 				flag = FXP_FLAG_SAVE_BAD;
29278ef1f631SYaroslav Tykhiy 			sc->flags ^= flag;
29288ef1f631SYaroslav Tykhiy 			if (ifp->if_flags & IFF_UP)
292960bb79ebSPyun YongHyeon 				reinit++;
293060bb79ebSPyun YongHyeon 		}
2931713ca255SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWCSUM) != 0 &&
2932713ca255SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0)
2933713ca255SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWCSUM;
2934713ca255SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
2935713ca255SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0)
2936713ca255SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTSO;
2937bd4fa9d9SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
2938bd4fa9d9SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) {
2939bd4fa9d9SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
2940713ca255SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0)
2941713ca255SPyun YongHyeon 				ifp->if_capenable &=
2942713ca255SPyun YongHyeon 				    ~(IFCAP_VLAN_HWTSO | IFCAP_VLAN_HWCSUM);
2943bd4fa9d9SPyun YongHyeon 			reinit++;
2944bd4fa9d9SPyun YongHyeon 		}
2945bd4fa9d9SPyun YongHyeon 		if (reinit > 0 && ifp->if_flags & IFF_UP)
2946a461b201SPyun YongHyeon 			fxp_init_body(sc, 0);
29473212724cSJohn Baldwin 		FXP_UNLOCK(sc);
2948bd4fa9d9SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
2949fb917226SRuslan Ermilov 		break;
2950fb917226SRuslan Ermilov 
2951a17c678eSDavid Greenman 	default:
2952673d9191SSam Leffler 		error = ether_ioctl(ifp, command, data);
2953a17c678eSDavid Greenman 	}
2954a17c678eSDavid Greenman 	return (error);
2955a17c678eSDavid Greenman }
2956397f9dfeSDavid Greenman 
2957397f9dfeSDavid Greenman /*
295809882363SJonathan Lemon  * Fill in the multicast address list and return number of entries.
295909882363SJonathan Lemon  */
296009882363SJonathan Lemon static int
296109882363SJonathan Lemon fxp_mc_addrs(struct fxp_softc *sc)
296209882363SJonathan Lemon {
296309882363SJonathan Lemon 	struct fxp_cb_mcs *mcsp = sc->mcsp;
2964fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
296509882363SJonathan Lemon 	struct ifmultiaddr *ifma;
296609882363SJonathan Lemon 	int nmcasts;
296709882363SJonathan Lemon 
296809882363SJonathan Lemon 	nmcasts = 0;
29696b24912cSPyun YongHyeon 	if ((ifp->if_flags & IFF_ALLMULTI) == 0) {
2970eb956cd0SRobert Watson 		if_maddr_rlock(ifp);
297109882363SJonathan Lemon 		TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
297209882363SJonathan Lemon 			if (ifma->ifma_addr->sa_family != AF_LINK)
297309882363SJonathan Lemon 				continue;
297409882363SJonathan Lemon 			if (nmcasts >= MAXMCADDR) {
29756b24912cSPyun YongHyeon 				ifp->if_flags |= IFF_ALLMULTI;
297609882363SJonathan Lemon 				nmcasts = 0;
297709882363SJonathan Lemon 				break;
297809882363SJonathan Lemon 			}
297909882363SJonathan Lemon 			bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr),
2980bafb64afSMaxime Henrion 			    &sc->mcsp->mc_addr[nmcasts][0], ETHER_ADDR_LEN);
298109882363SJonathan Lemon 			nmcasts++;
298209882363SJonathan Lemon 		}
2983eb956cd0SRobert Watson 		if_maddr_runlock(ifp);
298409882363SJonathan Lemon 	}
2985bafb64afSMaxime Henrion 	mcsp->mc_cnt = htole16(nmcasts * ETHER_ADDR_LEN);
298609882363SJonathan Lemon 	return (nmcasts);
298709882363SJonathan Lemon }
298809882363SJonathan Lemon 
298909882363SJonathan Lemon /*
2990397f9dfeSDavid Greenman  * Program the multicast filter.
2991397f9dfeSDavid Greenman  *
2992397f9dfeSDavid Greenman  * We have an artificial restriction that the multicast setup command
2993397f9dfeSDavid Greenman  * must be the first command in the chain, so we take steps to ensure
29943114fdb4SDavid Greenman  * this. By requiring this, it allows us to keep up the performance of
2995397f9dfeSDavid Greenman  * the pre-initialized command ring (esp. link pointers) by not actually
2996dc733423SDag-Erling Smørgrav  * inserting the mcsetup command in the ring - i.e. its link pointer
2997397f9dfeSDavid Greenman  * points to the TxCB ring, but the mcsetup descriptor itself is not part
2998397f9dfeSDavid Greenman  * of it. We then can do 'CU_START' on the mcsetup descriptor and have it
2999397f9dfeSDavid Greenman  * lead into the regular TxCB ring when it completes.
3000397f9dfeSDavid Greenman  */
3001397f9dfeSDavid Greenman static void
3002f7788e8eSJonathan Lemon fxp_mc_setup(struct fxp_softc *sc)
3003397f9dfeSDavid Greenman {
30046b24912cSPyun YongHyeon 	struct fxp_cb_mcs *mcsp;
30057dced78aSDavid Greenman 	int count;
3006397f9dfeSDavid Greenman 
300767fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
30083114fdb4SDavid Greenman 
30096b24912cSPyun YongHyeon 	mcsp = sc->mcsp;
3010397f9dfeSDavid Greenman 	mcsp->cb_status = 0;
30116b24912cSPyun YongHyeon 	mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL);
30126b24912cSPyun YongHyeon 	mcsp->link_addr = 0xffffffff;
30136b24912cSPyun YongHyeon 	fxp_mc_addrs(sc);
3014397f9dfeSDavid Greenman 
3015397f9dfeSDavid Greenman 	/*
30166b24912cSPyun YongHyeon 	 * Wait until command unit is idle. This should never be the
30176b24912cSPyun YongHyeon 	 * case when nothing is queued, but make sure anyway.
3018397f9dfeSDavid Greenman 	 */
30197dced78aSDavid Greenman 	count = 100;
30206b24912cSPyun YongHyeon 	while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) !=
30216b24912cSPyun YongHyeon 	    FXP_SCB_CUS_IDLE && --count)
30227dced78aSDavid Greenman 		DELAY(10);
30237dced78aSDavid Greenman 	if (count == 0) {
3024f7788e8eSJonathan Lemon 		device_printf(sc->dev, "command queue timeout\n");
30257dced78aSDavid Greenman 		return;
30267dced78aSDavid Greenman 	}
3027397f9dfeSDavid Greenman 
3028397f9dfeSDavid Greenman 	/*
3029397f9dfeSDavid Greenman 	 * Start the multicast setup command.
3030397f9dfeSDavid Greenman 	 */
3031397f9dfeSDavid Greenman 	fxp_scb_wait(sc);
3032a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->mcs_tag, sc->mcs_map,
3033a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3034b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr);
30352e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
30366b24912cSPyun YongHyeon 	/* ...and wait for it to complete. */
30376b24912cSPyun YongHyeon 	fxp_dma_wait(sc, &mcsp->cb_status, sc->mcs_tag, sc->mcs_map);
3038397f9dfeSDavid Greenman }
303972a32a26SJonathan Lemon 
304074d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101a[] = D101_A_RCVBUNDLE_UCODE;
304174d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101b0[] = D101_B0_RCVBUNDLE_UCODE;
304274d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101ma[] = D101M_B_RCVBUNDLE_UCODE;
304374d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101s[] = D101S_RCVBUNDLE_UCODE;
304474d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102[] = D102_B_RCVBUNDLE_UCODE;
304574d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102c[] = D102_C_RCVBUNDLE_UCODE;
3046de571603SMaxime Henrion static uint32_t fxp_ucode_d102e[] = D102_E_RCVBUNDLE_UCODE;
304772a32a26SJonathan Lemon 
304874d1ed23SMaxime Henrion #define UCODE(x)	x, sizeof(x)/sizeof(uint32_t)
304972a32a26SJonathan Lemon 
3050e0fe5c6dSMarius Strobl static const struct ucode {
305174d1ed23SMaxime Henrion 	uint32_t	revision;
305274d1ed23SMaxime Henrion 	uint32_t	*ucode;
305372a32a26SJonathan Lemon 	int		length;
305472a32a26SJonathan Lemon 	u_short		int_delay_offset;
305572a32a26SJonathan Lemon 	u_short		bundle_max_offset;
305629658c96SDimitry Andric } ucode_table[] = {
305772a32a26SJonathan Lemon 	{ FXP_REV_82558_A4, UCODE(fxp_ucode_d101a), D101_CPUSAVER_DWORD, 0 },
305872a32a26SJonathan Lemon 	{ FXP_REV_82558_B0, UCODE(fxp_ucode_d101b0), D101_CPUSAVER_DWORD, 0 },
305972a32a26SJonathan Lemon 	{ FXP_REV_82559_A0, UCODE(fxp_ucode_d101ma),
306072a32a26SJonathan Lemon 	    D101M_CPUSAVER_DWORD, D101M_CPUSAVER_BUNDLE_MAX_DWORD },
306172a32a26SJonathan Lemon 	{ FXP_REV_82559S_A, UCODE(fxp_ucode_d101s),
306272a32a26SJonathan Lemon 	    D101S_CPUSAVER_DWORD, D101S_CPUSAVER_BUNDLE_MAX_DWORD },
306372a32a26SJonathan Lemon 	{ FXP_REV_82550, UCODE(fxp_ucode_d102),
306472a32a26SJonathan Lemon 	    D102_B_CPUSAVER_DWORD, D102_B_CPUSAVER_BUNDLE_MAX_DWORD },
306572a32a26SJonathan Lemon 	{ FXP_REV_82550_C, UCODE(fxp_ucode_d102c),
306672a32a26SJonathan Lemon 	    D102_C_CPUSAVER_DWORD, D102_C_CPUSAVER_BUNDLE_MAX_DWORD },
3067507feeafSMaxime Henrion 	{ FXP_REV_82551_F, UCODE(fxp_ucode_d102e),
3068de571603SMaxime Henrion 	    D102_E_CPUSAVER_DWORD, D102_E_CPUSAVER_BUNDLE_MAX_DWORD },
306950df388dSPyun YongHyeon 	{ FXP_REV_82551_10, UCODE(fxp_ucode_d102e),
307050df388dSPyun YongHyeon 	    D102_E_CPUSAVER_DWORD, D102_E_CPUSAVER_BUNDLE_MAX_DWORD },
307172a32a26SJonathan Lemon 	{ 0, NULL, 0, 0, 0 }
307272a32a26SJonathan Lemon };
307372a32a26SJonathan Lemon 
307472a32a26SJonathan Lemon static void
307572a32a26SJonathan Lemon fxp_load_ucode(struct fxp_softc *sc)
307672a32a26SJonathan Lemon {
3077e0fe5c6dSMarius Strobl 	const struct ucode *uc;
307872a32a26SJonathan Lemon 	struct fxp_cb_ucode *cbp;
307994a4f968SPyun YongHyeon 	int i;
308072a32a26SJonathan Lemon 
30811343a72fSPyun YongHyeon 	if (sc->flags & FXP_FLAG_NO_UCODE)
30821343a72fSPyun YongHyeon 		return;
30831343a72fSPyun YongHyeon 
308472a32a26SJonathan Lemon 	for (uc = ucode_table; uc->ucode != NULL; uc++)
308572a32a26SJonathan Lemon 		if (sc->revision == uc->revision)
308672a32a26SJonathan Lemon 			break;
308772a32a26SJonathan Lemon 	if (uc->ucode == NULL)
308872a32a26SJonathan Lemon 		return;
3089b2badf02SMaxime Henrion 	cbp = (struct fxp_cb_ucode *)sc->fxp_desc.cbl_list;
309072a32a26SJonathan Lemon 	cbp->cb_status = 0;
309183e6547dSMaxime Henrion 	cbp->cb_command = htole16(FXP_CB_COMMAND_UCODE | FXP_CB_COMMAND_EL);
309283e6547dSMaxime Henrion 	cbp->link_addr = 0xffffffff;    	/* (no) next command */
309394a4f968SPyun YongHyeon 	for (i = 0; i < uc->length; i++)
309494a4f968SPyun YongHyeon 		cbp->ucode[i] = htole32(uc->ucode[i]);
309572a32a26SJonathan Lemon 	if (uc->int_delay_offset)
309674d1ed23SMaxime Henrion 		*(uint16_t *)&cbp->ucode[uc->int_delay_offset] =
309783e6547dSMaxime Henrion 		    htole16(sc->tunable_int_delay + sc->tunable_int_delay / 2);
309872a32a26SJonathan Lemon 	if (uc->bundle_max_offset)
309974d1ed23SMaxime Henrion 		*(uint16_t *)&cbp->ucode[uc->bundle_max_offset] =
310083e6547dSMaxime Henrion 		    htole16(sc->tunable_bundle_max);
310172a32a26SJonathan Lemon 	/*
310272a32a26SJonathan Lemon 	 * Download the ucode to the chip.
310372a32a26SJonathan Lemon 	 */
310472a32a26SJonathan Lemon 	fxp_scb_wait(sc);
31055986d0d2SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
31065986d0d2SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3107b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
310872a32a26SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
310972a32a26SJonathan Lemon 	/* ...and wait for it to complete. */
3110209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map);
311172a32a26SJonathan Lemon 	device_printf(sc->dev,
311272a32a26SJonathan Lemon 	    "Microcode loaded, int_delay: %d usec  bundle_max: %d\n",
311372a32a26SJonathan Lemon 	    sc->tunable_int_delay,
311472a32a26SJonathan Lemon 	    uc->bundle_max_offset == 0 ? 0 : sc->tunable_bundle_max);
311572a32a26SJonathan Lemon 	sc->flags |= FXP_FLAG_UCODE;
31161343a72fSPyun YongHyeon 	bzero(cbp, FXP_TXCB_SZ);
311772a32a26SJonathan Lemon }
311872a32a26SJonathan Lemon 
31198da9c507SPyun YongHyeon #define FXP_SYSCTL_STAT_ADD(c, h, n, p, d)	\
31208da9c507SPyun YongHyeon 	SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d)
31218da9c507SPyun YongHyeon 
31228da9c507SPyun YongHyeon static void
31238da9c507SPyun YongHyeon fxp_sysctl_node(struct fxp_softc *sc)
31248da9c507SPyun YongHyeon {
31258da9c507SPyun YongHyeon 	struct sysctl_ctx_list *ctx;
31268da9c507SPyun YongHyeon 	struct sysctl_oid_list *child, *parent;
31278da9c507SPyun YongHyeon 	struct sysctl_oid *tree;
31288da9c507SPyun YongHyeon 	struct fxp_hwstats *hsp;
31298da9c507SPyun YongHyeon 
31308da9c507SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->dev);
31318da9c507SPyun YongHyeon 	child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->dev));
31328da9c507SPyun YongHyeon 
31338da9c507SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child,
31348da9c507SPyun YongHyeon 	    OID_AUTO, "int_delay", CTLTYPE_INT | CTLFLAG_RW,
31358da9c507SPyun YongHyeon 	    &sc->tunable_int_delay, 0, sysctl_hw_fxp_int_delay, "I",
31368da9c507SPyun YongHyeon 	    "FXP driver receive interrupt microcode bundling delay");
31378da9c507SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child,
31388da9c507SPyun YongHyeon 	    OID_AUTO, "bundle_max", CTLTYPE_INT | CTLFLAG_RW,
31398da9c507SPyun YongHyeon 	    &sc->tunable_bundle_max, 0, sysctl_hw_fxp_bundle_max, "I",
31408da9c507SPyun YongHyeon 	    "FXP driver receive interrupt microcode bundle size limit");
31418da9c507SPyun YongHyeon 	SYSCTL_ADD_INT(ctx, child,OID_AUTO, "rnr", CTLFLAG_RD, &sc->rnr, 0,
31428da9c507SPyun YongHyeon 	    "FXP RNR events");
31438da9c507SPyun YongHyeon 
31448da9c507SPyun YongHyeon 	/*
31458da9c507SPyun YongHyeon 	 * Pull in device tunables.
31468da9c507SPyun YongHyeon 	 */
31478da9c507SPyun YongHyeon 	sc->tunable_int_delay = TUNABLE_INT_DELAY;
31488da9c507SPyun YongHyeon 	sc->tunable_bundle_max = TUNABLE_BUNDLE_MAX;
31498da9c507SPyun YongHyeon 	(void) resource_int_value(device_get_name(sc->dev),
31508da9c507SPyun YongHyeon 	    device_get_unit(sc->dev), "int_delay", &sc->tunable_int_delay);
31518da9c507SPyun YongHyeon 	(void) resource_int_value(device_get_name(sc->dev),
31528da9c507SPyun YongHyeon 	    device_get_unit(sc->dev), "bundle_max", &sc->tunable_bundle_max);
31538da9c507SPyun YongHyeon 	sc->rnr = 0;
31548da9c507SPyun YongHyeon 
31558da9c507SPyun YongHyeon 	hsp = &sc->fxp_hwstats;
31568da9c507SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD,
31578da9c507SPyun YongHyeon 	    NULL, "FXP statistics");
31588da9c507SPyun YongHyeon 	parent = SYSCTL_CHILDREN(tree);
31598da9c507SPyun YongHyeon 
31608da9c507SPyun YongHyeon 	/* Rx MAC statistics. */
31618da9c507SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD,
31628da9c507SPyun YongHyeon 	    NULL, "Rx MAC statistics");
31638da9c507SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
31648da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "good_frames",
31658da9c507SPyun YongHyeon 	    &hsp->rx_good, "Good frames");
31668da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "crc_errors",
31678da9c507SPyun YongHyeon 	    &hsp->rx_crc_errors, "CRC errors");
31688da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "alignment_errors",
31698da9c507SPyun YongHyeon 	    &hsp->rx_alignment_errors, "Alignment errors");
31708da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "rnr_errors",
31718da9c507SPyun YongHyeon 	    &hsp->rx_rnr_errors, "RNR errors");
31728da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "overrun_errors",
31738da9c507SPyun YongHyeon 	    &hsp->rx_overrun_errors, "Overrun errors");
31748da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "cdt_errors",
31758da9c507SPyun YongHyeon 	    &hsp->rx_cdt_errors, "Collision detect errors");
31768da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "shortframes",
31778da9c507SPyun YongHyeon 	    &hsp->rx_shortframes, "Short frame errors");
31788da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4) {
31798da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "pause",
31808da9c507SPyun YongHyeon 		    &hsp->rx_pause, "Pause frames");
31818da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "controls",
31828da9c507SPyun YongHyeon 		    &hsp->rx_controls, "Unsupported control frames");
31838da9c507SPyun YongHyeon 	}
31848da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0)
31858da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "tco",
31868da9c507SPyun YongHyeon 		    &hsp->rx_tco, "TCO frames");
31878da9c507SPyun YongHyeon 
31888da9c507SPyun YongHyeon 	/* Tx MAC statistics. */
31898da9c507SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD,
31908da9c507SPyun YongHyeon 	    NULL, "Tx MAC statistics");
31918da9c507SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
31928da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "good_frames",
31938da9c507SPyun YongHyeon 	    &hsp->tx_good, "Good frames");
31948da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "maxcols",
31958da9c507SPyun YongHyeon 	    &hsp->tx_maxcols, "Maximum collisions errors");
31968da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "latecols",
31978da9c507SPyun YongHyeon 	    &hsp->tx_latecols, "Late collisions errors");
31988da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "underruns",
31998da9c507SPyun YongHyeon 	    &hsp->tx_underruns, "Underrun errors");
32008da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "lostcrs",
32018da9c507SPyun YongHyeon 	    &hsp->tx_lostcrs, "Lost carrier sense");
32028da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "deffered",
32038da9c507SPyun YongHyeon 	    &hsp->tx_deffered, "Deferred");
32048da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "single_collisions",
32058da9c507SPyun YongHyeon 	    &hsp->tx_single_collisions, "Single collisions");
32068da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "multiple_collisions",
32078da9c507SPyun YongHyeon 	    &hsp->tx_multiple_collisions, "Multiple collisions");
32088da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "total_collisions",
32098da9c507SPyun YongHyeon 	    &hsp->tx_total_collisions, "Total collisions");
32108da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4)
32118da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "pause",
32128da9c507SPyun YongHyeon 		    &hsp->tx_pause, "Pause frames");
32138da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0)
32148da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "tco",
32158da9c507SPyun YongHyeon 		    &hsp->tx_tco, "TCO frames");
32168da9c507SPyun YongHyeon }
32178da9c507SPyun YongHyeon 
32188da9c507SPyun YongHyeon #undef FXP_SYSCTL_STAT_ADD
32198da9c507SPyun YongHyeon 
322072a32a26SJonathan Lemon static int
322172a32a26SJonathan Lemon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
322272a32a26SJonathan Lemon {
322372a32a26SJonathan Lemon 	int error, value;
322472a32a26SJonathan Lemon 
322572a32a26SJonathan Lemon 	value = *(int *)arg1;
322672a32a26SJonathan Lemon 	error = sysctl_handle_int(oidp, &value, 0, req);
322772a32a26SJonathan Lemon 	if (error || !req->newptr)
322872a32a26SJonathan Lemon 		return (error);
322972a32a26SJonathan Lemon 	if (value < low || value > high)
323072a32a26SJonathan Lemon 		return (EINVAL);
323172a32a26SJonathan Lemon 	*(int *)arg1 = value;
323272a32a26SJonathan Lemon 	return (0);
323372a32a26SJonathan Lemon }
323472a32a26SJonathan Lemon 
323572a32a26SJonathan Lemon /*
323672a32a26SJonathan Lemon  * Interrupt delay is expressed in microseconds, a multiplier is used
323772a32a26SJonathan Lemon  * to convert this to the appropriate clock ticks before using.
323872a32a26SJonathan Lemon  */
323972a32a26SJonathan Lemon static int
324072a32a26SJonathan Lemon sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS)
324172a32a26SJonathan Lemon {
3242e0fe5c6dSMarius Strobl 
324372a32a26SJonathan Lemon 	return (sysctl_int_range(oidp, arg1, arg2, req, 300, 3000));
324472a32a26SJonathan Lemon }
324572a32a26SJonathan Lemon 
324672a32a26SJonathan Lemon static int
324772a32a26SJonathan Lemon sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS)
324872a32a26SJonathan Lemon {
3249e0fe5c6dSMarius Strobl 
325072a32a26SJonathan Lemon 	return (sysctl_int_range(oidp, arg1, arg2, req, 1, 0xffff));
325172a32a26SJonathan Lemon }
3252