1f7788e8eSJonathan Lemon /*- 2a17c678eSDavid Greenman * Copyright (c) 1995, David Greenman 33bd07cfdSJonathan Lemon * Copyright (c) 2001 Jonathan Lemon <jlemon@freebsd.org> 4a17c678eSDavid Greenman * All rights reserved. 5a17c678eSDavid Greenman * 6a17c678eSDavid Greenman * Redistribution and use in source and binary forms, with or without 7a17c678eSDavid Greenman * modification, are permitted provided that the following conditions 8a17c678eSDavid Greenman * are met: 9a17c678eSDavid Greenman * 1. Redistributions of source code must retain the above copyright 10a17c678eSDavid Greenman * notice unmodified, this list of conditions, and the following 11a17c678eSDavid Greenman * disclaimer. 12a17c678eSDavid Greenman * 2. Redistributions in binary form must reproduce the above copyright 13a17c678eSDavid Greenman * notice, this list of conditions and the following disclaimer in the 14a17c678eSDavid Greenman * documentation and/or other materials provided with the distribution. 15a17c678eSDavid Greenman * 16a17c678eSDavid Greenman * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 17a17c678eSDavid Greenman * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18a17c678eSDavid Greenman * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19a17c678eSDavid Greenman * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 20a17c678eSDavid Greenman * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21a17c678eSDavid Greenman * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22a17c678eSDavid Greenman * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23a17c678eSDavid Greenman * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24a17c678eSDavid Greenman * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25a17c678eSDavid Greenman * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26a17c678eSDavid Greenman * SUCH DAMAGE. 27a17c678eSDavid Greenman * 28a17c678eSDavid Greenman */ 29a17c678eSDavid Greenman 30aad970f1SDavid E. O'Brien #include <sys/cdefs.h> 31aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$"); 32aad970f1SDavid E. O'Brien 33a17c678eSDavid Greenman /* 34ae12cddaSDavid Greenman * Intel EtherExpress Pro/100B PCI Fast Ethernet driver 35a17c678eSDavid Greenman */ 36a17c678eSDavid Greenman 37f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS 38f0796cd2SGleb Smirnoff #include "opt_device_polling.h" 39f0796cd2SGleb Smirnoff #endif 40f0796cd2SGleb Smirnoff 41a17c678eSDavid Greenman #include <sys/param.h> 42a17c678eSDavid Greenman #include <sys/systm.h> 4383e6547dSMaxime Henrion #include <sys/endian.h> 44a17c678eSDavid Greenman #include <sys/mbuf.h> 45f7788e8eSJonathan Lemon /* #include <sys/mutex.h> */ 46a17c678eSDavid Greenman #include <sys/kernel.h> 47fe12f24bSPoul-Henning Kamp #include <sys/module.h> 484458ac71SBruce Evans #include <sys/socket.h> 4972a32a26SJonathan Lemon #include <sys/sysctl.h> 50a17c678eSDavid Greenman 51a17c678eSDavid Greenman #include <net/if.h> 52397f9dfeSDavid Greenman #include <net/if_dl.h> 53ba8c6fd5SDavid Greenman #include <net/if_media.h> 54a17c678eSDavid Greenman 55a17c678eSDavid Greenman #include <net/bpf.h> 56ba8c6fd5SDavid Greenman #include <sys/sockio.h> 576182fdbdSPeter Wemm #include <sys/bus.h> 586182fdbdSPeter Wemm #include <machine/bus.h> 596182fdbdSPeter Wemm #include <sys/rman.h> 606182fdbdSPeter Wemm #include <machine/resource.h> 61ba8c6fd5SDavid Greenman 621d5e9e22SEivind Eklund #include <net/ethernet.h> 631d5e9e22SEivind Eklund #include <net/if_arp.h> 64ba8c6fd5SDavid Greenman 65a17c678eSDavid Greenman 66e8c8b728SJonathan Lemon #include <net/if_types.h> 67e8c8b728SJonathan Lemon #include <net/if_vlan_var.h> 68e8c8b728SJonathan Lemon 69c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR 70c8bca6dcSBill Paul #include <netinet/in.h> 71c8bca6dcSBill Paul #include <netinet/in_systm.h> 72c8bca6dcSBill Paul #include <netinet/ip.h> 73c8bca6dcSBill Paul #include <machine/in_cksum.h> 74c8bca6dcSBill Paul #endif 75c8bca6dcSBill Paul 764fbd232cSWarner Losh #include <dev/pci/pcivar.h> 774fbd232cSWarner Losh #include <dev/pci/pcireg.h> /* for PCIM_CMD_xxx */ 78a17c678eSDavid Greenman 79f7788e8eSJonathan Lemon #include <dev/mii/mii.h> 80f7788e8eSJonathan Lemon #include <dev/mii/miivar.h> 81f7788e8eSJonathan Lemon 82f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpreg.h> 83f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpvar.h> 8472a32a26SJonathan Lemon #include <dev/fxp/rcvbundl.h> 85f7788e8eSJonathan Lemon 86f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, pci, 1, 1, 1); 87f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, ether, 1, 1, 1); 88f7788e8eSJonathan Lemon MODULE_DEPEND(fxp, miibus, 1, 1, 1); 89f7788e8eSJonathan Lemon #include "miibus_if.h" 904fc1dda9SAndrew Gallatin 91ba8c6fd5SDavid Greenman /* 92ba8c6fd5SDavid Greenman * NOTE! On the Alpha, we have an alignment constraint. The 93ba8c6fd5SDavid Greenman * card DMAs the packet immediately following the RFA. However, 94ba8c6fd5SDavid Greenman * the first thing in the packet is a 14-byte Ethernet header. 95ba8c6fd5SDavid Greenman * This means that the packet is misaligned. To compensate, 96ba8c6fd5SDavid Greenman * we actually offset the RFA 2 bytes into the cluster. This 97ba8c6fd5SDavid Greenman * alignes the packet after the Ethernet header at a 32-bit 98ba8c6fd5SDavid Greenman * boundary. HOWEVER! This means that the RFA is misaligned! 99ba8c6fd5SDavid Greenman */ 100ba8c6fd5SDavid Greenman #define RFA_ALIGNMENT_FUDGE 2 101ba8c6fd5SDavid Greenman 102ba8c6fd5SDavid Greenman /* 103f7788e8eSJonathan Lemon * Set initial transmit threshold at 64 (512 bytes). This is 104f7788e8eSJonathan Lemon * increased by 64 (512 bytes) at a time, to maximum of 192 105f7788e8eSJonathan Lemon * (1536 bytes), if an underrun occurs. 106f7788e8eSJonathan Lemon */ 107f7788e8eSJonathan Lemon static int tx_threshold = 64; 108f7788e8eSJonathan Lemon 109f7788e8eSJonathan Lemon /* 110f7788e8eSJonathan Lemon * The configuration byte map has several undefined fields which 111f7788e8eSJonathan Lemon * must be one or must be zero. Set up a template for these bits 112f7788e8eSJonathan Lemon * only, (assuming a 82557 chip) leaving the actual configuration 113f7788e8eSJonathan Lemon * to fxp_init. 114f7788e8eSJonathan Lemon * 115f7788e8eSJonathan Lemon * See struct fxp_cb_config for the bit definitions. 116f7788e8eSJonathan Lemon */ 117f7788e8eSJonathan Lemon static u_char fxp_cb_config_template[] = { 118f7788e8eSJonathan Lemon 0x0, 0x0, /* cb_status */ 119f7788e8eSJonathan Lemon 0x0, 0x0, /* cb_command */ 120f7788e8eSJonathan Lemon 0x0, 0x0, 0x0, 0x0, /* link_addr */ 121f7788e8eSJonathan Lemon 0x0, /* 0 */ 122f7788e8eSJonathan Lemon 0x0, /* 1 */ 123f7788e8eSJonathan Lemon 0x0, /* 2 */ 124f7788e8eSJonathan Lemon 0x0, /* 3 */ 125f7788e8eSJonathan Lemon 0x0, /* 4 */ 126f7788e8eSJonathan Lemon 0x0, /* 5 */ 127f7788e8eSJonathan Lemon 0x32, /* 6 */ 128f7788e8eSJonathan Lemon 0x0, /* 7 */ 129f7788e8eSJonathan Lemon 0x0, /* 8 */ 130f7788e8eSJonathan Lemon 0x0, /* 9 */ 131f7788e8eSJonathan Lemon 0x6, /* 10 */ 132f7788e8eSJonathan Lemon 0x0, /* 11 */ 133f7788e8eSJonathan Lemon 0x0, /* 12 */ 134f7788e8eSJonathan Lemon 0x0, /* 13 */ 135f7788e8eSJonathan Lemon 0xf2, /* 14 */ 136f7788e8eSJonathan Lemon 0x48, /* 15 */ 137f7788e8eSJonathan Lemon 0x0, /* 16 */ 138f7788e8eSJonathan Lemon 0x40, /* 17 */ 139f7788e8eSJonathan Lemon 0xf0, /* 18 */ 140f7788e8eSJonathan Lemon 0x0, /* 19 */ 141f7788e8eSJonathan Lemon 0x3f, /* 20 */ 142f7788e8eSJonathan Lemon 0x5 /* 21 */ 143f7788e8eSJonathan Lemon }; 144f7788e8eSJonathan Lemon 145f7788e8eSJonathan Lemon struct fxp_ident { 14674d1ed23SMaxime Henrion uint16_t devid; 147f19fc5d8SJohn Polstra int16_t revid; /* -1 matches anything */ 148f7788e8eSJonathan Lemon char *name; 149f7788e8eSJonathan Lemon }; 150f7788e8eSJonathan Lemon 151f7788e8eSJonathan Lemon /* 152f7788e8eSJonathan Lemon * Claim various Intel PCI device identifiers for this driver. The 153f7788e8eSJonathan Lemon * sub-vendor and sub-device field are extensively used to identify 154f7788e8eSJonathan Lemon * particular variants, but we don't currently differentiate between 155f7788e8eSJonathan Lemon * them. 156f7788e8eSJonathan Lemon */ 157f7788e8eSJonathan Lemon static struct fxp_ident fxp_ident_table[] = { 158f19fc5d8SJohn Polstra { 0x1029, -1, "Intel 82559 PCI/CardBus Pro/100" }, 159f19fc5d8SJohn Polstra { 0x1030, -1, "Intel 82559 Pro/100 Ethernet" }, 160f19fc5d8SJohn Polstra { 0x1031, -1, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" }, 161f19fc5d8SJohn Polstra { 0x1032, -1, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" }, 162f19fc5d8SJohn Polstra { 0x1033, -1, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 163f19fc5d8SJohn Polstra { 0x1034, -1, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 164f19fc5d8SJohn Polstra { 0x1035, -1, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 165f19fc5d8SJohn Polstra { 0x1036, -1, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 166f19fc5d8SJohn Polstra { 0x1037, -1, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 167f19fc5d8SJohn Polstra { 0x1038, -1, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 168f19fc5d8SJohn Polstra { 0x1039, -1, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" }, 169f19fc5d8SJohn Polstra { 0x103A, -1, "Intel 82801DB (ICH4) Pro/100 Ethernet" }, 170f19fc5d8SJohn Polstra { 0x103B, -1, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" }, 171f19fc5d8SJohn Polstra { 0x103C, -1, "Intel 82801DB (ICH4) Pro/100 Ethernet" }, 172f19fc5d8SJohn Polstra { 0x103D, -1, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" }, 173f19fc5d8SJohn Polstra { 0x103E, -1, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" }, 174f19fc5d8SJohn Polstra { 0x1050, -1, "Intel 82801BA (D865) Pro/100 VE Ethernet" }, 175c2b37819SWarner Losh { 0x1051, -1, "Intel 82562ET (ICH5/ICH5R) Pro/100 VE Ethernet" }, 176f19fc5d8SJohn Polstra { 0x1059, -1, "Intel 82551QM Pro/100 M Mobile Connection" }, 177048ca166SMaxime Henrion { 0x1064, -1, "Intel 82562EZ (ICH6)" }, 17842a4336aSRink Springer { 0x1065, -1, "Intel 82562ET/EZ/GT/GZ PRO/100 VE Ethernet" }, 17929a8929dSMaxime Henrion { 0x1068, -1, "Intel 82801FBM (ICH6-M) Pro/100 VE Ethernet" }, 18052dfd9cdSMaxime Henrion { 0x1069, -1, "Intel 82562EM/EX/GX Pro/100 Ethernet" }, 181c943ffccSMatteo Riondato { 0x1092, -1, "Intel Pro/100 VE Network Connection" }, 182597d4fe4SRink Springer { 0x1093, -1, "Intel Pro/100 VM Network Connection" }, 18342a4336aSRink Springer { 0x1094, -1, "Intel Pro/100 946GZ (ICH7) Network Connection" }, 184f19fc5d8SJohn Polstra { 0x1209, -1, "Intel 82559ER Embedded 10/100 Ethernet" }, 185f19fc5d8SJohn Polstra { 0x1229, 0x01, "Intel 82557 Pro/100 Ethernet" }, 186f19fc5d8SJohn Polstra { 0x1229, 0x02, "Intel 82557 Pro/100 Ethernet" }, 187f19fc5d8SJohn Polstra { 0x1229, 0x03, "Intel 82557 Pro/100 Ethernet" }, 188f19fc5d8SJohn Polstra { 0x1229, 0x04, "Intel 82558 Pro/100 Ethernet" }, 189f19fc5d8SJohn Polstra { 0x1229, 0x05, "Intel 82558 Pro/100 Ethernet" }, 190f19fc5d8SJohn Polstra { 0x1229, 0x06, "Intel 82559 Pro/100 Ethernet" }, 191f19fc5d8SJohn Polstra { 0x1229, 0x07, "Intel 82559 Pro/100 Ethernet" }, 192f19fc5d8SJohn Polstra { 0x1229, 0x08, "Intel 82559 Pro/100 Ethernet" }, 193f19fc5d8SJohn Polstra { 0x1229, 0x09, "Intel 82559ER Pro/100 Ethernet" }, 194f19fc5d8SJohn Polstra { 0x1229, 0x0c, "Intel 82550 Pro/100 Ethernet" }, 195f19fc5d8SJohn Polstra { 0x1229, 0x0d, "Intel 82550 Pro/100 Ethernet" }, 196f19fc5d8SJohn Polstra { 0x1229, 0x0e, "Intel 82550 Pro/100 Ethernet" }, 197f19fc5d8SJohn Polstra { 0x1229, 0x0f, "Intel 82551 Pro/100 Ethernet" }, 198f19fc5d8SJohn Polstra { 0x1229, 0x10, "Intel 82551 Pro/100 Ethernet" }, 199f19fc5d8SJohn Polstra { 0x1229, -1, "Intel 82557/8/9 Pro/100 Ethernet" }, 200f19fc5d8SJohn Polstra { 0x2449, -1, "Intel 82801BA/CAM (ICH2/3) Pro/100 Ethernet" }, 20186c8aacbSMaxime Henrion { 0x27dc, -1, "Intel 82801GB (ICH7) 10/100 Ethernet" }, 202f19fc5d8SJohn Polstra { 0, -1, NULL }, 203f7788e8eSJonathan Lemon }; 204f7788e8eSJonathan Lemon 205c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR 206c8bca6dcSBill Paul #define FXP_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 207c8bca6dcSBill Paul #else 208c8bca6dcSBill Paul #define FXP_CSUM_FEATURES (CSUM_TCP | CSUM_UDP) 209c8bca6dcSBill Paul #endif 210c8bca6dcSBill Paul 211f7788e8eSJonathan Lemon static int fxp_probe(device_t dev); 212f7788e8eSJonathan Lemon static int fxp_attach(device_t dev); 213f7788e8eSJonathan Lemon static int fxp_detach(device_t dev); 214f7788e8eSJonathan Lemon static int fxp_shutdown(device_t dev); 215f7788e8eSJonathan Lemon static int fxp_suspend(device_t dev); 216f7788e8eSJonathan Lemon static int fxp_resume(device_t dev); 217f7788e8eSJonathan Lemon 218f7788e8eSJonathan Lemon static void fxp_intr(void *xsc); 2194953bccaSNate Lawson static void fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp, 22074d1ed23SMaxime Henrion uint8_t statack, int count); 221f7788e8eSJonathan Lemon static void fxp_init(void *xsc); 2224953bccaSNate Lawson static void fxp_init_body(struct fxp_softc *sc); 223f7788e8eSJonathan Lemon static void fxp_tick(void *xsc); 224f7788e8eSJonathan Lemon static void fxp_start(struct ifnet *ifp); 2254953bccaSNate Lawson static void fxp_start_body(struct ifnet *ifp); 22640c20505SMaxime Henrion static int fxp_encap(struct fxp_softc *sc, struct mbuf *m_head); 227f7788e8eSJonathan Lemon static void fxp_stop(struct fxp_softc *sc); 228f7788e8eSJonathan Lemon static void fxp_release(struct fxp_softc *sc); 229f7788e8eSJonathan Lemon static int fxp_ioctl(struct ifnet *ifp, u_long command, 230f7788e8eSJonathan Lemon caddr_t data); 231df79d527SGleb Smirnoff static void fxp_watchdog(struct fxp_softc *sc); 232b2badf02SMaxime Henrion static int fxp_add_rfabuf(struct fxp_softc *sc, 233b2badf02SMaxime Henrion struct fxp_rx *rxp); 23409882363SJonathan Lemon static int fxp_mc_addrs(struct fxp_softc *sc); 235f7788e8eSJonathan Lemon static void fxp_mc_setup(struct fxp_softc *sc); 23674d1ed23SMaxime Henrion static uint16_t fxp_eeprom_getword(struct fxp_softc *sc, int offset, 237f7788e8eSJonathan Lemon int autosize); 23800c4116bSJonathan Lemon static void fxp_eeprom_putword(struct fxp_softc *sc, int offset, 23974d1ed23SMaxime Henrion uint16_t data); 240f7788e8eSJonathan Lemon static void fxp_autosize_eeprom(struct fxp_softc *sc); 241f7788e8eSJonathan Lemon static void fxp_read_eeprom(struct fxp_softc *sc, u_short *data, 242f7788e8eSJonathan Lemon int offset, int words); 24300c4116bSJonathan Lemon static void fxp_write_eeprom(struct fxp_softc *sc, u_short *data, 24400c4116bSJonathan Lemon int offset, int words); 245f7788e8eSJonathan Lemon static int fxp_ifmedia_upd(struct ifnet *ifp); 246f7788e8eSJonathan Lemon static void fxp_ifmedia_sts(struct ifnet *ifp, 247f7788e8eSJonathan Lemon struct ifmediareq *ifmr); 248f7788e8eSJonathan Lemon static int fxp_serial_ifmedia_upd(struct ifnet *ifp); 249f7788e8eSJonathan Lemon static void fxp_serial_ifmedia_sts(struct ifnet *ifp, 250f7788e8eSJonathan Lemon struct ifmediareq *ifmr); 251f7788e8eSJonathan Lemon static volatile int fxp_miibus_readreg(device_t dev, int phy, int reg); 252f7788e8eSJonathan Lemon static void fxp_miibus_writereg(device_t dev, int phy, int reg, 253f7788e8eSJonathan Lemon int value); 25472a32a26SJonathan Lemon static void fxp_load_ucode(struct fxp_softc *sc); 25572a32a26SJonathan Lemon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, 25672a32a26SJonathan Lemon int low, int high); 25772a32a26SJonathan Lemon static int sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS); 25872a32a26SJonathan Lemon static int sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS); 25928935f27SMaxime Henrion static void fxp_scb_wait(struct fxp_softc *sc); 26028935f27SMaxime Henrion static void fxp_scb_cmd(struct fxp_softc *sc, int cmd); 26128935f27SMaxime Henrion static void fxp_dma_wait(struct fxp_softc *sc, 26274d1ed23SMaxime Henrion volatile uint16_t *status, bus_dma_tag_t dmat, 263209b07bcSMaxime Henrion bus_dmamap_t map); 264f7788e8eSJonathan Lemon 265f7788e8eSJonathan Lemon static device_method_t fxp_methods[] = { 266f7788e8eSJonathan Lemon /* Device interface */ 267f7788e8eSJonathan Lemon DEVMETHOD(device_probe, fxp_probe), 268f7788e8eSJonathan Lemon DEVMETHOD(device_attach, fxp_attach), 269f7788e8eSJonathan Lemon DEVMETHOD(device_detach, fxp_detach), 270f7788e8eSJonathan Lemon DEVMETHOD(device_shutdown, fxp_shutdown), 271f7788e8eSJonathan Lemon DEVMETHOD(device_suspend, fxp_suspend), 272f7788e8eSJonathan Lemon DEVMETHOD(device_resume, fxp_resume), 273f7788e8eSJonathan Lemon 274f7788e8eSJonathan Lemon /* MII interface */ 275f7788e8eSJonathan Lemon DEVMETHOD(miibus_readreg, fxp_miibus_readreg), 276f7788e8eSJonathan Lemon DEVMETHOD(miibus_writereg, fxp_miibus_writereg), 277f7788e8eSJonathan Lemon 278f7788e8eSJonathan Lemon { 0, 0 } 279f7788e8eSJonathan Lemon }; 280f7788e8eSJonathan Lemon 281f7788e8eSJonathan Lemon static driver_t fxp_driver = { 282f7788e8eSJonathan Lemon "fxp", 283f7788e8eSJonathan Lemon fxp_methods, 284f7788e8eSJonathan Lemon sizeof(struct fxp_softc), 285f7788e8eSJonathan Lemon }; 286f7788e8eSJonathan Lemon 287f7788e8eSJonathan Lemon static devclass_t fxp_devclass; 288f7788e8eSJonathan Lemon 289f246e4a1SMatthew N. Dodd DRIVER_MODULE(fxp, pci, fxp_driver, fxp_devclass, 0, 0); 290347934faSWarner Losh DRIVER_MODULE(fxp, cardbus, fxp_driver, fxp_devclass, 0, 0); 291f7788e8eSJonathan Lemon DRIVER_MODULE(miibus, fxp, miibus_driver, miibus_devclass, 0, 0); 292f7788e8eSJonathan Lemon 29305bd8c22SMaxime Henrion static struct resource_spec fxp_res_spec_mem[] = { 29405bd8c22SMaxime Henrion { SYS_RES_MEMORY, FXP_PCI_MMBA, RF_ACTIVE }, 29505bd8c22SMaxime Henrion { SYS_RES_IRQ, 0, RF_ACTIVE | RF_SHAREABLE }, 29605bd8c22SMaxime Henrion { -1, 0 } 29705bd8c22SMaxime Henrion }; 29805bd8c22SMaxime Henrion 29905bd8c22SMaxime Henrion static struct resource_spec fxp_res_spec_io[] = { 30005bd8c22SMaxime Henrion { SYS_RES_IOPORT, FXP_PCI_IOBA, RF_ACTIVE }, 30105bd8c22SMaxime Henrion { SYS_RES_IRQ, 0, RF_ACTIVE | RF_SHAREABLE }, 30205bd8c22SMaxime Henrion { -1, 0 } 30305bd8c22SMaxime Henrion }; 30405bd8c22SMaxime Henrion 305f7788e8eSJonathan Lemon /* 306dfe61cf1SDavid Greenman * Wait for the previous command to be accepted (but not necessarily 307dfe61cf1SDavid Greenman * completed). 308dfe61cf1SDavid Greenman */ 30928935f27SMaxime Henrion static void 310f7788e8eSJonathan Lemon fxp_scb_wait(struct fxp_softc *sc) 311a17c678eSDavid Greenman { 3123cf09dd1SMarcel Moolenaar union { 3133cf09dd1SMarcel Moolenaar uint16_t w; 3143cf09dd1SMarcel Moolenaar uint8_t b[2]; 3153cf09dd1SMarcel Moolenaar } flowctl; 316a17c678eSDavid Greenman int i = 10000; 317a17c678eSDavid Greenman 3187dced78aSDavid Greenman while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i) 3197dced78aSDavid Greenman DELAY(2); 3203cf09dd1SMarcel Moolenaar if (i == 0) { 3213cf09dd1SMarcel Moolenaar flowctl.b[0] = CSR_READ_1(sc, FXP_CSR_FLOWCONTROL); 3223cf09dd1SMarcel Moolenaar flowctl.b[1] = CSR_READ_1(sc, FXP_CSR_FLOWCONTROL + 1); 32300c4116bSJonathan Lemon device_printf(sc->dev, "SCB timeout: 0x%x 0x%x 0x%x 0x%x\n", 324e8c8b728SJonathan Lemon CSR_READ_1(sc, FXP_CSR_SCB_COMMAND), 325e8c8b728SJonathan Lemon CSR_READ_1(sc, FXP_CSR_SCB_STATACK), 3263cf09dd1SMarcel Moolenaar CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS), flowctl.w); 3273cf09dd1SMarcel Moolenaar } 3287dced78aSDavid Greenman } 3297dced78aSDavid Greenman 33028935f27SMaxime Henrion static void 3312e2b8238SJonathan Lemon fxp_scb_cmd(struct fxp_softc *sc, int cmd) 3322e2b8238SJonathan Lemon { 3332e2b8238SJonathan Lemon 3342e2b8238SJonathan Lemon if (cmd == FXP_SCB_COMMAND_CU_RESUME && sc->cu_resume_bug) { 3352e2b8238SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_CB_COMMAND_NOP); 3362e2b8238SJonathan Lemon fxp_scb_wait(sc); 3372e2b8238SJonathan Lemon } 3382e2b8238SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd); 3392e2b8238SJonathan Lemon } 3402e2b8238SJonathan Lemon 34128935f27SMaxime Henrion static void 34274d1ed23SMaxime Henrion fxp_dma_wait(struct fxp_softc *sc, volatile uint16_t *status, 343209b07bcSMaxime Henrion bus_dma_tag_t dmat, bus_dmamap_t map) 3447dced78aSDavid Greenman { 3457dced78aSDavid Greenman int i = 10000; 3467dced78aSDavid Greenman 347209b07bcSMaxime Henrion bus_dmamap_sync(dmat, map, BUS_DMASYNC_POSTREAD); 348209b07bcSMaxime Henrion while (!(le16toh(*status) & FXP_CB_STATUS_C) && --i) { 3497dced78aSDavid Greenman DELAY(2); 350209b07bcSMaxime Henrion bus_dmamap_sync(dmat, map, BUS_DMASYNC_POSTREAD); 351209b07bcSMaxime Henrion } 3527dced78aSDavid Greenman if (i == 0) 353f7788e8eSJonathan Lemon device_printf(sc->dev, "DMA timeout\n"); 354a17c678eSDavid Greenman } 355a17c678eSDavid Greenman 356dfe61cf1SDavid Greenman /* 35728935f27SMaxime Henrion * Return identification string if this device is ours. 358dfe61cf1SDavid Greenman */ 3596182fdbdSPeter Wemm static int 3606182fdbdSPeter Wemm fxp_probe(device_t dev) 361a17c678eSDavid Greenman { 36274d1ed23SMaxime Henrion uint16_t devid; 36374d1ed23SMaxime Henrion uint8_t revid; 364f7788e8eSJonathan Lemon struct fxp_ident *ident; 365f7788e8eSJonathan Lemon 36655ce7b51SDavid Greenman if (pci_get_vendor(dev) == FXP_VENDORID_INTEL) { 367f7788e8eSJonathan Lemon devid = pci_get_device(dev); 368f19fc5d8SJohn Polstra revid = pci_get_revid(dev); 369f7788e8eSJonathan Lemon for (ident = fxp_ident_table; ident->name != NULL; ident++) { 370f19fc5d8SJohn Polstra if (ident->devid == devid && 371f19fc5d8SJohn Polstra (ident->revid == revid || ident->revid == -1)) { 372f7788e8eSJonathan Lemon device_set_desc(dev, ident->name); 373538565c4SWarner Losh return (BUS_PROBE_DEFAULT); 37455ce7b51SDavid Greenman } 375dd68ef16SPeter Wemm } 376f7788e8eSJonathan Lemon } 377f7788e8eSJonathan Lemon return (ENXIO); 3786182fdbdSPeter Wemm } 3796182fdbdSPeter Wemm 380b2badf02SMaxime Henrion static void 381b2badf02SMaxime Henrion fxp_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 382b2badf02SMaxime Henrion { 38374d1ed23SMaxime Henrion uint32_t *addr; 384b2badf02SMaxime Henrion 385b2badf02SMaxime Henrion if (error) 386b2badf02SMaxime Henrion return; 387b2badf02SMaxime Henrion 388b2badf02SMaxime Henrion KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg)); 389b2badf02SMaxime Henrion addr = arg; 390b2badf02SMaxime Henrion *addr = segs->ds_addr; 391b2badf02SMaxime Henrion } 392b2badf02SMaxime Henrion 3936182fdbdSPeter Wemm static int 3946182fdbdSPeter Wemm fxp_attach(device_t dev) 395a17c678eSDavid Greenman { 3966720ebccSMaxime Henrion struct fxp_softc *sc; 3976720ebccSMaxime Henrion struct fxp_cb_tx *tcbp; 3986720ebccSMaxime Henrion struct fxp_tx *txp; 399b2badf02SMaxime Henrion struct fxp_rx *rxp; 4006720ebccSMaxime Henrion struct ifnet *ifp; 40174d1ed23SMaxime Henrion uint32_t val; 40274d1ed23SMaxime Henrion uint16_t data, myea[ETHER_ADDR_LEN / 2]; 403fc74a9f9SBrooks Davis u_char eaddr[ETHER_ADDR_LEN]; 40405bd8c22SMaxime Henrion int i, prefer_iomap; 4053212724cSJohn Baldwin int error; 406a17c678eSDavid Greenman 4076720ebccSMaxime Henrion error = 0; 4086720ebccSMaxime Henrion sc = device_get_softc(dev); 409f7788e8eSJonathan Lemon sc->dev = dev; 4106008862bSJohn Baldwin mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 4114953bccaSNate Lawson MTX_DEF); 4123212724cSJohn Baldwin callout_init_mtx(&sc->stat_ch, &sc->sc_mtx, 0); 4134953bccaSNate Lawson ifmedia_init(&sc->sc_media, 0, fxp_serial_ifmedia_upd, 4144953bccaSNate Lawson fxp_serial_ifmedia_sts); 415a17c678eSDavid Greenman 4167ba33d82SBrooks Davis ifp = sc->ifp = if_alloc(IFT_ETHER); 4177ba33d82SBrooks Davis if (ifp == NULL) { 4187ba33d82SBrooks Davis device_printf(dev, "can not if_alloc()\n"); 4197ba33d82SBrooks Davis error = ENOSPC; 4207ba33d82SBrooks Davis goto fail; 4217ba33d82SBrooks Davis } 4227ba33d82SBrooks Davis 423dfe61cf1SDavid Greenman /* 4242bce79a2SMaxim Sobolev * Enable bus mastering. 425df373873SWes Peters */ 426cf0d8a1eSMaxim Sobolev pci_enable_busmaster(dev); 4279fa6ccfbSMatt Jacob val = pci_read_config(dev, PCIR_COMMAND, 2); 42879495006SWarner Losh 429df373873SWes Peters /* 4309fa6ccfbSMatt Jacob * Figure out which we should try first - memory mapping or i/o mapping? 4319fa6ccfbSMatt Jacob * We default to memory mapping. Then we accept an override from the 4329fa6ccfbSMatt Jacob * command line. Then we check to see which one is enabled. 433dfe61cf1SDavid Greenman */ 4342a05a4ebSMatt Jacob prefer_iomap = 0; 43505bd8c22SMaxime Henrion resource_int_value(device_get_name(dev), device_get_unit(dev), 43605bd8c22SMaxime Henrion "prefer_iomap", &prefer_iomap); 43705bd8c22SMaxime Henrion if (prefer_iomap) 43805bd8c22SMaxime Henrion sc->fxp_spec = fxp_res_spec_io; 43905bd8c22SMaxime Henrion else 44005bd8c22SMaxime Henrion sc->fxp_spec = fxp_res_spec_mem; 4419fa6ccfbSMatt Jacob 44205bd8c22SMaxime Henrion error = bus_alloc_resources(dev, sc->fxp_spec, sc->fxp_res); 44305bd8c22SMaxime Henrion if (error) { 44405bd8c22SMaxime Henrion if (sc->fxp_spec == fxp_res_spec_mem) 44505bd8c22SMaxime Henrion sc->fxp_spec = fxp_res_spec_io; 44605bd8c22SMaxime Henrion else 44705bd8c22SMaxime Henrion sc->fxp_spec = fxp_res_spec_mem; 44805bd8c22SMaxime Henrion error = bus_alloc_resources(dev, sc->fxp_spec, sc->fxp_res); 4499fa6ccfbSMatt Jacob } 45005bd8c22SMaxime Henrion if (error) { 45105bd8c22SMaxime Henrion device_printf(dev, "could not allocate resources\n"); 4526182fdbdSPeter Wemm error = ENXIO; 453a17c678eSDavid Greenman goto fail; 454a17c678eSDavid Greenman } 45505bd8c22SMaxime Henrion 4569fa6ccfbSMatt Jacob if (bootverbose) { 4579fa6ccfbSMatt Jacob device_printf(dev, "using %s space register mapping\n", 45805bd8c22SMaxime Henrion sc->fxp_spec == fxp_res_spec_mem ? "memory" : "I/O"); 4596182fdbdSPeter Wemm } 4606182fdbdSPeter Wemm 461f7788e8eSJonathan Lemon /* 462f7788e8eSJonathan Lemon * Reset to a stable state. 463f7788e8eSJonathan Lemon */ 464f7788e8eSJonathan Lemon CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET); 465f7788e8eSJonathan Lemon DELAY(10); 466f7788e8eSJonathan Lemon 467f7788e8eSJonathan Lemon /* 468f7788e8eSJonathan Lemon * Find out how large of an SEEPROM we have. 469f7788e8eSJonathan Lemon */ 470f7788e8eSJonathan Lemon fxp_autosize_eeprom(sc); 471f7788e8eSJonathan Lemon 472f7788e8eSJonathan Lemon /* 47393b6e2e6SMaxime Henrion * Find out the chip revision; lump all 82557 revs together. 47493b6e2e6SMaxime Henrion */ 47593b6e2e6SMaxime Henrion fxp_read_eeprom(sc, &data, 5, 1); 47693b6e2e6SMaxime Henrion if ((data >> 8) == 1) 47793b6e2e6SMaxime Henrion sc->revision = FXP_REV_82557; 47893b6e2e6SMaxime Henrion else 47993b6e2e6SMaxime Henrion sc->revision = pci_get_revid(dev); 48093b6e2e6SMaxime Henrion 48193b6e2e6SMaxime Henrion /* 4823bd07cfdSJonathan Lemon * Determine whether we must use the 503 serial interface. 483f7788e8eSJonathan Lemon */ 484f7788e8eSJonathan Lemon fxp_read_eeprom(sc, &data, 6, 1); 48593b6e2e6SMaxime Henrion if (sc->revision == FXP_REV_82557 && (data & FXP_PHY_DEVICE_MASK) != 0 4864ed53076SMaxime Henrion && (data & FXP_PHY_SERIAL_ONLY)) 487dedabebfSJonathan Lemon sc->flags |= FXP_FLAG_SERIAL_MEDIA; 488f7788e8eSJonathan Lemon 4890f1db1d6SMaxime Henrion SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev), 4900f1db1d6SMaxime Henrion SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), 49150a33b6aSPawel Jakub Dawidek OID_AUTO, "int_delay", CTLTYPE_INT | CTLFLAG_RW, 492858b84f5SPoul-Henning Kamp &sc->tunable_int_delay, 0, sysctl_hw_fxp_int_delay, "I", 49372a32a26SJonathan Lemon "FXP driver receive interrupt microcode bundling delay"); 4940f1db1d6SMaxime Henrion SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev), 4950f1db1d6SMaxime Henrion SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), 49650a33b6aSPawel Jakub Dawidek OID_AUTO, "bundle_max", CTLTYPE_INT | CTLFLAG_RW, 497858b84f5SPoul-Henning Kamp &sc->tunable_bundle_max, 0, sysctl_hw_fxp_bundle_max, "I", 49872a32a26SJonathan Lemon "FXP driver receive interrupt microcode bundle size limit"); 4990f1db1d6SMaxime Henrion SYSCTL_ADD_INT(device_get_sysctl_ctx(dev), 5000f1db1d6SMaxime Henrion SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), 5010f1db1d6SMaxime Henrion OID_AUTO, "rnr", CTLFLAG_RD, &sc->rnr, 0, 5020f1db1d6SMaxime Henrion "FXP RNR events"); 5030f1db1d6SMaxime Henrion SYSCTL_ADD_INT(device_get_sysctl_ctx(dev), 5040f1db1d6SMaxime Henrion SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), 5050f1db1d6SMaxime Henrion OID_AUTO, "noflow", CTLFLAG_RW, &sc->tunable_noflow, 0, 5060f1db1d6SMaxime Henrion "FXP flow control disabled"); 50772a32a26SJonathan Lemon 50872a32a26SJonathan Lemon /* 50972a32a26SJonathan Lemon * Pull in device tunables. 51072a32a26SJonathan Lemon */ 51172a32a26SJonathan Lemon sc->tunable_int_delay = TUNABLE_INT_DELAY; 51272a32a26SJonathan Lemon sc->tunable_bundle_max = TUNABLE_BUNDLE_MAX; 51303edfff3SRobert Watson sc->tunable_noflow = 1; 51472a32a26SJonathan Lemon (void) resource_int_value(device_get_name(dev), device_get_unit(dev), 51572a32a26SJonathan Lemon "int_delay", &sc->tunable_int_delay); 51672a32a26SJonathan Lemon (void) resource_int_value(device_get_name(dev), device_get_unit(dev), 51772a32a26SJonathan Lemon "bundle_max", &sc->tunable_bundle_max); 5180f1db1d6SMaxime Henrion (void) resource_int_value(device_get_name(dev), device_get_unit(dev), 5190f1db1d6SMaxime Henrion "noflow", &sc->tunable_noflow); 5200f1db1d6SMaxime Henrion sc->rnr = 0; 52172a32a26SJonathan Lemon 52272a32a26SJonathan Lemon /* 5232e2b8238SJonathan Lemon * Enable workarounds for certain chip revision deficiencies. 52400c4116bSJonathan Lemon * 52572a32a26SJonathan Lemon * Systems based on the ICH2/ICH2-M chip from Intel, and possibly 52672a32a26SJonathan Lemon * some systems based a normal 82559 design, have a defect where 52772a32a26SJonathan Lemon * the chip can cause a PCI protocol violation if it receives 52800c4116bSJonathan Lemon * a CU_RESUME command when it is entering the IDLE state. The 52900c4116bSJonathan Lemon * workaround is to disable Dynamic Standby Mode, so the chip never 53000c4116bSJonathan Lemon * deasserts CLKRUN#, and always remains in an active state. 53100c4116bSJonathan Lemon * 53200c4116bSJonathan Lemon * See Intel 82801BA/82801BAM Specification Update, Errata #30. 5332e2b8238SJonathan Lemon */ 5342e2b8238SJonathan Lemon i = pci_get_device(dev); 53572a32a26SJonathan Lemon if (i == 0x2449 || (i > 0x1030 && i < 0x1039) || 53672a32a26SJonathan Lemon sc->revision >= FXP_REV_82559_A0) { 53700c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, 10, 1); 53800c4116bSJonathan Lemon if (data & 0x02) { /* STB enable */ 53974d1ed23SMaxime Henrion uint16_t cksum; 54000c4116bSJonathan Lemon int i; 54100c4116bSJonathan Lemon 54200c4116bSJonathan Lemon device_printf(dev, 543001cfa92SJonathan Lemon "Disabling dynamic standby mode in EEPROM\n"); 54400c4116bSJonathan Lemon data &= ~0x02; 54500c4116bSJonathan Lemon fxp_write_eeprom(sc, &data, 10, 1); 54600c4116bSJonathan Lemon device_printf(dev, "New EEPROM ID: 0x%x\n", data); 54700c4116bSJonathan Lemon cksum = 0; 54800c4116bSJonathan Lemon for (i = 0; i < (1 << sc->eeprom_size) - 1; i++) { 54900c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, i, 1); 55000c4116bSJonathan Lemon cksum += data; 55100c4116bSJonathan Lemon } 55200c4116bSJonathan Lemon i = (1 << sc->eeprom_size) - 1; 55300c4116bSJonathan Lemon cksum = 0xBABA - cksum; 55400c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, i, 1); 55500c4116bSJonathan Lemon fxp_write_eeprom(sc, &cksum, i, 1); 55600c4116bSJonathan Lemon device_printf(dev, 55700c4116bSJonathan Lemon "EEPROM checksum @ 0x%x: 0x%x -> 0x%x\n", 55800c4116bSJonathan Lemon i, data, cksum); 55900c4116bSJonathan Lemon #if 1 56000c4116bSJonathan Lemon /* 56100c4116bSJonathan Lemon * If the user elects to continue, try the software 56200c4116bSJonathan Lemon * workaround, as it is better than nothing. 56300c4116bSJonathan Lemon */ 5642e2b8238SJonathan Lemon sc->flags |= FXP_FLAG_CU_RESUME_BUG; 56500c4116bSJonathan Lemon #endif 56600c4116bSJonathan Lemon } 56700c4116bSJonathan Lemon } 5682e2b8238SJonathan Lemon 5692e2b8238SJonathan Lemon /* 5703bd07cfdSJonathan Lemon * If we are not a 82557 chip, we can enable extended features. 5713bd07cfdSJonathan Lemon */ 57272a32a26SJonathan Lemon if (sc->revision != FXP_REV_82557) { 5733bd07cfdSJonathan Lemon /* 57474396a0aSJonathan Lemon * If MWI is enabled in the PCI configuration, and there 57574396a0aSJonathan Lemon * is a valid cacheline size (8 or 16 dwords), then tell 57674396a0aSJonathan Lemon * the board to turn on MWI. 5773bd07cfdSJonathan Lemon */ 57874396a0aSJonathan Lemon if (val & PCIM_CMD_MWRICEN && 57974396a0aSJonathan Lemon pci_read_config(dev, PCIR_CACHELNSZ, 1) != 0) 5803bd07cfdSJonathan Lemon sc->flags |= FXP_FLAG_MWI_ENABLE; 5813bd07cfdSJonathan Lemon 5823bd07cfdSJonathan Lemon /* turn on the extended TxCB feature */ 5833bd07cfdSJonathan Lemon sc->flags |= FXP_FLAG_EXT_TXCB; 58444e0bc11SYaroslav Tykhiy 58544e0bc11SYaroslav Tykhiy /* enable reception of long frames for VLAN */ 58644e0bc11SYaroslav Tykhiy sc->flags |= FXP_FLAG_LONG_PKT_EN; 58744e0bc11SYaroslav Tykhiy } else { 58844e0bc11SYaroslav Tykhiy /* a hack to get long VLAN frames on a 82557 */ 58944e0bc11SYaroslav Tykhiy sc->flags |= FXP_FLAG_SAVE_BAD; 5903bd07cfdSJonathan Lemon } 5913bd07cfdSJonathan Lemon 5923bd07cfdSJonathan Lemon /* 593c8bca6dcSBill Paul * Enable use of extended RFDs and TCBs for 82550 594c8bca6dcSBill Paul * and later chips. Note: we need extended TXCB support 595c8bca6dcSBill Paul * too, but that's already enabled by the code above. 596c8bca6dcSBill Paul * Be careful to do this only on the right devices. 597c8bca6dcSBill Paul */ 598507feeafSMaxime Henrion if (sc->revision == FXP_REV_82550 || sc->revision == FXP_REV_82550_C || 599507feeafSMaxime Henrion sc->revision == FXP_REV_82551_E || sc->revision == FXP_REV_82551_F 600507feeafSMaxime Henrion || sc->revision == FXP_REV_82551_10) { 601c8bca6dcSBill Paul sc->rfa_size = sizeof (struct fxp_rfa); 602c8bca6dcSBill Paul sc->tx_cmd = FXP_CB_COMMAND_IPCBXMIT; 603c8bca6dcSBill Paul sc->flags |= FXP_FLAG_EXT_RFA; 604c8bca6dcSBill Paul } else { 605c8bca6dcSBill Paul sc->rfa_size = sizeof (struct fxp_rfa) - FXP_RFAX_LEN; 606c8bca6dcSBill Paul sc->tx_cmd = FXP_CB_COMMAND_XMIT; 607c8bca6dcSBill Paul } 608c8bca6dcSBill Paul 609c8bca6dcSBill Paul /* 610b2badf02SMaxime Henrion * Allocate DMA tags and DMA safe memory. 611b2badf02SMaxime Henrion */ 61240c20505SMaxime Henrion sc->maxtxseg = FXP_NTXSEG; 61340c20505SMaxime Henrion if (sc->flags & FXP_FLAG_EXT_RFA) 61440c20505SMaxime Henrion sc->maxtxseg--; 615c2175ff5SMarius Strobl error = bus_dma_tag_create(bus_get_dma_tag(dev), 2, 0, 616c2175ff5SMarius Strobl BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 617c2175ff5SMarius Strobl MCLBYTES * sc->maxtxseg, sc->maxtxseg, MCLBYTES, 0, 618c2175ff5SMarius Strobl busdma_lock_mutex, &Giant, &sc->fxp_mtag); 619b2badf02SMaxime Henrion if (error) { 620b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 621b2badf02SMaxime Henrion goto fail; 622b2badf02SMaxime Henrion } 623b2badf02SMaxime Henrion 624c2175ff5SMarius Strobl error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0, 625c2175ff5SMarius Strobl BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 626c2175ff5SMarius Strobl sizeof(struct fxp_stats), 1, sizeof(struct fxp_stats), 0, 627c2175ff5SMarius Strobl busdma_lock_mutex, &Giant, &sc->fxp_stag); 628b2badf02SMaxime Henrion if (error) { 629b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 630b2badf02SMaxime Henrion goto fail; 631b2badf02SMaxime Henrion } 632b2badf02SMaxime Henrion 633b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->fxp_stag, (void **)&sc->fxp_stats, 634aafb3ebbSMaxime Henrion BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->fxp_smap); 635b2badf02SMaxime Henrion if (error) 6364953bccaSNate Lawson goto fail; 637b2badf02SMaxime Henrion error = bus_dmamap_load(sc->fxp_stag, sc->fxp_smap, sc->fxp_stats, 638b2badf02SMaxime Henrion sizeof(struct fxp_stats), fxp_dma_map_addr, &sc->stats_addr, 0); 639b2badf02SMaxime Henrion if (error) { 640b2badf02SMaxime Henrion device_printf(dev, "could not map the stats buffer\n"); 641b2badf02SMaxime Henrion goto fail; 642b2badf02SMaxime Henrion } 643b2badf02SMaxime Henrion 644c2175ff5SMarius Strobl error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0, 645c2175ff5SMarius Strobl BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 646c2175ff5SMarius Strobl FXP_TXCB_SZ, 1, FXP_TXCB_SZ, 0, 647c2175ff5SMarius Strobl busdma_lock_mutex, &Giant, &sc->cbl_tag); 648b2badf02SMaxime Henrion if (error) { 649b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 650b2badf02SMaxime Henrion goto fail; 651b2badf02SMaxime Henrion } 652b2badf02SMaxime Henrion 653b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->cbl_tag, (void **)&sc->fxp_desc.cbl_list, 654aafb3ebbSMaxime Henrion BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->cbl_map); 655b2badf02SMaxime Henrion if (error) 6564953bccaSNate Lawson goto fail; 657b2badf02SMaxime Henrion 658b2badf02SMaxime Henrion error = bus_dmamap_load(sc->cbl_tag, sc->cbl_map, 659b2badf02SMaxime Henrion sc->fxp_desc.cbl_list, FXP_TXCB_SZ, fxp_dma_map_addr, 660b2badf02SMaxime Henrion &sc->fxp_desc.cbl_addr, 0); 661b2badf02SMaxime Henrion if (error) { 662b2badf02SMaxime Henrion device_printf(dev, "could not map DMA memory\n"); 663b2badf02SMaxime Henrion goto fail; 664b2badf02SMaxime Henrion } 665b2badf02SMaxime Henrion 666c2175ff5SMarius Strobl error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0, 667c2175ff5SMarius Strobl BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 668c2175ff5SMarius Strobl sizeof(struct fxp_cb_mcs), 1, sizeof(struct fxp_cb_mcs), 0, 669c2175ff5SMarius Strobl busdma_lock_mutex, &Giant, &sc->mcs_tag); 670b2badf02SMaxime Henrion if (error) { 671b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 672b2badf02SMaxime Henrion goto fail; 673b2badf02SMaxime Henrion } 674b2badf02SMaxime Henrion 675b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->mcs_tag, (void **)&sc->mcsp, 676b2badf02SMaxime Henrion BUS_DMA_NOWAIT, &sc->mcs_map); 677b2badf02SMaxime Henrion if (error) 6784953bccaSNate Lawson goto fail; 679b2badf02SMaxime Henrion error = bus_dmamap_load(sc->mcs_tag, sc->mcs_map, sc->mcsp, 680b2badf02SMaxime Henrion sizeof(struct fxp_cb_mcs), fxp_dma_map_addr, &sc->mcs_addr, 0); 681b2badf02SMaxime Henrion if (error) { 682b2badf02SMaxime Henrion device_printf(dev, "can't map the multicast setup command\n"); 683b2badf02SMaxime Henrion goto fail; 684b2badf02SMaxime Henrion } 685b2badf02SMaxime Henrion 686b2badf02SMaxime Henrion /* 6876720ebccSMaxime Henrion * Pre-allocate the TX DMA maps and setup the pointers to 6886720ebccSMaxime Henrion * the TX command blocks. 689b2badf02SMaxime Henrion */ 6906720ebccSMaxime Henrion txp = sc->fxp_desc.tx_list; 6916720ebccSMaxime Henrion tcbp = sc->fxp_desc.cbl_list; 6924cec1653SMaxime Henrion for (i = 0; i < FXP_NTXCB; i++) { 6936720ebccSMaxime Henrion txp[i].tx_cb = tcbp + i; 6946720ebccSMaxime Henrion error = bus_dmamap_create(sc->fxp_mtag, 0, &txp[i].tx_map); 695b2badf02SMaxime Henrion if (error) { 696b2badf02SMaxime Henrion device_printf(dev, "can't create DMA map for TX\n"); 697b2badf02SMaxime Henrion goto fail; 698b2badf02SMaxime Henrion } 699b2badf02SMaxime Henrion } 700b2badf02SMaxime Henrion error = bus_dmamap_create(sc->fxp_mtag, 0, &sc->spare_map); 701b2badf02SMaxime Henrion if (error) { 702b2badf02SMaxime Henrion device_printf(dev, "can't create spare DMA map\n"); 703b2badf02SMaxime Henrion goto fail; 704b2badf02SMaxime Henrion } 705b2badf02SMaxime Henrion 706b2badf02SMaxime Henrion /* 707b2badf02SMaxime Henrion * Pre-allocate our receive buffers. 708b2badf02SMaxime Henrion */ 709b2badf02SMaxime Henrion sc->fxp_desc.rx_head = sc->fxp_desc.rx_tail = NULL; 710b2badf02SMaxime Henrion for (i = 0; i < FXP_NRFABUFS; i++) { 711b2badf02SMaxime Henrion rxp = &sc->fxp_desc.rx_list[i]; 712b2badf02SMaxime Henrion error = bus_dmamap_create(sc->fxp_mtag, 0, &rxp->rx_map); 713b2badf02SMaxime Henrion if (error) { 714b2badf02SMaxime Henrion device_printf(dev, "can't create DMA map for RX\n"); 715b2badf02SMaxime Henrion goto fail; 716b2badf02SMaxime Henrion } 7174953bccaSNate Lawson if (fxp_add_rfabuf(sc, rxp) != 0) { 7184953bccaSNate Lawson error = ENOMEM; 7194953bccaSNate Lawson goto fail; 7204953bccaSNate Lawson } 721b2badf02SMaxime Henrion } 722b2badf02SMaxime Henrion 723b2badf02SMaxime Henrion /* 724f7788e8eSJonathan Lemon * Read MAC address. 725f7788e8eSJonathan Lemon */ 72683e6547dSMaxime Henrion fxp_read_eeprom(sc, myea, 0, 3); 727fc74a9f9SBrooks Davis eaddr[0] = myea[0] & 0xff; 728fc74a9f9SBrooks Davis eaddr[1] = myea[0] >> 8; 729fc74a9f9SBrooks Davis eaddr[2] = myea[1] & 0xff; 730fc74a9f9SBrooks Davis eaddr[3] = myea[1] >> 8; 731fc74a9f9SBrooks Davis eaddr[4] = myea[2] & 0xff; 732fc74a9f9SBrooks Davis eaddr[5] = myea[2] >> 8; 733f7788e8eSJonathan Lemon if (bootverbose) { 7342e2b8238SJonathan Lemon device_printf(dev, "PCI IDs: %04x %04x %04x %04x %04x\n", 735f7788e8eSJonathan Lemon pci_get_vendor(dev), pci_get_device(dev), 7362e2b8238SJonathan Lemon pci_get_subvendor(dev), pci_get_subdevice(dev), 7372e2b8238SJonathan Lemon pci_get_revid(dev)); 73872a32a26SJonathan Lemon fxp_read_eeprom(sc, &data, 10, 1); 73972a32a26SJonathan Lemon device_printf(dev, "Dynamic Standby mode is %s\n", 74072a32a26SJonathan Lemon data & 0x02 ? "enabled" : "disabled"); 741f7788e8eSJonathan Lemon } 742f7788e8eSJonathan Lemon 743f7788e8eSJonathan Lemon /* 744f7788e8eSJonathan Lemon * If this is only a 10Mbps device, then there is no MII, and 745f7788e8eSJonathan Lemon * the PHY will use a serial interface instead. 746f7788e8eSJonathan Lemon * 747f7788e8eSJonathan Lemon * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter 748f7788e8eSJonathan Lemon * doesn't have a programming interface of any sort. The 749f7788e8eSJonathan Lemon * media is sensed automatically based on how the link partner 750f7788e8eSJonathan Lemon * is configured. This is, in essence, manual configuration. 751f7788e8eSJonathan Lemon */ 752f7788e8eSJonathan Lemon if (sc->flags & FXP_FLAG_SERIAL_MEDIA) { 753f7788e8eSJonathan Lemon ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL); 754f7788e8eSJonathan Lemon ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL); 755f7788e8eSJonathan Lemon } else { 756f7788e8eSJonathan Lemon if (mii_phy_probe(dev, &sc->miibus, fxp_ifmedia_upd, 757f7788e8eSJonathan Lemon fxp_ifmedia_sts)) { 758f7788e8eSJonathan Lemon device_printf(dev, "MII without any PHY!\n"); 7596182fdbdSPeter Wemm error = ENXIO; 760ba8c6fd5SDavid Greenman goto fail; 761a17c678eSDavid Greenman } 762f7788e8eSJonathan Lemon } 763dccee1a1SDavid Greenman 7649bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 765fb583156SDavid Greenman ifp->if_init = fxp_init; 766ba8c6fd5SDavid Greenman ifp->if_softc = sc; 767ba8c6fd5SDavid Greenman ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 768ba8c6fd5SDavid Greenman ifp->if_ioctl = fxp_ioctl; 769ba8c6fd5SDavid Greenman ifp->if_start = fxp_start; 770a17c678eSDavid Greenman 7715fe9116bSYaroslav Tykhiy ifp->if_capabilities = ifp->if_capenable = 0; 7725fe9116bSYaroslav Tykhiy 773c8bca6dcSBill Paul /* Enable checksum offload for 82550 or better chips */ 774c8bca6dcSBill Paul if (sc->flags & FXP_FLAG_EXT_RFA) { 775c8bca6dcSBill Paul ifp->if_hwassist = FXP_CSUM_FEATURES; 7765fe9116bSYaroslav Tykhiy ifp->if_capabilities |= IFCAP_HWCSUM; 7775fe9116bSYaroslav Tykhiy ifp->if_capenable |= IFCAP_HWCSUM; 778c8bca6dcSBill Paul } 779c8bca6dcSBill Paul 780fb917226SRuslan Ermilov #ifdef DEVICE_POLLING 781fb917226SRuslan Ermilov /* Inform the world we support polling. */ 782fb917226SRuslan Ermilov ifp->if_capabilities |= IFCAP_POLLING; 783fb917226SRuslan Ermilov #endif 784fb917226SRuslan Ermilov 785dfe61cf1SDavid Greenman /* 7864953bccaSNate Lawson * Attach the interface. 7874953bccaSNate Lawson */ 788fc74a9f9SBrooks Davis ether_ifattach(ifp, eaddr); 7894953bccaSNate Lawson 7904953bccaSNate Lawson /* 791e8c8b728SJonathan Lemon * Tell the upper layer(s) we support long frames. 7925fe9116bSYaroslav Tykhiy * Must appear after the call to ether_ifattach() because 7935fe9116bSYaroslav Tykhiy * ether_ifattach() sets ifi_hdrlen to the default value. 794e8c8b728SJonathan Lemon */ 795e8c8b728SJonathan Lemon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 796673d9191SSam Leffler ifp->if_capabilities |= IFCAP_VLAN_MTU; 79744e0bc11SYaroslav Tykhiy ifp->if_capenable |= IFCAP_VLAN_MTU; /* the hw bits already set */ 798e8c8b728SJonathan Lemon 799483b9871SDavid Greenman /* 8003114fdb4SDavid Greenman * Let the system queue as many packets as we have available 8013114fdb4SDavid Greenman * TX descriptors. 802483b9871SDavid Greenman */ 8037929aa03SMax Laier IFQ_SET_MAXLEN(&ifp->if_snd, FXP_NTXCB - 1); 8047929aa03SMax Laier ifp->if_snd.ifq_drv_maxlen = FXP_NTXCB - 1; 8057929aa03SMax Laier IFQ_SET_READY(&ifp->if_snd); 8064a684684SDavid Greenman 807201afb0eSMaxime Henrion /* 8084953bccaSNate Lawson * Hook our interrupt after all initialization is complete. 809201afb0eSMaxime Henrion */ 81005bd8c22SMaxime Henrion error = bus_setup_intr(dev, sc->fxp_res[1], INTR_TYPE_NET | INTR_MPSAFE, 811201afb0eSMaxime Henrion fxp_intr, sc, &sc->ih); 812201afb0eSMaxime Henrion if (error) { 813201afb0eSMaxime Henrion device_printf(dev, "could not setup irq\n"); 814fc74a9f9SBrooks Davis ether_ifdetach(sc->ifp); 815201afb0eSMaxime Henrion goto fail; 816201afb0eSMaxime Henrion } 817201afb0eSMaxime Henrion 818a17c678eSDavid Greenman fail: 8191b5a39d3SBrooks Davis if (error) 820f7788e8eSJonathan Lemon fxp_release(sc); 821f7788e8eSJonathan Lemon return (error); 822f7788e8eSJonathan Lemon } 823f7788e8eSJonathan Lemon 824f7788e8eSJonathan Lemon /* 8254953bccaSNate Lawson * Release all resources. The softc lock should not be held and the 8264953bccaSNate Lawson * interrupt should already be torn down. 827f7788e8eSJonathan Lemon */ 828f7788e8eSJonathan Lemon static void 829f7788e8eSJonathan Lemon fxp_release(struct fxp_softc *sc) 830f7788e8eSJonathan Lemon { 831b2badf02SMaxime Henrion struct fxp_rx *rxp; 832b2badf02SMaxime Henrion struct fxp_tx *txp; 833b2badf02SMaxime Henrion int i; 834b2badf02SMaxime Henrion 83567fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_NOTOWNED); 836670f5d73SMaxime Henrion KASSERT(sc->ih == NULL, 837670f5d73SMaxime Henrion ("fxp_release() called with intr handle still active")); 8384953bccaSNate Lawson if (sc->miibus) 8394953bccaSNate Lawson device_delete_child(sc->dev, sc->miibus); 8404953bccaSNate Lawson bus_generic_detach(sc->dev); 8414953bccaSNate Lawson ifmedia_removeall(&sc->sc_media); 842b2badf02SMaxime Henrion if (sc->fxp_desc.cbl_list) { 843b2badf02SMaxime Henrion bus_dmamap_unload(sc->cbl_tag, sc->cbl_map); 844b2badf02SMaxime Henrion bus_dmamem_free(sc->cbl_tag, sc->fxp_desc.cbl_list, 845b2badf02SMaxime Henrion sc->cbl_map); 846b2badf02SMaxime Henrion } 847b2badf02SMaxime Henrion if (sc->fxp_stats) { 848b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_stag, sc->fxp_smap); 849b2badf02SMaxime Henrion bus_dmamem_free(sc->fxp_stag, sc->fxp_stats, sc->fxp_smap); 850b2badf02SMaxime Henrion } 851b2badf02SMaxime Henrion if (sc->mcsp) { 852b2badf02SMaxime Henrion bus_dmamap_unload(sc->mcs_tag, sc->mcs_map); 853b2badf02SMaxime Henrion bus_dmamem_free(sc->mcs_tag, sc->mcsp, sc->mcs_map); 854b2badf02SMaxime Henrion } 85505bd8c22SMaxime Henrion bus_release_resources(sc->dev, sc->fxp_spec, sc->fxp_res); 856b983c7b3SMaxime Henrion if (sc->fxp_mtag) { 857b983c7b3SMaxime Henrion for (i = 0; i < FXP_NRFABUFS; i++) { 858b983c7b3SMaxime Henrion rxp = &sc->fxp_desc.rx_list[i]; 859b983c7b3SMaxime Henrion if (rxp->rx_mbuf != NULL) { 860b983c7b3SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map, 861b983c7b3SMaxime Henrion BUS_DMASYNC_POSTREAD); 862b983c7b3SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, rxp->rx_map); 863b983c7b3SMaxime Henrion m_freem(rxp->rx_mbuf); 864b983c7b3SMaxime Henrion } 865b983c7b3SMaxime Henrion bus_dmamap_destroy(sc->fxp_mtag, rxp->rx_map); 866b983c7b3SMaxime Henrion } 867b983c7b3SMaxime Henrion bus_dmamap_destroy(sc->fxp_mtag, sc->spare_map); 868b983c7b3SMaxime Henrion for (i = 0; i < FXP_NTXCB; i++) { 869b983c7b3SMaxime Henrion txp = &sc->fxp_desc.tx_list[i]; 870b983c7b3SMaxime Henrion if (txp->tx_mbuf != NULL) { 871b983c7b3SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp->tx_map, 872b983c7b3SMaxime Henrion BUS_DMASYNC_POSTWRITE); 873b983c7b3SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, txp->tx_map); 874b983c7b3SMaxime Henrion m_freem(txp->tx_mbuf); 875b983c7b3SMaxime Henrion } 876b983c7b3SMaxime Henrion bus_dmamap_destroy(sc->fxp_mtag, txp->tx_map); 877b983c7b3SMaxime Henrion } 878c4bf1e90SMaxime Henrion bus_dma_tag_destroy(sc->fxp_mtag); 879b983c7b3SMaxime Henrion } 880c4bf1e90SMaxime Henrion if (sc->fxp_stag) 881c4bf1e90SMaxime Henrion bus_dma_tag_destroy(sc->fxp_stag); 882b2badf02SMaxime Henrion if (sc->cbl_tag) 883b2badf02SMaxime Henrion bus_dma_tag_destroy(sc->cbl_tag); 884b2badf02SMaxime Henrion if (sc->mcs_tag) 885b2badf02SMaxime Henrion bus_dma_tag_destroy(sc->mcs_tag); 886fc74a9f9SBrooks Davis if (sc->ifp) 887fc74a9f9SBrooks Davis if_free(sc->ifp); 88872a32a26SJonathan Lemon 8890f4dc94cSChuck Paterson mtx_destroy(&sc->sc_mtx); 8906182fdbdSPeter Wemm } 8916182fdbdSPeter Wemm 8926182fdbdSPeter Wemm /* 8936182fdbdSPeter Wemm * Detach interface. 8946182fdbdSPeter Wemm */ 8956182fdbdSPeter Wemm static int 8966182fdbdSPeter Wemm fxp_detach(device_t dev) 8976182fdbdSPeter Wemm { 8986182fdbdSPeter Wemm struct fxp_softc *sc = device_get_softc(dev); 8996182fdbdSPeter Wemm 90040929967SGleb Smirnoff #ifdef DEVICE_POLLING 90140929967SGleb Smirnoff if (sc->ifp->if_capenable & IFCAP_POLLING) 90240929967SGleb Smirnoff ether_poll_deregister(sc->ifp); 90340929967SGleb Smirnoff #endif 90440929967SGleb Smirnoff 9054953bccaSNate Lawson FXP_LOCK(sc); 9061d2945d5SWarner Losh sc->suspended = 1; /* Do same thing as we do for suspend */ 9076182fdbdSPeter Wemm /* 90832cd7a9cSWarner Losh * Stop DMA and drop transmit queue, but disable interrupts first. 90920f0c80fSMaxime Henrion */ 91020f0c80fSMaxime Henrion CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 91120f0c80fSMaxime Henrion fxp_stop(sc); 91232cd7a9cSWarner Losh FXP_UNLOCK(sc); 9139eda9d7aSJohn Baldwin callout_drain(&sc->stat_ch); 91420f0c80fSMaxime Henrion 9156182fdbdSPeter Wemm /* 9163212724cSJohn Baldwin * Close down routes etc. 9173212724cSJohn Baldwin */ 9183212724cSJohn Baldwin ether_ifdetach(sc->ifp); 9193212724cSJohn Baldwin 9203212724cSJohn Baldwin /* 9214953bccaSNate Lawson * Unhook interrupt before dropping lock. This is to prevent 9224953bccaSNate Lawson * races with fxp_intr(). 9236182fdbdSPeter Wemm */ 92405bd8c22SMaxime Henrion bus_teardown_intr(sc->dev, sc->fxp_res[1], sc->ih); 9254953bccaSNate Lawson sc->ih = NULL; 9266182fdbdSPeter Wemm 927f7788e8eSJonathan Lemon /* Release our allocated resources. */ 928f7788e8eSJonathan Lemon fxp_release(sc); 929f7788e8eSJonathan Lemon return (0); 930a17c678eSDavid Greenman } 931a17c678eSDavid Greenman 932a17c678eSDavid Greenman /* 9334a684684SDavid Greenman * Device shutdown routine. Called at system shutdown after sync. The 934a17c678eSDavid Greenman * main purpose of this routine is to shut off receiver DMA so that 935a17c678eSDavid Greenman * kernel memory doesn't get clobbered during warmboot. 936a17c678eSDavid Greenman */ 9376182fdbdSPeter Wemm static int 9386182fdbdSPeter Wemm fxp_shutdown(device_t dev) 939a17c678eSDavid Greenman { 9403212724cSJohn Baldwin struct fxp_softc *sc = device_get_softc(dev); 9413212724cSJohn Baldwin 9426182fdbdSPeter Wemm /* 9436182fdbdSPeter Wemm * Make sure that DMA is disabled prior to reboot. Not doing 9446182fdbdSPeter Wemm * do could allow DMA to corrupt kernel memory during the 9456182fdbdSPeter Wemm * reboot before the driver initializes. 9466182fdbdSPeter Wemm */ 9473212724cSJohn Baldwin FXP_LOCK(sc); 9483212724cSJohn Baldwin fxp_stop(sc); 9493212724cSJohn Baldwin FXP_UNLOCK(sc); 950f7788e8eSJonathan Lemon return (0); 951a17c678eSDavid Greenman } 952a17c678eSDavid Greenman 9537dced78aSDavid Greenman /* 9547dced78aSDavid Greenman * Device suspend routine. Stop the interface and save some PCI 9557dced78aSDavid Greenman * settings in case the BIOS doesn't restore them properly on 9567dced78aSDavid Greenman * resume. 9577dced78aSDavid Greenman */ 9587dced78aSDavid Greenman static int 9597dced78aSDavid Greenman fxp_suspend(device_t dev) 9607dced78aSDavid Greenman { 9617dced78aSDavid Greenman struct fxp_softc *sc = device_get_softc(dev); 9627dced78aSDavid Greenman 9634953bccaSNate Lawson FXP_LOCK(sc); 9647dced78aSDavid Greenman 9657dced78aSDavid Greenman fxp_stop(sc); 9667dced78aSDavid Greenman 9677dced78aSDavid Greenman sc->suspended = 1; 9687dced78aSDavid Greenman 9694953bccaSNate Lawson FXP_UNLOCK(sc); 970f7788e8eSJonathan Lemon return (0); 9717dced78aSDavid Greenman } 9727dced78aSDavid Greenman 9737dced78aSDavid Greenman /* 97467ba6566SWarner Losh * Device resume routine. re-enable busmastering, and restart the interface if 9757dced78aSDavid Greenman * appropriate. 9767dced78aSDavid Greenman */ 9777dced78aSDavid Greenman static int 9787dced78aSDavid Greenman fxp_resume(device_t dev) 9797dced78aSDavid Greenman { 9807dced78aSDavid Greenman struct fxp_softc *sc = device_get_softc(dev); 981fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 9827dced78aSDavid Greenman 9834953bccaSNate Lawson FXP_LOCK(sc); 9847dced78aSDavid Greenman 9857dced78aSDavid Greenman CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET); 9867dced78aSDavid Greenman DELAY(10); 9877dced78aSDavid Greenman 9887dced78aSDavid Greenman /* reinitialize interface if necessary */ 9897dced78aSDavid Greenman if (ifp->if_flags & IFF_UP) 9904953bccaSNate Lawson fxp_init_body(sc); 9917dced78aSDavid Greenman 9927dced78aSDavid Greenman sc->suspended = 0; 9937dced78aSDavid Greenman 9944953bccaSNate Lawson FXP_UNLOCK(sc); 995ba8c6fd5SDavid Greenman return (0); 996f7788e8eSJonathan Lemon } 997ba8c6fd5SDavid Greenman 99800c4116bSJonathan Lemon static void 99900c4116bSJonathan Lemon fxp_eeprom_shiftin(struct fxp_softc *sc, int data, int length) 100000c4116bSJonathan Lemon { 100174d1ed23SMaxime Henrion uint16_t reg; 100200c4116bSJonathan Lemon int x; 100300c4116bSJonathan Lemon 100400c4116bSJonathan Lemon /* 100500c4116bSJonathan Lemon * Shift in data. 100600c4116bSJonathan Lemon */ 100700c4116bSJonathan Lemon for (x = 1 << (length - 1); x; x >>= 1) { 100800c4116bSJonathan Lemon if (data & x) 100900c4116bSJonathan Lemon reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI; 101000c4116bSJonathan Lemon else 101100c4116bSJonathan Lemon reg = FXP_EEPROM_EECS; 101200c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 101300c4116bSJonathan Lemon DELAY(1); 101400c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 101500c4116bSJonathan Lemon DELAY(1); 101600c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 101700c4116bSJonathan Lemon DELAY(1); 101800c4116bSJonathan Lemon } 101900c4116bSJonathan Lemon } 102000c4116bSJonathan Lemon 1021f7788e8eSJonathan Lemon /* 1022f7788e8eSJonathan Lemon * Read from the serial EEPROM. Basically, you manually shift in 1023f7788e8eSJonathan Lemon * the read opcode (one bit at a time) and then shift in the address, 1024f7788e8eSJonathan Lemon * and then you shift out the data (all of this one bit at a time). 1025f7788e8eSJonathan Lemon * The word size is 16 bits, so you have to provide the address for 1026f7788e8eSJonathan Lemon * every 16 bits of data. 1027f7788e8eSJonathan Lemon */ 102874d1ed23SMaxime Henrion static uint16_t 1029f7788e8eSJonathan Lemon fxp_eeprom_getword(struct fxp_softc *sc, int offset, int autosize) 1030f7788e8eSJonathan Lemon { 103174d1ed23SMaxime Henrion uint16_t reg, data; 1032f7788e8eSJonathan Lemon int x; 1033ba8c6fd5SDavid Greenman 1034f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 1035f7788e8eSJonathan Lemon /* 1036f7788e8eSJonathan Lemon * Shift in read opcode. 1037f7788e8eSJonathan Lemon */ 103800c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3); 1039f7788e8eSJonathan Lemon /* 1040f7788e8eSJonathan Lemon * Shift in address. 1041f7788e8eSJonathan Lemon */ 1042f7788e8eSJonathan Lemon data = 0; 1043f7788e8eSJonathan Lemon for (x = 1 << (sc->eeprom_size - 1); x; x >>= 1) { 1044f7788e8eSJonathan Lemon if (offset & x) 1045f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI; 1046f7788e8eSJonathan Lemon else 1047f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS; 1048f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1049f7788e8eSJonathan Lemon DELAY(1); 1050f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 1051f7788e8eSJonathan Lemon DELAY(1); 1052f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1053f7788e8eSJonathan Lemon DELAY(1); 1054f7788e8eSJonathan Lemon reg = CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO; 1055f7788e8eSJonathan Lemon data++; 1056f7788e8eSJonathan Lemon if (autosize && reg == 0) { 1057f7788e8eSJonathan Lemon sc->eeprom_size = data; 1058f7788e8eSJonathan Lemon break; 1059f7788e8eSJonathan Lemon } 1060f7788e8eSJonathan Lemon } 1061f7788e8eSJonathan Lemon /* 1062f7788e8eSJonathan Lemon * Shift out data. 1063f7788e8eSJonathan Lemon */ 1064f7788e8eSJonathan Lemon data = 0; 1065f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS; 1066f7788e8eSJonathan Lemon for (x = 1 << 15; x; x >>= 1) { 1067f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 1068f7788e8eSJonathan Lemon DELAY(1); 1069f7788e8eSJonathan Lemon if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO) 1070f7788e8eSJonathan Lemon data |= x; 1071f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1072f7788e8eSJonathan Lemon DELAY(1); 1073f7788e8eSJonathan Lemon } 1074f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 1075f7788e8eSJonathan Lemon DELAY(1); 1076f7788e8eSJonathan Lemon 1077f7788e8eSJonathan Lemon return (data); 1078ba8c6fd5SDavid Greenman } 1079ba8c6fd5SDavid Greenman 108000c4116bSJonathan Lemon static void 108174d1ed23SMaxime Henrion fxp_eeprom_putword(struct fxp_softc *sc, int offset, uint16_t data) 108200c4116bSJonathan Lemon { 108300c4116bSJonathan Lemon int i; 108400c4116bSJonathan Lemon 108500c4116bSJonathan Lemon /* 108600c4116bSJonathan Lemon * Erase/write enable. 108700c4116bSJonathan Lemon */ 108800c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 108900c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x4, 3); 109000c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x03 << (sc->eeprom_size - 2), sc->eeprom_size); 109100c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 109200c4116bSJonathan Lemon DELAY(1); 109300c4116bSJonathan Lemon /* 109400c4116bSJonathan Lemon * Shift in write opcode, address, data. 109500c4116bSJonathan Lemon */ 109600c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 109700c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_WRITE, 3); 109800c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, offset, sc->eeprom_size); 109900c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, data, 16); 110000c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 110100c4116bSJonathan Lemon DELAY(1); 110200c4116bSJonathan Lemon /* 110300c4116bSJonathan Lemon * Wait for EEPROM to finish up. 110400c4116bSJonathan Lemon */ 110500c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 110600c4116bSJonathan Lemon DELAY(1); 110700c4116bSJonathan Lemon for (i = 0; i < 1000; i++) { 110800c4116bSJonathan Lemon if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO) 110900c4116bSJonathan Lemon break; 111000c4116bSJonathan Lemon DELAY(50); 111100c4116bSJonathan Lemon } 111200c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 111300c4116bSJonathan Lemon DELAY(1); 111400c4116bSJonathan Lemon /* 111500c4116bSJonathan Lemon * Erase/write disable. 111600c4116bSJonathan Lemon */ 111700c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 111800c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x4, 3); 111900c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0, sc->eeprom_size); 112000c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 112100c4116bSJonathan Lemon DELAY(1); 112200c4116bSJonathan Lemon } 112300c4116bSJonathan Lemon 1124ba8c6fd5SDavid Greenman /* 1125e9bf2fa7SDavid Greenman * From NetBSD: 1126e9bf2fa7SDavid Greenman * 1127e9bf2fa7SDavid Greenman * Figure out EEPROM size. 1128e9bf2fa7SDavid Greenman * 1129e9bf2fa7SDavid Greenman * 559's can have either 64-word or 256-word EEPROMs, the 558 1130e9bf2fa7SDavid Greenman * datasheet only talks about 64-word EEPROMs, and the 557 datasheet 1131e9bf2fa7SDavid Greenman * talks about the existance of 16 to 256 word EEPROMs. 1132e9bf2fa7SDavid Greenman * 1133e9bf2fa7SDavid Greenman * The only known sizes are 64 and 256, where the 256 version is used 1134e9bf2fa7SDavid Greenman * by CardBus cards to store CIS information. 1135e9bf2fa7SDavid Greenman * 1136e9bf2fa7SDavid Greenman * The address is shifted in msb-to-lsb, and after the last 1137e9bf2fa7SDavid Greenman * address-bit the EEPROM is supposed to output a `dummy zero' bit, 1138e9bf2fa7SDavid Greenman * after which follows the actual data. We try to detect this zero, by 1139e9bf2fa7SDavid Greenman * probing the data-out bit in the EEPROM control register just after 1140e9bf2fa7SDavid Greenman * having shifted in a bit. If the bit is zero, we assume we've 1141e9bf2fa7SDavid Greenman * shifted enough address bits. The data-out should be tri-state, 1142e9bf2fa7SDavid Greenman * before this, which should translate to a logical one. 1143e9bf2fa7SDavid Greenman */ 1144e9bf2fa7SDavid Greenman static void 1145f7788e8eSJonathan Lemon fxp_autosize_eeprom(struct fxp_softc *sc) 1146e9bf2fa7SDavid Greenman { 1147e9bf2fa7SDavid Greenman 1148f7788e8eSJonathan Lemon /* guess maximum size of 256 words */ 1149f7788e8eSJonathan Lemon sc->eeprom_size = 8; 1150f7788e8eSJonathan Lemon 1151f7788e8eSJonathan Lemon /* autosize */ 1152f7788e8eSJonathan Lemon (void) fxp_eeprom_getword(sc, 0, 1); 1153e9bf2fa7SDavid Greenman } 1154f7788e8eSJonathan Lemon 1155ba8c6fd5SDavid Greenman static void 1156f7788e8eSJonathan Lemon fxp_read_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words) 1157ba8c6fd5SDavid Greenman { 1158f7788e8eSJonathan Lemon int i; 1159ba8c6fd5SDavid Greenman 1160f7788e8eSJonathan Lemon for (i = 0; i < words; i++) 1161f7788e8eSJonathan Lemon data[i] = fxp_eeprom_getword(sc, offset + i, 0); 1162ba8c6fd5SDavid Greenman } 1163ba8c6fd5SDavid Greenman 116400c4116bSJonathan Lemon static void 116500c4116bSJonathan Lemon fxp_write_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words) 116600c4116bSJonathan Lemon { 116700c4116bSJonathan Lemon int i; 116800c4116bSJonathan Lemon 116900c4116bSJonathan Lemon for (i = 0; i < words; i++) 117000c4116bSJonathan Lemon fxp_eeprom_putword(sc, offset + i, data[i]); 117100c4116bSJonathan Lemon } 117200c4116bSJonathan Lemon 1173a17c678eSDavid Greenman /* 11744953bccaSNate Lawson * Grab the softc lock and call the real fxp_start_body() routine 1175a17c678eSDavid Greenman */ 1176a17c678eSDavid Greenman static void 1177f7788e8eSJonathan Lemon fxp_start(struct ifnet *ifp) 1178a17c678eSDavid Greenman { 11799b44ff22SGarrett Wollman struct fxp_softc *sc = ifp->if_softc; 11804953bccaSNate Lawson 11814953bccaSNate Lawson FXP_LOCK(sc); 11824953bccaSNate Lawson fxp_start_body(ifp); 11834953bccaSNate Lawson FXP_UNLOCK(sc); 11844953bccaSNate Lawson } 11854953bccaSNate Lawson 11864953bccaSNate Lawson /* 11874953bccaSNate Lawson * Start packet transmission on the interface. 11884953bccaSNate Lawson * This routine must be called with the softc lock held, and is an 11894953bccaSNate Lawson * internal entry point only. 11904953bccaSNate Lawson */ 11914953bccaSNate Lawson static void 11924953bccaSNate Lawson fxp_start_body(struct ifnet *ifp) 11934953bccaSNate Lawson { 11944953bccaSNate Lawson struct fxp_softc *sc = ifp->if_softc; 1195b2badf02SMaxime Henrion struct mbuf *mb_head; 119640c20505SMaxime Henrion int error, txqueued; 1197a17c678eSDavid Greenman 119867fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 119940c20505SMaxime Henrion 1200a17c678eSDavid Greenman /* 1201483b9871SDavid Greenman * See if we need to suspend xmit until the multicast filter 1202483b9871SDavid Greenman * has been reprogrammed (which can only be done at the head 1203483b9871SDavid Greenman * of the command chain). 1204a17c678eSDavid Greenman */ 120540c20505SMaxime Henrion if (sc->need_mcsetup) 1206a17c678eSDavid Greenman return; 1207483b9871SDavid Greenman 1208483b9871SDavid Greenman /* 1209483b9871SDavid Greenman * We're finished if there is nothing more to add to the list or if 1210483b9871SDavid Greenman * we're all filled up with buffers to transmit. 12113114fdb4SDavid Greenman * NOTE: One TxCB is reserved to guarantee that fxp_mc_setup() can add 12123114fdb4SDavid Greenman * a NOP command when needed. 1213483b9871SDavid Greenman */ 121440c20505SMaxime Henrion txqueued = 0; 12157929aa03SMax Laier while (!IFQ_DRV_IS_EMPTY(&ifp->if_snd) && 12167929aa03SMax Laier sc->tx_queued < FXP_NTXCB - 1) { 1217483b9871SDavid Greenman 1218dfe61cf1SDavid Greenman /* 1219dfe61cf1SDavid Greenman * Grab a packet to transmit. 1220dfe61cf1SDavid Greenman */ 12217929aa03SMax Laier IFQ_DRV_DEQUEUE(&ifp->if_snd, mb_head); 12227929aa03SMax Laier if (mb_head == NULL) 12237929aa03SMax Laier break; 1224a17c678eSDavid Greenman 122540c20505SMaxime Henrion error = fxp_encap(sc, mb_head); 122640c20505SMaxime Henrion if (error) 122740c20505SMaxime Henrion break; 122840c20505SMaxime Henrion txqueued = 1; 122940c20505SMaxime Henrion } 123040c20505SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 123140c20505SMaxime Henrion 123240c20505SMaxime Henrion /* 123340c20505SMaxime Henrion * We're finished. If we added to the list, issue a RESUME to get DMA 123440c20505SMaxime Henrion * going again if suspended. 123540c20505SMaxime Henrion */ 123640c20505SMaxime Henrion if (txqueued) { 123740c20505SMaxime Henrion fxp_scb_wait(sc); 123840c20505SMaxime Henrion fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME); 123940c20505SMaxime Henrion } 124040c20505SMaxime Henrion } 124140c20505SMaxime Henrion 124240c20505SMaxime Henrion static int 124340c20505SMaxime Henrion fxp_encap(struct fxp_softc *sc, struct mbuf *m_head) 124440c20505SMaxime Henrion { 124540c20505SMaxime Henrion struct ifnet *ifp; 124640c20505SMaxime Henrion struct mbuf *m; 124740c20505SMaxime Henrion struct fxp_tx *txp; 124840c20505SMaxime Henrion struct fxp_cb_tx *cbp; 124940c20505SMaxime Henrion bus_dma_segment_t segs[FXP_NTXSEG]; 125040c20505SMaxime Henrion int chainlen, error, i, nseg; 125140c20505SMaxime Henrion 125240c20505SMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 1253fc74a9f9SBrooks Davis ifp = sc->ifp; 125440c20505SMaxime Henrion 1255dfe61cf1SDavid Greenman /* 1256483b9871SDavid Greenman * Get pointer to next available tx desc. 1257dfe61cf1SDavid Greenman */ 1258b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_last->tx_next; 1259c8bca6dcSBill Paul 1260c8bca6dcSBill Paul /* 1261a35e7eaaSDon Lewis * A note in Appendix B of the Intel 8255x 10/100 Mbps 1262a35e7eaaSDon Lewis * Ethernet Controller Family Open Source Software 1263a35e7eaaSDon Lewis * Developer Manual says: 1264a35e7eaaSDon Lewis * Using software parsing is only allowed with legal 1265a35e7eaaSDon Lewis * TCP/IP or UDP/IP packets. 1266a35e7eaaSDon Lewis * ... 1267a35e7eaaSDon Lewis * For all other datagrams, hardware parsing must 1268a35e7eaaSDon Lewis * be used. 1269a35e7eaaSDon Lewis * Software parsing appears to truncate ICMP and 1270a35e7eaaSDon Lewis * fragmented UDP packets that contain one to three 1271a35e7eaaSDon Lewis * bytes in the second (and final) mbuf of the packet. 1272a35e7eaaSDon Lewis */ 1273a35e7eaaSDon Lewis if (sc->flags & FXP_FLAG_EXT_RFA) 1274a35e7eaaSDon Lewis txp->tx_cb->ipcb_ip_activation_high = 1275a35e7eaaSDon Lewis FXP_IPCB_HARDWAREPARSING_ENABLE; 1276a35e7eaaSDon Lewis 1277a35e7eaaSDon Lewis /* 1278c8bca6dcSBill Paul * Deal with TCP/IP checksum offload. Note that 1279c8bca6dcSBill Paul * in order for TCP checksum offload to work, 1280c8bca6dcSBill Paul * the pseudo header checksum must have already 1281c8bca6dcSBill Paul * been computed and stored in the checksum field 1282c8bca6dcSBill Paul * in the TCP header. The stack should have 1283c8bca6dcSBill Paul * already done this for us. 1284c8bca6dcSBill Paul */ 128540c20505SMaxime Henrion if (m_head->m_pkthdr.csum_flags) { 128640c20505SMaxime Henrion if (m_head->m_pkthdr.csum_flags & CSUM_DELAY_DATA) { 1287b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_schedule = 1288c8bca6dcSBill Paul FXP_IPCB_TCPUDP_CHECKSUM_ENABLE; 128940c20505SMaxime Henrion if (m_head->m_pkthdr.csum_flags & CSUM_TCP) 1290b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_schedule |= 1291c8bca6dcSBill Paul FXP_IPCB_TCP_PACKET; 1292c8bca6dcSBill Paul } 129340c20505SMaxime Henrion 1294c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR 1295c8bca6dcSBill Paul /* 1296c8bca6dcSBill Paul * XXX The 82550 chip appears to have trouble 1297c8bca6dcSBill Paul * dealing with IP header checksums in very small 1298c8bca6dcSBill Paul * datagrams, namely fragments from 1 to 3 bytes 1299c8bca6dcSBill Paul * in size. For example, say you want to transmit 1300c8bca6dcSBill Paul * a UDP packet of 1473 bytes. The packet will be 1301c8bca6dcSBill Paul * fragmented over two IP datagrams, the latter 1302c8bca6dcSBill Paul * containing only one byte of data. The 82550 will 1303c8bca6dcSBill Paul * botch the header checksum on the 1-byte fragment. 1304c8bca6dcSBill Paul * As long as the datagram contains 4 or more bytes 1305c8bca6dcSBill Paul * of data, you're ok. 1306c8bca6dcSBill Paul * 1307c8bca6dcSBill Paul * The following code attempts to work around this 1308c8bca6dcSBill Paul * problem: if the datagram is less than 38 bytes 1309c8bca6dcSBill Paul * in size (14 bytes ether header, 20 bytes IP header, 1310c8bca6dcSBill Paul * plus 4 bytes of data), we punt and compute the IP 1311c8bca6dcSBill Paul * header checksum by hand. This workaround doesn't 1312c8bca6dcSBill Paul * work very well, however, since it can be fooled 1313c8bca6dcSBill Paul * by things like VLAN tags and IP options that make 1314c8bca6dcSBill Paul * the header sizes/offsets vary. 1315c8bca6dcSBill Paul */ 1316c8bca6dcSBill Paul 131740c20505SMaxime Henrion if (m_head->m_pkthdr.csum_flags & CSUM_IP) { 131840c20505SMaxime Henrion if (m_head->m_pkthdr.len < 38) { 1319c8bca6dcSBill Paul struct ip *ip; 132040c20505SMaxime Henrion m_head->m_data += ETHER_HDR_LEN; 1321c8bca6dcSBill Paul ip = mtod(mb_head, struct ip *); 132240c20505SMaxime Henrion ip->ip_sum = in_cksum(mb_head, ip->ip_hl << 2); 132340c20505SMaxime Henrion m_head->m_data -= ETHER_HDR_LEN; 1324c8bca6dcSBill Paul } else { 1325b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_activation_high = 1326c8bca6dcSBill Paul FXP_IPCB_HARDWAREPARSING_ENABLE; 1327b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_schedule |= 1328c8bca6dcSBill Paul FXP_IPCB_IP_CHECKSUM_ENABLE; 1329c8bca6dcSBill Paul } 1330c8bca6dcSBill Paul } 1331c8bca6dcSBill Paul #endif 1332c8bca6dcSBill Paul } 1333c8bca6dcSBill Paul 133440c20505SMaxime Henrion chainlen = 0; 133540c20505SMaxime Henrion for (m = m_head; m != NULL && chainlen <= sc->maxtxseg; m = m->m_next) 133640c20505SMaxime Henrion chainlen++; 133740c20505SMaxime Henrion if (chainlen > sc->maxtxseg) { 133823a0ed7cSDavid Greenman struct mbuf *mn; 133923a0ed7cSDavid Greenman 1340a17c678eSDavid Greenman /* 13413bd07cfdSJonathan Lemon * We ran out of segments. We have to recopy this 13423bd07cfdSJonathan Lemon * mbuf chain first. Bail out if we can't get the 13433bd07cfdSJonathan Lemon * new buffers. 1344a17c678eSDavid Greenman */ 134540c20505SMaxime Henrion mn = m_defrag(m_head, M_DONTWAIT); 134623a0ed7cSDavid Greenman if (mn == NULL) { 134740c20505SMaxime Henrion m_freem(m_head); 134840c20505SMaxime Henrion return (-1); 13491104779bSMike Silbersack } else { 135040c20505SMaxime Henrion m_head = mn; 13511104779bSMike Silbersack } 135240c20505SMaxime Henrion } 135340c20505SMaxime Henrion 135440c20505SMaxime Henrion /* 135540c20505SMaxime Henrion * Go through each of the mbufs in the chain and initialize 135640c20505SMaxime Henrion * the transmit buffer descriptors with the physical address 135740c20505SMaxime Henrion * and size of the mbuf. 135840c20505SMaxime Henrion */ 135940c20505SMaxime Henrion error = bus_dmamap_load_mbuf_sg(sc->fxp_mtag, txp->tx_map, 136040c20505SMaxime Henrion m_head, segs, &nseg, 0); 1361b2badf02SMaxime Henrion if (error) { 136240c20505SMaxime Henrion device_printf(sc->dev, "can't map mbuf (error %d)\n", error); 136340c20505SMaxime Henrion m_freem(m_head); 136440c20505SMaxime Henrion return (-1); 136523a0ed7cSDavid Greenman } 136623a0ed7cSDavid Greenman 136740c20505SMaxime Henrion KASSERT(nseg <= sc->maxtxseg, ("too many DMA segments")); 1368b2badf02SMaxime Henrion 136940c20505SMaxime Henrion cbp = txp->tx_cb; 137040c20505SMaxime Henrion for (i = 0; i < nseg; i++) { 137140c20505SMaxime Henrion KASSERT(segs[i].ds_len <= MCLBYTES, ("segment size too large")); 137240c20505SMaxime Henrion /* 137340c20505SMaxime Henrion * If this is an 82550/82551, then we're using extended 137440c20505SMaxime Henrion * TxCBs _and_ we're using checksum offload. This means 137540c20505SMaxime Henrion * that the TxCB is really an IPCB. One major difference 137640c20505SMaxime Henrion * between the two is that with plain extended TxCBs, 137740c20505SMaxime Henrion * the bottom half of the TxCB contains two entries from 137840c20505SMaxime Henrion * the TBD array, whereas IPCBs contain just one entry: 137940c20505SMaxime Henrion * one entry (8 bytes) has been sacrificed for the TCP/IP 138040c20505SMaxime Henrion * checksum offload control bits. So to make things work 138140c20505SMaxime Henrion * right, we have to start filling in the TBD array 138240c20505SMaxime Henrion * starting from a different place depending on whether 138340c20505SMaxime Henrion * the chip is an 82550/82551 or not. 138440c20505SMaxime Henrion */ 138540c20505SMaxime Henrion if (sc->flags & FXP_FLAG_EXT_RFA) { 138640c20505SMaxime Henrion cbp->tbd[i + 1].tb_addr = htole32(segs[i].ds_addr); 138740c20505SMaxime Henrion cbp->tbd[i + 1].tb_size = htole32(segs[i].ds_len); 138840c20505SMaxime Henrion } else { 138940c20505SMaxime Henrion cbp->tbd[i].tb_addr = htole32(segs[i].ds_addr); 139040c20505SMaxime Henrion cbp->tbd[i].tb_size = htole32(segs[i].ds_len); 139140c20505SMaxime Henrion } 139240c20505SMaxime Henrion } 139340c20505SMaxime Henrion cbp->tbd_number = nseg; 139440c20505SMaxime Henrion 139540c20505SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp->tx_map, BUS_DMASYNC_PREWRITE); 139640c20505SMaxime Henrion txp->tx_mbuf = m_head; 1397b2badf02SMaxime Henrion txp->tx_cb->cb_status = 0; 1398b2badf02SMaxime Henrion txp->tx_cb->byte_count = 0; 13993114fdb4SDavid Greenman if (sc->tx_queued != FXP_CXINT_THRESH - 1) { 1400b2badf02SMaxime Henrion txp->tx_cb->cb_command = 140183e6547dSMaxime Henrion htole16(sc->tx_cmd | FXP_CB_COMMAND_SF | 140283e6547dSMaxime Henrion FXP_CB_COMMAND_S); 14033114fdb4SDavid Greenman } else { 1404b2badf02SMaxime Henrion txp->tx_cb->cb_command = 140583e6547dSMaxime Henrion htole16(sc->tx_cmd | FXP_CB_COMMAND_SF | 140683e6547dSMaxime Henrion FXP_CB_COMMAND_S | FXP_CB_COMMAND_I); 14073114fdb4SDavid Greenman /* 14083bd07cfdSJonathan Lemon * Set a 5 second timer just in case we don't hear 14093bd07cfdSJonathan Lemon * from the card again. 14103114fdb4SDavid Greenman */ 1411df79d527SGleb Smirnoff sc->watchdog_timer = 5; 14123114fdb4SDavid Greenman } 1413b2badf02SMaxime Henrion txp->tx_cb->tx_threshold = tx_threshold; 1414a17c678eSDavid Greenman 1415a17c678eSDavid Greenman /* 1416483b9871SDavid Greenman * Advance the end of list forward. 1417a17c678eSDavid Greenman */ 141806175228SAndrew Gallatin 141950d81222SMaxime Henrion #ifdef __alpha__ 142006175228SAndrew Gallatin /* 142106175228SAndrew Gallatin * On platforms which can't access memory in 16-bit 142206175228SAndrew Gallatin * granularities, we must prevent the card from DMA'ing 142306175228SAndrew Gallatin * up the status while we update the command field. 142406175228SAndrew Gallatin * This could cause us to overwrite the completion status. 142514fd1071SMaxime Henrion * XXX This is probably bogus and we're _not_ looking 142614fd1071SMaxime Henrion * for atomicity here. 142706175228SAndrew Gallatin */ 142814fd1071SMaxime Henrion atomic_clear_16(&sc->fxp_desc.tx_last->tx_cb->cb_command, 1429bafb64afSMaxime Henrion htole16(FXP_CB_COMMAND_S)); 143050d81222SMaxime Henrion #else 143140c20505SMaxime Henrion sc->fxp_desc.tx_last->tx_cb->cb_command &= htole16(~FXP_CB_COMMAND_S); 143250d81222SMaxime Henrion #endif /*__alpha__*/ 1433b2badf02SMaxime Henrion sc->fxp_desc.tx_last = txp; 1434a17c678eSDavid Greenman 1435a17c678eSDavid Greenman /* 14361cd443acSDavid Greenman * Advance the beginning of the list forward if there are 1437b2badf02SMaxime Henrion * no other packets queued (when nothing is queued, tx_first 1438483b9871SDavid Greenman * sits on the last TxCB that was sent out). 1439a17c678eSDavid Greenman */ 14401cd443acSDavid Greenman if (sc->tx_queued == 0) 1441b2badf02SMaxime Henrion sc->fxp_desc.tx_first = txp; 1442a17c678eSDavid Greenman 14431cd443acSDavid Greenman sc->tx_queued++; 14441cd443acSDavid Greenman 1445a17c678eSDavid Greenman /* 1446a17c678eSDavid Greenman * Pass packet to bpf if there is a listener. 1447a17c678eSDavid Greenman */ 144840c20505SMaxime Henrion BPF_MTAP(ifp, m_head); 144940c20505SMaxime Henrion return (0); 1450a17c678eSDavid Greenman } 1451a17c678eSDavid Greenman 1452e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 1453e4fc250cSLuigi Rizzo static poll_handler_t fxp_poll; 1454e4fc250cSLuigi Rizzo 1455e4fc250cSLuigi Rizzo static void 1456e4fc250cSLuigi Rizzo fxp_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 1457e4fc250cSLuigi Rizzo { 1458e4fc250cSLuigi Rizzo struct fxp_softc *sc = ifp->if_softc; 145974d1ed23SMaxime Henrion uint8_t statack; 1460e4fc250cSLuigi Rizzo 14614953bccaSNate Lawson FXP_LOCK(sc); 146240929967SGleb Smirnoff if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 14634953bccaSNate Lawson FXP_UNLOCK(sc); 1464e4fc250cSLuigi Rizzo return; 1465e4fc250cSLuigi Rizzo } 146640929967SGleb Smirnoff 1467e4fc250cSLuigi Rizzo statack = FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA | 1468e4fc250cSLuigi Rizzo FXP_SCB_STATACK_FR; 1469e4fc250cSLuigi Rizzo if (cmd == POLL_AND_CHECK_STATUS) { 147074d1ed23SMaxime Henrion uint8_t tmp; 14716481f301SPeter Wemm 1472e4fc250cSLuigi Rizzo tmp = CSR_READ_1(sc, FXP_CSR_SCB_STATACK); 14734953bccaSNate Lawson if (tmp == 0xff || tmp == 0) { 14744953bccaSNate Lawson FXP_UNLOCK(sc); 1475e4fc250cSLuigi Rizzo return; /* nothing to do */ 14764953bccaSNate Lawson } 1477e4fc250cSLuigi Rizzo tmp &= ~statack; 1478e4fc250cSLuigi Rizzo /* ack what we can */ 1479e4fc250cSLuigi Rizzo if (tmp != 0) 1480e4fc250cSLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, tmp); 1481e4fc250cSLuigi Rizzo statack |= tmp; 1482e4fc250cSLuigi Rizzo } 14834953bccaSNate Lawson fxp_intr_body(sc, ifp, statack, count); 14844953bccaSNate Lawson FXP_UNLOCK(sc); 1485e4fc250cSLuigi Rizzo } 1486e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */ 1487e4fc250cSLuigi Rizzo 1488a17c678eSDavid Greenman /* 14899c7d2607SDavid Greenman * Process interface interrupts. 1490a17c678eSDavid Greenman */ 149194927790SDavid Greenman static void 1492f7788e8eSJonathan Lemon fxp_intr(void *xsc) 1493a17c678eSDavid Greenman { 1494f7788e8eSJonathan Lemon struct fxp_softc *sc = xsc; 1495fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 149674d1ed23SMaxime Henrion uint8_t statack; 14970f4dc94cSChuck Paterson 14984953bccaSNate Lawson FXP_LOCK(sc); 1499704d1965SWarner Losh if (sc->suspended) { 1500704d1965SWarner Losh FXP_UNLOCK(sc); 1501704d1965SWarner Losh return; 1502704d1965SWarner Losh } 1503704d1965SWarner Losh 1504e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 150540929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 15064953bccaSNate Lawson FXP_UNLOCK(sc); 1507e4fc250cSLuigi Rizzo return; 15084953bccaSNate Lawson } 1509e4fc250cSLuigi Rizzo #endif 1510b184b38eSDavid Greenman while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) { 1511a17c678eSDavid Greenman /* 151211457bbfSJonathan Lemon * It should not be possible to have all bits set; the 151311457bbfSJonathan Lemon * FXP_SCB_INTR_SWI bit always returns 0 on a read. If 151411457bbfSJonathan Lemon * all bits are set, this may indicate that the card has 151511457bbfSJonathan Lemon * been physically ejected, so ignore it. 151611457bbfSJonathan Lemon */ 15174953bccaSNate Lawson if (statack == 0xff) { 15184953bccaSNate Lawson FXP_UNLOCK(sc); 151911457bbfSJonathan Lemon return; 15204953bccaSNate Lawson } 152111457bbfSJonathan Lemon 152211457bbfSJonathan Lemon /* 1523a17c678eSDavid Greenman * First ACK all the interrupts in this pass. 1524a17c678eSDavid Greenman */ 1525ba8c6fd5SDavid Greenman CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack); 15264953bccaSNate Lawson fxp_intr_body(sc, ifp, statack, -1); 1527e4fc250cSLuigi Rizzo } 15284953bccaSNate Lawson FXP_UNLOCK(sc); 1529e4fc250cSLuigi Rizzo } 1530e4fc250cSLuigi Rizzo 1531e4fc250cSLuigi Rizzo static void 1532b2badf02SMaxime Henrion fxp_txeof(struct fxp_softc *sc) 1533b2badf02SMaxime Henrion { 1534b2badf02SMaxime Henrion struct fxp_tx *txp; 1535b2badf02SMaxime Henrion 1536b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREREAD); 1537b2badf02SMaxime Henrion for (txp = sc->fxp_desc.tx_first; sc->tx_queued && 153883e6547dSMaxime Henrion (le16toh(txp->tx_cb->cb_status) & FXP_CB_STATUS_C) != 0; 1539b2badf02SMaxime Henrion txp = txp->tx_next) { 1540b2badf02SMaxime Henrion if (txp->tx_mbuf != NULL) { 1541b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp->tx_map, 1542b2badf02SMaxime Henrion BUS_DMASYNC_POSTWRITE); 1543b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, txp->tx_map); 1544b2badf02SMaxime Henrion m_freem(txp->tx_mbuf); 1545b2badf02SMaxime Henrion txp->tx_mbuf = NULL; 1546b2badf02SMaxime Henrion /* clear this to reset csum offload bits */ 1547b2badf02SMaxime Henrion txp->tx_cb->tbd[0].tb_addr = 0; 1548b2badf02SMaxime Henrion } 1549b2badf02SMaxime Henrion sc->tx_queued--; 1550b2badf02SMaxime Henrion } 1551b2badf02SMaxime Henrion sc->fxp_desc.tx_first = txp; 1552b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 1553b2badf02SMaxime Henrion } 1554b2badf02SMaxime Henrion 1555b2badf02SMaxime Henrion static void 155674d1ed23SMaxime Henrion fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp, uint8_t statack, 15574953bccaSNate Lawson int count) 1558e4fc250cSLuigi Rizzo { 15592b5989e9SLuigi Rizzo struct mbuf *m; 1560b2badf02SMaxime Henrion struct fxp_rx *rxp; 15612b5989e9SLuigi Rizzo struct fxp_rfa *rfa; 15622b5989e9SLuigi Rizzo int rnr = (statack & FXP_SCB_STATACK_RNR) ? 1 : 0; 15631026fbd3SWes Peters int fxp_rc = 0; 15642b5989e9SLuigi Rizzo 156567fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 15662b5989e9SLuigi Rizzo if (rnr) 15670f1db1d6SMaxime Henrion sc->rnr++; 1568947e3815SIan Dowse #ifdef DEVICE_POLLING 1569947e3815SIan Dowse /* Pick up a deferred RNR condition if `count' ran out last time. */ 1570947e3815SIan Dowse if (sc->flags & FXP_FLAG_DEFERRED_RNR) { 1571947e3815SIan Dowse sc->flags &= ~FXP_FLAG_DEFERRED_RNR; 1572947e3815SIan Dowse rnr = 1; 1573947e3815SIan Dowse } 1574947e3815SIan Dowse #endif 1575a17c678eSDavid Greenman 1576a17c678eSDavid Greenman /* 15773114fdb4SDavid Greenman * Free any finished transmit mbuf chains. 157806936301SBill Paul * 157906936301SBill Paul * Handle the CNA event likt a CXTNO event. It used to 158006936301SBill Paul * be that this event (control unit not ready) was not 158106936301SBill Paul * encountered, but it is now with the SMPng modifications. 158206936301SBill Paul * The exact sequence of events that occur when the interface 158306936301SBill Paul * is brought up are different now, and if this event 158406936301SBill Paul * goes unhandled, the configuration/rxfilter setup sequence 158506936301SBill Paul * can stall for several seconds. The result is that no 158606936301SBill Paul * packets go out onto the wire for about 5 to 10 seconds 158706936301SBill Paul * after the interface is ifconfig'ed for the first time. 15883114fdb4SDavid Greenman */ 158906936301SBill Paul if (statack & (FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA)) { 1590b2badf02SMaxime Henrion fxp_txeof(sc); 15913114fdb4SDavid Greenman 1592df79d527SGleb Smirnoff sc->watchdog_timer = 0; 1593e2102ae4SMike Silbersack if (sc->tx_queued == 0) { 15943114fdb4SDavid Greenman if (sc->need_mcsetup) 15953114fdb4SDavid Greenman fxp_mc_setup(sc); 1596e2102ae4SMike Silbersack } 15973114fdb4SDavid Greenman /* 15983114fdb4SDavid Greenman * Try to start more packets transmitting. 15993114fdb4SDavid Greenman */ 16007929aa03SMax Laier if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 16014953bccaSNate Lawson fxp_start_body(ifp); 16023114fdb4SDavid Greenman } 16032b5989e9SLuigi Rizzo 16042b5989e9SLuigi Rizzo /* 16052b5989e9SLuigi Rizzo * Just return if nothing happened on the receive side. 16062b5989e9SLuigi Rizzo */ 1607947e3815SIan Dowse if (!rnr && (statack & FXP_SCB_STATACK_FR) == 0) 16082b5989e9SLuigi Rizzo return; 16092b5989e9SLuigi Rizzo 16103114fdb4SDavid Greenman /* 1611a17c678eSDavid Greenman * Process receiver interrupts. If a no-resource (RNR) 1612a17c678eSDavid Greenman * condition exists, get whatever packets we can and 1613a17c678eSDavid Greenman * re-start the receiver. 1614947e3815SIan Dowse * 16152b5989e9SLuigi Rizzo * When using polling, we do not process the list to completion, 16162b5989e9SLuigi Rizzo * so when we get an RNR interrupt we must defer the restart 16172b5989e9SLuigi Rizzo * until we hit the last buffer with the C bit set. 16182b5989e9SLuigi Rizzo * If we run out of cycles and rfa_headm has the C bit set, 1619947e3815SIan Dowse * record the pending RNR in the FXP_FLAG_DEFERRED_RNR flag so 1620947e3815SIan Dowse * that the info will be used in the subsequent polling cycle. 1621a17c678eSDavid Greenman */ 16222b5989e9SLuigi Rizzo for (;;) { 1623b2badf02SMaxime Henrion rxp = sc->fxp_desc.rx_head; 1624b2badf02SMaxime Henrion m = rxp->rx_mbuf; 1625ba8c6fd5SDavid Greenman rfa = (struct fxp_rfa *)(m->m_ext.ext_buf + 1626ba8c6fd5SDavid Greenman RFA_ALIGNMENT_FUDGE); 1627b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map, 1628b2badf02SMaxime Henrion BUS_DMASYNC_POSTREAD); 1629a17c678eSDavid Greenman 1630e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING /* loop at most count times if count >=0 */ 1631947e3815SIan Dowse if (count >= 0 && count-- == 0) { 1632947e3815SIan Dowse if (rnr) { 1633947e3815SIan Dowse /* Defer RNR processing until the next time. */ 1634947e3815SIan Dowse sc->flags |= FXP_FLAG_DEFERRED_RNR; 1635947e3815SIan Dowse rnr = 0; 1636947e3815SIan Dowse } 16372b5989e9SLuigi Rizzo break; 1638947e3815SIan Dowse } 16392b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */ 16402b5989e9SLuigi Rizzo 164183e6547dSMaxime Henrion if ((le16toh(rfa->rfa_status) & FXP_RFA_STATUS_C) == 0) 16422b5989e9SLuigi Rizzo break; 16432b5989e9SLuigi Rizzo 1644dfe61cf1SDavid Greenman /* 1645b2badf02SMaxime Henrion * Advance head forward. 1646dfe61cf1SDavid Greenman */ 1647b2badf02SMaxime Henrion sc->fxp_desc.rx_head = rxp->rx_next; 1648a17c678eSDavid Greenman 1649dfe61cf1SDavid Greenman /* 1650ba8c6fd5SDavid Greenman * Add a new buffer to the receive chain. 1651ba8c6fd5SDavid Greenman * If this fails, the old buffer is recycled 1652ba8c6fd5SDavid Greenman * instead. 1653dfe61cf1SDavid Greenman */ 16541026fbd3SWes Peters fxp_rc = fxp_add_rfabuf(sc, rxp); 16551026fbd3SWes Peters if (fxp_rc == 0) { 1656aed53495SDavid Greenman int total_len; 1657a17c678eSDavid Greenman 1658e8c8b728SJonathan Lemon /* 16592b5989e9SLuigi Rizzo * Fetch packet length (the top 2 bits of 16602b5989e9SLuigi Rizzo * actual_size are flags set by the controller 16612b5989e9SLuigi Rizzo * upon completion), and drop the packet in case 16622b5989e9SLuigi Rizzo * of bogus length or CRC errors. 1663e8c8b728SJonathan Lemon */ 1664bafb64afSMaxime Henrion total_len = le16toh(rfa->actual_size) & 0x3fff; 16652b5989e9SLuigi Rizzo if (total_len < sizeof(struct ether_header) || 16662b5989e9SLuigi Rizzo total_len > MCLBYTES - RFA_ALIGNMENT_FUDGE - 1667b2badf02SMaxime Henrion sc->rfa_size || 166883e6547dSMaxime Henrion le16toh(rfa->rfa_status) & FXP_RFA_STATUS_CRC) { 1669e8c8b728SJonathan Lemon m_freem(m); 16702b5989e9SLuigi Rizzo continue; 1671e8c8b728SJonathan Lemon } 1672920b58e8SBrooks Davis 1673c8bca6dcSBill Paul /* Do IP checksum checking. */ 167483e6547dSMaxime Henrion if (le16toh(rfa->rfa_status) & FXP_RFA_STATUS_PARSE) { 1675c8bca6dcSBill Paul if (rfa->rfax_csum_sts & 1676c8bca6dcSBill Paul FXP_RFDX_CS_IP_CSUM_BIT_VALID) 1677c8bca6dcSBill Paul m->m_pkthdr.csum_flags |= 1678c8bca6dcSBill Paul CSUM_IP_CHECKED; 1679c8bca6dcSBill Paul if (rfa->rfax_csum_sts & 1680c8bca6dcSBill Paul FXP_RFDX_CS_IP_CSUM_VALID) 1681c8bca6dcSBill Paul m->m_pkthdr.csum_flags |= 1682c8bca6dcSBill Paul CSUM_IP_VALID; 1683c8bca6dcSBill Paul if ((rfa->rfax_csum_sts & 1684c8bca6dcSBill Paul FXP_RFDX_CS_TCPUDP_CSUM_BIT_VALID) && 1685c8bca6dcSBill Paul (rfa->rfax_csum_sts & 1686c8bca6dcSBill Paul FXP_RFDX_CS_TCPUDP_CSUM_VALID)) { 1687c8bca6dcSBill Paul m->m_pkthdr.csum_flags |= 1688c8bca6dcSBill Paul CSUM_DATA_VALID|CSUM_PSEUDO_HDR; 1689c8bca6dcSBill Paul m->m_pkthdr.csum_data = 0xffff; 1690c8bca6dcSBill Paul } 1691c8bca6dcSBill Paul } 1692c8bca6dcSBill Paul 16932e2de7f2SArchie Cobbs m->m_pkthdr.len = m->m_len = total_len; 1694673d9191SSam Leffler m->m_pkthdr.rcvif = ifp; 1695673d9191SSam Leffler 169605fb8c3fSNate Lawson /* 169705fb8c3fSNate Lawson * Drop locks before calling if_input() since it 169805fb8c3fSNate Lawson * may re-enter fxp_start() in the netisr case. 169905fb8c3fSNate Lawson * This would result in a lock reversal. Better 170005fb8c3fSNate Lawson * performance might be obtained by chaining all 170105fb8c3fSNate Lawson * packets received, dropping the lock, and then 170205fb8c3fSNate Lawson * calling if_input() on each one. 170305fb8c3fSNate Lawson */ 170405fb8c3fSNate Lawson FXP_UNLOCK(sc); 1705673d9191SSam Leffler (*ifp->if_input)(ifp, m); 170605fb8c3fSNate Lawson FXP_LOCK(sc); 17071026fbd3SWes Peters } else if (fxp_rc == ENOBUFS) { 17081026fbd3SWes Peters rnr = 0; 17091026fbd3SWes Peters break; 1710a17c678eSDavid Greenman } 1711a17c678eSDavid Greenman } 17122b5989e9SLuigi Rizzo if (rnr) { 1713ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 1714ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 1715b2badf02SMaxime Henrion sc->fxp_desc.rx_head->rx_addr); 17162e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START); 1717a17c678eSDavid Greenman } 1718a17c678eSDavid Greenman } 1719a17c678eSDavid Greenman 1720dfe61cf1SDavid Greenman /* 1721dfe61cf1SDavid Greenman * Update packet in/out/collision statistics. The i82557 doesn't 1722dfe61cf1SDavid Greenman * allow you to access these counters without doing a fairly 1723dfe61cf1SDavid Greenman * expensive DMA to get _all_ of the statistics it maintains, so 1724dfe61cf1SDavid Greenman * we do this operation here only once per second. The statistics 1725dfe61cf1SDavid Greenman * counters in the kernel are updated from the previous dump-stats 1726dfe61cf1SDavid Greenman * DMA and then a new dump-stats DMA is started. The on-chip 1727dfe61cf1SDavid Greenman * counters are zeroed when the DMA completes. If we can't start 1728dfe61cf1SDavid Greenman * the DMA immediately, we don't wait - we just prepare to read 1729dfe61cf1SDavid Greenman * them again next time. 1730dfe61cf1SDavid Greenman */ 1731303b270bSEivind Eklund static void 1732f7788e8eSJonathan Lemon fxp_tick(void *xsc) 1733a17c678eSDavid Greenman { 1734f7788e8eSJonathan Lemon struct fxp_softc *sc = xsc; 1735fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 1736a17c678eSDavid Greenman struct fxp_stats *sp = sc->fxp_stats; 1737a17c678eSDavid Greenman 17383212724cSJohn Baldwin FXP_LOCK_ASSERT(sc, MA_OWNED); 1739b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, BUS_DMASYNC_POSTREAD); 174083e6547dSMaxime Henrion ifp->if_opackets += le32toh(sp->tx_good); 174183e6547dSMaxime Henrion ifp->if_collisions += le32toh(sp->tx_total_collisions); 1742397f9dfeSDavid Greenman if (sp->rx_good) { 174383e6547dSMaxime Henrion ifp->if_ipackets += le32toh(sp->rx_good); 1744397f9dfeSDavid Greenman sc->rx_idle_secs = 0; 1745397f9dfeSDavid Greenman } else { 1746c8cc6fcaSDavid Greenman /* 1747c8cc6fcaSDavid Greenman * Receiver's been idle for another second. 1748c8cc6fcaSDavid Greenman */ 1749397f9dfeSDavid Greenman sc->rx_idle_secs++; 1750397f9dfeSDavid Greenman } 17513ba65732SDavid Greenman ifp->if_ierrors += 175283e6547dSMaxime Henrion le32toh(sp->rx_crc_errors) + 175383e6547dSMaxime Henrion le32toh(sp->rx_alignment_errors) + 175483e6547dSMaxime Henrion le32toh(sp->rx_rnr_errors) + 175583e6547dSMaxime Henrion le32toh(sp->rx_overrun_errors); 1756a17c678eSDavid Greenman /* 1757f9be9005SDavid Greenman * If any transmit underruns occured, bump up the transmit 1758f9be9005SDavid Greenman * threshold by another 512 bytes (64 * 8). 1759f9be9005SDavid Greenman */ 1760f9be9005SDavid Greenman if (sp->tx_underruns) { 176183e6547dSMaxime Henrion ifp->if_oerrors += le32toh(sp->tx_underruns); 1762f9be9005SDavid Greenman if (tx_threshold < 192) 1763f9be9005SDavid Greenman tx_threshold += 64; 1764f9be9005SDavid Greenman } 17654953bccaSNate Lawson 1766397f9dfeSDavid Greenman /* 1767c8cc6fcaSDavid Greenman * Release any xmit buffers that have completed DMA. This isn't 1768c8cc6fcaSDavid Greenman * strictly necessary to do here, but it's advantagous for mbufs 1769c8cc6fcaSDavid Greenman * with external storage to be released in a timely manner rather 1770c8cc6fcaSDavid Greenman * than being defered for a potentially long time. This limits 1771c8cc6fcaSDavid Greenman * the delay to a maximum of one second. 1772c8cc6fcaSDavid Greenman */ 1773b2badf02SMaxime Henrion fxp_txeof(sc); 1774b2badf02SMaxime Henrion 1775c8cc6fcaSDavid Greenman /* 1776397f9dfeSDavid Greenman * If we haven't received any packets in FXP_MAC_RX_IDLE seconds, 1777397f9dfeSDavid Greenman * then assume the receiver has locked up and attempt to clear 1778397f9dfeSDavid Greenman * the condition by reprogramming the multicast filter. This is 1779397f9dfeSDavid Greenman * a work-around for a bug in the 82557 where the receiver locks 1780397f9dfeSDavid Greenman * up if it gets certain types of garbage in the syncronization 1781397f9dfeSDavid Greenman * bits prior to the packet header. This bug is supposed to only 1782397f9dfeSDavid Greenman * occur in 10Mbps mode, but has been seen to occur in 100Mbps 1783397f9dfeSDavid Greenman * mode as well (perhaps due to a 10/100 speed transition). 1784397f9dfeSDavid Greenman */ 1785397f9dfeSDavid Greenman if (sc->rx_idle_secs > FXP_MAX_RX_IDLE) { 1786397f9dfeSDavid Greenman sc->rx_idle_secs = 0; 1787397f9dfeSDavid Greenman fxp_mc_setup(sc); 1788397f9dfeSDavid Greenman } 1789f9be9005SDavid Greenman /* 17903ba65732SDavid Greenman * If there is no pending command, start another stats 17913ba65732SDavid Greenman * dump. Otherwise punt for now. 1792a17c678eSDavid Greenman */ 1793397f9dfeSDavid Greenman if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) { 1794a17c678eSDavid Greenman /* 1795397f9dfeSDavid Greenman * Start another stats dump. 1796a17c678eSDavid Greenman */ 1797b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, 1798b2badf02SMaxime Henrion BUS_DMASYNC_PREREAD); 17992e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET); 1800dfe61cf1SDavid Greenman } else { 1801dfe61cf1SDavid Greenman /* 1802dfe61cf1SDavid Greenman * A previous command is still waiting to be accepted. 1803dfe61cf1SDavid Greenman * Just zero our copy of the stats and wait for the 18043ba65732SDavid Greenman * next timer event to update them. 1805dfe61cf1SDavid Greenman */ 1806dfe61cf1SDavid Greenman sp->tx_good = 0; 1807f9be9005SDavid Greenman sp->tx_underruns = 0; 1808dfe61cf1SDavid Greenman sp->tx_total_collisions = 0; 18093ba65732SDavid Greenman 1810dfe61cf1SDavid Greenman sp->rx_good = 0; 18113ba65732SDavid Greenman sp->rx_crc_errors = 0; 18123ba65732SDavid Greenman sp->rx_alignment_errors = 0; 18133ba65732SDavid Greenman sp->rx_rnr_errors = 0; 18143ba65732SDavid Greenman sp->rx_overrun_errors = 0; 1815dfe61cf1SDavid Greenman } 1816f7788e8eSJonathan Lemon if (sc->miibus != NULL) 1817f7788e8eSJonathan Lemon mii_tick(device_get_softc(sc->miibus)); 18184953bccaSNate Lawson 1819a17c678eSDavid Greenman /* 182016f1e614SRuslan Ermilov * Check that chip hasn't hung. 1821df79d527SGleb Smirnoff */ 1822df79d527SGleb Smirnoff fxp_watchdog(sc); 1823df79d527SGleb Smirnoff 1824df79d527SGleb Smirnoff /* 1825a17c678eSDavid Greenman * Schedule another timeout one second from now. 1826a17c678eSDavid Greenman */ 182745276e4aSSam Leffler callout_reset(&sc->stat_ch, hz, fxp_tick, sc); 1828a17c678eSDavid Greenman } 1829a17c678eSDavid Greenman 1830a17c678eSDavid Greenman /* 1831a17c678eSDavid Greenman * Stop the interface. Cancels the statistics updater and resets 1832a17c678eSDavid Greenman * the interface. 1833a17c678eSDavid Greenman */ 1834a17c678eSDavid Greenman static void 1835f7788e8eSJonathan Lemon fxp_stop(struct fxp_softc *sc) 1836a17c678eSDavid Greenman { 1837fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 1838b2badf02SMaxime Henrion struct fxp_tx *txp; 18393ba65732SDavid Greenman int i; 1840a17c678eSDavid Greenman 184113f4c340SRobert Watson ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 1842df79d527SGleb Smirnoff sc->watchdog_timer = 0; 18437dced78aSDavid Greenman 1844a17c678eSDavid Greenman /* 1845a17c678eSDavid Greenman * Cancel stats updater. 1846a17c678eSDavid Greenman */ 184745276e4aSSam Leffler callout_stop(&sc->stat_ch); 18483ba65732SDavid Greenman 18493ba65732SDavid Greenman /* 185072a32a26SJonathan Lemon * Issue software reset, which also unloads the microcode. 18513ba65732SDavid Greenman */ 185272a32a26SJonathan Lemon sc->flags &= ~FXP_FLAG_UCODE; 185309882363SJonathan Lemon CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET); 185472a32a26SJonathan Lemon DELAY(50); 1855a17c678eSDavid Greenman 18563ba65732SDavid Greenman /* 18573ba65732SDavid Greenman * Release any xmit buffers. 18583ba65732SDavid Greenman */ 1859b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_list; 1860da91462dSDavid Greenman if (txp != NULL) { 1861da91462dSDavid Greenman for (i = 0; i < FXP_NTXCB; i++) { 1862b2badf02SMaxime Henrion if (txp[i].tx_mbuf != NULL) { 1863b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp[i].tx_map, 1864b2badf02SMaxime Henrion BUS_DMASYNC_POSTWRITE); 1865b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, txp[i].tx_map); 1866b2badf02SMaxime Henrion m_freem(txp[i].tx_mbuf); 1867b2badf02SMaxime Henrion txp[i].tx_mbuf = NULL; 1868c8bca6dcSBill Paul /* clear this to reset csum offload bits */ 1869b2badf02SMaxime Henrion txp[i].tx_cb->tbd[0].tb_addr = 0; 1870da91462dSDavid Greenman } 1871da91462dSDavid Greenman } 18723ba65732SDavid Greenman } 1873b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 18743ba65732SDavid Greenman sc->tx_queued = 0; 1875a17c678eSDavid Greenman } 1876a17c678eSDavid Greenman 1877a17c678eSDavid Greenman /* 1878a17c678eSDavid Greenman * Watchdog/transmission transmit timeout handler. Called when a 1879a17c678eSDavid Greenman * transmission is started on the interface, but no interrupt is 1880a17c678eSDavid Greenman * received before the timeout. This usually indicates that the 1881a17c678eSDavid Greenman * card has wedged for some reason. 1882a17c678eSDavid Greenman */ 1883a17c678eSDavid Greenman static void 1884df79d527SGleb Smirnoff fxp_watchdog(struct fxp_softc *sc) 1885a17c678eSDavid Greenman { 1886ba8c6fd5SDavid Greenman 1887df79d527SGleb Smirnoff FXP_LOCK_ASSERT(sc, MA_OWNED); 1888df79d527SGleb Smirnoff 1889df79d527SGleb Smirnoff if (sc->watchdog_timer == 0 || --sc->watchdog_timer) 1890df79d527SGleb Smirnoff return; 1891df79d527SGleb Smirnoff 1892f7788e8eSJonathan Lemon device_printf(sc->dev, "device timeout\n"); 1893df79d527SGleb Smirnoff sc->ifp->if_oerrors++; 1894a17c678eSDavid Greenman 18954953bccaSNate Lawson fxp_init_body(sc); 1896a17c678eSDavid Greenman } 1897a17c678eSDavid Greenman 18984953bccaSNate Lawson /* 18994953bccaSNate Lawson * Acquire locks and then call the real initialization function. This 19004953bccaSNate Lawson * is necessary because ether_ioctl() calls if_init() and this would 19014953bccaSNate Lawson * result in mutex recursion if the mutex was held. 19024953bccaSNate Lawson */ 1903a17c678eSDavid Greenman static void 1904f7788e8eSJonathan Lemon fxp_init(void *xsc) 1905a17c678eSDavid Greenman { 1906fb583156SDavid Greenman struct fxp_softc *sc = xsc; 19074953bccaSNate Lawson 19084953bccaSNate Lawson FXP_LOCK(sc); 19094953bccaSNate Lawson fxp_init_body(sc); 19104953bccaSNate Lawson FXP_UNLOCK(sc); 19114953bccaSNate Lawson } 19124953bccaSNate Lawson 19134953bccaSNate Lawson /* 19144953bccaSNate Lawson * Perform device initialization. This routine must be called with the 19154953bccaSNate Lawson * softc lock held. 19164953bccaSNate Lawson */ 19174953bccaSNate Lawson static void 19184953bccaSNate Lawson fxp_init_body(struct fxp_softc *sc) 19194953bccaSNate Lawson { 1920fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 1921a17c678eSDavid Greenman struct fxp_cb_config *cbp; 1922a17c678eSDavid Greenman struct fxp_cb_ias *cb_ias; 1923b2badf02SMaxime Henrion struct fxp_cb_tx *tcbp; 1924b2badf02SMaxime Henrion struct fxp_tx *txp; 192509882363SJonathan Lemon struct fxp_cb_mcs *mcsp; 19263212724cSJohn Baldwin int i, prm; 1927a17c678eSDavid Greenman 192867fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 1929a17c678eSDavid Greenman /* 19303ba65732SDavid Greenman * Cancel any pending I/O 1931a17c678eSDavid Greenman */ 19323ba65732SDavid Greenman fxp_stop(sc); 1933a17c678eSDavid Greenman 1934a17c678eSDavid Greenman prm = (ifp->if_flags & IFF_PROMISC) ? 1 : 0; 1935a17c678eSDavid Greenman 1936a17c678eSDavid Greenman /* 1937a17c678eSDavid Greenman * Initialize base of CBL and RFA memory. Loading with zero 1938a17c678eSDavid Greenman * sets it up for regular linear addressing. 1939a17c678eSDavid Greenman */ 1940ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0); 19412e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE); 1942a17c678eSDavid Greenman 1943ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 19442e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE); 1945a17c678eSDavid Greenman 1946a17c678eSDavid Greenman /* 1947a17c678eSDavid Greenman * Initialize base of dump-stats buffer. 1948a17c678eSDavid Greenman */ 1949ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 1950b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, BUS_DMASYNC_PREREAD); 1951b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->stats_addr); 19522e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR); 1953a17c678eSDavid Greenman 1954a17c678eSDavid Greenman /* 195572a32a26SJonathan Lemon * Attempt to load microcode if requested. 195672a32a26SJonathan Lemon */ 195772a32a26SJonathan Lemon if (ifp->if_flags & IFF_LINK0 && (sc->flags & FXP_FLAG_UCODE) == 0) 195872a32a26SJonathan Lemon fxp_load_ucode(sc); 195972a32a26SJonathan Lemon 196072a32a26SJonathan Lemon /* 196109882363SJonathan Lemon * Initialize the multicast address list. 196209882363SJonathan Lemon */ 196309882363SJonathan Lemon if (fxp_mc_addrs(sc)) { 196409882363SJonathan Lemon mcsp = sc->mcsp; 196509882363SJonathan Lemon mcsp->cb_status = 0; 196683e6547dSMaxime Henrion mcsp->cb_command = 196783e6547dSMaxime Henrion htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL); 196883e6547dSMaxime Henrion mcsp->link_addr = 0xffffffff; 196909882363SJonathan Lemon /* 197009882363SJonathan Lemon * Start the multicast setup command. 197109882363SJonathan Lemon */ 197209882363SJonathan Lemon fxp_scb_wait(sc); 1973b2badf02SMaxime Henrion bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, BUS_DMASYNC_PREWRITE); 1974b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr); 197509882363SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 197609882363SJonathan Lemon /* ...and wait for it to complete. */ 1977209b07bcSMaxime Henrion fxp_dma_wait(sc, &mcsp->cb_status, sc->mcs_tag, sc->mcs_map); 1978b2badf02SMaxime Henrion bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, 1979b2badf02SMaxime Henrion BUS_DMASYNC_POSTWRITE); 198009882363SJonathan Lemon } 198109882363SJonathan Lemon 198209882363SJonathan Lemon /* 1983a17c678eSDavid Greenman * We temporarily use memory that contains the TxCB list to 1984a17c678eSDavid Greenman * construct the config CB. The TxCB list memory is rebuilt 1985a17c678eSDavid Greenman * later. 1986a17c678eSDavid Greenman */ 1987b2badf02SMaxime Henrion cbp = (struct fxp_cb_config *)sc->fxp_desc.cbl_list; 1988a17c678eSDavid Greenman 1989a17c678eSDavid Greenman /* 1990a17c678eSDavid Greenman * This bcopy is kind of disgusting, but there are a bunch of must be 1991a17c678eSDavid Greenman * zero and must be one bits in this structure and this is the easiest 1992a17c678eSDavid Greenman * way to initialize them all to proper values. 1993a17c678eSDavid Greenman */ 1994b2badf02SMaxime Henrion bcopy(fxp_cb_config_template, cbp, sizeof(fxp_cb_config_template)); 1995a17c678eSDavid Greenman 1996a17c678eSDavid Greenman cbp->cb_status = 0; 199783e6547dSMaxime Henrion cbp->cb_command = htole16(FXP_CB_COMMAND_CONFIG | 199883e6547dSMaxime Henrion FXP_CB_COMMAND_EL); 199983e6547dSMaxime Henrion cbp->link_addr = 0xffffffff; /* (no) next command */ 20002c6c0947SMaxime Henrion cbp->byte_count = sc->flags & FXP_FLAG_EXT_RFA ? 32 : 22; 2001001696daSDavid Greenman cbp->rx_fifo_limit = 8; /* rx fifo threshold (32 bytes) */ 2002001696daSDavid Greenman cbp->tx_fifo_limit = 0; /* tx fifo threshold (0 bytes) */ 2003a17c678eSDavid Greenman cbp->adaptive_ifs = 0; /* (no) adaptive interframe spacing */ 2004f7788e8eSJonathan Lemon cbp->mwi_enable = sc->flags & FXP_FLAG_MWI_ENABLE ? 1 : 0; 2005f7788e8eSJonathan Lemon cbp->type_enable = 0; /* actually reserved */ 2006f7788e8eSJonathan Lemon cbp->read_align_en = sc->flags & FXP_FLAG_READ_ALIGN ? 1 : 0; 2007f7788e8eSJonathan Lemon cbp->end_wr_on_cl = sc->flags & FXP_FLAG_WRITE_ALIGN ? 1 : 0; 2008001696daSDavid Greenman cbp->rx_dma_bytecount = 0; /* (no) rx DMA max */ 2009001696daSDavid Greenman cbp->tx_dma_bytecount = 0; /* (no) tx DMA max */ 2010f7788e8eSJonathan Lemon cbp->dma_mbce = 0; /* (disable) dma max counters */ 2011a17c678eSDavid Greenman cbp->late_scb = 0; /* (don't) defer SCB update */ 2012f7788e8eSJonathan Lemon cbp->direct_dma_dis = 1; /* disable direct rcv dma mode */ 2013f7788e8eSJonathan Lemon cbp->tno_int_or_tco_en =0; /* (disable) tx not okay interrupt */ 20143114fdb4SDavid Greenman cbp->ci_int = 1; /* interrupt on CU idle */ 2015f7788e8eSJonathan Lemon cbp->ext_txcb_dis = sc->flags & FXP_FLAG_EXT_TXCB ? 0 : 1; 2016f7788e8eSJonathan Lemon cbp->ext_stats_dis = 1; /* disable extended counters */ 2017f7788e8eSJonathan Lemon cbp->keep_overrun_rx = 0; /* don't pass overrun frames to host */ 20188ef1f631SYaroslav Tykhiy cbp->save_bf = sc->flags & FXP_FLAG_SAVE_BAD ? 1 : prm; 2019a17c678eSDavid Greenman cbp->disc_short_rx = !prm; /* discard short packets */ 2020f7788e8eSJonathan Lemon cbp->underrun_retry = 1; /* retry mode (once) on DMA underrun */ 2021f7788e8eSJonathan Lemon cbp->two_frames = 0; /* do not limit FIFO to 2 frames */ 2022f7788e8eSJonathan Lemon cbp->dyn_tbd = 0; /* (no) dynamic TBD mode */ 2023c8bca6dcSBill Paul cbp->ext_rfa = sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0; 2024f7788e8eSJonathan Lemon cbp->mediatype = sc->flags & FXP_FLAG_SERIAL_MEDIA ? 0 : 1; 2025f7788e8eSJonathan Lemon cbp->csma_dis = 0; /* (don't) disable link */ 2026f7788e8eSJonathan Lemon cbp->tcp_udp_cksum = 0; /* (don't) enable checksum */ 2027f7788e8eSJonathan Lemon cbp->vlan_tco = 0; /* (don't) enable vlan wakeup */ 2028f7788e8eSJonathan Lemon cbp->link_wake_en = 0; /* (don't) assert PME# on link change */ 2029f7788e8eSJonathan Lemon cbp->arp_wake_en = 0; /* (don't) assert PME# on arp */ 2030f7788e8eSJonathan Lemon cbp->mc_wake_en = 0; /* (don't) enable PME# on mcmatch */ 2031a17c678eSDavid Greenman cbp->nsai = 1; /* (don't) disable source addr insert */ 2032a17c678eSDavid Greenman cbp->preamble_length = 2; /* (7 byte) preamble */ 2033a17c678eSDavid Greenman cbp->loopback = 0; /* (don't) loopback */ 2034a17c678eSDavid Greenman cbp->linear_priority = 0; /* (normal CSMA/CD operation) */ 2035a17c678eSDavid Greenman cbp->linear_pri_mode = 0; /* (wait after xmit only) */ 2036a17c678eSDavid Greenman cbp->interfrm_spacing = 6; /* (96 bits of) interframe spacing */ 2037a17c678eSDavid Greenman cbp->promiscuous = prm; /* promiscuous mode */ 2038a17c678eSDavid Greenman cbp->bcast_disable = 0; /* (don't) disable broadcasts */ 2039f7788e8eSJonathan Lemon cbp->wait_after_win = 0; /* (don't) enable modified backoff alg*/ 2040f7788e8eSJonathan Lemon cbp->ignore_ul = 0; /* consider U/L bit in IA matching */ 2041f7788e8eSJonathan Lemon cbp->crc16_en = 0; /* (don't) enable crc-16 algorithm */ 2042f7788e8eSJonathan Lemon cbp->crscdt = sc->flags & FXP_FLAG_SERIAL_MEDIA ? 1 : 0; 2043f7788e8eSJonathan Lemon 2044a17c678eSDavid Greenman cbp->stripping = !prm; /* truncate rx packet to byte count */ 2045a17c678eSDavid Greenman cbp->padding = 1; /* (do) pad short tx packets */ 2046a17c678eSDavid Greenman cbp->rcv_crc_xfer = 0; /* (don't) xfer CRC to host */ 2047f7788e8eSJonathan Lemon cbp->long_rx_en = sc->flags & FXP_FLAG_LONG_PKT_EN ? 1 : 0; 2048f7788e8eSJonathan Lemon cbp->ia_wake_en = 0; /* (don't) wake up on address match */ 2049f7788e8eSJonathan Lemon cbp->magic_pkt_dis = 0; /* (don't) disable magic packet */ 2050f7788e8eSJonathan Lemon /* must set wake_en in PMCSR also */ 2051a17c678eSDavid Greenman cbp->force_fdx = 0; /* (don't) force full duplex */ 20523ba65732SDavid Greenman cbp->fdx_pin_en = 1; /* (enable) FDX# pin */ 2053a17c678eSDavid Greenman cbp->multi_ia = 0; /* (don't) accept multiple IAs */ 2054f7788e8eSJonathan Lemon cbp->mc_all = sc->flags & FXP_FLAG_ALL_MCAST ? 1 : 0; 2055c8bca6dcSBill Paul cbp->gamla_rx = sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0; 2056a17c678eSDavid Greenman 20570f1db1d6SMaxime Henrion if (sc->tunable_noflow || sc->revision == FXP_REV_82557) { 20583bd07cfdSJonathan Lemon /* 20593bd07cfdSJonathan Lemon * The 82557 has no hardware flow control, the values 20603bd07cfdSJonathan Lemon * below are the defaults for the chip. 20613bd07cfdSJonathan Lemon */ 20623bd07cfdSJonathan Lemon cbp->fc_delay_lsb = 0; 20633bd07cfdSJonathan Lemon cbp->fc_delay_msb = 0x40; 20643bd07cfdSJonathan Lemon cbp->pri_fc_thresh = 3; 20653bd07cfdSJonathan Lemon cbp->tx_fc_dis = 0; 20663bd07cfdSJonathan Lemon cbp->rx_fc_restop = 0; 20673bd07cfdSJonathan Lemon cbp->rx_fc_restart = 0; 20683bd07cfdSJonathan Lemon cbp->fc_filter = 0; 20693bd07cfdSJonathan Lemon cbp->pri_fc_loc = 1; 20703bd07cfdSJonathan Lemon } else { 20713bd07cfdSJonathan Lemon cbp->fc_delay_lsb = 0x1f; 20723bd07cfdSJonathan Lemon cbp->fc_delay_msb = 0x01; 20733bd07cfdSJonathan Lemon cbp->pri_fc_thresh = 3; 20743bd07cfdSJonathan Lemon cbp->tx_fc_dis = 0; /* enable transmit FC */ 20753bd07cfdSJonathan Lemon cbp->rx_fc_restop = 1; /* enable FC restop frames */ 20763bd07cfdSJonathan Lemon cbp->rx_fc_restart = 1; /* enable FC restart frames */ 20773bd07cfdSJonathan Lemon cbp->fc_filter = !prm; /* drop FC frames to host */ 20783bd07cfdSJonathan Lemon cbp->pri_fc_loc = 1; /* FC pri location (byte31) */ 20793bd07cfdSJonathan Lemon } 20803bd07cfdSJonathan Lemon 2081a17c678eSDavid Greenman /* 2082a17c678eSDavid Greenman * Start the config command/DMA. 2083a17c678eSDavid Greenman */ 2084ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 2085b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2086b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr); 20872e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2088a17c678eSDavid Greenman /* ...and wait for it to complete. */ 2089209b07bcSMaxime Henrion fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map); 2090b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE); 2091a17c678eSDavid Greenman 2092a17c678eSDavid Greenman /* 2093a17c678eSDavid Greenman * Now initialize the station address. Temporarily use the TxCB 2094a17c678eSDavid Greenman * memory area like we did above for the config CB. 2095a17c678eSDavid Greenman */ 2096b2badf02SMaxime Henrion cb_ias = (struct fxp_cb_ias *)sc->fxp_desc.cbl_list; 2097a17c678eSDavid Greenman cb_ias->cb_status = 0; 209883e6547dSMaxime Henrion cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL); 209983e6547dSMaxime Henrion cb_ias->link_addr = 0xffffffff; 21004a0d6638SRuslan Ermilov bcopy(IF_LLADDR(sc->ifp), cb_ias->macaddr, ETHER_ADDR_LEN); 2101a17c678eSDavid Greenman 2102a17c678eSDavid Greenman /* 2103a17c678eSDavid Greenman * Start the IAS (Individual Address Setup) command/DMA. 2104a17c678eSDavid Greenman */ 2105ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 2106b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 21072e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2108a17c678eSDavid Greenman /* ...and wait for it to complete. */ 2109209b07bcSMaxime Henrion fxp_dma_wait(sc, &cb_ias->cb_status, sc->cbl_tag, sc->cbl_map); 2110b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE); 2111a17c678eSDavid Greenman 2112a17c678eSDavid Greenman /* 2113a17c678eSDavid Greenman * Initialize transmit control block (TxCB) list. 2114a17c678eSDavid Greenman */ 2115b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_list; 2116b2badf02SMaxime Henrion tcbp = sc->fxp_desc.cbl_list; 2117b2badf02SMaxime Henrion bzero(tcbp, FXP_TXCB_SZ); 2118a17c678eSDavid Greenman for (i = 0; i < FXP_NTXCB; i++) { 2119b2badf02SMaxime Henrion txp[i].tx_mbuf = NULL; 212083e6547dSMaxime Henrion tcbp[i].cb_status = htole16(FXP_CB_STATUS_C | FXP_CB_STATUS_OK); 212183e6547dSMaxime Henrion tcbp[i].cb_command = htole16(FXP_CB_COMMAND_NOP); 212283e6547dSMaxime Henrion tcbp[i].link_addr = htole32(sc->fxp_desc.cbl_addr + 212383e6547dSMaxime Henrion (((i + 1) & FXP_TXCB_MASK) * sizeof(struct fxp_cb_tx))); 21243bd07cfdSJonathan Lemon if (sc->flags & FXP_FLAG_EXT_TXCB) 2125b2badf02SMaxime Henrion tcbp[i].tbd_array_addr = 212683e6547dSMaxime Henrion htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[2])); 21273bd07cfdSJonathan Lemon else 2128b2badf02SMaxime Henrion tcbp[i].tbd_array_addr = 212983e6547dSMaxime Henrion htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[0])); 2130b2badf02SMaxime Henrion txp[i].tx_next = &txp[(i + 1) & FXP_TXCB_MASK]; 2131a17c678eSDavid Greenman } 2132a17c678eSDavid Greenman /* 2133397f9dfeSDavid Greenman * Set the suspend flag on the first TxCB and start the control 2134a17c678eSDavid Greenman * unit. It will execute the NOP and then suspend. 2135a17c678eSDavid Greenman */ 213683e6547dSMaxime Henrion tcbp->cb_command = htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S); 2137b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2138b2badf02SMaxime Henrion sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp; 2139397f9dfeSDavid Greenman sc->tx_queued = 1; 2140a17c678eSDavid Greenman 2141ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 21422e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2143a17c678eSDavid Greenman 2144a17c678eSDavid Greenman /* 2145a17c678eSDavid Greenman * Initialize receiver buffer area - RFA. 2146a17c678eSDavid Greenman */ 2147ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 2148b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.rx_head->rx_addr); 21492e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START); 2150a17c678eSDavid Greenman 2151dccee1a1SDavid Greenman /* 2152ba8c6fd5SDavid Greenman * Set current media. 2153dccee1a1SDavid Greenman */ 2154f7788e8eSJonathan Lemon if (sc->miibus != NULL) 2155f7788e8eSJonathan Lemon mii_mediachg(device_get_softc(sc->miibus)); 2156dccee1a1SDavid Greenman 215713f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 215813f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 2159e8c8b728SJonathan Lemon 2160e8c8b728SJonathan Lemon /* 2161e8c8b728SJonathan Lemon * Enable interrupts. 2162e8c8b728SJonathan Lemon */ 21632b5989e9SLuigi Rizzo #ifdef DEVICE_POLLING 21642b5989e9SLuigi Rizzo /* 21652b5989e9SLuigi Rizzo * ... but only do that if we are not polling. And because (presumably) 21662b5989e9SLuigi Rizzo * the default is interrupts on, we need to disable them explicitly! 21672b5989e9SLuigi Rizzo */ 216840929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING ) 21692b5989e9SLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 21702b5989e9SLuigi Rizzo else 21712b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */ 2172e8c8b728SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0); 2173a17c678eSDavid Greenman 2174a17c678eSDavid Greenman /* 2175a17c678eSDavid Greenman * Start stats updater. 2176a17c678eSDavid Greenman */ 217745276e4aSSam Leffler callout_reset(&sc->stat_ch, hz, fxp_tick, sc); 2178f7788e8eSJonathan Lemon } 2179f7788e8eSJonathan Lemon 2180f7788e8eSJonathan Lemon static int 2181f7788e8eSJonathan Lemon fxp_serial_ifmedia_upd(struct ifnet *ifp) 2182f7788e8eSJonathan Lemon { 2183f7788e8eSJonathan Lemon 2184f7788e8eSJonathan Lemon return (0); 2185a17c678eSDavid Greenman } 2186a17c678eSDavid Greenman 2187303b270bSEivind Eklund static void 2188f7788e8eSJonathan Lemon fxp_serial_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 2189ba8c6fd5SDavid Greenman { 2190ba8c6fd5SDavid Greenman 2191f7788e8eSJonathan Lemon ifmr->ifm_active = IFM_ETHER|IFM_MANUAL; 2192ba8c6fd5SDavid Greenman } 2193ba8c6fd5SDavid Greenman 2194ba8c6fd5SDavid Greenman /* 2195ba8c6fd5SDavid Greenman * Change media according to request. 2196ba8c6fd5SDavid Greenman */ 2197f7788e8eSJonathan Lemon static int 2198f7788e8eSJonathan Lemon fxp_ifmedia_upd(struct ifnet *ifp) 2199ba8c6fd5SDavid Greenman { 2200ba8c6fd5SDavid Greenman struct fxp_softc *sc = ifp->if_softc; 2201f7788e8eSJonathan Lemon struct mii_data *mii; 2202ba8c6fd5SDavid Greenman 2203f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 22043212724cSJohn Baldwin FXP_LOCK(sc); 22055aa0cdf4SJohn-Mark Gurney if (mii->mii_instance) { 22065aa0cdf4SJohn-Mark Gurney struct mii_softc *miisc; 22075aa0cdf4SJohn-Mark Gurney LIST_FOREACH(miisc, &mii->mii_phys, mii_list) 22085aa0cdf4SJohn-Mark Gurney mii_phy_reset(miisc); 22095aa0cdf4SJohn-Mark Gurney } 2210f7788e8eSJonathan Lemon mii_mediachg(mii); 22113212724cSJohn Baldwin FXP_UNLOCK(sc); 2212ba8c6fd5SDavid Greenman return (0); 2213ba8c6fd5SDavid Greenman } 2214ba8c6fd5SDavid Greenman 2215ba8c6fd5SDavid Greenman /* 2216ba8c6fd5SDavid Greenman * Notify the world which media we're using. 2217ba8c6fd5SDavid Greenman */ 2218f7788e8eSJonathan Lemon static void 2219f7788e8eSJonathan Lemon fxp_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 2220ba8c6fd5SDavid Greenman { 2221ba8c6fd5SDavid Greenman struct fxp_softc *sc = ifp->if_softc; 2222f7788e8eSJonathan Lemon struct mii_data *mii; 2223ba8c6fd5SDavid Greenman 2224f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 22253212724cSJohn Baldwin FXP_LOCK(sc); 2226f7788e8eSJonathan Lemon mii_pollstat(mii); 2227f7788e8eSJonathan Lemon ifmr->ifm_active = mii->mii_media_active; 2228f7788e8eSJonathan Lemon ifmr->ifm_status = mii->mii_media_status; 22292e2b8238SJonathan Lemon 22302b6fb51fSWarner Losh if (IFM_SUBTYPE(ifmr->ifm_active) == IFM_10_T && 22312b6fb51fSWarner Losh sc->flags & FXP_FLAG_CU_RESUME_BUG) 22322e2b8238SJonathan Lemon sc->cu_resume_bug = 1; 22332e2b8238SJonathan Lemon else 22342e2b8238SJonathan Lemon sc->cu_resume_bug = 0; 22353212724cSJohn Baldwin FXP_UNLOCK(sc); 2236ba8c6fd5SDavid Greenman } 2237ba8c6fd5SDavid Greenman 2238a17c678eSDavid Greenman /* 2239a17c678eSDavid Greenman * Add a buffer to the end of the RFA buffer list. 2240a17c678eSDavid Greenman * Return 0 if successful, 1 for failure. A failure results in 2241a17c678eSDavid Greenman * adding the 'oldm' (if non-NULL) on to the end of the list - 2242dc733423SDag-Erling Smørgrav * tossing out its old contents and recycling it. 2243a17c678eSDavid Greenman * The RFA struct is stuck at the beginning of mbuf cluster and the 2244a17c678eSDavid Greenman * data pointer is fixed up to point just past it. 2245a17c678eSDavid Greenman */ 2246a17c678eSDavid Greenman static int 2247b2badf02SMaxime Henrion fxp_add_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp) 2248a17c678eSDavid Greenman { 2249a17c678eSDavid Greenman struct mbuf *m; 2250a17c678eSDavid Greenman struct fxp_rfa *rfa, *p_rfa; 2251b2badf02SMaxime Henrion struct fxp_rx *p_rx; 2252b2badf02SMaxime Henrion bus_dmamap_t tmp_map; 2253b2badf02SMaxime Henrion int error; 2254a17c678eSDavid Greenman 2255a163d034SWarner Losh m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 2256b2badf02SMaxime Henrion if (m == NULL) 2257b2badf02SMaxime Henrion return (ENOBUFS); 2258ba8c6fd5SDavid Greenman 2259ba8c6fd5SDavid Greenman /* 2260ba8c6fd5SDavid Greenman * Move the data pointer up so that the incoming data packet 2261ba8c6fd5SDavid Greenman * will be 32-bit aligned. 2262ba8c6fd5SDavid Greenman */ 2263ba8c6fd5SDavid Greenman m->m_data += RFA_ALIGNMENT_FUDGE; 2264ba8c6fd5SDavid Greenman 2265eadd5e3aSDavid Greenman /* 2266eadd5e3aSDavid Greenman * Get a pointer to the base of the mbuf cluster and move 2267eadd5e3aSDavid Greenman * data start past it. 2268eadd5e3aSDavid Greenman */ 2269a17c678eSDavid Greenman rfa = mtod(m, struct fxp_rfa *); 2270c8bca6dcSBill Paul m->m_data += sc->rfa_size; 227183e6547dSMaxime Henrion rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE); 2272eadd5e3aSDavid Greenman 2273a17c678eSDavid Greenman rfa->rfa_status = 0; 227483e6547dSMaxime Henrion rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL); 2275a17c678eSDavid Greenman rfa->actual_size = 0; 2276ba8c6fd5SDavid Greenman 227728935f27SMaxime Henrion /* 227828935f27SMaxime Henrion * Initialize the rest of the RFA. Note that since the RFA 227928935f27SMaxime Henrion * is misaligned, we cannot store values directly. We're thus 228028935f27SMaxime Henrion * using the le32enc() function which handles endianness and 228128935f27SMaxime Henrion * is also alignment-safe. 228228935f27SMaxime Henrion */ 228383e6547dSMaxime Henrion le32enc(&rfa->link_addr, 0xffffffff); 228483e6547dSMaxime Henrion le32enc(&rfa->rbd_addr, 0xffffffff); 2285ba8c6fd5SDavid Greenman 2286b2badf02SMaxime Henrion /* Map the RFA into DMA memory. */ 2287b2badf02SMaxime Henrion error = bus_dmamap_load(sc->fxp_mtag, sc->spare_map, rfa, 2288b2badf02SMaxime Henrion MCLBYTES - RFA_ALIGNMENT_FUDGE, fxp_dma_map_addr, 2289b2badf02SMaxime Henrion &rxp->rx_addr, 0); 2290b2badf02SMaxime Henrion if (error) { 2291b2badf02SMaxime Henrion m_freem(m); 2292b2badf02SMaxime Henrion return (error); 2293b2badf02SMaxime Henrion } 2294b2badf02SMaxime Henrion 2295b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, rxp->rx_map); 2296b2badf02SMaxime Henrion tmp_map = sc->spare_map; 2297b2badf02SMaxime Henrion sc->spare_map = rxp->rx_map; 2298b2badf02SMaxime Henrion rxp->rx_map = tmp_map; 2299b2badf02SMaxime Henrion rxp->rx_mbuf = m; 2300b2badf02SMaxime Henrion 2301b983c7b3SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map, 2302b983c7b3SMaxime Henrion BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2303b2badf02SMaxime Henrion 2304dfe61cf1SDavid Greenman /* 2305dfe61cf1SDavid Greenman * If there are other buffers already on the list, attach this 2306dfe61cf1SDavid Greenman * one to the end by fixing up the tail to point to this one. 2307dfe61cf1SDavid Greenman */ 2308b2badf02SMaxime Henrion if (sc->fxp_desc.rx_head != NULL) { 2309b2badf02SMaxime Henrion p_rx = sc->fxp_desc.rx_tail; 2310b2badf02SMaxime Henrion p_rfa = (struct fxp_rfa *) 2311b2badf02SMaxime Henrion (p_rx->rx_mbuf->m_ext.ext_buf + RFA_ALIGNMENT_FUDGE); 2312b2badf02SMaxime Henrion p_rx->rx_next = rxp; 231383e6547dSMaxime Henrion le32enc(&p_rfa->link_addr, rxp->rx_addr); 2314aed53495SDavid Greenman p_rfa->rfa_control = 0; 2315b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, p_rx->rx_map, 23164cec1653SMaxime Henrion BUS_DMASYNC_PREWRITE); 2317a17c678eSDavid Greenman } else { 2318b2badf02SMaxime Henrion rxp->rx_next = NULL; 2319b2badf02SMaxime Henrion sc->fxp_desc.rx_head = rxp; 2320a17c678eSDavid Greenman } 2321b2badf02SMaxime Henrion sc->fxp_desc.rx_tail = rxp; 2322b2badf02SMaxime Henrion return (0); 2323a17c678eSDavid Greenman } 2324a17c678eSDavid Greenman 23256ebc3153SDavid Greenman static volatile int 2326f7788e8eSJonathan Lemon fxp_miibus_readreg(device_t dev, int phy, int reg) 2327dccee1a1SDavid Greenman { 2328f7788e8eSJonathan Lemon struct fxp_softc *sc = device_get_softc(dev); 2329dccee1a1SDavid Greenman int count = 10000; 23306ebc3153SDavid Greenman int value; 2331dccee1a1SDavid Greenman 2332ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_MDICONTROL, 2333ba8c6fd5SDavid Greenman (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21)); 2334dccee1a1SDavid Greenman 2335ba8c6fd5SDavid Greenman while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0 2336ba8c6fd5SDavid Greenman && count--) 23376ebc3153SDavid Greenman DELAY(10); 2338dccee1a1SDavid Greenman 2339dccee1a1SDavid Greenman if (count <= 0) 2340f7788e8eSJonathan Lemon device_printf(dev, "fxp_miibus_readreg: timed out\n"); 2341dccee1a1SDavid Greenman 23426ebc3153SDavid Greenman return (value & 0xffff); 2343dccee1a1SDavid Greenman } 2344dccee1a1SDavid Greenman 2345dccee1a1SDavid Greenman static void 2346f7788e8eSJonathan Lemon fxp_miibus_writereg(device_t dev, int phy, int reg, int value) 2347dccee1a1SDavid Greenman { 2348f7788e8eSJonathan Lemon struct fxp_softc *sc = device_get_softc(dev); 2349dccee1a1SDavid Greenman int count = 10000; 2350dccee1a1SDavid Greenman 2351ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_MDICONTROL, 2352ba8c6fd5SDavid Greenman (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) | 2353ba8c6fd5SDavid Greenman (value & 0xffff)); 2354dccee1a1SDavid Greenman 2355ba8c6fd5SDavid Greenman while ((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 && 2356ba8c6fd5SDavid Greenman count--) 23576ebc3153SDavid Greenman DELAY(10); 2358dccee1a1SDavid Greenman 2359dccee1a1SDavid Greenman if (count <= 0) 2360f7788e8eSJonathan Lemon device_printf(dev, "fxp_miibus_writereg: timed out\n"); 2361dccee1a1SDavid Greenman } 2362dccee1a1SDavid Greenman 2363dccee1a1SDavid Greenman static int 2364f7788e8eSJonathan Lemon fxp_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 2365a17c678eSDavid Greenman { 23669b44ff22SGarrett Wollman struct fxp_softc *sc = ifp->if_softc; 2367a17c678eSDavid Greenman struct ifreq *ifr = (struct ifreq *)data; 2368f7788e8eSJonathan Lemon struct mii_data *mii; 23693212724cSJohn Baldwin int flag, mask, error = 0; 2370a17c678eSDavid Greenman 2371a17c678eSDavid Greenman switch (command) { 2372a17c678eSDavid Greenman case SIOCSIFFLAGS: 23733212724cSJohn Baldwin FXP_LOCK(sc); 2374f7788e8eSJonathan Lemon if (ifp->if_flags & IFF_ALLMULTI) 2375f7788e8eSJonathan Lemon sc->flags |= FXP_FLAG_ALL_MCAST; 2376f7788e8eSJonathan Lemon else 2377f7788e8eSJonathan Lemon sc->flags &= ~FXP_FLAG_ALL_MCAST; 2378a17c678eSDavid Greenman 2379a17c678eSDavid Greenman /* 2380a17c678eSDavid Greenman * If interface is marked up and not running, then start it. 2381a17c678eSDavid Greenman * If it is marked down and running, stop it. 2382a17c678eSDavid Greenman * XXX If it's up then re-initialize it. This is so flags 2383a17c678eSDavid Greenman * such as IFF_PROMISC are handled. 2384a17c678eSDavid Greenman */ 2385a17c678eSDavid Greenman if (ifp->if_flags & IFF_UP) { 23864953bccaSNate Lawson fxp_init_body(sc); 2387a17c678eSDavid Greenman } else { 238813f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) 23894a5f1499SDavid Greenman fxp_stop(sc); 2390a17c678eSDavid Greenman } 23913212724cSJohn Baldwin FXP_UNLOCK(sc); 2392a17c678eSDavid Greenman break; 2393a17c678eSDavid Greenman 2394a17c678eSDavid Greenman case SIOCADDMULTI: 2395a17c678eSDavid Greenman case SIOCDELMULTI: 23963212724cSJohn Baldwin FXP_LOCK(sc); 2397f7788e8eSJonathan Lemon if (ifp->if_flags & IFF_ALLMULTI) 2398f7788e8eSJonathan Lemon sc->flags |= FXP_FLAG_ALL_MCAST; 2399f7788e8eSJonathan Lemon else 2400f7788e8eSJonathan Lemon sc->flags &= ~FXP_FLAG_ALL_MCAST; 2401a17c678eSDavid Greenman /* 2402a17c678eSDavid Greenman * Multicast list has changed; set the hardware filter 2403a17c678eSDavid Greenman * accordingly. 2404a17c678eSDavid Greenman */ 2405f7788e8eSJonathan Lemon if ((sc->flags & FXP_FLAG_ALL_MCAST) == 0) 2406397f9dfeSDavid Greenman fxp_mc_setup(sc); 2407397f9dfeSDavid Greenman /* 2408f7788e8eSJonathan Lemon * fxp_mc_setup() can set FXP_FLAG_ALL_MCAST, so check it 2409397f9dfeSDavid Greenman * again rather than else {}. 2410397f9dfeSDavid Greenman */ 2411f7788e8eSJonathan Lemon if (sc->flags & FXP_FLAG_ALL_MCAST) 24124953bccaSNate Lawson fxp_init_body(sc); 24133212724cSJohn Baldwin FXP_UNLOCK(sc); 2414a17c678eSDavid Greenman error = 0; 2415ba8c6fd5SDavid Greenman break; 2416ba8c6fd5SDavid Greenman 2417ba8c6fd5SDavid Greenman case SIOCSIFMEDIA: 2418ba8c6fd5SDavid Greenman case SIOCGIFMEDIA: 2419f7788e8eSJonathan Lemon if (sc->miibus != NULL) { 2420f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 2421f7788e8eSJonathan Lemon error = ifmedia_ioctl(ifp, ifr, 2422f7788e8eSJonathan Lemon &mii->mii_media, command); 2423f7788e8eSJonathan Lemon } else { 2424ba8c6fd5SDavid Greenman error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, command); 2425f7788e8eSJonathan Lemon } 2426a17c678eSDavid Greenman break; 2427a17c678eSDavid Greenman 2428fb917226SRuslan Ermilov case SIOCSIFCAP: 24298ef1f631SYaroslav Tykhiy mask = ifp->if_capenable ^ ifr->ifr_reqcap; 243040929967SGleb Smirnoff #ifdef DEVICE_POLLING 243140929967SGleb Smirnoff if (mask & IFCAP_POLLING) { 243240929967SGleb Smirnoff if (ifr->ifr_reqcap & IFCAP_POLLING) { 243340929967SGleb Smirnoff error = ether_poll_register(fxp_poll, ifp); 243440929967SGleb Smirnoff if (error) 243540929967SGleb Smirnoff return(error); 243640929967SGleb Smirnoff FXP_LOCK(sc); 243740929967SGleb Smirnoff CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 243840929967SGleb Smirnoff FXP_SCB_INTR_DISABLE); 243940929967SGleb Smirnoff ifp->if_capenable |= IFCAP_POLLING; 244040929967SGleb Smirnoff FXP_UNLOCK(sc); 244140929967SGleb Smirnoff } else { 244240929967SGleb Smirnoff error = ether_poll_deregister(ifp); 244340929967SGleb Smirnoff /* Enable interrupts in any case */ 244440929967SGleb Smirnoff FXP_LOCK(sc); 244540929967SGleb Smirnoff CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0); 244640929967SGleb Smirnoff ifp->if_capenable &= ~IFCAP_POLLING; 244740929967SGleb Smirnoff FXP_UNLOCK(sc); 244840929967SGleb Smirnoff } 244940929967SGleb Smirnoff } 245040929967SGleb Smirnoff #endif 24518ef1f631SYaroslav Tykhiy if (mask & IFCAP_VLAN_MTU) { 245240929967SGleb Smirnoff FXP_LOCK(sc); 24538ef1f631SYaroslav Tykhiy ifp->if_capenable ^= IFCAP_VLAN_MTU; 24548ef1f631SYaroslav Tykhiy if (sc->revision != FXP_REV_82557) 24558ef1f631SYaroslav Tykhiy flag = FXP_FLAG_LONG_PKT_EN; 24568ef1f631SYaroslav Tykhiy else /* a hack to get long frames on the old chip */ 24578ef1f631SYaroslav Tykhiy flag = FXP_FLAG_SAVE_BAD; 24588ef1f631SYaroslav Tykhiy sc->flags ^= flag; 24598ef1f631SYaroslav Tykhiy if (ifp->if_flags & IFF_UP) 24608ef1f631SYaroslav Tykhiy fxp_init_body(sc); 24613212724cSJohn Baldwin FXP_UNLOCK(sc); 246240929967SGleb Smirnoff } 2463fb917226SRuslan Ermilov break; 2464fb917226SRuslan Ermilov 2465a17c678eSDavid Greenman default: 2466673d9191SSam Leffler error = ether_ioctl(ifp, command, data); 2467a17c678eSDavid Greenman } 2468a17c678eSDavid Greenman return (error); 2469a17c678eSDavid Greenman } 2470397f9dfeSDavid Greenman 2471397f9dfeSDavid Greenman /* 247209882363SJonathan Lemon * Fill in the multicast address list and return number of entries. 247309882363SJonathan Lemon */ 247409882363SJonathan Lemon static int 247509882363SJonathan Lemon fxp_mc_addrs(struct fxp_softc *sc) 247609882363SJonathan Lemon { 247709882363SJonathan Lemon struct fxp_cb_mcs *mcsp = sc->mcsp; 2478fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 247909882363SJonathan Lemon struct ifmultiaddr *ifma; 248009882363SJonathan Lemon int nmcasts; 248109882363SJonathan Lemon 248209882363SJonathan Lemon nmcasts = 0; 248309882363SJonathan Lemon if ((sc->flags & FXP_FLAG_ALL_MCAST) == 0) { 248413b203d0SRobert Watson IF_ADDR_LOCK(ifp); 248509882363SJonathan Lemon TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 248609882363SJonathan Lemon if (ifma->ifma_addr->sa_family != AF_LINK) 248709882363SJonathan Lemon continue; 248809882363SJonathan Lemon if (nmcasts >= MAXMCADDR) { 248909882363SJonathan Lemon sc->flags |= FXP_FLAG_ALL_MCAST; 249009882363SJonathan Lemon nmcasts = 0; 249109882363SJonathan Lemon break; 249209882363SJonathan Lemon } 249309882363SJonathan Lemon bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr), 2494bafb64afSMaxime Henrion &sc->mcsp->mc_addr[nmcasts][0], ETHER_ADDR_LEN); 249509882363SJonathan Lemon nmcasts++; 249609882363SJonathan Lemon } 249713b203d0SRobert Watson IF_ADDR_UNLOCK(ifp); 249809882363SJonathan Lemon } 2499bafb64afSMaxime Henrion mcsp->mc_cnt = htole16(nmcasts * ETHER_ADDR_LEN); 250009882363SJonathan Lemon return (nmcasts); 250109882363SJonathan Lemon } 250209882363SJonathan Lemon 250309882363SJonathan Lemon /* 2504397f9dfeSDavid Greenman * Program the multicast filter. 2505397f9dfeSDavid Greenman * 2506397f9dfeSDavid Greenman * We have an artificial restriction that the multicast setup command 2507397f9dfeSDavid Greenman * must be the first command in the chain, so we take steps to ensure 25083114fdb4SDavid Greenman * this. By requiring this, it allows us to keep up the performance of 2509397f9dfeSDavid Greenman * the pre-initialized command ring (esp. link pointers) by not actually 2510dc733423SDag-Erling Smørgrav * inserting the mcsetup command in the ring - i.e. its link pointer 2511397f9dfeSDavid Greenman * points to the TxCB ring, but the mcsetup descriptor itself is not part 2512397f9dfeSDavid Greenman * of it. We then can do 'CU_START' on the mcsetup descriptor and have it 2513397f9dfeSDavid Greenman * lead into the regular TxCB ring when it completes. 2514397f9dfeSDavid Greenman * 2515397f9dfeSDavid Greenman * This function must be called at splimp. 2516397f9dfeSDavid Greenman */ 2517397f9dfeSDavid Greenman static void 2518f7788e8eSJonathan Lemon fxp_mc_setup(struct fxp_softc *sc) 2519397f9dfeSDavid Greenman { 2520397f9dfeSDavid Greenman struct fxp_cb_mcs *mcsp = sc->mcsp; 2521b2badf02SMaxime Henrion struct fxp_tx *txp; 25227dced78aSDavid Greenman int count; 2523397f9dfeSDavid Greenman 252467fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 25253114fdb4SDavid Greenman /* 25263114fdb4SDavid Greenman * If there are queued commands, we must wait until they are all 25273114fdb4SDavid Greenman * completed. If we are already waiting, then add a NOP command 25283114fdb4SDavid Greenman * with interrupt option so that we're notified when all commands 25293114fdb4SDavid Greenman * have been completed - fxp_start() ensures that no additional 25303114fdb4SDavid Greenman * TX commands will be added when need_mcsetup is true. 25313114fdb4SDavid Greenman */ 2532397f9dfeSDavid Greenman if (sc->tx_queued) { 25333114fdb4SDavid Greenman /* 25343114fdb4SDavid Greenman * need_mcsetup will be true if we are already waiting for the 25353114fdb4SDavid Greenman * NOP command to be completed (see below). In this case, bail. 25363114fdb4SDavid Greenman */ 25373114fdb4SDavid Greenman if (sc->need_mcsetup) 25383114fdb4SDavid Greenman return; 2539397f9dfeSDavid Greenman sc->need_mcsetup = 1; 25403114fdb4SDavid Greenman 25413114fdb4SDavid Greenman /* 254272a32a26SJonathan Lemon * Add a NOP command with interrupt so that we are notified 254372a32a26SJonathan Lemon * when all TX commands have been processed. 25443114fdb4SDavid Greenman */ 2545b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_last->tx_next; 2546b2badf02SMaxime Henrion txp->tx_mbuf = NULL; 2547b2badf02SMaxime Henrion txp->tx_cb->cb_status = 0; 254883e6547dSMaxime Henrion txp->tx_cb->cb_command = htole16(FXP_CB_COMMAND_NOP | 254983e6547dSMaxime Henrion FXP_CB_COMMAND_S | FXP_CB_COMMAND_I); 25503114fdb4SDavid Greenman /* 25513114fdb4SDavid Greenman * Advance the end of list forward. 25523114fdb4SDavid Greenman */ 255383e6547dSMaxime Henrion sc->fxp_desc.tx_last->tx_cb->cb_command &= 255483e6547dSMaxime Henrion htole16(~FXP_CB_COMMAND_S); 25555f361cbeSMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2556b2badf02SMaxime Henrion sc->fxp_desc.tx_last = txp; 25573114fdb4SDavid Greenman sc->tx_queued++; 25583114fdb4SDavid Greenman /* 25593114fdb4SDavid Greenman * Issue a resume in case the CU has just suspended. 25603114fdb4SDavid Greenman */ 25613114fdb4SDavid Greenman fxp_scb_wait(sc); 25622e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME); 25633114fdb4SDavid Greenman /* 25643114fdb4SDavid Greenman * Set a 5 second timer just in case we don't hear from the 25653114fdb4SDavid Greenman * card again. 25663114fdb4SDavid Greenman */ 2567df79d527SGleb Smirnoff sc->watchdog_timer = 5; 25683114fdb4SDavid Greenman 2569397f9dfeSDavid Greenman return; 2570397f9dfeSDavid Greenman } 2571397f9dfeSDavid Greenman sc->need_mcsetup = 0; 2572397f9dfeSDavid Greenman 2573397f9dfeSDavid Greenman /* 2574397f9dfeSDavid Greenman * Initialize multicast setup descriptor. 2575397f9dfeSDavid Greenman */ 2576397f9dfeSDavid Greenman mcsp->cb_status = 0; 257783e6547dSMaxime Henrion mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS | 257883e6547dSMaxime Henrion FXP_CB_COMMAND_S | FXP_CB_COMMAND_I); 257983e6547dSMaxime Henrion mcsp->link_addr = htole32(sc->fxp_desc.cbl_addr); 2580b2badf02SMaxime Henrion txp = &sc->fxp_desc.mcs_tx; 2581b2badf02SMaxime Henrion txp->tx_mbuf = NULL; 2582b2badf02SMaxime Henrion txp->tx_cb = (struct fxp_cb_tx *)sc->mcsp; 2583b2badf02SMaxime Henrion txp->tx_next = sc->fxp_desc.tx_list; 258409882363SJonathan Lemon (void) fxp_mc_addrs(sc); 2585b2badf02SMaxime Henrion sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp; 2586397f9dfeSDavid Greenman sc->tx_queued = 1; 2587397f9dfeSDavid Greenman 2588397f9dfeSDavid Greenman /* 2589397f9dfeSDavid Greenman * Wait until command unit is not active. This should never 2590397f9dfeSDavid Greenman * be the case when nothing is queued, but make sure anyway. 2591397f9dfeSDavid Greenman */ 25927dced78aSDavid Greenman count = 100; 2593397f9dfeSDavid Greenman while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) == 25947dced78aSDavid Greenman FXP_SCB_CUS_ACTIVE && --count) 25957dced78aSDavid Greenman DELAY(10); 25967dced78aSDavid Greenman if (count == 0) { 2597f7788e8eSJonathan Lemon device_printf(sc->dev, "command queue timeout\n"); 25987dced78aSDavid Greenman return; 25997dced78aSDavid Greenman } 2600397f9dfeSDavid Greenman 2601397f9dfeSDavid Greenman /* 2602397f9dfeSDavid Greenman * Start the multicast setup command. 2603397f9dfeSDavid Greenman */ 2604397f9dfeSDavid Greenman fxp_scb_wait(sc); 2605b2badf02SMaxime Henrion bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, BUS_DMASYNC_PREWRITE); 2606b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr); 26072e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2608397f9dfeSDavid Greenman 2609df79d527SGleb Smirnoff sc->watchdog_timer = 2; 2610397f9dfeSDavid Greenman return; 2611397f9dfeSDavid Greenman } 261272a32a26SJonathan Lemon 261374d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101a[] = D101_A_RCVBUNDLE_UCODE; 261474d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101b0[] = D101_B0_RCVBUNDLE_UCODE; 261574d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101ma[] = D101M_B_RCVBUNDLE_UCODE; 261674d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101s[] = D101S_RCVBUNDLE_UCODE; 261774d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102[] = D102_B_RCVBUNDLE_UCODE; 261874d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102c[] = D102_C_RCVBUNDLE_UCODE; 2619de571603SMaxime Henrion static uint32_t fxp_ucode_d102e[] = D102_E_RCVBUNDLE_UCODE; 262072a32a26SJonathan Lemon 262174d1ed23SMaxime Henrion #define UCODE(x) x, sizeof(x)/sizeof(uint32_t) 262272a32a26SJonathan Lemon 262372a32a26SJonathan Lemon struct ucode { 262474d1ed23SMaxime Henrion uint32_t revision; 262574d1ed23SMaxime Henrion uint32_t *ucode; 262672a32a26SJonathan Lemon int length; 262772a32a26SJonathan Lemon u_short int_delay_offset; 262872a32a26SJonathan Lemon u_short bundle_max_offset; 262972a32a26SJonathan Lemon } ucode_table[] = { 263072a32a26SJonathan Lemon { FXP_REV_82558_A4, UCODE(fxp_ucode_d101a), D101_CPUSAVER_DWORD, 0 }, 263172a32a26SJonathan Lemon { FXP_REV_82558_B0, UCODE(fxp_ucode_d101b0), D101_CPUSAVER_DWORD, 0 }, 263272a32a26SJonathan Lemon { FXP_REV_82559_A0, UCODE(fxp_ucode_d101ma), 263372a32a26SJonathan Lemon D101M_CPUSAVER_DWORD, D101M_CPUSAVER_BUNDLE_MAX_DWORD }, 263472a32a26SJonathan Lemon { FXP_REV_82559S_A, UCODE(fxp_ucode_d101s), 263572a32a26SJonathan Lemon D101S_CPUSAVER_DWORD, D101S_CPUSAVER_BUNDLE_MAX_DWORD }, 263672a32a26SJonathan Lemon { FXP_REV_82550, UCODE(fxp_ucode_d102), 263772a32a26SJonathan Lemon D102_B_CPUSAVER_DWORD, D102_B_CPUSAVER_BUNDLE_MAX_DWORD }, 263872a32a26SJonathan Lemon { FXP_REV_82550_C, UCODE(fxp_ucode_d102c), 263972a32a26SJonathan Lemon D102_C_CPUSAVER_DWORD, D102_C_CPUSAVER_BUNDLE_MAX_DWORD }, 2640507feeafSMaxime Henrion { FXP_REV_82551_F, UCODE(fxp_ucode_d102e), 2641de571603SMaxime Henrion D102_E_CPUSAVER_DWORD, D102_E_CPUSAVER_BUNDLE_MAX_DWORD }, 264272a32a26SJonathan Lemon { 0, NULL, 0, 0, 0 } 264372a32a26SJonathan Lemon }; 264472a32a26SJonathan Lemon 264572a32a26SJonathan Lemon static void 264672a32a26SJonathan Lemon fxp_load_ucode(struct fxp_softc *sc) 264772a32a26SJonathan Lemon { 264872a32a26SJonathan Lemon struct ucode *uc; 264972a32a26SJonathan Lemon struct fxp_cb_ucode *cbp; 265094a4f968SPyun YongHyeon int i; 265172a32a26SJonathan Lemon 265272a32a26SJonathan Lemon for (uc = ucode_table; uc->ucode != NULL; uc++) 265372a32a26SJonathan Lemon if (sc->revision == uc->revision) 265472a32a26SJonathan Lemon break; 265572a32a26SJonathan Lemon if (uc->ucode == NULL) 265672a32a26SJonathan Lemon return; 2657b2badf02SMaxime Henrion cbp = (struct fxp_cb_ucode *)sc->fxp_desc.cbl_list; 265872a32a26SJonathan Lemon cbp->cb_status = 0; 265983e6547dSMaxime Henrion cbp->cb_command = htole16(FXP_CB_COMMAND_UCODE | FXP_CB_COMMAND_EL); 266083e6547dSMaxime Henrion cbp->link_addr = 0xffffffff; /* (no) next command */ 266194a4f968SPyun YongHyeon for (i = 0; i < uc->length; i++) 266294a4f968SPyun YongHyeon cbp->ucode[i] = htole32(uc->ucode[i]); 266372a32a26SJonathan Lemon if (uc->int_delay_offset) 266474d1ed23SMaxime Henrion *(uint16_t *)&cbp->ucode[uc->int_delay_offset] = 266583e6547dSMaxime Henrion htole16(sc->tunable_int_delay + sc->tunable_int_delay / 2); 266672a32a26SJonathan Lemon if (uc->bundle_max_offset) 266774d1ed23SMaxime Henrion *(uint16_t *)&cbp->ucode[uc->bundle_max_offset] = 266883e6547dSMaxime Henrion htole16(sc->tunable_bundle_max); 266972a32a26SJonathan Lemon /* 267072a32a26SJonathan Lemon * Download the ucode to the chip. 267172a32a26SJonathan Lemon */ 267272a32a26SJonathan Lemon fxp_scb_wait(sc); 2673b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2674b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr); 267572a32a26SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 267672a32a26SJonathan Lemon /* ...and wait for it to complete. */ 2677209b07bcSMaxime Henrion fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map); 2678b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE); 267972a32a26SJonathan Lemon device_printf(sc->dev, 268072a32a26SJonathan Lemon "Microcode loaded, int_delay: %d usec bundle_max: %d\n", 268172a32a26SJonathan Lemon sc->tunable_int_delay, 268272a32a26SJonathan Lemon uc->bundle_max_offset == 0 ? 0 : sc->tunable_bundle_max); 268372a32a26SJonathan Lemon sc->flags |= FXP_FLAG_UCODE; 268472a32a26SJonathan Lemon } 268572a32a26SJonathan Lemon 268672a32a26SJonathan Lemon static int 268772a32a26SJonathan Lemon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high) 268872a32a26SJonathan Lemon { 268972a32a26SJonathan Lemon int error, value; 269072a32a26SJonathan Lemon 269172a32a26SJonathan Lemon value = *(int *)arg1; 269272a32a26SJonathan Lemon error = sysctl_handle_int(oidp, &value, 0, req); 269372a32a26SJonathan Lemon if (error || !req->newptr) 269472a32a26SJonathan Lemon return (error); 269572a32a26SJonathan Lemon if (value < low || value > high) 269672a32a26SJonathan Lemon return (EINVAL); 269772a32a26SJonathan Lemon *(int *)arg1 = value; 269872a32a26SJonathan Lemon return (0); 269972a32a26SJonathan Lemon } 270072a32a26SJonathan Lemon 270172a32a26SJonathan Lemon /* 270272a32a26SJonathan Lemon * Interrupt delay is expressed in microseconds, a multiplier is used 270372a32a26SJonathan Lemon * to convert this to the appropriate clock ticks before using. 270472a32a26SJonathan Lemon */ 270572a32a26SJonathan Lemon static int 270672a32a26SJonathan Lemon sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS) 270772a32a26SJonathan Lemon { 270872a32a26SJonathan Lemon return (sysctl_int_range(oidp, arg1, arg2, req, 300, 3000)); 270972a32a26SJonathan Lemon } 271072a32a26SJonathan Lemon 271172a32a26SJonathan Lemon static int 271272a32a26SJonathan Lemon sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS) 271372a32a26SJonathan Lemon { 271472a32a26SJonathan Lemon return (sysctl_int_range(oidp, arg1, arg2, req, 1, 0xffff)); 271572a32a26SJonathan Lemon } 2716