1f7788e8eSJonathan Lemon /*- 2a17c678eSDavid Greenman * Copyright (c) 1995, David Greenman 33bd07cfdSJonathan Lemon * Copyright (c) 2001 Jonathan Lemon <jlemon@freebsd.org> 4a17c678eSDavid Greenman * All rights reserved. 5a17c678eSDavid Greenman * 6a17c678eSDavid Greenman * Redistribution and use in source and binary forms, with or without 7a17c678eSDavid Greenman * modification, are permitted provided that the following conditions 8a17c678eSDavid Greenman * are met: 9a17c678eSDavid Greenman * 1. Redistributions of source code must retain the above copyright 10a17c678eSDavid Greenman * notice unmodified, this list of conditions, and the following 11a17c678eSDavid Greenman * disclaimer. 12a17c678eSDavid Greenman * 2. Redistributions in binary form must reproduce the above copyright 13a17c678eSDavid Greenman * notice, this list of conditions and the following disclaimer in the 14a17c678eSDavid Greenman * documentation and/or other materials provided with the distribution. 15a17c678eSDavid Greenman * 16a17c678eSDavid Greenman * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 17a17c678eSDavid Greenman * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18a17c678eSDavid Greenman * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19a17c678eSDavid Greenman * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 20a17c678eSDavid Greenman * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21a17c678eSDavid Greenman * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22a17c678eSDavid Greenman * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23a17c678eSDavid Greenman * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24a17c678eSDavid Greenman * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25a17c678eSDavid Greenman * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26a17c678eSDavid Greenman * SUCH DAMAGE. 27a17c678eSDavid Greenman * 28a17c678eSDavid Greenman */ 29a17c678eSDavid Greenman 30a17c678eSDavid Greenman /* 31ae12cddaSDavid Greenman * Intel EtherExpress Pro/100B PCI Fast Ethernet driver 32a17c678eSDavid Greenman */ 33a17c678eSDavid Greenman 3401c516b0SMaxime Henrion #include <sys/cdefs.h> 3501c516b0SMaxime Henrion __FBSDID("$FreeBSD$"); 3601c516b0SMaxime Henrion 37a17c678eSDavid Greenman #include <sys/param.h> 38a17c678eSDavid Greenman #include <sys/systm.h> 3983e6547dSMaxime Henrion #include <sys/endian.h> 40a17c678eSDavid Greenman #include <sys/mbuf.h> 41f7788e8eSJonathan Lemon /* #include <sys/mutex.h> */ 42a17c678eSDavid Greenman #include <sys/kernel.h> 434458ac71SBruce Evans #include <sys/socket.h> 4472a32a26SJonathan Lemon #include <sys/sysctl.h> 45a17c678eSDavid Greenman 46a17c678eSDavid Greenman #include <net/if.h> 47397f9dfeSDavid Greenman #include <net/if_dl.h> 48ba8c6fd5SDavid Greenman #include <net/if_media.h> 49a17c678eSDavid Greenman 50a17c678eSDavid Greenman #include <net/bpf.h> 51ba8c6fd5SDavid Greenman #include <sys/sockio.h> 526182fdbdSPeter Wemm #include <sys/bus.h> 536182fdbdSPeter Wemm #include <machine/bus.h> 546182fdbdSPeter Wemm #include <sys/rman.h> 556182fdbdSPeter Wemm #include <machine/resource.h> 56ba8c6fd5SDavid Greenman 571d5e9e22SEivind Eklund #include <net/ethernet.h> 581d5e9e22SEivind Eklund #include <net/if_arp.h> 59ba8c6fd5SDavid Greenman 60f7788e8eSJonathan Lemon #include <machine/clock.h> /* for DELAY */ 61a17c678eSDavid Greenman 62e8c8b728SJonathan Lemon #include <net/if_types.h> 63e8c8b728SJonathan Lemon #include <net/if_vlan_var.h> 64e8c8b728SJonathan Lemon 65c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR 66c8bca6dcSBill Paul #include <netinet/in.h> 67c8bca6dcSBill Paul #include <netinet/in_systm.h> 68c8bca6dcSBill Paul #include <netinet/ip.h> 69c8bca6dcSBill Paul #include <machine/in_cksum.h> 70c8bca6dcSBill Paul #endif 71c8bca6dcSBill Paul 72a17c678eSDavid Greenman #include <pci/pcivar.h> 73df373873SWes Peters #include <pci/pcireg.h> /* for PCIM_CMD_xxx */ 74a17c678eSDavid Greenman 75f7788e8eSJonathan Lemon #include <dev/mii/mii.h> 76f7788e8eSJonathan Lemon #include <dev/mii/miivar.h> 77f7788e8eSJonathan Lemon 78f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpreg.h> 79f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpvar.h> 8072a32a26SJonathan Lemon #include <dev/fxp/rcvbundl.h> 81f7788e8eSJonathan Lemon 82f7788e8eSJonathan Lemon MODULE_DEPEND(fxp, miibus, 1, 1, 1); 83f7788e8eSJonathan Lemon #include "miibus_if.h" 844fc1dda9SAndrew Gallatin 85ba8c6fd5SDavid Greenman /* 86ba8c6fd5SDavid Greenman * NOTE! On the Alpha, we have an alignment constraint. The 87ba8c6fd5SDavid Greenman * card DMAs the packet immediately following the RFA. However, 88ba8c6fd5SDavid Greenman * the first thing in the packet is a 14-byte Ethernet header. 89ba8c6fd5SDavid Greenman * This means that the packet is misaligned. To compensate, 90ba8c6fd5SDavid Greenman * we actually offset the RFA 2 bytes into the cluster. This 91ba8c6fd5SDavid Greenman * alignes the packet after the Ethernet header at a 32-bit 92ba8c6fd5SDavid Greenman * boundary. HOWEVER! This means that the RFA is misaligned! 93ba8c6fd5SDavid Greenman */ 94ba8c6fd5SDavid Greenman #define RFA_ALIGNMENT_FUDGE 2 95ba8c6fd5SDavid Greenman 96ba8c6fd5SDavid Greenman /* 97f7788e8eSJonathan Lemon * Set initial transmit threshold at 64 (512 bytes). This is 98f7788e8eSJonathan Lemon * increased by 64 (512 bytes) at a time, to maximum of 192 99f7788e8eSJonathan Lemon * (1536 bytes), if an underrun occurs. 100f7788e8eSJonathan Lemon */ 101f7788e8eSJonathan Lemon static int tx_threshold = 64; 102f7788e8eSJonathan Lemon 103f7788e8eSJonathan Lemon /* 104f7788e8eSJonathan Lemon * The configuration byte map has several undefined fields which 105f7788e8eSJonathan Lemon * must be one or must be zero. Set up a template for these bits 106f7788e8eSJonathan Lemon * only, (assuming a 82557 chip) leaving the actual configuration 107f7788e8eSJonathan Lemon * to fxp_init. 108f7788e8eSJonathan Lemon * 109f7788e8eSJonathan Lemon * See struct fxp_cb_config for the bit definitions. 110f7788e8eSJonathan Lemon */ 111f7788e8eSJonathan Lemon static u_char fxp_cb_config_template[] = { 112f7788e8eSJonathan Lemon 0x0, 0x0, /* cb_status */ 113f7788e8eSJonathan Lemon 0x0, 0x0, /* cb_command */ 114f7788e8eSJonathan Lemon 0x0, 0x0, 0x0, 0x0, /* link_addr */ 115f7788e8eSJonathan Lemon 0x0, /* 0 */ 116f7788e8eSJonathan Lemon 0x0, /* 1 */ 117f7788e8eSJonathan Lemon 0x0, /* 2 */ 118f7788e8eSJonathan Lemon 0x0, /* 3 */ 119f7788e8eSJonathan Lemon 0x0, /* 4 */ 120f7788e8eSJonathan Lemon 0x0, /* 5 */ 121f7788e8eSJonathan Lemon 0x32, /* 6 */ 122f7788e8eSJonathan Lemon 0x0, /* 7 */ 123f7788e8eSJonathan Lemon 0x0, /* 8 */ 124f7788e8eSJonathan Lemon 0x0, /* 9 */ 125f7788e8eSJonathan Lemon 0x6, /* 10 */ 126f7788e8eSJonathan Lemon 0x0, /* 11 */ 127f7788e8eSJonathan Lemon 0x0, /* 12 */ 128f7788e8eSJonathan Lemon 0x0, /* 13 */ 129f7788e8eSJonathan Lemon 0xf2, /* 14 */ 130f7788e8eSJonathan Lemon 0x48, /* 15 */ 131f7788e8eSJonathan Lemon 0x0, /* 16 */ 132f7788e8eSJonathan Lemon 0x40, /* 17 */ 133f7788e8eSJonathan Lemon 0xf0, /* 18 */ 134f7788e8eSJonathan Lemon 0x0, /* 19 */ 135f7788e8eSJonathan Lemon 0x3f, /* 20 */ 136f7788e8eSJonathan Lemon 0x5 /* 21 */ 137f7788e8eSJonathan Lemon }; 138f7788e8eSJonathan Lemon 139f7788e8eSJonathan Lemon struct fxp_ident { 140f7788e8eSJonathan Lemon u_int16_t devid; 141f7788e8eSJonathan Lemon char *name; 142f7788e8eSJonathan Lemon }; 143f7788e8eSJonathan Lemon 144f7788e8eSJonathan Lemon /* 145f7788e8eSJonathan Lemon * Claim various Intel PCI device identifiers for this driver. The 146f7788e8eSJonathan Lemon * sub-vendor and sub-device field are extensively used to identify 147f7788e8eSJonathan Lemon * particular variants, but we don't currently differentiate between 148f7788e8eSJonathan Lemon * them. 149f7788e8eSJonathan Lemon */ 150f7788e8eSJonathan Lemon static struct fxp_ident fxp_ident_table[] = { 151537b41d5SJohn Polstra { 0x1029, "Intel 82559 PCI/CardBus Pro/100" }, 152537b41d5SJohn Polstra { 0x1030, "Intel 82559 Pro/100 Ethernet" }, 153537b41d5SJohn Polstra { 0x1031, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" }, 154537b41d5SJohn Polstra { 0x1032, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" }, 155537b41d5SJohn Polstra { 0x1033, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 156537b41d5SJohn Polstra { 0x1034, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 157537b41d5SJohn Polstra { 0x1035, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 158537b41d5SJohn Polstra { 0x1036, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 159537b41d5SJohn Polstra { 0x1037, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 160537b41d5SJohn Polstra { 0x1038, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 161537b41d5SJohn Polstra { 0x1039, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" }, 162537b41d5SJohn Polstra { 0x103A, "Intel 82801DB (ICH4) Pro/100 Ethernet" }, 163537b41d5SJohn Polstra { 0x103B, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" }, 164537b41d5SJohn Polstra { 0x103C, "Intel 82801DB (ICH4) Pro/100 Ethernet" }, 165537b41d5SJohn Polstra { 0x103D, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" }, 166537b41d5SJohn Polstra { 0x103E, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" }, 167537b41d5SJohn Polstra { 0x1059, "Intel 82551QM Pro/100 M Mobile Connection" }, 168537b41d5SJohn Polstra { 0x1209, "Intel 82559ER Embedded 10/100 Ethernet" }, 169537b41d5SJohn Polstra { 0x1229, "Intel 82557/8/9 EtherExpress Pro/100(B) Ethernet" }, 170537b41d5SJohn Polstra { 0x2449, "Intel 82801BA/CAM (ICH2/3) Pro/100 Ethernet" }, 171f7788e8eSJonathan Lemon { 0, NULL }, 172f7788e8eSJonathan Lemon }; 173f7788e8eSJonathan Lemon 174c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR 175c8bca6dcSBill Paul #define FXP_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 176c8bca6dcSBill Paul #else 177c8bca6dcSBill Paul #define FXP_CSUM_FEATURES (CSUM_TCP | CSUM_UDP) 178c8bca6dcSBill Paul #endif 179c8bca6dcSBill Paul 180f7788e8eSJonathan Lemon static int fxp_probe(device_t dev); 181f7788e8eSJonathan Lemon static int fxp_attach(device_t dev); 182f7788e8eSJonathan Lemon static int fxp_detach(device_t dev); 183f7788e8eSJonathan Lemon static int fxp_shutdown(device_t dev); 184f7788e8eSJonathan Lemon static int fxp_suspend(device_t dev); 185f7788e8eSJonathan Lemon static int fxp_resume(device_t dev); 186f7788e8eSJonathan Lemon 187f7788e8eSJonathan Lemon static void fxp_intr(void *xsc); 188f7788e8eSJonathan Lemon static void fxp_init(void *xsc); 189f7788e8eSJonathan Lemon static void fxp_tick(void *xsc); 19048e417ebSJonathan Lemon static void fxp_powerstate_d0(device_t dev); 191f7788e8eSJonathan Lemon static void fxp_start(struct ifnet *ifp); 192f7788e8eSJonathan Lemon static void fxp_stop(struct fxp_softc *sc); 193f7788e8eSJonathan Lemon static void fxp_release(struct fxp_softc *sc); 194f7788e8eSJonathan Lemon static int fxp_ioctl(struct ifnet *ifp, u_long command, 195f7788e8eSJonathan Lemon caddr_t data); 196f7788e8eSJonathan Lemon static void fxp_watchdog(struct ifnet *ifp); 197b2badf02SMaxime Henrion static int fxp_add_rfabuf(struct fxp_softc *sc, 198b2badf02SMaxime Henrion struct fxp_rx *rxp); 19909882363SJonathan Lemon static int fxp_mc_addrs(struct fxp_softc *sc); 200f7788e8eSJonathan Lemon static void fxp_mc_setup(struct fxp_softc *sc); 201f7788e8eSJonathan Lemon static u_int16_t fxp_eeprom_getword(struct fxp_softc *sc, int offset, 202f7788e8eSJonathan Lemon int autosize); 20300c4116bSJonathan Lemon static void fxp_eeprom_putword(struct fxp_softc *sc, int offset, 20400c4116bSJonathan Lemon u_int16_t data); 205f7788e8eSJonathan Lemon static void fxp_autosize_eeprom(struct fxp_softc *sc); 206f7788e8eSJonathan Lemon static void fxp_read_eeprom(struct fxp_softc *sc, u_short *data, 207f7788e8eSJonathan Lemon int offset, int words); 20800c4116bSJonathan Lemon static void fxp_write_eeprom(struct fxp_softc *sc, u_short *data, 20900c4116bSJonathan Lemon int offset, int words); 210f7788e8eSJonathan Lemon static int fxp_ifmedia_upd(struct ifnet *ifp); 211f7788e8eSJonathan Lemon static void fxp_ifmedia_sts(struct ifnet *ifp, 212f7788e8eSJonathan Lemon struct ifmediareq *ifmr); 213f7788e8eSJonathan Lemon static int fxp_serial_ifmedia_upd(struct ifnet *ifp); 214f7788e8eSJonathan Lemon static void fxp_serial_ifmedia_sts(struct ifnet *ifp, 215f7788e8eSJonathan Lemon struct ifmediareq *ifmr); 216f7788e8eSJonathan Lemon static volatile int fxp_miibus_readreg(device_t dev, int phy, int reg); 217f7788e8eSJonathan Lemon static void fxp_miibus_writereg(device_t dev, int phy, int reg, 218f7788e8eSJonathan Lemon int value); 21972a32a26SJonathan Lemon static void fxp_load_ucode(struct fxp_softc *sc); 22072a32a26SJonathan Lemon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, 22172a32a26SJonathan Lemon int low, int high); 22272a32a26SJonathan Lemon static int sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS); 22372a32a26SJonathan Lemon static int sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS); 224f7788e8eSJonathan Lemon static __inline void fxp_scb_wait(struct fxp_softc *sc); 2252e2b8238SJonathan Lemon static __inline void fxp_scb_cmd(struct fxp_softc *sc, int cmd); 226209b07bcSMaxime Henrion static __inline void fxp_dma_wait(struct fxp_softc *sc, 227209b07bcSMaxime Henrion volatile u_int16_t *status, bus_dma_tag_t dmat, 228209b07bcSMaxime Henrion bus_dmamap_t map); 229f7788e8eSJonathan Lemon 230f7788e8eSJonathan Lemon static device_method_t fxp_methods[] = { 231f7788e8eSJonathan Lemon /* Device interface */ 232f7788e8eSJonathan Lemon DEVMETHOD(device_probe, fxp_probe), 233f7788e8eSJonathan Lemon DEVMETHOD(device_attach, fxp_attach), 234f7788e8eSJonathan Lemon DEVMETHOD(device_detach, fxp_detach), 235f7788e8eSJonathan Lemon DEVMETHOD(device_shutdown, fxp_shutdown), 236f7788e8eSJonathan Lemon DEVMETHOD(device_suspend, fxp_suspend), 237f7788e8eSJonathan Lemon DEVMETHOD(device_resume, fxp_resume), 238f7788e8eSJonathan Lemon 239f7788e8eSJonathan Lemon /* MII interface */ 240f7788e8eSJonathan Lemon DEVMETHOD(miibus_readreg, fxp_miibus_readreg), 241f7788e8eSJonathan Lemon DEVMETHOD(miibus_writereg, fxp_miibus_writereg), 242f7788e8eSJonathan Lemon 243f7788e8eSJonathan Lemon { 0, 0 } 244f7788e8eSJonathan Lemon }; 245f7788e8eSJonathan Lemon 246f7788e8eSJonathan Lemon static driver_t fxp_driver = { 247f7788e8eSJonathan Lemon "fxp", 248f7788e8eSJonathan Lemon fxp_methods, 249f7788e8eSJonathan Lemon sizeof(struct fxp_softc), 250f7788e8eSJonathan Lemon }; 251f7788e8eSJonathan Lemon 252f7788e8eSJonathan Lemon static devclass_t fxp_devclass; 253f7788e8eSJonathan Lemon 254f7788e8eSJonathan Lemon DRIVER_MODULE(if_fxp, pci, fxp_driver, fxp_devclass, 0, 0); 255f7788e8eSJonathan Lemon DRIVER_MODULE(if_fxp, cardbus, fxp_driver, fxp_devclass, 0, 0); 256f7788e8eSJonathan Lemon DRIVER_MODULE(miibus, fxp, miibus_driver, miibus_devclass, 0, 0); 257f7788e8eSJonathan Lemon 2582b5989e9SLuigi Rizzo static int fxp_rnr; 2592b5989e9SLuigi Rizzo SYSCTL_INT(_hw, OID_AUTO, fxp_rnr, CTLFLAG_RW, &fxp_rnr, 0, "fxp rnr events"); 2602b5989e9SLuigi Rizzo 261f7788e8eSJonathan Lemon /* 262dfe61cf1SDavid Greenman * Wait for the previous command to be accepted (but not necessarily 263dfe61cf1SDavid Greenman * completed). 264dfe61cf1SDavid Greenman */ 265c1087c13SBruce Evans static __inline void 266f7788e8eSJonathan Lemon fxp_scb_wait(struct fxp_softc *sc) 267a17c678eSDavid Greenman { 268a17c678eSDavid Greenman int i = 10000; 269a17c678eSDavid Greenman 2707dced78aSDavid Greenman while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i) 2717dced78aSDavid Greenman DELAY(2); 2727dced78aSDavid Greenman if (i == 0) 27300c4116bSJonathan Lemon device_printf(sc->dev, "SCB timeout: 0x%x 0x%x 0x%x 0x%x\n", 274e8c8b728SJonathan Lemon CSR_READ_1(sc, FXP_CSR_SCB_COMMAND), 275e8c8b728SJonathan Lemon CSR_READ_1(sc, FXP_CSR_SCB_STATACK), 276e8c8b728SJonathan Lemon CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS), 277e8c8b728SJonathan Lemon CSR_READ_2(sc, FXP_CSR_FLOWCONTROL)); 2787dced78aSDavid Greenman } 2797dced78aSDavid Greenman 2807dced78aSDavid Greenman static __inline void 2812e2b8238SJonathan Lemon fxp_scb_cmd(struct fxp_softc *sc, int cmd) 2822e2b8238SJonathan Lemon { 2832e2b8238SJonathan Lemon 2842e2b8238SJonathan Lemon if (cmd == FXP_SCB_COMMAND_CU_RESUME && sc->cu_resume_bug) { 2852e2b8238SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_CB_COMMAND_NOP); 2862e2b8238SJonathan Lemon fxp_scb_wait(sc); 2872e2b8238SJonathan Lemon } 2882e2b8238SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd); 2892e2b8238SJonathan Lemon } 2902e2b8238SJonathan Lemon 2912e2b8238SJonathan Lemon static __inline void 292209b07bcSMaxime Henrion fxp_dma_wait(struct fxp_softc *sc, volatile u_int16_t *status, 293209b07bcSMaxime Henrion bus_dma_tag_t dmat, bus_dmamap_t map) 2947dced78aSDavid Greenman { 2957dced78aSDavid Greenman int i = 10000; 2967dced78aSDavid Greenman 297209b07bcSMaxime Henrion bus_dmamap_sync(dmat, map, BUS_DMASYNC_POSTREAD); 298209b07bcSMaxime Henrion while (!(le16toh(*status) & FXP_CB_STATUS_C) && --i) { 2997dced78aSDavid Greenman DELAY(2); 300209b07bcSMaxime Henrion bus_dmamap_sync(dmat, map, BUS_DMASYNC_POSTREAD); 301209b07bcSMaxime Henrion } 3027dced78aSDavid Greenman if (i == 0) 303f7788e8eSJonathan Lemon device_printf(sc->dev, "DMA timeout\n"); 304a17c678eSDavid Greenman } 305a17c678eSDavid Greenman 306dfe61cf1SDavid Greenman /* 307dfe61cf1SDavid Greenman * Return identification string if this is device is ours. 308dfe61cf1SDavid Greenman */ 3096182fdbdSPeter Wemm static int 3106182fdbdSPeter Wemm fxp_probe(device_t dev) 311a17c678eSDavid Greenman { 312f7788e8eSJonathan Lemon u_int16_t devid; 313f7788e8eSJonathan Lemon struct fxp_ident *ident; 314f7788e8eSJonathan Lemon 31555ce7b51SDavid Greenman if (pci_get_vendor(dev) == FXP_VENDORID_INTEL) { 316f7788e8eSJonathan Lemon devid = pci_get_device(dev); 317f7788e8eSJonathan Lemon for (ident = fxp_ident_table; ident->name != NULL; ident++) { 318f7788e8eSJonathan Lemon if (ident->devid == devid) { 319f7788e8eSJonathan Lemon device_set_desc(dev, ident->name); 320f7788e8eSJonathan Lemon return (0); 32155ce7b51SDavid Greenman } 322dd68ef16SPeter Wemm } 323f7788e8eSJonathan Lemon } 324f7788e8eSJonathan Lemon return (ENXIO); 3256182fdbdSPeter Wemm } 3266182fdbdSPeter Wemm 32748e417ebSJonathan Lemon static void 32848e417ebSJonathan Lemon fxp_powerstate_d0(device_t dev) 32948e417ebSJonathan Lemon { 33048e417ebSJonathan Lemon #if __FreeBSD_version >= 430002 33148e417ebSJonathan Lemon u_int32_t iobase, membase, irq; 33248e417ebSJonathan Lemon 33348e417ebSJonathan Lemon if (pci_get_powerstate(dev) != PCI_POWERSTATE_D0) { 33448e417ebSJonathan Lemon /* Save important PCI config data. */ 33548e417ebSJonathan Lemon iobase = pci_read_config(dev, FXP_PCI_IOBA, 4); 33648e417ebSJonathan Lemon membase = pci_read_config(dev, FXP_PCI_MMBA, 4); 33748e417ebSJonathan Lemon irq = pci_read_config(dev, PCIR_INTLINE, 4); 33848e417ebSJonathan Lemon 33948e417ebSJonathan Lemon /* Reset the power state. */ 34048e417ebSJonathan Lemon device_printf(dev, "chip is in D%d power mode " 34148e417ebSJonathan Lemon "-- setting to D0\n", pci_get_powerstate(dev)); 34248e417ebSJonathan Lemon 34348e417ebSJonathan Lemon pci_set_powerstate(dev, PCI_POWERSTATE_D0); 34448e417ebSJonathan Lemon 34548e417ebSJonathan Lemon /* Restore PCI config data. */ 34648e417ebSJonathan Lemon pci_write_config(dev, FXP_PCI_IOBA, iobase, 4); 34748e417ebSJonathan Lemon pci_write_config(dev, FXP_PCI_MMBA, membase, 4); 34848e417ebSJonathan Lemon pci_write_config(dev, PCIR_INTLINE, irq, 4); 34948e417ebSJonathan Lemon } 35048e417ebSJonathan Lemon #endif 35148e417ebSJonathan Lemon } 35248e417ebSJonathan Lemon 353b2badf02SMaxime Henrion static void 354b2badf02SMaxime Henrion fxp_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 355b2badf02SMaxime Henrion { 356b2badf02SMaxime Henrion u_int32_t *addr; 357b2badf02SMaxime Henrion 358b2badf02SMaxime Henrion if (error) 359b2badf02SMaxime Henrion return; 360b2badf02SMaxime Henrion 361b2badf02SMaxime Henrion KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg)); 362b2badf02SMaxime Henrion addr = arg; 363b2badf02SMaxime Henrion *addr = segs->ds_addr; 364b2badf02SMaxime Henrion } 365b2badf02SMaxime Henrion 3666182fdbdSPeter Wemm static int 3676182fdbdSPeter Wemm fxp_attach(device_t dev) 368a17c678eSDavid Greenman { 3696182fdbdSPeter Wemm int error = 0; 3706182fdbdSPeter Wemm struct fxp_softc *sc = device_get_softc(dev); 371ba8c6fd5SDavid Greenman struct ifnet *ifp; 372b2badf02SMaxime Henrion struct fxp_rx *rxp; 3739fa6ccfbSMatt Jacob u_int32_t val; 37483e6547dSMaxime Henrion u_int16_t data, myea[ETHER_ADDR_LEN / 2]; 375d73e2e55SMaxime Henrion int i, rid, m1, m2, prefer_iomap, maxtxseg; 376f7788e8eSJonathan Lemon int s; 377a17c678eSDavid Greenman 378f7788e8eSJonathan Lemon bzero(sc, sizeof(*sc)); 379f7788e8eSJonathan Lemon sc->dev = dev; 3806c951b44SJustin T. Gibbs callout_handle_init(&sc->stat_ch); 381a1a9c8f7SJonathan Lemon sysctl_ctx_init(&sc->sysctl_ctx); 3826008862bSJohn Baldwin mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 3836008862bSJohn Baldwin MTX_DEF | MTX_RECURSE); 384a17c678eSDavid Greenman 385f7788e8eSJonathan Lemon s = splimp(); 386a17c678eSDavid Greenman 387dfe61cf1SDavid Greenman /* 3889fa6ccfbSMatt Jacob * Enable bus mastering. Enable memory space too, in case 3899fa6ccfbSMatt Jacob * BIOS/Prom forgot about it. 390df373873SWes Peters */ 3916182fdbdSPeter Wemm val = pci_read_config(dev, PCIR_COMMAND, 2); 392df373873SWes Peters val |= (PCIM_CMD_MEMEN|PCIM_CMD_BUSMASTEREN); 3936182fdbdSPeter Wemm pci_write_config(dev, PCIR_COMMAND, val, 2); 3949fa6ccfbSMatt Jacob val = pci_read_config(dev, PCIR_COMMAND, 2); 395df373873SWes Peters 39648e417ebSJonathan Lemon fxp_powerstate_d0(dev); 3978d799694SBill Paul 398df373873SWes Peters /* 3999fa6ccfbSMatt Jacob * Figure out which we should try first - memory mapping or i/o mapping? 4009fa6ccfbSMatt Jacob * We default to memory mapping. Then we accept an override from the 4019fa6ccfbSMatt Jacob * command line. Then we check to see which one is enabled. 402dfe61cf1SDavid Greenman */ 4039fa6ccfbSMatt Jacob m1 = PCIM_CMD_MEMEN; 4049fa6ccfbSMatt Jacob m2 = PCIM_CMD_PORTEN; 4052a05a4ebSMatt Jacob prefer_iomap = 0; 4062a05a4ebSMatt Jacob if (resource_int_value(device_get_name(dev), device_get_unit(dev), 4072a05a4ebSMatt Jacob "prefer_iomap", &prefer_iomap) == 0 && prefer_iomap != 0) { 4089fa6ccfbSMatt Jacob m1 = PCIM_CMD_PORTEN; 4099fa6ccfbSMatt Jacob m2 = PCIM_CMD_MEMEN; 4109fa6ccfbSMatt Jacob } 4119fa6ccfbSMatt Jacob 4129fa6ccfbSMatt Jacob if (val & m1) { 4139fa6ccfbSMatt Jacob sc->rtp = 4149fa6ccfbSMatt Jacob (m1 == PCIM_CMD_MEMEN)? SYS_RES_MEMORY : SYS_RES_IOPORT; 4159fa6ccfbSMatt Jacob sc->rgd = (m1 == PCIM_CMD_MEMEN)? FXP_PCI_MMBA : FXP_PCI_IOBA; 4169fa6ccfbSMatt Jacob sc->mem = bus_alloc_resource(dev, sc->rtp, &sc->rgd, 4176182fdbdSPeter Wemm 0, ~0, 1, RF_ACTIVE); 4189fa6ccfbSMatt Jacob } 4199fa6ccfbSMatt Jacob if (sc->mem == NULL && (val & m2)) { 4209fa6ccfbSMatt Jacob sc->rtp = 4219fa6ccfbSMatt Jacob (m2 == PCIM_CMD_MEMEN)? SYS_RES_MEMORY : SYS_RES_IOPORT; 4229fa6ccfbSMatt Jacob sc->rgd = (m2 == PCIM_CMD_MEMEN)? FXP_PCI_MMBA : FXP_PCI_IOBA; 4239fa6ccfbSMatt Jacob sc->mem = bus_alloc_resource(dev, sc->rtp, &sc->rgd, 4249fa6ccfbSMatt Jacob 0, ~0, 1, RF_ACTIVE); 4259fa6ccfbSMatt Jacob } 4269fa6ccfbSMatt Jacob 4276182fdbdSPeter Wemm if (!sc->mem) { 4289fa6ccfbSMatt Jacob device_printf(dev, "could not map device registers\n"); 4296182fdbdSPeter Wemm error = ENXIO; 430a17c678eSDavid Greenman goto fail; 431a17c678eSDavid Greenman } 4329fa6ccfbSMatt Jacob if (bootverbose) { 4339fa6ccfbSMatt Jacob device_printf(dev, "using %s space register mapping\n", 4349fa6ccfbSMatt Jacob sc->rtp == SYS_RES_MEMORY? "memory" : "I/O"); 4359fa6ccfbSMatt Jacob } 4364fc1dda9SAndrew Gallatin 4374fc1dda9SAndrew Gallatin sc->sc_st = rman_get_bustag(sc->mem); 4384fc1dda9SAndrew Gallatin sc->sc_sh = rman_get_bushandle(sc->mem); 439a17c678eSDavid Greenman 440a17c678eSDavid Greenman /* 441dfe61cf1SDavid Greenman * Allocate our interrupt. 442dfe61cf1SDavid Greenman */ 4436182fdbdSPeter Wemm rid = 0; 4446182fdbdSPeter Wemm sc->irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid, 0, ~0, 1, 4456182fdbdSPeter Wemm RF_SHAREABLE | RF_ACTIVE); 4466182fdbdSPeter Wemm if (sc->irq == NULL) { 4476182fdbdSPeter Wemm device_printf(dev, "could not map interrupt\n"); 4486182fdbdSPeter Wemm error = ENXIO; 4496182fdbdSPeter Wemm goto fail; 4506182fdbdSPeter Wemm } 4516182fdbdSPeter Wemm 452f7788e8eSJonathan Lemon /* 453f7788e8eSJonathan Lemon * Reset to a stable state. 454f7788e8eSJonathan Lemon */ 455f7788e8eSJonathan Lemon CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET); 456f7788e8eSJonathan Lemon DELAY(10); 457f7788e8eSJonathan Lemon 458f7788e8eSJonathan Lemon /* 459f7788e8eSJonathan Lemon * Find out how large of an SEEPROM we have. 460f7788e8eSJonathan Lemon */ 461f7788e8eSJonathan Lemon fxp_autosize_eeprom(sc); 462f7788e8eSJonathan Lemon 463f7788e8eSJonathan Lemon /* 4643bd07cfdSJonathan Lemon * Determine whether we must use the 503 serial interface. 465f7788e8eSJonathan Lemon */ 466f7788e8eSJonathan Lemon fxp_read_eeprom(sc, &data, 6, 1); 467f7788e8eSJonathan Lemon if ((data & FXP_PHY_DEVICE_MASK) != 0 && 468f7788e8eSJonathan Lemon (data & FXP_PHY_SERIAL_ONLY)) 469dedabebfSJonathan Lemon sc->flags |= FXP_FLAG_SERIAL_MEDIA; 470f7788e8eSJonathan Lemon 471f7788e8eSJonathan Lemon /* 47272a32a26SJonathan Lemon * Create the sysctl tree 47372a32a26SJonathan Lemon */ 47472a32a26SJonathan Lemon sc->sysctl_tree = SYSCTL_ADD_NODE(&sc->sysctl_ctx, 47572a32a26SJonathan Lemon SYSCTL_STATIC_CHILDREN(_hw), OID_AUTO, 47672a32a26SJonathan Lemon device_get_nameunit(dev), CTLFLAG_RD, 0, ""); 47772a32a26SJonathan Lemon if (sc->sysctl_tree == NULL) 47872a32a26SJonathan Lemon goto fail; 47972a32a26SJonathan Lemon SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 48072a32a26SJonathan Lemon OID_AUTO, "int_delay", CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_PRISON, 481858b84f5SPoul-Henning Kamp &sc->tunable_int_delay, 0, sysctl_hw_fxp_int_delay, "I", 48272a32a26SJonathan Lemon "FXP driver receive interrupt microcode bundling delay"); 48372a32a26SJonathan Lemon SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 48472a32a26SJonathan Lemon OID_AUTO, "bundle_max", CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_PRISON, 485858b84f5SPoul-Henning Kamp &sc->tunable_bundle_max, 0, sysctl_hw_fxp_bundle_max, "I", 48672a32a26SJonathan Lemon "FXP driver receive interrupt microcode bundle size limit"); 48772a32a26SJonathan Lemon 48872a32a26SJonathan Lemon /* 48972a32a26SJonathan Lemon * Pull in device tunables. 49072a32a26SJonathan Lemon */ 49172a32a26SJonathan Lemon sc->tunable_int_delay = TUNABLE_INT_DELAY; 49272a32a26SJonathan Lemon sc->tunable_bundle_max = TUNABLE_BUNDLE_MAX; 49372a32a26SJonathan Lemon (void) resource_int_value(device_get_name(dev), device_get_unit(dev), 49472a32a26SJonathan Lemon "int_delay", &sc->tunable_int_delay); 49572a32a26SJonathan Lemon (void) resource_int_value(device_get_name(dev), device_get_unit(dev), 49672a32a26SJonathan Lemon "bundle_max", &sc->tunable_bundle_max); 49772a32a26SJonathan Lemon 49872a32a26SJonathan Lemon /* 49972a32a26SJonathan Lemon * Find out the chip revision; lump all 82557 revs together. 5003bd07cfdSJonathan Lemon */ 5013bd07cfdSJonathan Lemon fxp_read_eeprom(sc, &data, 5, 1); 5023bd07cfdSJonathan Lemon if ((data >> 8) == 1) 50372a32a26SJonathan Lemon sc->revision = FXP_REV_82557; 50472a32a26SJonathan Lemon else 50572a32a26SJonathan Lemon sc->revision = pci_get_revid(dev); 5063bd07cfdSJonathan Lemon 5073bd07cfdSJonathan Lemon /* 5082e2b8238SJonathan Lemon * Enable workarounds for certain chip revision deficiencies. 50900c4116bSJonathan Lemon * 51072a32a26SJonathan Lemon * Systems based on the ICH2/ICH2-M chip from Intel, and possibly 51172a32a26SJonathan Lemon * some systems based a normal 82559 design, have a defect where 51272a32a26SJonathan Lemon * the chip can cause a PCI protocol violation if it receives 51300c4116bSJonathan Lemon * a CU_RESUME command when it is entering the IDLE state. The 51400c4116bSJonathan Lemon * workaround is to disable Dynamic Standby Mode, so the chip never 51500c4116bSJonathan Lemon * deasserts CLKRUN#, and always remains in an active state. 51600c4116bSJonathan Lemon * 51700c4116bSJonathan Lemon * See Intel 82801BA/82801BAM Specification Update, Errata #30. 5182e2b8238SJonathan Lemon */ 5192e2b8238SJonathan Lemon i = pci_get_device(dev); 52072a32a26SJonathan Lemon if (i == 0x2449 || (i > 0x1030 && i < 0x1039) || 52172a32a26SJonathan Lemon sc->revision >= FXP_REV_82559_A0) { 52200c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, 10, 1); 52300c4116bSJonathan Lemon if (data & 0x02) { /* STB enable */ 52400c4116bSJonathan Lemon u_int16_t cksum; 52500c4116bSJonathan Lemon int i; 52600c4116bSJonathan Lemon 52700c4116bSJonathan Lemon device_printf(dev, 528001cfa92SJonathan Lemon "Disabling dynamic standby mode in EEPROM\n"); 52900c4116bSJonathan Lemon data &= ~0x02; 53000c4116bSJonathan Lemon fxp_write_eeprom(sc, &data, 10, 1); 53100c4116bSJonathan Lemon device_printf(dev, "New EEPROM ID: 0x%x\n", data); 53200c4116bSJonathan Lemon cksum = 0; 53300c4116bSJonathan Lemon for (i = 0; i < (1 << sc->eeprom_size) - 1; i++) { 53400c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, i, 1); 53500c4116bSJonathan Lemon cksum += data; 53600c4116bSJonathan Lemon } 53700c4116bSJonathan Lemon i = (1 << sc->eeprom_size) - 1; 53800c4116bSJonathan Lemon cksum = 0xBABA - cksum; 53900c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, i, 1); 54000c4116bSJonathan Lemon fxp_write_eeprom(sc, &cksum, i, 1); 54100c4116bSJonathan Lemon device_printf(dev, 54200c4116bSJonathan Lemon "EEPROM checksum @ 0x%x: 0x%x -> 0x%x\n", 54300c4116bSJonathan Lemon i, data, cksum); 54400c4116bSJonathan Lemon #if 1 54500c4116bSJonathan Lemon /* 54600c4116bSJonathan Lemon * If the user elects to continue, try the software 54700c4116bSJonathan Lemon * workaround, as it is better than nothing. 54800c4116bSJonathan Lemon */ 5492e2b8238SJonathan Lemon sc->flags |= FXP_FLAG_CU_RESUME_BUG; 55000c4116bSJonathan Lemon #endif 55100c4116bSJonathan Lemon } 55200c4116bSJonathan Lemon } 5532e2b8238SJonathan Lemon 5542e2b8238SJonathan Lemon /* 5553bd07cfdSJonathan Lemon * If we are not a 82557 chip, we can enable extended features. 5563bd07cfdSJonathan Lemon */ 55772a32a26SJonathan Lemon if (sc->revision != FXP_REV_82557) { 5583bd07cfdSJonathan Lemon /* 55974396a0aSJonathan Lemon * If MWI is enabled in the PCI configuration, and there 56074396a0aSJonathan Lemon * is a valid cacheline size (8 or 16 dwords), then tell 56174396a0aSJonathan Lemon * the board to turn on MWI. 5623bd07cfdSJonathan Lemon */ 56374396a0aSJonathan Lemon if (val & PCIM_CMD_MWRICEN && 56474396a0aSJonathan Lemon pci_read_config(dev, PCIR_CACHELNSZ, 1) != 0) 5653bd07cfdSJonathan Lemon sc->flags |= FXP_FLAG_MWI_ENABLE; 5663bd07cfdSJonathan Lemon 5673bd07cfdSJonathan Lemon /* turn on the extended TxCB feature */ 5683bd07cfdSJonathan Lemon sc->flags |= FXP_FLAG_EXT_TXCB; 569920b58e8SBrooks Davis 570e8c8b728SJonathan Lemon /* enable reception of long frames for VLAN */ 571e8c8b728SJonathan Lemon sc->flags |= FXP_FLAG_LONG_PKT_EN; 5723bd07cfdSJonathan Lemon } 5733bd07cfdSJonathan Lemon 5743bd07cfdSJonathan Lemon /* 575c8bca6dcSBill Paul * Enable use of extended RFDs and TCBs for 82550 576c8bca6dcSBill Paul * and later chips. Note: we need extended TXCB support 577c8bca6dcSBill Paul * too, but that's already enabled by the code above. 578c8bca6dcSBill Paul * Be careful to do this only on the right devices. 579c8bca6dcSBill Paul */ 580c8bca6dcSBill Paul 581c8bca6dcSBill Paul if (sc->revision == FXP_REV_82550 || sc->revision == FXP_REV_82550_C) { 582c8bca6dcSBill Paul sc->rfa_size = sizeof (struct fxp_rfa); 583c8bca6dcSBill Paul sc->tx_cmd = FXP_CB_COMMAND_IPCBXMIT; 584c8bca6dcSBill Paul sc->flags |= FXP_FLAG_EXT_RFA; 585c8bca6dcSBill Paul } else { 586c8bca6dcSBill Paul sc->rfa_size = sizeof (struct fxp_rfa) - FXP_RFAX_LEN; 587c8bca6dcSBill Paul sc->tx_cmd = FXP_CB_COMMAND_XMIT; 588c8bca6dcSBill Paul } 589c8bca6dcSBill Paul 590c8bca6dcSBill Paul /* 591b2badf02SMaxime Henrion * Allocate DMA tags and DMA safe memory. 592b2badf02SMaxime Henrion */ 593d73e2e55SMaxime Henrion maxtxseg = sc->flags & FXP_FLAG_EXT_RFA ? FXP_NTXSEG - 1 : FXP_NTXSEG; 594b2badf02SMaxime Henrion error = bus_dma_tag_create(NULL, 2, 0, BUS_SPACE_MAXADDR_32BIT, 595d73e2e55SMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES * maxtxseg, 596d73e2e55SMaxime Henrion maxtxseg, MCLBYTES, 0, &sc->fxp_mtag); 597b2badf02SMaxime Henrion if (error) { 598b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 599b2badf02SMaxime Henrion goto fail; 600b2badf02SMaxime Henrion } 601b2badf02SMaxime Henrion 602b2badf02SMaxime Henrion error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT, 603b2badf02SMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, sizeof(struct fxp_stats), 1, 604d73e2e55SMaxime Henrion sizeof(struct fxp_stats), 0, &sc->fxp_stag); 605b2badf02SMaxime Henrion if (error) { 606b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 607b2badf02SMaxime Henrion goto fail; 608b2badf02SMaxime Henrion } 609b2badf02SMaxime Henrion 610b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->fxp_stag, (void **)&sc->fxp_stats, 611b2badf02SMaxime Henrion BUS_DMA_NOWAIT, &sc->fxp_smap); 612b2badf02SMaxime Henrion if (error) 613b2badf02SMaxime Henrion goto failmem; 614b2badf02SMaxime Henrion error = bus_dmamap_load(sc->fxp_stag, sc->fxp_smap, sc->fxp_stats, 615b2badf02SMaxime Henrion sizeof(struct fxp_stats), fxp_dma_map_addr, &sc->stats_addr, 0); 616b2badf02SMaxime Henrion if (error) { 617b2badf02SMaxime Henrion device_printf(dev, "could not map the stats buffer\n"); 618b2badf02SMaxime Henrion goto fail; 619b2badf02SMaxime Henrion } 620b2badf02SMaxime Henrion bzero(sc->fxp_stats, sizeof(struct fxp_stats)); 621b2badf02SMaxime Henrion 622b2badf02SMaxime Henrion error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT, 623b2badf02SMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, FXP_TXCB_SZ, 1, 624d73e2e55SMaxime Henrion FXP_TXCB_SZ, 0, &sc->cbl_tag); 625b2badf02SMaxime Henrion if (error) { 626b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 627b2badf02SMaxime Henrion goto fail; 628b2badf02SMaxime Henrion } 629b2badf02SMaxime Henrion 630b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->cbl_tag, (void **)&sc->fxp_desc.cbl_list, 631b2badf02SMaxime Henrion BUS_DMA_NOWAIT, &sc->cbl_map); 632b2badf02SMaxime Henrion if (error) 633b2badf02SMaxime Henrion goto failmem; 634b2badf02SMaxime Henrion bzero(sc->fxp_desc.cbl_list, FXP_TXCB_SZ); 635b2badf02SMaxime Henrion 636b2badf02SMaxime Henrion error = bus_dmamap_load(sc->cbl_tag, sc->cbl_map, 637b2badf02SMaxime Henrion sc->fxp_desc.cbl_list, FXP_TXCB_SZ, fxp_dma_map_addr, 638b2badf02SMaxime Henrion &sc->fxp_desc.cbl_addr, 0); 639b2badf02SMaxime Henrion if (error) { 640b2badf02SMaxime Henrion device_printf(dev, "could not map DMA memory\n"); 641b2badf02SMaxime Henrion goto fail; 642b2badf02SMaxime Henrion } 643b2badf02SMaxime Henrion 644b2badf02SMaxime Henrion error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT, 645b2badf02SMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, sizeof(struct fxp_cb_mcs), 1, 646d73e2e55SMaxime Henrion sizeof(struct fxp_cb_mcs), 0, &sc->mcs_tag); 647b2badf02SMaxime Henrion if (error) { 648b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 649b2badf02SMaxime Henrion goto fail; 650b2badf02SMaxime Henrion } 651b2badf02SMaxime Henrion 652b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->mcs_tag, (void **)&sc->mcsp, 653b2badf02SMaxime Henrion BUS_DMA_NOWAIT, &sc->mcs_map); 654b2badf02SMaxime Henrion if (error) 655b2badf02SMaxime Henrion goto failmem; 656b2badf02SMaxime Henrion error = bus_dmamap_load(sc->mcs_tag, sc->mcs_map, sc->mcsp, 657b2badf02SMaxime Henrion sizeof(struct fxp_cb_mcs), fxp_dma_map_addr, &sc->mcs_addr, 0); 658b2badf02SMaxime Henrion if (error) { 659b2badf02SMaxime Henrion device_printf(dev, "can't map the multicast setup command\n"); 660b2badf02SMaxime Henrion goto fail; 661b2badf02SMaxime Henrion } 662b2badf02SMaxime Henrion 663b2badf02SMaxime Henrion /* 664b2badf02SMaxime Henrion * Pre-allocate the TX DMA maps. 665b2badf02SMaxime Henrion */ 6664cec1653SMaxime Henrion for (i = 0; i < FXP_NTXCB; i++) { 667b2badf02SMaxime Henrion error = bus_dmamap_create(sc->fxp_mtag, 0, 668b2badf02SMaxime Henrion &sc->fxp_desc.tx_list[i].tx_map); 669b2badf02SMaxime Henrion if (error) { 670b2badf02SMaxime Henrion device_printf(dev, "can't create DMA map for TX\n"); 671b2badf02SMaxime Henrion goto fail; 672b2badf02SMaxime Henrion } 673b2badf02SMaxime Henrion } 674b2badf02SMaxime Henrion error = bus_dmamap_create(sc->fxp_mtag, 0, &sc->spare_map); 675b2badf02SMaxime Henrion if (error) { 676b2badf02SMaxime Henrion device_printf(dev, "can't create spare DMA map\n"); 677b2badf02SMaxime Henrion goto fail; 678b2badf02SMaxime Henrion } 679b2badf02SMaxime Henrion 680b2badf02SMaxime Henrion /* 681b2badf02SMaxime Henrion * Pre-allocate our receive buffers. 682b2badf02SMaxime Henrion */ 683b2badf02SMaxime Henrion sc->fxp_desc.rx_head = sc->fxp_desc.rx_tail = NULL; 684b2badf02SMaxime Henrion for (i = 0; i < FXP_NRFABUFS; i++) { 685b2badf02SMaxime Henrion rxp = &sc->fxp_desc.rx_list[i]; 686b2badf02SMaxime Henrion error = bus_dmamap_create(sc->fxp_mtag, 0, &rxp->rx_map); 687b2badf02SMaxime Henrion if (error) { 688b2badf02SMaxime Henrion device_printf(dev, "can't create DMA map for RX\n"); 689b2badf02SMaxime Henrion goto fail; 690b2badf02SMaxime Henrion } 691b2badf02SMaxime Henrion if (fxp_add_rfabuf(sc, rxp) != 0) 692b2badf02SMaxime Henrion goto failmem; 693b2badf02SMaxime Henrion } 694b2badf02SMaxime Henrion 695b2badf02SMaxime Henrion /* 696f7788e8eSJonathan Lemon * Read MAC address. 697f7788e8eSJonathan Lemon */ 69883e6547dSMaxime Henrion fxp_read_eeprom(sc, myea, 0, 3); 69983e6547dSMaxime Henrion sc->arpcom.ac_enaddr[0] = myea[0] & 0xff; 70083e6547dSMaxime Henrion sc->arpcom.ac_enaddr[1] = myea[0] >> 8; 70183e6547dSMaxime Henrion sc->arpcom.ac_enaddr[2] = myea[1] & 0xff; 70283e6547dSMaxime Henrion sc->arpcom.ac_enaddr[3] = myea[1] >> 8; 70383e6547dSMaxime Henrion sc->arpcom.ac_enaddr[4] = myea[2] & 0xff; 70483e6547dSMaxime Henrion sc->arpcom.ac_enaddr[5] = myea[2] >> 8; 705f7788e8eSJonathan Lemon device_printf(dev, "Ethernet address %6D%s\n", 706f7788e8eSJonathan Lemon sc->arpcom.ac_enaddr, ":", 707f7788e8eSJonathan Lemon sc->flags & FXP_FLAG_SERIAL_MEDIA ? ", 10Mbps" : ""); 708f7788e8eSJonathan Lemon if (bootverbose) { 7092e2b8238SJonathan Lemon device_printf(dev, "PCI IDs: %04x %04x %04x %04x %04x\n", 710f7788e8eSJonathan Lemon pci_get_vendor(dev), pci_get_device(dev), 7112e2b8238SJonathan Lemon pci_get_subvendor(dev), pci_get_subdevice(dev), 7122e2b8238SJonathan Lemon pci_get_revid(dev)); 71372a32a26SJonathan Lemon fxp_read_eeprom(sc, &data, 10, 1); 71472a32a26SJonathan Lemon device_printf(dev, "Dynamic Standby mode is %s\n", 71572a32a26SJonathan Lemon data & 0x02 ? "enabled" : "disabled"); 716f7788e8eSJonathan Lemon } 717f7788e8eSJonathan Lemon 718f7788e8eSJonathan Lemon /* 719f7788e8eSJonathan Lemon * If this is only a 10Mbps device, then there is no MII, and 720f7788e8eSJonathan Lemon * the PHY will use a serial interface instead. 721f7788e8eSJonathan Lemon * 722f7788e8eSJonathan Lemon * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter 723f7788e8eSJonathan Lemon * doesn't have a programming interface of any sort. The 724f7788e8eSJonathan Lemon * media is sensed automatically based on how the link partner 725f7788e8eSJonathan Lemon * is configured. This is, in essence, manual configuration. 726f7788e8eSJonathan Lemon */ 727f7788e8eSJonathan Lemon if (sc->flags & FXP_FLAG_SERIAL_MEDIA) { 728f7788e8eSJonathan Lemon ifmedia_init(&sc->sc_media, 0, fxp_serial_ifmedia_upd, 729f7788e8eSJonathan Lemon fxp_serial_ifmedia_sts); 730f7788e8eSJonathan Lemon ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL); 731f7788e8eSJonathan Lemon ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL); 732f7788e8eSJonathan Lemon } else { 733f7788e8eSJonathan Lemon if (mii_phy_probe(dev, &sc->miibus, fxp_ifmedia_upd, 734f7788e8eSJonathan Lemon fxp_ifmedia_sts)) { 735f7788e8eSJonathan Lemon device_printf(dev, "MII without any PHY!\n"); 7366182fdbdSPeter Wemm error = ENXIO; 737ba8c6fd5SDavid Greenman goto fail; 738a17c678eSDavid Greenman } 739f7788e8eSJonathan Lemon } 740dccee1a1SDavid Greenman 741a17c678eSDavid Greenman ifp = &sc->arpcom.ac_if; 7426182fdbdSPeter Wemm ifp->if_unit = device_get_unit(dev); 743a17c678eSDavid Greenman ifp->if_name = "fxp"; 744a17c678eSDavid Greenman ifp->if_output = ether_output; 745a330e1f1SGary Palmer ifp->if_baudrate = 100000000; 746fb583156SDavid Greenman ifp->if_init = fxp_init; 747ba8c6fd5SDavid Greenman ifp->if_softc = sc; 748ba8c6fd5SDavid Greenman ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 749ba8c6fd5SDavid Greenman ifp->if_ioctl = fxp_ioctl; 750ba8c6fd5SDavid Greenman ifp->if_start = fxp_start; 751ba8c6fd5SDavid Greenman ifp->if_watchdog = fxp_watchdog; 752a17c678eSDavid Greenman 753c8bca6dcSBill Paul /* Enable checksum offload for 82550 or better chips */ 754c8bca6dcSBill Paul 755c8bca6dcSBill Paul if (sc->flags & FXP_FLAG_EXT_RFA) { 756c8bca6dcSBill Paul ifp->if_hwassist = FXP_CSUM_FEATURES; 757c8bca6dcSBill Paul ifp->if_capabilities = IFCAP_HWCSUM; 758c6d8cd1eSBill Paul ifp->if_capenable = ifp->if_capabilities; 759c8bca6dcSBill Paul } 760c8bca6dcSBill Paul 761dfe61cf1SDavid Greenman /* 762e8c8b728SJonathan Lemon * Tell the upper layer(s) we support long frames. 763e8c8b728SJonathan Lemon */ 764e8c8b728SJonathan Lemon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 765673d9191SSam Leffler ifp->if_capabilities |= IFCAP_VLAN_MTU; 766e8c8b728SJonathan Lemon 767483b9871SDavid Greenman /* 7683114fdb4SDavid Greenman * Let the system queue as many packets as we have available 7693114fdb4SDavid Greenman * TX descriptors. 770483b9871SDavid Greenman */ 7713114fdb4SDavid Greenman ifp->if_snd.ifq_maxlen = FXP_NTXCB - 1; 7724a684684SDavid Greenman 773201afb0eSMaxime Henrion /* 774201afb0eSMaxime Henrion * Attach the interface. 775201afb0eSMaxime Henrion */ 776201afb0eSMaxime Henrion ether_ifattach(ifp, sc->arpcom.ac_enaddr); 777201afb0eSMaxime Henrion 778201afb0eSMaxime Henrion error = bus_setup_intr(dev, sc->irq, INTR_TYPE_NET, 779201afb0eSMaxime Henrion fxp_intr, sc, &sc->ih); 780201afb0eSMaxime Henrion if (error) { 781201afb0eSMaxime Henrion device_printf(dev, "could not setup irq\n"); 782201afb0eSMaxime Henrion goto fail; 783201afb0eSMaxime Henrion } 784201afb0eSMaxime Henrion 785f7788e8eSJonathan Lemon splx(s); 786f7788e8eSJonathan Lemon return (0); 787a17c678eSDavid Greenman 788f7788e8eSJonathan Lemon failmem: 789f7788e8eSJonathan Lemon device_printf(dev, "Failed to malloc memory\n"); 790f7788e8eSJonathan Lemon error = ENOMEM; 791a17c678eSDavid Greenman fail: 792f7788e8eSJonathan Lemon splx(s); 793f7788e8eSJonathan Lemon fxp_release(sc); 794f7788e8eSJonathan Lemon return (error); 795f7788e8eSJonathan Lemon } 796f7788e8eSJonathan Lemon 797f7788e8eSJonathan Lemon /* 798f7788e8eSJonathan Lemon * release all resources 799f7788e8eSJonathan Lemon */ 800f7788e8eSJonathan Lemon static void 801f7788e8eSJonathan Lemon fxp_release(struct fxp_softc *sc) 802f7788e8eSJonathan Lemon { 803b2badf02SMaxime Henrion struct fxp_rx *rxp; 804b2badf02SMaxime Henrion struct fxp_tx *txp; 805b2badf02SMaxime Henrion int i; 806b2badf02SMaxime Henrion 807b983c7b3SMaxime Henrion if (sc->ih) 808b983c7b3SMaxime Henrion bus_teardown_intr(sc->dev, sc->irq, sc->ih); 809b2badf02SMaxime Henrion if (sc->fxp_desc.cbl_list) { 810b2badf02SMaxime Henrion bus_dmamap_unload(sc->cbl_tag, sc->cbl_map); 811b2badf02SMaxime Henrion bus_dmamem_free(sc->cbl_tag, sc->fxp_desc.cbl_list, 812b2badf02SMaxime Henrion sc->cbl_map); 813b2badf02SMaxime Henrion } 814b2badf02SMaxime Henrion if (sc->fxp_stats) { 815b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_stag, sc->fxp_smap); 816b2badf02SMaxime Henrion bus_dmamem_free(sc->fxp_stag, sc->fxp_stats, sc->fxp_smap); 817b2badf02SMaxime Henrion } 818b2badf02SMaxime Henrion if (sc->mcsp) { 819b2badf02SMaxime Henrion bus_dmamap_unload(sc->mcs_tag, sc->mcs_map); 820b2badf02SMaxime Henrion bus_dmamem_free(sc->mcs_tag, sc->mcsp, sc->mcs_map); 821b2badf02SMaxime Henrion } 822f7788e8eSJonathan Lemon if (sc->irq) 823f7788e8eSJonathan Lemon bus_release_resource(sc->dev, SYS_RES_IRQ, 0, sc->irq); 824f7788e8eSJonathan Lemon if (sc->mem) 825f7788e8eSJonathan Lemon bus_release_resource(sc->dev, sc->rtp, sc->rgd, sc->mem); 826b983c7b3SMaxime Henrion if (sc->fxp_mtag) { 827b983c7b3SMaxime Henrion for (i = 0; i < FXP_NRFABUFS; i++) { 828b983c7b3SMaxime Henrion rxp = &sc->fxp_desc.rx_list[i]; 829b983c7b3SMaxime Henrion if (rxp->rx_mbuf != NULL) { 830b983c7b3SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map, 831b983c7b3SMaxime Henrion BUS_DMASYNC_POSTREAD); 832b983c7b3SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, rxp->rx_map); 833b983c7b3SMaxime Henrion m_freem(rxp->rx_mbuf); 834b983c7b3SMaxime Henrion } 835b983c7b3SMaxime Henrion bus_dmamap_destroy(sc->fxp_mtag, rxp->rx_map); 836b983c7b3SMaxime Henrion } 837b983c7b3SMaxime Henrion bus_dmamap_destroy(sc->fxp_mtag, sc->spare_map); 838b2badf02SMaxime Henrion bus_dma_tag_destroy(sc->fxp_mtag); 839b983c7b3SMaxime Henrion } 840b983c7b3SMaxime Henrion if (sc->fxp_stag) { 841b983c7b3SMaxime Henrion for (i = 0; i < FXP_NTXCB; i++) { 842b983c7b3SMaxime Henrion txp = &sc->fxp_desc.tx_list[i]; 843b983c7b3SMaxime Henrion if (txp->tx_mbuf != NULL) { 844b983c7b3SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp->tx_map, 845b983c7b3SMaxime Henrion BUS_DMASYNC_POSTWRITE); 846b983c7b3SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, txp->tx_map); 847b983c7b3SMaxime Henrion m_freem(txp->tx_mbuf); 848b983c7b3SMaxime Henrion } 849b983c7b3SMaxime Henrion bus_dmamap_destroy(sc->fxp_mtag, txp->tx_map); 850b983c7b3SMaxime Henrion } 851b2badf02SMaxime Henrion bus_dma_tag_destroy(sc->fxp_stag); 852b983c7b3SMaxime Henrion } 853b2badf02SMaxime Henrion if (sc->cbl_tag) 854b2badf02SMaxime Henrion bus_dma_tag_destroy(sc->cbl_tag); 855b2badf02SMaxime Henrion if (sc->mcs_tag) 856b2badf02SMaxime Henrion bus_dma_tag_destroy(sc->mcs_tag); 85772a32a26SJonathan Lemon 85872a32a26SJonathan Lemon sysctl_ctx_free(&sc->sysctl_ctx); 85972a32a26SJonathan Lemon 8600f4dc94cSChuck Paterson mtx_destroy(&sc->sc_mtx); 8616182fdbdSPeter Wemm } 8626182fdbdSPeter Wemm 8636182fdbdSPeter Wemm /* 8646182fdbdSPeter Wemm * Detach interface. 8656182fdbdSPeter Wemm */ 8666182fdbdSPeter Wemm static int 8676182fdbdSPeter Wemm fxp_detach(device_t dev) 8686182fdbdSPeter Wemm { 8696182fdbdSPeter Wemm struct fxp_softc *sc = device_get_softc(dev); 870f7788e8eSJonathan Lemon int s; 8716182fdbdSPeter Wemm 8722e2b8238SJonathan Lemon /* disable interrupts */ 8732e2b8238SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 8742e2b8238SJonathan Lemon 875f7788e8eSJonathan Lemon s = splimp(); 8766182fdbdSPeter Wemm 877b983c7b3SMaxime Henrion if (device_is_alive(dev)) { 8786182fdbdSPeter Wemm /* 8796182fdbdSPeter Wemm * Stop DMA and drop transmit queue. 8806182fdbdSPeter Wemm */ 881b983c7b3SMaxime Henrion if (bus_child_present(dev)) 8826182fdbdSPeter Wemm fxp_stop(sc); 8836182fdbdSPeter Wemm /* 884f7788e8eSJonathan Lemon * Close down routes etc. 8856182fdbdSPeter Wemm */ 886673d9191SSam Leffler ether_ifdetach(&sc->arpcom.ac_if); 887b983c7b3SMaxime Henrion device_delete_child(dev, sc->miibus); 888b983c7b3SMaxime Henrion bus_generic_detach(dev); 8896182fdbdSPeter Wemm /* 8906182fdbdSPeter Wemm * Free all media structures. 8916182fdbdSPeter Wemm */ 8926182fdbdSPeter Wemm ifmedia_removeall(&sc->sc_media); 893b983c7b3SMaxime Henrion } 8946182fdbdSPeter Wemm 895f7788e8eSJonathan Lemon splx(s); 8966182fdbdSPeter Wemm 897f7788e8eSJonathan Lemon /* Release our allocated resources. */ 898f7788e8eSJonathan Lemon fxp_release(sc); 8996182fdbdSPeter Wemm 900f7788e8eSJonathan Lemon return (0); 901a17c678eSDavid Greenman } 902a17c678eSDavid Greenman 903a17c678eSDavid Greenman /* 9044a684684SDavid Greenman * Device shutdown routine. Called at system shutdown after sync. The 905a17c678eSDavid Greenman * main purpose of this routine is to shut off receiver DMA so that 906a17c678eSDavid Greenman * kernel memory doesn't get clobbered during warmboot. 907a17c678eSDavid Greenman */ 9086182fdbdSPeter Wemm static int 9096182fdbdSPeter Wemm fxp_shutdown(device_t dev) 910a17c678eSDavid Greenman { 9116182fdbdSPeter Wemm /* 9126182fdbdSPeter Wemm * Make sure that DMA is disabled prior to reboot. Not doing 9136182fdbdSPeter Wemm * do could allow DMA to corrupt kernel memory during the 9146182fdbdSPeter Wemm * reboot before the driver initializes. 9156182fdbdSPeter Wemm */ 9166182fdbdSPeter Wemm fxp_stop((struct fxp_softc *) device_get_softc(dev)); 917f7788e8eSJonathan Lemon return (0); 918a17c678eSDavid Greenman } 919a17c678eSDavid Greenman 9207dced78aSDavid Greenman /* 9217dced78aSDavid Greenman * Device suspend routine. Stop the interface and save some PCI 9227dced78aSDavid Greenman * settings in case the BIOS doesn't restore them properly on 9237dced78aSDavid Greenman * resume. 9247dced78aSDavid Greenman */ 9257dced78aSDavid Greenman static int 9267dced78aSDavid Greenman fxp_suspend(device_t dev) 9277dced78aSDavid Greenman { 9287dced78aSDavid Greenman struct fxp_softc *sc = device_get_softc(dev); 929f7788e8eSJonathan Lemon int i, s; 9307dced78aSDavid Greenman 931f7788e8eSJonathan Lemon s = splimp(); 9327dced78aSDavid Greenman 9337dced78aSDavid Greenman fxp_stop(sc); 9347dced78aSDavid Greenman 9357dced78aSDavid Greenman for (i = 0; i < 5; i++) 9367dced78aSDavid Greenman sc->saved_maps[i] = pci_read_config(dev, PCIR_MAPS + i * 4, 4); 9377dced78aSDavid Greenman sc->saved_biosaddr = pci_read_config(dev, PCIR_BIOS, 4); 9387dced78aSDavid Greenman sc->saved_intline = pci_read_config(dev, PCIR_INTLINE, 1); 9397dced78aSDavid Greenman sc->saved_cachelnsz = pci_read_config(dev, PCIR_CACHELNSZ, 1); 9407dced78aSDavid Greenman sc->saved_lattimer = pci_read_config(dev, PCIR_LATTIMER, 1); 9417dced78aSDavid Greenman 9427dced78aSDavid Greenman sc->suspended = 1; 9437dced78aSDavid Greenman 944f7788e8eSJonathan Lemon splx(s); 945f7788e8eSJonathan Lemon return (0); 9467dced78aSDavid Greenman } 9477dced78aSDavid Greenman 9487dced78aSDavid Greenman /* 9497dced78aSDavid Greenman * Device resume routine. Restore some PCI settings in case the BIOS 9507dced78aSDavid Greenman * doesn't, re-enable busmastering, and restart the interface if 9517dced78aSDavid Greenman * appropriate. 9527dced78aSDavid Greenman */ 9537dced78aSDavid Greenman static int 9547dced78aSDavid Greenman fxp_resume(device_t dev) 9557dced78aSDavid Greenman { 9567dced78aSDavid Greenman struct fxp_softc *sc = device_get_softc(dev); 9577dced78aSDavid Greenman struct ifnet *ifp = &sc->sc_if; 9587dced78aSDavid Greenman u_int16_t pci_command; 959f7788e8eSJonathan Lemon int i, s; 9607dced78aSDavid Greenman 961f7788e8eSJonathan Lemon s = splimp(); 9627dced78aSDavid Greenman 96348e417ebSJonathan Lemon fxp_powerstate_d0(dev); 96448e417ebSJonathan Lemon 9657dced78aSDavid Greenman /* better way to do this? */ 9667dced78aSDavid Greenman for (i = 0; i < 5; i++) 9677dced78aSDavid Greenman pci_write_config(dev, PCIR_MAPS + i * 4, sc->saved_maps[i], 4); 9687dced78aSDavid Greenman pci_write_config(dev, PCIR_BIOS, sc->saved_biosaddr, 4); 9697dced78aSDavid Greenman pci_write_config(dev, PCIR_INTLINE, sc->saved_intline, 1); 9707dced78aSDavid Greenman pci_write_config(dev, PCIR_CACHELNSZ, sc->saved_cachelnsz, 1); 9717dced78aSDavid Greenman pci_write_config(dev, PCIR_LATTIMER, sc->saved_lattimer, 1); 9727dced78aSDavid Greenman 9737dced78aSDavid Greenman /* reenable busmastering */ 9747dced78aSDavid Greenman pci_command = pci_read_config(dev, PCIR_COMMAND, 2); 9757dced78aSDavid Greenman pci_command |= (PCIM_CMD_MEMEN|PCIM_CMD_BUSMASTEREN); 9767dced78aSDavid Greenman pci_write_config(dev, PCIR_COMMAND, pci_command, 2); 9777dced78aSDavid Greenman 9787dced78aSDavid Greenman CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET); 9797dced78aSDavid Greenman DELAY(10); 9807dced78aSDavid Greenman 9817dced78aSDavid Greenman /* reinitialize interface if necessary */ 9827dced78aSDavid Greenman if (ifp->if_flags & IFF_UP) 9837dced78aSDavid Greenman fxp_init(sc); 9847dced78aSDavid Greenman 9857dced78aSDavid Greenman sc->suspended = 0; 9867dced78aSDavid Greenman 987f7788e8eSJonathan Lemon splx(s); 988ba8c6fd5SDavid Greenman return (0); 989f7788e8eSJonathan Lemon } 990ba8c6fd5SDavid Greenman 99100c4116bSJonathan Lemon static void 99200c4116bSJonathan Lemon fxp_eeprom_shiftin(struct fxp_softc *sc, int data, int length) 99300c4116bSJonathan Lemon { 99400c4116bSJonathan Lemon u_int16_t reg; 99500c4116bSJonathan Lemon int x; 99600c4116bSJonathan Lemon 99700c4116bSJonathan Lemon /* 99800c4116bSJonathan Lemon * Shift in data. 99900c4116bSJonathan Lemon */ 100000c4116bSJonathan Lemon for (x = 1 << (length - 1); x; x >>= 1) { 100100c4116bSJonathan Lemon if (data & x) 100200c4116bSJonathan Lemon reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI; 100300c4116bSJonathan Lemon else 100400c4116bSJonathan Lemon reg = FXP_EEPROM_EECS; 100500c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 100600c4116bSJonathan Lemon DELAY(1); 100700c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 100800c4116bSJonathan Lemon DELAY(1); 100900c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 101000c4116bSJonathan Lemon DELAY(1); 101100c4116bSJonathan Lemon } 101200c4116bSJonathan Lemon } 101300c4116bSJonathan Lemon 1014f7788e8eSJonathan Lemon /* 1015f7788e8eSJonathan Lemon * Read from the serial EEPROM. Basically, you manually shift in 1016f7788e8eSJonathan Lemon * the read opcode (one bit at a time) and then shift in the address, 1017f7788e8eSJonathan Lemon * and then you shift out the data (all of this one bit at a time). 1018f7788e8eSJonathan Lemon * The word size is 16 bits, so you have to provide the address for 1019f7788e8eSJonathan Lemon * every 16 bits of data. 1020f7788e8eSJonathan Lemon */ 1021f7788e8eSJonathan Lemon static u_int16_t 1022f7788e8eSJonathan Lemon fxp_eeprom_getword(struct fxp_softc *sc, int offset, int autosize) 1023f7788e8eSJonathan Lemon { 1024f7788e8eSJonathan Lemon u_int16_t reg, data; 1025f7788e8eSJonathan Lemon int x; 1026ba8c6fd5SDavid Greenman 1027f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 1028f7788e8eSJonathan Lemon /* 1029f7788e8eSJonathan Lemon * Shift in read opcode. 1030f7788e8eSJonathan Lemon */ 103100c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3); 1032f7788e8eSJonathan Lemon /* 1033f7788e8eSJonathan Lemon * Shift in address. 1034f7788e8eSJonathan Lemon */ 1035f7788e8eSJonathan Lemon data = 0; 1036f7788e8eSJonathan Lemon for (x = 1 << (sc->eeprom_size - 1); x; x >>= 1) { 1037f7788e8eSJonathan Lemon if (offset & x) 1038f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI; 1039f7788e8eSJonathan Lemon else 1040f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS; 1041f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1042f7788e8eSJonathan Lemon DELAY(1); 1043f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 1044f7788e8eSJonathan Lemon DELAY(1); 1045f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1046f7788e8eSJonathan Lemon DELAY(1); 1047f7788e8eSJonathan Lemon reg = CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO; 1048f7788e8eSJonathan Lemon data++; 1049f7788e8eSJonathan Lemon if (autosize && reg == 0) { 1050f7788e8eSJonathan Lemon sc->eeprom_size = data; 1051f7788e8eSJonathan Lemon break; 1052f7788e8eSJonathan Lemon } 1053f7788e8eSJonathan Lemon } 1054f7788e8eSJonathan Lemon /* 1055f7788e8eSJonathan Lemon * Shift out data. 1056f7788e8eSJonathan Lemon */ 1057f7788e8eSJonathan Lemon data = 0; 1058f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS; 1059f7788e8eSJonathan Lemon for (x = 1 << 15; x; x >>= 1) { 1060f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 1061f7788e8eSJonathan Lemon DELAY(1); 1062f7788e8eSJonathan Lemon if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO) 1063f7788e8eSJonathan Lemon data |= x; 1064f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1065f7788e8eSJonathan Lemon DELAY(1); 1066f7788e8eSJonathan Lemon } 1067f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 1068f7788e8eSJonathan Lemon DELAY(1); 1069f7788e8eSJonathan Lemon 1070f7788e8eSJonathan Lemon return (data); 1071ba8c6fd5SDavid Greenman } 1072ba8c6fd5SDavid Greenman 107300c4116bSJonathan Lemon static void 107400c4116bSJonathan Lemon fxp_eeprom_putword(struct fxp_softc *sc, int offset, u_int16_t data) 107500c4116bSJonathan Lemon { 107600c4116bSJonathan Lemon int i; 107700c4116bSJonathan Lemon 107800c4116bSJonathan Lemon /* 107900c4116bSJonathan Lemon * Erase/write enable. 108000c4116bSJonathan Lemon */ 108100c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 108200c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x4, 3); 108300c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x03 << (sc->eeprom_size - 2), sc->eeprom_size); 108400c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 108500c4116bSJonathan Lemon DELAY(1); 108600c4116bSJonathan Lemon /* 108700c4116bSJonathan Lemon * Shift in write opcode, address, data. 108800c4116bSJonathan Lemon */ 108900c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 109000c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_WRITE, 3); 109100c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, offset, sc->eeprom_size); 109200c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, data, 16); 109300c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 109400c4116bSJonathan Lemon DELAY(1); 109500c4116bSJonathan Lemon /* 109600c4116bSJonathan Lemon * Wait for EEPROM to finish up. 109700c4116bSJonathan Lemon */ 109800c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 109900c4116bSJonathan Lemon DELAY(1); 110000c4116bSJonathan Lemon for (i = 0; i < 1000; i++) { 110100c4116bSJonathan Lemon if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO) 110200c4116bSJonathan Lemon break; 110300c4116bSJonathan Lemon DELAY(50); 110400c4116bSJonathan Lemon } 110500c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 110600c4116bSJonathan Lemon DELAY(1); 110700c4116bSJonathan Lemon /* 110800c4116bSJonathan Lemon * Erase/write disable. 110900c4116bSJonathan Lemon */ 111000c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 111100c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x4, 3); 111200c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0, sc->eeprom_size); 111300c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 111400c4116bSJonathan Lemon DELAY(1); 111500c4116bSJonathan Lemon } 111600c4116bSJonathan Lemon 1117ba8c6fd5SDavid Greenman /* 1118e9bf2fa7SDavid Greenman * From NetBSD: 1119e9bf2fa7SDavid Greenman * 1120e9bf2fa7SDavid Greenman * Figure out EEPROM size. 1121e9bf2fa7SDavid Greenman * 1122e9bf2fa7SDavid Greenman * 559's can have either 64-word or 256-word EEPROMs, the 558 1123e9bf2fa7SDavid Greenman * datasheet only talks about 64-word EEPROMs, and the 557 datasheet 1124e9bf2fa7SDavid Greenman * talks about the existance of 16 to 256 word EEPROMs. 1125e9bf2fa7SDavid Greenman * 1126e9bf2fa7SDavid Greenman * The only known sizes are 64 and 256, where the 256 version is used 1127e9bf2fa7SDavid Greenman * by CardBus cards to store CIS information. 1128e9bf2fa7SDavid Greenman * 1129e9bf2fa7SDavid Greenman * The address is shifted in msb-to-lsb, and after the last 1130e9bf2fa7SDavid Greenman * address-bit the EEPROM is supposed to output a `dummy zero' bit, 1131e9bf2fa7SDavid Greenman * after which follows the actual data. We try to detect this zero, by 1132e9bf2fa7SDavid Greenman * probing the data-out bit in the EEPROM control register just after 1133e9bf2fa7SDavid Greenman * having shifted in a bit. If the bit is zero, we assume we've 1134e9bf2fa7SDavid Greenman * shifted enough address bits. The data-out should be tri-state, 1135e9bf2fa7SDavid Greenman * before this, which should translate to a logical one. 1136e9bf2fa7SDavid Greenman */ 1137e9bf2fa7SDavid Greenman static void 1138f7788e8eSJonathan Lemon fxp_autosize_eeprom(struct fxp_softc *sc) 1139e9bf2fa7SDavid Greenman { 1140e9bf2fa7SDavid Greenman 1141f7788e8eSJonathan Lemon /* guess maximum size of 256 words */ 1142f7788e8eSJonathan Lemon sc->eeprom_size = 8; 1143f7788e8eSJonathan Lemon 1144f7788e8eSJonathan Lemon /* autosize */ 1145f7788e8eSJonathan Lemon (void) fxp_eeprom_getword(sc, 0, 1); 1146e9bf2fa7SDavid Greenman } 1147f7788e8eSJonathan Lemon 1148ba8c6fd5SDavid Greenman static void 1149f7788e8eSJonathan Lemon fxp_read_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words) 1150ba8c6fd5SDavid Greenman { 1151f7788e8eSJonathan Lemon int i; 1152ba8c6fd5SDavid Greenman 1153f7788e8eSJonathan Lemon for (i = 0; i < words; i++) 1154f7788e8eSJonathan Lemon data[i] = fxp_eeprom_getword(sc, offset + i, 0); 1155ba8c6fd5SDavid Greenman } 1156ba8c6fd5SDavid Greenman 115700c4116bSJonathan Lemon static void 115800c4116bSJonathan Lemon fxp_write_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words) 115900c4116bSJonathan Lemon { 116000c4116bSJonathan Lemon int i; 116100c4116bSJonathan Lemon 116200c4116bSJonathan Lemon for (i = 0; i < words; i++) 116300c4116bSJonathan Lemon fxp_eeprom_putword(sc, offset + i, data[i]); 116400c4116bSJonathan Lemon } 116500c4116bSJonathan Lemon 1166b2badf02SMaxime Henrion static void 1167b2badf02SMaxime Henrion fxp_dma_map_txbuf(void *arg, bus_dma_segment_t *segs, int nseg, 1168b2badf02SMaxime Henrion bus_size_t mapsize, int error) 1169b2badf02SMaxime Henrion { 1170b2badf02SMaxime Henrion struct fxp_softc *sc; 1171b2badf02SMaxime Henrion struct fxp_cb_tx *txp; 1172b2badf02SMaxime Henrion int i; 1173b2badf02SMaxime Henrion 1174b2badf02SMaxime Henrion if (error) 1175b2badf02SMaxime Henrion return; 1176b2badf02SMaxime Henrion 1177b2badf02SMaxime Henrion KASSERT(nseg <= FXP_NTXSEG, ("too many DMA segments")); 1178b2badf02SMaxime Henrion 1179b2badf02SMaxime Henrion sc = arg; 1180b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_last->tx_next->tx_cb; 1181b2badf02SMaxime Henrion for (i = 0; i < nseg; i++) { 1182b2badf02SMaxime Henrion KASSERT(segs[i].ds_len <= MCLBYTES, ("segment size too large")); 1183b2badf02SMaxime Henrion /* 1184b2badf02SMaxime Henrion * If this is an 82550/82551, then we're using extended 1185b2badf02SMaxime Henrion * TxCBs _and_ we're using checksum offload. This means 1186b2badf02SMaxime Henrion * that the TxCB is really an IPCB. One major difference 1187b2badf02SMaxime Henrion * between the two is that with plain extended TxCBs, 1188b2badf02SMaxime Henrion * the bottom half of the TxCB contains two entries from 1189b2badf02SMaxime Henrion * the TBD array, whereas IPCBs contain just one entry: 1190b2badf02SMaxime Henrion * one entry (8 bytes) has been sacrificed for the TCP/IP 1191b2badf02SMaxime Henrion * checksum offload control bits. So to make things work 1192b2badf02SMaxime Henrion * right, we have to start filling in the TBD array 1193b2badf02SMaxime Henrion * starting from a different place depending on whether 1194b2badf02SMaxime Henrion * the chip is an 82550/82551 or not. 1195b2badf02SMaxime Henrion */ 1196b2badf02SMaxime Henrion if (sc->flags & FXP_FLAG_EXT_RFA) { 119783e6547dSMaxime Henrion txp->tbd[i + 1].tb_addr = htole32(segs[i].ds_addr); 119883e6547dSMaxime Henrion txp->tbd[i + 1].tb_size = htole32(segs[i].ds_len); 1199b2badf02SMaxime Henrion } else { 120083e6547dSMaxime Henrion txp->tbd[i].tb_addr = htole32(segs[i].ds_addr); 120183e6547dSMaxime Henrion txp->tbd[i].tb_size = htole32(segs[i].ds_len); 1202b2badf02SMaxime Henrion } 1203b2badf02SMaxime Henrion } 1204b2badf02SMaxime Henrion txp->tbd_number = nseg; 1205b2badf02SMaxime Henrion } 1206b2badf02SMaxime Henrion 1207a17c678eSDavid Greenman /* 1208a17c678eSDavid Greenman * Start packet transmission on the interface. 1209a17c678eSDavid Greenman */ 1210a17c678eSDavid Greenman static void 1211f7788e8eSJonathan Lemon fxp_start(struct ifnet *ifp) 1212a17c678eSDavid Greenman { 12139b44ff22SGarrett Wollman struct fxp_softc *sc = ifp->if_softc; 121450d81222SMaxime Henrion struct fxp_tx *txp; 1215b2badf02SMaxime Henrion struct mbuf *mb_head; 1216b2badf02SMaxime Henrion int error; 1217a17c678eSDavid Greenman 1218a17c678eSDavid Greenman /* 1219483b9871SDavid Greenman * See if we need to suspend xmit until the multicast filter 1220483b9871SDavid Greenman * has been reprogrammed (which can only be done at the head 1221483b9871SDavid Greenman * of the command chain). 1222a17c678eSDavid Greenman */ 12230f4dc94cSChuck Paterson if (sc->need_mcsetup) { 1224a17c678eSDavid Greenman return; 12250f4dc94cSChuck Paterson } 12261cd443acSDavid Greenman 1227483b9871SDavid Greenman txp = NULL; 1228483b9871SDavid Greenman 1229483b9871SDavid Greenman /* 1230483b9871SDavid Greenman * We're finished if there is nothing more to add to the list or if 1231483b9871SDavid Greenman * we're all filled up with buffers to transmit. 12323114fdb4SDavid Greenman * NOTE: One TxCB is reserved to guarantee that fxp_mc_setup() can add 12333114fdb4SDavid Greenman * a NOP command when needed. 1234483b9871SDavid Greenman */ 12353114fdb4SDavid Greenman while (ifp->if_snd.ifq_head != NULL && sc->tx_queued < FXP_NTXCB - 1) { 1236483b9871SDavid Greenman 1237dfe61cf1SDavid Greenman /* 1238dfe61cf1SDavid Greenman * Grab a packet to transmit. 1239dfe61cf1SDavid Greenman */ 12406318197eSDavid Greenman IF_DEQUEUE(&ifp->if_snd, mb_head); 1241a17c678eSDavid Greenman 1242dfe61cf1SDavid Greenman /* 1243483b9871SDavid Greenman * Get pointer to next available tx desc. 1244dfe61cf1SDavid Greenman */ 1245b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_last->tx_next; 1246c8bca6dcSBill Paul 1247c8bca6dcSBill Paul /* 1248c8bca6dcSBill Paul * Deal with TCP/IP checksum offload. Note that 1249c8bca6dcSBill Paul * in order for TCP checksum offload to work, 1250c8bca6dcSBill Paul * the pseudo header checksum must have already 1251c8bca6dcSBill Paul * been computed and stored in the checksum field 1252c8bca6dcSBill Paul * in the TCP header. The stack should have 1253c8bca6dcSBill Paul * already done this for us. 1254c8bca6dcSBill Paul */ 1255c8bca6dcSBill Paul 1256c8bca6dcSBill Paul if (mb_head->m_pkthdr.csum_flags) { 1257c8bca6dcSBill Paul if (mb_head->m_pkthdr.csum_flags & CSUM_DELAY_DATA) { 1258b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_activation_high = 1259c8bca6dcSBill Paul FXP_IPCB_HARDWAREPARSING_ENABLE; 1260b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_schedule = 1261c8bca6dcSBill Paul FXP_IPCB_TCPUDP_CHECKSUM_ENABLE; 1262c8bca6dcSBill Paul if (mb_head->m_pkthdr.csum_flags & CSUM_TCP) 1263b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_schedule |= 1264c8bca6dcSBill Paul FXP_IPCB_TCP_PACKET; 1265c8bca6dcSBill Paul } 1266c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR 1267c8bca6dcSBill Paul /* 1268c8bca6dcSBill Paul * XXX The 82550 chip appears to have trouble 1269c8bca6dcSBill Paul * dealing with IP header checksums in very small 1270c8bca6dcSBill Paul * datagrams, namely fragments from 1 to 3 bytes 1271c8bca6dcSBill Paul * in size. For example, say you want to transmit 1272c8bca6dcSBill Paul * a UDP packet of 1473 bytes. The packet will be 1273c8bca6dcSBill Paul * fragmented over two IP datagrams, the latter 1274c8bca6dcSBill Paul * containing only one byte of data. The 82550 will 1275c8bca6dcSBill Paul * botch the header checksum on the 1-byte fragment. 1276c8bca6dcSBill Paul * As long as the datagram contains 4 or more bytes 1277c8bca6dcSBill Paul * of data, you're ok. 1278c8bca6dcSBill Paul * 1279c8bca6dcSBill Paul * The following code attempts to work around this 1280c8bca6dcSBill Paul * problem: if the datagram is less than 38 bytes 1281c8bca6dcSBill Paul * in size (14 bytes ether header, 20 bytes IP header, 1282c8bca6dcSBill Paul * plus 4 bytes of data), we punt and compute the IP 1283c8bca6dcSBill Paul * header checksum by hand. This workaround doesn't 1284c8bca6dcSBill Paul * work very well, however, since it can be fooled 1285c8bca6dcSBill Paul * by things like VLAN tags and IP options that make 1286c8bca6dcSBill Paul * the header sizes/offsets vary. 1287c8bca6dcSBill Paul */ 1288c8bca6dcSBill Paul 1289c8bca6dcSBill Paul if (mb_head->m_pkthdr.csum_flags & CSUM_IP) { 1290c8bca6dcSBill Paul if (mb_head->m_pkthdr.len < 38) { 1291c8bca6dcSBill Paul struct ip *ip; 1292c8bca6dcSBill Paul mb_head->m_data += ETHER_HDR_LEN; 1293c8bca6dcSBill Paul ip = mtod(mb_head, struct ip *); 1294c8bca6dcSBill Paul ip->ip_sum = in_cksum(mb_head, 1295c8bca6dcSBill Paul ip->ip_hl << 2); 1296c8bca6dcSBill Paul mb_head->m_data -= ETHER_HDR_LEN; 1297c8bca6dcSBill Paul } else { 1298b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_activation_high = 1299c8bca6dcSBill Paul FXP_IPCB_HARDWAREPARSING_ENABLE; 1300b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_schedule |= 1301c8bca6dcSBill Paul FXP_IPCB_IP_CHECKSUM_ENABLE; 1302c8bca6dcSBill Paul } 1303c8bca6dcSBill Paul } 1304c8bca6dcSBill Paul #endif 1305c8bca6dcSBill Paul } 1306c8bca6dcSBill Paul 1307c8bca6dcSBill Paul /* 1308a17c678eSDavid Greenman * Go through each of the mbufs in the chain and initialize 1309483b9871SDavid Greenman * the transmit buffer descriptors with the physical address 1310a17c678eSDavid Greenman * and size of the mbuf. 1311a17c678eSDavid Greenman */ 1312b2badf02SMaxime Henrion error = bus_dmamap_load_mbuf(sc->fxp_mtag, txp->tx_map, 1313b2badf02SMaxime Henrion mb_head, fxp_dma_map_txbuf, sc, 0); 1314b2badf02SMaxime Henrion 1315b2badf02SMaxime Henrion if (error && error != EFBIG) { 1316b2badf02SMaxime Henrion device_printf(sc->dev, "can't map mbuf (error %d)\n", 1317b2badf02SMaxime Henrion error); 1318b2badf02SMaxime Henrion m_freem(mb_head); 1319a17c678eSDavid Greenman break; 1320a17c678eSDavid Greenman } 1321b2badf02SMaxime Henrion 1322b2badf02SMaxime Henrion if (error) { 132323a0ed7cSDavid Greenman struct mbuf *mn; 132423a0ed7cSDavid Greenman 1325a17c678eSDavid Greenman /* 13263bd07cfdSJonathan Lemon * We ran out of segments. We have to recopy this 13273bd07cfdSJonathan Lemon * mbuf chain first. Bail out if we can't get the 13283bd07cfdSJonathan Lemon * new buffers. 1329a17c678eSDavid Greenman */ 1330a163d034SWarner Losh MGETHDR(mn, M_DONTWAIT, MT_DATA); 133123a0ed7cSDavid Greenman if (mn == NULL) { 133223a0ed7cSDavid Greenman m_freem(mb_head); 1333483b9871SDavid Greenman break; 1334a17c678eSDavid Greenman } 133523a0ed7cSDavid Greenman if (mb_head->m_pkthdr.len > MHLEN) { 1336a163d034SWarner Losh MCLGET(mn, M_DONTWAIT); 133723a0ed7cSDavid Greenman if ((mn->m_flags & M_EXT) == 0) { 133823a0ed7cSDavid Greenman m_freem(mn); 133923a0ed7cSDavid Greenman m_freem(mb_head); 1340483b9871SDavid Greenman break; 134123a0ed7cSDavid Greenman } 134223a0ed7cSDavid Greenman } 1343ba8c6fd5SDavid Greenman m_copydata(mb_head, 0, mb_head->m_pkthdr.len, 1344ba8c6fd5SDavid Greenman mtod(mn, caddr_t)); 134523a0ed7cSDavid Greenman mn->m_pkthdr.len = mn->m_len = mb_head->m_pkthdr.len; 134623a0ed7cSDavid Greenman m_freem(mb_head); 134723a0ed7cSDavid Greenman mb_head = mn; 1348b2badf02SMaxime Henrion error = bus_dmamap_load_mbuf(sc->fxp_mtag, txp->tx_map, 1349b2badf02SMaxime Henrion mb_head, fxp_dma_map_txbuf, sc, 0); 1350b2badf02SMaxime Henrion if (error) { 1351b2badf02SMaxime Henrion device_printf(sc->dev, 1352b2badf02SMaxime Henrion "can't map mbuf (error %d)\n", error); 1353b2badf02SMaxime Henrion m_freem(mb_head); 1354b2badf02SMaxime Henrion break; 1355b2badf02SMaxime Henrion } 135623a0ed7cSDavid Greenman } 135723a0ed7cSDavid Greenman 1358b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp->tx_map, 1359b2badf02SMaxime Henrion BUS_DMASYNC_PREWRITE); 1360b2badf02SMaxime Henrion 1361b2badf02SMaxime Henrion txp->tx_mbuf = mb_head; 1362b2badf02SMaxime Henrion txp->tx_cb->cb_status = 0; 1363b2badf02SMaxime Henrion txp->tx_cb->byte_count = 0; 13643114fdb4SDavid Greenman if (sc->tx_queued != FXP_CXINT_THRESH - 1) { 1365b2badf02SMaxime Henrion txp->tx_cb->cb_command = 136683e6547dSMaxime Henrion htole16(sc->tx_cmd | FXP_CB_COMMAND_SF | 136783e6547dSMaxime Henrion FXP_CB_COMMAND_S); 13683114fdb4SDavid Greenman } else { 1369b2badf02SMaxime Henrion txp->tx_cb->cb_command = 137083e6547dSMaxime Henrion htole16(sc->tx_cmd | FXP_CB_COMMAND_SF | 137183e6547dSMaxime Henrion FXP_CB_COMMAND_S | FXP_CB_COMMAND_I); 13723114fdb4SDavid Greenman /* 13733bd07cfdSJonathan Lemon * Set a 5 second timer just in case we don't hear 13743bd07cfdSJonathan Lemon * from the card again. 13753114fdb4SDavid Greenman */ 13763114fdb4SDavid Greenman ifp->if_timer = 5; 13773114fdb4SDavid Greenman } 1378b2badf02SMaxime Henrion txp->tx_cb->tx_threshold = tx_threshold; 1379a17c678eSDavid Greenman 1380a17c678eSDavid Greenman /* 1381483b9871SDavid Greenman * Advance the end of list forward. 1382a17c678eSDavid Greenman */ 138306175228SAndrew Gallatin 138450d81222SMaxime Henrion #ifdef __alpha__ 138506175228SAndrew Gallatin /* 138606175228SAndrew Gallatin * On platforms which can't access memory in 16-bit 138706175228SAndrew Gallatin * granularities, we must prevent the card from DMA'ing 138806175228SAndrew Gallatin * up the status while we update the command field. 138906175228SAndrew Gallatin * This could cause us to overwrite the completion status. 139014fd1071SMaxime Henrion * XXX This is probably bogus and we're _not_ looking 139114fd1071SMaxime Henrion * for atomicity here. 139206175228SAndrew Gallatin */ 139314fd1071SMaxime Henrion atomic_clear_16(&sc->fxp_desc.tx_last->tx_cb->cb_command, 1394bafb64afSMaxime Henrion htole16(FXP_CB_COMMAND_S)); 139550d81222SMaxime Henrion #else 1396bafb64afSMaxime Henrion sc->fxp_desc.tx_last->tx_cb->cb_command &= 1397bafb64afSMaxime Henrion htole16(~FXP_CB_COMMAND_S); 139850d81222SMaxime Henrion #endif /*__alpha__*/ 1399b2badf02SMaxime Henrion sc->fxp_desc.tx_last = txp; 1400a17c678eSDavid Greenman 1401a17c678eSDavid Greenman /* 14021cd443acSDavid Greenman * Advance the beginning of the list forward if there are 1403b2badf02SMaxime Henrion * no other packets queued (when nothing is queued, tx_first 1404483b9871SDavid Greenman * sits on the last TxCB that was sent out). 1405a17c678eSDavid Greenman */ 14061cd443acSDavid Greenman if (sc->tx_queued == 0) 1407b2badf02SMaxime Henrion sc->fxp_desc.tx_first = txp; 1408a17c678eSDavid Greenman 14091cd443acSDavid Greenman sc->tx_queued++; 14101cd443acSDavid Greenman 1411a17c678eSDavid Greenman /* 1412a17c678eSDavid Greenman * Pass packet to bpf if there is a listener. 1413a17c678eSDavid Greenman */ 1414673d9191SSam Leffler BPF_MTAP(ifp, mb_head); 1415483b9871SDavid Greenman } 1416b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 1417483b9871SDavid Greenman 1418483b9871SDavid Greenman /* 1419483b9871SDavid Greenman * We're finished. If we added to the list, issue a RESUME to get DMA 1420483b9871SDavid Greenman * going again if suspended. 1421483b9871SDavid Greenman */ 1422483b9871SDavid Greenman if (txp != NULL) { 1423483b9871SDavid Greenman fxp_scb_wait(sc); 14242e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME); 1425483b9871SDavid Greenman } 1426a17c678eSDavid Greenman } 1427a17c678eSDavid Greenman 1428e4fc250cSLuigi Rizzo static void fxp_intr_body(struct fxp_softc *sc, u_int8_t statack, int count); 1429e4fc250cSLuigi Rizzo 1430e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 1431e4fc250cSLuigi Rizzo static poll_handler_t fxp_poll; 1432e4fc250cSLuigi Rizzo 1433e4fc250cSLuigi Rizzo static void 1434e4fc250cSLuigi Rizzo fxp_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 1435e4fc250cSLuigi Rizzo { 1436e4fc250cSLuigi Rizzo struct fxp_softc *sc = ifp->if_softc; 1437e4fc250cSLuigi Rizzo u_int8_t statack; 1438e4fc250cSLuigi Rizzo 1439e4fc250cSLuigi Rizzo if (cmd == POLL_DEREGISTER) { /* final call, enable interrupts */ 1440e4fc250cSLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0); 1441e4fc250cSLuigi Rizzo return; 1442e4fc250cSLuigi Rizzo } 1443e4fc250cSLuigi Rizzo statack = FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA | 1444e4fc250cSLuigi Rizzo FXP_SCB_STATACK_FR; 1445e4fc250cSLuigi Rizzo if (cmd == POLL_AND_CHECK_STATUS) { 1446e4fc250cSLuigi Rizzo u_int8_t tmp; 14476481f301SPeter Wemm 1448e4fc250cSLuigi Rizzo tmp = CSR_READ_1(sc, FXP_CSR_SCB_STATACK); 1449e4fc250cSLuigi Rizzo if (tmp == 0xff || tmp == 0) 1450e4fc250cSLuigi Rizzo return; /* nothing to do */ 1451e4fc250cSLuigi Rizzo tmp &= ~statack; 1452e4fc250cSLuigi Rizzo /* ack what we can */ 1453e4fc250cSLuigi Rizzo if (tmp != 0) 1454e4fc250cSLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, tmp); 1455e4fc250cSLuigi Rizzo statack |= tmp; 1456e4fc250cSLuigi Rizzo } 1457e4fc250cSLuigi Rizzo fxp_intr_body(sc, statack, count); 1458e4fc250cSLuigi Rizzo } 1459e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */ 1460e4fc250cSLuigi Rizzo 1461a17c678eSDavid Greenman /* 14629c7d2607SDavid Greenman * Process interface interrupts. 1463a17c678eSDavid Greenman */ 146494927790SDavid Greenman static void 1465f7788e8eSJonathan Lemon fxp_intr(void *xsc) 1466a17c678eSDavid Greenman { 1467f7788e8eSJonathan Lemon struct fxp_softc *sc = xsc; 14681cd443acSDavid Greenman u_int8_t statack; 14690f4dc94cSChuck Paterson 1470e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 1471e4fc250cSLuigi Rizzo struct ifnet *ifp = &sc->sc_if; 1472e4fc250cSLuigi Rizzo 147362f76486SMaxim Sobolev if (ifp->if_flags & IFF_POLLING) 1474e4fc250cSLuigi Rizzo return; 1475e4fc250cSLuigi Rizzo if (ether_poll_register(fxp_poll, ifp)) { 1476e4fc250cSLuigi Rizzo /* disable interrupts */ 1477e4fc250cSLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 1478e4fc250cSLuigi Rizzo fxp_poll(ifp, 0, 1); 1479e4fc250cSLuigi Rizzo return; 1480e4fc250cSLuigi Rizzo } 1481e4fc250cSLuigi Rizzo #endif 1482e4fc250cSLuigi Rizzo 1483b184b38eSDavid Greenman if (sc->suspended) { 1484b184b38eSDavid Greenman return; 1485b184b38eSDavid Greenman } 1486b184b38eSDavid Greenman 1487b184b38eSDavid Greenman while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) { 1488a17c678eSDavid Greenman /* 148911457bbfSJonathan Lemon * It should not be possible to have all bits set; the 149011457bbfSJonathan Lemon * FXP_SCB_INTR_SWI bit always returns 0 on a read. If 149111457bbfSJonathan Lemon * all bits are set, this may indicate that the card has 149211457bbfSJonathan Lemon * been physically ejected, so ignore it. 149311457bbfSJonathan Lemon */ 149411457bbfSJonathan Lemon if (statack == 0xff) 149511457bbfSJonathan Lemon return; 149611457bbfSJonathan Lemon 149711457bbfSJonathan Lemon /* 1498a17c678eSDavid Greenman * First ACK all the interrupts in this pass. 1499a17c678eSDavid Greenman */ 1500ba8c6fd5SDavid Greenman CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack); 1501e4fc250cSLuigi Rizzo fxp_intr_body(sc, statack, -1); 1502e4fc250cSLuigi Rizzo } 1503e4fc250cSLuigi Rizzo } 1504e4fc250cSLuigi Rizzo 1505e4fc250cSLuigi Rizzo static void 1506b2badf02SMaxime Henrion fxp_txeof(struct fxp_softc *sc) 1507b2badf02SMaxime Henrion { 1508b2badf02SMaxime Henrion struct fxp_tx *txp; 1509b2badf02SMaxime Henrion 1510b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREREAD); 1511b2badf02SMaxime Henrion for (txp = sc->fxp_desc.tx_first; sc->tx_queued && 151283e6547dSMaxime Henrion (le16toh(txp->tx_cb->cb_status) & FXP_CB_STATUS_C) != 0; 1513b2badf02SMaxime Henrion txp = txp->tx_next) { 1514b2badf02SMaxime Henrion if (txp->tx_mbuf != NULL) { 1515b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp->tx_map, 1516b2badf02SMaxime Henrion BUS_DMASYNC_POSTWRITE); 1517b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, txp->tx_map); 1518b2badf02SMaxime Henrion m_freem(txp->tx_mbuf); 1519b2badf02SMaxime Henrion txp->tx_mbuf = NULL; 1520b2badf02SMaxime Henrion /* clear this to reset csum offload bits */ 1521b2badf02SMaxime Henrion txp->tx_cb->tbd[0].tb_addr = 0; 1522b2badf02SMaxime Henrion } 1523b2badf02SMaxime Henrion sc->tx_queued--; 1524b2badf02SMaxime Henrion } 1525b2badf02SMaxime Henrion sc->fxp_desc.tx_first = txp; 1526b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 1527b2badf02SMaxime Henrion } 1528b2badf02SMaxime Henrion 1529b2badf02SMaxime Henrion static void 1530e4fc250cSLuigi Rizzo fxp_intr_body(struct fxp_softc *sc, u_int8_t statack, int count) 1531e4fc250cSLuigi Rizzo { 1532e4fc250cSLuigi Rizzo struct ifnet *ifp = &sc->sc_if; 15332b5989e9SLuigi Rizzo struct mbuf *m; 1534b2badf02SMaxime Henrion struct fxp_rx *rxp; 15352b5989e9SLuigi Rizzo struct fxp_rfa *rfa; 15362b5989e9SLuigi Rizzo int rnr = (statack & FXP_SCB_STATACK_RNR) ? 1 : 0; 15372b5989e9SLuigi Rizzo 15382b5989e9SLuigi Rizzo if (rnr) 15392b5989e9SLuigi Rizzo fxp_rnr++; 1540947e3815SIan Dowse #ifdef DEVICE_POLLING 1541947e3815SIan Dowse /* Pick up a deferred RNR condition if `count' ran out last time. */ 1542947e3815SIan Dowse if (sc->flags & FXP_FLAG_DEFERRED_RNR) { 1543947e3815SIan Dowse sc->flags &= ~FXP_FLAG_DEFERRED_RNR; 1544947e3815SIan Dowse rnr = 1; 1545947e3815SIan Dowse } 1546947e3815SIan Dowse #endif 1547a17c678eSDavid Greenman 1548a17c678eSDavid Greenman /* 15493114fdb4SDavid Greenman * Free any finished transmit mbuf chains. 155006936301SBill Paul * 155106936301SBill Paul * Handle the CNA event likt a CXTNO event. It used to 155206936301SBill Paul * be that this event (control unit not ready) was not 155306936301SBill Paul * encountered, but it is now with the SMPng modifications. 155406936301SBill Paul * The exact sequence of events that occur when the interface 155506936301SBill Paul * is brought up are different now, and if this event 155606936301SBill Paul * goes unhandled, the configuration/rxfilter setup sequence 155706936301SBill Paul * can stall for several seconds. The result is that no 155806936301SBill Paul * packets go out onto the wire for about 5 to 10 seconds 155906936301SBill Paul * after the interface is ifconfig'ed for the first time. 15603114fdb4SDavid Greenman */ 156106936301SBill Paul if (statack & (FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA)) { 1562b2badf02SMaxime Henrion fxp_txeof(sc); 15633114fdb4SDavid Greenman 156441aa0ba2SLuigi Rizzo ifp->if_timer = 0; 1565e2102ae4SMike Silbersack if (sc->tx_queued == 0) { 15663114fdb4SDavid Greenman if (sc->need_mcsetup) 15673114fdb4SDavid Greenman fxp_mc_setup(sc); 1568e2102ae4SMike Silbersack } 15693114fdb4SDavid Greenman /* 15703114fdb4SDavid Greenman * Try to start more packets transmitting. 15713114fdb4SDavid Greenman */ 15723114fdb4SDavid Greenman if (ifp->if_snd.ifq_head != NULL) 15733114fdb4SDavid Greenman fxp_start(ifp); 15743114fdb4SDavid Greenman } 15752b5989e9SLuigi Rizzo 15762b5989e9SLuigi Rizzo /* 15772b5989e9SLuigi Rizzo * Just return if nothing happened on the receive side. 15782b5989e9SLuigi Rizzo */ 1579947e3815SIan Dowse if (!rnr && (statack & FXP_SCB_STATACK_FR) == 0) 15802b5989e9SLuigi Rizzo return; 15812b5989e9SLuigi Rizzo 15823114fdb4SDavid Greenman /* 1583a17c678eSDavid Greenman * Process receiver interrupts. If a no-resource (RNR) 1584a17c678eSDavid Greenman * condition exists, get whatever packets we can and 1585a17c678eSDavid Greenman * re-start the receiver. 1586947e3815SIan Dowse * 15872b5989e9SLuigi Rizzo * When using polling, we do not process the list to completion, 15882b5989e9SLuigi Rizzo * so when we get an RNR interrupt we must defer the restart 15892b5989e9SLuigi Rizzo * until we hit the last buffer with the C bit set. 15902b5989e9SLuigi Rizzo * If we run out of cycles and rfa_headm has the C bit set, 1591947e3815SIan Dowse * record the pending RNR in the FXP_FLAG_DEFERRED_RNR flag so 1592947e3815SIan Dowse * that the info will be used in the subsequent polling cycle. 1593a17c678eSDavid Greenman */ 15942b5989e9SLuigi Rizzo for (;;) { 1595b2badf02SMaxime Henrion rxp = sc->fxp_desc.rx_head; 1596b2badf02SMaxime Henrion m = rxp->rx_mbuf; 1597ba8c6fd5SDavid Greenman rfa = (struct fxp_rfa *)(m->m_ext.ext_buf + 1598ba8c6fd5SDavid Greenman RFA_ALIGNMENT_FUDGE); 1599b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map, 1600b2badf02SMaxime Henrion BUS_DMASYNC_POSTREAD); 1601a17c678eSDavid Greenman 1602e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING /* loop at most count times if count >=0 */ 1603947e3815SIan Dowse if (count >= 0 && count-- == 0) { 1604947e3815SIan Dowse if (rnr) { 1605947e3815SIan Dowse /* Defer RNR processing until the next time. */ 1606947e3815SIan Dowse sc->flags |= FXP_FLAG_DEFERRED_RNR; 1607947e3815SIan Dowse rnr = 0; 1608947e3815SIan Dowse } 16092b5989e9SLuigi Rizzo break; 1610947e3815SIan Dowse } 16112b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */ 16122b5989e9SLuigi Rizzo 161383e6547dSMaxime Henrion if ((le16toh(rfa->rfa_status) & FXP_RFA_STATUS_C) == 0) 16142b5989e9SLuigi Rizzo break; 16152b5989e9SLuigi Rizzo 1616dfe61cf1SDavid Greenman /* 1617b2badf02SMaxime Henrion * Advance head forward. 1618dfe61cf1SDavid Greenman */ 1619b2badf02SMaxime Henrion sc->fxp_desc.rx_head = rxp->rx_next; 1620a17c678eSDavid Greenman 1621dfe61cf1SDavid Greenman /* 1622ba8c6fd5SDavid Greenman * Add a new buffer to the receive chain. 1623ba8c6fd5SDavid Greenman * If this fails, the old buffer is recycled 1624ba8c6fd5SDavid Greenman * instead. 1625dfe61cf1SDavid Greenman */ 1626b2badf02SMaxime Henrion if (fxp_add_rfabuf(sc, rxp) == 0) { 1627aed53495SDavid Greenman int total_len; 1628a17c678eSDavid Greenman 1629e8c8b728SJonathan Lemon /* 16302b5989e9SLuigi Rizzo * Fetch packet length (the top 2 bits of 16312b5989e9SLuigi Rizzo * actual_size are flags set by the controller 16322b5989e9SLuigi Rizzo * upon completion), and drop the packet in case 16332b5989e9SLuigi Rizzo * of bogus length or CRC errors. 1634e8c8b728SJonathan Lemon */ 1635bafb64afSMaxime Henrion total_len = le16toh(rfa->actual_size) & 0x3fff; 16362b5989e9SLuigi Rizzo if (total_len < sizeof(struct ether_header) || 16372b5989e9SLuigi Rizzo total_len > MCLBYTES - RFA_ALIGNMENT_FUDGE - 1638b2badf02SMaxime Henrion sc->rfa_size || 163983e6547dSMaxime Henrion le16toh(rfa->rfa_status) & FXP_RFA_STATUS_CRC) { 1640e8c8b728SJonathan Lemon m_freem(m); 16412b5989e9SLuigi Rizzo continue; 1642e8c8b728SJonathan Lemon } 1643920b58e8SBrooks Davis 1644c8bca6dcSBill Paul /* Do IP checksum checking. */ 164583e6547dSMaxime Henrion if (le16toh(rfa->rfa_status) & FXP_RFA_STATUS_PARSE) { 1646c8bca6dcSBill Paul if (rfa->rfax_csum_sts & 1647c8bca6dcSBill Paul FXP_RFDX_CS_IP_CSUM_BIT_VALID) 1648c8bca6dcSBill Paul m->m_pkthdr.csum_flags |= 1649c8bca6dcSBill Paul CSUM_IP_CHECKED; 1650c8bca6dcSBill Paul if (rfa->rfax_csum_sts & 1651c8bca6dcSBill Paul FXP_RFDX_CS_IP_CSUM_VALID) 1652c8bca6dcSBill Paul m->m_pkthdr.csum_flags |= 1653c8bca6dcSBill Paul CSUM_IP_VALID; 1654c8bca6dcSBill Paul if ((rfa->rfax_csum_sts & 1655c8bca6dcSBill Paul FXP_RFDX_CS_TCPUDP_CSUM_BIT_VALID) && 1656c8bca6dcSBill Paul (rfa->rfax_csum_sts & 1657c8bca6dcSBill Paul FXP_RFDX_CS_TCPUDP_CSUM_VALID)) { 1658c8bca6dcSBill Paul m->m_pkthdr.csum_flags |= 1659c8bca6dcSBill Paul CSUM_DATA_VALID|CSUM_PSEUDO_HDR; 1660c8bca6dcSBill Paul m->m_pkthdr.csum_data = 0xffff; 1661c8bca6dcSBill Paul } 1662c8bca6dcSBill Paul } 1663c8bca6dcSBill Paul 16642e2de7f2SArchie Cobbs m->m_pkthdr.len = m->m_len = total_len; 1665673d9191SSam Leffler m->m_pkthdr.rcvif = ifp; 1666673d9191SSam Leffler 1667673d9191SSam Leffler (*ifp->if_input)(ifp, m); 1668a17c678eSDavid Greenman } 1669a17c678eSDavid Greenman } 16702b5989e9SLuigi Rizzo if (rnr) { 1671ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 1672ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 1673b2badf02SMaxime Henrion sc->fxp_desc.rx_head->rx_addr); 16742e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START); 1675a17c678eSDavid Greenman } 1676a17c678eSDavid Greenman } 1677a17c678eSDavid Greenman 1678dfe61cf1SDavid Greenman /* 1679dfe61cf1SDavid Greenman * Update packet in/out/collision statistics. The i82557 doesn't 1680dfe61cf1SDavid Greenman * allow you to access these counters without doing a fairly 1681dfe61cf1SDavid Greenman * expensive DMA to get _all_ of the statistics it maintains, so 1682dfe61cf1SDavid Greenman * we do this operation here only once per second. The statistics 1683dfe61cf1SDavid Greenman * counters in the kernel are updated from the previous dump-stats 1684dfe61cf1SDavid Greenman * DMA and then a new dump-stats DMA is started. The on-chip 1685dfe61cf1SDavid Greenman * counters are zeroed when the DMA completes. If we can't start 1686dfe61cf1SDavid Greenman * the DMA immediately, we don't wait - we just prepare to read 1687dfe61cf1SDavid Greenman * them again next time. 1688dfe61cf1SDavid Greenman */ 1689303b270bSEivind Eklund static void 1690f7788e8eSJonathan Lemon fxp_tick(void *xsc) 1691a17c678eSDavid Greenman { 1692f7788e8eSJonathan Lemon struct fxp_softc *sc = xsc; 1693ba8c6fd5SDavid Greenman struct ifnet *ifp = &sc->sc_if; 1694a17c678eSDavid Greenman struct fxp_stats *sp = sc->fxp_stats; 1695f7788e8eSJonathan Lemon int s; 1696a17c678eSDavid Greenman 1697b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, BUS_DMASYNC_POSTREAD); 169883e6547dSMaxime Henrion ifp->if_opackets += le32toh(sp->tx_good); 169983e6547dSMaxime Henrion ifp->if_collisions += le32toh(sp->tx_total_collisions); 1700397f9dfeSDavid Greenman if (sp->rx_good) { 170183e6547dSMaxime Henrion ifp->if_ipackets += le32toh(sp->rx_good); 1702397f9dfeSDavid Greenman sc->rx_idle_secs = 0; 1703397f9dfeSDavid Greenman } else { 1704c8cc6fcaSDavid Greenman /* 1705c8cc6fcaSDavid Greenman * Receiver's been idle for another second. 1706c8cc6fcaSDavid Greenman */ 1707397f9dfeSDavid Greenman sc->rx_idle_secs++; 1708397f9dfeSDavid Greenman } 17093ba65732SDavid Greenman ifp->if_ierrors += 171083e6547dSMaxime Henrion le32toh(sp->rx_crc_errors) + 171183e6547dSMaxime Henrion le32toh(sp->rx_alignment_errors) + 171283e6547dSMaxime Henrion le32toh(sp->rx_rnr_errors) + 171383e6547dSMaxime Henrion le32toh(sp->rx_overrun_errors); 1714a17c678eSDavid Greenman /* 1715f9be9005SDavid Greenman * If any transmit underruns occured, bump up the transmit 1716f9be9005SDavid Greenman * threshold by another 512 bytes (64 * 8). 1717f9be9005SDavid Greenman */ 1718f9be9005SDavid Greenman if (sp->tx_underruns) { 171983e6547dSMaxime Henrion ifp->if_oerrors += le32toh(sp->tx_underruns); 1720f9be9005SDavid Greenman if (tx_threshold < 192) 1721f9be9005SDavid Greenman tx_threshold += 64; 1722f9be9005SDavid Greenman } 1723f7788e8eSJonathan Lemon s = splimp(); 1724397f9dfeSDavid Greenman /* 1725c8cc6fcaSDavid Greenman * Release any xmit buffers that have completed DMA. This isn't 1726c8cc6fcaSDavid Greenman * strictly necessary to do here, but it's advantagous for mbufs 1727c8cc6fcaSDavid Greenman * with external storage to be released in a timely manner rather 1728c8cc6fcaSDavid Greenman * than being defered for a potentially long time. This limits 1729c8cc6fcaSDavid Greenman * the delay to a maximum of one second. 1730c8cc6fcaSDavid Greenman */ 1731b2badf02SMaxime Henrion fxp_txeof(sc); 1732b2badf02SMaxime Henrion 1733c8cc6fcaSDavid Greenman /* 1734397f9dfeSDavid Greenman * If we haven't received any packets in FXP_MAC_RX_IDLE seconds, 1735397f9dfeSDavid Greenman * then assume the receiver has locked up and attempt to clear 1736397f9dfeSDavid Greenman * the condition by reprogramming the multicast filter. This is 1737397f9dfeSDavid Greenman * a work-around for a bug in the 82557 where the receiver locks 1738397f9dfeSDavid Greenman * up if it gets certain types of garbage in the syncronization 1739397f9dfeSDavid Greenman * bits prior to the packet header. This bug is supposed to only 1740397f9dfeSDavid Greenman * occur in 10Mbps mode, but has been seen to occur in 100Mbps 1741397f9dfeSDavid Greenman * mode as well (perhaps due to a 10/100 speed transition). 1742397f9dfeSDavid Greenman */ 1743397f9dfeSDavid Greenman if (sc->rx_idle_secs > FXP_MAX_RX_IDLE) { 1744397f9dfeSDavid Greenman sc->rx_idle_secs = 0; 1745397f9dfeSDavid Greenman fxp_mc_setup(sc); 1746397f9dfeSDavid Greenman } 1747f9be9005SDavid Greenman /* 17483ba65732SDavid Greenman * If there is no pending command, start another stats 17493ba65732SDavid Greenman * dump. Otherwise punt for now. 1750a17c678eSDavid Greenman */ 1751397f9dfeSDavid Greenman if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) { 1752a17c678eSDavid Greenman /* 1753397f9dfeSDavid Greenman * Start another stats dump. 1754a17c678eSDavid Greenman */ 1755b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, 1756b2badf02SMaxime Henrion BUS_DMASYNC_PREREAD); 17572e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET); 1758dfe61cf1SDavid Greenman } else { 1759dfe61cf1SDavid Greenman /* 1760dfe61cf1SDavid Greenman * A previous command is still waiting to be accepted. 1761dfe61cf1SDavid Greenman * Just zero our copy of the stats and wait for the 17623ba65732SDavid Greenman * next timer event to update them. 1763dfe61cf1SDavid Greenman */ 1764dfe61cf1SDavid Greenman sp->tx_good = 0; 1765f9be9005SDavid Greenman sp->tx_underruns = 0; 1766dfe61cf1SDavid Greenman sp->tx_total_collisions = 0; 17673ba65732SDavid Greenman 1768dfe61cf1SDavid Greenman sp->rx_good = 0; 17693ba65732SDavid Greenman sp->rx_crc_errors = 0; 17703ba65732SDavid Greenman sp->rx_alignment_errors = 0; 17713ba65732SDavid Greenman sp->rx_rnr_errors = 0; 17723ba65732SDavid Greenman sp->rx_overrun_errors = 0; 1773dfe61cf1SDavid Greenman } 1774f7788e8eSJonathan Lemon if (sc->miibus != NULL) 1775f7788e8eSJonathan Lemon mii_tick(device_get_softc(sc->miibus)); 177674396a0aSJonathan Lemon splx(s); 1777a17c678eSDavid Greenman /* 1778a17c678eSDavid Greenman * Schedule another timeout one second from now. 1779a17c678eSDavid Greenman */ 1780f7788e8eSJonathan Lemon sc->stat_ch = timeout(fxp_tick, sc, hz); 1781a17c678eSDavid Greenman } 1782a17c678eSDavid Greenman 1783a17c678eSDavid Greenman /* 1784a17c678eSDavid Greenman * Stop the interface. Cancels the statistics updater and resets 1785a17c678eSDavid Greenman * the interface. 1786a17c678eSDavid Greenman */ 1787a17c678eSDavid Greenman static void 1788f7788e8eSJonathan Lemon fxp_stop(struct fxp_softc *sc) 1789a17c678eSDavid Greenman { 1790ba8c6fd5SDavid Greenman struct ifnet *ifp = &sc->sc_if; 1791b2badf02SMaxime Henrion struct fxp_tx *txp; 17923ba65732SDavid Greenman int i; 1793a17c678eSDavid Greenman 17947dced78aSDavid Greenman ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 17957dced78aSDavid Greenman ifp->if_timer = 0; 17967dced78aSDavid Greenman 1797e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 1798e4fc250cSLuigi Rizzo ether_poll_deregister(ifp); 1799e4fc250cSLuigi Rizzo #endif 1800a17c678eSDavid Greenman /* 1801a17c678eSDavid Greenman * Cancel stats updater. 1802a17c678eSDavid Greenman */ 1803f7788e8eSJonathan Lemon untimeout(fxp_tick, sc, sc->stat_ch); 18043ba65732SDavid Greenman 18053ba65732SDavid Greenman /* 180672a32a26SJonathan Lemon * Issue software reset, which also unloads the microcode. 18073ba65732SDavid Greenman */ 180872a32a26SJonathan Lemon sc->flags &= ~FXP_FLAG_UCODE; 180909882363SJonathan Lemon CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET); 181072a32a26SJonathan Lemon DELAY(50); 1811a17c678eSDavid Greenman 18123ba65732SDavid Greenman /* 18133ba65732SDavid Greenman * Release any xmit buffers. 18143ba65732SDavid Greenman */ 1815b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_list; 1816da91462dSDavid Greenman if (txp != NULL) { 1817da91462dSDavid Greenman for (i = 0; i < FXP_NTXCB; i++) { 1818b2badf02SMaxime Henrion if (txp[i].tx_mbuf != NULL) { 1819b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp[i].tx_map, 1820b2badf02SMaxime Henrion BUS_DMASYNC_POSTWRITE); 1821b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, txp[i].tx_map); 1822b2badf02SMaxime Henrion m_freem(txp[i].tx_mbuf); 1823b2badf02SMaxime Henrion txp[i].tx_mbuf = NULL; 1824c8bca6dcSBill Paul /* clear this to reset csum offload bits */ 1825b2badf02SMaxime Henrion txp[i].tx_cb->tbd[0].tb_addr = 0; 1826da91462dSDavid Greenman } 1827da91462dSDavid Greenman } 18283ba65732SDavid Greenman } 1829b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 18303ba65732SDavid Greenman sc->tx_queued = 0; 1831a17c678eSDavid Greenman } 1832a17c678eSDavid Greenman 1833a17c678eSDavid Greenman /* 1834a17c678eSDavid Greenman * Watchdog/transmission transmit timeout handler. Called when a 1835a17c678eSDavid Greenman * transmission is started on the interface, but no interrupt is 1836a17c678eSDavid Greenman * received before the timeout. This usually indicates that the 1837a17c678eSDavid Greenman * card has wedged for some reason. 1838a17c678eSDavid Greenman */ 1839a17c678eSDavid Greenman static void 1840f7788e8eSJonathan Lemon fxp_watchdog(struct ifnet *ifp) 1841a17c678eSDavid Greenman { 1842ba8c6fd5SDavid Greenman struct fxp_softc *sc = ifp->if_softc; 1843ba8c6fd5SDavid Greenman 1844f7788e8eSJonathan Lemon device_printf(sc->dev, "device timeout\n"); 18454a5f1499SDavid Greenman ifp->if_oerrors++; 1846a17c678eSDavid Greenman 1847ba8c6fd5SDavid Greenman fxp_init(sc); 1848a17c678eSDavid Greenman } 1849a17c678eSDavid Greenman 1850a17c678eSDavid Greenman static void 1851f7788e8eSJonathan Lemon fxp_init(void *xsc) 1852a17c678eSDavid Greenman { 1853fb583156SDavid Greenman struct fxp_softc *sc = xsc; 1854ba8c6fd5SDavid Greenman struct ifnet *ifp = &sc->sc_if; 1855a17c678eSDavid Greenman struct fxp_cb_config *cbp; 1856a17c678eSDavid Greenman struct fxp_cb_ias *cb_ias; 1857b2badf02SMaxime Henrion struct fxp_cb_tx *tcbp; 1858b2badf02SMaxime Henrion struct fxp_tx *txp; 185909882363SJonathan Lemon struct fxp_cb_mcs *mcsp; 1860f7788e8eSJonathan Lemon int i, prm, s; 1861a17c678eSDavid Greenman 1862f7788e8eSJonathan Lemon s = splimp(); 1863a17c678eSDavid Greenman /* 18643ba65732SDavid Greenman * Cancel any pending I/O 1865a17c678eSDavid Greenman */ 18663ba65732SDavid Greenman fxp_stop(sc); 1867a17c678eSDavid Greenman 1868a17c678eSDavid Greenman prm = (ifp->if_flags & IFF_PROMISC) ? 1 : 0; 1869a17c678eSDavid Greenman 1870a17c678eSDavid Greenman /* 1871a17c678eSDavid Greenman * Initialize base of CBL and RFA memory. Loading with zero 1872a17c678eSDavid Greenman * sets it up for regular linear addressing. 1873a17c678eSDavid Greenman */ 1874ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0); 18752e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE); 1876a17c678eSDavid Greenman 1877ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 18782e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE); 1879a17c678eSDavid Greenman 1880a17c678eSDavid Greenman /* 1881a17c678eSDavid Greenman * Initialize base of dump-stats buffer. 1882a17c678eSDavid Greenman */ 1883ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 1884b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, BUS_DMASYNC_PREREAD); 1885b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->stats_addr); 18862e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR); 1887a17c678eSDavid Greenman 1888a17c678eSDavid Greenman /* 188972a32a26SJonathan Lemon * Attempt to load microcode if requested. 189072a32a26SJonathan Lemon */ 189172a32a26SJonathan Lemon if (ifp->if_flags & IFF_LINK0 && (sc->flags & FXP_FLAG_UCODE) == 0) 189272a32a26SJonathan Lemon fxp_load_ucode(sc); 189372a32a26SJonathan Lemon 189472a32a26SJonathan Lemon /* 189509882363SJonathan Lemon * Initialize the multicast address list. 189609882363SJonathan Lemon */ 189709882363SJonathan Lemon if (fxp_mc_addrs(sc)) { 189809882363SJonathan Lemon mcsp = sc->mcsp; 189909882363SJonathan Lemon mcsp->cb_status = 0; 190083e6547dSMaxime Henrion mcsp->cb_command = 190183e6547dSMaxime Henrion htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL); 190283e6547dSMaxime Henrion mcsp->link_addr = 0xffffffff; 190309882363SJonathan Lemon /* 190409882363SJonathan Lemon * Start the multicast setup command. 190509882363SJonathan Lemon */ 190609882363SJonathan Lemon fxp_scb_wait(sc); 1907b2badf02SMaxime Henrion bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, BUS_DMASYNC_PREWRITE); 1908b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr); 190909882363SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 191009882363SJonathan Lemon /* ...and wait for it to complete. */ 1911209b07bcSMaxime Henrion fxp_dma_wait(sc, &mcsp->cb_status, sc->mcs_tag, sc->mcs_map); 1912b2badf02SMaxime Henrion bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, 1913b2badf02SMaxime Henrion BUS_DMASYNC_POSTWRITE); 191409882363SJonathan Lemon } 191509882363SJonathan Lemon 191609882363SJonathan Lemon /* 1917a17c678eSDavid Greenman * We temporarily use memory that contains the TxCB list to 1918a17c678eSDavid Greenman * construct the config CB. The TxCB list memory is rebuilt 1919a17c678eSDavid Greenman * later. 1920a17c678eSDavid Greenman */ 1921b2badf02SMaxime Henrion cbp = (struct fxp_cb_config *)sc->fxp_desc.cbl_list; 1922a17c678eSDavid Greenman 1923a17c678eSDavid Greenman /* 1924a17c678eSDavid Greenman * This bcopy is kind of disgusting, but there are a bunch of must be 1925a17c678eSDavid Greenman * zero and must be one bits in this structure and this is the easiest 1926a17c678eSDavid Greenman * way to initialize them all to proper values. 1927a17c678eSDavid Greenman */ 1928b2badf02SMaxime Henrion bcopy(fxp_cb_config_template, cbp, sizeof(fxp_cb_config_template)); 1929a17c678eSDavid Greenman 1930a17c678eSDavid Greenman cbp->cb_status = 0; 193183e6547dSMaxime Henrion cbp->cb_command = htole16(FXP_CB_COMMAND_CONFIG | 193283e6547dSMaxime Henrion FXP_CB_COMMAND_EL); 193383e6547dSMaxime Henrion cbp->link_addr = 0xffffffff; /* (no) next command */ 19342c6c0947SMaxime Henrion cbp->byte_count = sc->flags & FXP_FLAG_EXT_RFA ? 32 : 22; 1935001696daSDavid Greenman cbp->rx_fifo_limit = 8; /* rx fifo threshold (32 bytes) */ 1936001696daSDavid Greenman cbp->tx_fifo_limit = 0; /* tx fifo threshold (0 bytes) */ 1937a17c678eSDavid Greenman cbp->adaptive_ifs = 0; /* (no) adaptive interframe spacing */ 1938f7788e8eSJonathan Lemon cbp->mwi_enable = sc->flags & FXP_FLAG_MWI_ENABLE ? 1 : 0; 1939f7788e8eSJonathan Lemon cbp->type_enable = 0; /* actually reserved */ 1940f7788e8eSJonathan Lemon cbp->read_align_en = sc->flags & FXP_FLAG_READ_ALIGN ? 1 : 0; 1941f7788e8eSJonathan Lemon cbp->end_wr_on_cl = sc->flags & FXP_FLAG_WRITE_ALIGN ? 1 : 0; 1942001696daSDavid Greenman cbp->rx_dma_bytecount = 0; /* (no) rx DMA max */ 1943001696daSDavid Greenman cbp->tx_dma_bytecount = 0; /* (no) tx DMA max */ 1944f7788e8eSJonathan Lemon cbp->dma_mbce = 0; /* (disable) dma max counters */ 1945a17c678eSDavid Greenman cbp->late_scb = 0; /* (don't) defer SCB update */ 1946f7788e8eSJonathan Lemon cbp->direct_dma_dis = 1; /* disable direct rcv dma mode */ 1947f7788e8eSJonathan Lemon cbp->tno_int_or_tco_en =0; /* (disable) tx not okay interrupt */ 19483114fdb4SDavid Greenman cbp->ci_int = 1; /* interrupt on CU idle */ 1949f7788e8eSJonathan Lemon cbp->ext_txcb_dis = sc->flags & FXP_FLAG_EXT_TXCB ? 0 : 1; 1950f7788e8eSJonathan Lemon cbp->ext_stats_dis = 1; /* disable extended counters */ 1951f7788e8eSJonathan Lemon cbp->keep_overrun_rx = 0; /* don't pass overrun frames to host */ 195272a32a26SJonathan Lemon cbp->save_bf = sc->revision == FXP_REV_82557 ? 1 : prm; 1953a17c678eSDavid Greenman cbp->disc_short_rx = !prm; /* discard short packets */ 1954f7788e8eSJonathan Lemon cbp->underrun_retry = 1; /* retry mode (once) on DMA underrun */ 1955f7788e8eSJonathan Lemon cbp->two_frames = 0; /* do not limit FIFO to 2 frames */ 1956f7788e8eSJonathan Lemon cbp->dyn_tbd = 0; /* (no) dynamic TBD mode */ 1957c8bca6dcSBill Paul cbp->ext_rfa = sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0; 1958f7788e8eSJonathan Lemon cbp->mediatype = sc->flags & FXP_FLAG_SERIAL_MEDIA ? 0 : 1; 1959f7788e8eSJonathan Lemon cbp->csma_dis = 0; /* (don't) disable link */ 1960f7788e8eSJonathan Lemon cbp->tcp_udp_cksum = 0; /* (don't) enable checksum */ 1961f7788e8eSJonathan Lemon cbp->vlan_tco = 0; /* (don't) enable vlan wakeup */ 1962f7788e8eSJonathan Lemon cbp->link_wake_en = 0; /* (don't) assert PME# on link change */ 1963f7788e8eSJonathan Lemon cbp->arp_wake_en = 0; /* (don't) assert PME# on arp */ 1964f7788e8eSJonathan Lemon cbp->mc_wake_en = 0; /* (don't) enable PME# on mcmatch */ 1965a17c678eSDavid Greenman cbp->nsai = 1; /* (don't) disable source addr insert */ 1966a17c678eSDavid Greenman cbp->preamble_length = 2; /* (7 byte) preamble */ 1967a17c678eSDavid Greenman cbp->loopback = 0; /* (don't) loopback */ 1968a17c678eSDavid Greenman cbp->linear_priority = 0; /* (normal CSMA/CD operation) */ 1969a17c678eSDavid Greenman cbp->linear_pri_mode = 0; /* (wait after xmit only) */ 1970a17c678eSDavid Greenman cbp->interfrm_spacing = 6; /* (96 bits of) interframe spacing */ 1971a17c678eSDavid Greenman cbp->promiscuous = prm; /* promiscuous mode */ 1972a17c678eSDavid Greenman cbp->bcast_disable = 0; /* (don't) disable broadcasts */ 1973f7788e8eSJonathan Lemon cbp->wait_after_win = 0; /* (don't) enable modified backoff alg*/ 1974f7788e8eSJonathan Lemon cbp->ignore_ul = 0; /* consider U/L bit in IA matching */ 1975f7788e8eSJonathan Lemon cbp->crc16_en = 0; /* (don't) enable crc-16 algorithm */ 1976f7788e8eSJonathan Lemon cbp->crscdt = sc->flags & FXP_FLAG_SERIAL_MEDIA ? 1 : 0; 1977f7788e8eSJonathan Lemon 1978a17c678eSDavid Greenman cbp->stripping = !prm; /* truncate rx packet to byte count */ 1979a17c678eSDavid Greenman cbp->padding = 1; /* (do) pad short tx packets */ 1980a17c678eSDavid Greenman cbp->rcv_crc_xfer = 0; /* (don't) xfer CRC to host */ 1981f7788e8eSJonathan Lemon cbp->long_rx_en = sc->flags & FXP_FLAG_LONG_PKT_EN ? 1 : 0; 1982f7788e8eSJonathan Lemon cbp->ia_wake_en = 0; /* (don't) wake up on address match */ 1983f7788e8eSJonathan Lemon cbp->magic_pkt_dis = 0; /* (don't) disable magic packet */ 1984f7788e8eSJonathan Lemon /* must set wake_en in PMCSR also */ 1985a17c678eSDavid Greenman cbp->force_fdx = 0; /* (don't) force full duplex */ 19863ba65732SDavid Greenman cbp->fdx_pin_en = 1; /* (enable) FDX# pin */ 1987a17c678eSDavid Greenman cbp->multi_ia = 0; /* (don't) accept multiple IAs */ 1988f7788e8eSJonathan Lemon cbp->mc_all = sc->flags & FXP_FLAG_ALL_MCAST ? 1 : 0; 1989c8bca6dcSBill Paul cbp->gamla_rx = sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0; 1990a17c678eSDavid Greenman 199172a32a26SJonathan Lemon if (sc->revision == FXP_REV_82557) { 19923bd07cfdSJonathan Lemon /* 19933bd07cfdSJonathan Lemon * The 82557 has no hardware flow control, the values 19943bd07cfdSJonathan Lemon * below are the defaults for the chip. 19953bd07cfdSJonathan Lemon */ 19963bd07cfdSJonathan Lemon cbp->fc_delay_lsb = 0; 19973bd07cfdSJonathan Lemon cbp->fc_delay_msb = 0x40; 19983bd07cfdSJonathan Lemon cbp->pri_fc_thresh = 3; 19993bd07cfdSJonathan Lemon cbp->tx_fc_dis = 0; 20003bd07cfdSJonathan Lemon cbp->rx_fc_restop = 0; 20013bd07cfdSJonathan Lemon cbp->rx_fc_restart = 0; 20023bd07cfdSJonathan Lemon cbp->fc_filter = 0; 20033bd07cfdSJonathan Lemon cbp->pri_fc_loc = 1; 20043bd07cfdSJonathan Lemon } else { 20053bd07cfdSJonathan Lemon cbp->fc_delay_lsb = 0x1f; 20063bd07cfdSJonathan Lemon cbp->fc_delay_msb = 0x01; 20073bd07cfdSJonathan Lemon cbp->pri_fc_thresh = 3; 20083bd07cfdSJonathan Lemon cbp->tx_fc_dis = 0; /* enable transmit FC */ 20093bd07cfdSJonathan Lemon cbp->rx_fc_restop = 1; /* enable FC restop frames */ 20103bd07cfdSJonathan Lemon cbp->rx_fc_restart = 1; /* enable FC restart frames */ 20113bd07cfdSJonathan Lemon cbp->fc_filter = !prm; /* drop FC frames to host */ 20123bd07cfdSJonathan Lemon cbp->pri_fc_loc = 1; /* FC pri location (byte31) */ 20133bd07cfdSJonathan Lemon } 20143bd07cfdSJonathan Lemon 2015a17c678eSDavid Greenman /* 2016a17c678eSDavid Greenman * Start the config command/DMA. 2017a17c678eSDavid Greenman */ 2018ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 2019b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2020b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr); 20212e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2022a17c678eSDavid Greenman /* ...and wait for it to complete. */ 2023209b07bcSMaxime Henrion fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map); 2024b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE); 2025a17c678eSDavid Greenman 2026a17c678eSDavid Greenman /* 2027a17c678eSDavid Greenman * Now initialize the station address. Temporarily use the TxCB 2028a17c678eSDavid Greenman * memory area like we did above for the config CB. 2029a17c678eSDavid Greenman */ 2030b2badf02SMaxime Henrion cb_ias = (struct fxp_cb_ias *)sc->fxp_desc.cbl_list; 2031a17c678eSDavid Greenman cb_ias->cb_status = 0; 203283e6547dSMaxime Henrion cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL); 203383e6547dSMaxime Henrion cb_ias->link_addr = 0xffffffff; 2034e609b4d7SMaxime Henrion bcopy(sc->arpcom.ac_enaddr, cb_ias->macaddr, 2035a17c678eSDavid Greenman sizeof(sc->arpcom.ac_enaddr)); 2036a17c678eSDavid Greenman 2037a17c678eSDavid Greenman /* 2038a17c678eSDavid Greenman * Start the IAS (Individual Address Setup) command/DMA. 2039a17c678eSDavid Greenman */ 2040ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 2041b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 20422e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2043a17c678eSDavid Greenman /* ...and wait for it to complete. */ 2044209b07bcSMaxime Henrion fxp_dma_wait(sc, &cb_ias->cb_status, sc->cbl_tag, sc->cbl_map); 2045b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE); 2046a17c678eSDavid Greenman 2047a17c678eSDavid Greenman /* 2048a17c678eSDavid Greenman * Initialize transmit control block (TxCB) list. 2049a17c678eSDavid Greenman */ 2050b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_list; 2051b2badf02SMaxime Henrion tcbp = sc->fxp_desc.cbl_list; 2052b2badf02SMaxime Henrion bzero(tcbp, FXP_TXCB_SZ); 2053a17c678eSDavid Greenman for (i = 0; i < FXP_NTXCB; i++) { 2054b2badf02SMaxime Henrion txp[i].tx_cb = tcbp + i; 2055b2badf02SMaxime Henrion txp[i].tx_mbuf = NULL; 205683e6547dSMaxime Henrion tcbp[i].cb_status = htole16(FXP_CB_STATUS_C | FXP_CB_STATUS_OK); 205783e6547dSMaxime Henrion tcbp[i].cb_command = htole16(FXP_CB_COMMAND_NOP); 205883e6547dSMaxime Henrion tcbp[i].link_addr = htole32(sc->fxp_desc.cbl_addr + 205983e6547dSMaxime Henrion (((i + 1) & FXP_TXCB_MASK) * sizeof(struct fxp_cb_tx))); 20603bd07cfdSJonathan Lemon if (sc->flags & FXP_FLAG_EXT_TXCB) 2061b2badf02SMaxime Henrion tcbp[i].tbd_array_addr = 206283e6547dSMaxime Henrion htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[2])); 20633bd07cfdSJonathan Lemon else 2064b2badf02SMaxime Henrion tcbp[i].tbd_array_addr = 206583e6547dSMaxime Henrion htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[0])); 2066b2badf02SMaxime Henrion txp[i].tx_next = &txp[(i + 1) & FXP_TXCB_MASK]; 2067a17c678eSDavid Greenman } 2068a17c678eSDavid Greenman /* 2069397f9dfeSDavid Greenman * Set the suspend flag on the first TxCB and start the control 2070a17c678eSDavid Greenman * unit. It will execute the NOP and then suspend. 2071a17c678eSDavid Greenman */ 207283e6547dSMaxime Henrion tcbp->cb_command = htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S); 2073b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2074b2badf02SMaxime Henrion sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp; 2075397f9dfeSDavid Greenman sc->tx_queued = 1; 2076a17c678eSDavid Greenman 2077ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 20782e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2079a17c678eSDavid Greenman 2080a17c678eSDavid Greenman /* 2081a17c678eSDavid Greenman * Initialize receiver buffer area - RFA. 2082a17c678eSDavid Greenman */ 2083ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 2084b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.rx_head->rx_addr); 20852e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START); 2086a17c678eSDavid Greenman 2087dccee1a1SDavid Greenman /* 2088ba8c6fd5SDavid Greenman * Set current media. 2089dccee1a1SDavid Greenman */ 2090f7788e8eSJonathan Lemon if (sc->miibus != NULL) 2091f7788e8eSJonathan Lemon mii_mediachg(device_get_softc(sc->miibus)); 2092dccee1a1SDavid Greenman 2093a17c678eSDavid Greenman ifp->if_flags |= IFF_RUNNING; 2094a17c678eSDavid Greenman ifp->if_flags &= ~IFF_OACTIVE; 2095e8c8b728SJonathan Lemon 2096e8c8b728SJonathan Lemon /* 2097e8c8b728SJonathan Lemon * Enable interrupts. 2098e8c8b728SJonathan Lemon */ 20992b5989e9SLuigi Rizzo #ifdef DEVICE_POLLING 21002b5989e9SLuigi Rizzo /* 21012b5989e9SLuigi Rizzo * ... but only do that if we are not polling. And because (presumably) 21022b5989e9SLuigi Rizzo * the default is interrupts on, we need to disable them explicitly! 21032b5989e9SLuigi Rizzo */ 210462f76486SMaxim Sobolev if ( ifp->if_flags & IFF_POLLING ) 21052b5989e9SLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 21062b5989e9SLuigi Rizzo else 21072b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */ 2108e8c8b728SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0); 2109f7788e8eSJonathan Lemon splx(s); 2110a17c678eSDavid Greenman 2111a17c678eSDavid Greenman /* 2112a17c678eSDavid Greenman * Start stats updater. 2113a17c678eSDavid Greenman */ 2114f7788e8eSJonathan Lemon sc->stat_ch = timeout(fxp_tick, sc, hz); 2115f7788e8eSJonathan Lemon } 2116f7788e8eSJonathan Lemon 2117f7788e8eSJonathan Lemon static int 2118f7788e8eSJonathan Lemon fxp_serial_ifmedia_upd(struct ifnet *ifp) 2119f7788e8eSJonathan Lemon { 2120f7788e8eSJonathan Lemon 2121f7788e8eSJonathan Lemon return (0); 2122a17c678eSDavid Greenman } 2123a17c678eSDavid Greenman 2124303b270bSEivind Eklund static void 2125f7788e8eSJonathan Lemon fxp_serial_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 2126ba8c6fd5SDavid Greenman { 2127ba8c6fd5SDavid Greenman 2128f7788e8eSJonathan Lemon ifmr->ifm_active = IFM_ETHER|IFM_MANUAL; 2129ba8c6fd5SDavid Greenman } 2130ba8c6fd5SDavid Greenman 2131ba8c6fd5SDavid Greenman /* 2132ba8c6fd5SDavid Greenman * Change media according to request. 2133ba8c6fd5SDavid Greenman */ 2134f7788e8eSJonathan Lemon static int 2135f7788e8eSJonathan Lemon fxp_ifmedia_upd(struct ifnet *ifp) 2136ba8c6fd5SDavid Greenman { 2137ba8c6fd5SDavid Greenman struct fxp_softc *sc = ifp->if_softc; 2138f7788e8eSJonathan Lemon struct mii_data *mii; 2139ba8c6fd5SDavid Greenman 2140f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 2141f7788e8eSJonathan Lemon mii_mediachg(mii); 2142ba8c6fd5SDavid Greenman return (0); 2143ba8c6fd5SDavid Greenman } 2144ba8c6fd5SDavid Greenman 2145ba8c6fd5SDavid Greenman /* 2146ba8c6fd5SDavid Greenman * Notify the world which media we're using. 2147ba8c6fd5SDavid Greenman */ 2148f7788e8eSJonathan Lemon static void 2149f7788e8eSJonathan Lemon fxp_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 2150ba8c6fd5SDavid Greenman { 2151ba8c6fd5SDavid Greenman struct fxp_softc *sc = ifp->if_softc; 2152f7788e8eSJonathan Lemon struct mii_data *mii; 2153ba8c6fd5SDavid Greenman 2154f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 2155f7788e8eSJonathan Lemon mii_pollstat(mii); 2156f7788e8eSJonathan Lemon ifmr->ifm_active = mii->mii_media_active; 2157f7788e8eSJonathan Lemon ifmr->ifm_status = mii->mii_media_status; 21582e2b8238SJonathan Lemon 21592e2b8238SJonathan Lemon if (ifmr->ifm_status & IFM_10_T && sc->flags & FXP_FLAG_CU_RESUME_BUG) 21602e2b8238SJonathan Lemon sc->cu_resume_bug = 1; 21612e2b8238SJonathan Lemon else 21622e2b8238SJonathan Lemon sc->cu_resume_bug = 0; 2163ba8c6fd5SDavid Greenman } 2164ba8c6fd5SDavid Greenman 2165a17c678eSDavid Greenman /* 2166a17c678eSDavid Greenman * Add a buffer to the end of the RFA buffer list. 2167a17c678eSDavid Greenman * Return 0 if successful, 1 for failure. A failure results in 2168a17c678eSDavid Greenman * adding the 'oldm' (if non-NULL) on to the end of the list - 2169dc733423SDag-Erling Smørgrav * tossing out its old contents and recycling it. 2170a17c678eSDavid Greenman * The RFA struct is stuck at the beginning of mbuf cluster and the 2171a17c678eSDavid Greenman * data pointer is fixed up to point just past it. 2172a17c678eSDavid Greenman */ 2173a17c678eSDavid Greenman static int 2174b2badf02SMaxime Henrion fxp_add_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp) 2175a17c678eSDavid Greenman { 2176a17c678eSDavid Greenman struct mbuf *m; 2177a17c678eSDavid Greenman struct fxp_rfa *rfa, *p_rfa; 2178b2badf02SMaxime Henrion struct fxp_rx *p_rx; 2179b2badf02SMaxime Henrion bus_dmamap_t tmp_map; 2180b2badf02SMaxime Henrion int error; 2181a17c678eSDavid Greenman 2182a163d034SWarner Losh m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 2183b2badf02SMaxime Henrion if (m == NULL) 2184b2badf02SMaxime Henrion return (ENOBUFS); 2185ba8c6fd5SDavid Greenman 2186ba8c6fd5SDavid Greenman /* 2187ba8c6fd5SDavid Greenman * Move the data pointer up so that the incoming data packet 2188ba8c6fd5SDavid Greenman * will be 32-bit aligned. 2189ba8c6fd5SDavid Greenman */ 2190ba8c6fd5SDavid Greenman m->m_data += RFA_ALIGNMENT_FUDGE; 2191ba8c6fd5SDavid Greenman 2192eadd5e3aSDavid Greenman /* 2193eadd5e3aSDavid Greenman * Get a pointer to the base of the mbuf cluster and move 2194eadd5e3aSDavid Greenman * data start past it. 2195eadd5e3aSDavid Greenman */ 2196a17c678eSDavid Greenman rfa = mtod(m, struct fxp_rfa *); 2197c8bca6dcSBill Paul m->m_data += sc->rfa_size; 219883e6547dSMaxime Henrion rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE); 2199eadd5e3aSDavid Greenman 2200ba8c6fd5SDavid Greenman /* 2201ba8c6fd5SDavid Greenman * Initialize the rest of the RFA. Note that since the RFA 2202ba8c6fd5SDavid Greenman * is misaligned, we cannot store values directly. Instead, 2203ba8c6fd5SDavid Greenman * we use an optimized, inline copy. 2204ba8c6fd5SDavid Greenman */ 22054fc1dda9SAndrew Gallatin 2206a17c678eSDavid Greenman rfa->rfa_status = 0; 220783e6547dSMaxime Henrion rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL); 2208a17c678eSDavid Greenman rfa->actual_size = 0; 2209ba8c6fd5SDavid Greenman 221083e6547dSMaxime Henrion le32enc(&rfa->link_addr, 0xffffffff); 221183e6547dSMaxime Henrion le32enc(&rfa->rbd_addr, 0xffffffff); 2212ba8c6fd5SDavid Greenman 2213b2badf02SMaxime Henrion /* Map the RFA into DMA memory. */ 2214b2badf02SMaxime Henrion error = bus_dmamap_load(sc->fxp_mtag, sc->spare_map, rfa, 2215b2badf02SMaxime Henrion MCLBYTES - RFA_ALIGNMENT_FUDGE, fxp_dma_map_addr, 2216b2badf02SMaxime Henrion &rxp->rx_addr, 0); 2217b2badf02SMaxime Henrion if (error) { 2218b2badf02SMaxime Henrion m_freem(m); 2219b2badf02SMaxime Henrion return (error); 2220b2badf02SMaxime Henrion } 2221b2badf02SMaxime Henrion 2222b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, rxp->rx_map); 2223b2badf02SMaxime Henrion tmp_map = sc->spare_map; 2224b2badf02SMaxime Henrion sc->spare_map = rxp->rx_map; 2225b2badf02SMaxime Henrion rxp->rx_map = tmp_map; 2226b2badf02SMaxime Henrion rxp->rx_mbuf = m; 2227b2badf02SMaxime Henrion 2228b983c7b3SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map, 2229b983c7b3SMaxime Henrion BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2230b2badf02SMaxime Henrion 2231dfe61cf1SDavid Greenman /* 2232dfe61cf1SDavid Greenman * If there are other buffers already on the list, attach this 2233dfe61cf1SDavid Greenman * one to the end by fixing up the tail to point to this one. 2234dfe61cf1SDavid Greenman */ 2235b2badf02SMaxime Henrion if (sc->fxp_desc.rx_head != NULL) { 2236b2badf02SMaxime Henrion p_rx = sc->fxp_desc.rx_tail; 2237b2badf02SMaxime Henrion p_rfa = (struct fxp_rfa *) 2238b2badf02SMaxime Henrion (p_rx->rx_mbuf->m_ext.ext_buf + RFA_ALIGNMENT_FUDGE); 2239b2badf02SMaxime Henrion p_rx->rx_next = rxp; 224083e6547dSMaxime Henrion le32enc(&p_rfa->link_addr, rxp->rx_addr); 2241aed53495SDavid Greenman p_rfa->rfa_control = 0; 2242b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, p_rx->rx_map, 22434cec1653SMaxime Henrion BUS_DMASYNC_PREWRITE); 2244a17c678eSDavid Greenman } else { 2245b2badf02SMaxime Henrion rxp->rx_next = NULL; 2246b2badf02SMaxime Henrion sc->fxp_desc.rx_head = rxp; 2247a17c678eSDavid Greenman } 2248b2badf02SMaxime Henrion sc->fxp_desc.rx_tail = rxp; 2249b2badf02SMaxime Henrion return (0); 2250a17c678eSDavid Greenman } 2251a17c678eSDavid Greenman 22526ebc3153SDavid Greenman static volatile int 2253f7788e8eSJonathan Lemon fxp_miibus_readreg(device_t dev, int phy, int reg) 2254dccee1a1SDavid Greenman { 2255f7788e8eSJonathan Lemon struct fxp_softc *sc = device_get_softc(dev); 2256dccee1a1SDavid Greenman int count = 10000; 22576ebc3153SDavid Greenman int value; 2258dccee1a1SDavid Greenman 2259ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_MDICONTROL, 2260ba8c6fd5SDavid Greenman (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21)); 2261dccee1a1SDavid Greenman 2262ba8c6fd5SDavid Greenman while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0 2263ba8c6fd5SDavid Greenman && count--) 22646ebc3153SDavid Greenman DELAY(10); 2265dccee1a1SDavid Greenman 2266dccee1a1SDavid Greenman if (count <= 0) 2267f7788e8eSJonathan Lemon device_printf(dev, "fxp_miibus_readreg: timed out\n"); 2268dccee1a1SDavid Greenman 22696ebc3153SDavid Greenman return (value & 0xffff); 2270dccee1a1SDavid Greenman } 2271dccee1a1SDavid Greenman 2272dccee1a1SDavid Greenman static void 2273f7788e8eSJonathan Lemon fxp_miibus_writereg(device_t dev, int phy, int reg, int value) 2274dccee1a1SDavid Greenman { 2275f7788e8eSJonathan Lemon struct fxp_softc *sc = device_get_softc(dev); 2276dccee1a1SDavid Greenman int count = 10000; 2277dccee1a1SDavid Greenman 2278ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_MDICONTROL, 2279ba8c6fd5SDavid Greenman (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) | 2280ba8c6fd5SDavid Greenman (value & 0xffff)); 2281dccee1a1SDavid Greenman 2282ba8c6fd5SDavid Greenman while ((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 && 2283ba8c6fd5SDavid Greenman count--) 22846ebc3153SDavid Greenman DELAY(10); 2285dccee1a1SDavid Greenman 2286dccee1a1SDavid Greenman if (count <= 0) 2287f7788e8eSJonathan Lemon device_printf(dev, "fxp_miibus_writereg: timed out\n"); 2288dccee1a1SDavid Greenman } 2289dccee1a1SDavid Greenman 2290dccee1a1SDavid Greenman static int 2291f7788e8eSJonathan Lemon fxp_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 2292a17c678eSDavid Greenman { 22939b44ff22SGarrett Wollman struct fxp_softc *sc = ifp->if_softc; 2294a17c678eSDavid Greenman struct ifreq *ifr = (struct ifreq *)data; 2295f7788e8eSJonathan Lemon struct mii_data *mii; 2296f7788e8eSJonathan Lemon int s, error = 0; 2297a17c678eSDavid Greenman 2298f7788e8eSJonathan Lemon s = splimp(); 2299a17c678eSDavid Greenman 2300a17c678eSDavid Greenman switch (command) { 2301a17c678eSDavid Greenman case SIOCSIFFLAGS: 2302f7788e8eSJonathan Lemon if (ifp->if_flags & IFF_ALLMULTI) 2303f7788e8eSJonathan Lemon sc->flags |= FXP_FLAG_ALL_MCAST; 2304f7788e8eSJonathan Lemon else 2305f7788e8eSJonathan Lemon sc->flags &= ~FXP_FLAG_ALL_MCAST; 2306a17c678eSDavid Greenman 2307a17c678eSDavid Greenman /* 2308a17c678eSDavid Greenman * If interface is marked up and not running, then start it. 2309a17c678eSDavid Greenman * If it is marked down and running, stop it. 2310a17c678eSDavid Greenman * XXX If it's up then re-initialize it. This is so flags 2311a17c678eSDavid Greenman * such as IFF_PROMISC are handled. 2312a17c678eSDavid Greenman */ 2313a17c678eSDavid Greenman if (ifp->if_flags & IFF_UP) { 2314fb583156SDavid Greenman fxp_init(sc); 2315a17c678eSDavid Greenman } else { 2316a17c678eSDavid Greenman if (ifp->if_flags & IFF_RUNNING) 23174a5f1499SDavid Greenman fxp_stop(sc); 2318a17c678eSDavid Greenman } 2319a17c678eSDavid Greenman break; 2320a17c678eSDavid Greenman 2321a17c678eSDavid Greenman case SIOCADDMULTI: 2322a17c678eSDavid Greenman case SIOCDELMULTI: 2323f7788e8eSJonathan Lemon if (ifp->if_flags & IFF_ALLMULTI) 2324f7788e8eSJonathan Lemon sc->flags |= FXP_FLAG_ALL_MCAST; 2325f7788e8eSJonathan Lemon else 2326f7788e8eSJonathan Lemon sc->flags &= ~FXP_FLAG_ALL_MCAST; 2327a17c678eSDavid Greenman /* 2328a17c678eSDavid Greenman * Multicast list has changed; set the hardware filter 2329a17c678eSDavid Greenman * accordingly. 2330a17c678eSDavid Greenman */ 2331f7788e8eSJonathan Lemon if ((sc->flags & FXP_FLAG_ALL_MCAST) == 0) 2332397f9dfeSDavid Greenman fxp_mc_setup(sc); 2333397f9dfeSDavid Greenman /* 2334f7788e8eSJonathan Lemon * fxp_mc_setup() can set FXP_FLAG_ALL_MCAST, so check it 2335397f9dfeSDavid Greenman * again rather than else {}. 2336397f9dfeSDavid Greenman */ 2337f7788e8eSJonathan Lemon if (sc->flags & FXP_FLAG_ALL_MCAST) 2338fb583156SDavid Greenman fxp_init(sc); 2339a17c678eSDavid Greenman error = 0; 2340ba8c6fd5SDavid Greenman break; 2341ba8c6fd5SDavid Greenman 2342ba8c6fd5SDavid Greenman case SIOCSIFMEDIA: 2343ba8c6fd5SDavid Greenman case SIOCGIFMEDIA: 2344f7788e8eSJonathan Lemon if (sc->miibus != NULL) { 2345f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 2346f7788e8eSJonathan Lemon error = ifmedia_ioctl(ifp, ifr, 2347f7788e8eSJonathan Lemon &mii->mii_media, command); 2348f7788e8eSJonathan Lemon } else { 2349ba8c6fd5SDavid Greenman error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, command); 2350f7788e8eSJonathan Lemon } 2351a17c678eSDavid Greenman break; 2352a17c678eSDavid Greenman 2353a17c678eSDavid Greenman default: 2354673d9191SSam Leffler error = ether_ioctl(ifp, command, data); 2355a17c678eSDavid Greenman } 2356f7788e8eSJonathan Lemon splx(s); 2357a17c678eSDavid Greenman return (error); 2358a17c678eSDavid Greenman } 2359397f9dfeSDavid Greenman 2360397f9dfeSDavid Greenman /* 236109882363SJonathan Lemon * Fill in the multicast address list and return number of entries. 236209882363SJonathan Lemon */ 236309882363SJonathan Lemon static int 236409882363SJonathan Lemon fxp_mc_addrs(struct fxp_softc *sc) 236509882363SJonathan Lemon { 236609882363SJonathan Lemon struct fxp_cb_mcs *mcsp = sc->mcsp; 236709882363SJonathan Lemon struct ifnet *ifp = &sc->sc_if; 236809882363SJonathan Lemon struct ifmultiaddr *ifma; 236909882363SJonathan Lemon int nmcasts; 237009882363SJonathan Lemon 237109882363SJonathan Lemon nmcasts = 0; 237209882363SJonathan Lemon if ((sc->flags & FXP_FLAG_ALL_MCAST) == 0) { 237309882363SJonathan Lemon #if __FreeBSD_version < 500000 237409882363SJonathan Lemon LIST_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 237509882363SJonathan Lemon #else 237609882363SJonathan Lemon TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 237709882363SJonathan Lemon #endif 237809882363SJonathan Lemon if (ifma->ifma_addr->sa_family != AF_LINK) 237909882363SJonathan Lemon continue; 238009882363SJonathan Lemon if (nmcasts >= MAXMCADDR) { 238109882363SJonathan Lemon sc->flags |= FXP_FLAG_ALL_MCAST; 238209882363SJonathan Lemon nmcasts = 0; 238309882363SJonathan Lemon break; 238409882363SJonathan Lemon } 238509882363SJonathan Lemon bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr), 2386bafb64afSMaxime Henrion &sc->mcsp->mc_addr[nmcasts][0], ETHER_ADDR_LEN); 238709882363SJonathan Lemon nmcasts++; 238809882363SJonathan Lemon } 238909882363SJonathan Lemon } 2390bafb64afSMaxime Henrion mcsp->mc_cnt = htole16(nmcasts * ETHER_ADDR_LEN); 239109882363SJonathan Lemon return (nmcasts); 239209882363SJonathan Lemon } 239309882363SJonathan Lemon 239409882363SJonathan Lemon /* 2395397f9dfeSDavid Greenman * Program the multicast filter. 2396397f9dfeSDavid Greenman * 2397397f9dfeSDavid Greenman * We have an artificial restriction that the multicast setup command 2398397f9dfeSDavid Greenman * must be the first command in the chain, so we take steps to ensure 23993114fdb4SDavid Greenman * this. By requiring this, it allows us to keep up the performance of 2400397f9dfeSDavid Greenman * the pre-initialized command ring (esp. link pointers) by not actually 2401dc733423SDag-Erling Smørgrav * inserting the mcsetup command in the ring - i.e. its link pointer 2402397f9dfeSDavid Greenman * points to the TxCB ring, but the mcsetup descriptor itself is not part 2403397f9dfeSDavid Greenman * of it. We then can do 'CU_START' on the mcsetup descriptor and have it 2404397f9dfeSDavid Greenman * lead into the regular TxCB ring when it completes. 2405397f9dfeSDavid Greenman * 2406397f9dfeSDavid Greenman * This function must be called at splimp. 2407397f9dfeSDavid Greenman */ 2408397f9dfeSDavid Greenman static void 2409f7788e8eSJonathan Lemon fxp_mc_setup(struct fxp_softc *sc) 2410397f9dfeSDavid Greenman { 2411397f9dfeSDavid Greenman struct fxp_cb_mcs *mcsp = sc->mcsp; 2412397f9dfeSDavid Greenman struct ifnet *ifp = &sc->sc_if; 2413b2badf02SMaxime Henrion struct fxp_tx *txp; 24147dced78aSDavid Greenman int count; 2415397f9dfeSDavid Greenman 24163114fdb4SDavid Greenman /* 24173114fdb4SDavid Greenman * If there are queued commands, we must wait until they are all 24183114fdb4SDavid Greenman * completed. If we are already waiting, then add a NOP command 24193114fdb4SDavid Greenman * with interrupt option so that we're notified when all commands 24203114fdb4SDavid Greenman * have been completed - fxp_start() ensures that no additional 24213114fdb4SDavid Greenman * TX commands will be added when need_mcsetup is true. 24223114fdb4SDavid Greenman */ 2423397f9dfeSDavid Greenman if (sc->tx_queued) { 24243114fdb4SDavid Greenman /* 24253114fdb4SDavid Greenman * need_mcsetup will be true if we are already waiting for the 24263114fdb4SDavid Greenman * NOP command to be completed (see below). In this case, bail. 24273114fdb4SDavid Greenman */ 24283114fdb4SDavid Greenman if (sc->need_mcsetup) 24293114fdb4SDavid Greenman return; 2430397f9dfeSDavid Greenman sc->need_mcsetup = 1; 24313114fdb4SDavid Greenman 24323114fdb4SDavid Greenman /* 243372a32a26SJonathan Lemon * Add a NOP command with interrupt so that we are notified 243472a32a26SJonathan Lemon * when all TX commands have been processed. 24353114fdb4SDavid Greenman */ 2436b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_last->tx_next; 2437b2badf02SMaxime Henrion txp->tx_mbuf = NULL; 2438b2badf02SMaxime Henrion txp->tx_cb->cb_status = 0; 243983e6547dSMaxime Henrion txp->tx_cb->cb_command = htole16(FXP_CB_COMMAND_NOP | 244083e6547dSMaxime Henrion FXP_CB_COMMAND_S | FXP_CB_COMMAND_I); 24413114fdb4SDavid Greenman /* 24423114fdb4SDavid Greenman * Advance the end of list forward. 24433114fdb4SDavid Greenman */ 244483e6547dSMaxime Henrion sc->fxp_desc.tx_last->tx_cb->cb_command &= 244583e6547dSMaxime Henrion htole16(~FXP_CB_COMMAND_S); 24465f361cbeSMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2447b2badf02SMaxime Henrion sc->fxp_desc.tx_last = txp; 24483114fdb4SDavid Greenman sc->tx_queued++; 24493114fdb4SDavid Greenman /* 24503114fdb4SDavid Greenman * Issue a resume in case the CU has just suspended. 24513114fdb4SDavid Greenman */ 24523114fdb4SDavid Greenman fxp_scb_wait(sc); 24532e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME); 24543114fdb4SDavid Greenman /* 24553114fdb4SDavid Greenman * Set a 5 second timer just in case we don't hear from the 24563114fdb4SDavid Greenman * card again. 24573114fdb4SDavid Greenman */ 24583114fdb4SDavid Greenman ifp->if_timer = 5; 24593114fdb4SDavid Greenman 2460397f9dfeSDavid Greenman return; 2461397f9dfeSDavid Greenman } 2462397f9dfeSDavid Greenman sc->need_mcsetup = 0; 2463397f9dfeSDavid Greenman 2464397f9dfeSDavid Greenman /* 2465397f9dfeSDavid Greenman * Initialize multicast setup descriptor. 2466397f9dfeSDavid Greenman */ 2467397f9dfeSDavid Greenman mcsp->cb_status = 0; 246883e6547dSMaxime Henrion mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS | 246983e6547dSMaxime Henrion FXP_CB_COMMAND_S | FXP_CB_COMMAND_I); 247083e6547dSMaxime Henrion mcsp->link_addr = htole32(sc->fxp_desc.cbl_addr); 2471b2badf02SMaxime Henrion txp = &sc->fxp_desc.mcs_tx; 2472b2badf02SMaxime Henrion txp->tx_mbuf = NULL; 2473b2badf02SMaxime Henrion txp->tx_cb = (struct fxp_cb_tx *)sc->mcsp; 2474b2badf02SMaxime Henrion txp->tx_next = sc->fxp_desc.tx_list; 247509882363SJonathan Lemon (void) fxp_mc_addrs(sc); 2476b2badf02SMaxime Henrion sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp; 2477397f9dfeSDavid Greenman sc->tx_queued = 1; 2478397f9dfeSDavid Greenman 2479397f9dfeSDavid Greenman /* 2480397f9dfeSDavid Greenman * Wait until command unit is not active. This should never 2481397f9dfeSDavid Greenman * be the case when nothing is queued, but make sure anyway. 2482397f9dfeSDavid Greenman */ 24837dced78aSDavid Greenman count = 100; 2484397f9dfeSDavid Greenman while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) == 24857dced78aSDavid Greenman FXP_SCB_CUS_ACTIVE && --count) 24867dced78aSDavid Greenman DELAY(10); 24877dced78aSDavid Greenman if (count == 0) { 2488f7788e8eSJonathan Lemon device_printf(sc->dev, "command queue timeout\n"); 24897dced78aSDavid Greenman return; 24907dced78aSDavid Greenman } 2491397f9dfeSDavid Greenman 2492397f9dfeSDavid Greenman /* 2493397f9dfeSDavid Greenman * Start the multicast setup command. 2494397f9dfeSDavid Greenman */ 2495397f9dfeSDavid Greenman fxp_scb_wait(sc); 2496b2badf02SMaxime Henrion bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, BUS_DMASYNC_PREWRITE); 2497b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr); 24982e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2499397f9dfeSDavid Greenman 25003114fdb4SDavid Greenman ifp->if_timer = 2; 2501397f9dfeSDavid Greenman return; 2502397f9dfeSDavid Greenman } 250372a32a26SJonathan Lemon 250472a32a26SJonathan Lemon static u_int32_t fxp_ucode_d101a[] = D101_A_RCVBUNDLE_UCODE; 250572a32a26SJonathan Lemon static u_int32_t fxp_ucode_d101b0[] = D101_B0_RCVBUNDLE_UCODE; 250672a32a26SJonathan Lemon static u_int32_t fxp_ucode_d101ma[] = D101M_B_RCVBUNDLE_UCODE; 250772a32a26SJonathan Lemon static u_int32_t fxp_ucode_d101s[] = D101S_RCVBUNDLE_UCODE; 250872a32a26SJonathan Lemon static u_int32_t fxp_ucode_d102[] = D102_B_RCVBUNDLE_UCODE; 250972a32a26SJonathan Lemon static u_int32_t fxp_ucode_d102c[] = D102_C_RCVBUNDLE_UCODE; 251072a32a26SJonathan Lemon 251172a32a26SJonathan Lemon #define UCODE(x) x, sizeof(x) 251272a32a26SJonathan Lemon 251372a32a26SJonathan Lemon struct ucode { 251472a32a26SJonathan Lemon u_int32_t revision; 251572a32a26SJonathan Lemon u_int32_t *ucode; 251672a32a26SJonathan Lemon int length; 251772a32a26SJonathan Lemon u_short int_delay_offset; 251872a32a26SJonathan Lemon u_short bundle_max_offset; 251972a32a26SJonathan Lemon } ucode_table[] = { 252072a32a26SJonathan Lemon { FXP_REV_82558_A4, UCODE(fxp_ucode_d101a), D101_CPUSAVER_DWORD, 0 }, 252172a32a26SJonathan Lemon { FXP_REV_82558_B0, UCODE(fxp_ucode_d101b0), D101_CPUSAVER_DWORD, 0 }, 252272a32a26SJonathan Lemon { FXP_REV_82559_A0, UCODE(fxp_ucode_d101ma), 252372a32a26SJonathan Lemon D101M_CPUSAVER_DWORD, D101M_CPUSAVER_BUNDLE_MAX_DWORD }, 252472a32a26SJonathan Lemon { FXP_REV_82559S_A, UCODE(fxp_ucode_d101s), 252572a32a26SJonathan Lemon D101S_CPUSAVER_DWORD, D101S_CPUSAVER_BUNDLE_MAX_DWORD }, 252672a32a26SJonathan Lemon { FXP_REV_82550, UCODE(fxp_ucode_d102), 252772a32a26SJonathan Lemon D102_B_CPUSAVER_DWORD, D102_B_CPUSAVER_BUNDLE_MAX_DWORD }, 252872a32a26SJonathan Lemon { FXP_REV_82550_C, UCODE(fxp_ucode_d102c), 252972a32a26SJonathan Lemon D102_C_CPUSAVER_DWORD, D102_C_CPUSAVER_BUNDLE_MAX_DWORD }, 253072a32a26SJonathan Lemon { 0, NULL, 0, 0, 0 } 253172a32a26SJonathan Lemon }; 253272a32a26SJonathan Lemon 253372a32a26SJonathan Lemon static void 253472a32a26SJonathan Lemon fxp_load_ucode(struct fxp_softc *sc) 253572a32a26SJonathan Lemon { 253672a32a26SJonathan Lemon struct ucode *uc; 253772a32a26SJonathan Lemon struct fxp_cb_ucode *cbp; 253872a32a26SJonathan Lemon 253972a32a26SJonathan Lemon for (uc = ucode_table; uc->ucode != NULL; uc++) 254072a32a26SJonathan Lemon if (sc->revision == uc->revision) 254172a32a26SJonathan Lemon break; 254272a32a26SJonathan Lemon if (uc->ucode == NULL) 254372a32a26SJonathan Lemon return; 2544b2badf02SMaxime Henrion cbp = (struct fxp_cb_ucode *)sc->fxp_desc.cbl_list; 254572a32a26SJonathan Lemon cbp->cb_status = 0; 254683e6547dSMaxime Henrion cbp->cb_command = htole16(FXP_CB_COMMAND_UCODE | FXP_CB_COMMAND_EL); 254783e6547dSMaxime Henrion cbp->link_addr = 0xffffffff; /* (no) next command */ 254872a32a26SJonathan Lemon memcpy(cbp->ucode, uc->ucode, uc->length); 254972a32a26SJonathan Lemon if (uc->int_delay_offset) 255083e6547dSMaxime Henrion *(u_int16_t *)&cbp->ucode[uc->int_delay_offset] = 255183e6547dSMaxime Henrion htole16(sc->tunable_int_delay + sc->tunable_int_delay / 2); 255272a32a26SJonathan Lemon if (uc->bundle_max_offset) 255383e6547dSMaxime Henrion *(u_int16_t *)&cbp->ucode[uc->bundle_max_offset] = 255483e6547dSMaxime Henrion htole16(sc->tunable_bundle_max); 255572a32a26SJonathan Lemon /* 255672a32a26SJonathan Lemon * Download the ucode to the chip. 255772a32a26SJonathan Lemon */ 255872a32a26SJonathan Lemon fxp_scb_wait(sc); 2559b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2560b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr); 256172a32a26SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 256272a32a26SJonathan Lemon /* ...and wait for it to complete. */ 2563209b07bcSMaxime Henrion fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map); 2564b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE); 256572a32a26SJonathan Lemon device_printf(sc->dev, 256672a32a26SJonathan Lemon "Microcode loaded, int_delay: %d usec bundle_max: %d\n", 256772a32a26SJonathan Lemon sc->tunable_int_delay, 256872a32a26SJonathan Lemon uc->bundle_max_offset == 0 ? 0 : sc->tunable_bundle_max); 256972a32a26SJonathan Lemon sc->flags |= FXP_FLAG_UCODE; 257072a32a26SJonathan Lemon } 257172a32a26SJonathan Lemon 257272a32a26SJonathan Lemon static int 257372a32a26SJonathan Lemon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high) 257472a32a26SJonathan Lemon { 257572a32a26SJonathan Lemon int error, value; 257672a32a26SJonathan Lemon 257772a32a26SJonathan Lemon value = *(int *)arg1; 257872a32a26SJonathan Lemon error = sysctl_handle_int(oidp, &value, 0, req); 257972a32a26SJonathan Lemon if (error || !req->newptr) 258072a32a26SJonathan Lemon return (error); 258172a32a26SJonathan Lemon if (value < low || value > high) 258272a32a26SJonathan Lemon return (EINVAL); 258372a32a26SJonathan Lemon *(int *)arg1 = value; 258472a32a26SJonathan Lemon return (0); 258572a32a26SJonathan Lemon } 258672a32a26SJonathan Lemon 258772a32a26SJonathan Lemon /* 258872a32a26SJonathan Lemon * Interrupt delay is expressed in microseconds, a multiplier is used 258972a32a26SJonathan Lemon * to convert this to the appropriate clock ticks before using. 259072a32a26SJonathan Lemon */ 259172a32a26SJonathan Lemon static int 259272a32a26SJonathan Lemon sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS) 259372a32a26SJonathan Lemon { 259472a32a26SJonathan Lemon return (sysctl_int_range(oidp, arg1, arg2, req, 300, 3000)); 259572a32a26SJonathan Lemon } 259672a32a26SJonathan Lemon 259772a32a26SJonathan Lemon static int 259872a32a26SJonathan Lemon sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS) 259972a32a26SJonathan Lemon { 260072a32a26SJonathan Lemon return (sysctl_int_range(oidp, arg1, arg2, req, 1, 0xffff)); 260172a32a26SJonathan Lemon } 2602