xref: /freebsd/sys/dev/fxp/if_fxp.c (revision a11ab694f21880fab6ed58793fd5f227ed0197e6)
1f7788e8eSJonathan Lemon /*-
2718cf2ccSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-NetBSD
3718cf2ccSPedro F. Giffuni  *
4a17c678eSDavid Greenman  * Copyright (c) 1995, David Greenman
53bd07cfdSJonathan Lemon  * Copyright (c) 2001 Jonathan Lemon <jlemon@freebsd.org>
6a17c678eSDavid Greenman  * All rights reserved.
7a17c678eSDavid Greenman  *
8a17c678eSDavid Greenman  * Redistribution and use in source and binary forms, with or without
9a17c678eSDavid Greenman  * modification, are permitted provided that the following conditions
10a17c678eSDavid Greenman  * are met:
11a17c678eSDavid Greenman  * 1. Redistributions of source code must retain the above copyright
12a17c678eSDavid Greenman  *    notice unmodified, this list of conditions, and the following
13a17c678eSDavid Greenman  *    disclaimer.
14a17c678eSDavid Greenman  * 2. Redistributions in binary form must reproduce the above copyright
15a17c678eSDavid Greenman  *    notice, this list of conditions and the following disclaimer in the
16a17c678eSDavid Greenman  *    documentation and/or other materials provided with the distribution.
17a17c678eSDavid Greenman  *
18a17c678eSDavid Greenman  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
19a17c678eSDavid Greenman  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20a17c678eSDavid Greenman  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21a17c678eSDavid Greenman  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
22a17c678eSDavid Greenman  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
23a17c678eSDavid Greenman  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
24a17c678eSDavid Greenman  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25a17c678eSDavid Greenman  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
26a17c678eSDavid Greenman  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27a17c678eSDavid Greenman  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28a17c678eSDavid Greenman  * SUCH DAMAGE.
29a17c678eSDavid Greenman  *
30a17c678eSDavid Greenman  */
31a17c678eSDavid Greenman 
32aad970f1SDavid E. O'Brien #include <sys/cdefs.h>
33aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$");
34aad970f1SDavid E. O'Brien 
35a17c678eSDavid Greenman /*
36ae12cddaSDavid Greenman  * Intel EtherExpress Pro/100B PCI Fast Ethernet driver
37a17c678eSDavid Greenman  */
38a17c678eSDavid Greenman 
39f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
40f0796cd2SGleb Smirnoff #include "opt_device_polling.h"
41f0796cd2SGleb Smirnoff #endif
42f0796cd2SGleb Smirnoff 
43a17c678eSDavid Greenman #include <sys/param.h>
44a17c678eSDavid Greenman #include <sys/systm.h>
458fae3bd4SPyun YongHyeon #include <sys/bus.h>
4683e6547dSMaxime Henrion #include <sys/endian.h>
47a17c678eSDavid Greenman #include <sys/kernel.h>
488fae3bd4SPyun YongHyeon #include <sys/mbuf.h>
496d7e1582SPyun YongHyeon #include <sys/lock.h>
508ec07310SGleb Smirnoff #include <sys/malloc.h>
51fe12f24bSPoul-Henning Kamp #include <sys/module.h>
526d7e1582SPyun YongHyeon #include <sys/mutex.h>
538fae3bd4SPyun YongHyeon #include <sys/rman.h>
544458ac71SBruce Evans #include <sys/socket.h>
558fae3bd4SPyun YongHyeon #include <sys/sockio.h>
5672a32a26SJonathan Lemon #include <sys/sysctl.h>
57a17c678eSDavid Greenman 
588fae3bd4SPyun YongHyeon #include <net/bpf.h>
598fae3bd4SPyun YongHyeon #include <net/ethernet.h>
60a17c678eSDavid Greenman #include <net/if.h>
6176039bc8SGleb Smirnoff #include <net/if_var.h>
628fae3bd4SPyun YongHyeon #include <net/if_arp.h>
63397f9dfeSDavid Greenman #include <net/if_dl.h>
64ba8c6fd5SDavid Greenman #include <net/if_media.h>
65e8c8b728SJonathan Lemon #include <net/if_types.h>
66e8c8b728SJonathan Lemon #include <net/if_vlan_var.h>
67e8c8b728SJonathan Lemon 
68c8bca6dcSBill Paul #include <netinet/in.h>
69c8bca6dcSBill Paul #include <netinet/in_systm.h>
70c8bca6dcSBill Paul #include <netinet/ip.h>
71f13075afSPyun YongHyeon #include <netinet/tcp.h>
72f13075afSPyun YongHyeon #include <netinet/udp.h>
73f13075afSPyun YongHyeon 
74f13075afSPyun YongHyeon #include <machine/bus.h>
75c8bca6dcSBill Paul #include <machine/in_cksum.h>
76f13075afSPyun YongHyeon #include <machine/resource.h>
77c8bca6dcSBill Paul 
784fbd232cSWarner Losh #include <dev/pci/pcivar.h>
794fbd232cSWarner Losh #include <dev/pci/pcireg.h>		/* for PCIM_CMD_xxx */
80a17c678eSDavid Greenman 
81f7788e8eSJonathan Lemon #include <dev/mii/mii.h>
82f7788e8eSJonathan Lemon #include <dev/mii/miivar.h>
83f7788e8eSJonathan Lemon 
84f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpreg.h>
85f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpvar.h>
8672a32a26SJonathan Lemon #include <dev/fxp/rcvbundl.h>
87f7788e8eSJonathan Lemon 
88f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, pci, 1, 1, 1);
89f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, ether, 1, 1, 1);
90f7788e8eSJonathan Lemon MODULE_DEPEND(fxp, miibus, 1, 1, 1);
91f7788e8eSJonathan Lemon #include "miibus_if.h"
924fc1dda9SAndrew Gallatin 
93ba8c6fd5SDavid Greenman /*
94658c8398SMarius Strobl  * NOTE!  On !x86 we typically have an alignment constraint.  The
95ba8c6fd5SDavid Greenman  * card DMAs the packet immediately following the RFA.  However,
96ba8c6fd5SDavid Greenman  * the first thing in the packet is a 14-byte Ethernet header.
97ba8c6fd5SDavid Greenman  * This means that the packet is misaligned.  To compensate,
98ba8c6fd5SDavid Greenman  * we actually offset the RFA 2 bytes into the cluster.  This
99ba8c6fd5SDavid Greenman  * alignes the packet after the Ethernet header at a 32-bit
100ba8c6fd5SDavid Greenman  * boundary.  HOWEVER!  This means that the RFA is misaligned!
101ba8c6fd5SDavid Greenman  */
102ba8c6fd5SDavid Greenman #define	RFA_ALIGNMENT_FUDGE	2
103ba8c6fd5SDavid Greenman 
104ba8c6fd5SDavid Greenman /*
105f7788e8eSJonathan Lemon  * Set initial transmit threshold at 64 (512 bytes). This is
106f7788e8eSJonathan Lemon  * increased by 64 (512 bytes) at a time, to maximum of 192
107f7788e8eSJonathan Lemon  * (1536 bytes), if an underrun occurs.
108f7788e8eSJonathan Lemon  */
109f7788e8eSJonathan Lemon static int tx_threshold = 64;
110f7788e8eSJonathan Lemon 
111f7788e8eSJonathan Lemon /*
112f7788e8eSJonathan Lemon  * The configuration byte map has several undefined fields which
11372517829SPyun YongHyeon  * must be one or must be zero.  Set up a template for these bits.
114e0fe5c6dSMarius Strobl  * The actual configuration is performed in fxp_init_body.
115f7788e8eSJonathan Lemon  *
116f7788e8eSJonathan Lemon  * See struct fxp_cb_config for the bit definitions.
117f7788e8eSJonathan Lemon  */
11829658c96SDimitry Andric static const u_char fxp_cb_config_template[] = {
119f7788e8eSJonathan Lemon 	0x0, 0x0,		/* cb_status */
120f7788e8eSJonathan Lemon 	0x0, 0x0,		/* cb_command */
121f7788e8eSJonathan Lemon 	0x0, 0x0, 0x0, 0x0,	/* link_addr */
122f7788e8eSJonathan Lemon 	0x0,	/*  0 */
123f7788e8eSJonathan Lemon 	0x0,	/*  1 */
124f7788e8eSJonathan Lemon 	0x0,	/*  2 */
125f7788e8eSJonathan Lemon 	0x0,	/*  3 */
126f7788e8eSJonathan Lemon 	0x0,	/*  4 */
127f7788e8eSJonathan Lemon 	0x0,	/*  5 */
128f7788e8eSJonathan Lemon 	0x32,	/*  6 */
129f7788e8eSJonathan Lemon 	0x0,	/*  7 */
130f7788e8eSJonathan Lemon 	0x0,	/*  8 */
131f7788e8eSJonathan Lemon 	0x0,	/*  9 */
132f7788e8eSJonathan Lemon 	0x6,	/* 10 */
133f7788e8eSJonathan Lemon 	0x0,	/* 11 */
134f7788e8eSJonathan Lemon 	0x0,	/* 12 */
135f7788e8eSJonathan Lemon 	0x0,	/* 13 */
136f7788e8eSJonathan Lemon 	0xf2,	/* 14 */
137f7788e8eSJonathan Lemon 	0x48,	/* 15 */
138f7788e8eSJonathan Lemon 	0x0,	/* 16 */
139f7788e8eSJonathan Lemon 	0x40,	/* 17 */
140f7788e8eSJonathan Lemon 	0xf0,	/* 18 */
141f7788e8eSJonathan Lemon 	0x0,	/* 19 */
142f7788e8eSJonathan Lemon 	0x3f,	/* 20 */
14372517829SPyun YongHyeon 	0x5,	/* 21 */
14472517829SPyun YongHyeon 	0x0,	/* 22 */
14572517829SPyun YongHyeon 	0x0,	/* 23 */
14672517829SPyun YongHyeon 	0x0,	/* 24 */
14772517829SPyun YongHyeon 	0x0,	/* 25 */
14872517829SPyun YongHyeon 	0x0,	/* 26 */
14972517829SPyun YongHyeon 	0x0,	/* 27 */
15072517829SPyun YongHyeon 	0x0,	/* 28 */
15172517829SPyun YongHyeon 	0x0,	/* 29 */
15272517829SPyun YongHyeon 	0x0,	/* 30 */
15372517829SPyun YongHyeon 	0x0	/* 31 */
154f7788e8eSJonathan Lemon };
155f7788e8eSJonathan Lemon 
156f7788e8eSJonathan Lemon /*
157f7788e8eSJonathan Lemon  * Claim various Intel PCI device identifiers for this driver.  The
158f7788e8eSJonathan Lemon  * sub-vendor and sub-device field are extensively used to identify
159f7788e8eSJonathan Lemon  * particular variants, but we don't currently differentiate between
160f7788e8eSJonathan Lemon  * them.
161f7788e8eSJonathan Lemon  */
16229658c96SDimitry Andric static const struct fxp_ident fxp_ident_table[] = {
163aa6b24dcSWarner Losh     { 0x8086, 0x1029,	-1,	0, "Intel 82559 PCI/CardBus Pro/100" },
164aa6b24dcSWarner Losh     { 0x8086, 0x1030,	-1,	0, "Intel 82559 Pro/100 Ethernet" },
165aa6b24dcSWarner Losh     { 0x8086, 0x1031,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" },
166aa6b24dcSWarner Losh     { 0x8086, 0x1032,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" },
167aa6b24dcSWarner Losh     { 0x8086, 0x1033,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
168aa6b24dcSWarner Losh     { 0x8086, 0x1034,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
169aa6b24dcSWarner Losh     { 0x8086, 0x1035,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" },
170aa6b24dcSWarner Losh     { 0x8086, 0x1036,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" },
171aa6b24dcSWarner Losh     { 0x8086, 0x1037,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" },
172aa6b24dcSWarner Losh     { 0x8086, 0x1038,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
173aa6b24dcSWarner Losh     { 0x8086, 0x1039,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" },
174aa6b24dcSWarner Losh     { 0x8086, 0x103A,	-1,	4, "Intel 82801DB (ICH4) Pro/100 Ethernet" },
175aa6b24dcSWarner Losh     { 0x8086, 0x103B,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" },
176aa6b24dcSWarner Losh     { 0x8086, 0x103C,	-1,	4, "Intel 82801DB (ICH4) Pro/100 Ethernet" },
177aa6b24dcSWarner Losh     { 0x8086, 0x103D,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" },
178aa6b24dcSWarner Losh     { 0x8086, 0x103E,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" },
179aa6b24dcSWarner Losh     { 0x8086, 0x1050,	-1,	5, "Intel 82801BA (D865) Pro/100 VE Ethernet" },
180aa6b24dcSWarner Losh     { 0x8086, 0x1051,	-1,	5, "Intel 82562ET (ICH5/ICH5R) Pro/100 VE Ethernet" },
181aa6b24dcSWarner Losh     { 0x8086, 0x1059,	-1,	0, "Intel 82551QM Pro/100 M Mobile Connection" },
182aa6b24dcSWarner Losh     { 0x8086, 0x1064,	-1,	6, "Intel 82562EZ (ICH6)" },
183aa6b24dcSWarner Losh     { 0x8086, 0x1065,	-1,	6, "Intel 82562ET/EZ/GT/GZ PRO/100 VE Ethernet" },
184aa6b24dcSWarner Losh     { 0x8086, 0x1068,	-1,	6, "Intel 82801FBM (ICH6-M) Pro/100 VE Ethernet" },
185aa6b24dcSWarner Losh     { 0x8086, 0x1069,	-1,	6, "Intel 82562EM/EX/GX Pro/100 Ethernet" },
186aa6b24dcSWarner Losh     { 0x8086, 0x1091,	-1,	7, "Intel 82562GX Pro/100 Ethernet" },
187aa6b24dcSWarner Losh     { 0x8086, 0x1092,	-1,	7, "Intel Pro/100 VE Network Connection" },
188aa6b24dcSWarner Losh     { 0x8086, 0x1093,	-1,	7, "Intel Pro/100 VM Network Connection" },
189aa6b24dcSWarner Losh     { 0x8086, 0x1094,	-1,	7, "Intel Pro/100 946GZ (ICH7) Network Connection" },
190aa6b24dcSWarner Losh     { 0x8086, 0x1209,	-1,	0, "Intel 82559ER Embedded 10/100 Ethernet" },
191aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x01,	0, "Intel 82557 Pro/100 Ethernet" },
192aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x02,	0, "Intel 82557 Pro/100 Ethernet" },
193aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x03,	0, "Intel 82557 Pro/100 Ethernet" },
194aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x04,	0, "Intel 82558 Pro/100 Ethernet" },
195aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x05,	0, "Intel 82558 Pro/100 Ethernet" },
196aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x06,	0, "Intel 82559 Pro/100 Ethernet" },
197aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x07,	0, "Intel 82559 Pro/100 Ethernet" },
198aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x08,	0, "Intel 82559 Pro/100 Ethernet" },
199aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x09,	0, "Intel 82559ER Pro/100 Ethernet" },
200aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x0c,	0, "Intel 82550 Pro/100 Ethernet" },
201aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x0d,	0, "Intel 82550C Pro/100 Ethernet" },
202aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x0e,	0, "Intel 82550 Pro/100 Ethernet" },
203aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x0f,	0, "Intel 82551 Pro/100 Ethernet" },
204aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x10,	0, "Intel 82551 Pro/100 Ethernet" },
205aa6b24dcSWarner Losh     { 0x8086, 0x1229,	-1,	0, "Intel 82557/8/9 Pro/100 Ethernet" },
206aa6b24dcSWarner Losh     { 0x8086, 0x2449,	-1,	2, "Intel 82801BA/CAM (ICH2/3) Pro/100 Ethernet" },
207aa6b24dcSWarner Losh     { 0x8086, 0x27dc,	-1,	7, "Intel 82801GB (ICH7) 10/100 Ethernet" },
208aa6b24dcSWarner Losh     { 0,      0,	-1,	0, NULL },
209f7788e8eSJonathan Lemon };
210f7788e8eSJonathan Lemon 
211c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR
212c8bca6dcSBill Paul #define FXP_CSUM_FEATURES    (CSUM_IP | CSUM_TCP | CSUM_UDP)
213c8bca6dcSBill Paul #else
214c8bca6dcSBill Paul #define FXP_CSUM_FEATURES    (CSUM_TCP | CSUM_UDP)
215c8bca6dcSBill Paul #endif
216c8bca6dcSBill Paul 
217f7788e8eSJonathan Lemon static int		fxp_probe(device_t dev);
218f7788e8eSJonathan Lemon static int		fxp_attach(device_t dev);
219f7788e8eSJonathan Lemon static int		fxp_detach(device_t dev);
220f7788e8eSJonathan Lemon static int		fxp_shutdown(device_t dev);
221f7788e8eSJonathan Lemon static int		fxp_suspend(device_t dev);
222f7788e8eSJonathan Lemon static int		fxp_resume(device_t dev);
223f7788e8eSJonathan Lemon 
224e0fe5c6dSMarius Strobl static const struct fxp_ident *fxp_find_ident(device_t dev);
225f7788e8eSJonathan Lemon static void		fxp_intr(void *xsc);
22641eb5ac3SMarcel Moolenaar static void		fxp_rxcsum(struct fxp_softc *sc, if_t ifp,
227f13075afSPyun YongHyeon 			    struct mbuf *m, uint16_t status, int pos);
22841eb5ac3SMarcel Moolenaar static int		fxp_intr_body(struct fxp_softc *sc, if_t ifp,
22974d1ed23SMaxime Henrion 			    uint8_t statack, int count);
230f7788e8eSJonathan Lemon static void 		fxp_init(void *xsc);
2311845b5c3SMarius Strobl static void 		fxp_init_body(struct fxp_softc *sc, int);
232f7788e8eSJonathan Lemon static void 		fxp_tick(void *xsc);
23341eb5ac3SMarcel Moolenaar static void 		fxp_start(if_t ifp);
23441eb5ac3SMarcel Moolenaar static void 		fxp_start_body(if_t ifp);
2354e53f837SPyun YongHyeon static int		fxp_encap(struct fxp_softc *sc, struct mbuf **m_head);
2364e53f837SPyun YongHyeon static void		fxp_txeof(struct fxp_softc *sc);
237f7788e8eSJonathan Lemon static void		fxp_stop(struct fxp_softc *sc);
238f7788e8eSJonathan Lemon static void 		fxp_release(struct fxp_softc *sc);
23941eb5ac3SMarcel Moolenaar static int		fxp_ioctl(if_t ifp, u_long command,
240f7788e8eSJonathan Lemon 			    caddr_t data);
241df79d527SGleb Smirnoff static void 		fxp_watchdog(struct fxp_softc *sc);
24285050421SPyun YongHyeon static void		fxp_add_rfabuf(struct fxp_softc *sc,
24385050421SPyun YongHyeon 			    struct fxp_rx *rxp);
24485050421SPyun YongHyeon static void		fxp_discard_rfabuf(struct fxp_softc *sc,
24585050421SPyun YongHyeon 			    struct fxp_rx *rxp);
24685050421SPyun YongHyeon static int		fxp_new_rfabuf(struct fxp_softc *sc,
24785050421SPyun YongHyeon 			    struct fxp_rx *rxp);
2481d15d9f0SGleb Smirnoff static void		fxp_mc_addrs(struct fxp_softc *sc);
249f7788e8eSJonathan Lemon static void		fxp_mc_setup(struct fxp_softc *sc);
25074d1ed23SMaxime Henrion static uint16_t		fxp_eeprom_getword(struct fxp_softc *sc, int offset,
251f7788e8eSJonathan Lemon 			    int autosize);
25200c4116bSJonathan Lemon static void 		fxp_eeprom_putword(struct fxp_softc *sc, int offset,
25374d1ed23SMaxime Henrion 			    uint16_t data);
254f7788e8eSJonathan Lemon static void		fxp_autosize_eeprom(struct fxp_softc *sc);
2558262183eSPyun YongHyeon static void		fxp_load_eeprom(struct fxp_softc *sc);
256f7788e8eSJonathan Lemon static void		fxp_read_eeprom(struct fxp_softc *sc, u_short *data,
257f7788e8eSJonathan Lemon 			    int offset, int words);
25800c4116bSJonathan Lemon static void		fxp_write_eeprom(struct fxp_softc *sc, u_short *data,
25900c4116bSJonathan Lemon 			    int offset, int words);
26041eb5ac3SMarcel Moolenaar static int		fxp_ifmedia_upd(if_t ifp);
26141eb5ac3SMarcel Moolenaar static void		fxp_ifmedia_sts(if_t ifp,
262f7788e8eSJonathan Lemon 			    struct ifmediareq *ifmr);
26341eb5ac3SMarcel Moolenaar static int		fxp_serial_ifmedia_upd(if_t ifp);
26441eb5ac3SMarcel Moolenaar static void		fxp_serial_ifmedia_sts(if_t ifp,
265f7788e8eSJonathan Lemon 			    struct ifmediareq *ifmr);
266f1928b0cSKevin Lo static int		fxp_miibus_readreg(device_t dev, int phy, int reg);
26716ec4b00SWarner Losh static int		fxp_miibus_writereg(device_t dev, int phy, int reg,
268f7788e8eSJonathan Lemon 			    int value);
2691845b5c3SMarius Strobl static void		fxp_miibus_statchg(device_t dev);
27072a32a26SJonathan Lemon static void		fxp_load_ucode(struct fxp_softc *sc);
2718da9c507SPyun YongHyeon static void		fxp_update_stats(struct fxp_softc *sc);
2728da9c507SPyun YongHyeon static void		fxp_sysctl_node(struct fxp_softc *sc);
27372a32a26SJonathan Lemon static int		sysctl_int_range(SYSCTL_HANDLER_ARGS,
27472a32a26SJonathan Lemon 			    int low, int high);
27572a32a26SJonathan Lemon static int		sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS);
27672a32a26SJonathan Lemon static int		sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS);
27728935f27SMaxime Henrion static void 		fxp_scb_wait(struct fxp_softc *sc);
27828935f27SMaxime Henrion static void		fxp_scb_cmd(struct fxp_softc *sc, int cmd);
27928935f27SMaxime Henrion static void		fxp_dma_wait(struct fxp_softc *sc,
28074d1ed23SMaxime Henrion 			    volatile uint16_t *status, bus_dma_tag_t dmat,
281209b07bcSMaxime Henrion 			    bus_dmamap_t map);
282f7788e8eSJonathan Lemon 
283f7788e8eSJonathan Lemon static device_method_t fxp_methods[] = {
284f7788e8eSJonathan Lemon 	/* Device interface */
285f7788e8eSJonathan Lemon 	DEVMETHOD(device_probe,		fxp_probe),
286f7788e8eSJonathan Lemon 	DEVMETHOD(device_attach,	fxp_attach),
287f7788e8eSJonathan Lemon 	DEVMETHOD(device_detach,	fxp_detach),
288f7788e8eSJonathan Lemon 	DEVMETHOD(device_shutdown,	fxp_shutdown),
289f7788e8eSJonathan Lemon 	DEVMETHOD(device_suspend,	fxp_suspend),
290f7788e8eSJonathan Lemon 	DEVMETHOD(device_resume,	fxp_resume),
291f7788e8eSJonathan Lemon 
292f7788e8eSJonathan Lemon 	/* MII interface */
293f7788e8eSJonathan Lemon 	DEVMETHOD(miibus_readreg,	fxp_miibus_readreg),
294f7788e8eSJonathan Lemon 	DEVMETHOD(miibus_writereg,	fxp_miibus_writereg),
2951845b5c3SMarius Strobl 	DEVMETHOD(miibus_statchg,	fxp_miibus_statchg),
296f7788e8eSJonathan Lemon 
297e4029d4cSMarius Strobl 	DEVMETHOD_END
298f7788e8eSJonathan Lemon };
299f7788e8eSJonathan Lemon 
300f7788e8eSJonathan Lemon static driver_t fxp_driver = {
301f7788e8eSJonathan Lemon 	"fxp",
302f7788e8eSJonathan Lemon 	fxp_methods,
303f7788e8eSJonathan Lemon 	sizeof(struct fxp_softc),
304f7788e8eSJonathan Lemon };
305f7788e8eSJonathan Lemon 
306*a11ab694SJohn Baldwin DRIVER_MODULE_ORDERED(fxp, pci, fxp_driver, NULL, NULL, SI_ORDER_ANY);
30720dd1e71SWarner Losh MODULE_PNP_INFO("U16:vendor;U16:device", pci, fxp, fxp_ident_table,
308329e817fSWarner Losh     nitems(fxp_ident_table) - 1);
3093e38757dSJohn Baldwin DRIVER_MODULE(miibus, fxp, miibus_driver, NULL, NULL);
310f7788e8eSJonathan Lemon 
31105bd8c22SMaxime Henrion static struct resource_spec fxp_res_spec_mem[] = {
31205bd8c22SMaxime Henrion 	{ SYS_RES_MEMORY,	FXP_PCI_MMBA,	RF_ACTIVE },
31305bd8c22SMaxime Henrion 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
31405bd8c22SMaxime Henrion 	{ -1, 0 }
31505bd8c22SMaxime Henrion };
31605bd8c22SMaxime Henrion 
31705bd8c22SMaxime Henrion static struct resource_spec fxp_res_spec_io[] = {
31805bd8c22SMaxime Henrion 	{ SYS_RES_IOPORT,	FXP_PCI_IOBA,	RF_ACTIVE },
31905bd8c22SMaxime Henrion 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
32005bd8c22SMaxime Henrion 	{ -1, 0 }
32105bd8c22SMaxime Henrion };
32205bd8c22SMaxime Henrion 
323f7788e8eSJonathan Lemon /*
324dfe61cf1SDavid Greenman  * Wait for the previous command to be accepted (but not necessarily
325dfe61cf1SDavid Greenman  * completed).
326dfe61cf1SDavid Greenman  */
32728935f27SMaxime Henrion static void
328f7788e8eSJonathan Lemon fxp_scb_wait(struct fxp_softc *sc)
329a17c678eSDavid Greenman {
3303cf09dd1SMarcel Moolenaar 	union {
3313cf09dd1SMarcel Moolenaar 		uint16_t w;
3323cf09dd1SMarcel Moolenaar 		uint8_t b[2];
3333cf09dd1SMarcel Moolenaar 	} flowctl;
334a17c678eSDavid Greenman 	int i = 10000;
335a17c678eSDavid Greenman 
3367dced78aSDavid Greenman 	while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i)
3377dced78aSDavid Greenman 		DELAY(2);
3383cf09dd1SMarcel Moolenaar 	if (i == 0) {
3391845b5c3SMarius Strobl 		flowctl.b[0] = CSR_READ_1(sc, FXP_CSR_FC_THRESH);
3401845b5c3SMarius Strobl 		flowctl.b[1] = CSR_READ_1(sc, FXP_CSR_FC_STATUS);
34100c4116bSJonathan Lemon 		device_printf(sc->dev, "SCB timeout: 0x%x 0x%x 0x%x 0x%x\n",
342e8c8b728SJonathan Lemon 		    CSR_READ_1(sc, FXP_CSR_SCB_COMMAND),
343e8c8b728SJonathan Lemon 		    CSR_READ_1(sc, FXP_CSR_SCB_STATACK),
3443cf09dd1SMarcel Moolenaar 		    CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS), flowctl.w);
3453cf09dd1SMarcel Moolenaar 	}
3467dced78aSDavid Greenman }
3477dced78aSDavid Greenman 
34828935f27SMaxime Henrion static void
3492e2b8238SJonathan Lemon fxp_scb_cmd(struct fxp_softc *sc, int cmd)
3502e2b8238SJonathan Lemon {
3512e2b8238SJonathan Lemon 
3522e2b8238SJonathan Lemon 	if (cmd == FXP_SCB_COMMAND_CU_RESUME && sc->cu_resume_bug) {
3532e2b8238SJonathan Lemon 		CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_CB_COMMAND_NOP);
3542e2b8238SJonathan Lemon 		fxp_scb_wait(sc);
3552e2b8238SJonathan Lemon 	}
3562e2b8238SJonathan Lemon 	CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd);
3572e2b8238SJonathan Lemon }
3582e2b8238SJonathan Lemon 
35928935f27SMaxime Henrion static void
36074d1ed23SMaxime Henrion fxp_dma_wait(struct fxp_softc *sc, volatile uint16_t *status,
361209b07bcSMaxime Henrion     bus_dma_tag_t dmat, bus_dmamap_t map)
3627dced78aSDavid Greenman {
3635986d0d2SPyun YongHyeon 	int i;
3647dced78aSDavid Greenman 
3655986d0d2SPyun YongHyeon 	for (i = 10000; i > 0; i--) {
3667dced78aSDavid Greenman 		DELAY(2);
3675986d0d2SPyun YongHyeon 		bus_dmamap_sync(dmat, map,
3685986d0d2SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
3695986d0d2SPyun YongHyeon 		if ((le16toh(*status) & FXP_CB_STATUS_C) != 0)
3705986d0d2SPyun YongHyeon 			break;
371209b07bcSMaxime Henrion 	}
3727dced78aSDavid Greenman 	if (i == 0)
373f7788e8eSJonathan Lemon 		device_printf(sc->dev, "DMA timeout\n");
374a17c678eSDavid Greenman }
375a17c678eSDavid Greenman 
376e0fe5c6dSMarius Strobl static const struct fxp_ident *
377b96ad4b2SPyun YongHyeon fxp_find_ident(device_t dev)
378a17c678eSDavid Greenman {
379aa6b24dcSWarner Losh 	uint16_t vendor;
380aa6b24dcSWarner Losh 	uint16_t device;
38174d1ed23SMaxime Henrion 	uint8_t revid;
382e0fe5c6dSMarius Strobl 	const struct fxp_ident *ident;
383f7788e8eSJonathan Lemon 
384aa6b24dcSWarner Losh 	vendor = pci_get_vendor(dev);
385aa6b24dcSWarner Losh 	device = pci_get_device(dev);
386f19fc5d8SJohn Polstra 	revid = pci_get_revid(dev);
387f7788e8eSJonathan Lemon 	for (ident = fxp_ident_table; ident->name != NULL; ident++) {
388aa6b24dcSWarner Losh 		if (ident->vendor == vendor && ident->device == device &&
389f19fc5d8SJohn Polstra 		    (ident->revid == revid || ident->revid == -1)) {
390b96ad4b2SPyun YongHyeon 			return (ident);
391b96ad4b2SPyun YongHyeon 		}
392b96ad4b2SPyun YongHyeon 	}
393b96ad4b2SPyun YongHyeon 	return (NULL);
394b96ad4b2SPyun YongHyeon }
395b96ad4b2SPyun YongHyeon 
396b96ad4b2SPyun YongHyeon /*
397b96ad4b2SPyun YongHyeon  * Return identification string if this device is ours.
398b96ad4b2SPyun YongHyeon  */
399b96ad4b2SPyun YongHyeon static int
400b96ad4b2SPyun YongHyeon fxp_probe(device_t dev)
401b96ad4b2SPyun YongHyeon {
402e0fe5c6dSMarius Strobl 	const struct fxp_ident *ident;
403b96ad4b2SPyun YongHyeon 
404b96ad4b2SPyun YongHyeon 	ident = fxp_find_ident(dev);
405b96ad4b2SPyun YongHyeon 	if (ident != NULL) {
406f7788e8eSJonathan Lemon 		device_set_desc(dev, ident->name);
407538565c4SWarner Losh 		return (BUS_PROBE_DEFAULT);
40855ce7b51SDavid Greenman 	}
409f7788e8eSJonathan Lemon 	return (ENXIO);
4106182fdbdSPeter Wemm }
4116182fdbdSPeter Wemm 
412b2badf02SMaxime Henrion static void
413b2badf02SMaxime Henrion fxp_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
414b2badf02SMaxime Henrion {
41574d1ed23SMaxime Henrion 	uint32_t *addr;
416b2badf02SMaxime Henrion 
417b2badf02SMaxime Henrion 	if (error)
418b2badf02SMaxime Henrion 		return;
419b2badf02SMaxime Henrion 
420b2badf02SMaxime Henrion 	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
421b2badf02SMaxime Henrion 	addr = arg;
422b2badf02SMaxime Henrion 	*addr = segs->ds_addr;
423b2badf02SMaxime Henrion }
424b2badf02SMaxime Henrion 
4256182fdbdSPeter Wemm static int
4266182fdbdSPeter Wemm fxp_attach(device_t dev)
427a17c678eSDavid Greenman {
4286720ebccSMaxime Henrion 	struct fxp_softc *sc;
4296720ebccSMaxime Henrion 	struct fxp_cb_tx *tcbp;
4306720ebccSMaxime Henrion 	struct fxp_tx *txp;
431b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
43241eb5ac3SMarcel Moolenaar 	if_t ifp;
43374d1ed23SMaxime Henrion 	uint32_t val;
4348262183eSPyun YongHyeon 	uint16_t data;
435fc74a9f9SBrooks Davis 	u_char eaddr[ETHER_ADDR_LEN];
4361845b5c3SMarius Strobl 	int error, flags, i, pmc, prefer_iomap;
437a17c678eSDavid Greenman 
4386720ebccSMaxime Henrion 	error = 0;
4396720ebccSMaxime Henrion 	sc = device_get_softc(dev);
440f7788e8eSJonathan Lemon 	sc->dev = dev;
4416008862bSJohn Baldwin 	mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
4424953bccaSNate Lawson 	    MTX_DEF);
4433212724cSJohn Baldwin 	callout_init_mtx(&sc->stat_ch, &sc->sc_mtx, 0);
44409a8241fSGleb Smirnoff 	ifmedia_init(&sc->sc_media, 0, fxp_serial_ifmedia_upd,
4454953bccaSNate Lawson 	    fxp_serial_ifmedia_sts);
446a17c678eSDavid Greenman 
44741eb5ac3SMarcel Moolenaar 	ifp = sc->ifp = if_gethandle(IFT_ETHER);
44841eb5ac3SMarcel Moolenaar 	if (ifp == (void *)NULL) {
4497ba33d82SBrooks Davis 		device_printf(dev, "can not if_alloc()\n");
4507ba33d82SBrooks Davis 		error = ENOSPC;
4517ba33d82SBrooks Davis 		goto fail;
4527ba33d82SBrooks Davis 	}
4537ba33d82SBrooks Davis 
454dfe61cf1SDavid Greenman 	/*
4552bce79a2SMaxim Sobolev 	 * Enable bus mastering.
456df373873SWes Peters 	 */
457cf0d8a1eSMaxim Sobolev 	pci_enable_busmaster(dev);
45879495006SWarner Losh 
459df373873SWes Peters 	/*
4609fa6ccfbSMatt Jacob 	 * Figure out which we should try first - memory mapping or i/o mapping?
4619fa6ccfbSMatt Jacob 	 * We default to memory mapping. Then we accept an override from the
4629fa6ccfbSMatt Jacob 	 * command line. Then we check to see which one is enabled.
463dfe61cf1SDavid Greenman 	 */
4642a05a4ebSMatt Jacob 	prefer_iomap = 0;
46505bd8c22SMaxime Henrion 	resource_int_value(device_get_name(dev), device_get_unit(dev),
46605bd8c22SMaxime Henrion 	    "prefer_iomap", &prefer_iomap);
46705bd8c22SMaxime Henrion 	if (prefer_iomap)
46805bd8c22SMaxime Henrion 		sc->fxp_spec = fxp_res_spec_io;
46905bd8c22SMaxime Henrion 	else
47005bd8c22SMaxime Henrion 		sc->fxp_spec = fxp_res_spec_mem;
4719fa6ccfbSMatt Jacob 
47205bd8c22SMaxime Henrion 	error = bus_alloc_resources(dev, sc->fxp_spec, sc->fxp_res);
47305bd8c22SMaxime Henrion 	if (error) {
47405bd8c22SMaxime Henrion 		if (sc->fxp_spec == fxp_res_spec_mem)
47505bd8c22SMaxime Henrion 			sc->fxp_spec = fxp_res_spec_io;
47605bd8c22SMaxime Henrion 		else
47705bd8c22SMaxime Henrion 			sc->fxp_spec = fxp_res_spec_mem;
47805bd8c22SMaxime Henrion 		error = bus_alloc_resources(dev, sc->fxp_spec, sc->fxp_res);
4799fa6ccfbSMatt Jacob 	}
48005bd8c22SMaxime Henrion 	if (error) {
48105bd8c22SMaxime Henrion 		device_printf(dev, "could not allocate resources\n");
4826182fdbdSPeter Wemm 		error = ENXIO;
483a17c678eSDavid Greenman 		goto fail;
484a17c678eSDavid Greenman 	}
48505bd8c22SMaxime Henrion 
4869fa6ccfbSMatt Jacob 	if (bootverbose) {
4879fa6ccfbSMatt Jacob 		device_printf(dev, "using %s space register mapping\n",
48805bd8c22SMaxime Henrion 		   sc->fxp_spec == fxp_res_spec_mem ? "memory" : "I/O");
4896182fdbdSPeter Wemm 	}
4906182fdbdSPeter Wemm 
491f7788e8eSJonathan Lemon 	/*
492a996f023SPyun YongHyeon 	 * Put CU/RU idle state and prepare full reset.
493f7788e8eSJonathan Lemon 	 */
494f7788e8eSJonathan Lemon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
495f7788e8eSJonathan Lemon 	DELAY(10);
496a996f023SPyun YongHyeon 	/* Full reset and disable interrupts. */
497a996f023SPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET);
498a996f023SPyun YongHyeon 	DELAY(10);
499a996f023SPyun YongHyeon 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
500f7788e8eSJonathan Lemon 
501f7788e8eSJonathan Lemon 	/*
502f7788e8eSJonathan Lemon 	 * Find out how large of an SEEPROM we have.
503f7788e8eSJonathan Lemon 	 */
504f7788e8eSJonathan Lemon 	fxp_autosize_eeprom(sc);
5058262183eSPyun YongHyeon 	fxp_load_eeprom(sc);
506f7788e8eSJonathan Lemon 
507f7788e8eSJonathan Lemon 	/*
50893b6e2e6SMaxime Henrion 	 * Find out the chip revision; lump all 82557 revs together.
50993b6e2e6SMaxime Henrion 	 */
510b96ad4b2SPyun YongHyeon 	sc->ident = fxp_find_ident(dev);
511b96ad4b2SPyun YongHyeon 	if (sc->ident->ich > 0) {
512b96ad4b2SPyun YongHyeon 		/* Assume ICH controllers are 82559. */
513b96ad4b2SPyun YongHyeon 		sc->revision = FXP_REV_82559_A0;
514b96ad4b2SPyun YongHyeon 	} else {
5158262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_CNTR];
51693b6e2e6SMaxime Henrion 		if ((data >> 8) == 1)
51793b6e2e6SMaxime Henrion 			sc->revision = FXP_REV_82557;
51893b6e2e6SMaxime Henrion 		else
51993b6e2e6SMaxime Henrion 			sc->revision = pci_get_revid(dev);
520b96ad4b2SPyun YongHyeon 	}
52193b6e2e6SMaxime Henrion 
52293b6e2e6SMaxime Henrion 	/*
5237137cea0SPyun YongHyeon 	 * Check availability of WOL. 82559ER does not support WOL.
5247137cea0SPyun YongHyeon 	 */
5257137cea0SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4 &&
5267137cea0SPyun YongHyeon 	    sc->revision != FXP_REV_82559S_A) {
5278262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_ID];
5287137cea0SPyun YongHyeon 		if ((data & 0x20) != 0 &&
5293b0a4aefSJohn Baldwin 		    pci_find_cap(sc->dev, PCIY_PMG, &pmc) == 0)
5307137cea0SPyun YongHyeon 			sc->flags |= FXP_FLAG_WOLCAP;
5317137cea0SPyun YongHyeon 	}
5327137cea0SPyun YongHyeon 
5331343a72fSPyun YongHyeon 	if (sc->revision == FXP_REV_82550_C) {
5341343a72fSPyun YongHyeon 		/*
5351343a72fSPyun YongHyeon 		 * 82550C with server extension requires microcode to
5361343a72fSPyun YongHyeon 		 * receive fragmented UDP datagrams.  However if the
5371343a72fSPyun YongHyeon 		 * microcode is used for client-only featured 82550C
5381343a72fSPyun YongHyeon 		 * it locks up controller.
5391343a72fSPyun YongHyeon 		 */
5408262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_COMPAT];
5411343a72fSPyun YongHyeon 		if ((data & 0x0400) == 0)
5421343a72fSPyun YongHyeon 			sc->flags |= FXP_FLAG_NO_UCODE;
5431343a72fSPyun YongHyeon 	}
5441343a72fSPyun YongHyeon 
54543d8b117SPyun YongHyeon 	/* Receiver lock-up workaround detection. */
5466e854927SPyun YongHyeon 	if (sc->revision < FXP_REV_82558_A4) {
5478262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_COMPAT];
54843d8b117SPyun YongHyeon 		if ((data & 0x03) != 0x03) {
54943d8b117SPyun YongHyeon 			sc->flags |= FXP_FLAG_RXBUG;
55043d8b117SPyun YongHyeon 			device_printf(dev, "Enabling Rx lock-up workaround\n");
55143d8b117SPyun YongHyeon 		}
5526e854927SPyun YongHyeon 	}
55343d8b117SPyun YongHyeon 
5547137cea0SPyun YongHyeon 	/*
5553bd07cfdSJonathan Lemon 	 * Determine whether we must use the 503 serial interface.
556f7788e8eSJonathan Lemon 	 */
5578262183eSPyun YongHyeon 	data = sc->eeprom[FXP_EEPROM_MAP_PRI_PHY];
55893b6e2e6SMaxime Henrion 	if (sc->revision == FXP_REV_82557 && (data & FXP_PHY_DEVICE_MASK) != 0
5594ed53076SMaxime Henrion 	    && (data & FXP_PHY_SERIAL_ONLY))
560dedabebfSJonathan Lemon 		sc->flags |= FXP_FLAG_SERIAL_MEDIA;
561f7788e8eSJonathan Lemon 
5628da9c507SPyun YongHyeon 	fxp_sysctl_node(sc);
56372a32a26SJonathan Lemon 	/*
5642e2b8238SJonathan Lemon 	 * Enable workarounds for certain chip revision deficiencies.
56500c4116bSJonathan Lemon 	 *
56672a32a26SJonathan Lemon 	 * Systems based on the ICH2/ICH2-M chip from Intel, and possibly
56772a32a26SJonathan Lemon 	 * some systems based a normal 82559 design, have a defect where
56872a32a26SJonathan Lemon 	 * the chip can cause a PCI protocol violation if it receives
56900c4116bSJonathan Lemon 	 * a CU_RESUME command when it is entering the IDLE state.  The
57000c4116bSJonathan Lemon 	 * workaround is to disable Dynamic Standby Mode, so the chip never
57100c4116bSJonathan Lemon 	 * deasserts CLKRUN#, and always remains in an active state.
57200c4116bSJonathan Lemon 	 *
57300c4116bSJonathan Lemon 	 * See Intel 82801BA/82801BAM Specification Update, Errata #30.
5742e2b8238SJonathan Lemon 	 */
575b96ad4b2SPyun YongHyeon 	if ((sc->ident->ich >= 2 && sc->ident->ich <= 3) ||
576b96ad4b2SPyun YongHyeon 	    (sc->ident->ich == 0 && sc->revision >= FXP_REV_82559_A0)) {
5778262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_ID];
57800c4116bSJonathan Lemon 		if (data & 0x02) {			/* STB enable */
57974d1ed23SMaxime Henrion 			uint16_t cksum;
58000c4116bSJonathan Lemon 			int i;
58100c4116bSJonathan Lemon 
58200c4116bSJonathan Lemon 			device_printf(dev,
583001cfa92SJonathan Lemon 			    "Disabling dynamic standby mode in EEPROM\n");
58400c4116bSJonathan Lemon 			data &= ~0x02;
5858262183eSPyun YongHyeon 			sc->eeprom[FXP_EEPROM_MAP_ID] = data;
5868262183eSPyun YongHyeon 			fxp_write_eeprom(sc, &data, FXP_EEPROM_MAP_ID, 1);
58700c4116bSJonathan Lemon 			device_printf(dev, "New EEPROM ID: 0x%x\n", data);
58800c4116bSJonathan Lemon 			cksum = 0;
5898262183eSPyun YongHyeon 			for (i = 0; i < (1 << sc->eeprom_size) - 1; i++)
5908262183eSPyun YongHyeon 				cksum += sc->eeprom[i];
59100c4116bSJonathan Lemon 			i = (1 << sc->eeprom_size) - 1;
59200c4116bSJonathan Lemon 			cksum = 0xBABA - cksum;
59300c4116bSJonathan Lemon 			fxp_write_eeprom(sc, &cksum, i, 1);
59400c4116bSJonathan Lemon 			device_printf(dev,
59500c4116bSJonathan Lemon 			    "EEPROM checksum @ 0x%x: 0x%x -> 0x%x\n",
5968262183eSPyun YongHyeon 			    i, sc->eeprom[i], cksum);
5978262183eSPyun YongHyeon 			sc->eeprom[i] = cksum;
59800c4116bSJonathan Lemon 			/*
59900c4116bSJonathan Lemon 			 * If the user elects to continue, try the software
60000c4116bSJonathan Lemon 			 * workaround, as it is better than nothing.
60100c4116bSJonathan Lemon 			 */
6022e2b8238SJonathan Lemon 			sc->flags |= FXP_FLAG_CU_RESUME_BUG;
60300c4116bSJonathan Lemon 		}
60400c4116bSJonathan Lemon 	}
6052e2b8238SJonathan Lemon 
6062e2b8238SJonathan Lemon 	/*
6073bd07cfdSJonathan Lemon 	 * If we are not a 82557 chip, we can enable extended features.
6083bd07cfdSJonathan Lemon 	 */
60972a32a26SJonathan Lemon 	if (sc->revision != FXP_REV_82557) {
6103bd07cfdSJonathan Lemon 		/*
61174396a0aSJonathan Lemon 		 * If MWI is enabled in the PCI configuration, and there
61274396a0aSJonathan Lemon 		 * is a valid cacheline size (8 or 16 dwords), then tell
61374396a0aSJonathan Lemon 		 * the board to turn on MWI.
6143bd07cfdSJonathan Lemon 		 */
615c68534f1SScott Long 		val = pci_read_config(dev, PCIR_COMMAND, 2);
61674396a0aSJonathan Lemon 		if (val & PCIM_CMD_MWRICEN &&
61774396a0aSJonathan Lemon 		    pci_read_config(dev, PCIR_CACHELNSZ, 1) != 0)
6183bd07cfdSJonathan Lemon 			sc->flags |= FXP_FLAG_MWI_ENABLE;
6193bd07cfdSJonathan Lemon 
6203bd07cfdSJonathan Lemon 		/* turn on the extended TxCB feature */
6213bd07cfdSJonathan Lemon 		sc->flags |= FXP_FLAG_EXT_TXCB;
62244e0bc11SYaroslav Tykhiy 
62344e0bc11SYaroslav Tykhiy 		/* enable reception of long frames for VLAN */
62444e0bc11SYaroslav Tykhiy 		sc->flags |= FXP_FLAG_LONG_PKT_EN;
62544e0bc11SYaroslav Tykhiy 	} else {
62644e0bc11SYaroslav Tykhiy 		/* a hack to get long VLAN frames on a 82557 */
62744e0bc11SYaroslav Tykhiy 		sc->flags |= FXP_FLAG_SAVE_BAD;
6283bd07cfdSJonathan Lemon 	}
6293bd07cfdSJonathan Lemon 
630f13075afSPyun YongHyeon 	/* For 82559 or later chips, Rx checksum offload is supported. */
631829b278eSPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0) {
632829b278eSPyun YongHyeon 		/* 82559ER does not support Rx checksum offloading. */
633aa6b24dcSWarner Losh 		if (sc->ident->device != 0x1209)
634f13075afSPyun YongHyeon 			sc->flags |= FXP_FLAG_82559_RXCSUM;
635829b278eSPyun YongHyeon 	}
6363bd07cfdSJonathan Lemon 	/*
637c8bca6dcSBill Paul 	 * Enable use of extended RFDs and TCBs for 82550
638c8bca6dcSBill Paul 	 * and later chips. Note: we need extended TXCB support
639c8bca6dcSBill Paul 	 * too, but that's already enabled by the code above.
640c8bca6dcSBill Paul 	 * Be careful to do this only on the right devices.
641c8bca6dcSBill Paul 	 */
642507feeafSMaxime Henrion 	if (sc->revision == FXP_REV_82550 || sc->revision == FXP_REV_82550_C ||
643507feeafSMaxime Henrion 	    sc->revision == FXP_REV_82551_E || sc->revision == FXP_REV_82551_F
644507feeafSMaxime Henrion 	    || sc->revision == FXP_REV_82551_10) {
645c8bca6dcSBill Paul 		sc->rfa_size = sizeof (struct fxp_rfa);
646c8bca6dcSBill Paul 		sc->tx_cmd = FXP_CB_COMMAND_IPCBXMIT;
647c8bca6dcSBill Paul 		sc->flags |= FXP_FLAG_EXT_RFA;
648f13075afSPyun YongHyeon 		/* Use extended RFA instead of 82559 checksum mode. */
649f13075afSPyun YongHyeon 		sc->flags &= ~FXP_FLAG_82559_RXCSUM;
650c8bca6dcSBill Paul 	} else {
651c8bca6dcSBill Paul 		sc->rfa_size = sizeof (struct fxp_rfa) - FXP_RFAX_LEN;
652c8bca6dcSBill Paul 		sc->tx_cmd = FXP_CB_COMMAND_XMIT;
653c8bca6dcSBill Paul 	}
654c8bca6dcSBill Paul 
655c8bca6dcSBill Paul 	/*
656b2badf02SMaxime Henrion 	 * Allocate DMA tags and DMA safe memory.
657b2badf02SMaxime Henrion 	 */
65840c20505SMaxime Henrion 	sc->maxtxseg = FXP_NTXSEG;
659c21e84e4SPyun YongHyeon 	sc->maxsegsize = MCLBYTES;
660c21e84e4SPyun YongHyeon 	if (sc->flags & FXP_FLAG_EXT_RFA) {
66140c20505SMaxime Henrion 		sc->maxtxseg--;
662c21e84e4SPyun YongHyeon 		sc->maxsegsize = FXP_TSO_SEGSIZE;
663c21e84e4SPyun YongHyeon 	}
664c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 2, 0,
665c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
666c21e84e4SPyun YongHyeon 	    sc->maxsegsize * sc->maxtxseg + sizeof(struct ether_vlan_header),
6675ae7518bSAlexander Motin 	    sc->maxtxseg, sc->maxsegsize, 0, NULL, NULL, &sc->fxp_txmtag);
668b2badf02SMaxime Henrion 	if (error) {
669a2057a72SPyun YongHyeon 		device_printf(dev, "could not create TX DMA tag\n");
670a2057a72SPyun YongHyeon 		goto fail;
671a2057a72SPyun YongHyeon 	}
672a2057a72SPyun YongHyeon 
673a2057a72SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 2, 0,
674a2057a72SPyun YongHyeon 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
6755ae7518bSAlexander Motin 	    MCLBYTES, 1, MCLBYTES, 0, NULL, NULL, &sc->fxp_rxmtag);
676a2057a72SPyun YongHyeon 	if (error) {
677a2057a72SPyun YongHyeon 		device_printf(dev, "could not create RX DMA tag\n");
678b2badf02SMaxime Henrion 		goto fail;
679b2badf02SMaxime Henrion 	}
680b2badf02SMaxime Henrion 
681c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0,
682c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
683c2175ff5SMarius Strobl 	    sizeof(struct fxp_stats), 1, sizeof(struct fxp_stats), 0,
6845ae7518bSAlexander Motin 	    NULL, NULL, &sc->fxp_stag);
685b2badf02SMaxime Henrion 	if (error) {
686a2057a72SPyun YongHyeon 		device_printf(dev, "could not create stats DMA tag\n");
687b2badf02SMaxime Henrion 		goto fail;
688b2badf02SMaxime Henrion 	}
689b2badf02SMaxime Henrion 
690b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->fxp_stag, (void **)&sc->fxp_stats,
691658c8398SMarius Strobl 	    BUS_DMA_NOWAIT | BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc->fxp_smap);
692a2057a72SPyun YongHyeon 	if (error) {
693a2057a72SPyun YongHyeon 		device_printf(dev, "could not allocate stats DMA memory\n");
6944953bccaSNate Lawson 		goto fail;
695a2057a72SPyun YongHyeon 	}
696b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->fxp_stag, sc->fxp_smap, sc->fxp_stats,
697f9d050a8SPyun YongHyeon 	    sizeof(struct fxp_stats), fxp_dma_map_addr, &sc->stats_addr,
698f9d050a8SPyun YongHyeon 	    BUS_DMA_NOWAIT);
699b2badf02SMaxime Henrion 	if (error) {
700a2057a72SPyun YongHyeon 		device_printf(dev, "could not load the stats DMA buffer\n");
701b2badf02SMaxime Henrion 		goto fail;
702b2badf02SMaxime Henrion 	}
703b2badf02SMaxime Henrion 
704c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0,
705c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
7065ae7518bSAlexander Motin 	    FXP_TXCB_SZ, 1, FXP_TXCB_SZ, 0, NULL, NULL, &sc->cbl_tag);
707b2badf02SMaxime Henrion 	if (error) {
708a2057a72SPyun YongHyeon 		device_printf(dev, "could not create TxCB DMA tag\n");
709b2badf02SMaxime Henrion 		goto fail;
710b2badf02SMaxime Henrion 	}
711b2badf02SMaxime Henrion 
712b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->cbl_tag, (void **)&sc->fxp_desc.cbl_list,
713658c8398SMarius Strobl 	    BUS_DMA_NOWAIT | BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc->cbl_map);
714a2057a72SPyun YongHyeon 	if (error) {
715a2057a72SPyun YongHyeon 		device_printf(dev, "could not allocate TxCB DMA memory\n");
7164953bccaSNate Lawson 		goto fail;
717a2057a72SPyun YongHyeon 	}
718b2badf02SMaxime Henrion 
719b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->cbl_tag, sc->cbl_map,
720b2badf02SMaxime Henrion 	    sc->fxp_desc.cbl_list, FXP_TXCB_SZ, fxp_dma_map_addr,
721f9d050a8SPyun YongHyeon 	    &sc->fxp_desc.cbl_addr, BUS_DMA_NOWAIT);
722b2badf02SMaxime Henrion 	if (error) {
723a2057a72SPyun YongHyeon 		device_printf(dev, "could not load TxCB DMA buffer\n");
724b2badf02SMaxime Henrion 		goto fail;
725b2badf02SMaxime Henrion 	}
726b2badf02SMaxime Henrion 
727c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0,
728c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
729c2175ff5SMarius Strobl 	    sizeof(struct fxp_cb_mcs), 1, sizeof(struct fxp_cb_mcs), 0,
7305ae7518bSAlexander Motin 	    NULL, NULL, &sc->mcs_tag);
731b2badf02SMaxime Henrion 	if (error) {
732a2057a72SPyun YongHyeon 		device_printf(dev,
733a2057a72SPyun YongHyeon 		    "could not create multicast setup DMA tag\n");
734b2badf02SMaxime Henrion 		goto fail;
735b2badf02SMaxime Henrion 	}
736b2badf02SMaxime Henrion 
737b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->mcs_tag, (void **)&sc->mcsp,
738658c8398SMarius Strobl 	    BUS_DMA_NOWAIT | BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc->mcs_map);
739a2057a72SPyun YongHyeon 	if (error) {
740a2057a72SPyun YongHyeon 		device_printf(dev,
741a2057a72SPyun YongHyeon 		    "could not allocate multicast setup DMA memory\n");
7424953bccaSNate Lawson 		goto fail;
743a2057a72SPyun YongHyeon 	}
744b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->mcs_tag, sc->mcs_map, sc->mcsp,
745f9d050a8SPyun YongHyeon 	    sizeof(struct fxp_cb_mcs), fxp_dma_map_addr, &sc->mcs_addr,
746f9d050a8SPyun YongHyeon 	    BUS_DMA_NOWAIT);
747b2badf02SMaxime Henrion 	if (error) {
748a2057a72SPyun YongHyeon 		device_printf(dev,
749a2057a72SPyun YongHyeon 		    "can't load the multicast setup DMA buffer\n");
750b2badf02SMaxime Henrion 		goto fail;
751b2badf02SMaxime Henrion 	}
752b2badf02SMaxime Henrion 
753b2badf02SMaxime Henrion 	/*
7546720ebccSMaxime Henrion 	 * Pre-allocate the TX DMA maps and setup the pointers to
7556720ebccSMaxime Henrion 	 * the TX command blocks.
756b2badf02SMaxime Henrion 	 */
7576720ebccSMaxime Henrion 	txp = sc->fxp_desc.tx_list;
7586720ebccSMaxime Henrion 	tcbp = sc->fxp_desc.cbl_list;
7594cec1653SMaxime Henrion 	for (i = 0; i < FXP_NTXCB; i++) {
7606720ebccSMaxime Henrion 		txp[i].tx_cb = tcbp + i;
761a2057a72SPyun YongHyeon 		error = bus_dmamap_create(sc->fxp_txmtag, 0, &txp[i].tx_map);
762b2badf02SMaxime Henrion 		if (error) {
763b2badf02SMaxime Henrion 			device_printf(dev, "can't create DMA map for TX\n");
764b2badf02SMaxime Henrion 			goto fail;
765b2badf02SMaxime Henrion 		}
766b2badf02SMaxime Henrion 	}
767a2057a72SPyun YongHyeon 	error = bus_dmamap_create(sc->fxp_rxmtag, 0, &sc->spare_map);
768b2badf02SMaxime Henrion 	if (error) {
769b2badf02SMaxime Henrion 		device_printf(dev, "can't create spare DMA map\n");
770b2badf02SMaxime Henrion 		goto fail;
771b2badf02SMaxime Henrion 	}
772b2badf02SMaxime Henrion 
773b2badf02SMaxime Henrion 	/*
774b2badf02SMaxime Henrion 	 * Pre-allocate our receive buffers.
775b2badf02SMaxime Henrion 	 */
776b2badf02SMaxime Henrion 	sc->fxp_desc.rx_head = sc->fxp_desc.rx_tail = NULL;
777b2badf02SMaxime Henrion 	for (i = 0; i < FXP_NRFABUFS; i++) {
778b2badf02SMaxime Henrion 		rxp = &sc->fxp_desc.rx_list[i];
779a2057a72SPyun YongHyeon 		error = bus_dmamap_create(sc->fxp_rxmtag, 0, &rxp->rx_map);
780b2badf02SMaxime Henrion 		if (error) {
781b2badf02SMaxime Henrion 			device_printf(dev, "can't create DMA map for RX\n");
782b2badf02SMaxime Henrion 			goto fail;
783b2badf02SMaxime Henrion 		}
78485050421SPyun YongHyeon 		if (fxp_new_rfabuf(sc, rxp) != 0) {
7854953bccaSNate Lawson 			error = ENOMEM;
7864953bccaSNate Lawson 			goto fail;
7874953bccaSNate Lawson 		}
78885050421SPyun YongHyeon 		fxp_add_rfabuf(sc, rxp);
789b2badf02SMaxime Henrion 	}
790b2badf02SMaxime Henrion 
791b2badf02SMaxime Henrion 	/*
792f7788e8eSJonathan Lemon 	 * Read MAC address.
793f7788e8eSJonathan Lemon 	 */
7948262183eSPyun YongHyeon 	eaddr[0] = sc->eeprom[FXP_EEPROM_MAP_IA0] & 0xff;
7958262183eSPyun YongHyeon 	eaddr[1] = sc->eeprom[FXP_EEPROM_MAP_IA0] >> 8;
7968262183eSPyun YongHyeon 	eaddr[2] = sc->eeprom[FXP_EEPROM_MAP_IA1] & 0xff;
7978262183eSPyun YongHyeon 	eaddr[3] = sc->eeprom[FXP_EEPROM_MAP_IA1] >> 8;
7988262183eSPyun YongHyeon 	eaddr[4] = sc->eeprom[FXP_EEPROM_MAP_IA2] & 0xff;
7998262183eSPyun YongHyeon 	eaddr[5] = sc->eeprom[FXP_EEPROM_MAP_IA2] >> 8;
800f7788e8eSJonathan Lemon 	if (bootverbose) {
8012e2b8238SJonathan Lemon 		device_printf(dev, "PCI IDs: %04x %04x %04x %04x %04x\n",
802f7788e8eSJonathan Lemon 		    pci_get_vendor(dev), pci_get_device(dev),
8032e2b8238SJonathan Lemon 		    pci_get_subvendor(dev), pci_get_subdevice(dev),
8042e2b8238SJonathan Lemon 		    pci_get_revid(dev));
80572a32a26SJonathan Lemon 		device_printf(dev, "Dynamic Standby mode is %s\n",
8068262183eSPyun YongHyeon 		    sc->eeprom[FXP_EEPROM_MAP_ID] & 0x02 ? "enabled" :
8078262183eSPyun YongHyeon 		    "disabled");
808f7788e8eSJonathan Lemon 	}
809f7788e8eSJonathan Lemon 
810f7788e8eSJonathan Lemon 	/*
811f7788e8eSJonathan Lemon 	 * If this is only a 10Mbps device, then there is no MII, and
812f7788e8eSJonathan Lemon 	 * the PHY will use a serial interface instead.
813f7788e8eSJonathan Lemon 	 *
814f7788e8eSJonathan Lemon 	 * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter
815f7788e8eSJonathan Lemon 	 * doesn't have a programming interface of any sort.  The
816f7788e8eSJonathan Lemon 	 * media is sensed automatically based on how the link partner
817f7788e8eSJonathan Lemon 	 * is configured.  This is, in essence, manual configuration.
818f7788e8eSJonathan Lemon 	 */
819f7788e8eSJonathan Lemon 	if (sc->flags & FXP_FLAG_SERIAL_MEDIA) {
820f7788e8eSJonathan Lemon 		ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
821f7788e8eSJonathan Lemon 		ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL);
822f7788e8eSJonathan Lemon 	} else {
8238e5d93dbSMarius Strobl 		/*
8248e5d93dbSMarius Strobl 		 * i82557 wedge when isolating all of their PHYs.
8258e5d93dbSMarius Strobl 		 */
8261845b5c3SMarius Strobl 		flags = MIIF_NOISOLATE;
8271845b5c3SMarius Strobl 		if (sc->revision >= FXP_REV_82558_A4)
8281845b5c3SMarius Strobl 			flags |= MIIF_DOPAUSE;
82941eb5ac3SMarcel Moolenaar 		error = mii_attach(dev, &sc->miibus, ifp,
83041eb5ac3SMarcel Moolenaar 		    (ifm_change_cb_t)fxp_ifmedia_upd,
83141eb5ac3SMarcel Moolenaar 		    (ifm_stat_cb_t)fxp_ifmedia_sts, BMSR_DEFCAPMASK,
83241eb5ac3SMarcel Moolenaar 		    MII_PHY_ANY, MII_OFFSET_ANY, flags);
8338e5d93dbSMarius Strobl 		if (error != 0) {
8348e5d93dbSMarius Strobl 			device_printf(dev, "attaching PHYs failed\n");
835ba8c6fd5SDavid Greenman 			goto fail;
836a17c678eSDavid Greenman 		}
837f7788e8eSJonathan Lemon 	}
838dccee1a1SDavid Greenman 
83909a8241fSGleb Smirnoff 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
84041eb5ac3SMarcel Moolenaar 	if_setdev(ifp, dev);
84141eb5ac3SMarcel Moolenaar 	if_setinitfn(ifp, fxp_init);
84241eb5ac3SMarcel Moolenaar 	if_setsoftc(ifp, sc);
84341eb5ac3SMarcel Moolenaar 	if_setflags(ifp, IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST);
84441eb5ac3SMarcel Moolenaar 	if_setioctlfn(ifp, fxp_ioctl);
84541eb5ac3SMarcel Moolenaar 	if_setstartfn(ifp, fxp_start);
846a17c678eSDavid Greenman 
84741eb5ac3SMarcel Moolenaar 	if_setcapabilities(ifp, 0);
84841eb5ac3SMarcel Moolenaar 	if_setcapenable(ifp, 0);
8495fe9116bSYaroslav Tykhiy 
850c21e84e4SPyun YongHyeon 	/* Enable checksum offload/TSO for 82550 or better chips */
851c8bca6dcSBill Paul 	if (sc->flags & FXP_FLAG_EXT_RFA) {
85241eb5ac3SMarcel Moolenaar 		if_sethwassist(ifp, FXP_CSUM_FEATURES | CSUM_TSO);
85341eb5ac3SMarcel Moolenaar 		if_setcapabilitiesbit(ifp, IFCAP_HWCSUM | IFCAP_TSO4, 0);
85441eb5ac3SMarcel Moolenaar 		if_setcapenablebit(ifp, IFCAP_HWCSUM | IFCAP_TSO4, 0);
855c8bca6dcSBill Paul 	}
856c8bca6dcSBill Paul 
857f13075afSPyun YongHyeon 	if (sc->flags & FXP_FLAG_82559_RXCSUM) {
85841eb5ac3SMarcel Moolenaar 		if_setcapabilitiesbit(ifp, IFCAP_RXCSUM, 0);
85941eb5ac3SMarcel Moolenaar 		if_setcapenablebit(ifp, IFCAP_RXCSUM, 0);
860f13075afSPyun YongHyeon 	}
861f13075afSPyun YongHyeon 
8627137cea0SPyun YongHyeon 	if (sc->flags & FXP_FLAG_WOLCAP) {
86341eb5ac3SMarcel Moolenaar 		if_setcapabilitiesbit(ifp, IFCAP_WOL_MAGIC, 0);
86441eb5ac3SMarcel Moolenaar 		if_setcapenablebit(ifp, IFCAP_WOL_MAGIC, 0);
8657137cea0SPyun YongHyeon 	}
8667137cea0SPyun YongHyeon 
867fb917226SRuslan Ermilov #ifdef DEVICE_POLLING
868fb917226SRuslan Ermilov 	/* Inform the world we support polling. */
86941eb5ac3SMarcel Moolenaar 	if_setcapabilitiesbit(ifp, IFCAP_POLLING, 0);
870fb917226SRuslan Ermilov #endif
871fb917226SRuslan Ermilov 
872dfe61cf1SDavid Greenman 	/*
8734953bccaSNate Lawson 	 * Attach the interface.
8744953bccaSNate Lawson 	 */
87509a8241fSGleb Smirnoff 	ether_ifattach(ifp, eaddr);
8764953bccaSNate Lawson 
8774953bccaSNate Lawson 	/*
878e8c8b728SJonathan Lemon 	 * Tell the upper layer(s) we support long frames.
8795fe9116bSYaroslav Tykhiy 	 * Must appear after the call to ether_ifattach() because
8805fe9116bSYaroslav Tykhiy 	 * ether_ifattach() sets ifi_hdrlen to the default value.
881e8c8b728SJonathan Lemon 	 */
88241eb5ac3SMarcel Moolenaar 	if_setifheaderlen(ifp, sizeof(struct ether_vlan_header));
88341eb5ac3SMarcel Moolenaar 	if_setcapabilitiesbit(ifp, IFCAP_VLAN_MTU, 0);
88441eb5ac3SMarcel Moolenaar 	if_setcapenablebit(ifp, IFCAP_VLAN_MTU, 0);
885bd4fa9d9SPyun YongHyeon 	if ((sc->flags & FXP_FLAG_EXT_RFA) != 0) {
88641eb5ac3SMarcel Moolenaar 		if_setcapabilitiesbit(ifp, IFCAP_VLAN_HWTAGGING |
88741eb5ac3SMarcel Moolenaar 		    IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO, 0);
88841eb5ac3SMarcel Moolenaar 		if_setcapenablebit(ifp, IFCAP_VLAN_HWTAGGING |
88941eb5ac3SMarcel Moolenaar 		    IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO, 0);
890bd4fa9d9SPyun YongHyeon 	}
891e8c8b728SJonathan Lemon 
892483b9871SDavid Greenman 	/*
8933114fdb4SDavid Greenman 	 * Let the system queue as many packets as we have available
8943114fdb4SDavid Greenman 	 * TX descriptors.
895483b9871SDavid Greenman 	 */
89641eb5ac3SMarcel Moolenaar 	if_setsendqlen(ifp, FXP_NTXCB - 1);
89741eb5ac3SMarcel Moolenaar 	if_setsendqready(ifp);
8984a684684SDavid Greenman 
899201afb0eSMaxime Henrion 	/*
9004953bccaSNate Lawson 	 * Hook our interrupt after all initialization is complete.
901201afb0eSMaxime Henrion 	 */
90205bd8c22SMaxime Henrion 	error = bus_setup_intr(dev, sc->fxp_res[1], INTR_TYPE_NET | INTR_MPSAFE,
903ef544f63SPaolo Pisati 			       NULL, fxp_intr, sc, &sc->ih);
904201afb0eSMaxime Henrion 	if (error) {
905201afb0eSMaxime Henrion 		device_printf(dev, "could not setup irq\n");
90609a8241fSGleb Smirnoff 		ether_ifdetach(sc->ifp);
907201afb0eSMaxime Henrion 		goto fail;
908201afb0eSMaxime Henrion 	}
909201afb0eSMaxime Henrion 
9107137cea0SPyun YongHyeon 	/*
9117137cea0SPyun YongHyeon 	 * Configure hardware to reject magic frames otherwise
9127137cea0SPyun YongHyeon 	 * system will hang on recipt of magic frames.
9137137cea0SPyun YongHyeon 	 */
9147137cea0SPyun YongHyeon 	if ((sc->flags & FXP_FLAG_WOLCAP) != 0) {
9157137cea0SPyun YongHyeon 		FXP_LOCK(sc);
9167137cea0SPyun YongHyeon 		/* Clear wakeup events. */
917af75b654SPyun YongHyeon 		CSR_WRITE_1(sc, FXP_CSR_PMDR, CSR_READ_1(sc, FXP_CSR_PMDR));
918a461b201SPyun YongHyeon 		fxp_init_body(sc, 0);
9197137cea0SPyun YongHyeon 		fxp_stop(sc);
9207137cea0SPyun YongHyeon 		FXP_UNLOCK(sc);
9217137cea0SPyun YongHyeon 	}
9227137cea0SPyun YongHyeon 
923a17c678eSDavid Greenman fail:
9241b5a39d3SBrooks Davis 	if (error)
925f7788e8eSJonathan Lemon 		fxp_release(sc);
926f7788e8eSJonathan Lemon 	return (error);
927f7788e8eSJonathan Lemon }
928f7788e8eSJonathan Lemon 
929f7788e8eSJonathan Lemon /*
9304953bccaSNate Lawson  * Release all resources.  The softc lock should not be held and the
9314953bccaSNate Lawson  * interrupt should already be torn down.
932f7788e8eSJonathan Lemon  */
933f7788e8eSJonathan Lemon static void
934f7788e8eSJonathan Lemon fxp_release(struct fxp_softc *sc)
935f7788e8eSJonathan Lemon {
936b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
937b2badf02SMaxime Henrion 	struct fxp_tx *txp;
938b2badf02SMaxime Henrion 	int i;
939b2badf02SMaxime Henrion 
94067fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_NOTOWNED);
941670f5d73SMaxime Henrion 	KASSERT(sc->ih == NULL,
942670f5d73SMaxime Henrion 	    ("fxp_release() called with intr handle still active"));
9434953bccaSNate Lawson 	if (sc->miibus)
9444953bccaSNate Lawson 		device_delete_child(sc->dev, sc->miibus);
9454953bccaSNate Lawson 	bus_generic_detach(sc->dev);
9464953bccaSNate Lawson 	ifmedia_removeall(&sc->sc_media);
947b2badf02SMaxime Henrion 	if (sc->fxp_desc.cbl_list) {
948b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->cbl_tag, sc->cbl_map);
949b2badf02SMaxime Henrion 		bus_dmamem_free(sc->cbl_tag, sc->fxp_desc.cbl_list,
950b2badf02SMaxime Henrion 		    sc->cbl_map);
951b2badf02SMaxime Henrion 	}
952b2badf02SMaxime Henrion 	if (sc->fxp_stats) {
953b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->fxp_stag, sc->fxp_smap);
954b2badf02SMaxime Henrion 		bus_dmamem_free(sc->fxp_stag, sc->fxp_stats, sc->fxp_smap);
955b2badf02SMaxime Henrion 	}
956b2badf02SMaxime Henrion 	if (sc->mcsp) {
957b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->mcs_tag, sc->mcs_map);
958b2badf02SMaxime Henrion 		bus_dmamem_free(sc->mcs_tag, sc->mcsp, sc->mcs_map);
959b2badf02SMaxime Henrion 	}
96005bd8c22SMaxime Henrion 	bus_release_resources(sc->dev, sc->fxp_spec, sc->fxp_res);
961a2057a72SPyun YongHyeon 	if (sc->fxp_rxmtag) {
962b983c7b3SMaxime Henrion 		for (i = 0; i < FXP_NRFABUFS; i++) {
963b983c7b3SMaxime Henrion 			rxp = &sc->fxp_desc.rx_list[i];
964b983c7b3SMaxime Henrion 			if (rxp->rx_mbuf != NULL) {
965a2057a72SPyun YongHyeon 				bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
966b983c7b3SMaxime Henrion 				    BUS_DMASYNC_POSTREAD);
967a2057a72SPyun YongHyeon 				bus_dmamap_unload(sc->fxp_rxmtag, rxp->rx_map);
968b983c7b3SMaxime Henrion 				m_freem(rxp->rx_mbuf);
969b983c7b3SMaxime Henrion 			}
970a2057a72SPyun YongHyeon 			bus_dmamap_destroy(sc->fxp_rxmtag, rxp->rx_map);
971b983c7b3SMaxime Henrion 		}
972a2057a72SPyun YongHyeon 		bus_dmamap_destroy(sc->fxp_rxmtag, sc->spare_map);
973a2057a72SPyun YongHyeon 		bus_dma_tag_destroy(sc->fxp_rxmtag);
974a2057a72SPyun YongHyeon 	}
975a2057a72SPyun YongHyeon 	if (sc->fxp_txmtag) {
976b983c7b3SMaxime Henrion 		for (i = 0; i < FXP_NTXCB; i++) {
977b983c7b3SMaxime Henrion 			txp = &sc->fxp_desc.tx_list[i];
978b983c7b3SMaxime Henrion 			if (txp->tx_mbuf != NULL) {
979a2057a72SPyun YongHyeon 				bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map,
980b983c7b3SMaxime Henrion 				    BUS_DMASYNC_POSTWRITE);
981a2057a72SPyun YongHyeon 				bus_dmamap_unload(sc->fxp_txmtag, txp->tx_map);
982b983c7b3SMaxime Henrion 				m_freem(txp->tx_mbuf);
983b983c7b3SMaxime Henrion 			}
984a2057a72SPyun YongHyeon 			bus_dmamap_destroy(sc->fxp_txmtag, txp->tx_map);
985b983c7b3SMaxime Henrion 		}
986a2057a72SPyun YongHyeon 		bus_dma_tag_destroy(sc->fxp_txmtag);
987b983c7b3SMaxime Henrion 	}
988c4bf1e90SMaxime Henrion 	if (sc->fxp_stag)
989c4bf1e90SMaxime Henrion 		bus_dma_tag_destroy(sc->fxp_stag);
990b2badf02SMaxime Henrion 	if (sc->cbl_tag)
991b2badf02SMaxime Henrion 		bus_dma_tag_destroy(sc->cbl_tag);
992b2badf02SMaxime Henrion 	if (sc->mcs_tag)
993b2badf02SMaxime Henrion 		bus_dma_tag_destroy(sc->mcs_tag);
994fc74a9f9SBrooks Davis 	if (sc->ifp)
99509a8241fSGleb Smirnoff 		if_free(sc->ifp);
99672a32a26SJonathan Lemon 
9970f4dc94cSChuck Paterson 	mtx_destroy(&sc->sc_mtx);
9986182fdbdSPeter Wemm }
9996182fdbdSPeter Wemm 
10006182fdbdSPeter Wemm /*
10016182fdbdSPeter Wemm  * Detach interface.
10026182fdbdSPeter Wemm  */
10036182fdbdSPeter Wemm static int
10046182fdbdSPeter Wemm fxp_detach(device_t dev)
10056182fdbdSPeter Wemm {
10066182fdbdSPeter Wemm 	struct fxp_softc *sc = device_get_softc(dev);
10076182fdbdSPeter Wemm 
100840929967SGleb Smirnoff #ifdef DEVICE_POLLING
100941eb5ac3SMarcel Moolenaar 	if (if_getcapenable(sc->ifp) & IFCAP_POLLING)
1010bd071d4dSGleb Smirnoff 		ether_poll_deregister(sc->ifp);
101140929967SGleb Smirnoff #endif
101240929967SGleb Smirnoff 
10134953bccaSNate Lawson 	FXP_LOCK(sc);
10146182fdbdSPeter Wemm 	/*
101532cd7a9cSWarner Losh 	 * Stop DMA and drop transmit queue, but disable interrupts first.
101620f0c80fSMaxime Henrion 	 */
101720f0c80fSMaxime Henrion 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
101820f0c80fSMaxime Henrion 	fxp_stop(sc);
101932cd7a9cSWarner Losh 	FXP_UNLOCK(sc);
10209eda9d7aSJohn Baldwin 	callout_drain(&sc->stat_ch);
102120f0c80fSMaxime Henrion 
10226182fdbdSPeter Wemm 	/*
10233212724cSJohn Baldwin 	 * Close down routes etc.
10243212724cSJohn Baldwin 	 */
102509a8241fSGleb Smirnoff 	ether_ifdetach(sc->ifp);
10263212724cSJohn Baldwin 
10273212724cSJohn Baldwin 	/*
10284953bccaSNate Lawson 	 * Unhook interrupt before dropping lock. This is to prevent
10294953bccaSNate Lawson 	 * races with fxp_intr().
10306182fdbdSPeter Wemm 	 */
103105bd8c22SMaxime Henrion 	bus_teardown_intr(sc->dev, sc->fxp_res[1], sc->ih);
10324953bccaSNate Lawson 	sc->ih = NULL;
10336182fdbdSPeter Wemm 
1034f7788e8eSJonathan Lemon 	/* Release our allocated resources. */
1035f7788e8eSJonathan Lemon 	fxp_release(sc);
1036f7788e8eSJonathan Lemon 	return (0);
1037a17c678eSDavid Greenman }
1038a17c678eSDavid Greenman 
1039a17c678eSDavid Greenman /*
10404a684684SDavid Greenman  * Device shutdown routine. Called at system shutdown after sync. The
1041a17c678eSDavid Greenman  * main purpose of this routine is to shut off receiver DMA so that
1042a17c678eSDavid Greenman  * kernel memory doesn't get clobbered during warmboot.
1043a17c678eSDavid Greenman  */
10446182fdbdSPeter Wemm static int
10456182fdbdSPeter Wemm fxp_shutdown(device_t dev)
1046a17c678eSDavid Greenman {
10473212724cSJohn Baldwin 
10486182fdbdSPeter Wemm 	/*
10496182fdbdSPeter Wemm 	 * Make sure that DMA is disabled prior to reboot. Not doing
10506182fdbdSPeter Wemm 	 * do could allow DMA to corrupt kernel memory during the
10516182fdbdSPeter Wemm 	 * reboot before the driver initializes.
10526182fdbdSPeter Wemm 	 */
10537137cea0SPyun YongHyeon 	return (fxp_suspend(dev));
1054a17c678eSDavid Greenman }
1055a17c678eSDavid Greenman 
10567dced78aSDavid Greenman /*
10577dced78aSDavid Greenman  * Device suspend routine.  Stop the interface and save some PCI
10587dced78aSDavid Greenman  * settings in case the BIOS doesn't restore them properly on
10597dced78aSDavid Greenman  * resume.
10607dced78aSDavid Greenman  */
10617dced78aSDavid Greenman static int
10627dced78aSDavid Greenman fxp_suspend(device_t dev)
10637dced78aSDavid Greenman {
10647dced78aSDavid Greenman 	struct fxp_softc *sc = device_get_softc(dev);
106541eb5ac3SMarcel Moolenaar 	if_t ifp;
10667137cea0SPyun YongHyeon 	int pmc;
10677137cea0SPyun YongHyeon 	uint16_t pmstat;
10687dced78aSDavid Greenman 
10694953bccaSNate Lawson 	FXP_LOCK(sc);
10707dced78aSDavid Greenman 
10717137cea0SPyun YongHyeon 	ifp = sc->ifp;
10723b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->dev, PCIY_PMG, &pmc) == 0) {
10737137cea0SPyun YongHyeon 		pmstat = pci_read_config(sc->dev, pmc + PCIR_POWER_STATUS, 2);
10747137cea0SPyun YongHyeon 		pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
107541eb5ac3SMarcel Moolenaar 		if ((if_getcapenable(ifp) & IFCAP_WOL_MAGIC) != 0) {
10767137cea0SPyun YongHyeon 			/* Request PME. */
10777137cea0SPyun YongHyeon 			pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
10787137cea0SPyun YongHyeon 			sc->flags |= FXP_FLAG_WOL;
10797137cea0SPyun YongHyeon 			/* Reconfigure hardware to accept magic frames. */
108041eb5ac3SMarcel Moolenaar 			if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
10815506afefSPyun YongHyeon 			fxp_init_body(sc, 0);
10827137cea0SPyun YongHyeon 		}
10837137cea0SPyun YongHyeon 		pci_write_config(sc->dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
10847137cea0SPyun YongHyeon 	}
10857dced78aSDavid Greenman 	fxp_stop(sc);
10867dced78aSDavid Greenman 
10877dced78aSDavid Greenman 	sc->suspended = 1;
10887dced78aSDavid Greenman 
10894953bccaSNate Lawson 	FXP_UNLOCK(sc);
1090f7788e8eSJonathan Lemon 	return (0);
10917dced78aSDavid Greenman }
10927dced78aSDavid Greenman 
10937dced78aSDavid Greenman /*
109467ba6566SWarner Losh  * Device resume routine. re-enable busmastering, and restart the interface if
10957dced78aSDavid Greenman  * appropriate.
10967dced78aSDavid Greenman  */
10977dced78aSDavid Greenman static int
10987dced78aSDavid Greenman fxp_resume(device_t dev)
10997dced78aSDavid Greenman {
11007dced78aSDavid Greenman 	struct fxp_softc *sc = device_get_softc(dev);
110141eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
11027137cea0SPyun YongHyeon 	int pmc;
11037137cea0SPyun YongHyeon 	uint16_t pmstat;
11047dced78aSDavid Greenman 
11054953bccaSNate Lawson 	FXP_LOCK(sc);
11067dced78aSDavid Greenman 
11073b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->dev, PCIY_PMG, &pmc) == 0) {
11087137cea0SPyun YongHyeon 		sc->flags &= ~FXP_FLAG_WOL;
11097137cea0SPyun YongHyeon 		pmstat = pci_read_config(sc->dev, pmc + PCIR_POWER_STATUS, 2);
11107137cea0SPyun YongHyeon 		/* Disable PME and clear PME status. */
11117137cea0SPyun YongHyeon 		pmstat &= ~PCIM_PSTAT_PMEENABLE;
11127137cea0SPyun YongHyeon 		pci_write_config(sc->dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
1113af75b654SPyun YongHyeon 		if ((sc->flags & FXP_FLAG_WOLCAP) != 0)
1114af75b654SPyun YongHyeon 			CSR_WRITE_1(sc, FXP_CSR_PMDR,
1115af75b654SPyun YongHyeon 			    CSR_READ_1(sc, FXP_CSR_PMDR));
11167137cea0SPyun YongHyeon 	}
11177137cea0SPyun YongHyeon 
11187dced78aSDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
11197dced78aSDavid Greenman 	DELAY(10);
11207dced78aSDavid Greenman 
11217dced78aSDavid Greenman 	/* reinitialize interface if necessary */
112241eb5ac3SMarcel Moolenaar 	if (if_getflags(ifp) & IFF_UP)
11231845b5c3SMarius Strobl 		fxp_init_body(sc, 1);
11247dced78aSDavid Greenman 
11257dced78aSDavid Greenman 	sc->suspended = 0;
11267dced78aSDavid Greenman 
11274953bccaSNate Lawson 	FXP_UNLOCK(sc);
1128ba8c6fd5SDavid Greenman 	return (0);
1129f7788e8eSJonathan Lemon }
1130ba8c6fd5SDavid Greenman 
113100c4116bSJonathan Lemon static void
113200c4116bSJonathan Lemon fxp_eeprom_shiftin(struct fxp_softc *sc, int data, int length)
113300c4116bSJonathan Lemon {
113474d1ed23SMaxime Henrion 	uint16_t reg;
113500c4116bSJonathan Lemon 	int x;
113600c4116bSJonathan Lemon 
113700c4116bSJonathan Lemon 	/*
113800c4116bSJonathan Lemon 	 * Shift in data.
113900c4116bSJonathan Lemon 	 */
114000c4116bSJonathan Lemon 	for (x = 1 << (length - 1); x; x >>= 1) {
114100c4116bSJonathan Lemon 		if (data & x)
114200c4116bSJonathan Lemon 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
114300c4116bSJonathan Lemon 		else
114400c4116bSJonathan Lemon 			reg = FXP_EEPROM_EECS;
114500c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
114600c4116bSJonathan Lemon 		DELAY(1);
114700c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
114800c4116bSJonathan Lemon 		DELAY(1);
114900c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
115000c4116bSJonathan Lemon 		DELAY(1);
115100c4116bSJonathan Lemon 	}
115200c4116bSJonathan Lemon }
115300c4116bSJonathan Lemon 
1154f7788e8eSJonathan Lemon /*
1155f7788e8eSJonathan Lemon  * Read from the serial EEPROM. Basically, you manually shift in
1156f7788e8eSJonathan Lemon  * the read opcode (one bit at a time) and then shift in the address,
1157f7788e8eSJonathan Lemon  * and then you shift out the data (all of this one bit at a time).
1158f7788e8eSJonathan Lemon  * The word size is 16 bits, so you have to provide the address for
1159f7788e8eSJonathan Lemon  * every 16 bits of data.
1160f7788e8eSJonathan Lemon  */
116174d1ed23SMaxime Henrion static uint16_t
1162f7788e8eSJonathan Lemon fxp_eeprom_getword(struct fxp_softc *sc, int offset, int autosize)
1163f7788e8eSJonathan Lemon {
116474d1ed23SMaxime Henrion 	uint16_t reg, data;
1165f7788e8eSJonathan Lemon 	int x;
1166ba8c6fd5SDavid Greenman 
1167f7788e8eSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
1168f7788e8eSJonathan Lemon 	/*
1169f7788e8eSJonathan Lemon 	 * Shift in read opcode.
1170f7788e8eSJonathan Lemon 	 */
117100c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3);
1172f7788e8eSJonathan Lemon 	/*
1173f7788e8eSJonathan Lemon 	 * Shift in address.
1174f7788e8eSJonathan Lemon 	 */
1175f7788e8eSJonathan Lemon 	data = 0;
1176f7788e8eSJonathan Lemon 	for (x = 1 << (sc->eeprom_size - 1); x; x >>= 1) {
1177f7788e8eSJonathan Lemon 		if (offset & x)
1178f7788e8eSJonathan Lemon 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
1179f7788e8eSJonathan Lemon 		else
1180f7788e8eSJonathan Lemon 			reg = FXP_EEPROM_EECS;
1181f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1182f7788e8eSJonathan Lemon 		DELAY(1);
1183f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
1184f7788e8eSJonathan Lemon 		DELAY(1);
1185f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1186f7788e8eSJonathan Lemon 		DELAY(1);
1187f7788e8eSJonathan Lemon 		reg = CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO;
1188f7788e8eSJonathan Lemon 		data++;
1189f7788e8eSJonathan Lemon 		if (autosize && reg == 0) {
1190f7788e8eSJonathan Lemon 			sc->eeprom_size = data;
1191f7788e8eSJonathan Lemon 			break;
1192f7788e8eSJonathan Lemon 		}
1193f7788e8eSJonathan Lemon 	}
1194f7788e8eSJonathan Lemon 	/*
1195f7788e8eSJonathan Lemon 	 * Shift out data.
1196f7788e8eSJonathan Lemon 	 */
1197f7788e8eSJonathan Lemon 	data = 0;
1198f7788e8eSJonathan Lemon 	reg = FXP_EEPROM_EECS;
1199f7788e8eSJonathan Lemon 	for (x = 1 << 15; x; x >>= 1) {
1200f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
1201f7788e8eSJonathan Lemon 		DELAY(1);
1202f7788e8eSJonathan Lemon 		if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO)
1203f7788e8eSJonathan Lemon 			data |= x;
1204f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1205f7788e8eSJonathan Lemon 		DELAY(1);
1206f7788e8eSJonathan Lemon 	}
1207f7788e8eSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
1208f7788e8eSJonathan Lemon 	DELAY(1);
1209f7788e8eSJonathan Lemon 
1210f7788e8eSJonathan Lemon 	return (data);
1211ba8c6fd5SDavid Greenman }
1212ba8c6fd5SDavid Greenman 
121300c4116bSJonathan Lemon static void
121474d1ed23SMaxime Henrion fxp_eeprom_putword(struct fxp_softc *sc, int offset, uint16_t data)
121500c4116bSJonathan Lemon {
121600c4116bSJonathan Lemon 	int i;
121700c4116bSJonathan Lemon 
121800c4116bSJonathan Lemon 	/*
121900c4116bSJonathan Lemon 	 * Erase/write enable.
122000c4116bSJonathan Lemon 	 */
122100c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
122200c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x4, 3);
122300c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x03 << (sc->eeprom_size - 2), sc->eeprom_size);
122400c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
122500c4116bSJonathan Lemon 	DELAY(1);
122600c4116bSJonathan Lemon 	/*
122700c4116bSJonathan Lemon 	 * Shift in write opcode, address, data.
122800c4116bSJonathan Lemon 	 */
122900c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
123000c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_WRITE, 3);
123100c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, offset, sc->eeprom_size);
123200c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, data, 16);
123300c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
123400c4116bSJonathan Lemon 	DELAY(1);
123500c4116bSJonathan Lemon 	/*
123600c4116bSJonathan Lemon 	 * Wait for EEPROM to finish up.
123700c4116bSJonathan Lemon 	 */
123800c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
123900c4116bSJonathan Lemon 	DELAY(1);
124000c4116bSJonathan Lemon 	for (i = 0; i < 1000; i++) {
124100c4116bSJonathan Lemon 		if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO)
124200c4116bSJonathan Lemon 			break;
124300c4116bSJonathan Lemon 		DELAY(50);
124400c4116bSJonathan Lemon 	}
124500c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
124600c4116bSJonathan Lemon 	DELAY(1);
124700c4116bSJonathan Lemon 	/*
124800c4116bSJonathan Lemon 	 * Erase/write disable.
124900c4116bSJonathan Lemon 	 */
125000c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
125100c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x4, 3);
125200c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0, sc->eeprom_size);
125300c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
125400c4116bSJonathan Lemon 	DELAY(1);
125500c4116bSJonathan Lemon }
125600c4116bSJonathan Lemon 
1257ba8c6fd5SDavid Greenman /*
1258e9bf2fa7SDavid Greenman  * From NetBSD:
1259e9bf2fa7SDavid Greenman  *
1260e9bf2fa7SDavid Greenman  * Figure out EEPROM size.
1261e9bf2fa7SDavid Greenman  *
1262e9bf2fa7SDavid Greenman  * 559's can have either 64-word or 256-word EEPROMs, the 558
1263e9bf2fa7SDavid Greenman  * datasheet only talks about 64-word EEPROMs, and the 557 datasheet
1264453130d9SPedro F. Giffuni  * talks about the existence of 16 to 256 word EEPROMs.
1265e9bf2fa7SDavid Greenman  *
1266e9bf2fa7SDavid Greenman  * The only known sizes are 64 and 256, where the 256 version is used
1267e9bf2fa7SDavid Greenman  * by CardBus cards to store CIS information.
1268e9bf2fa7SDavid Greenman  *
1269e9bf2fa7SDavid Greenman  * The address is shifted in msb-to-lsb, and after the last
1270e9bf2fa7SDavid Greenman  * address-bit the EEPROM is supposed to output a `dummy zero' bit,
1271e9bf2fa7SDavid Greenman  * after which follows the actual data. We try to detect this zero, by
1272e9bf2fa7SDavid Greenman  * probing the data-out bit in the EEPROM control register just after
1273e9bf2fa7SDavid Greenman  * having shifted in a bit. If the bit is zero, we assume we've
1274e9bf2fa7SDavid Greenman  * shifted enough address bits. The data-out should be tri-state,
1275e9bf2fa7SDavid Greenman  * before this, which should translate to a logical one.
1276e9bf2fa7SDavid Greenman  */
1277e9bf2fa7SDavid Greenman static void
1278f7788e8eSJonathan Lemon fxp_autosize_eeprom(struct fxp_softc *sc)
1279e9bf2fa7SDavid Greenman {
1280e9bf2fa7SDavid Greenman 
1281f7788e8eSJonathan Lemon 	/* guess maximum size of 256 words */
1282f7788e8eSJonathan Lemon 	sc->eeprom_size = 8;
1283f7788e8eSJonathan Lemon 
1284f7788e8eSJonathan Lemon 	/* autosize */
1285f7788e8eSJonathan Lemon 	(void) fxp_eeprom_getword(sc, 0, 1);
1286e9bf2fa7SDavid Greenman }
1287f7788e8eSJonathan Lemon 
1288ba8c6fd5SDavid Greenman static void
1289f7788e8eSJonathan Lemon fxp_read_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words)
1290ba8c6fd5SDavid Greenman {
1291f7788e8eSJonathan Lemon 	int i;
1292ba8c6fd5SDavid Greenman 
1293f7788e8eSJonathan Lemon 	for (i = 0; i < words; i++)
1294f7788e8eSJonathan Lemon 		data[i] = fxp_eeprom_getword(sc, offset + i, 0);
1295ba8c6fd5SDavid Greenman }
1296ba8c6fd5SDavid Greenman 
129700c4116bSJonathan Lemon static void
129800c4116bSJonathan Lemon fxp_write_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words)
129900c4116bSJonathan Lemon {
130000c4116bSJonathan Lemon 	int i;
130100c4116bSJonathan Lemon 
130200c4116bSJonathan Lemon 	for (i = 0; i < words; i++)
130300c4116bSJonathan Lemon 		fxp_eeprom_putword(sc, offset + i, data[i]);
130400c4116bSJonathan Lemon }
130500c4116bSJonathan Lemon 
13068262183eSPyun YongHyeon static void
13078262183eSPyun YongHyeon fxp_load_eeprom(struct fxp_softc *sc)
13088262183eSPyun YongHyeon {
13098262183eSPyun YongHyeon 	int i;
13108262183eSPyun YongHyeon 	uint16_t cksum;
13118262183eSPyun YongHyeon 
13128262183eSPyun YongHyeon 	fxp_read_eeprom(sc, sc->eeprom, 0, 1 << sc->eeprom_size);
13138262183eSPyun YongHyeon 	cksum = 0;
13148262183eSPyun YongHyeon 	for (i = 0; i < (1 << sc->eeprom_size) - 1; i++)
13158262183eSPyun YongHyeon 		cksum += sc->eeprom[i];
13168262183eSPyun YongHyeon 	cksum = 0xBABA - cksum;
13178262183eSPyun YongHyeon 	if (cksum != sc->eeprom[(1 << sc->eeprom_size) - 1])
13188262183eSPyun YongHyeon 		device_printf(sc->dev,
13198262183eSPyun YongHyeon 		    "EEPROM checksum mismatch! (0x%04x -> 0x%04x)\n",
13208262183eSPyun YongHyeon 		    cksum, sc->eeprom[(1 << sc->eeprom_size) - 1]);
13218262183eSPyun YongHyeon }
13228262183eSPyun YongHyeon 
1323a17c678eSDavid Greenman /*
13244953bccaSNate Lawson  * Grab the softc lock and call the real fxp_start_body() routine
1325a17c678eSDavid Greenman  */
1326a17c678eSDavid Greenman static void
132741eb5ac3SMarcel Moolenaar fxp_start(if_t ifp)
1328a17c678eSDavid Greenman {
132941eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
13304953bccaSNate Lawson 
13314953bccaSNate Lawson 	FXP_LOCK(sc);
13324953bccaSNate Lawson 	fxp_start_body(ifp);
13334953bccaSNate Lawson 	FXP_UNLOCK(sc);
13344953bccaSNate Lawson }
13354953bccaSNate Lawson 
13364953bccaSNate Lawson /*
13374953bccaSNate Lawson  * Start packet transmission on the interface.
13384953bccaSNate Lawson  * This routine must be called with the softc lock held, and is an
13394953bccaSNate Lawson  * internal entry point only.
13404953bccaSNate Lawson  */
13414953bccaSNate Lawson static void
134241eb5ac3SMarcel Moolenaar fxp_start_body(if_t ifp)
13434953bccaSNate Lawson {
134441eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
1345b2badf02SMaxime Henrion 	struct mbuf *mb_head;
13464e53f837SPyun YongHyeon 	int txqueued;
1347a17c678eSDavid Greenman 
134867fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
134940c20505SMaxime Henrion 
135041eb5ac3SMarcel Moolenaar 	if ((if_getdrvflags(ifp) & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
1351c109e385SPyun YongHyeon 	    IFF_DRV_RUNNING)
1352c109e385SPyun YongHyeon 		return;
1353c109e385SPyun YongHyeon 
13544e53f837SPyun YongHyeon 	if (sc->tx_queued > FXP_NTXCB_HIWAT)
13554e53f837SPyun YongHyeon 		fxp_txeof(sc);
1356483b9871SDavid Greenman 	/*
1357483b9871SDavid Greenman 	 * We're finished if there is nothing more to add to the list or if
1358483b9871SDavid Greenman 	 * we're all filled up with buffers to transmit.
13593114fdb4SDavid Greenman 	 * NOTE: One TxCB is reserved to guarantee that fxp_mc_setup() can add
13603114fdb4SDavid Greenman 	 *       a NOP command when needed.
1361483b9871SDavid Greenman 	 */
136240c20505SMaxime Henrion 	txqueued = 0;
136341eb5ac3SMarcel Moolenaar 	while (!if_sendq_empty(ifp) && sc->tx_queued < FXP_NTXCB - 1) {
1364483b9871SDavid Greenman 
1365dfe61cf1SDavid Greenman 		/*
1366dfe61cf1SDavid Greenman 		 * Grab a packet to transmit.
1367dfe61cf1SDavid Greenman 		 */
136841eb5ac3SMarcel Moolenaar 		mb_head = if_dequeue(ifp);
13697929aa03SMax Laier 		if (mb_head == NULL)
13707929aa03SMax Laier 			break;
1371a17c678eSDavid Greenman 
13724e53f837SPyun YongHyeon 		if (fxp_encap(sc, &mb_head)) {
13734e53f837SPyun YongHyeon 			if (mb_head == NULL)
137440c20505SMaxime Henrion 				break;
137541eb5ac3SMarcel Moolenaar 			if_sendq_prepend(ifp, mb_head);
137641eb5ac3SMarcel Moolenaar 			if_setdrvflagbits(ifp, IFF_DRV_OACTIVE, 0);
137740c20505SMaxime Henrion 		}
13784e53f837SPyun YongHyeon 		txqueued++;
13794e53f837SPyun YongHyeon 		/*
13804e53f837SPyun YongHyeon 		 * Pass packet to bpf if there is a listener.
13814e53f837SPyun YongHyeon 		 */
138241eb5ac3SMarcel Moolenaar 		if_bpfmtap(ifp, mb_head);
13834e53f837SPyun YongHyeon 	}
138440c20505SMaxime Henrion 
138540c20505SMaxime Henrion 	/*
138640c20505SMaxime Henrion 	 * We're finished. If we added to the list, issue a RESUME to get DMA
138740c20505SMaxime Henrion 	 * going again if suspended.
138840c20505SMaxime Henrion 	 */
13894e53f837SPyun YongHyeon 	if (txqueued > 0) {
1390a2057a72SPyun YongHyeon 		bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
1391a2057a72SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
139240c20505SMaxime Henrion 		fxp_scb_wait(sc);
139340c20505SMaxime Henrion 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME);
13944e53f837SPyun YongHyeon 		/*
13954e53f837SPyun YongHyeon 		 * Set a 5 second timer just in case we don't hear
13964e53f837SPyun YongHyeon 		 * from the card again.
13974e53f837SPyun YongHyeon 		 */
13984e53f837SPyun YongHyeon 		sc->watchdog_timer = 5;
139940c20505SMaxime Henrion 	}
140040c20505SMaxime Henrion }
140140c20505SMaxime Henrion 
140240c20505SMaxime Henrion static int
14034e53f837SPyun YongHyeon fxp_encap(struct fxp_softc *sc, struct mbuf **m_head)
140440c20505SMaxime Henrion {
140540c20505SMaxime Henrion 	struct mbuf *m;
140640c20505SMaxime Henrion 	struct fxp_tx *txp;
140740c20505SMaxime Henrion 	struct fxp_cb_tx *cbp;
1408c21e84e4SPyun YongHyeon 	struct tcphdr *tcp;
140940c20505SMaxime Henrion 	bus_dma_segment_t segs[FXP_NTXSEG];
1410c21e84e4SPyun YongHyeon 	int error, i, nseg, tcp_payload;
141140c20505SMaxime Henrion 
141240c20505SMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
141340c20505SMaxime Henrion 
1414c21e84e4SPyun YongHyeon 	tcp_payload = 0;
1415c21e84e4SPyun YongHyeon 	tcp = NULL;
1416dfe61cf1SDavid Greenman 	/*
1417483b9871SDavid Greenman 	 * Get pointer to next available tx desc.
1418dfe61cf1SDavid Greenman 	 */
1419b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_last->tx_next;
1420c8bca6dcSBill Paul 
1421c8bca6dcSBill Paul 	/*
1422a35e7eaaSDon Lewis 	 * A note in Appendix B of the Intel 8255x 10/100 Mbps
1423a35e7eaaSDon Lewis 	 * Ethernet Controller Family Open Source Software
1424a35e7eaaSDon Lewis 	 * Developer Manual says:
1425a35e7eaaSDon Lewis 	 *   Using software parsing is only allowed with legal
1426a35e7eaaSDon Lewis 	 *   TCP/IP or UDP/IP packets.
1427a35e7eaaSDon Lewis 	 *   ...
1428a35e7eaaSDon Lewis 	 *   For all other datagrams, hardware parsing must
1429a35e7eaaSDon Lewis 	 *   be used.
1430a35e7eaaSDon Lewis 	 * Software parsing appears to truncate ICMP and
1431a35e7eaaSDon Lewis 	 * fragmented UDP packets that contain one to three
1432a35e7eaaSDon Lewis 	 * bytes in the second (and final) mbuf of the packet.
1433a35e7eaaSDon Lewis 	 */
1434a35e7eaaSDon Lewis 	if (sc->flags & FXP_FLAG_EXT_RFA)
1435a35e7eaaSDon Lewis 		txp->tx_cb->ipcb_ip_activation_high =
1436a35e7eaaSDon Lewis 		    FXP_IPCB_HARDWAREPARSING_ENABLE;
1437a35e7eaaSDon Lewis 
14384e53f837SPyun YongHyeon 	m = *m_head;
1439c21e84e4SPyun YongHyeon 	if (m->m_pkthdr.csum_flags & CSUM_TSO) {
1440c21e84e4SPyun YongHyeon 		/*
1441c21e84e4SPyun YongHyeon 		 * 82550/82551 requires ethernet/IP/TCP headers must be
1442c21e84e4SPyun YongHyeon 		 * contained in the first active transmit buffer.
1443c21e84e4SPyun YongHyeon 		 */
1444c21e84e4SPyun YongHyeon 		struct ether_header *eh;
1445c21e84e4SPyun YongHyeon 		struct ip *ip;
1446c21e84e4SPyun YongHyeon 		uint32_t ip_off, poff;
1447c21e84e4SPyun YongHyeon 
1448c21e84e4SPyun YongHyeon 		if (M_WRITABLE(*m_head) == 0) {
1449c21e84e4SPyun YongHyeon 			/* Get a writable copy. */
1450c6499eccSGleb Smirnoff 			m = m_dup(*m_head, M_NOWAIT);
1451c21e84e4SPyun YongHyeon 			m_freem(*m_head);
1452c21e84e4SPyun YongHyeon 			if (m == NULL) {
1453c21e84e4SPyun YongHyeon 				*m_head = NULL;
1454c21e84e4SPyun YongHyeon 				return (ENOBUFS);
1455c21e84e4SPyun YongHyeon 			}
1456c21e84e4SPyun YongHyeon 			*m_head = m;
1457c21e84e4SPyun YongHyeon 		}
1458c21e84e4SPyun YongHyeon 		ip_off = sizeof(struct ether_header);
1459c21e84e4SPyun YongHyeon 		m = m_pullup(*m_head, ip_off);
1460c21e84e4SPyun YongHyeon 		if (m == NULL) {
1461c21e84e4SPyun YongHyeon 			*m_head = NULL;
1462c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1463c21e84e4SPyun YongHyeon 		}
1464c21e84e4SPyun YongHyeon 		eh = mtod(m, struct ether_header *);
1465c21e84e4SPyun YongHyeon 		/* Check the existence of VLAN tag. */
1466c21e84e4SPyun YongHyeon 		if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
1467c21e84e4SPyun YongHyeon 			ip_off = sizeof(struct ether_vlan_header);
1468c21e84e4SPyun YongHyeon 			m = m_pullup(m, ip_off);
1469c21e84e4SPyun YongHyeon 			if (m == NULL) {
1470c21e84e4SPyun YongHyeon 				*m_head = NULL;
1471c21e84e4SPyun YongHyeon 				return (ENOBUFS);
1472c21e84e4SPyun YongHyeon 			}
1473c21e84e4SPyun YongHyeon 		}
1474c21e84e4SPyun YongHyeon 		m = m_pullup(m, ip_off + sizeof(struct ip));
1475c21e84e4SPyun YongHyeon 		if (m == NULL) {
1476c21e84e4SPyun YongHyeon 			*m_head = NULL;
1477c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1478c21e84e4SPyun YongHyeon 		}
1479c21e84e4SPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
1480c21e84e4SPyun YongHyeon 		poff = ip_off + (ip->ip_hl << 2);
1481c21e84e4SPyun YongHyeon 		m = m_pullup(m, poff + sizeof(struct tcphdr));
1482c21e84e4SPyun YongHyeon 		if (m == NULL) {
1483c21e84e4SPyun YongHyeon 			*m_head = NULL;
1484c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1485c21e84e4SPyun YongHyeon 		}
1486c21e84e4SPyun YongHyeon 		tcp = (struct tcphdr *)(mtod(m, char *) + poff);
1487cbecedb2SPyun YongHyeon 		m = m_pullup(m, poff + (tcp->th_off << 2));
1488c21e84e4SPyun YongHyeon 		if (m == NULL) {
1489c21e84e4SPyun YongHyeon 			*m_head = NULL;
1490c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1491c21e84e4SPyun YongHyeon 		}
1492c21e84e4SPyun YongHyeon 
1493c21e84e4SPyun YongHyeon 		/*
1494c21e84e4SPyun YongHyeon 		 * Since 82550/82551 doesn't modify IP length and pseudo
1495c21e84e4SPyun YongHyeon 		 * checksum in the first frame driver should compute it.
1496c21e84e4SPyun YongHyeon 		 */
149796486faaSPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
149896486faaSPyun YongHyeon 		tcp = (struct tcphdr *)(mtod(m, char *) + poff);
1499c21e84e4SPyun YongHyeon 		ip->ip_sum = 0;
15000685c824SPyun YongHyeon 		ip->ip_len = htons(m->m_pkthdr.tso_segsz + (ip->ip_hl << 2) +
15010685c824SPyun YongHyeon 		    (tcp->th_off << 2));
1502c21e84e4SPyun YongHyeon 		tcp->th_sum = in_pseudo(ip->ip_src.s_addr, ip->ip_dst.s_addr,
1503c21e84e4SPyun YongHyeon 		    htons(IPPROTO_TCP + (tcp->th_off << 2) +
1504c21e84e4SPyun YongHyeon 		    m->m_pkthdr.tso_segsz));
1505c21e84e4SPyun YongHyeon 		/* Compute total TCP payload. */
1506c21e84e4SPyun YongHyeon 		tcp_payload = m->m_pkthdr.len - ip_off - (ip->ip_hl << 2);
1507c21e84e4SPyun YongHyeon 		tcp_payload -= tcp->th_off << 2;
1508c21e84e4SPyun YongHyeon 		*m_head = m;
15096da6d0a9SPyun YongHyeon 	} else if (m->m_pkthdr.csum_flags & FXP_CSUM_FEATURES) {
15106da6d0a9SPyun YongHyeon 		/*
15116da6d0a9SPyun YongHyeon 		 * Deal with TCP/IP checksum offload. Note that
15126da6d0a9SPyun YongHyeon 		 * in order for TCP checksum offload to work,
15136da6d0a9SPyun YongHyeon 		 * the pseudo header checksum must have already
15146da6d0a9SPyun YongHyeon 		 * been computed and stored in the checksum field
15156da6d0a9SPyun YongHyeon 		 * in the TCP header. The stack should have
15166da6d0a9SPyun YongHyeon 		 * already done this for us.
15176da6d0a9SPyun YongHyeon 		 */
15186da6d0a9SPyun YongHyeon 		txp->tx_cb->ipcb_ip_schedule = FXP_IPCB_TCPUDP_CHECKSUM_ENABLE;
15196da6d0a9SPyun YongHyeon 		if (m->m_pkthdr.csum_flags & CSUM_TCP)
15206da6d0a9SPyun YongHyeon 			txp->tx_cb->ipcb_ip_schedule |= FXP_IPCB_TCP_PACKET;
15216da6d0a9SPyun YongHyeon 
15226da6d0a9SPyun YongHyeon #ifdef FXP_IP_CSUM_WAR
15236da6d0a9SPyun YongHyeon 		/*
15246da6d0a9SPyun YongHyeon 		 * XXX The 82550 chip appears to have trouble
15256da6d0a9SPyun YongHyeon 		 * dealing with IP header checksums in very small
15266da6d0a9SPyun YongHyeon 		 * datagrams, namely fragments from 1 to 3 bytes
15276da6d0a9SPyun YongHyeon 		 * in size. For example, say you want to transmit
15286da6d0a9SPyun YongHyeon 		 * a UDP packet of 1473 bytes. The packet will be
15296da6d0a9SPyun YongHyeon 		 * fragmented over two IP datagrams, the latter
15306da6d0a9SPyun YongHyeon 		 * containing only one byte of data. The 82550 will
15316da6d0a9SPyun YongHyeon 		 * botch the header checksum on the 1-byte fragment.
15326da6d0a9SPyun YongHyeon 		 * As long as the datagram contains 4 or more bytes
15336da6d0a9SPyun YongHyeon 		 * of data, you're ok.
15346da6d0a9SPyun YongHyeon 		 *
15356da6d0a9SPyun YongHyeon                  * The following code attempts to work around this
15366da6d0a9SPyun YongHyeon 		 * problem: if the datagram is less than 38 bytes
15376da6d0a9SPyun YongHyeon 		 * in size (14 bytes ether header, 20 bytes IP header,
15386da6d0a9SPyun YongHyeon 		 * plus 4 bytes of data), we punt and compute the IP
15396da6d0a9SPyun YongHyeon 		 * header checksum by hand. This workaround doesn't
15406da6d0a9SPyun YongHyeon 		 * work very well, however, since it can be fooled
15416da6d0a9SPyun YongHyeon 		 * by things like VLAN tags and IP options that make
15426da6d0a9SPyun YongHyeon 		 * the header sizes/offsets vary.
15436da6d0a9SPyun YongHyeon 		 */
15446da6d0a9SPyun YongHyeon 
15456da6d0a9SPyun YongHyeon 		if (m->m_pkthdr.csum_flags & CSUM_IP) {
15466da6d0a9SPyun YongHyeon 			if (m->m_pkthdr.len < 38) {
15476da6d0a9SPyun YongHyeon 				struct ip *ip;
15486da6d0a9SPyun YongHyeon 				m->m_data += ETHER_HDR_LEN;
15496da6d0a9SPyun YongHyeon 				ip = mtod(m, struct ip *);
15506da6d0a9SPyun YongHyeon 				ip->ip_sum = in_cksum(m, ip->ip_hl << 2);
15516da6d0a9SPyun YongHyeon 				m->m_data -= ETHER_HDR_LEN;
15526da6d0a9SPyun YongHyeon 				m->m_pkthdr.csum_flags &= ~CSUM_IP;
15536da6d0a9SPyun YongHyeon 			} else {
15546da6d0a9SPyun YongHyeon 				txp->tx_cb->ipcb_ip_activation_high =
15556da6d0a9SPyun YongHyeon 				    FXP_IPCB_HARDWAREPARSING_ENABLE;
15566da6d0a9SPyun YongHyeon 				txp->tx_cb->ipcb_ip_schedule |=
15576da6d0a9SPyun YongHyeon 				    FXP_IPCB_IP_CHECKSUM_ENABLE;
15586da6d0a9SPyun YongHyeon 			}
15596da6d0a9SPyun YongHyeon 		}
15606da6d0a9SPyun YongHyeon #endif
1561c21e84e4SPyun YongHyeon 	}
1562c21e84e4SPyun YongHyeon 
1563a2057a72SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->fxp_txmtag, txp->tx_map, *m_head,
15644e53f837SPyun YongHyeon 	    segs, &nseg, 0);
15654e53f837SPyun YongHyeon 	if (error == EFBIG) {
1566c6499eccSGleb Smirnoff 		m = m_collapse(*m_head, M_NOWAIT, sc->maxtxseg);
15674e53f837SPyun YongHyeon 		if (m == NULL) {
15684e53f837SPyun YongHyeon 			m_freem(*m_head);
15694e53f837SPyun YongHyeon 			*m_head = NULL;
15704e53f837SPyun YongHyeon 			return (ENOMEM);
15711104779bSMike Silbersack 		}
15724e53f837SPyun YongHyeon 		*m_head = m;
1573a2057a72SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->fxp_txmtag, txp->tx_map,
15744e53f837SPyun YongHyeon 		    *m_head, segs, &nseg, 0);
15754e53f837SPyun YongHyeon 		if (error != 0) {
15764e53f837SPyun YongHyeon 			m_freem(*m_head);
15774e53f837SPyun YongHyeon 			*m_head = NULL;
15784e53f837SPyun YongHyeon 			return (ENOMEM);
15794e53f837SPyun YongHyeon 		}
15804e53f837SPyun YongHyeon 	} else if (error != 0)
15814e53f837SPyun YongHyeon 		return (error);
15824e53f837SPyun YongHyeon 	if (nseg == 0) {
15834e53f837SPyun YongHyeon 		m_freem(*m_head);
15844e53f837SPyun YongHyeon 		*m_head = NULL;
15854e53f837SPyun YongHyeon 		return (EIO);
158623a0ed7cSDavid Greenman 	}
158723a0ed7cSDavid Greenman 
158840c20505SMaxime Henrion 	KASSERT(nseg <= sc->maxtxseg, ("too many DMA segments"));
1589a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map, BUS_DMASYNC_PREWRITE);
1590b2badf02SMaxime Henrion 
159140c20505SMaxime Henrion 	cbp = txp->tx_cb;
159240c20505SMaxime Henrion 	for (i = 0; i < nseg; i++) {
159340c20505SMaxime Henrion 		/*
159440c20505SMaxime Henrion 		 * If this is an 82550/82551, then we're using extended
159540c20505SMaxime Henrion 		 * TxCBs _and_ we're using checksum offload. This means
159640c20505SMaxime Henrion 		 * that the TxCB is really an IPCB. One major difference
159740c20505SMaxime Henrion 		 * between the two is that with plain extended TxCBs,
159840c20505SMaxime Henrion 		 * the bottom half of the TxCB contains two entries from
159940c20505SMaxime Henrion 		 * the TBD array, whereas IPCBs contain just one entry:
160040c20505SMaxime Henrion 		 * one entry (8 bytes) has been sacrificed for the TCP/IP
160140c20505SMaxime Henrion 		 * checksum offload control bits. So to make things work
160240c20505SMaxime Henrion 		 * right, we have to start filling in the TBD array
160340c20505SMaxime Henrion 		 * starting from a different place depending on whether
160440c20505SMaxime Henrion 		 * the chip is an 82550/82551 or not.
160540c20505SMaxime Henrion 		 */
160640c20505SMaxime Henrion 		if (sc->flags & FXP_FLAG_EXT_RFA) {
160768f4ab9aSPyun YongHyeon 			cbp->tbd[i + 1].tb_addr = htole32(segs[i].ds_addr);
160868f4ab9aSPyun YongHyeon 			cbp->tbd[i + 1].tb_size = htole32(segs[i].ds_len);
160940c20505SMaxime Henrion 		} else {
161040c20505SMaxime Henrion 			cbp->tbd[i].tb_addr = htole32(segs[i].ds_addr);
161140c20505SMaxime Henrion 			cbp->tbd[i].tb_size = htole32(segs[i].ds_len);
161240c20505SMaxime Henrion 		}
161340c20505SMaxime Henrion 	}
1614c21e84e4SPyun YongHyeon 	if (sc->flags & FXP_FLAG_EXT_RFA) {
1615c21e84e4SPyun YongHyeon 		/* Configure dynamic TBD for 82550/82551. */
1616c21e84e4SPyun YongHyeon 		cbp->tbd_number = 0xFF;
161768f4ab9aSPyun YongHyeon 		cbp->tbd[nseg].tb_size |= htole32(0x8000);
1618c21e84e4SPyun YongHyeon 	} else
161940c20505SMaxime Henrion 		cbp->tbd_number = nseg;
1620c21e84e4SPyun YongHyeon 	/* Configure TSO. */
1621c21e84e4SPyun YongHyeon 	if (m->m_pkthdr.csum_flags & CSUM_TSO) {
16220e4a3d93SMark Johnston 		cbp->tbdtso.tb_size = htole32(m->m_pkthdr.tso_segsz << 16);
162368f4ab9aSPyun YongHyeon 		cbp->tbd[1].tb_size |= htole32(tcp_payload << 16);
1624c21e84e4SPyun YongHyeon 		cbp->ipcb_ip_schedule |= FXP_IPCB_LARGESEND_ENABLE |
1625c21e84e4SPyun YongHyeon 		    FXP_IPCB_IP_CHECKSUM_ENABLE |
1626c21e84e4SPyun YongHyeon 		    FXP_IPCB_TCP_PACKET |
1627c21e84e4SPyun YongHyeon 		    FXP_IPCB_TCPUDP_CHECKSUM_ENABLE;
1628c21e84e4SPyun YongHyeon 	}
1629bd4fa9d9SPyun YongHyeon 	/* Configure VLAN hardware tag insertion. */
1630bd4fa9d9SPyun YongHyeon 	if ((m->m_flags & M_VLANTAG) != 0) {
1631bd4fa9d9SPyun YongHyeon 		cbp->ipcb_vlan_id = htons(m->m_pkthdr.ether_vtag);
1632bd4fa9d9SPyun YongHyeon 		txp->tx_cb->ipcb_ip_activation_high |=
1633bd4fa9d9SPyun YongHyeon 		    FXP_IPCB_INSERTVLAN_ENABLE;
1634bd4fa9d9SPyun YongHyeon 	}
163540c20505SMaxime Henrion 
16364e53f837SPyun YongHyeon 	txp->tx_mbuf = m;
1637b2badf02SMaxime Henrion 	txp->tx_cb->cb_status = 0;
1638b2badf02SMaxime Henrion 	txp->tx_cb->byte_count = 0;
16394e53f837SPyun YongHyeon 	if (sc->tx_queued != FXP_CXINT_THRESH - 1)
1640b2badf02SMaxime Henrion 		txp->tx_cb->cb_command =
164183e6547dSMaxime Henrion 		    htole16(sc->tx_cmd | FXP_CB_COMMAND_SF |
164283e6547dSMaxime Henrion 		    FXP_CB_COMMAND_S);
16434e53f837SPyun YongHyeon 	else
1644b2badf02SMaxime Henrion 		txp->tx_cb->cb_command =
164583e6547dSMaxime Henrion 		    htole16(sc->tx_cmd | FXP_CB_COMMAND_SF |
164683e6547dSMaxime Henrion 		    FXP_CB_COMMAND_S | FXP_CB_COMMAND_I);
1647c21e84e4SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) == 0)
1648b2badf02SMaxime Henrion 		txp->tx_cb->tx_threshold = tx_threshold;
1649a17c678eSDavid Greenman 
1650a17c678eSDavid Greenman 	/*
1651483b9871SDavid Greenman 	 * Advance the end of list forward.
1652a17c678eSDavid Greenman 	 */
165340c20505SMaxime Henrion 	sc->fxp_desc.tx_last->tx_cb->cb_command &= htole16(~FXP_CB_COMMAND_S);
1654b2badf02SMaxime Henrion 	sc->fxp_desc.tx_last = txp;
1655a17c678eSDavid Greenman 
1656a17c678eSDavid Greenman 	/*
16571cd443acSDavid Greenman 	 * Advance the beginning of the list forward if there are
1658b2badf02SMaxime Henrion 	 * no other packets queued (when nothing is queued, tx_first
1659483b9871SDavid Greenman 	 * sits on the last TxCB that was sent out).
1660a17c678eSDavid Greenman 	 */
16611cd443acSDavid Greenman 	if (sc->tx_queued == 0)
1662b2badf02SMaxime Henrion 		sc->fxp_desc.tx_first = txp;
1663a17c678eSDavid Greenman 
16641cd443acSDavid Greenman 	sc->tx_queued++;
16651cd443acSDavid Greenman 
166640c20505SMaxime Henrion 	return (0);
1667a17c678eSDavid Greenman }
1668a17c678eSDavid Greenman 
1669e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
1670bd071d4dSGleb Smirnoff static poll_handler_t fxp_poll;
1671e4fc250cSLuigi Rizzo 
16721abcdbd1SAttilio Rao static int
167341eb5ac3SMarcel Moolenaar fxp_poll(if_t ifp, enum poll_cmd cmd, int count)
1674e4fc250cSLuigi Rizzo {
167541eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
167674d1ed23SMaxime Henrion 	uint8_t statack;
16771abcdbd1SAttilio Rao 	int rx_npkts = 0;
1678e4fc250cSLuigi Rizzo 
16794953bccaSNate Lawson 	FXP_LOCK(sc);
168041eb5ac3SMarcel Moolenaar 	if (!(if_getdrvflags(ifp) & IFF_DRV_RUNNING)) {
16814953bccaSNate Lawson 		FXP_UNLOCK(sc);
16821abcdbd1SAttilio Rao 		return (rx_npkts);
1683e4fc250cSLuigi Rizzo 	}
168440929967SGleb Smirnoff 
1685e4fc250cSLuigi Rizzo 	statack = FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA |
1686e4fc250cSLuigi Rizzo 	    FXP_SCB_STATACK_FR;
1687e4fc250cSLuigi Rizzo 	if (cmd == POLL_AND_CHECK_STATUS) {
168874d1ed23SMaxime Henrion 		uint8_t tmp;
16896481f301SPeter Wemm 
1690e4fc250cSLuigi Rizzo 		tmp = CSR_READ_1(sc, FXP_CSR_SCB_STATACK);
16914953bccaSNate Lawson 		if (tmp == 0xff || tmp == 0) {
16924953bccaSNate Lawson 			FXP_UNLOCK(sc);
16931abcdbd1SAttilio Rao 			return (rx_npkts); /* nothing to do */
16944953bccaSNate Lawson 		}
1695e4fc250cSLuigi Rizzo 		tmp &= ~statack;
1696e4fc250cSLuigi Rizzo 		/* ack what we can */
1697e4fc250cSLuigi Rizzo 		if (tmp != 0)
1698e4fc250cSLuigi Rizzo 			CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, tmp);
1699e4fc250cSLuigi Rizzo 		statack |= tmp;
1700e4fc250cSLuigi Rizzo 	}
17011abcdbd1SAttilio Rao 	rx_npkts = fxp_intr_body(sc, ifp, statack, count);
17024953bccaSNate Lawson 	FXP_UNLOCK(sc);
17031abcdbd1SAttilio Rao 	return (rx_npkts);
1704e4fc250cSLuigi Rizzo }
1705e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */
1706e4fc250cSLuigi Rizzo 
1707a17c678eSDavid Greenman /*
17089c7d2607SDavid Greenman  * Process interface interrupts.
1709a17c678eSDavid Greenman  */
171094927790SDavid Greenman static void
1711f7788e8eSJonathan Lemon fxp_intr(void *xsc)
1712a17c678eSDavid Greenman {
1713f7788e8eSJonathan Lemon 	struct fxp_softc *sc = xsc;
171441eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
171574d1ed23SMaxime Henrion 	uint8_t statack;
17160f4dc94cSChuck Paterson 
17174953bccaSNate Lawson 	FXP_LOCK(sc);
1718704d1965SWarner Losh 	if (sc->suspended) {
1719704d1965SWarner Losh 		FXP_UNLOCK(sc);
1720704d1965SWarner Losh 		return;
1721704d1965SWarner Losh 	}
1722704d1965SWarner Losh 
1723e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
172441eb5ac3SMarcel Moolenaar 	if (if_getcapenable(ifp) & IFCAP_POLLING) {
17254953bccaSNate Lawson 		FXP_UNLOCK(sc);
1726e4fc250cSLuigi Rizzo 		return;
17274953bccaSNate Lawson 	}
1728e4fc250cSLuigi Rizzo #endif
1729b184b38eSDavid Greenman 	while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) {
1730a17c678eSDavid Greenman 		/*
173111457bbfSJonathan Lemon 		 * It should not be possible to have all bits set; the
173211457bbfSJonathan Lemon 		 * FXP_SCB_INTR_SWI bit always returns 0 on a read.  If
173311457bbfSJonathan Lemon 		 * all bits are set, this may indicate that the card has
173411457bbfSJonathan Lemon 		 * been physically ejected, so ignore it.
173511457bbfSJonathan Lemon 		 */
17364953bccaSNate Lawson 		if (statack == 0xff) {
17374953bccaSNate Lawson 			FXP_UNLOCK(sc);
173811457bbfSJonathan Lemon 			return;
17394953bccaSNate Lawson 		}
174011457bbfSJonathan Lemon 
174111457bbfSJonathan Lemon 		/*
1742a17c678eSDavid Greenman 		 * First ACK all the interrupts in this pass.
1743a17c678eSDavid Greenman 		 */
1744ba8c6fd5SDavid Greenman 		CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
174541eb5ac3SMarcel Moolenaar 		if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0)
17464953bccaSNate Lawson 			fxp_intr_body(sc, ifp, statack, -1);
1747e4fc250cSLuigi Rizzo 	}
17484953bccaSNate Lawson 	FXP_UNLOCK(sc);
1749e4fc250cSLuigi Rizzo }
1750e4fc250cSLuigi Rizzo 
1751e4fc250cSLuigi Rizzo static void
1752b2badf02SMaxime Henrion fxp_txeof(struct fxp_softc *sc)
1753b2badf02SMaxime Henrion {
175441eb5ac3SMarcel Moolenaar 	if_t ifp;
1755b2badf02SMaxime Henrion 	struct fxp_tx *txp;
1756b2badf02SMaxime Henrion 
17574e53f837SPyun YongHyeon 	ifp = sc->ifp;
1758a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
1759a2057a72SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1760b2badf02SMaxime Henrion 	for (txp = sc->fxp_desc.tx_first; sc->tx_queued &&
176183e6547dSMaxime Henrion 	    (le16toh(txp->tx_cb->cb_status) & FXP_CB_STATUS_C) != 0;
1762b2badf02SMaxime Henrion 	    txp = txp->tx_next) {
1763b2badf02SMaxime Henrion 		if (txp->tx_mbuf != NULL) {
1764a2057a72SPyun YongHyeon 			bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map,
1765b2badf02SMaxime Henrion 			    BUS_DMASYNC_POSTWRITE);
1766a2057a72SPyun YongHyeon 			bus_dmamap_unload(sc->fxp_txmtag, txp->tx_map);
1767b2badf02SMaxime Henrion 			m_freem(txp->tx_mbuf);
1768b2badf02SMaxime Henrion 			txp->tx_mbuf = NULL;
1769b2badf02SMaxime Henrion 			/* clear this to reset csum offload bits */
1770b2badf02SMaxime Henrion 			txp->tx_cb->tbd[0].tb_addr = 0;
1771b2badf02SMaxime Henrion 		}
1772b2badf02SMaxime Henrion 		sc->tx_queued--;
177341eb5ac3SMarcel Moolenaar 		if_setdrvflagbits(ifp, 0, IFF_DRV_OACTIVE);
1774b2badf02SMaxime Henrion 	}
1775b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = txp;
1776a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
1777a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
17786b24912cSPyun YongHyeon 	if (sc->tx_queued == 0)
177925935344SPyun YongHyeon 		sc->watchdog_timer = 0;
1780b2badf02SMaxime Henrion }
1781b2badf02SMaxime Henrion 
1782b2badf02SMaxime Henrion static void
178341eb5ac3SMarcel Moolenaar fxp_rxcsum(struct fxp_softc *sc, if_t ifp, struct mbuf *m,
1784f13075afSPyun YongHyeon     uint16_t status, int pos)
1785f13075afSPyun YongHyeon {
1786f13075afSPyun YongHyeon 	struct ether_header *eh;
1787f13075afSPyun YongHyeon 	struct ip *ip;
1788f13075afSPyun YongHyeon 	struct udphdr *uh;
1789f13075afSPyun YongHyeon 	int32_t hlen, len, pktlen, temp32;
1790f13075afSPyun YongHyeon 	uint16_t csum, *opts;
1791f13075afSPyun YongHyeon 
1792f13075afSPyun YongHyeon 	if ((sc->flags & FXP_FLAG_82559_RXCSUM) == 0) {
1793f13075afSPyun YongHyeon 		if ((status & FXP_RFA_STATUS_PARSE) != 0) {
1794f13075afSPyun YongHyeon 			if (status & FXP_RFDX_CS_IP_CSUM_BIT_VALID)
1795f13075afSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
1796f13075afSPyun YongHyeon 			if (status & FXP_RFDX_CS_IP_CSUM_VALID)
1797f13075afSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
1798f13075afSPyun YongHyeon 			if ((status & FXP_RFDX_CS_TCPUDP_CSUM_BIT_VALID) &&
1799f13075afSPyun YongHyeon 			    (status & FXP_RFDX_CS_TCPUDP_CSUM_VALID)) {
1800f13075afSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_DATA_VALID |
1801f13075afSPyun YongHyeon 				    CSUM_PSEUDO_HDR;
1802f13075afSPyun YongHyeon 				m->m_pkthdr.csum_data = 0xffff;
1803f13075afSPyun YongHyeon 			}
1804f13075afSPyun YongHyeon 		}
1805f13075afSPyun YongHyeon 		return;
1806f13075afSPyun YongHyeon 	}
1807f13075afSPyun YongHyeon 
1808f13075afSPyun YongHyeon 	pktlen = m->m_pkthdr.len;
1809f13075afSPyun YongHyeon 	if (pktlen < sizeof(struct ether_header) + sizeof(struct ip))
1810f13075afSPyun YongHyeon 		return;
1811f13075afSPyun YongHyeon 	eh = mtod(m, struct ether_header *);
1812f13075afSPyun YongHyeon 	if (eh->ether_type != htons(ETHERTYPE_IP))
1813f13075afSPyun YongHyeon 		return;
1814f13075afSPyun YongHyeon 	ip = (struct ip *)(eh + 1);
1815f13075afSPyun YongHyeon 	if (ip->ip_v != IPVERSION)
1816f13075afSPyun YongHyeon 		return;
1817f13075afSPyun YongHyeon 
1818f13075afSPyun YongHyeon 	hlen = ip->ip_hl << 2;
1819f13075afSPyun YongHyeon 	pktlen -= sizeof(struct ether_header);
1820f13075afSPyun YongHyeon 	if (hlen < sizeof(struct ip))
1821f13075afSPyun YongHyeon 		return;
1822f13075afSPyun YongHyeon 	if (ntohs(ip->ip_len) < hlen)
1823f13075afSPyun YongHyeon 		return;
1824f13075afSPyun YongHyeon 	if (ntohs(ip->ip_len) != pktlen)
1825f13075afSPyun YongHyeon 		return;
1826f13075afSPyun YongHyeon 	if (ip->ip_off & htons(IP_MF | IP_OFFMASK))
1827f13075afSPyun YongHyeon 		return;	/* can't handle fragmented packet */
1828f13075afSPyun YongHyeon 
1829f13075afSPyun YongHyeon 	switch (ip->ip_p) {
1830f13075afSPyun YongHyeon 	case IPPROTO_TCP:
1831f13075afSPyun YongHyeon 		if (pktlen < (hlen + sizeof(struct tcphdr)))
1832f13075afSPyun YongHyeon 			return;
1833f13075afSPyun YongHyeon 		break;
1834f13075afSPyun YongHyeon 	case IPPROTO_UDP:
1835f13075afSPyun YongHyeon 		if (pktlen < (hlen + sizeof(struct udphdr)))
1836f13075afSPyun YongHyeon 			return;
1837f13075afSPyun YongHyeon 		uh = (struct udphdr *)((caddr_t)ip + hlen);
1838f13075afSPyun YongHyeon 		if (uh->uh_sum == 0)
1839f13075afSPyun YongHyeon 			return; /* no checksum */
1840f13075afSPyun YongHyeon 		break;
1841f13075afSPyun YongHyeon 	default:
1842f13075afSPyun YongHyeon 		return;
1843f13075afSPyun YongHyeon 	}
1844f13075afSPyun YongHyeon 	/* Extract computed checksum. */
1845f13075afSPyun YongHyeon 	csum = be16dec(mtod(m, char *) + pos);
1846f13075afSPyun YongHyeon 	/* checksum fixup for IP options */
1847f13075afSPyun YongHyeon 	len = hlen - sizeof(struct ip);
1848f13075afSPyun YongHyeon 	if (len > 0) {
1849f13075afSPyun YongHyeon 		opts = (uint16_t *)(ip + 1);
1850f13075afSPyun YongHyeon 		for (; len > 0; len -= sizeof(uint16_t), opts++) {
1851f13075afSPyun YongHyeon 			temp32 = csum - *opts;
1852f13075afSPyun YongHyeon 			temp32 = (temp32 >> 16) + (temp32 & 65535);
1853f13075afSPyun YongHyeon 			csum = temp32 & 65535;
1854f13075afSPyun YongHyeon 		}
1855f13075afSPyun YongHyeon 	}
1856f13075afSPyun YongHyeon 	m->m_pkthdr.csum_flags |= CSUM_DATA_VALID;
1857f13075afSPyun YongHyeon 	m->m_pkthdr.csum_data = csum;
1858f13075afSPyun YongHyeon }
1859f13075afSPyun YongHyeon 
18601abcdbd1SAttilio Rao static int
186141eb5ac3SMarcel Moolenaar fxp_intr_body(struct fxp_softc *sc, if_t ifp, uint8_t statack,
18624953bccaSNate Lawson     int count)
1863e4fc250cSLuigi Rizzo {
18642b5989e9SLuigi Rizzo 	struct mbuf *m;
1865b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
18662b5989e9SLuigi Rizzo 	struct fxp_rfa *rfa;
18672b5989e9SLuigi Rizzo 	int rnr = (statack & FXP_SCB_STATACK_RNR) ? 1 : 0;
18681abcdbd1SAttilio Rao 	int rx_npkts;
186960bb79ebSPyun YongHyeon 	uint16_t status;
18702b5989e9SLuigi Rizzo 
18711abcdbd1SAttilio Rao 	rx_npkts = 0;
187267fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
18731abcdbd1SAttilio Rao 
18742b5989e9SLuigi Rizzo 	if (rnr)
18750f1db1d6SMaxime Henrion 		sc->rnr++;
1876947e3815SIan Dowse #ifdef DEVICE_POLLING
1877947e3815SIan Dowse 	/* Pick up a deferred RNR condition if `count' ran out last time. */
1878947e3815SIan Dowse 	if (sc->flags & FXP_FLAG_DEFERRED_RNR) {
1879947e3815SIan Dowse 		sc->flags &= ~FXP_FLAG_DEFERRED_RNR;
1880947e3815SIan Dowse 		rnr = 1;
1881947e3815SIan Dowse 	}
1882947e3815SIan Dowse #endif
1883a17c678eSDavid Greenman 
1884a17c678eSDavid Greenman 	/*
18853114fdb4SDavid Greenman 	 * Free any finished transmit mbuf chains.
188606936301SBill Paul 	 *
188706936301SBill Paul 	 * Handle the CNA event likt a CXTNO event. It used to
188806936301SBill Paul 	 * be that this event (control unit not ready) was not
188906936301SBill Paul 	 * encountered, but it is now with the SMPng modifications.
189006936301SBill Paul 	 * The exact sequence of events that occur when the interface
189106936301SBill Paul 	 * is brought up are different now, and if this event
189206936301SBill Paul 	 * goes unhandled, the configuration/rxfilter setup sequence
189306936301SBill Paul 	 * can stall for several seconds. The result is that no
189406936301SBill Paul 	 * packets go out onto the wire for about 5 to 10 seconds
189506936301SBill Paul 	 * after the interface is ifconfig'ed for the first time.
18963114fdb4SDavid Greenman 	 */
18974e53f837SPyun YongHyeon 	if (statack & (FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA))
1898b2badf02SMaxime Henrion 		fxp_txeof(sc);
18993114fdb4SDavid Greenman 
19003114fdb4SDavid Greenman 	/*
19013114fdb4SDavid Greenman 	 * Try to start more packets transmitting.
19023114fdb4SDavid Greenman 	 */
190341eb5ac3SMarcel Moolenaar 	if (!if_sendq_empty(ifp))
19044953bccaSNate Lawson 		fxp_start_body(ifp);
19052b5989e9SLuigi Rizzo 
19062b5989e9SLuigi Rizzo 	/*
19072b5989e9SLuigi Rizzo 	 * Just return if nothing happened on the receive side.
19082b5989e9SLuigi Rizzo 	 */
1909947e3815SIan Dowse 	if (!rnr && (statack & FXP_SCB_STATACK_FR) == 0)
19101abcdbd1SAttilio Rao 		return (rx_npkts);
19112b5989e9SLuigi Rizzo 
19123114fdb4SDavid Greenman 	/*
1913a17c678eSDavid Greenman 	 * Process receiver interrupts. If a no-resource (RNR)
1914a17c678eSDavid Greenman 	 * condition exists, get whatever packets we can and
1915a17c678eSDavid Greenman 	 * re-start the receiver.
1916947e3815SIan Dowse 	 *
19172b5989e9SLuigi Rizzo 	 * When using polling, we do not process the list to completion,
19182b5989e9SLuigi Rizzo 	 * so when we get an RNR interrupt we must defer the restart
19192b5989e9SLuigi Rizzo 	 * until we hit the last buffer with the C bit set.
19202b5989e9SLuigi Rizzo 	 * If we run out of cycles and rfa_headm has the C bit set,
1921947e3815SIan Dowse 	 * record the pending RNR in the FXP_FLAG_DEFERRED_RNR flag so
1922947e3815SIan Dowse 	 * that the info will be used in the subsequent polling cycle.
1923a17c678eSDavid Greenman 	 */
19242b5989e9SLuigi Rizzo 	for (;;) {
1925b2badf02SMaxime Henrion 		rxp = sc->fxp_desc.rx_head;
1926b2badf02SMaxime Henrion 		m = rxp->rx_mbuf;
1927ba8c6fd5SDavid Greenman 		rfa = (struct fxp_rfa *)(m->m_ext.ext_buf +
1928ba8c6fd5SDavid Greenman 		    RFA_ALIGNMENT_FUDGE);
1929a2057a72SPyun YongHyeon 		bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
19304812aef5SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1931a17c678eSDavid Greenman 
1932e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING /* loop at most count times if count >=0 */
1933947e3815SIan Dowse 		if (count >= 0 && count-- == 0) {
1934947e3815SIan Dowse 			if (rnr) {
1935947e3815SIan Dowse 				/* Defer RNR processing until the next time. */
1936947e3815SIan Dowse 				sc->flags |= FXP_FLAG_DEFERRED_RNR;
1937947e3815SIan Dowse 				rnr = 0;
1938947e3815SIan Dowse 			}
19392b5989e9SLuigi Rizzo 			break;
1940947e3815SIan Dowse 		}
19412b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */
19422b5989e9SLuigi Rizzo 
194360bb79ebSPyun YongHyeon 		status = le16toh(rfa->rfa_status);
194460bb79ebSPyun YongHyeon 		if ((status & FXP_RFA_STATUS_C) == 0)
19452b5989e9SLuigi Rizzo 			break;
19462b5989e9SLuigi Rizzo 
1947f7a5f737SPyun YongHyeon 		if ((status & FXP_RFA_STATUS_RNR) != 0)
1948f7a5f737SPyun YongHyeon 			rnr++;
1949dfe61cf1SDavid Greenman 		/*
1950b2badf02SMaxime Henrion 		 * Advance head forward.
1951dfe61cf1SDavid Greenman 		 */
1952b2badf02SMaxime Henrion 		sc->fxp_desc.rx_head = rxp->rx_next;
1953a17c678eSDavid Greenman 
1954dfe61cf1SDavid Greenman 		/*
1955ba8c6fd5SDavid Greenman 		 * Add a new buffer to the receive chain.
1956ba8c6fd5SDavid Greenman 		 * If this fails, the old buffer is recycled
1957ba8c6fd5SDavid Greenman 		 * instead.
1958dfe61cf1SDavid Greenman 		 */
195985050421SPyun YongHyeon 		if (fxp_new_rfabuf(sc, rxp) == 0) {
1960aed53495SDavid Greenman 			int total_len;
1961a17c678eSDavid Greenman 
1962e8c8b728SJonathan Lemon 			/*
19632b5989e9SLuigi Rizzo 			 * Fetch packet length (the top 2 bits of
19642b5989e9SLuigi Rizzo 			 * actual_size are flags set by the controller
19652b5989e9SLuigi Rizzo 			 * upon completion), and drop the packet in case
19662b5989e9SLuigi Rizzo 			 * of bogus length or CRC errors.
1967e8c8b728SJonathan Lemon 			 */
1968bafb64afSMaxime Henrion 			total_len = le16toh(rfa->actual_size) & 0x3fff;
1969f13075afSPyun YongHyeon 			if ((sc->flags & FXP_FLAG_82559_RXCSUM) != 0 &&
197041eb5ac3SMarcel Moolenaar 			    (if_getcapenable(ifp) & IFCAP_RXCSUM) != 0) {
1971f13075afSPyun YongHyeon 				/* Adjust for appended checksum bytes. */
1972f13075afSPyun YongHyeon 				total_len -= 2;
1973f13075afSPyun YongHyeon 			}
1974991ae908SPyun YongHyeon 			if (total_len < (int)sizeof(struct ether_header) ||
1975f7a5f737SPyun YongHyeon 			    total_len > (MCLBYTES - RFA_ALIGNMENT_FUDGE -
1976f7a5f737SPyun YongHyeon 			    sc->rfa_size) ||
1977f7a5f737SPyun YongHyeon 			    status & (FXP_RFA_STATUS_CRC |
1978991ae908SPyun YongHyeon 			    FXP_RFA_STATUS_ALIGN | FXP_RFA_STATUS_OVERRUN)) {
1979e8c8b728SJonathan Lemon 				m_freem(m);
1980f7a5f737SPyun YongHyeon 				fxp_add_rfabuf(sc, rxp);
19812b5989e9SLuigi Rizzo 				continue;
1982e8c8b728SJonathan Lemon 			}
1983920b58e8SBrooks Davis 
19842e2de7f2SArchie Cobbs 			m->m_pkthdr.len = m->m_len = total_len;
198541eb5ac3SMarcel Moolenaar 			if_setrcvif(m, ifp);
1986673d9191SSam Leffler 
1987f13075afSPyun YongHyeon                         /* Do IP checksum checking. */
198841eb5ac3SMarcel Moolenaar 			if ((if_getcapenable(ifp) & IFCAP_RXCSUM) != 0)
1989f13075afSPyun YongHyeon 				fxp_rxcsum(sc, ifp, m, status, total_len);
199041eb5ac3SMarcel Moolenaar 			if ((if_getcapenable(ifp) & IFCAP_VLAN_HWTAGGING) != 0 &&
1991bd4fa9d9SPyun YongHyeon 			    (status & FXP_RFA_STATUS_VLAN) != 0) {
1992bd4fa9d9SPyun YongHyeon 				m->m_pkthdr.ether_vtag =
1993bd4fa9d9SPyun YongHyeon 				    ntohs(rfa->rfax_vlan_id);
1994bd4fa9d9SPyun YongHyeon 				m->m_flags |= M_VLANTAG;
1995bd4fa9d9SPyun YongHyeon 			}
199605fb8c3fSNate Lawson 			/*
199705fb8c3fSNate Lawson 			 * Drop locks before calling if_input() since it
199805fb8c3fSNate Lawson 			 * may re-enter fxp_start() in the netisr case.
199905fb8c3fSNate Lawson 			 * This would result in a lock reversal.  Better
200005fb8c3fSNate Lawson 			 * performance might be obtained by chaining all
200105fb8c3fSNate Lawson 			 * packets received, dropping the lock, and then
200205fb8c3fSNate Lawson 			 * calling if_input() on each one.
200305fb8c3fSNate Lawson 			 */
200405fb8c3fSNate Lawson 			FXP_UNLOCK(sc);
200541eb5ac3SMarcel Moolenaar 			if_input(ifp, m);
200605fb8c3fSNate Lawson 			FXP_LOCK(sc);
20071abcdbd1SAttilio Rao 			rx_npkts++;
200841eb5ac3SMarcel Moolenaar 			if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) == 0)
2009c109e385SPyun YongHyeon 				return (rx_npkts);
201085050421SPyun YongHyeon 		} else {
201185050421SPyun YongHyeon 			/* Reuse RFA and loaded DMA map. */
2012df360178SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1);
201385050421SPyun YongHyeon 			fxp_discard_rfabuf(sc, rxp);
2014a17c678eSDavid Greenman 		}
201585050421SPyun YongHyeon 		fxp_add_rfabuf(sc, rxp);
2016a17c678eSDavid Greenman 	}
20172b5989e9SLuigi Rizzo 	if (rnr) {
2018ba8c6fd5SDavid Greenman 		fxp_scb_wait(sc);
2019ba8c6fd5SDavid Greenman 		CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
2020b2badf02SMaxime Henrion 		    sc->fxp_desc.rx_head->rx_addr);
20212e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
2022a17c678eSDavid Greenman 	}
20231abcdbd1SAttilio Rao 	return (rx_npkts);
2024a17c678eSDavid Greenman }
2025a17c678eSDavid Greenman 
2026303b270bSEivind Eklund static void
20278da9c507SPyun YongHyeon fxp_update_stats(struct fxp_softc *sc)
2028a17c678eSDavid Greenman {
202941eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
2030a17c678eSDavid Greenman 	struct fxp_stats *sp = sc->fxp_stats;
20318da9c507SPyun YongHyeon 	struct fxp_hwstats *hsp;
20328da9c507SPyun YongHyeon 	uint32_t *status;
2033a17c678eSDavid Greenman 
20343212724cSJohn Baldwin 	FXP_LOCK_ASSERT(sc, MA_OWNED);
20358da9c507SPyun YongHyeon 
20368da9c507SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap,
20378da9c507SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
20388da9c507SPyun YongHyeon 	/* Update statistical counters. */
20398da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0)
20408da9c507SPyun YongHyeon 		status = &sp->completion_status;
20418da9c507SPyun YongHyeon 	else if (sc->revision >= FXP_REV_82558_A4)
20428da9c507SPyun YongHyeon 		status = (uint32_t *)&sp->tx_tco;
20438da9c507SPyun YongHyeon 	else
20448da9c507SPyun YongHyeon 		status = &sp->tx_pause;
20458da9c507SPyun YongHyeon 	if (*status == htole32(FXP_STATS_DR_COMPLETE)) {
20468da9c507SPyun YongHyeon 		hsp = &sc->fxp_hwstats;
20478da9c507SPyun YongHyeon 		hsp->tx_good += le32toh(sp->tx_good);
20488da9c507SPyun YongHyeon 		hsp->tx_maxcols += le32toh(sp->tx_maxcols);
20498da9c507SPyun YongHyeon 		hsp->tx_latecols += le32toh(sp->tx_latecols);
20508da9c507SPyun YongHyeon 		hsp->tx_underruns += le32toh(sp->tx_underruns);
20518da9c507SPyun YongHyeon 		hsp->tx_lostcrs += le32toh(sp->tx_lostcrs);
20528da9c507SPyun YongHyeon 		hsp->tx_deffered += le32toh(sp->tx_deffered);
20538da9c507SPyun YongHyeon 		hsp->tx_single_collisions += le32toh(sp->tx_single_collisions);
20548da9c507SPyun YongHyeon 		hsp->tx_multiple_collisions +=
20558da9c507SPyun YongHyeon 		    le32toh(sp->tx_multiple_collisions);
20568da9c507SPyun YongHyeon 		hsp->tx_total_collisions += le32toh(sp->tx_total_collisions);
20578da9c507SPyun YongHyeon 		hsp->rx_good += le32toh(sp->rx_good);
20588da9c507SPyun YongHyeon 		hsp->rx_crc_errors += le32toh(sp->rx_crc_errors);
20598da9c507SPyun YongHyeon 		hsp->rx_alignment_errors += le32toh(sp->rx_alignment_errors);
20608da9c507SPyun YongHyeon 		hsp->rx_rnr_errors += le32toh(sp->rx_rnr_errors);
20618da9c507SPyun YongHyeon 		hsp->rx_overrun_errors += le32toh(sp->rx_overrun_errors);
20628da9c507SPyun YongHyeon 		hsp->rx_cdt_errors += le32toh(sp->rx_cdt_errors);
20638da9c507SPyun YongHyeon 		hsp->rx_shortframes += le32toh(sp->rx_shortframes);
20648da9c507SPyun YongHyeon 		hsp->tx_pause += le32toh(sp->tx_pause);
20658da9c507SPyun YongHyeon 		hsp->rx_pause += le32toh(sp->rx_pause);
20668da9c507SPyun YongHyeon 		hsp->rx_controls += le32toh(sp->rx_controls);
20678da9c507SPyun YongHyeon 		hsp->tx_tco += le16toh(sp->tx_tco);
20688da9c507SPyun YongHyeon 		hsp->rx_tco += le16toh(sp->rx_tco);
20698da9c507SPyun YongHyeon 
2070df360178SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_OPACKETS, le32toh(sp->tx_good));
2071df360178SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_COLLISIONS,
2072df360178SGleb Smirnoff 		    le32toh(sp->tx_total_collisions));
2073397f9dfeSDavid Greenman 		if (sp->rx_good) {
2074df360178SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_IPACKETS,
2075df360178SGleb Smirnoff 			    le32toh(sp->rx_good));
2076397f9dfeSDavid Greenman 			sc->rx_idle_secs = 0;
207743d8b117SPyun YongHyeon 		} else if (sc->flags & FXP_FLAG_RXBUG) {
2078c8cc6fcaSDavid Greenman 			/*
2079c8cc6fcaSDavid Greenman 			 * Receiver's been idle for another second.
2080c8cc6fcaSDavid Greenman 			 */
2081397f9dfeSDavid Greenman 			sc->rx_idle_secs++;
2082397f9dfeSDavid Greenman 		}
2083df360178SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_IERRORS,
208483e6547dSMaxime Henrion 		    le32toh(sp->rx_crc_errors) +
208583e6547dSMaxime Henrion 		    le32toh(sp->rx_alignment_errors) +
208683e6547dSMaxime Henrion 		    le32toh(sp->rx_rnr_errors) +
208741eb5ac3SMarcel Moolenaar 		    le32toh(sp->rx_overrun_errors));
2088a17c678eSDavid Greenman 		/*
2089453130d9SPedro F. Giffuni 		 * If any transmit underruns occurred, bump up the transmit
2090f9be9005SDavid Greenman 		 * threshold by another 512 bytes (64 * 8).
2091f9be9005SDavid Greenman 		 */
2092f9be9005SDavid Greenman 		if (sp->tx_underruns) {
2093df360178SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_OERRORS,
2094df360178SGleb Smirnoff 			    le32toh(sp->tx_underruns));
2095f9be9005SDavid Greenman 			if (tx_threshold < 192)
2096f9be9005SDavid Greenman 				tx_threshold += 64;
2097f9be9005SDavid Greenman 		}
20988da9c507SPyun YongHyeon 		*status = 0;
20998da9c507SPyun YongHyeon 		bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap,
21008da9c507SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
21018da9c507SPyun YongHyeon 	}
21028da9c507SPyun YongHyeon }
21038da9c507SPyun YongHyeon 
21048da9c507SPyun YongHyeon /*
21058da9c507SPyun YongHyeon  * Update packet in/out/collision statistics. The i82557 doesn't
21068da9c507SPyun YongHyeon  * allow you to access these counters without doing a fairly
21078da9c507SPyun YongHyeon  * expensive DMA to get _all_ of the statistics it maintains, so
21088da9c507SPyun YongHyeon  * we do this operation here only once per second. The statistics
21098da9c507SPyun YongHyeon  * counters in the kernel are updated from the previous dump-stats
21108da9c507SPyun YongHyeon  * DMA and then a new dump-stats DMA is started. The on-chip
21118da9c507SPyun YongHyeon  * counters are zeroed when the DMA completes. If we can't start
21128da9c507SPyun YongHyeon  * the DMA immediately, we don't wait - we just prepare to read
21138da9c507SPyun YongHyeon  * them again next time.
21148da9c507SPyun YongHyeon  */
21158da9c507SPyun YongHyeon static void
21168da9c507SPyun YongHyeon fxp_tick(void *xsc)
21178da9c507SPyun YongHyeon {
21188da9c507SPyun YongHyeon 	struct fxp_softc *sc = xsc;
211941eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
21208da9c507SPyun YongHyeon 
21218da9c507SPyun YongHyeon 	FXP_LOCK_ASSERT(sc, MA_OWNED);
21228da9c507SPyun YongHyeon 
21238da9c507SPyun YongHyeon 	/* Update statistical counters. */
21248da9c507SPyun YongHyeon 	fxp_update_stats(sc);
21254953bccaSNate Lawson 
2126397f9dfeSDavid Greenman 	/*
2127c8cc6fcaSDavid Greenman 	 * Release any xmit buffers that have completed DMA. This isn't
2128c8cc6fcaSDavid Greenman 	 * strictly necessary to do here, but it's advantagous for mbufs
2129c8cc6fcaSDavid Greenman 	 * with external storage to be released in a timely manner rather
2130c8cc6fcaSDavid Greenman 	 * than being defered for a potentially long time. This limits
2131c8cc6fcaSDavid Greenman 	 * the delay to a maximum of one second.
2132c8cc6fcaSDavid Greenman 	 */
2133b2badf02SMaxime Henrion 	fxp_txeof(sc);
2134b2badf02SMaxime Henrion 
2135c8cc6fcaSDavid Greenman 	/*
2136397f9dfeSDavid Greenman 	 * If we haven't received any packets in FXP_MAC_RX_IDLE seconds,
2137397f9dfeSDavid Greenman 	 * then assume the receiver has locked up and attempt to clear
2138397f9dfeSDavid Greenman 	 * the condition by reprogramming the multicast filter. This is
2139397f9dfeSDavid Greenman 	 * a work-around for a bug in the 82557 where the receiver locks
2140453130d9SPedro F. Giffuni 	 * up if it gets certain types of garbage in the synchronization
2141397f9dfeSDavid Greenman 	 * bits prior to the packet header. This bug is supposed to only
2142397f9dfeSDavid Greenman 	 * occur in 10Mbps mode, but has been seen to occur in 100Mbps
2143397f9dfeSDavid Greenman 	 * mode as well (perhaps due to a 10/100 speed transition).
2144397f9dfeSDavid Greenman 	 */
2145397f9dfeSDavid Greenman 	if (sc->rx_idle_secs > FXP_MAX_RX_IDLE) {
2146397f9dfeSDavid Greenman 		sc->rx_idle_secs = 0;
214741eb5ac3SMarcel Moolenaar 		if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0) {
214841eb5ac3SMarcel Moolenaar 			if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
21491845b5c3SMarius Strobl 			fxp_init_body(sc, 1);
21505506afefSPyun YongHyeon 		}
21516b24912cSPyun YongHyeon 		return;
2152397f9dfeSDavid Greenman 	}
2153f9be9005SDavid Greenman 	/*
21543ba65732SDavid Greenman 	 * If there is no pending command, start another stats
21553ba65732SDavid Greenman 	 * dump. Otherwise punt for now.
2156a17c678eSDavid Greenman 	 */
2157397f9dfeSDavid Greenman 	if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) {
2158a17c678eSDavid Greenman 		/*
2159397f9dfeSDavid Greenman 		 * Start another stats dump.
2160a17c678eSDavid Greenman 		 */
21612e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET);
2162dfe61cf1SDavid Greenman 	}
2163f7788e8eSJonathan Lemon 	if (sc->miibus != NULL)
2164f7788e8eSJonathan Lemon 		mii_tick(device_get_softc(sc->miibus));
21654953bccaSNate Lawson 
2166a17c678eSDavid Greenman 	/*
216716f1e614SRuslan Ermilov 	 * Check that chip hasn't hung.
2168df79d527SGleb Smirnoff 	 */
2169df79d527SGleb Smirnoff 	fxp_watchdog(sc);
2170df79d527SGleb Smirnoff 
2171df79d527SGleb Smirnoff 	/*
2172a17c678eSDavid Greenman 	 * Schedule another timeout one second from now.
2173a17c678eSDavid Greenman 	 */
217445276e4aSSam Leffler 	callout_reset(&sc->stat_ch, hz, fxp_tick, sc);
2175a17c678eSDavid Greenman }
2176a17c678eSDavid Greenman 
2177a17c678eSDavid Greenman /*
2178a17c678eSDavid Greenman  * Stop the interface. Cancels the statistics updater and resets
2179a17c678eSDavid Greenman  * the interface.
2180a17c678eSDavid Greenman  */
2181a17c678eSDavid Greenman static void
2182f7788e8eSJonathan Lemon fxp_stop(struct fxp_softc *sc)
2183a17c678eSDavid Greenman {
218441eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
2185b2badf02SMaxime Henrion 	struct fxp_tx *txp;
21863ba65732SDavid Greenman 	int i;
2187a17c678eSDavid Greenman 
218841eb5ac3SMarcel Moolenaar 	if_setdrvflagbits(ifp, 0, (IFF_DRV_RUNNING | IFF_DRV_OACTIVE));
2189df79d527SGleb Smirnoff 	sc->watchdog_timer = 0;
21907dced78aSDavid Greenman 
2191a17c678eSDavid Greenman 	/*
2192a17c678eSDavid Greenman 	 * Cancel stats updater.
2193a17c678eSDavid Greenman 	 */
219445276e4aSSam Leffler 	callout_stop(&sc->stat_ch);
21953ba65732SDavid Greenman 
21963ba65732SDavid Greenman 	/*
21977137cea0SPyun YongHyeon 	 * Preserve PCI configuration, configure, IA/multicast
21987137cea0SPyun YongHyeon 	 * setup and put RU and CU into idle state.
21993ba65732SDavid Greenman 	 */
22007137cea0SPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
220172a32a26SJonathan Lemon 	DELAY(50);
22027137cea0SPyun YongHyeon 	/* Disable interrupts. */
22037137cea0SPyun YongHyeon 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
2204a17c678eSDavid Greenman 
22058da9c507SPyun YongHyeon 	fxp_update_stats(sc);
22068da9c507SPyun YongHyeon 
22073ba65732SDavid Greenman 	/*
22083ba65732SDavid Greenman 	 * Release any xmit buffers.
22093ba65732SDavid Greenman 	 */
2210b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_list;
2211da91462dSDavid Greenman 	for (i = 0; i < FXP_NTXCB; i++) {
2212b2badf02SMaxime Henrion 		if (txp[i].tx_mbuf != NULL) {
2213a2057a72SPyun YongHyeon 			bus_dmamap_sync(sc->fxp_txmtag, txp[i].tx_map,
2214b2badf02SMaxime Henrion 			    BUS_DMASYNC_POSTWRITE);
221590b45a32SPyun YongHyeon 			bus_dmamap_unload(sc->fxp_txmtag, txp[i].tx_map);
2216b2badf02SMaxime Henrion 			m_freem(txp[i].tx_mbuf);
2217b2badf02SMaxime Henrion 			txp[i].tx_mbuf = NULL;
2218c8bca6dcSBill Paul 			/* clear this to reset csum offload bits */
2219b2badf02SMaxime Henrion 			txp[i].tx_cb->tbd[0].tb_addr = 0;
2220da91462dSDavid Greenman 		}
2221da91462dSDavid Greenman 	}
2222a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
2223a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
22243ba65732SDavid Greenman 	sc->tx_queued = 0;
2225a17c678eSDavid Greenman }
2226a17c678eSDavid Greenman 
2227a17c678eSDavid Greenman /*
2228a17c678eSDavid Greenman  * Watchdog/transmission transmit timeout handler. Called when a
2229a17c678eSDavid Greenman  * transmission is started on the interface, but no interrupt is
2230a17c678eSDavid Greenman  * received before the timeout. This usually indicates that the
2231a17c678eSDavid Greenman  * card has wedged for some reason.
2232a17c678eSDavid Greenman  */
2233a17c678eSDavid Greenman static void
2234df79d527SGleb Smirnoff fxp_watchdog(struct fxp_softc *sc)
2235a17c678eSDavid Greenman {
223641eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
2237ba8c6fd5SDavid Greenman 
2238df79d527SGleb Smirnoff 	FXP_LOCK_ASSERT(sc, MA_OWNED);
2239df79d527SGleb Smirnoff 
2240df79d527SGleb Smirnoff 	if (sc->watchdog_timer == 0 || --sc->watchdog_timer)
2241df79d527SGleb Smirnoff 		return;
2242df79d527SGleb Smirnoff 
2243f7788e8eSJonathan Lemon 	device_printf(sc->dev, "device timeout\n");
2244df360178SGleb Smirnoff 	if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
2245a17c678eSDavid Greenman 
224641eb5ac3SMarcel Moolenaar 	if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
22471845b5c3SMarius Strobl 	fxp_init_body(sc, 1);
2248a17c678eSDavid Greenman }
2249a17c678eSDavid Greenman 
22504953bccaSNate Lawson /*
22514953bccaSNate Lawson  * Acquire locks and then call the real initialization function.  This
22524953bccaSNate Lawson  * is necessary because ether_ioctl() calls if_init() and this would
22534953bccaSNate Lawson  * result in mutex recursion if the mutex was held.
22544953bccaSNate Lawson  */
2255a17c678eSDavid Greenman static void
2256f7788e8eSJonathan Lemon fxp_init(void *xsc)
2257a17c678eSDavid Greenman {
2258fb583156SDavid Greenman 	struct fxp_softc *sc = xsc;
22594953bccaSNate Lawson 
22604953bccaSNate Lawson 	FXP_LOCK(sc);
22611845b5c3SMarius Strobl 	fxp_init_body(sc, 1);
22624953bccaSNate Lawson 	FXP_UNLOCK(sc);
22634953bccaSNate Lawson }
22644953bccaSNate Lawson 
22654953bccaSNate Lawson /*
22664953bccaSNate Lawson  * Perform device initialization. This routine must be called with the
22674953bccaSNate Lawson  * softc lock held.
22684953bccaSNate Lawson  */
22694953bccaSNate Lawson static void
22701845b5c3SMarius Strobl fxp_init_body(struct fxp_softc *sc, int setmedia)
22714953bccaSNate Lawson {
227241eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
22731845b5c3SMarius Strobl 	struct mii_data *mii;
2274a17c678eSDavid Greenman 	struct fxp_cb_config *cbp;
2275a17c678eSDavid Greenman 	struct fxp_cb_ias *cb_ias;
2276b2badf02SMaxime Henrion 	struct fxp_cb_tx *tcbp;
2277b2badf02SMaxime Henrion 	struct fxp_tx *txp;
22783212724cSJohn Baldwin 	int i, prm;
2279a17c678eSDavid Greenman 
228067fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
22815506afefSPyun YongHyeon 
228241eb5ac3SMarcel Moolenaar 	if (if_getdrvflags(ifp) & IFF_DRV_RUNNING)
22835506afefSPyun YongHyeon 		return;
22845506afefSPyun YongHyeon 
2285a17c678eSDavid Greenman 	/*
22863ba65732SDavid Greenman 	 * Cancel any pending I/O
2287a17c678eSDavid Greenman 	 */
22883ba65732SDavid Greenman 	fxp_stop(sc);
2289a17c678eSDavid Greenman 
22907137cea0SPyun YongHyeon 	/*
22917137cea0SPyun YongHyeon 	 * Issue software reset, which also unloads the microcode.
22927137cea0SPyun YongHyeon 	 */
22937137cea0SPyun YongHyeon 	sc->flags &= ~FXP_FLAG_UCODE;
22947137cea0SPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET);
22957137cea0SPyun YongHyeon 	DELAY(50);
22967137cea0SPyun YongHyeon 
229741eb5ac3SMarcel Moolenaar 	prm = (if_getflags(ifp) & IFF_PROMISC) ? 1 : 0;
2298a17c678eSDavid Greenman 
2299a17c678eSDavid Greenman 	/*
2300a17c678eSDavid Greenman 	 * Initialize base of CBL and RFA memory. Loading with zero
2301a17c678eSDavid Greenman 	 * sets it up for regular linear addressing.
2302a17c678eSDavid Greenman 	 */
2303ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0);
23042e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE);
2305a17c678eSDavid Greenman 
2306ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
23072e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE);
2308a17c678eSDavid Greenman 
2309a17c678eSDavid Greenman 	/*
2310a17c678eSDavid Greenman 	 * Initialize base of dump-stats buffer.
2311a17c678eSDavid Greenman 	 */
2312ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
23138da9c507SPyun YongHyeon 	bzero(sc->fxp_stats, sizeof(struct fxp_stats));
23148da9c507SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap,
23158da9c507SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2316b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->stats_addr);
23172e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR);
2318a17c678eSDavid Greenman 
2319a17c678eSDavid Greenman 	/*
232072a32a26SJonathan Lemon 	 * Attempt to load microcode if requested.
2321b96ad4b2SPyun YongHyeon 	 * For ICH based controllers do not load microcode.
232272a32a26SJonathan Lemon 	 */
2323b96ad4b2SPyun YongHyeon 	if (sc->ident->ich == 0) {
232441eb5ac3SMarcel Moolenaar 		if (if_getflags(ifp) & IFF_LINK0 &&
2325b96ad4b2SPyun YongHyeon 		    (sc->flags & FXP_FLAG_UCODE) == 0)
232672a32a26SJonathan Lemon 			fxp_load_ucode(sc);
2327b96ad4b2SPyun YongHyeon 	}
232872a32a26SJonathan Lemon 
232972a32a26SJonathan Lemon 	/*
23306b24912cSPyun YongHyeon 	 * Set IFF_ALLMULTI status. It's needed in configure action
23316b24912cSPyun YongHyeon 	 * command.
233209882363SJonathan Lemon 	 */
23336b24912cSPyun YongHyeon 	fxp_mc_addrs(sc);
233409882363SJonathan Lemon 
233509882363SJonathan Lemon 	/*
2336a17c678eSDavid Greenman 	 * We temporarily use memory that contains the TxCB list to
2337a17c678eSDavid Greenman 	 * construct the config CB. The TxCB list memory is rebuilt
2338a17c678eSDavid Greenman 	 * later.
2339a17c678eSDavid Greenman 	 */
2340b2badf02SMaxime Henrion 	cbp = (struct fxp_cb_config *)sc->fxp_desc.cbl_list;
2341a17c678eSDavid Greenman 
2342a17c678eSDavid Greenman 	/*
2343a17c678eSDavid Greenman 	 * This bcopy is kind of disgusting, but there are a bunch of must be
2344a17c678eSDavid Greenman 	 * zero and must be one bits in this structure and this is the easiest
2345a17c678eSDavid Greenman 	 * way to initialize them all to proper values.
2346a17c678eSDavid Greenman 	 */
2347b2badf02SMaxime Henrion 	bcopy(fxp_cb_config_template, cbp, sizeof(fxp_cb_config_template));
2348a17c678eSDavid Greenman 
2349a17c678eSDavid Greenman 	cbp->cb_status =	0;
235083e6547dSMaxime Henrion 	cbp->cb_command =	htole16(FXP_CB_COMMAND_CONFIG |
235183e6547dSMaxime Henrion 	    FXP_CB_COMMAND_EL);
235283e6547dSMaxime Henrion 	cbp->link_addr =	0xffffffff;	/* (no) next command */
23532c6c0947SMaxime Henrion 	cbp->byte_count =	sc->flags & FXP_FLAG_EXT_RFA ? 32 : 22;
2354001696daSDavid Greenman 	cbp->rx_fifo_limit =	8;	/* rx fifo threshold (32 bytes) */
2355001696daSDavid Greenman 	cbp->tx_fifo_limit =	0;	/* tx fifo threshold (0 bytes) */
2356a17c678eSDavid Greenman 	cbp->adaptive_ifs =	0;	/* (no) adaptive interframe spacing */
2357f7788e8eSJonathan Lemon 	cbp->mwi_enable =	sc->flags & FXP_FLAG_MWI_ENABLE ? 1 : 0;
2358f7788e8eSJonathan Lemon 	cbp->type_enable =	0;	/* actually reserved */
2359f7788e8eSJonathan Lemon 	cbp->read_align_en =	sc->flags & FXP_FLAG_READ_ALIGN ? 1 : 0;
2360f7788e8eSJonathan Lemon 	cbp->end_wr_on_cl =	sc->flags & FXP_FLAG_WRITE_ALIGN ? 1 : 0;
2361001696daSDavid Greenman 	cbp->rx_dma_bytecount =	0;	/* (no) rx DMA max */
2362001696daSDavid Greenman 	cbp->tx_dma_bytecount =	0;	/* (no) tx DMA max */
2363f7788e8eSJonathan Lemon 	cbp->dma_mbce =		0;	/* (disable) dma max counters */
2364a17c678eSDavid Greenman 	cbp->late_scb =		0;	/* (don't) defer SCB update */
2365f7788e8eSJonathan Lemon 	cbp->direct_dma_dis =	1;	/* disable direct rcv dma mode */
2366f7788e8eSJonathan Lemon 	cbp->tno_int_or_tco_en =0;	/* (disable) tx not okay interrupt */
23673114fdb4SDavid Greenman 	cbp->ci_int =		1;	/* interrupt on CU idle */
2368f7788e8eSJonathan Lemon 	cbp->ext_txcb_dis = 	sc->flags & FXP_FLAG_EXT_TXCB ? 0 : 1;
2369f7788e8eSJonathan Lemon 	cbp->ext_stats_dis = 	1;	/* disable extended counters */
2370f7788e8eSJonathan Lemon 	cbp->keep_overrun_rx = 	0;	/* don't pass overrun frames to host */
23718ef1f631SYaroslav Tykhiy 	cbp->save_bf =		sc->flags & FXP_FLAG_SAVE_BAD ? 1 : prm;
2372a17c678eSDavid Greenman 	cbp->disc_short_rx =	!prm;	/* discard short packets */
2373f7788e8eSJonathan Lemon 	cbp->underrun_retry =	1;	/* retry mode (once) on DMA underrun */
2374f7788e8eSJonathan Lemon 	cbp->two_frames =	0;	/* do not limit FIFO to 2 frames */
2375c21e84e4SPyun YongHyeon 	cbp->dyn_tbd =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2376c8bca6dcSBill Paul 	cbp->ext_rfa =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2377f7788e8eSJonathan Lemon 	cbp->mediatype =	sc->flags & FXP_FLAG_SERIAL_MEDIA ? 0 : 1;
2378f7788e8eSJonathan Lemon 	cbp->csma_dis =		0;	/* (don't) disable link */
2379f13075afSPyun YongHyeon 	cbp->tcp_udp_cksum =	((sc->flags & FXP_FLAG_82559_RXCSUM) != 0 &&
238041eb5ac3SMarcel Moolenaar 	    (if_getcapenable(ifp) & IFCAP_RXCSUM) != 0) ? 1 : 0;
2381f7788e8eSJonathan Lemon 	cbp->vlan_tco =		0;	/* (don't) enable vlan wakeup */
2382f7788e8eSJonathan Lemon 	cbp->link_wake_en =	0;	/* (don't) assert PME# on link change */
2383f7788e8eSJonathan Lemon 	cbp->arp_wake_en =	0;	/* (don't) assert PME# on arp */
2384f7788e8eSJonathan Lemon 	cbp->mc_wake_en =	0;	/* (don't) enable PME# on mcmatch */
2385a17c678eSDavid Greenman 	cbp->nsai =		1;	/* (don't) disable source addr insert */
2386a17c678eSDavid Greenman 	cbp->preamble_length =	2;	/* (7 byte) preamble */
2387a17c678eSDavid Greenman 	cbp->loopback =		0;	/* (don't) loopback */
2388a17c678eSDavid Greenman 	cbp->linear_priority =	0;	/* (normal CSMA/CD operation) */
2389a17c678eSDavid Greenman 	cbp->linear_pri_mode =	0;	/* (wait after xmit only) */
2390a17c678eSDavid Greenman 	cbp->interfrm_spacing =	6;	/* (96 bits of) interframe spacing */
2391a17c678eSDavid Greenman 	cbp->promiscuous =	prm;	/* promiscuous mode */
2392a17c678eSDavid Greenman 	cbp->bcast_disable =	0;	/* (don't) disable broadcasts */
2393f7788e8eSJonathan Lemon 	cbp->wait_after_win =	0;	/* (don't) enable modified backoff alg*/
2394f7788e8eSJonathan Lemon 	cbp->ignore_ul =	0;	/* consider U/L bit in IA matching */
2395f7788e8eSJonathan Lemon 	cbp->crc16_en =		0;	/* (don't) enable crc-16 algorithm */
2396f7788e8eSJonathan Lemon 	cbp->crscdt =		sc->flags & FXP_FLAG_SERIAL_MEDIA ? 1 : 0;
2397f7788e8eSJonathan Lemon 
2398a17c678eSDavid Greenman 	cbp->stripping =	!prm;	/* truncate rx packet to byte count */
2399a17c678eSDavid Greenman 	cbp->padding =		1;	/* (do) pad short tx packets */
2400a17c678eSDavid Greenman 	cbp->rcv_crc_xfer =	0;	/* (don't) xfer CRC to host */
2401f7788e8eSJonathan Lemon 	cbp->long_rx_en =	sc->flags & FXP_FLAG_LONG_PKT_EN ? 1 : 0;
2402f7788e8eSJonathan Lemon 	cbp->ia_wake_en =	0;	/* (don't) wake up on address match */
24037137cea0SPyun YongHyeon 	cbp->magic_pkt_dis =	sc->flags & FXP_FLAG_WOL ? 0 : 1;
2404a17c678eSDavid Greenman 	cbp->force_fdx =	0;	/* (don't) force full duplex */
24053ba65732SDavid Greenman 	cbp->fdx_pin_en =	1;	/* (enable) FDX# pin */
2406a17c678eSDavid Greenman 	cbp->multi_ia =		0;	/* (don't) accept multiple IAs */
240741eb5ac3SMarcel Moolenaar 	cbp->mc_all =		if_getflags(ifp) & IFF_ALLMULTI ? 1 : prm;
2408c8bca6dcSBill Paul 	cbp->gamla_rx =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2409bd4fa9d9SPyun YongHyeon 	cbp->vlan_strip_en =	((sc->flags & FXP_FLAG_EXT_RFA) != 0 &&
241041eb5ac3SMarcel Moolenaar 	    (if_getcapenable(ifp) & IFCAP_VLAN_HWTAGGING) != 0) ? 1 : 0;
2411a17c678eSDavid Greenman 
24121845b5c3SMarius Strobl 	if (sc->revision == FXP_REV_82557) {
24133bd07cfdSJonathan Lemon 		/*
24143bd07cfdSJonathan Lemon 		 * The 82557 has no hardware flow control, the values
24153bd07cfdSJonathan Lemon 		 * below are the defaults for the chip.
24163bd07cfdSJonathan Lemon 		 */
24173bd07cfdSJonathan Lemon 		cbp->fc_delay_lsb =	0;
24183bd07cfdSJonathan Lemon 		cbp->fc_delay_msb =	0x40;
24193bd07cfdSJonathan Lemon 		cbp->pri_fc_thresh =	3;
24203bd07cfdSJonathan Lemon 		cbp->tx_fc_dis =	0;
24213bd07cfdSJonathan Lemon 		cbp->rx_fc_restop =	0;
24223bd07cfdSJonathan Lemon 		cbp->rx_fc_restart =	0;
24233bd07cfdSJonathan Lemon 		cbp->fc_filter =	0;
24243bd07cfdSJonathan Lemon 		cbp->pri_fc_loc =	1;
24253bd07cfdSJonathan Lemon 	} else {
24261845b5c3SMarius Strobl 		/* Set pause RX FIFO threshold to 1KB. */
24271845b5c3SMarius Strobl 		CSR_WRITE_1(sc, FXP_CSR_FC_THRESH, 1);
24281845b5c3SMarius Strobl 		/* Set pause time. */
24291845b5c3SMarius Strobl 		cbp->fc_delay_lsb =	0xff;
24301845b5c3SMarius Strobl 		cbp->fc_delay_msb =	0xff;
24313bd07cfdSJonathan Lemon 		cbp->pri_fc_thresh =	3;
24321845b5c3SMarius Strobl 		mii = device_get_softc(sc->miibus);
24331845b5c3SMarius Strobl 		if ((IFM_OPTIONS(mii->mii_media_active) &
24341845b5c3SMarius Strobl 		    IFM_ETH_TXPAUSE) != 0)
24351845b5c3SMarius Strobl 			/* enable transmit FC */
24361845b5c3SMarius Strobl 			cbp->tx_fc_dis = 0;
24371845b5c3SMarius Strobl 		else
24381845b5c3SMarius Strobl 			/* disable transmit FC */
24391845b5c3SMarius Strobl 			cbp->tx_fc_dis = 1;
24401845b5c3SMarius Strobl 		if ((IFM_OPTIONS(mii->mii_media_active) &
24411845b5c3SMarius Strobl 		    IFM_ETH_RXPAUSE) != 0) {
24421845b5c3SMarius Strobl 			/* enable FC restart/restop frames */
24431845b5c3SMarius Strobl 			cbp->rx_fc_restart = 1;
24441845b5c3SMarius Strobl 			cbp->rx_fc_restop = 1;
24451845b5c3SMarius Strobl 		} else {
24461845b5c3SMarius Strobl 			/* disable FC restart/restop frames */
24471845b5c3SMarius Strobl 			cbp->rx_fc_restart = 0;
24481845b5c3SMarius Strobl 			cbp->rx_fc_restop = 0;
24491845b5c3SMarius Strobl 		}
24503bd07cfdSJonathan Lemon 		cbp->fc_filter =	!prm;	/* drop FC frames to host */
24513bd07cfdSJonathan Lemon 		cbp->pri_fc_loc =	1;	/* FC pri location (byte31) */
24523bd07cfdSJonathan Lemon 	}
24533bd07cfdSJonathan Lemon 
24548da9c507SPyun YongHyeon 	/* Enable 82558 and 82559 extended statistics functionality. */
24558da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4) {
24568da9c507SPyun YongHyeon 		if (sc->revision >= FXP_REV_82559_A0) {
24578da9c507SPyun YongHyeon 			/*
24588da9c507SPyun YongHyeon 			 * Extend configuration table size to 32
24598da9c507SPyun YongHyeon 			 * to include TCO configuration.
24608da9c507SPyun YongHyeon 			 */
24618da9c507SPyun YongHyeon 			cbp->byte_count = 32;
24628da9c507SPyun YongHyeon 			cbp->ext_stats_dis = 1;
24638da9c507SPyun YongHyeon 			/* Enable TCO stats. */
24648da9c507SPyun YongHyeon 			cbp->tno_int_or_tco_en = 1;
24658da9c507SPyun YongHyeon 			cbp->gamla_rx = 1;
24668da9c507SPyun YongHyeon 		} else
24678da9c507SPyun YongHyeon 			cbp->ext_stats_dis = 0;
24688da9c507SPyun YongHyeon 	}
24698da9c507SPyun YongHyeon 
2470a17c678eSDavid Greenman 	/*
2471a17c678eSDavid Greenman 	 * Start the config command/DMA.
2472a17c678eSDavid Greenman 	 */
2473ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
24745986d0d2SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
24755986d0d2SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2476b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
24772e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2478a17c678eSDavid Greenman 	/* ...and wait for it to complete. */
2479209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map);
2480a17c678eSDavid Greenman 
2481a17c678eSDavid Greenman 	/*
2482a17c678eSDavid Greenman 	 * Now initialize the station address. Temporarily use the TxCB
2483a17c678eSDavid Greenman 	 * memory area like we did above for the config CB.
2484a17c678eSDavid Greenman 	 */
2485b2badf02SMaxime Henrion 	cb_ias = (struct fxp_cb_ias *)sc->fxp_desc.cbl_list;
2486a17c678eSDavid Greenman 	cb_ias->cb_status = 0;
248783e6547dSMaxime Henrion 	cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL);
248883e6547dSMaxime Henrion 	cb_ias->link_addr = 0xffffffff;
248941eb5ac3SMarcel Moolenaar 	bcopy(if_getlladdr(sc->ifp), cb_ias->macaddr, ETHER_ADDR_LEN);
2490a17c678eSDavid Greenman 
2491a17c678eSDavid Greenman 	/*
2492a17c678eSDavid Greenman 	 * Start the IAS (Individual Address Setup) command/DMA.
2493a17c678eSDavid Greenman 	 */
2494ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
24955986d0d2SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
24965986d0d2SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
24976b24912cSPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
24982e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2499a17c678eSDavid Greenman 	/* ...and wait for it to complete. */
2500209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cb_ias->cb_status, sc->cbl_tag, sc->cbl_map);
2501a17c678eSDavid Greenman 
2502a17c678eSDavid Greenman 	/*
25036b24912cSPyun YongHyeon 	 * Initialize the multicast address list.
25046b24912cSPyun YongHyeon 	 */
25056b24912cSPyun YongHyeon 	fxp_mc_setup(sc);
25066b24912cSPyun YongHyeon 
25076b24912cSPyun YongHyeon 	/*
2508a17c678eSDavid Greenman 	 * Initialize transmit control block (TxCB) list.
2509a17c678eSDavid Greenman 	 */
2510b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_list;
2511b2badf02SMaxime Henrion 	tcbp = sc->fxp_desc.cbl_list;
2512b2badf02SMaxime Henrion 	bzero(tcbp, FXP_TXCB_SZ);
2513a17c678eSDavid Greenman 	for (i = 0; i < FXP_NTXCB; i++) {
2514b2badf02SMaxime Henrion 		txp[i].tx_mbuf = NULL;
251583e6547dSMaxime Henrion 		tcbp[i].cb_status = htole16(FXP_CB_STATUS_C | FXP_CB_STATUS_OK);
251683e6547dSMaxime Henrion 		tcbp[i].cb_command = htole16(FXP_CB_COMMAND_NOP);
251783e6547dSMaxime Henrion 		tcbp[i].link_addr = htole32(sc->fxp_desc.cbl_addr +
251883e6547dSMaxime Henrion 		    (((i + 1) & FXP_TXCB_MASK) * sizeof(struct fxp_cb_tx)));
25193bd07cfdSJonathan Lemon 		if (sc->flags & FXP_FLAG_EXT_TXCB)
2520b2badf02SMaxime Henrion 			tcbp[i].tbd_array_addr =
252183e6547dSMaxime Henrion 			    htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[2]));
25223bd07cfdSJonathan Lemon 		else
2523b2badf02SMaxime Henrion 			tcbp[i].tbd_array_addr =
252483e6547dSMaxime Henrion 			    htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[0]));
2525b2badf02SMaxime Henrion 		txp[i].tx_next = &txp[(i + 1) & FXP_TXCB_MASK];
2526a17c678eSDavid Greenman 	}
2527a17c678eSDavid Greenman 	/*
2528397f9dfeSDavid Greenman 	 * Set the suspend flag on the first TxCB and start the control
2529a17c678eSDavid Greenman 	 * unit. It will execute the NOP and then suspend.
2530a17c678eSDavid Greenman 	 */
253183e6547dSMaxime Henrion 	tcbp->cb_command = htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S);
2532a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
2533a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2534b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp;
2535397f9dfeSDavid Greenman 	sc->tx_queued = 1;
2536a17c678eSDavid Greenman 
2537ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
25386b24912cSPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
25392e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2540a17c678eSDavid Greenman 
2541a17c678eSDavid Greenman 	/*
2542a17c678eSDavid Greenman 	 * Initialize receiver buffer area - RFA.
2543a17c678eSDavid Greenman 	 */
2544ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
2545b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.rx_head->rx_addr);
25462e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
2547a17c678eSDavid Greenman 
25481845b5c3SMarius Strobl 	if (sc->miibus != NULL && setmedia != 0)
2549f7788e8eSJonathan Lemon 		mii_mediachg(device_get_softc(sc->miibus));
2550dccee1a1SDavid Greenman 
255141eb5ac3SMarcel Moolenaar 	if_setdrvflagbits(ifp, IFF_DRV_RUNNING, IFF_DRV_OACTIVE);
2552e8c8b728SJonathan Lemon 
2553e8c8b728SJonathan Lemon 	/*
2554e8c8b728SJonathan Lemon 	 * Enable interrupts.
2555e8c8b728SJonathan Lemon 	 */
25562b5989e9SLuigi Rizzo #ifdef DEVICE_POLLING
25572b5989e9SLuigi Rizzo 	/*
25582b5989e9SLuigi Rizzo 	 * ... but only do that if we are not polling. And because (presumably)
25592b5989e9SLuigi Rizzo 	 * the default is interrupts on, we need to disable them explicitly!
25602b5989e9SLuigi Rizzo 	 */
256141eb5ac3SMarcel Moolenaar 	if (if_getcapenable(ifp) & IFCAP_POLLING )
25622b5989e9SLuigi Rizzo 		CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
25632b5989e9SLuigi Rizzo 	else
25642b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */
2565e8c8b728SJonathan Lemon 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0);
2566a17c678eSDavid Greenman 
2567a17c678eSDavid Greenman 	/*
2568a17c678eSDavid Greenman 	 * Start stats updater.
2569a17c678eSDavid Greenman 	 */
257045276e4aSSam Leffler 	callout_reset(&sc->stat_ch, hz, fxp_tick, sc);
2571f7788e8eSJonathan Lemon }
2572f7788e8eSJonathan Lemon 
2573f7788e8eSJonathan Lemon static int
257441eb5ac3SMarcel Moolenaar fxp_serial_ifmedia_upd(if_t ifp)
2575f7788e8eSJonathan Lemon {
2576f7788e8eSJonathan Lemon 
2577f7788e8eSJonathan Lemon 	return (0);
2578a17c678eSDavid Greenman }
2579a17c678eSDavid Greenman 
2580303b270bSEivind Eklund static void
258141eb5ac3SMarcel Moolenaar fxp_serial_ifmedia_sts(if_t ifp, struct ifmediareq *ifmr)
2582ba8c6fd5SDavid Greenman {
2583ba8c6fd5SDavid Greenman 
2584f7788e8eSJonathan Lemon 	ifmr->ifm_active = IFM_ETHER|IFM_MANUAL;
2585ba8c6fd5SDavid Greenman }
2586ba8c6fd5SDavid Greenman 
2587ba8c6fd5SDavid Greenman /*
2588ba8c6fd5SDavid Greenman  * Change media according to request.
2589ba8c6fd5SDavid Greenman  */
2590f7788e8eSJonathan Lemon static int
259141eb5ac3SMarcel Moolenaar fxp_ifmedia_upd(if_t ifp)
2592ba8c6fd5SDavid Greenman {
259341eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
2594f7788e8eSJonathan Lemon 	struct mii_data *mii;
25953fcb7a53SMarius Strobl 	struct mii_softc	*miisc;
2596ba8c6fd5SDavid Greenman 
2597f7788e8eSJonathan Lemon 	mii = device_get_softc(sc->miibus);
25983212724cSJohn Baldwin 	FXP_LOCK(sc);
25995aa0cdf4SJohn-Mark Gurney 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
26003fcb7a53SMarius Strobl 		PHY_RESET(miisc);
2601f7788e8eSJonathan Lemon 	mii_mediachg(mii);
26023212724cSJohn Baldwin 	FXP_UNLOCK(sc);
2603ba8c6fd5SDavid Greenman 	return (0);
2604ba8c6fd5SDavid Greenman }
2605ba8c6fd5SDavid Greenman 
2606ba8c6fd5SDavid Greenman /*
2607ba8c6fd5SDavid Greenman  * Notify the world which media we're using.
2608ba8c6fd5SDavid Greenman  */
2609f7788e8eSJonathan Lemon static void
261041eb5ac3SMarcel Moolenaar fxp_ifmedia_sts(if_t ifp, struct ifmediareq *ifmr)
2611ba8c6fd5SDavid Greenman {
261241eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
2613f7788e8eSJonathan Lemon 	struct mii_data *mii;
2614ba8c6fd5SDavid Greenman 
2615f7788e8eSJonathan Lemon 	mii = device_get_softc(sc->miibus);
26163212724cSJohn Baldwin 	FXP_LOCK(sc);
2617f7788e8eSJonathan Lemon 	mii_pollstat(mii);
2618f7788e8eSJonathan Lemon 	ifmr->ifm_active = mii->mii_media_active;
2619f7788e8eSJonathan Lemon 	ifmr->ifm_status = mii->mii_media_status;
26203212724cSJohn Baldwin 	FXP_UNLOCK(sc);
2621ba8c6fd5SDavid Greenman }
2622ba8c6fd5SDavid Greenman 
2623a17c678eSDavid Greenman /*
2624a17c678eSDavid Greenman  * Add a buffer to the end of the RFA buffer list.
2625a17c678eSDavid Greenman  * Return 0 if successful, 1 for failure. A failure results in
262685050421SPyun YongHyeon  * reusing the RFA buffer.
2627a17c678eSDavid Greenman  * The RFA struct is stuck at the beginning of mbuf cluster and the
2628a17c678eSDavid Greenman  * data pointer is fixed up to point just past it.
2629a17c678eSDavid Greenman  */
2630a17c678eSDavid Greenman static int
263185050421SPyun YongHyeon fxp_new_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp)
2632a17c678eSDavid Greenman {
2633a17c678eSDavid Greenman 	struct mbuf *m;
263485050421SPyun YongHyeon 	struct fxp_rfa *rfa;
2635b2badf02SMaxime Henrion 	bus_dmamap_t tmp_map;
263685050421SPyun YongHyeon 	int error;
2637a17c678eSDavid Greenman 
2638c6499eccSGleb Smirnoff 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
263985050421SPyun YongHyeon 	if (m == NULL)
264085050421SPyun YongHyeon 		return (ENOBUFS);
2641ba8c6fd5SDavid Greenman 
2642ba8c6fd5SDavid Greenman 	/*
2643ba8c6fd5SDavid Greenman 	 * Move the data pointer up so that the incoming data packet
2644ba8c6fd5SDavid Greenman 	 * will be 32-bit aligned.
2645ba8c6fd5SDavid Greenman 	 */
2646ba8c6fd5SDavid Greenman 	m->m_data += RFA_ALIGNMENT_FUDGE;
2647ba8c6fd5SDavid Greenman 
2648eadd5e3aSDavid Greenman 	/*
2649eadd5e3aSDavid Greenman 	 * Get a pointer to the base of the mbuf cluster and move
2650eadd5e3aSDavid Greenman 	 * data start past it.
2651eadd5e3aSDavid Greenman 	 */
2652a17c678eSDavid Greenman 	rfa = mtod(m, struct fxp_rfa *);
2653c8bca6dcSBill Paul 	m->m_data += sc->rfa_size;
265483e6547dSMaxime Henrion 	rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE);
2655eadd5e3aSDavid Greenman 
2656a17c678eSDavid Greenman 	rfa->rfa_status = 0;
265783e6547dSMaxime Henrion 	rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL);
2658a17c678eSDavid Greenman 	rfa->actual_size = 0;
265985050421SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES - RFA_ALIGNMENT_FUDGE -
266085050421SPyun YongHyeon 	    sc->rfa_size;
2661ba8c6fd5SDavid Greenman 
266228935f27SMaxime Henrion 	/*
266328935f27SMaxime Henrion 	 * Initialize the rest of the RFA.  Note that since the RFA
266428935f27SMaxime Henrion 	 * is misaligned, we cannot store values directly.  We're thus
266528935f27SMaxime Henrion 	 * using the le32enc() function which handles endianness and
266628935f27SMaxime Henrion 	 * is also alignment-safe.
266728935f27SMaxime Henrion 	 */
266883e6547dSMaxime Henrion 	le32enc(&rfa->link_addr, 0xffffffff);
266983e6547dSMaxime Henrion 	le32enc(&rfa->rbd_addr, 0xffffffff);
2670ba8c6fd5SDavid Greenman 
2671b2badf02SMaxime Henrion 	/* Map the RFA into DMA memory. */
2672a2057a72SPyun YongHyeon 	error = bus_dmamap_load(sc->fxp_rxmtag, sc->spare_map, rfa,
2673b2badf02SMaxime Henrion 	    MCLBYTES - RFA_ALIGNMENT_FUDGE, fxp_dma_map_addr,
267401e3ef82SPyun YongHyeon 	    &rxp->rx_addr, BUS_DMA_NOWAIT);
2675b2badf02SMaxime Henrion 	if (error) {
2676b2badf02SMaxime Henrion 		m_freem(m);
2677b2badf02SMaxime Henrion 		return (error);
2678b2badf02SMaxime Henrion 	}
2679b2badf02SMaxime Henrion 
2680e2157cf7SPyun YongHyeon 	if (rxp->rx_mbuf != NULL)
2681a2057a72SPyun YongHyeon 		bus_dmamap_unload(sc->fxp_rxmtag, rxp->rx_map);
2682b2badf02SMaxime Henrion 	tmp_map = sc->spare_map;
2683b2badf02SMaxime Henrion 	sc->spare_map = rxp->rx_map;
2684b2badf02SMaxime Henrion 	rxp->rx_map = tmp_map;
2685b2badf02SMaxime Henrion 	rxp->rx_mbuf = m;
2686b2badf02SMaxime Henrion 
2687a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
2688b983c7b3SMaxime Henrion 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
268985050421SPyun YongHyeon 	return (0);
269085050421SPyun YongHyeon }
269185050421SPyun YongHyeon 
269285050421SPyun YongHyeon static void
269385050421SPyun YongHyeon fxp_add_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp)
269485050421SPyun YongHyeon {
269585050421SPyun YongHyeon 	struct fxp_rfa *p_rfa;
269685050421SPyun YongHyeon 	struct fxp_rx *p_rx;
2697b2badf02SMaxime Henrion 
2698dfe61cf1SDavid Greenman 	/*
2699dfe61cf1SDavid Greenman 	 * If there are other buffers already on the list, attach this
2700dfe61cf1SDavid Greenman 	 * one to the end by fixing up the tail to point to this one.
2701dfe61cf1SDavid Greenman 	 */
2702b2badf02SMaxime Henrion 	if (sc->fxp_desc.rx_head != NULL) {
2703b2badf02SMaxime Henrion 		p_rx = sc->fxp_desc.rx_tail;
2704b2badf02SMaxime Henrion 		p_rfa = (struct fxp_rfa *)
2705b2badf02SMaxime Henrion 		    (p_rx->rx_mbuf->m_ext.ext_buf + RFA_ALIGNMENT_FUDGE);
2706b2badf02SMaxime Henrion 		p_rx->rx_next = rxp;
270783e6547dSMaxime Henrion 		le32enc(&p_rfa->link_addr, rxp->rx_addr);
2708aed53495SDavid Greenman 		p_rfa->rfa_control = 0;
2709a2057a72SPyun YongHyeon 		bus_dmamap_sync(sc->fxp_rxmtag, p_rx->rx_map,
27104812aef5SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2711a17c678eSDavid Greenman 	} else {
2712b2badf02SMaxime Henrion 		rxp->rx_next = NULL;
2713b2badf02SMaxime Henrion 		sc->fxp_desc.rx_head = rxp;
2714a17c678eSDavid Greenman 	}
2715b2badf02SMaxime Henrion 	sc->fxp_desc.rx_tail = rxp;
271685050421SPyun YongHyeon }
271785050421SPyun YongHyeon 
271885050421SPyun YongHyeon static void
271985050421SPyun YongHyeon fxp_discard_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp)
272085050421SPyun YongHyeon {
272185050421SPyun YongHyeon 	struct mbuf *m;
272285050421SPyun YongHyeon 	struct fxp_rfa *rfa;
272385050421SPyun YongHyeon 
272485050421SPyun YongHyeon 	m = rxp->rx_mbuf;
272585050421SPyun YongHyeon 	m->m_data = m->m_ext.ext_buf;
272685050421SPyun YongHyeon 	/*
272785050421SPyun YongHyeon 	 * Move the data pointer up so that the incoming data packet
272885050421SPyun YongHyeon 	 * will be 32-bit aligned.
272985050421SPyun YongHyeon 	 */
273085050421SPyun YongHyeon 	m->m_data += RFA_ALIGNMENT_FUDGE;
273185050421SPyun YongHyeon 
273285050421SPyun YongHyeon 	/*
273385050421SPyun YongHyeon 	 * Get a pointer to the base of the mbuf cluster and move
273485050421SPyun YongHyeon 	 * data start past it.
273585050421SPyun YongHyeon 	 */
273685050421SPyun YongHyeon 	rfa = mtod(m, struct fxp_rfa *);
273785050421SPyun YongHyeon 	m->m_data += sc->rfa_size;
273885050421SPyun YongHyeon 	rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE);
273985050421SPyun YongHyeon 
274085050421SPyun YongHyeon 	rfa->rfa_status = 0;
274185050421SPyun YongHyeon 	rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL);
274285050421SPyun YongHyeon 	rfa->actual_size = 0;
274385050421SPyun YongHyeon 
274485050421SPyun YongHyeon 	/*
274585050421SPyun YongHyeon 	 * Initialize the rest of the RFA.  Note that since the RFA
274685050421SPyun YongHyeon 	 * is misaligned, we cannot store values directly.  We're thus
274785050421SPyun YongHyeon 	 * using the le32enc() function which handles endianness and
274885050421SPyun YongHyeon 	 * is also alignment-safe.
274985050421SPyun YongHyeon 	 */
275085050421SPyun YongHyeon 	le32enc(&rfa->link_addr, 0xffffffff);
275185050421SPyun YongHyeon 	le32enc(&rfa->rbd_addr, 0xffffffff);
275285050421SPyun YongHyeon 
2753a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
275485050421SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2755a17c678eSDavid Greenman }
2756a17c678eSDavid Greenman 
2757f1928b0cSKevin Lo static int
2758f7788e8eSJonathan Lemon fxp_miibus_readreg(device_t dev, int phy, int reg)
2759dccee1a1SDavid Greenman {
2760f7788e8eSJonathan Lemon 	struct fxp_softc *sc = device_get_softc(dev);
2761dccee1a1SDavid Greenman 	int count = 10000;
27626ebc3153SDavid Greenman 	int value;
2763dccee1a1SDavid Greenman 
2764ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
2765ba8c6fd5SDavid Greenman 	    (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21));
2766dccee1a1SDavid Greenman 
2767ba8c6fd5SDavid Greenman 	while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0
2768ba8c6fd5SDavid Greenman 	    && count--)
27696ebc3153SDavid Greenman 		DELAY(10);
2770dccee1a1SDavid Greenman 
2771dccee1a1SDavid Greenman 	if (count <= 0)
2772f7788e8eSJonathan Lemon 		device_printf(dev, "fxp_miibus_readreg: timed out\n");
2773dccee1a1SDavid Greenman 
27746ebc3153SDavid Greenman 	return (value & 0xffff);
2775dccee1a1SDavid Greenman }
2776dccee1a1SDavid Greenman 
277716ec4b00SWarner Losh static int
2778f7788e8eSJonathan Lemon fxp_miibus_writereg(device_t dev, int phy, int reg, int value)
2779dccee1a1SDavid Greenman {
2780f7788e8eSJonathan Lemon 	struct fxp_softc *sc = device_get_softc(dev);
2781dccee1a1SDavid Greenman 	int count = 10000;
2782dccee1a1SDavid Greenman 
2783ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
2784ba8c6fd5SDavid Greenman 	    (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) |
2785ba8c6fd5SDavid Greenman 	    (value & 0xffff));
2786dccee1a1SDavid Greenman 
2787ba8c6fd5SDavid Greenman 	while ((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 &&
2788ba8c6fd5SDavid Greenman 	    count--)
27896ebc3153SDavid Greenman 		DELAY(10);
2790dccee1a1SDavid Greenman 
2791dccee1a1SDavid Greenman 	if (count <= 0)
2792f7788e8eSJonathan Lemon 		device_printf(dev, "fxp_miibus_writereg: timed out\n");
279316ec4b00SWarner Losh 	return (0);
2794dccee1a1SDavid Greenman }
2795dccee1a1SDavid Greenman 
27961845b5c3SMarius Strobl static void
27971845b5c3SMarius Strobl fxp_miibus_statchg(device_t dev)
27981845b5c3SMarius Strobl {
27991845b5c3SMarius Strobl 	struct fxp_softc *sc;
28001845b5c3SMarius Strobl 	struct mii_data *mii;
280141eb5ac3SMarcel Moolenaar 	if_t ifp;
28021845b5c3SMarius Strobl 
28031845b5c3SMarius Strobl 	sc = device_get_softc(dev);
28041845b5c3SMarius Strobl 	mii = device_get_softc(sc->miibus);
28051845b5c3SMarius Strobl 	ifp = sc->ifp;
280641eb5ac3SMarcel Moolenaar 	if (mii == NULL || ifp == (void *)NULL ||
280741eb5ac3SMarcel Moolenaar 	    (if_getdrvflags(ifp) & IFF_DRV_RUNNING) == 0 ||
28081845b5c3SMarius Strobl 	    (mii->mii_media_status & (IFM_AVALID | IFM_ACTIVE)) !=
28091845b5c3SMarius Strobl 	    (IFM_AVALID | IFM_ACTIVE))
28101845b5c3SMarius Strobl 		return;
28111845b5c3SMarius Strobl 
2812c3f52a31SPyun YongHyeon 	if (IFM_SUBTYPE(mii->mii_media_active) == IFM_10_T &&
2813c3f52a31SPyun YongHyeon 	    sc->flags & FXP_FLAG_CU_RESUME_BUG)
2814c3f52a31SPyun YongHyeon 		sc->cu_resume_bug = 1;
2815c3f52a31SPyun YongHyeon 	else
2816c3f52a31SPyun YongHyeon 		sc->cu_resume_bug = 0;
28171845b5c3SMarius Strobl 	/*
28181845b5c3SMarius Strobl 	 * Call fxp_init_body in order to adjust the flow control settings.
28191845b5c3SMarius Strobl 	 * Note that the 82557 doesn't support hardware flow control.
28201845b5c3SMarius Strobl 	 */
28211845b5c3SMarius Strobl 	if (sc->revision == FXP_REV_82557)
28221845b5c3SMarius Strobl 		return;
282341eb5ac3SMarcel Moolenaar 	if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
28241845b5c3SMarius Strobl 	fxp_init_body(sc, 0);
28251845b5c3SMarius Strobl }
28261845b5c3SMarius Strobl 
2827dccee1a1SDavid Greenman static int
282841eb5ac3SMarcel Moolenaar fxp_ioctl(if_t ifp, u_long command, caddr_t data)
2829a17c678eSDavid Greenman {
283041eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
2831a17c678eSDavid Greenman 	struct ifreq *ifr = (struct ifreq *)data;
2832f7788e8eSJonathan Lemon 	struct mii_data *mii;
283360bb79ebSPyun YongHyeon 	int flag, mask, error = 0, reinit;
2834a17c678eSDavid Greenman 
2835a17c678eSDavid Greenman 	switch (command) {
2836a17c678eSDavid Greenman 	case SIOCSIFFLAGS:
28373212724cSJohn Baldwin 		FXP_LOCK(sc);
2838a17c678eSDavid Greenman 		/*
2839a17c678eSDavid Greenman 		 * If interface is marked up and not running, then start it.
2840a17c678eSDavid Greenman 		 * If it is marked down and running, stop it.
2841a17c678eSDavid Greenman 		 * XXX If it's up then re-initialize it. This is so flags
2842a17c678eSDavid Greenman 		 * such as IFF_PROMISC are handled.
2843a17c678eSDavid Greenman 		 */
284441eb5ac3SMarcel Moolenaar 		if (if_getflags(ifp) & IFF_UP) {
284541eb5ac3SMarcel Moolenaar 			if (((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0) &&
284641eb5ac3SMarcel Moolenaar 			    ((if_getflags(ifp) ^ sc->if_flags) &
28475506afefSPyun YongHyeon 			    (IFF_PROMISC | IFF_ALLMULTI | IFF_LINK0)) != 0) {
284841eb5ac3SMarcel Moolenaar 				if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
2849a461b201SPyun YongHyeon 				fxp_init_body(sc, 0);
285041eb5ac3SMarcel Moolenaar 			} else if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) == 0)
28511845b5c3SMarius Strobl 				fxp_init_body(sc, 1);
2852a17c678eSDavid Greenman 		} else {
285341eb5ac3SMarcel Moolenaar 			if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0)
28544a5f1499SDavid Greenman 				fxp_stop(sc);
2855a17c678eSDavid Greenman 		}
285641eb5ac3SMarcel Moolenaar 		sc->if_flags = if_getflags(ifp);
28573212724cSJohn Baldwin 		FXP_UNLOCK(sc);
2858a17c678eSDavid Greenman 		break;
2859a17c678eSDavid Greenman 
2860a17c678eSDavid Greenman 	case SIOCADDMULTI:
2861a17c678eSDavid Greenman 	case SIOCDELMULTI:
2862f6ff7180SPyun YongHyeon 		FXP_LOCK(sc);
286341eb5ac3SMarcel Moolenaar 		if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0) {
286441eb5ac3SMarcel Moolenaar 			if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
2865f6ff7180SPyun YongHyeon 			fxp_init_body(sc, 0);
28665506afefSPyun YongHyeon 		}
2867f6ff7180SPyun YongHyeon 		FXP_UNLOCK(sc);
2868ba8c6fd5SDavid Greenman 		break;
2869ba8c6fd5SDavid Greenman 
2870ba8c6fd5SDavid Greenman 	case SIOCSIFMEDIA:
2871ba8c6fd5SDavid Greenman 	case SIOCGIFMEDIA:
2872f7788e8eSJonathan Lemon 		if (sc->miibus != NULL) {
2873f7788e8eSJonathan Lemon 			mii = device_get_softc(sc->miibus);
287409a8241fSGleb Smirnoff                         error = ifmedia_ioctl(ifp, ifr,
2875f7788e8eSJonathan Lemon                             &mii->mii_media, command);
2876f7788e8eSJonathan Lemon 		} else {
287709a8241fSGleb Smirnoff                         error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, command);
2878f7788e8eSJonathan Lemon 		}
2879a17c678eSDavid Greenman 		break;
2880a17c678eSDavid Greenman 
2881fb917226SRuslan Ermilov 	case SIOCSIFCAP:
288260bb79ebSPyun YongHyeon 		reinit = 0;
288341eb5ac3SMarcel Moolenaar 		mask = if_getcapenable(ifp) ^ ifr->ifr_reqcap;
288440929967SGleb Smirnoff #ifdef DEVICE_POLLING
288540929967SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
288640929967SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
2887bd071d4dSGleb Smirnoff 				error = ether_poll_register(fxp_poll, ifp);
288840929967SGleb Smirnoff 				if (error)
288940929967SGleb Smirnoff 					return(error);
289040929967SGleb Smirnoff 				FXP_LOCK(sc);
289140929967SGleb Smirnoff 				CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL,
289240929967SGleb Smirnoff 				    FXP_SCB_INTR_DISABLE);
289341eb5ac3SMarcel Moolenaar 				if_setcapenablebit(ifp, IFCAP_POLLING, 0);
289440929967SGleb Smirnoff 				FXP_UNLOCK(sc);
289540929967SGleb Smirnoff 			} else {
2896bd071d4dSGleb Smirnoff 				error = ether_poll_deregister(ifp);
289740929967SGleb Smirnoff 				/* Enable interrupts in any case */
289840929967SGleb Smirnoff 				FXP_LOCK(sc);
289940929967SGleb Smirnoff 				CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0);
290041eb5ac3SMarcel Moolenaar 				if_setcapenablebit(ifp, 0, IFCAP_POLLING);
290140929967SGleb Smirnoff 				FXP_UNLOCK(sc);
290240929967SGleb Smirnoff 			}
290340929967SGleb Smirnoff 		}
290440929967SGleb Smirnoff #endif
290540929967SGleb Smirnoff 		FXP_LOCK(sc);
290660bb79ebSPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
290741eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_TXCSUM) != 0) {
290841eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_TXCSUM);
290941eb5ac3SMarcel Moolenaar 			if ((if_getcapenable(ifp) & IFCAP_TXCSUM) != 0)
291041eb5ac3SMarcel Moolenaar 				if_sethwassistbits(ifp, FXP_CSUM_FEATURES, 0);
291160bb79ebSPyun YongHyeon 			else
291241eb5ac3SMarcel Moolenaar 				if_sethwassistbits(ifp, 0, FXP_CSUM_FEATURES);
291360bb79ebSPyun YongHyeon 		}
291460bb79ebSPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
291541eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_RXCSUM) != 0) {
291641eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_RXCSUM);
2917f13075afSPyun YongHyeon 			if ((sc->flags & FXP_FLAG_82559_RXCSUM) != 0)
2918f13075afSPyun YongHyeon 				reinit++;
2919f13075afSPyun YongHyeon 		}
2920c21e84e4SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
292141eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_TSO4) != 0) {
292241eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_TSO4);
292341eb5ac3SMarcel Moolenaar 			if ((if_getcapenable(ifp) & IFCAP_TSO4) != 0)
292441eb5ac3SMarcel Moolenaar 				if_sethwassistbits(ifp, CSUM_TSO, 0);
2925c21e84e4SPyun YongHyeon 			else
292641eb5ac3SMarcel Moolenaar 				if_sethwassistbits(ifp, 0, CSUM_TSO);
2927c21e84e4SPyun YongHyeon 		}
29287137cea0SPyun YongHyeon 		if ((mask & IFCAP_WOL_MAGIC) != 0 &&
292941eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_WOL_MAGIC) != 0)
293041eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_WOL_MAGIC);
293160bb79ebSPyun YongHyeon 		if ((mask & IFCAP_VLAN_MTU) != 0 &&
293241eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_VLAN_MTU) != 0) {
293341eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_VLAN_MTU);
29348ef1f631SYaroslav Tykhiy 			if (sc->revision != FXP_REV_82557)
29358ef1f631SYaroslav Tykhiy 				flag = FXP_FLAG_LONG_PKT_EN;
29368ef1f631SYaroslav Tykhiy 			else /* a hack to get long frames on the old chip */
29378ef1f631SYaroslav Tykhiy 				flag = FXP_FLAG_SAVE_BAD;
29388ef1f631SYaroslav Tykhiy 			sc->flags ^= flag;
293941eb5ac3SMarcel Moolenaar 			if (if_getflags(ifp) & IFF_UP)
294060bb79ebSPyun YongHyeon 				reinit++;
294160bb79ebSPyun YongHyeon 		}
2942713ca255SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWCSUM) != 0 &&
294341eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_VLAN_HWCSUM) != 0)
294441eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_VLAN_HWCSUM);
2945713ca255SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
294641eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_VLAN_HWTSO) != 0)
294741eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_VLAN_HWTSO);
2948bd4fa9d9SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
294941eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_VLAN_HWTAGGING) != 0) {
295041eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_VLAN_HWTAGGING);
295141eb5ac3SMarcel Moolenaar 			if ((if_getcapenable(ifp) & IFCAP_VLAN_HWTAGGING) == 0)
295241eb5ac3SMarcel Moolenaar 				if_setcapenablebit(ifp, 0, IFCAP_VLAN_HWTSO |
295341eb5ac3SMarcel Moolenaar 				    IFCAP_VLAN_HWCSUM);
2954bd4fa9d9SPyun YongHyeon 			reinit++;
2955bd4fa9d9SPyun YongHyeon 		}
295641eb5ac3SMarcel Moolenaar 		if (reinit > 0 &&
295741eb5ac3SMarcel Moolenaar 		    (if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0) {
295841eb5ac3SMarcel Moolenaar 			if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
2959a461b201SPyun YongHyeon 			fxp_init_body(sc, 0);
29605506afefSPyun YongHyeon 		}
29613212724cSJohn Baldwin 		FXP_UNLOCK(sc);
296241eb5ac3SMarcel Moolenaar 		if_vlancap(ifp);
2963fb917226SRuslan Ermilov 		break;
2964fb917226SRuslan Ermilov 
2965a17c678eSDavid Greenman 	default:
296609a8241fSGleb Smirnoff 		error = ether_ioctl(ifp, command, data);
2967a17c678eSDavid Greenman 	}
2968a17c678eSDavid Greenman 	return (error);
2969a17c678eSDavid Greenman }
2970397f9dfeSDavid Greenman 
29711d15d9f0SGleb Smirnoff static u_int
29721d15d9f0SGleb Smirnoff fxp_setup_maddr(void *arg, struct sockaddr_dl *sdl, u_int cnt)
29731d15d9f0SGleb Smirnoff {
29741d15d9f0SGleb Smirnoff 	struct fxp_softc *sc = arg;
29751d15d9f0SGleb Smirnoff 	struct fxp_cb_mcs *mcsp = sc->mcsp;
29761d15d9f0SGleb Smirnoff 
29771d15d9f0SGleb Smirnoff 	if (mcsp->mc_cnt < MAXMCADDR)
29781d15d9f0SGleb Smirnoff 		bcopy(LLADDR(sdl), mcsp->mc_addr[mcsp->mc_cnt * ETHER_ADDR_LEN],
29791d15d9f0SGleb Smirnoff 		    ETHER_ADDR_LEN);
29801d15d9f0SGleb Smirnoff 	mcsp->mc_cnt++;
29811d15d9f0SGleb Smirnoff 	return (1);
29821d15d9f0SGleb Smirnoff }
29831d15d9f0SGleb Smirnoff 
2984397f9dfeSDavid Greenman /*
298509882363SJonathan Lemon  * Fill in the multicast address list and return number of entries.
298609882363SJonathan Lemon  */
29871d15d9f0SGleb Smirnoff static void
298809882363SJonathan Lemon fxp_mc_addrs(struct fxp_softc *sc)
298909882363SJonathan Lemon {
299009882363SJonathan Lemon 	struct fxp_cb_mcs *mcsp = sc->mcsp;
299141eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
299209882363SJonathan Lemon 
299341eb5ac3SMarcel Moolenaar 	if ((if_getflags(ifp) & IFF_ALLMULTI) == 0) {
29941d15d9f0SGleb Smirnoff 		mcsp->mc_cnt = 0;
29951d15d9f0SGleb Smirnoff 		if_foreach_llmaddr(sc->ifp, fxp_setup_maddr, sc);
29961d15d9f0SGleb Smirnoff 		if (mcsp->mc_cnt >= MAXMCADDR) {
299741eb5ac3SMarcel Moolenaar 			if_setflagbits(ifp, IFF_ALLMULTI, 0);
29981d15d9f0SGleb Smirnoff 			mcsp->mc_cnt = 0;
299909882363SJonathan Lemon 		}
300009882363SJonathan Lemon 	}
30011d15d9f0SGleb Smirnoff 	mcsp->mc_cnt = htole16(mcsp->mc_cnt * ETHER_ADDR_LEN);
300209882363SJonathan Lemon }
300309882363SJonathan Lemon 
300409882363SJonathan Lemon /*
3005397f9dfeSDavid Greenman  * Program the multicast filter.
3006397f9dfeSDavid Greenman  *
3007397f9dfeSDavid Greenman  * We have an artificial restriction that the multicast setup command
3008397f9dfeSDavid Greenman  * must be the first command in the chain, so we take steps to ensure
30093114fdb4SDavid Greenman  * this. By requiring this, it allows us to keep up the performance of
3010397f9dfeSDavid Greenman  * the pre-initialized command ring (esp. link pointers) by not actually
3011dc733423SDag-Erling Smørgrav  * inserting the mcsetup command in the ring - i.e. its link pointer
3012397f9dfeSDavid Greenman  * points to the TxCB ring, but the mcsetup descriptor itself is not part
3013397f9dfeSDavid Greenman  * of it. We then can do 'CU_START' on the mcsetup descriptor and have it
3014397f9dfeSDavid Greenman  * lead into the regular TxCB ring when it completes.
3015397f9dfeSDavid Greenman  */
3016397f9dfeSDavid Greenman static void
3017f7788e8eSJonathan Lemon fxp_mc_setup(struct fxp_softc *sc)
3018397f9dfeSDavid Greenman {
30196b24912cSPyun YongHyeon 	struct fxp_cb_mcs *mcsp;
30207dced78aSDavid Greenman 	int count;
3021397f9dfeSDavid Greenman 
302267fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
30233114fdb4SDavid Greenman 
30246b24912cSPyun YongHyeon 	mcsp = sc->mcsp;
3025397f9dfeSDavid Greenman 	mcsp->cb_status = 0;
30266b24912cSPyun YongHyeon 	mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL);
30276b24912cSPyun YongHyeon 	mcsp->link_addr = 0xffffffff;
30286b24912cSPyun YongHyeon 	fxp_mc_addrs(sc);
3029397f9dfeSDavid Greenman 
3030397f9dfeSDavid Greenman 	/*
30316b24912cSPyun YongHyeon 	 * Wait until command unit is idle. This should never be the
30326b24912cSPyun YongHyeon 	 * case when nothing is queued, but make sure anyway.
3033397f9dfeSDavid Greenman 	 */
30347dced78aSDavid Greenman 	count = 100;
30356b24912cSPyun YongHyeon 	while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) !=
30366b24912cSPyun YongHyeon 	    FXP_SCB_CUS_IDLE && --count)
30377dced78aSDavid Greenman 		DELAY(10);
30387dced78aSDavid Greenman 	if (count == 0) {
3039f7788e8eSJonathan Lemon 		device_printf(sc->dev, "command queue timeout\n");
30407dced78aSDavid Greenman 		return;
30417dced78aSDavid Greenman 	}
3042397f9dfeSDavid Greenman 
3043397f9dfeSDavid Greenman 	/*
3044397f9dfeSDavid Greenman 	 * Start the multicast setup command.
3045397f9dfeSDavid Greenman 	 */
3046397f9dfeSDavid Greenman 	fxp_scb_wait(sc);
3047a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->mcs_tag, sc->mcs_map,
3048a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3049b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr);
30502e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
30516b24912cSPyun YongHyeon 	/* ...and wait for it to complete. */
30526b24912cSPyun YongHyeon 	fxp_dma_wait(sc, &mcsp->cb_status, sc->mcs_tag, sc->mcs_map);
3053397f9dfeSDavid Greenman }
305472a32a26SJonathan Lemon 
305574d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101a[] = D101_A_RCVBUNDLE_UCODE;
305674d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101b0[] = D101_B0_RCVBUNDLE_UCODE;
305774d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101ma[] = D101M_B_RCVBUNDLE_UCODE;
305874d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101s[] = D101S_RCVBUNDLE_UCODE;
305974d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102[] = D102_B_RCVBUNDLE_UCODE;
306074d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102c[] = D102_C_RCVBUNDLE_UCODE;
3061de571603SMaxime Henrion static uint32_t fxp_ucode_d102e[] = D102_E_RCVBUNDLE_UCODE;
306272a32a26SJonathan Lemon 
306374d1ed23SMaxime Henrion #define UCODE(x)	x, sizeof(x)/sizeof(uint32_t)
306472a32a26SJonathan Lemon 
3065e0fe5c6dSMarius Strobl static const struct ucode {
306674d1ed23SMaxime Henrion 	uint32_t	revision;
306774d1ed23SMaxime Henrion 	uint32_t	*ucode;
306872a32a26SJonathan Lemon 	int		length;
306972a32a26SJonathan Lemon 	u_short		int_delay_offset;
307072a32a26SJonathan Lemon 	u_short		bundle_max_offset;
307129658c96SDimitry Andric } ucode_table[] = {
307272a32a26SJonathan Lemon 	{ FXP_REV_82558_A4, UCODE(fxp_ucode_d101a), D101_CPUSAVER_DWORD, 0 },
307372a32a26SJonathan Lemon 	{ FXP_REV_82558_B0, UCODE(fxp_ucode_d101b0), D101_CPUSAVER_DWORD, 0 },
307472a32a26SJonathan Lemon 	{ FXP_REV_82559_A0, UCODE(fxp_ucode_d101ma),
307572a32a26SJonathan Lemon 	    D101M_CPUSAVER_DWORD, D101M_CPUSAVER_BUNDLE_MAX_DWORD },
307672a32a26SJonathan Lemon 	{ FXP_REV_82559S_A, UCODE(fxp_ucode_d101s),
307772a32a26SJonathan Lemon 	    D101S_CPUSAVER_DWORD, D101S_CPUSAVER_BUNDLE_MAX_DWORD },
307872a32a26SJonathan Lemon 	{ FXP_REV_82550, UCODE(fxp_ucode_d102),
307972a32a26SJonathan Lemon 	    D102_B_CPUSAVER_DWORD, D102_B_CPUSAVER_BUNDLE_MAX_DWORD },
308072a32a26SJonathan Lemon 	{ FXP_REV_82550_C, UCODE(fxp_ucode_d102c),
308172a32a26SJonathan Lemon 	    D102_C_CPUSAVER_DWORD, D102_C_CPUSAVER_BUNDLE_MAX_DWORD },
3082507feeafSMaxime Henrion 	{ FXP_REV_82551_F, UCODE(fxp_ucode_d102e),
3083de571603SMaxime Henrion 	    D102_E_CPUSAVER_DWORD, D102_E_CPUSAVER_BUNDLE_MAX_DWORD },
308450df388dSPyun YongHyeon 	{ FXP_REV_82551_10, UCODE(fxp_ucode_d102e),
308550df388dSPyun YongHyeon 	    D102_E_CPUSAVER_DWORD, D102_E_CPUSAVER_BUNDLE_MAX_DWORD },
308672a32a26SJonathan Lemon 	{ 0, NULL, 0, 0, 0 }
308772a32a26SJonathan Lemon };
308872a32a26SJonathan Lemon 
308972a32a26SJonathan Lemon static void
309072a32a26SJonathan Lemon fxp_load_ucode(struct fxp_softc *sc)
309172a32a26SJonathan Lemon {
3092e0fe5c6dSMarius Strobl 	const struct ucode *uc;
309372a32a26SJonathan Lemon 	struct fxp_cb_ucode *cbp;
309494a4f968SPyun YongHyeon 	int i;
309572a32a26SJonathan Lemon 
30961343a72fSPyun YongHyeon 	if (sc->flags & FXP_FLAG_NO_UCODE)
30971343a72fSPyun YongHyeon 		return;
30981343a72fSPyun YongHyeon 
309972a32a26SJonathan Lemon 	for (uc = ucode_table; uc->ucode != NULL; uc++)
310072a32a26SJonathan Lemon 		if (sc->revision == uc->revision)
310172a32a26SJonathan Lemon 			break;
310272a32a26SJonathan Lemon 	if (uc->ucode == NULL)
310372a32a26SJonathan Lemon 		return;
3104b2badf02SMaxime Henrion 	cbp = (struct fxp_cb_ucode *)sc->fxp_desc.cbl_list;
310572a32a26SJonathan Lemon 	cbp->cb_status = 0;
310683e6547dSMaxime Henrion 	cbp->cb_command = htole16(FXP_CB_COMMAND_UCODE | FXP_CB_COMMAND_EL);
310783e6547dSMaxime Henrion 	cbp->link_addr = 0xffffffff;    	/* (no) next command */
310894a4f968SPyun YongHyeon 	for (i = 0; i < uc->length; i++)
310994a4f968SPyun YongHyeon 		cbp->ucode[i] = htole32(uc->ucode[i]);
311072a32a26SJonathan Lemon 	if (uc->int_delay_offset)
311174d1ed23SMaxime Henrion 		*(uint16_t *)&cbp->ucode[uc->int_delay_offset] =
311283e6547dSMaxime Henrion 		    htole16(sc->tunable_int_delay + sc->tunable_int_delay / 2);
311372a32a26SJonathan Lemon 	if (uc->bundle_max_offset)
311474d1ed23SMaxime Henrion 		*(uint16_t *)&cbp->ucode[uc->bundle_max_offset] =
311583e6547dSMaxime Henrion 		    htole16(sc->tunable_bundle_max);
311672a32a26SJonathan Lemon 	/*
311772a32a26SJonathan Lemon 	 * Download the ucode to the chip.
311872a32a26SJonathan Lemon 	 */
311972a32a26SJonathan Lemon 	fxp_scb_wait(sc);
31205986d0d2SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
31215986d0d2SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3122b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
312372a32a26SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
312472a32a26SJonathan Lemon 	/* ...and wait for it to complete. */
3125209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map);
312672a32a26SJonathan Lemon 	device_printf(sc->dev,
312772a32a26SJonathan Lemon 	    "Microcode loaded, int_delay: %d usec  bundle_max: %d\n",
312872a32a26SJonathan Lemon 	    sc->tunable_int_delay,
312972a32a26SJonathan Lemon 	    uc->bundle_max_offset == 0 ? 0 : sc->tunable_bundle_max);
313072a32a26SJonathan Lemon 	sc->flags |= FXP_FLAG_UCODE;
31311343a72fSPyun YongHyeon 	bzero(cbp, FXP_TXCB_SZ);
313272a32a26SJonathan Lemon }
313372a32a26SJonathan Lemon 
31348da9c507SPyun YongHyeon #define FXP_SYSCTL_STAT_ADD(c, h, n, p, d)	\
31358da9c507SPyun YongHyeon 	SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d)
31368da9c507SPyun YongHyeon 
31378da9c507SPyun YongHyeon static void
31388da9c507SPyun YongHyeon fxp_sysctl_node(struct fxp_softc *sc)
31398da9c507SPyun YongHyeon {
31408da9c507SPyun YongHyeon 	struct sysctl_ctx_list *ctx;
31418da9c507SPyun YongHyeon 	struct sysctl_oid_list *child, *parent;
31428da9c507SPyun YongHyeon 	struct sysctl_oid *tree;
31438da9c507SPyun YongHyeon 	struct fxp_hwstats *hsp;
31448da9c507SPyun YongHyeon 
31458da9c507SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->dev);
31468da9c507SPyun YongHyeon 	child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->dev));
31478da9c507SPyun YongHyeon 
31487029da5cSPawel Biernacki 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "int_delay",
314935efbedcSAlexander Motin 	    CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_MPSAFE,
31508da9c507SPyun YongHyeon 	    &sc->tunable_int_delay, 0, sysctl_hw_fxp_int_delay, "I",
31518da9c507SPyun YongHyeon 	    "FXP driver receive interrupt microcode bundling delay");
31527029da5cSPawel Biernacki 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "bundle_max",
315335efbedcSAlexander Motin 	    CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_MPSAFE,
31548da9c507SPyun YongHyeon 	    &sc->tunable_bundle_max, 0, sysctl_hw_fxp_bundle_max, "I",
31558da9c507SPyun YongHyeon 	    "FXP driver receive interrupt microcode bundle size limit");
31568da9c507SPyun YongHyeon 	SYSCTL_ADD_INT(ctx, child,OID_AUTO, "rnr", CTLFLAG_RD, &sc->rnr, 0,
31578da9c507SPyun YongHyeon 	    "FXP RNR events");
31588da9c507SPyun YongHyeon 
31598da9c507SPyun YongHyeon 	/*
31608da9c507SPyun YongHyeon 	 * Pull in device tunables.
31618da9c507SPyun YongHyeon 	 */
31628da9c507SPyun YongHyeon 	sc->tunable_int_delay = TUNABLE_INT_DELAY;
31638da9c507SPyun YongHyeon 	sc->tunable_bundle_max = TUNABLE_BUNDLE_MAX;
31648da9c507SPyun YongHyeon 	(void) resource_int_value(device_get_name(sc->dev),
31658da9c507SPyun YongHyeon 	    device_get_unit(sc->dev), "int_delay", &sc->tunable_int_delay);
31668da9c507SPyun YongHyeon 	(void) resource_int_value(device_get_name(sc->dev),
31678da9c507SPyun YongHyeon 	    device_get_unit(sc->dev), "bundle_max", &sc->tunable_bundle_max);
31688da9c507SPyun YongHyeon 	sc->rnr = 0;
31698da9c507SPyun YongHyeon 
31708da9c507SPyun YongHyeon 	hsp = &sc->fxp_hwstats;
31717029da5cSPawel Biernacki 	tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats",
31727029da5cSPawel Biernacki 	    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "FXP statistics");
31738da9c507SPyun YongHyeon 	parent = SYSCTL_CHILDREN(tree);
31748da9c507SPyun YongHyeon 
31758da9c507SPyun YongHyeon 	/* Rx MAC statistics. */
31767029da5cSPawel Biernacki 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx",
31777029da5cSPawel Biernacki 	    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "Rx MAC statistics");
31788da9c507SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
31798da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "good_frames",
31808da9c507SPyun YongHyeon 	    &hsp->rx_good, "Good frames");
31818da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "crc_errors",
31828da9c507SPyun YongHyeon 	    &hsp->rx_crc_errors, "CRC errors");
31838da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "alignment_errors",
31848da9c507SPyun YongHyeon 	    &hsp->rx_alignment_errors, "Alignment errors");
31858da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "rnr_errors",
31868da9c507SPyun YongHyeon 	    &hsp->rx_rnr_errors, "RNR errors");
31878da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "overrun_errors",
31888da9c507SPyun YongHyeon 	    &hsp->rx_overrun_errors, "Overrun errors");
31898da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "cdt_errors",
31908da9c507SPyun YongHyeon 	    &hsp->rx_cdt_errors, "Collision detect errors");
31918da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "shortframes",
31928da9c507SPyun YongHyeon 	    &hsp->rx_shortframes, "Short frame errors");
31938da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4) {
31948da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "pause",
31958da9c507SPyun YongHyeon 		    &hsp->rx_pause, "Pause frames");
31968da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "controls",
31978da9c507SPyun YongHyeon 		    &hsp->rx_controls, "Unsupported control frames");
31988da9c507SPyun YongHyeon 	}
31998da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0)
32008da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "tco",
32018da9c507SPyun YongHyeon 		    &hsp->rx_tco, "TCO frames");
32028da9c507SPyun YongHyeon 
32038da9c507SPyun YongHyeon 	/* Tx MAC statistics. */
32047029da5cSPawel Biernacki 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx",
32057029da5cSPawel Biernacki 	    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "Tx MAC statistics");
32068da9c507SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
32078da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "good_frames",
32088da9c507SPyun YongHyeon 	    &hsp->tx_good, "Good frames");
32098da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "maxcols",
32108da9c507SPyun YongHyeon 	    &hsp->tx_maxcols, "Maximum collisions errors");
32118da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "latecols",
32128da9c507SPyun YongHyeon 	    &hsp->tx_latecols, "Late collisions errors");
32138da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "underruns",
32148da9c507SPyun YongHyeon 	    &hsp->tx_underruns, "Underrun errors");
32158da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "lostcrs",
32168da9c507SPyun YongHyeon 	    &hsp->tx_lostcrs, "Lost carrier sense");
32178da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "deffered",
32188da9c507SPyun YongHyeon 	    &hsp->tx_deffered, "Deferred");
32198da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "single_collisions",
32208da9c507SPyun YongHyeon 	    &hsp->tx_single_collisions, "Single collisions");
32218da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "multiple_collisions",
32228da9c507SPyun YongHyeon 	    &hsp->tx_multiple_collisions, "Multiple collisions");
32238da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "total_collisions",
32248da9c507SPyun YongHyeon 	    &hsp->tx_total_collisions, "Total collisions");
32258da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4)
32268da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "pause",
32278da9c507SPyun YongHyeon 		    &hsp->tx_pause, "Pause frames");
32288da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0)
32298da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "tco",
32308da9c507SPyun YongHyeon 		    &hsp->tx_tco, "TCO frames");
32318da9c507SPyun YongHyeon }
32328da9c507SPyun YongHyeon 
32338da9c507SPyun YongHyeon #undef FXP_SYSCTL_STAT_ADD
32348da9c507SPyun YongHyeon 
323572a32a26SJonathan Lemon static int
323672a32a26SJonathan Lemon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
323772a32a26SJonathan Lemon {
323872a32a26SJonathan Lemon 	int error, value;
323972a32a26SJonathan Lemon 
324072a32a26SJonathan Lemon 	value = *(int *)arg1;
324172a32a26SJonathan Lemon 	error = sysctl_handle_int(oidp, &value, 0, req);
324272a32a26SJonathan Lemon 	if (error || !req->newptr)
324372a32a26SJonathan Lemon 		return (error);
324472a32a26SJonathan Lemon 	if (value < low || value > high)
324572a32a26SJonathan Lemon 		return (EINVAL);
324672a32a26SJonathan Lemon 	*(int *)arg1 = value;
324772a32a26SJonathan Lemon 	return (0);
324872a32a26SJonathan Lemon }
324972a32a26SJonathan Lemon 
325072a32a26SJonathan Lemon /*
325172a32a26SJonathan Lemon  * Interrupt delay is expressed in microseconds, a multiplier is used
325272a32a26SJonathan Lemon  * to convert this to the appropriate clock ticks before using.
325372a32a26SJonathan Lemon  */
325472a32a26SJonathan Lemon static int
325572a32a26SJonathan Lemon sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS)
325672a32a26SJonathan Lemon {
3257e0fe5c6dSMarius Strobl 
325872a32a26SJonathan Lemon 	return (sysctl_int_range(oidp, arg1, arg2, req, 300, 3000));
325972a32a26SJonathan Lemon }
326072a32a26SJonathan Lemon 
326172a32a26SJonathan Lemon static int
326272a32a26SJonathan Lemon sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS)
326372a32a26SJonathan Lemon {
3264e0fe5c6dSMarius Strobl 
326572a32a26SJonathan Lemon 	return (sysctl_int_range(oidp, arg1, arg2, req, 1, 0xffff));
326672a32a26SJonathan Lemon }
3267