1f7788e8eSJonathan Lemon /*- 2a17c678eSDavid Greenman * Copyright (c) 1995, David Greenman 33bd07cfdSJonathan Lemon * Copyright (c) 2001 Jonathan Lemon <jlemon@freebsd.org> 4a17c678eSDavid Greenman * All rights reserved. 5a17c678eSDavid Greenman * 6a17c678eSDavid Greenman * Redistribution and use in source and binary forms, with or without 7a17c678eSDavid Greenman * modification, are permitted provided that the following conditions 8a17c678eSDavid Greenman * are met: 9a17c678eSDavid Greenman * 1. Redistributions of source code must retain the above copyright 10a17c678eSDavid Greenman * notice unmodified, this list of conditions, and the following 11a17c678eSDavid Greenman * disclaimer. 12a17c678eSDavid Greenman * 2. Redistributions in binary form must reproduce the above copyright 13a17c678eSDavid Greenman * notice, this list of conditions and the following disclaimer in the 14a17c678eSDavid Greenman * documentation and/or other materials provided with the distribution. 15a17c678eSDavid Greenman * 16a17c678eSDavid Greenman * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 17a17c678eSDavid Greenman * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18a17c678eSDavid Greenman * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19a17c678eSDavid Greenman * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 20a17c678eSDavid Greenman * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21a17c678eSDavid Greenman * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22a17c678eSDavid Greenman * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23a17c678eSDavid Greenman * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24a17c678eSDavid Greenman * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25a17c678eSDavid Greenman * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26a17c678eSDavid Greenman * SUCH DAMAGE. 27a17c678eSDavid Greenman * 28a17c678eSDavid Greenman */ 29a17c678eSDavid Greenman 30aad970f1SDavid E. O'Brien #include <sys/cdefs.h> 31aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$"); 32aad970f1SDavid E. O'Brien 33a17c678eSDavid Greenman /* 34ae12cddaSDavid Greenman * Intel EtherExpress Pro/100B PCI Fast Ethernet driver 35a17c678eSDavid Greenman */ 36a17c678eSDavid Greenman 37a17c678eSDavid Greenman #include <sys/param.h> 38a17c678eSDavid Greenman #include <sys/systm.h> 3983e6547dSMaxime Henrion #include <sys/endian.h> 40a17c678eSDavid Greenman #include <sys/mbuf.h> 41f7788e8eSJonathan Lemon /* #include <sys/mutex.h> */ 42a17c678eSDavid Greenman #include <sys/kernel.h> 43fe12f24bSPoul-Henning Kamp #include <sys/module.h> 444458ac71SBruce Evans #include <sys/socket.h> 4572a32a26SJonathan Lemon #include <sys/sysctl.h> 46a17c678eSDavid Greenman 47a17c678eSDavid Greenman #include <net/if.h> 48397f9dfeSDavid Greenman #include <net/if_dl.h> 49ba8c6fd5SDavid Greenman #include <net/if_media.h> 50a17c678eSDavid Greenman 51a17c678eSDavid Greenman #include <net/bpf.h> 52ba8c6fd5SDavid Greenman #include <sys/sockio.h> 536182fdbdSPeter Wemm #include <sys/bus.h> 546182fdbdSPeter Wemm #include <machine/bus.h> 556182fdbdSPeter Wemm #include <sys/rman.h> 566182fdbdSPeter Wemm #include <machine/resource.h> 57ba8c6fd5SDavid Greenman 581d5e9e22SEivind Eklund #include <net/ethernet.h> 591d5e9e22SEivind Eklund #include <net/if_arp.h> 60ba8c6fd5SDavid Greenman 61f7788e8eSJonathan Lemon #include <machine/clock.h> /* for DELAY */ 62a17c678eSDavid Greenman 63e8c8b728SJonathan Lemon #include <net/if_types.h> 64e8c8b728SJonathan Lemon #include <net/if_vlan_var.h> 65e8c8b728SJonathan Lemon 66c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR 67c8bca6dcSBill Paul #include <netinet/in.h> 68c8bca6dcSBill Paul #include <netinet/in_systm.h> 69c8bca6dcSBill Paul #include <netinet/ip.h> 70c8bca6dcSBill Paul #include <machine/in_cksum.h> 71c8bca6dcSBill Paul #endif 72c8bca6dcSBill Paul 734fbd232cSWarner Losh #include <dev/pci/pcivar.h> 744fbd232cSWarner Losh #include <dev/pci/pcireg.h> /* for PCIM_CMD_xxx */ 75a17c678eSDavid Greenman 76f7788e8eSJonathan Lemon #include <dev/mii/mii.h> 77f7788e8eSJonathan Lemon #include <dev/mii/miivar.h> 78f7788e8eSJonathan Lemon 79f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpreg.h> 80f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpvar.h> 8172a32a26SJonathan Lemon #include <dev/fxp/rcvbundl.h> 82f7788e8eSJonathan Lemon 83f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, pci, 1, 1, 1); 84f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, ether, 1, 1, 1); 85f7788e8eSJonathan Lemon MODULE_DEPEND(fxp, miibus, 1, 1, 1); 86f7788e8eSJonathan Lemon #include "miibus_if.h" 874fc1dda9SAndrew Gallatin 88ba8c6fd5SDavid Greenman /* 89ba8c6fd5SDavid Greenman * NOTE! On the Alpha, we have an alignment constraint. The 90ba8c6fd5SDavid Greenman * card DMAs the packet immediately following the RFA. However, 91ba8c6fd5SDavid Greenman * the first thing in the packet is a 14-byte Ethernet header. 92ba8c6fd5SDavid Greenman * This means that the packet is misaligned. To compensate, 93ba8c6fd5SDavid Greenman * we actually offset the RFA 2 bytes into the cluster. This 94ba8c6fd5SDavid Greenman * alignes the packet after the Ethernet header at a 32-bit 95ba8c6fd5SDavid Greenman * boundary. HOWEVER! This means that the RFA is misaligned! 96ba8c6fd5SDavid Greenman */ 97ba8c6fd5SDavid Greenman #define RFA_ALIGNMENT_FUDGE 2 98ba8c6fd5SDavid Greenman 99ba8c6fd5SDavid Greenman /* 100f7788e8eSJonathan Lemon * Set initial transmit threshold at 64 (512 bytes). This is 101f7788e8eSJonathan Lemon * increased by 64 (512 bytes) at a time, to maximum of 192 102f7788e8eSJonathan Lemon * (1536 bytes), if an underrun occurs. 103f7788e8eSJonathan Lemon */ 104f7788e8eSJonathan Lemon static int tx_threshold = 64; 105f7788e8eSJonathan Lemon 106f7788e8eSJonathan Lemon /* 107f7788e8eSJonathan Lemon * The configuration byte map has several undefined fields which 108f7788e8eSJonathan Lemon * must be one or must be zero. Set up a template for these bits 109f7788e8eSJonathan Lemon * only, (assuming a 82557 chip) leaving the actual configuration 110f7788e8eSJonathan Lemon * to fxp_init. 111f7788e8eSJonathan Lemon * 112f7788e8eSJonathan Lemon * See struct fxp_cb_config for the bit definitions. 113f7788e8eSJonathan Lemon */ 114f7788e8eSJonathan Lemon static u_char fxp_cb_config_template[] = { 115f7788e8eSJonathan Lemon 0x0, 0x0, /* cb_status */ 116f7788e8eSJonathan Lemon 0x0, 0x0, /* cb_command */ 117f7788e8eSJonathan Lemon 0x0, 0x0, 0x0, 0x0, /* link_addr */ 118f7788e8eSJonathan Lemon 0x0, /* 0 */ 119f7788e8eSJonathan Lemon 0x0, /* 1 */ 120f7788e8eSJonathan Lemon 0x0, /* 2 */ 121f7788e8eSJonathan Lemon 0x0, /* 3 */ 122f7788e8eSJonathan Lemon 0x0, /* 4 */ 123f7788e8eSJonathan Lemon 0x0, /* 5 */ 124f7788e8eSJonathan Lemon 0x32, /* 6 */ 125f7788e8eSJonathan Lemon 0x0, /* 7 */ 126f7788e8eSJonathan Lemon 0x0, /* 8 */ 127f7788e8eSJonathan Lemon 0x0, /* 9 */ 128f7788e8eSJonathan Lemon 0x6, /* 10 */ 129f7788e8eSJonathan Lemon 0x0, /* 11 */ 130f7788e8eSJonathan Lemon 0x0, /* 12 */ 131f7788e8eSJonathan Lemon 0x0, /* 13 */ 132f7788e8eSJonathan Lemon 0xf2, /* 14 */ 133f7788e8eSJonathan Lemon 0x48, /* 15 */ 134f7788e8eSJonathan Lemon 0x0, /* 16 */ 135f7788e8eSJonathan Lemon 0x40, /* 17 */ 136f7788e8eSJonathan Lemon 0xf0, /* 18 */ 137f7788e8eSJonathan Lemon 0x0, /* 19 */ 138f7788e8eSJonathan Lemon 0x3f, /* 20 */ 139f7788e8eSJonathan Lemon 0x5 /* 21 */ 140f7788e8eSJonathan Lemon }; 141f7788e8eSJonathan Lemon 142f7788e8eSJonathan Lemon struct fxp_ident { 143f7788e8eSJonathan Lemon u_int16_t devid; 144f19fc5d8SJohn Polstra int16_t revid; /* -1 matches anything */ 145f7788e8eSJonathan Lemon char *name; 146f7788e8eSJonathan Lemon }; 147f7788e8eSJonathan Lemon 148f7788e8eSJonathan Lemon /* 149f7788e8eSJonathan Lemon * Claim various Intel PCI device identifiers for this driver. The 150f7788e8eSJonathan Lemon * sub-vendor and sub-device field are extensively used to identify 151f7788e8eSJonathan Lemon * particular variants, but we don't currently differentiate between 152f7788e8eSJonathan Lemon * them. 153f7788e8eSJonathan Lemon */ 154f7788e8eSJonathan Lemon static struct fxp_ident fxp_ident_table[] = { 155f19fc5d8SJohn Polstra { 0x1029, -1, "Intel 82559 PCI/CardBus Pro/100" }, 156f19fc5d8SJohn Polstra { 0x1030, -1, "Intel 82559 Pro/100 Ethernet" }, 157f19fc5d8SJohn Polstra { 0x1031, -1, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" }, 158f19fc5d8SJohn Polstra { 0x1032, -1, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" }, 159f19fc5d8SJohn Polstra { 0x1033, -1, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 160f19fc5d8SJohn Polstra { 0x1034, -1, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 161f19fc5d8SJohn Polstra { 0x1035, -1, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 162f19fc5d8SJohn Polstra { 0x1036, -1, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 163f19fc5d8SJohn Polstra { 0x1037, -1, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 164f19fc5d8SJohn Polstra { 0x1038, -1, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 165f19fc5d8SJohn Polstra { 0x1039, -1, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" }, 166f19fc5d8SJohn Polstra { 0x103A, -1, "Intel 82801DB (ICH4) Pro/100 Ethernet" }, 167f19fc5d8SJohn Polstra { 0x103B, -1, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" }, 168f19fc5d8SJohn Polstra { 0x103C, -1, "Intel 82801DB (ICH4) Pro/100 Ethernet" }, 169f19fc5d8SJohn Polstra { 0x103D, -1, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" }, 170f19fc5d8SJohn Polstra { 0x103E, -1, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" }, 171f19fc5d8SJohn Polstra { 0x1050, -1, "Intel 82801BA (D865) Pro/100 VE Ethernet" }, 172c2b37819SWarner Losh { 0x1051, -1, "Intel 82562ET (ICH5/ICH5R) Pro/100 VE Ethernet" }, 173f19fc5d8SJohn Polstra { 0x1059, -1, "Intel 82551QM Pro/100 M Mobile Connection" }, 174048ca166SMaxime Henrion { 0x1064, -1, "Intel 82562EZ (ICH6)" }, 175f19fc5d8SJohn Polstra { 0x1209, -1, "Intel 82559ER Embedded 10/100 Ethernet" }, 176f19fc5d8SJohn Polstra { 0x1229, 0x01, "Intel 82557 Pro/100 Ethernet" }, 177f19fc5d8SJohn Polstra { 0x1229, 0x02, "Intel 82557 Pro/100 Ethernet" }, 178f19fc5d8SJohn Polstra { 0x1229, 0x03, "Intel 82557 Pro/100 Ethernet" }, 179f19fc5d8SJohn Polstra { 0x1229, 0x04, "Intel 82558 Pro/100 Ethernet" }, 180f19fc5d8SJohn Polstra { 0x1229, 0x05, "Intel 82558 Pro/100 Ethernet" }, 181f19fc5d8SJohn Polstra { 0x1229, 0x06, "Intel 82559 Pro/100 Ethernet" }, 182f19fc5d8SJohn Polstra { 0x1229, 0x07, "Intel 82559 Pro/100 Ethernet" }, 183f19fc5d8SJohn Polstra { 0x1229, 0x08, "Intel 82559 Pro/100 Ethernet" }, 184f19fc5d8SJohn Polstra { 0x1229, 0x09, "Intel 82559ER Pro/100 Ethernet" }, 185f19fc5d8SJohn Polstra { 0x1229, 0x0c, "Intel 82550 Pro/100 Ethernet" }, 186f19fc5d8SJohn Polstra { 0x1229, 0x0d, "Intel 82550 Pro/100 Ethernet" }, 187f19fc5d8SJohn Polstra { 0x1229, 0x0e, "Intel 82550 Pro/100 Ethernet" }, 188f19fc5d8SJohn Polstra { 0x1229, 0x0f, "Intel 82551 Pro/100 Ethernet" }, 189f19fc5d8SJohn Polstra { 0x1229, 0x10, "Intel 82551 Pro/100 Ethernet" }, 190f19fc5d8SJohn Polstra { 0x1229, -1, "Intel 82557/8/9 Pro/100 Ethernet" }, 191f19fc5d8SJohn Polstra { 0x2449, -1, "Intel 82801BA/CAM (ICH2/3) Pro/100 Ethernet" }, 192f19fc5d8SJohn Polstra { 0, -1, NULL }, 193f7788e8eSJonathan Lemon }; 194f7788e8eSJonathan Lemon 195c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR 196c8bca6dcSBill Paul #define FXP_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 197c8bca6dcSBill Paul #else 198c8bca6dcSBill Paul #define FXP_CSUM_FEATURES (CSUM_TCP | CSUM_UDP) 199c8bca6dcSBill Paul #endif 200c8bca6dcSBill Paul 201f7788e8eSJonathan Lemon static int fxp_probe(device_t dev); 202f7788e8eSJonathan Lemon static int fxp_attach(device_t dev); 203f7788e8eSJonathan Lemon static int fxp_detach(device_t dev); 204f7788e8eSJonathan Lemon static int fxp_shutdown(device_t dev); 205f7788e8eSJonathan Lemon static int fxp_suspend(device_t dev); 206f7788e8eSJonathan Lemon static int fxp_resume(device_t dev); 207f7788e8eSJonathan Lemon 208f7788e8eSJonathan Lemon static void fxp_intr(void *xsc); 2094953bccaSNate Lawson static void fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp, 2104953bccaSNate Lawson u_int8_t statack, int count); 211f7788e8eSJonathan Lemon static void fxp_init(void *xsc); 2124953bccaSNate Lawson static void fxp_init_body(struct fxp_softc *sc); 213f7788e8eSJonathan Lemon static void fxp_tick(void *xsc); 214f7788e8eSJonathan Lemon static void fxp_start(struct ifnet *ifp); 2154953bccaSNate Lawson static void fxp_start_body(struct ifnet *ifp); 216f7788e8eSJonathan Lemon static void fxp_stop(struct fxp_softc *sc); 217f7788e8eSJonathan Lemon static void fxp_release(struct fxp_softc *sc); 218f7788e8eSJonathan Lemon static int fxp_ioctl(struct ifnet *ifp, u_long command, 219f7788e8eSJonathan Lemon caddr_t data); 220f7788e8eSJonathan Lemon static void fxp_watchdog(struct ifnet *ifp); 221b2badf02SMaxime Henrion static int fxp_add_rfabuf(struct fxp_softc *sc, 222b2badf02SMaxime Henrion struct fxp_rx *rxp); 22309882363SJonathan Lemon static int fxp_mc_addrs(struct fxp_softc *sc); 224f7788e8eSJonathan Lemon static void fxp_mc_setup(struct fxp_softc *sc); 225f7788e8eSJonathan Lemon static u_int16_t fxp_eeprom_getword(struct fxp_softc *sc, int offset, 226f7788e8eSJonathan Lemon int autosize); 22700c4116bSJonathan Lemon static void fxp_eeprom_putword(struct fxp_softc *sc, int offset, 22800c4116bSJonathan Lemon u_int16_t data); 229f7788e8eSJonathan Lemon static void fxp_autosize_eeprom(struct fxp_softc *sc); 230f7788e8eSJonathan Lemon static void fxp_read_eeprom(struct fxp_softc *sc, u_short *data, 231f7788e8eSJonathan Lemon int offset, int words); 23200c4116bSJonathan Lemon static void fxp_write_eeprom(struct fxp_softc *sc, u_short *data, 23300c4116bSJonathan Lemon int offset, int words); 234f7788e8eSJonathan Lemon static int fxp_ifmedia_upd(struct ifnet *ifp); 235f7788e8eSJonathan Lemon static void fxp_ifmedia_sts(struct ifnet *ifp, 236f7788e8eSJonathan Lemon struct ifmediareq *ifmr); 237f7788e8eSJonathan Lemon static int fxp_serial_ifmedia_upd(struct ifnet *ifp); 238f7788e8eSJonathan Lemon static void fxp_serial_ifmedia_sts(struct ifnet *ifp, 239f7788e8eSJonathan Lemon struct ifmediareq *ifmr); 240f7788e8eSJonathan Lemon static volatile int fxp_miibus_readreg(device_t dev, int phy, int reg); 241f7788e8eSJonathan Lemon static void fxp_miibus_writereg(device_t dev, int phy, int reg, 242f7788e8eSJonathan Lemon int value); 24372a32a26SJonathan Lemon static void fxp_load_ucode(struct fxp_softc *sc); 24472a32a26SJonathan Lemon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, 24572a32a26SJonathan Lemon int low, int high); 24672a32a26SJonathan Lemon static int sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS); 24772a32a26SJonathan Lemon static int sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS); 24828935f27SMaxime Henrion static void fxp_scb_wait(struct fxp_softc *sc); 24928935f27SMaxime Henrion static void fxp_scb_cmd(struct fxp_softc *sc, int cmd); 25028935f27SMaxime Henrion static void fxp_dma_wait(struct fxp_softc *sc, 251209b07bcSMaxime Henrion volatile u_int16_t *status, bus_dma_tag_t dmat, 252209b07bcSMaxime Henrion bus_dmamap_t map); 253f7788e8eSJonathan Lemon 254f7788e8eSJonathan Lemon static device_method_t fxp_methods[] = { 255f7788e8eSJonathan Lemon /* Device interface */ 256f7788e8eSJonathan Lemon DEVMETHOD(device_probe, fxp_probe), 257f7788e8eSJonathan Lemon DEVMETHOD(device_attach, fxp_attach), 258f7788e8eSJonathan Lemon DEVMETHOD(device_detach, fxp_detach), 259f7788e8eSJonathan Lemon DEVMETHOD(device_shutdown, fxp_shutdown), 260f7788e8eSJonathan Lemon DEVMETHOD(device_suspend, fxp_suspend), 261f7788e8eSJonathan Lemon DEVMETHOD(device_resume, fxp_resume), 262f7788e8eSJonathan Lemon 263f7788e8eSJonathan Lemon /* MII interface */ 264f7788e8eSJonathan Lemon DEVMETHOD(miibus_readreg, fxp_miibus_readreg), 265f7788e8eSJonathan Lemon DEVMETHOD(miibus_writereg, fxp_miibus_writereg), 266f7788e8eSJonathan Lemon 267f7788e8eSJonathan Lemon { 0, 0 } 268f7788e8eSJonathan Lemon }; 269f7788e8eSJonathan Lemon 270f7788e8eSJonathan Lemon static driver_t fxp_driver = { 271f7788e8eSJonathan Lemon "fxp", 272f7788e8eSJonathan Lemon fxp_methods, 273f7788e8eSJonathan Lemon sizeof(struct fxp_softc), 274f7788e8eSJonathan Lemon }; 275f7788e8eSJonathan Lemon 276f7788e8eSJonathan Lemon static devclass_t fxp_devclass; 277f7788e8eSJonathan Lemon 278f246e4a1SMatthew N. Dodd DRIVER_MODULE(fxp, pci, fxp_driver, fxp_devclass, 0, 0); 279347934faSWarner Losh DRIVER_MODULE(fxp, cardbus, fxp_driver, fxp_devclass, 0, 0); 280f7788e8eSJonathan Lemon DRIVER_MODULE(miibus, fxp, miibus_driver, miibus_devclass, 0, 0); 281f7788e8eSJonathan Lemon 282f7788e8eSJonathan Lemon /* 283dfe61cf1SDavid Greenman * Wait for the previous command to be accepted (but not necessarily 284dfe61cf1SDavid Greenman * completed). 285dfe61cf1SDavid Greenman */ 28628935f27SMaxime Henrion static void 287f7788e8eSJonathan Lemon fxp_scb_wait(struct fxp_softc *sc) 288a17c678eSDavid Greenman { 289a17c678eSDavid Greenman int i = 10000; 290a17c678eSDavid Greenman 2917dced78aSDavid Greenman while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i) 2927dced78aSDavid Greenman DELAY(2); 2937dced78aSDavid Greenman if (i == 0) 29400c4116bSJonathan Lemon device_printf(sc->dev, "SCB timeout: 0x%x 0x%x 0x%x 0x%x\n", 295e8c8b728SJonathan Lemon CSR_READ_1(sc, FXP_CSR_SCB_COMMAND), 296e8c8b728SJonathan Lemon CSR_READ_1(sc, FXP_CSR_SCB_STATACK), 297e8c8b728SJonathan Lemon CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS), 298e8c8b728SJonathan Lemon CSR_READ_2(sc, FXP_CSR_FLOWCONTROL)); 2997dced78aSDavid Greenman } 3007dced78aSDavid Greenman 30128935f27SMaxime Henrion static void 3022e2b8238SJonathan Lemon fxp_scb_cmd(struct fxp_softc *sc, int cmd) 3032e2b8238SJonathan Lemon { 3042e2b8238SJonathan Lemon 3052e2b8238SJonathan Lemon if (cmd == FXP_SCB_COMMAND_CU_RESUME && sc->cu_resume_bug) { 3062e2b8238SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_CB_COMMAND_NOP); 3072e2b8238SJonathan Lemon fxp_scb_wait(sc); 3082e2b8238SJonathan Lemon } 3092e2b8238SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd); 3102e2b8238SJonathan Lemon } 3112e2b8238SJonathan Lemon 31228935f27SMaxime Henrion static void 313209b07bcSMaxime Henrion fxp_dma_wait(struct fxp_softc *sc, volatile u_int16_t *status, 314209b07bcSMaxime Henrion bus_dma_tag_t dmat, bus_dmamap_t map) 3157dced78aSDavid Greenman { 3167dced78aSDavid Greenman int i = 10000; 3177dced78aSDavid Greenman 318209b07bcSMaxime Henrion bus_dmamap_sync(dmat, map, BUS_DMASYNC_POSTREAD); 319209b07bcSMaxime Henrion while (!(le16toh(*status) & FXP_CB_STATUS_C) && --i) { 3207dced78aSDavid Greenman DELAY(2); 321209b07bcSMaxime Henrion bus_dmamap_sync(dmat, map, BUS_DMASYNC_POSTREAD); 322209b07bcSMaxime Henrion } 3237dced78aSDavid Greenman if (i == 0) 324f7788e8eSJonathan Lemon device_printf(sc->dev, "DMA timeout\n"); 325a17c678eSDavid Greenman } 326a17c678eSDavid Greenman 327dfe61cf1SDavid Greenman /* 32828935f27SMaxime Henrion * Return identification string if this device is ours. 329dfe61cf1SDavid Greenman */ 3306182fdbdSPeter Wemm static int 3316182fdbdSPeter Wemm fxp_probe(device_t dev) 332a17c678eSDavid Greenman { 333f7788e8eSJonathan Lemon u_int16_t devid; 334f19fc5d8SJohn Polstra u_int8_t revid; 335f7788e8eSJonathan Lemon struct fxp_ident *ident; 336f7788e8eSJonathan Lemon 33755ce7b51SDavid Greenman if (pci_get_vendor(dev) == FXP_VENDORID_INTEL) { 338f7788e8eSJonathan Lemon devid = pci_get_device(dev); 339f19fc5d8SJohn Polstra revid = pci_get_revid(dev); 340f7788e8eSJonathan Lemon for (ident = fxp_ident_table; ident->name != NULL; ident++) { 341f19fc5d8SJohn Polstra if (ident->devid == devid && 342f19fc5d8SJohn Polstra (ident->revid == revid || ident->revid == -1)) { 343f7788e8eSJonathan Lemon device_set_desc(dev, ident->name); 344f7788e8eSJonathan Lemon return (0); 34555ce7b51SDavid Greenman } 346dd68ef16SPeter Wemm } 347f7788e8eSJonathan Lemon } 348f7788e8eSJonathan Lemon return (ENXIO); 3496182fdbdSPeter Wemm } 3506182fdbdSPeter Wemm 351b2badf02SMaxime Henrion static void 352b2badf02SMaxime Henrion fxp_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 353b2badf02SMaxime Henrion { 354b2badf02SMaxime Henrion u_int32_t *addr; 355b2badf02SMaxime Henrion 356b2badf02SMaxime Henrion if (error) 357b2badf02SMaxime Henrion return; 358b2badf02SMaxime Henrion 359b2badf02SMaxime Henrion KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg)); 360b2badf02SMaxime Henrion addr = arg; 361b2badf02SMaxime Henrion *addr = segs->ds_addr; 362b2badf02SMaxime Henrion } 363b2badf02SMaxime Henrion 3646182fdbdSPeter Wemm static int 3656182fdbdSPeter Wemm fxp_attach(device_t dev) 366a17c678eSDavid Greenman { 3676182fdbdSPeter Wemm int error = 0; 3686182fdbdSPeter Wemm struct fxp_softc *sc = device_get_softc(dev); 369ba8c6fd5SDavid Greenman struct ifnet *ifp; 370b2badf02SMaxime Henrion struct fxp_rx *rxp; 3719fa6ccfbSMatt Jacob u_int32_t val; 37283e6547dSMaxime Henrion u_int16_t data, myea[ETHER_ADDR_LEN / 2]; 373d73e2e55SMaxime Henrion int i, rid, m1, m2, prefer_iomap, maxtxseg; 374414ce15cSDon Lewis int s; 375a17c678eSDavid Greenman 376f7788e8eSJonathan Lemon sc->dev = dev; 37745276e4aSSam Leffler callout_init(&sc->stat_ch, CALLOUT_MPSAFE); 3786008862bSJohn Baldwin mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 3794953bccaSNate Lawson MTX_DEF); 3804953bccaSNate Lawson ifmedia_init(&sc->sc_media, 0, fxp_serial_ifmedia_upd, 3814953bccaSNate Lawson fxp_serial_ifmedia_sts); 382a17c678eSDavid Greenman 383f7788e8eSJonathan Lemon s = splimp(); 384a17c678eSDavid Greenman 385dfe61cf1SDavid Greenman /* 3862bce79a2SMaxim Sobolev * Enable bus mastering. 387df373873SWes Peters */ 388cf0d8a1eSMaxim Sobolev pci_enable_busmaster(dev); 3899fa6ccfbSMatt Jacob val = pci_read_config(dev, PCIR_COMMAND, 2); 39079495006SWarner Losh 391df373873SWes Peters /* 3929fa6ccfbSMatt Jacob * Figure out which we should try first - memory mapping or i/o mapping? 3939fa6ccfbSMatt Jacob * We default to memory mapping. Then we accept an override from the 3949fa6ccfbSMatt Jacob * command line. Then we check to see which one is enabled. 395dfe61cf1SDavid Greenman */ 3969fa6ccfbSMatt Jacob m1 = PCIM_CMD_MEMEN; 3979fa6ccfbSMatt Jacob m2 = PCIM_CMD_PORTEN; 3982a05a4ebSMatt Jacob prefer_iomap = 0; 3992a05a4ebSMatt Jacob if (resource_int_value(device_get_name(dev), device_get_unit(dev), 4002a05a4ebSMatt Jacob "prefer_iomap", &prefer_iomap) == 0 && prefer_iomap != 0) { 4019fa6ccfbSMatt Jacob m1 = PCIM_CMD_PORTEN; 4029fa6ccfbSMatt Jacob m2 = PCIM_CMD_MEMEN; 4039fa6ccfbSMatt Jacob } 4049fa6ccfbSMatt Jacob 405533294b9SMatthew N. Dodd sc->rtp = (m1 == PCIM_CMD_MEMEN)? SYS_RES_MEMORY : SYS_RES_IOPORT; 4069fa6ccfbSMatt Jacob sc->rgd = (m1 == PCIM_CMD_MEMEN)? FXP_PCI_MMBA : FXP_PCI_IOBA; 4075f96beb9SNate Lawson sc->mem = bus_alloc_resource_any(dev, sc->rtp, &sc->rgd, RF_ACTIVE); 408533294b9SMatthew N. Dodd if (sc->mem == NULL) { 4099fa6ccfbSMatt Jacob sc->rtp = 4109fa6ccfbSMatt Jacob (m2 == PCIM_CMD_MEMEN)? SYS_RES_MEMORY : SYS_RES_IOPORT; 4119fa6ccfbSMatt Jacob sc->rgd = (m2 == PCIM_CMD_MEMEN)? FXP_PCI_MMBA : FXP_PCI_IOBA; 4125f96beb9SNate Lawson sc->mem = bus_alloc_resource_any(dev, sc->rtp, &sc->rgd, 4135f96beb9SNate Lawson RF_ACTIVE); 4149fa6ccfbSMatt Jacob } 4159fa6ccfbSMatt Jacob 4166182fdbdSPeter Wemm if (!sc->mem) { 4176182fdbdSPeter Wemm error = ENXIO; 418a17c678eSDavid Greenman goto fail; 419a17c678eSDavid Greenman } 4209fa6ccfbSMatt Jacob if (bootverbose) { 4219fa6ccfbSMatt Jacob device_printf(dev, "using %s space register mapping\n", 4229fa6ccfbSMatt Jacob sc->rtp == SYS_RES_MEMORY? "memory" : "I/O"); 4239fa6ccfbSMatt Jacob } 4244fc1dda9SAndrew Gallatin 4254fc1dda9SAndrew Gallatin sc->sc_st = rman_get_bustag(sc->mem); 4264fc1dda9SAndrew Gallatin sc->sc_sh = rman_get_bushandle(sc->mem); 427a17c678eSDavid Greenman 428a17c678eSDavid Greenman /* 429dfe61cf1SDavid Greenman * Allocate our interrupt. 430dfe61cf1SDavid Greenman */ 4316182fdbdSPeter Wemm rid = 0; 4325f96beb9SNate Lawson sc->irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 4336182fdbdSPeter Wemm RF_SHAREABLE | RF_ACTIVE); 4346182fdbdSPeter Wemm if (sc->irq == NULL) { 4356182fdbdSPeter Wemm device_printf(dev, "could not map interrupt\n"); 4366182fdbdSPeter Wemm error = ENXIO; 4376182fdbdSPeter Wemm goto fail; 4386182fdbdSPeter Wemm } 4396182fdbdSPeter Wemm 440f7788e8eSJonathan Lemon /* 441f7788e8eSJonathan Lemon * Reset to a stable state. 442f7788e8eSJonathan Lemon */ 443f7788e8eSJonathan Lemon CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET); 444f7788e8eSJonathan Lemon DELAY(10); 445f7788e8eSJonathan Lemon 446f7788e8eSJonathan Lemon /* 447f7788e8eSJonathan Lemon * Find out how large of an SEEPROM we have. 448f7788e8eSJonathan Lemon */ 449f7788e8eSJonathan Lemon fxp_autosize_eeprom(sc); 450f7788e8eSJonathan Lemon 451f7788e8eSJonathan Lemon /* 45293b6e2e6SMaxime Henrion * Find out the chip revision; lump all 82557 revs together. 45393b6e2e6SMaxime Henrion */ 45493b6e2e6SMaxime Henrion fxp_read_eeprom(sc, &data, 5, 1); 45593b6e2e6SMaxime Henrion if ((data >> 8) == 1) 45693b6e2e6SMaxime Henrion sc->revision = FXP_REV_82557; 45793b6e2e6SMaxime Henrion else 45893b6e2e6SMaxime Henrion sc->revision = pci_get_revid(dev); 45993b6e2e6SMaxime Henrion 46093b6e2e6SMaxime Henrion /* 4613bd07cfdSJonathan Lemon * Determine whether we must use the 503 serial interface. 462f7788e8eSJonathan Lemon */ 463f7788e8eSJonathan Lemon fxp_read_eeprom(sc, &data, 6, 1); 46493b6e2e6SMaxime Henrion if (sc->revision == FXP_REV_82557 && (data & FXP_PHY_DEVICE_MASK) != 0 4654ed53076SMaxime Henrion && (data & FXP_PHY_SERIAL_ONLY)) 466dedabebfSJonathan Lemon sc->flags |= FXP_FLAG_SERIAL_MEDIA; 467f7788e8eSJonathan Lemon 4680f1db1d6SMaxime Henrion SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev), 4690f1db1d6SMaxime Henrion SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), 47050a33b6aSPawel Jakub Dawidek OID_AUTO, "int_delay", CTLTYPE_INT | CTLFLAG_RW, 471858b84f5SPoul-Henning Kamp &sc->tunable_int_delay, 0, sysctl_hw_fxp_int_delay, "I", 47272a32a26SJonathan Lemon "FXP driver receive interrupt microcode bundling delay"); 4730f1db1d6SMaxime Henrion SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev), 4740f1db1d6SMaxime Henrion SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), 47550a33b6aSPawel Jakub Dawidek OID_AUTO, "bundle_max", CTLTYPE_INT | CTLFLAG_RW, 476858b84f5SPoul-Henning Kamp &sc->tunable_bundle_max, 0, sysctl_hw_fxp_bundle_max, "I", 47772a32a26SJonathan Lemon "FXP driver receive interrupt microcode bundle size limit"); 4780f1db1d6SMaxime Henrion SYSCTL_ADD_INT(device_get_sysctl_ctx(dev), 4790f1db1d6SMaxime Henrion SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), 4800f1db1d6SMaxime Henrion OID_AUTO, "rnr", CTLFLAG_RD, &sc->rnr, 0, 4810f1db1d6SMaxime Henrion "FXP RNR events"); 4820f1db1d6SMaxime Henrion SYSCTL_ADD_INT(device_get_sysctl_ctx(dev), 4830f1db1d6SMaxime Henrion SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), 4840f1db1d6SMaxime Henrion OID_AUTO, "noflow", CTLFLAG_RW, &sc->tunable_noflow, 0, 4850f1db1d6SMaxime Henrion "FXP flow control disabled"); 48672a32a26SJonathan Lemon 48772a32a26SJonathan Lemon /* 48872a32a26SJonathan Lemon * Pull in device tunables. 48972a32a26SJonathan Lemon */ 49072a32a26SJonathan Lemon sc->tunable_int_delay = TUNABLE_INT_DELAY; 49172a32a26SJonathan Lemon sc->tunable_bundle_max = TUNABLE_BUNDLE_MAX; 49203edfff3SRobert Watson sc->tunable_noflow = 1; 49372a32a26SJonathan Lemon (void) resource_int_value(device_get_name(dev), device_get_unit(dev), 49472a32a26SJonathan Lemon "int_delay", &sc->tunable_int_delay); 49572a32a26SJonathan Lemon (void) resource_int_value(device_get_name(dev), device_get_unit(dev), 49672a32a26SJonathan Lemon "bundle_max", &sc->tunable_bundle_max); 4970f1db1d6SMaxime Henrion (void) resource_int_value(device_get_name(dev), device_get_unit(dev), 4980f1db1d6SMaxime Henrion "noflow", &sc->tunable_noflow); 4990f1db1d6SMaxime Henrion sc->rnr = 0; 50072a32a26SJonathan Lemon 50172a32a26SJonathan Lemon /* 5022e2b8238SJonathan Lemon * Enable workarounds for certain chip revision deficiencies. 50300c4116bSJonathan Lemon * 50472a32a26SJonathan Lemon * Systems based on the ICH2/ICH2-M chip from Intel, and possibly 50572a32a26SJonathan Lemon * some systems based a normal 82559 design, have a defect where 50672a32a26SJonathan Lemon * the chip can cause a PCI protocol violation if it receives 50700c4116bSJonathan Lemon * a CU_RESUME command when it is entering the IDLE state. The 50800c4116bSJonathan Lemon * workaround is to disable Dynamic Standby Mode, so the chip never 50900c4116bSJonathan Lemon * deasserts CLKRUN#, and always remains in an active state. 51000c4116bSJonathan Lemon * 51100c4116bSJonathan Lemon * See Intel 82801BA/82801BAM Specification Update, Errata #30. 5122e2b8238SJonathan Lemon */ 5132e2b8238SJonathan Lemon i = pci_get_device(dev); 51472a32a26SJonathan Lemon if (i == 0x2449 || (i > 0x1030 && i < 0x1039) || 51572a32a26SJonathan Lemon sc->revision >= FXP_REV_82559_A0) { 51600c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, 10, 1); 51700c4116bSJonathan Lemon if (data & 0x02) { /* STB enable */ 51800c4116bSJonathan Lemon u_int16_t cksum; 51900c4116bSJonathan Lemon int i; 52000c4116bSJonathan Lemon 52100c4116bSJonathan Lemon device_printf(dev, 522001cfa92SJonathan Lemon "Disabling dynamic standby mode in EEPROM\n"); 52300c4116bSJonathan Lemon data &= ~0x02; 52400c4116bSJonathan Lemon fxp_write_eeprom(sc, &data, 10, 1); 52500c4116bSJonathan Lemon device_printf(dev, "New EEPROM ID: 0x%x\n", data); 52600c4116bSJonathan Lemon cksum = 0; 52700c4116bSJonathan Lemon for (i = 0; i < (1 << sc->eeprom_size) - 1; i++) { 52800c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, i, 1); 52900c4116bSJonathan Lemon cksum += data; 53000c4116bSJonathan Lemon } 53100c4116bSJonathan Lemon i = (1 << sc->eeprom_size) - 1; 53200c4116bSJonathan Lemon cksum = 0xBABA - cksum; 53300c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, i, 1); 53400c4116bSJonathan Lemon fxp_write_eeprom(sc, &cksum, i, 1); 53500c4116bSJonathan Lemon device_printf(dev, 53600c4116bSJonathan Lemon "EEPROM checksum @ 0x%x: 0x%x -> 0x%x\n", 53700c4116bSJonathan Lemon i, data, cksum); 53800c4116bSJonathan Lemon #if 1 53900c4116bSJonathan Lemon /* 54000c4116bSJonathan Lemon * If the user elects to continue, try the software 54100c4116bSJonathan Lemon * workaround, as it is better than nothing. 54200c4116bSJonathan Lemon */ 5432e2b8238SJonathan Lemon sc->flags |= FXP_FLAG_CU_RESUME_BUG; 54400c4116bSJonathan Lemon #endif 54500c4116bSJonathan Lemon } 54600c4116bSJonathan Lemon } 5472e2b8238SJonathan Lemon 5482e2b8238SJonathan Lemon /* 5493bd07cfdSJonathan Lemon * If we are not a 82557 chip, we can enable extended features. 5503bd07cfdSJonathan Lemon */ 55172a32a26SJonathan Lemon if (sc->revision != FXP_REV_82557) { 5523bd07cfdSJonathan Lemon /* 55374396a0aSJonathan Lemon * If MWI is enabled in the PCI configuration, and there 55474396a0aSJonathan Lemon * is a valid cacheline size (8 or 16 dwords), then tell 55574396a0aSJonathan Lemon * the board to turn on MWI. 5563bd07cfdSJonathan Lemon */ 55774396a0aSJonathan Lemon if (val & PCIM_CMD_MWRICEN && 55874396a0aSJonathan Lemon pci_read_config(dev, PCIR_CACHELNSZ, 1) != 0) 5593bd07cfdSJonathan Lemon sc->flags |= FXP_FLAG_MWI_ENABLE; 5603bd07cfdSJonathan Lemon 5613bd07cfdSJonathan Lemon /* turn on the extended TxCB feature */ 5623bd07cfdSJonathan Lemon sc->flags |= FXP_FLAG_EXT_TXCB; 56344e0bc11SYaroslav Tykhiy 56444e0bc11SYaroslav Tykhiy /* enable reception of long frames for VLAN */ 56544e0bc11SYaroslav Tykhiy sc->flags |= FXP_FLAG_LONG_PKT_EN; 56644e0bc11SYaroslav Tykhiy } else { 56744e0bc11SYaroslav Tykhiy /* a hack to get long VLAN frames on a 82557 */ 56844e0bc11SYaroslav Tykhiy sc->flags |= FXP_FLAG_SAVE_BAD; 5693bd07cfdSJonathan Lemon } 5703bd07cfdSJonathan Lemon 5713bd07cfdSJonathan Lemon /* 572c8bca6dcSBill Paul * Enable use of extended RFDs and TCBs for 82550 573c8bca6dcSBill Paul * and later chips. Note: we need extended TXCB support 574c8bca6dcSBill Paul * too, but that's already enabled by the code above. 575c8bca6dcSBill Paul * Be careful to do this only on the right devices. 576c8bca6dcSBill Paul */ 577c8bca6dcSBill Paul 578414ce15cSDon Lewis if (sc->revision == FXP_REV_82550 || sc->revision == FXP_REV_82550_C) { 579c8bca6dcSBill Paul sc->rfa_size = sizeof (struct fxp_rfa); 580c8bca6dcSBill Paul sc->tx_cmd = FXP_CB_COMMAND_IPCBXMIT; 581c8bca6dcSBill Paul sc->flags |= FXP_FLAG_EXT_RFA; 582c8bca6dcSBill Paul } else { 583c8bca6dcSBill Paul sc->rfa_size = sizeof (struct fxp_rfa) - FXP_RFAX_LEN; 584c8bca6dcSBill Paul sc->tx_cmd = FXP_CB_COMMAND_XMIT; 585c8bca6dcSBill Paul } 586c8bca6dcSBill Paul 587c8bca6dcSBill Paul /* 588b2badf02SMaxime Henrion * Allocate DMA tags and DMA safe memory. 589b2badf02SMaxime Henrion */ 590d73e2e55SMaxime Henrion maxtxseg = sc->flags & FXP_FLAG_EXT_RFA ? FXP_NTXSEG - 1 : FXP_NTXSEG; 591b2badf02SMaxime Henrion error = bus_dma_tag_create(NULL, 2, 0, BUS_SPACE_MAXADDR_32BIT, 592d73e2e55SMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES * maxtxseg, 593f6b1c44dSScott Long maxtxseg, MCLBYTES, 0, busdma_lock_mutex, &Giant, &sc->fxp_mtag); 594b2badf02SMaxime Henrion if (error) { 595b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 596b2badf02SMaxime Henrion goto fail; 597b2badf02SMaxime Henrion } 598b2badf02SMaxime Henrion 599b2badf02SMaxime Henrion error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT, 600b2badf02SMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, sizeof(struct fxp_stats), 1, 601f6b1c44dSScott Long sizeof(struct fxp_stats), 0, busdma_lock_mutex, &Giant, 602f6b1c44dSScott Long &sc->fxp_stag); 603b2badf02SMaxime Henrion if (error) { 604b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 605b2badf02SMaxime Henrion goto fail; 606b2badf02SMaxime Henrion } 607b2badf02SMaxime Henrion 608b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->fxp_stag, (void **)&sc->fxp_stats, 609aafb3ebbSMaxime Henrion BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->fxp_smap); 610b2badf02SMaxime Henrion if (error) 6114953bccaSNate Lawson goto fail; 612b2badf02SMaxime Henrion error = bus_dmamap_load(sc->fxp_stag, sc->fxp_smap, sc->fxp_stats, 613b2badf02SMaxime Henrion sizeof(struct fxp_stats), fxp_dma_map_addr, &sc->stats_addr, 0); 614b2badf02SMaxime Henrion if (error) { 615b2badf02SMaxime Henrion device_printf(dev, "could not map the stats buffer\n"); 616b2badf02SMaxime Henrion goto fail; 617b2badf02SMaxime Henrion } 618b2badf02SMaxime Henrion 619b2badf02SMaxime Henrion error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT, 620b2badf02SMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, FXP_TXCB_SZ, 1, 621f6b1c44dSScott Long FXP_TXCB_SZ, 0, busdma_lock_mutex, &Giant, &sc->cbl_tag); 622b2badf02SMaxime Henrion if (error) { 623b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 624b2badf02SMaxime Henrion goto fail; 625b2badf02SMaxime Henrion } 626b2badf02SMaxime Henrion 627b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->cbl_tag, (void **)&sc->fxp_desc.cbl_list, 628aafb3ebbSMaxime Henrion BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->cbl_map); 629b2badf02SMaxime Henrion if (error) 6304953bccaSNate Lawson goto fail; 631b2badf02SMaxime Henrion 632b2badf02SMaxime Henrion error = bus_dmamap_load(sc->cbl_tag, sc->cbl_map, 633b2badf02SMaxime Henrion sc->fxp_desc.cbl_list, FXP_TXCB_SZ, fxp_dma_map_addr, 634b2badf02SMaxime Henrion &sc->fxp_desc.cbl_addr, 0); 635b2badf02SMaxime Henrion if (error) { 636b2badf02SMaxime Henrion device_printf(dev, "could not map DMA memory\n"); 637b2badf02SMaxime Henrion goto fail; 638b2badf02SMaxime Henrion } 639b2badf02SMaxime Henrion 640b2badf02SMaxime Henrion error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT, 641b2badf02SMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, sizeof(struct fxp_cb_mcs), 1, 642f6b1c44dSScott Long sizeof(struct fxp_cb_mcs), 0, busdma_lock_mutex, &Giant, 643f6b1c44dSScott Long &sc->mcs_tag); 644b2badf02SMaxime Henrion if (error) { 645b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 646b2badf02SMaxime Henrion goto fail; 647b2badf02SMaxime Henrion } 648b2badf02SMaxime Henrion 649b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->mcs_tag, (void **)&sc->mcsp, 650b2badf02SMaxime Henrion BUS_DMA_NOWAIT, &sc->mcs_map); 651b2badf02SMaxime Henrion if (error) 6524953bccaSNate Lawson goto fail; 653b2badf02SMaxime Henrion error = bus_dmamap_load(sc->mcs_tag, sc->mcs_map, sc->mcsp, 654b2badf02SMaxime Henrion sizeof(struct fxp_cb_mcs), fxp_dma_map_addr, &sc->mcs_addr, 0); 655b2badf02SMaxime Henrion if (error) { 656b2badf02SMaxime Henrion device_printf(dev, "can't map the multicast setup command\n"); 657b2badf02SMaxime Henrion goto fail; 658b2badf02SMaxime Henrion } 659b2badf02SMaxime Henrion 660b2badf02SMaxime Henrion /* 661b2badf02SMaxime Henrion * Pre-allocate the TX DMA maps. 662b2badf02SMaxime Henrion */ 6634cec1653SMaxime Henrion for (i = 0; i < FXP_NTXCB; i++) { 664b2badf02SMaxime Henrion error = bus_dmamap_create(sc->fxp_mtag, 0, 665b2badf02SMaxime Henrion &sc->fxp_desc.tx_list[i].tx_map); 666b2badf02SMaxime Henrion if (error) { 667b2badf02SMaxime Henrion device_printf(dev, "can't create DMA map for TX\n"); 668b2badf02SMaxime Henrion goto fail; 669b2badf02SMaxime Henrion } 670b2badf02SMaxime Henrion } 671b2badf02SMaxime Henrion error = bus_dmamap_create(sc->fxp_mtag, 0, &sc->spare_map); 672b2badf02SMaxime Henrion if (error) { 673b2badf02SMaxime Henrion device_printf(dev, "can't create spare DMA map\n"); 674b2badf02SMaxime Henrion goto fail; 675b2badf02SMaxime Henrion } 676b2badf02SMaxime Henrion 677b2badf02SMaxime Henrion /* 678b2badf02SMaxime Henrion * Pre-allocate our receive buffers. 679b2badf02SMaxime Henrion */ 680b2badf02SMaxime Henrion sc->fxp_desc.rx_head = sc->fxp_desc.rx_tail = NULL; 681b2badf02SMaxime Henrion for (i = 0; i < FXP_NRFABUFS; i++) { 682b2badf02SMaxime Henrion rxp = &sc->fxp_desc.rx_list[i]; 683b2badf02SMaxime Henrion error = bus_dmamap_create(sc->fxp_mtag, 0, &rxp->rx_map); 684b2badf02SMaxime Henrion if (error) { 685b2badf02SMaxime Henrion device_printf(dev, "can't create DMA map for RX\n"); 686b2badf02SMaxime Henrion goto fail; 687b2badf02SMaxime Henrion } 6884953bccaSNate Lawson if (fxp_add_rfabuf(sc, rxp) != 0) { 6894953bccaSNate Lawson error = ENOMEM; 6904953bccaSNate Lawson goto fail; 6914953bccaSNate Lawson } 692b2badf02SMaxime Henrion } 693b2badf02SMaxime Henrion 694b2badf02SMaxime Henrion /* 695f7788e8eSJonathan Lemon * Read MAC address. 696f7788e8eSJonathan Lemon */ 69783e6547dSMaxime Henrion fxp_read_eeprom(sc, myea, 0, 3); 69883e6547dSMaxime Henrion sc->arpcom.ac_enaddr[0] = myea[0] & 0xff; 69983e6547dSMaxime Henrion sc->arpcom.ac_enaddr[1] = myea[0] >> 8; 70083e6547dSMaxime Henrion sc->arpcom.ac_enaddr[2] = myea[1] & 0xff; 70183e6547dSMaxime Henrion sc->arpcom.ac_enaddr[3] = myea[1] >> 8; 70283e6547dSMaxime Henrion sc->arpcom.ac_enaddr[4] = myea[2] & 0xff; 70383e6547dSMaxime Henrion sc->arpcom.ac_enaddr[5] = myea[2] >> 8; 704f7788e8eSJonathan Lemon if (bootverbose) { 7052e2b8238SJonathan Lemon device_printf(dev, "PCI IDs: %04x %04x %04x %04x %04x\n", 706f7788e8eSJonathan Lemon pci_get_vendor(dev), pci_get_device(dev), 7072e2b8238SJonathan Lemon pci_get_subvendor(dev), pci_get_subdevice(dev), 7082e2b8238SJonathan Lemon pci_get_revid(dev)); 70972a32a26SJonathan Lemon fxp_read_eeprom(sc, &data, 10, 1); 71072a32a26SJonathan Lemon device_printf(dev, "Dynamic Standby mode is %s\n", 71172a32a26SJonathan Lemon data & 0x02 ? "enabled" : "disabled"); 712f7788e8eSJonathan Lemon } 713f7788e8eSJonathan Lemon 714f7788e8eSJonathan Lemon /* 715f7788e8eSJonathan Lemon * If this is only a 10Mbps device, then there is no MII, and 716f7788e8eSJonathan Lemon * the PHY will use a serial interface instead. 717f7788e8eSJonathan Lemon * 718f7788e8eSJonathan Lemon * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter 719f7788e8eSJonathan Lemon * doesn't have a programming interface of any sort. The 720f7788e8eSJonathan Lemon * media is sensed automatically based on how the link partner 721f7788e8eSJonathan Lemon * is configured. This is, in essence, manual configuration. 722f7788e8eSJonathan Lemon */ 723f7788e8eSJonathan Lemon if (sc->flags & FXP_FLAG_SERIAL_MEDIA) { 724f7788e8eSJonathan Lemon ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL); 725f7788e8eSJonathan Lemon ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL); 726f7788e8eSJonathan Lemon } else { 727f7788e8eSJonathan Lemon if (mii_phy_probe(dev, &sc->miibus, fxp_ifmedia_upd, 728f7788e8eSJonathan Lemon fxp_ifmedia_sts)) { 729f7788e8eSJonathan Lemon device_printf(dev, "MII without any PHY!\n"); 7306182fdbdSPeter Wemm error = ENXIO; 731ba8c6fd5SDavid Greenman goto fail; 732a17c678eSDavid Greenman } 733f7788e8eSJonathan Lemon } 734dccee1a1SDavid Greenman 735a17c678eSDavid Greenman ifp = &sc->arpcom.ac_if; 7369bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 737a330e1f1SGary Palmer ifp->if_baudrate = 100000000; 738fb583156SDavid Greenman ifp->if_init = fxp_init; 739ba8c6fd5SDavid Greenman ifp->if_softc = sc; 740ba8c6fd5SDavid Greenman ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 741ba8c6fd5SDavid Greenman ifp->if_ioctl = fxp_ioctl; 742ba8c6fd5SDavid Greenman ifp->if_start = fxp_start; 743ba8c6fd5SDavid Greenman ifp->if_watchdog = fxp_watchdog; 744a17c678eSDavid Greenman 7455fe9116bSYaroslav Tykhiy ifp->if_capabilities = ifp->if_capenable = 0; 7465fe9116bSYaroslav Tykhiy 747c8bca6dcSBill Paul /* Enable checksum offload for 82550 or better chips */ 748c8bca6dcSBill Paul if (sc->flags & FXP_FLAG_EXT_RFA) { 749c8bca6dcSBill Paul ifp->if_hwassist = FXP_CSUM_FEATURES; 7505fe9116bSYaroslav Tykhiy ifp->if_capabilities |= IFCAP_HWCSUM; 7515fe9116bSYaroslav Tykhiy ifp->if_capenable |= IFCAP_HWCSUM; 752c8bca6dcSBill Paul } 753c8bca6dcSBill Paul 754fb917226SRuslan Ermilov #ifdef DEVICE_POLLING 755fb917226SRuslan Ermilov /* Inform the world we support polling. */ 756fb917226SRuslan Ermilov ifp->if_capabilities |= IFCAP_POLLING; 757fb917226SRuslan Ermilov ifp->if_capenable |= IFCAP_POLLING; 758fb917226SRuslan Ermilov #endif 759fb917226SRuslan Ermilov 760dfe61cf1SDavid Greenman /* 7614953bccaSNate Lawson * Attach the interface. 7624953bccaSNate Lawson */ 7634953bccaSNate Lawson ether_ifattach(ifp, sc->arpcom.ac_enaddr); 7644953bccaSNate Lawson 7654953bccaSNate Lawson /* 766e8c8b728SJonathan Lemon * Tell the upper layer(s) we support long frames. 7675fe9116bSYaroslav Tykhiy * Must appear after the call to ether_ifattach() because 7685fe9116bSYaroslav Tykhiy * ether_ifattach() sets ifi_hdrlen to the default value. 769e8c8b728SJonathan Lemon */ 770e8c8b728SJonathan Lemon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 771673d9191SSam Leffler ifp->if_capabilities |= IFCAP_VLAN_MTU; 77244e0bc11SYaroslav Tykhiy ifp->if_capenable |= IFCAP_VLAN_MTU; /* the hw bits already set */ 773e8c8b728SJonathan Lemon 774483b9871SDavid Greenman /* 7753114fdb4SDavid Greenman * Let the system queue as many packets as we have available 7763114fdb4SDavid Greenman * TX descriptors. 777483b9871SDavid Greenman */ 7787929aa03SMax Laier IFQ_SET_MAXLEN(&ifp->if_snd, FXP_NTXCB - 1); 7797929aa03SMax Laier ifp->if_snd.ifq_drv_maxlen = FXP_NTXCB - 1; 7807929aa03SMax Laier IFQ_SET_READY(&ifp->if_snd); 7814a684684SDavid Greenman 782201afb0eSMaxime Henrion /* 7834953bccaSNate Lawson * Hook our interrupt after all initialization is complete. 784201afb0eSMaxime Henrion */ 785b237430cSSam Leffler error = bus_setup_intr(dev, sc->irq, INTR_TYPE_NET | INTR_MPSAFE, 786201afb0eSMaxime Henrion fxp_intr, sc, &sc->ih); 787201afb0eSMaxime Henrion if (error) { 788201afb0eSMaxime Henrion device_printf(dev, "could not setup irq\n"); 7894953bccaSNate Lawson ether_ifdetach(&sc->arpcom.ac_if); 790201afb0eSMaxime Henrion goto fail; 791201afb0eSMaxime Henrion } 792201afb0eSMaxime Henrion 793a17c678eSDavid Greenman fail: 794f7788e8eSJonathan Lemon splx(s); 7954953bccaSNate Lawson if (error) 796f7788e8eSJonathan Lemon fxp_release(sc); 797f7788e8eSJonathan Lemon return (error); 798f7788e8eSJonathan Lemon } 799f7788e8eSJonathan Lemon 800f7788e8eSJonathan Lemon /* 8014953bccaSNate Lawson * Release all resources. The softc lock should not be held and the 8024953bccaSNate Lawson * interrupt should already be torn down. 803f7788e8eSJonathan Lemon */ 804f7788e8eSJonathan Lemon static void 805f7788e8eSJonathan Lemon fxp_release(struct fxp_softc *sc) 806f7788e8eSJonathan Lemon { 807b2badf02SMaxime Henrion struct fxp_rx *rxp; 808b2badf02SMaxime Henrion struct fxp_tx *txp; 809b2badf02SMaxime Henrion int i; 810b2badf02SMaxime Henrion 81167fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_NOTOWNED); 812670f5d73SMaxime Henrion KASSERT(sc->ih == NULL, 813670f5d73SMaxime Henrion ("fxp_release() called with intr handle still active")); 8144953bccaSNate Lawson if (sc->miibus) 8154953bccaSNate Lawson device_delete_child(sc->dev, sc->miibus); 8164953bccaSNate Lawson bus_generic_detach(sc->dev); 8174953bccaSNate Lawson ifmedia_removeall(&sc->sc_media); 818b2badf02SMaxime Henrion if (sc->fxp_desc.cbl_list) { 819b2badf02SMaxime Henrion bus_dmamap_unload(sc->cbl_tag, sc->cbl_map); 820b2badf02SMaxime Henrion bus_dmamem_free(sc->cbl_tag, sc->fxp_desc.cbl_list, 821b2badf02SMaxime Henrion sc->cbl_map); 822b2badf02SMaxime Henrion } 823b2badf02SMaxime Henrion if (sc->fxp_stats) { 824b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_stag, sc->fxp_smap); 825b2badf02SMaxime Henrion bus_dmamem_free(sc->fxp_stag, sc->fxp_stats, sc->fxp_smap); 826b2badf02SMaxime Henrion } 827b2badf02SMaxime Henrion if (sc->mcsp) { 828b2badf02SMaxime Henrion bus_dmamap_unload(sc->mcs_tag, sc->mcs_map); 829b2badf02SMaxime Henrion bus_dmamem_free(sc->mcs_tag, sc->mcsp, sc->mcs_map); 830b2badf02SMaxime Henrion } 831f7788e8eSJonathan Lemon if (sc->irq) 832f7788e8eSJonathan Lemon bus_release_resource(sc->dev, SYS_RES_IRQ, 0, sc->irq); 833f7788e8eSJonathan Lemon if (sc->mem) 834f7788e8eSJonathan Lemon bus_release_resource(sc->dev, sc->rtp, sc->rgd, sc->mem); 835b983c7b3SMaxime Henrion if (sc->fxp_mtag) { 836b983c7b3SMaxime Henrion for (i = 0; i < FXP_NRFABUFS; i++) { 837b983c7b3SMaxime Henrion rxp = &sc->fxp_desc.rx_list[i]; 838b983c7b3SMaxime Henrion if (rxp->rx_mbuf != NULL) { 839b983c7b3SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map, 840b983c7b3SMaxime Henrion BUS_DMASYNC_POSTREAD); 841b983c7b3SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, rxp->rx_map); 842b983c7b3SMaxime Henrion m_freem(rxp->rx_mbuf); 843b983c7b3SMaxime Henrion } 844b983c7b3SMaxime Henrion bus_dmamap_destroy(sc->fxp_mtag, rxp->rx_map); 845b983c7b3SMaxime Henrion } 846b983c7b3SMaxime Henrion bus_dmamap_destroy(sc->fxp_mtag, sc->spare_map); 847b2badf02SMaxime Henrion bus_dma_tag_destroy(sc->fxp_mtag); 848b983c7b3SMaxime Henrion } 849b983c7b3SMaxime Henrion if (sc->fxp_stag) { 850b983c7b3SMaxime Henrion for (i = 0; i < FXP_NTXCB; i++) { 851b983c7b3SMaxime Henrion txp = &sc->fxp_desc.tx_list[i]; 852b983c7b3SMaxime Henrion if (txp->tx_mbuf != NULL) { 853b983c7b3SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp->tx_map, 854b983c7b3SMaxime Henrion BUS_DMASYNC_POSTWRITE); 855b983c7b3SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, txp->tx_map); 856b983c7b3SMaxime Henrion m_freem(txp->tx_mbuf); 857b983c7b3SMaxime Henrion } 858b983c7b3SMaxime Henrion bus_dmamap_destroy(sc->fxp_mtag, txp->tx_map); 859b983c7b3SMaxime Henrion } 860b2badf02SMaxime Henrion bus_dma_tag_destroy(sc->fxp_stag); 861b983c7b3SMaxime Henrion } 862b2badf02SMaxime Henrion if (sc->cbl_tag) 863b2badf02SMaxime Henrion bus_dma_tag_destroy(sc->cbl_tag); 864b2badf02SMaxime Henrion if (sc->mcs_tag) 865b2badf02SMaxime Henrion bus_dma_tag_destroy(sc->mcs_tag); 86672a32a26SJonathan Lemon 8670f4dc94cSChuck Paterson mtx_destroy(&sc->sc_mtx); 8686182fdbdSPeter Wemm } 8696182fdbdSPeter Wemm 8706182fdbdSPeter Wemm /* 8716182fdbdSPeter Wemm * Detach interface. 8726182fdbdSPeter Wemm */ 8736182fdbdSPeter Wemm static int 8746182fdbdSPeter Wemm fxp_detach(device_t dev) 8756182fdbdSPeter Wemm { 8766182fdbdSPeter Wemm struct fxp_softc *sc = device_get_softc(dev); 877f7788e8eSJonathan Lemon int s; 8786182fdbdSPeter Wemm 8794953bccaSNate Lawson FXP_LOCK(sc); 880f7788e8eSJonathan Lemon s = splimp(); 88132cd7a9cSWarner Losh 8821d2945d5SWarner Losh sc->suspended = 1; /* Do same thing as we do for suspend */ 8836182fdbdSPeter Wemm /* 884f7788e8eSJonathan Lemon * Close down routes etc. 8856182fdbdSPeter Wemm */ 886673d9191SSam Leffler ether_ifdetach(&sc->arpcom.ac_if); 88720f0c80fSMaxime Henrion 88820f0c80fSMaxime Henrion /* 88932cd7a9cSWarner Losh * Stop DMA and drop transmit queue, but disable interrupts first. 89020f0c80fSMaxime Henrion */ 89120f0c80fSMaxime Henrion CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 89220f0c80fSMaxime Henrion fxp_stop(sc); 89332cd7a9cSWarner Losh FXP_UNLOCK(sc); 89420f0c80fSMaxime Henrion 8956182fdbdSPeter Wemm /* 8964953bccaSNate Lawson * Unhook interrupt before dropping lock. This is to prevent 8974953bccaSNate Lawson * races with fxp_intr(). 8986182fdbdSPeter Wemm */ 8994953bccaSNate Lawson bus_teardown_intr(sc->dev, sc->irq, sc->ih); 9004953bccaSNate Lawson sc->ih = NULL; 9016182fdbdSPeter Wemm 902f7788e8eSJonathan Lemon splx(s); 9036182fdbdSPeter Wemm 904f7788e8eSJonathan Lemon /* Release our allocated resources. */ 905f7788e8eSJonathan Lemon fxp_release(sc); 906f7788e8eSJonathan Lemon return (0); 907a17c678eSDavid Greenman } 908a17c678eSDavid Greenman 909a17c678eSDavid Greenman /* 9104a684684SDavid Greenman * Device shutdown routine. Called at system shutdown after sync. The 911a17c678eSDavid Greenman * main purpose of this routine is to shut off receiver DMA so that 912a17c678eSDavid Greenman * kernel memory doesn't get clobbered during warmboot. 913a17c678eSDavid Greenman */ 9146182fdbdSPeter Wemm static int 9156182fdbdSPeter Wemm fxp_shutdown(device_t dev) 916a17c678eSDavid Greenman { 9176182fdbdSPeter Wemm /* 9186182fdbdSPeter Wemm * Make sure that DMA is disabled prior to reboot. Not doing 9196182fdbdSPeter Wemm * do could allow DMA to corrupt kernel memory during the 9206182fdbdSPeter Wemm * reboot before the driver initializes. 9216182fdbdSPeter Wemm */ 9226182fdbdSPeter Wemm fxp_stop((struct fxp_softc *) device_get_softc(dev)); 923f7788e8eSJonathan Lemon return (0); 924a17c678eSDavid Greenman } 925a17c678eSDavid Greenman 9267dced78aSDavid Greenman /* 9277dced78aSDavid Greenman * Device suspend routine. Stop the interface and save some PCI 9287dced78aSDavid Greenman * settings in case the BIOS doesn't restore them properly on 9297dced78aSDavid Greenman * resume. 9307dced78aSDavid Greenman */ 9317dced78aSDavid Greenman static int 9327dced78aSDavid Greenman fxp_suspend(device_t dev) 9337dced78aSDavid Greenman { 9347dced78aSDavid Greenman struct fxp_softc *sc = device_get_softc(dev); 935f7788e8eSJonathan Lemon int i, s; 9367dced78aSDavid Greenman 9374953bccaSNate Lawson FXP_LOCK(sc); 938f7788e8eSJonathan Lemon s = splimp(); 9397dced78aSDavid Greenman 9407dced78aSDavid Greenman fxp_stop(sc); 9417dced78aSDavid Greenman 9427dced78aSDavid Greenman for (i = 0; i < 5; i++) 943e27951b2SJohn Baldwin sc->saved_maps[i] = pci_read_config(dev, PCIR_BAR(i), 4); 9447dced78aSDavid Greenman sc->saved_biosaddr = pci_read_config(dev, PCIR_BIOS, 4); 9457dced78aSDavid Greenman sc->saved_intline = pci_read_config(dev, PCIR_INTLINE, 1); 9467dced78aSDavid Greenman sc->saved_cachelnsz = pci_read_config(dev, PCIR_CACHELNSZ, 1); 9477dced78aSDavid Greenman sc->saved_lattimer = pci_read_config(dev, PCIR_LATTIMER, 1); 9487dced78aSDavid Greenman 9497dced78aSDavid Greenman sc->suspended = 1; 9507dced78aSDavid Greenman 9514953bccaSNate Lawson FXP_UNLOCK(sc); 952f7788e8eSJonathan Lemon splx(s); 953f7788e8eSJonathan Lemon return (0); 9547dced78aSDavid Greenman } 9557dced78aSDavid Greenman 9567dced78aSDavid Greenman /* 9577dced78aSDavid Greenman * Device resume routine. Restore some PCI settings in case the BIOS 9587dced78aSDavid Greenman * doesn't, re-enable busmastering, and restart the interface if 9597dced78aSDavid Greenman * appropriate. 9607dced78aSDavid Greenman */ 9617dced78aSDavid Greenman static int 9627dced78aSDavid Greenman fxp_resume(device_t dev) 9637dced78aSDavid Greenman { 9647dced78aSDavid Greenman struct fxp_softc *sc = device_get_softc(dev); 9657dced78aSDavid Greenman struct ifnet *ifp = &sc->sc_if; 9667dced78aSDavid Greenman u_int16_t pci_command; 967f7788e8eSJonathan Lemon int i, s; 9687dced78aSDavid Greenman 9694953bccaSNate Lawson FXP_LOCK(sc); 970f7788e8eSJonathan Lemon s = splimp(); 97179495006SWarner Losh 9727dced78aSDavid Greenman /* better way to do this? */ 9737dced78aSDavid Greenman for (i = 0; i < 5; i++) 974e27951b2SJohn Baldwin pci_write_config(dev, PCIR_BAR(i), sc->saved_maps[i], 4); 9757dced78aSDavid Greenman pci_write_config(dev, PCIR_BIOS, sc->saved_biosaddr, 4); 9767dced78aSDavid Greenman pci_write_config(dev, PCIR_INTLINE, sc->saved_intline, 1); 9777dced78aSDavid Greenman pci_write_config(dev, PCIR_CACHELNSZ, sc->saved_cachelnsz, 1); 9787dced78aSDavid Greenman pci_write_config(dev, PCIR_LATTIMER, sc->saved_lattimer, 1); 9797dced78aSDavid Greenman 9807dced78aSDavid Greenman /* reenable busmastering */ 9817dced78aSDavid Greenman pci_command = pci_read_config(dev, PCIR_COMMAND, 2); 9827dced78aSDavid Greenman pci_command |= (PCIM_CMD_MEMEN|PCIM_CMD_BUSMASTEREN); 9837dced78aSDavid Greenman pci_write_config(dev, PCIR_COMMAND, pci_command, 2); 9847dced78aSDavid Greenman 9857dced78aSDavid Greenman CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET); 9867dced78aSDavid Greenman DELAY(10); 9877dced78aSDavid Greenman 9887dced78aSDavid Greenman /* reinitialize interface if necessary */ 9897dced78aSDavid Greenman if (ifp->if_flags & IFF_UP) 9904953bccaSNate Lawson fxp_init_body(sc); 9917dced78aSDavid Greenman 9927dced78aSDavid Greenman sc->suspended = 0; 9937dced78aSDavid Greenman 9944953bccaSNate Lawson FXP_UNLOCK(sc); 995f7788e8eSJonathan Lemon splx(s); 996ba8c6fd5SDavid Greenman return (0); 997f7788e8eSJonathan Lemon } 998ba8c6fd5SDavid Greenman 99900c4116bSJonathan Lemon static void 100000c4116bSJonathan Lemon fxp_eeprom_shiftin(struct fxp_softc *sc, int data, int length) 100100c4116bSJonathan Lemon { 100200c4116bSJonathan Lemon u_int16_t reg; 100300c4116bSJonathan Lemon int x; 100400c4116bSJonathan Lemon 100500c4116bSJonathan Lemon /* 100600c4116bSJonathan Lemon * Shift in data. 100700c4116bSJonathan Lemon */ 100800c4116bSJonathan Lemon for (x = 1 << (length - 1); x; x >>= 1) { 100900c4116bSJonathan Lemon if (data & x) 101000c4116bSJonathan Lemon reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI; 101100c4116bSJonathan Lemon else 101200c4116bSJonathan Lemon reg = FXP_EEPROM_EECS; 101300c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 101400c4116bSJonathan Lemon DELAY(1); 101500c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 101600c4116bSJonathan Lemon DELAY(1); 101700c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 101800c4116bSJonathan Lemon DELAY(1); 101900c4116bSJonathan Lemon } 102000c4116bSJonathan Lemon } 102100c4116bSJonathan Lemon 1022f7788e8eSJonathan Lemon /* 1023f7788e8eSJonathan Lemon * Read from the serial EEPROM. Basically, you manually shift in 1024f7788e8eSJonathan Lemon * the read opcode (one bit at a time) and then shift in the address, 1025f7788e8eSJonathan Lemon * and then you shift out the data (all of this one bit at a time). 1026f7788e8eSJonathan Lemon * The word size is 16 bits, so you have to provide the address for 1027f7788e8eSJonathan Lemon * every 16 bits of data. 1028f7788e8eSJonathan Lemon */ 1029f7788e8eSJonathan Lemon static u_int16_t 1030f7788e8eSJonathan Lemon fxp_eeprom_getword(struct fxp_softc *sc, int offset, int autosize) 1031f7788e8eSJonathan Lemon { 1032f7788e8eSJonathan Lemon u_int16_t reg, data; 1033f7788e8eSJonathan Lemon int x; 1034ba8c6fd5SDavid Greenman 1035f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 1036f7788e8eSJonathan Lemon /* 1037f7788e8eSJonathan Lemon * Shift in read opcode. 1038f7788e8eSJonathan Lemon */ 103900c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3); 1040f7788e8eSJonathan Lemon /* 1041f7788e8eSJonathan Lemon * Shift in address. 1042f7788e8eSJonathan Lemon */ 1043f7788e8eSJonathan Lemon data = 0; 1044f7788e8eSJonathan Lemon for (x = 1 << (sc->eeprom_size - 1); x; x >>= 1) { 1045f7788e8eSJonathan Lemon if (offset & x) 1046f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI; 1047f7788e8eSJonathan Lemon else 1048f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS; 1049f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1050f7788e8eSJonathan Lemon DELAY(1); 1051f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 1052f7788e8eSJonathan Lemon DELAY(1); 1053f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1054f7788e8eSJonathan Lemon DELAY(1); 1055f7788e8eSJonathan Lemon reg = CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO; 1056f7788e8eSJonathan Lemon data++; 1057f7788e8eSJonathan Lemon if (autosize && reg == 0) { 1058f7788e8eSJonathan Lemon sc->eeprom_size = data; 1059f7788e8eSJonathan Lemon break; 1060f7788e8eSJonathan Lemon } 1061f7788e8eSJonathan Lemon } 1062f7788e8eSJonathan Lemon /* 1063f7788e8eSJonathan Lemon * Shift out data. 1064f7788e8eSJonathan Lemon */ 1065f7788e8eSJonathan Lemon data = 0; 1066f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS; 1067f7788e8eSJonathan Lemon for (x = 1 << 15; x; x >>= 1) { 1068f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 1069f7788e8eSJonathan Lemon DELAY(1); 1070f7788e8eSJonathan Lemon if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO) 1071f7788e8eSJonathan Lemon data |= x; 1072f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1073f7788e8eSJonathan Lemon DELAY(1); 1074f7788e8eSJonathan Lemon } 1075f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 1076f7788e8eSJonathan Lemon DELAY(1); 1077f7788e8eSJonathan Lemon 1078f7788e8eSJonathan Lemon return (data); 1079ba8c6fd5SDavid Greenman } 1080ba8c6fd5SDavid Greenman 108100c4116bSJonathan Lemon static void 108200c4116bSJonathan Lemon fxp_eeprom_putword(struct fxp_softc *sc, int offset, u_int16_t data) 108300c4116bSJonathan Lemon { 108400c4116bSJonathan Lemon int i; 108500c4116bSJonathan Lemon 108600c4116bSJonathan Lemon /* 108700c4116bSJonathan Lemon * Erase/write enable. 108800c4116bSJonathan Lemon */ 108900c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 109000c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x4, 3); 109100c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x03 << (sc->eeprom_size - 2), sc->eeprom_size); 109200c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 109300c4116bSJonathan Lemon DELAY(1); 109400c4116bSJonathan Lemon /* 109500c4116bSJonathan Lemon * Shift in write opcode, address, data. 109600c4116bSJonathan Lemon */ 109700c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 109800c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_WRITE, 3); 109900c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, offset, sc->eeprom_size); 110000c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, data, 16); 110100c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 110200c4116bSJonathan Lemon DELAY(1); 110300c4116bSJonathan Lemon /* 110400c4116bSJonathan Lemon * Wait for EEPROM to finish up. 110500c4116bSJonathan Lemon */ 110600c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 110700c4116bSJonathan Lemon DELAY(1); 110800c4116bSJonathan Lemon for (i = 0; i < 1000; i++) { 110900c4116bSJonathan Lemon if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO) 111000c4116bSJonathan Lemon break; 111100c4116bSJonathan Lemon DELAY(50); 111200c4116bSJonathan Lemon } 111300c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 111400c4116bSJonathan Lemon DELAY(1); 111500c4116bSJonathan Lemon /* 111600c4116bSJonathan Lemon * Erase/write disable. 111700c4116bSJonathan Lemon */ 111800c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 111900c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x4, 3); 112000c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0, sc->eeprom_size); 112100c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 112200c4116bSJonathan Lemon DELAY(1); 112300c4116bSJonathan Lemon } 112400c4116bSJonathan Lemon 1125ba8c6fd5SDavid Greenman /* 1126e9bf2fa7SDavid Greenman * From NetBSD: 1127e9bf2fa7SDavid Greenman * 1128e9bf2fa7SDavid Greenman * Figure out EEPROM size. 1129e9bf2fa7SDavid Greenman * 1130e9bf2fa7SDavid Greenman * 559's can have either 64-word or 256-word EEPROMs, the 558 1131e9bf2fa7SDavid Greenman * datasheet only talks about 64-word EEPROMs, and the 557 datasheet 1132e9bf2fa7SDavid Greenman * talks about the existance of 16 to 256 word EEPROMs. 1133e9bf2fa7SDavid Greenman * 1134e9bf2fa7SDavid Greenman * The only known sizes are 64 and 256, where the 256 version is used 1135e9bf2fa7SDavid Greenman * by CardBus cards to store CIS information. 1136e9bf2fa7SDavid Greenman * 1137e9bf2fa7SDavid Greenman * The address is shifted in msb-to-lsb, and after the last 1138e9bf2fa7SDavid Greenman * address-bit the EEPROM is supposed to output a `dummy zero' bit, 1139e9bf2fa7SDavid Greenman * after which follows the actual data. We try to detect this zero, by 1140e9bf2fa7SDavid Greenman * probing the data-out bit in the EEPROM control register just after 1141e9bf2fa7SDavid Greenman * having shifted in a bit. If the bit is zero, we assume we've 1142e9bf2fa7SDavid Greenman * shifted enough address bits. The data-out should be tri-state, 1143e9bf2fa7SDavid Greenman * before this, which should translate to a logical one. 1144e9bf2fa7SDavid Greenman */ 1145e9bf2fa7SDavid Greenman static void 1146f7788e8eSJonathan Lemon fxp_autosize_eeprom(struct fxp_softc *sc) 1147e9bf2fa7SDavid Greenman { 1148e9bf2fa7SDavid Greenman 1149f7788e8eSJonathan Lemon /* guess maximum size of 256 words */ 1150f7788e8eSJonathan Lemon sc->eeprom_size = 8; 1151f7788e8eSJonathan Lemon 1152f7788e8eSJonathan Lemon /* autosize */ 1153f7788e8eSJonathan Lemon (void) fxp_eeprom_getword(sc, 0, 1); 1154e9bf2fa7SDavid Greenman } 1155f7788e8eSJonathan Lemon 1156ba8c6fd5SDavid Greenman static void 1157f7788e8eSJonathan Lemon fxp_read_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words) 1158ba8c6fd5SDavid Greenman { 1159f7788e8eSJonathan Lemon int i; 1160ba8c6fd5SDavid Greenman 1161f7788e8eSJonathan Lemon for (i = 0; i < words; i++) 1162f7788e8eSJonathan Lemon data[i] = fxp_eeprom_getword(sc, offset + i, 0); 1163ba8c6fd5SDavid Greenman } 1164ba8c6fd5SDavid Greenman 116500c4116bSJonathan Lemon static void 116600c4116bSJonathan Lemon fxp_write_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words) 116700c4116bSJonathan Lemon { 116800c4116bSJonathan Lemon int i; 116900c4116bSJonathan Lemon 117000c4116bSJonathan Lemon for (i = 0; i < words; i++) 117100c4116bSJonathan Lemon fxp_eeprom_putword(sc, offset + i, data[i]); 117200c4116bSJonathan Lemon } 117300c4116bSJonathan Lemon 1174b2badf02SMaxime Henrion static void 1175b2badf02SMaxime Henrion fxp_dma_map_txbuf(void *arg, bus_dma_segment_t *segs, int nseg, 1176b2badf02SMaxime Henrion bus_size_t mapsize, int error) 1177b2badf02SMaxime Henrion { 1178b2badf02SMaxime Henrion struct fxp_softc *sc; 1179b2badf02SMaxime Henrion struct fxp_cb_tx *txp; 1180b2badf02SMaxime Henrion int i; 1181b2badf02SMaxime Henrion 1182b2badf02SMaxime Henrion if (error) 1183b2badf02SMaxime Henrion return; 1184b2badf02SMaxime Henrion 1185b2badf02SMaxime Henrion KASSERT(nseg <= FXP_NTXSEG, ("too many DMA segments")); 1186b2badf02SMaxime Henrion 1187b2badf02SMaxime Henrion sc = arg; 1188b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_last->tx_next->tx_cb; 1189b2badf02SMaxime Henrion for (i = 0; i < nseg; i++) { 1190b2badf02SMaxime Henrion KASSERT(segs[i].ds_len <= MCLBYTES, ("segment size too large")); 1191b2badf02SMaxime Henrion /* 1192b2badf02SMaxime Henrion * If this is an 82550/82551, then we're using extended 1193b2badf02SMaxime Henrion * TxCBs _and_ we're using checksum offload. This means 1194b2badf02SMaxime Henrion * that the TxCB is really an IPCB. One major difference 1195b2badf02SMaxime Henrion * between the two is that with plain extended TxCBs, 1196b2badf02SMaxime Henrion * the bottom half of the TxCB contains two entries from 1197b2badf02SMaxime Henrion * the TBD array, whereas IPCBs contain just one entry: 1198b2badf02SMaxime Henrion * one entry (8 bytes) has been sacrificed for the TCP/IP 1199b2badf02SMaxime Henrion * checksum offload control bits. So to make things work 1200b2badf02SMaxime Henrion * right, we have to start filling in the TBD array 1201b2badf02SMaxime Henrion * starting from a different place depending on whether 1202b2badf02SMaxime Henrion * the chip is an 82550/82551 or not. 1203b2badf02SMaxime Henrion */ 1204b2badf02SMaxime Henrion if (sc->flags & FXP_FLAG_EXT_RFA) { 120583e6547dSMaxime Henrion txp->tbd[i + 1].tb_addr = htole32(segs[i].ds_addr); 120683e6547dSMaxime Henrion txp->tbd[i + 1].tb_size = htole32(segs[i].ds_len); 1207b2badf02SMaxime Henrion } else { 120883e6547dSMaxime Henrion txp->tbd[i].tb_addr = htole32(segs[i].ds_addr); 120983e6547dSMaxime Henrion txp->tbd[i].tb_size = htole32(segs[i].ds_len); 1210b2badf02SMaxime Henrion } 1211b2badf02SMaxime Henrion } 1212b2badf02SMaxime Henrion txp->tbd_number = nseg; 1213b2badf02SMaxime Henrion } 1214b2badf02SMaxime Henrion 1215a17c678eSDavid Greenman /* 12164953bccaSNate Lawson * Grab the softc lock and call the real fxp_start_body() routine 1217a17c678eSDavid Greenman */ 1218a17c678eSDavid Greenman static void 1219f7788e8eSJonathan Lemon fxp_start(struct ifnet *ifp) 1220a17c678eSDavid Greenman { 12219b44ff22SGarrett Wollman struct fxp_softc *sc = ifp->if_softc; 12224953bccaSNate Lawson 12234953bccaSNate Lawson FXP_LOCK(sc); 12244953bccaSNate Lawson fxp_start_body(ifp); 12254953bccaSNate Lawson FXP_UNLOCK(sc); 12264953bccaSNate Lawson } 12274953bccaSNate Lawson 12284953bccaSNate Lawson /* 12294953bccaSNate Lawson * Start packet transmission on the interface. 12304953bccaSNate Lawson * This routine must be called with the softc lock held, and is an 12314953bccaSNate Lawson * internal entry point only. 12324953bccaSNate Lawson */ 12334953bccaSNate Lawson static void 12344953bccaSNate Lawson fxp_start_body(struct ifnet *ifp) 12354953bccaSNate Lawson { 12364953bccaSNate Lawson struct fxp_softc *sc = ifp->if_softc; 123750d81222SMaxime Henrion struct fxp_tx *txp; 1238b2badf02SMaxime Henrion struct mbuf *mb_head; 1239b2badf02SMaxime Henrion int error; 1240a17c678eSDavid Greenman 124167fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 1242a17c678eSDavid Greenman /* 1243483b9871SDavid Greenman * See if we need to suspend xmit until the multicast filter 1244483b9871SDavid Greenman * has been reprogrammed (which can only be done at the head 1245483b9871SDavid Greenman * of the command chain). 1246a17c678eSDavid Greenman */ 12470f4dc94cSChuck Paterson if (sc->need_mcsetup) { 1248a17c678eSDavid Greenman return; 12490f4dc94cSChuck Paterson } 12501cd443acSDavid Greenman 1251483b9871SDavid Greenman txp = NULL; 1252483b9871SDavid Greenman 1253483b9871SDavid Greenman /* 1254483b9871SDavid Greenman * We're finished if there is nothing more to add to the list or if 1255483b9871SDavid Greenman * we're all filled up with buffers to transmit. 12563114fdb4SDavid Greenman * NOTE: One TxCB is reserved to guarantee that fxp_mc_setup() can add 12573114fdb4SDavid Greenman * a NOP command when needed. 1258483b9871SDavid Greenman */ 12597929aa03SMax Laier while (!IFQ_DRV_IS_EMPTY(&ifp->if_snd) && 12607929aa03SMax Laier sc->tx_queued < FXP_NTXCB - 1) { 1261483b9871SDavid Greenman 1262dfe61cf1SDavid Greenman /* 1263dfe61cf1SDavid Greenman * Grab a packet to transmit. 1264dfe61cf1SDavid Greenman */ 12657929aa03SMax Laier IFQ_DRV_DEQUEUE(&ifp->if_snd, mb_head); 12667929aa03SMax Laier if (mb_head == NULL) 12677929aa03SMax Laier break; 1268a17c678eSDavid Greenman 1269dfe61cf1SDavid Greenman /* 1270483b9871SDavid Greenman * Get pointer to next available tx desc. 1271dfe61cf1SDavid Greenman */ 1272b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_last->tx_next; 1273c8bca6dcSBill Paul 1274c8bca6dcSBill Paul /* 1275a35e7eaaSDon Lewis * A note in Appendix B of the Intel 8255x 10/100 Mbps 1276a35e7eaaSDon Lewis * Ethernet Controller Family Open Source Software 1277a35e7eaaSDon Lewis * Developer Manual says: 1278a35e7eaaSDon Lewis * Using software parsing is only allowed with legal 1279a35e7eaaSDon Lewis * TCP/IP or UDP/IP packets. 1280a35e7eaaSDon Lewis * ... 1281a35e7eaaSDon Lewis * For all other datagrams, hardware parsing must 1282a35e7eaaSDon Lewis * be used. 1283a35e7eaaSDon Lewis * Software parsing appears to truncate ICMP and 1284a35e7eaaSDon Lewis * fragmented UDP packets that contain one to three 1285a35e7eaaSDon Lewis * bytes in the second (and final) mbuf of the packet. 1286a35e7eaaSDon Lewis */ 1287a35e7eaaSDon Lewis if (sc->flags & FXP_FLAG_EXT_RFA) 1288a35e7eaaSDon Lewis txp->tx_cb->ipcb_ip_activation_high = 1289a35e7eaaSDon Lewis FXP_IPCB_HARDWAREPARSING_ENABLE; 1290a35e7eaaSDon Lewis 1291a35e7eaaSDon Lewis /* 1292c8bca6dcSBill Paul * Deal with TCP/IP checksum offload. Note that 1293c8bca6dcSBill Paul * in order for TCP checksum offload to work, 1294c8bca6dcSBill Paul * the pseudo header checksum must have already 1295c8bca6dcSBill Paul * been computed and stored in the checksum field 1296c8bca6dcSBill Paul * in the TCP header. The stack should have 1297c8bca6dcSBill Paul * already done this for us. 1298c8bca6dcSBill Paul */ 1299c8bca6dcSBill Paul 1300c8bca6dcSBill Paul if (mb_head->m_pkthdr.csum_flags) { 1301c8bca6dcSBill Paul if (mb_head->m_pkthdr.csum_flags & CSUM_DELAY_DATA) { 1302b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_schedule = 1303c8bca6dcSBill Paul FXP_IPCB_TCPUDP_CHECKSUM_ENABLE; 1304c8bca6dcSBill Paul if (mb_head->m_pkthdr.csum_flags & CSUM_TCP) 1305b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_schedule |= 1306c8bca6dcSBill Paul FXP_IPCB_TCP_PACKET; 1307c8bca6dcSBill Paul } 1308c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR 1309c8bca6dcSBill Paul /* 1310c8bca6dcSBill Paul * XXX The 82550 chip appears to have trouble 1311c8bca6dcSBill Paul * dealing with IP header checksums in very small 1312c8bca6dcSBill Paul * datagrams, namely fragments from 1 to 3 bytes 1313c8bca6dcSBill Paul * in size. For example, say you want to transmit 1314c8bca6dcSBill Paul * a UDP packet of 1473 bytes. The packet will be 1315c8bca6dcSBill Paul * fragmented over two IP datagrams, the latter 1316c8bca6dcSBill Paul * containing only one byte of data. The 82550 will 1317c8bca6dcSBill Paul * botch the header checksum on the 1-byte fragment. 1318c8bca6dcSBill Paul * As long as the datagram contains 4 or more bytes 1319c8bca6dcSBill Paul * of data, you're ok. 1320c8bca6dcSBill Paul * 1321c8bca6dcSBill Paul * The following code attempts to work around this 1322c8bca6dcSBill Paul * problem: if the datagram is less than 38 bytes 1323c8bca6dcSBill Paul * in size (14 bytes ether header, 20 bytes IP header, 1324c8bca6dcSBill Paul * plus 4 bytes of data), we punt and compute the IP 1325c8bca6dcSBill Paul * header checksum by hand. This workaround doesn't 1326c8bca6dcSBill Paul * work very well, however, since it can be fooled 1327c8bca6dcSBill Paul * by things like VLAN tags and IP options that make 1328c8bca6dcSBill Paul * the header sizes/offsets vary. 1329c8bca6dcSBill Paul */ 1330c8bca6dcSBill Paul 1331c8bca6dcSBill Paul if (mb_head->m_pkthdr.csum_flags & CSUM_IP) { 1332c8bca6dcSBill Paul if (mb_head->m_pkthdr.len < 38) { 1333c8bca6dcSBill Paul struct ip *ip; 1334c8bca6dcSBill Paul mb_head->m_data += ETHER_HDR_LEN; 1335c8bca6dcSBill Paul ip = mtod(mb_head, struct ip *); 1336c8bca6dcSBill Paul ip->ip_sum = in_cksum(mb_head, 1337c8bca6dcSBill Paul ip->ip_hl << 2); 1338c8bca6dcSBill Paul mb_head->m_data -= ETHER_HDR_LEN; 1339c8bca6dcSBill Paul } else { 1340b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_activation_high = 1341c8bca6dcSBill Paul FXP_IPCB_HARDWAREPARSING_ENABLE; 1342b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_schedule |= 1343c8bca6dcSBill Paul FXP_IPCB_IP_CHECKSUM_ENABLE; 1344c8bca6dcSBill Paul } 1345c8bca6dcSBill Paul } 1346c8bca6dcSBill Paul #endif 1347c8bca6dcSBill Paul } 1348c8bca6dcSBill Paul 1349c8bca6dcSBill Paul /* 1350a17c678eSDavid Greenman * Go through each of the mbufs in the chain and initialize 1351483b9871SDavid Greenman * the transmit buffer descriptors with the physical address 1352a17c678eSDavid Greenman * and size of the mbuf. 1353a17c678eSDavid Greenman */ 1354b2badf02SMaxime Henrion error = bus_dmamap_load_mbuf(sc->fxp_mtag, txp->tx_map, 1355b2badf02SMaxime Henrion mb_head, fxp_dma_map_txbuf, sc, 0); 1356b2badf02SMaxime Henrion 1357b2badf02SMaxime Henrion if (error && error != EFBIG) { 1358b2badf02SMaxime Henrion device_printf(sc->dev, "can't map mbuf (error %d)\n", 1359b2badf02SMaxime Henrion error); 1360b2badf02SMaxime Henrion m_freem(mb_head); 1361a17c678eSDavid Greenman break; 1362a17c678eSDavid Greenman } 1363b2badf02SMaxime Henrion 1364b2badf02SMaxime Henrion if (error) { 136523a0ed7cSDavid Greenman struct mbuf *mn; 136623a0ed7cSDavid Greenman 1367a17c678eSDavid Greenman /* 13683bd07cfdSJonathan Lemon * We ran out of segments. We have to recopy this 13693bd07cfdSJonathan Lemon * mbuf chain first. Bail out if we can't get the 13703bd07cfdSJonathan Lemon * new buffers. 1371a17c678eSDavid Greenman */ 13721104779bSMike Silbersack mn = m_defrag(mb_head, M_DONTWAIT); 137323a0ed7cSDavid Greenman if (mn == NULL) { 137423a0ed7cSDavid Greenman m_freem(mb_head); 1375483b9871SDavid Greenman break; 13761104779bSMike Silbersack } else { 137723a0ed7cSDavid Greenman mb_head = mn; 13781104779bSMike Silbersack } 1379b2badf02SMaxime Henrion error = bus_dmamap_load_mbuf(sc->fxp_mtag, txp->tx_map, 1380b2badf02SMaxime Henrion mb_head, fxp_dma_map_txbuf, sc, 0); 1381b2badf02SMaxime Henrion if (error) { 1382b2badf02SMaxime Henrion device_printf(sc->dev, 1383b2badf02SMaxime Henrion "can't map mbuf (error %d)\n", error); 1384b2badf02SMaxime Henrion m_freem(mb_head); 1385b2badf02SMaxime Henrion break; 1386b2badf02SMaxime Henrion } 138723a0ed7cSDavid Greenman } 138823a0ed7cSDavid Greenman 1389b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp->tx_map, 1390b2badf02SMaxime Henrion BUS_DMASYNC_PREWRITE); 1391b2badf02SMaxime Henrion 1392b2badf02SMaxime Henrion txp->tx_mbuf = mb_head; 1393b2badf02SMaxime Henrion txp->tx_cb->cb_status = 0; 1394b2badf02SMaxime Henrion txp->tx_cb->byte_count = 0; 13953114fdb4SDavid Greenman if (sc->tx_queued != FXP_CXINT_THRESH - 1) { 1396b2badf02SMaxime Henrion txp->tx_cb->cb_command = 139783e6547dSMaxime Henrion htole16(sc->tx_cmd | FXP_CB_COMMAND_SF | 139883e6547dSMaxime Henrion FXP_CB_COMMAND_S); 13993114fdb4SDavid Greenman } else { 1400b2badf02SMaxime Henrion txp->tx_cb->cb_command = 140183e6547dSMaxime Henrion htole16(sc->tx_cmd | FXP_CB_COMMAND_SF | 140283e6547dSMaxime Henrion FXP_CB_COMMAND_S | FXP_CB_COMMAND_I); 14033114fdb4SDavid Greenman /* 14043bd07cfdSJonathan Lemon * Set a 5 second timer just in case we don't hear 14053bd07cfdSJonathan Lemon * from the card again. 14063114fdb4SDavid Greenman */ 14073114fdb4SDavid Greenman ifp->if_timer = 5; 14083114fdb4SDavid Greenman } 1409b2badf02SMaxime Henrion txp->tx_cb->tx_threshold = tx_threshold; 1410a17c678eSDavid Greenman 1411a17c678eSDavid Greenman /* 1412483b9871SDavid Greenman * Advance the end of list forward. 1413a17c678eSDavid Greenman */ 141406175228SAndrew Gallatin 141550d81222SMaxime Henrion #ifdef __alpha__ 141606175228SAndrew Gallatin /* 141706175228SAndrew Gallatin * On platforms which can't access memory in 16-bit 141806175228SAndrew Gallatin * granularities, we must prevent the card from DMA'ing 141906175228SAndrew Gallatin * up the status while we update the command field. 142006175228SAndrew Gallatin * This could cause us to overwrite the completion status. 142114fd1071SMaxime Henrion * XXX This is probably bogus and we're _not_ looking 142214fd1071SMaxime Henrion * for atomicity here. 142306175228SAndrew Gallatin */ 142414fd1071SMaxime Henrion atomic_clear_16(&sc->fxp_desc.tx_last->tx_cb->cb_command, 1425bafb64afSMaxime Henrion htole16(FXP_CB_COMMAND_S)); 142650d81222SMaxime Henrion #else 1427bafb64afSMaxime Henrion sc->fxp_desc.tx_last->tx_cb->cb_command &= 1428bafb64afSMaxime Henrion htole16(~FXP_CB_COMMAND_S); 142950d81222SMaxime Henrion #endif /*__alpha__*/ 1430b2badf02SMaxime Henrion sc->fxp_desc.tx_last = txp; 1431a17c678eSDavid Greenman 1432a17c678eSDavid Greenman /* 14331cd443acSDavid Greenman * Advance the beginning of the list forward if there are 1434b2badf02SMaxime Henrion * no other packets queued (when nothing is queued, tx_first 1435483b9871SDavid Greenman * sits on the last TxCB that was sent out). 1436a17c678eSDavid Greenman */ 14371cd443acSDavid Greenman if (sc->tx_queued == 0) 1438b2badf02SMaxime Henrion sc->fxp_desc.tx_first = txp; 1439a17c678eSDavid Greenman 14401cd443acSDavid Greenman sc->tx_queued++; 14411cd443acSDavid Greenman 1442a17c678eSDavid Greenman /* 1443a17c678eSDavid Greenman * Pass packet to bpf if there is a listener. 1444a17c678eSDavid Greenman */ 1445673d9191SSam Leffler BPF_MTAP(ifp, mb_head); 1446483b9871SDavid Greenman } 1447b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 1448483b9871SDavid Greenman 1449483b9871SDavid Greenman /* 1450483b9871SDavid Greenman * We're finished. If we added to the list, issue a RESUME to get DMA 1451483b9871SDavid Greenman * going again if suspended. 1452483b9871SDavid Greenman */ 1453483b9871SDavid Greenman if (txp != NULL) { 1454483b9871SDavid Greenman fxp_scb_wait(sc); 14552e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME); 1456483b9871SDavid Greenman } 1457a17c678eSDavid Greenman } 1458a17c678eSDavid Greenman 1459e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 1460e4fc250cSLuigi Rizzo static poll_handler_t fxp_poll; 1461e4fc250cSLuigi Rizzo 1462e4fc250cSLuigi Rizzo static void 1463e4fc250cSLuigi Rizzo fxp_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 1464e4fc250cSLuigi Rizzo { 1465e4fc250cSLuigi Rizzo struct fxp_softc *sc = ifp->if_softc; 1466e4fc250cSLuigi Rizzo u_int8_t statack; 1467e4fc250cSLuigi Rizzo 14684953bccaSNate Lawson FXP_LOCK(sc); 1469fb917226SRuslan Ermilov if (!(ifp->if_capenable & IFCAP_POLLING)) { 1470fb917226SRuslan Ermilov ether_poll_deregister(ifp); 1471fb917226SRuslan Ermilov cmd = POLL_DEREGISTER; 1472fb917226SRuslan Ermilov } 1473e4fc250cSLuigi Rizzo if (cmd == POLL_DEREGISTER) { /* final call, enable interrupts */ 1474e4fc250cSLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0); 14754953bccaSNate Lawson FXP_UNLOCK(sc); 1476e4fc250cSLuigi Rizzo return; 1477e4fc250cSLuigi Rizzo } 1478e4fc250cSLuigi Rizzo statack = FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA | 1479e4fc250cSLuigi Rizzo FXP_SCB_STATACK_FR; 1480e4fc250cSLuigi Rizzo if (cmd == POLL_AND_CHECK_STATUS) { 1481e4fc250cSLuigi Rizzo u_int8_t tmp; 14826481f301SPeter Wemm 1483e4fc250cSLuigi Rizzo tmp = CSR_READ_1(sc, FXP_CSR_SCB_STATACK); 14844953bccaSNate Lawson if (tmp == 0xff || tmp == 0) { 14854953bccaSNate Lawson FXP_UNLOCK(sc); 1486e4fc250cSLuigi Rizzo return; /* nothing to do */ 14874953bccaSNate Lawson } 1488e4fc250cSLuigi Rizzo tmp &= ~statack; 1489e4fc250cSLuigi Rizzo /* ack what we can */ 1490e4fc250cSLuigi Rizzo if (tmp != 0) 1491e4fc250cSLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, tmp); 1492e4fc250cSLuigi Rizzo statack |= tmp; 1493e4fc250cSLuigi Rizzo } 14944953bccaSNate Lawson fxp_intr_body(sc, ifp, statack, count); 14954953bccaSNate Lawson FXP_UNLOCK(sc); 1496e4fc250cSLuigi Rizzo } 1497e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */ 1498e4fc250cSLuigi Rizzo 1499a17c678eSDavid Greenman /* 15009c7d2607SDavid Greenman * Process interface interrupts. 1501a17c678eSDavid Greenman */ 150294927790SDavid Greenman static void 1503f7788e8eSJonathan Lemon fxp_intr(void *xsc) 1504a17c678eSDavid Greenman { 1505f7788e8eSJonathan Lemon struct fxp_softc *sc = xsc; 15064953bccaSNate Lawson struct ifnet *ifp = &sc->sc_if; 15071cd443acSDavid Greenman u_int8_t statack; 15080f4dc94cSChuck Paterson 15094953bccaSNate Lawson FXP_LOCK(sc); 1510704d1965SWarner Losh if (sc->suspended) { 1511704d1965SWarner Losh FXP_UNLOCK(sc); 1512704d1965SWarner Losh return; 1513704d1965SWarner Losh } 1514704d1965SWarner Losh 1515e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 15164953bccaSNate Lawson if (ifp->if_flags & IFF_POLLING) { 15174953bccaSNate Lawson FXP_UNLOCK(sc); 1518e4fc250cSLuigi Rizzo return; 15194953bccaSNate Lawson } 1520fb917226SRuslan Ermilov if ((ifp->if_capenable & IFCAP_POLLING) && 1521fb917226SRuslan Ermilov ether_poll_register(fxp_poll, ifp)) { 1522e4fc250cSLuigi Rizzo /* disable interrupts */ 1523e4fc250cSLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 15244953bccaSNate Lawson FXP_UNLOCK(sc); 1525c660bdfaSJohn Baldwin fxp_poll(ifp, 0, 1); 1526e4fc250cSLuigi Rizzo return; 1527e4fc250cSLuigi Rizzo } 1528e4fc250cSLuigi Rizzo #endif 1529b184b38eSDavid Greenman while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) { 1530a17c678eSDavid Greenman /* 153111457bbfSJonathan Lemon * It should not be possible to have all bits set; the 153211457bbfSJonathan Lemon * FXP_SCB_INTR_SWI bit always returns 0 on a read. If 153311457bbfSJonathan Lemon * all bits are set, this may indicate that the card has 153411457bbfSJonathan Lemon * been physically ejected, so ignore it. 153511457bbfSJonathan Lemon */ 15364953bccaSNate Lawson if (statack == 0xff) { 15374953bccaSNate Lawson FXP_UNLOCK(sc); 153811457bbfSJonathan Lemon return; 15394953bccaSNate Lawson } 154011457bbfSJonathan Lemon 154111457bbfSJonathan Lemon /* 1542a17c678eSDavid Greenman * First ACK all the interrupts in this pass. 1543a17c678eSDavid Greenman */ 1544ba8c6fd5SDavid Greenman CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack); 15454953bccaSNate Lawson fxp_intr_body(sc, ifp, statack, -1); 1546e4fc250cSLuigi Rizzo } 15474953bccaSNate Lawson FXP_UNLOCK(sc); 1548e4fc250cSLuigi Rizzo } 1549e4fc250cSLuigi Rizzo 1550e4fc250cSLuigi Rizzo static void 1551b2badf02SMaxime Henrion fxp_txeof(struct fxp_softc *sc) 1552b2badf02SMaxime Henrion { 1553b2badf02SMaxime Henrion struct fxp_tx *txp; 1554b2badf02SMaxime Henrion 1555b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREREAD); 1556b2badf02SMaxime Henrion for (txp = sc->fxp_desc.tx_first; sc->tx_queued && 155783e6547dSMaxime Henrion (le16toh(txp->tx_cb->cb_status) & FXP_CB_STATUS_C) != 0; 1558b2badf02SMaxime Henrion txp = txp->tx_next) { 1559b2badf02SMaxime Henrion if (txp->tx_mbuf != NULL) { 1560b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp->tx_map, 1561b2badf02SMaxime Henrion BUS_DMASYNC_POSTWRITE); 1562b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, txp->tx_map); 1563b2badf02SMaxime Henrion m_freem(txp->tx_mbuf); 1564b2badf02SMaxime Henrion txp->tx_mbuf = NULL; 1565b2badf02SMaxime Henrion /* clear this to reset csum offload bits */ 1566b2badf02SMaxime Henrion txp->tx_cb->tbd[0].tb_addr = 0; 1567b2badf02SMaxime Henrion } 1568b2badf02SMaxime Henrion sc->tx_queued--; 1569b2badf02SMaxime Henrion } 1570b2badf02SMaxime Henrion sc->fxp_desc.tx_first = txp; 1571b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 1572b2badf02SMaxime Henrion } 1573b2badf02SMaxime Henrion 1574b2badf02SMaxime Henrion static void 15754953bccaSNate Lawson fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp, u_int8_t statack, 15764953bccaSNate Lawson int count) 1577e4fc250cSLuigi Rizzo { 15782b5989e9SLuigi Rizzo struct mbuf *m; 1579b2badf02SMaxime Henrion struct fxp_rx *rxp; 15802b5989e9SLuigi Rizzo struct fxp_rfa *rfa; 15812b5989e9SLuigi Rizzo int rnr = (statack & FXP_SCB_STATACK_RNR) ? 1 : 0; 15822b5989e9SLuigi Rizzo 158367fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 15842b5989e9SLuigi Rizzo if (rnr) 15850f1db1d6SMaxime Henrion sc->rnr++; 1586947e3815SIan Dowse #ifdef DEVICE_POLLING 1587947e3815SIan Dowse /* Pick up a deferred RNR condition if `count' ran out last time. */ 1588947e3815SIan Dowse if (sc->flags & FXP_FLAG_DEFERRED_RNR) { 1589947e3815SIan Dowse sc->flags &= ~FXP_FLAG_DEFERRED_RNR; 1590947e3815SIan Dowse rnr = 1; 1591947e3815SIan Dowse } 1592947e3815SIan Dowse #endif 1593a17c678eSDavid Greenman 1594a17c678eSDavid Greenman /* 15953114fdb4SDavid Greenman * Free any finished transmit mbuf chains. 159606936301SBill Paul * 159706936301SBill Paul * Handle the CNA event likt a CXTNO event. It used to 159806936301SBill Paul * be that this event (control unit not ready) was not 159906936301SBill Paul * encountered, but it is now with the SMPng modifications. 160006936301SBill Paul * The exact sequence of events that occur when the interface 160106936301SBill Paul * is brought up are different now, and if this event 160206936301SBill Paul * goes unhandled, the configuration/rxfilter setup sequence 160306936301SBill Paul * can stall for several seconds. The result is that no 160406936301SBill Paul * packets go out onto the wire for about 5 to 10 seconds 160506936301SBill Paul * after the interface is ifconfig'ed for the first time. 16063114fdb4SDavid Greenman */ 160706936301SBill Paul if (statack & (FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA)) { 1608b2badf02SMaxime Henrion fxp_txeof(sc); 16093114fdb4SDavid Greenman 161041aa0ba2SLuigi Rizzo ifp->if_timer = 0; 1611e2102ae4SMike Silbersack if (sc->tx_queued == 0) { 16123114fdb4SDavid Greenman if (sc->need_mcsetup) 16133114fdb4SDavid Greenman fxp_mc_setup(sc); 1614e2102ae4SMike Silbersack } 16153114fdb4SDavid Greenman /* 16163114fdb4SDavid Greenman * Try to start more packets transmitting. 16173114fdb4SDavid Greenman */ 16187929aa03SMax Laier if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 16194953bccaSNate Lawson fxp_start_body(ifp); 16203114fdb4SDavid Greenman } 16212b5989e9SLuigi Rizzo 16222b5989e9SLuigi Rizzo /* 16232b5989e9SLuigi Rizzo * Just return if nothing happened on the receive side. 16242b5989e9SLuigi Rizzo */ 1625947e3815SIan Dowse if (!rnr && (statack & FXP_SCB_STATACK_FR) == 0) 16262b5989e9SLuigi Rizzo return; 16272b5989e9SLuigi Rizzo 16283114fdb4SDavid Greenman /* 1629a17c678eSDavid Greenman * Process receiver interrupts. If a no-resource (RNR) 1630a17c678eSDavid Greenman * condition exists, get whatever packets we can and 1631a17c678eSDavid Greenman * re-start the receiver. 1632947e3815SIan Dowse * 16332b5989e9SLuigi Rizzo * When using polling, we do not process the list to completion, 16342b5989e9SLuigi Rizzo * so when we get an RNR interrupt we must defer the restart 16352b5989e9SLuigi Rizzo * until we hit the last buffer with the C bit set. 16362b5989e9SLuigi Rizzo * If we run out of cycles and rfa_headm has the C bit set, 1637947e3815SIan Dowse * record the pending RNR in the FXP_FLAG_DEFERRED_RNR flag so 1638947e3815SIan Dowse * that the info will be used in the subsequent polling cycle. 1639a17c678eSDavid Greenman */ 16402b5989e9SLuigi Rizzo for (;;) { 1641b2badf02SMaxime Henrion rxp = sc->fxp_desc.rx_head; 1642b2badf02SMaxime Henrion m = rxp->rx_mbuf; 1643ba8c6fd5SDavid Greenman rfa = (struct fxp_rfa *)(m->m_ext.ext_buf + 1644ba8c6fd5SDavid Greenman RFA_ALIGNMENT_FUDGE); 1645b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map, 1646b2badf02SMaxime Henrion BUS_DMASYNC_POSTREAD); 1647a17c678eSDavid Greenman 1648e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING /* loop at most count times if count >=0 */ 1649947e3815SIan Dowse if (count >= 0 && count-- == 0) { 1650947e3815SIan Dowse if (rnr) { 1651947e3815SIan Dowse /* Defer RNR processing until the next time. */ 1652947e3815SIan Dowse sc->flags |= FXP_FLAG_DEFERRED_RNR; 1653947e3815SIan Dowse rnr = 0; 1654947e3815SIan Dowse } 16552b5989e9SLuigi Rizzo break; 1656947e3815SIan Dowse } 16572b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */ 16582b5989e9SLuigi Rizzo 165983e6547dSMaxime Henrion if ((le16toh(rfa->rfa_status) & FXP_RFA_STATUS_C) == 0) 16602b5989e9SLuigi Rizzo break; 16612b5989e9SLuigi Rizzo 1662dfe61cf1SDavid Greenman /* 1663b2badf02SMaxime Henrion * Advance head forward. 1664dfe61cf1SDavid Greenman */ 1665b2badf02SMaxime Henrion sc->fxp_desc.rx_head = rxp->rx_next; 1666a17c678eSDavid Greenman 1667dfe61cf1SDavid Greenman /* 1668ba8c6fd5SDavid Greenman * Add a new buffer to the receive chain. 1669ba8c6fd5SDavid Greenman * If this fails, the old buffer is recycled 1670ba8c6fd5SDavid Greenman * instead. 1671dfe61cf1SDavid Greenman */ 1672b2badf02SMaxime Henrion if (fxp_add_rfabuf(sc, rxp) == 0) { 1673aed53495SDavid Greenman int total_len; 1674a17c678eSDavid Greenman 1675e8c8b728SJonathan Lemon /* 16762b5989e9SLuigi Rizzo * Fetch packet length (the top 2 bits of 16772b5989e9SLuigi Rizzo * actual_size are flags set by the controller 16782b5989e9SLuigi Rizzo * upon completion), and drop the packet in case 16792b5989e9SLuigi Rizzo * of bogus length or CRC errors. 1680e8c8b728SJonathan Lemon */ 1681bafb64afSMaxime Henrion total_len = le16toh(rfa->actual_size) & 0x3fff; 16822b5989e9SLuigi Rizzo if (total_len < sizeof(struct ether_header) || 16832b5989e9SLuigi Rizzo total_len > MCLBYTES - RFA_ALIGNMENT_FUDGE - 1684b2badf02SMaxime Henrion sc->rfa_size || 168583e6547dSMaxime Henrion le16toh(rfa->rfa_status) & FXP_RFA_STATUS_CRC) { 1686e8c8b728SJonathan Lemon m_freem(m); 16872b5989e9SLuigi Rizzo continue; 1688e8c8b728SJonathan Lemon } 1689920b58e8SBrooks Davis 1690c8bca6dcSBill Paul /* Do IP checksum checking. */ 169183e6547dSMaxime Henrion if (le16toh(rfa->rfa_status) & FXP_RFA_STATUS_PARSE) { 1692c8bca6dcSBill Paul if (rfa->rfax_csum_sts & 1693c8bca6dcSBill Paul FXP_RFDX_CS_IP_CSUM_BIT_VALID) 1694c8bca6dcSBill Paul m->m_pkthdr.csum_flags |= 1695c8bca6dcSBill Paul CSUM_IP_CHECKED; 1696c8bca6dcSBill Paul if (rfa->rfax_csum_sts & 1697c8bca6dcSBill Paul FXP_RFDX_CS_IP_CSUM_VALID) 1698c8bca6dcSBill Paul m->m_pkthdr.csum_flags |= 1699c8bca6dcSBill Paul CSUM_IP_VALID; 1700c8bca6dcSBill Paul if ((rfa->rfax_csum_sts & 1701c8bca6dcSBill Paul FXP_RFDX_CS_TCPUDP_CSUM_BIT_VALID) && 1702c8bca6dcSBill Paul (rfa->rfax_csum_sts & 1703c8bca6dcSBill Paul FXP_RFDX_CS_TCPUDP_CSUM_VALID)) { 1704c8bca6dcSBill Paul m->m_pkthdr.csum_flags |= 1705c8bca6dcSBill Paul CSUM_DATA_VALID|CSUM_PSEUDO_HDR; 1706c8bca6dcSBill Paul m->m_pkthdr.csum_data = 0xffff; 1707c8bca6dcSBill Paul } 1708c8bca6dcSBill Paul } 1709c8bca6dcSBill Paul 17102e2de7f2SArchie Cobbs m->m_pkthdr.len = m->m_len = total_len; 1711673d9191SSam Leffler m->m_pkthdr.rcvif = ifp; 1712673d9191SSam Leffler 171305fb8c3fSNate Lawson /* 171405fb8c3fSNate Lawson * Drop locks before calling if_input() since it 171505fb8c3fSNate Lawson * may re-enter fxp_start() in the netisr case. 171605fb8c3fSNate Lawson * This would result in a lock reversal. Better 171705fb8c3fSNate Lawson * performance might be obtained by chaining all 171805fb8c3fSNate Lawson * packets received, dropping the lock, and then 171905fb8c3fSNate Lawson * calling if_input() on each one. 172005fb8c3fSNate Lawson */ 172105fb8c3fSNate Lawson FXP_UNLOCK(sc); 1722673d9191SSam Leffler (*ifp->if_input)(ifp, m); 172305fb8c3fSNate Lawson FXP_LOCK(sc); 1724a17c678eSDavid Greenman } 1725a17c678eSDavid Greenman } 17262b5989e9SLuigi Rizzo if (rnr) { 1727ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 1728ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 1729b2badf02SMaxime Henrion sc->fxp_desc.rx_head->rx_addr); 17302e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START); 1731a17c678eSDavid Greenman } 1732a17c678eSDavid Greenman } 1733a17c678eSDavid Greenman 1734dfe61cf1SDavid Greenman /* 1735dfe61cf1SDavid Greenman * Update packet in/out/collision statistics. The i82557 doesn't 1736dfe61cf1SDavid Greenman * allow you to access these counters without doing a fairly 1737dfe61cf1SDavid Greenman * expensive DMA to get _all_ of the statistics it maintains, so 1738dfe61cf1SDavid Greenman * we do this operation here only once per second. The statistics 1739dfe61cf1SDavid Greenman * counters in the kernel are updated from the previous dump-stats 1740dfe61cf1SDavid Greenman * DMA and then a new dump-stats DMA is started. The on-chip 1741dfe61cf1SDavid Greenman * counters are zeroed when the DMA completes. If we can't start 1742dfe61cf1SDavid Greenman * the DMA immediately, we don't wait - we just prepare to read 1743dfe61cf1SDavid Greenman * them again next time. 1744dfe61cf1SDavid Greenman */ 1745303b270bSEivind Eklund static void 1746f7788e8eSJonathan Lemon fxp_tick(void *xsc) 1747a17c678eSDavid Greenman { 1748f7788e8eSJonathan Lemon struct fxp_softc *sc = xsc; 1749ba8c6fd5SDavid Greenman struct ifnet *ifp = &sc->sc_if; 1750a17c678eSDavid Greenman struct fxp_stats *sp = sc->fxp_stats; 1751f7788e8eSJonathan Lemon int s; 1752a17c678eSDavid Greenman 17534953bccaSNate Lawson FXP_LOCK(sc); 17544953bccaSNate Lawson s = splimp(); 1755b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, BUS_DMASYNC_POSTREAD); 175683e6547dSMaxime Henrion ifp->if_opackets += le32toh(sp->tx_good); 175783e6547dSMaxime Henrion ifp->if_collisions += le32toh(sp->tx_total_collisions); 1758397f9dfeSDavid Greenman if (sp->rx_good) { 175983e6547dSMaxime Henrion ifp->if_ipackets += le32toh(sp->rx_good); 1760397f9dfeSDavid Greenman sc->rx_idle_secs = 0; 1761397f9dfeSDavid Greenman } else { 1762c8cc6fcaSDavid Greenman /* 1763c8cc6fcaSDavid Greenman * Receiver's been idle for another second. 1764c8cc6fcaSDavid Greenman */ 1765397f9dfeSDavid Greenman sc->rx_idle_secs++; 1766397f9dfeSDavid Greenman } 17673ba65732SDavid Greenman ifp->if_ierrors += 176883e6547dSMaxime Henrion le32toh(sp->rx_crc_errors) + 176983e6547dSMaxime Henrion le32toh(sp->rx_alignment_errors) + 177083e6547dSMaxime Henrion le32toh(sp->rx_rnr_errors) + 177183e6547dSMaxime Henrion le32toh(sp->rx_overrun_errors); 1772a17c678eSDavid Greenman /* 1773f9be9005SDavid Greenman * If any transmit underruns occured, bump up the transmit 1774f9be9005SDavid Greenman * threshold by another 512 bytes (64 * 8). 1775f9be9005SDavid Greenman */ 1776f9be9005SDavid Greenman if (sp->tx_underruns) { 177783e6547dSMaxime Henrion ifp->if_oerrors += le32toh(sp->tx_underruns); 1778f9be9005SDavid Greenman if (tx_threshold < 192) 1779f9be9005SDavid Greenman tx_threshold += 64; 1780f9be9005SDavid Greenman } 17814953bccaSNate Lawson 1782397f9dfeSDavid Greenman /* 1783c8cc6fcaSDavid Greenman * Release any xmit buffers that have completed DMA. This isn't 1784c8cc6fcaSDavid Greenman * strictly necessary to do here, but it's advantagous for mbufs 1785c8cc6fcaSDavid Greenman * with external storage to be released in a timely manner rather 1786c8cc6fcaSDavid Greenman * than being defered for a potentially long time. This limits 1787c8cc6fcaSDavid Greenman * the delay to a maximum of one second. 1788c8cc6fcaSDavid Greenman */ 1789b2badf02SMaxime Henrion fxp_txeof(sc); 1790b2badf02SMaxime Henrion 1791c8cc6fcaSDavid Greenman /* 1792397f9dfeSDavid Greenman * If we haven't received any packets in FXP_MAC_RX_IDLE seconds, 1793397f9dfeSDavid Greenman * then assume the receiver has locked up and attempt to clear 1794397f9dfeSDavid Greenman * the condition by reprogramming the multicast filter. This is 1795397f9dfeSDavid Greenman * a work-around for a bug in the 82557 where the receiver locks 1796397f9dfeSDavid Greenman * up if it gets certain types of garbage in the syncronization 1797397f9dfeSDavid Greenman * bits prior to the packet header. This bug is supposed to only 1798397f9dfeSDavid Greenman * occur in 10Mbps mode, but has been seen to occur in 100Mbps 1799397f9dfeSDavid Greenman * mode as well (perhaps due to a 10/100 speed transition). 1800397f9dfeSDavid Greenman */ 1801397f9dfeSDavid Greenman if (sc->rx_idle_secs > FXP_MAX_RX_IDLE) { 1802397f9dfeSDavid Greenman sc->rx_idle_secs = 0; 1803397f9dfeSDavid Greenman fxp_mc_setup(sc); 1804397f9dfeSDavid Greenman } 1805f9be9005SDavid Greenman /* 18063ba65732SDavid Greenman * If there is no pending command, start another stats 18073ba65732SDavid Greenman * dump. Otherwise punt for now. 1808a17c678eSDavid Greenman */ 1809397f9dfeSDavid Greenman if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) { 1810a17c678eSDavid Greenman /* 1811397f9dfeSDavid Greenman * Start another stats dump. 1812a17c678eSDavid Greenman */ 1813b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, 1814b2badf02SMaxime Henrion BUS_DMASYNC_PREREAD); 18152e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET); 1816dfe61cf1SDavid Greenman } else { 1817dfe61cf1SDavid Greenman /* 1818dfe61cf1SDavid Greenman * A previous command is still waiting to be accepted. 1819dfe61cf1SDavid Greenman * Just zero our copy of the stats and wait for the 18203ba65732SDavid Greenman * next timer event to update them. 1821dfe61cf1SDavid Greenman */ 1822dfe61cf1SDavid Greenman sp->tx_good = 0; 1823f9be9005SDavid Greenman sp->tx_underruns = 0; 1824dfe61cf1SDavid Greenman sp->tx_total_collisions = 0; 18253ba65732SDavid Greenman 1826dfe61cf1SDavid Greenman sp->rx_good = 0; 18273ba65732SDavid Greenman sp->rx_crc_errors = 0; 18283ba65732SDavid Greenman sp->rx_alignment_errors = 0; 18293ba65732SDavid Greenman sp->rx_rnr_errors = 0; 18303ba65732SDavid Greenman sp->rx_overrun_errors = 0; 1831dfe61cf1SDavid Greenman } 1832f7788e8eSJonathan Lemon if (sc->miibus != NULL) 1833f7788e8eSJonathan Lemon mii_tick(device_get_softc(sc->miibus)); 18344953bccaSNate Lawson 1835a17c678eSDavid Greenman /* 1836a17c678eSDavid Greenman * Schedule another timeout one second from now. 1837a17c678eSDavid Greenman */ 183845276e4aSSam Leffler callout_reset(&sc->stat_ch, hz, fxp_tick, sc); 18394953bccaSNate Lawson FXP_UNLOCK(sc); 18404953bccaSNate Lawson splx(s); 1841a17c678eSDavid Greenman } 1842a17c678eSDavid Greenman 1843a17c678eSDavid Greenman /* 1844a17c678eSDavid Greenman * Stop the interface. Cancels the statistics updater and resets 1845a17c678eSDavid Greenman * the interface. 1846a17c678eSDavid Greenman */ 1847a17c678eSDavid Greenman static void 1848f7788e8eSJonathan Lemon fxp_stop(struct fxp_softc *sc) 1849a17c678eSDavid Greenman { 1850ba8c6fd5SDavid Greenman struct ifnet *ifp = &sc->sc_if; 1851b2badf02SMaxime Henrion struct fxp_tx *txp; 18523ba65732SDavid Greenman int i; 1853a17c678eSDavid Greenman 18547dced78aSDavid Greenman ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 18557dced78aSDavid Greenman ifp->if_timer = 0; 18567dced78aSDavid Greenman 1857e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 1858e4fc250cSLuigi Rizzo ether_poll_deregister(ifp); 1859e4fc250cSLuigi Rizzo #endif 1860a17c678eSDavid Greenman /* 1861a17c678eSDavid Greenman * Cancel stats updater. 1862a17c678eSDavid Greenman */ 186345276e4aSSam Leffler callout_stop(&sc->stat_ch); 18643ba65732SDavid Greenman 18653ba65732SDavid Greenman /* 186672a32a26SJonathan Lemon * Issue software reset, which also unloads the microcode. 18673ba65732SDavid Greenman */ 186872a32a26SJonathan Lemon sc->flags &= ~FXP_FLAG_UCODE; 186909882363SJonathan Lemon CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET); 187072a32a26SJonathan Lemon DELAY(50); 1871a17c678eSDavid Greenman 18723ba65732SDavid Greenman /* 18733ba65732SDavid Greenman * Release any xmit buffers. 18743ba65732SDavid Greenman */ 1875b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_list; 1876da91462dSDavid Greenman if (txp != NULL) { 1877da91462dSDavid Greenman for (i = 0; i < FXP_NTXCB; i++) { 1878b2badf02SMaxime Henrion if (txp[i].tx_mbuf != NULL) { 1879b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp[i].tx_map, 1880b2badf02SMaxime Henrion BUS_DMASYNC_POSTWRITE); 1881b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, txp[i].tx_map); 1882b2badf02SMaxime Henrion m_freem(txp[i].tx_mbuf); 1883b2badf02SMaxime Henrion txp[i].tx_mbuf = NULL; 1884c8bca6dcSBill Paul /* clear this to reset csum offload bits */ 1885b2badf02SMaxime Henrion txp[i].tx_cb->tbd[0].tb_addr = 0; 1886da91462dSDavid Greenman } 1887da91462dSDavid Greenman } 18883ba65732SDavid Greenman } 1889b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 18903ba65732SDavid Greenman sc->tx_queued = 0; 1891a17c678eSDavid Greenman } 1892a17c678eSDavid Greenman 1893a17c678eSDavid Greenman /* 1894a17c678eSDavid Greenman * Watchdog/transmission transmit timeout handler. Called when a 1895a17c678eSDavid Greenman * transmission is started on the interface, but no interrupt is 1896a17c678eSDavid Greenman * received before the timeout. This usually indicates that the 1897a17c678eSDavid Greenman * card has wedged for some reason. 1898a17c678eSDavid Greenman */ 1899a17c678eSDavid Greenman static void 1900f7788e8eSJonathan Lemon fxp_watchdog(struct ifnet *ifp) 1901a17c678eSDavid Greenman { 1902ba8c6fd5SDavid Greenman struct fxp_softc *sc = ifp->if_softc; 1903ba8c6fd5SDavid Greenman 19044953bccaSNate Lawson FXP_LOCK(sc); 1905f7788e8eSJonathan Lemon device_printf(sc->dev, "device timeout\n"); 19064a5f1499SDavid Greenman ifp->if_oerrors++; 1907a17c678eSDavid Greenman 19084953bccaSNate Lawson fxp_init_body(sc); 19094953bccaSNate Lawson FXP_UNLOCK(sc); 1910a17c678eSDavid Greenman } 1911a17c678eSDavid Greenman 19124953bccaSNate Lawson /* 19134953bccaSNate Lawson * Acquire locks and then call the real initialization function. This 19144953bccaSNate Lawson * is necessary because ether_ioctl() calls if_init() and this would 19154953bccaSNate Lawson * result in mutex recursion if the mutex was held. 19164953bccaSNate Lawson */ 1917a17c678eSDavid Greenman static void 1918f7788e8eSJonathan Lemon fxp_init(void *xsc) 1919a17c678eSDavid Greenman { 1920fb583156SDavid Greenman struct fxp_softc *sc = xsc; 19214953bccaSNate Lawson 19224953bccaSNate Lawson FXP_LOCK(sc); 19234953bccaSNate Lawson fxp_init_body(sc); 19244953bccaSNate Lawson FXP_UNLOCK(sc); 19254953bccaSNate Lawson } 19264953bccaSNate Lawson 19274953bccaSNate Lawson /* 19284953bccaSNate Lawson * Perform device initialization. This routine must be called with the 19294953bccaSNate Lawson * softc lock held. 19304953bccaSNate Lawson */ 19314953bccaSNate Lawson static void 19324953bccaSNate Lawson fxp_init_body(struct fxp_softc *sc) 19334953bccaSNate Lawson { 1934ba8c6fd5SDavid Greenman struct ifnet *ifp = &sc->sc_if; 1935a17c678eSDavid Greenman struct fxp_cb_config *cbp; 1936a17c678eSDavid Greenman struct fxp_cb_ias *cb_ias; 1937b2badf02SMaxime Henrion struct fxp_cb_tx *tcbp; 1938b2badf02SMaxime Henrion struct fxp_tx *txp; 193909882363SJonathan Lemon struct fxp_cb_mcs *mcsp; 1940f7788e8eSJonathan Lemon int i, prm, s; 1941a17c678eSDavid Greenman 194267fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 1943f7788e8eSJonathan Lemon s = splimp(); 1944a17c678eSDavid Greenman /* 19453ba65732SDavid Greenman * Cancel any pending I/O 1946a17c678eSDavid Greenman */ 19473ba65732SDavid Greenman fxp_stop(sc); 1948a17c678eSDavid Greenman 1949a17c678eSDavid Greenman prm = (ifp->if_flags & IFF_PROMISC) ? 1 : 0; 1950a17c678eSDavid Greenman 1951a17c678eSDavid Greenman /* 1952a17c678eSDavid Greenman * Initialize base of CBL and RFA memory. Loading with zero 1953a17c678eSDavid Greenman * sets it up for regular linear addressing. 1954a17c678eSDavid Greenman */ 1955ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0); 19562e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE); 1957a17c678eSDavid Greenman 1958ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 19592e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE); 1960a17c678eSDavid Greenman 1961a17c678eSDavid Greenman /* 1962a17c678eSDavid Greenman * Initialize base of dump-stats buffer. 1963a17c678eSDavid Greenman */ 1964ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 1965b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, BUS_DMASYNC_PREREAD); 1966b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->stats_addr); 19672e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR); 1968a17c678eSDavid Greenman 1969a17c678eSDavid Greenman /* 197072a32a26SJonathan Lemon * Attempt to load microcode if requested. 197172a32a26SJonathan Lemon */ 197272a32a26SJonathan Lemon if (ifp->if_flags & IFF_LINK0 && (sc->flags & FXP_FLAG_UCODE) == 0) 197372a32a26SJonathan Lemon fxp_load_ucode(sc); 197472a32a26SJonathan Lemon 197572a32a26SJonathan Lemon /* 197609882363SJonathan Lemon * Initialize the multicast address list. 197709882363SJonathan Lemon */ 197809882363SJonathan Lemon if (fxp_mc_addrs(sc)) { 197909882363SJonathan Lemon mcsp = sc->mcsp; 198009882363SJonathan Lemon mcsp->cb_status = 0; 198183e6547dSMaxime Henrion mcsp->cb_command = 198283e6547dSMaxime Henrion htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL); 198383e6547dSMaxime Henrion mcsp->link_addr = 0xffffffff; 198409882363SJonathan Lemon /* 198509882363SJonathan Lemon * Start the multicast setup command. 198609882363SJonathan Lemon */ 198709882363SJonathan Lemon fxp_scb_wait(sc); 1988b2badf02SMaxime Henrion bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, BUS_DMASYNC_PREWRITE); 1989b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr); 199009882363SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 199109882363SJonathan Lemon /* ...and wait for it to complete. */ 1992209b07bcSMaxime Henrion fxp_dma_wait(sc, &mcsp->cb_status, sc->mcs_tag, sc->mcs_map); 1993b2badf02SMaxime Henrion bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, 1994b2badf02SMaxime Henrion BUS_DMASYNC_POSTWRITE); 199509882363SJonathan Lemon } 199609882363SJonathan Lemon 199709882363SJonathan Lemon /* 1998a17c678eSDavid Greenman * We temporarily use memory that contains the TxCB list to 1999a17c678eSDavid Greenman * construct the config CB. The TxCB list memory is rebuilt 2000a17c678eSDavid Greenman * later. 2001a17c678eSDavid Greenman */ 2002b2badf02SMaxime Henrion cbp = (struct fxp_cb_config *)sc->fxp_desc.cbl_list; 2003a17c678eSDavid Greenman 2004a17c678eSDavid Greenman /* 2005a17c678eSDavid Greenman * This bcopy is kind of disgusting, but there are a bunch of must be 2006a17c678eSDavid Greenman * zero and must be one bits in this structure and this is the easiest 2007a17c678eSDavid Greenman * way to initialize them all to proper values. 2008a17c678eSDavid Greenman */ 2009b2badf02SMaxime Henrion bcopy(fxp_cb_config_template, cbp, sizeof(fxp_cb_config_template)); 2010a17c678eSDavid Greenman 2011a17c678eSDavid Greenman cbp->cb_status = 0; 201283e6547dSMaxime Henrion cbp->cb_command = htole16(FXP_CB_COMMAND_CONFIG | 201383e6547dSMaxime Henrion FXP_CB_COMMAND_EL); 201483e6547dSMaxime Henrion cbp->link_addr = 0xffffffff; /* (no) next command */ 20152c6c0947SMaxime Henrion cbp->byte_count = sc->flags & FXP_FLAG_EXT_RFA ? 32 : 22; 2016001696daSDavid Greenman cbp->rx_fifo_limit = 8; /* rx fifo threshold (32 bytes) */ 2017001696daSDavid Greenman cbp->tx_fifo_limit = 0; /* tx fifo threshold (0 bytes) */ 2018a17c678eSDavid Greenman cbp->adaptive_ifs = 0; /* (no) adaptive interframe spacing */ 2019f7788e8eSJonathan Lemon cbp->mwi_enable = sc->flags & FXP_FLAG_MWI_ENABLE ? 1 : 0; 2020f7788e8eSJonathan Lemon cbp->type_enable = 0; /* actually reserved */ 2021f7788e8eSJonathan Lemon cbp->read_align_en = sc->flags & FXP_FLAG_READ_ALIGN ? 1 : 0; 2022f7788e8eSJonathan Lemon cbp->end_wr_on_cl = sc->flags & FXP_FLAG_WRITE_ALIGN ? 1 : 0; 2023001696daSDavid Greenman cbp->rx_dma_bytecount = 0; /* (no) rx DMA max */ 2024001696daSDavid Greenman cbp->tx_dma_bytecount = 0; /* (no) tx DMA max */ 2025f7788e8eSJonathan Lemon cbp->dma_mbce = 0; /* (disable) dma max counters */ 2026a17c678eSDavid Greenman cbp->late_scb = 0; /* (don't) defer SCB update */ 2027f7788e8eSJonathan Lemon cbp->direct_dma_dis = 1; /* disable direct rcv dma mode */ 2028f7788e8eSJonathan Lemon cbp->tno_int_or_tco_en =0; /* (disable) tx not okay interrupt */ 20293114fdb4SDavid Greenman cbp->ci_int = 1; /* interrupt on CU idle */ 2030f7788e8eSJonathan Lemon cbp->ext_txcb_dis = sc->flags & FXP_FLAG_EXT_TXCB ? 0 : 1; 2031f7788e8eSJonathan Lemon cbp->ext_stats_dis = 1; /* disable extended counters */ 2032f7788e8eSJonathan Lemon cbp->keep_overrun_rx = 0; /* don't pass overrun frames to host */ 20338ef1f631SYaroslav Tykhiy cbp->save_bf = sc->flags & FXP_FLAG_SAVE_BAD ? 1 : prm; 2034a17c678eSDavid Greenman cbp->disc_short_rx = !prm; /* discard short packets */ 2035f7788e8eSJonathan Lemon cbp->underrun_retry = 1; /* retry mode (once) on DMA underrun */ 2036f7788e8eSJonathan Lemon cbp->two_frames = 0; /* do not limit FIFO to 2 frames */ 2037f7788e8eSJonathan Lemon cbp->dyn_tbd = 0; /* (no) dynamic TBD mode */ 2038c8bca6dcSBill Paul cbp->ext_rfa = sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0; 2039f7788e8eSJonathan Lemon cbp->mediatype = sc->flags & FXP_FLAG_SERIAL_MEDIA ? 0 : 1; 2040f7788e8eSJonathan Lemon cbp->csma_dis = 0; /* (don't) disable link */ 2041f7788e8eSJonathan Lemon cbp->tcp_udp_cksum = 0; /* (don't) enable checksum */ 2042f7788e8eSJonathan Lemon cbp->vlan_tco = 0; /* (don't) enable vlan wakeup */ 2043f7788e8eSJonathan Lemon cbp->link_wake_en = 0; /* (don't) assert PME# on link change */ 2044f7788e8eSJonathan Lemon cbp->arp_wake_en = 0; /* (don't) assert PME# on arp */ 2045f7788e8eSJonathan Lemon cbp->mc_wake_en = 0; /* (don't) enable PME# on mcmatch */ 2046a17c678eSDavid Greenman cbp->nsai = 1; /* (don't) disable source addr insert */ 2047a17c678eSDavid Greenman cbp->preamble_length = 2; /* (7 byte) preamble */ 2048a17c678eSDavid Greenman cbp->loopback = 0; /* (don't) loopback */ 2049a17c678eSDavid Greenman cbp->linear_priority = 0; /* (normal CSMA/CD operation) */ 2050a17c678eSDavid Greenman cbp->linear_pri_mode = 0; /* (wait after xmit only) */ 2051a17c678eSDavid Greenman cbp->interfrm_spacing = 6; /* (96 bits of) interframe spacing */ 2052a17c678eSDavid Greenman cbp->promiscuous = prm; /* promiscuous mode */ 2053a17c678eSDavid Greenman cbp->bcast_disable = 0; /* (don't) disable broadcasts */ 2054f7788e8eSJonathan Lemon cbp->wait_after_win = 0; /* (don't) enable modified backoff alg*/ 2055f7788e8eSJonathan Lemon cbp->ignore_ul = 0; /* consider U/L bit in IA matching */ 2056f7788e8eSJonathan Lemon cbp->crc16_en = 0; /* (don't) enable crc-16 algorithm */ 2057f7788e8eSJonathan Lemon cbp->crscdt = sc->flags & FXP_FLAG_SERIAL_MEDIA ? 1 : 0; 2058f7788e8eSJonathan Lemon 2059a17c678eSDavid Greenman cbp->stripping = !prm; /* truncate rx packet to byte count */ 2060a17c678eSDavid Greenman cbp->padding = 1; /* (do) pad short tx packets */ 2061a17c678eSDavid Greenman cbp->rcv_crc_xfer = 0; /* (don't) xfer CRC to host */ 2062f7788e8eSJonathan Lemon cbp->long_rx_en = sc->flags & FXP_FLAG_LONG_PKT_EN ? 1 : 0; 2063f7788e8eSJonathan Lemon cbp->ia_wake_en = 0; /* (don't) wake up on address match */ 2064f7788e8eSJonathan Lemon cbp->magic_pkt_dis = 0; /* (don't) disable magic packet */ 2065f7788e8eSJonathan Lemon /* must set wake_en in PMCSR also */ 2066a17c678eSDavid Greenman cbp->force_fdx = 0; /* (don't) force full duplex */ 20673ba65732SDavid Greenman cbp->fdx_pin_en = 1; /* (enable) FDX# pin */ 2068a17c678eSDavid Greenman cbp->multi_ia = 0; /* (don't) accept multiple IAs */ 2069f7788e8eSJonathan Lemon cbp->mc_all = sc->flags & FXP_FLAG_ALL_MCAST ? 1 : 0; 2070c8bca6dcSBill Paul cbp->gamla_rx = sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0; 2071a17c678eSDavid Greenman 20720f1db1d6SMaxime Henrion if (sc->tunable_noflow || sc->revision == FXP_REV_82557) { 20733bd07cfdSJonathan Lemon /* 20743bd07cfdSJonathan Lemon * The 82557 has no hardware flow control, the values 20753bd07cfdSJonathan Lemon * below are the defaults for the chip. 20763bd07cfdSJonathan Lemon */ 20773bd07cfdSJonathan Lemon cbp->fc_delay_lsb = 0; 20783bd07cfdSJonathan Lemon cbp->fc_delay_msb = 0x40; 20793bd07cfdSJonathan Lemon cbp->pri_fc_thresh = 3; 20803bd07cfdSJonathan Lemon cbp->tx_fc_dis = 0; 20813bd07cfdSJonathan Lemon cbp->rx_fc_restop = 0; 20823bd07cfdSJonathan Lemon cbp->rx_fc_restart = 0; 20833bd07cfdSJonathan Lemon cbp->fc_filter = 0; 20843bd07cfdSJonathan Lemon cbp->pri_fc_loc = 1; 20853bd07cfdSJonathan Lemon } else { 20863bd07cfdSJonathan Lemon cbp->fc_delay_lsb = 0x1f; 20873bd07cfdSJonathan Lemon cbp->fc_delay_msb = 0x01; 20883bd07cfdSJonathan Lemon cbp->pri_fc_thresh = 3; 20893bd07cfdSJonathan Lemon cbp->tx_fc_dis = 0; /* enable transmit FC */ 20903bd07cfdSJonathan Lemon cbp->rx_fc_restop = 1; /* enable FC restop frames */ 20913bd07cfdSJonathan Lemon cbp->rx_fc_restart = 1; /* enable FC restart frames */ 20923bd07cfdSJonathan Lemon cbp->fc_filter = !prm; /* drop FC frames to host */ 20933bd07cfdSJonathan Lemon cbp->pri_fc_loc = 1; /* FC pri location (byte31) */ 20943bd07cfdSJonathan Lemon } 20953bd07cfdSJonathan Lemon 2096a17c678eSDavid Greenman /* 2097a17c678eSDavid Greenman * Start the config command/DMA. 2098a17c678eSDavid Greenman */ 2099ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 2100b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2101b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr); 21022e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2103a17c678eSDavid Greenman /* ...and wait for it to complete. */ 2104209b07bcSMaxime Henrion fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map); 2105b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE); 2106a17c678eSDavid Greenman 2107a17c678eSDavid Greenman /* 2108a17c678eSDavid Greenman * Now initialize the station address. Temporarily use the TxCB 2109a17c678eSDavid Greenman * memory area like we did above for the config CB. 2110a17c678eSDavid Greenman */ 2111b2badf02SMaxime Henrion cb_ias = (struct fxp_cb_ias *)sc->fxp_desc.cbl_list; 2112a17c678eSDavid Greenman cb_ias->cb_status = 0; 211383e6547dSMaxime Henrion cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL); 211483e6547dSMaxime Henrion cb_ias->link_addr = 0xffffffff; 2115e609b4d7SMaxime Henrion bcopy(sc->arpcom.ac_enaddr, cb_ias->macaddr, 2116a17c678eSDavid Greenman sizeof(sc->arpcom.ac_enaddr)); 2117a17c678eSDavid Greenman 2118a17c678eSDavid Greenman /* 2119a17c678eSDavid Greenman * Start the IAS (Individual Address Setup) command/DMA. 2120a17c678eSDavid Greenman */ 2121ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 2122b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 21232e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2124a17c678eSDavid Greenman /* ...and wait for it to complete. */ 2125209b07bcSMaxime Henrion fxp_dma_wait(sc, &cb_ias->cb_status, sc->cbl_tag, sc->cbl_map); 2126b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE); 2127a17c678eSDavid Greenman 2128a17c678eSDavid Greenman /* 2129a17c678eSDavid Greenman * Initialize transmit control block (TxCB) list. 2130a17c678eSDavid Greenman */ 2131b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_list; 2132b2badf02SMaxime Henrion tcbp = sc->fxp_desc.cbl_list; 2133b2badf02SMaxime Henrion bzero(tcbp, FXP_TXCB_SZ); 2134a17c678eSDavid Greenman for (i = 0; i < FXP_NTXCB; i++) { 2135b2badf02SMaxime Henrion txp[i].tx_cb = tcbp + i; 2136b2badf02SMaxime Henrion txp[i].tx_mbuf = NULL; 213783e6547dSMaxime Henrion tcbp[i].cb_status = htole16(FXP_CB_STATUS_C | FXP_CB_STATUS_OK); 213883e6547dSMaxime Henrion tcbp[i].cb_command = htole16(FXP_CB_COMMAND_NOP); 213983e6547dSMaxime Henrion tcbp[i].link_addr = htole32(sc->fxp_desc.cbl_addr + 214083e6547dSMaxime Henrion (((i + 1) & FXP_TXCB_MASK) * sizeof(struct fxp_cb_tx))); 21413bd07cfdSJonathan Lemon if (sc->flags & FXP_FLAG_EXT_TXCB) 2142b2badf02SMaxime Henrion tcbp[i].tbd_array_addr = 214383e6547dSMaxime Henrion htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[2])); 21443bd07cfdSJonathan Lemon else 2145b2badf02SMaxime Henrion tcbp[i].tbd_array_addr = 214683e6547dSMaxime Henrion htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[0])); 2147b2badf02SMaxime Henrion txp[i].tx_next = &txp[(i + 1) & FXP_TXCB_MASK]; 2148a17c678eSDavid Greenman } 2149a17c678eSDavid Greenman /* 2150397f9dfeSDavid Greenman * Set the suspend flag on the first TxCB and start the control 2151a17c678eSDavid Greenman * unit. It will execute the NOP and then suspend. 2152a17c678eSDavid Greenman */ 215383e6547dSMaxime Henrion tcbp->cb_command = htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S); 2154b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2155b2badf02SMaxime Henrion sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp; 2156397f9dfeSDavid Greenman sc->tx_queued = 1; 2157a17c678eSDavid Greenman 2158ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 21592e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2160a17c678eSDavid Greenman 2161a17c678eSDavid Greenman /* 2162a17c678eSDavid Greenman * Initialize receiver buffer area - RFA. 2163a17c678eSDavid Greenman */ 2164ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 2165b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.rx_head->rx_addr); 21662e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START); 2167a17c678eSDavid Greenman 2168dccee1a1SDavid Greenman /* 2169ba8c6fd5SDavid Greenman * Set current media. 2170dccee1a1SDavid Greenman */ 2171f7788e8eSJonathan Lemon if (sc->miibus != NULL) 2172f7788e8eSJonathan Lemon mii_mediachg(device_get_softc(sc->miibus)); 2173dccee1a1SDavid Greenman 2174a17c678eSDavid Greenman ifp->if_flags |= IFF_RUNNING; 2175a17c678eSDavid Greenman ifp->if_flags &= ~IFF_OACTIVE; 2176e8c8b728SJonathan Lemon 2177e8c8b728SJonathan Lemon /* 2178e8c8b728SJonathan Lemon * Enable interrupts. 2179e8c8b728SJonathan Lemon */ 21802b5989e9SLuigi Rizzo #ifdef DEVICE_POLLING 21812b5989e9SLuigi Rizzo /* 21822b5989e9SLuigi Rizzo * ... but only do that if we are not polling. And because (presumably) 21832b5989e9SLuigi Rizzo * the default is interrupts on, we need to disable them explicitly! 21842b5989e9SLuigi Rizzo */ 218562f76486SMaxim Sobolev if ( ifp->if_flags & IFF_POLLING ) 21862b5989e9SLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 21872b5989e9SLuigi Rizzo else 21882b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */ 2189e8c8b728SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0); 2190a17c678eSDavid Greenman 2191a17c678eSDavid Greenman /* 2192a17c678eSDavid Greenman * Start stats updater. 2193a17c678eSDavid Greenman */ 219445276e4aSSam Leffler callout_reset(&sc->stat_ch, hz, fxp_tick, sc); 21954953bccaSNate Lawson splx(s); 2196f7788e8eSJonathan Lemon } 2197f7788e8eSJonathan Lemon 2198f7788e8eSJonathan Lemon static int 2199f7788e8eSJonathan Lemon fxp_serial_ifmedia_upd(struct ifnet *ifp) 2200f7788e8eSJonathan Lemon { 2201f7788e8eSJonathan Lemon 2202f7788e8eSJonathan Lemon return (0); 2203a17c678eSDavid Greenman } 2204a17c678eSDavid Greenman 2205303b270bSEivind Eklund static void 2206f7788e8eSJonathan Lemon fxp_serial_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 2207ba8c6fd5SDavid Greenman { 2208ba8c6fd5SDavid Greenman 2209f7788e8eSJonathan Lemon ifmr->ifm_active = IFM_ETHER|IFM_MANUAL; 2210ba8c6fd5SDavid Greenman } 2211ba8c6fd5SDavid Greenman 2212ba8c6fd5SDavid Greenman /* 2213ba8c6fd5SDavid Greenman * Change media according to request. 2214ba8c6fd5SDavid Greenman */ 2215f7788e8eSJonathan Lemon static int 2216f7788e8eSJonathan Lemon fxp_ifmedia_upd(struct ifnet *ifp) 2217ba8c6fd5SDavid Greenman { 2218ba8c6fd5SDavid Greenman struct fxp_softc *sc = ifp->if_softc; 2219f7788e8eSJonathan Lemon struct mii_data *mii; 2220ba8c6fd5SDavid Greenman 2221f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 2222f7788e8eSJonathan Lemon mii_mediachg(mii); 2223ba8c6fd5SDavid Greenman return (0); 2224ba8c6fd5SDavid Greenman } 2225ba8c6fd5SDavid Greenman 2226ba8c6fd5SDavid Greenman /* 2227ba8c6fd5SDavid Greenman * Notify the world which media we're using. 2228ba8c6fd5SDavid Greenman */ 2229f7788e8eSJonathan Lemon static void 2230f7788e8eSJonathan Lemon fxp_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 2231ba8c6fd5SDavid Greenman { 2232ba8c6fd5SDavid Greenman struct fxp_softc *sc = ifp->if_softc; 2233f7788e8eSJonathan Lemon struct mii_data *mii; 2234ba8c6fd5SDavid Greenman 2235f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 2236f7788e8eSJonathan Lemon mii_pollstat(mii); 2237f7788e8eSJonathan Lemon ifmr->ifm_active = mii->mii_media_active; 2238f7788e8eSJonathan Lemon ifmr->ifm_status = mii->mii_media_status; 22392e2b8238SJonathan Lemon 22402e2b8238SJonathan Lemon if (ifmr->ifm_status & IFM_10_T && sc->flags & FXP_FLAG_CU_RESUME_BUG) 22412e2b8238SJonathan Lemon sc->cu_resume_bug = 1; 22422e2b8238SJonathan Lemon else 22432e2b8238SJonathan Lemon sc->cu_resume_bug = 0; 2244ba8c6fd5SDavid Greenman } 2245ba8c6fd5SDavid Greenman 2246a17c678eSDavid Greenman /* 2247a17c678eSDavid Greenman * Add a buffer to the end of the RFA buffer list. 2248a17c678eSDavid Greenman * Return 0 if successful, 1 for failure. A failure results in 2249a17c678eSDavid Greenman * adding the 'oldm' (if non-NULL) on to the end of the list - 2250dc733423SDag-Erling Smørgrav * tossing out its old contents and recycling it. 2251a17c678eSDavid Greenman * The RFA struct is stuck at the beginning of mbuf cluster and the 2252a17c678eSDavid Greenman * data pointer is fixed up to point just past it. 2253a17c678eSDavid Greenman */ 2254a17c678eSDavid Greenman static int 2255b2badf02SMaxime Henrion fxp_add_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp) 2256a17c678eSDavid Greenman { 2257a17c678eSDavid Greenman struct mbuf *m; 2258a17c678eSDavid Greenman struct fxp_rfa *rfa, *p_rfa; 2259b2badf02SMaxime Henrion struct fxp_rx *p_rx; 2260b2badf02SMaxime Henrion bus_dmamap_t tmp_map; 2261b2badf02SMaxime Henrion int error; 2262a17c678eSDavid Greenman 2263a163d034SWarner Losh m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 2264b2badf02SMaxime Henrion if (m == NULL) 2265b2badf02SMaxime Henrion return (ENOBUFS); 2266ba8c6fd5SDavid Greenman 2267ba8c6fd5SDavid Greenman /* 2268ba8c6fd5SDavid Greenman * Move the data pointer up so that the incoming data packet 2269ba8c6fd5SDavid Greenman * will be 32-bit aligned. 2270ba8c6fd5SDavid Greenman */ 2271ba8c6fd5SDavid Greenman m->m_data += RFA_ALIGNMENT_FUDGE; 2272ba8c6fd5SDavid Greenman 2273eadd5e3aSDavid Greenman /* 2274eadd5e3aSDavid Greenman * Get a pointer to the base of the mbuf cluster and move 2275eadd5e3aSDavid Greenman * data start past it. 2276eadd5e3aSDavid Greenman */ 2277a17c678eSDavid Greenman rfa = mtod(m, struct fxp_rfa *); 2278c8bca6dcSBill Paul m->m_data += sc->rfa_size; 227983e6547dSMaxime Henrion rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE); 2280eadd5e3aSDavid Greenman 2281a17c678eSDavid Greenman rfa->rfa_status = 0; 228283e6547dSMaxime Henrion rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL); 2283a17c678eSDavid Greenman rfa->actual_size = 0; 2284ba8c6fd5SDavid Greenman 228528935f27SMaxime Henrion /* 228628935f27SMaxime Henrion * Initialize the rest of the RFA. Note that since the RFA 228728935f27SMaxime Henrion * is misaligned, we cannot store values directly. We're thus 228828935f27SMaxime Henrion * using the le32enc() function which handles endianness and 228928935f27SMaxime Henrion * is also alignment-safe. 229028935f27SMaxime Henrion */ 229183e6547dSMaxime Henrion le32enc(&rfa->link_addr, 0xffffffff); 229283e6547dSMaxime Henrion le32enc(&rfa->rbd_addr, 0xffffffff); 2293ba8c6fd5SDavid Greenman 2294b2badf02SMaxime Henrion /* Map the RFA into DMA memory. */ 2295b2badf02SMaxime Henrion error = bus_dmamap_load(sc->fxp_mtag, sc->spare_map, rfa, 2296b2badf02SMaxime Henrion MCLBYTES - RFA_ALIGNMENT_FUDGE, fxp_dma_map_addr, 2297b2badf02SMaxime Henrion &rxp->rx_addr, 0); 2298b2badf02SMaxime Henrion if (error) { 2299b2badf02SMaxime Henrion m_freem(m); 2300b2badf02SMaxime Henrion return (error); 2301b2badf02SMaxime Henrion } 2302b2badf02SMaxime Henrion 2303b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, rxp->rx_map); 2304b2badf02SMaxime Henrion tmp_map = sc->spare_map; 2305b2badf02SMaxime Henrion sc->spare_map = rxp->rx_map; 2306b2badf02SMaxime Henrion rxp->rx_map = tmp_map; 2307b2badf02SMaxime Henrion rxp->rx_mbuf = m; 2308b2badf02SMaxime Henrion 2309b983c7b3SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map, 2310b983c7b3SMaxime Henrion BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2311b2badf02SMaxime Henrion 2312dfe61cf1SDavid Greenman /* 2313dfe61cf1SDavid Greenman * If there are other buffers already on the list, attach this 2314dfe61cf1SDavid Greenman * one to the end by fixing up the tail to point to this one. 2315dfe61cf1SDavid Greenman */ 2316b2badf02SMaxime Henrion if (sc->fxp_desc.rx_head != NULL) { 2317b2badf02SMaxime Henrion p_rx = sc->fxp_desc.rx_tail; 2318b2badf02SMaxime Henrion p_rfa = (struct fxp_rfa *) 2319b2badf02SMaxime Henrion (p_rx->rx_mbuf->m_ext.ext_buf + RFA_ALIGNMENT_FUDGE); 2320b2badf02SMaxime Henrion p_rx->rx_next = rxp; 232183e6547dSMaxime Henrion le32enc(&p_rfa->link_addr, rxp->rx_addr); 2322aed53495SDavid Greenman p_rfa->rfa_control = 0; 2323b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, p_rx->rx_map, 23244cec1653SMaxime Henrion BUS_DMASYNC_PREWRITE); 2325a17c678eSDavid Greenman } else { 2326b2badf02SMaxime Henrion rxp->rx_next = NULL; 2327b2badf02SMaxime Henrion sc->fxp_desc.rx_head = rxp; 2328a17c678eSDavid Greenman } 2329b2badf02SMaxime Henrion sc->fxp_desc.rx_tail = rxp; 2330b2badf02SMaxime Henrion return (0); 2331a17c678eSDavid Greenman } 2332a17c678eSDavid Greenman 23336ebc3153SDavid Greenman static volatile int 2334f7788e8eSJonathan Lemon fxp_miibus_readreg(device_t dev, int phy, int reg) 2335dccee1a1SDavid Greenman { 2336f7788e8eSJonathan Lemon struct fxp_softc *sc = device_get_softc(dev); 2337dccee1a1SDavid Greenman int count = 10000; 23386ebc3153SDavid Greenman int value; 2339dccee1a1SDavid Greenman 2340ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_MDICONTROL, 2341ba8c6fd5SDavid Greenman (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21)); 2342dccee1a1SDavid Greenman 2343ba8c6fd5SDavid Greenman while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0 2344ba8c6fd5SDavid Greenman && count--) 23456ebc3153SDavid Greenman DELAY(10); 2346dccee1a1SDavid Greenman 2347dccee1a1SDavid Greenman if (count <= 0) 2348f7788e8eSJonathan Lemon device_printf(dev, "fxp_miibus_readreg: timed out\n"); 2349dccee1a1SDavid Greenman 23506ebc3153SDavid Greenman return (value & 0xffff); 2351dccee1a1SDavid Greenman } 2352dccee1a1SDavid Greenman 2353dccee1a1SDavid Greenman static void 2354f7788e8eSJonathan Lemon fxp_miibus_writereg(device_t dev, int phy, int reg, int value) 2355dccee1a1SDavid Greenman { 2356f7788e8eSJonathan Lemon struct fxp_softc *sc = device_get_softc(dev); 2357dccee1a1SDavid Greenman int count = 10000; 2358dccee1a1SDavid Greenman 2359ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_MDICONTROL, 2360ba8c6fd5SDavid Greenman (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) | 2361ba8c6fd5SDavid Greenman (value & 0xffff)); 2362dccee1a1SDavid Greenman 2363ba8c6fd5SDavid Greenman while ((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 && 2364ba8c6fd5SDavid Greenman count--) 23656ebc3153SDavid Greenman DELAY(10); 2366dccee1a1SDavid Greenman 2367dccee1a1SDavid Greenman if (count <= 0) 2368f7788e8eSJonathan Lemon device_printf(dev, "fxp_miibus_writereg: timed out\n"); 2369dccee1a1SDavid Greenman } 2370dccee1a1SDavid Greenman 2371dccee1a1SDavid Greenman static int 2372f7788e8eSJonathan Lemon fxp_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 2373a17c678eSDavid Greenman { 23749b44ff22SGarrett Wollman struct fxp_softc *sc = ifp->if_softc; 2375a17c678eSDavid Greenman struct ifreq *ifr = (struct ifreq *)data; 2376f7788e8eSJonathan Lemon struct mii_data *mii; 23778ef1f631SYaroslav Tykhiy int flag, mask, s, error = 0; 2378a17c678eSDavid Greenman 2379704d1965SWarner Losh /* 2380704d1965SWarner Losh * Detaching causes us to call ioctl with the mutex owned. Preclude 2381704d1965SWarner Losh * that by saying we're busy if the lock is already held. 2382704d1965SWarner Losh */ 238367fc050fSMaxime Henrion if (FXP_LOCKED(sc)) 2384704d1965SWarner Losh return (EBUSY); 238532cd7a9cSWarner Losh 23864953bccaSNate Lawson FXP_LOCK(sc); 2387f7788e8eSJonathan Lemon s = splimp(); 2388a17c678eSDavid Greenman 2389a17c678eSDavid Greenman switch (command) { 2390a17c678eSDavid Greenman case SIOCSIFFLAGS: 2391f7788e8eSJonathan Lemon if (ifp->if_flags & IFF_ALLMULTI) 2392f7788e8eSJonathan Lemon sc->flags |= FXP_FLAG_ALL_MCAST; 2393f7788e8eSJonathan Lemon else 2394f7788e8eSJonathan Lemon sc->flags &= ~FXP_FLAG_ALL_MCAST; 2395a17c678eSDavid Greenman 2396a17c678eSDavid Greenman /* 2397a17c678eSDavid Greenman * If interface is marked up and not running, then start it. 2398a17c678eSDavid Greenman * If it is marked down and running, stop it. 2399a17c678eSDavid Greenman * XXX If it's up then re-initialize it. This is so flags 2400a17c678eSDavid Greenman * such as IFF_PROMISC are handled. 2401a17c678eSDavid Greenman */ 2402a17c678eSDavid Greenman if (ifp->if_flags & IFF_UP) { 24034953bccaSNate Lawson fxp_init_body(sc); 2404a17c678eSDavid Greenman } else { 2405a17c678eSDavid Greenman if (ifp->if_flags & IFF_RUNNING) 24064a5f1499SDavid Greenman fxp_stop(sc); 2407a17c678eSDavid Greenman } 2408a17c678eSDavid Greenman break; 2409a17c678eSDavid Greenman 2410a17c678eSDavid Greenman case SIOCADDMULTI: 2411a17c678eSDavid Greenman case SIOCDELMULTI: 2412f7788e8eSJonathan Lemon if (ifp->if_flags & IFF_ALLMULTI) 2413f7788e8eSJonathan Lemon sc->flags |= FXP_FLAG_ALL_MCAST; 2414f7788e8eSJonathan Lemon else 2415f7788e8eSJonathan Lemon sc->flags &= ~FXP_FLAG_ALL_MCAST; 2416a17c678eSDavid Greenman /* 2417a17c678eSDavid Greenman * Multicast list has changed; set the hardware filter 2418a17c678eSDavid Greenman * accordingly. 2419a17c678eSDavid Greenman */ 2420f7788e8eSJonathan Lemon if ((sc->flags & FXP_FLAG_ALL_MCAST) == 0) 2421397f9dfeSDavid Greenman fxp_mc_setup(sc); 2422397f9dfeSDavid Greenman /* 2423f7788e8eSJonathan Lemon * fxp_mc_setup() can set FXP_FLAG_ALL_MCAST, so check it 2424397f9dfeSDavid Greenman * again rather than else {}. 2425397f9dfeSDavid Greenman */ 2426f7788e8eSJonathan Lemon if (sc->flags & FXP_FLAG_ALL_MCAST) 24274953bccaSNate Lawson fxp_init_body(sc); 2428a17c678eSDavid Greenman error = 0; 2429ba8c6fd5SDavid Greenman break; 2430ba8c6fd5SDavid Greenman 2431ba8c6fd5SDavid Greenman case SIOCSIFMEDIA: 2432ba8c6fd5SDavid Greenman case SIOCGIFMEDIA: 2433f7788e8eSJonathan Lemon if (sc->miibus != NULL) { 2434f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 2435f7788e8eSJonathan Lemon error = ifmedia_ioctl(ifp, ifr, 2436f7788e8eSJonathan Lemon &mii->mii_media, command); 2437f7788e8eSJonathan Lemon } else { 2438ba8c6fd5SDavid Greenman error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, command); 2439f7788e8eSJonathan Lemon } 2440a17c678eSDavid Greenman break; 2441a17c678eSDavid Greenman 2442fb917226SRuslan Ermilov case SIOCSIFCAP: 24438ef1f631SYaroslav Tykhiy mask = ifp->if_capenable ^ ifr->ifr_reqcap; 24448ef1f631SYaroslav Tykhiy if (mask & IFCAP_POLLING) 24458ef1f631SYaroslav Tykhiy ifp->if_capenable ^= IFCAP_POLLING; 24468ef1f631SYaroslav Tykhiy if (mask & IFCAP_VLAN_MTU) { 24478ef1f631SYaroslav Tykhiy ifp->if_capenable ^= IFCAP_VLAN_MTU; 24488ef1f631SYaroslav Tykhiy if (sc->revision != FXP_REV_82557) 24498ef1f631SYaroslav Tykhiy flag = FXP_FLAG_LONG_PKT_EN; 24508ef1f631SYaroslav Tykhiy else /* a hack to get long frames on the old chip */ 24518ef1f631SYaroslav Tykhiy flag = FXP_FLAG_SAVE_BAD; 24528ef1f631SYaroslav Tykhiy sc->flags ^= flag; 24538ef1f631SYaroslav Tykhiy if (ifp->if_flags & IFF_UP) 24548ef1f631SYaroslav Tykhiy fxp_init_body(sc); 24558ef1f631SYaroslav Tykhiy } 2456fb917226SRuslan Ermilov break; 2457fb917226SRuslan Ermilov 2458a17c678eSDavid Greenman default: 24594953bccaSNate Lawson /* 24604953bccaSNate Lawson * ether_ioctl() will eventually call fxp_start() which 24614953bccaSNate Lawson * will result in mutex recursion so drop it first. 24624953bccaSNate Lawson */ 24634953bccaSNate Lawson FXP_UNLOCK(sc); 2464673d9191SSam Leffler error = ether_ioctl(ifp, command, data); 2465a17c678eSDavid Greenman } 246667fc050fSMaxime Henrion if (FXP_LOCKED(sc)) 24674953bccaSNate Lawson FXP_UNLOCK(sc); 2468f7788e8eSJonathan Lemon splx(s); 2469a17c678eSDavid Greenman return (error); 2470a17c678eSDavid Greenman } 2471397f9dfeSDavid Greenman 2472397f9dfeSDavid Greenman /* 247309882363SJonathan Lemon * Fill in the multicast address list and return number of entries. 247409882363SJonathan Lemon */ 247509882363SJonathan Lemon static int 247609882363SJonathan Lemon fxp_mc_addrs(struct fxp_softc *sc) 247709882363SJonathan Lemon { 247809882363SJonathan Lemon struct fxp_cb_mcs *mcsp = sc->mcsp; 247909882363SJonathan Lemon struct ifnet *ifp = &sc->sc_if; 248009882363SJonathan Lemon struct ifmultiaddr *ifma; 248109882363SJonathan Lemon int nmcasts; 248209882363SJonathan Lemon 248309882363SJonathan Lemon nmcasts = 0; 248409882363SJonathan Lemon if ((sc->flags & FXP_FLAG_ALL_MCAST) == 0) { 248509882363SJonathan Lemon #if __FreeBSD_version < 500000 248609882363SJonathan Lemon LIST_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 248709882363SJonathan Lemon #else 248809882363SJonathan Lemon TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 248909882363SJonathan Lemon #endif 249009882363SJonathan Lemon if (ifma->ifma_addr->sa_family != AF_LINK) 249109882363SJonathan Lemon continue; 249209882363SJonathan Lemon if (nmcasts >= MAXMCADDR) { 249309882363SJonathan Lemon sc->flags |= FXP_FLAG_ALL_MCAST; 249409882363SJonathan Lemon nmcasts = 0; 249509882363SJonathan Lemon break; 249609882363SJonathan Lemon } 249709882363SJonathan Lemon bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr), 2498bafb64afSMaxime Henrion &sc->mcsp->mc_addr[nmcasts][0], ETHER_ADDR_LEN); 249909882363SJonathan Lemon nmcasts++; 250009882363SJonathan Lemon } 250109882363SJonathan Lemon } 2502bafb64afSMaxime Henrion mcsp->mc_cnt = htole16(nmcasts * ETHER_ADDR_LEN); 250309882363SJonathan Lemon return (nmcasts); 250409882363SJonathan Lemon } 250509882363SJonathan Lemon 250609882363SJonathan Lemon /* 2507397f9dfeSDavid Greenman * Program the multicast filter. 2508397f9dfeSDavid Greenman * 2509397f9dfeSDavid Greenman * We have an artificial restriction that the multicast setup command 2510397f9dfeSDavid Greenman * must be the first command in the chain, so we take steps to ensure 25113114fdb4SDavid Greenman * this. By requiring this, it allows us to keep up the performance of 2512397f9dfeSDavid Greenman * the pre-initialized command ring (esp. link pointers) by not actually 2513dc733423SDag-Erling Smørgrav * inserting the mcsetup command in the ring - i.e. its link pointer 2514397f9dfeSDavid Greenman * points to the TxCB ring, but the mcsetup descriptor itself is not part 2515397f9dfeSDavid Greenman * of it. We then can do 'CU_START' on the mcsetup descriptor and have it 2516397f9dfeSDavid Greenman * lead into the regular TxCB ring when it completes. 2517397f9dfeSDavid Greenman * 2518397f9dfeSDavid Greenman * This function must be called at splimp. 2519397f9dfeSDavid Greenman */ 2520397f9dfeSDavid Greenman static void 2521f7788e8eSJonathan Lemon fxp_mc_setup(struct fxp_softc *sc) 2522397f9dfeSDavid Greenman { 2523397f9dfeSDavid Greenman struct fxp_cb_mcs *mcsp = sc->mcsp; 2524397f9dfeSDavid Greenman struct ifnet *ifp = &sc->sc_if; 2525b2badf02SMaxime Henrion struct fxp_tx *txp; 25267dced78aSDavid Greenman int count; 2527397f9dfeSDavid Greenman 252867fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 25293114fdb4SDavid Greenman /* 25303114fdb4SDavid Greenman * If there are queued commands, we must wait until they are all 25313114fdb4SDavid Greenman * completed. If we are already waiting, then add a NOP command 25323114fdb4SDavid Greenman * with interrupt option so that we're notified when all commands 25333114fdb4SDavid Greenman * have been completed - fxp_start() ensures that no additional 25343114fdb4SDavid Greenman * TX commands will be added when need_mcsetup is true. 25353114fdb4SDavid Greenman */ 2536397f9dfeSDavid Greenman if (sc->tx_queued) { 25373114fdb4SDavid Greenman /* 25383114fdb4SDavid Greenman * need_mcsetup will be true if we are already waiting for the 25393114fdb4SDavid Greenman * NOP command to be completed (see below). In this case, bail. 25403114fdb4SDavid Greenman */ 25413114fdb4SDavid Greenman if (sc->need_mcsetup) 25423114fdb4SDavid Greenman return; 2543397f9dfeSDavid Greenman sc->need_mcsetup = 1; 25443114fdb4SDavid Greenman 25453114fdb4SDavid Greenman /* 254672a32a26SJonathan Lemon * Add a NOP command with interrupt so that we are notified 254772a32a26SJonathan Lemon * when all TX commands have been processed. 25483114fdb4SDavid Greenman */ 2549b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_last->tx_next; 2550b2badf02SMaxime Henrion txp->tx_mbuf = NULL; 2551b2badf02SMaxime Henrion txp->tx_cb->cb_status = 0; 255283e6547dSMaxime Henrion txp->tx_cb->cb_command = htole16(FXP_CB_COMMAND_NOP | 255383e6547dSMaxime Henrion FXP_CB_COMMAND_S | FXP_CB_COMMAND_I); 25543114fdb4SDavid Greenman /* 25553114fdb4SDavid Greenman * Advance the end of list forward. 25563114fdb4SDavid Greenman */ 255783e6547dSMaxime Henrion sc->fxp_desc.tx_last->tx_cb->cb_command &= 255883e6547dSMaxime Henrion htole16(~FXP_CB_COMMAND_S); 25595f361cbeSMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2560b2badf02SMaxime Henrion sc->fxp_desc.tx_last = txp; 25613114fdb4SDavid Greenman sc->tx_queued++; 25623114fdb4SDavid Greenman /* 25633114fdb4SDavid Greenman * Issue a resume in case the CU has just suspended. 25643114fdb4SDavid Greenman */ 25653114fdb4SDavid Greenman fxp_scb_wait(sc); 25662e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME); 25673114fdb4SDavid Greenman /* 25683114fdb4SDavid Greenman * Set a 5 second timer just in case we don't hear from the 25693114fdb4SDavid Greenman * card again. 25703114fdb4SDavid Greenman */ 25713114fdb4SDavid Greenman ifp->if_timer = 5; 25723114fdb4SDavid Greenman 2573397f9dfeSDavid Greenman return; 2574397f9dfeSDavid Greenman } 2575397f9dfeSDavid Greenman sc->need_mcsetup = 0; 2576397f9dfeSDavid Greenman 2577397f9dfeSDavid Greenman /* 2578397f9dfeSDavid Greenman * Initialize multicast setup descriptor. 2579397f9dfeSDavid Greenman */ 2580397f9dfeSDavid Greenman mcsp->cb_status = 0; 258183e6547dSMaxime Henrion mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS | 258283e6547dSMaxime Henrion FXP_CB_COMMAND_S | FXP_CB_COMMAND_I); 258383e6547dSMaxime Henrion mcsp->link_addr = htole32(sc->fxp_desc.cbl_addr); 2584b2badf02SMaxime Henrion txp = &sc->fxp_desc.mcs_tx; 2585b2badf02SMaxime Henrion txp->tx_mbuf = NULL; 2586b2badf02SMaxime Henrion txp->tx_cb = (struct fxp_cb_tx *)sc->mcsp; 2587b2badf02SMaxime Henrion txp->tx_next = sc->fxp_desc.tx_list; 258809882363SJonathan Lemon (void) fxp_mc_addrs(sc); 2589b2badf02SMaxime Henrion sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp; 2590397f9dfeSDavid Greenman sc->tx_queued = 1; 2591397f9dfeSDavid Greenman 2592397f9dfeSDavid Greenman /* 2593397f9dfeSDavid Greenman * Wait until command unit is not active. This should never 2594397f9dfeSDavid Greenman * be the case when nothing is queued, but make sure anyway. 2595397f9dfeSDavid Greenman */ 25967dced78aSDavid Greenman count = 100; 2597397f9dfeSDavid Greenman while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) == 25987dced78aSDavid Greenman FXP_SCB_CUS_ACTIVE && --count) 25997dced78aSDavid Greenman DELAY(10); 26007dced78aSDavid Greenman if (count == 0) { 2601f7788e8eSJonathan Lemon device_printf(sc->dev, "command queue timeout\n"); 26027dced78aSDavid Greenman return; 26037dced78aSDavid Greenman } 2604397f9dfeSDavid Greenman 2605397f9dfeSDavid Greenman /* 2606397f9dfeSDavid Greenman * Start the multicast setup command. 2607397f9dfeSDavid Greenman */ 2608397f9dfeSDavid Greenman fxp_scb_wait(sc); 2609b2badf02SMaxime Henrion bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, BUS_DMASYNC_PREWRITE); 2610b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr); 26112e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2612397f9dfeSDavid Greenman 26133114fdb4SDavid Greenman ifp->if_timer = 2; 2614397f9dfeSDavid Greenman return; 2615397f9dfeSDavid Greenman } 261672a32a26SJonathan Lemon 261772a32a26SJonathan Lemon static u_int32_t fxp_ucode_d101a[] = D101_A_RCVBUNDLE_UCODE; 261872a32a26SJonathan Lemon static u_int32_t fxp_ucode_d101b0[] = D101_B0_RCVBUNDLE_UCODE; 261972a32a26SJonathan Lemon static u_int32_t fxp_ucode_d101ma[] = D101M_B_RCVBUNDLE_UCODE; 262072a32a26SJonathan Lemon static u_int32_t fxp_ucode_d101s[] = D101S_RCVBUNDLE_UCODE; 262172a32a26SJonathan Lemon static u_int32_t fxp_ucode_d102[] = D102_B_RCVBUNDLE_UCODE; 262272a32a26SJonathan Lemon static u_int32_t fxp_ucode_d102c[] = D102_C_RCVBUNDLE_UCODE; 262372a32a26SJonathan Lemon 262494a4f968SPyun YongHyeon #define UCODE(x) x, sizeof(x)/sizeof(u_int32_t) 262572a32a26SJonathan Lemon 262672a32a26SJonathan Lemon struct ucode { 262772a32a26SJonathan Lemon u_int32_t revision; 262872a32a26SJonathan Lemon u_int32_t *ucode; 262972a32a26SJonathan Lemon int length; 263072a32a26SJonathan Lemon u_short int_delay_offset; 263172a32a26SJonathan Lemon u_short bundle_max_offset; 263272a32a26SJonathan Lemon } ucode_table[] = { 263372a32a26SJonathan Lemon { FXP_REV_82558_A4, UCODE(fxp_ucode_d101a), D101_CPUSAVER_DWORD, 0 }, 263472a32a26SJonathan Lemon { FXP_REV_82558_B0, UCODE(fxp_ucode_d101b0), D101_CPUSAVER_DWORD, 0 }, 263572a32a26SJonathan Lemon { FXP_REV_82559_A0, UCODE(fxp_ucode_d101ma), 263672a32a26SJonathan Lemon D101M_CPUSAVER_DWORD, D101M_CPUSAVER_BUNDLE_MAX_DWORD }, 263772a32a26SJonathan Lemon { FXP_REV_82559S_A, UCODE(fxp_ucode_d101s), 263872a32a26SJonathan Lemon D101S_CPUSAVER_DWORD, D101S_CPUSAVER_BUNDLE_MAX_DWORD }, 263972a32a26SJonathan Lemon { FXP_REV_82550, UCODE(fxp_ucode_d102), 264072a32a26SJonathan Lemon D102_B_CPUSAVER_DWORD, D102_B_CPUSAVER_BUNDLE_MAX_DWORD }, 264172a32a26SJonathan Lemon { FXP_REV_82550_C, UCODE(fxp_ucode_d102c), 264272a32a26SJonathan Lemon D102_C_CPUSAVER_DWORD, D102_C_CPUSAVER_BUNDLE_MAX_DWORD }, 264372a32a26SJonathan Lemon { 0, NULL, 0, 0, 0 } 264472a32a26SJonathan Lemon }; 264572a32a26SJonathan Lemon 264672a32a26SJonathan Lemon static void 264772a32a26SJonathan Lemon fxp_load_ucode(struct fxp_softc *sc) 264872a32a26SJonathan Lemon { 264972a32a26SJonathan Lemon struct ucode *uc; 265072a32a26SJonathan Lemon struct fxp_cb_ucode *cbp; 265194a4f968SPyun YongHyeon int i; 265272a32a26SJonathan Lemon 265372a32a26SJonathan Lemon for (uc = ucode_table; uc->ucode != NULL; uc++) 265472a32a26SJonathan Lemon if (sc->revision == uc->revision) 265572a32a26SJonathan Lemon break; 265672a32a26SJonathan Lemon if (uc->ucode == NULL) 265772a32a26SJonathan Lemon return; 2658b2badf02SMaxime Henrion cbp = (struct fxp_cb_ucode *)sc->fxp_desc.cbl_list; 265972a32a26SJonathan Lemon cbp->cb_status = 0; 266083e6547dSMaxime Henrion cbp->cb_command = htole16(FXP_CB_COMMAND_UCODE | FXP_CB_COMMAND_EL); 266183e6547dSMaxime Henrion cbp->link_addr = 0xffffffff; /* (no) next command */ 266294a4f968SPyun YongHyeon for (i = 0; i < uc->length; i++) 266394a4f968SPyun YongHyeon cbp->ucode[i] = htole32(uc->ucode[i]); 266472a32a26SJonathan Lemon if (uc->int_delay_offset) 266583e6547dSMaxime Henrion *(u_int16_t *)&cbp->ucode[uc->int_delay_offset] = 266683e6547dSMaxime Henrion htole16(sc->tunable_int_delay + sc->tunable_int_delay / 2); 266772a32a26SJonathan Lemon if (uc->bundle_max_offset) 266883e6547dSMaxime Henrion *(u_int16_t *)&cbp->ucode[uc->bundle_max_offset] = 266983e6547dSMaxime Henrion htole16(sc->tunable_bundle_max); 267072a32a26SJonathan Lemon /* 267172a32a26SJonathan Lemon * Download the ucode to the chip. 267272a32a26SJonathan Lemon */ 267372a32a26SJonathan Lemon fxp_scb_wait(sc); 2674b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2675b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr); 267672a32a26SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 267772a32a26SJonathan Lemon /* ...and wait for it to complete. */ 2678209b07bcSMaxime Henrion fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map); 2679b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE); 268072a32a26SJonathan Lemon device_printf(sc->dev, 268172a32a26SJonathan Lemon "Microcode loaded, int_delay: %d usec bundle_max: %d\n", 268272a32a26SJonathan Lemon sc->tunable_int_delay, 268372a32a26SJonathan Lemon uc->bundle_max_offset == 0 ? 0 : sc->tunable_bundle_max); 268472a32a26SJonathan Lemon sc->flags |= FXP_FLAG_UCODE; 268572a32a26SJonathan Lemon } 268672a32a26SJonathan Lemon 268772a32a26SJonathan Lemon static int 268872a32a26SJonathan Lemon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high) 268972a32a26SJonathan Lemon { 269072a32a26SJonathan Lemon int error, value; 269172a32a26SJonathan Lemon 269272a32a26SJonathan Lemon value = *(int *)arg1; 269372a32a26SJonathan Lemon error = sysctl_handle_int(oidp, &value, 0, req); 269472a32a26SJonathan Lemon if (error || !req->newptr) 269572a32a26SJonathan Lemon return (error); 269672a32a26SJonathan Lemon if (value < low || value > high) 269772a32a26SJonathan Lemon return (EINVAL); 269872a32a26SJonathan Lemon *(int *)arg1 = value; 269972a32a26SJonathan Lemon return (0); 270072a32a26SJonathan Lemon } 270172a32a26SJonathan Lemon 270272a32a26SJonathan Lemon /* 270372a32a26SJonathan Lemon * Interrupt delay is expressed in microseconds, a multiplier is used 270472a32a26SJonathan Lemon * to convert this to the appropriate clock ticks before using. 270572a32a26SJonathan Lemon */ 270672a32a26SJonathan Lemon static int 270772a32a26SJonathan Lemon sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS) 270872a32a26SJonathan Lemon { 270972a32a26SJonathan Lemon return (sysctl_int_range(oidp, arg1, arg2, req, 300, 3000)); 271072a32a26SJonathan Lemon } 271172a32a26SJonathan Lemon 271272a32a26SJonathan Lemon static int 271372a32a26SJonathan Lemon sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS) 271472a32a26SJonathan Lemon { 271572a32a26SJonathan Lemon return (sysctl_int_range(oidp, arg1, arg2, req, 1, 0xffff)); 271672a32a26SJonathan Lemon } 2717