xref: /freebsd/sys/dev/fxp/if_fxp.c (revision 90b45a3200979cfbcf03b9d4493ffbdfd049737c)
1f7788e8eSJonathan Lemon /*-
2a17c678eSDavid Greenman  * Copyright (c) 1995, David Greenman
33bd07cfdSJonathan Lemon  * Copyright (c) 2001 Jonathan Lemon <jlemon@freebsd.org>
4a17c678eSDavid Greenman  * All rights reserved.
5a17c678eSDavid Greenman  *
6a17c678eSDavid Greenman  * Redistribution and use in source and binary forms, with or without
7a17c678eSDavid Greenman  * modification, are permitted provided that the following conditions
8a17c678eSDavid Greenman  * are met:
9a17c678eSDavid Greenman  * 1. Redistributions of source code must retain the above copyright
10a17c678eSDavid Greenman  *    notice unmodified, this list of conditions, and the following
11a17c678eSDavid Greenman  *    disclaimer.
12a17c678eSDavid Greenman  * 2. Redistributions in binary form must reproduce the above copyright
13a17c678eSDavid Greenman  *    notice, this list of conditions and the following disclaimer in the
14a17c678eSDavid Greenman  *    documentation and/or other materials provided with the distribution.
15a17c678eSDavid Greenman  *
16a17c678eSDavid Greenman  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17a17c678eSDavid Greenman  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18a17c678eSDavid Greenman  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19a17c678eSDavid Greenman  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20a17c678eSDavid Greenman  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21a17c678eSDavid Greenman  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22a17c678eSDavid Greenman  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23a17c678eSDavid Greenman  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24a17c678eSDavid Greenman  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25a17c678eSDavid Greenman  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26a17c678eSDavid Greenman  * SUCH DAMAGE.
27a17c678eSDavid Greenman  *
28a17c678eSDavid Greenman  */
29a17c678eSDavid Greenman 
30aad970f1SDavid E. O'Brien #include <sys/cdefs.h>
31aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$");
32aad970f1SDavid E. O'Brien 
33a17c678eSDavid Greenman /*
34ae12cddaSDavid Greenman  * Intel EtherExpress Pro/100B PCI Fast Ethernet driver
35a17c678eSDavid Greenman  */
36a17c678eSDavid Greenman 
37f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
38f0796cd2SGleb Smirnoff #include "opt_device_polling.h"
39f0796cd2SGleb Smirnoff #endif
40f0796cd2SGleb Smirnoff 
41a17c678eSDavid Greenman #include <sys/param.h>
42a17c678eSDavid Greenman #include <sys/systm.h>
438fae3bd4SPyun YongHyeon #include <sys/bus.h>
4483e6547dSMaxime Henrion #include <sys/endian.h>
45a17c678eSDavid Greenman #include <sys/kernel.h>
468fae3bd4SPyun YongHyeon #include <sys/mbuf.h>
476d7e1582SPyun YongHyeon #include <sys/lock.h>
488ec07310SGleb Smirnoff #include <sys/malloc.h>
49fe12f24bSPoul-Henning Kamp #include <sys/module.h>
506d7e1582SPyun YongHyeon #include <sys/mutex.h>
518fae3bd4SPyun YongHyeon #include <sys/rman.h>
524458ac71SBruce Evans #include <sys/socket.h>
538fae3bd4SPyun YongHyeon #include <sys/sockio.h>
5472a32a26SJonathan Lemon #include <sys/sysctl.h>
55a17c678eSDavid Greenman 
568fae3bd4SPyun YongHyeon #include <net/bpf.h>
578fae3bd4SPyun YongHyeon #include <net/ethernet.h>
58a17c678eSDavid Greenman #include <net/if.h>
5976039bc8SGleb Smirnoff #include <net/if_var.h>
608fae3bd4SPyun YongHyeon #include <net/if_arp.h>
61397f9dfeSDavid Greenman #include <net/if_dl.h>
62ba8c6fd5SDavid Greenman #include <net/if_media.h>
63e8c8b728SJonathan Lemon #include <net/if_types.h>
64e8c8b728SJonathan Lemon #include <net/if_vlan_var.h>
65e8c8b728SJonathan Lemon 
66c8bca6dcSBill Paul #include <netinet/in.h>
67c8bca6dcSBill Paul #include <netinet/in_systm.h>
68c8bca6dcSBill Paul #include <netinet/ip.h>
69f13075afSPyun YongHyeon #include <netinet/tcp.h>
70f13075afSPyun YongHyeon #include <netinet/udp.h>
71f13075afSPyun YongHyeon 
72f13075afSPyun YongHyeon #include <machine/bus.h>
73c8bca6dcSBill Paul #include <machine/in_cksum.h>
74f13075afSPyun YongHyeon #include <machine/resource.h>
75c8bca6dcSBill Paul 
764fbd232cSWarner Losh #include <dev/pci/pcivar.h>
774fbd232cSWarner Losh #include <dev/pci/pcireg.h>		/* for PCIM_CMD_xxx */
78a17c678eSDavid Greenman 
79f7788e8eSJonathan Lemon #include <dev/mii/mii.h>
80f7788e8eSJonathan Lemon #include <dev/mii/miivar.h>
81f7788e8eSJonathan Lemon 
82f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpreg.h>
83f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpvar.h>
8472a32a26SJonathan Lemon #include <dev/fxp/rcvbundl.h>
85f7788e8eSJonathan Lemon 
86f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, pci, 1, 1, 1);
87f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, ether, 1, 1, 1);
88f7788e8eSJonathan Lemon MODULE_DEPEND(fxp, miibus, 1, 1, 1);
89f7788e8eSJonathan Lemon #include "miibus_if.h"
904fc1dda9SAndrew Gallatin 
91ba8c6fd5SDavid Greenman /*
92658c8398SMarius Strobl  * NOTE!  On !x86 we typically have an alignment constraint.  The
93ba8c6fd5SDavid Greenman  * card DMAs the packet immediately following the RFA.  However,
94ba8c6fd5SDavid Greenman  * the first thing in the packet is a 14-byte Ethernet header.
95ba8c6fd5SDavid Greenman  * This means that the packet is misaligned.  To compensate,
96ba8c6fd5SDavid Greenman  * we actually offset the RFA 2 bytes into the cluster.  This
97ba8c6fd5SDavid Greenman  * alignes the packet after the Ethernet header at a 32-bit
98ba8c6fd5SDavid Greenman  * boundary.  HOWEVER!  This means that the RFA is misaligned!
99ba8c6fd5SDavid Greenman  */
100ba8c6fd5SDavid Greenman #define	RFA_ALIGNMENT_FUDGE	2
101ba8c6fd5SDavid Greenman 
102ba8c6fd5SDavid Greenman /*
103f7788e8eSJonathan Lemon  * Set initial transmit threshold at 64 (512 bytes). This is
104f7788e8eSJonathan Lemon  * increased by 64 (512 bytes) at a time, to maximum of 192
105f7788e8eSJonathan Lemon  * (1536 bytes), if an underrun occurs.
106f7788e8eSJonathan Lemon  */
107f7788e8eSJonathan Lemon static int tx_threshold = 64;
108f7788e8eSJonathan Lemon 
109f7788e8eSJonathan Lemon /*
110f7788e8eSJonathan Lemon  * The configuration byte map has several undefined fields which
11172517829SPyun YongHyeon  * must be one or must be zero.  Set up a template for these bits.
112e0fe5c6dSMarius Strobl  * The actual configuration is performed in fxp_init_body.
113f7788e8eSJonathan Lemon  *
114f7788e8eSJonathan Lemon  * See struct fxp_cb_config for the bit definitions.
115f7788e8eSJonathan Lemon  */
11629658c96SDimitry Andric static const u_char fxp_cb_config_template[] = {
117f7788e8eSJonathan Lemon 	0x0, 0x0,		/* cb_status */
118f7788e8eSJonathan Lemon 	0x0, 0x0,		/* cb_command */
119f7788e8eSJonathan Lemon 	0x0, 0x0, 0x0, 0x0,	/* link_addr */
120f7788e8eSJonathan Lemon 	0x0,	/*  0 */
121f7788e8eSJonathan Lemon 	0x0,	/*  1 */
122f7788e8eSJonathan Lemon 	0x0,	/*  2 */
123f7788e8eSJonathan Lemon 	0x0,	/*  3 */
124f7788e8eSJonathan Lemon 	0x0,	/*  4 */
125f7788e8eSJonathan Lemon 	0x0,	/*  5 */
126f7788e8eSJonathan Lemon 	0x32,	/*  6 */
127f7788e8eSJonathan Lemon 	0x0,	/*  7 */
128f7788e8eSJonathan Lemon 	0x0,	/*  8 */
129f7788e8eSJonathan Lemon 	0x0,	/*  9 */
130f7788e8eSJonathan Lemon 	0x6,	/* 10 */
131f7788e8eSJonathan Lemon 	0x0,	/* 11 */
132f7788e8eSJonathan Lemon 	0x0,	/* 12 */
133f7788e8eSJonathan Lemon 	0x0,	/* 13 */
134f7788e8eSJonathan Lemon 	0xf2,	/* 14 */
135f7788e8eSJonathan Lemon 	0x48,	/* 15 */
136f7788e8eSJonathan Lemon 	0x0,	/* 16 */
137f7788e8eSJonathan Lemon 	0x40,	/* 17 */
138f7788e8eSJonathan Lemon 	0xf0,	/* 18 */
139f7788e8eSJonathan Lemon 	0x0,	/* 19 */
140f7788e8eSJonathan Lemon 	0x3f,	/* 20 */
14172517829SPyun YongHyeon 	0x5,	/* 21 */
14272517829SPyun YongHyeon 	0x0,	/* 22 */
14372517829SPyun YongHyeon 	0x0,	/* 23 */
14472517829SPyun YongHyeon 	0x0,	/* 24 */
14572517829SPyun YongHyeon 	0x0,	/* 25 */
14672517829SPyun YongHyeon 	0x0,	/* 26 */
14772517829SPyun YongHyeon 	0x0,	/* 27 */
14872517829SPyun YongHyeon 	0x0,	/* 28 */
14972517829SPyun YongHyeon 	0x0,	/* 29 */
15072517829SPyun YongHyeon 	0x0,	/* 30 */
15172517829SPyun YongHyeon 	0x0	/* 31 */
152f7788e8eSJonathan Lemon };
153f7788e8eSJonathan Lemon 
154f7788e8eSJonathan Lemon /*
155f7788e8eSJonathan Lemon  * Claim various Intel PCI device identifiers for this driver.  The
156f7788e8eSJonathan Lemon  * sub-vendor and sub-device field are extensively used to identify
157f7788e8eSJonathan Lemon  * particular variants, but we don't currently differentiate between
158f7788e8eSJonathan Lemon  * them.
159f7788e8eSJonathan Lemon  */
16029658c96SDimitry Andric static const struct fxp_ident fxp_ident_table[] = {
161aa6b24dcSWarner Losh     { 0x8086, 0x1029,	-1,	0, "Intel 82559 PCI/CardBus Pro/100" },
162aa6b24dcSWarner Losh     { 0x8086, 0x1030,	-1,	0, "Intel 82559 Pro/100 Ethernet" },
163aa6b24dcSWarner Losh     { 0x8086, 0x1031,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" },
164aa6b24dcSWarner Losh     { 0x8086, 0x1032,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" },
165aa6b24dcSWarner Losh     { 0x8086, 0x1033,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
166aa6b24dcSWarner Losh     { 0x8086, 0x1034,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
167aa6b24dcSWarner Losh     { 0x8086, 0x1035,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" },
168aa6b24dcSWarner Losh     { 0x8086, 0x1036,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" },
169aa6b24dcSWarner Losh     { 0x8086, 0x1037,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" },
170aa6b24dcSWarner Losh     { 0x8086, 0x1038,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
171aa6b24dcSWarner Losh     { 0x8086, 0x1039,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" },
172aa6b24dcSWarner Losh     { 0x8086, 0x103A,	-1,	4, "Intel 82801DB (ICH4) Pro/100 Ethernet" },
173aa6b24dcSWarner Losh     { 0x8086, 0x103B,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" },
174aa6b24dcSWarner Losh     { 0x8086, 0x103C,	-1,	4, "Intel 82801DB (ICH4) Pro/100 Ethernet" },
175aa6b24dcSWarner Losh     { 0x8086, 0x103D,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" },
176aa6b24dcSWarner Losh     { 0x8086, 0x103E,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" },
177aa6b24dcSWarner Losh     { 0x8086, 0x1050,	-1,	5, "Intel 82801BA (D865) Pro/100 VE Ethernet" },
178aa6b24dcSWarner Losh     { 0x8086, 0x1051,	-1,	5, "Intel 82562ET (ICH5/ICH5R) Pro/100 VE Ethernet" },
179aa6b24dcSWarner Losh     { 0x8086, 0x1059,	-1,	0, "Intel 82551QM Pro/100 M Mobile Connection" },
180aa6b24dcSWarner Losh     { 0x8086, 0x1064,	-1,	6, "Intel 82562EZ (ICH6)" },
181aa6b24dcSWarner Losh     { 0x8086, 0x1065,	-1,	6, "Intel 82562ET/EZ/GT/GZ PRO/100 VE Ethernet" },
182aa6b24dcSWarner Losh     { 0x8086, 0x1068,	-1,	6, "Intel 82801FBM (ICH6-M) Pro/100 VE Ethernet" },
183aa6b24dcSWarner Losh     { 0x8086, 0x1069,	-1,	6, "Intel 82562EM/EX/GX Pro/100 Ethernet" },
184aa6b24dcSWarner Losh     { 0x8086, 0x1091,	-1,	7, "Intel 82562GX Pro/100 Ethernet" },
185aa6b24dcSWarner Losh     { 0x8086, 0x1092,	-1,	7, "Intel Pro/100 VE Network Connection" },
186aa6b24dcSWarner Losh     { 0x8086, 0x1093,	-1,	7, "Intel Pro/100 VM Network Connection" },
187aa6b24dcSWarner Losh     { 0x8086, 0x1094,	-1,	7, "Intel Pro/100 946GZ (ICH7) Network Connection" },
188aa6b24dcSWarner Losh     { 0x8086, 0x1209,	-1,	0, "Intel 82559ER Embedded 10/100 Ethernet" },
189aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x01,	0, "Intel 82557 Pro/100 Ethernet" },
190aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x02,	0, "Intel 82557 Pro/100 Ethernet" },
191aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x03,	0, "Intel 82557 Pro/100 Ethernet" },
192aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x04,	0, "Intel 82558 Pro/100 Ethernet" },
193aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x05,	0, "Intel 82558 Pro/100 Ethernet" },
194aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x06,	0, "Intel 82559 Pro/100 Ethernet" },
195aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x07,	0, "Intel 82559 Pro/100 Ethernet" },
196aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x08,	0, "Intel 82559 Pro/100 Ethernet" },
197aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x09,	0, "Intel 82559ER Pro/100 Ethernet" },
198aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x0c,	0, "Intel 82550 Pro/100 Ethernet" },
199aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x0d,	0, "Intel 82550C Pro/100 Ethernet" },
200aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x0e,	0, "Intel 82550 Pro/100 Ethernet" },
201aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x0f,	0, "Intel 82551 Pro/100 Ethernet" },
202aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x10,	0, "Intel 82551 Pro/100 Ethernet" },
203aa6b24dcSWarner Losh     { 0x8086, 0x1229,	-1,	0, "Intel 82557/8/9 Pro/100 Ethernet" },
204aa6b24dcSWarner Losh     { 0x8086, 0x2449,	-1,	2, "Intel 82801BA/CAM (ICH2/3) Pro/100 Ethernet" },
205aa6b24dcSWarner Losh     { 0x8086, 0x27dc,	-1,	7, "Intel 82801GB (ICH7) 10/100 Ethernet" },
206aa6b24dcSWarner Losh     { 0,      0,	-1,	0, NULL },
207f7788e8eSJonathan Lemon };
208f7788e8eSJonathan Lemon 
209c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR
210c8bca6dcSBill Paul #define FXP_CSUM_FEATURES    (CSUM_IP | CSUM_TCP | CSUM_UDP)
211c8bca6dcSBill Paul #else
212c8bca6dcSBill Paul #define FXP_CSUM_FEATURES    (CSUM_TCP | CSUM_UDP)
213c8bca6dcSBill Paul #endif
214c8bca6dcSBill Paul 
215f7788e8eSJonathan Lemon static int		fxp_probe(device_t dev);
216f7788e8eSJonathan Lemon static int		fxp_attach(device_t dev);
217f7788e8eSJonathan Lemon static int		fxp_detach(device_t dev);
218f7788e8eSJonathan Lemon static int		fxp_shutdown(device_t dev);
219f7788e8eSJonathan Lemon static int		fxp_suspend(device_t dev);
220f7788e8eSJonathan Lemon static int		fxp_resume(device_t dev);
221f7788e8eSJonathan Lemon 
222e0fe5c6dSMarius Strobl static const struct fxp_ident *fxp_find_ident(device_t dev);
223f7788e8eSJonathan Lemon static void		fxp_intr(void *xsc);
22441eb5ac3SMarcel Moolenaar static void		fxp_rxcsum(struct fxp_softc *sc, if_t ifp,
225f13075afSPyun YongHyeon 			    struct mbuf *m, uint16_t status, int pos);
22641eb5ac3SMarcel Moolenaar static int		fxp_intr_body(struct fxp_softc *sc, if_t ifp,
22774d1ed23SMaxime Henrion 			    uint8_t statack, int count);
228f7788e8eSJonathan Lemon static void 		fxp_init(void *xsc);
2291845b5c3SMarius Strobl static void 		fxp_init_body(struct fxp_softc *sc, int);
230f7788e8eSJonathan Lemon static void 		fxp_tick(void *xsc);
23141eb5ac3SMarcel Moolenaar static void 		fxp_start(if_t ifp);
23241eb5ac3SMarcel Moolenaar static void 		fxp_start_body(if_t ifp);
2334e53f837SPyun YongHyeon static int		fxp_encap(struct fxp_softc *sc, struct mbuf **m_head);
2344e53f837SPyun YongHyeon static void		fxp_txeof(struct fxp_softc *sc);
235f7788e8eSJonathan Lemon static void		fxp_stop(struct fxp_softc *sc);
236f7788e8eSJonathan Lemon static void 		fxp_release(struct fxp_softc *sc);
23741eb5ac3SMarcel Moolenaar static int		fxp_ioctl(if_t ifp, u_long command,
238f7788e8eSJonathan Lemon 			    caddr_t data);
239df79d527SGleb Smirnoff static void 		fxp_watchdog(struct fxp_softc *sc);
24085050421SPyun YongHyeon static void		fxp_add_rfabuf(struct fxp_softc *sc,
24185050421SPyun YongHyeon 			    struct fxp_rx *rxp);
24285050421SPyun YongHyeon static void		fxp_discard_rfabuf(struct fxp_softc *sc,
24385050421SPyun YongHyeon 			    struct fxp_rx *rxp);
24485050421SPyun YongHyeon static int		fxp_new_rfabuf(struct fxp_softc *sc,
24585050421SPyun YongHyeon 			    struct fxp_rx *rxp);
24609882363SJonathan Lemon static int		fxp_mc_addrs(struct fxp_softc *sc);
247f7788e8eSJonathan Lemon static void		fxp_mc_setup(struct fxp_softc *sc);
24874d1ed23SMaxime Henrion static uint16_t		fxp_eeprom_getword(struct fxp_softc *sc, int offset,
249f7788e8eSJonathan Lemon 			    int autosize);
25000c4116bSJonathan Lemon static void 		fxp_eeprom_putword(struct fxp_softc *sc, int offset,
25174d1ed23SMaxime Henrion 			    uint16_t data);
252f7788e8eSJonathan Lemon static void		fxp_autosize_eeprom(struct fxp_softc *sc);
2538262183eSPyun YongHyeon static void		fxp_load_eeprom(struct fxp_softc *sc);
254f7788e8eSJonathan Lemon static void		fxp_read_eeprom(struct fxp_softc *sc, u_short *data,
255f7788e8eSJonathan Lemon 			    int offset, int words);
25600c4116bSJonathan Lemon static void		fxp_write_eeprom(struct fxp_softc *sc, u_short *data,
25700c4116bSJonathan Lemon 			    int offset, int words);
25841eb5ac3SMarcel Moolenaar static int		fxp_ifmedia_upd(if_t ifp);
25941eb5ac3SMarcel Moolenaar static void		fxp_ifmedia_sts(if_t ifp,
260f7788e8eSJonathan Lemon 			    struct ifmediareq *ifmr);
26141eb5ac3SMarcel Moolenaar static int		fxp_serial_ifmedia_upd(if_t ifp);
26241eb5ac3SMarcel Moolenaar static void		fxp_serial_ifmedia_sts(if_t ifp,
263f7788e8eSJonathan Lemon 			    struct ifmediareq *ifmr);
264f1928b0cSKevin Lo static int		fxp_miibus_readreg(device_t dev, int phy, int reg);
26516ec4b00SWarner Losh static int		fxp_miibus_writereg(device_t dev, int phy, int reg,
266f7788e8eSJonathan Lemon 			    int value);
2671845b5c3SMarius Strobl static void		fxp_miibus_statchg(device_t dev);
26872a32a26SJonathan Lemon static void		fxp_load_ucode(struct fxp_softc *sc);
2698da9c507SPyun YongHyeon static void		fxp_update_stats(struct fxp_softc *sc);
2708da9c507SPyun YongHyeon static void		fxp_sysctl_node(struct fxp_softc *sc);
27172a32a26SJonathan Lemon static int		sysctl_int_range(SYSCTL_HANDLER_ARGS,
27272a32a26SJonathan Lemon 			    int low, int high);
27372a32a26SJonathan Lemon static int		sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS);
27472a32a26SJonathan Lemon static int		sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS);
27528935f27SMaxime Henrion static void 		fxp_scb_wait(struct fxp_softc *sc);
27628935f27SMaxime Henrion static void		fxp_scb_cmd(struct fxp_softc *sc, int cmd);
27728935f27SMaxime Henrion static void		fxp_dma_wait(struct fxp_softc *sc,
27874d1ed23SMaxime Henrion 			    volatile uint16_t *status, bus_dma_tag_t dmat,
279209b07bcSMaxime Henrion 			    bus_dmamap_t map);
280f7788e8eSJonathan Lemon 
281f7788e8eSJonathan Lemon static device_method_t fxp_methods[] = {
282f7788e8eSJonathan Lemon 	/* Device interface */
283f7788e8eSJonathan Lemon 	DEVMETHOD(device_probe,		fxp_probe),
284f7788e8eSJonathan Lemon 	DEVMETHOD(device_attach,	fxp_attach),
285f7788e8eSJonathan Lemon 	DEVMETHOD(device_detach,	fxp_detach),
286f7788e8eSJonathan Lemon 	DEVMETHOD(device_shutdown,	fxp_shutdown),
287f7788e8eSJonathan Lemon 	DEVMETHOD(device_suspend,	fxp_suspend),
288f7788e8eSJonathan Lemon 	DEVMETHOD(device_resume,	fxp_resume),
289f7788e8eSJonathan Lemon 
290f7788e8eSJonathan Lemon 	/* MII interface */
291f7788e8eSJonathan Lemon 	DEVMETHOD(miibus_readreg,	fxp_miibus_readreg),
292f7788e8eSJonathan Lemon 	DEVMETHOD(miibus_writereg,	fxp_miibus_writereg),
2931845b5c3SMarius Strobl 	DEVMETHOD(miibus_statchg,	fxp_miibus_statchg),
294f7788e8eSJonathan Lemon 
295e4029d4cSMarius Strobl 	DEVMETHOD_END
296f7788e8eSJonathan Lemon };
297f7788e8eSJonathan Lemon 
298f7788e8eSJonathan Lemon static driver_t fxp_driver = {
299f7788e8eSJonathan Lemon 	"fxp",
300f7788e8eSJonathan Lemon 	fxp_methods,
301f7788e8eSJonathan Lemon 	sizeof(struct fxp_softc),
302f7788e8eSJonathan Lemon };
303f7788e8eSJonathan Lemon 
304f7788e8eSJonathan Lemon static devclass_t fxp_devclass;
305f7788e8eSJonathan Lemon 
306e4029d4cSMarius Strobl DRIVER_MODULE_ORDERED(fxp, pci, fxp_driver, fxp_devclass, NULL, NULL,
307e4029d4cSMarius Strobl     SI_ORDER_ANY);
308e4029d4cSMarius Strobl DRIVER_MODULE(miibus, fxp, miibus_driver, miibus_devclass, NULL, NULL);
309f7788e8eSJonathan Lemon 
31005bd8c22SMaxime Henrion static struct resource_spec fxp_res_spec_mem[] = {
31105bd8c22SMaxime Henrion 	{ SYS_RES_MEMORY,	FXP_PCI_MMBA,	RF_ACTIVE },
31205bd8c22SMaxime Henrion 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
31305bd8c22SMaxime Henrion 	{ -1, 0 }
31405bd8c22SMaxime Henrion };
31505bd8c22SMaxime Henrion 
31605bd8c22SMaxime Henrion static struct resource_spec fxp_res_spec_io[] = {
31705bd8c22SMaxime Henrion 	{ SYS_RES_IOPORT,	FXP_PCI_IOBA,	RF_ACTIVE },
31805bd8c22SMaxime Henrion 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
31905bd8c22SMaxime Henrion 	{ -1, 0 }
32005bd8c22SMaxime Henrion };
32105bd8c22SMaxime Henrion 
322f7788e8eSJonathan Lemon /*
323dfe61cf1SDavid Greenman  * Wait for the previous command to be accepted (but not necessarily
324dfe61cf1SDavid Greenman  * completed).
325dfe61cf1SDavid Greenman  */
32628935f27SMaxime Henrion static void
327f7788e8eSJonathan Lemon fxp_scb_wait(struct fxp_softc *sc)
328a17c678eSDavid Greenman {
3293cf09dd1SMarcel Moolenaar 	union {
3303cf09dd1SMarcel Moolenaar 		uint16_t w;
3313cf09dd1SMarcel Moolenaar 		uint8_t b[2];
3323cf09dd1SMarcel Moolenaar 	} flowctl;
333a17c678eSDavid Greenman 	int i = 10000;
334a17c678eSDavid Greenman 
3357dced78aSDavid Greenman 	while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i)
3367dced78aSDavid Greenman 		DELAY(2);
3373cf09dd1SMarcel Moolenaar 	if (i == 0) {
3381845b5c3SMarius Strobl 		flowctl.b[0] = CSR_READ_1(sc, FXP_CSR_FC_THRESH);
3391845b5c3SMarius Strobl 		flowctl.b[1] = CSR_READ_1(sc, FXP_CSR_FC_STATUS);
34000c4116bSJonathan Lemon 		device_printf(sc->dev, "SCB timeout: 0x%x 0x%x 0x%x 0x%x\n",
341e8c8b728SJonathan Lemon 		    CSR_READ_1(sc, FXP_CSR_SCB_COMMAND),
342e8c8b728SJonathan Lemon 		    CSR_READ_1(sc, FXP_CSR_SCB_STATACK),
3433cf09dd1SMarcel Moolenaar 		    CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS), flowctl.w);
3443cf09dd1SMarcel Moolenaar 	}
3457dced78aSDavid Greenman }
3467dced78aSDavid Greenman 
34728935f27SMaxime Henrion static void
3482e2b8238SJonathan Lemon fxp_scb_cmd(struct fxp_softc *sc, int cmd)
3492e2b8238SJonathan Lemon {
3502e2b8238SJonathan Lemon 
3512e2b8238SJonathan Lemon 	if (cmd == FXP_SCB_COMMAND_CU_RESUME && sc->cu_resume_bug) {
3522e2b8238SJonathan Lemon 		CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_CB_COMMAND_NOP);
3532e2b8238SJonathan Lemon 		fxp_scb_wait(sc);
3542e2b8238SJonathan Lemon 	}
3552e2b8238SJonathan Lemon 	CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd);
3562e2b8238SJonathan Lemon }
3572e2b8238SJonathan Lemon 
35828935f27SMaxime Henrion static void
35974d1ed23SMaxime Henrion fxp_dma_wait(struct fxp_softc *sc, volatile uint16_t *status,
360209b07bcSMaxime Henrion     bus_dma_tag_t dmat, bus_dmamap_t map)
3617dced78aSDavid Greenman {
3625986d0d2SPyun YongHyeon 	int i;
3637dced78aSDavid Greenman 
3645986d0d2SPyun YongHyeon 	for (i = 10000; i > 0; i--) {
3657dced78aSDavid Greenman 		DELAY(2);
3665986d0d2SPyun YongHyeon 		bus_dmamap_sync(dmat, map,
3675986d0d2SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
3685986d0d2SPyun YongHyeon 		if ((le16toh(*status) & FXP_CB_STATUS_C) != 0)
3695986d0d2SPyun YongHyeon 			break;
370209b07bcSMaxime Henrion 	}
3717dced78aSDavid Greenman 	if (i == 0)
372f7788e8eSJonathan Lemon 		device_printf(sc->dev, "DMA timeout\n");
373a17c678eSDavid Greenman }
374a17c678eSDavid Greenman 
375e0fe5c6dSMarius Strobl static const struct fxp_ident *
376b96ad4b2SPyun YongHyeon fxp_find_ident(device_t dev)
377a17c678eSDavid Greenman {
378aa6b24dcSWarner Losh 	uint16_t vendor;
379aa6b24dcSWarner Losh 	uint16_t device;
38074d1ed23SMaxime Henrion 	uint8_t revid;
381e0fe5c6dSMarius Strobl 	const struct fxp_ident *ident;
382f7788e8eSJonathan Lemon 
383aa6b24dcSWarner Losh 	vendor = pci_get_vendor(dev);
384aa6b24dcSWarner Losh 	device = pci_get_device(dev);
385f19fc5d8SJohn Polstra 	revid = pci_get_revid(dev);
386f7788e8eSJonathan Lemon 	for (ident = fxp_ident_table; ident->name != NULL; ident++) {
387aa6b24dcSWarner Losh 		if (ident->vendor == vendor && ident->device == device &&
388f19fc5d8SJohn Polstra 		    (ident->revid == revid || ident->revid == -1)) {
389b96ad4b2SPyun YongHyeon 			return (ident);
390b96ad4b2SPyun YongHyeon 		}
391b96ad4b2SPyun YongHyeon 	}
392b96ad4b2SPyun YongHyeon 	return (NULL);
393b96ad4b2SPyun YongHyeon }
394b96ad4b2SPyun YongHyeon 
395b96ad4b2SPyun YongHyeon /*
396b96ad4b2SPyun YongHyeon  * Return identification string if this device is ours.
397b96ad4b2SPyun YongHyeon  */
398b96ad4b2SPyun YongHyeon static int
399b96ad4b2SPyun YongHyeon fxp_probe(device_t dev)
400b96ad4b2SPyun YongHyeon {
401e0fe5c6dSMarius Strobl 	const struct fxp_ident *ident;
402b96ad4b2SPyun YongHyeon 
403b96ad4b2SPyun YongHyeon 	ident = fxp_find_ident(dev);
404b96ad4b2SPyun YongHyeon 	if (ident != NULL) {
405f7788e8eSJonathan Lemon 		device_set_desc(dev, ident->name);
406538565c4SWarner Losh 		return (BUS_PROBE_DEFAULT);
40755ce7b51SDavid Greenman 	}
408f7788e8eSJonathan Lemon 	return (ENXIO);
4096182fdbdSPeter Wemm }
4106182fdbdSPeter Wemm 
411b2badf02SMaxime Henrion static void
412b2badf02SMaxime Henrion fxp_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
413b2badf02SMaxime Henrion {
41474d1ed23SMaxime Henrion 	uint32_t *addr;
415b2badf02SMaxime Henrion 
416b2badf02SMaxime Henrion 	if (error)
417b2badf02SMaxime Henrion 		return;
418b2badf02SMaxime Henrion 
419b2badf02SMaxime Henrion 	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
420b2badf02SMaxime Henrion 	addr = arg;
421b2badf02SMaxime Henrion 	*addr = segs->ds_addr;
422b2badf02SMaxime Henrion }
423b2badf02SMaxime Henrion 
4246182fdbdSPeter Wemm static int
4256182fdbdSPeter Wemm fxp_attach(device_t dev)
426a17c678eSDavid Greenman {
4276720ebccSMaxime Henrion 	struct fxp_softc *sc;
4286720ebccSMaxime Henrion 	struct fxp_cb_tx *tcbp;
4296720ebccSMaxime Henrion 	struct fxp_tx *txp;
430b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
43141eb5ac3SMarcel Moolenaar 	if_t ifp;
43274d1ed23SMaxime Henrion 	uint32_t val;
4338262183eSPyun YongHyeon 	uint16_t data;
434fc74a9f9SBrooks Davis 	u_char eaddr[ETHER_ADDR_LEN];
4351845b5c3SMarius Strobl 	int error, flags, i, pmc, prefer_iomap;
436a17c678eSDavid Greenman 
4376720ebccSMaxime Henrion 	error = 0;
4386720ebccSMaxime Henrion 	sc = device_get_softc(dev);
439f7788e8eSJonathan Lemon 	sc->dev = dev;
4406008862bSJohn Baldwin 	mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
4414953bccaSNate Lawson 	    MTX_DEF);
4423212724cSJohn Baldwin 	callout_init_mtx(&sc->stat_ch, &sc->sc_mtx, 0);
44309a8241fSGleb Smirnoff 	ifmedia_init(&sc->sc_media, 0, fxp_serial_ifmedia_upd,
4444953bccaSNate Lawson 	    fxp_serial_ifmedia_sts);
445a17c678eSDavid Greenman 
44641eb5ac3SMarcel Moolenaar 	ifp = sc->ifp = if_gethandle(IFT_ETHER);
44741eb5ac3SMarcel Moolenaar 	if (ifp == (void *)NULL) {
4487ba33d82SBrooks Davis 		device_printf(dev, "can not if_alloc()\n");
4497ba33d82SBrooks Davis 		error = ENOSPC;
4507ba33d82SBrooks Davis 		goto fail;
4517ba33d82SBrooks Davis 	}
4527ba33d82SBrooks Davis 
453dfe61cf1SDavid Greenman 	/*
4542bce79a2SMaxim Sobolev 	 * Enable bus mastering.
455df373873SWes Peters 	 */
456cf0d8a1eSMaxim Sobolev 	pci_enable_busmaster(dev);
45779495006SWarner Losh 
458df373873SWes Peters 	/*
4599fa6ccfbSMatt Jacob 	 * Figure out which we should try first - memory mapping or i/o mapping?
4609fa6ccfbSMatt Jacob 	 * We default to memory mapping. Then we accept an override from the
4619fa6ccfbSMatt Jacob 	 * command line. Then we check to see which one is enabled.
462dfe61cf1SDavid Greenman 	 */
4632a05a4ebSMatt Jacob 	prefer_iomap = 0;
46405bd8c22SMaxime Henrion 	resource_int_value(device_get_name(dev), device_get_unit(dev),
46505bd8c22SMaxime Henrion 	    "prefer_iomap", &prefer_iomap);
46605bd8c22SMaxime Henrion 	if (prefer_iomap)
46705bd8c22SMaxime Henrion 		sc->fxp_spec = fxp_res_spec_io;
46805bd8c22SMaxime Henrion 	else
46905bd8c22SMaxime Henrion 		sc->fxp_spec = fxp_res_spec_mem;
4709fa6ccfbSMatt Jacob 
47105bd8c22SMaxime Henrion 	error = bus_alloc_resources(dev, sc->fxp_spec, sc->fxp_res);
47205bd8c22SMaxime Henrion 	if (error) {
47305bd8c22SMaxime Henrion 		if (sc->fxp_spec == fxp_res_spec_mem)
47405bd8c22SMaxime Henrion 			sc->fxp_spec = fxp_res_spec_io;
47505bd8c22SMaxime Henrion 		else
47605bd8c22SMaxime Henrion 			sc->fxp_spec = fxp_res_spec_mem;
47705bd8c22SMaxime Henrion 		error = bus_alloc_resources(dev, sc->fxp_spec, sc->fxp_res);
4789fa6ccfbSMatt Jacob 	}
47905bd8c22SMaxime Henrion 	if (error) {
48005bd8c22SMaxime Henrion 		device_printf(dev, "could not allocate resources\n");
4816182fdbdSPeter Wemm 		error = ENXIO;
482a17c678eSDavid Greenman 		goto fail;
483a17c678eSDavid Greenman 	}
48405bd8c22SMaxime Henrion 
4859fa6ccfbSMatt Jacob 	if (bootverbose) {
4869fa6ccfbSMatt Jacob 		device_printf(dev, "using %s space register mapping\n",
48705bd8c22SMaxime Henrion 		   sc->fxp_spec == fxp_res_spec_mem ? "memory" : "I/O");
4886182fdbdSPeter Wemm 	}
4896182fdbdSPeter Wemm 
490f7788e8eSJonathan Lemon 	/*
491a996f023SPyun YongHyeon 	 * Put CU/RU idle state and prepare full reset.
492f7788e8eSJonathan Lemon 	 */
493f7788e8eSJonathan Lemon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
494f7788e8eSJonathan Lemon 	DELAY(10);
495a996f023SPyun YongHyeon 	/* Full reset and disable interrupts. */
496a996f023SPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET);
497a996f023SPyun YongHyeon 	DELAY(10);
498a996f023SPyun YongHyeon 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
499f7788e8eSJonathan Lemon 
500f7788e8eSJonathan Lemon 	/*
501f7788e8eSJonathan Lemon 	 * Find out how large of an SEEPROM we have.
502f7788e8eSJonathan Lemon 	 */
503f7788e8eSJonathan Lemon 	fxp_autosize_eeprom(sc);
5048262183eSPyun YongHyeon 	fxp_load_eeprom(sc);
505f7788e8eSJonathan Lemon 
506f7788e8eSJonathan Lemon 	/*
50793b6e2e6SMaxime Henrion 	 * Find out the chip revision; lump all 82557 revs together.
50893b6e2e6SMaxime Henrion 	 */
509b96ad4b2SPyun YongHyeon 	sc->ident = fxp_find_ident(dev);
510b96ad4b2SPyun YongHyeon 	if (sc->ident->ich > 0) {
511b96ad4b2SPyun YongHyeon 		/* Assume ICH controllers are 82559. */
512b96ad4b2SPyun YongHyeon 		sc->revision = FXP_REV_82559_A0;
513b96ad4b2SPyun YongHyeon 	} else {
5148262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_CNTR];
51593b6e2e6SMaxime Henrion 		if ((data >> 8) == 1)
51693b6e2e6SMaxime Henrion 			sc->revision = FXP_REV_82557;
51793b6e2e6SMaxime Henrion 		else
51893b6e2e6SMaxime Henrion 			sc->revision = pci_get_revid(dev);
519b96ad4b2SPyun YongHyeon 	}
52093b6e2e6SMaxime Henrion 
52193b6e2e6SMaxime Henrion 	/*
5227137cea0SPyun YongHyeon 	 * Check availability of WOL. 82559ER does not support WOL.
5237137cea0SPyun YongHyeon 	 */
5247137cea0SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4 &&
5257137cea0SPyun YongHyeon 	    sc->revision != FXP_REV_82559S_A) {
5268262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_ID];
5277137cea0SPyun YongHyeon 		if ((data & 0x20) != 0 &&
5283b0a4aefSJohn Baldwin 		    pci_find_cap(sc->dev, PCIY_PMG, &pmc) == 0)
5297137cea0SPyun YongHyeon 			sc->flags |= FXP_FLAG_WOLCAP;
5307137cea0SPyun YongHyeon 	}
5317137cea0SPyun YongHyeon 
5321343a72fSPyun YongHyeon 	if (sc->revision == FXP_REV_82550_C) {
5331343a72fSPyun YongHyeon 		/*
5341343a72fSPyun YongHyeon 		 * 82550C with server extension requires microcode to
5351343a72fSPyun YongHyeon 		 * receive fragmented UDP datagrams.  However if the
5361343a72fSPyun YongHyeon 		 * microcode is used for client-only featured 82550C
5371343a72fSPyun YongHyeon 		 * it locks up controller.
5381343a72fSPyun YongHyeon 		 */
5398262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_COMPAT];
5401343a72fSPyun YongHyeon 		if ((data & 0x0400) == 0)
5411343a72fSPyun YongHyeon 			sc->flags |= FXP_FLAG_NO_UCODE;
5421343a72fSPyun YongHyeon 	}
5431343a72fSPyun YongHyeon 
54443d8b117SPyun YongHyeon 	/* Receiver lock-up workaround detection. */
5456e854927SPyun YongHyeon 	if (sc->revision < FXP_REV_82558_A4) {
5468262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_COMPAT];
54743d8b117SPyun YongHyeon 		if ((data & 0x03) != 0x03) {
54843d8b117SPyun YongHyeon 			sc->flags |= FXP_FLAG_RXBUG;
54943d8b117SPyun YongHyeon 			device_printf(dev, "Enabling Rx lock-up workaround\n");
55043d8b117SPyun YongHyeon 		}
5516e854927SPyun YongHyeon 	}
55243d8b117SPyun YongHyeon 
5537137cea0SPyun YongHyeon 	/*
5543bd07cfdSJonathan Lemon 	 * Determine whether we must use the 503 serial interface.
555f7788e8eSJonathan Lemon 	 */
5568262183eSPyun YongHyeon 	data = sc->eeprom[FXP_EEPROM_MAP_PRI_PHY];
55793b6e2e6SMaxime Henrion 	if (sc->revision == FXP_REV_82557 && (data & FXP_PHY_DEVICE_MASK) != 0
5584ed53076SMaxime Henrion 	    && (data & FXP_PHY_SERIAL_ONLY))
559dedabebfSJonathan Lemon 		sc->flags |= FXP_FLAG_SERIAL_MEDIA;
560f7788e8eSJonathan Lemon 
5618da9c507SPyun YongHyeon 	fxp_sysctl_node(sc);
56272a32a26SJonathan Lemon 	/*
5632e2b8238SJonathan Lemon 	 * Enable workarounds for certain chip revision deficiencies.
56400c4116bSJonathan Lemon 	 *
56572a32a26SJonathan Lemon 	 * Systems based on the ICH2/ICH2-M chip from Intel, and possibly
56672a32a26SJonathan Lemon 	 * some systems based a normal 82559 design, have a defect where
56772a32a26SJonathan Lemon 	 * the chip can cause a PCI protocol violation if it receives
56800c4116bSJonathan Lemon 	 * a CU_RESUME command when it is entering the IDLE state.  The
56900c4116bSJonathan Lemon 	 * workaround is to disable Dynamic Standby Mode, so the chip never
57000c4116bSJonathan Lemon 	 * deasserts CLKRUN#, and always remains in an active state.
57100c4116bSJonathan Lemon 	 *
57200c4116bSJonathan Lemon 	 * See Intel 82801BA/82801BAM Specification Update, Errata #30.
5732e2b8238SJonathan Lemon 	 */
574b96ad4b2SPyun YongHyeon 	if ((sc->ident->ich >= 2 && sc->ident->ich <= 3) ||
575b96ad4b2SPyun YongHyeon 	    (sc->ident->ich == 0 && sc->revision >= FXP_REV_82559_A0)) {
5768262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_ID];
57700c4116bSJonathan Lemon 		if (data & 0x02) {			/* STB enable */
57874d1ed23SMaxime Henrion 			uint16_t cksum;
57900c4116bSJonathan Lemon 			int i;
58000c4116bSJonathan Lemon 
58100c4116bSJonathan Lemon 			device_printf(dev,
582001cfa92SJonathan Lemon 			    "Disabling dynamic standby mode in EEPROM\n");
58300c4116bSJonathan Lemon 			data &= ~0x02;
5848262183eSPyun YongHyeon 			sc->eeprom[FXP_EEPROM_MAP_ID] = data;
5858262183eSPyun YongHyeon 			fxp_write_eeprom(sc, &data, FXP_EEPROM_MAP_ID, 1);
58600c4116bSJonathan Lemon 			device_printf(dev, "New EEPROM ID: 0x%x\n", data);
58700c4116bSJonathan Lemon 			cksum = 0;
5888262183eSPyun YongHyeon 			for (i = 0; i < (1 << sc->eeprom_size) - 1; i++)
5898262183eSPyun YongHyeon 				cksum += sc->eeprom[i];
59000c4116bSJonathan Lemon 			i = (1 << sc->eeprom_size) - 1;
59100c4116bSJonathan Lemon 			cksum = 0xBABA - cksum;
59200c4116bSJonathan Lemon 			fxp_write_eeprom(sc, &cksum, i, 1);
59300c4116bSJonathan Lemon 			device_printf(dev,
59400c4116bSJonathan Lemon 			    "EEPROM checksum @ 0x%x: 0x%x -> 0x%x\n",
5958262183eSPyun YongHyeon 			    i, sc->eeprom[i], cksum);
5968262183eSPyun YongHyeon 			sc->eeprom[i] = cksum;
59700c4116bSJonathan Lemon 			/*
59800c4116bSJonathan Lemon 			 * If the user elects to continue, try the software
59900c4116bSJonathan Lemon 			 * workaround, as it is better than nothing.
60000c4116bSJonathan Lemon 			 */
6012e2b8238SJonathan Lemon 			sc->flags |= FXP_FLAG_CU_RESUME_BUG;
60200c4116bSJonathan Lemon 		}
60300c4116bSJonathan Lemon 	}
6042e2b8238SJonathan Lemon 
6052e2b8238SJonathan Lemon 	/*
6063bd07cfdSJonathan Lemon 	 * If we are not a 82557 chip, we can enable extended features.
6073bd07cfdSJonathan Lemon 	 */
60872a32a26SJonathan Lemon 	if (sc->revision != FXP_REV_82557) {
6093bd07cfdSJonathan Lemon 		/*
61074396a0aSJonathan Lemon 		 * If MWI is enabled in the PCI configuration, and there
61174396a0aSJonathan Lemon 		 * is a valid cacheline size (8 or 16 dwords), then tell
61274396a0aSJonathan Lemon 		 * the board to turn on MWI.
6133bd07cfdSJonathan Lemon 		 */
614c68534f1SScott Long 		val = pci_read_config(dev, PCIR_COMMAND, 2);
61574396a0aSJonathan Lemon 		if (val & PCIM_CMD_MWRICEN &&
61674396a0aSJonathan Lemon 		    pci_read_config(dev, PCIR_CACHELNSZ, 1) != 0)
6173bd07cfdSJonathan Lemon 			sc->flags |= FXP_FLAG_MWI_ENABLE;
6183bd07cfdSJonathan Lemon 
6193bd07cfdSJonathan Lemon 		/* turn on the extended TxCB feature */
6203bd07cfdSJonathan Lemon 		sc->flags |= FXP_FLAG_EXT_TXCB;
62144e0bc11SYaroslav Tykhiy 
62244e0bc11SYaroslav Tykhiy 		/* enable reception of long frames for VLAN */
62344e0bc11SYaroslav Tykhiy 		sc->flags |= FXP_FLAG_LONG_PKT_EN;
62444e0bc11SYaroslav Tykhiy 	} else {
62544e0bc11SYaroslav Tykhiy 		/* a hack to get long VLAN frames on a 82557 */
62644e0bc11SYaroslav Tykhiy 		sc->flags |= FXP_FLAG_SAVE_BAD;
6273bd07cfdSJonathan Lemon 	}
6283bd07cfdSJonathan Lemon 
629f13075afSPyun YongHyeon 	/* For 82559 or later chips, Rx checksum offload is supported. */
630829b278eSPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0) {
631829b278eSPyun YongHyeon 		/* 82559ER does not support Rx checksum offloading. */
632aa6b24dcSWarner Losh 		if (sc->ident->device != 0x1209)
633f13075afSPyun YongHyeon 			sc->flags |= FXP_FLAG_82559_RXCSUM;
634829b278eSPyun YongHyeon 	}
6353bd07cfdSJonathan Lemon 	/*
636c8bca6dcSBill Paul 	 * Enable use of extended RFDs and TCBs for 82550
637c8bca6dcSBill Paul 	 * and later chips. Note: we need extended TXCB support
638c8bca6dcSBill Paul 	 * too, but that's already enabled by the code above.
639c8bca6dcSBill Paul 	 * Be careful to do this only on the right devices.
640c8bca6dcSBill Paul 	 */
641507feeafSMaxime Henrion 	if (sc->revision == FXP_REV_82550 || sc->revision == FXP_REV_82550_C ||
642507feeafSMaxime Henrion 	    sc->revision == FXP_REV_82551_E || sc->revision == FXP_REV_82551_F
643507feeafSMaxime Henrion 	    || sc->revision == FXP_REV_82551_10) {
644c8bca6dcSBill Paul 		sc->rfa_size = sizeof (struct fxp_rfa);
645c8bca6dcSBill Paul 		sc->tx_cmd = FXP_CB_COMMAND_IPCBXMIT;
646c8bca6dcSBill Paul 		sc->flags |= FXP_FLAG_EXT_RFA;
647f13075afSPyun YongHyeon 		/* Use extended RFA instead of 82559 checksum mode. */
648f13075afSPyun YongHyeon 		sc->flags &= ~FXP_FLAG_82559_RXCSUM;
649c8bca6dcSBill Paul 	} else {
650c8bca6dcSBill Paul 		sc->rfa_size = sizeof (struct fxp_rfa) - FXP_RFAX_LEN;
651c8bca6dcSBill Paul 		sc->tx_cmd = FXP_CB_COMMAND_XMIT;
652c8bca6dcSBill Paul 	}
653c8bca6dcSBill Paul 
654c8bca6dcSBill Paul 	/*
655b2badf02SMaxime Henrion 	 * Allocate DMA tags and DMA safe memory.
656b2badf02SMaxime Henrion 	 */
65740c20505SMaxime Henrion 	sc->maxtxseg = FXP_NTXSEG;
658c21e84e4SPyun YongHyeon 	sc->maxsegsize = MCLBYTES;
659c21e84e4SPyun YongHyeon 	if (sc->flags & FXP_FLAG_EXT_RFA) {
66040c20505SMaxime Henrion 		sc->maxtxseg--;
661c21e84e4SPyun YongHyeon 		sc->maxsegsize = FXP_TSO_SEGSIZE;
662c21e84e4SPyun YongHyeon 	}
663c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 2, 0,
664c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
665c21e84e4SPyun YongHyeon 	    sc->maxsegsize * sc->maxtxseg + sizeof(struct ether_vlan_header),
666c21e84e4SPyun YongHyeon 	    sc->maxtxseg, sc->maxsegsize, 0,
667a2057a72SPyun YongHyeon 	    busdma_lock_mutex, &Giant, &sc->fxp_txmtag);
668b2badf02SMaxime Henrion 	if (error) {
669a2057a72SPyun YongHyeon 		device_printf(dev, "could not create TX DMA tag\n");
670a2057a72SPyun YongHyeon 		goto fail;
671a2057a72SPyun YongHyeon 	}
672a2057a72SPyun YongHyeon 
673a2057a72SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 2, 0,
674a2057a72SPyun YongHyeon 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
675a2057a72SPyun YongHyeon 	    MCLBYTES, 1, MCLBYTES, 0,
676a2057a72SPyun YongHyeon 	    busdma_lock_mutex, &Giant, &sc->fxp_rxmtag);
677a2057a72SPyun YongHyeon 	if (error) {
678a2057a72SPyun YongHyeon 		device_printf(dev, "could not create RX DMA tag\n");
679b2badf02SMaxime Henrion 		goto fail;
680b2badf02SMaxime Henrion 	}
681b2badf02SMaxime Henrion 
682c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0,
683c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
684c2175ff5SMarius Strobl 	    sizeof(struct fxp_stats), 1, sizeof(struct fxp_stats), 0,
685c2175ff5SMarius Strobl 	    busdma_lock_mutex, &Giant, &sc->fxp_stag);
686b2badf02SMaxime Henrion 	if (error) {
687a2057a72SPyun YongHyeon 		device_printf(dev, "could not create stats DMA tag\n");
688b2badf02SMaxime Henrion 		goto fail;
689b2badf02SMaxime Henrion 	}
690b2badf02SMaxime Henrion 
691b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->fxp_stag, (void **)&sc->fxp_stats,
692658c8398SMarius Strobl 	    BUS_DMA_NOWAIT | BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc->fxp_smap);
693a2057a72SPyun YongHyeon 	if (error) {
694a2057a72SPyun YongHyeon 		device_printf(dev, "could not allocate stats DMA memory\n");
6954953bccaSNate Lawson 		goto fail;
696a2057a72SPyun YongHyeon 	}
697b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->fxp_stag, sc->fxp_smap, sc->fxp_stats,
698f9d050a8SPyun YongHyeon 	    sizeof(struct fxp_stats), fxp_dma_map_addr, &sc->stats_addr,
699f9d050a8SPyun YongHyeon 	    BUS_DMA_NOWAIT);
700b2badf02SMaxime Henrion 	if (error) {
701a2057a72SPyun YongHyeon 		device_printf(dev, "could not load the stats DMA buffer\n");
702b2badf02SMaxime Henrion 		goto fail;
703b2badf02SMaxime Henrion 	}
704b2badf02SMaxime Henrion 
705c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0,
706c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
707c2175ff5SMarius Strobl 	    FXP_TXCB_SZ, 1, FXP_TXCB_SZ, 0,
708c2175ff5SMarius Strobl 	    busdma_lock_mutex, &Giant, &sc->cbl_tag);
709b2badf02SMaxime Henrion 	if (error) {
710a2057a72SPyun YongHyeon 		device_printf(dev, "could not create TxCB DMA tag\n");
711b2badf02SMaxime Henrion 		goto fail;
712b2badf02SMaxime Henrion 	}
713b2badf02SMaxime Henrion 
714b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->cbl_tag, (void **)&sc->fxp_desc.cbl_list,
715658c8398SMarius Strobl 	    BUS_DMA_NOWAIT | BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc->cbl_map);
716a2057a72SPyun YongHyeon 	if (error) {
717a2057a72SPyun YongHyeon 		device_printf(dev, "could not allocate TxCB DMA memory\n");
7184953bccaSNate Lawson 		goto fail;
719a2057a72SPyun YongHyeon 	}
720b2badf02SMaxime Henrion 
721b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->cbl_tag, sc->cbl_map,
722b2badf02SMaxime Henrion 	    sc->fxp_desc.cbl_list, FXP_TXCB_SZ, fxp_dma_map_addr,
723f9d050a8SPyun YongHyeon 	    &sc->fxp_desc.cbl_addr, BUS_DMA_NOWAIT);
724b2badf02SMaxime Henrion 	if (error) {
725a2057a72SPyun YongHyeon 		device_printf(dev, "could not load TxCB DMA buffer\n");
726b2badf02SMaxime Henrion 		goto fail;
727b2badf02SMaxime Henrion 	}
728b2badf02SMaxime Henrion 
729c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0,
730c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
731c2175ff5SMarius Strobl 	    sizeof(struct fxp_cb_mcs), 1, sizeof(struct fxp_cb_mcs), 0,
732c2175ff5SMarius Strobl 	    busdma_lock_mutex, &Giant, &sc->mcs_tag);
733b2badf02SMaxime Henrion 	if (error) {
734a2057a72SPyun YongHyeon 		device_printf(dev,
735a2057a72SPyun YongHyeon 		    "could not create multicast setup DMA tag\n");
736b2badf02SMaxime Henrion 		goto fail;
737b2badf02SMaxime Henrion 	}
738b2badf02SMaxime Henrion 
739b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->mcs_tag, (void **)&sc->mcsp,
740658c8398SMarius Strobl 	    BUS_DMA_NOWAIT | BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc->mcs_map);
741a2057a72SPyun YongHyeon 	if (error) {
742a2057a72SPyun YongHyeon 		device_printf(dev,
743a2057a72SPyun YongHyeon 		    "could not allocate multicast setup DMA memory\n");
7444953bccaSNate Lawson 		goto fail;
745a2057a72SPyun YongHyeon 	}
746b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->mcs_tag, sc->mcs_map, sc->mcsp,
747f9d050a8SPyun YongHyeon 	    sizeof(struct fxp_cb_mcs), fxp_dma_map_addr, &sc->mcs_addr,
748f9d050a8SPyun YongHyeon 	    BUS_DMA_NOWAIT);
749b2badf02SMaxime Henrion 	if (error) {
750a2057a72SPyun YongHyeon 		device_printf(dev,
751a2057a72SPyun YongHyeon 		    "can't load the multicast setup DMA buffer\n");
752b2badf02SMaxime Henrion 		goto fail;
753b2badf02SMaxime Henrion 	}
754b2badf02SMaxime Henrion 
755b2badf02SMaxime Henrion 	/*
7566720ebccSMaxime Henrion 	 * Pre-allocate the TX DMA maps and setup the pointers to
7576720ebccSMaxime Henrion 	 * the TX command blocks.
758b2badf02SMaxime Henrion 	 */
7596720ebccSMaxime Henrion 	txp = sc->fxp_desc.tx_list;
7606720ebccSMaxime Henrion 	tcbp = sc->fxp_desc.cbl_list;
7614cec1653SMaxime Henrion 	for (i = 0; i < FXP_NTXCB; i++) {
7626720ebccSMaxime Henrion 		txp[i].tx_cb = tcbp + i;
763a2057a72SPyun YongHyeon 		error = bus_dmamap_create(sc->fxp_txmtag, 0, &txp[i].tx_map);
764b2badf02SMaxime Henrion 		if (error) {
765b2badf02SMaxime Henrion 			device_printf(dev, "can't create DMA map for TX\n");
766b2badf02SMaxime Henrion 			goto fail;
767b2badf02SMaxime Henrion 		}
768b2badf02SMaxime Henrion 	}
769a2057a72SPyun YongHyeon 	error = bus_dmamap_create(sc->fxp_rxmtag, 0, &sc->spare_map);
770b2badf02SMaxime Henrion 	if (error) {
771b2badf02SMaxime Henrion 		device_printf(dev, "can't create spare DMA map\n");
772b2badf02SMaxime Henrion 		goto fail;
773b2badf02SMaxime Henrion 	}
774b2badf02SMaxime Henrion 
775b2badf02SMaxime Henrion 	/*
776b2badf02SMaxime Henrion 	 * Pre-allocate our receive buffers.
777b2badf02SMaxime Henrion 	 */
778b2badf02SMaxime Henrion 	sc->fxp_desc.rx_head = sc->fxp_desc.rx_tail = NULL;
779b2badf02SMaxime Henrion 	for (i = 0; i < FXP_NRFABUFS; i++) {
780b2badf02SMaxime Henrion 		rxp = &sc->fxp_desc.rx_list[i];
781a2057a72SPyun YongHyeon 		error = bus_dmamap_create(sc->fxp_rxmtag, 0, &rxp->rx_map);
782b2badf02SMaxime Henrion 		if (error) {
783b2badf02SMaxime Henrion 			device_printf(dev, "can't create DMA map for RX\n");
784b2badf02SMaxime Henrion 			goto fail;
785b2badf02SMaxime Henrion 		}
78685050421SPyun YongHyeon 		if (fxp_new_rfabuf(sc, rxp) != 0) {
7874953bccaSNate Lawson 			error = ENOMEM;
7884953bccaSNate Lawson 			goto fail;
7894953bccaSNate Lawson 		}
79085050421SPyun YongHyeon 		fxp_add_rfabuf(sc, rxp);
791b2badf02SMaxime Henrion 	}
792b2badf02SMaxime Henrion 
793b2badf02SMaxime Henrion 	/*
794f7788e8eSJonathan Lemon 	 * Read MAC address.
795f7788e8eSJonathan Lemon 	 */
7968262183eSPyun YongHyeon 	eaddr[0] = sc->eeprom[FXP_EEPROM_MAP_IA0] & 0xff;
7978262183eSPyun YongHyeon 	eaddr[1] = sc->eeprom[FXP_EEPROM_MAP_IA0] >> 8;
7988262183eSPyun YongHyeon 	eaddr[2] = sc->eeprom[FXP_EEPROM_MAP_IA1] & 0xff;
7998262183eSPyun YongHyeon 	eaddr[3] = sc->eeprom[FXP_EEPROM_MAP_IA1] >> 8;
8008262183eSPyun YongHyeon 	eaddr[4] = sc->eeprom[FXP_EEPROM_MAP_IA2] & 0xff;
8018262183eSPyun YongHyeon 	eaddr[5] = sc->eeprom[FXP_EEPROM_MAP_IA2] >> 8;
802f7788e8eSJonathan Lemon 	if (bootverbose) {
8032e2b8238SJonathan Lemon 		device_printf(dev, "PCI IDs: %04x %04x %04x %04x %04x\n",
804f7788e8eSJonathan Lemon 		    pci_get_vendor(dev), pci_get_device(dev),
8052e2b8238SJonathan Lemon 		    pci_get_subvendor(dev), pci_get_subdevice(dev),
8062e2b8238SJonathan Lemon 		    pci_get_revid(dev));
80772a32a26SJonathan Lemon 		device_printf(dev, "Dynamic Standby mode is %s\n",
8088262183eSPyun YongHyeon 		    sc->eeprom[FXP_EEPROM_MAP_ID] & 0x02 ? "enabled" :
8098262183eSPyun YongHyeon 		    "disabled");
810f7788e8eSJonathan Lemon 	}
811f7788e8eSJonathan Lemon 
812f7788e8eSJonathan Lemon 	/*
813f7788e8eSJonathan Lemon 	 * If this is only a 10Mbps device, then there is no MII, and
814f7788e8eSJonathan Lemon 	 * the PHY will use a serial interface instead.
815f7788e8eSJonathan Lemon 	 *
816f7788e8eSJonathan Lemon 	 * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter
817f7788e8eSJonathan Lemon 	 * doesn't have a programming interface of any sort.  The
818f7788e8eSJonathan Lemon 	 * media is sensed automatically based on how the link partner
819f7788e8eSJonathan Lemon 	 * is configured.  This is, in essence, manual configuration.
820f7788e8eSJonathan Lemon 	 */
821f7788e8eSJonathan Lemon 	if (sc->flags & FXP_FLAG_SERIAL_MEDIA) {
822f7788e8eSJonathan Lemon 		ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
823f7788e8eSJonathan Lemon 		ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL);
824f7788e8eSJonathan Lemon 	} else {
8258e5d93dbSMarius Strobl 		/*
8268e5d93dbSMarius Strobl 		 * i82557 wedge when isolating all of their PHYs.
8278e5d93dbSMarius Strobl 		 */
8281845b5c3SMarius Strobl 		flags = MIIF_NOISOLATE;
8291845b5c3SMarius Strobl 		if (sc->revision >= FXP_REV_82558_A4)
8301845b5c3SMarius Strobl 			flags |= MIIF_DOPAUSE;
83141eb5ac3SMarcel Moolenaar 		error = mii_attach(dev, &sc->miibus, ifp,
83241eb5ac3SMarcel Moolenaar 		    (ifm_change_cb_t)fxp_ifmedia_upd,
83341eb5ac3SMarcel Moolenaar 		    (ifm_stat_cb_t)fxp_ifmedia_sts, BMSR_DEFCAPMASK,
83441eb5ac3SMarcel Moolenaar 		    MII_PHY_ANY, MII_OFFSET_ANY, flags);
8358e5d93dbSMarius Strobl 		if (error != 0) {
8368e5d93dbSMarius Strobl 			device_printf(dev, "attaching PHYs failed\n");
837ba8c6fd5SDavid Greenman 			goto fail;
838a17c678eSDavid Greenman 		}
839f7788e8eSJonathan Lemon 	}
840dccee1a1SDavid Greenman 
84109a8241fSGleb Smirnoff 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
84241eb5ac3SMarcel Moolenaar 	if_setdev(ifp, dev);
84341eb5ac3SMarcel Moolenaar 	if_setinitfn(ifp, fxp_init);
84441eb5ac3SMarcel Moolenaar 	if_setsoftc(ifp, sc);
84541eb5ac3SMarcel Moolenaar 	if_setflags(ifp, IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST);
84641eb5ac3SMarcel Moolenaar 	if_setioctlfn(ifp, fxp_ioctl);
84741eb5ac3SMarcel Moolenaar 	if_setstartfn(ifp, fxp_start);
848a17c678eSDavid Greenman 
84941eb5ac3SMarcel Moolenaar 	if_setcapabilities(ifp, 0);
85041eb5ac3SMarcel Moolenaar 	if_setcapenable(ifp, 0);
8515fe9116bSYaroslav Tykhiy 
852c21e84e4SPyun YongHyeon 	/* Enable checksum offload/TSO for 82550 or better chips */
853c8bca6dcSBill Paul 	if (sc->flags & FXP_FLAG_EXT_RFA) {
85441eb5ac3SMarcel Moolenaar 		if_sethwassist(ifp, FXP_CSUM_FEATURES | CSUM_TSO);
85541eb5ac3SMarcel Moolenaar 		if_setcapabilitiesbit(ifp, IFCAP_HWCSUM | IFCAP_TSO4, 0);
85641eb5ac3SMarcel Moolenaar 		if_setcapenablebit(ifp, IFCAP_HWCSUM | IFCAP_TSO4, 0);
857c8bca6dcSBill Paul 	}
858c8bca6dcSBill Paul 
859f13075afSPyun YongHyeon 	if (sc->flags & FXP_FLAG_82559_RXCSUM) {
86041eb5ac3SMarcel Moolenaar 		if_setcapabilitiesbit(ifp, IFCAP_RXCSUM, 0);
86141eb5ac3SMarcel Moolenaar 		if_setcapenablebit(ifp, IFCAP_RXCSUM, 0);
862f13075afSPyun YongHyeon 	}
863f13075afSPyun YongHyeon 
8647137cea0SPyun YongHyeon 	if (sc->flags & FXP_FLAG_WOLCAP) {
86541eb5ac3SMarcel Moolenaar 		if_setcapabilitiesbit(ifp, IFCAP_WOL_MAGIC, 0);
86641eb5ac3SMarcel Moolenaar 		if_setcapenablebit(ifp, IFCAP_WOL_MAGIC, 0);
8677137cea0SPyun YongHyeon 	}
8687137cea0SPyun YongHyeon 
869fb917226SRuslan Ermilov #ifdef DEVICE_POLLING
870fb917226SRuslan Ermilov 	/* Inform the world we support polling. */
87141eb5ac3SMarcel Moolenaar 	if_setcapabilitiesbit(ifp, IFCAP_POLLING, 0);
872fb917226SRuslan Ermilov #endif
873fb917226SRuslan Ermilov 
874dfe61cf1SDavid Greenman 	/*
8754953bccaSNate Lawson 	 * Attach the interface.
8764953bccaSNate Lawson 	 */
87709a8241fSGleb Smirnoff 	ether_ifattach(ifp, eaddr);
8784953bccaSNate Lawson 
8794953bccaSNate Lawson 	/*
880e8c8b728SJonathan Lemon 	 * Tell the upper layer(s) we support long frames.
8815fe9116bSYaroslav Tykhiy 	 * Must appear after the call to ether_ifattach() because
8825fe9116bSYaroslav Tykhiy 	 * ether_ifattach() sets ifi_hdrlen to the default value.
883e8c8b728SJonathan Lemon 	 */
88441eb5ac3SMarcel Moolenaar 	if_setifheaderlen(ifp, sizeof(struct ether_vlan_header));
88541eb5ac3SMarcel Moolenaar 	if_setcapabilitiesbit(ifp, IFCAP_VLAN_MTU, 0);
88641eb5ac3SMarcel Moolenaar 	if_setcapenablebit(ifp, IFCAP_VLAN_MTU, 0);
887bd4fa9d9SPyun YongHyeon 	if ((sc->flags & FXP_FLAG_EXT_RFA) != 0) {
88841eb5ac3SMarcel Moolenaar 		if_setcapabilitiesbit(ifp, IFCAP_VLAN_HWTAGGING |
88941eb5ac3SMarcel Moolenaar 		    IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO, 0);
89041eb5ac3SMarcel Moolenaar 		if_setcapenablebit(ifp, IFCAP_VLAN_HWTAGGING |
89141eb5ac3SMarcel Moolenaar 		    IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO, 0);
892bd4fa9d9SPyun YongHyeon 	}
893e8c8b728SJonathan Lemon 
894483b9871SDavid Greenman 	/*
8953114fdb4SDavid Greenman 	 * Let the system queue as many packets as we have available
8963114fdb4SDavid Greenman 	 * TX descriptors.
897483b9871SDavid Greenman 	 */
89841eb5ac3SMarcel Moolenaar 	if_setsendqlen(ifp, FXP_NTXCB - 1);
89941eb5ac3SMarcel Moolenaar 	if_setsendqready(ifp);
9004a684684SDavid Greenman 
901201afb0eSMaxime Henrion 	/*
9024953bccaSNate Lawson 	 * Hook our interrupt after all initialization is complete.
903201afb0eSMaxime Henrion 	 */
90405bd8c22SMaxime Henrion 	error = bus_setup_intr(dev, sc->fxp_res[1], INTR_TYPE_NET | INTR_MPSAFE,
905ef544f63SPaolo Pisati 			       NULL, fxp_intr, sc, &sc->ih);
906201afb0eSMaxime Henrion 	if (error) {
907201afb0eSMaxime Henrion 		device_printf(dev, "could not setup irq\n");
90809a8241fSGleb Smirnoff 		ether_ifdetach(sc->ifp);
909201afb0eSMaxime Henrion 		goto fail;
910201afb0eSMaxime Henrion 	}
911201afb0eSMaxime Henrion 
9127137cea0SPyun YongHyeon 	/*
9137137cea0SPyun YongHyeon 	 * Configure hardware to reject magic frames otherwise
9147137cea0SPyun YongHyeon 	 * system will hang on recipt of magic frames.
9157137cea0SPyun YongHyeon 	 */
9167137cea0SPyun YongHyeon 	if ((sc->flags & FXP_FLAG_WOLCAP) != 0) {
9177137cea0SPyun YongHyeon 		FXP_LOCK(sc);
9187137cea0SPyun YongHyeon 		/* Clear wakeup events. */
919af75b654SPyun YongHyeon 		CSR_WRITE_1(sc, FXP_CSR_PMDR, CSR_READ_1(sc, FXP_CSR_PMDR));
920a461b201SPyun YongHyeon 		fxp_init_body(sc, 0);
9217137cea0SPyun YongHyeon 		fxp_stop(sc);
9227137cea0SPyun YongHyeon 		FXP_UNLOCK(sc);
9237137cea0SPyun YongHyeon 	}
9247137cea0SPyun YongHyeon 
925a17c678eSDavid Greenman fail:
9261b5a39d3SBrooks Davis 	if (error)
927f7788e8eSJonathan Lemon 		fxp_release(sc);
928f7788e8eSJonathan Lemon 	return (error);
929f7788e8eSJonathan Lemon }
930f7788e8eSJonathan Lemon 
931f7788e8eSJonathan Lemon /*
9324953bccaSNate Lawson  * Release all resources.  The softc lock should not be held and the
9334953bccaSNate Lawson  * interrupt should already be torn down.
934f7788e8eSJonathan Lemon  */
935f7788e8eSJonathan Lemon static void
936f7788e8eSJonathan Lemon fxp_release(struct fxp_softc *sc)
937f7788e8eSJonathan Lemon {
938b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
939b2badf02SMaxime Henrion 	struct fxp_tx *txp;
940b2badf02SMaxime Henrion 	int i;
941b2badf02SMaxime Henrion 
94267fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_NOTOWNED);
943670f5d73SMaxime Henrion 	KASSERT(sc->ih == NULL,
944670f5d73SMaxime Henrion 	    ("fxp_release() called with intr handle still active"));
9454953bccaSNate Lawson 	if (sc->miibus)
9464953bccaSNate Lawson 		device_delete_child(sc->dev, sc->miibus);
9474953bccaSNate Lawson 	bus_generic_detach(sc->dev);
9484953bccaSNate Lawson 	ifmedia_removeall(&sc->sc_media);
949b2badf02SMaxime Henrion 	if (sc->fxp_desc.cbl_list) {
950b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->cbl_tag, sc->cbl_map);
951b2badf02SMaxime Henrion 		bus_dmamem_free(sc->cbl_tag, sc->fxp_desc.cbl_list,
952b2badf02SMaxime Henrion 		    sc->cbl_map);
953b2badf02SMaxime Henrion 	}
954b2badf02SMaxime Henrion 	if (sc->fxp_stats) {
955b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->fxp_stag, sc->fxp_smap);
956b2badf02SMaxime Henrion 		bus_dmamem_free(sc->fxp_stag, sc->fxp_stats, sc->fxp_smap);
957b2badf02SMaxime Henrion 	}
958b2badf02SMaxime Henrion 	if (sc->mcsp) {
959b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->mcs_tag, sc->mcs_map);
960b2badf02SMaxime Henrion 		bus_dmamem_free(sc->mcs_tag, sc->mcsp, sc->mcs_map);
961b2badf02SMaxime Henrion 	}
96205bd8c22SMaxime Henrion 	bus_release_resources(sc->dev, sc->fxp_spec, sc->fxp_res);
963a2057a72SPyun YongHyeon 	if (sc->fxp_rxmtag) {
964b983c7b3SMaxime Henrion 		for (i = 0; i < FXP_NRFABUFS; i++) {
965b983c7b3SMaxime Henrion 			rxp = &sc->fxp_desc.rx_list[i];
966b983c7b3SMaxime Henrion 			if (rxp->rx_mbuf != NULL) {
967a2057a72SPyun YongHyeon 				bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
968b983c7b3SMaxime Henrion 				    BUS_DMASYNC_POSTREAD);
969a2057a72SPyun YongHyeon 				bus_dmamap_unload(sc->fxp_rxmtag, rxp->rx_map);
970b983c7b3SMaxime Henrion 				m_freem(rxp->rx_mbuf);
971b983c7b3SMaxime Henrion 			}
972a2057a72SPyun YongHyeon 			bus_dmamap_destroy(sc->fxp_rxmtag, rxp->rx_map);
973b983c7b3SMaxime Henrion 		}
974a2057a72SPyun YongHyeon 		bus_dmamap_destroy(sc->fxp_rxmtag, sc->spare_map);
975a2057a72SPyun YongHyeon 		bus_dma_tag_destroy(sc->fxp_rxmtag);
976a2057a72SPyun YongHyeon 	}
977a2057a72SPyun YongHyeon 	if (sc->fxp_txmtag) {
978b983c7b3SMaxime Henrion 		for (i = 0; i < FXP_NTXCB; i++) {
979b983c7b3SMaxime Henrion 			txp = &sc->fxp_desc.tx_list[i];
980b983c7b3SMaxime Henrion 			if (txp->tx_mbuf != NULL) {
981a2057a72SPyun YongHyeon 				bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map,
982b983c7b3SMaxime Henrion 				    BUS_DMASYNC_POSTWRITE);
983a2057a72SPyun YongHyeon 				bus_dmamap_unload(sc->fxp_txmtag, txp->tx_map);
984b983c7b3SMaxime Henrion 				m_freem(txp->tx_mbuf);
985b983c7b3SMaxime Henrion 			}
986a2057a72SPyun YongHyeon 			bus_dmamap_destroy(sc->fxp_txmtag, txp->tx_map);
987b983c7b3SMaxime Henrion 		}
988a2057a72SPyun YongHyeon 		bus_dma_tag_destroy(sc->fxp_txmtag);
989b983c7b3SMaxime Henrion 	}
990c4bf1e90SMaxime Henrion 	if (sc->fxp_stag)
991c4bf1e90SMaxime Henrion 		bus_dma_tag_destroy(sc->fxp_stag);
992b2badf02SMaxime Henrion 	if (sc->cbl_tag)
993b2badf02SMaxime Henrion 		bus_dma_tag_destroy(sc->cbl_tag);
994b2badf02SMaxime Henrion 	if (sc->mcs_tag)
995b2badf02SMaxime Henrion 		bus_dma_tag_destroy(sc->mcs_tag);
996fc74a9f9SBrooks Davis 	if (sc->ifp)
99709a8241fSGleb Smirnoff 		if_free(sc->ifp);
99872a32a26SJonathan Lemon 
9990f4dc94cSChuck Paterson 	mtx_destroy(&sc->sc_mtx);
10006182fdbdSPeter Wemm }
10016182fdbdSPeter Wemm 
10026182fdbdSPeter Wemm /*
10036182fdbdSPeter Wemm  * Detach interface.
10046182fdbdSPeter Wemm  */
10056182fdbdSPeter Wemm static int
10066182fdbdSPeter Wemm fxp_detach(device_t dev)
10076182fdbdSPeter Wemm {
10086182fdbdSPeter Wemm 	struct fxp_softc *sc = device_get_softc(dev);
10096182fdbdSPeter Wemm 
101040929967SGleb Smirnoff #ifdef DEVICE_POLLING
101141eb5ac3SMarcel Moolenaar 	if (if_getcapenable(sc->ifp) & IFCAP_POLLING)
1012bd071d4dSGleb Smirnoff 		ether_poll_deregister(sc->ifp);
101340929967SGleb Smirnoff #endif
101440929967SGleb Smirnoff 
10154953bccaSNate Lawson 	FXP_LOCK(sc);
10166182fdbdSPeter Wemm 	/*
101732cd7a9cSWarner Losh 	 * Stop DMA and drop transmit queue, but disable interrupts first.
101820f0c80fSMaxime Henrion 	 */
101920f0c80fSMaxime Henrion 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
102020f0c80fSMaxime Henrion 	fxp_stop(sc);
102132cd7a9cSWarner Losh 	FXP_UNLOCK(sc);
10229eda9d7aSJohn Baldwin 	callout_drain(&sc->stat_ch);
102320f0c80fSMaxime Henrion 
10246182fdbdSPeter Wemm 	/*
10253212724cSJohn Baldwin 	 * Close down routes etc.
10263212724cSJohn Baldwin 	 */
102709a8241fSGleb Smirnoff 	ether_ifdetach(sc->ifp);
10283212724cSJohn Baldwin 
10293212724cSJohn Baldwin 	/*
10304953bccaSNate Lawson 	 * Unhook interrupt before dropping lock. This is to prevent
10314953bccaSNate Lawson 	 * races with fxp_intr().
10326182fdbdSPeter Wemm 	 */
103305bd8c22SMaxime Henrion 	bus_teardown_intr(sc->dev, sc->fxp_res[1], sc->ih);
10344953bccaSNate Lawson 	sc->ih = NULL;
10356182fdbdSPeter Wemm 
1036f7788e8eSJonathan Lemon 	/* Release our allocated resources. */
1037f7788e8eSJonathan Lemon 	fxp_release(sc);
1038f7788e8eSJonathan Lemon 	return (0);
1039a17c678eSDavid Greenman }
1040a17c678eSDavid Greenman 
1041a17c678eSDavid Greenman /*
10424a684684SDavid Greenman  * Device shutdown routine. Called at system shutdown after sync. The
1043a17c678eSDavid Greenman  * main purpose of this routine is to shut off receiver DMA so that
1044a17c678eSDavid Greenman  * kernel memory doesn't get clobbered during warmboot.
1045a17c678eSDavid Greenman  */
10466182fdbdSPeter Wemm static int
10476182fdbdSPeter Wemm fxp_shutdown(device_t dev)
1048a17c678eSDavid Greenman {
10493212724cSJohn Baldwin 
10506182fdbdSPeter Wemm 	/*
10516182fdbdSPeter Wemm 	 * Make sure that DMA is disabled prior to reboot. Not doing
10526182fdbdSPeter Wemm 	 * do could allow DMA to corrupt kernel memory during the
10536182fdbdSPeter Wemm 	 * reboot before the driver initializes.
10546182fdbdSPeter Wemm 	 */
10557137cea0SPyun YongHyeon 	return (fxp_suspend(dev));
1056a17c678eSDavid Greenman }
1057a17c678eSDavid Greenman 
10587dced78aSDavid Greenman /*
10597dced78aSDavid Greenman  * Device suspend routine.  Stop the interface and save some PCI
10607dced78aSDavid Greenman  * settings in case the BIOS doesn't restore them properly on
10617dced78aSDavid Greenman  * resume.
10627dced78aSDavid Greenman  */
10637dced78aSDavid Greenman static int
10647dced78aSDavid Greenman fxp_suspend(device_t dev)
10657dced78aSDavid Greenman {
10667dced78aSDavid Greenman 	struct fxp_softc *sc = device_get_softc(dev);
106741eb5ac3SMarcel Moolenaar 	if_t ifp;
10687137cea0SPyun YongHyeon 	int pmc;
10697137cea0SPyun YongHyeon 	uint16_t pmstat;
10707dced78aSDavid Greenman 
10714953bccaSNate Lawson 	FXP_LOCK(sc);
10727dced78aSDavid Greenman 
10737137cea0SPyun YongHyeon 	ifp = sc->ifp;
10743b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->dev, PCIY_PMG, &pmc) == 0) {
10757137cea0SPyun YongHyeon 		pmstat = pci_read_config(sc->dev, pmc + PCIR_POWER_STATUS, 2);
10767137cea0SPyun YongHyeon 		pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
107741eb5ac3SMarcel Moolenaar 		if ((if_getcapenable(ifp) & IFCAP_WOL_MAGIC) != 0) {
10787137cea0SPyun YongHyeon 			/* Request PME. */
10797137cea0SPyun YongHyeon 			pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
10807137cea0SPyun YongHyeon 			sc->flags |= FXP_FLAG_WOL;
10817137cea0SPyun YongHyeon 			/* Reconfigure hardware to accept magic frames. */
108241eb5ac3SMarcel Moolenaar 			if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
10835506afefSPyun YongHyeon 			fxp_init_body(sc, 0);
10847137cea0SPyun YongHyeon 		}
10857137cea0SPyun YongHyeon 		pci_write_config(sc->dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
10867137cea0SPyun YongHyeon 	}
10877dced78aSDavid Greenman 	fxp_stop(sc);
10887dced78aSDavid Greenman 
10897dced78aSDavid Greenman 	sc->suspended = 1;
10907dced78aSDavid Greenman 
10914953bccaSNate Lawson 	FXP_UNLOCK(sc);
1092f7788e8eSJonathan Lemon 	return (0);
10937dced78aSDavid Greenman }
10947dced78aSDavid Greenman 
10957dced78aSDavid Greenman /*
109667ba6566SWarner Losh  * Device resume routine. re-enable busmastering, and restart the interface if
10977dced78aSDavid Greenman  * appropriate.
10987dced78aSDavid Greenman  */
10997dced78aSDavid Greenman static int
11007dced78aSDavid Greenman fxp_resume(device_t dev)
11017dced78aSDavid Greenman {
11027dced78aSDavid Greenman 	struct fxp_softc *sc = device_get_softc(dev);
110341eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
11047137cea0SPyun YongHyeon 	int pmc;
11057137cea0SPyun YongHyeon 	uint16_t pmstat;
11067dced78aSDavid Greenman 
11074953bccaSNate Lawson 	FXP_LOCK(sc);
11087dced78aSDavid Greenman 
11093b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->dev, PCIY_PMG, &pmc) == 0) {
11107137cea0SPyun YongHyeon 		sc->flags &= ~FXP_FLAG_WOL;
11117137cea0SPyun YongHyeon 		pmstat = pci_read_config(sc->dev, pmc + PCIR_POWER_STATUS, 2);
11127137cea0SPyun YongHyeon 		/* Disable PME and clear PME status. */
11137137cea0SPyun YongHyeon 		pmstat &= ~PCIM_PSTAT_PMEENABLE;
11147137cea0SPyun YongHyeon 		pci_write_config(sc->dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
1115af75b654SPyun YongHyeon 		if ((sc->flags & FXP_FLAG_WOLCAP) != 0)
1116af75b654SPyun YongHyeon 			CSR_WRITE_1(sc, FXP_CSR_PMDR,
1117af75b654SPyun YongHyeon 			    CSR_READ_1(sc, FXP_CSR_PMDR));
11187137cea0SPyun YongHyeon 	}
11197137cea0SPyun YongHyeon 
11207dced78aSDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
11217dced78aSDavid Greenman 	DELAY(10);
11227dced78aSDavid Greenman 
11237dced78aSDavid Greenman 	/* reinitialize interface if necessary */
112441eb5ac3SMarcel Moolenaar 	if (if_getflags(ifp) & IFF_UP)
11251845b5c3SMarius Strobl 		fxp_init_body(sc, 1);
11267dced78aSDavid Greenman 
11277dced78aSDavid Greenman 	sc->suspended = 0;
11287dced78aSDavid Greenman 
11294953bccaSNate Lawson 	FXP_UNLOCK(sc);
1130ba8c6fd5SDavid Greenman 	return (0);
1131f7788e8eSJonathan Lemon }
1132ba8c6fd5SDavid Greenman 
113300c4116bSJonathan Lemon static void
113400c4116bSJonathan Lemon fxp_eeprom_shiftin(struct fxp_softc *sc, int data, int length)
113500c4116bSJonathan Lemon {
113674d1ed23SMaxime Henrion 	uint16_t reg;
113700c4116bSJonathan Lemon 	int x;
113800c4116bSJonathan Lemon 
113900c4116bSJonathan Lemon 	/*
114000c4116bSJonathan Lemon 	 * Shift in data.
114100c4116bSJonathan Lemon 	 */
114200c4116bSJonathan Lemon 	for (x = 1 << (length - 1); x; x >>= 1) {
114300c4116bSJonathan Lemon 		if (data & x)
114400c4116bSJonathan Lemon 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
114500c4116bSJonathan Lemon 		else
114600c4116bSJonathan Lemon 			reg = FXP_EEPROM_EECS;
114700c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
114800c4116bSJonathan Lemon 		DELAY(1);
114900c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
115000c4116bSJonathan Lemon 		DELAY(1);
115100c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
115200c4116bSJonathan Lemon 		DELAY(1);
115300c4116bSJonathan Lemon 	}
115400c4116bSJonathan Lemon }
115500c4116bSJonathan Lemon 
1156f7788e8eSJonathan Lemon /*
1157f7788e8eSJonathan Lemon  * Read from the serial EEPROM. Basically, you manually shift in
1158f7788e8eSJonathan Lemon  * the read opcode (one bit at a time) and then shift in the address,
1159f7788e8eSJonathan Lemon  * and then you shift out the data (all of this one bit at a time).
1160f7788e8eSJonathan Lemon  * The word size is 16 bits, so you have to provide the address for
1161f7788e8eSJonathan Lemon  * every 16 bits of data.
1162f7788e8eSJonathan Lemon  */
116374d1ed23SMaxime Henrion static uint16_t
1164f7788e8eSJonathan Lemon fxp_eeprom_getword(struct fxp_softc *sc, int offset, int autosize)
1165f7788e8eSJonathan Lemon {
116674d1ed23SMaxime Henrion 	uint16_t reg, data;
1167f7788e8eSJonathan Lemon 	int x;
1168ba8c6fd5SDavid Greenman 
1169f7788e8eSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
1170f7788e8eSJonathan Lemon 	/*
1171f7788e8eSJonathan Lemon 	 * Shift in read opcode.
1172f7788e8eSJonathan Lemon 	 */
117300c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3);
1174f7788e8eSJonathan Lemon 	/*
1175f7788e8eSJonathan Lemon 	 * Shift in address.
1176f7788e8eSJonathan Lemon 	 */
1177f7788e8eSJonathan Lemon 	data = 0;
1178f7788e8eSJonathan Lemon 	for (x = 1 << (sc->eeprom_size - 1); x; x >>= 1) {
1179f7788e8eSJonathan Lemon 		if (offset & x)
1180f7788e8eSJonathan Lemon 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
1181f7788e8eSJonathan Lemon 		else
1182f7788e8eSJonathan Lemon 			reg = FXP_EEPROM_EECS;
1183f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1184f7788e8eSJonathan Lemon 		DELAY(1);
1185f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
1186f7788e8eSJonathan Lemon 		DELAY(1);
1187f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1188f7788e8eSJonathan Lemon 		DELAY(1);
1189f7788e8eSJonathan Lemon 		reg = CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO;
1190f7788e8eSJonathan Lemon 		data++;
1191f7788e8eSJonathan Lemon 		if (autosize && reg == 0) {
1192f7788e8eSJonathan Lemon 			sc->eeprom_size = data;
1193f7788e8eSJonathan Lemon 			break;
1194f7788e8eSJonathan Lemon 		}
1195f7788e8eSJonathan Lemon 	}
1196f7788e8eSJonathan Lemon 	/*
1197f7788e8eSJonathan Lemon 	 * Shift out data.
1198f7788e8eSJonathan Lemon 	 */
1199f7788e8eSJonathan Lemon 	data = 0;
1200f7788e8eSJonathan Lemon 	reg = FXP_EEPROM_EECS;
1201f7788e8eSJonathan Lemon 	for (x = 1 << 15; x; x >>= 1) {
1202f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
1203f7788e8eSJonathan Lemon 		DELAY(1);
1204f7788e8eSJonathan Lemon 		if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO)
1205f7788e8eSJonathan Lemon 			data |= x;
1206f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1207f7788e8eSJonathan Lemon 		DELAY(1);
1208f7788e8eSJonathan Lemon 	}
1209f7788e8eSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
1210f7788e8eSJonathan Lemon 	DELAY(1);
1211f7788e8eSJonathan Lemon 
1212f7788e8eSJonathan Lemon 	return (data);
1213ba8c6fd5SDavid Greenman }
1214ba8c6fd5SDavid Greenman 
121500c4116bSJonathan Lemon static void
121674d1ed23SMaxime Henrion fxp_eeprom_putword(struct fxp_softc *sc, int offset, uint16_t data)
121700c4116bSJonathan Lemon {
121800c4116bSJonathan Lemon 	int i;
121900c4116bSJonathan Lemon 
122000c4116bSJonathan Lemon 	/*
122100c4116bSJonathan Lemon 	 * Erase/write enable.
122200c4116bSJonathan Lemon 	 */
122300c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
122400c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x4, 3);
122500c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x03 << (sc->eeprom_size - 2), sc->eeprom_size);
122600c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
122700c4116bSJonathan Lemon 	DELAY(1);
122800c4116bSJonathan Lemon 	/*
122900c4116bSJonathan Lemon 	 * Shift in write opcode, address, data.
123000c4116bSJonathan Lemon 	 */
123100c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
123200c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_WRITE, 3);
123300c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, offset, sc->eeprom_size);
123400c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, data, 16);
123500c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
123600c4116bSJonathan Lemon 	DELAY(1);
123700c4116bSJonathan Lemon 	/*
123800c4116bSJonathan Lemon 	 * Wait for EEPROM to finish up.
123900c4116bSJonathan Lemon 	 */
124000c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
124100c4116bSJonathan Lemon 	DELAY(1);
124200c4116bSJonathan Lemon 	for (i = 0; i < 1000; i++) {
124300c4116bSJonathan Lemon 		if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO)
124400c4116bSJonathan Lemon 			break;
124500c4116bSJonathan Lemon 		DELAY(50);
124600c4116bSJonathan Lemon 	}
124700c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
124800c4116bSJonathan Lemon 	DELAY(1);
124900c4116bSJonathan Lemon 	/*
125000c4116bSJonathan Lemon 	 * Erase/write disable.
125100c4116bSJonathan Lemon 	 */
125200c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
125300c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x4, 3);
125400c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0, sc->eeprom_size);
125500c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
125600c4116bSJonathan Lemon 	DELAY(1);
125700c4116bSJonathan Lemon }
125800c4116bSJonathan Lemon 
1259ba8c6fd5SDavid Greenman /*
1260e9bf2fa7SDavid Greenman  * From NetBSD:
1261e9bf2fa7SDavid Greenman  *
1262e9bf2fa7SDavid Greenman  * Figure out EEPROM size.
1263e9bf2fa7SDavid Greenman  *
1264e9bf2fa7SDavid Greenman  * 559's can have either 64-word or 256-word EEPROMs, the 558
1265e9bf2fa7SDavid Greenman  * datasheet only talks about 64-word EEPROMs, and the 557 datasheet
1266453130d9SPedro F. Giffuni  * talks about the existence of 16 to 256 word EEPROMs.
1267e9bf2fa7SDavid Greenman  *
1268e9bf2fa7SDavid Greenman  * The only known sizes are 64 and 256, where the 256 version is used
1269e9bf2fa7SDavid Greenman  * by CardBus cards to store CIS information.
1270e9bf2fa7SDavid Greenman  *
1271e9bf2fa7SDavid Greenman  * The address is shifted in msb-to-lsb, and after the last
1272e9bf2fa7SDavid Greenman  * address-bit the EEPROM is supposed to output a `dummy zero' bit,
1273e9bf2fa7SDavid Greenman  * after which follows the actual data. We try to detect this zero, by
1274e9bf2fa7SDavid Greenman  * probing the data-out bit in the EEPROM control register just after
1275e9bf2fa7SDavid Greenman  * having shifted in a bit. If the bit is zero, we assume we've
1276e9bf2fa7SDavid Greenman  * shifted enough address bits. The data-out should be tri-state,
1277e9bf2fa7SDavid Greenman  * before this, which should translate to a logical one.
1278e9bf2fa7SDavid Greenman  */
1279e9bf2fa7SDavid Greenman static void
1280f7788e8eSJonathan Lemon fxp_autosize_eeprom(struct fxp_softc *sc)
1281e9bf2fa7SDavid Greenman {
1282e9bf2fa7SDavid Greenman 
1283f7788e8eSJonathan Lemon 	/* guess maximum size of 256 words */
1284f7788e8eSJonathan Lemon 	sc->eeprom_size = 8;
1285f7788e8eSJonathan Lemon 
1286f7788e8eSJonathan Lemon 	/* autosize */
1287f7788e8eSJonathan Lemon 	(void) fxp_eeprom_getword(sc, 0, 1);
1288e9bf2fa7SDavid Greenman }
1289f7788e8eSJonathan Lemon 
1290ba8c6fd5SDavid Greenman static void
1291f7788e8eSJonathan Lemon fxp_read_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words)
1292ba8c6fd5SDavid Greenman {
1293f7788e8eSJonathan Lemon 	int i;
1294ba8c6fd5SDavid Greenman 
1295f7788e8eSJonathan Lemon 	for (i = 0; i < words; i++)
1296f7788e8eSJonathan Lemon 		data[i] = fxp_eeprom_getword(sc, offset + i, 0);
1297ba8c6fd5SDavid Greenman }
1298ba8c6fd5SDavid Greenman 
129900c4116bSJonathan Lemon static void
130000c4116bSJonathan Lemon fxp_write_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words)
130100c4116bSJonathan Lemon {
130200c4116bSJonathan Lemon 	int i;
130300c4116bSJonathan Lemon 
130400c4116bSJonathan Lemon 	for (i = 0; i < words; i++)
130500c4116bSJonathan Lemon 		fxp_eeprom_putword(sc, offset + i, data[i]);
130600c4116bSJonathan Lemon }
130700c4116bSJonathan Lemon 
13088262183eSPyun YongHyeon static void
13098262183eSPyun YongHyeon fxp_load_eeprom(struct fxp_softc *sc)
13108262183eSPyun YongHyeon {
13118262183eSPyun YongHyeon 	int i;
13128262183eSPyun YongHyeon 	uint16_t cksum;
13138262183eSPyun YongHyeon 
13148262183eSPyun YongHyeon 	fxp_read_eeprom(sc, sc->eeprom, 0, 1 << sc->eeprom_size);
13158262183eSPyun YongHyeon 	cksum = 0;
13168262183eSPyun YongHyeon 	for (i = 0; i < (1 << sc->eeprom_size) - 1; i++)
13178262183eSPyun YongHyeon 		cksum += sc->eeprom[i];
13188262183eSPyun YongHyeon 	cksum = 0xBABA - cksum;
13198262183eSPyun YongHyeon 	if (cksum != sc->eeprom[(1 << sc->eeprom_size) - 1])
13208262183eSPyun YongHyeon 		device_printf(sc->dev,
13218262183eSPyun YongHyeon 		    "EEPROM checksum mismatch! (0x%04x -> 0x%04x)\n",
13228262183eSPyun YongHyeon 		    cksum, sc->eeprom[(1 << sc->eeprom_size) - 1]);
13238262183eSPyun YongHyeon }
13248262183eSPyun YongHyeon 
1325a17c678eSDavid Greenman /*
13264953bccaSNate Lawson  * Grab the softc lock and call the real fxp_start_body() routine
1327a17c678eSDavid Greenman  */
1328a17c678eSDavid Greenman static void
132941eb5ac3SMarcel Moolenaar fxp_start(if_t ifp)
1330a17c678eSDavid Greenman {
133141eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
13324953bccaSNate Lawson 
13334953bccaSNate Lawson 	FXP_LOCK(sc);
13344953bccaSNate Lawson 	fxp_start_body(ifp);
13354953bccaSNate Lawson 	FXP_UNLOCK(sc);
13364953bccaSNate Lawson }
13374953bccaSNate Lawson 
13384953bccaSNate Lawson /*
13394953bccaSNate Lawson  * Start packet transmission on the interface.
13404953bccaSNate Lawson  * This routine must be called with the softc lock held, and is an
13414953bccaSNate Lawson  * internal entry point only.
13424953bccaSNate Lawson  */
13434953bccaSNate Lawson static void
134441eb5ac3SMarcel Moolenaar fxp_start_body(if_t ifp)
13454953bccaSNate Lawson {
134641eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
1347b2badf02SMaxime Henrion 	struct mbuf *mb_head;
13484e53f837SPyun YongHyeon 	int txqueued;
1349a17c678eSDavid Greenman 
135067fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
135140c20505SMaxime Henrion 
135241eb5ac3SMarcel Moolenaar 	if ((if_getdrvflags(ifp) & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
1353c109e385SPyun YongHyeon 	    IFF_DRV_RUNNING)
1354c109e385SPyun YongHyeon 		return;
1355c109e385SPyun YongHyeon 
13564e53f837SPyun YongHyeon 	if (sc->tx_queued > FXP_NTXCB_HIWAT)
13574e53f837SPyun YongHyeon 		fxp_txeof(sc);
1358483b9871SDavid Greenman 	/*
1359483b9871SDavid Greenman 	 * We're finished if there is nothing more to add to the list or if
1360483b9871SDavid Greenman 	 * we're all filled up with buffers to transmit.
13613114fdb4SDavid Greenman 	 * NOTE: One TxCB is reserved to guarantee that fxp_mc_setup() can add
13623114fdb4SDavid Greenman 	 *       a NOP command when needed.
1363483b9871SDavid Greenman 	 */
136440c20505SMaxime Henrion 	txqueued = 0;
136541eb5ac3SMarcel Moolenaar 	while (!if_sendq_empty(ifp) && sc->tx_queued < FXP_NTXCB - 1) {
1366483b9871SDavid Greenman 
1367dfe61cf1SDavid Greenman 		/*
1368dfe61cf1SDavid Greenman 		 * Grab a packet to transmit.
1369dfe61cf1SDavid Greenman 		 */
137041eb5ac3SMarcel Moolenaar 		mb_head = if_dequeue(ifp);
13717929aa03SMax Laier 		if (mb_head == NULL)
13727929aa03SMax Laier 			break;
1373a17c678eSDavid Greenman 
13744e53f837SPyun YongHyeon 		if (fxp_encap(sc, &mb_head)) {
13754e53f837SPyun YongHyeon 			if (mb_head == NULL)
137640c20505SMaxime Henrion 				break;
137741eb5ac3SMarcel Moolenaar 			if_sendq_prepend(ifp, mb_head);
137841eb5ac3SMarcel Moolenaar 			if_setdrvflagbits(ifp, IFF_DRV_OACTIVE, 0);
137940c20505SMaxime Henrion 		}
13804e53f837SPyun YongHyeon 		txqueued++;
13814e53f837SPyun YongHyeon 		/*
13824e53f837SPyun YongHyeon 		 * Pass packet to bpf if there is a listener.
13834e53f837SPyun YongHyeon 		 */
138441eb5ac3SMarcel Moolenaar 		if_bpfmtap(ifp, mb_head);
13854e53f837SPyun YongHyeon 	}
138640c20505SMaxime Henrion 
138740c20505SMaxime Henrion 	/*
138840c20505SMaxime Henrion 	 * We're finished. If we added to the list, issue a RESUME to get DMA
138940c20505SMaxime Henrion 	 * going again if suspended.
139040c20505SMaxime Henrion 	 */
13914e53f837SPyun YongHyeon 	if (txqueued > 0) {
1392a2057a72SPyun YongHyeon 		bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
1393a2057a72SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
139440c20505SMaxime Henrion 		fxp_scb_wait(sc);
139540c20505SMaxime Henrion 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME);
13964e53f837SPyun YongHyeon 		/*
13974e53f837SPyun YongHyeon 		 * Set a 5 second timer just in case we don't hear
13984e53f837SPyun YongHyeon 		 * from the card again.
13994e53f837SPyun YongHyeon 		 */
14004e53f837SPyun YongHyeon 		sc->watchdog_timer = 5;
140140c20505SMaxime Henrion 	}
140240c20505SMaxime Henrion }
140340c20505SMaxime Henrion 
140440c20505SMaxime Henrion static int
14054e53f837SPyun YongHyeon fxp_encap(struct fxp_softc *sc, struct mbuf **m_head)
140640c20505SMaxime Henrion {
140741eb5ac3SMarcel Moolenaar 	if_t ifp;
140840c20505SMaxime Henrion 	struct mbuf *m;
140940c20505SMaxime Henrion 	struct fxp_tx *txp;
141040c20505SMaxime Henrion 	struct fxp_cb_tx *cbp;
1411c21e84e4SPyun YongHyeon 	struct tcphdr *tcp;
141240c20505SMaxime Henrion 	bus_dma_segment_t segs[FXP_NTXSEG];
1413c21e84e4SPyun YongHyeon 	int error, i, nseg, tcp_payload;
141440c20505SMaxime Henrion 
141540c20505SMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
1416fc74a9f9SBrooks Davis 	ifp = sc->ifp;
141740c20505SMaxime Henrion 
1418c21e84e4SPyun YongHyeon 	tcp_payload = 0;
1419c21e84e4SPyun YongHyeon 	tcp = NULL;
1420dfe61cf1SDavid Greenman 	/*
1421483b9871SDavid Greenman 	 * Get pointer to next available tx desc.
1422dfe61cf1SDavid Greenman 	 */
1423b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_last->tx_next;
1424c8bca6dcSBill Paul 
1425c8bca6dcSBill Paul 	/*
1426a35e7eaaSDon Lewis 	 * A note in Appendix B of the Intel 8255x 10/100 Mbps
1427a35e7eaaSDon Lewis 	 * Ethernet Controller Family Open Source Software
1428a35e7eaaSDon Lewis 	 * Developer Manual says:
1429a35e7eaaSDon Lewis 	 *   Using software parsing is only allowed with legal
1430a35e7eaaSDon Lewis 	 *   TCP/IP or UDP/IP packets.
1431a35e7eaaSDon Lewis 	 *   ...
1432a35e7eaaSDon Lewis 	 *   For all other datagrams, hardware parsing must
1433a35e7eaaSDon Lewis 	 *   be used.
1434a35e7eaaSDon Lewis 	 * Software parsing appears to truncate ICMP and
1435a35e7eaaSDon Lewis 	 * fragmented UDP packets that contain one to three
1436a35e7eaaSDon Lewis 	 * bytes in the second (and final) mbuf of the packet.
1437a35e7eaaSDon Lewis 	 */
1438a35e7eaaSDon Lewis 	if (sc->flags & FXP_FLAG_EXT_RFA)
1439a35e7eaaSDon Lewis 		txp->tx_cb->ipcb_ip_activation_high =
1440a35e7eaaSDon Lewis 		    FXP_IPCB_HARDWAREPARSING_ENABLE;
1441a35e7eaaSDon Lewis 
14424e53f837SPyun YongHyeon 	m = *m_head;
1443c21e84e4SPyun YongHyeon 	if (m->m_pkthdr.csum_flags & CSUM_TSO) {
1444c21e84e4SPyun YongHyeon 		/*
1445c21e84e4SPyun YongHyeon 		 * 82550/82551 requires ethernet/IP/TCP headers must be
1446c21e84e4SPyun YongHyeon 		 * contained in the first active transmit buffer.
1447c21e84e4SPyun YongHyeon 		 */
1448c21e84e4SPyun YongHyeon 		struct ether_header *eh;
1449c21e84e4SPyun YongHyeon 		struct ip *ip;
1450c21e84e4SPyun YongHyeon 		uint32_t ip_off, poff;
1451c21e84e4SPyun YongHyeon 
1452c21e84e4SPyun YongHyeon 		if (M_WRITABLE(*m_head) == 0) {
1453c21e84e4SPyun YongHyeon 			/* Get a writable copy. */
1454c6499eccSGleb Smirnoff 			m = m_dup(*m_head, M_NOWAIT);
1455c21e84e4SPyun YongHyeon 			m_freem(*m_head);
1456c21e84e4SPyun YongHyeon 			if (m == NULL) {
1457c21e84e4SPyun YongHyeon 				*m_head = NULL;
1458c21e84e4SPyun YongHyeon 				return (ENOBUFS);
1459c21e84e4SPyun YongHyeon 			}
1460c21e84e4SPyun YongHyeon 			*m_head = m;
1461c21e84e4SPyun YongHyeon 		}
1462c21e84e4SPyun YongHyeon 		ip_off = sizeof(struct ether_header);
1463c21e84e4SPyun YongHyeon 		m = m_pullup(*m_head, ip_off);
1464c21e84e4SPyun YongHyeon 		if (m == NULL) {
1465c21e84e4SPyun YongHyeon 			*m_head = NULL;
1466c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1467c21e84e4SPyun YongHyeon 		}
1468c21e84e4SPyun YongHyeon 		eh = mtod(m, struct ether_header *);
1469c21e84e4SPyun YongHyeon 		/* Check the existence of VLAN tag. */
1470c21e84e4SPyun YongHyeon 		if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
1471c21e84e4SPyun YongHyeon 			ip_off = sizeof(struct ether_vlan_header);
1472c21e84e4SPyun YongHyeon 			m = m_pullup(m, ip_off);
1473c21e84e4SPyun YongHyeon 			if (m == NULL) {
1474c21e84e4SPyun YongHyeon 				*m_head = NULL;
1475c21e84e4SPyun YongHyeon 				return (ENOBUFS);
1476c21e84e4SPyun YongHyeon 			}
1477c21e84e4SPyun YongHyeon 		}
1478c21e84e4SPyun YongHyeon 		m = m_pullup(m, ip_off + sizeof(struct ip));
1479c21e84e4SPyun YongHyeon 		if (m == NULL) {
1480c21e84e4SPyun YongHyeon 			*m_head = NULL;
1481c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1482c21e84e4SPyun YongHyeon 		}
1483c21e84e4SPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
1484c21e84e4SPyun YongHyeon 		poff = ip_off + (ip->ip_hl << 2);
1485c21e84e4SPyun YongHyeon 		m = m_pullup(m, poff + sizeof(struct tcphdr));
1486c21e84e4SPyun YongHyeon 		if (m == NULL) {
1487c21e84e4SPyun YongHyeon 			*m_head = NULL;
1488c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1489c21e84e4SPyun YongHyeon 		}
1490c21e84e4SPyun YongHyeon 		tcp = (struct tcphdr *)(mtod(m, char *) + poff);
1491cbecedb2SPyun YongHyeon 		m = m_pullup(m, poff + (tcp->th_off << 2));
1492c21e84e4SPyun YongHyeon 		if (m == NULL) {
1493c21e84e4SPyun YongHyeon 			*m_head = NULL;
1494c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1495c21e84e4SPyun YongHyeon 		}
1496c21e84e4SPyun YongHyeon 
1497c21e84e4SPyun YongHyeon 		/*
1498c21e84e4SPyun YongHyeon 		 * Since 82550/82551 doesn't modify IP length and pseudo
1499c21e84e4SPyun YongHyeon 		 * checksum in the first frame driver should compute it.
1500c21e84e4SPyun YongHyeon 		 */
150196486faaSPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
150296486faaSPyun YongHyeon 		tcp = (struct tcphdr *)(mtod(m, char *) + poff);
1503c21e84e4SPyun YongHyeon 		ip->ip_sum = 0;
15040685c824SPyun YongHyeon 		ip->ip_len = htons(m->m_pkthdr.tso_segsz + (ip->ip_hl << 2) +
15050685c824SPyun YongHyeon 		    (tcp->th_off << 2));
1506c21e84e4SPyun YongHyeon 		tcp->th_sum = in_pseudo(ip->ip_src.s_addr, ip->ip_dst.s_addr,
1507c21e84e4SPyun YongHyeon 		    htons(IPPROTO_TCP + (tcp->th_off << 2) +
1508c21e84e4SPyun YongHyeon 		    m->m_pkthdr.tso_segsz));
1509c21e84e4SPyun YongHyeon 		/* Compute total TCP payload. */
1510c21e84e4SPyun YongHyeon 		tcp_payload = m->m_pkthdr.len - ip_off - (ip->ip_hl << 2);
1511c21e84e4SPyun YongHyeon 		tcp_payload -= tcp->th_off << 2;
1512c21e84e4SPyun YongHyeon 		*m_head = m;
15136da6d0a9SPyun YongHyeon 	} else if (m->m_pkthdr.csum_flags & FXP_CSUM_FEATURES) {
15146da6d0a9SPyun YongHyeon 		/*
15156da6d0a9SPyun YongHyeon 		 * Deal with TCP/IP checksum offload. Note that
15166da6d0a9SPyun YongHyeon 		 * in order for TCP checksum offload to work,
15176da6d0a9SPyun YongHyeon 		 * the pseudo header checksum must have already
15186da6d0a9SPyun YongHyeon 		 * been computed and stored in the checksum field
15196da6d0a9SPyun YongHyeon 		 * in the TCP header. The stack should have
15206da6d0a9SPyun YongHyeon 		 * already done this for us.
15216da6d0a9SPyun YongHyeon 		 */
15226da6d0a9SPyun YongHyeon 		txp->tx_cb->ipcb_ip_schedule = FXP_IPCB_TCPUDP_CHECKSUM_ENABLE;
15236da6d0a9SPyun YongHyeon 		if (m->m_pkthdr.csum_flags & CSUM_TCP)
15246da6d0a9SPyun YongHyeon 			txp->tx_cb->ipcb_ip_schedule |= FXP_IPCB_TCP_PACKET;
15256da6d0a9SPyun YongHyeon 
15266da6d0a9SPyun YongHyeon #ifdef FXP_IP_CSUM_WAR
15276da6d0a9SPyun YongHyeon 		/*
15286da6d0a9SPyun YongHyeon 		 * XXX The 82550 chip appears to have trouble
15296da6d0a9SPyun YongHyeon 		 * dealing with IP header checksums in very small
15306da6d0a9SPyun YongHyeon 		 * datagrams, namely fragments from 1 to 3 bytes
15316da6d0a9SPyun YongHyeon 		 * in size. For example, say you want to transmit
15326da6d0a9SPyun YongHyeon 		 * a UDP packet of 1473 bytes. The packet will be
15336da6d0a9SPyun YongHyeon 		 * fragmented over two IP datagrams, the latter
15346da6d0a9SPyun YongHyeon 		 * containing only one byte of data. The 82550 will
15356da6d0a9SPyun YongHyeon 		 * botch the header checksum on the 1-byte fragment.
15366da6d0a9SPyun YongHyeon 		 * As long as the datagram contains 4 or more bytes
15376da6d0a9SPyun YongHyeon 		 * of data, you're ok.
15386da6d0a9SPyun YongHyeon 		 *
15396da6d0a9SPyun YongHyeon                  * The following code attempts to work around this
15406da6d0a9SPyun YongHyeon 		 * problem: if the datagram is less than 38 bytes
15416da6d0a9SPyun YongHyeon 		 * in size (14 bytes ether header, 20 bytes IP header,
15426da6d0a9SPyun YongHyeon 		 * plus 4 bytes of data), we punt and compute the IP
15436da6d0a9SPyun YongHyeon 		 * header checksum by hand. This workaround doesn't
15446da6d0a9SPyun YongHyeon 		 * work very well, however, since it can be fooled
15456da6d0a9SPyun YongHyeon 		 * by things like VLAN tags and IP options that make
15466da6d0a9SPyun YongHyeon 		 * the header sizes/offsets vary.
15476da6d0a9SPyun YongHyeon 		 */
15486da6d0a9SPyun YongHyeon 
15496da6d0a9SPyun YongHyeon 		if (m->m_pkthdr.csum_flags & CSUM_IP) {
15506da6d0a9SPyun YongHyeon 			if (m->m_pkthdr.len < 38) {
15516da6d0a9SPyun YongHyeon 				struct ip *ip;
15526da6d0a9SPyun YongHyeon 				m->m_data += ETHER_HDR_LEN;
15536da6d0a9SPyun YongHyeon 				ip = mtod(m, struct ip *);
15546da6d0a9SPyun YongHyeon 				ip->ip_sum = in_cksum(m, ip->ip_hl << 2);
15556da6d0a9SPyun YongHyeon 				m->m_data -= ETHER_HDR_LEN;
15566da6d0a9SPyun YongHyeon 				m->m_pkthdr.csum_flags &= ~CSUM_IP;
15576da6d0a9SPyun YongHyeon 			} else {
15586da6d0a9SPyun YongHyeon 				txp->tx_cb->ipcb_ip_activation_high =
15596da6d0a9SPyun YongHyeon 				    FXP_IPCB_HARDWAREPARSING_ENABLE;
15606da6d0a9SPyun YongHyeon 				txp->tx_cb->ipcb_ip_schedule |=
15616da6d0a9SPyun YongHyeon 				    FXP_IPCB_IP_CHECKSUM_ENABLE;
15626da6d0a9SPyun YongHyeon 			}
15636da6d0a9SPyun YongHyeon 		}
15646da6d0a9SPyun YongHyeon #endif
1565c21e84e4SPyun YongHyeon 	}
1566c21e84e4SPyun YongHyeon 
1567a2057a72SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->fxp_txmtag, txp->tx_map, *m_head,
15684e53f837SPyun YongHyeon 	    segs, &nseg, 0);
15694e53f837SPyun YongHyeon 	if (error == EFBIG) {
1570c6499eccSGleb Smirnoff 		m = m_collapse(*m_head, M_NOWAIT, sc->maxtxseg);
15714e53f837SPyun YongHyeon 		if (m == NULL) {
15724e53f837SPyun YongHyeon 			m_freem(*m_head);
15734e53f837SPyun YongHyeon 			*m_head = NULL;
15744e53f837SPyun YongHyeon 			return (ENOMEM);
15751104779bSMike Silbersack 		}
15764e53f837SPyun YongHyeon 		*m_head = m;
1577a2057a72SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->fxp_txmtag, txp->tx_map,
15784e53f837SPyun YongHyeon 		    *m_head, segs, &nseg, 0);
15794e53f837SPyun YongHyeon 		if (error != 0) {
15804e53f837SPyun YongHyeon 			m_freem(*m_head);
15814e53f837SPyun YongHyeon 			*m_head = NULL;
15824e53f837SPyun YongHyeon 			return (ENOMEM);
15834e53f837SPyun YongHyeon 		}
15844e53f837SPyun YongHyeon 	} else if (error != 0)
15854e53f837SPyun YongHyeon 		return (error);
15864e53f837SPyun YongHyeon 	if (nseg == 0) {
15874e53f837SPyun YongHyeon 		m_freem(*m_head);
15884e53f837SPyun YongHyeon 		*m_head = NULL;
15894e53f837SPyun YongHyeon 		return (EIO);
159023a0ed7cSDavid Greenman 	}
159123a0ed7cSDavid Greenman 
159240c20505SMaxime Henrion 	KASSERT(nseg <= sc->maxtxseg, ("too many DMA segments"));
1593a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map, BUS_DMASYNC_PREWRITE);
1594b2badf02SMaxime Henrion 
159540c20505SMaxime Henrion 	cbp = txp->tx_cb;
159640c20505SMaxime Henrion 	for (i = 0; i < nseg; i++) {
159740c20505SMaxime Henrion 		/*
159840c20505SMaxime Henrion 		 * If this is an 82550/82551, then we're using extended
159940c20505SMaxime Henrion 		 * TxCBs _and_ we're using checksum offload. This means
160040c20505SMaxime Henrion 		 * that the TxCB is really an IPCB. One major difference
160140c20505SMaxime Henrion 		 * between the two is that with plain extended TxCBs,
160240c20505SMaxime Henrion 		 * the bottom half of the TxCB contains two entries from
160340c20505SMaxime Henrion 		 * the TBD array, whereas IPCBs contain just one entry:
160440c20505SMaxime Henrion 		 * one entry (8 bytes) has been sacrificed for the TCP/IP
160540c20505SMaxime Henrion 		 * checksum offload control bits. So to make things work
160640c20505SMaxime Henrion 		 * right, we have to start filling in the TBD array
160740c20505SMaxime Henrion 		 * starting from a different place depending on whether
160840c20505SMaxime Henrion 		 * the chip is an 82550/82551 or not.
160940c20505SMaxime Henrion 		 */
161040c20505SMaxime Henrion 		if (sc->flags & FXP_FLAG_EXT_RFA) {
161168f4ab9aSPyun YongHyeon 			cbp->tbd[i + 1].tb_addr = htole32(segs[i].ds_addr);
161268f4ab9aSPyun YongHyeon 			cbp->tbd[i + 1].tb_size = htole32(segs[i].ds_len);
161340c20505SMaxime Henrion 		} else {
161440c20505SMaxime Henrion 			cbp->tbd[i].tb_addr = htole32(segs[i].ds_addr);
161540c20505SMaxime Henrion 			cbp->tbd[i].tb_size = htole32(segs[i].ds_len);
161640c20505SMaxime Henrion 		}
161740c20505SMaxime Henrion 	}
1618c21e84e4SPyun YongHyeon 	if (sc->flags & FXP_FLAG_EXT_RFA) {
1619c21e84e4SPyun YongHyeon 		/* Configure dynamic TBD for 82550/82551. */
1620c21e84e4SPyun YongHyeon 		cbp->tbd_number = 0xFF;
162168f4ab9aSPyun YongHyeon 		cbp->tbd[nseg].tb_size |= htole32(0x8000);
1622c21e84e4SPyun YongHyeon 	} else
162340c20505SMaxime Henrion 		cbp->tbd_number = nseg;
1624c21e84e4SPyun YongHyeon 	/* Configure TSO. */
1625c21e84e4SPyun YongHyeon 	if (m->m_pkthdr.csum_flags & CSUM_TSO) {
1626c21e84e4SPyun YongHyeon 		cbp->tbd[-1].tb_size = htole32(m->m_pkthdr.tso_segsz << 16);
162768f4ab9aSPyun YongHyeon 		cbp->tbd[1].tb_size |= htole32(tcp_payload << 16);
1628c21e84e4SPyun YongHyeon 		cbp->ipcb_ip_schedule |= FXP_IPCB_LARGESEND_ENABLE |
1629c21e84e4SPyun YongHyeon 		    FXP_IPCB_IP_CHECKSUM_ENABLE |
1630c21e84e4SPyun YongHyeon 		    FXP_IPCB_TCP_PACKET |
1631c21e84e4SPyun YongHyeon 		    FXP_IPCB_TCPUDP_CHECKSUM_ENABLE;
1632c21e84e4SPyun YongHyeon 	}
1633bd4fa9d9SPyun YongHyeon 	/* Configure VLAN hardware tag insertion. */
1634bd4fa9d9SPyun YongHyeon 	if ((m->m_flags & M_VLANTAG) != 0) {
1635bd4fa9d9SPyun YongHyeon 		cbp->ipcb_vlan_id = htons(m->m_pkthdr.ether_vtag);
1636bd4fa9d9SPyun YongHyeon 		txp->tx_cb->ipcb_ip_activation_high |=
1637bd4fa9d9SPyun YongHyeon 		    FXP_IPCB_INSERTVLAN_ENABLE;
1638bd4fa9d9SPyun YongHyeon 	}
163940c20505SMaxime Henrion 
16404e53f837SPyun YongHyeon 	txp->tx_mbuf = m;
1641b2badf02SMaxime Henrion 	txp->tx_cb->cb_status = 0;
1642b2badf02SMaxime Henrion 	txp->tx_cb->byte_count = 0;
16434e53f837SPyun YongHyeon 	if (sc->tx_queued != FXP_CXINT_THRESH - 1)
1644b2badf02SMaxime Henrion 		txp->tx_cb->cb_command =
164583e6547dSMaxime Henrion 		    htole16(sc->tx_cmd | FXP_CB_COMMAND_SF |
164683e6547dSMaxime Henrion 		    FXP_CB_COMMAND_S);
16474e53f837SPyun YongHyeon 	else
1648b2badf02SMaxime Henrion 		txp->tx_cb->cb_command =
164983e6547dSMaxime Henrion 		    htole16(sc->tx_cmd | FXP_CB_COMMAND_SF |
165083e6547dSMaxime Henrion 		    FXP_CB_COMMAND_S | FXP_CB_COMMAND_I);
1651c21e84e4SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) == 0)
1652b2badf02SMaxime Henrion 		txp->tx_cb->tx_threshold = tx_threshold;
1653a17c678eSDavid Greenman 
1654a17c678eSDavid Greenman 	/*
1655483b9871SDavid Greenman 	 * Advance the end of list forward.
1656a17c678eSDavid Greenman 	 */
165740c20505SMaxime Henrion 	sc->fxp_desc.tx_last->tx_cb->cb_command &= htole16(~FXP_CB_COMMAND_S);
1658b2badf02SMaxime Henrion 	sc->fxp_desc.tx_last = txp;
1659a17c678eSDavid Greenman 
1660a17c678eSDavid Greenman 	/*
16611cd443acSDavid Greenman 	 * Advance the beginning of the list forward if there are
1662b2badf02SMaxime Henrion 	 * no other packets queued (when nothing is queued, tx_first
1663483b9871SDavid Greenman 	 * sits on the last TxCB that was sent out).
1664a17c678eSDavid Greenman 	 */
16651cd443acSDavid Greenman 	if (sc->tx_queued == 0)
1666b2badf02SMaxime Henrion 		sc->fxp_desc.tx_first = txp;
1667a17c678eSDavid Greenman 
16681cd443acSDavid Greenman 	sc->tx_queued++;
16691cd443acSDavid Greenman 
167040c20505SMaxime Henrion 	return (0);
1671a17c678eSDavid Greenman }
1672a17c678eSDavid Greenman 
1673e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
1674bd071d4dSGleb Smirnoff static poll_handler_t fxp_poll;
1675e4fc250cSLuigi Rizzo 
16761abcdbd1SAttilio Rao static int
167741eb5ac3SMarcel Moolenaar fxp_poll(if_t ifp, enum poll_cmd cmd, int count)
1678e4fc250cSLuigi Rizzo {
167941eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
168074d1ed23SMaxime Henrion 	uint8_t statack;
16811abcdbd1SAttilio Rao 	int rx_npkts = 0;
1682e4fc250cSLuigi Rizzo 
16834953bccaSNate Lawson 	FXP_LOCK(sc);
168441eb5ac3SMarcel Moolenaar 	if (!(if_getdrvflags(ifp) & IFF_DRV_RUNNING)) {
16854953bccaSNate Lawson 		FXP_UNLOCK(sc);
16861abcdbd1SAttilio Rao 		return (rx_npkts);
1687e4fc250cSLuigi Rizzo 	}
168840929967SGleb Smirnoff 
1689e4fc250cSLuigi Rizzo 	statack = FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA |
1690e4fc250cSLuigi Rizzo 	    FXP_SCB_STATACK_FR;
1691e4fc250cSLuigi Rizzo 	if (cmd == POLL_AND_CHECK_STATUS) {
169274d1ed23SMaxime Henrion 		uint8_t tmp;
16936481f301SPeter Wemm 
1694e4fc250cSLuigi Rizzo 		tmp = CSR_READ_1(sc, FXP_CSR_SCB_STATACK);
16954953bccaSNate Lawson 		if (tmp == 0xff || tmp == 0) {
16964953bccaSNate Lawson 			FXP_UNLOCK(sc);
16971abcdbd1SAttilio Rao 			return (rx_npkts); /* nothing to do */
16984953bccaSNate Lawson 		}
1699e4fc250cSLuigi Rizzo 		tmp &= ~statack;
1700e4fc250cSLuigi Rizzo 		/* ack what we can */
1701e4fc250cSLuigi Rizzo 		if (tmp != 0)
1702e4fc250cSLuigi Rizzo 			CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, tmp);
1703e4fc250cSLuigi Rizzo 		statack |= tmp;
1704e4fc250cSLuigi Rizzo 	}
17051abcdbd1SAttilio Rao 	rx_npkts = fxp_intr_body(sc, ifp, statack, count);
17064953bccaSNate Lawson 	FXP_UNLOCK(sc);
17071abcdbd1SAttilio Rao 	return (rx_npkts);
1708e4fc250cSLuigi Rizzo }
1709e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */
1710e4fc250cSLuigi Rizzo 
1711a17c678eSDavid Greenman /*
17129c7d2607SDavid Greenman  * Process interface interrupts.
1713a17c678eSDavid Greenman  */
171494927790SDavid Greenman static void
1715f7788e8eSJonathan Lemon fxp_intr(void *xsc)
1716a17c678eSDavid Greenman {
1717f7788e8eSJonathan Lemon 	struct fxp_softc *sc = xsc;
171841eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
171974d1ed23SMaxime Henrion 	uint8_t statack;
17200f4dc94cSChuck Paterson 
17214953bccaSNate Lawson 	FXP_LOCK(sc);
1722704d1965SWarner Losh 	if (sc->suspended) {
1723704d1965SWarner Losh 		FXP_UNLOCK(sc);
1724704d1965SWarner Losh 		return;
1725704d1965SWarner Losh 	}
1726704d1965SWarner Losh 
1727e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
172841eb5ac3SMarcel Moolenaar 	if (if_getcapenable(ifp) & IFCAP_POLLING) {
17294953bccaSNate Lawson 		FXP_UNLOCK(sc);
1730e4fc250cSLuigi Rizzo 		return;
17314953bccaSNate Lawson 	}
1732e4fc250cSLuigi Rizzo #endif
1733b184b38eSDavid Greenman 	while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) {
1734a17c678eSDavid Greenman 		/*
173511457bbfSJonathan Lemon 		 * It should not be possible to have all bits set; the
173611457bbfSJonathan Lemon 		 * FXP_SCB_INTR_SWI bit always returns 0 on a read.  If
173711457bbfSJonathan Lemon 		 * all bits are set, this may indicate that the card has
173811457bbfSJonathan Lemon 		 * been physically ejected, so ignore it.
173911457bbfSJonathan Lemon 		 */
17404953bccaSNate Lawson 		if (statack == 0xff) {
17414953bccaSNate Lawson 			FXP_UNLOCK(sc);
174211457bbfSJonathan Lemon 			return;
17434953bccaSNate Lawson 		}
174411457bbfSJonathan Lemon 
174511457bbfSJonathan Lemon 		/*
1746a17c678eSDavid Greenman 		 * First ACK all the interrupts in this pass.
1747a17c678eSDavid Greenman 		 */
1748ba8c6fd5SDavid Greenman 		CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
174941eb5ac3SMarcel Moolenaar 		if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0)
17504953bccaSNate Lawson 			fxp_intr_body(sc, ifp, statack, -1);
1751e4fc250cSLuigi Rizzo 	}
17524953bccaSNate Lawson 	FXP_UNLOCK(sc);
1753e4fc250cSLuigi Rizzo }
1754e4fc250cSLuigi Rizzo 
1755e4fc250cSLuigi Rizzo static void
1756b2badf02SMaxime Henrion fxp_txeof(struct fxp_softc *sc)
1757b2badf02SMaxime Henrion {
175841eb5ac3SMarcel Moolenaar 	if_t ifp;
1759b2badf02SMaxime Henrion 	struct fxp_tx *txp;
1760b2badf02SMaxime Henrion 
17614e53f837SPyun YongHyeon 	ifp = sc->ifp;
1762a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
1763a2057a72SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1764b2badf02SMaxime Henrion 	for (txp = sc->fxp_desc.tx_first; sc->tx_queued &&
176583e6547dSMaxime Henrion 	    (le16toh(txp->tx_cb->cb_status) & FXP_CB_STATUS_C) != 0;
1766b2badf02SMaxime Henrion 	    txp = txp->tx_next) {
1767b2badf02SMaxime Henrion 		if (txp->tx_mbuf != NULL) {
1768a2057a72SPyun YongHyeon 			bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map,
1769b2badf02SMaxime Henrion 			    BUS_DMASYNC_POSTWRITE);
1770a2057a72SPyun YongHyeon 			bus_dmamap_unload(sc->fxp_txmtag, txp->tx_map);
1771b2badf02SMaxime Henrion 			m_freem(txp->tx_mbuf);
1772b2badf02SMaxime Henrion 			txp->tx_mbuf = NULL;
1773b2badf02SMaxime Henrion 			/* clear this to reset csum offload bits */
1774b2badf02SMaxime Henrion 			txp->tx_cb->tbd[0].tb_addr = 0;
1775b2badf02SMaxime Henrion 		}
1776b2badf02SMaxime Henrion 		sc->tx_queued--;
177741eb5ac3SMarcel Moolenaar 		if_setdrvflagbits(ifp, 0, IFF_DRV_OACTIVE);
1778b2badf02SMaxime Henrion 	}
1779b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = txp;
1780a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
1781a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
17826b24912cSPyun YongHyeon 	if (sc->tx_queued == 0)
178325935344SPyun YongHyeon 		sc->watchdog_timer = 0;
1784b2badf02SMaxime Henrion }
1785b2badf02SMaxime Henrion 
1786b2badf02SMaxime Henrion static void
178741eb5ac3SMarcel Moolenaar fxp_rxcsum(struct fxp_softc *sc, if_t ifp, struct mbuf *m,
1788f13075afSPyun YongHyeon     uint16_t status, int pos)
1789f13075afSPyun YongHyeon {
1790f13075afSPyun YongHyeon 	struct ether_header *eh;
1791f13075afSPyun YongHyeon 	struct ip *ip;
1792f13075afSPyun YongHyeon 	struct udphdr *uh;
1793f13075afSPyun YongHyeon 	int32_t hlen, len, pktlen, temp32;
1794f13075afSPyun YongHyeon 	uint16_t csum, *opts;
1795f13075afSPyun YongHyeon 
1796f13075afSPyun YongHyeon 	if ((sc->flags & FXP_FLAG_82559_RXCSUM) == 0) {
1797f13075afSPyun YongHyeon 		if ((status & FXP_RFA_STATUS_PARSE) != 0) {
1798f13075afSPyun YongHyeon 			if (status & FXP_RFDX_CS_IP_CSUM_BIT_VALID)
1799f13075afSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
1800f13075afSPyun YongHyeon 			if (status & FXP_RFDX_CS_IP_CSUM_VALID)
1801f13075afSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
1802f13075afSPyun YongHyeon 			if ((status & FXP_RFDX_CS_TCPUDP_CSUM_BIT_VALID) &&
1803f13075afSPyun YongHyeon 			    (status & FXP_RFDX_CS_TCPUDP_CSUM_VALID)) {
1804f13075afSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_DATA_VALID |
1805f13075afSPyun YongHyeon 				    CSUM_PSEUDO_HDR;
1806f13075afSPyun YongHyeon 				m->m_pkthdr.csum_data = 0xffff;
1807f13075afSPyun YongHyeon 			}
1808f13075afSPyun YongHyeon 		}
1809f13075afSPyun YongHyeon 		return;
1810f13075afSPyun YongHyeon 	}
1811f13075afSPyun YongHyeon 
1812f13075afSPyun YongHyeon 	pktlen = m->m_pkthdr.len;
1813f13075afSPyun YongHyeon 	if (pktlen < sizeof(struct ether_header) + sizeof(struct ip))
1814f13075afSPyun YongHyeon 		return;
1815f13075afSPyun YongHyeon 	eh = mtod(m, struct ether_header *);
1816f13075afSPyun YongHyeon 	if (eh->ether_type != htons(ETHERTYPE_IP))
1817f13075afSPyun YongHyeon 		return;
1818f13075afSPyun YongHyeon 	ip = (struct ip *)(eh + 1);
1819f13075afSPyun YongHyeon 	if (ip->ip_v != IPVERSION)
1820f13075afSPyun YongHyeon 		return;
1821f13075afSPyun YongHyeon 
1822f13075afSPyun YongHyeon 	hlen = ip->ip_hl << 2;
1823f13075afSPyun YongHyeon 	pktlen -= sizeof(struct ether_header);
1824f13075afSPyun YongHyeon 	if (hlen < sizeof(struct ip))
1825f13075afSPyun YongHyeon 		return;
1826f13075afSPyun YongHyeon 	if (ntohs(ip->ip_len) < hlen)
1827f13075afSPyun YongHyeon 		return;
1828f13075afSPyun YongHyeon 	if (ntohs(ip->ip_len) != pktlen)
1829f13075afSPyun YongHyeon 		return;
1830f13075afSPyun YongHyeon 	if (ip->ip_off & htons(IP_MF | IP_OFFMASK))
1831f13075afSPyun YongHyeon 		return;	/* can't handle fragmented packet */
1832f13075afSPyun YongHyeon 
1833f13075afSPyun YongHyeon 	switch (ip->ip_p) {
1834f13075afSPyun YongHyeon 	case IPPROTO_TCP:
1835f13075afSPyun YongHyeon 		if (pktlen < (hlen + sizeof(struct tcphdr)))
1836f13075afSPyun YongHyeon 			return;
1837f13075afSPyun YongHyeon 		break;
1838f13075afSPyun YongHyeon 	case IPPROTO_UDP:
1839f13075afSPyun YongHyeon 		if (pktlen < (hlen + sizeof(struct udphdr)))
1840f13075afSPyun YongHyeon 			return;
1841f13075afSPyun YongHyeon 		uh = (struct udphdr *)((caddr_t)ip + hlen);
1842f13075afSPyun YongHyeon 		if (uh->uh_sum == 0)
1843f13075afSPyun YongHyeon 			return; /* no checksum */
1844f13075afSPyun YongHyeon 		break;
1845f13075afSPyun YongHyeon 	default:
1846f13075afSPyun YongHyeon 		return;
1847f13075afSPyun YongHyeon 	}
1848f13075afSPyun YongHyeon 	/* Extract computed checksum. */
1849f13075afSPyun YongHyeon 	csum = be16dec(mtod(m, char *) + pos);
1850f13075afSPyun YongHyeon 	/* checksum fixup for IP options */
1851f13075afSPyun YongHyeon 	len = hlen - sizeof(struct ip);
1852f13075afSPyun YongHyeon 	if (len > 0) {
1853f13075afSPyun YongHyeon 		opts = (uint16_t *)(ip + 1);
1854f13075afSPyun YongHyeon 		for (; len > 0; len -= sizeof(uint16_t), opts++) {
1855f13075afSPyun YongHyeon 			temp32 = csum - *opts;
1856f13075afSPyun YongHyeon 			temp32 = (temp32 >> 16) + (temp32 & 65535);
1857f13075afSPyun YongHyeon 			csum = temp32 & 65535;
1858f13075afSPyun YongHyeon 		}
1859f13075afSPyun YongHyeon 	}
1860f13075afSPyun YongHyeon 	m->m_pkthdr.csum_flags |= CSUM_DATA_VALID;
1861f13075afSPyun YongHyeon 	m->m_pkthdr.csum_data = csum;
1862f13075afSPyun YongHyeon }
1863f13075afSPyun YongHyeon 
18641abcdbd1SAttilio Rao static int
186541eb5ac3SMarcel Moolenaar fxp_intr_body(struct fxp_softc *sc, if_t ifp, uint8_t statack,
18664953bccaSNate Lawson     int count)
1867e4fc250cSLuigi Rizzo {
18682b5989e9SLuigi Rizzo 	struct mbuf *m;
1869b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
18702b5989e9SLuigi Rizzo 	struct fxp_rfa *rfa;
18712b5989e9SLuigi Rizzo 	int rnr = (statack & FXP_SCB_STATACK_RNR) ? 1 : 0;
18721abcdbd1SAttilio Rao 	int rx_npkts;
187360bb79ebSPyun YongHyeon 	uint16_t status;
18742b5989e9SLuigi Rizzo 
18751abcdbd1SAttilio Rao 	rx_npkts = 0;
187667fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
18771abcdbd1SAttilio Rao 
18782b5989e9SLuigi Rizzo 	if (rnr)
18790f1db1d6SMaxime Henrion 		sc->rnr++;
1880947e3815SIan Dowse #ifdef DEVICE_POLLING
1881947e3815SIan Dowse 	/* Pick up a deferred RNR condition if `count' ran out last time. */
1882947e3815SIan Dowse 	if (sc->flags & FXP_FLAG_DEFERRED_RNR) {
1883947e3815SIan Dowse 		sc->flags &= ~FXP_FLAG_DEFERRED_RNR;
1884947e3815SIan Dowse 		rnr = 1;
1885947e3815SIan Dowse 	}
1886947e3815SIan Dowse #endif
1887a17c678eSDavid Greenman 
1888a17c678eSDavid Greenman 	/*
18893114fdb4SDavid Greenman 	 * Free any finished transmit mbuf chains.
189006936301SBill Paul 	 *
189106936301SBill Paul 	 * Handle the CNA event likt a CXTNO event. It used to
189206936301SBill Paul 	 * be that this event (control unit not ready) was not
189306936301SBill Paul 	 * encountered, but it is now with the SMPng modifications.
189406936301SBill Paul 	 * The exact sequence of events that occur when the interface
189506936301SBill Paul 	 * is brought up are different now, and if this event
189606936301SBill Paul 	 * goes unhandled, the configuration/rxfilter setup sequence
189706936301SBill Paul 	 * can stall for several seconds. The result is that no
189806936301SBill Paul 	 * packets go out onto the wire for about 5 to 10 seconds
189906936301SBill Paul 	 * after the interface is ifconfig'ed for the first time.
19003114fdb4SDavid Greenman 	 */
19014e53f837SPyun YongHyeon 	if (statack & (FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA))
1902b2badf02SMaxime Henrion 		fxp_txeof(sc);
19033114fdb4SDavid Greenman 
19043114fdb4SDavid Greenman 	/*
19053114fdb4SDavid Greenman 	 * Try to start more packets transmitting.
19063114fdb4SDavid Greenman 	 */
190741eb5ac3SMarcel Moolenaar 	if (!if_sendq_empty(ifp))
19084953bccaSNate Lawson 		fxp_start_body(ifp);
19092b5989e9SLuigi Rizzo 
19102b5989e9SLuigi Rizzo 	/*
19112b5989e9SLuigi Rizzo 	 * Just return if nothing happened on the receive side.
19122b5989e9SLuigi Rizzo 	 */
1913947e3815SIan Dowse 	if (!rnr && (statack & FXP_SCB_STATACK_FR) == 0)
19141abcdbd1SAttilio Rao 		return (rx_npkts);
19152b5989e9SLuigi Rizzo 
19163114fdb4SDavid Greenman 	/*
1917a17c678eSDavid Greenman 	 * Process receiver interrupts. If a no-resource (RNR)
1918a17c678eSDavid Greenman 	 * condition exists, get whatever packets we can and
1919a17c678eSDavid Greenman 	 * re-start the receiver.
1920947e3815SIan Dowse 	 *
19212b5989e9SLuigi Rizzo 	 * When using polling, we do not process the list to completion,
19222b5989e9SLuigi Rizzo 	 * so when we get an RNR interrupt we must defer the restart
19232b5989e9SLuigi Rizzo 	 * until we hit the last buffer with the C bit set.
19242b5989e9SLuigi Rizzo 	 * If we run out of cycles and rfa_headm has the C bit set,
1925947e3815SIan Dowse 	 * record the pending RNR in the FXP_FLAG_DEFERRED_RNR flag so
1926947e3815SIan Dowse 	 * that the info will be used in the subsequent polling cycle.
1927a17c678eSDavid Greenman 	 */
19282b5989e9SLuigi Rizzo 	for (;;) {
1929b2badf02SMaxime Henrion 		rxp = sc->fxp_desc.rx_head;
1930b2badf02SMaxime Henrion 		m = rxp->rx_mbuf;
1931ba8c6fd5SDavid Greenman 		rfa = (struct fxp_rfa *)(m->m_ext.ext_buf +
1932ba8c6fd5SDavid Greenman 		    RFA_ALIGNMENT_FUDGE);
1933a2057a72SPyun YongHyeon 		bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
19344812aef5SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1935a17c678eSDavid Greenman 
1936e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING /* loop at most count times if count >=0 */
1937947e3815SIan Dowse 		if (count >= 0 && count-- == 0) {
1938947e3815SIan Dowse 			if (rnr) {
1939947e3815SIan Dowse 				/* Defer RNR processing until the next time. */
1940947e3815SIan Dowse 				sc->flags |= FXP_FLAG_DEFERRED_RNR;
1941947e3815SIan Dowse 				rnr = 0;
1942947e3815SIan Dowse 			}
19432b5989e9SLuigi Rizzo 			break;
1944947e3815SIan Dowse 		}
19452b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */
19462b5989e9SLuigi Rizzo 
194760bb79ebSPyun YongHyeon 		status = le16toh(rfa->rfa_status);
194860bb79ebSPyun YongHyeon 		if ((status & FXP_RFA_STATUS_C) == 0)
19492b5989e9SLuigi Rizzo 			break;
19502b5989e9SLuigi Rizzo 
1951f7a5f737SPyun YongHyeon 		if ((status & FXP_RFA_STATUS_RNR) != 0)
1952f7a5f737SPyun YongHyeon 			rnr++;
1953dfe61cf1SDavid Greenman 		/*
1954b2badf02SMaxime Henrion 		 * Advance head forward.
1955dfe61cf1SDavid Greenman 		 */
1956b2badf02SMaxime Henrion 		sc->fxp_desc.rx_head = rxp->rx_next;
1957a17c678eSDavid Greenman 
1958dfe61cf1SDavid Greenman 		/*
1959ba8c6fd5SDavid Greenman 		 * Add a new buffer to the receive chain.
1960ba8c6fd5SDavid Greenman 		 * If this fails, the old buffer is recycled
1961ba8c6fd5SDavid Greenman 		 * instead.
1962dfe61cf1SDavid Greenman 		 */
196385050421SPyun YongHyeon 		if (fxp_new_rfabuf(sc, rxp) == 0) {
1964aed53495SDavid Greenman 			int total_len;
1965a17c678eSDavid Greenman 
1966e8c8b728SJonathan Lemon 			/*
19672b5989e9SLuigi Rizzo 			 * Fetch packet length (the top 2 bits of
19682b5989e9SLuigi Rizzo 			 * actual_size are flags set by the controller
19692b5989e9SLuigi Rizzo 			 * upon completion), and drop the packet in case
19702b5989e9SLuigi Rizzo 			 * of bogus length or CRC errors.
1971e8c8b728SJonathan Lemon 			 */
1972bafb64afSMaxime Henrion 			total_len = le16toh(rfa->actual_size) & 0x3fff;
1973f13075afSPyun YongHyeon 			if ((sc->flags & FXP_FLAG_82559_RXCSUM) != 0 &&
197441eb5ac3SMarcel Moolenaar 			    (if_getcapenable(ifp) & IFCAP_RXCSUM) != 0) {
1975f13075afSPyun YongHyeon 				/* Adjust for appended checksum bytes. */
1976f13075afSPyun YongHyeon 				total_len -= 2;
1977f13075afSPyun YongHyeon 			}
1978991ae908SPyun YongHyeon 			if (total_len < (int)sizeof(struct ether_header) ||
1979f7a5f737SPyun YongHyeon 			    total_len > (MCLBYTES - RFA_ALIGNMENT_FUDGE -
1980f7a5f737SPyun YongHyeon 			    sc->rfa_size) ||
1981f7a5f737SPyun YongHyeon 			    status & (FXP_RFA_STATUS_CRC |
1982991ae908SPyun YongHyeon 			    FXP_RFA_STATUS_ALIGN | FXP_RFA_STATUS_OVERRUN)) {
1983e8c8b728SJonathan Lemon 				m_freem(m);
1984f7a5f737SPyun YongHyeon 				fxp_add_rfabuf(sc, rxp);
19852b5989e9SLuigi Rizzo 				continue;
1986e8c8b728SJonathan Lemon 			}
1987920b58e8SBrooks Davis 
19882e2de7f2SArchie Cobbs 			m->m_pkthdr.len = m->m_len = total_len;
198941eb5ac3SMarcel Moolenaar 			if_setrcvif(m, ifp);
1990673d9191SSam Leffler 
1991f13075afSPyun YongHyeon                         /* Do IP checksum checking. */
199241eb5ac3SMarcel Moolenaar 			if ((if_getcapenable(ifp) & IFCAP_RXCSUM) != 0)
1993f13075afSPyun YongHyeon 				fxp_rxcsum(sc, ifp, m, status, total_len);
199441eb5ac3SMarcel Moolenaar 			if ((if_getcapenable(ifp) & IFCAP_VLAN_HWTAGGING) != 0 &&
1995bd4fa9d9SPyun YongHyeon 			    (status & FXP_RFA_STATUS_VLAN) != 0) {
1996bd4fa9d9SPyun YongHyeon 				m->m_pkthdr.ether_vtag =
1997bd4fa9d9SPyun YongHyeon 				    ntohs(rfa->rfax_vlan_id);
1998bd4fa9d9SPyun YongHyeon 				m->m_flags |= M_VLANTAG;
1999bd4fa9d9SPyun YongHyeon 			}
200005fb8c3fSNate Lawson 			/*
200105fb8c3fSNate Lawson 			 * Drop locks before calling if_input() since it
200205fb8c3fSNate Lawson 			 * may re-enter fxp_start() in the netisr case.
200305fb8c3fSNate Lawson 			 * This would result in a lock reversal.  Better
200405fb8c3fSNate Lawson 			 * performance might be obtained by chaining all
200505fb8c3fSNate Lawson 			 * packets received, dropping the lock, and then
200605fb8c3fSNate Lawson 			 * calling if_input() on each one.
200705fb8c3fSNate Lawson 			 */
200805fb8c3fSNate Lawson 			FXP_UNLOCK(sc);
200941eb5ac3SMarcel Moolenaar 			if_input(ifp, m);
201005fb8c3fSNate Lawson 			FXP_LOCK(sc);
20111abcdbd1SAttilio Rao 			rx_npkts++;
201241eb5ac3SMarcel Moolenaar 			if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) == 0)
2013c109e385SPyun YongHyeon 				return (rx_npkts);
201485050421SPyun YongHyeon 		} else {
201585050421SPyun YongHyeon 			/* Reuse RFA and loaded DMA map. */
2016df360178SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1);
201785050421SPyun YongHyeon 			fxp_discard_rfabuf(sc, rxp);
2018a17c678eSDavid Greenman 		}
201985050421SPyun YongHyeon 		fxp_add_rfabuf(sc, rxp);
2020a17c678eSDavid Greenman 	}
20212b5989e9SLuigi Rizzo 	if (rnr) {
2022ba8c6fd5SDavid Greenman 		fxp_scb_wait(sc);
2023ba8c6fd5SDavid Greenman 		CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
2024b2badf02SMaxime Henrion 		    sc->fxp_desc.rx_head->rx_addr);
20252e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
2026a17c678eSDavid Greenman 	}
20271abcdbd1SAttilio Rao 	return (rx_npkts);
2028a17c678eSDavid Greenman }
2029a17c678eSDavid Greenman 
2030303b270bSEivind Eklund static void
20318da9c507SPyun YongHyeon fxp_update_stats(struct fxp_softc *sc)
2032a17c678eSDavid Greenman {
203341eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
2034a17c678eSDavid Greenman 	struct fxp_stats *sp = sc->fxp_stats;
20358da9c507SPyun YongHyeon 	struct fxp_hwstats *hsp;
20368da9c507SPyun YongHyeon 	uint32_t *status;
2037a17c678eSDavid Greenman 
20383212724cSJohn Baldwin 	FXP_LOCK_ASSERT(sc, MA_OWNED);
20398da9c507SPyun YongHyeon 
20408da9c507SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap,
20418da9c507SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
20428da9c507SPyun YongHyeon 	/* Update statistical counters. */
20438da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0)
20448da9c507SPyun YongHyeon 		status = &sp->completion_status;
20458da9c507SPyun YongHyeon 	else if (sc->revision >= FXP_REV_82558_A4)
20468da9c507SPyun YongHyeon 		status = (uint32_t *)&sp->tx_tco;
20478da9c507SPyun YongHyeon 	else
20488da9c507SPyun YongHyeon 		status = &sp->tx_pause;
20498da9c507SPyun YongHyeon 	if (*status == htole32(FXP_STATS_DR_COMPLETE)) {
20508da9c507SPyun YongHyeon 		hsp = &sc->fxp_hwstats;
20518da9c507SPyun YongHyeon 		hsp->tx_good += le32toh(sp->tx_good);
20528da9c507SPyun YongHyeon 		hsp->tx_maxcols += le32toh(sp->tx_maxcols);
20538da9c507SPyun YongHyeon 		hsp->tx_latecols += le32toh(sp->tx_latecols);
20548da9c507SPyun YongHyeon 		hsp->tx_underruns += le32toh(sp->tx_underruns);
20558da9c507SPyun YongHyeon 		hsp->tx_lostcrs += le32toh(sp->tx_lostcrs);
20568da9c507SPyun YongHyeon 		hsp->tx_deffered += le32toh(sp->tx_deffered);
20578da9c507SPyun YongHyeon 		hsp->tx_single_collisions += le32toh(sp->tx_single_collisions);
20588da9c507SPyun YongHyeon 		hsp->tx_multiple_collisions +=
20598da9c507SPyun YongHyeon 		    le32toh(sp->tx_multiple_collisions);
20608da9c507SPyun YongHyeon 		hsp->tx_total_collisions += le32toh(sp->tx_total_collisions);
20618da9c507SPyun YongHyeon 		hsp->rx_good += le32toh(sp->rx_good);
20628da9c507SPyun YongHyeon 		hsp->rx_crc_errors += le32toh(sp->rx_crc_errors);
20638da9c507SPyun YongHyeon 		hsp->rx_alignment_errors += le32toh(sp->rx_alignment_errors);
20648da9c507SPyun YongHyeon 		hsp->rx_rnr_errors += le32toh(sp->rx_rnr_errors);
20658da9c507SPyun YongHyeon 		hsp->rx_overrun_errors += le32toh(sp->rx_overrun_errors);
20668da9c507SPyun YongHyeon 		hsp->rx_cdt_errors += le32toh(sp->rx_cdt_errors);
20678da9c507SPyun YongHyeon 		hsp->rx_shortframes += le32toh(sp->rx_shortframes);
20688da9c507SPyun YongHyeon 		hsp->tx_pause += le32toh(sp->tx_pause);
20698da9c507SPyun YongHyeon 		hsp->rx_pause += le32toh(sp->rx_pause);
20708da9c507SPyun YongHyeon 		hsp->rx_controls += le32toh(sp->rx_controls);
20718da9c507SPyun YongHyeon 		hsp->tx_tco += le16toh(sp->tx_tco);
20728da9c507SPyun YongHyeon 		hsp->rx_tco += le16toh(sp->rx_tco);
20738da9c507SPyun YongHyeon 
2074df360178SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_OPACKETS, le32toh(sp->tx_good));
2075df360178SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_COLLISIONS,
2076df360178SGleb Smirnoff 		    le32toh(sp->tx_total_collisions));
2077397f9dfeSDavid Greenman 		if (sp->rx_good) {
2078df360178SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_IPACKETS,
2079df360178SGleb Smirnoff 			    le32toh(sp->rx_good));
2080397f9dfeSDavid Greenman 			sc->rx_idle_secs = 0;
208143d8b117SPyun YongHyeon 		} else if (sc->flags & FXP_FLAG_RXBUG) {
2082c8cc6fcaSDavid Greenman 			/*
2083c8cc6fcaSDavid Greenman 			 * Receiver's been idle for another second.
2084c8cc6fcaSDavid Greenman 			 */
2085397f9dfeSDavid Greenman 			sc->rx_idle_secs++;
2086397f9dfeSDavid Greenman 		}
2087df360178SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_IERRORS,
208883e6547dSMaxime Henrion 		    le32toh(sp->rx_crc_errors) +
208983e6547dSMaxime Henrion 		    le32toh(sp->rx_alignment_errors) +
209083e6547dSMaxime Henrion 		    le32toh(sp->rx_rnr_errors) +
209141eb5ac3SMarcel Moolenaar 		    le32toh(sp->rx_overrun_errors));
2092a17c678eSDavid Greenman 		/*
2093453130d9SPedro F. Giffuni 		 * If any transmit underruns occurred, bump up the transmit
2094f9be9005SDavid Greenman 		 * threshold by another 512 bytes (64 * 8).
2095f9be9005SDavid Greenman 		 */
2096f9be9005SDavid Greenman 		if (sp->tx_underruns) {
2097df360178SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_OERRORS,
2098df360178SGleb Smirnoff 			    le32toh(sp->tx_underruns));
2099f9be9005SDavid Greenman 			if (tx_threshold < 192)
2100f9be9005SDavid Greenman 				tx_threshold += 64;
2101f9be9005SDavid Greenman 		}
21028da9c507SPyun YongHyeon 		*status = 0;
21038da9c507SPyun YongHyeon 		bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap,
21048da9c507SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
21058da9c507SPyun YongHyeon 	}
21068da9c507SPyun YongHyeon }
21078da9c507SPyun YongHyeon 
21088da9c507SPyun YongHyeon /*
21098da9c507SPyun YongHyeon  * Update packet in/out/collision statistics. The i82557 doesn't
21108da9c507SPyun YongHyeon  * allow you to access these counters without doing a fairly
21118da9c507SPyun YongHyeon  * expensive DMA to get _all_ of the statistics it maintains, so
21128da9c507SPyun YongHyeon  * we do this operation here only once per second. The statistics
21138da9c507SPyun YongHyeon  * counters in the kernel are updated from the previous dump-stats
21148da9c507SPyun YongHyeon  * DMA and then a new dump-stats DMA is started. The on-chip
21158da9c507SPyun YongHyeon  * counters are zeroed when the DMA completes. If we can't start
21168da9c507SPyun YongHyeon  * the DMA immediately, we don't wait - we just prepare to read
21178da9c507SPyun YongHyeon  * them again next time.
21188da9c507SPyun YongHyeon  */
21198da9c507SPyun YongHyeon static void
21208da9c507SPyun YongHyeon fxp_tick(void *xsc)
21218da9c507SPyun YongHyeon {
21228da9c507SPyun YongHyeon 	struct fxp_softc *sc = xsc;
212341eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
21248da9c507SPyun YongHyeon 
21258da9c507SPyun YongHyeon 	FXP_LOCK_ASSERT(sc, MA_OWNED);
21268da9c507SPyun YongHyeon 
21278da9c507SPyun YongHyeon 	/* Update statistical counters. */
21288da9c507SPyun YongHyeon 	fxp_update_stats(sc);
21294953bccaSNate Lawson 
2130397f9dfeSDavid Greenman 	/*
2131c8cc6fcaSDavid Greenman 	 * Release any xmit buffers that have completed DMA. This isn't
2132c8cc6fcaSDavid Greenman 	 * strictly necessary to do here, but it's advantagous for mbufs
2133c8cc6fcaSDavid Greenman 	 * with external storage to be released in a timely manner rather
2134c8cc6fcaSDavid Greenman 	 * than being defered for a potentially long time. This limits
2135c8cc6fcaSDavid Greenman 	 * the delay to a maximum of one second.
2136c8cc6fcaSDavid Greenman 	 */
2137b2badf02SMaxime Henrion 	fxp_txeof(sc);
2138b2badf02SMaxime Henrion 
2139c8cc6fcaSDavid Greenman 	/*
2140397f9dfeSDavid Greenman 	 * If we haven't received any packets in FXP_MAC_RX_IDLE seconds,
2141397f9dfeSDavid Greenman 	 * then assume the receiver has locked up and attempt to clear
2142397f9dfeSDavid Greenman 	 * the condition by reprogramming the multicast filter. This is
2143397f9dfeSDavid Greenman 	 * a work-around for a bug in the 82557 where the receiver locks
2144453130d9SPedro F. Giffuni 	 * up if it gets certain types of garbage in the synchronization
2145397f9dfeSDavid Greenman 	 * bits prior to the packet header. This bug is supposed to only
2146397f9dfeSDavid Greenman 	 * occur in 10Mbps mode, but has been seen to occur in 100Mbps
2147397f9dfeSDavid Greenman 	 * mode as well (perhaps due to a 10/100 speed transition).
2148397f9dfeSDavid Greenman 	 */
2149397f9dfeSDavid Greenman 	if (sc->rx_idle_secs > FXP_MAX_RX_IDLE) {
2150397f9dfeSDavid Greenman 		sc->rx_idle_secs = 0;
215141eb5ac3SMarcel Moolenaar 		if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0) {
215241eb5ac3SMarcel Moolenaar 			if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
21531845b5c3SMarius Strobl 			fxp_init_body(sc, 1);
21545506afefSPyun YongHyeon 		}
21556b24912cSPyun YongHyeon 		return;
2156397f9dfeSDavid Greenman 	}
2157f9be9005SDavid Greenman 	/*
21583ba65732SDavid Greenman 	 * If there is no pending command, start another stats
21593ba65732SDavid Greenman 	 * dump. Otherwise punt for now.
2160a17c678eSDavid Greenman 	 */
2161397f9dfeSDavid Greenman 	if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) {
2162a17c678eSDavid Greenman 		/*
2163397f9dfeSDavid Greenman 		 * Start another stats dump.
2164a17c678eSDavid Greenman 		 */
21652e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET);
2166dfe61cf1SDavid Greenman 	}
2167f7788e8eSJonathan Lemon 	if (sc->miibus != NULL)
2168f7788e8eSJonathan Lemon 		mii_tick(device_get_softc(sc->miibus));
21694953bccaSNate Lawson 
2170a17c678eSDavid Greenman 	/*
217116f1e614SRuslan Ermilov 	 * Check that chip hasn't hung.
2172df79d527SGleb Smirnoff 	 */
2173df79d527SGleb Smirnoff 	fxp_watchdog(sc);
2174df79d527SGleb Smirnoff 
2175df79d527SGleb Smirnoff 	/*
2176a17c678eSDavid Greenman 	 * Schedule another timeout one second from now.
2177a17c678eSDavid Greenman 	 */
217845276e4aSSam Leffler 	callout_reset(&sc->stat_ch, hz, fxp_tick, sc);
2179a17c678eSDavid Greenman }
2180a17c678eSDavid Greenman 
2181a17c678eSDavid Greenman /*
2182a17c678eSDavid Greenman  * Stop the interface. Cancels the statistics updater and resets
2183a17c678eSDavid Greenman  * the interface.
2184a17c678eSDavid Greenman  */
2185a17c678eSDavid Greenman static void
2186f7788e8eSJonathan Lemon fxp_stop(struct fxp_softc *sc)
2187a17c678eSDavid Greenman {
218841eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
2189b2badf02SMaxime Henrion 	struct fxp_tx *txp;
21903ba65732SDavid Greenman 	int i;
2191a17c678eSDavid Greenman 
219241eb5ac3SMarcel Moolenaar 	if_setdrvflagbits(ifp, 0, (IFF_DRV_RUNNING | IFF_DRV_OACTIVE));
2193df79d527SGleb Smirnoff 	sc->watchdog_timer = 0;
21947dced78aSDavid Greenman 
2195a17c678eSDavid Greenman 	/*
2196a17c678eSDavid Greenman 	 * Cancel stats updater.
2197a17c678eSDavid Greenman 	 */
219845276e4aSSam Leffler 	callout_stop(&sc->stat_ch);
21993ba65732SDavid Greenman 
22003ba65732SDavid Greenman 	/*
22017137cea0SPyun YongHyeon 	 * Preserve PCI configuration, configure, IA/multicast
22027137cea0SPyun YongHyeon 	 * setup and put RU and CU into idle state.
22033ba65732SDavid Greenman 	 */
22047137cea0SPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
220572a32a26SJonathan Lemon 	DELAY(50);
22067137cea0SPyun YongHyeon 	/* Disable interrupts. */
22077137cea0SPyun YongHyeon 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
2208a17c678eSDavid Greenman 
22098da9c507SPyun YongHyeon 	fxp_update_stats(sc);
22108da9c507SPyun YongHyeon 
22113ba65732SDavid Greenman 	/*
22123ba65732SDavid Greenman 	 * Release any xmit buffers.
22133ba65732SDavid Greenman 	 */
2214b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_list;
2215da91462dSDavid Greenman 	for (i = 0; i < FXP_NTXCB; i++) {
2216b2badf02SMaxime Henrion 		if (txp[i].tx_mbuf != NULL) {
2217a2057a72SPyun YongHyeon 			bus_dmamap_sync(sc->fxp_txmtag, txp[i].tx_map,
2218b2badf02SMaxime Henrion 			    BUS_DMASYNC_POSTWRITE);
2219*90b45a32SPyun YongHyeon 			bus_dmamap_unload(sc->fxp_txmtag, txp[i].tx_map);
2220b2badf02SMaxime Henrion 			m_freem(txp[i].tx_mbuf);
2221b2badf02SMaxime Henrion 			txp[i].tx_mbuf = NULL;
2222c8bca6dcSBill Paul 			/* clear this to reset csum offload bits */
2223b2badf02SMaxime Henrion 			txp[i].tx_cb->tbd[0].tb_addr = 0;
2224da91462dSDavid Greenman 		}
2225da91462dSDavid Greenman 	}
2226a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
2227a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
22283ba65732SDavid Greenman 	sc->tx_queued = 0;
2229a17c678eSDavid Greenman }
2230a17c678eSDavid Greenman 
2231a17c678eSDavid Greenman /*
2232a17c678eSDavid Greenman  * Watchdog/transmission transmit timeout handler. Called when a
2233a17c678eSDavid Greenman  * transmission is started on the interface, but no interrupt is
2234a17c678eSDavid Greenman  * received before the timeout. This usually indicates that the
2235a17c678eSDavid Greenman  * card has wedged for some reason.
2236a17c678eSDavid Greenman  */
2237a17c678eSDavid Greenman static void
2238df79d527SGleb Smirnoff fxp_watchdog(struct fxp_softc *sc)
2239a17c678eSDavid Greenman {
224041eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
2241ba8c6fd5SDavid Greenman 
2242df79d527SGleb Smirnoff 	FXP_LOCK_ASSERT(sc, MA_OWNED);
2243df79d527SGleb Smirnoff 
2244df79d527SGleb Smirnoff 	if (sc->watchdog_timer == 0 || --sc->watchdog_timer)
2245df79d527SGleb Smirnoff 		return;
2246df79d527SGleb Smirnoff 
2247f7788e8eSJonathan Lemon 	device_printf(sc->dev, "device timeout\n");
2248df360178SGleb Smirnoff 	if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
2249a17c678eSDavid Greenman 
225041eb5ac3SMarcel Moolenaar 	if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
22511845b5c3SMarius Strobl 	fxp_init_body(sc, 1);
2252a17c678eSDavid Greenman }
2253a17c678eSDavid Greenman 
22544953bccaSNate Lawson /*
22554953bccaSNate Lawson  * Acquire locks and then call the real initialization function.  This
22564953bccaSNate Lawson  * is necessary because ether_ioctl() calls if_init() and this would
22574953bccaSNate Lawson  * result in mutex recursion if the mutex was held.
22584953bccaSNate Lawson  */
2259a17c678eSDavid Greenman static void
2260f7788e8eSJonathan Lemon fxp_init(void *xsc)
2261a17c678eSDavid Greenman {
2262fb583156SDavid Greenman 	struct fxp_softc *sc = xsc;
22634953bccaSNate Lawson 
22644953bccaSNate Lawson 	FXP_LOCK(sc);
22651845b5c3SMarius Strobl 	fxp_init_body(sc, 1);
22664953bccaSNate Lawson 	FXP_UNLOCK(sc);
22674953bccaSNate Lawson }
22684953bccaSNate Lawson 
22694953bccaSNate Lawson /*
22704953bccaSNate Lawson  * Perform device initialization. This routine must be called with the
22714953bccaSNate Lawson  * softc lock held.
22724953bccaSNate Lawson  */
22734953bccaSNate Lawson static void
22741845b5c3SMarius Strobl fxp_init_body(struct fxp_softc *sc, int setmedia)
22754953bccaSNate Lawson {
227641eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
22771845b5c3SMarius Strobl 	struct mii_data *mii;
2278a17c678eSDavid Greenman 	struct fxp_cb_config *cbp;
2279a17c678eSDavid Greenman 	struct fxp_cb_ias *cb_ias;
2280b2badf02SMaxime Henrion 	struct fxp_cb_tx *tcbp;
2281b2badf02SMaxime Henrion 	struct fxp_tx *txp;
22823212724cSJohn Baldwin 	int i, prm;
2283a17c678eSDavid Greenman 
228467fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
22855506afefSPyun YongHyeon 
228641eb5ac3SMarcel Moolenaar 	if (if_getdrvflags(ifp) & IFF_DRV_RUNNING)
22875506afefSPyun YongHyeon 		return;
22885506afefSPyun YongHyeon 
2289a17c678eSDavid Greenman 	/*
22903ba65732SDavid Greenman 	 * Cancel any pending I/O
2291a17c678eSDavid Greenman 	 */
22923ba65732SDavid Greenman 	fxp_stop(sc);
2293a17c678eSDavid Greenman 
22947137cea0SPyun YongHyeon 	/*
22957137cea0SPyun YongHyeon 	 * Issue software reset, which also unloads the microcode.
22967137cea0SPyun YongHyeon 	 */
22977137cea0SPyun YongHyeon 	sc->flags &= ~FXP_FLAG_UCODE;
22987137cea0SPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET);
22997137cea0SPyun YongHyeon 	DELAY(50);
23007137cea0SPyun YongHyeon 
230141eb5ac3SMarcel Moolenaar 	prm = (if_getflags(ifp) & IFF_PROMISC) ? 1 : 0;
2302a17c678eSDavid Greenman 
2303a17c678eSDavid Greenman 	/*
2304a17c678eSDavid Greenman 	 * Initialize base of CBL and RFA memory. Loading with zero
2305a17c678eSDavid Greenman 	 * sets it up for regular linear addressing.
2306a17c678eSDavid Greenman 	 */
2307ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0);
23082e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE);
2309a17c678eSDavid Greenman 
2310ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
23112e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE);
2312a17c678eSDavid Greenman 
2313a17c678eSDavid Greenman 	/*
2314a17c678eSDavid Greenman 	 * Initialize base of dump-stats buffer.
2315a17c678eSDavid Greenman 	 */
2316ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
23178da9c507SPyun YongHyeon 	bzero(sc->fxp_stats, sizeof(struct fxp_stats));
23188da9c507SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap,
23198da9c507SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2320b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->stats_addr);
23212e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR);
2322a17c678eSDavid Greenman 
2323a17c678eSDavid Greenman 	/*
232472a32a26SJonathan Lemon 	 * Attempt to load microcode if requested.
2325b96ad4b2SPyun YongHyeon 	 * For ICH based controllers do not load microcode.
232672a32a26SJonathan Lemon 	 */
2327b96ad4b2SPyun YongHyeon 	if (sc->ident->ich == 0) {
232841eb5ac3SMarcel Moolenaar 		if (if_getflags(ifp) & IFF_LINK0 &&
2329b96ad4b2SPyun YongHyeon 		    (sc->flags & FXP_FLAG_UCODE) == 0)
233072a32a26SJonathan Lemon 			fxp_load_ucode(sc);
2331b96ad4b2SPyun YongHyeon 	}
233272a32a26SJonathan Lemon 
233372a32a26SJonathan Lemon 	/*
23346b24912cSPyun YongHyeon 	 * Set IFF_ALLMULTI status. It's needed in configure action
23356b24912cSPyun YongHyeon 	 * command.
233609882363SJonathan Lemon 	 */
23376b24912cSPyun YongHyeon 	fxp_mc_addrs(sc);
233809882363SJonathan Lemon 
233909882363SJonathan Lemon 	/*
2340a17c678eSDavid Greenman 	 * We temporarily use memory that contains the TxCB list to
2341a17c678eSDavid Greenman 	 * construct the config CB. The TxCB list memory is rebuilt
2342a17c678eSDavid Greenman 	 * later.
2343a17c678eSDavid Greenman 	 */
2344b2badf02SMaxime Henrion 	cbp = (struct fxp_cb_config *)sc->fxp_desc.cbl_list;
2345a17c678eSDavid Greenman 
2346a17c678eSDavid Greenman 	/*
2347a17c678eSDavid Greenman 	 * This bcopy is kind of disgusting, but there are a bunch of must be
2348a17c678eSDavid Greenman 	 * zero and must be one bits in this structure and this is the easiest
2349a17c678eSDavid Greenman 	 * way to initialize them all to proper values.
2350a17c678eSDavid Greenman 	 */
2351b2badf02SMaxime Henrion 	bcopy(fxp_cb_config_template, cbp, sizeof(fxp_cb_config_template));
2352a17c678eSDavid Greenman 
2353a17c678eSDavid Greenman 	cbp->cb_status =	0;
235483e6547dSMaxime Henrion 	cbp->cb_command =	htole16(FXP_CB_COMMAND_CONFIG |
235583e6547dSMaxime Henrion 	    FXP_CB_COMMAND_EL);
235683e6547dSMaxime Henrion 	cbp->link_addr =	0xffffffff;	/* (no) next command */
23572c6c0947SMaxime Henrion 	cbp->byte_count =	sc->flags & FXP_FLAG_EXT_RFA ? 32 : 22;
2358001696daSDavid Greenman 	cbp->rx_fifo_limit =	8;	/* rx fifo threshold (32 bytes) */
2359001696daSDavid Greenman 	cbp->tx_fifo_limit =	0;	/* tx fifo threshold (0 bytes) */
2360a17c678eSDavid Greenman 	cbp->adaptive_ifs =	0;	/* (no) adaptive interframe spacing */
2361f7788e8eSJonathan Lemon 	cbp->mwi_enable =	sc->flags & FXP_FLAG_MWI_ENABLE ? 1 : 0;
2362f7788e8eSJonathan Lemon 	cbp->type_enable =	0;	/* actually reserved */
2363f7788e8eSJonathan Lemon 	cbp->read_align_en =	sc->flags & FXP_FLAG_READ_ALIGN ? 1 : 0;
2364f7788e8eSJonathan Lemon 	cbp->end_wr_on_cl =	sc->flags & FXP_FLAG_WRITE_ALIGN ? 1 : 0;
2365001696daSDavid Greenman 	cbp->rx_dma_bytecount =	0;	/* (no) rx DMA max */
2366001696daSDavid Greenman 	cbp->tx_dma_bytecount =	0;	/* (no) tx DMA max */
2367f7788e8eSJonathan Lemon 	cbp->dma_mbce =		0;	/* (disable) dma max counters */
2368a17c678eSDavid Greenman 	cbp->late_scb =		0;	/* (don't) defer SCB update */
2369f7788e8eSJonathan Lemon 	cbp->direct_dma_dis =	1;	/* disable direct rcv dma mode */
2370f7788e8eSJonathan Lemon 	cbp->tno_int_or_tco_en =0;	/* (disable) tx not okay interrupt */
23713114fdb4SDavid Greenman 	cbp->ci_int =		1;	/* interrupt on CU idle */
2372f7788e8eSJonathan Lemon 	cbp->ext_txcb_dis = 	sc->flags & FXP_FLAG_EXT_TXCB ? 0 : 1;
2373f7788e8eSJonathan Lemon 	cbp->ext_stats_dis = 	1;	/* disable extended counters */
2374f7788e8eSJonathan Lemon 	cbp->keep_overrun_rx = 	0;	/* don't pass overrun frames to host */
23758ef1f631SYaroslav Tykhiy 	cbp->save_bf =		sc->flags & FXP_FLAG_SAVE_BAD ? 1 : prm;
2376a17c678eSDavid Greenman 	cbp->disc_short_rx =	!prm;	/* discard short packets */
2377f7788e8eSJonathan Lemon 	cbp->underrun_retry =	1;	/* retry mode (once) on DMA underrun */
2378f7788e8eSJonathan Lemon 	cbp->two_frames =	0;	/* do not limit FIFO to 2 frames */
2379c21e84e4SPyun YongHyeon 	cbp->dyn_tbd =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2380c8bca6dcSBill Paul 	cbp->ext_rfa =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2381f7788e8eSJonathan Lemon 	cbp->mediatype =	sc->flags & FXP_FLAG_SERIAL_MEDIA ? 0 : 1;
2382f7788e8eSJonathan Lemon 	cbp->csma_dis =		0;	/* (don't) disable link */
2383f13075afSPyun YongHyeon 	cbp->tcp_udp_cksum =	((sc->flags & FXP_FLAG_82559_RXCSUM) != 0 &&
238441eb5ac3SMarcel Moolenaar 	    (if_getcapenable(ifp) & IFCAP_RXCSUM) != 0) ? 1 : 0;
2385f7788e8eSJonathan Lemon 	cbp->vlan_tco =		0;	/* (don't) enable vlan wakeup */
2386f7788e8eSJonathan Lemon 	cbp->link_wake_en =	0;	/* (don't) assert PME# on link change */
2387f7788e8eSJonathan Lemon 	cbp->arp_wake_en =	0;	/* (don't) assert PME# on arp */
2388f7788e8eSJonathan Lemon 	cbp->mc_wake_en =	0;	/* (don't) enable PME# on mcmatch */
2389a17c678eSDavid Greenman 	cbp->nsai =		1;	/* (don't) disable source addr insert */
2390a17c678eSDavid Greenman 	cbp->preamble_length =	2;	/* (7 byte) preamble */
2391a17c678eSDavid Greenman 	cbp->loopback =		0;	/* (don't) loopback */
2392a17c678eSDavid Greenman 	cbp->linear_priority =	0;	/* (normal CSMA/CD operation) */
2393a17c678eSDavid Greenman 	cbp->linear_pri_mode =	0;	/* (wait after xmit only) */
2394a17c678eSDavid Greenman 	cbp->interfrm_spacing =	6;	/* (96 bits of) interframe spacing */
2395a17c678eSDavid Greenman 	cbp->promiscuous =	prm;	/* promiscuous mode */
2396a17c678eSDavid Greenman 	cbp->bcast_disable =	0;	/* (don't) disable broadcasts */
2397f7788e8eSJonathan Lemon 	cbp->wait_after_win =	0;	/* (don't) enable modified backoff alg*/
2398f7788e8eSJonathan Lemon 	cbp->ignore_ul =	0;	/* consider U/L bit in IA matching */
2399f7788e8eSJonathan Lemon 	cbp->crc16_en =		0;	/* (don't) enable crc-16 algorithm */
2400f7788e8eSJonathan Lemon 	cbp->crscdt =		sc->flags & FXP_FLAG_SERIAL_MEDIA ? 1 : 0;
2401f7788e8eSJonathan Lemon 
2402a17c678eSDavid Greenman 	cbp->stripping =	!prm;	/* truncate rx packet to byte count */
2403a17c678eSDavid Greenman 	cbp->padding =		1;	/* (do) pad short tx packets */
2404a17c678eSDavid Greenman 	cbp->rcv_crc_xfer =	0;	/* (don't) xfer CRC to host */
2405f7788e8eSJonathan Lemon 	cbp->long_rx_en =	sc->flags & FXP_FLAG_LONG_PKT_EN ? 1 : 0;
2406f7788e8eSJonathan Lemon 	cbp->ia_wake_en =	0;	/* (don't) wake up on address match */
24077137cea0SPyun YongHyeon 	cbp->magic_pkt_dis =	sc->flags & FXP_FLAG_WOL ? 0 : 1;
2408a17c678eSDavid Greenman 	cbp->force_fdx =	0;	/* (don't) force full duplex */
24093ba65732SDavid Greenman 	cbp->fdx_pin_en =	1;	/* (enable) FDX# pin */
2410a17c678eSDavid Greenman 	cbp->multi_ia =		0;	/* (don't) accept multiple IAs */
241141eb5ac3SMarcel Moolenaar 	cbp->mc_all =		if_getflags(ifp) & IFF_ALLMULTI ? 1 : prm;
2412c8bca6dcSBill Paul 	cbp->gamla_rx =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2413bd4fa9d9SPyun YongHyeon 	cbp->vlan_strip_en =	((sc->flags & FXP_FLAG_EXT_RFA) != 0 &&
241441eb5ac3SMarcel Moolenaar 	    (if_getcapenable(ifp) & IFCAP_VLAN_HWTAGGING) != 0) ? 1 : 0;
2415a17c678eSDavid Greenman 
24161845b5c3SMarius Strobl 	if (sc->revision == FXP_REV_82557) {
24173bd07cfdSJonathan Lemon 		/*
24183bd07cfdSJonathan Lemon 		 * The 82557 has no hardware flow control, the values
24193bd07cfdSJonathan Lemon 		 * below are the defaults for the chip.
24203bd07cfdSJonathan Lemon 		 */
24213bd07cfdSJonathan Lemon 		cbp->fc_delay_lsb =	0;
24223bd07cfdSJonathan Lemon 		cbp->fc_delay_msb =	0x40;
24233bd07cfdSJonathan Lemon 		cbp->pri_fc_thresh =	3;
24243bd07cfdSJonathan Lemon 		cbp->tx_fc_dis =	0;
24253bd07cfdSJonathan Lemon 		cbp->rx_fc_restop =	0;
24263bd07cfdSJonathan Lemon 		cbp->rx_fc_restart =	0;
24273bd07cfdSJonathan Lemon 		cbp->fc_filter =	0;
24283bd07cfdSJonathan Lemon 		cbp->pri_fc_loc =	1;
24293bd07cfdSJonathan Lemon 	} else {
24301845b5c3SMarius Strobl 		/* Set pause RX FIFO threshold to 1KB. */
24311845b5c3SMarius Strobl 		CSR_WRITE_1(sc, FXP_CSR_FC_THRESH, 1);
24321845b5c3SMarius Strobl 		/* Set pause time. */
24331845b5c3SMarius Strobl 		cbp->fc_delay_lsb =	0xff;
24341845b5c3SMarius Strobl 		cbp->fc_delay_msb =	0xff;
24353bd07cfdSJonathan Lemon 		cbp->pri_fc_thresh =	3;
24361845b5c3SMarius Strobl 		mii = device_get_softc(sc->miibus);
24371845b5c3SMarius Strobl 		if ((IFM_OPTIONS(mii->mii_media_active) &
24381845b5c3SMarius Strobl 		    IFM_ETH_TXPAUSE) != 0)
24391845b5c3SMarius Strobl 			/* enable transmit FC */
24401845b5c3SMarius Strobl 			cbp->tx_fc_dis = 0;
24411845b5c3SMarius Strobl 		else
24421845b5c3SMarius Strobl 			/* disable transmit FC */
24431845b5c3SMarius Strobl 			cbp->tx_fc_dis = 1;
24441845b5c3SMarius Strobl 		if ((IFM_OPTIONS(mii->mii_media_active) &
24451845b5c3SMarius Strobl 		    IFM_ETH_RXPAUSE) != 0) {
24461845b5c3SMarius Strobl 			/* enable FC restart/restop frames */
24471845b5c3SMarius Strobl 			cbp->rx_fc_restart = 1;
24481845b5c3SMarius Strobl 			cbp->rx_fc_restop = 1;
24491845b5c3SMarius Strobl 		} else {
24501845b5c3SMarius Strobl 			/* disable FC restart/restop frames */
24511845b5c3SMarius Strobl 			cbp->rx_fc_restart = 0;
24521845b5c3SMarius Strobl 			cbp->rx_fc_restop = 0;
24531845b5c3SMarius Strobl 		}
24543bd07cfdSJonathan Lemon 		cbp->fc_filter =	!prm;	/* drop FC frames to host */
24553bd07cfdSJonathan Lemon 		cbp->pri_fc_loc =	1;	/* FC pri location (byte31) */
24563bd07cfdSJonathan Lemon 	}
24573bd07cfdSJonathan Lemon 
24588da9c507SPyun YongHyeon 	/* Enable 82558 and 82559 extended statistics functionality. */
24598da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4) {
24608da9c507SPyun YongHyeon 		if (sc->revision >= FXP_REV_82559_A0) {
24618da9c507SPyun YongHyeon 			/*
24628da9c507SPyun YongHyeon 			 * Extend configuration table size to 32
24638da9c507SPyun YongHyeon 			 * to include TCO configuration.
24648da9c507SPyun YongHyeon 			 */
24658da9c507SPyun YongHyeon 			cbp->byte_count = 32;
24668da9c507SPyun YongHyeon 			cbp->ext_stats_dis = 1;
24678da9c507SPyun YongHyeon 			/* Enable TCO stats. */
24688da9c507SPyun YongHyeon 			cbp->tno_int_or_tco_en = 1;
24698da9c507SPyun YongHyeon 			cbp->gamla_rx = 1;
24708da9c507SPyun YongHyeon 		} else
24718da9c507SPyun YongHyeon 			cbp->ext_stats_dis = 0;
24728da9c507SPyun YongHyeon 	}
24738da9c507SPyun YongHyeon 
2474a17c678eSDavid Greenman 	/*
2475a17c678eSDavid Greenman 	 * Start the config command/DMA.
2476a17c678eSDavid Greenman 	 */
2477ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
24785986d0d2SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
24795986d0d2SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2480b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
24812e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2482a17c678eSDavid Greenman 	/* ...and wait for it to complete. */
2483209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map);
2484a17c678eSDavid Greenman 
2485a17c678eSDavid Greenman 	/*
2486a17c678eSDavid Greenman 	 * Now initialize the station address. Temporarily use the TxCB
2487a17c678eSDavid Greenman 	 * memory area like we did above for the config CB.
2488a17c678eSDavid Greenman 	 */
2489b2badf02SMaxime Henrion 	cb_ias = (struct fxp_cb_ias *)sc->fxp_desc.cbl_list;
2490a17c678eSDavid Greenman 	cb_ias->cb_status = 0;
249183e6547dSMaxime Henrion 	cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL);
249283e6547dSMaxime Henrion 	cb_ias->link_addr = 0xffffffff;
249341eb5ac3SMarcel Moolenaar 	bcopy(if_getlladdr(sc->ifp), cb_ias->macaddr, ETHER_ADDR_LEN);
2494a17c678eSDavid Greenman 
2495a17c678eSDavid Greenman 	/*
2496a17c678eSDavid Greenman 	 * Start the IAS (Individual Address Setup) command/DMA.
2497a17c678eSDavid Greenman 	 */
2498ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
24995986d0d2SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
25005986d0d2SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
25016b24912cSPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
25022e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2503a17c678eSDavid Greenman 	/* ...and wait for it to complete. */
2504209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cb_ias->cb_status, sc->cbl_tag, sc->cbl_map);
2505a17c678eSDavid Greenman 
2506a17c678eSDavid Greenman 	/*
25076b24912cSPyun YongHyeon 	 * Initialize the multicast address list.
25086b24912cSPyun YongHyeon 	 */
25096b24912cSPyun YongHyeon 	fxp_mc_setup(sc);
25106b24912cSPyun YongHyeon 
25116b24912cSPyun YongHyeon 	/*
2512a17c678eSDavid Greenman 	 * Initialize transmit control block (TxCB) list.
2513a17c678eSDavid Greenman 	 */
2514b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_list;
2515b2badf02SMaxime Henrion 	tcbp = sc->fxp_desc.cbl_list;
2516b2badf02SMaxime Henrion 	bzero(tcbp, FXP_TXCB_SZ);
2517a17c678eSDavid Greenman 	for (i = 0; i < FXP_NTXCB; i++) {
2518b2badf02SMaxime Henrion 		txp[i].tx_mbuf = NULL;
251983e6547dSMaxime Henrion 		tcbp[i].cb_status = htole16(FXP_CB_STATUS_C | FXP_CB_STATUS_OK);
252083e6547dSMaxime Henrion 		tcbp[i].cb_command = htole16(FXP_CB_COMMAND_NOP);
252183e6547dSMaxime Henrion 		tcbp[i].link_addr = htole32(sc->fxp_desc.cbl_addr +
252283e6547dSMaxime Henrion 		    (((i + 1) & FXP_TXCB_MASK) * sizeof(struct fxp_cb_tx)));
25233bd07cfdSJonathan Lemon 		if (sc->flags & FXP_FLAG_EXT_TXCB)
2524b2badf02SMaxime Henrion 			tcbp[i].tbd_array_addr =
252583e6547dSMaxime Henrion 			    htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[2]));
25263bd07cfdSJonathan Lemon 		else
2527b2badf02SMaxime Henrion 			tcbp[i].tbd_array_addr =
252883e6547dSMaxime Henrion 			    htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[0]));
2529b2badf02SMaxime Henrion 		txp[i].tx_next = &txp[(i + 1) & FXP_TXCB_MASK];
2530a17c678eSDavid Greenman 	}
2531a17c678eSDavid Greenman 	/*
2532397f9dfeSDavid Greenman 	 * Set the suspend flag on the first TxCB and start the control
2533a17c678eSDavid Greenman 	 * unit. It will execute the NOP and then suspend.
2534a17c678eSDavid Greenman 	 */
253583e6547dSMaxime Henrion 	tcbp->cb_command = htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S);
2536a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
2537a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2538b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp;
2539397f9dfeSDavid Greenman 	sc->tx_queued = 1;
2540a17c678eSDavid Greenman 
2541ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
25426b24912cSPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
25432e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2544a17c678eSDavid Greenman 
2545a17c678eSDavid Greenman 	/*
2546a17c678eSDavid Greenman 	 * Initialize receiver buffer area - RFA.
2547a17c678eSDavid Greenman 	 */
2548ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
2549b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.rx_head->rx_addr);
25502e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
2551a17c678eSDavid Greenman 
25521845b5c3SMarius Strobl 	if (sc->miibus != NULL && setmedia != 0)
2553f7788e8eSJonathan Lemon 		mii_mediachg(device_get_softc(sc->miibus));
2554dccee1a1SDavid Greenman 
255541eb5ac3SMarcel Moolenaar 	if_setdrvflagbits(ifp, IFF_DRV_RUNNING, IFF_DRV_OACTIVE);
2556e8c8b728SJonathan Lemon 
2557e8c8b728SJonathan Lemon 	/*
2558e8c8b728SJonathan Lemon 	 * Enable interrupts.
2559e8c8b728SJonathan Lemon 	 */
25602b5989e9SLuigi Rizzo #ifdef DEVICE_POLLING
25612b5989e9SLuigi Rizzo 	/*
25622b5989e9SLuigi Rizzo 	 * ... but only do that if we are not polling. And because (presumably)
25632b5989e9SLuigi Rizzo 	 * the default is interrupts on, we need to disable them explicitly!
25642b5989e9SLuigi Rizzo 	 */
256541eb5ac3SMarcel Moolenaar 	if (if_getcapenable(ifp) & IFCAP_POLLING )
25662b5989e9SLuigi Rizzo 		CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
25672b5989e9SLuigi Rizzo 	else
25682b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */
2569e8c8b728SJonathan Lemon 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0);
2570a17c678eSDavid Greenman 
2571a17c678eSDavid Greenman 	/*
2572a17c678eSDavid Greenman 	 * Start stats updater.
2573a17c678eSDavid Greenman 	 */
257445276e4aSSam Leffler 	callout_reset(&sc->stat_ch, hz, fxp_tick, sc);
2575f7788e8eSJonathan Lemon }
2576f7788e8eSJonathan Lemon 
2577f7788e8eSJonathan Lemon static int
257841eb5ac3SMarcel Moolenaar fxp_serial_ifmedia_upd(if_t ifp)
2579f7788e8eSJonathan Lemon {
2580f7788e8eSJonathan Lemon 
2581f7788e8eSJonathan Lemon 	return (0);
2582a17c678eSDavid Greenman }
2583a17c678eSDavid Greenman 
2584303b270bSEivind Eklund static void
258541eb5ac3SMarcel Moolenaar fxp_serial_ifmedia_sts(if_t ifp, struct ifmediareq *ifmr)
2586ba8c6fd5SDavid Greenman {
2587ba8c6fd5SDavid Greenman 
2588f7788e8eSJonathan Lemon 	ifmr->ifm_active = IFM_ETHER|IFM_MANUAL;
2589ba8c6fd5SDavid Greenman }
2590ba8c6fd5SDavid Greenman 
2591ba8c6fd5SDavid Greenman /*
2592ba8c6fd5SDavid Greenman  * Change media according to request.
2593ba8c6fd5SDavid Greenman  */
2594f7788e8eSJonathan Lemon static int
259541eb5ac3SMarcel Moolenaar fxp_ifmedia_upd(if_t ifp)
2596ba8c6fd5SDavid Greenman {
259741eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
2598f7788e8eSJonathan Lemon 	struct mii_data *mii;
25993fcb7a53SMarius Strobl 	struct mii_softc	*miisc;
2600ba8c6fd5SDavid Greenman 
2601f7788e8eSJonathan Lemon 	mii = device_get_softc(sc->miibus);
26023212724cSJohn Baldwin 	FXP_LOCK(sc);
26035aa0cdf4SJohn-Mark Gurney 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
26043fcb7a53SMarius Strobl 		PHY_RESET(miisc);
2605f7788e8eSJonathan Lemon 	mii_mediachg(mii);
26063212724cSJohn Baldwin 	FXP_UNLOCK(sc);
2607ba8c6fd5SDavid Greenman 	return (0);
2608ba8c6fd5SDavid Greenman }
2609ba8c6fd5SDavid Greenman 
2610ba8c6fd5SDavid Greenman /*
2611ba8c6fd5SDavid Greenman  * Notify the world which media we're using.
2612ba8c6fd5SDavid Greenman  */
2613f7788e8eSJonathan Lemon static void
261441eb5ac3SMarcel Moolenaar fxp_ifmedia_sts(if_t ifp, struct ifmediareq *ifmr)
2615ba8c6fd5SDavid Greenman {
261641eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
2617f7788e8eSJonathan Lemon 	struct mii_data *mii;
2618ba8c6fd5SDavid Greenman 
2619f7788e8eSJonathan Lemon 	mii = device_get_softc(sc->miibus);
26203212724cSJohn Baldwin 	FXP_LOCK(sc);
2621f7788e8eSJonathan Lemon 	mii_pollstat(mii);
2622f7788e8eSJonathan Lemon 	ifmr->ifm_active = mii->mii_media_active;
2623f7788e8eSJonathan Lemon 	ifmr->ifm_status = mii->mii_media_status;
26243212724cSJohn Baldwin 	FXP_UNLOCK(sc);
2625ba8c6fd5SDavid Greenman }
2626ba8c6fd5SDavid Greenman 
2627a17c678eSDavid Greenman /*
2628a17c678eSDavid Greenman  * Add a buffer to the end of the RFA buffer list.
2629a17c678eSDavid Greenman  * Return 0 if successful, 1 for failure. A failure results in
263085050421SPyun YongHyeon  * reusing the RFA buffer.
2631a17c678eSDavid Greenman  * The RFA struct is stuck at the beginning of mbuf cluster and the
2632a17c678eSDavid Greenman  * data pointer is fixed up to point just past it.
2633a17c678eSDavid Greenman  */
2634a17c678eSDavid Greenman static int
263585050421SPyun YongHyeon fxp_new_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp)
2636a17c678eSDavid Greenman {
2637a17c678eSDavid Greenman 	struct mbuf *m;
263885050421SPyun YongHyeon 	struct fxp_rfa *rfa;
2639b2badf02SMaxime Henrion 	bus_dmamap_t tmp_map;
264085050421SPyun YongHyeon 	int error;
2641a17c678eSDavid Greenman 
2642c6499eccSGleb Smirnoff 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
264385050421SPyun YongHyeon 	if (m == NULL)
264485050421SPyun YongHyeon 		return (ENOBUFS);
2645ba8c6fd5SDavid Greenman 
2646ba8c6fd5SDavid Greenman 	/*
2647ba8c6fd5SDavid Greenman 	 * Move the data pointer up so that the incoming data packet
2648ba8c6fd5SDavid Greenman 	 * will be 32-bit aligned.
2649ba8c6fd5SDavid Greenman 	 */
2650ba8c6fd5SDavid Greenman 	m->m_data += RFA_ALIGNMENT_FUDGE;
2651ba8c6fd5SDavid Greenman 
2652eadd5e3aSDavid Greenman 	/*
2653eadd5e3aSDavid Greenman 	 * Get a pointer to the base of the mbuf cluster and move
2654eadd5e3aSDavid Greenman 	 * data start past it.
2655eadd5e3aSDavid Greenman 	 */
2656a17c678eSDavid Greenman 	rfa = mtod(m, struct fxp_rfa *);
2657c8bca6dcSBill Paul 	m->m_data += sc->rfa_size;
265883e6547dSMaxime Henrion 	rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE);
2659eadd5e3aSDavid Greenman 
2660a17c678eSDavid Greenman 	rfa->rfa_status = 0;
266183e6547dSMaxime Henrion 	rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL);
2662a17c678eSDavid Greenman 	rfa->actual_size = 0;
266385050421SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES - RFA_ALIGNMENT_FUDGE -
266485050421SPyun YongHyeon 	    sc->rfa_size;
2665ba8c6fd5SDavid Greenman 
266628935f27SMaxime Henrion 	/*
266728935f27SMaxime Henrion 	 * Initialize the rest of the RFA.  Note that since the RFA
266828935f27SMaxime Henrion 	 * is misaligned, we cannot store values directly.  We're thus
266928935f27SMaxime Henrion 	 * using the le32enc() function which handles endianness and
267028935f27SMaxime Henrion 	 * is also alignment-safe.
267128935f27SMaxime Henrion 	 */
267283e6547dSMaxime Henrion 	le32enc(&rfa->link_addr, 0xffffffff);
267383e6547dSMaxime Henrion 	le32enc(&rfa->rbd_addr, 0xffffffff);
2674ba8c6fd5SDavid Greenman 
2675b2badf02SMaxime Henrion 	/* Map the RFA into DMA memory. */
2676a2057a72SPyun YongHyeon 	error = bus_dmamap_load(sc->fxp_rxmtag, sc->spare_map, rfa,
2677b2badf02SMaxime Henrion 	    MCLBYTES - RFA_ALIGNMENT_FUDGE, fxp_dma_map_addr,
267801e3ef82SPyun YongHyeon 	    &rxp->rx_addr, BUS_DMA_NOWAIT);
2679b2badf02SMaxime Henrion 	if (error) {
2680b2badf02SMaxime Henrion 		m_freem(m);
2681b2badf02SMaxime Henrion 		return (error);
2682b2badf02SMaxime Henrion 	}
2683b2badf02SMaxime Henrion 
2684e2157cf7SPyun YongHyeon 	if (rxp->rx_mbuf != NULL)
2685a2057a72SPyun YongHyeon 		bus_dmamap_unload(sc->fxp_rxmtag, rxp->rx_map);
2686b2badf02SMaxime Henrion 	tmp_map = sc->spare_map;
2687b2badf02SMaxime Henrion 	sc->spare_map = rxp->rx_map;
2688b2badf02SMaxime Henrion 	rxp->rx_map = tmp_map;
2689b2badf02SMaxime Henrion 	rxp->rx_mbuf = m;
2690b2badf02SMaxime Henrion 
2691a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
2692b983c7b3SMaxime Henrion 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
269385050421SPyun YongHyeon 	return (0);
269485050421SPyun YongHyeon }
269585050421SPyun YongHyeon 
269685050421SPyun YongHyeon static void
269785050421SPyun YongHyeon fxp_add_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp)
269885050421SPyun YongHyeon {
269985050421SPyun YongHyeon 	struct fxp_rfa *p_rfa;
270085050421SPyun YongHyeon 	struct fxp_rx *p_rx;
2701b2badf02SMaxime Henrion 
2702dfe61cf1SDavid Greenman 	/*
2703dfe61cf1SDavid Greenman 	 * If there are other buffers already on the list, attach this
2704dfe61cf1SDavid Greenman 	 * one to the end by fixing up the tail to point to this one.
2705dfe61cf1SDavid Greenman 	 */
2706b2badf02SMaxime Henrion 	if (sc->fxp_desc.rx_head != NULL) {
2707b2badf02SMaxime Henrion 		p_rx = sc->fxp_desc.rx_tail;
2708b2badf02SMaxime Henrion 		p_rfa = (struct fxp_rfa *)
2709b2badf02SMaxime Henrion 		    (p_rx->rx_mbuf->m_ext.ext_buf + RFA_ALIGNMENT_FUDGE);
2710b2badf02SMaxime Henrion 		p_rx->rx_next = rxp;
271183e6547dSMaxime Henrion 		le32enc(&p_rfa->link_addr, rxp->rx_addr);
2712aed53495SDavid Greenman 		p_rfa->rfa_control = 0;
2713a2057a72SPyun YongHyeon 		bus_dmamap_sync(sc->fxp_rxmtag, p_rx->rx_map,
27144812aef5SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2715a17c678eSDavid Greenman 	} else {
2716b2badf02SMaxime Henrion 		rxp->rx_next = NULL;
2717b2badf02SMaxime Henrion 		sc->fxp_desc.rx_head = rxp;
2718a17c678eSDavid Greenman 	}
2719b2badf02SMaxime Henrion 	sc->fxp_desc.rx_tail = rxp;
272085050421SPyun YongHyeon }
272185050421SPyun YongHyeon 
272285050421SPyun YongHyeon static void
272385050421SPyun YongHyeon fxp_discard_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp)
272485050421SPyun YongHyeon {
272585050421SPyun YongHyeon 	struct mbuf *m;
272685050421SPyun YongHyeon 	struct fxp_rfa *rfa;
272785050421SPyun YongHyeon 
272885050421SPyun YongHyeon 	m = rxp->rx_mbuf;
272985050421SPyun YongHyeon 	m->m_data = m->m_ext.ext_buf;
273085050421SPyun YongHyeon 	/*
273185050421SPyun YongHyeon 	 * Move the data pointer up so that the incoming data packet
273285050421SPyun YongHyeon 	 * will be 32-bit aligned.
273385050421SPyun YongHyeon 	 */
273485050421SPyun YongHyeon 	m->m_data += RFA_ALIGNMENT_FUDGE;
273585050421SPyun YongHyeon 
273685050421SPyun YongHyeon 	/*
273785050421SPyun YongHyeon 	 * Get a pointer to the base of the mbuf cluster and move
273885050421SPyun YongHyeon 	 * data start past it.
273985050421SPyun YongHyeon 	 */
274085050421SPyun YongHyeon 	rfa = mtod(m, struct fxp_rfa *);
274185050421SPyun YongHyeon 	m->m_data += sc->rfa_size;
274285050421SPyun YongHyeon 	rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE);
274385050421SPyun YongHyeon 
274485050421SPyun YongHyeon 	rfa->rfa_status = 0;
274585050421SPyun YongHyeon 	rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL);
274685050421SPyun YongHyeon 	rfa->actual_size = 0;
274785050421SPyun YongHyeon 
274885050421SPyun YongHyeon 	/*
274985050421SPyun YongHyeon 	 * Initialize the rest of the RFA.  Note that since the RFA
275085050421SPyun YongHyeon 	 * is misaligned, we cannot store values directly.  We're thus
275185050421SPyun YongHyeon 	 * using the le32enc() function which handles endianness and
275285050421SPyun YongHyeon 	 * is also alignment-safe.
275385050421SPyun YongHyeon 	 */
275485050421SPyun YongHyeon 	le32enc(&rfa->link_addr, 0xffffffff);
275585050421SPyun YongHyeon 	le32enc(&rfa->rbd_addr, 0xffffffff);
275685050421SPyun YongHyeon 
2757a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
275885050421SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2759a17c678eSDavid Greenman }
2760a17c678eSDavid Greenman 
2761f1928b0cSKevin Lo static int
2762f7788e8eSJonathan Lemon fxp_miibus_readreg(device_t dev, int phy, int reg)
2763dccee1a1SDavid Greenman {
2764f7788e8eSJonathan Lemon 	struct fxp_softc *sc = device_get_softc(dev);
2765dccee1a1SDavid Greenman 	int count = 10000;
27666ebc3153SDavid Greenman 	int value;
2767dccee1a1SDavid Greenman 
2768ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
2769ba8c6fd5SDavid Greenman 	    (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21));
2770dccee1a1SDavid Greenman 
2771ba8c6fd5SDavid Greenman 	while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0
2772ba8c6fd5SDavid Greenman 	    && count--)
27736ebc3153SDavid Greenman 		DELAY(10);
2774dccee1a1SDavid Greenman 
2775dccee1a1SDavid Greenman 	if (count <= 0)
2776f7788e8eSJonathan Lemon 		device_printf(dev, "fxp_miibus_readreg: timed out\n");
2777dccee1a1SDavid Greenman 
27786ebc3153SDavid Greenman 	return (value & 0xffff);
2779dccee1a1SDavid Greenman }
2780dccee1a1SDavid Greenman 
278116ec4b00SWarner Losh static int
2782f7788e8eSJonathan Lemon fxp_miibus_writereg(device_t dev, int phy, int reg, int value)
2783dccee1a1SDavid Greenman {
2784f7788e8eSJonathan Lemon 	struct fxp_softc *sc = device_get_softc(dev);
2785dccee1a1SDavid Greenman 	int count = 10000;
2786dccee1a1SDavid Greenman 
2787ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
2788ba8c6fd5SDavid Greenman 	    (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) |
2789ba8c6fd5SDavid Greenman 	    (value & 0xffff));
2790dccee1a1SDavid Greenman 
2791ba8c6fd5SDavid Greenman 	while ((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 &&
2792ba8c6fd5SDavid Greenman 	    count--)
27936ebc3153SDavid Greenman 		DELAY(10);
2794dccee1a1SDavid Greenman 
2795dccee1a1SDavid Greenman 	if (count <= 0)
2796f7788e8eSJonathan Lemon 		device_printf(dev, "fxp_miibus_writereg: timed out\n");
279716ec4b00SWarner Losh 	return (0);
2798dccee1a1SDavid Greenman }
2799dccee1a1SDavid Greenman 
28001845b5c3SMarius Strobl static void
28011845b5c3SMarius Strobl fxp_miibus_statchg(device_t dev)
28021845b5c3SMarius Strobl {
28031845b5c3SMarius Strobl 	struct fxp_softc *sc;
28041845b5c3SMarius Strobl 	struct mii_data *mii;
280541eb5ac3SMarcel Moolenaar 	if_t ifp;
28061845b5c3SMarius Strobl 
28071845b5c3SMarius Strobl 	sc = device_get_softc(dev);
28081845b5c3SMarius Strobl 	mii = device_get_softc(sc->miibus);
28091845b5c3SMarius Strobl 	ifp = sc->ifp;
281041eb5ac3SMarcel Moolenaar 	if (mii == NULL || ifp == (void *)NULL ||
281141eb5ac3SMarcel Moolenaar 	    (if_getdrvflags(ifp) & IFF_DRV_RUNNING) == 0 ||
28121845b5c3SMarius Strobl 	    (mii->mii_media_status & (IFM_AVALID | IFM_ACTIVE)) !=
28131845b5c3SMarius Strobl 	    (IFM_AVALID | IFM_ACTIVE))
28141845b5c3SMarius Strobl 		return;
28151845b5c3SMarius Strobl 
2816c3f52a31SPyun YongHyeon 	if (IFM_SUBTYPE(mii->mii_media_active) == IFM_10_T &&
2817c3f52a31SPyun YongHyeon 	    sc->flags & FXP_FLAG_CU_RESUME_BUG)
2818c3f52a31SPyun YongHyeon 		sc->cu_resume_bug = 1;
2819c3f52a31SPyun YongHyeon 	else
2820c3f52a31SPyun YongHyeon 		sc->cu_resume_bug = 0;
28211845b5c3SMarius Strobl 	/*
28221845b5c3SMarius Strobl 	 * Call fxp_init_body in order to adjust the flow control settings.
28231845b5c3SMarius Strobl 	 * Note that the 82557 doesn't support hardware flow control.
28241845b5c3SMarius Strobl 	 */
28251845b5c3SMarius Strobl 	if (sc->revision == FXP_REV_82557)
28261845b5c3SMarius Strobl 		return;
282741eb5ac3SMarcel Moolenaar 	if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
28281845b5c3SMarius Strobl 	fxp_init_body(sc, 0);
28291845b5c3SMarius Strobl }
28301845b5c3SMarius Strobl 
2831dccee1a1SDavid Greenman static int
283241eb5ac3SMarcel Moolenaar fxp_ioctl(if_t ifp, u_long command, caddr_t data)
2833a17c678eSDavid Greenman {
283441eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
2835a17c678eSDavid Greenman 	struct ifreq *ifr = (struct ifreq *)data;
2836f7788e8eSJonathan Lemon 	struct mii_data *mii;
283760bb79ebSPyun YongHyeon 	int flag, mask, error = 0, reinit;
2838a17c678eSDavid Greenman 
2839a17c678eSDavid Greenman 	switch (command) {
2840a17c678eSDavid Greenman 	case SIOCSIFFLAGS:
28413212724cSJohn Baldwin 		FXP_LOCK(sc);
2842a17c678eSDavid Greenman 		/*
2843a17c678eSDavid Greenman 		 * If interface is marked up and not running, then start it.
2844a17c678eSDavid Greenman 		 * If it is marked down and running, stop it.
2845a17c678eSDavid Greenman 		 * XXX If it's up then re-initialize it. This is so flags
2846a17c678eSDavid Greenman 		 * such as IFF_PROMISC are handled.
2847a17c678eSDavid Greenman 		 */
284841eb5ac3SMarcel Moolenaar 		if (if_getflags(ifp) & IFF_UP) {
284941eb5ac3SMarcel Moolenaar 			if (((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0) &&
285041eb5ac3SMarcel Moolenaar 			    ((if_getflags(ifp) ^ sc->if_flags) &
28515506afefSPyun YongHyeon 			    (IFF_PROMISC | IFF_ALLMULTI | IFF_LINK0)) != 0) {
285241eb5ac3SMarcel Moolenaar 				if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
2853a461b201SPyun YongHyeon 				fxp_init_body(sc, 0);
285441eb5ac3SMarcel Moolenaar 			} else if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) == 0)
28551845b5c3SMarius Strobl 				fxp_init_body(sc, 1);
2856a17c678eSDavid Greenman 		} else {
285741eb5ac3SMarcel Moolenaar 			if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0)
28584a5f1499SDavid Greenman 				fxp_stop(sc);
2859a17c678eSDavid Greenman 		}
286041eb5ac3SMarcel Moolenaar 		sc->if_flags = if_getflags(ifp);
28613212724cSJohn Baldwin 		FXP_UNLOCK(sc);
2862a17c678eSDavid Greenman 		break;
2863a17c678eSDavid Greenman 
2864a17c678eSDavid Greenman 	case SIOCADDMULTI:
2865a17c678eSDavid Greenman 	case SIOCDELMULTI:
2866f6ff7180SPyun YongHyeon 		FXP_LOCK(sc);
286741eb5ac3SMarcel Moolenaar 		if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0) {
286841eb5ac3SMarcel Moolenaar 			if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
2869f6ff7180SPyun YongHyeon 			fxp_init_body(sc, 0);
28705506afefSPyun YongHyeon 		}
2871f6ff7180SPyun YongHyeon 		FXP_UNLOCK(sc);
2872ba8c6fd5SDavid Greenman 		break;
2873ba8c6fd5SDavid Greenman 
2874ba8c6fd5SDavid Greenman 	case SIOCSIFMEDIA:
2875ba8c6fd5SDavid Greenman 	case SIOCGIFMEDIA:
2876f7788e8eSJonathan Lemon 		if (sc->miibus != NULL) {
2877f7788e8eSJonathan Lemon 			mii = device_get_softc(sc->miibus);
287809a8241fSGleb Smirnoff                         error = ifmedia_ioctl(ifp, ifr,
2879f7788e8eSJonathan Lemon                             &mii->mii_media, command);
2880f7788e8eSJonathan Lemon 		} else {
288109a8241fSGleb Smirnoff                         error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, command);
2882f7788e8eSJonathan Lemon 		}
2883a17c678eSDavid Greenman 		break;
2884a17c678eSDavid Greenman 
2885fb917226SRuslan Ermilov 	case SIOCSIFCAP:
288660bb79ebSPyun YongHyeon 		reinit = 0;
288741eb5ac3SMarcel Moolenaar 		mask = if_getcapenable(ifp) ^ ifr->ifr_reqcap;
288840929967SGleb Smirnoff #ifdef DEVICE_POLLING
288940929967SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
289040929967SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
2891bd071d4dSGleb Smirnoff 				error = ether_poll_register(fxp_poll, ifp);
289240929967SGleb Smirnoff 				if (error)
289340929967SGleb Smirnoff 					return(error);
289440929967SGleb Smirnoff 				FXP_LOCK(sc);
289540929967SGleb Smirnoff 				CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL,
289640929967SGleb Smirnoff 				    FXP_SCB_INTR_DISABLE);
289741eb5ac3SMarcel Moolenaar 				if_setcapenablebit(ifp, IFCAP_POLLING, 0);
289840929967SGleb Smirnoff 				FXP_UNLOCK(sc);
289940929967SGleb Smirnoff 			} else {
2900bd071d4dSGleb Smirnoff 				error = ether_poll_deregister(ifp);
290140929967SGleb Smirnoff 				/* Enable interrupts in any case */
290240929967SGleb Smirnoff 				FXP_LOCK(sc);
290340929967SGleb Smirnoff 				CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0);
290441eb5ac3SMarcel Moolenaar 				if_setcapenablebit(ifp, 0, IFCAP_POLLING);
290540929967SGleb Smirnoff 				FXP_UNLOCK(sc);
290640929967SGleb Smirnoff 			}
290740929967SGleb Smirnoff 		}
290840929967SGleb Smirnoff #endif
290940929967SGleb Smirnoff 		FXP_LOCK(sc);
291060bb79ebSPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
291141eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_TXCSUM) != 0) {
291241eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_TXCSUM);
291341eb5ac3SMarcel Moolenaar 			if ((if_getcapenable(ifp) & IFCAP_TXCSUM) != 0)
291441eb5ac3SMarcel Moolenaar 				if_sethwassistbits(ifp, FXP_CSUM_FEATURES, 0);
291560bb79ebSPyun YongHyeon 			else
291641eb5ac3SMarcel Moolenaar 				if_sethwassistbits(ifp, 0, FXP_CSUM_FEATURES);
291760bb79ebSPyun YongHyeon 		}
291860bb79ebSPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
291941eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_RXCSUM) != 0) {
292041eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_RXCSUM);
2921f13075afSPyun YongHyeon 			if ((sc->flags & FXP_FLAG_82559_RXCSUM) != 0)
2922f13075afSPyun YongHyeon 				reinit++;
2923f13075afSPyun YongHyeon 		}
2924c21e84e4SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
292541eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_TSO4) != 0) {
292641eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_TSO4);
292741eb5ac3SMarcel Moolenaar 			if ((if_getcapenable(ifp) & IFCAP_TSO4) != 0)
292841eb5ac3SMarcel Moolenaar 				if_sethwassistbits(ifp, CSUM_TSO, 0);
2929c21e84e4SPyun YongHyeon 			else
293041eb5ac3SMarcel Moolenaar 				if_sethwassistbits(ifp, 0, CSUM_TSO);
2931c21e84e4SPyun YongHyeon 		}
29327137cea0SPyun YongHyeon 		if ((mask & IFCAP_WOL_MAGIC) != 0 &&
293341eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_WOL_MAGIC) != 0)
293441eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_WOL_MAGIC);
293560bb79ebSPyun YongHyeon 		if ((mask & IFCAP_VLAN_MTU) != 0 &&
293641eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_VLAN_MTU) != 0) {
293741eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_VLAN_MTU);
29388ef1f631SYaroslav Tykhiy 			if (sc->revision != FXP_REV_82557)
29398ef1f631SYaroslav Tykhiy 				flag = FXP_FLAG_LONG_PKT_EN;
29408ef1f631SYaroslav Tykhiy 			else /* a hack to get long frames on the old chip */
29418ef1f631SYaroslav Tykhiy 				flag = FXP_FLAG_SAVE_BAD;
29428ef1f631SYaroslav Tykhiy 			sc->flags ^= flag;
294341eb5ac3SMarcel Moolenaar 			if (if_getflags(ifp) & IFF_UP)
294460bb79ebSPyun YongHyeon 				reinit++;
294560bb79ebSPyun YongHyeon 		}
2946713ca255SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWCSUM) != 0 &&
294741eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_VLAN_HWCSUM) != 0)
294841eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_VLAN_HWCSUM);
2949713ca255SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
295041eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_VLAN_HWTSO) != 0)
295141eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_VLAN_HWTSO);
2952bd4fa9d9SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
295341eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_VLAN_HWTAGGING) != 0) {
295441eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_VLAN_HWTAGGING);
295541eb5ac3SMarcel Moolenaar 			if ((if_getcapenable(ifp) & IFCAP_VLAN_HWTAGGING) == 0)
295641eb5ac3SMarcel Moolenaar 				if_setcapenablebit(ifp, 0, IFCAP_VLAN_HWTSO |
295741eb5ac3SMarcel Moolenaar 				    IFCAP_VLAN_HWCSUM);
2958bd4fa9d9SPyun YongHyeon 			reinit++;
2959bd4fa9d9SPyun YongHyeon 		}
296041eb5ac3SMarcel Moolenaar 		if (reinit > 0 &&
296141eb5ac3SMarcel Moolenaar 		    (if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0) {
296241eb5ac3SMarcel Moolenaar 			if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
2963a461b201SPyun YongHyeon 			fxp_init_body(sc, 0);
29645506afefSPyun YongHyeon 		}
29653212724cSJohn Baldwin 		FXP_UNLOCK(sc);
296641eb5ac3SMarcel Moolenaar 		if_vlancap(ifp);
2967fb917226SRuslan Ermilov 		break;
2968fb917226SRuslan Ermilov 
2969a17c678eSDavid Greenman 	default:
297009a8241fSGleb Smirnoff 		error = ether_ioctl(ifp, command, data);
2971a17c678eSDavid Greenman 	}
2972a17c678eSDavid Greenman 	return (error);
2973a17c678eSDavid Greenman }
2974397f9dfeSDavid Greenman 
2975397f9dfeSDavid Greenman /*
297609882363SJonathan Lemon  * Fill in the multicast address list and return number of entries.
297709882363SJonathan Lemon  */
297809882363SJonathan Lemon static int
297909882363SJonathan Lemon fxp_mc_addrs(struct fxp_softc *sc)
298009882363SJonathan Lemon {
298109882363SJonathan Lemon 	struct fxp_cb_mcs *mcsp = sc->mcsp;
298241eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
298341eb5ac3SMarcel Moolenaar 	int nmcasts = 0;
298409882363SJonathan Lemon 
298541eb5ac3SMarcel Moolenaar 	if ((if_getflags(ifp) & IFF_ALLMULTI) == 0) {
2986eb956cd0SRobert Watson 		if_maddr_rlock(ifp);
298741eb5ac3SMarcel Moolenaar 		if_setupmultiaddr(ifp, mcsp->mc_addr, &nmcasts, MAXMCADDR);
298809882363SJonathan Lemon 		if (nmcasts >= MAXMCADDR) {
298941eb5ac3SMarcel Moolenaar 			if_setflagbits(ifp, IFF_ALLMULTI, 0);
299009882363SJonathan Lemon 			nmcasts = 0;
299109882363SJonathan Lemon 		}
2992eb956cd0SRobert Watson 		if_maddr_runlock(ifp);
299309882363SJonathan Lemon 	}
2994bafb64afSMaxime Henrion 	mcsp->mc_cnt = htole16(nmcasts * ETHER_ADDR_LEN);
299509882363SJonathan Lemon 	return (nmcasts);
299609882363SJonathan Lemon }
299709882363SJonathan Lemon 
299809882363SJonathan Lemon /*
2999397f9dfeSDavid Greenman  * Program the multicast filter.
3000397f9dfeSDavid Greenman  *
3001397f9dfeSDavid Greenman  * We have an artificial restriction that the multicast setup command
3002397f9dfeSDavid Greenman  * must be the first command in the chain, so we take steps to ensure
30033114fdb4SDavid Greenman  * this. By requiring this, it allows us to keep up the performance of
3004397f9dfeSDavid Greenman  * the pre-initialized command ring (esp. link pointers) by not actually
3005dc733423SDag-Erling Smørgrav  * inserting the mcsetup command in the ring - i.e. its link pointer
3006397f9dfeSDavid Greenman  * points to the TxCB ring, but the mcsetup descriptor itself is not part
3007397f9dfeSDavid Greenman  * of it. We then can do 'CU_START' on the mcsetup descriptor and have it
3008397f9dfeSDavid Greenman  * lead into the regular TxCB ring when it completes.
3009397f9dfeSDavid Greenman  */
3010397f9dfeSDavid Greenman static void
3011f7788e8eSJonathan Lemon fxp_mc_setup(struct fxp_softc *sc)
3012397f9dfeSDavid Greenman {
30136b24912cSPyun YongHyeon 	struct fxp_cb_mcs *mcsp;
30147dced78aSDavid Greenman 	int count;
3015397f9dfeSDavid Greenman 
301667fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
30173114fdb4SDavid Greenman 
30186b24912cSPyun YongHyeon 	mcsp = sc->mcsp;
3019397f9dfeSDavid Greenman 	mcsp->cb_status = 0;
30206b24912cSPyun YongHyeon 	mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL);
30216b24912cSPyun YongHyeon 	mcsp->link_addr = 0xffffffff;
30226b24912cSPyun YongHyeon 	fxp_mc_addrs(sc);
3023397f9dfeSDavid Greenman 
3024397f9dfeSDavid Greenman 	/*
30256b24912cSPyun YongHyeon 	 * Wait until command unit is idle. This should never be the
30266b24912cSPyun YongHyeon 	 * case when nothing is queued, but make sure anyway.
3027397f9dfeSDavid Greenman 	 */
30287dced78aSDavid Greenman 	count = 100;
30296b24912cSPyun YongHyeon 	while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) !=
30306b24912cSPyun YongHyeon 	    FXP_SCB_CUS_IDLE && --count)
30317dced78aSDavid Greenman 		DELAY(10);
30327dced78aSDavid Greenman 	if (count == 0) {
3033f7788e8eSJonathan Lemon 		device_printf(sc->dev, "command queue timeout\n");
30347dced78aSDavid Greenman 		return;
30357dced78aSDavid Greenman 	}
3036397f9dfeSDavid Greenman 
3037397f9dfeSDavid Greenman 	/*
3038397f9dfeSDavid Greenman 	 * Start the multicast setup command.
3039397f9dfeSDavid Greenman 	 */
3040397f9dfeSDavid Greenman 	fxp_scb_wait(sc);
3041a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->mcs_tag, sc->mcs_map,
3042a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3043b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr);
30442e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
30456b24912cSPyun YongHyeon 	/* ...and wait for it to complete. */
30466b24912cSPyun YongHyeon 	fxp_dma_wait(sc, &mcsp->cb_status, sc->mcs_tag, sc->mcs_map);
3047397f9dfeSDavid Greenman }
304872a32a26SJonathan Lemon 
304974d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101a[] = D101_A_RCVBUNDLE_UCODE;
305074d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101b0[] = D101_B0_RCVBUNDLE_UCODE;
305174d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101ma[] = D101M_B_RCVBUNDLE_UCODE;
305274d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101s[] = D101S_RCVBUNDLE_UCODE;
305374d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102[] = D102_B_RCVBUNDLE_UCODE;
305474d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102c[] = D102_C_RCVBUNDLE_UCODE;
3055de571603SMaxime Henrion static uint32_t fxp_ucode_d102e[] = D102_E_RCVBUNDLE_UCODE;
305672a32a26SJonathan Lemon 
305774d1ed23SMaxime Henrion #define UCODE(x)	x, sizeof(x)/sizeof(uint32_t)
305872a32a26SJonathan Lemon 
3059e0fe5c6dSMarius Strobl static const struct ucode {
306074d1ed23SMaxime Henrion 	uint32_t	revision;
306174d1ed23SMaxime Henrion 	uint32_t	*ucode;
306272a32a26SJonathan Lemon 	int		length;
306372a32a26SJonathan Lemon 	u_short		int_delay_offset;
306472a32a26SJonathan Lemon 	u_short		bundle_max_offset;
306529658c96SDimitry Andric } ucode_table[] = {
306672a32a26SJonathan Lemon 	{ FXP_REV_82558_A4, UCODE(fxp_ucode_d101a), D101_CPUSAVER_DWORD, 0 },
306772a32a26SJonathan Lemon 	{ FXP_REV_82558_B0, UCODE(fxp_ucode_d101b0), D101_CPUSAVER_DWORD, 0 },
306872a32a26SJonathan Lemon 	{ FXP_REV_82559_A0, UCODE(fxp_ucode_d101ma),
306972a32a26SJonathan Lemon 	    D101M_CPUSAVER_DWORD, D101M_CPUSAVER_BUNDLE_MAX_DWORD },
307072a32a26SJonathan Lemon 	{ FXP_REV_82559S_A, UCODE(fxp_ucode_d101s),
307172a32a26SJonathan Lemon 	    D101S_CPUSAVER_DWORD, D101S_CPUSAVER_BUNDLE_MAX_DWORD },
307272a32a26SJonathan Lemon 	{ FXP_REV_82550, UCODE(fxp_ucode_d102),
307372a32a26SJonathan Lemon 	    D102_B_CPUSAVER_DWORD, D102_B_CPUSAVER_BUNDLE_MAX_DWORD },
307472a32a26SJonathan Lemon 	{ FXP_REV_82550_C, UCODE(fxp_ucode_d102c),
307572a32a26SJonathan Lemon 	    D102_C_CPUSAVER_DWORD, D102_C_CPUSAVER_BUNDLE_MAX_DWORD },
3076507feeafSMaxime Henrion 	{ FXP_REV_82551_F, UCODE(fxp_ucode_d102e),
3077de571603SMaxime Henrion 	    D102_E_CPUSAVER_DWORD, D102_E_CPUSAVER_BUNDLE_MAX_DWORD },
307850df388dSPyun YongHyeon 	{ FXP_REV_82551_10, UCODE(fxp_ucode_d102e),
307950df388dSPyun YongHyeon 	    D102_E_CPUSAVER_DWORD, D102_E_CPUSAVER_BUNDLE_MAX_DWORD },
308072a32a26SJonathan Lemon 	{ 0, NULL, 0, 0, 0 }
308172a32a26SJonathan Lemon };
308272a32a26SJonathan Lemon 
308372a32a26SJonathan Lemon static void
308472a32a26SJonathan Lemon fxp_load_ucode(struct fxp_softc *sc)
308572a32a26SJonathan Lemon {
3086e0fe5c6dSMarius Strobl 	const struct ucode *uc;
308772a32a26SJonathan Lemon 	struct fxp_cb_ucode *cbp;
308894a4f968SPyun YongHyeon 	int i;
308972a32a26SJonathan Lemon 
30901343a72fSPyun YongHyeon 	if (sc->flags & FXP_FLAG_NO_UCODE)
30911343a72fSPyun YongHyeon 		return;
30921343a72fSPyun YongHyeon 
309372a32a26SJonathan Lemon 	for (uc = ucode_table; uc->ucode != NULL; uc++)
309472a32a26SJonathan Lemon 		if (sc->revision == uc->revision)
309572a32a26SJonathan Lemon 			break;
309672a32a26SJonathan Lemon 	if (uc->ucode == NULL)
309772a32a26SJonathan Lemon 		return;
3098b2badf02SMaxime Henrion 	cbp = (struct fxp_cb_ucode *)sc->fxp_desc.cbl_list;
309972a32a26SJonathan Lemon 	cbp->cb_status = 0;
310083e6547dSMaxime Henrion 	cbp->cb_command = htole16(FXP_CB_COMMAND_UCODE | FXP_CB_COMMAND_EL);
310183e6547dSMaxime Henrion 	cbp->link_addr = 0xffffffff;    	/* (no) next command */
310294a4f968SPyun YongHyeon 	for (i = 0; i < uc->length; i++)
310394a4f968SPyun YongHyeon 		cbp->ucode[i] = htole32(uc->ucode[i]);
310472a32a26SJonathan Lemon 	if (uc->int_delay_offset)
310574d1ed23SMaxime Henrion 		*(uint16_t *)&cbp->ucode[uc->int_delay_offset] =
310683e6547dSMaxime Henrion 		    htole16(sc->tunable_int_delay + sc->tunable_int_delay / 2);
310772a32a26SJonathan Lemon 	if (uc->bundle_max_offset)
310874d1ed23SMaxime Henrion 		*(uint16_t *)&cbp->ucode[uc->bundle_max_offset] =
310983e6547dSMaxime Henrion 		    htole16(sc->tunable_bundle_max);
311072a32a26SJonathan Lemon 	/*
311172a32a26SJonathan Lemon 	 * Download the ucode to the chip.
311272a32a26SJonathan Lemon 	 */
311372a32a26SJonathan Lemon 	fxp_scb_wait(sc);
31145986d0d2SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
31155986d0d2SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3116b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
311772a32a26SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
311872a32a26SJonathan Lemon 	/* ...and wait for it to complete. */
3119209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map);
312072a32a26SJonathan Lemon 	device_printf(sc->dev,
312172a32a26SJonathan Lemon 	    "Microcode loaded, int_delay: %d usec  bundle_max: %d\n",
312272a32a26SJonathan Lemon 	    sc->tunable_int_delay,
312372a32a26SJonathan Lemon 	    uc->bundle_max_offset == 0 ? 0 : sc->tunable_bundle_max);
312472a32a26SJonathan Lemon 	sc->flags |= FXP_FLAG_UCODE;
31251343a72fSPyun YongHyeon 	bzero(cbp, FXP_TXCB_SZ);
312672a32a26SJonathan Lemon }
312772a32a26SJonathan Lemon 
31288da9c507SPyun YongHyeon #define FXP_SYSCTL_STAT_ADD(c, h, n, p, d)	\
31298da9c507SPyun YongHyeon 	SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d)
31308da9c507SPyun YongHyeon 
31318da9c507SPyun YongHyeon static void
31328da9c507SPyun YongHyeon fxp_sysctl_node(struct fxp_softc *sc)
31338da9c507SPyun YongHyeon {
31348da9c507SPyun YongHyeon 	struct sysctl_ctx_list *ctx;
31358da9c507SPyun YongHyeon 	struct sysctl_oid_list *child, *parent;
31368da9c507SPyun YongHyeon 	struct sysctl_oid *tree;
31378da9c507SPyun YongHyeon 	struct fxp_hwstats *hsp;
31388da9c507SPyun YongHyeon 
31398da9c507SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->dev);
31408da9c507SPyun YongHyeon 	child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->dev));
31418da9c507SPyun YongHyeon 
31428da9c507SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child,
31438da9c507SPyun YongHyeon 	    OID_AUTO, "int_delay", CTLTYPE_INT | CTLFLAG_RW,
31448da9c507SPyun YongHyeon 	    &sc->tunable_int_delay, 0, sysctl_hw_fxp_int_delay, "I",
31458da9c507SPyun YongHyeon 	    "FXP driver receive interrupt microcode bundling delay");
31468da9c507SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child,
31478da9c507SPyun YongHyeon 	    OID_AUTO, "bundle_max", CTLTYPE_INT | CTLFLAG_RW,
31488da9c507SPyun YongHyeon 	    &sc->tunable_bundle_max, 0, sysctl_hw_fxp_bundle_max, "I",
31498da9c507SPyun YongHyeon 	    "FXP driver receive interrupt microcode bundle size limit");
31508da9c507SPyun YongHyeon 	SYSCTL_ADD_INT(ctx, child,OID_AUTO, "rnr", CTLFLAG_RD, &sc->rnr, 0,
31518da9c507SPyun YongHyeon 	    "FXP RNR events");
31528da9c507SPyun YongHyeon 
31538da9c507SPyun YongHyeon 	/*
31548da9c507SPyun YongHyeon 	 * Pull in device tunables.
31558da9c507SPyun YongHyeon 	 */
31568da9c507SPyun YongHyeon 	sc->tunable_int_delay = TUNABLE_INT_DELAY;
31578da9c507SPyun YongHyeon 	sc->tunable_bundle_max = TUNABLE_BUNDLE_MAX;
31588da9c507SPyun YongHyeon 	(void) resource_int_value(device_get_name(sc->dev),
31598da9c507SPyun YongHyeon 	    device_get_unit(sc->dev), "int_delay", &sc->tunable_int_delay);
31608da9c507SPyun YongHyeon 	(void) resource_int_value(device_get_name(sc->dev),
31618da9c507SPyun YongHyeon 	    device_get_unit(sc->dev), "bundle_max", &sc->tunable_bundle_max);
31628da9c507SPyun YongHyeon 	sc->rnr = 0;
31638da9c507SPyun YongHyeon 
31648da9c507SPyun YongHyeon 	hsp = &sc->fxp_hwstats;
31658da9c507SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD,
31668da9c507SPyun YongHyeon 	    NULL, "FXP statistics");
31678da9c507SPyun YongHyeon 	parent = SYSCTL_CHILDREN(tree);
31688da9c507SPyun YongHyeon 
31698da9c507SPyun YongHyeon 	/* Rx MAC statistics. */
31708da9c507SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD,
31718da9c507SPyun YongHyeon 	    NULL, "Rx MAC statistics");
31728da9c507SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
31738da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "good_frames",
31748da9c507SPyun YongHyeon 	    &hsp->rx_good, "Good frames");
31758da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "crc_errors",
31768da9c507SPyun YongHyeon 	    &hsp->rx_crc_errors, "CRC errors");
31778da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "alignment_errors",
31788da9c507SPyun YongHyeon 	    &hsp->rx_alignment_errors, "Alignment errors");
31798da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "rnr_errors",
31808da9c507SPyun YongHyeon 	    &hsp->rx_rnr_errors, "RNR errors");
31818da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "overrun_errors",
31828da9c507SPyun YongHyeon 	    &hsp->rx_overrun_errors, "Overrun errors");
31838da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "cdt_errors",
31848da9c507SPyun YongHyeon 	    &hsp->rx_cdt_errors, "Collision detect errors");
31858da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "shortframes",
31868da9c507SPyun YongHyeon 	    &hsp->rx_shortframes, "Short frame errors");
31878da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4) {
31888da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "pause",
31898da9c507SPyun YongHyeon 		    &hsp->rx_pause, "Pause frames");
31908da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "controls",
31918da9c507SPyun YongHyeon 		    &hsp->rx_controls, "Unsupported control frames");
31928da9c507SPyun YongHyeon 	}
31938da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0)
31948da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "tco",
31958da9c507SPyun YongHyeon 		    &hsp->rx_tco, "TCO frames");
31968da9c507SPyun YongHyeon 
31978da9c507SPyun YongHyeon 	/* Tx MAC statistics. */
31988da9c507SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD,
31998da9c507SPyun YongHyeon 	    NULL, "Tx MAC statistics");
32008da9c507SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
32018da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "good_frames",
32028da9c507SPyun YongHyeon 	    &hsp->tx_good, "Good frames");
32038da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "maxcols",
32048da9c507SPyun YongHyeon 	    &hsp->tx_maxcols, "Maximum collisions errors");
32058da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "latecols",
32068da9c507SPyun YongHyeon 	    &hsp->tx_latecols, "Late collisions errors");
32078da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "underruns",
32088da9c507SPyun YongHyeon 	    &hsp->tx_underruns, "Underrun errors");
32098da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "lostcrs",
32108da9c507SPyun YongHyeon 	    &hsp->tx_lostcrs, "Lost carrier sense");
32118da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "deffered",
32128da9c507SPyun YongHyeon 	    &hsp->tx_deffered, "Deferred");
32138da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "single_collisions",
32148da9c507SPyun YongHyeon 	    &hsp->tx_single_collisions, "Single collisions");
32158da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "multiple_collisions",
32168da9c507SPyun YongHyeon 	    &hsp->tx_multiple_collisions, "Multiple collisions");
32178da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "total_collisions",
32188da9c507SPyun YongHyeon 	    &hsp->tx_total_collisions, "Total collisions");
32198da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4)
32208da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "pause",
32218da9c507SPyun YongHyeon 		    &hsp->tx_pause, "Pause frames");
32228da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0)
32238da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "tco",
32248da9c507SPyun YongHyeon 		    &hsp->tx_tco, "TCO frames");
32258da9c507SPyun YongHyeon }
32268da9c507SPyun YongHyeon 
32278da9c507SPyun YongHyeon #undef FXP_SYSCTL_STAT_ADD
32288da9c507SPyun YongHyeon 
322972a32a26SJonathan Lemon static int
323072a32a26SJonathan Lemon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
323172a32a26SJonathan Lemon {
323272a32a26SJonathan Lemon 	int error, value;
323372a32a26SJonathan Lemon 
323472a32a26SJonathan Lemon 	value = *(int *)arg1;
323572a32a26SJonathan Lemon 	error = sysctl_handle_int(oidp, &value, 0, req);
323672a32a26SJonathan Lemon 	if (error || !req->newptr)
323772a32a26SJonathan Lemon 		return (error);
323872a32a26SJonathan Lemon 	if (value < low || value > high)
323972a32a26SJonathan Lemon 		return (EINVAL);
324072a32a26SJonathan Lemon 	*(int *)arg1 = value;
324172a32a26SJonathan Lemon 	return (0);
324272a32a26SJonathan Lemon }
324372a32a26SJonathan Lemon 
324472a32a26SJonathan Lemon /*
324572a32a26SJonathan Lemon  * Interrupt delay is expressed in microseconds, a multiplier is used
324672a32a26SJonathan Lemon  * to convert this to the appropriate clock ticks before using.
324772a32a26SJonathan Lemon  */
324872a32a26SJonathan Lemon static int
324972a32a26SJonathan Lemon sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS)
325072a32a26SJonathan Lemon {
3251e0fe5c6dSMarius Strobl 
325272a32a26SJonathan Lemon 	return (sysctl_int_range(oidp, arg1, arg2, req, 300, 3000));
325372a32a26SJonathan Lemon }
325472a32a26SJonathan Lemon 
325572a32a26SJonathan Lemon static int
325672a32a26SJonathan Lemon sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS)
325772a32a26SJonathan Lemon {
3258e0fe5c6dSMarius Strobl 
325972a32a26SJonathan Lemon 	return (sysctl_int_range(oidp, arg1, arg2, req, 1, 0xffff));
326072a32a26SJonathan Lemon }
3261