1f7788e8eSJonathan Lemon /*- 2a17c678eSDavid Greenman * Copyright (c) 1995, David Greenman 33bd07cfdSJonathan Lemon * Copyright (c) 2001 Jonathan Lemon <jlemon@freebsd.org> 4a17c678eSDavid Greenman * All rights reserved. 5a17c678eSDavid Greenman * 6a17c678eSDavid Greenman * Redistribution and use in source and binary forms, with or without 7a17c678eSDavid Greenman * modification, are permitted provided that the following conditions 8a17c678eSDavid Greenman * are met: 9a17c678eSDavid Greenman * 1. Redistributions of source code must retain the above copyright 10a17c678eSDavid Greenman * notice unmodified, this list of conditions, and the following 11a17c678eSDavid Greenman * disclaimer. 12a17c678eSDavid Greenman * 2. Redistributions in binary form must reproduce the above copyright 13a17c678eSDavid Greenman * notice, this list of conditions and the following disclaimer in the 14a17c678eSDavid Greenman * documentation and/or other materials provided with the distribution. 15a17c678eSDavid Greenman * 16a17c678eSDavid Greenman * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 17a17c678eSDavid Greenman * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18a17c678eSDavid Greenman * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19a17c678eSDavid Greenman * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 20a17c678eSDavid Greenman * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21a17c678eSDavid Greenman * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22a17c678eSDavid Greenman * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23a17c678eSDavid Greenman * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24a17c678eSDavid Greenman * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25a17c678eSDavid Greenman * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26a17c678eSDavid Greenman * SUCH DAMAGE. 27a17c678eSDavid Greenman * 28a17c678eSDavid Greenman */ 29a17c678eSDavid Greenman 30aad970f1SDavid E. O'Brien #include <sys/cdefs.h> 31aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$"); 32aad970f1SDavid E. O'Brien 33a17c678eSDavid Greenman /* 34ae12cddaSDavid Greenman * Intel EtherExpress Pro/100B PCI Fast Ethernet driver 35a17c678eSDavid Greenman */ 36a17c678eSDavid Greenman 37f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS 38f0796cd2SGleb Smirnoff #include "opt_device_polling.h" 39f0796cd2SGleb Smirnoff #endif 40f0796cd2SGleb Smirnoff 41a17c678eSDavid Greenman #include <sys/param.h> 42a17c678eSDavid Greenman #include <sys/systm.h> 438fae3bd4SPyun YongHyeon #include <sys/bus.h> 4483e6547dSMaxime Henrion #include <sys/endian.h> 45a17c678eSDavid Greenman #include <sys/kernel.h> 468fae3bd4SPyun YongHyeon #include <sys/mbuf.h> 476d7e1582SPyun YongHyeon #include <sys/lock.h> 48fe12f24bSPoul-Henning Kamp #include <sys/module.h> 496d7e1582SPyun YongHyeon #include <sys/mutex.h> 508fae3bd4SPyun YongHyeon #include <sys/rman.h> 514458ac71SBruce Evans #include <sys/socket.h> 528fae3bd4SPyun YongHyeon #include <sys/sockio.h> 5372a32a26SJonathan Lemon #include <sys/sysctl.h> 54a17c678eSDavid Greenman 558fae3bd4SPyun YongHyeon #include <net/bpf.h> 568fae3bd4SPyun YongHyeon #include <net/ethernet.h> 57a17c678eSDavid Greenman #include <net/if.h> 588fae3bd4SPyun YongHyeon #include <net/if_arp.h> 59397f9dfeSDavid Greenman #include <net/if_dl.h> 60ba8c6fd5SDavid Greenman #include <net/if_media.h> 61e8c8b728SJonathan Lemon #include <net/if_types.h> 62e8c8b728SJonathan Lemon #include <net/if_vlan_var.h> 63e8c8b728SJonathan Lemon 64c8bca6dcSBill Paul #include <netinet/in.h> 65c8bca6dcSBill Paul #include <netinet/in_systm.h> 66c8bca6dcSBill Paul #include <netinet/ip.h> 67f13075afSPyun YongHyeon #include <netinet/tcp.h> 68f13075afSPyun YongHyeon #include <netinet/udp.h> 69f13075afSPyun YongHyeon 70f13075afSPyun YongHyeon #include <machine/bus.h> 71c8bca6dcSBill Paul #include <machine/in_cksum.h> 72f13075afSPyun YongHyeon #include <machine/resource.h> 73c8bca6dcSBill Paul 744fbd232cSWarner Losh #include <dev/pci/pcivar.h> 754fbd232cSWarner Losh #include <dev/pci/pcireg.h> /* for PCIM_CMD_xxx */ 76a17c678eSDavid Greenman 77f7788e8eSJonathan Lemon #include <dev/mii/mii.h> 78f7788e8eSJonathan Lemon #include <dev/mii/miivar.h> 79f7788e8eSJonathan Lemon 80f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpreg.h> 81f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpvar.h> 8272a32a26SJonathan Lemon #include <dev/fxp/rcvbundl.h> 83f7788e8eSJonathan Lemon 84f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, pci, 1, 1, 1); 85f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, ether, 1, 1, 1); 86f7788e8eSJonathan Lemon MODULE_DEPEND(fxp, miibus, 1, 1, 1); 87f7788e8eSJonathan Lemon #include "miibus_if.h" 884fc1dda9SAndrew Gallatin 89ba8c6fd5SDavid Greenman /* 90ba8c6fd5SDavid Greenman * NOTE! On the Alpha, we have an alignment constraint. The 91ba8c6fd5SDavid Greenman * card DMAs the packet immediately following the RFA. However, 92ba8c6fd5SDavid Greenman * the first thing in the packet is a 14-byte Ethernet header. 93ba8c6fd5SDavid Greenman * This means that the packet is misaligned. To compensate, 94ba8c6fd5SDavid Greenman * we actually offset the RFA 2 bytes into the cluster. This 95ba8c6fd5SDavid Greenman * alignes the packet after the Ethernet header at a 32-bit 96ba8c6fd5SDavid Greenman * boundary. HOWEVER! This means that the RFA is misaligned! 97ba8c6fd5SDavid Greenman */ 98ba8c6fd5SDavid Greenman #define RFA_ALIGNMENT_FUDGE 2 99ba8c6fd5SDavid Greenman 100ba8c6fd5SDavid Greenman /* 101f7788e8eSJonathan Lemon * Set initial transmit threshold at 64 (512 bytes). This is 102f7788e8eSJonathan Lemon * increased by 64 (512 bytes) at a time, to maximum of 192 103f7788e8eSJonathan Lemon * (1536 bytes), if an underrun occurs. 104f7788e8eSJonathan Lemon */ 105f7788e8eSJonathan Lemon static int tx_threshold = 64; 106f7788e8eSJonathan Lemon 107f7788e8eSJonathan Lemon /* 108f7788e8eSJonathan Lemon * The configuration byte map has several undefined fields which 10972517829SPyun YongHyeon * must be one or must be zero. Set up a template for these bits. 11072517829SPyun YongHyeon * The actual configuration is performed in fxp_init. 111f7788e8eSJonathan Lemon * 112f7788e8eSJonathan Lemon * See struct fxp_cb_config for the bit definitions. 113f7788e8eSJonathan Lemon */ 114f7788e8eSJonathan Lemon static u_char fxp_cb_config_template[] = { 115f7788e8eSJonathan Lemon 0x0, 0x0, /* cb_status */ 116f7788e8eSJonathan Lemon 0x0, 0x0, /* cb_command */ 117f7788e8eSJonathan Lemon 0x0, 0x0, 0x0, 0x0, /* link_addr */ 118f7788e8eSJonathan Lemon 0x0, /* 0 */ 119f7788e8eSJonathan Lemon 0x0, /* 1 */ 120f7788e8eSJonathan Lemon 0x0, /* 2 */ 121f7788e8eSJonathan Lemon 0x0, /* 3 */ 122f7788e8eSJonathan Lemon 0x0, /* 4 */ 123f7788e8eSJonathan Lemon 0x0, /* 5 */ 124f7788e8eSJonathan Lemon 0x32, /* 6 */ 125f7788e8eSJonathan Lemon 0x0, /* 7 */ 126f7788e8eSJonathan Lemon 0x0, /* 8 */ 127f7788e8eSJonathan Lemon 0x0, /* 9 */ 128f7788e8eSJonathan Lemon 0x6, /* 10 */ 129f7788e8eSJonathan Lemon 0x0, /* 11 */ 130f7788e8eSJonathan Lemon 0x0, /* 12 */ 131f7788e8eSJonathan Lemon 0x0, /* 13 */ 132f7788e8eSJonathan Lemon 0xf2, /* 14 */ 133f7788e8eSJonathan Lemon 0x48, /* 15 */ 134f7788e8eSJonathan Lemon 0x0, /* 16 */ 135f7788e8eSJonathan Lemon 0x40, /* 17 */ 136f7788e8eSJonathan Lemon 0xf0, /* 18 */ 137f7788e8eSJonathan Lemon 0x0, /* 19 */ 138f7788e8eSJonathan Lemon 0x3f, /* 20 */ 13972517829SPyun YongHyeon 0x5, /* 21 */ 14072517829SPyun YongHyeon 0x0, /* 22 */ 14172517829SPyun YongHyeon 0x0, /* 23 */ 14272517829SPyun YongHyeon 0x0, /* 24 */ 14372517829SPyun YongHyeon 0x0, /* 25 */ 14472517829SPyun YongHyeon 0x0, /* 26 */ 14572517829SPyun YongHyeon 0x0, /* 27 */ 14672517829SPyun YongHyeon 0x0, /* 28 */ 14772517829SPyun YongHyeon 0x0, /* 29 */ 14872517829SPyun YongHyeon 0x0, /* 30 */ 14972517829SPyun YongHyeon 0x0 /* 31 */ 150f7788e8eSJonathan Lemon }; 151f7788e8eSJonathan Lemon 152f7788e8eSJonathan Lemon /* 153f7788e8eSJonathan Lemon * Claim various Intel PCI device identifiers for this driver. The 154f7788e8eSJonathan Lemon * sub-vendor and sub-device field are extensively used to identify 155f7788e8eSJonathan Lemon * particular variants, but we don't currently differentiate between 156f7788e8eSJonathan Lemon * them. 157f7788e8eSJonathan Lemon */ 158f7788e8eSJonathan Lemon static struct fxp_ident fxp_ident_table[] = { 159b96ad4b2SPyun YongHyeon { 0x1029, -1, 0, "Intel 82559 PCI/CardBus Pro/100" }, 160b96ad4b2SPyun YongHyeon { 0x1030, -1, 0, "Intel 82559 Pro/100 Ethernet" }, 161b96ad4b2SPyun YongHyeon { 0x1031, -1, 3, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" }, 162b96ad4b2SPyun YongHyeon { 0x1032, -1, 3, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" }, 163b96ad4b2SPyun YongHyeon { 0x1033, -1, 3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 164b96ad4b2SPyun YongHyeon { 0x1034, -1, 3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 165b96ad4b2SPyun YongHyeon { 0x1035, -1, 3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 166b96ad4b2SPyun YongHyeon { 0x1036, -1, 3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 167b96ad4b2SPyun YongHyeon { 0x1037, -1, 3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 168b96ad4b2SPyun YongHyeon { 0x1038, -1, 3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 169b96ad4b2SPyun YongHyeon { 0x1039, -1, 4, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" }, 170b96ad4b2SPyun YongHyeon { 0x103A, -1, 4, "Intel 82801DB (ICH4) Pro/100 Ethernet" }, 171b96ad4b2SPyun YongHyeon { 0x103B, -1, 4, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" }, 172b96ad4b2SPyun YongHyeon { 0x103C, -1, 4, "Intel 82801DB (ICH4) Pro/100 Ethernet" }, 173b96ad4b2SPyun YongHyeon { 0x103D, -1, 4, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" }, 174b96ad4b2SPyun YongHyeon { 0x103E, -1, 4, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" }, 175b96ad4b2SPyun YongHyeon { 0x1050, -1, 5, "Intel 82801BA (D865) Pro/100 VE Ethernet" }, 176b96ad4b2SPyun YongHyeon { 0x1051, -1, 5, "Intel 82562ET (ICH5/ICH5R) Pro/100 VE Ethernet" }, 177b96ad4b2SPyun YongHyeon { 0x1059, -1, 0, "Intel 82551QM Pro/100 M Mobile Connection" }, 178b96ad4b2SPyun YongHyeon { 0x1064, -1, 6, "Intel 82562EZ (ICH6)" }, 179b96ad4b2SPyun YongHyeon { 0x1065, -1, 6, "Intel 82562ET/EZ/GT/GZ PRO/100 VE Ethernet" }, 180b96ad4b2SPyun YongHyeon { 0x1068, -1, 6, "Intel 82801FBM (ICH6-M) Pro/100 VE Ethernet" }, 181b96ad4b2SPyun YongHyeon { 0x1069, -1, 6, "Intel 82562EM/EX/GX Pro/100 Ethernet" }, 182b96ad4b2SPyun YongHyeon { 0x1091, -1, 7, "Intel 82562GX Pro/100 Ethernet" }, 183b96ad4b2SPyun YongHyeon { 0x1092, -1, 7, "Intel Pro/100 VE Network Connection" }, 184b96ad4b2SPyun YongHyeon { 0x1093, -1, 7, "Intel Pro/100 VM Network Connection" }, 185b96ad4b2SPyun YongHyeon { 0x1094, -1, 7, "Intel Pro/100 946GZ (ICH7) Network Connection" }, 186b96ad4b2SPyun YongHyeon { 0x1209, -1, 0, "Intel 82559ER Embedded 10/100 Ethernet" }, 187b96ad4b2SPyun YongHyeon { 0x1229, 0x01, 0, "Intel 82557 Pro/100 Ethernet" }, 188b96ad4b2SPyun YongHyeon { 0x1229, 0x02, 0, "Intel 82557 Pro/100 Ethernet" }, 189b96ad4b2SPyun YongHyeon { 0x1229, 0x03, 0, "Intel 82557 Pro/100 Ethernet" }, 190b96ad4b2SPyun YongHyeon { 0x1229, 0x04, 0, "Intel 82558 Pro/100 Ethernet" }, 191b96ad4b2SPyun YongHyeon { 0x1229, 0x05, 0, "Intel 82558 Pro/100 Ethernet" }, 192b96ad4b2SPyun YongHyeon { 0x1229, 0x06, 0, "Intel 82559 Pro/100 Ethernet" }, 193b96ad4b2SPyun YongHyeon { 0x1229, 0x07, 0, "Intel 82559 Pro/100 Ethernet" }, 194b96ad4b2SPyun YongHyeon { 0x1229, 0x08, 0, "Intel 82559 Pro/100 Ethernet" }, 195b96ad4b2SPyun YongHyeon { 0x1229, 0x09, 0, "Intel 82559ER Pro/100 Ethernet" }, 196b96ad4b2SPyun YongHyeon { 0x1229, 0x0c, 0, "Intel 82550 Pro/100 Ethernet" }, 197b96ad4b2SPyun YongHyeon { 0x1229, 0x0d, 0, "Intel 82550 Pro/100 Ethernet" }, 198b96ad4b2SPyun YongHyeon { 0x1229, 0x0e, 0, "Intel 82550 Pro/100 Ethernet" }, 199b96ad4b2SPyun YongHyeon { 0x1229, 0x0f, 0, "Intel 82551 Pro/100 Ethernet" }, 200b96ad4b2SPyun YongHyeon { 0x1229, 0x10, 0, "Intel 82551 Pro/100 Ethernet" }, 201b96ad4b2SPyun YongHyeon { 0x1229, -1, 0, "Intel 82557/8/9 Pro/100 Ethernet" }, 202b96ad4b2SPyun YongHyeon { 0x2449, -1, 2, "Intel 82801BA/CAM (ICH2/3) Pro/100 Ethernet" }, 203b96ad4b2SPyun YongHyeon { 0x27dc, -1, 7, "Intel 82801GB (ICH7) 10/100 Ethernet" }, 204b96ad4b2SPyun YongHyeon { 0, -1, 0, NULL }, 205f7788e8eSJonathan Lemon }; 206f7788e8eSJonathan Lemon 207c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR 208c8bca6dcSBill Paul #define FXP_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 209c8bca6dcSBill Paul #else 210c8bca6dcSBill Paul #define FXP_CSUM_FEATURES (CSUM_TCP | CSUM_UDP) 211c8bca6dcSBill Paul #endif 212c8bca6dcSBill Paul 213f7788e8eSJonathan Lemon static int fxp_probe(device_t dev); 214f7788e8eSJonathan Lemon static int fxp_attach(device_t dev); 215f7788e8eSJonathan Lemon static int fxp_detach(device_t dev); 216f7788e8eSJonathan Lemon static int fxp_shutdown(device_t dev); 217f7788e8eSJonathan Lemon static int fxp_suspend(device_t dev); 218f7788e8eSJonathan Lemon static int fxp_resume(device_t dev); 219f7788e8eSJonathan Lemon 220b96ad4b2SPyun YongHyeon static struct fxp_ident *fxp_find_ident(device_t dev); 221f7788e8eSJonathan Lemon static void fxp_intr(void *xsc); 222f13075afSPyun YongHyeon static void fxp_rxcsum(struct fxp_softc *sc, struct ifnet *ifp, 223f13075afSPyun YongHyeon struct mbuf *m, uint16_t status, int pos); 2241abcdbd1SAttilio Rao static int fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp, 22574d1ed23SMaxime Henrion uint8_t statack, int count); 226f7788e8eSJonathan Lemon static void fxp_init(void *xsc); 2274953bccaSNate Lawson static void fxp_init_body(struct fxp_softc *sc); 228f7788e8eSJonathan Lemon static void fxp_tick(void *xsc); 229f7788e8eSJonathan Lemon static void fxp_start(struct ifnet *ifp); 2304953bccaSNate Lawson static void fxp_start_body(struct ifnet *ifp); 2314e53f837SPyun YongHyeon static int fxp_encap(struct fxp_softc *sc, struct mbuf **m_head); 2324e53f837SPyun YongHyeon static void fxp_txeof(struct fxp_softc *sc); 233f7788e8eSJonathan Lemon static void fxp_stop(struct fxp_softc *sc); 234f7788e8eSJonathan Lemon static void fxp_release(struct fxp_softc *sc); 235f7788e8eSJonathan Lemon static int fxp_ioctl(struct ifnet *ifp, u_long command, 236f7788e8eSJonathan Lemon caddr_t data); 237df79d527SGleb Smirnoff static void fxp_watchdog(struct fxp_softc *sc); 23885050421SPyun YongHyeon static void fxp_add_rfabuf(struct fxp_softc *sc, 23985050421SPyun YongHyeon struct fxp_rx *rxp); 24085050421SPyun YongHyeon static void fxp_discard_rfabuf(struct fxp_softc *sc, 24185050421SPyun YongHyeon struct fxp_rx *rxp); 24285050421SPyun YongHyeon static int fxp_new_rfabuf(struct fxp_softc *sc, 24385050421SPyun YongHyeon struct fxp_rx *rxp); 24409882363SJonathan Lemon static int fxp_mc_addrs(struct fxp_softc *sc); 245f7788e8eSJonathan Lemon static void fxp_mc_setup(struct fxp_softc *sc); 24674d1ed23SMaxime Henrion static uint16_t fxp_eeprom_getword(struct fxp_softc *sc, int offset, 247f7788e8eSJonathan Lemon int autosize); 24800c4116bSJonathan Lemon static void fxp_eeprom_putword(struct fxp_softc *sc, int offset, 24974d1ed23SMaxime Henrion uint16_t data); 250f7788e8eSJonathan Lemon static void fxp_autosize_eeprom(struct fxp_softc *sc); 251f7788e8eSJonathan Lemon static void fxp_read_eeprom(struct fxp_softc *sc, u_short *data, 252f7788e8eSJonathan Lemon int offset, int words); 25300c4116bSJonathan Lemon static void fxp_write_eeprom(struct fxp_softc *sc, u_short *data, 25400c4116bSJonathan Lemon int offset, int words); 255f7788e8eSJonathan Lemon static int fxp_ifmedia_upd(struct ifnet *ifp); 256f7788e8eSJonathan Lemon static void fxp_ifmedia_sts(struct ifnet *ifp, 257f7788e8eSJonathan Lemon struct ifmediareq *ifmr); 258f7788e8eSJonathan Lemon static int fxp_serial_ifmedia_upd(struct ifnet *ifp); 259f7788e8eSJonathan Lemon static void fxp_serial_ifmedia_sts(struct ifnet *ifp, 260f7788e8eSJonathan Lemon struct ifmediareq *ifmr); 261f1928b0cSKevin Lo static int fxp_miibus_readreg(device_t dev, int phy, int reg); 26216ec4b00SWarner Losh static int fxp_miibus_writereg(device_t dev, int phy, int reg, 263f7788e8eSJonathan Lemon int value); 26472a32a26SJonathan Lemon static void fxp_load_ucode(struct fxp_softc *sc); 2658da9c507SPyun YongHyeon static void fxp_update_stats(struct fxp_softc *sc); 2668da9c507SPyun YongHyeon static void fxp_sysctl_node(struct fxp_softc *sc); 26772a32a26SJonathan Lemon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, 26872a32a26SJonathan Lemon int low, int high); 26972a32a26SJonathan Lemon static int sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS); 27072a32a26SJonathan Lemon static int sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS); 27128935f27SMaxime Henrion static void fxp_scb_wait(struct fxp_softc *sc); 27228935f27SMaxime Henrion static void fxp_scb_cmd(struct fxp_softc *sc, int cmd); 27328935f27SMaxime Henrion static void fxp_dma_wait(struct fxp_softc *sc, 27474d1ed23SMaxime Henrion volatile uint16_t *status, bus_dma_tag_t dmat, 275209b07bcSMaxime Henrion bus_dmamap_t map); 276f7788e8eSJonathan Lemon 277f7788e8eSJonathan Lemon static device_method_t fxp_methods[] = { 278f7788e8eSJonathan Lemon /* Device interface */ 279f7788e8eSJonathan Lemon DEVMETHOD(device_probe, fxp_probe), 280f7788e8eSJonathan Lemon DEVMETHOD(device_attach, fxp_attach), 281f7788e8eSJonathan Lemon DEVMETHOD(device_detach, fxp_detach), 282f7788e8eSJonathan Lemon DEVMETHOD(device_shutdown, fxp_shutdown), 283f7788e8eSJonathan Lemon DEVMETHOD(device_suspend, fxp_suspend), 284f7788e8eSJonathan Lemon DEVMETHOD(device_resume, fxp_resume), 285f7788e8eSJonathan Lemon 286f7788e8eSJonathan Lemon /* MII interface */ 287f7788e8eSJonathan Lemon DEVMETHOD(miibus_readreg, fxp_miibus_readreg), 288f7788e8eSJonathan Lemon DEVMETHOD(miibus_writereg, fxp_miibus_writereg), 289f7788e8eSJonathan Lemon 290f7788e8eSJonathan Lemon { 0, 0 } 291f7788e8eSJonathan Lemon }; 292f7788e8eSJonathan Lemon 293f7788e8eSJonathan Lemon static driver_t fxp_driver = { 294f7788e8eSJonathan Lemon "fxp", 295f7788e8eSJonathan Lemon fxp_methods, 296f7788e8eSJonathan Lemon sizeof(struct fxp_softc), 297f7788e8eSJonathan Lemon }; 298f7788e8eSJonathan Lemon 299f7788e8eSJonathan Lemon static devclass_t fxp_devclass; 300f7788e8eSJonathan Lemon 301f246e4a1SMatthew N. Dodd DRIVER_MODULE(fxp, pci, fxp_driver, fxp_devclass, 0, 0); 302f7788e8eSJonathan Lemon DRIVER_MODULE(miibus, fxp, miibus_driver, miibus_devclass, 0, 0); 303f7788e8eSJonathan Lemon 30405bd8c22SMaxime Henrion static struct resource_spec fxp_res_spec_mem[] = { 30505bd8c22SMaxime Henrion { SYS_RES_MEMORY, FXP_PCI_MMBA, RF_ACTIVE }, 30605bd8c22SMaxime Henrion { SYS_RES_IRQ, 0, RF_ACTIVE | RF_SHAREABLE }, 30705bd8c22SMaxime Henrion { -1, 0 } 30805bd8c22SMaxime Henrion }; 30905bd8c22SMaxime Henrion 31005bd8c22SMaxime Henrion static struct resource_spec fxp_res_spec_io[] = { 31105bd8c22SMaxime Henrion { SYS_RES_IOPORT, FXP_PCI_IOBA, RF_ACTIVE }, 31205bd8c22SMaxime Henrion { SYS_RES_IRQ, 0, RF_ACTIVE | RF_SHAREABLE }, 31305bd8c22SMaxime Henrion { -1, 0 } 31405bd8c22SMaxime Henrion }; 31505bd8c22SMaxime Henrion 316f7788e8eSJonathan Lemon /* 317dfe61cf1SDavid Greenman * Wait for the previous command to be accepted (but not necessarily 318dfe61cf1SDavid Greenman * completed). 319dfe61cf1SDavid Greenman */ 32028935f27SMaxime Henrion static void 321f7788e8eSJonathan Lemon fxp_scb_wait(struct fxp_softc *sc) 322a17c678eSDavid Greenman { 3233cf09dd1SMarcel Moolenaar union { 3243cf09dd1SMarcel Moolenaar uint16_t w; 3253cf09dd1SMarcel Moolenaar uint8_t b[2]; 3263cf09dd1SMarcel Moolenaar } flowctl; 327a17c678eSDavid Greenman int i = 10000; 328a17c678eSDavid Greenman 3297dced78aSDavid Greenman while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i) 3307dced78aSDavid Greenman DELAY(2); 3313cf09dd1SMarcel Moolenaar if (i == 0) { 3323cf09dd1SMarcel Moolenaar flowctl.b[0] = CSR_READ_1(sc, FXP_CSR_FLOWCONTROL); 3333cf09dd1SMarcel Moolenaar flowctl.b[1] = CSR_READ_1(sc, FXP_CSR_FLOWCONTROL + 1); 33400c4116bSJonathan Lemon device_printf(sc->dev, "SCB timeout: 0x%x 0x%x 0x%x 0x%x\n", 335e8c8b728SJonathan Lemon CSR_READ_1(sc, FXP_CSR_SCB_COMMAND), 336e8c8b728SJonathan Lemon CSR_READ_1(sc, FXP_CSR_SCB_STATACK), 3373cf09dd1SMarcel Moolenaar CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS), flowctl.w); 3383cf09dd1SMarcel Moolenaar } 3397dced78aSDavid Greenman } 3407dced78aSDavid Greenman 34128935f27SMaxime Henrion static void 3422e2b8238SJonathan Lemon fxp_scb_cmd(struct fxp_softc *sc, int cmd) 3432e2b8238SJonathan Lemon { 3442e2b8238SJonathan Lemon 3452e2b8238SJonathan Lemon if (cmd == FXP_SCB_COMMAND_CU_RESUME && sc->cu_resume_bug) { 3462e2b8238SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_CB_COMMAND_NOP); 3472e2b8238SJonathan Lemon fxp_scb_wait(sc); 3482e2b8238SJonathan Lemon } 3492e2b8238SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd); 3502e2b8238SJonathan Lemon } 3512e2b8238SJonathan Lemon 35228935f27SMaxime Henrion static void 35374d1ed23SMaxime Henrion fxp_dma_wait(struct fxp_softc *sc, volatile uint16_t *status, 354209b07bcSMaxime Henrion bus_dma_tag_t dmat, bus_dmamap_t map) 3557dced78aSDavid Greenman { 3565986d0d2SPyun YongHyeon int i; 3577dced78aSDavid Greenman 3585986d0d2SPyun YongHyeon for (i = 10000; i > 0; i--) { 3597dced78aSDavid Greenman DELAY(2); 3605986d0d2SPyun YongHyeon bus_dmamap_sync(dmat, map, 3615986d0d2SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 3625986d0d2SPyun YongHyeon if ((le16toh(*status) & FXP_CB_STATUS_C) != 0) 3635986d0d2SPyun YongHyeon break; 364209b07bcSMaxime Henrion } 3657dced78aSDavid Greenman if (i == 0) 366f7788e8eSJonathan Lemon device_printf(sc->dev, "DMA timeout\n"); 367a17c678eSDavid Greenman } 368a17c678eSDavid Greenman 369b96ad4b2SPyun YongHyeon static struct fxp_ident * 370b96ad4b2SPyun YongHyeon fxp_find_ident(device_t dev) 371a17c678eSDavid Greenman { 37274d1ed23SMaxime Henrion uint16_t devid; 37374d1ed23SMaxime Henrion uint8_t revid; 374f7788e8eSJonathan Lemon struct fxp_ident *ident; 375f7788e8eSJonathan Lemon 37655ce7b51SDavid Greenman if (pci_get_vendor(dev) == FXP_VENDORID_INTEL) { 377f7788e8eSJonathan Lemon devid = pci_get_device(dev); 378f19fc5d8SJohn Polstra revid = pci_get_revid(dev); 379f7788e8eSJonathan Lemon for (ident = fxp_ident_table; ident->name != NULL; ident++) { 380f19fc5d8SJohn Polstra if (ident->devid == devid && 381f19fc5d8SJohn Polstra (ident->revid == revid || ident->revid == -1)) { 382b96ad4b2SPyun YongHyeon return (ident); 383b96ad4b2SPyun YongHyeon } 384b96ad4b2SPyun YongHyeon } 385b96ad4b2SPyun YongHyeon } 386b96ad4b2SPyun YongHyeon return (NULL); 387b96ad4b2SPyun YongHyeon } 388b96ad4b2SPyun YongHyeon 389b96ad4b2SPyun YongHyeon /* 390b96ad4b2SPyun YongHyeon * Return identification string if this device is ours. 391b96ad4b2SPyun YongHyeon */ 392b96ad4b2SPyun YongHyeon static int 393b96ad4b2SPyun YongHyeon fxp_probe(device_t dev) 394b96ad4b2SPyun YongHyeon { 395b96ad4b2SPyun YongHyeon struct fxp_ident *ident; 396b96ad4b2SPyun YongHyeon 397b96ad4b2SPyun YongHyeon ident = fxp_find_ident(dev); 398b96ad4b2SPyun YongHyeon if (ident != NULL) { 399f7788e8eSJonathan Lemon device_set_desc(dev, ident->name); 400538565c4SWarner Losh return (BUS_PROBE_DEFAULT); 40155ce7b51SDavid Greenman } 402f7788e8eSJonathan Lemon return (ENXIO); 4036182fdbdSPeter Wemm } 4046182fdbdSPeter Wemm 405b2badf02SMaxime Henrion static void 406b2badf02SMaxime Henrion fxp_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 407b2badf02SMaxime Henrion { 40874d1ed23SMaxime Henrion uint32_t *addr; 409b2badf02SMaxime Henrion 410b2badf02SMaxime Henrion if (error) 411b2badf02SMaxime Henrion return; 412b2badf02SMaxime Henrion 413b2badf02SMaxime Henrion KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg)); 414b2badf02SMaxime Henrion addr = arg; 415b2badf02SMaxime Henrion *addr = segs->ds_addr; 416b2badf02SMaxime Henrion } 417b2badf02SMaxime Henrion 4186182fdbdSPeter Wemm static int 4196182fdbdSPeter Wemm fxp_attach(device_t dev) 420a17c678eSDavid Greenman { 4216720ebccSMaxime Henrion struct fxp_softc *sc; 4226720ebccSMaxime Henrion struct fxp_cb_tx *tcbp; 4236720ebccSMaxime Henrion struct fxp_tx *txp; 424b2badf02SMaxime Henrion struct fxp_rx *rxp; 4256720ebccSMaxime Henrion struct ifnet *ifp; 42674d1ed23SMaxime Henrion uint32_t val; 42774d1ed23SMaxime Henrion uint16_t data, myea[ETHER_ADDR_LEN / 2]; 428fc74a9f9SBrooks Davis u_char eaddr[ETHER_ADDR_LEN]; 4297137cea0SPyun YongHyeon int i, pmc, prefer_iomap; 4303212724cSJohn Baldwin int error; 431a17c678eSDavid Greenman 4326720ebccSMaxime Henrion error = 0; 4336720ebccSMaxime Henrion sc = device_get_softc(dev); 434f7788e8eSJonathan Lemon sc->dev = dev; 4356008862bSJohn Baldwin mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 4364953bccaSNate Lawson MTX_DEF); 4373212724cSJohn Baldwin callout_init_mtx(&sc->stat_ch, &sc->sc_mtx, 0); 4384953bccaSNate Lawson ifmedia_init(&sc->sc_media, 0, fxp_serial_ifmedia_upd, 4394953bccaSNate Lawson fxp_serial_ifmedia_sts); 440a17c678eSDavid Greenman 4417ba33d82SBrooks Davis ifp = sc->ifp = if_alloc(IFT_ETHER); 4427ba33d82SBrooks Davis if (ifp == NULL) { 4437ba33d82SBrooks Davis device_printf(dev, "can not if_alloc()\n"); 4447ba33d82SBrooks Davis error = ENOSPC; 4457ba33d82SBrooks Davis goto fail; 4467ba33d82SBrooks Davis } 4477ba33d82SBrooks Davis 448dfe61cf1SDavid Greenman /* 4492bce79a2SMaxim Sobolev * Enable bus mastering. 450df373873SWes Peters */ 451cf0d8a1eSMaxim Sobolev pci_enable_busmaster(dev); 4529fa6ccfbSMatt Jacob val = pci_read_config(dev, PCIR_COMMAND, 2); 45379495006SWarner Losh 454df373873SWes Peters /* 4559fa6ccfbSMatt Jacob * Figure out which we should try first - memory mapping or i/o mapping? 4569fa6ccfbSMatt Jacob * We default to memory mapping. Then we accept an override from the 4579fa6ccfbSMatt Jacob * command line. Then we check to see which one is enabled. 458dfe61cf1SDavid Greenman */ 4592a05a4ebSMatt Jacob prefer_iomap = 0; 46005bd8c22SMaxime Henrion resource_int_value(device_get_name(dev), device_get_unit(dev), 46105bd8c22SMaxime Henrion "prefer_iomap", &prefer_iomap); 46205bd8c22SMaxime Henrion if (prefer_iomap) 46305bd8c22SMaxime Henrion sc->fxp_spec = fxp_res_spec_io; 46405bd8c22SMaxime Henrion else 46505bd8c22SMaxime Henrion sc->fxp_spec = fxp_res_spec_mem; 4669fa6ccfbSMatt Jacob 46705bd8c22SMaxime Henrion error = bus_alloc_resources(dev, sc->fxp_spec, sc->fxp_res); 46805bd8c22SMaxime Henrion if (error) { 46905bd8c22SMaxime Henrion if (sc->fxp_spec == fxp_res_spec_mem) 47005bd8c22SMaxime Henrion sc->fxp_spec = fxp_res_spec_io; 47105bd8c22SMaxime Henrion else 47205bd8c22SMaxime Henrion sc->fxp_spec = fxp_res_spec_mem; 47305bd8c22SMaxime Henrion error = bus_alloc_resources(dev, sc->fxp_spec, sc->fxp_res); 4749fa6ccfbSMatt Jacob } 47505bd8c22SMaxime Henrion if (error) { 47605bd8c22SMaxime Henrion device_printf(dev, "could not allocate resources\n"); 4776182fdbdSPeter Wemm error = ENXIO; 478a17c678eSDavid Greenman goto fail; 479a17c678eSDavid Greenman } 48005bd8c22SMaxime Henrion 4819fa6ccfbSMatt Jacob if (bootverbose) { 4829fa6ccfbSMatt Jacob device_printf(dev, "using %s space register mapping\n", 48305bd8c22SMaxime Henrion sc->fxp_spec == fxp_res_spec_mem ? "memory" : "I/O"); 4846182fdbdSPeter Wemm } 4856182fdbdSPeter Wemm 486f7788e8eSJonathan Lemon /* 487a996f023SPyun YongHyeon * Put CU/RU idle state and prepare full reset. 488f7788e8eSJonathan Lemon */ 489f7788e8eSJonathan Lemon CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET); 490f7788e8eSJonathan Lemon DELAY(10); 491a996f023SPyun YongHyeon /* Full reset and disable interrupts. */ 492a996f023SPyun YongHyeon CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET); 493a996f023SPyun YongHyeon DELAY(10); 494a996f023SPyun YongHyeon CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 495f7788e8eSJonathan Lemon 496f7788e8eSJonathan Lemon /* 497f7788e8eSJonathan Lemon * Find out how large of an SEEPROM we have. 498f7788e8eSJonathan Lemon */ 499f7788e8eSJonathan Lemon fxp_autosize_eeprom(sc); 500f7788e8eSJonathan Lemon 501f7788e8eSJonathan Lemon /* 50293b6e2e6SMaxime Henrion * Find out the chip revision; lump all 82557 revs together. 50393b6e2e6SMaxime Henrion */ 504b96ad4b2SPyun YongHyeon sc->ident = fxp_find_ident(dev); 505b96ad4b2SPyun YongHyeon if (sc->ident->ich > 0) { 506b96ad4b2SPyun YongHyeon /* Assume ICH controllers are 82559. */ 507b96ad4b2SPyun YongHyeon sc->revision = FXP_REV_82559_A0; 508b96ad4b2SPyun YongHyeon } else { 50993b6e2e6SMaxime Henrion fxp_read_eeprom(sc, &data, 5, 1); 51093b6e2e6SMaxime Henrion if ((data >> 8) == 1) 51193b6e2e6SMaxime Henrion sc->revision = FXP_REV_82557; 51293b6e2e6SMaxime Henrion else 51393b6e2e6SMaxime Henrion sc->revision = pci_get_revid(dev); 514b96ad4b2SPyun YongHyeon } 51593b6e2e6SMaxime Henrion 51693b6e2e6SMaxime Henrion /* 5177137cea0SPyun YongHyeon * Check availability of WOL. 82559ER does not support WOL. 5187137cea0SPyun YongHyeon */ 5197137cea0SPyun YongHyeon if (sc->revision >= FXP_REV_82558_A4 && 5207137cea0SPyun YongHyeon sc->revision != FXP_REV_82559S_A) { 5217137cea0SPyun YongHyeon fxp_read_eeprom(sc, &data, 10, 1); 5227137cea0SPyun YongHyeon if ((data & 0x20) != 0 && 5237137cea0SPyun YongHyeon pci_find_extcap(sc->dev, PCIY_PMG, &pmc) == 0) 5247137cea0SPyun YongHyeon sc->flags |= FXP_FLAG_WOLCAP; 5257137cea0SPyun YongHyeon } 5267137cea0SPyun YongHyeon 52743d8b117SPyun YongHyeon /* Receiver lock-up workaround detection. */ 52843d8b117SPyun YongHyeon fxp_read_eeprom(sc, &data, 3, 1); 52943d8b117SPyun YongHyeon if ((data & 0x03) != 0x03) { 53043d8b117SPyun YongHyeon sc->flags |= FXP_FLAG_RXBUG; 53143d8b117SPyun YongHyeon device_printf(dev, "Enabling Rx lock-up workaround\n"); 53243d8b117SPyun YongHyeon } 53343d8b117SPyun YongHyeon 5347137cea0SPyun YongHyeon /* 5353bd07cfdSJonathan Lemon * Determine whether we must use the 503 serial interface. 536f7788e8eSJonathan Lemon */ 537f7788e8eSJonathan Lemon fxp_read_eeprom(sc, &data, 6, 1); 53893b6e2e6SMaxime Henrion if (sc->revision == FXP_REV_82557 && (data & FXP_PHY_DEVICE_MASK) != 0 5394ed53076SMaxime Henrion && (data & FXP_PHY_SERIAL_ONLY)) 540dedabebfSJonathan Lemon sc->flags |= FXP_FLAG_SERIAL_MEDIA; 541f7788e8eSJonathan Lemon 5428da9c507SPyun YongHyeon fxp_sysctl_node(sc); 54372a32a26SJonathan Lemon /* 5442e2b8238SJonathan Lemon * Enable workarounds for certain chip revision deficiencies. 54500c4116bSJonathan Lemon * 54672a32a26SJonathan Lemon * Systems based on the ICH2/ICH2-M chip from Intel, and possibly 54772a32a26SJonathan Lemon * some systems based a normal 82559 design, have a defect where 54872a32a26SJonathan Lemon * the chip can cause a PCI protocol violation if it receives 54900c4116bSJonathan Lemon * a CU_RESUME command when it is entering the IDLE state. The 55000c4116bSJonathan Lemon * workaround is to disable Dynamic Standby Mode, so the chip never 55100c4116bSJonathan Lemon * deasserts CLKRUN#, and always remains in an active state. 55200c4116bSJonathan Lemon * 55300c4116bSJonathan Lemon * See Intel 82801BA/82801BAM Specification Update, Errata #30. 5542e2b8238SJonathan Lemon */ 555b96ad4b2SPyun YongHyeon if ((sc->ident->ich >= 2 && sc->ident->ich <= 3) || 556b96ad4b2SPyun YongHyeon (sc->ident->ich == 0 && sc->revision >= FXP_REV_82559_A0)) { 55700c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, 10, 1); 55800c4116bSJonathan Lemon if (data & 0x02) { /* STB enable */ 55974d1ed23SMaxime Henrion uint16_t cksum; 56000c4116bSJonathan Lemon int i; 56100c4116bSJonathan Lemon 56200c4116bSJonathan Lemon device_printf(dev, 563001cfa92SJonathan Lemon "Disabling dynamic standby mode in EEPROM\n"); 56400c4116bSJonathan Lemon data &= ~0x02; 56500c4116bSJonathan Lemon fxp_write_eeprom(sc, &data, 10, 1); 56600c4116bSJonathan Lemon device_printf(dev, "New EEPROM ID: 0x%x\n", data); 56700c4116bSJonathan Lemon cksum = 0; 56800c4116bSJonathan Lemon for (i = 0; i < (1 << sc->eeprom_size) - 1; i++) { 56900c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, i, 1); 57000c4116bSJonathan Lemon cksum += data; 57100c4116bSJonathan Lemon } 57200c4116bSJonathan Lemon i = (1 << sc->eeprom_size) - 1; 57300c4116bSJonathan Lemon cksum = 0xBABA - cksum; 57400c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, i, 1); 57500c4116bSJonathan Lemon fxp_write_eeprom(sc, &cksum, i, 1); 57600c4116bSJonathan Lemon device_printf(dev, 57700c4116bSJonathan Lemon "EEPROM checksum @ 0x%x: 0x%x -> 0x%x\n", 57800c4116bSJonathan Lemon i, data, cksum); 57900c4116bSJonathan Lemon #if 1 58000c4116bSJonathan Lemon /* 58100c4116bSJonathan Lemon * If the user elects to continue, try the software 58200c4116bSJonathan Lemon * workaround, as it is better than nothing. 58300c4116bSJonathan Lemon */ 5842e2b8238SJonathan Lemon sc->flags |= FXP_FLAG_CU_RESUME_BUG; 58500c4116bSJonathan Lemon #endif 58600c4116bSJonathan Lemon } 58700c4116bSJonathan Lemon } 5882e2b8238SJonathan Lemon 5892e2b8238SJonathan Lemon /* 5903bd07cfdSJonathan Lemon * If we are not a 82557 chip, we can enable extended features. 5913bd07cfdSJonathan Lemon */ 59272a32a26SJonathan Lemon if (sc->revision != FXP_REV_82557) { 5933bd07cfdSJonathan Lemon /* 59474396a0aSJonathan Lemon * If MWI is enabled in the PCI configuration, and there 59574396a0aSJonathan Lemon * is a valid cacheline size (8 or 16 dwords), then tell 59674396a0aSJonathan Lemon * the board to turn on MWI. 5973bd07cfdSJonathan Lemon */ 59874396a0aSJonathan Lemon if (val & PCIM_CMD_MWRICEN && 59974396a0aSJonathan Lemon pci_read_config(dev, PCIR_CACHELNSZ, 1) != 0) 6003bd07cfdSJonathan Lemon sc->flags |= FXP_FLAG_MWI_ENABLE; 6013bd07cfdSJonathan Lemon 6023bd07cfdSJonathan Lemon /* turn on the extended TxCB feature */ 6033bd07cfdSJonathan Lemon sc->flags |= FXP_FLAG_EXT_TXCB; 60444e0bc11SYaroslav Tykhiy 60544e0bc11SYaroslav Tykhiy /* enable reception of long frames for VLAN */ 60644e0bc11SYaroslav Tykhiy sc->flags |= FXP_FLAG_LONG_PKT_EN; 60744e0bc11SYaroslav Tykhiy } else { 60844e0bc11SYaroslav Tykhiy /* a hack to get long VLAN frames on a 82557 */ 60944e0bc11SYaroslav Tykhiy sc->flags |= FXP_FLAG_SAVE_BAD; 6103bd07cfdSJonathan Lemon } 6113bd07cfdSJonathan Lemon 612f13075afSPyun YongHyeon /* For 82559 or later chips, Rx checksum offload is supported. */ 613829b278eSPyun YongHyeon if (sc->revision >= FXP_REV_82559_A0) { 614829b278eSPyun YongHyeon /* 82559ER does not support Rx checksum offloading. */ 615829b278eSPyun YongHyeon if (sc->ident->devid != 0x1209) 616f13075afSPyun YongHyeon sc->flags |= FXP_FLAG_82559_RXCSUM; 617829b278eSPyun YongHyeon } 6183bd07cfdSJonathan Lemon /* 619c8bca6dcSBill Paul * Enable use of extended RFDs and TCBs for 82550 620c8bca6dcSBill Paul * and later chips. Note: we need extended TXCB support 621c8bca6dcSBill Paul * too, but that's already enabled by the code above. 622c8bca6dcSBill Paul * Be careful to do this only on the right devices. 623c8bca6dcSBill Paul */ 624507feeafSMaxime Henrion if (sc->revision == FXP_REV_82550 || sc->revision == FXP_REV_82550_C || 625507feeafSMaxime Henrion sc->revision == FXP_REV_82551_E || sc->revision == FXP_REV_82551_F 626507feeafSMaxime Henrion || sc->revision == FXP_REV_82551_10) { 627c8bca6dcSBill Paul sc->rfa_size = sizeof (struct fxp_rfa); 628c8bca6dcSBill Paul sc->tx_cmd = FXP_CB_COMMAND_IPCBXMIT; 629c8bca6dcSBill Paul sc->flags |= FXP_FLAG_EXT_RFA; 630f13075afSPyun YongHyeon /* Use extended RFA instead of 82559 checksum mode. */ 631f13075afSPyun YongHyeon sc->flags &= ~FXP_FLAG_82559_RXCSUM; 632c8bca6dcSBill Paul } else { 633c8bca6dcSBill Paul sc->rfa_size = sizeof (struct fxp_rfa) - FXP_RFAX_LEN; 634c8bca6dcSBill Paul sc->tx_cmd = FXP_CB_COMMAND_XMIT; 635c8bca6dcSBill Paul } 636c8bca6dcSBill Paul 637c8bca6dcSBill Paul /* 638b2badf02SMaxime Henrion * Allocate DMA tags and DMA safe memory. 639b2badf02SMaxime Henrion */ 64040c20505SMaxime Henrion sc->maxtxseg = FXP_NTXSEG; 641c21e84e4SPyun YongHyeon sc->maxsegsize = MCLBYTES; 642c21e84e4SPyun YongHyeon if (sc->flags & FXP_FLAG_EXT_RFA) { 64340c20505SMaxime Henrion sc->maxtxseg--; 644c21e84e4SPyun YongHyeon sc->maxsegsize = FXP_TSO_SEGSIZE; 645c21e84e4SPyun YongHyeon } 646c2175ff5SMarius Strobl error = bus_dma_tag_create(bus_get_dma_tag(dev), 2, 0, 647c2175ff5SMarius Strobl BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 648c21e84e4SPyun YongHyeon sc->maxsegsize * sc->maxtxseg + sizeof(struct ether_vlan_header), 649c21e84e4SPyun YongHyeon sc->maxtxseg, sc->maxsegsize, 0, 650a2057a72SPyun YongHyeon busdma_lock_mutex, &Giant, &sc->fxp_txmtag); 651b2badf02SMaxime Henrion if (error) { 652a2057a72SPyun YongHyeon device_printf(dev, "could not create TX DMA tag\n"); 653a2057a72SPyun YongHyeon goto fail; 654a2057a72SPyun YongHyeon } 655a2057a72SPyun YongHyeon 656a2057a72SPyun YongHyeon error = bus_dma_tag_create(bus_get_dma_tag(dev), 2, 0, 657a2057a72SPyun YongHyeon BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 658a2057a72SPyun YongHyeon MCLBYTES, 1, MCLBYTES, 0, 659a2057a72SPyun YongHyeon busdma_lock_mutex, &Giant, &sc->fxp_rxmtag); 660a2057a72SPyun YongHyeon if (error) { 661a2057a72SPyun YongHyeon device_printf(dev, "could not create RX DMA tag\n"); 662b2badf02SMaxime Henrion goto fail; 663b2badf02SMaxime Henrion } 664b2badf02SMaxime Henrion 665c2175ff5SMarius Strobl error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0, 666c2175ff5SMarius Strobl BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 667c2175ff5SMarius Strobl sizeof(struct fxp_stats), 1, sizeof(struct fxp_stats), 0, 668c2175ff5SMarius Strobl busdma_lock_mutex, &Giant, &sc->fxp_stag); 669b2badf02SMaxime Henrion if (error) { 670a2057a72SPyun YongHyeon device_printf(dev, "could not create stats DMA tag\n"); 671b2badf02SMaxime Henrion goto fail; 672b2badf02SMaxime Henrion } 673b2badf02SMaxime Henrion 674b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->fxp_stag, (void **)&sc->fxp_stats, 675aafb3ebbSMaxime Henrion BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->fxp_smap); 676a2057a72SPyun YongHyeon if (error) { 677a2057a72SPyun YongHyeon device_printf(dev, "could not allocate stats DMA memory\n"); 6784953bccaSNate Lawson goto fail; 679a2057a72SPyun YongHyeon } 680b2badf02SMaxime Henrion error = bus_dmamap_load(sc->fxp_stag, sc->fxp_smap, sc->fxp_stats, 681b2badf02SMaxime Henrion sizeof(struct fxp_stats), fxp_dma_map_addr, &sc->stats_addr, 0); 682b2badf02SMaxime Henrion if (error) { 683a2057a72SPyun YongHyeon device_printf(dev, "could not load the stats DMA buffer\n"); 684b2badf02SMaxime Henrion goto fail; 685b2badf02SMaxime Henrion } 686b2badf02SMaxime Henrion 687c2175ff5SMarius Strobl error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0, 688c2175ff5SMarius Strobl BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 689c2175ff5SMarius Strobl FXP_TXCB_SZ, 1, FXP_TXCB_SZ, 0, 690c2175ff5SMarius Strobl busdma_lock_mutex, &Giant, &sc->cbl_tag); 691b2badf02SMaxime Henrion if (error) { 692a2057a72SPyun YongHyeon device_printf(dev, "could not create TxCB DMA tag\n"); 693b2badf02SMaxime Henrion goto fail; 694b2badf02SMaxime Henrion } 695b2badf02SMaxime Henrion 696b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->cbl_tag, (void **)&sc->fxp_desc.cbl_list, 697aafb3ebbSMaxime Henrion BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->cbl_map); 698a2057a72SPyun YongHyeon if (error) { 699a2057a72SPyun YongHyeon device_printf(dev, "could not allocate TxCB DMA memory\n"); 7004953bccaSNate Lawson goto fail; 701a2057a72SPyun YongHyeon } 702b2badf02SMaxime Henrion 703b2badf02SMaxime Henrion error = bus_dmamap_load(sc->cbl_tag, sc->cbl_map, 704b2badf02SMaxime Henrion sc->fxp_desc.cbl_list, FXP_TXCB_SZ, fxp_dma_map_addr, 705b2badf02SMaxime Henrion &sc->fxp_desc.cbl_addr, 0); 706b2badf02SMaxime Henrion if (error) { 707a2057a72SPyun YongHyeon device_printf(dev, "could not load TxCB DMA buffer\n"); 708b2badf02SMaxime Henrion goto fail; 709b2badf02SMaxime Henrion } 710b2badf02SMaxime Henrion 711c2175ff5SMarius Strobl error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0, 712c2175ff5SMarius Strobl BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 713c2175ff5SMarius Strobl sizeof(struct fxp_cb_mcs), 1, sizeof(struct fxp_cb_mcs), 0, 714c2175ff5SMarius Strobl busdma_lock_mutex, &Giant, &sc->mcs_tag); 715b2badf02SMaxime Henrion if (error) { 716a2057a72SPyun YongHyeon device_printf(dev, 717a2057a72SPyun YongHyeon "could not create multicast setup DMA tag\n"); 718b2badf02SMaxime Henrion goto fail; 719b2badf02SMaxime Henrion } 720b2badf02SMaxime Henrion 721b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->mcs_tag, (void **)&sc->mcsp, 722a2057a72SPyun YongHyeon BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->mcs_map); 723a2057a72SPyun YongHyeon if (error) { 724a2057a72SPyun YongHyeon device_printf(dev, 725a2057a72SPyun YongHyeon "could not allocate multicast setup DMA memory\n"); 7264953bccaSNate Lawson goto fail; 727a2057a72SPyun YongHyeon } 728b2badf02SMaxime Henrion error = bus_dmamap_load(sc->mcs_tag, sc->mcs_map, sc->mcsp, 729b2badf02SMaxime Henrion sizeof(struct fxp_cb_mcs), fxp_dma_map_addr, &sc->mcs_addr, 0); 730b2badf02SMaxime Henrion if (error) { 731a2057a72SPyun YongHyeon device_printf(dev, 732a2057a72SPyun YongHyeon "can't load the multicast setup DMA buffer\n"); 733b2badf02SMaxime Henrion goto fail; 734b2badf02SMaxime Henrion } 735b2badf02SMaxime Henrion 736b2badf02SMaxime Henrion /* 7376720ebccSMaxime Henrion * Pre-allocate the TX DMA maps and setup the pointers to 7386720ebccSMaxime Henrion * the TX command blocks. 739b2badf02SMaxime Henrion */ 7406720ebccSMaxime Henrion txp = sc->fxp_desc.tx_list; 7416720ebccSMaxime Henrion tcbp = sc->fxp_desc.cbl_list; 7424cec1653SMaxime Henrion for (i = 0; i < FXP_NTXCB; i++) { 7436720ebccSMaxime Henrion txp[i].tx_cb = tcbp + i; 744a2057a72SPyun YongHyeon error = bus_dmamap_create(sc->fxp_txmtag, 0, &txp[i].tx_map); 745b2badf02SMaxime Henrion if (error) { 746b2badf02SMaxime Henrion device_printf(dev, "can't create DMA map for TX\n"); 747b2badf02SMaxime Henrion goto fail; 748b2badf02SMaxime Henrion } 749b2badf02SMaxime Henrion } 750a2057a72SPyun YongHyeon error = bus_dmamap_create(sc->fxp_rxmtag, 0, &sc->spare_map); 751b2badf02SMaxime Henrion if (error) { 752b2badf02SMaxime Henrion device_printf(dev, "can't create spare DMA map\n"); 753b2badf02SMaxime Henrion goto fail; 754b2badf02SMaxime Henrion } 755b2badf02SMaxime Henrion 756b2badf02SMaxime Henrion /* 757b2badf02SMaxime Henrion * Pre-allocate our receive buffers. 758b2badf02SMaxime Henrion */ 759b2badf02SMaxime Henrion sc->fxp_desc.rx_head = sc->fxp_desc.rx_tail = NULL; 760b2badf02SMaxime Henrion for (i = 0; i < FXP_NRFABUFS; i++) { 761b2badf02SMaxime Henrion rxp = &sc->fxp_desc.rx_list[i]; 762a2057a72SPyun YongHyeon error = bus_dmamap_create(sc->fxp_rxmtag, 0, &rxp->rx_map); 763b2badf02SMaxime Henrion if (error) { 764b2badf02SMaxime Henrion device_printf(dev, "can't create DMA map for RX\n"); 765b2badf02SMaxime Henrion goto fail; 766b2badf02SMaxime Henrion } 76785050421SPyun YongHyeon if (fxp_new_rfabuf(sc, rxp) != 0) { 7684953bccaSNate Lawson error = ENOMEM; 7694953bccaSNate Lawson goto fail; 7704953bccaSNate Lawson } 77185050421SPyun YongHyeon fxp_add_rfabuf(sc, rxp); 772b2badf02SMaxime Henrion } 773b2badf02SMaxime Henrion 774b2badf02SMaxime Henrion /* 775f7788e8eSJonathan Lemon * Read MAC address. 776f7788e8eSJonathan Lemon */ 77783e6547dSMaxime Henrion fxp_read_eeprom(sc, myea, 0, 3); 778fc74a9f9SBrooks Davis eaddr[0] = myea[0] & 0xff; 779fc74a9f9SBrooks Davis eaddr[1] = myea[0] >> 8; 780fc74a9f9SBrooks Davis eaddr[2] = myea[1] & 0xff; 781fc74a9f9SBrooks Davis eaddr[3] = myea[1] >> 8; 782fc74a9f9SBrooks Davis eaddr[4] = myea[2] & 0xff; 783fc74a9f9SBrooks Davis eaddr[5] = myea[2] >> 8; 784f7788e8eSJonathan Lemon if (bootverbose) { 7852e2b8238SJonathan Lemon device_printf(dev, "PCI IDs: %04x %04x %04x %04x %04x\n", 786f7788e8eSJonathan Lemon pci_get_vendor(dev), pci_get_device(dev), 7872e2b8238SJonathan Lemon pci_get_subvendor(dev), pci_get_subdevice(dev), 7882e2b8238SJonathan Lemon pci_get_revid(dev)); 78972a32a26SJonathan Lemon fxp_read_eeprom(sc, &data, 10, 1); 79072a32a26SJonathan Lemon device_printf(dev, "Dynamic Standby mode is %s\n", 79172a32a26SJonathan Lemon data & 0x02 ? "enabled" : "disabled"); 792f7788e8eSJonathan Lemon } 793f7788e8eSJonathan Lemon 794f7788e8eSJonathan Lemon /* 795f7788e8eSJonathan Lemon * If this is only a 10Mbps device, then there is no MII, and 796f7788e8eSJonathan Lemon * the PHY will use a serial interface instead. 797f7788e8eSJonathan Lemon * 798f7788e8eSJonathan Lemon * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter 799f7788e8eSJonathan Lemon * doesn't have a programming interface of any sort. The 800f7788e8eSJonathan Lemon * media is sensed automatically based on how the link partner 801f7788e8eSJonathan Lemon * is configured. This is, in essence, manual configuration. 802f7788e8eSJonathan Lemon */ 803f7788e8eSJonathan Lemon if (sc->flags & FXP_FLAG_SERIAL_MEDIA) { 804f7788e8eSJonathan Lemon ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL); 805f7788e8eSJonathan Lemon ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL); 806f7788e8eSJonathan Lemon } else { 807*8e5d93dbSMarius Strobl /* 808*8e5d93dbSMarius Strobl * i82557 wedge when isolating all of their PHYs. 809*8e5d93dbSMarius Strobl */ 810*8e5d93dbSMarius Strobl error = mii_attach(dev, &sc->miibus, ifp, fxp_ifmedia_upd, 811*8e5d93dbSMarius Strobl fxp_ifmedia_sts, BMSR_DEFCAPMASK, MII_PHY_ANY, 812*8e5d93dbSMarius Strobl MII_OFFSET_ANY, MIIF_NOISOLATE); 813*8e5d93dbSMarius Strobl if (error != 0) { 814*8e5d93dbSMarius Strobl device_printf(dev, "attaching PHYs failed\n"); 815ba8c6fd5SDavid Greenman goto fail; 816a17c678eSDavid Greenman } 817f7788e8eSJonathan Lemon } 818dccee1a1SDavid Greenman 8199bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 820fb583156SDavid Greenman ifp->if_init = fxp_init; 821ba8c6fd5SDavid Greenman ifp->if_softc = sc; 822ba8c6fd5SDavid Greenman ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 823ba8c6fd5SDavid Greenman ifp->if_ioctl = fxp_ioctl; 824ba8c6fd5SDavid Greenman ifp->if_start = fxp_start; 825a17c678eSDavid Greenman 8265fe9116bSYaroslav Tykhiy ifp->if_capabilities = ifp->if_capenable = 0; 8275fe9116bSYaroslav Tykhiy 828c21e84e4SPyun YongHyeon /* Enable checksum offload/TSO for 82550 or better chips */ 829c8bca6dcSBill Paul if (sc->flags & FXP_FLAG_EXT_RFA) { 830c21e84e4SPyun YongHyeon ifp->if_hwassist = FXP_CSUM_FEATURES | CSUM_TSO; 831c21e84e4SPyun YongHyeon ifp->if_capabilities |= IFCAP_HWCSUM | IFCAP_TSO4; 832c21e84e4SPyun YongHyeon ifp->if_capenable |= IFCAP_HWCSUM | IFCAP_TSO4; 833c8bca6dcSBill Paul } 834c8bca6dcSBill Paul 835f13075afSPyun YongHyeon if (sc->flags & FXP_FLAG_82559_RXCSUM) { 836f13075afSPyun YongHyeon ifp->if_capabilities |= IFCAP_RXCSUM; 837f13075afSPyun YongHyeon ifp->if_capenable |= IFCAP_RXCSUM; 838f13075afSPyun YongHyeon } 839f13075afSPyun YongHyeon 8407137cea0SPyun YongHyeon if (sc->flags & FXP_FLAG_WOLCAP) { 8417137cea0SPyun YongHyeon ifp->if_capabilities |= IFCAP_WOL_MAGIC; 8427137cea0SPyun YongHyeon ifp->if_capenable |= IFCAP_WOL_MAGIC; 8437137cea0SPyun YongHyeon } 8447137cea0SPyun YongHyeon 845fb917226SRuslan Ermilov #ifdef DEVICE_POLLING 846fb917226SRuslan Ermilov /* Inform the world we support polling. */ 847fb917226SRuslan Ermilov ifp->if_capabilities |= IFCAP_POLLING; 848fb917226SRuslan Ermilov #endif 849fb917226SRuslan Ermilov 850dfe61cf1SDavid Greenman /* 8514953bccaSNate Lawson * Attach the interface. 8524953bccaSNate Lawson */ 853fc74a9f9SBrooks Davis ether_ifattach(ifp, eaddr); 8544953bccaSNate Lawson 8554953bccaSNate Lawson /* 856e8c8b728SJonathan Lemon * Tell the upper layer(s) we support long frames. 8575fe9116bSYaroslav Tykhiy * Must appear after the call to ether_ifattach() because 8585fe9116bSYaroslav Tykhiy * ether_ifattach() sets ifi_hdrlen to the default value. 859e8c8b728SJonathan Lemon */ 860e8c8b728SJonathan Lemon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 861673d9191SSam Leffler ifp->if_capabilities |= IFCAP_VLAN_MTU; 86244e0bc11SYaroslav Tykhiy ifp->if_capenable |= IFCAP_VLAN_MTU; /* the hw bits already set */ 863bd4fa9d9SPyun YongHyeon if ((sc->flags & FXP_FLAG_EXT_RFA) != 0) { 864bd4fa9d9SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWTAGGING | 865bd4fa9d9SPyun YongHyeon IFCAP_VLAN_HWCSUM; 866bd4fa9d9SPyun YongHyeon ifp->if_capenable |= IFCAP_VLAN_HWTAGGING | 867bd4fa9d9SPyun YongHyeon IFCAP_VLAN_HWCSUM; 868bd4fa9d9SPyun YongHyeon } 869e8c8b728SJonathan Lemon 870483b9871SDavid Greenman /* 8713114fdb4SDavid Greenman * Let the system queue as many packets as we have available 8723114fdb4SDavid Greenman * TX descriptors. 873483b9871SDavid Greenman */ 8747929aa03SMax Laier IFQ_SET_MAXLEN(&ifp->if_snd, FXP_NTXCB - 1); 8757929aa03SMax Laier ifp->if_snd.ifq_drv_maxlen = FXP_NTXCB - 1; 8767929aa03SMax Laier IFQ_SET_READY(&ifp->if_snd); 8774a684684SDavid Greenman 878201afb0eSMaxime Henrion /* 8794953bccaSNate Lawson * Hook our interrupt after all initialization is complete. 880201afb0eSMaxime Henrion */ 88105bd8c22SMaxime Henrion error = bus_setup_intr(dev, sc->fxp_res[1], INTR_TYPE_NET | INTR_MPSAFE, 882ef544f63SPaolo Pisati NULL, fxp_intr, sc, &sc->ih); 883201afb0eSMaxime Henrion if (error) { 884201afb0eSMaxime Henrion device_printf(dev, "could not setup irq\n"); 885fc74a9f9SBrooks Davis ether_ifdetach(sc->ifp); 886201afb0eSMaxime Henrion goto fail; 887201afb0eSMaxime Henrion } 888201afb0eSMaxime Henrion 8897137cea0SPyun YongHyeon /* 8907137cea0SPyun YongHyeon * Configure hardware to reject magic frames otherwise 8917137cea0SPyun YongHyeon * system will hang on recipt of magic frames. 8927137cea0SPyun YongHyeon */ 8937137cea0SPyun YongHyeon if ((sc->flags & FXP_FLAG_WOLCAP) != 0) { 8947137cea0SPyun YongHyeon FXP_LOCK(sc); 8957137cea0SPyun YongHyeon /* Clear wakeup events. */ 896af75b654SPyun YongHyeon CSR_WRITE_1(sc, FXP_CSR_PMDR, CSR_READ_1(sc, FXP_CSR_PMDR)); 8977137cea0SPyun YongHyeon fxp_init_body(sc); 8987137cea0SPyun YongHyeon fxp_stop(sc); 8997137cea0SPyun YongHyeon FXP_UNLOCK(sc); 9007137cea0SPyun YongHyeon } 9017137cea0SPyun YongHyeon 902a17c678eSDavid Greenman fail: 9031b5a39d3SBrooks Davis if (error) 904f7788e8eSJonathan Lemon fxp_release(sc); 905f7788e8eSJonathan Lemon return (error); 906f7788e8eSJonathan Lemon } 907f7788e8eSJonathan Lemon 908f7788e8eSJonathan Lemon /* 9094953bccaSNate Lawson * Release all resources. The softc lock should not be held and the 9104953bccaSNate Lawson * interrupt should already be torn down. 911f7788e8eSJonathan Lemon */ 912f7788e8eSJonathan Lemon static void 913f7788e8eSJonathan Lemon fxp_release(struct fxp_softc *sc) 914f7788e8eSJonathan Lemon { 915b2badf02SMaxime Henrion struct fxp_rx *rxp; 916b2badf02SMaxime Henrion struct fxp_tx *txp; 917b2badf02SMaxime Henrion int i; 918b2badf02SMaxime Henrion 91967fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_NOTOWNED); 920670f5d73SMaxime Henrion KASSERT(sc->ih == NULL, 921670f5d73SMaxime Henrion ("fxp_release() called with intr handle still active")); 9224953bccaSNate Lawson if (sc->miibus) 9234953bccaSNate Lawson device_delete_child(sc->dev, sc->miibus); 9244953bccaSNate Lawson bus_generic_detach(sc->dev); 9254953bccaSNate Lawson ifmedia_removeall(&sc->sc_media); 926b2badf02SMaxime Henrion if (sc->fxp_desc.cbl_list) { 927b2badf02SMaxime Henrion bus_dmamap_unload(sc->cbl_tag, sc->cbl_map); 928b2badf02SMaxime Henrion bus_dmamem_free(sc->cbl_tag, sc->fxp_desc.cbl_list, 929b2badf02SMaxime Henrion sc->cbl_map); 930b2badf02SMaxime Henrion } 931b2badf02SMaxime Henrion if (sc->fxp_stats) { 932b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_stag, sc->fxp_smap); 933b2badf02SMaxime Henrion bus_dmamem_free(sc->fxp_stag, sc->fxp_stats, sc->fxp_smap); 934b2badf02SMaxime Henrion } 935b2badf02SMaxime Henrion if (sc->mcsp) { 936b2badf02SMaxime Henrion bus_dmamap_unload(sc->mcs_tag, sc->mcs_map); 937b2badf02SMaxime Henrion bus_dmamem_free(sc->mcs_tag, sc->mcsp, sc->mcs_map); 938b2badf02SMaxime Henrion } 93905bd8c22SMaxime Henrion bus_release_resources(sc->dev, sc->fxp_spec, sc->fxp_res); 940a2057a72SPyun YongHyeon if (sc->fxp_rxmtag) { 941b983c7b3SMaxime Henrion for (i = 0; i < FXP_NRFABUFS; i++) { 942b983c7b3SMaxime Henrion rxp = &sc->fxp_desc.rx_list[i]; 943b983c7b3SMaxime Henrion if (rxp->rx_mbuf != NULL) { 944a2057a72SPyun YongHyeon bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map, 945b983c7b3SMaxime Henrion BUS_DMASYNC_POSTREAD); 946a2057a72SPyun YongHyeon bus_dmamap_unload(sc->fxp_rxmtag, rxp->rx_map); 947b983c7b3SMaxime Henrion m_freem(rxp->rx_mbuf); 948b983c7b3SMaxime Henrion } 949a2057a72SPyun YongHyeon bus_dmamap_destroy(sc->fxp_rxmtag, rxp->rx_map); 950b983c7b3SMaxime Henrion } 951a2057a72SPyun YongHyeon bus_dmamap_destroy(sc->fxp_rxmtag, sc->spare_map); 952a2057a72SPyun YongHyeon bus_dma_tag_destroy(sc->fxp_rxmtag); 953a2057a72SPyun YongHyeon } 954a2057a72SPyun YongHyeon if (sc->fxp_txmtag) { 955b983c7b3SMaxime Henrion for (i = 0; i < FXP_NTXCB; i++) { 956b983c7b3SMaxime Henrion txp = &sc->fxp_desc.tx_list[i]; 957b983c7b3SMaxime Henrion if (txp->tx_mbuf != NULL) { 958a2057a72SPyun YongHyeon bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map, 959b983c7b3SMaxime Henrion BUS_DMASYNC_POSTWRITE); 960a2057a72SPyun YongHyeon bus_dmamap_unload(sc->fxp_txmtag, txp->tx_map); 961b983c7b3SMaxime Henrion m_freem(txp->tx_mbuf); 962b983c7b3SMaxime Henrion } 963a2057a72SPyun YongHyeon bus_dmamap_destroy(sc->fxp_txmtag, txp->tx_map); 964b983c7b3SMaxime Henrion } 965a2057a72SPyun YongHyeon bus_dma_tag_destroy(sc->fxp_txmtag); 966b983c7b3SMaxime Henrion } 967c4bf1e90SMaxime Henrion if (sc->fxp_stag) 968c4bf1e90SMaxime Henrion bus_dma_tag_destroy(sc->fxp_stag); 969b2badf02SMaxime Henrion if (sc->cbl_tag) 970b2badf02SMaxime Henrion bus_dma_tag_destroy(sc->cbl_tag); 971b2badf02SMaxime Henrion if (sc->mcs_tag) 972b2badf02SMaxime Henrion bus_dma_tag_destroy(sc->mcs_tag); 973fc74a9f9SBrooks Davis if (sc->ifp) 974fc74a9f9SBrooks Davis if_free(sc->ifp); 97572a32a26SJonathan Lemon 9760f4dc94cSChuck Paterson mtx_destroy(&sc->sc_mtx); 9776182fdbdSPeter Wemm } 9786182fdbdSPeter Wemm 9796182fdbdSPeter Wemm /* 9806182fdbdSPeter Wemm * Detach interface. 9816182fdbdSPeter Wemm */ 9826182fdbdSPeter Wemm static int 9836182fdbdSPeter Wemm fxp_detach(device_t dev) 9846182fdbdSPeter Wemm { 9856182fdbdSPeter Wemm struct fxp_softc *sc = device_get_softc(dev); 9866182fdbdSPeter Wemm 98740929967SGleb Smirnoff #ifdef DEVICE_POLLING 98840929967SGleb Smirnoff if (sc->ifp->if_capenable & IFCAP_POLLING) 98940929967SGleb Smirnoff ether_poll_deregister(sc->ifp); 99040929967SGleb Smirnoff #endif 99140929967SGleb Smirnoff 9924953bccaSNate Lawson FXP_LOCK(sc); 9936182fdbdSPeter Wemm /* 99432cd7a9cSWarner Losh * Stop DMA and drop transmit queue, but disable interrupts first. 99520f0c80fSMaxime Henrion */ 99620f0c80fSMaxime Henrion CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 99720f0c80fSMaxime Henrion fxp_stop(sc); 99832cd7a9cSWarner Losh FXP_UNLOCK(sc); 9999eda9d7aSJohn Baldwin callout_drain(&sc->stat_ch); 100020f0c80fSMaxime Henrion 10016182fdbdSPeter Wemm /* 10023212724cSJohn Baldwin * Close down routes etc. 10033212724cSJohn Baldwin */ 10043212724cSJohn Baldwin ether_ifdetach(sc->ifp); 10053212724cSJohn Baldwin 10063212724cSJohn Baldwin /* 10074953bccaSNate Lawson * Unhook interrupt before dropping lock. This is to prevent 10084953bccaSNate Lawson * races with fxp_intr(). 10096182fdbdSPeter Wemm */ 101005bd8c22SMaxime Henrion bus_teardown_intr(sc->dev, sc->fxp_res[1], sc->ih); 10114953bccaSNate Lawson sc->ih = NULL; 10126182fdbdSPeter Wemm 1013f7788e8eSJonathan Lemon /* Release our allocated resources. */ 1014f7788e8eSJonathan Lemon fxp_release(sc); 1015f7788e8eSJonathan Lemon return (0); 1016a17c678eSDavid Greenman } 1017a17c678eSDavid Greenman 1018a17c678eSDavid Greenman /* 10194a684684SDavid Greenman * Device shutdown routine. Called at system shutdown after sync. The 1020a17c678eSDavid Greenman * main purpose of this routine is to shut off receiver DMA so that 1021a17c678eSDavid Greenman * kernel memory doesn't get clobbered during warmboot. 1022a17c678eSDavid Greenman */ 10236182fdbdSPeter Wemm static int 10246182fdbdSPeter Wemm fxp_shutdown(device_t dev) 1025a17c678eSDavid Greenman { 10263212724cSJohn Baldwin 10276182fdbdSPeter Wemm /* 10286182fdbdSPeter Wemm * Make sure that DMA is disabled prior to reboot. Not doing 10296182fdbdSPeter Wemm * do could allow DMA to corrupt kernel memory during the 10306182fdbdSPeter Wemm * reboot before the driver initializes. 10316182fdbdSPeter Wemm */ 10327137cea0SPyun YongHyeon return (fxp_suspend(dev)); 1033a17c678eSDavid Greenman } 1034a17c678eSDavid Greenman 10357dced78aSDavid Greenman /* 10367dced78aSDavid Greenman * Device suspend routine. Stop the interface and save some PCI 10377dced78aSDavid Greenman * settings in case the BIOS doesn't restore them properly on 10387dced78aSDavid Greenman * resume. 10397dced78aSDavid Greenman */ 10407dced78aSDavid Greenman static int 10417dced78aSDavid Greenman fxp_suspend(device_t dev) 10427dced78aSDavid Greenman { 10437dced78aSDavid Greenman struct fxp_softc *sc = device_get_softc(dev); 10447137cea0SPyun YongHyeon struct ifnet *ifp; 10457137cea0SPyun YongHyeon int pmc; 10467137cea0SPyun YongHyeon uint16_t pmstat; 10477dced78aSDavid Greenman 10484953bccaSNate Lawson FXP_LOCK(sc); 10497dced78aSDavid Greenman 10507137cea0SPyun YongHyeon ifp = sc->ifp; 10517137cea0SPyun YongHyeon if (pci_find_extcap(sc->dev, PCIY_PMG, &pmc) == 0) { 10527137cea0SPyun YongHyeon pmstat = pci_read_config(sc->dev, pmc + PCIR_POWER_STATUS, 2); 10537137cea0SPyun YongHyeon pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE); 10547137cea0SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0) { 10557137cea0SPyun YongHyeon /* Request PME. */ 10567137cea0SPyun YongHyeon pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE; 10577137cea0SPyun YongHyeon sc->flags |= FXP_FLAG_WOL; 10587137cea0SPyun YongHyeon /* Reconfigure hardware to accept magic frames. */ 10597137cea0SPyun YongHyeon fxp_init_body(sc); 10607137cea0SPyun YongHyeon } 10617137cea0SPyun YongHyeon pci_write_config(sc->dev, pmc + PCIR_POWER_STATUS, pmstat, 2); 10627137cea0SPyun YongHyeon } 10637dced78aSDavid Greenman fxp_stop(sc); 10647dced78aSDavid Greenman 10657dced78aSDavid Greenman sc->suspended = 1; 10667dced78aSDavid Greenman 10674953bccaSNate Lawson FXP_UNLOCK(sc); 1068f7788e8eSJonathan Lemon return (0); 10697dced78aSDavid Greenman } 10707dced78aSDavid Greenman 10717dced78aSDavid Greenman /* 107267ba6566SWarner Losh * Device resume routine. re-enable busmastering, and restart the interface if 10737dced78aSDavid Greenman * appropriate. 10747dced78aSDavid Greenman */ 10757dced78aSDavid Greenman static int 10767dced78aSDavid Greenman fxp_resume(device_t dev) 10777dced78aSDavid Greenman { 10787dced78aSDavid Greenman struct fxp_softc *sc = device_get_softc(dev); 1079fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 10807137cea0SPyun YongHyeon int pmc; 10817137cea0SPyun YongHyeon uint16_t pmstat; 10827dced78aSDavid Greenman 10834953bccaSNate Lawson FXP_LOCK(sc); 10847dced78aSDavid Greenman 10857137cea0SPyun YongHyeon if (pci_find_extcap(sc->dev, PCIY_PMG, &pmc) == 0) { 10867137cea0SPyun YongHyeon sc->flags &= ~FXP_FLAG_WOL; 10877137cea0SPyun YongHyeon pmstat = pci_read_config(sc->dev, pmc + PCIR_POWER_STATUS, 2); 10887137cea0SPyun YongHyeon /* Disable PME and clear PME status. */ 10897137cea0SPyun YongHyeon pmstat &= ~PCIM_PSTAT_PMEENABLE; 10907137cea0SPyun YongHyeon pci_write_config(sc->dev, pmc + PCIR_POWER_STATUS, pmstat, 2); 1091af75b654SPyun YongHyeon if ((sc->flags & FXP_FLAG_WOLCAP) != 0) 1092af75b654SPyun YongHyeon CSR_WRITE_1(sc, FXP_CSR_PMDR, 1093af75b654SPyun YongHyeon CSR_READ_1(sc, FXP_CSR_PMDR)); 10947137cea0SPyun YongHyeon } 10957137cea0SPyun YongHyeon 10967dced78aSDavid Greenman CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET); 10977dced78aSDavid Greenman DELAY(10); 10987dced78aSDavid Greenman 10997dced78aSDavid Greenman /* reinitialize interface if necessary */ 11007dced78aSDavid Greenman if (ifp->if_flags & IFF_UP) 11014953bccaSNate Lawson fxp_init_body(sc); 11027dced78aSDavid Greenman 11037dced78aSDavid Greenman sc->suspended = 0; 11047dced78aSDavid Greenman 11054953bccaSNate Lawson FXP_UNLOCK(sc); 1106ba8c6fd5SDavid Greenman return (0); 1107f7788e8eSJonathan Lemon } 1108ba8c6fd5SDavid Greenman 110900c4116bSJonathan Lemon static void 111000c4116bSJonathan Lemon fxp_eeprom_shiftin(struct fxp_softc *sc, int data, int length) 111100c4116bSJonathan Lemon { 111274d1ed23SMaxime Henrion uint16_t reg; 111300c4116bSJonathan Lemon int x; 111400c4116bSJonathan Lemon 111500c4116bSJonathan Lemon /* 111600c4116bSJonathan Lemon * Shift in data. 111700c4116bSJonathan Lemon */ 111800c4116bSJonathan Lemon for (x = 1 << (length - 1); x; x >>= 1) { 111900c4116bSJonathan Lemon if (data & x) 112000c4116bSJonathan Lemon reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI; 112100c4116bSJonathan Lemon else 112200c4116bSJonathan Lemon reg = FXP_EEPROM_EECS; 112300c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 112400c4116bSJonathan Lemon DELAY(1); 112500c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 112600c4116bSJonathan Lemon DELAY(1); 112700c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 112800c4116bSJonathan Lemon DELAY(1); 112900c4116bSJonathan Lemon } 113000c4116bSJonathan Lemon } 113100c4116bSJonathan Lemon 1132f7788e8eSJonathan Lemon /* 1133f7788e8eSJonathan Lemon * Read from the serial EEPROM. Basically, you manually shift in 1134f7788e8eSJonathan Lemon * the read opcode (one bit at a time) and then shift in the address, 1135f7788e8eSJonathan Lemon * and then you shift out the data (all of this one bit at a time). 1136f7788e8eSJonathan Lemon * The word size is 16 bits, so you have to provide the address for 1137f7788e8eSJonathan Lemon * every 16 bits of data. 1138f7788e8eSJonathan Lemon */ 113974d1ed23SMaxime Henrion static uint16_t 1140f7788e8eSJonathan Lemon fxp_eeprom_getword(struct fxp_softc *sc, int offset, int autosize) 1141f7788e8eSJonathan Lemon { 114274d1ed23SMaxime Henrion uint16_t reg, data; 1143f7788e8eSJonathan Lemon int x; 1144ba8c6fd5SDavid Greenman 1145f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 1146f7788e8eSJonathan Lemon /* 1147f7788e8eSJonathan Lemon * Shift in read opcode. 1148f7788e8eSJonathan Lemon */ 114900c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3); 1150f7788e8eSJonathan Lemon /* 1151f7788e8eSJonathan Lemon * Shift in address. 1152f7788e8eSJonathan Lemon */ 1153f7788e8eSJonathan Lemon data = 0; 1154f7788e8eSJonathan Lemon for (x = 1 << (sc->eeprom_size - 1); x; x >>= 1) { 1155f7788e8eSJonathan Lemon if (offset & x) 1156f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI; 1157f7788e8eSJonathan Lemon else 1158f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS; 1159f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1160f7788e8eSJonathan Lemon DELAY(1); 1161f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 1162f7788e8eSJonathan Lemon DELAY(1); 1163f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1164f7788e8eSJonathan Lemon DELAY(1); 1165f7788e8eSJonathan Lemon reg = CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO; 1166f7788e8eSJonathan Lemon data++; 1167f7788e8eSJonathan Lemon if (autosize && reg == 0) { 1168f7788e8eSJonathan Lemon sc->eeprom_size = data; 1169f7788e8eSJonathan Lemon break; 1170f7788e8eSJonathan Lemon } 1171f7788e8eSJonathan Lemon } 1172f7788e8eSJonathan Lemon /* 1173f7788e8eSJonathan Lemon * Shift out data. 1174f7788e8eSJonathan Lemon */ 1175f7788e8eSJonathan Lemon data = 0; 1176f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS; 1177f7788e8eSJonathan Lemon for (x = 1 << 15; x; x >>= 1) { 1178f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 1179f7788e8eSJonathan Lemon DELAY(1); 1180f7788e8eSJonathan Lemon if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO) 1181f7788e8eSJonathan Lemon data |= x; 1182f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1183f7788e8eSJonathan Lemon DELAY(1); 1184f7788e8eSJonathan Lemon } 1185f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 1186f7788e8eSJonathan Lemon DELAY(1); 1187f7788e8eSJonathan Lemon 1188f7788e8eSJonathan Lemon return (data); 1189ba8c6fd5SDavid Greenman } 1190ba8c6fd5SDavid Greenman 119100c4116bSJonathan Lemon static void 119274d1ed23SMaxime Henrion fxp_eeprom_putword(struct fxp_softc *sc, int offset, uint16_t data) 119300c4116bSJonathan Lemon { 119400c4116bSJonathan Lemon int i; 119500c4116bSJonathan Lemon 119600c4116bSJonathan Lemon /* 119700c4116bSJonathan Lemon * Erase/write enable. 119800c4116bSJonathan Lemon */ 119900c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 120000c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x4, 3); 120100c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x03 << (sc->eeprom_size - 2), sc->eeprom_size); 120200c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 120300c4116bSJonathan Lemon DELAY(1); 120400c4116bSJonathan Lemon /* 120500c4116bSJonathan Lemon * Shift in write opcode, address, data. 120600c4116bSJonathan Lemon */ 120700c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 120800c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_WRITE, 3); 120900c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, offset, sc->eeprom_size); 121000c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, data, 16); 121100c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 121200c4116bSJonathan Lemon DELAY(1); 121300c4116bSJonathan Lemon /* 121400c4116bSJonathan Lemon * Wait for EEPROM to finish up. 121500c4116bSJonathan Lemon */ 121600c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 121700c4116bSJonathan Lemon DELAY(1); 121800c4116bSJonathan Lemon for (i = 0; i < 1000; i++) { 121900c4116bSJonathan Lemon if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO) 122000c4116bSJonathan Lemon break; 122100c4116bSJonathan Lemon DELAY(50); 122200c4116bSJonathan Lemon } 122300c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 122400c4116bSJonathan Lemon DELAY(1); 122500c4116bSJonathan Lemon /* 122600c4116bSJonathan Lemon * Erase/write disable. 122700c4116bSJonathan Lemon */ 122800c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 122900c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x4, 3); 123000c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0, sc->eeprom_size); 123100c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 123200c4116bSJonathan Lemon DELAY(1); 123300c4116bSJonathan Lemon } 123400c4116bSJonathan Lemon 1235ba8c6fd5SDavid Greenman /* 1236e9bf2fa7SDavid Greenman * From NetBSD: 1237e9bf2fa7SDavid Greenman * 1238e9bf2fa7SDavid Greenman * Figure out EEPROM size. 1239e9bf2fa7SDavid Greenman * 1240e9bf2fa7SDavid Greenman * 559's can have either 64-word or 256-word EEPROMs, the 558 1241e9bf2fa7SDavid Greenman * datasheet only talks about 64-word EEPROMs, and the 557 datasheet 1242e9bf2fa7SDavid Greenman * talks about the existance of 16 to 256 word EEPROMs. 1243e9bf2fa7SDavid Greenman * 1244e9bf2fa7SDavid Greenman * The only known sizes are 64 and 256, where the 256 version is used 1245e9bf2fa7SDavid Greenman * by CardBus cards to store CIS information. 1246e9bf2fa7SDavid Greenman * 1247e9bf2fa7SDavid Greenman * The address is shifted in msb-to-lsb, and after the last 1248e9bf2fa7SDavid Greenman * address-bit the EEPROM is supposed to output a `dummy zero' bit, 1249e9bf2fa7SDavid Greenman * after which follows the actual data. We try to detect this zero, by 1250e9bf2fa7SDavid Greenman * probing the data-out bit in the EEPROM control register just after 1251e9bf2fa7SDavid Greenman * having shifted in a bit. If the bit is zero, we assume we've 1252e9bf2fa7SDavid Greenman * shifted enough address bits. The data-out should be tri-state, 1253e9bf2fa7SDavid Greenman * before this, which should translate to a logical one. 1254e9bf2fa7SDavid Greenman */ 1255e9bf2fa7SDavid Greenman static void 1256f7788e8eSJonathan Lemon fxp_autosize_eeprom(struct fxp_softc *sc) 1257e9bf2fa7SDavid Greenman { 1258e9bf2fa7SDavid Greenman 1259f7788e8eSJonathan Lemon /* guess maximum size of 256 words */ 1260f7788e8eSJonathan Lemon sc->eeprom_size = 8; 1261f7788e8eSJonathan Lemon 1262f7788e8eSJonathan Lemon /* autosize */ 1263f7788e8eSJonathan Lemon (void) fxp_eeprom_getword(sc, 0, 1); 1264e9bf2fa7SDavid Greenman } 1265f7788e8eSJonathan Lemon 1266ba8c6fd5SDavid Greenman static void 1267f7788e8eSJonathan Lemon fxp_read_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words) 1268ba8c6fd5SDavid Greenman { 1269f7788e8eSJonathan Lemon int i; 1270ba8c6fd5SDavid Greenman 1271f7788e8eSJonathan Lemon for (i = 0; i < words; i++) 1272f7788e8eSJonathan Lemon data[i] = fxp_eeprom_getword(sc, offset + i, 0); 1273ba8c6fd5SDavid Greenman } 1274ba8c6fd5SDavid Greenman 127500c4116bSJonathan Lemon static void 127600c4116bSJonathan Lemon fxp_write_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words) 127700c4116bSJonathan Lemon { 127800c4116bSJonathan Lemon int i; 127900c4116bSJonathan Lemon 128000c4116bSJonathan Lemon for (i = 0; i < words; i++) 128100c4116bSJonathan Lemon fxp_eeprom_putword(sc, offset + i, data[i]); 128200c4116bSJonathan Lemon } 128300c4116bSJonathan Lemon 1284a17c678eSDavid Greenman /* 12854953bccaSNate Lawson * Grab the softc lock and call the real fxp_start_body() routine 1286a17c678eSDavid Greenman */ 1287a17c678eSDavid Greenman static void 1288f7788e8eSJonathan Lemon fxp_start(struct ifnet *ifp) 1289a17c678eSDavid Greenman { 12909b44ff22SGarrett Wollman struct fxp_softc *sc = ifp->if_softc; 12914953bccaSNate Lawson 12924953bccaSNate Lawson FXP_LOCK(sc); 12934953bccaSNate Lawson fxp_start_body(ifp); 12944953bccaSNate Lawson FXP_UNLOCK(sc); 12954953bccaSNate Lawson } 12964953bccaSNate Lawson 12974953bccaSNate Lawson /* 12984953bccaSNate Lawson * Start packet transmission on the interface. 12994953bccaSNate Lawson * This routine must be called with the softc lock held, and is an 13004953bccaSNate Lawson * internal entry point only. 13014953bccaSNate Lawson */ 13024953bccaSNate Lawson static void 13034953bccaSNate Lawson fxp_start_body(struct ifnet *ifp) 13044953bccaSNate Lawson { 13054953bccaSNate Lawson struct fxp_softc *sc = ifp->if_softc; 1306b2badf02SMaxime Henrion struct mbuf *mb_head; 13074e53f837SPyun YongHyeon int txqueued; 1308a17c678eSDavid Greenman 130967fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 131040c20505SMaxime Henrion 1311c109e385SPyun YongHyeon if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 1312c109e385SPyun YongHyeon IFF_DRV_RUNNING) 1313c109e385SPyun YongHyeon return; 1314c109e385SPyun YongHyeon 13154e53f837SPyun YongHyeon if (sc->tx_queued > FXP_NTXCB_HIWAT) 13164e53f837SPyun YongHyeon fxp_txeof(sc); 1317483b9871SDavid Greenman /* 1318483b9871SDavid Greenman * We're finished if there is nothing more to add to the list or if 1319483b9871SDavid Greenman * we're all filled up with buffers to transmit. 13203114fdb4SDavid Greenman * NOTE: One TxCB is reserved to guarantee that fxp_mc_setup() can add 13213114fdb4SDavid Greenman * a NOP command when needed. 1322483b9871SDavid Greenman */ 132340c20505SMaxime Henrion txqueued = 0; 13247929aa03SMax Laier while (!IFQ_DRV_IS_EMPTY(&ifp->if_snd) && 13257929aa03SMax Laier sc->tx_queued < FXP_NTXCB - 1) { 1326483b9871SDavid Greenman 1327dfe61cf1SDavid Greenman /* 1328dfe61cf1SDavid Greenman * Grab a packet to transmit. 1329dfe61cf1SDavid Greenman */ 13307929aa03SMax Laier IFQ_DRV_DEQUEUE(&ifp->if_snd, mb_head); 13317929aa03SMax Laier if (mb_head == NULL) 13327929aa03SMax Laier break; 1333a17c678eSDavid Greenman 13344e53f837SPyun YongHyeon if (fxp_encap(sc, &mb_head)) { 13354e53f837SPyun YongHyeon if (mb_head == NULL) 133640c20505SMaxime Henrion break; 13374e53f837SPyun YongHyeon IFQ_DRV_PREPEND(&ifp->if_snd, mb_head); 13384e53f837SPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_OACTIVE; 133940c20505SMaxime Henrion } 13404e53f837SPyun YongHyeon txqueued++; 13414e53f837SPyun YongHyeon /* 13424e53f837SPyun YongHyeon * Pass packet to bpf if there is a listener. 13434e53f837SPyun YongHyeon */ 13444e53f837SPyun YongHyeon BPF_MTAP(ifp, mb_head); 13454e53f837SPyun YongHyeon } 134640c20505SMaxime Henrion 134740c20505SMaxime Henrion /* 134840c20505SMaxime Henrion * We're finished. If we added to the list, issue a RESUME to get DMA 134940c20505SMaxime Henrion * going again if suspended. 135040c20505SMaxime Henrion */ 13514e53f837SPyun YongHyeon if (txqueued > 0) { 1352a2057a72SPyun YongHyeon bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, 1353a2057a72SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 135440c20505SMaxime Henrion fxp_scb_wait(sc); 135540c20505SMaxime Henrion fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME); 13564e53f837SPyun YongHyeon /* 13574e53f837SPyun YongHyeon * Set a 5 second timer just in case we don't hear 13584e53f837SPyun YongHyeon * from the card again. 13594e53f837SPyun YongHyeon */ 13604e53f837SPyun YongHyeon sc->watchdog_timer = 5; 136140c20505SMaxime Henrion } 136240c20505SMaxime Henrion } 136340c20505SMaxime Henrion 136440c20505SMaxime Henrion static int 13654e53f837SPyun YongHyeon fxp_encap(struct fxp_softc *sc, struct mbuf **m_head) 136640c20505SMaxime Henrion { 136740c20505SMaxime Henrion struct ifnet *ifp; 136840c20505SMaxime Henrion struct mbuf *m; 136940c20505SMaxime Henrion struct fxp_tx *txp; 137040c20505SMaxime Henrion struct fxp_cb_tx *cbp; 1371c21e84e4SPyun YongHyeon struct tcphdr *tcp; 137240c20505SMaxime Henrion bus_dma_segment_t segs[FXP_NTXSEG]; 1373c21e84e4SPyun YongHyeon int error, i, nseg, tcp_payload; 137440c20505SMaxime Henrion 137540c20505SMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 1376fc74a9f9SBrooks Davis ifp = sc->ifp; 137740c20505SMaxime Henrion 1378c21e84e4SPyun YongHyeon tcp_payload = 0; 1379c21e84e4SPyun YongHyeon tcp = NULL; 1380dfe61cf1SDavid Greenman /* 1381483b9871SDavid Greenman * Get pointer to next available tx desc. 1382dfe61cf1SDavid Greenman */ 1383b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_last->tx_next; 1384c8bca6dcSBill Paul 1385c8bca6dcSBill Paul /* 1386a35e7eaaSDon Lewis * A note in Appendix B of the Intel 8255x 10/100 Mbps 1387a35e7eaaSDon Lewis * Ethernet Controller Family Open Source Software 1388a35e7eaaSDon Lewis * Developer Manual says: 1389a35e7eaaSDon Lewis * Using software parsing is only allowed with legal 1390a35e7eaaSDon Lewis * TCP/IP or UDP/IP packets. 1391a35e7eaaSDon Lewis * ... 1392a35e7eaaSDon Lewis * For all other datagrams, hardware parsing must 1393a35e7eaaSDon Lewis * be used. 1394a35e7eaaSDon Lewis * Software parsing appears to truncate ICMP and 1395a35e7eaaSDon Lewis * fragmented UDP packets that contain one to three 1396a35e7eaaSDon Lewis * bytes in the second (and final) mbuf of the packet. 1397a35e7eaaSDon Lewis */ 1398a35e7eaaSDon Lewis if (sc->flags & FXP_FLAG_EXT_RFA) 1399a35e7eaaSDon Lewis txp->tx_cb->ipcb_ip_activation_high = 1400a35e7eaaSDon Lewis FXP_IPCB_HARDWAREPARSING_ENABLE; 1401a35e7eaaSDon Lewis 14024e53f837SPyun YongHyeon m = *m_head; 1403c21e84e4SPyun YongHyeon if (m->m_pkthdr.csum_flags & CSUM_TSO) { 1404c21e84e4SPyun YongHyeon /* 1405c21e84e4SPyun YongHyeon * 82550/82551 requires ethernet/IP/TCP headers must be 1406c21e84e4SPyun YongHyeon * contained in the first active transmit buffer. 1407c21e84e4SPyun YongHyeon */ 1408c21e84e4SPyun YongHyeon struct ether_header *eh; 1409c21e84e4SPyun YongHyeon struct ip *ip; 1410c21e84e4SPyun YongHyeon uint32_t ip_off, poff; 1411c21e84e4SPyun YongHyeon 1412c21e84e4SPyun YongHyeon if (M_WRITABLE(*m_head) == 0) { 1413c21e84e4SPyun YongHyeon /* Get a writable copy. */ 1414c21e84e4SPyun YongHyeon m = m_dup(*m_head, M_DONTWAIT); 1415c21e84e4SPyun YongHyeon m_freem(*m_head); 1416c21e84e4SPyun YongHyeon if (m == NULL) { 1417c21e84e4SPyun YongHyeon *m_head = NULL; 1418c21e84e4SPyun YongHyeon return (ENOBUFS); 1419c21e84e4SPyun YongHyeon } 1420c21e84e4SPyun YongHyeon *m_head = m; 1421c21e84e4SPyun YongHyeon } 1422c21e84e4SPyun YongHyeon ip_off = sizeof(struct ether_header); 1423c21e84e4SPyun YongHyeon m = m_pullup(*m_head, ip_off); 1424c21e84e4SPyun YongHyeon if (m == NULL) { 1425c21e84e4SPyun YongHyeon *m_head = NULL; 1426c21e84e4SPyun YongHyeon return (ENOBUFS); 1427c21e84e4SPyun YongHyeon } 1428c21e84e4SPyun YongHyeon eh = mtod(m, struct ether_header *); 1429c21e84e4SPyun YongHyeon /* Check the existence of VLAN tag. */ 1430c21e84e4SPyun YongHyeon if (eh->ether_type == htons(ETHERTYPE_VLAN)) { 1431c21e84e4SPyun YongHyeon ip_off = sizeof(struct ether_vlan_header); 1432c21e84e4SPyun YongHyeon m = m_pullup(m, ip_off); 1433c21e84e4SPyun YongHyeon if (m == NULL) { 1434c21e84e4SPyun YongHyeon *m_head = NULL; 1435c21e84e4SPyun YongHyeon return (ENOBUFS); 1436c21e84e4SPyun YongHyeon } 1437c21e84e4SPyun YongHyeon } 1438c21e84e4SPyun YongHyeon m = m_pullup(m, ip_off + sizeof(struct ip)); 1439c21e84e4SPyun YongHyeon if (m == NULL) { 1440c21e84e4SPyun YongHyeon *m_head = NULL; 1441c21e84e4SPyun YongHyeon return (ENOBUFS); 1442c21e84e4SPyun YongHyeon } 1443c21e84e4SPyun YongHyeon ip = (struct ip *)(mtod(m, char *) + ip_off); 1444c21e84e4SPyun YongHyeon poff = ip_off + (ip->ip_hl << 2); 1445c21e84e4SPyun YongHyeon m = m_pullup(m, poff + sizeof(struct tcphdr)); 1446c21e84e4SPyun YongHyeon if (m == NULL) { 1447c21e84e4SPyun YongHyeon *m_head = NULL; 1448c21e84e4SPyun YongHyeon return (ENOBUFS); 1449c21e84e4SPyun YongHyeon } 1450c21e84e4SPyun YongHyeon tcp = (struct tcphdr *)(mtod(m, char *) + poff); 1451c21e84e4SPyun YongHyeon m = m_pullup(m, poff + sizeof(struct tcphdr) + tcp->th_off); 1452c21e84e4SPyun YongHyeon if (m == NULL) { 1453c21e84e4SPyun YongHyeon *m_head = NULL; 1454c21e84e4SPyun YongHyeon return (ENOBUFS); 1455c21e84e4SPyun YongHyeon } 1456c21e84e4SPyun YongHyeon 1457c21e84e4SPyun YongHyeon /* 1458c21e84e4SPyun YongHyeon * Since 82550/82551 doesn't modify IP length and pseudo 1459c21e84e4SPyun YongHyeon * checksum in the first frame driver should compute it. 1460c21e84e4SPyun YongHyeon */ 146196486faaSPyun YongHyeon ip = (struct ip *)(mtod(m, char *) + ip_off); 146296486faaSPyun YongHyeon tcp = (struct tcphdr *)(mtod(m, char *) + poff); 1463c21e84e4SPyun YongHyeon ip->ip_sum = 0; 14640685c824SPyun YongHyeon ip->ip_len = htons(m->m_pkthdr.tso_segsz + (ip->ip_hl << 2) + 14650685c824SPyun YongHyeon (tcp->th_off << 2)); 1466c21e84e4SPyun YongHyeon tcp->th_sum = in_pseudo(ip->ip_src.s_addr, ip->ip_dst.s_addr, 1467c21e84e4SPyun YongHyeon htons(IPPROTO_TCP + (tcp->th_off << 2) + 1468c21e84e4SPyun YongHyeon m->m_pkthdr.tso_segsz)); 1469c21e84e4SPyun YongHyeon /* Compute total TCP payload. */ 1470c21e84e4SPyun YongHyeon tcp_payload = m->m_pkthdr.len - ip_off - (ip->ip_hl << 2); 1471c21e84e4SPyun YongHyeon tcp_payload -= tcp->th_off << 2; 1472c21e84e4SPyun YongHyeon *m_head = m; 14736da6d0a9SPyun YongHyeon } else if (m->m_pkthdr.csum_flags & FXP_CSUM_FEATURES) { 14746da6d0a9SPyun YongHyeon /* 14756da6d0a9SPyun YongHyeon * Deal with TCP/IP checksum offload. Note that 14766da6d0a9SPyun YongHyeon * in order for TCP checksum offload to work, 14776da6d0a9SPyun YongHyeon * the pseudo header checksum must have already 14786da6d0a9SPyun YongHyeon * been computed and stored in the checksum field 14796da6d0a9SPyun YongHyeon * in the TCP header. The stack should have 14806da6d0a9SPyun YongHyeon * already done this for us. 14816da6d0a9SPyun YongHyeon */ 14826da6d0a9SPyun YongHyeon txp->tx_cb->ipcb_ip_schedule = FXP_IPCB_TCPUDP_CHECKSUM_ENABLE; 14836da6d0a9SPyun YongHyeon if (m->m_pkthdr.csum_flags & CSUM_TCP) 14846da6d0a9SPyun YongHyeon txp->tx_cb->ipcb_ip_schedule |= FXP_IPCB_TCP_PACKET; 14856da6d0a9SPyun YongHyeon 14866da6d0a9SPyun YongHyeon #ifdef FXP_IP_CSUM_WAR 14876da6d0a9SPyun YongHyeon /* 14886da6d0a9SPyun YongHyeon * XXX The 82550 chip appears to have trouble 14896da6d0a9SPyun YongHyeon * dealing with IP header checksums in very small 14906da6d0a9SPyun YongHyeon * datagrams, namely fragments from 1 to 3 bytes 14916da6d0a9SPyun YongHyeon * in size. For example, say you want to transmit 14926da6d0a9SPyun YongHyeon * a UDP packet of 1473 bytes. The packet will be 14936da6d0a9SPyun YongHyeon * fragmented over two IP datagrams, the latter 14946da6d0a9SPyun YongHyeon * containing only one byte of data. The 82550 will 14956da6d0a9SPyun YongHyeon * botch the header checksum on the 1-byte fragment. 14966da6d0a9SPyun YongHyeon * As long as the datagram contains 4 or more bytes 14976da6d0a9SPyun YongHyeon * of data, you're ok. 14986da6d0a9SPyun YongHyeon * 14996da6d0a9SPyun YongHyeon * The following code attempts to work around this 15006da6d0a9SPyun YongHyeon * problem: if the datagram is less than 38 bytes 15016da6d0a9SPyun YongHyeon * in size (14 bytes ether header, 20 bytes IP header, 15026da6d0a9SPyun YongHyeon * plus 4 bytes of data), we punt and compute the IP 15036da6d0a9SPyun YongHyeon * header checksum by hand. This workaround doesn't 15046da6d0a9SPyun YongHyeon * work very well, however, since it can be fooled 15056da6d0a9SPyun YongHyeon * by things like VLAN tags and IP options that make 15066da6d0a9SPyun YongHyeon * the header sizes/offsets vary. 15076da6d0a9SPyun YongHyeon */ 15086da6d0a9SPyun YongHyeon 15096da6d0a9SPyun YongHyeon if (m->m_pkthdr.csum_flags & CSUM_IP) { 15106da6d0a9SPyun YongHyeon if (m->m_pkthdr.len < 38) { 15116da6d0a9SPyun YongHyeon struct ip *ip; 15126da6d0a9SPyun YongHyeon m->m_data += ETHER_HDR_LEN; 15136da6d0a9SPyun YongHyeon ip = mtod(m, struct ip *); 15146da6d0a9SPyun YongHyeon ip->ip_sum = in_cksum(m, ip->ip_hl << 2); 15156da6d0a9SPyun YongHyeon m->m_data -= ETHER_HDR_LEN; 15166da6d0a9SPyun YongHyeon m->m_pkthdr.csum_flags &= ~CSUM_IP; 15176da6d0a9SPyun YongHyeon } else { 15186da6d0a9SPyun YongHyeon txp->tx_cb->ipcb_ip_activation_high = 15196da6d0a9SPyun YongHyeon FXP_IPCB_HARDWAREPARSING_ENABLE; 15206da6d0a9SPyun YongHyeon txp->tx_cb->ipcb_ip_schedule |= 15216da6d0a9SPyun YongHyeon FXP_IPCB_IP_CHECKSUM_ENABLE; 15226da6d0a9SPyun YongHyeon } 15236da6d0a9SPyun YongHyeon } 15246da6d0a9SPyun YongHyeon #endif 1525c21e84e4SPyun YongHyeon } 1526c21e84e4SPyun YongHyeon 1527a2057a72SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->fxp_txmtag, txp->tx_map, *m_head, 15284e53f837SPyun YongHyeon segs, &nseg, 0); 15294e53f837SPyun YongHyeon if (error == EFBIG) { 15304e53f837SPyun YongHyeon m = m_collapse(*m_head, M_DONTWAIT, sc->maxtxseg); 15314e53f837SPyun YongHyeon if (m == NULL) { 15324e53f837SPyun YongHyeon m_freem(*m_head); 15334e53f837SPyun YongHyeon *m_head = NULL; 15344e53f837SPyun YongHyeon return (ENOMEM); 15351104779bSMike Silbersack } 15364e53f837SPyun YongHyeon *m_head = m; 1537a2057a72SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->fxp_txmtag, txp->tx_map, 15384e53f837SPyun YongHyeon *m_head, segs, &nseg, 0); 15394e53f837SPyun YongHyeon if (error != 0) { 15404e53f837SPyun YongHyeon m_freem(*m_head); 15414e53f837SPyun YongHyeon *m_head = NULL; 15424e53f837SPyun YongHyeon return (ENOMEM); 15434e53f837SPyun YongHyeon } 15444e53f837SPyun YongHyeon } else if (error != 0) 15454e53f837SPyun YongHyeon return (error); 15464e53f837SPyun YongHyeon if (nseg == 0) { 15474e53f837SPyun YongHyeon m_freem(*m_head); 15484e53f837SPyun YongHyeon *m_head = NULL; 15494e53f837SPyun YongHyeon return (EIO); 155023a0ed7cSDavid Greenman } 155123a0ed7cSDavid Greenman 155240c20505SMaxime Henrion KASSERT(nseg <= sc->maxtxseg, ("too many DMA segments")); 1553a2057a72SPyun YongHyeon bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map, BUS_DMASYNC_PREWRITE); 1554b2badf02SMaxime Henrion 155540c20505SMaxime Henrion cbp = txp->tx_cb; 155640c20505SMaxime Henrion for (i = 0; i < nseg; i++) { 155740c20505SMaxime Henrion /* 155840c20505SMaxime Henrion * If this is an 82550/82551, then we're using extended 155940c20505SMaxime Henrion * TxCBs _and_ we're using checksum offload. This means 156040c20505SMaxime Henrion * that the TxCB is really an IPCB. One major difference 156140c20505SMaxime Henrion * between the two is that with plain extended TxCBs, 156240c20505SMaxime Henrion * the bottom half of the TxCB contains two entries from 156340c20505SMaxime Henrion * the TBD array, whereas IPCBs contain just one entry: 156440c20505SMaxime Henrion * one entry (8 bytes) has been sacrificed for the TCP/IP 156540c20505SMaxime Henrion * checksum offload control bits. So to make things work 156640c20505SMaxime Henrion * right, we have to start filling in the TBD array 156740c20505SMaxime Henrion * starting from a different place depending on whether 156840c20505SMaxime Henrion * the chip is an 82550/82551 or not. 156940c20505SMaxime Henrion */ 157040c20505SMaxime Henrion if (sc->flags & FXP_FLAG_EXT_RFA) { 157168f4ab9aSPyun YongHyeon cbp->tbd[i + 1].tb_addr = htole32(segs[i].ds_addr); 157268f4ab9aSPyun YongHyeon cbp->tbd[i + 1].tb_size = htole32(segs[i].ds_len); 157340c20505SMaxime Henrion } else { 157440c20505SMaxime Henrion cbp->tbd[i].tb_addr = htole32(segs[i].ds_addr); 157540c20505SMaxime Henrion cbp->tbd[i].tb_size = htole32(segs[i].ds_len); 157640c20505SMaxime Henrion } 157740c20505SMaxime Henrion } 1578c21e84e4SPyun YongHyeon if (sc->flags & FXP_FLAG_EXT_RFA) { 1579c21e84e4SPyun YongHyeon /* Configure dynamic TBD for 82550/82551. */ 1580c21e84e4SPyun YongHyeon cbp->tbd_number = 0xFF; 158168f4ab9aSPyun YongHyeon cbp->tbd[nseg].tb_size |= htole32(0x8000); 1582c21e84e4SPyun YongHyeon } else 158340c20505SMaxime Henrion cbp->tbd_number = nseg; 1584c21e84e4SPyun YongHyeon /* Configure TSO. */ 1585c21e84e4SPyun YongHyeon if (m->m_pkthdr.csum_flags & CSUM_TSO) { 1586c21e84e4SPyun YongHyeon cbp->tbd[-1].tb_size = htole32(m->m_pkthdr.tso_segsz << 16); 158768f4ab9aSPyun YongHyeon cbp->tbd[1].tb_size |= htole32(tcp_payload << 16); 1588c21e84e4SPyun YongHyeon cbp->ipcb_ip_schedule |= FXP_IPCB_LARGESEND_ENABLE | 1589c21e84e4SPyun YongHyeon FXP_IPCB_IP_CHECKSUM_ENABLE | 1590c21e84e4SPyun YongHyeon FXP_IPCB_TCP_PACKET | 1591c21e84e4SPyun YongHyeon FXP_IPCB_TCPUDP_CHECKSUM_ENABLE; 1592c21e84e4SPyun YongHyeon } 1593bd4fa9d9SPyun YongHyeon /* Configure VLAN hardware tag insertion. */ 1594bd4fa9d9SPyun YongHyeon if ((m->m_flags & M_VLANTAG) != 0) { 1595bd4fa9d9SPyun YongHyeon cbp->ipcb_vlan_id = htons(m->m_pkthdr.ether_vtag); 1596bd4fa9d9SPyun YongHyeon txp->tx_cb->ipcb_ip_activation_high |= 1597bd4fa9d9SPyun YongHyeon FXP_IPCB_INSERTVLAN_ENABLE; 1598bd4fa9d9SPyun YongHyeon } 159940c20505SMaxime Henrion 16004e53f837SPyun YongHyeon txp->tx_mbuf = m; 1601b2badf02SMaxime Henrion txp->tx_cb->cb_status = 0; 1602b2badf02SMaxime Henrion txp->tx_cb->byte_count = 0; 16034e53f837SPyun YongHyeon if (sc->tx_queued != FXP_CXINT_THRESH - 1) 1604b2badf02SMaxime Henrion txp->tx_cb->cb_command = 160583e6547dSMaxime Henrion htole16(sc->tx_cmd | FXP_CB_COMMAND_SF | 160683e6547dSMaxime Henrion FXP_CB_COMMAND_S); 16074e53f837SPyun YongHyeon else 1608b2badf02SMaxime Henrion txp->tx_cb->cb_command = 160983e6547dSMaxime Henrion htole16(sc->tx_cmd | FXP_CB_COMMAND_SF | 161083e6547dSMaxime Henrion FXP_CB_COMMAND_S | FXP_CB_COMMAND_I); 1611c21e84e4SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) == 0) 1612b2badf02SMaxime Henrion txp->tx_cb->tx_threshold = tx_threshold; 1613a17c678eSDavid Greenman 1614a17c678eSDavid Greenman /* 1615483b9871SDavid Greenman * Advance the end of list forward. 1616a17c678eSDavid Greenman */ 161706175228SAndrew Gallatin 161850d81222SMaxime Henrion #ifdef __alpha__ 161906175228SAndrew Gallatin /* 162006175228SAndrew Gallatin * On platforms which can't access memory in 16-bit 162106175228SAndrew Gallatin * granularities, we must prevent the card from DMA'ing 162206175228SAndrew Gallatin * up the status while we update the command field. 162306175228SAndrew Gallatin * This could cause us to overwrite the completion status. 162414fd1071SMaxime Henrion * XXX This is probably bogus and we're _not_ looking 162514fd1071SMaxime Henrion * for atomicity here. 162606175228SAndrew Gallatin */ 162714fd1071SMaxime Henrion atomic_clear_16(&sc->fxp_desc.tx_last->tx_cb->cb_command, 1628bafb64afSMaxime Henrion htole16(FXP_CB_COMMAND_S)); 162950d81222SMaxime Henrion #else 163040c20505SMaxime Henrion sc->fxp_desc.tx_last->tx_cb->cb_command &= htole16(~FXP_CB_COMMAND_S); 163150d81222SMaxime Henrion #endif /*__alpha__*/ 1632b2badf02SMaxime Henrion sc->fxp_desc.tx_last = txp; 1633a17c678eSDavid Greenman 1634a17c678eSDavid Greenman /* 16351cd443acSDavid Greenman * Advance the beginning of the list forward if there are 1636b2badf02SMaxime Henrion * no other packets queued (when nothing is queued, tx_first 1637483b9871SDavid Greenman * sits on the last TxCB that was sent out). 1638a17c678eSDavid Greenman */ 16391cd443acSDavid Greenman if (sc->tx_queued == 0) 1640b2badf02SMaxime Henrion sc->fxp_desc.tx_first = txp; 1641a17c678eSDavid Greenman 16421cd443acSDavid Greenman sc->tx_queued++; 16431cd443acSDavid Greenman 164440c20505SMaxime Henrion return (0); 1645a17c678eSDavid Greenman } 1646a17c678eSDavid Greenman 1647e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 1648e4fc250cSLuigi Rizzo static poll_handler_t fxp_poll; 1649e4fc250cSLuigi Rizzo 16501abcdbd1SAttilio Rao static int 1651e4fc250cSLuigi Rizzo fxp_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 1652e4fc250cSLuigi Rizzo { 1653e4fc250cSLuigi Rizzo struct fxp_softc *sc = ifp->if_softc; 165474d1ed23SMaxime Henrion uint8_t statack; 16551abcdbd1SAttilio Rao int rx_npkts = 0; 1656e4fc250cSLuigi Rizzo 16574953bccaSNate Lawson FXP_LOCK(sc); 165840929967SGleb Smirnoff if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 16594953bccaSNate Lawson FXP_UNLOCK(sc); 16601abcdbd1SAttilio Rao return (rx_npkts); 1661e4fc250cSLuigi Rizzo } 166240929967SGleb Smirnoff 1663e4fc250cSLuigi Rizzo statack = FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA | 1664e4fc250cSLuigi Rizzo FXP_SCB_STATACK_FR; 1665e4fc250cSLuigi Rizzo if (cmd == POLL_AND_CHECK_STATUS) { 166674d1ed23SMaxime Henrion uint8_t tmp; 16676481f301SPeter Wemm 1668e4fc250cSLuigi Rizzo tmp = CSR_READ_1(sc, FXP_CSR_SCB_STATACK); 16694953bccaSNate Lawson if (tmp == 0xff || tmp == 0) { 16704953bccaSNate Lawson FXP_UNLOCK(sc); 16711abcdbd1SAttilio Rao return (rx_npkts); /* nothing to do */ 16724953bccaSNate Lawson } 1673e4fc250cSLuigi Rizzo tmp &= ~statack; 1674e4fc250cSLuigi Rizzo /* ack what we can */ 1675e4fc250cSLuigi Rizzo if (tmp != 0) 1676e4fc250cSLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, tmp); 1677e4fc250cSLuigi Rizzo statack |= tmp; 1678e4fc250cSLuigi Rizzo } 16791abcdbd1SAttilio Rao rx_npkts = fxp_intr_body(sc, ifp, statack, count); 16804953bccaSNate Lawson FXP_UNLOCK(sc); 16811abcdbd1SAttilio Rao return (rx_npkts); 1682e4fc250cSLuigi Rizzo } 1683e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */ 1684e4fc250cSLuigi Rizzo 1685a17c678eSDavid Greenman /* 16869c7d2607SDavid Greenman * Process interface interrupts. 1687a17c678eSDavid Greenman */ 168894927790SDavid Greenman static void 1689f7788e8eSJonathan Lemon fxp_intr(void *xsc) 1690a17c678eSDavid Greenman { 1691f7788e8eSJonathan Lemon struct fxp_softc *sc = xsc; 1692fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 169374d1ed23SMaxime Henrion uint8_t statack; 16940f4dc94cSChuck Paterson 16954953bccaSNate Lawson FXP_LOCK(sc); 1696704d1965SWarner Losh if (sc->suspended) { 1697704d1965SWarner Losh FXP_UNLOCK(sc); 1698704d1965SWarner Losh return; 1699704d1965SWarner Losh } 1700704d1965SWarner Losh 1701e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 170240929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 17034953bccaSNate Lawson FXP_UNLOCK(sc); 1704e4fc250cSLuigi Rizzo return; 17054953bccaSNate Lawson } 1706e4fc250cSLuigi Rizzo #endif 1707b184b38eSDavid Greenman while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) { 1708a17c678eSDavid Greenman /* 170911457bbfSJonathan Lemon * It should not be possible to have all bits set; the 171011457bbfSJonathan Lemon * FXP_SCB_INTR_SWI bit always returns 0 on a read. If 171111457bbfSJonathan Lemon * all bits are set, this may indicate that the card has 171211457bbfSJonathan Lemon * been physically ejected, so ignore it. 171311457bbfSJonathan Lemon */ 17144953bccaSNate Lawson if (statack == 0xff) { 17154953bccaSNate Lawson FXP_UNLOCK(sc); 171611457bbfSJonathan Lemon return; 17174953bccaSNate Lawson } 171811457bbfSJonathan Lemon 171911457bbfSJonathan Lemon /* 1720a17c678eSDavid Greenman * First ACK all the interrupts in this pass. 1721a17c678eSDavid Greenman */ 1722ba8c6fd5SDavid Greenman CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack); 1723c109e385SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 17244953bccaSNate Lawson fxp_intr_body(sc, ifp, statack, -1); 1725e4fc250cSLuigi Rizzo } 17264953bccaSNate Lawson FXP_UNLOCK(sc); 1727e4fc250cSLuigi Rizzo } 1728e4fc250cSLuigi Rizzo 1729e4fc250cSLuigi Rizzo static void 1730b2badf02SMaxime Henrion fxp_txeof(struct fxp_softc *sc) 1731b2badf02SMaxime Henrion { 17324e53f837SPyun YongHyeon struct ifnet *ifp; 1733b2badf02SMaxime Henrion struct fxp_tx *txp; 1734b2badf02SMaxime Henrion 17354e53f837SPyun YongHyeon ifp = sc->ifp; 1736a2057a72SPyun YongHyeon bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, 1737a2057a72SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 1738b2badf02SMaxime Henrion for (txp = sc->fxp_desc.tx_first; sc->tx_queued && 173983e6547dSMaxime Henrion (le16toh(txp->tx_cb->cb_status) & FXP_CB_STATUS_C) != 0; 1740b2badf02SMaxime Henrion txp = txp->tx_next) { 1741b2badf02SMaxime Henrion if (txp->tx_mbuf != NULL) { 1742a2057a72SPyun YongHyeon bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map, 1743b2badf02SMaxime Henrion BUS_DMASYNC_POSTWRITE); 1744a2057a72SPyun YongHyeon bus_dmamap_unload(sc->fxp_txmtag, txp->tx_map); 1745b2badf02SMaxime Henrion m_freem(txp->tx_mbuf); 1746b2badf02SMaxime Henrion txp->tx_mbuf = NULL; 1747b2badf02SMaxime Henrion /* clear this to reset csum offload bits */ 1748b2badf02SMaxime Henrion txp->tx_cb->tbd[0].tb_addr = 0; 1749b2badf02SMaxime Henrion } 1750b2badf02SMaxime Henrion sc->tx_queued--; 17514e53f837SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 1752b2badf02SMaxime Henrion } 1753b2badf02SMaxime Henrion sc->fxp_desc.tx_first = txp; 1754a2057a72SPyun YongHyeon bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, 1755a2057a72SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 17566b24912cSPyun YongHyeon if (sc->tx_queued == 0) 175725935344SPyun YongHyeon sc->watchdog_timer = 0; 1758b2badf02SMaxime Henrion } 1759b2badf02SMaxime Henrion 1760b2badf02SMaxime Henrion static void 1761f13075afSPyun YongHyeon fxp_rxcsum(struct fxp_softc *sc, struct ifnet *ifp, struct mbuf *m, 1762f13075afSPyun YongHyeon uint16_t status, int pos) 1763f13075afSPyun YongHyeon { 1764f13075afSPyun YongHyeon struct ether_header *eh; 1765f13075afSPyun YongHyeon struct ip *ip; 1766f13075afSPyun YongHyeon struct udphdr *uh; 1767f13075afSPyun YongHyeon int32_t hlen, len, pktlen, temp32; 1768f13075afSPyun YongHyeon uint16_t csum, *opts; 1769f13075afSPyun YongHyeon 1770f13075afSPyun YongHyeon if ((sc->flags & FXP_FLAG_82559_RXCSUM) == 0) { 1771f13075afSPyun YongHyeon if ((status & FXP_RFA_STATUS_PARSE) != 0) { 1772f13075afSPyun YongHyeon if (status & FXP_RFDX_CS_IP_CSUM_BIT_VALID) 1773f13075afSPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 1774f13075afSPyun YongHyeon if (status & FXP_RFDX_CS_IP_CSUM_VALID) 1775f13075afSPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 1776f13075afSPyun YongHyeon if ((status & FXP_RFDX_CS_TCPUDP_CSUM_BIT_VALID) && 1777f13075afSPyun YongHyeon (status & FXP_RFDX_CS_TCPUDP_CSUM_VALID)) { 1778f13075afSPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_DATA_VALID | 1779f13075afSPyun YongHyeon CSUM_PSEUDO_HDR; 1780f13075afSPyun YongHyeon m->m_pkthdr.csum_data = 0xffff; 1781f13075afSPyun YongHyeon } 1782f13075afSPyun YongHyeon } 1783f13075afSPyun YongHyeon return; 1784f13075afSPyun YongHyeon } 1785f13075afSPyun YongHyeon 1786f13075afSPyun YongHyeon pktlen = m->m_pkthdr.len; 1787f13075afSPyun YongHyeon if (pktlen < sizeof(struct ether_header) + sizeof(struct ip)) 1788f13075afSPyun YongHyeon return; 1789f13075afSPyun YongHyeon eh = mtod(m, struct ether_header *); 1790f13075afSPyun YongHyeon if (eh->ether_type != htons(ETHERTYPE_IP)) 1791f13075afSPyun YongHyeon return; 1792f13075afSPyun YongHyeon ip = (struct ip *)(eh + 1); 1793f13075afSPyun YongHyeon if (ip->ip_v != IPVERSION) 1794f13075afSPyun YongHyeon return; 1795f13075afSPyun YongHyeon 1796f13075afSPyun YongHyeon hlen = ip->ip_hl << 2; 1797f13075afSPyun YongHyeon pktlen -= sizeof(struct ether_header); 1798f13075afSPyun YongHyeon if (hlen < sizeof(struct ip)) 1799f13075afSPyun YongHyeon return; 1800f13075afSPyun YongHyeon if (ntohs(ip->ip_len) < hlen) 1801f13075afSPyun YongHyeon return; 1802f13075afSPyun YongHyeon if (ntohs(ip->ip_len) != pktlen) 1803f13075afSPyun YongHyeon return; 1804f13075afSPyun YongHyeon if (ip->ip_off & htons(IP_MF | IP_OFFMASK)) 1805f13075afSPyun YongHyeon return; /* can't handle fragmented packet */ 1806f13075afSPyun YongHyeon 1807f13075afSPyun YongHyeon switch (ip->ip_p) { 1808f13075afSPyun YongHyeon case IPPROTO_TCP: 1809f13075afSPyun YongHyeon if (pktlen < (hlen + sizeof(struct tcphdr))) 1810f13075afSPyun YongHyeon return; 1811f13075afSPyun YongHyeon break; 1812f13075afSPyun YongHyeon case IPPROTO_UDP: 1813f13075afSPyun YongHyeon if (pktlen < (hlen + sizeof(struct udphdr))) 1814f13075afSPyun YongHyeon return; 1815f13075afSPyun YongHyeon uh = (struct udphdr *)((caddr_t)ip + hlen); 1816f13075afSPyun YongHyeon if (uh->uh_sum == 0) 1817f13075afSPyun YongHyeon return; /* no checksum */ 1818f13075afSPyun YongHyeon break; 1819f13075afSPyun YongHyeon default: 1820f13075afSPyun YongHyeon return; 1821f13075afSPyun YongHyeon } 1822f13075afSPyun YongHyeon /* Extract computed checksum. */ 1823f13075afSPyun YongHyeon csum = be16dec(mtod(m, char *) + pos); 1824f13075afSPyun YongHyeon /* checksum fixup for IP options */ 1825f13075afSPyun YongHyeon len = hlen - sizeof(struct ip); 1826f13075afSPyun YongHyeon if (len > 0) { 1827f13075afSPyun YongHyeon opts = (uint16_t *)(ip + 1); 1828f13075afSPyun YongHyeon for (; len > 0; len -= sizeof(uint16_t), opts++) { 1829f13075afSPyun YongHyeon temp32 = csum - *opts; 1830f13075afSPyun YongHyeon temp32 = (temp32 >> 16) + (temp32 & 65535); 1831f13075afSPyun YongHyeon csum = temp32 & 65535; 1832f13075afSPyun YongHyeon } 1833f13075afSPyun YongHyeon } 1834f13075afSPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_DATA_VALID; 1835f13075afSPyun YongHyeon m->m_pkthdr.csum_data = csum; 1836f13075afSPyun YongHyeon } 1837f13075afSPyun YongHyeon 18381abcdbd1SAttilio Rao static int 183974d1ed23SMaxime Henrion fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp, uint8_t statack, 18404953bccaSNate Lawson int count) 1841e4fc250cSLuigi Rizzo { 18422b5989e9SLuigi Rizzo struct mbuf *m; 1843b2badf02SMaxime Henrion struct fxp_rx *rxp; 18442b5989e9SLuigi Rizzo struct fxp_rfa *rfa; 18452b5989e9SLuigi Rizzo int rnr = (statack & FXP_SCB_STATACK_RNR) ? 1 : 0; 18461abcdbd1SAttilio Rao int rx_npkts; 184760bb79ebSPyun YongHyeon uint16_t status; 18482b5989e9SLuigi Rizzo 18491abcdbd1SAttilio Rao rx_npkts = 0; 185067fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 18511abcdbd1SAttilio Rao 18522b5989e9SLuigi Rizzo if (rnr) 18530f1db1d6SMaxime Henrion sc->rnr++; 1854947e3815SIan Dowse #ifdef DEVICE_POLLING 1855947e3815SIan Dowse /* Pick up a deferred RNR condition if `count' ran out last time. */ 1856947e3815SIan Dowse if (sc->flags & FXP_FLAG_DEFERRED_RNR) { 1857947e3815SIan Dowse sc->flags &= ~FXP_FLAG_DEFERRED_RNR; 1858947e3815SIan Dowse rnr = 1; 1859947e3815SIan Dowse } 1860947e3815SIan Dowse #endif 1861a17c678eSDavid Greenman 1862a17c678eSDavid Greenman /* 18633114fdb4SDavid Greenman * Free any finished transmit mbuf chains. 186406936301SBill Paul * 186506936301SBill Paul * Handle the CNA event likt a CXTNO event. It used to 186606936301SBill Paul * be that this event (control unit not ready) was not 186706936301SBill Paul * encountered, but it is now with the SMPng modifications. 186806936301SBill Paul * The exact sequence of events that occur when the interface 186906936301SBill Paul * is brought up are different now, and if this event 187006936301SBill Paul * goes unhandled, the configuration/rxfilter setup sequence 187106936301SBill Paul * can stall for several seconds. The result is that no 187206936301SBill Paul * packets go out onto the wire for about 5 to 10 seconds 187306936301SBill Paul * after the interface is ifconfig'ed for the first time. 18743114fdb4SDavid Greenman */ 18754e53f837SPyun YongHyeon if (statack & (FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA)) 1876b2badf02SMaxime Henrion fxp_txeof(sc); 18773114fdb4SDavid Greenman 18783114fdb4SDavid Greenman /* 18793114fdb4SDavid Greenman * Try to start more packets transmitting. 18803114fdb4SDavid Greenman */ 18817929aa03SMax Laier if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 18824953bccaSNate Lawson fxp_start_body(ifp); 18832b5989e9SLuigi Rizzo 18842b5989e9SLuigi Rizzo /* 18852b5989e9SLuigi Rizzo * Just return if nothing happened on the receive side. 18862b5989e9SLuigi Rizzo */ 1887947e3815SIan Dowse if (!rnr && (statack & FXP_SCB_STATACK_FR) == 0) 18881abcdbd1SAttilio Rao return (rx_npkts); 18892b5989e9SLuigi Rizzo 18903114fdb4SDavid Greenman /* 1891a17c678eSDavid Greenman * Process receiver interrupts. If a no-resource (RNR) 1892a17c678eSDavid Greenman * condition exists, get whatever packets we can and 1893a17c678eSDavid Greenman * re-start the receiver. 1894947e3815SIan Dowse * 18952b5989e9SLuigi Rizzo * When using polling, we do not process the list to completion, 18962b5989e9SLuigi Rizzo * so when we get an RNR interrupt we must defer the restart 18972b5989e9SLuigi Rizzo * until we hit the last buffer with the C bit set. 18982b5989e9SLuigi Rizzo * If we run out of cycles and rfa_headm has the C bit set, 1899947e3815SIan Dowse * record the pending RNR in the FXP_FLAG_DEFERRED_RNR flag so 1900947e3815SIan Dowse * that the info will be used in the subsequent polling cycle. 1901a17c678eSDavid Greenman */ 19022b5989e9SLuigi Rizzo for (;;) { 1903b2badf02SMaxime Henrion rxp = sc->fxp_desc.rx_head; 1904b2badf02SMaxime Henrion m = rxp->rx_mbuf; 1905ba8c6fd5SDavid Greenman rfa = (struct fxp_rfa *)(m->m_ext.ext_buf + 1906ba8c6fd5SDavid Greenman RFA_ALIGNMENT_FUDGE); 1907a2057a72SPyun YongHyeon bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map, 19084812aef5SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 1909a17c678eSDavid Greenman 1910e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING /* loop at most count times if count >=0 */ 1911947e3815SIan Dowse if (count >= 0 && count-- == 0) { 1912947e3815SIan Dowse if (rnr) { 1913947e3815SIan Dowse /* Defer RNR processing until the next time. */ 1914947e3815SIan Dowse sc->flags |= FXP_FLAG_DEFERRED_RNR; 1915947e3815SIan Dowse rnr = 0; 1916947e3815SIan Dowse } 19172b5989e9SLuigi Rizzo break; 1918947e3815SIan Dowse } 19192b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */ 19202b5989e9SLuigi Rizzo 192160bb79ebSPyun YongHyeon status = le16toh(rfa->rfa_status); 192260bb79ebSPyun YongHyeon if ((status & FXP_RFA_STATUS_C) == 0) 19232b5989e9SLuigi Rizzo break; 19242b5989e9SLuigi Rizzo 1925f7a5f737SPyun YongHyeon if ((status & FXP_RFA_STATUS_RNR) != 0) 1926f7a5f737SPyun YongHyeon rnr++; 1927dfe61cf1SDavid Greenman /* 1928b2badf02SMaxime Henrion * Advance head forward. 1929dfe61cf1SDavid Greenman */ 1930b2badf02SMaxime Henrion sc->fxp_desc.rx_head = rxp->rx_next; 1931a17c678eSDavid Greenman 1932dfe61cf1SDavid Greenman /* 1933ba8c6fd5SDavid Greenman * Add a new buffer to the receive chain. 1934ba8c6fd5SDavid Greenman * If this fails, the old buffer is recycled 1935ba8c6fd5SDavid Greenman * instead. 1936dfe61cf1SDavid Greenman */ 193785050421SPyun YongHyeon if (fxp_new_rfabuf(sc, rxp) == 0) { 1938aed53495SDavid Greenman int total_len; 1939a17c678eSDavid Greenman 1940e8c8b728SJonathan Lemon /* 19412b5989e9SLuigi Rizzo * Fetch packet length (the top 2 bits of 19422b5989e9SLuigi Rizzo * actual_size are flags set by the controller 19432b5989e9SLuigi Rizzo * upon completion), and drop the packet in case 19442b5989e9SLuigi Rizzo * of bogus length or CRC errors. 1945e8c8b728SJonathan Lemon */ 1946bafb64afSMaxime Henrion total_len = le16toh(rfa->actual_size) & 0x3fff; 1947f13075afSPyun YongHyeon if ((sc->flags & FXP_FLAG_82559_RXCSUM) != 0 && 1948f13075afSPyun YongHyeon (ifp->if_capenable & IFCAP_RXCSUM) != 0) { 1949f13075afSPyun YongHyeon /* Adjust for appended checksum bytes. */ 1950f13075afSPyun YongHyeon total_len -= 2; 1951f13075afSPyun YongHyeon } 19522b5989e9SLuigi Rizzo if (total_len < sizeof(struct ether_header) || 1953f7a5f737SPyun YongHyeon total_len > (MCLBYTES - RFA_ALIGNMENT_FUDGE - 1954f7a5f737SPyun YongHyeon sc->rfa_size) || 1955f7a5f737SPyun YongHyeon status & (FXP_RFA_STATUS_CRC | 1956f7a5f737SPyun YongHyeon FXP_RFA_STATUS_ALIGN)) { 1957e8c8b728SJonathan Lemon m_freem(m); 1958f7a5f737SPyun YongHyeon fxp_add_rfabuf(sc, rxp); 19592b5989e9SLuigi Rizzo continue; 1960e8c8b728SJonathan Lemon } 1961920b58e8SBrooks Davis 19622e2de7f2SArchie Cobbs m->m_pkthdr.len = m->m_len = total_len; 1963673d9191SSam Leffler m->m_pkthdr.rcvif = ifp; 1964673d9191SSam Leffler 1965f13075afSPyun YongHyeon /* Do IP checksum checking. */ 1966f13075afSPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) 1967f13075afSPyun YongHyeon fxp_rxcsum(sc, ifp, m, status, total_len); 1968bd4fa9d9SPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0 && 1969bd4fa9d9SPyun YongHyeon (status & FXP_RFA_STATUS_VLAN) != 0) { 1970bd4fa9d9SPyun YongHyeon m->m_pkthdr.ether_vtag = 1971bd4fa9d9SPyun YongHyeon ntohs(rfa->rfax_vlan_id); 1972bd4fa9d9SPyun YongHyeon m->m_flags |= M_VLANTAG; 1973bd4fa9d9SPyun YongHyeon } 197405fb8c3fSNate Lawson /* 197505fb8c3fSNate Lawson * Drop locks before calling if_input() since it 197605fb8c3fSNate Lawson * may re-enter fxp_start() in the netisr case. 197705fb8c3fSNate Lawson * This would result in a lock reversal. Better 197805fb8c3fSNate Lawson * performance might be obtained by chaining all 197905fb8c3fSNate Lawson * packets received, dropping the lock, and then 198005fb8c3fSNate Lawson * calling if_input() on each one. 198105fb8c3fSNate Lawson */ 198205fb8c3fSNate Lawson FXP_UNLOCK(sc); 1983673d9191SSam Leffler (*ifp->if_input)(ifp, m); 198405fb8c3fSNate Lawson FXP_LOCK(sc); 19851abcdbd1SAttilio Rao rx_npkts++; 1986c109e385SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 1987c109e385SPyun YongHyeon return (rx_npkts); 198885050421SPyun YongHyeon } else { 198985050421SPyun YongHyeon /* Reuse RFA and loaded DMA map. */ 199085050421SPyun YongHyeon ifp->if_iqdrops++; 199185050421SPyun YongHyeon fxp_discard_rfabuf(sc, rxp); 1992a17c678eSDavid Greenman } 199385050421SPyun YongHyeon fxp_add_rfabuf(sc, rxp); 1994a17c678eSDavid Greenman } 19952b5989e9SLuigi Rizzo if (rnr) { 1996ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 1997ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 1998b2badf02SMaxime Henrion sc->fxp_desc.rx_head->rx_addr); 19992e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START); 2000a17c678eSDavid Greenman } 20011abcdbd1SAttilio Rao return (rx_npkts); 2002a17c678eSDavid Greenman } 2003a17c678eSDavid Greenman 2004303b270bSEivind Eklund static void 20058da9c507SPyun YongHyeon fxp_update_stats(struct fxp_softc *sc) 2006a17c678eSDavid Greenman { 2007fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 2008a17c678eSDavid Greenman struct fxp_stats *sp = sc->fxp_stats; 20098da9c507SPyun YongHyeon struct fxp_hwstats *hsp; 20108da9c507SPyun YongHyeon uint32_t *status; 2011a17c678eSDavid Greenman 20123212724cSJohn Baldwin FXP_LOCK_ASSERT(sc, MA_OWNED); 20138da9c507SPyun YongHyeon 20148da9c507SPyun YongHyeon bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, 20158da9c507SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 20168da9c507SPyun YongHyeon /* Update statistical counters. */ 20178da9c507SPyun YongHyeon if (sc->revision >= FXP_REV_82559_A0) 20188da9c507SPyun YongHyeon status = &sp->completion_status; 20198da9c507SPyun YongHyeon else if (sc->revision >= FXP_REV_82558_A4) 20208da9c507SPyun YongHyeon status = (uint32_t *)&sp->tx_tco; 20218da9c507SPyun YongHyeon else 20228da9c507SPyun YongHyeon status = &sp->tx_pause; 20238da9c507SPyun YongHyeon if (*status == htole32(FXP_STATS_DR_COMPLETE)) { 20248da9c507SPyun YongHyeon hsp = &sc->fxp_hwstats; 20258da9c507SPyun YongHyeon hsp->tx_good += le32toh(sp->tx_good); 20268da9c507SPyun YongHyeon hsp->tx_maxcols += le32toh(sp->tx_maxcols); 20278da9c507SPyun YongHyeon hsp->tx_latecols += le32toh(sp->tx_latecols); 20288da9c507SPyun YongHyeon hsp->tx_underruns += le32toh(sp->tx_underruns); 20298da9c507SPyun YongHyeon hsp->tx_lostcrs += le32toh(sp->tx_lostcrs); 20308da9c507SPyun YongHyeon hsp->tx_deffered += le32toh(sp->tx_deffered); 20318da9c507SPyun YongHyeon hsp->tx_single_collisions += le32toh(sp->tx_single_collisions); 20328da9c507SPyun YongHyeon hsp->tx_multiple_collisions += 20338da9c507SPyun YongHyeon le32toh(sp->tx_multiple_collisions); 20348da9c507SPyun YongHyeon hsp->tx_total_collisions += le32toh(sp->tx_total_collisions); 20358da9c507SPyun YongHyeon hsp->rx_good += le32toh(sp->rx_good); 20368da9c507SPyun YongHyeon hsp->rx_crc_errors += le32toh(sp->rx_crc_errors); 20378da9c507SPyun YongHyeon hsp->rx_alignment_errors += le32toh(sp->rx_alignment_errors); 20388da9c507SPyun YongHyeon hsp->rx_rnr_errors += le32toh(sp->rx_rnr_errors); 20398da9c507SPyun YongHyeon hsp->rx_overrun_errors += le32toh(sp->rx_overrun_errors); 20408da9c507SPyun YongHyeon hsp->rx_cdt_errors += le32toh(sp->rx_cdt_errors); 20418da9c507SPyun YongHyeon hsp->rx_shortframes += le32toh(sp->rx_shortframes); 20428da9c507SPyun YongHyeon hsp->tx_pause += le32toh(sp->tx_pause); 20438da9c507SPyun YongHyeon hsp->rx_pause += le32toh(sp->rx_pause); 20448da9c507SPyun YongHyeon hsp->rx_controls += le32toh(sp->rx_controls); 20458da9c507SPyun YongHyeon hsp->tx_tco += le16toh(sp->tx_tco); 20468da9c507SPyun YongHyeon hsp->rx_tco += le16toh(sp->rx_tco); 20478da9c507SPyun YongHyeon 204883e6547dSMaxime Henrion ifp->if_opackets += le32toh(sp->tx_good); 204983e6547dSMaxime Henrion ifp->if_collisions += le32toh(sp->tx_total_collisions); 2050397f9dfeSDavid Greenman if (sp->rx_good) { 205183e6547dSMaxime Henrion ifp->if_ipackets += le32toh(sp->rx_good); 2052397f9dfeSDavid Greenman sc->rx_idle_secs = 0; 205343d8b117SPyun YongHyeon } else if (sc->flags & FXP_FLAG_RXBUG) { 2054c8cc6fcaSDavid Greenman /* 2055c8cc6fcaSDavid Greenman * Receiver's been idle for another second. 2056c8cc6fcaSDavid Greenman */ 2057397f9dfeSDavid Greenman sc->rx_idle_secs++; 2058397f9dfeSDavid Greenman } 20593ba65732SDavid Greenman ifp->if_ierrors += 206083e6547dSMaxime Henrion le32toh(sp->rx_crc_errors) + 206183e6547dSMaxime Henrion le32toh(sp->rx_alignment_errors) + 206283e6547dSMaxime Henrion le32toh(sp->rx_rnr_errors) + 206383e6547dSMaxime Henrion le32toh(sp->rx_overrun_errors); 2064a17c678eSDavid Greenman /* 2065f9be9005SDavid Greenman * If any transmit underruns occured, bump up the transmit 2066f9be9005SDavid Greenman * threshold by another 512 bytes (64 * 8). 2067f9be9005SDavid Greenman */ 2068f9be9005SDavid Greenman if (sp->tx_underruns) { 206983e6547dSMaxime Henrion ifp->if_oerrors += le32toh(sp->tx_underruns); 2070f9be9005SDavid Greenman if (tx_threshold < 192) 2071f9be9005SDavid Greenman tx_threshold += 64; 2072f9be9005SDavid Greenman } 20738da9c507SPyun YongHyeon *status = 0; 20748da9c507SPyun YongHyeon bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, 20758da9c507SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 20768da9c507SPyun YongHyeon } 20778da9c507SPyun YongHyeon } 20788da9c507SPyun YongHyeon 20798da9c507SPyun YongHyeon /* 20808da9c507SPyun YongHyeon * Update packet in/out/collision statistics. The i82557 doesn't 20818da9c507SPyun YongHyeon * allow you to access these counters without doing a fairly 20828da9c507SPyun YongHyeon * expensive DMA to get _all_ of the statistics it maintains, so 20838da9c507SPyun YongHyeon * we do this operation here only once per second. The statistics 20848da9c507SPyun YongHyeon * counters in the kernel are updated from the previous dump-stats 20858da9c507SPyun YongHyeon * DMA and then a new dump-stats DMA is started. The on-chip 20868da9c507SPyun YongHyeon * counters are zeroed when the DMA completes. If we can't start 20878da9c507SPyun YongHyeon * the DMA immediately, we don't wait - we just prepare to read 20888da9c507SPyun YongHyeon * them again next time. 20898da9c507SPyun YongHyeon */ 20908da9c507SPyun YongHyeon static void 20918da9c507SPyun YongHyeon fxp_tick(void *xsc) 20928da9c507SPyun YongHyeon { 20938da9c507SPyun YongHyeon struct fxp_softc *sc = xsc; 20948da9c507SPyun YongHyeon struct ifnet *ifp = sc->ifp; 20958da9c507SPyun YongHyeon 20968da9c507SPyun YongHyeon FXP_LOCK_ASSERT(sc, MA_OWNED); 20978da9c507SPyun YongHyeon 20988da9c507SPyun YongHyeon /* Update statistical counters. */ 20998da9c507SPyun YongHyeon fxp_update_stats(sc); 21004953bccaSNate Lawson 2101397f9dfeSDavid Greenman /* 2102c8cc6fcaSDavid Greenman * Release any xmit buffers that have completed DMA. This isn't 2103c8cc6fcaSDavid Greenman * strictly necessary to do here, but it's advantagous for mbufs 2104c8cc6fcaSDavid Greenman * with external storage to be released in a timely manner rather 2105c8cc6fcaSDavid Greenman * than being defered for a potentially long time. This limits 2106c8cc6fcaSDavid Greenman * the delay to a maximum of one second. 2107c8cc6fcaSDavid Greenman */ 2108b2badf02SMaxime Henrion fxp_txeof(sc); 2109b2badf02SMaxime Henrion 2110c8cc6fcaSDavid Greenman /* 2111397f9dfeSDavid Greenman * If we haven't received any packets in FXP_MAC_RX_IDLE seconds, 2112397f9dfeSDavid Greenman * then assume the receiver has locked up and attempt to clear 2113397f9dfeSDavid Greenman * the condition by reprogramming the multicast filter. This is 2114397f9dfeSDavid Greenman * a work-around for a bug in the 82557 where the receiver locks 2115397f9dfeSDavid Greenman * up if it gets certain types of garbage in the syncronization 2116397f9dfeSDavid Greenman * bits prior to the packet header. This bug is supposed to only 2117397f9dfeSDavid Greenman * occur in 10Mbps mode, but has been seen to occur in 100Mbps 2118397f9dfeSDavid Greenman * mode as well (perhaps due to a 10/100 speed transition). 2119397f9dfeSDavid Greenman */ 2120397f9dfeSDavid Greenman if (sc->rx_idle_secs > FXP_MAX_RX_IDLE) { 2121397f9dfeSDavid Greenman sc->rx_idle_secs = 0; 2122c109e385SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 21236b24912cSPyun YongHyeon fxp_init_body(sc); 21246b24912cSPyun YongHyeon return; 2125397f9dfeSDavid Greenman } 2126f9be9005SDavid Greenman /* 21273ba65732SDavid Greenman * If there is no pending command, start another stats 21283ba65732SDavid Greenman * dump. Otherwise punt for now. 2129a17c678eSDavid Greenman */ 2130397f9dfeSDavid Greenman if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) { 2131a17c678eSDavid Greenman /* 2132397f9dfeSDavid Greenman * Start another stats dump. 2133a17c678eSDavid Greenman */ 21342e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET); 2135dfe61cf1SDavid Greenman } 2136f7788e8eSJonathan Lemon if (sc->miibus != NULL) 2137f7788e8eSJonathan Lemon mii_tick(device_get_softc(sc->miibus)); 21384953bccaSNate Lawson 2139a17c678eSDavid Greenman /* 214016f1e614SRuslan Ermilov * Check that chip hasn't hung. 2141df79d527SGleb Smirnoff */ 2142df79d527SGleb Smirnoff fxp_watchdog(sc); 2143df79d527SGleb Smirnoff 2144df79d527SGleb Smirnoff /* 2145a17c678eSDavid Greenman * Schedule another timeout one second from now. 2146a17c678eSDavid Greenman */ 214745276e4aSSam Leffler callout_reset(&sc->stat_ch, hz, fxp_tick, sc); 2148a17c678eSDavid Greenman } 2149a17c678eSDavid Greenman 2150a17c678eSDavid Greenman /* 2151a17c678eSDavid Greenman * Stop the interface. Cancels the statistics updater and resets 2152a17c678eSDavid Greenman * the interface. 2153a17c678eSDavid Greenman */ 2154a17c678eSDavid Greenman static void 2155f7788e8eSJonathan Lemon fxp_stop(struct fxp_softc *sc) 2156a17c678eSDavid Greenman { 2157fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 2158b2badf02SMaxime Henrion struct fxp_tx *txp; 21593ba65732SDavid Greenman int i; 2160a17c678eSDavid Greenman 216113f4c340SRobert Watson ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 2162df79d527SGleb Smirnoff sc->watchdog_timer = 0; 21637dced78aSDavid Greenman 2164a17c678eSDavid Greenman /* 2165a17c678eSDavid Greenman * Cancel stats updater. 2166a17c678eSDavid Greenman */ 216745276e4aSSam Leffler callout_stop(&sc->stat_ch); 21683ba65732SDavid Greenman 21693ba65732SDavid Greenman /* 21707137cea0SPyun YongHyeon * Preserve PCI configuration, configure, IA/multicast 21717137cea0SPyun YongHyeon * setup and put RU and CU into idle state. 21723ba65732SDavid Greenman */ 21737137cea0SPyun YongHyeon CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET); 217472a32a26SJonathan Lemon DELAY(50); 21757137cea0SPyun YongHyeon /* Disable interrupts. */ 21767137cea0SPyun YongHyeon CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 2177a17c678eSDavid Greenman 21788da9c507SPyun YongHyeon fxp_update_stats(sc); 21798da9c507SPyun YongHyeon 21803ba65732SDavid Greenman /* 21813ba65732SDavid Greenman * Release any xmit buffers. 21823ba65732SDavid Greenman */ 2183b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_list; 2184da91462dSDavid Greenman if (txp != NULL) { 2185da91462dSDavid Greenman for (i = 0; i < FXP_NTXCB; i++) { 2186b2badf02SMaxime Henrion if (txp[i].tx_mbuf != NULL) { 2187a2057a72SPyun YongHyeon bus_dmamap_sync(sc->fxp_txmtag, txp[i].tx_map, 2188b2badf02SMaxime Henrion BUS_DMASYNC_POSTWRITE); 2189a2057a72SPyun YongHyeon bus_dmamap_unload(sc->fxp_txmtag, 2190a2057a72SPyun YongHyeon txp[i].tx_map); 2191b2badf02SMaxime Henrion m_freem(txp[i].tx_mbuf); 2192b2badf02SMaxime Henrion txp[i].tx_mbuf = NULL; 2193c8bca6dcSBill Paul /* clear this to reset csum offload bits */ 2194b2badf02SMaxime Henrion txp[i].tx_cb->tbd[0].tb_addr = 0; 2195da91462dSDavid Greenman } 2196da91462dSDavid Greenman } 21973ba65732SDavid Greenman } 2198a2057a72SPyun YongHyeon bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, 2199a2057a72SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 22003ba65732SDavid Greenman sc->tx_queued = 0; 2201a17c678eSDavid Greenman } 2202a17c678eSDavid Greenman 2203a17c678eSDavid Greenman /* 2204a17c678eSDavid Greenman * Watchdog/transmission transmit timeout handler. Called when a 2205a17c678eSDavid Greenman * transmission is started on the interface, but no interrupt is 2206a17c678eSDavid Greenman * received before the timeout. This usually indicates that the 2207a17c678eSDavid Greenman * card has wedged for some reason. 2208a17c678eSDavid Greenman */ 2209a17c678eSDavid Greenman static void 2210df79d527SGleb Smirnoff fxp_watchdog(struct fxp_softc *sc) 2211a17c678eSDavid Greenman { 2212ba8c6fd5SDavid Greenman 2213df79d527SGleb Smirnoff FXP_LOCK_ASSERT(sc, MA_OWNED); 2214df79d527SGleb Smirnoff 2215df79d527SGleb Smirnoff if (sc->watchdog_timer == 0 || --sc->watchdog_timer) 2216df79d527SGleb Smirnoff return; 2217df79d527SGleb Smirnoff 2218f7788e8eSJonathan Lemon device_printf(sc->dev, "device timeout\n"); 2219df79d527SGleb Smirnoff sc->ifp->if_oerrors++; 2220a17c678eSDavid Greenman 22214953bccaSNate Lawson fxp_init_body(sc); 2222a17c678eSDavid Greenman } 2223a17c678eSDavid Greenman 22244953bccaSNate Lawson /* 22254953bccaSNate Lawson * Acquire locks and then call the real initialization function. This 22264953bccaSNate Lawson * is necessary because ether_ioctl() calls if_init() and this would 22274953bccaSNate Lawson * result in mutex recursion if the mutex was held. 22284953bccaSNate Lawson */ 2229a17c678eSDavid Greenman static void 2230f7788e8eSJonathan Lemon fxp_init(void *xsc) 2231a17c678eSDavid Greenman { 2232fb583156SDavid Greenman struct fxp_softc *sc = xsc; 22334953bccaSNate Lawson 22344953bccaSNate Lawson FXP_LOCK(sc); 22354953bccaSNate Lawson fxp_init_body(sc); 22364953bccaSNate Lawson FXP_UNLOCK(sc); 22374953bccaSNate Lawson } 22384953bccaSNate Lawson 22394953bccaSNate Lawson /* 22404953bccaSNate Lawson * Perform device initialization. This routine must be called with the 22414953bccaSNate Lawson * softc lock held. 22424953bccaSNate Lawson */ 22434953bccaSNate Lawson static void 22444953bccaSNate Lawson fxp_init_body(struct fxp_softc *sc) 22454953bccaSNate Lawson { 2246fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 2247a17c678eSDavid Greenman struct fxp_cb_config *cbp; 2248a17c678eSDavid Greenman struct fxp_cb_ias *cb_ias; 2249b2badf02SMaxime Henrion struct fxp_cb_tx *tcbp; 2250b2badf02SMaxime Henrion struct fxp_tx *txp; 22513212724cSJohn Baldwin int i, prm; 2252a17c678eSDavid Greenman 225367fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 2254a17c678eSDavid Greenman /* 22553ba65732SDavid Greenman * Cancel any pending I/O 2256a17c678eSDavid Greenman */ 22573ba65732SDavid Greenman fxp_stop(sc); 2258a17c678eSDavid Greenman 22597137cea0SPyun YongHyeon /* 22607137cea0SPyun YongHyeon * Issue software reset, which also unloads the microcode. 22617137cea0SPyun YongHyeon */ 22627137cea0SPyun YongHyeon sc->flags &= ~FXP_FLAG_UCODE; 22637137cea0SPyun YongHyeon CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET); 22647137cea0SPyun YongHyeon DELAY(50); 22657137cea0SPyun YongHyeon 2266a17c678eSDavid Greenman prm = (ifp->if_flags & IFF_PROMISC) ? 1 : 0; 2267a17c678eSDavid Greenman 2268a17c678eSDavid Greenman /* 2269a17c678eSDavid Greenman * Initialize base of CBL and RFA memory. Loading with zero 2270a17c678eSDavid Greenman * sets it up for regular linear addressing. 2271a17c678eSDavid Greenman */ 2272ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0); 22732e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE); 2274a17c678eSDavid Greenman 2275ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 22762e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE); 2277a17c678eSDavid Greenman 2278a17c678eSDavid Greenman /* 2279a17c678eSDavid Greenman * Initialize base of dump-stats buffer. 2280a17c678eSDavid Greenman */ 2281ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 22828da9c507SPyun YongHyeon bzero(sc->fxp_stats, sizeof(struct fxp_stats)); 22838da9c507SPyun YongHyeon bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, 22848da9c507SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2285b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->stats_addr); 22862e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR); 2287a17c678eSDavid Greenman 2288a17c678eSDavid Greenman /* 228972a32a26SJonathan Lemon * Attempt to load microcode if requested. 2290b96ad4b2SPyun YongHyeon * For ICH based controllers do not load microcode. 229172a32a26SJonathan Lemon */ 2292b96ad4b2SPyun YongHyeon if (sc->ident->ich == 0) { 2293b96ad4b2SPyun YongHyeon if (ifp->if_flags & IFF_LINK0 && 2294b96ad4b2SPyun YongHyeon (sc->flags & FXP_FLAG_UCODE) == 0) 229572a32a26SJonathan Lemon fxp_load_ucode(sc); 2296b96ad4b2SPyun YongHyeon } 229772a32a26SJonathan Lemon 229872a32a26SJonathan Lemon /* 22996b24912cSPyun YongHyeon * Set IFF_ALLMULTI status. It's needed in configure action 23006b24912cSPyun YongHyeon * command. 230109882363SJonathan Lemon */ 23026b24912cSPyun YongHyeon fxp_mc_addrs(sc); 230309882363SJonathan Lemon 230409882363SJonathan Lemon /* 2305a17c678eSDavid Greenman * We temporarily use memory that contains the TxCB list to 2306a17c678eSDavid Greenman * construct the config CB. The TxCB list memory is rebuilt 2307a17c678eSDavid Greenman * later. 2308a17c678eSDavid Greenman */ 2309b2badf02SMaxime Henrion cbp = (struct fxp_cb_config *)sc->fxp_desc.cbl_list; 2310a17c678eSDavid Greenman 2311a17c678eSDavid Greenman /* 2312a17c678eSDavid Greenman * This bcopy is kind of disgusting, but there are a bunch of must be 2313a17c678eSDavid Greenman * zero and must be one bits in this structure and this is the easiest 2314a17c678eSDavid Greenman * way to initialize them all to proper values. 2315a17c678eSDavid Greenman */ 2316b2badf02SMaxime Henrion bcopy(fxp_cb_config_template, cbp, sizeof(fxp_cb_config_template)); 2317a17c678eSDavid Greenman 2318a17c678eSDavid Greenman cbp->cb_status = 0; 231983e6547dSMaxime Henrion cbp->cb_command = htole16(FXP_CB_COMMAND_CONFIG | 232083e6547dSMaxime Henrion FXP_CB_COMMAND_EL); 232183e6547dSMaxime Henrion cbp->link_addr = 0xffffffff; /* (no) next command */ 23222c6c0947SMaxime Henrion cbp->byte_count = sc->flags & FXP_FLAG_EXT_RFA ? 32 : 22; 2323001696daSDavid Greenman cbp->rx_fifo_limit = 8; /* rx fifo threshold (32 bytes) */ 2324001696daSDavid Greenman cbp->tx_fifo_limit = 0; /* tx fifo threshold (0 bytes) */ 2325a17c678eSDavid Greenman cbp->adaptive_ifs = 0; /* (no) adaptive interframe spacing */ 2326f7788e8eSJonathan Lemon cbp->mwi_enable = sc->flags & FXP_FLAG_MWI_ENABLE ? 1 : 0; 2327f7788e8eSJonathan Lemon cbp->type_enable = 0; /* actually reserved */ 2328f7788e8eSJonathan Lemon cbp->read_align_en = sc->flags & FXP_FLAG_READ_ALIGN ? 1 : 0; 2329f7788e8eSJonathan Lemon cbp->end_wr_on_cl = sc->flags & FXP_FLAG_WRITE_ALIGN ? 1 : 0; 2330001696daSDavid Greenman cbp->rx_dma_bytecount = 0; /* (no) rx DMA max */ 2331001696daSDavid Greenman cbp->tx_dma_bytecount = 0; /* (no) tx DMA max */ 2332f7788e8eSJonathan Lemon cbp->dma_mbce = 0; /* (disable) dma max counters */ 2333a17c678eSDavid Greenman cbp->late_scb = 0; /* (don't) defer SCB update */ 2334f7788e8eSJonathan Lemon cbp->direct_dma_dis = 1; /* disable direct rcv dma mode */ 2335f7788e8eSJonathan Lemon cbp->tno_int_or_tco_en =0; /* (disable) tx not okay interrupt */ 23363114fdb4SDavid Greenman cbp->ci_int = 1; /* interrupt on CU idle */ 2337f7788e8eSJonathan Lemon cbp->ext_txcb_dis = sc->flags & FXP_FLAG_EXT_TXCB ? 0 : 1; 2338f7788e8eSJonathan Lemon cbp->ext_stats_dis = 1; /* disable extended counters */ 2339f7788e8eSJonathan Lemon cbp->keep_overrun_rx = 0; /* don't pass overrun frames to host */ 23408ef1f631SYaroslav Tykhiy cbp->save_bf = sc->flags & FXP_FLAG_SAVE_BAD ? 1 : prm; 2341a17c678eSDavid Greenman cbp->disc_short_rx = !prm; /* discard short packets */ 2342f7788e8eSJonathan Lemon cbp->underrun_retry = 1; /* retry mode (once) on DMA underrun */ 2343f7788e8eSJonathan Lemon cbp->two_frames = 0; /* do not limit FIFO to 2 frames */ 2344c21e84e4SPyun YongHyeon cbp->dyn_tbd = sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0; 2345c8bca6dcSBill Paul cbp->ext_rfa = sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0; 2346f7788e8eSJonathan Lemon cbp->mediatype = sc->flags & FXP_FLAG_SERIAL_MEDIA ? 0 : 1; 2347f7788e8eSJonathan Lemon cbp->csma_dis = 0; /* (don't) disable link */ 2348f13075afSPyun YongHyeon cbp->tcp_udp_cksum = ((sc->flags & FXP_FLAG_82559_RXCSUM) != 0 && 2349f13075afSPyun YongHyeon (ifp->if_capenable & IFCAP_RXCSUM) != 0) ? 1 : 0; 2350f7788e8eSJonathan Lemon cbp->vlan_tco = 0; /* (don't) enable vlan wakeup */ 2351f7788e8eSJonathan Lemon cbp->link_wake_en = 0; /* (don't) assert PME# on link change */ 2352f7788e8eSJonathan Lemon cbp->arp_wake_en = 0; /* (don't) assert PME# on arp */ 2353f7788e8eSJonathan Lemon cbp->mc_wake_en = 0; /* (don't) enable PME# on mcmatch */ 2354a17c678eSDavid Greenman cbp->nsai = 1; /* (don't) disable source addr insert */ 2355a17c678eSDavid Greenman cbp->preamble_length = 2; /* (7 byte) preamble */ 2356a17c678eSDavid Greenman cbp->loopback = 0; /* (don't) loopback */ 2357a17c678eSDavid Greenman cbp->linear_priority = 0; /* (normal CSMA/CD operation) */ 2358a17c678eSDavid Greenman cbp->linear_pri_mode = 0; /* (wait after xmit only) */ 2359a17c678eSDavid Greenman cbp->interfrm_spacing = 6; /* (96 bits of) interframe spacing */ 2360a17c678eSDavid Greenman cbp->promiscuous = prm; /* promiscuous mode */ 2361a17c678eSDavid Greenman cbp->bcast_disable = 0; /* (don't) disable broadcasts */ 2362f7788e8eSJonathan Lemon cbp->wait_after_win = 0; /* (don't) enable modified backoff alg*/ 2363f7788e8eSJonathan Lemon cbp->ignore_ul = 0; /* consider U/L bit in IA matching */ 2364f7788e8eSJonathan Lemon cbp->crc16_en = 0; /* (don't) enable crc-16 algorithm */ 2365f7788e8eSJonathan Lemon cbp->crscdt = sc->flags & FXP_FLAG_SERIAL_MEDIA ? 1 : 0; 2366f7788e8eSJonathan Lemon 2367a17c678eSDavid Greenman cbp->stripping = !prm; /* truncate rx packet to byte count */ 2368a17c678eSDavid Greenman cbp->padding = 1; /* (do) pad short tx packets */ 2369a17c678eSDavid Greenman cbp->rcv_crc_xfer = 0; /* (don't) xfer CRC to host */ 2370f7788e8eSJonathan Lemon cbp->long_rx_en = sc->flags & FXP_FLAG_LONG_PKT_EN ? 1 : 0; 2371f7788e8eSJonathan Lemon cbp->ia_wake_en = 0; /* (don't) wake up on address match */ 23727137cea0SPyun YongHyeon cbp->magic_pkt_dis = sc->flags & FXP_FLAG_WOL ? 0 : 1; 2373a17c678eSDavid Greenman cbp->force_fdx = 0; /* (don't) force full duplex */ 23743ba65732SDavid Greenman cbp->fdx_pin_en = 1; /* (enable) FDX# pin */ 2375a17c678eSDavid Greenman cbp->multi_ia = 0; /* (don't) accept multiple IAs */ 2376a026a25bSPyun YongHyeon cbp->mc_all = ifp->if_flags & IFF_ALLMULTI ? 1 : prm; 2377c8bca6dcSBill Paul cbp->gamla_rx = sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0; 2378bd4fa9d9SPyun YongHyeon cbp->vlan_strip_en = ((sc->flags & FXP_FLAG_EXT_RFA) != 0 && 2379bd4fa9d9SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) ? 1 : 0; 2380a17c678eSDavid Greenman 23810f1db1d6SMaxime Henrion if (sc->tunable_noflow || sc->revision == FXP_REV_82557) { 23823bd07cfdSJonathan Lemon /* 23833bd07cfdSJonathan Lemon * The 82557 has no hardware flow control, the values 23843bd07cfdSJonathan Lemon * below are the defaults for the chip. 23853bd07cfdSJonathan Lemon */ 23863bd07cfdSJonathan Lemon cbp->fc_delay_lsb = 0; 23873bd07cfdSJonathan Lemon cbp->fc_delay_msb = 0x40; 23883bd07cfdSJonathan Lemon cbp->pri_fc_thresh = 3; 23893bd07cfdSJonathan Lemon cbp->tx_fc_dis = 0; 23903bd07cfdSJonathan Lemon cbp->rx_fc_restop = 0; 23913bd07cfdSJonathan Lemon cbp->rx_fc_restart = 0; 23923bd07cfdSJonathan Lemon cbp->fc_filter = 0; 23933bd07cfdSJonathan Lemon cbp->pri_fc_loc = 1; 23943bd07cfdSJonathan Lemon } else { 23953bd07cfdSJonathan Lemon cbp->fc_delay_lsb = 0x1f; 23963bd07cfdSJonathan Lemon cbp->fc_delay_msb = 0x01; 23973bd07cfdSJonathan Lemon cbp->pri_fc_thresh = 3; 23983bd07cfdSJonathan Lemon cbp->tx_fc_dis = 0; /* enable transmit FC */ 23993bd07cfdSJonathan Lemon cbp->rx_fc_restop = 1; /* enable FC restop frames */ 24003bd07cfdSJonathan Lemon cbp->rx_fc_restart = 1; /* enable FC restart frames */ 24013bd07cfdSJonathan Lemon cbp->fc_filter = !prm; /* drop FC frames to host */ 24023bd07cfdSJonathan Lemon cbp->pri_fc_loc = 1; /* FC pri location (byte31) */ 24033bd07cfdSJonathan Lemon } 24043bd07cfdSJonathan Lemon 24058da9c507SPyun YongHyeon /* Enable 82558 and 82559 extended statistics functionality. */ 24068da9c507SPyun YongHyeon if (sc->revision >= FXP_REV_82558_A4) { 24078da9c507SPyun YongHyeon if (sc->revision >= FXP_REV_82559_A0) { 24088da9c507SPyun YongHyeon /* 24098da9c507SPyun YongHyeon * Extend configuration table size to 32 24108da9c507SPyun YongHyeon * to include TCO configuration. 24118da9c507SPyun YongHyeon */ 24128da9c507SPyun YongHyeon cbp->byte_count = 32; 24138da9c507SPyun YongHyeon cbp->ext_stats_dis = 1; 24148da9c507SPyun YongHyeon /* Enable TCO stats. */ 24158da9c507SPyun YongHyeon cbp->tno_int_or_tco_en = 1; 24168da9c507SPyun YongHyeon cbp->gamla_rx = 1; 24178da9c507SPyun YongHyeon } else 24188da9c507SPyun YongHyeon cbp->ext_stats_dis = 0; 24198da9c507SPyun YongHyeon } 24208da9c507SPyun YongHyeon 2421a17c678eSDavid Greenman /* 2422a17c678eSDavid Greenman * Start the config command/DMA. 2423a17c678eSDavid Greenman */ 2424ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 24255986d0d2SPyun YongHyeon bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, 24265986d0d2SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2427b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr); 24282e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2429a17c678eSDavid Greenman /* ...and wait for it to complete. */ 2430209b07bcSMaxime Henrion fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map); 2431a17c678eSDavid Greenman 2432a17c678eSDavid Greenman /* 2433a17c678eSDavid Greenman * Now initialize the station address. Temporarily use the TxCB 2434a17c678eSDavid Greenman * memory area like we did above for the config CB. 2435a17c678eSDavid Greenman */ 2436b2badf02SMaxime Henrion cb_ias = (struct fxp_cb_ias *)sc->fxp_desc.cbl_list; 2437a17c678eSDavid Greenman cb_ias->cb_status = 0; 243883e6547dSMaxime Henrion cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL); 243983e6547dSMaxime Henrion cb_ias->link_addr = 0xffffffff; 24404a0d6638SRuslan Ermilov bcopy(IF_LLADDR(sc->ifp), cb_ias->macaddr, ETHER_ADDR_LEN); 2441a17c678eSDavid Greenman 2442a17c678eSDavid Greenman /* 2443a17c678eSDavid Greenman * Start the IAS (Individual Address Setup) command/DMA. 2444a17c678eSDavid Greenman */ 2445ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 24465986d0d2SPyun YongHyeon bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, 24475986d0d2SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 24486b24912cSPyun YongHyeon CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr); 24492e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2450a17c678eSDavid Greenman /* ...and wait for it to complete. */ 2451209b07bcSMaxime Henrion fxp_dma_wait(sc, &cb_ias->cb_status, sc->cbl_tag, sc->cbl_map); 2452a17c678eSDavid Greenman 2453a17c678eSDavid Greenman /* 24546b24912cSPyun YongHyeon * Initialize the multicast address list. 24556b24912cSPyun YongHyeon */ 24566b24912cSPyun YongHyeon fxp_mc_setup(sc); 24576b24912cSPyun YongHyeon 24586b24912cSPyun YongHyeon /* 2459a17c678eSDavid Greenman * Initialize transmit control block (TxCB) list. 2460a17c678eSDavid Greenman */ 2461b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_list; 2462b2badf02SMaxime Henrion tcbp = sc->fxp_desc.cbl_list; 2463b2badf02SMaxime Henrion bzero(tcbp, FXP_TXCB_SZ); 2464a17c678eSDavid Greenman for (i = 0; i < FXP_NTXCB; i++) { 2465b2badf02SMaxime Henrion txp[i].tx_mbuf = NULL; 246683e6547dSMaxime Henrion tcbp[i].cb_status = htole16(FXP_CB_STATUS_C | FXP_CB_STATUS_OK); 246783e6547dSMaxime Henrion tcbp[i].cb_command = htole16(FXP_CB_COMMAND_NOP); 246883e6547dSMaxime Henrion tcbp[i].link_addr = htole32(sc->fxp_desc.cbl_addr + 246983e6547dSMaxime Henrion (((i + 1) & FXP_TXCB_MASK) * sizeof(struct fxp_cb_tx))); 24703bd07cfdSJonathan Lemon if (sc->flags & FXP_FLAG_EXT_TXCB) 2471b2badf02SMaxime Henrion tcbp[i].tbd_array_addr = 247283e6547dSMaxime Henrion htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[2])); 24733bd07cfdSJonathan Lemon else 2474b2badf02SMaxime Henrion tcbp[i].tbd_array_addr = 247583e6547dSMaxime Henrion htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[0])); 2476b2badf02SMaxime Henrion txp[i].tx_next = &txp[(i + 1) & FXP_TXCB_MASK]; 2477a17c678eSDavid Greenman } 2478a17c678eSDavid Greenman /* 2479397f9dfeSDavid Greenman * Set the suspend flag on the first TxCB and start the control 2480a17c678eSDavid Greenman * unit. It will execute the NOP and then suspend. 2481a17c678eSDavid Greenman */ 248283e6547dSMaxime Henrion tcbp->cb_command = htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S); 2483a2057a72SPyun YongHyeon bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, 2484a2057a72SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2485b2badf02SMaxime Henrion sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp; 2486397f9dfeSDavid Greenman sc->tx_queued = 1; 2487a17c678eSDavid Greenman 2488ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 24896b24912cSPyun YongHyeon CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr); 24902e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2491a17c678eSDavid Greenman 2492a17c678eSDavid Greenman /* 2493a17c678eSDavid Greenman * Initialize receiver buffer area - RFA. 2494a17c678eSDavid Greenman */ 2495ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 2496b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.rx_head->rx_addr); 24972e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START); 2498a17c678eSDavid Greenman 2499dccee1a1SDavid Greenman /* 2500ba8c6fd5SDavid Greenman * Set current media. 2501dccee1a1SDavid Greenman */ 2502f7788e8eSJonathan Lemon if (sc->miibus != NULL) 2503f7788e8eSJonathan Lemon mii_mediachg(device_get_softc(sc->miibus)); 2504dccee1a1SDavid Greenman 250513f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 250613f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 2507e8c8b728SJonathan Lemon 2508e8c8b728SJonathan Lemon /* 2509e8c8b728SJonathan Lemon * Enable interrupts. 2510e8c8b728SJonathan Lemon */ 25112b5989e9SLuigi Rizzo #ifdef DEVICE_POLLING 25122b5989e9SLuigi Rizzo /* 25132b5989e9SLuigi Rizzo * ... but only do that if we are not polling. And because (presumably) 25142b5989e9SLuigi Rizzo * the default is interrupts on, we need to disable them explicitly! 25152b5989e9SLuigi Rizzo */ 251640929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING ) 25172b5989e9SLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 25182b5989e9SLuigi Rizzo else 25192b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */ 2520e8c8b728SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0); 2521a17c678eSDavid Greenman 2522a17c678eSDavid Greenman /* 2523a17c678eSDavid Greenman * Start stats updater. 2524a17c678eSDavid Greenman */ 252545276e4aSSam Leffler callout_reset(&sc->stat_ch, hz, fxp_tick, sc); 2526f7788e8eSJonathan Lemon } 2527f7788e8eSJonathan Lemon 2528f7788e8eSJonathan Lemon static int 2529f7788e8eSJonathan Lemon fxp_serial_ifmedia_upd(struct ifnet *ifp) 2530f7788e8eSJonathan Lemon { 2531f7788e8eSJonathan Lemon 2532f7788e8eSJonathan Lemon return (0); 2533a17c678eSDavid Greenman } 2534a17c678eSDavid Greenman 2535303b270bSEivind Eklund static void 2536f7788e8eSJonathan Lemon fxp_serial_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 2537ba8c6fd5SDavid Greenman { 2538ba8c6fd5SDavid Greenman 2539f7788e8eSJonathan Lemon ifmr->ifm_active = IFM_ETHER|IFM_MANUAL; 2540ba8c6fd5SDavid Greenman } 2541ba8c6fd5SDavid Greenman 2542ba8c6fd5SDavid Greenman /* 2543ba8c6fd5SDavid Greenman * Change media according to request. 2544ba8c6fd5SDavid Greenman */ 2545f7788e8eSJonathan Lemon static int 2546f7788e8eSJonathan Lemon fxp_ifmedia_upd(struct ifnet *ifp) 2547ba8c6fd5SDavid Greenman { 2548ba8c6fd5SDavid Greenman struct fxp_softc *sc = ifp->if_softc; 2549f7788e8eSJonathan Lemon struct mii_data *mii; 2550ba8c6fd5SDavid Greenman 2551f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 25523212724cSJohn Baldwin FXP_LOCK(sc); 25535aa0cdf4SJohn-Mark Gurney if (mii->mii_instance) { 25545aa0cdf4SJohn-Mark Gurney struct mii_softc *miisc; 25555aa0cdf4SJohn-Mark Gurney LIST_FOREACH(miisc, &mii->mii_phys, mii_list) 25565aa0cdf4SJohn-Mark Gurney mii_phy_reset(miisc); 25575aa0cdf4SJohn-Mark Gurney } 2558f7788e8eSJonathan Lemon mii_mediachg(mii); 25593212724cSJohn Baldwin FXP_UNLOCK(sc); 2560ba8c6fd5SDavid Greenman return (0); 2561ba8c6fd5SDavid Greenman } 2562ba8c6fd5SDavid Greenman 2563ba8c6fd5SDavid Greenman /* 2564ba8c6fd5SDavid Greenman * Notify the world which media we're using. 2565ba8c6fd5SDavid Greenman */ 2566f7788e8eSJonathan Lemon static void 2567f7788e8eSJonathan Lemon fxp_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 2568ba8c6fd5SDavid Greenman { 2569ba8c6fd5SDavid Greenman struct fxp_softc *sc = ifp->if_softc; 2570f7788e8eSJonathan Lemon struct mii_data *mii; 2571ba8c6fd5SDavid Greenman 2572f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 25733212724cSJohn Baldwin FXP_LOCK(sc); 2574f7788e8eSJonathan Lemon mii_pollstat(mii); 2575f7788e8eSJonathan Lemon ifmr->ifm_active = mii->mii_media_active; 2576f7788e8eSJonathan Lemon ifmr->ifm_status = mii->mii_media_status; 25772e2b8238SJonathan Lemon 25782b6fb51fSWarner Losh if (IFM_SUBTYPE(ifmr->ifm_active) == IFM_10_T && 25792b6fb51fSWarner Losh sc->flags & FXP_FLAG_CU_RESUME_BUG) 25802e2b8238SJonathan Lemon sc->cu_resume_bug = 1; 25812e2b8238SJonathan Lemon else 25822e2b8238SJonathan Lemon sc->cu_resume_bug = 0; 25833212724cSJohn Baldwin FXP_UNLOCK(sc); 2584ba8c6fd5SDavid Greenman } 2585ba8c6fd5SDavid Greenman 2586a17c678eSDavid Greenman /* 2587a17c678eSDavid Greenman * Add a buffer to the end of the RFA buffer list. 2588a17c678eSDavid Greenman * Return 0 if successful, 1 for failure. A failure results in 258985050421SPyun YongHyeon * reusing the RFA buffer. 2590a17c678eSDavid Greenman * The RFA struct is stuck at the beginning of mbuf cluster and the 2591a17c678eSDavid Greenman * data pointer is fixed up to point just past it. 2592a17c678eSDavid Greenman */ 2593a17c678eSDavid Greenman static int 259485050421SPyun YongHyeon fxp_new_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp) 2595a17c678eSDavid Greenman { 2596a17c678eSDavid Greenman struct mbuf *m; 259785050421SPyun YongHyeon struct fxp_rfa *rfa; 2598b2badf02SMaxime Henrion bus_dmamap_t tmp_map; 259985050421SPyun YongHyeon int error; 2600a17c678eSDavid Greenman 2601a163d034SWarner Losh m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 260285050421SPyun YongHyeon if (m == NULL) 260385050421SPyun YongHyeon return (ENOBUFS); 2604ba8c6fd5SDavid Greenman 2605ba8c6fd5SDavid Greenman /* 2606ba8c6fd5SDavid Greenman * Move the data pointer up so that the incoming data packet 2607ba8c6fd5SDavid Greenman * will be 32-bit aligned. 2608ba8c6fd5SDavid Greenman */ 2609ba8c6fd5SDavid Greenman m->m_data += RFA_ALIGNMENT_FUDGE; 2610ba8c6fd5SDavid Greenman 2611eadd5e3aSDavid Greenman /* 2612eadd5e3aSDavid Greenman * Get a pointer to the base of the mbuf cluster and move 2613eadd5e3aSDavid Greenman * data start past it. 2614eadd5e3aSDavid Greenman */ 2615a17c678eSDavid Greenman rfa = mtod(m, struct fxp_rfa *); 2616c8bca6dcSBill Paul m->m_data += sc->rfa_size; 261783e6547dSMaxime Henrion rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE); 2618eadd5e3aSDavid Greenman 2619a17c678eSDavid Greenman rfa->rfa_status = 0; 262083e6547dSMaxime Henrion rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL); 2621a17c678eSDavid Greenman rfa->actual_size = 0; 262285050421SPyun YongHyeon m->m_len = m->m_pkthdr.len = MCLBYTES - RFA_ALIGNMENT_FUDGE - 262385050421SPyun YongHyeon sc->rfa_size; 2624ba8c6fd5SDavid Greenman 262528935f27SMaxime Henrion /* 262628935f27SMaxime Henrion * Initialize the rest of the RFA. Note that since the RFA 262728935f27SMaxime Henrion * is misaligned, we cannot store values directly. We're thus 262828935f27SMaxime Henrion * using the le32enc() function which handles endianness and 262928935f27SMaxime Henrion * is also alignment-safe. 263028935f27SMaxime Henrion */ 263183e6547dSMaxime Henrion le32enc(&rfa->link_addr, 0xffffffff); 263283e6547dSMaxime Henrion le32enc(&rfa->rbd_addr, 0xffffffff); 2633ba8c6fd5SDavid Greenman 2634b2badf02SMaxime Henrion /* Map the RFA into DMA memory. */ 2635a2057a72SPyun YongHyeon error = bus_dmamap_load(sc->fxp_rxmtag, sc->spare_map, rfa, 2636b2badf02SMaxime Henrion MCLBYTES - RFA_ALIGNMENT_FUDGE, fxp_dma_map_addr, 263701e3ef82SPyun YongHyeon &rxp->rx_addr, BUS_DMA_NOWAIT); 2638b2badf02SMaxime Henrion if (error) { 2639b2badf02SMaxime Henrion m_freem(m); 2640b2badf02SMaxime Henrion return (error); 2641b2badf02SMaxime Henrion } 2642b2badf02SMaxime Henrion 2643e2157cf7SPyun YongHyeon if (rxp->rx_mbuf != NULL) 2644a2057a72SPyun YongHyeon bus_dmamap_unload(sc->fxp_rxmtag, rxp->rx_map); 2645b2badf02SMaxime Henrion tmp_map = sc->spare_map; 2646b2badf02SMaxime Henrion sc->spare_map = rxp->rx_map; 2647b2badf02SMaxime Henrion rxp->rx_map = tmp_map; 2648b2badf02SMaxime Henrion rxp->rx_mbuf = m; 2649b2badf02SMaxime Henrion 2650a2057a72SPyun YongHyeon bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map, 2651b983c7b3SMaxime Henrion BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 265285050421SPyun YongHyeon return (0); 265385050421SPyun YongHyeon } 265485050421SPyun YongHyeon 265585050421SPyun YongHyeon static void 265685050421SPyun YongHyeon fxp_add_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp) 265785050421SPyun YongHyeon { 265885050421SPyun YongHyeon struct fxp_rfa *p_rfa; 265985050421SPyun YongHyeon struct fxp_rx *p_rx; 2660b2badf02SMaxime Henrion 2661dfe61cf1SDavid Greenman /* 2662dfe61cf1SDavid Greenman * If there are other buffers already on the list, attach this 2663dfe61cf1SDavid Greenman * one to the end by fixing up the tail to point to this one. 2664dfe61cf1SDavid Greenman */ 2665b2badf02SMaxime Henrion if (sc->fxp_desc.rx_head != NULL) { 2666b2badf02SMaxime Henrion p_rx = sc->fxp_desc.rx_tail; 2667b2badf02SMaxime Henrion p_rfa = (struct fxp_rfa *) 2668b2badf02SMaxime Henrion (p_rx->rx_mbuf->m_ext.ext_buf + RFA_ALIGNMENT_FUDGE); 2669b2badf02SMaxime Henrion p_rx->rx_next = rxp; 267083e6547dSMaxime Henrion le32enc(&p_rfa->link_addr, rxp->rx_addr); 2671aed53495SDavid Greenman p_rfa->rfa_control = 0; 2672a2057a72SPyun YongHyeon bus_dmamap_sync(sc->fxp_rxmtag, p_rx->rx_map, 26734812aef5SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2674a17c678eSDavid Greenman } else { 2675b2badf02SMaxime Henrion rxp->rx_next = NULL; 2676b2badf02SMaxime Henrion sc->fxp_desc.rx_head = rxp; 2677a17c678eSDavid Greenman } 2678b2badf02SMaxime Henrion sc->fxp_desc.rx_tail = rxp; 267985050421SPyun YongHyeon } 268085050421SPyun YongHyeon 268185050421SPyun YongHyeon static void 268285050421SPyun YongHyeon fxp_discard_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp) 268385050421SPyun YongHyeon { 268485050421SPyun YongHyeon struct mbuf *m; 268585050421SPyun YongHyeon struct fxp_rfa *rfa; 268685050421SPyun YongHyeon 268785050421SPyun YongHyeon m = rxp->rx_mbuf; 268885050421SPyun YongHyeon m->m_data = m->m_ext.ext_buf; 268985050421SPyun YongHyeon /* 269085050421SPyun YongHyeon * Move the data pointer up so that the incoming data packet 269185050421SPyun YongHyeon * will be 32-bit aligned. 269285050421SPyun YongHyeon */ 269385050421SPyun YongHyeon m->m_data += RFA_ALIGNMENT_FUDGE; 269485050421SPyun YongHyeon 269585050421SPyun YongHyeon /* 269685050421SPyun YongHyeon * Get a pointer to the base of the mbuf cluster and move 269785050421SPyun YongHyeon * data start past it. 269885050421SPyun YongHyeon */ 269985050421SPyun YongHyeon rfa = mtod(m, struct fxp_rfa *); 270085050421SPyun YongHyeon m->m_data += sc->rfa_size; 270185050421SPyun YongHyeon rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE); 270285050421SPyun YongHyeon 270385050421SPyun YongHyeon rfa->rfa_status = 0; 270485050421SPyun YongHyeon rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL); 270585050421SPyun YongHyeon rfa->actual_size = 0; 270685050421SPyun YongHyeon 270785050421SPyun YongHyeon /* 270885050421SPyun YongHyeon * Initialize the rest of the RFA. Note that since the RFA 270985050421SPyun YongHyeon * is misaligned, we cannot store values directly. We're thus 271085050421SPyun YongHyeon * using the le32enc() function which handles endianness and 271185050421SPyun YongHyeon * is also alignment-safe. 271285050421SPyun YongHyeon */ 271385050421SPyun YongHyeon le32enc(&rfa->link_addr, 0xffffffff); 271485050421SPyun YongHyeon le32enc(&rfa->rbd_addr, 0xffffffff); 271585050421SPyun YongHyeon 2716a2057a72SPyun YongHyeon bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map, 271785050421SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2718a17c678eSDavid Greenman } 2719a17c678eSDavid Greenman 2720f1928b0cSKevin Lo static int 2721f7788e8eSJonathan Lemon fxp_miibus_readreg(device_t dev, int phy, int reg) 2722dccee1a1SDavid Greenman { 2723f7788e8eSJonathan Lemon struct fxp_softc *sc = device_get_softc(dev); 2724dccee1a1SDavid Greenman int count = 10000; 27256ebc3153SDavid Greenman int value; 2726dccee1a1SDavid Greenman 2727ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_MDICONTROL, 2728ba8c6fd5SDavid Greenman (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21)); 2729dccee1a1SDavid Greenman 2730ba8c6fd5SDavid Greenman while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0 2731ba8c6fd5SDavid Greenman && count--) 27326ebc3153SDavid Greenman DELAY(10); 2733dccee1a1SDavid Greenman 2734dccee1a1SDavid Greenman if (count <= 0) 2735f7788e8eSJonathan Lemon device_printf(dev, "fxp_miibus_readreg: timed out\n"); 2736dccee1a1SDavid Greenman 27376ebc3153SDavid Greenman return (value & 0xffff); 2738dccee1a1SDavid Greenman } 2739dccee1a1SDavid Greenman 274016ec4b00SWarner Losh static int 2741f7788e8eSJonathan Lemon fxp_miibus_writereg(device_t dev, int phy, int reg, int value) 2742dccee1a1SDavid Greenman { 2743f7788e8eSJonathan Lemon struct fxp_softc *sc = device_get_softc(dev); 2744dccee1a1SDavid Greenman int count = 10000; 2745dccee1a1SDavid Greenman 2746ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_MDICONTROL, 2747ba8c6fd5SDavid Greenman (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) | 2748ba8c6fd5SDavid Greenman (value & 0xffff)); 2749dccee1a1SDavid Greenman 2750ba8c6fd5SDavid Greenman while ((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 && 2751ba8c6fd5SDavid Greenman count--) 27526ebc3153SDavid Greenman DELAY(10); 2753dccee1a1SDavid Greenman 2754dccee1a1SDavid Greenman if (count <= 0) 2755f7788e8eSJonathan Lemon device_printf(dev, "fxp_miibus_writereg: timed out\n"); 275616ec4b00SWarner Losh return (0); 2757dccee1a1SDavid Greenman } 2758dccee1a1SDavid Greenman 2759dccee1a1SDavid Greenman static int 2760f7788e8eSJonathan Lemon fxp_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 2761a17c678eSDavid Greenman { 27629b44ff22SGarrett Wollman struct fxp_softc *sc = ifp->if_softc; 2763a17c678eSDavid Greenman struct ifreq *ifr = (struct ifreq *)data; 2764f7788e8eSJonathan Lemon struct mii_data *mii; 276560bb79ebSPyun YongHyeon int flag, mask, error = 0, reinit; 2766a17c678eSDavid Greenman 2767a17c678eSDavid Greenman switch (command) { 2768a17c678eSDavid Greenman case SIOCSIFFLAGS: 27693212724cSJohn Baldwin FXP_LOCK(sc); 2770a17c678eSDavid Greenman /* 2771a17c678eSDavid Greenman * If interface is marked up and not running, then start it. 2772a17c678eSDavid Greenman * If it is marked down and running, stop it. 2773a17c678eSDavid Greenman * XXX If it's up then re-initialize it. This is so flags 2774a17c678eSDavid Greenman * such as IFF_PROMISC are handled. 2775a17c678eSDavid Greenman */ 2776a17c678eSDavid Greenman if (ifp->if_flags & IFF_UP) { 27776b24912cSPyun YongHyeon if (((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) && 27786b24912cSPyun YongHyeon ((ifp->if_flags ^ sc->if_flags) & 27796b24912cSPyun YongHyeon (IFF_PROMISC | IFF_ALLMULTI | IFF_LINK0)) != 0) 27806b24912cSPyun YongHyeon fxp_init_body(sc); 27816b24912cSPyun YongHyeon else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 27824953bccaSNate Lawson fxp_init_body(sc); 2783a17c678eSDavid Greenman } else { 27846b24912cSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 27854a5f1499SDavid Greenman fxp_stop(sc); 2786a17c678eSDavid Greenman } 27876b24912cSPyun YongHyeon sc->if_flags = ifp->if_flags; 27883212724cSJohn Baldwin FXP_UNLOCK(sc); 2789a17c678eSDavid Greenman break; 2790a17c678eSDavid Greenman 2791a17c678eSDavid Greenman case SIOCADDMULTI: 2792a17c678eSDavid Greenman case SIOCDELMULTI: 27936b24912cSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 27946b24912cSPyun YongHyeon fxp_init(sc); 2795ba8c6fd5SDavid Greenman break; 2796ba8c6fd5SDavid Greenman 2797ba8c6fd5SDavid Greenman case SIOCSIFMEDIA: 2798ba8c6fd5SDavid Greenman case SIOCGIFMEDIA: 2799f7788e8eSJonathan Lemon if (sc->miibus != NULL) { 2800f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 2801f7788e8eSJonathan Lemon error = ifmedia_ioctl(ifp, ifr, 2802f7788e8eSJonathan Lemon &mii->mii_media, command); 2803f7788e8eSJonathan Lemon } else { 2804ba8c6fd5SDavid Greenman error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, command); 2805f7788e8eSJonathan Lemon } 2806a17c678eSDavid Greenman break; 2807a17c678eSDavid Greenman 2808fb917226SRuslan Ermilov case SIOCSIFCAP: 280960bb79ebSPyun YongHyeon reinit = 0; 28108ef1f631SYaroslav Tykhiy mask = ifp->if_capenable ^ ifr->ifr_reqcap; 281140929967SGleb Smirnoff #ifdef DEVICE_POLLING 281240929967SGleb Smirnoff if (mask & IFCAP_POLLING) { 281340929967SGleb Smirnoff if (ifr->ifr_reqcap & IFCAP_POLLING) { 281440929967SGleb Smirnoff error = ether_poll_register(fxp_poll, ifp); 281540929967SGleb Smirnoff if (error) 281640929967SGleb Smirnoff return(error); 281740929967SGleb Smirnoff FXP_LOCK(sc); 281840929967SGleb Smirnoff CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 281940929967SGleb Smirnoff FXP_SCB_INTR_DISABLE); 282040929967SGleb Smirnoff ifp->if_capenable |= IFCAP_POLLING; 282140929967SGleb Smirnoff FXP_UNLOCK(sc); 282240929967SGleb Smirnoff } else { 282340929967SGleb Smirnoff error = ether_poll_deregister(ifp); 282440929967SGleb Smirnoff /* Enable interrupts in any case */ 282540929967SGleb Smirnoff FXP_LOCK(sc); 282640929967SGleb Smirnoff CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0); 282740929967SGleb Smirnoff ifp->if_capenable &= ~IFCAP_POLLING; 282840929967SGleb Smirnoff FXP_UNLOCK(sc); 282940929967SGleb Smirnoff } 283040929967SGleb Smirnoff } 283140929967SGleb Smirnoff #endif 283240929967SGleb Smirnoff FXP_LOCK(sc); 283360bb79ebSPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 283460bb79ebSPyun YongHyeon (ifp->if_capabilities & IFCAP_TXCSUM) != 0) { 283560bb79ebSPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 283660bb79ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_TXCSUM) != 0) 283760bb79ebSPyun YongHyeon ifp->if_hwassist |= FXP_CSUM_FEATURES; 283860bb79ebSPyun YongHyeon else 283960bb79ebSPyun YongHyeon ifp->if_hwassist &= ~FXP_CSUM_FEATURES; 284060bb79ebSPyun YongHyeon } 284160bb79ebSPyun YongHyeon if ((mask & IFCAP_RXCSUM) != 0 && 2842f13075afSPyun YongHyeon (ifp->if_capabilities & IFCAP_RXCSUM) != 0) { 284360bb79ebSPyun YongHyeon ifp->if_capenable ^= IFCAP_RXCSUM; 2844f13075afSPyun YongHyeon if ((sc->flags & FXP_FLAG_82559_RXCSUM) != 0) 2845f13075afSPyun YongHyeon reinit++; 2846f13075afSPyun YongHyeon } 2847c21e84e4SPyun YongHyeon if ((mask & IFCAP_TSO4) != 0 && 2848c21e84e4SPyun YongHyeon (ifp->if_capabilities & IFCAP_TSO4) != 0) { 2849c21e84e4SPyun YongHyeon ifp->if_capenable ^= IFCAP_TSO4; 2850c21e84e4SPyun YongHyeon if ((ifp->if_capenable & IFCAP_TSO4) != 0) 2851c21e84e4SPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 2852c21e84e4SPyun YongHyeon else 2853c21e84e4SPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 2854c21e84e4SPyun YongHyeon } 28557137cea0SPyun YongHyeon if ((mask & IFCAP_WOL_MAGIC) != 0 && 28567137cea0SPyun YongHyeon (ifp->if_capabilities & IFCAP_WOL_MAGIC) != 0) 28577137cea0SPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_MAGIC; 285860bb79ebSPyun YongHyeon if ((mask & IFCAP_VLAN_MTU) != 0 && 285960bb79ebSPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_MTU) != 0) { 28608ef1f631SYaroslav Tykhiy ifp->if_capenable ^= IFCAP_VLAN_MTU; 28618ef1f631SYaroslav Tykhiy if (sc->revision != FXP_REV_82557) 28628ef1f631SYaroslav Tykhiy flag = FXP_FLAG_LONG_PKT_EN; 28638ef1f631SYaroslav Tykhiy else /* a hack to get long frames on the old chip */ 28648ef1f631SYaroslav Tykhiy flag = FXP_FLAG_SAVE_BAD; 28658ef1f631SYaroslav Tykhiy sc->flags ^= flag; 28668ef1f631SYaroslav Tykhiy if (ifp->if_flags & IFF_UP) 286760bb79ebSPyun YongHyeon reinit++; 286860bb79ebSPyun YongHyeon } 2869bd4fa9d9SPyun YongHyeon if ((mask & IFCAP_VLAN_HWTAGGING) != 0 && 2870bd4fa9d9SPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) { 2871bd4fa9d9SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 2872bd4fa9d9SPyun YongHyeon reinit++; 2873bd4fa9d9SPyun YongHyeon } 2874bd4fa9d9SPyun YongHyeon if (reinit > 0 && ifp->if_flags & IFF_UP) 28758ef1f631SYaroslav Tykhiy fxp_init_body(sc); 28763212724cSJohn Baldwin FXP_UNLOCK(sc); 2877bd4fa9d9SPyun YongHyeon VLAN_CAPABILITIES(ifp); 2878fb917226SRuslan Ermilov break; 2879fb917226SRuslan Ermilov 2880a17c678eSDavid Greenman default: 2881673d9191SSam Leffler error = ether_ioctl(ifp, command, data); 2882a17c678eSDavid Greenman } 2883a17c678eSDavid Greenman return (error); 2884a17c678eSDavid Greenman } 2885397f9dfeSDavid Greenman 2886397f9dfeSDavid Greenman /* 288709882363SJonathan Lemon * Fill in the multicast address list and return number of entries. 288809882363SJonathan Lemon */ 288909882363SJonathan Lemon static int 289009882363SJonathan Lemon fxp_mc_addrs(struct fxp_softc *sc) 289109882363SJonathan Lemon { 289209882363SJonathan Lemon struct fxp_cb_mcs *mcsp = sc->mcsp; 2893fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 289409882363SJonathan Lemon struct ifmultiaddr *ifma; 289509882363SJonathan Lemon int nmcasts; 289609882363SJonathan Lemon 289709882363SJonathan Lemon nmcasts = 0; 28986b24912cSPyun YongHyeon if ((ifp->if_flags & IFF_ALLMULTI) == 0) { 2899eb956cd0SRobert Watson if_maddr_rlock(ifp); 290009882363SJonathan Lemon TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 290109882363SJonathan Lemon if (ifma->ifma_addr->sa_family != AF_LINK) 290209882363SJonathan Lemon continue; 290309882363SJonathan Lemon if (nmcasts >= MAXMCADDR) { 29046b24912cSPyun YongHyeon ifp->if_flags |= IFF_ALLMULTI; 290509882363SJonathan Lemon nmcasts = 0; 290609882363SJonathan Lemon break; 290709882363SJonathan Lemon } 290809882363SJonathan Lemon bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr), 2909bafb64afSMaxime Henrion &sc->mcsp->mc_addr[nmcasts][0], ETHER_ADDR_LEN); 291009882363SJonathan Lemon nmcasts++; 291109882363SJonathan Lemon } 2912eb956cd0SRobert Watson if_maddr_runlock(ifp); 291309882363SJonathan Lemon } 2914bafb64afSMaxime Henrion mcsp->mc_cnt = htole16(nmcasts * ETHER_ADDR_LEN); 291509882363SJonathan Lemon return (nmcasts); 291609882363SJonathan Lemon } 291709882363SJonathan Lemon 291809882363SJonathan Lemon /* 2919397f9dfeSDavid Greenman * Program the multicast filter. 2920397f9dfeSDavid Greenman * 2921397f9dfeSDavid Greenman * We have an artificial restriction that the multicast setup command 2922397f9dfeSDavid Greenman * must be the first command in the chain, so we take steps to ensure 29233114fdb4SDavid Greenman * this. By requiring this, it allows us to keep up the performance of 2924397f9dfeSDavid Greenman * the pre-initialized command ring (esp. link pointers) by not actually 2925dc733423SDag-Erling Smørgrav * inserting the mcsetup command in the ring - i.e. its link pointer 2926397f9dfeSDavid Greenman * points to the TxCB ring, but the mcsetup descriptor itself is not part 2927397f9dfeSDavid Greenman * of it. We then can do 'CU_START' on the mcsetup descriptor and have it 2928397f9dfeSDavid Greenman * lead into the regular TxCB ring when it completes. 2929397f9dfeSDavid Greenman */ 2930397f9dfeSDavid Greenman static void 2931f7788e8eSJonathan Lemon fxp_mc_setup(struct fxp_softc *sc) 2932397f9dfeSDavid Greenman { 29336b24912cSPyun YongHyeon struct fxp_cb_mcs *mcsp; 29347dced78aSDavid Greenman int count; 2935397f9dfeSDavid Greenman 293667fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 29373114fdb4SDavid Greenman 29386b24912cSPyun YongHyeon mcsp = sc->mcsp; 2939397f9dfeSDavid Greenman mcsp->cb_status = 0; 29406b24912cSPyun YongHyeon mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL); 29416b24912cSPyun YongHyeon mcsp->link_addr = 0xffffffff; 29426b24912cSPyun YongHyeon fxp_mc_addrs(sc); 2943397f9dfeSDavid Greenman 2944397f9dfeSDavid Greenman /* 29456b24912cSPyun YongHyeon * Wait until command unit is idle. This should never be the 29466b24912cSPyun YongHyeon * case when nothing is queued, but make sure anyway. 2947397f9dfeSDavid Greenman */ 29487dced78aSDavid Greenman count = 100; 29496b24912cSPyun YongHyeon while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) != 29506b24912cSPyun YongHyeon FXP_SCB_CUS_IDLE && --count) 29517dced78aSDavid Greenman DELAY(10); 29527dced78aSDavid Greenman if (count == 0) { 2953f7788e8eSJonathan Lemon device_printf(sc->dev, "command queue timeout\n"); 29547dced78aSDavid Greenman return; 29557dced78aSDavid Greenman } 2956397f9dfeSDavid Greenman 2957397f9dfeSDavid Greenman /* 2958397f9dfeSDavid Greenman * Start the multicast setup command. 2959397f9dfeSDavid Greenman */ 2960397f9dfeSDavid Greenman fxp_scb_wait(sc); 2961a2057a72SPyun YongHyeon bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, 2962a2057a72SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2963b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr); 29642e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 29656b24912cSPyun YongHyeon /* ...and wait for it to complete. */ 29666b24912cSPyun YongHyeon fxp_dma_wait(sc, &mcsp->cb_status, sc->mcs_tag, sc->mcs_map); 2967397f9dfeSDavid Greenman } 296872a32a26SJonathan Lemon 296974d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101a[] = D101_A_RCVBUNDLE_UCODE; 297074d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101b0[] = D101_B0_RCVBUNDLE_UCODE; 297174d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101ma[] = D101M_B_RCVBUNDLE_UCODE; 297274d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101s[] = D101S_RCVBUNDLE_UCODE; 297374d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102[] = D102_B_RCVBUNDLE_UCODE; 297474d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102c[] = D102_C_RCVBUNDLE_UCODE; 2975de571603SMaxime Henrion static uint32_t fxp_ucode_d102e[] = D102_E_RCVBUNDLE_UCODE; 297672a32a26SJonathan Lemon 297774d1ed23SMaxime Henrion #define UCODE(x) x, sizeof(x)/sizeof(uint32_t) 297872a32a26SJonathan Lemon 297972a32a26SJonathan Lemon struct ucode { 298074d1ed23SMaxime Henrion uint32_t revision; 298174d1ed23SMaxime Henrion uint32_t *ucode; 298272a32a26SJonathan Lemon int length; 298372a32a26SJonathan Lemon u_short int_delay_offset; 298472a32a26SJonathan Lemon u_short bundle_max_offset; 298572a32a26SJonathan Lemon } ucode_table[] = { 298672a32a26SJonathan Lemon { FXP_REV_82558_A4, UCODE(fxp_ucode_d101a), D101_CPUSAVER_DWORD, 0 }, 298772a32a26SJonathan Lemon { FXP_REV_82558_B0, UCODE(fxp_ucode_d101b0), D101_CPUSAVER_DWORD, 0 }, 298872a32a26SJonathan Lemon { FXP_REV_82559_A0, UCODE(fxp_ucode_d101ma), 298972a32a26SJonathan Lemon D101M_CPUSAVER_DWORD, D101M_CPUSAVER_BUNDLE_MAX_DWORD }, 299072a32a26SJonathan Lemon { FXP_REV_82559S_A, UCODE(fxp_ucode_d101s), 299172a32a26SJonathan Lemon D101S_CPUSAVER_DWORD, D101S_CPUSAVER_BUNDLE_MAX_DWORD }, 299272a32a26SJonathan Lemon { FXP_REV_82550, UCODE(fxp_ucode_d102), 299372a32a26SJonathan Lemon D102_B_CPUSAVER_DWORD, D102_B_CPUSAVER_BUNDLE_MAX_DWORD }, 299472a32a26SJonathan Lemon { FXP_REV_82550_C, UCODE(fxp_ucode_d102c), 299572a32a26SJonathan Lemon D102_C_CPUSAVER_DWORD, D102_C_CPUSAVER_BUNDLE_MAX_DWORD }, 2996507feeafSMaxime Henrion { FXP_REV_82551_F, UCODE(fxp_ucode_d102e), 2997de571603SMaxime Henrion D102_E_CPUSAVER_DWORD, D102_E_CPUSAVER_BUNDLE_MAX_DWORD }, 299872a32a26SJonathan Lemon { 0, NULL, 0, 0, 0 } 299972a32a26SJonathan Lemon }; 300072a32a26SJonathan Lemon 300172a32a26SJonathan Lemon static void 300272a32a26SJonathan Lemon fxp_load_ucode(struct fxp_softc *sc) 300372a32a26SJonathan Lemon { 300472a32a26SJonathan Lemon struct ucode *uc; 300572a32a26SJonathan Lemon struct fxp_cb_ucode *cbp; 300694a4f968SPyun YongHyeon int i; 300772a32a26SJonathan Lemon 300872a32a26SJonathan Lemon for (uc = ucode_table; uc->ucode != NULL; uc++) 300972a32a26SJonathan Lemon if (sc->revision == uc->revision) 301072a32a26SJonathan Lemon break; 301172a32a26SJonathan Lemon if (uc->ucode == NULL) 301272a32a26SJonathan Lemon return; 3013b2badf02SMaxime Henrion cbp = (struct fxp_cb_ucode *)sc->fxp_desc.cbl_list; 301472a32a26SJonathan Lemon cbp->cb_status = 0; 301583e6547dSMaxime Henrion cbp->cb_command = htole16(FXP_CB_COMMAND_UCODE | FXP_CB_COMMAND_EL); 301683e6547dSMaxime Henrion cbp->link_addr = 0xffffffff; /* (no) next command */ 301794a4f968SPyun YongHyeon for (i = 0; i < uc->length; i++) 301894a4f968SPyun YongHyeon cbp->ucode[i] = htole32(uc->ucode[i]); 301972a32a26SJonathan Lemon if (uc->int_delay_offset) 302074d1ed23SMaxime Henrion *(uint16_t *)&cbp->ucode[uc->int_delay_offset] = 302183e6547dSMaxime Henrion htole16(sc->tunable_int_delay + sc->tunable_int_delay / 2); 302272a32a26SJonathan Lemon if (uc->bundle_max_offset) 302374d1ed23SMaxime Henrion *(uint16_t *)&cbp->ucode[uc->bundle_max_offset] = 302483e6547dSMaxime Henrion htole16(sc->tunable_bundle_max); 302572a32a26SJonathan Lemon /* 302672a32a26SJonathan Lemon * Download the ucode to the chip. 302772a32a26SJonathan Lemon */ 302872a32a26SJonathan Lemon fxp_scb_wait(sc); 30295986d0d2SPyun YongHyeon bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, 30305986d0d2SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 3031b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr); 303272a32a26SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 303372a32a26SJonathan Lemon /* ...and wait for it to complete. */ 3034209b07bcSMaxime Henrion fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map); 303572a32a26SJonathan Lemon device_printf(sc->dev, 303672a32a26SJonathan Lemon "Microcode loaded, int_delay: %d usec bundle_max: %d\n", 303772a32a26SJonathan Lemon sc->tunable_int_delay, 303872a32a26SJonathan Lemon uc->bundle_max_offset == 0 ? 0 : sc->tunable_bundle_max); 303972a32a26SJonathan Lemon sc->flags |= FXP_FLAG_UCODE; 304072a32a26SJonathan Lemon } 304172a32a26SJonathan Lemon 30428da9c507SPyun YongHyeon #define FXP_SYSCTL_STAT_ADD(c, h, n, p, d) \ 30438da9c507SPyun YongHyeon SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d) 30448da9c507SPyun YongHyeon 30458da9c507SPyun YongHyeon static void 30468da9c507SPyun YongHyeon fxp_sysctl_node(struct fxp_softc *sc) 30478da9c507SPyun YongHyeon { 30488da9c507SPyun YongHyeon struct sysctl_ctx_list *ctx; 30498da9c507SPyun YongHyeon struct sysctl_oid_list *child, *parent; 30508da9c507SPyun YongHyeon struct sysctl_oid *tree; 30518da9c507SPyun YongHyeon struct fxp_hwstats *hsp; 30528da9c507SPyun YongHyeon 30538da9c507SPyun YongHyeon ctx = device_get_sysctl_ctx(sc->dev); 30548da9c507SPyun YongHyeon child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->dev)); 30558da9c507SPyun YongHyeon 30568da9c507SPyun YongHyeon SYSCTL_ADD_PROC(ctx, child, 30578da9c507SPyun YongHyeon OID_AUTO, "int_delay", CTLTYPE_INT | CTLFLAG_RW, 30588da9c507SPyun YongHyeon &sc->tunable_int_delay, 0, sysctl_hw_fxp_int_delay, "I", 30598da9c507SPyun YongHyeon "FXP driver receive interrupt microcode bundling delay"); 30608da9c507SPyun YongHyeon SYSCTL_ADD_PROC(ctx, child, 30618da9c507SPyun YongHyeon OID_AUTO, "bundle_max", CTLTYPE_INT | CTLFLAG_RW, 30628da9c507SPyun YongHyeon &sc->tunable_bundle_max, 0, sysctl_hw_fxp_bundle_max, "I", 30638da9c507SPyun YongHyeon "FXP driver receive interrupt microcode bundle size limit"); 30648da9c507SPyun YongHyeon SYSCTL_ADD_INT(ctx, child,OID_AUTO, "rnr", CTLFLAG_RD, &sc->rnr, 0, 30658da9c507SPyun YongHyeon "FXP RNR events"); 30668da9c507SPyun YongHyeon SYSCTL_ADD_INT(ctx, child, 30678da9c507SPyun YongHyeon OID_AUTO, "noflow", CTLFLAG_RW, &sc->tunable_noflow, 0, 30688da9c507SPyun YongHyeon "FXP flow control disabled"); 30698da9c507SPyun YongHyeon 30708da9c507SPyun YongHyeon /* 30718da9c507SPyun YongHyeon * Pull in device tunables. 30728da9c507SPyun YongHyeon */ 30738da9c507SPyun YongHyeon sc->tunable_int_delay = TUNABLE_INT_DELAY; 30748da9c507SPyun YongHyeon sc->tunable_bundle_max = TUNABLE_BUNDLE_MAX; 30758da9c507SPyun YongHyeon sc->tunable_noflow = 1; 30768da9c507SPyun YongHyeon (void) resource_int_value(device_get_name(sc->dev), 30778da9c507SPyun YongHyeon device_get_unit(sc->dev), "int_delay", &sc->tunable_int_delay); 30788da9c507SPyun YongHyeon (void) resource_int_value(device_get_name(sc->dev), 30798da9c507SPyun YongHyeon device_get_unit(sc->dev), "bundle_max", &sc->tunable_bundle_max); 30808da9c507SPyun YongHyeon (void) resource_int_value(device_get_name(sc->dev), 30818da9c507SPyun YongHyeon device_get_unit(sc->dev), "noflow", &sc->tunable_noflow); 30828da9c507SPyun YongHyeon sc->rnr = 0; 30838da9c507SPyun YongHyeon 30848da9c507SPyun YongHyeon hsp = &sc->fxp_hwstats; 30858da9c507SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD, 30868da9c507SPyun YongHyeon NULL, "FXP statistics"); 30878da9c507SPyun YongHyeon parent = SYSCTL_CHILDREN(tree); 30888da9c507SPyun YongHyeon 30898da9c507SPyun YongHyeon /* Rx MAC statistics. */ 30908da9c507SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD, 30918da9c507SPyun YongHyeon NULL, "Rx MAC statistics"); 30928da9c507SPyun YongHyeon child = SYSCTL_CHILDREN(tree); 30938da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "good_frames", 30948da9c507SPyun YongHyeon &hsp->rx_good, "Good frames"); 30958da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "crc_errors", 30968da9c507SPyun YongHyeon &hsp->rx_crc_errors, "CRC errors"); 30978da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "alignment_errors", 30988da9c507SPyun YongHyeon &hsp->rx_alignment_errors, "Alignment errors"); 30998da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "rnr_errors", 31008da9c507SPyun YongHyeon &hsp->rx_rnr_errors, "RNR errors"); 31018da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "overrun_errors", 31028da9c507SPyun YongHyeon &hsp->rx_overrun_errors, "Overrun errors"); 31038da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "cdt_errors", 31048da9c507SPyun YongHyeon &hsp->rx_cdt_errors, "Collision detect errors"); 31058da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "shortframes", 31068da9c507SPyun YongHyeon &hsp->rx_shortframes, "Short frame errors"); 31078da9c507SPyun YongHyeon if (sc->revision >= FXP_REV_82558_A4) { 31088da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "pause", 31098da9c507SPyun YongHyeon &hsp->rx_pause, "Pause frames"); 31108da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "controls", 31118da9c507SPyun YongHyeon &hsp->rx_controls, "Unsupported control frames"); 31128da9c507SPyun YongHyeon } 31138da9c507SPyun YongHyeon if (sc->revision >= FXP_REV_82559_A0) 31148da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "tco", 31158da9c507SPyun YongHyeon &hsp->rx_tco, "TCO frames"); 31168da9c507SPyun YongHyeon 31178da9c507SPyun YongHyeon /* Tx MAC statistics. */ 31188da9c507SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD, 31198da9c507SPyun YongHyeon NULL, "Tx MAC statistics"); 31208da9c507SPyun YongHyeon child = SYSCTL_CHILDREN(tree); 31218da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "good_frames", 31228da9c507SPyun YongHyeon &hsp->tx_good, "Good frames"); 31238da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "maxcols", 31248da9c507SPyun YongHyeon &hsp->tx_maxcols, "Maximum collisions errors"); 31258da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "latecols", 31268da9c507SPyun YongHyeon &hsp->tx_latecols, "Late collisions errors"); 31278da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "underruns", 31288da9c507SPyun YongHyeon &hsp->tx_underruns, "Underrun errors"); 31298da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "lostcrs", 31308da9c507SPyun YongHyeon &hsp->tx_lostcrs, "Lost carrier sense"); 31318da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "deffered", 31328da9c507SPyun YongHyeon &hsp->tx_deffered, "Deferred"); 31338da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "single_collisions", 31348da9c507SPyun YongHyeon &hsp->tx_single_collisions, "Single collisions"); 31358da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "multiple_collisions", 31368da9c507SPyun YongHyeon &hsp->tx_multiple_collisions, "Multiple collisions"); 31378da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "total_collisions", 31388da9c507SPyun YongHyeon &hsp->tx_total_collisions, "Total collisions"); 31398da9c507SPyun YongHyeon if (sc->revision >= FXP_REV_82558_A4) 31408da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "pause", 31418da9c507SPyun YongHyeon &hsp->tx_pause, "Pause frames"); 31428da9c507SPyun YongHyeon if (sc->revision >= FXP_REV_82559_A0) 31438da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "tco", 31448da9c507SPyun YongHyeon &hsp->tx_tco, "TCO frames"); 31458da9c507SPyun YongHyeon } 31468da9c507SPyun YongHyeon 31478da9c507SPyun YongHyeon #undef FXP_SYSCTL_STAT_ADD 31488da9c507SPyun YongHyeon 314972a32a26SJonathan Lemon static int 315072a32a26SJonathan Lemon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high) 315172a32a26SJonathan Lemon { 315272a32a26SJonathan Lemon int error, value; 315372a32a26SJonathan Lemon 315472a32a26SJonathan Lemon value = *(int *)arg1; 315572a32a26SJonathan Lemon error = sysctl_handle_int(oidp, &value, 0, req); 315672a32a26SJonathan Lemon if (error || !req->newptr) 315772a32a26SJonathan Lemon return (error); 315872a32a26SJonathan Lemon if (value < low || value > high) 315972a32a26SJonathan Lemon return (EINVAL); 316072a32a26SJonathan Lemon *(int *)arg1 = value; 316172a32a26SJonathan Lemon return (0); 316272a32a26SJonathan Lemon } 316372a32a26SJonathan Lemon 316472a32a26SJonathan Lemon /* 316572a32a26SJonathan Lemon * Interrupt delay is expressed in microseconds, a multiplier is used 316672a32a26SJonathan Lemon * to convert this to the appropriate clock ticks before using. 316772a32a26SJonathan Lemon */ 316872a32a26SJonathan Lemon static int 316972a32a26SJonathan Lemon sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS) 317072a32a26SJonathan Lemon { 317172a32a26SJonathan Lemon return (sysctl_int_range(oidp, arg1, arg2, req, 300, 3000)); 317272a32a26SJonathan Lemon } 317372a32a26SJonathan Lemon 317472a32a26SJonathan Lemon static int 317572a32a26SJonathan Lemon sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS) 317672a32a26SJonathan Lemon { 317772a32a26SJonathan Lemon return (sysctl_int_range(oidp, arg1, arg2, req, 1, 0xffff)); 317872a32a26SJonathan Lemon } 3179