xref: /freebsd/sys/dev/fxp/if_fxp.c (revision 7029da5c36f2d3cf6bb6c81bf551229f416399e8)
1f7788e8eSJonathan Lemon /*-
2718cf2ccSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-NetBSD
3718cf2ccSPedro F. Giffuni  *
4a17c678eSDavid Greenman  * Copyright (c) 1995, David Greenman
53bd07cfdSJonathan Lemon  * Copyright (c) 2001 Jonathan Lemon <jlemon@freebsd.org>
6a17c678eSDavid Greenman  * All rights reserved.
7a17c678eSDavid Greenman  *
8a17c678eSDavid Greenman  * Redistribution and use in source and binary forms, with or without
9a17c678eSDavid Greenman  * modification, are permitted provided that the following conditions
10a17c678eSDavid Greenman  * are met:
11a17c678eSDavid Greenman  * 1. Redistributions of source code must retain the above copyright
12a17c678eSDavid Greenman  *    notice unmodified, this list of conditions, and the following
13a17c678eSDavid Greenman  *    disclaimer.
14a17c678eSDavid Greenman  * 2. Redistributions in binary form must reproduce the above copyright
15a17c678eSDavid Greenman  *    notice, this list of conditions and the following disclaimer in the
16a17c678eSDavid Greenman  *    documentation and/or other materials provided with the distribution.
17a17c678eSDavid Greenman  *
18a17c678eSDavid Greenman  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
19a17c678eSDavid Greenman  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20a17c678eSDavid Greenman  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21a17c678eSDavid Greenman  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
22a17c678eSDavid Greenman  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
23a17c678eSDavid Greenman  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
24a17c678eSDavid Greenman  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25a17c678eSDavid Greenman  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
26a17c678eSDavid Greenman  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27a17c678eSDavid Greenman  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28a17c678eSDavid Greenman  * SUCH DAMAGE.
29a17c678eSDavid Greenman  *
30a17c678eSDavid Greenman  */
31a17c678eSDavid Greenman 
32aad970f1SDavid E. O'Brien #include <sys/cdefs.h>
33aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$");
34aad970f1SDavid E. O'Brien 
35a17c678eSDavid Greenman /*
36ae12cddaSDavid Greenman  * Intel EtherExpress Pro/100B PCI Fast Ethernet driver
37a17c678eSDavid Greenman  */
38a17c678eSDavid Greenman 
39f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
40f0796cd2SGleb Smirnoff #include "opt_device_polling.h"
41f0796cd2SGleb Smirnoff #endif
42f0796cd2SGleb Smirnoff 
43a17c678eSDavid Greenman #include <sys/param.h>
44a17c678eSDavid Greenman #include <sys/systm.h>
458fae3bd4SPyun YongHyeon #include <sys/bus.h>
4683e6547dSMaxime Henrion #include <sys/endian.h>
47a17c678eSDavid Greenman #include <sys/kernel.h>
488fae3bd4SPyun YongHyeon #include <sys/mbuf.h>
496d7e1582SPyun YongHyeon #include <sys/lock.h>
508ec07310SGleb Smirnoff #include <sys/malloc.h>
51fe12f24bSPoul-Henning Kamp #include <sys/module.h>
526d7e1582SPyun YongHyeon #include <sys/mutex.h>
538fae3bd4SPyun YongHyeon #include <sys/rman.h>
544458ac71SBruce Evans #include <sys/socket.h>
558fae3bd4SPyun YongHyeon #include <sys/sockio.h>
5672a32a26SJonathan Lemon #include <sys/sysctl.h>
57a17c678eSDavid Greenman 
588fae3bd4SPyun YongHyeon #include <net/bpf.h>
598fae3bd4SPyun YongHyeon #include <net/ethernet.h>
60a17c678eSDavid Greenman #include <net/if.h>
6176039bc8SGleb Smirnoff #include <net/if_var.h>
628fae3bd4SPyun YongHyeon #include <net/if_arp.h>
63397f9dfeSDavid Greenman #include <net/if_dl.h>
64ba8c6fd5SDavid Greenman #include <net/if_media.h>
65e8c8b728SJonathan Lemon #include <net/if_types.h>
66e8c8b728SJonathan Lemon #include <net/if_vlan_var.h>
67e8c8b728SJonathan Lemon 
68c8bca6dcSBill Paul #include <netinet/in.h>
69c8bca6dcSBill Paul #include <netinet/in_systm.h>
70c8bca6dcSBill Paul #include <netinet/ip.h>
71f13075afSPyun YongHyeon #include <netinet/tcp.h>
72f13075afSPyun YongHyeon #include <netinet/udp.h>
73f13075afSPyun YongHyeon 
74f13075afSPyun YongHyeon #include <machine/bus.h>
75c8bca6dcSBill Paul #include <machine/in_cksum.h>
76f13075afSPyun YongHyeon #include <machine/resource.h>
77c8bca6dcSBill Paul 
784fbd232cSWarner Losh #include <dev/pci/pcivar.h>
794fbd232cSWarner Losh #include <dev/pci/pcireg.h>		/* for PCIM_CMD_xxx */
80a17c678eSDavid Greenman 
81f7788e8eSJonathan Lemon #include <dev/mii/mii.h>
82f7788e8eSJonathan Lemon #include <dev/mii/miivar.h>
83f7788e8eSJonathan Lemon 
84f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpreg.h>
85f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpvar.h>
8672a32a26SJonathan Lemon #include <dev/fxp/rcvbundl.h>
87f7788e8eSJonathan Lemon 
88f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, pci, 1, 1, 1);
89f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, ether, 1, 1, 1);
90f7788e8eSJonathan Lemon MODULE_DEPEND(fxp, miibus, 1, 1, 1);
91f7788e8eSJonathan Lemon #include "miibus_if.h"
924fc1dda9SAndrew Gallatin 
93ba8c6fd5SDavid Greenman /*
94658c8398SMarius Strobl  * NOTE!  On !x86 we typically have an alignment constraint.  The
95ba8c6fd5SDavid Greenman  * card DMAs the packet immediately following the RFA.  However,
96ba8c6fd5SDavid Greenman  * the first thing in the packet is a 14-byte Ethernet header.
97ba8c6fd5SDavid Greenman  * This means that the packet is misaligned.  To compensate,
98ba8c6fd5SDavid Greenman  * we actually offset the RFA 2 bytes into the cluster.  This
99ba8c6fd5SDavid Greenman  * alignes the packet after the Ethernet header at a 32-bit
100ba8c6fd5SDavid Greenman  * boundary.  HOWEVER!  This means that the RFA is misaligned!
101ba8c6fd5SDavid Greenman  */
102ba8c6fd5SDavid Greenman #define	RFA_ALIGNMENT_FUDGE	2
103ba8c6fd5SDavid Greenman 
104ba8c6fd5SDavid Greenman /*
105f7788e8eSJonathan Lemon  * Set initial transmit threshold at 64 (512 bytes). This is
106f7788e8eSJonathan Lemon  * increased by 64 (512 bytes) at a time, to maximum of 192
107f7788e8eSJonathan Lemon  * (1536 bytes), if an underrun occurs.
108f7788e8eSJonathan Lemon  */
109f7788e8eSJonathan Lemon static int tx_threshold = 64;
110f7788e8eSJonathan Lemon 
111f7788e8eSJonathan Lemon /*
112f7788e8eSJonathan Lemon  * The configuration byte map has several undefined fields which
11372517829SPyun YongHyeon  * must be one or must be zero.  Set up a template for these bits.
114e0fe5c6dSMarius Strobl  * The actual configuration is performed in fxp_init_body.
115f7788e8eSJonathan Lemon  *
116f7788e8eSJonathan Lemon  * See struct fxp_cb_config for the bit definitions.
117f7788e8eSJonathan Lemon  */
11829658c96SDimitry Andric static const u_char fxp_cb_config_template[] = {
119f7788e8eSJonathan Lemon 	0x0, 0x0,		/* cb_status */
120f7788e8eSJonathan Lemon 	0x0, 0x0,		/* cb_command */
121f7788e8eSJonathan Lemon 	0x0, 0x0, 0x0, 0x0,	/* link_addr */
122f7788e8eSJonathan Lemon 	0x0,	/*  0 */
123f7788e8eSJonathan Lemon 	0x0,	/*  1 */
124f7788e8eSJonathan Lemon 	0x0,	/*  2 */
125f7788e8eSJonathan Lemon 	0x0,	/*  3 */
126f7788e8eSJonathan Lemon 	0x0,	/*  4 */
127f7788e8eSJonathan Lemon 	0x0,	/*  5 */
128f7788e8eSJonathan Lemon 	0x32,	/*  6 */
129f7788e8eSJonathan Lemon 	0x0,	/*  7 */
130f7788e8eSJonathan Lemon 	0x0,	/*  8 */
131f7788e8eSJonathan Lemon 	0x0,	/*  9 */
132f7788e8eSJonathan Lemon 	0x6,	/* 10 */
133f7788e8eSJonathan Lemon 	0x0,	/* 11 */
134f7788e8eSJonathan Lemon 	0x0,	/* 12 */
135f7788e8eSJonathan Lemon 	0x0,	/* 13 */
136f7788e8eSJonathan Lemon 	0xf2,	/* 14 */
137f7788e8eSJonathan Lemon 	0x48,	/* 15 */
138f7788e8eSJonathan Lemon 	0x0,	/* 16 */
139f7788e8eSJonathan Lemon 	0x40,	/* 17 */
140f7788e8eSJonathan Lemon 	0xf0,	/* 18 */
141f7788e8eSJonathan Lemon 	0x0,	/* 19 */
142f7788e8eSJonathan Lemon 	0x3f,	/* 20 */
14372517829SPyun YongHyeon 	0x5,	/* 21 */
14472517829SPyun YongHyeon 	0x0,	/* 22 */
14572517829SPyun YongHyeon 	0x0,	/* 23 */
14672517829SPyun YongHyeon 	0x0,	/* 24 */
14772517829SPyun YongHyeon 	0x0,	/* 25 */
14872517829SPyun YongHyeon 	0x0,	/* 26 */
14972517829SPyun YongHyeon 	0x0,	/* 27 */
15072517829SPyun YongHyeon 	0x0,	/* 28 */
15172517829SPyun YongHyeon 	0x0,	/* 29 */
15272517829SPyun YongHyeon 	0x0,	/* 30 */
15372517829SPyun YongHyeon 	0x0	/* 31 */
154f7788e8eSJonathan Lemon };
155f7788e8eSJonathan Lemon 
156f7788e8eSJonathan Lemon /*
157f7788e8eSJonathan Lemon  * Claim various Intel PCI device identifiers for this driver.  The
158f7788e8eSJonathan Lemon  * sub-vendor and sub-device field are extensively used to identify
159f7788e8eSJonathan Lemon  * particular variants, but we don't currently differentiate between
160f7788e8eSJonathan Lemon  * them.
161f7788e8eSJonathan Lemon  */
16229658c96SDimitry Andric static const struct fxp_ident fxp_ident_table[] = {
163aa6b24dcSWarner Losh     { 0x8086, 0x1029,	-1,	0, "Intel 82559 PCI/CardBus Pro/100" },
164aa6b24dcSWarner Losh     { 0x8086, 0x1030,	-1,	0, "Intel 82559 Pro/100 Ethernet" },
165aa6b24dcSWarner Losh     { 0x8086, 0x1031,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" },
166aa6b24dcSWarner Losh     { 0x8086, 0x1032,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" },
167aa6b24dcSWarner Losh     { 0x8086, 0x1033,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
168aa6b24dcSWarner Losh     { 0x8086, 0x1034,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
169aa6b24dcSWarner Losh     { 0x8086, 0x1035,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" },
170aa6b24dcSWarner Losh     { 0x8086, 0x1036,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" },
171aa6b24dcSWarner Losh     { 0x8086, 0x1037,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" },
172aa6b24dcSWarner Losh     { 0x8086, 0x1038,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
173aa6b24dcSWarner Losh     { 0x8086, 0x1039,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" },
174aa6b24dcSWarner Losh     { 0x8086, 0x103A,	-1,	4, "Intel 82801DB (ICH4) Pro/100 Ethernet" },
175aa6b24dcSWarner Losh     { 0x8086, 0x103B,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" },
176aa6b24dcSWarner Losh     { 0x8086, 0x103C,	-1,	4, "Intel 82801DB (ICH4) Pro/100 Ethernet" },
177aa6b24dcSWarner Losh     { 0x8086, 0x103D,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" },
178aa6b24dcSWarner Losh     { 0x8086, 0x103E,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" },
179aa6b24dcSWarner Losh     { 0x8086, 0x1050,	-1,	5, "Intel 82801BA (D865) Pro/100 VE Ethernet" },
180aa6b24dcSWarner Losh     { 0x8086, 0x1051,	-1,	5, "Intel 82562ET (ICH5/ICH5R) Pro/100 VE Ethernet" },
181aa6b24dcSWarner Losh     { 0x8086, 0x1059,	-1,	0, "Intel 82551QM Pro/100 M Mobile Connection" },
182aa6b24dcSWarner Losh     { 0x8086, 0x1064,	-1,	6, "Intel 82562EZ (ICH6)" },
183aa6b24dcSWarner Losh     { 0x8086, 0x1065,	-1,	6, "Intel 82562ET/EZ/GT/GZ PRO/100 VE Ethernet" },
184aa6b24dcSWarner Losh     { 0x8086, 0x1068,	-1,	6, "Intel 82801FBM (ICH6-M) Pro/100 VE Ethernet" },
185aa6b24dcSWarner Losh     { 0x8086, 0x1069,	-1,	6, "Intel 82562EM/EX/GX Pro/100 Ethernet" },
186aa6b24dcSWarner Losh     { 0x8086, 0x1091,	-1,	7, "Intel 82562GX Pro/100 Ethernet" },
187aa6b24dcSWarner Losh     { 0x8086, 0x1092,	-1,	7, "Intel Pro/100 VE Network Connection" },
188aa6b24dcSWarner Losh     { 0x8086, 0x1093,	-1,	7, "Intel Pro/100 VM Network Connection" },
189aa6b24dcSWarner Losh     { 0x8086, 0x1094,	-1,	7, "Intel Pro/100 946GZ (ICH7) Network Connection" },
190aa6b24dcSWarner Losh     { 0x8086, 0x1209,	-1,	0, "Intel 82559ER Embedded 10/100 Ethernet" },
191aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x01,	0, "Intel 82557 Pro/100 Ethernet" },
192aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x02,	0, "Intel 82557 Pro/100 Ethernet" },
193aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x03,	0, "Intel 82557 Pro/100 Ethernet" },
194aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x04,	0, "Intel 82558 Pro/100 Ethernet" },
195aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x05,	0, "Intel 82558 Pro/100 Ethernet" },
196aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x06,	0, "Intel 82559 Pro/100 Ethernet" },
197aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x07,	0, "Intel 82559 Pro/100 Ethernet" },
198aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x08,	0, "Intel 82559 Pro/100 Ethernet" },
199aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x09,	0, "Intel 82559ER Pro/100 Ethernet" },
200aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x0c,	0, "Intel 82550 Pro/100 Ethernet" },
201aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x0d,	0, "Intel 82550C Pro/100 Ethernet" },
202aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x0e,	0, "Intel 82550 Pro/100 Ethernet" },
203aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x0f,	0, "Intel 82551 Pro/100 Ethernet" },
204aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x10,	0, "Intel 82551 Pro/100 Ethernet" },
205aa6b24dcSWarner Losh     { 0x8086, 0x1229,	-1,	0, "Intel 82557/8/9 Pro/100 Ethernet" },
206aa6b24dcSWarner Losh     { 0x8086, 0x2449,	-1,	2, "Intel 82801BA/CAM (ICH2/3) Pro/100 Ethernet" },
207aa6b24dcSWarner Losh     { 0x8086, 0x27dc,	-1,	7, "Intel 82801GB (ICH7) 10/100 Ethernet" },
208aa6b24dcSWarner Losh     { 0,      0,	-1,	0, NULL },
209f7788e8eSJonathan Lemon };
210f7788e8eSJonathan Lemon 
211c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR
212c8bca6dcSBill Paul #define FXP_CSUM_FEATURES    (CSUM_IP | CSUM_TCP | CSUM_UDP)
213c8bca6dcSBill Paul #else
214c8bca6dcSBill Paul #define FXP_CSUM_FEATURES    (CSUM_TCP | CSUM_UDP)
215c8bca6dcSBill Paul #endif
216c8bca6dcSBill Paul 
217f7788e8eSJonathan Lemon static int		fxp_probe(device_t dev);
218f7788e8eSJonathan Lemon static int		fxp_attach(device_t dev);
219f7788e8eSJonathan Lemon static int		fxp_detach(device_t dev);
220f7788e8eSJonathan Lemon static int		fxp_shutdown(device_t dev);
221f7788e8eSJonathan Lemon static int		fxp_suspend(device_t dev);
222f7788e8eSJonathan Lemon static int		fxp_resume(device_t dev);
223f7788e8eSJonathan Lemon 
224e0fe5c6dSMarius Strobl static const struct fxp_ident *fxp_find_ident(device_t dev);
225f7788e8eSJonathan Lemon static void		fxp_intr(void *xsc);
22641eb5ac3SMarcel Moolenaar static void		fxp_rxcsum(struct fxp_softc *sc, if_t ifp,
227f13075afSPyun YongHyeon 			    struct mbuf *m, uint16_t status, int pos);
22841eb5ac3SMarcel Moolenaar static int		fxp_intr_body(struct fxp_softc *sc, if_t ifp,
22974d1ed23SMaxime Henrion 			    uint8_t statack, int count);
230f7788e8eSJonathan Lemon static void 		fxp_init(void *xsc);
2311845b5c3SMarius Strobl static void 		fxp_init_body(struct fxp_softc *sc, int);
232f7788e8eSJonathan Lemon static void 		fxp_tick(void *xsc);
23341eb5ac3SMarcel Moolenaar static void 		fxp_start(if_t ifp);
23441eb5ac3SMarcel Moolenaar static void 		fxp_start_body(if_t ifp);
2354e53f837SPyun YongHyeon static int		fxp_encap(struct fxp_softc *sc, struct mbuf **m_head);
2364e53f837SPyun YongHyeon static void		fxp_txeof(struct fxp_softc *sc);
237f7788e8eSJonathan Lemon static void		fxp_stop(struct fxp_softc *sc);
238f7788e8eSJonathan Lemon static void 		fxp_release(struct fxp_softc *sc);
23941eb5ac3SMarcel Moolenaar static int		fxp_ioctl(if_t ifp, u_long command,
240f7788e8eSJonathan Lemon 			    caddr_t data);
241df79d527SGleb Smirnoff static void 		fxp_watchdog(struct fxp_softc *sc);
24285050421SPyun YongHyeon static void		fxp_add_rfabuf(struct fxp_softc *sc,
24385050421SPyun YongHyeon 			    struct fxp_rx *rxp);
24485050421SPyun YongHyeon static void		fxp_discard_rfabuf(struct fxp_softc *sc,
24585050421SPyun YongHyeon 			    struct fxp_rx *rxp);
24685050421SPyun YongHyeon static int		fxp_new_rfabuf(struct fxp_softc *sc,
24785050421SPyun YongHyeon 			    struct fxp_rx *rxp);
2481d15d9f0SGleb Smirnoff static void		fxp_mc_addrs(struct fxp_softc *sc);
249f7788e8eSJonathan Lemon static void		fxp_mc_setup(struct fxp_softc *sc);
25074d1ed23SMaxime Henrion static uint16_t		fxp_eeprom_getword(struct fxp_softc *sc, int offset,
251f7788e8eSJonathan Lemon 			    int autosize);
25200c4116bSJonathan Lemon static void 		fxp_eeprom_putword(struct fxp_softc *sc, int offset,
25374d1ed23SMaxime Henrion 			    uint16_t data);
254f7788e8eSJonathan Lemon static void		fxp_autosize_eeprom(struct fxp_softc *sc);
2558262183eSPyun YongHyeon static void		fxp_load_eeprom(struct fxp_softc *sc);
256f7788e8eSJonathan Lemon static void		fxp_read_eeprom(struct fxp_softc *sc, u_short *data,
257f7788e8eSJonathan Lemon 			    int offset, int words);
25800c4116bSJonathan Lemon static void		fxp_write_eeprom(struct fxp_softc *sc, u_short *data,
25900c4116bSJonathan Lemon 			    int offset, int words);
26041eb5ac3SMarcel Moolenaar static int		fxp_ifmedia_upd(if_t ifp);
26141eb5ac3SMarcel Moolenaar static void		fxp_ifmedia_sts(if_t ifp,
262f7788e8eSJonathan Lemon 			    struct ifmediareq *ifmr);
26341eb5ac3SMarcel Moolenaar static int		fxp_serial_ifmedia_upd(if_t ifp);
26441eb5ac3SMarcel Moolenaar static void		fxp_serial_ifmedia_sts(if_t ifp,
265f7788e8eSJonathan Lemon 			    struct ifmediareq *ifmr);
266f1928b0cSKevin Lo static int		fxp_miibus_readreg(device_t dev, int phy, int reg);
26716ec4b00SWarner Losh static int		fxp_miibus_writereg(device_t dev, int phy, int reg,
268f7788e8eSJonathan Lemon 			    int value);
2691845b5c3SMarius Strobl static void		fxp_miibus_statchg(device_t dev);
27072a32a26SJonathan Lemon static void		fxp_load_ucode(struct fxp_softc *sc);
2718da9c507SPyun YongHyeon static void		fxp_update_stats(struct fxp_softc *sc);
2728da9c507SPyun YongHyeon static void		fxp_sysctl_node(struct fxp_softc *sc);
27372a32a26SJonathan Lemon static int		sysctl_int_range(SYSCTL_HANDLER_ARGS,
27472a32a26SJonathan Lemon 			    int low, int high);
27572a32a26SJonathan Lemon static int		sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS);
27672a32a26SJonathan Lemon static int		sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS);
27728935f27SMaxime Henrion static void 		fxp_scb_wait(struct fxp_softc *sc);
27828935f27SMaxime Henrion static void		fxp_scb_cmd(struct fxp_softc *sc, int cmd);
27928935f27SMaxime Henrion static void		fxp_dma_wait(struct fxp_softc *sc,
28074d1ed23SMaxime Henrion 			    volatile uint16_t *status, bus_dma_tag_t dmat,
281209b07bcSMaxime Henrion 			    bus_dmamap_t map);
282f7788e8eSJonathan Lemon 
283f7788e8eSJonathan Lemon static device_method_t fxp_methods[] = {
284f7788e8eSJonathan Lemon 	/* Device interface */
285f7788e8eSJonathan Lemon 	DEVMETHOD(device_probe,		fxp_probe),
286f7788e8eSJonathan Lemon 	DEVMETHOD(device_attach,	fxp_attach),
287f7788e8eSJonathan Lemon 	DEVMETHOD(device_detach,	fxp_detach),
288f7788e8eSJonathan Lemon 	DEVMETHOD(device_shutdown,	fxp_shutdown),
289f7788e8eSJonathan Lemon 	DEVMETHOD(device_suspend,	fxp_suspend),
290f7788e8eSJonathan Lemon 	DEVMETHOD(device_resume,	fxp_resume),
291f7788e8eSJonathan Lemon 
292f7788e8eSJonathan Lemon 	/* MII interface */
293f7788e8eSJonathan Lemon 	DEVMETHOD(miibus_readreg,	fxp_miibus_readreg),
294f7788e8eSJonathan Lemon 	DEVMETHOD(miibus_writereg,	fxp_miibus_writereg),
2951845b5c3SMarius Strobl 	DEVMETHOD(miibus_statchg,	fxp_miibus_statchg),
296f7788e8eSJonathan Lemon 
297e4029d4cSMarius Strobl 	DEVMETHOD_END
298f7788e8eSJonathan Lemon };
299f7788e8eSJonathan Lemon 
300f7788e8eSJonathan Lemon static driver_t fxp_driver = {
301f7788e8eSJonathan Lemon 	"fxp",
302f7788e8eSJonathan Lemon 	fxp_methods,
303f7788e8eSJonathan Lemon 	sizeof(struct fxp_softc),
304f7788e8eSJonathan Lemon };
305f7788e8eSJonathan Lemon 
306f7788e8eSJonathan Lemon static devclass_t fxp_devclass;
307f7788e8eSJonathan Lemon 
308e4029d4cSMarius Strobl DRIVER_MODULE_ORDERED(fxp, pci, fxp_driver, fxp_devclass, NULL, NULL,
309e4029d4cSMarius Strobl     SI_ORDER_ANY);
31020dd1e71SWarner Losh MODULE_PNP_INFO("U16:vendor;U16:device", pci, fxp, fxp_ident_table,
311329e817fSWarner Losh     nitems(fxp_ident_table) - 1);
312e4029d4cSMarius Strobl DRIVER_MODULE(miibus, fxp, miibus_driver, miibus_devclass, NULL, NULL);
313f7788e8eSJonathan Lemon 
31405bd8c22SMaxime Henrion static struct resource_spec fxp_res_spec_mem[] = {
31505bd8c22SMaxime Henrion 	{ SYS_RES_MEMORY,	FXP_PCI_MMBA,	RF_ACTIVE },
31605bd8c22SMaxime Henrion 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
31705bd8c22SMaxime Henrion 	{ -1, 0 }
31805bd8c22SMaxime Henrion };
31905bd8c22SMaxime Henrion 
32005bd8c22SMaxime Henrion static struct resource_spec fxp_res_spec_io[] = {
32105bd8c22SMaxime Henrion 	{ SYS_RES_IOPORT,	FXP_PCI_IOBA,	RF_ACTIVE },
32205bd8c22SMaxime Henrion 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
32305bd8c22SMaxime Henrion 	{ -1, 0 }
32405bd8c22SMaxime Henrion };
32505bd8c22SMaxime Henrion 
326f7788e8eSJonathan Lemon /*
327dfe61cf1SDavid Greenman  * Wait for the previous command to be accepted (but not necessarily
328dfe61cf1SDavid Greenman  * completed).
329dfe61cf1SDavid Greenman  */
33028935f27SMaxime Henrion static void
331f7788e8eSJonathan Lemon fxp_scb_wait(struct fxp_softc *sc)
332a17c678eSDavid Greenman {
3333cf09dd1SMarcel Moolenaar 	union {
3343cf09dd1SMarcel Moolenaar 		uint16_t w;
3353cf09dd1SMarcel Moolenaar 		uint8_t b[2];
3363cf09dd1SMarcel Moolenaar 	} flowctl;
337a17c678eSDavid Greenman 	int i = 10000;
338a17c678eSDavid Greenman 
3397dced78aSDavid Greenman 	while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i)
3407dced78aSDavid Greenman 		DELAY(2);
3413cf09dd1SMarcel Moolenaar 	if (i == 0) {
3421845b5c3SMarius Strobl 		flowctl.b[0] = CSR_READ_1(sc, FXP_CSR_FC_THRESH);
3431845b5c3SMarius Strobl 		flowctl.b[1] = CSR_READ_1(sc, FXP_CSR_FC_STATUS);
34400c4116bSJonathan Lemon 		device_printf(sc->dev, "SCB timeout: 0x%x 0x%x 0x%x 0x%x\n",
345e8c8b728SJonathan Lemon 		    CSR_READ_1(sc, FXP_CSR_SCB_COMMAND),
346e8c8b728SJonathan Lemon 		    CSR_READ_1(sc, FXP_CSR_SCB_STATACK),
3473cf09dd1SMarcel Moolenaar 		    CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS), flowctl.w);
3483cf09dd1SMarcel Moolenaar 	}
3497dced78aSDavid Greenman }
3507dced78aSDavid Greenman 
35128935f27SMaxime Henrion static void
3522e2b8238SJonathan Lemon fxp_scb_cmd(struct fxp_softc *sc, int cmd)
3532e2b8238SJonathan Lemon {
3542e2b8238SJonathan Lemon 
3552e2b8238SJonathan Lemon 	if (cmd == FXP_SCB_COMMAND_CU_RESUME && sc->cu_resume_bug) {
3562e2b8238SJonathan Lemon 		CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_CB_COMMAND_NOP);
3572e2b8238SJonathan Lemon 		fxp_scb_wait(sc);
3582e2b8238SJonathan Lemon 	}
3592e2b8238SJonathan Lemon 	CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd);
3602e2b8238SJonathan Lemon }
3612e2b8238SJonathan Lemon 
36228935f27SMaxime Henrion static void
36374d1ed23SMaxime Henrion fxp_dma_wait(struct fxp_softc *sc, volatile uint16_t *status,
364209b07bcSMaxime Henrion     bus_dma_tag_t dmat, bus_dmamap_t map)
3657dced78aSDavid Greenman {
3665986d0d2SPyun YongHyeon 	int i;
3677dced78aSDavid Greenman 
3685986d0d2SPyun YongHyeon 	for (i = 10000; i > 0; i--) {
3697dced78aSDavid Greenman 		DELAY(2);
3705986d0d2SPyun YongHyeon 		bus_dmamap_sync(dmat, map,
3715986d0d2SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
3725986d0d2SPyun YongHyeon 		if ((le16toh(*status) & FXP_CB_STATUS_C) != 0)
3735986d0d2SPyun YongHyeon 			break;
374209b07bcSMaxime Henrion 	}
3757dced78aSDavid Greenman 	if (i == 0)
376f7788e8eSJonathan Lemon 		device_printf(sc->dev, "DMA timeout\n");
377a17c678eSDavid Greenman }
378a17c678eSDavid Greenman 
379e0fe5c6dSMarius Strobl static const struct fxp_ident *
380b96ad4b2SPyun YongHyeon fxp_find_ident(device_t dev)
381a17c678eSDavid Greenman {
382aa6b24dcSWarner Losh 	uint16_t vendor;
383aa6b24dcSWarner Losh 	uint16_t device;
38474d1ed23SMaxime Henrion 	uint8_t revid;
385e0fe5c6dSMarius Strobl 	const struct fxp_ident *ident;
386f7788e8eSJonathan Lemon 
387aa6b24dcSWarner Losh 	vendor = pci_get_vendor(dev);
388aa6b24dcSWarner Losh 	device = pci_get_device(dev);
389f19fc5d8SJohn Polstra 	revid = pci_get_revid(dev);
390f7788e8eSJonathan Lemon 	for (ident = fxp_ident_table; ident->name != NULL; ident++) {
391aa6b24dcSWarner Losh 		if (ident->vendor == vendor && ident->device == device &&
392f19fc5d8SJohn Polstra 		    (ident->revid == revid || ident->revid == -1)) {
393b96ad4b2SPyun YongHyeon 			return (ident);
394b96ad4b2SPyun YongHyeon 		}
395b96ad4b2SPyun YongHyeon 	}
396b96ad4b2SPyun YongHyeon 	return (NULL);
397b96ad4b2SPyun YongHyeon }
398b96ad4b2SPyun YongHyeon 
399b96ad4b2SPyun YongHyeon /*
400b96ad4b2SPyun YongHyeon  * Return identification string if this device is ours.
401b96ad4b2SPyun YongHyeon  */
402b96ad4b2SPyun YongHyeon static int
403b96ad4b2SPyun YongHyeon fxp_probe(device_t dev)
404b96ad4b2SPyun YongHyeon {
405e0fe5c6dSMarius Strobl 	const struct fxp_ident *ident;
406b96ad4b2SPyun YongHyeon 
407b96ad4b2SPyun YongHyeon 	ident = fxp_find_ident(dev);
408b96ad4b2SPyun YongHyeon 	if (ident != NULL) {
409f7788e8eSJonathan Lemon 		device_set_desc(dev, ident->name);
410538565c4SWarner Losh 		return (BUS_PROBE_DEFAULT);
41155ce7b51SDavid Greenman 	}
412f7788e8eSJonathan Lemon 	return (ENXIO);
4136182fdbdSPeter Wemm }
4146182fdbdSPeter Wemm 
415b2badf02SMaxime Henrion static void
416b2badf02SMaxime Henrion fxp_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
417b2badf02SMaxime Henrion {
41874d1ed23SMaxime Henrion 	uint32_t *addr;
419b2badf02SMaxime Henrion 
420b2badf02SMaxime Henrion 	if (error)
421b2badf02SMaxime Henrion 		return;
422b2badf02SMaxime Henrion 
423b2badf02SMaxime Henrion 	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
424b2badf02SMaxime Henrion 	addr = arg;
425b2badf02SMaxime Henrion 	*addr = segs->ds_addr;
426b2badf02SMaxime Henrion }
427b2badf02SMaxime Henrion 
4286182fdbdSPeter Wemm static int
4296182fdbdSPeter Wemm fxp_attach(device_t dev)
430a17c678eSDavid Greenman {
4316720ebccSMaxime Henrion 	struct fxp_softc *sc;
4326720ebccSMaxime Henrion 	struct fxp_cb_tx *tcbp;
4336720ebccSMaxime Henrion 	struct fxp_tx *txp;
434b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
43541eb5ac3SMarcel Moolenaar 	if_t ifp;
43674d1ed23SMaxime Henrion 	uint32_t val;
4378262183eSPyun YongHyeon 	uint16_t data;
438fc74a9f9SBrooks Davis 	u_char eaddr[ETHER_ADDR_LEN];
4391845b5c3SMarius Strobl 	int error, flags, i, pmc, prefer_iomap;
440a17c678eSDavid Greenman 
4416720ebccSMaxime Henrion 	error = 0;
4426720ebccSMaxime Henrion 	sc = device_get_softc(dev);
443f7788e8eSJonathan Lemon 	sc->dev = dev;
4446008862bSJohn Baldwin 	mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
4454953bccaSNate Lawson 	    MTX_DEF);
4463212724cSJohn Baldwin 	callout_init_mtx(&sc->stat_ch, &sc->sc_mtx, 0);
44709a8241fSGleb Smirnoff 	ifmedia_init(&sc->sc_media, 0, fxp_serial_ifmedia_upd,
4484953bccaSNate Lawson 	    fxp_serial_ifmedia_sts);
449a17c678eSDavid Greenman 
45041eb5ac3SMarcel Moolenaar 	ifp = sc->ifp = if_gethandle(IFT_ETHER);
45141eb5ac3SMarcel Moolenaar 	if (ifp == (void *)NULL) {
4527ba33d82SBrooks Davis 		device_printf(dev, "can not if_alloc()\n");
4537ba33d82SBrooks Davis 		error = ENOSPC;
4547ba33d82SBrooks Davis 		goto fail;
4557ba33d82SBrooks Davis 	}
4567ba33d82SBrooks Davis 
457dfe61cf1SDavid Greenman 	/*
4582bce79a2SMaxim Sobolev 	 * Enable bus mastering.
459df373873SWes Peters 	 */
460cf0d8a1eSMaxim Sobolev 	pci_enable_busmaster(dev);
46179495006SWarner Losh 
462df373873SWes Peters 	/*
4639fa6ccfbSMatt Jacob 	 * Figure out which we should try first - memory mapping or i/o mapping?
4649fa6ccfbSMatt Jacob 	 * We default to memory mapping. Then we accept an override from the
4659fa6ccfbSMatt Jacob 	 * command line. Then we check to see which one is enabled.
466dfe61cf1SDavid Greenman 	 */
4672a05a4ebSMatt Jacob 	prefer_iomap = 0;
46805bd8c22SMaxime Henrion 	resource_int_value(device_get_name(dev), device_get_unit(dev),
46905bd8c22SMaxime Henrion 	    "prefer_iomap", &prefer_iomap);
47005bd8c22SMaxime Henrion 	if (prefer_iomap)
47105bd8c22SMaxime Henrion 		sc->fxp_spec = fxp_res_spec_io;
47205bd8c22SMaxime Henrion 	else
47305bd8c22SMaxime Henrion 		sc->fxp_spec = fxp_res_spec_mem;
4749fa6ccfbSMatt Jacob 
47505bd8c22SMaxime Henrion 	error = bus_alloc_resources(dev, sc->fxp_spec, sc->fxp_res);
47605bd8c22SMaxime Henrion 	if (error) {
47705bd8c22SMaxime Henrion 		if (sc->fxp_spec == fxp_res_spec_mem)
47805bd8c22SMaxime Henrion 			sc->fxp_spec = fxp_res_spec_io;
47905bd8c22SMaxime Henrion 		else
48005bd8c22SMaxime Henrion 			sc->fxp_spec = fxp_res_spec_mem;
48105bd8c22SMaxime Henrion 		error = bus_alloc_resources(dev, sc->fxp_spec, sc->fxp_res);
4829fa6ccfbSMatt Jacob 	}
48305bd8c22SMaxime Henrion 	if (error) {
48405bd8c22SMaxime Henrion 		device_printf(dev, "could not allocate resources\n");
4856182fdbdSPeter Wemm 		error = ENXIO;
486a17c678eSDavid Greenman 		goto fail;
487a17c678eSDavid Greenman 	}
48805bd8c22SMaxime Henrion 
4899fa6ccfbSMatt Jacob 	if (bootverbose) {
4909fa6ccfbSMatt Jacob 		device_printf(dev, "using %s space register mapping\n",
49105bd8c22SMaxime Henrion 		   sc->fxp_spec == fxp_res_spec_mem ? "memory" : "I/O");
4926182fdbdSPeter Wemm 	}
4936182fdbdSPeter Wemm 
494f7788e8eSJonathan Lemon 	/*
495a996f023SPyun YongHyeon 	 * Put CU/RU idle state and prepare full reset.
496f7788e8eSJonathan Lemon 	 */
497f7788e8eSJonathan Lemon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
498f7788e8eSJonathan Lemon 	DELAY(10);
499a996f023SPyun YongHyeon 	/* Full reset and disable interrupts. */
500a996f023SPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET);
501a996f023SPyun YongHyeon 	DELAY(10);
502a996f023SPyun YongHyeon 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
503f7788e8eSJonathan Lemon 
504f7788e8eSJonathan Lemon 	/*
505f7788e8eSJonathan Lemon 	 * Find out how large of an SEEPROM we have.
506f7788e8eSJonathan Lemon 	 */
507f7788e8eSJonathan Lemon 	fxp_autosize_eeprom(sc);
5088262183eSPyun YongHyeon 	fxp_load_eeprom(sc);
509f7788e8eSJonathan Lemon 
510f7788e8eSJonathan Lemon 	/*
51193b6e2e6SMaxime Henrion 	 * Find out the chip revision; lump all 82557 revs together.
51293b6e2e6SMaxime Henrion 	 */
513b96ad4b2SPyun YongHyeon 	sc->ident = fxp_find_ident(dev);
514b96ad4b2SPyun YongHyeon 	if (sc->ident->ich > 0) {
515b96ad4b2SPyun YongHyeon 		/* Assume ICH controllers are 82559. */
516b96ad4b2SPyun YongHyeon 		sc->revision = FXP_REV_82559_A0;
517b96ad4b2SPyun YongHyeon 	} else {
5188262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_CNTR];
51993b6e2e6SMaxime Henrion 		if ((data >> 8) == 1)
52093b6e2e6SMaxime Henrion 			sc->revision = FXP_REV_82557;
52193b6e2e6SMaxime Henrion 		else
52293b6e2e6SMaxime Henrion 			sc->revision = pci_get_revid(dev);
523b96ad4b2SPyun YongHyeon 	}
52493b6e2e6SMaxime Henrion 
52593b6e2e6SMaxime Henrion 	/*
5267137cea0SPyun YongHyeon 	 * Check availability of WOL. 82559ER does not support WOL.
5277137cea0SPyun YongHyeon 	 */
5287137cea0SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4 &&
5297137cea0SPyun YongHyeon 	    sc->revision != FXP_REV_82559S_A) {
5308262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_ID];
5317137cea0SPyun YongHyeon 		if ((data & 0x20) != 0 &&
5323b0a4aefSJohn Baldwin 		    pci_find_cap(sc->dev, PCIY_PMG, &pmc) == 0)
5337137cea0SPyun YongHyeon 			sc->flags |= FXP_FLAG_WOLCAP;
5347137cea0SPyun YongHyeon 	}
5357137cea0SPyun YongHyeon 
5361343a72fSPyun YongHyeon 	if (sc->revision == FXP_REV_82550_C) {
5371343a72fSPyun YongHyeon 		/*
5381343a72fSPyun YongHyeon 		 * 82550C with server extension requires microcode to
5391343a72fSPyun YongHyeon 		 * receive fragmented UDP datagrams.  However if the
5401343a72fSPyun YongHyeon 		 * microcode is used for client-only featured 82550C
5411343a72fSPyun YongHyeon 		 * it locks up controller.
5421343a72fSPyun YongHyeon 		 */
5438262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_COMPAT];
5441343a72fSPyun YongHyeon 		if ((data & 0x0400) == 0)
5451343a72fSPyun YongHyeon 			sc->flags |= FXP_FLAG_NO_UCODE;
5461343a72fSPyun YongHyeon 	}
5471343a72fSPyun YongHyeon 
54843d8b117SPyun YongHyeon 	/* Receiver lock-up workaround detection. */
5496e854927SPyun YongHyeon 	if (sc->revision < FXP_REV_82558_A4) {
5508262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_COMPAT];
55143d8b117SPyun YongHyeon 		if ((data & 0x03) != 0x03) {
55243d8b117SPyun YongHyeon 			sc->flags |= FXP_FLAG_RXBUG;
55343d8b117SPyun YongHyeon 			device_printf(dev, "Enabling Rx lock-up workaround\n");
55443d8b117SPyun YongHyeon 		}
5556e854927SPyun YongHyeon 	}
55643d8b117SPyun YongHyeon 
5577137cea0SPyun YongHyeon 	/*
5583bd07cfdSJonathan Lemon 	 * Determine whether we must use the 503 serial interface.
559f7788e8eSJonathan Lemon 	 */
5608262183eSPyun YongHyeon 	data = sc->eeprom[FXP_EEPROM_MAP_PRI_PHY];
56193b6e2e6SMaxime Henrion 	if (sc->revision == FXP_REV_82557 && (data & FXP_PHY_DEVICE_MASK) != 0
5624ed53076SMaxime Henrion 	    && (data & FXP_PHY_SERIAL_ONLY))
563dedabebfSJonathan Lemon 		sc->flags |= FXP_FLAG_SERIAL_MEDIA;
564f7788e8eSJonathan Lemon 
5658da9c507SPyun YongHyeon 	fxp_sysctl_node(sc);
56672a32a26SJonathan Lemon 	/*
5672e2b8238SJonathan Lemon 	 * Enable workarounds for certain chip revision deficiencies.
56800c4116bSJonathan Lemon 	 *
56972a32a26SJonathan Lemon 	 * Systems based on the ICH2/ICH2-M chip from Intel, and possibly
57072a32a26SJonathan Lemon 	 * some systems based a normal 82559 design, have a defect where
57172a32a26SJonathan Lemon 	 * the chip can cause a PCI protocol violation if it receives
57200c4116bSJonathan Lemon 	 * a CU_RESUME command when it is entering the IDLE state.  The
57300c4116bSJonathan Lemon 	 * workaround is to disable Dynamic Standby Mode, so the chip never
57400c4116bSJonathan Lemon 	 * deasserts CLKRUN#, and always remains in an active state.
57500c4116bSJonathan Lemon 	 *
57600c4116bSJonathan Lemon 	 * See Intel 82801BA/82801BAM Specification Update, Errata #30.
5772e2b8238SJonathan Lemon 	 */
578b96ad4b2SPyun YongHyeon 	if ((sc->ident->ich >= 2 && sc->ident->ich <= 3) ||
579b96ad4b2SPyun YongHyeon 	    (sc->ident->ich == 0 && sc->revision >= FXP_REV_82559_A0)) {
5808262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_ID];
58100c4116bSJonathan Lemon 		if (data & 0x02) {			/* STB enable */
58274d1ed23SMaxime Henrion 			uint16_t cksum;
58300c4116bSJonathan Lemon 			int i;
58400c4116bSJonathan Lemon 
58500c4116bSJonathan Lemon 			device_printf(dev,
586001cfa92SJonathan Lemon 			    "Disabling dynamic standby mode in EEPROM\n");
58700c4116bSJonathan Lemon 			data &= ~0x02;
5888262183eSPyun YongHyeon 			sc->eeprom[FXP_EEPROM_MAP_ID] = data;
5898262183eSPyun YongHyeon 			fxp_write_eeprom(sc, &data, FXP_EEPROM_MAP_ID, 1);
59000c4116bSJonathan Lemon 			device_printf(dev, "New EEPROM ID: 0x%x\n", data);
59100c4116bSJonathan Lemon 			cksum = 0;
5928262183eSPyun YongHyeon 			for (i = 0; i < (1 << sc->eeprom_size) - 1; i++)
5938262183eSPyun YongHyeon 				cksum += sc->eeprom[i];
59400c4116bSJonathan Lemon 			i = (1 << sc->eeprom_size) - 1;
59500c4116bSJonathan Lemon 			cksum = 0xBABA - cksum;
59600c4116bSJonathan Lemon 			fxp_write_eeprom(sc, &cksum, i, 1);
59700c4116bSJonathan Lemon 			device_printf(dev,
59800c4116bSJonathan Lemon 			    "EEPROM checksum @ 0x%x: 0x%x -> 0x%x\n",
5998262183eSPyun YongHyeon 			    i, sc->eeprom[i], cksum);
6008262183eSPyun YongHyeon 			sc->eeprom[i] = cksum;
60100c4116bSJonathan Lemon 			/*
60200c4116bSJonathan Lemon 			 * If the user elects to continue, try the software
60300c4116bSJonathan Lemon 			 * workaround, as it is better than nothing.
60400c4116bSJonathan Lemon 			 */
6052e2b8238SJonathan Lemon 			sc->flags |= FXP_FLAG_CU_RESUME_BUG;
60600c4116bSJonathan Lemon 		}
60700c4116bSJonathan Lemon 	}
6082e2b8238SJonathan Lemon 
6092e2b8238SJonathan Lemon 	/*
6103bd07cfdSJonathan Lemon 	 * If we are not a 82557 chip, we can enable extended features.
6113bd07cfdSJonathan Lemon 	 */
61272a32a26SJonathan Lemon 	if (sc->revision != FXP_REV_82557) {
6133bd07cfdSJonathan Lemon 		/*
61474396a0aSJonathan Lemon 		 * If MWI is enabled in the PCI configuration, and there
61574396a0aSJonathan Lemon 		 * is a valid cacheline size (8 or 16 dwords), then tell
61674396a0aSJonathan Lemon 		 * the board to turn on MWI.
6173bd07cfdSJonathan Lemon 		 */
618c68534f1SScott Long 		val = pci_read_config(dev, PCIR_COMMAND, 2);
61974396a0aSJonathan Lemon 		if (val & PCIM_CMD_MWRICEN &&
62074396a0aSJonathan Lemon 		    pci_read_config(dev, PCIR_CACHELNSZ, 1) != 0)
6213bd07cfdSJonathan Lemon 			sc->flags |= FXP_FLAG_MWI_ENABLE;
6223bd07cfdSJonathan Lemon 
6233bd07cfdSJonathan Lemon 		/* turn on the extended TxCB feature */
6243bd07cfdSJonathan Lemon 		sc->flags |= FXP_FLAG_EXT_TXCB;
62544e0bc11SYaroslav Tykhiy 
62644e0bc11SYaroslav Tykhiy 		/* enable reception of long frames for VLAN */
62744e0bc11SYaroslav Tykhiy 		sc->flags |= FXP_FLAG_LONG_PKT_EN;
62844e0bc11SYaroslav Tykhiy 	} else {
62944e0bc11SYaroslav Tykhiy 		/* a hack to get long VLAN frames on a 82557 */
63044e0bc11SYaroslav Tykhiy 		sc->flags |= FXP_FLAG_SAVE_BAD;
6313bd07cfdSJonathan Lemon 	}
6323bd07cfdSJonathan Lemon 
633f13075afSPyun YongHyeon 	/* For 82559 or later chips, Rx checksum offload is supported. */
634829b278eSPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0) {
635829b278eSPyun YongHyeon 		/* 82559ER does not support Rx checksum offloading. */
636aa6b24dcSWarner Losh 		if (sc->ident->device != 0x1209)
637f13075afSPyun YongHyeon 			sc->flags |= FXP_FLAG_82559_RXCSUM;
638829b278eSPyun YongHyeon 	}
6393bd07cfdSJonathan Lemon 	/*
640c8bca6dcSBill Paul 	 * Enable use of extended RFDs and TCBs for 82550
641c8bca6dcSBill Paul 	 * and later chips. Note: we need extended TXCB support
642c8bca6dcSBill Paul 	 * too, but that's already enabled by the code above.
643c8bca6dcSBill Paul 	 * Be careful to do this only on the right devices.
644c8bca6dcSBill Paul 	 */
645507feeafSMaxime Henrion 	if (sc->revision == FXP_REV_82550 || sc->revision == FXP_REV_82550_C ||
646507feeafSMaxime Henrion 	    sc->revision == FXP_REV_82551_E || sc->revision == FXP_REV_82551_F
647507feeafSMaxime Henrion 	    || sc->revision == FXP_REV_82551_10) {
648c8bca6dcSBill Paul 		sc->rfa_size = sizeof (struct fxp_rfa);
649c8bca6dcSBill Paul 		sc->tx_cmd = FXP_CB_COMMAND_IPCBXMIT;
650c8bca6dcSBill Paul 		sc->flags |= FXP_FLAG_EXT_RFA;
651f13075afSPyun YongHyeon 		/* Use extended RFA instead of 82559 checksum mode. */
652f13075afSPyun YongHyeon 		sc->flags &= ~FXP_FLAG_82559_RXCSUM;
653c8bca6dcSBill Paul 	} else {
654c8bca6dcSBill Paul 		sc->rfa_size = sizeof (struct fxp_rfa) - FXP_RFAX_LEN;
655c8bca6dcSBill Paul 		sc->tx_cmd = FXP_CB_COMMAND_XMIT;
656c8bca6dcSBill Paul 	}
657c8bca6dcSBill Paul 
658c8bca6dcSBill Paul 	/*
659b2badf02SMaxime Henrion 	 * Allocate DMA tags and DMA safe memory.
660b2badf02SMaxime Henrion 	 */
66140c20505SMaxime Henrion 	sc->maxtxseg = FXP_NTXSEG;
662c21e84e4SPyun YongHyeon 	sc->maxsegsize = MCLBYTES;
663c21e84e4SPyun YongHyeon 	if (sc->flags & FXP_FLAG_EXT_RFA) {
66440c20505SMaxime Henrion 		sc->maxtxseg--;
665c21e84e4SPyun YongHyeon 		sc->maxsegsize = FXP_TSO_SEGSIZE;
666c21e84e4SPyun YongHyeon 	}
667c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 2, 0,
668c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
669c21e84e4SPyun YongHyeon 	    sc->maxsegsize * sc->maxtxseg + sizeof(struct ether_vlan_header),
670c21e84e4SPyun YongHyeon 	    sc->maxtxseg, sc->maxsegsize, 0,
671a2057a72SPyun YongHyeon 	    busdma_lock_mutex, &Giant, &sc->fxp_txmtag);
672b2badf02SMaxime Henrion 	if (error) {
673a2057a72SPyun YongHyeon 		device_printf(dev, "could not create TX DMA tag\n");
674a2057a72SPyun YongHyeon 		goto fail;
675a2057a72SPyun YongHyeon 	}
676a2057a72SPyun YongHyeon 
677a2057a72SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 2, 0,
678a2057a72SPyun YongHyeon 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
679a2057a72SPyun YongHyeon 	    MCLBYTES, 1, MCLBYTES, 0,
680a2057a72SPyun YongHyeon 	    busdma_lock_mutex, &Giant, &sc->fxp_rxmtag);
681a2057a72SPyun YongHyeon 	if (error) {
682a2057a72SPyun YongHyeon 		device_printf(dev, "could not create RX DMA tag\n");
683b2badf02SMaxime Henrion 		goto fail;
684b2badf02SMaxime Henrion 	}
685b2badf02SMaxime Henrion 
686c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0,
687c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
688c2175ff5SMarius Strobl 	    sizeof(struct fxp_stats), 1, sizeof(struct fxp_stats), 0,
689c2175ff5SMarius Strobl 	    busdma_lock_mutex, &Giant, &sc->fxp_stag);
690b2badf02SMaxime Henrion 	if (error) {
691a2057a72SPyun YongHyeon 		device_printf(dev, "could not create stats DMA tag\n");
692b2badf02SMaxime Henrion 		goto fail;
693b2badf02SMaxime Henrion 	}
694b2badf02SMaxime Henrion 
695b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->fxp_stag, (void **)&sc->fxp_stats,
696658c8398SMarius Strobl 	    BUS_DMA_NOWAIT | BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc->fxp_smap);
697a2057a72SPyun YongHyeon 	if (error) {
698a2057a72SPyun YongHyeon 		device_printf(dev, "could not allocate stats DMA memory\n");
6994953bccaSNate Lawson 		goto fail;
700a2057a72SPyun YongHyeon 	}
701b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->fxp_stag, sc->fxp_smap, sc->fxp_stats,
702f9d050a8SPyun YongHyeon 	    sizeof(struct fxp_stats), fxp_dma_map_addr, &sc->stats_addr,
703f9d050a8SPyun YongHyeon 	    BUS_DMA_NOWAIT);
704b2badf02SMaxime Henrion 	if (error) {
705a2057a72SPyun YongHyeon 		device_printf(dev, "could not load the stats DMA buffer\n");
706b2badf02SMaxime Henrion 		goto fail;
707b2badf02SMaxime Henrion 	}
708b2badf02SMaxime Henrion 
709c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0,
710c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
711c2175ff5SMarius Strobl 	    FXP_TXCB_SZ, 1, FXP_TXCB_SZ, 0,
712c2175ff5SMarius Strobl 	    busdma_lock_mutex, &Giant, &sc->cbl_tag);
713b2badf02SMaxime Henrion 	if (error) {
714a2057a72SPyun YongHyeon 		device_printf(dev, "could not create TxCB DMA tag\n");
715b2badf02SMaxime Henrion 		goto fail;
716b2badf02SMaxime Henrion 	}
717b2badf02SMaxime Henrion 
718b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->cbl_tag, (void **)&sc->fxp_desc.cbl_list,
719658c8398SMarius Strobl 	    BUS_DMA_NOWAIT | BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc->cbl_map);
720a2057a72SPyun YongHyeon 	if (error) {
721a2057a72SPyun YongHyeon 		device_printf(dev, "could not allocate TxCB DMA memory\n");
7224953bccaSNate Lawson 		goto fail;
723a2057a72SPyun YongHyeon 	}
724b2badf02SMaxime Henrion 
725b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->cbl_tag, sc->cbl_map,
726b2badf02SMaxime Henrion 	    sc->fxp_desc.cbl_list, FXP_TXCB_SZ, fxp_dma_map_addr,
727f9d050a8SPyun YongHyeon 	    &sc->fxp_desc.cbl_addr, BUS_DMA_NOWAIT);
728b2badf02SMaxime Henrion 	if (error) {
729a2057a72SPyun YongHyeon 		device_printf(dev, "could not load TxCB DMA buffer\n");
730b2badf02SMaxime Henrion 		goto fail;
731b2badf02SMaxime Henrion 	}
732b2badf02SMaxime Henrion 
733c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0,
734c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
735c2175ff5SMarius Strobl 	    sizeof(struct fxp_cb_mcs), 1, sizeof(struct fxp_cb_mcs), 0,
736c2175ff5SMarius Strobl 	    busdma_lock_mutex, &Giant, &sc->mcs_tag);
737b2badf02SMaxime Henrion 	if (error) {
738a2057a72SPyun YongHyeon 		device_printf(dev,
739a2057a72SPyun YongHyeon 		    "could not create multicast setup DMA tag\n");
740b2badf02SMaxime Henrion 		goto fail;
741b2badf02SMaxime Henrion 	}
742b2badf02SMaxime Henrion 
743b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->mcs_tag, (void **)&sc->mcsp,
744658c8398SMarius Strobl 	    BUS_DMA_NOWAIT | BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc->mcs_map);
745a2057a72SPyun YongHyeon 	if (error) {
746a2057a72SPyun YongHyeon 		device_printf(dev,
747a2057a72SPyun YongHyeon 		    "could not allocate multicast setup DMA memory\n");
7484953bccaSNate Lawson 		goto fail;
749a2057a72SPyun YongHyeon 	}
750b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->mcs_tag, sc->mcs_map, sc->mcsp,
751f9d050a8SPyun YongHyeon 	    sizeof(struct fxp_cb_mcs), fxp_dma_map_addr, &sc->mcs_addr,
752f9d050a8SPyun YongHyeon 	    BUS_DMA_NOWAIT);
753b2badf02SMaxime Henrion 	if (error) {
754a2057a72SPyun YongHyeon 		device_printf(dev,
755a2057a72SPyun YongHyeon 		    "can't load the multicast setup DMA buffer\n");
756b2badf02SMaxime Henrion 		goto fail;
757b2badf02SMaxime Henrion 	}
758b2badf02SMaxime Henrion 
759b2badf02SMaxime Henrion 	/*
7606720ebccSMaxime Henrion 	 * Pre-allocate the TX DMA maps and setup the pointers to
7616720ebccSMaxime Henrion 	 * the TX command blocks.
762b2badf02SMaxime Henrion 	 */
7636720ebccSMaxime Henrion 	txp = sc->fxp_desc.tx_list;
7646720ebccSMaxime Henrion 	tcbp = sc->fxp_desc.cbl_list;
7654cec1653SMaxime Henrion 	for (i = 0; i < FXP_NTXCB; i++) {
7666720ebccSMaxime Henrion 		txp[i].tx_cb = tcbp + i;
767a2057a72SPyun YongHyeon 		error = bus_dmamap_create(sc->fxp_txmtag, 0, &txp[i].tx_map);
768b2badf02SMaxime Henrion 		if (error) {
769b2badf02SMaxime Henrion 			device_printf(dev, "can't create DMA map for TX\n");
770b2badf02SMaxime Henrion 			goto fail;
771b2badf02SMaxime Henrion 		}
772b2badf02SMaxime Henrion 	}
773a2057a72SPyun YongHyeon 	error = bus_dmamap_create(sc->fxp_rxmtag, 0, &sc->spare_map);
774b2badf02SMaxime Henrion 	if (error) {
775b2badf02SMaxime Henrion 		device_printf(dev, "can't create spare DMA map\n");
776b2badf02SMaxime Henrion 		goto fail;
777b2badf02SMaxime Henrion 	}
778b2badf02SMaxime Henrion 
779b2badf02SMaxime Henrion 	/*
780b2badf02SMaxime Henrion 	 * Pre-allocate our receive buffers.
781b2badf02SMaxime Henrion 	 */
782b2badf02SMaxime Henrion 	sc->fxp_desc.rx_head = sc->fxp_desc.rx_tail = NULL;
783b2badf02SMaxime Henrion 	for (i = 0; i < FXP_NRFABUFS; i++) {
784b2badf02SMaxime Henrion 		rxp = &sc->fxp_desc.rx_list[i];
785a2057a72SPyun YongHyeon 		error = bus_dmamap_create(sc->fxp_rxmtag, 0, &rxp->rx_map);
786b2badf02SMaxime Henrion 		if (error) {
787b2badf02SMaxime Henrion 			device_printf(dev, "can't create DMA map for RX\n");
788b2badf02SMaxime Henrion 			goto fail;
789b2badf02SMaxime Henrion 		}
79085050421SPyun YongHyeon 		if (fxp_new_rfabuf(sc, rxp) != 0) {
7914953bccaSNate Lawson 			error = ENOMEM;
7924953bccaSNate Lawson 			goto fail;
7934953bccaSNate Lawson 		}
79485050421SPyun YongHyeon 		fxp_add_rfabuf(sc, rxp);
795b2badf02SMaxime Henrion 	}
796b2badf02SMaxime Henrion 
797b2badf02SMaxime Henrion 	/*
798f7788e8eSJonathan Lemon 	 * Read MAC address.
799f7788e8eSJonathan Lemon 	 */
8008262183eSPyun YongHyeon 	eaddr[0] = sc->eeprom[FXP_EEPROM_MAP_IA0] & 0xff;
8018262183eSPyun YongHyeon 	eaddr[1] = sc->eeprom[FXP_EEPROM_MAP_IA0] >> 8;
8028262183eSPyun YongHyeon 	eaddr[2] = sc->eeprom[FXP_EEPROM_MAP_IA1] & 0xff;
8038262183eSPyun YongHyeon 	eaddr[3] = sc->eeprom[FXP_EEPROM_MAP_IA1] >> 8;
8048262183eSPyun YongHyeon 	eaddr[4] = sc->eeprom[FXP_EEPROM_MAP_IA2] & 0xff;
8058262183eSPyun YongHyeon 	eaddr[5] = sc->eeprom[FXP_EEPROM_MAP_IA2] >> 8;
806f7788e8eSJonathan Lemon 	if (bootverbose) {
8072e2b8238SJonathan Lemon 		device_printf(dev, "PCI IDs: %04x %04x %04x %04x %04x\n",
808f7788e8eSJonathan Lemon 		    pci_get_vendor(dev), pci_get_device(dev),
8092e2b8238SJonathan Lemon 		    pci_get_subvendor(dev), pci_get_subdevice(dev),
8102e2b8238SJonathan Lemon 		    pci_get_revid(dev));
81172a32a26SJonathan Lemon 		device_printf(dev, "Dynamic Standby mode is %s\n",
8128262183eSPyun YongHyeon 		    sc->eeprom[FXP_EEPROM_MAP_ID] & 0x02 ? "enabled" :
8138262183eSPyun YongHyeon 		    "disabled");
814f7788e8eSJonathan Lemon 	}
815f7788e8eSJonathan Lemon 
816f7788e8eSJonathan Lemon 	/*
817f7788e8eSJonathan Lemon 	 * If this is only a 10Mbps device, then there is no MII, and
818f7788e8eSJonathan Lemon 	 * the PHY will use a serial interface instead.
819f7788e8eSJonathan Lemon 	 *
820f7788e8eSJonathan Lemon 	 * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter
821f7788e8eSJonathan Lemon 	 * doesn't have a programming interface of any sort.  The
822f7788e8eSJonathan Lemon 	 * media is sensed automatically based on how the link partner
823f7788e8eSJonathan Lemon 	 * is configured.  This is, in essence, manual configuration.
824f7788e8eSJonathan Lemon 	 */
825f7788e8eSJonathan Lemon 	if (sc->flags & FXP_FLAG_SERIAL_MEDIA) {
826f7788e8eSJonathan Lemon 		ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
827f7788e8eSJonathan Lemon 		ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL);
828f7788e8eSJonathan Lemon 	} else {
8298e5d93dbSMarius Strobl 		/*
8308e5d93dbSMarius Strobl 		 * i82557 wedge when isolating all of their PHYs.
8318e5d93dbSMarius Strobl 		 */
8321845b5c3SMarius Strobl 		flags = MIIF_NOISOLATE;
8331845b5c3SMarius Strobl 		if (sc->revision >= FXP_REV_82558_A4)
8341845b5c3SMarius Strobl 			flags |= MIIF_DOPAUSE;
83541eb5ac3SMarcel Moolenaar 		error = mii_attach(dev, &sc->miibus, ifp,
83641eb5ac3SMarcel Moolenaar 		    (ifm_change_cb_t)fxp_ifmedia_upd,
83741eb5ac3SMarcel Moolenaar 		    (ifm_stat_cb_t)fxp_ifmedia_sts, BMSR_DEFCAPMASK,
83841eb5ac3SMarcel Moolenaar 		    MII_PHY_ANY, MII_OFFSET_ANY, flags);
8398e5d93dbSMarius Strobl 		if (error != 0) {
8408e5d93dbSMarius Strobl 			device_printf(dev, "attaching PHYs failed\n");
841ba8c6fd5SDavid Greenman 			goto fail;
842a17c678eSDavid Greenman 		}
843f7788e8eSJonathan Lemon 	}
844dccee1a1SDavid Greenman 
84509a8241fSGleb Smirnoff 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
84641eb5ac3SMarcel Moolenaar 	if_setdev(ifp, dev);
84741eb5ac3SMarcel Moolenaar 	if_setinitfn(ifp, fxp_init);
84841eb5ac3SMarcel Moolenaar 	if_setsoftc(ifp, sc);
84941eb5ac3SMarcel Moolenaar 	if_setflags(ifp, IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST);
85041eb5ac3SMarcel Moolenaar 	if_setioctlfn(ifp, fxp_ioctl);
85141eb5ac3SMarcel Moolenaar 	if_setstartfn(ifp, fxp_start);
852a17c678eSDavid Greenman 
85341eb5ac3SMarcel Moolenaar 	if_setcapabilities(ifp, 0);
85441eb5ac3SMarcel Moolenaar 	if_setcapenable(ifp, 0);
8555fe9116bSYaroslav Tykhiy 
856c21e84e4SPyun YongHyeon 	/* Enable checksum offload/TSO for 82550 or better chips */
857c8bca6dcSBill Paul 	if (sc->flags & FXP_FLAG_EXT_RFA) {
85841eb5ac3SMarcel Moolenaar 		if_sethwassist(ifp, FXP_CSUM_FEATURES | CSUM_TSO);
85941eb5ac3SMarcel Moolenaar 		if_setcapabilitiesbit(ifp, IFCAP_HWCSUM | IFCAP_TSO4, 0);
86041eb5ac3SMarcel Moolenaar 		if_setcapenablebit(ifp, IFCAP_HWCSUM | IFCAP_TSO4, 0);
861c8bca6dcSBill Paul 	}
862c8bca6dcSBill Paul 
863f13075afSPyun YongHyeon 	if (sc->flags & FXP_FLAG_82559_RXCSUM) {
86441eb5ac3SMarcel Moolenaar 		if_setcapabilitiesbit(ifp, IFCAP_RXCSUM, 0);
86541eb5ac3SMarcel Moolenaar 		if_setcapenablebit(ifp, IFCAP_RXCSUM, 0);
866f13075afSPyun YongHyeon 	}
867f13075afSPyun YongHyeon 
8687137cea0SPyun YongHyeon 	if (sc->flags & FXP_FLAG_WOLCAP) {
86941eb5ac3SMarcel Moolenaar 		if_setcapabilitiesbit(ifp, IFCAP_WOL_MAGIC, 0);
87041eb5ac3SMarcel Moolenaar 		if_setcapenablebit(ifp, IFCAP_WOL_MAGIC, 0);
8717137cea0SPyun YongHyeon 	}
8727137cea0SPyun YongHyeon 
873fb917226SRuslan Ermilov #ifdef DEVICE_POLLING
874fb917226SRuslan Ermilov 	/* Inform the world we support polling. */
87541eb5ac3SMarcel Moolenaar 	if_setcapabilitiesbit(ifp, IFCAP_POLLING, 0);
876fb917226SRuslan Ermilov #endif
877fb917226SRuslan Ermilov 
878dfe61cf1SDavid Greenman 	/*
8794953bccaSNate Lawson 	 * Attach the interface.
8804953bccaSNate Lawson 	 */
88109a8241fSGleb Smirnoff 	ether_ifattach(ifp, eaddr);
8824953bccaSNate Lawson 
8834953bccaSNate Lawson 	/*
884e8c8b728SJonathan Lemon 	 * Tell the upper layer(s) we support long frames.
8855fe9116bSYaroslav Tykhiy 	 * Must appear after the call to ether_ifattach() because
8865fe9116bSYaroslav Tykhiy 	 * ether_ifattach() sets ifi_hdrlen to the default value.
887e8c8b728SJonathan Lemon 	 */
88841eb5ac3SMarcel Moolenaar 	if_setifheaderlen(ifp, sizeof(struct ether_vlan_header));
88941eb5ac3SMarcel Moolenaar 	if_setcapabilitiesbit(ifp, IFCAP_VLAN_MTU, 0);
89041eb5ac3SMarcel Moolenaar 	if_setcapenablebit(ifp, IFCAP_VLAN_MTU, 0);
891bd4fa9d9SPyun YongHyeon 	if ((sc->flags & FXP_FLAG_EXT_RFA) != 0) {
89241eb5ac3SMarcel Moolenaar 		if_setcapabilitiesbit(ifp, IFCAP_VLAN_HWTAGGING |
89341eb5ac3SMarcel Moolenaar 		    IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO, 0);
89441eb5ac3SMarcel Moolenaar 		if_setcapenablebit(ifp, IFCAP_VLAN_HWTAGGING |
89541eb5ac3SMarcel Moolenaar 		    IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO, 0);
896bd4fa9d9SPyun YongHyeon 	}
897e8c8b728SJonathan Lemon 
898483b9871SDavid Greenman 	/*
8993114fdb4SDavid Greenman 	 * Let the system queue as many packets as we have available
9003114fdb4SDavid Greenman 	 * TX descriptors.
901483b9871SDavid Greenman 	 */
90241eb5ac3SMarcel Moolenaar 	if_setsendqlen(ifp, FXP_NTXCB - 1);
90341eb5ac3SMarcel Moolenaar 	if_setsendqready(ifp);
9044a684684SDavid Greenman 
905201afb0eSMaxime Henrion 	/*
9064953bccaSNate Lawson 	 * Hook our interrupt after all initialization is complete.
907201afb0eSMaxime Henrion 	 */
90805bd8c22SMaxime Henrion 	error = bus_setup_intr(dev, sc->fxp_res[1], INTR_TYPE_NET | INTR_MPSAFE,
909ef544f63SPaolo Pisati 			       NULL, fxp_intr, sc, &sc->ih);
910201afb0eSMaxime Henrion 	if (error) {
911201afb0eSMaxime Henrion 		device_printf(dev, "could not setup irq\n");
91209a8241fSGleb Smirnoff 		ether_ifdetach(sc->ifp);
913201afb0eSMaxime Henrion 		goto fail;
914201afb0eSMaxime Henrion 	}
915201afb0eSMaxime Henrion 
9167137cea0SPyun YongHyeon 	/*
9177137cea0SPyun YongHyeon 	 * Configure hardware to reject magic frames otherwise
9187137cea0SPyun YongHyeon 	 * system will hang on recipt of magic frames.
9197137cea0SPyun YongHyeon 	 */
9207137cea0SPyun YongHyeon 	if ((sc->flags & FXP_FLAG_WOLCAP) != 0) {
9217137cea0SPyun YongHyeon 		FXP_LOCK(sc);
9227137cea0SPyun YongHyeon 		/* Clear wakeup events. */
923af75b654SPyun YongHyeon 		CSR_WRITE_1(sc, FXP_CSR_PMDR, CSR_READ_1(sc, FXP_CSR_PMDR));
924a461b201SPyun YongHyeon 		fxp_init_body(sc, 0);
9257137cea0SPyun YongHyeon 		fxp_stop(sc);
9267137cea0SPyun YongHyeon 		FXP_UNLOCK(sc);
9277137cea0SPyun YongHyeon 	}
9287137cea0SPyun YongHyeon 
929a17c678eSDavid Greenman fail:
9301b5a39d3SBrooks Davis 	if (error)
931f7788e8eSJonathan Lemon 		fxp_release(sc);
932f7788e8eSJonathan Lemon 	return (error);
933f7788e8eSJonathan Lemon }
934f7788e8eSJonathan Lemon 
935f7788e8eSJonathan Lemon /*
9364953bccaSNate Lawson  * Release all resources.  The softc lock should not be held and the
9374953bccaSNate Lawson  * interrupt should already be torn down.
938f7788e8eSJonathan Lemon  */
939f7788e8eSJonathan Lemon static void
940f7788e8eSJonathan Lemon fxp_release(struct fxp_softc *sc)
941f7788e8eSJonathan Lemon {
942b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
943b2badf02SMaxime Henrion 	struct fxp_tx *txp;
944b2badf02SMaxime Henrion 	int i;
945b2badf02SMaxime Henrion 
94667fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_NOTOWNED);
947670f5d73SMaxime Henrion 	KASSERT(sc->ih == NULL,
948670f5d73SMaxime Henrion 	    ("fxp_release() called with intr handle still active"));
9494953bccaSNate Lawson 	if (sc->miibus)
9504953bccaSNate Lawson 		device_delete_child(sc->dev, sc->miibus);
9514953bccaSNate Lawson 	bus_generic_detach(sc->dev);
9524953bccaSNate Lawson 	ifmedia_removeall(&sc->sc_media);
953b2badf02SMaxime Henrion 	if (sc->fxp_desc.cbl_list) {
954b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->cbl_tag, sc->cbl_map);
955b2badf02SMaxime Henrion 		bus_dmamem_free(sc->cbl_tag, sc->fxp_desc.cbl_list,
956b2badf02SMaxime Henrion 		    sc->cbl_map);
957b2badf02SMaxime Henrion 	}
958b2badf02SMaxime Henrion 	if (sc->fxp_stats) {
959b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->fxp_stag, sc->fxp_smap);
960b2badf02SMaxime Henrion 		bus_dmamem_free(sc->fxp_stag, sc->fxp_stats, sc->fxp_smap);
961b2badf02SMaxime Henrion 	}
962b2badf02SMaxime Henrion 	if (sc->mcsp) {
963b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->mcs_tag, sc->mcs_map);
964b2badf02SMaxime Henrion 		bus_dmamem_free(sc->mcs_tag, sc->mcsp, sc->mcs_map);
965b2badf02SMaxime Henrion 	}
96605bd8c22SMaxime Henrion 	bus_release_resources(sc->dev, sc->fxp_spec, sc->fxp_res);
967a2057a72SPyun YongHyeon 	if (sc->fxp_rxmtag) {
968b983c7b3SMaxime Henrion 		for (i = 0; i < FXP_NRFABUFS; i++) {
969b983c7b3SMaxime Henrion 			rxp = &sc->fxp_desc.rx_list[i];
970b983c7b3SMaxime Henrion 			if (rxp->rx_mbuf != NULL) {
971a2057a72SPyun YongHyeon 				bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
972b983c7b3SMaxime Henrion 				    BUS_DMASYNC_POSTREAD);
973a2057a72SPyun YongHyeon 				bus_dmamap_unload(sc->fxp_rxmtag, rxp->rx_map);
974b983c7b3SMaxime Henrion 				m_freem(rxp->rx_mbuf);
975b983c7b3SMaxime Henrion 			}
976a2057a72SPyun YongHyeon 			bus_dmamap_destroy(sc->fxp_rxmtag, rxp->rx_map);
977b983c7b3SMaxime Henrion 		}
978a2057a72SPyun YongHyeon 		bus_dmamap_destroy(sc->fxp_rxmtag, sc->spare_map);
979a2057a72SPyun YongHyeon 		bus_dma_tag_destroy(sc->fxp_rxmtag);
980a2057a72SPyun YongHyeon 	}
981a2057a72SPyun YongHyeon 	if (sc->fxp_txmtag) {
982b983c7b3SMaxime Henrion 		for (i = 0; i < FXP_NTXCB; i++) {
983b983c7b3SMaxime Henrion 			txp = &sc->fxp_desc.tx_list[i];
984b983c7b3SMaxime Henrion 			if (txp->tx_mbuf != NULL) {
985a2057a72SPyun YongHyeon 				bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map,
986b983c7b3SMaxime Henrion 				    BUS_DMASYNC_POSTWRITE);
987a2057a72SPyun YongHyeon 				bus_dmamap_unload(sc->fxp_txmtag, txp->tx_map);
988b983c7b3SMaxime Henrion 				m_freem(txp->tx_mbuf);
989b983c7b3SMaxime Henrion 			}
990a2057a72SPyun YongHyeon 			bus_dmamap_destroy(sc->fxp_txmtag, txp->tx_map);
991b983c7b3SMaxime Henrion 		}
992a2057a72SPyun YongHyeon 		bus_dma_tag_destroy(sc->fxp_txmtag);
993b983c7b3SMaxime Henrion 	}
994c4bf1e90SMaxime Henrion 	if (sc->fxp_stag)
995c4bf1e90SMaxime Henrion 		bus_dma_tag_destroy(sc->fxp_stag);
996b2badf02SMaxime Henrion 	if (sc->cbl_tag)
997b2badf02SMaxime Henrion 		bus_dma_tag_destroy(sc->cbl_tag);
998b2badf02SMaxime Henrion 	if (sc->mcs_tag)
999b2badf02SMaxime Henrion 		bus_dma_tag_destroy(sc->mcs_tag);
1000fc74a9f9SBrooks Davis 	if (sc->ifp)
100109a8241fSGleb Smirnoff 		if_free(sc->ifp);
100272a32a26SJonathan Lemon 
10030f4dc94cSChuck Paterson 	mtx_destroy(&sc->sc_mtx);
10046182fdbdSPeter Wemm }
10056182fdbdSPeter Wemm 
10066182fdbdSPeter Wemm /*
10076182fdbdSPeter Wemm  * Detach interface.
10086182fdbdSPeter Wemm  */
10096182fdbdSPeter Wemm static int
10106182fdbdSPeter Wemm fxp_detach(device_t dev)
10116182fdbdSPeter Wemm {
10126182fdbdSPeter Wemm 	struct fxp_softc *sc = device_get_softc(dev);
10136182fdbdSPeter Wemm 
101440929967SGleb Smirnoff #ifdef DEVICE_POLLING
101541eb5ac3SMarcel Moolenaar 	if (if_getcapenable(sc->ifp) & IFCAP_POLLING)
1016bd071d4dSGleb Smirnoff 		ether_poll_deregister(sc->ifp);
101740929967SGleb Smirnoff #endif
101840929967SGleb Smirnoff 
10194953bccaSNate Lawson 	FXP_LOCK(sc);
10206182fdbdSPeter Wemm 	/*
102132cd7a9cSWarner Losh 	 * Stop DMA and drop transmit queue, but disable interrupts first.
102220f0c80fSMaxime Henrion 	 */
102320f0c80fSMaxime Henrion 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
102420f0c80fSMaxime Henrion 	fxp_stop(sc);
102532cd7a9cSWarner Losh 	FXP_UNLOCK(sc);
10269eda9d7aSJohn Baldwin 	callout_drain(&sc->stat_ch);
102720f0c80fSMaxime Henrion 
10286182fdbdSPeter Wemm 	/*
10293212724cSJohn Baldwin 	 * Close down routes etc.
10303212724cSJohn Baldwin 	 */
103109a8241fSGleb Smirnoff 	ether_ifdetach(sc->ifp);
10323212724cSJohn Baldwin 
10333212724cSJohn Baldwin 	/*
10344953bccaSNate Lawson 	 * Unhook interrupt before dropping lock. This is to prevent
10354953bccaSNate Lawson 	 * races with fxp_intr().
10366182fdbdSPeter Wemm 	 */
103705bd8c22SMaxime Henrion 	bus_teardown_intr(sc->dev, sc->fxp_res[1], sc->ih);
10384953bccaSNate Lawson 	sc->ih = NULL;
10396182fdbdSPeter Wemm 
1040f7788e8eSJonathan Lemon 	/* Release our allocated resources. */
1041f7788e8eSJonathan Lemon 	fxp_release(sc);
1042f7788e8eSJonathan Lemon 	return (0);
1043a17c678eSDavid Greenman }
1044a17c678eSDavid Greenman 
1045a17c678eSDavid Greenman /*
10464a684684SDavid Greenman  * Device shutdown routine. Called at system shutdown after sync. The
1047a17c678eSDavid Greenman  * main purpose of this routine is to shut off receiver DMA so that
1048a17c678eSDavid Greenman  * kernel memory doesn't get clobbered during warmboot.
1049a17c678eSDavid Greenman  */
10506182fdbdSPeter Wemm static int
10516182fdbdSPeter Wemm fxp_shutdown(device_t dev)
1052a17c678eSDavid Greenman {
10533212724cSJohn Baldwin 
10546182fdbdSPeter Wemm 	/*
10556182fdbdSPeter Wemm 	 * Make sure that DMA is disabled prior to reboot. Not doing
10566182fdbdSPeter Wemm 	 * do could allow DMA to corrupt kernel memory during the
10576182fdbdSPeter Wemm 	 * reboot before the driver initializes.
10586182fdbdSPeter Wemm 	 */
10597137cea0SPyun YongHyeon 	return (fxp_suspend(dev));
1060a17c678eSDavid Greenman }
1061a17c678eSDavid Greenman 
10627dced78aSDavid Greenman /*
10637dced78aSDavid Greenman  * Device suspend routine.  Stop the interface and save some PCI
10647dced78aSDavid Greenman  * settings in case the BIOS doesn't restore them properly on
10657dced78aSDavid Greenman  * resume.
10667dced78aSDavid Greenman  */
10677dced78aSDavid Greenman static int
10687dced78aSDavid Greenman fxp_suspend(device_t dev)
10697dced78aSDavid Greenman {
10707dced78aSDavid Greenman 	struct fxp_softc *sc = device_get_softc(dev);
107141eb5ac3SMarcel Moolenaar 	if_t ifp;
10727137cea0SPyun YongHyeon 	int pmc;
10737137cea0SPyun YongHyeon 	uint16_t pmstat;
10747dced78aSDavid Greenman 
10754953bccaSNate Lawson 	FXP_LOCK(sc);
10767dced78aSDavid Greenman 
10777137cea0SPyun YongHyeon 	ifp = sc->ifp;
10783b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->dev, PCIY_PMG, &pmc) == 0) {
10797137cea0SPyun YongHyeon 		pmstat = pci_read_config(sc->dev, pmc + PCIR_POWER_STATUS, 2);
10807137cea0SPyun YongHyeon 		pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
108141eb5ac3SMarcel Moolenaar 		if ((if_getcapenable(ifp) & IFCAP_WOL_MAGIC) != 0) {
10827137cea0SPyun YongHyeon 			/* Request PME. */
10837137cea0SPyun YongHyeon 			pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
10847137cea0SPyun YongHyeon 			sc->flags |= FXP_FLAG_WOL;
10857137cea0SPyun YongHyeon 			/* Reconfigure hardware to accept magic frames. */
108641eb5ac3SMarcel Moolenaar 			if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
10875506afefSPyun YongHyeon 			fxp_init_body(sc, 0);
10887137cea0SPyun YongHyeon 		}
10897137cea0SPyun YongHyeon 		pci_write_config(sc->dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
10907137cea0SPyun YongHyeon 	}
10917dced78aSDavid Greenman 	fxp_stop(sc);
10927dced78aSDavid Greenman 
10937dced78aSDavid Greenman 	sc->suspended = 1;
10947dced78aSDavid Greenman 
10954953bccaSNate Lawson 	FXP_UNLOCK(sc);
1096f7788e8eSJonathan Lemon 	return (0);
10977dced78aSDavid Greenman }
10987dced78aSDavid Greenman 
10997dced78aSDavid Greenman /*
110067ba6566SWarner Losh  * Device resume routine. re-enable busmastering, and restart the interface if
11017dced78aSDavid Greenman  * appropriate.
11027dced78aSDavid Greenman  */
11037dced78aSDavid Greenman static int
11047dced78aSDavid Greenman fxp_resume(device_t dev)
11057dced78aSDavid Greenman {
11067dced78aSDavid Greenman 	struct fxp_softc *sc = device_get_softc(dev);
110741eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
11087137cea0SPyun YongHyeon 	int pmc;
11097137cea0SPyun YongHyeon 	uint16_t pmstat;
11107dced78aSDavid Greenman 
11114953bccaSNate Lawson 	FXP_LOCK(sc);
11127dced78aSDavid Greenman 
11133b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->dev, PCIY_PMG, &pmc) == 0) {
11147137cea0SPyun YongHyeon 		sc->flags &= ~FXP_FLAG_WOL;
11157137cea0SPyun YongHyeon 		pmstat = pci_read_config(sc->dev, pmc + PCIR_POWER_STATUS, 2);
11167137cea0SPyun YongHyeon 		/* Disable PME and clear PME status. */
11177137cea0SPyun YongHyeon 		pmstat &= ~PCIM_PSTAT_PMEENABLE;
11187137cea0SPyun YongHyeon 		pci_write_config(sc->dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
1119af75b654SPyun YongHyeon 		if ((sc->flags & FXP_FLAG_WOLCAP) != 0)
1120af75b654SPyun YongHyeon 			CSR_WRITE_1(sc, FXP_CSR_PMDR,
1121af75b654SPyun YongHyeon 			    CSR_READ_1(sc, FXP_CSR_PMDR));
11227137cea0SPyun YongHyeon 	}
11237137cea0SPyun YongHyeon 
11247dced78aSDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
11257dced78aSDavid Greenman 	DELAY(10);
11267dced78aSDavid Greenman 
11277dced78aSDavid Greenman 	/* reinitialize interface if necessary */
112841eb5ac3SMarcel Moolenaar 	if (if_getflags(ifp) & IFF_UP)
11291845b5c3SMarius Strobl 		fxp_init_body(sc, 1);
11307dced78aSDavid Greenman 
11317dced78aSDavid Greenman 	sc->suspended = 0;
11327dced78aSDavid Greenman 
11334953bccaSNate Lawson 	FXP_UNLOCK(sc);
1134ba8c6fd5SDavid Greenman 	return (0);
1135f7788e8eSJonathan Lemon }
1136ba8c6fd5SDavid Greenman 
113700c4116bSJonathan Lemon static void
113800c4116bSJonathan Lemon fxp_eeprom_shiftin(struct fxp_softc *sc, int data, int length)
113900c4116bSJonathan Lemon {
114074d1ed23SMaxime Henrion 	uint16_t reg;
114100c4116bSJonathan Lemon 	int x;
114200c4116bSJonathan Lemon 
114300c4116bSJonathan Lemon 	/*
114400c4116bSJonathan Lemon 	 * Shift in data.
114500c4116bSJonathan Lemon 	 */
114600c4116bSJonathan Lemon 	for (x = 1 << (length - 1); x; x >>= 1) {
114700c4116bSJonathan Lemon 		if (data & x)
114800c4116bSJonathan Lemon 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
114900c4116bSJonathan Lemon 		else
115000c4116bSJonathan Lemon 			reg = FXP_EEPROM_EECS;
115100c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
115200c4116bSJonathan Lemon 		DELAY(1);
115300c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
115400c4116bSJonathan Lemon 		DELAY(1);
115500c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
115600c4116bSJonathan Lemon 		DELAY(1);
115700c4116bSJonathan Lemon 	}
115800c4116bSJonathan Lemon }
115900c4116bSJonathan Lemon 
1160f7788e8eSJonathan Lemon /*
1161f7788e8eSJonathan Lemon  * Read from the serial EEPROM. Basically, you manually shift in
1162f7788e8eSJonathan Lemon  * the read opcode (one bit at a time) and then shift in the address,
1163f7788e8eSJonathan Lemon  * and then you shift out the data (all of this one bit at a time).
1164f7788e8eSJonathan Lemon  * The word size is 16 bits, so you have to provide the address for
1165f7788e8eSJonathan Lemon  * every 16 bits of data.
1166f7788e8eSJonathan Lemon  */
116774d1ed23SMaxime Henrion static uint16_t
1168f7788e8eSJonathan Lemon fxp_eeprom_getword(struct fxp_softc *sc, int offset, int autosize)
1169f7788e8eSJonathan Lemon {
117074d1ed23SMaxime Henrion 	uint16_t reg, data;
1171f7788e8eSJonathan Lemon 	int x;
1172ba8c6fd5SDavid Greenman 
1173f7788e8eSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
1174f7788e8eSJonathan Lemon 	/*
1175f7788e8eSJonathan Lemon 	 * Shift in read opcode.
1176f7788e8eSJonathan Lemon 	 */
117700c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3);
1178f7788e8eSJonathan Lemon 	/*
1179f7788e8eSJonathan Lemon 	 * Shift in address.
1180f7788e8eSJonathan Lemon 	 */
1181f7788e8eSJonathan Lemon 	data = 0;
1182f7788e8eSJonathan Lemon 	for (x = 1 << (sc->eeprom_size - 1); x; x >>= 1) {
1183f7788e8eSJonathan Lemon 		if (offset & x)
1184f7788e8eSJonathan Lemon 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
1185f7788e8eSJonathan Lemon 		else
1186f7788e8eSJonathan Lemon 			reg = FXP_EEPROM_EECS;
1187f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1188f7788e8eSJonathan Lemon 		DELAY(1);
1189f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
1190f7788e8eSJonathan Lemon 		DELAY(1);
1191f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1192f7788e8eSJonathan Lemon 		DELAY(1);
1193f7788e8eSJonathan Lemon 		reg = CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO;
1194f7788e8eSJonathan Lemon 		data++;
1195f7788e8eSJonathan Lemon 		if (autosize && reg == 0) {
1196f7788e8eSJonathan Lemon 			sc->eeprom_size = data;
1197f7788e8eSJonathan Lemon 			break;
1198f7788e8eSJonathan Lemon 		}
1199f7788e8eSJonathan Lemon 	}
1200f7788e8eSJonathan Lemon 	/*
1201f7788e8eSJonathan Lemon 	 * Shift out data.
1202f7788e8eSJonathan Lemon 	 */
1203f7788e8eSJonathan Lemon 	data = 0;
1204f7788e8eSJonathan Lemon 	reg = FXP_EEPROM_EECS;
1205f7788e8eSJonathan Lemon 	for (x = 1 << 15; x; x >>= 1) {
1206f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
1207f7788e8eSJonathan Lemon 		DELAY(1);
1208f7788e8eSJonathan Lemon 		if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO)
1209f7788e8eSJonathan Lemon 			data |= x;
1210f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1211f7788e8eSJonathan Lemon 		DELAY(1);
1212f7788e8eSJonathan Lemon 	}
1213f7788e8eSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
1214f7788e8eSJonathan Lemon 	DELAY(1);
1215f7788e8eSJonathan Lemon 
1216f7788e8eSJonathan Lemon 	return (data);
1217ba8c6fd5SDavid Greenman }
1218ba8c6fd5SDavid Greenman 
121900c4116bSJonathan Lemon static void
122074d1ed23SMaxime Henrion fxp_eeprom_putword(struct fxp_softc *sc, int offset, uint16_t data)
122100c4116bSJonathan Lemon {
122200c4116bSJonathan Lemon 	int i;
122300c4116bSJonathan Lemon 
122400c4116bSJonathan Lemon 	/*
122500c4116bSJonathan Lemon 	 * Erase/write enable.
122600c4116bSJonathan Lemon 	 */
122700c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
122800c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x4, 3);
122900c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x03 << (sc->eeprom_size - 2), sc->eeprom_size);
123000c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
123100c4116bSJonathan Lemon 	DELAY(1);
123200c4116bSJonathan Lemon 	/*
123300c4116bSJonathan Lemon 	 * Shift in write opcode, address, data.
123400c4116bSJonathan Lemon 	 */
123500c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
123600c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_WRITE, 3);
123700c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, offset, sc->eeprom_size);
123800c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, data, 16);
123900c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
124000c4116bSJonathan Lemon 	DELAY(1);
124100c4116bSJonathan Lemon 	/*
124200c4116bSJonathan Lemon 	 * Wait for EEPROM to finish up.
124300c4116bSJonathan Lemon 	 */
124400c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
124500c4116bSJonathan Lemon 	DELAY(1);
124600c4116bSJonathan Lemon 	for (i = 0; i < 1000; i++) {
124700c4116bSJonathan Lemon 		if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO)
124800c4116bSJonathan Lemon 			break;
124900c4116bSJonathan Lemon 		DELAY(50);
125000c4116bSJonathan Lemon 	}
125100c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
125200c4116bSJonathan Lemon 	DELAY(1);
125300c4116bSJonathan Lemon 	/*
125400c4116bSJonathan Lemon 	 * Erase/write disable.
125500c4116bSJonathan Lemon 	 */
125600c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
125700c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x4, 3);
125800c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0, sc->eeprom_size);
125900c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
126000c4116bSJonathan Lemon 	DELAY(1);
126100c4116bSJonathan Lemon }
126200c4116bSJonathan Lemon 
1263ba8c6fd5SDavid Greenman /*
1264e9bf2fa7SDavid Greenman  * From NetBSD:
1265e9bf2fa7SDavid Greenman  *
1266e9bf2fa7SDavid Greenman  * Figure out EEPROM size.
1267e9bf2fa7SDavid Greenman  *
1268e9bf2fa7SDavid Greenman  * 559's can have either 64-word or 256-word EEPROMs, the 558
1269e9bf2fa7SDavid Greenman  * datasheet only talks about 64-word EEPROMs, and the 557 datasheet
1270453130d9SPedro F. Giffuni  * talks about the existence of 16 to 256 word EEPROMs.
1271e9bf2fa7SDavid Greenman  *
1272e9bf2fa7SDavid Greenman  * The only known sizes are 64 and 256, where the 256 version is used
1273e9bf2fa7SDavid Greenman  * by CardBus cards to store CIS information.
1274e9bf2fa7SDavid Greenman  *
1275e9bf2fa7SDavid Greenman  * The address is shifted in msb-to-lsb, and after the last
1276e9bf2fa7SDavid Greenman  * address-bit the EEPROM is supposed to output a `dummy zero' bit,
1277e9bf2fa7SDavid Greenman  * after which follows the actual data. We try to detect this zero, by
1278e9bf2fa7SDavid Greenman  * probing the data-out bit in the EEPROM control register just after
1279e9bf2fa7SDavid Greenman  * having shifted in a bit. If the bit is zero, we assume we've
1280e9bf2fa7SDavid Greenman  * shifted enough address bits. The data-out should be tri-state,
1281e9bf2fa7SDavid Greenman  * before this, which should translate to a logical one.
1282e9bf2fa7SDavid Greenman  */
1283e9bf2fa7SDavid Greenman static void
1284f7788e8eSJonathan Lemon fxp_autosize_eeprom(struct fxp_softc *sc)
1285e9bf2fa7SDavid Greenman {
1286e9bf2fa7SDavid Greenman 
1287f7788e8eSJonathan Lemon 	/* guess maximum size of 256 words */
1288f7788e8eSJonathan Lemon 	sc->eeprom_size = 8;
1289f7788e8eSJonathan Lemon 
1290f7788e8eSJonathan Lemon 	/* autosize */
1291f7788e8eSJonathan Lemon 	(void) fxp_eeprom_getword(sc, 0, 1);
1292e9bf2fa7SDavid Greenman }
1293f7788e8eSJonathan Lemon 
1294ba8c6fd5SDavid Greenman static void
1295f7788e8eSJonathan Lemon fxp_read_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words)
1296ba8c6fd5SDavid Greenman {
1297f7788e8eSJonathan Lemon 	int i;
1298ba8c6fd5SDavid Greenman 
1299f7788e8eSJonathan Lemon 	for (i = 0; i < words; i++)
1300f7788e8eSJonathan Lemon 		data[i] = fxp_eeprom_getword(sc, offset + i, 0);
1301ba8c6fd5SDavid Greenman }
1302ba8c6fd5SDavid Greenman 
130300c4116bSJonathan Lemon static void
130400c4116bSJonathan Lemon fxp_write_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words)
130500c4116bSJonathan Lemon {
130600c4116bSJonathan Lemon 	int i;
130700c4116bSJonathan Lemon 
130800c4116bSJonathan Lemon 	for (i = 0; i < words; i++)
130900c4116bSJonathan Lemon 		fxp_eeprom_putword(sc, offset + i, data[i]);
131000c4116bSJonathan Lemon }
131100c4116bSJonathan Lemon 
13128262183eSPyun YongHyeon static void
13138262183eSPyun YongHyeon fxp_load_eeprom(struct fxp_softc *sc)
13148262183eSPyun YongHyeon {
13158262183eSPyun YongHyeon 	int i;
13168262183eSPyun YongHyeon 	uint16_t cksum;
13178262183eSPyun YongHyeon 
13188262183eSPyun YongHyeon 	fxp_read_eeprom(sc, sc->eeprom, 0, 1 << sc->eeprom_size);
13198262183eSPyun YongHyeon 	cksum = 0;
13208262183eSPyun YongHyeon 	for (i = 0; i < (1 << sc->eeprom_size) - 1; i++)
13218262183eSPyun YongHyeon 		cksum += sc->eeprom[i];
13228262183eSPyun YongHyeon 	cksum = 0xBABA - cksum;
13238262183eSPyun YongHyeon 	if (cksum != sc->eeprom[(1 << sc->eeprom_size) - 1])
13248262183eSPyun YongHyeon 		device_printf(sc->dev,
13258262183eSPyun YongHyeon 		    "EEPROM checksum mismatch! (0x%04x -> 0x%04x)\n",
13268262183eSPyun YongHyeon 		    cksum, sc->eeprom[(1 << sc->eeprom_size) - 1]);
13278262183eSPyun YongHyeon }
13288262183eSPyun YongHyeon 
1329a17c678eSDavid Greenman /*
13304953bccaSNate Lawson  * Grab the softc lock and call the real fxp_start_body() routine
1331a17c678eSDavid Greenman  */
1332a17c678eSDavid Greenman static void
133341eb5ac3SMarcel Moolenaar fxp_start(if_t ifp)
1334a17c678eSDavid Greenman {
133541eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
13364953bccaSNate Lawson 
13374953bccaSNate Lawson 	FXP_LOCK(sc);
13384953bccaSNate Lawson 	fxp_start_body(ifp);
13394953bccaSNate Lawson 	FXP_UNLOCK(sc);
13404953bccaSNate Lawson }
13414953bccaSNate Lawson 
13424953bccaSNate Lawson /*
13434953bccaSNate Lawson  * Start packet transmission on the interface.
13444953bccaSNate Lawson  * This routine must be called with the softc lock held, and is an
13454953bccaSNate Lawson  * internal entry point only.
13464953bccaSNate Lawson  */
13474953bccaSNate Lawson static void
134841eb5ac3SMarcel Moolenaar fxp_start_body(if_t ifp)
13494953bccaSNate Lawson {
135041eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
1351b2badf02SMaxime Henrion 	struct mbuf *mb_head;
13524e53f837SPyun YongHyeon 	int txqueued;
1353a17c678eSDavid Greenman 
135467fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
135540c20505SMaxime Henrion 
135641eb5ac3SMarcel Moolenaar 	if ((if_getdrvflags(ifp) & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
1357c109e385SPyun YongHyeon 	    IFF_DRV_RUNNING)
1358c109e385SPyun YongHyeon 		return;
1359c109e385SPyun YongHyeon 
13604e53f837SPyun YongHyeon 	if (sc->tx_queued > FXP_NTXCB_HIWAT)
13614e53f837SPyun YongHyeon 		fxp_txeof(sc);
1362483b9871SDavid Greenman 	/*
1363483b9871SDavid Greenman 	 * We're finished if there is nothing more to add to the list or if
1364483b9871SDavid Greenman 	 * we're all filled up with buffers to transmit.
13653114fdb4SDavid Greenman 	 * NOTE: One TxCB is reserved to guarantee that fxp_mc_setup() can add
13663114fdb4SDavid Greenman 	 *       a NOP command when needed.
1367483b9871SDavid Greenman 	 */
136840c20505SMaxime Henrion 	txqueued = 0;
136941eb5ac3SMarcel Moolenaar 	while (!if_sendq_empty(ifp) && sc->tx_queued < FXP_NTXCB - 1) {
1370483b9871SDavid Greenman 
1371dfe61cf1SDavid Greenman 		/*
1372dfe61cf1SDavid Greenman 		 * Grab a packet to transmit.
1373dfe61cf1SDavid Greenman 		 */
137441eb5ac3SMarcel Moolenaar 		mb_head = if_dequeue(ifp);
13757929aa03SMax Laier 		if (mb_head == NULL)
13767929aa03SMax Laier 			break;
1377a17c678eSDavid Greenman 
13784e53f837SPyun YongHyeon 		if (fxp_encap(sc, &mb_head)) {
13794e53f837SPyun YongHyeon 			if (mb_head == NULL)
138040c20505SMaxime Henrion 				break;
138141eb5ac3SMarcel Moolenaar 			if_sendq_prepend(ifp, mb_head);
138241eb5ac3SMarcel Moolenaar 			if_setdrvflagbits(ifp, IFF_DRV_OACTIVE, 0);
138340c20505SMaxime Henrion 		}
13844e53f837SPyun YongHyeon 		txqueued++;
13854e53f837SPyun YongHyeon 		/*
13864e53f837SPyun YongHyeon 		 * Pass packet to bpf if there is a listener.
13874e53f837SPyun YongHyeon 		 */
138841eb5ac3SMarcel Moolenaar 		if_bpfmtap(ifp, mb_head);
13894e53f837SPyun YongHyeon 	}
139040c20505SMaxime Henrion 
139140c20505SMaxime Henrion 	/*
139240c20505SMaxime Henrion 	 * We're finished. If we added to the list, issue a RESUME to get DMA
139340c20505SMaxime Henrion 	 * going again if suspended.
139440c20505SMaxime Henrion 	 */
13954e53f837SPyun YongHyeon 	if (txqueued > 0) {
1396a2057a72SPyun YongHyeon 		bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
1397a2057a72SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
139840c20505SMaxime Henrion 		fxp_scb_wait(sc);
139940c20505SMaxime Henrion 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME);
14004e53f837SPyun YongHyeon 		/*
14014e53f837SPyun YongHyeon 		 * Set a 5 second timer just in case we don't hear
14024e53f837SPyun YongHyeon 		 * from the card again.
14034e53f837SPyun YongHyeon 		 */
14044e53f837SPyun YongHyeon 		sc->watchdog_timer = 5;
140540c20505SMaxime Henrion 	}
140640c20505SMaxime Henrion }
140740c20505SMaxime Henrion 
140840c20505SMaxime Henrion static int
14094e53f837SPyun YongHyeon fxp_encap(struct fxp_softc *sc, struct mbuf **m_head)
141040c20505SMaxime Henrion {
141141eb5ac3SMarcel Moolenaar 	if_t ifp;
141240c20505SMaxime Henrion 	struct mbuf *m;
141340c20505SMaxime Henrion 	struct fxp_tx *txp;
141440c20505SMaxime Henrion 	struct fxp_cb_tx *cbp;
1415c21e84e4SPyun YongHyeon 	struct tcphdr *tcp;
141640c20505SMaxime Henrion 	bus_dma_segment_t segs[FXP_NTXSEG];
1417c21e84e4SPyun YongHyeon 	int error, i, nseg, tcp_payload;
141840c20505SMaxime Henrion 
141940c20505SMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
1420fc74a9f9SBrooks Davis 	ifp = sc->ifp;
142140c20505SMaxime Henrion 
1422c21e84e4SPyun YongHyeon 	tcp_payload = 0;
1423c21e84e4SPyun YongHyeon 	tcp = NULL;
1424dfe61cf1SDavid Greenman 	/*
1425483b9871SDavid Greenman 	 * Get pointer to next available tx desc.
1426dfe61cf1SDavid Greenman 	 */
1427b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_last->tx_next;
1428c8bca6dcSBill Paul 
1429c8bca6dcSBill Paul 	/*
1430a35e7eaaSDon Lewis 	 * A note in Appendix B of the Intel 8255x 10/100 Mbps
1431a35e7eaaSDon Lewis 	 * Ethernet Controller Family Open Source Software
1432a35e7eaaSDon Lewis 	 * Developer Manual says:
1433a35e7eaaSDon Lewis 	 *   Using software parsing is only allowed with legal
1434a35e7eaaSDon Lewis 	 *   TCP/IP or UDP/IP packets.
1435a35e7eaaSDon Lewis 	 *   ...
1436a35e7eaaSDon Lewis 	 *   For all other datagrams, hardware parsing must
1437a35e7eaaSDon Lewis 	 *   be used.
1438a35e7eaaSDon Lewis 	 * Software parsing appears to truncate ICMP and
1439a35e7eaaSDon Lewis 	 * fragmented UDP packets that contain one to three
1440a35e7eaaSDon Lewis 	 * bytes in the second (and final) mbuf of the packet.
1441a35e7eaaSDon Lewis 	 */
1442a35e7eaaSDon Lewis 	if (sc->flags & FXP_FLAG_EXT_RFA)
1443a35e7eaaSDon Lewis 		txp->tx_cb->ipcb_ip_activation_high =
1444a35e7eaaSDon Lewis 		    FXP_IPCB_HARDWAREPARSING_ENABLE;
1445a35e7eaaSDon Lewis 
14464e53f837SPyun YongHyeon 	m = *m_head;
1447c21e84e4SPyun YongHyeon 	if (m->m_pkthdr.csum_flags & CSUM_TSO) {
1448c21e84e4SPyun YongHyeon 		/*
1449c21e84e4SPyun YongHyeon 		 * 82550/82551 requires ethernet/IP/TCP headers must be
1450c21e84e4SPyun YongHyeon 		 * contained in the first active transmit buffer.
1451c21e84e4SPyun YongHyeon 		 */
1452c21e84e4SPyun YongHyeon 		struct ether_header *eh;
1453c21e84e4SPyun YongHyeon 		struct ip *ip;
1454c21e84e4SPyun YongHyeon 		uint32_t ip_off, poff;
1455c21e84e4SPyun YongHyeon 
1456c21e84e4SPyun YongHyeon 		if (M_WRITABLE(*m_head) == 0) {
1457c21e84e4SPyun YongHyeon 			/* Get a writable copy. */
1458c6499eccSGleb Smirnoff 			m = m_dup(*m_head, M_NOWAIT);
1459c21e84e4SPyun YongHyeon 			m_freem(*m_head);
1460c21e84e4SPyun YongHyeon 			if (m == NULL) {
1461c21e84e4SPyun YongHyeon 				*m_head = NULL;
1462c21e84e4SPyun YongHyeon 				return (ENOBUFS);
1463c21e84e4SPyun YongHyeon 			}
1464c21e84e4SPyun YongHyeon 			*m_head = m;
1465c21e84e4SPyun YongHyeon 		}
1466c21e84e4SPyun YongHyeon 		ip_off = sizeof(struct ether_header);
1467c21e84e4SPyun YongHyeon 		m = m_pullup(*m_head, ip_off);
1468c21e84e4SPyun YongHyeon 		if (m == NULL) {
1469c21e84e4SPyun YongHyeon 			*m_head = NULL;
1470c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1471c21e84e4SPyun YongHyeon 		}
1472c21e84e4SPyun YongHyeon 		eh = mtod(m, struct ether_header *);
1473c21e84e4SPyun YongHyeon 		/* Check the existence of VLAN tag. */
1474c21e84e4SPyun YongHyeon 		if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
1475c21e84e4SPyun YongHyeon 			ip_off = sizeof(struct ether_vlan_header);
1476c21e84e4SPyun YongHyeon 			m = m_pullup(m, ip_off);
1477c21e84e4SPyun YongHyeon 			if (m == NULL) {
1478c21e84e4SPyun YongHyeon 				*m_head = NULL;
1479c21e84e4SPyun YongHyeon 				return (ENOBUFS);
1480c21e84e4SPyun YongHyeon 			}
1481c21e84e4SPyun YongHyeon 		}
1482c21e84e4SPyun YongHyeon 		m = m_pullup(m, ip_off + sizeof(struct ip));
1483c21e84e4SPyun YongHyeon 		if (m == NULL) {
1484c21e84e4SPyun YongHyeon 			*m_head = NULL;
1485c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1486c21e84e4SPyun YongHyeon 		}
1487c21e84e4SPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
1488c21e84e4SPyun YongHyeon 		poff = ip_off + (ip->ip_hl << 2);
1489c21e84e4SPyun YongHyeon 		m = m_pullup(m, poff + sizeof(struct tcphdr));
1490c21e84e4SPyun YongHyeon 		if (m == NULL) {
1491c21e84e4SPyun YongHyeon 			*m_head = NULL;
1492c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1493c21e84e4SPyun YongHyeon 		}
1494c21e84e4SPyun YongHyeon 		tcp = (struct tcphdr *)(mtod(m, char *) + poff);
1495cbecedb2SPyun YongHyeon 		m = m_pullup(m, poff + (tcp->th_off << 2));
1496c21e84e4SPyun YongHyeon 		if (m == NULL) {
1497c21e84e4SPyun YongHyeon 			*m_head = NULL;
1498c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1499c21e84e4SPyun YongHyeon 		}
1500c21e84e4SPyun YongHyeon 
1501c21e84e4SPyun YongHyeon 		/*
1502c21e84e4SPyun YongHyeon 		 * Since 82550/82551 doesn't modify IP length and pseudo
1503c21e84e4SPyun YongHyeon 		 * checksum in the first frame driver should compute it.
1504c21e84e4SPyun YongHyeon 		 */
150596486faaSPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
150696486faaSPyun YongHyeon 		tcp = (struct tcphdr *)(mtod(m, char *) + poff);
1507c21e84e4SPyun YongHyeon 		ip->ip_sum = 0;
15080685c824SPyun YongHyeon 		ip->ip_len = htons(m->m_pkthdr.tso_segsz + (ip->ip_hl << 2) +
15090685c824SPyun YongHyeon 		    (tcp->th_off << 2));
1510c21e84e4SPyun YongHyeon 		tcp->th_sum = in_pseudo(ip->ip_src.s_addr, ip->ip_dst.s_addr,
1511c21e84e4SPyun YongHyeon 		    htons(IPPROTO_TCP + (tcp->th_off << 2) +
1512c21e84e4SPyun YongHyeon 		    m->m_pkthdr.tso_segsz));
1513c21e84e4SPyun YongHyeon 		/* Compute total TCP payload. */
1514c21e84e4SPyun YongHyeon 		tcp_payload = m->m_pkthdr.len - ip_off - (ip->ip_hl << 2);
1515c21e84e4SPyun YongHyeon 		tcp_payload -= tcp->th_off << 2;
1516c21e84e4SPyun YongHyeon 		*m_head = m;
15176da6d0a9SPyun YongHyeon 	} else if (m->m_pkthdr.csum_flags & FXP_CSUM_FEATURES) {
15186da6d0a9SPyun YongHyeon 		/*
15196da6d0a9SPyun YongHyeon 		 * Deal with TCP/IP checksum offload. Note that
15206da6d0a9SPyun YongHyeon 		 * in order for TCP checksum offload to work,
15216da6d0a9SPyun YongHyeon 		 * the pseudo header checksum must have already
15226da6d0a9SPyun YongHyeon 		 * been computed and stored in the checksum field
15236da6d0a9SPyun YongHyeon 		 * in the TCP header. The stack should have
15246da6d0a9SPyun YongHyeon 		 * already done this for us.
15256da6d0a9SPyun YongHyeon 		 */
15266da6d0a9SPyun YongHyeon 		txp->tx_cb->ipcb_ip_schedule = FXP_IPCB_TCPUDP_CHECKSUM_ENABLE;
15276da6d0a9SPyun YongHyeon 		if (m->m_pkthdr.csum_flags & CSUM_TCP)
15286da6d0a9SPyun YongHyeon 			txp->tx_cb->ipcb_ip_schedule |= FXP_IPCB_TCP_PACKET;
15296da6d0a9SPyun YongHyeon 
15306da6d0a9SPyun YongHyeon #ifdef FXP_IP_CSUM_WAR
15316da6d0a9SPyun YongHyeon 		/*
15326da6d0a9SPyun YongHyeon 		 * XXX The 82550 chip appears to have trouble
15336da6d0a9SPyun YongHyeon 		 * dealing with IP header checksums in very small
15346da6d0a9SPyun YongHyeon 		 * datagrams, namely fragments from 1 to 3 bytes
15356da6d0a9SPyun YongHyeon 		 * in size. For example, say you want to transmit
15366da6d0a9SPyun YongHyeon 		 * a UDP packet of 1473 bytes. The packet will be
15376da6d0a9SPyun YongHyeon 		 * fragmented over two IP datagrams, the latter
15386da6d0a9SPyun YongHyeon 		 * containing only one byte of data. The 82550 will
15396da6d0a9SPyun YongHyeon 		 * botch the header checksum on the 1-byte fragment.
15406da6d0a9SPyun YongHyeon 		 * As long as the datagram contains 4 or more bytes
15416da6d0a9SPyun YongHyeon 		 * of data, you're ok.
15426da6d0a9SPyun YongHyeon 		 *
15436da6d0a9SPyun YongHyeon                  * The following code attempts to work around this
15446da6d0a9SPyun YongHyeon 		 * problem: if the datagram is less than 38 bytes
15456da6d0a9SPyun YongHyeon 		 * in size (14 bytes ether header, 20 bytes IP header,
15466da6d0a9SPyun YongHyeon 		 * plus 4 bytes of data), we punt and compute the IP
15476da6d0a9SPyun YongHyeon 		 * header checksum by hand. This workaround doesn't
15486da6d0a9SPyun YongHyeon 		 * work very well, however, since it can be fooled
15496da6d0a9SPyun YongHyeon 		 * by things like VLAN tags and IP options that make
15506da6d0a9SPyun YongHyeon 		 * the header sizes/offsets vary.
15516da6d0a9SPyun YongHyeon 		 */
15526da6d0a9SPyun YongHyeon 
15536da6d0a9SPyun YongHyeon 		if (m->m_pkthdr.csum_flags & CSUM_IP) {
15546da6d0a9SPyun YongHyeon 			if (m->m_pkthdr.len < 38) {
15556da6d0a9SPyun YongHyeon 				struct ip *ip;
15566da6d0a9SPyun YongHyeon 				m->m_data += ETHER_HDR_LEN;
15576da6d0a9SPyun YongHyeon 				ip = mtod(m, struct ip *);
15586da6d0a9SPyun YongHyeon 				ip->ip_sum = in_cksum(m, ip->ip_hl << 2);
15596da6d0a9SPyun YongHyeon 				m->m_data -= ETHER_HDR_LEN;
15606da6d0a9SPyun YongHyeon 				m->m_pkthdr.csum_flags &= ~CSUM_IP;
15616da6d0a9SPyun YongHyeon 			} else {
15626da6d0a9SPyun YongHyeon 				txp->tx_cb->ipcb_ip_activation_high =
15636da6d0a9SPyun YongHyeon 				    FXP_IPCB_HARDWAREPARSING_ENABLE;
15646da6d0a9SPyun YongHyeon 				txp->tx_cb->ipcb_ip_schedule |=
15656da6d0a9SPyun YongHyeon 				    FXP_IPCB_IP_CHECKSUM_ENABLE;
15666da6d0a9SPyun YongHyeon 			}
15676da6d0a9SPyun YongHyeon 		}
15686da6d0a9SPyun YongHyeon #endif
1569c21e84e4SPyun YongHyeon 	}
1570c21e84e4SPyun YongHyeon 
1571a2057a72SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->fxp_txmtag, txp->tx_map, *m_head,
15724e53f837SPyun YongHyeon 	    segs, &nseg, 0);
15734e53f837SPyun YongHyeon 	if (error == EFBIG) {
1574c6499eccSGleb Smirnoff 		m = m_collapse(*m_head, M_NOWAIT, sc->maxtxseg);
15754e53f837SPyun YongHyeon 		if (m == NULL) {
15764e53f837SPyun YongHyeon 			m_freem(*m_head);
15774e53f837SPyun YongHyeon 			*m_head = NULL;
15784e53f837SPyun YongHyeon 			return (ENOMEM);
15791104779bSMike Silbersack 		}
15804e53f837SPyun YongHyeon 		*m_head = m;
1581a2057a72SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->fxp_txmtag, txp->tx_map,
15824e53f837SPyun YongHyeon 		    *m_head, segs, &nseg, 0);
15834e53f837SPyun YongHyeon 		if (error != 0) {
15844e53f837SPyun YongHyeon 			m_freem(*m_head);
15854e53f837SPyun YongHyeon 			*m_head = NULL;
15864e53f837SPyun YongHyeon 			return (ENOMEM);
15874e53f837SPyun YongHyeon 		}
15884e53f837SPyun YongHyeon 	} else if (error != 0)
15894e53f837SPyun YongHyeon 		return (error);
15904e53f837SPyun YongHyeon 	if (nseg == 0) {
15914e53f837SPyun YongHyeon 		m_freem(*m_head);
15924e53f837SPyun YongHyeon 		*m_head = NULL;
15934e53f837SPyun YongHyeon 		return (EIO);
159423a0ed7cSDavid Greenman 	}
159523a0ed7cSDavid Greenman 
159640c20505SMaxime Henrion 	KASSERT(nseg <= sc->maxtxseg, ("too many DMA segments"));
1597a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map, BUS_DMASYNC_PREWRITE);
1598b2badf02SMaxime Henrion 
159940c20505SMaxime Henrion 	cbp = txp->tx_cb;
160040c20505SMaxime Henrion 	for (i = 0; i < nseg; i++) {
160140c20505SMaxime Henrion 		/*
160240c20505SMaxime Henrion 		 * If this is an 82550/82551, then we're using extended
160340c20505SMaxime Henrion 		 * TxCBs _and_ we're using checksum offload. This means
160440c20505SMaxime Henrion 		 * that the TxCB is really an IPCB. One major difference
160540c20505SMaxime Henrion 		 * between the two is that with plain extended TxCBs,
160640c20505SMaxime Henrion 		 * the bottom half of the TxCB contains two entries from
160740c20505SMaxime Henrion 		 * the TBD array, whereas IPCBs contain just one entry:
160840c20505SMaxime Henrion 		 * one entry (8 bytes) has been sacrificed for the TCP/IP
160940c20505SMaxime Henrion 		 * checksum offload control bits. So to make things work
161040c20505SMaxime Henrion 		 * right, we have to start filling in the TBD array
161140c20505SMaxime Henrion 		 * starting from a different place depending on whether
161240c20505SMaxime Henrion 		 * the chip is an 82550/82551 or not.
161340c20505SMaxime Henrion 		 */
161440c20505SMaxime Henrion 		if (sc->flags & FXP_FLAG_EXT_RFA) {
161568f4ab9aSPyun YongHyeon 			cbp->tbd[i + 1].tb_addr = htole32(segs[i].ds_addr);
161668f4ab9aSPyun YongHyeon 			cbp->tbd[i + 1].tb_size = htole32(segs[i].ds_len);
161740c20505SMaxime Henrion 		} else {
161840c20505SMaxime Henrion 			cbp->tbd[i].tb_addr = htole32(segs[i].ds_addr);
161940c20505SMaxime Henrion 			cbp->tbd[i].tb_size = htole32(segs[i].ds_len);
162040c20505SMaxime Henrion 		}
162140c20505SMaxime Henrion 	}
1622c21e84e4SPyun YongHyeon 	if (sc->flags & FXP_FLAG_EXT_RFA) {
1623c21e84e4SPyun YongHyeon 		/* Configure dynamic TBD for 82550/82551. */
1624c21e84e4SPyun YongHyeon 		cbp->tbd_number = 0xFF;
162568f4ab9aSPyun YongHyeon 		cbp->tbd[nseg].tb_size |= htole32(0x8000);
1626c21e84e4SPyun YongHyeon 	} else
162740c20505SMaxime Henrion 		cbp->tbd_number = nseg;
1628c21e84e4SPyun YongHyeon 	/* Configure TSO. */
1629c21e84e4SPyun YongHyeon 	if (m->m_pkthdr.csum_flags & CSUM_TSO) {
16300e4a3d93SMark Johnston 		cbp->tbdtso.tb_size = htole32(m->m_pkthdr.tso_segsz << 16);
163168f4ab9aSPyun YongHyeon 		cbp->tbd[1].tb_size |= htole32(tcp_payload << 16);
1632c21e84e4SPyun YongHyeon 		cbp->ipcb_ip_schedule |= FXP_IPCB_LARGESEND_ENABLE |
1633c21e84e4SPyun YongHyeon 		    FXP_IPCB_IP_CHECKSUM_ENABLE |
1634c21e84e4SPyun YongHyeon 		    FXP_IPCB_TCP_PACKET |
1635c21e84e4SPyun YongHyeon 		    FXP_IPCB_TCPUDP_CHECKSUM_ENABLE;
1636c21e84e4SPyun YongHyeon 	}
1637bd4fa9d9SPyun YongHyeon 	/* Configure VLAN hardware tag insertion. */
1638bd4fa9d9SPyun YongHyeon 	if ((m->m_flags & M_VLANTAG) != 0) {
1639bd4fa9d9SPyun YongHyeon 		cbp->ipcb_vlan_id = htons(m->m_pkthdr.ether_vtag);
1640bd4fa9d9SPyun YongHyeon 		txp->tx_cb->ipcb_ip_activation_high |=
1641bd4fa9d9SPyun YongHyeon 		    FXP_IPCB_INSERTVLAN_ENABLE;
1642bd4fa9d9SPyun YongHyeon 	}
164340c20505SMaxime Henrion 
16444e53f837SPyun YongHyeon 	txp->tx_mbuf = m;
1645b2badf02SMaxime Henrion 	txp->tx_cb->cb_status = 0;
1646b2badf02SMaxime Henrion 	txp->tx_cb->byte_count = 0;
16474e53f837SPyun YongHyeon 	if (sc->tx_queued != FXP_CXINT_THRESH - 1)
1648b2badf02SMaxime Henrion 		txp->tx_cb->cb_command =
164983e6547dSMaxime Henrion 		    htole16(sc->tx_cmd | FXP_CB_COMMAND_SF |
165083e6547dSMaxime Henrion 		    FXP_CB_COMMAND_S);
16514e53f837SPyun YongHyeon 	else
1652b2badf02SMaxime Henrion 		txp->tx_cb->cb_command =
165383e6547dSMaxime Henrion 		    htole16(sc->tx_cmd | FXP_CB_COMMAND_SF |
165483e6547dSMaxime Henrion 		    FXP_CB_COMMAND_S | FXP_CB_COMMAND_I);
1655c21e84e4SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) == 0)
1656b2badf02SMaxime Henrion 		txp->tx_cb->tx_threshold = tx_threshold;
1657a17c678eSDavid Greenman 
1658a17c678eSDavid Greenman 	/*
1659483b9871SDavid Greenman 	 * Advance the end of list forward.
1660a17c678eSDavid Greenman 	 */
166140c20505SMaxime Henrion 	sc->fxp_desc.tx_last->tx_cb->cb_command &= htole16(~FXP_CB_COMMAND_S);
1662b2badf02SMaxime Henrion 	sc->fxp_desc.tx_last = txp;
1663a17c678eSDavid Greenman 
1664a17c678eSDavid Greenman 	/*
16651cd443acSDavid Greenman 	 * Advance the beginning of the list forward if there are
1666b2badf02SMaxime Henrion 	 * no other packets queued (when nothing is queued, tx_first
1667483b9871SDavid Greenman 	 * sits on the last TxCB that was sent out).
1668a17c678eSDavid Greenman 	 */
16691cd443acSDavid Greenman 	if (sc->tx_queued == 0)
1670b2badf02SMaxime Henrion 		sc->fxp_desc.tx_first = txp;
1671a17c678eSDavid Greenman 
16721cd443acSDavid Greenman 	sc->tx_queued++;
16731cd443acSDavid Greenman 
167440c20505SMaxime Henrion 	return (0);
1675a17c678eSDavid Greenman }
1676a17c678eSDavid Greenman 
1677e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
1678bd071d4dSGleb Smirnoff static poll_handler_t fxp_poll;
1679e4fc250cSLuigi Rizzo 
16801abcdbd1SAttilio Rao static int
168141eb5ac3SMarcel Moolenaar fxp_poll(if_t ifp, enum poll_cmd cmd, int count)
1682e4fc250cSLuigi Rizzo {
168341eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
168474d1ed23SMaxime Henrion 	uint8_t statack;
16851abcdbd1SAttilio Rao 	int rx_npkts = 0;
1686e4fc250cSLuigi Rizzo 
16874953bccaSNate Lawson 	FXP_LOCK(sc);
168841eb5ac3SMarcel Moolenaar 	if (!(if_getdrvflags(ifp) & IFF_DRV_RUNNING)) {
16894953bccaSNate Lawson 		FXP_UNLOCK(sc);
16901abcdbd1SAttilio Rao 		return (rx_npkts);
1691e4fc250cSLuigi Rizzo 	}
169240929967SGleb Smirnoff 
1693e4fc250cSLuigi Rizzo 	statack = FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA |
1694e4fc250cSLuigi Rizzo 	    FXP_SCB_STATACK_FR;
1695e4fc250cSLuigi Rizzo 	if (cmd == POLL_AND_CHECK_STATUS) {
169674d1ed23SMaxime Henrion 		uint8_t tmp;
16976481f301SPeter Wemm 
1698e4fc250cSLuigi Rizzo 		tmp = CSR_READ_1(sc, FXP_CSR_SCB_STATACK);
16994953bccaSNate Lawson 		if (tmp == 0xff || tmp == 0) {
17004953bccaSNate Lawson 			FXP_UNLOCK(sc);
17011abcdbd1SAttilio Rao 			return (rx_npkts); /* nothing to do */
17024953bccaSNate Lawson 		}
1703e4fc250cSLuigi Rizzo 		tmp &= ~statack;
1704e4fc250cSLuigi Rizzo 		/* ack what we can */
1705e4fc250cSLuigi Rizzo 		if (tmp != 0)
1706e4fc250cSLuigi Rizzo 			CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, tmp);
1707e4fc250cSLuigi Rizzo 		statack |= tmp;
1708e4fc250cSLuigi Rizzo 	}
17091abcdbd1SAttilio Rao 	rx_npkts = fxp_intr_body(sc, ifp, statack, count);
17104953bccaSNate Lawson 	FXP_UNLOCK(sc);
17111abcdbd1SAttilio Rao 	return (rx_npkts);
1712e4fc250cSLuigi Rizzo }
1713e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */
1714e4fc250cSLuigi Rizzo 
1715a17c678eSDavid Greenman /*
17169c7d2607SDavid Greenman  * Process interface interrupts.
1717a17c678eSDavid Greenman  */
171894927790SDavid Greenman static void
1719f7788e8eSJonathan Lemon fxp_intr(void *xsc)
1720a17c678eSDavid Greenman {
1721f7788e8eSJonathan Lemon 	struct fxp_softc *sc = xsc;
172241eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
172374d1ed23SMaxime Henrion 	uint8_t statack;
17240f4dc94cSChuck Paterson 
17254953bccaSNate Lawson 	FXP_LOCK(sc);
1726704d1965SWarner Losh 	if (sc->suspended) {
1727704d1965SWarner Losh 		FXP_UNLOCK(sc);
1728704d1965SWarner Losh 		return;
1729704d1965SWarner Losh 	}
1730704d1965SWarner Losh 
1731e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
173241eb5ac3SMarcel Moolenaar 	if (if_getcapenable(ifp) & IFCAP_POLLING) {
17334953bccaSNate Lawson 		FXP_UNLOCK(sc);
1734e4fc250cSLuigi Rizzo 		return;
17354953bccaSNate Lawson 	}
1736e4fc250cSLuigi Rizzo #endif
1737b184b38eSDavid Greenman 	while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) {
1738a17c678eSDavid Greenman 		/*
173911457bbfSJonathan Lemon 		 * It should not be possible to have all bits set; the
174011457bbfSJonathan Lemon 		 * FXP_SCB_INTR_SWI bit always returns 0 on a read.  If
174111457bbfSJonathan Lemon 		 * all bits are set, this may indicate that the card has
174211457bbfSJonathan Lemon 		 * been physically ejected, so ignore it.
174311457bbfSJonathan Lemon 		 */
17444953bccaSNate Lawson 		if (statack == 0xff) {
17454953bccaSNate Lawson 			FXP_UNLOCK(sc);
174611457bbfSJonathan Lemon 			return;
17474953bccaSNate Lawson 		}
174811457bbfSJonathan Lemon 
174911457bbfSJonathan Lemon 		/*
1750a17c678eSDavid Greenman 		 * First ACK all the interrupts in this pass.
1751a17c678eSDavid Greenman 		 */
1752ba8c6fd5SDavid Greenman 		CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
175341eb5ac3SMarcel Moolenaar 		if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0)
17544953bccaSNate Lawson 			fxp_intr_body(sc, ifp, statack, -1);
1755e4fc250cSLuigi Rizzo 	}
17564953bccaSNate Lawson 	FXP_UNLOCK(sc);
1757e4fc250cSLuigi Rizzo }
1758e4fc250cSLuigi Rizzo 
1759e4fc250cSLuigi Rizzo static void
1760b2badf02SMaxime Henrion fxp_txeof(struct fxp_softc *sc)
1761b2badf02SMaxime Henrion {
176241eb5ac3SMarcel Moolenaar 	if_t ifp;
1763b2badf02SMaxime Henrion 	struct fxp_tx *txp;
1764b2badf02SMaxime Henrion 
17654e53f837SPyun YongHyeon 	ifp = sc->ifp;
1766a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
1767a2057a72SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1768b2badf02SMaxime Henrion 	for (txp = sc->fxp_desc.tx_first; sc->tx_queued &&
176983e6547dSMaxime Henrion 	    (le16toh(txp->tx_cb->cb_status) & FXP_CB_STATUS_C) != 0;
1770b2badf02SMaxime Henrion 	    txp = txp->tx_next) {
1771b2badf02SMaxime Henrion 		if (txp->tx_mbuf != NULL) {
1772a2057a72SPyun YongHyeon 			bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map,
1773b2badf02SMaxime Henrion 			    BUS_DMASYNC_POSTWRITE);
1774a2057a72SPyun YongHyeon 			bus_dmamap_unload(sc->fxp_txmtag, txp->tx_map);
1775b2badf02SMaxime Henrion 			m_freem(txp->tx_mbuf);
1776b2badf02SMaxime Henrion 			txp->tx_mbuf = NULL;
1777b2badf02SMaxime Henrion 			/* clear this to reset csum offload bits */
1778b2badf02SMaxime Henrion 			txp->tx_cb->tbd[0].tb_addr = 0;
1779b2badf02SMaxime Henrion 		}
1780b2badf02SMaxime Henrion 		sc->tx_queued--;
178141eb5ac3SMarcel Moolenaar 		if_setdrvflagbits(ifp, 0, IFF_DRV_OACTIVE);
1782b2badf02SMaxime Henrion 	}
1783b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = txp;
1784a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
1785a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
17866b24912cSPyun YongHyeon 	if (sc->tx_queued == 0)
178725935344SPyun YongHyeon 		sc->watchdog_timer = 0;
1788b2badf02SMaxime Henrion }
1789b2badf02SMaxime Henrion 
1790b2badf02SMaxime Henrion static void
179141eb5ac3SMarcel Moolenaar fxp_rxcsum(struct fxp_softc *sc, if_t ifp, struct mbuf *m,
1792f13075afSPyun YongHyeon     uint16_t status, int pos)
1793f13075afSPyun YongHyeon {
1794f13075afSPyun YongHyeon 	struct ether_header *eh;
1795f13075afSPyun YongHyeon 	struct ip *ip;
1796f13075afSPyun YongHyeon 	struct udphdr *uh;
1797f13075afSPyun YongHyeon 	int32_t hlen, len, pktlen, temp32;
1798f13075afSPyun YongHyeon 	uint16_t csum, *opts;
1799f13075afSPyun YongHyeon 
1800f13075afSPyun YongHyeon 	if ((sc->flags & FXP_FLAG_82559_RXCSUM) == 0) {
1801f13075afSPyun YongHyeon 		if ((status & FXP_RFA_STATUS_PARSE) != 0) {
1802f13075afSPyun YongHyeon 			if (status & FXP_RFDX_CS_IP_CSUM_BIT_VALID)
1803f13075afSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
1804f13075afSPyun YongHyeon 			if (status & FXP_RFDX_CS_IP_CSUM_VALID)
1805f13075afSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
1806f13075afSPyun YongHyeon 			if ((status & FXP_RFDX_CS_TCPUDP_CSUM_BIT_VALID) &&
1807f13075afSPyun YongHyeon 			    (status & FXP_RFDX_CS_TCPUDP_CSUM_VALID)) {
1808f13075afSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_DATA_VALID |
1809f13075afSPyun YongHyeon 				    CSUM_PSEUDO_HDR;
1810f13075afSPyun YongHyeon 				m->m_pkthdr.csum_data = 0xffff;
1811f13075afSPyun YongHyeon 			}
1812f13075afSPyun YongHyeon 		}
1813f13075afSPyun YongHyeon 		return;
1814f13075afSPyun YongHyeon 	}
1815f13075afSPyun YongHyeon 
1816f13075afSPyun YongHyeon 	pktlen = m->m_pkthdr.len;
1817f13075afSPyun YongHyeon 	if (pktlen < sizeof(struct ether_header) + sizeof(struct ip))
1818f13075afSPyun YongHyeon 		return;
1819f13075afSPyun YongHyeon 	eh = mtod(m, struct ether_header *);
1820f13075afSPyun YongHyeon 	if (eh->ether_type != htons(ETHERTYPE_IP))
1821f13075afSPyun YongHyeon 		return;
1822f13075afSPyun YongHyeon 	ip = (struct ip *)(eh + 1);
1823f13075afSPyun YongHyeon 	if (ip->ip_v != IPVERSION)
1824f13075afSPyun YongHyeon 		return;
1825f13075afSPyun YongHyeon 
1826f13075afSPyun YongHyeon 	hlen = ip->ip_hl << 2;
1827f13075afSPyun YongHyeon 	pktlen -= sizeof(struct ether_header);
1828f13075afSPyun YongHyeon 	if (hlen < sizeof(struct ip))
1829f13075afSPyun YongHyeon 		return;
1830f13075afSPyun YongHyeon 	if (ntohs(ip->ip_len) < hlen)
1831f13075afSPyun YongHyeon 		return;
1832f13075afSPyun YongHyeon 	if (ntohs(ip->ip_len) != pktlen)
1833f13075afSPyun YongHyeon 		return;
1834f13075afSPyun YongHyeon 	if (ip->ip_off & htons(IP_MF | IP_OFFMASK))
1835f13075afSPyun YongHyeon 		return;	/* can't handle fragmented packet */
1836f13075afSPyun YongHyeon 
1837f13075afSPyun YongHyeon 	switch (ip->ip_p) {
1838f13075afSPyun YongHyeon 	case IPPROTO_TCP:
1839f13075afSPyun YongHyeon 		if (pktlen < (hlen + sizeof(struct tcphdr)))
1840f13075afSPyun YongHyeon 			return;
1841f13075afSPyun YongHyeon 		break;
1842f13075afSPyun YongHyeon 	case IPPROTO_UDP:
1843f13075afSPyun YongHyeon 		if (pktlen < (hlen + sizeof(struct udphdr)))
1844f13075afSPyun YongHyeon 			return;
1845f13075afSPyun YongHyeon 		uh = (struct udphdr *)((caddr_t)ip + hlen);
1846f13075afSPyun YongHyeon 		if (uh->uh_sum == 0)
1847f13075afSPyun YongHyeon 			return; /* no checksum */
1848f13075afSPyun YongHyeon 		break;
1849f13075afSPyun YongHyeon 	default:
1850f13075afSPyun YongHyeon 		return;
1851f13075afSPyun YongHyeon 	}
1852f13075afSPyun YongHyeon 	/* Extract computed checksum. */
1853f13075afSPyun YongHyeon 	csum = be16dec(mtod(m, char *) + pos);
1854f13075afSPyun YongHyeon 	/* checksum fixup for IP options */
1855f13075afSPyun YongHyeon 	len = hlen - sizeof(struct ip);
1856f13075afSPyun YongHyeon 	if (len > 0) {
1857f13075afSPyun YongHyeon 		opts = (uint16_t *)(ip + 1);
1858f13075afSPyun YongHyeon 		for (; len > 0; len -= sizeof(uint16_t), opts++) {
1859f13075afSPyun YongHyeon 			temp32 = csum - *opts;
1860f13075afSPyun YongHyeon 			temp32 = (temp32 >> 16) + (temp32 & 65535);
1861f13075afSPyun YongHyeon 			csum = temp32 & 65535;
1862f13075afSPyun YongHyeon 		}
1863f13075afSPyun YongHyeon 	}
1864f13075afSPyun YongHyeon 	m->m_pkthdr.csum_flags |= CSUM_DATA_VALID;
1865f13075afSPyun YongHyeon 	m->m_pkthdr.csum_data = csum;
1866f13075afSPyun YongHyeon }
1867f13075afSPyun YongHyeon 
18681abcdbd1SAttilio Rao static int
186941eb5ac3SMarcel Moolenaar fxp_intr_body(struct fxp_softc *sc, if_t ifp, uint8_t statack,
18704953bccaSNate Lawson     int count)
1871e4fc250cSLuigi Rizzo {
18722b5989e9SLuigi Rizzo 	struct mbuf *m;
1873b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
18742b5989e9SLuigi Rizzo 	struct fxp_rfa *rfa;
18752b5989e9SLuigi Rizzo 	int rnr = (statack & FXP_SCB_STATACK_RNR) ? 1 : 0;
18761abcdbd1SAttilio Rao 	int rx_npkts;
187760bb79ebSPyun YongHyeon 	uint16_t status;
18782b5989e9SLuigi Rizzo 
18791abcdbd1SAttilio Rao 	rx_npkts = 0;
188067fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
18811abcdbd1SAttilio Rao 
18822b5989e9SLuigi Rizzo 	if (rnr)
18830f1db1d6SMaxime Henrion 		sc->rnr++;
1884947e3815SIan Dowse #ifdef DEVICE_POLLING
1885947e3815SIan Dowse 	/* Pick up a deferred RNR condition if `count' ran out last time. */
1886947e3815SIan Dowse 	if (sc->flags & FXP_FLAG_DEFERRED_RNR) {
1887947e3815SIan Dowse 		sc->flags &= ~FXP_FLAG_DEFERRED_RNR;
1888947e3815SIan Dowse 		rnr = 1;
1889947e3815SIan Dowse 	}
1890947e3815SIan Dowse #endif
1891a17c678eSDavid Greenman 
1892a17c678eSDavid Greenman 	/*
18933114fdb4SDavid Greenman 	 * Free any finished transmit mbuf chains.
189406936301SBill Paul 	 *
189506936301SBill Paul 	 * Handle the CNA event likt a CXTNO event. It used to
189606936301SBill Paul 	 * be that this event (control unit not ready) was not
189706936301SBill Paul 	 * encountered, but it is now with the SMPng modifications.
189806936301SBill Paul 	 * The exact sequence of events that occur when the interface
189906936301SBill Paul 	 * is brought up are different now, and if this event
190006936301SBill Paul 	 * goes unhandled, the configuration/rxfilter setup sequence
190106936301SBill Paul 	 * can stall for several seconds. The result is that no
190206936301SBill Paul 	 * packets go out onto the wire for about 5 to 10 seconds
190306936301SBill Paul 	 * after the interface is ifconfig'ed for the first time.
19043114fdb4SDavid Greenman 	 */
19054e53f837SPyun YongHyeon 	if (statack & (FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA))
1906b2badf02SMaxime Henrion 		fxp_txeof(sc);
19073114fdb4SDavid Greenman 
19083114fdb4SDavid Greenman 	/*
19093114fdb4SDavid Greenman 	 * Try to start more packets transmitting.
19103114fdb4SDavid Greenman 	 */
191141eb5ac3SMarcel Moolenaar 	if (!if_sendq_empty(ifp))
19124953bccaSNate Lawson 		fxp_start_body(ifp);
19132b5989e9SLuigi Rizzo 
19142b5989e9SLuigi Rizzo 	/*
19152b5989e9SLuigi Rizzo 	 * Just return if nothing happened on the receive side.
19162b5989e9SLuigi Rizzo 	 */
1917947e3815SIan Dowse 	if (!rnr && (statack & FXP_SCB_STATACK_FR) == 0)
19181abcdbd1SAttilio Rao 		return (rx_npkts);
19192b5989e9SLuigi Rizzo 
19203114fdb4SDavid Greenman 	/*
1921a17c678eSDavid Greenman 	 * Process receiver interrupts. If a no-resource (RNR)
1922a17c678eSDavid Greenman 	 * condition exists, get whatever packets we can and
1923a17c678eSDavid Greenman 	 * re-start the receiver.
1924947e3815SIan Dowse 	 *
19252b5989e9SLuigi Rizzo 	 * When using polling, we do not process the list to completion,
19262b5989e9SLuigi Rizzo 	 * so when we get an RNR interrupt we must defer the restart
19272b5989e9SLuigi Rizzo 	 * until we hit the last buffer with the C bit set.
19282b5989e9SLuigi Rizzo 	 * If we run out of cycles and rfa_headm has the C bit set,
1929947e3815SIan Dowse 	 * record the pending RNR in the FXP_FLAG_DEFERRED_RNR flag so
1930947e3815SIan Dowse 	 * that the info will be used in the subsequent polling cycle.
1931a17c678eSDavid Greenman 	 */
19322b5989e9SLuigi Rizzo 	for (;;) {
1933b2badf02SMaxime Henrion 		rxp = sc->fxp_desc.rx_head;
1934b2badf02SMaxime Henrion 		m = rxp->rx_mbuf;
1935ba8c6fd5SDavid Greenman 		rfa = (struct fxp_rfa *)(m->m_ext.ext_buf +
1936ba8c6fd5SDavid Greenman 		    RFA_ALIGNMENT_FUDGE);
1937a2057a72SPyun YongHyeon 		bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
19384812aef5SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1939a17c678eSDavid Greenman 
1940e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING /* loop at most count times if count >=0 */
1941947e3815SIan Dowse 		if (count >= 0 && count-- == 0) {
1942947e3815SIan Dowse 			if (rnr) {
1943947e3815SIan Dowse 				/* Defer RNR processing until the next time. */
1944947e3815SIan Dowse 				sc->flags |= FXP_FLAG_DEFERRED_RNR;
1945947e3815SIan Dowse 				rnr = 0;
1946947e3815SIan Dowse 			}
19472b5989e9SLuigi Rizzo 			break;
1948947e3815SIan Dowse 		}
19492b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */
19502b5989e9SLuigi Rizzo 
195160bb79ebSPyun YongHyeon 		status = le16toh(rfa->rfa_status);
195260bb79ebSPyun YongHyeon 		if ((status & FXP_RFA_STATUS_C) == 0)
19532b5989e9SLuigi Rizzo 			break;
19542b5989e9SLuigi Rizzo 
1955f7a5f737SPyun YongHyeon 		if ((status & FXP_RFA_STATUS_RNR) != 0)
1956f7a5f737SPyun YongHyeon 			rnr++;
1957dfe61cf1SDavid Greenman 		/*
1958b2badf02SMaxime Henrion 		 * Advance head forward.
1959dfe61cf1SDavid Greenman 		 */
1960b2badf02SMaxime Henrion 		sc->fxp_desc.rx_head = rxp->rx_next;
1961a17c678eSDavid Greenman 
1962dfe61cf1SDavid Greenman 		/*
1963ba8c6fd5SDavid Greenman 		 * Add a new buffer to the receive chain.
1964ba8c6fd5SDavid Greenman 		 * If this fails, the old buffer is recycled
1965ba8c6fd5SDavid Greenman 		 * instead.
1966dfe61cf1SDavid Greenman 		 */
196785050421SPyun YongHyeon 		if (fxp_new_rfabuf(sc, rxp) == 0) {
1968aed53495SDavid Greenman 			int total_len;
1969a17c678eSDavid Greenman 
1970e8c8b728SJonathan Lemon 			/*
19712b5989e9SLuigi Rizzo 			 * Fetch packet length (the top 2 bits of
19722b5989e9SLuigi Rizzo 			 * actual_size are flags set by the controller
19732b5989e9SLuigi Rizzo 			 * upon completion), and drop the packet in case
19742b5989e9SLuigi Rizzo 			 * of bogus length or CRC errors.
1975e8c8b728SJonathan Lemon 			 */
1976bafb64afSMaxime Henrion 			total_len = le16toh(rfa->actual_size) & 0x3fff;
1977f13075afSPyun YongHyeon 			if ((sc->flags & FXP_FLAG_82559_RXCSUM) != 0 &&
197841eb5ac3SMarcel Moolenaar 			    (if_getcapenable(ifp) & IFCAP_RXCSUM) != 0) {
1979f13075afSPyun YongHyeon 				/* Adjust for appended checksum bytes. */
1980f13075afSPyun YongHyeon 				total_len -= 2;
1981f13075afSPyun YongHyeon 			}
1982991ae908SPyun YongHyeon 			if (total_len < (int)sizeof(struct ether_header) ||
1983f7a5f737SPyun YongHyeon 			    total_len > (MCLBYTES - RFA_ALIGNMENT_FUDGE -
1984f7a5f737SPyun YongHyeon 			    sc->rfa_size) ||
1985f7a5f737SPyun YongHyeon 			    status & (FXP_RFA_STATUS_CRC |
1986991ae908SPyun YongHyeon 			    FXP_RFA_STATUS_ALIGN | FXP_RFA_STATUS_OVERRUN)) {
1987e8c8b728SJonathan Lemon 				m_freem(m);
1988f7a5f737SPyun YongHyeon 				fxp_add_rfabuf(sc, rxp);
19892b5989e9SLuigi Rizzo 				continue;
1990e8c8b728SJonathan Lemon 			}
1991920b58e8SBrooks Davis 
19922e2de7f2SArchie Cobbs 			m->m_pkthdr.len = m->m_len = total_len;
199341eb5ac3SMarcel Moolenaar 			if_setrcvif(m, ifp);
1994673d9191SSam Leffler 
1995f13075afSPyun YongHyeon                         /* Do IP checksum checking. */
199641eb5ac3SMarcel Moolenaar 			if ((if_getcapenable(ifp) & IFCAP_RXCSUM) != 0)
1997f13075afSPyun YongHyeon 				fxp_rxcsum(sc, ifp, m, status, total_len);
199841eb5ac3SMarcel Moolenaar 			if ((if_getcapenable(ifp) & IFCAP_VLAN_HWTAGGING) != 0 &&
1999bd4fa9d9SPyun YongHyeon 			    (status & FXP_RFA_STATUS_VLAN) != 0) {
2000bd4fa9d9SPyun YongHyeon 				m->m_pkthdr.ether_vtag =
2001bd4fa9d9SPyun YongHyeon 				    ntohs(rfa->rfax_vlan_id);
2002bd4fa9d9SPyun YongHyeon 				m->m_flags |= M_VLANTAG;
2003bd4fa9d9SPyun YongHyeon 			}
200405fb8c3fSNate Lawson 			/*
200505fb8c3fSNate Lawson 			 * Drop locks before calling if_input() since it
200605fb8c3fSNate Lawson 			 * may re-enter fxp_start() in the netisr case.
200705fb8c3fSNate Lawson 			 * This would result in a lock reversal.  Better
200805fb8c3fSNate Lawson 			 * performance might be obtained by chaining all
200905fb8c3fSNate Lawson 			 * packets received, dropping the lock, and then
201005fb8c3fSNate Lawson 			 * calling if_input() on each one.
201105fb8c3fSNate Lawson 			 */
201205fb8c3fSNate Lawson 			FXP_UNLOCK(sc);
201341eb5ac3SMarcel Moolenaar 			if_input(ifp, m);
201405fb8c3fSNate Lawson 			FXP_LOCK(sc);
20151abcdbd1SAttilio Rao 			rx_npkts++;
201641eb5ac3SMarcel Moolenaar 			if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) == 0)
2017c109e385SPyun YongHyeon 				return (rx_npkts);
201885050421SPyun YongHyeon 		} else {
201985050421SPyun YongHyeon 			/* Reuse RFA and loaded DMA map. */
2020df360178SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1);
202185050421SPyun YongHyeon 			fxp_discard_rfabuf(sc, rxp);
2022a17c678eSDavid Greenman 		}
202385050421SPyun YongHyeon 		fxp_add_rfabuf(sc, rxp);
2024a17c678eSDavid Greenman 	}
20252b5989e9SLuigi Rizzo 	if (rnr) {
2026ba8c6fd5SDavid Greenman 		fxp_scb_wait(sc);
2027ba8c6fd5SDavid Greenman 		CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
2028b2badf02SMaxime Henrion 		    sc->fxp_desc.rx_head->rx_addr);
20292e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
2030a17c678eSDavid Greenman 	}
20311abcdbd1SAttilio Rao 	return (rx_npkts);
2032a17c678eSDavid Greenman }
2033a17c678eSDavid Greenman 
2034303b270bSEivind Eklund static void
20358da9c507SPyun YongHyeon fxp_update_stats(struct fxp_softc *sc)
2036a17c678eSDavid Greenman {
203741eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
2038a17c678eSDavid Greenman 	struct fxp_stats *sp = sc->fxp_stats;
20398da9c507SPyun YongHyeon 	struct fxp_hwstats *hsp;
20408da9c507SPyun YongHyeon 	uint32_t *status;
2041a17c678eSDavid Greenman 
20423212724cSJohn Baldwin 	FXP_LOCK_ASSERT(sc, MA_OWNED);
20438da9c507SPyun YongHyeon 
20448da9c507SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap,
20458da9c507SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
20468da9c507SPyun YongHyeon 	/* Update statistical counters. */
20478da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0)
20488da9c507SPyun YongHyeon 		status = &sp->completion_status;
20498da9c507SPyun YongHyeon 	else if (sc->revision >= FXP_REV_82558_A4)
20508da9c507SPyun YongHyeon 		status = (uint32_t *)&sp->tx_tco;
20518da9c507SPyun YongHyeon 	else
20528da9c507SPyun YongHyeon 		status = &sp->tx_pause;
20538da9c507SPyun YongHyeon 	if (*status == htole32(FXP_STATS_DR_COMPLETE)) {
20548da9c507SPyun YongHyeon 		hsp = &sc->fxp_hwstats;
20558da9c507SPyun YongHyeon 		hsp->tx_good += le32toh(sp->tx_good);
20568da9c507SPyun YongHyeon 		hsp->tx_maxcols += le32toh(sp->tx_maxcols);
20578da9c507SPyun YongHyeon 		hsp->tx_latecols += le32toh(sp->tx_latecols);
20588da9c507SPyun YongHyeon 		hsp->tx_underruns += le32toh(sp->tx_underruns);
20598da9c507SPyun YongHyeon 		hsp->tx_lostcrs += le32toh(sp->tx_lostcrs);
20608da9c507SPyun YongHyeon 		hsp->tx_deffered += le32toh(sp->tx_deffered);
20618da9c507SPyun YongHyeon 		hsp->tx_single_collisions += le32toh(sp->tx_single_collisions);
20628da9c507SPyun YongHyeon 		hsp->tx_multiple_collisions +=
20638da9c507SPyun YongHyeon 		    le32toh(sp->tx_multiple_collisions);
20648da9c507SPyun YongHyeon 		hsp->tx_total_collisions += le32toh(sp->tx_total_collisions);
20658da9c507SPyun YongHyeon 		hsp->rx_good += le32toh(sp->rx_good);
20668da9c507SPyun YongHyeon 		hsp->rx_crc_errors += le32toh(sp->rx_crc_errors);
20678da9c507SPyun YongHyeon 		hsp->rx_alignment_errors += le32toh(sp->rx_alignment_errors);
20688da9c507SPyun YongHyeon 		hsp->rx_rnr_errors += le32toh(sp->rx_rnr_errors);
20698da9c507SPyun YongHyeon 		hsp->rx_overrun_errors += le32toh(sp->rx_overrun_errors);
20708da9c507SPyun YongHyeon 		hsp->rx_cdt_errors += le32toh(sp->rx_cdt_errors);
20718da9c507SPyun YongHyeon 		hsp->rx_shortframes += le32toh(sp->rx_shortframes);
20728da9c507SPyun YongHyeon 		hsp->tx_pause += le32toh(sp->tx_pause);
20738da9c507SPyun YongHyeon 		hsp->rx_pause += le32toh(sp->rx_pause);
20748da9c507SPyun YongHyeon 		hsp->rx_controls += le32toh(sp->rx_controls);
20758da9c507SPyun YongHyeon 		hsp->tx_tco += le16toh(sp->tx_tco);
20768da9c507SPyun YongHyeon 		hsp->rx_tco += le16toh(sp->rx_tco);
20778da9c507SPyun YongHyeon 
2078df360178SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_OPACKETS, le32toh(sp->tx_good));
2079df360178SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_COLLISIONS,
2080df360178SGleb Smirnoff 		    le32toh(sp->tx_total_collisions));
2081397f9dfeSDavid Greenman 		if (sp->rx_good) {
2082df360178SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_IPACKETS,
2083df360178SGleb Smirnoff 			    le32toh(sp->rx_good));
2084397f9dfeSDavid Greenman 			sc->rx_idle_secs = 0;
208543d8b117SPyun YongHyeon 		} else if (sc->flags & FXP_FLAG_RXBUG) {
2086c8cc6fcaSDavid Greenman 			/*
2087c8cc6fcaSDavid Greenman 			 * Receiver's been idle for another second.
2088c8cc6fcaSDavid Greenman 			 */
2089397f9dfeSDavid Greenman 			sc->rx_idle_secs++;
2090397f9dfeSDavid Greenman 		}
2091df360178SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_IERRORS,
209283e6547dSMaxime Henrion 		    le32toh(sp->rx_crc_errors) +
209383e6547dSMaxime Henrion 		    le32toh(sp->rx_alignment_errors) +
209483e6547dSMaxime Henrion 		    le32toh(sp->rx_rnr_errors) +
209541eb5ac3SMarcel Moolenaar 		    le32toh(sp->rx_overrun_errors));
2096a17c678eSDavid Greenman 		/*
2097453130d9SPedro F. Giffuni 		 * If any transmit underruns occurred, bump up the transmit
2098f9be9005SDavid Greenman 		 * threshold by another 512 bytes (64 * 8).
2099f9be9005SDavid Greenman 		 */
2100f9be9005SDavid Greenman 		if (sp->tx_underruns) {
2101df360178SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_OERRORS,
2102df360178SGleb Smirnoff 			    le32toh(sp->tx_underruns));
2103f9be9005SDavid Greenman 			if (tx_threshold < 192)
2104f9be9005SDavid Greenman 				tx_threshold += 64;
2105f9be9005SDavid Greenman 		}
21068da9c507SPyun YongHyeon 		*status = 0;
21078da9c507SPyun YongHyeon 		bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap,
21088da9c507SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
21098da9c507SPyun YongHyeon 	}
21108da9c507SPyun YongHyeon }
21118da9c507SPyun YongHyeon 
21128da9c507SPyun YongHyeon /*
21138da9c507SPyun YongHyeon  * Update packet in/out/collision statistics. The i82557 doesn't
21148da9c507SPyun YongHyeon  * allow you to access these counters without doing a fairly
21158da9c507SPyun YongHyeon  * expensive DMA to get _all_ of the statistics it maintains, so
21168da9c507SPyun YongHyeon  * we do this operation here only once per second. The statistics
21178da9c507SPyun YongHyeon  * counters in the kernel are updated from the previous dump-stats
21188da9c507SPyun YongHyeon  * DMA and then a new dump-stats DMA is started. The on-chip
21198da9c507SPyun YongHyeon  * counters are zeroed when the DMA completes. If we can't start
21208da9c507SPyun YongHyeon  * the DMA immediately, we don't wait - we just prepare to read
21218da9c507SPyun YongHyeon  * them again next time.
21228da9c507SPyun YongHyeon  */
21238da9c507SPyun YongHyeon static void
21248da9c507SPyun YongHyeon fxp_tick(void *xsc)
21258da9c507SPyun YongHyeon {
21268da9c507SPyun YongHyeon 	struct fxp_softc *sc = xsc;
212741eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
21288da9c507SPyun YongHyeon 
21298da9c507SPyun YongHyeon 	FXP_LOCK_ASSERT(sc, MA_OWNED);
21308da9c507SPyun YongHyeon 
21318da9c507SPyun YongHyeon 	/* Update statistical counters. */
21328da9c507SPyun YongHyeon 	fxp_update_stats(sc);
21334953bccaSNate Lawson 
2134397f9dfeSDavid Greenman 	/*
2135c8cc6fcaSDavid Greenman 	 * Release any xmit buffers that have completed DMA. This isn't
2136c8cc6fcaSDavid Greenman 	 * strictly necessary to do here, but it's advantagous for mbufs
2137c8cc6fcaSDavid Greenman 	 * with external storage to be released in a timely manner rather
2138c8cc6fcaSDavid Greenman 	 * than being defered for a potentially long time. This limits
2139c8cc6fcaSDavid Greenman 	 * the delay to a maximum of one second.
2140c8cc6fcaSDavid Greenman 	 */
2141b2badf02SMaxime Henrion 	fxp_txeof(sc);
2142b2badf02SMaxime Henrion 
2143c8cc6fcaSDavid Greenman 	/*
2144397f9dfeSDavid Greenman 	 * If we haven't received any packets in FXP_MAC_RX_IDLE seconds,
2145397f9dfeSDavid Greenman 	 * then assume the receiver has locked up and attempt to clear
2146397f9dfeSDavid Greenman 	 * the condition by reprogramming the multicast filter. This is
2147397f9dfeSDavid Greenman 	 * a work-around for a bug in the 82557 where the receiver locks
2148453130d9SPedro F. Giffuni 	 * up if it gets certain types of garbage in the synchronization
2149397f9dfeSDavid Greenman 	 * bits prior to the packet header. This bug is supposed to only
2150397f9dfeSDavid Greenman 	 * occur in 10Mbps mode, but has been seen to occur in 100Mbps
2151397f9dfeSDavid Greenman 	 * mode as well (perhaps due to a 10/100 speed transition).
2152397f9dfeSDavid Greenman 	 */
2153397f9dfeSDavid Greenman 	if (sc->rx_idle_secs > FXP_MAX_RX_IDLE) {
2154397f9dfeSDavid Greenman 		sc->rx_idle_secs = 0;
215541eb5ac3SMarcel Moolenaar 		if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0) {
215641eb5ac3SMarcel Moolenaar 			if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
21571845b5c3SMarius Strobl 			fxp_init_body(sc, 1);
21585506afefSPyun YongHyeon 		}
21596b24912cSPyun YongHyeon 		return;
2160397f9dfeSDavid Greenman 	}
2161f9be9005SDavid Greenman 	/*
21623ba65732SDavid Greenman 	 * If there is no pending command, start another stats
21633ba65732SDavid Greenman 	 * dump. Otherwise punt for now.
2164a17c678eSDavid Greenman 	 */
2165397f9dfeSDavid Greenman 	if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) {
2166a17c678eSDavid Greenman 		/*
2167397f9dfeSDavid Greenman 		 * Start another stats dump.
2168a17c678eSDavid Greenman 		 */
21692e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET);
2170dfe61cf1SDavid Greenman 	}
2171f7788e8eSJonathan Lemon 	if (sc->miibus != NULL)
2172f7788e8eSJonathan Lemon 		mii_tick(device_get_softc(sc->miibus));
21734953bccaSNate Lawson 
2174a17c678eSDavid Greenman 	/*
217516f1e614SRuslan Ermilov 	 * Check that chip hasn't hung.
2176df79d527SGleb Smirnoff 	 */
2177df79d527SGleb Smirnoff 	fxp_watchdog(sc);
2178df79d527SGleb Smirnoff 
2179df79d527SGleb Smirnoff 	/*
2180a17c678eSDavid Greenman 	 * Schedule another timeout one second from now.
2181a17c678eSDavid Greenman 	 */
218245276e4aSSam Leffler 	callout_reset(&sc->stat_ch, hz, fxp_tick, sc);
2183a17c678eSDavid Greenman }
2184a17c678eSDavid Greenman 
2185a17c678eSDavid Greenman /*
2186a17c678eSDavid Greenman  * Stop the interface. Cancels the statistics updater and resets
2187a17c678eSDavid Greenman  * the interface.
2188a17c678eSDavid Greenman  */
2189a17c678eSDavid Greenman static void
2190f7788e8eSJonathan Lemon fxp_stop(struct fxp_softc *sc)
2191a17c678eSDavid Greenman {
219241eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
2193b2badf02SMaxime Henrion 	struct fxp_tx *txp;
21943ba65732SDavid Greenman 	int i;
2195a17c678eSDavid Greenman 
219641eb5ac3SMarcel Moolenaar 	if_setdrvflagbits(ifp, 0, (IFF_DRV_RUNNING | IFF_DRV_OACTIVE));
2197df79d527SGleb Smirnoff 	sc->watchdog_timer = 0;
21987dced78aSDavid Greenman 
2199a17c678eSDavid Greenman 	/*
2200a17c678eSDavid Greenman 	 * Cancel stats updater.
2201a17c678eSDavid Greenman 	 */
220245276e4aSSam Leffler 	callout_stop(&sc->stat_ch);
22033ba65732SDavid Greenman 
22043ba65732SDavid Greenman 	/*
22057137cea0SPyun YongHyeon 	 * Preserve PCI configuration, configure, IA/multicast
22067137cea0SPyun YongHyeon 	 * setup and put RU and CU into idle state.
22073ba65732SDavid Greenman 	 */
22087137cea0SPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
220972a32a26SJonathan Lemon 	DELAY(50);
22107137cea0SPyun YongHyeon 	/* Disable interrupts. */
22117137cea0SPyun YongHyeon 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
2212a17c678eSDavid Greenman 
22138da9c507SPyun YongHyeon 	fxp_update_stats(sc);
22148da9c507SPyun YongHyeon 
22153ba65732SDavid Greenman 	/*
22163ba65732SDavid Greenman 	 * Release any xmit buffers.
22173ba65732SDavid Greenman 	 */
2218b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_list;
2219da91462dSDavid Greenman 	for (i = 0; i < FXP_NTXCB; i++) {
2220b2badf02SMaxime Henrion 		if (txp[i].tx_mbuf != NULL) {
2221a2057a72SPyun YongHyeon 			bus_dmamap_sync(sc->fxp_txmtag, txp[i].tx_map,
2222b2badf02SMaxime Henrion 			    BUS_DMASYNC_POSTWRITE);
222390b45a32SPyun YongHyeon 			bus_dmamap_unload(sc->fxp_txmtag, txp[i].tx_map);
2224b2badf02SMaxime Henrion 			m_freem(txp[i].tx_mbuf);
2225b2badf02SMaxime Henrion 			txp[i].tx_mbuf = NULL;
2226c8bca6dcSBill Paul 			/* clear this to reset csum offload bits */
2227b2badf02SMaxime Henrion 			txp[i].tx_cb->tbd[0].tb_addr = 0;
2228da91462dSDavid Greenman 		}
2229da91462dSDavid Greenman 	}
2230a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
2231a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
22323ba65732SDavid Greenman 	sc->tx_queued = 0;
2233a17c678eSDavid Greenman }
2234a17c678eSDavid Greenman 
2235a17c678eSDavid Greenman /*
2236a17c678eSDavid Greenman  * Watchdog/transmission transmit timeout handler. Called when a
2237a17c678eSDavid Greenman  * transmission is started on the interface, but no interrupt is
2238a17c678eSDavid Greenman  * received before the timeout. This usually indicates that the
2239a17c678eSDavid Greenman  * card has wedged for some reason.
2240a17c678eSDavid Greenman  */
2241a17c678eSDavid Greenman static void
2242df79d527SGleb Smirnoff fxp_watchdog(struct fxp_softc *sc)
2243a17c678eSDavid Greenman {
224441eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
2245ba8c6fd5SDavid Greenman 
2246df79d527SGleb Smirnoff 	FXP_LOCK_ASSERT(sc, MA_OWNED);
2247df79d527SGleb Smirnoff 
2248df79d527SGleb Smirnoff 	if (sc->watchdog_timer == 0 || --sc->watchdog_timer)
2249df79d527SGleb Smirnoff 		return;
2250df79d527SGleb Smirnoff 
2251f7788e8eSJonathan Lemon 	device_printf(sc->dev, "device timeout\n");
2252df360178SGleb Smirnoff 	if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
2253a17c678eSDavid Greenman 
225441eb5ac3SMarcel Moolenaar 	if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
22551845b5c3SMarius Strobl 	fxp_init_body(sc, 1);
2256a17c678eSDavid Greenman }
2257a17c678eSDavid Greenman 
22584953bccaSNate Lawson /*
22594953bccaSNate Lawson  * Acquire locks and then call the real initialization function.  This
22604953bccaSNate Lawson  * is necessary because ether_ioctl() calls if_init() and this would
22614953bccaSNate Lawson  * result in mutex recursion if the mutex was held.
22624953bccaSNate Lawson  */
2263a17c678eSDavid Greenman static void
2264f7788e8eSJonathan Lemon fxp_init(void *xsc)
2265a17c678eSDavid Greenman {
2266fb583156SDavid Greenman 	struct fxp_softc *sc = xsc;
22674953bccaSNate Lawson 
22684953bccaSNate Lawson 	FXP_LOCK(sc);
22691845b5c3SMarius Strobl 	fxp_init_body(sc, 1);
22704953bccaSNate Lawson 	FXP_UNLOCK(sc);
22714953bccaSNate Lawson }
22724953bccaSNate Lawson 
22734953bccaSNate Lawson /*
22744953bccaSNate Lawson  * Perform device initialization. This routine must be called with the
22754953bccaSNate Lawson  * softc lock held.
22764953bccaSNate Lawson  */
22774953bccaSNate Lawson static void
22781845b5c3SMarius Strobl fxp_init_body(struct fxp_softc *sc, int setmedia)
22794953bccaSNate Lawson {
228041eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
22811845b5c3SMarius Strobl 	struct mii_data *mii;
2282a17c678eSDavid Greenman 	struct fxp_cb_config *cbp;
2283a17c678eSDavid Greenman 	struct fxp_cb_ias *cb_ias;
2284b2badf02SMaxime Henrion 	struct fxp_cb_tx *tcbp;
2285b2badf02SMaxime Henrion 	struct fxp_tx *txp;
22863212724cSJohn Baldwin 	int i, prm;
2287a17c678eSDavid Greenman 
228867fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
22895506afefSPyun YongHyeon 
229041eb5ac3SMarcel Moolenaar 	if (if_getdrvflags(ifp) & IFF_DRV_RUNNING)
22915506afefSPyun YongHyeon 		return;
22925506afefSPyun YongHyeon 
2293a17c678eSDavid Greenman 	/*
22943ba65732SDavid Greenman 	 * Cancel any pending I/O
2295a17c678eSDavid Greenman 	 */
22963ba65732SDavid Greenman 	fxp_stop(sc);
2297a17c678eSDavid Greenman 
22987137cea0SPyun YongHyeon 	/*
22997137cea0SPyun YongHyeon 	 * Issue software reset, which also unloads the microcode.
23007137cea0SPyun YongHyeon 	 */
23017137cea0SPyun YongHyeon 	sc->flags &= ~FXP_FLAG_UCODE;
23027137cea0SPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET);
23037137cea0SPyun YongHyeon 	DELAY(50);
23047137cea0SPyun YongHyeon 
230541eb5ac3SMarcel Moolenaar 	prm = (if_getflags(ifp) & IFF_PROMISC) ? 1 : 0;
2306a17c678eSDavid Greenman 
2307a17c678eSDavid Greenman 	/*
2308a17c678eSDavid Greenman 	 * Initialize base of CBL and RFA memory. Loading with zero
2309a17c678eSDavid Greenman 	 * sets it up for regular linear addressing.
2310a17c678eSDavid Greenman 	 */
2311ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0);
23122e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE);
2313a17c678eSDavid Greenman 
2314ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
23152e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE);
2316a17c678eSDavid Greenman 
2317a17c678eSDavid Greenman 	/*
2318a17c678eSDavid Greenman 	 * Initialize base of dump-stats buffer.
2319a17c678eSDavid Greenman 	 */
2320ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
23218da9c507SPyun YongHyeon 	bzero(sc->fxp_stats, sizeof(struct fxp_stats));
23228da9c507SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap,
23238da9c507SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2324b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->stats_addr);
23252e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR);
2326a17c678eSDavid Greenman 
2327a17c678eSDavid Greenman 	/*
232872a32a26SJonathan Lemon 	 * Attempt to load microcode if requested.
2329b96ad4b2SPyun YongHyeon 	 * For ICH based controllers do not load microcode.
233072a32a26SJonathan Lemon 	 */
2331b96ad4b2SPyun YongHyeon 	if (sc->ident->ich == 0) {
233241eb5ac3SMarcel Moolenaar 		if (if_getflags(ifp) & IFF_LINK0 &&
2333b96ad4b2SPyun YongHyeon 		    (sc->flags & FXP_FLAG_UCODE) == 0)
233472a32a26SJonathan Lemon 			fxp_load_ucode(sc);
2335b96ad4b2SPyun YongHyeon 	}
233672a32a26SJonathan Lemon 
233772a32a26SJonathan Lemon 	/*
23386b24912cSPyun YongHyeon 	 * Set IFF_ALLMULTI status. It's needed in configure action
23396b24912cSPyun YongHyeon 	 * command.
234009882363SJonathan Lemon 	 */
23416b24912cSPyun YongHyeon 	fxp_mc_addrs(sc);
234209882363SJonathan Lemon 
234309882363SJonathan Lemon 	/*
2344a17c678eSDavid Greenman 	 * We temporarily use memory that contains the TxCB list to
2345a17c678eSDavid Greenman 	 * construct the config CB. The TxCB list memory is rebuilt
2346a17c678eSDavid Greenman 	 * later.
2347a17c678eSDavid Greenman 	 */
2348b2badf02SMaxime Henrion 	cbp = (struct fxp_cb_config *)sc->fxp_desc.cbl_list;
2349a17c678eSDavid Greenman 
2350a17c678eSDavid Greenman 	/*
2351a17c678eSDavid Greenman 	 * This bcopy is kind of disgusting, but there are a bunch of must be
2352a17c678eSDavid Greenman 	 * zero and must be one bits in this structure and this is the easiest
2353a17c678eSDavid Greenman 	 * way to initialize them all to proper values.
2354a17c678eSDavid Greenman 	 */
2355b2badf02SMaxime Henrion 	bcopy(fxp_cb_config_template, cbp, sizeof(fxp_cb_config_template));
2356a17c678eSDavid Greenman 
2357a17c678eSDavid Greenman 	cbp->cb_status =	0;
235883e6547dSMaxime Henrion 	cbp->cb_command =	htole16(FXP_CB_COMMAND_CONFIG |
235983e6547dSMaxime Henrion 	    FXP_CB_COMMAND_EL);
236083e6547dSMaxime Henrion 	cbp->link_addr =	0xffffffff;	/* (no) next command */
23612c6c0947SMaxime Henrion 	cbp->byte_count =	sc->flags & FXP_FLAG_EXT_RFA ? 32 : 22;
2362001696daSDavid Greenman 	cbp->rx_fifo_limit =	8;	/* rx fifo threshold (32 bytes) */
2363001696daSDavid Greenman 	cbp->tx_fifo_limit =	0;	/* tx fifo threshold (0 bytes) */
2364a17c678eSDavid Greenman 	cbp->adaptive_ifs =	0;	/* (no) adaptive interframe spacing */
2365f7788e8eSJonathan Lemon 	cbp->mwi_enable =	sc->flags & FXP_FLAG_MWI_ENABLE ? 1 : 0;
2366f7788e8eSJonathan Lemon 	cbp->type_enable =	0;	/* actually reserved */
2367f7788e8eSJonathan Lemon 	cbp->read_align_en =	sc->flags & FXP_FLAG_READ_ALIGN ? 1 : 0;
2368f7788e8eSJonathan Lemon 	cbp->end_wr_on_cl =	sc->flags & FXP_FLAG_WRITE_ALIGN ? 1 : 0;
2369001696daSDavid Greenman 	cbp->rx_dma_bytecount =	0;	/* (no) rx DMA max */
2370001696daSDavid Greenman 	cbp->tx_dma_bytecount =	0;	/* (no) tx DMA max */
2371f7788e8eSJonathan Lemon 	cbp->dma_mbce =		0;	/* (disable) dma max counters */
2372a17c678eSDavid Greenman 	cbp->late_scb =		0;	/* (don't) defer SCB update */
2373f7788e8eSJonathan Lemon 	cbp->direct_dma_dis =	1;	/* disable direct rcv dma mode */
2374f7788e8eSJonathan Lemon 	cbp->tno_int_or_tco_en =0;	/* (disable) tx not okay interrupt */
23753114fdb4SDavid Greenman 	cbp->ci_int =		1;	/* interrupt on CU idle */
2376f7788e8eSJonathan Lemon 	cbp->ext_txcb_dis = 	sc->flags & FXP_FLAG_EXT_TXCB ? 0 : 1;
2377f7788e8eSJonathan Lemon 	cbp->ext_stats_dis = 	1;	/* disable extended counters */
2378f7788e8eSJonathan Lemon 	cbp->keep_overrun_rx = 	0;	/* don't pass overrun frames to host */
23798ef1f631SYaroslav Tykhiy 	cbp->save_bf =		sc->flags & FXP_FLAG_SAVE_BAD ? 1 : prm;
2380a17c678eSDavid Greenman 	cbp->disc_short_rx =	!prm;	/* discard short packets */
2381f7788e8eSJonathan Lemon 	cbp->underrun_retry =	1;	/* retry mode (once) on DMA underrun */
2382f7788e8eSJonathan Lemon 	cbp->two_frames =	0;	/* do not limit FIFO to 2 frames */
2383c21e84e4SPyun YongHyeon 	cbp->dyn_tbd =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2384c8bca6dcSBill Paul 	cbp->ext_rfa =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2385f7788e8eSJonathan Lemon 	cbp->mediatype =	sc->flags & FXP_FLAG_SERIAL_MEDIA ? 0 : 1;
2386f7788e8eSJonathan Lemon 	cbp->csma_dis =		0;	/* (don't) disable link */
2387f13075afSPyun YongHyeon 	cbp->tcp_udp_cksum =	((sc->flags & FXP_FLAG_82559_RXCSUM) != 0 &&
238841eb5ac3SMarcel Moolenaar 	    (if_getcapenable(ifp) & IFCAP_RXCSUM) != 0) ? 1 : 0;
2389f7788e8eSJonathan Lemon 	cbp->vlan_tco =		0;	/* (don't) enable vlan wakeup */
2390f7788e8eSJonathan Lemon 	cbp->link_wake_en =	0;	/* (don't) assert PME# on link change */
2391f7788e8eSJonathan Lemon 	cbp->arp_wake_en =	0;	/* (don't) assert PME# on arp */
2392f7788e8eSJonathan Lemon 	cbp->mc_wake_en =	0;	/* (don't) enable PME# on mcmatch */
2393a17c678eSDavid Greenman 	cbp->nsai =		1;	/* (don't) disable source addr insert */
2394a17c678eSDavid Greenman 	cbp->preamble_length =	2;	/* (7 byte) preamble */
2395a17c678eSDavid Greenman 	cbp->loopback =		0;	/* (don't) loopback */
2396a17c678eSDavid Greenman 	cbp->linear_priority =	0;	/* (normal CSMA/CD operation) */
2397a17c678eSDavid Greenman 	cbp->linear_pri_mode =	0;	/* (wait after xmit only) */
2398a17c678eSDavid Greenman 	cbp->interfrm_spacing =	6;	/* (96 bits of) interframe spacing */
2399a17c678eSDavid Greenman 	cbp->promiscuous =	prm;	/* promiscuous mode */
2400a17c678eSDavid Greenman 	cbp->bcast_disable =	0;	/* (don't) disable broadcasts */
2401f7788e8eSJonathan Lemon 	cbp->wait_after_win =	0;	/* (don't) enable modified backoff alg*/
2402f7788e8eSJonathan Lemon 	cbp->ignore_ul =	0;	/* consider U/L bit in IA matching */
2403f7788e8eSJonathan Lemon 	cbp->crc16_en =		0;	/* (don't) enable crc-16 algorithm */
2404f7788e8eSJonathan Lemon 	cbp->crscdt =		sc->flags & FXP_FLAG_SERIAL_MEDIA ? 1 : 0;
2405f7788e8eSJonathan Lemon 
2406a17c678eSDavid Greenman 	cbp->stripping =	!prm;	/* truncate rx packet to byte count */
2407a17c678eSDavid Greenman 	cbp->padding =		1;	/* (do) pad short tx packets */
2408a17c678eSDavid Greenman 	cbp->rcv_crc_xfer =	0;	/* (don't) xfer CRC to host */
2409f7788e8eSJonathan Lemon 	cbp->long_rx_en =	sc->flags & FXP_FLAG_LONG_PKT_EN ? 1 : 0;
2410f7788e8eSJonathan Lemon 	cbp->ia_wake_en =	0;	/* (don't) wake up on address match */
24117137cea0SPyun YongHyeon 	cbp->magic_pkt_dis =	sc->flags & FXP_FLAG_WOL ? 0 : 1;
2412a17c678eSDavid Greenman 	cbp->force_fdx =	0;	/* (don't) force full duplex */
24133ba65732SDavid Greenman 	cbp->fdx_pin_en =	1;	/* (enable) FDX# pin */
2414a17c678eSDavid Greenman 	cbp->multi_ia =		0;	/* (don't) accept multiple IAs */
241541eb5ac3SMarcel Moolenaar 	cbp->mc_all =		if_getflags(ifp) & IFF_ALLMULTI ? 1 : prm;
2416c8bca6dcSBill Paul 	cbp->gamla_rx =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2417bd4fa9d9SPyun YongHyeon 	cbp->vlan_strip_en =	((sc->flags & FXP_FLAG_EXT_RFA) != 0 &&
241841eb5ac3SMarcel Moolenaar 	    (if_getcapenable(ifp) & IFCAP_VLAN_HWTAGGING) != 0) ? 1 : 0;
2419a17c678eSDavid Greenman 
24201845b5c3SMarius Strobl 	if (sc->revision == FXP_REV_82557) {
24213bd07cfdSJonathan Lemon 		/*
24223bd07cfdSJonathan Lemon 		 * The 82557 has no hardware flow control, the values
24233bd07cfdSJonathan Lemon 		 * below are the defaults for the chip.
24243bd07cfdSJonathan Lemon 		 */
24253bd07cfdSJonathan Lemon 		cbp->fc_delay_lsb =	0;
24263bd07cfdSJonathan Lemon 		cbp->fc_delay_msb =	0x40;
24273bd07cfdSJonathan Lemon 		cbp->pri_fc_thresh =	3;
24283bd07cfdSJonathan Lemon 		cbp->tx_fc_dis =	0;
24293bd07cfdSJonathan Lemon 		cbp->rx_fc_restop =	0;
24303bd07cfdSJonathan Lemon 		cbp->rx_fc_restart =	0;
24313bd07cfdSJonathan Lemon 		cbp->fc_filter =	0;
24323bd07cfdSJonathan Lemon 		cbp->pri_fc_loc =	1;
24333bd07cfdSJonathan Lemon 	} else {
24341845b5c3SMarius Strobl 		/* Set pause RX FIFO threshold to 1KB. */
24351845b5c3SMarius Strobl 		CSR_WRITE_1(sc, FXP_CSR_FC_THRESH, 1);
24361845b5c3SMarius Strobl 		/* Set pause time. */
24371845b5c3SMarius Strobl 		cbp->fc_delay_lsb =	0xff;
24381845b5c3SMarius Strobl 		cbp->fc_delay_msb =	0xff;
24393bd07cfdSJonathan Lemon 		cbp->pri_fc_thresh =	3;
24401845b5c3SMarius Strobl 		mii = device_get_softc(sc->miibus);
24411845b5c3SMarius Strobl 		if ((IFM_OPTIONS(mii->mii_media_active) &
24421845b5c3SMarius Strobl 		    IFM_ETH_TXPAUSE) != 0)
24431845b5c3SMarius Strobl 			/* enable transmit FC */
24441845b5c3SMarius Strobl 			cbp->tx_fc_dis = 0;
24451845b5c3SMarius Strobl 		else
24461845b5c3SMarius Strobl 			/* disable transmit FC */
24471845b5c3SMarius Strobl 			cbp->tx_fc_dis = 1;
24481845b5c3SMarius Strobl 		if ((IFM_OPTIONS(mii->mii_media_active) &
24491845b5c3SMarius Strobl 		    IFM_ETH_RXPAUSE) != 0) {
24501845b5c3SMarius Strobl 			/* enable FC restart/restop frames */
24511845b5c3SMarius Strobl 			cbp->rx_fc_restart = 1;
24521845b5c3SMarius Strobl 			cbp->rx_fc_restop = 1;
24531845b5c3SMarius Strobl 		} else {
24541845b5c3SMarius Strobl 			/* disable FC restart/restop frames */
24551845b5c3SMarius Strobl 			cbp->rx_fc_restart = 0;
24561845b5c3SMarius Strobl 			cbp->rx_fc_restop = 0;
24571845b5c3SMarius Strobl 		}
24583bd07cfdSJonathan Lemon 		cbp->fc_filter =	!prm;	/* drop FC frames to host */
24593bd07cfdSJonathan Lemon 		cbp->pri_fc_loc =	1;	/* FC pri location (byte31) */
24603bd07cfdSJonathan Lemon 	}
24613bd07cfdSJonathan Lemon 
24628da9c507SPyun YongHyeon 	/* Enable 82558 and 82559 extended statistics functionality. */
24638da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4) {
24648da9c507SPyun YongHyeon 		if (sc->revision >= FXP_REV_82559_A0) {
24658da9c507SPyun YongHyeon 			/*
24668da9c507SPyun YongHyeon 			 * Extend configuration table size to 32
24678da9c507SPyun YongHyeon 			 * to include TCO configuration.
24688da9c507SPyun YongHyeon 			 */
24698da9c507SPyun YongHyeon 			cbp->byte_count = 32;
24708da9c507SPyun YongHyeon 			cbp->ext_stats_dis = 1;
24718da9c507SPyun YongHyeon 			/* Enable TCO stats. */
24728da9c507SPyun YongHyeon 			cbp->tno_int_or_tco_en = 1;
24738da9c507SPyun YongHyeon 			cbp->gamla_rx = 1;
24748da9c507SPyun YongHyeon 		} else
24758da9c507SPyun YongHyeon 			cbp->ext_stats_dis = 0;
24768da9c507SPyun YongHyeon 	}
24778da9c507SPyun YongHyeon 
2478a17c678eSDavid Greenman 	/*
2479a17c678eSDavid Greenman 	 * Start the config command/DMA.
2480a17c678eSDavid Greenman 	 */
2481ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
24825986d0d2SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
24835986d0d2SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2484b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
24852e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2486a17c678eSDavid Greenman 	/* ...and wait for it to complete. */
2487209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map);
2488a17c678eSDavid Greenman 
2489a17c678eSDavid Greenman 	/*
2490a17c678eSDavid Greenman 	 * Now initialize the station address. Temporarily use the TxCB
2491a17c678eSDavid Greenman 	 * memory area like we did above for the config CB.
2492a17c678eSDavid Greenman 	 */
2493b2badf02SMaxime Henrion 	cb_ias = (struct fxp_cb_ias *)sc->fxp_desc.cbl_list;
2494a17c678eSDavid Greenman 	cb_ias->cb_status = 0;
249583e6547dSMaxime Henrion 	cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL);
249683e6547dSMaxime Henrion 	cb_ias->link_addr = 0xffffffff;
249741eb5ac3SMarcel Moolenaar 	bcopy(if_getlladdr(sc->ifp), cb_ias->macaddr, ETHER_ADDR_LEN);
2498a17c678eSDavid Greenman 
2499a17c678eSDavid Greenman 	/*
2500a17c678eSDavid Greenman 	 * Start the IAS (Individual Address Setup) command/DMA.
2501a17c678eSDavid Greenman 	 */
2502ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
25035986d0d2SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
25045986d0d2SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
25056b24912cSPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
25062e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2507a17c678eSDavid Greenman 	/* ...and wait for it to complete. */
2508209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cb_ias->cb_status, sc->cbl_tag, sc->cbl_map);
2509a17c678eSDavid Greenman 
2510a17c678eSDavid Greenman 	/*
25116b24912cSPyun YongHyeon 	 * Initialize the multicast address list.
25126b24912cSPyun YongHyeon 	 */
25136b24912cSPyun YongHyeon 	fxp_mc_setup(sc);
25146b24912cSPyun YongHyeon 
25156b24912cSPyun YongHyeon 	/*
2516a17c678eSDavid Greenman 	 * Initialize transmit control block (TxCB) list.
2517a17c678eSDavid Greenman 	 */
2518b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_list;
2519b2badf02SMaxime Henrion 	tcbp = sc->fxp_desc.cbl_list;
2520b2badf02SMaxime Henrion 	bzero(tcbp, FXP_TXCB_SZ);
2521a17c678eSDavid Greenman 	for (i = 0; i < FXP_NTXCB; i++) {
2522b2badf02SMaxime Henrion 		txp[i].tx_mbuf = NULL;
252383e6547dSMaxime Henrion 		tcbp[i].cb_status = htole16(FXP_CB_STATUS_C | FXP_CB_STATUS_OK);
252483e6547dSMaxime Henrion 		tcbp[i].cb_command = htole16(FXP_CB_COMMAND_NOP);
252583e6547dSMaxime Henrion 		tcbp[i].link_addr = htole32(sc->fxp_desc.cbl_addr +
252683e6547dSMaxime Henrion 		    (((i + 1) & FXP_TXCB_MASK) * sizeof(struct fxp_cb_tx)));
25273bd07cfdSJonathan Lemon 		if (sc->flags & FXP_FLAG_EXT_TXCB)
2528b2badf02SMaxime Henrion 			tcbp[i].tbd_array_addr =
252983e6547dSMaxime Henrion 			    htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[2]));
25303bd07cfdSJonathan Lemon 		else
2531b2badf02SMaxime Henrion 			tcbp[i].tbd_array_addr =
253283e6547dSMaxime Henrion 			    htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[0]));
2533b2badf02SMaxime Henrion 		txp[i].tx_next = &txp[(i + 1) & FXP_TXCB_MASK];
2534a17c678eSDavid Greenman 	}
2535a17c678eSDavid Greenman 	/*
2536397f9dfeSDavid Greenman 	 * Set the suspend flag on the first TxCB and start the control
2537a17c678eSDavid Greenman 	 * unit. It will execute the NOP and then suspend.
2538a17c678eSDavid Greenman 	 */
253983e6547dSMaxime Henrion 	tcbp->cb_command = htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S);
2540a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
2541a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2542b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp;
2543397f9dfeSDavid Greenman 	sc->tx_queued = 1;
2544a17c678eSDavid Greenman 
2545ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
25466b24912cSPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
25472e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2548a17c678eSDavid Greenman 
2549a17c678eSDavid Greenman 	/*
2550a17c678eSDavid Greenman 	 * Initialize receiver buffer area - RFA.
2551a17c678eSDavid Greenman 	 */
2552ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
2553b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.rx_head->rx_addr);
25542e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
2555a17c678eSDavid Greenman 
25561845b5c3SMarius Strobl 	if (sc->miibus != NULL && setmedia != 0)
2557f7788e8eSJonathan Lemon 		mii_mediachg(device_get_softc(sc->miibus));
2558dccee1a1SDavid Greenman 
255941eb5ac3SMarcel Moolenaar 	if_setdrvflagbits(ifp, IFF_DRV_RUNNING, IFF_DRV_OACTIVE);
2560e8c8b728SJonathan Lemon 
2561e8c8b728SJonathan Lemon 	/*
2562e8c8b728SJonathan Lemon 	 * Enable interrupts.
2563e8c8b728SJonathan Lemon 	 */
25642b5989e9SLuigi Rizzo #ifdef DEVICE_POLLING
25652b5989e9SLuigi Rizzo 	/*
25662b5989e9SLuigi Rizzo 	 * ... but only do that if we are not polling. And because (presumably)
25672b5989e9SLuigi Rizzo 	 * the default is interrupts on, we need to disable them explicitly!
25682b5989e9SLuigi Rizzo 	 */
256941eb5ac3SMarcel Moolenaar 	if (if_getcapenable(ifp) & IFCAP_POLLING )
25702b5989e9SLuigi Rizzo 		CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
25712b5989e9SLuigi Rizzo 	else
25722b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */
2573e8c8b728SJonathan Lemon 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0);
2574a17c678eSDavid Greenman 
2575a17c678eSDavid Greenman 	/*
2576a17c678eSDavid Greenman 	 * Start stats updater.
2577a17c678eSDavid Greenman 	 */
257845276e4aSSam Leffler 	callout_reset(&sc->stat_ch, hz, fxp_tick, sc);
2579f7788e8eSJonathan Lemon }
2580f7788e8eSJonathan Lemon 
2581f7788e8eSJonathan Lemon static int
258241eb5ac3SMarcel Moolenaar fxp_serial_ifmedia_upd(if_t ifp)
2583f7788e8eSJonathan Lemon {
2584f7788e8eSJonathan Lemon 
2585f7788e8eSJonathan Lemon 	return (0);
2586a17c678eSDavid Greenman }
2587a17c678eSDavid Greenman 
2588303b270bSEivind Eklund static void
258941eb5ac3SMarcel Moolenaar fxp_serial_ifmedia_sts(if_t ifp, struct ifmediareq *ifmr)
2590ba8c6fd5SDavid Greenman {
2591ba8c6fd5SDavid Greenman 
2592f7788e8eSJonathan Lemon 	ifmr->ifm_active = IFM_ETHER|IFM_MANUAL;
2593ba8c6fd5SDavid Greenman }
2594ba8c6fd5SDavid Greenman 
2595ba8c6fd5SDavid Greenman /*
2596ba8c6fd5SDavid Greenman  * Change media according to request.
2597ba8c6fd5SDavid Greenman  */
2598f7788e8eSJonathan Lemon static int
259941eb5ac3SMarcel Moolenaar fxp_ifmedia_upd(if_t ifp)
2600ba8c6fd5SDavid Greenman {
260141eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
2602f7788e8eSJonathan Lemon 	struct mii_data *mii;
26033fcb7a53SMarius Strobl 	struct mii_softc	*miisc;
2604ba8c6fd5SDavid Greenman 
2605f7788e8eSJonathan Lemon 	mii = device_get_softc(sc->miibus);
26063212724cSJohn Baldwin 	FXP_LOCK(sc);
26075aa0cdf4SJohn-Mark Gurney 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
26083fcb7a53SMarius Strobl 		PHY_RESET(miisc);
2609f7788e8eSJonathan Lemon 	mii_mediachg(mii);
26103212724cSJohn Baldwin 	FXP_UNLOCK(sc);
2611ba8c6fd5SDavid Greenman 	return (0);
2612ba8c6fd5SDavid Greenman }
2613ba8c6fd5SDavid Greenman 
2614ba8c6fd5SDavid Greenman /*
2615ba8c6fd5SDavid Greenman  * Notify the world which media we're using.
2616ba8c6fd5SDavid Greenman  */
2617f7788e8eSJonathan Lemon static void
261841eb5ac3SMarcel Moolenaar fxp_ifmedia_sts(if_t ifp, struct ifmediareq *ifmr)
2619ba8c6fd5SDavid Greenman {
262041eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
2621f7788e8eSJonathan Lemon 	struct mii_data *mii;
2622ba8c6fd5SDavid Greenman 
2623f7788e8eSJonathan Lemon 	mii = device_get_softc(sc->miibus);
26243212724cSJohn Baldwin 	FXP_LOCK(sc);
2625f7788e8eSJonathan Lemon 	mii_pollstat(mii);
2626f7788e8eSJonathan Lemon 	ifmr->ifm_active = mii->mii_media_active;
2627f7788e8eSJonathan Lemon 	ifmr->ifm_status = mii->mii_media_status;
26283212724cSJohn Baldwin 	FXP_UNLOCK(sc);
2629ba8c6fd5SDavid Greenman }
2630ba8c6fd5SDavid Greenman 
2631a17c678eSDavid Greenman /*
2632a17c678eSDavid Greenman  * Add a buffer to the end of the RFA buffer list.
2633a17c678eSDavid Greenman  * Return 0 if successful, 1 for failure. A failure results in
263485050421SPyun YongHyeon  * reusing the RFA buffer.
2635a17c678eSDavid Greenman  * The RFA struct is stuck at the beginning of mbuf cluster and the
2636a17c678eSDavid Greenman  * data pointer is fixed up to point just past it.
2637a17c678eSDavid Greenman  */
2638a17c678eSDavid Greenman static int
263985050421SPyun YongHyeon fxp_new_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp)
2640a17c678eSDavid Greenman {
2641a17c678eSDavid Greenman 	struct mbuf *m;
264285050421SPyun YongHyeon 	struct fxp_rfa *rfa;
2643b2badf02SMaxime Henrion 	bus_dmamap_t tmp_map;
264485050421SPyun YongHyeon 	int error;
2645a17c678eSDavid Greenman 
2646c6499eccSGleb Smirnoff 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
264785050421SPyun YongHyeon 	if (m == NULL)
264885050421SPyun YongHyeon 		return (ENOBUFS);
2649ba8c6fd5SDavid Greenman 
2650ba8c6fd5SDavid Greenman 	/*
2651ba8c6fd5SDavid Greenman 	 * Move the data pointer up so that the incoming data packet
2652ba8c6fd5SDavid Greenman 	 * will be 32-bit aligned.
2653ba8c6fd5SDavid Greenman 	 */
2654ba8c6fd5SDavid Greenman 	m->m_data += RFA_ALIGNMENT_FUDGE;
2655ba8c6fd5SDavid Greenman 
2656eadd5e3aSDavid Greenman 	/*
2657eadd5e3aSDavid Greenman 	 * Get a pointer to the base of the mbuf cluster and move
2658eadd5e3aSDavid Greenman 	 * data start past it.
2659eadd5e3aSDavid Greenman 	 */
2660a17c678eSDavid Greenman 	rfa = mtod(m, struct fxp_rfa *);
2661c8bca6dcSBill Paul 	m->m_data += sc->rfa_size;
266283e6547dSMaxime Henrion 	rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE);
2663eadd5e3aSDavid Greenman 
2664a17c678eSDavid Greenman 	rfa->rfa_status = 0;
266583e6547dSMaxime Henrion 	rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL);
2666a17c678eSDavid Greenman 	rfa->actual_size = 0;
266785050421SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES - RFA_ALIGNMENT_FUDGE -
266885050421SPyun YongHyeon 	    sc->rfa_size;
2669ba8c6fd5SDavid Greenman 
267028935f27SMaxime Henrion 	/*
267128935f27SMaxime Henrion 	 * Initialize the rest of the RFA.  Note that since the RFA
267228935f27SMaxime Henrion 	 * is misaligned, we cannot store values directly.  We're thus
267328935f27SMaxime Henrion 	 * using the le32enc() function which handles endianness and
267428935f27SMaxime Henrion 	 * is also alignment-safe.
267528935f27SMaxime Henrion 	 */
267683e6547dSMaxime Henrion 	le32enc(&rfa->link_addr, 0xffffffff);
267783e6547dSMaxime Henrion 	le32enc(&rfa->rbd_addr, 0xffffffff);
2678ba8c6fd5SDavid Greenman 
2679b2badf02SMaxime Henrion 	/* Map the RFA into DMA memory. */
2680a2057a72SPyun YongHyeon 	error = bus_dmamap_load(sc->fxp_rxmtag, sc->spare_map, rfa,
2681b2badf02SMaxime Henrion 	    MCLBYTES - RFA_ALIGNMENT_FUDGE, fxp_dma_map_addr,
268201e3ef82SPyun YongHyeon 	    &rxp->rx_addr, BUS_DMA_NOWAIT);
2683b2badf02SMaxime Henrion 	if (error) {
2684b2badf02SMaxime Henrion 		m_freem(m);
2685b2badf02SMaxime Henrion 		return (error);
2686b2badf02SMaxime Henrion 	}
2687b2badf02SMaxime Henrion 
2688e2157cf7SPyun YongHyeon 	if (rxp->rx_mbuf != NULL)
2689a2057a72SPyun YongHyeon 		bus_dmamap_unload(sc->fxp_rxmtag, rxp->rx_map);
2690b2badf02SMaxime Henrion 	tmp_map = sc->spare_map;
2691b2badf02SMaxime Henrion 	sc->spare_map = rxp->rx_map;
2692b2badf02SMaxime Henrion 	rxp->rx_map = tmp_map;
2693b2badf02SMaxime Henrion 	rxp->rx_mbuf = m;
2694b2badf02SMaxime Henrion 
2695a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
2696b983c7b3SMaxime Henrion 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
269785050421SPyun YongHyeon 	return (0);
269885050421SPyun YongHyeon }
269985050421SPyun YongHyeon 
270085050421SPyun YongHyeon static void
270185050421SPyun YongHyeon fxp_add_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp)
270285050421SPyun YongHyeon {
270385050421SPyun YongHyeon 	struct fxp_rfa *p_rfa;
270485050421SPyun YongHyeon 	struct fxp_rx *p_rx;
2705b2badf02SMaxime Henrion 
2706dfe61cf1SDavid Greenman 	/*
2707dfe61cf1SDavid Greenman 	 * If there are other buffers already on the list, attach this
2708dfe61cf1SDavid Greenman 	 * one to the end by fixing up the tail to point to this one.
2709dfe61cf1SDavid Greenman 	 */
2710b2badf02SMaxime Henrion 	if (sc->fxp_desc.rx_head != NULL) {
2711b2badf02SMaxime Henrion 		p_rx = sc->fxp_desc.rx_tail;
2712b2badf02SMaxime Henrion 		p_rfa = (struct fxp_rfa *)
2713b2badf02SMaxime Henrion 		    (p_rx->rx_mbuf->m_ext.ext_buf + RFA_ALIGNMENT_FUDGE);
2714b2badf02SMaxime Henrion 		p_rx->rx_next = rxp;
271583e6547dSMaxime Henrion 		le32enc(&p_rfa->link_addr, rxp->rx_addr);
2716aed53495SDavid Greenman 		p_rfa->rfa_control = 0;
2717a2057a72SPyun YongHyeon 		bus_dmamap_sync(sc->fxp_rxmtag, p_rx->rx_map,
27184812aef5SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2719a17c678eSDavid Greenman 	} else {
2720b2badf02SMaxime Henrion 		rxp->rx_next = NULL;
2721b2badf02SMaxime Henrion 		sc->fxp_desc.rx_head = rxp;
2722a17c678eSDavid Greenman 	}
2723b2badf02SMaxime Henrion 	sc->fxp_desc.rx_tail = rxp;
272485050421SPyun YongHyeon }
272585050421SPyun YongHyeon 
272685050421SPyun YongHyeon static void
272785050421SPyun YongHyeon fxp_discard_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp)
272885050421SPyun YongHyeon {
272985050421SPyun YongHyeon 	struct mbuf *m;
273085050421SPyun YongHyeon 	struct fxp_rfa *rfa;
273185050421SPyun YongHyeon 
273285050421SPyun YongHyeon 	m = rxp->rx_mbuf;
273385050421SPyun YongHyeon 	m->m_data = m->m_ext.ext_buf;
273485050421SPyun YongHyeon 	/*
273585050421SPyun YongHyeon 	 * Move the data pointer up so that the incoming data packet
273685050421SPyun YongHyeon 	 * will be 32-bit aligned.
273785050421SPyun YongHyeon 	 */
273885050421SPyun YongHyeon 	m->m_data += RFA_ALIGNMENT_FUDGE;
273985050421SPyun YongHyeon 
274085050421SPyun YongHyeon 	/*
274185050421SPyun YongHyeon 	 * Get a pointer to the base of the mbuf cluster and move
274285050421SPyun YongHyeon 	 * data start past it.
274385050421SPyun YongHyeon 	 */
274485050421SPyun YongHyeon 	rfa = mtod(m, struct fxp_rfa *);
274585050421SPyun YongHyeon 	m->m_data += sc->rfa_size;
274685050421SPyun YongHyeon 	rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE);
274785050421SPyun YongHyeon 
274885050421SPyun YongHyeon 	rfa->rfa_status = 0;
274985050421SPyun YongHyeon 	rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL);
275085050421SPyun YongHyeon 	rfa->actual_size = 0;
275185050421SPyun YongHyeon 
275285050421SPyun YongHyeon 	/*
275385050421SPyun YongHyeon 	 * Initialize the rest of the RFA.  Note that since the RFA
275485050421SPyun YongHyeon 	 * is misaligned, we cannot store values directly.  We're thus
275585050421SPyun YongHyeon 	 * using the le32enc() function which handles endianness and
275685050421SPyun YongHyeon 	 * is also alignment-safe.
275785050421SPyun YongHyeon 	 */
275885050421SPyun YongHyeon 	le32enc(&rfa->link_addr, 0xffffffff);
275985050421SPyun YongHyeon 	le32enc(&rfa->rbd_addr, 0xffffffff);
276085050421SPyun YongHyeon 
2761a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
276285050421SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2763a17c678eSDavid Greenman }
2764a17c678eSDavid Greenman 
2765f1928b0cSKevin Lo static int
2766f7788e8eSJonathan Lemon fxp_miibus_readreg(device_t dev, int phy, int reg)
2767dccee1a1SDavid Greenman {
2768f7788e8eSJonathan Lemon 	struct fxp_softc *sc = device_get_softc(dev);
2769dccee1a1SDavid Greenman 	int count = 10000;
27706ebc3153SDavid Greenman 	int value;
2771dccee1a1SDavid Greenman 
2772ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
2773ba8c6fd5SDavid Greenman 	    (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21));
2774dccee1a1SDavid Greenman 
2775ba8c6fd5SDavid Greenman 	while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0
2776ba8c6fd5SDavid Greenman 	    && count--)
27776ebc3153SDavid Greenman 		DELAY(10);
2778dccee1a1SDavid Greenman 
2779dccee1a1SDavid Greenman 	if (count <= 0)
2780f7788e8eSJonathan Lemon 		device_printf(dev, "fxp_miibus_readreg: timed out\n");
2781dccee1a1SDavid Greenman 
27826ebc3153SDavid Greenman 	return (value & 0xffff);
2783dccee1a1SDavid Greenman }
2784dccee1a1SDavid Greenman 
278516ec4b00SWarner Losh static int
2786f7788e8eSJonathan Lemon fxp_miibus_writereg(device_t dev, int phy, int reg, int value)
2787dccee1a1SDavid Greenman {
2788f7788e8eSJonathan Lemon 	struct fxp_softc *sc = device_get_softc(dev);
2789dccee1a1SDavid Greenman 	int count = 10000;
2790dccee1a1SDavid Greenman 
2791ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
2792ba8c6fd5SDavid Greenman 	    (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) |
2793ba8c6fd5SDavid Greenman 	    (value & 0xffff));
2794dccee1a1SDavid Greenman 
2795ba8c6fd5SDavid Greenman 	while ((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 &&
2796ba8c6fd5SDavid Greenman 	    count--)
27976ebc3153SDavid Greenman 		DELAY(10);
2798dccee1a1SDavid Greenman 
2799dccee1a1SDavid Greenman 	if (count <= 0)
2800f7788e8eSJonathan Lemon 		device_printf(dev, "fxp_miibus_writereg: timed out\n");
280116ec4b00SWarner Losh 	return (0);
2802dccee1a1SDavid Greenman }
2803dccee1a1SDavid Greenman 
28041845b5c3SMarius Strobl static void
28051845b5c3SMarius Strobl fxp_miibus_statchg(device_t dev)
28061845b5c3SMarius Strobl {
28071845b5c3SMarius Strobl 	struct fxp_softc *sc;
28081845b5c3SMarius Strobl 	struct mii_data *mii;
280941eb5ac3SMarcel Moolenaar 	if_t ifp;
28101845b5c3SMarius Strobl 
28111845b5c3SMarius Strobl 	sc = device_get_softc(dev);
28121845b5c3SMarius Strobl 	mii = device_get_softc(sc->miibus);
28131845b5c3SMarius Strobl 	ifp = sc->ifp;
281441eb5ac3SMarcel Moolenaar 	if (mii == NULL || ifp == (void *)NULL ||
281541eb5ac3SMarcel Moolenaar 	    (if_getdrvflags(ifp) & IFF_DRV_RUNNING) == 0 ||
28161845b5c3SMarius Strobl 	    (mii->mii_media_status & (IFM_AVALID | IFM_ACTIVE)) !=
28171845b5c3SMarius Strobl 	    (IFM_AVALID | IFM_ACTIVE))
28181845b5c3SMarius Strobl 		return;
28191845b5c3SMarius Strobl 
2820c3f52a31SPyun YongHyeon 	if (IFM_SUBTYPE(mii->mii_media_active) == IFM_10_T &&
2821c3f52a31SPyun YongHyeon 	    sc->flags & FXP_FLAG_CU_RESUME_BUG)
2822c3f52a31SPyun YongHyeon 		sc->cu_resume_bug = 1;
2823c3f52a31SPyun YongHyeon 	else
2824c3f52a31SPyun YongHyeon 		sc->cu_resume_bug = 0;
28251845b5c3SMarius Strobl 	/*
28261845b5c3SMarius Strobl 	 * Call fxp_init_body in order to adjust the flow control settings.
28271845b5c3SMarius Strobl 	 * Note that the 82557 doesn't support hardware flow control.
28281845b5c3SMarius Strobl 	 */
28291845b5c3SMarius Strobl 	if (sc->revision == FXP_REV_82557)
28301845b5c3SMarius Strobl 		return;
283141eb5ac3SMarcel Moolenaar 	if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
28321845b5c3SMarius Strobl 	fxp_init_body(sc, 0);
28331845b5c3SMarius Strobl }
28341845b5c3SMarius Strobl 
2835dccee1a1SDavid Greenman static int
283641eb5ac3SMarcel Moolenaar fxp_ioctl(if_t ifp, u_long command, caddr_t data)
2837a17c678eSDavid Greenman {
283841eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
2839a17c678eSDavid Greenman 	struct ifreq *ifr = (struct ifreq *)data;
2840f7788e8eSJonathan Lemon 	struct mii_data *mii;
284160bb79ebSPyun YongHyeon 	int flag, mask, error = 0, reinit;
2842a17c678eSDavid Greenman 
2843a17c678eSDavid Greenman 	switch (command) {
2844a17c678eSDavid Greenman 	case SIOCSIFFLAGS:
28453212724cSJohn Baldwin 		FXP_LOCK(sc);
2846a17c678eSDavid Greenman 		/*
2847a17c678eSDavid Greenman 		 * If interface is marked up and not running, then start it.
2848a17c678eSDavid Greenman 		 * If it is marked down and running, stop it.
2849a17c678eSDavid Greenman 		 * XXX If it's up then re-initialize it. This is so flags
2850a17c678eSDavid Greenman 		 * such as IFF_PROMISC are handled.
2851a17c678eSDavid Greenman 		 */
285241eb5ac3SMarcel Moolenaar 		if (if_getflags(ifp) & IFF_UP) {
285341eb5ac3SMarcel Moolenaar 			if (((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0) &&
285441eb5ac3SMarcel Moolenaar 			    ((if_getflags(ifp) ^ sc->if_flags) &
28555506afefSPyun YongHyeon 			    (IFF_PROMISC | IFF_ALLMULTI | IFF_LINK0)) != 0) {
285641eb5ac3SMarcel Moolenaar 				if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
2857a461b201SPyun YongHyeon 				fxp_init_body(sc, 0);
285841eb5ac3SMarcel Moolenaar 			} else if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) == 0)
28591845b5c3SMarius Strobl 				fxp_init_body(sc, 1);
2860a17c678eSDavid Greenman 		} else {
286141eb5ac3SMarcel Moolenaar 			if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0)
28624a5f1499SDavid Greenman 				fxp_stop(sc);
2863a17c678eSDavid Greenman 		}
286441eb5ac3SMarcel Moolenaar 		sc->if_flags = if_getflags(ifp);
28653212724cSJohn Baldwin 		FXP_UNLOCK(sc);
2866a17c678eSDavid Greenman 		break;
2867a17c678eSDavid Greenman 
2868a17c678eSDavid Greenman 	case SIOCADDMULTI:
2869a17c678eSDavid Greenman 	case SIOCDELMULTI:
2870f6ff7180SPyun YongHyeon 		FXP_LOCK(sc);
287141eb5ac3SMarcel Moolenaar 		if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0) {
287241eb5ac3SMarcel Moolenaar 			if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
2873f6ff7180SPyun YongHyeon 			fxp_init_body(sc, 0);
28745506afefSPyun YongHyeon 		}
2875f6ff7180SPyun YongHyeon 		FXP_UNLOCK(sc);
2876ba8c6fd5SDavid Greenman 		break;
2877ba8c6fd5SDavid Greenman 
2878ba8c6fd5SDavid Greenman 	case SIOCSIFMEDIA:
2879ba8c6fd5SDavid Greenman 	case SIOCGIFMEDIA:
2880f7788e8eSJonathan Lemon 		if (sc->miibus != NULL) {
2881f7788e8eSJonathan Lemon 			mii = device_get_softc(sc->miibus);
288209a8241fSGleb Smirnoff                         error = ifmedia_ioctl(ifp, ifr,
2883f7788e8eSJonathan Lemon                             &mii->mii_media, command);
2884f7788e8eSJonathan Lemon 		} else {
288509a8241fSGleb Smirnoff                         error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, command);
2886f7788e8eSJonathan Lemon 		}
2887a17c678eSDavid Greenman 		break;
2888a17c678eSDavid Greenman 
2889fb917226SRuslan Ermilov 	case SIOCSIFCAP:
289060bb79ebSPyun YongHyeon 		reinit = 0;
289141eb5ac3SMarcel Moolenaar 		mask = if_getcapenable(ifp) ^ ifr->ifr_reqcap;
289240929967SGleb Smirnoff #ifdef DEVICE_POLLING
289340929967SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
289440929967SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
2895bd071d4dSGleb Smirnoff 				error = ether_poll_register(fxp_poll, ifp);
289640929967SGleb Smirnoff 				if (error)
289740929967SGleb Smirnoff 					return(error);
289840929967SGleb Smirnoff 				FXP_LOCK(sc);
289940929967SGleb Smirnoff 				CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL,
290040929967SGleb Smirnoff 				    FXP_SCB_INTR_DISABLE);
290141eb5ac3SMarcel Moolenaar 				if_setcapenablebit(ifp, IFCAP_POLLING, 0);
290240929967SGleb Smirnoff 				FXP_UNLOCK(sc);
290340929967SGleb Smirnoff 			} else {
2904bd071d4dSGleb Smirnoff 				error = ether_poll_deregister(ifp);
290540929967SGleb Smirnoff 				/* Enable interrupts in any case */
290640929967SGleb Smirnoff 				FXP_LOCK(sc);
290740929967SGleb Smirnoff 				CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0);
290841eb5ac3SMarcel Moolenaar 				if_setcapenablebit(ifp, 0, IFCAP_POLLING);
290940929967SGleb Smirnoff 				FXP_UNLOCK(sc);
291040929967SGleb Smirnoff 			}
291140929967SGleb Smirnoff 		}
291240929967SGleb Smirnoff #endif
291340929967SGleb Smirnoff 		FXP_LOCK(sc);
291460bb79ebSPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
291541eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_TXCSUM) != 0) {
291641eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_TXCSUM);
291741eb5ac3SMarcel Moolenaar 			if ((if_getcapenable(ifp) & IFCAP_TXCSUM) != 0)
291841eb5ac3SMarcel Moolenaar 				if_sethwassistbits(ifp, FXP_CSUM_FEATURES, 0);
291960bb79ebSPyun YongHyeon 			else
292041eb5ac3SMarcel Moolenaar 				if_sethwassistbits(ifp, 0, FXP_CSUM_FEATURES);
292160bb79ebSPyun YongHyeon 		}
292260bb79ebSPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
292341eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_RXCSUM) != 0) {
292441eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_RXCSUM);
2925f13075afSPyun YongHyeon 			if ((sc->flags & FXP_FLAG_82559_RXCSUM) != 0)
2926f13075afSPyun YongHyeon 				reinit++;
2927f13075afSPyun YongHyeon 		}
2928c21e84e4SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
292941eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_TSO4) != 0) {
293041eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_TSO4);
293141eb5ac3SMarcel Moolenaar 			if ((if_getcapenable(ifp) & IFCAP_TSO4) != 0)
293241eb5ac3SMarcel Moolenaar 				if_sethwassistbits(ifp, CSUM_TSO, 0);
2933c21e84e4SPyun YongHyeon 			else
293441eb5ac3SMarcel Moolenaar 				if_sethwassistbits(ifp, 0, CSUM_TSO);
2935c21e84e4SPyun YongHyeon 		}
29367137cea0SPyun YongHyeon 		if ((mask & IFCAP_WOL_MAGIC) != 0 &&
293741eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_WOL_MAGIC) != 0)
293841eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_WOL_MAGIC);
293960bb79ebSPyun YongHyeon 		if ((mask & IFCAP_VLAN_MTU) != 0 &&
294041eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_VLAN_MTU) != 0) {
294141eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_VLAN_MTU);
29428ef1f631SYaroslav Tykhiy 			if (sc->revision != FXP_REV_82557)
29438ef1f631SYaroslav Tykhiy 				flag = FXP_FLAG_LONG_PKT_EN;
29448ef1f631SYaroslav Tykhiy 			else /* a hack to get long frames on the old chip */
29458ef1f631SYaroslav Tykhiy 				flag = FXP_FLAG_SAVE_BAD;
29468ef1f631SYaroslav Tykhiy 			sc->flags ^= flag;
294741eb5ac3SMarcel Moolenaar 			if (if_getflags(ifp) & IFF_UP)
294860bb79ebSPyun YongHyeon 				reinit++;
294960bb79ebSPyun YongHyeon 		}
2950713ca255SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWCSUM) != 0 &&
295141eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_VLAN_HWCSUM) != 0)
295241eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_VLAN_HWCSUM);
2953713ca255SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
295441eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_VLAN_HWTSO) != 0)
295541eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_VLAN_HWTSO);
2956bd4fa9d9SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
295741eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_VLAN_HWTAGGING) != 0) {
295841eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_VLAN_HWTAGGING);
295941eb5ac3SMarcel Moolenaar 			if ((if_getcapenable(ifp) & IFCAP_VLAN_HWTAGGING) == 0)
296041eb5ac3SMarcel Moolenaar 				if_setcapenablebit(ifp, 0, IFCAP_VLAN_HWTSO |
296141eb5ac3SMarcel Moolenaar 				    IFCAP_VLAN_HWCSUM);
2962bd4fa9d9SPyun YongHyeon 			reinit++;
2963bd4fa9d9SPyun YongHyeon 		}
296441eb5ac3SMarcel Moolenaar 		if (reinit > 0 &&
296541eb5ac3SMarcel Moolenaar 		    (if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0) {
296641eb5ac3SMarcel Moolenaar 			if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
2967a461b201SPyun YongHyeon 			fxp_init_body(sc, 0);
29685506afefSPyun YongHyeon 		}
29693212724cSJohn Baldwin 		FXP_UNLOCK(sc);
297041eb5ac3SMarcel Moolenaar 		if_vlancap(ifp);
2971fb917226SRuslan Ermilov 		break;
2972fb917226SRuslan Ermilov 
2973a17c678eSDavid Greenman 	default:
297409a8241fSGleb Smirnoff 		error = ether_ioctl(ifp, command, data);
2975a17c678eSDavid Greenman 	}
2976a17c678eSDavid Greenman 	return (error);
2977a17c678eSDavid Greenman }
2978397f9dfeSDavid Greenman 
29791d15d9f0SGleb Smirnoff static u_int
29801d15d9f0SGleb Smirnoff fxp_setup_maddr(void *arg, struct sockaddr_dl *sdl, u_int cnt)
29811d15d9f0SGleb Smirnoff {
29821d15d9f0SGleb Smirnoff 	struct fxp_softc *sc = arg;
29831d15d9f0SGleb Smirnoff 	struct fxp_cb_mcs *mcsp = sc->mcsp;
29841d15d9f0SGleb Smirnoff 
29851d15d9f0SGleb Smirnoff 	if (mcsp->mc_cnt < MAXMCADDR)
29861d15d9f0SGleb Smirnoff 		bcopy(LLADDR(sdl), mcsp->mc_addr[mcsp->mc_cnt * ETHER_ADDR_LEN],
29871d15d9f0SGleb Smirnoff 		    ETHER_ADDR_LEN);
29881d15d9f0SGleb Smirnoff 	mcsp->mc_cnt++;
29891d15d9f0SGleb Smirnoff 	return (1);
29901d15d9f0SGleb Smirnoff }
29911d15d9f0SGleb Smirnoff 
2992397f9dfeSDavid Greenman /*
299309882363SJonathan Lemon  * Fill in the multicast address list and return number of entries.
299409882363SJonathan Lemon  */
29951d15d9f0SGleb Smirnoff static void
299609882363SJonathan Lemon fxp_mc_addrs(struct fxp_softc *sc)
299709882363SJonathan Lemon {
299809882363SJonathan Lemon 	struct fxp_cb_mcs *mcsp = sc->mcsp;
299941eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
300009882363SJonathan Lemon 
300141eb5ac3SMarcel Moolenaar 	if ((if_getflags(ifp) & IFF_ALLMULTI) == 0) {
30021d15d9f0SGleb Smirnoff 		mcsp->mc_cnt = 0;
30031d15d9f0SGleb Smirnoff 		if_foreach_llmaddr(sc->ifp, fxp_setup_maddr, sc);
30041d15d9f0SGleb Smirnoff 		if (mcsp->mc_cnt >= MAXMCADDR) {
300541eb5ac3SMarcel Moolenaar 			if_setflagbits(ifp, IFF_ALLMULTI, 0);
30061d15d9f0SGleb Smirnoff 			mcsp->mc_cnt = 0;
300709882363SJonathan Lemon 		}
300809882363SJonathan Lemon 	}
30091d15d9f0SGleb Smirnoff 	mcsp->mc_cnt = htole16(mcsp->mc_cnt * ETHER_ADDR_LEN);
301009882363SJonathan Lemon }
301109882363SJonathan Lemon 
301209882363SJonathan Lemon /*
3013397f9dfeSDavid Greenman  * Program the multicast filter.
3014397f9dfeSDavid Greenman  *
3015397f9dfeSDavid Greenman  * We have an artificial restriction that the multicast setup command
3016397f9dfeSDavid Greenman  * must be the first command in the chain, so we take steps to ensure
30173114fdb4SDavid Greenman  * this. By requiring this, it allows us to keep up the performance of
3018397f9dfeSDavid Greenman  * the pre-initialized command ring (esp. link pointers) by not actually
3019dc733423SDag-Erling Smørgrav  * inserting the mcsetup command in the ring - i.e. its link pointer
3020397f9dfeSDavid Greenman  * points to the TxCB ring, but the mcsetup descriptor itself is not part
3021397f9dfeSDavid Greenman  * of it. We then can do 'CU_START' on the mcsetup descriptor and have it
3022397f9dfeSDavid Greenman  * lead into the regular TxCB ring when it completes.
3023397f9dfeSDavid Greenman  */
3024397f9dfeSDavid Greenman static void
3025f7788e8eSJonathan Lemon fxp_mc_setup(struct fxp_softc *sc)
3026397f9dfeSDavid Greenman {
30276b24912cSPyun YongHyeon 	struct fxp_cb_mcs *mcsp;
30287dced78aSDavid Greenman 	int count;
3029397f9dfeSDavid Greenman 
303067fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
30313114fdb4SDavid Greenman 
30326b24912cSPyun YongHyeon 	mcsp = sc->mcsp;
3033397f9dfeSDavid Greenman 	mcsp->cb_status = 0;
30346b24912cSPyun YongHyeon 	mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL);
30356b24912cSPyun YongHyeon 	mcsp->link_addr = 0xffffffff;
30366b24912cSPyun YongHyeon 	fxp_mc_addrs(sc);
3037397f9dfeSDavid Greenman 
3038397f9dfeSDavid Greenman 	/*
30396b24912cSPyun YongHyeon 	 * Wait until command unit is idle. This should never be the
30406b24912cSPyun YongHyeon 	 * case when nothing is queued, but make sure anyway.
3041397f9dfeSDavid Greenman 	 */
30427dced78aSDavid Greenman 	count = 100;
30436b24912cSPyun YongHyeon 	while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) !=
30446b24912cSPyun YongHyeon 	    FXP_SCB_CUS_IDLE && --count)
30457dced78aSDavid Greenman 		DELAY(10);
30467dced78aSDavid Greenman 	if (count == 0) {
3047f7788e8eSJonathan Lemon 		device_printf(sc->dev, "command queue timeout\n");
30487dced78aSDavid Greenman 		return;
30497dced78aSDavid Greenman 	}
3050397f9dfeSDavid Greenman 
3051397f9dfeSDavid Greenman 	/*
3052397f9dfeSDavid Greenman 	 * Start the multicast setup command.
3053397f9dfeSDavid Greenman 	 */
3054397f9dfeSDavid Greenman 	fxp_scb_wait(sc);
3055a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->mcs_tag, sc->mcs_map,
3056a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3057b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr);
30582e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
30596b24912cSPyun YongHyeon 	/* ...and wait for it to complete. */
30606b24912cSPyun YongHyeon 	fxp_dma_wait(sc, &mcsp->cb_status, sc->mcs_tag, sc->mcs_map);
3061397f9dfeSDavid Greenman }
306272a32a26SJonathan Lemon 
306374d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101a[] = D101_A_RCVBUNDLE_UCODE;
306474d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101b0[] = D101_B0_RCVBUNDLE_UCODE;
306574d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101ma[] = D101M_B_RCVBUNDLE_UCODE;
306674d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101s[] = D101S_RCVBUNDLE_UCODE;
306774d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102[] = D102_B_RCVBUNDLE_UCODE;
306874d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102c[] = D102_C_RCVBUNDLE_UCODE;
3069de571603SMaxime Henrion static uint32_t fxp_ucode_d102e[] = D102_E_RCVBUNDLE_UCODE;
307072a32a26SJonathan Lemon 
307174d1ed23SMaxime Henrion #define UCODE(x)	x, sizeof(x)/sizeof(uint32_t)
307272a32a26SJonathan Lemon 
3073e0fe5c6dSMarius Strobl static const struct ucode {
307474d1ed23SMaxime Henrion 	uint32_t	revision;
307574d1ed23SMaxime Henrion 	uint32_t	*ucode;
307672a32a26SJonathan Lemon 	int		length;
307772a32a26SJonathan Lemon 	u_short		int_delay_offset;
307872a32a26SJonathan Lemon 	u_short		bundle_max_offset;
307929658c96SDimitry Andric } ucode_table[] = {
308072a32a26SJonathan Lemon 	{ FXP_REV_82558_A4, UCODE(fxp_ucode_d101a), D101_CPUSAVER_DWORD, 0 },
308172a32a26SJonathan Lemon 	{ FXP_REV_82558_B0, UCODE(fxp_ucode_d101b0), D101_CPUSAVER_DWORD, 0 },
308272a32a26SJonathan Lemon 	{ FXP_REV_82559_A0, UCODE(fxp_ucode_d101ma),
308372a32a26SJonathan Lemon 	    D101M_CPUSAVER_DWORD, D101M_CPUSAVER_BUNDLE_MAX_DWORD },
308472a32a26SJonathan Lemon 	{ FXP_REV_82559S_A, UCODE(fxp_ucode_d101s),
308572a32a26SJonathan Lemon 	    D101S_CPUSAVER_DWORD, D101S_CPUSAVER_BUNDLE_MAX_DWORD },
308672a32a26SJonathan Lemon 	{ FXP_REV_82550, UCODE(fxp_ucode_d102),
308772a32a26SJonathan Lemon 	    D102_B_CPUSAVER_DWORD, D102_B_CPUSAVER_BUNDLE_MAX_DWORD },
308872a32a26SJonathan Lemon 	{ FXP_REV_82550_C, UCODE(fxp_ucode_d102c),
308972a32a26SJonathan Lemon 	    D102_C_CPUSAVER_DWORD, D102_C_CPUSAVER_BUNDLE_MAX_DWORD },
3090507feeafSMaxime Henrion 	{ FXP_REV_82551_F, UCODE(fxp_ucode_d102e),
3091de571603SMaxime Henrion 	    D102_E_CPUSAVER_DWORD, D102_E_CPUSAVER_BUNDLE_MAX_DWORD },
309250df388dSPyun YongHyeon 	{ FXP_REV_82551_10, UCODE(fxp_ucode_d102e),
309350df388dSPyun YongHyeon 	    D102_E_CPUSAVER_DWORD, D102_E_CPUSAVER_BUNDLE_MAX_DWORD },
309472a32a26SJonathan Lemon 	{ 0, NULL, 0, 0, 0 }
309572a32a26SJonathan Lemon };
309672a32a26SJonathan Lemon 
309772a32a26SJonathan Lemon static void
309872a32a26SJonathan Lemon fxp_load_ucode(struct fxp_softc *sc)
309972a32a26SJonathan Lemon {
3100e0fe5c6dSMarius Strobl 	const struct ucode *uc;
310172a32a26SJonathan Lemon 	struct fxp_cb_ucode *cbp;
310294a4f968SPyun YongHyeon 	int i;
310372a32a26SJonathan Lemon 
31041343a72fSPyun YongHyeon 	if (sc->flags & FXP_FLAG_NO_UCODE)
31051343a72fSPyun YongHyeon 		return;
31061343a72fSPyun YongHyeon 
310772a32a26SJonathan Lemon 	for (uc = ucode_table; uc->ucode != NULL; uc++)
310872a32a26SJonathan Lemon 		if (sc->revision == uc->revision)
310972a32a26SJonathan Lemon 			break;
311072a32a26SJonathan Lemon 	if (uc->ucode == NULL)
311172a32a26SJonathan Lemon 		return;
3112b2badf02SMaxime Henrion 	cbp = (struct fxp_cb_ucode *)sc->fxp_desc.cbl_list;
311372a32a26SJonathan Lemon 	cbp->cb_status = 0;
311483e6547dSMaxime Henrion 	cbp->cb_command = htole16(FXP_CB_COMMAND_UCODE | FXP_CB_COMMAND_EL);
311583e6547dSMaxime Henrion 	cbp->link_addr = 0xffffffff;    	/* (no) next command */
311694a4f968SPyun YongHyeon 	for (i = 0; i < uc->length; i++)
311794a4f968SPyun YongHyeon 		cbp->ucode[i] = htole32(uc->ucode[i]);
311872a32a26SJonathan Lemon 	if (uc->int_delay_offset)
311974d1ed23SMaxime Henrion 		*(uint16_t *)&cbp->ucode[uc->int_delay_offset] =
312083e6547dSMaxime Henrion 		    htole16(sc->tunable_int_delay + sc->tunable_int_delay / 2);
312172a32a26SJonathan Lemon 	if (uc->bundle_max_offset)
312274d1ed23SMaxime Henrion 		*(uint16_t *)&cbp->ucode[uc->bundle_max_offset] =
312383e6547dSMaxime Henrion 		    htole16(sc->tunable_bundle_max);
312472a32a26SJonathan Lemon 	/*
312572a32a26SJonathan Lemon 	 * Download the ucode to the chip.
312672a32a26SJonathan Lemon 	 */
312772a32a26SJonathan Lemon 	fxp_scb_wait(sc);
31285986d0d2SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
31295986d0d2SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3130b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
313172a32a26SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
313272a32a26SJonathan Lemon 	/* ...and wait for it to complete. */
3133209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map);
313472a32a26SJonathan Lemon 	device_printf(sc->dev,
313572a32a26SJonathan Lemon 	    "Microcode loaded, int_delay: %d usec  bundle_max: %d\n",
313672a32a26SJonathan Lemon 	    sc->tunable_int_delay,
313772a32a26SJonathan Lemon 	    uc->bundle_max_offset == 0 ? 0 : sc->tunable_bundle_max);
313872a32a26SJonathan Lemon 	sc->flags |= FXP_FLAG_UCODE;
31391343a72fSPyun YongHyeon 	bzero(cbp, FXP_TXCB_SZ);
314072a32a26SJonathan Lemon }
314172a32a26SJonathan Lemon 
31428da9c507SPyun YongHyeon #define FXP_SYSCTL_STAT_ADD(c, h, n, p, d)	\
31438da9c507SPyun YongHyeon 	SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d)
31448da9c507SPyun YongHyeon 
31458da9c507SPyun YongHyeon static void
31468da9c507SPyun YongHyeon fxp_sysctl_node(struct fxp_softc *sc)
31478da9c507SPyun YongHyeon {
31488da9c507SPyun YongHyeon 	struct sysctl_ctx_list *ctx;
31498da9c507SPyun YongHyeon 	struct sysctl_oid_list *child, *parent;
31508da9c507SPyun YongHyeon 	struct sysctl_oid *tree;
31518da9c507SPyun YongHyeon 	struct fxp_hwstats *hsp;
31528da9c507SPyun YongHyeon 
31538da9c507SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->dev);
31548da9c507SPyun YongHyeon 	child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->dev));
31558da9c507SPyun YongHyeon 
3156*7029da5cSPawel Biernacki 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "int_delay",
3157*7029da5cSPawel Biernacki 	    CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT,
31588da9c507SPyun YongHyeon 	    &sc->tunable_int_delay, 0, sysctl_hw_fxp_int_delay, "I",
31598da9c507SPyun YongHyeon 	    "FXP driver receive interrupt microcode bundling delay");
3160*7029da5cSPawel Biernacki 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "bundle_max",
3161*7029da5cSPawel Biernacki 	    CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT,
31628da9c507SPyun YongHyeon 	    &sc->tunable_bundle_max, 0, sysctl_hw_fxp_bundle_max, "I",
31638da9c507SPyun YongHyeon 	    "FXP driver receive interrupt microcode bundle size limit");
31648da9c507SPyun YongHyeon 	SYSCTL_ADD_INT(ctx, child,OID_AUTO, "rnr", CTLFLAG_RD, &sc->rnr, 0,
31658da9c507SPyun YongHyeon 	    "FXP RNR events");
31668da9c507SPyun YongHyeon 
31678da9c507SPyun YongHyeon 	/*
31688da9c507SPyun YongHyeon 	 * Pull in device tunables.
31698da9c507SPyun YongHyeon 	 */
31708da9c507SPyun YongHyeon 	sc->tunable_int_delay = TUNABLE_INT_DELAY;
31718da9c507SPyun YongHyeon 	sc->tunable_bundle_max = TUNABLE_BUNDLE_MAX;
31728da9c507SPyun YongHyeon 	(void) resource_int_value(device_get_name(sc->dev),
31738da9c507SPyun YongHyeon 	    device_get_unit(sc->dev), "int_delay", &sc->tunable_int_delay);
31748da9c507SPyun YongHyeon 	(void) resource_int_value(device_get_name(sc->dev),
31758da9c507SPyun YongHyeon 	    device_get_unit(sc->dev), "bundle_max", &sc->tunable_bundle_max);
31768da9c507SPyun YongHyeon 	sc->rnr = 0;
31778da9c507SPyun YongHyeon 
31788da9c507SPyun YongHyeon 	hsp = &sc->fxp_hwstats;
3179*7029da5cSPawel Biernacki 	tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats",
3180*7029da5cSPawel Biernacki 	    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "FXP statistics");
31818da9c507SPyun YongHyeon 	parent = SYSCTL_CHILDREN(tree);
31828da9c507SPyun YongHyeon 
31838da9c507SPyun YongHyeon 	/* Rx MAC statistics. */
3184*7029da5cSPawel Biernacki 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx",
3185*7029da5cSPawel Biernacki 	    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "Rx MAC statistics");
31868da9c507SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
31878da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "good_frames",
31888da9c507SPyun YongHyeon 	    &hsp->rx_good, "Good frames");
31898da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "crc_errors",
31908da9c507SPyun YongHyeon 	    &hsp->rx_crc_errors, "CRC errors");
31918da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "alignment_errors",
31928da9c507SPyun YongHyeon 	    &hsp->rx_alignment_errors, "Alignment errors");
31938da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "rnr_errors",
31948da9c507SPyun YongHyeon 	    &hsp->rx_rnr_errors, "RNR errors");
31958da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "overrun_errors",
31968da9c507SPyun YongHyeon 	    &hsp->rx_overrun_errors, "Overrun errors");
31978da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "cdt_errors",
31988da9c507SPyun YongHyeon 	    &hsp->rx_cdt_errors, "Collision detect errors");
31998da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "shortframes",
32008da9c507SPyun YongHyeon 	    &hsp->rx_shortframes, "Short frame errors");
32018da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4) {
32028da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "pause",
32038da9c507SPyun YongHyeon 		    &hsp->rx_pause, "Pause frames");
32048da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "controls",
32058da9c507SPyun YongHyeon 		    &hsp->rx_controls, "Unsupported control frames");
32068da9c507SPyun YongHyeon 	}
32078da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0)
32088da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "tco",
32098da9c507SPyun YongHyeon 		    &hsp->rx_tco, "TCO frames");
32108da9c507SPyun YongHyeon 
32118da9c507SPyun YongHyeon 	/* Tx MAC statistics. */
3212*7029da5cSPawel Biernacki 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx",
3213*7029da5cSPawel Biernacki 	    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "Tx MAC statistics");
32148da9c507SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
32158da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "good_frames",
32168da9c507SPyun YongHyeon 	    &hsp->tx_good, "Good frames");
32178da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "maxcols",
32188da9c507SPyun YongHyeon 	    &hsp->tx_maxcols, "Maximum collisions errors");
32198da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "latecols",
32208da9c507SPyun YongHyeon 	    &hsp->tx_latecols, "Late collisions errors");
32218da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "underruns",
32228da9c507SPyun YongHyeon 	    &hsp->tx_underruns, "Underrun errors");
32238da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "lostcrs",
32248da9c507SPyun YongHyeon 	    &hsp->tx_lostcrs, "Lost carrier sense");
32258da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "deffered",
32268da9c507SPyun YongHyeon 	    &hsp->tx_deffered, "Deferred");
32278da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "single_collisions",
32288da9c507SPyun YongHyeon 	    &hsp->tx_single_collisions, "Single collisions");
32298da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "multiple_collisions",
32308da9c507SPyun YongHyeon 	    &hsp->tx_multiple_collisions, "Multiple collisions");
32318da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "total_collisions",
32328da9c507SPyun YongHyeon 	    &hsp->tx_total_collisions, "Total collisions");
32338da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4)
32348da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "pause",
32358da9c507SPyun YongHyeon 		    &hsp->tx_pause, "Pause frames");
32368da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0)
32378da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "tco",
32388da9c507SPyun YongHyeon 		    &hsp->tx_tco, "TCO frames");
32398da9c507SPyun YongHyeon }
32408da9c507SPyun YongHyeon 
32418da9c507SPyun YongHyeon #undef FXP_SYSCTL_STAT_ADD
32428da9c507SPyun YongHyeon 
324372a32a26SJonathan Lemon static int
324472a32a26SJonathan Lemon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
324572a32a26SJonathan Lemon {
324672a32a26SJonathan Lemon 	int error, value;
324772a32a26SJonathan Lemon 
324872a32a26SJonathan Lemon 	value = *(int *)arg1;
324972a32a26SJonathan Lemon 	error = sysctl_handle_int(oidp, &value, 0, req);
325072a32a26SJonathan Lemon 	if (error || !req->newptr)
325172a32a26SJonathan Lemon 		return (error);
325272a32a26SJonathan Lemon 	if (value < low || value > high)
325372a32a26SJonathan Lemon 		return (EINVAL);
325472a32a26SJonathan Lemon 	*(int *)arg1 = value;
325572a32a26SJonathan Lemon 	return (0);
325672a32a26SJonathan Lemon }
325772a32a26SJonathan Lemon 
325872a32a26SJonathan Lemon /*
325972a32a26SJonathan Lemon  * Interrupt delay is expressed in microseconds, a multiplier is used
326072a32a26SJonathan Lemon  * to convert this to the appropriate clock ticks before using.
326172a32a26SJonathan Lemon  */
326272a32a26SJonathan Lemon static int
326372a32a26SJonathan Lemon sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS)
326472a32a26SJonathan Lemon {
3265e0fe5c6dSMarius Strobl 
326672a32a26SJonathan Lemon 	return (sysctl_int_range(oidp, arg1, arg2, req, 300, 3000));
326772a32a26SJonathan Lemon }
326872a32a26SJonathan Lemon 
326972a32a26SJonathan Lemon static int
327072a32a26SJonathan Lemon sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS)
327172a32a26SJonathan Lemon {
3272e0fe5c6dSMarius Strobl 
327372a32a26SJonathan Lemon 	return (sysctl_int_range(oidp, arg1, arg2, req, 1, 0xffff));
327472a32a26SJonathan Lemon }
3275