1f7788e8eSJonathan Lemon /*- 2a17c678eSDavid Greenman * Copyright (c) 1995, David Greenman 33bd07cfdSJonathan Lemon * Copyright (c) 2001 Jonathan Lemon <jlemon@freebsd.org> 4a17c678eSDavid Greenman * All rights reserved. 5a17c678eSDavid Greenman * 6a17c678eSDavid Greenman * Redistribution and use in source and binary forms, with or without 7a17c678eSDavid Greenman * modification, are permitted provided that the following conditions 8a17c678eSDavid Greenman * are met: 9a17c678eSDavid Greenman * 1. Redistributions of source code must retain the above copyright 10a17c678eSDavid Greenman * notice unmodified, this list of conditions, and the following 11a17c678eSDavid Greenman * disclaimer. 12a17c678eSDavid Greenman * 2. Redistributions in binary form must reproduce the above copyright 13a17c678eSDavid Greenman * notice, this list of conditions and the following disclaimer in the 14a17c678eSDavid Greenman * documentation and/or other materials provided with the distribution. 15a17c678eSDavid Greenman * 16a17c678eSDavid Greenman * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 17a17c678eSDavid Greenman * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18a17c678eSDavid Greenman * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19a17c678eSDavid Greenman * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 20a17c678eSDavid Greenman * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21a17c678eSDavid Greenman * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22a17c678eSDavid Greenman * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23a17c678eSDavid Greenman * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24a17c678eSDavid Greenman * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25a17c678eSDavid Greenman * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26a17c678eSDavid Greenman * SUCH DAMAGE. 27a17c678eSDavid Greenman * 28a17c678eSDavid Greenman */ 29a17c678eSDavid Greenman 30aad970f1SDavid E. O'Brien #include <sys/cdefs.h> 31aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$"); 32aad970f1SDavid E. O'Brien 33a17c678eSDavid Greenman /* 34ae12cddaSDavid Greenman * Intel EtherExpress Pro/100B PCI Fast Ethernet driver 35a17c678eSDavid Greenman */ 36a17c678eSDavid Greenman 37a17c678eSDavid Greenman #include <sys/param.h> 38a17c678eSDavid Greenman #include <sys/systm.h> 3983e6547dSMaxime Henrion #include <sys/endian.h> 40a17c678eSDavid Greenman #include <sys/mbuf.h> 41f7788e8eSJonathan Lemon /* #include <sys/mutex.h> */ 42a17c678eSDavid Greenman #include <sys/kernel.h> 43fe12f24bSPoul-Henning Kamp #include <sys/module.h> 444458ac71SBruce Evans #include <sys/socket.h> 4572a32a26SJonathan Lemon #include <sys/sysctl.h> 46a17c678eSDavid Greenman 47a17c678eSDavid Greenman #include <net/if.h> 48397f9dfeSDavid Greenman #include <net/if_dl.h> 49ba8c6fd5SDavid Greenman #include <net/if_media.h> 50a17c678eSDavid Greenman 51a17c678eSDavid Greenman #include <net/bpf.h> 52ba8c6fd5SDavid Greenman #include <sys/sockio.h> 536182fdbdSPeter Wemm #include <sys/bus.h> 546182fdbdSPeter Wemm #include <machine/bus.h> 556182fdbdSPeter Wemm #include <sys/rman.h> 566182fdbdSPeter Wemm #include <machine/resource.h> 57ba8c6fd5SDavid Greenman 581d5e9e22SEivind Eklund #include <net/ethernet.h> 591d5e9e22SEivind Eklund #include <net/if_arp.h> 60ba8c6fd5SDavid Greenman 61f7788e8eSJonathan Lemon #include <machine/clock.h> /* for DELAY */ 62a17c678eSDavid Greenman 63e8c8b728SJonathan Lemon #include <net/if_types.h> 64e8c8b728SJonathan Lemon #include <net/if_vlan_var.h> 65e8c8b728SJonathan Lemon 66c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR 67c8bca6dcSBill Paul #include <netinet/in.h> 68c8bca6dcSBill Paul #include <netinet/in_systm.h> 69c8bca6dcSBill Paul #include <netinet/ip.h> 70c8bca6dcSBill Paul #include <machine/in_cksum.h> 71c8bca6dcSBill Paul #endif 72c8bca6dcSBill Paul 734fbd232cSWarner Losh #include <dev/pci/pcivar.h> 744fbd232cSWarner Losh #include <dev/pci/pcireg.h> /* for PCIM_CMD_xxx */ 75a17c678eSDavid Greenman 76f7788e8eSJonathan Lemon #include <dev/mii/mii.h> 77f7788e8eSJonathan Lemon #include <dev/mii/miivar.h> 78f7788e8eSJonathan Lemon 79f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpreg.h> 80f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpvar.h> 8172a32a26SJonathan Lemon #include <dev/fxp/rcvbundl.h> 82f7788e8eSJonathan Lemon 83f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, pci, 1, 1, 1); 84f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, ether, 1, 1, 1); 85f7788e8eSJonathan Lemon MODULE_DEPEND(fxp, miibus, 1, 1, 1); 86f7788e8eSJonathan Lemon #include "miibus_if.h" 874fc1dda9SAndrew Gallatin 88ba8c6fd5SDavid Greenman /* 89ba8c6fd5SDavid Greenman * NOTE! On the Alpha, we have an alignment constraint. The 90ba8c6fd5SDavid Greenman * card DMAs the packet immediately following the RFA. However, 91ba8c6fd5SDavid Greenman * the first thing in the packet is a 14-byte Ethernet header. 92ba8c6fd5SDavid Greenman * This means that the packet is misaligned. To compensate, 93ba8c6fd5SDavid Greenman * we actually offset the RFA 2 bytes into the cluster. This 94ba8c6fd5SDavid Greenman * alignes the packet after the Ethernet header at a 32-bit 95ba8c6fd5SDavid Greenman * boundary. HOWEVER! This means that the RFA is misaligned! 96ba8c6fd5SDavid Greenman */ 97ba8c6fd5SDavid Greenman #define RFA_ALIGNMENT_FUDGE 2 98ba8c6fd5SDavid Greenman 99ba8c6fd5SDavid Greenman /* 100f7788e8eSJonathan Lemon * Set initial transmit threshold at 64 (512 bytes). This is 101f7788e8eSJonathan Lemon * increased by 64 (512 bytes) at a time, to maximum of 192 102f7788e8eSJonathan Lemon * (1536 bytes), if an underrun occurs. 103f7788e8eSJonathan Lemon */ 104f7788e8eSJonathan Lemon static int tx_threshold = 64; 105f7788e8eSJonathan Lemon 106f7788e8eSJonathan Lemon /* 107f7788e8eSJonathan Lemon * The configuration byte map has several undefined fields which 108f7788e8eSJonathan Lemon * must be one or must be zero. Set up a template for these bits 109f7788e8eSJonathan Lemon * only, (assuming a 82557 chip) leaving the actual configuration 110f7788e8eSJonathan Lemon * to fxp_init. 111f7788e8eSJonathan Lemon * 112f7788e8eSJonathan Lemon * See struct fxp_cb_config for the bit definitions. 113f7788e8eSJonathan Lemon */ 114f7788e8eSJonathan Lemon static u_char fxp_cb_config_template[] = { 115f7788e8eSJonathan Lemon 0x0, 0x0, /* cb_status */ 116f7788e8eSJonathan Lemon 0x0, 0x0, /* cb_command */ 117f7788e8eSJonathan Lemon 0x0, 0x0, 0x0, 0x0, /* link_addr */ 118f7788e8eSJonathan Lemon 0x0, /* 0 */ 119f7788e8eSJonathan Lemon 0x0, /* 1 */ 120f7788e8eSJonathan Lemon 0x0, /* 2 */ 121f7788e8eSJonathan Lemon 0x0, /* 3 */ 122f7788e8eSJonathan Lemon 0x0, /* 4 */ 123f7788e8eSJonathan Lemon 0x0, /* 5 */ 124f7788e8eSJonathan Lemon 0x32, /* 6 */ 125f7788e8eSJonathan Lemon 0x0, /* 7 */ 126f7788e8eSJonathan Lemon 0x0, /* 8 */ 127f7788e8eSJonathan Lemon 0x0, /* 9 */ 128f7788e8eSJonathan Lemon 0x6, /* 10 */ 129f7788e8eSJonathan Lemon 0x0, /* 11 */ 130f7788e8eSJonathan Lemon 0x0, /* 12 */ 131f7788e8eSJonathan Lemon 0x0, /* 13 */ 132f7788e8eSJonathan Lemon 0xf2, /* 14 */ 133f7788e8eSJonathan Lemon 0x48, /* 15 */ 134f7788e8eSJonathan Lemon 0x0, /* 16 */ 135f7788e8eSJonathan Lemon 0x40, /* 17 */ 136f7788e8eSJonathan Lemon 0xf0, /* 18 */ 137f7788e8eSJonathan Lemon 0x0, /* 19 */ 138f7788e8eSJonathan Lemon 0x3f, /* 20 */ 139f7788e8eSJonathan Lemon 0x5 /* 21 */ 140f7788e8eSJonathan Lemon }; 141f7788e8eSJonathan Lemon 142f7788e8eSJonathan Lemon struct fxp_ident { 14374d1ed23SMaxime Henrion uint16_t devid; 144f19fc5d8SJohn Polstra int16_t revid; /* -1 matches anything */ 145f7788e8eSJonathan Lemon char *name; 146f7788e8eSJonathan Lemon }; 147f7788e8eSJonathan Lemon 148f7788e8eSJonathan Lemon /* 149f7788e8eSJonathan Lemon * Claim various Intel PCI device identifiers for this driver. The 150f7788e8eSJonathan Lemon * sub-vendor and sub-device field are extensively used to identify 151f7788e8eSJonathan Lemon * particular variants, but we don't currently differentiate between 152f7788e8eSJonathan Lemon * them. 153f7788e8eSJonathan Lemon */ 154f7788e8eSJonathan Lemon static struct fxp_ident fxp_ident_table[] = { 155f19fc5d8SJohn Polstra { 0x1029, -1, "Intel 82559 PCI/CardBus Pro/100" }, 156f19fc5d8SJohn Polstra { 0x1030, -1, "Intel 82559 Pro/100 Ethernet" }, 157f19fc5d8SJohn Polstra { 0x1031, -1, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" }, 158f19fc5d8SJohn Polstra { 0x1032, -1, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" }, 159f19fc5d8SJohn Polstra { 0x1033, -1, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 160f19fc5d8SJohn Polstra { 0x1034, -1, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 161f19fc5d8SJohn Polstra { 0x1035, -1, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 162f19fc5d8SJohn Polstra { 0x1036, -1, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 163f19fc5d8SJohn Polstra { 0x1037, -1, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 164f19fc5d8SJohn Polstra { 0x1038, -1, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 165f19fc5d8SJohn Polstra { 0x1039, -1, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" }, 166f19fc5d8SJohn Polstra { 0x103A, -1, "Intel 82801DB (ICH4) Pro/100 Ethernet" }, 167f19fc5d8SJohn Polstra { 0x103B, -1, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" }, 168f19fc5d8SJohn Polstra { 0x103C, -1, "Intel 82801DB (ICH4) Pro/100 Ethernet" }, 169f19fc5d8SJohn Polstra { 0x103D, -1, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" }, 170f19fc5d8SJohn Polstra { 0x103E, -1, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" }, 171f19fc5d8SJohn Polstra { 0x1050, -1, "Intel 82801BA (D865) Pro/100 VE Ethernet" }, 172c2b37819SWarner Losh { 0x1051, -1, "Intel 82562ET (ICH5/ICH5R) Pro/100 VE Ethernet" }, 173f19fc5d8SJohn Polstra { 0x1059, -1, "Intel 82551QM Pro/100 M Mobile Connection" }, 174048ca166SMaxime Henrion { 0x1064, -1, "Intel 82562EZ (ICH6)" }, 17529a8929dSMaxime Henrion { 0x1068, -1, "Intel 82801FBM (ICH6-M) Pro/100 VE Ethernet" }, 176f19fc5d8SJohn Polstra { 0x1209, -1, "Intel 82559ER Embedded 10/100 Ethernet" }, 177f19fc5d8SJohn Polstra { 0x1229, 0x01, "Intel 82557 Pro/100 Ethernet" }, 178f19fc5d8SJohn Polstra { 0x1229, 0x02, "Intel 82557 Pro/100 Ethernet" }, 179f19fc5d8SJohn Polstra { 0x1229, 0x03, "Intel 82557 Pro/100 Ethernet" }, 180f19fc5d8SJohn Polstra { 0x1229, 0x04, "Intel 82558 Pro/100 Ethernet" }, 181f19fc5d8SJohn Polstra { 0x1229, 0x05, "Intel 82558 Pro/100 Ethernet" }, 182f19fc5d8SJohn Polstra { 0x1229, 0x06, "Intel 82559 Pro/100 Ethernet" }, 183f19fc5d8SJohn Polstra { 0x1229, 0x07, "Intel 82559 Pro/100 Ethernet" }, 184f19fc5d8SJohn Polstra { 0x1229, 0x08, "Intel 82559 Pro/100 Ethernet" }, 185f19fc5d8SJohn Polstra { 0x1229, 0x09, "Intel 82559ER Pro/100 Ethernet" }, 186f19fc5d8SJohn Polstra { 0x1229, 0x0c, "Intel 82550 Pro/100 Ethernet" }, 187f19fc5d8SJohn Polstra { 0x1229, 0x0d, "Intel 82550 Pro/100 Ethernet" }, 188f19fc5d8SJohn Polstra { 0x1229, 0x0e, "Intel 82550 Pro/100 Ethernet" }, 189f19fc5d8SJohn Polstra { 0x1229, 0x0f, "Intel 82551 Pro/100 Ethernet" }, 190f19fc5d8SJohn Polstra { 0x1229, 0x10, "Intel 82551 Pro/100 Ethernet" }, 191f19fc5d8SJohn Polstra { 0x1229, -1, "Intel 82557/8/9 Pro/100 Ethernet" }, 192f19fc5d8SJohn Polstra { 0x2449, -1, "Intel 82801BA/CAM (ICH2/3) Pro/100 Ethernet" }, 193f19fc5d8SJohn Polstra { 0, -1, NULL }, 194f7788e8eSJonathan Lemon }; 195f7788e8eSJonathan Lemon 196c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR 197c8bca6dcSBill Paul #define FXP_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 198c8bca6dcSBill Paul #else 199c8bca6dcSBill Paul #define FXP_CSUM_FEATURES (CSUM_TCP | CSUM_UDP) 200c8bca6dcSBill Paul #endif 201c8bca6dcSBill Paul 202f7788e8eSJonathan Lemon static int fxp_probe(device_t dev); 203f7788e8eSJonathan Lemon static int fxp_attach(device_t dev); 204f7788e8eSJonathan Lemon static int fxp_detach(device_t dev); 205f7788e8eSJonathan Lemon static int fxp_shutdown(device_t dev); 206f7788e8eSJonathan Lemon static int fxp_suspend(device_t dev); 207f7788e8eSJonathan Lemon static int fxp_resume(device_t dev); 208f7788e8eSJonathan Lemon 209f7788e8eSJonathan Lemon static void fxp_intr(void *xsc); 2104953bccaSNate Lawson static void fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp, 21174d1ed23SMaxime Henrion uint8_t statack, int count); 212f7788e8eSJonathan Lemon static void fxp_init(void *xsc); 2134953bccaSNate Lawson static void fxp_init_body(struct fxp_softc *sc); 214f7788e8eSJonathan Lemon static void fxp_tick(void *xsc); 215f7788e8eSJonathan Lemon static void fxp_start(struct ifnet *ifp); 2164953bccaSNate Lawson static void fxp_start_body(struct ifnet *ifp); 21740c20505SMaxime Henrion static int fxp_encap(struct fxp_softc *sc, struct mbuf *m_head); 218f7788e8eSJonathan Lemon static void fxp_stop(struct fxp_softc *sc); 219f7788e8eSJonathan Lemon static void fxp_release(struct fxp_softc *sc); 220f7788e8eSJonathan Lemon static int fxp_ioctl(struct ifnet *ifp, u_long command, 221f7788e8eSJonathan Lemon caddr_t data); 222f7788e8eSJonathan Lemon static void fxp_watchdog(struct ifnet *ifp); 223b2badf02SMaxime Henrion static int fxp_add_rfabuf(struct fxp_softc *sc, 224b2badf02SMaxime Henrion struct fxp_rx *rxp); 22509882363SJonathan Lemon static int fxp_mc_addrs(struct fxp_softc *sc); 226f7788e8eSJonathan Lemon static void fxp_mc_setup(struct fxp_softc *sc); 22774d1ed23SMaxime Henrion static uint16_t fxp_eeprom_getword(struct fxp_softc *sc, int offset, 228f7788e8eSJonathan Lemon int autosize); 22900c4116bSJonathan Lemon static void fxp_eeprom_putword(struct fxp_softc *sc, int offset, 23074d1ed23SMaxime Henrion uint16_t data); 231f7788e8eSJonathan Lemon static void fxp_autosize_eeprom(struct fxp_softc *sc); 232f7788e8eSJonathan Lemon static void fxp_read_eeprom(struct fxp_softc *sc, u_short *data, 233f7788e8eSJonathan Lemon int offset, int words); 23400c4116bSJonathan Lemon static void fxp_write_eeprom(struct fxp_softc *sc, u_short *data, 23500c4116bSJonathan Lemon int offset, int words); 236f7788e8eSJonathan Lemon static int fxp_ifmedia_upd(struct ifnet *ifp); 237f7788e8eSJonathan Lemon static void fxp_ifmedia_sts(struct ifnet *ifp, 238f7788e8eSJonathan Lemon struct ifmediareq *ifmr); 239f7788e8eSJonathan Lemon static int fxp_serial_ifmedia_upd(struct ifnet *ifp); 240f7788e8eSJonathan Lemon static void fxp_serial_ifmedia_sts(struct ifnet *ifp, 241f7788e8eSJonathan Lemon struct ifmediareq *ifmr); 242f7788e8eSJonathan Lemon static volatile int fxp_miibus_readreg(device_t dev, int phy, int reg); 243f7788e8eSJonathan Lemon static void fxp_miibus_writereg(device_t dev, int phy, int reg, 244f7788e8eSJonathan Lemon int value); 24572a32a26SJonathan Lemon static void fxp_load_ucode(struct fxp_softc *sc); 24672a32a26SJonathan Lemon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, 24772a32a26SJonathan Lemon int low, int high); 24872a32a26SJonathan Lemon static int sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS); 24972a32a26SJonathan Lemon static int sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS); 25028935f27SMaxime Henrion static void fxp_scb_wait(struct fxp_softc *sc); 25128935f27SMaxime Henrion static void fxp_scb_cmd(struct fxp_softc *sc, int cmd); 25228935f27SMaxime Henrion static void fxp_dma_wait(struct fxp_softc *sc, 25374d1ed23SMaxime Henrion volatile uint16_t *status, bus_dma_tag_t dmat, 254209b07bcSMaxime Henrion bus_dmamap_t map); 255f7788e8eSJonathan Lemon 256f7788e8eSJonathan Lemon static device_method_t fxp_methods[] = { 257f7788e8eSJonathan Lemon /* Device interface */ 258f7788e8eSJonathan Lemon DEVMETHOD(device_probe, fxp_probe), 259f7788e8eSJonathan Lemon DEVMETHOD(device_attach, fxp_attach), 260f7788e8eSJonathan Lemon DEVMETHOD(device_detach, fxp_detach), 261f7788e8eSJonathan Lemon DEVMETHOD(device_shutdown, fxp_shutdown), 262f7788e8eSJonathan Lemon DEVMETHOD(device_suspend, fxp_suspend), 263f7788e8eSJonathan Lemon DEVMETHOD(device_resume, fxp_resume), 264f7788e8eSJonathan Lemon 265f7788e8eSJonathan Lemon /* MII interface */ 266f7788e8eSJonathan Lemon DEVMETHOD(miibus_readreg, fxp_miibus_readreg), 267f7788e8eSJonathan Lemon DEVMETHOD(miibus_writereg, fxp_miibus_writereg), 268f7788e8eSJonathan Lemon 269f7788e8eSJonathan Lemon { 0, 0 } 270f7788e8eSJonathan Lemon }; 271f7788e8eSJonathan Lemon 272f7788e8eSJonathan Lemon static driver_t fxp_driver = { 273f7788e8eSJonathan Lemon "fxp", 274f7788e8eSJonathan Lemon fxp_methods, 275f7788e8eSJonathan Lemon sizeof(struct fxp_softc), 276f7788e8eSJonathan Lemon }; 277f7788e8eSJonathan Lemon 278f7788e8eSJonathan Lemon static devclass_t fxp_devclass; 279f7788e8eSJonathan Lemon 280f246e4a1SMatthew N. Dodd DRIVER_MODULE(fxp, pci, fxp_driver, fxp_devclass, 0, 0); 281347934faSWarner Losh DRIVER_MODULE(fxp, cardbus, fxp_driver, fxp_devclass, 0, 0); 282f7788e8eSJonathan Lemon DRIVER_MODULE(miibus, fxp, miibus_driver, miibus_devclass, 0, 0); 283f7788e8eSJonathan Lemon 284f7788e8eSJonathan Lemon /* 285dfe61cf1SDavid Greenman * Wait for the previous command to be accepted (but not necessarily 286dfe61cf1SDavid Greenman * completed). 287dfe61cf1SDavid Greenman */ 28828935f27SMaxime Henrion static void 289f7788e8eSJonathan Lemon fxp_scb_wait(struct fxp_softc *sc) 290a17c678eSDavid Greenman { 291a17c678eSDavid Greenman int i = 10000; 292a17c678eSDavid Greenman 2937dced78aSDavid Greenman while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i) 2947dced78aSDavid Greenman DELAY(2); 2957dced78aSDavid Greenman if (i == 0) 29600c4116bSJonathan Lemon device_printf(sc->dev, "SCB timeout: 0x%x 0x%x 0x%x 0x%x\n", 297e8c8b728SJonathan Lemon CSR_READ_1(sc, FXP_CSR_SCB_COMMAND), 298e8c8b728SJonathan Lemon CSR_READ_1(sc, FXP_CSR_SCB_STATACK), 299e8c8b728SJonathan Lemon CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS), 300e8c8b728SJonathan Lemon CSR_READ_2(sc, FXP_CSR_FLOWCONTROL)); 3017dced78aSDavid Greenman } 3027dced78aSDavid Greenman 30328935f27SMaxime Henrion static void 3042e2b8238SJonathan Lemon fxp_scb_cmd(struct fxp_softc *sc, int cmd) 3052e2b8238SJonathan Lemon { 3062e2b8238SJonathan Lemon 3072e2b8238SJonathan Lemon if (cmd == FXP_SCB_COMMAND_CU_RESUME && sc->cu_resume_bug) { 3082e2b8238SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_CB_COMMAND_NOP); 3092e2b8238SJonathan Lemon fxp_scb_wait(sc); 3102e2b8238SJonathan Lemon } 3112e2b8238SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd); 3122e2b8238SJonathan Lemon } 3132e2b8238SJonathan Lemon 31428935f27SMaxime Henrion static void 31574d1ed23SMaxime Henrion fxp_dma_wait(struct fxp_softc *sc, volatile uint16_t *status, 316209b07bcSMaxime Henrion bus_dma_tag_t dmat, bus_dmamap_t map) 3177dced78aSDavid Greenman { 3187dced78aSDavid Greenman int i = 10000; 3197dced78aSDavid Greenman 320209b07bcSMaxime Henrion bus_dmamap_sync(dmat, map, BUS_DMASYNC_POSTREAD); 321209b07bcSMaxime Henrion while (!(le16toh(*status) & FXP_CB_STATUS_C) && --i) { 3227dced78aSDavid Greenman DELAY(2); 323209b07bcSMaxime Henrion bus_dmamap_sync(dmat, map, BUS_DMASYNC_POSTREAD); 324209b07bcSMaxime Henrion } 3257dced78aSDavid Greenman if (i == 0) 326f7788e8eSJonathan Lemon device_printf(sc->dev, "DMA timeout\n"); 327a17c678eSDavid Greenman } 328a17c678eSDavid Greenman 329dfe61cf1SDavid Greenman /* 33028935f27SMaxime Henrion * Return identification string if this device is ours. 331dfe61cf1SDavid Greenman */ 3326182fdbdSPeter Wemm static int 3336182fdbdSPeter Wemm fxp_probe(device_t dev) 334a17c678eSDavid Greenman { 33574d1ed23SMaxime Henrion uint16_t devid; 33674d1ed23SMaxime Henrion uint8_t revid; 337f7788e8eSJonathan Lemon struct fxp_ident *ident; 338f7788e8eSJonathan Lemon 33955ce7b51SDavid Greenman if (pci_get_vendor(dev) == FXP_VENDORID_INTEL) { 340f7788e8eSJonathan Lemon devid = pci_get_device(dev); 341f19fc5d8SJohn Polstra revid = pci_get_revid(dev); 342f7788e8eSJonathan Lemon for (ident = fxp_ident_table; ident->name != NULL; ident++) { 343f19fc5d8SJohn Polstra if (ident->devid == devid && 344f19fc5d8SJohn Polstra (ident->revid == revid || ident->revid == -1)) { 345f7788e8eSJonathan Lemon device_set_desc(dev, ident->name); 346538565c4SWarner Losh return (BUS_PROBE_DEFAULT); 34755ce7b51SDavid Greenman } 348dd68ef16SPeter Wemm } 349f7788e8eSJonathan Lemon } 350f7788e8eSJonathan Lemon return (ENXIO); 3516182fdbdSPeter Wemm } 3526182fdbdSPeter Wemm 353b2badf02SMaxime Henrion static void 354b2badf02SMaxime Henrion fxp_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 355b2badf02SMaxime Henrion { 35674d1ed23SMaxime Henrion uint32_t *addr; 357b2badf02SMaxime Henrion 358b2badf02SMaxime Henrion if (error) 359b2badf02SMaxime Henrion return; 360b2badf02SMaxime Henrion 361b2badf02SMaxime Henrion KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg)); 362b2badf02SMaxime Henrion addr = arg; 363b2badf02SMaxime Henrion *addr = segs->ds_addr; 364b2badf02SMaxime Henrion } 365b2badf02SMaxime Henrion 3666182fdbdSPeter Wemm static int 3676182fdbdSPeter Wemm fxp_attach(device_t dev) 368a17c678eSDavid Greenman { 3696720ebccSMaxime Henrion struct fxp_softc *sc; 3706720ebccSMaxime Henrion struct fxp_cb_tx *tcbp; 3716720ebccSMaxime Henrion struct fxp_tx *txp; 372b2badf02SMaxime Henrion struct fxp_rx *rxp; 3736720ebccSMaxime Henrion struct ifnet *ifp; 37474d1ed23SMaxime Henrion uint32_t val; 37574d1ed23SMaxime Henrion uint16_t data, myea[ETHER_ADDR_LEN / 2]; 37640c20505SMaxime Henrion int i, rid, m1, m2, prefer_iomap; 3776720ebccSMaxime Henrion int error, s; 378a17c678eSDavid Greenman 3796720ebccSMaxime Henrion error = 0; 3806720ebccSMaxime Henrion sc = device_get_softc(dev); 381f7788e8eSJonathan Lemon sc->dev = dev; 38245276e4aSSam Leffler callout_init(&sc->stat_ch, CALLOUT_MPSAFE); 3836008862bSJohn Baldwin mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 3844953bccaSNate Lawson MTX_DEF); 3854953bccaSNate Lawson ifmedia_init(&sc->sc_media, 0, fxp_serial_ifmedia_upd, 3864953bccaSNate Lawson fxp_serial_ifmedia_sts); 387a17c678eSDavid Greenman 388f7788e8eSJonathan Lemon s = splimp(); 389a17c678eSDavid Greenman 390dfe61cf1SDavid Greenman /* 3912bce79a2SMaxim Sobolev * Enable bus mastering. 392df373873SWes Peters */ 393cf0d8a1eSMaxim Sobolev pci_enable_busmaster(dev); 3949fa6ccfbSMatt Jacob val = pci_read_config(dev, PCIR_COMMAND, 2); 39579495006SWarner Losh 396df373873SWes Peters /* 3979fa6ccfbSMatt Jacob * Figure out which we should try first - memory mapping or i/o mapping? 3989fa6ccfbSMatt Jacob * We default to memory mapping. Then we accept an override from the 3999fa6ccfbSMatt Jacob * command line. Then we check to see which one is enabled. 400dfe61cf1SDavid Greenman */ 4019fa6ccfbSMatt Jacob m1 = PCIM_CMD_MEMEN; 4029fa6ccfbSMatt Jacob m2 = PCIM_CMD_PORTEN; 4032a05a4ebSMatt Jacob prefer_iomap = 0; 4042a05a4ebSMatt Jacob if (resource_int_value(device_get_name(dev), device_get_unit(dev), 4052a05a4ebSMatt Jacob "prefer_iomap", &prefer_iomap) == 0 && prefer_iomap != 0) { 4069fa6ccfbSMatt Jacob m1 = PCIM_CMD_PORTEN; 4079fa6ccfbSMatt Jacob m2 = PCIM_CMD_MEMEN; 4089fa6ccfbSMatt Jacob } 4099fa6ccfbSMatt Jacob 410533294b9SMatthew N. Dodd sc->rtp = (m1 == PCIM_CMD_MEMEN)? SYS_RES_MEMORY : SYS_RES_IOPORT; 4119fa6ccfbSMatt Jacob sc->rgd = (m1 == PCIM_CMD_MEMEN)? FXP_PCI_MMBA : FXP_PCI_IOBA; 4125f96beb9SNate Lawson sc->mem = bus_alloc_resource_any(dev, sc->rtp, &sc->rgd, RF_ACTIVE); 413533294b9SMatthew N. Dodd if (sc->mem == NULL) { 4149fa6ccfbSMatt Jacob sc->rtp = 4159fa6ccfbSMatt Jacob (m2 == PCIM_CMD_MEMEN)? SYS_RES_MEMORY : SYS_RES_IOPORT; 4169fa6ccfbSMatt Jacob sc->rgd = (m2 == PCIM_CMD_MEMEN)? FXP_PCI_MMBA : FXP_PCI_IOBA; 4175f96beb9SNate Lawson sc->mem = bus_alloc_resource_any(dev, sc->rtp, &sc->rgd, 4185f96beb9SNate Lawson RF_ACTIVE); 4199fa6ccfbSMatt Jacob } 4209fa6ccfbSMatt Jacob 4216182fdbdSPeter Wemm if (!sc->mem) { 4226182fdbdSPeter Wemm error = ENXIO; 423a17c678eSDavid Greenman goto fail; 424a17c678eSDavid Greenman } 4259fa6ccfbSMatt Jacob if (bootverbose) { 4269fa6ccfbSMatt Jacob device_printf(dev, "using %s space register mapping\n", 4279fa6ccfbSMatt Jacob sc->rtp == SYS_RES_MEMORY? "memory" : "I/O"); 4289fa6ccfbSMatt Jacob } 4294fc1dda9SAndrew Gallatin 4304fc1dda9SAndrew Gallatin sc->sc_st = rman_get_bustag(sc->mem); 4314fc1dda9SAndrew Gallatin sc->sc_sh = rman_get_bushandle(sc->mem); 432a17c678eSDavid Greenman 433a17c678eSDavid Greenman /* 434dfe61cf1SDavid Greenman * Allocate our interrupt. 435dfe61cf1SDavid Greenman */ 4366182fdbdSPeter Wemm rid = 0; 4375f96beb9SNate Lawson sc->irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 4386182fdbdSPeter Wemm RF_SHAREABLE | RF_ACTIVE); 4396182fdbdSPeter Wemm if (sc->irq == NULL) { 4406182fdbdSPeter Wemm device_printf(dev, "could not map interrupt\n"); 4416182fdbdSPeter Wemm error = ENXIO; 4426182fdbdSPeter Wemm goto fail; 4436182fdbdSPeter Wemm } 4446182fdbdSPeter Wemm 445f7788e8eSJonathan Lemon /* 446f7788e8eSJonathan Lemon * Reset to a stable state. 447f7788e8eSJonathan Lemon */ 448f7788e8eSJonathan Lemon CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET); 449f7788e8eSJonathan Lemon DELAY(10); 450f7788e8eSJonathan Lemon 451f7788e8eSJonathan Lemon /* 452f7788e8eSJonathan Lemon * Find out how large of an SEEPROM we have. 453f7788e8eSJonathan Lemon */ 454f7788e8eSJonathan Lemon fxp_autosize_eeprom(sc); 455f7788e8eSJonathan Lemon 456f7788e8eSJonathan Lemon /* 45793b6e2e6SMaxime Henrion * Find out the chip revision; lump all 82557 revs together. 45893b6e2e6SMaxime Henrion */ 45993b6e2e6SMaxime Henrion fxp_read_eeprom(sc, &data, 5, 1); 46093b6e2e6SMaxime Henrion if ((data >> 8) == 1) 46193b6e2e6SMaxime Henrion sc->revision = FXP_REV_82557; 46293b6e2e6SMaxime Henrion else 46393b6e2e6SMaxime Henrion sc->revision = pci_get_revid(dev); 46493b6e2e6SMaxime Henrion 46593b6e2e6SMaxime Henrion /* 4663bd07cfdSJonathan Lemon * Determine whether we must use the 503 serial interface. 467f7788e8eSJonathan Lemon */ 468f7788e8eSJonathan Lemon fxp_read_eeprom(sc, &data, 6, 1); 46993b6e2e6SMaxime Henrion if (sc->revision == FXP_REV_82557 && (data & FXP_PHY_DEVICE_MASK) != 0 4704ed53076SMaxime Henrion && (data & FXP_PHY_SERIAL_ONLY)) 471dedabebfSJonathan Lemon sc->flags |= FXP_FLAG_SERIAL_MEDIA; 472f7788e8eSJonathan Lemon 4730f1db1d6SMaxime Henrion SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev), 4740f1db1d6SMaxime Henrion SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), 47550a33b6aSPawel Jakub Dawidek OID_AUTO, "int_delay", CTLTYPE_INT | CTLFLAG_RW, 476858b84f5SPoul-Henning Kamp &sc->tunable_int_delay, 0, sysctl_hw_fxp_int_delay, "I", 47772a32a26SJonathan Lemon "FXP driver receive interrupt microcode bundling delay"); 4780f1db1d6SMaxime Henrion SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev), 4790f1db1d6SMaxime Henrion SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), 48050a33b6aSPawel Jakub Dawidek OID_AUTO, "bundle_max", CTLTYPE_INT | CTLFLAG_RW, 481858b84f5SPoul-Henning Kamp &sc->tunable_bundle_max, 0, sysctl_hw_fxp_bundle_max, "I", 48272a32a26SJonathan Lemon "FXP driver receive interrupt microcode bundle size limit"); 4830f1db1d6SMaxime Henrion SYSCTL_ADD_INT(device_get_sysctl_ctx(dev), 4840f1db1d6SMaxime Henrion SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), 4850f1db1d6SMaxime Henrion OID_AUTO, "rnr", CTLFLAG_RD, &sc->rnr, 0, 4860f1db1d6SMaxime Henrion "FXP RNR events"); 4870f1db1d6SMaxime Henrion SYSCTL_ADD_INT(device_get_sysctl_ctx(dev), 4880f1db1d6SMaxime Henrion SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), 4890f1db1d6SMaxime Henrion OID_AUTO, "noflow", CTLFLAG_RW, &sc->tunable_noflow, 0, 4900f1db1d6SMaxime Henrion "FXP flow control disabled"); 49172a32a26SJonathan Lemon 49272a32a26SJonathan Lemon /* 49372a32a26SJonathan Lemon * Pull in device tunables. 49472a32a26SJonathan Lemon */ 49572a32a26SJonathan Lemon sc->tunable_int_delay = TUNABLE_INT_DELAY; 49672a32a26SJonathan Lemon sc->tunable_bundle_max = TUNABLE_BUNDLE_MAX; 49703edfff3SRobert Watson sc->tunable_noflow = 1; 49872a32a26SJonathan Lemon (void) resource_int_value(device_get_name(dev), device_get_unit(dev), 49972a32a26SJonathan Lemon "int_delay", &sc->tunable_int_delay); 50072a32a26SJonathan Lemon (void) resource_int_value(device_get_name(dev), device_get_unit(dev), 50172a32a26SJonathan Lemon "bundle_max", &sc->tunable_bundle_max); 5020f1db1d6SMaxime Henrion (void) resource_int_value(device_get_name(dev), device_get_unit(dev), 5030f1db1d6SMaxime Henrion "noflow", &sc->tunable_noflow); 5040f1db1d6SMaxime Henrion sc->rnr = 0; 50572a32a26SJonathan Lemon 50672a32a26SJonathan Lemon /* 5072e2b8238SJonathan Lemon * Enable workarounds for certain chip revision deficiencies. 50800c4116bSJonathan Lemon * 50972a32a26SJonathan Lemon * Systems based on the ICH2/ICH2-M chip from Intel, and possibly 51072a32a26SJonathan Lemon * some systems based a normal 82559 design, have a defect where 51172a32a26SJonathan Lemon * the chip can cause a PCI protocol violation if it receives 51200c4116bSJonathan Lemon * a CU_RESUME command when it is entering the IDLE state. The 51300c4116bSJonathan Lemon * workaround is to disable Dynamic Standby Mode, so the chip never 51400c4116bSJonathan Lemon * deasserts CLKRUN#, and always remains in an active state. 51500c4116bSJonathan Lemon * 51600c4116bSJonathan Lemon * See Intel 82801BA/82801BAM Specification Update, Errata #30. 5172e2b8238SJonathan Lemon */ 5182e2b8238SJonathan Lemon i = pci_get_device(dev); 51972a32a26SJonathan Lemon if (i == 0x2449 || (i > 0x1030 && i < 0x1039) || 52072a32a26SJonathan Lemon sc->revision >= FXP_REV_82559_A0) { 52100c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, 10, 1); 52200c4116bSJonathan Lemon if (data & 0x02) { /* STB enable */ 52374d1ed23SMaxime Henrion uint16_t cksum; 52400c4116bSJonathan Lemon int i; 52500c4116bSJonathan Lemon 52600c4116bSJonathan Lemon device_printf(dev, 527001cfa92SJonathan Lemon "Disabling dynamic standby mode in EEPROM\n"); 52800c4116bSJonathan Lemon data &= ~0x02; 52900c4116bSJonathan Lemon fxp_write_eeprom(sc, &data, 10, 1); 53000c4116bSJonathan Lemon device_printf(dev, "New EEPROM ID: 0x%x\n", data); 53100c4116bSJonathan Lemon cksum = 0; 53200c4116bSJonathan Lemon for (i = 0; i < (1 << sc->eeprom_size) - 1; i++) { 53300c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, i, 1); 53400c4116bSJonathan Lemon cksum += data; 53500c4116bSJonathan Lemon } 53600c4116bSJonathan Lemon i = (1 << sc->eeprom_size) - 1; 53700c4116bSJonathan Lemon cksum = 0xBABA - cksum; 53800c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, i, 1); 53900c4116bSJonathan Lemon fxp_write_eeprom(sc, &cksum, i, 1); 54000c4116bSJonathan Lemon device_printf(dev, 54100c4116bSJonathan Lemon "EEPROM checksum @ 0x%x: 0x%x -> 0x%x\n", 54200c4116bSJonathan Lemon i, data, cksum); 54300c4116bSJonathan Lemon #if 1 54400c4116bSJonathan Lemon /* 54500c4116bSJonathan Lemon * If the user elects to continue, try the software 54600c4116bSJonathan Lemon * workaround, as it is better than nothing. 54700c4116bSJonathan Lemon */ 5482e2b8238SJonathan Lemon sc->flags |= FXP_FLAG_CU_RESUME_BUG; 54900c4116bSJonathan Lemon #endif 55000c4116bSJonathan Lemon } 55100c4116bSJonathan Lemon } 5522e2b8238SJonathan Lemon 5532e2b8238SJonathan Lemon /* 5543bd07cfdSJonathan Lemon * If we are not a 82557 chip, we can enable extended features. 5553bd07cfdSJonathan Lemon */ 55672a32a26SJonathan Lemon if (sc->revision != FXP_REV_82557) { 5573bd07cfdSJonathan Lemon /* 55874396a0aSJonathan Lemon * If MWI is enabled in the PCI configuration, and there 55974396a0aSJonathan Lemon * is a valid cacheline size (8 or 16 dwords), then tell 56074396a0aSJonathan Lemon * the board to turn on MWI. 5613bd07cfdSJonathan Lemon */ 56274396a0aSJonathan Lemon if (val & PCIM_CMD_MWRICEN && 56374396a0aSJonathan Lemon pci_read_config(dev, PCIR_CACHELNSZ, 1) != 0) 5643bd07cfdSJonathan Lemon sc->flags |= FXP_FLAG_MWI_ENABLE; 5653bd07cfdSJonathan Lemon 5663bd07cfdSJonathan Lemon /* turn on the extended TxCB feature */ 5673bd07cfdSJonathan Lemon sc->flags |= FXP_FLAG_EXT_TXCB; 56844e0bc11SYaroslav Tykhiy 56944e0bc11SYaroslav Tykhiy /* enable reception of long frames for VLAN */ 57044e0bc11SYaroslav Tykhiy sc->flags |= FXP_FLAG_LONG_PKT_EN; 57144e0bc11SYaroslav Tykhiy } else { 57244e0bc11SYaroslav Tykhiy /* a hack to get long VLAN frames on a 82557 */ 57344e0bc11SYaroslav Tykhiy sc->flags |= FXP_FLAG_SAVE_BAD; 5743bd07cfdSJonathan Lemon } 5753bd07cfdSJonathan Lemon 5763bd07cfdSJonathan Lemon /* 577c8bca6dcSBill Paul * Enable use of extended RFDs and TCBs for 82550 578c8bca6dcSBill Paul * and later chips. Note: we need extended TXCB support 579c8bca6dcSBill Paul * too, but that's already enabled by the code above. 580c8bca6dcSBill Paul * Be careful to do this only on the right devices. 581c8bca6dcSBill Paul */ 582507feeafSMaxime Henrion if (sc->revision == FXP_REV_82550 || sc->revision == FXP_REV_82550_C || 583507feeafSMaxime Henrion sc->revision == FXP_REV_82551_E || sc->revision == FXP_REV_82551_F 584507feeafSMaxime Henrion || sc->revision == FXP_REV_82551_10) { 585c8bca6dcSBill Paul sc->rfa_size = sizeof (struct fxp_rfa); 586c8bca6dcSBill Paul sc->tx_cmd = FXP_CB_COMMAND_IPCBXMIT; 587c8bca6dcSBill Paul sc->flags |= FXP_FLAG_EXT_RFA; 588c8bca6dcSBill Paul } else { 589c8bca6dcSBill Paul sc->rfa_size = sizeof (struct fxp_rfa) - FXP_RFAX_LEN; 590c8bca6dcSBill Paul sc->tx_cmd = FXP_CB_COMMAND_XMIT; 591c8bca6dcSBill Paul } 592c8bca6dcSBill Paul 593c8bca6dcSBill Paul /* 594b2badf02SMaxime Henrion * Allocate DMA tags and DMA safe memory. 595b2badf02SMaxime Henrion */ 59640c20505SMaxime Henrion sc->maxtxseg = FXP_NTXSEG; 59740c20505SMaxime Henrion if (sc->flags & FXP_FLAG_EXT_RFA) 59840c20505SMaxime Henrion sc->maxtxseg--; 599b2badf02SMaxime Henrion error = bus_dma_tag_create(NULL, 2, 0, BUS_SPACE_MAXADDR_32BIT, 60040c20505SMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES * sc->maxtxseg, 60140c20505SMaxime Henrion sc->maxtxseg, MCLBYTES, 0, busdma_lock_mutex, &Giant, 60240c20505SMaxime Henrion &sc->fxp_mtag); 603b2badf02SMaxime Henrion if (error) { 604b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 605b2badf02SMaxime Henrion goto fail; 606b2badf02SMaxime Henrion } 607b2badf02SMaxime Henrion 608b2badf02SMaxime Henrion error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT, 609b2badf02SMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, sizeof(struct fxp_stats), 1, 610f6b1c44dSScott Long sizeof(struct fxp_stats), 0, busdma_lock_mutex, &Giant, 611f6b1c44dSScott Long &sc->fxp_stag); 612b2badf02SMaxime Henrion if (error) { 613b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 614b2badf02SMaxime Henrion goto fail; 615b2badf02SMaxime Henrion } 616b2badf02SMaxime Henrion 617b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->fxp_stag, (void **)&sc->fxp_stats, 618aafb3ebbSMaxime Henrion BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->fxp_smap); 619b2badf02SMaxime Henrion if (error) 6204953bccaSNate Lawson goto fail; 621b2badf02SMaxime Henrion error = bus_dmamap_load(sc->fxp_stag, sc->fxp_smap, sc->fxp_stats, 622b2badf02SMaxime Henrion sizeof(struct fxp_stats), fxp_dma_map_addr, &sc->stats_addr, 0); 623b2badf02SMaxime Henrion if (error) { 624b2badf02SMaxime Henrion device_printf(dev, "could not map the stats buffer\n"); 625b2badf02SMaxime Henrion goto fail; 626b2badf02SMaxime Henrion } 627b2badf02SMaxime Henrion 628b2badf02SMaxime Henrion error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT, 629b2badf02SMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, FXP_TXCB_SZ, 1, 630f6b1c44dSScott Long FXP_TXCB_SZ, 0, busdma_lock_mutex, &Giant, &sc->cbl_tag); 631b2badf02SMaxime Henrion if (error) { 632b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 633b2badf02SMaxime Henrion goto fail; 634b2badf02SMaxime Henrion } 635b2badf02SMaxime Henrion 636b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->cbl_tag, (void **)&sc->fxp_desc.cbl_list, 637aafb3ebbSMaxime Henrion BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->cbl_map); 638b2badf02SMaxime Henrion if (error) 6394953bccaSNate Lawson goto fail; 640b2badf02SMaxime Henrion 641b2badf02SMaxime Henrion error = bus_dmamap_load(sc->cbl_tag, sc->cbl_map, 642b2badf02SMaxime Henrion sc->fxp_desc.cbl_list, FXP_TXCB_SZ, fxp_dma_map_addr, 643b2badf02SMaxime Henrion &sc->fxp_desc.cbl_addr, 0); 644b2badf02SMaxime Henrion if (error) { 645b2badf02SMaxime Henrion device_printf(dev, "could not map DMA memory\n"); 646b2badf02SMaxime Henrion goto fail; 647b2badf02SMaxime Henrion } 648b2badf02SMaxime Henrion 649b2badf02SMaxime Henrion error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT, 650b2badf02SMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, sizeof(struct fxp_cb_mcs), 1, 651f6b1c44dSScott Long sizeof(struct fxp_cb_mcs), 0, busdma_lock_mutex, &Giant, 652f6b1c44dSScott Long &sc->mcs_tag); 653b2badf02SMaxime Henrion if (error) { 654b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 655b2badf02SMaxime Henrion goto fail; 656b2badf02SMaxime Henrion } 657b2badf02SMaxime Henrion 658b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->mcs_tag, (void **)&sc->mcsp, 659b2badf02SMaxime Henrion BUS_DMA_NOWAIT, &sc->mcs_map); 660b2badf02SMaxime Henrion if (error) 6614953bccaSNate Lawson goto fail; 662b2badf02SMaxime Henrion error = bus_dmamap_load(sc->mcs_tag, sc->mcs_map, sc->mcsp, 663b2badf02SMaxime Henrion sizeof(struct fxp_cb_mcs), fxp_dma_map_addr, &sc->mcs_addr, 0); 664b2badf02SMaxime Henrion if (error) { 665b2badf02SMaxime Henrion device_printf(dev, "can't map the multicast setup command\n"); 666b2badf02SMaxime Henrion goto fail; 667b2badf02SMaxime Henrion } 668b2badf02SMaxime Henrion 669b2badf02SMaxime Henrion /* 6706720ebccSMaxime Henrion * Pre-allocate the TX DMA maps and setup the pointers to 6716720ebccSMaxime Henrion * the TX command blocks. 672b2badf02SMaxime Henrion */ 6736720ebccSMaxime Henrion txp = sc->fxp_desc.tx_list; 6746720ebccSMaxime Henrion tcbp = sc->fxp_desc.cbl_list; 6754cec1653SMaxime Henrion for (i = 0; i < FXP_NTXCB; i++) { 6766720ebccSMaxime Henrion txp[i].tx_cb = tcbp + i; 6776720ebccSMaxime Henrion error = bus_dmamap_create(sc->fxp_mtag, 0, &txp[i].tx_map); 678b2badf02SMaxime Henrion if (error) { 679b2badf02SMaxime Henrion device_printf(dev, "can't create DMA map for TX\n"); 680b2badf02SMaxime Henrion goto fail; 681b2badf02SMaxime Henrion } 682b2badf02SMaxime Henrion } 683b2badf02SMaxime Henrion error = bus_dmamap_create(sc->fxp_mtag, 0, &sc->spare_map); 684b2badf02SMaxime Henrion if (error) { 685b2badf02SMaxime Henrion device_printf(dev, "can't create spare DMA map\n"); 686b2badf02SMaxime Henrion goto fail; 687b2badf02SMaxime Henrion } 688b2badf02SMaxime Henrion 689b2badf02SMaxime Henrion /* 690b2badf02SMaxime Henrion * Pre-allocate our receive buffers. 691b2badf02SMaxime Henrion */ 692b2badf02SMaxime Henrion sc->fxp_desc.rx_head = sc->fxp_desc.rx_tail = NULL; 693b2badf02SMaxime Henrion for (i = 0; i < FXP_NRFABUFS; i++) { 694b2badf02SMaxime Henrion rxp = &sc->fxp_desc.rx_list[i]; 695b2badf02SMaxime Henrion error = bus_dmamap_create(sc->fxp_mtag, 0, &rxp->rx_map); 696b2badf02SMaxime Henrion if (error) { 697b2badf02SMaxime Henrion device_printf(dev, "can't create DMA map for RX\n"); 698b2badf02SMaxime Henrion goto fail; 699b2badf02SMaxime Henrion } 7004953bccaSNate Lawson if (fxp_add_rfabuf(sc, rxp) != 0) { 7014953bccaSNate Lawson error = ENOMEM; 7024953bccaSNate Lawson goto fail; 7034953bccaSNate Lawson } 704b2badf02SMaxime Henrion } 705b2badf02SMaxime Henrion 706b2badf02SMaxime Henrion /* 707f7788e8eSJonathan Lemon * Read MAC address. 708f7788e8eSJonathan Lemon */ 70983e6547dSMaxime Henrion fxp_read_eeprom(sc, myea, 0, 3); 71083e6547dSMaxime Henrion sc->arpcom.ac_enaddr[0] = myea[0] & 0xff; 71183e6547dSMaxime Henrion sc->arpcom.ac_enaddr[1] = myea[0] >> 8; 71283e6547dSMaxime Henrion sc->arpcom.ac_enaddr[2] = myea[1] & 0xff; 71383e6547dSMaxime Henrion sc->arpcom.ac_enaddr[3] = myea[1] >> 8; 71483e6547dSMaxime Henrion sc->arpcom.ac_enaddr[4] = myea[2] & 0xff; 71583e6547dSMaxime Henrion sc->arpcom.ac_enaddr[5] = myea[2] >> 8; 716f7788e8eSJonathan Lemon if (bootverbose) { 7172e2b8238SJonathan Lemon device_printf(dev, "PCI IDs: %04x %04x %04x %04x %04x\n", 718f7788e8eSJonathan Lemon pci_get_vendor(dev), pci_get_device(dev), 7192e2b8238SJonathan Lemon pci_get_subvendor(dev), pci_get_subdevice(dev), 7202e2b8238SJonathan Lemon pci_get_revid(dev)); 72172a32a26SJonathan Lemon fxp_read_eeprom(sc, &data, 10, 1); 72272a32a26SJonathan Lemon device_printf(dev, "Dynamic Standby mode is %s\n", 72372a32a26SJonathan Lemon data & 0x02 ? "enabled" : "disabled"); 724f7788e8eSJonathan Lemon } 725f7788e8eSJonathan Lemon 726f7788e8eSJonathan Lemon /* 727f7788e8eSJonathan Lemon * If this is only a 10Mbps device, then there is no MII, and 728f7788e8eSJonathan Lemon * the PHY will use a serial interface instead. 729f7788e8eSJonathan Lemon * 730f7788e8eSJonathan Lemon * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter 731f7788e8eSJonathan Lemon * doesn't have a programming interface of any sort. The 732f7788e8eSJonathan Lemon * media is sensed automatically based on how the link partner 733f7788e8eSJonathan Lemon * is configured. This is, in essence, manual configuration. 734f7788e8eSJonathan Lemon */ 735f7788e8eSJonathan Lemon if (sc->flags & FXP_FLAG_SERIAL_MEDIA) { 736f7788e8eSJonathan Lemon ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL); 737f7788e8eSJonathan Lemon ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL); 738f7788e8eSJonathan Lemon } else { 739f7788e8eSJonathan Lemon if (mii_phy_probe(dev, &sc->miibus, fxp_ifmedia_upd, 740f7788e8eSJonathan Lemon fxp_ifmedia_sts)) { 741f7788e8eSJonathan Lemon device_printf(dev, "MII without any PHY!\n"); 7426182fdbdSPeter Wemm error = ENXIO; 743ba8c6fd5SDavid Greenman goto fail; 744a17c678eSDavid Greenman } 745f7788e8eSJonathan Lemon } 746dccee1a1SDavid Greenman 747a17c678eSDavid Greenman ifp = &sc->arpcom.ac_if; 7489bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 749a330e1f1SGary Palmer ifp->if_baudrate = 100000000; 750fb583156SDavid Greenman ifp->if_init = fxp_init; 751ba8c6fd5SDavid Greenman ifp->if_softc = sc; 752ba8c6fd5SDavid Greenman ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 753ba8c6fd5SDavid Greenman ifp->if_ioctl = fxp_ioctl; 754ba8c6fd5SDavid Greenman ifp->if_start = fxp_start; 755ba8c6fd5SDavid Greenman ifp->if_watchdog = fxp_watchdog; 756a17c678eSDavid Greenman 7575fe9116bSYaroslav Tykhiy ifp->if_capabilities = ifp->if_capenable = 0; 7585fe9116bSYaroslav Tykhiy 759c8bca6dcSBill Paul /* Enable checksum offload for 82550 or better chips */ 760c8bca6dcSBill Paul if (sc->flags & FXP_FLAG_EXT_RFA) { 761c8bca6dcSBill Paul ifp->if_hwassist = FXP_CSUM_FEATURES; 7625fe9116bSYaroslav Tykhiy ifp->if_capabilities |= IFCAP_HWCSUM; 7635fe9116bSYaroslav Tykhiy ifp->if_capenable |= IFCAP_HWCSUM; 764c8bca6dcSBill Paul } 765c8bca6dcSBill Paul 766fb917226SRuslan Ermilov #ifdef DEVICE_POLLING 767fb917226SRuslan Ermilov /* Inform the world we support polling. */ 768fb917226SRuslan Ermilov ifp->if_capabilities |= IFCAP_POLLING; 769fb917226SRuslan Ermilov ifp->if_capenable |= IFCAP_POLLING; 770fb917226SRuslan Ermilov #endif 771fb917226SRuslan Ermilov 772dfe61cf1SDavid Greenman /* 7734953bccaSNate Lawson * Attach the interface. 7744953bccaSNate Lawson */ 7754953bccaSNate Lawson ether_ifattach(ifp, sc->arpcom.ac_enaddr); 7764953bccaSNate Lawson 7774953bccaSNate Lawson /* 778e8c8b728SJonathan Lemon * Tell the upper layer(s) we support long frames. 7795fe9116bSYaroslav Tykhiy * Must appear after the call to ether_ifattach() because 7805fe9116bSYaroslav Tykhiy * ether_ifattach() sets ifi_hdrlen to the default value. 781e8c8b728SJonathan Lemon */ 782e8c8b728SJonathan Lemon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 783673d9191SSam Leffler ifp->if_capabilities |= IFCAP_VLAN_MTU; 78444e0bc11SYaroslav Tykhiy ifp->if_capenable |= IFCAP_VLAN_MTU; /* the hw bits already set */ 785e8c8b728SJonathan Lemon 786483b9871SDavid Greenman /* 7873114fdb4SDavid Greenman * Let the system queue as many packets as we have available 7883114fdb4SDavid Greenman * TX descriptors. 789483b9871SDavid Greenman */ 7907929aa03SMax Laier IFQ_SET_MAXLEN(&ifp->if_snd, FXP_NTXCB - 1); 7917929aa03SMax Laier ifp->if_snd.ifq_drv_maxlen = FXP_NTXCB - 1; 7927929aa03SMax Laier IFQ_SET_READY(&ifp->if_snd); 7934a684684SDavid Greenman 794201afb0eSMaxime Henrion /* 7954953bccaSNate Lawson * Hook our interrupt after all initialization is complete. 796201afb0eSMaxime Henrion */ 797b237430cSSam Leffler error = bus_setup_intr(dev, sc->irq, INTR_TYPE_NET | INTR_MPSAFE, 798201afb0eSMaxime Henrion fxp_intr, sc, &sc->ih); 799201afb0eSMaxime Henrion if (error) { 800201afb0eSMaxime Henrion device_printf(dev, "could not setup irq\n"); 8014953bccaSNate Lawson ether_ifdetach(&sc->arpcom.ac_if); 802201afb0eSMaxime Henrion goto fail; 803201afb0eSMaxime Henrion } 804201afb0eSMaxime Henrion 805a17c678eSDavid Greenman fail: 806f7788e8eSJonathan Lemon splx(s); 8074953bccaSNate Lawson if (error) 808f7788e8eSJonathan Lemon fxp_release(sc); 809f7788e8eSJonathan Lemon return (error); 810f7788e8eSJonathan Lemon } 811f7788e8eSJonathan Lemon 812f7788e8eSJonathan Lemon /* 8134953bccaSNate Lawson * Release all resources. The softc lock should not be held and the 8144953bccaSNate Lawson * interrupt should already be torn down. 815f7788e8eSJonathan Lemon */ 816f7788e8eSJonathan Lemon static void 817f7788e8eSJonathan Lemon fxp_release(struct fxp_softc *sc) 818f7788e8eSJonathan Lemon { 819b2badf02SMaxime Henrion struct fxp_rx *rxp; 820b2badf02SMaxime Henrion struct fxp_tx *txp; 821b2badf02SMaxime Henrion int i; 822b2badf02SMaxime Henrion 82367fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_NOTOWNED); 824670f5d73SMaxime Henrion KASSERT(sc->ih == NULL, 825670f5d73SMaxime Henrion ("fxp_release() called with intr handle still active")); 8264953bccaSNate Lawson if (sc->miibus) 8274953bccaSNate Lawson device_delete_child(sc->dev, sc->miibus); 8284953bccaSNate Lawson bus_generic_detach(sc->dev); 8294953bccaSNate Lawson ifmedia_removeall(&sc->sc_media); 830b2badf02SMaxime Henrion if (sc->fxp_desc.cbl_list) { 831b2badf02SMaxime Henrion bus_dmamap_unload(sc->cbl_tag, sc->cbl_map); 832b2badf02SMaxime Henrion bus_dmamem_free(sc->cbl_tag, sc->fxp_desc.cbl_list, 833b2badf02SMaxime Henrion sc->cbl_map); 834b2badf02SMaxime Henrion } 835b2badf02SMaxime Henrion if (sc->fxp_stats) { 836b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_stag, sc->fxp_smap); 837b2badf02SMaxime Henrion bus_dmamem_free(sc->fxp_stag, sc->fxp_stats, sc->fxp_smap); 838b2badf02SMaxime Henrion } 839b2badf02SMaxime Henrion if (sc->mcsp) { 840b2badf02SMaxime Henrion bus_dmamap_unload(sc->mcs_tag, sc->mcs_map); 841b2badf02SMaxime Henrion bus_dmamem_free(sc->mcs_tag, sc->mcsp, sc->mcs_map); 842b2badf02SMaxime Henrion } 843f7788e8eSJonathan Lemon if (sc->irq) 844f7788e8eSJonathan Lemon bus_release_resource(sc->dev, SYS_RES_IRQ, 0, sc->irq); 845f7788e8eSJonathan Lemon if (sc->mem) 846f7788e8eSJonathan Lemon bus_release_resource(sc->dev, sc->rtp, sc->rgd, sc->mem); 847b983c7b3SMaxime Henrion if (sc->fxp_mtag) { 848b983c7b3SMaxime Henrion for (i = 0; i < FXP_NRFABUFS; i++) { 849b983c7b3SMaxime Henrion rxp = &sc->fxp_desc.rx_list[i]; 850b983c7b3SMaxime Henrion if (rxp->rx_mbuf != NULL) { 851b983c7b3SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map, 852b983c7b3SMaxime Henrion BUS_DMASYNC_POSTREAD); 853b983c7b3SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, rxp->rx_map); 854b983c7b3SMaxime Henrion m_freem(rxp->rx_mbuf); 855b983c7b3SMaxime Henrion } 856b983c7b3SMaxime Henrion bus_dmamap_destroy(sc->fxp_mtag, rxp->rx_map); 857b983c7b3SMaxime Henrion } 858b983c7b3SMaxime Henrion bus_dmamap_destroy(sc->fxp_mtag, sc->spare_map); 859b983c7b3SMaxime Henrion for (i = 0; i < FXP_NTXCB; i++) { 860b983c7b3SMaxime Henrion txp = &sc->fxp_desc.tx_list[i]; 861b983c7b3SMaxime Henrion if (txp->tx_mbuf != NULL) { 862b983c7b3SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp->tx_map, 863b983c7b3SMaxime Henrion BUS_DMASYNC_POSTWRITE); 864b983c7b3SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, txp->tx_map); 865b983c7b3SMaxime Henrion m_freem(txp->tx_mbuf); 866b983c7b3SMaxime Henrion } 867b983c7b3SMaxime Henrion bus_dmamap_destroy(sc->fxp_mtag, txp->tx_map); 868b983c7b3SMaxime Henrion } 869c4bf1e90SMaxime Henrion bus_dma_tag_destroy(sc->fxp_mtag); 870b983c7b3SMaxime Henrion } 871c4bf1e90SMaxime Henrion if (sc->fxp_stag) 872c4bf1e90SMaxime Henrion bus_dma_tag_destroy(sc->fxp_stag); 873b2badf02SMaxime Henrion if (sc->cbl_tag) 874b2badf02SMaxime Henrion bus_dma_tag_destroy(sc->cbl_tag); 875b2badf02SMaxime Henrion if (sc->mcs_tag) 876b2badf02SMaxime Henrion bus_dma_tag_destroy(sc->mcs_tag); 87772a32a26SJonathan Lemon 8780f4dc94cSChuck Paterson mtx_destroy(&sc->sc_mtx); 8796182fdbdSPeter Wemm } 8806182fdbdSPeter Wemm 8816182fdbdSPeter Wemm /* 8826182fdbdSPeter Wemm * Detach interface. 8836182fdbdSPeter Wemm */ 8846182fdbdSPeter Wemm static int 8856182fdbdSPeter Wemm fxp_detach(device_t dev) 8866182fdbdSPeter Wemm { 8876182fdbdSPeter Wemm struct fxp_softc *sc = device_get_softc(dev); 888f7788e8eSJonathan Lemon int s; 8896182fdbdSPeter Wemm 8904953bccaSNate Lawson FXP_LOCK(sc); 891f7788e8eSJonathan Lemon s = splimp(); 89232cd7a9cSWarner Losh 8931d2945d5SWarner Losh sc->suspended = 1; /* Do same thing as we do for suspend */ 8946182fdbdSPeter Wemm /* 895f7788e8eSJonathan Lemon * Close down routes etc. 8966182fdbdSPeter Wemm */ 897673d9191SSam Leffler ether_ifdetach(&sc->arpcom.ac_if); 89820f0c80fSMaxime Henrion 89920f0c80fSMaxime Henrion /* 90032cd7a9cSWarner Losh * Stop DMA and drop transmit queue, but disable interrupts first. 90120f0c80fSMaxime Henrion */ 90220f0c80fSMaxime Henrion CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 90320f0c80fSMaxime Henrion fxp_stop(sc); 90432cd7a9cSWarner Losh FXP_UNLOCK(sc); 90520f0c80fSMaxime Henrion 9066182fdbdSPeter Wemm /* 9074953bccaSNate Lawson * Unhook interrupt before dropping lock. This is to prevent 9084953bccaSNate Lawson * races with fxp_intr(). 9096182fdbdSPeter Wemm */ 9104953bccaSNate Lawson bus_teardown_intr(sc->dev, sc->irq, sc->ih); 9114953bccaSNate Lawson sc->ih = NULL; 9126182fdbdSPeter Wemm 913f7788e8eSJonathan Lemon splx(s); 9146182fdbdSPeter Wemm 915f7788e8eSJonathan Lemon /* Release our allocated resources. */ 916f7788e8eSJonathan Lemon fxp_release(sc); 917f7788e8eSJonathan Lemon return (0); 918a17c678eSDavid Greenman } 919a17c678eSDavid Greenman 920a17c678eSDavid Greenman /* 9214a684684SDavid Greenman * Device shutdown routine. Called at system shutdown after sync. The 922a17c678eSDavid Greenman * main purpose of this routine is to shut off receiver DMA so that 923a17c678eSDavid Greenman * kernel memory doesn't get clobbered during warmboot. 924a17c678eSDavid Greenman */ 9256182fdbdSPeter Wemm static int 9266182fdbdSPeter Wemm fxp_shutdown(device_t dev) 927a17c678eSDavid Greenman { 9286182fdbdSPeter Wemm /* 9296182fdbdSPeter Wemm * Make sure that DMA is disabled prior to reboot. Not doing 9306182fdbdSPeter Wemm * do could allow DMA to corrupt kernel memory during the 9316182fdbdSPeter Wemm * reboot before the driver initializes. 9326182fdbdSPeter Wemm */ 9336182fdbdSPeter Wemm fxp_stop((struct fxp_softc *) device_get_softc(dev)); 934f7788e8eSJonathan Lemon return (0); 935a17c678eSDavid Greenman } 936a17c678eSDavid Greenman 9377dced78aSDavid Greenman /* 9387dced78aSDavid Greenman * Device suspend routine. Stop the interface and save some PCI 9397dced78aSDavid Greenman * settings in case the BIOS doesn't restore them properly on 9407dced78aSDavid Greenman * resume. 9417dced78aSDavid Greenman */ 9427dced78aSDavid Greenman static int 9437dced78aSDavid Greenman fxp_suspend(device_t dev) 9447dced78aSDavid Greenman { 9457dced78aSDavid Greenman struct fxp_softc *sc = device_get_softc(dev); 946e904a5aaSBrooks Davis int s; 9477dced78aSDavid Greenman 9484953bccaSNate Lawson FXP_LOCK(sc); 949f7788e8eSJonathan Lemon s = splimp(); 9507dced78aSDavid Greenman 9517dced78aSDavid Greenman fxp_stop(sc); 9527dced78aSDavid Greenman 9537dced78aSDavid Greenman sc->suspended = 1; 9547dced78aSDavid Greenman 9554953bccaSNate Lawson FXP_UNLOCK(sc); 956f7788e8eSJonathan Lemon splx(s); 957f7788e8eSJonathan Lemon return (0); 9587dced78aSDavid Greenman } 9597dced78aSDavid Greenman 9607dced78aSDavid Greenman /* 96167ba6566SWarner Losh * Device resume routine. re-enable busmastering, and restart the interface if 9627dced78aSDavid Greenman * appropriate. 9637dced78aSDavid Greenman */ 9647dced78aSDavid Greenman static int 9657dced78aSDavid Greenman fxp_resume(device_t dev) 9667dced78aSDavid Greenman { 9677dced78aSDavid Greenman struct fxp_softc *sc = device_get_softc(dev); 9687dced78aSDavid Greenman struct ifnet *ifp = &sc->sc_if; 96974d1ed23SMaxime Henrion uint16_t pci_command; 970e904a5aaSBrooks Davis int s; 9717dced78aSDavid Greenman 9724953bccaSNate Lawson FXP_LOCK(sc); 973f7788e8eSJonathan Lemon s = splimp(); 97479495006SWarner Losh 9757dced78aSDavid Greenman /* reenable busmastering */ 9767dced78aSDavid Greenman pci_command = pci_read_config(dev, PCIR_COMMAND, 2); 9777dced78aSDavid Greenman pci_command |= (PCIM_CMD_MEMEN|PCIM_CMD_BUSMASTEREN); 9787dced78aSDavid Greenman pci_write_config(dev, PCIR_COMMAND, pci_command, 2); 9797dced78aSDavid Greenman 9807dced78aSDavid Greenman CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET); 9817dced78aSDavid Greenman DELAY(10); 9827dced78aSDavid Greenman 9837dced78aSDavid Greenman /* reinitialize interface if necessary */ 9847dced78aSDavid Greenman if (ifp->if_flags & IFF_UP) 9854953bccaSNate Lawson fxp_init_body(sc); 9867dced78aSDavid Greenman 9877dced78aSDavid Greenman sc->suspended = 0; 9887dced78aSDavid Greenman 9894953bccaSNate Lawson FXP_UNLOCK(sc); 990f7788e8eSJonathan Lemon splx(s); 991ba8c6fd5SDavid Greenman return (0); 992f7788e8eSJonathan Lemon } 993ba8c6fd5SDavid Greenman 99400c4116bSJonathan Lemon static void 99500c4116bSJonathan Lemon fxp_eeprom_shiftin(struct fxp_softc *sc, int data, int length) 99600c4116bSJonathan Lemon { 99774d1ed23SMaxime Henrion uint16_t reg; 99800c4116bSJonathan Lemon int x; 99900c4116bSJonathan Lemon 100000c4116bSJonathan Lemon /* 100100c4116bSJonathan Lemon * Shift in data. 100200c4116bSJonathan Lemon */ 100300c4116bSJonathan Lemon for (x = 1 << (length - 1); x; x >>= 1) { 100400c4116bSJonathan Lemon if (data & x) 100500c4116bSJonathan Lemon reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI; 100600c4116bSJonathan Lemon else 100700c4116bSJonathan Lemon reg = FXP_EEPROM_EECS; 100800c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 100900c4116bSJonathan Lemon DELAY(1); 101000c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 101100c4116bSJonathan Lemon DELAY(1); 101200c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 101300c4116bSJonathan Lemon DELAY(1); 101400c4116bSJonathan Lemon } 101500c4116bSJonathan Lemon } 101600c4116bSJonathan Lemon 1017f7788e8eSJonathan Lemon /* 1018f7788e8eSJonathan Lemon * Read from the serial EEPROM. Basically, you manually shift in 1019f7788e8eSJonathan Lemon * the read opcode (one bit at a time) and then shift in the address, 1020f7788e8eSJonathan Lemon * and then you shift out the data (all of this one bit at a time). 1021f7788e8eSJonathan Lemon * The word size is 16 bits, so you have to provide the address for 1022f7788e8eSJonathan Lemon * every 16 bits of data. 1023f7788e8eSJonathan Lemon */ 102474d1ed23SMaxime Henrion static uint16_t 1025f7788e8eSJonathan Lemon fxp_eeprom_getword(struct fxp_softc *sc, int offset, int autosize) 1026f7788e8eSJonathan Lemon { 102774d1ed23SMaxime Henrion uint16_t reg, data; 1028f7788e8eSJonathan Lemon int x; 1029ba8c6fd5SDavid Greenman 1030f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 1031f7788e8eSJonathan Lemon /* 1032f7788e8eSJonathan Lemon * Shift in read opcode. 1033f7788e8eSJonathan Lemon */ 103400c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3); 1035f7788e8eSJonathan Lemon /* 1036f7788e8eSJonathan Lemon * Shift in address. 1037f7788e8eSJonathan Lemon */ 1038f7788e8eSJonathan Lemon data = 0; 1039f7788e8eSJonathan Lemon for (x = 1 << (sc->eeprom_size - 1); x; x >>= 1) { 1040f7788e8eSJonathan Lemon if (offset & x) 1041f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI; 1042f7788e8eSJonathan Lemon else 1043f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS; 1044f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1045f7788e8eSJonathan Lemon DELAY(1); 1046f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 1047f7788e8eSJonathan Lemon DELAY(1); 1048f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1049f7788e8eSJonathan Lemon DELAY(1); 1050f7788e8eSJonathan Lemon reg = CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO; 1051f7788e8eSJonathan Lemon data++; 1052f7788e8eSJonathan Lemon if (autosize && reg == 0) { 1053f7788e8eSJonathan Lemon sc->eeprom_size = data; 1054f7788e8eSJonathan Lemon break; 1055f7788e8eSJonathan Lemon } 1056f7788e8eSJonathan Lemon } 1057f7788e8eSJonathan Lemon /* 1058f7788e8eSJonathan Lemon * Shift out data. 1059f7788e8eSJonathan Lemon */ 1060f7788e8eSJonathan Lemon data = 0; 1061f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS; 1062f7788e8eSJonathan Lemon for (x = 1 << 15; x; x >>= 1) { 1063f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 1064f7788e8eSJonathan Lemon DELAY(1); 1065f7788e8eSJonathan Lemon if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO) 1066f7788e8eSJonathan Lemon data |= x; 1067f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1068f7788e8eSJonathan Lemon DELAY(1); 1069f7788e8eSJonathan Lemon } 1070f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 1071f7788e8eSJonathan Lemon DELAY(1); 1072f7788e8eSJonathan Lemon 1073f7788e8eSJonathan Lemon return (data); 1074ba8c6fd5SDavid Greenman } 1075ba8c6fd5SDavid Greenman 107600c4116bSJonathan Lemon static void 107774d1ed23SMaxime Henrion fxp_eeprom_putword(struct fxp_softc *sc, int offset, uint16_t data) 107800c4116bSJonathan Lemon { 107900c4116bSJonathan Lemon int i; 108000c4116bSJonathan Lemon 108100c4116bSJonathan Lemon /* 108200c4116bSJonathan Lemon * Erase/write enable. 108300c4116bSJonathan Lemon */ 108400c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 108500c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x4, 3); 108600c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x03 << (sc->eeprom_size - 2), sc->eeprom_size); 108700c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 108800c4116bSJonathan Lemon DELAY(1); 108900c4116bSJonathan Lemon /* 109000c4116bSJonathan Lemon * Shift in write opcode, address, data. 109100c4116bSJonathan Lemon */ 109200c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 109300c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_WRITE, 3); 109400c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, offset, sc->eeprom_size); 109500c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, data, 16); 109600c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 109700c4116bSJonathan Lemon DELAY(1); 109800c4116bSJonathan Lemon /* 109900c4116bSJonathan Lemon * Wait for EEPROM to finish up. 110000c4116bSJonathan Lemon */ 110100c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 110200c4116bSJonathan Lemon DELAY(1); 110300c4116bSJonathan Lemon for (i = 0; i < 1000; i++) { 110400c4116bSJonathan Lemon if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO) 110500c4116bSJonathan Lemon break; 110600c4116bSJonathan Lemon DELAY(50); 110700c4116bSJonathan Lemon } 110800c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 110900c4116bSJonathan Lemon DELAY(1); 111000c4116bSJonathan Lemon /* 111100c4116bSJonathan Lemon * Erase/write disable. 111200c4116bSJonathan Lemon */ 111300c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 111400c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x4, 3); 111500c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0, sc->eeprom_size); 111600c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 111700c4116bSJonathan Lemon DELAY(1); 111800c4116bSJonathan Lemon } 111900c4116bSJonathan Lemon 1120ba8c6fd5SDavid Greenman /* 1121e9bf2fa7SDavid Greenman * From NetBSD: 1122e9bf2fa7SDavid Greenman * 1123e9bf2fa7SDavid Greenman * Figure out EEPROM size. 1124e9bf2fa7SDavid Greenman * 1125e9bf2fa7SDavid Greenman * 559's can have either 64-word or 256-word EEPROMs, the 558 1126e9bf2fa7SDavid Greenman * datasheet only talks about 64-word EEPROMs, and the 557 datasheet 1127e9bf2fa7SDavid Greenman * talks about the existance of 16 to 256 word EEPROMs. 1128e9bf2fa7SDavid Greenman * 1129e9bf2fa7SDavid Greenman * The only known sizes are 64 and 256, where the 256 version is used 1130e9bf2fa7SDavid Greenman * by CardBus cards to store CIS information. 1131e9bf2fa7SDavid Greenman * 1132e9bf2fa7SDavid Greenman * The address is shifted in msb-to-lsb, and after the last 1133e9bf2fa7SDavid Greenman * address-bit the EEPROM is supposed to output a `dummy zero' bit, 1134e9bf2fa7SDavid Greenman * after which follows the actual data. We try to detect this zero, by 1135e9bf2fa7SDavid Greenman * probing the data-out bit in the EEPROM control register just after 1136e9bf2fa7SDavid Greenman * having shifted in a bit. If the bit is zero, we assume we've 1137e9bf2fa7SDavid Greenman * shifted enough address bits. The data-out should be tri-state, 1138e9bf2fa7SDavid Greenman * before this, which should translate to a logical one. 1139e9bf2fa7SDavid Greenman */ 1140e9bf2fa7SDavid Greenman static void 1141f7788e8eSJonathan Lemon fxp_autosize_eeprom(struct fxp_softc *sc) 1142e9bf2fa7SDavid Greenman { 1143e9bf2fa7SDavid Greenman 1144f7788e8eSJonathan Lemon /* guess maximum size of 256 words */ 1145f7788e8eSJonathan Lemon sc->eeprom_size = 8; 1146f7788e8eSJonathan Lemon 1147f7788e8eSJonathan Lemon /* autosize */ 1148f7788e8eSJonathan Lemon (void) fxp_eeprom_getword(sc, 0, 1); 1149e9bf2fa7SDavid Greenman } 1150f7788e8eSJonathan Lemon 1151ba8c6fd5SDavid Greenman static void 1152f7788e8eSJonathan Lemon fxp_read_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words) 1153ba8c6fd5SDavid Greenman { 1154f7788e8eSJonathan Lemon int i; 1155ba8c6fd5SDavid Greenman 1156f7788e8eSJonathan Lemon for (i = 0; i < words; i++) 1157f7788e8eSJonathan Lemon data[i] = fxp_eeprom_getword(sc, offset + i, 0); 1158ba8c6fd5SDavid Greenman } 1159ba8c6fd5SDavid Greenman 116000c4116bSJonathan Lemon static void 116100c4116bSJonathan Lemon fxp_write_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words) 116200c4116bSJonathan Lemon { 116300c4116bSJonathan Lemon int i; 116400c4116bSJonathan Lemon 116500c4116bSJonathan Lemon for (i = 0; i < words; i++) 116600c4116bSJonathan Lemon fxp_eeprom_putword(sc, offset + i, data[i]); 116700c4116bSJonathan Lemon } 116800c4116bSJonathan Lemon 1169a17c678eSDavid Greenman /* 11704953bccaSNate Lawson * Grab the softc lock and call the real fxp_start_body() routine 1171a17c678eSDavid Greenman */ 1172a17c678eSDavid Greenman static void 1173f7788e8eSJonathan Lemon fxp_start(struct ifnet *ifp) 1174a17c678eSDavid Greenman { 11759b44ff22SGarrett Wollman struct fxp_softc *sc = ifp->if_softc; 11764953bccaSNate Lawson 11774953bccaSNate Lawson FXP_LOCK(sc); 11784953bccaSNate Lawson fxp_start_body(ifp); 11794953bccaSNate Lawson FXP_UNLOCK(sc); 11804953bccaSNate Lawson } 11814953bccaSNate Lawson 11824953bccaSNate Lawson /* 11834953bccaSNate Lawson * Start packet transmission on the interface. 11844953bccaSNate Lawson * This routine must be called with the softc lock held, and is an 11854953bccaSNate Lawson * internal entry point only. 11864953bccaSNate Lawson */ 11874953bccaSNate Lawson static void 11884953bccaSNate Lawson fxp_start_body(struct ifnet *ifp) 11894953bccaSNate Lawson { 11904953bccaSNate Lawson struct fxp_softc *sc = ifp->if_softc; 1191b2badf02SMaxime Henrion struct mbuf *mb_head; 119240c20505SMaxime Henrion int error, txqueued; 1193a17c678eSDavid Greenman 119467fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 119540c20505SMaxime Henrion 1196a17c678eSDavid Greenman /* 1197483b9871SDavid Greenman * See if we need to suspend xmit until the multicast filter 1198483b9871SDavid Greenman * has been reprogrammed (which can only be done at the head 1199483b9871SDavid Greenman * of the command chain). 1200a17c678eSDavid Greenman */ 120140c20505SMaxime Henrion if (sc->need_mcsetup) 1202a17c678eSDavid Greenman return; 1203483b9871SDavid Greenman 1204483b9871SDavid Greenman /* 1205483b9871SDavid Greenman * We're finished if there is nothing more to add to the list or if 1206483b9871SDavid Greenman * we're all filled up with buffers to transmit. 12073114fdb4SDavid Greenman * NOTE: One TxCB is reserved to guarantee that fxp_mc_setup() can add 12083114fdb4SDavid Greenman * a NOP command when needed. 1209483b9871SDavid Greenman */ 121040c20505SMaxime Henrion txqueued = 0; 12117929aa03SMax Laier while (!IFQ_DRV_IS_EMPTY(&ifp->if_snd) && 12127929aa03SMax Laier sc->tx_queued < FXP_NTXCB - 1) { 1213483b9871SDavid Greenman 1214dfe61cf1SDavid Greenman /* 1215dfe61cf1SDavid Greenman * Grab a packet to transmit. 1216dfe61cf1SDavid Greenman */ 12177929aa03SMax Laier IFQ_DRV_DEQUEUE(&ifp->if_snd, mb_head); 12187929aa03SMax Laier if (mb_head == NULL) 12197929aa03SMax Laier break; 1220a17c678eSDavid Greenman 122140c20505SMaxime Henrion error = fxp_encap(sc, mb_head); 122240c20505SMaxime Henrion if (error) 122340c20505SMaxime Henrion break; 122440c20505SMaxime Henrion txqueued = 1; 122540c20505SMaxime Henrion } 122640c20505SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 122740c20505SMaxime Henrion 122840c20505SMaxime Henrion /* 122940c20505SMaxime Henrion * We're finished. If we added to the list, issue a RESUME to get DMA 123040c20505SMaxime Henrion * going again if suspended. 123140c20505SMaxime Henrion */ 123240c20505SMaxime Henrion if (txqueued) { 123340c20505SMaxime Henrion fxp_scb_wait(sc); 123440c20505SMaxime Henrion fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME); 123540c20505SMaxime Henrion } 123640c20505SMaxime Henrion } 123740c20505SMaxime Henrion 123840c20505SMaxime Henrion static int 123940c20505SMaxime Henrion fxp_encap(struct fxp_softc *sc, struct mbuf *m_head) 124040c20505SMaxime Henrion { 124140c20505SMaxime Henrion struct ifnet *ifp; 124240c20505SMaxime Henrion struct mbuf *m; 124340c20505SMaxime Henrion struct fxp_tx *txp; 124440c20505SMaxime Henrion struct fxp_cb_tx *cbp; 124540c20505SMaxime Henrion bus_dma_segment_t segs[FXP_NTXSEG]; 124640c20505SMaxime Henrion int chainlen, error, i, nseg; 124740c20505SMaxime Henrion 124840c20505SMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 124940c20505SMaxime Henrion ifp = &sc->sc_if; 125040c20505SMaxime Henrion 1251dfe61cf1SDavid Greenman /* 1252483b9871SDavid Greenman * Get pointer to next available tx desc. 1253dfe61cf1SDavid Greenman */ 1254b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_last->tx_next; 1255c8bca6dcSBill Paul 1256c8bca6dcSBill Paul /* 1257a35e7eaaSDon Lewis * A note in Appendix B of the Intel 8255x 10/100 Mbps 1258a35e7eaaSDon Lewis * Ethernet Controller Family Open Source Software 1259a35e7eaaSDon Lewis * Developer Manual says: 1260a35e7eaaSDon Lewis * Using software parsing is only allowed with legal 1261a35e7eaaSDon Lewis * TCP/IP or UDP/IP packets. 1262a35e7eaaSDon Lewis * ... 1263a35e7eaaSDon Lewis * For all other datagrams, hardware parsing must 1264a35e7eaaSDon Lewis * be used. 1265a35e7eaaSDon Lewis * Software parsing appears to truncate ICMP and 1266a35e7eaaSDon Lewis * fragmented UDP packets that contain one to three 1267a35e7eaaSDon Lewis * bytes in the second (and final) mbuf of the packet. 1268a35e7eaaSDon Lewis */ 1269a35e7eaaSDon Lewis if (sc->flags & FXP_FLAG_EXT_RFA) 1270a35e7eaaSDon Lewis txp->tx_cb->ipcb_ip_activation_high = 1271a35e7eaaSDon Lewis FXP_IPCB_HARDWAREPARSING_ENABLE; 1272a35e7eaaSDon Lewis 1273a35e7eaaSDon Lewis /* 1274c8bca6dcSBill Paul * Deal with TCP/IP checksum offload. Note that 1275c8bca6dcSBill Paul * in order for TCP checksum offload to work, 1276c8bca6dcSBill Paul * the pseudo header checksum must have already 1277c8bca6dcSBill Paul * been computed and stored in the checksum field 1278c8bca6dcSBill Paul * in the TCP header. The stack should have 1279c8bca6dcSBill Paul * already done this for us. 1280c8bca6dcSBill Paul */ 128140c20505SMaxime Henrion if (m_head->m_pkthdr.csum_flags) { 128240c20505SMaxime Henrion if (m_head->m_pkthdr.csum_flags & CSUM_DELAY_DATA) { 1283b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_schedule = 1284c8bca6dcSBill Paul FXP_IPCB_TCPUDP_CHECKSUM_ENABLE; 128540c20505SMaxime Henrion if (m_head->m_pkthdr.csum_flags & CSUM_TCP) 1286b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_schedule |= 1287c8bca6dcSBill Paul FXP_IPCB_TCP_PACKET; 1288c8bca6dcSBill Paul } 128940c20505SMaxime Henrion 1290c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR 1291c8bca6dcSBill Paul /* 1292c8bca6dcSBill Paul * XXX The 82550 chip appears to have trouble 1293c8bca6dcSBill Paul * dealing with IP header checksums in very small 1294c8bca6dcSBill Paul * datagrams, namely fragments from 1 to 3 bytes 1295c8bca6dcSBill Paul * in size. For example, say you want to transmit 1296c8bca6dcSBill Paul * a UDP packet of 1473 bytes. The packet will be 1297c8bca6dcSBill Paul * fragmented over two IP datagrams, the latter 1298c8bca6dcSBill Paul * containing only one byte of data. The 82550 will 1299c8bca6dcSBill Paul * botch the header checksum on the 1-byte fragment. 1300c8bca6dcSBill Paul * As long as the datagram contains 4 or more bytes 1301c8bca6dcSBill Paul * of data, you're ok. 1302c8bca6dcSBill Paul * 1303c8bca6dcSBill Paul * The following code attempts to work around this 1304c8bca6dcSBill Paul * problem: if the datagram is less than 38 bytes 1305c8bca6dcSBill Paul * in size (14 bytes ether header, 20 bytes IP header, 1306c8bca6dcSBill Paul * plus 4 bytes of data), we punt and compute the IP 1307c8bca6dcSBill Paul * header checksum by hand. This workaround doesn't 1308c8bca6dcSBill Paul * work very well, however, since it can be fooled 1309c8bca6dcSBill Paul * by things like VLAN tags and IP options that make 1310c8bca6dcSBill Paul * the header sizes/offsets vary. 1311c8bca6dcSBill Paul */ 1312c8bca6dcSBill Paul 131340c20505SMaxime Henrion if (m_head->m_pkthdr.csum_flags & CSUM_IP) { 131440c20505SMaxime Henrion if (m_head->m_pkthdr.len < 38) { 1315c8bca6dcSBill Paul struct ip *ip; 131640c20505SMaxime Henrion m_head->m_data += ETHER_HDR_LEN; 1317c8bca6dcSBill Paul ip = mtod(mb_head, struct ip *); 131840c20505SMaxime Henrion ip->ip_sum = in_cksum(mb_head, ip->ip_hl << 2); 131940c20505SMaxime Henrion m_head->m_data -= ETHER_HDR_LEN; 1320c8bca6dcSBill Paul } else { 1321b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_activation_high = 1322c8bca6dcSBill Paul FXP_IPCB_HARDWAREPARSING_ENABLE; 1323b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_schedule |= 1324c8bca6dcSBill Paul FXP_IPCB_IP_CHECKSUM_ENABLE; 1325c8bca6dcSBill Paul } 1326c8bca6dcSBill Paul } 1327c8bca6dcSBill Paul #endif 1328c8bca6dcSBill Paul } 1329c8bca6dcSBill Paul 133040c20505SMaxime Henrion chainlen = 0; 133140c20505SMaxime Henrion for (m = m_head; m != NULL && chainlen <= sc->maxtxseg; m = m->m_next) 133240c20505SMaxime Henrion chainlen++; 133340c20505SMaxime Henrion if (chainlen > sc->maxtxseg) { 133423a0ed7cSDavid Greenman struct mbuf *mn; 133523a0ed7cSDavid Greenman 1336a17c678eSDavid Greenman /* 13373bd07cfdSJonathan Lemon * We ran out of segments. We have to recopy this 13383bd07cfdSJonathan Lemon * mbuf chain first. Bail out if we can't get the 13393bd07cfdSJonathan Lemon * new buffers. 1340a17c678eSDavid Greenman */ 134140c20505SMaxime Henrion mn = m_defrag(m_head, M_DONTWAIT); 134223a0ed7cSDavid Greenman if (mn == NULL) { 134340c20505SMaxime Henrion m_freem(m_head); 134440c20505SMaxime Henrion return (-1); 13451104779bSMike Silbersack } else { 134640c20505SMaxime Henrion m_head = mn; 13471104779bSMike Silbersack } 134840c20505SMaxime Henrion } 134940c20505SMaxime Henrion 135040c20505SMaxime Henrion /* 135140c20505SMaxime Henrion * Go through each of the mbufs in the chain and initialize 135240c20505SMaxime Henrion * the transmit buffer descriptors with the physical address 135340c20505SMaxime Henrion * and size of the mbuf. 135440c20505SMaxime Henrion */ 135540c20505SMaxime Henrion error = bus_dmamap_load_mbuf_sg(sc->fxp_mtag, txp->tx_map, 135640c20505SMaxime Henrion m_head, segs, &nseg, 0); 1357b2badf02SMaxime Henrion if (error) { 135840c20505SMaxime Henrion device_printf(sc->dev, "can't map mbuf (error %d)\n", error); 135940c20505SMaxime Henrion m_freem(m_head); 136040c20505SMaxime Henrion return (-1); 136123a0ed7cSDavid Greenman } 136223a0ed7cSDavid Greenman 136340c20505SMaxime Henrion KASSERT(nseg <= sc->maxtxseg, ("too many DMA segments")); 1364b2badf02SMaxime Henrion 136540c20505SMaxime Henrion cbp = txp->tx_cb; 136640c20505SMaxime Henrion for (i = 0; i < nseg; i++) { 136740c20505SMaxime Henrion KASSERT(segs[i].ds_len <= MCLBYTES, ("segment size too large")); 136840c20505SMaxime Henrion /* 136940c20505SMaxime Henrion * If this is an 82550/82551, then we're using extended 137040c20505SMaxime Henrion * TxCBs _and_ we're using checksum offload. This means 137140c20505SMaxime Henrion * that the TxCB is really an IPCB. One major difference 137240c20505SMaxime Henrion * between the two is that with plain extended TxCBs, 137340c20505SMaxime Henrion * the bottom half of the TxCB contains two entries from 137440c20505SMaxime Henrion * the TBD array, whereas IPCBs contain just one entry: 137540c20505SMaxime Henrion * one entry (8 bytes) has been sacrificed for the TCP/IP 137640c20505SMaxime Henrion * checksum offload control bits. So to make things work 137740c20505SMaxime Henrion * right, we have to start filling in the TBD array 137840c20505SMaxime Henrion * starting from a different place depending on whether 137940c20505SMaxime Henrion * the chip is an 82550/82551 or not. 138040c20505SMaxime Henrion */ 138140c20505SMaxime Henrion if (sc->flags & FXP_FLAG_EXT_RFA) { 138240c20505SMaxime Henrion cbp->tbd[i + 1].tb_addr = htole32(segs[i].ds_addr); 138340c20505SMaxime Henrion cbp->tbd[i + 1].tb_size = htole32(segs[i].ds_len); 138440c20505SMaxime Henrion } else { 138540c20505SMaxime Henrion cbp->tbd[i].tb_addr = htole32(segs[i].ds_addr); 138640c20505SMaxime Henrion cbp->tbd[i].tb_size = htole32(segs[i].ds_len); 138740c20505SMaxime Henrion } 138840c20505SMaxime Henrion } 138940c20505SMaxime Henrion cbp->tbd_number = nseg; 139040c20505SMaxime Henrion 139140c20505SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp->tx_map, BUS_DMASYNC_PREWRITE); 139240c20505SMaxime Henrion txp->tx_mbuf = m_head; 1393b2badf02SMaxime Henrion txp->tx_cb->cb_status = 0; 1394b2badf02SMaxime Henrion txp->tx_cb->byte_count = 0; 13953114fdb4SDavid Greenman if (sc->tx_queued != FXP_CXINT_THRESH - 1) { 1396b2badf02SMaxime Henrion txp->tx_cb->cb_command = 139783e6547dSMaxime Henrion htole16(sc->tx_cmd | FXP_CB_COMMAND_SF | 139883e6547dSMaxime Henrion FXP_CB_COMMAND_S); 13993114fdb4SDavid Greenman } else { 1400b2badf02SMaxime Henrion txp->tx_cb->cb_command = 140183e6547dSMaxime Henrion htole16(sc->tx_cmd | FXP_CB_COMMAND_SF | 140283e6547dSMaxime Henrion FXP_CB_COMMAND_S | FXP_CB_COMMAND_I); 14033114fdb4SDavid Greenman /* 14043bd07cfdSJonathan Lemon * Set a 5 second timer just in case we don't hear 14053bd07cfdSJonathan Lemon * from the card again. 14063114fdb4SDavid Greenman */ 14073114fdb4SDavid Greenman ifp->if_timer = 5; 14083114fdb4SDavid Greenman } 1409b2badf02SMaxime Henrion txp->tx_cb->tx_threshold = tx_threshold; 1410a17c678eSDavid Greenman 1411a17c678eSDavid Greenman /* 1412483b9871SDavid Greenman * Advance the end of list forward. 1413a17c678eSDavid Greenman */ 141406175228SAndrew Gallatin 141550d81222SMaxime Henrion #ifdef __alpha__ 141606175228SAndrew Gallatin /* 141706175228SAndrew Gallatin * On platforms which can't access memory in 16-bit 141806175228SAndrew Gallatin * granularities, we must prevent the card from DMA'ing 141906175228SAndrew Gallatin * up the status while we update the command field. 142006175228SAndrew Gallatin * This could cause us to overwrite the completion status. 142114fd1071SMaxime Henrion * XXX This is probably bogus and we're _not_ looking 142214fd1071SMaxime Henrion * for atomicity here. 142306175228SAndrew Gallatin */ 142414fd1071SMaxime Henrion atomic_clear_16(&sc->fxp_desc.tx_last->tx_cb->cb_command, 1425bafb64afSMaxime Henrion htole16(FXP_CB_COMMAND_S)); 142650d81222SMaxime Henrion #else 142740c20505SMaxime Henrion sc->fxp_desc.tx_last->tx_cb->cb_command &= htole16(~FXP_CB_COMMAND_S); 142850d81222SMaxime Henrion #endif /*__alpha__*/ 1429b2badf02SMaxime Henrion sc->fxp_desc.tx_last = txp; 1430a17c678eSDavid Greenman 1431a17c678eSDavid Greenman /* 14321cd443acSDavid Greenman * Advance the beginning of the list forward if there are 1433b2badf02SMaxime Henrion * no other packets queued (when nothing is queued, tx_first 1434483b9871SDavid Greenman * sits on the last TxCB that was sent out). 1435a17c678eSDavid Greenman */ 14361cd443acSDavid Greenman if (sc->tx_queued == 0) 1437b2badf02SMaxime Henrion sc->fxp_desc.tx_first = txp; 1438a17c678eSDavid Greenman 14391cd443acSDavid Greenman sc->tx_queued++; 14401cd443acSDavid Greenman 1441a17c678eSDavid Greenman /* 1442a17c678eSDavid Greenman * Pass packet to bpf if there is a listener. 1443a17c678eSDavid Greenman */ 144440c20505SMaxime Henrion BPF_MTAP(ifp, m_head); 144540c20505SMaxime Henrion return (0); 1446a17c678eSDavid Greenman } 1447a17c678eSDavid Greenman 1448e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 1449e4fc250cSLuigi Rizzo static poll_handler_t fxp_poll; 1450e4fc250cSLuigi Rizzo 1451e4fc250cSLuigi Rizzo static void 1452e4fc250cSLuigi Rizzo fxp_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 1453e4fc250cSLuigi Rizzo { 1454e4fc250cSLuigi Rizzo struct fxp_softc *sc = ifp->if_softc; 145574d1ed23SMaxime Henrion uint8_t statack; 1456e4fc250cSLuigi Rizzo 14574953bccaSNate Lawson FXP_LOCK(sc); 1458fb917226SRuslan Ermilov if (!(ifp->if_capenable & IFCAP_POLLING)) { 1459fb917226SRuslan Ermilov ether_poll_deregister(ifp); 1460fb917226SRuslan Ermilov cmd = POLL_DEREGISTER; 1461fb917226SRuslan Ermilov } 1462e4fc250cSLuigi Rizzo if (cmd == POLL_DEREGISTER) { /* final call, enable interrupts */ 1463e4fc250cSLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0); 14644953bccaSNate Lawson FXP_UNLOCK(sc); 1465e4fc250cSLuigi Rizzo return; 1466e4fc250cSLuigi Rizzo } 1467e4fc250cSLuigi Rizzo statack = FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA | 1468e4fc250cSLuigi Rizzo FXP_SCB_STATACK_FR; 1469e4fc250cSLuigi Rizzo if (cmd == POLL_AND_CHECK_STATUS) { 147074d1ed23SMaxime Henrion uint8_t tmp; 14716481f301SPeter Wemm 1472e4fc250cSLuigi Rizzo tmp = CSR_READ_1(sc, FXP_CSR_SCB_STATACK); 14734953bccaSNate Lawson if (tmp == 0xff || tmp == 0) { 14744953bccaSNate Lawson FXP_UNLOCK(sc); 1475e4fc250cSLuigi Rizzo return; /* nothing to do */ 14764953bccaSNate Lawson } 1477e4fc250cSLuigi Rizzo tmp &= ~statack; 1478e4fc250cSLuigi Rizzo /* ack what we can */ 1479e4fc250cSLuigi Rizzo if (tmp != 0) 1480e4fc250cSLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, tmp); 1481e4fc250cSLuigi Rizzo statack |= tmp; 1482e4fc250cSLuigi Rizzo } 14834953bccaSNate Lawson fxp_intr_body(sc, ifp, statack, count); 14844953bccaSNate Lawson FXP_UNLOCK(sc); 1485e4fc250cSLuigi Rizzo } 1486e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */ 1487e4fc250cSLuigi Rizzo 1488a17c678eSDavid Greenman /* 14899c7d2607SDavid Greenman * Process interface interrupts. 1490a17c678eSDavid Greenman */ 149194927790SDavid Greenman static void 1492f7788e8eSJonathan Lemon fxp_intr(void *xsc) 1493a17c678eSDavid Greenman { 1494f7788e8eSJonathan Lemon struct fxp_softc *sc = xsc; 14954953bccaSNate Lawson struct ifnet *ifp = &sc->sc_if; 149674d1ed23SMaxime Henrion uint8_t statack; 14970f4dc94cSChuck Paterson 14984953bccaSNate Lawson FXP_LOCK(sc); 1499704d1965SWarner Losh if (sc->suspended) { 1500704d1965SWarner Losh FXP_UNLOCK(sc); 1501704d1965SWarner Losh return; 1502704d1965SWarner Losh } 1503704d1965SWarner Losh 1504e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 15054953bccaSNate Lawson if (ifp->if_flags & IFF_POLLING) { 15064953bccaSNate Lawson FXP_UNLOCK(sc); 1507e4fc250cSLuigi Rizzo return; 15084953bccaSNate Lawson } 1509fb917226SRuslan Ermilov if ((ifp->if_capenable & IFCAP_POLLING) && 1510fb917226SRuslan Ermilov ether_poll_register(fxp_poll, ifp)) { 1511e4fc250cSLuigi Rizzo /* disable interrupts */ 1512e4fc250cSLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 15134953bccaSNate Lawson FXP_UNLOCK(sc); 1514c660bdfaSJohn Baldwin fxp_poll(ifp, 0, 1); 1515e4fc250cSLuigi Rizzo return; 1516e4fc250cSLuigi Rizzo } 1517e4fc250cSLuigi Rizzo #endif 1518b184b38eSDavid Greenman while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) { 1519a17c678eSDavid Greenman /* 152011457bbfSJonathan Lemon * It should not be possible to have all bits set; the 152111457bbfSJonathan Lemon * FXP_SCB_INTR_SWI bit always returns 0 on a read. If 152211457bbfSJonathan Lemon * all bits are set, this may indicate that the card has 152311457bbfSJonathan Lemon * been physically ejected, so ignore it. 152411457bbfSJonathan Lemon */ 15254953bccaSNate Lawson if (statack == 0xff) { 15264953bccaSNate Lawson FXP_UNLOCK(sc); 152711457bbfSJonathan Lemon return; 15284953bccaSNate Lawson } 152911457bbfSJonathan Lemon 153011457bbfSJonathan Lemon /* 1531a17c678eSDavid Greenman * First ACK all the interrupts in this pass. 1532a17c678eSDavid Greenman */ 1533ba8c6fd5SDavid Greenman CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack); 15344953bccaSNate Lawson fxp_intr_body(sc, ifp, statack, -1); 1535e4fc250cSLuigi Rizzo } 15364953bccaSNate Lawson FXP_UNLOCK(sc); 1537e4fc250cSLuigi Rizzo } 1538e4fc250cSLuigi Rizzo 1539e4fc250cSLuigi Rizzo static void 1540b2badf02SMaxime Henrion fxp_txeof(struct fxp_softc *sc) 1541b2badf02SMaxime Henrion { 1542b2badf02SMaxime Henrion struct fxp_tx *txp; 1543b2badf02SMaxime Henrion 1544b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREREAD); 1545b2badf02SMaxime Henrion for (txp = sc->fxp_desc.tx_first; sc->tx_queued && 154683e6547dSMaxime Henrion (le16toh(txp->tx_cb->cb_status) & FXP_CB_STATUS_C) != 0; 1547b2badf02SMaxime Henrion txp = txp->tx_next) { 1548b2badf02SMaxime Henrion if (txp->tx_mbuf != NULL) { 1549b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp->tx_map, 1550b2badf02SMaxime Henrion BUS_DMASYNC_POSTWRITE); 1551b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, txp->tx_map); 1552b2badf02SMaxime Henrion m_freem(txp->tx_mbuf); 1553b2badf02SMaxime Henrion txp->tx_mbuf = NULL; 1554b2badf02SMaxime Henrion /* clear this to reset csum offload bits */ 1555b2badf02SMaxime Henrion txp->tx_cb->tbd[0].tb_addr = 0; 1556b2badf02SMaxime Henrion } 1557b2badf02SMaxime Henrion sc->tx_queued--; 1558b2badf02SMaxime Henrion } 1559b2badf02SMaxime Henrion sc->fxp_desc.tx_first = txp; 1560b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 1561b2badf02SMaxime Henrion } 1562b2badf02SMaxime Henrion 1563b2badf02SMaxime Henrion static void 156474d1ed23SMaxime Henrion fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp, uint8_t statack, 15654953bccaSNate Lawson int count) 1566e4fc250cSLuigi Rizzo { 15672b5989e9SLuigi Rizzo struct mbuf *m; 1568b2badf02SMaxime Henrion struct fxp_rx *rxp; 15692b5989e9SLuigi Rizzo struct fxp_rfa *rfa; 15702b5989e9SLuigi Rizzo int rnr = (statack & FXP_SCB_STATACK_RNR) ? 1 : 0; 15712b5989e9SLuigi Rizzo 157267fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 15732b5989e9SLuigi Rizzo if (rnr) 15740f1db1d6SMaxime Henrion sc->rnr++; 1575947e3815SIan Dowse #ifdef DEVICE_POLLING 1576947e3815SIan Dowse /* Pick up a deferred RNR condition if `count' ran out last time. */ 1577947e3815SIan Dowse if (sc->flags & FXP_FLAG_DEFERRED_RNR) { 1578947e3815SIan Dowse sc->flags &= ~FXP_FLAG_DEFERRED_RNR; 1579947e3815SIan Dowse rnr = 1; 1580947e3815SIan Dowse } 1581947e3815SIan Dowse #endif 1582a17c678eSDavid Greenman 1583a17c678eSDavid Greenman /* 15843114fdb4SDavid Greenman * Free any finished transmit mbuf chains. 158506936301SBill Paul * 158606936301SBill Paul * Handle the CNA event likt a CXTNO event. It used to 158706936301SBill Paul * be that this event (control unit not ready) was not 158806936301SBill Paul * encountered, but it is now with the SMPng modifications. 158906936301SBill Paul * The exact sequence of events that occur when the interface 159006936301SBill Paul * is brought up are different now, and if this event 159106936301SBill Paul * goes unhandled, the configuration/rxfilter setup sequence 159206936301SBill Paul * can stall for several seconds. The result is that no 159306936301SBill Paul * packets go out onto the wire for about 5 to 10 seconds 159406936301SBill Paul * after the interface is ifconfig'ed for the first time. 15953114fdb4SDavid Greenman */ 159606936301SBill Paul if (statack & (FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA)) { 1597b2badf02SMaxime Henrion fxp_txeof(sc); 15983114fdb4SDavid Greenman 159941aa0ba2SLuigi Rizzo ifp->if_timer = 0; 1600e2102ae4SMike Silbersack if (sc->tx_queued == 0) { 16013114fdb4SDavid Greenman if (sc->need_mcsetup) 16023114fdb4SDavid Greenman fxp_mc_setup(sc); 1603e2102ae4SMike Silbersack } 16043114fdb4SDavid Greenman /* 16053114fdb4SDavid Greenman * Try to start more packets transmitting. 16063114fdb4SDavid Greenman */ 16077929aa03SMax Laier if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 16084953bccaSNate Lawson fxp_start_body(ifp); 16093114fdb4SDavid Greenman } 16102b5989e9SLuigi Rizzo 16112b5989e9SLuigi Rizzo /* 16122b5989e9SLuigi Rizzo * Just return if nothing happened on the receive side. 16132b5989e9SLuigi Rizzo */ 1614947e3815SIan Dowse if (!rnr && (statack & FXP_SCB_STATACK_FR) == 0) 16152b5989e9SLuigi Rizzo return; 16162b5989e9SLuigi Rizzo 16173114fdb4SDavid Greenman /* 1618a17c678eSDavid Greenman * Process receiver interrupts. If a no-resource (RNR) 1619a17c678eSDavid Greenman * condition exists, get whatever packets we can and 1620a17c678eSDavid Greenman * re-start the receiver. 1621947e3815SIan Dowse * 16222b5989e9SLuigi Rizzo * When using polling, we do not process the list to completion, 16232b5989e9SLuigi Rizzo * so when we get an RNR interrupt we must defer the restart 16242b5989e9SLuigi Rizzo * until we hit the last buffer with the C bit set. 16252b5989e9SLuigi Rizzo * If we run out of cycles and rfa_headm has the C bit set, 1626947e3815SIan Dowse * record the pending RNR in the FXP_FLAG_DEFERRED_RNR flag so 1627947e3815SIan Dowse * that the info will be used in the subsequent polling cycle. 1628a17c678eSDavid Greenman */ 16292b5989e9SLuigi Rizzo for (;;) { 1630b2badf02SMaxime Henrion rxp = sc->fxp_desc.rx_head; 1631b2badf02SMaxime Henrion m = rxp->rx_mbuf; 1632ba8c6fd5SDavid Greenman rfa = (struct fxp_rfa *)(m->m_ext.ext_buf + 1633ba8c6fd5SDavid Greenman RFA_ALIGNMENT_FUDGE); 1634b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map, 1635b2badf02SMaxime Henrion BUS_DMASYNC_POSTREAD); 1636a17c678eSDavid Greenman 1637e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING /* loop at most count times if count >=0 */ 1638947e3815SIan Dowse if (count >= 0 && count-- == 0) { 1639947e3815SIan Dowse if (rnr) { 1640947e3815SIan Dowse /* Defer RNR processing until the next time. */ 1641947e3815SIan Dowse sc->flags |= FXP_FLAG_DEFERRED_RNR; 1642947e3815SIan Dowse rnr = 0; 1643947e3815SIan Dowse } 16442b5989e9SLuigi Rizzo break; 1645947e3815SIan Dowse } 16462b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */ 16472b5989e9SLuigi Rizzo 164883e6547dSMaxime Henrion if ((le16toh(rfa->rfa_status) & FXP_RFA_STATUS_C) == 0) 16492b5989e9SLuigi Rizzo break; 16502b5989e9SLuigi Rizzo 1651dfe61cf1SDavid Greenman /* 1652b2badf02SMaxime Henrion * Advance head forward. 1653dfe61cf1SDavid Greenman */ 1654b2badf02SMaxime Henrion sc->fxp_desc.rx_head = rxp->rx_next; 1655a17c678eSDavid Greenman 1656dfe61cf1SDavid Greenman /* 1657ba8c6fd5SDavid Greenman * Add a new buffer to the receive chain. 1658ba8c6fd5SDavid Greenman * If this fails, the old buffer is recycled 1659ba8c6fd5SDavid Greenman * instead. 1660dfe61cf1SDavid Greenman */ 1661b2badf02SMaxime Henrion if (fxp_add_rfabuf(sc, rxp) == 0) { 1662aed53495SDavid Greenman int total_len; 1663a17c678eSDavid Greenman 1664e8c8b728SJonathan Lemon /* 16652b5989e9SLuigi Rizzo * Fetch packet length (the top 2 bits of 16662b5989e9SLuigi Rizzo * actual_size are flags set by the controller 16672b5989e9SLuigi Rizzo * upon completion), and drop the packet in case 16682b5989e9SLuigi Rizzo * of bogus length or CRC errors. 1669e8c8b728SJonathan Lemon */ 1670bafb64afSMaxime Henrion total_len = le16toh(rfa->actual_size) & 0x3fff; 16712b5989e9SLuigi Rizzo if (total_len < sizeof(struct ether_header) || 16722b5989e9SLuigi Rizzo total_len > MCLBYTES - RFA_ALIGNMENT_FUDGE - 1673b2badf02SMaxime Henrion sc->rfa_size || 167483e6547dSMaxime Henrion le16toh(rfa->rfa_status) & FXP_RFA_STATUS_CRC) { 1675e8c8b728SJonathan Lemon m_freem(m); 16762b5989e9SLuigi Rizzo continue; 1677e8c8b728SJonathan Lemon } 1678920b58e8SBrooks Davis 1679c8bca6dcSBill Paul /* Do IP checksum checking. */ 168083e6547dSMaxime Henrion if (le16toh(rfa->rfa_status) & FXP_RFA_STATUS_PARSE) { 1681c8bca6dcSBill Paul if (rfa->rfax_csum_sts & 1682c8bca6dcSBill Paul FXP_RFDX_CS_IP_CSUM_BIT_VALID) 1683c8bca6dcSBill Paul m->m_pkthdr.csum_flags |= 1684c8bca6dcSBill Paul CSUM_IP_CHECKED; 1685c8bca6dcSBill Paul if (rfa->rfax_csum_sts & 1686c8bca6dcSBill Paul FXP_RFDX_CS_IP_CSUM_VALID) 1687c8bca6dcSBill Paul m->m_pkthdr.csum_flags |= 1688c8bca6dcSBill Paul CSUM_IP_VALID; 1689c8bca6dcSBill Paul if ((rfa->rfax_csum_sts & 1690c8bca6dcSBill Paul FXP_RFDX_CS_TCPUDP_CSUM_BIT_VALID) && 1691c8bca6dcSBill Paul (rfa->rfax_csum_sts & 1692c8bca6dcSBill Paul FXP_RFDX_CS_TCPUDP_CSUM_VALID)) { 1693c8bca6dcSBill Paul m->m_pkthdr.csum_flags |= 1694c8bca6dcSBill Paul CSUM_DATA_VALID|CSUM_PSEUDO_HDR; 1695c8bca6dcSBill Paul m->m_pkthdr.csum_data = 0xffff; 1696c8bca6dcSBill Paul } 1697c8bca6dcSBill Paul } 1698c8bca6dcSBill Paul 16992e2de7f2SArchie Cobbs m->m_pkthdr.len = m->m_len = total_len; 1700673d9191SSam Leffler m->m_pkthdr.rcvif = ifp; 1701673d9191SSam Leffler 170205fb8c3fSNate Lawson /* 170305fb8c3fSNate Lawson * Drop locks before calling if_input() since it 170405fb8c3fSNate Lawson * may re-enter fxp_start() in the netisr case. 170505fb8c3fSNate Lawson * This would result in a lock reversal. Better 170605fb8c3fSNate Lawson * performance might be obtained by chaining all 170705fb8c3fSNate Lawson * packets received, dropping the lock, and then 170805fb8c3fSNate Lawson * calling if_input() on each one. 170905fb8c3fSNate Lawson */ 171005fb8c3fSNate Lawson FXP_UNLOCK(sc); 1711673d9191SSam Leffler (*ifp->if_input)(ifp, m); 171205fb8c3fSNate Lawson FXP_LOCK(sc); 1713a17c678eSDavid Greenman } 1714a17c678eSDavid Greenman } 17152b5989e9SLuigi Rizzo if (rnr) { 1716ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 1717ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 1718b2badf02SMaxime Henrion sc->fxp_desc.rx_head->rx_addr); 17192e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START); 1720a17c678eSDavid Greenman } 1721a17c678eSDavid Greenman } 1722a17c678eSDavid Greenman 1723dfe61cf1SDavid Greenman /* 1724dfe61cf1SDavid Greenman * Update packet in/out/collision statistics. The i82557 doesn't 1725dfe61cf1SDavid Greenman * allow you to access these counters without doing a fairly 1726dfe61cf1SDavid Greenman * expensive DMA to get _all_ of the statistics it maintains, so 1727dfe61cf1SDavid Greenman * we do this operation here only once per second. The statistics 1728dfe61cf1SDavid Greenman * counters in the kernel are updated from the previous dump-stats 1729dfe61cf1SDavid Greenman * DMA and then a new dump-stats DMA is started. The on-chip 1730dfe61cf1SDavid Greenman * counters are zeroed when the DMA completes. If we can't start 1731dfe61cf1SDavid Greenman * the DMA immediately, we don't wait - we just prepare to read 1732dfe61cf1SDavid Greenman * them again next time. 1733dfe61cf1SDavid Greenman */ 1734303b270bSEivind Eklund static void 1735f7788e8eSJonathan Lemon fxp_tick(void *xsc) 1736a17c678eSDavid Greenman { 1737f7788e8eSJonathan Lemon struct fxp_softc *sc = xsc; 1738ba8c6fd5SDavid Greenman struct ifnet *ifp = &sc->sc_if; 1739a17c678eSDavid Greenman struct fxp_stats *sp = sc->fxp_stats; 1740f7788e8eSJonathan Lemon int s; 1741a17c678eSDavid Greenman 17424953bccaSNate Lawson FXP_LOCK(sc); 17434953bccaSNate Lawson s = splimp(); 1744b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, BUS_DMASYNC_POSTREAD); 174583e6547dSMaxime Henrion ifp->if_opackets += le32toh(sp->tx_good); 174683e6547dSMaxime Henrion ifp->if_collisions += le32toh(sp->tx_total_collisions); 1747397f9dfeSDavid Greenman if (sp->rx_good) { 174883e6547dSMaxime Henrion ifp->if_ipackets += le32toh(sp->rx_good); 1749397f9dfeSDavid Greenman sc->rx_idle_secs = 0; 1750397f9dfeSDavid Greenman } else { 1751c8cc6fcaSDavid Greenman /* 1752c8cc6fcaSDavid Greenman * Receiver's been idle for another second. 1753c8cc6fcaSDavid Greenman */ 1754397f9dfeSDavid Greenman sc->rx_idle_secs++; 1755397f9dfeSDavid Greenman } 17563ba65732SDavid Greenman ifp->if_ierrors += 175783e6547dSMaxime Henrion le32toh(sp->rx_crc_errors) + 175883e6547dSMaxime Henrion le32toh(sp->rx_alignment_errors) + 175983e6547dSMaxime Henrion le32toh(sp->rx_rnr_errors) + 176083e6547dSMaxime Henrion le32toh(sp->rx_overrun_errors); 1761a17c678eSDavid Greenman /* 1762f9be9005SDavid Greenman * If any transmit underruns occured, bump up the transmit 1763f9be9005SDavid Greenman * threshold by another 512 bytes (64 * 8). 1764f9be9005SDavid Greenman */ 1765f9be9005SDavid Greenman if (sp->tx_underruns) { 176683e6547dSMaxime Henrion ifp->if_oerrors += le32toh(sp->tx_underruns); 1767f9be9005SDavid Greenman if (tx_threshold < 192) 1768f9be9005SDavid Greenman tx_threshold += 64; 1769f9be9005SDavid Greenman } 17704953bccaSNate Lawson 1771397f9dfeSDavid Greenman /* 1772c8cc6fcaSDavid Greenman * Release any xmit buffers that have completed DMA. This isn't 1773c8cc6fcaSDavid Greenman * strictly necessary to do here, but it's advantagous for mbufs 1774c8cc6fcaSDavid Greenman * with external storage to be released in a timely manner rather 1775c8cc6fcaSDavid Greenman * than being defered for a potentially long time. This limits 1776c8cc6fcaSDavid Greenman * the delay to a maximum of one second. 1777c8cc6fcaSDavid Greenman */ 1778b2badf02SMaxime Henrion fxp_txeof(sc); 1779b2badf02SMaxime Henrion 1780c8cc6fcaSDavid Greenman /* 1781397f9dfeSDavid Greenman * If we haven't received any packets in FXP_MAC_RX_IDLE seconds, 1782397f9dfeSDavid Greenman * then assume the receiver has locked up and attempt to clear 1783397f9dfeSDavid Greenman * the condition by reprogramming the multicast filter. This is 1784397f9dfeSDavid Greenman * a work-around for a bug in the 82557 where the receiver locks 1785397f9dfeSDavid Greenman * up if it gets certain types of garbage in the syncronization 1786397f9dfeSDavid Greenman * bits prior to the packet header. This bug is supposed to only 1787397f9dfeSDavid Greenman * occur in 10Mbps mode, but has been seen to occur in 100Mbps 1788397f9dfeSDavid Greenman * mode as well (perhaps due to a 10/100 speed transition). 1789397f9dfeSDavid Greenman */ 1790397f9dfeSDavid Greenman if (sc->rx_idle_secs > FXP_MAX_RX_IDLE) { 1791397f9dfeSDavid Greenman sc->rx_idle_secs = 0; 1792397f9dfeSDavid Greenman fxp_mc_setup(sc); 1793397f9dfeSDavid Greenman } 1794f9be9005SDavid Greenman /* 17953ba65732SDavid Greenman * If there is no pending command, start another stats 17963ba65732SDavid Greenman * dump. Otherwise punt for now. 1797a17c678eSDavid Greenman */ 1798397f9dfeSDavid Greenman if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) { 1799a17c678eSDavid Greenman /* 1800397f9dfeSDavid Greenman * Start another stats dump. 1801a17c678eSDavid Greenman */ 1802b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, 1803b2badf02SMaxime Henrion BUS_DMASYNC_PREREAD); 18042e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET); 1805dfe61cf1SDavid Greenman } else { 1806dfe61cf1SDavid Greenman /* 1807dfe61cf1SDavid Greenman * A previous command is still waiting to be accepted. 1808dfe61cf1SDavid Greenman * Just zero our copy of the stats and wait for the 18093ba65732SDavid Greenman * next timer event to update them. 1810dfe61cf1SDavid Greenman */ 1811dfe61cf1SDavid Greenman sp->tx_good = 0; 1812f9be9005SDavid Greenman sp->tx_underruns = 0; 1813dfe61cf1SDavid Greenman sp->tx_total_collisions = 0; 18143ba65732SDavid Greenman 1815dfe61cf1SDavid Greenman sp->rx_good = 0; 18163ba65732SDavid Greenman sp->rx_crc_errors = 0; 18173ba65732SDavid Greenman sp->rx_alignment_errors = 0; 18183ba65732SDavid Greenman sp->rx_rnr_errors = 0; 18193ba65732SDavid Greenman sp->rx_overrun_errors = 0; 1820dfe61cf1SDavid Greenman } 1821f7788e8eSJonathan Lemon if (sc->miibus != NULL) 1822f7788e8eSJonathan Lemon mii_tick(device_get_softc(sc->miibus)); 18234953bccaSNate Lawson 1824a17c678eSDavid Greenman /* 1825a17c678eSDavid Greenman * Schedule another timeout one second from now. 1826a17c678eSDavid Greenman */ 182745276e4aSSam Leffler callout_reset(&sc->stat_ch, hz, fxp_tick, sc); 18284953bccaSNate Lawson FXP_UNLOCK(sc); 18294953bccaSNate Lawson splx(s); 1830a17c678eSDavid Greenman } 1831a17c678eSDavid Greenman 1832a17c678eSDavid Greenman /* 1833a17c678eSDavid Greenman * Stop the interface. Cancels the statistics updater and resets 1834a17c678eSDavid Greenman * the interface. 1835a17c678eSDavid Greenman */ 1836a17c678eSDavid Greenman static void 1837f7788e8eSJonathan Lemon fxp_stop(struct fxp_softc *sc) 1838a17c678eSDavid Greenman { 1839ba8c6fd5SDavid Greenman struct ifnet *ifp = &sc->sc_if; 1840b2badf02SMaxime Henrion struct fxp_tx *txp; 18413ba65732SDavid Greenman int i; 1842a17c678eSDavid Greenman 18437dced78aSDavid Greenman ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 18447dced78aSDavid Greenman ifp->if_timer = 0; 18457dced78aSDavid Greenman 1846e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 1847e4fc250cSLuigi Rizzo ether_poll_deregister(ifp); 1848e4fc250cSLuigi Rizzo #endif 1849a17c678eSDavid Greenman /* 1850a17c678eSDavid Greenman * Cancel stats updater. 1851a17c678eSDavid Greenman */ 185245276e4aSSam Leffler callout_stop(&sc->stat_ch); 18533ba65732SDavid Greenman 18543ba65732SDavid Greenman /* 185572a32a26SJonathan Lemon * Issue software reset, which also unloads the microcode. 18563ba65732SDavid Greenman */ 185772a32a26SJonathan Lemon sc->flags &= ~FXP_FLAG_UCODE; 185809882363SJonathan Lemon CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET); 185972a32a26SJonathan Lemon DELAY(50); 1860a17c678eSDavid Greenman 18613ba65732SDavid Greenman /* 18623ba65732SDavid Greenman * Release any xmit buffers. 18633ba65732SDavid Greenman */ 1864b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_list; 1865da91462dSDavid Greenman if (txp != NULL) { 1866da91462dSDavid Greenman for (i = 0; i < FXP_NTXCB; i++) { 1867b2badf02SMaxime Henrion if (txp[i].tx_mbuf != NULL) { 1868b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp[i].tx_map, 1869b2badf02SMaxime Henrion BUS_DMASYNC_POSTWRITE); 1870b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, txp[i].tx_map); 1871b2badf02SMaxime Henrion m_freem(txp[i].tx_mbuf); 1872b2badf02SMaxime Henrion txp[i].tx_mbuf = NULL; 1873c8bca6dcSBill Paul /* clear this to reset csum offload bits */ 1874b2badf02SMaxime Henrion txp[i].tx_cb->tbd[0].tb_addr = 0; 1875da91462dSDavid Greenman } 1876da91462dSDavid Greenman } 18773ba65732SDavid Greenman } 1878b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 18793ba65732SDavid Greenman sc->tx_queued = 0; 1880a17c678eSDavid Greenman } 1881a17c678eSDavid Greenman 1882a17c678eSDavid Greenman /* 1883a17c678eSDavid Greenman * Watchdog/transmission transmit timeout handler. Called when a 1884a17c678eSDavid Greenman * transmission is started on the interface, but no interrupt is 1885a17c678eSDavid Greenman * received before the timeout. This usually indicates that the 1886a17c678eSDavid Greenman * card has wedged for some reason. 1887a17c678eSDavid Greenman */ 1888a17c678eSDavid Greenman static void 1889f7788e8eSJonathan Lemon fxp_watchdog(struct ifnet *ifp) 1890a17c678eSDavid Greenman { 1891ba8c6fd5SDavid Greenman struct fxp_softc *sc = ifp->if_softc; 1892ba8c6fd5SDavid Greenman 18934953bccaSNate Lawson FXP_LOCK(sc); 1894f7788e8eSJonathan Lemon device_printf(sc->dev, "device timeout\n"); 18954a5f1499SDavid Greenman ifp->if_oerrors++; 1896a17c678eSDavid Greenman 18974953bccaSNate Lawson fxp_init_body(sc); 18984953bccaSNate Lawson FXP_UNLOCK(sc); 1899a17c678eSDavid Greenman } 1900a17c678eSDavid Greenman 19014953bccaSNate Lawson /* 19024953bccaSNate Lawson * Acquire locks and then call the real initialization function. This 19034953bccaSNate Lawson * is necessary because ether_ioctl() calls if_init() and this would 19044953bccaSNate Lawson * result in mutex recursion if the mutex was held. 19054953bccaSNate Lawson */ 1906a17c678eSDavid Greenman static void 1907f7788e8eSJonathan Lemon fxp_init(void *xsc) 1908a17c678eSDavid Greenman { 1909fb583156SDavid Greenman struct fxp_softc *sc = xsc; 19104953bccaSNate Lawson 19114953bccaSNate Lawson FXP_LOCK(sc); 19124953bccaSNate Lawson fxp_init_body(sc); 19134953bccaSNate Lawson FXP_UNLOCK(sc); 19144953bccaSNate Lawson } 19154953bccaSNate Lawson 19164953bccaSNate Lawson /* 19174953bccaSNate Lawson * Perform device initialization. This routine must be called with the 19184953bccaSNate Lawson * softc lock held. 19194953bccaSNate Lawson */ 19204953bccaSNate Lawson static void 19214953bccaSNate Lawson fxp_init_body(struct fxp_softc *sc) 19224953bccaSNate Lawson { 1923ba8c6fd5SDavid Greenman struct ifnet *ifp = &sc->sc_if; 1924a17c678eSDavid Greenman struct fxp_cb_config *cbp; 1925a17c678eSDavid Greenman struct fxp_cb_ias *cb_ias; 1926b2badf02SMaxime Henrion struct fxp_cb_tx *tcbp; 1927b2badf02SMaxime Henrion struct fxp_tx *txp; 192809882363SJonathan Lemon struct fxp_cb_mcs *mcsp; 1929f7788e8eSJonathan Lemon int i, prm, s; 1930a17c678eSDavid Greenman 193167fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 1932f7788e8eSJonathan Lemon s = splimp(); 1933a17c678eSDavid Greenman /* 19343ba65732SDavid Greenman * Cancel any pending I/O 1935a17c678eSDavid Greenman */ 19363ba65732SDavid Greenman fxp_stop(sc); 1937a17c678eSDavid Greenman 1938a17c678eSDavid Greenman prm = (ifp->if_flags & IFF_PROMISC) ? 1 : 0; 1939a17c678eSDavid Greenman 1940a17c678eSDavid Greenman /* 1941a17c678eSDavid Greenman * Initialize base of CBL and RFA memory. Loading with zero 1942a17c678eSDavid Greenman * sets it up for regular linear addressing. 1943a17c678eSDavid Greenman */ 1944ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0); 19452e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE); 1946a17c678eSDavid Greenman 1947ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 19482e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE); 1949a17c678eSDavid Greenman 1950a17c678eSDavid Greenman /* 1951a17c678eSDavid Greenman * Initialize base of dump-stats buffer. 1952a17c678eSDavid Greenman */ 1953ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 1954b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, BUS_DMASYNC_PREREAD); 1955b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->stats_addr); 19562e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR); 1957a17c678eSDavid Greenman 1958a17c678eSDavid Greenman /* 195972a32a26SJonathan Lemon * Attempt to load microcode if requested. 196072a32a26SJonathan Lemon */ 196172a32a26SJonathan Lemon if (ifp->if_flags & IFF_LINK0 && (sc->flags & FXP_FLAG_UCODE) == 0) 196272a32a26SJonathan Lemon fxp_load_ucode(sc); 196372a32a26SJonathan Lemon 196472a32a26SJonathan Lemon /* 196509882363SJonathan Lemon * Initialize the multicast address list. 196609882363SJonathan Lemon */ 196709882363SJonathan Lemon if (fxp_mc_addrs(sc)) { 196809882363SJonathan Lemon mcsp = sc->mcsp; 196909882363SJonathan Lemon mcsp->cb_status = 0; 197083e6547dSMaxime Henrion mcsp->cb_command = 197183e6547dSMaxime Henrion htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL); 197283e6547dSMaxime Henrion mcsp->link_addr = 0xffffffff; 197309882363SJonathan Lemon /* 197409882363SJonathan Lemon * Start the multicast setup command. 197509882363SJonathan Lemon */ 197609882363SJonathan Lemon fxp_scb_wait(sc); 1977b2badf02SMaxime Henrion bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, BUS_DMASYNC_PREWRITE); 1978b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr); 197909882363SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 198009882363SJonathan Lemon /* ...and wait for it to complete. */ 1981209b07bcSMaxime Henrion fxp_dma_wait(sc, &mcsp->cb_status, sc->mcs_tag, sc->mcs_map); 1982b2badf02SMaxime Henrion bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, 1983b2badf02SMaxime Henrion BUS_DMASYNC_POSTWRITE); 198409882363SJonathan Lemon } 198509882363SJonathan Lemon 198609882363SJonathan Lemon /* 1987a17c678eSDavid Greenman * We temporarily use memory that contains the TxCB list to 1988a17c678eSDavid Greenman * construct the config CB. The TxCB list memory is rebuilt 1989a17c678eSDavid Greenman * later. 1990a17c678eSDavid Greenman */ 1991b2badf02SMaxime Henrion cbp = (struct fxp_cb_config *)sc->fxp_desc.cbl_list; 1992a17c678eSDavid Greenman 1993a17c678eSDavid Greenman /* 1994a17c678eSDavid Greenman * This bcopy is kind of disgusting, but there are a bunch of must be 1995a17c678eSDavid Greenman * zero and must be one bits in this structure and this is the easiest 1996a17c678eSDavid Greenman * way to initialize them all to proper values. 1997a17c678eSDavid Greenman */ 1998b2badf02SMaxime Henrion bcopy(fxp_cb_config_template, cbp, sizeof(fxp_cb_config_template)); 1999a17c678eSDavid Greenman 2000a17c678eSDavid Greenman cbp->cb_status = 0; 200183e6547dSMaxime Henrion cbp->cb_command = htole16(FXP_CB_COMMAND_CONFIG | 200283e6547dSMaxime Henrion FXP_CB_COMMAND_EL); 200383e6547dSMaxime Henrion cbp->link_addr = 0xffffffff; /* (no) next command */ 20042c6c0947SMaxime Henrion cbp->byte_count = sc->flags & FXP_FLAG_EXT_RFA ? 32 : 22; 2005001696daSDavid Greenman cbp->rx_fifo_limit = 8; /* rx fifo threshold (32 bytes) */ 2006001696daSDavid Greenman cbp->tx_fifo_limit = 0; /* tx fifo threshold (0 bytes) */ 2007a17c678eSDavid Greenman cbp->adaptive_ifs = 0; /* (no) adaptive interframe spacing */ 2008f7788e8eSJonathan Lemon cbp->mwi_enable = sc->flags & FXP_FLAG_MWI_ENABLE ? 1 : 0; 2009f7788e8eSJonathan Lemon cbp->type_enable = 0; /* actually reserved */ 2010f7788e8eSJonathan Lemon cbp->read_align_en = sc->flags & FXP_FLAG_READ_ALIGN ? 1 : 0; 2011f7788e8eSJonathan Lemon cbp->end_wr_on_cl = sc->flags & FXP_FLAG_WRITE_ALIGN ? 1 : 0; 2012001696daSDavid Greenman cbp->rx_dma_bytecount = 0; /* (no) rx DMA max */ 2013001696daSDavid Greenman cbp->tx_dma_bytecount = 0; /* (no) tx DMA max */ 2014f7788e8eSJonathan Lemon cbp->dma_mbce = 0; /* (disable) dma max counters */ 2015a17c678eSDavid Greenman cbp->late_scb = 0; /* (don't) defer SCB update */ 2016f7788e8eSJonathan Lemon cbp->direct_dma_dis = 1; /* disable direct rcv dma mode */ 2017f7788e8eSJonathan Lemon cbp->tno_int_or_tco_en =0; /* (disable) tx not okay interrupt */ 20183114fdb4SDavid Greenman cbp->ci_int = 1; /* interrupt on CU idle */ 2019f7788e8eSJonathan Lemon cbp->ext_txcb_dis = sc->flags & FXP_FLAG_EXT_TXCB ? 0 : 1; 2020f7788e8eSJonathan Lemon cbp->ext_stats_dis = 1; /* disable extended counters */ 2021f7788e8eSJonathan Lemon cbp->keep_overrun_rx = 0; /* don't pass overrun frames to host */ 20228ef1f631SYaroslav Tykhiy cbp->save_bf = sc->flags & FXP_FLAG_SAVE_BAD ? 1 : prm; 2023a17c678eSDavid Greenman cbp->disc_short_rx = !prm; /* discard short packets */ 2024f7788e8eSJonathan Lemon cbp->underrun_retry = 1; /* retry mode (once) on DMA underrun */ 2025f7788e8eSJonathan Lemon cbp->two_frames = 0; /* do not limit FIFO to 2 frames */ 2026f7788e8eSJonathan Lemon cbp->dyn_tbd = 0; /* (no) dynamic TBD mode */ 2027c8bca6dcSBill Paul cbp->ext_rfa = sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0; 2028f7788e8eSJonathan Lemon cbp->mediatype = sc->flags & FXP_FLAG_SERIAL_MEDIA ? 0 : 1; 2029f7788e8eSJonathan Lemon cbp->csma_dis = 0; /* (don't) disable link */ 2030f7788e8eSJonathan Lemon cbp->tcp_udp_cksum = 0; /* (don't) enable checksum */ 2031f7788e8eSJonathan Lemon cbp->vlan_tco = 0; /* (don't) enable vlan wakeup */ 2032f7788e8eSJonathan Lemon cbp->link_wake_en = 0; /* (don't) assert PME# on link change */ 2033f7788e8eSJonathan Lemon cbp->arp_wake_en = 0; /* (don't) assert PME# on arp */ 2034f7788e8eSJonathan Lemon cbp->mc_wake_en = 0; /* (don't) enable PME# on mcmatch */ 2035a17c678eSDavid Greenman cbp->nsai = 1; /* (don't) disable source addr insert */ 2036a17c678eSDavid Greenman cbp->preamble_length = 2; /* (7 byte) preamble */ 2037a17c678eSDavid Greenman cbp->loopback = 0; /* (don't) loopback */ 2038a17c678eSDavid Greenman cbp->linear_priority = 0; /* (normal CSMA/CD operation) */ 2039a17c678eSDavid Greenman cbp->linear_pri_mode = 0; /* (wait after xmit only) */ 2040a17c678eSDavid Greenman cbp->interfrm_spacing = 6; /* (96 bits of) interframe spacing */ 2041a17c678eSDavid Greenman cbp->promiscuous = prm; /* promiscuous mode */ 2042a17c678eSDavid Greenman cbp->bcast_disable = 0; /* (don't) disable broadcasts */ 2043f7788e8eSJonathan Lemon cbp->wait_after_win = 0; /* (don't) enable modified backoff alg*/ 2044f7788e8eSJonathan Lemon cbp->ignore_ul = 0; /* consider U/L bit in IA matching */ 2045f7788e8eSJonathan Lemon cbp->crc16_en = 0; /* (don't) enable crc-16 algorithm */ 2046f7788e8eSJonathan Lemon cbp->crscdt = sc->flags & FXP_FLAG_SERIAL_MEDIA ? 1 : 0; 2047f7788e8eSJonathan Lemon 2048a17c678eSDavid Greenman cbp->stripping = !prm; /* truncate rx packet to byte count */ 2049a17c678eSDavid Greenman cbp->padding = 1; /* (do) pad short tx packets */ 2050a17c678eSDavid Greenman cbp->rcv_crc_xfer = 0; /* (don't) xfer CRC to host */ 2051f7788e8eSJonathan Lemon cbp->long_rx_en = sc->flags & FXP_FLAG_LONG_PKT_EN ? 1 : 0; 2052f7788e8eSJonathan Lemon cbp->ia_wake_en = 0; /* (don't) wake up on address match */ 2053f7788e8eSJonathan Lemon cbp->magic_pkt_dis = 0; /* (don't) disable magic packet */ 2054f7788e8eSJonathan Lemon /* must set wake_en in PMCSR also */ 2055a17c678eSDavid Greenman cbp->force_fdx = 0; /* (don't) force full duplex */ 20563ba65732SDavid Greenman cbp->fdx_pin_en = 1; /* (enable) FDX# pin */ 2057a17c678eSDavid Greenman cbp->multi_ia = 0; /* (don't) accept multiple IAs */ 2058f7788e8eSJonathan Lemon cbp->mc_all = sc->flags & FXP_FLAG_ALL_MCAST ? 1 : 0; 2059c8bca6dcSBill Paul cbp->gamla_rx = sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0; 2060a17c678eSDavid Greenman 20610f1db1d6SMaxime Henrion if (sc->tunable_noflow || sc->revision == FXP_REV_82557) { 20623bd07cfdSJonathan Lemon /* 20633bd07cfdSJonathan Lemon * The 82557 has no hardware flow control, the values 20643bd07cfdSJonathan Lemon * below are the defaults for the chip. 20653bd07cfdSJonathan Lemon */ 20663bd07cfdSJonathan Lemon cbp->fc_delay_lsb = 0; 20673bd07cfdSJonathan Lemon cbp->fc_delay_msb = 0x40; 20683bd07cfdSJonathan Lemon cbp->pri_fc_thresh = 3; 20693bd07cfdSJonathan Lemon cbp->tx_fc_dis = 0; 20703bd07cfdSJonathan Lemon cbp->rx_fc_restop = 0; 20713bd07cfdSJonathan Lemon cbp->rx_fc_restart = 0; 20723bd07cfdSJonathan Lemon cbp->fc_filter = 0; 20733bd07cfdSJonathan Lemon cbp->pri_fc_loc = 1; 20743bd07cfdSJonathan Lemon } else { 20753bd07cfdSJonathan Lemon cbp->fc_delay_lsb = 0x1f; 20763bd07cfdSJonathan Lemon cbp->fc_delay_msb = 0x01; 20773bd07cfdSJonathan Lemon cbp->pri_fc_thresh = 3; 20783bd07cfdSJonathan Lemon cbp->tx_fc_dis = 0; /* enable transmit FC */ 20793bd07cfdSJonathan Lemon cbp->rx_fc_restop = 1; /* enable FC restop frames */ 20803bd07cfdSJonathan Lemon cbp->rx_fc_restart = 1; /* enable FC restart frames */ 20813bd07cfdSJonathan Lemon cbp->fc_filter = !prm; /* drop FC frames to host */ 20823bd07cfdSJonathan Lemon cbp->pri_fc_loc = 1; /* FC pri location (byte31) */ 20833bd07cfdSJonathan Lemon } 20843bd07cfdSJonathan Lemon 2085a17c678eSDavid Greenman /* 2086a17c678eSDavid Greenman * Start the config command/DMA. 2087a17c678eSDavid Greenman */ 2088ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 2089b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2090b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr); 20912e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2092a17c678eSDavid Greenman /* ...and wait for it to complete. */ 2093209b07bcSMaxime Henrion fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map); 2094b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE); 2095a17c678eSDavid Greenman 2096a17c678eSDavid Greenman /* 2097a17c678eSDavid Greenman * Now initialize the station address. Temporarily use the TxCB 2098a17c678eSDavid Greenman * memory area like we did above for the config CB. 2099a17c678eSDavid Greenman */ 2100b2badf02SMaxime Henrion cb_ias = (struct fxp_cb_ias *)sc->fxp_desc.cbl_list; 2101a17c678eSDavid Greenman cb_ias->cb_status = 0; 210283e6547dSMaxime Henrion cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL); 210383e6547dSMaxime Henrion cb_ias->link_addr = 0xffffffff; 2104e609b4d7SMaxime Henrion bcopy(sc->arpcom.ac_enaddr, cb_ias->macaddr, 2105a17c678eSDavid Greenman sizeof(sc->arpcom.ac_enaddr)); 2106a17c678eSDavid Greenman 2107a17c678eSDavid Greenman /* 2108a17c678eSDavid Greenman * Start the IAS (Individual Address Setup) command/DMA. 2109a17c678eSDavid Greenman */ 2110ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 2111b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 21122e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2113a17c678eSDavid Greenman /* ...and wait for it to complete. */ 2114209b07bcSMaxime Henrion fxp_dma_wait(sc, &cb_ias->cb_status, sc->cbl_tag, sc->cbl_map); 2115b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE); 2116a17c678eSDavid Greenman 2117a17c678eSDavid Greenman /* 2118a17c678eSDavid Greenman * Initialize transmit control block (TxCB) list. 2119a17c678eSDavid Greenman */ 2120b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_list; 2121b2badf02SMaxime Henrion tcbp = sc->fxp_desc.cbl_list; 2122b2badf02SMaxime Henrion bzero(tcbp, FXP_TXCB_SZ); 2123a17c678eSDavid Greenman for (i = 0; i < FXP_NTXCB; i++) { 2124b2badf02SMaxime Henrion txp[i].tx_mbuf = NULL; 212583e6547dSMaxime Henrion tcbp[i].cb_status = htole16(FXP_CB_STATUS_C | FXP_CB_STATUS_OK); 212683e6547dSMaxime Henrion tcbp[i].cb_command = htole16(FXP_CB_COMMAND_NOP); 212783e6547dSMaxime Henrion tcbp[i].link_addr = htole32(sc->fxp_desc.cbl_addr + 212883e6547dSMaxime Henrion (((i + 1) & FXP_TXCB_MASK) * sizeof(struct fxp_cb_tx))); 21293bd07cfdSJonathan Lemon if (sc->flags & FXP_FLAG_EXT_TXCB) 2130b2badf02SMaxime Henrion tcbp[i].tbd_array_addr = 213183e6547dSMaxime Henrion htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[2])); 21323bd07cfdSJonathan Lemon else 2133b2badf02SMaxime Henrion tcbp[i].tbd_array_addr = 213483e6547dSMaxime Henrion htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[0])); 2135b2badf02SMaxime Henrion txp[i].tx_next = &txp[(i + 1) & FXP_TXCB_MASK]; 2136a17c678eSDavid Greenman } 2137a17c678eSDavid Greenman /* 2138397f9dfeSDavid Greenman * Set the suspend flag on the first TxCB and start the control 2139a17c678eSDavid Greenman * unit. It will execute the NOP and then suspend. 2140a17c678eSDavid Greenman */ 214183e6547dSMaxime Henrion tcbp->cb_command = htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S); 2142b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2143b2badf02SMaxime Henrion sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp; 2144397f9dfeSDavid Greenman sc->tx_queued = 1; 2145a17c678eSDavid Greenman 2146ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 21472e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2148a17c678eSDavid Greenman 2149a17c678eSDavid Greenman /* 2150a17c678eSDavid Greenman * Initialize receiver buffer area - RFA. 2151a17c678eSDavid Greenman */ 2152ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 2153b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.rx_head->rx_addr); 21542e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START); 2155a17c678eSDavid Greenman 2156dccee1a1SDavid Greenman /* 2157ba8c6fd5SDavid Greenman * Set current media. 2158dccee1a1SDavid Greenman */ 2159f7788e8eSJonathan Lemon if (sc->miibus != NULL) 2160f7788e8eSJonathan Lemon mii_mediachg(device_get_softc(sc->miibus)); 2161dccee1a1SDavid Greenman 2162a17c678eSDavid Greenman ifp->if_flags |= IFF_RUNNING; 2163a17c678eSDavid Greenman ifp->if_flags &= ~IFF_OACTIVE; 2164e8c8b728SJonathan Lemon 2165e8c8b728SJonathan Lemon /* 2166e8c8b728SJonathan Lemon * Enable interrupts. 2167e8c8b728SJonathan Lemon */ 21682b5989e9SLuigi Rizzo #ifdef DEVICE_POLLING 21692b5989e9SLuigi Rizzo /* 21702b5989e9SLuigi Rizzo * ... but only do that if we are not polling. And because (presumably) 21712b5989e9SLuigi Rizzo * the default is interrupts on, we need to disable them explicitly! 21722b5989e9SLuigi Rizzo */ 217362f76486SMaxim Sobolev if ( ifp->if_flags & IFF_POLLING ) 21742b5989e9SLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 21752b5989e9SLuigi Rizzo else 21762b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */ 2177e8c8b728SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0); 2178a17c678eSDavid Greenman 2179a17c678eSDavid Greenman /* 2180a17c678eSDavid Greenman * Start stats updater. 2181a17c678eSDavid Greenman */ 218245276e4aSSam Leffler callout_reset(&sc->stat_ch, hz, fxp_tick, sc); 21834953bccaSNate Lawson splx(s); 2184f7788e8eSJonathan Lemon } 2185f7788e8eSJonathan Lemon 2186f7788e8eSJonathan Lemon static int 2187f7788e8eSJonathan Lemon fxp_serial_ifmedia_upd(struct ifnet *ifp) 2188f7788e8eSJonathan Lemon { 2189f7788e8eSJonathan Lemon 2190f7788e8eSJonathan Lemon return (0); 2191a17c678eSDavid Greenman } 2192a17c678eSDavid Greenman 2193303b270bSEivind Eklund static void 2194f7788e8eSJonathan Lemon fxp_serial_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 2195ba8c6fd5SDavid Greenman { 2196ba8c6fd5SDavid Greenman 2197f7788e8eSJonathan Lemon ifmr->ifm_active = IFM_ETHER|IFM_MANUAL; 2198ba8c6fd5SDavid Greenman } 2199ba8c6fd5SDavid Greenman 2200ba8c6fd5SDavid Greenman /* 2201ba8c6fd5SDavid Greenman * Change media according to request. 2202ba8c6fd5SDavid Greenman */ 2203f7788e8eSJonathan Lemon static int 2204f7788e8eSJonathan Lemon fxp_ifmedia_upd(struct ifnet *ifp) 2205ba8c6fd5SDavid Greenman { 2206ba8c6fd5SDavid Greenman struct fxp_softc *sc = ifp->if_softc; 2207f7788e8eSJonathan Lemon struct mii_data *mii; 2208ba8c6fd5SDavid Greenman 2209f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 2210f7788e8eSJonathan Lemon mii_mediachg(mii); 2211ba8c6fd5SDavid Greenman return (0); 2212ba8c6fd5SDavid Greenman } 2213ba8c6fd5SDavid Greenman 2214ba8c6fd5SDavid Greenman /* 2215ba8c6fd5SDavid Greenman * Notify the world which media we're using. 2216ba8c6fd5SDavid Greenman */ 2217f7788e8eSJonathan Lemon static void 2218f7788e8eSJonathan Lemon fxp_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 2219ba8c6fd5SDavid Greenman { 2220ba8c6fd5SDavid Greenman struct fxp_softc *sc = ifp->if_softc; 2221f7788e8eSJonathan Lemon struct mii_data *mii; 2222ba8c6fd5SDavid Greenman 2223f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 2224f7788e8eSJonathan Lemon mii_pollstat(mii); 2225f7788e8eSJonathan Lemon ifmr->ifm_active = mii->mii_media_active; 2226f7788e8eSJonathan Lemon ifmr->ifm_status = mii->mii_media_status; 22272e2b8238SJonathan Lemon 22282e2b8238SJonathan Lemon if (ifmr->ifm_status & IFM_10_T && sc->flags & FXP_FLAG_CU_RESUME_BUG) 22292e2b8238SJonathan Lemon sc->cu_resume_bug = 1; 22302e2b8238SJonathan Lemon else 22312e2b8238SJonathan Lemon sc->cu_resume_bug = 0; 2232ba8c6fd5SDavid Greenman } 2233ba8c6fd5SDavid Greenman 2234a17c678eSDavid Greenman /* 2235a17c678eSDavid Greenman * Add a buffer to the end of the RFA buffer list. 2236a17c678eSDavid Greenman * Return 0 if successful, 1 for failure. A failure results in 2237a17c678eSDavid Greenman * adding the 'oldm' (if non-NULL) on to the end of the list - 2238dc733423SDag-Erling Smørgrav * tossing out its old contents and recycling it. 2239a17c678eSDavid Greenman * The RFA struct is stuck at the beginning of mbuf cluster and the 2240a17c678eSDavid Greenman * data pointer is fixed up to point just past it. 2241a17c678eSDavid Greenman */ 2242a17c678eSDavid Greenman static int 2243b2badf02SMaxime Henrion fxp_add_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp) 2244a17c678eSDavid Greenman { 2245a17c678eSDavid Greenman struct mbuf *m; 2246a17c678eSDavid Greenman struct fxp_rfa *rfa, *p_rfa; 2247b2badf02SMaxime Henrion struct fxp_rx *p_rx; 2248b2badf02SMaxime Henrion bus_dmamap_t tmp_map; 2249b2badf02SMaxime Henrion int error; 2250a17c678eSDavid Greenman 2251a163d034SWarner Losh m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 2252b2badf02SMaxime Henrion if (m == NULL) 2253b2badf02SMaxime Henrion return (ENOBUFS); 2254ba8c6fd5SDavid Greenman 2255ba8c6fd5SDavid Greenman /* 2256ba8c6fd5SDavid Greenman * Move the data pointer up so that the incoming data packet 2257ba8c6fd5SDavid Greenman * will be 32-bit aligned. 2258ba8c6fd5SDavid Greenman */ 2259ba8c6fd5SDavid Greenman m->m_data += RFA_ALIGNMENT_FUDGE; 2260ba8c6fd5SDavid Greenman 2261eadd5e3aSDavid Greenman /* 2262eadd5e3aSDavid Greenman * Get a pointer to the base of the mbuf cluster and move 2263eadd5e3aSDavid Greenman * data start past it. 2264eadd5e3aSDavid Greenman */ 2265a17c678eSDavid Greenman rfa = mtod(m, struct fxp_rfa *); 2266c8bca6dcSBill Paul m->m_data += sc->rfa_size; 226783e6547dSMaxime Henrion rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE); 2268eadd5e3aSDavid Greenman 2269a17c678eSDavid Greenman rfa->rfa_status = 0; 227083e6547dSMaxime Henrion rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL); 2271a17c678eSDavid Greenman rfa->actual_size = 0; 2272ba8c6fd5SDavid Greenman 227328935f27SMaxime Henrion /* 227428935f27SMaxime Henrion * Initialize the rest of the RFA. Note that since the RFA 227528935f27SMaxime Henrion * is misaligned, we cannot store values directly. We're thus 227628935f27SMaxime Henrion * using the le32enc() function which handles endianness and 227728935f27SMaxime Henrion * is also alignment-safe. 227828935f27SMaxime Henrion */ 227983e6547dSMaxime Henrion le32enc(&rfa->link_addr, 0xffffffff); 228083e6547dSMaxime Henrion le32enc(&rfa->rbd_addr, 0xffffffff); 2281ba8c6fd5SDavid Greenman 2282b2badf02SMaxime Henrion /* Map the RFA into DMA memory. */ 2283b2badf02SMaxime Henrion error = bus_dmamap_load(sc->fxp_mtag, sc->spare_map, rfa, 2284b2badf02SMaxime Henrion MCLBYTES - RFA_ALIGNMENT_FUDGE, fxp_dma_map_addr, 2285b2badf02SMaxime Henrion &rxp->rx_addr, 0); 2286b2badf02SMaxime Henrion if (error) { 2287b2badf02SMaxime Henrion m_freem(m); 2288b2badf02SMaxime Henrion return (error); 2289b2badf02SMaxime Henrion } 2290b2badf02SMaxime Henrion 2291b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, rxp->rx_map); 2292b2badf02SMaxime Henrion tmp_map = sc->spare_map; 2293b2badf02SMaxime Henrion sc->spare_map = rxp->rx_map; 2294b2badf02SMaxime Henrion rxp->rx_map = tmp_map; 2295b2badf02SMaxime Henrion rxp->rx_mbuf = m; 2296b2badf02SMaxime Henrion 2297b983c7b3SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map, 2298b983c7b3SMaxime Henrion BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2299b2badf02SMaxime Henrion 2300dfe61cf1SDavid Greenman /* 2301dfe61cf1SDavid Greenman * If there are other buffers already on the list, attach this 2302dfe61cf1SDavid Greenman * one to the end by fixing up the tail to point to this one. 2303dfe61cf1SDavid Greenman */ 2304b2badf02SMaxime Henrion if (sc->fxp_desc.rx_head != NULL) { 2305b2badf02SMaxime Henrion p_rx = sc->fxp_desc.rx_tail; 2306b2badf02SMaxime Henrion p_rfa = (struct fxp_rfa *) 2307b2badf02SMaxime Henrion (p_rx->rx_mbuf->m_ext.ext_buf + RFA_ALIGNMENT_FUDGE); 2308b2badf02SMaxime Henrion p_rx->rx_next = rxp; 230983e6547dSMaxime Henrion le32enc(&p_rfa->link_addr, rxp->rx_addr); 2310aed53495SDavid Greenman p_rfa->rfa_control = 0; 2311b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, p_rx->rx_map, 23124cec1653SMaxime Henrion BUS_DMASYNC_PREWRITE); 2313a17c678eSDavid Greenman } else { 2314b2badf02SMaxime Henrion rxp->rx_next = NULL; 2315b2badf02SMaxime Henrion sc->fxp_desc.rx_head = rxp; 2316a17c678eSDavid Greenman } 2317b2badf02SMaxime Henrion sc->fxp_desc.rx_tail = rxp; 2318b2badf02SMaxime Henrion return (0); 2319a17c678eSDavid Greenman } 2320a17c678eSDavid Greenman 23216ebc3153SDavid Greenman static volatile int 2322f7788e8eSJonathan Lemon fxp_miibus_readreg(device_t dev, int phy, int reg) 2323dccee1a1SDavid Greenman { 2324f7788e8eSJonathan Lemon struct fxp_softc *sc = device_get_softc(dev); 2325dccee1a1SDavid Greenman int count = 10000; 23266ebc3153SDavid Greenman int value; 2327dccee1a1SDavid Greenman 2328ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_MDICONTROL, 2329ba8c6fd5SDavid Greenman (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21)); 2330dccee1a1SDavid Greenman 2331ba8c6fd5SDavid Greenman while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0 2332ba8c6fd5SDavid Greenman && count--) 23336ebc3153SDavid Greenman DELAY(10); 2334dccee1a1SDavid Greenman 2335dccee1a1SDavid Greenman if (count <= 0) 2336f7788e8eSJonathan Lemon device_printf(dev, "fxp_miibus_readreg: timed out\n"); 2337dccee1a1SDavid Greenman 23386ebc3153SDavid Greenman return (value & 0xffff); 2339dccee1a1SDavid Greenman } 2340dccee1a1SDavid Greenman 2341dccee1a1SDavid Greenman static void 2342f7788e8eSJonathan Lemon fxp_miibus_writereg(device_t dev, int phy, int reg, int value) 2343dccee1a1SDavid Greenman { 2344f7788e8eSJonathan Lemon struct fxp_softc *sc = device_get_softc(dev); 2345dccee1a1SDavid Greenman int count = 10000; 2346dccee1a1SDavid Greenman 2347ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_MDICONTROL, 2348ba8c6fd5SDavid Greenman (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) | 2349ba8c6fd5SDavid Greenman (value & 0xffff)); 2350dccee1a1SDavid Greenman 2351ba8c6fd5SDavid Greenman while ((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 && 2352ba8c6fd5SDavid Greenman count--) 23536ebc3153SDavid Greenman DELAY(10); 2354dccee1a1SDavid Greenman 2355dccee1a1SDavid Greenman if (count <= 0) 2356f7788e8eSJonathan Lemon device_printf(dev, "fxp_miibus_writereg: timed out\n"); 2357dccee1a1SDavid Greenman } 2358dccee1a1SDavid Greenman 2359dccee1a1SDavid Greenman static int 2360f7788e8eSJonathan Lemon fxp_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 2361a17c678eSDavid Greenman { 23629b44ff22SGarrett Wollman struct fxp_softc *sc = ifp->if_softc; 2363a17c678eSDavid Greenman struct ifreq *ifr = (struct ifreq *)data; 2364f7788e8eSJonathan Lemon struct mii_data *mii; 23658ef1f631SYaroslav Tykhiy int flag, mask, s, error = 0; 2366a17c678eSDavid Greenman 2367704d1965SWarner Losh /* 2368704d1965SWarner Losh * Detaching causes us to call ioctl with the mutex owned. Preclude 2369704d1965SWarner Losh * that by saying we're busy if the lock is already held. 2370704d1965SWarner Losh */ 237167fc050fSMaxime Henrion if (FXP_LOCKED(sc)) 2372704d1965SWarner Losh return (EBUSY); 237332cd7a9cSWarner Losh 23744953bccaSNate Lawson FXP_LOCK(sc); 2375f7788e8eSJonathan Lemon s = splimp(); 2376a17c678eSDavid Greenman 2377a17c678eSDavid Greenman switch (command) { 2378a17c678eSDavid Greenman case SIOCSIFFLAGS: 2379f7788e8eSJonathan Lemon if (ifp->if_flags & IFF_ALLMULTI) 2380f7788e8eSJonathan Lemon sc->flags |= FXP_FLAG_ALL_MCAST; 2381f7788e8eSJonathan Lemon else 2382f7788e8eSJonathan Lemon sc->flags &= ~FXP_FLAG_ALL_MCAST; 2383a17c678eSDavid Greenman 2384a17c678eSDavid Greenman /* 2385a17c678eSDavid Greenman * If interface is marked up and not running, then start it. 2386a17c678eSDavid Greenman * If it is marked down and running, stop it. 2387a17c678eSDavid Greenman * XXX If it's up then re-initialize it. This is so flags 2388a17c678eSDavid Greenman * such as IFF_PROMISC are handled. 2389a17c678eSDavid Greenman */ 2390a17c678eSDavid Greenman if (ifp->if_flags & IFF_UP) { 23914953bccaSNate Lawson fxp_init_body(sc); 2392a17c678eSDavid Greenman } else { 2393a17c678eSDavid Greenman if (ifp->if_flags & IFF_RUNNING) 23944a5f1499SDavid Greenman fxp_stop(sc); 2395a17c678eSDavid Greenman } 2396a17c678eSDavid Greenman break; 2397a17c678eSDavid Greenman 2398a17c678eSDavid Greenman case SIOCADDMULTI: 2399a17c678eSDavid Greenman case SIOCDELMULTI: 2400f7788e8eSJonathan Lemon if (ifp->if_flags & IFF_ALLMULTI) 2401f7788e8eSJonathan Lemon sc->flags |= FXP_FLAG_ALL_MCAST; 2402f7788e8eSJonathan Lemon else 2403f7788e8eSJonathan Lemon sc->flags &= ~FXP_FLAG_ALL_MCAST; 2404a17c678eSDavid Greenman /* 2405a17c678eSDavid Greenman * Multicast list has changed; set the hardware filter 2406a17c678eSDavid Greenman * accordingly. 2407a17c678eSDavid Greenman */ 2408f7788e8eSJonathan Lemon if ((sc->flags & FXP_FLAG_ALL_MCAST) == 0) 2409397f9dfeSDavid Greenman fxp_mc_setup(sc); 2410397f9dfeSDavid Greenman /* 2411f7788e8eSJonathan Lemon * fxp_mc_setup() can set FXP_FLAG_ALL_MCAST, so check it 2412397f9dfeSDavid Greenman * again rather than else {}. 2413397f9dfeSDavid Greenman */ 2414f7788e8eSJonathan Lemon if (sc->flags & FXP_FLAG_ALL_MCAST) 24154953bccaSNate Lawson fxp_init_body(sc); 2416a17c678eSDavid Greenman error = 0; 2417ba8c6fd5SDavid Greenman break; 2418ba8c6fd5SDavid Greenman 2419ba8c6fd5SDavid Greenman case SIOCSIFMEDIA: 2420ba8c6fd5SDavid Greenman case SIOCGIFMEDIA: 2421f7788e8eSJonathan Lemon if (sc->miibus != NULL) { 2422f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 2423f7788e8eSJonathan Lemon error = ifmedia_ioctl(ifp, ifr, 2424f7788e8eSJonathan Lemon &mii->mii_media, command); 2425f7788e8eSJonathan Lemon } else { 2426ba8c6fd5SDavid Greenman error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, command); 2427f7788e8eSJonathan Lemon } 2428a17c678eSDavid Greenman break; 2429a17c678eSDavid Greenman 2430fb917226SRuslan Ermilov case SIOCSIFCAP: 24318ef1f631SYaroslav Tykhiy mask = ifp->if_capenable ^ ifr->ifr_reqcap; 24328ef1f631SYaroslav Tykhiy if (mask & IFCAP_POLLING) 24338ef1f631SYaroslav Tykhiy ifp->if_capenable ^= IFCAP_POLLING; 24348ef1f631SYaroslav Tykhiy if (mask & IFCAP_VLAN_MTU) { 24358ef1f631SYaroslav Tykhiy ifp->if_capenable ^= IFCAP_VLAN_MTU; 24368ef1f631SYaroslav Tykhiy if (sc->revision != FXP_REV_82557) 24378ef1f631SYaroslav Tykhiy flag = FXP_FLAG_LONG_PKT_EN; 24388ef1f631SYaroslav Tykhiy else /* a hack to get long frames on the old chip */ 24398ef1f631SYaroslav Tykhiy flag = FXP_FLAG_SAVE_BAD; 24408ef1f631SYaroslav Tykhiy sc->flags ^= flag; 24418ef1f631SYaroslav Tykhiy if (ifp->if_flags & IFF_UP) 24428ef1f631SYaroslav Tykhiy fxp_init_body(sc); 24438ef1f631SYaroslav Tykhiy } 2444fb917226SRuslan Ermilov break; 2445fb917226SRuslan Ermilov 2446a17c678eSDavid Greenman default: 24474953bccaSNate Lawson /* 24484953bccaSNate Lawson * ether_ioctl() will eventually call fxp_start() which 24494953bccaSNate Lawson * will result in mutex recursion so drop it first. 24504953bccaSNate Lawson */ 24514953bccaSNate Lawson FXP_UNLOCK(sc); 2452673d9191SSam Leffler error = ether_ioctl(ifp, command, data); 2453a17c678eSDavid Greenman } 245467fc050fSMaxime Henrion if (FXP_LOCKED(sc)) 24554953bccaSNate Lawson FXP_UNLOCK(sc); 2456f7788e8eSJonathan Lemon splx(s); 2457a17c678eSDavid Greenman return (error); 2458a17c678eSDavid Greenman } 2459397f9dfeSDavid Greenman 2460397f9dfeSDavid Greenman /* 246109882363SJonathan Lemon * Fill in the multicast address list and return number of entries. 246209882363SJonathan Lemon */ 246309882363SJonathan Lemon static int 246409882363SJonathan Lemon fxp_mc_addrs(struct fxp_softc *sc) 246509882363SJonathan Lemon { 246609882363SJonathan Lemon struct fxp_cb_mcs *mcsp = sc->mcsp; 246709882363SJonathan Lemon struct ifnet *ifp = &sc->sc_if; 246809882363SJonathan Lemon struct ifmultiaddr *ifma; 246909882363SJonathan Lemon int nmcasts; 247009882363SJonathan Lemon 247109882363SJonathan Lemon nmcasts = 0; 247209882363SJonathan Lemon if ((sc->flags & FXP_FLAG_ALL_MCAST) == 0) { 247309882363SJonathan Lemon #if __FreeBSD_version < 500000 247409882363SJonathan Lemon LIST_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 247509882363SJonathan Lemon #else 247609882363SJonathan Lemon TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 247709882363SJonathan Lemon #endif 247809882363SJonathan Lemon if (ifma->ifma_addr->sa_family != AF_LINK) 247909882363SJonathan Lemon continue; 248009882363SJonathan Lemon if (nmcasts >= MAXMCADDR) { 248109882363SJonathan Lemon sc->flags |= FXP_FLAG_ALL_MCAST; 248209882363SJonathan Lemon nmcasts = 0; 248309882363SJonathan Lemon break; 248409882363SJonathan Lemon } 248509882363SJonathan Lemon bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr), 2486bafb64afSMaxime Henrion &sc->mcsp->mc_addr[nmcasts][0], ETHER_ADDR_LEN); 248709882363SJonathan Lemon nmcasts++; 248809882363SJonathan Lemon } 248909882363SJonathan Lemon } 2490bafb64afSMaxime Henrion mcsp->mc_cnt = htole16(nmcasts * ETHER_ADDR_LEN); 249109882363SJonathan Lemon return (nmcasts); 249209882363SJonathan Lemon } 249309882363SJonathan Lemon 249409882363SJonathan Lemon /* 2495397f9dfeSDavid Greenman * Program the multicast filter. 2496397f9dfeSDavid Greenman * 2497397f9dfeSDavid Greenman * We have an artificial restriction that the multicast setup command 2498397f9dfeSDavid Greenman * must be the first command in the chain, so we take steps to ensure 24993114fdb4SDavid Greenman * this. By requiring this, it allows us to keep up the performance of 2500397f9dfeSDavid Greenman * the pre-initialized command ring (esp. link pointers) by not actually 2501dc733423SDag-Erling Smørgrav * inserting the mcsetup command in the ring - i.e. its link pointer 2502397f9dfeSDavid Greenman * points to the TxCB ring, but the mcsetup descriptor itself is not part 2503397f9dfeSDavid Greenman * of it. We then can do 'CU_START' on the mcsetup descriptor and have it 2504397f9dfeSDavid Greenman * lead into the regular TxCB ring when it completes. 2505397f9dfeSDavid Greenman * 2506397f9dfeSDavid Greenman * This function must be called at splimp. 2507397f9dfeSDavid Greenman */ 2508397f9dfeSDavid Greenman static void 2509f7788e8eSJonathan Lemon fxp_mc_setup(struct fxp_softc *sc) 2510397f9dfeSDavid Greenman { 2511397f9dfeSDavid Greenman struct fxp_cb_mcs *mcsp = sc->mcsp; 2512397f9dfeSDavid Greenman struct ifnet *ifp = &sc->sc_if; 2513b2badf02SMaxime Henrion struct fxp_tx *txp; 25147dced78aSDavid Greenman int count; 2515397f9dfeSDavid Greenman 251667fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 25173114fdb4SDavid Greenman /* 25183114fdb4SDavid Greenman * If there are queued commands, we must wait until they are all 25193114fdb4SDavid Greenman * completed. If we are already waiting, then add a NOP command 25203114fdb4SDavid Greenman * with interrupt option so that we're notified when all commands 25213114fdb4SDavid Greenman * have been completed - fxp_start() ensures that no additional 25223114fdb4SDavid Greenman * TX commands will be added when need_mcsetup is true. 25233114fdb4SDavid Greenman */ 2524397f9dfeSDavid Greenman if (sc->tx_queued) { 25253114fdb4SDavid Greenman /* 25263114fdb4SDavid Greenman * need_mcsetup will be true if we are already waiting for the 25273114fdb4SDavid Greenman * NOP command to be completed (see below). In this case, bail. 25283114fdb4SDavid Greenman */ 25293114fdb4SDavid Greenman if (sc->need_mcsetup) 25303114fdb4SDavid Greenman return; 2531397f9dfeSDavid Greenman sc->need_mcsetup = 1; 25323114fdb4SDavid Greenman 25333114fdb4SDavid Greenman /* 253472a32a26SJonathan Lemon * Add a NOP command with interrupt so that we are notified 253572a32a26SJonathan Lemon * when all TX commands have been processed. 25363114fdb4SDavid Greenman */ 2537b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_last->tx_next; 2538b2badf02SMaxime Henrion txp->tx_mbuf = NULL; 2539b2badf02SMaxime Henrion txp->tx_cb->cb_status = 0; 254083e6547dSMaxime Henrion txp->tx_cb->cb_command = htole16(FXP_CB_COMMAND_NOP | 254183e6547dSMaxime Henrion FXP_CB_COMMAND_S | FXP_CB_COMMAND_I); 25423114fdb4SDavid Greenman /* 25433114fdb4SDavid Greenman * Advance the end of list forward. 25443114fdb4SDavid Greenman */ 254583e6547dSMaxime Henrion sc->fxp_desc.tx_last->tx_cb->cb_command &= 254683e6547dSMaxime Henrion htole16(~FXP_CB_COMMAND_S); 25475f361cbeSMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2548b2badf02SMaxime Henrion sc->fxp_desc.tx_last = txp; 25493114fdb4SDavid Greenman sc->tx_queued++; 25503114fdb4SDavid Greenman /* 25513114fdb4SDavid Greenman * Issue a resume in case the CU has just suspended. 25523114fdb4SDavid Greenman */ 25533114fdb4SDavid Greenman fxp_scb_wait(sc); 25542e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME); 25553114fdb4SDavid Greenman /* 25563114fdb4SDavid Greenman * Set a 5 second timer just in case we don't hear from the 25573114fdb4SDavid Greenman * card again. 25583114fdb4SDavid Greenman */ 25593114fdb4SDavid Greenman ifp->if_timer = 5; 25603114fdb4SDavid Greenman 2561397f9dfeSDavid Greenman return; 2562397f9dfeSDavid Greenman } 2563397f9dfeSDavid Greenman sc->need_mcsetup = 0; 2564397f9dfeSDavid Greenman 2565397f9dfeSDavid Greenman /* 2566397f9dfeSDavid Greenman * Initialize multicast setup descriptor. 2567397f9dfeSDavid Greenman */ 2568397f9dfeSDavid Greenman mcsp->cb_status = 0; 256983e6547dSMaxime Henrion mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS | 257083e6547dSMaxime Henrion FXP_CB_COMMAND_S | FXP_CB_COMMAND_I); 257183e6547dSMaxime Henrion mcsp->link_addr = htole32(sc->fxp_desc.cbl_addr); 2572b2badf02SMaxime Henrion txp = &sc->fxp_desc.mcs_tx; 2573b2badf02SMaxime Henrion txp->tx_mbuf = NULL; 2574b2badf02SMaxime Henrion txp->tx_cb = (struct fxp_cb_tx *)sc->mcsp; 2575b2badf02SMaxime Henrion txp->tx_next = sc->fxp_desc.tx_list; 257609882363SJonathan Lemon (void) fxp_mc_addrs(sc); 2577b2badf02SMaxime Henrion sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp; 2578397f9dfeSDavid Greenman sc->tx_queued = 1; 2579397f9dfeSDavid Greenman 2580397f9dfeSDavid Greenman /* 2581397f9dfeSDavid Greenman * Wait until command unit is not active. This should never 2582397f9dfeSDavid Greenman * be the case when nothing is queued, but make sure anyway. 2583397f9dfeSDavid Greenman */ 25847dced78aSDavid Greenman count = 100; 2585397f9dfeSDavid Greenman while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) == 25867dced78aSDavid Greenman FXP_SCB_CUS_ACTIVE && --count) 25877dced78aSDavid Greenman DELAY(10); 25887dced78aSDavid Greenman if (count == 0) { 2589f7788e8eSJonathan Lemon device_printf(sc->dev, "command queue timeout\n"); 25907dced78aSDavid Greenman return; 25917dced78aSDavid Greenman } 2592397f9dfeSDavid Greenman 2593397f9dfeSDavid Greenman /* 2594397f9dfeSDavid Greenman * Start the multicast setup command. 2595397f9dfeSDavid Greenman */ 2596397f9dfeSDavid Greenman fxp_scb_wait(sc); 2597b2badf02SMaxime Henrion bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, BUS_DMASYNC_PREWRITE); 2598b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr); 25992e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2600397f9dfeSDavid Greenman 26013114fdb4SDavid Greenman ifp->if_timer = 2; 2602397f9dfeSDavid Greenman return; 2603397f9dfeSDavid Greenman } 260472a32a26SJonathan Lemon 260574d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101a[] = D101_A_RCVBUNDLE_UCODE; 260674d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101b0[] = D101_B0_RCVBUNDLE_UCODE; 260774d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101ma[] = D101M_B_RCVBUNDLE_UCODE; 260874d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101s[] = D101S_RCVBUNDLE_UCODE; 260974d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102[] = D102_B_RCVBUNDLE_UCODE; 261074d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102c[] = D102_C_RCVBUNDLE_UCODE; 2611de571603SMaxime Henrion static uint32_t fxp_ucode_d102e[] = D102_E_RCVBUNDLE_UCODE; 261272a32a26SJonathan Lemon 261374d1ed23SMaxime Henrion #define UCODE(x) x, sizeof(x)/sizeof(uint32_t) 261472a32a26SJonathan Lemon 261572a32a26SJonathan Lemon struct ucode { 261674d1ed23SMaxime Henrion uint32_t revision; 261774d1ed23SMaxime Henrion uint32_t *ucode; 261872a32a26SJonathan Lemon int length; 261972a32a26SJonathan Lemon u_short int_delay_offset; 262072a32a26SJonathan Lemon u_short bundle_max_offset; 262172a32a26SJonathan Lemon } ucode_table[] = { 262272a32a26SJonathan Lemon { FXP_REV_82558_A4, UCODE(fxp_ucode_d101a), D101_CPUSAVER_DWORD, 0 }, 262372a32a26SJonathan Lemon { FXP_REV_82558_B0, UCODE(fxp_ucode_d101b0), D101_CPUSAVER_DWORD, 0 }, 262472a32a26SJonathan Lemon { FXP_REV_82559_A0, UCODE(fxp_ucode_d101ma), 262572a32a26SJonathan Lemon D101M_CPUSAVER_DWORD, D101M_CPUSAVER_BUNDLE_MAX_DWORD }, 262672a32a26SJonathan Lemon { FXP_REV_82559S_A, UCODE(fxp_ucode_d101s), 262772a32a26SJonathan Lemon D101S_CPUSAVER_DWORD, D101S_CPUSAVER_BUNDLE_MAX_DWORD }, 262872a32a26SJonathan Lemon { FXP_REV_82550, UCODE(fxp_ucode_d102), 262972a32a26SJonathan Lemon D102_B_CPUSAVER_DWORD, D102_B_CPUSAVER_BUNDLE_MAX_DWORD }, 263072a32a26SJonathan Lemon { FXP_REV_82550_C, UCODE(fxp_ucode_d102c), 263172a32a26SJonathan Lemon D102_C_CPUSAVER_DWORD, D102_C_CPUSAVER_BUNDLE_MAX_DWORD }, 2632507feeafSMaxime Henrion { FXP_REV_82551_F, UCODE(fxp_ucode_d102e), 2633de571603SMaxime Henrion D102_E_CPUSAVER_DWORD, D102_E_CPUSAVER_BUNDLE_MAX_DWORD }, 263472a32a26SJonathan Lemon { 0, NULL, 0, 0, 0 } 263572a32a26SJonathan Lemon }; 263672a32a26SJonathan Lemon 263772a32a26SJonathan Lemon static void 263872a32a26SJonathan Lemon fxp_load_ucode(struct fxp_softc *sc) 263972a32a26SJonathan Lemon { 264072a32a26SJonathan Lemon struct ucode *uc; 264172a32a26SJonathan Lemon struct fxp_cb_ucode *cbp; 264294a4f968SPyun YongHyeon int i; 264372a32a26SJonathan Lemon 264472a32a26SJonathan Lemon for (uc = ucode_table; uc->ucode != NULL; uc++) 264572a32a26SJonathan Lemon if (sc->revision == uc->revision) 264672a32a26SJonathan Lemon break; 264772a32a26SJonathan Lemon if (uc->ucode == NULL) 264872a32a26SJonathan Lemon return; 2649b2badf02SMaxime Henrion cbp = (struct fxp_cb_ucode *)sc->fxp_desc.cbl_list; 265072a32a26SJonathan Lemon cbp->cb_status = 0; 265183e6547dSMaxime Henrion cbp->cb_command = htole16(FXP_CB_COMMAND_UCODE | FXP_CB_COMMAND_EL); 265283e6547dSMaxime Henrion cbp->link_addr = 0xffffffff; /* (no) next command */ 265394a4f968SPyun YongHyeon for (i = 0; i < uc->length; i++) 265494a4f968SPyun YongHyeon cbp->ucode[i] = htole32(uc->ucode[i]); 265572a32a26SJonathan Lemon if (uc->int_delay_offset) 265674d1ed23SMaxime Henrion *(uint16_t *)&cbp->ucode[uc->int_delay_offset] = 265783e6547dSMaxime Henrion htole16(sc->tunable_int_delay + sc->tunable_int_delay / 2); 265872a32a26SJonathan Lemon if (uc->bundle_max_offset) 265974d1ed23SMaxime Henrion *(uint16_t *)&cbp->ucode[uc->bundle_max_offset] = 266083e6547dSMaxime Henrion htole16(sc->tunable_bundle_max); 266172a32a26SJonathan Lemon /* 266272a32a26SJonathan Lemon * Download the ucode to the chip. 266372a32a26SJonathan Lemon */ 266472a32a26SJonathan Lemon fxp_scb_wait(sc); 2665b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2666b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr); 266772a32a26SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 266872a32a26SJonathan Lemon /* ...and wait for it to complete. */ 2669209b07bcSMaxime Henrion fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map); 2670b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE); 267172a32a26SJonathan Lemon device_printf(sc->dev, 267272a32a26SJonathan Lemon "Microcode loaded, int_delay: %d usec bundle_max: %d\n", 267372a32a26SJonathan Lemon sc->tunable_int_delay, 267472a32a26SJonathan Lemon uc->bundle_max_offset == 0 ? 0 : sc->tunable_bundle_max); 267572a32a26SJonathan Lemon sc->flags |= FXP_FLAG_UCODE; 267672a32a26SJonathan Lemon } 267772a32a26SJonathan Lemon 267872a32a26SJonathan Lemon static int 267972a32a26SJonathan Lemon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high) 268072a32a26SJonathan Lemon { 268172a32a26SJonathan Lemon int error, value; 268272a32a26SJonathan Lemon 268372a32a26SJonathan Lemon value = *(int *)arg1; 268472a32a26SJonathan Lemon error = sysctl_handle_int(oidp, &value, 0, req); 268572a32a26SJonathan Lemon if (error || !req->newptr) 268672a32a26SJonathan Lemon return (error); 268772a32a26SJonathan Lemon if (value < low || value > high) 268872a32a26SJonathan Lemon return (EINVAL); 268972a32a26SJonathan Lemon *(int *)arg1 = value; 269072a32a26SJonathan Lemon return (0); 269172a32a26SJonathan Lemon } 269272a32a26SJonathan Lemon 269372a32a26SJonathan Lemon /* 269472a32a26SJonathan Lemon * Interrupt delay is expressed in microseconds, a multiplier is used 269572a32a26SJonathan Lemon * to convert this to the appropriate clock ticks before using. 269672a32a26SJonathan Lemon */ 269772a32a26SJonathan Lemon static int 269872a32a26SJonathan Lemon sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS) 269972a32a26SJonathan Lemon { 270072a32a26SJonathan Lemon return (sysctl_int_range(oidp, arg1, arg2, req, 300, 3000)); 270172a32a26SJonathan Lemon } 270272a32a26SJonathan Lemon 270372a32a26SJonathan Lemon static int 270472a32a26SJonathan Lemon sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS) 270572a32a26SJonathan Lemon { 270672a32a26SJonathan Lemon return (sysctl_int_range(oidp, arg1, arg2, req, 1, 0xffff)); 270772a32a26SJonathan Lemon } 2708