xref: /freebsd/sys/dev/fxp/if_fxp.c (revision 60bb79ebaa4292b09c44e9b3cc25d838a32c404e)
1f7788e8eSJonathan Lemon /*-
2a17c678eSDavid Greenman  * Copyright (c) 1995, David Greenman
33bd07cfdSJonathan Lemon  * Copyright (c) 2001 Jonathan Lemon <jlemon@freebsd.org>
4a17c678eSDavid Greenman  * All rights reserved.
5a17c678eSDavid Greenman  *
6a17c678eSDavid Greenman  * Redistribution and use in source and binary forms, with or without
7a17c678eSDavid Greenman  * modification, are permitted provided that the following conditions
8a17c678eSDavid Greenman  * are met:
9a17c678eSDavid Greenman  * 1. Redistributions of source code must retain the above copyright
10a17c678eSDavid Greenman  *    notice unmodified, this list of conditions, and the following
11a17c678eSDavid Greenman  *    disclaimer.
12a17c678eSDavid Greenman  * 2. Redistributions in binary form must reproduce the above copyright
13a17c678eSDavid Greenman  *    notice, this list of conditions and the following disclaimer in the
14a17c678eSDavid Greenman  *    documentation and/or other materials provided with the distribution.
15a17c678eSDavid Greenman  *
16a17c678eSDavid Greenman  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17a17c678eSDavid Greenman  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18a17c678eSDavid Greenman  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19a17c678eSDavid Greenman  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20a17c678eSDavid Greenman  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21a17c678eSDavid Greenman  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22a17c678eSDavid Greenman  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23a17c678eSDavid Greenman  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24a17c678eSDavid Greenman  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25a17c678eSDavid Greenman  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26a17c678eSDavid Greenman  * SUCH DAMAGE.
27a17c678eSDavid Greenman  *
28a17c678eSDavid Greenman  */
29a17c678eSDavid Greenman 
30aad970f1SDavid E. O'Brien #include <sys/cdefs.h>
31aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$");
32aad970f1SDavid E. O'Brien 
33a17c678eSDavid Greenman /*
34ae12cddaSDavid Greenman  * Intel EtherExpress Pro/100B PCI Fast Ethernet driver
35a17c678eSDavid Greenman  */
36a17c678eSDavid Greenman 
37f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
38f0796cd2SGleb Smirnoff #include "opt_device_polling.h"
39f0796cd2SGleb Smirnoff #endif
40f0796cd2SGleb Smirnoff 
41a17c678eSDavid Greenman #include <sys/param.h>
42a17c678eSDavid Greenman #include <sys/systm.h>
438fae3bd4SPyun YongHyeon #include <sys/bus.h>
4483e6547dSMaxime Henrion #include <sys/endian.h>
45a17c678eSDavid Greenman #include <sys/kernel.h>
468fae3bd4SPyun YongHyeon #include <sys/mbuf.h>
47fe12f24bSPoul-Henning Kamp #include <sys/module.h>
488fae3bd4SPyun YongHyeon #include <sys/rman.h>
494458ac71SBruce Evans #include <sys/socket.h>
508fae3bd4SPyun YongHyeon #include <sys/sockio.h>
5172a32a26SJonathan Lemon #include <sys/sysctl.h>
52a17c678eSDavid Greenman 
538fae3bd4SPyun YongHyeon #include <net/bpf.h>
548fae3bd4SPyun YongHyeon #include <net/ethernet.h>
55a17c678eSDavid Greenman #include <net/if.h>
568fae3bd4SPyun YongHyeon #include <net/if_arp.h>
57397f9dfeSDavid Greenman #include <net/if_dl.h>
58ba8c6fd5SDavid Greenman #include <net/if_media.h>
59e8c8b728SJonathan Lemon #include <net/if_types.h>
60e8c8b728SJonathan Lemon #include <net/if_vlan_var.h>
61e8c8b728SJonathan Lemon 
628fae3bd4SPyun YongHyeon #include <machine/bus.h>
638fae3bd4SPyun YongHyeon #include <machine/resource.h>
648fae3bd4SPyun YongHyeon 
65c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR
66c8bca6dcSBill Paul #include <netinet/in.h>
67c8bca6dcSBill Paul #include <netinet/in_systm.h>
68c8bca6dcSBill Paul #include <netinet/ip.h>
69c8bca6dcSBill Paul #include <machine/in_cksum.h>
70c8bca6dcSBill Paul #endif
71c8bca6dcSBill Paul 
724fbd232cSWarner Losh #include <dev/pci/pcivar.h>
734fbd232cSWarner Losh #include <dev/pci/pcireg.h>		/* for PCIM_CMD_xxx */
74a17c678eSDavid Greenman 
75f7788e8eSJonathan Lemon #include <dev/mii/mii.h>
76f7788e8eSJonathan Lemon #include <dev/mii/miivar.h>
77f7788e8eSJonathan Lemon 
78f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpreg.h>
79f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpvar.h>
8072a32a26SJonathan Lemon #include <dev/fxp/rcvbundl.h>
81f7788e8eSJonathan Lemon 
82f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, pci, 1, 1, 1);
83f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, ether, 1, 1, 1);
84f7788e8eSJonathan Lemon MODULE_DEPEND(fxp, miibus, 1, 1, 1);
85f7788e8eSJonathan Lemon #include "miibus_if.h"
864fc1dda9SAndrew Gallatin 
87ba8c6fd5SDavid Greenman /*
88ba8c6fd5SDavid Greenman  * NOTE!  On the Alpha, we have an alignment constraint.  The
89ba8c6fd5SDavid Greenman  * card DMAs the packet immediately following the RFA.  However,
90ba8c6fd5SDavid Greenman  * the first thing in the packet is a 14-byte Ethernet header.
91ba8c6fd5SDavid Greenman  * This means that the packet is misaligned.  To compensate,
92ba8c6fd5SDavid Greenman  * we actually offset the RFA 2 bytes into the cluster.  This
93ba8c6fd5SDavid Greenman  * alignes the packet after the Ethernet header at a 32-bit
94ba8c6fd5SDavid Greenman  * boundary.  HOWEVER!  This means that the RFA is misaligned!
95ba8c6fd5SDavid Greenman  */
96ba8c6fd5SDavid Greenman #define	RFA_ALIGNMENT_FUDGE	2
97ba8c6fd5SDavid Greenman 
98ba8c6fd5SDavid Greenman /*
99f7788e8eSJonathan Lemon  * Set initial transmit threshold at 64 (512 bytes). This is
100f7788e8eSJonathan Lemon  * increased by 64 (512 bytes) at a time, to maximum of 192
101f7788e8eSJonathan Lemon  * (1536 bytes), if an underrun occurs.
102f7788e8eSJonathan Lemon  */
103f7788e8eSJonathan Lemon static int tx_threshold = 64;
104f7788e8eSJonathan Lemon 
105f7788e8eSJonathan Lemon /*
106f7788e8eSJonathan Lemon  * The configuration byte map has several undefined fields which
107f7788e8eSJonathan Lemon  * must be one or must be zero.  Set up a template for these bits
108f7788e8eSJonathan Lemon  * only, (assuming a 82557 chip) leaving the actual configuration
109f7788e8eSJonathan Lemon  * to fxp_init.
110f7788e8eSJonathan Lemon  *
111f7788e8eSJonathan Lemon  * See struct fxp_cb_config for the bit definitions.
112f7788e8eSJonathan Lemon  */
113f7788e8eSJonathan Lemon static u_char fxp_cb_config_template[] = {
114f7788e8eSJonathan Lemon 	0x0, 0x0,		/* cb_status */
115f7788e8eSJonathan Lemon 	0x0, 0x0,		/* cb_command */
116f7788e8eSJonathan Lemon 	0x0, 0x0, 0x0, 0x0,	/* link_addr */
117f7788e8eSJonathan Lemon 	0x0,	/*  0 */
118f7788e8eSJonathan Lemon 	0x0,	/*  1 */
119f7788e8eSJonathan Lemon 	0x0,	/*  2 */
120f7788e8eSJonathan Lemon 	0x0,	/*  3 */
121f7788e8eSJonathan Lemon 	0x0,	/*  4 */
122f7788e8eSJonathan Lemon 	0x0,	/*  5 */
123f7788e8eSJonathan Lemon 	0x32,	/*  6 */
124f7788e8eSJonathan Lemon 	0x0,	/*  7 */
125f7788e8eSJonathan Lemon 	0x0,	/*  8 */
126f7788e8eSJonathan Lemon 	0x0,	/*  9 */
127f7788e8eSJonathan Lemon 	0x6,	/* 10 */
128f7788e8eSJonathan Lemon 	0x0,	/* 11 */
129f7788e8eSJonathan Lemon 	0x0,	/* 12 */
130f7788e8eSJonathan Lemon 	0x0,	/* 13 */
131f7788e8eSJonathan Lemon 	0xf2,	/* 14 */
132f7788e8eSJonathan Lemon 	0x48,	/* 15 */
133f7788e8eSJonathan Lemon 	0x0,	/* 16 */
134f7788e8eSJonathan Lemon 	0x40,	/* 17 */
135f7788e8eSJonathan Lemon 	0xf0,	/* 18 */
136f7788e8eSJonathan Lemon 	0x0,	/* 19 */
137f7788e8eSJonathan Lemon 	0x3f,	/* 20 */
138f7788e8eSJonathan Lemon 	0x5	/* 21 */
139f7788e8eSJonathan Lemon };
140f7788e8eSJonathan Lemon 
141f7788e8eSJonathan Lemon struct fxp_ident {
14274d1ed23SMaxime Henrion 	uint16_t	devid;
143f19fc5d8SJohn Polstra 	int16_t		revid;		/* -1 matches anything */
144f7788e8eSJonathan Lemon 	char 		*name;
145f7788e8eSJonathan Lemon };
146f7788e8eSJonathan Lemon 
147f7788e8eSJonathan Lemon /*
148f7788e8eSJonathan Lemon  * Claim various Intel PCI device identifiers for this driver.  The
149f7788e8eSJonathan Lemon  * sub-vendor and sub-device field are extensively used to identify
150f7788e8eSJonathan Lemon  * particular variants, but we don't currently differentiate between
151f7788e8eSJonathan Lemon  * them.
152f7788e8eSJonathan Lemon  */
153f7788e8eSJonathan Lemon static struct fxp_ident fxp_ident_table[] = {
154f19fc5d8SJohn Polstra     { 0x1029,	-1,	"Intel 82559 PCI/CardBus Pro/100" },
155f19fc5d8SJohn Polstra     { 0x1030,	-1,	"Intel 82559 Pro/100 Ethernet" },
156f19fc5d8SJohn Polstra     { 0x1031,	-1,	"Intel 82801CAM (ICH3) Pro/100 VE Ethernet" },
157f19fc5d8SJohn Polstra     { 0x1032,	-1,	"Intel 82801CAM (ICH3) Pro/100 VE Ethernet" },
158f19fc5d8SJohn Polstra     { 0x1033,	-1,	"Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
159f19fc5d8SJohn Polstra     { 0x1034,	-1,	"Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
160f19fc5d8SJohn Polstra     { 0x1035,	-1,	"Intel 82801CAM (ICH3) Pro/100 Ethernet" },
161f19fc5d8SJohn Polstra     { 0x1036,	-1,	"Intel 82801CAM (ICH3) Pro/100 Ethernet" },
162f19fc5d8SJohn Polstra     { 0x1037,	-1,	"Intel 82801CAM (ICH3) Pro/100 Ethernet" },
163f19fc5d8SJohn Polstra     { 0x1038,	-1,	"Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
164f19fc5d8SJohn Polstra     { 0x1039,	-1,	"Intel 82801DB (ICH4) Pro/100 VE Ethernet" },
165f19fc5d8SJohn Polstra     { 0x103A,	-1,	"Intel 82801DB (ICH4) Pro/100 Ethernet" },
166f19fc5d8SJohn Polstra     { 0x103B,	-1,	"Intel 82801DB (ICH4) Pro/100 VM Ethernet" },
167f19fc5d8SJohn Polstra     { 0x103C,	-1,	"Intel 82801DB (ICH4) Pro/100 Ethernet" },
168f19fc5d8SJohn Polstra     { 0x103D,	-1,	"Intel 82801DB (ICH4) Pro/100 VE Ethernet" },
169f19fc5d8SJohn Polstra     { 0x103E,	-1,	"Intel 82801DB (ICH4) Pro/100 VM Ethernet" },
170f19fc5d8SJohn Polstra     { 0x1050,	-1,	"Intel 82801BA (D865) Pro/100 VE Ethernet" },
171c2b37819SWarner Losh     { 0x1051,	-1,	"Intel 82562ET (ICH5/ICH5R) Pro/100 VE Ethernet" },
172f19fc5d8SJohn Polstra     { 0x1059,	-1,	"Intel 82551QM Pro/100 M Mobile Connection" },
173048ca166SMaxime Henrion     { 0x1064,	-1,	"Intel 82562EZ (ICH6)" },
17442a4336aSRink Springer     { 0x1065,	-1,	"Intel 82562ET/EZ/GT/GZ PRO/100 VE Ethernet" },
17529a8929dSMaxime Henrion     { 0x1068,	-1,	"Intel 82801FBM (ICH6-M) Pro/100 VE Ethernet" },
17652dfd9cdSMaxime Henrion     { 0x1069,	-1,	"Intel 82562EM/EX/GX Pro/100 Ethernet" },
177847f5310SRemko Lodder     { 0x1091,	-1,	"Intel 82562GX Pro/100 Ethernet" },
178c943ffccSMatteo Riondato     { 0x1092,	-1,	"Intel Pro/100 VE Network Connection" },
179597d4fe4SRink Springer     { 0x1093,	-1,	"Intel Pro/100 VM Network Connection" },
18042a4336aSRink Springer     { 0x1094,	-1,	"Intel Pro/100 946GZ (ICH7) Network Connection" },
181f19fc5d8SJohn Polstra     { 0x1209,	-1,	"Intel 82559ER Embedded 10/100 Ethernet" },
182f19fc5d8SJohn Polstra     { 0x1229,	0x01,	"Intel 82557 Pro/100 Ethernet" },
183f19fc5d8SJohn Polstra     { 0x1229,	0x02,	"Intel 82557 Pro/100 Ethernet" },
184f19fc5d8SJohn Polstra     { 0x1229,	0x03,	"Intel 82557 Pro/100 Ethernet" },
185f19fc5d8SJohn Polstra     { 0x1229,	0x04,	"Intel 82558 Pro/100 Ethernet" },
186f19fc5d8SJohn Polstra     { 0x1229,	0x05,	"Intel 82558 Pro/100 Ethernet" },
187f19fc5d8SJohn Polstra     { 0x1229,	0x06,	"Intel 82559 Pro/100 Ethernet" },
188f19fc5d8SJohn Polstra     { 0x1229,	0x07,	"Intel 82559 Pro/100 Ethernet" },
189f19fc5d8SJohn Polstra     { 0x1229,	0x08,	"Intel 82559 Pro/100 Ethernet" },
190f19fc5d8SJohn Polstra     { 0x1229,	0x09,	"Intel 82559ER Pro/100 Ethernet" },
191f19fc5d8SJohn Polstra     { 0x1229,	0x0c,	"Intel 82550 Pro/100 Ethernet" },
192f19fc5d8SJohn Polstra     { 0x1229,	0x0d,	"Intel 82550 Pro/100 Ethernet" },
193f19fc5d8SJohn Polstra     { 0x1229,	0x0e,	"Intel 82550 Pro/100 Ethernet" },
194f19fc5d8SJohn Polstra     { 0x1229,	0x0f,	"Intel 82551 Pro/100 Ethernet" },
195f19fc5d8SJohn Polstra     { 0x1229,	0x10,	"Intel 82551 Pro/100 Ethernet" },
196f19fc5d8SJohn Polstra     { 0x1229,	-1,	"Intel 82557/8/9 Pro/100 Ethernet" },
197f19fc5d8SJohn Polstra     { 0x2449,	-1,	"Intel 82801BA/CAM (ICH2/3) Pro/100 Ethernet" },
19886c8aacbSMaxime Henrion     { 0x27dc,	-1,	"Intel 82801GB (ICH7) 10/100 Ethernet" },
199f19fc5d8SJohn Polstra     { 0,	-1,	NULL },
200f7788e8eSJonathan Lemon };
201f7788e8eSJonathan Lemon 
202c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR
203c8bca6dcSBill Paul #define FXP_CSUM_FEATURES    (CSUM_IP | CSUM_TCP | CSUM_UDP)
204c8bca6dcSBill Paul #else
205c8bca6dcSBill Paul #define FXP_CSUM_FEATURES    (CSUM_TCP | CSUM_UDP)
206c8bca6dcSBill Paul #endif
207c8bca6dcSBill Paul 
208f7788e8eSJonathan Lemon static int		fxp_probe(device_t dev);
209f7788e8eSJonathan Lemon static int		fxp_attach(device_t dev);
210f7788e8eSJonathan Lemon static int		fxp_detach(device_t dev);
211f7788e8eSJonathan Lemon static int		fxp_shutdown(device_t dev);
212f7788e8eSJonathan Lemon static int		fxp_suspend(device_t dev);
213f7788e8eSJonathan Lemon static int		fxp_resume(device_t dev);
214f7788e8eSJonathan Lemon 
215f7788e8eSJonathan Lemon static void		fxp_intr(void *xsc);
2164953bccaSNate Lawson static void		fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp,
21774d1ed23SMaxime Henrion 			    uint8_t statack, int count);
218f7788e8eSJonathan Lemon static void 		fxp_init(void *xsc);
2194953bccaSNate Lawson static void 		fxp_init_body(struct fxp_softc *sc);
220f7788e8eSJonathan Lemon static void 		fxp_tick(void *xsc);
221f7788e8eSJonathan Lemon static void 		fxp_start(struct ifnet *ifp);
2224953bccaSNate Lawson static void 		fxp_start_body(struct ifnet *ifp);
22340c20505SMaxime Henrion static int		fxp_encap(struct fxp_softc *sc, struct mbuf *m_head);
224f7788e8eSJonathan Lemon static void		fxp_stop(struct fxp_softc *sc);
225f7788e8eSJonathan Lemon static void 		fxp_release(struct fxp_softc *sc);
226f7788e8eSJonathan Lemon static int		fxp_ioctl(struct ifnet *ifp, u_long command,
227f7788e8eSJonathan Lemon 			    caddr_t data);
228df79d527SGleb Smirnoff static void 		fxp_watchdog(struct fxp_softc *sc);
229b2badf02SMaxime Henrion static int		fxp_add_rfabuf(struct fxp_softc *sc,
230c7a0fc80SQing Li     			    struct fxp_rx *rxp, struct mbuf *oldm);
23109882363SJonathan Lemon static int		fxp_mc_addrs(struct fxp_softc *sc);
232f7788e8eSJonathan Lemon static void		fxp_mc_setup(struct fxp_softc *sc);
23374d1ed23SMaxime Henrion static uint16_t		fxp_eeprom_getword(struct fxp_softc *sc, int offset,
234f7788e8eSJonathan Lemon 			    int autosize);
23500c4116bSJonathan Lemon static void 		fxp_eeprom_putword(struct fxp_softc *sc, int offset,
23674d1ed23SMaxime Henrion 			    uint16_t data);
237f7788e8eSJonathan Lemon static void		fxp_autosize_eeprom(struct fxp_softc *sc);
238f7788e8eSJonathan Lemon static void		fxp_read_eeprom(struct fxp_softc *sc, u_short *data,
239f7788e8eSJonathan Lemon 			    int offset, int words);
24000c4116bSJonathan Lemon static void		fxp_write_eeprom(struct fxp_softc *sc, u_short *data,
24100c4116bSJonathan Lemon 			    int offset, int words);
242f7788e8eSJonathan Lemon static int		fxp_ifmedia_upd(struct ifnet *ifp);
243f7788e8eSJonathan Lemon static void		fxp_ifmedia_sts(struct ifnet *ifp,
244f7788e8eSJonathan Lemon 			    struct ifmediareq *ifmr);
245f7788e8eSJonathan Lemon static int		fxp_serial_ifmedia_upd(struct ifnet *ifp);
246f7788e8eSJonathan Lemon static void		fxp_serial_ifmedia_sts(struct ifnet *ifp,
247f7788e8eSJonathan Lemon 			    struct ifmediareq *ifmr);
248f1928b0cSKevin Lo static int		fxp_miibus_readreg(device_t dev, int phy, int reg);
249f7788e8eSJonathan Lemon static void		fxp_miibus_writereg(device_t dev, int phy, int reg,
250f7788e8eSJonathan Lemon 			    int value);
25172a32a26SJonathan Lemon static void		fxp_load_ucode(struct fxp_softc *sc);
25272a32a26SJonathan Lemon static int		sysctl_int_range(SYSCTL_HANDLER_ARGS,
25372a32a26SJonathan Lemon 			    int low, int high);
25472a32a26SJonathan Lemon static int		sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS);
25572a32a26SJonathan Lemon static int		sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS);
25628935f27SMaxime Henrion static void 		fxp_scb_wait(struct fxp_softc *sc);
25728935f27SMaxime Henrion static void		fxp_scb_cmd(struct fxp_softc *sc, int cmd);
25828935f27SMaxime Henrion static void		fxp_dma_wait(struct fxp_softc *sc,
25974d1ed23SMaxime Henrion     			    volatile uint16_t *status, bus_dma_tag_t dmat,
260209b07bcSMaxime Henrion 			    bus_dmamap_t map);
261f7788e8eSJonathan Lemon 
262f7788e8eSJonathan Lemon static device_method_t fxp_methods[] = {
263f7788e8eSJonathan Lemon 	/* Device interface */
264f7788e8eSJonathan Lemon 	DEVMETHOD(device_probe,		fxp_probe),
265f7788e8eSJonathan Lemon 	DEVMETHOD(device_attach,	fxp_attach),
266f7788e8eSJonathan Lemon 	DEVMETHOD(device_detach,	fxp_detach),
267f7788e8eSJonathan Lemon 	DEVMETHOD(device_shutdown,	fxp_shutdown),
268f7788e8eSJonathan Lemon 	DEVMETHOD(device_suspend,	fxp_suspend),
269f7788e8eSJonathan Lemon 	DEVMETHOD(device_resume,	fxp_resume),
270f7788e8eSJonathan Lemon 
271f7788e8eSJonathan Lemon 	/* MII interface */
272f7788e8eSJonathan Lemon 	DEVMETHOD(miibus_readreg,	fxp_miibus_readreg),
273f7788e8eSJonathan Lemon 	DEVMETHOD(miibus_writereg,	fxp_miibus_writereg),
274f7788e8eSJonathan Lemon 
275f7788e8eSJonathan Lemon 	{ 0, 0 }
276f7788e8eSJonathan Lemon };
277f7788e8eSJonathan Lemon 
278f7788e8eSJonathan Lemon static driver_t fxp_driver = {
279f7788e8eSJonathan Lemon 	"fxp",
280f7788e8eSJonathan Lemon 	fxp_methods,
281f7788e8eSJonathan Lemon 	sizeof(struct fxp_softc),
282f7788e8eSJonathan Lemon };
283f7788e8eSJonathan Lemon 
284f7788e8eSJonathan Lemon static devclass_t fxp_devclass;
285f7788e8eSJonathan Lemon 
286f246e4a1SMatthew N. Dodd DRIVER_MODULE(fxp, pci, fxp_driver, fxp_devclass, 0, 0);
287347934faSWarner Losh DRIVER_MODULE(fxp, cardbus, fxp_driver, fxp_devclass, 0, 0);
288f7788e8eSJonathan Lemon DRIVER_MODULE(miibus, fxp, miibus_driver, miibus_devclass, 0, 0);
289f7788e8eSJonathan Lemon 
29005bd8c22SMaxime Henrion static struct resource_spec fxp_res_spec_mem[] = {
29105bd8c22SMaxime Henrion 	{ SYS_RES_MEMORY,	FXP_PCI_MMBA,	RF_ACTIVE },
29205bd8c22SMaxime Henrion 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
29305bd8c22SMaxime Henrion 	{ -1, 0 }
29405bd8c22SMaxime Henrion };
29505bd8c22SMaxime Henrion 
29605bd8c22SMaxime Henrion static struct resource_spec fxp_res_spec_io[] = {
29705bd8c22SMaxime Henrion 	{ SYS_RES_IOPORT,	FXP_PCI_IOBA,	RF_ACTIVE },
29805bd8c22SMaxime Henrion 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
29905bd8c22SMaxime Henrion 	{ -1, 0 }
30005bd8c22SMaxime Henrion };
30105bd8c22SMaxime Henrion 
302f7788e8eSJonathan Lemon /*
303dfe61cf1SDavid Greenman  * Wait for the previous command to be accepted (but not necessarily
304dfe61cf1SDavid Greenman  * completed).
305dfe61cf1SDavid Greenman  */
30628935f27SMaxime Henrion static void
307f7788e8eSJonathan Lemon fxp_scb_wait(struct fxp_softc *sc)
308a17c678eSDavid Greenman {
3093cf09dd1SMarcel Moolenaar 	union {
3103cf09dd1SMarcel Moolenaar 		uint16_t w;
3113cf09dd1SMarcel Moolenaar 		uint8_t b[2];
3123cf09dd1SMarcel Moolenaar 	} flowctl;
313a17c678eSDavid Greenman 	int i = 10000;
314a17c678eSDavid Greenman 
3157dced78aSDavid Greenman 	while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i)
3167dced78aSDavid Greenman 		DELAY(2);
3173cf09dd1SMarcel Moolenaar 	if (i == 0) {
3183cf09dd1SMarcel Moolenaar 		flowctl.b[0] = CSR_READ_1(sc, FXP_CSR_FLOWCONTROL);
3193cf09dd1SMarcel Moolenaar 		flowctl.b[1] = CSR_READ_1(sc, FXP_CSR_FLOWCONTROL + 1);
32000c4116bSJonathan Lemon 		device_printf(sc->dev, "SCB timeout: 0x%x 0x%x 0x%x 0x%x\n",
321e8c8b728SJonathan Lemon 		    CSR_READ_1(sc, FXP_CSR_SCB_COMMAND),
322e8c8b728SJonathan Lemon 		    CSR_READ_1(sc, FXP_CSR_SCB_STATACK),
3233cf09dd1SMarcel Moolenaar 		    CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS), flowctl.w);
3243cf09dd1SMarcel Moolenaar 	}
3257dced78aSDavid Greenman }
3267dced78aSDavid Greenman 
32728935f27SMaxime Henrion static void
3282e2b8238SJonathan Lemon fxp_scb_cmd(struct fxp_softc *sc, int cmd)
3292e2b8238SJonathan Lemon {
3302e2b8238SJonathan Lemon 
3312e2b8238SJonathan Lemon 	if (cmd == FXP_SCB_COMMAND_CU_RESUME && sc->cu_resume_bug) {
3322e2b8238SJonathan Lemon 		CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_CB_COMMAND_NOP);
3332e2b8238SJonathan Lemon 		fxp_scb_wait(sc);
3342e2b8238SJonathan Lemon 	}
3352e2b8238SJonathan Lemon 	CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd);
3362e2b8238SJonathan Lemon }
3372e2b8238SJonathan Lemon 
33828935f27SMaxime Henrion static void
33974d1ed23SMaxime Henrion fxp_dma_wait(struct fxp_softc *sc, volatile uint16_t *status,
340209b07bcSMaxime Henrion     bus_dma_tag_t dmat, bus_dmamap_t map)
3417dced78aSDavid Greenman {
3427dced78aSDavid Greenman 	int i = 10000;
3437dced78aSDavid Greenman 
344209b07bcSMaxime Henrion 	bus_dmamap_sync(dmat, map, BUS_DMASYNC_POSTREAD);
345209b07bcSMaxime Henrion 	while (!(le16toh(*status) & FXP_CB_STATUS_C) && --i) {
3467dced78aSDavid Greenman 		DELAY(2);
347209b07bcSMaxime Henrion 		bus_dmamap_sync(dmat, map, BUS_DMASYNC_POSTREAD);
348209b07bcSMaxime Henrion 	}
3497dced78aSDavid Greenman 	if (i == 0)
350f7788e8eSJonathan Lemon 		device_printf(sc->dev, "DMA timeout\n");
351a17c678eSDavid Greenman }
352a17c678eSDavid Greenman 
353dfe61cf1SDavid Greenman /*
35428935f27SMaxime Henrion  * Return identification string if this device is ours.
355dfe61cf1SDavid Greenman  */
3566182fdbdSPeter Wemm static int
3576182fdbdSPeter Wemm fxp_probe(device_t dev)
358a17c678eSDavid Greenman {
35974d1ed23SMaxime Henrion 	uint16_t devid;
36074d1ed23SMaxime Henrion 	uint8_t revid;
361f7788e8eSJonathan Lemon 	struct fxp_ident *ident;
362f7788e8eSJonathan Lemon 
36355ce7b51SDavid Greenman 	if (pci_get_vendor(dev) == FXP_VENDORID_INTEL) {
364f7788e8eSJonathan Lemon 		devid = pci_get_device(dev);
365f19fc5d8SJohn Polstra 		revid = pci_get_revid(dev);
366f7788e8eSJonathan Lemon 		for (ident = fxp_ident_table; ident->name != NULL; ident++) {
367f19fc5d8SJohn Polstra 			if (ident->devid == devid &&
368f19fc5d8SJohn Polstra 			    (ident->revid == revid || ident->revid == -1)) {
369f7788e8eSJonathan Lemon 				device_set_desc(dev, ident->name);
370538565c4SWarner Losh 				return (BUS_PROBE_DEFAULT);
37155ce7b51SDavid Greenman 			}
372dd68ef16SPeter Wemm 		}
373f7788e8eSJonathan Lemon 	}
374f7788e8eSJonathan Lemon 	return (ENXIO);
3756182fdbdSPeter Wemm }
3766182fdbdSPeter Wemm 
377b2badf02SMaxime Henrion static void
378b2badf02SMaxime Henrion fxp_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
379b2badf02SMaxime Henrion {
38074d1ed23SMaxime Henrion 	uint32_t *addr;
381b2badf02SMaxime Henrion 
382b2badf02SMaxime Henrion 	if (error)
383b2badf02SMaxime Henrion 		return;
384b2badf02SMaxime Henrion 
385b2badf02SMaxime Henrion 	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
386b2badf02SMaxime Henrion 	addr = arg;
387b2badf02SMaxime Henrion 	*addr = segs->ds_addr;
388b2badf02SMaxime Henrion }
389b2badf02SMaxime Henrion 
3906182fdbdSPeter Wemm static int
3916182fdbdSPeter Wemm fxp_attach(device_t dev)
392a17c678eSDavid Greenman {
3936720ebccSMaxime Henrion 	struct fxp_softc *sc;
3946720ebccSMaxime Henrion 	struct fxp_cb_tx *tcbp;
3956720ebccSMaxime Henrion 	struct fxp_tx *txp;
396b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
3976720ebccSMaxime Henrion 	struct ifnet *ifp;
39874d1ed23SMaxime Henrion 	uint32_t val;
39974d1ed23SMaxime Henrion 	uint16_t data, myea[ETHER_ADDR_LEN / 2];
400fc74a9f9SBrooks Davis 	u_char eaddr[ETHER_ADDR_LEN];
40105bd8c22SMaxime Henrion 	int i, prefer_iomap;
4023212724cSJohn Baldwin 	int error;
403a17c678eSDavid Greenman 
4046720ebccSMaxime Henrion 	error = 0;
4056720ebccSMaxime Henrion 	sc = device_get_softc(dev);
406f7788e8eSJonathan Lemon 	sc->dev = dev;
4076008862bSJohn Baldwin 	mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
4084953bccaSNate Lawson 	    MTX_DEF);
4093212724cSJohn Baldwin 	callout_init_mtx(&sc->stat_ch, &sc->sc_mtx, 0);
4104953bccaSNate Lawson 	ifmedia_init(&sc->sc_media, 0, fxp_serial_ifmedia_upd,
4114953bccaSNate Lawson 	    fxp_serial_ifmedia_sts);
412a17c678eSDavid Greenman 
4137ba33d82SBrooks Davis 	ifp = sc->ifp = if_alloc(IFT_ETHER);
4147ba33d82SBrooks Davis 	if (ifp == NULL) {
4157ba33d82SBrooks Davis 		device_printf(dev, "can not if_alloc()\n");
4167ba33d82SBrooks Davis 		error = ENOSPC;
4177ba33d82SBrooks Davis 		goto fail;
4187ba33d82SBrooks Davis 	}
4197ba33d82SBrooks Davis 
420dfe61cf1SDavid Greenman 	/*
4212bce79a2SMaxim Sobolev 	 * Enable bus mastering.
422df373873SWes Peters 	 */
423cf0d8a1eSMaxim Sobolev 	pci_enable_busmaster(dev);
4249fa6ccfbSMatt Jacob 	val = pci_read_config(dev, PCIR_COMMAND, 2);
42579495006SWarner Losh 
426df373873SWes Peters 	/*
4279fa6ccfbSMatt Jacob 	 * Figure out which we should try first - memory mapping or i/o mapping?
4289fa6ccfbSMatt Jacob 	 * We default to memory mapping. Then we accept an override from the
4299fa6ccfbSMatt Jacob 	 * command line. Then we check to see which one is enabled.
430dfe61cf1SDavid Greenman 	 */
4312a05a4ebSMatt Jacob 	prefer_iomap = 0;
43205bd8c22SMaxime Henrion 	resource_int_value(device_get_name(dev), device_get_unit(dev),
43305bd8c22SMaxime Henrion 	    "prefer_iomap", &prefer_iomap);
43405bd8c22SMaxime Henrion 	if (prefer_iomap)
43505bd8c22SMaxime Henrion 		sc->fxp_spec = fxp_res_spec_io;
43605bd8c22SMaxime Henrion 	else
43705bd8c22SMaxime Henrion 		sc->fxp_spec = fxp_res_spec_mem;
4389fa6ccfbSMatt Jacob 
43905bd8c22SMaxime Henrion 	error = bus_alloc_resources(dev, sc->fxp_spec, sc->fxp_res);
44005bd8c22SMaxime Henrion 	if (error) {
44105bd8c22SMaxime Henrion 		if (sc->fxp_spec == fxp_res_spec_mem)
44205bd8c22SMaxime Henrion 			sc->fxp_spec = fxp_res_spec_io;
44305bd8c22SMaxime Henrion 		else
44405bd8c22SMaxime Henrion 			sc->fxp_spec = fxp_res_spec_mem;
44505bd8c22SMaxime Henrion 		error = bus_alloc_resources(dev, sc->fxp_spec, sc->fxp_res);
4469fa6ccfbSMatt Jacob 	}
44705bd8c22SMaxime Henrion 	if (error) {
44805bd8c22SMaxime Henrion 		device_printf(dev, "could not allocate resources\n");
4496182fdbdSPeter Wemm 		error = ENXIO;
450a17c678eSDavid Greenman 		goto fail;
451a17c678eSDavid Greenman 	}
45205bd8c22SMaxime Henrion 
4539fa6ccfbSMatt Jacob 	if (bootverbose) {
4549fa6ccfbSMatt Jacob 		device_printf(dev, "using %s space register mapping\n",
45505bd8c22SMaxime Henrion 		   sc->fxp_spec == fxp_res_spec_mem ? "memory" : "I/O");
4566182fdbdSPeter Wemm 	}
4576182fdbdSPeter Wemm 
458f7788e8eSJonathan Lemon 	/*
459f7788e8eSJonathan Lemon 	 * Reset to a stable state.
460f7788e8eSJonathan Lemon 	 */
461f7788e8eSJonathan Lemon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
462f7788e8eSJonathan Lemon 	DELAY(10);
463f7788e8eSJonathan Lemon 
464f7788e8eSJonathan Lemon 	/*
465f7788e8eSJonathan Lemon 	 * Find out how large of an SEEPROM we have.
466f7788e8eSJonathan Lemon 	 */
467f7788e8eSJonathan Lemon 	fxp_autosize_eeprom(sc);
468f7788e8eSJonathan Lemon 
469f7788e8eSJonathan Lemon 	/*
47093b6e2e6SMaxime Henrion 	 * Find out the chip revision; lump all 82557 revs together.
47193b6e2e6SMaxime Henrion 	 */
47293b6e2e6SMaxime Henrion 	fxp_read_eeprom(sc, &data, 5, 1);
47393b6e2e6SMaxime Henrion 	if ((data >> 8) == 1)
47493b6e2e6SMaxime Henrion 		sc->revision = FXP_REV_82557;
47593b6e2e6SMaxime Henrion 	else
47693b6e2e6SMaxime Henrion 		sc->revision = pci_get_revid(dev);
47793b6e2e6SMaxime Henrion 
47893b6e2e6SMaxime Henrion 	/*
4793bd07cfdSJonathan Lemon 	 * Determine whether we must use the 503 serial interface.
480f7788e8eSJonathan Lemon 	 */
481f7788e8eSJonathan Lemon 	fxp_read_eeprom(sc, &data, 6, 1);
48293b6e2e6SMaxime Henrion 	if (sc->revision == FXP_REV_82557 && (data & FXP_PHY_DEVICE_MASK) != 0
4834ed53076SMaxime Henrion 	    && (data & FXP_PHY_SERIAL_ONLY))
484dedabebfSJonathan Lemon 		sc->flags |= FXP_FLAG_SERIAL_MEDIA;
485f7788e8eSJonathan Lemon 
4860f1db1d6SMaxime Henrion 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev),
4870f1db1d6SMaxime Henrion 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
48850a33b6aSPawel Jakub Dawidek 	    OID_AUTO, "int_delay", CTLTYPE_INT | CTLFLAG_RW,
489858b84f5SPoul-Henning Kamp 	    &sc->tunable_int_delay, 0, sysctl_hw_fxp_int_delay, "I",
49072a32a26SJonathan Lemon 	    "FXP driver receive interrupt microcode bundling delay");
4910f1db1d6SMaxime Henrion 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev),
4920f1db1d6SMaxime Henrion 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
49350a33b6aSPawel Jakub Dawidek 	    OID_AUTO, "bundle_max", CTLTYPE_INT | CTLFLAG_RW,
494858b84f5SPoul-Henning Kamp 	    &sc->tunable_bundle_max, 0, sysctl_hw_fxp_bundle_max, "I",
49572a32a26SJonathan Lemon 	    "FXP driver receive interrupt microcode bundle size limit");
4960f1db1d6SMaxime Henrion 	SYSCTL_ADD_INT(device_get_sysctl_ctx(dev),
4970f1db1d6SMaxime Henrion 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
4980f1db1d6SMaxime Henrion 	    OID_AUTO, "rnr", CTLFLAG_RD, &sc->rnr, 0,
4990f1db1d6SMaxime Henrion 	    "FXP RNR events");
5000f1db1d6SMaxime Henrion 	SYSCTL_ADD_INT(device_get_sysctl_ctx(dev),
5010f1db1d6SMaxime Henrion 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
5020f1db1d6SMaxime Henrion 	    OID_AUTO, "noflow", CTLFLAG_RW, &sc->tunable_noflow, 0,
5030f1db1d6SMaxime Henrion 	    "FXP flow control disabled");
50472a32a26SJonathan Lemon 
50572a32a26SJonathan Lemon 	/*
50672a32a26SJonathan Lemon 	 * Pull in device tunables.
50772a32a26SJonathan Lemon 	 */
50872a32a26SJonathan Lemon 	sc->tunable_int_delay = TUNABLE_INT_DELAY;
50972a32a26SJonathan Lemon 	sc->tunable_bundle_max = TUNABLE_BUNDLE_MAX;
51003edfff3SRobert Watson 	sc->tunable_noflow = 1;
51172a32a26SJonathan Lemon 	(void) resource_int_value(device_get_name(dev), device_get_unit(dev),
51272a32a26SJonathan Lemon 	    "int_delay", &sc->tunable_int_delay);
51372a32a26SJonathan Lemon 	(void) resource_int_value(device_get_name(dev), device_get_unit(dev),
51472a32a26SJonathan Lemon 	    "bundle_max", &sc->tunable_bundle_max);
5150f1db1d6SMaxime Henrion 	(void) resource_int_value(device_get_name(dev), device_get_unit(dev),
5160f1db1d6SMaxime Henrion 	    "noflow", &sc->tunable_noflow);
5170f1db1d6SMaxime Henrion 	sc->rnr = 0;
51872a32a26SJonathan Lemon 
51972a32a26SJonathan Lemon 	/*
5202e2b8238SJonathan Lemon 	 * Enable workarounds for certain chip revision deficiencies.
52100c4116bSJonathan Lemon 	 *
52272a32a26SJonathan Lemon 	 * Systems based on the ICH2/ICH2-M chip from Intel, and possibly
52372a32a26SJonathan Lemon 	 * some systems based a normal 82559 design, have a defect where
52472a32a26SJonathan Lemon 	 * the chip can cause a PCI protocol violation if it receives
52500c4116bSJonathan Lemon 	 * a CU_RESUME command when it is entering the IDLE state.  The
52600c4116bSJonathan Lemon 	 * workaround is to disable Dynamic Standby Mode, so the chip never
52700c4116bSJonathan Lemon 	 * deasserts CLKRUN#, and always remains in an active state.
52800c4116bSJonathan Lemon 	 *
52900c4116bSJonathan Lemon 	 * See Intel 82801BA/82801BAM Specification Update, Errata #30.
5302e2b8238SJonathan Lemon 	 */
5312e2b8238SJonathan Lemon 	i = pci_get_device(dev);
53272a32a26SJonathan Lemon 	if (i == 0x2449 || (i > 0x1030 && i < 0x1039) ||
53372a32a26SJonathan Lemon 	    sc->revision >= FXP_REV_82559_A0) {
53400c4116bSJonathan Lemon 		fxp_read_eeprom(sc, &data, 10, 1);
53500c4116bSJonathan Lemon 		if (data & 0x02) {			/* STB enable */
53674d1ed23SMaxime Henrion 			uint16_t cksum;
53700c4116bSJonathan Lemon 			int i;
53800c4116bSJonathan Lemon 
53900c4116bSJonathan Lemon 			device_printf(dev,
540001cfa92SJonathan Lemon 			    "Disabling dynamic standby mode in EEPROM\n");
54100c4116bSJonathan Lemon 			data &= ~0x02;
54200c4116bSJonathan Lemon 			fxp_write_eeprom(sc, &data, 10, 1);
54300c4116bSJonathan Lemon 			device_printf(dev, "New EEPROM ID: 0x%x\n", data);
54400c4116bSJonathan Lemon 			cksum = 0;
54500c4116bSJonathan Lemon 			for (i = 0; i < (1 << sc->eeprom_size) - 1; i++) {
54600c4116bSJonathan Lemon 				fxp_read_eeprom(sc, &data, i, 1);
54700c4116bSJonathan Lemon 				cksum += data;
54800c4116bSJonathan Lemon 			}
54900c4116bSJonathan Lemon 			i = (1 << sc->eeprom_size) - 1;
55000c4116bSJonathan Lemon 			cksum = 0xBABA - cksum;
55100c4116bSJonathan Lemon 			fxp_read_eeprom(sc, &data, i, 1);
55200c4116bSJonathan Lemon 			fxp_write_eeprom(sc, &cksum, i, 1);
55300c4116bSJonathan Lemon 			device_printf(dev,
55400c4116bSJonathan Lemon 			    "EEPROM checksum @ 0x%x: 0x%x -> 0x%x\n",
55500c4116bSJonathan Lemon 			    i, data, cksum);
55600c4116bSJonathan Lemon #if 1
55700c4116bSJonathan Lemon 			/*
55800c4116bSJonathan Lemon 			 * If the user elects to continue, try the software
55900c4116bSJonathan Lemon 			 * workaround, as it is better than nothing.
56000c4116bSJonathan Lemon 			 */
5612e2b8238SJonathan Lemon 			sc->flags |= FXP_FLAG_CU_RESUME_BUG;
56200c4116bSJonathan Lemon #endif
56300c4116bSJonathan Lemon 		}
56400c4116bSJonathan Lemon 	}
5652e2b8238SJonathan Lemon 
5662e2b8238SJonathan Lemon 	/*
5673bd07cfdSJonathan Lemon 	 * If we are not a 82557 chip, we can enable extended features.
5683bd07cfdSJonathan Lemon 	 */
56972a32a26SJonathan Lemon 	if (sc->revision != FXP_REV_82557) {
5703bd07cfdSJonathan Lemon 		/*
57174396a0aSJonathan Lemon 		 * If MWI is enabled in the PCI configuration, and there
57274396a0aSJonathan Lemon 		 * is a valid cacheline size (8 or 16 dwords), then tell
57374396a0aSJonathan Lemon 		 * the board to turn on MWI.
5743bd07cfdSJonathan Lemon 		 */
57574396a0aSJonathan Lemon 		if (val & PCIM_CMD_MWRICEN &&
57674396a0aSJonathan Lemon 		    pci_read_config(dev, PCIR_CACHELNSZ, 1) != 0)
5773bd07cfdSJonathan Lemon 			sc->flags |= FXP_FLAG_MWI_ENABLE;
5783bd07cfdSJonathan Lemon 
5793bd07cfdSJonathan Lemon 		/* turn on the extended TxCB feature */
5803bd07cfdSJonathan Lemon 		sc->flags |= FXP_FLAG_EXT_TXCB;
58144e0bc11SYaroslav Tykhiy 
58244e0bc11SYaroslav Tykhiy 		/* enable reception of long frames for VLAN */
58344e0bc11SYaroslav Tykhiy 		sc->flags |= FXP_FLAG_LONG_PKT_EN;
58444e0bc11SYaroslav Tykhiy 	} else {
58544e0bc11SYaroslav Tykhiy 		/* a hack to get long VLAN frames on a 82557 */
58644e0bc11SYaroslav Tykhiy 		sc->flags |= FXP_FLAG_SAVE_BAD;
5873bd07cfdSJonathan Lemon 	}
5883bd07cfdSJonathan Lemon 
5893bd07cfdSJonathan Lemon 	/*
590c8bca6dcSBill Paul 	 * Enable use of extended RFDs and TCBs for 82550
591c8bca6dcSBill Paul 	 * and later chips. Note: we need extended TXCB support
592c8bca6dcSBill Paul 	 * too, but that's already enabled by the code above.
593c8bca6dcSBill Paul 	 * Be careful to do this only on the right devices.
594c8bca6dcSBill Paul 	 */
595507feeafSMaxime Henrion 	if (sc->revision == FXP_REV_82550 || sc->revision == FXP_REV_82550_C ||
596507feeafSMaxime Henrion 	    sc->revision == FXP_REV_82551_E || sc->revision == FXP_REV_82551_F
597507feeafSMaxime Henrion 	    || sc->revision == FXP_REV_82551_10) {
598c8bca6dcSBill Paul 		sc->rfa_size = sizeof (struct fxp_rfa);
599c8bca6dcSBill Paul 		sc->tx_cmd = FXP_CB_COMMAND_IPCBXMIT;
600c8bca6dcSBill Paul 		sc->flags |= FXP_FLAG_EXT_RFA;
601c8bca6dcSBill Paul 	} else {
602c8bca6dcSBill Paul 		sc->rfa_size = sizeof (struct fxp_rfa) - FXP_RFAX_LEN;
603c8bca6dcSBill Paul 		sc->tx_cmd = FXP_CB_COMMAND_XMIT;
604c8bca6dcSBill Paul 	}
605c8bca6dcSBill Paul 
606c8bca6dcSBill Paul 	/*
607b2badf02SMaxime Henrion 	 * Allocate DMA tags and DMA safe memory.
608b2badf02SMaxime Henrion 	 */
60940c20505SMaxime Henrion 	sc->maxtxseg = FXP_NTXSEG;
61040c20505SMaxime Henrion 	if (sc->flags & FXP_FLAG_EXT_RFA)
61140c20505SMaxime Henrion 		sc->maxtxseg--;
612c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 2, 0,
613c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
614c2175ff5SMarius Strobl 	    MCLBYTES * sc->maxtxseg, sc->maxtxseg, MCLBYTES, 0,
615c2175ff5SMarius Strobl 	    busdma_lock_mutex, &Giant, &sc->fxp_mtag);
616b2badf02SMaxime Henrion 	if (error) {
617b2badf02SMaxime Henrion 		device_printf(dev, "could not allocate dma tag\n");
618b2badf02SMaxime Henrion 		goto fail;
619b2badf02SMaxime Henrion 	}
620b2badf02SMaxime Henrion 
621c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0,
622c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
623c2175ff5SMarius Strobl 	    sizeof(struct fxp_stats), 1, sizeof(struct fxp_stats), 0,
624c2175ff5SMarius Strobl 	    busdma_lock_mutex, &Giant, &sc->fxp_stag);
625b2badf02SMaxime Henrion 	if (error) {
626b2badf02SMaxime Henrion 		device_printf(dev, "could not allocate dma tag\n");
627b2badf02SMaxime Henrion 		goto fail;
628b2badf02SMaxime Henrion 	}
629b2badf02SMaxime Henrion 
630b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->fxp_stag, (void **)&sc->fxp_stats,
631aafb3ebbSMaxime Henrion 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->fxp_smap);
632b2badf02SMaxime Henrion 	if (error)
6334953bccaSNate Lawson 		goto fail;
634b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->fxp_stag, sc->fxp_smap, sc->fxp_stats,
635b2badf02SMaxime Henrion 	    sizeof(struct fxp_stats), fxp_dma_map_addr, &sc->stats_addr, 0);
636b2badf02SMaxime Henrion 	if (error) {
637b2badf02SMaxime Henrion 		device_printf(dev, "could not map the stats buffer\n");
638b2badf02SMaxime Henrion 		goto fail;
639b2badf02SMaxime Henrion 	}
640b2badf02SMaxime Henrion 
641c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0,
642c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
643c2175ff5SMarius Strobl 	    FXP_TXCB_SZ, 1, FXP_TXCB_SZ, 0,
644c2175ff5SMarius Strobl 	    busdma_lock_mutex, &Giant, &sc->cbl_tag);
645b2badf02SMaxime Henrion 	if (error) {
646b2badf02SMaxime Henrion 		device_printf(dev, "could not allocate dma tag\n");
647b2badf02SMaxime Henrion 		goto fail;
648b2badf02SMaxime Henrion 	}
649b2badf02SMaxime Henrion 
650b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->cbl_tag, (void **)&sc->fxp_desc.cbl_list,
651aafb3ebbSMaxime Henrion 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->cbl_map);
652b2badf02SMaxime Henrion 	if (error)
6534953bccaSNate Lawson 		goto fail;
654b2badf02SMaxime Henrion 
655b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->cbl_tag, sc->cbl_map,
656b2badf02SMaxime Henrion 	    sc->fxp_desc.cbl_list, FXP_TXCB_SZ, fxp_dma_map_addr,
657b2badf02SMaxime Henrion 	    &sc->fxp_desc.cbl_addr, 0);
658b2badf02SMaxime Henrion 	if (error) {
659b2badf02SMaxime Henrion 		device_printf(dev, "could not map DMA memory\n");
660b2badf02SMaxime Henrion 		goto fail;
661b2badf02SMaxime Henrion 	}
662b2badf02SMaxime Henrion 
663c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0,
664c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
665c2175ff5SMarius Strobl 	    sizeof(struct fxp_cb_mcs), 1, sizeof(struct fxp_cb_mcs), 0,
666c2175ff5SMarius Strobl 	    busdma_lock_mutex, &Giant, &sc->mcs_tag);
667b2badf02SMaxime Henrion 	if (error) {
668b2badf02SMaxime Henrion 		device_printf(dev, "could not allocate dma tag\n");
669b2badf02SMaxime Henrion 		goto fail;
670b2badf02SMaxime Henrion 	}
671b2badf02SMaxime Henrion 
672b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->mcs_tag, (void **)&sc->mcsp,
673b2badf02SMaxime Henrion 	    BUS_DMA_NOWAIT, &sc->mcs_map);
674b2badf02SMaxime Henrion 	if (error)
6754953bccaSNate Lawson 		goto fail;
676b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->mcs_tag, sc->mcs_map, sc->mcsp,
677b2badf02SMaxime Henrion 	    sizeof(struct fxp_cb_mcs), fxp_dma_map_addr, &sc->mcs_addr, 0);
678b2badf02SMaxime Henrion 	if (error) {
679b2badf02SMaxime Henrion 		device_printf(dev, "can't map the multicast setup command\n");
680b2badf02SMaxime Henrion 		goto fail;
681b2badf02SMaxime Henrion 	}
682b2badf02SMaxime Henrion 
683b2badf02SMaxime Henrion 	/*
6846720ebccSMaxime Henrion 	 * Pre-allocate the TX DMA maps and setup the pointers to
6856720ebccSMaxime Henrion 	 * the TX command blocks.
686b2badf02SMaxime Henrion 	 */
6876720ebccSMaxime Henrion 	txp = sc->fxp_desc.tx_list;
6886720ebccSMaxime Henrion 	tcbp = sc->fxp_desc.cbl_list;
6894cec1653SMaxime Henrion 	for (i = 0; i < FXP_NTXCB; i++) {
6906720ebccSMaxime Henrion 		txp[i].tx_cb = tcbp + i;
6916720ebccSMaxime Henrion 		error = bus_dmamap_create(sc->fxp_mtag, 0, &txp[i].tx_map);
692b2badf02SMaxime Henrion 		if (error) {
693b2badf02SMaxime Henrion 			device_printf(dev, "can't create DMA map for TX\n");
694b2badf02SMaxime Henrion 			goto fail;
695b2badf02SMaxime Henrion 		}
696b2badf02SMaxime Henrion 	}
697b2badf02SMaxime Henrion 	error = bus_dmamap_create(sc->fxp_mtag, 0, &sc->spare_map);
698b2badf02SMaxime Henrion 	if (error) {
699b2badf02SMaxime Henrion 		device_printf(dev, "can't create spare DMA map\n");
700b2badf02SMaxime Henrion 		goto fail;
701b2badf02SMaxime Henrion 	}
702b2badf02SMaxime Henrion 
703b2badf02SMaxime Henrion 	/*
704b2badf02SMaxime Henrion 	 * Pre-allocate our receive buffers.
705b2badf02SMaxime Henrion 	 */
706b2badf02SMaxime Henrion 	sc->fxp_desc.rx_head = sc->fxp_desc.rx_tail = NULL;
707b2badf02SMaxime Henrion 	for (i = 0; i < FXP_NRFABUFS; i++) {
708b2badf02SMaxime Henrion 		rxp = &sc->fxp_desc.rx_list[i];
709b2badf02SMaxime Henrion 		error = bus_dmamap_create(sc->fxp_mtag, 0, &rxp->rx_map);
710b2badf02SMaxime Henrion 		if (error) {
711b2badf02SMaxime Henrion 			device_printf(dev, "can't create DMA map for RX\n");
712b2badf02SMaxime Henrion 			goto fail;
713b2badf02SMaxime Henrion 		}
714c7a0fc80SQing Li 		if (fxp_add_rfabuf(sc, rxp, NULL) != 0) {
7154953bccaSNate Lawson 			error = ENOMEM;
7164953bccaSNate Lawson 			goto fail;
7174953bccaSNate Lawson 		}
718b2badf02SMaxime Henrion 	}
719b2badf02SMaxime Henrion 
720b2badf02SMaxime Henrion 	/*
721f7788e8eSJonathan Lemon 	 * Read MAC address.
722f7788e8eSJonathan Lemon 	 */
72383e6547dSMaxime Henrion 	fxp_read_eeprom(sc, myea, 0, 3);
724fc74a9f9SBrooks Davis 	eaddr[0] = myea[0] & 0xff;
725fc74a9f9SBrooks Davis 	eaddr[1] = myea[0] >> 8;
726fc74a9f9SBrooks Davis 	eaddr[2] = myea[1] & 0xff;
727fc74a9f9SBrooks Davis 	eaddr[3] = myea[1] >> 8;
728fc74a9f9SBrooks Davis 	eaddr[4] = myea[2] & 0xff;
729fc74a9f9SBrooks Davis 	eaddr[5] = myea[2] >> 8;
730f7788e8eSJonathan Lemon 	if (bootverbose) {
7312e2b8238SJonathan Lemon 		device_printf(dev, "PCI IDs: %04x %04x %04x %04x %04x\n",
732f7788e8eSJonathan Lemon 		    pci_get_vendor(dev), pci_get_device(dev),
7332e2b8238SJonathan Lemon 		    pci_get_subvendor(dev), pci_get_subdevice(dev),
7342e2b8238SJonathan Lemon 		    pci_get_revid(dev));
73572a32a26SJonathan Lemon 		fxp_read_eeprom(sc, &data, 10, 1);
73672a32a26SJonathan Lemon 		device_printf(dev, "Dynamic Standby mode is %s\n",
73772a32a26SJonathan Lemon 		    data & 0x02 ? "enabled" : "disabled");
738f7788e8eSJonathan Lemon 	}
739f7788e8eSJonathan Lemon 
740f7788e8eSJonathan Lemon 	/*
741f7788e8eSJonathan Lemon 	 * If this is only a 10Mbps device, then there is no MII, and
742f7788e8eSJonathan Lemon 	 * the PHY will use a serial interface instead.
743f7788e8eSJonathan Lemon 	 *
744f7788e8eSJonathan Lemon 	 * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter
745f7788e8eSJonathan Lemon 	 * doesn't have a programming interface of any sort.  The
746f7788e8eSJonathan Lemon 	 * media is sensed automatically based on how the link partner
747f7788e8eSJonathan Lemon 	 * is configured.  This is, in essence, manual configuration.
748f7788e8eSJonathan Lemon 	 */
749f7788e8eSJonathan Lemon 	if (sc->flags & FXP_FLAG_SERIAL_MEDIA) {
750f7788e8eSJonathan Lemon 		ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
751f7788e8eSJonathan Lemon 		ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL);
752f7788e8eSJonathan Lemon 	} else {
753f7788e8eSJonathan Lemon 		if (mii_phy_probe(dev, &sc->miibus, fxp_ifmedia_upd,
754f7788e8eSJonathan Lemon 		    fxp_ifmedia_sts)) {
755f7788e8eSJonathan Lemon 	                device_printf(dev, "MII without any PHY!\n");
7566182fdbdSPeter Wemm 			error = ENXIO;
757ba8c6fd5SDavid Greenman 			goto fail;
758a17c678eSDavid Greenman 		}
759f7788e8eSJonathan Lemon 	}
760dccee1a1SDavid Greenman 
7619bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
762fb583156SDavid Greenman 	ifp->if_init = fxp_init;
763ba8c6fd5SDavid Greenman 	ifp->if_softc = sc;
764ba8c6fd5SDavid Greenman 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
765ba8c6fd5SDavid Greenman 	ifp->if_ioctl = fxp_ioctl;
766ba8c6fd5SDavid Greenman 	ifp->if_start = fxp_start;
767a17c678eSDavid Greenman 
7685fe9116bSYaroslav Tykhiy 	ifp->if_capabilities = ifp->if_capenable = 0;
7695fe9116bSYaroslav Tykhiy 
770c8bca6dcSBill Paul 	/* Enable checksum offload for 82550 or better chips */
771c8bca6dcSBill Paul 	if (sc->flags & FXP_FLAG_EXT_RFA) {
772c8bca6dcSBill Paul 		ifp->if_hwassist = FXP_CSUM_FEATURES;
7735fe9116bSYaroslav Tykhiy 		ifp->if_capabilities |= IFCAP_HWCSUM;
7745fe9116bSYaroslav Tykhiy 		ifp->if_capenable |= IFCAP_HWCSUM;
775c8bca6dcSBill Paul 	}
776c8bca6dcSBill Paul 
777fb917226SRuslan Ermilov #ifdef DEVICE_POLLING
778fb917226SRuslan Ermilov 	/* Inform the world we support polling. */
779fb917226SRuslan Ermilov 	ifp->if_capabilities |= IFCAP_POLLING;
780fb917226SRuslan Ermilov #endif
781fb917226SRuslan Ermilov 
782dfe61cf1SDavid Greenman 	/*
7834953bccaSNate Lawson 	 * Attach the interface.
7844953bccaSNate Lawson 	 */
785fc74a9f9SBrooks Davis 	ether_ifattach(ifp, eaddr);
7864953bccaSNate Lawson 
7874953bccaSNate Lawson 	/*
788e8c8b728SJonathan Lemon 	 * Tell the upper layer(s) we support long frames.
7895fe9116bSYaroslav Tykhiy 	 * Must appear after the call to ether_ifattach() because
7905fe9116bSYaroslav Tykhiy 	 * ether_ifattach() sets ifi_hdrlen to the default value.
791e8c8b728SJonathan Lemon 	 */
792e8c8b728SJonathan Lemon 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
793673d9191SSam Leffler 	ifp->if_capabilities |= IFCAP_VLAN_MTU;
79444e0bc11SYaroslav Tykhiy 	ifp->if_capenable |= IFCAP_VLAN_MTU; /* the hw bits already set */
795e8c8b728SJonathan Lemon 
796483b9871SDavid Greenman 	/*
7973114fdb4SDavid Greenman 	 * Let the system queue as many packets as we have available
7983114fdb4SDavid Greenman 	 * TX descriptors.
799483b9871SDavid Greenman 	 */
8007929aa03SMax Laier 	IFQ_SET_MAXLEN(&ifp->if_snd, FXP_NTXCB - 1);
8017929aa03SMax Laier 	ifp->if_snd.ifq_drv_maxlen = FXP_NTXCB - 1;
8027929aa03SMax Laier 	IFQ_SET_READY(&ifp->if_snd);
8034a684684SDavid Greenman 
804201afb0eSMaxime Henrion 	/*
8054953bccaSNate Lawson 	 * Hook our interrupt after all initialization is complete.
806201afb0eSMaxime Henrion 	 */
80705bd8c22SMaxime Henrion 	error = bus_setup_intr(dev, sc->fxp_res[1], INTR_TYPE_NET | INTR_MPSAFE,
808ef544f63SPaolo Pisati 			       NULL, fxp_intr, sc, &sc->ih);
809201afb0eSMaxime Henrion 	if (error) {
810201afb0eSMaxime Henrion 		device_printf(dev, "could not setup irq\n");
811fc74a9f9SBrooks Davis 		ether_ifdetach(sc->ifp);
812201afb0eSMaxime Henrion 		goto fail;
813201afb0eSMaxime Henrion 	}
814201afb0eSMaxime Henrion 
815a17c678eSDavid Greenman fail:
8161b5a39d3SBrooks Davis 	if (error)
817f7788e8eSJonathan Lemon 		fxp_release(sc);
818f7788e8eSJonathan Lemon 	return (error);
819f7788e8eSJonathan Lemon }
820f7788e8eSJonathan Lemon 
821f7788e8eSJonathan Lemon /*
8224953bccaSNate Lawson  * Release all resources.  The softc lock should not be held and the
8234953bccaSNate Lawson  * interrupt should already be torn down.
824f7788e8eSJonathan Lemon  */
825f7788e8eSJonathan Lemon static void
826f7788e8eSJonathan Lemon fxp_release(struct fxp_softc *sc)
827f7788e8eSJonathan Lemon {
828b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
829b2badf02SMaxime Henrion 	struct fxp_tx *txp;
830b2badf02SMaxime Henrion 	int i;
831b2badf02SMaxime Henrion 
83267fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_NOTOWNED);
833670f5d73SMaxime Henrion 	KASSERT(sc->ih == NULL,
834670f5d73SMaxime Henrion 	    ("fxp_release() called with intr handle still active"));
8354953bccaSNate Lawson 	if (sc->miibus)
8364953bccaSNate Lawson 		device_delete_child(sc->dev, sc->miibus);
8374953bccaSNate Lawson 	bus_generic_detach(sc->dev);
8384953bccaSNate Lawson 	ifmedia_removeall(&sc->sc_media);
839b2badf02SMaxime Henrion 	if (sc->fxp_desc.cbl_list) {
840b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->cbl_tag, sc->cbl_map);
841b2badf02SMaxime Henrion 		bus_dmamem_free(sc->cbl_tag, sc->fxp_desc.cbl_list,
842b2badf02SMaxime Henrion 		    sc->cbl_map);
843b2badf02SMaxime Henrion 	}
844b2badf02SMaxime Henrion 	if (sc->fxp_stats) {
845b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->fxp_stag, sc->fxp_smap);
846b2badf02SMaxime Henrion 		bus_dmamem_free(sc->fxp_stag, sc->fxp_stats, sc->fxp_smap);
847b2badf02SMaxime Henrion 	}
848b2badf02SMaxime Henrion 	if (sc->mcsp) {
849b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->mcs_tag, sc->mcs_map);
850b2badf02SMaxime Henrion 		bus_dmamem_free(sc->mcs_tag, sc->mcsp, sc->mcs_map);
851b2badf02SMaxime Henrion 	}
85205bd8c22SMaxime Henrion 	bus_release_resources(sc->dev, sc->fxp_spec, sc->fxp_res);
853b983c7b3SMaxime Henrion 	if (sc->fxp_mtag) {
854b983c7b3SMaxime Henrion 		for (i = 0; i < FXP_NRFABUFS; i++) {
855b983c7b3SMaxime Henrion 			rxp = &sc->fxp_desc.rx_list[i];
856b983c7b3SMaxime Henrion 			if (rxp->rx_mbuf != NULL) {
857b983c7b3SMaxime Henrion 				bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map,
858b983c7b3SMaxime Henrion 				    BUS_DMASYNC_POSTREAD);
859b983c7b3SMaxime Henrion 				bus_dmamap_unload(sc->fxp_mtag, rxp->rx_map);
860b983c7b3SMaxime Henrion 				m_freem(rxp->rx_mbuf);
861b983c7b3SMaxime Henrion 			}
862b983c7b3SMaxime Henrion 			bus_dmamap_destroy(sc->fxp_mtag, rxp->rx_map);
863b983c7b3SMaxime Henrion 		}
864b983c7b3SMaxime Henrion 		bus_dmamap_destroy(sc->fxp_mtag, sc->spare_map);
865b983c7b3SMaxime Henrion 		for (i = 0; i < FXP_NTXCB; i++) {
866b983c7b3SMaxime Henrion 			txp = &sc->fxp_desc.tx_list[i];
867b983c7b3SMaxime Henrion 			if (txp->tx_mbuf != NULL) {
868b983c7b3SMaxime Henrion 				bus_dmamap_sync(sc->fxp_mtag, txp->tx_map,
869b983c7b3SMaxime Henrion 				    BUS_DMASYNC_POSTWRITE);
870b983c7b3SMaxime Henrion 				bus_dmamap_unload(sc->fxp_mtag, txp->tx_map);
871b983c7b3SMaxime Henrion 				m_freem(txp->tx_mbuf);
872b983c7b3SMaxime Henrion 			}
873b983c7b3SMaxime Henrion 			bus_dmamap_destroy(sc->fxp_mtag, txp->tx_map);
874b983c7b3SMaxime Henrion 		}
875c4bf1e90SMaxime Henrion 		bus_dma_tag_destroy(sc->fxp_mtag);
876b983c7b3SMaxime Henrion 	}
877c4bf1e90SMaxime Henrion 	if (sc->fxp_stag)
878c4bf1e90SMaxime Henrion 		bus_dma_tag_destroy(sc->fxp_stag);
879b2badf02SMaxime Henrion 	if (sc->cbl_tag)
880b2badf02SMaxime Henrion 		bus_dma_tag_destroy(sc->cbl_tag);
881b2badf02SMaxime Henrion 	if (sc->mcs_tag)
882b2badf02SMaxime Henrion 		bus_dma_tag_destroy(sc->mcs_tag);
883fc74a9f9SBrooks Davis 	if (sc->ifp)
884fc74a9f9SBrooks Davis 		if_free(sc->ifp);
88572a32a26SJonathan Lemon 
8860f4dc94cSChuck Paterson 	mtx_destroy(&sc->sc_mtx);
8876182fdbdSPeter Wemm }
8886182fdbdSPeter Wemm 
8896182fdbdSPeter Wemm /*
8906182fdbdSPeter Wemm  * Detach interface.
8916182fdbdSPeter Wemm  */
8926182fdbdSPeter Wemm static int
8936182fdbdSPeter Wemm fxp_detach(device_t dev)
8946182fdbdSPeter Wemm {
8956182fdbdSPeter Wemm 	struct fxp_softc *sc = device_get_softc(dev);
8966182fdbdSPeter Wemm 
89740929967SGleb Smirnoff #ifdef DEVICE_POLLING
89840929967SGleb Smirnoff 	if (sc->ifp->if_capenable & IFCAP_POLLING)
89940929967SGleb Smirnoff 		ether_poll_deregister(sc->ifp);
90040929967SGleb Smirnoff #endif
90140929967SGleb Smirnoff 
9024953bccaSNate Lawson 	FXP_LOCK(sc);
9031d2945d5SWarner Losh 	sc->suspended = 1;	/* Do same thing as we do for suspend */
9046182fdbdSPeter Wemm 	/*
90532cd7a9cSWarner Losh 	 * Stop DMA and drop transmit queue, but disable interrupts first.
90620f0c80fSMaxime Henrion 	 */
90720f0c80fSMaxime Henrion 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
90820f0c80fSMaxime Henrion 	fxp_stop(sc);
90932cd7a9cSWarner Losh 	FXP_UNLOCK(sc);
9109eda9d7aSJohn Baldwin 	callout_drain(&sc->stat_ch);
91120f0c80fSMaxime Henrion 
9126182fdbdSPeter Wemm 	/*
9133212724cSJohn Baldwin 	 * Close down routes etc.
9143212724cSJohn Baldwin 	 */
9153212724cSJohn Baldwin 	ether_ifdetach(sc->ifp);
9163212724cSJohn Baldwin 
9173212724cSJohn Baldwin 	/*
9184953bccaSNate Lawson 	 * Unhook interrupt before dropping lock. This is to prevent
9194953bccaSNate Lawson 	 * races with fxp_intr().
9206182fdbdSPeter Wemm 	 */
92105bd8c22SMaxime Henrion 	bus_teardown_intr(sc->dev, sc->fxp_res[1], sc->ih);
9224953bccaSNate Lawson 	sc->ih = NULL;
9236182fdbdSPeter Wemm 
924f7788e8eSJonathan Lemon 	/* Release our allocated resources. */
925f7788e8eSJonathan Lemon 	fxp_release(sc);
926f7788e8eSJonathan Lemon 	return (0);
927a17c678eSDavid Greenman }
928a17c678eSDavid Greenman 
929a17c678eSDavid Greenman /*
9304a684684SDavid Greenman  * Device shutdown routine. Called at system shutdown after sync. The
931a17c678eSDavid Greenman  * main purpose of this routine is to shut off receiver DMA so that
932a17c678eSDavid Greenman  * kernel memory doesn't get clobbered during warmboot.
933a17c678eSDavid Greenman  */
9346182fdbdSPeter Wemm static int
9356182fdbdSPeter Wemm fxp_shutdown(device_t dev)
936a17c678eSDavid Greenman {
9373212724cSJohn Baldwin 	struct fxp_softc *sc = device_get_softc(dev);
9383212724cSJohn Baldwin 
9396182fdbdSPeter Wemm 	/*
9406182fdbdSPeter Wemm 	 * Make sure that DMA is disabled prior to reboot. Not doing
9416182fdbdSPeter Wemm 	 * do could allow DMA to corrupt kernel memory during the
9426182fdbdSPeter Wemm 	 * reboot before the driver initializes.
9436182fdbdSPeter Wemm 	 */
9443212724cSJohn Baldwin 	FXP_LOCK(sc);
9453212724cSJohn Baldwin 	fxp_stop(sc);
9463212724cSJohn Baldwin 	FXP_UNLOCK(sc);
947f7788e8eSJonathan Lemon 	return (0);
948a17c678eSDavid Greenman }
949a17c678eSDavid Greenman 
9507dced78aSDavid Greenman /*
9517dced78aSDavid Greenman  * Device suspend routine.  Stop the interface and save some PCI
9527dced78aSDavid Greenman  * settings in case the BIOS doesn't restore them properly on
9537dced78aSDavid Greenman  * resume.
9547dced78aSDavid Greenman  */
9557dced78aSDavid Greenman static int
9567dced78aSDavid Greenman fxp_suspend(device_t dev)
9577dced78aSDavid Greenman {
9587dced78aSDavid Greenman 	struct fxp_softc *sc = device_get_softc(dev);
9597dced78aSDavid Greenman 
9604953bccaSNate Lawson 	FXP_LOCK(sc);
9617dced78aSDavid Greenman 
9627dced78aSDavid Greenman 	fxp_stop(sc);
9637dced78aSDavid Greenman 
9647dced78aSDavid Greenman 	sc->suspended = 1;
9657dced78aSDavid Greenman 
9664953bccaSNate Lawson 	FXP_UNLOCK(sc);
967f7788e8eSJonathan Lemon 	return (0);
9687dced78aSDavid Greenman }
9697dced78aSDavid Greenman 
9707dced78aSDavid Greenman /*
97167ba6566SWarner Losh  * Device resume routine. re-enable busmastering, and restart the interface if
9727dced78aSDavid Greenman  * appropriate.
9737dced78aSDavid Greenman  */
9747dced78aSDavid Greenman static int
9757dced78aSDavid Greenman fxp_resume(device_t dev)
9767dced78aSDavid Greenman {
9777dced78aSDavid Greenman 	struct fxp_softc *sc = device_get_softc(dev);
978fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
9797dced78aSDavid Greenman 
9804953bccaSNate Lawson 	FXP_LOCK(sc);
9817dced78aSDavid Greenman 
9827dced78aSDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
9837dced78aSDavid Greenman 	DELAY(10);
9847dced78aSDavid Greenman 
9857dced78aSDavid Greenman 	/* reinitialize interface if necessary */
9867dced78aSDavid Greenman 	if (ifp->if_flags & IFF_UP)
9874953bccaSNate Lawson 		fxp_init_body(sc);
9887dced78aSDavid Greenman 
9897dced78aSDavid Greenman 	sc->suspended = 0;
9907dced78aSDavid Greenman 
9914953bccaSNate Lawson 	FXP_UNLOCK(sc);
992ba8c6fd5SDavid Greenman 	return (0);
993f7788e8eSJonathan Lemon }
994ba8c6fd5SDavid Greenman 
99500c4116bSJonathan Lemon static void
99600c4116bSJonathan Lemon fxp_eeprom_shiftin(struct fxp_softc *sc, int data, int length)
99700c4116bSJonathan Lemon {
99874d1ed23SMaxime Henrion 	uint16_t reg;
99900c4116bSJonathan Lemon 	int x;
100000c4116bSJonathan Lemon 
100100c4116bSJonathan Lemon 	/*
100200c4116bSJonathan Lemon 	 * Shift in data.
100300c4116bSJonathan Lemon 	 */
100400c4116bSJonathan Lemon 	for (x = 1 << (length - 1); x; x >>= 1) {
100500c4116bSJonathan Lemon 		if (data & x)
100600c4116bSJonathan Lemon 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
100700c4116bSJonathan Lemon 		else
100800c4116bSJonathan Lemon 			reg = FXP_EEPROM_EECS;
100900c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
101000c4116bSJonathan Lemon 		DELAY(1);
101100c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
101200c4116bSJonathan Lemon 		DELAY(1);
101300c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
101400c4116bSJonathan Lemon 		DELAY(1);
101500c4116bSJonathan Lemon 	}
101600c4116bSJonathan Lemon }
101700c4116bSJonathan Lemon 
1018f7788e8eSJonathan Lemon /*
1019f7788e8eSJonathan Lemon  * Read from the serial EEPROM. Basically, you manually shift in
1020f7788e8eSJonathan Lemon  * the read opcode (one bit at a time) and then shift in the address,
1021f7788e8eSJonathan Lemon  * and then you shift out the data (all of this one bit at a time).
1022f7788e8eSJonathan Lemon  * The word size is 16 bits, so you have to provide the address for
1023f7788e8eSJonathan Lemon  * every 16 bits of data.
1024f7788e8eSJonathan Lemon  */
102574d1ed23SMaxime Henrion static uint16_t
1026f7788e8eSJonathan Lemon fxp_eeprom_getword(struct fxp_softc *sc, int offset, int autosize)
1027f7788e8eSJonathan Lemon {
102874d1ed23SMaxime Henrion 	uint16_t reg, data;
1029f7788e8eSJonathan Lemon 	int x;
1030ba8c6fd5SDavid Greenman 
1031f7788e8eSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
1032f7788e8eSJonathan Lemon 	/*
1033f7788e8eSJonathan Lemon 	 * Shift in read opcode.
1034f7788e8eSJonathan Lemon 	 */
103500c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3);
1036f7788e8eSJonathan Lemon 	/*
1037f7788e8eSJonathan Lemon 	 * Shift in address.
1038f7788e8eSJonathan Lemon 	 */
1039f7788e8eSJonathan Lemon 	data = 0;
1040f7788e8eSJonathan Lemon 	for (x = 1 << (sc->eeprom_size - 1); x; x >>= 1) {
1041f7788e8eSJonathan Lemon 		if (offset & x)
1042f7788e8eSJonathan Lemon 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
1043f7788e8eSJonathan Lemon 		else
1044f7788e8eSJonathan Lemon 			reg = FXP_EEPROM_EECS;
1045f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1046f7788e8eSJonathan Lemon 		DELAY(1);
1047f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
1048f7788e8eSJonathan Lemon 		DELAY(1);
1049f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1050f7788e8eSJonathan Lemon 		DELAY(1);
1051f7788e8eSJonathan Lemon 		reg = CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO;
1052f7788e8eSJonathan Lemon 		data++;
1053f7788e8eSJonathan Lemon 		if (autosize && reg == 0) {
1054f7788e8eSJonathan Lemon 			sc->eeprom_size = data;
1055f7788e8eSJonathan Lemon 			break;
1056f7788e8eSJonathan Lemon 		}
1057f7788e8eSJonathan Lemon 	}
1058f7788e8eSJonathan Lemon 	/*
1059f7788e8eSJonathan Lemon 	 * Shift out data.
1060f7788e8eSJonathan Lemon 	 */
1061f7788e8eSJonathan Lemon 	data = 0;
1062f7788e8eSJonathan Lemon 	reg = FXP_EEPROM_EECS;
1063f7788e8eSJonathan Lemon 	for (x = 1 << 15; x; x >>= 1) {
1064f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
1065f7788e8eSJonathan Lemon 		DELAY(1);
1066f7788e8eSJonathan Lemon 		if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO)
1067f7788e8eSJonathan Lemon 			data |= x;
1068f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1069f7788e8eSJonathan Lemon 		DELAY(1);
1070f7788e8eSJonathan Lemon 	}
1071f7788e8eSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
1072f7788e8eSJonathan Lemon 	DELAY(1);
1073f7788e8eSJonathan Lemon 
1074f7788e8eSJonathan Lemon 	return (data);
1075ba8c6fd5SDavid Greenman }
1076ba8c6fd5SDavid Greenman 
107700c4116bSJonathan Lemon static void
107874d1ed23SMaxime Henrion fxp_eeprom_putword(struct fxp_softc *sc, int offset, uint16_t data)
107900c4116bSJonathan Lemon {
108000c4116bSJonathan Lemon 	int i;
108100c4116bSJonathan Lemon 
108200c4116bSJonathan Lemon 	/*
108300c4116bSJonathan Lemon 	 * Erase/write enable.
108400c4116bSJonathan Lemon 	 */
108500c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
108600c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x4, 3);
108700c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x03 << (sc->eeprom_size - 2), sc->eeprom_size);
108800c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
108900c4116bSJonathan Lemon 	DELAY(1);
109000c4116bSJonathan Lemon 	/*
109100c4116bSJonathan Lemon 	 * Shift in write opcode, address, data.
109200c4116bSJonathan Lemon 	 */
109300c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
109400c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_WRITE, 3);
109500c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, offset, sc->eeprom_size);
109600c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, data, 16);
109700c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
109800c4116bSJonathan Lemon 	DELAY(1);
109900c4116bSJonathan Lemon 	/*
110000c4116bSJonathan Lemon 	 * Wait for EEPROM to finish up.
110100c4116bSJonathan Lemon 	 */
110200c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
110300c4116bSJonathan Lemon 	DELAY(1);
110400c4116bSJonathan Lemon 	for (i = 0; i < 1000; i++) {
110500c4116bSJonathan Lemon 		if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO)
110600c4116bSJonathan Lemon 			break;
110700c4116bSJonathan Lemon 		DELAY(50);
110800c4116bSJonathan Lemon 	}
110900c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
111000c4116bSJonathan Lemon 	DELAY(1);
111100c4116bSJonathan Lemon 	/*
111200c4116bSJonathan Lemon 	 * Erase/write disable.
111300c4116bSJonathan Lemon 	 */
111400c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
111500c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x4, 3);
111600c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0, sc->eeprom_size);
111700c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
111800c4116bSJonathan Lemon 	DELAY(1);
111900c4116bSJonathan Lemon }
112000c4116bSJonathan Lemon 
1121ba8c6fd5SDavid Greenman /*
1122e9bf2fa7SDavid Greenman  * From NetBSD:
1123e9bf2fa7SDavid Greenman  *
1124e9bf2fa7SDavid Greenman  * Figure out EEPROM size.
1125e9bf2fa7SDavid Greenman  *
1126e9bf2fa7SDavid Greenman  * 559's can have either 64-word or 256-word EEPROMs, the 558
1127e9bf2fa7SDavid Greenman  * datasheet only talks about 64-word EEPROMs, and the 557 datasheet
1128e9bf2fa7SDavid Greenman  * talks about the existance of 16 to 256 word EEPROMs.
1129e9bf2fa7SDavid Greenman  *
1130e9bf2fa7SDavid Greenman  * The only known sizes are 64 and 256, where the 256 version is used
1131e9bf2fa7SDavid Greenman  * by CardBus cards to store CIS information.
1132e9bf2fa7SDavid Greenman  *
1133e9bf2fa7SDavid Greenman  * The address is shifted in msb-to-lsb, and after the last
1134e9bf2fa7SDavid Greenman  * address-bit the EEPROM is supposed to output a `dummy zero' bit,
1135e9bf2fa7SDavid Greenman  * after which follows the actual data. We try to detect this zero, by
1136e9bf2fa7SDavid Greenman  * probing the data-out bit in the EEPROM control register just after
1137e9bf2fa7SDavid Greenman  * having shifted in a bit. If the bit is zero, we assume we've
1138e9bf2fa7SDavid Greenman  * shifted enough address bits. The data-out should be tri-state,
1139e9bf2fa7SDavid Greenman  * before this, which should translate to a logical one.
1140e9bf2fa7SDavid Greenman  */
1141e9bf2fa7SDavid Greenman static void
1142f7788e8eSJonathan Lemon fxp_autosize_eeprom(struct fxp_softc *sc)
1143e9bf2fa7SDavid Greenman {
1144e9bf2fa7SDavid Greenman 
1145f7788e8eSJonathan Lemon 	/* guess maximum size of 256 words */
1146f7788e8eSJonathan Lemon 	sc->eeprom_size = 8;
1147f7788e8eSJonathan Lemon 
1148f7788e8eSJonathan Lemon 	/* autosize */
1149f7788e8eSJonathan Lemon 	(void) fxp_eeprom_getword(sc, 0, 1);
1150e9bf2fa7SDavid Greenman }
1151f7788e8eSJonathan Lemon 
1152ba8c6fd5SDavid Greenman static void
1153f7788e8eSJonathan Lemon fxp_read_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words)
1154ba8c6fd5SDavid Greenman {
1155f7788e8eSJonathan Lemon 	int i;
1156ba8c6fd5SDavid Greenman 
1157f7788e8eSJonathan Lemon 	for (i = 0; i < words; i++)
1158f7788e8eSJonathan Lemon 		data[i] = fxp_eeprom_getword(sc, offset + i, 0);
1159ba8c6fd5SDavid Greenman }
1160ba8c6fd5SDavid Greenman 
116100c4116bSJonathan Lemon static void
116200c4116bSJonathan Lemon fxp_write_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words)
116300c4116bSJonathan Lemon {
116400c4116bSJonathan Lemon 	int i;
116500c4116bSJonathan Lemon 
116600c4116bSJonathan Lemon 	for (i = 0; i < words; i++)
116700c4116bSJonathan Lemon 		fxp_eeprom_putword(sc, offset + i, data[i]);
116800c4116bSJonathan Lemon }
116900c4116bSJonathan Lemon 
1170a17c678eSDavid Greenman /*
11714953bccaSNate Lawson  * Grab the softc lock and call the real fxp_start_body() routine
1172a17c678eSDavid Greenman  */
1173a17c678eSDavid Greenman static void
1174f7788e8eSJonathan Lemon fxp_start(struct ifnet *ifp)
1175a17c678eSDavid Greenman {
11769b44ff22SGarrett Wollman 	struct fxp_softc *sc = ifp->if_softc;
11774953bccaSNate Lawson 
11784953bccaSNate Lawson 	FXP_LOCK(sc);
11794953bccaSNate Lawson 	fxp_start_body(ifp);
11804953bccaSNate Lawson 	FXP_UNLOCK(sc);
11814953bccaSNate Lawson }
11824953bccaSNate Lawson 
11834953bccaSNate Lawson /*
11844953bccaSNate Lawson  * Start packet transmission on the interface.
11854953bccaSNate Lawson  * This routine must be called with the softc lock held, and is an
11864953bccaSNate Lawson  * internal entry point only.
11874953bccaSNate Lawson  */
11884953bccaSNate Lawson static void
11894953bccaSNate Lawson fxp_start_body(struct ifnet *ifp)
11904953bccaSNate Lawson {
11914953bccaSNate Lawson 	struct fxp_softc *sc = ifp->if_softc;
1192b2badf02SMaxime Henrion 	struct mbuf *mb_head;
119340c20505SMaxime Henrion 	int error, txqueued;
1194a17c678eSDavid Greenman 
119567fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
119640c20505SMaxime Henrion 
1197a17c678eSDavid Greenman 	/*
1198483b9871SDavid Greenman 	 * See if we need to suspend xmit until the multicast filter
1199483b9871SDavid Greenman 	 * has been reprogrammed (which can only be done at the head
1200483b9871SDavid Greenman 	 * of the command chain).
1201a17c678eSDavid Greenman 	 */
120240c20505SMaxime Henrion 	if (sc->need_mcsetup)
1203a17c678eSDavid Greenman 		return;
1204483b9871SDavid Greenman 
1205483b9871SDavid Greenman 	/*
1206483b9871SDavid Greenman 	 * We're finished if there is nothing more to add to the list or if
1207483b9871SDavid Greenman 	 * we're all filled up with buffers to transmit.
12083114fdb4SDavid Greenman 	 * NOTE: One TxCB is reserved to guarantee that fxp_mc_setup() can add
12093114fdb4SDavid Greenman 	 *       a NOP command when needed.
1210483b9871SDavid Greenman 	 */
121140c20505SMaxime Henrion 	txqueued = 0;
12127929aa03SMax Laier 	while (!IFQ_DRV_IS_EMPTY(&ifp->if_snd) &&
12137929aa03SMax Laier 	    sc->tx_queued < FXP_NTXCB - 1) {
1214483b9871SDavid Greenman 
1215dfe61cf1SDavid Greenman 		/*
1216dfe61cf1SDavid Greenman 		 * Grab a packet to transmit.
1217dfe61cf1SDavid Greenman 		 */
12187929aa03SMax Laier 		IFQ_DRV_DEQUEUE(&ifp->if_snd, mb_head);
12197929aa03SMax Laier 		if (mb_head == NULL)
12207929aa03SMax Laier 			break;
1221a17c678eSDavid Greenman 
122240c20505SMaxime Henrion 		error = fxp_encap(sc, mb_head);
122340c20505SMaxime Henrion 		if (error)
122440c20505SMaxime Henrion 			break;
122540c20505SMaxime Henrion 		txqueued = 1;
122640c20505SMaxime Henrion 	}
122740c20505SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
122840c20505SMaxime Henrion 
122940c20505SMaxime Henrion 	/*
123040c20505SMaxime Henrion 	 * We're finished. If we added to the list, issue a RESUME to get DMA
123140c20505SMaxime Henrion 	 * going again if suspended.
123240c20505SMaxime Henrion 	 */
123340c20505SMaxime Henrion 	if (txqueued) {
123440c20505SMaxime Henrion 		fxp_scb_wait(sc);
123540c20505SMaxime Henrion 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME);
123640c20505SMaxime Henrion 	}
123740c20505SMaxime Henrion }
123840c20505SMaxime Henrion 
123940c20505SMaxime Henrion static int
124040c20505SMaxime Henrion fxp_encap(struct fxp_softc *sc, struct mbuf *m_head)
124140c20505SMaxime Henrion {
124240c20505SMaxime Henrion 	struct ifnet *ifp;
124340c20505SMaxime Henrion 	struct mbuf *m;
124440c20505SMaxime Henrion 	struct fxp_tx *txp;
124540c20505SMaxime Henrion 	struct fxp_cb_tx *cbp;
124640c20505SMaxime Henrion 	bus_dma_segment_t segs[FXP_NTXSEG];
124740c20505SMaxime Henrion 	int chainlen, error, i, nseg;
124840c20505SMaxime Henrion 
124940c20505SMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
1250fc74a9f9SBrooks Davis 	ifp = sc->ifp;
125140c20505SMaxime Henrion 
1252dfe61cf1SDavid Greenman 	/*
1253483b9871SDavid Greenman 	 * Get pointer to next available tx desc.
1254dfe61cf1SDavid Greenman 	 */
1255b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_last->tx_next;
1256c8bca6dcSBill Paul 
1257c8bca6dcSBill Paul 	/*
1258a35e7eaaSDon Lewis 	 * A note in Appendix B of the Intel 8255x 10/100 Mbps
1259a35e7eaaSDon Lewis 	 * Ethernet Controller Family Open Source Software
1260a35e7eaaSDon Lewis 	 * Developer Manual says:
1261a35e7eaaSDon Lewis 	 *   Using software parsing is only allowed with legal
1262a35e7eaaSDon Lewis 	 *   TCP/IP or UDP/IP packets.
1263a35e7eaaSDon Lewis 	 *   ...
1264a35e7eaaSDon Lewis 	 *   For all other datagrams, hardware parsing must
1265a35e7eaaSDon Lewis 	 *   be used.
1266a35e7eaaSDon Lewis 	 * Software parsing appears to truncate ICMP and
1267a35e7eaaSDon Lewis 	 * fragmented UDP packets that contain one to three
1268a35e7eaaSDon Lewis 	 * bytes in the second (and final) mbuf of the packet.
1269a35e7eaaSDon Lewis 	 */
1270a35e7eaaSDon Lewis 	if (sc->flags & FXP_FLAG_EXT_RFA)
1271a35e7eaaSDon Lewis 		txp->tx_cb->ipcb_ip_activation_high =
1272a35e7eaaSDon Lewis 		    FXP_IPCB_HARDWAREPARSING_ENABLE;
1273a35e7eaaSDon Lewis 
1274a35e7eaaSDon Lewis 	/*
1275c8bca6dcSBill Paul 	 * Deal with TCP/IP checksum offload. Note that
1276c8bca6dcSBill Paul 	 * in order for TCP checksum offload to work,
1277c8bca6dcSBill Paul 	 * the pseudo header checksum must have already
1278c8bca6dcSBill Paul 	 * been computed and stored in the checksum field
1279c8bca6dcSBill Paul 	 * in the TCP header. The stack should have
1280c8bca6dcSBill Paul 	 * already done this for us.
1281c8bca6dcSBill Paul 	 */
128240c20505SMaxime Henrion 	if (m_head->m_pkthdr.csum_flags) {
128340c20505SMaxime Henrion 		if (m_head->m_pkthdr.csum_flags & CSUM_DELAY_DATA) {
1284b2badf02SMaxime Henrion 			txp->tx_cb->ipcb_ip_schedule =
1285c8bca6dcSBill Paul 			    FXP_IPCB_TCPUDP_CHECKSUM_ENABLE;
128640c20505SMaxime Henrion 			if (m_head->m_pkthdr.csum_flags & CSUM_TCP)
1287b2badf02SMaxime Henrion 				txp->tx_cb->ipcb_ip_schedule |=
1288c8bca6dcSBill Paul 				    FXP_IPCB_TCP_PACKET;
1289c8bca6dcSBill Paul 		}
129040c20505SMaxime Henrion 
1291c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR
1292c8bca6dcSBill Paul 		/*
1293c8bca6dcSBill Paul 		 * XXX The 82550 chip appears to have trouble
1294c8bca6dcSBill Paul 		 * dealing with IP header checksums in very small
1295c8bca6dcSBill Paul 		 * datagrams, namely fragments from 1 to 3 bytes
1296c8bca6dcSBill Paul 		 * in size. For example, say you want to transmit
1297c8bca6dcSBill Paul 		 * a UDP packet of 1473 bytes. The packet will be
1298c8bca6dcSBill Paul 		 * fragmented over two IP datagrams, the latter
1299c8bca6dcSBill Paul 		 * containing only one byte of data. The 82550 will
1300c8bca6dcSBill Paul 		 * botch the header checksum on the 1-byte fragment.
1301c8bca6dcSBill Paul 		 * As long as the datagram contains 4 or more bytes
1302c8bca6dcSBill Paul 		 * of data, you're ok.
1303c8bca6dcSBill Paul 		 *
1304c8bca6dcSBill Paul                  * The following code attempts to work around this
1305c8bca6dcSBill Paul 		 * problem: if the datagram is less than 38 bytes
1306c8bca6dcSBill Paul 		 * in size (14 bytes ether header, 20 bytes IP header,
1307c8bca6dcSBill Paul 		 * plus 4 bytes of data), we punt and compute the IP
1308c8bca6dcSBill Paul 		 * header checksum by hand. This workaround doesn't
1309c8bca6dcSBill Paul 		 * work very well, however, since it can be fooled
1310c8bca6dcSBill Paul 		 * by things like VLAN tags and IP options that make
1311c8bca6dcSBill Paul 		 * the header sizes/offsets vary.
1312c8bca6dcSBill Paul 		 */
1313c8bca6dcSBill Paul 
131440c20505SMaxime Henrion 		if (m_head->m_pkthdr.csum_flags & CSUM_IP) {
131540c20505SMaxime Henrion 			if (m_head->m_pkthdr.len < 38) {
1316c8bca6dcSBill Paul 				struct ip *ip;
131740c20505SMaxime Henrion 				m_head->m_data += ETHER_HDR_LEN;
1318b23d6be9SPyun YongHyeon 				ip = mtod(m_head, struct ip *);
1319b23d6be9SPyun YongHyeon 				ip->ip_sum = in_cksum(m_head, ip->ip_hl << 2);
132040c20505SMaxime Henrion 				m_head->m_data -= ETHER_HDR_LEN;
1321c8bca6dcSBill Paul 			} else {
1322b2badf02SMaxime Henrion 				txp->tx_cb->ipcb_ip_activation_high =
1323c8bca6dcSBill Paul 				    FXP_IPCB_HARDWAREPARSING_ENABLE;
1324b2badf02SMaxime Henrion 				txp->tx_cb->ipcb_ip_schedule |=
1325c8bca6dcSBill Paul 				    FXP_IPCB_IP_CHECKSUM_ENABLE;
1326c8bca6dcSBill Paul 			}
1327c8bca6dcSBill Paul 		}
1328c8bca6dcSBill Paul #endif
1329c8bca6dcSBill Paul 	}
1330c8bca6dcSBill Paul 
133140c20505SMaxime Henrion 	chainlen = 0;
133240c20505SMaxime Henrion 	for (m = m_head; m != NULL && chainlen <= sc->maxtxseg; m = m->m_next)
133340c20505SMaxime Henrion 		chainlen++;
133440c20505SMaxime Henrion 	if (chainlen > sc->maxtxseg) {
133523a0ed7cSDavid Greenman 		struct mbuf *mn;
133623a0ed7cSDavid Greenman 
1337a17c678eSDavid Greenman 		/*
13383bd07cfdSJonathan Lemon 		 * We ran out of segments. We have to recopy this
13393bd07cfdSJonathan Lemon 		 * mbuf chain first. Bail out if we can't get the
13403bd07cfdSJonathan Lemon 		 * new buffers.
1341a17c678eSDavid Greenman 		 */
134240c20505SMaxime Henrion 		mn = m_defrag(m_head, M_DONTWAIT);
134323a0ed7cSDavid Greenman 		if (mn == NULL) {
134440c20505SMaxime Henrion 			m_freem(m_head);
134540c20505SMaxime Henrion 			return (-1);
13461104779bSMike Silbersack 		} else {
134740c20505SMaxime Henrion 			m_head = mn;
13481104779bSMike Silbersack 		}
134940c20505SMaxime Henrion 	}
135040c20505SMaxime Henrion 
135140c20505SMaxime Henrion 	/*
135240c20505SMaxime Henrion 	 * Go through each of the mbufs in the chain and initialize
135340c20505SMaxime Henrion 	 * the transmit buffer descriptors with the physical address
135440c20505SMaxime Henrion 	 * and size of the mbuf.
135540c20505SMaxime Henrion 	 */
135640c20505SMaxime Henrion 	error = bus_dmamap_load_mbuf_sg(sc->fxp_mtag, txp->tx_map,
135740c20505SMaxime Henrion 	    m_head, segs, &nseg, 0);
1358b2badf02SMaxime Henrion 	if (error) {
135940c20505SMaxime Henrion 		device_printf(sc->dev, "can't map mbuf (error %d)\n", error);
136040c20505SMaxime Henrion 		m_freem(m_head);
136140c20505SMaxime Henrion 		return (-1);
136223a0ed7cSDavid Greenman 	}
136323a0ed7cSDavid Greenman 
136440c20505SMaxime Henrion 	KASSERT(nseg <= sc->maxtxseg, ("too many DMA segments"));
1365b2badf02SMaxime Henrion 
136640c20505SMaxime Henrion 	cbp = txp->tx_cb;
136740c20505SMaxime Henrion 	for (i = 0; i < nseg; i++) {
136840c20505SMaxime Henrion 		KASSERT(segs[i].ds_len <= MCLBYTES, ("segment size too large"));
136940c20505SMaxime Henrion 		/*
137040c20505SMaxime Henrion 		 * If this is an 82550/82551, then we're using extended
137140c20505SMaxime Henrion 		 * TxCBs _and_ we're using checksum offload. This means
137240c20505SMaxime Henrion 		 * that the TxCB is really an IPCB. One major difference
137340c20505SMaxime Henrion 		 * between the two is that with plain extended TxCBs,
137440c20505SMaxime Henrion 		 * the bottom half of the TxCB contains two entries from
137540c20505SMaxime Henrion 		 * the TBD array, whereas IPCBs contain just one entry:
137640c20505SMaxime Henrion 		 * one entry (8 bytes) has been sacrificed for the TCP/IP
137740c20505SMaxime Henrion 		 * checksum offload control bits. So to make things work
137840c20505SMaxime Henrion 		 * right, we have to start filling in the TBD array
137940c20505SMaxime Henrion 		 * starting from a different place depending on whether
138040c20505SMaxime Henrion 		 * the chip is an 82550/82551 or not.
138140c20505SMaxime Henrion 		 */
138240c20505SMaxime Henrion 		if (sc->flags & FXP_FLAG_EXT_RFA) {
138340c20505SMaxime Henrion 			cbp->tbd[i + 1].tb_addr = htole32(segs[i].ds_addr);
138440c20505SMaxime Henrion 			cbp->tbd[i + 1].tb_size = htole32(segs[i].ds_len);
138540c20505SMaxime Henrion 		} else {
138640c20505SMaxime Henrion 			cbp->tbd[i].tb_addr = htole32(segs[i].ds_addr);
138740c20505SMaxime Henrion 			cbp->tbd[i].tb_size = htole32(segs[i].ds_len);
138840c20505SMaxime Henrion 		}
138940c20505SMaxime Henrion 	}
139040c20505SMaxime Henrion 	cbp->tbd_number = nseg;
139140c20505SMaxime Henrion 
139240c20505SMaxime Henrion 	bus_dmamap_sync(sc->fxp_mtag, txp->tx_map, BUS_DMASYNC_PREWRITE);
139340c20505SMaxime Henrion 	txp->tx_mbuf = m_head;
1394b2badf02SMaxime Henrion 	txp->tx_cb->cb_status = 0;
1395b2badf02SMaxime Henrion 	txp->tx_cb->byte_count = 0;
13963114fdb4SDavid Greenman 	if (sc->tx_queued != FXP_CXINT_THRESH - 1) {
1397b2badf02SMaxime Henrion 		txp->tx_cb->cb_command =
139883e6547dSMaxime Henrion 		    htole16(sc->tx_cmd | FXP_CB_COMMAND_SF |
139983e6547dSMaxime Henrion 		    FXP_CB_COMMAND_S);
14003114fdb4SDavid Greenman 	} else {
1401b2badf02SMaxime Henrion 		txp->tx_cb->cb_command =
140283e6547dSMaxime Henrion 		    htole16(sc->tx_cmd | FXP_CB_COMMAND_SF |
140383e6547dSMaxime Henrion 		    FXP_CB_COMMAND_S | FXP_CB_COMMAND_I);
14043114fdb4SDavid Greenman 		/*
14053bd07cfdSJonathan Lemon 		 * Set a 5 second timer just in case we don't hear
14063bd07cfdSJonathan Lemon 		 * from the card again.
14073114fdb4SDavid Greenman 		 */
1408df79d527SGleb Smirnoff 		sc->watchdog_timer = 5;
14093114fdb4SDavid Greenman 	}
1410b2badf02SMaxime Henrion 	txp->tx_cb->tx_threshold = tx_threshold;
1411a17c678eSDavid Greenman 
1412a17c678eSDavid Greenman 	/*
1413483b9871SDavid Greenman 	 * Advance the end of list forward.
1414a17c678eSDavid Greenman 	 */
141506175228SAndrew Gallatin 
141650d81222SMaxime Henrion #ifdef __alpha__
141706175228SAndrew Gallatin 	/*
141806175228SAndrew Gallatin 	 * On platforms which can't access memory in 16-bit
141906175228SAndrew Gallatin 	 * granularities, we must prevent the card from DMA'ing
142006175228SAndrew Gallatin 	 * up the status while we update the command field.
142106175228SAndrew Gallatin 	 * This could cause us to overwrite the completion status.
142214fd1071SMaxime Henrion 	 * XXX This is probably bogus and we're _not_ looking
142314fd1071SMaxime Henrion 	 * for atomicity here.
142406175228SAndrew Gallatin 	 */
142514fd1071SMaxime Henrion 	atomic_clear_16(&sc->fxp_desc.tx_last->tx_cb->cb_command,
1426bafb64afSMaxime Henrion 	    htole16(FXP_CB_COMMAND_S));
142750d81222SMaxime Henrion #else
142840c20505SMaxime Henrion 	sc->fxp_desc.tx_last->tx_cb->cb_command &= htole16(~FXP_CB_COMMAND_S);
142950d81222SMaxime Henrion #endif /*__alpha__*/
1430b2badf02SMaxime Henrion 	sc->fxp_desc.tx_last = txp;
1431a17c678eSDavid Greenman 
1432a17c678eSDavid Greenman 	/*
14331cd443acSDavid Greenman 	 * Advance the beginning of the list forward if there are
1434b2badf02SMaxime Henrion 	 * no other packets queued (when nothing is queued, tx_first
1435483b9871SDavid Greenman 	 * sits on the last TxCB that was sent out).
1436a17c678eSDavid Greenman 	 */
14371cd443acSDavid Greenman 	if (sc->tx_queued == 0)
1438b2badf02SMaxime Henrion 		sc->fxp_desc.tx_first = txp;
1439a17c678eSDavid Greenman 
14401cd443acSDavid Greenman 	sc->tx_queued++;
14411cd443acSDavid Greenman 
1442a17c678eSDavid Greenman 	/*
1443a17c678eSDavid Greenman 	 * Pass packet to bpf if there is a listener.
1444a17c678eSDavid Greenman 	 */
144540c20505SMaxime Henrion 	BPF_MTAP(ifp, m_head);
144640c20505SMaxime Henrion 	return (0);
1447a17c678eSDavid Greenman }
1448a17c678eSDavid Greenman 
1449e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
1450e4fc250cSLuigi Rizzo static poll_handler_t fxp_poll;
1451e4fc250cSLuigi Rizzo 
1452e4fc250cSLuigi Rizzo static void
1453e4fc250cSLuigi Rizzo fxp_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
1454e4fc250cSLuigi Rizzo {
1455e4fc250cSLuigi Rizzo 	struct fxp_softc *sc = ifp->if_softc;
145674d1ed23SMaxime Henrion 	uint8_t statack;
1457e4fc250cSLuigi Rizzo 
14584953bccaSNate Lawson 	FXP_LOCK(sc);
145940929967SGleb Smirnoff 	if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) {
14604953bccaSNate Lawson 		FXP_UNLOCK(sc);
1461e4fc250cSLuigi Rizzo 		return;
1462e4fc250cSLuigi Rizzo 	}
146340929967SGleb Smirnoff 
1464e4fc250cSLuigi Rizzo 	statack = FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA |
1465e4fc250cSLuigi Rizzo 	    FXP_SCB_STATACK_FR;
1466e4fc250cSLuigi Rizzo 	if (cmd == POLL_AND_CHECK_STATUS) {
146774d1ed23SMaxime Henrion 		uint8_t tmp;
14686481f301SPeter Wemm 
1469e4fc250cSLuigi Rizzo 		tmp = CSR_READ_1(sc, FXP_CSR_SCB_STATACK);
14704953bccaSNate Lawson 		if (tmp == 0xff || tmp == 0) {
14714953bccaSNate Lawson 			FXP_UNLOCK(sc);
1472e4fc250cSLuigi Rizzo 			return; /* nothing to do */
14734953bccaSNate Lawson 		}
1474e4fc250cSLuigi Rizzo 		tmp &= ~statack;
1475e4fc250cSLuigi Rizzo 		/* ack what we can */
1476e4fc250cSLuigi Rizzo 		if (tmp != 0)
1477e4fc250cSLuigi Rizzo 			CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, tmp);
1478e4fc250cSLuigi Rizzo 		statack |= tmp;
1479e4fc250cSLuigi Rizzo 	}
14804953bccaSNate Lawson 	fxp_intr_body(sc, ifp, statack, count);
14814953bccaSNate Lawson 	FXP_UNLOCK(sc);
1482e4fc250cSLuigi Rizzo }
1483e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */
1484e4fc250cSLuigi Rizzo 
1485a17c678eSDavid Greenman /*
14869c7d2607SDavid Greenman  * Process interface interrupts.
1487a17c678eSDavid Greenman  */
148894927790SDavid Greenman static void
1489f7788e8eSJonathan Lemon fxp_intr(void *xsc)
1490a17c678eSDavid Greenman {
1491f7788e8eSJonathan Lemon 	struct fxp_softc *sc = xsc;
1492fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
149374d1ed23SMaxime Henrion 	uint8_t statack;
14940f4dc94cSChuck Paterson 
14954953bccaSNate Lawson 	FXP_LOCK(sc);
1496704d1965SWarner Losh 	if (sc->suspended) {
1497704d1965SWarner Losh 		FXP_UNLOCK(sc);
1498704d1965SWarner Losh 		return;
1499704d1965SWarner Losh 	}
1500704d1965SWarner Losh 
1501e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
150240929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING) {
15034953bccaSNate Lawson 		FXP_UNLOCK(sc);
1504e4fc250cSLuigi Rizzo 		return;
15054953bccaSNate Lawson 	}
1506e4fc250cSLuigi Rizzo #endif
1507b184b38eSDavid Greenman 	while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) {
1508a17c678eSDavid Greenman 		/*
150911457bbfSJonathan Lemon 		 * It should not be possible to have all bits set; the
151011457bbfSJonathan Lemon 		 * FXP_SCB_INTR_SWI bit always returns 0 on a read.  If
151111457bbfSJonathan Lemon 		 * all bits are set, this may indicate that the card has
151211457bbfSJonathan Lemon 		 * been physically ejected, so ignore it.
151311457bbfSJonathan Lemon 		 */
15144953bccaSNate Lawson 		if (statack == 0xff) {
15154953bccaSNate Lawson 			FXP_UNLOCK(sc);
151611457bbfSJonathan Lemon 			return;
15174953bccaSNate Lawson 		}
151811457bbfSJonathan Lemon 
151911457bbfSJonathan Lemon 		/*
1520a17c678eSDavid Greenman 		 * First ACK all the interrupts in this pass.
1521a17c678eSDavid Greenman 		 */
1522ba8c6fd5SDavid Greenman 		CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
15234953bccaSNate Lawson 		fxp_intr_body(sc, ifp, statack, -1);
1524e4fc250cSLuigi Rizzo 	}
15254953bccaSNate Lawson 	FXP_UNLOCK(sc);
1526e4fc250cSLuigi Rizzo }
1527e4fc250cSLuigi Rizzo 
1528e4fc250cSLuigi Rizzo static void
1529b2badf02SMaxime Henrion fxp_txeof(struct fxp_softc *sc)
1530b2badf02SMaxime Henrion {
1531b2badf02SMaxime Henrion 	struct fxp_tx *txp;
1532b2badf02SMaxime Henrion 
1533b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREREAD);
1534b2badf02SMaxime Henrion 	for (txp = sc->fxp_desc.tx_first; sc->tx_queued &&
153583e6547dSMaxime Henrion 	    (le16toh(txp->tx_cb->cb_status) & FXP_CB_STATUS_C) != 0;
1536b2badf02SMaxime Henrion 	    txp = txp->tx_next) {
1537b2badf02SMaxime Henrion 		if (txp->tx_mbuf != NULL) {
1538b2badf02SMaxime Henrion 			bus_dmamap_sync(sc->fxp_mtag, txp->tx_map,
1539b2badf02SMaxime Henrion 			    BUS_DMASYNC_POSTWRITE);
1540b2badf02SMaxime Henrion 			bus_dmamap_unload(sc->fxp_mtag, txp->tx_map);
1541b2badf02SMaxime Henrion 			m_freem(txp->tx_mbuf);
1542b2badf02SMaxime Henrion 			txp->tx_mbuf = NULL;
1543b2badf02SMaxime Henrion 			/* clear this to reset csum offload bits */
1544b2badf02SMaxime Henrion 			txp->tx_cb->tbd[0].tb_addr = 0;
1545b2badf02SMaxime Henrion 		}
1546b2badf02SMaxime Henrion 		sc->tx_queued--;
1547b2badf02SMaxime Henrion 	}
1548b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = txp;
1549b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
1550b2badf02SMaxime Henrion }
1551b2badf02SMaxime Henrion 
1552b2badf02SMaxime Henrion static void
155374d1ed23SMaxime Henrion fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp, uint8_t statack,
15544953bccaSNate Lawson     int count)
1555e4fc250cSLuigi Rizzo {
15562b5989e9SLuigi Rizzo 	struct mbuf *m;
1557b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
15582b5989e9SLuigi Rizzo 	struct fxp_rfa *rfa;
15592b5989e9SLuigi Rizzo 	int rnr = (statack & FXP_SCB_STATACK_RNR) ? 1 : 0;
15601026fbd3SWes Peters 	int fxp_rc = 0;
156160bb79ebSPyun YongHyeon 	uint16_t status;
15622b5989e9SLuigi Rizzo 
156367fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
15642b5989e9SLuigi Rizzo 	if (rnr)
15650f1db1d6SMaxime Henrion 		sc->rnr++;
1566947e3815SIan Dowse #ifdef DEVICE_POLLING
1567947e3815SIan Dowse 	/* Pick up a deferred RNR condition if `count' ran out last time. */
1568947e3815SIan Dowse 	if (sc->flags & FXP_FLAG_DEFERRED_RNR) {
1569947e3815SIan Dowse 		sc->flags &= ~FXP_FLAG_DEFERRED_RNR;
1570947e3815SIan Dowse 		rnr = 1;
1571947e3815SIan Dowse 	}
1572947e3815SIan Dowse #endif
1573a17c678eSDavid Greenman 
1574a17c678eSDavid Greenman 	/*
15753114fdb4SDavid Greenman 	 * Free any finished transmit mbuf chains.
157606936301SBill Paul 	 *
157706936301SBill Paul 	 * Handle the CNA event likt a CXTNO event. It used to
157806936301SBill Paul 	 * be that this event (control unit not ready) was not
157906936301SBill Paul 	 * encountered, but it is now with the SMPng modifications.
158006936301SBill Paul 	 * The exact sequence of events that occur when the interface
158106936301SBill Paul 	 * is brought up are different now, and if this event
158206936301SBill Paul 	 * goes unhandled, the configuration/rxfilter setup sequence
158306936301SBill Paul 	 * can stall for several seconds. The result is that no
158406936301SBill Paul 	 * packets go out onto the wire for about 5 to 10 seconds
158506936301SBill Paul 	 * after the interface is ifconfig'ed for the first time.
15863114fdb4SDavid Greenman 	 */
158706936301SBill Paul 	if (statack & (FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA)) {
1588b2badf02SMaxime Henrion 		fxp_txeof(sc);
15893114fdb4SDavid Greenman 
1590df79d527SGleb Smirnoff 		sc->watchdog_timer = 0;
1591e2102ae4SMike Silbersack 		if (sc->tx_queued == 0) {
15923114fdb4SDavid Greenman 			if (sc->need_mcsetup)
15933114fdb4SDavid Greenman 				fxp_mc_setup(sc);
1594e2102ae4SMike Silbersack 		}
15953114fdb4SDavid Greenman 		/*
15963114fdb4SDavid Greenman 		 * Try to start more packets transmitting.
15973114fdb4SDavid Greenman 		 */
15987929aa03SMax Laier 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
15994953bccaSNate Lawson 			fxp_start_body(ifp);
16003114fdb4SDavid Greenman 	}
16012b5989e9SLuigi Rizzo 
16022b5989e9SLuigi Rizzo 	/*
16032b5989e9SLuigi Rizzo 	 * Just return if nothing happened on the receive side.
16042b5989e9SLuigi Rizzo 	 */
1605947e3815SIan Dowse 	if (!rnr && (statack & FXP_SCB_STATACK_FR) == 0)
16062b5989e9SLuigi Rizzo 		return;
16072b5989e9SLuigi Rizzo 
16083114fdb4SDavid Greenman 	/*
1609a17c678eSDavid Greenman 	 * Process receiver interrupts. If a no-resource (RNR)
1610a17c678eSDavid Greenman 	 * condition exists, get whatever packets we can and
1611a17c678eSDavid Greenman 	 * re-start the receiver.
1612947e3815SIan Dowse 	 *
16132b5989e9SLuigi Rizzo 	 * When using polling, we do not process the list to completion,
16142b5989e9SLuigi Rizzo 	 * so when we get an RNR interrupt we must defer the restart
16152b5989e9SLuigi Rizzo 	 * until we hit the last buffer with the C bit set.
16162b5989e9SLuigi Rizzo 	 * If we run out of cycles and rfa_headm has the C bit set,
1617947e3815SIan Dowse 	 * record the pending RNR in the FXP_FLAG_DEFERRED_RNR flag so
1618947e3815SIan Dowse 	 * that the info will be used in the subsequent polling cycle.
1619a17c678eSDavid Greenman 	 */
16202b5989e9SLuigi Rizzo 	for (;;) {
1621b2badf02SMaxime Henrion 		rxp = sc->fxp_desc.rx_head;
1622b2badf02SMaxime Henrion 		m = rxp->rx_mbuf;
1623ba8c6fd5SDavid Greenman 		rfa = (struct fxp_rfa *)(m->m_ext.ext_buf +
1624ba8c6fd5SDavid Greenman 		    RFA_ALIGNMENT_FUDGE);
1625b2badf02SMaxime Henrion 		bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map,
1626b2badf02SMaxime Henrion 		    BUS_DMASYNC_POSTREAD);
1627a17c678eSDavid Greenman 
1628e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING /* loop at most count times if count >=0 */
1629947e3815SIan Dowse 		if (count >= 0 && count-- == 0) {
1630947e3815SIan Dowse 			if (rnr) {
1631947e3815SIan Dowse 				/* Defer RNR processing until the next time. */
1632947e3815SIan Dowse 				sc->flags |= FXP_FLAG_DEFERRED_RNR;
1633947e3815SIan Dowse 				rnr = 0;
1634947e3815SIan Dowse 			}
16352b5989e9SLuigi Rizzo 			break;
1636947e3815SIan Dowse 		}
16372b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */
16382b5989e9SLuigi Rizzo 
163960bb79ebSPyun YongHyeon 		status = le16toh(rfa->rfa_status);
164060bb79ebSPyun YongHyeon 		if ((status & FXP_RFA_STATUS_C) == 0)
16412b5989e9SLuigi Rizzo 			break;
16422b5989e9SLuigi Rizzo 
1643dfe61cf1SDavid Greenman 		/*
1644b2badf02SMaxime Henrion 		 * Advance head forward.
1645dfe61cf1SDavid Greenman 		 */
1646b2badf02SMaxime Henrion 		sc->fxp_desc.rx_head = rxp->rx_next;
1647a17c678eSDavid Greenman 
1648dfe61cf1SDavid Greenman 		/*
1649ba8c6fd5SDavid Greenman 		 * Add a new buffer to the receive chain.
1650ba8c6fd5SDavid Greenman 		 * If this fails, the old buffer is recycled
1651ba8c6fd5SDavid Greenman 		 * instead.
1652dfe61cf1SDavid Greenman 		 */
1653c7a0fc80SQing Li 		fxp_rc = fxp_add_rfabuf(sc, rxp, m);
16541026fbd3SWes Peters 		if (fxp_rc == 0) {
1655aed53495SDavid Greenman 			int total_len;
1656a17c678eSDavid Greenman 
1657e8c8b728SJonathan Lemon 			/*
16582b5989e9SLuigi Rizzo 			 * Fetch packet length (the top 2 bits of
16592b5989e9SLuigi Rizzo 			 * actual_size are flags set by the controller
16602b5989e9SLuigi Rizzo 			 * upon completion), and drop the packet in case
16612b5989e9SLuigi Rizzo 			 * of bogus length or CRC errors.
1662e8c8b728SJonathan Lemon 			 */
1663bafb64afSMaxime Henrion 			total_len = le16toh(rfa->actual_size) & 0x3fff;
16642b5989e9SLuigi Rizzo 			if (total_len < sizeof(struct ether_header) ||
16652b5989e9SLuigi Rizzo 			    total_len > MCLBYTES - RFA_ALIGNMENT_FUDGE -
166660bb79ebSPyun YongHyeon 				sc->rfa_size || status & FXP_RFA_STATUS_CRC) {
1667e8c8b728SJonathan Lemon 				m_freem(m);
16682b5989e9SLuigi Rizzo 				continue;
1669e8c8b728SJonathan Lemon 			}
1670920b58e8SBrooks Davis 
1671c8bca6dcSBill Paul                         /* Do IP checksum checking. */
167260bb79ebSPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_RXCSUM) != 0 &&
167360bb79ebSPyun YongHyeon 			    (status & FXP_RFA_STATUS_PARSE)) {
1674c8bca6dcSBill Paul 				if (rfa->rfax_csum_sts &
1675c8bca6dcSBill Paul 				    FXP_RFDX_CS_IP_CSUM_BIT_VALID)
1676c8bca6dcSBill Paul 					m->m_pkthdr.csum_flags |=
1677c8bca6dcSBill Paul 					    CSUM_IP_CHECKED;
1678c8bca6dcSBill Paul 				if (rfa->rfax_csum_sts &
1679c8bca6dcSBill Paul 				    FXP_RFDX_CS_IP_CSUM_VALID)
1680c8bca6dcSBill Paul 					m->m_pkthdr.csum_flags |=
1681c8bca6dcSBill Paul 					    CSUM_IP_VALID;
1682c8bca6dcSBill Paul 				if ((rfa->rfax_csum_sts &
1683c8bca6dcSBill Paul 				    FXP_RFDX_CS_TCPUDP_CSUM_BIT_VALID) &&
1684c8bca6dcSBill Paul 				    (rfa->rfax_csum_sts &
1685c8bca6dcSBill Paul 				    FXP_RFDX_CS_TCPUDP_CSUM_VALID)) {
1686c8bca6dcSBill Paul 					m->m_pkthdr.csum_flags |=
1687c8bca6dcSBill Paul 					    CSUM_DATA_VALID|CSUM_PSEUDO_HDR;
1688c8bca6dcSBill Paul 					m->m_pkthdr.csum_data = 0xffff;
1689c8bca6dcSBill Paul 				}
1690c8bca6dcSBill Paul 			}
1691c8bca6dcSBill Paul 
16922e2de7f2SArchie Cobbs 			m->m_pkthdr.len = m->m_len = total_len;
1693673d9191SSam Leffler 			m->m_pkthdr.rcvif = ifp;
1694673d9191SSam Leffler 
169505fb8c3fSNate Lawson 			/*
169605fb8c3fSNate Lawson 			 * Drop locks before calling if_input() since it
169705fb8c3fSNate Lawson 			 * may re-enter fxp_start() in the netisr case.
169805fb8c3fSNate Lawson 			 * This would result in a lock reversal.  Better
169905fb8c3fSNate Lawson 			 * performance might be obtained by chaining all
170005fb8c3fSNate Lawson 			 * packets received, dropping the lock, and then
170105fb8c3fSNate Lawson 			 * calling if_input() on each one.
170205fb8c3fSNate Lawson 			 */
170305fb8c3fSNate Lawson 			FXP_UNLOCK(sc);
1704673d9191SSam Leffler 			(*ifp->if_input)(ifp, m);
170505fb8c3fSNate Lawson 			FXP_LOCK(sc);
17061026fbd3SWes Peters 		} else if (fxp_rc == ENOBUFS) {
17071026fbd3SWes Peters 			rnr = 0;
17081026fbd3SWes Peters 			break;
1709a17c678eSDavid Greenman 		}
1710a17c678eSDavid Greenman 	}
17112b5989e9SLuigi Rizzo 	if (rnr) {
1712ba8c6fd5SDavid Greenman 		fxp_scb_wait(sc);
1713ba8c6fd5SDavid Greenman 		CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
1714b2badf02SMaxime Henrion 		    sc->fxp_desc.rx_head->rx_addr);
17152e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
1716a17c678eSDavid Greenman 	}
1717a17c678eSDavid Greenman }
1718a17c678eSDavid Greenman 
1719dfe61cf1SDavid Greenman /*
1720dfe61cf1SDavid Greenman  * Update packet in/out/collision statistics. The i82557 doesn't
1721dfe61cf1SDavid Greenman  * allow you to access these counters without doing a fairly
1722dfe61cf1SDavid Greenman  * expensive DMA to get _all_ of the statistics it maintains, so
1723dfe61cf1SDavid Greenman  * we do this operation here only once per second. The statistics
1724dfe61cf1SDavid Greenman  * counters in the kernel are updated from the previous dump-stats
1725dfe61cf1SDavid Greenman  * DMA and then a new dump-stats DMA is started. The on-chip
1726dfe61cf1SDavid Greenman  * counters are zeroed when the DMA completes. If we can't start
1727dfe61cf1SDavid Greenman  * the DMA immediately, we don't wait - we just prepare to read
1728dfe61cf1SDavid Greenman  * them again next time.
1729dfe61cf1SDavid Greenman  */
1730303b270bSEivind Eklund static void
1731f7788e8eSJonathan Lemon fxp_tick(void *xsc)
1732a17c678eSDavid Greenman {
1733f7788e8eSJonathan Lemon 	struct fxp_softc *sc = xsc;
1734fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
1735a17c678eSDavid Greenman 	struct fxp_stats *sp = sc->fxp_stats;
1736a17c678eSDavid Greenman 
17373212724cSJohn Baldwin 	FXP_LOCK_ASSERT(sc, MA_OWNED);
1738b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, BUS_DMASYNC_POSTREAD);
173983e6547dSMaxime Henrion 	ifp->if_opackets += le32toh(sp->tx_good);
174083e6547dSMaxime Henrion 	ifp->if_collisions += le32toh(sp->tx_total_collisions);
1741397f9dfeSDavid Greenman 	if (sp->rx_good) {
174283e6547dSMaxime Henrion 		ifp->if_ipackets += le32toh(sp->rx_good);
1743397f9dfeSDavid Greenman 		sc->rx_idle_secs = 0;
1744397f9dfeSDavid Greenman 	} else {
1745c8cc6fcaSDavid Greenman 		/*
1746c8cc6fcaSDavid Greenman 		 * Receiver's been idle for another second.
1747c8cc6fcaSDavid Greenman 		 */
1748397f9dfeSDavid Greenman 		sc->rx_idle_secs++;
1749397f9dfeSDavid Greenman 	}
17503ba65732SDavid Greenman 	ifp->if_ierrors +=
175183e6547dSMaxime Henrion 	    le32toh(sp->rx_crc_errors) +
175283e6547dSMaxime Henrion 	    le32toh(sp->rx_alignment_errors) +
175383e6547dSMaxime Henrion 	    le32toh(sp->rx_rnr_errors) +
175483e6547dSMaxime Henrion 	    le32toh(sp->rx_overrun_errors);
1755a17c678eSDavid Greenman 	/*
1756f9be9005SDavid Greenman 	 * If any transmit underruns occured, bump up the transmit
1757f9be9005SDavid Greenman 	 * threshold by another 512 bytes (64 * 8).
1758f9be9005SDavid Greenman 	 */
1759f9be9005SDavid Greenman 	if (sp->tx_underruns) {
176083e6547dSMaxime Henrion 		ifp->if_oerrors += le32toh(sp->tx_underruns);
1761f9be9005SDavid Greenman 		if (tx_threshold < 192)
1762f9be9005SDavid Greenman 			tx_threshold += 64;
1763f9be9005SDavid Greenman 	}
17644953bccaSNate Lawson 
1765397f9dfeSDavid Greenman 	/*
1766c8cc6fcaSDavid Greenman 	 * Release any xmit buffers that have completed DMA. This isn't
1767c8cc6fcaSDavid Greenman 	 * strictly necessary to do here, but it's advantagous for mbufs
1768c8cc6fcaSDavid Greenman 	 * with external storage to be released in a timely manner rather
1769c8cc6fcaSDavid Greenman 	 * than being defered for a potentially long time. This limits
1770c8cc6fcaSDavid Greenman 	 * the delay to a maximum of one second.
1771c8cc6fcaSDavid Greenman 	 */
1772b2badf02SMaxime Henrion 	fxp_txeof(sc);
1773b2badf02SMaxime Henrion 
1774c8cc6fcaSDavid Greenman 	/*
1775397f9dfeSDavid Greenman 	 * If we haven't received any packets in FXP_MAC_RX_IDLE seconds,
1776397f9dfeSDavid Greenman 	 * then assume the receiver has locked up and attempt to clear
1777397f9dfeSDavid Greenman 	 * the condition by reprogramming the multicast filter. This is
1778397f9dfeSDavid Greenman 	 * a work-around for a bug in the 82557 where the receiver locks
1779397f9dfeSDavid Greenman 	 * up if it gets certain types of garbage in the syncronization
1780397f9dfeSDavid Greenman 	 * bits prior to the packet header. This bug is supposed to only
1781397f9dfeSDavid Greenman 	 * occur in 10Mbps mode, but has been seen to occur in 100Mbps
1782397f9dfeSDavid Greenman 	 * mode as well (perhaps due to a 10/100 speed transition).
1783397f9dfeSDavid Greenman 	 */
1784397f9dfeSDavid Greenman 	if (sc->rx_idle_secs > FXP_MAX_RX_IDLE) {
1785397f9dfeSDavid Greenman 		sc->rx_idle_secs = 0;
1786397f9dfeSDavid Greenman 		fxp_mc_setup(sc);
1787397f9dfeSDavid Greenman 	}
1788f9be9005SDavid Greenman 	/*
17893ba65732SDavid Greenman 	 * If there is no pending command, start another stats
17903ba65732SDavid Greenman 	 * dump. Otherwise punt for now.
1791a17c678eSDavid Greenman 	 */
1792397f9dfeSDavid Greenman 	if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) {
1793a17c678eSDavid Greenman 		/*
1794397f9dfeSDavid Greenman 		 * Start another stats dump.
1795a17c678eSDavid Greenman 		 */
1796b2badf02SMaxime Henrion 		bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap,
1797b2badf02SMaxime Henrion 		    BUS_DMASYNC_PREREAD);
17982e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET);
1799dfe61cf1SDavid Greenman 	} else {
1800dfe61cf1SDavid Greenman 		/*
1801dfe61cf1SDavid Greenman 		 * A previous command is still waiting to be accepted.
1802dfe61cf1SDavid Greenman 		 * Just zero our copy of the stats and wait for the
18033ba65732SDavid Greenman 		 * next timer event to update them.
1804dfe61cf1SDavid Greenman 		 */
1805dfe61cf1SDavid Greenman 		sp->tx_good = 0;
1806f9be9005SDavid Greenman 		sp->tx_underruns = 0;
1807dfe61cf1SDavid Greenman 		sp->tx_total_collisions = 0;
18083ba65732SDavid Greenman 
1809dfe61cf1SDavid Greenman 		sp->rx_good = 0;
18103ba65732SDavid Greenman 		sp->rx_crc_errors = 0;
18113ba65732SDavid Greenman 		sp->rx_alignment_errors = 0;
18123ba65732SDavid Greenman 		sp->rx_rnr_errors = 0;
18133ba65732SDavid Greenman 		sp->rx_overrun_errors = 0;
1814dfe61cf1SDavid Greenman 	}
1815f7788e8eSJonathan Lemon 	if (sc->miibus != NULL)
1816f7788e8eSJonathan Lemon 		mii_tick(device_get_softc(sc->miibus));
18174953bccaSNate Lawson 
1818a17c678eSDavid Greenman 	/*
181916f1e614SRuslan Ermilov 	 * Check that chip hasn't hung.
1820df79d527SGleb Smirnoff 	 */
1821df79d527SGleb Smirnoff 	fxp_watchdog(sc);
1822df79d527SGleb Smirnoff 
1823df79d527SGleb Smirnoff 	/*
1824a17c678eSDavid Greenman 	 * Schedule another timeout one second from now.
1825a17c678eSDavid Greenman 	 */
182645276e4aSSam Leffler 	callout_reset(&sc->stat_ch, hz, fxp_tick, sc);
1827a17c678eSDavid Greenman }
1828a17c678eSDavid Greenman 
1829a17c678eSDavid Greenman /*
1830a17c678eSDavid Greenman  * Stop the interface. Cancels the statistics updater and resets
1831a17c678eSDavid Greenman  * the interface.
1832a17c678eSDavid Greenman  */
1833a17c678eSDavid Greenman static void
1834f7788e8eSJonathan Lemon fxp_stop(struct fxp_softc *sc)
1835a17c678eSDavid Greenman {
1836fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
1837b2badf02SMaxime Henrion 	struct fxp_tx *txp;
18383ba65732SDavid Greenman 	int i;
1839a17c678eSDavid Greenman 
184013f4c340SRobert Watson 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
1841df79d527SGleb Smirnoff 	sc->watchdog_timer = 0;
18427dced78aSDavid Greenman 
1843a17c678eSDavid Greenman 	/*
1844a17c678eSDavid Greenman 	 * Cancel stats updater.
1845a17c678eSDavid Greenman 	 */
184645276e4aSSam Leffler 	callout_stop(&sc->stat_ch);
18473ba65732SDavid Greenman 
18483ba65732SDavid Greenman 	/*
184972a32a26SJonathan Lemon 	 * Issue software reset, which also unloads the microcode.
18503ba65732SDavid Greenman 	 */
185172a32a26SJonathan Lemon 	sc->flags &= ~FXP_FLAG_UCODE;
185209882363SJonathan Lemon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET);
185372a32a26SJonathan Lemon 	DELAY(50);
1854a17c678eSDavid Greenman 
18553ba65732SDavid Greenman 	/*
18563ba65732SDavid Greenman 	 * Release any xmit buffers.
18573ba65732SDavid Greenman 	 */
1858b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_list;
1859da91462dSDavid Greenman 	if (txp != NULL) {
1860da91462dSDavid Greenman 		for (i = 0; i < FXP_NTXCB; i++) {
1861b2badf02SMaxime Henrion  			if (txp[i].tx_mbuf != NULL) {
1862b2badf02SMaxime Henrion 				bus_dmamap_sync(sc->fxp_mtag, txp[i].tx_map,
1863b2badf02SMaxime Henrion 				    BUS_DMASYNC_POSTWRITE);
1864b2badf02SMaxime Henrion 				bus_dmamap_unload(sc->fxp_mtag, txp[i].tx_map);
1865b2badf02SMaxime Henrion 				m_freem(txp[i].tx_mbuf);
1866b2badf02SMaxime Henrion 				txp[i].tx_mbuf = NULL;
1867c8bca6dcSBill Paul 				/* clear this to reset csum offload bits */
1868b2badf02SMaxime Henrion 				txp[i].tx_cb->tbd[0].tb_addr = 0;
1869da91462dSDavid Greenman 			}
1870da91462dSDavid Greenman 		}
18713ba65732SDavid Greenman 	}
1872b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
18733ba65732SDavid Greenman 	sc->tx_queued = 0;
1874a17c678eSDavid Greenman }
1875a17c678eSDavid Greenman 
1876a17c678eSDavid Greenman /*
1877a17c678eSDavid Greenman  * Watchdog/transmission transmit timeout handler. Called when a
1878a17c678eSDavid Greenman  * transmission is started on the interface, but no interrupt is
1879a17c678eSDavid Greenman  * received before the timeout. This usually indicates that the
1880a17c678eSDavid Greenman  * card has wedged for some reason.
1881a17c678eSDavid Greenman  */
1882a17c678eSDavid Greenman static void
1883df79d527SGleb Smirnoff fxp_watchdog(struct fxp_softc *sc)
1884a17c678eSDavid Greenman {
1885ba8c6fd5SDavid Greenman 
1886df79d527SGleb Smirnoff 	FXP_LOCK_ASSERT(sc, MA_OWNED);
1887df79d527SGleb Smirnoff 
1888df79d527SGleb Smirnoff 	if (sc->watchdog_timer == 0 || --sc->watchdog_timer)
1889df79d527SGleb Smirnoff 		return;
1890df79d527SGleb Smirnoff 
1891f7788e8eSJonathan Lemon 	device_printf(sc->dev, "device timeout\n");
1892df79d527SGleb Smirnoff 	sc->ifp->if_oerrors++;
1893a17c678eSDavid Greenman 
18944953bccaSNate Lawson 	fxp_init_body(sc);
1895a17c678eSDavid Greenman }
1896a17c678eSDavid Greenman 
18974953bccaSNate Lawson /*
18984953bccaSNate Lawson  * Acquire locks and then call the real initialization function.  This
18994953bccaSNate Lawson  * is necessary because ether_ioctl() calls if_init() and this would
19004953bccaSNate Lawson  * result in mutex recursion if the mutex was held.
19014953bccaSNate Lawson  */
1902a17c678eSDavid Greenman static void
1903f7788e8eSJonathan Lemon fxp_init(void *xsc)
1904a17c678eSDavid Greenman {
1905fb583156SDavid Greenman 	struct fxp_softc *sc = xsc;
19064953bccaSNate Lawson 
19074953bccaSNate Lawson 	FXP_LOCK(sc);
19084953bccaSNate Lawson 	fxp_init_body(sc);
19094953bccaSNate Lawson 	FXP_UNLOCK(sc);
19104953bccaSNate Lawson }
19114953bccaSNate Lawson 
19124953bccaSNate Lawson /*
19134953bccaSNate Lawson  * Perform device initialization. This routine must be called with the
19144953bccaSNate Lawson  * softc lock held.
19154953bccaSNate Lawson  */
19164953bccaSNate Lawson static void
19174953bccaSNate Lawson fxp_init_body(struct fxp_softc *sc)
19184953bccaSNate Lawson {
1919fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
1920a17c678eSDavid Greenman 	struct fxp_cb_config *cbp;
1921a17c678eSDavid Greenman 	struct fxp_cb_ias *cb_ias;
1922b2badf02SMaxime Henrion 	struct fxp_cb_tx *tcbp;
1923b2badf02SMaxime Henrion 	struct fxp_tx *txp;
192409882363SJonathan Lemon 	struct fxp_cb_mcs *mcsp;
19253212724cSJohn Baldwin 	int i, prm;
1926a17c678eSDavid Greenman 
192767fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
1928a17c678eSDavid Greenman 	/*
19293ba65732SDavid Greenman 	 * Cancel any pending I/O
1930a17c678eSDavid Greenman 	 */
19313ba65732SDavid Greenman 	fxp_stop(sc);
1932a17c678eSDavid Greenman 
1933a17c678eSDavid Greenman 	prm = (ifp->if_flags & IFF_PROMISC) ? 1 : 0;
1934a17c678eSDavid Greenman 
1935a17c678eSDavid Greenman 	/*
1936a17c678eSDavid Greenman 	 * Initialize base of CBL and RFA memory. Loading with zero
1937a17c678eSDavid Greenman 	 * sets it up for regular linear addressing.
1938a17c678eSDavid Greenman 	 */
1939ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0);
19402e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE);
1941a17c678eSDavid Greenman 
1942ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
19432e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE);
1944a17c678eSDavid Greenman 
1945a17c678eSDavid Greenman 	/*
1946a17c678eSDavid Greenman 	 * Initialize base of dump-stats buffer.
1947a17c678eSDavid Greenman 	 */
1948ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
1949b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, BUS_DMASYNC_PREREAD);
1950b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->stats_addr);
19512e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR);
1952a17c678eSDavid Greenman 
1953a17c678eSDavid Greenman 	/*
195472a32a26SJonathan Lemon 	 * Attempt to load microcode if requested.
195572a32a26SJonathan Lemon 	 */
195672a32a26SJonathan Lemon 	if (ifp->if_flags & IFF_LINK0 && (sc->flags & FXP_FLAG_UCODE) == 0)
195772a32a26SJonathan Lemon 		fxp_load_ucode(sc);
195872a32a26SJonathan Lemon 
195972a32a26SJonathan Lemon 	/*
196009882363SJonathan Lemon 	 * Initialize the multicast address list.
196109882363SJonathan Lemon 	 */
196209882363SJonathan Lemon 	if (fxp_mc_addrs(sc)) {
196309882363SJonathan Lemon 		mcsp = sc->mcsp;
196409882363SJonathan Lemon 		mcsp->cb_status = 0;
196583e6547dSMaxime Henrion 		mcsp->cb_command =
196683e6547dSMaxime Henrion 		    htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL);
196783e6547dSMaxime Henrion 		mcsp->link_addr = 0xffffffff;
196809882363SJonathan Lemon 		/*
196909882363SJonathan Lemon 	 	 * Start the multicast setup command.
197009882363SJonathan Lemon 		 */
197109882363SJonathan Lemon 		fxp_scb_wait(sc);
1972b2badf02SMaxime Henrion 		bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, BUS_DMASYNC_PREWRITE);
1973b2badf02SMaxime Henrion 		CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr);
197409882363SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
197509882363SJonathan Lemon 		/* ...and wait for it to complete. */
1976209b07bcSMaxime Henrion 		fxp_dma_wait(sc, &mcsp->cb_status, sc->mcs_tag, sc->mcs_map);
1977b2badf02SMaxime Henrion 		bus_dmamap_sync(sc->mcs_tag, sc->mcs_map,
1978b2badf02SMaxime Henrion 		    BUS_DMASYNC_POSTWRITE);
197909882363SJonathan Lemon 	}
198009882363SJonathan Lemon 
198109882363SJonathan Lemon 	/*
1982a17c678eSDavid Greenman 	 * We temporarily use memory that contains the TxCB list to
1983a17c678eSDavid Greenman 	 * construct the config CB. The TxCB list memory is rebuilt
1984a17c678eSDavid Greenman 	 * later.
1985a17c678eSDavid Greenman 	 */
1986b2badf02SMaxime Henrion 	cbp = (struct fxp_cb_config *)sc->fxp_desc.cbl_list;
1987a17c678eSDavid Greenman 
1988a17c678eSDavid Greenman 	/*
1989a17c678eSDavid Greenman 	 * This bcopy is kind of disgusting, but there are a bunch of must be
1990a17c678eSDavid Greenman 	 * zero and must be one bits in this structure and this is the easiest
1991a17c678eSDavid Greenman 	 * way to initialize them all to proper values.
1992a17c678eSDavid Greenman 	 */
1993b2badf02SMaxime Henrion 	bcopy(fxp_cb_config_template, cbp, sizeof(fxp_cb_config_template));
1994a17c678eSDavid Greenman 
1995a17c678eSDavid Greenman 	cbp->cb_status =	0;
199683e6547dSMaxime Henrion 	cbp->cb_command =	htole16(FXP_CB_COMMAND_CONFIG |
199783e6547dSMaxime Henrion 	    FXP_CB_COMMAND_EL);
199883e6547dSMaxime Henrion 	cbp->link_addr =	0xffffffff;	/* (no) next command */
19992c6c0947SMaxime Henrion 	cbp->byte_count =	sc->flags & FXP_FLAG_EXT_RFA ? 32 : 22;
2000001696daSDavid Greenman 	cbp->rx_fifo_limit =	8;	/* rx fifo threshold (32 bytes) */
2001001696daSDavid Greenman 	cbp->tx_fifo_limit =	0;	/* tx fifo threshold (0 bytes) */
2002a17c678eSDavid Greenman 	cbp->adaptive_ifs =	0;	/* (no) adaptive interframe spacing */
2003f7788e8eSJonathan Lemon 	cbp->mwi_enable =	sc->flags & FXP_FLAG_MWI_ENABLE ? 1 : 0;
2004f7788e8eSJonathan Lemon 	cbp->type_enable =	0;	/* actually reserved */
2005f7788e8eSJonathan Lemon 	cbp->read_align_en =	sc->flags & FXP_FLAG_READ_ALIGN ? 1 : 0;
2006f7788e8eSJonathan Lemon 	cbp->end_wr_on_cl =	sc->flags & FXP_FLAG_WRITE_ALIGN ? 1 : 0;
2007001696daSDavid Greenman 	cbp->rx_dma_bytecount =	0;	/* (no) rx DMA max */
2008001696daSDavid Greenman 	cbp->tx_dma_bytecount =	0;	/* (no) tx DMA max */
2009f7788e8eSJonathan Lemon 	cbp->dma_mbce =		0;	/* (disable) dma max counters */
2010a17c678eSDavid Greenman 	cbp->late_scb =		0;	/* (don't) defer SCB update */
2011f7788e8eSJonathan Lemon 	cbp->direct_dma_dis =	1;	/* disable direct rcv dma mode */
2012f7788e8eSJonathan Lemon 	cbp->tno_int_or_tco_en =0;	/* (disable) tx not okay interrupt */
20133114fdb4SDavid Greenman 	cbp->ci_int =		1;	/* interrupt on CU idle */
2014f7788e8eSJonathan Lemon 	cbp->ext_txcb_dis = 	sc->flags & FXP_FLAG_EXT_TXCB ? 0 : 1;
2015f7788e8eSJonathan Lemon 	cbp->ext_stats_dis = 	1;	/* disable extended counters */
2016f7788e8eSJonathan Lemon 	cbp->keep_overrun_rx = 	0;	/* don't pass overrun frames to host */
20178ef1f631SYaroslav Tykhiy 	cbp->save_bf =		sc->flags & FXP_FLAG_SAVE_BAD ? 1 : prm;
2018a17c678eSDavid Greenman 	cbp->disc_short_rx =	!prm;	/* discard short packets */
2019f7788e8eSJonathan Lemon 	cbp->underrun_retry =	1;	/* retry mode (once) on DMA underrun */
2020f7788e8eSJonathan Lemon 	cbp->two_frames =	0;	/* do not limit FIFO to 2 frames */
2021f7788e8eSJonathan Lemon 	cbp->dyn_tbd =		0;	/* (no) dynamic TBD mode */
2022c8bca6dcSBill Paul 	cbp->ext_rfa =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2023f7788e8eSJonathan Lemon 	cbp->mediatype =	sc->flags & FXP_FLAG_SERIAL_MEDIA ? 0 : 1;
2024f7788e8eSJonathan Lemon 	cbp->csma_dis =		0;	/* (don't) disable link */
2025f7788e8eSJonathan Lemon 	cbp->tcp_udp_cksum =	0;	/* (don't) enable checksum */
2026f7788e8eSJonathan Lemon 	cbp->vlan_tco =		0;	/* (don't) enable vlan wakeup */
2027f7788e8eSJonathan Lemon 	cbp->link_wake_en =	0;	/* (don't) assert PME# on link change */
2028f7788e8eSJonathan Lemon 	cbp->arp_wake_en =	0;	/* (don't) assert PME# on arp */
2029f7788e8eSJonathan Lemon 	cbp->mc_wake_en =	0;	/* (don't) enable PME# on mcmatch */
2030a17c678eSDavid Greenman 	cbp->nsai =		1;	/* (don't) disable source addr insert */
2031a17c678eSDavid Greenman 	cbp->preamble_length =	2;	/* (7 byte) preamble */
2032a17c678eSDavid Greenman 	cbp->loopback =		0;	/* (don't) loopback */
2033a17c678eSDavid Greenman 	cbp->linear_priority =	0;	/* (normal CSMA/CD operation) */
2034a17c678eSDavid Greenman 	cbp->linear_pri_mode =	0;	/* (wait after xmit only) */
2035a17c678eSDavid Greenman 	cbp->interfrm_spacing =	6;	/* (96 bits of) interframe spacing */
2036a17c678eSDavid Greenman 	cbp->promiscuous =	prm;	/* promiscuous mode */
2037a17c678eSDavid Greenman 	cbp->bcast_disable =	0;	/* (don't) disable broadcasts */
2038f7788e8eSJonathan Lemon 	cbp->wait_after_win =	0;	/* (don't) enable modified backoff alg*/
2039f7788e8eSJonathan Lemon 	cbp->ignore_ul =	0;	/* consider U/L bit in IA matching */
2040f7788e8eSJonathan Lemon 	cbp->crc16_en =		0;	/* (don't) enable crc-16 algorithm */
2041f7788e8eSJonathan Lemon 	cbp->crscdt =		sc->flags & FXP_FLAG_SERIAL_MEDIA ? 1 : 0;
2042f7788e8eSJonathan Lemon 
2043a17c678eSDavid Greenman 	cbp->stripping =	!prm;	/* truncate rx packet to byte count */
2044a17c678eSDavid Greenman 	cbp->padding =		1;	/* (do) pad short tx packets */
2045a17c678eSDavid Greenman 	cbp->rcv_crc_xfer =	0;	/* (don't) xfer CRC to host */
2046f7788e8eSJonathan Lemon 	cbp->long_rx_en =	sc->flags & FXP_FLAG_LONG_PKT_EN ? 1 : 0;
2047f7788e8eSJonathan Lemon 	cbp->ia_wake_en =	0;	/* (don't) wake up on address match */
2048f7788e8eSJonathan Lemon 	cbp->magic_pkt_dis =	0;	/* (don't) disable magic packet */
2049f7788e8eSJonathan Lemon 					/* must set wake_en in PMCSR also */
2050a17c678eSDavid Greenman 	cbp->force_fdx =	0;	/* (don't) force full duplex */
20513ba65732SDavid Greenman 	cbp->fdx_pin_en =	1;	/* (enable) FDX# pin */
2052a17c678eSDavid Greenman 	cbp->multi_ia =		0;	/* (don't) accept multiple IAs */
2053f7788e8eSJonathan Lemon 	cbp->mc_all =		sc->flags & FXP_FLAG_ALL_MCAST ? 1 : 0;
2054c8bca6dcSBill Paul 	cbp->gamla_rx =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2055a17c678eSDavid Greenman 
20560f1db1d6SMaxime Henrion 	if (sc->tunable_noflow || sc->revision == FXP_REV_82557) {
20573bd07cfdSJonathan Lemon 		/*
20583bd07cfdSJonathan Lemon 		 * The 82557 has no hardware flow control, the values
20593bd07cfdSJonathan Lemon 		 * below are the defaults for the chip.
20603bd07cfdSJonathan Lemon 		 */
20613bd07cfdSJonathan Lemon 		cbp->fc_delay_lsb =	0;
20623bd07cfdSJonathan Lemon 		cbp->fc_delay_msb =	0x40;
20633bd07cfdSJonathan Lemon 		cbp->pri_fc_thresh =	3;
20643bd07cfdSJonathan Lemon 		cbp->tx_fc_dis =	0;
20653bd07cfdSJonathan Lemon 		cbp->rx_fc_restop =	0;
20663bd07cfdSJonathan Lemon 		cbp->rx_fc_restart =	0;
20673bd07cfdSJonathan Lemon 		cbp->fc_filter =	0;
20683bd07cfdSJonathan Lemon 		cbp->pri_fc_loc =	1;
20693bd07cfdSJonathan Lemon 	} else {
20703bd07cfdSJonathan Lemon 		cbp->fc_delay_lsb =	0x1f;
20713bd07cfdSJonathan Lemon 		cbp->fc_delay_msb =	0x01;
20723bd07cfdSJonathan Lemon 		cbp->pri_fc_thresh =	3;
20733bd07cfdSJonathan Lemon 		cbp->tx_fc_dis =	0;	/* enable transmit FC */
20743bd07cfdSJonathan Lemon 		cbp->rx_fc_restop =	1;	/* enable FC restop frames */
20753bd07cfdSJonathan Lemon 		cbp->rx_fc_restart =	1;	/* enable FC restart frames */
20763bd07cfdSJonathan Lemon 		cbp->fc_filter =	!prm;	/* drop FC frames to host */
20773bd07cfdSJonathan Lemon 		cbp->pri_fc_loc =	1;	/* FC pri location (byte31) */
20783bd07cfdSJonathan Lemon 	}
20793bd07cfdSJonathan Lemon 
2080a17c678eSDavid Greenman 	/*
2081a17c678eSDavid Greenman 	 * Start the config command/DMA.
2082a17c678eSDavid Greenman 	 */
2083ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
2084b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
2085b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
20862e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2087a17c678eSDavid Greenman 	/* ...and wait for it to complete. */
2088209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map);
2089b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE);
2090a17c678eSDavid Greenman 
2091a17c678eSDavid Greenman 	/*
2092a17c678eSDavid Greenman 	 * Now initialize the station address. Temporarily use the TxCB
2093a17c678eSDavid Greenman 	 * memory area like we did above for the config CB.
2094a17c678eSDavid Greenman 	 */
2095b2badf02SMaxime Henrion 	cb_ias = (struct fxp_cb_ias *)sc->fxp_desc.cbl_list;
2096a17c678eSDavid Greenman 	cb_ias->cb_status = 0;
209783e6547dSMaxime Henrion 	cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL);
209883e6547dSMaxime Henrion 	cb_ias->link_addr = 0xffffffff;
20994a0d6638SRuslan Ermilov 	bcopy(IF_LLADDR(sc->ifp), cb_ias->macaddr, ETHER_ADDR_LEN);
2100a17c678eSDavid Greenman 
2101a17c678eSDavid Greenman 	/*
2102a17c678eSDavid Greenman 	 * Start the IAS (Individual Address Setup) command/DMA.
2103a17c678eSDavid Greenman 	 */
2104ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
2105b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
21062e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2107a17c678eSDavid Greenman 	/* ...and wait for it to complete. */
2108209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cb_ias->cb_status, sc->cbl_tag, sc->cbl_map);
2109b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE);
2110a17c678eSDavid Greenman 
2111a17c678eSDavid Greenman 	/*
2112a17c678eSDavid Greenman 	 * Initialize transmit control block (TxCB) list.
2113a17c678eSDavid Greenman 	 */
2114b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_list;
2115b2badf02SMaxime Henrion 	tcbp = sc->fxp_desc.cbl_list;
2116b2badf02SMaxime Henrion 	bzero(tcbp, FXP_TXCB_SZ);
2117a17c678eSDavid Greenman 	for (i = 0; i < FXP_NTXCB; i++) {
2118b2badf02SMaxime Henrion 		txp[i].tx_mbuf = NULL;
211983e6547dSMaxime Henrion 		tcbp[i].cb_status = htole16(FXP_CB_STATUS_C | FXP_CB_STATUS_OK);
212083e6547dSMaxime Henrion 		tcbp[i].cb_command = htole16(FXP_CB_COMMAND_NOP);
212183e6547dSMaxime Henrion 		tcbp[i].link_addr = htole32(sc->fxp_desc.cbl_addr +
212283e6547dSMaxime Henrion 		    (((i + 1) & FXP_TXCB_MASK) * sizeof(struct fxp_cb_tx)));
21233bd07cfdSJonathan Lemon 		if (sc->flags & FXP_FLAG_EXT_TXCB)
2124b2badf02SMaxime Henrion 			tcbp[i].tbd_array_addr =
212583e6547dSMaxime Henrion 			    htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[2]));
21263bd07cfdSJonathan Lemon 		else
2127b2badf02SMaxime Henrion 			tcbp[i].tbd_array_addr =
212883e6547dSMaxime Henrion 			    htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[0]));
2129b2badf02SMaxime Henrion 		txp[i].tx_next = &txp[(i + 1) & FXP_TXCB_MASK];
2130a17c678eSDavid Greenman 	}
2131a17c678eSDavid Greenman 	/*
2132397f9dfeSDavid Greenman 	 * Set the suspend flag on the first TxCB and start the control
2133a17c678eSDavid Greenman 	 * unit. It will execute the NOP and then suspend.
2134a17c678eSDavid Greenman 	 */
213583e6547dSMaxime Henrion 	tcbp->cb_command = htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S);
2136b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
2137b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp;
2138397f9dfeSDavid Greenman 	sc->tx_queued = 1;
2139a17c678eSDavid Greenman 
2140ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
21412e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2142a17c678eSDavid Greenman 
2143a17c678eSDavid Greenman 	/*
2144a17c678eSDavid Greenman 	 * Initialize receiver buffer area - RFA.
2145a17c678eSDavid Greenman 	 */
2146ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
2147b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.rx_head->rx_addr);
21482e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
2149a17c678eSDavid Greenman 
2150dccee1a1SDavid Greenman 	/*
2151ba8c6fd5SDavid Greenman 	 * Set current media.
2152dccee1a1SDavid Greenman 	 */
2153f7788e8eSJonathan Lemon 	if (sc->miibus != NULL)
2154f7788e8eSJonathan Lemon 		mii_mediachg(device_get_softc(sc->miibus));
2155dccee1a1SDavid Greenman 
215613f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
215713f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2158e8c8b728SJonathan Lemon 
2159e8c8b728SJonathan Lemon 	/*
2160e8c8b728SJonathan Lemon 	 * Enable interrupts.
2161e8c8b728SJonathan Lemon 	 */
21622b5989e9SLuigi Rizzo #ifdef DEVICE_POLLING
21632b5989e9SLuigi Rizzo 	/*
21642b5989e9SLuigi Rizzo 	 * ... but only do that if we are not polling. And because (presumably)
21652b5989e9SLuigi Rizzo 	 * the default is interrupts on, we need to disable them explicitly!
21662b5989e9SLuigi Rizzo 	 */
216740929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING )
21682b5989e9SLuigi Rizzo 		CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
21692b5989e9SLuigi Rizzo 	else
21702b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */
2171e8c8b728SJonathan Lemon 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0);
2172a17c678eSDavid Greenman 
2173a17c678eSDavid Greenman 	/*
2174a17c678eSDavid Greenman 	 * Start stats updater.
2175a17c678eSDavid Greenman 	 */
217645276e4aSSam Leffler 	callout_reset(&sc->stat_ch, hz, fxp_tick, sc);
2177f7788e8eSJonathan Lemon }
2178f7788e8eSJonathan Lemon 
2179f7788e8eSJonathan Lemon static int
2180f7788e8eSJonathan Lemon fxp_serial_ifmedia_upd(struct ifnet *ifp)
2181f7788e8eSJonathan Lemon {
2182f7788e8eSJonathan Lemon 
2183f7788e8eSJonathan Lemon 	return (0);
2184a17c678eSDavid Greenman }
2185a17c678eSDavid Greenman 
2186303b270bSEivind Eklund static void
2187f7788e8eSJonathan Lemon fxp_serial_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
2188ba8c6fd5SDavid Greenman {
2189ba8c6fd5SDavid Greenman 
2190f7788e8eSJonathan Lemon 	ifmr->ifm_active = IFM_ETHER|IFM_MANUAL;
2191ba8c6fd5SDavid Greenman }
2192ba8c6fd5SDavid Greenman 
2193ba8c6fd5SDavid Greenman /*
2194ba8c6fd5SDavid Greenman  * Change media according to request.
2195ba8c6fd5SDavid Greenman  */
2196f7788e8eSJonathan Lemon static int
2197f7788e8eSJonathan Lemon fxp_ifmedia_upd(struct ifnet *ifp)
2198ba8c6fd5SDavid Greenman {
2199ba8c6fd5SDavid Greenman 	struct fxp_softc *sc = ifp->if_softc;
2200f7788e8eSJonathan Lemon 	struct mii_data *mii;
2201ba8c6fd5SDavid Greenman 
2202f7788e8eSJonathan Lemon 	mii = device_get_softc(sc->miibus);
22033212724cSJohn Baldwin 	FXP_LOCK(sc);
22045aa0cdf4SJohn-Mark Gurney 	if (mii->mii_instance) {
22055aa0cdf4SJohn-Mark Gurney 		struct mii_softc	*miisc;
22065aa0cdf4SJohn-Mark Gurney 		LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
22075aa0cdf4SJohn-Mark Gurney 			mii_phy_reset(miisc);
22085aa0cdf4SJohn-Mark Gurney 	}
2209f7788e8eSJonathan Lemon 	mii_mediachg(mii);
22103212724cSJohn Baldwin 	FXP_UNLOCK(sc);
2211ba8c6fd5SDavid Greenman 	return (0);
2212ba8c6fd5SDavid Greenman }
2213ba8c6fd5SDavid Greenman 
2214ba8c6fd5SDavid Greenman /*
2215ba8c6fd5SDavid Greenman  * Notify the world which media we're using.
2216ba8c6fd5SDavid Greenman  */
2217f7788e8eSJonathan Lemon static void
2218f7788e8eSJonathan Lemon fxp_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
2219ba8c6fd5SDavid Greenman {
2220ba8c6fd5SDavid Greenman 	struct fxp_softc *sc = ifp->if_softc;
2221f7788e8eSJonathan Lemon 	struct mii_data *mii;
2222ba8c6fd5SDavid Greenman 
2223f7788e8eSJonathan Lemon 	mii = device_get_softc(sc->miibus);
22243212724cSJohn Baldwin 	FXP_LOCK(sc);
2225f7788e8eSJonathan Lemon 	mii_pollstat(mii);
2226f7788e8eSJonathan Lemon 	ifmr->ifm_active = mii->mii_media_active;
2227f7788e8eSJonathan Lemon 	ifmr->ifm_status = mii->mii_media_status;
22282e2b8238SJonathan Lemon 
22292b6fb51fSWarner Losh 	if (IFM_SUBTYPE(ifmr->ifm_active) == IFM_10_T &&
22302b6fb51fSWarner Losh 	    sc->flags & FXP_FLAG_CU_RESUME_BUG)
22312e2b8238SJonathan Lemon 		sc->cu_resume_bug = 1;
22322e2b8238SJonathan Lemon 	else
22332e2b8238SJonathan Lemon 		sc->cu_resume_bug = 0;
22343212724cSJohn Baldwin 	FXP_UNLOCK(sc);
2235ba8c6fd5SDavid Greenman }
2236ba8c6fd5SDavid Greenman 
2237a17c678eSDavid Greenman /*
2238a17c678eSDavid Greenman  * Add a buffer to the end of the RFA buffer list.
2239a17c678eSDavid Greenman  * Return 0 if successful, 1 for failure. A failure results in
2240a17c678eSDavid Greenman  * adding the 'oldm' (if non-NULL) on to the end of the list -
2241dc733423SDag-Erling Smørgrav  * tossing out its old contents and recycling it.
2242a17c678eSDavid Greenman  * The RFA struct is stuck at the beginning of mbuf cluster and the
2243a17c678eSDavid Greenman  * data pointer is fixed up to point just past it.
2244a17c678eSDavid Greenman  */
2245a17c678eSDavid Greenman static int
2246c7a0fc80SQing Li fxp_add_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp, struct mbuf *oldm)
2247a17c678eSDavid Greenman {
2248a17c678eSDavid Greenman 	struct mbuf *m;
2249a17c678eSDavid Greenman 	struct fxp_rfa *rfa, *p_rfa;
2250b2badf02SMaxime Henrion 	struct fxp_rx *p_rx;
2251b2badf02SMaxime Henrion 	bus_dmamap_t tmp_map;
2252c7a0fc80SQing Li 	int error, reused_mbuf=0;
2253a17c678eSDavid Greenman 
2254a163d034SWarner Losh 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
2255c7a0fc80SQing Li 	if (m == NULL) {
2256c7a0fc80SQing Li 		if (oldm == NULL)
2257c7a0fc80SQing Li 			return ENOBUFS;
2258c7a0fc80SQing Li 		m = oldm;
2259c7a0fc80SQing Li 		m->m_data = m->m_ext.ext_buf;
2260c7a0fc80SQing Li 		/*
2261c7a0fc80SQing Li 		 * return error so the receive loop will
2262c7a0fc80SQing Li 		 * not pass the packet to upper layer
2263c7a0fc80SQing Li 		 */
2264c7a0fc80SQing Li 		reused_mbuf = EAGAIN;
2265c7a0fc80SQing Li 	}
2266ba8c6fd5SDavid Greenman 
2267ba8c6fd5SDavid Greenman 	/*
2268ba8c6fd5SDavid Greenman 	 * Move the data pointer up so that the incoming data packet
2269ba8c6fd5SDavid Greenman 	 * will be 32-bit aligned.
2270ba8c6fd5SDavid Greenman 	 */
2271ba8c6fd5SDavid Greenman 	m->m_data += RFA_ALIGNMENT_FUDGE;
2272ba8c6fd5SDavid Greenman 
2273eadd5e3aSDavid Greenman 	/*
2274eadd5e3aSDavid Greenman 	 * Get a pointer to the base of the mbuf cluster and move
2275eadd5e3aSDavid Greenman 	 * data start past it.
2276eadd5e3aSDavid Greenman 	 */
2277a17c678eSDavid Greenman 	rfa = mtod(m, struct fxp_rfa *);
2278c8bca6dcSBill Paul 	m->m_data += sc->rfa_size;
227983e6547dSMaxime Henrion 	rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE);
2280eadd5e3aSDavid Greenman 
2281a17c678eSDavid Greenman 	rfa->rfa_status = 0;
228283e6547dSMaxime Henrion 	rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL);
2283a17c678eSDavid Greenman 	rfa->actual_size = 0;
2284ba8c6fd5SDavid Greenman 
228528935f27SMaxime Henrion 	/*
228628935f27SMaxime Henrion 	 * Initialize the rest of the RFA.  Note that since the RFA
228728935f27SMaxime Henrion 	 * is misaligned, we cannot store values directly.  We're thus
228828935f27SMaxime Henrion 	 * using the le32enc() function which handles endianness and
228928935f27SMaxime Henrion 	 * is also alignment-safe.
229028935f27SMaxime Henrion 	 */
229183e6547dSMaxime Henrion 	le32enc(&rfa->link_addr, 0xffffffff);
229283e6547dSMaxime Henrion 	le32enc(&rfa->rbd_addr, 0xffffffff);
2293ba8c6fd5SDavid Greenman 
2294b2badf02SMaxime Henrion 	/* Map the RFA into DMA memory. */
2295b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->fxp_mtag, sc->spare_map, rfa,
2296b2badf02SMaxime Henrion 	    MCLBYTES - RFA_ALIGNMENT_FUDGE, fxp_dma_map_addr,
2297b2badf02SMaxime Henrion 	    &rxp->rx_addr, 0);
2298b2badf02SMaxime Henrion 	if (error) {
2299b2badf02SMaxime Henrion 		m_freem(m);
2300b2badf02SMaxime Henrion 		return (error);
2301b2badf02SMaxime Henrion 	}
2302b2badf02SMaxime Henrion 
2303b2badf02SMaxime Henrion 	bus_dmamap_unload(sc->fxp_mtag, rxp->rx_map);
2304b2badf02SMaxime Henrion 	tmp_map = sc->spare_map;
2305b2badf02SMaxime Henrion 	sc->spare_map = rxp->rx_map;
2306b2badf02SMaxime Henrion 	rxp->rx_map = tmp_map;
2307b2badf02SMaxime Henrion 	rxp->rx_mbuf = m;
2308b2badf02SMaxime Henrion 
2309b983c7b3SMaxime Henrion 	bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map,
2310b983c7b3SMaxime Henrion 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2311b2badf02SMaxime Henrion 
2312dfe61cf1SDavid Greenman 	/*
2313dfe61cf1SDavid Greenman 	 * If there are other buffers already on the list, attach this
2314dfe61cf1SDavid Greenman 	 * one to the end by fixing up the tail to point to this one.
2315dfe61cf1SDavid Greenman 	 */
2316b2badf02SMaxime Henrion 	if (sc->fxp_desc.rx_head != NULL) {
2317b2badf02SMaxime Henrion 		p_rx = sc->fxp_desc.rx_tail;
2318b2badf02SMaxime Henrion 		p_rfa = (struct fxp_rfa *)
2319b2badf02SMaxime Henrion 		    (p_rx->rx_mbuf->m_ext.ext_buf + RFA_ALIGNMENT_FUDGE);
2320b2badf02SMaxime Henrion 		p_rx->rx_next = rxp;
232183e6547dSMaxime Henrion 		le32enc(&p_rfa->link_addr, rxp->rx_addr);
2322aed53495SDavid Greenman 		p_rfa->rfa_control = 0;
2323b2badf02SMaxime Henrion 		bus_dmamap_sync(sc->fxp_mtag, p_rx->rx_map,
23244cec1653SMaxime Henrion 		    BUS_DMASYNC_PREWRITE);
2325a17c678eSDavid Greenman 	} else {
2326b2badf02SMaxime Henrion 		rxp->rx_next = NULL;
2327b2badf02SMaxime Henrion 		sc->fxp_desc.rx_head = rxp;
2328a17c678eSDavid Greenman 	}
2329b2badf02SMaxime Henrion 	sc->fxp_desc.rx_tail = rxp;
2330c7a0fc80SQing Li 	return (reused_mbuf);
2331a17c678eSDavid Greenman }
2332a17c678eSDavid Greenman 
2333f1928b0cSKevin Lo static int
2334f7788e8eSJonathan Lemon fxp_miibus_readreg(device_t dev, int phy, int reg)
2335dccee1a1SDavid Greenman {
2336f7788e8eSJonathan Lemon 	struct fxp_softc *sc = device_get_softc(dev);
2337dccee1a1SDavid Greenman 	int count = 10000;
23386ebc3153SDavid Greenman 	int value;
2339dccee1a1SDavid Greenman 
2340ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
2341ba8c6fd5SDavid Greenman 	    (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21));
2342dccee1a1SDavid Greenman 
2343ba8c6fd5SDavid Greenman 	while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0
2344ba8c6fd5SDavid Greenman 	    && count--)
23456ebc3153SDavid Greenman 		DELAY(10);
2346dccee1a1SDavid Greenman 
2347dccee1a1SDavid Greenman 	if (count <= 0)
2348f7788e8eSJonathan Lemon 		device_printf(dev, "fxp_miibus_readreg: timed out\n");
2349dccee1a1SDavid Greenman 
23506ebc3153SDavid Greenman 	return (value & 0xffff);
2351dccee1a1SDavid Greenman }
2352dccee1a1SDavid Greenman 
2353dccee1a1SDavid Greenman static void
2354f7788e8eSJonathan Lemon fxp_miibus_writereg(device_t dev, int phy, int reg, int value)
2355dccee1a1SDavid Greenman {
2356f7788e8eSJonathan Lemon 	struct fxp_softc *sc = device_get_softc(dev);
2357dccee1a1SDavid Greenman 	int count = 10000;
2358dccee1a1SDavid Greenman 
2359ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
2360ba8c6fd5SDavid Greenman 	    (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) |
2361ba8c6fd5SDavid Greenman 	    (value & 0xffff));
2362dccee1a1SDavid Greenman 
2363ba8c6fd5SDavid Greenman 	while ((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 &&
2364ba8c6fd5SDavid Greenman 	    count--)
23656ebc3153SDavid Greenman 		DELAY(10);
2366dccee1a1SDavid Greenman 
2367dccee1a1SDavid Greenman 	if (count <= 0)
2368f7788e8eSJonathan Lemon 		device_printf(dev, "fxp_miibus_writereg: timed out\n");
2369dccee1a1SDavid Greenman }
2370dccee1a1SDavid Greenman 
2371dccee1a1SDavid Greenman static int
2372f7788e8eSJonathan Lemon fxp_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
2373a17c678eSDavid Greenman {
23749b44ff22SGarrett Wollman 	struct fxp_softc *sc = ifp->if_softc;
2375a17c678eSDavid Greenman 	struct ifreq *ifr = (struct ifreq *)data;
2376f7788e8eSJonathan Lemon 	struct mii_data *mii;
237760bb79ebSPyun YongHyeon 	int flag, mask, error = 0, reinit;
2378a17c678eSDavid Greenman 
2379a17c678eSDavid Greenman 	switch (command) {
2380a17c678eSDavid Greenman 	case SIOCSIFFLAGS:
23813212724cSJohn Baldwin 		FXP_LOCK(sc);
2382f7788e8eSJonathan Lemon 		if (ifp->if_flags & IFF_ALLMULTI)
2383f7788e8eSJonathan Lemon 			sc->flags |= FXP_FLAG_ALL_MCAST;
2384f7788e8eSJonathan Lemon 		else
2385f7788e8eSJonathan Lemon 			sc->flags &= ~FXP_FLAG_ALL_MCAST;
2386a17c678eSDavid Greenman 
2387a17c678eSDavid Greenman 		/*
2388a17c678eSDavid Greenman 		 * If interface is marked up and not running, then start it.
2389a17c678eSDavid Greenman 		 * If it is marked down and running, stop it.
2390a17c678eSDavid Greenman 		 * XXX If it's up then re-initialize it. This is so flags
2391a17c678eSDavid Greenman 		 * such as IFF_PROMISC are handled.
2392a17c678eSDavid Greenman 		 */
2393a17c678eSDavid Greenman 		if (ifp->if_flags & IFF_UP) {
23944953bccaSNate Lawson 			fxp_init_body(sc);
2395a17c678eSDavid Greenman 		} else {
239613f4c340SRobert Watson 			if (ifp->if_drv_flags & IFF_DRV_RUNNING)
23974a5f1499SDavid Greenman 				fxp_stop(sc);
2398a17c678eSDavid Greenman 		}
23993212724cSJohn Baldwin 		FXP_UNLOCK(sc);
2400a17c678eSDavid Greenman 		break;
2401a17c678eSDavid Greenman 
2402a17c678eSDavid Greenman 	case SIOCADDMULTI:
2403a17c678eSDavid Greenman 	case SIOCDELMULTI:
24043212724cSJohn Baldwin 		FXP_LOCK(sc);
2405f7788e8eSJonathan Lemon 		if (ifp->if_flags & IFF_ALLMULTI)
2406f7788e8eSJonathan Lemon 			sc->flags |= FXP_FLAG_ALL_MCAST;
2407f7788e8eSJonathan Lemon 		else
2408f7788e8eSJonathan Lemon 			sc->flags &= ~FXP_FLAG_ALL_MCAST;
2409a17c678eSDavid Greenman 		/*
2410a17c678eSDavid Greenman 		 * Multicast list has changed; set the hardware filter
2411a17c678eSDavid Greenman 		 * accordingly.
2412a17c678eSDavid Greenman 		 */
2413f7788e8eSJonathan Lemon 		if ((sc->flags & FXP_FLAG_ALL_MCAST) == 0)
2414397f9dfeSDavid Greenman 			fxp_mc_setup(sc);
2415397f9dfeSDavid Greenman 		/*
2416f7788e8eSJonathan Lemon 		 * fxp_mc_setup() can set FXP_FLAG_ALL_MCAST, so check it
2417397f9dfeSDavid Greenman 		 * again rather than else {}.
2418397f9dfeSDavid Greenman 		 */
2419f7788e8eSJonathan Lemon 		if (sc->flags & FXP_FLAG_ALL_MCAST)
24204953bccaSNate Lawson 			fxp_init_body(sc);
24213212724cSJohn Baldwin 		FXP_UNLOCK(sc);
2422a17c678eSDavid Greenman 		error = 0;
2423ba8c6fd5SDavid Greenman 		break;
2424ba8c6fd5SDavid Greenman 
2425ba8c6fd5SDavid Greenman 	case SIOCSIFMEDIA:
2426ba8c6fd5SDavid Greenman 	case SIOCGIFMEDIA:
2427f7788e8eSJonathan Lemon 		if (sc->miibus != NULL) {
2428f7788e8eSJonathan Lemon 			mii = device_get_softc(sc->miibus);
2429f7788e8eSJonathan Lemon                         error = ifmedia_ioctl(ifp, ifr,
2430f7788e8eSJonathan Lemon                             &mii->mii_media, command);
2431f7788e8eSJonathan Lemon 		} else {
2432ba8c6fd5SDavid Greenman                         error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, command);
2433f7788e8eSJonathan Lemon 		}
2434a17c678eSDavid Greenman 		break;
2435a17c678eSDavid Greenman 
2436fb917226SRuslan Ermilov 	case SIOCSIFCAP:
243760bb79ebSPyun YongHyeon 		reinit = 0;
24388ef1f631SYaroslav Tykhiy 		mask = ifp->if_capenable ^ ifr->ifr_reqcap;
243940929967SGleb Smirnoff #ifdef DEVICE_POLLING
244040929967SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
244140929967SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
244240929967SGleb Smirnoff 				error = ether_poll_register(fxp_poll, ifp);
244340929967SGleb Smirnoff 				if (error)
244440929967SGleb Smirnoff 					return(error);
244540929967SGleb Smirnoff 				FXP_LOCK(sc);
244640929967SGleb Smirnoff 				CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL,
244740929967SGleb Smirnoff 				    FXP_SCB_INTR_DISABLE);
244840929967SGleb Smirnoff 				ifp->if_capenable |= IFCAP_POLLING;
244940929967SGleb Smirnoff 				FXP_UNLOCK(sc);
245040929967SGleb Smirnoff 			} else {
245140929967SGleb Smirnoff 				error = ether_poll_deregister(ifp);
245240929967SGleb Smirnoff 				/* Enable interrupts in any case */
245340929967SGleb Smirnoff 				FXP_LOCK(sc);
245440929967SGleb Smirnoff 				CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0);
245540929967SGleb Smirnoff 				ifp->if_capenable &= ~IFCAP_POLLING;
245640929967SGleb Smirnoff 				FXP_UNLOCK(sc);
245740929967SGleb Smirnoff 			}
245840929967SGleb Smirnoff 		}
245940929967SGleb Smirnoff #endif
246040929967SGleb Smirnoff 		FXP_LOCK(sc);
246160bb79ebSPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
246260bb79ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
246360bb79ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
246460bb79ebSPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
246560bb79ebSPyun YongHyeon 				ifp->if_hwassist |= FXP_CSUM_FEATURES;
246660bb79ebSPyun YongHyeon 			else
246760bb79ebSPyun YongHyeon 				ifp->if_hwassist &= ~FXP_CSUM_FEATURES;
246860bb79ebSPyun YongHyeon 		}
246960bb79ebSPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
247060bb79ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_RXCSUM) != 0)
247160bb79ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_RXCSUM;
247260bb79ebSPyun YongHyeon 		if ((mask & IFCAP_VLAN_MTU) != 0 &&
247360bb79ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_MTU) != 0) {
24748ef1f631SYaroslav Tykhiy 			ifp->if_capenable ^= IFCAP_VLAN_MTU;
24758ef1f631SYaroslav Tykhiy 			if (sc->revision != FXP_REV_82557)
24768ef1f631SYaroslav Tykhiy 				flag = FXP_FLAG_LONG_PKT_EN;
24778ef1f631SYaroslav Tykhiy 			else /* a hack to get long frames on the old chip */
24788ef1f631SYaroslav Tykhiy 				flag = FXP_FLAG_SAVE_BAD;
24798ef1f631SYaroslav Tykhiy 			sc->flags ^= flag;
24808ef1f631SYaroslav Tykhiy 			if (ifp->if_flags & IFF_UP)
248160bb79ebSPyun YongHyeon 				reinit++;
248260bb79ebSPyun YongHyeon 		}
248360bb79ebSPyun YongHyeon 		if (reinit > 0)
24848ef1f631SYaroslav Tykhiy 			fxp_init_body(sc);
24853212724cSJohn Baldwin 		FXP_UNLOCK(sc);
2486fb917226SRuslan Ermilov 		break;
2487fb917226SRuslan Ermilov 
2488a17c678eSDavid Greenman 	default:
2489673d9191SSam Leffler 		error = ether_ioctl(ifp, command, data);
2490a17c678eSDavid Greenman 	}
2491a17c678eSDavid Greenman 	return (error);
2492a17c678eSDavid Greenman }
2493397f9dfeSDavid Greenman 
2494397f9dfeSDavid Greenman /*
249509882363SJonathan Lemon  * Fill in the multicast address list and return number of entries.
249609882363SJonathan Lemon  */
249709882363SJonathan Lemon static int
249809882363SJonathan Lemon fxp_mc_addrs(struct fxp_softc *sc)
249909882363SJonathan Lemon {
250009882363SJonathan Lemon 	struct fxp_cb_mcs *mcsp = sc->mcsp;
2501fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
250209882363SJonathan Lemon 	struct ifmultiaddr *ifma;
250309882363SJonathan Lemon 	int nmcasts;
250409882363SJonathan Lemon 
250509882363SJonathan Lemon 	nmcasts = 0;
250609882363SJonathan Lemon 	if ((sc->flags & FXP_FLAG_ALL_MCAST) == 0) {
250713b203d0SRobert Watson 		IF_ADDR_LOCK(ifp);
250809882363SJonathan Lemon 		TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
250909882363SJonathan Lemon 			if (ifma->ifma_addr->sa_family != AF_LINK)
251009882363SJonathan Lemon 				continue;
251109882363SJonathan Lemon 			if (nmcasts >= MAXMCADDR) {
251209882363SJonathan Lemon 				sc->flags |= FXP_FLAG_ALL_MCAST;
251309882363SJonathan Lemon 				nmcasts = 0;
251409882363SJonathan Lemon 				break;
251509882363SJonathan Lemon 			}
251609882363SJonathan Lemon 			bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr),
2517bafb64afSMaxime Henrion 			    &sc->mcsp->mc_addr[nmcasts][0], ETHER_ADDR_LEN);
251809882363SJonathan Lemon 			nmcasts++;
251909882363SJonathan Lemon 		}
252013b203d0SRobert Watson 		IF_ADDR_UNLOCK(ifp);
252109882363SJonathan Lemon 	}
2522bafb64afSMaxime Henrion 	mcsp->mc_cnt = htole16(nmcasts * ETHER_ADDR_LEN);
252309882363SJonathan Lemon 	return (nmcasts);
252409882363SJonathan Lemon }
252509882363SJonathan Lemon 
252609882363SJonathan Lemon /*
2527397f9dfeSDavid Greenman  * Program the multicast filter.
2528397f9dfeSDavid Greenman  *
2529397f9dfeSDavid Greenman  * We have an artificial restriction that the multicast setup command
2530397f9dfeSDavid Greenman  * must be the first command in the chain, so we take steps to ensure
25313114fdb4SDavid Greenman  * this. By requiring this, it allows us to keep up the performance of
2532397f9dfeSDavid Greenman  * the pre-initialized command ring (esp. link pointers) by not actually
2533dc733423SDag-Erling Smørgrav  * inserting the mcsetup command in the ring - i.e. its link pointer
2534397f9dfeSDavid Greenman  * points to the TxCB ring, but the mcsetup descriptor itself is not part
2535397f9dfeSDavid Greenman  * of it. We then can do 'CU_START' on the mcsetup descriptor and have it
2536397f9dfeSDavid Greenman  * lead into the regular TxCB ring when it completes.
2537397f9dfeSDavid Greenman  *
2538397f9dfeSDavid Greenman  * This function must be called at splimp.
2539397f9dfeSDavid Greenman  */
2540397f9dfeSDavid Greenman static void
2541f7788e8eSJonathan Lemon fxp_mc_setup(struct fxp_softc *sc)
2542397f9dfeSDavid Greenman {
2543397f9dfeSDavid Greenman 	struct fxp_cb_mcs *mcsp = sc->mcsp;
2544b2badf02SMaxime Henrion 	struct fxp_tx *txp;
25457dced78aSDavid Greenman 	int count;
2546397f9dfeSDavid Greenman 
254767fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
25483114fdb4SDavid Greenman 	/*
25493114fdb4SDavid Greenman 	 * If there are queued commands, we must wait until they are all
25503114fdb4SDavid Greenman 	 * completed. If we are already waiting, then add a NOP command
25513114fdb4SDavid Greenman 	 * with interrupt option so that we're notified when all commands
25523114fdb4SDavid Greenman 	 * have been completed - fxp_start() ensures that no additional
25533114fdb4SDavid Greenman 	 * TX commands will be added when need_mcsetup is true.
25543114fdb4SDavid Greenman 	 */
2555397f9dfeSDavid Greenman 	if (sc->tx_queued) {
25563114fdb4SDavid Greenman 		/*
25573114fdb4SDavid Greenman 		 * need_mcsetup will be true if we are already waiting for the
25583114fdb4SDavid Greenman 		 * NOP command to be completed (see below). In this case, bail.
25593114fdb4SDavid Greenman 		 */
25603114fdb4SDavid Greenman 		if (sc->need_mcsetup)
25613114fdb4SDavid Greenman 			return;
2562397f9dfeSDavid Greenman 		sc->need_mcsetup = 1;
25633114fdb4SDavid Greenman 
25643114fdb4SDavid Greenman 		/*
256572a32a26SJonathan Lemon 		 * Add a NOP command with interrupt so that we are notified
256672a32a26SJonathan Lemon 		 * when all TX commands have been processed.
25673114fdb4SDavid Greenman 		 */
2568b2badf02SMaxime Henrion 		txp = sc->fxp_desc.tx_last->tx_next;
2569b2badf02SMaxime Henrion 		txp->tx_mbuf = NULL;
2570b2badf02SMaxime Henrion 		txp->tx_cb->cb_status = 0;
257183e6547dSMaxime Henrion 		txp->tx_cb->cb_command = htole16(FXP_CB_COMMAND_NOP |
257283e6547dSMaxime Henrion 		    FXP_CB_COMMAND_S | FXP_CB_COMMAND_I);
25733114fdb4SDavid Greenman 		/*
25743114fdb4SDavid Greenman 		 * Advance the end of list forward.
25753114fdb4SDavid Greenman 		 */
257683e6547dSMaxime Henrion 		sc->fxp_desc.tx_last->tx_cb->cb_command &=
257783e6547dSMaxime Henrion 		    htole16(~FXP_CB_COMMAND_S);
25785f361cbeSMaxime Henrion 		bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
2579b2badf02SMaxime Henrion 		sc->fxp_desc.tx_last = txp;
25803114fdb4SDavid Greenman 		sc->tx_queued++;
25813114fdb4SDavid Greenman 		/*
25823114fdb4SDavid Greenman 		 * Issue a resume in case the CU has just suspended.
25833114fdb4SDavid Greenman 		 */
25843114fdb4SDavid Greenman 		fxp_scb_wait(sc);
25852e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME);
25863114fdb4SDavid Greenman 		/*
25873114fdb4SDavid Greenman 		 * Set a 5 second timer just in case we don't hear from the
25883114fdb4SDavid Greenman 		 * card again.
25893114fdb4SDavid Greenman 		 */
2590df79d527SGleb Smirnoff 		sc->watchdog_timer = 5;
25913114fdb4SDavid Greenman 
2592397f9dfeSDavid Greenman 		return;
2593397f9dfeSDavid Greenman 	}
2594397f9dfeSDavid Greenman 	sc->need_mcsetup = 0;
2595397f9dfeSDavid Greenman 
2596397f9dfeSDavid Greenman 	/*
2597397f9dfeSDavid Greenman 	 * Initialize multicast setup descriptor.
2598397f9dfeSDavid Greenman 	 */
2599397f9dfeSDavid Greenman 	mcsp->cb_status = 0;
260083e6547dSMaxime Henrion 	mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS |
260183e6547dSMaxime Henrion 	    FXP_CB_COMMAND_S | FXP_CB_COMMAND_I);
260283e6547dSMaxime Henrion 	mcsp->link_addr = htole32(sc->fxp_desc.cbl_addr);
2603b2badf02SMaxime Henrion 	txp = &sc->fxp_desc.mcs_tx;
2604b2badf02SMaxime Henrion 	txp->tx_mbuf = NULL;
2605b2badf02SMaxime Henrion 	txp->tx_cb = (struct fxp_cb_tx *)sc->mcsp;
2606b2badf02SMaxime Henrion 	txp->tx_next = sc->fxp_desc.tx_list;
260709882363SJonathan Lemon 	(void) fxp_mc_addrs(sc);
2608b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp;
2609397f9dfeSDavid Greenman 	sc->tx_queued = 1;
2610397f9dfeSDavid Greenman 
2611397f9dfeSDavid Greenman 	/*
2612397f9dfeSDavid Greenman 	 * Wait until command unit is not active. This should never
2613397f9dfeSDavid Greenman 	 * be the case when nothing is queued, but make sure anyway.
2614397f9dfeSDavid Greenman 	 */
26157dced78aSDavid Greenman 	count = 100;
2616397f9dfeSDavid Greenman 	while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) ==
26177dced78aSDavid Greenman 	    FXP_SCB_CUS_ACTIVE && --count)
26187dced78aSDavid Greenman 		DELAY(10);
26197dced78aSDavid Greenman 	if (count == 0) {
2620f7788e8eSJonathan Lemon 		device_printf(sc->dev, "command queue timeout\n");
26217dced78aSDavid Greenman 		return;
26227dced78aSDavid Greenman 	}
2623397f9dfeSDavid Greenman 
2624397f9dfeSDavid Greenman 	/*
2625397f9dfeSDavid Greenman 	 * Start the multicast setup command.
2626397f9dfeSDavid Greenman 	 */
2627397f9dfeSDavid Greenman 	fxp_scb_wait(sc);
2628b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, BUS_DMASYNC_PREWRITE);
2629b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr);
26302e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2631397f9dfeSDavid Greenman 
2632df79d527SGleb Smirnoff 	sc->watchdog_timer = 2;
2633397f9dfeSDavid Greenman 	return;
2634397f9dfeSDavid Greenman }
263572a32a26SJonathan Lemon 
263674d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101a[] = D101_A_RCVBUNDLE_UCODE;
263774d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101b0[] = D101_B0_RCVBUNDLE_UCODE;
263874d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101ma[] = D101M_B_RCVBUNDLE_UCODE;
263974d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101s[] = D101S_RCVBUNDLE_UCODE;
264074d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102[] = D102_B_RCVBUNDLE_UCODE;
264174d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102c[] = D102_C_RCVBUNDLE_UCODE;
2642de571603SMaxime Henrion static uint32_t fxp_ucode_d102e[] = D102_E_RCVBUNDLE_UCODE;
264372a32a26SJonathan Lemon 
264474d1ed23SMaxime Henrion #define UCODE(x)	x, sizeof(x)/sizeof(uint32_t)
264572a32a26SJonathan Lemon 
264672a32a26SJonathan Lemon struct ucode {
264774d1ed23SMaxime Henrion 	uint32_t	revision;
264874d1ed23SMaxime Henrion 	uint32_t	*ucode;
264972a32a26SJonathan Lemon 	int		length;
265072a32a26SJonathan Lemon 	u_short		int_delay_offset;
265172a32a26SJonathan Lemon 	u_short		bundle_max_offset;
265272a32a26SJonathan Lemon } ucode_table[] = {
265372a32a26SJonathan Lemon 	{ FXP_REV_82558_A4, UCODE(fxp_ucode_d101a), D101_CPUSAVER_DWORD, 0 },
265472a32a26SJonathan Lemon 	{ FXP_REV_82558_B0, UCODE(fxp_ucode_d101b0), D101_CPUSAVER_DWORD, 0 },
265572a32a26SJonathan Lemon 	{ FXP_REV_82559_A0, UCODE(fxp_ucode_d101ma),
265672a32a26SJonathan Lemon 	    D101M_CPUSAVER_DWORD, D101M_CPUSAVER_BUNDLE_MAX_DWORD },
265772a32a26SJonathan Lemon 	{ FXP_REV_82559S_A, UCODE(fxp_ucode_d101s),
265872a32a26SJonathan Lemon 	    D101S_CPUSAVER_DWORD, D101S_CPUSAVER_BUNDLE_MAX_DWORD },
265972a32a26SJonathan Lemon 	{ FXP_REV_82550, UCODE(fxp_ucode_d102),
266072a32a26SJonathan Lemon 	    D102_B_CPUSAVER_DWORD, D102_B_CPUSAVER_BUNDLE_MAX_DWORD },
266172a32a26SJonathan Lemon 	{ FXP_REV_82550_C, UCODE(fxp_ucode_d102c),
266272a32a26SJonathan Lemon 	    D102_C_CPUSAVER_DWORD, D102_C_CPUSAVER_BUNDLE_MAX_DWORD },
2663507feeafSMaxime Henrion 	{ FXP_REV_82551_F, UCODE(fxp_ucode_d102e),
2664de571603SMaxime Henrion 	    D102_E_CPUSAVER_DWORD, D102_E_CPUSAVER_BUNDLE_MAX_DWORD },
266572a32a26SJonathan Lemon 	{ 0, NULL, 0, 0, 0 }
266672a32a26SJonathan Lemon };
266772a32a26SJonathan Lemon 
266872a32a26SJonathan Lemon static void
266972a32a26SJonathan Lemon fxp_load_ucode(struct fxp_softc *sc)
267072a32a26SJonathan Lemon {
267172a32a26SJonathan Lemon 	struct ucode *uc;
267272a32a26SJonathan Lemon 	struct fxp_cb_ucode *cbp;
267394a4f968SPyun YongHyeon 	int i;
267472a32a26SJonathan Lemon 
267572a32a26SJonathan Lemon 	for (uc = ucode_table; uc->ucode != NULL; uc++)
267672a32a26SJonathan Lemon 		if (sc->revision == uc->revision)
267772a32a26SJonathan Lemon 			break;
267872a32a26SJonathan Lemon 	if (uc->ucode == NULL)
267972a32a26SJonathan Lemon 		return;
2680b2badf02SMaxime Henrion 	cbp = (struct fxp_cb_ucode *)sc->fxp_desc.cbl_list;
268172a32a26SJonathan Lemon 	cbp->cb_status = 0;
268283e6547dSMaxime Henrion 	cbp->cb_command = htole16(FXP_CB_COMMAND_UCODE | FXP_CB_COMMAND_EL);
268383e6547dSMaxime Henrion 	cbp->link_addr = 0xffffffff;    	/* (no) next command */
268494a4f968SPyun YongHyeon 	for (i = 0; i < uc->length; i++)
268594a4f968SPyun YongHyeon 		cbp->ucode[i] = htole32(uc->ucode[i]);
268672a32a26SJonathan Lemon 	if (uc->int_delay_offset)
268774d1ed23SMaxime Henrion 		*(uint16_t *)&cbp->ucode[uc->int_delay_offset] =
268883e6547dSMaxime Henrion 		    htole16(sc->tunable_int_delay + sc->tunable_int_delay / 2);
268972a32a26SJonathan Lemon 	if (uc->bundle_max_offset)
269074d1ed23SMaxime Henrion 		*(uint16_t *)&cbp->ucode[uc->bundle_max_offset] =
269183e6547dSMaxime Henrion 		    htole16(sc->tunable_bundle_max);
269272a32a26SJonathan Lemon 	/*
269372a32a26SJonathan Lemon 	 * Download the ucode to the chip.
269472a32a26SJonathan Lemon 	 */
269572a32a26SJonathan Lemon 	fxp_scb_wait(sc);
2696b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
2697b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
269872a32a26SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
269972a32a26SJonathan Lemon 	/* ...and wait for it to complete. */
2700209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map);
2701b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE);
270272a32a26SJonathan Lemon 	device_printf(sc->dev,
270372a32a26SJonathan Lemon 	    "Microcode loaded, int_delay: %d usec  bundle_max: %d\n",
270472a32a26SJonathan Lemon 	    sc->tunable_int_delay,
270572a32a26SJonathan Lemon 	    uc->bundle_max_offset == 0 ? 0 : sc->tunable_bundle_max);
270672a32a26SJonathan Lemon 	sc->flags |= FXP_FLAG_UCODE;
270772a32a26SJonathan Lemon }
270872a32a26SJonathan Lemon 
270972a32a26SJonathan Lemon static int
271072a32a26SJonathan Lemon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
271172a32a26SJonathan Lemon {
271272a32a26SJonathan Lemon 	int error, value;
271372a32a26SJonathan Lemon 
271472a32a26SJonathan Lemon 	value = *(int *)arg1;
271572a32a26SJonathan Lemon 	error = sysctl_handle_int(oidp, &value, 0, req);
271672a32a26SJonathan Lemon 	if (error || !req->newptr)
271772a32a26SJonathan Lemon 		return (error);
271872a32a26SJonathan Lemon 	if (value < low || value > high)
271972a32a26SJonathan Lemon 		return (EINVAL);
272072a32a26SJonathan Lemon 	*(int *)arg1 = value;
272172a32a26SJonathan Lemon 	return (0);
272272a32a26SJonathan Lemon }
272372a32a26SJonathan Lemon 
272472a32a26SJonathan Lemon /*
272572a32a26SJonathan Lemon  * Interrupt delay is expressed in microseconds, a multiplier is used
272672a32a26SJonathan Lemon  * to convert this to the appropriate clock ticks before using.
272772a32a26SJonathan Lemon  */
272872a32a26SJonathan Lemon static int
272972a32a26SJonathan Lemon sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS)
273072a32a26SJonathan Lemon {
273172a32a26SJonathan Lemon 	return (sysctl_int_range(oidp, arg1, arg2, req, 300, 3000));
273272a32a26SJonathan Lemon }
273372a32a26SJonathan Lemon 
273472a32a26SJonathan Lemon static int
273572a32a26SJonathan Lemon sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS)
273672a32a26SJonathan Lemon {
273772a32a26SJonathan Lemon 	return (sysctl_int_range(oidp, arg1, arg2, req, 1, 0xffff));
273872a32a26SJonathan Lemon }
2739