xref: /freebsd/sys/dev/fxp/if_fxp.c (revision 5ae7518b7b9711d54fdf3627dd052501bfab5407)
1f7788e8eSJonathan Lemon /*-
2718cf2ccSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-NetBSD
3718cf2ccSPedro F. Giffuni  *
4a17c678eSDavid Greenman  * Copyright (c) 1995, David Greenman
53bd07cfdSJonathan Lemon  * Copyright (c) 2001 Jonathan Lemon <jlemon@freebsd.org>
6a17c678eSDavid Greenman  * All rights reserved.
7a17c678eSDavid Greenman  *
8a17c678eSDavid Greenman  * Redistribution and use in source and binary forms, with or without
9a17c678eSDavid Greenman  * modification, are permitted provided that the following conditions
10a17c678eSDavid Greenman  * are met:
11a17c678eSDavid Greenman  * 1. Redistributions of source code must retain the above copyright
12a17c678eSDavid Greenman  *    notice unmodified, this list of conditions, and the following
13a17c678eSDavid Greenman  *    disclaimer.
14a17c678eSDavid Greenman  * 2. Redistributions in binary form must reproduce the above copyright
15a17c678eSDavid Greenman  *    notice, this list of conditions and the following disclaimer in the
16a17c678eSDavid Greenman  *    documentation and/or other materials provided with the distribution.
17a17c678eSDavid Greenman  *
18a17c678eSDavid Greenman  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
19a17c678eSDavid Greenman  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20a17c678eSDavid Greenman  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21a17c678eSDavid Greenman  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
22a17c678eSDavid Greenman  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
23a17c678eSDavid Greenman  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
24a17c678eSDavid Greenman  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25a17c678eSDavid Greenman  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
26a17c678eSDavid Greenman  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27a17c678eSDavid Greenman  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28a17c678eSDavid Greenman  * SUCH DAMAGE.
29a17c678eSDavid Greenman  *
30a17c678eSDavid Greenman  */
31a17c678eSDavid Greenman 
32aad970f1SDavid E. O'Brien #include <sys/cdefs.h>
33aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$");
34aad970f1SDavid E. O'Brien 
35a17c678eSDavid Greenman /*
36ae12cddaSDavid Greenman  * Intel EtherExpress Pro/100B PCI Fast Ethernet driver
37a17c678eSDavid Greenman  */
38a17c678eSDavid Greenman 
39f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
40f0796cd2SGleb Smirnoff #include "opt_device_polling.h"
41f0796cd2SGleb Smirnoff #endif
42f0796cd2SGleb Smirnoff 
43a17c678eSDavid Greenman #include <sys/param.h>
44a17c678eSDavid Greenman #include <sys/systm.h>
458fae3bd4SPyun YongHyeon #include <sys/bus.h>
4683e6547dSMaxime Henrion #include <sys/endian.h>
47a17c678eSDavid Greenman #include <sys/kernel.h>
488fae3bd4SPyun YongHyeon #include <sys/mbuf.h>
496d7e1582SPyun YongHyeon #include <sys/lock.h>
508ec07310SGleb Smirnoff #include <sys/malloc.h>
51fe12f24bSPoul-Henning Kamp #include <sys/module.h>
526d7e1582SPyun YongHyeon #include <sys/mutex.h>
538fae3bd4SPyun YongHyeon #include <sys/rman.h>
544458ac71SBruce Evans #include <sys/socket.h>
558fae3bd4SPyun YongHyeon #include <sys/sockio.h>
5672a32a26SJonathan Lemon #include <sys/sysctl.h>
57a17c678eSDavid Greenman 
588fae3bd4SPyun YongHyeon #include <net/bpf.h>
598fae3bd4SPyun YongHyeon #include <net/ethernet.h>
60a17c678eSDavid Greenman #include <net/if.h>
6176039bc8SGleb Smirnoff #include <net/if_var.h>
628fae3bd4SPyun YongHyeon #include <net/if_arp.h>
63397f9dfeSDavid Greenman #include <net/if_dl.h>
64ba8c6fd5SDavid Greenman #include <net/if_media.h>
65e8c8b728SJonathan Lemon #include <net/if_types.h>
66e8c8b728SJonathan Lemon #include <net/if_vlan_var.h>
67e8c8b728SJonathan Lemon 
68c8bca6dcSBill Paul #include <netinet/in.h>
69c8bca6dcSBill Paul #include <netinet/in_systm.h>
70c8bca6dcSBill Paul #include <netinet/ip.h>
71f13075afSPyun YongHyeon #include <netinet/tcp.h>
72f13075afSPyun YongHyeon #include <netinet/udp.h>
73f13075afSPyun YongHyeon 
74f13075afSPyun YongHyeon #include <machine/bus.h>
75c8bca6dcSBill Paul #include <machine/in_cksum.h>
76f13075afSPyun YongHyeon #include <machine/resource.h>
77c8bca6dcSBill Paul 
784fbd232cSWarner Losh #include <dev/pci/pcivar.h>
794fbd232cSWarner Losh #include <dev/pci/pcireg.h>		/* for PCIM_CMD_xxx */
80a17c678eSDavid Greenman 
81f7788e8eSJonathan Lemon #include <dev/mii/mii.h>
82f7788e8eSJonathan Lemon #include <dev/mii/miivar.h>
83f7788e8eSJonathan Lemon 
84f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpreg.h>
85f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpvar.h>
8672a32a26SJonathan Lemon #include <dev/fxp/rcvbundl.h>
87f7788e8eSJonathan Lemon 
88f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, pci, 1, 1, 1);
89f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, ether, 1, 1, 1);
90f7788e8eSJonathan Lemon MODULE_DEPEND(fxp, miibus, 1, 1, 1);
91f7788e8eSJonathan Lemon #include "miibus_if.h"
924fc1dda9SAndrew Gallatin 
93ba8c6fd5SDavid Greenman /*
94658c8398SMarius Strobl  * NOTE!  On !x86 we typically have an alignment constraint.  The
95ba8c6fd5SDavid Greenman  * card DMAs the packet immediately following the RFA.  However,
96ba8c6fd5SDavid Greenman  * the first thing in the packet is a 14-byte Ethernet header.
97ba8c6fd5SDavid Greenman  * This means that the packet is misaligned.  To compensate,
98ba8c6fd5SDavid Greenman  * we actually offset the RFA 2 bytes into the cluster.  This
99ba8c6fd5SDavid Greenman  * alignes the packet after the Ethernet header at a 32-bit
100ba8c6fd5SDavid Greenman  * boundary.  HOWEVER!  This means that the RFA is misaligned!
101ba8c6fd5SDavid Greenman  */
102ba8c6fd5SDavid Greenman #define	RFA_ALIGNMENT_FUDGE	2
103ba8c6fd5SDavid Greenman 
104ba8c6fd5SDavid Greenman /*
105f7788e8eSJonathan Lemon  * Set initial transmit threshold at 64 (512 bytes). This is
106f7788e8eSJonathan Lemon  * increased by 64 (512 bytes) at a time, to maximum of 192
107f7788e8eSJonathan Lemon  * (1536 bytes), if an underrun occurs.
108f7788e8eSJonathan Lemon  */
109f7788e8eSJonathan Lemon static int tx_threshold = 64;
110f7788e8eSJonathan Lemon 
111f7788e8eSJonathan Lemon /*
112f7788e8eSJonathan Lemon  * The configuration byte map has several undefined fields which
11372517829SPyun YongHyeon  * must be one or must be zero.  Set up a template for these bits.
114e0fe5c6dSMarius Strobl  * The actual configuration is performed in fxp_init_body.
115f7788e8eSJonathan Lemon  *
116f7788e8eSJonathan Lemon  * See struct fxp_cb_config for the bit definitions.
117f7788e8eSJonathan Lemon  */
11829658c96SDimitry Andric static const u_char fxp_cb_config_template[] = {
119f7788e8eSJonathan Lemon 	0x0, 0x0,		/* cb_status */
120f7788e8eSJonathan Lemon 	0x0, 0x0,		/* cb_command */
121f7788e8eSJonathan Lemon 	0x0, 0x0, 0x0, 0x0,	/* link_addr */
122f7788e8eSJonathan Lemon 	0x0,	/*  0 */
123f7788e8eSJonathan Lemon 	0x0,	/*  1 */
124f7788e8eSJonathan Lemon 	0x0,	/*  2 */
125f7788e8eSJonathan Lemon 	0x0,	/*  3 */
126f7788e8eSJonathan Lemon 	0x0,	/*  4 */
127f7788e8eSJonathan Lemon 	0x0,	/*  5 */
128f7788e8eSJonathan Lemon 	0x32,	/*  6 */
129f7788e8eSJonathan Lemon 	0x0,	/*  7 */
130f7788e8eSJonathan Lemon 	0x0,	/*  8 */
131f7788e8eSJonathan Lemon 	0x0,	/*  9 */
132f7788e8eSJonathan Lemon 	0x6,	/* 10 */
133f7788e8eSJonathan Lemon 	0x0,	/* 11 */
134f7788e8eSJonathan Lemon 	0x0,	/* 12 */
135f7788e8eSJonathan Lemon 	0x0,	/* 13 */
136f7788e8eSJonathan Lemon 	0xf2,	/* 14 */
137f7788e8eSJonathan Lemon 	0x48,	/* 15 */
138f7788e8eSJonathan Lemon 	0x0,	/* 16 */
139f7788e8eSJonathan Lemon 	0x40,	/* 17 */
140f7788e8eSJonathan Lemon 	0xf0,	/* 18 */
141f7788e8eSJonathan Lemon 	0x0,	/* 19 */
142f7788e8eSJonathan Lemon 	0x3f,	/* 20 */
14372517829SPyun YongHyeon 	0x5,	/* 21 */
14472517829SPyun YongHyeon 	0x0,	/* 22 */
14572517829SPyun YongHyeon 	0x0,	/* 23 */
14672517829SPyun YongHyeon 	0x0,	/* 24 */
14772517829SPyun YongHyeon 	0x0,	/* 25 */
14872517829SPyun YongHyeon 	0x0,	/* 26 */
14972517829SPyun YongHyeon 	0x0,	/* 27 */
15072517829SPyun YongHyeon 	0x0,	/* 28 */
15172517829SPyun YongHyeon 	0x0,	/* 29 */
15272517829SPyun YongHyeon 	0x0,	/* 30 */
15372517829SPyun YongHyeon 	0x0	/* 31 */
154f7788e8eSJonathan Lemon };
155f7788e8eSJonathan Lemon 
156f7788e8eSJonathan Lemon /*
157f7788e8eSJonathan Lemon  * Claim various Intel PCI device identifiers for this driver.  The
158f7788e8eSJonathan Lemon  * sub-vendor and sub-device field are extensively used to identify
159f7788e8eSJonathan Lemon  * particular variants, but we don't currently differentiate between
160f7788e8eSJonathan Lemon  * them.
161f7788e8eSJonathan Lemon  */
16229658c96SDimitry Andric static const struct fxp_ident fxp_ident_table[] = {
163aa6b24dcSWarner Losh     { 0x8086, 0x1029,	-1,	0, "Intel 82559 PCI/CardBus Pro/100" },
164aa6b24dcSWarner Losh     { 0x8086, 0x1030,	-1,	0, "Intel 82559 Pro/100 Ethernet" },
165aa6b24dcSWarner Losh     { 0x8086, 0x1031,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" },
166aa6b24dcSWarner Losh     { 0x8086, 0x1032,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" },
167aa6b24dcSWarner Losh     { 0x8086, 0x1033,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
168aa6b24dcSWarner Losh     { 0x8086, 0x1034,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
169aa6b24dcSWarner Losh     { 0x8086, 0x1035,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" },
170aa6b24dcSWarner Losh     { 0x8086, 0x1036,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" },
171aa6b24dcSWarner Losh     { 0x8086, 0x1037,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" },
172aa6b24dcSWarner Losh     { 0x8086, 0x1038,	-1,	3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
173aa6b24dcSWarner Losh     { 0x8086, 0x1039,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" },
174aa6b24dcSWarner Losh     { 0x8086, 0x103A,	-1,	4, "Intel 82801DB (ICH4) Pro/100 Ethernet" },
175aa6b24dcSWarner Losh     { 0x8086, 0x103B,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" },
176aa6b24dcSWarner Losh     { 0x8086, 0x103C,	-1,	4, "Intel 82801DB (ICH4) Pro/100 Ethernet" },
177aa6b24dcSWarner Losh     { 0x8086, 0x103D,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" },
178aa6b24dcSWarner Losh     { 0x8086, 0x103E,	-1,	4, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" },
179aa6b24dcSWarner Losh     { 0x8086, 0x1050,	-1,	5, "Intel 82801BA (D865) Pro/100 VE Ethernet" },
180aa6b24dcSWarner Losh     { 0x8086, 0x1051,	-1,	5, "Intel 82562ET (ICH5/ICH5R) Pro/100 VE Ethernet" },
181aa6b24dcSWarner Losh     { 0x8086, 0x1059,	-1,	0, "Intel 82551QM Pro/100 M Mobile Connection" },
182aa6b24dcSWarner Losh     { 0x8086, 0x1064,	-1,	6, "Intel 82562EZ (ICH6)" },
183aa6b24dcSWarner Losh     { 0x8086, 0x1065,	-1,	6, "Intel 82562ET/EZ/GT/GZ PRO/100 VE Ethernet" },
184aa6b24dcSWarner Losh     { 0x8086, 0x1068,	-1,	6, "Intel 82801FBM (ICH6-M) Pro/100 VE Ethernet" },
185aa6b24dcSWarner Losh     { 0x8086, 0x1069,	-1,	6, "Intel 82562EM/EX/GX Pro/100 Ethernet" },
186aa6b24dcSWarner Losh     { 0x8086, 0x1091,	-1,	7, "Intel 82562GX Pro/100 Ethernet" },
187aa6b24dcSWarner Losh     { 0x8086, 0x1092,	-1,	7, "Intel Pro/100 VE Network Connection" },
188aa6b24dcSWarner Losh     { 0x8086, 0x1093,	-1,	7, "Intel Pro/100 VM Network Connection" },
189aa6b24dcSWarner Losh     { 0x8086, 0x1094,	-1,	7, "Intel Pro/100 946GZ (ICH7) Network Connection" },
190aa6b24dcSWarner Losh     { 0x8086, 0x1209,	-1,	0, "Intel 82559ER Embedded 10/100 Ethernet" },
191aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x01,	0, "Intel 82557 Pro/100 Ethernet" },
192aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x02,	0, "Intel 82557 Pro/100 Ethernet" },
193aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x03,	0, "Intel 82557 Pro/100 Ethernet" },
194aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x04,	0, "Intel 82558 Pro/100 Ethernet" },
195aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x05,	0, "Intel 82558 Pro/100 Ethernet" },
196aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x06,	0, "Intel 82559 Pro/100 Ethernet" },
197aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x07,	0, "Intel 82559 Pro/100 Ethernet" },
198aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x08,	0, "Intel 82559 Pro/100 Ethernet" },
199aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x09,	0, "Intel 82559ER Pro/100 Ethernet" },
200aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x0c,	0, "Intel 82550 Pro/100 Ethernet" },
201aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x0d,	0, "Intel 82550C Pro/100 Ethernet" },
202aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x0e,	0, "Intel 82550 Pro/100 Ethernet" },
203aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x0f,	0, "Intel 82551 Pro/100 Ethernet" },
204aa6b24dcSWarner Losh     { 0x8086, 0x1229,	0x10,	0, "Intel 82551 Pro/100 Ethernet" },
205aa6b24dcSWarner Losh     { 0x8086, 0x1229,	-1,	0, "Intel 82557/8/9 Pro/100 Ethernet" },
206aa6b24dcSWarner Losh     { 0x8086, 0x2449,	-1,	2, "Intel 82801BA/CAM (ICH2/3) Pro/100 Ethernet" },
207aa6b24dcSWarner Losh     { 0x8086, 0x27dc,	-1,	7, "Intel 82801GB (ICH7) 10/100 Ethernet" },
208aa6b24dcSWarner Losh     { 0,      0,	-1,	0, NULL },
209f7788e8eSJonathan Lemon };
210f7788e8eSJonathan Lemon 
211c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR
212c8bca6dcSBill Paul #define FXP_CSUM_FEATURES    (CSUM_IP | CSUM_TCP | CSUM_UDP)
213c8bca6dcSBill Paul #else
214c8bca6dcSBill Paul #define FXP_CSUM_FEATURES    (CSUM_TCP | CSUM_UDP)
215c8bca6dcSBill Paul #endif
216c8bca6dcSBill Paul 
217f7788e8eSJonathan Lemon static int		fxp_probe(device_t dev);
218f7788e8eSJonathan Lemon static int		fxp_attach(device_t dev);
219f7788e8eSJonathan Lemon static int		fxp_detach(device_t dev);
220f7788e8eSJonathan Lemon static int		fxp_shutdown(device_t dev);
221f7788e8eSJonathan Lemon static int		fxp_suspend(device_t dev);
222f7788e8eSJonathan Lemon static int		fxp_resume(device_t dev);
223f7788e8eSJonathan Lemon 
224e0fe5c6dSMarius Strobl static const struct fxp_ident *fxp_find_ident(device_t dev);
225f7788e8eSJonathan Lemon static void		fxp_intr(void *xsc);
22641eb5ac3SMarcel Moolenaar static void		fxp_rxcsum(struct fxp_softc *sc, if_t ifp,
227f13075afSPyun YongHyeon 			    struct mbuf *m, uint16_t status, int pos);
22841eb5ac3SMarcel Moolenaar static int		fxp_intr_body(struct fxp_softc *sc, if_t ifp,
22974d1ed23SMaxime Henrion 			    uint8_t statack, int count);
230f7788e8eSJonathan Lemon static void 		fxp_init(void *xsc);
2311845b5c3SMarius Strobl static void 		fxp_init_body(struct fxp_softc *sc, int);
232f7788e8eSJonathan Lemon static void 		fxp_tick(void *xsc);
23341eb5ac3SMarcel Moolenaar static void 		fxp_start(if_t ifp);
23441eb5ac3SMarcel Moolenaar static void 		fxp_start_body(if_t ifp);
2354e53f837SPyun YongHyeon static int		fxp_encap(struct fxp_softc *sc, struct mbuf **m_head);
2364e53f837SPyun YongHyeon static void		fxp_txeof(struct fxp_softc *sc);
237f7788e8eSJonathan Lemon static void		fxp_stop(struct fxp_softc *sc);
238f7788e8eSJonathan Lemon static void 		fxp_release(struct fxp_softc *sc);
23941eb5ac3SMarcel Moolenaar static int		fxp_ioctl(if_t ifp, u_long command,
240f7788e8eSJonathan Lemon 			    caddr_t data);
241df79d527SGleb Smirnoff static void 		fxp_watchdog(struct fxp_softc *sc);
24285050421SPyun YongHyeon static void		fxp_add_rfabuf(struct fxp_softc *sc,
24385050421SPyun YongHyeon 			    struct fxp_rx *rxp);
24485050421SPyun YongHyeon static void		fxp_discard_rfabuf(struct fxp_softc *sc,
24585050421SPyun YongHyeon 			    struct fxp_rx *rxp);
24685050421SPyun YongHyeon static int		fxp_new_rfabuf(struct fxp_softc *sc,
24785050421SPyun YongHyeon 			    struct fxp_rx *rxp);
2481d15d9f0SGleb Smirnoff static void		fxp_mc_addrs(struct fxp_softc *sc);
249f7788e8eSJonathan Lemon static void		fxp_mc_setup(struct fxp_softc *sc);
25074d1ed23SMaxime Henrion static uint16_t		fxp_eeprom_getword(struct fxp_softc *sc, int offset,
251f7788e8eSJonathan Lemon 			    int autosize);
25200c4116bSJonathan Lemon static void 		fxp_eeprom_putword(struct fxp_softc *sc, int offset,
25374d1ed23SMaxime Henrion 			    uint16_t data);
254f7788e8eSJonathan Lemon static void		fxp_autosize_eeprom(struct fxp_softc *sc);
2558262183eSPyun YongHyeon static void		fxp_load_eeprom(struct fxp_softc *sc);
256f7788e8eSJonathan Lemon static void		fxp_read_eeprom(struct fxp_softc *sc, u_short *data,
257f7788e8eSJonathan Lemon 			    int offset, int words);
25800c4116bSJonathan Lemon static void		fxp_write_eeprom(struct fxp_softc *sc, u_short *data,
25900c4116bSJonathan Lemon 			    int offset, int words);
26041eb5ac3SMarcel Moolenaar static int		fxp_ifmedia_upd(if_t ifp);
26141eb5ac3SMarcel Moolenaar static void		fxp_ifmedia_sts(if_t ifp,
262f7788e8eSJonathan Lemon 			    struct ifmediareq *ifmr);
26341eb5ac3SMarcel Moolenaar static int		fxp_serial_ifmedia_upd(if_t ifp);
26441eb5ac3SMarcel Moolenaar static void		fxp_serial_ifmedia_sts(if_t ifp,
265f7788e8eSJonathan Lemon 			    struct ifmediareq *ifmr);
266f1928b0cSKevin Lo static int		fxp_miibus_readreg(device_t dev, int phy, int reg);
26716ec4b00SWarner Losh static int		fxp_miibus_writereg(device_t dev, int phy, int reg,
268f7788e8eSJonathan Lemon 			    int value);
2691845b5c3SMarius Strobl static void		fxp_miibus_statchg(device_t dev);
27072a32a26SJonathan Lemon static void		fxp_load_ucode(struct fxp_softc *sc);
2718da9c507SPyun YongHyeon static void		fxp_update_stats(struct fxp_softc *sc);
2728da9c507SPyun YongHyeon static void		fxp_sysctl_node(struct fxp_softc *sc);
27372a32a26SJonathan Lemon static int		sysctl_int_range(SYSCTL_HANDLER_ARGS,
27472a32a26SJonathan Lemon 			    int low, int high);
27572a32a26SJonathan Lemon static int		sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS);
27672a32a26SJonathan Lemon static int		sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS);
27728935f27SMaxime Henrion static void 		fxp_scb_wait(struct fxp_softc *sc);
27828935f27SMaxime Henrion static void		fxp_scb_cmd(struct fxp_softc *sc, int cmd);
27928935f27SMaxime Henrion static void		fxp_dma_wait(struct fxp_softc *sc,
28074d1ed23SMaxime Henrion 			    volatile uint16_t *status, bus_dma_tag_t dmat,
281209b07bcSMaxime Henrion 			    bus_dmamap_t map);
282f7788e8eSJonathan Lemon 
283f7788e8eSJonathan Lemon static device_method_t fxp_methods[] = {
284f7788e8eSJonathan Lemon 	/* Device interface */
285f7788e8eSJonathan Lemon 	DEVMETHOD(device_probe,		fxp_probe),
286f7788e8eSJonathan Lemon 	DEVMETHOD(device_attach,	fxp_attach),
287f7788e8eSJonathan Lemon 	DEVMETHOD(device_detach,	fxp_detach),
288f7788e8eSJonathan Lemon 	DEVMETHOD(device_shutdown,	fxp_shutdown),
289f7788e8eSJonathan Lemon 	DEVMETHOD(device_suspend,	fxp_suspend),
290f7788e8eSJonathan Lemon 	DEVMETHOD(device_resume,	fxp_resume),
291f7788e8eSJonathan Lemon 
292f7788e8eSJonathan Lemon 	/* MII interface */
293f7788e8eSJonathan Lemon 	DEVMETHOD(miibus_readreg,	fxp_miibus_readreg),
294f7788e8eSJonathan Lemon 	DEVMETHOD(miibus_writereg,	fxp_miibus_writereg),
2951845b5c3SMarius Strobl 	DEVMETHOD(miibus_statchg,	fxp_miibus_statchg),
296f7788e8eSJonathan Lemon 
297e4029d4cSMarius Strobl 	DEVMETHOD_END
298f7788e8eSJonathan Lemon };
299f7788e8eSJonathan Lemon 
300f7788e8eSJonathan Lemon static driver_t fxp_driver = {
301f7788e8eSJonathan Lemon 	"fxp",
302f7788e8eSJonathan Lemon 	fxp_methods,
303f7788e8eSJonathan Lemon 	sizeof(struct fxp_softc),
304f7788e8eSJonathan Lemon };
305f7788e8eSJonathan Lemon 
306f7788e8eSJonathan Lemon static devclass_t fxp_devclass;
307f7788e8eSJonathan Lemon 
308e4029d4cSMarius Strobl DRIVER_MODULE_ORDERED(fxp, pci, fxp_driver, fxp_devclass, NULL, NULL,
309e4029d4cSMarius Strobl     SI_ORDER_ANY);
31020dd1e71SWarner Losh MODULE_PNP_INFO("U16:vendor;U16:device", pci, fxp, fxp_ident_table,
311329e817fSWarner Losh     nitems(fxp_ident_table) - 1);
312e4029d4cSMarius Strobl DRIVER_MODULE(miibus, fxp, miibus_driver, miibus_devclass, NULL, NULL);
313f7788e8eSJonathan Lemon 
31405bd8c22SMaxime Henrion static struct resource_spec fxp_res_spec_mem[] = {
31505bd8c22SMaxime Henrion 	{ SYS_RES_MEMORY,	FXP_PCI_MMBA,	RF_ACTIVE },
31605bd8c22SMaxime Henrion 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
31705bd8c22SMaxime Henrion 	{ -1, 0 }
31805bd8c22SMaxime Henrion };
31905bd8c22SMaxime Henrion 
32005bd8c22SMaxime Henrion static struct resource_spec fxp_res_spec_io[] = {
32105bd8c22SMaxime Henrion 	{ SYS_RES_IOPORT,	FXP_PCI_IOBA,	RF_ACTIVE },
32205bd8c22SMaxime Henrion 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
32305bd8c22SMaxime Henrion 	{ -1, 0 }
32405bd8c22SMaxime Henrion };
32505bd8c22SMaxime Henrion 
326f7788e8eSJonathan Lemon /*
327dfe61cf1SDavid Greenman  * Wait for the previous command to be accepted (but not necessarily
328dfe61cf1SDavid Greenman  * completed).
329dfe61cf1SDavid Greenman  */
33028935f27SMaxime Henrion static void
331f7788e8eSJonathan Lemon fxp_scb_wait(struct fxp_softc *sc)
332a17c678eSDavid Greenman {
3333cf09dd1SMarcel Moolenaar 	union {
3343cf09dd1SMarcel Moolenaar 		uint16_t w;
3353cf09dd1SMarcel Moolenaar 		uint8_t b[2];
3363cf09dd1SMarcel Moolenaar 	} flowctl;
337a17c678eSDavid Greenman 	int i = 10000;
338a17c678eSDavid Greenman 
3397dced78aSDavid Greenman 	while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i)
3407dced78aSDavid Greenman 		DELAY(2);
3413cf09dd1SMarcel Moolenaar 	if (i == 0) {
3421845b5c3SMarius Strobl 		flowctl.b[0] = CSR_READ_1(sc, FXP_CSR_FC_THRESH);
3431845b5c3SMarius Strobl 		flowctl.b[1] = CSR_READ_1(sc, FXP_CSR_FC_STATUS);
34400c4116bSJonathan Lemon 		device_printf(sc->dev, "SCB timeout: 0x%x 0x%x 0x%x 0x%x\n",
345e8c8b728SJonathan Lemon 		    CSR_READ_1(sc, FXP_CSR_SCB_COMMAND),
346e8c8b728SJonathan Lemon 		    CSR_READ_1(sc, FXP_CSR_SCB_STATACK),
3473cf09dd1SMarcel Moolenaar 		    CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS), flowctl.w);
3483cf09dd1SMarcel Moolenaar 	}
3497dced78aSDavid Greenman }
3507dced78aSDavid Greenman 
35128935f27SMaxime Henrion static void
3522e2b8238SJonathan Lemon fxp_scb_cmd(struct fxp_softc *sc, int cmd)
3532e2b8238SJonathan Lemon {
3542e2b8238SJonathan Lemon 
3552e2b8238SJonathan Lemon 	if (cmd == FXP_SCB_COMMAND_CU_RESUME && sc->cu_resume_bug) {
3562e2b8238SJonathan Lemon 		CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_CB_COMMAND_NOP);
3572e2b8238SJonathan Lemon 		fxp_scb_wait(sc);
3582e2b8238SJonathan Lemon 	}
3592e2b8238SJonathan Lemon 	CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd);
3602e2b8238SJonathan Lemon }
3612e2b8238SJonathan Lemon 
36228935f27SMaxime Henrion static void
36374d1ed23SMaxime Henrion fxp_dma_wait(struct fxp_softc *sc, volatile uint16_t *status,
364209b07bcSMaxime Henrion     bus_dma_tag_t dmat, bus_dmamap_t map)
3657dced78aSDavid Greenman {
3665986d0d2SPyun YongHyeon 	int i;
3677dced78aSDavid Greenman 
3685986d0d2SPyun YongHyeon 	for (i = 10000; i > 0; i--) {
3697dced78aSDavid Greenman 		DELAY(2);
3705986d0d2SPyun YongHyeon 		bus_dmamap_sync(dmat, map,
3715986d0d2SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
3725986d0d2SPyun YongHyeon 		if ((le16toh(*status) & FXP_CB_STATUS_C) != 0)
3735986d0d2SPyun YongHyeon 			break;
374209b07bcSMaxime Henrion 	}
3757dced78aSDavid Greenman 	if (i == 0)
376f7788e8eSJonathan Lemon 		device_printf(sc->dev, "DMA timeout\n");
377a17c678eSDavid Greenman }
378a17c678eSDavid Greenman 
379e0fe5c6dSMarius Strobl static const struct fxp_ident *
380b96ad4b2SPyun YongHyeon fxp_find_ident(device_t dev)
381a17c678eSDavid Greenman {
382aa6b24dcSWarner Losh 	uint16_t vendor;
383aa6b24dcSWarner Losh 	uint16_t device;
38474d1ed23SMaxime Henrion 	uint8_t revid;
385e0fe5c6dSMarius Strobl 	const struct fxp_ident *ident;
386f7788e8eSJonathan Lemon 
387aa6b24dcSWarner Losh 	vendor = pci_get_vendor(dev);
388aa6b24dcSWarner Losh 	device = pci_get_device(dev);
389f19fc5d8SJohn Polstra 	revid = pci_get_revid(dev);
390f7788e8eSJonathan Lemon 	for (ident = fxp_ident_table; ident->name != NULL; ident++) {
391aa6b24dcSWarner Losh 		if (ident->vendor == vendor && ident->device == device &&
392f19fc5d8SJohn Polstra 		    (ident->revid == revid || ident->revid == -1)) {
393b96ad4b2SPyun YongHyeon 			return (ident);
394b96ad4b2SPyun YongHyeon 		}
395b96ad4b2SPyun YongHyeon 	}
396b96ad4b2SPyun YongHyeon 	return (NULL);
397b96ad4b2SPyun YongHyeon }
398b96ad4b2SPyun YongHyeon 
399b96ad4b2SPyun YongHyeon /*
400b96ad4b2SPyun YongHyeon  * Return identification string if this device is ours.
401b96ad4b2SPyun YongHyeon  */
402b96ad4b2SPyun YongHyeon static int
403b96ad4b2SPyun YongHyeon fxp_probe(device_t dev)
404b96ad4b2SPyun YongHyeon {
405e0fe5c6dSMarius Strobl 	const struct fxp_ident *ident;
406b96ad4b2SPyun YongHyeon 
407b96ad4b2SPyun YongHyeon 	ident = fxp_find_ident(dev);
408b96ad4b2SPyun YongHyeon 	if (ident != NULL) {
409f7788e8eSJonathan Lemon 		device_set_desc(dev, ident->name);
410538565c4SWarner Losh 		return (BUS_PROBE_DEFAULT);
41155ce7b51SDavid Greenman 	}
412f7788e8eSJonathan Lemon 	return (ENXIO);
4136182fdbdSPeter Wemm }
4146182fdbdSPeter Wemm 
415b2badf02SMaxime Henrion static void
416b2badf02SMaxime Henrion fxp_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
417b2badf02SMaxime Henrion {
41874d1ed23SMaxime Henrion 	uint32_t *addr;
419b2badf02SMaxime Henrion 
420b2badf02SMaxime Henrion 	if (error)
421b2badf02SMaxime Henrion 		return;
422b2badf02SMaxime Henrion 
423b2badf02SMaxime Henrion 	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
424b2badf02SMaxime Henrion 	addr = arg;
425b2badf02SMaxime Henrion 	*addr = segs->ds_addr;
426b2badf02SMaxime Henrion }
427b2badf02SMaxime Henrion 
4286182fdbdSPeter Wemm static int
4296182fdbdSPeter Wemm fxp_attach(device_t dev)
430a17c678eSDavid Greenman {
4316720ebccSMaxime Henrion 	struct fxp_softc *sc;
4326720ebccSMaxime Henrion 	struct fxp_cb_tx *tcbp;
4336720ebccSMaxime Henrion 	struct fxp_tx *txp;
434b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
43541eb5ac3SMarcel Moolenaar 	if_t ifp;
43674d1ed23SMaxime Henrion 	uint32_t val;
4378262183eSPyun YongHyeon 	uint16_t data;
438fc74a9f9SBrooks Davis 	u_char eaddr[ETHER_ADDR_LEN];
4391845b5c3SMarius Strobl 	int error, flags, i, pmc, prefer_iomap;
440a17c678eSDavid Greenman 
4416720ebccSMaxime Henrion 	error = 0;
4426720ebccSMaxime Henrion 	sc = device_get_softc(dev);
443f7788e8eSJonathan Lemon 	sc->dev = dev;
4446008862bSJohn Baldwin 	mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
4454953bccaSNate Lawson 	    MTX_DEF);
4463212724cSJohn Baldwin 	callout_init_mtx(&sc->stat_ch, &sc->sc_mtx, 0);
44709a8241fSGleb Smirnoff 	ifmedia_init(&sc->sc_media, 0, fxp_serial_ifmedia_upd,
4484953bccaSNate Lawson 	    fxp_serial_ifmedia_sts);
449a17c678eSDavid Greenman 
45041eb5ac3SMarcel Moolenaar 	ifp = sc->ifp = if_gethandle(IFT_ETHER);
45141eb5ac3SMarcel Moolenaar 	if (ifp == (void *)NULL) {
4527ba33d82SBrooks Davis 		device_printf(dev, "can not if_alloc()\n");
4537ba33d82SBrooks Davis 		error = ENOSPC;
4547ba33d82SBrooks Davis 		goto fail;
4557ba33d82SBrooks Davis 	}
4567ba33d82SBrooks Davis 
457dfe61cf1SDavid Greenman 	/*
4582bce79a2SMaxim Sobolev 	 * Enable bus mastering.
459df373873SWes Peters 	 */
460cf0d8a1eSMaxim Sobolev 	pci_enable_busmaster(dev);
46179495006SWarner Losh 
462df373873SWes Peters 	/*
4639fa6ccfbSMatt Jacob 	 * Figure out which we should try first - memory mapping or i/o mapping?
4649fa6ccfbSMatt Jacob 	 * We default to memory mapping. Then we accept an override from the
4659fa6ccfbSMatt Jacob 	 * command line. Then we check to see which one is enabled.
466dfe61cf1SDavid Greenman 	 */
4672a05a4ebSMatt Jacob 	prefer_iomap = 0;
46805bd8c22SMaxime Henrion 	resource_int_value(device_get_name(dev), device_get_unit(dev),
46905bd8c22SMaxime Henrion 	    "prefer_iomap", &prefer_iomap);
47005bd8c22SMaxime Henrion 	if (prefer_iomap)
47105bd8c22SMaxime Henrion 		sc->fxp_spec = fxp_res_spec_io;
47205bd8c22SMaxime Henrion 	else
47305bd8c22SMaxime Henrion 		sc->fxp_spec = fxp_res_spec_mem;
4749fa6ccfbSMatt Jacob 
47505bd8c22SMaxime Henrion 	error = bus_alloc_resources(dev, sc->fxp_spec, sc->fxp_res);
47605bd8c22SMaxime Henrion 	if (error) {
47705bd8c22SMaxime Henrion 		if (sc->fxp_spec == fxp_res_spec_mem)
47805bd8c22SMaxime Henrion 			sc->fxp_spec = fxp_res_spec_io;
47905bd8c22SMaxime Henrion 		else
48005bd8c22SMaxime Henrion 			sc->fxp_spec = fxp_res_spec_mem;
48105bd8c22SMaxime Henrion 		error = bus_alloc_resources(dev, sc->fxp_spec, sc->fxp_res);
4829fa6ccfbSMatt Jacob 	}
48305bd8c22SMaxime Henrion 	if (error) {
48405bd8c22SMaxime Henrion 		device_printf(dev, "could not allocate resources\n");
4856182fdbdSPeter Wemm 		error = ENXIO;
486a17c678eSDavid Greenman 		goto fail;
487a17c678eSDavid Greenman 	}
48805bd8c22SMaxime Henrion 
4899fa6ccfbSMatt Jacob 	if (bootverbose) {
4909fa6ccfbSMatt Jacob 		device_printf(dev, "using %s space register mapping\n",
49105bd8c22SMaxime Henrion 		   sc->fxp_spec == fxp_res_spec_mem ? "memory" : "I/O");
4926182fdbdSPeter Wemm 	}
4936182fdbdSPeter Wemm 
494f7788e8eSJonathan Lemon 	/*
495a996f023SPyun YongHyeon 	 * Put CU/RU idle state and prepare full reset.
496f7788e8eSJonathan Lemon 	 */
497f7788e8eSJonathan Lemon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
498f7788e8eSJonathan Lemon 	DELAY(10);
499a996f023SPyun YongHyeon 	/* Full reset and disable interrupts. */
500a996f023SPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET);
501a996f023SPyun YongHyeon 	DELAY(10);
502a996f023SPyun YongHyeon 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
503f7788e8eSJonathan Lemon 
504f7788e8eSJonathan Lemon 	/*
505f7788e8eSJonathan Lemon 	 * Find out how large of an SEEPROM we have.
506f7788e8eSJonathan Lemon 	 */
507f7788e8eSJonathan Lemon 	fxp_autosize_eeprom(sc);
5088262183eSPyun YongHyeon 	fxp_load_eeprom(sc);
509f7788e8eSJonathan Lemon 
510f7788e8eSJonathan Lemon 	/*
51193b6e2e6SMaxime Henrion 	 * Find out the chip revision; lump all 82557 revs together.
51293b6e2e6SMaxime Henrion 	 */
513b96ad4b2SPyun YongHyeon 	sc->ident = fxp_find_ident(dev);
514b96ad4b2SPyun YongHyeon 	if (sc->ident->ich > 0) {
515b96ad4b2SPyun YongHyeon 		/* Assume ICH controllers are 82559. */
516b96ad4b2SPyun YongHyeon 		sc->revision = FXP_REV_82559_A0;
517b96ad4b2SPyun YongHyeon 	} else {
5188262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_CNTR];
51993b6e2e6SMaxime Henrion 		if ((data >> 8) == 1)
52093b6e2e6SMaxime Henrion 			sc->revision = FXP_REV_82557;
52193b6e2e6SMaxime Henrion 		else
52293b6e2e6SMaxime Henrion 			sc->revision = pci_get_revid(dev);
523b96ad4b2SPyun YongHyeon 	}
52493b6e2e6SMaxime Henrion 
52593b6e2e6SMaxime Henrion 	/*
5267137cea0SPyun YongHyeon 	 * Check availability of WOL. 82559ER does not support WOL.
5277137cea0SPyun YongHyeon 	 */
5287137cea0SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4 &&
5297137cea0SPyun YongHyeon 	    sc->revision != FXP_REV_82559S_A) {
5308262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_ID];
5317137cea0SPyun YongHyeon 		if ((data & 0x20) != 0 &&
5323b0a4aefSJohn Baldwin 		    pci_find_cap(sc->dev, PCIY_PMG, &pmc) == 0)
5337137cea0SPyun YongHyeon 			sc->flags |= FXP_FLAG_WOLCAP;
5347137cea0SPyun YongHyeon 	}
5357137cea0SPyun YongHyeon 
5361343a72fSPyun YongHyeon 	if (sc->revision == FXP_REV_82550_C) {
5371343a72fSPyun YongHyeon 		/*
5381343a72fSPyun YongHyeon 		 * 82550C with server extension requires microcode to
5391343a72fSPyun YongHyeon 		 * receive fragmented UDP datagrams.  However if the
5401343a72fSPyun YongHyeon 		 * microcode is used for client-only featured 82550C
5411343a72fSPyun YongHyeon 		 * it locks up controller.
5421343a72fSPyun YongHyeon 		 */
5438262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_COMPAT];
5441343a72fSPyun YongHyeon 		if ((data & 0x0400) == 0)
5451343a72fSPyun YongHyeon 			sc->flags |= FXP_FLAG_NO_UCODE;
5461343a72fSPyun YongHyeon 	}
5471343a72fSPyun YongHyeon 
54843d8b117SPyun YongHyeon 	/* Receiver lock-up workaround detection. */
5496e854927SPyun YongHyeon 	if (sc->revision < FXP_REV_82558_A4) {
5508262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_COMPAT];
55143d8b117SPyun YongHyeon 		if ((data & 0x03) != 0x03) {
55243d8b117SPyun YongHyeon 			sc->flags |= FXP_FLAG_RXBUG;
55343d8b117SPyun YongHyeon 			device_printf(dev, "Enabling Rx lock-up workaround\n");
55443d8b117SPyun YongHyeon 		}
5556e854927SPyun YongHyeon 	}
55643d8b117SPyun YongHyeon 
5577137cea0SPyun YongHyeon 	/*
5583bd07cfdSJonathan Lemon 	 * Determine whether we must use the 503 serial interface.
559f7788e8eSJonathan Lemon 	 */
5608262183eSPyun YongHyeon 	data = sc->eeprom[FXP_EEPROM_MAP_PRI_PHY];
56193b6e2e6SMaxime Henrion 	if (sc->revision == FXP_REV_82557 && (data & FXP_PHY_DEVICE_MASK) != 0
5624ed53076SMaxime Henrion 	    && (data & FXP_PHY_SERIAL_ONLY))
563dedabebfSJonathan Lemon 		sc->flags |= FXP_FLAG_SERIAL_MEDIA;
564f7788e8eSJonathan Lemon 
5658da9c507SPyun YongHyeon 	fxp_sysctl_node(sc);
56672a32a26SJonathan Lemon 	/*
5672e2b8238SJonathan Lemon 	 * Enable workarounds for certain chip revision deficiencies.
56800c4116bSJonathan Lemon 	 *
56972a32a26SJonathan Lemon 	 * Systems based on the ICH2/ICH2-M chip from Intel, and possibly
57072a32a26SJonathan Lemon 	 * some systems based a normal 82559 design, have a defect where
57172a32a26SJonathan Lemon 	 * the chip can cause a PCI protocol violation if it receives
57200c4116bSJonathan Lemon 	 * a CU_RESUME command when it is entering the IDLE state.  The
57300c4116bSJonathan Lemon 	 * workaround is to disable Dynamic Standby Mode, so the chip never
57400c4116bSJonathan Lemon 	 * deasserts CLKRUN#, and always remains in an active state.
57500c4116bSJonathan Lemon 	 *
57600c4116bSJonathan Lemon 	 * See Intel 82801BA/82801BAM Specification Update, Errata #30.
5772e2b8238SJonathan Lemon 	 */
578b96ad4b2SPyun YongHyeon 	if ((sc->ident->ich >= 2 && sc->ident->ich <= 3) ||
579b96ad4b2SPyun YongHyeon 	    (sc->ident->ich == 0 && sc->revision >= FXP_REV_82559_A0)) {
5808262183eSPyun YongHyeon 		data = sc->eeprom[FXP_EEPROM_MAP_ID];
58100c4116bSJonathan Lemon 		if (data & 0x02) {			/* STB enable */
58274d1ed23SMaxime Henrion 			uint16_t cksum;
58300c4116bSJonathan Lemon 			int i;
58400c4116bSJonathan Lemon 
58500c4116bSJonathan Lemon 			device_printf(dev,
586001cfa92SJonathan Lemon 			    "Disabling dynamic standby mode in EEPROM\n");
58700c4116bSJonathan Lemon 			data &= ~0x02;
5888262183eSPyun YongHyeon 			sc->eeprom[FXP_EEPROM_MAP_ID] = data;
5898262183eSPyun YongHyeon 			fxp_write_eeprom(sc, &data, FXP_EEPROM_MAP_ID, 1);
59000c4116bSJonathan Lemon 			device_printf(dev, "New EEPROM ID: 0x%x\n", data);
59100c4116bSJonathan Lemon 			cksum = 0;
5928262183eSPyun YongHyeon 			for (i = 0; i < (1 << sc->eeprom_size) - 1; i++)
5938262183eSPyun YongHyeon 				cksum += sc->eeprom[i];
59400c4116bSJonathan Lemon 			i = (1 << sc->eeprom_size) - 1;
59500c4116bSJonathan Lemon 			cksum = 0xBABA - cksum;
59600c4116bSJonathan Lemon 			fxp_write_eeprom(sc, &cksum, i, 1);
59700c4116bSJonathan Lemon 			device_printf(dev,
59800c4116bSJonathan Lemon 			    "EEPROM checksum @ 0x%x: 0x%x -> 0x%x\n",
5998262183eSPyun YongHyeon 			    i, sc->eeprom[i], cksum);
6008262183eSPyun YongHyeon 			sc->eeprom[i] = cksum;
60100c4116bSJonathan Lemon 			/*
60200c4116bSJonathan Lemon 			 * If the user elects to continue, try the software
60300c4116bSJonathan Lemon 			 * workaround, as it is better than nothing.
60400c4116bSJonathan Lemon 			 */
6052e2b8238SJonathan Lemon 			sc->flags |= FXP_FLAG_CU_RESUME_BUG;
60600c4116bSJonathan Lemon 		}
60700c4116bSJonathan Lemon 	}
6082e2b8238SJonathan Lemon 
6092e2b8238SJonathan Lemon 	/*
6103bd07cfdSJonathan Lemon 	 * If we are not a 82557 chip, we can enable extended features.
6113bd07cfdSJonathan Lemon 	 */
61272a32a26SJonathan Lemon 	if (sc->revision != FXP_REV_82557) {
6133bd07cfdSJonathan Lemon 		/*
61474396a0aSJonathan Lemon 		 * If MWI is enabled in the PCI configuration, and there
61574396a0aSJonathan Lemon 		 * is a valid cacheline size (8 or 16 dwords), then tell
61674396a0aSJonathan Lemon 		 * the board to turn on MWI.
6173bd07cfdSJonathan Lemon 		 */
618c68534f1SScott Long 		val = pci_read_config(dev, PCIR_COMMAND, 2);
61974396a0aSJonathan Lemon 		if (val & PCIM_CMD_MWRICEN &&
62074396a0aSJonathan Lemon 		    pci_read_config(dev, PCIR_CACHELNSZ, 1) != 0)
6213bd07cfdSJonathan Lemon 			sc->flags |= FXP_FLAG_MWI_ENABLE;
6223bd07cfdSJonathan Lemon 
6233bd07cfdSJonathan Lemon 		/* turn on the extended TxCB feature */
6243bd07cfdSJonathan Lemon 		sc->flags |= FXP_FLAG_EXT_TXCB;
62544e0bc11SYaroslav Tykhiy 
62644e0bc11SYaroslav Tykhiy 		/* enable reception of long frames for VLAN */
62744e0bc11SYaroslav Tykhiy 		sc->flags |= FXP_FLAG_LONG_PKT_EN;
62844e0bc11SYaroslav Tykhiy 	} else {
62944e0bc11SYaroslav Tykhiy 		/* a hack to get long VLAN frames on a 82557 */
63044e0bc11SYaroslav Tykhiy 		sc->flags |= FXP_FLAG_SAVE_BAD;
6313bd07cfdSJonathan Lemon 	}
6323bd07cfdSJonathan Lemon 
633f13075afSPyun YongHyeon 	/* For 82559 or later chips, Rx checksum offload is supported. */
634829b278eSPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0) {
635829b278eSPyun YongHyeon 		/* 82559ER does not support Rx checksum offloading. */
636aa6b24dcSWarner Losh 		if (sc->ident->device != 0x1209)
637f13075afSPyun YongHyeon 			sc->flags |= FXP_FLAG_82559_RXCSUM;
638829b278eSPyun YongHyeon 	}
6393bd07cfdSJonathan Lemon 	/*
640c8bca6dcSBill Paul 	 * Enable use of extended RFDs and TCBs for 82550
641c8bca6dcSBill Paul 	 * and later chips. Note: we need extended TXCB support
642c8bca6dcSBill Paul 	 * too, but that's already enabled by the code above.
643c8bca6dcSBill Paul 	 * Be careful to do this only on the right devices.
644c8bca6dcSBill Paul 	 */
645507feeafSMaxime Henrion 	if (sc->revision == FXP_REV_82550 || sc->revision == FXP_REV_82550_C ||
646507feeafSMaxime Henrion 	    sc->revision == FXP_REV_82551_E || sc->revision == FXP_REV_82551_F
647507feeafSMaxime Henrion 	    || sc->revision == FXP_REV_82551_10) {
648c8bca6dcSBill Paul 		sc->rfa_size = sizeof (struct fxp_rfa);
649c8bca6dcSBill Paul 		sc->tx_cmd = FXP_CB_COMMAND_IPCBXMIT;
650c8bca6dcSBill Paul 		sc->flags |= FXP_FLAG_EXT_RFA;
651f13075afSPyun YongHyeon 		/* Use extended RFA instead of 82559 checksum mode. */
652f13075afSPyun YongHyeon 		sc->flags &= ~FXP_FLAG_82559_RXCSUM;
653c8bca6dcSBill Paul 	} else {
654c8bca6dcSBill Paul 		sc->rfa_size = sizeof (struct fxp_rfa) - FXP_RFAX_LEN;
655c8bca6dcSBill Paul 		sc->tx_cmd = FXP_CB_COMMAND_XMIT;
656c8bca6dcSBill Paul 	}
657c8bca6dcSBill Paul 
658c8bca6dcSBill Paul 	/*
659b2badf02SMaxime Henrion 	 * Allocate DMA tags and DMA safe memory.
660b2badf02SMaxime Henrion 	 */
66140c20505SMaxime Henrion 	sc->maxtxseg = FXP_NTXSEG;
662c21e84e4SPyun YongHyeon 	sc->maxsegsize = MCLBYTES;
663c21e84e4SPyun YongHyeon 	if (sc->flags & FXP_FLAG_EXT_RFA) {
66440c20505SMaxime Henrion 		sc->maxtxseg--;
665c21e84e4SPyun YongHyeon 		sc->maxsegsize = FXP_TSO_SEGSIZE;
666c21e84e4SPyun YongHyeon 	}
667c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 2, 0,
668c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
669c21e84e4SPyun YongHyeon 	    sc->maxsegsize * sc->maxtxseg + sizeof(struct ether_vlan_header),
670*5ae7518bSAlexander Motin 	    sc->maxtxseg, sc->maxsegsize, 0, NULL, NULL, &sc->fxp_txmtag);
671b2badf02SMaxime Henrion 	if (error) {
672a2057a72SPyun YongHyeon 		device_printf(dev, "could not create TX DMA tag\n");
673a2057a72SPyun YongHyeon 		goto fail;
674a2057a72SPyun YongHyeon 	}
675a2057a72SPyun YongHyeon 
676a2057a72SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 2, 0,
677a2057a72SPyun YongHyeon 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
678*5ae7518bSAlexander Motin 	    MCLBYTES, 1, MCLBYTES, 0, NULL, NULL, &sc->fxp_rxmtag);
679a2057a72SPyun YongHyeon 	if (error) {
680a2057a72SPyun YongHyeon 		device_printf(dev, "could not create RX DMA tag\n");
681b2badf02SMaxime Henrion 		goto fail;
682b2badf02SMaxime Henrion 	}
683b2badf02SMaxime Henrion 
684c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0,
685c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
686c2175ff5SMarius Strobl 	    sizeof(struct fxp_stats), 1, sizeof(struct fxp_stats), 0,
687*5ae7518bSAlexander Motin 	    NULL, NULL, &sc->fxp_stag);
688b2badf02SMaxime Henrion 	if (error) {
689a2057a72SPyun YongHyeon 		device_printf(dev, "could not create stats DMA tag\n");
690b2badf02SMaxime Henrion 		goto fail;
691b2badf02SMaxime Henrion 	}
692b2badf02SMaxime Henrion 
693b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->fxp_stag, (void **)&sc->fxp_stats,
694658c8398SMarius Strobl 	    BUS_DMA_NOWAIT | BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc->fxp_smap);
695a2057a72SPyun YongHyeon 	if (error) {
696a2057a72SPyun YongHyeon 		device_printf(dev, "could not allocate stats DMA memory\n");
6974953bccaSNate Lawson 		goto fail;
698a2057a72SPyun YongHyeon 	}
699b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->fxp_stag, sc->fxp_smap, sc->fxp_stats,
700f9d050a8SPyun YongHyeon 	    sizeof(struct fxp_stats), fxp_dma_map_addr, &sc->stats_addr,
701f9d050a8SPyun YongHyeon 	    BUS_DMA_NOWAIT);
702b2badf02SMaxime Henrion 	if (error) {
703a2057a72SPyun YongHyeon 		device_printf(dev, "could not load the stats DMA buffer\n");
704b2badf02SMaxime Henrion 		goto fail;
705b2badf02SMaxime Henrion 	}
706b2badf02SMaxime Henrion 
707c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0,
708c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
709*5ae7518bSAlexander Motin 	    FXP_TXCB_SZ, 1, FXP_TXCB_SZ, 0, NULL, NULL, &sc->cbl_tag);
710b2badf02SMaxime Henrion 	if (error) {
711a2057a72SPyun YongHyeon 		device_printf(dev, "could not create TxCB DMA tag\n");
712b2badf02SMaxime Henrion 		goto fail;
713b2badf02SMaxime Henrion 	}
714b2badf02SMaxime Henrion 
715b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->cbl_tag, (void **)&sc->fxp_desc.cbl_list,
716658c8398SMarius Strobl 	    BUS_DMA_NOWAIT | BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc->cbl_map);
717a2057a72SPyun YongHyeon 	if (error) {
718a2057a72SPyun YongHyeon 		device_printf(dev, "could not allocate TxCB DMA memory\n");
7194953bccaSNate Lawson 		goto fail;
720a2057a72SPyun YongHyeon 	}
721b2badf02SMaxime Henrion 
722b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->cbl_tag, sc->cbl_map,
723b2badf02SMaxime Henrion 	    sc->fxp_desc.cbl_list, FXP_TXCB_SZ, fxp_dma_map_addr,
724f9d050a8SPyun YongHyeon 	    &sc->fxp_desc.cbl_addr, BUS_DMA_NOWAIT);
725b2badf02SMaxime Henrion 	if (error) {
726a2057a72SPyun YongHyeon 		device_printf(dev, "could not load TxCB DMA buffer\n");
727b2badf02SMaxime Henrion 		goto fail;
728b2badf02SMaxime Henrion 	}
729b2badf02SMaxime Henrion 
730c2175ff5SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0,
731c2175ff5SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
732c2175ff5SMarius Strobl 	    sizeof(struct fxp_cb_mcs), 1, sizeof(struct fxp_cb_mcs), 0,
733*5ae7518bSAlexander Motin 	    NULL, NULL, &sc->mcs_tag);
734b2badf02SMaxime Henrion 	if (error) {
735a2057a72SPyun YongHyeon 		device_printf(dev,
736a2057a72SPyun YongHyeon 		    "could not create multicast setup DMA tag\n");
737b2badf02SMaxime Henrion 		goto fail;
738b2badf02SMaxime Henrion 	}
739b2badf02SMaxime Henrion 
740b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->mcs_tag, (void **)&sc->mcsp,
741658c8398SMarius Strobl 	    BUS_DMA_NOWAIT | BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc->mcs_map);
742a2057a72SPyun YongHyeon 	if (error) {
743a2057a72SPyun YongHyeon 		device_printf(dev,
744a2057a72SPyun YongHyeon 		    "could not allocate multicast setup DMA memory\n");
7454953bccaSNate Lawson 		goto fail;
746a2057a72SPyun YongHyeon 	}
747b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->mcs_tag, sc->mcs_map, sc->mcsp,
748f9d050a8SPyun YongHyeon 	    sizeof(struct fxp_cb_mcs), fxp_dma_map_addr, &sc->mcs_addr,
749f9d050a8SPyun YongHyeon 	    BUS_DMA_NOWAIT);
750b2badf02SMaxime Henrion 	if (error) {
751a2057a72SPyun YongHyeon 		device_printf(dev,
752a2057a72SPyun YongHyeon 		    "can't load the multicast setup DMA buffer\n");
753b2badf02SMaxime Henrion 		goto fail;
754b2badf02SMaxime Henrion 	}
755b2badf02SMaxime Henrion 
756b2badf02SMaxime Henrion 	/*
7576720ebccSMaxime Henrion 	 * Pre-allocate the TX DMA maps and setup the pointers to
7586720ebccSMaxime Henrion 	 * the TX command blocks.
759b2badf02SMaxime Henrion 	 */
7606720ebccSMaxime Henrion 	txp = sc->fxp_desc.tx_list;
7616720ebccSMaxime Henrion 	tcbp = sc->fxp_desc.cbl_list;
7624cec1653SMaxime Henrion 	for (i = 0; i < FXP_NTXCB; i++) {
7636720ebccSMaxime Henrion 		txp[i].tx_cb = tcbp + i;
764a2057a72SPyun YongHyeon 		error = bus_dmamap_create(sc->fxp_txmtag, 0, &txp[i].tx_map);
765b2badf02SMaxime Henrion 		if (error) {
766b2badf02SMaxime Henrion 			device_printf(dev, "can't create DMA map for TX\n");
767b2badf02SMaxime Henrion 			goto fail;
768b2badf02SMaxime Henrion 		}
769b2badf02SMaxime Henrion 	}
770a2057a72SPyun YongHyeon 	error = bus_dmamap_create(sc->fxp_rxmtag, 0, &sc->spare_map);
771b2badf02SMaxime Henrion 	if (error) {
772b2badf02SMaxime Henrion 		device_printf(dev, "can't create spare DMA map\n");
773b2badf02SMaxime Henrion 		goto fail;
774b2badf02SMaxime Henrion 	}
775b2badf02SMaxime Henrion 
776b2badf02SMaxime Henrion 	/*
777b2badf02SMaxime Henrion 	 * Pre-allocate our receive buffers.
778b2badf02SMaxime Henrion 	 */
779b2badf02SMaxime Henrion 	sc->fxp_desc.rx_head = sc->fxp_desc.rx_tail = NULL;
780b2badf02SMaxime Henrion 	for (i = 0; i < FXP_NRFABUFS; i++) {
781b2badf02SMaxime Henrion 		rxp = &sc->fxp_desc.rx_list[i];
782a2057a72SPyun YongHyeon 		error = bus_dmamap_create(sc->fxp_rxmtag, 0, &rxp->rx_map);
783b2badf02SMaxime Henrion 		if (error) {
784b2badf02SMaxime Henrion 			device_printf(dev, "can't create DMA map for RX\n");
785b2badf02SMaxime Henrion 			goto fail;
786b2badf02SMaxime Henrion 		}
78785050421SPyun YongHyeon 		if (fxp_new_rfabuf(sc, rxp) != 0) {
7884953bccaSNate Lawson 			error = ENOMEM;
7894953bccaSNate Lawson 			goto fail;
7904953bccaSNate Lawson 		}
79185050421SPyun YongHyeon 		fxp_add_rfabuf(sc, rxp);
792b2badf02SMaxime Henrion 	}
793b2badf02SMaxime Henrion 
794b2badf02SMaxime Henrion 	/*
795f7788e8eSJonathan Lemon 	 * Read MAC address.
796f7788e8eSJonathan Lemon 	 */
7978262183eSPyun YongHyeon 	eaddr[0] = sc->eeprom[FXP_EEPROM_MAP_IA0] & 0xff;
7988262183eSPyun YongHyeon 	eaddr[1] = sc->eeprom[FXP_EEPROM_MAP_IA0] >> 8;
7998262183eSPyun YongHyeon 	eaddr[2] = sc->eeprom[FXP_EEPROM_MAP_IA1] & 0xff;
8008262183eSPyun YongHyeon 	eaddr[3] = sc->eeprom[FXP_EEPROM_MAP_IA1] >> 8;
8018262183eSPyun YongHyeon 	eaddr[4] = sc->eeprom[FXP_EEPROM_MAP_IA2] & 0xff;
8028262183eSPyun YongHyeon 	eaddr[5] = sc->eeprom[FXP_EEPROM_MAP_IA2] >> 8;
803f7788e8eSJonathan Lemon 	if (bootverbose) {
8042e2b8238SJonathan Lemon 		device_printf(dev, "PCI IDs: %04x %04x %04x %04x %04x\n",
805f7788e8eSJonathan Lemon 		    pci_get_vendor(dev), pci_get_device(dev),
8062e2b8238SJonathan Lemon 		    pci_get_subvendor(dev), pci_get_subdevice(dev),
8072e2b8238SJonathan Lemon 		    pci_get_revid(dev));
80872a32a26SJonathan Lemon 		device_printf(dev, "Dynamic Standby mode is %s\n",
8098262183eSPyun YongHyeon 		    sc->eeprom[FXP_EEPROM_MAP_ID] & 0x02 ? "enabled" :
8108262183eSPyun YongHyeon 		    "disabled");
811f7788e8eSJonathan Lemon 	}
812f7788e8eSJonathan Lemon 
813f7788e8eSJonathan Lemon 	/*
814f7788e8eSJonathan Lemon 	 * If this is only a 10Mbps device, then there is no MII, and
815f7788e8eSJonathan Lemon 	 * the PHY will use a serial interface instead.
816f7788e8eSJonathan Lemon 	 *
817f7788e8eSJonathan Lemon 	 * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter
818f7788e8eSJonathan Lemon 	 * doesn't have a programming interface of any sort.  The
819f7788e8eSJonathan Lemon 	 * media is sensed automatically based on how the link partner
820f7788e8eSJonathan Lemon 	 * is configured.  This is, in essence, manual configuration.
821f7788e8eSJonathan Lemon 	 */
822f7788e8eSJonathan Lemon 	if (sc->flags & FXP_FLAG_SERIAL_MEDIA) {
823f7788e8eSJonathan Lemon 		ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
824f7788e8eSJonathan Lemon 		ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL);
825f7788e8eSJonathan Lemon 	} else {
8268e5d93dbSMarius Strobl 		/*
8278e5d93dbSMarius Strobl 		 * i82557 wedge when isolating all of their PHYs.
8288e5d93dbSMarius Strobl 		 */
8291845b5c3SMarius Strobl 		flags = MIIF_NOISOLATE;
8301845b5c3SMarius Strobl 		if (sc->revision >= FXP_REV_82558_A4)
8311845b5c3SMarius Strobl 			flags |= MIIF_DOPAUSE;
83241eb5ac3SMarcel Moolenaar 		error = mii_attach(dev, &sc->miibus, ifp,
83341eb5ac3SMarcel Moolenaar 		    (ifm_change_cb_t)fxp_ifmedia_upd,
83441eb5ac3SMarcel Moolenaar 		    (ifm_stat_cb_t)fxp_ifmedia_sts, BMSR_DEFCAPMASK,
83541eb5ac3SMarcel Moolenaar 		    MII_PHY_ANY, MII_OFFSET_ANY, flags);
8368e5d93dbSMarius Strobl 		if (error != 0) {
8378e5d93dbSMarius Strobl 			device_printf(dev, "attaching PHYs failed\n");
838ba8c6fd5SDavid Greenman 			goto fail;
839a17c678eSDavid Greenman 		}
840f7788e8eSJonathan Lemon 	}
841dccee1a1SDavid Greenman 
84209a8241fSGleb Smirnoff 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
84341eb5ac3SMarcel Moolenaar 	if_setdev(ifp, dev);
84441eb5ac3SMarcel Moolenaar 	if_setinitfn(ifp, fxp_init);
84541eb5ac3SMarcel Moolenaar 	if_setsoftc(ifp, sc);
84641eb5ac3SMarcel Moolenaar 	if_setflags(ifp, IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST);
84741eb5ac3SMarcel Moolenaar 	if_setioctlfn(ifp, fxp_ioctl);
84841eb5ac3SMarcel Moolenaar 	if_setstartfn(ifp, fxp_start);
849a17c678eSDavid Greenman 
85041eb5ac3SMarcel Moolenaar 	if_setcapabilities(ifp, 0);
85141eb5ac3SMarcel Moolenaar 	if_setcapenable(ifp, 0);
8525fe9116bSYaroslav Tykhiy 
853c21e84e4SPyun YongHyeon 	/* Enable checksum offload/TSO for 82550 or better chips */
854c8bca6dcSBill Paul 	if (sc->flags & FXP_FLAG_EXT_RFA) {
85541eb5ac3SMarcel Moolenaar 		if_sethwassist(ifp, FXP_CSUM_FEATURES | CSUM_TSO);
85641eb5ac3SMarcel Moolenaar 		if_setcapabilitiesbit(ifp, IFCAP_HWCSUM | IFCAP_TSO4, 0);
85741eb5ac3SMarcel Moolenaar 		if_setcapenablebit(ifp, IFCAP_HWCSUM | IFCAP_TSO4, 0);
858c8bca6dcSBill Paul 	}
859c8bca6dcSBill Paul 
860f13075afSPyun YongHyeon 	if (sc->flags & FXP_FLAG_82559_RXCSUM) {
86141eb5ac3SMarcel Moolenaar 		if_setcapabilitiesbit(ifp, IFCAP_RXCSUM, 0);
86241eb5ac3SMarcel Moolenaar 		if_setcapenablebit(ifp, IFCAP_RXCSUM, 0);
863f13075afSPyun YongHyeon 	}
864f13075afSPyun YongHyeon 
8657137cea0SPyun YongHyeon 	if (sc->flags & FXP_FLAG_WOLCAP) {
86641eb5ac3SMarcel Moolenaar 		if_setcapabilitiesbit(ifp, IFCAP_WOL_MAGIC, 0);
86741eb5ac3SMarcel Moolenaar 		if_setcapenablebit(ifp, IFCAP_WOL_MAGIC, 0);
8687137cea0SPyun YongHyeon 	}
8697137cea0SPyun YongHyeon 
870fb917226SRuslan Ermilov #ifdef DEVICE_POLLING
871fb917226SRuslan Ermilov 	/* Inform the world we support polling. */
87241eb5ac3SMarcel Moolenaar 	if_setcapabilitiesbit(ifp, IFCAP_POLLING, 0);
873fb917226SRuslan Ermilov #endif
874fb917226SRuslan Ermilov 
875dfe61cf1SDavid Greenman 	/*
8764953bccaSNate Lawson 	 * Attach the interface.
8774953bccaSNate Lawson 	 */
87809a8241fSGleb Smirnoff 	ether_ifattach(ifp, eaddr);
8794953bccaSNate Lawson 
8804953bccaSNate Lawson 	/*
881e8c8b728SJonathan Lemon 	 * Tell the upper layer(s) we support long frames.
8825fe9116bSYaroslav Tykhiy 	 * Must appear after the call to ether_ifattach() because
8835fe9116bSYaroslav Tykhiy 	 * ether_ifattach() sets ifi_hdrlen to the default value.
884e8c8b728SJonathan Lemon 	 */
88541eb5ac3SMarcel Moolenaar 	if_setifheaderlen(ifp, sizeof(struct ether_vlan_header));
88641eb5ac3SMarcel Moolenaar 	if_setcapabilitiesbit(ifp, IFCAP_VLAN_MTU, 0);
88741eb5ac3SMarcel Moolenaar 	if_setcapenablebit(ifp, IFCAP_VLAN_MTU, 0);
888bd4fa9d9SPyun YongHyeon 	if ((sc->flags & FXP_FLAG_EXT_RFA) != 0) {
88941eb5ac3SMarcel Moolenaar 		if_setcapabilitiesbit(ifp, IFCAP_VLAN_HWTAGGING |
89041eb5ac3SMarcel Moolenaar 		    IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO, 0);
89141eb5ac3SMarcel Moolenaar 		if_setcapenablebit(ifp, IFCAP_VLAN_HWTAGGING |
89241eb5ac3SMarcel Moolenaar 		    IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO, 0);
893bd4fa9d9SPyun YongHyeon 	}
894e8c8b728SJonathan Lemon 
895483b9871SDavid Greenman 	/*
8963114fdb4SDavid Greenman 	 * Let the system queue as many packets as we have available
8973114fdb4SDavid Greenman 	 * TX descriptors.
898483b9871SDavid Greenman 	 */
89941eb5ac3SMarcel Moolenaar 	if_setsendqlen(ifp, FXP_NTXCB - 1);
90041eb5ac3SMarcel Moolenaar 	if_setsendqready(ifp);
9014a684684SDavid Greenman 
902201afb0eSMaxime Henrion 	/*
9034953bccaSNate Lawson 	 * Hook our interrupt after all initialization is complete.
904201afb0eSMaxime Henrion 	 */
90505bd8c22SMaxime Henrion 	error = bus_setup_intr(dev, sc->fxp_res[1], INTR_TYPE_NET | INTR_MPSAFE,
906ef544f63SPaolo Pisati 			       NULL, fxp_intr, sc, &sc->ih);
907201afb0eSMaxime Henrion 	if (error) {
908201afb0eSMaxime Henrion 		device_printf(dev, "could not setup irq\n");
90909a8241fSGleb Smirnoff 		ether_ifdetach(sc->ifp);
910201afb0eSMaxime Henrion 		goto fail;
911201afb0eSMaxime Henrion 	}
912201afb0eSMaxime Henrion 
9137137cea0SPyun YongHyeon 	/*
9147137cea0SPyun YongHyeon 	 * Configure hardware to reject magic frames otherwise
9157137cea0SPyun YongHyeon 	 * system will hang on recipt of magic frames.
9167137cea0SPyun YongHyeon 	 */
9177137cea0SPyun YongHyeon 	if ((sc->flags & FXP_FLAG_WOLCAP) != 0) {
9187137cea0SPyun YongHyeon 		FXP_LOCK(sc);
9197137cea0SPyun YongHyeon 		/* Clear wakeup events. */
920af75b654SPyun YongHyeon 		CSR_WRITE_1(sc, FXP_CSR_PMDR, CSR_READ_1(sc, FXP_CSR_PMDR));
921a461b201SPyun YongHyeon 		fxp_init_body(sc, 0);
9227137cea0SPyun YongHyeon 		fxp_stop(sc);
9237137cea0SPyun YongHyeon 		FXP_UNLOCK(sc);
9247137cea0SPyun YongHyeon 	}
9257137cea0SPyun YongHyeon 
926a17c678eSDavid Greenman fail:
9271b5a39d3SBrooks Davis 	if (error)
928f7788e8eSJonathan Lemon 		fxp_release(sc);
929f7788e8eSJonathan Lemon 	return (error);
930f7788e8eSJonathan Lemon }
931f7788e8eSJonathan Lemon 
932f7788e8eSJonathan Lemon /*
9334953bccaSNate Lawson  * Release all resources.  The softc lock should not be held and the
9344953bccaSNate Lawson  * interrupt should already be torn down.
935f7788e8eSJonathan Lemon  */
936f7788e8eSJonathan Lemon static void
937f7788e8eSJonathan Lemon fxp_release(struct fxp_softc *sc)
938f7788e8eSJonathan Lemon {
939b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
940b2badf02SMaxime Henrion 	struct fxp_tx *txp;
941b2badf02SMaxime Henrion 	int i;
942b2badf02SMaxime Henrion 
94367fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_NOTOWNED);
944670f5d73SMaxime Henrion 	KASSERT(sc->ih == NULL,
945670f5d73SMaxime Henrion 	    ("fxp_release() called with intr handle still active"));
9464953bccaSNate Lawson 	if (sc->miibus)
9474953bccaSNate Lawson 		device_delete_child(sc->dev, sc->miibus);
9484953bccaSNate Lawson 	bus_generic_detach(sc->dev);
9494953bccaSNate Lawson 	ifmedia_removeall(&sc->sc_media);
950b2badf02SMaxime Henrion 	if (sc->fxp_desc.cbl_list) {
951b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->cbl_tag, sc->cbl_map);
952b2badf02SMaxime Henrion 		bus_dmamem_free(sc->cbl_tag, sc->fxp_desc.cbl_list,
953b2badf02SMaxime Henrion 		    sc->cbl_map);
954b2badf02SMaxime Henrion 	}
955b2badf02SMaxime Henrion 	if (sc->fxp_stats) {
956b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->fxp_stag, sc->fxp_smap);
957b2badf02SMaxime Henrion 		bus_dmamem_free(sc->fxp_stag, sc->fxp_stats, sc->fxp_smap);
958b2badf02SMaxime Henrion 	}
959b2badf02SMaxime Henrion 	if (sc->mcsp) {
960b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->mcs_tag, sc->mcs_map);
961b2badf02SMaxime Henrion 		bus_dmamem_free(sc->mcs_tag, sc->mcsp, sc->mcs_map);
962b2badf02SMaxime Henrion 	}
96305bd8c22SMaxime Henrion 	bus_release_resources(sc->dev, sc->fxp_spec, sc->fxp_res);
964a2057a72SPyun YongHyeon 	if (sc->fxp_rxmtag) {
965b983c7b3SMaxime Henrion 		for (i = 0; i < FXP_NRFABUFS; i++) {
966b983c7b3SMaxime Henrion 			rxp = &sc->fxp_desc.rx_list[i];
967b983c7b3SMaxime Henrion 			if (rxp->rx_mbuf != NULL) {
968a2057a72SPyun YongHyeon 				bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
969b983c7b3SMaxime Henrion 				    BUS_DMASYNC_POSTREAD);
970a2057a72SPyun YongHyeon 				bus_dmamap_unload(sc->fxp_rxmtag, rxp->rx_map);
971b983c7b3SMaxime Henrion 				m_freem(rxp->rx_mbuf);
972b983c7b3SMaxime Henrion 			}
973a2057a72SPyun YongHyeon 			bus_dmamap_destroy(sc->fxp_rxmtag, rxp->rx_map);
974b983c7b3SMaxime Henrion 		}
975a2057a72SPyun YongHyeon 		bus_dmamap_destroy(sc->fxp_rxmtag, sc->spare_map);
976a2057a72SPyun YongHyeon 		bus_dma_tag_destroy(sc->fxp_rxmtag);
977a2057a72SPyun YongHyeon 	}
978a2057a72SPyun YongHyeon 	if (sc->fxp_txmtag) {
979b983c7b3SMaxime Henrion 		for (i = 0; i < FXP_NTXCB; i++) {
980b983c7b3SMaxime Henrion 			txp = &sc->fxp_desc.tx_list[i];
981b983c7b3SMaxime Henrion 			if (txp->tx_mbuf != NULL) {
982a2057a72SPyun YongHyeon 				bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map,
983b983c7b3SMaxime Henrion 				    BUS_DMASYNC_POSTWRITE);
984a2057a72SPyun YongHyeon 				bus_dmamap_unload(sc->fxp_txmtag, txp->tx_map);
985b983c7b3SMaxime Henrion 				m_freem(txp->tx_mbuf);
986b983c7b3SMaxime Henrion 			}
987a2057a72SPyun YongHyeon 			bus_dmamap_destroy(sc->fxp_txmtag, txp->tx_map);
988b983c7b3SMaxime Henrion 		}
989a2057a72SPyun YongHyeon 		bus_dma_tag_destroy(sc->fxp_txmtag);
990b983c7b3SMaxime Henrion 	}
991c4bf1e90SMaxime Henrion 	if (sc->fxp_stag)
992c4bf1e90SMaxime Henrion 		bus_dma_tag_destroy(sc->fxp_stag);
993b2badf02SMaxime Henrion 	if (sc->cbl_tag)
994b2badf02SMaxime Henrion 		bus_dma_tag_destroy(sc->cbl_tag);
995b2badf02SMaxime Henrion 	if (sc->mcs_tag)
996b2badf02SMaxime Henrion 		bus_dma_tag_destroy(sc->mcs_tag);
997fc74a9f9SBrooks Davis 	if (sc->ifp)
99809a8241fSGleb Smirnoff 		if_free(sc->ifp);
99972a32a26SJonathan Lemon 
10000f4dc94cSChuck Paterson 	mtx_destroy(&sc->sc_mtx);
10016182fdbdSPeter Wemm }
10026182fdbdSPeter Wemm 
10036182fdbdSPeter Wemm /*
10046182fdbdSPeter Wemm  * Detach interface.
10056182fdbdSPeter Wemm  */
10066182fdbdSPeter Wemm static int
10076182fdbdSPeter Wemm fxp_detach(device_t dev)
10086182fdbdSPeter Wemm {
10096182fdbdSPeter Wemm 	struct fxp_softc *sc = device_get_softc(dev);
10106182fdbdSPeter Wemm 
101140929967SGleb Smirnoff #ifdef DEVICE_POLLING
101241eb5ac3SMarcel Moolenaar 	if (if_getcapenable(sc->ifp) & IFCAP_POLLING)
1013bd071d4dSGleb Smirnoff 		ether_poll_deregister(sc->ifp);
101440929967SGleb Smirnoff #endif
101540929967SGleb Smirnoff 
10164953bccaSNate Lawson 	FXP_LOCK(sc);
10176182fdbdSPeter Wemm 	/*
101832cd7a9cSWarner Losh 	 * Stop DMA and drop transmit queue, but disable interrupts first.
101920f0c80fSMaxime Henrion 	 */
102020f0c80fSMaxime Henrion 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
102120f0c80fSMaxime Henrion 	fxp_stop(sc);
102232cd7a9cSWarner Losh 	FXP_UNLOCK(sc);
10239eda9d7aSJohn Baldwin 	callout_drain(&sc->stat_ch);
102420f0c80fSMaxime Henrion 
10256182fdbdSPeter Wemm 	/*
10263212724cSJohn Baldwin 	 * Close down routes etc.
10273212724cSJohn Baldwin 	 */
102809a8241fSGleb Smirnoff 	ether_ifdetach(sc->ifp);
10293212724cSJohn Baldwin 
10303212724cSJohn Baldwin 	/*
10314953bccaSNate Lawson 	 * Unhook interrupt before dropping lock. This is to prevent
10324953bccaSNate Lawson 	 * races with fxp_intr().
10336182fdbdSPeter Wemm 	 */
103405bd8c22SMaxime Henrion 	bus_teardown_intr(sc->dev, sc->fxp_res[1], sc->ih);
10354953bccaSNate Lawson 	sc->ih = NULL;
10366182fdbdSPeter Wemm 
1037f7788e8eSJonathan Lemon 	/* Release our allocated resources. */
1038f7788e8eSJonathan Lemon 	fxp_release(sc);
1039f7788e8eSJonathan Lemon 	return (0);
1040a17c678eSDavid Greenman }
1041a17c678eSDavid Greenman 
1042a17c678eSDavid Greenman /*
10434a684684SDavid Greenman  * Device shutdown routine. Called at system shutdown after sync. The
1044a17c678eSDavid Greenman  * main purpose of this routine is to shut off receiver DMA so that
1045a17c678eSDavid Greenman  * kernel memory doesn't get clobbered during warmboot.
1046a17c678eSDavid Greenman  */
10476182fdbdSPeter Wemm static int
10486182fdbdSPeter Wemm fxp_shutdown(device_t dev)
1049a17c678eSDavid Greenman {
10503212724cSJohn Baldwin 
10516182fdbdSPeter Wemm 	/*
10526182fdbdSPeter Wemm 	 * Make sure that DMA is disabled prior to reboot. Not doing
10536182fdbdSPeter Wemm 	 * do could allow DMA to corrupt kernel memory during the
10546182fdbdSPeter Wemm 	 * reboot before the driver initializes.
10556182fdbdSPeter Wemm 	 */
10567137cea0SPyun YongHyeon 	return (fxp_suspend(dev));
1057a17c678eSDavid Greenman }
1058a17c678eSDavid Greenman 
10597dced78aSDavid Greenman /*
10607dced78aSDavid Greenman  * Device suspend routine.  Stop the interface and save some PCI
10617dced78aSDavid Greenman  * settings in case the BIOS doesn't restore them properly on
10627dced78aSDavid Greenman  * resume.
10637dced78aSDavid Greenman  */
10647dced78aSDavid Greenman static int
10657dced78aSDavid Greenman fxp_suspend(device_t dev)
10667dced78aSDavid Greenman {
10677dced78aSDavid Greenman 	struct fxp_softc *sc = device_get_softc(dev);
106841eb5ac3SMarcel Moolenaar 	if_t ifp;
10697137cea0SPyun YongHyeon 	int pmc;
10707137cea0SPyun YongHyeon 	uint16_t pmstat;
10717dced78aSDavid Greenman 
10724953bccaSNate Lawson 	FXP_LOCK(sc);
10737dced78aSDavid Greenman 
10747137cea0SPyun YongHyeon 	ifp = sc->ifp;
10753b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->dev, PCIY_PMG, &pmc) == 0) {
10767137cea0SPyun YongHyeon 		pmstat = pci_read_config(sc->dev, pmc + PCIR_POWER_STATUS, 2);
10777137cea0SPyun YongHyeon 		pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
107841eb5ac3SMarcel Moolenaar 		if ((if_getcapenable(ifp) & IFCAP_WOL_MAGIC) != 0) {
10797137cea0SPyun YongHyeon 			/* Request PME. */
10807137cea0SPyun YongHyeon 			pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
10817137cea0SPyun YongHyeon 			sc->flags |= FXP_FLAG_WOL;
10827137cea0SPyun YongHyeon 			/* Reconfigure hardware to accept magic frames. */
108341eb5ac3SMarcel Moolenaar 			if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
10845506afefSPyun YongHyeon 			fxp_init_body(sc, 0);
10857137cea0SPyun YongHyeon 		}
10867137cea0SPyun YongHyeon 		pci_write_config(sc->dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
10877137cea0SPyun YongHyeon 	}
10887dced78aSDavid Greenman 	fxp_stop(sc);
10897dced78aSDavid Greenman 
10907dced78aSDavid Greenman 	sc->suspended = 1;
10917dced78aSDavid Greenman 
10924953bccaSNate Lawson 	FXP_UNLOCK(sc);
1093f7788e8eSJonathan Lemon 	return (0);
10947dced78aSDavid Greenman }
10957dced78aSDavid Greenman 
10967dced78aSDavid Greenman /*
109767ba6566SWarner Losh  * Device resume routine. re-enable busmastering, and restart the interface if
10987dced78aSDavid Greenman  * appropriate.
10997dced78aSDavid Greenman  */
11007dced78aSDavid Greenman static int
11017dced78aSDavid Greenman fxp_resume(device_t dev)
11027dced78aSDavid Greenman {
11037dced78aSDavid Greenman 	struct fxp_softc *sc = device_get_softc(dev);
110441eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
11057137cea0SPyun YongHyeon 	int pmc;
11067137cea0SPyun YongHyeon 	uint16_t pmstat;
11077dced78aSDavid Greenman 
11084953bccaSNate Lawson 	FXP_LOCK(sc);
11097dced78aSDavid Greenman 
11103b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->dev, PCIY_PMG, &pmc) == 0) {
11117137cea0SPyun YongHyeon 		sc->flags &= ~FXP_FLAG_WOL;
11127137cea0SPyun YongHyeon 		pmstat = pci_read_config(sc->dev, pmc + PCIR_POWER_STATUS, 2);
11137137cea0SPyun YongHyeon 		/* Disable PME and clear PME status. */
11147137cea0SPyun YongHyeon 		pmstat &= ~PCIM_PSTAT_PMEENABLE;
11157137cea0SPyun YongHyeon 		pci_write_config(sc->dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
1116af75b654SPyun YongHyeon 		if ((sc->flags & FXP_FLAG_WOLCAP) != 0)
1117af75b654SPyun YongHyeon 			CSR_WRITE_1(sc, FXP_CSR_PMDR,
1118af75b654SPyun YongHyeon 			    CSR_READ_1(sc, FXP_CSR_PMDR));
11197137cea0SPyun YongHyeon 	}
11207137cea0SPyun YongHyeon 
11217dced78aSDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
11227dced78aSDavid Greenman 	DELAY(10);
11237dced78aSDavid Greenman 
11247dced78aSDavid Greenman 	/* reinitialize interface if necessary */
112541eb5ac3SMarcel Moolenaar 	if (if_getflags(ifp) & IFF_UP)
11261845b5c3SMarius Strobl 		fxp_init_body(sc, 1);
11277dced78aSDavid Greenman 
11287dced78aSDavid Greenman 	sc->suspended = 0;
11297dced78aSDavid Greenman 
11304953bccaSNate Lawson 	FXP_UNLOCK(sc);
1131ba8c6fd5SDavid Greenman 	return (0);
1132f7788e8eSJonathan Lemon }
1133ba8c6fd5SDavid Greenman 
113400c4116bSJonathan Lemon static void
113500c4116bSJonathan Lemon fxp_eeprom_shiftin(struct fxp_softc *sc, int data, int length)
113600c4116bSJonathan Lemon {
113774d1ed23SMaxime Henrion 	uint16_t reg;
113800c4116bSJonathan Lemon 	int x;
113900c4116bSJonathan Lemon 
114000c4116bSJonathan Lemon 	/*
114100c4116bSJonathan Lemon 	 * Shift in data.
114200c4116bSJonathan Lemon 	 */
114300c4116bSJonathan Lemon 	for (x = 1 << (length - 1); x; x >>= 1) {
114400c4116bSJonathan Lemon 		if (data & x)
114500c4116bSJonathan Lemon 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
114600c4116bSJonathan Lemon 		else
114700c4116bSJonathan Lemon 			reg = FXP_EEPROM_EECS;
114800c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
114900c4116bSJonathan Lemon 		DELAY(1);
115000c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
115100c4116bSJonathan Lemon 		DELAY(1);
115200c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
115300c4116bSJonathan Lemon 		DELAY(1);
115400c4116bSJonathan Lemon 	}
115500c4116bSJonathan Lemon }
115600c4116bSJonathan Lemon 
1157f7788e8eSJonathan Lemon /*
1158f7788e8eSJonathan Lemon  * Read from the serial EEPROM. Basically, you manually shift in
1159f7788e8eSJonathan Lemon  * the read opcode (one bit at a time) and then shift in the address,
1160f7788e8eSJonathan Lemon  * and then you shift out the data (all of this one bit at a time).
1161f7788e8eSJonathan Lemon  * The word size is 16 bits, so you have to provide the address for
1162f7788e8eSJonathan Lemon  * every 16 bits of data.
1163f7788e8eSJonathan Lemon  */
116474d1ed23SMaxime Henrion static uint16_t
1165f7788e8eSJonathan Lemon fxp_eeprom_getword(struct fxp_softc *sc, int offset, int autosize)
1166f7788e8eSJonathan Lemon {
116774d1ed23SMaxime Henrion 	uint16_t reg, data;
1168f7788e8eSJonathan Lemon 	int x;
1169ba8c6fd5SDavid Greenman 
1170f7788e8eSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
1171f7788e8eSJonathan Lemon 	/*
1172f7788e8eSJonathan Lemon 	 * Shift in read opcode.
1173f7788e8eSJonathan Lemon 	 */
117400c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3);
1175f7788e8eSJonathan Lemon 	/*
1176f7788e8eSJonathan Lemon 	 * Shift in address.
1177f7788e8eSJonathan Lemon 	 */
1178f7788e8eSJonathan Lemon 	data = 0;
1179f7788e8eSJonathan Lemon 	for (x = 1 << (sc->eeprom_size - 1); x; x >>= 1) {
1180f7788e8eSJonathan Lemon 		if (offset & x)
1181f7788e8eSJonathan Lemon 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
1182f7788e8eSJonathan Lemon 		else
1183f7788e8eSJonathan Lemon 			reg = FXP_EEPROM_EECS;
1184f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1185f7788e8eSJonathan Lemon 		DELAY(1);
1186f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
1187f7788e8eSJonathan Lemon 		DELAY(1);
1188f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1189f7788e8eSJonathan Lemon 		DELAY(1);
1190f7788e8eSJonathan Lemon 		reg = CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO;
1191f7788e8eSJonathan Lemon 		data++;
1192f7788e8eSJonathan Lemon 		if (autosize && reg == 0) {
1193f7788e8eSJonathan Lemon 			sc->eeprom_size = data;
1194f7788e8eSJonathan Lemon 			break;
1195f7788e8eSJonathan Lemon 		}
1196f7788e8eSJonathan Lemon 	}
1197f7788e8eSJonathan Lemon 	/*
1198f7788e8eSJonathan Lemon 	 * Shift out data.
1199f7788e8eSJonathan Lemon 	 */
1200f7788e8eSJonathan Lemon 	data = 0;
1201f7788e8eSJonathan Lemon 	reg = FXP_EEPROM_EECS;
1202f7788e8eSJonathan Lemon 	for (x = 1 << 15; x; x >>= 1) {
1203f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
1204f7788e8eSJonathan Lemon 		DELAY(1);
1205f7788e8eSJonathan Lemon 		if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO)
1206f7788e8eSJonathan Lemon 			data |= x;
1207f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1208f7788e8eSJonathan Lemon 		DELAY(1);
1209f7788e8eSJonathan Lemon 	}
1210f7788e8eSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
1211f7788e8eSJonathan Lemon 	DELAY(1);
1212f7788e8eSJonathan Lemon 
1213f7788e8eSJonathan Lemon 	return (data);
1214ba8c6fd5SDavid Greenman }
1215ba8c6fd5SDavid Greenman 
121600c4116bSJonathan Lemon static void
121774d1ed23SMaxime Henrion fxp_eeprom_putword(struct fxp_softc *sc, int offset, uint16_t data)
121800c4116bSJonathan Lemon {
121900c4116bSJonathan Lemon 	int i;
122000c4116bSJonathan Lemon 
122100c4116bSJonathan Lemon 	/*
122200c4116bSJonathan Lemon 	 * Erase/write enable.
122300c4116bSJonathan Lemon 	 */
122400c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
122500c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x4, 3);
122600c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x03 << (sc->eeprom_size - 2), sc->eeprom_size);
122700c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
122800c4116bSJonathan Lemon 	DELAY(1);
122900c4116bSJonathan Lemon 	/*
123000c4116bSJonathan Lemon 	 * Shift in write opcode, address, data.
123100c4116bSJonathan Lemon 	 */
123200c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
123300c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_WRITE, 3);
123400c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, offset, sc->eeprom_size);
123500c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, data, 16);
123600c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
123700c4116bSJonathan Lemon 	DELAY(1);
123800c4116bSJonathan Lemon 	/*
123900c4116bSJonathan Lemon 	 * Wait for EEPROM to finish up.
124000c4116bSJonathan Lemon 	 */
124100c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
124200c4116bSJonathan Lemon 	DELAY(1);
124300c4116bSJonathan Lemon 	for (i = 0; i < 1000; i++) {
124400c4116bSJonathan Lemon 		if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO)
124500c4116bSJonathan Lemon 			break;
124600c4116bSJonathan Lemon 		DELAY(50);
124700c4116bSJonathan Lemon 	}
124800c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
124900c4116bSJonathan Lemon 	DELAY(1);
125000c4116bSJonathan Lemon 	/*
125100c4116bSJonathan Lemon 	 * Erase/write disable.
125200c4116bSJonathan Lemon 	 */
125300c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
125400c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x4, 3);
125500c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0, sc->eeprom_size);
125600c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
125700c4116bSJonathan Lemon 	DELAY(1);
125800c4116bSJonathan Lemon }
125900c4116bSJonathan Lemon 
1260ba8c6fd5SDavid Greenman /*
1261e9bf2fa7SDavid Greenman  * From NetBSD:
1262e9bf2fa7SDavid Greenman  *
1263e9bf2fa7SDavid Greenman  * Figure out EEPROM size.
1264e9bf2fa7SDavid Greenman  *
1265e9bf2fa7SDavid Greenman  * 559's can have either 64-word or 256-word EEPROMs, the 558
1266e9bf2fa7SDavid Greenman  * datasheet only talks about 64-word EEPROMs, and the 557 datasheet
1267453130d9SPedro F. Giffuni  * talks about the existence of 16 to 256 word EEPROMs.
1268e9bf2fa7SDavid Greenman  *
1269e9bf2fa7SDavid Greenman  * The only known sizes are 64 and 256, where the 256 version is used
1270e9bf2fa7SDavid Greenman  * by CardBus cards to store CIS information.
1271e9bf2fa7SDavid Greenman  *
1272e9bf2fa7SDavid Greenman  * The address is shifted in msb-to-lsb, and after the last
1273e9bf2fa7SDavid Greenman  * address-bit the EEPROM is supposed to output a `dummy zero' bit,
1274e9bf2fa7SDavid Greenman  * after which follows the actual data. We try to detect this zero, by
1275e9bf2fa7SDavid Greenman  * probing the data-out bit in the EEPROM control register just after
1276e9bf2fa7SDavid Greenman  * having shifted in a bit. If the bit is zero, we assume we've
1277e9bf2fa7SDavid Greenman  * shifted enough address bits. The data-out should be tri-state,
1278e9bf2fa7SDavid Greenman  * before this, which should translate to a logical one.
1279e9bf2fa7SDavid Greenman  */
1280e9bf2fa7SDavid Greenman static void
1281f7788e8eSJonathan Lemon fxp_autosize_eeprom(struct fxp_softc *sc)
1282e9bf2fa7SDavid Greenman {
1283e9bf2fa7SDavid Greenman 
1284f7788e8eSJonathan Lemon 	/* guess maximum size of 256 words */
1285f7788e8eSJonathan Lemon 	sc->eeprom_size = 8;
1286f7788e8eSJonathan Lemon 
1287f7788e8eSJonathan Lemon 	/* autosize */
1288f7788e8eSJonathan Lemon 	(void) fxp_eeprom_getword(sc, 0, 1);
1289e9bf2fa7SDavid Greenman }
1290f7788e8eSJonathan Lemon 
1291ba8c6fd5SDavid Greenman static void
1292f7788e8eSJonathan Lemon fxp_read_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words)
1293ba8c6fd5SDavid Greenman {
1294f7788e8eSJonathan Lemon 	int i;
1295ba8c6fd5SDavid Greenman 
1296f7788e8eSJonathan Lemon 	for (i = 0; i < words; i++)
1297f7788e8eSJonathan Lemon 		data[i] = fxp_eeprom_getword(sc, offset + i, 0);
1298ba8c6fd5SDavid Greenman }
1299ba8c6fd5SDavid Greenman 
130000c4116bSJonathan Lemon static void
130100c4116bSJonathan Lemon fxp_write_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words)
130200c4116bSJonathan Lemon {
130300c4116bSJonathan Lemon 	int i;
130400c4116bSJonathan Lemon 
130500c4116bSJonathan Lemon 	for (i = 0; i < words; i++)
130600c4116bSJonathan Lemon 		fxp_eeprom_putword(sc, offset + i, data[i]);
130700c4116bSJonathan Lemon }
130800c4116bSJonathan Lemon 
13098262183eSPyun YongHyeon static void
13108262183eSPyun YongHyeon fxp_load_eeprom(struct fxp_softc *sc)
13118262183eSPyun YongHyeon {
13128262183eSPyun YongHyeon 	int i;
13138262183eSPyun YongHyeon 	uint16_t cksum;
13148262183eSPyun YongHyeon 
13158262183eSPyun YongHyeon 	fxp_read_eeprom(sc, sc->eeprom, 0, 1 << sc->eeprom_size);
13168262183eSPyun YongHyeon 	cksum = 0;
13178262183eSPyun YongHyeon 	for (i = 0; i < (1 << sc->eeprom_size) - 1; i++)
13188262183eSPyun YongHyeon 		cksum += sc->eeprom[i];
13198262183eSPyun YongHyeon 	cksum = 0xBABA - cksum;
13208262183eSPyun YongHyeon 	if (cksum != sc->eeprom[(1 << sc->eeprom_size) - 1])
13218262183eSPyun YongHyeon 		device_printf(sc->dev,
13228262183eSPyun YongHyeon 		    "EEPROM checksum mismatch! (0x%04x -> 0x%04x)\n",
13238262183eSPyun YongHyeon 		    cksum, sc->eeprom[(1 << sc->eeprom_size) - 1]);
13248262183eSPyun YongHyeon }
13258262183eSPyun YongHyeon 
1326a17c678eSDavid Greenman /*
13274953bccaSNate Lawson  * Grab the softc lock and call the real fxp_start_body() routine
1328a17c678eSDavid Greenman  */
1329a17c678eSDavid Greenman static void
133041eb5ac3SMarcel Moolenaar fxp_start(if_t ifp)
1331a17c678eSDavid Greenman {
133241eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
13334953bccaSNate Lawson 
13344953bccaSNate Lawson 	FXP_LOCK(sc);
13354953bccaSNate Lawson 	fxp_start_body(ifp);
13364953bccaSNate Lawson 	FXP_UNLOCK(sc);
13374953bccaSNate Lawson }
13384953bccaSNate Lawson 
13394953bccaSNate Lawson /*
13404953bccaSNate Lawson  * Start packet transmission on the interface.
13414953bccaSNate Lawson  * This routine must be called with the softc lock held, and is an
13424953bccaSNate Lawson  * internal entry point only.
13434953bccaSNate Lawson  */
13444953bccaSNate Lawson static void
134541eb5ac3SMarcel Moolenaar fxp_start_body(if_t ifp)
13464953bccaSNate Lawson {
134741eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
1348b2badf02SMaxime Henrion 	struct mbuf *mb_head;
13494e53f837SPyun YongHyeon 	int txqueued;
1350a17c678eSDavid Greenman 
135167fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
135240c20505SMaxime Henrion 
135341eb5ac3SMarcel Moolenaar 	if ((if_getdrvflags(ifp) & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
1354c109e385SPyun YongHyeon 	    IFF_DRV_RUNNING)
1355c109e385SPyun YongHyeon 		return;
1356c109e385SPyun YongHyeon 
13574e53f837SPyun YongHyeon 	if (sc->tx_queued > FXP_NTXCB_HIWAT)
13584e53f837SPyun YongHyeon 		fxp_txeof(sc);
1359483b9871SDavid Greenman 	/*
1360483b9871SDavid Greenman 	 * We're finished if there is nothing more to add to the list or if
1361483b9871SDavid Greenman 	 * we're all filled up with buffers to transmit.
13623114fdb4SDavid Greenman 	 * NOTE: One TxCB is reserved to guarantee that fxp_mc_setup() can add
13633114fdb4SDavid Greenman 	 *       a NOP command when needed.
1364483b9871SDavid Greenman 	 */
136540c20505SMaxime Henrion 	txqueued = 0;
136641eb5ac3SMarcel Moolenaar 	while (!if_sendq_empty(ifp) && sc->tx_queued < FXP_NTXCB - 1) {
1367483b9871SDavid Greenman 
1368dfe61cf1SDavid Greenman 		/*
1369dfe61cf1SDavid Greenman 		 * Grab a packet to transmit.
1370dfe61cf1SDavid Greenman 		 */
137141eb5ac3SMarcel Moolenaar 		mb_head = if_dequeue(ifp);
13727929aa03SMax Laier 		if (mb_head == NULL)
13737929aa03SMax Laier 			break;
1374a17c678eSDavid Greenman 
13754e53f837SPyun YongHyeon 		if (fxp_encap(sc, &mb_head)) {
13764e53f837SPyun YongHyeon 			if (mb_head == NULL)
137740c20505SMaxime Henrion 				break;
137841eb5ac3SMarcel Moolenaar 			if_sendq_prepend(ifp, mb_head);
137941eb5ac3SMarcel Moolenaar 			if_setdrvflagbits(ifp, IFF_DRV_OACTIVE, 0);
138040c20505SMaxime Henrion 		}
13814e53f837SPyun YongHyeon 		txqueued++;
13824e53f837SPyun YongHyeon 		/*
13834e53f837SPyun YongHyeon 		 * Pass packet to bpf if there is a listener.
13844e53f837SPyun YongHyeon 		 */
138541eb5ac3SMarcel Moolenaar 		if_bpfmtap(ifp, mb_head);
13864e53f837SPyun YongHyeon 	}
138740c20505SMaxime Henrion 
138840c20505SMaxime Henrion 	/*
138940c20505SMaxime Henrion 	 * We're finished. If we added to the list, issue a RESUME to get DMA
139040c20505SMaxime Henrion 	 * going again if suspended.
139140c20505SMaxime Henrion 	 */
13924e53f837SPyun YongHyeon 	if (txqueued > 0) {
1393a2057a72SPyun YongHyeon 		bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
1394a2057a72SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
139540c20505SMaxime Henrion 		fxp_scb_wait(sc);
139640c20505SMaxime Henrion 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME);
13974e53f837SPyun YongHyeon 		/*
13984e53f837SPyun YongHyeon 		 * Set a 5 second timer just in case we don't hear
13994e53f837SPyun YongHyeon 		 * from the card again.
14004e53f837SPyun YongHyeon 		 */
14014e53f837SPyun YongHyeon 		sc->watchdog_timer = 5;
140240c20505SMaxime Henrion 	}
140340c20505SMaxime Henrion }
140440c20505SMaxime Henrion 
140540c20505SMaxime Henrion static int
14064e53f837SPyun YongHyeon fxp_encap(struct fxp_softc *sc, struct mbuf **m_head)
140740c20505SMaxime Henrion {
140840c20505SMaxime Henrion 	struct mbuf *m;
140940c20505SMaxime Henrion 	struct fxp_tx *txp;
141040c20505SMaxime Henrion 	struct fxp_cb_tx *cbp;
1411c21e84e4SPyun YongHyeon 	struct tcphdr *tcp;
141240c20505SMaxime Henrion 	bus_dma_segment_t segs[FXP_NTXSEG];
1413c21e84e4SPyun YongHyeon 	int error, i, nseg, tcp_payload;
141440c20505SMaxime Henrion 
141540c20505SMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
141640c20505SMaxime Henrion 
1417c21e84e4SPyun YongHyeon 	tcp_payload = 0;
1418c21e84e4SPyun YongHyeon 	tcp = NULL;
1419dfe61cf1SDavid Greenman 	/*
1420483b9871SDavid Greenman 	 * Get pointer to next available tx desc.
1421dfe61cf1SDavid Greenman 	 */
1422b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_last->tx_next;
1423c8bca6dcSBill Paul 
1424c8bca6dcSBill Paul 	/*
1425a35e7eaaSDon Lewis 	 * A note in Appendix B of the Intel 8255x 10/100 Mbps
1426a35e7eaaSDon Lewis 	 * Ethernet Controller Family Open Source Software
1427a35e7eaaSDon Lewis 	 * Developer Manual says:
1428a35e7eaaSDon Lewis 	 *   Using software parsing is only allowed with legal
1429a35e7eaaSDon Lewis 	 *   TCP/IP or UDP/IP packets.
1430a35e7eaaSDon Lewis 	 *   ...
1431a35e7eaaSDon Lewis 	 *   For all other datagrams, hardware parsing must
1432a35e7eaaSDon Lewis 	 *   be used.
1433a35e7eaaSDon Lewis 	 * Software parsing appears to truncate ICMP and
1434a35e7eaaSDon Lewis 	 * fragmented UDP packets that contain one to three
1435a35e7eaaSDon Lewis 	 * bytes in the second (and final) mbuf of the packet.
1436a35e7eaaSDon Lewis 	 */
1437a35e7eaaSDon Lewis 	if (sc->flags & FXP_FLAG_EXT_RFA)
1438a35e7eaaSDon Lewis 		txp->tx_cb->ipcb_ip_activation_high =
1439a35e7eaaSDon Lewis 		    FXP_IPCB_HARDWAREPARSING_ENABLE;
1440a35e7eaaSDon Lewis 
14414e53f837SPyun YongHyeon 	m = *m_head;
1442c21e84e4SPyun YongHyeon 	if (m->m_pkthdr.csum_flags & CSUM_TSO) {
1443c21e84e4SPyun YongHyeon 		/*
1444c21e84e4SPyun YongHyeon 		 * 82550/82551 requires ethernet/IP/TCP headers must be
1445c21e84e4SPyun YongHyeon 		 * contained in the first active transmit buffer.
1446c21e84e4SPyun YongHyeon 		 */
1447c21e84e4SPyun YongHyeon 		struct ether_header *eh;
1448c21e84e4SPyun YongHyeon 		struct ip *ip;
1449c21e84e4SPyun YongHyeon 		uint32_t ip_off, poff;
1450c21e84e4SPyun YongHyeon 
1451c21e84e4SPyun YongHyeon 		if (M_WRITABLE(*m_head) == 0) {
1452c21e84e4SPyun YongHyeon 			/* Get a writable copy. */
1453c6499eccSGleb Smirnoff 			m = m_dup(*m_head, M_NOWAIT);
1454c21e84e4SPyun YongHyeon 			m_freem(*m_head);
1455c21e84e4SPyun YongHyeon 			if (m == NULL) {
1456c21e84e4SPyun YongHyeon 				*m_head = NULL;
1457c21e84e4SPyun YongHyeon 				return (ENOBUFS);
1458c21e84e4SPyun YongHyeon 			}
1459c21e84e4SPyun YongHyeon 			*m_head = m;
1460c21e84e4SPyun YongHyeon 		}
1461c21e84e4SPyun YongHyeon 		ip_off = sizeof(struct ether_header);
1462c21e84e4SPyun YongHyeon 		m = m_pullup(*m_head, ip_off);
1463c21e84e4SPyun YongHyeon 		if (m == NULL) {
1464c21e84e4SPyun YongHyeon 			*m_head = NULL;
1465c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1466c21e84e4SPyun YongHyeon 		}
1467c21e84e4SPyun YongHyeon 		eh = mtod(m, struct ether_header *);
1468c21e84e4SPyun YongHyeon 		/* Check the existence of VLAN tag. */
1469c21e84e4SPyun YongHyeon 		if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
1470c21e84e4SPyun YongHyeon 			ip_off = sizeof(struct ether_vlan_header);
1471c21e84e4SPyun YongHyeon 			m = m_pullup(m, ip_off);
1472c21e84e4SPyun YongHyeon 			if (m == NULL) {
1473c21e84e4SPyun YongHyeon 				*m_head = NULL;
1474c21e84e4SPyun YongHyeon 				return (ENOBUFS);
1475c21e84e4SPyun YongHyeon 			}
1476c21e84e4SPyun YongHyeon 		}
1477c21e84e4SPyun YongHyeon 		m = m_pullup(m, ip_off + sizeof(struct ip));
1478c21e84e4SPyun YongHyeon 		if (m == NULL) {
1479c21e84e4SPyun YongHyeon 			*m_head = NULL;
1480c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1481c21e84e4SPyun YongHyeon 		}
1482c21e84e4SPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
1483c21e84e4SPyun YongHyeon 		poff = ip_off + (ip->ip_hl << 2);
1484c21e84e4SPyun YongHyeon 		m = m_pullup(m, poff + sizeof(struct tcphdr));
1485c21e84e4SPyun YongHyeon 		if (m == NULL) {
1486c21e84e4SPyun YongHyeon 			*m_head = NULL;
1487c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1488c21e84e4SPyun YongHyeon 		}
1489c21e84e4SPyun YongHyeon 		tcp = (struct tcphdr *)(mtod(m, char *) + poff);
1490cbecedb2SPyun YongHyeon 		m = m_pullup(m, poff + (tcp->th_off << 2));
1491c21e84e4SPyun YongHyeon 		if (m == NULL) {
1492c21e84e4SPyun YongHyeon 			*m_head = NULL;
1493c21e84e4SPyun YongHyeon 			return (ENOBUFS);
1494c21e84e4SPyun YongHyeon 		}
1495c21e84e4SPyun YongHyeon 
1496c21e84e4SPyun YongHyeon 		/*
1497c21e84e4SPyun YongHyeon 		 * Since 82550/82551 doesn't modify IP length and pseudo
1498c21e84e4SPyun YongHyeon 		 * checksum in the first frame driver should compute it.
1499c21e84e4SPyun YongHyeon 		 */
150096486faaSPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
150196486faaSPyun YongHyeon 		tcp = (struct tcphdr *)(mtod(m, char *) + poff);
1502c21e84e4SPyun YongHyeon 		ip->ip_sum = 0;
15030685c824SPyun YongHyeon 		ip->ip_len = htons(m->m_pkthdr.tso_segsz + (ip->ip_hl << 2) +
15040685c824SPyun YongHyeon 		    (tcp->th_off << 2));
1505c21e84e4SPyun YongHyeon 		tcp->th_sum = in_pseudo(ip->ip_src.s_addr, ip->ip_dst.s_addr,
1506c21e84e4SPyun YongHyeon 		    htons(IPPROTO_TCP + (tcp->th_off << 2) +
1507c21e84e4SPyun YongHyeon 		    m->m_pkthdr.tso_segsz));
1508c21e84e4SPyun YongHyeon 		/* Compute total TCP payload. */
1509c21e84e4SPyun YongHyeon 		tcp_payload = m->m_pkthdr.len - ip_off - (ip->ip_hl << 2);
1510c21e84e4SPyun YongHyeon 		tcp_payload -= tcp->th_off << 2;
1511c21e84e4SPyun YongHyeon 		*m_head = m;
15126da6d0a9SPyun YongHyeon 	} else if (m->m_pkthdr.csum_flags & FXP_CSUM_FEATURES) {
15136da6d0a9SPyun YongHyeon 		/*
15146da6d0a9SPyun YongHyeon 		 * Deal with TCP/IP checksum offload. Note that
15156da6d0a9SPyun YongHyeon 		 * in order for TCP checksum offload to work,
15166da6d0a9SPyun YongHyeon 		 * the pseudo header checksum must have already
15176da6d0a9SPyun YongHyeon 		 * been computed and stored in the checksum field
15186da6d0a9SPyun YongHyeon 		 * in the TCP header. The stack should have
15196da6d0a9SPyun YongHyeon 		 * already done this for us.
15206da6d0a9SPyun YongHyeon 		 */
15216da6d0a9SPyun YongHyeon 		txp->tx_cb->ipcb_ip_schedule = FXP_IPCB_TCPUDP_CHECKSUM_ENABLE;
15226da6d0a9SPyun YongHyeon 		if (m->m_pkthdr.csum_flags & CSUM_TCP)
15236da6d0a9SPyun YongHyeon 			txp->tx_cb->ipcb_ip_schedule |= FXP_IPCB_TCP_PACKET;
15246da6d0a9SPyun YongHyeon 
15256da6d0a9SPyun YongHyeon #ifdef FXP_IP_CSUM_WAR
15266da6d0a9SPyun YongHyeon 		/*
15276da6d0a9SPyun YongHyeon 		 * XXX The 82550 chip appears to have trouble
15286da6d0a9SPyun YongHyeon 		 * dealing with IP header checksums in very small
15296da6d0a9SPyun YongHyeon 		 * datagrams, namely fragments from 1 to 3 bytes
15306da6d0a9SPyun YongHyeon 		 * in size. For example, say you want to transmit
15316da6d0a9SPyun YongHyeon 		 * a UDP packet of 1473 bytes. The packet will be
15326da6d0a9SPyun YongHyeon 		 * fragmented over two IP datagrams, the latter
15336da6d0a9SPyun YongHyeon 		 * containing only one byte of data. The 82550 will
15346da6d0a9SPyun YongHyeon 		 * botch the header checksum on the 1-byte fragment.
15356da6d0a9SPyun YongHyeon 		 * As long as the datagram contains 4 or more bytes
15366da6d0a9SPyun YongHyeon 		 * of data, you're ok.
15376da6d0a9SPyun YongHyeon 		 *
15386da6d0a9SPyun YongHyeon                  * The following code attempts to work around this
15396da6d0a9SPyun YongHyeon 		 * problem: if the datagram is less than 38 bytes
15406da6d0a9SPyun YongHyeon 		 * in size (14 bytes ether header, 20 bytes IP header,
15416da6d0a9SPyun YongHyeon 		 * plus 4 bytes of data), we punt and compute the IP
15426da6d0a9SPyun YongHyeon 		 * header checksum by hand. This workaround doesn't
15436da6d0a9SPyun YongHyeon 		 * work very well, however, since it can be fooled
15446da6d0a9SPyun YongHyeon 		 * by things like VLAN tags and IP options that make
15456da6d0a9SPyun YongHyeon 		 * the header sizes/offsets vary.
15466da6d0a9SPyun YongHyeon 		 */
15476da6d0a9SPyun YongHyeon 
15486da6d0a9SPyun YongHyeon 		if (m->m_pkthdr.csum_flags & CSUM_IP) {
15496da6d0a9SPyun YongHyeon 			if (m->m_pkthdr.len < 38) {
15506da6d0a9SPyun YongHyeon 				struct ip *ip;
15516da6d0a9SPyun YongHyeon 				m->m_data += ETHER_HDR_LEN;
15526da6d0a9SPyun YongHyeon 				ip = mtod(m, struct ip *);
15536da6d0a9SPyun YongHyeon 				ip->ip_sum = in_cksum(m, ip->ip_hl << 2);
15546da6d0a9SPyun YongHyeon 				m->m_data -= ETHER_HDR_LEN;
15556da6d0a9SPyun YongHyeon 				m->m_pkthdr.csum_flags &= ~CSUM_IP;
15566da6d0a9SPyun YongHyeon 			} else {
15576da6d0a9SPyun YongHyeon 				txp->tx_cb->ipcb_ip_activation_high =
15586da6d0a9SPyun YongHyeon 				    FXP_IPCB_HARDWAREPARSING_ENABLE;
15596da6d0a9SPyun YongHyeon 				txp->tx_cb->ipcb_ip_schedule |=
15606da6d0a9SPyun YongHyeon 				    FXP_IPCB_IP_CHECKSUM_ENABLE;
15616da6d0a9SPyun YongHyeon 			}
15626da6d0a9SPyun YongHyeon 		}
15636da6d0a9SPyun YongHyeon #endif
1564c21e84e4SPyun YongHyeon 	}
1565c21e84e4SPyun YongHyeon 
1566a2057a72SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->fxp_txmtag, txp->tx_map, *m_head,
15674e53f837SPyun YongHyeon 	    segs, &nseg, 0);
15684e53f837SPyun YongHyeon 	if (error == EFBIG) {
1569c6499eccSGleb Smirnoff 		m = m_collapse(*m_head, M_NOWAIT, sc->maxtxseg);
15704e53f837SPyun YongHyeon 		if (m == NULL) {
15714e53f837SPyun YongHyeon 			m_freem(*m_head);
15724e53f837SPyun YongHyeon 			*m_head = NULL;
15734e53f837SPyun YongHyeon 			return (ENOMEM);
15741104779bSMike Silbersack 		}
15754e53f837SPyun YongHyeon 		*m_head = m;
1576a2057a72SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->fxp_txmtag, txp->tx_map,
15774e53f837SPyun YongHyeon 		    *m_head, segs, &nseg, 0);
15784e53f837SPyun YongHyeon 		if (error != 0) {
15794e53f837SPyun YongHyeon 			m_freem(*m_head);
15804e53f837SPyun YongHyeon 			*m_head = NULL;
15814e53f837SPyun YongHyeon 			return (ENOMEM);
15824e53f837SPyun YongHyeon 		}
15834e53f837SPyun YongHyeon 	} else if (error != 0)
15844e53f837SPyun YongHyeon 		return (error);
15854e53f837SPyun YongHyeon 	if (nseg == 0) {
15864e53f837SPyun YongHyeon 		m_freem(*m_head);
15874e53f837SPyun YongHyeon 		*m_head = NULL;
15884e53f837SPyun YongHyeon 		return (EIO);
158923a0ed7cSDavid Greenman 	}
159023a0ed7cSDavid Greenman 
159140c20505SMaxime Henrion 	KASSERT(nseg <= sc->maxtxseg, ("too many DMA segments"));
1592a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map, BUS_DMASYNC_PREWRITE);
1593b2badf02SMaxime Henrion 
159440c20505SMaxime Henrion 	cbp = txp->tx_cb;
159540c20505SMaxime Henrion 	for (i = 0; i < nseg; i++) {
159640c20505SMaxime Henrion 		/*
159740c20505SMaxime Henrion 		 * If this is an 82550/82551, then we're using extended
159840c20505SMaxime Henrion 		 * TxCBs _and_ we're using checksum offload. This means
159940c20505SMaxime Henrion 		 * that the TxCB is really an IPCB. One major difference
160040c20505SMaxime Henrion 		 * between the two is that with plain extended TxCBs,
160140c20505SMaxime Henrion 		 * the bottom half of the TxCB contains two entries from
160240c20505SMaxime Henrion 		 * the TBD array, whereas IPCBs contain just one entry:
160340c20505SMaxime Henrion 		 * one entry (8 bytes) has been sacrificed for the TCP/IP
160440c20505SMaxime Henrion 		 * checksum offload control bits. So to make things work
160540c20505SMaxime Henrion 		 * right, we have to start filling in the TBD array
160640c20505SMaxime Henrion 		 * starting from a different place depending on whether
160740c20505SMaxime Henrion 		 * the chip is an 82550/82551 or not.
160840c20505SMaxime Henrion 		 */
160940c20505SMaxime Henrion 		if (sc->flags & FXP_FLAG_EXT_RFA) {
161068f4ab9aSPyun YongHyeon 			cbp->tbd[i + 1].tb_addr = htole32(segs[i].ds_addr);
161168f4ab9aSPyun YongHyeon 			cbp->tbd[i + 1].tb_size = htole32(segs[i].ds_len);
161240c20505SMaxime Henrion 		} else {
161340c20505SMaxime Henrion 			cbp->tbd[i].tb_addr = htole32(segs[i].ds_addr);
161440c20505SMaxime Henrion 			cbp->tbd[i].tb_size = htole32(segs[i].ds_len);
161540c20505SMaxime Henrion 		}
161640c20505SMaxime Henrion 	}
1617c21e84e4SPyun YongHyeon 	if (sc->flags & FXP_FLAG_EXT_RFA) {
1618c21e84e4SPyun YongHyeon 		/* Configure dynamic TBD for 82550/82551. */
1619c21e84e4SPyun YongHyeon 		cbp->tbd_number = 0xFF;
162068f4ab9aSPyun YongHyeon 		cbp->tbd[nseg].tb_size |= htole32(0x8000);
1621c21e84e4SPyun YongHyeon 	} else
162240c20505SMaxime Henrion 		cbp->tbd_number = nseg;
1623c21e84e4SPyun YongHyeon 	/* Configure TSO. */
1624c21e84e4SPyun YongHyeon 	if (m->m_pkthdr.csum_flags & CSUM_TSO) {
16250e4a3d93SMark Johnston 		cbp->tbdtso.tb_size = htole32(m->m_pkthdr.tso_segsz << 16);
162668f4ab9aSPyun YongHyeon 		cbp->tbd[1].tb_size |= htole32(tcp_payload << 16);
1627c21e84e4SPyun YongHyeon 		cbp->ipcb_ip_schedule |= FXP_IPCB_LARGESEND_ENABLE |
1628c21e84e4SPyun YongHyeon 		    FXP_IPCB_IP_CHECKSUM_ENABLE |
1629c21e84e4SPyun YongHyeon 		    FXP_IPCB_TCP_PACKET |
1630c21e84e4SPyun YongHyeon 		    FXP_IPCB_TCPUDP_CHECKSUM_ENABLE;
1631c21e84e4SPyun YongHyeon 	}
1632bd4fa9d9SPyun YongHyeon 	/* Configure VLAN hardware tag insertion. */
1633bd4fa9d9SPyun YongHyeon 	if ((m->m_flags & M_VLANTAG) != 0) {
1634bd4fa9d9SPyun YongHyeon 		cbp->ipcb_vlan_id = htons(m->m_pkthdr.ether_vtag);
1635bd4fa9d9SPyun YongHyeon 		txp->tx_cb->ipcb_ip_activation_high |=
1636bd4fa9d9SPyun YongHyeon 		    FXP_IPCB_INSERTVLAN_ENABLE;
1637bd4fa9d9SPyun YongHyeon 	}
163840c20505SMaxime Henrion 
16394e53f837SPyun YongHyeon 	txp->tx_mbuf = m;
1640b2badf02SMaxime Henrion 	txp->tx_cb->cb_status = 0;
1641b2badf02SMaxime Henrion 	txp->tx_cb->byte_count = 0;
16424e53f837SPyun YongHyeon 	if (sc->tx_queued != FXP_CXINT_THRESH - 1)
1643b2badf02SMaxime Henrion 		txp->tx_cb->cb_command =
164483e6547dSMaxime Henrion 		    htole16(sc->tx_cmd | FXP_CB_COMMAND_SF |
164583e6547dSMaxime Henrion 		    FXP_CB_COMMAND_S);
16464e53f837SPyun YongHyeon 	else
1647b2badf02SMaxime Henrion 		txp->tx_cb->cb_command =
164883e6547dSMaxime Henrion 		    htole16(sc->tx_cmd | FXP_CB_COMMAND_SF |
164983e6547dSMaxime Henrion 		    FXP_CB_COMMAND_S | FXP_CB_COMMAND_I);
1650c21e84e4SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) == 0)
1651b2badf02SMaxime Henrion 		txp->tx_cb->tx_threshold = tx_threshold;
1652a17c678eSDavid Greenman 
1653a17c678eSDavid Greenman 	/*
1654483b9871SDavid Greenman 	 * Advance the end of list forward.
1655a17c678eSDavid Greenman 	 */
165640c20505SMaxime Henrion 	sc->fxp_desc.tx_last->tx_cb->cb_command &= htole16(~FXP_CB_COMMAND_S);
1657b2badf02SMaxime Henrion 	sc->fxp_desc.tx_last = txp;
1658a17c678eSDavid Greenman 
1659a17c678eSDavid Greenman 	/*
16601cd443acSDavid Greenman 	 * Advance the beginning of the list forward if there are
1661b2badf02SMaxime Henrion 	 * no other packets queued (when nothing is queued, tx_first
1662483b9871SDavid Greenman 	 * sits on the last TxCB that was sent out).
1663a17c678eSDavid Greenman 	 */
16641cd443acSDavid Greenman 	if (sc->tx_queued == 0)
1665b2badf02SMaxime Henrion 		sc->fxp_desc.tx_first = txp;
1666a17c678eSDavid Greenman 
16671cd443acSDavid Greenman 	sc->tx_queued++;
16681cd443acSDavid Greenman 
166940c20505SMaxime Henrion 	return (0);
1670a17c678eSDavid Greenman }
1671a17c678eSDavid Greenman 
1672e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
1673bd071d4dSGleb Smirnoff static poll_handler_t fxp_poll;
1674e4fc250cSLuigi Rizzo 
16751abcdbd1SAttilio Rao static int
167641eb5ac3SMarcel Moolenaar fxp_poll(if_t ifp, enum poll_cmd cmd, int count)
1677e4fc250cSLuigi Rizzo {
167841eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
167974d1ed23SMaxime Henrion 	uint8_t statack;
16801abcdbd1SAttilio Rao 	int rx_npkts = 0;
1681e4fc250cSLuigi Rizzo 
16824953bccaSNate Lawson 	FXP_LOCK(sc);
168341eb5ac3SMarcel Moolenaar 	if (!(if_getdrvflags(ifp) & IFF_DRV_RUNNING)) {
16844953bccaSNate Lawson 		FXP_UNLOCK(sc);
16851abcdbd1SAttilio Rao 		return (rx_npkts);
1686e4fc250cSLuigi Rizzo 	}
168740929967SGleb Smirnoff 
1688e4fc250cSLuigi Rizzo 	statack = FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA |
1689e4fc250cSLuigi Rizzo 	    FXP_SCB_STATACK_FR;
1690e4fc250cSLuigi Rizzo 	if (cmd == POLL_AND_CHECK_STATUS) {
169174d1ed23SMaxime Henrion 		uint8_t tmp;
16926481f301SPeter Wemm 
1693e4fc250cSLuigi Rizzo 		tmp = CSR_READ_1(sc, FXP_CSR_SCB_STATACK);
16944953bccaSNate Lawson 		if (tmp == 0xff || tmp == 0) {
16954953bccaSNate Lawson 			FXP_UNLOCK(sc);
16961abcdbd1SAttilio Rao 			return (rx_npkts); /* nothing to do */
16974953bccaSNate Lawson 		}
1698e4fc250cSLuigi Rizzo 		tmp &= ~statack;
1699e4fc250cSLuigi Rizzo 		/* ack what we can */
1700e4fc250cSLuigi Rizzo 		if (tmp != 0)
1701e4fc250cSLuigi Rizzo 			CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, tmp);
1702e4fc250cSLuigi Rizzo 		statack |= tmp;
1703e4fc250cSLuigi Rizzo 	}
17041abcdbd1SAttilio Rao 	rx_npkts = fxp_intr_body(sc, ifp, statack, count);
17054953bccaSNate Lawson 	FXP_UNLOCK(sc);
17061abcdbd1SAttilio Rao 	return (rx_npkts);
1707e4fc250cSLuigi Rizzo }
1708e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */
1709e4fc250cSLuigi Rizzo 
1710a17c678eSDavid Greenman /*
17119c7d2607SDavid Greenman  * Process interface interrupts.
1712a17c678eSDavid Greenman  */
171394927790SDavid Greenman static void
1714f7788e8eSJonathan Lemon fxp_intr(void *xsc)
1715a17c678eSDavid Greenman {
1716f7788e8eSJonathan Lemon 	struct fxp_softc *sc = xsc;
171741eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
171874d1ed23SMaxime Henrion 	uint8_t statack;
17190f4dc94cSChuck Paterson 
17204953bccaSNate Lawson 	FXP_LOCK(sc);
1721704d1965SWarner Losh 	if (sc->suspended) {
1722704d1965SWarner Losh 		FXP_UNLOCK(sc);
1723704d1965SWarner Losh 		return;
1724704d1965SWarner Losh 	}
1725704d1965SWarner Losh 
1726e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
172741eb5ac3SMarcel Moolenaar 	if (if_getcapenable(ifp) & IFCAP_POLLING) {
17284953bccaSNate Lawson 		FXP_UNLOCK(sc);
1729e4fc250cSLuigi Rizzo 		return;
17304953bccaSNate Lawson 	}
1731e4fc250cSLuigi Rizzo #endif
1732b184b38eSDavid Greenman 	while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) {
1733a17c678eSDavid Greenman 		/*
173411457bbfSJonathan Lemon 		 * It should not be possible to have all bits set; the
173511457bbfSJonathan Lemon 		 * FXP_SCB_INTR_SWI bit always returns 0 on a read.  If
173611457bbfSJonathan Lemon 		 * all bits are set, this may indicate that the card has
173711457bbfSJonathan Lemon 		 * been physically ejected, so ignore it.
173811457bbfSJonathan Lemon 		 */
17394953bccaSNate Lawson 		if (statack == 0xff) {
17404953bccaSNate Lawson 			FXP_UNLOCK(sc);
174111457bbfSJonathan Lemon 			return;
17424953bccaSNate Lawson 		}
174311457bbfSJonathan Lemon 
174411457bbfSJonathan Lemon 		/*
1745a17c678eSDavid Greenman 		 * First ACK all the interrupts in this pass.
1746a17c678eSDavid Greenman 		 */
1747ba8c6fd5SDavid Greenman 		CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
174841eb5ac3SMarcel Moolenaar 		if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0)
17494953bccaSNate Lawson 			fxp_intr_body(sc, ifp, statack, -1);
1750e4fc250cSLuigi Rizzo 	}
17514953bccaSNate Lawson 	FXP_UNLOCK(sc);
1752e4fc250cSLuigi Rizzo }
1753e4fc250cSLuigi Rizzo 
1754e4fc250cSLuigi Rizzo static void
1755b2badf02SMaxime Henrion fxp_txeof(struct fxp_softc *sc)
1756b2badf02SMaxime Henrion {
175741eb5ac3SMarcel Moolenaar 	if_t ifp;
1758b2badf02SMaxime Henrion 	struct fxp_tx *txp;
1759b2badf02SMaxime Henrion 
17604e53f837SPyun YongHyeon 	ifp = sc->ifp;
1761a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
1762a2057a72SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1763b2badf02SMaxime Henrion 	for (txp = sc->fxp_desc.tx_first; sc->tx_queued &&
176483e6547dSMaxime Henrion 	    (le16toh(txp->tx_cb->cb_status) & FXP_CB_STATUS_C) != 0;
1765b2badf02SMaxime Henrion 	    txp = txp->tx_next) {
1766b2badf02SMaxime Henrion 		if (txp->tx_mbuf != NULL) {
1767a2057a72SPyun YongHyeon 			bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map,
1768b2badf02SMaxime Henrion 			    BUS_DMASYNC_POSTWRITE);
1769a2057a72SPyun YongHyeon 			bus_dmamap_unload(sc->fxp_txmtag, txp->tx_map);
1770b2badf02SMaxime Henrion 			m_freem(txp->tx_mbuf);
1771b2badf02SMaxime Henrion 			txp->tx_mbuf = NULL;
1772b2badf02SMaxime Henrion 			/* clear this to reset csum offload bits */
1773b2badf02SMaxime Henrion 			txp->tx_cb->tbd[0].tb_addr = 0;
1774b2badf02SMaxime Henrion 		}
1775b2badf02SMaxime Henrion 		sc->tx_queued--;
177641eb5ac3SMarcel Moolenaar 		if_setdrvflagbits(ifp, 0, IFF_DRV_OACTIVE);
1777b2badf02SMaxime Henrion 	}
1778b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = txp;
1779a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
1780a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
17816b24912cSPyun YongHyeon 	if (sc->tx_queued == 0)
178225935344SPyun YongHyeon 		sc->watchdog_timer = 0;
1783b2badf02SMaxime Henrion }
1784b2badf02SMaxime Henrion 
1785b2badf02SMaxime Henrion static void
178641eb5ac3SMarcel Moolenaar fxp_rxcsum(struct fxp_softc *sc, if_t ifp, struct mbuf *m,
1787f13075afSPyun YongHyeon     uint16_t status, int pos)
1788f13075afSPyun YongHyeon {
1789f13075afSPyun YongHyeon 	struct ether_header *eh;
1790f13075afSPyun YongHyeon 	struct ip *ip;
1791f13075afSPyun YongHyeon 	struct udphdr *uh;
1792f13075afSPyun YongHyeon 	int32_t hlen, len, pktlen, temp32;
1793f13075afSPyun YongHyeon 	uint16_t csum, *opts;
1794f13075afSPyun YongHyeon 
1795f13075afSPyun YongHyeon 	if ((sc->flags & FXP_FLAG_82559_RXCSUM) == 0) {
1796f13075afSPyun YongHyeon 		if ((status & FXP_RFA_STATUS_PARSE) != 0) {
1797f13075afSPyun YongHyeon 			if (status & FXP_RFDX_CS_IP_CSUM_BIT_VALID)
1798f13075afSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
1799f13075afSPyun YongHyeon 			if (status & FXP_RFDX_CS_IP_CSUM_VALID)
1800f13075afSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
1801f13075afSPyun YongHyeon 			if ((status & FXP_RFDX_CS_TCPUDP_CSUM_BIT_VALID) &&
1802f13075afSPyun YongHyeon 			    (status & FXP_RFDX_CS_TCPUDP_CSUM_VALID)) {
1803f13075afSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_DATA_VALID |
1804f13075afSPyun YongHyeon 				    CSUM_PSEUDO_HDR;
1805f13075afSPyun YongHyeon 				m->m_pkthdr.csum_data = 0xffff;
1806f13075afSPyun YongHyeon 			}
1807f13075afSPyun YongHyeon 		}
1808f13075afSPyun YongHyeon 		return;
1809f13075afSPyun YongHyeon 	}
1810f13075afSPyun YongHyeon 
1811f13075afSPyun YongHyeon 	pktlen = m->m_pkthdr.len;
1812f13075afSPyun YongHyeon 	if (pktlen < sizeof(struct ether_header) + sizeof(struct ip))
1813f13075afSPyun YongHyeon 		return;
1814f13075afSPyun YongHyeon 	eh = mtod(m, struct ether_header *);
1815f13075afSPyun YongHyeon 	if (eh->ether_type != htons(ETHERTYPE_IP))
1816f13075afSPyun YongHyeon 		return;
1817f13075afSPyun YongHyeon 	ip = (struct ip *)(eh + 1);
1818f13075afSPyun YongHyeon 	if (ip->ip_v != IPVERSION)
1819f13075afSPyun YongHyeon 		return;
1820f13075afSPyun YongHyeon 
1821f13075afSPyun YongHyeon 	hlen = ip->ip_hl << 2;
1822f13075afSPyun YongHyeon 	pktlen -= sizeof(struct ether_header);
1823f13075afSPyun YongHyeon 	if (hlen < sizeof(struct ip))
1824f13075afSPyun YongHyeon 		return;
1825f13075afSPyun YongHyeon 	if (ntohs(ip->ip_len) < hlen)
1826f13075afSPyun YongHyeon 		return;
1827f13075afSPyun YongHyeon 	if (ntohs(ip->ip_len) != pktlen)
1828f13075afSPyun YongHyeon 		return;
1829f13075afSPyun YongHyeon 	if (ip->ip_off & htons(IP_MF | IP_OFFMASK))
1830f13075afSPyun YongHyeon 		return;	/* can't handle fragmented packet */
1831f13075afSPyun YongHyeon 
1832f13075afSPyun YongHyeon 	switch (ip->ip_p) {
1833f13075afSPyun YongHyeon 	case IPPROTO_TCP:
1834f13075afSPyun YongHyeon 		if (pktlen < (hlen + sizeof(struct tcphdr)))
1835f13075afSPyun YongHyeon 			return;
1836f13075afSPyun YongHyeon 		break;
1837f13075afSPyun YongHyeon 	case IPPROTO_UDP:
1838f13075afSPyun YongHyeon 		if (pktlen < (hlen + sizeof(struct udphdr)))
1839f13075afSPyun YongHyeon 			return;
1840f13075afSPyun YongHyeon 		uh = (struct udphdr *)((caddr_t)ip + hlen);
1841f13075afSPyun YongHyeon 		if (uh->uh_sum == 0)
1842f13075afSPyun YongHyeon 			return; /* no checksum */
1843f13075afSPyun YongHyeon 		break;
1844f13075afSPyun YongHyeon 	default:
1845f13075afSPyun YongHyeon 		return;
1846f13075afSPyun YongHyeon 	}
1847f13075afSPyun YongHyeon 	/* Extract computed checksum. */
1848f13075afSPyun YongHyeon 	csum = be16dec(mtod(m, char *) + pos);
1849f13075afSPyun YongHyeon 	/* checksum fixup for IP options */
1850f13075afSPyun YongHyeon 	len = hlen - sizeof(struct ip);
1851f13075afSPyun YongHyeon 	if (len > 0) {
1852f13075afSPyun YongHyeon 		opts = (uint16_t *)(ip + 1);
1853f13075afSPyun YongHyeon 		for (; len > 0; len -= sizeof(uint16_t), opts++) {
1854f13075afSPyun YongHyeon 			temp32 = csum - *opts;
1855f13075afSPyun YongHyeon 			temp32 = (temp32 >> 16) + (temp32 & 65535);
1856f13075afSPyun YongHyeon 			csum = temp32 & 65535;
1857f13075afSPyun YongHyeon 		}
1858f13075afSPyun YongHyeon 	}
1859f13075afSPyun YongHyeon 	m->m_pkthdr.csum_flags |= CSUM_DATA_VALID;
1860f13075afSPyun YongHyeon 	m->m_pkthdr.csum_data = csum;
1861f13075afSPyun YongHyeon }
1862f13075afSPyun YongHyeon 
18631abcdbd1SAttilio Rao static int
186441eb5ac3SMarcel Moolenaar fxp_intr_body(struct fxp_softc *sc, if_t ifp, uint8_t statack,
18654953bccaSNate Lawson     int count)
1866e4fc250cSLuigi Rizzo {
18672b5989e9SLuigi Rizzo 	struct mbuf *m;
1868b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
18692b5989e9SLuigi Rizzo 	struct fxp_rfa *rfa;
18702b5989e9SLuigi Rizzo 	int rnr = (statack & FXP_SCB_STATACK_RNR) ? 1 : 0;
18711abcdbd1SAttilio Rao 	int rx_npkts;
187260bb79ebSPyun YongHyeon 	uint16_t status;
18732b5989e9SLuigi Rizzo 
18741abcdbd1SAttilio Rao 	rx_npkts = 0;
187567fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
18761abcdbd1SAttilio Rao 
18772b5989e9SLuigi Rizzo 	if (rnr)
18780f1db1d6SMaxime Henrion 		sc->rnr++;
1879947e3815SIan Dowse #ifdef DEVICE_POLLING
1880947e3815SIan Dowse 	/* Pick up a deferred RNR condition if `count' ran out last time. */
1881947e3815SIan Dowse 	if (sc->flags & FXP_FLAG_DEFERRED_RNR) {
1882947e3815SIan Dowse 		sc->flags &= ~FXP_FLAG_DEFERRED_RNR;
1883947e3815SIan Dowse 		rnr = 1;
1884947e3815SIan Dowse 	}
1885947e3815SIan Dowse #endif
1886a17c678eSDavid Greenman 
1887a17c678eSDavid Greenman 	/*
18883114fdb4SDavid Greenman 	 * Free any finished transmit mbuf chains.
188906936301SBill Paul 	 *
189006936301SBill Paul 	 * Handle the CNA event likt a CXTNO event. It used to
189106936301SBill Paul 	 * be that this event (control unit not ready) was not
189206936301SBill Paul 	 * encountered, but it is now with the SMPng modifications.
189306936301SBill Paul 	 * The exact sequence of events that occur when the interface
189406936301SBill Paul 	 * is brought up are different now, and if this event
189506936301SBill Paul 	 * goes unhandled, the configuration/rxfilter setup sequence
189606936301SBill Paul 	 * can stall for several seconds. The result is that no
189706936301SBill Paul 	 * packets go out onto the wire for about 5 to 10 seconds
189806936301SBill Paul 	 * after the interface is ifconfig'ed for the first time.
18993114fdb4SDavid Greenman 	 */
19004e53f837SPyun YongHyeon 	if (statack & (FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA))
1901b2badf02SMaxime Henrion 		fxp_txeof(sc);
19023114fdb4SDavid Greenman 
19033114fdb4SDavid Greenman 	/*
19043114fdb4SDavid Greenman 	 * Try to start more packets transmitting.
19053114fdb4SDavid Greenman 	 */
190641eb5ac3SMarcel Moolenaar 	if (!if_sendq_empty(ifp))
19074953bccaSNate Lawson 		fxp_start_body(ifp);
19082b5989e9SLuigi Rizzo 
19092b5989e9SLuigi Rizzo 	/*
19102b5989e9SLuigi Rizzo 	 * Just return if nothing happened on the receive side.
19112b5989e9SLuigi Rizzo 	 */
1912947e3815SIan Dowse 	if (!rnr && (statack & FXP_SCB_STATACK_FR) == 0)
19131abcdbd1SAttilio Rao 		return (rx_npkts);
19142b5989e9SLuigi Rizzo 
19153114fdb4SDavid Greenman 	/*
1916a17c678eSDavid Greenman 	 * Process receiver interrupts. If a no-resource (RNR)
1917a17c678eSDavid Greenman 	 * condition exists, get whatever packets we can and
1918a17c678eSDavid Greenman 	 * re-start the receiver.
1919947e3815SIan Dowse 	 *
19202b5989e9SLuigi Rizzo 	 * When using polling, we do not process the list to completion,
19212b5989e9SLuigi Rizzo 	 * so when we get an RNR interrupt we must defer the restart
19222b5989e9SLuigi Rizzo 	 * until we hit the last buffer with the C bit set.
19232b5989e9SLuigi Rizzo 	 * If we run out of cycles and rfa_headm has the C bit set,
1924947e3815SIan Dowse 	 * record the pending RNR in the FXP_FLAG_DEFERRED_RNR flag so
1925947e3815SIan Dowse 	 * that the info will be used in the subsequent polling cycle.
1926a17c678eSDavid Greenman 	 */
19272b5989e9SLuigi Rizzo 	for (;;) {
1928b2badf02SMaxime Henrion 		rxp = sc->fxp_desc.rx_head;
1929b2badf02SMaxime Henrion 		m = rxp->rx_mbuf;
1930ba8c6fd5SDavid Greenman 		rfa = (struct fxp_rfa *)(m->m_ext.ext_buf +
1931ba8c6fd5SDavid Greenman 		    RFA_ALIGNMENT_FUDGE);
1932a2057a72SPyun YongHyeon 		bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
19334812aef5SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1934a17c678eSDavid Greenman 
1935e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING /* loop at most count times if count >=0 */
1936947e3815SIan Dowse 		if (count >= 0 && count-- == 0) {
1937947e3815SIan Dowse 			if (rnr) {
1938947e3815SIan Dowse 				/* Defer RNR processing until the next time. */
1939947e3815SIan Dowse 				sc->flags |= FXP_FLAG_DEFERRED_RNR;
1940947e3815SIan Dowse 				rnr = 0;
1941947e3815SIan Dowse 			}
19422b5989e9SLuigi Rizzo 			break;
1943947e3815SIan Dowse 		}
19442b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */
19452b5989e9SLuigi Rizzo 
194660bb79ebSPyun YongHyeon 		status = le16toh(rfa->rfa_status);
194760bb79ebSPyun YongHyeon 		if ((status & FXP_RFA_STATUS_C) == 0)
19482b5989e9SLuigi Rizzo 			break;
19492b5989e9SLuigi Rizzo 
1950f7a5f737SPyun YongHyeon 		if ((status & FXP_RFA_STATUS_RNR) != 0)
1951f7a5f737SPyun YongHyeon 			rnr++;
1952dfe61cf1SDavid Greenman 		/*
1953b2badf02SMaxime Henrion 		 * Advance head forward.
1954dfe61cf1SDavid Greenman 		 */
1955b2badf02SMaxime Henrion 		sc->fxp_desc.rx_head = rxp->rx_next;
1956a17c678eSDavid Greenman 
1957dfe61cf1SDavid Greenman 		/*
1958ba8c6fd5SDavid Greenman 		 * Add a new buffer to the receive chain.
1959ba8c6fd5SDavid Greenman 		 * If this fails, the old buffer is recycled
1960ba8c6fd5SDavid Greenman 		 * instead.
1961dfe61cf1SDavid Greenman 		 */
196285050421SPyun YongHyeon 		if (fxp_new_rfabuf(sc, rxp) == 0) {
1963aed53495SDavid Greenman 			int total_len;
1964a17c678eSDavid Greenman 
1965e8c8b728SJonathan Lemon 			/*
19662b5989e9SLuigi Rizzo 			 * Fetch packet length (the top 2 bits of
19672b5989e9SLuigi Rizzo 			 * actual_size are flags set by the controller
19682b5989e9SLuigi Rizzo 			 * upon completion), and drop the packet in case
19692b5989e9SLuigi Rizzo 			 * of bogus length or CRC errors.
1970e8c8b728SJonathan Lemon 			 */
1971bafb64afSMaxime Henrion 			total_len = le16toh(rfa->actual_size) & 0x3fff;
1972f13075afSPyun YongHyeon 			if ((sc->flags & FXP_FLAG_82559_RXCSUM) != 0 &&
197341eb5ac3SMarcel Moolenaar 			    (if_getcapenable(ifp) & IFCAP_RXCSUM) != 0) {
1974f13075afSPyun YongHyeon 				/* Adjust for appended checksum bytes. */
1975f13075afSPyun YongHyeon 				total_len -= 2;
1976f13075afSPyun YongHyeon 			}
1977991ae908SPyun YongHyeon 			if (total_len < (int)sizeof(struct ether_header) ||
1978f7a5f737SPyun YongHyeon 			    total_len > (MCLBYTES - RFA_ALIGNMENT_FUDGE -
1979f7a5f737SPyun YongHyeon 			    sc->rfa_size) ||
1980f7a5f737SPyun YongHyeon 			    status & (FXP_RFA_STATUS_CRC |
1981991ae908SPyun YongHyeon 			    FXP_RFA_STATUS_ALIGN | FXP_RFA_STATUS_OVERRUN)) {
1982e8c8b728SJonathan Lemon 				m_freem(m);
1983f7a5f737SPyun YongHyeon 				fxp_add_rfabuf(sc, rxp);
19842b5989e9SLuigi Rizzo 				continue;
1985e8c8b728SJonathan Lemon 			}
1986920b58e8SBrooks Davis 
19872e2de7f2SArchie Cobbs 			m->m_pkthdr.len = m->m_len = total_len;
198841eb5ac3SMarcel Moolenaar 			if_setrcvif(m, ifp);
1989673d9191SSam Leffler 
1990f13075afSPyun YongHyeon                         /* Do IP checksum checking. */
199141eb5ac3SMarcel Moolenaar 			if ((if_getcapenable(ifp) & IFCAP_RXCSUM) != 0)
1992f13075afSPyun YongHyeon 				fxp_rxcsum(sc, ifp, m, status, total_len);
199341eb5ac3SMarcel Moolenaar 			if ((if_getcapenable(ifp) & IFCAP_VLAN_HWTAGGING) != 0 &&
1994bd4fa9d9SPyun YongHyeon 			    (status & FXP_RFA_STATUS_VLAN) != 0) {
1995bd4fa9d9SPyun YongHyeon 				m->m_pkthdr.ether_vtag =
1996bd4fa9d9SPyun YongHyeon 				    ntohs(rfa->rfax_vlan_id);
1997bd4fa9d9SPyun YongHyeon 				m->m_flags |= M_VLANTAG;
1998bd4fa9d9SPyun YongHyeon 			}
199905fb8c3fSNate Lawson 			/*
200005fb8c3fSNate Lawson 			 * Drop locks before calling if_input() since it
200105fb8c3fSNate Lawson 			 * may re-enter fxp_start() in the netisr case.
200205fb8c3fSNate Lawson 			 * This would result in a lock reversal.  Better
200305fb8c3fSNate Lawson 			 * performance might be obtained by chaining all
200405fb8c3fSNate Lawson 			 * packets received, dropping the lock, and then
200505fb8c3fSNate Lawson 			 * calling if_input() on each one.
200605fb8c3fSNate Lawson 			 */
200705fb8c3fSNate Lawson 			FXP_UNLOCK(sc);
200841eb5ac3SMarcel Moolenaar 			if_input(ifp, m);
200905fb8c3fSNate Lawson 			FXP_LOCK(sc);
20101abcdbd1SAttilio Rao 			rx_npkts++;
201141eb5ac3SMarcel Moolenaar 			if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) == 0)
2012c109e385SPyun YongHyeon 				return (rx_npkts);
201385050421SPyun YongHyeon 		} else {
201485050421SPyun YongHyeon 			/* Reuse RFA and loaded DMA map. */
2015df360178SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1);
201685050421SPyun YongHyeon 			fxp_discard_rfabuf(sc, rxp);
2017a17c678eSDavid Greenman 		}
201885050421SPyun YongHyeon 		fxp_add_rfabuf(sc, rxp);
2019a17c678eSDavid Greenman 	}
20202b5989e9SLuigi Rizzo 	if (rnr) {
2021ba8c6fd5SDavid Greenman 		fxp_scb_wait(sc);
2022ba8c6fd5SDavid Greenman 		CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
2023b2badf02SMaxime Henrion 		    sc->fxp_desc.rx_head->rx_addr);
20242e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
2025a17c678eSDavid Greenman 	}
20261abcdbd1SAttilio Rao 	return (rx_npkts);
2027a17c678eSDavid Greenman }
2028a17c678eSDavid Greenman 
2029303b270bSEivind Eklund static void
20308da9c507SPyun YongHyeon fxp_update_stats(struct fxp_softc *sc)
2031a17c678eSDavid Greenman {
203241eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
2033a17c678eSDavid Greenman 	struct fxp_stats *sp = sc->fxp_stats;
20348da9c507SPyun YongHyeon 	struct fxp_hwstats *hsp;
20358da9c507SPyun YongHyeon 	uint32_t *status;
2036a17c678eSDavid Greenman 
20373212724cSJohn Baldwin 	FXP_LOCK_ASSERT(sc, MA_OWNED);
20388da9c507SPyun YongHyeon 
20398da9c507SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap,
20408da9c507SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
20418da9c507SPyun YongHyeon 	/* Update statistical counters. */
20428da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0)
20438da9c507SPyun YongHyeon 		status = &sp->completion_status;
20448da9c507SPyun YongHyeon 	else if (sc->revision >= FXP_REV_82558_A4)
20458da9c507SPyun YongHyeon 		status = (uint32_t *)&sp->tx_tco;
20468da9c507SPyun YongHyeon 	else
20478da9c507SPyun YongHyeon 		status = &sp->tx_pause;
20488da9c507SPyun YongHyeon 	if (*status == htole32(FXP_STATS_DR_COMPLETE)) {
20498da9c507SPyun YongHyeon 		hsp = &sc->fxp_hwstats;
20508da9c507SPyun YongHyeon 		hsp->tx_good += le32toh(sp->tx_good);
20518da9c507SPyun YongHyeon 		hsp->tx_maxcols += le32toh(sp->tx_maxcols);
20528da9c507SPyun YongHyeon 		hsp->tx_latecols += le32toh(sp->tx_latecols);
20538da9c507SPyun YongHyeon 		hsp->tx_underruns += le32toh(sp->tx_underruns);
20548da9c507SPyun YongHyeon 		hsp->tx_lostcrs += le32toh(sp->tx_lostcrs);
20558da9c507SPyun YongHyeon 		hsp->tx_deffered += le32toh(sp->tx_deffered);
20568da9c507SPyun YongHyeon 		hsp->tx_single_collisions += le32toh(sp->tx_single_collisions);
20578da9c507SPyun YongHyeon 		hsp->tx_multiple_collisions +=
20588da9c507SPyun YongHyeon 		    le32toh(sp->tx_multiple_collisions);
20598da9c507SPyun YongHyeon 		hsp->tx_total_collisions += le32toh(sp->tx_total_collisions);
20608da9c507SPyun YongHyeon 		hsp->rx_good += le32toh(sp->rx_good);
20618da9c507SPyun YongHyeon 		hsp->rx_crc_errors += le32toh(sp->rx_crc_errors);
20628da9c507SPyun YongHyeon 		hsp->rx_alignment_errors += le32toh(sp->rx_alignment_errors);
20638da9c507SPyun YongHyeon 		hsp->rx_rnr_errors += le32toh(sp->rx_rnr_errors);
20648da9c507SPyun YongHyeon 		hsp->rx_overrun_errors += le32toh(sp->rx_overrun_errors);
20658da9c507SPyun YongHyeon 		hsp->rx_cdt_errors += le32toh(sp->rx_cdt_errors);
20668da9c507SPyun YongHyeon 		hsp->rx_shortframes += le32toh(sp->rx_shortframes);
20678da9c507SPyun YongHyeon 		hsp->tx_pause += le32toh(sp->tx_pause);
20688da9c507SPyun YongHyeon 		hsp->rx_pause += le32toh(sp->rx_pause);
20698da9c507SPyun YongHyeon 		hsp->rx_controls += le32toh(sp->rx_controls);
20708da9c507SPyun YongHyeon 		hsp->tx_tco += le16toh(sp->tx_tco);
20718da9c507SPyun YongHyeon 		hsp->rx_tco += le16toh(sp->rx_tco);
20728da9c507SPyun YongHyeon 
2073df360178SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_OPACKETS, le32toh(sp->tx_good));
2074df360178SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_COLLISIONS,
2075df360178SGleb Smirnoff 		    le32toh(sp->tx_total_collisions));
2076397f9dfeSDavid Greenman 		if (sp->rx_good) {
2077df360178SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_IPACKETS,
2078df360178SGleb Smirnoff 			    le32toh(sp->rx_good));
2079397f9dfeSDavid Greenman 			sc->rx_idle_secs = 0;
208043d8b117SPyun YongHyeon 		} else if (sc->flags & FXP_FLAG_RXBUG) {
2081c8cc6fcaSDavid Greenman 			/*
2082c8cc6fcaSDavid Greenman 			 * Receiver's been idle for another second.
2083c8cc6fcaSDavid Greenman 			 */
2084397f9dfeSDavid Greenman 			sc->rx_idle_secs++;
2085397f9dfeSDavid Greenman 		}
2086df360178SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_IERRORS,
208783e6547dSMaxime Henrion 		    le32toh(sp->rx_crc_errors) +
208883e6547dSMaxime Henrion 		    le32toh(sp->rx_alignment_errors) +
208983e6547dSMaxime Henrion 		    le32toh(sp->rx_rnr_errors) +
209041eb5ac3SMarcel Moolenaar 		    le32toh(sp->rx_overrun_errors));
2091a17c678eSDavid Greenman 		/*
2092453130d9SPedro F. Giffuni 		 * If any transmit underruns occurred, bump up the transmit
2093f9be9005SDavid Greenman 		 * threshold by another 512 bytes (64 * 8).
2094f9be9005SDavid Greenman 		 */
2095f9be9005SDavid Greenman 		if (sp->tx_underruns) {
2096df360178SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_OERRORS,
2097df360178SGleb Smirnoff 			    le32toh(sp->tx_underruns));
2098f9be9005SDavid Greenman 			if (tx_threshold < 192)
2099f9be9005SDavid Greenman 				tx_threshold += 64;
2100f9be9005SDavid Greenman 		}
21018da9c507SPyun YongHyeon 		*status = 0;
21028da9c507SPyun YongHyeon 		bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap,
21038da9c507SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
21048da9c507SPyun YongHyeon 	}
21058da9c507SPyun YongHyeon }
21068da9c507SPyun YongHyeon 
21078da9c507SPyun YongHyeon /*
21088da9c507SPyun YongHyeon  * Update packet in/out/collision statistics. The i82557 doesn't
21098da9c507SPyun YongHyeon  * allow you to access these counters without doing a fairly
21108da9c507SPyun YongHyeon  * expensive DMA to get _all_ of the statistics it maintains, so
21118da9c507SPyun YongHyeon  * we do this operation here only once per second. The statistics
21128da9c507SPyun YongHyeon  * counters in the kernel are updated from the previous dump-stats
21138da9c507SPyun YongHyeon  * DMA and then a new dump-stats DMA is started. The on-chip
21148da9c507SPyun YongHyeon  * counters are zeroed when the DMA completes. If we can't start
21158da9c507SPyun YongHyeon  * the DMA immediately, we don't wait - we just prepare to read
21168da9c507SPyun YongHyeon  * them again next time.
21178da9c507SPyun YongHyeon  */
21188da9c507SPyun YongHyeon static void
21198da9c507SPyun YongHyeon fxp_tick(void *xsc)
21208da9c507SPyun YongHyeon {
21218da9c507SPyun YongHyeon 	struct fxp_softc *sc = xsc;
212241eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
21238da9c507SPyun YongHyeon 
21248da9c507SPyun YongHyeon 	FXP_LOCK_ASSERT(sc, MA_OWNED);
21258da9c507SPyun YongHyeon 
21268da9c507SPyun YongHyeon 	/* Update statistical counters. */
21278da9c507SPyun YongHyeon 	fxp_update_stats(sc);
21284953bccaSNate Lawson 
2129397f9dfeSDavid Greenman 	/*
2130c8cc6fcaSDavid Greenman 	 * Release any xmit buffers that have completed DMA. This isn't
2131c8cc6fcaSDavid Greenman 	 * strictly necessary to do here, but it's advantagous for mbufs
2132c8cc6fcaSDavid Greenman 	 * with external storage to be released in a timely manner rather
2133c8cc6fcaSDavid Greenman 	 * than being defered for a potentially long time. This limits
2134c8cc6fcaSDavid Greenman 	 * the delay to a maximum of one second.
2135c8cc6fcaSDavid Greenman 	 */
2136b2badf02SMaxime Henrion 	fxp_txeof(sc);
2137b2badf02SMaxime Henrion 
2138c8cc6fcaSDavid Greenman 	/*
2139397f9dfeSDavid Greenman 	 * If we haven't received any packets in FXP_MAC_RX_IDLE seconds,
2140397f9dfeSDavid Greenman 	 * then assume the receiver has locked up and attempt to clear
2141397f9dfeSDavid Greenman 	 * the condition by reprogramming the multicast filter. This is
2142397f9dfeSDavid Greenman 	 * a work-around for a bug in the 82557 where the receiver locks
2143453130d9SPedro F. Giffuni 	 * up if it gets certain types of garbage in the synchronization
2144397f9dfeSDavid Greenman 	 * bits prior to the packet header. This bug is supposed to only
2145397f9dfeSDavid Greenman 	 * occur in 10Mbps mode, but has been seen to occur in 100Mbps
2146397f9dfeSDavid Greenman 	 * mode as well (perhaps due to a 10/100 speed transition).
2147397f9dfeSDavid Greenman 	 */
2148397f9dfeSDavid Greenman 	if (sc->rx_idle_secs > FXP_MAX_RX_IDLE) {
2149397f9dfeSDavid Greenman 		sc->rx_idle_secs = 0;
215041eb5ac3SMarcel Moolenaar 		if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0) {
215141eb5ac3SMarcel Moolenaar 			if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
21521845b5c3SMarius Strobl 			fxp_init_body(sc, 1);
21535506afefSPyun YongHyeon 		}
21546b24912cSPyun YongHyeon 		return;
2155397f9dfeSDavid Greenman 	}
2156f9be9005SDavid Greenman 	/*
21573ba65732SDavid Greenman 	 * If there is no pending command, start another stats
21583ba65732SDavid Greenman 	 * dump. Otherwise punt for now.
2159a17c678eSDavid Greenman 	 */
2160397f9dfeSDavid Greenman 	if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) {
2161a17c678eSDavid Greenman 		/*
2162397f9dfeSDavid Greenman 		 * Start another stats dump.
2163a17c678eSDavid Greenman 		 */
21642e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET);
2165dfe61cf1SDavid Greenman 	}
2166f7788e8eSJonathan Lemon 	if (sc->miibus != NULL)
2167f7788e8eSJonathan Lemon 		mii_tick(device_get_softc(sc->miibus));
21684953bccaSNate Lawson 
2169a17c678eSDavid Greenman 	/*
217016f1e614SRuslan Ermilov 	 * Check that chip hasn't hung.
2171df79d527SGleb Smirnoff 	 */
2172df79d527SGleb Smirnoff 	fxp_watchdog(sc);
2173df79d527SGleb Smirnoff 
2174df79d527SGleb Smirnoff 	/*
2175a17c678eSDavid Greenman 	 * Schedule another timeout one second from now.
2176a17c678eSDavid Greenman 	 */
217745276e4aSSam Leffler 	callout_reset(&sc->stat_ch, hz, fxp_tick, sc);
2178a17c678eSDavid Greenman }
2179a17c678eSDavid Greenman 
2180a17c678eSDavid Greenman /*
2181a17c678eSDavid Greenman  * Stop the interface. Cancels the statistics updater and resets
2182a17c678eSDavid Greenman  * the interface.
2183a17c678eSDavid Greenman  */
2184a17c678eSDavid Greenman static void
2185f7788e8eSJonathan Lemon fxp_stop(struct fxp_softc *sc)
2186a17c678eSDavid Greenman {
218741eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
2188b2badf02SMaxime Henrion 	struct fxp_tx *txp;
21893ba65732SDavid Greenman 	int i;
2190a17c678eSDavid Greenman 
219141eb5ac3SMarcel Moolenaar 	if_setdrvflagbits(ifp, 0, (IFF_DRV_RUNNING | IFF_DRV_OACTIVE));
2192df79d527SGleb Smirnoff 	sc->watchdog_timer = 0;
21937dced78aSDavid Greenman 
2194a17c678eSDavid Greenman 	/*
2195a17c678eSDavid Greenman 	 * Cancel stats updater.
2196a17c678eSDavid Greenman 	 */
219745276e4aSSam Leffler 	callout_stop(&sc->stat_ch);
21983ba65732SDavid Greenman 
21993ba65732SDavid Greenman 	/*
22007137cea0SPyun YongHyeon 	 * Preserve PCI configuration, configure, IA/multicast
22017137cea0SPyun YongHyeon 	 * setup and put RU and CU into idle state.
22023ba65732SDavid Greenman 	 */
22037137cea0SPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
220472a32a26SJonathan Lemon 	DELAY(50);
22057137cea0SPyun YongHyeon 	/* Disable interrupts. */
22067137cea0SPyun YongHyeon 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
2207a17c678eSDavid Greenman 
22088da9c507SPyun YongHyeon 	fxp_update_stats(sc);
22098da9c507SPyun YongHyeon 
22103ba65732SDavid Greenman 	/*
22113ba65732SDavid Greenman 	 * Release any xmit buffers.
22123ba65732SDavid Greenman 	 */
2213b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_list;
2214da91462dSDavid Greenman 	for (i = 0; i < FXP_NTXCB; i++) {
2215b2badf02SMaxime Henrion 		if (txp[i].tx_mbuf != NULL) {
2216a2057a72SPyun YongHyeon 			bus_dmamap_sync(sc->fxp_txmtag, txp[i].tx_map,
2217b2badf02SMaxime Henrion 			    BUS_DMASYNC_POSTWRITE);
221890b45a32SPyun YongHyeon 			bus_dmamap_unload(sc->fxp_txmtag, txp[i].tx_map);
2219b2badf02SMaxime Henrion 			m_freem(txp[i].tx_mbuf);
2220b2badf02SMaxime Henrion 			txp[i].tx_mbuf = NULL;
2221c8bca6dcSBill Paul 			/* clear this to reset csum offload bits */
2222b2badf02SMaxime Henrion 			txp[i].tx_cb->tbd[0].tb_addr = 0;
2223da91462dSDavid Greenman 		}
2224da91462dSDavid Greenman 	}
2225a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
2226a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
22273ba65732SDavid Greenman 	sc->tx_queued = 0;
2228a17c678eSDavid Greenman }
2229a17c678eSDavid Greenman 
2230a17c678eSDavid Greenman /*
2231a17c678eSDavid Greenman  * Watchdog/transmission transmit timeout handler. Called when a
2232a17c678eSDavid Greenman  * transmission is started on the interface, but no interrupt is
2233a17c678eSDavid Greenman  * received before the timeout. This usually indicates that the
2234a17c678eSDavid Greenman  * card has wedged for some reason.
2235a17c678eSDavid Greenman  */
2236a17c678eSDavid Greenman static void
2237df79d527SGleb Smirnoff fxp_watchdog(struct fxp_softc *sc)
2238a17c678eSDavid Greenman {
223941eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
2240ba8c6fd5SDavid Greenman 
2241df79d527SGleb Smirnoff 	FXP_LOCK_ASSERT(sc, MA_OWNED);
2242df79d527SGleb Smirnoff 
2243df79d527SGleb Smirnoff 	if (sc->watchdog_timer == 0 || --sc->watchdog_timer)
2244df79d527SGleb Smirnoff 		return;
2245df79d527SGleb Smirnoff 
2246f7788e8eSJonathan Lemon 	device_printf(sc->dev, "device timeout\n");
2247df360178SGleb Smirnoff 	if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
2248a17c678eSDavid Greenman 
224941eb5ac3SMarcel Moolenaar 	if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
22501845b5c3SMarius Strobl 	fxp_init_body(sc, 1);
2251a17c678eSDavid Greenman }
2252a17c678eSDavid Greenman 
22534953bccaSNate Lawson /*
22544953bccaSNate Lawson  * Acquire locks and then call the real initialization function.  This
22554953bccaSNate Lawson  * is necessary because ether_ioctl() calls if_init() and this would
22564953bccaSNate Lawson  * result in mutex recursion if the mutex was held.
22574953bccaSNate Lawson  */
2258a17c678eSDavid Greenman static void
2259f7788e8eSJonathan Lemon fxp_init(void *xsc)
2260a17c678eSDavid Greenman {
2261fb583156SDavid Greenman 	struct fxp_softc *sc = xsc;
22624953bccaSNate Lawson 
22634953bccaSNate Lawson 	FXP_LOCK(sc);
22641845b5c3SMarius Strobl 	fxp_init_body(sc, 1);
22654953bccaSNate Lawson 	FXP_UNLOCK(sc);
22664953bccaSNate Lawson }
22674953bccaSNate Lawson 
22684953bccaSNate Lawson /*
22694953bccaSNate Lawson  * Perform device initialization. This routine must be called with the
22704953bccaSNate Lawson  * softc lock held.
22714953bccaSNate Lawson  */
22724953bccaSNate Lawson static void
22731845b5c3SMarius Strobl fxp_init_body(struct fxp_softc *sc, int setmedia)
22744953bccaSNate Lawson {
227541eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
22761845b5c3SMarius Strobl 	struct mii_data *mii;
2277a17c678eSDavid Greenman 	struct fxp_cb_config *cbp;
2278a17c678eSDavid Greenman 	struct fxp_cb_ias *cb_ias;
2279b2badf02SMaxime Henrion 	struct fxp_cb_tx *tcbp;
2280b2badf02SMaxime Henrion 	struct fxp_tx *txp;
22813212724cSJohn Baldwin 	int i, prm;
2282a17c678eSDavid Greenman 
228367fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
22845506afefSPyun YongHyeon 
228541eb5ac3SMarcel Moolenaar 	if (if_getdrvflags(ifp) & IFF_DRV_RUNNING)
22865506afefSPyun YongHyeon 		return;
22875506afefSPyun YongHyeon 
2288a17c678eSDavid Greenman 	/*
22893ba65732SDavid Greenman 	 * Cancel any pending I/O
2290a17c678eSDavid Greenman 	 */
22913ba65732SDavid Greenman 	fxp_stop(sc);
2292a17c678eSDavid Greenman 
22937137cea0SPyun YongHyeon 	/*
22947137cea0SPyun YongHyeon 	 * Issue software reset, which also unloads the microcode.
22957137cea0SPyun YongHyeon 	 */
22967137cea0SPyun YongHyeon 	sc->flags &= ~FXP_FLAG_UCODE;
22977137cea0SPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET);
22987137cea0SPyun YongHyeon 	DELAY(50);
22997137cea0SPyun YongHyeon 
230041eb5ac3SMarcel Moolenaar 	prm = (if_getflags(ifp) & IFF_PROMISC) ? 1 : 0;
2301a17c678eSDavid Greenman 
2302a17c678eSDavid Greenman 	/*
2303a17c678eSDavid Greenman 	 * Initialize base of CBL and RFA memory. Loading with zero
2304a17c678eSDavid Greenman 	 * sets it up for regular linear addressing.
2305a17c678eSDavid Greenman 	 */
2306ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0);
23072e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE);
2308a17c678eSDavid Greenman 
2309ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
23102e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE);
2311a17c678eSDavid Greenman 
2312a17c678eSDavid Greenman 	/*
2313a17c678eSDavid Greenman 	 * Initialize base of dump-stats buffer.
2314a17c678eSDavid Greenman 	 */
2315ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
23168da9c507SPyun YongHyeon 	bzero(sc->fxp_stats, sizeof(struct fxp_stats));
23178da9c507SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap,
23188da9c507SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2319b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->stats_addr);
23202e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR);
2321a17c678eSDavid Greenman 
2322a17c678eSDavid Greenman 	/*
232372a32a26SJonathan Lemon 	 * Attempt to load microcode if requested.
2324b96ad4b2SPyun YongHyeon 	 * For ICH based controllers do not load microcode.
232572a32a26SJonathan Lemon 	 */
2326b96ad4b2SPyun YongHyeon 	if (sc->ident->ich == 0) {
232741eb5ac3SMarcel Moolenaar 		if (if_getflags(ifp) & IFF_LINK0 &&
2328b96ad4b2SPyun YongHyeon 		    (sc->flags & FXP_FLAG_UCODE) == 0)
232972a32a26SJonathan Lemon 			fxp_load_ucode(sc);
2330b96ad4b2SPyun YongHyeon 	}
233172a32a26SJonathan Lemon 
233272a32a26SJonathan Lemon 	/*
23336b24912cSPyun YongHyeon 	 * Set IFF_ALLMULTI status. It's needed in configure action
23346b24912cSPyun YongHyeon 	 * command.
233509882363SJonathan Lemon 	 */
23366b24912cSPyun YongHyeon 	fxp_mc_addrs(sc);
233709882363SJonathan Lemon 
233809882363SJonathan Lemon 	/*
2339a17c678eSDavid Greenman 	 * We temporarily use memory that contains the TxCB list to
2340a17c678eSDavid Greenman 	 * construct the config CB. The TxCB list memory is rebuilt
2341a17c678eSDavid Greenman 	 * later.
2342a17c678eSDavid Greenman 	 */
2343b2badf02SMaxime Henrion 	cbp = (struct fxp_cb_config *)sc->fxp_desc.cbl_list;
2344a17c678eSDavid Greenman 
2345a17c678eSDavid Greenman 	/*
2346a17c678eSDavid Greenman 	 * This bcopy is kind of disgusting, but there are a bunch of must be
2347a17c678eSDavid Greenman 	 * zero and must be one bits in this structure and this is the easiest
2348a17c678eSDavid Greenman 	 * way to initialize them all to proper values.
2349a17c678eSDavid Greenman 	 */
2350b2badf02SMaxime Henrion 	bcopy(fxp_cb_config_template, cbp, sizeof(fxp_cb_config_template));
2351a17c678eSDavid Greenman 
2352a17c678eSDavid Greenman 	cbp->cb_status =	0;
235383e6547dSMaxime Henrion 	cbp->cb_command =	htole16(FXP_CB_COMMAND_CONFIG |
235483e6547dSMaxime Henrion 	    FXP_CB_COMMAND_EL);
235583e6547dSMaxime Henrion 	cbp->link_addr =	0xffffffff;	/* (no) next command */
23562c6c0947SMaxime Henrion 	cbp->byte_count =	sc->flags & FXP_FLAG_EXT_RFA ? 32 : 22;
2357001696daSDavid Greenman 	cbp->rx_fifo_limit =	8;	/* rx fifo threshold (32 bytes) */
2358001696daSDavid Greenman 	cbp->tx_fifo_limit =	0;	/* tx fifo threshold (0 bytes) */
2359a17c678eSDavid Greenman 	cbp->adaptive_ifs =	0;	/* (no) adaptive interframe spacing */
2360f7788e8eSJonathan Lemon 	cbp->mwi_enable =	sc->flags & FXP_FLAG_MWI_ENABLE ? 1 : 0;
2361f7788e8eSJonathan Lemon 	cbp->type_enable =	0;	/* actually reserved */
2362f7788e8eSJonathan Lemon 	cbp->read_align_en =	sc->flags & FXP_FLAG_READ_ALIGN ? 1 : 0;
2363f7788e8eSJonathan Lemon 	cbp->end_wr_on_cl =	sc->flags & FXP_FLAG_WRITE_ALIGN ? 1 : 0;
2364001696daSDavid Greenman 	cbp->rx_dma_bytecount =	0;	/* (no) rx DMA max */
2365001696daSDavid Greenman 	cbp->tx_dma_bytecount =	0;	/* (no) tx DMA max */
2366f7788e8eSJonathan Lemon 	cbp->dma_mbce =		0;	/* (disable) dma max counters */
2367a17c678eSDavid Greenman 	cbp->late_scb =		0;	/* (don't) defer SCB update */
2368f7788e8eSJonathan Lemon 	cbp->direct_dma_dis =	1;	/* disable direct rcv dma mode */
2369f7788e8eSJonathan Lemon 	cbp->tno_int_or_tco_en =0;	/* (disable) tx not okay interrupt */
23703114fdb4SDavid Greenman 	cbp->ci_int =		1;	/* interrupt on CU idle */
2371f7788e8eSJonathan Lemon 	cbp->ext_txcb_dis = 	sc->flags & FXP_FLAG_EXT_TXCB ? 0 : 1;
2372f7788e8eSJonathan Lemon 	cbp->ext_stats_dis = 	1;	/* disable extended counters */
2373f7788e8eSJonathan Lemon 	cbp->keep_overrun_rx = 	0;	/* don't pass overrun frames to host */
23748ef1f631SYaroslav Tykhiy 	cbp->save_bf =		sc->flags & FXP_FLAG_SAVE_BAD ? 1 : prm;
2375a17c678eSDavid Greenman 	cbp->disc_short_rx =	!prm;	/* discard short packets */
2376f7788e8eSJonathan Lemon 	cbp->underrun_retry =	1;	/* retry mode (once) on DMA underrun */
2377f7788e8eSJonathan Lemon 	cbp->two_frames =	0;	/* do not limit FIFO to 2 frames */
2378c21e84e4SPyun YongHyeon 	cbp->dyn_tbd =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2379c8bca6dcSBill Paul 	cbp->ext_rfa =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2380f7788e8eSJonathan Lemon 	cbp->mediatype =	sc->flags & FXP_FLAG_SERIAL_MEDIA ? 0 : 1;
2381f7788e8eSJonathan Lemon 	cbp->csma_dis =		0;	/* (don't) disable link */
2382f13075afSPyun YongHyeon 	cbp->tcp_udp_cksum =	((sc->flags & FXP_FLAG_82559_RXCSUM) != 0 &&
238341eb5ac3SMarcel Moolenaar 	    (if_getcapenable(ifp) & IFCAP_RXCSUM) != 0) ? 1 : 0;
2384f7788e8eSJonathan Lemon 	cbp->vlan_tco =		0;	/* (don't) enable vlan wakeup */
2385f7788e8eSJonathan Lemon 	cbp->link_wake_en =	0;	/* (don't) assert PME# on link change */
2386f7788e8eSJonathan Lemon 	cbp->arp_wake_en =	0;	/* (don't) assert PME# on arp */
2387f7788e8eSJonathan Lemon 	cbp->mc_wake_en =	0;	/* (don't) enable PME# on mcmatch */
2388a17c678eSDavid Greenman 	cbp->nsai =		1;	/* (don't) disable source addr insert */
2389a17c678eSDavid Greenman 	cbp->preamble_length =	2;	/* (7 byte) preamble */
2390a17c678eSDavid Greenman 	cbp->loopback =		0;	/* (don't) loopback */
2391a17c678eSDavid Greenman 	cbp->linear_priority =	0;	/* (normal CSMA/CD operation) */
2392a17c678eSDavid Greenman 	cbp->linear_pri_mode =	0;	/* (wait after xmit only) */
2393a17c678eSDavid Greenman 	cbp->interfrm_spacing =	6;	/* (96 bits of) interframe spacing */
2394a17c678eSDavid Greenman 	cbp->promiscuous =	prm;	/* promiscuous mode */
2395a17c678eSDavid Greenman 	cbp->bcast_disable =	0;	/* (don't) disable broadcasts */
2396f7788e8eSJonathan Lemon 	cbp->wait_after_win =	0;	/* (don't) enable modified backoff alg*/
2397f7788e8eSJonathan Lemon 	cbp->ignore_ul =	0;	/* consider U/L bit in IA matching */
2398f7788e8eSJonathan Lemon 	cbp->crc16_en =		0;	/* (don't) enable crc-16 algorithm */
2399f7788e8eSJonathan Lemon 	cbp->crscdt =		sc->flags & FXP_FLAG_SERIAL_MEDIA ? 1 : 0;
2400f7788e8eSJonathan Lemon 
2401a17c678eSDavid Greenman 	cbp->stripping =	!prm;	/* truncate rx packet to byte count */
2402a17c678eSDavid Greenman 	cbp->padding =		1;	/* (do) pad short tx packets */
2403a17c678eSDavid Greenman 	cbp->rcv_crc_xfer =	0;	/* (don't) xfer CRC to host */
2404f7788e8eSJonathan Lemon 	cbp->long_rx_en =	sc->flags & FXP_FLAG_LONG_PKT_EN ? 1 : 0;
2405f7788e8eSJonathan Lemon 	cbp->ia_wake_en =	0;	/* (don't) wake up on address match */
24067137cea0SPyun YongHyeon 	cbp->magic_pkt_dis =	sc->flags & FXP_FLAG_WOL ? 0 : 1;
2407a17c678eSDavid Greenman 	cbp->force_fdx =	0;	/* (don't) force full duplex */
24083ba65732SDavid Greenman 	cbp->fdx_pin_en =	1;	/* (enable) FDX# pin */
2409a17c678eSDavid Greenman 	cbp->multi_ia =		0;	/* (don't) accept multiple IAs */
241041eb5ac3SMarcel Moolenaar 	cbp->mc_all =		if_getflags(ifp) & IFF_ALLMULTI ? 1 : prm;
2411c8bca6dcSBill Paul 	cbp->gamla_rx =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2412bd4fa9d9SPyun YongHyeon 	cbp->vlan_strip_en =	((sc->flags & FXP_FLAG_EXT_RFA) != 0 &&
241341eb5ac3SMarcel Moolenaar 	    (if_getcapenable(ifp) & IFCAP_VLAN_HWTAGGING) != 0) ? 1 : 0;
2414a17c678eSDavid Greenman 
24151845b5c3SMarius Strobl 	if (sc->revision == FXP_REV_82557) {
24163bd07cfdSJonathan Lemon 		/*
24173bd07cfdSJonathan Lemon 		 * The 82557 has no hardware flow control, the values
24183bd07cfdSJonathan Lemon 		 * below are the defaults for the chip.
24193bd07cfdSJonathan Lemon 		 */
24203bd07cfdSJonathan Lemon 		cbp->fc_delay_lsb =	0;
24213bd07cfdSJonathan Lemon 		cbp->fc_delay_msb =	0x40;
24223bd07cfdSJonathan Lemon 		cbp->pri_fc_thresh =	3;
24233bd07cfdSJonathan Lemon 		cbp->tx_fc_dis =	0;
24243bd07cfdSJonathan Lemon 		cbp->rx_fc_restop =	0;
24253bd07cfdSJonathan Lemon 		cbp->rx_fc_restart =	0;
24263bd07cfdSJonathan Lemon 		cbp->fc_filter =	0;
24273bd07cfdSJonathan Lemon 		cbp->pri_fc_loc =	1;
24283bd07cfdSJonathan Lemon 	} else {
24291845b5c3SMarius Strobl 		/* Set pause RX FIFO threshold to 1KB. */
24301845b5c3SMarius Strobl 		CSR_WRITE_1(sc, FXP_CSR_FC_THRESH, 1);
24311845b5c3SMarius Strobl 		/* Set pause time. */
24321845b5c3SMarius Strobl 		cbp->fc_delay_lsb =	0xff;
24331845b5c3SMarius Strobl 		cbp->fc_delay_msb =	0xff;
24343bd07cfdSJonathan Lemon 		cbp->pri_fc_thresh =	3;
24351845b5c3SMarius Strobl 		mii = device_get_softc(sc->miibus);
24361845b5c3SMarius Strobl 		if ((IFM_OPTIONS(mii->mii_media_active) &
24371845b5c3SMarius Strobl 		    IFM_ETH_TXPAUSE) != 0)
24381845b5c3SMarius Strobl 			/* enable transmit FC */
24391845b5c3SMarius Strobl 			cbp->tx_fc_dis = 0;
24401845b5c3SMarius Strobl 		else
24411845b5c3SMarius Strobl 			/* disable transmit FC */
24421845b5c3SMarius Strobl 			cbp->tx_fc_dis = 1;
24431845b5c3SMarius Strobl 		if ((IFM_OPTIONS(mii->mii_media_active) &
24441845b5c3SMarius Strobl 		    IFM_ETH_RXPAUSE) != 0) {
24451845b5c3SMarius Strobl 			/* enable FC restart/restop frames */
24461845b5c3SMarius Strobl 			cbp->rx_fc_restart = 1;
24471845b5c3SMarius Strobl 			cbp->rx_fc_restop = 1;
24481845b5c3SMarius Strobl 		} else {
24491845b5c3SMarius Strobl 			/* disable FC restart/restop frames */
24501845b5c3SMarius Strobl 			cbp->rx_fc_restart = 0;
24511845b5c3SMarius Strobl 			cbp->rx_fc_restop = 0;
24521845b5c3SMarius Strobl 		}
24533bd07cfdSJonathan Lemon 		cbp->fc_filter =	!prm;	/* drop FC frames to host */
24543bd07cfdSJonathan Lemon 		cbp->pri_fc_loc =	1;	/* FC pri location (byte31) */
24553bd07cfdSJonathan Lemon 	}
24563bd07cfdSJonathan Lemon 
24578da9c507SPyun YongHyeon 	/* Enable 82558 and 82559 extended statistics functionality. */
24588da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4) {
24598da9c507SPyun YongHyeon 		if (sc->revision >= FXP_REV_82559_A0) {
24608da9c507SPyun YongHyeon 			/*
24618da9c507SPyun YongHyeon 			 * Extend configuration table size to 32
24628da9c507SPyun YongHyeon 			 * to include TCO configuration.
24638da9c507SPyun YongHyeon 			 */
24648da9c507SPyun YongHyeon 			cbp->byte_count = 32;
24658da9c507SPyun YongHyeon 			cbp->ext_stats_dis = 1;
24668da9c507SPyun YongHyeon 			/* Enable TCO stats. */
24678da9c507SPyun YongHyeon 			cbp->tno_int_or_tco_en = 1;
24688da9c507SPyun YongHyeon 			cbp->gamla_rx = 1;
24698da9c507SPyun YongHyeon 		} else
24708da9c507SPyun YongHyeon 			cbp->ext_stats_dis = 0;
24718da9c507SPyun YongHyeon 	}
24728da9c507SPyun YongHyeon 
2473a17c678eSDavid Greenman 	/*
2474a17c678eSDavid Greenman 	 * Start the config command/DMA.
2475a17c678eSDavid Greenman 	 */
2476ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
24775986d0d2SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
24785986d0d2SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2479b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
24802e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2481a17c678eSDavid Greenman 	/* ...and wait for it to complete. */
2482209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map);
2483a17c678eSDavid Greenman 
2484a17c678eSDavid Greenman 	/*
2485a17c678eSDavid Greenman 	 * Now initialize the station address. Temporarily use the TxCB
2486a17c678eSDavid Greenman 	 * memory area like we did above for the config CB.
2487a17c678eSDavid Greenman 	 */
2488b2badf02SMaxime Henrion 	cb_ias = (struct fxp_cb_ias *)sc->fxp_desc.cbl_list;
2489a17c678eSDavid Greenman 	cb_ias->cb_status = 0;
249083e6547dSMaxime Henrion 	cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL);
249183e6547dSMaxime Henrion 	cb_ias->link_addr = 0xffffffff;
249241eb5ac3SMarcel Moolenaar 	bcopy(if_getlladdr(sc->ifp), cb_ias->macaddr, ETHER_ADDR_LEN);
2493a17c678eSDavid Greenman 
2494a17c678eSDavid Greenman 	/*
2495a17c678eSDavid Greenman 	 * Start the IAS (Individual Address Setup) command/DMA.
2496a17c678eSDavid Greenman 	 */
2497ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
24985986d0d2SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
24995986d0d2SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
25006b24912cSPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
25012e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2502a17c678eSDavid Greenman 	/* ...and wait for it to complete. */
2503209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cb_ias->cb_status, sc->cbl_tag, sc->cbl_map);
2504a17c678eSDavid Greenman 
2505a17c678eSDavid Greenman 	/*
25066b24912cSPyun YongHyeon 	 * Initialize the multicast address list.
25076b24912cSPyun YongHyeon 	 */
25086b24912cSPyun YongHyeon 	fxp_mc_setup(sc);
25096b24912cSPyun YongHyeon 
25106b24912cSPyun YongHyeon 	/*
2511a17c678eSDavid Greenman 	 * Initialize transmit control block (TxCB) list.
2512a17c678eSDavid Greenman 	 */
2513b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_list;
2514b2badf02SMaxime Henrion 	tcbp = sc->fxp_desc.cbl_list;
2515b2badf02SMaxime Henrion 	bzero(tcbp, FXP_TXCB_SZ);
2516a17c678eSDavid Greenman 	for (i = 0; i < FXP_NTXCB; i++) {
2517b2badf02SMaxime Henrion 		txp[i].tx_mbuf = NULL;
251883e6547dSMaxime Henrion 		tcbp[i].cb_status = htole16(FXP_CB_STATUS_C | FXP_CB_STATUS_OK);
251983e6547dSMaxime Henrion 		tcbp[i].cb_command = htole16(FXP_CB_COMMAND_NOP);
252083e6547dSMaxime Henrion 		tcbp[i].link_addr = htole32(sc->fxp_desc.cbl_addr +
252183e6547dSMaxime Henrion 		    (((i + 1) & FXP_TXCB_MASK) * sizeof(struct fxp_cb_tx)));
25223bd07cfdSJonathan Lemon 		if (sc->flags & FXP_FLAG_EXT_TXCB)
2523b2badf02SMaxime Henrion 			tcbp[i].tbd_array_addr =
252483e6547dSMaxime Henrion 			    htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[2]));
25253bd07cfdSJonathan Lemon 		else
2526b2badf02SMaxime Henrion 			tcbp[i].tbd_array_addr =
252783e6547dSMaxime Henrion 			    htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[0]));
2528b2badf02SMaxime Henrion 		txp[i].tx_next = &txp[(i + 1) & FXP_TXCB_MASK];
2529a17c678eSDavid Greenman 	}
2530a17c678eSDavid Greenman 	/*
2531397f9dfeSDavid Greenman 	 * Set the suspend flag on the first TxCB and start the control
2532a17c678eSDavid Greenman 	 * unit. It will execute the NOP and then suspend.
2533a17c678eSDavid Greenman 	 */
253483e6547dSMaxime Henrion 	tcbp->cb_command = htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S);
2535a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
2536a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2537b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp;
2538397f9dfeSDavid Greenman 	sc->tx_queued = 1;
2539a17c678eSDavid Greenman 
2540ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
25416b24912cSPyun YongHyeon 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
25422e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2543a17c678eSDavid Greenman 
2544a17c678eSDavid Greenman 	/*
2545a17c678eSDavid Greenman 	 * Initialize receiver buffer area - RFA.
2546a17c678eSDavid Greenman 	 */
2547ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
2548b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.rx_head->rx_addr);
25492e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
2550a17c678eSDavid Greenman 
25511845b5c3SMarius Strobl 	if (sc->miibus != NULL && setmedia != 0)
2552f7788e8eSJonathan Lemon 		mii_mediachg(device_get_softc(sc->miibus));
2553dccee1a1SDavid Greenman 
255441eb5ac3SMarcel Moolenaar 	if_setdrvflagbits(ifp, IFF_DRV_RUNNING, IFF_DRV_OACTIVE);
2555e8c8b728SJonathan Lemon 
2556e8c8b728SJonathan Lemon 	/*
2557e8c8b728SJonathan Lemon 	 * Enable interrupts.
2558e8c8b728SJonathan Lemon 	 */
25592b5989e9SLuigi Rizzo #ifdef DEVICE_POLLING
25602b5989e9SLuigi Rizzo 	/*
25612b5989e9SLuigi Rizzo 	 * ... but only do that if we are not polling. And because (presumably)
25622b5989e9SLuigi Rizzo 	 * the default is interrupts on, we need to disable them explicitly!
25632b5989e9SLuigi Rizzo 	 */
256441eb5ac3SMarcel Moolenaar 	if (if_getcapenable(ifp) & IFCAP_POLLING )
25652b5989e9SLuigi Rizzo 		CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
25662b5989e9SLuigi Rizzo 	else
25672b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */
2568e8c8b728SJonathan Lemon 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0);
2569a17c678eSDavid Greenman 
2570a17c678eSDavid Greenman 	/*
2571a17c678eSDavid Greenman 	 * Start stats updater.
2572a17c678eSDavid Greenman 	 */
257345276e4aSSam Leffler 	callout_reset(&sc->stat_ch, hz, fxp_tick, sc);
2574f7788e8eSJonathan Lemon }
2575f7788e8eSJonathan Lemon 
2576f7788e8eSJonathan Lemon static int
257741eb5ac3SMarcel Moolenaar fxp_serial_ifmedia_upd(if_t ifp)
2578f7788e8eSJonathan Lemon {
2579f7788e8eSJonathan Lemon 
2580f7788e8eSJonathan Lemon 	return (0);
2581a17c678eSDavid Greenman }
2582a17c678eSDavid Greenman 
2583303b270bSEivind Eklund static void
258441eb5ac3SMarcel Moolenaar fxp_serial_ifmedia_sts(if_t ifp, struct ifmediareq *ifmr)
2585ba8c6fd5SDavid Greenman {
2586ba8c6fd5SDavid Greenman 
2587f7788e8eSJonathan Lemon 	ifmr->ifm_active = IFM_ETHER|IFM_MANUAL;
2588ba8c6fd5SDavid Greenman }
2589ba8c6fd5SDavid Greenman 
2590ba8c6fd5SDavid Greenman /*
2591ba8c6fd5SDavid Greenman  * Change media according to request.
2592ba8c6fd5SDavid Greenman  */
2593f7788e8eSJonathan Lemon static int
259441eb5ac3SMarcel Moolenaar fxp_ifmedia_upd(if_t ifp)
2595ba8c6fd5SDavid Greenman {
259641eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
2597f7788e8eSJonathan Lemon 	struct mii_data *mii;
25983fcb7a53SMarius Strobl 	struct mii_softc	*miisc;
2599ba8c6fd5SDavid Greenman 
2600f7788e8eSJonathan Lemon 	mii = device_get_softc(sc->miibus);
26013212724cSJohn Baldwin 	FXP_LOCK(sc);
26025aa0cdf4SJohn-Mark Gurney 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
26033fcb7a53SMarius Strobl 		PHY_RESET(miisc);
2604f7788e8eSJonathan Lemon 	mii_mediachg(mii);
26053212724cSJohn Baldwin 	FXP_UNLOCK(sc);
2606ba8c6fd5SDavid Greenman 	return (0);
2607ba8c6fd5SDavid Greenman }
2608ba8c6fd5SDavid Greenman 
2609ba8c6fd5SDavid Greenman /*
2610ba8c6fd5SDavid Greenman  * Notify the world which media we're using.
2611ba8c6fd5SDavid Greenman  */
2612f7788e8eSJonathan Lemon static void
261341eb5ac3SMarcel Moolenaar fxp_ifmedia_sts(if_t ifp, struct ifmediareq *ifmr)
2614ba8c6fd5SDavid Greenman {
261541eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
2616f7788e8eSJonathan Lemon 	struct mii_data *mii;
2617ba8c6fd5SDavid Greenman 
2618f7788e8eSJonathan Lemon 	mii = device_get_softc(sc->miibus);
26193212724cSJohn Baldwin 	FXP_LOCK(sc);
2620f7788e8eSJonathan Lemon 	mii_pollstat(mii);
2621f7788e8eSJonathan Lemon 	ifmr->ifm_active = mii->mii_media_active;
2622f7788e8eSJonathan Lemon 	ifmr->ifm_status = mii->mii_media_status;
26233212724cSJohn Baldwin 	FXP_UNLOCK(sc);
2624ba8c6fd5SDavid Greenman }
2625ba8c6fd5SDavid Greenman 
2626a17c678eSDavid Greenman /*
2627a17c678eSDavid Greenman  * Add a buffer to the end of the RFA buffer list.
2628a17c678eSDavid Greenman  * Return 0 if successful, 1 for failure. A failure results in
262985050421SPyun YongHyeon  * reusing the RFA buffer.
2630a17c678eSDavid Greenman  * The RFA struct is stuck at the beginning of mbuf cluster and the
2631a17c678eSDavid Greenman  * data pointer is fixed up to point just past it.
2632a17c678eSDavid Greenman  */
2633a17c678eSDavid Greenman static int
263485050421SPyun YongHyeon fxp_new_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp)
2635a17c678eSDavid Greenman {
2636a17c678eSDavid Greenman 	struct mbuf *m;
263785050421SPyun YongHyeon 	struct fxp_rfa *rfa;
2638b2badf02SMaxime Henrion 	bus_dmamap_t tmp_map;
263985050421SPyun YongHyeon 	int error;
2640a17c678eSDavid Greenman 
2641c6499eccSGleb Smirnoff 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
264285050421SPyun YongHyeon 	if (m == NULL)
264385050421SPyun YongHyeon 		return (ENOBUFS);
2644ba8c6fd5SDavid Greenman 
2645ba8c6fd5SDavid Greenman 	/*
2646ba8c6fd5SDavid Greenman 	 * Move the data pointer up so that the incoming data packet
2647ba8c6fd5SDavid Greenman 	 * will be 32-bit aligned.
2648ba8c6fd5SDavid Greenman 	 */
2649ba8c6fd5SDavid Greenman 	m->m_data += RFA_ALIGNMENT_FUDGE;
2650ba8c6fd5SDavid Greenman 
2651eadd5e3aSDavid Greenman 	/*
2652eadd5e3aSDavid Greenman 	 * Get a pointer to the base of the mbuf cluster and move
2653eadd5e3aSDavid Greenman 	 * data start past it.
2654eadd5e3aSDavid Greenman 	 */
2655a17c678eSDavid Greenman 	rfa = mtod(m, struct fxp_rfa *);
2656c8bca6dcSBill Paul 	m->m_data += sc->rfa_size;
265783e6547dSMaxime Henrion 	rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE);
2658eadd5e3aSDavid Greenman 
2659a17c678eSDavid Greenman 	rfa->rfa_status = 0;
266083e6547dSMaxime Henrion 	rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL);
2661a17c678eSDavid Greenman 	rfa->actual_size = 0;
266285050421SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES - RFA_ALIGNMENT_FUDGE -
266385050421SPyun YongHyeon 	    sc->rfa_size;
2664ba8c6fd5SDavid Greenman 
266528935f27SMaxime Henrion 	/*
266628935f27SMaxime Henrion 	 * Initialize the rest of the RFA.  Note that since the RFA
266728935f27SMaxime Henrion 	 * is misaligned, we cannot store values directly.  We're thus
266828935f27SMaxime Henrion 	 * using the le32enc() function which handles endianness and
266928935f27SMaxime Henrion 	 * is also alignment-safe.
267028935f27SMaxime Henrion 	 */
267183e6547dSMaxime Henrion 	le32enc(&rfa->link_addr, 0xffffffff);
267283e6547dSMaxime Henrion 	le32enc(&rfa->rbd_addr, 0xffffffff);
2673ba8c6fd5SDavid Greenman 
2674b2badf02SMaxime Henrion 	/* Map the RFA into DMA memory. */
2675a2057a72SPyun YongHyeon 	error = bus_dmamap_load(sc->fxp_rxmtag, sc->spare_map, rfa,
2676b2badf02SMaxime Henrion 	    MCLBYTES - RFA_ALIGNMENT_FUDGE, fxp_dma_map_addr,
267701e3ef82SPyun YongHyeon 	    &rxp->rx_addr, BUS_DMA_NOWAIT);
2678b2badf02SMaxime Henrion 	if (error) {
2679b2badf02SMaxime Henrion 		m_freem(m);
2680b2badf02SMaxime Henrion 		return (error);
2681b2badf02SMaxime Henrion 	}
2682b2badf02SMaxime Henrion 
2683e2157cf7SPyun YongHyeon 	if (rxp->rx_mbuf != NULL)
2684a2057a72SPyun YongHyeon 		bus_dmamap_unload(sc->fxp_rxmtag, rxp->rx_map);
2685b2badf02SMaxime Henrion 	tmp_map = sc->spare_map;
2686b2badf02SMaxime Henrion 	sc->spare_map = rxp->rx_map;
2687b2badf02SMaxime Henrion 	rxp->rx_map = tmp_map;
2688b2badf02SMaxime Henrion 	rxp->rx_mbuf = m;
2689b2badf02SMaxime Henrion 
2690a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
2691b983c7b3SMaxime Henrion 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
269285050421SPyun YongHyeon 	return (0);
269385050421SPyun YongHyeon }
269485050421SPyun YongHyeon 
269585050421SPyun YongHyeon static void
269685050421SPyun YongHyeon fxp_add_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp)
269785050421SPyun YongHyeon {
269885050421SPyun YongHyeon 	struct fxp_rfa *p_rfa;
269985050421SPyun YongHyeon 	struct fxp_rx *p_rx;
2700b2badf02SMaxime Henrion 
2701dfe61cf1SDavid Greenman 	/*
2702dfe61cf1SDavid Greenman 	 * If there are other buffers already on the list, attach this
2703dfe61cf1SDavid Greenman 	 * one to the end by fixing up the tail to point to this one.
2704dfe61cf1SDavid Greenman 	 */
2705b2badf02SMaxime Henrion 	if (sc->fxp_desc.rx_head != NULL) {
2706b2badf02SMaxime Henrion 		p_rx = sc->fxp_desc.rx_tail;
2707b2badf02SMaxime Henrion 		p_rfa = (struct fxp_rfa *)
2708b2badf02SMaxime Henrion 		    (p_rx->rx_mbuf->m_ext.ext_buf + RFA_ALIGNMENT_FUDGE);
2709b2badf02SMaxime Henrion 		p_rx->rx_next = rxp;
271083e6547dSMaxime Henrion 		le32enc(&p_rfa->link_addr, rxp->rx_addr);
2711aed53495SDavid Greenman 		p_rfa->rfa_control = 0;
2712a2057a72SPyun YongHyeon 		bus_dmamap_sync(sc->fxp_rxmtag, p_rx->rx_map,
27134812aef5SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2714a17c678eSDavid Greenman 	} else {
2715b2badf02SMaxime Henrion 		rxp->rx_next = NULL;
2716b2badf02SMaxime Henrion 		sc->fxp_desc.rx_head = rxp;
2717a17c678eSDavid Greenman 	}
2718b2badf02SMaxime Henrion 	sc->fxp_desc.rx_tail = rxp;
271985050421SPyun YongHyeon }
272085050421SPyun YongHyeon 
272185050421SPyun YongHyeon static void
272285050421SPyun YongHyeon fxp_discard_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp)
272385050421SPyun YongHyeon {
272485050421SPyun YongHyeon 	struct mbuf *m;
272585050421SPyun YongHyeon 	struct fxp_rfa *rfa;
272685050421SPyun YongHyeon 
272785050421SPyun YongHyeon 	m = rxp->rx_mbuf;
272885050421SPyun YongHyeon 	m->m_data = m->m_ext.ext_buf;
272985050421SPyun YongHyeon 	/*
273085050421SPyun YongHyeon 	 * Move the data pointer up so that the incoming data packet
273185050421SPyun YongHyeon 	 * will be 32-bit aligned.
273285050421SPyun YongHyeon 	 */
273385050421SPyun YongHyeon 	m->m_data += RFA_ALIGNMENT_FUDGE;
273485050421SPyun YongHyeon 
273585050421SPyun YongHyeon 	/*
273685050421SPyun YongHyeon 	 * Get a pointer to the base of the mbuf cluster and move
273785050421SPyun YongHyeon 	 * data start past it.
273885050421SPyun YongHyeon 	 */
273985050421SPyun YongHyeon 	rfa = mtod(m, struct fxp_rfa *);
274085050421SPyun YongHyeon 	m->m_data += sc->rfa_size;
274185050421SPyun YongHyeon 	rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE);
274285050421SPyun YongHyeon 
274385050421SPyun YongHyeon 	rfa->rfa_status = 0;
274485050421SPyun YongHyeon 	rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL);
274585050421SPyun YongHyeon 	rfa->actual_size = 0;
274685050421SPyun YongHyeon 
274785050421SPyun YongHyeon 	/*
274885050421SPyun YongHyeon 	 * Initialize the rest of the RFA.  Note that since the RFA
274985050421SPyun YongHyeon 	 * is misaligned, we cannot store values directly.  We're thus
275085050421SPyun YongHyeon 	 * using the le32enc() function which handles endianness and
275185050421SPyun YongHyeon 	 * is also alignment-safe.
275285050421SPyun YongHyeon 	 */
275385050421SPyun YongHyeon 	le32enc(&rfa->link_addr, 0xffffffff);
275485050421SPyun YongHyeon 	le32enc(&rfa->rbd_addr, 0xffffffff);
275585050421SPyun YongHyeon 
2756a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map,
275785050421SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2758a17c678eSDavid Greenman }
2759a17c678eSDavid Greenman 
2760f1928b0cSKevin Lo static int
2761f7788e8eSJonathan Lemon fxp_miibus_readreg(device_t dev, int phy, int reg)
2762dccee1a1SDavid Greenman {
2763f7788e8eSJonathan Lemon 	struct fxp_softc *sc = device_get_softc(dev);
2764dccee1a1SDavid Greenman 	int count = 10000;
27656ebc3153SDavid Greenman 	int value;
2766dccee1a1SDavid Greenman 
2767ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
2768ba8c6fd5SDavid Greenman 	    (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21));
2769dccee1a1SDavid Greenman 
2770ba8c6fd5SDavid Greenman 	while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0
2771ba8c6fd5SDavid Greenman 	    && count--)
27726ebc3153SDavid Greenman 		DELAY(10);
2773dccee1a1SDavid Greenman 
2774dccee1a1SDavid Greenman 	if (count <= 0)
2775f7788e8eSJonathan Lemon 		device_printf(dev, "fxp_miibus_readreg: timed out\n");
2776dccee1a1SDavid Greenman 
27776ebc3153SDavid Greenman 	return (value & 0xffff);
2778dccee1a1SDavid Greenman }
2779dccee1a1SDavid Greenman 
278016ec4b00SWarner Losh static int
2781f7788e8eSJonathan Lemon fxp_miibus_writereg(device_t dev, int phy, int reg, int value)
2782dccee1a1SDavid Greenman {
2783f7788e8eSJonathan Lemon 	struct fxp_softc *sc = device_get_softc(dev);
2784dccee1a1SDavid Greenman 	int count = 10000;
2785dccee1a1SDavid Greenman 
2786ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
2787ba8c6fd5SDavid Greenman 	    (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) |
2788ba8c6fd5SDavid Greenman 	    (value & 0xffff));
2789dccee1a1SDavid Greenman 
2790ba8c6fd5SDavid Greenman 	while ((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 &&
2791ba8c6fd5SDavid Greenman 	    count--)
27926ebc3153SDavid Greenman 		DELAY(10);
2793dccee1a1SDavid Greenman 
2794dccee1a1SDavid Greenman 	if (count <= 0)
2795f7788e8eSJonathan Lemon 		device_printf(dev, "fxp_miibus_writereg: timed out\n");
279616ec4b00SWarner Losh 	return (0);
2797dccee1a1SDavid Greenman }
2798dccee1a1SDavid Greenman 
27991845b5c3SMarius Strobl static void
28001845b5c3SMarius Strobl fxp_miibus_statchg(device_t dev)
28011845b5c3SMarius Strobl {
28021845b5c3SMarius Strobl 	struct fxp_softc *sc;
28031845b5c3SMarius Strobl 	struct mii_data *mii;
280441eb5ac3SMarcel Moolenaar 	if_t ifp;
28051845b5c3SMarius Strobl 
28061845b5c3SMarius Strobl 	sc = device_get_softc(dev);
28071845b5c3SMarius Strobl 	mii = device_get_softc(sc->miibus);
28081845b5c3SMarius Strobl 	ifp = sc->ifp;
280941eb5ac3SMarcel Moolenaar 	if (mii == NULL || ifp == (void *)NULL ||
281041eb5ac3SMarcel Moolenaar 	    (if_getdrvflags(ifp) & IFF_DRV_RUNNING) == 0 ||
28111845b5c3SMarius Strobl 	    (mii->mii_media_status & (IFM_AVALID | IFM_ACTIVE)) !=
28121845b5c3SMarius Strobl 	    (IFM_AVALID | IFM_ACTIVE))
28131845b5c3SMarius Strobl 		return;
28141845b5c3SMarius Strobl 
2815c3f52a31SPyun YongHyeon 	if (IFM_SUBTYPE(mii->mii_media_active) == IFM_10_T &&
2816c3f52a31SPyun YongHyeon 	    sc->flags & FXP_FLAG_CU_RESUME_BUG)
2817c3f52a31SPyun YongHyeon 		sc->cu_resume_bug = 1;
2818c3f52a31SPyun YongHyeon 	else
2819c3f52a31SPyun YongHyeon 		sc->cu_resume_bug = 0;
28201845b5c3SMarius Strobl 	/*
28211845b5c3SMarius Strobl 	 * Call fxp_init_body in order to adjust the flow control settings.
28221845b5c3SMarius Strobl 	 * Note that the 82557 doesn't support hardware flow control.
28231845b5c3SMarius Strobl 	 */
28241845b5c3SMarius Strobl 	if (sc->revision == FXP_REV_82557)
28251845b5c3SMarius Strobl 		return;
282641eb5ac3SMarcel Moolenaar 	if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
28271845b5c3SMarius Strobl 	fxp_init_body(sc, 0);
28281845b5c3SMarius Strobl }
28291845b5c3SMarius Strobl 
2830dccee1a1SDavid Greenman static int
283141eb5ac3SMarcel Moolenaar fxp_ioctl(if_t ifp, u_long command, caddr_t data)
2832a17c678eSDavid Greenman {
283341eb5ac3SMarcel Moolenaar 	struct fxp_softc *sc = if_getsoftc(ifp);
2834a17c678eSDavid Greenman 	struct ifreq *ifr = (struct ifreq *)data;
2835f7788e8eSJonathan Lemon 	struct mii_data *mii;
283660bb79ebSPyun YongHyeon 	int flag, mask, error = 0, reinit;
2837a17c678eSDavid Greenman 
2838a17c678eSDavid Greenman 	switch (command) {
2839a17c678eSDavid Greenman 	case SIOCSIFFLAGS:
28403212724cSJohn Baldwin 		FXP_LOCK(sc);
2841a17c678eSDavid Greenman 		/*
2842a17c678eSDavid Greenman 		 * If interface is marked up and not running, then start it.
2843a17c678eSDavid Greenman 		 * If it is marked down and running, stop it.
2844a17c678eSDavid Greenman 		 * XXX If it's up then re-initialize it. This is so flags
2845a17c678eSDavid Greenman 		 * such as IFF_PROMISC are handled.
2846a17c678eSDavid Greenman 		 */
284741eb5ac3SMarcel Moolenaar 		if (if_getflags(ifp) & IFF_UP) {
284841eb5ac3SMarcel Moolenaar 			if (((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0) &&
284941eb5ac3SMarcel Moolenaar 			    ((if_getflags(ifp) ^ sc->if_flags) &
28505506afefSPyun YongHyeon 			    (IFF_PROMISC | IFF_ALLMULTI | IFF_LINK0)) != 0) {
285141eb5ac3SMarcel Moolenaar 				if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
2852a461b201SPyun YongHyeon 				fxp_init_body(sc, 0);
285341eb5ac3SMarcel Moolenaar 			} else if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) == 0)
28541845b5c3SMarius Strobl 				fxp_init_body(sc, 1);
2855a17c678eSDavid Greenman 		} else {
285641eb5ac3SMarcel Moolenaar 			if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0)
28574a5f1499SDavid Greenman 				fxp_stop(sc);
2858a17c678eSDavid Greenman 		}
285941eb5ac3SMarcel Moolenaar 		sc->if_flags = if_getflags(ifp);
28603212724cSJohn Baldwin 		FXP_UNLOCK(sc);
2861a17c678eSDavid Greenman 		break;
2862a17c678eSDavid Greenman 
2863a17c678eSDavid Greenman 	case SIOCADDMULTI:
2864a17c678eSDavid Greenman 	case SIOCDELMULTI:
2865f6ff7180SPyun YongHyeon 		FXP_LOCK(sc);
286641eb5ac3SMarcel Moolenaar 		if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0) {
286741eb5ac3SMarcel Moolenaar 			if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
2868f6ff7180SPyun YongHyeon 			fxp_init_body(sc, 0);
28695506afefSPyun YongHyeon 		}
2870f6ff7180SPyun YongHyeon 		FXP_UNLOCK(sc);
2871ba8c6fd5SDavid Greenman 		break;
2872ba8c6fd5SDavid Greenman 
2873ba8c6fd5SDavid Greenman 	case SIOCSIFMEDIA:
2874ba8c6fd5SDavid Greenman 	case SIOCGIFMEDIA:
2875f7788e8eSJonathan Lemon 		if (sc->miibus != NULL) {
2876f7788e8eSJonathan Lemon 			mii = device_get_softc(sc->miibus);
287709a8241fSGleb Smirnoff                         error = ifmedia_ioctl(ifp, ifr,
2878f7788e8eSJonathan Lemon                             &mii->mii_media, command);
2879f7788e8eSJonathan Lemon 		} else {
288009a8241fSGleb Smirnoff                         error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, command);
2881f7788e8eSJonathan Lemon 		}
2882a17c678eSDavid Greenman 		break;
2883a17c678eSDavid Greenman 
2884fb917226SRuslan Ermilov 	case SIOCSIFCAP:
288560bb79ebSPyun YongHyeon 		reinit = 0;
288641eb5ac3SMarcel Moolenaar 		mask = if_getcapenable(ifp) ^ ifr->ifr_reqcap;
288740929967SGleb Smirnoff #ifdef DEVICE_POLLING
288840929967SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
288940929967SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
2890bd071d4dSGleb Smirnoff 				error = ether_poll_register(fxp_poll, ifp);
289140929967SGleb Smirnoff 				if (error)
289240929967SGleb Smirnoff 					return(error);
289340929967SGleb Smirnoff 				FXP_LOCK(sc);
289440929967SGleb Smirnoff 				CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL,
289540929967SGleb Smirnoff 				    FXP_SCB_INTR_DISABLE);
289641eb5ac3SMarcel Moolenaar 				if_setcapenablebit(ifp, IFCAP_POLLING, 0);
289740929967SGleb Smirnoff 				FXP_UNLOCK(sc);
289840929967SGleb Smirnoff 			} else {
2899bd071d4dSGleb Smirnoff 				error = ether_poll_deregister(ifp);
290040929967SGleb Smirnoff 				/* Enable interrupts in any case */
290140929967SGleb Smirnoff 				FXP_LOCK(sc);
290240929967SGleb Smirnoff 				CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0);
290341eb5ac3SMarcel Moolenaar 				if_setcapenablebit(ifp, 0, IFCAP_POLLING);
290440929967SGleb Smirnoff 				FXP_UNLOCK(sc);
290540929967SGleb Smirnoff 			}
290640929967SGleb Smirnoff 		}
290740929967SGleb Smirnoff #endif
290840929967SGleb Smirnoff 		FXP_LOCK(sc);
290960bb79ebSPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
291041eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_TXCSUM) != 0) {
291141eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_TXCSUM);
291241eb5ac3SMarcel Moolenaar 			if ((if_getcapenable(ifp) & IFCAP_TXCSUM) != 0)
291341eb5ac3SMarcel Moolenaar 				if_sethwassistbits(ifp, FXP_CSUM_FEATURES, 0);
291460bb79ebSPyun YongHyeon 			else
291541eb5ac3SMarcel Moolenaar 				if_sethwassistbits(ifp, 0, FXP_CSUM_FEATURES);
291660bb79ebSPyun YongHyeon 		}
291760bb79ebSPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
291841eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_RXCSUM) != 0) {
291941eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_RXCSUM);
2920f13075afSPyun YongHyeon 			if ((sc->flags & FXP_FLAG_82559_RXCSUM) != 0)
2921f13075afSPyun YongHyeon 				reinit++;
2922f13075afSPyun YongHyeon 		}
2923c21e84e4SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
292441eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_TSO4) != 0) {
292541eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_TSO4);
292641eb5ac3SMarcel Moolenaar 			if ((if_getcapenable(ifp) & IFCAP_TSO4) != 0)
292741eb5ac3SMarcel Moolenaar 				if_sethwassistbits(ifp, CSUM_TSO, 0);
2928c21e84e4SPyun YongHyeon 			else
292941eb5ac3SMarcel Moolenaar 				if_sethwassistbits(ifp, 0, CSUM_TSO);
2930c21e84e4SPyun YongHyeon 		}
29317137cea0SPyun YongHyeon 		if ((mask & IFCAP_WOL_MAGIC) != 0 &&
293241eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_WOL_MAGIC) != 0)
293341eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_WOL_MAGIC);
293460bb79ebSPyun YongHyeon 		if ((mask & IFCAP_VLAN_MTU) != 0 &&
293541eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_VLAN_MTU) != 0) {
293641eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_VLAN_MTU);
29378ef1f631SYaroslav Tykhiy 			if (sc->revision != FXP_REV_82557)
29388ef1f631SYaroslav Tykhiy 				flag = FXP_FLAG_LONG_PKT_EN;
29398ef1f631SYaroslav Tykhiy 			else /* a hack to get long frames on the old chip */
29408ef1f631SYaroslav Tykhiy 				flag = FXP_FLAG_SAVE_BAD;
29418ef1f631SYaroslav Tykhiy 			sc->flags ^= flag;
294241eb5ac3SMarcel Moolenaar 			if (if_getflags(ifp) & IFF_UP)
294360bb79ebSPyun YongHyeon 				reinit++;
294460bb79ebSPyun YongHyeon 		}
2945713ca255SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWCSUM) != 0 &&
294641eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_VLAN_HWCSUM) != 0)
294741eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_VLAN_HWCSUM);
2948713ca255SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
294941eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_VLAN_HWTSO) != 0)
295041eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_VLAN_HWTSO);
2951bd4fa9d9SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
295241eb5ac3SMarcel Moolenaar 		    (if_getcapabilities(ifp) & IFCAP_VLAN_HWTAGGING) != 0) {
295341eb5ac3SMarcel Moolenaar 			if_togglecapenable(ifp, IFCAP_VLAN_HWTAGGING);
295441eb5ac3SMarcel Moolenaar 			if ((if_getcapenable(ifp) & IFCAP_VLAN_HWTAGGING) == 0)
295541eb5ac3SMarcel Moolenaar 				if_setcapenablebit(ifp, 0, IFCAP_VLAN_HWTSO |
295641eb5ac3SMarcel Moolenaar 				    IFCAP_VLAN_HWCSUM);
2957bd4fa9d9SPyun YongHyeon 			reinit++;
2958bd4fa9d9SPyun YongHyeon 		}
295941eb5ac3SMarcel Moolenaar 		if (reinit > 0 &&
296041eb5ac3SMarcel Moolenaar 		    (if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0) {
296141eb5ac3SMarcel Moolenaar 			if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
2962a461b201SPyun YongHyeon 			fxp_init_body(sc, 0);
29635506afefSPyun YongHyeon 		}
29643212724cSJohn Baldwin 		FXP_UNLOCK(sc);
296541eb5ac3SMarcel Moolenaar 		if_vlancap(ifp);
2966fb917226SRuslan Ermilov 		break;
2967fb917226SRuslan Ermilov 
2968a17c678eSDavid Greenman 	default:
296909a8241fSGleb Smirnoff 		error = ether_ioctl(ifp, command, data);
2970a17c678eSDavid Greenman 	}
2971a17c678eSDavid Greenman 	return (error);
2972a17c678eSDavid Greenman }
2973397f9dfeSDavid Greenman 
29741d15d9f0SGleb Smirnoff static u_int
29751d15d9f0SGleb Smirnoff fxp_setup_maddr(void *arg, struct sockaddr_dl *sdl, u_int cnt)
29761d15d9f0SGleb Smirnoff {
29771d15d9f0SGleb Smirnoff 	struct fxp_softc *sc = arg;
29781d15d9f0SGleb Smirnoff 	struct fxp_cb_mcs *mcsp = sc->mcsp;
29791d15d9f0SGleb Smirnoff 
29801d15d9f0SGleb Smirnoff 	if (mcsp->mc_cnt < MAXMCADDR)
29811d15d9f0SGleb Smirnoff 		bcopy(LLADDR(sdl), mcsp->mc_addr[mcsp->mc_cnt * ETHER_ADDR_LEN],
29821d15d9f0SGleb Smirnoff 		    ETHER_ADDR_LEN);
29831d15d9f0SGleb Smirnoff 	mcsp->mc_cnt++;
29841d15d9f0SGleb Smirnoff 	return (1);
29851d15d9f0SGleb Smirnoff }
29861d15d9f0SGleb Smirnoff 
2987397f9dfeSDavid Greenman /*
298809882363SJonathan Lemon  * Fill in the multicast address list and return number of entries.
298909882363SJonathan Lemon  */
29901d15d9f0SGleb Smirnoff static void
299109882363SJonathan Lemon fxp_mc_addrs(struct fxp_softc *sc)
299209882363SJonathan Lemon {
299309882363SJonathan Lemon 	struct fxp_cb_mcs *mcsp = sc->mcsp;
299441eb5ac3SMarcel Moolenaar 	if_t ifp = sc->ifp;
299509882363SJonathan Lemon 
299641eb5ac3SMarcel Moolenaar 	if ((if_getflags(ifp) & IFF_ALLMULTI) == 0) {
29971d15d9f0SGleb Smirnoff 		mcsp->mc_cnt = 0;
29981d15d9f0SGleb Smirnoff 		if_foreach_llmaddr(sc->ifp, fxp_setup_maddr, sc);
29991d15d9f0SGleb Smirnoff 		if (mcsp->mc_cnt >= MAXMCADDR) {
300041eb5ac3SMarcel Moolenaar 			if_setflagbits(ifp, IFF_ALLMULTI, 0);
30011d15d9f0SGleb Smirnoff 			mcsp->mc_cnt = 0;
300209882363SJonathan Lemon 		}
300309882363SJonathan Lemon 	}
30041d15d9f0SGleb Smirnoff 	mcsp->mc_cnt = htole16(mcsp->mc_cnt * ETHER_ADDR_LEN);
300509882363SJonathan Lemon }
300609882363SJonathan Lemon 
300709882363SJonathan Lemon /*
3008397f9dfeSDavid Greenman  * Program the multicast filter.
3009397f9dfeSDavid Greenman  *
3010397f9dfeSDavid Greenman  * We have an artificial restriction that the multicast setup command
3011397f9dfeSDavid Greenman  * must be the first command in the chain, so we take steps to ensure
30123114fdb4SDavid Greenman  * this. By requiring this, it allows us to keep up the performance of
3013397f9dfeSDavid Greenman  * the pre-initialized command ring (esp. link pointers) by not actually
3014dc733423SDag-Erling Smørgrav  * inserting the mcsetup command in the ring - i.e. its link pointer
3015397f9dfeSDavid Greenman  * points to the TxCB ring, but the mcsetup descriptor itself is not part
3016397f9dfeSDavid Greenman  * of it. We then can do 'CU_START' on the mcsetup descriptor and have it
3017397f9dfeSDavid Greenman  * lead into the regular TxCB ring when it completes.
3018397f9dfeSDavid Greenman  */
3019397f9dfeSDavid Greenman static void
3020f7788e8eSJonathan Lemon fxp_mc_setup(struct fxp_softc *sc)
3021397f9dfeSDavid Greenman {
30226b24912cSPyun YongHyeon 	struct fxp_cb_mcs *mcsp;
30237dced78aSDavid Greenman 	int count;
3024397f9dfeSDavid Greenman 
302567fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
30263114fdb4SDavid Greenman 
30276b24912cSPyun YongHyeon 	mcsp = sc->mcsp;
3028397f9dfeSDavid Greenman 	mcsp->cb_status = 0;
30296b24912cSPyun YongHyeon 	mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL);
30306b24912cSPyun YongHyeon 	mcsp->link_addr = 0xffffffff;
30316b24912cSPyun YongHyeon 	fxp_mc_addrs(sc);
3032397f9dfeSDavid Greenman 
3033397f9dfeSDavid Greenman 	/*
30346b24912cSPyun YongHyeon 	 * Wait until command unit is idle. This should never be the
30356b24912cSPyun YongHyeon 	 * case when nothing is queued, but make sure anyway.
3036397f9dfeSDavid Greenman 	 */
30377dced78aSDavid Greenman 	count = 100;
30386b24912cSPyun YongHyeon 	while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) !=
30396b24912cSPyun YongHyeon 	    FXP_SCB_CUS_IDLE && --count)
30407dced78aSDavid Greenman 		DELAY(10);
30417dced78aSDavid Greenman 	if (count == 0) {
3042f7788e8eSJonathan Lemon 		device_printf(sc->dev, "command queue timeout\n");
30437dced78aSDavid Greenman 		return;
30447dced78aSDavid Greenman 	}
3045397f9dfeSDavid Greenman 
3046397f9dfeSDavid Greenman 	/*
3047397f9dfeSDavid Greenman 	 * Start the multicast setup command.
3048397f9dfeSDavid Greenman 	 */
3049397f9dfeSDavid Greenman 	fxp_scb_wait(sc);
3050a2057a72SPyun YongHyeon 	bus_dmamap_sync(sc->mcs_tag, sc->mcs_map,
3051a2057a72SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3052b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr);
30532e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
30546b24912cSPyun YongHyeon 	/* ...and wait for it to complete. */
30556b24912cSPyun YongHyeon 	fxp_dma_wait(sc, &mcsp->cb_status, sc->mcs_tag, sc->mcs_map);
3056397f9dfeSDavid Greenman }
305772a32a26SJonathan Lemon 
305874d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101a[] = D101_A_RCVBUNDLE_UCODE;
305974d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101b0[] = D101_B0_RCVBUNDLE_UCODE;
306074d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101ma[] = D101M_B_RCVBUNDLE_UCODE;
306174d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101s[] = D101S_RCVBUNDLE_UCODE;
306274d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102[] = D102_B_RCVBUNDLE_UCODE;
306374d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102c[] = D102_C_RCVBUNDLE_UCODE;
3064de571603SMaxime Henrion static uint32_t fxp_ucode_d102e[] = D102_E_RCVBUNDLE_UCODE;
306572a32a26SJonathan Lemon 
306674d1ed23SMaxime Henrion #define UCODE(x)	x, sizeof(x)/sizeof(uint32_t)
306772a32a26SJonathan Lemon 
3068e0fe5c6dSMarius Strobl static const struct ucode {
306974d1ed23SMaxime Henrion 	uint32_t	revision;
307074d1ed23SMaxime Henrion 	uint32_t	*ucode;
307172a32a26SJonathan Lemon 	int		length;
307272a32a26SJonathan Lemon 	u_short		int_delay_offset;
307372a32a26SJonathan Lemon 	u_short		bundle_max_offset;
307429658c96SDimitry Andric } ucode_table[] = {
307572a32a26SJonathan Lemon 	{ FXP_REV_82558_A4, UCODE(fxp_ucode_d101a), D101_CPUSAVER_DWORD, 0 },
307672a32a26SJonathan Lemon 	{ FXP_REV_82558_B0, UCODE(fxp_ucode_d101b0), D101_CPUSAVER_DWORD, 0 },
307772a32a26SJonathan Lemon 	{ FXP_REV_82559_A0, UCODE(fxp_ucode_d101ma),
307872a32a26SJonathan Lemon 	    D101M_CPUSAVER_DWORD, D101M_CPUSAVER_BUNDLE_MAX_DWORD },
307972a32a26SJonathan Lemon 	{ FXP_REV_82559S_A, UCODE(fxp_ucode_d101s),
308072a32a26SJonathan Lemon 	    D101S_CPUSAVER_DWORD, D101S_CPUSAVER_BUNDLE_MAX_DWORD },
308172a32a26SJonathan Lemon 	{ FXP_REV_82550, UCODE(fxp_ucode_d102),
308272a32a26SJonathan Lemon 	    D102_B_CPUSAVER_DWORD, D102_B_CPUSAVER_BUNDLE_MAX_DWORD },
308372a32a26SJonathan Lemon 	{ FXP_REV_82550_C, UCODE(fxp_ucode_d102c),
308472a32a26SJonathan Lemon 	    D102_C_CPUSAVER_DWORD, D102_C_CPUSAVER_BUNDLE_MAX_DWORD },
3085507feeafSMaxime Henrion 	{ FXP_REV_82551_F, UCODE(fxp_ucode_d102e),
3086de571603SMaxime Henrion 	    D102_E_CPUSAVER_DWORD, D102_E_CPUSAVER_BUNDLE_MAX_DWORD },
308750df388dSPyun YongHyeon 	{ FXP_REV_82551_10, UCODE(fxp_ucode_d102e),
308850df388dSPyun YongHyeon 	    D102_E_CPUSAVER_DWORD, D102_E_CPUSAVER_BUNDLE_MAX_DWORD },
308972a32a26SJonathan Lemon 	{ 0, NULL, 0, 0, 0 }
309072a32a26SJonathan Lemon };
309172a32a26SJonathan Lemon 
309272a32a26SJonathan Lemon static void
309372a32a26SJonathan Lemon fxp_load_ucode(struct fxp_softc *sc)
309472a32a26SJonathan Lemon {
3095e0fe5c6dSMarius Strobl 	const struct ucode *uc;
309672a32a26SJonathan Lemon 	struct fxp_cb_ucode *cbp;
309794a4f968SPyun YongHyeon 	int i;
309872a32a26SJonathan Lemon 
30991343a72fSPyun YongHyeon 	if (sc->flags & FXP_FLAG_NO_UCODE)
31001343a72fSPyun YongHyeon 		return;
31011343a72fSPyun YongHyeon 
310272a32a26SJonathan Lemon 	for (uc = ucode_table; uc->ucode != NULL; uc++)
310372a32a26SJonathan Lemon 		if (sc->revision == uc->revision)
310472a32a26SJonathan Lemon 			break;
310572a32a26SJonathan Lemon 	if (uc->ucode == NULL)
310672a32a26SJonathan Lemon 		return;
3107b2badf02SMaxime Henrion 	cbp = (struct fxp_cb_ucode *)sc->fxp_desc.cbl_list;
310872a32a26SJonathan Lemon 	cbp->cb_status = 0;
310983e6547dSMaxime Henrion 	cbp->cb_command = htole16(FXP_CB_COMMAND_UCODE | FXP_CB_COMMAND_EL);
311083e6547dSMaxime Henrion 	cbp->link_addr = 0xffffffff;    	/* (no) next command */
311194a4f968SPyun YongHyeon 	for (i = 0; i < uc->length; i++)
311294a4f968SPyun YongHyeon 		cbp->ucode[i] = htole32(uc->ucode[i]);
311372a32a26SJonathan Lemon 	if (uc->int_delay_offset)
311474d1ed23SMaxime Henrion 		*(uint16_t *)&cbp->ucode[uc->int_delay_offset] =
311583e6547dSMaxime Henrion 		    htole16(sc->tunable_int_delay + sc->tunable_int_delay / 2);
311672a32a26SJonathan Lemon 	if (uc->bundle_max_offset)
311774d1ed23SMaxime Henrion 		*(uint16_t *)&cbp->ucode[uc->bundle_max_offset] =
311883e6547dSMaxime Henrion 		    htole16(sc->tunable_bundle_max);
311972a32a26SJonathan Lemon 	/*
312072a32a26SJonathan Lemon 	 * Download the ucode to the chip.
312172a32a26SJonathan Lemon 	 */
312272a32a26SJonathan Lemon 	fxp_scb_wait(sc);
31235986d0d2SPyun YongHyeon 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map,
31245986d0d2SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3125b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
312672a32a26SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
312772a32a26SJonathan Lemon 	/* ...and wait for it to complete. */
3128209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map);
312972a32a26SJonathan Lemon 	device_printf(sc->dev,
313072a32a26SJonathan Lemon 	    "Microcode loaded, int_delay: %d usec  bundle_max: %d\n",
313172a32a26SJonathan Lemon 	    sc->tunable_int_delay,
313272a32a26SJonathan Lemon 	    uc->bundle_max_offset == 0 ? 0 : sc->tunable_bundle_max);
313372a32a26SJonathan Lemon 	sc->flags |= FXP_FLAG_UCODE;
31341343a72fSPyun YongHyeon 	bzero(cbp, FXP_TXCB_SZ);
313572a32a26SJonathan Lemon }
313672a32a26SJonathan Lemon 
31378da9c507SPyun YongHyeon #define FXP_SYSCTL_STAT_ADD(c, h, n, p, d)	\
31388da9c507SPyun YongHyeon 	SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d)
31398da9c507SPyun YongHyeon 
31408da9c507SPyun YongHyeon static void
31418da9c507SPyun YongHyeon fxp_sysctl_node(struct fxp_softc *sc)
31428da9c507SPyun YongHyeon {
31438da9c507SPyun YongHyeon 	struct sysctl_ctx_list *ctx;
31448da9c507SPyun YongHyeon 	struct sysctl_oid_list *child, *parent;
31458da9c507SPyun YongHyeon 	struct sysctl_oid *tree;
31468da9c507SPyun YongHyeon 	struct fxp_hwstats *hsp;
31478da9c507SPyun YongHyeon 
31488da9c507SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->dev);
31498da9c507SPyun YongHyeon 	child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->dev));
31508da9c507SPyun YongHyeon 
31517029da5cSPawel Biernacki 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "int_delay",
31527029da5cSPawel Biernacki 	    CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT,
31538da9c507SPyun YongHyeon 	    &sc->tunable_int_delay, 0, sysctl_hw_fxp_int_delay, "I",
31548da9c507SPyun YongHyeon 	    "FXP driver receive interrupt microcode bundling delay");
31557029da5cSPawel Biernacki 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "bundle_max",
31567029da5cSPawel Biernacki 	    CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT,
31578da9c507SPyun YongHyeon 	    &sc->tunable_bundle_max, 0, sysctl_hw_fxp_bundle_max, "I",
31588da9c507SPyun YongHyeon 	    "FXP driver receive interrupt microcode bundle size limit");
31598da9c507SPyun YongHyeon 	SYSCTL_ADD_INT(ctx, child,OID_AUTO, "rnr", CTLFLAG_RD, &sc->rnr, 0,
31608da9c507SPyun YongHyeon 	    "FXP RNR events");
31618da9c507SPyun YongHyeon 
31628da9c507SPyun YongHyeon 	/*
31638da9c507SPyun YongHyeon 	 * Pull in device tunables.
31648da9c507SPyun YongHyeon 	 */
31658da9c507SPyun YongHyeon 	sc->tunable_int_delay = TUNABLE_INT_DELAY;
31668da9c507SPyun YongHyeon 	sc->tunable_bundle_max = TUNABLE_BUNDLE_MAX;
31678da9c507SPyun YongHyeon 	(void) resource_int_value(device_get_name(sc->dev),
31688da9c507SPyun YongHyeon 	    device_get_unit(sc->dev), "int_delay", &sc->tunable_int_delay);
31698da9c507SPyun YongHyeon 	(void) resource_int_value(device_get_name(sc->dev),
31708da9c507SPyun YongHyeon 	    device_get_unit(sc->dev), "bundle_max", &sc->tunable_bundle_max);
31718da9c507SPyun YongHyeon 	sc->rnr = 0;
31728da9c507SPyun YongHyeon 
31738da9c507SPyun YongHyeon 	hsp = &sc->fxp_hwstats;
31747029da5cSPawel Biernacki 	tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats",
31757029da5cSPawel Biernacki 	    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "FXP statistics");
31768da9c507SPyun YongHyeon 	parent = SYSCTL_CHILDREN(tree);
31778da9c507SPyun YongHyeon 
31788da9c507SPyun YongHyeon 	/* Rx MAC statistics. */
31797029da5cSPawel Biernacki 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx",
31807029da5cSPawel Biernacki 	    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "Rx MAC statistics");
31818da9c507SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
31828da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "good_frames",
31838da9c507SPyun YongHyeon 	    &hsp->rx_good, "Good frames");
31848da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "crc_errors",
31858da9c507SPyun YongHyeon 	    &hsp->rx_crc_errors, "CRC errors");
31868da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "alignment_errors",
31878da9c507SPyun YongHyeon 	    &hsp->rx_alignment_errors, "Alignment errors");
31888da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "rnr_errors",
31898da9c507SPyun YongHyeon 	    &hsp->rx_rnr_errors, "RNR errors");
31908da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "overrun_errors",
31918da9c507SPyun YongHyeon 	    &hsp->rx_overrun_errors, "Overrun errors");
31928da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "cdt_errors",
31938da9c507SPyun YongHyeon 	    &hsp->rx_cdt_errors, "Collision detect errors");
31948da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "shortframes",
31958da9c507SPyun YongHyeon 	    &hsp->rx_shortframes, "Short frame errors");
31968da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4) {
31978da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "pause",
31988da9c507SPyun YongHyeon 		    &hsp->rx_pause, "Pause frames");
31998da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "controls",
32008da9c507SPyun YongHyeon 		    &hsp->rx_controls, "Unsupported control frames");
32018da9c507SPyun YongHyeon 	}
32028da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0)
32038da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "tco",
32048da9c507SPyun YongHyeon 		    &hsp->rx_tco, "TCO frames");
32058da9c507SPyun YongHyeon 
32068da9c507SPyun YongHyeon 	/* Tx MAC statistics. */
32077029da5cSPawel Biernacki 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx",
32087029da5cSPawel Biernacki 	    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "Tx MAC statistics");
32098da9c507SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
32108da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "good_frames",
32118da9c507SPyun YongHyeon 	    &hsp->tx_good, "Good frames");
32128da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "maxcols",
32138da9c507SPyun YongHyeon 	    &hsp->tx_maxcols, "Maximum collisions errors");
32148da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "latecols",
32158da9c507SPyun YongHyeon 	    &hsp->tx_latecols, "Late collisions errors");
32168da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "underruns",
32178da9c507SPyun YongHyeon 	    &hsp->tx_underruns, "Underrun errors");
32188da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "lostcrs",
32198da9c507SPyun YongHyeon 	    &hsp->tx_lostcrs, "Lost carrier sense");
32208da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "deffered",
32218da9c507SPyun YongHyeon 	    &hsp->tx_deffered, "Deferred");
32228da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "single_collisions",
32238da9c507SPyun YongHyeon 	    &hsp->tx_single_collisions, "Single collisions");
32248da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "multiple_collisions",
32258da9c507SPyun YongHyeon 	    &hsp->tx_multiple_collisions, "Multiple collisions");
32268da9c507SPyun YongHyeon 	FXP_SYSCTL_STAT_ADD(ctx, child, "total_collisions",
32278da9c507SPyun YongHyeon 	    &hsp->tx_total_collisions, "Total collisions");
32288da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82558_A4)
32298da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "pause",
32308da9c507SPyun YongHyeon 		    &hsp->tx_pause, "Pause frames");
32318da9c507SPyun YongHyeon 	if (sc->revision >= FXP_REV_82559_A0)
32328da9c507SPyun YongHyeon 		FXP_SYSCTL_STAT_ADD(ctx, child, "tco",
32338da9c507SPyun YongHyeon 		    &hsp->tx_tco, "TCO frames");
32348da9c507SPyun YongHyeon }
32358da9c507SPyun YongHyeon 
32368da9c507SPyun YongHyeon #undef FXP_SYSCTL_STAT_ADD
32378da9c507SPyun YongHyeon 
323872a32a26SJonathan Lemon static int
323972a32a26SJonathan Lemon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
324072a32a26SJonathan Lemon {
324172a32a26SJonathan Lemon 	int error, value;
324272a32a26SJonathan Lemon 
324372a32a26SJonathan Lemon 	value = *(int *)arg1;
324472a32a26SJonathan Lemon 	error = sysctl_handle_int(oidp, &value, 0, req);
324572a32a26SJonathan Lemon 	if (error || !req->newptr)
324672a32a26SJonathan Lemon 		return (error);
324772a32a26SJonathan Lemon 	if (value < low || value > high)
324872a32a26SJonathan Lemon 		return (EINVAL);
324972a32a26SJonathan Lemon 	*(int *)arg1 = value;
325072a32a26SJonathan Lemon 	return (0);
325172a32a26SJonathan Lemon }
325272a32a26SJonathan Lemon 
325372a32a26SJonathan Lemon /*
325472a32a26SJonathan Lemon  * Interrupt delay is expressed in microseconds, a multiplier is used
325572a32a26SJonathan Lemon  * to convert this to the appropriate clock ticks before using.
325672a32a26SJonathan Lemon  */
325772a32a26SJonathan Lemon static int
325872a32a26SJonathan Lemon sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS)
325972a32a26SJonathan Lemon {
3260e0fe5c6dSMarius Strobl 
326172a32a26SJonathan Lemon 	return (sysctl_int_range(oidp, arg1, arg2, req, 300, 3000));
326272a32a26SJonathan Lemon }
326372a32a26SJonathan Lemon 
326472a32a26SJonathan Lemon static int
326572a32a26SJonathan Lemon sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS)
326672a32a26SJonathan Lemon {
3267e0fe5c6dSMarius Strobl 
326872a32a26SJonathan Lemon 	return (sysctl_int_range(oidp, arg1, arg2, req, 1, 0xffff));
326972a32a26SJonathan Lemon }
3270