xref: /freebsd/sys/dev/fxp/if_fxp.c (revision 4fbd232c8640bb1d58dca36e50df7c1c8eb4ca72)
1f7788e8eSJonathan Lemon /*-
2a17c678eSDavid Greenman  * Copyright (c) 1995, David Greenman
33bd07cfdSJonathan Lemon  * Copyright (c) 2001 Jonathan Lemon <jlemon@freebsd.org>
4a17c678eSDavid Greenman  * All rights reserved.
5a17c678eSDavid Greenman  *
6a17c678eSDavid Greenman  * Redistribution and use in source and binary forms, with or without
7a17c678eSDavid Greenman  * modification, are permitted provided that the following conditions
8a17c678eSDavid Greenman  * are met:
9a17c678eSDavid Greenman  * 1. Redistributions of source code must retain the above copyright
10a17c678eSDavid Greenman  *    notice unmodified, this list of conditions, and the following
11a17c678eSDavid Greenman  *    disclaimer.
12a17c678eSDavid Greenman  * 2. Redistributions in binary form must reproduce the above copyright
13a17c678eSDavid Greenman  *    notice, this list of conditions and the following disclaimer in the
14a17c678eSDavid Greenman  *    documentation and/or other materials provided with the distribution.
15a17c678eSDavid Greenman  *
16a17c678eSDavid Greenman  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17a17c678eSDavid Greenman  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18a17c678eSDavid Greenman  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19a17c678eSDavid Greenman  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20a17c678eSDavid Greenman  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21a17c678eSDavid Greenman  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22a17c678eSDavid Greenman  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23a17c678eSDavid Greenman  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24a17c678eSDavid Greenman  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25a17c678eSDavid Greenman  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26a17c678eSDavid Greenman  * SUCH DAMAGE.
27a17c678eSDavid Greenman  *
28a17c678eSDavid Greenman  */
29a17c678eSDavid Greenman 
30a17c678eSDavid Greenman /*
31ae12cddaSDavid Greenman  * Intel EtherExpress Pro/100B PCI Fast Ethernet driver
32a17c678eSDavid Greenman  */
33a17c678eSDavid Greenman 
3401c516b0SMaxime Henrion #include <sys/cdefs.h>
3501c516b0SMaxime Henrion __FBSDID("$FreeBSD$");
3601c516b0SMaxime Henrion 
37a17c678eSDavid Greenman #include <sys/param.h>
38a17c678eSDavid Greenman #include <sys/systm.h>
3983e6547dSMaxime Henrion #include <sys/endian.h>
40a17c678eSDavid Greenman #include <sys/mbuf.h>
41f7788e8eSJonathan Lemon 		/* #include <sys/mutex.h> */
42a17c678eSDavid Greenman #include <sys/kernel.h>
434458ac71SBruce Evans #include <sys/socket.h>
4472a32a26SJonathan Lemon #include <sys/sysctl.h>
45a17c678eSDavid Greenman 
46a17c678eSDavid Greenman #include <net/if.h>
47397f9dfeSDavid Greenman #include <net/if_dl.h>
48ba8c6fd5SDavid Greenman #include <net/if_media.h>
49a17c678eSDavid Greenman 
50a17c678eSDavid Greenman #include <net/bpf.h>
51ba8c6fd5SDavid Greenman #include <sys/sockio.h>
526182fdbdSPeter Wemm #include <sys/bus.h>
536182fdbdSPeter Wemm #include <machine/bus.h>
546182fdbdSPeter Wemm #include <sys/rman.h>
556182fdbdSPeter Wemm #include <machine/resource.h>
56ba8c6fd5SDavid Greenman 
571d5e9e22SEivind Eklund #include <net/ethernet.h>
581d5e9e22SEivind Eklund #include <net/if_arp.h>
59ba8c6fd5SDavid Greenman 
60f7788e8eSJonathan Lemon #include <machine/clock.h>	/* for DELAY */
61a17c678eSDavid Greenman 
62e8c8b728SJonathan Lemon #include <net/if_types.h>
63e8c8b728SJonathan Lemon #include <net/if_vlan_var.h>
64e8c8b728SJonathan Lemon 
65c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR
66c8bca6dcSBill Paul #include <netinet/in.h>
67c8bca6dcSBill Paul #include <netinet/in_systm.h>
68c8bca6dcSBill Paul #include <netinet/ip.h>
69c8bca6dcSBill Paul #include <machine/in_cksum.h>
70c8bca6dcSBill Paul #endif
71c8bca6dcSBill Paul 
724fbd232cSWarner Losh #include <dev/pci/pcivar.h>
734fbd232cSWarner Losh #include <dev/pci/pcireg.h>		/* for PCIM_CMD_xxx */
74a17c678eSDavid Greenman 
75f7788e8eSJonathan Lemon #include <dev/mii/mii.h>
76f7788e8eSJonathan Lemon #include <dev/mii/miivar.h>
77f7788e8eSJonathan Lemon 
78f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpreg.h>
79f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpvar.h>
8072a32a26SJonathan Lemon #include <dev/fxp/rcvbundl.h>
81f7788e8eSJonathan Lemon 
82f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, pci, 1, 1, 1);
83f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, ether, 1, 1, 1);
84f7788e8eSJonathan Lemon MODULE_DEPEND(fxp, miibus, 1, 1, 1);
85f7788e8eSJonathan Lemon #include "miibus_if.h"
864fc1dda9SAndrew Gallatin 
87ba8c6fd5SDavid Greenman /*
88ba8c6fd5SDavid Greenman  * NOTE!  On the Alpha, we have an alignment constraint.  The
89ba8c6fd5SDavid Greenman  * card DMAs the packet immediately following the RFA.  However,
90ba8c6fd5SDavid Greenman  * the first thing in the packet is a 14-byte Ethernet header.
91ba8c6fd5SDavid Greenman  * This means that the packet is misaligned.  To compensate,
92ba8c6fd5SDavid Greenman  * we actually offset the RFA 2 bytes into the cluster.  This
93ba8c6fd5SDavid Greenman  * alignes the packet after the Ethernet header at a 32-bit
94ba8c6fd5SDavid Greenman  * boundary.  HOWEVER!  This means that the RFA is misaligned!
95ba8c6fd5SDavid Greenman  */
96ba8c6fd5SDavid Greenman #define	RFA_ALIGNMENT_FUDGE	2
97ba8c6fd5SDavid Greenman 
98ba8c6fd5SDavid Greenman /*
99f7788e8eSJonathan Lemon  * Set initial transmit threshold at 64 (512 bytes). This is
100f7788e8eSJonathan Lemon  * increased by 64 (512 bytes) at a time, to maximum of 192
101f7788e8eSJonathan Lemon  * (1536 bytes), if an underrun occurs.
102f7788e8eSJonathan Lemon  */
103f7788e8eSJonathan Lemon static int tx_threshold = 64;
104f7788e8eSJonathan Lemon 
105f7788e8eSJonathan Lemon /*
106f7788e8eSJonathan Lemon  * The configuration byte map has several undefined fields which
107f7788e8eSJonathan Lemon  * must be one or must be zero.  Set up a template for these bits
108f7788e8eSJonathan Lemon  * only, (assuming a 82557 chip) leaving the actual configuration
109f7788e8eSJonathan Lemon  * to fxp_init.
110f7788e8eSJonathan Lemon  *
111f7788e8eSJonathan Lemon  * See struct fxp_cb_config for the bit definitions.
112f7788e8eSJonathan Lemon  */
113f7788e8eSJonathan Lemon static u_char fxp_cb_config_template[] = {
114f7788e8eSJonathan Lemon 	0x0, 0x0,		/* cb_status */
115f7788e8eSJonathan Lemon 	0x0, 0x0,		/* cb_command */
116f7788e8eSJonathan Lemon 	0x0, 0x0, 0x0, 0x0,	/* link_addr */
117f7788e8eSJonathan Lemon 	0x0,	/*  0 */
118f7788e8eSJonathan Lemon 	0x0,	/*  1 */
119f7788e8eSJonathan Lemon 	0x0,	/*  2 */
120f7788e8eSJonathan Lemon 	0x0,	/*  3 */
121f7788e8eSJonathan Lemon 	0x0,	/*  4 */
122f7788e8eSJonathan Lemon 	0x0,	/*  5 */
123f7788e8eSJonathan Lemon 	0x32,	/*  6 */
124f7788e8eSJonathan Lemon 	0x0,	/*  7 */
125f7788e8eSJonathan Lemon 	0x0,	/*  8 */
126f7788e8eSJonathan Lemon 	0x0,	/*  9 */
127f7788e8eSJonathan Lemon 	0x6,	/* 10 */
128f7788e8eSJonathan Lemon 	0x0,	/* 11 */
129f7788e8eSJonathan Lemon 	0x0,	/* 12 */
130f7788e8eSJonathan Lemon 	0x0,	/* 13 */
131f7788e8eSJonathan Lemon 	0xf2,	/* 14 */
132f7788e8eSJonathan Lemon 	0x48,	/* 15 */
133f7788e8eSJonathan Lemon 	0x0,	/* 16 */
134f7788e8eSJonathan Lemon 	0x40,	/* 17 */
135f7788e8eSJonathan Lemon 	0xf0,	/* 18 */
136f7788e8eSJonathan Lemon 	0x0,	/* 19 */
137f7788e8eSJonathan Lemon 	0x3f,	/* 20 */
138f7788e8eSJonathan Lemon 	0x5	/* 21 */
139f7788e8eSJonathan Lemon };
140f7788e8eSJonathan Lemon 
141f7788e8eSJonathan Lemon struct fxp_ident {
142f7788e8eSJonathan Lemon 	u_int16_t	devid;
143f19fc5d8SJohn Polstra 	int16_t		revid;		/* -1 matches anything */
144f7788e8eSJonathan Lemon 	char 		*name;
145f7788e8eSJonathan Lemon };
146f7788e8eSJonathan Lemon 
147f7788e8eSJonathan Lemon /*
148f7788e8eSJonathan Lemon  * Claim various Intel PCI device identifiers for this driver.  The
149f7788e8eSJonathan Lemon  * sub-vendor and sub-device field are extensively used to identify
150f7788e8eSJonathan Lemon  * particular variants, but we don't currently differentiate between
151f7788e8eSJonathan Lemon  * them.
152f7788e8eSJonathan Lemon  */
153f7788e8eSJonathan Lemon static struct fxp_ident fxp_ident_table[] = {
154f19fc5d8SJohn Polstra     { 0x1029,	-1,	"Intel 82559 PCI/CardBus Pro/100" },
155f19fc5d8SJohn Polstra     { 0x1030,	-1,	"Intel 82559 Pro/100 Ethernet" },
156f19fc5d8SJohn Polstra     { 0x1031,	-1,	"Intel 82801CAM (ICH3) Pro/100 VE Ethernet" },
157f19fc5d8SJohn Polstra     { 0x1032,	-1,	"Intel 82801CAM (ICH3) Pro/100 VE Ethernet" },
158f19fc5d8SJohn Polstra     { 0x1033,	-1,	"Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
159f19fc5d8SJohn Polstra     { 0x1034,	-1,	"Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
160f19fc5d8SJohn Polstra     { 0x1035,	-1,	"Intel 82801CAM (ICH3) Pro/100 Ethernet" },
161f19fc5d8SJohn Polstra     { 0x1036,	-1,	"Intel 82801CAM (ICH3) Pro/100 Ethernet" },
162f19fc5d8SJohn Polstra     { 0x1037,	-1,	"Intel 82801CAM (ICH3) Pro/100 Ethernet" },
163f19fc5d8SJohn Polstra     { 0x1038,	-1,	"Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
164f19fc5d8SJohn Polstra     { 0x1039,	-1,	"Intel 82801DB (ICH4) Pro/100 VE Ethernet" },
165f19fc5d8SJohn Polstra     { 0x103A,	-1,	"Intel 82801DB (ICH4) Pro/100 Ethernet" },
166f19fc5d8SJohn Polstra     { 0x103B,	-1,	"Intel 82801DB (ICH4) Pro/100 VM Ethernet" },
167f19fc5d8SJohn Polstra     { 0x103C,	-1,	"Intel 82801DB (ICH4) Pro/100 Ethernet" },
168f19fc5d8SJohn Polstra     { 0x103D,	-1,	"Intel 82801DB (ICH4) Pro/100 VE Ethernet" },
169f19fc5d8SJohn Polstra     { 0x103E,	-1,	"Intel 82801DB (ICH4) Pro/100 VM Ethernet" },
170f19fc5d8SJohn Polstra     { 0x1050,	-1,	"Intel 82801BA (D865) Pro/100 VE Ethernet" },
171f19fc5d8SJohn Polstra     { 0x1059,	-1,	"Intel 82551QM Pro/100 M Mobile Connection" },
172f19fc5d8SJohn Polstra     { 0x1209,	-1,	"Intel 82559ER Embedded 10/100 Ethernet" },
173f19fc5d8SJohn Polstra     { 0x1229,	0x01,	"Intel 82557 Pro/100 Ethernet" },
174f19fc5d8SJohn Polstra     { 0x1229,	0x02,	"Intel 82557 Pro/100 Ethernet" },
175f19fc5d8SJohn Polstra     { 0x1229,	0x03,	"Intel 82557 Pro/100 Ethernet" },
176f19fc5d8SJohn Polstra     { 0x1229,	0x04,	"Intel 82558 Pro/100 Ethernet" },
177f19fc5d8SJohn Polstra     { 0x1229,	0x05,	"Intel 82558 Pro/100 Ethernet" },
178f19fc5d8SJohn Polstra     { 0x1229,	0x06,	"Intel 82559 Pro/100 Ethernet" },
179f19fc5d8SJohn Polstra     { 0x1229,	0x07,	"Intel 82559 Pro/100 Ethernet" },
180f19fc5d8SJohn Polstra     { 0x1229,	0x08,	"Intel 82559 Pro/100 Ethernet" },
181f19fc5d8SJohn Polstra     { 0x1229,	0x09,	"Intel 82559ER Pro/100 Ethernet" },
182f19fc5d8SJohn Polstra     { 0x1229,	0x0c,	"Intel 82550 Pro/100 Ethernet" },
183f19fc5d8SJohn Polstra     { 0x1229,	0x0d,	"Intel 82550 Pro/100 Ethernet" },
184f19fc5d8SJohn Polstra     { 0x1229,	0x0e,	"Intel 82550 Pro/100 Ethernet" },
185f19fc5d8SJohn Polstra     { 0x1229,	0x0f,	"Intel 82551 Pro/100 Ethernet" },
186f19fc5d8SJohn Polstra     { 0x1229,	0x10,	"Intel 82551 Pro/100 Ethernet" },
187f19fc5d8SJohn Polstra     { 0x1229,	-1,	"Intel 82557/8/9 Pro/100 Ethernet" },
188f19fc5d8SJohn Polstra     { 0x2449,	-1,	"Intel 82801BA/CAM (ICH2/3) Pro/100 Ethernet" },
189f19fc5d8SJohn Polstra     { 0,	-1,	NULL },
190f7788e8eSJonathan Lemon };
191f7788e8eSJonathan Lemon 
192c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR
193c8bca6dcSBill Paul #define FXP_CSUM_FEATURES    (CSUM_IP | CSUM_TCP | CSUM_UDP)
194c8bca6dcSBill Paul #else
195c8bca6dcSBill Paul #define FXP_CSUM_FEATURES    (CSUM_TCP | CSUM_UDP)
196c8bca6dcSBill Paul #endif
197c8bca6dcSBill Paul 
198f7788e8eSJonathan Lemon static int		fxp_probe(device_t dev);
199f7788e8eSJonathan Lemon static int		fxp_attach(device_t dev);
200f7788e8eSJonathan Lemon static int		fxp_detach(device_t dev);
201f7788e8eSJonathan Lemon static int		fxp_shutdown(device_t dev);
202f7788e8eSJonathan Lemon static int		fxp_suspend(device_t dev);
203f7788e8eSJonathan Lemon static int		fxp_resume(device_t dev);
204f7788e8eSJonathan Lemon 
205f7788e8eSJonathan Lemon static void		fxp_intr(void *xsc);
2064953bccaSNate Lawson static void		fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp,
2074953bccaSNate Lawson 			    u_int8_t statack, int count);
208f7788e8eSJonathan Lemon static void 		fxp_init(void *xsc);
2094953bccaSNate Lawson static void 		fxp_init_body(struct fxp_softc *sc);
210f7788e8eSJonathan Lemon static void 		fxp_tick(void *xsc);
211fa4b32faSWarner Losh #ifndef BURN_BRIDGES
21248e417ebSJonathan Lemon static void		fxp_powerstate_d0(device_t dev);
213fa4b32faSWarner Losh #endif
214f7788e8eSJonathan Lemon static void 		fxp_start(struct ifnet *ifp);
2154953bccaSNate Lawson static void 		fxp_start_body(struct ifnet *ifp);
216f7788e8eSJonathan Lemon static void		fxp_stop(struct fxp_softc *sc);
217f7788e8eSJonathan Lemon static void 		fxp_release(struct fxp_softc *sc);
218f7788e8eSJonathan Lemon static int		fxp_ioctl(struct ifnet *ifp, u_long command,
219f7788e8eSJonathan Lemon 			    caddr_t data);
220f7788e8eSJonathan Lemon static void 		fxp_watchdog(struct ifnet *ifp);
221b2badf02SMaxime Henrion static int		fxp_add_rfabuf(struct fxp_softc *sc,
222b2badf02SMaxime Henrion     			    struct fxp_rx *rxp);
22309882363SJonathan Lemon static int		fxp_mc_addrs(struct fxp_softc *sc);
224f7788e8eSJonathan Lemon static void		fxp_mc_setup(struct fxp_softc *sc);
225f7788e8eSJonathan Lemon static u_int16_t	fxp_eeprom_getword(struct fxp_softc *sc, int offset,
226f7788e8eSJonathan Lemon 			    int autosize);
22700c4116bSJonathan Lemon static void 		fxp_eeprom_putword(struct fxp_softc *sc, int offset,
22800c4116bSJonathan Lemon 			    u_int16_t data);
229f7788e8eSJonathan Lemon static void		fxp_autosize_eeprom(struct fxp_softc *sc);
230f7788e8eSJonathan Lemon static void		fxp_read_eeprom(struct fxp_softc *sc, u_short *data,
231f7788e8eSJonathan Lemon 			    int offset, int words);
23200c4116bSJonathan Lemon static void		fxp_write_eeprom(struct fxp_softc *sc, u_short *data,
23300c4116bSJonathan Lemon 			    int offset, int words);
234f7788e8eSJonathan Lemon static int		fxp_ifmedia_upd(struct ifnet *ifp);
235f7788e8eSJonathan Lemon static void		fxp_ifmedia_sts(struct ifnet *ifp,
236f7788e8eSJonathan Lemon 			    struct ifmediareq *ifmr);
237f7788e8eSJonathan Lemon static int		fxp_serial_ifmedia_upd(struct ifnet *ifp);
238f7788e8eSJonathan Lemon static void		fxp_serial_ifmedia_sts(struct ifnet *ifp,
239f7788e8eSJonathan Lemon 			    struct ifmediareq *ifmr);
240f7788e8eSJonathan Lemon static volatile int	fxp_miibus_readreg(device_t dev, int phy, int reg);
241f7788e8eSJonathan Lemon static void		fxp_miibus_writereg(device_t dev, int phy, int reg,
242f7788e8eSJonathan Lemon 			    int value);
24372a32a26SJonathan Lemon static void		fxp_load_ucode(struct fxp_softc *sc);
24472a32a26SJonathan Lemon static int		sysctl_int_range(SYSCTL_HANDLER_ARGS,
24572a32a26SJonathan Lemon 			    int low, int high);
24672a32a26SJonathan Lemon static int		sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS);
24772a32a26SJonathan Lemon static int		sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS);
24828935f27SMaxime Henrion static void 		fxp_scb_wait(struct fxp_softc *sc);
24928935f27SMaxime Henrion static void		fxp_scb_cmd(struct fxp_softc *sc, int cmd);
25028935f27SMaxime Henrion static void		fxp_dma_wait(struct fxp_softc *sc,
251209b07bcSMaxime Henrion     			    volatile u_int16_t *status, bus_dma_tag_t dmat,
252209b07bcSMaxime Henrion 			    bus_dmamap_t map);
253f7788e8eSJonathan Lemon 
254f7788e8eSJonathan Lemon static device_method_t fxp_methods[] = {
255f7788e8eSJonathan Lemon 	/* Device interface */
256f7788e8eSJonathan Lemon 	DEVMETHOD(device_probe,		fxp_probe),
257f7788e8eSJonathan Lemon 	DEVMETHOD(device_attach,	fxp_attach),
258f7788e8eSJonathan Lemon 	DEVMETHOD(device_detach,	fxp_detach),
259f7788e8eSJonathan Lemon 	DEVMETHOD(device_shutdown,	fxp_shutdown),
260f7788e8eSJonathan Lemon 	DEVMETHOD(device_suspend,	fxp_suspend),
261f7788e8eSJonathan Lemon 	DEVMETHOD(device_resume,	fxp_resume),
262f7788e8eSJonathan Lemon 
263f7788e8eSJonathan Lemon 	/* MII interface */
264f7788e8eSJonathan Lemon 	DEVMETHOD(miibus_readreg,	fxp_miibus_readreg),
265f7788e8eSJonathan Lemon 	DEVMETHOD(miibus_writereg,	fxp_miibus_writereg),
266f7788e8eSJonathan Lemon 
267f7788e8eSJonathan Lemon 	{ 0, 0 }
268f7788e8eSJonathan Lemon };
269f7788e8eSJonathan Lemon 
270f7788e8eSJonathan Lemon static driver_t fxp_driver = {
271f7788e8eSJonathan Lemon 	"fxp",
272f7788e8eSJonathan Lemon 	fxp_methods,
273f7788e8eSJonathan Lemon 	sizeof(struct fxp_softc),
274f7788e8eSJonathan Lemon };
275f7788e8eSJonathan Lemon 
276f7788e8eSJonathan Lemon static devclass_t fxp_devclass;
277f7788e8eSJonathan Lemon 
278f246e4a1SMatthew N. Dodd DRIVER_MODULE(fxp, pci, fxp_driver, fxp_devclass, 0, 0);
279f246e4a1SMatthew N. Dodd DRIVER_MODULE(fxp, cardbus, fxp_driver, fxp_devclass, 0, 0);
280f7788e8eSJonathan Lemon DRIVER_MODULE(miibus, fxp, miibus_driver, miibus_devclass, 0, 0);
281f7788e8eSJonathan Lemon 
2822b5989e9SLuigi Rizzo static int fxp_rnr;
2832b5989e9SLuigi Rizzo SYSCTL_INT(_hw, OID_AUTO, fxp_rnr, CTLFLAG_RW, &fxp_rnr, 0, "fxp rnr events");
2842b5989e9SLuigi Rizzo 
28598b27888SRobert Watson static int fxp_noflow;
28698b27888SRobert Watson SYSCTL_INT(_hw, OID_AUTO, fxp_noflow, CTLFLAG_RW, &fxp_noflow, 0, "fxp flow control disabled");
28798b27888SRobert Watson TUNABLE_INT("hw.fxp_noflow", &fxp_noflow);
28898b27888SRobert Watson 
289f7788e8eSJonathan Lemon /*
290dfe61cf1SDavid Greenman  * Wait for the previous command to be accepted (but not necessarily
291dfe61cf1SDavid Greenman  * completed).
292dfe61cf1SDavid Greenman  */
29328935f27SMaxime Henrion static void
294f7788e8eSJonathan Lemon fxp_scb_wait(struct fxp_softc *sc)
295a17c678eSDavid Greenman {
296a17c678eSDavid Greenman 	int i = 10000;
297a17c678eSDavid Greenman 
2987dced78aSDavid Greenman 	while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i)
2997dced78aSDavid Greenman 		DELAY(2);
3007dced78aSDavid Greenman 	if (i == 0)
30100c4116bSJonathan Lemon 		device_printf(sc->dev, "SCB timeout: 0x%x 0x%x 0x%x 0x%x\n",
302e8c8b728SJonathan Lemon 		    CSR_READ_1(sc, FXP_CSR_SCB_COMMAND),
303e8c8b728SJonathan Lemon 		    CSR_READ_1(sc, FXP_CSR_SCB_STATACK),
304e8c8b728SJonathan Lemon 		    CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS),
305e8c8b728SJonathan Lemon 		    CSR_READ_2(sc, FXP_CSR_FLOWCONTROL));
3067dced78aSDavid Greenman }
3077dced78aSDavid Greenman 
30828935f27SMaxime Henrion static void
3092e2b8238SJonathan Lemon fxp_scb_cmd(struct fxp_softc *sc, int cmd)
3102e2b8238SJonathan Lemon {
3112e2b8238SJonathan Lemon 
3122e2b8238SJonathan Lemon 	if (cmd == FXP_SCB_COMMAND_CU_RESUME && sc->cu_resume_bug) {
3132e2b8238SJonathan Lemon 		CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_CB_COMMAND_NOP);
3142e2b8238SJonathan Lemon 		fxp_scb_wait(sc);
3152e2b8238SJonathan Lemon 	}
3162e2b8238SJonathan Lemon 	CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd);
3172e2b8238SJonathan Lemon }
3182e2b8238SJonathan Lemon 
31928935f27SMaxime Henrion static void
320209b07bcSMaxime Henrion fxp_dma_wait(struct fxp_softc *sc, volatile u_int16_t *status,
321209b07bcSMaxime Henrion     bus_dma_tag_t dmat, bus_dmamap_t map)
3227dced78aSDavid Greenman {
3237dced78aSDavid Greenman 	int i = 10000;
3247dced78aSDavid Greenman 
325209b07bcSMaxime Henrion 	bus_dmamap_sync(dmat, map, BUS_DMASYNC_POSTREAD);
326209b07bcSMaxime Henrion 	while (!(le16toh(*status) & FXP_CB_STATUS_C) && --i) {
3277dced78aSDavid Greenman 		DELAY(2);
328209b07bcSMaxime Henrion 		bus_dmamap_sync(dmat, map, BUS_DMASYNC_POSTREAD);
329209b07bcSMaxime Henrion 	}
3307dced78aSDavid Greenman 	if (i == 0)
331f7788e8eSJonathan Lemon 		device_printf(sc->dev, "DMA timeout\n");
332a17c678eSDavid Greenman }
333a17c678eSDavid Greenman 
334dfe61cf1SDavid Greenman /*
33528935f27SMaxime Henrion  * Return identification string if this device is ours.
336dfe61cf1SDavid Greenman  */
3376182fdbdSPeter Wemm static int
3386182fdbdSPeter Wemm fxp_probe(device_t dev)
339a17c678eSDavid Greenman {
340f7788e8eSJonathan Lemon 	u_int16_t devid;
341f19fc5d8SJohn Polstra 	u_int8_t revid;
342f7788e8eSJonathan Lemon 	struct fxp_ident *ident;
343f7788e8eSJonathan Lemon 
34455ce7b51SDavid Greenman 	if (pci_get_vendor(dev) == FXP_VENDORID_INTEL) {
345f7788e8eSJonathan Lemon 		devid = pci_get_device(dev);
346f19fc5d8SJohn Polstra 		revid = pci_get_revid(dev);
347f7788e8eSJonathan Lemon 		for (ident = fxp_ident_table; ident->name != NULL; ident++) {
348f19fc5d8SJohn Polstra 			if (ident->devid == devid &&
349f19fc5d8SJohn Polstra 			    (ident->revid == revid || ident->revid == -1)) {
350f7788e8eSJonathan Lemon 				device_set_desc(dev, ident->name);
351f7788e8eSJonathan Lemon 				return (0);
35255ce7b51SDavid Greenman 			}
353dd68ef16SPeter Wemm 		}
354f7788e8eSJonathan Lemon 	}
355f7788e8eSJonathan Lemon 	return (ENXIO);
3566182fdbdSPeter Wemm }
3576182fdbdSPeter Wemm 
358fa4b32faSWarner Losh #ifndef BURN_BRIDGES
35948e417ebSJonathan Lemon static void
36048e417ebSJonathan Lemon fxp_powerstate_d0(device_t dev)
36148e417ebSJonathan Lemon {
36248e417ebSJonathan Lemon #if __FreeBSD_version >= 430002
36348e417ebSJonathan Lemon 	u_int32_t iobase, membase, irq;
36448e417ebSJonathan Lemon 
36548e417ebSJonathan Lemon 	if (pci_get_powerstate(dev) != PCI_POWERSTATE_D0) {
36648e417ebSJonathan Lemon 		/* Save important PCI config data. */
36748e417ebSJonathan Lemon 		iobase = pci_read_config(dev, FXP_PCI_IOBA, 4);
36848e417ebSJonathan Lemon 		membase = pci_read_config(dev, FXP_PCI_MMBA, 4);
36948e417ebSJonathan Lemon 		irq = pci_read_config(dev, PCIR_INTLINE, 4);
37048e417ebSJonathan Lemon 
37148e417ebSJonathan Lemon 		/* Reset the power state. */
37248e417ebSJonathan Lemon 		device_printf(dev, "chip is in D%d power mode "
37348e417ebSJonathan Lemon 		    "-- setting to D0\n", pci_get_powerstate(dev));
37448e417ebSJonathan Lemon 
37548e417ebSJonathan Lemon 		pci_set_powerstate(dev, PCI_POWERSTATE_D0);
37648e417ebSJonathan Lemon 
37748e417ebSJonathan Lemon 		/* Restore PCI config data. */
37848e417ebSJonathan Lemon 		pci_write_config(dev, FXP_PCI_IOBA, iobase, 4);
37948e417ebSJonathan Lemon 		pci_write_config(dev, FXP_PCI_MMBA, membase, 4);
38048e417ebSJonathan Lemon 		pci_write_config(dev, PCIR_INTLINE, irq, 4);
38148e417ebSJonathan Lemon 	}
38248e417ebSJonathan Lemon #endif
38348e417ebSJonathan Lemon }
384fa4b32faSWarner Losh #endif
38548e417ebSJonathan Lemon 
386b2badf02SMaxime Henrion static void
387b2badf02SMaxime Henrion fxp_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
388b2badf02SMaxime Henrion {
389b2badf02SMaxime Henrion 	u_int32_t *addr;
390b2badf02SMaxime Henrion 
391b2badf02SMaxime Henrion 	if (error)
392b2badf02SMaxime Henrion 		return;
393b2badf02SMaxime Henrion 
394b2badf02SMaxime Henrion 	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
395b2badf02SMaxime Henrion 	addr = arg;
396b2badf02SMaxime Henrion 	*addr = segs->ds_addr;
397b2badf02SMaxime Henrion }
398b2badf02SMaxime Henrion 
3996182fdbdSPeter Wemm static int
4006182fdbdSPeter Wemm fxp_attach(device_t dev)
401a17c678eSDavid Greenman {
4026182fdbdSPeter Wemm 	int error = 0;
4036182fdbdSPeter Wemm 	struct fxp_softc *sc = device_get_softc(dev);
404ba8c6fd5SDavid Greenman 	struct ifnet *ifp;
405b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
4069fa6ccfbSMatt Jacob 	u_int32_t val;
40783e6547dSMaxime Henrion 	u_int16_t data, myea[ETHER_ADDR_LEN / 2];
408d73e2e55SMaxime Henrion 	int i, rid, m1, m2, prefer_iomap, maxtxseg;
409a35e7eaaSDon Lewis 	int s, ipcbxmit_disable;
410a17c678eSDavid Greenman 
411f7788e8eSJonathan Lemon 	sc->dev = dev;
4126c951b44SJustin T. Gibbs 	callout_handle_init(&sc->stat_ch);
413a1a9c8f7SJonathan Lemon 	sysctl_ctx_init(&sc->sysctl_ctx);
4146008862bSJohn Baldwin 	mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
4154953bccaSNate Lawson 	    MTX_DEF);
4164953bccaSNate Lawson 	ifmedia_init(&sc->sc_media, 0, fxp_serial_ifmedia_upd,
4174953bccaSNate Lawson 	    fxp_serial_ifmedia_sts);
418a17c678eSDavid Greenman 
419f7788e8eSJonathan Lemon 	s = splimp();
420a17c678eSDavid Greenman 
421dfe61cf1SDavid Greenman 	/*
4222bce79a2SMaxim Sobolev 	 * Enable bus mastering.
423df373873SWes Peters 	 */
424cf0d8a1eSMaxim Sobolev 	pci_enable_busmaster(dev);
4259fa6ccfbSMatt Jacob 	val = pci_read_config(dev, PCIR_COMMAND, 2);
426fa4b32faSWarner Losh #ifndef BURN_BRIDGES
42748e417ebSJonathan Lemon 	fxp_powerstate_d0(dev);
428fa4b32faSWarner Losh #endif
429df373873SWes Peters 	/*
4309fa6ccfbSMatt Jacob 	 * Figure out which we should try first - memory mapping or i/o mapping?
4319fa6ccfbSMatt Jacob 	 * We default to memory mapping. Then we accept an override from the
4329fa6ccfbSMatt Jacob 	 * command line. Then we check to see which one is enabled.
433dfe61cf1SDavid Greenman 	 */
4349fa6ccfbSMatt Jacob 	m1 = PCIM_CMD_MEMEN;
4359fa6ccfbSMatt Jacob 	m2 = PCIM_CMD_PORTEN;
4362a05a4ebSMatt Jacob 	prefer_iomap = 0;
4372a05a4ebSMatt Jacob 	if (resource_int_value(device_get_name(dev), device_get_unit(dev),
4382a05a4ebSMatt Jacob 	    "prefer_iomap", &prefer_iomap) == 0 && prefer_iomap != 0) {
4399fa6ccfbSMatt Jacob 		m1 = PCIM_CMD_PORTEN;
4409fa6ccfbSMatt Jacob 		m2 = PCIM_CMD_MEMEN;
4419fa6ccfbSMatt Jacob 	}
4429fa6ccfbSMatt Jacob 
443533294b9SMatthew N. Dodd 	sc->rtp = (m1 == PCIM_CMD_MEMEN)? SYS_RES_MEMORY : SYS_RES_IOPORT;
4449fa6ccfbSMatt Jacob 	sc->rgd = (m1 == PCIM_CMD_MEMEN)? FXP_PCI_MMBA : FXP_PCI_IOBA;
4459fa6ccfbSMatt Jacob 	sc->mem = bus_alloc_resource(dev, sc->rtp, &sc->rgd,
4466182fdbdSPeter Wemm 	                                     0, ~0, 1, RF_ACTIVE);
447533294b9SMatthew N. Dodd 	if (sc->mem == NULL) {
4489fa6ccfbSMatt Jacob 		sc->rtp =
4499fa6ccfbSMatt Jacob 		    (m2 == PCIM_CMD_MEMEN)? SYS_RES_MEMORY : SYS_RES_IOPORT;
4509fa6ccfbSMatt Jacob 		sc->rgd = (m2 == PCIM_CMD_MEMEN)? FXP_PCI_MMBA : FXP_PCI_IOBA;
4519fa6ccfbSMatt Jacob 		sc->mem = bus_alloc_resource(dev, sc->rtp, &sc->rgd,
4529fa6ccfbSMatt Jacob                                             0, ~0, 1, RF_ACTIVE);
4539fa6ccfbSMatt Jacob 	}
4549fa6ccfbSMatt Jacob 
4556182fdbdSPeter Wemm 	if (!sc->mem) {
4566182fdbdSPeter Wemm 		error = ENXIO;
457a17c678eSDavid Greenman 		goto fail;
458a17c678eSDavid Greenman         }
4599fa6ccfbSMatt Jacob 	if (bootverbose) {
4609fa6ccfbSMatt Jacob 		device_printf(dev, "using %s space register mapping\n",
4619fa6ccfbSMatt Jacob 		   sc->rtp == SYS_RES_MEMORY? "memory" : "I/O");
4629fa6ccfbSMatt Jacob 	}
4634fc1dda9SAndrew Gallatin 
4644fc1dda9SAndrew Gallatin 	sc->sc_st = rman_get_bustag(sc->mem);
4654fc1dda9SAndrew Gallatin 	sc->sc_sh = rman_get_bushandle(sc->mem);
466a17c678eSDavid Greenman 
467a17c678eSDavid Greenman 	/*
468dfe61cf1SDavid Greenman 	 * Allocate our interrupt.
469dfe61cf1SDavid Greenman 	 */
4706182fdbdSPeter Wemm 	rid = 0;
4716182fdbdSPeter Wemm 	sc->irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid, 0, ~0, 1,
4726182fdbdSPeter Wemm 				 RF_SHAREABLE | RF_ACTIVE);
4736182fdbdSPeter Wemm 	if (sc->irq == NULL) {
4746182fdbdSPeter Wemm 		device_printf(dev, "could not map interrupt\n");
4756182fdbdSPeter Wemm 		error = ENXIO;
4766182fdbdSPeter Wemm 		goto fail;
4776182fdbdSPeter Wemm 	}
4786182fdbdSPeter Wemm 
479f7788e8eSJonathan Lemon 	/*
480f7788e8eSJonathan Lemon 	 * Reset to a stable state.
481f7788e8eSJonathan Lemon 	 */
482f7788e8eSJonathan Lemon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
483f7788e8eSJonathan Lemon 	DELAY(10);
484f7788e8eSJonathan Lemon 
485f7788e8eSJonathan Lemon 	/*
486f7788e8eSJonathan Lemon 	 * Find out how large of an SEEPROM we have.
487f7788e8eSJonathan Lemon 	 */
488f7788e8eSJonathan Lemon 	fxp_autosize_eeprom(sc);
489f7788e8eSJonathan Lemon 
490f7788e8eSJonathan Lemon 	/*
4913bd07cfdSJonathan Lemon 	 * Determine whether we must use the 503 serial interface.
492f7788e8eSJonathan Lemon 	 */
493f7788e8eSJonathan Lemon 	fxp_read_eeprom(sc, &data, 6, 1);
494f7788e8eSJonathan Lemon 	if ((data & FXP_PHY_DEVICE_MASK) != 0 &&
495f7788e8eSJonathan Lemon 	    (data & FXP_PHY_SERIAL_ONLY))
496dedabebfSJonathan Lemon 		sc->flags |= FXP_FLAG_SERIAL_MEDIA;
497f7788e8eSJonathan Lemon 
498f7788e8eSJonathan Lemon 	/*
49972a32a26SJonathan Lemon 	 * Create the sysctl tree
50072a32a26SJonathan Lemon 	 */
50172a32a26SJonathan Lemon 	sc->sysctl_tree = SYSCTL_ADD_NODE(&sc->sysctl_ctx,
50272a32a26SJonathan Lemon 	    SYSCTL_STATIC_CHILDREN(_hw), OID_AUTO,
50372a32a26SJonathan Lemon 	    device_get_nameunit(dev), CTLFLAG_RD, 0, "");
5044953bccaSNate Lawson 	if (sc->sysctl_tree == NULL) {
5054953bccaSNate Lawson 		error = ENXIO;
50672a32a26SJonathan Lemon 		goto fail;
5074953bccaSNate Lawson 	}
50872a32a26SJonathan Lemon 	SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree),
50972a32a26SJonathan Lemon 	    OID_AUTO, "int_delay", CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_PRISON,
510858b84f5SPoul-Henning Kamp 	    &sc->tunable_int_delay, 0, sysctl_hw_fxp_int_delay, "I",
51172a32a26SJonathan Lemon 	    "FXP driver receive interrupt microcode bundling delay");
51272a32a26SJonathan Lemon 	SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree),
51372a32a26SJonathan Lemon 	    OID_AUTO, "bundle_max", CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_PRISON,
514858b84f5SPoul-Henning Kamp 	    &sc->tunable_bundle_max, 0, sysctl_hw_fxp_bundle_max, "I",
51572a32a26SJonathan Lemon 	    "FXP driver receive interrupt microcode bundle size limit");
51672a32a26SJonathan Lemon 
51772a32a26SJonathan Lemon 	/*
51872a32a26SJonathan Lemon 	 * Pull in device tunables.
51972a32a26SJonathan Lemon 	 */
52072a32a26SJonathan Lemon 	sc->tunable_int_delay = TUNABLE_INT_DELAY;
52172a32a26SJonathan Lemon 	sc->tunable_bundle_max = TUNABLE_BUNDLE_MAX;
52272a32a26SJonathan Lemon 	(void) resource_int_value(device_get_name(dev), device_get_unit(dev),
52372a32a26SJonathan Lemon 	    "int_delay", &sc->tunable_int_delay);
52472a32a26SJonathan Lemon 	(void) resource_int_value(device_get_name(dev), device_get_unit(dev),
52572a32a26SJonathan Lemon 	    "bundle_max", &sc->tunable_bundle_max);
52672a32a26SJonathan Lemon 
52772a32a26SJonathan Lemon 	/*
52872a32a26SJonathan Lemon 	 * Find out the chip revision; lump all 82557 revs together.
5293bd07cfdSJonathan Lemon 	 */
5303bd07cfdSJonathan Lemon 	fxp_read_eeprom(sc, &data, 5, 1);
5313bd07cfdSJonathan Lemon 	if ((data >> 8) == 1)
53272a32a26SJonathan Lemon 		sc->revision = FXP_REV_82557;
53372a32a26SJonathan Lemon 	else
53472a32a26SJonathan Lemon 		sc->revision = pci_get_revid(dev);
5353bd07cfdSJonathan Lemon 
5363bd07cfdSJonathan Lemon 	/*
5372e2b8238SJonathan Lemon 	 * Enable workarounds for certain chip revision deficiencies.
53800c4116bSJonathan Lemon 	 *
53972a32a26SJonathan Lemon 	 * Systems based on the ICH2/ICH2-M chip from Intel, and possibly
54072a32a26SJonathan Lemon 	 * some systems based a normal 82559 design, have a defect where
54172a32a26SJonathan Lemon 	 * the chip can cause a PCI protocol violation if it receives
54200c4116bSJonathan Lemon 	 * a CU_RESUME command when it is entering the IDLE state.  The
54300c4116bSJonathan Lemon 	 * workaround is to disable Dynamic Standby Mode, so the chip never
54400c4116bSJonathan Lemon 	 * deasserts CLKRUN#, and always remains in an active state.
54500c4116bSJonathan Lemon 	 *
54600c4116bSJonathan Lemon 	 * See Intel 82801BA/82801BAM Specification Update, Errata #30.
5472e2b8238SJonathan Lemon 	 */
5482e2b8238SJonathan Lemon 	i = pci_get_device(dev);
54972a32a26SJonathan Lemon 	if (i == 0x2449 || (i > 0x1030 && i < 0x1039) ||
55072a32a26SJonathan Lemon 	    sc->revision >= FXP_REV_82559_A0) {
55100c4116bSJonathan Lemon 		fxp_read_eeprom(sc, &data, 10, 1);
55200c4116bSJonathan Lemon 		if (data & 0x02) {			/* STB enable */
55300c4116bSJonathan Lemon 			u_int16_t cksum;
55400c4116bSJonathan Lemon 			int i;
55500c4116bSJonathan Lemon 
55600c4116bSJonathan Lemon 			device_printf(dev,
557001cfa92SJonathan Lemon 			    "Disabling dynamic standby mode in EEPROM\n");
55800c4116bSJonathan Lemon 			data &= ~0x02;
55900c4116bSJonathan Lemon 			fxp_write_eeprom(sc, &data, 10, 1);
56000c4116bSJonathan Lemon 			device_printf(dev, "New EEPROM ID: 0x%x\n", data);
56100c4116bSJonathan Lemon 			cksum = 0;
56200c4116bSJonathan Lemon 			for (i = 0; i < (1 << sc->eeprom_size) - 1; i++) {
56300c4116bSJonathan Lemon 				fxp_read_eeprom(sc, &data, i, 1);
56400c4116bSJonathan Lemon 				cksum += data;
56500c4116bSJonathan Lemon 			}
56600c4116bSJonathan Lemon 			i = (1 << sc->eeprom_size) - 1;
56700c4116bSJonathan Lemon 			cksum = 0xBABA - cksum;
56800c4116bSJonathan Lemon 			fxp_read_eeprom(sc, &data, i, 1);
56900c4116bSJonathan Lemon 			fxp_write_eeprom(sc, &cksum, i, 1);
57000c4116bSJonathan Lemon 			device_printf(dev,
57100c4116bSJonathan Lemon 			    "EEPROM checksum @ 0x%x: 0x%x -> 0x%x\n",
57200c4116bSJonathan Lemon 			    i, data, cksum);
57300c4116bSJonathan Lemon #if 1
57400c4116bSJonathan Lemon 			/*
57500c4116bSJonathan Lemon 			 * If the user elects to continue, try the software
57600c4116bSJonathan Lemon 			 * workaround, as it is better than nothing.
57700c4116bSJonathan Lemon 			 */
5782e2b8238SJonathan Lemon 			sc->flags |= FXP_FLAG_CU_RESUME_BUG;
57900c4116bSJonathan Lemon #endif
58000c4116bSJonathan Lemon 		}
58100c4116bSJonathan Lemon 	}
5822e2b8238SJonathan Lemon 
5832e2b8238SJonathan Lemon 	/*
5843bd07cfdSJonathan Lemon 	 * If we are not a 82557 chip, we can enable extended features.
5853bd07cfdSJonathan Lemon 	 */
58672a32a26SJonathan Lemon 	if (sc->revision != FXP_REV_82557) {
5873bd07cfdSJonathan Lemon 		/*
58874396a0aSJonathan Lemon 		 * If MWI is enabled in the PCI configuration, and there
58974396a0aSJonathan Lemon 		 * is a valid cacheline size (8 or 16 dwords), then tell
59074396a0aSJonathan Lemon 		 * the board to turn on MWI.
5913bd07cfdSJonathan Lemon 		 */
59274396a0aSJonathan Lemon 		if (val & PCIM_CMD_MWRICEN &&
59374396a0aSJonathan Lemon 		    pci_read_config(dev, PCIR_CACHELNSZ, 1) != 0)
5943bd07cfdSJonathan Lemon 			sc->flags |= FXP_FLAG_MWI_ENABLE;
5953bd07cfdSJonathan Lemon 
5963bd07cfdSJonathan Lemon 		/* turn on the extended TxCB feature */
5973bd07cfdSJonathan Lemon 		sc->flags |= FXP_FLAG_EXT_TXCB;
598920b58e8SBrooks Davis 
599e8c8b728SJonathan Lemon 		/* enable reception of long frames for VLAN */
600e8c8b728SJonathan Lemon 		sc->flags |= FXP_FLAG_LONG_PKT_EN;
6013bd07cfdSJonathan Lemon 	}
6023bd07cfdSJonathan Lemon 
6033bd07cfdSJonathan Lemon 	/*
604c8bca6dcSBill Paul 	 * Enable use of extended RFDs and TCBs for 82550
605c8bca6dcSBill Paul 	 * and later chips. Note: we need extended TXCB support
606c8bca6dcSBill Paul 	 * too, but that's already enabled by the code above.
607c8bca6dcSBill Paul 	 * Be careful to do this only on the right devices.
608a35e7eaaSDon Lewis 	 *
609a35e7eaaSDon Lewis 	 * At least some 82550 cards probed as "chip=0x12298086 rev=0x0d"
610a35e7eaaSDon Lewis 	 * truncate packets that end with an mbuf containing 1 to 3 bytes
611a35e7eaaSDon Lewis 	 * when used with this feature enabled in the previous version of the
612a35e7eaaSDon Lewis 	 * driver.  This problem appears to be fixed now that the driver
613a35e7eaaSDon Lewis 	 * always sets the hardware parse bit in the IPCB structure, which
614a35e7eaaSDon Lewis 	 * the "Intel 8255x 10/100 Mbps Ethernet Controller Family Open
615a35e7eaaSDon Lewis 	 * Source Software Developer Manual" says is necessary in the
616a35e7eaaSDon Lewis 	 * cases where packet truncation was observed.
617a35e7eaaSDon Lewis 	 *
618a35e7eaaSDon Lewis 	 * The device hint "hint.fxp.UNIT_NUMBER.ipcbxmit_disable"
619a35e7eaaSDon Lewis 	 * allows this feature to be disabled at boot time.
620a35e7eaaSDon Lewis 	 *
621a35e7eaaSDon Lewis 	 * If fxp is not compiled into the kernel, this feature may also
622a35e7eaaSDon Lewis 	 * be disabled at run time:
623a35e7eaaSDon Lewis 	 *    # kldunload fxp
624a35e7eaaSDon Lewis 	 *    # kenv hint.fxp.0.ipcbxmit_disable=1
625a35e7eaaSDon Lewis 	 *    # kldload fxp
626c8bca6dcSBill Paul 	 */
627c8bca6dcSBill Paul 
628a35e7eaaSDon Lewis 	if (resource_int_value("fxp", device_get_unit(dev), "ipcbxmit_disable",
629a35e7eaaSDon Lewis 	    &ipcbxmit_disable) != 0)
630a35e7eaaSDon Lewis 		ipcbxmit_disable = 0;
631a35e7eaaSDon Lewis 	if (ipcbxmit_disable == 0 && (sc->revision == FXP_REV_82550 ||
632a35e7eaaSDon Lewis 	    sc->revision == FXP_REV_82550_C)) {
633c8bca6dcSBill Paul 		sc->rfa_size = sizeof (struct fxp_rfa);
634c8bca6dcSBill Paul 		sc->tx_cmd = FXP_CB_COMMAND_IPCBXMIT;
635c8bca6dcSBill Paul 		sc->flags |= FXP_FLAG_EXT_RFA;
636c8bca6dcSBill Paul 	} else {
637c8bca6dcSBill Paul 		sc->rfa_size = sizeof (struct fxp_rfa) - FXP_RFAX_LEN;
638c8bca6dcSBill Paul 		sc->tx_cmd = FXP_CB_COMMAND_XMIT;
639c8bca6dcSBill Paul 	}
640c8bca6dcSBill Paul 
641c8bca6dcSBill Paul 	/*
642b2badf02SMaxime Henrion 	 * Allocate DMA tags and DMA safe memory.
643b2badf02SMaxime Henrion 	 */
644d73e2e55SMaxime Henrion 	maxtxseg = sc->flags & FXP_FLAG_EXT_RFA ? FXP_NTXSEG - 1 : FXP_NTXSEG;
645b2badf02SMaxime Henrion 	error = bus_dma_tag_create(NULL, 2, 0, BUS_SPACE_MAXADDR_32BIT,
646d73e2e55SMaxime Henrion 	    BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES * maxtxseg,
647f6b1c44dSScott Long 	    maxtxseg, MCLBYTES, 0, busdma_lock_mutex, &Giant, &sc->fxp_mtag);
648b2badf02SMaxime Henrion 	if (error) {
649b2badf02SMaxime Henrion 		device_printf(dev, "could not allocate dma tag\n");
650b2badf02SMaxime Henrion 		goto fail;
651b2badf02SMaxime Henrion 	}
652b2badf02SMaxime Henrion 
653b2badf02SMaxime Henrion 	error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT,
654b2badf02SMaxime Henrion 	    BUS_SPACE_MAXADDR, NULL, NULL, sizeof(struct fxp_stats), 1,
655f6b1c44dSScott Long 	    sizeof(struct fxp_stats), 0, busdma_lock_mutex, &Giant,
656f6b1c44dSScott Long 	    &sc->fxp_stag);
657b2badf02SMaxime Henrion 	if (error) {
658b2badf02SMaxime Henrion 		device_printf(dev, "could not allocate dma tag\n");
659b2badf02SMaxime Henrion 		goto fail;
660b2badf02SMaxime Henrion 	}
661b2badf02SMaxime Henrion 
662b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->fxp_stag, (void **)&sc->fxp_stats,
663aafb3ebbSMaxime Henrion 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->fxp_smap);
664b2badf02SMaxime Henrion 	if (error)
6654953bccaSNate Lawson 		goto fail;
666b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->fxp_stag, sc->fxp_smap, sc->fxp_stats,
667b2badf02SMaxime Henrion 	    sizeof(struct fxp_stats), fxp_dma_map_addr, &sc->stats_addr, 0);
668b2badf02SMaxime Henrion 	if (error) {
669b2badf02SMaxime Henrion 		device_printf(dev, "could not map the stats buffer\n");
670b2badf02SMaxime Henrion 		goto fail;
671b2badf02SMaxime Henrion 	}
672b2badf02SMaxime Henrion 
673b2badf02SMaxime Henrion 	error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT,
674b2badf02SMaxime Henrion 	    BUS_SPACE_MAXADDR, NULL, NULL, FXP_TXCB_SZ, 1,
675f6b1c44dSScott Long 	    FXP_TXCB_SZ, 0, busdma_lock_mutex, &Giant, &sc->cbl_tag);
676b2badf02SMaxime Henrion 	if (error) {
677b2badf02SMaxime Henrion 		device_printf(dev, "could not allocate dma tag\n");
678b2badf02SMaxime Henrion 		goto fail;
679b2badf02SMaxime Henrion 	}
680b2badf02SMaxime Henrion 
681b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->cbl_tag, (void **)&sc->fxp_desc.cbl_list,
682aafb3ebbSMaxime Henrion 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->cbl_map);
683b2badf02SMaxime Henrion 	if (error)
6844953bccaSNate Lawson 		goto fail;
685b2badf02SMaxime Henrion 
686b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->cbl_tag, sc->cbl_map,
687b2badf02SMaxime Henrion 	    sc->fxp_desc.cbl_list, FXP_TXCB_SZ, fxp_dma_map_addr,
688b2badf02SMaxime Henrion 	    &sc->fxp_desc.cbl_addr, 0);
689b2badf02SMaxime Henrion 	if (error) {
690b2badf02SMaxime Henrion 		device_printf(dev, "could not map DMA memory\n");
691b2badf02SMaxime Henrion 		goto fail;
692b2badf02SMaxime Henrion 	}
693b2badf02SMaxime Henrion 
694b2badf02SMaxime Henrion 	error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT,
695b2badf02SMaxime Henrion 	    BUS_SPACE_MAXADDR, NULL, NULL, sizeof(struct fxp_cb_mcs), 1,
696f6b1c44dSScott Long 	    sizeof(struct fxp_cb_mcs), 0, busdma_lock_mutex, &Giant,
697f6b1c44dSScott Long 	    &sc->mcs_tag);
698b2badf02SMaxime Henrion 	if (error) {
699b2badf02SMaxime Henrion 		device_printf(dev, "could not allocate dma tag\n");
700b2badf02SMaxime Henrion 		goto fail;
701b2badf02SMaxime Henrion 	}
702b2badf02SMaxime Henrion 
703b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->mcs_tag, (void **)&sc->mcsp,
704b2badf02SMaxime Henrion 	    BUS_DMA_NOWAIT, &sc->mcs_map);
705b2badf02SMaxime Henrion 	if (error)
7064953bccaSNate Lawson 		goto fail;
707b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->mcs_tag, sc->mcs_map, sc->mcsp,
708b2badf02SMaxime Henrion 	    sizeof(struct fxp_cb_mcs), fxp_dma_map_addr, &sc->mcs_addr, 0);
709b2badf02SMaxime Henrion 	if (error) {
710b2badf02SMaxime Henrion 		device_printf(dev, "can't map the multicast setup command\n");
711b2badf02SMaxime Henrion 		goto fail;
712b2badf02SMaxime Henrion 	}
713b2badf02SMaxime Henrion 
714b2badf02SMaxime Henrion 	/*
715b2badf02SMaxime Henrion 	 * Pre-allocate the TX DMA maps.
716b2badf02SMaxime Henrion 	 */
7174cec1653SMaxime Henrion 	for (i = 0; i < FXP_NTXCB; i++) {
718b2badf02SMaxime Henrion 		error = bus_dmamap_create(sc->fxp_mtag, 0,
719b2badf02SMaxime Henrion 		    &sc->fxp_desc.tx_list[i].tx_map);
720b2badf02SMaxime Henrion 		if (error) {
721b2badf02SMaxime Henrion 			device_printf(dev, "can't create DMA map for TX\n");
722b2badf02SMaxime Henrion 			goto fail;
723b2badf02SMaxime Henrion 		}
724b2badf02SMaxime Henrion 	}
725b2badf02SMaxime Henrion 	error = bus_dmamap_create(sc->fxp_mtag, 0, &sc->spare_map);
726b2badf02SMaxime Henrion 	if (error) {
727b2badf02SMaxime Henrion 		device_printf(dev, "can't create spare DMA map\n");
728b2badf02SMaxime Henrion 		goto fail;
729b2badf02SMaxime Henrion 	}
730b2badf02SMaxime Henrion 
731b2badf02SMaxime Henrion 	/*
732b2badf02SMaxime Henrion 	 * Pre-allocate our receive buffers.
733b2badf02SMaxime Henrion 	 */
734b2badf02SMaxime Henrion 	sc->fxp_desc.rx_head = sc->fxp_desc.rx_tail = NULL;
735b2badf02SMaxime Henrion 	for (i = 0; i < FXP_NRFABUFS; i++) {
736b2badf02SMaxime Henrion 		rxp = &sc->fxp_desc.rx_list[i];
737b2badf02SMaxime Henrion 		error = bus_dmamap_create(sc->fxp_mtag, 0, &rxp->rx_map);
738b2badf02SMaxime Henrion 		if (error) {
739b2badf02SMaxime Henrion 			device_printf(dev, "can't create DMA map for RX\n");
740b2badf02SMaxime Henrion 			goto fail;
741b2badf02SMaxime Henrion 		}
7424953bccaSNate Lawson 		if (fxp_add_rfabuf(sc, rxp) != 0) {
7434953bccaSNate Lawson 			error = ENOMEM;
7444953bccaSNate Lawson 			goto fail;
7454953bccaSNate Lawson 		}
746b2badf02SMaxime Henrion 	}
747b2badf02SMaxime Henrion 
748b2badf02SMaxime Henrion 	/*
749f7788e8eSJonathan Lemon 	 * Read MAC address.
750f7788e8eSJonathan Lemon 	 */
75183e6547dSMaxime Henrion 	fxp_read_eeprom(sc, myea, 0, 3);
75283e6547dSMaxime Henrion 	sc->arpcom.ac_enaddr[0] = myea[0] & 0xff;
75383e6547dSMaxime Henrion 	sc->arpcom.ac_enaddr[1] = myea[0] >> 8;
75483e6547dSMaxime Henrion 	sc->arpcom.ac_enaddr[2] = myea[1] & 0xff;
75583e6547dSMaxime Henrion 	sc->arpcom.ac_enaddr[3] = myea[1] >> 8;
75683e6547dSMaxime Henrion 	sc->arpcom.ac_enaddr[4] = myea[2] & 0xff;
75783e6547dSMaxime Henrion 	sc->arpcom.ac_enaddr[5] = myea[2] >> 8;
758f7788e8eSJonathan Lemon 	device_printf(dev, "Ethernet address %6D%s\n",
759f7788e8eSJonathan Lemon 	    sc->arpcom.ac_enaddr, ":",
760f7788e8eSJonathan Lemon 	    sc->flags & FXP_FLAG_SERIAL_MEDIA ? ", 10Mbps" : "");
761f7788e8eSJonathan Lemon 	if (bootverbose) {
7622e2b8238SJonathan Lemon 		device_printf(dev, "PCI IDs: %04x %04x %04x %04x %04x\n",
763f7788e8eSJonathan Lemon 		    pci_get_vendor(dev), pci_get_device(dev),
7642e2b8238SJonathan Lemon 		    pci_get_subvendor(dev), pci_get_subdevice(dev),
7652e2b8238SJonathan Lemon 		    pci_get_revid(dev));
76672a32a26SJonathan Lemon 		fxp_read_eeprom(sc, &data, 10, 1);
76772a32a26SJonathan Lemon 		device_printf(dev, "Dynamic Standby mode is %s\n",
76872a32a26SJonathan Lemon 		    data & 0x02 ? "enabled" : "disabled");
769f7788e8eSJonathan Lemon 	}
770f7788e8eSJonathan Lemon 
771f7788e8eSJonathan Lemon 	/*
772f7788e8eSJonathan Lemon 	 * If this is only a 10Mbps device, then there is no MII, and
773f7788e8eSJonathan Lemon 	 * the PHY will use a serial interface instead.
774f7788e8eSJonathan Lemon 	 *
775f7788e8eSJonathan Lemon 	 * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter
776f7788e8eSJonathan Lemon 	 * doesn't have a programming interface of any sort.  The
777f7788e8eSJonathan Lemon 	 * media is sensed automatically based on how the link partner
778f7788e8eSJonathan Lemon 	 * is configured.  This is, in essence, manual configuration.
779f7788e8eSJonathan Lemon 	 */
780f7788e8eSJonathan Lemon 	if (sc->flags & FXP_FLAG_SERIAL_MEDIA) {
781f7788e8eSJonathan Lemon 		ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
782f7788e8eSJonathan Lemon 		ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL);
783f7788e8eSJonathan Lemon 	} else {
784f7788e8eSJonathan Lemon 		if (mii_phy_probe(dev, &sc->miibus, fxp_ifmedia_upd,
785f7788e8eSJonathan Lemon 		    fxp_ifmedia_sts)) {
786f7788e8eSJonathan Lemon 	                device_printf(dev, "MII without any PHY!\n");
7876182fdbdSPeter Wemm 			error = ENXIO;
788ba8c6fd5SDavid Greenman 			goto fail;
789a17c678eSDavid Greenman 		}
790f7788e8eSJonathan Lemon 	}
791dccee1a1SDavid Greenman 
792a17c678eSDavid Greenman 	ifp = &sc->arpcom.ac_if;
7936182fdbdSPeter Wemm 	ifp->if_unit = device_get_unit(dev);
794a17c678eSDavid Greenman 	ifp->if_name = "fxp";
795a17c678eSDavid Greenman 	ifp->if_output = ether_output;
796a330e1f1SGary Palmer 	ifp->if_baudrate = 100000000;
797fb583156SDavid Greenman 	ifp->if_init = fxp_init;
798ba8c6fd5SDavid Greenman 	ifp->if_softc = sc;
799ba8c6fd5SDavid Greenman 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
800ba8c6fd5SDavid Greenman 	ifp->if_ioctl = fxp_ioctl;
801ba8c6fd5SDavid Greenman 	ifp->if_start = fxp_start;
802ba8c6fd5SDavid Greenman 	ifp->if_watchdog = fxp_watchdog;
803a17c678eSDavid Greenman 
804c8bca6dcSBill Paul 	/* Enable checksum offload for 82550 or better chips */
805c8bca6dcSBill Paul 	if (sc->flags & FXP_FLAG_EXT_RFA) {
806c8bca6dcSBill Paul 		ifp->if_hwassist = FXP_CSUM_FEATURES;
807c8bca6dcSBill Paul 		ifp->if_capabilities = IFCAP_HWCSUM;
808c6d8cd1eSBill Paul 		ifp->if_capenable = ifp->if_capabilities;
809c8bca6dcSBill Paul 	}
810c8bca6dcSBill Paul 
811dfe61cf1SDavid Greenman 	/*
8124953bccaSNate Lawson 	 * Attach the interface.
8134953bccaSNate Lawson 	 */
8144953bccaSNate Lawson 	ether_ifattach(ifp, sc->arpcom.ac_enaddr);
8154953bccaSNate Lawson 
8164953bccaSNate Lawson 	/*
817e8c8b728SJonathan Lemon 	 * Tell the upper layer(s) we support long frames.
818e8c8b728SJonathan Lemon 	 */
819e8c8b728SJonathan Lemon 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
820673d9191SSam Leffler 	ifp->if_capabilities |= IFCAP_VLAN_MTU;
821e8c8b728SJonathan Lemon 
822483b9871SDavid Greenman 	/*
8233114fdb4SDavid Greenman 	 * Let the system queue as many packets as we have available
8243114fdb4SDavid Greenman 	 * TX descriptors.
825483b9871SDavid Greenman 	 */
8263114fdb4SDavid Greenman 	ifp->if_snd.ifq_maxlen = FXP_NTXCB - 1;
8274a684684SDavid Greenman 
828201afb0eSMaxime Henrion 	/*
8294953bccaSNate Lawson 	 * Hook our interrupt after all initialization is complete.
8304953bccaSNate Lawson 	 * XXX This driver has been tested with the INTR_MPSAFFE flag set
8314953bccaSNate Lawson 	 * however, ifp and its functions are not fully locked so MPSAFE
8324953bccaSNate Lawson 	 * should not be used unless you can handle potential data loss.
833201afb0eSMaxime Henrion 	 */
8344953bccaSNate Lawson 	error = bus_setup_intr(dev, sc->irq, INTR_TYPE_NET /*|INTR_MPSAFE*/,
835201afb0eSMaxime Henrion 			       fxp_intr, sc, &sc->ih);
836201afb0eSMaxime Henrion 	if (error) {
837201afb0eSMaxime Henrion 		device_printf(dev, "could not setup irq\n");
8384953bccaSNate Lawson 		ether_ifdetach(&sc->arpcom.ac_if);
839201afb0eSMaxime Henrion 		goto fail;
840201afb0eSMaxime Henrion 	}
841201afb0eSMaxime Henrion 
842a17c678eSDavid Greenman fail:
843f7788e8eSJonathan Lemon 	splx(s);
8444953bccaSNate Lawson 	if (error)
845f7788e8eSJonathan Lemon 		fxp_release(sc);
846f7788e8eSJonathan Lemon 	return (error);
847f7788e8eSJonathan Lemon }
848f7788e8eSJonathan Lemon 
849f7788e8eSJonathan Lemon /*
8504953bccaSNate Lawson  * Release all resources.  The softc lock should not be held and the
8514953bccaSNate Lawson  * interrupt should already be torn down.
852f7788e8eSJonathan Lemon  */
853f7788e8eSJonathan Lemon static void
854f7788e8eSJonathan Lemon fxp_release(struct fxp_softc *sc)
855f7788e8eSJonathan Lemon {
856b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
857b2badf02SMaxime Henrion 	struct fxp_tx *txp;
858b2badf02SMaxime Henrion 	int i;
859b2badf02SMaxime Henrion 
8604953bccaSNate Lawson 	mtx_assert(&sc->sc_mtx, MA_NOTOWNED);
861b983c7b3SMaxime Henrion 	if (sc->ih)
8624953bccaSNate Lawson 		panic("fxp_release() called with intr handle still active");
8634953bccaSNate Lawson 	if (sc->miibus)
8644953bccaSNate Lawson 		device_delete_child(sc->dev, sc->miibus);
8654953bccaSNate Lawson 	bus_generic_detach(sc->dev);
8664953bccaSNate Lawson 	ifmedia_removeall(&sc->sc_media);
867b2badf02SMaxime Henrion 	if (sc->fxp_desc.cbl_list) {
868b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->cbl_tag, sc->cbl_map);
869b2badf02SMaxime Henrion 		bus_dmamem_free(sc->cbl_tag, sc->fxp_desc.cbl_list,
870b2badf02SMaxime Henrion 		    sc->cbl_map);
871b2badf02SMaxime Henrion 	}
872b2badf02SMaxime Henrion 	if (sc->fxp_stats) {
873b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->fxp_stag, sc->fxp_smap);
874b2badf02SMaxime Henrion 		bus_dmamem_free(sc->fxp_stag, sc->fxp_stats, sc->fxp_smap);
875b2badf02SMaxime Henrion 	}
876b2badf02SMaxime Henrion 	if (sc->mcsp) {
877b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->mcs_tag, sc->mcs_map);
878b2badf02SMaxime Henrion 		bus_dmamem_free(sc->mcs_tag, sc->mcsp, sc->mcs_map);
879b2badf02SMaxime Henrion 	}
880f7788e8eSJonathan Lemon 	if (sc->irq)
881f7788e8eSJonathan Lemon 		bus_release_resource(sc->dev, SYS_RES_IRQ, 0, sc->irq);
882f7788e8eSJonathan Lemon 	if (sc->mem)
883f7788e8eSJonathan Lemon 		bus_release_resource(sc->dev, sc->rtp, sc->rgd, sc->mem);
884b983c7b3SMaxime Henrion 	if (sc->fxp_mtag) {
885b983c7b3SMaxime Henrion 		for (i = 0; i < FXP_NRFABUFS; i++) {
886b983c7b3SMaxime Henrion 			rxp = &sc->fxp_desc.rx_list[i];
887b983c7b3SMaxime Henrion 			if (rxp->rx_mbuf != NULL) {
888b983c7b3SMaxime Henrion 				bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map,
889b983c7b3SMaxime Henrion 				    BUS_DMASYNC_POSTREAD);
890b983c7b3SMaxime Henrion 				bus_dmamap_unload(sc->fxp_mtag, rxp->rx_map);
891b983c7b3SMaxime Henrion 				m_freem(rxp->rx_mbuf);
892b983c7b3SMaxime Henrion 			}
893b983c7b3SMaxime Henrion 			bus_dmamap_destroy(sc->fxp_mtag, rxp->rx_map);
894b983c7b3SMaxime Henrion 		}
895b983c7b3SMaxime Henrion 		bus_dmamap_destroy(sc->fxp_mtag, sc->spare_map);
896b2badf02SMaxime Henrion 		bus_dma_tag_destroy(sc->fxp_mtag);
897b983c7b3SMaxime Henrion 	}
898b983c7b3SMaxime Henrion 	if (sc->fxp_stag) {
899b983c7b3SMaxime Henrion 		for (i = 0; i < FXP_NTXCB; i++) {
900b983c7b3SMaxime Henrion 			txp = &sc->fxp_desc.tx_list[i];
901b983c7b3SMaxime Henrion 			if (txp->tx_mbuf != NULL) {
902b983c7b3SMaxime Henrion 				bus_dmamap_sync(sc->fxp_mtag, txp->tx_map,
903b983c7b3SMaxime Henrion 				    BUS_DMASYNC_POSTWRITE);
904b983c7b3SMaxime Henrion 				bus_dmamap_unload(sc->fxp_mtag, txp->tx_map);
905b983c7b3SMaxime Henrion 				m_freem(txp->tx_mbuf);
906b983c7b3SMaxime Henrion 			}
907b983c7b3SMaxime Henrion 			bus_dmamap_destroy(sc->fxp_mtag, txp->tx_map);
908b983c7b3SMaxime Henrion 		}
909b2badf02SMaxime Henrion 		bus_dma_tag_destroy(sc->fxp_stag);
910b983c7b3SMaxime Henrion 	}
911b2badf02SMaxime Henrion 	if (sc->cbl_tag)
912b2badf02SMaxime Henrion 		bus_dma_tag_destroy(sc->cbl_tag);
913b2badf02SMaxime Henrion 	if (sc->mcs_tag)
914b2badf02SMaxime Henrion 		bus_dma_tag_destroy(sc->mcs_tag);
91572a32a26SJonathan Lemon 
91672a32a26SJonathan Lemon         sysctl_ctx_free(&sc->sysctl_ctx);
91772a32a26SJonathan Lemon 
9180f4dc94cSChuck Paterson 	mtx_destroy(&sc->sc_mtx);
9196182fdbdSPeter Wemm }
9206182fdbdSPeter Wemm 
9216182fdbdSPeter Wemm /*
9226182fdbdSPeter Wemm  * Detach interface.
9236182fdbdSPeter Wemm  */
9246182fdbdSPeter Wemm static int
9256182fdbdSPeter Wemm fxp_detach(device_t dev)
9266182fdbdSPeter Wemm {
9276182fdbdSPeter Wemm 	struct fxp_softc *sc = device_get_softc(dev);
928f7788e8eSJonathan Lemon 	int s;
9296182fdbdSPeter Wemm 
9304953bccaSNate Lawson 	FXP_LOCK(sc);
931f7788e8eSJonathan Lemon 	s = splimp();
93232cd7a9cSWarner Losh 
9331d2945d5SWarner Losh 	sc->suspended = 1;	/* Do same thing as we do for suspend */
9346182fdbdSPeter Wemm 	/*
935f7788e8eSJonathan Lemon 	 * Close down routes etc.
9366182fdbdSPeter Wemm 	 */
937673d9191SSam Leffler 	ether_ifdetach(&sc->arpcom.ac_if);
93820f0c80fSMaxime Henrion 
93920f0c80fSMaxime Henrion 	/*
94032cd7a9cSWarner Losh 	 * Stop DMA and drop transmit queue, but disable interrupts first.
94120f0c80fSMaxime Henrion 	 */
94220f0c80fSMaxime Henrion 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
94320f0c80fSMaxime Henrion 	fxp_stop(sc);
94432cd7a9cSWarner Losh 	FXP_UNLOCK(sc);
94520f0c80fSMaxime Henrion 
9466182fdbdSPeter Wemm 	/*
9474953bccaSNate Lawson 	 * Unhook interrupt before dropping lock. This is to prevent
9484953bccaSNate Lawson 	 * races with fxp_intr().
9496182fdbdSPeter Wemm 	 */
9504953bccaSNate Lawson 	bus_teardown_intr(sc->dev, sc->irq, sc->ih);
9514953bccaSNate Lawson 	sc->ih = NULL;
9526182fdbdSPeter Wemm 
953f7788e8eSJonathan Lemon 	splx(s);
9546182fdbdSPeter Wemm 
955f7788e8eSJonathan Lemon 	/* Release our allocated resources. */
956f7788e8eSJonathan Lemon 	fxp_release(sc);
957f7788e8eSJonathan Lemon 	return (0);
958a17c678eSDavid Greenman }
959a17c678eSDavid Greenman 
960a17c678eSDavid Greenman /*
9614a684684SDavid Greenman  * Device shutdown routine. Called at system shutdown after sync. The
962a17c678eSDavid Greenman  * main purpose of this routine is to shut off receiver DMA so that
963a17c678eSDavid Greenman  * kernel memory doesn't get clobbered during warmboot.
964a17c678eSDavid Greenman  */
9656182fdbdSPeter Wemm static int
9666182fdbdSPeter Wemm fxp_shutdown(device_t dev)
967a17c678eSDavid Greenman {
9686182fdbdSPeter Wemm 	/*
9696182fdbdSPeter Wemm 	 * Make sure that DMA is disabled prior to reboot. Not doing
9706182fdbdSPeter Wemm 	 * do could allow DMA to corrupt kernel memory during the
9716182fdbdSPeter Wemm 	 * reboot before the driver initializes.
9726182fdbdSPeter Wemm 	 */
9736182fdbdSPeter Wemm 	fxp_stop((struct fxp_softc *) device_get_softc(dev));
974f7788e8eSJonathan Lemon 	return (0);
975a17c678eSDavid Greenman }
976a17c678eSDavid Greenman 
9777dced78aSDavid Greenman /*
9787dced78aSDavid Greenman  * Device suspend routine.  Stop the interface and save some PCI
9797dced78aSDavid Greenman  * settings in case the BIOS doesn't restore them properly on
9807dced78aSDavid Greenman  * resume.
9817dced78aSDavid Greenman  */
9827dced78aSDavid Greenman static int
9837dced78aSDavid Greenman fxp_suspend(device_t dev)
9847dced78aSDavid Greenman {
9857dced78aSDavid Greenman 	struct fxp_softc *sc = device_get_softc(dev);
986f7788e8eSJonathan Lemon 	int i, s;
9877dced78aSDavid Greenman 
9884953bccaSNate Lawson 	FXP_LOCK(sc);
989f7788e8eSJonathan Lemon 	s = splimp();
9907dced78aSDavid Greenman 
9917dced78aSDavid Greenman 	fxp_stop(sc);
9927dced78aSDavid Greenman 
9937dced78aSDavid Greenman 	for (i = 0; i < 5; i++)
9947dced78aSDavid Greenman 		sc->saved_maps[i] = pci_read_config(dev, PCIR_MAPS + i * 4, 4);
9957dced78aSDavid Greenman 	sc->saved_biosaddr = pci_read_config(dev, PCIR_BIOS, 4);
9967dced78aSDavid Greenman 	sc->saved_intline = pci_read_config(dev, PCIR_INTLINE, 1);
9977dced78aSDavid Greenman 	sc->saved_cachelnsz = pci_read_config(dev, PCIR_CACHELNSZ, 1);
9987dced78aSDavid Greenman 	sc->saved_lattimer = pci_read_config(dev, PCIR_LATTIMER, 1);
9997dced78aSDavid Greenman 
10007dced78aSDavid Greenman 	sc->suspended = 1;
10017dced78aSDavid Greenman 
10024953bccaSNate Lawson 	FXP_UNLOCK(sc);
1003f7788e8eSJonathan Lemon 	splx(s);
1004f7788e8eSJonathan Lemon 	return (0);
10057dced78aSDavid Greenman }
10067dced78aSDavid Greenman 
10077dced78aSDavid Greenman /*
10087dced78aSDavid Greenman  * Device resume routine.  Restore some PCI settings in case the BIOS
10097dced78aSDavid Greenman  * doesn't, re-enable busmastering, and restart the interface if
10107dced78aSDavid Greenman  * appropriate.
10117dced78aSDavid Greenman  */
10127dced78aSDavid Greenman static int
10137dced78aSDavid Greenman fxp_resume(device_t dev)
10147dced78aSDavid Greenman {
10157dced78aSDavid Greenman 	struct fxp_softc *sc = device_get_softc(dev);
10167dced78aSDavid Greenman 	struct ifnet *ifp = &sc->sc_if;
10177dced78aSDavid Greenman 	u_int16_t pci_command;
1018f7788e8eSJonathan Lemon 	int i, s;
10197dced78aSDavid Greenman 
10204953bccaSNate Lawson 	FXP_LOCK(sc);
1021f7788e8eSJonathan Lemon 	s = splimp();
1022fa4b32faSWarner Losh #ifndef BURN_BRIDGES
102348e417ebSJonathan Lemon 	fxp_powerstate_d0(dev);
1024fa4b32faSWarner Losh #endif
10257dced78aSDavid Greenman 	/* better way to do this? */
10267dced78aSDavid Greenman 	for (i = 0; i < 5; i++)
10277dced78aSDavid Greenman 		pci_write_config(dev, PCIR_MAPS + i * 4, sc->saved_maps[i], 4);
10287dced78aSDavid Greenman 	pci_write_config(dev, PCIR_BIOS, sc->saved_biosaddr, 4);
10297dced78aSDavid Greenman 	pci_write_config(dev, PCIR_INTLINE, sc->saved_intline, 1);
10307dced78aSDavid Greenman 	pci_write_config(dev, PCIR_CACHELNSZ, sc->saved_cachelnsz, 1);
10317dced78aSDavid Greenman 	pci_write_config(dev, PCIR_LATTIMER, sc->saved_lattimer, 1);
10327dced78aSDavid Greenman 
10337dced78aSDavid Greenman 	/* reenable busmastering */
10347dced78aSDavid Greenman 	pci_command = pci_read_config(dev, PCIR_COMMAND, 2);
10357dced78aSDavid Greenman 	pci_command |= (PCIM_CMD_MEMEN|PCIM_CMD_BUSMASTEREN);
10367dced78aSDavid Greenman 	pci_write_config(dev, PCIR_COMMAND, pci_command, 2);
10377dced78aSDavid Greenman 
10387dced78aSDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
10397dced78aSDavid Greenman 	DELAY(10);
10407dced78aSDavid Greenman 
10417dced78aSDavid Greenman 	/* reinitialize interface if necessary */
10427dced78aSDavid Greenman 	if (ifp->if_flags & IFF_UP)
10434953bccaSNate Lawson 		fxp_init_body(sc);
10447dced78aSDavid Greenman 
10457dced78aSDavid Greenman 	sc->suspended = 0;
10467dced78aSDavid Greenman 
10474953bccaSNate Lawson 	FXP_UNLOCK(sc);
1048f7788e8eSJonathan Lemon 	splx(s);
1049ba8c6fd5SDavid Greenman 	return (0);
1050f7788e8eSJonathan Lemon }
1051ba8c6fd5SDavid Greenman 
105200c4116bSJonathan Lemon static void
105300c4116bSJonathan Lemon fxp_eeprom_shiftin(struct fxp_softc *sc, int data, int length)
105400c4116bSJonathan Lemon {
105500c4116bSJonathan Lemon 	u_int16_t reg;
105600c4116bSJonathan Lemon 	int x;
105700c4116bSJonathan Lemon 
105800c4116bSJonathan Lemon 	/*
105900c4116bSJonathan Lemon 	 * Shift in data.
106000c4116bSJonathan Lemon 	 */
106100c4116bSJonathan Lemon 	for (x = 1 << (length - 1); x; x >>= 1) {
106200c4116bSJonathan Lemon 		if (data & x)
106300c4116bSJonathan Lemon 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
106400c4116bSJonathan Lemon 		else
106500c4116bSJonathan Lemon 			reg = FXP_EEPROM_EECS;
106600c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
106700c4116bSJonathan Lemon 		DELAY(1);
106800c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
106900c4116bSJonathan Lemon 		DELAY(1);
107000c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
107100c4116bSJonathan Lemon 		DELAY(1);
107200c4116bSJonathan Lemon 	}
107300c4116bSJonathan Lemon }
107400c4116bSJonathan Lemon 
1075f7788e8eSJonathan Lemon /*
1076f7788e8eSJonathan Lemon  * Read from the serial EEPROM. Basically, you manually shift in
1077f7788e8eSJonathan Lemon  * the read opcode (one bit at a time) and then shift in the address,
1078f7788e8eSJonathan Lemon  * and then you shift out the data (all of this one bit at a time).
1079f7788e8eSJonathan Lemon  * The word size is 16 bits, so you have to provide the address for
1080f7788e8eSJonathan Lemon  * every 16 bits of data.
1081f7788e8eSJonathan Lemon  */
1082f7788e8eSJonathan Lemon static u_int16_t
1083f7788e8eSJonathan Lemon fxp_eeprom_getword(struct fxp_softc *sc, int offset, int autosize)
1084f7788e8eSJonathan Lemon {
1085f7788e8eSJonathan Lemon 	u_int16_t reg, data;
1086f7788e8eSJonathan Lemon 	int x;
1087ba8c6fd5SDavid Greenman 
1088f7788e8eSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
1089f7788e8eSJonathan Lemon 	/*
1090f7788e8eSJonathan Lemon 	 * Shift in read opcode.
1091f7788e8eSJonathan Lemon 	 */
109200c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3);
1093f7788e8eSJonathan Lemon 	/*
1094f7788e8eSJonathan Lemon 	 * Shift in address.
1095f7788e8eSJonathan Lemon 	 */
1096f7788e8eSJonathan Lemon 	data = 0;
1097f7788e8eSJonathan Lemon 	for (x = 1 << (sc->eeprom_size - 1); x; x >>= 1) {
1098f7788e8eSJonathan Lemon 		if (offset & x)
1099f7788e8eSJonathan Lemon 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
1100f7788e8eSJonathan Lemon 		else
1101f7788e8eSJonathan Lemon 			reg = FXP_EEPROM_EECS;
1102f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1103f7788e8eSJonathan Lemon 		DELAY(1);
1104f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
1105f7788e8eSJonathan Lemon 		DELAY(1);
1106f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1107f7788e8eSJonathan Lemon 		DELAY(1);
1108f7788e8eSJonathan Lemon 		reg = CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO;
1109f7788e8eSJonathan Lemon 		data++;
1110f7788e8eSJonathan Lemon 		if (autosize && reg == 0) {
1111f7788e8eSJonathan Lemon 			sc->eeprom_size = data;
1112f7788e8eSJonathan Lemon 			break;
1113f7788e8eSJonathan Lemon 		}
1114f7788e8eSJonathan Lemon 	}
1115f7788e8eSJonathan Lemon 	/*
1116f7788e8eSJonathan Lemon 	 * Shift out data.
1117f7788e8eSJonathan Lemon 	 */
1118f7788e8eSJonathan Lemon 	data = 0;
1119f7788e8eSJonathan Lemon 	reg = FXP_EEPROM_EECS;
1120f7788e8eSJonathan Lemon 	for (x = 1 << 15; x; x >>= 1) {
1121f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
1122f7788e8eSJonathan Lemon 		DELAY(1);
1123f7788e8eSJonathan Lemon 		if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO)
1124f7788e8eSJonathan Lemon 			data |= x;
1125f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1126f7788e8eSJonathan Lemon 		DELAY(1);
1127f7788e8eSJonathan Lemon 	}
1128f7788e8eSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
1129f7788e8eSJonathan Lemon 	DELAY(1);
1130f7788e8eSJonathan Lemon 
1131f7788e8eSJonathan Lemon 	return (data);
1132ba8c6fd5SDavid Greenman }
1133ba8c6fd5SDavid Greenman 
113400c4116bSJonathan Lemon static void
113500c4116bSJonathan Lemon fxp_eeprom_putword(struct fxp_softc *sc, int offset, u_int16_t data)
113600c4116bSJonathan Lemon {
113700c4116bSJonathan Lemon 	int i;
113800c4116bSJonathan Lemon 
113900c4116bSJonathan Lemon 	/*
114000c4116bSJonathan Lemon 	 * Erase/write enable.
114100c4116bSJonathan Lemon 	 */
114200c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
114300c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x4, 3);
114400c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x03 << (sc->eeprom_size - 2), sc->eeprom_size);
114500c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
114600c4116bSJonathan Lemon 	DELAY(1);
114700c4116bSJonathan Lemon 	/*
114800c4116bSJonathan Lemon 	 * Shift in write opcode, address, data.
114900c4116bSJonathan Lemon 	 */
115000c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
115100c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_WRITE, 3);
115200c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, offset, sc->eeprom_size);
115300c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, data, 16);
115400c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
115500c4116bSJonathan Lemon 	DELAY(1);
115600c4116bSJonathan Lemon 	/*
115700c4116bSJonathan Lemon 	 * Wait for EEPROM to finish up.
115800c4116bSJonathan Lemon 	 */
115900c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
116000c4116bSJonathan Lemon 	DELAY(1);
116100c4116bSJonathan Lemon 	for (i = 0; i < 1000; i++) {
116200c4116bSJonathan Lemon 		if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO)
116300c4116bSJonathan Lemon 			break;
116400c4116bSJonathan Lemon 		DELAY(50);
116500c4116bSJonathan Lemon 	}
116600c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
116700c4116bSJonathan Lemon 	DELAY(1);
116800c4116bSJonathan Lemon 	/*
116900c4116bSJonathan Lemon 	 * Erase/write disable.
117000c4116bSJonathan Lemon 	 */
117100c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
117200c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x4, 3);
117300c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0, sc->eeprom_size);
117400c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
117500c4116bSJonathan Lemon 	DELAY(1);
117600c4116bSJonathan Lemon }
117700c4116bSJonathan Lemon 
1178ba8c6fd5SDavid Greenman /*
1179e9bf2fa7SDavid Greenman  * From NetBSD:
1180e9bf2fa7SDavid Greenman  *
1181e9bf2fa7SDavid Greenman  * Figure out EEPROM size.
1182e9bf2fa7SDavid Greenman  *
1183e9bf2fa7SDavid Greenman  * 559's can have either 64-word or 256-word EEPROMs, the 558
1184e9bf2fa7SDavid Greenman  * datasheet only talks about 64-word EEPROMs, and the 557 datasheet
1185e9bf2fa7SDavid Greenman  * talks about the existance of 16 to 256 word EEPROMs.
1186e9bf2fa7SDavid Greenman  *
1187e9bf2fa7SDavid Greenman  * The only known sizes are 64 and 256, where the 256 version is used
1188e9bf2fa7SDavid Greenman  * by CardBus cards to store CIS information.
1189e9bf2fa7SDavid Greenman  *
1190e9bf2fa7SDavid Greenman  * The address is shifted in msb-to-lsb, and after the last
1191e9bf2fa7SDavid Greenman  * address-bit the EEPROM is supposed to output a `dummy zero' bit,
1192e9bf2fa7SDavid Greenman  * after which follows the actual data. We try to detect this zero, by
1193e9bf2fa7SDavid Greenman  * probing the data-out bit in the EEPROM control register just after
1194e9bf2fa7SDavid Greenman  * having shifted in a bit. If the bit is zero, we assume we've
1195e9bf2fa7SDavid Greenman  * shifted enough address bits. The data-out should be tri-state,
1196e9bf2fa7SDavid Greenman  * before this, which should translate to a logical one.
1197e9bf2fa7SDavid Greenman  */
1198e9bf2fa7SDavid Greenman static void
1199f7788e8eSJonathan Lemon fxp_autosize_eeprom(struct fxp_softc *sc)
1200e9bf2fa7SDavid Greenman {
1201e9bf2fa7SDavid Greenman 
1202f7788e8eSJonathan Lemon 	/* guess maximum size of 256 words */
1203f7788e8eSJonathan Lemon 	sc->eeprom_size = 8;
1204f7788e8eSJonathan Lemon 
1205f7788e8eSJonathan Lemon 	/* autosize */
1206f7788e8eSJonathan Lemon 	(void) fxp_eeprom_getword(sc, 0, 1);
1207e9bf2fa7SDavid Greenman }
1208f7788e8eSJonathan Lemon 
1209ba8c6fd5SDavid Greenman static void
1210f7788e8eSJonathan Lemon fxp_read_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words)
1211ba8c6fd5SDavid Greenman {
1212f7788e8eSJonathan Lemon 	int i;
1213ba8c6fd5SDavid Greenman 
1214f7788e8eSJonathan Lemon 	for (i = 0; i < words; i++)
1215f7788e8eSJonathan Lemon 		data[i] = fxp_eeprom_getword(sc, offset + i, 0);
1216ba8c6fd5SDavid Greenman }
1217ba8c6fd5SDavid Greenman 
121800c4116bSJonathan Lemon static void
121900c4116bSJonathan Lemon fxp_write_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words)
122000c4116bSJonathan Lemon {
122100c4116bSJonathan Lemon 	int i;
122200c4116bSJonathan Lemon 
122300c4116bSJonathan Lemon 	for (i = 0; i < words; i++)
122400c4116bSJonathan Lemon 		fxp_eeprom_putword(sc, offset + i, data[i]);
122500c4116bSJonathan Lemon }
122600c4116bSJonathan Lemon 
1227b2badf02SMaxime Henrion static void
1228b2badf02SMaxime Henrion fxp_dma_map_txbuf(void *arg, bus_dma_segment_t *segs, int nseg,
1229b2badf02SMaxime Henrion     bus_size_t mapsize, int error)
1230b2badf02SMaxime Henrion {
1231b2badf02SMaxime Henrion 	struct fxp_softc *sc;
1232b2badf02SMaxime Henrion 	struct fxp_cb_tx *txp;
1233b2badf02SMaxime Henrion 	int i;
1234b2badf02SMaxime Henrion 
1235b2badf02SMaxime Henrion 	if (error)
1236b2badf02SMaxime Henrion 		return;
1237b2badf02SMaxime Henrion 
1238b2badf02SMaxime Henrion 	KASSERT(nseg <= FXP_NTXSEG, ("too many DMA segments"));
1239b2badf02SMaxime Henrion 
1240b2badf02SMaxime Henrion 	sc = arg;
1241b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_last->tx_next->tx_cb;
1242b2badf02SMaxime Henrion 	for (i = 0; i < nseg; i++) {
1243b2badf02SMaxime Henrion 		KASSERT(segs[i].ds_len <= MCLBYTES, ("segment size too large"));
1244b2badf02SMaxime Henrion 		/*
1245b2badf02SMaxime Henrion 		 * If this is an 82550/82551, then we're using extended
1246b2badf02SMaxime Henrion 		 * TxCBs _and_ we're using checksum offload. This means
1247b2badf02SMaxime Henrion 		 * that the TxCB is really an IPCB. One major difference
1248b2badf02SMaxime Henrion 		 * between the two is that with plain extended TxCBs,
1249b2badf02SMaxime Henrion 		 * the bottom half of the TxCB contains two entries from
1250b2badf02SMaxime Henrion 		 * the TBD array, whereas IPCBs contain just one entry:
1251b2badf02SMaxime Henrion 		 * one entry (8 bytes) has been sacrificed for the TCP/IP
1252b2badf02SMaxime Henrion 		 * checksum offload control bits. So to make things work
1253b2badf02SMaxime Henrion 		 * right, we have to start filling in the TBD array
1254b2badf02SMaxime Henrion 		 * starting from a different place depending on whether
1255b2badf02SMaxime Henrion 		 * the chip is an 82550/82551 or not.
1256b2badf02SMaxime Henrion 		 */
1257b2badf02SMaxime Henrion 		if (sc->flags & FXP_FLAG_EXT_RFA) {
125883e6547dSMaxime Henrion 			txp->tbd[i + 1].tb_addr = htole32(segs[i].ds_addr);
125983e6547dSMaxime Henrion 			txp->tbd[i + 1].tb_size = htole32(segs[i].ds_len);
1260b2badf02SMaxime Henrion 		} else {
126183e6547dSMaxime Henrion 			txp->tbd[i].tb_addr = htole32(segs[i].ds_addr);
126283e6547dSMaxime Henrion 			txp->tbd[i].tb_size = htole32(segs[i].ds_len);
1263b2badf02SMaxime Henrion 		}
1264b2badf02SMaxime Henrion 	}
1265b2badf02SMaxime Henrion 	txp->tbd_number = nseg;
1266b2badf02SMaxime Henrion }
1267b2badf02SMaxime Henrion 
1268a17c678eSDavid Greenman /*
12694953bccaSNate Lawson  * Grab the softc lock and call the real fxp_start_body() routine
1270a17c678eSDavid Greenman  */
1271a17c678eSDavid Greenman static void
1272f7788e8eSJonathan Lemon fxp_start(struct ifnet *ifp)
1273a17c678eSDavid Greenman {
12749b44ff22SGarrett Wollman 	struct fxp_softc *sc = ifp->if_softc;
12754953bccaSNate Lawson 
12764953bccaSNate Lawson 	FXP_LOCK(sc);
12774953bccaSNate Lawson 	fxp_start_body(ifp);
12784953bccaSNate Lawson 	FXP_UNLOCK(sc);
12794953bccaSNate Lawson }
12804953bccaSNate Lawson 
12814953bccaSNate Lawson /*
12824953bccaSNate Lawson  * Start packet transmission on the interface.
12834953bccaSNate Lawson  * This routine must be called with the softc lock held, and is an
12844953bccaSNate Lawson  * internal entry point only.
12854953bccaSNate Lawson  */
12864953bccaSNate Lawson static void
12874953bccaSNate Lawson fxp_start_body(struct ifnet *ifp)
12884953bccaSNate Lawson {
12894953bccaSNate Lawson 	struct fxp_softc *sc = ifp->if_softc;
129050d81222SMaxime Henrion 	struct fxp_tx *txp;
1291b2badf02SMaxime Henrion 	struct mbuf *mb_head;
1292b2badf02SMaxime Henrion 	int error;
1293a17c678eSDavid Greenman 
12944953bccaSNate Lawson 	mtx_assert(&sc->sc_mtx, MA_OWNED);
1295a17c678eSDavid Greenman 	/*
1296483b9871SDavid Greenman 	 * See if we need to suspend xmit until the multicast filter
1297483b9871SDavid Greenman 	 * has been reprogrammed (which can only be done at the head
1298483b9871SDavid Greenman 	 * of the command chain).
1299a17c678eSDavid Greenman 	 */
13000f4dc94cSChuck Paterson 	if (sc->need_mcsetup) {
1301a17c678eSDavid Greenman 		return;
13020f4dc94cSChuck Paterson 	}
13031cd443acSDavid Greenman 
1304483b9871SDavid Greenman 	txp = NULL;
1305483b9871SDavid Greenman 
1306483b9871SDavid Greenman 	/*
1307483b9871SDavid Greenman 	 * We're finished if there is nothing more to add to the list or if
1308483b9871SDavid Greenman 	 * we're all filled up with buffers to transmit.
13093114fdb4SDavid Greenman 	 * NOTE: One TxCB is reserved to guarantee that fxp_mc_setup() can add
13103114fdb4SDavid Greenman 	 *       a NOP command when needed.
1311483b9871SDavid Greenman 	 */
13123114fdb4SDavid Greenman 	while (ifp->if_snd.ifq_head != NULL && sc->tx_queued < FXP_NTXCB - 1) {
1313483b9871SDavid Greenman 
1314dfe61cf1SDavid Greenman 		/*
1315dfe61cf1SDavid Greenman 		 * Grab a packet to transmit.
1316dfe61cf1SDavid Greenman 		 */
13176318197eSDavid Greenman 		IF_DEQUEUE(&ifp->if_snd, mb_head);
1318a17c678eSDavid Greenman 
1319dfe61cf1SDavid Greenman 		/*
1320483b9871SDavid Greenman 		 * Get pointer to next available tx desc.
1321dfe61cf1SDavid Greenman 		 */
1322b2badf02SMaxime Henrion 		txp = sc->fxp_desc.tx_last->tx_next;
1323c8bca6dcSBill Paul 
1324c8bca6dcSBill Paul 		/*
1325a35e7eaaSDon Lewis 		 * A note in Appendix B of the Intel 8255x 10/100 Mbps
1326a35e7eaaSDon Lewis 		 * Ethernet Controller Family Open Source Software
1327a35e7eaaSDon Lewis 		 * Developer Manual says:
1328a35e7eaaSDon Lewis 		 *   Using software parsing is only allowed with legal
1329a35e7eaaSDon Lewis 		 *   TCP/IP or UDP/IP packets.
1330a35e7eaaSDon Lewis 		 *   ...
1331a35e7eaaSDon Lewis 		 *   For all other datagrams, hardware parsing must
1332a35e7eaaSDon Lewis 		 *   be used.
1333a35e7eaaSDon Lewis 		 * Software parsing appears to truncate ICMP and
1334a35e7eaaSDon Lewis 		 * fragmented UDP packets that contain one to three
1335a35e7eaaSDon Lewis 		 * bytes in the second (and final) mbuf of the packet.
1336a35e7eaaSDon Lewis 		 */
1337a35e7eaaSDon Lewis 		if (sc->flags & FXP_FLAG_EXT_RFA)
1338a35e7eaaSDon Lewis 			txp->tx_cb->ipcb_ip_activation_high =
1339a35e7eaaSDon Lewis 			    FXP_IPCB_HARDWAREPARSING_ENABLE;
1340a35e7eaaSDon Lewis 
1341a35e7eaaSDon Lewis 		/*
1342c8bca6dcSBill Paul 		 * Deal with TCP/IP checksum offload. Note that
1343c8bca6dcSBill Paul 		 * in order for TCP checksum offload to work,
1344c8bca6dcSBill Paul 		 * the pseudo header checksum must have already
1345c8bca6dcSBill Paul 		 * been computed and stored in the checksum field
1346c8bca6dcSBill Paul 		 * in the TCP header. The stack should have
1347c8bca6dcSBill Paul 		 * already done this for us.
1348c8bca6dcSBill Paul 		 */
1349c8bca6dcSBill Paul 
1350c8bca6dcSBill Paul 		if (mb_head->m_pkthdr.csum_flags) {
1351c8bca6dcSBill Paul 			if (mb_head->m_pkthdr.csum_flags & CSUM_DELAY_DATA) {
1352b2badf02SMaxime Henrion 				txp->tx_cb->ipcb_ip_schedule =
1353c8bca6dcSBill Paul 				    FXP_IPCB_TCPUDP_CHECKSUM_ENABLE;
1354c8bca6dcSBill Paul 				if (mb_head->m_pkthdr.csum_flags & CSUM_TCP)
1355b2badf02SMaxime Henrion 					txp->tx_cb->ipcb_ip_schedule |=
1356c8bca6dcSBill Paul 					    FXP_IPCB_TCP_PACKET;
1357c8bca6dcSBill Paul 			}
1358c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR
1359c8bca6dcSBill Paul 		/*
1360c8bca6dcSBill Paul 		 * XXX The 82550 chip appears to have trouble
1361c8bca6dcSBill Paul 		 * dealing with IP header checksums in very small
1362c8bca6dcSBill Paul 		 * datagrams, namely fragments from 1 to 3 bytes
1363c8bca6dcSBill Paul 		 * in size. For example, say you want to transmit
1364c8bca6dcSBill Paul 		 * a UDP packet of 1473 bytes. The packet will be
1365c8bca6dcSBill Paul 		 * fragmented over two IP datagrams, the latter
1366c8bca6dcSBill Paul 		 * containing only one byte of data. The 82550 will
1367c8bca6dcSBill Paul 		 * botch the header checksum on the 1-byte fragment.
1368c8bca6dcSBill Paul 		 * As long as the datagram contains 4 or more bytes
1369c8bca6dcSBill Paul 		 * of data, you're ok.
1370c8bca6dcSBill Paul 		 *
1371c8bca6dcSBill Paul                  * The following code attempts to work around this
1372c8bca6dcSBill Paul 		 * problem: if the datagram is less than 38 bytes
1373c8bca6dcSBill Paul 		 * in size (14 bytes ether header, 20 bytes IP header,
1374c8bca6dcSBill Paul 		 * plus 4 bytes of data), we punt and compute the IP
1375c8bca6dcSBill Paul 		 * header checksum by hand. This workaround doesn't
1376c8bca6dcSBill Paul 		 * work very well, however, since it can be fooled
1377c8bca6dcSBill Paul 		 * by things like VLAN tags and IP options that make
1378c8bca6dcSBill Paul 		 * the header sizes/offsets vary.
1379c8bca6dcSBill Paul 		 */
1380c8bca6dcSBill Paul 
1381c8bca6dcSBill Paul 			if (mb_head->m_pkthdr.csum_flags & CSUM_IP) {
1382c8bca6dcSBill Paul 				if (mb_head->m_pkthdr.len < 38) {
1383c8bca6dcSBill Paul 					struct ip *ip;
1384c8bca6dcSBill Paul 					mb_head->m_data += ETHER_HDR_LEN;
1385c8bca6dcSBill Paul 					ip = mtod(mb_head, struct ip *);
1386c8bca6dcSBill Paul 					ip->ip_sum = in_cksum(mb_head,
1387c8bca6dcSBill Paul 					    ip->ip_hl << 2);
1388c8bca6dcSBill Paul 					mb_head->m_data -= ETHER_HDR_LEN;
1389c8bca6dcSBill Paul 				} else {
1390b2badf02SMaxime Henrion 					txp->tx_cb->ipcb_ip_activation_high =
1391c8bca6dcSBill Paul 					    FXP_IPCB_HARDWAREPARSING_ENABLE;
1392b2badf02SMaxime Henrion 					txp->tx_cb->ipcb_ip_schedule |=
1393c8bca6dcSBill Paul 					    FXP_IPCB_IP_CHECKSUM_ENABLE;
1394c8bca6dcSBill Paul 				}
1395c8bca6dcSBill Paul 			}
1396c8bca6dcSBill Paul #endif
1397c8bca6dcSBill Paul 		}
1398c8bca6dcSBill Paul 
1399c8bca6dcSBill Paul 		/*
1400a17c678eSDavid Greenman 		 * Go through each of the mbufs in the chain and initialize
1401483b9871SDavid Greenman 		 * the transmit buffer descriptors with the physical address
1402a17c678eSDavid Greenman 		 * and size of the mbuf.
1403a17c678eSDavid Greenman 		 */
1404b2badf02SMaxime Henrion 		error = bus_dmamap_load_mbuf(sc->fxp_mtag, txp->tx_map,
1405b2badf02SMaxime Henrion 		    mb_head, fxp_dma_map_txbuf, sc, 0);
1406b2badf02SMaxime Henrion 
1407b2badf02SMaxime Henrion 		if (error && error != EFBIG) {
1408b2badf02SMaxime Henrion 			device_printf(sc->dev, "can't map mbuf (error %d)\n",
1409b2badf02SMaxime Henrion 			    error);
1410b2badf02SMaxime Henrion 			m_freem(mb_head);
1411a17c678eSDavid Greenman 			break;
1412a17c678eSDavid Greenman 		}
1413b2badf02SMaxime Henrion 
1414b2badf02SMaxime Henrion 		if (error) {
141523a0ed7cSDavid Greenman 			struct mbuf *mn;
141623a0ed7cSDavid Greenman 
1417a17c678eSDavid Greenman 			/*
14183bd07cfdSJonathan Lemon 			 * We ran out of segments. We have to recopy this
14193bd07cfdSJonathan Lemon 			 * mbuf chain first. Bail out if we can't get the
14203bd07cfdSJonathan Lemon 			 * new buffers.
1421a17c678eSDavid Greenman 			 */
14221104779bSMike Silbersack 			mn = m_defrag(mb_head, M_DONTWAIT);
142323a0ed7cSDavid Greenman 			if (mn == NULL) {
142423a0ed7cSDavid Greenman 				m_freem(mb_head);
1425483b9871SDavid Greenman 				break;
14261104779bSMike Silbersack 			} else {
142723a0ed7cSDavid Greenman 				mb_head = mn;
14281104779bSMike Silbersack 			}
1429b2badf02SMaxime Henrion 			error = bus_dmamap_load_mbuf(sc->fxp_mtag, txp->tx_map,
1430b2badf02SMaxime Henrion 			    mb_head, fxp_dma_map_txbuf, sc, 0);
1431b2badf02SMaxime Henrion 			if (error) {
1432b2badf02SMaxime Henrion 				device_printf(sc->dev,
1433b2badf02SMaxime Henrion 				    "can't map mbuf (error %d)\n", error);
1434b2badf02SMaxime Henrion 				m_freem(mb_head);
1435b2badf02SMaxime Henrion 				break;
1436b2badf02SMaxime Henrion 			}
143723a0ed7cSDavid Greenman 		}
143823a0ed7cSDavid Greenman 
1439b2badf02SMaxime Henrion 		bus_dmamap_sync(sc->fxp_mtag, txp->tx_map,
1440b2badf02SMaxime Henrion 		    BUS_DMASYNC_PREWRITE);
1441b2badf02SMaxime Henrion 
1442b2badf02SMaxime Henrion 		txp->tx_mbuf = mb_head;
1443b2badf02SMaxime Henrion 		txp->tx_cb->cb_status = 0;
1444b2badf02SMaxime Henrion 		txp->tx_cb->byte_count = 0;
14453114fdb4SDavid Greenman 		if (sc->tx_queued != FXP_CXINT_THRESH - 1) {
1446b2badf02SMaxime Henrion 			txp->tx_cb->cb_command =
144783e6547dSMaxime Henrion 			    htole16(sc->tx_cmd | FXP_CB_COMMAND_SF |
144883e6547dSMaxime Henrion 			    FXP_CB_COMMAND_S);
14493114fdb4SDavid Greenman 		} else {
1450b2badf02SMaxime Henrion 			txp->tx_cb->cb_command =
145183e6547dSMaxime Henrion 			    htole16(sc->tx_cmd | FXP_CB_COMMAND_SF |
145283e6547dSMaxime Henrion 			    FXP_CB_COMMAND_S | FXP_CB_COMMAND_I);
14533114fdb4SDavid Greenman 			/*
14543bd07cfdSJonathan Lemon 			 * Set a 5 second timer just in case we don't hear
14553bd07cfdSJonathan Lemon 			 * from the card again.
14563114fdb4SDavid Greenman 			 */
14573114fdb4SDavid Greenman 			ifp->if_timer = 5;
14583114fdb4SDavid Greenman 		}
1459b2badf02SMaxime Henrion 		txp->tx_cb->tx_threshold = tx_threshold;
1460a17c678eSDavid Greenman 
1461a17c678eSDavid Greenman 		/*
1462483b9871SDavid Greenman 		 * Advance the end of list forward.
1463a17c678eSDavid Greenman 		 */
146406175228SAndrew Gallatin 
146550d81222SMaxime Henrion #ifdef __alpha__
146606175228SAndrew Gallatin 		/*
146706175228SAndrew Gallatin 		 * On platforms which can't access memory in 16-bit
146806175228SAndrew Gallatin 		 * granularities, we must prevent the card from DMA'ing
146906175228SAndrew Gallatin 		 * up the status while we update the command field.
147006175228SAndrew Gallatin 		 * This could cause us to overwrite the completion status.
147114fd1071SMaxime Henrion 		 * XXX This is probably bogus and we're _not_ looking
147214fd1071SMaxime Henrion 		 * for atomicity here.
147306175228SAndrew Gallatin 		 */
147414fd1071SMaxime Henrion 		atomic_clear_16(&sc->fxp_desc.tx_last->tx_cb->cb_command,
1475bafb64afSMaxime Henrion 		    htole16(FXP_CB_COMMAND_S));
147650d81222SMaxime Henrion #else
1477bafb64afSMaxime Henrion 		sc->fxp_desc.tx_last->tx_cb->cb_command &=
1478bafb64afSMaxime Henrion 		    htole16(~FXP_CB_COMMAND_S);
147950d81222SMaxime Henrion #endif /*__alpha__*/
1480b2badf02SMaxime Henrion 		sc->fxp_desc.tx_last = txp;
1481a17c678eSDavid Greenman 
1482a17c678eSDavid Greenman 		/*
14831cd443acSDavid Greenman 		 * Advance the beginning of the list forward if there are
1484b2badf02SMaxime Henrion 		 * no other packets queued (when nothing is queued, tx_first
1485483b9871SDavid Greenman 		 * sits on the last TxCB that was sent out).
1486a17c678eSDavid Greenman 		 */
14871cd443acSDavid Greenman 		if (sc->tx_queued == 0)
1488b2badf02SMaxime Henrion 			sc->fxp_desc.tx_first = txp;
1489a17c678eSDavid Greenman 
14901cd443acSDavid Greenman 		sc->tx_queued++;
14911cd443acSDavid Greenman 
1492a17c678eSDavid Greenman 		/*
1493a17c678eSDavid Greenman 		 * Pass packet to bpf if there is a listener.
1494a17c678eSDavid Greenman 		 */
1495673d9191SSam Leffler 		BPF_MTAP(ifp, mb_head);
1496483b9871SDavid Greenman 	}
1497b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
1498483b9871SDavid Greenman 
1499483b9871SDavid Greenman 	/*
1500483b9871SDavid Greenman 	 * We're finished. If we added to the list, issue a RESUME to get DMA
1501483b9871SDavid Greenman 	 * going again if suspended.
1502483b9871SDavid Greenman 	 */
1503483b9871SDavid Greenman 	if (txp != NULL) {
1504483b9871SDavid Greenman 		fxp_scb_wait(sc);
15052e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME);
1506483b9871SDavid Greenman 	}
1507a17c678eSDavid Greenman }
1508a17c678eSDavid Greenman 
1509e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
1510e4fc250cSLuigi Rizzo static poll_handler_t fxp_poll;
1511e4fc250cSLuigi Rizzo 
1512e4fc250cSLuigi Rizzo static void
1513e4fc250cSLuigi Rizzo fxp_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
1514e4fc250cSLuigi Rizzo {
1515e4fc250cSLuigi Rizzo 	struct fxp_softc *sc = ifp->if_softc;
1516e4fc250cSLuigi Rizzo 	u_int8_t statack;
1517e4fc250cSLuigi Rizzo 
15184953bccaSNate Lawson 	FXP_LOCK(sc);
1519e4fc250cSLuigi Rizzo 	if (cmd == POLL_DEREGISTER) {	/* final call, enable interrupts */
1520e4fc250cSLuigi Rizzo 		CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0);
15214953bccaSNate Lawson 		FXP_UNLOCK(sc);
1522e4fc250cSLuigi Rizzo 		return;
1523e4fc250cSLuigi Rizzo 	}
1524e4fc250cSLuigi Rizzo 	statack = FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA |
1525e4fc250cSLuigi Rizzo 	    FXP_SCB_STATACK_FR;
1526e4fc250cSLuigi Rizzo 	if (cmd == POLL_AND_CHECK_STATUS) {
1527e4fc250cSLuigi Rizzo 		u_int8_t tmp;
15286481f301SPeter Wemm 
1529e4fc250cSLuigi Rizzo 		tmp = CSR_READ_1(sc, FXP_CSR_SCB_STATACK);
15304953bccaSNate Lawson 		if (tmp == 0xff || tmp == 0) {
15314953bccaSNate Lawson 			FXP_UNLOCK(sc);
1532e4fc250cSLuigi Rizzo 			return; /* nothing to do */
15334953bccaSNate Lawson 		}
1534e4fc250cSLuigi Rizzo 		tmp &= ~statack;
1535e4fc250cSLuigi Rizzo 		/* ack what we can */
1536e4fc250cSLuigi Rizzo 		if (tmp != 0)
1537e4fc250cSLuigi Rizzo 			CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, tmp);
1538e4fc250cSLuigi Rizzo 		statack |= tmp;
1539e4fc250cSLuigi Rizzo 	}
15404953bccaSNate Lawson 	fxp_intr_body(sc, ifp, statack, count);
15414953bccaSNate Lawson 	FXP_UNLOCK(sc);
1542e4fc250cSLuigi Rizzo }
1543e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */
1544e4fc250cSLuigi Rizzo 
1545a17c678eSDavid Greenman /*
15469c7d2607SDavid Greenman  * Process interface interrupts.
1547a17c678eSDavid Greenman  */
154894927790SDavid Greenman static void
1549f7788e8eSJonathan Lemon fxp_intr(void *xsc)
1550a17c678eSDavid Greenman {
1551f7788e8eSJonathan Lemon 	struct fxp_softc *sc = xsc;
15524953bccaSNate Lawson 	struct ifnet *ifp = &sc->sc_if;
15531cd443acSDavid Greenman 	u_int8_t statack;
15540f4dc94cSChuck Paterson 
15554953bccaSNate Lawson 	FXP_LOCK(sc);
1556704d1965SWarner Losh 	if (sc->suspended) {
1557704d1965SWarner Losh 		FXP_UNLOCK(sc);
1558704d1965SWarner Losh 		return;
1559704d1965SWarner Losh 	}
1560704d1965SWarner Losh 
1561e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
15624953bccaSNate Lawson 	if (ifp->if_flags & IFF_POLLING) {
15634953bccaSNate Lawson 		FXP_UNLOCK(sc);
1564e4fc250cSLuigi Rizzo 		return;
15654953bccaSNate Lawson 	}
1566e4fc250cSLuigi Rizzo 	if (ether_poll_register(fxp_poll, ifp)) {
1567e4fc250cSLuigi Rizzo 		/* disable interrupts */
1568e4fc250cSLuigi Rizzo 		CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
15694953bccaSNate Lawson 		FXP_UNLOCK(sc);
1570c660bdfaSJohn Baldwin 		fxp_poll(ifp, 0, 1);
1571e4fc250cSLuigi Rizzo 		return;
1572e4fc250cSLuigi Rizzo 	}
1573e4fc250cSLuigi Rizzo #endif
1574b184b38eSDavid Greenman 	while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) {
1575a17c678eSDavid Greenman 		/*
157611457bbfSJonathan Lemon 		 * It should not be possible to have all bits set; the
157711457bbfSJonathan Lemon 		 * FXP_SCB_INTR_SWI bit always returns 0 on a read.  If
157811457bbfSJonathan Lemon 		 * all bits are set, this may indicate that the card has
157911457bbfSJonathan Lemon 		 * been physically ejected, so ignore it.
158011457bbfSJonathan Lemon 		 */
15814953bccaSNate Lawson 		if (statack == 0xff) {
15824953bccaSNate Lawson 			FXP_UNLOCK(sc);
158311457bbfSJonathan Lemon 			return;
15844953bccaSNate Lawson 		}
158511457bbfSJonathan Lemon 
158611457bbfSJonathan Lemon 		/*
1587a17c678eSDavid Greenman 		 * First ACK all the interrupts in this pass.
1588a17c678eSDavid Greenman 		 */
1589ba8c6fd5SDavid Greenman 		CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
15904953bccaSNate Lawson 		fxp_intr_body(sc, ifp, statack, -1);
1591e4fc250cSLuigi Rizzo 	}
15924953bccaSNate Lawson 	FXP_UNLOCK(sc);
1593e4fc250cSLuigi Rizzo }
1594e4fc250cSLuigi Rizzo 
1595e4fc250cSLuigi Rizzo static void
1596b2badf02SMaxime Henrion fxp_txeof(struct fxp_softc *sc)
1597b2badf02SMaxime Henrion {
1598b2badf02SMaxime Henrion 	struct fxp_tx *txp;
1599b2badf02SMaxime Henrion 
1600b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREREAD);
1601b2badf02SMaxime Henrion 	for (txp = sc->fxp_desc.tx_first; sc->tx_queued &&
160283e6547dSMaxime Henrion 	    (le16toh(txp->tx_cb->cb_status) & FXP_CB_STATUS_C) != 0;
1603b2badf02SMaxime Henrion 	    txp = txp->tx_next) {
1604b2badf02SMaxime Henrion 		if (txp->tx_mbuf != NULL) {
1605b2badf02SMaxime Henrion 			bus_dmamap_sync(sc->fxp_mtag, txp->tx_map,
1606b2badf02SMaxime Henrion 			    BUS_DMASYNC_POSTWRITE);
1607b2badf02SMaxime Henrion 			bus_dmamap_unload(sc->fxp_mtag, txp->tx_map);
1608b2badf02SMaxime Henrion 			m_freem(txp->tx_mbuf);
1609b2badf02SMaxime Henrion 			txp->tx_mbuf = NULL;
1610b2badf02SMaxime Henrion 			/* clear this to reset csum offload bits */
1611b2badf02SMaxime Henrion 			txp->tx_cb->tbd[0].tb_addr = 0;
1612b2badf02SMaxime Henrion 		}
1613b2badf02SMaxime Henrion 		sc->tx_queued--;
1614b2badf02SMaxime Henrion 	}
1615b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = txp;
1616b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
1617b2badf02SMaxime Henrion }
1618b2badf02SMaxime Henrion 
1619b2badf02SMaxime Henrion static void
16204953bccaSNate Lawson fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp, u_int8_t statack,
16214953bccaSNate Lawson     int count)
1622e4fc250cSLuigi Rizzo {
16232b5989e9SLuigi Rizzo 	struct mbuf *m;
1624b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
16252b5989e9SLuigi Rizzo 	struct fxp_rfa *rfa;
16262b5989e9SLuigi Rizzo 	int rnr = (statack & FXP_SCB_STATACK_RNR) ? 1 : 0;
16272b5989e9SLuigi Rizzo 
16284953bccaSNate Lawson 	mtx_assert(&sc->sc_mtx, MA_OWNED);
16292b5989e9SLuigi Rizzo 	if (rnr)
16302b5989e9SLuigi Rizzo 		fxp_rnr++;
1631947e3815SIan Dowse #ifdef DEVICE_POLLING
1632947e3815SIan Dowse 	/* Pick up a deferred RNR condition if `count' ran out last time. */
1633947e3815SIan Dowse 	if (sc->flags & FXP_FLAG_DEFERRED_RNR) {
1634947e3815SIan Dowse 		sc->flags &= ~FXP_FLAG_DEFERRED_RNR;
1635947e3815SIan Dowse 		rnr = 1;
1636947e3815SIan Dowse 	}
1637947e3815SIan Dowse #endif
1638a17c678eSDavid Greenman 
1639a17c678eSDavid Greenman 	/*
16403114fdb4SDavid Greenman 	 * Free any finished transmit mbuf chains.
164106936301SBill Paul 	 *
164206936301SBill Paul 	 * Handle the CNA event likt a CXTNO event. It used to
164306936301SBill Paul 	 * be that this event (control unit not ready) was not
164406936301SBill Paul 	 * encountered, but it is now with the SMPng modifications.
164506936301SBill Paul 	 * The exact sequence of events that occur when the interface
164606936301SBill Paul 	 * is brought up are different now, and if this event
164706936301SBill Paul 	 * goes unhandled, the configuration/rxfilter setup sequence
164806936301SBill Paul 	 * can stall for several seconds. The result is that no
164906936301SBill Paul 	 * packets go out onto the wire for about 5 to 10 seconds
165006936301SBill Paul 	 * after the interface is ifconfig'ed for the first time.
16513114fdb4SDavid Greenman 	 */
165206936301SBill Paul 	if (statack & (FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA)) {
1653b2badf02SMaxime Henrion 		fxp_txeof(sc);
16543114fdb4SDavid Greenman 
165541aa0ba2SLuigi Rizzo 		ifp->if_timer = 0;
1656e2102ae4SMike Silbersack 		if (sc->tx_queued == 0) {
16573114fdb4SDavid Greenman 			if (sc->need_mcsetup)
16583114fdb4SDavid Greenman 				fxp_mc_setup(sc);
1659e2102ae4SMike Silbersack 		}
16603114fdb4SDavid Greenman 		/*
16613114fdb4SDavid Greenman 		 * Try to start more packets transmitting.
16623114fdb4SDavid Greenman 		 */
16633114fdb4SDavid Greenman 		if (ifp->if_snd.ifq_head != NULL)
16644953bccaSNate Lawson 			fxp_start_body(ifp);
16653114fdb4SDavid Greenman 	}
16662b5989e9SLuigi Rizzo 
16672b5989e9SLuigi Rizzo 	/*
16682b5989e9SLuigi Rizzo 	 * Just return if nothing happened on the receive side.
16692b5989e9SLuigi Rizzo 	 */
1670947e3815SIan Dowse 	if (!rnr && (statack & FXP_SCB_STATACK_FR) == 0)
16712b5989e9SLuigi Rizzo 		return;
16722b5989e9SLuigi Rizzo 
16733114fdb4SDavid Greenman 	/*
1674a17c678eSDavid Greenman 	 * Process receiver interrupts. If a no-resource (RNR)
1675a17c678eSDavid Greenman 	 * condition exists, get whatever packets we can and
1676a17c678eSDavid Greenman 	 * re-start the receiver.
1677947e3815SIan Dowse 	 *
16782b5989e9SLuigi Rizzo 	 * When using polling, we do not process the list to completion,
16792b5989e9SLuigi Rizzo 	 * so when we get an RNR interrupt we must defer the restart
16802b5989e9SLuigi Rizzo 	 * until we hit the last buffer with the C bit set.
16812b5989e9SLuigi Rizzo 	 * If we run out of cycles and rfa_headm has the C bit set,
1682947e3815SIan Dowse 	 * record the pending RNR in the FXP_FLAG_DEFERRED_RNR flag so
1683947e3815SIan Dowse 	 * that the info will be used in the subsequent polling cycle.
1684a17c678eSDavid Greenman 	 */
16852b5989e9SLuigi Rizzo 	for (;;) {
1686b2badf02SMaxime Henrion 		rxp = sc->fxp_desc.rx_head;
1687b2badf02SMaxime Henrion 		m = rxp->rx_mbuf;
1688ba8c6fd5SDavid Greenman 		rfa = (struct fxp_rfa *)(m->m_ext.ext_buf +
1689ba8c6fd5SDavid Greenman 		    RFA_ALIGNMENT_FUDGE);
1690b2badf02SMaxime Henrion 		bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map,
1691b2badf02SMaxime Henrion 		    BUS_DMASYNC_POSTREAD);
1692a17c678eSDavid Greenman 
1693e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING /* loop at most count times if count >=0 */
1694947e3815SIan Dowse 		if (count >= 0 && count-- == 0) {
1695947e3815SIan Dowse 			if (rnr) {
1696947e3815SIan Dowse 				/* Defer RNR processing until the next time. */
1697947e3815SIan Dowse 				sc->flags |= FXP_FLAG_DEFERRED_RNR;
1698947e3815SIan Dowse 				rnr = 0;
1699947e3815SIan Dowse 			}
17002b5989e9SLuigi Rizzo 			break;
1701947e3815SIan Dowse 		}
17022b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */
17032b5989e9SLuigi Rizzo 
170483e6547dSMaxime Henrion 		if ((le16toh(rfa->rfa_status) & FXP_RFA_STATUS_C) == 0)
17052b5989e9SLuigi Rizzo 			break;
17062b5989e9SLuigi Rizzo 
1707dfe61cf1SDavid Greenman 		/*
1708b2badf02SMaxime Henrion 		 * Advance head forward.
1709dfe61cf1SDavid Greenman 		 */
1710b2badf02SMaxime Henrion 		sc->fxp_desc.rx_head = rxp->rx_next;
1711a17c678eSDavid Greenman 
1712dfe61cf1SDavid Greenman 		/*
1713ba8c6fd5SDavid Greenman 		 * Add a new buffer to the receive chain.
1714ba8c6fd5SDavid Greenman 		 * If this fails, the old buffer is recycled
1715ba8c6fd5SDavid Greenman 		 * instead.
1716dfe61cf1SDavid Greenman 		 */
1717b2badf02SMaxime Henrion 		if (fxp_add_rfabuf(sc, rxp) == 0) {
1718aed53495SDavid Greenman 			int total_len;
1719a17c678eSDavid Greenman 
1720e8c8b728SJonathan Lemon 			/*
17212b5989e9SLuigi Rizzo 			 * Fetch packet length (the top 2 bits of
17222b5989e9SLuigi Rizzo 			 * actual_size are flags set by the controller
17232b5989e9SLuigi Rizzo 			 * upon completion), and drop the packet in case
17242b5989e9SLuigi Rizzo 			 * of bogus length or CRC errors.
1725e8c8b728SJonathan Lemon 			 */
1726bafb64afSMaxime Henrion 			total_len = le16toh(rfa->actual_size) & 0x3fff;
17272b5989e9SLuigi Rizzo 			if (total_len < sizeof(struct ether_header) ||
17282b5989e9SLuigi Rizzo 			    total_len > MCLBYTES - RFA_ALIGNMENT_FUDGE -
1729b2badf02SMaxime Henrion 				sc->rfa_size ||
173083e6547dSMaxime Henrion 			    le16toh(rfa->rfa_status) & FXP_RFA_STATUS_CRC) {
1731e8c8b728SJonathan Lemon 				m_freem(m);
17322b5989e9SLuigi Rizzo 				continue;
1733e8c8b728SJonathan Lemon 			}
1734920b58e8SBrooks Davis 
1735c8bca6dcSBill Paul                         /* Do IP checksum checking. */
173683e6547dSMaxime Henrion 			if (le16toh(rfa->rfa_status) & FXP_RFA_STATUS_PARSE) {
1737c8bca6dcSBill Paul 				if (rfa->rfax_csum_sts &
1738c8bca6dcSBill Paul 				    FXP_RFDX_CS_IP_CSUM_BIT_VALID)
1739c8bca6dcSBill Paul 					m->m_pkthdr.csum_flags |=
1740c8bca6dcSBill Paul 					    CSUM_IP_CHECKED;
1741c8bca6dcSBill Paul 				if (rfa->rfax_csum_sts &
1742c8bca6dcSBill Paul 				    FXP_RFDX_CS_IP_CSUM_VALID)
1743c8bca6dcSBill Paul 					m->m_pkthdr.csum_flags |=
1744c8bca6dcSBill Paul 					    CSUM_IP_VALID;
1745c8bca6dcSBill Paul 				if ((rfa->rfax_csum_sts &
1746c8bca6dcSBill Paul 				    FXP_RFDX_CS_TCPUDP_CSUM_BIT_VALID) &&
1747c8bca6dcSBill Paul 				    (rfa->rfax_csum_sts &
1748c8bca6dcSBill Paul 				    FXP_RFDX_CS_TCPUDP_CSUM_VALID)) {
1749c8bca6dcSBill Paul 					m->m_pkthdr.csum_flags |=
1750c8bca6dcSBill Paul 					    CSUM_DATA_VALID|CSUM_PSEUDO_HDR;
1751c8bca6dcSBill Paul 					m->m_pkthdr.csum_data = 0xffff;
1752c8bca6dcSBill Paul 				}
1753c8bca6dcSBill Paul 			}
1754c8bca6dcSBill Paul 
17552e2de7f2SArchie Cobbs 			m->m_pkthdr.len = m->m_len = total_len;
1756673d9191SSam Leffler 			m->m_pkthdr.rcvif = ifp;
1757673d9191SSam Leffler 
175805fb8c3fSNate Lawson 			/*
175905fb8c3fSNate Lawson 			 * Drop locks before calling if_input() since it
176005fb8c3fSNate Lawson 			 * may re-enter fxp_start() in the netisr case.
176105fb8c3fSNate Lawson 			 * This would result in a lock reversal.  Better
176205fb8c3fSNate Lawson 			 * performance might be obtained by chaining all
176305fb8c3fSNate Lawson 			 * packets received, dropping the lock, and then
176405fb8c3fSNate Lawson 			 * calling if_input() on each one.
176505fb8c3fSNate Lawson 			 */
176605fb8c3fSNate Lawson 			FXP_UNLOCK(sc);
1767673d9191SSam Leffler 			(*ifp->if_input)(ifp, m);
176805fb8c3fSNate Lawson 			FXP_LOCK(sc);
1769a17c678eSDavid Greenman 		}
1770a17c678eSDavid Greenman 	}
17712b5989e9SLuigi Rizzo 	if (rnr) {
1772ba8c6fd5SDavid Greenman 		fxp_scb_wait(sc);
1773ba8c6fd5SDavid Greenman 		CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
1774b2badf02SMaxime Henrion 		    sc->fxp_desc.rx_head->rx_addr);
17752e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
1776a17c678eSDavid Greenman 	}
1777a17c678eSDavid Greenman }
1778a17c678eSDavid Greenman 
1779dfe61cf1SDavid Greenman /*
1780dfe61cf1SDavid Greenman  * Update packet in/out/collision statistics. The i82557 doesn't
1781dfe61cf1SDavid Greenman  * allow you to access these counters without doing a fairly
1782dfe61cf1SDavid Greenman  * expensive DMA to get _all_ of the statistics it maintains, so
1783dfe61cf1SDavid Greenman  * we do this operation here only once per second. The statistics
1784dfe61cf1SDavid Greenman  * counters in the kernel are updated from the previous dump-stats
1785dfe61cf1SDavid Greenman  * DMA and then a new dump-stats DMA is started. The on-chip
1786dfe61cf1SDavid Greenman  * counters are zeroed when the DMA completes. If we can't start
1787dfe61cf1SDavid Greenman  * the DMA immediately, we don't wait - we just prepare to read
1788dfe61cf1SDavid Greenman  * them again next time.
1789dfe61cf1SDavid Greenman  */
1790303b270bSEivind Eklund static void
1791f7788e8eSJonathan Lemon fxp_tick(void *xsc)
1792a17c678eSDavid Greenman {
1793f7788e8eSJonathan Lemon 	struct fxp_softc *sc = xsc;
1794ba8c6fd5SDavid Greenman 	struct ifnet *ifp = &sc->sc_if;
1795a17c678eSDavid Greenman 	struct fxp_stats *sp = sc->fxp_stats;
1796f7788e8eSJonathan Lemon 	int s;
1797a17c678eSDavid Greenman 
17984953bccaSNate Lawson 	FXP_LOCK(sc);
17994953bccaSNate Lawson 	s = splimp();
1800b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, BUS_DMASYNC_POSTREAD);
180183e6547dSMaxime Henrion 	ifp->if_opackets += le32toh(sp->tx_good);
180283e6547dSMaxime Henrion 	ifp->if_collisions += le32toh(sp->tx_total_collisions);
1803397f9dfeSDavid Greenman 	if (sp->rx_good) {
180483e6547dSMaxime Henrion 		ifp->if_ipackets += le32toh(sp->rx_good);
1805397f9dfeSDavid Greenman 		sc->rx_idle_secs = 0;
1806397f9dfeSDavid Greenman 	} else {
1807c8cc6fcaSDavid Greenman 		/*
1808c8cc6fcaSDavid Greenman 		 * Receiver's been idle for another second.
1809c8cc6fcaSDavid Greenman 		 */
1810397f9dfeSDavid Greenman 		sc->rx_idle_secs++;
1811397f9dfeSDavid Greenman 	}
18123ba65732SDavid Greenman 	ifp->if_ierrors +=
181383e6547dSMaxime Henrion 	    le32toh(sp->rx_crc_errors) +
181483e6547dSMaxime Henrion 	    le32toh(sp->rx_alignment_errors) +
181583e6547dSMaxime Henrion 	    le32toh(sp->rx_rnr_errors) +
181683e6547dSMaxime Henrion 	    le32toh(sp->rx_overrun_errors);
1817a17c678eSDavid Greenman 	/*
1818f9be9005SDavid Greenman 	 * If any transmit underruns occured, bump up the transmit
1819f9be9005SDavid Greenman 	 * threshold by another 512 bytes (64 * 8).
1820f9be9005SDavid Greenman 	 */
1821f9be9005SDavid Greenman 	if (sp->tx_underruns) {
182283e6547dSMaxime Henrion 		ifp->if_oerrors += le32toh(sp->tx_underruns);
1823f9be9005SDavid Greenman 		if (tx_threshold < 192)
1824f9be9005SDavid Greenman 			tx_threshold += 64;
1825f9be9005SDavid Greenman 	}
18264953bccaSNate Lawson 
1827397f9dfeSDavid Greenman 	/*
1828c8cc6fcaSDavid Greenman 	 * Release any xmit buffers that have completed DMA. This isn't
1829c8cc6fcaSDavid Greenman 	 * strictly necessary to do here, but it's advantagous for mbufs
1830c8cc6fcaSDavid Greenman 	 * with external storage to be released in a timely manner rather
1831c8cc6fcaSDavid Greenman 	 * than being defered for a potentially long time. This limits
1832c8cc6fcaSDavid Greenman 	 * the delay to a maximum of one second.
1833c8cc6fcaSDavid Greenman 	 */
1834b2badf02SMaxime Henrion 	fxp_txeof(sc);
1835b2badf02SMaxime Henrion 
1836c8cc6fcaSDavid Greenman 	/*
1837397f9dfeSDavid Greenman 	 * If we haven't received any packets in FXP_MAC_RX_IDLE seconds,
1838397f9dfeSDavid Greenman 	 * then assume the receiver has locked up and attempt to clear
1839397f9dfeSDavid Greenman 	 * the condition by reprogramming the multicast filter. This is
1840397f9dfeSDavid Greenman 	 * a work-around for a bug in the 82557 where the receiver locks
1841397f9dfeSDavid Greenman 	 * up if it gets certain types of garbage in the syncronization
1842397f9dfeSDavid Greenman 	 * bits prior to the packet header. This bug is supposed to only
1843397f9dfeSDavid Greenman 	 * occur in 10Mbps mode, but has been seen to occur in 100Mbps
1844397f9dfeSDavid Greenman 	 * mode as well (perhaps due to a 10/100 speed transition).
1845397f9dfeSDavid Greenman 	 */
1846397f9dfeSDavid Greenman 	if (sc->rx_idle_secs > FXP_MAX_RX_IDLE) {
1847397f9dfeSDavid Greenman 		sc->rx_idle_secs = 0;
1848397f9dfeSDavid Greenman 		fxp_mc_setup(sc);
1849397f9dfeSDavid Greenman 	}
1850f9be9005SDavid Greenman 	/*
18513ba65732SDavid Greenman 	 * If there is no pending command, start another stats
18523ba65732SDavid Greenman 	 * dump. Otherwise punt for now.
1853a17c678eSDavid Greenman 	 */
1854397f9dfeSDavid Greenman 	if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) {
1855a17c678eSDavid Greenman 		/*
1856397f9dfeSDavid Greenman 		 * Start another stats dump.
1857a17c678eSDavid Greenman 		 */
1858b2badf02SMaxime Henrion 		bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap,
1859b2badf02SMaxime Henrion 		    BUS_DMASYNC_PREREAD);
18602e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET);
1861dfe61cf1SDavid Greenman 	} else {
1862dfe61cf1SDavid Greenman 		/*
1863dfe61cf1SDavid Greenman 		 * A previous command is still waiting to be accepted.
1864dfe61cf1SDavid Greenman 		 * Just zero our copy of the stats and wait for the
18653ba65732SDavid Greenman 		 * next timer event to update them.
1866dfe61cf1SDavid Greenman 		 */
1867dfe61cf1SDavid Greenman 		sp->tx_good = 0;
1868f9be9005SDavid Greenman 		sp->tx_underruns = 0;
1869dfe61cf1SDavid Greenman 		sp->tx_total_collisions = 0;
18703ba65732SDavid Greenman 
1871dfe61cf1SDavid Greenman 		sp->rx_good = 0;
18723ba65732SDavid Greenman 		sp->rx_crc_errors = 0;
18733ba65732SDavid Greenman 		sp->rx_alignment_errors = 0;
18743ba65732SDavid Greenman 		sp->rx_rnr_errors = 0;
18753ba65732SDavid Greenman 		sp->rx_overrun_errors = 0;
1876dfe61cf1SDavid Greenman 	}
1877f7788e8eSJonathan Lemon 	if (sc->miibus != NULL)
1878f7788e8eSJonathan Lemon 		mii_tick(device_get_softc(sc->miibus));
18794953bccaSNate Lawson 
1880a17c678eSDavid Greenman 	/*
1881a17c678eSDavid Greenman 	 * Schedule another timeout one second from now.
1882a17c678eSDavid Greenman 	 */
1883f7788e8eSJonathan Lemon 	sc->stat_ch = timeout(fxp_tick, sc, hz);
18844953bccaSNate Lawson 	FXP_UNLOCK(sc);
18854953bccaSNate Lawson 	splx(s);
1886a17c678eSDavid Greenman }
1887a17c678eSDavid Greenman 
1888a17c678eSDavid Greenman /*
1889a17c678eSDavid Greenman  * Stop the interface. Cancels the statistics updater and resets
1890a17c678eSDavid Greenman  * the interface.
1891a17c678eSDavid Greenman  */
1892a17c678eSDavid Greenman static void
1893f7788e8eSJonathan Lemon fxp_stop(struct fxp_softc *sc)
1894a17c678eSDavid Greenman {
1895ba8c6fd5SDavid Greenman 	struct ifnet *ifp = &sc->sc_if;
1896b2badf02SMaxime Henrion 	struct fxp_tx *txp;
18973ba65732SDavid Greenman 	int i;
1898a17c678eSDavid Greenman 
18997dced78aSDavid Greenman 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
19007dced78aSDavid Greenman 	ifp->if_timer = 0;
19017dced78aSDavid Greenman 
1902e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
1903e4fc250cSLuigi Rizzo 	ether_poll_deregister(ifp);
1904e4fc250cSLuigi Rizzo #endif
1905a17c678eSDavid Greenman 	/*
1906a17c678eSDavid Greenman 	 * Cancel stats updater.
1907a17c678eSDavid Greenman 	 */
1908f7788e8eSJonathan Lemon 	untimeout(fxp_tick, sc, sc->stat_ch);
19093ba65732SDavid Greenman 
19103ba65732SDavid Greenman 	/*
191172a32a26SJonathan Lemon 	 * Issue software reset, which also unloads the microcode.
19123ba65732SDavid Greenman 	 */
191372a32a26SJonathan Lemon 	sc->flags &= ~FXP_FLAG_UCODE;
191409882363SJonathan Lemon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET);
191572a32a26SJonathan Lemon 	DELAY(50);
1916a17c678eSDavid Greenman 
19173ba65732SDavid Greenman 	/*
19183ba65732SDavid Greenman 	 * Release any xmit buffers.
19193ba65732SDavid Greenman 	 */
1920b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_list;
1921da91462dSDavid Greenman 	if (txp != NULL) {
1922da91462dSDavid Greenman 		for (i = 0; i < FXP_NTXCB; i++) {
1923b2badf02SMaxime Henrion  			if (txp[i].tx_mbuf != NULL) {
1924b2badf02SMaxime Henrion 				bus_dmamap_sync(sc->fxp_mtag, txp[i].tx_map,
1925b2badf02SMaxime Henrion 				    BUS_DMASYNC_POSTWRITE);
1926b2badf02SMaxime Henrion 				bus_dmamap_unload(sc->fxp_mtag, txp[i].tx_map);
1927b2badf02SMaxime Henrion 				m_freem(txp[i].tx_mbuf);
1928b2badf02SMaxime Henrion 				txp[i].tx_mbuf = NULL;
1929c8bca6dcSBill Paul 				/* clear this to reset csum offload bits */
1930b2badf02SMaxime Henrion 				txp[i].tx_cb->tbd[0].tb_addr = 0;
1931da91462dSDavid Greenman 			}
1932da91462dSDavid Greenman 		}
19333ba65732SDavid Greenman 	}
1934b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
19353ba65732SDavid Greenman 	sc->tx_queued = 0;
1936a17c678eSDavid Greenman }
1937a17c678eSDavid Greenman 
1938a17c678eSDavid Greenman /*
1939a17c678eSDavid Greenman  * Watchdog/transmission transmit timeout handler. Called when a
1940a17c678eSDavid Greenman  * transmission is started on the interface, but no interrupt is
1941a17c678eSDavid Greenman  * received before the timeout. This usually indicates that the
1942a17c678eSDavid Greenman  * card has wedged for some reason.
1943a17c678eSDavid Greenman  */
1944a17c678eSDavid Greenman static void
1945f7788e8eSJonathan Lemon fxp_watchdog(struct ifnet *ifp)
1946a17c678eSDavid Greenman {
1947ba8c6fd5SDavid Greenman 	struct fxp_softc *sc = ifp->if_softc;
1948ba8c6fd5SDavid Greenman 
19494953bccaSNate Lawson 	FXP_LOCK(sc);
1950f7788e8eSJonathan Lemon 	device_printf(sc->dev, "device timeout\n");
19514a5f1499SDavid Greenman 	ifp->if_oerrors++;
1952a17c678eSDavid Greenman 
19534953bccaSNate Lawson 	fxp_init_body(sc);
19544953bccaSNate Lawson 	FXP_UNLOCK(sc);
1955a17c678eSDavid Greenman }
1956a17c678eSDavid Greenman 
19574953bccaSNate Lawson /*
19584953bccaSNate Lawson  * Acquire locks and then call the real initialization function.  This
19594953bccaSNate Lawson  * is necessary because ether_ioctl() calls if_init() and this would
19604953bccaSNate Lawson  * result in mutex recursion if the mutex was held.
19614953bccaSNate Lawson  */
1962a17c678eSDavid Greenman static void
1963f7788e8eSJonathan Lemon fxp_init(void *xsc)
1964a17c678eSDavid Greenman {
1965fb583156SDavid Greenman 	struct fxp_softc *sc = xsc;
19664953bccaSNate Lawson 
19674953bccaSNate Lawson 	FXP_LOCK(sc);
19684953bccaSNate Lawson 	fxp_init_body(sc);
19694953bccaSNate Lawson 	FXP_UNLOCK(sc);
19704953bccaSNate Lawson }
19714953bccaSNate Lawson 
19724953bccaSNate Lawson /*
19734953bccaSNate Lawson  * Perform device initialization. This routine must be called with the
19744953bccaSNate Lawson  * softc lock held.
19754953bccaSNate Lawson  */
19764953bccaSNate Lawson static void
19774953bccaSNate Lawson fxp_init_body(struct fxp_softc *sc)
19784953bccaSNate Lawson {
1979ba8c6fd5SDavid Greenman 	struct ifnet *ifp = &sc->sc_if;
1980a17c678eSDavid Greenman 	struct fxp_cb_config *cbp;
1981a17c678eSDavid Greenman 	struct fxp_cb_ias *cb_ias;
1982b2badf02SMaxime Henrion 	struct fxp_cb_tx *tcbp;
1983b2badf02SMaxime Henrion 	struct fxp_tx *txp;
198409882363SJonathan Lemon 	struct fxp_cb_mcs *mcsp;
1985f7788e8eSJonathan Lemon 	int i, prm, s;
1986a17c678eSDavid Greenman 
19874953bccaSNate Lawson 	mtx_assert(&sc->sc_mtx, MA_OWNED);
1988f7788e8eSJonathan Lemon 	s = splimp();
1989a17c678eSDavid Greenman 	/*
19903ba65732SDavid Greenman 	 * Cancel any pending I/O
1991a17c678eSDavid Greenman 	 */
19923ba65732SDavid Greenman 	fxp_stop(sc);
1993a17c678eSDavid Greenman 
1994a17c678eSDavid Greenman 	prm = (ifp->if_flags & IFF_PROMISC) ? 1 : 0;
1995a17c678eSDavid Greenman 
1996a17c678eSDavid Greenman 	/*
1997a17c678eSDavid Greenman 	 * Initialize base of CBL and RFA memory. Loading with zero
1998a17c678eSDavid Greenman 	 * sets it up for regular linear addressing.
1999a17c678eSDavid Greenman 	 */
2000ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0);
20012e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE);
2002a17c678eSDavid Greenman 
2003ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
20042e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE);
2005a17c678eSDavid Greenman 
2006a17c678eSDavid Greenman 	/*
2007a17c678eSDavid Greenman 	 * Initialize base of dump-stats buffer.
2008a17c678eSDavid Greenman 	 */
2009ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
2010b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, BUS_DMASYNC_PREREAD);
2011b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->stats_addr);
20122e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR);
2013a17c678eSDavid Greenman 
2014a17c678eSDavid Greenman 	/*
201572a32a26SJonathan Lemon 	 * Attempt to load microcode if requested.
201672a32a26SJonathan Lemon 	 */
201772a32a26SJonathan Lemon 	if (ifp->if_flags & IFF_LINK0 && (sc->flags & FXP_FLAG_UCODE) == 0)
201872a32a26SJonathan Lemon 		fxp_load_ucode(sc);
201972a32a26SJonathan Lemon 
202072a32a26SJonathan Lemon 	/*
202109882363SJonathan Lemon 	 * Initialize the multicast address list.
202209882363SJonathan Lemon 	 */
202309882363SJonathan Lemon 	if (fxp_mc_addrs(sc)) {
202409882363SJonathan Lemon 		mcsp = sc->mcsp;
202509882363SJonathan Lemon 		mcsp->cb_status = 0;
202683e6547dSMaxime Henrion 		mcsp->cb_command =
202783e6547dSMaxime Henrion 		    htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL);
202883e6547dSMaxime Henrion 		mcsp->link_addr = 0xffffffff;
202909882363SJonathan Lemon 		/*
203009882363SJonathan Lemon 	 	 * Start the multicast setup command.
203109882363SJonathan Lemon 		 */
203209882363SJonathan Lemon 		fxp_scb_wait(sc);
2033b2badf02SMaxime Henrion 		bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, BUS_DMASYNC_PREWRITE);
2034b2badf02SMaxime Henrion 		CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr);
203509882363SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
203609882363SJonathan Lemon 		/* ...and wait for it to complete. */
2037209b07bcSMaxime Henrion 		fxp_dma_wait(sc, &mcsp->cb_status, sc->mcs_tag, sc->mcs_map);
2038b2badf02SMaxime Henrion 		bus_dmamap_sync(sc->mcs_tag, sc->mcs_map,
2039b2badf02SMaxime Henrion 		    BUS_DMASYNC_POSTWRITE);
204009882363SJonathan Lemon 	}
204109882363SJonathan Lemon 
204209882363SJonathan Lemon 	/*
2043a17c678eSDavid Greenman 	 * We temporarily use memory that contains the TxCB list to
2044a17c678eSDavid Greenman 	 * construct the config CB. The TxCB list memory is rebuilt
2045a17c678eSDavid Greenman 	 * later.
2046a17c678eSDavid Greenman 	 */
2047b2badf02SMaxime Henrion 	cbp = (struct fxp_cb_config *)sc->fxp_desc.cbl_list;
2048a17c678eSDavid Greenman 
2049a17c678eSDavid Greenman 	/*
2050a17c678eSDavid Greenman 	 * This bcopy is kind of disgusting, but there are a bunch of must be
2051a17c678eSDavid Greenman 	 * zero and must be one bits in this structure and this is the easiest
2052a17c678eSDavid Greenman 	 * way to initialize them all to proper values.
2053a17c678eSDavid Greenman 	 */
2054b2badf02SMaxime Henrion 	bcopy(fxp_cb_config_template, cbp, sizeof(fxp_cb_config_template));
2055a17c678eSDavid Greenman 
2056a17c678eSDavid Greenman 	cbp->cb_status =	0;
205783e6547dSMaxime Henrion 	cbp->cb_command =	htole16(FXP_CB_COMMAND_CONFIG |
205883e6547dSMaxime Henrion 	    FXP_CB_COMMAND_EL);
205983e6547dSMaxime Henrion 	cbp->link_addr =	0xffffffff;	/* (no) next command */
20602c6c0947SMaxime Henrion 	cbp->byte_count =	sc->flags & FXP_FLAG_EXT_RFA ? 32 : 22;
2061001696daSDavid Greenman 	cbp->rx_fifo_limit =	8;	/* rx fifo threshold (32 bytes) */
2062001696daSDavid Greenman 	cbp->tx_fifo_limit =	0;	/* tx fifo threshold (0 bytes) */
2063a17c678eSDavid Greenman 	cbp->adaptive_ifs =	0;	/* (no) adaptive interframe spacing */
2064f7788e8eSJonathan Lemon 	cbp->mwi_enable =	sc->flags & FXP_FLAG_MWI_ENABLE ? 1 : 0;
2065f7788e8eSJonathan Lemon 	cbp->type_enable =	0;	/* actually reserved */
2066f7788e8eSJonathan Lemon 	cbp->read_align_en =	sc->flags & FXP_FLAG_READ_ALIGN ? 1 : 0;
2067f7788e8eSJonathan Lemon 	cbp->end_wr_on_cl =	sc->flags & FXP_FLAG_WRITE_ALIGN ? 1 : 0;
2068001696daSDavid Greenman 	cbp->rx_dma_bytecount =	0;	/* (no) rx DMA max */
2069001696daSDavid Greenman 	cbp->tx_dma_bytecount =	0;	/* (no) tx DMA max */
2070f7788e8eSJonathan Lemon 	cbp->dma_mbce =		0;	/* (disable) dma max counters */
2071a17c678eSDavid Greenman 	cbp->late_scb =		0;	/* (don't) defer SCB update */
2072f7788e8eSJonathan Lemon 	cbp->direct_dma_dis =	1;	/* disable direct rcv dma mode */
2073f7788e8eSJonathan Lemon 	cbp->tno_int_or_tco_en =0;	/* (disable) tx not okay interrupt */
20743114fdb4SDavid Greenman 	cbp->ci_int =		1;	/* interrupt on CU idle */
2075f7788e8eSJonathan Lemon 	cbp->ext_txcb_dis = 	sc->flags & FXP_FLAG_EXT_TXCB ? 0 : 1;
2076f7788e8eSJonathan Lemon 	cbp->ext_stats_dis = 	1;	/* disable extended counters */
2077f7788e8eSJonathan Lemon 	cbp->keep_overrun_rx = 	0;	/* don't pass overrun frames to host */
207872a32a26SJonathan Lemon 	cbp->save_bf =		sc->revision == FXP_REV_82557 ? 1 : prm;
2079a17c678eSDavid Greenman 	cbp->disc_short_rx =	!prm;	/* discard short packets */
2080f7788e8eSJonathan Lemon 	cbp->underrun_retry =	1;	/* retry mode (once) on DMA underrun */
2081f7788e8eSJonathan Lemon 	cbp->two_frames =	0;	/* do not limit FIFO to 2 frames */
2082f7788e8eSJonathan Lemon 	cbp->dyn_tbd =		0;	/* (no) dynamic TBD mode */
2083c8bca6dcSBill Paul 	cbp->ext_rfa =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2084f7788e8eSJonathan Lemon 	cbp->mediatype =	sc->flags & FXP_FLAG_SERIAL_MEDIA ? 0 : 1;
2085f7788e8eSJonathan Lemon 	cbp->csma_dis =		0;	/* (don't) disable link */
2086f7788e8eSJonathan Lemon 	cbp->tcp_udp_cksum =	0;	/* (don't) enable checksum */
2087f7788e8eSJonathan Lemon 	cbp->vlan_tco =		0;	/* (don't) enable vlan wakeup */
2088f7788e8eSJonathan Lemon 	cbp->link_wake_en =	0;	/* (don't) assert PME# on link change */
2089f7788e8eSJonathan Lemon 	cbp->arp_wake_en =	0;	/* (don't) assert PME# on arp */
2090f7788e8eSJonathan Lemon 	cbp->mc_wake_en =	0;	/* (don't) enable PME# on mcmatch */
2091a17c678eSDavid Greenman 	cbp->nsai =		1;	/* (don't) disable source addr insert */
2092a17c678eSDavid Greenman 	cbp->preamble_length =	2;	/* (7 byte) preamble */
2093a17c678eSDavid Greenman 	cbp->loopback =		0;	/* (don't) loopback */
2094a17c678eSDavid Greenman 	cbp->linear_priority =	0;	/* (normal CSMA/CD operation) */
2095a17c678eSDavid Greenman 	cbp->linear_pri_mode =	0;	/* (wait after xmit only) */
2096a17c678eSDavid Greenman 	cbp->interfrm_spacing =	6;	/* (96 bits of) interframe spacing */
2097a17c678eSDavid Greenman 	cbp->promiscuous =	prm;	/* promiscuous mode */
2098a17c678eSDavid Greenman 	cbp->bcast_disable =	0;	/* (don't) disable broadcasts */
2099f7788e8eSJonathan Lemon 	cbp->wait_after_win =	0;	/* (don't) enable modified backoff alg*/
2100f7788e8eSJonathan Lemon 	cbp->ignore_ul =	0;	/* consider U/L bit in IA matching */
2101f7788e8eSJonathan Lemon 	cbp->crc16_en =		0;	/* (don't) enable crc-16 algorithm */
2102f7788e8eSJonathan Lemon 	cbp->crscdt =		sc->flags & FXP_FLAG_SERIAL_MEDIA ? 1 : 0;
2103f7788e8eSJonathan Lemon 
2104a17c678eSDavid Greenman 	cbp->stripping =	!prm;	/* truncate rx packet to byte count */
2105a17c678eSDavid Greenman 	cbp->padding =		1;	/* (do) pad short tx packets */
2106a17c678eSDavid Greenman 	cbp->rcv_crc_xfer =	0;	/* (don't) xfer CRC to host */
2107f7788e8eSJonathan Lemon 	cbp->long_rx_en =	sc->flags & FXP_FLAG_LONG_PKT_EN ? 1 : 0;
2108f7788e8eSJonathan Lemon 	cbp->ia_wake_en =	0;	/* (don't) wake up on address match */
2109f7788e8eSJonathan Lemon 	cbp->magic_pkt_dis =	0;	/* (don't) disable magic packet */
2110f7788e8eSJonathan Lemon 					/* must set wake_en in PMCSR also */
2111a17c678eSDavid Greenman 	cbp->force_fdx =	0;	/* (don't) force full duplex */
21123ba65732SDavid Greenman 	cbp->fdx_pin_en =	1;	/* (enable) FDX# pin */
2113a17c678eSDavid Greenman 	cbp->multi_ia =		0;	/* (don't) accept multiple IAs */
2114f7788e8eSJonathan Lemon 	cbp->mc_all =		sc->flags & FXP_FLAG_ALL_MCAST ? 1 : 0;
2115c8bca6dcSBill Paul 	cbp->gamla_rx =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2116a17c678eSDavid Greenman 
211798b27888SRobert Watson 	if (fxp_noflow || sc->revision == FXP_REV_82557) {
21183bd07cfdSJonathan Lemon 		/*
21193bd07cfdSJonathan Lemon 		 * The 82557 has no hardware flow control, the values
21203bd07cfdSJonathan Lemon 		 * below are the defaults for the chip.
21213bd07cfdSJonathan Lemon 		 */
21223bd07cfdSJonathan Lemon 		cbp->fc_delay_lsb =	0;
21233bd07cfdSJonathan Lemon 		cbp->fc_delay_msb =	0x40;
21243bd07cfdSJonathan Lemon 		cbp->pri_fc_thresh =	3;
21253bd07cfdSJonathan Lemon 		cbp->tx_fc_dis =	0;
21263bd07cfdSJonathan Lemon 		cbp->rx_fc_restop =	0;
21273bd07cfdSJonathan Lemon 		cbp->rx_fc_restart =	0;
21283bd07cfdSJonathan Lemon 		cbp->fc_filter =	0;
21293bd07cfdSJonathan Lemon 		cbp->pri_fc_loc =	1;
21303bd07cfdSJonathan Lemon 	} else {
21313bd07cfdSJonathan Lemon 		cbp->fc_delay_lsb =	0x1f;
21323bd07cfdSJonathan Lemon 		cbp->fc_delay_msb =	0x01;
21333bd07cfdSJonathan Lemon 		cbp->pri_fc_thresh =	3;
21343bd07cfdSJonathan Lemon 		cbp->tx_fc_dis =	0;	/* enable transmit FC */
21353bd07cfdSJonathan Lemon 		cbp->rx_fc_restop =	1;	/* enable FC restop frames */
21363bd07cfdSJonathan Lemon 		cbp->rx_fc_restart =	1;	/* enable FC restart frames */
21373bd07cfdSJonathan Lemon 		cbp->fc_filter =	!prm;	/* drop FC frames to host */
21383bd07cfdSJonathan Lemon 		cbp->pri_fc_loc =	1;	/* FC pri location (byte31) */
21393bd07cfdSJonathan Lemon 	}
21403bd07cfdSJonathan Lemon 
2141a17c678eSDavid Greenman 	/*
2142a17c678eSDavid Greenman 	 * Start the config command/DMA.
2143a17c678eSDavid Greenman 	 */
2144ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
2145b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
2146b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
21472e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2148a17c678eSDavid Greenman 	/* ...and wait for it to complete. */
2149209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map);
2150b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE);
2151a17c678eSDavid Greenman 
2152a17c678eSDavid Greenman 	/*
2153a17c678eSDavid Greenman 	 * Now initialize the station address. Temporarily use the TxCB
2154a17c678eSDavid Greenman 	 * memory area like we did above for the config CB.
2155a17c678eSDavid Greenman 	 */
2156b2badf02SMaxime Henrion 	cb_ias = (struct fxp_cb_ias *)sc->fxp_desc.cbl_list;
2157a17c678eSDavid Greenman 	cb_ias->cb_status = 0;
215883e6547dSMaxime Henrion 	cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL);
215983e6547dSMaxime Henrion 	cb_ias->link_addr = 0xffffffff;
2160e609b4d7SMaxime Henrion 	bcopy(sc->arpcom.ac_enaddr, cb_ias->macaddr,
2161a17c678eSDavid Greenman 	    sizeof(sc->arpcom.ac_enaddr));
2162a17c678eSDavid Greenman 
2163a17c678eSDavid Greenman 	/*
2164a17c678eSDavid Greenman 	 * Start the IAS (Individual Address Setup) command/DMA.
2165a17c678eSDavid Greenman 	 */
2166ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
2167b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
21682e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2169a17c678eSDavid Greenman 	/* ...and wait for it to complete. */
2170209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cb_ias->cb_status, sc->cbl_tag, sc->cbl_map);
2171b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE);
2172a17c678eSDavid Greenman 
2173a17c678eSDavid Greenman 	/*
2174a17c678eSDavid Greenman 	 * Initialize transmit control block (TxCB) list.
2175a17c678eSDavid Greenman 	 */
2176b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_list;
2177b2badf02SMaxime Henrion 	tcbp = sc->fxp_desc.cbl_list;
2178b2badf02SMaxime Henrion 	bzero(tcbp, FXP_TXCB_SZ);
2179a17c678eSDavid Greenman 	for (i = 0; i < FXP_NTXCB; i++) {
2180b2badf02SMaxime Henrion 		txp[i].tx_cb = tcbp + i;
2181b2badf02SMaxime Henrion 		txp[i].tx_mbuf = NULL;
218283e6547dSMaxime Henrion 		tcbp[i].cb_status = htole16(FXP_CB_STATUS_C | FXP_CB_STATUS_OK);
218383e6547dSMaxime Henrion 		tcbp[i].cb_command = htole16(FXP_CB_COMMAND_NOP);
218483e6547dSMaxime Henrion 		tcbp[i].link_addr = htole32(sc->fxp_desc.cbl_addr +
218583e6547dSMaxime Henrion 		    (((i + 1) & FXP_TXCB_MASK) * sizeof(struct fxp_cb_tx)));
21863bd07cfdSJonathan Lemon 		if (sc->flags & FXP_FLAG_EXT_TXCB)
2187b2badf02SMaxime Henrion 			tcbp[i].tbd_array_addr =
218883e6547dSMaxime Henrion 			    htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[2]));
21893bd07cfdSJonathan Lemon 		else
2190b2badf02SMaxime Henrion 			tcbp[i].tbd_array_addr =
219183e6547dSMaxime Henrion 			    htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[0]));
2192b2badf02SMaxime Henrion 		txp[i].tx_next = &txp[(i + 1) & FXP_TXCB_MASK];
2193a17c678eSDavid Greenman 	}
2194a17c678eSDavid Greenman 	/*
2195397f9dfeSDavid Greenman 	 * Set the suspend flag on the first TxCB and start the control
2196a17c678eSDavid Greenman 	 * unit. It will execute the NOP and then suspend.
2197a17c678eSDavid Greenman 	 */
219883e6547dSMaxime Henrion 	tcbp->cb_command = htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S);
2199b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
2200b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp;
2201397f9dfeSDavid Greenman 	sc->tx_queued = 1;
2202a17c678eSDavid Greenman 
2203ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
22042e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2205a17c678eSDavid Greenman 
2206a17c678eSDavid Greenman 	/*
2207a17c678eSDavid Greenman 	 * Initialize receiver buffer area - RFA.
2208a17c678eSDavid Greenman 	 */
2209ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
2210b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.rx_head->rx_addr);
22112e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
2212a17c678eSDavid Greenman 
2213dccee1a1SDavid Greenman 	/*
2214ba8c6fd5SDavid Greenman 	 * Set current media.
2215dccee1a1SDavid Greenman 	 */
2216f7788e8eSJonathan Lemon 	if (sc->miibus != NULL)
2217f7788e8eSJonathan Lemon 		mii_mediachg(device_get_softc(sc->miibus));
2218dccee1a1SDavid Greenman 
2219a17c678eSDavid Greenman 	ifp->if_flags |= IFF_RUNNING;
2220a17c678eSDavid Greenman 	ifp->if_flags &= ~IFF_OACTIVE;
2221e8c8b728SJonathan Lemon 
2222e8c8b728SJonathan Lemon 	/*
2223e8c8b728SJonathan Lemon 	 * Enable interrupts.
2224e8c8b728SJonathan Lemon 	 */
22252b5989e9SLuigi Rizzo #ifdef DEVICE_POLLING
22262b5989e9SLuigi Rizzo 	/*
22272b5989e9SLuigi Rizzo 	 * ... but only do that if we are not polling. And because (presumably)
22282b5989e9SLuigi Rizzo 	 * the default is interrupts on, we need to disable them explicitly!
22292b5989e9SLuigi Rizzo 	 */
223062f76486SMaxim Sobolev 	if ( ifp->if_flags & IFF_POLLING )
22312b5989e9SLuigi Rizzo 		CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
22322b5989e9SLuigi Rizzo 	else
22332b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */
2234e8c8b728SJonathan Lemon 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0);
2235a17c678eSDavid Greenman 
2236a17c678eSDavid Greenman 	/*
2237a17c678eSDavid Greenman 	 * Start stats updater.
2238a17c678eSDavid Greenman 	 */
2239f7788e8eSJonathan Lemon 	sc->stat_ch = timeout(fxp_tick, sc, hz);
22404953bccaSNate Lawson 	splx(s);
2241f7788e8eSJonathan Lemon }
2242f7788e8eSJonathan Lemon 
2243f7788e8eSJonathan Lemon static int
2244f7788e8eSJonathan Lemon fxp_serial_ifmedia_upd(struct ifnet *ifp)
2245f7788e8eSJonathan Lemon {
2246f7788e8eSJonathan Lemon 
2247f7788e8eSJonathan Lemon 	return (0);
2248a17c678eSDavid Greenman }
2249a17c678eSDavid Greenman 
2250303b270bSEivind Eklund static void
2251f7788e8eSJonathan Lemon fxp_serial_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
2252ba8c6fd5SDavid Greenman {
2253ba8c6fd5SDavid Greenman 
2254f7788e8eSJonathan Lemon 	ifmr->ifm_active = IFM_ETHER|IFM_MANUAL;
2255ba8c6fd5SDavid Greenman }
2256ba8c6fd5SDavid Greenman 
2257ba8c6fd5SDavid Greenman /*
2258ba8c6fd5SDavid Greenman  * Change media according to request.
2259ba8c6fd5SDavid Greenman  */
2260f7788e8eSJonathan Lemon static int
2261f7788e8eSJonathan Lemon fxp_ifmedia_upd(struct ifnet *ifp)
2262ba8c6fd5SDavid Greenman {
2263ba8c6fd5SDavid Greenman 	struct fxp_softc *sc = ifp->if_softc;
2264f7788e8eSJonathan Lemon 	struct mii_data *mii;
2265ba8c6fd5SDavid Greenman 
2266f7788e8eSJonathan Lemon 	mii = device_get_softc(sc->miibus);
2267f7788e8eSJonathan Lemon 	mii_mediachg(mii);
2268ba8c6fd5SDavid Greenman 	return (0);
2269ba8c6fd5SDavid Greenman }
2270ba8c6fd5SDavid Greenman 
2271ba8c6fd5SDavid Greenman /*
2272ba8c6fd5SDavid Greenman  * Notify the world which media we're using.
2273ba8c6fd5SDavid Greenman  */
2274f7788e8eSJonathan Lemon static void
2275f7788e8eSJonathan Lemon fxp_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
2276ba8c6fd5SDavid Greenman {
2277ba8c6fd5SDavid Greenman 	struct fxp_softc *sc = ifp->if_softc;
2278f7788e8eSJonathan Lemon 	struct mii_data *mii;
2279ba8c6fd5SDavid Greenman 
2280f7788e8eSJonathan Lemon 	mii = device_get_softc(sc->miibus);
2281f7788e8eSJonathan Lemon 	mii_pollstat(mii);
2282f7788e8eSJonathan Lemon 	ifmr->ifm_active = mii->mii_media_active;
2283f7788e8eSJonathan Lemon 	ifmr->ifm_status = mii->mii_media_status;
22842e2b8238SJonathan Lemon 
22852e2b8238SJonathan Lemon 	if (ifmr->ifm_status & IFM_10_T && sc->flags & FXP_FLAG_CU_RESUME_BUG)
22862e2b8238SJonathan Lemon 		sc->cu_resume_bug = 1;
22872e2b8238SJonathan Lemon 	else
22882e2b8238SJonathan Lemon 		sc->cu_resume_bug = 0;
2289ba8c6fd5SDavid Greenman }
2290ba8c6fd5SDavid Greenman 
2291a17c678eSDavid Greenman /*
2292a17c678eSDavid Greenman  * Add a buffer to the end of the RFA buffer list.
2293a17c678eSDavid Greenman  * Return 0 if successful, 1 for failure. A failure results in
2294a17c678eSDavid Greenman  * adding the 'oldm' (if non-NULL) on to the end of the list -
2295dc733423SDag-Erling Smørgrav  * tossing out its old contents and recycling it.
2296a17c678eSDavid Greenman  * The RFA struct is stuck at the beginning of mbuf cluster and the
2297a17c678eSDavid Greenman  * data pointer is fixed up to point just past it.
2298a17c678eSDavid Greenman  */
2299a17c678eSDavid Greenman static int
2300b2badf02SMaxime Henrion fxp_add_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp)
2301a17c678eSDavid Greenman {
2302a17c678eSDavid Greenman 	struct mbuf *m;
2303a17c678eSDavid Greenman 	struct fxp_rfa *rfa, *p_rfa;
2304b2badf02SMaxime Henrion 	struct fxp_rx *p_rx;
2305b2badf02SMaxime Henrion 	bus_dmamap_t tmp_map;
2306b2badf02SMaxime Henrion 	int error;
2307a17c678eSDavid Greenman 
2308a163d034SWarner Losh 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
2309b2badf02SMaxime Henrion 	if (m == NULL)
2310b2badf02SMaxime Henrion 		return (ENOBUFS);
2311ba8c6fd5SDavid Greenman 
2312ba8c6fd5SDavid Greenman 	/*
2313ba8c6fd5SDavid Greenman 	 * Move the data pointer up so that the incoming data packet
2314ba8c6fd5SDavid Greenman 	 * will be 32-bit aligned.
2315ba8c6fd5SDavid Greenman 	 */
2316ba8c6fd5SDavid Greenman 	m->m_data += RFA_ALIGNMENT_FUDGE;
2317ba8c6fd5SDavid Greenman 
2318eadd5e3aSDavid Greenman 	/*
2319eadd5e3aSDavid Greenman 	 * Get a pointer to the base of the mbuf cluster and move
2320eadd5e3aSDavid Greenman 	 * data start past it.
2321eadd5e3aSDavid Greenman 	 */
2322a17c678eSDavid Greenman 	rfa = mtod(m, struct fxp_rfa *);
2323c8bca6dcSBill Paul 	m->m_data += sc->rfa_size;
232483e6547dSMaxime Henrion 	rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE);
2325eadd5e3aSDavid Greenman 
2326a17c678eSDavid Greenman 	rfa->rfa_status = 0;
232783e6547dSMaxime Henrion 	rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL);
2328a17c678eSDavid Greenman 	rfa->actual_size = 0;
2329ba8c6fd5SDavid Greenman 
233028935f27SMaxime Henrion 	/*
233128935f27SMaxime Henrion 	 * Initialize the rest of the RFA.  Note that since the RFA
233228935f27SMaxime Henrion 	 * is misaligned, we cannot store values directly.  We're thus
233328935f27SMaxime Henrion 	 * using the le32enc() function which handles endianness and
233428935f27SMaxime Henrion 	 * is also alignment-safe.
233528935f27SMaxime Henrion 	 */
233683e6547dSMaxime Henrion 	le32enc(&rfa->link_addr, 0xffffffff);
233783e6547dSMaxime Henrion 	le32enc(&rfa->rbd_addr, 0xffffffff);
2338ba8c6fd5SDavid Greenman 
2339b2badf02SMaxime Henrion 	/* Map the RFA into DMA memory. */
2340b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->fxp_mtag, sc->spare_map, rfa,
2341b2badf02SMaxime Henrion 	    MCLBYTES - RFA_ALIGNMENT_FUDGE, fxp_dma_map_addr,
2342b2badf02SMaxime Henrion 	    &rxp->rx_addr, 0);
2343b2badf02SMaxime Henrion 	if (error) {
2344b2badf02SMaxime Henrion 		m_freem(m);
2345b2badf02SMaxime Henrion 		return (error);
2346b2badf02SMaxime Henrion 	}
2347b2badf02SMaxime Henrion 
2348b2badf02SMaxime Henrion 	bus_dmamap_unload(sc->fxp_mtag, rxp->rx_map);
2349b2badf02SMaxime Henrion 	tmp_map = sc->spare_map;
2350b2badf02SMaxime Henrion 	sc->spare_map = rxp->rx_map;
2351b2badf02SMaxime Henrion 	rxp->rx_map = tmp_map;
2352b2badf02SMaxime Henrion 	rxp->rx_mbuf = m;
2353b2badf02SMaxime Henrion 
2354b983c7b3SMaxime Henrion 	bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map,
2355b983c7b3SMaxime Henrion 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2356b2badf02SMaxime Henrion 
2357dfe61cf1SDavid Greenman 	/*
2358dfe61cf1SDavid Greenman 	 * If there are other buffers already on the list, attach this
2359dfe61cf1SDavid Greenman 	 * one to the end by fixing up the tail to point to this one.
2360dfe61cf1SDavid Greenman 	 */
2361b2badf02SMaxime Henrion 	if (sc->fxp_desc.rx_head != NULL) {
2362b2badf02SMaxime Henrion 		p_rx = sc->fxp_desc.rx_tail;
2363b2badf02SMaxime Henrion 		p_rfa = (struct fxp_rfa *)
2364b2badf02SMaxime Henrion 		    (p_rx->rx_mbuf->m_ext.ext_buf + RFA_ALIGNMENT_FUDGE);
2365b2badf02SMaxime Henrion 		p_rx->rx_next = rxp;
236683e6547dSMaxime Henrion 		le32enc(&p_rfa->link_addr, rxp->rx_addr);
2367aed53495SDavid Greenman 		p_rfa->rfa_control = 0;
2368b2badf02SMaxime Henrion 		bus_dmamap_sync(sc->fxp_mtag, p_rx->rx_map,
23694cec1653SMaxime Henrion 		    BUS_DMASYNC_PREWRITE);
2370a17c678eSDavid Greenman 	} else {
2371b2badf02SMaxime Henrion 		rxp->rx_next = NULL;
2372b2badf02SMaxime Henrion 		sc->fxp_desc.rx_head = rxp;
2373a17c678eSDavid Greenman 	}
2374b2badf02SMaxime Henrion 	sc->fxp_desc.rx_tail = rxp;
2375b2badf02SMaxime Henrion 	return (0);
2376a17c678eSDavid Greenman }
2377a17c678eSDavid Greenman 
23786ebc3153SDavid Greenman static volatile int
2379f7788e8eSJonathan Lemon fxp_miibus_readreg(device_t dev, int phy, int reg)
2380dccee1a1SDavid Greenman {
2381f7788e8eSJonathan Lemon 	struct fxp_softc *sc = device_get_softc(dev);
2382dccee1a1SDavid Greenman 	int count = 10000;
23836ebc3153SDavid Greenman 	int value;
2384dccee1a1SDavid Greenman 
2385ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
2386ba8c6fd5SDavid Greenman 	    (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21));
2387dccee1a1SDavid Greenman 
2388ba8c6fd5SDavid Greenman 	while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0
2389ba8c6fd5SDavid Greenman 	    && count--)
23906ebc3153SDavid Greenman 		DELAY(10);
2391dccee1a1SDavid Greenman 
2392dccee1a1SDavid Greenman 	if (count <= 0)
2393f7788e8eSJonathan Lemon 		device_printf(dev, "fxp_miibus_readreg: timed out\n");
2394dccee1a1SDavid Greenman 
23956ebc3153SDavid Greenman 	return (value & 0xffff);
2396dccee1a1SDavid Greenman }
2397dccee1a1SDavid Greenman 
2398dccee1a1SDavid Greenman static void
2399f7788e8eSJonathan Lemon fxp_miibus_writereg(device_t dev, int phy, int reg, int value)
2400dccee1a1SDavid Greenman {
2401f7788e8eSJonathan Lemon 	struct fxp_softc *sc = device_get_softc(dev);
2402dccee1a1SDavid Greenman 	int count = 10000;
2403dccee1a1SDavid Greenman 
2404ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
2405ba8c6fd5SDavid Greenman 	    (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) |
2406ba8c6fd5SDavid Greenman 	    (value & 0xffff));
2407dccee1a1SDavid Greenman 
2408ba8c6fd5SDavid Greenman 	while ((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 &&
2409ba8c6fd5SDavid Greenman 	    count--)
24106ebc3153SDavid Greenman 		DELAY(10);
2411dccee1a1SDavid Greenman 
2412dccee1a1SDavid Greenman 	if (count <= 0)
2413f7788e8eSJonathan Lemon 		device_printf(dev, "fxp_miibus_writereg: timed out\n");
2414dccee1a1SDavid Greenman }
2415dccee1a1SDavid Greenman 
2416dccee1a1SDavid Greenman static int
2417f7788e8eSJonathan Lemon fxp_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
2418a17c678eSDavid Greenman {
24199b44ff22SGarrett Wollman 	struct fxp_softc *sc = ifp->if_softc;
2420a17c678eSDavid Greenman 	struct ifreq *ifr = (struct ifreq *)data;
2421f7788e8eSJonathan Lemon 	struct mii_data *mii;
2422f7788e8eSJonathan Lemon 	int s, error = 0;
2423a17c678eSDavid Greenman 
2424704d1965SWarner Losh 	/*
2425704d1965SWarner Losh 	 * Detaching causes us to call ioctl with the mutex owned.  Preclude
2426704d1965SWarner Losh 	 * that by saying we're busy if the lock is already held.
2427704d1965SWarner Losh 	 */
2428704d1965SWarner Losh 	if (mtx_owned(&sc->sc_mtx))
2429704d1965SWarner Losh 		return (EBUSY);
243032cd7a9cSWarner Losh 
24314953bccaSNate Lawson 	FXP_LOCK(sc);
2432f7788e8eSJonathan Lemon 	s = splimp();
2433a17c678eSDavid Greenman 
2434a17c678eSDavid Greenman 	switch (command) {
2435a17c678eSDavid Greenman 	case SIOCSIFFLAGS:
2436f7788e8eSJonathan Lemon 		if (ifp->if_flags & IFF_ALLMULTI)
2437f7788e8eSJonathan Lemon 			sc->flags |= FXP_FLAG_ALL_MCAST;
2438f7788e8eSJonathan Lemon 		else
2439f7788e8eSJonathan Lemon 			sc->flags &= ~FXP_FLAG_ALL_MCAST;
2440a17c678eSDavid Greenman 
2441a17c678eSDavid Greenman 		/*
2442a17c678eSDavid Greenman 		 * If interface is marked up and not running, then start it.
2443a17c678eSDavid Greenman 		 * If it is marked down and running, stop it.
2444a17c678eSDavid Greenman 		 * XXX If it's up then re-initialize it. This is so flags
2445a17c678eSDavid Greenman 		 * such as IFF_PROMISC are handled.
2446a17c678eSDavid Greenman 		 */
2447a17c678eSDavid Greenman 		if (ifp->if_flags & IFF_UP) {
24484953bccaSNate Lawson 			fxp_init_body(sc);
2449a17c678eSDavid Greenman 		} else {
2450a17c678eSDavid Greenman 			if (ifp->if_flags & IFF_RUNNING)
24514a5f1499SDavid Greenman 				fxp_stop(sc);
2452a17c678eSDavid Greenman 		}
2453a17c678eSDavid Greenman 		break;
2454a17c678eSDavid Greenman 
2455a17c678eSDavid Greenman 	case SIOCADDMULTI:
2456a17c678eSDavid Greenman 	case SIOCDELMULTI:
2457f7788e8eSJonathan Lemon 		if (ifp->if_flags & IFF_ALLMULTI)
2458f7788e8eSJonathan Lemon 			sc->flags |= FXP_FLAG_ALL_MCAST;
2459f7788e8eSJonathan Lemon 		else
2460f7788e8eSJonathan Lemon 			sc->flags &= ~FXP_FLAG_ALL_MCAST;
2461a17c678eSDavid Greenman 		/*
2462a17c678eSDavid Greenman 		 * Multicast list has changed; set the hardware filter
2463a17c678eSDavid Greenman 		 * accordingly.
2464a17c678eSDavid Greenman 		 */
2465f7788e8eSJonathan Lemon 		if ((sc->flags & FXP_FLAG_ALL_MCAST) == 0)
2466397f9dfeSDavid Greenman 			fxp_mc_setup(sc);
2467397f9dfeSDavid Greenman 		/*
2468f7788e8eSJonathan Lemon 		 * fxp_mc_setup() can set FXP_FLAG_ALL_MCAST, so check it
2469397f9dfeSDavid Greenman 		 * again rather than else {}.
2470397f9dfeSDavid Greenman 		 */
2471f7788e8eSJonathan Lemon 		if (sc->flags & FXP_FLAG_ALL_MCAST)
24724953bccaSNate Lawson 			fxp_init_body(sc);
2473a17c678eSDavid Greenman 		error = 0;
2474ba8c6fd5SDavid Greenman 		break;
2475ba8c6fd5SDavid Greenman 
2476ba8c6fd5SDavid Greenman 	case SIOCSIFMEDIA:
2477ba8c6fd5SDavid Greenman 	case SIOCGIFMEDIA:
2478f7788e8eSJonathan Lemon 		if (sc->miibus != NULL) {
2479f7788e8eSJonathan Lemon 			mii = device_get_softc(sc->miibus);
2480f7788e8eSJonathan Lemon                         error = ifmedia_ioctl(ifp, ifr,
2481f7788e8eSJonathan Lemon                             &mii->mii_media, command);
2482f7788e8eSJonathan Lemon 		} else {
2483ba8c6fd5SDavid Greenman                         error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, command);
2484f7788e8eSJonathan Lemon 		}
2485a17c678eSDavid Greenman 		break;
2486a17c678eSDavid Greenman 
2487a17c678eSDavid Greenman 	default:
24884953bccaSNate Lawson 		/*
24894953bccaSNate Lawson 		 * ether_ioctl() will eventually call fxp_start() which
24904953bccaSNate Lawson 		 * will result in mutex recursion so drop it first.
24914953bccaSNate Lawson 		 */
24924953bccaSNate Lawson 		FXP_UNLOCK(sc);
2493673d9191SSam Leffler 		error = ether_ioctl(ifp, command, data);
2494a17c678eSDavid Greenman 	}
24954953bccaSNate Lawson 	if (mtx_owned(&sc->sc_mtx))
24964953bccaSNate Lawson 		FXP_UNLOCK(sc);
2497f7788e8eSJonathan Lemon 	splx(s);
2498a17c678eSDavid Greenman 	return (error);
2499a17c678eSDavid Greenman }
2500397f9dfeSDavid Greenman 
2501397f9dfeSDavid Greenman /*
250209882363SJonathan Lemon  * Fill in the multicast address list and return number of entries.
250309882363SJonathan Lemon  */
250409882363SJonathan Lemon static int
250509882363SJonathan Lemon fxp_mc_addrs(struct fxp_softc *sc)
250609882363SJonathan Lemon {
250709882363SJonathan Lemon 	struct fxp_cb_mcs *mcsp = sc->mcsp;
250809882363SJonathan Lemon 	struct ifnet *ifp = &sc->sc_if;
250909882363SJonathan Lemon 	struct ifmultiaddr *ifma;
251009882363SJonathan Lemon 	int nmcasts;
251109882363SJonathan Lemon 
251209882363SJonathan Lemon 	nmcasts = 0;
251309882363SJonathan Lemon 	if ((sc->flags & FXP_FLAG_ALL_MCAST) == 0) {
251409882363SJonathan Lemon #if __FreeBSD_version < 500000
251509882363SJonathan Lemon 		LIST_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
251609882363SJonathan Lemon #else
251709882363SJonathan Lemon 		TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
251809882363SJonathan Lemon #endif
251909882363SJonathan Lemon 			if (ifma->ifma_addr->sa_family != AF_LINK)
252009882363SJonathan Lemon 				continue;
252109882363SJonathan Lemon 			if (nmcasts >= MAXMCADDR) {
252209882363SJonathan Lemon 				sc->flags |= FXP_FLAG_ALL_MCAST;
252309882363SJonathan Lemon 				nmcasts = 0;
252409882363SJonathan Lemon 				break;
252509882363SJonathan Lemon 			}
252609882363SJonathan Lemon 			bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr),
2527bafb64afSMaxime Henrion 			    &sc->mcsp->mc_addr[nmcasts][0], ETHER_ADDR_LEN);
252809882363SJonathan Lemon 			nmcasts++;
252909882363SJonathan Lemon 		}
253009882363SJonathan Lemon 	}
2531bafb64afSMaxime Henrion 	mcsp->mc_cnt = htole16(nmcasts * ETHER_ADDR_LEN);
253209882363SJonathan Lemon 	return (nmcasts);
253309882363SJonathan Lemon }
253409882363SJonathan Lemon 
253509882363SJonathan Lemon /*
2536397f9dfeSDavid Greenman  * Program the multicast filter.
2537397f9dfeSDavid Greenman  *
2538397f9dfeSDavid Greenman  * We have an artificial restriction that the multicast setup command
2539397f9dfeSDavid Greenman  * must be the first command in the chain, so we take steps to ensure
25403114fdb4SDavid Greenman  * this. By requiring this, it allows us to keep up the performance of
2541397f9dfeSDavid Greenman  * the pre-initialized command ring (esp. link pointers) by not actually
2542dc733423SDag-Erling Smørgrav  * inserting the mcsetup command in the ring - i.e. its link pointer
2543397f9dfeSDavid Greenman  * points to the TxCB ring, but the mcsetup descriptor itself is not part
2544397f9dfeSDavid Greenman  * of it. We then can do 'CU_START' on the mcsetup descriptor and have it
2545397f9dfeSDavid Greenman  * lead into the regular TxCB ring when it completes.
2546397f9dfeSDavid Greenman  *
2547397f9dfeSDavid Greenman  * This function must be called at splimp.
2548397f9dfeSDavid Greenman  */
2549397f9dfeSDavid Greenman static void
2550f7788e8eSJonathan Lemon fxp_mc_setup(struct fxp_softc *sc)
2551397f9dfeSDavid Greenman {
2552397f9dfeSDavid Greenman 	struct fxp_cb_mcs *mcsp = sc->mcsp;
2553397f9dfeSDavid Greenman 	struct ifnet *ifp = &sc->sc_if;
2554b2badf02SMaxime Henrion 	struct fxp_tx *txp;
25557dced78aSDavid Greenman 	int count;
2556397f9dfeSDavid Greenman 
25573114fdb4SDavid Greenman 	/*
25583114fdb4SDavid Greenman 	 * If there are queued commands, we must wait until they are all
25593114fdb4SDavid Greenman 	 * completed. If we are already waiting, then add a NOP command
25603114fdb4SDavid Greenman 	 * with interrupt option so that we're notified when all commands
25613114fdb4SDavid Greenman 	 * have been completed - fxp_start() ensures that no additional
25623114fdb4SDavid Greenman 	 * TX commands will be added when need_mcsetup is true.
25633114fdb4SDavid Greenman 	 */
2564397f9dfeSDavid Greenman 	if (sc->tx_queued) {
25653114fdb4SDavid Greenman 		/*
25663114fdb4SDavid Greenman 		 * need_mcsetup will be true if we are already waiting for the
25673114fdb4SDavid Greenman 		 * NOP command to be completed (see below). In this case, bail.
25683114fdb4SDavid Greenman 		 */
25693114fdb4SDavid Greenman 		if (sc->need_mcsetup)
25703114fdb4SDavid Greenman 			return;
2571397f9dfeSDavid Greenman 		sc->need_mcsetup = 1;
25723114fdb4SDavid Greenman 
25733114fdb4SDavid Greenman 		/*
257472a32a26SJonathan Lemon 		 * Add a NOP command with interrupt so that we are notified
257572a32a26SJonathan Lemon 		 * when all TX commands have been processed.
25763114fdb4SDavid Greenman 		 */
2577b2badf02SMaxime Henrion 		txp = sc->fxp_desc.tx_last->tx_next;
2578b2badf02SMaxime Henrion 		txp->tx_mbuf = NULL;
2579b2badf02SMaxime Henrion 		txp->tx_cb->cb_status = 0;
258083e6547dSMaxime Henrion 		txp->tx_cb->cb_command = htole16(FXP_CB_COMMAND_NOP |
258183e6547dSMaxime Henrion 		    FXP_CB_COMMAND_S | FXP_CB_COMMAND_I);
25823114fdb4SDavid Greenman 		/*
25833114fdb4SDavid Greenman 		 * Advance the end of list forward.
25843114fdb4SDavid Greenman 		 */
258583e6547dSMaxime Henrion 		sc->fxp_desc.tx_last->tx_cb->cb_command &=
258683e6547dSMaxime Henrion 		    htole16(~FXP_CB_COMMAND_S);
25875f361cbeSMaxime Henrion 		bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
2588b2badf02SMaxime Henrion 		sc->fxp_desc.tx_last = txp;
25893114fdb4SDavid Greenman 		sc->tx_queued++;
25903114fdb4SDavid Greenman 		/*
25913114fdb4SDavid Greenman 		 * Issue a resume in case the CU has just suspended.
25923114fdb4SDavid Greenman 		 */
25933114fdb4SDavid Greenman 		fxp_scb_wait(sc);
25942e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME);
25953114fdb4SDavid Greenman 		/*
25963114fdb4SDavid Greenman 		 * Set a 5 second timer just in case we don't hear from the
25973114fdb4SDavid Greenman 		 * card again.
25983114fdb4SDavid Greenman 		 */
25993114fdb4SDavid Greenman 		ifp->if_timer = 5;
26003114fdb4SDavid Greenman 
2601397f9dfeSDavid Greenman 		return;
2602397f9dfeSDavid Greenman 	}
2603397f9dfeSDavid Greenman 	sc->need_mcsetup = 0;
2604397f9dfeSDavid Greenman 
2605397f9dfeSDavid Greenman 	/*
2606397f9dfeSDavid Greenman 	 * Initialize multicast setup descriptor.
2607397f9dfeSDavid Greenman 	 */
2608397f9dfeSDavid Greenman 	mcsp->cb_status = 0;
260983e6547dSMaxime Henrion 	mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS |
261083e6547dSMaxime Henrion 	    FXP_CB_COMMAND_S | FXP_CB_COMMAND_I);
261183e6547dSMaxime Henrion 	mcsp->link_addr = htole32(sc->fxp_desc.cbl_addr);
2612b2badf02SMaxime Henrion 	txp = &sc->fxp_desc.mcs_tx;
2613b2badf02SMaxime Henrion 	txp->tx_mbuf = NULL;
2614b2badf02SMaxime Henrion 	txp->tx_cb = (struct fxp_cb_tx *)sc->mcsp;
2615b2badf02SMaxime Henrion 	txp->tx_next = sc->fxp_desc.tx_list;
261609882363SJonathan Lemon 	(void) fxp_mc_addrs(sc);
2617b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp;
2618397f9dfeSDavid Greenman 	sc->tx_queued = 1;
2619397f9dfeSDavid Greenman 
2620397f9dfeSDavid Greenman 	/*
2621397f9dfeSDavid Greenman 	 * Wait until command unit is not active. This should never
2622397f9dfeSDavid Greenman 	 * be the case when nothing is queued, but make sure anyway.
2623397f9dfeSDavid Greenman 	 */
26247dced78aSDavid Greenman 	count = 100;
2625397f9dfeSDavid Greenman 	while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) ==
26267dced78aSDavid Greenman 	    FXP_SCB_CUS_ACTIVE && --count)
26277dced78aSDavid Greenman 		DELAY(10);
26287dced78aSDavid Greenman 	if (count == 0) {
2629f7788e8eSJonathan Lemon 		device_printf(sc->dev, "command queue timeout\n");
26307dced78aSDavid Greenman 		return;
26317dced78aSDavid Greenman 	}
2632397f9dfeSDavid Greenman 
2633397f9dfeSDavid Greenman 	/*
2634397f9dfeSDavid Greenman 	 * Start the multicast setup command.
2635397f9dfeSDavid Greenman 	 */
2636397f9dfeSDavid Greenman 	fxp_scb_wait(sc);
2637b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, BUS_DMASYNC_PREWRITE);
2638b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr);
26392e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2640397f9dfeSDavid Greenman 
26413114fdb4SDavid Greenman 	ifp->if_timer = 2;
2642397f9dfeSDavid Greenman 	return;
2643397f9dfeSDavid Greenman }
264472a32a26SJonathan Lemon 
264572a32a26SJonathan Lemon static u_int32_t fxp_ucode_d101a[] = D101_A_RCVBUNDLE_UCODE;
264672a32a26SJonathan Lemon static u_int32_t fxp_ucode_d101b0[] = D101_B0_RCVBUNDLE_UCODE;
264772a32a26SJonathan Lemon static u_int32_t fxp_ucode_d101ma[] = D101M_B_RCVBUNDLE_UCODE;
264872a32a26SJonathan Lemon static u_int32_t fxp_ucode_d101s[] = D101S_RCVBUNDLE_UCODE;
264972a32a26SJonathan Lemon static u_int32_t fxp_ucode_d102[] = D102_B_RCVBUNDLE_UCODE;
265072a32a26SJonathan Lemon static u_int32_t fxp_ucode_d102c[] = D102_C_RCVBUNDLE_UCODE;
265172a32a26SJonathan Lemon 
265272a32a26SJonathan Lemon #define UCODE(x)	x, sizeof(x)
265372a32a26SJonathan Lemon 
265472a32a26SJonathan Lemon struct ucode {
265572a32a26SJonathan Lemon 	u_int32_t	revision;
265672a32a26SJonathan Lemon 	u_int32_t	*ucode;
265772a32a26SJonathan Lemon 	int		length;
265872a32a26SJonathan Lemon 	u_short		int_delay_offset;
265972a32a26SJonathan Lemon 	u_short		bundle_max_offset;
266072a32a26SJonathan Lemon } ucode_table[] = {
266172a32a26SJonathan Lemon 	{ FXP_REV_82558_A4, UCODE(fxp_ucode_d101a), D101_CPUSAVER_DWORD, 0 },
266272a32a26SJonathan Lemon 	{ FXP_REV_82558_B0, UCODE(fxp_ucode_d101b0), D101_CPUSAVER_DWORD, 0 },
266372a32a26SJonathan Lemon 	{ FXP_REV_82559_A0, UCODE(fxp_ucode_d101ma),
266472a32a26SJonathan Lemon 	    D101M_CPUSAVER_DWORD, D101M_CPUSAVER_BUNDLE_MAX_DWORD },
266572a32a26SJonathan Lemon 	{ FXP_REV_82559S_A, UCODE(fxp_ucode_d101s),
266672a32a26SJonathan Lemon 	    D101S_CPUSAVER_DWORD, D101S_CPUSAVER_BUNDLE_MAX_DWORD },
266772a32a26SJonathan Lemon 	{ FXP_REV_82550, UCODE(fxp_ucode_d102),
266872a32a26SJonathan Lemon 	    D102_B_CPUSAVER_DWORD, D102_B_CPUSAVER_BUNDLE_MAX_DWORD },
266972a32a26SJonathan Lemon 	{ FXP_REV_82550_C, UCODE(fxp_ucode_d102c),
267072a32a26SJonathan Lemon 	    D102_C_CPUSAVER_DWORD, D102_C_CPUSAVER_BUNDLE_MAX_DWORD },
267172a32a26SJonathan Lemon 	{ 0, NULL, 0, 0, 0 }
267272a32a26SJonathan Lemon };
267372a32a26SJonathan Lemon 
267472a32a26SJonathan Lemon static void
267572a32a26SJonathan Lemon fxp_load_ucode(struct fxp_softc *sc)
267672a32a26SJonathan Lemon {
267772a32a26SJonathan Lemon 	struct ucode *uc;
267872a32a26SJonathan Lemon 	struct fxp_cb_ucode *cbp;
267972a32a26SJonathan Lemon 
268072a32a26SJonathan Lemon 	for (uc = ucode_table; uc->ucode != NULL; uc++)
268172a32a26SJonathan Lemon 		if (sc->revision == uc->revision)
268272a32a26SJonathan Lemon 			break;
268372a32a26SJonathan Lemon 	if (uc->ucode == NULL)
268472a32a26SJonathan Lemon 		return;
2685b2badf02SMaxime Henrion 	cbp = (struct fxp_cb_ucode *)sc->fxp_desc.cbl_list;
268672a32a26SJonathan Lemon 	cbp->cb_status = 0;
268783e6547dSMaxime Henrion 	cbp->cb_command = htole16(FXP_CB_COMMAND_UCODE | FXP_CB_COMMAND_EL);
268883e6547dSMaxime Henrion 	cbp->link_addr = 0xffffffff;    	/* (no) next command */
268972a32a26SJonathan Lemon 	memcpy(cbp->ucode, uc->ucode, uc->length);
269072a32a26SJonathan Lemon 	if (uc->int_delay_offset)
269183e6547dSMaxime Henrion 		*(u_int16_t *)&cbp->ucode[uc->int_delay_offset] =
269283e6547dSMaxime Henrion 		    htole16(sc->tunable_int_delay + sc->tunable_int_delay / 2);
269372a32a26SJonathan Lemon 	if (uc->bundle_max_offset)
269483e6547dSMaxime Henrion 		*(u_int16_t *)&cbp->ucode[uc->bundle_max_offset] =
269583e6547dSMaxime Henrion 		    htole16(sc->tunable_bundle_max);
269672a32a26SJonathan Lemon 	/*
269772a32a26SJonathan Lemon 	 * Download the ucode to the chip.
269872a32a26SJonathan Lemon 	 */
269972a32a26SJonathan Lemon 	fxp_scb_wait(sc);
2700b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
2701b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
270272a32a26SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
270372a32a26SJonathan Lemon 	/* ...and wait for it to complete. */
2704209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map);
2705b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE);
270672a32a26SJonathan Lemon 	device_printf(sc->dev,
270772a32a26SJonathan Lemon 	    "Microcode loaded, int_delay: %d usec  bundle_max: %d\n",
270872a32a26SJonathan Lemon 	    sc->tunable_int_delay,
270972a32a26SJonathan Lemon 	    uc->bundle_max_offset == 0 ? 0 : sc->tunable_bundle_max);
271072a32a26SJonathan Lemon 	sc->flags |= FXP_FLAG_UCODE;
271172a32a26SJonathan Lemon }
271272a32a26SJonathan Lemon 
271372a32a26SJonathan Lemon static int
271472a32a26SJonathan Lemon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
271572a32a26SJonathan Lemon {
271672a32a26SJonathan Lemon 	int error, value;
271772a32a26SJonathan Lemon 
271872a32a26SJonathan Lemon 	value = *(int *)arg1;
271972a32a26SJonathan Lemon 	error = sysctl_handle_int(oidp, &value, 0, req);
272072a32a26SJonathan Lemon 	if (error || !req->newptr)
272172a32a26SJonathan Lemon 		return (error);
272272a32a26SJonathan Lemon 	if (value < low || value > high)
272372a32a26SJonathan Lemon 		return (EINVAL);
272472a32a26SJonathan Lemon 	*(int *)arg1 = value;
272572a32a26SJonathan Lemon 	return (0);
272672a32a26SJonathan Lemon }
272772a32a26SJonathan Lemon 
272872a32a26SJonathan Lemon /*
272972a32a26SJonathan Lemon  * Interrupt delay is expressed in microseconds, a multiplier is used
273072a32a26SJonathan Lemon  * to convert this to the appropriate clock ticks before using.
273172a32a26SJonathan Lemon  */
273272a32a26SJonathan Lemon static int
273372a32a26SJonathan Lemon sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS)
273472a32a26SJonathan Lemon {
273572a32a26SJonathan Lemon 	return (sysctl_int_range(oidp, arg1, arg2, req, 300, 3000));
273672a32a26SJonathan Lemon }
273772a32a26SJonathan Lemon 
273872a32a26SJonathan Lemon static int
273972a32a26SJonathan Lemon sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS)
274072a32a26SJonathan Lemon {
274172a32a26SJonathan Lemon 	return (sysctl_int_range(oidp, arg1, arg2, req, 1, 0xffff));
274272a32a26SJonathan Lemon }
2743