1f7788e8eSJonathan Lemon /*- 2a17c678eSDavid Greenman * Copyright (c) 1995, David Greenman 33bd07cfdSJonathan Lemon * Copyright (c) 2001 Jonathan Lemon <jlemon@freebsd.org> 4a17c678eSDavid Greenman * All rights reserved. 5a17c678eSDavid Greenman * 6a17c678eSDavid Greenman * Redistribution and use in source and binary forms, with or without 7a17c678eSDavid Greenman * modification, are permitted provided that the following conditions 8a17c678eSDavid Greenman * are met: 9a17c678eSDavid Greenman * 1. Redistributions of source code must retain the above copyright 10a17c678eSDavid Greenman * notice unmodified, this list of conditions, and the following 11a17c678eSDavid Greenman * disclaimer. 12a17c678eSDavid Greenman * 2. Redistributions in binary form must reproduce the above copyright 13a17c678eSDavid Greenman * notice, this list of conditions and the following disclaimer in the 14a17c678eSDavid Greenman * documentation and/or other materials provided with the distribution. 15a17c678eSDavid Greenman * 16a17c678eSDavid Greenman * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 17a17c678eSDavid Greenman * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18a17c678eSDavid Greenman * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19a17c678eSDavid Greenman * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 20a17c678eSDavid Greenman * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21a17c678eSDavid Greenman * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22a17c678eSDavid Greenman * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23a17c678eSDavid Greenman * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24a17c678eSDavid Greenman * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25a17c678eSDavid Greenman * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26a17c678eSDavid Greenman * SUCH DAMAGE. 27a17c678eSDavid Greenman * 28a17c678eSDavid Greenman */ 29a17c678eSDavid Greenman 30a17c678eSDavid Greenman /* 31ae12cddaSDavid Greenman * Intel EtherExpress Pro/100B PCI Fast Ethernet driver 32a17c678eSDavid Greenman */ 33a17c678eSDavid Greenman 3401c516b0SMaxime Henrion #include <sys/cdefs.h> 3501c516b0SMaxime Henrion __FBSDID("$FreeBSD$"); 3601c516b0SMaxime Henrion 37a17c678eSDavid Greenman #include <sys/param.h> 38a17c678eSDavid Greenman #include <sys/systm.h> 3983e6547dSMaxime Henrion #include <sys/endian.h> 40a17c678eSDavid Greenman #include <sys/mbuf.h> 41f7788e8eSJonathan Lemon /* #include <sys/mutex.h> */ 42a17c678eSDavid Greenman #include <sys/kernel.h> 434458ac71SBruce Evans #include <sys/socket.h> 4472a32a26SJonathan Lemon #include <sys/sysctl.h> 45a17c678eSDavid Greenman 46a17c678eSDavid Greenman #include <net/if.h> 47397f9dfeSDavid Greenman #include <net/if_dl.h> 48ba8c6fd5SDavid Greenman #include <net/if_media.h> 49a17c678eSDavid Greenman 50a17c678eSDavid Greenman #include <net/bpf.h> 51ba8c6fd5SDavid Greenman #include <sys/sockio.h> 526182fdbdSPeter Wemm #include <sys/bus.h> 536182fdbdSPeter Wemm #include <machine/bus.h> 546182fdbdSPeter Wemm #include <sys/rman.h> 556182fdbdSPeter Wemm #include <machine/resource.h> 56ba8c6fd5SDavid Greenman 571d5e9e22SEivind Eklund #include <net/ethernet.h> 581d5e9e22SEivind Eklund #include <net/if_arp.h> 59ba8c6fd5SDavid Greenman 60f7788e8eSJonathan Lemon #include <machine/clock.h> /* for DELAY */ 61a17c678eSDavid Greenman 62e8c8b728SJonathan Lemon #include <net/if_types.h> 63e8c8b728SJonathan Lemon #include <net/if_vlan_var.h> 64e8c8b728SJonathan Lemon 65c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR 66c8bca6dcSBill Paul #include <netinet/in.h> 67c8bca6dcSBill Paul #include <netinet/in_systm.h> 68c8bca6dcSBill Paul #include <netinet/ip.h> 69c8bca6dcSBill Paul #include <machine/in_cksum.h> 70c8bca6dcSBill Paul #endif 71c8bca6dcSBill Paul 72a17c678eSDavid Greenman #include <pci/pcivar.h> 73df373873SWes Peters #include <pci/pcireg.h> /* for PCIM_CMD_xxx */ 74a17c678eSDavid Greenman 75f7788e8eSJonathan Lemon #include <dev/mii/mii.h> 76f7788e8eSJonathan Lemon #include <dev/mii/miivar.h> 77f7788e8eSJonathan Lemon 78f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpreg.h> 79f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpvar.h> 8072a32a26SJonathan Lemon #include <dev/fxp/rcvbundl.h> 81f7788e8eSJonathan Lemon 82f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, pci, 1, 1, 1); 83f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, ether, 1, 1, 1); 84f7788e8eSJonathan Lemon MODULE_DEPEND(fxp, miibus, 1, 1, 1); 85f7788e8eSJonathan Lemon #include "miibus_if.h" 864fc1dda9SAndrew Gallatin 87ba8c6fd5SDavid Greenman /* 88ba8c6fd5SDavid Greenman * NOTE! On the Alpha, we have an alignment constraint. The 89ba8c6fd5SDavid Greenman * card DMAs the packet immediately following the RFA. However, 90ba8c6fd5SDavid Greenman * the first thing in the packet is a 14-byte Ethernet header. 91ba8c6fd5SDavid Greenman * This means that the packet is misaligned. To compensate, 92ba8c6fd5SDavid Greenman * we actually offset the RFA 2 bytes into the cluster. This 93ba8c6fd5SDavid Greenman * alignes the packet after the Ethernet header at a 32-bit 94ba8c6fd5SDavid Greenman * boundary. HOWEVER! This means that the RFA is misaligned! 95ba8c6fd5SDavid Greenman */ 96ba8c6fd5SDavid Greenman #define RFA_ALIGNMENT_FUDGE 2 97ba8c6fd5SDavid Greenman 98ba8c6fd5SDavid Greenman /* 99f7788e8eSJonathan Lemon * Set initial transmit threshold at 64 (512 bytes). This is 100f7788e8eSJonathan Lemon * increased by 64 (512 bytes) at a time, to maximum of 192 101f7788e8eSJonathan Lemon * (1536 bytes), if an underrun occurs. 102f7788e8eSJonathan Lemon */ 103f7788e8eSJonathan Lemon static int tx_threshold = 64; 104f7788e8eSJonathan Lemon 105f7788e8eSJonathan Lemon /* 106f7788e8eSJonathan Lemon * The configuration byte map has several undefined fields which 107f7788e8eSJonathan Lemon * must be one or must be zero. Set up a template for these bits 108f7788e8eSJonathan Lemon * only, (assuming a 82557 chip) leaving the actual configuration 109f7788e8eSJonathan Lemon * to fxp_init. 110f7788e8eSJonathan Lemon * 111f7788e8eSJonathan Lemon * See struct fxp_cb_config for the bit definitions. 112f7788e8eSJonathan Lemon */ 113f7788e8eSJonathan Lemon static u_char fxp_cb_config_template[] = { 114f7788e8eSJonathan Lemon 0x0, 0x0, /* cb_status */ 115f7788e8eSJonathan Lemon 0x0, 0x0, /* cb_command */ 116f7788e8eSJonathan Lemon 0x0, 0x0, 0x0, 0x0, /* link_addr */ 117f7788e8eSJonathan Lemon 0x0, /* 0 */ 118f7788e8eSJonathan Lemon 0x0, /* 1 */ 119f7788e8eSJonathan Lemon 0x0, /* 2 */ 120f7788e8eSJonathan Lemon 0x0, /* 3 */ 121f7788e8eSJonathan Lemon 0x0, /* 4 */ 122f7788e8eSJonathan Lemon 0x0, /* 5 */ 123f7788e8eSJonathan Lemon 0x32, /* 6 */ 124f7788e8eSJonathan Lemon 0x0, /* 7 */ 125f7788e8eSJonathan Lemon 0x0, /* 8 */ 126f7788e8eSJonathan Lemon 0x0, /* 9 */ 127f7788e8eSJonathan Lemon 0x6, /* 10 */ 128f7788e8eSJonathan Lemon 0x0, /* 11 */ 129f7788e8eSJonathan Lemon 0x0, /* 12 */ 130f7788e8eSJonathan Lemon 0x0, /* 13 */ 131f7788e8eSJonathan Lemon 0xf2, /* 14 */ 132f7788e8eSJonathan Lemon 0x48, /* 15 */ 133f7788e8eSJonathan Lemon 0x0, /* 16 */ 134f7788e8eSJonathan Lemon 0x40, /* 17 */ 135f7788e8eSJonathan Lemon 0xf0, /* 18 */ 136f7788e8eSJonathan Lemon 0x0, /* 19 */ 137f7788e8eSJonathan Lemon 0x3f, /* 20 */ 138f7788e8eSJonathan Lemon 0x5 /* 21 */ 139f7788e8eSJonathan Lemon }; 140f7788e8eSJonathan Lemon 141f7788e8eSJonathan Lemon struct fxp_ident { 142f7788e8eSJonathan Lemon u_int16_t devid; 143f7788e8eSJonathan Lemon char *name; 144f7788e8eSJonathan Lemon }; 145f7788e8eSJonathan Lemon 146f7788e8eSJonathan Lemon /* 147f7788e8eSJonathan Lemon * Claim various Intel PCI device identifiers for this driver. The 148f7788e8eSJonathan Lemon * sub-vendor and sub-device field are extensively used to identify 149f7788e8eSJonathan Lemon * particular variants, but we don't currently differentiate between 150f7788e8eSJonathan Lemon * them. 151f7788e8eSJonathan Lemon */ 152f7788e8eSJonathan Lemon static struct fxp_ident fxp_ident_table[] = { 153537b41d5SJohn Polstra { 0x1029, "Intel 82559 PCI/CardBus Pro/100" }, 154537b41d5SJohn Polstra { 0x1030, "Intel 82559 Pro/100 Ethernet" }, 155537b41d5SJohn Polstra { 0x1031, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" }, 156537b41d5SJohn Polstra { 0x1032, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" }, 157537b41d5SJohn Polstra { 0x1033, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 158537b41d5SJohn Polstra { 0x1034, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 159537b41d5SJohn Polstra { 0x1035, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 160537b41d5SJohn Polstra { 0x1036, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 161537b41d5SJohn Polstra { 0x1037, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 162537b41d5SJohn Polstra { 0x1038, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 163537b41d5SJohn Polstra { 0x1039, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" }, 164537b41d5SJohn Polstra { 0x103A, "Intel 82801DB (ICH4) Pro/100 Ethernet" }, 165537b41d5SJohn Polstra { 0x103B, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" }, 166537b41d5SJohn Polstra { 0x103C, "Intel 82801DB (ICH4) Pro/100 Ethernet" }, 167537b41d5SJohn Polstra { 0x103D, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" }, 168537b41d5SJohn Polstra { 0x103E, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" }, 169537b41d5SJohn Polstra { 0x1059, "Intel 82551QM Pro/100 M Mobile Connection" }, 170537b41d5SJohn Polstra { 0x1209, "Intel 82559ER Embedded 10/100 Ethernet" }, 171537b41d5SJohn Polstra { 0x1229, "Intel 82557/8/9 EtherExpress Pro/100(B) Ethernet" }, 172537b41d5SJohn Polstra { 0x2449, "Intel 82801BA/CAM (ICH2/3) Pro/100 Ethernet" }, 173f7788e8eSJonathan Lemon { 0, NULL }, 174f7788e8eSJonathan Lemon }; 175f7788e8eSJonathan Lemon 176c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR 177c8bca6dcSBill Paul #define FXP_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 178c8bca6dcSBill Paul #else 179c8bca6dcSBill Paul #define FXP_CSUM_FEATURES (CSUM_TCP | CSUM_UDP) 180c8bca6dcSBill Paul #endif 181c8bca6dcSBill Paul 182f7788e8eSJonathan Lemon static int fxp_probe(device_t dev); 183f7788e8eSJonathan Lemon static int fxp_attach(device_t dev); 184f7788e8eSJonathan Lemon static int fxp_detach(device_t dev); 185f7788e8eSJonathan Lemon static int fxp_shutdown(device_t dev); 186f7788e8eSJonathan Lemon static int fxp_suspend(device_t dev); 187f7788e8eSJonathan Lemon static int fxp_resume(device_t dev); 188f7788e8eSJonathan Lemon 189f7788e8eSJonathan Lemon static void fxp_intr(void *xsc); 1904953bccaSNate Lawson static void fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp, 1914953bccaSNate Lawson u_int8_t statack, int count); 192f7788e8eSJonathan Lemon static void fxp_init(void *xsc); 1934953bccaSNate Lawson static void fxp_init_body(struct fxp_softc *sc); 194f7788e8eSJonathan Lemon static void fxp_tick(void *xsc); 19548e417ebSJonathan Lemon static void fxp_powerstate_d0(device_t dev); 196f7788e8eSJonathan Lemon static void fxp_start(struct ifnet *ifp); 1974953bccaSNate Lawson static void fxp_start_body(struct ifnet *ifp); 198f7788e8eSJonathan Lemon static void fxp_stop(struct fxp_softc *sc); 199f7788e8eSJonathan Lemon static void fxp_release(struct fxp_softc *sc); 200f7788e8eSJonathan Lemon static int fxp_ioctl(struct ifnet *ifp, u_long command, 201f7788e8eSJonathan Lemon caddr_t data); 202f7788e8eSJonathan Lemon static void fxp_watchdog(struct ifnet *ifp); 203b2badf02SMaxime Henrion static int fxp_add_rfabuf(struct fxp_softc *sc, 204b2badf02SMaxime Henrion struct fxp_rx *rxp); 20509882363SJonathan Lemon static int fxp_mc_addrs(struct fxp_softc *sc); 206f7788e8eSJonathan Lemon static void fxp_mc_setup(struct fxp_softc *sc); 207f7788e8eSJonathan Lemon static u_int16_t fxp_eeprom_getword(struct fxp_softc *sc, int offset, 208f7788e8eSJonathan Lemon int autosize); 20900c4116bSJonathan Lemon static void fxp_eeprom_putword(struct fxp_softc *sc, int offset, 21000c4116bSJonathan Lemon u_int16_t data); 211f7788e8eSJonathan Lemon static void fxp_autosize_eeprom(struct fxp_softc *sc); 212f7788e8eSJonathan Lemon static void fxp_read_eeprom(struct fxp_softc *sc, u_short *data, 213f7788e8eSJonathan Lemon int offset, int words); 21400c4116bSJonathan Lemon static void fxp_write_eeprom(struct fxp_softc *sc, u_short *data, 21500c4116bSJonathan Lemon int offset, int words); 216f7788e8eSJonathan Lemon static int fxp_ifmedia_upd(struct ifnet *ifp); 217f7788e8eSJonathan Lemon static void fxp_ifmedia_sts(struct ifnet *ifp, 218f7788e8eSJonathan Lemon struct ifmediareq *ifmr); 219f7788e8eSJonathan Lemon static int fxp_serial_ifmedia_upd(struct ifnet *ifp); 220f7788e8eSJonathan Lemon static void fxp_serial_ifmedia_sts(struct ifnet *ifp, 221f7788e8eSJonathan Lemon struct ifmediareq *ifmr); 222f7788e8eSJonathan Lemon static volatile int fxp_miibus_readreg(device_t dev, int phy, int reg); 223f7788e8eSJonathan Lemon static void fxp_miibus_writereg(device_t dev, int phy, int reg, 224f7788e8eSJonathan Lemon int value); 22572a32a26SJonathan Lemon static void fxp_load_ucode(struct fxp_softc *sc); 22672a32a26SJonathan Lemon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, 22772a32a26SJonathan Lemon int low, int high); 22872a32a26SJonathan Lemon static int sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS); 22972a32a26SJonathan Lemon static int sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS); 230f7788e8eSJonathan Lemon static __inline void fxp_scb_wait(struct fxp_softc *sc); 2312e2b8238SJonathan Lemon static __inline void fxp_scb_cmd(struct fxp_softc *sc, int cmd); 232209b07bcSMaxime Henrion static __inline void fxp_dma_wait(struct fxp_softc *sc, 233209b07bcSMaxime Henrion volatile u_int16_t *status, bus_dma_tag_t dmat, 234209b07bcSMaxime Henrion bus_dmamap_t map); 235f7788e8eSJonathan Lemon 236f7788e8eSJonathan Lemon static device_method_t fxp_methods[] = { 237f7788e8eSJonathan Lemon /* Device interface */ 238f7788e8eSJonathan Lemon DEVMETHOD(device_probe, fxp_probe), 239f7788e8eSJonathan Lemon DEVMETHOD(device_attach, fxp_attach), 240f7788e8eSJonathan Lemon DEVMETHOD(device_detach, fxp_detach), 241f7788e8eSJonathan Lemon DEVMETHOD(device_shutdown, fxp_shutdown), 242f7788e8eSJonathan Lemon DEVMETHOD(device_suspend, fxp_suspend), 243f7788e8eSJonathan Lemon DEVMETHOD(device_resume, fxp_resume), 244f7788e8eSJonathan Lemon 245f7788e8eSJonathan Lemon /* MII interface */ 246f7788e8eSJonathan Lemon DEVMETHOD(miibus_readreg, fxp_miibus_readreg), 247f7788e8eSJonathan Lemon DEVMETHOD(miibus_writereg, fxp_miibus_writereg), 248f7788e8eSJonathan Lemon 249f7788e8eSJonathan Lemon { 0, 0 } 250f7788e8eSJonathan Lemon }; 251f7788e8eSJonathan Lemon 252f7788e8eSJonathan Lemon static driver_t fxp_driver = { 253f7788e8eSJonathan Lemon "fxp", 254f7788e8eSJonathan Lemon fxp_methods, 255f7788e8eSJonathan Lemon sizeof(struct fxp_softc), 256f7788e8eSJonathan Lemon }; 257f7788e8eSJonathan Lemon 258f7788e8eSJonathan Lemon static devclass_t fxp_devclass; 259f7788e8eSJonathan Lemon 260f246e4a1SMatthew N. Dodd DRIVER_MODULE(fxp, pci, fxp_driver, fxp_devclass, 0, 0); 261f246e4a1SMatthew N. Dodd DRIVER_MODULE(fxp, cardbus, fxp_driver, fxp_devclass, 0, 0); 262f7788e8eSJonathan Lemon DRIVER_MODULE(miibus, fxp, miibus_driver, miibus_devclass, 0, 0); 263f7788e8eSJonathan Lemon 2642b5989e9SLuigi Rizzo static int fxp_rnr; 2652b5989e9SLuigi Rizzo SYSCTL_INT(_hw, OID_AUTO, fxp_rnr, CTLFLAG_RW, &fxp_rnr, 0, "fxp rnr events"); 2662b5989e9SLuigi Rizzo 267f7788e8eSJonathan Lemon /* 268dfe61cf1SDavid Greenman * Wait for the previous command to be accepted (but not necessarily 269dfe61cf1SDavid Greenman * completed). 270dfe61cf1SDavid Greenman */ 271c1087c13SBruce Evans static __inline void 272f7788e8eSJonathan Lemon fxp_scb_wait(struct fxp_softc *sc) 273a17c678eSDavid Greenman { 274a17c678eSDavid Greenman int i = 10000; 275a17c678eSDavid Greenman 2767dced78aSDavid Greenman while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i) 2777dced78aSDavid Greenman DELAY(2); 2787dced78aSDavid Greenman if (i == 0) 27900c4116bSJonathan Lemon device_printf(sc->dev, "SCB timeout: 0x%x 0x%x 0x%x 0x%x\n", 280e8c8b728SJonathan Lemon CSR_READ_1(sc, FXP_CSR_SCB_COMMAND), 281e8c8b728SJonathan Lemon CSR_READ_1(sc, FXP_CSR_SCB_STATACK), 282e8c8b728SJonathan Lemon CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS), 283e8c8b728SJonathan Lemon CSR_READ_2(sc, FXP_CSR_FLOWCONTROL)); 2847dced78aSDavid Greenman } 2857dced78aSDavid Greenman 2867dced78aSDavid Greenman static __inline void 2872e2b8238SJonathan Lemon fxp_scb_cmd(struct fxp_softc *sc, int cmd) 2882e2b8238SJonathan Lemon { 2892e2b8238SJonathan Lemon 2902e2b8238SJonathan Lemon if (cmd == FXP_SCB_COMMAND_CU_RESUME && sc->cu_resume_bug) { 2912e2b8238SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_CB_COMMAND_NOP); 2922e2b8238SJonathan Lemon fxp_scb_wait(sc); 2932e2b8238SJonathan Lemon } 2942e2b8238SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd); 2952e2b8238SJonathan Lemon } 2962e2b8238SJonathan Lemon 2972e2b8238SJonathan Lemon static __inline void 298209b07bcSMaxime Henrion fxp_dma_wait(struct fxp_softc *sc, volatile u_int16_t *status, 299209b07bcSMaxime Henrion bus_dma_tag_t dmat, bus_dmamap_t map) 3007dced78aSDavid Greenman { 3017dced78aSDavid Greenman int i = 10000; 3027dced78aSDavid Greenman 303209b07bcSMaxime Henrion bus_dmamap_sync(dmat, map, BUS_DMASYNC_POSTREAD); 304209b07bcSMaxime Henrion while (!(le16toh(*status) & FXP_CB_STATUS_C) && --i) { 3057dced78aSDavid Greenman DELAY(2); 306209b07bcSMaxime Henrion bus_dmamap_sync(dmat, map, BUS_DMASYNC_POSTREAD); 307209b07bcSMaxime Henrion } 3087dced78aSDavid Greenman if (i == 0) 309f7788e8eSJonathan Lemon device_printf(sc->dev, "DMA timeout\n"); 310a17c678eSDavid Greenman } 311a17c678eSDavid Greenman 312dfe61cf1SDavid Greenman /* 313dfe61cf1SDavid Greenman * Return identification string if this is device is ours. 314dfe61cf1SDavid Greenman */ 3156182fdbdSPeter Wemm static int 3166182fdbdSPeter Wemm fxp_probe(device_t dev) 317a17c678eSDavid Greenman { 318f7788e8eSJonathan Lemon u_int16_t devid; 319f7788e8eSJonathan Lemon struct fxp_ident *ident; 320f7788e8eSJonathan Lemon 32155ce7b51SDavid Greenman if (pci_get_vendor(dev) == FXP_VENDORID_INTEL) { 322f7788e8eSJonathan Lemon devid = pci_get_device(dev); 323f7788e8eSJonathan Lemon for (ident = fxp_ident_table; ident->name != NULL; ident++) { 324f7788e8eSJonathan Lemon if (ident->devid == devid) { 325f7788e8eSJonathan Lemon device_set_desc(dev, ident->name); 326f7788e8eSJonathan Lemon return (0); 32755ce7b51SDavid Greenman } 328dd68ef16SPeter Wemm } 329f7788e8eSJonathan Lemon } 330f7788e8eSJonathan Lemon return (ENXIO); 3316182fdbdSPeter Wemm } 3326182fdbdSPeter Wemm 33348e417ebSJonathan Lemon static void 33448e417ebSJonathan Lemon fxp_powerstate_d0(device_t dev) 33548e417ebSJonathan Lemon { 33648e417ebSJonathan Lemon #if __FreeBSD_version >= 430002 33748e417ebSJonathan Lemon u_int32_t iobase, membase, irq; 33848e417ebSJonathan Lemon 33948e417ebSJonathan Lemon if (pci_get_powerstate(dev) != PCI_POWERSTATE_D0) { 34048e417ebSJonathan Lemon /* Save important PCI config data. */ 34148e417ebSJonathan Lemon iobase = pci_read_config(dev, FXP_PCI_IOBA, 4); 34248e417ebSJonathan Lemon membase = pci_read_config(dev, FXP_PCI_MMBA, 4); 34348e417ebSJonathan Lemon irq = pci_read_config(dev, PCIR_INTLINE, 4); 34448e417ebSJonathan Lemon 34548e417ebSJonathan Lemon /* Reset the power state. */ 34648e417ebSJonathan Lemon device_printf(dev, "chip is in D%d power mode " 34748e417ebSJonathan Lemon "-- setting to D0\n", pci_get_powerstate(dev)); 34848e417ebSJonathan Lemon 34948e417ebSJonathan Lemon pci_set_powerstate(dev, PCI_POWERSTATE_D0); 35048e417ebSJonathan Lemon 35148e417ebSJonathan Lemon /* Restore PCI config data. */ 35248e417ebSJonathan Lemon pci_write_config(dev, FXP_PCI_IOBA, iobase, 4); 35348e417ebSJonathan Lemon pci_write_config(dev, FXP_PCI_MMBA, membase, 4); 35448e417ebSJonathan Lemon pci_write_config(dev, PCIR_INTLINE, irq, 4); 35548e417ebSJonathan Lemon } 35648e417ebSJonathan Lemon #endif 35748e417ebSJonathan Lemon } 35848e417ebSJonathan Lemon 359b2badf02SMaxime Henrion static void 360b2badf02SMaxime Henrion fxp_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 361b2badf02SMaxime Henrion { 362b2badf02SMaxime Henrion u_int32_t *addr; 363b2badf02SMaxime Henrion 364b2badf02SMaxime Henrion if (error) 365b2badf02SMaxime Henrion return; 366b2badf02SMaxime Henrion 367b2badf02SMaxime Henrion KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg)); 368b2badf02SMaxime Henrion addr = arg; 369b2badf02SMaxime Henrion *addr = segs->ds_addr; 370b2badf02SMaxime Henrion } 371b2badf02SMaxime Henrion 3726182fdbdSPeter Wemm static int 3736182fdbdSPeter Wemm fxp_attach(device_t dev) 374a17c678eSDavid Greenman { 3756182fdbdSPeter Wemm int error = 0; 3766182fdbdSPeter Wemm struct fxp_softc *sc = device_get_softc(dev); 377ba8c6fd5SDavid Greenman struct ifnet *ifp; 378b2badf02SMaxime Henrion struct fxp_rx *rxp; 3799fa6ccfbSMatt Jacob u_int32_t val; 38083e6547dSMaxime Henrion u_int16_t data, myea[ETHER_ADDR_LEN / 2]; 381d73e2e55SMaxime Henrion int i, rid, m1, m2, prefer_iomap, maxtxseg; 382f7788e8eSJonathan Lemon int s; 383a17c678eSDavid Greenman 384f7788e8eSJonathan Lemon sc->dev = dev; 3856c951b44SJustin T. Gibbs callout_handle_init(&sc->stat_ch); 386a1a9c8f7SJonathan Lemon sysctl_ctx_init(&sc->sysctl_ctx); 3876008862bSJohn Baldwin mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 3884953bccaSNate Lawson MTX_DEF); 3894953bccaSNate Lawson ifmedia_init(&sc->sc_media, 0, fxp_serial_ifmedia_upd, 3904953bccaSNate Lawson fxp_serial_ifmedia_sts); 391a17c678eSDavid Greenman 392f7788e8eSJonathan Lemon s = splimp(); 393a17c678eSDavid Greenman 394dfe61cf1SDavid Greenman /* 3952bce79a2SMaxim Sobolev * Enable bus mastering. 396df373873SWes Peters */ 397cf0d8a1eSMaxim Sobolev pci_enable_busmaster(dev); 3989fa6ccfbSMatt Jacob val = pci_read_config(dev, PCIR_COMMAND, 2); 399df373873SWes Peters 40048e417ebSJonathan Lemon fxp_powerstate_d0(dev); 4018d799694SBill Paul 402df373873SWes Peters /* 4039fa6ccfbSMatt Jacob * Figure out which we should try first - memory mapping or i/o mapping? 4049fa6ccfbSMatt Jacob * We default to memory mapping. Then we accept an override from the 4059fa6ccfbSMatt Jacob * command line. Then we check to see which one is enabled. 406dfe61cf1SDavid Greenman */ 4079fa6ccfbSMatt Jacob m1 = PCIM_CMD_MEMEN; 4089fa6ccfbSMatt Jacob m2 = PCIM_CMD_PORTEN; 4092a05a4ebSMatt Jacob prefer_iomap = 0; 4102a05a4ebSMatt Jacob if (resource_int_value(device_get_name(dev), device_get_unit(dev), 4112a05a4ebSMatt Jacob "prefer_iomap", &prefer_iomap) == 0 && prefer_iomap != 0) { 4129fa6ccfbSMatt Jacob m1 = PCIM_CMD_PORTEN; 4139fa6ccfbSMatt Jacob m2 = PCIM_CMD_MEMEN; 4149fa6ccfbSMatt Jacob } 4159fa6ccfbSMatt Jacob 416533294b9SMatthew N. Dodd sc->rtp = (m1 == PCIM_CMD_MEMEN)? SYS_RES_MEMORY : SYS_RES_IOPORT; 4179fa6ccfbSMatt Jacob sc->rgd = (m1 == PCIM_CMD_MEMEN)? FXP_PCI_MMBA : FXP_PCI_IOBA; 4189fa6ccfbSMatt Jacob sc->mem = bus_alloc_resource(dev, sc->rtp, &sc->rgd, 4196182fdbdSPeter Wemm 0, ~0, 1, RF_ACTIVE); 420533294b9SMatthew N. Dodd if (sc->mem == NULL) { 4219fa6ccfbSMatt Jacob sc->rtp = 4229fa6ccfbSMatt Jacob (m2 == PCIM_CMD_MEMEN)? SYS_RES_MEMORY : SYS_RES_IOPORT; 4239fa6ccfbSMatt Jacob sc->rgd = (m2 == PCIM_CMD_MEMEN)? FXP_PCI_MMBA : FXP_PCI_IOBA; 4249fa6ccfbSMatt Jacob sc->mem = bus_alloc_resource(dev, sc->rtp, &sc->rgd, 4259fa6ccfbSMatt Jacob 0, ~0, 1, RF_ACTIVE); 4269fa6ccfbSMatt Jacob } 4279fa6ccfbSMatt Jacob 4286182fdbdSPeter Wemm if (!sc->mem) { 4296182fdbdSPeter Wemm error = ENXIO; 430a17c678eSDavid Greenman goto fail; 431a17c678eSDavid Greenman } 4329fa6ccfbSMatt Jacob if (bootverbose) { 4339fa6ccfbSMatt Jacob device_printf(dev, "using %s space register mapping\n", 4349fa6ccfbSMatt Jacob sc->rtp == SYS_RES_MEMORY? "memory" : "I/O"); 4359fa6ccfbSMatt Jacob } 4364fc1dda9SAndrew Gallatin 4374fc1dda9SAndrew Gallatin sc->sc_st = rman_get_bustag(sc->mem); 4384fc1dda9SAndrew Gallatin sc->sc_sh = rman_get_bushandle(sc->mem); 439a17c678eSDavid Greenman 440a17c678eSDavid Greenman /* 441dfe61cf1SDavid Greenman * Allocate our interrupt. 442dfe61cf1SDavid Greenman */ 4436182fdbdSPeter Wemm rid = 0; 4446182fdbdSPeter Wemm sc->irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid, 0, ~0, 1, 4456182fdbdSPeter Wemm RF_SHAREABLE | RF_ACTIVE); 4466182fdbdSPeter Wemm if (sc->irq == NULL) { 4476182fdbdSPeter Wemm device_printf(dev, "could not map interrupt\n"); 4486182fdbdSPeter Wemm error = ENXIO; 4496182fdbdSPeter Wemm goto fail; 4506182fdbdSPeter Wemm } 4516182fdbdSPeter Wemm 452f7788e8eSJonathan Lemon /* 453f7788e8eSJonathan Lemon * Reset to a stable state. 454f7788e8eSJonathan Lemon */ 455f7788e8eSJonathan Lemon CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET); 456f7788e8eSJonathan Lemon DELAY(10); 457f7788e8eSJonathan Lemon 458f7788e8eSJonathan Lemon /* 459f7788e8eSJonathan Lemon * Find out how large of an SEEPROM we have. 460f7788e8eSJonathan Lemon */ 461f7788e8eSJonathan Lemon fxp_autosize_eeprom(sc); 462f7788e8eSJonathan Lemon 463f7788e8eSJonathan Lemon /* 4643bd07cfdSJonathan Lemon * Determine whether we must use the 503 serial interface. 465f7788e8eSJonathan Lemon */ 466f7788e8eSJonathan Lemon fxp_read_eeprom(sc, &data, 6, 1); 467f7788e8eSJonathan Lemon if ((data & FXP_PHY_DEVICE_MASK) != 0 && 468f7788e8eSJonathan Lemon (data & FXP_PHY_SERIAL_ONLY)) 469dedabebfSJonathan Lemon sc->flags |= FXP_FLAG_SERIAL_MEDIA; 470f7788e8eSJonathan Lemon 471f7788e8eSJonathan Lemon /* 47272a32a26SJonathan Lemon * Create the sysctl tree 47372a32a26SJonathan Lemon */ 47472a32a26SJonathan Lemon sc->sysctl_tree = SYSCTL_ADD_NODE(&sc->sysctl_ctx, 47572a32a26SJonathan Lemon SYSCTL_STATIC_CHILDREN(_hw), OID_AUTO, 47672a32a26SJonathan Lemon device_get_nameunit(dev), CTLFLAG_RD, 0, ""); 4774953bccaSNate Lawson if (sc->sysctl_tree == NULL) { 4784953bccaSNate Lawson error = ENXIO; 47972a32a26SJonathan Lemon goto fail; 4804953bccaSNate Lawson } 48172a32a26SJonathan Lemon SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 48272a32a26SJonathan Lemon OID_AUTO, "int_delay", CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_PRISON, 483858b84f5SPoul-Henning Kamp &sc->tunable_int_delay, 0, sysctl_hw_fxp_int_delay, "I", 48472a32a26SJonathan Lemon "FXP driver receive interrupt microcode bundling delay"); 48572a32a26SJonathan Lemon SYSCTL_ADD_PROC(&sc->sysctl_ctx, SYSCTL_CHILDREN(sc->sysctl_tree), 48672a32a26SJonathan Lemon OID_AUTO, "bundle_max", CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_PRISON, 487858b84f5SPoul-Henning Kamp &sc->tunable_bundle_max, 0, sysctl_hw_fxp_bundle_max, "I", 48872a32a26SJonathan Lemon "FXP driver receive interrupt microcode bundle size limit"); 48972a32a26SJonathan Lemon 49072a32a26SJonathan Lemon /* 49172a32a26SJonathan Lemon * Pull in device tunables. 49272a32a26SJonathan Lemon */ 49372a32a26SJonathan Lemon sc->tunable_int_delay = TUNABLE_INT_DELAY; 49472a32a26SJonathan Lemon sc->tunable_bundle_max = TUNABLE_BUNDLE_MAX; 49572a32a26SJonathan Lemon (void) resource_int_value(device_get_name(dev), device_get_unit(dev), 49672a32a26SJonathan Lemon "int_delay", &sc->tunable_int_delay); 49772a32a26SJonathan Lemon (void) resource_int_value(device_get_name(dev), device_get_unit(dev), 49872a32a26SJonathan Lemon "bundle_max", &sc->tunable_bundle_max); 49972a32a26SJonathan Lemon 50072a32a26SJonathan Lemon /* 50172a32a26SJonathan Lemon * Find out the chip revision; lump all 82557 revs together. 5023bd07cfdSJonathan Lemon */ 5033bd07cfdSJonathan Lemon fxp_read_eeprom(sc, &data, 5, 1); 5043bd07cfdSJonathan Lemon if ((data >> 8) == 1) 50572a32a26SJonathan Lemon sc->revision = FXP_REV_82557; 50672a32a26SJonathan Lemon else 50772a32a26SJonathan Lemon sc->revision = pci_get_revid(dev); 5083bd07cfdSJonathan Lemon 5093bd07cfdSJonathan Lemon /* 5102e2b8238SJonathan Lemon * Enable workarounds for certain chip revision deficiencies. 51100c4116bSJonathan Lemon * 51272a32a26SJonathan Lemon * Systems based on the ICH2/ICH2-M chip from Intel, and possibly 51372a32a26SJonathan Lemon * some systems based a normal 82559 design, have a defect where 51472a32a26SJonathan Lemon * the chip can cause a PCI protocol violation if it receives 51500c4116bSJonathan Lemon * a CU_RESUME command when it is entering the IDLE state. The 51600c4116bSJonathan Lemon * workaround is to disable Dynamic Standby Mode, so the chip never 51700c4116bSJonathan Lemon * deasserts CLKRUN#, and always remains in an active state. 51800c4116bSJonathan Lemon * 51900c4116bSJonathan Lemon * See Intel 82801BA/82801BAM Specification Update, Errata #30. 5202e2b8238SJonathan Lemon */ 5212e2b8238SJonathan Lemon i = pci_get_device(dev); 52272a32a26SJonathan Lemon if (i == 0x2449 || (i > 0x1030 && i < 0x1039) || 52372a32a26SJonathan Lemon sc->revision >= FXP_REV_82559_A0) { 52400c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, 10, 1); 52500c4116bSJonathan Lemon if (data & 0x02) { /* STB enable */ 52600c4116bSJonathan Lemon u_int16_t cksum; 52700c4116bSJonathan Lemon int i; 52800c4116bSJonathan Lemon 52900c4116bSJonathan Lemon device_printf(dev, 530001cfa92SJonathan Lemon "Disabling dynamic standby mode in EEPROM\n"); 53100c4116bSJonathan Lemon data &= ~0x02; 53200c4116bSJonathan Lemon fxp_write_eeprom(sc, &data, 10, 1); 53300c4116bSJonathan Lemon device_printf(dev, "New EEPROM ID: 0x%x\n", data); 53400c4116bSJonathan Lemon cksum = 0; 53500c4116bSJonathan Lemon for (i = 0; i < (1 << sc->eeprom_size) - 1; i++) { 53600c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, i, 1); 53700c4116bSJonathan Lemon cksum += data; 53800c4116bSJonathan Lemon } 53900c4116bSJonathan Lemon i = (1 << sc->eeprom_size) - 1; 54000c4116bSJonathan Lemon cksum = 0xBABA - cksum; 54100c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, i, 1); 54200c4116bSJonathan Lemon fxp_write_eeprom(sc, &cksum, i, 1); 54300c4116bSJonathan Lemon device_printf(dev, 54400c4116bSJonathan Lemon "EEPROM checksum @ 0x%x: 0x%x -> 0x%x\n", 54500c4116bSJonathan Lemon i, data, cksum); 54600c4116bSJonathan Lemon #if 1 54700c4116bSJonathan Lemon /* 54800c4116bSJonathan Lemon * If the user elects to continue, try the software 54900c4116bSJonathan Lemon * workaround, as it is better than nothing. 55000c4116bSJonathan Lemon */ 5512e2b8238SJonathan Lemon sc->flags |= FXP_FLAG_CU_RESUME_BUG; 55200c4116bSJonathan Lemon #endif 55300c4116bSJonathan Lemon } 55400c4116bSJonathan Lemon } 5552e2b8238SJonathan Lemon 5562e2b8238SJonathan Lemon /* 5573bd07cfdSJonathan Lemon * If we are not a 82557 chip, we can enable extended features. 5583bd07cfdSJonathan Lemon */ 55972a32a26SJonathan Lemon if (sc->revision != FXP_REV_82557) { 5603bd07cfdSJonathan Lemon /* 56174396a0aSJonathan Lemon * If MWI is enabled in the PCI configuration, and there 56274396a0aSJonathan Lemon * is a valid cacheline size (8 or 16 dwords), then tell 56374396a0aSJonathan Lemon * the board to turn on MWI. 5643bd07cfdSJonathan Lemon */ 56574396a0aSJonathan Lemon if (val & PCIM_CMD_MWRICEN && 56674396a0aSJonathan Lemon pci_read_config(dev, PCIR_CACHELNSZ, 1) != 0) 5673bd07cfdSJonathan Lemon sc->flags |= FXP_FLAG_MWI_ENABLE; 5683bd07cfdSJonathan Lemon 5693bd07cfdSJonathan Lemon /* turn on the extended TxCB feature */ 5703bd07cfdSJonathan Lemon sc->flags |= FXP_FLAG_EXT_TXCB; 571920b58e8SBrooks Davis 572e8c8b728SJonathan Lemon /* enable reception of long frames for VLAN */ 573e8c8b728SJonathan Lemon sc->flags |= FXP_FLAG_LONG_PKT_EN; 5743bd07cfdSJonathan Lemon } 5753bd07cfdSJonathan Lemon 5763bd07cfdSJonathan Lemon /* 577c8bca6dcSBill Paul * Enable use of extended RFDs and TCBs for 82550 578c8bca6dcSBill Paul * and later chips. Note: we need extended TXCB support 579c8bca6dcSBill Paul * too, but that's already enabled by the code above. 580c8bca6dcSBill Paul * Be careful to do this only on the right devices. 581c8bca6dcSBill Paul */ 582c8bca6dcSBill Paul 583c8bca6dcSBill Paul if (sc->revision == FXP_REV_82550 || sc->revision == FXP_REV_82550_C) { 584c8bca6dcSBill Paul sc->rfa_size = sizeof (struct fxp_rfa); 585c8bca6dcSBill Paul sc->tx_cmd = FXP_CB_COMMAND_IPCBXMIT; 586c8bca6dcSBill Paul sc->flags |= FXP_FLAG_EXT_RFA; 587c8bca6dcSBill Paul } else { 588c8bca6dcSBill Paul sc->rfa_size = sizeof (struct fxp_rfa) - FXP_RFAX_LEN; 589c8bca6dcSBill Paul sc->tx_cmd = FXP_CB_COMMAND_XMIT; 590c8bca6dcSBill Paul } 591c8bca6dcSBill Paul 592c8bca6dcSBill Paul /* 593b2badf02SMaxime Henrion * Allocate DMA tags and DMA safe memory. 594b2badf02SMaxime Henrion */ 595d73e2e55SMaxime Henrion maxtxseg = sc->flags & FXP_FLAG_EXT_RFA ? FXP_NTXSEG - 1 : FXP_NTXSEG; 596b2badf02SMaxime Henrion error = bus_dma_tag_create(NULL, 2, 0, BUS_SPACE_MAXADDR_32BIT, 597d73e2e55SMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES * maxtxseg, 598d73e2e55SMaxime Henrion maxtxseg, MCLBYTES, 0, &sc->fxp_mtag); 599b2badf02SMaxime Henrion if (error) { 600b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 601b2badf02SMaxime Henrion goto fail; 602b2badf02SMaxime Henrion } 603b2badf02SMaxime Henrion 604b2badf02SMaxime Henrion error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT, 605b2badf02SMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, sizeof(struct fxp_stats), 1, 606d73e2e55SMaxime Henrion sizeof(struct fxp_stats), 0, &sc->fxp_stag); 607b2badf02SMaxime Henrion if (error) { 608b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 609b2badf02SMaxime Henrion goto fail; 610b2badf02SMaxime Henrion } 611b2badf02SMaxime Henrion 612b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->fxp_stag, (void **)&sc->fxp_stats, 613b2badf02SMaxime Henrion BUS_DMA_NOWAIT, &sc->fxp_smap); 614b2badf02SMaxime Henrion if (error) 6154953bccaSNate Lawson goto fail; 616b2badf02SMaxime Henrion error = bus_dmamap_load(sc->fxp_stag, sc->fxp_smap, sc->fxp_stats, 617b2badf02SMaxime Henrion sizeof(struct fxp_stats), fxp_dma_map_addr, &sc->stats_addr, 0); 618b2badf02SMaxime Henrion if (error) { 619b2badf02SMaxime Henrion device_printf(dev, "could not map the stats buffer\n"); 620b2badf02SMaxime Henrion goto fail; 621b2badf02SMaxime Henrion } 622b2badf02SMaxime Henrion bzero(sc->fxp_stats, sizeof(struct fxp_stats)); 623b2badf02SMaxime Henrion 624b2badf02SMaxime Henrion error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT, 625b2badf02SMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, FXP_TXCB_SZ, 1, 626d73e2e55SMaxime Henrion FXP_TXCB_SZ, 0, &sc->cbl_tag); 627b2badf02SMaxime Henrion if (error) { 628b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 629b2badf02SMaxime Henrion goto fail; 630b2badf02SMaxime Henrion } 631b2badf02SMaxime Henrion 632b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->cbl_tag, (void **)&sc->fxp_desc.cbl_list, 633b2badf02SMaxime Henrion BUS_DMA_NOWAIT, &sc->cbl_map); 634b2badf02SMaxime Henrion if (error) 6354953bccaSNate Lawson goto fail; 636b2badf02SMaxime Henrion bzero(sc->fxp_desc.cbl_list, FXP_TXCB_SZ); 637b2badf02SMaxime Henrion 638b2badf02SMaxime Henrion error = bus_dmamap_load(sc->cbl_tag, sc->cbl_map, 639b2badf02SMaxime Henrion sc->fxp_desc.cbl_list, FXP_TXCB_SZ, fxp_dma_map_addr, 640b2badf02SMaxime Henrion &sc->fxp_desc.cbl_addr, 0); 641b2badf02SMaxime Henrion if (error) { 642b2badf02SMaxime Henrion device_printf(dev, "could not map DMA memory\n"); 643b2badf02SMaxime Henrion goto fail; 644b2badf02SMaxime Henrion } 645b2badf02SMaxime Henrion 646b2badf02SMaxime Henrion error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT, 647b2badf02SMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, sizeof(struct fxp_cb_mcs), 1, 648d73e2e55SMaxime Henrion sizeof(struct fxp_cb_mcs), 0, &sc->mcs_tag); 649b2badf02SMaxime Henrion if (error) { 650b2badf02SMaxime Henrion device_printf(dev, "could not allocate dma tag\n"); 651b2badf02SMaxime Henrion goto fail; 652b2badf02SMaxime Henrion } 653b2badf02SMaxime Henrion 654b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->mcs_tag, (void **)&sc->mcsp, 655b2badf02SMaxime Henrion BUS_DMA_NOWAIT, &sc->mcs_map); 656b2badf02SMaxime Henrion if (error) 6574953bccaSNate Lawson goto fail; 658b2badf02SMaxime Henrion error = bus_dmamap_load(sc->mcs_tag, sc->mcs_map, sc->mcsp, 659b2badf02SMaxime Henrion sizeof(struct fxp_cb_mcs), fxp_dma_map_addr, &sc->mcs_addr, 0); 660b2badf02SMaxime Henrion if (error) { 661b2badf02SMaxime Henrion device_printf(dev, "can't map the multicast setup command\n"); 662b2badf02SMaxime Henrion goto fail; 663b2badf02SMaxime Henrion } 664b2badf02SMaxime Henrion 665b2badf02SMaxime Henrion /* 666b2badf02SMaxime Henrion * Pre-allocate the TX DMA maps. 667b2badf02SMaxime Henrion */ 6684cec1653SMaxime Henrion for (i = 0; i < FXP_NTXCB; i++) { 669b2badf02SMaxime Henrion error = bus_dmamap_create(sc->fxp_mtag, 0, 670b2badf02SMaxime Henrion &sc->fxp_desc.tx_list[i].tx_map); 671b2badf02SMaxime Henrion if (error) { 672b2badf02SMaxime Henrion device_printf(dev, "can't create DMA map for TX\n"); 673b2badf02SMaxime Henrion goto fail; 674b2badf02SMaxime Henrion } 675b2badf02SMaxime Henrion } 676b2badf02SMaxime Henrion error = bus_dmamap_create(sc->fxp_mtag, 0, &sc->spare_map); 677b2badf02SMaxime Henrion if (error) { 678b2badf02SMaxime Henrion device_printf(dev, "can't create spare DMA map\n"); 679b2badf02SMaxime Henrion goto fail; 680b2badf02SMaxime Henrion } 681b2badf02SMaxime Henrion 682b2badf02SMaxime Henrion /* 683b2badf02SMaxime Henrion * Pre-allocate our receive buffers. 684b2badf02SMaxime Henrion */ 685b2badf02SMaxime Henrion sc->fxp_desc.rx_head = sc->fxp_desc.rx_tail = NULL; 686b2badf02SMaxime Henrion for (i = 0; i < FXP_NRFABUFS; i++) { 687b2badf02SMaxime Henrion rxp = &sc->fxp_desc.rx_list[i]; 688b2badf02SMaxime Henrion error = bus_dmamap_create(sc->fxp_mtag, 0, &rxp->rx_map); 689b2badf02SMaxime Henrion if (error) { 690b2badf02SMaxime Henrion device_printf(dev, "can't create DMA map for RX\n"); 691b2badf02SMaxime Henrion goto fail; 692b2badf02SMaxime Henrion } 6934953bccaSNate Lawson if (fxp_add_rfabuf(sc, rxp) != 0) { 6944953bccaSNate Lawson error = ENOMEM; 6954953bccaSNate Lawson goto fail; 6964953bccaSNate Lawson } 697b2badf02SMaxime Henrion } 698b2badf02SMaxime Henrion 699b2badf02SMaxime Henrion /* 700f7788e8eSJonathan Lemon * Read MAC address. 701f7788e8eSJonathan Lemon */ 70283e6547dSMaxime Henrion fxp_read_eeprom(sc, myea, 0, 3); 70383e6547dSMaxime Henrion sc->arpcom.ac_enaddr[0] = myea[0] & 0xff; 70483e6547dSMaxime Henrion sc->arpcom.ac_enaddr[1] = myea[0] >> 8; 70583e6547dSMaxime Henrion sc->arpcom.ac_enaddr[2] = myea[1] & 0xff; 70683e6547dSMaxime Henrion sc->arpcom.ac_enaddr[3] = myea[1] >> 8; 70783e6547dSMaxime Henrion sc->arpcom.ac_enaddr[4] = myea[2] & 0xff; 70883e6547dSMaxime Henrion sc->arpcom.ac_enaddr[5] = myea[2] >> 8; 709f7788e8eSJonathan Lemon device_printf(dev, "Ethernet address %6D%s\n", 710f7788e8eSJonathan Lemon sc->arpcom.ac_enaddr, ":", 711f7788e8eSJonathan Lemon sc->flags & FXP_FLAG_SERIAL_MEDIA ? ", 10Mbps" : ""); 712f7788e8eSJonathan Lemon if (bootverbose) { 7132e2b8238SJonathan Lemon device_printf(dev, "PCI IDs: %04x %04x %04x %04x %04x\n", 714f7788e8eSJonathan Lemon pci_get_vendor(dev), pci_get_device(dev), 7152e2b8238SJonathan Lemon pci_get_subvendor(dev), pci_get_subdevice(dev), 7162e2b8238SJonathan Lemon pci_get_revid(dev)); 71772a32a26SJonathan Lemon fxp_read_eeprom(sc, &data, 10, 1); 71872a32a26SJonathan Lemon device_printf(dev, "Dynamic Standby mode is %s\n", 71972a32a26SJonathan Lemon data & 0x02 ? "enabled" : "disabled"); 720f7788e8eSJonathan Lemon } 721f7788e8eSJonathan Lemon 722f7788e8eSJonathan Lemon /* 723f7788e8eSJonathan Lemon * If this is only a 10Mbps device, then there is no MII, and 724f7788e8eSJonathan Lemon * the PHY will use a serial interface instead. 725f7788e8eSJonathan Lemon * 726f7788e8eSJonathan Lemon * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter 727f7788e8eSJonathan Lemon * doesn't have a programming interface of any sort. The 728f7788e8eSJonathan Lemon * media is sensed automatically based on how the link partner 729f7788e8eSJonathan Lemon * is configured. This is, in essence, manual configuration. 730f7788e8eSJonathan Lemon */ 731f7788e8eSJonathan Lemon if (sc->flags & FXP_FLAG_SERIAL_MEDIA) { 732f7788e8eSJonathan Lemon ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL); 733f7788e8eSJonathan Lemon ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL); 734f7788e8eSJonathan Lemon } else { 735f7788e8eSJonathan Lemon if (mii_phy_probe(dev, &sc->miibus, fxp_ifmedia_upd, 736f7788e8eSJonathan Lemon fxp_ifmedia_sts)) { 737f7788e8eSJonathan Lemon device_printf(dev, "MII without any PHY!\n"); 7386182fdbdSPeter Wemm error = ENXIO; 739ba8c6fd5SDavid Greenman goto fail; 740a17c678eSDavid Greenman } 741f7788e8eSJonathan Lemon } 742dccee1a1SDavid Greenman 743a17c678eSDavid Greenman ifp = &sc->arpcom.ac_if; 7446182fdbdSPeter Wemm ifp->if_unit = device_get_unit(dev); 745a17c678eSDavid Greenman ifp->if_name = "fxp"; 746a17c678eSDavid Greenman ifp->if_output = ether_output; 747a330e1f1SGary Palmer ifp->if_baudrate = 100000000; 748fb583156SDavid Greenman ifp->if_init = fxp_init; 749ba8c6fd5SDavid Greenman ifp->if_softc = sc; 750ba8c6fd5SDavid Greenman ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 751ba8c6fd5SDavid Greenman ifp->if_ioctl = fxp_ioctl; 752ba8c6fd5SDavid Greenman ifp->if_start = fxp_start; 753ba8c6fd5SDavid Greenman ifp->if_watchdog = fxp_watchdog; 754a17c678eSDavid Greenman 755c8bca6dcSBill Paul /* Enable checksum offload for 82550 or better chips */ 756c8bca6dcSBill Paul if (sc->flags & FXP_FLAG_EXT_RFA) { 757c8bca6dcSBill Paul ifp->if_hwassist = FXP_CSUM_FEATURES; 758c8bca6dcSBill Paul ifp->if_capabilities = IFCAP_HWCSUM; 759c6d8cd1eSBill Paul ifp->if_capenable = ifp->if_capabilities; 760c8bca6dcSBill Paul } 761c8bca6dcSBill Paul 762dfe61cf1SDavid Greenman /* 7634953bccaSNate Lawson * Attach the interface. 7644953bccaSNate Lawson */ 7654953bccaSNate Lawson ether_ifattach(ifp, sc->arpcom.ac_enaddr); 7664953bccaSNate Lawson 7674953bccaSNate Lawson /* 768e8c8b728SJonathan Lemon * Tell the upper layer(s) we support long frames. 769e8c8b728SJonathan Lemon */ 770e8c8b728SJonathan Lemon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 771673d9191SSam Leffler ifp->if_capabilities |= IFCAP_VLAN_MTU; 772e8c8b728SJonathan Lemon 773483b9871SDavid Greenman /* 7743114fdb4SDavid Greenman * Let the system queue as many packets as we have available 7753114fdb4SDavid Greenman * TX descriptors. 776483b9871SDavid Greenman */ 7773114fdb4SDavid Greenman ifp->if_snd.ifq_maxlen = FXP_NTXCB - 1; 7784a684684SDavid Greenman 779201afb0eSMaxime Henrion /* 7804953bccaSNate Lawson * Hook our interrupt after all initialization is complete. 7814953bccaSNate Lawson * XXX This driver has been tested with the INTR_MPSAFFE flag set 7824953bccaSNate Lawson * however, ifp and its functions are not fully locked so MPSAFE 7834953bccaSNate Lawson * should not be used unless you can handle potential data loss. 784201afb0eSMaxime Henrion */ 7854953bccaSNate Lawson error = bus_setup_intr(dev, sc->irq, INTR_TYPE_NET /*|INTR_MPSAFE*/, 786201afb0eSMaxime Henrion fxp_intr, sc, &sc->ih); 787201afb0eSMaxime Henrion if (error) { 788201afb0eSMaxime Henrion device_printf(dev, "could not setup irq\n"); 7894953bccaSNate Lawson ether_ifdetach(&sc->arpcom.ac_if); 790201afb0eSMaxime Henrion goto fail; 791201afb0eSMaxime Henrion } 792201afb0eSMaxime Henrion 793a17c678eSDavid Greenman fail: 794f7788e8eSJonathan Lemon splx(s); 7954953bccaSNate Lawson if (error) 796f7788e8eSJonathan Lemon fxp_release(sc); 797f7788e8eSJonathan Lemon return (error); 798f7788e8eSJonathan Lemon } 799f7788e8eSJonathan Lemon 800f7788e8eSJonathan Lemon /* 8014953bccaSNate Lawson * Release all resources. The softc lock should not be held and the 8024953bccaSNate Lawson * interrupt should already be torn down. 803f7788e8eSJonathan Lemon */ 804f7788e8eSJonathan Lemon static void 805f7788e8eSJonathan Lemon fxp_release(struct fxp_softc *sc) 806f7788e8eSJonathan Lemon { 807b2badf02SMaxime Henrion struct fxp_rx *rxp; 808b2badf02SMaxime Henrion struct fxp_tx *txp; 809b2badf02SMaxime Henrion int i; 810b2badf02SMaxime Henrion 8114953bccaSNate Lawson mtx_assert(&sc->sc_mtx, MA_NOTOWNED); 812b983c7b3SMaxime Henrion if (sc->ih) 8134953bccaSNate Lawson panic("fxp_release() called with intr handle still active"); 8144953bccaSNate Lawson if (sc->miibus) 8154953bccaSNate Lawson device_delete_child(sc->dev, sc->miibus); 8164953bccaSNate Lawson bus_generic_detach(sc->dev); 8174953bccaSNate Lawson ifmedia_removeall(&sc->sc_media); 818b2badf02SMaxime Henrion if (sc->fxp_desc.cbl_list) { 819b2badf02SMaxime Henrion bus_dmamap_unload(sc->cbl_tag, sc->cbl_map); 820b2badf02SMaxime Henrion bus_dmamem_free(sc->cbl_tag, sc->fxp_desc.cbl_list, 821b2badf02SMaxime Henrion sc->cbl_map); 822b2badf02SMaxime Henrion } 823b2badf02SMaxime Henrion if (sc->fxp_stats) { 824b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_stag, sc->fxp_smap); 825b2badf02SMaxime Henrion bus_dmamem_free(sc->fxp_stag, sc->fxp_stats, sc->fxp_smap); 826b2badf02SMaxime Henrion } 827b2badf02SMaxime Henrion if (sc->mcsp) { 828b2badf02SMaxime Henrion bus_dmamap_unload(sc->mcs_tag, sc->mcs_map); 829b2badf02SMaxime Henrion bus_dmamem_free(sc->mcs_tag, sc->mcsp, sc->mcs_map); 830b2badf02SMaxime Henrion } 831f7788e8eSJonathan Lemon if (sc->irq) 832f7788e8eSJonathan Lemon bus_release_resource(sc->dev, SYS_RES_IRQ, 0, sc->irq); 833f7788e8eSJonathan Lemon if (sc->mem) 834f7788e8eSJonathan Lemon bus_release_resource(sc->dev, sc->rtp, sc->rgd, sc->mem); 835b983c7b3SMaxime Henrion if (sc->fxp_mtag) { 836b983c7b3SMaxime Henrion for (i = 0; i < FXP_NRFABUFS; i++) { 837b983c7b3SMaxime Henrion rxp = &sc->fxp_desc.rx_list[i]; 838b983c7b3SMaxime Henrion if (rxp->rx_mbuf != NULL) { 839b983c7b3SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map, 840b983c7b3SMaxime Henrion BUS_DMASYNC_POSTREAD); 841b983c7b3SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, rxp->rx_map); 842b983c7b3SMaxime Henrion m_freem(rxp->rx_mbuf); 843b983c7b3SMaxime Henrion } 844b983c7b3SMaxime Henrion bus_dmamap_destroy(sc->fxp_mtag, rxp->rx_map); 845b983c7b3SMaxime Henrion } 846b983c7b3SMaxime Henrion bus_dmamap_destroy(sc->fxp_mtag, sc->spare_map); 847b2badf02SMaxime Henrion bus_dma_tag_destroy(sc->fxp_mtag); 848b983c7b3SMaxime Henrion } 849b983c7b3SMaxime Henrion if (sc->fxp_stag) { 850b983c7b3SMaxime Henrion for (i = 0; i < FXP_NTXCB; i++) { 851b983c7b3SMaxime Henrion txp = &sc->fxp_desc.tx_list[i]; 852b983c7b3SMaxime Henrion if (txp->tx_mbuf != NULL) { 853b983c7b3SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp->tx_map, 854b983c7b3SMaxime Henrion BUS_DMASYNC_POSTWRITE); 855b983c7b3SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, txp->tx_map); 856b983c7b3SMaxime Henrion m_freem(txp->tx_mbuf); 857b983c7b3SMaxime Henrion } 858b983c7b3SMaxime Henrion bus_dmamap_destroy(sc->fxp_mtag, txp->tx_map); 859b983c7b3SMaxime Henrion } 860b2badf02SMaxime Henrion bus_dma_tag_destroy(sc->fxp_stag); 861b983c7b3SMaxime Henrion } 862b2badf02SMaxime Henrion if (sc->cbl_tag) 863b2badf02SMaxime Henrion bus_dma_tag_destroy(sc->cbl_tag); 864b2badf02SMaxime Henrion if (sc->mcs_tag) 865b2badf02SMaxime Henrion bus_dma_tag_destroy(sc->mcs_tag); 86672a32a26SJonathan Lemon 86772a32a26SJonathan Lemon sysctl_ctx_free(&sc->sysctl_ctx); 86872a32a26SJonathan Lemon 8690f4dc94cSChuck Paterson mtx_destroy(&sc->sc_mtx); 8706182fdbdSPeter Wemm } 8716182fdbdSPeter Wemm 8726182fdbdSPeter Wemm /* 8736182fdbdSPeter Wemm * Detach interface. 8746182fdbdSPeter Wemm */ 8756182fdbdSPeter Wemm static int 8766182fdbdSPeter Wemm fxp_detach(device_t dev) 8776182fdbdSPeter Wemm { 8786182fdbdSPeter Wemm struct fxp_softc *sc = device_get_softc(dev); 879f7788e8eSJonathan Lemon int s; 8806182fdbdSPeter Wemm 8814953bccaSNate Lawson FXP_LOCK(sc); 882f7788e8eSJonathan Lemon s = splimp(); 8836182fdbdSPeter Wemm /* 884f7788e8eSJonathan Lemon * Close down routes etc. 8856182fdbdSPeter Wemm */ 886673d9191SSam Leffler ether_ifdetach(&sc->arpcom.ac_if); 88720f0c80fSMaxime Henrion 88820f0c80fSMaxime Henrion /* 88920f0c80fSMaxime Henrion * Stop DMA and drop transmit queue. 89020f0c80fSMaxime Henrion */ 89120f0c80fSMaxime Henrion if (bus_child_present(dev)) { 89220f0c80fSMaxime Henrion /* disable interrupts */ 89320f0c80fSMaxime Henrion CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 89420f0c80fSMaxime Henrion fxp_stop(sc); 89520f0c80fSMaxime Henrion } 89620f0c80fSMaxime Henrion 8976182fdbdSPeter Wemm /* 8984953bccaSNate Lawson * Unhook interrupt before dropping lock. This is to prevent 8994953bccaSNate Lawson * races with fxp_intr(). 9006182fdbdSPeter Wemm */ 9014953bccaSNate Lawson bus_teardown_intr(sc->dev, sc->irq, sc->ih); 9024953bccaSNate Lawson sc->ih = NULL; 9036182fdbdSPeter Wemm 9044953bccaSNate Lawson FXP_UNLOCK(sc); 905f7788e8eSJonathan Lemon splx(s); 9066182fdbdSPeter Wemm 907f7788e8eSJonathan Lemon /* Release our allocated resources. */ 908f7788e8eSJonathan Lemon fxp_release(sc); 909f7788e8eSJonathan Lemon return (0); 910a17c678eSDavid Greenman } 911a17c678eSDavid Greenman 912a17c678eSDavid Greenman /* 9134a684684SDavid Greenman * Device shutdown routine. Called at system shutdown after sync. The 914a17c678eSDavid Greenman * main purpose of this routine is to shut off receiver DMA so that 915a17c678eSDavid Greenman * kernel memory doesn't get clobbered during warmboot. 916a17c678eSDavid Greenman */ 9176182fdbdSPeter Wemm static int 9186182fdbdSPeter Wemm fxp_shutdown(device_t dev) 919a17c678eSDavid Greenman { 9206182fdbdSPeter Wemm /* 9216182fdbdSPeter Wemm * Make sure that DMA is disabled prior to reboot. Not doing 9226182fdbdSPeter Wemm * do could allow DMA to corrupt kernel memory during the 9236182fdbdSPeter Wemm * reboot before the driver initializes. 9246182fdbdSPeter Wemm */ 9256182fdbdSPeter Wemm fxp_stop((struct fxp_softc *) device_get_softc(dev)); 926f7788e8eSJonathan Lemon return (0); 927a17c678eSDavid Greenman } 928a17c678eSDavid Greenman 9297dced78aSDavid Greenman /* 9307dced78aSDavid Greenman * Device suspend routine. Stop the interface and save some PCI 9317dced78aSDavid Greenman * settings in case the BIOS doesn't restore them properly on 9327dced78aSDavid Greenman * resume. 9337dced78aSDavid Greenman */ 9347dced78aSDavid Greenman static int 9357dced78aSDavid Greenman fxp_suspend(device_t dev) 9367dced78aSDavid Greenman { 9377dced78aSDavid Greenman struct fxp_softc *sc = device_get_softc(dev); 938f7788e8eSJonathan Lemon int i, s; 9397dced78aSDavid Greenman 9404953bccaSNate Lawson FXP_LOCK(sc); 941f7788e8eSJonathan Lemon s = splimp(); 9427dced78aSDavid Greenman 9437dced78aSDavid Greenman fxp_stop(sc); 9447dced78aSDavid Greenman 9457dced78aSDavid Greenman for (i = 0; i < 5; i++) 9467dced78aSDavid Greenman sc->saved_maps[i] = pci_read_config(dev, PCIR_MAPS + i * 4, 4); 9477dced78aSDavid Greenman sc->saved_biosaddr = pci_read_config(dev, PCIR_BIOS, 4); 9487dced78aSDavid Greenman sc->saved_intline = pci_read_config(dev, PCIR_INTLINE, 1); 9497dced78aSDavid Greenman sc->saved_cachelnsz = pci_read_config(dev, PCIR_CACHELNSZ, 1); 9507dced78aSDavid Greenman sc->saved_lattimer = pci_read_config(dev, PCIR_LATTIMER, 1); 9517dced78aSDavid Greenman 9527dced78aSDavid Greenman sc->suspended = 1; 9537dced78aSDavid Greenman 9544953bccaSNate Lawson FXP_UNLOCK(sc); 955f7788e8eSJonathan Lemon splx(s); 956f7788e8eSJonathan Lemon return (0); 9577dced78aSDavid Greenman } 9587dced78aSDavid Greenman 9597dced78aSDavid Greenman /* 9607dced78aSDavid Greenman * Device resume routine. Restore some PCI settings in case the BIOS 9617dced78aSDavid Greenman * doesn't, re-enable busmastering, and restart the interface if 9627dced78aSDavid Greenman * appropriate. 9637dced78aSDavid Greenman */ 9647dced78aSDavid Greenman static int 9657dced78aSDavid Greenman fxp_resume(device_t dev) 9667dced78aSDavid Greenman { 9677dced78aSDavid Greenman struct fxp_softc *sc = device_get_softc(dev); 9687dced78aSDavid Greenman struct ifnet *ifp = &sc->sc_if; 9697dced78aSDavid Greenman u_int16_t pci_command; 970f7788e8eSJonathan Lemon int i, s; 9717dced78aSDavid Greenman 9724953bccaSNate Lawson FXP_LOCK(sc); 973f7788e8eSJonathan Lemon s = splimp(); 9747dced78aSDavid Greenman 97548e417ebSJonathan Lemon fxp_powerstate_d0(dev); 97648e417ebSJonathan Lemon 9777dced78aSDavid Greenman /* better way to do this? */ 9787dced78aSDavid Greenman for (i = 0; i < 5; i++) 9797dced78aSDavid Greenman pci_write_config(dev, PCIR_MAPS + i * 4, sc->saved_maps[i], 4); 9807dced78aSDavid Greenman pci_write_config(dev, PCIR_BIOS, sc->saved_biosaddr, 4); 9817dced78aSDavid Greenman pci_write_config(dev, PCIR_INTLINE, sc->saved_intline, 1); 9827dced78aSDavid Greenman pci_write_config(dev, PCIR_CACHELNSZ, sc->saved_cachelnsz, 1); 9837dced78aSDavid Greenman pci_write_config(dev, PCIR_LATTIMER, sc->saved_lattimer, 1); 9847dced78aSDavid Greenman 9857dced78aSDavid Greenman /* reenable busmastering */ 9867dced78aSDavid Greenman pci_command = pci_read_config(dev, PCIR_COMMAND, 2); 9877dced78aSDavid Greenman pci_command |= (PCIM_CMD_MEMEN|PCIM_CMD_BUSMASTEREN); 9887dced78aSDavid Greenman pci_write_config(dev, PCIR_COMMAND, pci_command, 2); 9897dced78aSDavid Greenman 9907dced78aSDavid Greenman CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET); 9917dced78aSDavid Greenman DELAY(10); 9927dced78aSDavid Greenman 9937dced78aSDavid Greenman /* reinitialize interface if necessary */ 9947dced78aSDavid Greenman if (ifp->if_flags & IFF_UP) 9954953bccaSNate Lawson fxp_init_body(sc); 9967dced78aSDavid Greenman 9977dced78aSDavid Greenman sc->suspended = 0; 9987dced78aSDavid Greenman 9994953bccaSNate Lawson FXP_UNLOCK(sc); 1000f7788e8eSJonathan Lemon splx(s); 1001ba8c6fd5SDavid Greenman return (0); 1002f7788e8eSJonathan Lemon } 1003ba8c6fd5SDavid Greenman 100400c4116bSJonathan Lemon static void 100500c4116bSJonathan Lemon fxp_eeprom_shiftin(struct fxp_softc *sc, int data, int length) 100600c4116bSJonathan Lemon { 100700c4116bSJonathan Lemon u_int16_t reg; 100800c4116bSJonathan Lemon int x; 100900c4116bSJonathan Lemon 101000c4116bSJonathan Lemon /* 101100c4116bSJonathan Lemon * Shift in data. 101200c4116bSJonathan Lemon */ 101300c4116bSJonathan Lemon for (x = 1 << (length - 1); x; x >>= 1) { 101400c4116bSJonathan Lemon if (data & x) 101500c4116bSJonathan Lemon reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI; 101600c4116bSJonathan Lemon else 101700c4116bSJonathan Lemon reg = FXP_EEPROM_EECS; 101800c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 101900c4116bSJonathan Lemon DELAY(1); 102000c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 102100c4116bSJonathan Lemon DELAY(1); 102200c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 102300c4116bSJonathan Lemon DELAY(1); 102400c4116bSJonathan Lemon } 102500c4116bSJonathan Lemon } 102600c4116bSJonathan Lemon 1027f7788e8eSJonathan Lemon /* 1028f7788e8eSJonathan Lemon * Read from the serial EEPROM. Basically, you manually shift in 1029f7788e8eSJonathan Lemon * the read opcode (one bit at a time) and then shift in the address, 1030f7788e8eSJonathan Lemon * and then you shift out the data (all of this one bit at a time). 1031f7788e8eSJonathan Lemon * The word size is 16 bits, so you have to provide the address for 1032f7788e8eSJonathan Lemon * every 16 bits of data. 1033f7788e8eSJonathan Lemon */ 1034f7788e8eSJonathan Lemon static u_int16_t 1035f7788e8eSJonathan Lemon fxp_eeprom_getword(struct fxp_softc *sc, int offset, int autosize) 1036f7788e8eSJonathan Lemon { 1037f7788e8eSJonathan Lemon u_int16_t reg, data; 1038f7788e8eSJonathan Lemon int x; 1039ba8c6fd5SDavid Greenman 1040f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 1041f7788e8eSJonathan Lemon /* 1042f7788e8eSJonathan Lemon * Shift in read opcode. 1043f7788e8eSJonathan Lemon */ 104400c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3); 1045f7788e8eSJonathan Lemon /* 1046f7788e8eSJonathan Lemon * Shift in address. 1047f7788e8eSJonathan Lemon */ 1048f7788e8eSJonathan Lemon data = 0; 1049f7788e8eSJonathan Lemon for (x = 1 << (sc->eeprom_size - 1); x; x >>= 1) { 1050f7788e8eSJonathan Lemon if (offset & x) 1051f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI; 1052f7788e8eSJonathan Lemon else 1053f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS; 1054f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1055f7788e8eSJonathan Lemon DELAY(1); 1056f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 1057f7788e8eSJonathan Lemon DELAY(1); 1058f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1059f7788e8eSJonathan Lemon DELAY(1); 1060f7788e8eSJonathan Lemon reg = CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO; 1061f7788e8eSJonathan Lemon data++; 1062f7788e8eSJonathan Lemon if (autosize && reg == 0) { 1063f7788e8eSJonathan Lemon sc->eeprom_size = data; 1064f7788e8eSJonathan Lemon break; 1065f7788e8eSJonathan Lemon } 1066f7788e8eSJonathan Lemon } 1067f7788e8eSJonathan Lemon /* 1068f7788e8eSJonathan Lemon * Shift out data. 1069f7788e8eSJonathan Lemon */ 1070f7788e8eSJonathan Lemon data = 0; 1071f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS; 1072f7788e8eSJonathan Lemon for (x = 1 << 15; x; x >>= 1) { 1073f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 1074f7788e8eSJonathan Lemon DELAY(1); 1075f7788e8eSJonathan Lemon if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO) 1076f7788e8eSJonathan Lemon data |= x; 1077f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1078f7788e8eSJonathan Lemon DELAY(1); 1079f7788e8eSJonathan Lemon } 1080f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 1081f7788e8eSJonathan Lemon DELAY(1); 1082f7788e8eSJonathan Lemon 1083f7788e8eSJonathan Lemon return (data); 1084ba8c6fd5SDavid Greenman } 1085ba8c6fd5SDavid Greenman 108600c4116bSJonathan Lemon static void 108700c4116bSJonathan Lemon fxp_eeprom_putword(struct fxp_softc *sc, int offset, u_int16_t data) 108800c4116bSJonathan Lemon { 108900c4116bSJonathan Lemon int i; 109000c4116bSJonathan Lemon 109100c4116bSJonathan Lemon /* 109200c4116bSJonathan Lemon * Erase/write enable. 109300c4116bSJonathan Lemon */ 109400c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 109500c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x4, 3); 109600c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x03 << (sc->eeprom_size - 2), sc->eeprom_size); 109700c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 109800c4116bSJonathan Lemon DELAY(1); 109900c4116bSJonathan Lemon /* 110000c4116bSJonathan Lemon * Shift in write opcode, address, data. 110100c4116bSJonathan Lemon */ 110200c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 110300c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_WRITE, 3); 110400c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, offset, sc->eeprom_size); 110500c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, data, 16); 110600c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 110700c4116bSJonathan Lemon DELAY(1); 110800c4116bSJonathan Lemon /* 110900c4116bSJonathan Lemon * Wait for EEPROM to finish up. 111000c4116bSJonathan Lemon */ 111100c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 111200c4116bSJonathan Lemon DELAY(1); 111300c4116bSJonathan Lemon for (i = 0; i < 1000; i++) { 111400c4116bSJonathan Lemon if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO) 111500c4116bSJonathan Lemon break; 111600c4116bSJonathan Lemon DELAY(50); 111700c4116bSJonathan Lemon } 111800c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 111900c4116bSJonathan Lemon DELAY(1); 112000c4116bSJonathan Lemon /* 112100c4116bSJonathan Lemon * Erase/write disable. 112200c4116bSJonathan Lemon */ 112300c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 112400c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x4, 3); 112500c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0, sc->eeprom_size); 112600c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 112700c4116bSJonathan Lemon DELAY(1); 112800c4116bSJonathan Lemon } 112900c4116bSJonathan Lemon 1130ba8c6fd5SDavid Greenman /* 1131e9bf2fa7SDavid Greenman * From NetBSD: 1132e9bf2fa7SDavid Greenman * 1133e9bf2fa7SDavid Greenman * Figure out EEPROM size. 1134e9bf2fa7SDavid Greenman * 1135e9bf2fa7SDavid Greenman * 559's can have either 64-word or 256-word EEPROMs, the 558 1136e9bf2fa7SDavid Greenman * datasheet only talks about 64-word EEPROMs, and the 557 datasheet 1137e9bf2fa7SDavid Greenman * talks about the existance of 16 to 256 word EEPROMs. 1138e9bf2fa7SDavid Greenman * 1139e9bf2fa7SDavid Greenman * The only known sizes are 64 and 256, where the 256 version is used 1140e9bf2fa7SDavid Greenman * by CardBus cards to store CIS information. 1141e9bf2fa7SDavid Greenman * 1142e9bf2fa7SDavid Greenman * The address is shifted in msb-to-lsb, and after the last 1143e9bf2fa7SDavid Greenman * address-bit the EEPROM is supposed to output a `dummy zero' bit, 1144e9bf2fa7SDavid Greenman * after which follows the actual data. We try to detect this zero, by 1145e9bf2fa7SDavid Greenman * probing the data-out bit in the EEPROM control register just after 1146e9bf2fa7SDavid Greenman * having shifted in a bit. If the bit is zero, we assume we've 1147e9bf2fa7SDavid Greenman * shifted enough address bits. The data-out should be tri-state, 1148e9bf2fa7SDavid Greenman * before this, which should translate to a logical one. 1149e9bf2fa7SDavid Greenman */ 1150e9bf2fa7SDavid Greenman static void 1151f7788e8eSJonathan Lemon fxp_autosize_eeprom(struct fxp_softc *sc) 1152e9bf2fa7SDavid Greenman { 1153e9bf2fa7SDavid Greenman 1154f7788e8eSJonathan Lemon /* guess maximum size of 256 words */ 1155f7788e8eSJonathan Lemon sc->eeprom_size = 8; 1156f7788e8eSJonathan Lemon 1157f7788e8eSJonathan Lemon /* autosize */ 1158f7788e8eSJonathan Lemon (void) fxp_eeprom_getword(sc, 0, 1); 1159e9bf2fa7SDavid Greenman } 1160f7788e8eSJonathan Lemon 1161ba8c6fd5SDavid Greenman static void 1162f7788e8eSJonathan Lemon fxp_read_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words) 1163ba8c6fd5SDavid Greenman { 1164f7788e8eSJonathan Lemon int i; 1165ba8c6fd5SDavid Greenman 1166f7788e8eSJonathan Lemon for (i = 0; i < words; i++) 1167f7788e8eSJonathan Lemon data[i] = fxp_eeprom_getword(sc, offset + i, 0); 1168ba8c6fd5SDavid Greenman } 1169ba8c6fd5SDavid Greenman 117000c4116bSJonathan Lemon static void 117100c4116bSJonathan Lemon fxp_write_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words) 117200c4116bSJonathan Lemon { 117300c4116bSJonathan Lemon int i; 117400c4116bSJonathan Lemon 117500c4116bSJonathan Lemon for (i = 0; i < words; i++) 117600c4116bSJonathan Lemon fxp_eeprom_putword(sc, offset + i, data[i]); 117700c4116bSJonathan Lemon } 117800c4116bSJonathan Lemon 1179b2badf02SMaxime Henrion static void 1180b2badf02SMaxime Henrion fxp_dma_map_txbuf(void *arg, bus_dma_segment_t *segs, int nseg, 1181b2badf02SMaxime Henrion bus_size_t mapsize, int error) 1182b2badf02SMaxime Henrion { 1183b2badf02SMaxime Henrion struct fxp_softc *sc; 1184b2badf02SMaxime Henrion struct fxp_cb_tx *txp; 1185b2badf02SMaxime Henrion int i; 1186b2badf02SMaxime Henrion 1187b2badf02SMaxime Henrion if (error) 1188b2badf02SMaxime Henrion return; 1189b2badf02SMaxime Henrion 1190b2badf02SMaxime Henrion KASSERT(nseg <= FXP_NTXSEG, ("too many DMA segments")); 1191b2badf02SMaxime Henrion 1192b2badf02SMaxime Henrion sc = arg; 1193b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_last->tx_next->tx_cb; 1194b2badf02SMaxime Henrion for (i = 0; i < nseg; i++) { 1195b2badf02SMaxime Henrion KASSERT(segs[i].ds_len <= MCLBYTES, ("segment size too large")); 1196b2badf02SMaxime Henrion /* 1197b2badf02SMaxime Henrion * If this is an 82550/82551, then we're using extended 1198b2badf02SMaxime Henrion * TxCBs _and_ we're using checksum offload. This means 1199b2badf02SMaxime Henrion * that the TxCB is really an IPCB. One major difference 1200b2badf02SMaxime Henrion * between the two is that with plain extended TxCBs, 1201b2badf02SMaxime Henrion * the bottom half of the TxCB contains two entries from 1202b2badf02SMaxime Henrion * the TBD array, whereas IPCBs contain just one entry: 1203b2badf02SMaxime Henrion * one entry (8 bytes) has been sacrificed for the TCP/IP 1204b2badf02SMaxime Henrion * checksum offload control bits. So to make things work 1205b2badf02SMaxime Henrion * right, we have to start filling in the TBD array 1206b2badf02SMaxime Henrion * starting from a different place depending on whether 1207b2badf02SMaxime Henrion * the chip is an 82550/82551 or not. 1208b2badf02SMaxime Henrion */ 1209b2badf02SMaxime Henrion if (sc->flags & FXP_FLAG_EXT_RFA) { 121083e6547dSMaxime Henrion txp->tbd[i + 1].tb_addr = htole32(segs[i].ds_addr); 121183e6547dSMaxime Henrion txp->tbd[i + 1].tb_size = htole32(segs[i].ds_len); 1212b2badf02SMaxime Henrion } else { 121383e6547dSMaxime Henrion txp->tbd[i].tb_addr = htole32(segs[i].ds_addr); 121483e6547dSMaxime Henrion txp->tbd[i].tb_size = htole32(segs[i].ds_len); 1215b2badf02SMaxime Henrion } 1216b2badf02SMaxime Henrion } 1217b2badf02SMaxime Henrion txp->tbd_number = nseg; 1218b2badf02SMaxime Henrion } 1219b2badf02SMaxime Henrion 1220a17c678eSDavid Greenman /* 12214953bccaSNate Lawson * Grab the softc lock and call the real fxp_start_body() routine 1222a17c678eSDavid Greenman */ 1223a17c678eSDavid Greenman static void 1224f7788e8eSJonathan Lemon fxp_start(struct ifnet *ifp) 1225a17c678eSDavid Greenman { 12269b44ff22SGarrett Wollman struct fxp_softc *sc = ifp->if_softc; 12274953bccaSNate Lawson 12284953bccaSNate Lawson FXP_LOCK(sc); 12294953bccaSNate Lawson fxp_start_body(ifp); 12304953bccaSNate Lawson FXP_UNLOCK(sc); 12314953bccaSNate Lawson } 12324953bccaSNate Lawson 12334953bccaSNate Lawson /* 12344953bccaSNate Lawson * Start packet transmission on the interface. 12354953bccaSNate Lawson * This routine must be called with the softc lock held, and is an 12364953bccaSNate Lawson * internal entry point only. 12374953bccaSNate Lawson */ 12384953bccaSNate Lawson static void 12394953bccaSNate Lawson fxp_start_body(struct ifnet *ifp) 12404953bccaSNate Lawson { 12414953bccaSNate Lawson struct fxp_softc *sc = ifp->if_softc; 124250d81222SMaxime Henrion struct fxp_tx *txp; 1243b2badf02SMaxime Henrion struct mbuf *mb_head; 1244b2badf02SMaxime Henrion int error; 1245a17c678eSDavid Greenman 12464953bccaSNate Lawson mtx_assert(&sc->sc_mtx, MA_OWNED); 1247a17c678eSDavid Greenman /* 1248483b9871SDavid Greenman * See if we need to suspend xmit until the multicast filter 1249483b9871SDavid Greenman * has been reprogrammed (which can only be done at the head 1250483b9871SDavid Greenman * of the command chain). 1251a17c678eSDavid Greenman */ 12520f4dc94cSChuck Paterson if (sc->need_mcsetup) { 1253a17c678eSDavid Greenman return; 12540f4dc94cSChuck Paterson } 12551cd443acSDavid Greenman 1256483b9871SDavid Greenman txp = NULL; 1257483b9871SDavid Greenman 1258483b9871SDavid Greenman /* 1259483b9871SDavid Greenman * We're finished if there is nothing more to add to the list or if 1260483b9871SDavid Greenman * we're all filled up with buffers to transmit. 12613114fdb4SDavid Greenman * NOTE: One TxCB is reserved to guarantee that fxp_mc_setup() can add 12623114fdb4SDavid Greenman * a NOP command when needed. 1263483b9871SDavid Greenman */ 12643114fdb4SDavid Greenman while (ifp->if_snd.ifq_head != NULL && sc->tx_queued < FXP_NTXCB - 1) { 1265483b9871SDavid Greenman 1266dfe61cf1SDavid Greenman /* 1267dfe61cf1SDavid Greenman * Grab a packet to transmit. 1268dfe61cf1SDavid Greenman */ 12696318197eSDavid Greenman IF_DEQUEUE(&ifp->if_snd, mb_head); 1270a17c678eSDavid Greenman 1271dfe61cf1SDavid Greenman /* 1272483b9871SDavid Greenman * Get pointer to next available tx desc. 1273dfe61cf1SDavid Greenman */ 1274b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_last->tx_next; 1275c8bca6dcSBill Paul 1276c8bca6dcSBill Paul /* 1277c8bca6dcSBill Paul * Deal with TCP/IP checksum offload. Note that 1278c8bca6dcSBill Paul * in order for TCP checksum offload to work, 1279c8bca6dcSBill Paul * the pseudo header checksum must have already 1280c8bca6dcSBill Paul * been computed and stored in the checksum field 1281c8bca6dcSBill Paul * in the TCP header. The stack should have 1282c8bca6dcSBill Paul * already done this for us. 1283c8bca6dcSBill Paul */ 1284c8bca6dcSBill Paul 1285c8bca6dcSBill Paul if (mb_head->m_pkthdr.csum_flags) { 1286c8bca6dcSBill Paul if (mb_head->m_pkthdr.csum_flags & CSUM_DELAY_DATA) { 1287b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_activation_high = 1288c8bca6dcSBill Paul FXP_IPCB_HARDWAREPARSING_ENABLE; 1289b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_schedule = 1290c8bca6dcSBill Paul FXP_IPCB_TCPUDP_CHECKSUM_ENABLE; 1291c8bca6dcSBill Paul if (mb_head->m_pkthdr.csum_flags & CSUM_TCP) 1292b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_schedule |= 1293c8bca6dcSBill Paul FXP_IPCB_TCP_PACKET; 1294c8bca6dcSBill Paul } 1295c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR 1296c8bca6dcSBill Paul /* 1297c8bca6dcSBill Paul * XXX The 82550 chip appears to have trouble 1298c8bca6dcSBill Paul * dealing with IP header checksums in very small 1299c8bca6dcSBill Paul * datagrams, namely fragments from 1 to 3 bytes 1300c8bca6dcSBill Paul * in size. For example, say you want to transmit 1301c8bca6dcSBill Paul * a UDP packet of 1473 bytes. The packet will be 1302c8bca6dcSBill Paul * fragmented over two IP datagrams, the latter 1303c8bca6dcSBill Paul * containing only one byte of data. The 82550 will 1304c8bca6dcSBill Paul * botch the header checksum on the 1-byte fragment. 1305c8bca6dcSBill Paul * As long as the datagram contains 4 or more bytes 1306c8bca6dcSBill Paul * of data, you're ok. 1307c8bca6dcSBill Paul * 1308c8bca6dcSBill Paul * The following code attempts to work around this 1309c8bca6dcSBill Paul * problem: if the datagram is less than 38 bytes 1310c8bca6dcSBill Paul * in size (14 bytes ether header, 20 bytes IP header, 1311c8bca6dcSBill Paul * plus 4 bytes of data), we punt and compute the IP 1312c8bca6dcSBill Paul * header checksum by hand. This workaround doesn't 1313c8bca6dcSBill Paul * work very well, however, since it can be fooled 1314c8bca6dcSBill Paul * by things like VLAN tags and IP options that make 1315c8bca6dcSBill Paul * the header sizes/offsets vary. 1316c8bca6dcSBill Paul */ 1317c8bca6dcSBill Paul 1318c8bca6dcSBill Paul if (mb_head->m_pkthdr.csum_flags & CSUM_IP) { 1319c8bca6dcSBill Paul if (mb_head->m_pkthdr.len < 38) { 1320c8bca6dcSBill Paul struct ip *ip; 1321c8bca6dcSBill Paul mb_head->m_data += ETHER_HDR_LEN; 1322c8bca6dcSBill Paul ip = mtod(mb_head, struct ip *); 1323c8bca6dcSBill Paul ip->ip_sum = in_cksum(mb_head, 1324c8bca6dcSBill Paul ip->ip_hl << 2); 1325c8bca6dcSBill Paul mb_head->m_data -= ETHER_HDR_LEN; 1326c8bca6dcSBill Paul } else { 1327b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_activation_high = 1328c8bca6dcSBill Paul FXP_IPCB_HARDWAREPARSING_ENABLE; 1329b2badf02SMaxime Henrion txp->tx_cb->ipcb_ip_schedule |= 1330c8bca6dcSBill Paul FXP_IPCB_IP_CHECKSUM_ENABLE; 1331c8bca6dcSBill Paul } 1332c8bca6dcSBill Paul } 1333c8bca6dcSBill Paul #endif 1334c8bca6dcSBill Paul } 1335c8bca6dcSBill Paul 1336c8bca6dcSBill Paul /* 1337a17c678eSDavid Greenman * Go through each of the mbufs in the chain and initialize 1338483b9871SDavid Greenman * the transmit buffer descriptors with the physical address 1339a17c678eSDavid Greenman * and size of the mbuf. 1340a17c678eSDavid Greenman */ 1341b2badf02SMaxime Henrion error = bus_dmamap_load_mbuf(sc->fxp_mtag, txp->tx_map, 1342b2badf02SMaxime Henrion mb_head, fxp_dma_map_txbuf, sc, 0); 1343b2badf02SMaxime Henrion 1344b2badf02SMaxime Henrion if (error && error != EFBIG) { 1345b2badf02SMaxime Henrion device_printf(sc->dev, "can't map mbuf (error %d)\n", 1346b2badf02SMaxime Henrion error); 1347b2badf02SMaxime Henrion m_freem(mb_head); 1348a17c678eSDavid Greenman break; 1349a17c678eSDavid Greenman } 1350b2badf02SMaxime Henrion 1351b2badf02SMaxime Henrion if (error) { 135223a0ed7cSDavid Greenman struct mbuf *mn; 135323a0ed7cSDavid Greenman 1354a17c678eSDavid Greenman /* 13553bd07cfdSJonathan Lemon * We ran out of segments. We have to recopy this 13563bd07cfdSJonathan Lemon * mbuf chain first. Bail out if we can't get the 13573bd07cfdSJonathan Lemon * new buffers. 1358a17c678eSDavid Greenman */ 1359a163d034SWarner Losh MGETHDR(mn, M_DONTWAIT, MT_DATA); 136023a0ed7cSDavid Greenman if (mn == NULL) { 136123a0ed7cSDavid Greenman m_freem(mb_head); 1362483b9871SDavid Greenman break; 1363a17c678eSDavid Greenman } 136423a0ed7cSDavid Greenman if (mb_head->m_pkthdr.len > MHLEN) { 1365a163d034SWarner Losh MCLGET(mn, M_DONTWAIT); 136623a0ed7cSDavid Greenman if ((mn->m_flags & M_EXT) == 0) { 136723a0ed7cSDavid Greenman m_freem(mn); 136823a0ed7cSDavid Greenman m_freem(mb_head); 1369483b9871SDavid Greenman break; 137023a0ed7cSDavid Greenman } 137123a0ed7cSDavid Greenman } 1372ba8c6fd5SDavid Greenman m_copydata(mb_head, 0, mb_head->m_pkthdr.len, 1373ba8c6fd5SDavid Greenman mtod(mn, caddr_t)); 137423a0ed7cSDavid Greenman mn->m_pkthdr.len = mn->m_len = mb_head->m_pkthdr.len; 137523a0ed7cSDavid Greenman m_freem(mb_head); 137623a0ed7cSDavid Greenman mb_head = mn; 1377b2badf02SMaxime Henrion error = bus_dmamap_load_mbuf(sc->fxp_mtag, txp->tx_map, 1378b2badf02SMaxime Henrion mb_head, fxp_dma_map_txbuf, sc, 0); 1379b2badf02SMaxime Henrion if (error) { 1380b2badf02SMaxime Henrion device_printf(sc->dev, 1381b2badf02SMaxime Henrion "can't map mbuf (error %d)\n", error); 1382b2badf02SMaxime Henrion m_freem(mb_head); 1383b2badf02SMaxime Henrion break; 1384b2badf02SMaxime Henrion } 138523a0ed7cSDavid Greenman } 138623a0ed7cSDavid Greenman 1387b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp->tx_map, 1388b2badf02SMaxime Henrion BUS_DMASYNC_PREWRITE); 1389b2badf02SMaxime Henrion 1390b2badf02SMaxime Henrion txp->tx_mbuf = mb_head; 1391b2badf02SMaxime Henrion txp->tx_cb->cb_status = 0; 1392b2badf02SMaxime Henrion txp->tx_cb->byte_count = 0; 13933114fdb4SDavid Greenman if (sc->tx_queued != FXP_CXINT_THRESH - 1) { 1394b2badf02SMaxime Henrion txp->tx_cb->cb_command = 139583e6547dSMaxime Henrion htole16(sc->tx_cmd | FXP_CB_COMMAND_SF | 139683e6547dSMaxime Henrion FXP_CB_COMMAND_S); 13973114fdb4SDavid Greenman } else { 1398b2badf02SMaxime Henrion txp->tx_cb->cb_command = 139983e6547dSMaxime Henrion htole16(sc->tx_cmd | FXP_CB_COMMAND_SF | 140083e6547dSMaxime Henrion FXP_CB_COMMAND_S | FXP_CB_COMMAND_I); 14013114fdb4SDavid Greenman /* 14023bd07cfdSJonathan Lemon * Set a 5 second timer just in case we don't hear 14033bd07cfdSJonathan Lemon * from the card again. 14043114fdb4SDavid Greenman */ 14053114fdb4SDavid Greenman ifp->if_timer = 5; 14063114fdb4SDavid Greenman } 1407b2badf02SMaxime Henrion txp->tx_cb->tx_threshold = tx_threshold; 1408a17c678eSDavid Greenman 1409a17c678eSDavid Greenman /* 1410483b9871SDavid Greenman * Advance the end of list forward. 1411a17c678eSDavid Greenman */ 141206175228SAndrew Gallatin 141350d81222SMaxime Henrion #ifdef __alpha__ 141406175228SAndrew Gallatin /* 141506175228SAndrew Gallatin * On platforms which can't access memory in 16-bit 141606175228SAndrew Gallatin * granularities, we must prevent the card from DMA'ing 141706175228SAndrew Gallatin * up the status while we update the command field. 141806175228SAndrew Gallatin * This could cause us to overwrite the completion status. 141914fd1071SMaxime Henrion * XXX This is probably bogus and we're _not_ looking 142014fd1071SMaxime Henrion * for atomicity here. 142106175228SAndrew Gallatin */ 142214fd1071SMaxime Henrion atomic_clear_16(&sc->fxp_desc.tx_last->tx_cb->cb_command, 1423bafb64afSMaxime Henrion htole16(FXP_CB_COMMAND_S)); 142450d81222SMaxime Henrion #else 1425bafb64afSMaxime Henrion sc->fxp_desc.tx_last->tx_cb->cb_command &= 1426bafb64afSMaxime Henrion htole16(~FXP_CB_COMMAND_S); 142750d81222SMaxime Henrion #endif /*__alpha__*/ 1428b2badf02SMaxime Henrion sc->fxp_desc.tx_last = txp; 1429a17c678eSDavid Greenman 1430a17c678eSDavid Greenman /* 14311cd443acSDavid Greenman * Advance the beginning of the list forward if there are 1432b2badf02SMaxime Henrion * no other packets queued (when nothing is queued, tx_first 1433483b9871SDavid Greenman * sits on the last TxCB that was sent out). 1434a17c678eSDavid Greenman */ 14351cd443acSDavid Greenman if (sc->tx_queued == 0) 1436b2badf02SMaxime Henrion sc->fxp_desc.tx_first = txp; 1437a17c678eSDavid Greenman 14381cd443acSDavid Greenman sc->tx_queued++; 14391cd443acSDavid Greenman 1440a17c678eSDavid Greenman /* 1441a17c678eSDavid Greenman * Pass packet to bpf if there is a listener. 1442a17c678eSDavid Greenman */ 1443673d9191SSam Leffler BPF_MTAP(ifp, mb_head); 1444483b9871SDavid Greenman } 1445b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 1446483b9871SDavid Greenman 1447483b9871SDavid Greenman /* 1448483b9871SDavid Greenman * We're finished. If we added to the list, issue a RESUME to get DMA 1449483b9871SDavid Greenman * going again if suspended. 1450483b9871SDavid Greenman */ 1451483b9871SDavid Greenman if (txp != NULL) { 1452483b9871SDavid Greenman fxp_scb_wait(sc); 14532e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME); 1454483b9871SDavid Greenman } 1455a17c678eSDavid Greenman } 1456a17c678eSDavid Greenman 1457e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 1458e4fc250cSLuigi Rizzo static poll_handler_t fxp_poll; 1459e4fc250cSLuigi Rizzo 1460e4fc250cSLuigi Rizzo static void 1461e4fc250cSLuigi Rizzo fxp_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 1462e4fc250cSLuigi Rizzo { 1463e4fc250cSLuigi Rizzo struct fxp_softc *sc = ifp->if_softc; 1464e4fc250cSLuigi Rizzo u_int8_t statack; 1465e4fc250cSLuigi Rizzo 14664953bccaSNate Lawson FXP_LOCK(sc); 1467e4fc250cSLuigi Rizzo if (cmd == POLL_DEREGISTER) { /* final call, enable interrupts */ 1468e4fc250cSLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0); 14694953bccaSNate Lawson FXP_UNLOCK(sc); 1470e4fc250cSLuigi Rizzo return; 1471e4fc250cSLuigi Rizzo } 1472e4fc250cSLuigi Rizzo statack = FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA | 1473e4fc250cSLuigi Rizzo FXP_SCB_STATACK_FR; 1474e4fc250cSLuigi Rizzo if (cmd == POLL_AND_CHECK_STATUS) { 1475e4fc250cSLuigi Rizzo u_int8_t tmp; 14766481f301SPeter Wemm 1477e4fc250cSLuigi Rizzo tmp = CSR_READ_1(sc, FXP_CSR_SCB_STATACK); 14784953bccaSNate Lawson if (tmp == 0xff || tmp == 0) { 14794953bccaSNate Lawson FXP_UNLOCK(sc); 1480e4fc250cSLuigi Rizzo return; /* nothing to do */ 14814953bccaSNate Lawson } 1482e4fc250cSLuigi Rizzo tmp &= ~statack; 1483e4fc250cSLuigi Rizzo /* ack what we can */ 1484e4fc250cSLuigi Rizzo if (tmp != 0) 1485e4fc250cSLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, tmp); 1486e4fc250cSLuigi Rizzo statack |= tmp; 1487e4fc250cSLuigi Rizzo } 14884953bccaSNate Lawson fxp_intr_body(sc, ifp, statack, count); 14894953bccaSNate Lawson FXP_UNLOCK(sc); 1490e4fc250cSLuigi Rizzo } 1491e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */ 1492e4fc250cSLuigi Rizzo 1493a17c678eSDavid Greenman /* 14949c7d2607SDavid Greenman * Process interface interrupts. 1495a17c678eSDavid Greenman */ 149694927790SDavid Greenman static void 1497f7788e8eSJonathan Lemon fxp_intr(void *xsc) 1498a17c678eSDavid Greenman { 1499f7788e8eSJonathan Lemon struct fxp_softc *sc = xsc; 15004953bccaSNate Lawson struct ifnet *ifp = &sc->sc_if; 15011cd443acSDavid Greenman u_int8_t statack; 15020f4dc94cSChuck Paterson 15034953bccaSNate Lawson FXP_LOCK(sc); 1504e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 15054953bccaSNate Lawson if (ifp->if_flags & IFF_POLLING) { 15064953bccaSNate Lawson FXP_UNLOCK(sc); 1507e4fc250cSLuigi Rizzo return; 15084953bccaSNate Lawson } 1509e4fc250cSLuigi Rizzo if (ether_poll_register(fxp_poll, ifp)) { 1510e4fc250cSLuigi Rizzo /* disable interrupts */ 1511e4fc250cSLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 1512e4fc250cSLuigi Rizzo fxp_poll(ifp, 0, 1); 15134953bccaSNate Lawson FXP_UNLOCK(sc); 1514e4fc250cSLuigi Rizzo return; 1515e4fc250cSLuigi Rizzo } 1516e4fc250cSLuigi Rizzo #endif 1517e4fc250cSLuigi Rizzo 1518b184b38eSDavid Greenman if (sc->suspended) { 15194953bccaSNate Lawson FXP_UNLOCK(sc); 1520b184b38eSDavid Greenman return; 1521b184b38eSDavid Greenman } 1522b184b38eSDavid Greenman 1523b184b38eSDavid Greenman while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) { 1524a17c678eSDavid Greenman /* 152511457bbfSJonathan Lemon * It should not be possible to have all bits set; the 152611457bbfSJonathan Lemon * FXP_SCB_INTR_SWI bit always returns 0 on a read. If 152711457bbfSJonathan Lemon * all bits are set, this may indicate that the card has 152811457bbfSJonathan Lemon * been physically ejected, so ignore it. 152911457bbfSJonathan Lemon */ 15304953bccaSNate Lawson if (statack == 0xff) { 15314953bccaSNate Lawson FXP_UNLOCK(sc); 153211457bbfSJonathan Lemon return; 15334953bccaSNate Lawson } 153411457bbfSJonathan Lemon 153511457bbfSJonathan Lemon /* 1536a17c678eSDavid Greenman * First ACK all the interrupts in this pass. 1537a17c678eSDavid Greenman */ 1538ba8c6fd5SDavid Greenman CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack); 15394953bccaSNate Lawson fxp_intr_body(sc, ifp, statack, -1); 1540e4fc250cSLuigi Rizzo } 15414953bccaSNate Lawson FXP_UNLOCK(sc); 1542e4fc250cSLuigi Rizzo } 1543e4fc250cSLuigi Rizzo 1544e4fc250cSLuigi Rizzo static void 1545b2badf02SMaxime Henrion fxp_txeof(struct fxp_softc *sc) 1546b2badf02SMaxime Henrion { 1547b2badf02SMaxime Henrion struct fxp_tx *txp; 1548b2badf02SMaxime Henrion 1549b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREREAD); 1550b2badf02SMaxime Henrion for (txp = sc->fxp_desc.tx_first; sc->tx_queued && 155183e6547dSMaxime Henrion (le16toh(txp->tx_cb->cb_status) & FXP_CB_STATUS_C) != 0; 1552b2badf02SMaxime Henrion txp = txp->tx_next) { 1553b2badf02SMaxime Henrion if (txp->tx_mbuf != NULL) { 1554b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp->tx_map, 1555b2badf02SMaxime Henrion BUS_DMASYNC_POSTWRITE); 1556b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, txp->tx_map); 1557b2badf02SMaxime Henrion m_freem(txp->tx_mbuf); 1558b2badf02SMaxime Henrion txp->tx_mbuf = NULL; 1559b2badf02SMaxime Henrion /* clear this to reset csum offload bits */ 1560b2badf02SMaxime Henrion txp->tx_cb->tbd[0].tb_addr = 0; 1561b2badf02SMaxime Henrion } 1562b2badf02SMaxime Henrion sc->tx_queued--; 1563b2badf02SMaxime Henrion } 1564b2badf02SMaxime Henrion sc->fxp_desc.tx_first = txp; 1565b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 1566b2badf02SMaxime Henrion } 1567b2badf02SMaxime Henrion 1568b2badf02SMaxime Henrion static void 15694953bccaSNate Lawson fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp, u_int8_t statack, 15704953bccaSNate Lawson int count) 1571e4fc250cSLuigi Rizzo { 15722b5989e9SLuigi Rizzo struct mbuf *m; 1573b2badf02SMaxime Henrion struct fxp_rx *rxp; 15742b5989e9SLuigi Rizzo struct fxp_rfa *rfa; 15752b5989e9SLuigi Rizzo int rnr = (statack & FXP_SCB_STATACK_RNR) ? 1 : 0; 15762b5989e9SLuigi Rizzo 15774953bccaSNate Lawson mtx_assert(&sc->sc_mtx, MA_OWNED); 15782b5989e9SLuigi Rizzo if (rnr) 15792b5989e9SLuigi Rizzo fxp_rnr++; 1580947e3815SIan Dowse #ifdef DEVICE_POLLING 1581947e3815SIan Dowse /* Pick up a deferred RNR condition if `count' ran out last time. */ 1582947e3815SIan Dowse if (sc->flags & FXP_FLAG_DEFERRED_RNR) { 1583947e3815SIan Dowse sc->flags &= ~FXP_FLAG_DEFERRED_RNR; 1584947e3815SIan Dowse rnr = 1; 1585947e3815SIan Dowse } 1586947e3815SIan Dowse #endif 1587a17c678eSDavid Greenman 1588a17c678eSDavid Greenman /* 15893114fdb4SDavid Greenman * Free any finished transmit mbuf chains. 159006936301SBill Paul * 159106936301SBill Paul * Handle the CNA event likt a CXTNO event. It used to 159206936301SBill Paul * be that this event (control unit not ready) was not 159306936301SBill Paul * encountered, but it is now with the SMPng modifications. 159406936301SBill Paul * The exact sequence of events that occur when the interface 159506936301SBill Paul * is brought up are different now, and if this event 159606936301SBill Paul * goes unhandled, the configuration/rxfilter setup sequence 159706936301SBill Paul * can stall for several seconds. The result is that no 159806936301SBill Paul * packets go out onto the wire for about 5 to 10 seconds 159906936301SBill Paul * after the interface is ifconfig'ed for the first time. 16003114fdb4SDavid Greenman */ 160106936301SBill Paul if (statack & (FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA)) { 1602b2badf02SMaxime Henrion fxp_txeof(sc); 16033114fdb4SDavid Greenman 160441aa0ba2SLuigi Rizzo ifp->if_timer = 0; 1605e2102ae4SMike Silbersack if (sc->tx_queued == 0) { 16063114fdb4SDavid Greenman if (sc->need_mcsetup) 16073114fdb4SDavid Greenman fxp_mc_setup(sc); 1608e2102ae4SMike Silbersack } 16093114fdb4SDavid Greenman /* 16103114fdb4SDavid Greenman * Try to start more packets transmitting. 16113114fdb4SDavid Greenman */ 16123114fdb4SDavid Greenman if (ifp->if_snd.ifq_head != NULL) 16134953bccaSNate Lawson fxp_start_body(ifp); 16143114fdb4SDavid Greenman } 16152b5989e9SLuigi Rizzo 16162b5989e9SLuigi Rizzo /* 16172b5989e9SLuigi Rizzo * Just return if nothing happened on the receive side. 16182b5989e9SLuigi Rizzo */ 1619947e3815SIan Dowse if (!rnr && (statack & FXP_SCB_STATACK_FR) == 0) 16202b5989e9SLuigi Rizzo return; 16212b5989e9SLuigi Rizzo 16223114fdb4SDavid Greenman /* 1623a17c678eSDavid Greenman * Process receiver interrupts. If a no-resource (RNR) 1624a17c678eSDavid Greenman * condition exists, get whatever packets we can and 1625a17c678eSDavid Greenman * re-start the receiver. 1626947e3815SIan Dowse * 16272b5989e9SLuigi Rizzo * When using polling, we do not process the list to completion, 16282b5989e9SLuigi Rizzo * so when we get an RNR interrupt we must defer the restart 16292b5989e9SLuigi Rizzo * until we hit the last buffer with the C bit set. 16302b5989e9SLuigi Rizzo * If we run out of cycles and rfa_headm has the C bit set, 1631947e3815SIan Dowse * record the pending RNR in the FXP_FLAG_DEFERRED_RNR flag so 1632947e3815SIan Dowse * that the info will be used in the subsequent polling cycle. 1633a17c678eSDavid Greenman */ 16342b5989e9SLuigi Rizzo for (;;) { 1635b2badf02SMaxime Henrion rxp = sc->fxp_desc.rx_head; 1636b2badf02SMaxime Henrion m = rxp->rx_mbuf; 1637ba8c6fd5SDavid Greenman rfa = (struct fxp_rfa *)(m->m_ext.ext_buf + 1638ba8c6fd5SDavid Greenman RFA_ALIGNMENT_FUDGE); 1639b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map, 1640b2badf02SMaxime Henrion BUS_DMASYNC_POSTREAD); 1641a17c678eSDavid Greenman 1642e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING /* loop at most count times if count >=0 */ 1643947e3815SIan Dowse if (count >= 0 && count-- == 0) { 1644947e3815SIan Dowse if (rnr) { 1645947e3815SIan Dowse /* Defer RNR processing until the next time. */ 1646947e3815SIan Dowse sc->flags |= FXP_FLAG_DEFERRED_RNR; 1647947e3815SIan Dowse rnr = 0; 1648947e3815SIan Dowse } 16492b5989e9SLuigi Rizzo break; 1650947e3815SIan Dowse } 16512b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */ 16522b5989e9SLuigi Rizzo 165383e6547dSMaxime Henrion if ((le16toh(rfa->rfa_status) & FXP_RFA_STATUS_C) == 0) 16542b5989e9SLuigi Rizzo break; 16552b5989e9SLuigi Rizzo 1656dfe61cf1SDavid Greenman /* 1657b2badf02SMaxime Henrion * Advance head forward. 1658dfe61cf1SDavid Greenman */ 1659b2badf02SMaxime Henrion sc->fxp_desc.rx_head = rxp->rx_next; 1660a17c678eSDavid Greenman 1661dfe61cf1SDavid Greenman /* 1662ba8c6fd5SDavid Greenman * Add a new buffer to the receive chain. 1663ba8c6fd5SDavid Greenman * If this fails, the old buffer is recycled 1664ba8c6fd5SDavid Greenman * instead. 1665dfe61cf1SDavid Greenman */ 1666b2badf02SMaxime Henrion if (fxp_add_rfabuf(sc, rxp) == 0) { 1667aed53495SDavid Greenman int total_len; 1668a17c678eSDavid Greenman 1669e8c8b728SJonathan Lemon /* 16702b5989e9SLuigi Rizzo * Fetch packet length (the top 2 bits of 16712b5989e9SLuigi Rizzo * actual_size are flags set by the controller 16722b5989e9SLuigi Rizzo * upon completion), and drop the packet in case 16732b5989e9SLuigi Rizzo * of bogus length or CRC errors. 1674e8c8b728SJonathan Lemon */ 1675bafb64afSMaxime Henrion total_len = le16toh(rfa->actual_size) & 0x3fff; 16762b5989e9SLuigi Rizzo if (total_len < sizeof(struct ether_header) || 16772b5989e9SLuigi Rizzo total_len > MCLBYTES - RFA_ALIGNMENT_FUDGE - 1678b2badf02SMaxime Henrion sc->rfa_size || 167983e6547dSMaxime Henrion le16toh(rfa->rfa_status) & FXP_RFA_STATUS_CRC) { 1680e8c8b728SJonathan Lemon m_freem(m); 16812b5989e9SLuigi Rizzo continue; 1682e8c8b728SJonathan Lemon } 1683920b58e8SBrooks Davis 1684c8bca6dcSBill Paul /* Do IP checksum checking. */ 168583e6547dSMaxime Henrion if (le16toh(rfa->rfa_status) & FXP_RFA_STATUS_PARSE) { 1686c8bca6dcSBill Paul if (rfa->rfax_csum_sts & 1687c8bca6dcSBill Paul FXP_RFDX_CS_IP_CSUM_BIT_VALID) 1688c8bca6dcSBill Paul m->m_pkthdr.csum_flags |= 1689c8bca6dcSBill Paul CSUM_IP_CHECKED; 1690c8bca6dcSBill Paul if (rfa->rfax_csum_sts & 1691c8bca6dcSBill Paul FXP_RFDX_CS_IP_CSUM_VALID) 1692c8bca6dcSBill Paul m->m_pkthdr.csum_flags |= 1693c8bca6dcSBill Paul CSUM_IP_VALID; 1694c8bca6dcSBill Paul if ((rfa->rfax_csum_sts & 1695c8bca6dcSBill Paul FXP_RFDX_CS_TCPUDP_CSUM_BIT_VALID) && 1696c8bca6dcSBill Paul (rfa->rfax_csum_sts & 1697c8bca6dcSBill Paul FXP_RFDX_CS_TCPUDP_CSUM_VALID)) { 1698c8bca6dcSBill Paul m->m_pkthdr.csum_flags |= 1699c8bca6dcSBill Paul CSUM_DATA_VALID|CSUM_PSEUDO_HDR; 1700c8bca6dcSBill Paul m->m_pkthdr.csum_data = 0xffff; 1701c8bca6dcSBill Paul } 1702c8bca6dcSBill Paul } 1703c8bca6dcSBill Paul 17042e2de7f2SArchie Cobbs m->m_pkthdr.len = m->m_len = total_len; 1705673d9191SSam Leffler m->m_pkthdr.rcvif = ifp; 1706673d9191SSam Leffler 1707673d9191SSam Leffler (*ifp->if_input)(ifp, m); 1708a17c678eSDavid Greenman } 1709a17c678eSDavid Greenman } 17102b5989e9SLuigi Rizzo if (rnr) { 1711ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 1712ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 1713b2badf02SMaxime Henrion sc->fxp_desc.rx_head->rx_addr); 17142e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START); 1715a17c678eSDavid Greenman } 1716a17c678eSDavid Greenman } 1717a17c678eSDavid Greenman 1718dfe61cf1SDavid Greenman /* 1719dfe61cf1SDavid Greenman * Update packet in/out/collision statistics. The i82557 doesn't 1720dfe61cf1SDavid Greenman * allow you to access these counters without doing a fairly 1721dfe61cf1SDavid Greenman * expensive DMA to get _all_ of the statistics it maintains, so 1722dfe61cf1SDavid Greenman * we do this operation here only once per second. The statistics 1723dfe61cf1SDavid Greenman * counters in the kernel are updated from the previous dump-stats 1724dfe61cf1SDavid Greenman * DMA and then a new dump-stats DMA is started. The on-chip 1725dfe61cf1SDavid Greenman * counters are zeroed when the DMA completes. If we can't start 1726dfe61cf1SDavid Greenman * the DMA immediately, we don't wait - we just prepare to read 1727dfe61cf1SDavid Greenman * them again next time. 1728dfe61cf1SDavid Greenman */ 1729303b270bSEivind Eklund static void 1730f7788e8eSJonathan Lemon fxp_tick(void *xsc) 1731a17c678eSDavid Greenman { 1732f7788e8eSJonathan Lemon struct fxp_softc *sc = xsc; 1733ba8c6fd5SDavid Greenman struct ifnet *ifp = &sc->sc_if; 1734a17c678eSDavid Greenman struct fxp_stats *sp = sc->fxp_stats; 1735f7788e8eSJonathan Lemon int s; 1736a17c678eSDavid Greenman 17374953bccaSNate Lawson FXP_LOCK(sc); 17384953bccaSNate Lawson s = splimp(); 1739b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, BUS_DMASYNC_POSTREAD); 174083e6547dSMaxime Henrion ifp->if_opackets += le32toh(sp->tx_good); 174183e6547dSMaxime Henrion ifp->if_collisions += le32toh(sp->tx_total_collisions); 1742397f9dfeSDavid Greenman if (sp->rx_good) { 174383e6547dSMaxime Henrion ifp->if_ipackets += le32toh(sp->rx_good); 1744397f9dfeSDavid Greenman sc->rx_idle_secs = 0; 1745397f9dfeSDavid Greenman } else { 1746c8cc6fcaSDavid Greenman /* 1747c8cc6fcaSDavid Greenman * Receiver's been idle for another second. 1748c8cc6fcaSDavid Greenman */ 1749397f9dfeSDavid Greenman sc->rx_idle_secs++; 1750397f9dfeSDavid Greenman } 17513ba65732SDavid Greenman ifp->if_ierrors += 175283e6547dSMaxime Henrion le32toh(sp->rx_crc_errors) + 175383e6547dSMaxime Henrion le32toh(sp->rx_alignment_errors) + 175483e6547dSMaxime Henrion le32toh(sp->rx_rnr_errors) + 175583e6547dSMaxime Henrion le32toh(sp->rx_overrun_errors); 1756a17c678eSDavid Greenman /* 1757f9be9005SDavid Greenman * If any transmit underruns occured, bump up the transmit 1758f9be9005SDavid Greenman * threshold by another 512 bytes (64 * 8). 1759f9be9005SDavid Greenman */ 1760f9be9005SDavid Greenman if (sp->tx_underruns) { 176183e6547dSMaxime Henrion ifp->if_oerrors += le32toh(sp->tx_underruns); 1762f9be9005SDavid Greenman if (tx_threshold < 192) 1763f9be9005SDavid Greenman tx_threshold += 64; 1764f9be9005SDavid Greenman } 17654953bccaSNate Lawson 1766397f9dfeSDavid Greenman /* 1767c8cc6fcaSDavid Greenman * Release any xmit buffers that have completed DMA. This isn't 1768c8cc6fcaSDavid Greenman * strictly necessary to do here, but it's advantagous for mbufs 1769c8cc6fcaSDavid Greenman * with external storage to be released in a timely manner rather 1770c8cc6fcaSDavid Greenman * than being defered for a potentially long time. This limits 1771c8cc6fcaSDavid Greenman * the delay to a maximum of one second. 1772c8cc6fcaSDavid Greenman */ 1773b2badf02SMaxime Henrion fxp_txeof(sc); 1774b2badf02SMaxime Henrion 1775c8cc6fcaSDavid Greenman /* 1776397f9dfeSDavid Greenman * If we haven't received any packets in FXP_MAC_RX_IDLE seconds, 1777397f9dfeSDavid Greenman * then assume the receiver has locked up and attempt to clear 1778397f9dfeSDavid Greenman * the condition by reprogramming the multicast filter. This is 1779397f9dfeSDavid Greenman * a work-around for a bug in the 82557 where the receiver locks 1780397f9dfeSDavid Greenman * up if it gets certain types of garbage in the syncronization 1781397f9dfeSDavid Greenman * bits prior to the packet header. This bug is supposed to only 1782397f9dfeSDavid Greenman * occur in 10Mbps mode, but has been seen to occur in 100Mbps 1783397f9dfeSDavid Greenman * mode as well (perhaps due to a 10/100 speed transition). 1784397f9dfeSDavid Greenman */ 1785397f9dfeSDavid Greenman if (sc->rx_idle_secs > FXP_MAX_RX_IDLE) { 1786397f9dfeSDavid Greenman sc->rx_idle_secs = 0; 1787397f9dfeSDavid Greenman fxp_mc_setup(sc); 1788397f9dfeSDavid Greenman } 1789f9be9005SDavid Greenman /* 17903ba65732SDavid Greenman * If there is no pending command, start another stats 17913ba65732SDavid Greenman * dump. Otherwise punt for now. 1792a17c678eSDavid Greenman */ 1793397f9dfeSDavid Greenman if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) { 1794a17c678eSDavid Greenman /* 1795397f9dfeSDavid Greenman * Start another stats dump. 1796a17c678eSDavid Greenman */ 1797b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, 1798b2badf02SMaxime Henrion BUS_DMASYNC_PREREAD); 17992e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET); 1800dfe61cf1SDavid Greenman } else { 1801dfe61cf1SDavid Greenman /* 1802dfe61cf1SDavid Greenman * A previous command is still waiting to be accepted. 1803dfe61cf1SDavid Greenman * Just zero our copy of the stats and wait for the 18043ba65732SDavid Greenman * next timer event to update them. 1805dfe61cf1SDavid Greenman */ 1806dfe61cf1SDavid Greenman sp->tx_good = 0; 1807f9be9005SDavid Greenman sp->tx_underruns = 0; 1808dfe61cf1SDavid Greenman sp->tx_total_collisions = 0; 18093ba65732SDavid Greenman 1810dfe61cf1SDavid Greenman sp->rx_good = 0; 18113ba65732SDavid Greenman sp->rx_crc_errors = 0; 18123ba65732SDavid Greenman sp->rx_alignment_errors = 0; 18133ba65732SDavid Greenman sp->rx_rnr_errors = 0; 18143ba65732SDavid Greenman sp->rx_overrun_errors = 0; 1815dfe61cf1SDavid Greenman } 1816f7788e8eSJonathan Lemon if (sc->miibus != NULL) 1817f7788e8eSJonathan Lemon mii_tick(device_get_softc(sc->miibus)); 18184953bccaSNate Lawson 1819a17c678eSDavid Greenman /* 1820a17c678eSDavid Greenman * Schedule another timeout one second from now. 1821a17c678eSDavid Greenman */ 1822f7788e8eSJonathan Lemon sc->stat_ch = timeout(fxp_tick, sc, hz); 18234953bccaSNate Lawson FXP_UNLOCK(sc); 18244953bccaSNate Lawson splx(s); 1825a17c678eSDavid Greenman } 1826a17c678eSDavid Greenman 1827a17c678eSDavid Greenman /* 1828a17c678eSDavid Greenman * Stop the interface. Cancels the statistics updater and resets 1829a17c678eSDavid Greenman * the interface. 1830a17c678eSDavid Greenman */ 1831a17c678eSDavid Greenman static void 1832f7788e8eSJonathan Lemon fxp_stop(struct fxp_softc *sc) 1833a17c678eSDavid Greenman { 1834ba8c6fd5SDavid Greenman struct ifnet *ifp = &sc->sc_if; 1835b2badf02SMaxime Henrion struct fxp_tx *txp; 18363ba65732SDavid Greenman int i; 1837a17c678eSDavid Greenman 18387dced78aSDavid Greenman ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 18397dced78aSDavid Greenman ifp->if_timer = 0; 18407dced78aSDavid Greenman 1841e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 1842e4fc250cSLuigi Rizzo ether_poll_deregister(ifp); 1843e4fc250cSLuigi Rizzo #endif 1844a17c678eSDavid Greenman /* 1845a17c678eSDavid Greenman * Cancel stats updater. 1846a17c678eSDavid Greenman */ 1847f7788e8eSJonathan Lemon untimeout(fxp_tick, sc, sc->stat_ch); 18483ba65732SDavid Greenman 18493ba65732SDavid Greenman /* 185072a32a26SJonathan Lemon * Issue software reset, which also unloads the microcode. 18513ba65732SDavid Greenman */ 185272a32a26SJonathan Lemon sc->flags &= ~FXP_FLAG_UCODE; 185309882363SJonathan Lemon CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET); 185472a32a26SJonathan Lemon DELAY(50); 1855a17c678eSDavid Greenman 18563ba65732SDavid Greenman /* 18573ba65732SDavid Greenman * Release any xmit buffers. 18583ba65732SDavid Greenman */ 1859b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_list; 1860da91462dSDavid Greenman if (txp != NULL) { 1861da91462dSDavid Greenman for (i = 0; i < FXP_NTXCB; i++) { 1862b2badf02SMaxime Henrion if (txp[i].tx_mbuf != NULL) { 1863b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, txp[i].tx_map, 1864b2badf02SMaxime Henrion BUS_DMASYNC_POSTWRITE); 1865b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, txp[i].tx_map); 1866b2badf02SMaxime Henrion m_freem(txp[i].tx_mbuf); 1867b2badf02SMaxime Henrion txp[i].tx_mbuf = NULL; 1868c8bca6dcSBill Paul /* clear this to reset csum offload bits */ 1869b2badf02SMaxime Henrion txp[i].tx_cb->tbd[0].tb_addr = 0; 1870da91462dSDavid Greenman } 1871da91462dSDavid Greenman } 18723ba65732SDavid Greenman } 1873b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 18743ba65732SDavid Greenman sc->tx_queued = 0; 1875a17c678eSDavid Greenman } 1876a17c678eSDavid Greenman 1877a17c678eSDavid Greenman /* 1878a17c678eSDavid Greenman * Watchdog/transmission transmit timeout handler. Called when a 1879a17c678eSDavid Greenman * transmission is started on the interface, but no interrupt is 1880a17c678eSDavid Greenman * received before the timeout. This usually indicates that the 1881a17c678eSDavid Greenman * card has wedged for some reason. 1882a17c678eSDavid Greenman */ 1883a17c678eSDavid Greenman static void 1884f7788e8eSJonathan Lemon fxp_watchdog(struct ifnet *ifp) 1885a17c678eSDavid Greenman { 1886ba8c6fd5SDavid Greenman struct fxp_softc *sc = ifp->if_softc; 1887ba8c6fd5SDavid Greenman 18884953bccaSNate Lawson FXP_LOCK(sc); 1889f7788e8eSJonathan Lemon device_printf(sc->dev, "device timeout\n"); 18904a5f1499SDavid Greenman ifp->if_oerrors++; 1891a17c678eSDavid Greenman 18924953bccaSNate Lawson fxp_init_body(sc); 18934953bccaSNate Lawson FXP_UNLOCK(sc); 1894a17c678eSDavid Greenman } 1895a17c678eSDavid Greenman 18964953bccaSNate Lawson /* 18974953bccaSNate Lawson * Acquire locks and then call the real initialization function. This 18984953bccaSNate Lawson * is necessary because ether_ioctl() calls if_init() and this would 18994953bccaSNate Lawson * result in mutex recursion if the mutex was held. 19004953bccaSNate Lawson */ 1901a17c678eSDavid Greenman static void 1902f7788e8eSJonathan Lemon fxp_init(void *xsc) 1903a17c678eSDavid Greenman { 1904fb583156SDavid Greenman struct fxp_softc *sc = xsc; 19054953bccaSNate Lawson 19064953bccaSNate Lawson FXP_LOCK(sc); 19074953bccaSNate Lawson fxp_init_body(sc); 19084953bccaSNate Lawson FXP_UNLOCK(sc); 19094953bccaSNate Lawson } 19104953bccaSNate Lawson 19114953bccaSNate Lawson /* 19124953bccaSNate Lawson * Perform device initialization. This routine must be called with the 19134953bccaSNate Lawson * softc lock held. 19144953bccaSNate Lawson */ 19154953bccaSNate Lawson static void 19164953bccaSNate Lawson fxp_init_body(struct fxp_softc *sc) 19174953bccaSNate Lawson { 1918ba8c6fd5SDavid Greenman struct ifnet *ifp = &sc->sc_if; 1919a17c678eSDavid Greenman struct fxp_cb_config *cbp; 1920a17c678eSDavid Greenman struct fxp_cb_ias *cb_ias; 1921b2badf02SMaxime Henrion struct fxp_cb_tx *tcbp; 1922b2badf02SMaxime Henrion struct fxp_tx *txp; 192309882363SJonathan Lemon struct fxp_cb_mcs *mcsp; 1924f7788e8eSJonathan Lemon int i, prm, s; 1925a17c678eSDavid Greenman 19264953bccaSNate Lawson mtx_assert(&sc->sc_mtx, MA_OWNED); 1927f7788e8eSJonathan Lemon s = splimp(); 1928a17c678eSDavid Greenman /* 19293ba65732SDavid Greenman * Cancel any pending I/O 1930a17c678eSDavid Greenman */ 19313ba65732SDavid Greenman fxp_stop(sc); 1932a17c678eSDavid Greenman 1933a17c678eSDavid Greenman prm = (ifp->if_flags & IFF_PROMISC) ? 1 : 0; 1934a17c678eSDavid Greenman 1935a17c678eSDavid Greenman /* 1936a17c678eSDavid Greenman * Initialize base of CBL and RFA memory. Loading with zero 1937a17c678eSDavid Greenman * sets it up for regular linear addressing. 1938a17c678eSDavid Greenman */ 1939ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0); 19402e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE); 1941a17c678eSDavid Greenman 1942ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 19432e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE); 1944a17c678eSDavid Greenman 1945a17c678eSDavid Greenman /* 1946a17c678eSDavid Greenman * Initialize base of dump-stats buffer. 1947a17c678eSDavid Greenman */ 1948ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 1949b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, BUS_DMASYNC_PREREAD); 1950b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->stats_addr); 19512e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR); 1952a17c678eSDavid Greenman 1953a17c678eSDavid Greenman /* 195472a32a26SJonathan Lemon * Attempt to load microcode if requested. 195572a32a26SJonathan Lemon */ 195672a32a26SJonathan Lemon if (ifp->if_flags & IFF_LINK0 && (sc->flags & FXP_FLAG_UCODE) == 0) 195772a32a26SJonathan Lemon fxp_load_ucode(sc); 195872a32a26SJonathan Lemon 195972a32a26SJonathan Lemon /* 196009882363SJonathan Lemon * Initialize the multicast address list. 196109882363SJonathan Lemon */ 196209882363SJonathan Lemon if (fxp_mc_addrs(sc)) { 196309882363SJonathan Lemon mcsp = sc->mcsp; 196409882363SJonathan Lemon mcsp->cb_status = 0; 196583e6547dSMaxime Henrion mcsp->cb_command = 196683e6547dSMaxime Henrion htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL); 196783e6547dSMaxime Henrion mcsp->link_addr = 0xffffffff; 196809882363SJonathan Lemon /* 196909882363SJonathan Lemon * Start the multicast setup command. 197009882363SJonathan Lemon */ 197109882363SJonathan Lemon fxp_scb_wait(sc); 1972b2badf02SMaxime Henrion bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, BUS_DMASYNC_PREWRITE); 1973b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr); 197409882363SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 197509882363SJonathan Lemon /* ...and wait for it to complete. */ 1976209b07bcSMaxime Henrion fxp_dma_wait(sc, &mcsp->cb_status, sc->mcs_tag, sc->mcs_map); 1977b2badf02SMaxime Henrion bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, 1978b2badf02SMaxime Henrion BUS_DMASYNC_POSTWRITE); 197909882363SJonathan Lemon } 198009882363SJonathan Lemon 198109882363SJonathan Lemon /* 1982a17c678eSDavid Greenman * We temporarily use memory that contains the TxCB list to 1983a17c678eSDavid Greenman * construct the config CB. The TxCB list memory is rebuilt 1984a17c678eSDavid Greenman * later. 1985a17c678eSDavid Greenman */ 1986b2badf02SMaxime Henrion cbp = (struct fxp_cb_config *)sc->fxp_desc.cbl_list; 1987a17c678eSDavid Greenman 1988a17c678eSDavid Greenman /* 1989a17c678eSDavid Greenman * This bcopy is kind of disgusting, but there are a bunch of must be 1990a17c678eSDavid Greenman * zero and must be one bits in this structure and this is the easiest 1991a17c678eSDavid Greenman * way to initialize them all to proper values. 1992a17c678eSDavid Greenman */ 1993b2badf02SMaxime Henrion bcopy(fxp_cb_config_template, cbp, sizeof(fxp_cb_config_template)); 1994a17c678eSDavid Greenman 1995a17c678eSDavid Greenman cbp->cb_status = 0; 199683e6547dSMaxime Henrion cbp->cb_command = htole16(FXP_CB_COMMAND_CONFIG | 199783e6547dSMaxime Henrion FXP_CB_COMMAND_EL); 199883e6547dSMaxime Henrion cbp->link_addr = 0xffffffff; /* (no) next command */ 19992c6c0947SMaxime Henrion cbp->byte_count = sc->flags & FXP_FLAG_EXT_RFA ? 32 : 22; 2000001696daSDavid Greenman cbp->rx_fifo_limit = 8; /* rx fifo threshold (32 bytes) */ 2001001696daSDavid Greenman cbp->tx_fifo_limit = 0; /* tx fifo threshold (0 bytes) */ 2002a17c678eSDavid Greenman cbp->adaptive_ifs = 0; /* (no) adaptive interframe spacing */ 2003f7788e8eSJonathan Lemon cbp->mwi_enable = sc->flags & FXP_FLAG_MWI_ENABLE ? 1 : 0; 2004f7788e8eSJonathan Lemon cbp->type_enable = 0; /* actually reserved */ 2005f7788e8eSJonathan Lemon cbp->read_align_en = sc->flags & FXP_FLAG_READ_ALIGN ? 1 : 0; 2006f7788e8eSJonathan Lemon cbp->end_wr_on_cl = sc->flags & FXP_FLAG_WRITE_ALIGN ? 1 : 0; 2007001696daSDavid Greenman cbp->rx_dma_bytecount = 0; /* (no) rx DMA max */ 2008001696daSDavid Greenman cbp->tx_dma_bytecount = 0; /* (no) tx DMA max */ 2009f7788e8eSJonathan Lemon cbp->dma_mbce = 0; /* (disable) dma max counters */ 2010a17c678eSDavid Greenman cbp->late_scb = 0; /* (don't) defer SCB update */ 2011f7788e8eSJonathan Lemon cbp->direct_dma_dis = 1; /* disable direct rcv dma mode */ 2012f7788e8eSJonathan Lemon cbp->tno_int_or_tco_en =0; /* (disable) tx not okay interrupt */ 20133114fdb4SDavid Greenman cbp->ci_int = 1; /* interrupt on CU idle */ 2014f7788e8eSJonathan Lemon cbp->ext_txcb_dis = sc->flags & FXP_FLAG_EXT_TXCB ? 0 : 1; 2015f7788e8eSJonathan Lemon cbp->ext_stats_dis = 1; /* disable extended counters */ 2016f7788e8eSJonathan Lemon cbp->keep_overrun_rx = 0; /* don't pass overrun frames to host */ 201772a32a26SJonathan Lemon cbp->save_bf = sc->revision == FXP_REV_82557 ? 1 : prm; 2018a17c678eSDavid Greenman cbp->disc_short_rx = !prm; /* discard short packets */ 2019f7788e8eSJonathan Lemon cbp->underrun_retry = 1; /* retry mode (once) on DMA underrun */ 2020f7788e8eSJonathan Lemon cbp->two_frames = 0; /* do not limit FIFO to 2 frames */ 2021f7788e8eSJonathan Lemon cbp->dyn_tbd = 0; /* (no) dynamic TBD mode */ 2022c8bca6dcSBill Paul cbp->ext_rfa = sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0; 2023f7788e8eSJonathan Lemon cbp->mediatype = sc->flags & FXP_FLAG_SERIAL_MEDIA ? 0 : 1; 2024f7788e8eSJonathan Lemon cbp->csma_dis = 0; /* (don't) disable link */ 2025f7788e8eSJonathan Lemon cbp->tcp_udp_cksum = 0; /* (don't) enable checksum */ 2026f7788e8eSJonathan Lemon cbp->vlan_tco = 0; /* (don't) enable vlan wakeup */ 2027f7788e8eSJonathan Lemon cbp->link_wake_en = 0; /* (don't) assert PME# on link change */ 2028f7788e8eSJonathan Lemon cbp->arp_wake_en = 0; /* (don't) assert PME# on arp */ 2029f7788e8eSJonathan Lemon cbp->mc_wake_en = 0; /* (don't) enable PME# on mcmatch */ 2030a17c678eSDavid Greenman cbp->nsai = 1; /* (don't) disable source addr insert */ 2031a17c678eSDavid Greenman cbp->preamble_length = 2; /* (7 byte) preamble */ 2032a17c678eSDavid Greenman cbp->loopback = 0; /* (don't) loopback */ 2033a17c678eSDavid Greenman cbp->linear_priority = 0; /* (normal CSMA/CD operation) */ 2034a17c678eSDavid Greenman cbp->linear_pri_mode = 0; /* (wait after xmit only) */ 2035a17c678eSDavid Greenman cbp->interfrm_spacing = 6; /* (96 bits of) interframe spacing */ 2036a17c678eSDavid Greenman cbp->promiscuous = prm; /* promiscuous mode */ 2037a17c678eSDavid Greenman cbp->bcast_disable = 0; /* (don't) disable broadcasts */ 2038f7788e8eSJonathan Lemon cbp->wait_after_win = 0; /* (don't) enable modified backoff alg*/ 2039f7788e8eSJonathan Lemon cbp->ignore_ul = 0; /* consider U/L bit in IA matching */ 2040f7788e8eSJonathan Lemon cbp->crc16_en = 0; /* (don't) enable crc-16 algorithm */ 2041f7788e8eSJonathan Lemon cbp->crscdt = sc->flags & FXP_FLAG_SERIAL_MEDIA ? 1 : 0; 2042f7788e8eSJonathan Lemon 2043a17c678eSDavid Greenman cbp->stripping = !prm; /* truncate rx packet to byte count */ 2044a17c678eSDavid Greenman cbp->padding = 1; /* (do) pad short tx packets */ 2045a17c678eSDavid Greenman cbp->rcv_crc_xfer = 0; /* (don't) xfer CRC to host */ 2046f7788e8eSJonathan Lemon cbp->long_rx_en = sc->flags & FXP_FLAG_LONG_PKT_EN ? 1 : 0; 2047f7788e8eSJonathan Lemon cbp->ia_wake_en = 0; /* (don't) wake up on address match */ 2048f7788e8eSJonathan Lemon cbp->magic_pkt_dis = 0; /* (don't) disable magic packet */ 2049f7788e8eSJonathan Lemon /* must set wake_en in PMCSR also */ 2050a17c678eSDavid Greenman cbp->force_fdx = 0; /* (don't) force full duplex */ 20513ba65732SDavid Greenman cbp->fdx_pin_en = 1; /* (enable) FDX# pin */ 2052a17c678eSDavid Greenman cbp->multi_ia = 0; /* (don't) accept multiple IAs */ 2053f7788e8eSJonathan Lemon cbp->mc_all = sc->flags & FXP_FLAG_ALL_MCAST ? 1 : 0; 2054c8bca6dcSBill Paul cbp->gamla_rx = sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0; 2055a17c678eSDavid Greenman 205672a32a26SJonathan Lemon if (sc->revision == FXP_REV_82557) { 20573bd07cfdSJonathan Lemon /* 20583bd07cfdSJonathan Lemon * The 82557 has no hardware flow control, the values 20593bd07cfdSJonathan Lemon * below are the defaults for the chip. 20603bd07cfdSJonathan Lemon */ 20613bd07cfdSJonathan Lemon cbp->fc_delay_lsb = 0; 20623bd07cfdSJonathan Lemon cbp->fc_delay_msb = 0x40; 20633bd07cfdSJonathan Lemon cbp->pri_fc_thresh = 3; 20643bd07cfdSJonathan Lemon cbp->tx_fc_dis = 0; 20653bd07cfdSJonathan Lemon cbp->rx_fc_restop = 0; 20663bd07cfdSJonathan Lemon cbp->rx_fc_restart = 0; 20673bd07cfdSJonathan Lemon cbp->fc_filter = 0; 20683bd07cfdSJonathan Lemon cbp->pri_fc_loc = 1; 20693bd07cfdSJonathan Lemon } else { 20703bd07cfdSJonathan Lemon cbp->fc_delay_lsb = 0x1f; 20713bd07cfdSJonathan Lemon cbp->fc_delay_msb = 0x01; 20723bd07cfdSJonathan Lemon cbp->pri_fc_thresh = 3; 20733bd07cfdSJonathan Lemon cbp->tx_fc_dis = 0; /* enable transmit FC */ 20743bd07cfdSJonathan Lemon cbp->rx_fc_restop = 1; /* enable FC restop frames */ 20753bd07cfdSJonathan Lemon cbp->rx_fc_restart = 1; /* enable FC restart frames */ 20763bd07cfdSJonathan Lemon cbp->fc_filter = !prm; /* drop FC frames to host */ 20773bd07cfdSJonathan Lemon cbp->pri_fc_loc = 1; /* FC pri location (byte31) */ 20783bd07cfdSJonathan Lemon } 20793bd07cfdSJonathan Lemon 2080a17c678eSDavid Greenman /* 2081a17c678eSDavid Greenman * Start the config command/DMA. 2082a17c678eSDavid Greenman */ 2083ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 2084b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2085b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr); 20862e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2087a17c678eSDavid Greenman /* ...and wait for it to complete. */ 2088209b07bcSMaxime Henrion fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map); 2089b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE); 2090a17c678eSDavid Greenman 2091a17c678eSDavid Greenman /* 2092a17c678eSDavid Greenman * Now initialize the station address. Temporarily use the TxCB 2093a17c678eSDavid Greenman * memory area like we did above for the config CB. 2094a17c678eSDavid Greenman */ 2095b2badf02SMaxime Henrion cb_ias = (struct fxp_cb_ias *)sc->fxp_desc.cbl_list; 2096a17c678eSDavid Greenman cb_ias->cb_status = 0; 209783e6547dSMaxime Henrion cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL); 209883e6547dSMaxime Henrion cb_ias->link_addr = 0xffffffff; 2099e609b4d7SMaxime Henrion bcopy(sc->arpcom.ac_enaddr, cb_ias->macaddr, 2100a17c678eSDavid Greenman sizeof(sc->arpcom.ac_enaddr)); 2101a17c678eSDavid Greenman 2102a17c678eSDavid Greenman /* 2103a17c678eSDavid Greenman * Start the IAS (Individual Address Setup) command/DMA. 2104a17c678eSDavid Greenman */ 2105ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 2106b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 21072e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2108a17c678eSDavid Greenman /* ...and wait for it to complete. */ 2109209b07bcSMaxime Henrion fxp_dma_wait(sc, &cb_ias->cb_status, sc->cbl_tag, sc->cbl_map); 2110b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE); 2111a17c678eSDavid Greenman 2112a17c678eSDavid Greenman /* 2113a17c678eSDavid Greenman * Initialize transmit control block (TxCB) list. 2114a17c678eSDavid Greenman */ 2115b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_list; 2116b2badf02SMaxime Henrion tcbp = sc->fxp_desc.cbl_list; 2117b2badf02SMaxime Henrion bzero(tcbp, FXP_TXCB_SZ); 2118a17c678eSDavid Greenman for (i = 0; i < FXP_NTXCB; i++) { 2119b2badf02SMaxime Henrion txp[i].tx_cb = tcbp + i; 2120b2badf02SMaxime Henrion txp[i].tx_mbuf = NULL; 212183e6547dSMaxime Henrion tcbp[i].cb_status = htole16(FXP_CB_STATUS_C | FXP_CB_STATUS_OK); 212283e6547dSMaxime Henrion tcbp[i].cb_command = htole16(FXP_CB_COMMAND_NOP); 212383e6547dSMaxime Henrion tcbp[i].link_addr = htole32(sc->fxp_desc.cbl_addr + 212483e6547dSMaxime Henrion (((i + 1) & FXP_TXCB_MASK) * sizeof(struct fxp_cb_tx))); 21253bd07cfdSJonathan Lemon if (sc->flags & FXP_FLAG_EXT_TXCB) 2126b2badf02SMaxime Henrion tcbp[i].tbd_array_addr = 212783e6547dSMaxime Henrion htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[2])); 21283bd07cfdSJonathan Lemon else 2129b2badf02SMaxime Henrion tcbp[i].tbd_array_addr = 213083e6547dSMaxime Henrion htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[0])); 2131b2badf02SMaxime Henrion txp[i].tx_next = &txp[(i + 1) & FXP_TXCB_MASK]; 2132a17c678eSDavid Greenman } 2133a17c678eSDavid Greenman /* 2134397f9dfeSDavid Greenman * Set the suspend flag on the first TxCB and start the control 2135a17c678eSDavid Greenman * unit. It will execute the NOP and then suspend. 2136a17c678eSDavid Greenman */ 213783e6547dSMaxime Henrion tcbp->cb_command = htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S); 2138b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2139b2badf02SMaxime Henrion sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp; 2140397f9dfeSDavid Greenman sc->tx_queued = 1; 2141a17c678eSDavid Greenman 2142ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 21432e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2144a17c678eSDavid Greenman 2145a17c678eSDavid Greenman /* 2146a17c678eSDavid Greenman * Initialize receiver buffer area - RFA. 2147a17c678eSDavid Greenman */ 2148ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 2149b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.rx_head->rx_addr); 21502e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START); 2151a17c678eSDavid Greenman 2152dccee1a1SDavid Greenman /* 2153ba8c6fd5SDavid Greenman * Set current media. 2154dccee1a1SDavid Greenman */ 2155f7788e8eSJonathan Lemon if (sc->miibus != NULL) 2156f7788e8eSJonathan Lemon mii_mediachg(device_get_softc(sc->miibus)); 2157dccee1a1SDavid Greenman 2158a17c678eSDavid Greenman ifp->if_flags |= IFF_RUNNING; 2159a17c678eSDavid Greenman ifp->if_flags &= ~IFF_OACTIVE; 2160e8c8b728SJonathan Lemon 2161e8c8b728SJonathan Lemon /* 2162e8c8b728SJonathan Lemon * Enable interrupts. 2163e8c8b728SJonathan Lemon */ 21642b5989e9SLuigi Rizzo #ifdef DEVICE_POLLING 21652b5989e9SLuigi Rizzo /* 21662b5989e9SLuigi Rizzo * ... but only do that if we are not polling. And because (presumably) 21672b5989e9SLuigi Rizzo * the default is interrupts on, we need to disable them explicitly! 21682b5989e9SLuigi Rizzo */ 216962f76486SMaxim Sobolev if ( ifp->if_flags & IFF_POLLING ) 21702b5989e9SLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 21712b5989e9SLuigi Rizzo else 21722b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */ 2173e8c8b728SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0); 2174a17c678eSDavid Greenman 2175a17c678eSDavid Greenman /* 2176a17c678eSDavid Greenman * Start stats updater. 2177a17c678eSDavid Greenman */ 2178f7788e8eSJonathan Lemon sc->stat_ch = timeout(fxp_tick, sc, hz); 21794953bccaSNate Lawson splx(s); 2180f7788e8eSJonathan Lemon } 2181f7788e8eSJonathan Lemon 2182f7788e8eSJonathan Lemon static int 2183f7788e8eSJonathan Lemon fxp_serial_ifmedia_upd(struct ifnet *ifp) 2184f7788e8eSJonathan Lemon { 2185f7788e8eSJonathan Lemon 2186f7788e8eSJonathan Lemon return (0); 2187a17c678eSDavid Greenman } 2188a17c678eSDavid Greenman 2189303b270bSEivind Eklund static void 2190f7788e8eSJonathan Lemon fxp_serial_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 2191ba8c6fd5SDavid Greenman { 2192ba8c6fd5SDavid Greenman 2193f7788e8eSJonathan Lemon ifmr->ifm_active = IFM_ETHER|IFM_MANUAL; 2194ba8c6fd5SDavid Greenman } 2195ba8c6fd5SDavid Greenman 2196ba8c6fd5SDavid Greenman /* 2197ba8c6fd5SDavid Greenman * Change media according to request. 2198ba8c6fd5SDavid Greenman */ 2199f7788e8eSJonathan Lemon static int 2200f7788e8eSJonathan Lemon fxp_ifmedia_upd(struct ifnet *ifp) 2201ba8c6fd5SDavid Greenman { 2202ba8c6fd5SDavid Greenman struct fxp_softc *sc = ifp->if_softc; 2203f7788e8eSJonathan Lemon struct mii_data *mii; 2204ba8c6fd5SDavid Greenman 2205f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 2206f7788e8eSJonathan Lemon mii_mediachg(mii); 2207ba8c6fd5SDavid Greenman return (0); 2208ba8c6fd5SDavid Greenman } 2209ba8c6fd5SDavid Greenman 2210ba8c6fd5SDavid Greenman /* 2211ba8c6fd5SDavid Greenman * Notify the world which media we're using. 2212ba8c6fd5SDavid Greenman */ 2213f7788e8eSJonathan Lemon static void 2214f7788e8eSJonathan Lemon fxp_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 2215ba8c6fd5SDavid Greenman { 2216ba8c6fd5SDavid Greenman struct fxp_softc *sc = ifp->if_softc; 2217f7788e8eSJonathan Lemon struct mii_data *mii; 2218ba8c6fd5SDavid Greenman 2219f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 2220f7788e8eSJonathan Lemon mii_pollstat(mii); 2221f7788e8eSJonathan Lemon ifmr->ifm_active = mii->mii_media_active; 2222f7788e8eSJonathan Lemon ifmr->ifm_status = mii->mii_media_status; 22232e2b8238SJonathan Lemon 22242e2b8238SJonathan Lemon if (ifmr->ifm_status & IFM_10_T && sc->flags & FXP_FLAG_CU_RESUME_BUG) 22252e2b8238SJonathan Lemon sc->cu_resume_bug = 1; 22262e2b8238SJonathan Lemon else 22272e2b8238SJonathan Lemon sc->cu_resume_bug = 0; 2228ba8c6fd5SDavid Greenman } 2229ba8c6fd5SDavid Greenman 2230a17c678eSDavid Greenman /* 2231a17c678eSDavid Greenman * Add a buffer to the end of the RFA buffer list. 2232a17c678eSDavid Greenman * Return 0 if successful, 1 for failure. A failure results in 2233a17c678eSDavid Greenman * adding the 'oldm' (if non-NULL) on to the end of the list - 2234dc733423SDag-Erling Smørgrav * tossing out its old contents and recycling it. 2235a17c678eSDavid Greenman * The RFA struct is stuck at the beginning of mbuf cluster and the 2236a17c678eSDavid Greenman * data pointer is fixed up to point just past it. 2237a17c678eSDavid Greenman */ 2238a17c678eSDavid Greenman static int 2239b2badf02SMaxime Henrion fxp_add_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp) 2240a17c678eSDavid Greenman { 2241a17c678eSDavid Greenman struct mbuf *m; 2242a17c678eSDavid Greenman struct fxp_rfa *rfa, *p_rfa; 2243b2badf02SMaxime Henrion struct fxp_rx *p_rx; 2244b2badf02SMaxime Henrion bus_dmamap_t tmp_map; 2245b2badf02SMaxime Henrion int error; 2246a17c678eSDavid Greenman 2247a163d034SWarner Losh m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 2248b2badf02SMaxime Henrion if (m == NULL) 2249b2badf02SMaxime Henrion return (ENOBUFS); 2250ba8c6fd5SDavid Greenman 2251ba8c6fd5SDavid Greenman /* 2252ba8c6fd5SDavid Greenman * Move the data pointer up so that the incoming data packet 2253ba8c6fd5SDavid Greenman * will be 32-bit aligned. 2254ba8c6fd5SDavid Greenman */ 2255ba8c6fd5SDavid Greenman m->m_data += RFA_ALIGNMENT_FUDGE; 2256ba8c6fd5SDavid Greenman 2257eadd5e3aSDavid Greenman /* 2258eadd5e3aSDavid Greenman * Get a pointer to the base of the mbuf cluster and move 2259eadd5e3aSDavid Greenman * data start past it. 2260eadd5e3aSDavid Greenman */ 2261a17c678eSDavid Greenman rfa = mtod(m, struct fxp_rfa *); 2262c8bca6dcSBill Paul m->m_data += sc->rfa_size; 226383e6547dSMaxime Henrion rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE); 2264eadd5e3aSDavid Greenman 2265ba8c6fd5SDavid Greenman /* 2266ba8c6fd5SDavid Greenman * Initialize the rest of the RFA. Note that since the RFA 2267ba8c6fd5SDavid Greenman * is misaligned, we cannot store values directly. Instead, 2268ba8c6fd5SDavid Greenman * we use an optimized, inline copy. 2269ba8c6fd5SDavid Greenman */ 22704fc1dda9SAndrew Gallatin 2271a17c678eSDavid Greenman rfa->rfa_status = 0; 227283e6547dSMaxime Henrion rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL); 2273a17c678eSDavid Greenman rfa->actual_size = 0; 2274ba8c6fd5SDavid Greenman 227583e6547dSMaxime Henrion le32enc(&rfa->link_addr, 0xffffffff); 227683e6547dSMaxime Henrion le32enc(&rfa->rbd_addr, 0xffffffff); 2277ba8c6fd5SDavid Greenman 2278b2badf02SMaxime Henrion /* Map the RFA into DMA memory. */ 2279b2badf02SMaxime Henrion error = bus_dmamap_load(sc->fxp_mtag, sc->spare_map, rfa, 2280b2badf02SMaxime Henrion MCLBYTES - RFA_ALIGNMENT_FUDGE, fxp_dma_map_addr, 2281b2badf02SMaxime Henrion &rxp->rx_addr, 0); 2282b2badf02SMaxime Henrion if (error) { 2283b2badf02SMaxime Henrion m_freem(m); 2284b2badf02SMaxime Henrion return (error); 2285b2badf02SMaxime Henrion } 2286b2badf02SMaxime Henrion 2287b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_mtag, rxp->rx_map); 2288b2badf02SMaxime Henrion tmp_map = sc->spare_map; 2289b2badf02SMaxime Henrion sc->spare_map = rxp->rx_map; 2290b2badf02SMaxime Henrion rxp->rx_map = tmp_map; 2291b2badf02SMaxime Henrion rxp->rx_mbuf = m; 2292b2badf02SMaxime Henrion 2293b983c7b3SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map, 2294b983c7b3SMaxime Henrion BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2295b2badf02SMaxime Henrion 2296dfe61cf1SDavid Greenman /* 2297dfe61cf1SDavid Greenman * If there are other buffers already on the list, attach this 2298dfe61cf1SDavid Greenman * one to the end by fixing up the tail to point to this one. 2299dfe61cf1SDavid Greenman */ 2300b2badf02SMaxime Henrion if (sc->fxp_desc.rx_head != NULL) { 2301b2badf02SMaxime Henrion p_rx = sc->fxp_desc.rx_tail; 2302b2badf02SMaxime Henrion p_rfa = (struct fxp_rfa *) 2303b2badf02SMaxime Henrion (p_rx->rx_mbuf->m_ext.ext_buf + RFA_ALIGNMENT_FUDGE); 2304b2badf02SMaxime Henrion p_rx->rx_next = rxp; 230583e6547dSMaxime Henrion le32enc(&p_rfa->link_addr, rxp->rx_addr); 2306aed53495SDavid Greenman p_rfa->rfa_control = 0; 2307b2badf02SMaxime Henrion bus_dmamap_sync(sc->fxp_mtag, p_rx->rx_map, 23084cec1653SMaxime Henrion BUS_DMASYNC_PREWRITE); 2309a17c678eSDavid Greenman } else { 2310b2badf02SMaxime Henrion rxp->rx_next = NULL; 2311b2badf02SMaxime Henrion sc->fxp_desc.rx_head = rxp; 2312a17c678eSDavid Greenman } 2313b2badf02SMaxime Henrion sc->fxp_desc.rx_tail = rxp; 2314b2badf02SMaxime Henrion return (0); 2315a17c678eSDavid Greenman } 2316a17c678eSDavid Greenman 23176ebc3153SDavid Greenman static volatile int 2318f7788e8eSJonathan Lemon fxp_miibus_readreg(device_t dev, int phy, int reg) 2319dccee1a1SDavid Greenman { 2320f7788e8eSJonathan Lemon struct fxp_softc *sc = device_get_softc(dev); 2321dccee1a1SDavid Greenman int count = 10000; 23226ebc3153SDavid Greenman int value; 2323dccee1a1SDavid Greenman 2324ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_MDICONTROL, 2325ba8c6fd5SDavid Greenman (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21)); 2326dccee1a1SDavid Greenman 2327ba8c6fd5SDavid Greenman while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0 2328ba8c6fd5SDavid Greenman && count--) 23296ebc3153SDavid Greenman DELAY(10); 2330dccee1a1SDavid Greenman 2331dccee1a1SDavid Greenman if (count <= 0) 2332f7788e8eSJonathan Lemon device_printf(dev, "fxp_miibus_readreg: timed out\n"); 2333dccee1a1SDavid Greenman 23346ebc3153SDavid Greenman return (value & 0xffff); 2335dccee1a1SDavid Greenman } 2336dccee1a1SDavid Greenman 2337dccee1a1SDavid Greenman static void 2338f7788e8eSJonathan Lemon fxp_miibus_writereg(device_t dev, int phy, int reg, int value) 2339dccee1a1SDavid Greenman { 2340f7788e8eSJonathan Lemon struct fxp_softc *sc = device_get_softc(dev); 2341dccee1a1SDavid Greenman int count = 10000; 2342dccee1a1SDavid Greenman 2343ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_MDICONTROL, 2344ba8c6fd5SDavid Greenman (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) | 2345ba8c6fd5SDavid Greenman (value & 0xffff)); 2346dccee1a1SDavid Greenman 2347ba8c6fd5SDavid Greenman while ((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 && 2348ba8c6fd5SDavid Greenman count--) 23496ebc3153SDavid Greenman DELAY(10); 2350dccee1a1SDavid Greenman 2351dccee1a1SDavid Greenman if (count <= 0) 2352f7788e8eSJonathan Lemon device_printf(dev, "fxp_miibus_writereg: timed out\n"); 2353dccee1a1SDavid Greenman } 2354dccee1a1SDavid Greenman 2355dccee1a1SDavid Greenman static int 2356f7788e8eSJonathan Lemon fxp_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 2357a17c678eSDavid Greenman { 23589b44ff22SGarrett Wollman struct fxp_softc *sc = ifp->if_softc; 2359a17c678eSDavid Greenman struct ifreq *ifr = (struct ifreq *)data; 2360f7788e8eSJonathan Lemon struct mii_data *mii; 2361f7788e8eSJonathan Lemon int s, error = 0; 2362a17c678eSDavid Greenman 23634953bccaSNate Lawson FXP_LOCK(sc); 2364f7788e8eSJonathan Lemon s = splimp(); 2365a17c678eSDavid Greenman 2366a17c678eSDavid Greenman switch (command) { 2367a17c678eSDavid Greenman case SIOCSIFFLAGS: 2368f7788e8eSJonathan Lemon if (ifp->if_flags & IFF_ALLMULTI) 2369f7788e8eSJonathan Lemon sc->flags |= FXP_FLAG_ALL_MCAST; 2370f7788e8eSJonathan Lemon else 2371f7788e8eSJonathan Lemon sc->flags &= ~FXP_FLAG_ALL_MCAST; 2372a17c678eSDavid Greenman 2373a17c678eSDavid Greenman /* 2374a17c678eSDavid Greenman * If interface is marked up and not running, then start it. 2375a17c678eSDavid Greenman * If it is marked down and running, stop it. 2376a17c678eSDavid Greenman * XXX If it's up then re-initialize it. This is so flags 2377a17c678eSDavid Greenman * such as IFF_PROMISC are handled. 2378a17c678eSDavid Greenman */ 2379a17c678eSDavid Greenman if (ifp->if_flags & IFF_UP) { 23804953bccaSNate Lawson fxp_init_body(sc); 2381a17c678eSDavid Greenman } else { 2382a17c678eSDavid Greenman if (ifp->if_flags & IFF_RUNNING) 23834a5f1499SDavid Greenman fxp_stop(sc); 2384a17c678eSDavid Greenman } 2385a17c678eSDavid Greenman break; 2386a17c678eSDavid Greenman 2387a17c678eSDavid Greenman case SIOCADDMULTI: 2388a17c678eSDavid Greenman case SIOCDELMULTI: 2389f7788e8eSJonathan Lemon if (ifp->if_flags & IFF_ALLMULTI) 2390f7788e8eSJonathan Lemon sc->flags |= FXP_FLAG_ALL_MCAST; 2391f7788e8eSJonathan Lemon else 2392f7788e8eSJonathan Lemon sc->flags &= ~FXP_FLAG_ALL_MCAST; 2393a17c678eSDavid Greenman /* 2394a17c678eSDavid Greenman * Multicast list has changed; set the hardware filter 2395a17c678eSDavid Greenman * accordingly. 2396a17c678eSDavid Greenman */ 2397f7788e8eSJonathan Lemon if ((sc->flags & FXP_FLAG_ALL_MCAST) == 0) 2398397f9dfeSDavid Greenman fxp_mc_setup(sc); 2399397f9dfeSDavid Greenman /* 2400f7788e8eSJonathan Lemon * fxp_mc_setup() can set FXP_FLAG_ALL_MCAST, so check it 2401397f9dfeSDavid Greenman * again rather than else {}. 2402397f9dfeSDavid Greenman */ 2403f7788e8eSJonathan Lemon if (sc->flags & FXP_FLAG_ALL_MCAST) 24044953bccaSNate Lawson fxp_init_body(sc); 2405a17c678eSDavid Greenman error = 0; 2406ba8c6fd5SDavid Greenman break; 2407ba8c6fd5SDavid Greenman 2408ba8c6fd5SDavid Greenman case SIOCSIFMEDIA: 2409ba8c6fd5SDavid Greenman case SIOCGIFMEDIA: 2410f7788e8eSJonathan Lemon if (sc->miibus != NULL) { 2411f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 2412f7788e8eSJonathan Lemon error = ifmedia_ioctl(ifp, ifr, 2413f7788e8eSJonathan Lemon &mii->mii_media, command); 2414f7788e8eSJonathan Lemon } else { 2415ba8c6fd5SDavid Greenman error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, command); 2416f7788e8eSJonathan Lemon } 2417a17c678eSDavid Greenman break; 2418a17c678eSDavid Greenman 2419a17c678eSDavid Greenman default: 24204953bccaSNate Lawson /* 24214953bccaSNate Lawson * ether_ioctl() will eventually call fxp_start() which 24224953bccaSNate Lawson * will result in mutex recursion so drop it first. 24234953bccaSNate Lawson */ 24244953bccaSNate Lawson FXP_UNLOCK(sc); 2425673d9191SSam Leffler error = ether_ioctl(ifp, command, data); 2426a17c678eSDavid Greenman } 24274953bccaSNate Lawson if (mtx_owned(&sc->sc_mtx)) 24284953bccaSNate Lawson FXP_UNLOCK(sc); 2429f7788e8eSJonathan Lemon splx(s); 2430a17c678eSDavid Greenman return (error); 2431a17c678eSDavid Greenman } 2432397f9dfeSDavid Greenman 2433397f9dfeSDavid Greenman /* 243409882363SJonathan Lemon * Fill in the multicast address list and return number of entries. 243509882363SJonathan Lemon */ 243609882363SJonathan Lemon static int 243709882363SJonathan Lemon fxp_mc_addrs(struct fxp_softc *sc) 243809882363SJonathan Lemon { 243909882363SJonathan Lemon struct fxp_cb_mcs *mcsp = sc->mcsp; 244009882363SJonathan Lemon struct ifnet *ifp = &sc->sc_if; 244109882363SJonathan Lemon struct ifmultiaddr *ifma; 244209882363SJonathan Lemon int nmcasts; 244309882363SJonathan Lemon 244409882363SJonathan Lemon nmcasts = 0; 244509882363SJonathan Lemon if ((sc->flags & FXP_FLAG_ALL_MCAST) == 0) { 244609882363SJonathan Lemon #if __FreeBSD_version < 500000 244709882363SJonathan Lemon LIST_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 244809882363SJonathan Lemon #else 244909882363SJonathan Lemon TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 245009882363SJonathan Lemon #endif 245109882363SJonathan Lemon if (ifma->ifma_addr->sa_family != AF_LINK) 245209882363SJonathan Lemon continue; 245309882363SJonathan Lemon if (nmcasts >= MAXMCADDR) { 245409882363SJonathan Lemon sc->flags |= FXP_FLAG_ALL_MCAST; 245509882363SJonathan Lemon nmcasts = 0; 245609882363SJonathan Lemon break; 245709882363SJonathan Lemon } 245809882363SJonathan Lemon bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr), 2459bafb64afSMaxime Henrion &sc->mcsp->mc_addr[nmcasts][0], ETHER_ADDR_LEN); 246009882363SJonathan Lemon nmcasts++; 246109882363SJonathan Lemon } 246209882363SJonathan Lemon } 2463bafb64afSMaxime Henrion mcsp->mc_cnt = htole16(nmcasts * ETHER_ADDR_LEN); 246409882363SJonathan Lemon return (nmcasts); 246509882363SJonathan Lemon } 246609882363SJonathan Lemon 246709882363SJonathan Lemon /* 2468397f9dfeSDavid Greenman * Program the multicast filter. 2469397f9dfeSDavid Greenman * 2470397f9dfeSDavid Greenman * We have an artificial restriction that the multicast setup command 2471397f9dfeSDavid Greenman * must be the first command in the chain, so we take steps to ensure 24723114fdb4SDavid Greenman * this. By requiring this, it allows us to keep up the performance of 2473397f9dfeSDavid Greenman * the pre-initialized command ring (esp. link pointers) by not actually 2474dc733423SDag-Erling Smørgrav * inserting the mcsetup command in the ring - i.e. its link pointer 2475397f9dfeSDavid Greenman * points to the TxCB ring, but the mcsetup descriptor itself is not part 2476397f9dfeSDavid Greenman * of it. We then can do 'CU_START' on the mcsetup descriptor and have it 2477397f9dfeSDavid Greenman * lead into the regular TxCB ring when it completes. 2478397f9dfeSDavid Greenman * 2479397f9dfeSDavid Greenman * This function must be called at splimp. 2480397f9dfeSDavid Greenman */ 2481397f9dfeSDavid Greenman static void 2482f7788e8eSJonathan Lemon fxp_mc_setup(struct fxp_softc *sc) 2483397f9dfeSDavid Greenman { 2484397f9dfeSDavid Greenman struct fxp_cb_mcs *mcsp = sc->mcsp; 2485397f9dfeSDavid Greenman struct ifnet *ifp = &sc->sc_if; 2486b2badf02SMaxime Henrion struct fxp_tx *txp; 24877dced78aSDavid Greenman int count; 2488397f9dfeSDavid Greenman 24893114fdb4SDavid Greenman /* 24903114fdb4SDavid Greenman * If there are queued commands, we must wait until they are all 24913114fdb4SDavid Greenman * completed. If we are already waiting, then add a NOP command 24923114fdb4SDavid Greenman * with interrupt option so that we're notified when all commands 24933114fdb4SDavid Greenman * have been completed - fxp_start() ensures that no additional 24943114fdb4SDavid Greenman * TX commands will be added when need_mcsetup is true. 24953114fdb4SDavid Greenman */ 2496397f9dfeSDavid Greenman if (sc->tx_queued) { 24973114fdb4SDavid Greenman /* 24983114fdb4SDavid Greenman * need_mcsetup will be true if we are already waiting for the 24993114fdb4SDavid Greenman * NOP command to be completed (see below). In this case, bail. 25003114fdb4SDavid Greenman */ 25013114fdb4SDavid Greenman if (sc->need_mcsetup) 25023114fdb4SDavid Greenman return; 2503397f9dfeSDavid Greenman sc->need_mcsetup = 1; 25043114fdb4SDavid Greenman 25053114fdb4SDavid Greenman /* 250672a32a26SJonathan Lemon * Add a NOP command with interrupt so that we are notified 250772a32a26SJonathan Lemon * when all TX commands have been processed. 25083114fdb4SDavid Greenman */ 2509b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_last->tx_next; 2510b2badf02SMaxime Henrion txp->tx_mbuf = NULL; 2511b2badf02SMaxime Henrion txp->tx_cb->cb_status = 0; 251283e6547dSMaxime Henrion txp->tx_cb->cb_command = htole16(FXP_CB_COMMAND_NOP | 251383e6547dSMaxime Henrion FXP_CB_COMMAND_S | FXP_CB_COMMAND_I); 25143114fdb4SDavid Greenman /* 25153114fdb4SDavid Greenman * Advance the end of list forward. 25163114fdb4SDavid Greenman */ 251783e6547dSMaxime Henrion sc->fxp_desc.tx_last->tx_cb->cb_command &= 251883e6547dSMaxime Henrion htole16(~FXP_CB_COMMAND_S); 25195f361cbeSMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2520b2badf02SMaxime Henrion sc->fxp_desc.tx_last = txp; 25213114fdb4SDavid Greenman sc->tx_queued++; 25223114fdb4SDavid Greenman /* 25233114fdb4SDavid Greenman * Issue a resume in case the CU has just suspended. 25243114fdb4SDavid Greenman */ 25253114fdb4SDavid Greenman fxp_scb_wait(sc); 25262e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME); 25273114fdb4SDavid Greenman /* 25283114fdb4SDavid Greenman * Set a 5 second timer just in case we don't hear from the 25293114fdb4SDavid Greenman * card again. 25303114fdb4SDavid Greenman */ 25313114fdb4SDavid Greenman ifp->if_timer = 5; 25323114fdb4SDavid Greenman 2533397f9dfeSDavid Greenman return; 2534397f9dfeSDavid Greenman } 2535397f9dfeSDavid Greenman sc->need_mcsetup = 0; 2536397f9dfeSDavid Greenman 2537397f9dfeSDavid Greenman /* 2538397f9dfeSDavid Greenman * Initialize multicast setup descriptor. 2539397f9dfeSDavid Greenman */ 2540397f9dfeSDavid Greenman mcsp->cb_status = 0; 254183e6547dSMaxime Henrion mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS | 254283e6547dSMaxime Henrion FXP_CB_COMMAND_S | FXP_CB_COMMAND_I); 254383e6547dSMaxime Henrion mcsp->link_addr = htole32(sc->fxp_desc.cbl_addr); 2544b2badf02SMaxime Henrion txp = &sc->fxp_desc.mcs_tx; 2545b2badf02SMaxime Henrion txp->tx_mbuf = NULL; 2546b2badf02SMaxime Henrion txp->tx_cb = (struct fxp_cb_tx *)sc->mcsp; 2547b2badf02SMaxime Henrion txp->tx_next = sc->fxp_desc.tx_list; 254809882363SJonathan Lemon (void) fxp_mc_addrs(sc); 2549b2badf02SMaxime Henrion sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp; 2550397f9dfeSDavid Greenman sc->tx_queued = 1; 2551397f9dfeSDavid Greenman 2552397f9dfeSDavid Greenman /* 2553397f9dfeSDavid Greenman * Wait until command unit is not active. This should never 2554397f9dfeSDavid Greenman * be the case when nothing is queued, but make sure anyway. 2555397f9dfeSDavid Greenman */ 25567dced78aSDavid Greenman count = 100; 2557397f9dfeSDavid Greenman while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) == 25587dced78aSDavid Greenman FXP_SCB_CUS_ACTIVE && --count) 25597dced78aSDavid Greenman DELAY(10); 25607dced78aSDavid Greenman if (count == 0) { 2561f7788e8eSJonathan Lemon device_printf(sc->dev, "command queue timeout\n"); 25627dced78aSDavid Greenman return; 25637dced78aSDavid Greenman } 2564397f9dfeSDavid Greenman 2565397f9dfeSDavid Greenman /* 2566397f9dfeSDavid Greenman * Start the multicast setup command. 2567397f9dfeSDavid Greenman */ 2568397f9dfeSDavid Greenman fxp_scb_wait(sc); 2569b2badf02SMaxime Henrion bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, BUS_DMASYNC_PREWRITE); 2570b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr); 25712e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2572397f9dfeSDavid Greenman 25733114fdb4SDavid Greenman ifp->if_timer = 2; 2574397f9dfeSDavid Greenman return; 2575397f9dfeSDavid Greenman } 257672a32a26SJonathan Lemon 257772a32a26SJonathan Lemon static u_int32_t fxp_ucode_d101a[] = D101_A_RCVBUNDLE_UCODE; 257872a32a26SJonathan Lemon static u_int32_t fxp_ucode_d101b0[] = D101_B0_RCVBUNDLE_UCODE; 257972a32a26SJonathan Lemon static u_int32_t fxp_ucode_d101ma[] = D101M_B_RCVBUNDLE_UCODE; 258072a32a26SJonathan Lemon static u_int32_t fxp_ucode_d101s[] = D101S_RCVBUNDLE_UCODE; 258172a32a26SJonathan Lemon static u_int32_t fxp_ucode_d102[] = D102_B_RCVBUNDLE_UCODE; 258272a32a26SJonathan Lemon static u_int32_t fxp_ucode_d102c[] = D102_C_RCVBUNDLE_UCODE; 258372a32a26SJonathan Lemon 258472a32a26SJonathan Lemon #define UCODE(x) x, sizeof(x) 258572a32a26SJonathan Lemon 258672a32a26SJonathan Lemon struct ucode { 258772a32a26SJonathan Lemon u_int32_t revision; 258872a32a26SJonathan Lemon u_int32_t *ucode; 258972a32a26SJonathan Lemon int length; 259072a32a26SJonathan Lemon u_short int_delay_offset; 259172a32a26SJonathan Lemon u_short bundle_max_offset; 259272a32a26SJonathan Lemon } ucode_table[] = { 259372a32a26SJonathan Lemon { FXP_REV_82558_A4, UCODE(fxp_ucode_d101a), D101_CPUSAVER_DWORD, 0 }, 259472a32a26SJonathan Lemon { FXP_REV_82558_B0, UCODE(fxp_ucode_d101b0), D101_CPUSAVER_DWORD, 0 }, 259572a32a26SJonathan Lemon { FXP_REV_82559_A0, UCODE(fxp_ucode_d101ma), 259672a32a26SJonathan Lemon D101M_CPUSAVER_DWORD, D101M_CPUSAVER_BUNDLE_MAX_DWORD }, 259772a32a26SJonathan Lemon { FXP_REV_82559S_A, UCODE(fxp_ucode_d101s), 259872a32a26SJonathan Lemon D101S_CPUSAVER_DWORD, D101S_CPUSAVER_BUNDLE_MAX_DWORD }, 259972a32a26SJonathan Lemon { FXP_REV_82550, UCODE(fxp_ucode_d102), 260072a32a26SJonathan Lemon D102_B_CPUSAVER_DWORD, D102_B_CPUSAVER_BUNDLE_MAX_DWORD }, 260172a32a26SJonathan Lemon { FXP_REV_82550_C, UCODE(fxp_ucode_d102c), 260272a32a26SJonathan Lemon D102_C_CPUSAVER_DWORD, D102_C_CPUSAVER_BUNDLE_MAX_DWORD }, 260372a32a26SJonathan Lemon { 0, NULL, 0, 0, 0 } 260472a32a26SJonathan Lemon }; 260572a32a26SJonathan Lemon 260672a32a26SJonathan Lemon static void 260772a32a26SJonathan Lemon fxp_load_ucode(struct fxp_softc *sc) 260872a32a26SJonathan Lemon { 260972a32a26SJonathan Lemon struct ucode *uc; 261072a32a26SJonathan Lemon struct fxp_cb_ucode *cbp; 261172a32a26SJonathan Lemon 261272a32a26SJonathan Lemon for (uc = ucode_table; uc->ucode != NULL; uc++) 261372a32a26SJonathan Lemon if (sc->revision == uc->revision) 261472a32a26SJonathan Lemon break; 261572a32a26SJonathan Lemon if (uc->ucode == NULL) 261672a32a26SJonathan Lemon return; 2617b2badf02SMaxime Henrion cbp = (struct fxp_cb_ucode *)sc->fxp_desc.cbl_list; 261872a32a26SJonathan Lemon cbp->cb_status = 0; 261983e6547dSMaxime Henrion cbp->cb_command = htole16(FXP_CB_COMMAND_UCODE | FXP_CB_COMMAND_EL); 262083e6547dSMaxime Henrion cbp->link_addr = 0xffffffff; /* (no) next command */ 262172a32a26SJonathan Lemon memcpy(cbp->ucode, uc->ucode, uc->length); 262272a32a26SJonathan Lemon if (uc->int_delay_offset) 262383e6547dSMaxime Henrion *(u_int16_t *)&cbp->ucode[uc->int_delay_offset] = 262483e6547dSMaxime Henrion htole16(sc->tunable_int_delay + sc->tunable_int_delay / 2); 262572a32a26SJonathan Lemon if (uc->bundle_max_offset) 262683e6547dSMaxime Henrion *(u_int16_t *)&cbp->ucode[uc->bundle_max_offset] = 262783e6547dSMaxime Henrion htole16(sc->tunable_bundle_max); 262872a32a26SJonathan Lemon /* 262972a32a26SJonathan Lemon * Download the ucode to the chip. 263072a32a26SJonathan Lemon */ 263172a32a26SJonathan Lemon fxp_scb_wait(sc); 2632b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE); 2633b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr); 263472a32a26SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 263572a32a26SJonathan Lemon /* ...and wait for it to complete. */ 2636209b07bcSMaxime Henrion fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map); 2637b2badf02SMaxime Henrion bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE); 263872a32a26SJonathan Lemon device_printf(sc->dev, 263972a32a26SJonathan Lemon "Microcode loaded, int_delay: %d usec bundle_max: %d\n", 264072a32a26SJonathan Lemon sc->tunable_int_delay, 264172a32a26SJonathan Lemon uc->bundle_max_offset == 0 ? 0 : sc->tunable_bundle_max); 264272a32a26SJonathan Lemon sc->flags |= FXP_FLAG_UCODE; 264372a32a26SJonathan Lemon } 264472a32a26SJonathan Lemon 264572a32a26SJonathan Lemon static int 264672a32a26SJonathan Lemon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high) 264772a32a26SJonathan Lemon { 264872a32a26SJonathan Lemon int error, value; 264972a32a26SJonathan Lemon 265072a32a26SJonathan Lemon value = *(int *)arg1; 265172a32a26SJonathan Lemon error = sysctl_handle_int(oidp, &value, 0, req); 265272a32a26SJonathan Lemon if (error || !req->newptr) 265372a32a26SJonathan Lemon return (error); 265472a32a26SJonathan Lemon if (value < low || value > high) 265572a32a26SJonathan Lemon return (EINVAL); 265672a32a26SJonathan Lemon *(int *)arg1 = value; 265772a32a26SJonathan Lemon return (0); 265872a32a26SJonathan Lemon } 265972a32a26SJonathan Lemon 266072a32a26SJonathan Lemon /* 266172a32a26SJonathan Lemon * Interrupt delay is expressed in microseconds, a multiplier is used 266272a32a26SJonathan Lemon * to convert this to the appropriate clock ticks before using. 266372a32a26SJonathan Lemon */ 266472a32a26SJonathan Lemon static int 266572a32a26SJonathan Lemon sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS) 266672a32a26SJonathan Lemon { 266772a32a26SJonathan Lemon return (sysctl_int_range(oidp, arg1, arg2, req, 300, 3000)); 266872a32a26SJonathan Lemon } 266972a32a26SJonathan Lemon 267072a32a26SJonathan Lemon static int 267172a32a26SJonathan Lemon sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS) 267272a32a26SJonathan Lemon { 267372a32a26SJonathan Lemon return (sysctl_int_range(oidp, arg1, arg2, req, 1, 0xffff)); 267472a32a26SJonathan Lemon } 2675