xref: /freebsd/sys/dev/fxp/if_fxp.c (revision 3cf09dd12307639f48a0a53c7de93e8b96f9347e)
1f7788e8eSJonathan Lemon /*-
2a17c678eSDavid Greenman  * Copyright (c) 1995, David Greenman
33bd07cfdSJonathan Lemon  * Copyright (c) 2001 Jonathan Lemon <jlemon@freebsd.org>
4a17c678eSDavid Greenman  * All rights reserved.
5a17c678eSDavid Greenman  *
6a17c678eSDavid Greenman  * Redistribution and use in source and binary forms, with or without
7a17c678eSDavid Greenman  * modification, are permitted provided that the following conditions
8a17c678eSDavid Greenman  * are met:
9a17c678eSDavid Greenman  * 1. Redistributions of source code must retain the above copyright
10a17c678eSDavid Greenman  *    notice unmodified, this list of conditions, and the following
11a17c678eSDavid Greenman  *    disclaimer.
12a17c678eSDavid Greenman  * 2. Redistributions in binary form must reproduce the above copyright
13a17c678eSDavid Greenman  *    notice, this list of conditions and the following disclaimer in the
14a17c678eSDavid Greenman  *    documentation and/or other materials provided with the distribution.
15a17c678eSDavid Greenman  *
16a17c678eSDavid Greenman  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17a17c678eSDavid Greenman  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18a17c678eSDavid Greenman  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19a17c678eSDavid Greenman  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20a17c678eSDavid Greenman  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21a17c678eSDavid Greenman  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22a17c678eSDavid Greenman  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23a17c678eSDavid Greenman  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24a17c678eSDavid Greenman  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25a17c678eSDavid Greenman  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26a17c678eSDavid Greenman  * SUCH DAMAGE.
27a17c678eSDavid Greenman  *
28a17c678eSDavid Greenman  */
29a17c678eSDavid Greenman 
30aad970f1SDavid E. O'Brien #include <sys/cdefs.h>
31aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$");
32aad970f1SDavid E. O'Brien 
33a17c678eSDavid Greenman /*
34ae12cddaSDavid Greenman  * Intel EtherExpress Pro/100B PCI Fast Ethernet driver
35a17c678eSDavid Greenman  */
36a17c678eSDavid Greenman 
37a17c678eSDavid Greenman #include <sys/param.h>
38a17c678eSDavid Greenman #include <sys/systm.h>
3983e6547dSMaxime Henrion #include <sys/endian.h>
40a17c678eSDavid Greenman #include <sys/mbuf.h>
41f7788e8eSJonathan Lemon 		/* #include <sys/mutex.h> */
42a17c678eSDavid Greenman #include <sys/kernel.h>
43fe12f24bSPoul-Henning Kamp #include <sys/module.h>
444458ac71SBruce Evans #include <sys/socket.h>
4572a32a26SJonathan Lemon #include <sys/sysctl.h>
46a17c678eSDavid Greenman 
47a17c678eSDavid Greenman #include <net/if.h>
48397f9dfeSDavid Greenman #include <net/if_dl.h>
49ba8c6fd5SDavid Greenman #include <net/if_media.h>
50a17c678eSDavid Greenman 
51a17c678eSDavid Greenman #include <net/bpf.h>
52ba8c6fd5SDavid Greenman #include <sys/sockio.h>
536182fdbdSPeter Wemm #include <sys/bus.h>
546182fdbdSPeter Wemm #include <machine/bus.h>
556182fdbdSPeter Wemm #include <sys/rman.h>
566182fdbdSPeter Wemm #include <machine/resource.h>
57ba8c6fd5SDavid Greenman 
581d5e9e22SEivind Eklund #include <net/ethernet.h>
591d5e9e22SEivind Eklund #include <net/if_arp.h>
60ba8c6fd5SDavid Greenman 
61f7788e8eSJonathan Lemon #include <machine/clock.h>	/* for DELAY */
62a17c678eSDavid Greenman 
63e8c8b728SJonathan Lemon #include <net/if_types.h>
64e8c8b728SJonathan Lemon #include <net/if_vlan_var.h>
65e8c8b728SJonathan Lemon 
66c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR
67c8bca6dcSBill Paul #include <netinet/in.h>
68c8bca6dcSBill Paul #include <netinet/in_systm.h>
69c8bca6dcSBill Paul #include <netinet/ip.h>
70c8bca6dcSBill Paul #include <machine/in_cksum.h>
71c8bca6dcSBill Paul #endif
72c8bca6dcSBill Paul 
734fbd232cSWarner Losh #include <dev/pci/pcivar.h>
744fbd232cSWarner Losh #include <dev/pci/pcireg.h>		/* for PCIM_CMD_xxx */
75a17c678eSDavid Greenman 
76f7788e8eSJonathan Lemon #include <dev/mii/mii.h>
77f7788e8eSJonathan Lemon #include <dev/mii/miivar.h>
78f7788e8eSJonathan Lemon 
79f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpreg.h>
80f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpvar.h>
8172a32a26SJonathan Lemon #include <dev/fxp/rcvbundl.h>
82f7788e8eSJonathan Lemon 
83f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, pci, 1, 1, 1);
84f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, ether, 1, 1, 1);
85f7788e8eSJonathan Lemon MODULE_DEPEND(fxp, miibus, 1, 1, 1);
86f7788e8eSJonathan Lemon #include "miibus_if.h"
874fc1dda9SAndrew Gallatin 
88ba8c6fd5SDavid Greenman /*
89ba8c6fd5SDavid Greenman  * NOTE!  On the Alpha, we have an alignment constraint.  The
90ba8c6fd5SDavid Greenman  * card DMAs the packet immediately following the RFA.  However,
91ba8c6fd5SDavid Greenman  * the first thing in the packet is a 14-byte Ethernet header.
92ba8c6fd5SDavid Greenman  * This means that the packet is misaligned.  To compensate,
93ba8c6fd5SDavid Greenman  * we actually offset the RFA 2 bytes into the cluster.  This
94ba8c6fd5SDavid Greenman  * alignes the packet after the Ethernet header at a 32-bit
95ba8c6fd5SDavid Greenman  * boundary.  HOWEVER!  This means that the RFA is misaligned!
96ba8c6fd5SDavid Greenman  */
97ba8c6fd5SDavid Greenman #define	RFA_ALIGNMENT_FUDGE	2
98ba8c6fd5SDavid Greenman 
99ba8c6fd5SDavid Greenman /*
100f7788e8eSJonathan Lemon  * Set initial transmit threshold at 64 (512 bytes). This is
101f7788e8eSJonathan Lemon  * increased by 64 (512 bytes) at a time, to maximum of 192
102f7788e8eSJonathan Lemon  * (1536 bytes), if an underrun occurs.
103f7788e8eSJonathan Lemon  */
104f7788e8eSJonathan Lemon static int tx_threshold = 64;
105f7788e8eSJonathan Lemon 
106f7788e8eSJonathan Lemon /*
107f7788e8eSJonathan Lemon  * The configuration byte map has several undefined fields which
108f7788e8eSJonathan Lemon  * must be one or must be zero.  Set up a template for these bits
109f7788e8eSJonathan Lemon  * only, (assuming a 82557 chip) leaving the actual configuration
110f7788e8eSJonathan Lemon  * to fxp_init.
111f7788e8eSJonathan Lemon  *
112f7788e8eSJonathan Lemon  * See struct fxp_cb_config for the bit definitions.
113f7788e8eSJonathan Lemon  */
114f7788e8eSJonathan Lemon static u_char fxp_cb_config_template[] = {
115f7788e8eSJonathan Lemon 	0x0, 0x0,		/* cb_status */
116f7788e8eSJonathan Lemon 	0x0, 0x0,		/* cb_command */
117f7788e8eSJonathan Lemon 	0x0, 0x0, 0x0, 0x0,	/* link_addr */
118f7788e8eSJonathan Lemon 	0x0,	/*  0 */
119f7788e8eSJonathan Lemon 	0x0,	/*  1 */
120f7788e8eSJonathan Lemon 	0x0,	/*  2 */
121f7788e8eSJonathan Lemon 	0x0,	/*  3 */
122f7788e8eSJonathan Lemon 	0x0,	/*  4 */
123f7788e8eSJonathan Lemon 	0x0,	/*  5 */
124f7788e8eSJonathan Lemon 	0x32,	/*  6 */
125f7788e8eSJonathan Lemon 	0x0,	/*  7 */
126f7788e8eSJonathan Lemon 	0x0,	/*  8 */
127f7788e8eSJonathan Lemon 	0x0,	/*  9 */
128f7788e8eSJonathan Lemon 	0x6,	/* 10 */
129f7788e8eSJonathan Lemon 	0x0,	/* 11 */
130f7788e8eSJonathan Lemon 	0x0,	/* 12 */
131f7788e8eSJonathan Lemon 	0x0,	/* 13 */
132f7788e8eSJonathan Lemon 	0xf2,	/* 14 */
133f7788e8eSJonathan Lemon 	0x48,	/* 15 */
134f7788e8eSJonathan Lemon 	0x0,	/* 16 */
135f7788e8eSJonathan Lemon 	0x40,	/* 17 */
136f7788e8eSJonathan Lemon 	0xf0,	/* 18 */
137f7788e8eSJonathan Lemon 	0x0,	/* 19 */
138f7788e8eSJonathan Lemon 	0x3f,	/* 20 */
139f7788e8eSJonathan Lemon 	0x5	/* 21 */
140f7788e8eSJonathan Lemon };
141f7788e8eSJonathan Lemon 
142f7788e8eSJonathan Lemon struct fxp_ident {
14374d1ed23SMaxime Henrion 	uint16_t	devid;
144f19fc5d8SJohn Polstra 	int16_t		revid;		/* -1 matches anything */
145f7788e8eSJonathan Lemon 	char 		*name;
146f7788e8eSJonathan Lemon };
147f7788e8eSJonathan Lemon 
148f7788e8eSJonathan Lemon /*
149f7788e8eSJonathan Lemon  * Claim various Intel PCI device identifiers for this driver.  The
150f7788e8eSJonathan Lemon  * sub-vendor and sub-device field are extensively used to identify
151f7788e8eSJonathan Lemon  * particular variants, but we don't currently differentiate between
152f7788e8eSJonathan Lemon  * them.
153f7788e8eSJonathan Lemon  */
154f7788e8eSJonathan Lemon static struct fxp_ident fxp_ident_table[] = {
155f19fc5d8SJohn Polstra     { 0x1029,	-1,	"Intel 82559 PCI/CardBus Pro/100" },
156f19fc5d8SJohn Polstra     { 0x1030,	-1,	"Intel 82559 Pro/100 Ethernet" },
157f19fc5d8SJohn Polstra     { 0x1031,	-1,	"Intel 82801CAM (ICH3) Pro/100 VE Ethernet" },
158f19fc5d8SJohn Polstra     { 0x1032,	-1,	"Intel 82801CAM (ICH3) Pro/100 VE Ethernet" },
159f19fc5d8SJohn Polstra     { 0x1033,	-1,	"Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
160f19fc5d8SJohn Polstra     { 0x1034,	-1,	"Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
161f19fc5d8SJohn Polstra     { 0x1035,	-1,	"Intel 82801CAM (ICH3) Pro/100 Ethernet" },
162f19fc5d8SJohn Polstra     { 0x1036,	-1,	"Intel 82801CAM (ICH3) Pro/100 Ethernet" },
163f19fc5d8SJohn Polstra     { 0x1037,	-1,	"Intel 82801CAM (ICH3) Pro/100 Ethernet" },
164f19fc5d8SJohn Polstra     { 0x1038,	-1,	"Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
165f19fc5d8SJohn Polstra     { 0x1039,	-1,	"Intel 82801DB (ICH4) Pro/100 VE Ethernet" },
166f19fc5d8SJohn Polstra     { 0x103A,	-1,	"Intel 82801DB (ICH4) Pro/100 Ethernet" },
167f19fc5d8SJohn Polstra     { 0x103B,	-1,	"Intel 82801DB (ICH4) Pro/100 VM Ethernet" },
168f19fc5d8SJohn Polstra     { 0x103C,	-1,	"Intel 82801DB (ICH4) Pro/100 Ethernet" },
169f19fc5d8SJohn Polstra     { 0x103D,	-1,	"Intel 82801DB (ICH4) Pro/100 VE Ethernet" },
170f19fc5d8SJohn Polstra     { 0x103E,	-1,	"Intel 82801DB (ICH4) Pro/100 VM Ethernet" },
171f19fc5d8SJohn Polstra     { 0x1050,	-1,	"Intel 82801BA (D865) Pro/100 VE Ethernet" },
172c2b37819SWarner Losh     { 0x1051,	-1,	"Intel 82562ET (ICH5/ICH5R) Pro/100 VE Ethernet" },
173f19fc5d8SJohn Polstra     { 0x1059,	-1,	"Intel 82551QM Pro/100 M Mobile Connection" },
174048ca166SMaxime Henrion     { 0x1064,	-1,	"Intel 82562EZ (ICH6)" },
17529a8929dSMaxime Henrion     { 0x1068,	-1,	"Intel 82801FBM (ICH6-M) Pro/100 VE Ethernet" },
176f19fc5d8SJohn Polstra     { 0x1209,	-1,	"Intel 82559ER Embedded 10/100 Ethernet" },
177f19fc5d8SJohn Polstra     { 0x1229,	0x01,	"Intel 82557 Pro/100 Ethernet" },
178f19fc5d8SJohn Polstra     { 0x1229,	0x02,	"Intel 82557 Pro/100 Ethernet" },
179f19fc5d8SJohn Polstra     { 0x1229,	0x03,	"Intel 82557 Pro/100 Ethernet" },
180f19fc5d8SJohn Polstra     { 0x1229,	0x04,	"Intel 82558 Pro/100 Ethernet" },
181f19fc5d8SJohn Polstra     { 0x1229,	0x05,	"Intel 82558 Pro/100 Ethernet" },
182f19fc5d8SJohn Polstra     { 0x1229,	0x06,	"Intel 82559 Pro/100 Ethernet" },
183f19fc5d8SJohn Polstra     { 0x1229,	0x07,	"Intel 82559 Pro/100 Ethernet" },
184f19fc5d8SJohn Polstra     { 0x1229,	0x08,	"Intel 82559 Pro/100 Ethernet" },
185f19fc5d8SJohn Polstra     { 0x1229,	0x09,	"Intel 82559ER Pro/100 Ethernet" },
186f19fc5d8SJohn Polstra     { 0x1229,	0x0c,	"Intel 82550 Pro/100 Ethernet" },
187f19fc5d8SJohn Polstra     { 0x1229,	0x0d,	"Intel 82550 Pro/100 Ethernet" },
188f19fc5d8SJohn Polstra     { 0x1229,	0x0e,	"Intel 82550 Pro/100 Ethernet" },
189f19fc5d8SJohn Polstra     { 0x1229,	0x0f,	"Intel 82551 Pro/100 Ethernet" },
190f19fc5d8SJohn Polstra     { 0x1229,	0x10,	"Intel 82551 Pro/100 Ethernet" },
191f19fc5d8SJohn Polstra     { 0x1229,	-1,	"Intel 82557/8/9 Pro/100 Ethernet" },
192f19fc5d8SJohn Polstra     { 0x2449,	-1,	"Intel 82801BA/CAM (ICH2/3) Pro/100 Ethernet" },
19386c8aacbSMaxime Henrion     { 0x27dc,	-1,	"Intel 82801GB (ICH7) 10/100 Ethernet" },
194f19fc5d8SJohn Polstra     { 0,	-1,	NULL },
195f7788e8eSJonathan Lemon };
196f7788e8eSJonathan Lemon 
197c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR
198c8bca6dcSBill Paul #define FXP_CSUM_FEATURES    (CSUM_IP | CSUM_TCP | CSUM_UDP)
199c8bca6dcSBill Paul #else
200c8bca6dcSBill Paul #define FXP_CSUM_FEATURES    (CSUM_TCP | CSUM_UDP)
201c8bca6dcSBill Paul #endif
202c8bca6dcSBill Paul 
203f7788e8eSJonathan Lemon static int		fxp_probe(device_t dev);
204f7788e8eSJonathan Lemon static int		fxp_attach(device_t dev);
205f7788e8eSJonathan Lemon static int		fxp_detach(device_t dev);
206f7788e8eSJonathan Lemon static int		fxp_shutdown(device_t dev);
207f7788e8eSJonathan Lemon static int		fxp_suspend(device_t dev);
208f7788e8eSJonathan Lemon static int		fxp_resume(device_t dev);
209f7788e8eSJonathan Lemon 
210f7788e8eSJonathan Lemon static void		fxp_intr(void *xsc);
2114953bccaSNate Lawson static void		fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp,
21274d1ed23SMaxime Henrion 			    uint8_t statack, int count);
213f7788e8eSJonathan Lemon static void 		fxp_init(void *xsc);
2144953bccaSNate Lawson static void 		fxp_init_body(struct fxp_softc *sc);
215f7788e8eSJonathan Lemon static void 		fxp_tick(void *xsc);
216f7788e8eSJonathan Lemon static void 		fxp_start(struct ifnet *ifp);
2174953bccaSNate Lawson static void 		fxp_start_body(struct ifnet *ifp);
21840c20505SMaxime Henrion static int		fxp_encap(struct fxp_softc *sc, struct mbuf *m_head);
219f7788e8eSJonathan Lemon static void		fxp_stop(struct fxp_softc *sc);
220f7788e8eSJonathan Lemon static void 		fxp_release(struct fxp_softc *sc);
221f7788e8eSJonathan Lemon static int		fxp_ioctl(struct ifnet *ifp, u_long command,
222f7788e8eSJonathan Lemon 			    caddr_t data);
223f7788e8eSJonathan Lemon static void 		fxp_watchdog(struct ifnet *ifp);
224b2badf02SMaxime Henrion static int		fxp_add_rfabuf(struct fxp_softc *sc,
225b2badf02SMaxime Henrion     			    struct fxp_rx *rxp);
22609882363SJonathan Lemon static int		fxp_mc_addrs(struct fxp_softc *sc);
227f7788e8eSJonathan Lemon static void		fxp_mc_setup(struct fxp_softc *sc);
22874d1ed23SMaxime Henrion static uint16_t		fxp_eeprom_getword(struct fxp_softc *sc, int offset,
229f7788e8eSJonathan Lemon 			    int autosize);
23000c4116bSJonathan Lemon static void 		fxp_eeprom_putword(struct fxp_softc *sc, int offset,
23174d1ed23SMaxime Henrion 			    uint16_t data);
232f7788e8eSJonathan Lemon static void		fxp_autosize_eeprom(struct fxp_softc *sc);
233f7788e8eSJonathan Lemon static void		fxp_read_eeprom(struct fxp_softc *sc, u_short *data,
234f7788e8eSJonathan Lemon 			    int offset, int words);
23500c4116bSJonathan Lemon static void		fxp_write_eeprom(struct fxp_softc *sc, u_short *data,
23600c4116bSJonathan Lemon 			    int offset, int words);
237f7788e8eSJonathan Lemon static int		fxp_ifmedia_upd(struct ifnet *ifp);
238f7788e8eSJonathan Lemon static void		fxp_ifmedia_sts(struct ifnet *ifp,
239f7788e8eSJonathan Lemon 			    struct ifmediareq *ifmr);
240f7788e8eSJonathan Lemon static int		fxp_serial_ifmedia_upd(struct ifnet *ifp);
241f7788e8eSJonathan Lemon static void		fxp_serial_ifmedia_sts(struct ifnet *ifp,
242f7788e8eSJonathan Lemon 			    struct ifmediareq *ifmr);
243f7788e8eSJonathan Lemon static volatile int	fxp_miibus_readreg(device_t dev, int phy, int reg);
244f7788e8eSJonathan Lemon static void		fxp_miibus_writereg(device_t dev, int phy, int reg,
245f7788e8eSJonathan Lemon 			    int value);
24672a32a26SJonathan Lemon static void		fxp_load_ucode(struct fxp_softc *sc);
24772a32a26SJonathan Lemon static int		sysctl_int_range(SYSCTL_HANDLER_ARGS,
24872a32a26SJonathan Lemon 			    int low, int high);
24972a32a26SJonathan Lemon static int		sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS);
25072a32a26SJonathan Lemon static int		sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS);
25128935f27SMaxime Henrion static void 		fxp_scb_wait(struct fxp_softc *sc);
25228935f27SMaxime Henrion static void		fxp_scb_cmd(struct fxp_softc *sc, int cmd);
25328935f27SMaxime Henrion static void		fxp_dma_wait(struct fxp_softc *sc,
25474d1ed23SMaxime Henrion     			    volatile uint16_t *status, bus_dma_tag_t dmat,
255209b07bcSMaxime Henrion 			    bus_dmamap_t map);
256f7788e8eSJonathan Lemon 
257f7788e8eSJonathan Lemon static device_method_t fxp_methods[] = {
258f7788e8eSJonathan Lemon 	/* Device interface */
259f7788e8eSJonathan Lemon 	DEVMETHOD(device_probe,		fxp_probe),
260f7788e8eSJonathan Lemon 	DEVMETHOD(device_attach,	fxp_attach),
261f7788e8eSJonathan Lemon 	DEVMETHOD(device_detach,	fxp_detach),
262f7788e8eSJonathan Lemon 	DEVMETHOD(device_shutdown,	fxp_shutdown),
263f7788e8eSJonathan Lemon 	DEVMETHOD(device_suspend,	fxp_suspend),
264f7788e8eSJonathan Lemon 	DEVMETHOD(device_resume,	fxp_resume),
265f7788e8eSJonathan Lemon 
266f7788e8eSJonathan Lemon 	/* MII interface */
267f7788e8eSJonathan Lemon 	DEVMETHOD(miibus_readreg,	fxp_miibus_readreg),
268f7788e8eSJonathan Lemon 	DEVMETHOD(miibus_writereg,	fxp_miibus_writereg),
269f7788e8eSJonathan Lemon 
270f7788e8eSJonathan Lemon 	{ 0, 0 }
271f7788e8eSJonathan Lemon };
272f7788e8eSJonathan Lemon 
273f7788e8eSJonathan Lemon static driver_t fxp_driver = {
274f7788e8eSJonathan Lemon 	"fxp",
275f7788e8eSJonathan Lemon 	fxp_methods,
276f7788e8eSJonathan Lemon 	sizeof(struct fxp_softc),
277f7788e8eSJonathan Lemon };
278f7788e8eSJonathan Lemon 
279f7788e8eSJonathan Lemon static devclass_t fxp_devclass;
280f7788e8eSJonathan Lemon 
281f246e4a1SMatthew N. Dodd DRIVER_MODULE(fxp, pci, fxp_driver, fxp_devclass, 0, 0);
282347934faSWarner Losh DRIVER_MODULE(fxp, cardbus, fxp_driver, fxp_devclass, 0, 0);
283f7788e8eSJonathan Lemon DRIVER_MODULE(miibus, fxp, miibus_driver, miibus_devclass, 0, 0);
284f7788e8eSJonathan Lemon 
285f7788e8eSJonathan Lemon /*
286dfe61cf1SDavid Greenman  * Wait for the previous command to be accepted (but not necessarily
287dfe61cf1SDavid Greenman  * completed).
288dfe61cf1SDavid Greenman  */
28928935f27SMaxime Henrion static void
290f7788e8eSJonathan Lemon fxp_scb_wait(struct fxp_softc *sc)
291a17c678eSDavid Greenman {
2923cf09dd1SMarcel Moolenaar 	union {
2933cf09dd1SMarcel Moolenaar 		uint16_t w;
2943cf09dd1SMarcel Moolenaar 		uint8_t b[2];
2953cf09dd1SMarcel Moolenaar 	} flowctl;
296a17c678eSDavid Greenman 	int i = 10000;
297a17c678eSDavid Greenman 
2987dced78aSDavid Greenman 	while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i)
2997dced78aSDavid Greenman 		DELAY(2);
3003cf09dd1SMarcel Moolenaar 	if (i == 0) {
3013cf09dd1SMarcel Moolenaar 		flowctl.b[0] = CSR_READ_1(sc, FXP_CSR_FLOWCONTROL);
3023cf09dd1SMarcel Moolenaar 		flowctl.b[1] = CSR_READ_1(sc, FXP_CSR_FLOWCONTROL + 1);
30300c4116bSJonathan Lemon 		device_printf(sc->dev, "SCB timeout: 0x%x 0x%x 0x%x 0x%x\n",
304e8c8b728SJonathan Lemon 		    CSR_READ_1(sc, FXP_CSR_SCB_COMMAND),
305e8c8b728SJonathan Lemon 		    CSR_READ_1(sc, FXP_CSR_SCB_STATACK),
3063cf09dd1SMarcel Moolenaar 		    CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS), flowctl.w);
3073cf09dd1SMarcel Moolenaar 	}
3087dced78aSDavid Greenman }
3097dced78aSDavid Greenman 
31028935f27SMaxime Henrion static void
3112e2b8238SJonathan Lemon fxp_scb_cmd(struct fxp_softc *sc, int cmd)
3122e2b8238SJonathan Lemon {
3132e2b8238SJonathan Lemon 
3142e2b8238SJonathan Lemon 	if (cmd == FXP_SCB_COMMAND_CU_RESUME && sc->cu_resume_bug) {
3152e2b8238SJonathan Lemon 		CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_CB_COMMAND_NOP);
3162e2b8238SJonathan Lemon 		fxp_scb_wait(sc);
3172e2b8238SJonathan Lemon 	}
3182e2b8238SJonathan Lemon 	CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd);
3192e2b8238SJonathan Lemon }
3202e2b8238SJonathan Lemon 
32128935f27SMaxime Henrion static void
32274d1ed23SMaxime Henrion fxp_dma_wait(struct fxp_softc *sc, volatile uint16_t *status,
323209b07bcSMaxime Henrion     bus_dma_tag_t dmat, bus_dmamap_t map)
3247dced78aSDavid Greenman {
3257dced78aSDavid Greenman 	int i = 10000;
3267dced78aSDavid Greenman 
327209b07bcSMaxime Henrion 	bus_dmamap_sync(dmat, map, BUS_DMASYNC_POSTREAD);
328209b07bcSMaxime Henrion 	while (!(le16toh(*status) & FXP_CB_STATUS_C) && --i) {
3297dced78aSDavid Greenman 		DELAY(2);
330209b07bcSMaxime Henrion 		bus_dmamap_sync(dmat, map, BUS_DMASYNC_POSTREAD);
331209b07bcSMaxime Henrion 	}
3327dced78aSDavid Greenman 	if (i == 0)
333f7788e8eSJonathan Lemon 		device_printf(sc->dev, "DMA timeout\n");
334a17c678eSDavid Greenman }
335a17c678eSDavid Greenman 
336dfe61cf1SDavid Greenman /*
33728935f27SMaxime Henrion  * Return identification string if this device is ours.
338dfe61cf1SDavid Greenman  */
3396182fdbdSPeter Wemm static int
3406182fdbdSPeter Wemm fxp_probe(device_t dev)
341a17c678eSDavid Greenman {
34274d1ed23SMaxime Henrion 	uint16_t devid;
34374d1ed23SMaxime Henrion 	uint8_t revid;
344f7788e8eSJonathan Lemon 	struct fxp_ident *ident;
345f7788e8eSJonathan Lemon 
34655ce7b51SDavid Greenman 	if (pci_get_vendor(dev) == FXP_VENDORID_INTEL) {
347f7788e8eSJonathan Lemon 		devid = pci_get_device(dev);
348f19fc5d8SJohn Polstra 		revid = pci_get_revid(dev);
349f7788e8eSJonathan Lemon 		for (ident = fxp_ident_table; ident->name != NULL; ident++) {
350f19fc5d8SJohn Polstra 			if (ident->devid == devid &&
351f19fc5d8SJohn Polstra 			    (ident->revid == revid || ident->revid == -1)) {
352f7788e8eSJonathan Lemon 				device_set_desc(dev, ident->name);
353538565c4SWarner Losh 				return (BUS_PROBE_DEFAULT);
35455ce7b51SDavid Greenman 			}
355dd68ef16SPeter Wemm 		}
356f7788e8eSJonathan Lemon 	}
357f7788e8eSJonathan Lemon 	return (ENXIO);
3586182fdbdSPeter Wemm }
3596182fdbdSPeter Wemm 
360b2badf02SMaxime Henrion static void
361b2badf02SMaxime Henrion fxp_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
362b2badf02SMaxime Henrion {
36374d1ed23SMaxime Henrion 	uint32_t *addr;
364b2badf02SMaxime Henrion 
365b2badf02SMaxime Henrion 	if (error)
366b2badf02SMaxime Henrion 		return;
367b2badf02SMaxime Henrion 
368b2badf02SMaxime Henrion 	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
369b2badf02SMaxime Henrion 	addr = arg;
370b2badf02SMaxime Henrion 	*addr = segs->ds_addr;
371b2badf02SMaxime Henrion }
372b2badf02SMaxime Henrion 
3736182fdbdSPeter Wemm static int
3746182fdbdSPeter Wemm fxp_attach(device_t dev)
375a17c678eSDavid Greenman {
3766720ebccSMaxime Henrion 	struct fxp_softc *sc;
3776720ebccSMaxime Henrion 	struct fxp_cb_tx *tcbp;
3786720ebccSMaxime Henrion 	struct fxp_tx *txp;
379b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
3806720ebccSMaxime Henrion 	struct ifnet *ifp;
38174d1ed23SMaxime Henrion 	uint32_t val;
38274d1ed23SMaxime Henrion 	uint16_t data, myea[ETHER_ADDR_LEN / 2];
383fc74a9f9SBrooks Davis 	u_char eaddr[ETHER_ADDR_LEN];
38440c20505SMaxime Henrion 	int i, rid, m1, m2, prefer_iomap;
3853212724cSJohn Baldwin 	int error;
386a17c678eSDavid Greenman 
3876720ebccSMaxime Henrion 	error = 0;
3886720ebccSMaxime Henrion 	sc = device_get_softc(dev);
389f7788e8eSJonathan Lemon 	sc->dev = dev;
3906008862bSJohn Baldwin 	mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
3914953bccaSNate Lawson 	    MTX_DEF);
3923212724cSJohn Baldwin 	callout_init_mtx(&sc->stat_ch, &sc->sc_mtx, 0);
3934953bccaSNate Lawson 	ifmedia_init(&sc->sc_media, 0, fxp_serial_ifmedia_upd,
3944953bccaSNate Lawson 	    fxp_serial_ifmedia_sts);
395a17c678eSDavid Greenman 
3967ba33d82SBrooks Davis 	ifp = sc->ifp = if_alloc(IFT_ETHER);
3977ba33d82SBrooks Davis 	if (ifp == NULL) {
3987ba33d82SBrooks Davis 		device_printf(dev, "can not if_alloc()\n");
3997ba33d82SBrooks Davis 		error = ENOSPC;
4007ba33d82SBrooks Davis 		goto fail;
4017ba33d82SBrooks Davis 	}
4027ba33d82SBrooks Davis 
403dfe61cf1SDavid Greenman 	/*
4042bce79a2SMaxim Sobolev 	 * Enable bus mastering.
405df373873SWes Peters 	 */
406cf0d8a1eSMaxim Sobolev 	pci_enable_busmaster(dev);
4079fa6ccfbSMatt Jacob 	val = pci_read_config(dev, PCIR_COMMAND, 2);
40879495006SWarner Losh 
409df373873SWes Peters 	/*
4109fa6ccfbSMatt Jacob 	 * Figure out which we should try first - memory mapping or i/o mapping?
4119fa6ccfbSMatt Jacob 	 * We default to memory mapping. Then we accept an override from the
4129fa6ccfbSMatt Jacob 	 * command line. Then we check to see which one is enabled.
413dfe61cf1SDavid Greenman 	 */
4149fa6ccfbSMatt Jacob 	m1 = PCIM_CMD_MEMEN;
4159fa6ccfbSMatt Jacob 	m2 = PCIM_CMD_PORTEN;
4162a05a4ebSMatt Jacob 	prefer_iomap = 0;
4172a05a4ebSMatt Jacob 	if (resource_int_value(device_get_name(dev), device_get_unit(dev),
4182a05a4ebSMatt Jacob 	    "prefer_iomap", &prefer_iomap) == 0 && prefer_iomap != 0) {
4199fa6ccfbSMatt Jacob 		m1 = PCIM_CMD_PORTEN;
4209fa6ccfbSMatt Jacob 		m2 = PCIM_CMD_MEMEN;
4219fa6ccfbSMatt Jacob 	}
4229fa6ccfbSMatt Jacob 
423533294b9SMatthew N. Dodd 	sc->rtp = (m1 == PCIM_CMD_MEMEN)? SYS_RES_MEMORY : SYS_RES_IOPORT;
4249fa6ccfbSMatt Jacob 	sc->rgd = (m1 == PCIM_CMD_MEMEN)? FXP_PCI_MMBA : FXP_PCI_IOBA;
4255f96beb9SNate Lawson 	sc->mem = bus_alloc_resource_any(dev, sc->rtp, &sc->rgd, RF_ACTIVE);
426533294b9SMatthew N. Dodd 	if (sc->mem == NULL) {
4279fa6ccfbSMatt Jacob 		sc->rtp =
4289fa6ccfbSMatt Jacob 		    (m2 == PCIM_CMD_MEMEN)? SYS_RES_MEMORY : SYS_RES_IOPORT;
4299fa6ccfbSMatt Jacob 		sc->rgd = (m2 == PCIM_CMD_MEMEN)? FXP_PCI_MMBA : FXP_PCI_IOBA;
4305f96beb9SNate Lawson 		sc->mem = bus_alloc_resource_any(dev, sc->rtp, &sc->rgd,
4315f96beb9SNate Lawson                                             RF_ACTIVE);
4329fa6ccfbSMatt Jacob 	}
4339fa6ccfbSMatt Jacob 
4346182fdbdSPeter Wemm 	if (!sc->mem) {
4356182fdbdSPeter Wemm 		error = ENXIO;
436a17c678eSDavid Greenman 		goto fail;
437a17c678eSDavid Greenman         }
4389fa6ccfbSMatt Jacob 	if (bootverbose) {
4399fa6ccfbSMatt Jacob 		device_printf(dev, "using %s space register mapping\n",
4409fa6ccfbSMatt Jacob 		   sc->rtp == SYS_RES_MEMORY? "memory" : "I/O");
4419fa6ccfbSMatt Jacob 	}
4424fc1dda9SAndrew Gallatin 
4434fc1dda9SAndrew Gallatin 	sc->sc_st = rman_get_bustag(sc->mem);
4444fc1dda9SAndrew Gallatin 	sc->sc_sh = rman_get_bushandle(sc->mem);
445a17c678eSDavid Greenman 
446a17c678eSDavid Greenman 	/*
447dfe61cf1SDavid Greenman 	 * Allocate our interrupt.
448dfe61cf1SDavid Greenman 	 */
4496182fdbdSPeter Wemm 	rid = 0;
4505f96beb9SNate Lawson 	sc->irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
4516182fdbdSPeter Wemm 				 RF_SHAREABLE | RF_ACTIVE);
4526182fdbdSPeter Wemm 	if (sc->irq == NULL) {
4536182fdbdSPeter Wemm 		device_printf(dev, "could not map interrupt\n");
4546182fdbdSPeter Wemm 		error = ENXIO;
4556182fdbdSPeter Wemm 		goto fail;
4566182fdbdSPeter Wemm 	}
4576182fdbdSPeter Wemm 
458f7788e8eSJonathan Lemon 	/*
459f7788e8eSJonathan Lemon 	 * Reset to a stable state.
460f7788e8eSJonathan Lemon 	 */
461f7788e8eSJonathan Lemon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
462f7788e8eSJonathan Lemon 	DELAY(10);
463f7788e8eSJonathan Lemon 
464f7788e8eSJonathan Lemon 	/*
465f7788e8eSJonathan Lemon 	 * Find out how large of an SEEPROM we have.
466f7788e8eSJonathan Lemon 	 */
467f7788e8eSJonathan Lemon 	fxp_autosize_eeprom(sc);
468f7788e8eSJonathan Lemon 
469f7788e8eSJonathan Lemon 	/*
47093b6e2e6SMaxime Henrion 	 * Find out the chip revision; lump all 82557 revs together.
47193b6e2e6SMaxime Henrion 	 */
47293b6e2e6SMaxime Henrion 	fxp_read_eeprom(sc, &data, 5, 1);
47393b6e2e6SMaxime Henrion 	if ((data >> 8) == 1)
47493b6e2e6SMaxime Henrion 		sc->revision = FXP_REV_82557;
47593b6e2e6SMaxime Henrion 	else
47693b6e2e6SMaxime Henrion 		sc->revision = pci_get_revid(dev);
47793b6e2e6SMaxime Henrion 
47893b6e2e6SMaxime Henrion 	/*
4793bd07cfdSJonathan Lemon 	 * Determine whether we must use the 503 serial interface.
480f7788e8eSJonathan Lemon 	 */
481f7788e8eSJonathan Lemon 	fxp_read_eeprom(sc, &data, 6, 1);
48293b6e2e6SMaxime Henrion 	if (sc->revision == FXP_REV_82557 && (data & FXP_PHY_DEVICE_MASK) != 0
4834ed53076SMaxime Henrion 	    && (data & FXP_PHY_SERIAL_ONLY))
484dedabebfSJonathan Lemon 		sc->flags |= FXP_FLAG_SERIAL_MEDIA;
485f7788e8eSJonathan Lemon 
4860f1db1d6SMaxime Henrion 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev),
4870f1db1d6SMaxime Henrion 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
48850a33b6aSPawel Jakub Dawidek 	    OID_AUTO, "int_delay", CTLTYPE_INT | CTLFLAG_RW,
489858b84f5SPoul-Henning Kamp 	    &sc->tunable_int_delay, 0, sysctl_hw_fxp_int_delay, "I",
49072a32a26SJonathan Lemon 	    "FXP driver receive interrupt microcode bundling delay");
4910f1db1d6SMaxime Henrion 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev),
4920f1db1d6SMaxime Henrion 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
49350a33b6aSPawel Jakub Dawidek 	    OID_AUTO, "bundle_max", CTLTYPE_INT | CTLFLAG_RW,
494858b84f5SPoul-Henning Kamp 	    &sc->tunable_bundle_max, 0, sysctl_hw_fxp_bundle_max, "I",
49572a32a26SJonathan Lemon 	    "FXP driver receive interrupt microcode bundle size limit");
4960f1db1d6SMaxime Henrion 	SYSCTL_ADD_INT(device_get_sysctl_ctx(dev),
4970f1db1d6SMaxime Henrion 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
4980f1db1d6SMaxime Henrion 	    OID_AUTO, "rnr", CTLFLAG_RD, &sc->rnr, 0,
4990f1db1d6SMaxime Henrion 	    "FXP RNR events");
5000f1db1d6SMaxime Henrion 	SYSCTL_ADD_INT(device_get_sysctl_ctx(dev),
5010f1db1d6SMaxime Henrion 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
5020f1db1d6SMaxime Henrion 	    OID_AUTO, "noflow", CTLFLAG_RW, &sc->tunable_noflow, 0,
5030f1db1d6SMaxime Henrion 	    "FXP flow control disabled");
50472a32a26SJonathan Lemon 
50572a32a26SJonathan Lemon 	/*
50672a32a26SJonathan Lemon 	 * Pull in device tunables.
50772a32a26SJonathan Lemon 	 */
50872a32a26SJonathan Lemon 	sc->tunable_int_delay = TUNABLE_INT_DELAY;
50972a32a26SJonathan Lemon 	sc->tunable_bundle_max = TUNABLE_BUNDLE_MAX;
51003edfff3SRobert Watson 	sc->tunable_noflow = 1;
51172a32a26SJonathan Lemon 	(void) resource_int_value(device_get_name(dev), device_get_unit(dev),
51272a32a26SJonathan Lemon 	    "int_delay", &sc->tunable_int_delay);
51372a32a26SJonathan Lemon 	(void) resource_int_value(device_get_name(dev), device_get_unit(dev),
51472a32a26SJonathan Lemon 	    "bundle_max", &sc->tunable_bundle_max);
5150f1db1d6SMaxime Henrion 	(void) resource_int_value(device_get_name(dev), device_get_unit(dev),
5160f1db1d6SMaxime Henrion 	    "noflow", &sc->tunable_noflow);
5170f1db1d6SMaxime Henrion 	sc->rnr = 0;
51872a32a26SJonathan Lemon 
51972a32a26SJonathan Lemon 	/*
5202e2b8238SJonathan Lemon 	 * Enable workarounds for certain chip revision deficiencies.
52100c4116bSJonathan Lemon 	 *
52272a32a26SJonathan Lemon 	 * Systems based on the ICH2/ICH2-M chip from Intel, and possibly
52372a32a26SJonathan Lemon 	 * some systems based a normal 82559 design, have a defect where
52472a32a26SJonathan Lemon 	 * the chip can cause a PCI protocol violation if it receives
52500c4116bSJonathan Lemon 	 * a CU_RESUME command when it is entering the IDLE state.  The
52600c4116bSJonathan Lemon 	 * workaround is to disable Dynamic Standby Mode, so the chip never
52700c4116bSJonathan Lemon 	 * deasserts CLKRUN#, and always remains in an active state.
52800c4116bSJonathan Lemon 	 *
52900c4116bSJonathan Lemon 	 * See Intel 82801BA/82801BAM Specification Update, Errata #30.
5302e2b8238SJonathan Lemon 	 */
5312e2b8238SJonathan Lemon 	i = pci_get_device(dev);
53272a32a26SJonathan Lemon 	if (i == 0x2449 || (i > 0x1030 && i < 0x1039) ||
53372a32a26SJonathan Lemon 	    sc->revision >= FXP_REV_82559_A0) {
53400c4116bSJonathan Lemon 		fxp_read_eeprom(sc, &data, 10, 1);
53500c4116bSJonathan Lemon 		if (data & 0x02) {			/* STB enable */
53674d1ed23SMaxime Henrion 			uint16_t cksum;
53700c4116bSJonathan Lemon 			int i;
53800c4116bSJonathan Lemon 
53900c4116bSJonathan Lemon 			device_printf(dev,
540001cfa92SJonathan Lemon 			    "Disabling dynamic standby mode in EEPROM\n");
54100c4116bSJonathan Lemon 			data &= ~0x02;
54200c4116bSJonathan Lemon 			fxp_write_eeprom(sc, &data, 10, 1);
54300c4116bSJonathan Lemon 			device_printf(dev, "New EEPROM ID: 0x%x\n", data);
54400c4116bSJonathan Lemon 			cksum = 0;
54500c4116bSJonathan Lemon 			for (i = 0; i < (1 << sc->eeprom_size) - 1; i++) {
54600c4116bSJonathan Lemon 				fxp_read_eeprom(sc, &data, i, 1);
54700c4116bSJonathan Lemon 				cksum += data;
54800c4116bSJonathan Lemon 			}
54900c4116bSJonathan Lemon 			i = (1 << sc->eeprom_size) - 1;
55000c4116bSJonathan Lemon 			cksum = 0xBABA - cksum;
55100c4116bSJonathan Lemon 			fxp_read_eeprom(sc, &data, i, 1);
55200c4116bSJonathan Lemon 			fxp_write_eeprom(sc, &cksum, i, 1);
55300c4116bSJonathan Lemon 			device_printf(dev,
55400c4116bSJonathan Lemon 			    "EEPROM checksum @ 0x%x: 0x%x -> 0x%x\n",
55500c4116bSJonathan Lemon 			    i, data, cksum);
55600c4116bSJonathan Lemon #if 1
55700c4116bSJonathan Lemon 			/*
55800c4116bSJonathan Lemon 			 * If the user elects to continue, try the software
55900c4116bSJonathan Lemon 			 * workaround, as it is better than nothing.
56000c4116bSJonathan Lemon 			 */
5612e2b8238SJonathan Lemon 			sc->flags |= FXP_FLAG_CU_RESUME_BUG;
56200c4116bSJonathan Lemon #endif
56300c4116bSJonathan Lemon 		}
56400c4116bSJonathan Lemon 	}
5652e2b8238SJonathan Lemon 
5662e2b8238SJonathan Lemon 	/*
5673bd07cfdSJonathan Lemon 	 * If we are not a 82557 chip, we can enable extended features.
5683bd07cfdSJonathan Lemon 	 */
56972a32a26SJonathan Lemon 	if (sc->revision != FXP_REV_82557) {
5703bd07cfdSJonathan Lemon 		/*
57174396a0aSJonathan Lemon 		 * If MWI is enabled in the PCI configuration, and there
57274396a0aSJonathan Lemon 		 * is a valid cacheline size (8 or 16 dwords), then tell
57374396a0aSJonathan Lemon 		 * the board to turn on MWI.
5743bd07cfdSJonathan Lemon 		 */
57574396a0aSJonathan Lemon 		if (val & PCIM_CMD_MWRICEN &&
57674396a0aSJonathan Lemon 		    pci_read_config(dev, PCIR_CACHELNSZ, 1) != 0)
5773bd07cfdSJonathan Lemon 			sc->flags |= FXP_FLAG_MWI_ENABLE;
5783bd07cfdSJonathan Lemon 
5793bd07cfdSJonathan Lemon 		/* turn on the extended TxCB feature */
5803bd07cfdSJonathan Lemon 		sc->flags |= FXP_FLAG_EXT_TXCB;
58144e0bc11SYaroslav Tykhiy 
58244e0bc11SYaroslav Tykhiy 		/* enable reception of long frames for VLAN */
58344e0bc11SYaroslav Tykhiy 		sc->flags |= FXP_FLAG_LONG_PKT_EN;
58444e0bc11SYaroslav Tykhiy 	} else {
58544e0bc11SYaroslav Tykhiy 		/* a hack to get long VLAN frames on a 82557 */
58644e0bc11SYaroslav Tykhiy 		sc->flags |= FXP_FLAG_SAVE_BAD;
5873bd07cfdSJonathan Lemon 	}
5883bd07cfdSJonathan Lemon 
5893bd07cfdSJonathan Lemon 	/*
590c8bca6dcSBill Paul 	 * Enable use of extended RFDs and TCBs for 82550
591c8bca6dcSBill Paul 	 * and later chips. Note: we need extended TXCB support
592c8bca6dcSBill Paul 	 * too, but that's already enabled by the code above.
593c8bca6dcSBill Paul 	 * Be careful to do this only on the right devices.
594c8bca6dcSBill Paul 	 */
595507feeafSMaxime Henrion 	if (sc->revision == FXP_REV_82550 || sc->revision == FXP_REV_82550_C ||
596507feeafSMaxime Henrion 	    sc->revision == FXP_REV_82551_E || sc->revision == FXP_REV_82551_F
597507feeafSMaxime Henrion 	    || sc->revision == FXP_REV_82551_10) {
598c8bca6dcSBill Paul 		sc->rfa_size = sizeof (struct fxp_rfa);
599c8bca6dcSBill Paul 		sc->tx_cmd = FXP_CB_COMMAND_IPCBXMIT;
600c8bca6dcSBill Paul 		sc->flags |= FXP_FLAG_EXT_RFA;
601c8bca6dcSBill Paul 	} else {
602c8bca6dcSBill Paul 		sc->rfa_size = sizeof (struct fxp_rfa) - FXP_RFAX_LEN;
603c8bca6dcSBill Paul 		sc->tx_cmd = FXP_CB_COMMAND_XMIT;
604c8bca6dcSBill Paul 	}
605c8bca6dcSBill Paul 
606c8bca6dcSBill Paul 	/*
607b2badf02SMaxime Henrion 	 * Allocate DMA tags and DMA safe memory.
608b2badf02SMaxime Henrion 	 */
60940c20505SMaxime Henrion 	sc->maxtxseg = FXP_NTXSEG;
61040c20505SMaxime Henrion 	if (sc->flags & FXP_FLAG_EXT_RFA)
61140c20505SMaxime Henrion 		sc->maxtxseg--;
612b2badf02SMaxime Henrion 	error = bus_dma_tag_create(NULL, 2, 0, BUS_SPACE_MAXADDR_32BIT,
61340c20505SMaxime Henrion 	    BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES * sc->maxtxseg,
61440c20505SMaxime Henrion 	    sc->maxtxseg, MCLBYTES, 0, busdma_lock_mutex, &Giant,
61540c20505SMaxime Henrion 	    &sc->fxp_mtag);
616b2badf02SMaxime Henrion 	if (error) {
617b2badf02SMaxime Henrion 		device_printf(dev, "could not allocate dma tag\n");
618b2badf02SMaxime Henrion 		goto fail;
619b2badf02SMaxime Henrion 	}
620b2badf02SMaxime Henrion 
621b2badf02SMaxime Henrion 	error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT,
622b2badf02SMaxime Henrion 	    BUS_SPACE_MAXADDR, NULL, NULL, sizeof(struct fxp_stats), 1,
623f6b1c44dSScott Long 	    sizeof(struct fxp_stats), 0, busdma_lock_mutex, &Giant,
624f6b1c44dSScott Long 	    &sc->fxp_stag);
625b2badf02SMaxime Henrion 	if (error) {
626b2badf02SMaxime Henrion 		device_printf(dev, "could not allocate dma tag\n");
627b2badf02SMaxime Henrion 		goto fail;
628b2badf02SMaxime Henrion 	}
629b2badf02SMaxime Henrion 
630b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->fxp_stag, (void **)&sc->fxp_stats,
631aafb3ebbSMaxime Henrion 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->fxp_smap);
632b2badf02SMaxime Henrion 	if (error)
6334953bccaSNate Lawson 		goto fail;
634b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->fxp_stag, sc->fxp_smap, sc->fxp_stats,
635b2badf02SMaxime Henrion 	    sizeof(struct fxp_stats), fxp_dma_map_addr, &sc->stats_addr, 0);
636b2badf02SMaxime Henrion 	if (error) {
637b2badf02SMaxime Henrion 		device_printf(dev, "could not map the stats buffer\n");
638b2badf02SMaxime Henrion 		goto fail;
639b2badf02SMaxime Henrion 	}
640b2badf02SMaxime Henrion 
641b2badf02SMaxime Henrion 	error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT,
642b2badf02SMaxime Henrion 	    BUS_SPACE_MAXADDR, NULL, NULL, FXP_TXCB_SZ, 1,
643f6b1c44dSScott Long 	    FXP_TXCB_SZ, 0, busdma_lock_mutex, &Giant, &sc->cbl_tag);
644b2badf02SMaxime Henrion 	if (error) {
645b2badf02SMaxime Henrion 		device_printf(dev, "could not allocate dma tag\n");
646b2badf02SMaxime Henrion 		goto fail;
647b2badf02SMaxime Henrion 	}
648b2badf02SMaxime Henrion 
649b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->cbl_tag, (void **)&sc->fxp_desc.cbl_list,
650aafb3ebbSMaxime Henrion 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->cbl_map);
651b2badf02SMaxime Henrion 	if (error)
6524953bccaSNate Lawson 		goto fail;
653b2badf02SMaxime Henrion 
654b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->cbl_tag, sc->cbl_map,
655b2badf02SMaxime Henrion 	    sc->fxp_desc.cbl_list, FXP_TXCB_SZ, fxp_dma_map_addr,
656b2badf02SMaxime Henrion 	    &sc->fxp_desc.cbl_addr, 0);
657b2badf02SMaxime Henrion 	if (error) {
658b2badf02SMaxime Henrion 		device_printf(dev, "could not map DMA memory\n");
659b2badf02SMaxime Henrion 		goto fail;
660b2badf02SMaxime Henrion 	}
661b2badf02SMaxime Henrion 
662b2badf02SMaxime Henrion 	error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT,
663b2badf02SMaxime Henrion 	    BUS_SPACE_MAXADDR, NULL, NULL, sizeof(struct fxp_cb_mcs), 1,
664f6b1c44dSScott Long 	    sizeof(struct fxp_cb_mcs), 0, busdma_lock_mutex, &Giant,
665f6b1c44dSScott Long 	    &sc->mcs_tag);
666b2badf02SMaxime Henrion 	if (error) {
667b2badf02SMaxime Henrion 		device_printf(dev, "could not allocate dma tag\n");
668b2badf02SMaxime Henrion 		goto fail;
669b2badf02SMaxime Henrion 	}
670b2badf02SMaxime Henrion 
671b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->mcs_tag, (void **)&sc->mcsp,
672b2badf02SMaxime Henrion 	    BUS_DMA_NOWAIT, &sc->mcs_map);
673b2badf02SMaxime Henrion 	if (error)
6744953bccaSNate Lawson 		goto fail;
675b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->mcs_tag, sc->mcs_map, sc->mcsp,
676b2badf02SMaxime Henrion 	    sizeof(struct fxp_cb_mcs), fxp_dma_map_addr, &sc->mcs_addr, 0);
677b2badf02SMaxime Henrion 	if (error) {
678b2badf02SMaxime Henrion 		device_printf(dev, "can't map the multicast setup command\n");
679b2badf02SMaxime Henrion 		goto fail;
680b2badf02SMaxime Henrion 	}
681b2badf02SMaxime Henrion 
682b2badf02SMaxime Henrion 	/*
6836720ebccSMaxime Henrion 	 * Pre-allocate the TX DMA maps and setup the pointers to
6846720ebccSMaxime Henrion 	 * the TX command blocks.
685b2badf02SMaxime Henrion 	 */
6866720ebccSMaxime Henrion 	txp = sc->fxp_desc.tx_list;
6876720ebccSMaxime Henrion 	tcbp = sc->fxp_desc.cbl_list;
6884cec1653SMaxime Henrion 	for (i = 0; i < FXP_NTXCB; i++) {
6896720ebccSMaxime Henrion 		txp[i].tx_cb = tcbp + i;
6906720ebccSMaxime Henrion 		error = bus_dmamap_create(sc->fxp_mtag, 0, &txp[i].tx_map);
691b2badf02SMaxime Henrion 		if (error) {
692b2badf02SMaxime Henrion 			device_printf(dev, "can't create DMA map for TX\n");
693b2badf02SMaxime Henrion 			goto fail;
694b2badf02SMaxime Henrion 		}
695b2badf02SMaxime Henrion 	}
696b2badf02SMaxime Henrion 	error = bus_dmamap_create(sc->fxp_mtag, 0, &sc->spare_map);
697b2badf02SMaxime Henrion 	if (error) {
698b2badf02SMaxime Henrion 		device_printf(dev, "can't create spare DMA map\n");
699b2badf02SMaxime Henrion 		goto fail;
700b2badf02SMaxime Henrion 	}
701b2badf02SMaxime Henrion 
702b2badf02SMaxime Henrion 	/*
703b2badf02SMaxime Henrion 	 * Pre-allocate our receive buffers.
704b2badf02SMaxime Henrion 	 */
705b2badf02SMaxime Henrion 	sc->fxp_desc.rx_head = sc->fxp_desc.rx_tail = NULL;
706b2badf02SMaxime Henrion 	for (i = 0; i < FXP_NRFABUFS; i++) {
707b2badf02SMaxime Henrion 		rxp = &sc->fxp_desc.rx_list[i];
708b2badf02SMaxime Henrion 		error = bus_dmamap_create(sc->fxp_mtag, 0, &rxp->rx_map);
709b2badf02SMaxime Henrion 		if (error) {
710b2badf02SMaxime Henrion 			device_printf(dev, "can't create DMA map for RX\n");
711b2badf02SMaxime Henrion 			goto fail;
712b2badf02SMaxime Henrion 		}
7134953bccaSNate Lawson 		if (fxp_add_rfabuf(sc, rxp) != 0) {
7144953bccaSNate Lawson 			error = ENOMEM;
7154953bccaSNate Lawson 			goto fail;
7164953bccaSNate Lawson 		}
717b2badf02SMaxime Henrion 	}
718b2badf02SMaxime Henrion 
719b2badf02SMaxime Henrion 	/*
720f7788e8eSJonathan Lemon 	 * Read MAC address.
721f7788e8eSJonathan Lemon 	 */
72283e6547dSMaxime Henrion 	fxp_read_eeprom(sc, myea, 0, 3);
723fc74a9f9SBrooks Davis 	eaddr[0] = myea[0] & 0xff;
724fc74a9f9SBrooks Davis 	eaddr[1] = myea[0] >> 8;
725fc74a9f9SBrooks Davis 	eaddr[2] = myea[1] & 0xff;
726fc74a9f9SBrooks Davis 	eaddr[3] = myea[1] >> 8;
727fc74a9f9SBrooks Davis 	eaddr[4] = myea[2] & 0xff;
728fc74a9f9SBrooks Davis 	eaddr[5] = myea[2] >> 8;
729f7788e8eSJonathan Lemon 	if (bootverbose) {
7302e2b8238SJonathan Lemon 		device_printf(dev, "PCI IDs: %04x %04x %04x %04x %04x\n",
731f7788e8eSJonathan Lemon 		    pci_get_vendor(dev), pci_get_device(dev),
7322e2b8238SJonathan Lemon 		    pci_get_subvendor(dev), pci_get_subdevice(dev),
7332e2b8238SJonathan Lemon 		    pci_get_revid(dev));
73472a32a26SJonathan Lemon 		fxp_read_eeprom(sc, &data, 10, 1);
73572a32a26SJonathan Lemon 		device_printf(dev, "Dynamic Standby mode is %s\n",
73672a32a26SJonathan Lemon 		    data & 0x02 ? "enabled" : "disabled");
737f7788e8eSJonathan Lemon 	}
738f7788e8eSJonathan Lemon 
739f7788e8eSJonathan Lemon 	/*
740f7788e8eSJonathan Lemon 	 * If this is only a 10Mbps device, then there is no MII, and
741f7788e8eSJonathan Lemon 	 * the PHY will use a serial interface instead.
742f7788e8eSJonathan Lemon 	 *
743f7788e8eSJonathan Lemon 	 * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter
744f7788e8eSJonathan Lemon 	 * doesn't have a programming interface of any sort.  The
745f7788e8eSJonathan Lemon 	 * media is sensed automatically based on how the link partner
746f7788e8eSJonathan Lemon 	 * is configured.  This is, in essence, manual configuration.
747f7788e8eSJonathan Lemon 	 */
748f7788e8eSJonathan Lemon 	if (sc->flags & FXP_FLAG_SERIAL_MEDIA) {
749f7788e8eSJonathan Lemon 		ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
750f7788e8eSJonathan Lemon 		ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL);
751f7788e8eSJonathan Lemon 	} else {
752f7788e8eSJonathan Lemon 		if (mii_phy_probe(dev, &sc->miibus, fxp_ifmedia_upd,
753f7788e8eSJonathan Lemon 		    fxp_ifmedia_sts)) {
754f7788e8eSJonathan Lemon 	                device_printf(dev, "MII without any PHY!\n");
7556182fdbdSPeter Wemm 			error = ENXIO;
756ba8c6fd5SDavid Greenman 			goto fail;
757a17c678eSDavid Greenman 		}
758f7788e8eSJonathan Lemon 	}
759dccee1a1SDavid Greenman 
7609bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
761a330e1f1SGary Palmer 	ifp->if_baudrate = 100000000;
762fb583156SDavid Greenman 	ifp->if_init = fxp_init;
763ba8c6fd5SDavid Greenman 	ifp->if_softc = sc;
764ba8c6fd5SDavid Greenman 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
765ba8c6fd5SDavid Greenman 	ifp->if_ioctl = fxp_ioctl;
766ba8c6fd5SDavid Greenman 	ifp->if_start = fxp_start;
767ba8c6fd5SDavid Greenman 	ifp->if_watchdog = fxp_watchdog;
768a17c678eSDavid Greenman 
7695fe9116bSYaroslav Tykhiy 	ifp->if_capabilities = ifp->if_capenable = 0;
7705fe9116bSYaroslav Tykhiy 
771c8bca6dcSBill Paul 	/* Enable checksum offload for 82550 or better chips */
772c8bca6dcSBill Paul 	if (sc->flags & FXP_FLAG_EXT_RFA) {
773c8bca6dcSBill Paul 		ifp->if_hwassist = FXP_CSUM_FEATURES;
7745fe9116bSYaroslav Tykhiy 		ifp->if_capabilities |= IFCAP_HWCSUM;
7755fe9116bSYaroslav Tykhiy 		ifp->if_capenable |= IFCAP_HWCSUM;
776c8bca6dcSBill Paul 	}
777c8bca6dcSBill Paul 
778fb917226SRuslan Ermilov #ifdef DEVICE_POLLING
779fb917226SRuslan Ermilov 	/* Inform the world we support polling. */
780fb917226SRuslan Ermilov 	ifp->if_capabilities |= IFCAP_POLLING;
781fb917226SRuslan Ermilov 	ifp->if_capenable |= IFCAP_POLLING;
782fb917226SRuslan Ermilov #endif
783fb917226SRuslan Ermilov 
784dfe61cf1SDavid Greenman 	/*
7854953bccaSNate Lawson 	 * Attach the interface.
7864953bccaSNate Lawson 	 */
787fc74a9f9SBrooks Davis 	ether_ifattach(ifp, eaddr);
7884953bccaSNate Lawson 
7894953bccaSNate Lawson 	/*
790e8c8b728SJonathan Lemon 	 * Tell the upper layer(s) we support long frames.
7915fe9116bSYaroslav Tykhiy 	 * Must appear after the call to ether_ifattach() because
7925fe9116bSYaroslav Tykhiy 	 * ether_ifattach() sets ifi_hdrlen to the default value.
793e8c8b728SJonathan Lemon 	 */
794e8c8b728SJonathan Lemon 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
795673d9191SSam Leffler 	ifp->if_capabilities |= IFCAP_VLAN_MTU;
79644e0bc11SYaroslav Tykhiy 	ifp->if_capenable |= IFCAP_VLAN_MTU; /* the hw bits already set */
797e8c8b728SJonathan Lemon 
798483b9871SDavid Greenman 	/*
7993114fdb4SDavid Greenman 	 * Let the system queue as many packets as we have available
8003114fdb4SDavid Greenman 	 * TX descriptors.
801483b9871SDavid Greenman 	 */
8027929aa03SMax Laier 	IFQ_SET_MAXLEN(&ifp->if_snd, FXP_NTXCB - 1);
8037929aa03SMax Laier 	ifp->if_snd.ifq_drv_maxlen = FXP_NTXCB - 1;
8047929aa03SMax Laier 	IFQ_SET_READY(&ifp->if_snd);
8054a684684SDavid Greenman 
806201afb0eSMaxime Henrion 	/*
8074953bccaSNate Lawson 	 * Hook our interrupt after all initialization is complete.
808201afb0eSMaxime Henrion 	 */
809b237430cSSam Leffler 	error = bus_setup_intr(dev, sc->irq, INTR_TYPE_NET | INTR_MPSAFE,
810201afb0eSMaxime Henrion 			       fxp_intr, sc, &sc->ih);
811201afb0eSMaxime Henrion 	if (error) {
812201afb0eSMaxime Henrion 		device_printf(dev, "could not setup irq\n");
813fc74a9f9SBrooks Davis 		ether_ifdetach(sc->ifp);
814201afb0eSMaxime Henrion 		goto fail;
815201afb0eSMaxime Henrion 	}
816201afb0eSMaxime Henrion 
817a17c678eSDavid Greenman fail:
8181b5a39d3SBrooks Davis 	if (error)
819f7788e8eSJonathan Lemon 		fxp_release(sc);
820f7788e8eSJonathan Lemon 	return (error);
821f7788e8eSJonathan Lemon }
822f7788e8eSJonathan Lemon 
823f7788e8eSJonathan Lemon /*
8244953bccaSNate Lawson  * Release all resources.  The softc lock should not be held and the
8254953bccaSNate Lawson  * interrupt should already be torn down.
826f7788e8eSJonathan Lemon  */
827f7788e8eSJonathan Lemon static void
828f7788e8eSJonathan Lemon fxp_release(struct fxp_softc *sc)
829f7788e8eSJonathan Lemon {
830b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
831b2badf02SMaxime Henrion 	struct fxp_tx *txp;
832b2badf02SMaxime Henrion 	int i;
833b2badf02SMaxime Henrion 
83467fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_NOTOWNED);
835670f5d73SMaxime Henrion 	KASSERT(sc->ih == NULL,
836670f5d73SMaxime Henrion 	    ("fxp_release() called with intr handle still active"));
8374953bccaSNate Lawson 	if (sc->miibus)
8384953bccaSNate Lawson 		device_delete_child(sc->dev, sc->miibus);
8394953bccaSNate Lawson 	bus_generic_detach(sc->dev);
8404953bccaSNate Lawson 	ifmedia_removeall(&sc->sc_media);
841b2badf02SMaxime Henrion 	if (sc->fxp_desc.cbl_list) {
842b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->cbl_tag, sc->cbl_map);
843b2badf02SMaxime Henrion 		bus_dmamem_free(sc->cbl_tag, sc->fxp_desc.cbl_list,
844b2badf02SMaxime Henrion 		    sc->cbl_map);
845b2badf02SMaxime Henrion 	}
846b2badf02SMaxime Henrion 	if (sc->fxp_stats) {
847b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->fxp_stag, sc->fxp_smap);
848b2badf02SMaxime Henrion 		bus_dmamem_free(sc->fxp_stag, sc->fxp_stats, sc->fxp_smap);
849b2badf02SMaxime Henrion 	}
850b2badf02SMaxime Henrion 	if (sc->mcsp) {
851b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->mcs_tag, sc->mcs_map);
852b2badf02SMaxime Henrion 		bus_dmamem_free(sc->mcs_tag, sc->mcsp, sc->mcs_map);
853b2badf02SMaxime Henrion 	}
854f7788e8eSJonathan Lemon 	if (sc->irq)
855f7788e8eSJonathan Lemon 		bus_release_resource(sc->dev, SYS_RES_IRQ, 0, sc->irq);
856f7788e8eSJonathan Lemon 	if (sc->mem)
857f7788e8eSJonathan Lemon 		bus_release_resource(sc->dev, sc->rtp, sc->rgd, sc->mem);
858b983c7b3SMaxime Henrion 	if (sc->fxp_mtag) {
859b983c7b3SMaxime Henrion 		for (i = 0; i < FXP_NRFABUFS; i++) {
860b983c7b3SMaxime Henrion 			rxp = &sc->fxp_desc.rx_list[i];
861b983c7b3SMaxime Henrion 			if (rxp->rx_mbuf != NULL) {
862b983c7b3SMaxime Henrion 				bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map,
863b983c7b3SMaxime Henrion 				    BUS_DMASYNC_POSTREAD);
864b983c7b3SMaxime Henrion 				bus_dmamap_unload(sc->fxp_mtag, rxp->rx_map);
865b983c7b3SMaxime Henrion 				m_freem(rxp->rx_mbuf);
866b983c7b3SMaxime Henrion 			}
867b983c7b3SMaxime Henrion 			bus_dmamap_destroy(sc->fxp_mtag, rxp->rx_map);
868b983c7b3SMaxime Henrion 		}
869b983c7b3SMaxime Henrion 		bus_dmamap_destroy(sc->fxp_mtag, sc->spare_map);
870b983c7b3SMaxime Henrion 		for (i = 0; i < FXP_NTXCB; i++) {
871b983c7b3SMaxime Henrion 			txp = &sc->fxp_desc.tx_list[i];
872b983c7b3SMaxime Henrion 			if (txp->tx_mbuf != NULL) {
873b983c7b3SMaxime Henrion 				bus_dmamap_sync(sc->fxp_mtag, txp->tx_map,
874b983c7b3SMaxime Henrion 				    BUS_DMASYNC_POSTWRITE);
875b983c7b3SMaxime Henrion 				bus_dmamap_unload(sc->fxp_mtag, txp->tx_map);
876b983c7b3SMaxime Henrion 				m_freem(txp->tx_mbuf);
877b983c7b3SMaxime Henrion 			}
878b983c7b3SMaxime Henrion 			bus_dmamap_destroy(sc->fxp_mtag, txp->tx_map);
879b983c7b3SMaxime Henrion 		}
880c4bf1e90SMaxime Henrion 		bus_dma_tag_destroy(sc->fxp_mtag);
881b983c7b3SMaxime Henrion 	}
882c4bf1e90SMaxime Henrion 	if (sc->fxp_stag)
883c4bf1e90SMaxime Henrion 		bus_dma_tag_destroy(sc->fxp_stag);
884b2badf02SMaxime Henrion 	if (sc->cbl_tag)
885b2badf02SMaxime Henrion 		bus_dma_tag_destroy(sc->cbl_tag);
886b2badf02SMaxime Henrion 	if (sc->mcs_tag)
887b2badf02SMaxime Henrion 		bus_dma_tag_destroy(sc->mcs_tag);
888fc74a9f9SBrooks Davis 	if (sc->ifp)
889fc74a9f9SBrooks Davis 		if_free(sc->ifp);
89072a32a26SJonathan Lemon 
8910f4dc94cSChuck Paterson 	mtx_destroy(&sc->sc_mtx);
8926182fdbdSPeter Wemm }
8936182fdbdSPeter Wemm 
8946182fdbdSPeter Wemm /*
8956182fdbdSPeter Wemm  * Detach interface.
8966182fdbdSPeter Wemm  */
8976182fdbdSPeter Wemm static int
8986182fdbdSPeter Wemm fxp_detach(device_t dev)
8996182fdbdSPeter Wemm {
9006182fdbdSPeter Wemm 	struct fxp_softc *sc = device_get_softc(dev);
9016182fdbdSPeter Wemm 
9024953bccaSNate Lawson 	FXP_LOCK(sc);
9031d2945d5SWarner Losh 	sc->suspended = 1;	/* Do same thing as we do for suspend */
9046182fdbdSPeter Wemm 	/*
90532cd7a9cSWarner Losh 	 * Stop DMA and drop transmit queue, but disable interrupts first.
90620f0c80fSMaxime Henrion 	 */
90720f0c80fSMaxime Henrion 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
90820f0c80fSMaxime Henrion 	fxp_stop(sc);
90932cd7a9cSWarner Losh 	FXP_UNLOCK(sc);
9109eda9d7aSJohn Baldwin 	callout_drain(&sc->stat_ch);
91120f0c80fSMaxime Henrion 
9126182fdbdSPeter Wemm 	/*
9133212724cSJohn Baldwin 	 * Close down routes etc.
9143212724cSJohn Baldwin 	 */
9153212724cSJohn Baldwin 	ether_ifdetach(sc->ifp);
9163212724cSJohn Baldwin 
9173212724cSJohn Baldwin 	/*
9184953bccaSNate Lawson 	 * Unhook interrupt before dropping lock. This is to prevent
9194953bccaSNate Lawson 	 * races with fxp_intr().
9206182fdbdSPeter Wemm 	 */
9214953bccaSNate Lawson 	bus_teardown_intr(sc->dev, sc->irq, sc->ih);
9224953bccaSNate Lawson 	sc->ih = NULL;
9236182fdbdSPeter Wemm 
924f7788e8eSJonathan Lemon 	/* Release our allocated resources. */
925f7788e8eSJonathan Lemon 	fxp_release(sc);
926f7788e8eSJonathan Lemon 	return (0);
927a17c678eSDavid Greenman }
928a17c678eSDavid Greenman 
929a17c678eSDavid Greenman /*
9304a684684SDavid Greenman  * Device shutdown routine. Called at system shutdown after sync. The
931a17c678eSDavid Greenman  * main purpose of this routine is to shut off receiver DMA so that
932a17c678eSDavid Greenman  * kernel memory doesn't get clobbered during warmboot.
933a17c678eSDavid Greenman  */
9346182fdbdSPeter Wemm static int
9356182fdbdSPeter Wemm fxp_shutdown(device_t dev)
936a17c678eSDavid Greenman {
9373212724cSJohn Baldwin 	struct fxp_softc *sc = device_get_softc(dev);
9383212724cSJohn Baldwin 
9396182fdbdSPeter Wemm 	/*
9406182fdbdSPeter Wemm 	 * Make sure that DMA is disabled prior to reboot. Not doing
9416182fdbdSPeter Wemm 	 * do could allow DMA to corrupt kernel memory during the
9426182fdbdSPeter Wemm 	 * reboot before the driver initializes.
9436182fdbdSPeter Wemm 	 */
9443212724cSJohn Baldwin 	FXP_LOCK(sc);
9453212724cSJohn Baldwin 	fxp_stop(sc);
9463212724cSJohn Baldwin 	FXP_UNLOCK(sc);
947f7788e8eSJonathan Lemon 	return (0);
948a17c678eSDavid Greenman }
949a17c678eSDavid Greenman 
9507dced78aSDavid Greenman /*
9517dced78aSDavid Greenman  * Device suspend routine.  Stop the interface and save some PCI
9527dced78aSDavid Greenman  * settings in case the BIOS doesn't restore them properly on
9537dced78aSDavid Greenman  * resume.
9547dced78aSDavid Greenman  */
9557dced78aSDavid Greenman static int
9567dced78aSDavid Greenman fxp_suspend(device_t dev)
9577dced78aSDavid Greenman {
9587dced78aSDavid Greenman 	struct fxp_softc *sc = device_get_softc(dev);
9597dced78aSDavid Greenman 
9604953bccaSNate Lawson 	FXP_LOCK(sc);
9617dced78aSDavid Greenman 
9627dced78aSDavid Greenman 	fxp_stop(sc);
9637dced78aSDavid Greenman 
9647dced78aSDavid Greenman 	sc->suspended = 1;
9657dced78aSDavid Greenman 
9664953bccaSNate Lawson 	FXP_UNLOCK(sc);
967f7788e8eSJonathan Lemon 	return (0);
9687dced78aSDavid Greenman }
9697dced78aSDavid Greenman 
9707dced78aSDavid Greenman /*
97167ba6566SWarner Losh  * Device resume routine. re-enable busmastering, and restart the interface if
9727dced78aSDavid Greenman  * appropriate.
9737dced78aSDavid Greenman  */
9747dced78aSDavid Greenman static int
9757dced78aSDavid Greenman fxp_resume(device_t dev)
9767dced78aSDavid Greenman {
9777dced78aSDavid Greenman 	struct fxp_softc *sc = device_get_softc(dev);
978fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
9797dced78aSDavid Greenman 
9804953bccaSNate Lawson 	FXP_LOCK(sc);
9817dced78aSDavid Greenman 
9827dced78aSDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
9837dced78aSDavid Greenman 	DELAY(10);
9847dced78aSDavid Greenman 
9857dced78aSDavid Greenman 	/* reinitialize interface if necessary */
9867dced78aSDavid Greenman 	if (ifp->if_flags & IFF_UP)
9874953bccaSNate Lawson 		fxp_init_body(sc);
9887dced78aSDavid Greenman 
9897dced78aSDavid Greenman 	sc->suspended = 0;
9907dced78aSDavid Greenman 
9914953bccaSNate Lawson 	FXP_UNLOCK(sc);
992ba8c6fd5SDavid Greenman 	return (0);
993f7788e8eSJonathan Lemon }
994ba8c6fd5SDavid Greenman 
99500c4116bSJonathan Lemon static void
99600c4116bSJonathan Lemon fxp_eeprom_shiftin(struct fxp_softc *sc, int data, int length)
99700c4116bSJonathan Lemon {
99874d1ed23SMaxime Henrion 	uint16_t reg;
99900c4116bSJonathan Lemon 	int x;
100000c4116bSJonathan Lemon 
100100c4116bSJonathan Lemon 	/*
100200c4116bSJonathan Lemon 	 * Shift in data.
100300c4116bSJonathan Lemon 	 */
100400c4116bSJonathan Lemon 	for (x = 1 << (length - 1); x; x >>= 1) {
100500c4116bSJonathan Lemon 		if (data & x)
100600c4116bSJonathan Lemon 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
100700c4116bSJonathan Lemon 		else
100800c4116bSJonathan Lemon 			reg = FXP_EEPROM_EECS;
100900c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
101000c4116bSJonathan Lemon 		DELAY(1);
101100c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
101200c4116bSJonathan Lemon 		DELAY(1);
101300c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
101400c4116bSJonathan Lemon 		DELAY(1);
101500c4116bSJonathan Lemon 	}
101600c4116bSJonathan Lemon }
101700c4116bSJonathan Lemon 
1018f7788e8eSJonathan Lemon /*
1019f7788e8eSJonathan Lemon  * Read from the serial EEPROM. Basically, you manually shift in
1020f7788e8eSJonathan Lemon  * the read opcode (one bit at a time) and then shift in the address,
1021f7788e8eSJonathan Lemon  * and then you shift out the data (all of this one bit at a time).
1022f7788e8eSJonathan Lemon  * The word size is 16 bits, so you have to provide the address for
1023f7788e8eSJonathan Lemon  * every 16 bits of data.
1024f7788e8eSJonathan Lemon  */
102574d1ed23SMaxime Henrion static uint16_t
1026f7788e8eSJonathan Lemon fxp_eeprom_getword(struct fxp_softc *sc, int offset, int autosize)
1027f7788e8eSJonathan Lemon {
102874d1ed23SMaxime Henrion 	uint16_t reg, data;
1029f7788e8eSJonathan Lemon 	int x;
1030ba8c6fd5SDavid Greenman 
1031f7788e8eSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
1032f7788e8eSJonathan Lemon 	/*
1033f7788e8eSJonathan Lemon 	 * Shift in read opcode.
1034f7788e8eSJonathan Lemon 	 */
103500c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3);
1036f7788e8eSJonathan Lemon 	/*
1037f7788e8eSJonathan Lemon 	 * Shift in address.
1038f7788e8eSJonathan Lemon 	 */
1039f7788e8eSJonathan Lemon 	data = 0;
1040f7788e8eSJonathan Lemon 	for (x = 1 << (sc->eeprom_size - 1); x; x >>= 1) {
1041f7788e8eSJonathan Lemon 		if (offset & x)
1042f7788e8eSJonathan Lemon 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
1043f7788e8eSJonathan Lemon 		else
1044f7788e8eSJonathan Lemon 			reg = FXP_EEPROM_EECS;
1045f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1046f7788e8eSJonathan Lemon 		DELAY(1);
1047f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
1048f7788e8eSJonathan Lemon 		DELAY(1);
1049f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1050f7788e8eSJonathan Lemon 		DELAY(1);
1051f7788e8eSJonathan Lemon 		reg = CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO;
1052f7788e8eSJonathan Lemon 		data++;
1053f7788e8eSJonathan Lemon 		if (autosize && reg == 0) {
1054f7788e8eSJonathan Lemon 			sc->eeprom_size = data;
1055f7788e8eSJonathan Lemon 			break;
1056f7788e8eSJonathan Lemon 		}
1057f7788e8eSJonathan Lemon 	}
1058f7788e8eSJonathan Lemon 	/*
1059f7788e8eSJonathan Lemon 	 * Shift out data.
1060f7788e8eSJonathan Lemon 	 */
1061f7788e8eSJonathan Lemon 	data = 0;
1062f7788e8eSJonathan Lemon 	reg = FXP_EEPROM_EECS;
1063f7788e8eSJonathan Lemon 	for (x = 1 << 15; x; x >>= 1) {
1064f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
1065f7788e8eSJonathan Lemon 		DELAY(1);
1066f7788e8eSJonathan Lemon 		if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO)
1067f7788e8eSJonathan Lemon 			data |= x;
1068f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1069f7788e8eSJonathan Lemon 		DELAY(1);
1070f7788e8eSJonathan Lemon 	}
1071f7788e8eSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
1072f7788e8eSJonathan Lemon 	DELAY(1);
1073f7788e8eSJonathan Lemon 
1074f7788e8eSJonathan Lemon 	return (data);
1075ba8c6fd5SDavid Greenman }
1076ba8c6fd5SDavid Greenman 
107700c4116bSJonathan Lemon static void
107874d1ed23SMaxime Henrion fxp_eeprom_putword(struct fxp_softc *sc, int offset, uint16_t data)
107900c4116bSJonathan Lemon {
108000c4116bSJonathan Lemon 	int i;
108100c4116bSJonathan Lemon 
108200c4116bSJonathan Lemon 	/*
108300c4116bSJonathan Lemon 	 * Erase/write enable.
108400c4116bSJonathan Lemon 	 */
108500c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
108600c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x4, 3);
108700c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x03 << (sc->eeprom_size - 2), sc->eeprom_size);
108800c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
108900c4116bSJonathan Lemon 	DELAY(1);
109000c4116bSJonathan Lemon 	/*
109100c4116bSJonathan Lemon 	 * Shift in write opcode, address, data.
109200c4116bSJonathan Lemon 	 */
109300c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
109400c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_WRITE, 3);
109500c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, offset, sc->eeprom_size);
109600c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, data, 16);
109700c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
109800c4116bSJonathan Lemon 	DELAY(1);
109900c4116bSJonathan Lemon 	/*
110000c4116bSJonathan Lemon 	 * Wait for EEPROM to finish up.
110100c4116bSJonathan Lemon 	 */
110200c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
110300c4116bSJonathan Lemon 	DELAY(1);
110400c4116bSJonathan Lemon 	for (i = 0; i < 1000; i++) {
110500c4116bSJonathan Lemon 		if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO)
110600c4116bSJonathan Lemon 			break;
110700c4116bSJonathan Lemon 		DELAY(50);
110800c4116bSJonathan Lemon 	}
110900c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
111000c4116bSJonathan Lemon 	DELAY(1);
111100c4116bSJonathan Lemon 	/*
111200c4116bSJonathan Lemon 	 * Erase/write disable.
111300c4116bSJonathan Lemon 	 */
111400c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
111500c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x4, 3);
111600c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0, sc->eeprom_size);
111700c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
111800c4116bSJonathan Lemon 	DELAY(1);
111900c4116bSJonathan Lemon }
112000c4116bSJonathan Lemon 
1121ba8c6fd5SDavid Greenman /*
1122e9bf2fa7SDavid Greenman  * From NetBSD:
1123e9bf2fa7SDavid Greenman  *
1124e9bf2fa7SDavid Greenman  * Figure out EEPROM size.
1125e9bf2fa7SDavid Greenman  *
1126e9bf2fa7SDavid Greenman  * 559's can have either 64-word or 256-word EEPROMs, the 558
1127e9bf2fa7SDavid Greenman  * datasheet only talks about 64-word EEPROMs, and the 557 datasheet
1128e9bf2fa7SDavid Greenman  * talks about the existance of 16 to 256 word EEPROMs.
1129e9bf2fa7SDavid Greenman  *
1130e9bf2fa7SDavid Greenman  * The only known sizes are 64 and 256, where the 256 version is used
1131e9bf2fa7SDavid Greenman  * by CardBus cards to store CIS information.
1132e9bf2fa7SDavid Greenman  *
1133e9bf2fa7SDavid Greenman  * The address is shifted in msb-to-lsb, and after the last
1134e9bf2fa7SDavid Greenman  * address-bit the EEPROM is supposed to output a `dummy zero' bit,
1135e9bf2fa7SDavid Greenman  * after which follows the actual data. We try to detect this zero, by
1136e9bf2fa7SDavid Greenman  * probing the data-out bit in the EEPROM control register just after
1137e9bf2fa7SDavid Greenman  * having shifted in a bit. If the bit is zero, we assume we've
1138e9bf2fa7SDavid Greenman  * shifted enough address bits. The data-out should be tri-state,
1139e9bf2fa7SDavid Greenman  * before this, which should translate to a logical one.
1140e9bf2fa7SDavid Greenman  */
1141e9bf2fa7SDavid Greenman static void
1142f7788e8eSJonathan Lemon fxp_autosize_eeprom(struct fxp_softc *sc)
1143e9bf2fa7SDavid Greenman {
1144e9bf2fa7SDavid Greenman 
1145f7788e8eSJonathan Lemon 	/* guess maximum size of 256 words */
1146f7788e8eSJonathan Lemon 	sc->eeprom_size = 8;
1147f7788e8eSJonathan Lemon 
1148f7788e8eSJonathan Lemon 	/* autosize */
1149f7788e8eSJonathan Lemon 	(void) fxp_eeprom_getword(sc, 0, 1);
1150e9bf2fa7SDavid Greenman }
1151f7788e8eSJonathan Lemon 
1152ba8c6fd5SDavid Greenman static void
1153f7788e8eSJonathan Lemon fxp_read_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words)
1154ba8c6fd5SDavid Greenman {
1155f7788e8eSJonathan Lemon 	int i;
1156ba8c6fd5SDavid Greenman 
1157f7788e8eSJonathan Lemon 	for (i = 0; i < words; i++)
1158f7788e8eSJonathan Lemon 		data[i] = fxp_eeprom_getword(sc, offset + i, 0);
1159ba8c6fd5SDavid Greenman }
1160ba8c6fd5SDavid Greenman 
116100c4116bSJonathan Lemon static void
116200c4116bSJonathan Lemon fxp_write_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words)
116300c4116bSJonathan Lemon {
116400c4116bSJonathan Lemon 	int i;
116500c4116bSJonathan Lemon 
116600c4116bSJonathan Lemon 	for (i = 0; i < words; i++)
116700c4116bSJonathan Lemon 		fxp_eeprom_putword(sc, offset + i, data[i]);
116800c4116bSJonathan Lemon }
116900c4116bSJonathan Lemon 
1170a17c678eSDavid Greenman /*
11714953bccaSNate Lawson  * Grab the softc lock and call the real fxp_start_body() routine
1172a17c678eSDavid Greenman  */
1173a17c678eSDavid Greenman static void
1174f7788e8eSJonathan Lemon fxp_start(struct ifnet *ifp)
1175a17c678eSDavid Greenman {
11769b44ff22SGarrett Wollman 	struct fxp_softc *sc = ifp->if_softc;
11774953bccaSNate Lawson 
11784953bccaSNate Lawson 	FXP_LOCK(sc);
11794953bccaSNate Lawson 	fxp_start_body(ifp);
11804953bccaSNate Lawson 	FXP_UNLOCK(sc);
11814953bccaSNate Lawson }
11824953bccaSNate Lawson 
11834953bccaSNate Lawson /*
11844953bccaSNate Lawson  * Start packet transmission on the interface.
11854953bccaSNate Lawson  * This routine must be called with the softc lock held, and is an
11864953bccaSNate Lawson  * internal entry point only.
11874953bccaSNate Lawson  */
11884953bccaSNate Lawson static void
11894953bccaSNate Lawson fxp_start_body(struct ifnet *ifp)
11904953bccaSNate Lawson {
11914953bccaSNate Lawson 	struct fxp_softc *sc = ifp->if_softc;
1192b2badf02SMaxime Henrion 	struct mbuf *mb_head;
119340c20505SMaxime Henrion 	int error, txqueued;
1194a17c678eSDavid Greenman 
119567fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
119640c20505SMaxime Henrion 
1197a17c678eSDavid Greenman 	/*
1198483b9871SDavid Greenman 	 * See if we need to suspend xmit until the multicast filter
1199483b9871SDavid Greenman 	 * has been reprogrammed (which can only be done at the head
1200483b9871SDavid Greenman 	 * of the command chain).
1201a17c678eSDavid Greenman 	 */
120240c20505SMaxime Henrion 	if (sc->need_mcsetup)
1203a17c678eSDavid Greenman 		return;
1204483b9871SDavid Greenman 
1205483b9871SDavid Greenman 	/*
1206483b9871SDavid Greenman 	 * We're finished if there is nothing more to add to the list or if
1207483b9871SDavid Greenman 	 * we're all filled up with buffers to transmit.
12083114fdb4SDavid Greenman 	 * NOTE: One TxCB is reserved to guarantee that fxp_mc_setup() can add
12093114fdb4SDavid Greenman 	 *       a NOP command when needed.
1210483b9871SDavid Greenman 	 */
121140c20505SMaxime Henrion 	txqueued = 0;
12127929aa03SMax Laier 	while (!IFQ_DRV_IS_EMPTY(&ifp->if_snd) &&
12137929aa03SMax Laier 	    sc->tx_queued < FXP_NTXCB - 1) {
1214483b9871SDavid Greenman 
1215dfe61cf1SDavid Greenman 		/*
1216dfe61cf1SDavid Greenman 		 * Grab a packet to transmit.
1217dfe61cf1SDavid Greenman 		 */
12187929aa03SMax Laier 		IFQ_DRV_DEQUEUE(&ifp->if_snd, mb_head);
12197929aa03SMax Laier 		if (mb_head == NULL)
12207929aa03SMax Laier 			break;
1221a17c678eSDavid Greenman 
122240c20505SMaxime Henrion 		error = fxp_encap(sc, mb_head);
122340c20505SMaxime Henrion 		if (error)
122440c20505SMaxime Henrion 			break;
122540c20505SMaxime Henrion 		txqueued = 1;
122640c20505SMaxime Henrion 	}
122740c20505SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
122840c20505SMaxime Henrion 
122940c20505SMaxime Henrion 	/*
123040c20505SMaxime Henrion 	 * We're finished. If we added to the list, issue a RESUME to get DMA
123140c20505SMaxime Henrion 	 * going again if suspended.
123240c20505SMaxime Henrion 	 */
123340c20505SMaxime Henrion 	if (txqueued) {
123440c20505SMaxime Henrion 		fxp_scb_wait(sc);
123540c20505SMaxime Henrion 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME);
123640c20505SMaxime Henrion 	}
123740c20505SMaxime Henrion }
123840c20505SMaxime Henrion 
123940c20505SMaxime Henrion static int
124040c20505SMaxime Henrion fxp_encap(struct fxp_softc *sc, struct mbuf *m_head)
124140c20505SMaxime Henrion {
124240c20505SMaxime Henrion 	struct ifnet *ifp;
124340c20505SMaxime Henrion 	struct mbuf *m;
124440c20505SMaxime Henrion 	struct fxp_tx *txp;
124540c20505SMaxime Henrion 	struct fxp_cb_tx *cbp;
124640c20505SMaxime Henrion 	bus_dma_segment_t segs[FXP_NTXSEG];
124740c20505SMaxime Henrion 	int chainlen, error, i, nseg;
124840c20505SMaxime Henrion 
124940c20505SMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
1250fc74a9f9SBrooks Davis 	ifp = sc->ifp;
125140c20505SMaxime Henrion 
1252dfe61cf1SDavid Greenman 	/*
1253483b9871SDavid Greenman 	 * Get pointer to next available tx desc.
1254dfe61cf1SDavid Greenman 	 */
1255b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_last->tx_next;
1256c8bca6dcSBill Paul 
1257c8bca6dcSBill Paul 	/*
1258a35e7eaaSDon Lewis 	 * A note in Appendix B of the Intel 8255x 10/100 Mbps
1259a35e7eaaSDon Lewis 	 * Ethernet Controller Family Open Source Software
1260a35e7eaaSDon Lewis 	 * Developer Manual says:
1261a35e7eaaSDon Lewis 	 *   Using software parsing is only allowed with legal
1262a35e7eaaSDon Lewis 	 *   TCP/IP or UDP/IP packets.
1263a35e7eaaSDon Lewis 	 *   ...
1264a35e7eaaSDon Lewis 	 *   For all other datagrams, hardware parsing must
1265a35e7eaaSDon Lewis 	 *   be used.
1266a35e7eaaSDon Lewis 	 * Software parsing appears to truncate ICMP and
1267a35e7eaaSDon Lewis 	 * fragmented UDP packets that contain one to three
1268a35e7eaaSDon Lewis 	 * bytes in the second (and final) mbuf of the packet.
1269a35e7eaaSDon Lewis 	 */
1270a35e7eaaSDon Lewis 	if (sc->flags & FXP_FLAG_EXT_RFA)
1271a35e7eaaSDon Lewis 		txp->tx_cb->ipcb_ip_activation_high =
1272a35e7eaaSDon Lewis 		    FXP_IPCB_HARDWAREPARSING_ENABLE;
1273a35e7eaaSDon Lewis 
1274a35e7eaaSDon Lewis 	/*
1275c8bca6dcSBill Paul 	 * Deal with TCP/IP checksum offload. Note that
1276c8bca6dcSBill Paul 	 * in order for TCP checksum offload to work,
1277c8bca6dcSBill Paul 	 * the pseudo header checksum must have already
1278c8bca6dcSBill Paul 	 * been computed and stored in the checksum field
1279c8bca6dcSBill Paul 	 * in the TCP header. The stack should have
1280c8bca6dcSBill Paul 	 * already done this for us.
1281c8bca6dcSBill Paul 	 */
128240c20505SMaxime Henrion 	if (m_head->m_pkthdr.csum_flags) {
128340c20505SMaxime Henrion 		if (m_head->m_pkthdr.csum_flags & CSUM_DELAY_DATA) {
1284b2badf02SMaxime Henrion 			txp->tx_cb->ipcb_ip_schedule =
1285c8bca6dcSBill Paul 			    FXP_IPCB_TCPUDP_CHECKSUM_ENABLE;
128640c20505SMaxime Henrion 			if (m_head->m_pkthdr.csum_flags & CSUM_TCP)
1287b2badf02SMaxime Henrion 				txp->tx_cb->ipcb_ip_schedule |=
1288c8bca6dcSBill Paul 				    FXP_IPCB_TCP_PACKET;
1289c8bca6dcSBill Paul 		}
129040c20505SMaxime Henrion 
1291c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR
1292c8bca6dcSBill Paul 		/*
1293c8bca6dcSBill Paul 		 * XXX The 82550 chip appears to have trouble
1294c8bca6dcSBill Paul 		 * dealing with IP header checksums in very small
1295c8bca6dcSBill Paul 		 * datagrams, namely fragments from 1 to 3 bytes
1296c8bca6dcSBill Paul 		 * in size. For example, say you want to transmit
1297c8bca6dcSBill Paul 		 * a UDP packet of 1473 bytes. The packet will be
1298c8bca6dcSBill Paul 		 * fragmented over two IP datagrams, the latter
1299c8bca6dcSBill Paul 		 * containing only one byte of data. The 82550 will
1300c8bca6dcSBill Paul 		 * botch the header checksum on the 1-byte fragment.
1301c8bca6dcSBill Paul 		 * As long as the datagram contains 4 or more bytes
1302c8bca6dcSBill Paul 		 * of data, you're ok.
1303c8bca6dcSBill Paul 		 *
1304c8bca6dcSBill Paul                  * The following code attempts to work around this
1305c8bca6dcSBill Paul 		 * problem: if the datagram is less than 38 bytes
1306c8bca6dcSBill Paul 		 * in size (14 bytes ether header, 20 bytes IP header,
1307c8bca6dcSBill Paul 		 * plus 4 bytes of data), we punt and compute the IP
1308c8bca6dcSBill Paul 		 * header checksum by hand. This workaround doesn't
1309c8bca6dcSBill Paul 		 * work very well, however, since it can be fooled
1310c8bca6dcSBill Paul 		 * by things like VLAN tags and IP options that make
1311c8bca6dcSBill Paul 		 * the header sizes/offsets vary.
1312c8bca6dcSBill Paul 		 */
1313c8bca6dcSBill Paul 
131440c20505SMaxime Henrion 		if (m_head->m_pkthdr.csum_flags & CSUM_IP) {
131540c20505SMaxime Henrion 			if (m_head->m_pkthdr.len < 38) {
1316c8bca6dcSBill Paul 				struct ip *ip;
131740c20505SMaxime Henrion 				m_head->m_data += ETHER_HDR_LEN;
1318c8bca6dcSBill Paul 				ip = mtod(mb_head, struct ip *);
131940c20505SMaxime Henrion 				ip->ip_sum = in_cksum(mb_head, ip->ip_hl << 2);
132040c20505SMaxime Henrion 				m_head->m_data -= ETHER_HDR_LEN;
1321c8bca6dcSBill Paul 			} else {
1322b2badf02SMaxime Henrion 				txp->tx_cb->ipcb_ip_activation_high =
1323c8bca6dcSBill Paul 				    FXP_IPCB_HARDWAREPARSING_ENABLE;
1324b2badf02SMaxime Henrion 				txp->tx_cb->ipcb_ip_schedule |=
1325c8bca6dcSBill Paul 				    FXP_IPCB_IP_CHECKSUM_ENABLE;
1326c8bca6dcSBill Paul 			}
1327c8bca6dcSBill Paul 		}
1328c8bca6dcSBill Paul #endif
1329c8bca6dcSBill Paul 	}
1330c8bca6dcSBill Paul 
133140c20505SMaxime Henrion 	chainlen = 0;
133240c20505SMaxime Henrion 	for (m = m_head; m != NULL && chainlen <= sc->maxtxseg; m = m->m_next)
133340c20505SMaxime Henrion 		chainlen++;
133440c20505SMaxime Henrion 	if (chainlen > sc->maxtxseg) {
133523a0ed7cSDavid Greenman 		struct mbuf *mn;
133623a0ed7cSDavid Greenman 
1337a17c678eSDavid Greenman 		/*
13383bd07cfdSJonathan Lemon 		 * We ran out of segments. We have to recopy this
13393bd07cfdSJonathan Lemon 		 * mbuf chain first. Bail out if we can't get the
13403bd07cfdSJonathan Lemon 		 * new buffers.
1341a17c678eSDavid Greenman 		 */
134240c20505SMaxime Henrion 		mn = m_defrag(m_head, M_DONTWAIT);
134323a0ed7cSDavid Greenman 		if (mn == NULL) {
134440c20505SMaxime Henrion 			m_freem(m_head);
134540c20505SMaxime Henrion 			return (-1);
13461104779bSMike Silbersack 		} else {
134740c20505SMaxime Henrion 			m_head = mn;
13481104779bSMike Silbersack 		}
134940c20505SMaxime Henrion 	}
135040c20505SMaxime Henrion 
135140c20505SMaxime Henrion 	/*
135240c20505SMaxime Henrion 	 * Go through each of the mbufs in the chain and initialize
135340c20505SMaxime Henrion 	 * the transmit buffer descriptors with the physical address
135440c20505SMaxime Henrion 	 * and size of the mbuf.
135540c20505SMaxime Henrion 	 */
135640c20505SMaxime Henrion 	error = bus_dmamap_load_mbuf_sg(sc->fxp_mtag, txp->tx_map,
135740c20505SMaxime Henrion 	    m_head, segs, &nseg, 0);
1358b2badf02SMaxime Henrion 	if (error) {
135940c20505SMaxime Henrion 		device_printf(sc->dev, "can't map mbuf (error %d)\n", error);
136040c20505SMaxime Henrion 		m_freem(m_head);
136140c20505SMaxime Henrion 		return (-1);
136223a0ed7cSDavid Greenman 	}
136323a0ed7cSDavid Greenman 
136440c20505SMaxime Henrion 	KASSERT(nseg <= sc->maxtxseg, ("too many DMA segments"));
1365b2badf02SMaxime Henrion 
136640c20505SMaxime Henrion 	cbp = txp->tx_cb;
136740c20505SMaxime Henrion 	for (i = 0; i < nseg; i++) {
136840c20505SMaxime Henrion 		KASSERT(segs[i].ds_len <= MCLBYTES, ("segment size too large"));
136940c20505SMaxime Henrion 		/*
137040c20505SMaxime Henrion 		 * If this is an 82550/82551, then we're using extended
137140c20505SMaxime Henrion 		 * TxCBs _and_ we're using checksum offload. This means
137240c20505SMaxime Henrion 		 * that the TxCB is really an IPCB. One major difference
137340c20505SMaxime Henrion 		 * between the two is that with plain extended TxCBs,
137440c20505SMaxime Henrion 		 * the bottom half of the TxCB contains two entries from
137540c20505SMaxime Henrion 		 * the TBD array, whereas IPCBs contain just one entry:
137640c20505SMaxime Henrion 		 * one entry (8 bytes) has been sacrificed for the TCP/IP
137740c20505SMaxime Henrion 		 * checksum offload control bits. So to make things work
137840c20505SMaxime Henrion 		 * right, we have to start filling in the TBD array
137940c20505SMaxime Henrion 		 * starting from a different place depending on whether
138040c20505SMaxime Henrion 		 * the chip is an 82550/82551 or not.
138140c20505SMaxime Henrion 		 */
138240c20505SMaxime Henrion 		if (sc->flags & FXP_FLAG_EXT_RFA) {
138340c20505SMaxime Henrion 			cbp->tbd[i + 1].tb_addr = htole32(segs[i].ds_addr);
138440c20505SMaxime Henrion 			cbp->tbd[i + 1].tb_size = htole32(segs[i].ds_len);
138540c20505SMaxime Henrion 		} else {
138640c20505SMaxime Henrion 			cbp->tbd[i].tb_addr = htole32(segs[i].ds_addr);
138740c20505SMaxime Henrion 			cbp->tbd[i].tb_size = htole32(segs[i].ds_len);
138840c20505SMaxime Henrion 		}
138940c20505SMaxime Henrion 	}
139040c20505SMaxime Henrion 	cbp->tbd_number = nseg;
139140c20505SMaxime Henrion 
139240c20505SMaxime Henrion 	bus_dmamap_sync(sc->fxp_mtag, txp->tx_map, BUS_DMASYNC_PREWRITE);
139340c20505SMaxime Henrion 	txp->tx_mbuf = m_head;
1394b2badf02SMaxime Henrion 	txp->tx_cb->cb_status = 0;
1395b2badf02SMaxime Henrion 	txp->tx_cb->byte_count = 0;
13963114fdb4SDavid Greenman 	if (sc->tx_queued != FXP_CXINT_THRESH - 1) {
1397b2badf02SMaxime Henrion 		txp->tx_cb->cb_command =
139883e6547dSMaxime Henrion 		    htole16(sc->tx_cmd | FXP_CB_COMMAND_SF |
139983e6547dSMaxime Henrion 		    FXP_CB_COMMAND_S);
14003114fdb4SDavid Greenman 	} else {
1401b2badf02SMaxime Henrion 		txp->tx_cb->cb_command =
140283e6547dSMaxime Henrion 		    htole16(sc->tx_cmd | FXP_CB_COMMAND_SF |
140383e6547dSMaxime Henrion 		    FXP_CB_COMMAND_S | FXP_CB_COMMAND_I);
14043114fdb4SDavid Greenman 		/*
14053bd07cfdSJonathan Lemon 		 * Set a 5 second timer just in case we don't hear
14063bd07cfdSJonathan Lemon 		 * from the card again.
14073114fdb4SDavid Greenman 		 */
14083114fdb4SDavid Greenman 		ifp->if_timer = 5;
14093114fdb4SDavid Greenman 	}
1410b2badf02SMaxime Henrion 	txp->tx_cb->tx_threshold = tx_threshold;
1411a17c678eSDavid Greenman 
1412a17c678eSDavid Greenman 	/*
1413483b9871SDavid Greenman 	 * Advance the end of list forward.
1414a17c678eSDavid Greenman 	 */
141506175228SAndrew Gallatin 
141650d81222SMaxime Henrion #ifdef __alpha__
141706175228SAndrew Gallatin 	/*
141806175228SAndrew Gallatin 	 * On platforms which can't access memory in 16-bit
141906175228SAndrew Gallatin 	 * granularities, we must prevent the card from DMA'ing
142006175228SAndrew Gallatin 	 * up the status while we update the command field.
142106175228SAndrew Gallatin 	 * This could cause us to overwrite the completion status.
142214fd1071SMaxime Henrion 	 * XXX This is probably bogus and we're _not_ looking
142314fd1071SMaxime Henrion 	 * for atomicity here.
142406175228SAndrew Gallatin 	 */
142514fd1071SMaxime Henrion 	atomic_clear_16(&sc->fxp_desc.tx_last->tx_cb->cb_command,
1426bafb64afSMaxime Henrion 	    htole16(FXP_CB_COMMAND_S));
142750d81222SMaxime Henrion #else
142840c20505SMaxime Henrion 	sc->fxp_desc.tx_last->tx_cb->cb_command &= htole16(~FXP_CB_COMMAND_S);
142950d81222SMaxime Henrion #endif /*__alpha__*/
1430b2badf02SMaxime Henrion 	sc->fxp_desc.tx_last = txp;
1431a17c678eSDavid Greenman 
1432a17c678eSDavid Greenman 	/*
14331cd443acSDavid Greenman 	 * Advance the beginning of the list forward if there are
1434b2badf02SMaxime Henrion 	 * no other packets queued (when nothing is queued, tx_first
1435483b9871SDavid Greenman 	 * sits on the last TxCB that was sent out).
1436a17c678eSDavid Greenman 	 */
14371cd443acSDavid Greenman 	if (sc->tx_queued == 0)
1438b2badf02SMaxime Henrion 		sc->fxp_desc.tx_first = txp;
1439a17c678eSDavid Greenman 
14401cd443acSDavid Greenman 	sc->tx_queued++;
14411cd443acSDavid Greenman 
1442a17c678eSDavid Greenman 	/*
1443a17c678eSDavid Greenman 	 * Pass packet to bpf if there is a listener.
1444a17c678eSDavid Greenman 	 */
144540c20505SMaxime Henrion 	BPF_MTAP(ifp, m_head);
144640c20505SMaxime Henrion 	return (0);
1447a17c678eSDavid Greenman }
1448a17c678eSDavid Greenman 
1449e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
1450e4fc250cSLuigi Rizzo static poll_handler_t fxp_poll;
1451e4fc250cSLuigi Rizzo 
1452e4fc250cSLuigi Rizzo static void
1453e4fc250cSLuigi Rizzo fxp_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
1454e4fc250cSLuigi Rizzo {
1455e4fc250cSLuigi Rizzo 	struct fxp_softc *sc = ifp->if_softc;
145674d1ed23SMaxime Henrion 	uint8_t statack;
1457e4fc250cSLuigi Rizzo 
14584953bccaSNate Lawson 	FXP_LOCK(sc);
1459fb917226SRuslan Ermilov 	if (!(ifp->if_capenable & IFCAP_POLLING)) {
1460fb917226SRuslan Ermilov 		ether_poll_deregister(ifp);
1461fb917226SRuslan Ermilov 		cmd = POLL_DEREGISTER;
1462fb917226SRuslan Ermilov 	}
1463e4fc250cSLuigi Rizzo 	if (cmd == POLL_DEREGISTER) {	/* final call, enable interrupts */
1464e4fc250cSLuigi Rizzo 		CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0);
14654953bccaSNate Lawson 		FXP_UNLOCK(sc);
1466e4fc250cSLuigi Rizzo 		return;
1467e4fc250cSLuigi Rizzo 	}
1468e4fc250cSLuigi Rizzo 	statack = FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA |
1469e4fc250cSLuigi Rizzo 	    FXP_SCB_STATACK_FR;
1470e4fc250cSLuigi Rizzo 	if (cmd == POLL_AND_CHECK_STATUS) {
147174d1ed23SMaxime Henrion 		uint8_t tmp;
14726481f301SPeter Wemm 
1473e4fc250cSLuigi Rizzo 		tmp = CSR_READ_1(sc, FXP_CSR_SCB_STATACK);
14744953bccaSNate Lawson 		if (tmp == 0xff || tmp == 0) {
14754953bccaSNate Lawson 			FXP_UNLOCK(sc);
1476e4fc250cSLuigi Rizzo 			return; /* nothing to do */
14774953bccaSNate Lawson 		}
1478e4fc250cSLuigi Rizzo 		tmp &= ~statack;
1479e4fc250cSLuigi Rizzo 		/* ack what we can */
1480e4fc250cSLuigi Rizzo 		if (tmp != 0)
1481e4fc250cSLuigi Rizzo 			CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, tmp);
1482e4fc250cSLuigi Rizzo 		statack |= tmp;
1483e4fc250cSLuigi Rizzo 	}
14844953bccaSNate Lawson 	fxp_intr_body(sc, ifp, statack, count);
14854953bccaSNate Lawson 	FXP_UNLOCK(sc);
1486e4fc250cSLuigi Rizzo }
1487e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */
1488e4fc250cSLuigi Rizzo 
1489a17c678eSDavid Greenman /*
14909c7d2607SDavid Greenman  * Process interface interrupts.
1491a17c678eSDavid Greenman  */
149294927790SDavid Greenman static void
1493f7788e8eSJonathan Lemon fxp_intr(void *xsc)
1494a17c678eSDavid Greenman {
1495f7788e8eSJonathan Lemon 	struct fxp_softc *sc = xsc;
1496fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
149774d1ed23SMaxime Henrion 	uint8_t statack;
14980f4dc94cSChuck Paterson 
14994953bccaSNate Lawson 	FXP_LOCK(sc);
1500704d1965SWarner Losh 	if (sc->suspended) {
1501704d1965SWarner Losh 		FXP_UNLOCK(sc);
1502704d1965SWarner Losh 		return;
1503704d1965SWarner Losh 	}
1504704d1965SWarner Losh 
1505e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
15064953bccaSNate Lawson 	if (ifp->if_flags & IFF_POLLING) {
15074953bccaSNate Lawson 		FXP_UNLOCK(sc);
1508e4fc250cSLuigi Rizzo 		return;
15094953bccaSNate Lawson 	}
1510fb917226SRuslan Ermilov 	if ((ifp->if_capenable & IFCAP_POLLING) &&
1511fb917226SRuslan Ermilov 	    ether_poll_register(fxp_poll, ifp)) {
1512e4fc250cSLuigi Rizzo 		/* disable interrupts */
1513e4fc250cSLuigi Rizzo 		CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
15144953bccaSNate Lawson 		FXP_UNLOCK(sc);
1515c660bdfaSJohn Baldwin 		fxp_poll(ifp, 0, 1);
1516e4fc250cSLuigi Rizzo 		return;
1517e4fc250cSLuigi Rizzo 	}
1518e4fc250cSLuigi Rizzo #endif
1519b184b38eSDavid Greenman 	while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) {
1520a17c678eSDavid Greenman 		/*
152111457bbfSJonathan Lemon 		 * It should not be possible to have all bits set; the
152211457bbfSJonathan Lemon 		 * FXP_SCB_INTR_SWI bit always returns 0 on a read.  If
152311457bbfSJonathan Lemon 		 * all bits are set, this may indicate that the card has
152411457bbfSJonathan Lemon 		 * been physically ejected, so ignore it.
152511457bbfSJonathan Lemon 		 */
15264953bccaSNate Lawson 		if (statack == 0xff) {
15274953bccaSNate Lawson 			FXP_UNLOCK(sc);
152811457bbfSJonathan Lemon 			return;
15294953bccaSNate Lawson 		}
153011457bbfSJonathan Lemon 
153111457bbfSJonathan Lemon 		/*
1532a17c678eSDavid Greenman 		 * First ACK all the interrupts in this pass.
1533a17c678eSDavid Greenman 		 */
1534ba8c6fd5SDavid Greenman 		CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
15354953bccaSNate Lawson 		fxp_intr_body(sc, ifp, statack, -1);
1536e4fc250cSLuigi Rizzo 	}
15374953bccaSNate Lawson 	FXP_UNLOCK(sc);
1538e4fc250cSLuigi Rizzo }
1539e4fc250cSLuigi Rizzo 
1540e4fc250cSLuigi Rizzo static void
1541b2badf02SMaxime Henrion fxp_txeof(struct fxp_softc *sc)
1542b2badf02SMaxime Henrion {
1543b2badf02SMaxime Henrion 	struct fxp_tx *txp;
1544b2badf02SMaxime Henrion 
1545b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREREAD);
1546b2badf02SMaxime Henrion 	for (txp = sc->fxp_desc.tx_first; sc->tx_queued &&
154783e6547dSMaxime Henrion 	    (le16toh(txp->tx_cb->cb_status) & FXP_CB_STATUS_C) != 0;
1548b2badf02SMaxime Henrion 	    txp = txp->tx_next) {
1549b2badf02SMaxime Henrion 		if (txp->tx_mbuf != NULL) {
1550b2badf02SMaxime Henrion 			bus_dmamap_sync(sc->fxp_mtag, txp->tx_map,
1551b2badf02SMaxime Henrion 			    BUS_DMASYNC_POSTWRITE);
1552b2badf02SMaxime Henrion 			bus_dmamap_unload(sc->fxp_mtag, txp->tx_map);
1553b2badf02SMaxime Henrion 			m_freem(txp->tx_mbuf);
1554b2badf02SMaxime Henrion 			txp->tx_mbuf = NULL;
1555b2badf02SMaxime Henrion 			/* clear this to reset csum offload bits */
1556b2badf02SMaxime Henrion 			txp->tx_cb->tbd[0].tb_addr = 0;
1557b2badf02SMaxime Henrion 		}
1558b2badf02SMaxime Henrion 		sc->tx_queued--;
1559b2badf02SMaxime Henrion 	}
1560b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = txp;
1561b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
1562b2badf02SMaxime Henrion }
1563b2badf02SMaxime Henrion 
1564b2badf02SMaxime Henrion static void
156574d1ed23SMaxime Henrion fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp, uint8_t statack,
15664953bccaSNate Lawson     int count)
1567e4fc250cSLuigi Rizzo {
15682b5989e9SLuigi Rizzo 	struct mbuf *m;
1569b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
15702b5989e9SLuigi Rizzo 	struct fxp_rfa *rfa;
15712b5989e9SLuigi Rizzo 	int rnr = (statack & FXP_SCB_STATACK_RNR) ? 1 : 0;
15721026fbd3SWes Peters 	int fxp_rc = 0;
15732b5989e9SLuigi Rizzo 
157467fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
15752b5989e9SLuigi Rizzo 	if (rnr)
15760f1db1d6SMaxime Henrion 		sc->rnr++;
1577947e3815SIan Dowse #ifdef DEVICE_POLLING
1578947e3815SIan Dowse 	/* Pick up a deferred RNR condition if `count' ran out last time. */
1579947e3815SIan Dowse 	if (sc->flags & FXP_FLAG_DEFERRED_RNR) {
1580947e3815SIan Dowse 		sc->flags &= ~FXP_FLAG_DEFERRED_RNR;
1581947e3815SIan Dowse 		rnr = 1;
1582947e3815SIan Dowse 	}
1583947e3815SIan Dowse #endif
1584a17c678eSDavid Greenman 
1585a17c678eSDavid Greenman 	/*
15863114fdb4SDavid Greenman 	 * Free any finished transmit mbuf chains.
158706936301SBill Paul 	 *
158806936301SBill Paul 	 * Handle the CNA event likt a CXTNO event. It used to
158906936301SBill Paul 	 * be that this event (control unit not ready) was not
159006936301SBill Paul 	 * encountered, but it is now with the SMPng modifications.
159106936301SBill Paul 	 * The exact sequence of events that occur when the interface
159206936301SBill Paul 	 * is brought up are different now, and if this event
159306936301SBill Paul 	 * goes unhandled, the configuration/rxfilter setup sequence
159406936301SBill Paul 	 * can stall for several seconds. The result is that no
159506936301SBill Paul 	 * packets go out onto the wire for about 5 to 10 seconds
159606936301SBill Paul 	 * after the interface is ifconfig'ed for the first time.
15973114fdb4SDavid Greenman 	 */
159806936301SBill Paul 	if (statack & (FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA)) {
1599b2badf02SMaxime Henrion 		fxp_txeof(sc);
16003114fdb4SDavid Greenman 
160141aa0ba2SLuigi Rizzo 		ifp->if_timer = 0;
1602e2102ae4SMike Silbersack 		if (sc->tx_queued == 0) {
16033114fdb4SDavid Greenman 			if (sc->need_mcsetup)
16043114fdb4SDavid Greenman 				fxp_mc_setup(sc);
1605e2102ae4SMike Silbersack 		}
16063114fdb4SDavid Greenman 		/*
16073114fdb4SDavid Greenman 		 * Try to start more packets transmitting.
16083114fdb4SDavid Greenman 		 */
16097929aa03SMax Laier 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
16104953bccaSNate Lawson 			fxp_start_body(ifp);
16113114fdb4SDavid Greenman 	}
16122b5989e9SLuigi Rizzo 
16132b5989e9SLuigi Rizzo 	/*
16142b5989e9SLuigi Rizzo 	 * Just return if nothing happened on the receive side.
16152b5989e9SLuigi Rizzo 	 */
1616947e3815SIan Dowse 	if (!rnr && (statack & FXP_SCB_STATACK_FR) == 0)
16172b5989e9SLuigi Rizzo 		return;
16182b5989e9SLuigi Rizzo 
16193114fdb4SDavid Greenman 	/*
1620a17c678eSDavid Greenman 	 * Process receiver interrupts. If a no-resource (RNR)
1621a17c678eSDavid Greenman 	 * condition exists, get whatever packets we can and
1622a17c678eSDavid Greenman 	 * re-start the receiver.
1623947e3815SIan Dowse 	 *
16242b5989e9SLuigi Rizzo 	 * When using polling, we do not process the list to completion,
16252b5989e9SLuigi Rizzo 	 * so when we get an RNR interrupt we must defer the restart
16262b5989e9SLuigi Rizzo 	 * until we hit the last buffer with the C bit set.
16272b5989e9SLuigi Rizzo 	 * If we run out of cycles and rfa_headm has the C bit set,
1628947e3815SIan Dowse 	 * record the pending RNR in the FXP_FLAG_DEFERRED_RNR flag so
1629947e3815SIan Dowse 	 * that the info will be used in the subsequent polling cycle.
1630a17c678eSDavid Greenman 	 */
16312b5989e9SLuigi Rizzo 	for (;;) {
1632b2badf02SMaxime Henrion 		rxp = sc->fxp_desc.rx_head;
1633b2badf02SMaxime Henrion 		m = rxp->rx_mbuf;
1634ba8c6fd5SDavid Greenman 		rfa = (struct fxp_rfa *)(m->m_ext.ext_buf +
1635ba8c6fd5SDavid Greenman 		    RFA_ALIGNMENT_FUDGE);
1636b2badf02SMaxime Henrion 		bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map,
1637b2badf02SMaxime Henrion 		    BUS_DMASYNC_POSTREAD);
1638a17c678eSDavid Greenman 
1639e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING /* loop at most count times if count >=0 */
1640947e3815SIan Dowse 		if (count >= 0 && count-- == 0) {
1641947e3815SIan Dowse 			if (rnr) {
1642947e3815SIan Dowse 				/* Defer RNR processing until the next time. */
1643947e3815SIan Dowse 				sc->flags |= FXP_FLAG_DEFERRED_RNR;
1644947e3815SIan Dowse 				rnr = 0;
1645947e3815SIan Dowse 			}
16462b5989e9SLuigi Rizzo 			break;
1647947e3815SIan Dowse 		}
16482b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */
16492b5989e9SLuigi Rizzo 
165083e6547dSMaxime Henrion 		if ((le16toh(rfa->rfa_status) & FXP_RFA_STATUS_C) == 0)
16512b5989e9SLuigi Rizzo 			break;
16522b5989e9SLuigi Rizzo 
1653dfe61cf1SDavid Greenman 		/*
1654b2badf02SMaxime Henrion 		 * Advance head forward.
1655dfe61cf1SDavid Greenman 		 */
1656b2badf02SMaxime Henrion 		sc->fxp_desc.rx_head = rxp->rx_next;
1657a17c678eSDavid Greenman 
1658dfe61cf1SDavid Greenman 		/*
1659ba8c6fd5SDavid Greenman 		 * Add a new buffer to the receive chain.
1660ba8c6fd5SDavid Greenman 		 * If this fails, the old buffer is recycled
1661ba8c6fd5SDavid Greenman 		 * instead.
1662dfe61cf1SDavid Greenman 		 */
16631026fbd3SWes Peters 		fxp_rc = fxp_add_rfabuf(sc, rxp);
16641026fbd3SWes Peters 		if (fxp_rc == 0) {
1665aed53495SDavid Greenman 			int total_len;
1666a17c678eSDavid Greenman 
1667e8c8b728SJonathan Lemon 			/*
16682b5989e9SLuigi Rizzo 			 * Fetch packet length (the top 2 bits of
16692b5989e9SLuigi Rizzo 			 * actual_size are flags set by the controller
16702b5989e9SLuigi Rizzo 			 * upon completion), and drop the packet in case
16712b5989e9SLuigi Rizzo 			 * of bogus length or CRC errors.
1672e8c8b728SJonathan Lemon 			 */
1673bafb64afSMaxime Henrion 			total_len = le16toh(rfa->actual_size) & 0x3fff;
16742b5989e9SLuigi Rizzo 			if (total_len < sizeof(struct ether_header) ||
16752b5989e9SLuigi Rizzo 			    total_len > MCLBYTES - RFA_ALIGNMENT_FUDGE -
1676b2badf02SMaxime Henrion 				sc->rfa_size ||
167783e6547dSMaxime Henrion 			    le16toh(rfa->rfa_status) & FXP_RFA_STATUS_CRC) {
1678e8c8b728SJonathan Lemon 				m_freem(m);
16792b5989e9SLuigi Rizzo 				continue;
1680e8c8b728SJonathan Lemon 			}
1681920b58e8SBrooks Davis 
1682c8bca6dcSBill Paul                         /* Do IP checksum checking. */
168383e6547dSMaxime Henrion 			if (le16toh(rfa->rfa_status) & FXP_RFA_STATUS_PARSE) {
1684c8bca6dcSBill Paul 				if (rfa->rfax_csum_sts &
1685c8bca6dcSBill Paul 				    FXP_RFDX_CS_IP_CSUM_BIT_VALID)
1686c8bca6dcSBill Paul 					m->m_pkthdr.csum_flags |=
1687c8bca6dcSBill Paul 					    CSUM_IP_CHECKED;
1688c8bca6dcSBill Paul 				if (rfa->rfax_csum_sts &
1689c8bca6dcSBill Paul 				    FXP_RFDX_CS_IP_CSUM_VALID)
1690c8bca6dcSBill Paul 					m->m_pkthdr.csum_flags |=
1691c8bca6dcSBill Paul 					    CSUM_IP_VALID;
1692c8bca6dcSBill Paul 				if ((rfa->rfax_csum_sts &
1693c8bca6dcSBill Paul 				    FXP_RFDX_CS_TCPUDP_CSUM_BIT_VALID) &&
1694c8bca6dcSBill Paul 				    (rfa->rfax_csum_sts &
1695c8bca6dcSBill Paul 				    FXP_RFDX_CS_TCPUDP_CSUM_VALID)) {
1696c8bca6dcSBill Paul 					m->m_pkthdr.csum_flags |=
1697c8bca6dcSBill Paul 					    CSUM_DATA_VALID|CSUM_PSEUDO_HDR;
1698c8bca6dcSBill Paul 					m->m_pkthdr.csum_data = 0xffff;
1699c8bca6dcSBill Paul 				}
1700c8bca6dcSBill Paul 			}
1701c8bca6dcSBill Paul 
17022e2de7f2SArchie Cobbs 			m->m_pkthdr.len = m->m_len = total_len;
1703673d9191SSam Leffler 			m->m_pkthdr.rcvif = ifp;
1704673d9191SSam Leffler 
170505fb8c3fSNate Lawson 			/*
170605fb8c3fSNate Lawson 			 * Drop locks before calling if_input() since it
170705fb8c3fSNate Lawson 			 * may re-enter fxp_start() in the netisr case.
170805fb8c3fSNate Lawson 			 * This would result in a lock reversal.  Better
170905fb8c3fSNate Lawson 			 * performance might be obtained by chaining all
171005fb8c3fSNate Lawson 			 * packets received, dropping the lock, and then
171105fb8c3fSNate Lawson 			 * calling if_input() on each one.
171205fb8c3fSNate Lawson 			 */
171305fb8c3fSNate Lawson 			FXP_UNLOCK(sc);
1714673d9191SSam Leffler 			(*ifp->if_input)(ifp, m);
171505fb8c3fSNate Lawson 			FXP_LOCK(sc);
17161026fbd3SWes Peters 		} else if (fxp_rc == ENOBUFS) {
17171026fbd3SWes Peters 			rnr = 0;
17181026fbd3SWes Peters 			break;
1719a17c678eSDavid Greenman 		}
1720a17c678eSDavid Greenman 	}
17212b5989e9SLuigi Rizzo 	if (rnr) {
1722ba8c6fd5SDavid Greenman 		fxp_scb_wait(sc);
1723ba8c6fd5SDavid Greenman 		CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
1724b2badf02SMaxime Henrion 		    sc->fxp_desc.rx_head->rx_addr);
17252e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
1726a17c678eSDavid Greenman 	}
1727a17c678eSDavid Greenman }
1728a17c678eSDavid Greenman 
1729dfe61cf1SDavid Greenman /*
1730dfe61cf1SDavid Greenman  * Update packet in/out/collision statistics. The i82557 doesn't
1731dfe61cf1SDavid Greenman  * allow you to access these counters without doing a fairly
1732dfe61cf1SDavid Greenman  * expensive DMA to get _all_ of the statistics it maintains, so
1733dfe61cf1SDavid Greenman  * we do this operation here only once per second. The statistics
1734dfe61cf1SDavid Greenman  * counters in the kernel are updated from the previous dump-stats
1735dfe61cf1SDavid Greenman  * DMA and then a new dump-stats DMA is started. The on-chip
1736dfe61cf1SDavid Greenman  * counters are zeroed when the DMA completes. If we can't start
1737dfe61cf1SDavid Greenman  * the DMA immediately, we don't wait - we just prepare to read
1738dfe61cf1SDavid Greenman  * them again next time.
1739dfe61cf1SDavid Greenman  */
1740303b270bSEivind Eklund static void
1741f7788e8eSJonathan Lemon fxp_tick(void *xsc)
1742a17c678eSDavid Greenman {
1743f7788e8eSJonathan Lemon 	struct fxp_softc *sc = xsc;
1744fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
1745a17c678eSDavid Greenman 	struct fxp_stats *sp = sc->fxp_stats;
1746a17c678eSDavid Greenman 
17473212724cSJohn Baldwin 	FXP_LOCK_ASSERT(sc, MA_OWNED);
1748b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, BUS_DMASYNC_POSTREAD);
174983e6547dSMaxime Henrion 	ifp->if_opackets += le32toh(sp->tx_good);
175083e6547dSMaxime Henrion 	ifp->if_collisions += le32toh(sp->tx_total_collisions);
1751397f9dfeSDavid Greenman 	if (sp->rx_good) {
175283e6547dSMaxime Henrion 		ifp->if_ipackets += le32toh(sp->rx_good);
1753397f9dfeSDavid Greenman 		sc->rx_idle_secs = 0;
1754397f9dfeSDavid Greenman 	} else {
1755c8cc6fcaSDavid Greenman 		/*
1756c8cc6fcaSDavid Greenman 		 * Receiver's been idle for another second.
1757c8cc6fcaSDavid Greenman 		 */
1758397f9dfeSDavid Greenman 		sc->rx_idle_secs++;
1759397f9dfeSDavid Greenman 	}
17603ba65732SDavid Greenman 	ifp->if_ierrors +=
176183e6547dSMaxime Henrion 	    le32toh(sp->rx_crc_errors) +
176283e6547dSMaxime Henrion 	    le32toh(sp->rx_alignment_errors) +
176383e6547dSMaxime Henrion 	    le32toh(sp->rx_rnr_errors) +
176483e6547dSMaxime Henrion 	    le32toh(sp->rx_overrun_errors);
1765a17c678eSDavid Greenman 	/*
1766f9be9005SDavid Greenman 	 * If any transmit underruns occured, bump up the transmit
1767f9be9005SDavid Greenman 	 * threshold by another 512 bytes (64 * 8).
1768f9be9005SDavid Greenman 	 */
1769f9be9005SDavid Greenman 	if (sp->tx_underruns) {
177083e6547dSMaxime Henrion 		ifp->if_oerrors += le32toh(sp->tx_underruns);
1771f9be9005SDavid Greenman 		if (tx_threshold < 192)
1772f9be9005SDavid Greenman 			tx_threshold += 64;
1773f9be9005SDavid Greenman 	}
17744953bccaSNate Lawson 
1775397f9dfeSDavid Greenman 	/*
1776c8cc6fcaSDavid Greenman 	 * Release any xmit buffers that have completed DMA. This isn't
1777c8cc6fcaSDavid Greenman 	 * strictly necessary to do here, but it's advantagous for mbufs
1778c8cc6fcaSDavid Greenman 	 * with external storage to be released in a timely manner rather
1779c8cc6fcaSDavid Greenman 	 * than being defered for a potentially long time. This limits
1780c8cc6fcaSDavid Greenman 	 * the delay to a maximum of one second.
1781c8cc6fcaSDavid Greenman 	 */
1782b2badf02SMaxime Henrion 	fxp_txeof(sc);
1783b2badf02SMaxime Henrion 
1784c8cc6fcaSDavid Greenman 	/*
1785397f9dfeSDavid Greenman 	 * If we haven't received any packets in FXP_MAC_RX_IDLE seconds,
1786397f9dfeSDavid Greenman 	 * then assume the receiver has locked up and attempt to clear
1787397f9dfeSDavid Greenman 	 * the condition by reprogramming the multicast filter. This is
1788397f9dfeSDavid Greenman 	 * a work-around for a bug in the 82557 where the receiver locks
1789397f9dfeSDavid Greenman 	 * up if it gets certain types of garbage in the syncronization
1790397f9dfeSDavid Greenman 	 * bits prior to the packet header. This bug is supposed to only
1791397f9dfeSDavid Greenman 	 * occur in 10Mbps mode, but has been seen to occur in 100Mbps
1792397f9dfeSDavid Greenman 	 * mode as well (perhaps due to a 10/100 speed transition).
1793397f9dfeSDavid Greenman 	 */
1794397f9dfeSDavid Greenman 	if (sc->rx_idle_secs > FXP_MAX_RX_IDLE) {
1795397f9dfeSDavid Greenman 		sc->rx_idle_secs = 0;
1796397f9dfeSDavid Greenman 		fxp_mc_setup(sc);
1797397f9dfeSDavid Greenman 	}
1798f9be9005SDavid Greenman 	/*
17993ba65732SDavid Greenman 	 * If there is no pending command, start another stats
18003ba65732SDavid Greenman 	 * dump. Otherwise punt for now.
1801a17c678eSDavid Greenman 	 */
1802397f9dfeSDavid Greenman 	if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) {
1803a17c678eSDavid Greenman 		/*
1804397f9dfeSDavid Greenman 		 * Start another stats dump.
1805a17c678eSDavid Greenman 		 */
1806b2badf02SMaxime Henrion 		bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap,
1807b2badf02SMaxime Henrion 		    BUS_DMASYNC_PREREAD);
18082e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET);
1809dfe61cf1SDavid Greenman 	} else {
1810dfe61cf1SDavid Greenman 		/*
1811dfe61cf1SDavid Greenman 		 * A previous command is still waiting to be accepted.
1812dfe61cf1SDavid Greenman 		 * Just zero our copy of the stats and wait for the
18133ba65732SDavid Greenman 		 * next timer event to update them.
1814dfe61cf1SDavid Greenman 		 */
1815dfe61cf1SDavid Greenman 		sp->tx_good = 0;
1816f9be9005SDavid Greenman 		sp->tx_underruns = 0;
1817dfe61cf1SDavid Greenman 		sp->tx_total_collisions = 0;
18183ba65732SDavid Greenman 
1819dfe61cf1SDavid Greenman 		sp->rx_good = 0;
18203ba65732SDavid Greenman 		sp->rx_crc_errors = 0;
18213ba65732SDavid Greenman 		sp->rx_alignment_errors = 0;
18223ba65732SDavid Greenman 		sp->rx_rnr_errors = 0;
18233ba65732SDavid Greenman 		sp->rx_overrun_errors = 0;
1824dfe61cf1SDavid Greenman 	}
1825f7788e8eSJonathan Lemon 	if (sc->miibus != NULL)
1826f7788e8eSJonathan Lemon 		mii_tick(device_get_softc(sc->miibus));
18274953bccaSNate Lawson 
1828a17c678eSDavid Greenman 	/*
1829a17c678eSDavid Greenman 	 * Schedule another timeout one second from now.
1830a17c678eSDavid Greenman 	 */
183145276e4aSSam Leffler 	callout_reset(&sc->stat_ch, hz, fxp_tick, sc);
1832a17c678eSDavid Greenman }
1833a17c678eSDavid Greenman 
1834a17c678eSDavid Greenman /*
1835a17c678eSDavid Greenman  * Stop the interface. Cancels the statistics updater and resets
1836a17c678eSDavid Greenman  * the interface.
1837a17c678eSDavid Greenman  */
1838a17c678eSDavid Greenman static void
1839f7788e8eSJonathan Lemon fxp_stop(struct fxp_softc *sc)
1840a17c678eSDavid Greenman {
1841fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
1842b2badf02SMaxime Henrion 	struct fxp_tx *txp;
18433ba65732SDavid Greenman 	int i;
1844a17c678eSDavid Greenman 
184513f4c340SRobert Watson 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
18467dced78aSDavid Greenman 	ifp->if_timer = 0;
18477dced78aSDavid Greenman 
1848e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
1849e4fc250cSLuigi Rizzo 	ether_poll_deregister(ifp);
1850e4fc250cSLuigi Rizzo #endif
1851a17c678eSDavid Greenman 	/*
1852a17c678eSDavid Greenman 	 * Cancel stats updater.
1853a17c678eSDavid Greenman 	 */
185445276e4aSSam Leffler 	callout_stop(&sc->stat_ch);
18553ba65732SDavid Greenman 
18563ba65732SDavid Greenman 	/*
185772a32a26SJonathan Lemon 	 * Issue software reset, which also unloads the microcode.
18583ba65732SDavid Greenman 	 */
185972a32a26SJonathan Lemon 	sc->flags &= ~FXP_FLAG_UCODE;
186009882363SJonathan Lemon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET);
186172a32a26SJonathan Lemon 	DELAY(50);
1862a17c678eSDavid Greenman 
18633ba65732SDavid Greenman 	/*
18643ba65732SDavid Greenman 	 * Release any xmit buffers.
18653ba65732SDavid Greenman 	 */
1866b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_list;
1867da91462dSDavid Greenman 	if (txp != NULL) {
1868da91462dSDavid Greenman 		for (i = 0; i < FXP_NTXCB; i++) {
1869b2badf02SMaxime Henrion  			if (txp[i].tx_mbuf != NULL) {
1870b2badf02SMaxime Henrion 				bus_dmamap_sync(sc->fxp_mtag, txp[i].tx_map,
1871b2badf02SMaxime Henrion 				    BUS_DMASYNC_POSTWRITE);
1872b2badf02SMaxime Henrion 				bus_dmamap_unload(sc->fxp_mtag, txp[i].tx_map);
1873b2badf02SMaxime Henrion 				m_freem(txp[i].tx_mbuf);
1874b2badf02SMaxime Henrion 				txp[i].tx_mbuf = NULL;
1875c8bca6dcSBill Paul 				/* clear this to reset csum offload bits */
1876b2badf02SMaxime Henrion 				txp[i].tx_cb->tbd[0].tb_addr = 0;
1877da91462dSDavid Greenman 			}
1878da91462dSDavid Greenman 		}
18793ba65732SDavid Greenman 	}
1880b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
18813ba65732SDavid Greenman 	sc->tx_queued = 0;
1882a17c678eSDavid Greenman }
1883a17c678eSDavid Greenman 
1884a17c678eSDavid Greenman /*
1885a17c678eSDavid Greenman  * Watchdog/transmission transmit timeout handler. Called when a
1886a17c678eSDavid Greenman  * transmission is started on the interface, but no interrupt is
1887a17c678eSDavid Greenman  * received before the timeout. This usually indicates that the
1888a17c678eSDavid Greenman  * card has wedged for some reason.
1889a17c678eSDavid Greenman  */
1890a17c678eSDavid Greenman static void
1891f7788e8eSJonathan Lemon fxp_watchdog(struct ifnet *ifp)
1892a17c678eSDavid Greenman {
1893ba8c6fd5SDavid Greenman 	struct fxp_softc *sc = ifp->if_softc;
1894ba8c6fd5SDavid Greenman 
18954953bccaSNate Lawson 	FXP_LOCK(sc);
1896f7788e8eSJonathan Lemon 	device_printf(sc->dev, "device timeout\n");
18974a5f1499SDavid Greenman 	ifp->if_oerrors++;
1898a17c678eSDavid Greenman 
18994953bccaSNate Lawson 	fxp_init_body(sc);
19004953bccaSNate Lawson 	FXP_UNLOCK(sc);
1901a17c678eSDavid Greenman }
1902a17c678eSDavid Greenman 
19034953bccaSNate Lawson /*
19044953bccaSNate Lawson  * Acquire locks and then call the real initialization function.  This
19054953bccaSNate Lawson  * is necessary because ether_ioctl() calls if_init() and this would
19064953bccaSNate Lawson  * result in mutex recursion if the mutex was held.
19074953bccaSNate Lawson  */
1908a17c678eSDavid Greenman static void
1909f7788e8eSJonathan Lemon fxp_init(void *xsc)
1910a17c678eSDavid Greenman {
1911fb583156SDavid Greenman 	struct fxp_softc *sc = xsc;
19124953bccaSNate Lawson 
19134953bccaSNate Lawson 	FXP_LOCK(sc);
19144953bccaSNate Lawson 	fxp_init_body(sc);
19154953bccaSNate Lawson 	FXP_UNLOCK(sc);
19164953bccaSNate Lawson }
19174953bccaSNate Lawson 
19184953bccaSNate Lawson /*
19194953bccaSNate Lawson  * Perform device initialization. This routine must be called with the
19204953bccaSNate Lawson  * softc lock held.
19214953bccaSNate Lawson  */
19224953bccaSNate Lawson static void
19234953bccaSNate Lawson fxp_init_body(struct fxp_softc *sc)
19244953bccaSNate Lawson {
1925fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
1926a17c678eSDavid Greenman 	struct fxp_cb_config *cbp;
1927a17c678eSDavid Greenman 	struct fxp_cb_ias *cb_ias;
1928b2badf02SMaxime Henrion 	struct fxp_cb_tx *tcbp;
1929b2badf02SMaxime Henrion 	struct fxp_tx *txp;
193009882363SJonathan Lemon 	struct fxp_cb_mcs *mcsp;
19313212724cSJohn Baldwin 	int i, prm;
1932a17c678eSDavid Greenman 
193367fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
1934a17c678eSDavid Greenman 	/*
19353ba65732SDavid Greenman 	 * Cancel any pending I/O
1936a17c678eSDavid Greenman 	 */
19373ba65732SDavid Greenman 	fxp_stop(sc);
1938a17c678eSDavid Greenman 
1939a17c678eSDavid Greenman 	prm = (ifp->if_flags & IFF_PROMISC) ? 1 : 0;
1940a17c678eSDavid Greenman 
1941a17c678eSDavid Greenman 	/*
1942a17c678eSDavid Greenman 	 * Initialize base of CBL and RFA memory. Loading with zero
1943a17c678eSDavid Greenman 	 * sets it up for regular linear addressing.
1944a17c678eSDavid Greenman 	 */
1945ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0);
19462e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE);
1947a17c678eSDavid Greenman 
1948ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
19492e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE);
1950a17c678eSDavid Greenman 
1951a17c678eSDavid Greenman 	/*
1952a17c678eSDavid Greenman 	 * Initialize base of dump-stats buffer.
1953a17c678eSDavid Greenman 	 */
1954ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
1955b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, BUS_DMASYNC_PREREAD);
1956b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->stats_addr);
19572e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR);
1958a17c678eSDavid Greenman 
1959a17c678eSDavid Greenman 	/*
196072a32a26SJonathan Lemon 	 * Attempt to load microcode if requested.
196172a32a26SJonathan Lemon 	 */
196272a32a26SJonathan Lemon 	if (ifp->if_flags & IFF_LINK0 && (sc->flags & FXP_FLAG_UCODE) == 0)
196372a32a26SJonathan Lemon 		fxp_load_ucode(sc);
196472a32a26SJonathan Lemon 
196572a32a26SJonathan Lemon 	/*
196609882363SJonathan Lemon 	 * Initialize the multicast address list.
196709882363SJonathan Lemon 	 */
196809882363SJonathan Lemon 	if (fxp_mc_addrs(sc)) {
196909882363SJonathan Lemon 		mcsp = sc->mcsp;
197009882363SJonathan Lemon 		mcsp->cb_status = 0;
197183e6547dSMaxime Henrion 		mcsp->cb_command =
197283e6547dSMaxime Henrion 		    htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL);
197383e6547dSMaxime Henrion 		mcsp->link_addr = 0xffffffff;
197409882363SJonathan Lemon 		/*
197509882363SJonathan Lemon 	 	 * Start the multicast setup command.
197609882363SJonathan Lemon 		 */
197709882363SJonathan Lemon 		fxp_scb_wait(sc);
1978b2badf02SMaxime Henrion 		bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, BUS_DMASYNC_PREWRITE);
1979b2badf02SMaxime Henrion 		CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr);
198009882363SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
198109882363SJonathan Lemon 		/* ...and wait for it to complete. */
1982209b07bcSMaxime Henrion 		fxp_dma_wait(sc, &mcsp->cb_status, sc->mcs_tag, sc->mcs_map);
1983b2badf02SMaxime Henrion 		bus_dmamap_sync(sc->mcs_tag, sc->mcs_map,
1984b2badf02SMaxime Henrion 		    BUS_DMASYNC_POSTWRITE);
198509882363SJonathan Lemon 	}
198609882363SJonathan Lemon 
198709882363SJonathan Lemon 	/*
1988a17c678eSDavid Greenman 	 * We temporarily use memory that contains the TxCB list to
1989a17c678eSDavid Greenman 	 * construct the config CB. The TxCB list memory is rebuilt
1990a17c678eSDavid Greenman 	 * later.
1991a17c678eSDavid Greenman 	 */
1992b2badf02SMaxime Henrion 	cbp = (struct fxp_cb_config *)sc->fxp_desc.cbl_list;
1993a17c678eSDavid Greenman 
1994a17c678eSDavid Greenman 	/*
1995a17c678eSDavid Greenman 	 * This bcopy is kind of disgusting, but there are a bunch of must be
1996a17c678eSDavid Greenman 	 * zero and must be one bits in this structure and this is the easiest
1997a17c678eSDavid Greenman 	 * way to initialize them all to proper values.
1998a17c678eSDavid Greenman 	 */
1999b2badf02SMaxime Henrion 	bcopy(fxp_cb_config_template, cbp, sizeof(fxp_cb_config_template));
2000a17c678eSDavid Greenman 
2001a17c678eSDavid Greenman 	cbp->cb_status =	0;
200283e6547dSMaxime Henrion 	cbp->cb_command =	htole16(FXP_CB_COMMAND_CONFIG |
200383e6547dSMaxime Henrion 	    FXP_CB_COMMAND_EL);
200483e6547dSMaxime Henrion 	cbp->link_addr =	0xffffffff;	/* (no) next command */
20052c6c0947SMaxime Henrion 	cbp->byte_count =	sc->flags & FXP_FLAG_EXT_RFA ? 32 : 22;
2006001696daSDavid Greenman 	cbp->rx_fifo_limit =	8;	/* rx fifo threshold (32 bytes) */
2007001696daSDavid Greenman 	cbp->tx_fifo_limit =	0;	/* tx fifo threshold (0 bytes) */
2008a17c678eSDavid Greenman 	cbp->adaptive_ifs =	0;	/* (no) adaptive interframe spacing */
2009f7788e8eSJonathan Lemon 	cbp->mwi_enable =	sc->flags & FXP_FLAG_MWI_ENABLE ? 1 : 0;
2010f7788e8eSJonathan Lemon 	cbp->type_enable =	0;	/* actually reserved */
2011f7788e8eSJonathan Lemon 	cbp->read_align_en =	sc->flags & FXP_FLAG_READ_ALIGN ? 1 : 0;
2012f7788e8eSJonathan Lemon 	cbp->end_wr_on_cl =	sc->flags & FXP_FLAG_WRITE_ALIGN ? 1 : 0;
2013001696daSDavid Greenman 	cbp->rx_dma_bytecount =	0;	/* (no) rx DMA max */
2014001696daSDavid Greenman 	cbp->tx_dma_bytecount =	0;	/* (no) tx DMA max */
2015f7788e8eSJonathan Lemon 	cbp->dma_mbce =		0;	/* (disable) dma max counters */
2016a17c678eSDavid Greenman 	cbp->late_scb =		0;	/* (don't) defer SCB update */
2017f7788e8eSJonathan Lemon 	cbp->direct_dma_dis =	1;	/* disable direct rcv dma mode */
2018f7788e8eSJonathan Lemon 	cbp->tno_int_or_tco_en =0;	/* (disable) tx not okay interrupt */
20193114fdb4SDavid Greenman 	cbp->ci_int =		1;	/* interrupt on CU idle */
2020f7788e8eSJonathan Lemon 	cbp->ext_txcb_dis = 	sc->flags & FXP_FLAG_EXT_TXCB ? 0 : 1;
2021f7788e8eSJonathan Lemon 	cbp->ext_stats_dis = 	1;	/* disable extended counters */
2022f7788e8eSJonathan Lemon 	cbp->keep_overrun_rx = 	0;	/* don't pass overrun frames to host */
20238ef1f631SYaroslav Tykhiy 	cbp->save_bf =		sc->flags & FXP_FLAG_SAVE_BAD ? 1 : prm;
2024a17c678eSDavid Greenman 	cbp->disc_short_rx =	!prm;	/* discard short packets */
2025f7788e8eSJonathan Lemon 	cbp->underrun_retry =	1;	/* retry mode (once) on DMA underrun */
2026f7788e8eSJonathan Lemon 	cbp->two_frames =	0;	/* do not limit FIFO to 2 frames */
2027f7788e8eSJonathan Lemon 	cbp->dyn_tbd =		0;	/* (no) dynamic TBD mode */
2028c8bca6dcSBill Paul 	cbp->ext_rfa =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2029f7788e8eSJonathan Lemon 	cbp->mediatype =	sc->flags & FXP_FLAG_SERIAL_MEDIA ? 0 : 1;
2030f7788e8eSJonathan Lemon 	cbp->csma_dis =		0;	/* (don't) disable link */
2031f7788e8eSJonathan Lemon 	cbp->tcp_udp_cksum =	0;	/* (don't) enable checksum */
2032f7788e8eSJonathan Lemon 	cbp->vlan_tco =		0;	/* (don't) enable vlan wakeup */
2033f7788e8eSJonathan Lemon 	cbp->link_wake_en =	0;	/* (don't) assert PME# on link change */
2034f7788e8eSJonathan Lemon 	cbp->arp_wake_en =	0;	/* (don't) assert PME# on arp */
2035f7788e8eSJonathan Lemon 	cbp->mc_wake_en =	0;	/* (don't) enable PME# on mcmatch */
2036a17c678eSDavid Greenman 	cbp->nsai =		1;	/* (don't) disable source addr insert */
2037a17c678eSDavid Greenman 	cbp->preamble_length =	2;	/* (7 byte) preamble */
2038a17c678eSDavid Greenman 	cbp->loopback =		0;	/* (don't) loopback */
2039a17c678eSDavid Greenman 	cbp->linear_priority =	0;	/* (normal CSMA/CD operation) */
2040a17c678eSDavid Greenman 	cbp->linear_pri_mode =	0;	/* (wait after xmit only) */
2041a17c678eSDavid Greenman 	cbp->interfrm_spacing =	6;	/* (96 bits of) interframe spacing */
2042a17c678eSDavid Greenman 	cbp->promiscuous =	prm;	/* promiscuous mode */
2043a17c678eSDavid Greenman 	cbp->bcast_disable =	0;	/* (don't) disable broadcasts */
2044f7788e8eSJonathan Lemon 	cbp->wait_after_win =	0;	/* (don't) enable modified backoff alg*/
2045f7788e8eSJonathan Lemon 	cbp->ignore_ul =	0;	/* consider U/L bit in IA matching */
2046f7788e8eSJonathan Lemon 	cbp->crc16_en =		0;	/* (don't) enable crc-16 algorithm */
2047f7788e8eSJonathan Lemon 	cbp->crscdt =		sc->flags & FXP_FLAG_SERIAL_MEDIA ? 1 : 0;
2048f7788e8eSJonathan Lemon 
2049a17c678eSDavid Greenman 	cbp->stripping =	!prm;	/* truncate rx packet to byte count */
2050a17c678eSDavid Greenman 	cbp->padding =		1;	/* (do) pad short tx packets */
2051a17c678eSDavid Greenman 	cbp->rcv_crc_xfer =	0;	/* (don't) xfer CRC to host */
2052f7788e8eSJonathan Lemon 	cbp->long_rx_en =	sc->flags & FXP_FLAG_LONG_PKT_EN ? 1 : 0;
2053f7788e8eSJonathan Lemon 	cbp->ia_wake_en =	0;	/* (don't) wake up on address match */
2054f7788e8eSJonathan Lemon 	cbp->magic_pkt_dis =	0;	/* (don't) disable magic packet */
2055f7788e8eSJonathan Lemon 					/* must set wake_en in PMCSR also */
2056a17c678eSDavid Greenman 	cbp->force_fdx =	0;	/* (don't) force full duplex */
20573ba65732SDavid Greenman 	cbp->fdx_pin_en =	1;	/* (enable) FDX# pin */
2058a17c678eSDavid Greenman 	cbp->multi_ia =		0;	/* (don't) accept multiple IAs */
2059f7788e8eSJonathan Lemon 	cbp->mc_all =		sc->flags & FXP_FLAG_ALL_MCAST ? 1 : 0;
2060c8bca6dcSBill Paul 	cbp->gamla_rx =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2061a17c678eSDavid Greenman 
20620f1db1d6SMaxime Henrion 	if (sc->tunable_noflow || sc->revision == FXP_REV_82557) {
20633bd07cfdSJonathan Lemon 		/*
20643bd07cfdSJonathan Lemon 		 * The 82557 has no hardware flow control, the values
20653bd07cfdSJonathan Lemon 		 * below are the defaults for the chip.
20663bd07cfdSJonathan Lemon 		 */
20673bd07cfdSJonathan Lemon 		cbp->fc_delay_lsb =	0;
20683bd07cfdSJonathan Lemon 		cbp->fc_delay_msb =	0x40;
20693bd07cfdSJonathan Lemon 		cbp->pri_fc_thresh =	3;
20703bd07cfdSJonathan Lemon 		cbp->tx_fc_dis =	0;
20713bd07cfdSJonathan Lemon 		cbp->rx_fc_restop =	0;
20723bd07cfdSJonathan Lemon 		cbp->rx_fc_restart =	0;
20733bd07cfdSJonathan Lemon 		cbp->fc_filter =	0;
20743bd07cfdSJonathan Lemon 		cbp->pri_fc_loc =	1;
20753bd07cfdSJonathan Lemon 	} else {
20763bd07cfdSJonathan Lemon 		cbp->fc_delay_lsb =	0x1f;
20773bd07cfdSJonathan Lemon 		cbp->fc_delay_msb =	0x01;
20783bd07cfdSJonathan Lemon 		cbp->pri_fc_thresh =	3;
20793bd07cfdSJonathan Lemon 		cbp->tx_fc_dis =	0;	/* enable transmit FC */
20803bd07cfdSJonathan Lemon 		cbp->rx_fc_restop =	1;	/* enable FC restop frames */
20813bd07cfdSJonathan Lemon 		cbp->rx_fc_restart =	1;	/* enable FC restart frames */
20823bd07cfdSJonathan Lemon 		cbp->fc_filter =	!prm;	/* drop FC frames to host */
20833bd07cfdSJonathan Lemon 		cbp->pri_fc_loc =	1;	/* FC pri location (byte31) */
20843bd07cfdSJonathan Lemon 	}
20853bd07cfdSJonathan Lemon 
2086a17c678eSDavid Greenman 	/*
2087a17c678eSDavid Greenman 	 * Start the config command/DMA.
2088a17c678eSDavid Greenman 	 */
2089ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
2090b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
2091b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
20922e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2093a17c678eSDavid Greenman 	/* ...and wait for it to complete. */
2094209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map);
2095b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE);
2096a17c678eSDavid Greenman 
2097a17c678eSDavid Greenman 	/*
2098a17c678eSDavid Greenman 	 * Now initialize the station address. Temporarily use the TxCB
2099a17c678eSDavid Greenman 	 * memory area like we did above for the config CB.
2100a17c678eSDavid Greenman 	 */
2101b2badf02SMaxime Henrion 	cb_ias = (struct fxp_cb_ias *)sc->fxp_desc.cbl_list;
2102a17c678eSDavid Greenman 	cb_ias->cb_status = 0;
210383e6547dSMaxime Henrion 	cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL);
210483e6547dSMaxime Henrion 	cb_ias->link_addr = 0xffffffff;
2105fc74a9f9SBrooks Davis 	bcopy(IFP2ENADDR(sc->ifp), cb_ias->macaddr,
2106fc74a9f9SBrooks Davis 	    sizeof(IFP2ENADDR(sc->ifp)));
2107a17c678eSDavid Greenman 
2108a17c678eSDavid Greenman 	/*
2109a17c678eSDavid Greenman 	 * Start the IAS (Individual Address Setup) command/DMA.
2110a17c678eSDavid Greenman 	 */
2111ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
2112b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
21132e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2114a17c678eSDavid Greenman 	/* ...and wait for it to complete. */
2115209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cb_ias->cb_status, sc->cbl_tag, sc->cbl_map);
2116b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE);
2117a17c678eSDavid Greenman 
2118a17c678eSDavid Greenman 	/*
2119a17c678eSDavid Greenman 	 * Initialize transmit control block (TxCB) list.
2120a17c678eSDavid Greenman 	 */
2121b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_list;
2122b2badf02SMaxime Henrion 	tcbp = sc->fxp_desc.cbl_list;
2123b2badf02SMaxime Henrion 	bzero(tcbp, FXP_TXCB_SZ);
2124a17c678eSDavid Greenman 	for (i = 0; i < FXP_NTXCB; i++) {
2125b2badf02SMaxime Henrion 		txp[i].tx_mbuf = NULL;
212683e6547dSMaxime Henrion 		tcbp[i].cb_status = htole16(FXP_CB_STATUS_C | FXP_CB_STATUS_OK);
212783e6547dSMaxime Henrion 		tcbp[i].cb_command = htole16(FXP_CB_COMMAND_NOP);
212883e6547dSMaxime Henrion 		tcbp[i].link_addr = htole32(sc->fxp_desc.cbl_addr +
212983e6547dSMaxime Henrion 		    (((i + 1) & FXP_TXCB_MASK) * sizeof(struct fxp_cb_tx)));
21303bd07cfdSJonathan Lemon 		if (sc->flags & FXP_FLAG_EXT_TXCB)
2131b2badf02SMaxime Henrion 			tcbp[i].tbd_array_addr =
213283e6547dSMaxime Henrion 			    htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[2]));
21333bd07cfdSJonathan Lemon 		else
2134b2badf02SMaxime Henrion 			tcbp[i].tbd_array_addr =
213583e6547dSMaxime Henrion 			    htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[0]));
2136b2badf02SMaxime Henrion 		txp[i].tx_next = &txp[(i + 1) & FXP_TXCB_MASK];
2137a17c678eSDavid Greenman 	}
2138a17c678eSDavid Greenman 	/*
2139397f9dfeSDavid Greenman 	 * Set the suspend flag on the first TxCB and start the control
2140a17c678eSDavid Greenman 	 * unit. It will execute the NOP and then suspend.
2141a17c678eSDavid Greenman 	 */
214283e6547dSMaxime Henrion 	tcbp->cb_command = htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S);
2143b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
2144b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp;
2145397f9dfeSDavid Greenman 	sc->tx_queued = 1;
2146a17c678eSDavid Greenman 
2147ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
21482e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2149a17c678eSDavid Greenman 
2150a17c678eSDavid Greenman 	/*
2151a17c678eSDavid Greenman 	 * Initialize receiver buffer area - RFA.
2152a17c678eSDavid Greenman 	 */
2153ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
2154b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.rx_head->rx_addr);
21552e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
2156a17c678eSDavid Greenman 
2157dccee1a1SDavid Greenman 	/*
2158ba8c6fd5SDavid Greenman 	 * Set current media.
2159dccee1a1SDavid Greenman 	 */
2160f7788e8eSJonathan Lemon 	if (sc->miibus != NULL)
2161f7788e8eSJonathan Lemon 		mii_mediachg(device_get_softc(sc->miibus));
2162dccee1a1SDavid Greenman 
216313f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
216413f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2165e8c8b728SJonathan Lemon 
2166e8c8b728SJonathan Lemon 	/*
2167e8c8b728SJonathan Lemon 	 * Enable interrupts.
2168e8c8b728SJonathan Lemon 	 */
21692b5989e9SLuigi Rizzo #ifdef DEVICE_POLLING
21702b5989e9SLuigi Rizzo 	/*
21712b5989e9SLuigi Rizzo 	 * ... but only do that if we are not polling. And because (presumably)
21722b5989e9SLuigi Rizzo 	 * the default is interrupts on, we need to disable them explicitly!
21732b5989e9SLuigi Rizzo 	 */
217462f76486SMaxim Sobolev 	if ( ifp->if_flags & IFF_POLLING )
21752b5989e9SLuigi Rizzo 		CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
21762b5989e9SLuigi Rizzo 	else
21772b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */
2178e8c8b728SJonathan Lemon 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0);
2179a17c678eSDavid Greenman 
2180a17c678eSDavid Greenman 	/*
2181a17c678eSDavid Greenman 	 * Start stats updater.
2182a17c678eSDavid Greenman 	 */
218345276e4aSSam Leffler 	callout_reset(&sc->stat_ch, hz, fxp_tick, sc);
2184f7788e8eSJonathan Lemon }
2185f7788e8eSJonathan Lemon 
2186f7788e8eSJonathan Lemon static int
2187f7788e8eSJonathan Lemon fxp_serial_ifmedia_upd(struct ifnet *ifp)
2188f7788e8eSJonathan Lemon {
2189f7788e8eSJonathan Lemon 
2190f7788e8eSJonathan Lemon 	return (0);
2191a17c678eSDavid Greenman }
2192a17c678eSDavid Greenman 
2193303b270bSEivind Eklund static void
2194f7788e8eSJonathan Lemon fxp_serial_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
2195ba8c6fd5SDavid Greenman {
2196ba8c6fd5SDavid Greenman 
2197f7788e8eSJonathan Lemon 	ifmr->ifm_active = IFM_ETHER|IFM_MANUAL;
2198ba8c6fd5SDavid Greenman }
2199ba8c6fd5SDavid Greenman 
2200ba8c6fd5SDavid Greenman /*
2201ba8c6fd5SDavid Greenman  * Change media according to request.
2202ba8c6fd5SDavid Greenman  */
2203f7788e8eSJonathan Lemon static int
2204f7788e8eSJonathan Lemon fxp_ifmedia_upd(struct ifnet *ifp)
2205ba8c6fd5SDavid Greenman {
2206ba8c6fd5SDavid Greenman 	struct fxp_softc *sc = ifp->if_softc;
2207f7788e8eSJonathan Lemon 	struct mii_data *mii;
2208ba8c6fd5SDavid Greenman 
2209f7788e8eSJonathan Lemon 	mii = device_get_softc(sc->miibus);
22103212724cSJohn Baldwin 	FXP_LOCK(sc);
2211f7788e8eSJonathan Lemon 	mii_mediachg(mii);
22123212724cSJohn Baldwin 	FXP_UNLOCK(sc);
2213ba8c6fd5SDavid Greenman 	return (0);
2214ba8c6fd5SDavid Greenman }
2215ba8c6fd5SDavid Greenman 
2216ba8c6fd5SDavid Greenman /*
2217ba8c6fd5SDavid Greenman  * Notify the world which media we're using.
2218ba8c6fd5SDavid Greenman  */
2219f7788e8eSJonathan Lemon static void
2220f7788e8eSJonathan Lemon fxp_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
2221ba8c6fd5SDavid Greenman {
2222ba8c6fd5SDavid Greenman 	struct fxp_softc *sc = ifp->if_softc;
2223f7788e8eSJonathan Lemon 	struct mii_data *mii;
2224ba8c6fd5SDavid Greenman 
2225f7788e8eSJonathan Lemon 	mii = device_get_softc(sc->miibus);
22263212724cSJohn Baldwin 	FXP_LOCK(sc);
2227f7788e8eSJonathan Lemon 	mii_pollstat(mii);
2228f7788e8eSJonathan Lemon 	ifmr->ifm_active = mii->mii_media_active;
2229f7788e8eSJonathan Lemon 	ifmr->ifm_status = mii->mii_media_status;
22302e2b8238SJonathan Lemon 
22312e2b8238SJonathan Lemon 	if (ifmr->ifm_status & IFM_10_T && sc->flags & FXP_FLAG_CU_RESUME_BUG)
22322e2b8238SJonathan Lemon 		sc->cu_resume_bug = 1;
22332e2b8238SJonathan Lemon 	else
22342e2b8238SJonathan Lemon 		sc->cu_resume_bug = 0;
22353212724cSJohn Baldwin 	FXP_UNLOCK(sc);
2236ba8c6fd5SDavid Greenman }
2237ba8c6fd5SDavid Greenman 
2238a17c678eSDavid Greenman /*
2239a17c678eSDavid Greenman  * Add a buffer to the end of the RFA buffer list.
2240a17c678eSDavid Greenman  * Return 0 if successful, 1 for failure. A failure results in
2241a17c678eSDavid Greenman  * adding the 'oldm' (if non-NULL) on to the end of the list -
2242dc733423SDag-Erling Smørgrav  * tossing out its old contents and recycling it.
2243a17c678eSDavid Greenman  * The RFA struct is stuck at the beginning of mbuf cluster and the
2244a17c678eSDavid Greenman  * data pointer is fixed up to point just past it.
2245a17c678eSDavid Greenman  */
2246a17c678eSDavid Greenman static int
2247b2badf02SMaxime Henrion fxp_add_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp)
2248a17c678eSDavid Greenman {
2249a17c678eSDavid Greenman 	struct mbuf *m;
2250a17c678eSDavid Greenman 	struct fxp_rfa *rfa, *p_rfa;
2251b2badf02SMaxime Henrion 	struct fxp_rx *p_rx;
2252b2badf02SMaxime Henrion 	bus_dmamap_t tmp_map;
2253b2badf02SMaxime Henrion 	int error;
2254a17c678eSDavid Greenman 
2255a163d034SWarner Losh 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
2256b2badf02SMaxime Henrion 	if (m == NULL)
2257b2badf02SMaxime Henrion 		return (ENOBUFS);
2258ba8c6fd5SDavid Greenman 
2259ba8c6fd5SDavid Greenman 	/*
2260ba8c6fd5SDavid Greenman 	 * Move the data pointer up so that the incoming data packet
2261ba8c6fd5SDavid Greenman 	 * will be 32-bit aligned.
2262ba8c6fd5SDavid Greenman 	 */
2263ba8c6fd5SDavid Greenman 	m->m_data += RFA_ALIGNMENT_FUDGE;
2264ba8c6fd5SDavid Greenman 
2265eadd5e3aSDavid Greenman 	/*
2266eadd5e3aSDavid Greenman 	 * Get a pointer to the base of the mbuf cluster and move
2267eadd5e3aSDavid Greenman 	 * data start past it.
2268eadd5e3aSDavid Greenman 	 */
2269a17c678eSDavid Greenman 	rfa = mtod(m, struct fxp_rfa *);
2270c8bca6dcSBill Paul 	m->m_data += sc->rfa_size;
227183e6547dSMaxime Henrion 	rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE);
2272eadd5e3aSDavid Greenman 
2273a17c678eSDavid Greenman 	rfa->rfa_status = 0;
227483e6547dSMaxime Henrion 	rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL);
2275a17c678eSDavid Greenman 	rfa->actual_size = 0;
2276ba8c6fd5SDavid Greenman 
227728935f27SMaxime Henrion 	/*
227828935f27SMaxime Henrion 	 * Initialize the rest of the RFA.  Note that since the RFA
227928935f27SMaxime Henrion 	 * is misaligned, we cannot store values directly.  We're thus
228028935f27SMaxime Henrion 	 * using the le32enc() function which handles endianness and
228128935f27SMaxime Henrion 	 * is also alignment-safe.
228228935f27SMaxime Henrion 	 */
228383e6547dSMaxime Henrion 	le32enc(&rfa->link_addr, 0xffffffff);
228483e6547dSMaxime Henrion 	le32enc(&rfa->rbd_addr, 0xffffffff);
2285ba8c6fd5SDavid Greenman 
2286b2badf02SMaxime Henrion 	/* Map the RFA into DMA memory. */
2287b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->fxp_mtag, sc->spare_map, rfa,
2288b2badf02SMaxime Henrion 	    MCLBYTES - RFA_ALIGNMENT_FUDGE, fxp_dma_map_addr,
2289b2badf02SMaxime Henrion 	    &rxp->rx_addr, 0);
2290b2badf02SMaxime Henrion 	if (error) {
2291b2badf02SMaxime Henrion 		m_freem(m);
2292b2badf02SMaxime Henrion 		return (error);
2293b2badf02SMaxime Henrion 	}
2294b2badf02SMaxime Henrion 
2295b2badf02SMaxime Henrion 	bus_dmamap_unload(sc->fxp_mtag, rxp->rx_map);
2296b2badf02SMaxime Henrion 	tmp_map = sc->spare_map;
2297b2badf02SMaxime Henrion 	sc->spare_map = rxp->rx_map;
2298b2badf02SMaxime Henrion 	rxp->rx_map = tmp_map;
2299b2badf02SMaxime Henrion 	rxp->rx_mbuf = m;
2300b2badf02SMaxime Henrion 
2301b983c7b3SMaxime Henrion 	bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map,
2302b983c7b3SMaxime Henrion 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2303b2badf02SMaxime Henrion 
2304dfe61cf1SDavid Greenman 	/*
2305dfe61cf1SDavid Greenman 	 * If there are other buffers already on the list, attach this
2306dfe61cf1SDavid Greenman 	 * one to the end by fixing up the tail to point to this one.
2307dfe61cf1SDavid Greenman 	 */
2308b2badf02SMaxime Henrion 	if (sc->fxp_desc.rx_head != NULL) {
2309b2badf02SMaxime Henrion 		p_rx = sc->fxp_desc.rx_tail;
2310b2badf02SMaxime Henrion 		p_rfa = (struct fxp_rfa *)
2311b2badf02SMaxime Henrion 		    (p_rx->rx_mbuf->m_ext.ext_buf + RFA_ALIGNMENT_FUDGE);
2312b2badf02SMaxime Henrion 		p_rx->rx_next = rxp;
231383e6547dSMaxime Henrion 		le32enc(&p_rfa->link_addr, rxp->rx_addr);
2314aed53495SDavid Greenman 		p_rfa->rfa_control = 0;
2315b2badf02SMaxime Henrion 		bus_dmamap_sync(sc->fxp_mtag, p_rx->rx_map,
23164cec1653SMaxime Henrion 		    BUS_DMASYNC_PREWRITE);
2317a17c678eSDavid Greenman 	} else {
2318b2badf02SMaxime Henrion 		rxp->rx_next = NULL;
2319b2badf02SMaxime Henrion 		sc->fxp_desc.rx_head = rxp;
2320a17c678eSDavid Greenman 	}
2321b2badf02SMaxime Henrion 	sc->fxp_desc.rx_tail = rxp;
2322b2badf02SMaxime Henrion 	return (0);
2323a17c678eSDavid Greenman }
2324a17c678eSDavid Greenman 
23256ebc3153SDavid Greenman static volatile int
2326f7788e8eSJonathan Lemon fxp_miibus_readreg(device_t dev, int phy, int reg)
2327dccee1a1SDavid Greenman {
2328f7788e8eSJonathan Lemon 	struct fxp_softc *sc = device_get_softc(dev);
2329dccee1a1SDavid Greenman 	int count = 10000;
23306ebc3153SDavid Greenman 	int value;
2331dccee1a1SDavid Greenman 
2332ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
2333ba8c6fd5SDavid Greenman 	    (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21));
2334dccee1a1SDavid Greenman 
2335ba8c6fd5SDavid Greenman 	while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0
2336ba8c6fd5SDavid Greenman 	    && count--)
23376ebc3153SDavid Greenman 		DELAY(10);
2338dccee1a1SDavid Greenman 
2339dccee1a1SDavid Greenman 	if (count <= 0)
2340f7788e8eSJonathan Lemon 		device_printf(dev, "fxp_miibus_readreg: timed out\n");
2341dccee1a1SDavid Greenman 
23426ebc3153SDavid Greenman 	return (value & 0xffff);
2343dccee1a1SDavid Greenman }
2344dccee1a1SDavid Greenman 
2345dccee1a1SDavid Greenman static void
2346f7788e8eSJonathan Lemon fxp_miibus_writereg(device_t dev, int phy, int reg, int value)
2347dccee1a1SDavid Greenman {
2348f7788e8eSJonathan Lemon 	struct fxp_softc *sc = device_get_softc(dev);
2349dccee1a1SDavid Greenman 	int count = 10000;
2350dccee1a1SDavid Greenman 
2351ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
2352ba8c6fd5SDavid Greenman 	    (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) |
2353ba8c6fd5SDavid Greenman 	    (value & 0xffff));
2354dccee1a1SDavid Greenman 
2355ba8c6fd5SDavid Greenman 	while ((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 &&
2356ba8c6fd5SDavid Greenman 	    count--)
23576ebc3153SDavid Greenman 		DELAY(10);
2358dccee1a1SDavid Greenman 
2359dccee1a1SDavid Greenman 	if (count <= 0)
2360f7788e8eSJonathan Lemon 		device_printf(dev, "fxp_miibus_writereg: timed out\n");
2361dccee1a1SDavid Greenman }
2362dccee1a1SDavid Greenman 
2363dccee1a1SDavid Greenman static int
2364f7788e8eSJonathan Lemon fxp_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
2365a17c678eSDavid Greenman {
23669b44ff22SGarrett Wollman 	struct fxp_softc *sc = ifp->if_softc;
2367a17c678eSDavid Greenman 	struct ifreq *ifr = (struct ifreq *)data;
2368f7788e8eSJonathan Lemon 	struct mii_data *mii;
23693212724cSJohn Baldwin 	int flag, mask, error = 0;
2370a17c678eSDavid Greenman 
2371a17c678eSDavid Greenman 	switch (command) {
2372a17c678eSDavid Greenman 	case SIOCSIFFLAGS:
23733212724cSJohn Baldwin 		FXP_LOCK(sc);
2374f7788e8eSJonathan Lemon 		if (ifp->if_flags & IFF_ALLMULTI)
2375f7788e8eSJonathan Lemon 			sc->flags |= FXP_FLAG_ALL_MCAST;
2376f7788e8eSJonathan Lemon 		else
2377f7788e8eSJonathan Lemon 			sc->flags &= ~FXP_FLAG_ALL_MCAST;
2378a17c678eSDavid Greenman 
2379a17c678eSDavid Greenman 		/*
2380a17c678eSDavid Greenman 		 * If interface is marked up and not running, then start it.
2381a17c678eSDavid Greenman 		 * If it is marked down and running, stop it.
2382a17c678eSDavid Greenman 		 * XXX If it's up then re-initialize it. This is so flags
2383a17c678eSDavid Greenman 		 * such as IFF_PROMISC are handled.
2384a17c678eSDavid Greenman 		 */
2385a17c678eSDavid Greenman 		if (ifp->if_flags & IFF_UP) {
23864953bccaSNate Lawson 			fxp_init_body(sc);
2387a17c678eSDavid Greenman 		} else {
238813f4c340SRobert Watson 			if (ifp->if_drv_flags & IFF_DRV_RUNNING)
23894a5f1499SDavid Greenman 				fxp_stop(sc);
2390a17c678eSDavid Greenman 		}
23913212724cSJohn Baldwin 		FXP_UNLOCK(sc);
2392a17c678eSDavid Greenman 		break;
2393a17c678eSDavid Greenman 
2394a17c678eSDavid Greenman 	case SIOCADDMULTI:
2395a17c678eSDavid Greenman 	case SIOCDELMULTI:
23963212724cSJohn Baldwin 		FXP_LOCK(sc);
2397f7788e8eSJonathan Lemon 		if (ifp->if_flags & IFF_ALLMULTI)
2398f7788e8eSJonathan Lemon 			sc->flags |= FXP_FLAG_ALL_MCAST;
2399f7788e8eSJonathan Lemon 		else
2400f7788e8eSJonathan Lemon 			sc->flags &= ~FXP_FLAG_ALL_MCAST;
2401a17c678eSDavid Greenman 		/*
2402a17c678eSDavid Greenman 		 * Multicast list has changed; set the hardware filter
2403a17c678eSDavid Greenman 		 * accordingly.
2404a17c678eSDavid Greenman 		 */
2405f7788e8eSJonathan Lemon 		if ((sc->flags & FXP_FLAG_ALL_MCAST) == 0)
2406397f9dfeSDavid Greenman 			fxp_mc_setup(sc);
2407397f9dfeSDavid Greenman 		/*
2408f7788e8eSJonathan Lemon 		 * fxp_mc_setup() can set FXP_FLAG_ALL_MCAST, so check it
2409397f9dfeSDavid Greenman 		 * again rather than else {}.
2410397f9dfeSDavid Greenman 		 */
2411f7788e8eSJonathan Lemon 		if (sc->flags & FXP_FLAG_ALL_MCAST)
24124953bccaSNate Lawson 			fxp_init_body(sc);
24133212724cSJohn Baldwin 		FXP_UNLOCK(sc);
2414a17c678eSDavid Greenman 		error = 0;
2415ba8c6fd5SDavid Greenman 		break;
2416ba8c6fd5SDavid Greenman 
2417ba8c6fd5SDavid Greenman 	case SIOCSIFMEDIA:
2418ba8c6fd5SDavid Greenman 	case SIOCGIFMEDIA:
2419f7788e8eSJonathan Lemon 		if (sc->miibus != NULL) {
2420f7788e8eSJonathan Lemon 			mii = device_get_softc(sc->miibus);
2421f7788e8eSJonathan Lemon                         error = ifmedia_ioctl(ifp, ifr,
2422f7788e8eSJonathan Lemon                             &mii->mii_media, command);
2423f7788e8eSJonathan Lemon 		} else {
2424ba8c6fd5SDavid Greenman                         error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, command);
2425f7788e8eSJonathan Lemon 		}
2426a17c678eSDavid Greenman 		break;
2427a17c678eSDavid Greenman 
2428fb917226SRuslan Ermilov 	case SIOCSIFCAP:
24293212724cSJohn Baldwin 		FXP_LOCK(sc);
24308ef1f631SYaroslav Tykhiy 		mask = ifp->if_capenable ^ ifr->ifr_reqcap;
24318ef1f631SYaroslav Tykhiy 		if (mask & IFCAP_POLLING)
24328ef1f631SYaroslav Tykhiy 			ifp->if_capenable ^= IFCAP_POLLING;
24338ef1f631SYaroslav Tykhiy 		if (mask & IFCAP_VLAN_MTU) {
24348ef1f631SYaroslav Tykhiy 			ifp->if_capenable ^= IFCAP_VLAN_MTU;
24358ef1f631SYaroslav Tykhiy 			if (sc->revision != FXP_REV_82557)
24368ef1f631SYaroslav Tykhiy 				flag = FXP_FLAG_LONG_PKT_EN;
24378ef1f631SYaroslav Tykhiy 			else /* a hack to get long frames on the old chip */
24388ef1f631SYaroslav Tykhiy 				flag = FXP_FLAG_SAVE_BAD;
24398ef1f631SYaroslav Tykhiy 			sc->flags ^= flag;
24408ef1f631SYaroslav Tykhiy 			if (ifp->if_flags & IFF_UP)
24418ef1f631SYaroslav Tykhiy 				fxp_init_body(sc);
24428ef1f631SYaroslav Tykhiy 		}
24433212724cSJohn Baldwin 		FXP_UNLOCK(sc);
2444fb917226SRuslan Ermilov 		break;
2445fb917226SRuslan Ermilov 
2446a17c678eSDavid Greenman 	default:
2447673d9191SSam Leffler 		error = ether_ioctl(ifp, command, data);
2448a17c678eSDavid Greenman 	}
2449a17c678eSDavid Greenman 	return (error);
2450a17c678eSDavid Greenman }
2451397f9dfeSDavid Greenman 
2452397f9dfeSDavid Greenman /*
245309882363SJonathan Lemon  * Fill in the multicast address list and return number of entries.
245409882363SJonathan Lemon  */
245509882363SJonathan Lemon static int
245609882363SJonathan Lemon fxp_mc_addrs(struct fxp_softc *sc)
245709882363SJonathan Lemon {
245809882363SJonathan Lemon 	struct fxp_cb_mcs *mcsp = sc->mcsp;
2459fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
246009882363SJonathan Lemon 	struct ifmultiaddr *ifma;
246109882363SJonathan Lemon 	int nmcasts;
246209882363SJonathan Lemon 
246309882363SJonathan Lemon 	nmcasts = 0;
246409882363SJonathan Lemon 	if ((sc->flags & FXP_FLAG_ALL_MCAST) == 0) {
246513b203d0SRobert Watson 		IF_ADDR_LOCK(ifp);
246609882363SJonathan Lemon 		TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
246709882363SJonathan Lemon 			if (ifma->ifma_addr->sa_family != AF_LINK)
246809882363SJonathan Lemon 				continue;
246909882363SJonathan Lemon 			if (nmcasts >= MAXMCADDR) {
247009882363SJonathan Lemon 				sc->flags |= FXP_FLAG_ALL_MCAST;
247109882363SJonathan Lemon 				nmcasts = 0;
247209882363SJonathan Lemon 				break;
247309882363SJonathan Lemon 			}
247409882363SJonathan Lemon 			bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr),
2475bafb64afSMaxime Henrion 			    &sc->mcsp->mc_addr[nmcasts][0], ETHER_ADDR_LEN);
247609882363SJonathan Lemon 			nmcasts++;
247709882363SJonathan Lemon 		}
247813b203d0SRobert Watson 		IF_ADDR_UNLOCK(ifp);
247909882363SJonathan Lemon 	}
2480bafb64afSMaxime Henrion 	mcsp->mc_cnt = htole16(nmcasts * ETHER_ADDR_LEN);
248109882363SJonathan Lemon 	return (nmcasts);
248209882363SJonathan Lemon }
248309882363SJonathan Lemon 
248409882363SJonathan Lemon /*
2485397f9dfeSDavid Greenman  * Program the multicast filter.
2486397f9dfeSDavid Greenman  *
2487397f9dfeSDavid Greenman  * We have an artificial restriction that the multicast setup command
2488397f9dfeSDavid Greenman  * must be the first command in the chain, so we take steps to ensure
24893114fdb4SDavid Greenman  * this. By requiring this, it allows us to keep up the performance of
2490397f9dfeSDavid Greenman  * the pre-initialized command ring (esp. link pointers) by not actually
2491dc733423SDag-Erling Smørgrav  * inserting the mcsetup command in the ring - i.e. its link pointer
2492397f9dfeSDavid Greenman  * points to the TxCB ring, but the mcsetup descriptor itself is not part
2493397f9dfeSDavid Greenman  * of it. We then can do 'CU_START' on the mcsetup descriptor and have it
2494397f9dfeSDavid Greenman  * lead into the regular TxCB ring when it completes.
2495397f9dfeSDavid Greenman  *
2496397f9dfeSDavid Greenman  * This function must be called at splimp.
2497397f9dfeSDavid Greenman  */
2498397f9dfeSDavid Greenman static void
2499f7788e8eSJonathan Lemon fxp_mc_setup(struct fxp_softc *sc)
2500397f9dfeSDavid Greenman {
2501397f9dfeSDavid Greenman 	struct fxp_cb_mcs *mcsp = sc->mcsp;
2502fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
2503b2badf02SMaxime Henrion 	struct fxp_tx *txp;
25047dced78aSDavid Greenman 	int count;
2505397f9dfeSDavid Greenman 
250667fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
25073114fdb4SDavid Greenman 	/*
25083114fdb4SDavid Greenman 	 * If there are queued commands, we must wait until they are all
25093114fdb4SDavid Greenman 	 * completed. If we are already waiting, then add a NOP command
25103114fdb4SDavid Greenman 	 * with interrupt option so that we're notified when all commands
25113114fdb4SDavid Greenman 	 * have been completed - fxp_start() ensures that no additional
25123114fdb4SDavid Greenman 	 * TX commands will be added when need_mcsetup is true.
25133114fdb4SDavid Greenman 	 */
2514397f9dfeSDavid Greenman 	if (sc->tx_queued) {
25153114fdb4SDavid Greenman 		/*
25163114fdb4SDavid Greenman 		 * need_mcsetup will be true if we are already waiting for the
25173114fdb4SDavid Greenman 		 * NOP command to be completed (see below). In this case, bail.
25183114fdb4SDavid Greenman 		 */
25193114fdb4SDavid Greenman 		if (sc->need_mcsetup)
25203114fdb4SDavid Greenman 			return;
2521397f9dfeSDavid Greenman 		sc->need_mcsetup = 1;
25223114fdb4SDavid Greenman 
25233114fdb4SDavid Greenman 		/*
252472a32a26SJonathan Lemon 		 * Add a NOP command with interrupt so that we are notified
252572a32a26SJonathan Lemon 		 * when all TX commands have been processed.
25263114fdb4SDavid Greenman 		 */
2527b2badf02SMaxime Henrion 		txp = sc->fxp_desc.tx_last->tx_next;
2528b2badf02SMaxime Henrion 		txp->tx_mbuf = NULL;
2529b2badf02SMaxime Henrion 		txp->tx_cb->cb_status = 0;
253083e6547dSMaxime Henrion 		txp->tx_cb->cb_command = htole16(FXP_CB_COMMAND_NOP |
253183e6547dSMaxime Henrion 		    FXP_CB_COMMAND_S | FXP_CB_COMMAND_I);
25323114fdb4SDavid Greenman 		/*
25333114fdb4SDavid Greenman 		 * Advance the end of list forward.
25343114fdb4SDavid Greenman 		 */
253583e6547dSMaxime Henrion 		sc->fxp_desc.tx_last->tx_cb->cb_command &=
253683e6547dSMaxime Henrion 		    htole16(~FXP_CB_COMMAND_S);
25375f361cbeSMaxime Henrion 		bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
2538b2badf02SMaxime Henrion 		sc->fxp_desc.tx_last = txp;
25393114fdb4SDavid Greenman 		sc->tx_queued++;
25403114fdb4SDavid Greenman 		/*
25413114fdb4SDavid Greenman 		 * Issue a resume in case the CU has just suspended.
25423114fdb4SDavid Greenman 		 */
25433114fdb4SDavid Greenman 		fxp_scb_wait(sc);
25442e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME);
25453114fdb4SDavid Greenman 		/*
25463114fdb4SDavid Greenman 		 * Set a 5 second timer just in case we don't hear from the
25473114fdb4SDavid Greenman 		 * card again.
25483114fdb4SDavid Greenman 		 */
25493114fdb4SDavid Greenman 		ifp->if_timer = 5;
25503114fdb4SDavid Greenman 
2551397f9dfeSDavid Greenman 		return;
2552397f9dfeSDavid Greenman 	}
2553397f9dfeSDavid Greenman 	sc->need_mcsetup = 0;
2554397f9dfeSDavid Greenman 
2555397f9dfeSDavid Greenman 	/*
2556397f9dfeSDavid Greenman 	 * Initialize multicast setup descriptor.
2557397f9dfeSDavid Greenman 	 */
2558397f9dfeSDavid Greenman 	mcsp->cb_status = 0;
255983e6547dSMaxime Henrion 	mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS |
256083e6547dSMaxime Henrion 	    FXP_CB_COMMAND_S | FXP_CB_COMMAND_I);
256183e6547dSMaxime Henrion 	mcsp->link_addr = htole32(sc->fxp_desc.cbl_addr);
2562b2badf02SMaxime Henrion 	txp = &sc->fxp_desc.mcs_tx;
2563b2badf02SMaxime Henrion 	txp->tx_mbuf = NULL;
2564b2badf02SMaxime Henrion 	txp->tx_cb = (struct fxp_cb_tx *)sc->mcsp;
2565b2badf02SMaxime Henrion 	txp->tx_next = sc->fxp_desc.tx_list;
256609882363SJonathan Lemon 	(void) fxp_mc_addrs(sc);
2567b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp;
2568397f9dfeSDavid Greenman 	sc->tx_queued = 1;
2569397f9dfeSDavid Greenman 
2570397f9dfeSDavid Greenman 	/*
2571397f9dfeSDavid Greenman 	 * Wait until command unit is not active. This should never
2572397f9dfeSDavid Greenman 	 * be the case when nothing is queued, but make sure anyway.
2573397f9dfeSDavid Greenman 	 */
25747dced78aSDavid Greenman 	count = 100;
2575397f9dfeSDavid Greenman 	while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) ==
25767dced78aSDavid Greenman 	    FXP_SCB_CUS_ACTIVE && --count)
25777dced78aSDavid Greenman 		DELAY(10);
25787dced78aSDavid Greenman 	if (count == 0) {
2579f7788e8eSJonathan Lemon 		device_printf(sc->dev, "command queue timeout\n");
25807dced78aSDavid Greenman 		return;
25817dced78aSDavid Greenman 	}
2582397f9dfeSDavid Greenman 
2583397f9dfeSDavid Greenman 	/*
2584397f9dfeSDavid Greenman 	 * Start the multicast setup command.
2585397f9dfeSDavid Greenman 	 */
2586397f9dfeSDavid Greenman 	fxp_scb_wait(sc);
2587b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, BUS_DMASYNC_PREWRITE);
2588b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr);
25892e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2590397f9dfeSDavid Greenman 
25913114fdb4SDavid Greenman 	ifp->if_timer = 2;
2592397f9dfeSDavid Greenman 	return;
2593397f9dfeSDavid Greenman }
259472a32a26SJonathan Lemon 
259574d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101a[] = D101_A_RCVBUNDLE_UCODE;
259674d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101b0[] = D101_B0_RCVBUNDLE_UCODE;
259774d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101ma[] = D101M_B_RCVBUNDLE_UCODE;
259874d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101s[] = D101S_RCVBUNDLE_UCODE;
259974d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102[] = D102_B_RCVBUNDLE_UCODE;
260074d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102c[] = D102_C_RCVBUNDLE_UCODE;
2601de571603SMaxime Henrion static uint32_t fxp_ucode_d102e[] = D102_E_RCVBUNDLE_UCODE;
260272a32a26SJonathan Lemon 
260374d1ed23SMaxime Henrion #define UCODE(x)	x, sizeof(x)/sizeof(uint32_t)
260472a32a26SJonathan Lemon 
260572a32a26SJonathan Lemon struct ucode {
260674d1ed23SMaxime Henrion 	uint32_t	revision;
260774d1ed23SMaxime Henrion 	uint32_t	*ucode;
260872a32a26SJonathan Lemon 	int		length;
260972a32a26SJonathan Lemon 	u_short		int_delay_offset;
261072a32a26SJonathan Lemon 	u_short		bundle_max_offset;
261172a32a26SJonathan Lemon } ucode_table[] = {
261272a32a26SJonathan Lemon 	{ FXP_REV_82558_A4, UCODE(fxp_ucode_d101a), D101_CPUSAVER_DWORD, 0 },
261372a32a26SJonathan Lemon 	{ FXP_REV_82558_B0, UCODE(fxp_ucode_d101b0), D101_CPUSAVER_DWORD, 0 },
261472a32a26SJonathan Lemon 	{ FXP_REV_82559_A0, UCODE(fxp_ucode_d101ma),
261572a32a26SJonathan Lemon 	    D101M_CPUSAVER_DWORD, D101M_CPUSAVER_BUNDLE_MAX_DWORD },
261672a32a26SJonathan Lemon 	{ FXP_REV_82559S_A, UCODE(fxp_ucode_d101s),
261772a32a26SJonathan Lemon 	    D101S_CPUSAVER_DWORD, D101S_CPUSAVER_BUNDLE_MAX_DWORD },
261872a32a26SJonathan Lemon 	{ FXP_REV_82550, UCODE(fxp_ucode_d102),
261972a32a26SJonathan Lemon 	    D102_B_CPUSAVER_DWORD, D102_B_CPUSAVER_BUNDLE_MAX_DWORD },
262072a32a26SJonathan Lemon 	{ FXP_REV_82550_C, UCODE(fxp_ucode_d102c),
262172a32a26SJonathan Lemon 	    D102_C_CPUSAVER_DWORD, D102_C_CPUSAVER_BUNDLE_MAX_DWORD },
2622507feeafSMaxime Henrion 	{ FXP_REV_82551_F, UCODE(fxp_ucode_d102e),
2623de571603SMaxime Henrion 	    D102_E_CPUSAVER_DWORD, D102_E_CPUSAVER_BUNDLE_MAX_DWORD },
262472a32a26SJonathan Lemon 	{ 0, NULL, 0, 0, 0 }
262572a32a26SJonathan Lemon };
262672a32a26SJonathan Lemon 
262772a32a26SJonathan Lemon static void
262872a32a26SJonathan Lemon fxp_load_ucode(struct fxp_softc *sc)
262972a32a26SJonathan Lemon {
263072a32a26SJonathan Lemon 	struct ucode *uc;
263172a32a26SJonathan Lemon 	struct fxp_cb_ucode *cbp;
263294a4f968SPyun YongHyeon 	int i;
263372a32a26SJonathan Lemon 
263472a32a26SJonathan Lemon 	for (uc = ucode_table; uc->ucode != NULL; uc++)
263572a32a26SJonathan Lemon 		if (sc->revision == uc->revision)
263672a32a26SJonathan Lemon 			break;
263772a32a26SJonathan Lemon 	if (uc->ucode == NULL)
263872a32a26SJonathan Lemon 		return;
2639b2badf02SMaxime Henrion 	cbp = (struct fxp_cb_ucode *)sc->fxp_desc.cbl_list;
264072a32a26SJonathan Lemon 	cbp->cb_status = 0;
264183e6547dSMaxime Henrion 	cbp->cb_command = htole16(FXP_CB_COMMAND_UCODE | FXP_CB_COMMAND_EL);
264283e6547dSMaxime Henrion 	cbp->link_addr = 0xffffffff;    	/* (no) next command */
264394a4f968SPyun YongHyeon 	for (i = 0; i < uc->length; i++)
264494a4f968SPyun YongHyeon 		cbp->ucode[i] = htole32(uc->ucode[i]);
264572a32a26SJonathan Lemon 	if (uc->int_delay_offset)
264674d1ed23SMaxime Henrion 		*(uint16_t *)&cbp->ucode[uc->int_delay_offset] =
264783e6547dSMaxime Henrion 		    htole16(sc->tunable_int_delay + sc->tunable_int_delay / 2);
264872a32a26SJonathan Lemon 	if (uc->bundle_max_offset)
264974d1ed23SMaxime Henrion 		*(uint16_t *)&cbp->ucode[uc->bundle_max_offset] =
265083e6547dSMaxime Henrion 		    htole16(sc->tunable_bundle_max);
265172a32a26SJonathan Lemon 	/*
265272a32a26SJonathan Lemon 	 * Download the ucode to the chip.
265372a32a26SJonathan Lemon 	 */
265472a32a26SJonathan Lemon 	fxp_scb_wait(sc);
2655b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
2656b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
265772a32a26SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
265872a32a26SJonathan Lemon 	/* ...and wait for it to complete. */
2659209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map);
2660b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE);
266172a32a26SJonathan Lemon 	device_printf(sc->dev,
266272a32a26SJonathan Lemon 	    "Microcode loaded, int_delay: %d usec  bundle_max: %d\n",
266372a32a26SJonathan Lemon 	    sc->tunable_int_delay,
266472a32a26SJonathan Lemon 	    uc->bundle_max_offset == 0 ? 0 : sc->tunable_bundle_max);
266572a32a26SJonathan Lemon 	sc->flags |= FXP_FLAG_UCODE;
266672a32a26SJonathan Lemon }
266772a32a26SJonathan Lemon 
266872a32a26SJonathan Lemon static int
266972a32a26SJonathan Lemon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
267072a32a26SJonathan Lemon {
267172a32a26SJonathan Lemon 	int error, value;
267272a32a26SJonathan Lemon 
267372a32a26SJonathan Lemon 	value = *(int *)arg1;
267472a32a26SJonathan Lemon 	error = sysctl_handle_int(oidp, &value, 0, req);
267572a32a26SJonathan Lemon 	if (error || !req->newptr)
267672a32a26SJonathan Lemon 		return (error);
267772a32a26SJonathan Lemon 	if (value < low || value > high)
267872a32a26SJonathan Lemon 		return (EINVAL);
267972a32a26SJonathan Lemon 	*(int *)arg1 = value;
268072a32a26SJonathan Lemon 	return (0);
268172a32a26SJonathan Lemon }
268272a32a26SJonathan Lemon 
268372a32a26SJonathan Lemon /*
268472a32a26SJonathan Lemon  * Interrupt delay is expressed in microseconds, a multiplier is used
268572a32a26SJonathan Lemon  * to convert this to the appropriate clock ticks before using.
268672a32a26SJonathan Lemon  */
268772a32a26SJonathan Lemon static int
268872a32a26SJonathan Lemon sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS)
268972a32a26SJonathan Lemon {
269072a32a26SJonathan Lemon 	return (sysctl_int_range(oidp, arg1, arg2, req, 300, 3000));
269172a32a26SJonathan Lemon }
269272a32a26SJonathan Lemon 
269372a32a26SJonathan Lemon static int
269472a32a26SJonathan Lemon sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS)
269572a32a26SJonathan Lemon {
269672a32a26SJonathan Lemon 	return (sysctl_int_range(oidp, arg1, arg2, req, 1, 0xffff));
269772a32a26SJonathan Lemon }
2698