xref: /freebsd/sys/dev/fxp/if_fxp.c (revision 1b5a39d368ddd2f90b4e2f5e4ba6311603b112d8)
1f7788e8eSJonathan Lemon /*-
2a17c678eSDavid Greenman  * Copyright (c) 1995, David Greenman
33bd07cfdSJonathan Lemon  * Copyright (c) 2001 Jonathan Lemon <jlemon@freebsd.org>
4a17c678eSDavid Greenman  * All rights reserved.
5a17c678eSDavid Greenman  *
6a17c678eSDavid Greenman  * Redistribution and use in source and binary forms, with or without
7a17c678eSDavid Greenman  * modification, are permitted provided that the following conditions
8a17c678eSDavid Greenman  * are met:
9a17c678eSDavid Greenman  * 1. Redistributions of source code must retain the above copyright
10a17c678eSDavid Greenman  *    notice unmodified, this list of conditions, and the following
11a17c678eSDavid Greenman  *    disclaimer.
12a17c678eSDavid Greenman  * 2. Redistributions in binary form must reproduce the above copyright
13a17c678eSDavid Greenman  *    notice, this list of conditions and the following disclaimer in the
14a17c678eSDavid Greenman  *    documentation and/or other materials provided with the distribution.
15a17c678eSDavid Greenman  *
16a17c678eSDavid Greenman  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17a17c678eSDavid Greenman  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18a17c678eSDavid Greenman  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19a17c678eSDavid Greenman  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20a17c678eSDavid Greenman  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21a17c678eSDavid Greenman  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22a17c678eSDavid Greenman  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23a17c678eSDavid Greenman  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24a17c678eSDavid Greenman  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25a17c678eSDavid Greenman  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26a17c678eSDavid Greenman  * SUCH DAMAGE.
27a17c678eSDavid Greenman  *
28a17c678eSDavid Greenman  */
29a17c678eSDavid Greenman 
30aad970f1SDavid E. O'Brien #include <sys/cdefs.h>
31aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$");
32aad970f1SDavid E. O'Brien 
33a17c678eSDavid Greenman /*
34ae12cddaSDavid Greenman  * Intel EtherExpress Pro/100B PCI Fast Ethernet driver
35a17c678eSDavid Greenman  */
36a17c678eSDavid Greenman 
37a17c678eSDavid Greenman #include <sys/param.h>
38a17c678eSDavid Greenman #include <sys/systm.h>
3983e6547dSMaxime Henrion #include <sys/endian.h>
40a17c678eSDavid Greenman #include <sys/mbuf.h>
41f7788e8eSJonathan Lemon 		/* #include <sys/mutex.h> */
42a17c678eSDavid Greenman #include <sys/kernel.h>
43fe12f24bSPoul-Henning Kamp #include <sys/module.h>
444458ac71SBruce Evans #include <sys/socket.h>
4572a32a26SJonathan Lemon #include <sys/sysctl.h>
46a17c678eSDavid Greenman 
47a17c678eSDavid Greenman #include <net/if.h>
48397f9dfeSDavid Greenman #include <net/if_dl.h>
49ba8c6fd5SDavid Greenman #include <net/if_media.h>
50a17c678eSDavid Greenman 
51a17c678eSDavid Greenman #include <net/bpf.h>
52ba8c6fd5SDavid Greenman #include <sys/sockio.h>
536182fdbdSPeter Wemm #include <sys/bus.h>
546182fdbdSPeter Wemm #include <machine/bus.h>
556182fdbdSPeter Wemm #include <sys/rman.h>
566182fdbdSPeter Wemm #include <machine/resource.h>
57ba8c6fd5SDavid Greenman 
581d5e9e22SEivind Eklund #include <net/ethernet.h>
591d5e9e22SEivind Eklund #include <net/if_arp.h>
60ba8c6fd5SDavid Greenman 
61f7788e8eSJonathan Lemon #include <machine/clock.h>	/* for DELAY */
62a17c678eSDavid Greenman 
63e8c8b728SJonathan Lemon #include <net/if_types.h>
64e8c8b728SJonathan Lemon #include <net/if_vlan_var.h>
65e8c8b728SJonathan Lemon 
66c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR
67c8bca6dcSBill Paul #include <netinet/in.h>
68c8bca6dcSBill Paul #include <netinet/in_systm.h>
69c8bca6dcSBill Paul #include <netinet/ip.h>
70c8bca6dcSBill Paul #include <machine/in_cksum.h>
71c8bca6dcSBill Paul #endif
72c8bca6dcSBill Paul 
734fbd232cSWarner Losh #include <dev/pci/pcivar.h>
744fbd232cSWarner Losh #include <dev/pci/pcireg.h>		/* for PCIM_CMD_xxx */
75a17c678eSDavid Greenman 
76f7788e8eSJonathan Lemon #include <dev/mii/mii.h>
77f7788e8eSJonathan Lemon #include <dev/mii/miivar.h>
78f7788e8eSJonathan Lemon 
79f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpreg.h>
80f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpvar.h>
8172a32a26SJonathan Lemon #include <dev/fxp/rcvbundl.h>
82f7788e8eSJonathan Lemon 
83f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, pci, 1, 1, 1);
84f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, ether, 1, 1, 1);
85f7788e8eSJonathan Lemon MODULE_DEPEND(fxp, miibus, 1, 1, 1);
86f7788e8eSJonathan Lemon #include "miibus_if.h"
874fc1dda9SAndrew Gallatin 
88ba8c6fd5SDavid Greenman /*
89ba8c6fd5SDavid Greenman  * NOTE!  On the Alpha, we have an alignment constraint.  The
90ba8c6fd5SDavid Greenman  * card DMAs the packet immediately following the RFA.  However,
91ba8c6fd5SDavid Greenman  * the first thing in the packet is a 14-byte Ethernet header.
92ba8c6fd5SDavid Greenman  * This means that the packet is misaligned.  To compensate,
93ba8c6fd5SDavid Greenman  * we actually offset the RFA 2 bytes into the cluster.  This
94ba8c6fd5SDavid Greenman  * alignes the packet after the Ethernet header at a 32-bit
95ba8c6fd5SDavid Greenman  * boundary.  HOWEVER!  This means that the RFA is misaligned!
96ba8c6fd5SDavid Greenman  */
97ba8c6fd5SDavid Greenman #define	RFA_ALIGNMENT_FUDGE	2
98ba8c6fd5SDavid Greenman 
99ba8c6fd5SDavid Greenman /*
100f7788e8eSJonathan Lemon  * Set initial transmit threshold at 64 (512 bytes). This is
101f7788e8eSJonathan Lemon  * increased by 64 (512 bytes) at a time, to maximum of 192
102f7788e8eSJonathan Lemon  * (1536 bytes), if an underrun occurs.
103f7788e8eSJonathan Lemon  */
104f7788e8eSJonathan Lemon static int tx_threshold = 64;
105f7788e8eSJonathan Lemon 
106f7788e8eSJonathan Lemon /*
107f7788e8eSJonathan Lemon  * The configuration byte map has several undefined fields which
108f7788e8eSJonathan Lemon  * must be one or must be zero.  Set up a template for these bits
109f7788e8eSJonathan Lemon  * only, (assuming a 82557 chip) leaving the actual configuration
110f7788e8eSJonathan Lemon  * to fxp_init.
111f7788e8eSJonathan Lemon  *
112f7788e8eSJonathan Lemon  * See struct fxp_cb_config for the bit definitions.
113f7788e8eSJonathan Lemon  */
114f7788e8eSJonathan Lemon static u_char fxp_cb_config_template[] = {
115f7788e8eSJonathan Lemon 	0x0, 0x0,		/* cb_status */
116f7788e8eSJonathan Lemon 	0x0, 0x0,		/* cb_command */
117f7788e8eSJonathan Lemon 	0x0, 0x0, 0x0, 0x0,	/* link_addr */
118f7788e8eSJonathan Lemon 	0x0,	/*  0 */
119f7788e8eSJonathan Lemon 	0x0,	/*  1 */
120f7788e8eSJonathan Lemon 	0x0,	/*  2 */
121f7788e8eSJonathan Lemon 	0x0,	/*  3 */
122f7788e8eSJonathan Lemon 	0x0,	/*  4 */
123f7788e8eSJonathan Lemon 	0x0,	/*  5 */
124f7788e8eSJonathan Lemon 	0x32,	/*  6 */
125f7788e8eSJonathan Lemon 	0x0,	/*  7 */
126f7788e8eSJonathan Lemon 	0x0,	/*  8 */
127f7788e8eSJonathan Lemon 	0x0,	/*  9 */
128f7788e8eSJonathan Lemon 	0x6,	/* 10 */
129f7788e8eSJonathan Lemon 	0x0,	/* 11 */
130f7788e8eSJonathan Lemon 	0x0,	/* 12 */
131f7788e8eSJonathan Lemon 	0x0,	/* 13 */
132f7788e8eSJonathan Lemon 	0xf2,	/* 14 */
133f7788e8eSJonathan Lemon 	0x48,	/* 15 */
134f7788e8eSJonathan Lemon 	0x0,	/* 16 */
135f7788e8eSJonathan Lemon 	0x40,	/* 17 */
136f7788e8eSJonathan Lemon 	0xf0,	/* 18 */
137f7788e8eSJonathan Lemon 	0x0,	/* 19 */
138f7788e8eSJonathan Lemon 	0x3f,	/* 20 */
139f7788e8eSJonathan Lemon 	0x5	/* 21 */
140f7788e8eSJonathan Lemon };
141f7788e8eSJonathan Lemon 
142f7788e8eSJonathan Lemon struct fxp_ident {
14374d1ed23SMaxime Henrion 	uint16_t	devid;
144f19fc5d8SJohn Polstra 	int16_t		revid;		/* -1 matches anything */
145f7788e8eSJonathan Lemon 	char 		*name;
146f7788e8eSJonathan Lemon };
147f7788e8eSJonathan Lemon 
148f7788e8eSJonathan Lemon /*
149f7788e8eSJonathan Lemon  * Claim various Intel PCI device identifiers for this driver.  The
150f7788e8eSJonathan Lemon  * sub-vendor and sub-device field are extensively used to identify
151f7788e8eSJonathan Lemon  * particular variants, but we don't currently differentiate between
152f7788e8eSJonathan Lemon  * them.
153f7788e8eSJonathan Lemon  */
154f7788e8eSJonathan Lemon static struct fxp_ident fxp_ident_table[] = {
155f19fc5d8SJohn Polstra     { 0x1029,	-1,	"Intel 82559 PCI/CardBus Pro/100" },
156f19fc5d8SJohn Polstra     { 0x1030,	-1,	"Intel 82559 Pro/100 Ethernet" },
157f19fc5d8SJohn Polstra     { 0x1031,	-1,	"Intel 82801CAM (ICH3) Pro/100 VE Ethernet" },
158f19fc5d8SJohn Polstra     { 0x1032,	-1,	"Intel 82801CAM (ICH3) Pro/100 VE Ethernet" },
159f19fc5d8SJohn Polstra     { 0x1033,	-1,	"Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
160f19fc5d8SJohn Polstra     { 0x1034,	-1,	"Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
161f19fc5d8SJohn Polstra     { 0x1035,	-1,	"Intel 82801CAM (ICH3) Pro/100 Ethernet" },
162f19fc5d8SJohn Polstra     { 0x1036,	-1,	"Intel 82801CAM (ICH3) Pro/100 Ethernet" },
163f19fc5d8SJohn Polstra     { 0x1037,	-1,	"Intel 82801CAM (ICH3) Pro/100 Ethernet" },
164f19fc5d8SJohn Polstra     { 0x1038,	-1,	"Intel 82801CAM (ICH3) Pro/100 VM Ethernet" },
165f19fc5d8SJohn Polstra     { 0x1039,	-1,	"Intel 82801DB (ICH4) Pro/100 VE Ethernet" },
166f19fc5d8SJohn Polstra     { 0x103A,	-1,	"Intel 82801DB (ICH4) Pro/100 Ethernet" },
167f19fc5d8SJohn Polstra     { 0x103B,	-1,	"Intel 82801DB (ICH4) Pro/100 VM Ethernet" },
168f19fc5d8SJohn Polstra     { 0x103C,	-1,	"Intel 82801DB (ICH4) Pro/100 Ethernet" },
169f19fc5d8SJohn Polstra     { 0x103D,	-1,	"Intel 82801DB (ICH4) Pro/100 VE Ethernet" },
170f19fc5d8SJohn Polstra     { 0x103E,	-1,	"Intel 82801DB (ICH4) Pro/100 VM Ethernet" },
171f19fc5d8SJohn Polstra     { 0x1050,	-1,	"Intel 82801BA (D865) Pro/100 VE Ethernet" },
172c2b37819SWarner Losh     { 0x1051,	-1,	"Intel 82562ET (ICH5/ICH5R) Pro/100 VE Ethernet" },
173f19fc5d8SJohn Polstra     { 0x1059,	-1,	"Intel 82551QM Pro/100 M Mobile Connection" },
174048ca166SMaxime Henrion     { 0x1064,	-1,	"Intel 82562EZ (ICH6)" },
17529a8929dSMaxime Henrion     { 0x1068,	-1,	"Intel 82801FBM (ICH6-M) Pro/100 VE Ethernet" },
176f19fc5d8SJohn Polstra     { 0x1209,	-1,	"Intel 82559ER Embedded 10/100 Ethernet" },
177f19fc5d8SJohn Polstra     { 0x1229,	0x01,	"Intel 82557 Pro/100 Ethernet" },
178f19fc5d8SJohn Polstra     { 0x1229,	0x02,	"Intel 82557 Pro/100 Ethernet" },
179f19fc5d8SJohn Polstra     { 0x1229,	0x03,	"Intel 82557 Pro/100 Ethernet" },
180f19fc5d8SJohn Polstra     { 0x1229,	0x04,	"Intel 82558 Pro/100 Ethernet" },
181f19fc5d8SJohn Polstra     { 0x1229,	0x05,	"Intel 82558 Pro/100 Ethernet" },
182f19fc5d8SJohn Polstra     { 0x1229,	0x06,	"Intel 82559 Pro/100 Ethernet" },
183f19fc5d8SJohn Polstra     { 0x1229,	0x07,	"Intel 82559 Pro/100 Ethernet" },
184f19fc5d8SJohn Polstra     { 0x1229,	0x08,	"Intel 82559 Pro/100 Ethernet" },
185f19fc5d8SJohn Polstra     { 0x1229,	0x09,	"Intel 82559ER Pro/100 Ethernet" },
186f19fc5d8SJohn Polstra     { 0x1229,	0x0c,	"Intel 82550 Pro/100 Ethernet" },
187f19fc5d8SJohn Polstra     { 0x1229,	0x0d,	"Intel 82550 Pro/100 Ethernet" },
188f19fc5d8SJohn Polstra     { 0x1229,	0x0e,	"Intel 82550 Pro/100 Ethernet" },
189f19fc5d8SJohn Polstra     { 0x1229,	0x0f,	"Intel 82551 Pro/100 Ethernet" },
190f19fc5d8SJohn Polstra     { 0x1229,	0x10,	"Intel 82551 Pro/100 Ethernet" },
191f19fc5d8SJohn Polstra     { 0x1229,	-1,	"Intel 82557/8/9 Pro/100 Ethernet" },
192f19fc5d8SJohn Polstra     { 0x2449,	-1,	"Intel 82801BA/CAM (ICH2/3) Pro/100 Ethernet" },
193f19fc5d8SJohn Polstra     { 0,	-1,	NULL },
194f7788e8eSJonathan Lemon };
195f7788e8eSJonathan Lemon 
196c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR
197c8bca6dcSBill Paul #define FXP_CSUM_FEATURES    (CSUM_IP | CSUM_TCP | CSUM_UDP)
198c8bca6dcSBill Paul #else
199c8bca6dcSBill Paul #define FXP_CSUM_FEATURES    (CSUM_TCP | CSUM_UDP)
200c8bca6dcSBill Paul #endif
201c8bca6dcSBill Paul 
202f7788e8eSJonathan Lemon static int		fxp_probe(device_t dev);
203f7788e8eSJonathan Lemon static int		fxp_attach(device_t dev);
204f7788e8eSJonathan Lemon static int		fxp_detach(device_t dev);
205f7788e8eSJonathan Lemon static int		fxp_shutdown(device_t dev);
206f7788e8eSJonathan Lemon static int		fxp_suspend(device_t dev);
207f7788e8eSJonathan Lemon static int		fxp_resume(device_t dev);
208f7788e8eSJonathan Lemon 
209f7788e8eSJonathan Lemon static void		fxp_intr(void *xsc);
2104953bccaSNate Lawson static void		fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp,
21174d1ed23SMaxime Henrion 			    uint8_t statack, int count);
212f7788e8eSJonathan Lemon static void 		fxp_init(void *xsc);
2134953bccaSNate Lawson static void 		fxp_init_body(struct fxp_softc *sc);
214f7788e8eSJonathan Lemon static void 		fxp_tick(void *xsc);
215f7788e8eSJonathan Lemon static void 		fxp_start(struct ifnet *ifp);
2164953bccaSNate Lawson static void 		fxp_start_body(struct ifnet *ifp);
21740c20505SMaxime Henrion static int		fxp_encap(struct fxp_softc *sc, struct mbuf *m_head);
218f7788e8eSJonathan Lemon static void		fxp_stop(struct fxp_softc *sc);
219f7788e8eSJonathan Lemon static void 		fxp_release(struct fxp_softc *sc);
220f7788e8eSJonathan Lemon static int		fxp_ioctl(struct ifnet *ifp, u_long command,
221f7788e8eSJonathan Lemon 			    caddr_t data);
222f7788e8eSJonathan Lemon static void 		fxp_watchdog(struct ifnet *ifp);
223b2badf02SMaxime Henrion static int		fxp_add_rfabuf(struct fxp_softc *sc,
224b2badf02SMaxime Henrion     			    struct fxp_rx *rxp);
22509882363SJonathan Lemon static int		fxp_mc_addrs(struct fxp_softc *sc);
226f7788e8eSJonathan Lemon static void		fxp_mc_setup(struct fxp_softc *sc);
22774d1ed23SMaxime Henrion static uint16_t		fxp_eeprom_getword(struct fxp_softc *sc, int offset,
228f7788e8eSJonathan Lemon 			    int autosize);
22900c4116bSJonathan Lemon static void 		fxp_eeprom_putword(struct fxp_softc *sc, int offset,
23074d1ed23SMaxime Henrion 			    uint16_t data);
231f7788e8eSJonathan Lemon static void		fxp_autosize_eeprom(struct fxp_softc *sc);
232f7788e8eSJonathan Lemon static void		fxp_read_eeprom(struct fxp_softc *sc, u_short *data,
233f7788e8eSJonathan Lemon 			    int offset, int words);
23400c4116bSJonathan Lemon static void		fxp_write_eeprom(struct fxp_softc *sc, u_short *data,
23500c4116bSJonathan Lemon 			    int offset, int words);
236f7788e8eSJonathan Lemon static int		fxp_ifmedia_upd(struct ifnet *ifp);
237f7788e8eSJonathan Lemon static void		fxp_ifmedia_sts(struct ifnet *ifp,
238f7788e8eSJonathan Lemon 			    struct ifmediareq *ifmr);
239f7788e8eSJonathan Lemon static int		fxp_serial_ifmedia_upd(struct ifnet *ifp);
240f7788e8eSJonathan Lemon static void		fxp_serial_ifmedia_sts(struct ifnet *ifp,
241f7788e8eSJonathan Lemon 			    struct ifmediareq *ifmr);
242f7788e8eSJonathan Lemon static volatile int	fxp_miibus_readreg(device_t dev, int phy, int reg);
243f7788e8eSJonathan Lemon static void		fxp_miibus_writereg(device_t dev, int phy, int reg,
244f7788e8eSJonathan Lemon 			    int value);
24572a32a26SJonathan Lemon static void		fxp_load_ucode(struct fxp_softc *sc);
24672a32a26SJonathan Lemon static int		sysctl_int_range(SYSCTL_HANDLER_ARGS,
24772a32a26SJonathan Lemon 			    int low, int high);
24872a32a26SJonathan Lemon static int		sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS);
24972a32a26SJonathan Lemon static int		sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS);
25028935f27SMaxime Henrion static void 		fxp_scb_wait(struct fxp_softc *sc);
25128935f27SMaxime Henrion static void		fxp_scb_cmd(struct fxp_softc *sc, int cmd);
25228935f27SMaxime Henrion static void		fxp_dma_wait(struct fxp_softc *sc,
25374d1ed23SMaxime Henrion     			    volatile uint16_t *status, bus_dma_tag_t dmat,
254209b07bcSMaxime Henrion 			    bus_dmamap_t map);
255f7788e8eSJonathan Lemon 
256f7788e8eSJonathan Lemon static device_method_t fxp_methods[] = {
257f7788e8eSJonathan Lemon 	/* Device interface */
258f7788e8eSJonathan Lemon 	DEVMETHOD(device_probe,		fxp_probe),
259f7788e8eSJonathan Lemon 	DEVMETHOD(device_attach,	fxp_attach),
260f7788e8eSJonathan Lemon 	DEVMETHOD(device_detach,	fxp_detach),
261f7788e8eSJonathan Lemon 	DEVMETHOD(device_shutdown,	fxp_shutdown),
262f7788e8eSJonathan Lemon 	DEVMETHOD(device_suspend,	fxp_suspend),
263f7788e8eSJonathan Lemon 	DEVMETHOD(device_resume,	fxp_resume),
264f7788e8eSJonathan Lemon 
265f7788e8eSJonathan Lemon 	/* MII interface */
266f7788e8eSJonathan Lemon 	DEVMETHOD(miibus_readreg,	fxp_miibus_readreg),
267f7788e8eSJonathan Lemon 	DEVMETHOD(miibus_writereg,	fxp_miibus_writereg),
268f7788e8eSJonathan Lemon 
269f7788e8eSJonathan Lemon 	{ 0, 0 }
270f7788e8eSJonathan Lemon };
271f7788e8eSJonathan Lemon 
272f7788e8eSJonathan Lemon static driver_t fxp_driver = {
273f7788e8eSJonathan Lemon 	"fxp",
274f7788e8eSJonathan Lemon 	fxp_methods,
275f7788e8eSJonathan Lemon 	sizeof(struct fxp_softc),
276f7788e8eSJonathan Lemon };
277f7788e8eSJonathan Lemon 
278f7788e8eSJonathan Lemon static devclass_t fxp_devclass;
279f7788e8eSJonathan Lemon 
280f246e4a1SMatthew N. Dodd DRIVER_MODULE(fxp, pci, fxp_driver, fxp_devclass, 0, 0);
281347934faSWarner Losh DRIVER_MODULE(fxp, cardbus, fxp_driver, fxp_devclass, 0, 0);
282f7788e8eSJonathan Lemon DRIVER_MODULE(miibus, fxp, miibus_driver, miibus_devclass, 0, 0);
283f7788e8eSJonathan Lemon 
284f7788e8eSJonathan Lemon /*
285dfe61cf1SDavid Greenman  * Wait for the previous command to be accepted (but not necessarily
286dfe61cf1SDavid Greenman  * completed).
287dfe61cf1SDavid Greenman  */
28828935f27SMaxime Henrion static void
289f7788e8eSJonathan Lemon fxp_scb_wait(struct fxp_softc *sc)
290a17c678eSDavid Greenman {
291a17c678eSDavid Greenman 	int i = 10000;
292a17c678eSDavid Greenman 
2937dced78aSDavid Greenman 	while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i)
2947dced78aSDavid Greenman 		DELAY(2);
2957dced78aSDavid Greenman 	if (i == 0)
29600c4116bSJonathan Lemon 		device_printf(sc->dev, "SCB timeout: 0x%x 0x%x 0x%x 0x%x\n",
297e8c8b728SJonathan Lemon 		    CSR_READ_1(sc, FXP_CSR_SCB_COMMAND),
298e8c8b728SJonathan Lemon 		    CSR_READ_1(sc, FXP_CSR_SCB_STATACK),
299e8c8b728SJonathan Lemon 		    CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS),
300e8c8b728SJonathan Lemon 		    CSR_READ_2(sc, FXP_CSR_FLOWCONTROL));
3017dced78aSDavid Greenman }
3027dced78aSDavid Greenman 
30328935f27SMaxime Henrion static void
3042e2b8238SJonathan Lemon fxp_scb_cmd(struct fxp_softc *sc, int cmd)
3052e2b8238SJonathan Lemon {
3062e2b8238SJonathan Lemon 
3072e2b8238SJonathan Lemon 	if (cmd == FXP_SCB_COMMAND_CU_RESUME && sc->cu_resume_bug) {
3082e2b8238SJonathan Lemon 		CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_CB_COMMAND_NOP);
3092e2b8238SJonathan Lemon 		fxp_scb_wait(sc);
3102e2b8238SJonathan Lemon 	}
3112e2b8238SJonathan Lemon 	CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd);
3122e2b8238SJonathan Lemon }
3132e2b8238SJonathan Lemon 
31428935f27SMaxime Henrion static void
31574d1ed23SMaxime Henrion fxp_dma_wait(struct fxp_softc *sc, volatile uint16_t *status,
316209b07bcSMaxime Henrion     bus_dma_tag_t dmat, bus_dmamap_t map)
3177dced78aSDavid Greenman {
3187dced78aSDavid Greenman 	int i = 10000;
3197dced78aSDavid Greenman 
320209b07bcSMaxime Henrion 	bus_dmamap_sync(dmat, map, BUS_DMASYNC_POSTREAD);
321209b07bcSMaxime Henrion 	while (!(le16toh(*status) & FXP_CB_STATUS_C) && --i) {
3227dced78aSDavid Greenman 		DELAY(2);
323209b07bcSMaxime Henrion 		bus_dmamap_sync(dmat, map, BUS_DMASYNC_POSTREAD);
324209b07bcSMaxime Henrion 	}
3257dced78aSDavid Greenman 	if (i == 0)
326f7788e8eSJonathan Lemon 		device_printf(sc->dev, "DMA timeout\n");
327a17c678eSDavid Greenman }
328a17c678eSDavid Greenman 
329dfe61cf1SDavid Greenman /*
33028935f27SMaxime Henrion  * Return identification string if this device is ours.
331dfe61cf1SDavid Greenman  */
3326182fdbdSPeter Wemm static int
3336182fdbdSPeter Wemm fxp_probe(device_t dev)
334a17c678eSDavid Greenman {
33574d1ed23SMaxime Henrion 	uint16_t devid;
33674d1ed23SMaxime Henrion 	uint8_t revid;
337f7788e8eSJonathan Lemon 	struct fxp_ident *ident;
338f7788e8eSJonathan Lemon 
33955ce7b51SDavid Greenman 	if (pci_get_vendor(dev) == FXP_VENDORID_INTEL) {
340f7788e8eSJonathan Lemon 		devid = pci_get_device(dev);
341f19fc5d8SJohn Polstra 		revid = pci_get_revid(dev);
342f7788e8eSJonathan Lemon 		for (ident = fxp_ident_table; ident->name != NULL; ident++) {
343f19fc5d8SJohn Polstra 			if (ident->devid == devid &&
344f19fc5d8SJohn Polstra 			    (ident->revid == revid || ident->revid == -1)) {
345f7788e8eSJonathan Lemon 				device_set_desc(dev, ident->name);
346538565c4SWarner Losh 				return (BUS_PROBE_DEFAULT);
34755ce7b51SDavid Greenman 			}
348dd68ef16SPeter Wemm 		}
349f7788e8eSJonathan Lemon 	}
350f7788e8eSJonathan Lemon 	return (ENXIO);
3516182fdbdSPeter Wemm }
3526182fdbdSPeter Wemm 
353b2badf02SMaxime Henrion static void
354b2badf02SMaxime Henrion fxp_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
355b2badf02SMaxime Henrion {
35674d1ed23SMaxime Henrion 	uint32_t *addr;
357b2badf02SMaxime Henrion 
358b2badf02SMaxime Henrion 	if (error)
359b2badf02SMaxime Henrion 		return;
360b2badf02SMaxime Henrion 
361b2badf02SMaxime Henrion 	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
362b2badf02SMaxime Henrion 	addr = arg;
363b2badf02SMaxime Henrion 	*addr = segs->ds_addr;
364b2badf02SMaxime Henrion }
365b2badf02SMaxime Henrion 
3666182fdbdSPeter Wemm static int
3676182fdbdSPeter Wemm fxp_attach(device_t dev)
368a17c678eSDavid Greenman {
3696720ebccSMaxime Henrion 	struct fxp_softc *sc;
3706720ebccSMaxime Henrion 	struct fxp_cb_tx *tcbp;
3716720ebccSMaxime Henrion 	struct fxp_tx *txp;
372b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
3736720ebccSMaxime Henrion 	struct ifnet *ifp;
37474d1ed23SMaxime Henrion 	uint32_t val;
37574d1ed23SMaxime Henrion 	uint16_t data, myea[ETHER_ADDR_LEN / 2];
376fc74a9f9SBrooks Davis 	u_char eaddr[ETHER_ADDR_LEN];
37740c20505SMaxime Henrion 	int i, rid, m1, m2, prefer_iomap;
3786720ebccSMaxime Henrion 	int error, s;
379a17c678eSDavid Greenman 
3806720ebccSMaxime Henrion 	error = 0;
3816720ebccSMaxime Henrion 	sc = device_get_softc(dev);
382f7788e8eSJonathan Lemon 	sc->dev = dev;
38345276e4aSSam Leffler 	callout_init(&sc->stat_ch, CALLOUT_MPSAFE);
3846008862bSJohn Baldwin 	mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
3854953bccaSNate Lawson 	    MTX_DEF);
3864953bccaSNate Lawson 	ifmedia_init(&sc->sc_media, 0, fxp_serial_ifmedia_upd,
3874953bccaSNate Lawson 	    fxp_serial_ifmedia_sts);
388a17c678eSDavid Greenman 
389f7788e8eSJonathan Lemon 	s = splimp();
390a17c678eSDavid Greenman 
391dfe61cf1SDavid Greenman 	/*
3922bce79a2SMaxim Sobolev 	 * Enable bus mastering.
393df373873SWes Peters 	 */
394cf0d8a1eSMaxim Sobolev 	pci_enable_busmaster(dev);
3959fa6ccfbSMatt Jacob 	val = pci_read_config(dev, PCIR_COMMAND, 2);
39679495006SWarner Losh 
397df373873SWes Peters 	/*
3989fa6ccfbSMatt Jacob 	 * Figure out which we should try first - memory mapping or i/o mapping?
3999fa6ccfbSMatt Jacob 	 * We default to memory mapping. Then we accept an override from the
4009fa6ccfbSMatt Jacob 	 * command line. Then we check to see which one is enabled.
401dfe61cf1SDavid Greenman 	 */
4029fa6ccfbSMatt Jacob 	m1 = PCIM_CMD_MEMEN;
4039fa6ccfbSMatt Jacob 	m2 = PCIM_CMD_PORTEN;
4042a05a4ebSMatt Jacob 	prefer_iomap = 0;
4052a05a4ebSMatt Jacob 	if (resource_int_value(device_get_name(dev), device_get_unit(dev),
4062a05a4ebSMatt Jacob 	    "prefer_iomap", &prefer_iomap) == 0 && prefer_iomap != 0) {
4079fa6ccfbSMatt Jacob 		m1 = PCIM_CMD_PORTEN;
4089fa6ccfbSMatt Jacob 		m2 = PCIM_CMD_MEMEN;
4099fa6ccfbSMatt Jacob 	}
4109fa6ccfbSMatt Jacob 
411533294b9SMatthew N. Dodd 	sc->rtp = (m1 == PCIM_CMD_MEMEN)? SYS_RES_MEMORY : SYS_RES_IOPORT;
4129fa6ccfbSMatt Jacob 	sc->rgd = (m1 == PCIM_CMD_MEMEN)? FXP_PCI_MMBA : FXP_PCI_IOBA;
4135f96beb9SNate Lawson 	sc->mem = bus_alloc_resource_any(dev, sc->rtp, &sc->rgd, RF_ACTIVE);
414533294b9SMatthew N. Dodd 	if (sc->mem == NULL) {
4159fa6ccfbSMatt Jacob 		sc->rtp =
4169fa6ccfbSMatt Jacob 		    (m2 == PCIM_CMD_MEMEN)? SYS_RES_MEMORY : SYS_RES_IOPORT;
4179fa6ccfbSMatt Jacob 		sc->rgd = (m2 == PCIM_CMD_MEMEN)? FXP_PCI_MMBA : FXP_PCI_IOBA;
4185f96beb9SNate Lawson 		sc->mem = bus_alloc_resource_any(dev, sc->rtp, &sc->rgd,
4195f96beb9SNate Lawson                                             RF_ACTIVE);
4209fa6ccfbSMatt Jacob 	}
4219fa6ccfbSMatt Jacob 
4226182fdbdSPeter Wemm 	if (!sc->mem) {
4236182fdbdSPeter Wemm 		error = ENXIO;
424a17c678eSDavid Greenman 		goto fail;
425a17c678eSDavid Greenman         }
4269fa6ccfbSMatt Jacob 	if (bootverbose) {
4279fa6ccfbSMatt Jacob 		device_printf(dev, "using %s space register mapping\n",
4289fa6ccfbSMatt Jacob 		   sc->rtp == SYS_RES_MEMORY? "memory" : "I/O");
4299fa6ccfbSMatt Jacob 	}
4304fc1dda9SAndrew Gallatin 
4314fc1dda9SAndrew Gallatin 	sc->sc_st = rman_get_bustag(sc->mem);
4324fc1dda9SAndrew Gallatin 	sc->sc_sh = rman_get_bushandle(sc->mem);
433a17c678eSDavid Greenman 
434a17c678eSDavid Greenman 	/*
435dfe61cf1SDavid Greenman 	 * Allocate our interrupt.
436dfe61cf1SDavid Greenman 	 */
4376182fdbdSPeter Wemm 	rid = 0;
4385f96beb9SNate Lawson 	sc->irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
4396182fdbdSPeter Wemm 				 RF_SHAREABLE | RF_ACTIVE);
4406182fdbdSPeter Wemm 	if (sc->irq == NULL) {
4416182fdbdSPeter Wemm 		device_printf(dev, "could not map interrupt\n");
4426182fdbdSPeter Wemm 		error = ENXIO;
4436182fdbdSPeter Wemm 		goto fail;
4446182fdbdSPeter Wemm 	}
4456182fdbdSPeter Wemm 
446f7788e8eSJonathan Lemon 	/*
447f7788e8eSJonathan Lemon 	 * Reset to a stable state.
448f7788e8eSJonathan Lemon 	 */
449f7788e8eSJonathan Lemon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
450f7788e8eSJonathan Lemon 	DELAY(10);
451f7788e8eSJonathan Lemon 
452f7788e8eSJonathan Lemon 	/*
453f7788e8eSJonathan Lemon 	 * Find out how large of an SEEPROM we have.
454f7788e8eSJonathan Lemon 	 */
455f7788e8eSJonathan Lemon 	fxp_autosize_eeprom(sc);
456f7788e8eSJonathan Lemon 
457f7788e8eSJonathan Lemon 	/*
45893b6e2e6SMaxime Henrion 	 * Find out the chip revision; lump all 82557 revs together.
45993b6e2e6SMaxime Henrion 	 */
46093b6e2e6SMaxime Henrion 	fxp_read_eeprom(sc, &data, 5, 1);
46193b6e2e6SMaxime Henrion 	if ((data >> 8) == 1)
46293b6e2e6SMaxime Henrion 		sc->revision = FXP_REV_82557;
46393b6e2e6SMaxime Henrion 	else
46493b6e2e6SMaxime Henrion 		sc->revision = pci_get_revid(dev);
46593b6e2e6SMaxime Henrion 
46693b6e2e6SMaxime Henrion 	/*
4673bd07cfdSJonathan Lemon 	 * Determine whether we must use the 503 serial interface.
468f7788e8eSJonathan Lemon 	 */
469f7788e8eSJonathan Lemon 	fxp_read_eeprom(sc, &data, 6, 1);
47093b6e2e6SMaxime Henrion 	if (sc->revision == FXP_REV_82557 && (data & FXP_PHY_DEVICE_MASK) != 0
4714ed53076SMaxime Henrion 	    && (data & FXP_PHY_SERIAL_ONLY))
472dedabebfSJonathan Lemon 		sc->flags |= FXP_FLAG_SERIAL_MEDIA;
473f7788e8eSJonathan Lemon 
4740f1db1d6SMaxime Henrion 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev),
4750f1db1d6SMaxime Henrion 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
47650a33b6aSPawel Jakub Dawidek 	    OID_AUTO, "int_delay", CTLTYPE_INT | CTLFLAG_RW,
477858b84f5SPoul-Henning Kamp 	    &sc->tunable_int_delay, 0, sysctl_hw_fxp_int_delay, "I",
47872a32a26SJonathan Lemon 	    "FXP driver receive interrupt microcode bundling delay");
4790f1db1d6SMaxime Henrion 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(dev),
4800f1db1d6SMaxime Henrion 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
48150a33b6aSPawel Jakub Dawidek 	    OID_AUTO, "bundle_max", CTLTYPE_INT | CTLFLAG_RW,
482858b84f5SPoul-Henning Kamp 	    &sc->tunable_bundle_max, 0, sysctl_hw_fxp_bundle_max, "I",
48372a32a26SJonathan Lemon 	    "FXP driver receive interrupt microcode bundle size limit");
4840f1db1d6SMaxime Henrion 	SYSCTL_ADD_INT(device_get_sysctl_ctx(dev),
4850f1db1d6SMaxime Henrion 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
4860f1db1d6SMaxime Henrion 	    OID_AUTO, "rnr", CTLFLAG_RD, &sc->rnr, 0,
4870f1db1d6SMaxime Henrion 	    "FXP RNR events");
4880f1db1d6SMaxime Henrion 	SYSCTL_ADD_INT(device_get_sysctl_ctx(dev),
4890f1db1d6SMaxime Henrion 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)),
4900f1db1d6SMaxime Henrion 	    OID_AUTO, "noflow", CTLFLAG_RW, &sc->tunable_noflow, 0,
4910f1db1d6SMaxime Henrion 	    "FXP flow control disabled");
49272a32a26SJonathan Lemon 
49372a32a26SJonathan Lemon 	/*
49472a32a26SJonathan Lemon 	 * Pull in device tunables.
49572a32a26SJonathan Lemon 	 */
49672a32a26SJonathan Lemon 	sc->tunable_int_delay = TUNABLE_INT_DELAY;
49772a32a26SJonathan Lemon 	sc->tunable_bundle_max = TUNABLE_BUNDLE_MAX;
49803edfff3SRobert Watson 	sc->tunable_noflow = 1;
49972a32a26SJonathan Lemon 	(void) resource_int_value(device_get_name(dev), device_get_unit(dev),
50072a32a26SJonathan Lemon 	    "int_delay", &sc->tunable_int_delay);
50172a32a26SJonathan Lemon 	(void) resource_int_value(device_get_name(dev), device_get_unit(dev),
50272a32a26SJonathan Lemon 	    "bundle_max", &sc->tunable_bundle_max);
5030f1db1d6SMaxime Henrion 	(void) resource_int_value(device_get_name(dev), device_get_unit(dev),
5040f1db1d6SMaxime Henrion 	    "noflow", &sc->tunable_noflow);
5050f1db1d6SMaxime Henrion 	sc->rnr = 0;
50672a32a26SJonathan Lemon 
50772a32a26SJonathan Lemon 	/*
5082e2b8238SJonathan Lemon 	 * Enable workarounds for certain chip revision deficiencies.
50900c4116bSJonathan Lemon 	 *
51072a32a26SJonathan Lemon 	 * Systems based on the ICH2/ICH2-M chip from Intel, and possibly
51172a32a26SJonathan Lemon 	 * some systems based a normal 82559 design, have a defect where
51272a32a26SJonathan Lemon 	 * the chip can cause a PCI protocol violation if it receives
51300c4116bSJonathan Lemon 	 * a CU_RESUME command when it is entering the IDLE state.  The
51400c4116bSJonathan Lemon 	 * workaround is to disable Dynamic Standby Mode, so the chip never
51500c4116bSJonathan Lemon 	 * deasserts CLKRUN#, and always remains in an active state.
51600c4116bSJonathan Lemon 	 *
51700c4116bSJonathan Lemon 	 * See Intel 82801BA/82801BAM Specification Update, Errata #30.
5182e2b8238SJonathan Lemon 	 */
5192e2b8238SJonathan Lemon 	i = pci_get_device(dev);
52072a32a26SJonathan Lemon 	if (i == 0x2449 || (i > 0x1030 && i < 0x1039) ||
52172a32a26SJonathan Lemon 	    sc->revision >= FXP_REV_82559_A0) {
52200c4116bSJonathan Lemon 		fxp_read_eeprom(sc, &data, 10, 1);
52300c4116bSJonathan Lemon 		if (data & 0x02) {			/* STB enable */
52474d1ed23SMaxime Henrion 			uint16_t cksum;
52500c4116bSJonathan Lemon 			int i;
52600c4116bSJonathan Lemon 
52700c4116bSJonathan Lemon 			device_printf(dev,
528001cfa92SJonathan Lemon 			    "Disabling dynamic standby mode in EEPROM\n");
52900c4116bSJonathan Lemon 			data &= ~0x02;
53000c4116bSJonathan Lemon 			fxp_write_eeprom(sc, &data, 10, 1);
53100c4116bSJonathan Lemon 			device_printf(dev, "New EEPROM ID: 0x%x\n", data);
53200c4116bSJonathan Lemon 			cksum = 0;
53300c4116bSJonathan Lemon 			for (i = 0; i < (1 << sc->eeprom_size) - 1; i++) {
53400c4116bSJonathan Lemon 				fxp_read_eeprom(sc, &data, i, 1);
53500c4116bSJonathan Lemon 				cksum += data;
53600c4116bSJonathan Lemon 			}
53700c4116bSJonathan Lemon 			i = (1 << sc->eeprom_size) - 1;
53800c4116bSJonathan Lemon 			cksum = 0xBABA - cksum;
53900c4116bSJonathan Lemon 			fxp_read_eeprom(sc, &data, i, 1);
54000c4116bSJonathan Lemon 			fxp_write_eeprom(sc, &cksum, i, 1);
54100c4116bSJonathan Lemon 			device_printf(dev,
54200c4116bSJonathan Lemon 			    "EEPROM checksum @ 0x%x: 0x%x -> 0x%x\n",
54300c4116bSJonathan Lemon 			    i, data, cksum);
54400c4116bSJonathan Lemon #if 1
54500c4116bSJonathan Lemon 			/*
54600c4116bSJonathan Lemon 			 * If the user elects to continue, try the software
54700c4116bSJonathan Lemon 			 * workaround, as it is better than nothing.
54800c4116bSJonathan Lemon 			 */
5492e2b8238SJonathan Lemon 			sc->flags |= FXP_FLAG_CU_RESUME_BUG;
55000c4116bSJonathan Lemon #endif
55100c4116bSJonathan Lemon 		}
55200c4116bSJonathan Lemon 	}
5532e2b8238SJonathan Lemon 
5542e2b8238SJonathan Lemon 	/*
5553bd07cfdSJonathan Lemon 	 * If we are not a 82557 chip, we can enable extended features.
5563bd07cfdSJonathan Lemon 	 */
55772a32a26SJonathan Lemon 	if (sc->revision != FXP_REV_82557) {
5583bd07cfdSJonathan Lemon 		/*
55974396a0aSJonathan Lemon 		 * If MWI is enabled in the PCI configuration, and there
56074396a0aSJonathan Lemon 		 * is a valid cacheline size (8 or 16 dwords), then tell
56174396a0aSJonathan Lemon 		 * the board to turn on MWI.
5623bd07cfdSJonathan Lemon 		 */
56374396a0aSJonathan Lemon 		if (val & PCIM_CMD_MWRICEN &&
56474396a0aSJonathan Lemon 		    pci_read_config(dev, PCIR_CACHELNSZ, 1) != 0)
5653bd07cfdSJonathan Lemon 			sc->flags |= FXP_FLAG_MWI_ENABLE;
5663bd07cfdSJonathan Lemon 
5673bd07cfdSJonathan Lemon 		/* turn on the extended TxCB feature */
5683bd07cfdSJonathan Lemon 		sc->flags |= FXP_FLAG_EXT_TXCB;
56944e0bc11SYaroslav Tykhiy 
57044e0bc11SYaroslav Tykhiy 		/* enable reception of long frames for VLAN */
57144e0bc11SYaroslav Tykhiy 		sc->flags |= FXP_FLAG_LONG_PKT_EN;
57244e0bc11SYaroslav Tykhiy 	} else {
57344e0bc11SYaroslav Tykhiy 		/* a hack to get long VLAN frames on a 82557 */
57444e0bc11SYaroslav Tykhiy 		sc->flags |= FXP_FLAG_SAVE_BAD;
5753bd07cfdSJonathan Lemon 	}
5763bd07cfdSJonathan Lemon 
5773bd07cfdSJonathan Lemon 	/*
578c8bca6dcSBill Paul 	 * Enable use of extended RFDs and TCBs for 82550
579c8bca6dcSBill Paul 	 * and later chips. Note: we need extended TXCB support
580c8bca6dcSBill Paul 	 * too, but that's already enabled by the code above.
581c8bca6dcSBill Paul 	 * Be careful to do this only on the right devices.
582c8bca6dcSBill Paul 	 */
583507feeafSMaxime Henrion 	if (sc->revision == FXP_REV_82550 || sc->revision == FXP_REV_82550_C ||
584507feeafSMaxime Henrion 	    sc->revision == FXP_REV_82551_E || sc->revision == FXP_REV_82551_F
585507feeafSMaxime Henrion 	    || sc->revision == FXP_REV_82551_10) {
586c8bca6dcSBill Paul 		sc->rfa_size = sizeof (struct fxp_rfa);
587c8bca6dcSBill Paul 		sc->tx_cmd = FXP_CB_COMMAND_IPCBXMIT;
588c8bca6dcSBill Paul 		sc->flags |= FXP_FLAG_EXT_RFA;
589c8bca6dcSBill Paul 	} else {
590c8bca6dcSBill Paul 		sc->rfa_size = sizeof (struct fxp_rfa) - FXP_RFAX_LEN;
591c8bca6dcSBill Paul 		sc->tx_cmd = FXP_CB_COMMAND_XMIT;
592c8bca6dcSBill Paul 	}
593c8bca6dcSBill Paul 
594c8bca6dcSBill Paul 	/*
595b2badf02SMaxime Henrion 	 * Allocate DMA tags and DMA safe memory.
596b2badf02SMaxime Henrion 	 */
59740c20505SMaxime Henrion 	sc->maxtxseg = FXP_NTXSEG;
59840c20505SMaxime Henrion 	if (sc->flags & FXP_FLAG_EXT_RFA)
59940c20505SMaxime Henrion 		sc->maxtxseg--;
600b2badf02SMaxime Henrion 	error = bus_dma_tag_create(NULL, 2, 0, BUS_SPACE_MAXADDR_32BIT,
60140c20505SMaxime Henrion 	    BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES * sc->maxtxseg,
60240c20505SMaxime Henrion 	    sc->maxtxseg, MCLBYTES, 0, busdma_lock_mutex, &Giant,
60340c20505SMaxime Henrion 	    &sc->fxp_mtag);
604b2badf02SMaxime Henrion 	if (error) {
605b2badf02SMaxime Henrion 		device_printf(dev, "could not allocate dma tag\n");
606b2badf02SMaxime Henrion 		goto fail;
607b2badf02SMaxime Henrion 	}
608b2badf02SMaxime Henrion 
609b2badf02SMaxime Henrion 	error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT,
610b2badf02SMaxime Henrion 	    BUS_SPACE_MAXADDR, NULL, NULL, sizeof(struct fxp_stats), 1,
611f6b1c44dSScott Long 	    sizeof(struct fxp_stats), 0, busdma_lock_mutex, &Giant,
612f6b1c44dSScott Long 	    &sc->fxp_stag);
613b2badf02SMaxime Henrion 	if (error) {
614b2badf02SMaxime Henrion 		device_printf(dev, "could not allocate dma tag\n");
615b2badf02SMaxime Henrion 		goto fail;
616b2badf02SMaxime Henrion 	}
617b2badf02SMaxime Henrion 
618b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->fxp_stag, (void **)&sc->fxp_stats,
619aafb3ebbSMaxime Henrion 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->fxp_smap);
620b2badf02SMaxime Henrion 	if (error)
6214953bccaSNate Lawson 		goto fail;
622b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->fxp_stag, sc->fxp_smap, sc->fxp_stats,
623b2badf02SMaxime Henrion 	    sizeof(struct fxp_stats), fxp_dma_map_addr, &sc->stats_addr, 0);
624b2badf02SMaxime Henrion 	if (error) {
625b2badf02SMaxime Henrion 		device_printf(dev, "could not map the stats buffer\n");
626b2badf02SMaxime Henrion 		goto fail;
627b2badf02SMaxime Henrion 	}
628b2badf02SMaxime Henrion 
629b2badf02SMaxime Henrion 	error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT,
630b2badf02SMaxime Henrion 	    BUS_SPACE_MAXADDR, NULL, NULL, FXP_TXCB_SZ, 1,
631f6b1c44dSScott Long 	    FXP_TXCB_SZ, 0, busdma_lock_mutex, &Giant, &sc->cbl_tag);
632b2badf02SMaxime Henrion 	if (error) {
633b2badf02SMaxime Henrion 		device_printf(dev, "could not allocate dma tag\n");
634b2badf02SMaxime Henrion 		goto fail;
635b2badf02SMaxime Henrion 	}
636b2badf02SMaxime Henrion 
637b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->cbl_tag, (void **)&sc->fxp_desc.cbl_list,
638aafb3ebbSMaxime Henrion 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->cbl_map);
639b2badf02SMaxime Henrion 	if (error)
6404953bccaSNate Lawson 		goto fail;
641b2badf02SMaxime Henrion 
642b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->cbl_tag, sc->cbl_map,
643b2badf02SMaxime Henrion 	    sc->fxp_desc.cbl_list, FXP_TXCB_SZ, fxp_dma_map_addr,
644b2badf02SMaxime Henrion 	    &sc->fxp_desc.cbl_addr, 0);
645b2badf02SMaxime Henrion 	if (error) {
646b2badf02SMaxime Henrion 		device_printf(dev, "could not map DMA memory\n");
647b2badf02SMaxime Henrion 		goto fail;
648b2badf02SMaxime Henrion 	}
649b2badf02SMaxime Henrion 
650b2badf02SMaxime Henrion 	error = bus_dma_tag_create(NULL, 4, 0, BUS_SPACE_MAXADDR_32BIT,
651b2badf02SMaxime Henrion 	    BUS_SPACE_MAXADDR, NULL, NULL, sizeof(struct fxp_cb_mcs), 1,
652f6b1c44dSScott Long 	    sizeof(struct fxp_cb_mcs), 0, busdma_lock_mutex, &Giant,
653f6b1c44dSScott Long 	    &sc->mcs_tag);
654b2badf02SMaxime Henrion 	if (error) {
655b2badf02SMaxime Henrion 		device_printf(dev, "could not allocate dma tag\n");
656b2badf02SMaxime Henrion 		goto fail;
657b2badf02SMaxime Henrion 	}
658b2badf02SMaxime Henrion 
659b2badf02SMaxime Henrion 	error = bus_dmamem_alloc(sc->mcs_tag, (void **)&sc->mcsp,
660b2badf02SMaxime Henrion 	    BUS_DMA_NOWAIT, &sc->mcs_map);
661b2badf02SMaxime Henrion 	if (error)
6624953bccaSNate Lawson 		goto fail;
663b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->mcs_tag, sc->mcs_map, sc->mcsp,
664b2badf02SMaxime Henrion 	    sizeof(struct fxp_cb_mcs), fxp_dma_map_addr, &sc->mcs_addr, 0);
665b2badf02SMaxime Henrion 	if (error) {
666b2badf02SMaxime Henrion 		device_printf(dev, "can't map the multicast setup command\n");
667b2badf02SMaxime Henrion 		goto fail;
668b2badf02SMaxime Henrion 	}
669b2badf02SMaxime Henrion 
670b2badf02SMaxime Henrion 	/*
6716720ebccSMaxime Henrion 	 * Pre-allocate the TX DMA maps and setup the pointers to
6726720ebccSMaxime Henrion 	 * the TX command blocks.
673b2badf02SMaxime Henrion 	 */
6746720ebccSMaxime Henrion 	txp = sc->fxp_desc.tx_list;
6756720ebccSMaxime Henrion 	tcbp = sc->fxp_desc.cbl_list;
6764cec1653SMaxime Henrion 	for (i = 0; i < FXP_NTXCB; i++) {
6776720ebccSMaxime Henrion 		txp[i].tx_cb = tcbp + i;
6786720ebccSMaxime Henrion 		error = bus_dmamap_create(sc->fxp_mtag, 0, &txp[i].tx_map);
679b2badf02SMaxime Henrion 		if (error) {
680b2badf02SMaxime Henrion 			device_printf(dev, "can't create DMA map for TX\n");
681b2badf02SMaxime Henrion 			goto fail;
682b2badf02SMaxime Henrion 		}
683b2badf02SMaxime Henrion 	}
684b2badf02SMaxime Henrion 	error = bus_dmamap_create(sc->fxp_mtag, 0, &sc->spare_map);
685b2badf02SMaxime Henrion 	if (error) {
686b2badf02SMaxime Henrion 		device_printf(dev, "can't create spare DMA map\n");
687b2badf02SMaxime Henrion 		goto fail;
688b2badf02SMaxime Henrion 	}
689b2badf02SMaxime Henrion 
690b2badf02SMaxime Henrion 	/*
691b2badf02SMaxime Henrion 	 * Pre-allocate our receive buffers.
692b2badf02SMaxime Henrion 	 */
693b2badf02SMaxime Henrion 	sc->fxp_desc.rx_head = sc->fxp_desc.rx_tail = NULL;
694b2badf02SMaxime Henrion 	for (i = 0; i < FXP_NRFABUFS; i++) {
695b2badf02SMaxime Henrion 		rxp = &sc->fxp_desc.rx_list[i];
696b2badf02SMaxime Henrion 		error = bus_dmamap_create(sc->fxp_mtag, 0, &rxp->rx_map);
697b2badf02SMaxime Henrion 		if (error) {
698b2badf02SMaxime Henrion 			device_printf(dev, "can't create DMA map for RX\n");
699b2badf02SMaxime Henrion 			goto fail;
700b2badf02SMaxime Henrion 		}
7014953bccaSNate Lawson 		if (fxp_add_rfabuf(sc, rxp) != 0) {
7024953bccaSNate Lawson 			error = ENOMEM;
7034953bccaSNate Lawson 			goto fail;
7044953bccaSNate Lawson 		}
705b2badf02SMaxime Henrion 	}
706b2badf02SMaxime Henrion 
707b2badf02SMaxime Henrion 	/*
708f7788e8eSJonathan Lemon 	 * Read MAC address.
709f7788e8eSJonathan Lemon 	 */
71083e6547dSMaxime Henrion 	fxp_read_eeprom(sc, myea, 0, 3);
711fc74a9f9SBrooks Davis 	eaddr[0] = myea[0] & 0xff;
712fc74a9f9SBrooks Davis 	eaddr[1] = myea[0] >> 8;
713fc74a9f9SBrooks Davis 	eaddr[2] = myea[1] & 0xff;
714fc74a9f9SBrooks Davis 	eaddr[3] = myea[1] >> 8;
715fc74a9f9SBrooks Davis 	eaddr[4] = myea[2] & 0xff;
716fc74a9f9SBrooks Davis 	eaddr[5] = myea[2] >> 8;
717f7788e8eSJonathan Lemon 	if (bootverbose) {
7182e2b8238SJonathan Lemon 		device_printf(dev, "PCI IDs: %04x %04x %04x %04x %04x\n",
719f7788e8eSJonathan Lemon 		    pci_get_vendor(dev), pci_get_device(dev),
7202e2b8238SJonathan Lemon 		    pci_get_subvendor(dev), pci_get_subdevice(dev),
7212e2b8238SJonathan Lemon 		    pci_get_revid(dev));
72272a32a26SJonathan Lemon 		fxp_read_eeprom(sc, &data, 10, 1);
72372a32a26SJonathan Lemon 		device_printf(dev, "Dynamic Standby mode is %s\n",
72472a32a26SJonathan Lemon 		    data & 0x02 ? "enabled" : "disabled");
725f7788e8eSJonathan Lemon 	}
726f7788e8eSJonathan Lemon 
727f7788e8eSJonathan Lemon 	/*
728f7788e8eSJonathan Lemon 	 * If this is only a 10Mbps device, then there is no MII, and
729f7788e8eSJonathan Lemon 	 * the PHY will use a serial interface instead.
730f7788e8eSJonathan Lemon 	 *
731f7788e8eSJonathan Lemon 	 * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter
732f7788e8eSJonathan Lemon 	 * doesn't have a programming interface of any sort.  The
733f7788e8eSJonathan Lemon 	 * media is sensed automatically based on how the link partner
734f7788e8eSJonathan Lemon 	 * is configured.  This is, in essence, manual configuration.
735f7788e8eSJonathan Lemon 	 */
736f7788e8eSJonathan Lemon 	if (sc->flags & FXP_FLAG_SERIAL_MEDIA) {
737f7788e8eSJonathan Lemon 		ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
738f7788e8eSJonathan Lemon 		ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL);
739f7788e8eSJonathan Lemon 	} else {
740f7788e8eSJonathan Lemon 		if (mii_phy_probe(dev, &sc->miibus, fxp_ifmedia_upd,
741f7788e8eSJonathan Lemon 		    fxp_ifmedia_sts)) {
742f7788e8eSJonathan Lemon 	                device_printf(dev, "MII without any PHY!\n");
7436182fdbdSPeter Wemm 			error = ENXIO;
744ba8c6fd5SDavid Greenman 			goto fail;
745a17c678eSDavid Greenman 		}
746f7788e8eSJonathan Lemon 	}
747dccee1a1SDavid Greenman 
748fc74a9f9SBrooks Davis 	ifp = sc->ifp = if_alloc(IFT_ETHER);
749fc74a9f9SBrooks Davis 	if (ifp == NULL) {
750fc74a9f9SBrooks Davis 		device_printf(dev, "can not if_alloc()\n");
751fc74a9f9SBrooks Davis 		error = ENOSPC;
752fc74a9f9SBrooks Davis 		goto fail;
753fc74a9f9SBrooks Davis 	}
7549bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
755a330e1f1SGary Palmer 	ifp->if_baudrate = 100000000;
756fb583156SDavid Greenman 	ifp->if_init = fxp_init;
757ba8c6fd5SDavid Greenman 	ifp->if_softc = sc;
758ba8c6fd5SDavid Greenman 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
759ba8c6fd5SDavid Greenman 	ifp->if_ioctl = fxp_ioctl;
760ba8c6fd5SDavid Greenman 	ifp->if_start = fxp_start;
761ba8c6fd5SDavid Greenman 	ifp->if_watchdog = fxp_watchdog;
762a17c678eSDavid Greenman 
7635fe9116bSYaroslav Tykhiy 	ifp->if_capabilities = ifp->if_capenable = 0;
7645fe9116bSYaroslav Tykhiy 
765c8bca6dcSBill Paul 	/* Enable checksum offload for 82550 or better chips */
766c8bca6dcSBill Paul 	if (sc->flags & FXP_FLAG_EXT_RFA) {
767c8bca6dcSBill Paul 		ifp->if_hwassist = FXP_CSUM_FEATURES;
7685fe9116bSYaroslav Tykhiy 		ifp->if_capabilities |= IFCAP_HWCSUM;
7695fe9116bSYaroslav Tykhiy 		ifp->if_capenable |= IFCAP_HWCSUM;
770c8bca6dcSBill Paul 	}
771c8bca6dcSBill Paul 
772fb917226SRuslan Ermilov #ifdef DEVICE_POLLING
773fb917226SRuslan Ermilov 	/* Inform the world we support polling. */
774fb917226SRuslan Ermilov 	ifp->if_capabilities |= IFCAP_POLLING;
775fb917226SRuslan Ermilov 	ifp->if_capenable |= IFCAP_POLLING;
776fb917226SRuslan Ermilov #endif
777fb917226SRuslan Ermilov 
778dfe61cf1SDavid Greenman 	/*
7794953bccaSNate Lawson 	 * Attach the interface.
7804953bccaSNate Lawson 	 */
781fc74a9f9SBrooks Davis 	ether_ifattach(ifp, eaddr);
7824953bccaSNate Lawson 
7834953bccaSNate Lawson 	/*
784e8c8b728SJonathan Lemon 	 * Tell the upper layer(s) we support long frames.
7855fe9116bSYaroslav Tykhiy 	 * Must appear after the call to ether_ifattach() because
7865fe9116bSYaroslav Tykhiy 	 * ether_ifattach() sets ifi_hdrlen to the default value.
787e8c8b728SJonathan Lemon 	 */
788e8c8b728SJonathan Lemon 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
789673d9191SSam Leffler 	ifp->if_capabilities |= IFCAP_VLAN_MTU;
79044e0bc11SYaroslav Tykhiy 	ifp->if_capenable |= IFCAP_VLAN_MTU; /* the hw bits already set */
791e8c8b728SJonathan Lemon 
792483b9871SDavid Greenman 	/*
7933114fdb4SDavid Greenman 	 * Let the system queue as many packets as we have available
7943114fdb4SDavid Greenman 	 * TX descriptors.
795483b9871SDavid Greenman 	 */
7967929aa03SMax Laier 	IFQ_SET_MAXLEN(&ifp->if_snd, FXP_NTXCB - 1);
7977929aa03SMax Laier 	ifp->if_snd.ifq_drv_maxlen = FXP_NTXCB - 1;
7987929aa03SMax Laier 	IFQ_SET_READY(&ifp->if_snd);
7994a684684SDavid Greenman 
800201afb0eSMaxime Henrion 	/*
8014953bccaSNate Lawson 	 * Hook our interrupt after all initialization is complete.
802201afb0eSMaxime Henrion 	 */
803b237430cSSam Leffler 	error = bus_setup_intr(dev, sc->irq, INTR_TYPE_NET | INTR_MPSAFE,
804201afb0eSMaxime Henrion 			       fxp_intr, sc, &sc->ih);
805201afb0eSMaxime Henrion 	if (error) {
806201afb0eSMaxime Henrion 		device_printf(dev, "could not setup irq\n");
807fc74a9f9SBrooks Davis 		ether_ifdetach(sc->ifp);
808201afb0eSMaxime Henrion 		goto fail;
809201afb0eSMaxime Henrion 	}
810201afb0eSMaxime Henrion 
811a17c678eSDavid Greenman fail:
812f7788e8eSJonathan Lemon 	splx(s);
8131b5a39d3SBrooks Davis 	if (error)
814f7788e8eSJonathan Lemon 		fxp_release(sc);
815f7788e8eSJonathan Lemon 	return (error);
816f7788e8eSJonathan Lemon }
817f7788e8eSJonathan Lemon 
818f7788e8eSJonathan Lemon /*
8194953bccaSNate Lawson  * Release all resources.  The softc lock should not be held and the
8204953bccaSNate Lawson  * interrupt should already be torn down.
821f7788e8eSJonathan Lemon  */
822f7788e8eSJonathan Lemon static void
823f7788e8eSJonathan Lemon fxp_release(struct fxp_softc *sc)
824f7788e8eSJonathan Lemon {
825b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
826b2badf02SMaxime Henrion 	struct fxp_tx *txp;
827b2badf02SMaxime Henrion 	int i;
828b2badf02SMaxime Henrion 
82967fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_NOTOWNED);
830670f5d73SMaxime Henrion 	KASSERT(sc->ih == NULL,
831670f5d73SMaxime Henrion 	    ("fxp_release() called with intr handle still active"));
8324953bccaSNate Lawson 	if (sc->miibus)
8334953bccaSNate Lawson 		device_delete_child(sc->dev, sc->miibus);
8344953bccaSNate Lawson 	bus_generic_detach(sc->dev);
8354953bccaSNate Lawson 	ifmedia_removeall(&sc->sc_media);
836b2badf02SMaxime Henrion 	if (sc->fxp_desc.cbl_list) {
837b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->cbl_tag, sc->cbl_map);
838b2badf02SMaxime Henrion 		bus_dmamem_free(sc->cbl_tag, sc->fxp_desc.cbl_list,
839b2badf02SMaxime Henrion 		    sc->cbl_map);
840b2badf02SMaxime Henrion 	}
841b2badf02SMaxime Henrion 	if (sc->fxp_stats) {
842b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->fxp_stag, sc->fxp_smap);
843b2badf02SMaxime Henrion 		bus_dmamem_free(sc->fxp_stag, sc->fxp_stats, sc->fxp_smap);
844b2badf02SMaxime Henrion 	}
845b2badf02SMaxime Henrion 	if (sc->mcsp) {
846b2badf02SMaxime Henrion 		bus_dmamap_unload(sc->mcs_tag, sc->mcs_map);
847b2badf02SMaxime Henrion 		bus_dmamem_free(sc->mcs_tag, sc->mcsp, sc->mcs_map);
848b2badf02SMaxime Henrion 	}
849f7788e8eSJonathan Lemon 	if (sc->irq)
850f7788e8eSJonathan Lemon 		bus_release_resource(sc->dev, SYS_RES_IRQ, 0, sc->irq);
851f7788e8eSJonathan Lemon 	if (sc->mem)
852f7788e8eSJonathan Lemon 		bus_release_resource(sc->dev, sc->rtp, sc->rgd, sc->mem);
853b983c7b3SMaxime Henrion 	if (sc->fxp_mtag) {
854b983c7b3SMaxime Henrion 		for (i = 0; i < FXP_NRFABUFS; i++) {
855b983c7b3SMaxime Henrion 			rxp = &sc->fxp_desc.rx_list[i];
856b983c7b3SMaxime Henrion 			if (rxp->rx_mbuf != NULL) {
857b983c7b3SMaxime Henrion 				bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map,
858b983c7b3SMaxime Henrion 				    BUS_DMASYNC_POSTREAD);
859b983c7b3SMaxime Henrion 				bus_dmamap_unload(sc->fxp_mtag, rxp->rx_map);
860b983c7b3SMaxime Henrion 				m_freem(rxp->rx_mbuf);
861b983c7b3SMaxime Henrion 			}
862b983c7b3SMaxime Henrion 			bus_dmamap_destroy(sc->fxp_mtag, rxp->rx_map);
863b983c7b3SMaxime Henrion 		}
864b983c7b3SMaxime Henrion 		bus_dmamap_destroy(sc->fxp_mtag, sc->spare_map);
865b983c7b3SMaxime Henrion 		for (i = 0; i < FXP_NTXCB; i++) {
866b983c7b3SMaxime Henrion 			txp = &sc->fxp_desc.tx_list[i];
867b983c7b3SMaxime Henrion 			if (txp->tx_mbuf != NULL) {
868b983c7b3SMaxime Henrion 				bus_dmamap_sync(sc->fxp_mtag, txp->tx_map,
869b983c7b3SMaxime Henrion 				    BUS_DMASYNC_POSTWRITE);
870b983c7b3SMaxime Henrion 				bus_dmamap_unload(sc->fxp_mtag, txp->tx_map);
871b983c7b3SMaxime Henrion 				m_freem(txp->tx_mbuf);
872b983c7b3SMaxime Henrion 			}
873b983c7b3SMaxime Henrion 			bus_dmamap_destroy(sc->fxp_mtag, txp->tx_map);
874b983c7b3SMaxime Henrion 		}
875c4bf1e90SMaxime Henrion 		bus_dma_tag_destroy(sc->fxp_mtag);
876b983c7b3SMaxime Henrion 	}
877c4bf1e90SMaxime Henrion 	if (sc->fxp_stag)
878c4bf1e90SMaxime Henrion 		bus_dma_tag_destroy(sc->fxp_stag);
879b2badf02SMaxime Henrion 	if (sc->cbl_tag)
880b2badf02SMaxime Henrion 		bus_dma_tag_destroy(sc->cbl_tag);
881b2badf02SMaxime Henrion 	if (sc->mcs_tag)
882b2badf02SMaxime Henrion 		bus_dma_tag_destroy(sc->mcs_tag);
883fc74a9f9SBrooks Davis 	if (sc->ifp)
884fc74a9f9SBrooks Davis 		if_free(sc->ifp);
88572a32a26SJonathan Lemon 
8860f4dc94cSChuck Paterson 	mtx_destroy(&sc->sc_mtx);
8876182fdbdSPeter Wemm }
8886182fdbdSPeter Wemm 
8896182fdbdSPeter Wemm /*
8906182fdbdSPeter Wemm  * Detach interface.
8916182fdbdSPeter Wemm  */
8926182fdbdSPeter Wemm static int
8936182fdbdSPeter Wemm fxp_detach(device_t dev)
8946182fdbdSPeter Wemm {
8956182fdbdSPeter Wemm 	struct fxp_softc *sc = device_get_softc(dev);
896f7788e8eSJonathan Lemon 	int s;
8976182fdbdSPeter Wemm 
8984953bccaSNate Lawson 	FXP_LOCK(sc);
899f7788e8eSJonathan Lemon 	s = splimp();
90032cd7a9cSWarner Losh 
9011d2945d5SWarner Losh 	sc->suspended = 1;	/* Do same thing as we do for suspend */
9026182fdbdSPeter Wemm 	/*
903f7788e8eSJonathan Lemon 	 * Close down routes etc.
9046182fdbdSPeter Wemm 	 */
905fc74a9f9SBrooks Davis 	ether_ifdetach(sc->ifp);
90620f0c80fSMaxime Henrion 
90720f0c80fSMaxime Henrion 	/*
90832cd7a9cSWarner Losh 	 * Stop DMA and drop transmit queue, but disable interrupts first.
90920f0c80fSMaxime Henrion 	 */
91020f0c80fSMaxime Henrion 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
91120f0c80fSMaxime Henrion 	fxp_stop(sc);
91232cd7a9cSWarner Losh 	FXP_UNLOCK(sc);
91320f0c80fSMaxime Henrion 
9146182fdbdSPeter Wemm 	/*
9154953bccaSNate Lawson 	 * Unhook interrupt before dropping lock. This is to prevent
9164953bccaSNate Lawson 	 * races with fxp_intr().
9176182fdbdSPeter Wemm 	 */
9184953bccaSNate Lawson 	bus_teardown_intr(sc->dev, sc->irq, sc->ih);
9194953bccaSNate Lawson 	sc->ih = NULL;
9206182fdbdSPeter Wemm 
921f7788e8eSJonathan Lemon 	splx(s);
9226182fdbdSPeter Wemm 
923f7788e8eSJonathan Lemon 	/* Release our allocated resources. */
924f7788e8eSJonathan Lemon 	fxp_release(sc);
925f7788e8eSJonathan Lemon 	return (0);
926a17c678eSDavid Greenman }
927a17c678eSDavid Greenman 
928a17c678eSDavid Greenman /*
9294a684684SDavid Greenman  * Device shutdown routine. Called at system shutdown after sync. The
930a17c678eSDavid Greenman  * main purpose of this routine is to shut off receiver DMA so that
931a17c678eSDavid Greenman  * kernel memory doesn't get clobbered during warmboot.
932a17c678eSDavid Greenman  */
9336182fdbdSPeter Wemm static int
9346182fdbdSPeter Wemm fxp_shutdown(device_t dev)
935a17c678eSDavid Greenman {
9366182fdbdSPeter Wemm 	/*
9376182fdbdSPeter Wemm 	 * Make sure that DMA is disabled prior to reboot. Not doing
9386182fdbdSPeter Wemm 	 * do could allow DMA to corrupt kernel memory during the
9396182fdbdSPeter Wemm 	 * reboot before the driver initializes.
9406182fdbdSPeter Wemm 	 */
9416182fdbdSPeter Wemm 	fxp_stop((struct fxp_softc *) device_get_softc(dev));
942f7788e8eSJonathan Lemon 	return (0);
943a17c678eSDavid Greenman }
944a17c678eSDavid Greenman 
9457dced78aSDavid Greenman /*
9467dced78aSDavid Greenman  * Device suspend routine.  Stop the interface and save some PCI
9477dced78aSDavid Greenman  * settings in case the BIOS doesn't restore them properly on
9487dced78aSDavid Greenman  * resume.
9497dced78aSDavid Greenman  */
9507dced78aSDavid Greenman static int
9517dced78aSDavid Greenman fxp_suspend(device_t dev)
9527dced78aSDavid Greenman {
9537dced78aSDavid Greenman 	struct fxp_softc *sc = device_get_softc(dev);
954e904a5aaSBrooks Davis 	int s;
9557dced78aSDavid Greenman 
9564953bccaSNate Lawson 	FXP_LOCK(sc);
957f7788e8eSJonathan Lemon 	s = splimp();
9587dced78aSDavid Greenman 
9597dced78aSDavid Greenman 	fxp_stop(sc);
9607dced78aSDavid Greenman 
9617dced78aSDavid Greenman 	sc->suspended = 1;
9627dced78aSDavid Greenman 
9634953bccaSNate Lawson 	FXP_UNLOCK(sc);
964f7788e8eSJonathan Lemon 	splx(s);
965f7788e8eSJonathan Lemon 	return (0);
9667dced78aSDavid Greenman }
9677dced78aSDavid Greenman 
9687dced78aSDavid Greenman /*
96967ba6566SWarner Losh  * Device resume routine. re-enable busmastering, and restart the interface if
9707dced78aSDavid Greenman  * appropriate.
9717dced78aSDavid Greenman  */
9727dced78aSDavid Greenman static int
9737dced78aSDavid Greenman fxp_resume(device_t dev)
9747dced78aSDavid Greenman {
9757dced78aSDavid Greenman 	struct fxp_softc *sc = device_get_softc(dev);
976fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
97774d1ed23SMaxime Henrion 	uint16_t pci_command;
978e904a5aaSBrooks Davis 	int s;
9797dced78aSDavid Greenman 
9804953bccaSNate Lawson 	FXP_LOCK(sc);
981f7788e8eSJonathan Lemon 	s = splimp();
98279495006SWarner Losh 
9837dced78aSDavid Greenman 	/* reenable busmastering */
9847dced78aSDavid Greenman 	pci_command = pci_read_config(dev, PCIR_COMMAND, 2);
9857dced78aSDavid Greenman 	pci_command |= (PCIM_CMD_MEMEN|PCIM_CMD_BUSMASTEREN);
9867dced78aSDavid Greenman 	pci_write_config(dev, PCIR_COMMAND, pci_command, 2);
9877dced78aSDavid Greenman 
9887dced78aSDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET);
9897dced78aSDavid Greenman 	DELAY(10);
9907dced78aSDavid Greenman 
9917dced78aSDavid Greenman 	/* reinitialize interface if necessary */
9927dced78aSDavid Greenman 	if (ifp->if_flags & IFF_UP)
9934953bccaSNate Lawson 		fxp_init_body(sc);
9947dced78aSDavid Greenman 
9957dced78aSDavid Greenman 	sc->suspended = 0;
9967dced78aSDavid Greenman 
9974953bccaSNate Lawson 	FXP_UNLOCK(sc);
998f7788e8eSJonathan Lemon 	splx(s);
999ba8c6fd5SDavid Greenman 	return (0);
1000f7788e8eSJonathan Lemon }
1001ba8c6fd5SDavid Greenman 
100200c4116bSJonathan Lemon static void
100300c4116bSJonathan Lemon fxp_eeprom_shiftin(struct fxp_softc *sc, int data, int length)
100400c4116bSJonathan Lemon {
100574d1ed23SMaxime Henrion 	uint16_t reg;
100600c4116bSJonathan Lemon 	int x;
100700c4116bSJonathan Lemon 
100800c4116bSJonathan Lemon 	/*
100900c4116bSJonathan Lemon 	 * Shift in data.
101000c4116bSJonathan Lemon 	 */
101100c4116bSJonathan Lemon 	for (x = 1 << (length - 1); x; x >>= 1) {
101200c4116bSJonathan Lemon 		if (data & x)
101300c4116bSJonathan Lemon 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
101400c4116bSJonathan Lemon 		else
101500c4116bSJonathan Lemon 			reg = FXP_EEPROM_EECS;
101600c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
101700c4116bSJonathan Lemon 		DELAY(1);
101800c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
101900c4116bSJonathan Lemon 		DELAY(1);
102000c4116bSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
102100c4116bSJonathan Lemon 		DELAY(1);
102200c4116bSJonathan Lemon 	}
102300c4116bSJonathan Lemon }
102400c4116bSJonathan Lemon 
1025f7788e8eSJonathan Lemon /*
1026f7788e8eSJonathan Lemon  * Read from the serial EEPROM. Basically, you manually shift in
1027f7788e8eSJonathan Lemon  * the read opcode (one bit at a time) and then shift in the address,
1028f7788e8eSJonathan Lemon  * and then you shift out the data (all of this one bit at a time).
1029f7788e8eSJonathan Lemon  * The word size is 16 bits, so you have to provide the address for
1030f7788e8eSJonathan Lemon  * every 16 bits of data.
1031f7788e8eSJonathan Lemon  */
103274d1ed23SMaxime Henrion static uint16_t
1033f7788e8eSJonathan Lemon fxp_eeprom_getword(struct fxp_softc *sc, int offset, int autosize)
1034f7788e8eSJonathan Lemon {
103574d1ed23SMaxime Henrion 	uint16_t reg, data;
1036f7788e8eSJonathan Lemon 	int x;
1037ba8c6fd5SDavid Greenman 
1038f7788e8eSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
1039f7788e8eSJonathan Lemon 	/*
1040f7788e8eSJonathan Lemon 	 * Shift in read opcode.
1041f7788e8eSJonathan Lemon 	 */
104200c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3);
1043f7788e8eSJonathan Lemon 	/*
1044f7788e8eSJonathan Lemon 	 * Shift in address.
1045f7788e8eSJonathan Lemon 	 */
1046f7788e8eSJonathan Lemon 	data = 0;
1047f7788e8eSJonathan Lemon 	for (x = 1 << (sc->eeprom_size - 1); x; x >>= 1) {
1048f7788e8eSJonathan Lemon 		if (offset & x)
1049f7788e8eSJonathan Lemon 			reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI;
1050f7788e8eSJonathan Lemon 		else
1051f7788e8eSJonathan Lemon 			reg = FXP_EEPROM_EECS;
1052f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1053f7788e8eSJonathan Lemon 		DELAY(1);
1054f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
1055f7788e8eSJonathan Lemon 		DELAY(1);
1056f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1057f7788e8eSJonathan Lemon 		DELAY(1);
1058f7788e8eSJonathan Lemon 		reg = CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO;
1059f7788e8eSJonathan Lemon 		data++;
1060f7788e8eSJonathan Lemon 		if (autosize && reg == 0) {
1061f7788e8eSJonathan Lemon 			sc->eeprom_size = data;
1062f7788e8eSJonathan Lemon 			break;
1063f7788e8eSJonathan Lemon 		}
1064f7788e8eSJonathan Lemon 	}
1065f7788e8eSJonathan Lemon 	/*
1066f7788e8eSJonathan Lemon 	 * Shift out data.
1067f7788e8eSJonathan Lemon 	 */
1068f7788e8eSJonathan Lemon 	data = 0;
1069f7788e8eSJonathan Lemon 	reg = FXP_EEPROM_EECS;
1070f7788e8eSJonathan Lemon 	for (x = 1 << 15; x; x >>= 1) {
1071f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK);
1072f7788e8eSJonathan Lemon 		DELAY(1);
1073f7788e8eSJonathan Lemon 		if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO)
1074f7788e8eSJonathan Lemon 			data |= x;
1075f7788e8eSJonathan Lemon 		CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg);
1076f7788e8eSJonathan Lemon 		DELAY(1);
1077f7788e8eSJonathan Lemon 	}
1078f7788e8eSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
1079f7788e8eSJonathan Lemon 	DELAY(1);
1080f7788e8eSJonathan Lemon 
1081f7788e8eSJonathan Lemon 	return (data);
1082ba8c6fd5SDavid Greenman }
1083ba8c6fd5SDavid Greenman 
108400c4116bSJonathan Lemon static void
108574d1ed23SMaxime Henrion fxp_eeprom_putword(struct fxp_softc *sc, int offset, uint16_t data)
108600c4116bSJonathan Lemon {
108700c4116bSJonathan Lemon 	int i;
108800c4116bSJonathan Lemon 
108900c4116bSJonathan Lemon 	/*
109000c4116bSJonathan Lemon 	 * Erase/write enable.
109100c4116bSJonathan Lemon 	 */
109200c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
109300c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x4, 3);
109400c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x03 << (sc->eeprom_size - 2), sc->eeprom_size);
109500c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
109600c4116bSJonathan Lemon 	DELAY(1);
109700c4116bSJonathan Lemon 	/*
109800c4116bSJonathan Lemon 	 * Shift in write opcode, address, data.
109900c4116bSJonathan Lemon 	 */
110000c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
110100c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_WRITE, 3);
110200c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, offset, sc->eeprom_size);
110300c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, data, 16);
110400c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
110500c4116bSJonathan Lemon 	DELAY(1);
110600c4116bSJonathan Lemon 	/*
110700c4116bSJonathan Lemon 	 * Wait for EEPROM to finish up.
110800c4116bSJonathan Lemon 	 */
110900c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
111000c4116bSJonathan Lemon 	DELAY(1);
111100c4116bSJonathan Lemon 	for (i = 0; i < 1000; i++) {
111200c4116bSJonathan Lemon 		if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO)
111300c4116bSJonathan Lemon 			break;
111400c4116bSJonathan Lemon 		DELAY(50);
111500c4116bSJonathan Lemon 	}
111600c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
111700c4116bSJonathan Lemon 	DELAY(1);
111800c4116bSJonathan Lemon 	/*
111900c4116bSJonathan Lemon 	 * Erase/write disable.
112000c4116bSJonathan Lemon 	 */
112100c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS);
112200c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0x4, 3);
112300c4116bSJonathan Lemon 	fxp_eeprom_shiftin(sc, 0, sc->eeprom_size);
112400c4116bSJonathan Lemon 	CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0);
112500c4116bSJonathan Lemon 	DELAY(1);
112600c4116bSJonathan Lemon }
112700c4116bSJonathan Lemon 
1128ba8c6fd5SDavid Greenman /*
1129e9bf2fa7SDavid Greenman  * From NetBSD:
1130e9bf2fa7SDavid Greenman  *
1131e9bf2fa7SDavid Greenman  * Figure out EEPROM size.
1132e9bf2fa7SDavid Greenman  *
1133e9bf2fa7SDavid Greenman  * 559's can have either 64-word or 256-word EEPROMs, the 558
1134e9bf2fa7SDavid Greenman  * datasheet only talks about 64-word EEPROMs, and the 557 datasheet
1135e9bf2fa7SDavid Greenman  * talks about the existance of 16 to 256 word EEPROMs.
1136e9bf2fa7SDavid Greenman  *
1137e9bf2fa7SDavid Greenman  * The only known sizes are 64 and 256, where the 256 version is used
1138e9bf2fa7SDavid Greenman  * by CardBus cards to store CIS information.
1139e9bf2fa7SDavid Greenman  *
1140e9bf2fa7SDavid Greenman  * The address is shifted in msb-to-lsb, and after the last
1141e9bf2fa7SDavid Greenman  * address-bit the EEPROM is supposed to output a `dummy zero' bit,
1142e9bf2fa7SDavid Greenman  * after which follows the actual data. We try to detect this zero, by
1143e9bf2fa7SDavid Greenman  * probing the data-out bit in the EEPROM control register just after
1144e9bf2fa7SDavid Greenman  * having shifted in a bit. If the bit is zero, we assume we've
1145e9bf2fa7SDavid Greenman  * shifted enough address bits. The data-out should be tri-state,
1146e9bf2fa7SDavid Greenman  * before this, which should translate to a logical one.
1147e9bf2fa7SDavid Greenman  */
1148e9bf2fa7SDavid Greenman static void
1149f7788e8eSJonathan Lemon fxp_autosize_eeprom(struct fxp_softc *sc)
1150e9bf2fa7SDavid Greenman {
1151e9bf2fa7SDavid Greenman 
1152f7788e8eSJonathan Lemon 	/* guess maximum size of 256 words */
1153f7788e8eSJonathan Lemon 	sc->eeprom_size = 8;
1154f7788e8eSJonathan Lemon 
1155f7788e8eSJonathan Lemon 	/* autosize */
1156f7788e8eSJonathan Lemon 	(void) fxp_eeprom_getword(sc, 0, 1);
1157e9bf2fa7SDavid Greenman }
1158f7788e8eSJonathan Lemon 
1159ba8c6fd5SDavid Greenman static void
1160f7788e8eSJonathan Lemon fxp_read_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words)
1161ba8c6fd5SDavid Greenman {
1162f7788e8eSJonathan Lemon 	int i;
1163ba8c6fd5SDavid Greenman 
1164f7788e8eSJonathan Lemon 	for (i = 0; i < words; i++)
1165f7788e8eSJonathan Lemon 		data[i] = fxp_eeprom_getword(sc, offset + i, 0);
1166ba8c6fd5SDavid Greenman }
1167ba8c6fd5SDavid Greenman 
116800c4116bSJonathan Lemon static void
116900c4116bSJonathan Lemon fxp_write_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words)
117000c4116bSJonathan Lemon {
117100c4116bSJonathan Lemon 	int i;
117200c4116bSJonathan Lemon 
117300c4116bSJonathan Lemon 	for (i = 0; i < words; i++)
117400c4116bSJonathan Lemon 		fxp_eeprom_putword(sc, offset + i, data[i]);
117500c4116bSJonathan Lemon }
117600c4116bSJonathan Lemon 
1177a17c678eSDavid Greenman /*
11784953bccaSNate Lawson  * Grab the softc lock and call the real fxp_start_body() routine
1179a17c678eSDavid Greenman  */
1180a17c678eSDavid Greenman static void
1181f7788e8eSJonathan Lemon fxp_start(struct ifnet *ifp)
1182a17c678eSDavid Greenman {
11839b44ff22SGarrett Wollman 	struct fxp_softc *sc = ifp->if_softc;
11844953bccaSNate Lawson 
11854953bccaSNate Lawson 	FXP_LOCK(sc);
11864953bccaSNate Lawson 	fxp_start_body(ifp);
11874953bccaSNate Lawson 	FXP_UNLOCK(sc);
11884953bccaSNate Lawson }
11894953bccaSNate Lawson 
11904953bccaSNate Lawson /*
11914953bccaSNate Lawson  * Start packet transmission on the interface.
11924953bccaSNate Lawson  * This routine must be called with the softc lock held, and is an
11934953bccaSNate Lawson  * internal entry point only.
11944953bccaSNate Lawson  */
11954953bccaSNate Lawson static void
11964953bccaSNate Lawson fxp_start_body(struct ifnet *ifp)
11974953bccaSNate Lawson {
11984953bccaSNate Lawson 	struct fxp_softc *sc = ifp->if_softc;
1199b2badf02SMaxime Henrion 	struct mbuf *mb_head;
120040c20505SMaxime Henrion 	int error, txqueued;
1201a17c678eSDavid Greenman 
120267fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
120340c20505SMaxime Henrion 
1204a17c678eSDavid Greenman 	/*
1205483b9871SDavid Greenman 	 * See if we need to suspend xmit until the multicast filter
1206483b9871SDavid Greenman 	 * has been reprogrammed (which can only be done at the head
1207483b9871SDavid Greenman 	 * of the command chain).
1208a17c678eSDavid Greenman 	 */
120940c20505SMaxime Henrion 	if (sc->need_mcsetup)
1210a17c678eSDavid Greenman 		return;
1211483b9871SDavid Greenman 
1212483b9871SDavid Greenman 	/*
1213483b9871SDavid Greenman 	 * We're finished if there is nothing more to add to the list or if
1214483b9871SDavid Greenman 	 * we're all filled up with buffers to transmit.
12153114fdb4SDavid Greenman 	 * NOTE: One TxCB is reserved to guarantee that fxp_mc_setup() can add
12163114fdb4SDavid Greenman 	 *       a NOP command when needed.
1217483b9871SDavid Greenman 	 */
121840c20505SMaxime Henrion 	txqueued = 0;
12197929aa03SMax Laier 	while (!IFQ_DRV_IS_EMPTY(&ifp->if_snd) &&
12207929aa03SMax Laier 	    sc->tx_queued < FXP_NTXCB - 1) {
1221483b9871SDavid Greenman 
1222dfe61cf1SDavid Greenman 		/*
1223dfe61cf1SDavid Greenman 		 * Grab a packet to transmit.
1224dfe61cf1SDavid Greenman 		 */
12257929aa03SMax Laier 		IFQ_DRV_DEQUEUE(&ifp->if_snd, mb_head);
12267929aa03SMax Laier 		if (mb_head == NULL)
12277929aa03SMax Laier 			break;
1228a17c678eSDavid Greenman 
122940c20505SMaxime Henrion 		error = fxp_encap(sc, mb_head);
123040c20505SMaxime Henrion 		if (error)
123140c20505SMaxime Henrion 			break;
123240c20505SMaxime Henrion 		txqueued = 1;
123340c20505SMaxime Henrion 	}
123440c20505SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
123540c20505SMaxime Henrion 
123640c20505SMaxime Henrion 	/*
123740c20505SMaxime Henrion 	 * We're finished. If we added to the list, issue a RESUME to get DMA
123840c20505SMaxime Henrion 	 * going again if suspended.
123940c20505SMaxime Henrion 	 */
124040c20505SMaxime Henrion 	if (txqueued) {
124140c20505SMaxime Henrion 		fxp_scb_wait(sc);
124240c20505SMaxime Henrion 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME);
124340c20505SMaxime Henrion 	}
124440c20505SMaxime Henrion }
124540c20505SMaxime Henrion 
124640c20505SMaxime Henrion static int
124740c20505SMaxime Henrion fxp_encap(struct fxp_softc *sc, struct mbuf *m_head)
124840c20505SMaxime Henrion {
124940c20505SMaxime Henrion 	struct ifnet *ifp;
125040c20505SMaxime Henrion 	struct mbuf *m;
125140c20505SMaxime Henrion 	struct fxp_tx *txp;
125240c20505SMaxime Henrion 	struct fxp_cb_tx *cbp;
125340c20505SMaxime Henrion 	bus_dma_segment_t segs[FXP_NTXSEG];
125440c20505SMaxime Henrion 	int chainlen, error, i, nseg;
125540c20505SMaxime Henrion 
125640c20505SMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
1257fc74a9f9SBrooks Davis 	ifp = sc->ifp;
125840c20505SMaxime Henrion 
1259dfe61cf1SDavid Greenman 	/*
1260483b9871SDavid Greenman 	 * Get pointer to next available tx desc.
1261dfe61cf1SDavid Greenman 	 */
1262b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_last->tx_next;
1263c8bca6dcSBill Paul 
1264c8bca6dcSBill Paul 	/*
1265a35e7eaaSDon Lewis 	 * A note in Appendix B of the Intel 8255x 10/100 Mbps
1266a35e7eaaSDon Lewis 	 * Ethernet Controller Family Open Source Software
1267a35e7eaaSDon Lewis 	 * Developer Manual says:
1268a35e7eaaSDon Lewis 	 *   Using software parsing is only allowed with legal
1269a35e7eaaSDon Lewis 	 *   TCP/IP or UDP/IP packets.
1270a35e7eaaSDon Lewis 	 *   ...
1271a35e7eaaSDon Lewis 	 *   For all other datagrams, hardware parsing must
1272a35e7eaaSDon Lewis 	 *   be used.
1273a35e7eaaSDon Lewis 	 * Software parsing appears to truncate ICMP and
1274a35e7eaaSDon Lewis 	 * fragmented UDP packets that contain one to three
1275a35e7eaaSDon Lewis 	 * bytes in the second (and final) mbuf of the packet.
1276a35e7eaaSDon Lewis 	 */
1277a35e7eaaSDon Lewis 	if (sc->flags & FXP_FLAG_EXT_RFA)
1278a35e7eaaSDon Lewis 		txp->tx_cb->ipcb_ip_activation_high =
1279a35e7eaaSDon Lewis 		    FXP_IPCB_HARDWAREPARSING_ENABLE;
1280a35e7eaaSDon Lewis 
1281a35e7eaaSDon Lewis 	/*
1282c8bca6dcSBill Paul 	 * Deal with TCP/IP checksum offload. Note that
1283c8bca6dcSBill Paul 	 * in order for TCP checksum offload to work,
1284c8bca6dcSBill Paul 	 * the pseudo header checksum must have already
1285c8bca6dcSBill Paul 	 * been computed and stored in the checksum field
1286c8bca6dcSBill Paul 	 * in the TCP header. The stack should have
1287c8bca6dcSBill Paul 	 * already done this for us.
1288c8bca6dcSBill Paul 	 */
128940c20505SMaxime Henrion 	if (m_head->m_pkthdr.csum_flags) {
129040c20505SMaxime Henrion 		if (m_head->m_pkthdr.csum_flags & CSUM_DELAY_DATA) {
1291b2badf02SMaxime Henrion 			txp->tx_cb->ipcb_ip_schedule =
1292c8bca6dcSBill Paul 			    FXP_IPCB_TCPUDP_CHECKSUM_ENABLE;
129340c20505SMaxime Henrion 			if (m_head->m_pkthdr.csum_flags & CSUM_TCP)
1294b2badf02SMaxime Henrion 				txp->tx_cb->ipcb_ip_schedule |=
1295c8bca6dcSBill Paul 				    FXP_IPCB_TCP_PACKET;
1296c8bca6dcSBill Paul 		}
129740c20505SMaxime Henrion 
1298c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR
1299c8bca6dcSBill Paul 		/*
1300c8bca6dcSBill Paul 		 * XXX The 82550 chip appears to have trouble
1301c8bca6dcSBill Paul 		 * dealing with IP header checksums in very small
1302c8bca6dcSBill Paul 		 * datagrams, namely fragments from 1 to 3 bytes
1303c8bca6dcSBill Paul 		 * in size. For example, say you want to transmit
1304c8bca6dcSBill Paul 		 * a UDP packet of 1473 bytes. The packet will be
1305c8bca6dcSBill Paul 		 * fragmented over two IP datagrams, the latter
1306c8bca6dcSBill Paul 		 * containing only one byte of data. The 82550 will
1307c8bca6dcSBill Paul 		 * botch the header checksum on the 1-byte fragment.
1308c8bca6dcSBill Paul 		 * As long as the datagram contains 4 or more bytes
1309c8bca6dcSBill Paul 		 * of data, you're ok.
1310c8bca6dcSBill Paul 		 *
1311c8bca6dcSBill Paul                  * The following code attempts to work around this
1312c8bca6dcSBill Paul 		 * problem: if the datagram is less than 38 bytes
1313c8bca6dcSBill Paul 		 * in size (14 bytes ether header, 20 bytes IP header,
1314c8bca6dcSBill Paul 		 * plus 4 bytes of data), we punt and compute the IP
1315c8bca6dcSBill Paul 		 * header checksum by hand. This workaround doesn't
1316c8bca6dcSBill Paul 		 * work very well, however, since it can be fooled
1317c8bca6dcSBill Paul 		 * by things like VLAN tags and IP options that make
1318c8bca6dcSBill Paul 		 * the header sizes/offsets vary.
1319c8bca6dcSBill Paul 		 */
1320c8bca6dcSBill Paul 
132140c20505SMaxime Henrion 		if (m_head->m_pkthdr.csum_flags & CSUM_IP) {
132240c20505SMaxime Henrion 			if (m_head->m_pkthdr.len < 38) {
1323c8bca6dcSBill Paul 				struct ip *ip;
132440c20505SMaxime Henrion 				m_head->m_data += ETHER_HDR_LEN;
1325c8bca6dcSBill Paul 				ip = mtod(mb_head, struct ip *);
132640c20505SMaxime Henrion 				ip->ip_sum = in_cksum(mb_head, ip->ip_hl << 2);
132740c20505SMaxime Henrion 				m_head->m_data -= ETHER_HDR_LEN;
1328c8bca6dcSBill Paul 			} else {
1329b2badf02SMaxime Henrion 				txp->tx_cb->ipcb_ip_activation_high =
1330c8bca6dcSBill Paul 				    FXP_IPCB_HARDWAREPARSING_ENABLE;
1331b2badf02SMaxime Henrion 				txp->tx_cb->ipcb_ip_schedule |=
1332c8bca6dcSBill Paul 				    FXP_IPCB_IP_CHECKSUM_ENABLE;
1333c8bca6dcSBill Paul 			}
1334c8bca6dcSBill Paul 		}
1335c8bca6dcSBill Paul #endif
1336c8bca6dcSBill Paul 	}
1337c8bca6dcSBill Paul 
133840c20505SMaxime Henrion 	chainlen = 0;
133940c20505SMaxime Henrion 	for (m = m_head; m != NULL && chainlen <= sc->maxtxseg; m = m->m_next)
134040c20505SMaxime Henrion 		chainlen++;
134140c20505SMaxime Henrion 	if (chainlen > sc->maxtxseg) {
134223a0ed7cSDavid Greenman 		struct mbuf *mn;
134323a0ed7cSDavid Greenman 
1344a17c678eSDavid Greenman 		/*
13453bd07cfdSJonathan Lemon 		 * We ran out of segments. We have to recopy this
13463bd07cfdSJonathan Lemon 		 * mbuf chain first. Bail out if we can't get the
13473bd07cfdSJonathan Lemon 		 * new buffers.
1348a17c678eSDavid Greenman 		 */
134940c20505SMaxime Henrion 		mn = m_defrag(m_head, M_DONTWAIT);
135023a0ed7cSDavid Greenman 		if (mn == NULL) {
135140c20505SMaxime Henrion 			m_freem(m_head);
135240c20505SMaxime Henrion 			return (-1);
13531104779bSMike Silbersack 		} else {
135440c20505SMaxime Henrion 			m_head = mn;
13551104779bSMike Silbersack 		}
135640c20505SMaxime Henrion 	}
135740c20505SMaxime Henrion 
135840c20505SMaxime Henrion 	/*
135940c20505SMaxime Henrion 	 * Go through each of the mbufs in the chain and initialize
136040c20505SMaxime Henrion 	 * the transmit buffer descriptors with the physical address
136140c20505SMaxime Henrion 	 * and size of the mbuf.
136240c20505SMaxime Henrion 	 */
136340c20505SMaxime Henrion 	error = bus_dmamap_load_mbuf_sg(sc->fxp_mtag, txp->tx_map,
136440c20505SMaxime Henrion 	    m_head, segs, &nseg, 0);
1365b2badf02SMaxime Henrion 	if (error) {
136640c20505SMaxime Henrion 		device_printf(sc->dev, "can't map mbuf (error %d)\n", error);
136740c20505SMaxime Henrion 		m_freem(m_head);
136840c20505SMaxime Henrion 		return (-1);
136923a0ed7cSDavid Greenman 	}
137023a0ed7cSDavid Greenman 
137140c20505SMaxime Henrion 	KASSERT(nseg <= sc->maxtxseg, ("too many DMA segments"));
1372b2badf02SMaxime Henrion 
137340c20505SMaxime Henrion 	cbp = txp->tx_cb;
137440c20505SMaxime Henrion 	for (i = 0; i < nseg; i++) {
137540c20505SMaxime Henrion 		KASSERT(segs[i].ds_len <= MCLBYTES, ("segment size too large"));
137640c20505SMaxime Henrion 		/*
137740c20505SMaxime Henrion 		 * If this is an 82550/82551, then we're using extended
137840c20505SMaxime Henrion 		 * TxCBs _and_ we're using checksum offload. This means
137940c20505SMaxime Henrion 		 * that the TxCB is really an IPCB. One major difference
138040c20505SMaxime Henrion 		 * between the two is that with plain extended TxCBs,
138140c20505SMaxime Henrion 		 * the bottom half of the TxCB contains two entries from
138240c20505SMaxime Henrion 		 * the TBD array, whereas IPCBs contain just one entry:
138340c20505SMaxime Henrion 		 * one entry (8 bytes) has been sacrificed for the TCP/IP
138440c20505SMaxime Henrion 		 * checksum offload control bits. So to make things work
138540c20505SMaxime Henrion 		 * right, we have to start filling in the TBD array
138640c20505SMaxime Henrion 		 * starting from a different place depending on whether
138740c20505SMaxime Henrion 		 * the chip is an 82550/82551 or not.
138840c20505SMaxime Henrion 		 */
138940c20505SMaxime Henrion 		if (sc->flags & FXP_FLAG_EXT_RFA) {
139040c20505SMaxime Henrion 			cbp->tbd[i + 1].tb_addr = htole32(segs[i].ds_addr);
139140c20505SMaxime Henrion 			cbp->tbd[i + 1].tb_size = htole32(segs[i].ds_len);
139240c20505SMaxime Henrion 		} else {
139340c20505SMaxime Henrion 			cbp->tbd[i].tb_addr = htole32(segs[i].ds_addr);
139440c20505SMaxime Henrion 			cbp->tbd[i].tb_size = htole32(segs[i].ds_len);
139540c20505SMaxime Henrion 		}
139640c20505SMaxime Henrion 	}
139740c20505SMaxime Henrion 	cbp->tbd_number = nseg;
139840c20505SMaxime Henrion 
139940c20505SMaxime Henrion 	bus_dmamap_sync(sc->fxp_mtag, txp->tx_map, BUS_DMASYNC_PREWRITE);
140040c20505SMaxime Henrion 	txp->tx_mbuf = m_head;
1401b2badf02SMaxime Henrion 	txp->tx_cb->cb_status = 0;
1402b2badf02SMaxime Henrion 	txp->tx_cb->byte_count = 0;
14033114fdb4SDavid Greenman 	if (sc->tx_queued != FXP_CXINT_THRESH - 1) {
1404b2badf02SMaxime Henrion 		txp->tx_cb->cb_command =
140583e6547dSMaxime Henrion 		    htole16(sc->tx_cmd | FXP_CB_COMMAND_SF |
140683e6547dSMaxime Henrion 		    FXP_CB_COMMAND_S);
14073114fdb4SDavid Greenman 	} else {
1408b2badf02SMaxime Henrion 		txp->tx_cb->cb_command =
140983e6547dSMaxime Henrion 		    htole16(sc->tx_cmd | FXP_CB_COMMAND_SF |
141083e6547dSMaxime Henrion 		    FXP_CB_COMMAND_S | FXP_CB_COMMAND_I);
14113114fdb4SDavid Greenman 		/*
14123bd07cfdSJonathan Lemon 		 * Set a 5 second timer just in case we don't hear
14133bd07cfdSJonathan Lemon 		 * from the card again.
14143114fdb4SDavid Greenman 		 */
14153114fdb4SDavid Greenman 		ifp->if_timer = 5;
14163114fdb4SDavid Greenman 	}
1417b2badf02SMaxime Henrion 	txp->tx_cb->tx_threshold = tx_threshold;
1418a17c678eSDavid Greenman 
1419a17c678eSDavid Greenman 	/*
1420483b9871SDavid Greenman 	 * Advance the end of list forward.
1421a17c678eSDavid Greenman 	 */
142206175228SAndrew Gallatin 
142350d81222SMaxime Henrion #ifdef __alpha__
142406175228SAndrew Gallatin 	/*
142506175228SAndrew Gallatin 	 * On platforms which can't access memory in 16-bit
142606175228SAndrew Gallatin 	 * granularities, we must prevent the card from DMA'ing
142706175228SAndrew Gallatin 	 * up the status while we update the command field.
142806175228SAndrew Gallatin 	 * This could cause us to overwrite the completion status.
142914fd1071SMaxime Henrion 	 * XXX This is probably bogus and we're _not_ looking
143014fd1071SMaxime Henrion 	 * for atomicity here.
143106175228SAndrew Gallatin 	 */
143214fd1071SMaxime Henrion 	atomic_clear_16(&sc->fxp_desc.tx_last->tx_cb->cb_command,
1433bafb64afSMaxime Henrion 	    htole16(FXP_CB_COMMAND_S));
143450d81222SMaxime Henrion #else
143540c20505SMaxime Henrion 	sc->fxp_desc.tx_last->tx_cb->cb_command &= htole16(~FXP_CB_COMMAND_S);
143650d81222SMaxime Henrion #endif /*__alpha__*/
1437b2badf02SMaxime Henrion 	sc->fxp_desc.tx_last = txp;
1438a17c678eSDavid Greenman 
1439a17c678eSDavid Greenman 	/*
14401cd443acSDavid Greenman 	 * Advance the beginning of the list forward if there are
1441b2badf02SMaxime Henrion 	 * no other packets queued (when nothing is queued, tx_first
1442483b9871SDavid Greenman 	 * sits on the last TxCB that was sent out).
1443a17c678eSDavid Greenman 	 */
14441cd443acSDavid Greenman 	if (sc->tx_queued == 0)
1445b2badf02SMaxime Henrion 		sc->fxp_desc.tx_first = txp;
1446a17c678eSDavid Greenman 
14471cd443acSDavid Greenman 	sc->tx_queued++;
14481cd443acSDavid Greenman 
1449a17c678eSDavid Greenman 	/*
1450a17c678eSDavid Greenman 	 * Pass packet to bpf if there is a listener.
1451a17c678eSDavid Greenman 	 */
145240c20505SMaxime Henrion 	BPF_MTAP(ifp, m_head);
145340c20505SMaxime Henrion 	return (0);
1454a17c678eSDavid Greenman }
1455a17c678eSDavid Greenman 
1456e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
1457e4fc250cSLuigi Rizzo static poll_handler_t fxp_poll;
1458e4fc250cSLuigi Rizzo 
1459e4fc250cSLuigi Rizzo static void
1460e4fc250cSLuigi Rizzo fxp_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
1461e4fc250cSLuigi Rizzo {
1462e4fc250cSLuigi Rizzo 	struct fxp_softc *sc = ifp->if_softc;
146374d1ed23SMaxime Henrion 	uint8_t statack;
1464e4fc250cSLuigi Rizzo 
14654953bccaSNate Lawson 	FXP_LOCK(sc);
1466fb917226SRuslan Ermilov 	if (!(ifp->if_capenable & IFCAP_POLLING)) {
1467fb917226SRuslan Ermilov 		ether_poll_deregister(ifp);
1468fb917226SRuslan Ermilov 		cmd = POLL_DEREGISTER;
1469fb917226SRuslan Ermilov 	}
1470e4fc250cSLuigi Rizzo 	if (cmd == POLL_DEREGISTER) {	/* final call, enable interrupts */
1471e4fc250cSLuigi Rizzo 		CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0);
14724953bccaSNate Lawson 		FXP_UNLOCK(sc);
1473e4fc250cSLuigi Rizzo 		return;
1474e4fc250cSLuigi Rizzo 	}
1475e4fc250cSLuigi Rizzo 	statack = FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA |
1476e4fc250cSLuigi Rizzo 	    FXP_SCB_STATACK_FR;
1477e4fc250cSLuigi Rizzo 	if (cmd == POLL_AND_CHECK_STATUS) {
147874d1ed23SMaxime Henrion 		uint8_t tmp;
14796481f301SPeter Wemm 
1480e4fc250cSLuigi Rizzo 		tmp = CSR_READ_1(sc, FXP_CSR_SCB_STATACK);
14814953bccaSNate Lawson 		if (tmp == 0xff || tmp == 0) {
14824953bccaSNate Lawson 			FXP_UNLOCK(sc);
1483e4fc250cSLuigi Rizzo 			return; /* nothing to do */
14844953bccaSNate Lawson 		}
1485e4fc250cSLuigi Rizzo 		tmp &= ~statack;
1486e4fc250cSLuigi Rizzo 		/* ack what we can */
1487e4fc250cSLuigi Rizzo 		if (tmp != 0)
1488e4fc250cSLuigi Rizzo 			CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, tmp);
1489e4fc250cSLuigi Rizzo 		statack |= tmp;
1490e4fc250cSLuigi Rizzo 	}
14914953bccaSNate Lawson 	fxp_intr_body(sc, ifp, statack, count);
14924953bccaSNate Lawson 	FXP_UNLOCK(sc);
1493e4fc250cSLuigi Rizzo }
1494e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */
1495e4fc250cSLuigi Rizzo 
1496a17c678eSDavid Greenman /*
14979c7d2607SDavid Greenman  * Process interface interrupts.
1498a17c678eSDavid Greenman  */
149994927790SDavid Greenman static void
1500f7788e8eSJonathan Lemon fxp_intr(void *xsc)
1501a17c678eSDavid Greenman {
1502f7788e8eSJonathan Lemon 	struct fxp_softc *sc = xsc;
1503fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
150474d1ed23SMaxime Henrion 	uint8_t statack;
15050f4dc94cSChuck Paterson 
15064953bccaSNate Lawson 	FXP_LOCK(sc);
1507704d1965SWarner Losh 	if (sc->suspended) {
1508704d1965SWarner Losh 		FXP_UNLOCK(sc);
1509704d1965SWarner Losh 		return;
1510704d1965SWarner Losh 	}
1511704d1965SWarner Losh 
1512e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
15134953bccaSNate Lawson 	if (ifp->if_flags & IFF_POLLING) {
15144953bccaSNate Lawson 		FXP_UNLOCK(sc);
1515e4fc250cSLuigi Rizzo 		return;
15164953bccaSNate Lawson 	}
1517fb917226SRuslan Ermilov 	if ((ifp->if_capenable & IFCAP_POLLING) &&
1518fb917226SRuslan Ermilov 	    ether_poll_register(fxp_poll, ifp)) {
1519e4fc250cSLuigi Rizzo 		/* disable interrupts */
1520e4fc250cSLuigi Rizzo 		CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
15214953bccaSNate Lawson 		FXP_UNLOCK(sc);
1522c660bdfaSJohn Baldwin 		fxp_poll(ifp, 0, 1);
1523e4fc250cSLuigi Rizzo 		return;
1524e4fc250cSLuigi Rizzo 	}
1525e4fc250cSLuigi Rizzo #endif
1526b184b38eSDavid Greenman 	while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) {
1527a17c678eSDavid Greenman 		/*
152811457bbfSJonathan Lemon 		 * It should not be possible to have all bits set; the
152911457bbfSJonathan Lemon 		 * FXP_SCB_INTR_SWI bit always returns 0 on a read.  If
153011457bbfSJonathan Lemon 		 * all bits are set, this may indicate that the card has
153111457bbfSJonathan Lemon 		 * been physically ejected, so ignore it.
153211457bbfSJonathan Lemon 		 */
15334953bccaSNate Lawson 		if (statack == 0xff) {
15344953bccaSNate Lawson 			FXP_UNLOCK(sc);
153511457bbfSJonathan Lemon 			return;
15364953bccaSNate Lawson 		}
153711457bbfSJonathan Lemon 
153811457bbfSJonathan Lemon 		/*
1539a17c678eSDavid Greenman 		 * First ACK all the interrupts in this pass.
1540a17c678eSDavid Greenman 		 */
1541ba8c6fd5SDavid Greenman 		CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack);
15424953bccaSNate Lawson 		fxp_intr_body(sc, ifp, statack, -1);
1543e4fc250cSLuigi Rizzo 	}
15444953bccaSNate Lawson 	FXP_UNLOCK(sc);
1545e4fc250cSLuigi Rizzo }
1546e4fc250cSLuigi Rizzo 
1547e4fc250cSLuigi Rizzo static void
1548b2badf02SMaxime Henrion fxp_txeof(struct fxp_softc *sc)
1549b2badf02SMaxime Henrion {
1550b2badf02SMaxime Henrion 	struct fxp_tx *txp;
1551b2badf02SMaxime Henrion 
1552b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREREAD);
1553b2badf02SMaxime Henrion 	for (txp = sc->fxp_desc.tx_first; sc->tx_queued &&
155483e6547dSMaxime Henrion 	    (le16toh(txp->tx_cb->cb_status) & FXP_CB_STATUS_C) != 0;
1555b2badf02SMaxime Henrion 	    txp = txp->tx_next) {
1556b2badf02SMaxime Henrion 		if (txp->tx_mbuf != NULL) {
1557b2badf02SMaxime Henrion 			bus_dmamap_sync(sc->fxp_mtag, txp->tx_map,
1558b2badf02SMaxime Henrion 			    BUS_DMASYNC_POSTWRITE);
1559b2badf02SMaxime Henrion 			bus_dmamap_unload(sc->fxp_mtag, txp->tx_map);
1560b2badf02SMaxime Henrion 			m_freem(txp->tx_mbuf);
1561b2badf02SMaxime Henrion 			txp->tx_mbuf = NULL;
1562b2badf02SMaxime Henrion 			/* clear this to reset csum offload bits */
1563b2badf02SMaxime Henrion 			txp->tx_cb->tbd[0].tb_addr = 0;
1564b2badf02SMaxime Henrion 		}
1565b2badf02SMaxime Henrion 		sc->tx_queued--;
1566b2badf02SMaxime Henrion 	}
1567b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = txp;
1568b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
1569b2badf02SMaxime Henrion }
1570b2badf02SMaxime Henrion 
1571b2badf02SMaxime Henrion static void
157274d1ed23SMaxime Henrion fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp, uint8_t statack,
15734953bccaSNate Lawson     int count)
1574e4fc250cSLuigi Rizzo {
15752b5989e9SLuigi Rizzo 	struct mbuf *m;
1576b2badf02SMaxime Henrion 	struct fxp_rx *rxp;
15772b5989e9SLuigi Rizzo 	struct fxp_rfa *rfa;
15782b5989e9SLuigi Rizzo 	int rnr = (statack & FXP_SCB_STATACK_RNR) ? 1 : 0;
15792b5989e9SLuigi Rizzo 
158067fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
15812b5989e9SLuigi Rizzo 	if (rnr)
15820f1db1d6SMaxime Henrion 		sc->rnr++;
1583947e3815SIan Dowse #ifdef DEVICE_POLLING
1584947e3815SIan Dowse 	/* Pick up a deferred RNR condition if `count' ran out last time. */
1585947e3815SIan Dowse 	if (sc->flags & FXP_FLAG_DEFERRED_RNR) {
1586947e3815SIan Dowse 		sc->flags &= ~FXP_FLAG_DEFERRED_RNR;
1587947e3815SIan Dowse 		rnr = 1;
1588947e3815SIan Dowse 	}
1589947e3815SIan Dowse #endif
1590a17c678eSDavid Greenman 
1591a17c678eSDavid Greenman 	/*
15923114fdb4SDavid Greenman 	 * Free any finished transmit mbuf chains.
159306936301SBill Paul 	 *
159406936301SBill Paul 	 * Handle the CNA event likt a CXTNO event. It used to
159506936301SBill Paul 	 * be that this event (control unit not ready) was not
159606936301SBill Paul 	 * encountered, but it is now with the SMPng modifications.
159706936301SBill Paul 	 * The exact sequence of events that occur when the interface
159806936301SBill Paul 	 * is brought up are different now, and if this event
159906936301SBill Paul 	 * goes unhandled, the configuration/rxfilter setup sequence
160006936301SBill Paul 	 * can stall for several seconds. The result is that no
160106936301SBill Paul 	 * packets go out onto the wire for about 5 to 10 seconds
160206936301SBill Paul 	 * after the interface is ifconfig'ed for the first time.
16033114fdb4SDavid Greenman 	 */
160406936301SBill Paul 	if (statack & (FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA)) {
1605b2badf02SMaxime Henrion 		fxp_txeof(sc);
16063114fdb4SDavid Greenman 
160741aa0ba2SLuigi Rizzo 		ifp->if_timer = 0;
1608e2102ae4SMike Silbersack 		if (sc->tx_queued == 0) {
16093114fdb4SDavid Greenman 			if (sc->need_mcsetup)
16103114fdb4SDavid Greenman 				fxp_mc_setup(sc);
1611e2102ae4SMike Silbersack 		}
16123114fdb4SDavid Greenman 		/*
16133114fdb4SDavid Greenman 		 * Try to start more packets transmitting.
16143114fdb4SDavid Greenman 		 */
16157929aa03SMax Laier 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
16164953bccaSNate Lawson 			fxp_start_body(ifp);
16173114fdb4SDavid Greenman 	}
16182b5989e9SLuigi Rizzo 
16192b5989e9SLuigi Rizzo 	/*
16202b5989e9SLuigi Rizzo 	 * Just return if nothing happened on the receive side.
16212b5989e9SLuigi Rizzo 	 */
1622947e3815SIan Dowse 	if (!rnr && (statack & FXP_SCB_STATACK_FR) == 0)
16232b5989e9SLuigi Rizzo 		return;
16242b5989e9SLuigi Rizzo 
16253114fdb4SDavid Greenman 	/*
1626a17c678eSDavid Greenman 	 * Process receiver interrupts. If a no-resource (RNR)
1627a17c678eSDavid Greenman 	 * condition exists, get whatever packets we can and
1628a17c678eSDavid Greenman 	 * re-start the receiver.
1629947e3815SIan Dowse 	 *
16302b5989e9SLuigi Rizzo 	 * When using polling, we do not process the list to completion,
16312b5989e9SLuigi Rizzo 	 * so when we get an RNR interrupt we must defer the restart
16322b5989e9SLuigi Rizzo 	 * until we hit the last buffer with the C bit set.
16332b5989e9SLuigi Rizzo 	 * If we run out of cycles and rfa_headm has the C bit set,
1634947e3815SIan Dowse 	 * record the pending RNR in the FXP_FLAG_DEFERRED_RNR flag so
1635947e3815SIan Dowse 	 * that the info will be used in the subsequent polling cycle.
1636a17c678eSDavid Greenman 	 */
16372b5989e9SLuigi Rizzo 	for (;;) {
1638b2badf02SMaxime Henrion 		rxp = sc->fxp_desc.rx_head;
1639b2badf02SMaxime Henrion 		m = rxp->rx_mbuf;
1640ba8c6fd5SDavid Greenman 		rfa = (struct fxp_rfa *)(m->m_ext.ext_buf +
1641ba8c6fd5SDavid Greenman 		    RFA_ALIGNMENT_FUDGE);
1642b2badf02SMaxime Henrion 		bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map,
1643b2badf02SMaxime Henrion 		    BUS_DMASYNC_POSTREAD);
1644a17c678eSDavid Greenman 
1645e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING /* loop at most count times if count >=0 */
1646947e3815SIan Dowse 		if (count >= 0 && count-- == 0) {
1647947e3815SIan Dowse 			if (rnr) {
1648947e3815SIan Dowse 				/* Defer RNR processing until the next time. */
1649947e3815SIan Dowse 				sc->flags |= FXP_FLAG_DEFERRED_RNR;
1650947e3815SIan Dowse 				rnr = 0;
1651947e3815SIan Dowse 			}
16522b5989e9SLuigi Rizzo 			break;
1653947e3815SIan Dowse 		}
16542b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */
16552b5989e9SLuigi Rizzo 
165683e6547dSMaxime Henrion 		if ((le16toh(rfa->rfa_status) & FXP_RFA_STATUS_C) == 0)
16572b5989e9SLuigi Rizzo 			break;
16582b5989e9SLuigi Rizzo 
1659dfe61cf1SDavid Greenman 		/*
1660b2badf02SMaxime Henrion 		 * Advance head forward.
1661dfe61cf1SDavid Greenman 		 */
1662b2badf02SMaxime Henrion 		sc->fxp_desc.rx_head = rxp->rx_next;
1663a17c678eSDavid Greenman 
1664dfe61cf1SDavid Greenman 		/*
1665ba8c6fd5SDavid Greenman 		 * Add a new buffer to the receive chain.
1666ba8c6fd5SDavid Greenman 		 * If this fails, the old buffer is recycled
1667ba8c6fd5SDavid Greenman 		 * instead.
1668dfe61cf1SDavid Greenman 		 */
1669b2badf02SMaxime Henrion 		if (fxp_add_rfabuf(sc, rxp) == 0) {
1670aed53495SDavid Greenman 			int total_len;
1671a17c678eSDavid Greenman 
1672e8c8b728SJonathan Lemon 			/*
16732b5989e9SLuigi Rizzo 			 * Fetch packet length (the top 2 bits of
16742b5989e9SLuigi Rizzo 			 * actual_size are flags set by the controller
16752b5989e9SLuigi Rizzo 			 * upon completion), and drop the packet in case
16762b5989e9SLuigi Rizzo 			 * of bogus length or CRC errors.
1677e8c8b728SJonathan Lemon 			 */
1678bafb64afSMaxime Henrion 			total_len = le16toh(rfa->actual_size) & 0x3fff;
16792b5989e9SLuigi Rizzo 			if (total_len < sizeof(struct ether_header) ||
16802b5989e9SLuigi Rizzo 			    total_len > MCLBYTES - RFA_ALIGNMENT_FUDGE -
1681b2badf02SMaxime Henrion 				sc->rfa_size ||
168283e6547dSMaxime Henrion 			    le16toh(rfa->rfa_status) & FXP_RFA_STATUS_CRC) {
1683e8c8b728SJonathan Lemon 				m_freem(m);
16842b5989e9SLuigi Rizzo 				continue;
1685e8c8b728SJonathan Lemon 			}
1686920b58e8SBrooks Davis 
1687c8bca6dcSBill Paul                         /* Do IP checksum checking. */
168883e6547dSMaxime Henrion 			if (le16toh(rfa->rfa_status) & FXP_RFA_STATUS_PARSE) {
1689c8bca6dcSBill Paul 				if (rfa->rfax_csum_sts &
1690c8bca6dcSBill Paul 				    FXP_RFDX_CS_IP_CSUM_BIT_VALID)
1691c8bca6dcSBill Paul 					m->m_pkthdr.csum_flags |=
1692c8bca6dcSBill Paul 					    CSUM_IP_CHECKED;
1693c8bca6dcSBill Paul 				if (rfa->rfax_csum_sts &
1694c8bca6dcSBill Paul 				    FXP_RFDX_CS_IP_CSUM_VALID)
1695c8bca6dcSBill Paul 					m->m_pkthdr.csum_flags |=
1696c8bca6dcSBill Paul 					    CSUM_IP_VALID;
1697c8bca6dcSBill Paul 				if ((rfa->rfax_csum_sts &
1698c8bca6dcSBill Paul 				    FXP_RFDX_CS_TCPUDP_CSUM_BIT_VALID) &&
1699c8bca6dcSBill Paul 				    (rfa->rfax_csum_sts &
1700c8bca6dcSBill Paul 				    FXP_RFDX_CS_TCPUDP_CSUM_VALID)) {
1701c8bca6dcSBill Paul 					m->m_pkthdr.csum_flags |=
1702c8bca6dcSBill Paul 					    CSUM_DATA_VALID|CSUM_PSEUDO_HDR;
1703c8bca6dcSBill Paul 					m->m_pkthdr.csum_data = 0xffff;
1704c8bca6dcSBill Paul 				}
1705c8bca6dcSBill Paul 			}
1706c8bca6dcSBill Paul 
17072e2de7f2SArchie Cobbs 			m->m_pkthdr.len = m->m_len = total_len;
1708673d9191SSam Leffler 			m->m_pkthdr.rcvif = ifp;
1709673d9191SSam Leffler 
171005fb8c3fSNate Lawson 			/*
171105fb8c3fSNate Lawson 			 * Drop locks before calling if_input() since it
171205fb8c3fSNate Lawson 			 * may re-enter fxp_start() in the netisr case.
171305fb8c3fSNate Lawson 			 * This would result in a lock reversal.  Better
171405fb8c3fSNate Lawson 			 * performance might be obtained by chaining all
171505fb8c3fSNate Lawson 			 * packets received, dropping the lock, and then
171605fb8c3fSNate Lawson 			 * calling if_input() on each one.
171705fb8c3fSNate Lawson 			 */
171805fb8c3fSNate Lawson 			FXP_UNLOCK(sc);
1719673d9191SSam Leffler 			(*ifp->if_input)(ifp, m);
172005fb8c3fSNate Lawson 			FXP_LOCK(sc);
1721a17c678eSDavid Greenman 		}
1722a17c678eSDavid Greenman 	}
17232b5989e9SLuigi Rizzo 	if (rnr) {
1724ba8c6fd5SDavid Greenman 		fxp_scb_wait(sc);
1725ba8c6fd5SDavid Greenman 		CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL,
1726b2badf02SMaxime Henrion 		    sc->fxp_desc.rx_head->rx_addr);
17272e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
1728a17c678eSDavid Greenman 	}
1729a17c678eSDavid Greenman }
1730a17c678eSDavid Greenman 
1731dfe61cf1SDavid Greenman /*
1732dfe61cf1SDavid Greenman  * Update packet in/out/collision statistics. The i82557 doesn't
1733dfe61cf1SDavid Greenman  * allow you to access these counters without doing a fairly
1734dfe61cf1SDavid Greenman  * expensive DMA to get _all_ of the statistics it maintains, so
1735dfe61cf1SDavid Greenman  * we do this operation here only once per second. The statistics
1736dfe61cf1SDavid Greenman  * counters in the kernel are updated from the previous dump-stats
1737dfe61cf1SDavid Greenman  * DMA and then a new dump-stats DMA is started. The on-chip
1738dfe61cf1SDavid Greenman  * counters are zeroed when the DMA completes. If we can't start
1739dfe61cf1SDavid Greenman  * the DMA immediately, we don't wait - we just prepare to read
1740dfe61cf1SDavid Greenman  * them again next time.
1741dfe61cf1SDavid Greenman  */
1742303b270bSEivind Eklund static void
1743f7788e8eSJonathan Lemon fxp_tick(void *xsc)
1744a17c678eSDavid Greenman {
1745f7788e8eSJonathan Lemon 	struct fxp_softc *sc = xsc;
1746fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
1747a17c678eSDavid Greenman 	struct fxp_stats *sp = sc->fxp_stats;
1748f7788e8eSJonathan Lemon 	int s;
1749a17c678eSDavid Greenman 
17504953bccaSNate Lawson 	FXP_LOCK(sc);
17514953bccaSNate Lawson 	s = splimp();
1752b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, BUS_DMASYNC_POSTREAD);
175383e6547dSMaxime Henrion 	ifp->if_opackets += le32toh(sp->tx_good);
175483e6547dSMaxime Henrion 	ifp->if_collisions += le32toh(sp->tx_total_collisions);
1755397f9dfeSDavid Greenman 	if (sp->rx_good) {
175683e6547dSMaxime Henrion 		ifp->if_ipackets += le32toh(sp->rx_good);
1757397f9dfeSDavid Greenman 		sc->rx_idle_secs = 0;
1758397f9dfeSDavid Greenman 	} else {
1759c8cc6fcaSDavid Greenman 		/*
1760c8cc6fcaSDavid Greenman 		 * Receiver's been idle for another second.
1761c8cc6fcaSDavid Greenman 		 */
1762397f9dfeSDavid Greenman 		sc->rx_idle_secs++;
1763397f9dfeSDavid Greenman 	}
17643ba65732SDavid Greenman 	ifp->if_ierrors +=
176583e6547dSMaxime Henrion 	    le32toh(sp->rx_crc_errors) +
176683e6547dSMaxime Henrion 	    le32toh(sp->rx_alignment_errors) +
176783e6547dSMaxime Henrion 	    le32toh(sp->rx_rnr_errors) +
176883e6547dSMaxime Henrion 	    le32toh(sp->rx_overrun_errors);
1769a17c678eSDavid Greenman 	/*
1770f9be9005SDavid Greenman 	 * If any transmit underruns occured, bump up the transmit
1771f9be9005SDavid Greenman 	 * threshold by another 512 bytes (64 * 8).
1772f9be9005SDavid Greenman 	 */
1773f9be9005SDavid Greenman 	if (sp->tx_underruns) {
177483e6547dSMaxime Henrion 		ifp->if_oerrors += le32toh(sp->tx_underruns);
1775f9be9005SDavid Greenman 		if (tx_threshold < 192)
1776f9be9005SDavid Greenman 			tx_threshold += 64;
1777f9be9005SDavid Greenman 	}
17784953bccaSNate Lawson 
1779397f9dfeSDavid Greenman 	/*
1780c8cc6fcaSDavid Greenman 	 * Release any xmit buffers that have completed DMA. This isn't
1781c8cc6fcaSDavid Greenman 	 * strictly necessary to do here, but it's advantagous for mbufs
1782c8cc6fcaSDavid Greenman 	 * with external storage to be released in a timely manner rather
1783c8cc6fcaSDavid Greenman 	 * than being defered for a potentially long time. This limits
1784c8cc6fcaSDavid Greenman 	 * the delay to a maximum of one second.
1785c8cc6fcaSDavid Greenman 	 */
1786b2badf02SMaxime Henrion 	fxp_txeof(sc);
1787b2badf02SMaxime Henrion 
1788c8cc6fcaSDavid Greenman 	/*
1789397f9dfeSDavid Greenman 	 * If we haven't received any packets in FXP_MAC_RX_IDLE seconds,
1790397f9dfeSDavid Greenman 	 * then assume the receiver has locked up and attempt to clear
1791397f9dfeSDavid Greenman 	 * the condition by reprogramming the multicast filter. This is
1792397f9dfeSDavid Greenman 	 * a work-around for a bug in the 82557 where the receiver locks
1793397f9dfeSDavid Greenman 	 * up if it gets certain types of garbage in the syncronization
1794397f9dfeSDavid Greenman 	 * bits prior to the packet header. This bug is supposed to only
1795397f9dfeSDavid Greenman 	 * occur in 10Mbps mode, but has been seen to occur in 100Mbps
1796397f9dfeSDavid Greenman 	 * mode as well (perhaps due to a 10/100 speed transition).
1797397f9dfeSDavid Greenman 	 */
1798397f9dfeSDavid Greenman 	if (sc->rx_idle_secs > FXP_MAX_RX_IDLE) {
1799397f9dfeSDavid Greenman 		sc->rx_idle_secs = 0;
1800397f9dfeSDavid Greenman 		fxp_mc_setup(sc);
1801397f9dfeSDavid Greenman 	}
1802f9be9005SDavid Greenman 	/*
18033ba65732SDavid Greenman 	 * If there is no pending command, start another stats
18043ba65732SDavid Greenman 	 * dump. Otherwise punt for now.
1805a17c678eSDavid Greenman 	 */
1806397f9dfeSDavid Greenman 	if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) {
1807a17c678eSDavid Greenman 		/*
1808397f9dfeSDavid Greenman 		 * Start another stats dump.
1809a17c678eSDavid Greenman 		 */
1810b2badf02SMaxime Henrion 		bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap,
1811b2badf02SMaxime Henrion 		    BUS_DMASYNC_PREREAD);
18122e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET);
1813dfe61cf1SDavid Greenman 	} else {
1814dfe61cf1SDavid Greenman 		/*
1815dfe61cf1SDavid Greenman 		 * A previous command is still waiting to be accepted.
1816dfe61cf1SDavid Greenman 		 * Just zero our copy of the stats and wait for the
18173ba65732SDavid Greenman 		 * next timer event to update them.
1818dfe61cf1SDavid Greenman 		 */
1819dfe61cf1SDavid Greenman 		sp->tx_good = 0;
1820f9be9005SDavid Greenman 		sp->tx_underruns = 0;
1821dfe61cf1SDavid Greenman 		sp->tx_total_collisions = 0;
18223ba65732SDavid Greenman 
1823dfe61cf1SDavid Greenman 		sp->rx_good = 0;
18243ba65732SDavid Greenman 		sp->rx_crc_errors = 0;
18253ba65732SDavid Greenman 		sp->rx_alignment_errors = 0;
18263ba65732SDavid Greenman 		sp->rx_rnr_errors = 0;
18273ba65732SDavid Greenman 		sp->rx_overrun_errors = 0;
1828dfe61cf1SDavid Greenman 	}
1829f7788e8eSJonathan Lemon 	if (sc->miibus != NULL)
1830f7788e8eSJonathan Lemon 		mii_tick(device_get_softc(sc->miibus));
18314953bccaSNate Lawson 
1832a17c678eSDavid Greenman 	/*
1833a17c678eSDavid Greenman 	 * Schedule another timeout one second from now.
1834a17c678eSDavid Greenman 	 */
183545276e4aSSam Leffler 	callout_reset(&sc->stat_ch, hz, fxp_tick, sc);
18364953bccaSNate Lawson 	FXP_UNLOCK(sc);
18374953bccaSNate Lawson 	splx(s);
1838a17c678eSDavid Greenman }
1839a17c678eSDavid Greenman 
1840a17c678eSDavid Greenman /*
1841a17c678eSDavid Greenman  * Stop the interface. Cancels the statistics updater and resets
1842a17c678eSDavid Greenman  * the interface.
1843a17c678eSDavid Greenman  */
1844a17c678eSDavid Greenman static void
1845f7788e8eSJonathan Lemon fxp_stop(struct fxp_softc *sc)
1846a17c678eSDavid Greenman {
1847fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
1848b2badf02SMaxime Henrion 	struct fxp_tx *txp;
18493ba65732SDavid Greenman 	int i;
1850a17c678eSDavid Greenman 
18517dced78aSDavid Greenman 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
18527dced78aSDavid Greenman 	ifp->if_timer = 0;
18537dced78aSDavid Greenman 
1854e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
1855e4fc250cSLuigi Rizzo 	ether_poll_deregister(ifp);
1856e4fc250cSLuigi Rizzo #endif
1857a17c678eSDavid Greenman 	/*
1858a17c678eSDavid Greenman 	 * Cancel stats updater.
1859a17c678eSDavid Greenman 	 */
186045276e4aSSam Leffler 	callout_stop(&sc->stat_ch);
18613ba65732SDavid Greenman 
18623ba65732SDavid Greenman 	/*
186372a32a26SJonathan Lemon 	 * Issue software reset, which also unloads the microcode.
18643ba65732SDavid Greenman 	 */
186572a32a26SJonathan Lemon 	sc->flags &= ~FXP_FLAG_UCODE;
186609882363SJonathan Lemon 	CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET);
186772a32a26SJonathan Lemon 	DELAY(50);
1868a17c678eSDavid Greenman 
18693ba65732SDavid Greenman 	/*
18703ba65732SDavid Greenman 	 * Release any xmit buffers.
18713ba65732SDavid Greenman 	 */
1872b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_list;
1873da91462dSDavid Greenman 	if (txp != NULL) {
1874da91462dSDavid Greenman 		for (i = 0; i < FXP_NTXCB; i++) {
1875b2badf02SMaxime Henrion  			if (txp[i].tx_mbuf != NULL) {
1876b2badf02SMaxime Henrion 				bus_dmamap_sync(sc->fxp_mtag, txp[i].tx_map,
1877b2badf02SMaxime Henrion 				    BUS_DMASYNC_POSTWRITE);
1878b2badf02SMaxime Henrion 				bus_dmamap_unload(sc->fxp_mtag, txp[i].tx_map);
1879b2badf02SMaxime Henrion 				m_freem(txp[i].tx_mbuf);
1880b2badf02SMaxime Henrion 				txp[i].tx_mbuf = NULL;
1881c8bca6dcSBill Paul 				/* clear this to reset csum offload bits */
1882b2badf02SMaxime Henrion 				txp[i].tx_cb->tbd[0].tb_addr = 0;
1883da91462dSDavid Greenman 			}
1884da91462dSDavid Greenman 		}
18853ba65732SDavid Greenman 	}
1886b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
18873ba65732SDavid Greenman 	sc->tx_queued = 0;
1888a17c678eSDavid Greenman }
1889a17c678eSDavid Greenman 
1890a17c678eSDavid Greenman /*
1891a17c678eSDavid Greenman  * Watchdog/transmission transmit timeout handler. Called when a
1892a17c678eSDavid Greenman  * transmission is started on the interface, but no interrupt is
1893a17c678eSDavid Greenman  * received before the timeout. This usually indicates that the
1894a17c678eSDavid Greenman  * card has wedged for some reason.
1895a17c678eSDavid Greenman  */
1896a17c678eSDavid Greenman static void
1897f7788e8eSJonathan Lemon fxp_watchdog(struct ifnet *ifp)
1898a17c678eSDavid Greenman {
1899ba8c6fd5SDavid Greenman 	struct fxp_softc *sc = ifp->if_softc;
1900ba8c6fd5SDavid Greenman 
19014953bccaSNate Lawson 	FXP_LOCK(sc);
1902f7788e8eSJonathan Lemon 	device_printf(sc->dev, "device timeout\n");
19034a5f1499SDavid Greenman 	ifp->if_oerrors++;
1904a17c678eSDavid Greenman 
19054953bccaSNate Lawson 	fxp_init_body(sc);
19064953bccaSNate Lawson 	FXP_UNLOCK(sc);
1907a17c678eSDavid Greenman }
1908a17c678eSDavid Greenman 
19094953bccaSNate Lawson /*
19104953bccaSNate Lawson  * Acquire locks and then call the real initialization function.  This
19114953bccaSNate Lawson  * is necessary because ether_ioctl() calls if_init() and this would
19124953bccaSNate Lawson  * result in mutex recursion if the mutex was held.
19134953bccaSNate Lawson  */
1914a17c678eSDavid Greenman static void
1915f7788e8eSJonathan Lemon fxp_init(void *xsc)
1916a17c678eSDavid Greenman {
1917fb583156SDavid Greenman 	struct fxp_softc *sc = xsc;
19184953bccaSNate Lawson 
19194953bccaSNate Lawson 	FXP_LOCK(sc);
19204953bccaSNate Lawson 	fxp_init_body(sc);
19214953bccaSNate Lawson 	FXP_UNLOCK(sc);
19224953bccaSNate Lawson }
19234953bccaSNate Lawson 
19244953bccaSNate Lawson /*
19254953bccaSNate Lawson  * Perform device initialization. This routine must be called with the
19264953bccaSNate Lawson  * softc lock held.
19274953bccaSNate Lawson  */
19284953bccaSNate Lawson static void
19294953bccaSNate Lawson fxp_init_body(struct fxp_softc *sc)
19304953bccaSNate Lawson {
1931fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
1932a17c678eSDavid Greenman 	struct fxp_cb_config *cbp;
1933a17c678eSDavid Greenman 	struct fxp_cb_ias *cb_ias;
1934b2badf02SMaxime Henrion 	struct fxp_cb_tx *tcbp;
1935b2badf02SMaxime Henrion 	struct fxp_tx *txp;
193609882363SJonathan Lemon 	struct fxp_cb_mcs *mcsp;
1937f7788e8eSJonathan Lemon 	int i, prm, s;
1938a17c678eSDavid Greenman 
193967fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
1940f7788e8eSJonathan Lemon 	s = splimp();
1941a17c678eSDavid Greenman 	/*
19423ba65732SDavid Greenman 	 * Cancel any pending I/O
1943a17c678eSDavid Greenman 	 */
19443ba65732SDavid Greenman 	fxp_stop(sc);
1945a17c678eSDavid Greenman 
1946a17c678eSDavid Greenman 	prm = (ifp->if_flags & IFF_PROMISC) ? 1 : 0;
1947a17c678eSDavid Greenman 
1948a17c678eSDavid Greenman 	/*
1949a17c678eSDavid Greenman 	 * Initialize base of CBL and RFA memory. Loading with zero
1950a17c678eSDavid Greenman 	 * sets it up for regular linear addressing.
1951a17c678eSDavid Greenman 	 */
1952ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0);
19532e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE);
1954a17c678eSDavid Greenman 
1955ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
19562e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE);
1957a17c678eSDavid Greenman 
1958a17c678eSDavid Greenman 	/*
1959a17c678eSDavid Greenman 	 * Initialize base of dump-stats buffer.
1960a17c678eSDavid Greenman 	 */
1961ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
1962b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, BUS_DMASYNC_PREREAD);
1963b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->stats_addr);
19642e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR);
1965a17c678eSDavid Greenman 
1966a17c678eSDavid Greenman 	/*
196772a32a26SJonathan Lemon 	 * Attempt to load microcode if requested.
196872a32a26SJonathan Lemon 	 */
196972a32a26SJonathan Lemon 	if (ifp->if_flags & IFF_LINK0 && (sc->flags & FXP_FLAG_UCODE) == 0)
197072a32a26SJonathan Lemon 		fxp_load_ucode(sc);
197172a32a26SJonathan Lemon 
197272a32a26SJonathan Lemon 	/*
197309882363SJonathan Lemon 	 * Initialize the multicast address list.
197409882363SJonathan Lemon 	 */
197509882363SJonathan Lemon 	if (fxp_mc_addrs(sc)) {
197609882363SJonathan Lemon 		mcsp = sc->mcsp;
197709882363SJonathan Lemon 		mcsp->cb_status = 0;
197883e6547dSMaxime Henrion 		mcsp->cb_command =
197983e6547dSMaxime Henrion 		    htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL);
198083e6547dSMaxime Henrion 		mcsp->link_addr = 0xffffffff;
198109882363SJonathan Lemon 		/*
198209882363SJonathan Lemon 	 	 * Start the multicast setup command.
198309882363SJonathan Lemon 		 */
198409882363SJonathan Lemon 		fxp_scb_wait(sc);
1985b2badf02SMaxime Henrion 		bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, BUS_DMASYNC_PREWRITE);
1986b2badf02SMaxime Henrion 		CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr);
198709882363SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
198809882363SJonathan Lemon 		/* ...and wait for it to complete. */
1989209b07bcSMaxime Henrion 		fxp_dma_wait(sc, &mcsp->cb_status, sc->mcs_tag, sc->mcs_map);
1990b2badf02SMaxime Henrion 		bus_dmamap_sync(sc->mcs_tag, sc->mcs_map,
1991b2badf02SMaxime Henrion 		    BUS_DMASYNC_POSTWRITE);
199209882363SJonathan Lemon 	}
199309882363SJonathan Lemon 
199409882363SJonathan Lemon 	/*
1995a17c678eSDavid Greenman 	 * We temporarily use memory that contains the TxCB list to
1996a17c678eSDavid Greenman 	 * construct the config CB. The TxCB list memory is rebuilt
1997a17c678eSDavid Greenman 	 * later.
1998a17c678eSDavid Greenman 	 */
1999b2badf02SMaxime Henrion 	cbp = (struct fxp_cb_config *)sc->fxp_desc.cbl_list;
2000a17c678eSDavid Greenman 
2001a17c678eSDavid Greenman 	/*
2002a17c678eSDavid Greenman 	 * This bcopy is kind of disgusting, but there are a bunch of must be
2003a17c678eSDavid Greenman 	 * zero and must be one bits in this structure and this is the easiest
2004a17c678eSDavid Greenman 	 * way to initialize them all to proper values.
2005a17c678eSDavid Greenman 	 */
2006b2badf02SMaxime Henrion 	bcopy(fxp_cb_config_template, cbp, sizeof(fxp_cb_config_template));
2007a17c678eSDavid Greenman 
2008a17c678eSDavid Greenman 	cbp->cb_status =	0;
200983e6547dSMaxime Henrion 	cbp->cb_command =	htole16(FXP_CB_COMMAND_CONFIG |
201083e6547dSMaxime Henrion 	    FXP_CB_COMMAND_EL);
201183e6547dSMaxime Henrion 	cbp->link_addr =	0xffffffff;	/* (no) next command */
20122c6c0947SMaxime Henrion 	cbp->byte_count =	sc->flags & FXP_FLAG_EXT_RFA ? 32 : 22;
2013001696daSDavid Greenman 	cbp->rx_fifo_limit =	8;	/* rx fifo threshold (32 bytes) */
2014001696daSDavid Greenman 	cbp->tx_fifo_limit =	0;	/* tx fifo threshold (0 bytes) */
2015a17c678eSDavid Greenman 	cbp->adaptive_ifs =	0;	/* (no) adaptive interframe spacing */
2016f7788e8eSJonathan Lemon 	cbp->mwi_enable =	sc->flags & FXP_FLAG_MWI_ENABLE ? 1 : 0;
2017f7788e8eSJonathan Lemon 	cbp->type_enable =	0;	/* actually reserved */
2018f7788e8eSJonathan Lemon 	cbp->read_align_en =	sc->flags & FXP_FLAG_READ_ALIGN ? 1 : 0;
2019f7788e8eSJonathan Lemon 	cbp->end_wr_on_cl =	sc->flags & FXP_FLAG_WRITE_ALIGN ? 1 : 0;
2020001696daSDavid Greenman 	cbp->rx_dma_bytecount =	0;	/* (no) rx DMA max */
2021001696daSDavid Greenman 	cbp->tx_dma_bytecount =	0;	/* (no) tx DMA max */
2022f7788e8eSJonathan Lemon 	cbp->dma_mbce =		0;	/* (disable) dma max counters */
2023a17c678eSDavid Greenman 	cbp->late_scb =		0;	/* (don't) defer SCB update */
2024f7788e8eSJonathan Lemon 	cbp->direct_dma_dis =	1;	/* disable direct rcv dma mode */
2025f7788e8eSJonathan Lemon 	cbp->tno_int_or_tco_en =0;	/* (disable) tx not okay interrupt */
20263114fdb4SDavid Greenman 	cbp->ci_int =		1;	/* interrupt on CU idle */
2027f7788e8eSJonathan Lemon 	cbp->ext_txcb_dis = 	sc->flags & FXP_FLAG_EXT_TXCB ? 0 : 1;
2028f7788e8eSJonathan Lemon 	cbp->ext_stats_dis = 	1;	/* disable extended counters */
2029f7788e8eSJonathan Lemon 	cbp->keep_overrun_rx = 	0;	/* don't pass overrun frames to host */
20308ef1f631SYaroslav Tykhiy 	cbp->save_bf =		sc->flags & FXP_FLAG_SAVE_BAD ? 1 : prm;
2031a17c678eSDavid Greenman 	cbp->disc_short_rx =	!prm;	/* discard short packets */
2032f7788e8eSJonathan Lemon 	cbp->underrun_retry =	1;	/* retry mode (once) on DMA underrun */
2033f7788e8eSJonathan Lemon 	cbp->two_frames =	0;	/* do not limit FIFO to 2 frames */
2034f7788e8eSJonathan Lemon 	cbp->dyn_tbd =		0;	/* (no) dynamic TBD mode */
2035c8bca6dcSBill Paul 	cbp->ext_rfa =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2036f7788e8eSJonathan Lemon 	cbp->mediatype =	sc->flags & FXP_FLAG_SERIAL_MEDIA ? 0 : 1;
2037f7788e8eSJonathan Lemon 	cbp->csma_dis =		0;	/* (don't) disable link */
2038f7788e8eSJonathan Lemon 	cbp->tcp_udp_cksum =	0;	/* (don't) enable checksum */
2039f7788e8eSJonathan Lemon 	cbp->vlan_tco =		0;	/* (don't) enable vlan wakeup */
2040f7788e8eSJonathan Lemon 	cbp->link_wake_en =	0;	/* (don't) assert PME# on link change */
2041f7788e8eSJonathan Lemon 	cbp->arp_wake_en =	0;	/* (don't) assert PME# on arp */
2042f7788e8eSJonathan Lemon 	cbp->mc_wake_en =	0;	/* (don't) enable PME# on mcmatch */
2043a17c678eSDavid Greenman 	cbp->nsai =		1;	/* (don't) disable source addr insert */
2044a17c678eSDavid Greenman 	cbp->preamble_length =	2;	/* (7 byte) preamble */
2045a17c678eSDavid Greenman 	cbp->loopback =		0;	/* (don't) loopback */
2046a17c678eSDavid Greenman 	cbp->linear_priority =	0;	/* (normal CSMA/CD operation) */
2047a17c678eSDavid Greenman 	cbp->linear_pri_mode =	0;	/* (wait after xmit only) */
2048a17c678eSDavid Greenman 	cbp->interfrm_spacing =	6;	/* (96 bits of) interframe spacing */
2049a17c678eSDavid Greenman 	cbp->promiscuous =	prm;	/* promiscuous mode */
2050a17c678eSDavid Greenman 	cbp->bcast_disable =	0;	/* (don't) disable broadcasts */
2051f7788e8eSJonathan Lemon 	cbp->wait_after_win =	0;	/* (don't) enable modified backoff alg*/
2052f7788e8eSJonathan Lemon 	cbp->ignore_ul =	0;	/* consider U/L bit in IA matching */
2053f7788e8eSJonathan Lemon 	cbp->crc16_en =		0;	/* (don't) enable crc-16 algorithm */
2054f7788e8eSJonathan Lemon 	cbp->crscdt =		sc->flags & FXP_FLAG_SERIAL_MEDIA ? 1 : 0;
2055f7788e8eSJonathan Lemon 
2056a17c678eSDavid Greenman 	cbp->stripping =	!prm;	/* truncate rx packet to byte count */
2057a17c678eSDavid Greenman 	cbp->padding =		1;	/* (do) pad short tx packets */
2058a17c678eSDavid Greenman 	cbp->rcv_crc_xfer =	0;	/* (don't) xfer CRC to host */
2059f7788e8eSJonathan Lemon 	cbp->long_rx_en =	sc->flags & FXP_FLAG_LONG_PKT_EN ? 1 : 0;
2060f7788e8eSJonathan Lemon 	cbp->ia_wake_en =	0;	/* (don't) wake up on address match */
2061f7788e8eSJonathan Lemon 	cbp->magic_pkt_dis =	0;	/* (don't) disable magic packet */
2062f7788e8eSJonathan Lemon 					/* must set wake_en in PMCSR also */
2063a17c678eSDavid Greenman 	cbp->force_fdx =	0;	/* (don't) force full duplex */
20643ba65732SDavid Greenman 	cbp->fdx_pin_en =	1;	/* (enable) FDX# pin */
2065a17c678eSDavid Greenman 	cbp->multi_ia =		0;	/* (don't) accept multiple IAs */
2066f7788e8eSJonathan Lemon 	cbp->mc_all =		sc->flags & FXP_FLAG_ALL_MCAST ? 1 : 0;
2067c8bca6dcSBill Paul 	cbp->gamla_rx =		sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0;
2068a17c678eSDavid Greenman 
20690f1db1d6SMaxime Henrion 	if (sc->tunable_noflow || sc->revision == FXP_REV_82557) {
20703bd07cfdSJonathan Lemon 		/*
20713bd07cfdSJonathan Lemon 		 * The 82557 has no hardware flow control, the values
20723bd07cfdSJonathan Lemon 		 * below are the defaults for the chip.
20733bd07cfdSJonathan Lemon 		 */
20743bd07cfdSJonathan Lemon 		cbp->fc_delay_lsb =	0;
20753bd07cfdSJonathan Lemon 		cbp->fc_delay_msb =	0x40;
20763bd07cfdSJonathan Lemon 		cbp->pri_fc_thresh =	3;
20773bd07cfdSJonathan Lemon 		cbp->tx_fc_dis =	0;
20783bd07cfdSJonathan Lemon 		cbp->rx_fc_restop =	0;
20793bd07cfdSJonathan Lemon 		cbp->rx_fc_restart =	0;
20803bd07cfdSJonathan Lemon 		cbp->fc_filter =	0;
20813bd07cfdSJonathan Lemon 		cbp->pri_fc_loc =	1;
20823bd07cfdSJonathan Lemon 	} else {
20833bd07cfdSJonathan Lemon 		cbp->fc_delay_lsb =	0x1f;
20843bd07cfdSJonathan Lemon 		cbp->fc_delay_msb =	0x01;
20853bd07cfdSJonathan Lemon 		cbp->pri_fc_thresh =	3;
20863bd07cfdSJonathan Lemon 		cbp->tx_fc_dis =	0;	/* enable transmit FC */
20873bd07cfdSJonathan Lemon 		cbp->rx_fc_restop =	1;	/* enable FC restop frames */
20883bd07cfdSJonathan Lemon 		cbp->rx_fc_restart =	1;	/* enable FC restart frames */
20893bd07cfdSJonathan Lemon 		cbp->fc_filter =	!prm;	/* drop FC frames to host */
20903bd07cfdSJonathan Lemon 		cbp->pri_fc_loc =	1;	/* FC pri location (byte31) */
20913bd07cfdSJonathan Lemon 	}
20923bd07cfdSJonathan Lemon 
2093a17c678eSDavid Greenman 	/*
2094a17c678eSDavid Greenman 	 * Start the config command/DMA.
2095a17c678eSDavid Greenman 	 */
2096ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
2097b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
2098b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
20992e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2100a17c678eSDavid Greenman 	/* ...and wait for it to complete. */
2101209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map);
2102b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE);
2103a17c678eSDavid Greenman 
2104a17c678eSDavid Greenman 	/*
2105a17c678eSDavid Greenman 	 * Now initialize the station address. Temporarily use the TxCB
2106a17c678eSDavid Greenman 	 * memory area like we did above for the config CB.
2107a17c678eSDavid Greenman 	 */
2108b2badf02SMaxime Henrion 	cb_ias = (struct fxp_cb_ias *)sc->fxp_desc.cbl_list;
2109a17c678eSDavid Greenman 	cb_ias->cb_status = 0;
211083e6547dSMaxime Henrion 	cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL);
211183e6547dSMaxime Henrion 	cb_ias->link_addr = 0xffffffff;
2112fc74a9f9SBrooks Davis 	bcopy(IFP2ENADDR(sc->ifp), cb_ias->macaddr,
2113fc74a9f9SBrooks Davis 	    sizeof(IFP2ENADDR(sc->ifp)));
2114a17c678eSDavid Greenman 
2115a17c678eSDavid Greenman 	/*
2116a17c678eSDavid Greenman 	 * Start the IAS (Individual Address Setup) command/DMA.
2117a17c678eSDavid Greenman 	 */
2118ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
2119b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
21202e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2121a17c678eSDavid Greenman 	/* ...and wait for it to complete. */
2122209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cb_ias->cb_status, sc->cbl_tag, sc->cbl_map);
2123b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE);
2124a17c678eSDavid Greenman 
2125a17c678eSDavid Greenman 	/*
2126a17c678eSDavid Greenman 	 * Initialize transmit control block (TxCB) list.
2127a17c678eSDavid Greenman 	 */
2128b2badf02SMaxime Henrion 	txp = sc->fxp_desc.tx_list;
2129b2badf02SMaxime Henrion 	tcbp = sc->fxp_desc.cbl_list;
2130b2badf02SMaxime Henrion 	bzero(tcbp, FXP_TXCB_SZ);
2131a17c678eSDavid Greenman 	for (i = 0; i < FXP_NTXCB; i++) {
2132b2badf02SMaxime Henrion 		txp[i].tx_mbuf = NULL;
213383e6547dSMaxime Henrion 		tcbp[i].cb_status = htole16(FXP_CB_STATUS_C | FXP_CB_STATUS_OK);
213483e6547dSMaxime Henrion 		tcbp[i].cb_command = htole16(FXP_CB_COMMAND_NOP);
213583e6547dSMaxime Henrion 		tcbp[i].link_addr = htole32(sc->fxp_desc.cbl_addr +
213683e6547dSMaxime Henrion 		    (((i + 1) & FXP_TXCB_MASK) * sizeof(struct fxp_cb_tx)));
21373bd07cfdSJonathan Lemon 		if (sc->flags & FXP_FLAG_EXT_TXCB)
2138b2badf02SMaxime Henrion 			tcbp[i].tbd_array_addr =
213983e6547dSMaxime Henrion 			    htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[2]));
21403bd07cfdSJonathan Lemon 		else
2141b2badf02SMaxime Henrion 			tcbp[i].tbd_array_addr =
214283e6547dSMaxime Henrion 			    htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[0]));
2143b2badf02SMaxime Henrion 		txp[i].tx_next = &txp[(i + 1) & FXP_TXCB_MASK];
2144a17c678eSDavid Greenman 	}
2145a17c678eSDavid Greenman 	/*
2146397f9dfeSDavid Greenman 	 * Set the suspend flag on the first TxCB and start the control
2147a17c678eSDavid Greenman 	 * unit. It will execute the NOP and then suspend.
2148a17c678eSDavid Greenman 	 */
214983e6547dSMaxime Henrion 	tcbp->cb_command = htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S);
2150b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
2151b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp;
2152397f9dfeSDavid Greenman 	sc->tx_queued = 1;
2153a17c678eSDavid Greenman 
2154ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
21552e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2156a17c678eSDavid Greenman 
2157a17c678eSDavid Greenman 	/*
2158a17c678eSDavid Greenman 	 * Initialize receiver buffer area - RFA.
2159a17c678eSDavid Greenman 	 */
2160ba8c6fd5SDavid Greenman 	fxp_scb_wait(sc);
2161b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.rx_head->rx_addr);
21622e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START);
2163a17c678eSDavid Greenman 
2164dccee1a1SDavid Greenman 	/*
2165ba8c6fd5SDavid Greenman 	 * Set current media.
2166dccee1a1SDavid Greenman 	 */
2167f7788e8eSJonathan Lemon 	if (sc->miibus != NULL)
2168f7788e8eSJonathan Lemon 		mii_mediachg(device_get_softc(sc->miibus));
2169dccee1a1SDavid Greenman 
2170a17c678eSDavid Greenman 	ifp->if_flags |= IFF_RUNNING;
2171a17c678eSDavid Greenman 	ifp->if_flags &= ~IFF_OACTIVE;
2172e8c8b728SJonathan Lemon 
2173e8c8b728SJonathan Lemon 	/*
2174e8c8b728SJonathan Lemon 	 * Enable interrupts.
2175e8c8b728SJonathan Lemon 	 */
21762b5989e9SLuigi Rizzo #ifdef DEVICE_POLLING
21772b5989e9SLuigi Rizzo 	/*
21782b5989e9SLuigi Rizzo 	 * ... but only do that if we are not polling. And because (presumably)
21792b5989e9SLuigi Rizzo 	 * the default is interrupts on, we need to disable them explicitly!
21802b5989e9SLuigi Rizzo 	 */
218162f76486SMaxim Sobolev 	if ( ifp->if_flags & IFF_POLLING )
21822b5989e9SLuigi Rizzo 		CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE);
21832b5989e9SLuigi Rizzo 	else
21842b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */
2185e8c8b728SJonathan Lemon 	CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0);
2186a17c678eSDavid Greenman 
2187a17c678eSDavid Greenman 	/*
2188a17c678eSDavid Greenman 	 * Start stats updater.
2189a17c678eSDavid Greenman 	 */
219045276e4aSSam Leffler 	callout_reset(&sc->stat_ch, hz, fxp_tick, sc);
21914953bccaSNate Lawson 	splx(s);
2192f7788e8eSJonathan Lemon }
2193f7788e8eSJonathan Lemon 
2194f7788e8eSJonathan Lemon static int
2195f7788e8eSJonathan Lemon fxp_serial_ifmedia_upd(struct ifnet *ifp)
2196f7788e8eSJonathan Lemon {
2197f7788e8eSJonathan Lemon 
2198f7788e8eSJonathan Lemon 	return (0);
2199a17c678eSDavid Greenman }
2200a17c678eSDavid Greenman 
2201303b270bSEivind Eklund static void
2202f7788e8eSJonathan Lemon fxp_serial_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
2203ba8c6fd5SDavid Greenman {
2204ba8c6fd5SDavid Greenman 
2205f7788e8eSJonathan Lemon 	ifmr->ifm_active = IFM_ETHER|IFM_MANUAL;
2206ba8c6fd5SDavid Greenman }
2207ba8c6fd5SDavid Greenman 
2208ba8c6fd5SDavid Greenman /*
2209ba8c6fd5SDavid Greenman  * Change media according to request.
2210ba8c6fd5SDavid Greenman  */
2211f7788e8eSJonathan Lemon static int
2212f7788e8eSJonathan Lemon fxp_ifmedia_upd(struct ifnet *ifp)
2213ba8c6fd5SDavid Greenman {
2214ba8c6fd5SDavid Greenman 	struct fxp_softc *sc = ifp->if_softc;
2215f7788e8eSJonathan Lemon 	struct mii_data *mii;
2216ba8c6fd5SDavid Greenman 
2217f7788e8eSJonathan Lemon 	mii = device_get_softc(sc->miibus);
2218f7788e8eSJonathan Lemon 	mii_mediachg(mii);
2219ba8c6fd5SDavid Greenman 	return (0);
2220ba8c6fd5SDavid Greenman }
2221ba8c6fd5SDavid Greenman 
2222ba8c6fd5SDavid Greenman /*
2223ba8c6fd5SDavid Greenman  * Notify the world which media we're using.
2224ba8c6fd5SDavid Greenman  */
2225f7788e8eSJonathan Lemon static void
2226f7788e8eSJonathan Lemon fxp_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
2227ba8c6fd5SDavid Greenman {
2228ba8c6fd5SDavid Greenman 	struct fxp_softc *sc = ifp->if_softc;
2229f7788e8eSJonathan Lemon 	struct mii_data *mii;
2230ba8c6fd5SDavid Greenman 
2231f7788e8eSJonathan Lemon 	mii = device_get_softc(sc->miibus);
2232f7788e8eSJonathan Lemon 	mii_pollstat(mii);
2233f7788e8eSJonathan Lemon 	ifmr->ifm_active = mii->mii_media_active;
2234f7788e8eSJonathan Lemon 	ifmr->ifm_status = mii->mii_media_status;
22352e2b8238SJonathan Lemon 
22362e2b8238SJonathan Lemon 	if (ifmr->ifm_status & IFM_10_T && sc->flags & FXP_FLAG_CU_RESUME_BUG)
22372e2b8238SJonathan Lemon 		sc->cu_resume_bug = 1;
22382e2b8238SJonathan Lemon 	else
22392e2b8238SJonathan Lemon 		sc->cu_resume_bug = 0;
2240ba8c6fd5SDavid Greenman }
2241ba8c6fd5SDavid Greenman 
2242a17c678eSDavid Greenman /*
2243a17c678eSDavid Greenman  * Add a buffer to the end of the RFA buffer list.
2244a17c678eSDavid Greenman  * Return 0 if successful, 1 for failure. A failure results in
2245a17c678eSDavid Greenman  * adding the 'oldm' (if non-NULL) on to the end of the list -
2246dc733423SDag-Erling Smørgrav  * tossing out its old contents and recycling it.
2247a17c678eSDavid Greenman  * The RFA struct is stuck at the beginning of mbuf cluster and the
2248a17c678eSDavid Greenman  * data pointer is fixed up to point just past it.
2249a17c678eSDavid Greenman  */
2250a17c678eSDavid Greenman static int
2251b2badf02SMaxime Henrion fxp_add_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp)
2252a17c678eSDavid Greenman {
2253a17c678eSDavid Greenman 	struct mbuf *m;
2254a17c678eSDavid Greenman 	struct fxp_rfa *rfa, *p_rfa;
2255b2badf02SMaxime Henrion 	struct fxp_rx *p_rx;
2256b2badf02SMaxime Henrion 	bus_dmamap_t tmp_map;
2257b2badf02SMaxime Henrion 	int error;
2258a17c678eSDavid Greenman 
2259a163d034SWarner Losh 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
2260b2badf02SMaxime Henrion 	if (m == NULL)
2261b2badf02SMaxime Henrion 		return (ENOBUFS);
2262ba8c6fd5SDavid Greenman 
2263ba8c6fd5SDavid Greenman 	/*
2264ba8c6fd5SDavid Greenman 	 * Move the data pointer up so that the incoming data packet
2265ba8c6fd5SDavid Greenman 	 * will be 32-bit aligned.
2266ba8c6fd5SDavid Greenman 	 */
2267ba8c6fd5SDavid Greenman 	m->m_data += RFA_ALIGNMENT_FUDGE;
2268ba8c6fd5SDavid Greenman 
2269eadd5e3aSDavid Greenman 	/*
2270eadd5e3aSDavid Greenman 	 * Get a pointer to the base of the mbuf cluster and move
2271eadd5e3aSDavid Greenman 	 * data start past it.
2272eadd5e3aSDavid Greenman 	 */
2273a17c678eSDavid Greenman 	rfa = mtod(m, struct fxp_rfa *);
2274c8bca6dcSBill Paul 	m->m_data += sc->rfa_size;
227583e6547dSMaxime Henrion 	rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE);
2276eadd5e3aSDavid Greenman 
2277a17c678eSDavid Greenman 	rfa->rfa_status = 0;
227883e6547dSMaxime Henrion 	rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL);
2279a17c678eSDavid Greenman 	rfa->actual_size = 0;
2280ba8c6fd5SDavid Greenman 
228128935f27SMaxime Henrion 	/*
228228935f27SMaxime Henrion 	 * Initialize the rest of the RFA.  Note that since the RFA
228328935f27SMaxime Henrion 	 * is misaligned, we cannot store values directly.  We're thus
228428935f27SMaxime Henrion 	 * using the le32enc() function which handles endianness and
228528935f27SMaxime Henrion 	 * is also alignment-safe.
228628935f27SMaxime Henrion 	 */
228783e6547dSMaxime Henrion 	le32enc(&rfa->link_addr, 0xffffffff);
228883e6547dSMaxime Henrion 	le32enc(&rfa->rbd_addr, 0xffffffff);
2289ba8c6fd5SDavid Greenman 
2290b2badf02SMaxime Henrion 	/* Map the RFA into DMA memory. */
2291b2badf02SMaxime Henrion 	error = bus_dmamap_load(sc->fxp_mtag, sc->spare_map, rfa,
2292b2badf02SMaxime Henrion 	    MCLBYTES - RFA_ALIGNMENT_FUDGE, fxp_dma_map_addr,
2293b2badf02SMaxime Henrion 	    &rxp->rx_addr, 0);
2294b2badf02SMaxime Henrion 	if (error) {
2295b2badf02SMaxime Henrion 		m_freem(m);
2296b2badf02SMaxime Henrion 		return (error);
2297b2badf02SMaxime Henrion 	}
2298b2badf02SMaxime Henrion 
2299b2badf02SMaxime Henrion 	bus_dmamap_unload(sc->fxp_mtag, rxp->rx_map);
2300b2badf02SMaxime Henrion 	tmp_map = sc->spare_map;
2301b2badf02SMaxime Henrion 	sc->spare_map = rxp->rx_map;
2302b2badf02SMaxime Henrion 	rxp->rx_map = tmp_map;
2303b2badf02SMaxime Henrion 	rxp->rx_mbuf = m;
2304b2badf02SMaxime Henrion 
2305b983c7b3SMaxime Henrion 	bus_dmamap_sync(sc->fxp_mtag, rxp->rx_map,
2306b983c7b3SMaxime Henrion 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2307b2badf02SMaxime Henrion 
2308dfe61cf1SDavid Greenman 	/*
2309dfe61cf1SDavid Greenman 	 * If there are other buffers already on the list, attach this
2310dfe61cf1SDavid Greenman 	 * one to the end by fixing up the tail to point to this one.
2311dfe61cf1SDavid Greenman 	 */
2312b2badf02SMaxime Henrion 	if (sc->fxp_desc.rx_head != NULL) {
2313b2badf02SMaxime Henrion 		p_rx = sc->fxp_desc.rx_tail;
2314b2badf02SMaxime Henrion 		p_rfa = (struct fxp_rfa *)
2315b2badf02SMaxime Henrion 		    (p_rx->rx_mbuf->m_ext.ext_buf + RFA_ALIGNMENT_FUDGE);
2316b2badf02SMaxime Henrion 		p_rx->rx_next = rxp;
231783e6547dSMaxime Henrion 		le32enc(&p_rfa->link_addr, rxp->rx_addr);
2318aed53495SDavid Greenman 		p_rfa->rfa_control = 0;
2319b2badf02SMaxime Henrion 		bus_dmamap_sync(sc->fxp_mtag, p_rx->rx_map,
23204cec1653SMaxime Henrion 		    BUS_DMASYNC_PREWRITE);
2321a17c678eSDavid Greenman 	} else {
2322b2badf02SMaxime Henrion 		rxp->rx_next = NULL;
2323b2badf02SMaxime Henrion 		sc->fxp_desc.rx_head = rxp;
2324a17c678eSDavid Greenman 	}
2325b2badf02SMaxime Henrion 	sc->fxp_desc.rx_tail = rxp;
2326b2badf02SMaxime Henrion 	return (0);
2327a17c678eSDavid Greenman }
2328a17c678eSDavid Greenman 
23296ebc3153SDavid Greenman static volatile int
2330f7788e8eSJonathan Lemon fxp_miibus_readreg(device_t dev, int phy, int reg)
2331dccee1a1SDavid Greenman {
2332f7788e8eSJonathan Lemon 	struct fxp_softc *sc = device_get_softc(dev);
2333dccee1a1SDavid Greenman 	int count = 10000;
23346ebc3153SDavid Greenman 	int value;
2335dccee1a1SDavid Greenman 
2336ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
2337ba8c6fd5SDavid Greenman 	    (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21));
2338dccee1a1SDavid Greenman 
2339ba8c6fd5SDavid Greenman 	while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0
2340ba8c6fd5SDavid Greenman 	    && count--)
23416ebc3153SDavid Greenman 		DELAY(10);
2342dccee1a1SDavid Greenman 
2343dccee1a1SDavid Greenman 	if (count <= 0)
2344f7788e8eSJonathan Lemon 		device_printf(dev, "fxp_miibus_readreg: timed out\n");
2345dccee1a1SDavid Greenman 
23466ebc3153SDavid Greenman 	return (value & 0xffff);
2347dccee1a1SDavid Greenman }
2348dccee1a1SDavid Greenman 
2349dccee1a1SDavid Greenman static void
2350f7788e8eSJonathan Lemon fxp_miibus_writereg(device_t dev, int phy, int reg, int value)
2351dccee1a1SDavid Greenman {
2352f7788e8eSJonathan Lemon 	struct fxp_softc *sc = device_get_softc(dev);
2353dccee1a1SDavid Greenman 	int count = 10000;
2354dccee1a1SDavid Greenman 
2355ba8c6fd5SDavid Greenman 	CSR_WRITE_4(sc, FXP_CSR_MDICONTROL,
2356ba8c6fd5SDavid Greenman 	    (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) |
2357ba8c6fd5SDavid Greenman 	    (value & 0xffff));
2358dccee1a1SDavid Greenman 
2359ba8c6fd5SDavid Greenman 	while ((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 &&
2360ba8c6fd5SDavid Greenman 	    count--)
23616ebc3153SDavid Greenman 		DELAY(10);
2362dccee1a1SDavid Greenman 
2363dccee1a1SDavid Greenman 	if (count <= 0)
2364f7788e8eSJonathan Lemon 		device_printf(dev, "fxp_miibus_writereg: timed out\n");
2365dccee1a1SDavid Greenman }
2366dccee1a1SDavid Greenman 
2367dccee1a1SDavid Greenman static int
2368f7788e8eSJonathan Lemon fxp_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
2369a17c678eSDavid Greenman {
23709b44ff22SGarrett Wollman 	struct fxp_softc *sc = ifp->if_softc;
2371a17c678eSDavid Greenman 	struct ifreq *ifr = (struct ifreq *)data;
2372f7788e8eSJonathan Lemon 	struct mii_data *mii;
23738ef1f631SYaroslav Tykhiy 	int flag, mask, s, error = 0;
2374a17c678eSDavid Greenman 
2375704d1965SWarner Losh 	/*
2376704d1965SWarner Losh 	 * Detaching causes us to call ioctl with the mutex owned.  Preclude
2377704d1965SWarner Losh 	 * that by saying we're busy if the lock is already held.
2378704d1965SWarner Losh 	 */
237967fc050fSMaxime Henrion 	if (FXP_LOCKED(sc))
2380704d1965SWarner Losh 		return (EBUSY);
238132cd7a9cSWarner Losh 
23824953bccaSNate Lawson 	FXP_LOCK(sc);
2383f7788e8eSJonathan Lemon 	s = splimp();
2384a17c678eSDavid Greenman 
2385a17c678eSDavid Greenman 	switch (command) {
2386a17c678eSDavid Greenman 	case SIOCSIFFLAGS:
2387f7788e8eSJonathan Lemon 		if (ifp->if_flags & IFF_ALLMULTI)
2388f7788e8eSJonathan Lemon 			sc->flags |= FXP_FLAG_ALL_MCAST;
2389f7788e8eSJonathan Lemon 		else
2390f7788e8eSJonathan Lemon 			sc->flags &= ~FXP_FLAG_ALL_MCAST;
2391a17c678eSDavid Greenman 
2392a17c678eSDavid Greenman 		/*
2393a17c678eSDavid Greenman 		 * If interface is marked up and not running, then start it.
2394a17c678eSDavid Greenman 		 * If it is marked down and running, stop it.
2395a17c678eSDavid Greenman 		 * XXX If it's up then re-initialize it. This is so flags
2396a17c678eSDavid Greenman 		 * such as IFF_PROMISC are handled.
2397a17c678eSDavid Greenman 		 */
2398a17c678eSDavid Greenman 		if (ifp->if_flags & IFF_UP) {
23994953bccaSNate Lawson 			fxp_init_body(sc);
2400a17c678eSDavid Greenman 		} else {
2401a17c678eSDavid Greenman 			if (ifp->if_flags & IFF_RUNNING)
24024a5f1499SDavid Greenman 				fxp_stop(sc);
2403a17c678eSDavid Greenman 		}
2404a17c678eSDavid Greenman 		break;
2405a17c678eSDavid Greenman 
2406a17c678eSDavid Greenman 	case SIOCADDMULTI:
2407a17c678eSDavid Greenman 	case SIOCDELMULTI:
2408f7788e8eSJonathan Lemon 		if (ifp->if_flags & IFF_ALLMULTI)
2409f7788e8eSJonathan Lemon 			sc->flags |= FXP_FLAG_ALL_MCAST;
2410f7788e8eSJonathan Lemon 		else
2411f7788e8eSJonathan Lemon 			sc->flags &= ~FXP_FLAG_ALL_MCAST;
2412a17c678eSDavid Greenman 		/*
2413a17c678eSDavid Greenman 		 * Multicast list has changed; set the hardware filter
2414a17c678eSDavid Greenman 		 * accordingly.
2415a17c678eSDavid Greenman 		 */
2416f7788e8eSJonathan Lemon 		if ((sc->flags & FXP_FLAG_ALL_MCAST) == 0)
2417397f9dfeSDavid Greenman 			fxp_mc_setup(sc);
2418397f9dfeSDavid Greenman 		/*
2419f7788e8eSJonathan Lemon 		 * fxp_mc_setup() can set FXP_FLAG_ALL_MCAST, so check it
2420397f9dfeSDavid Greenman 		 * again rather than else {}.
2421397f9dfeSDavid Greenman 		 */
2422f7788e8eSJonathan Lemon 		if (sc->flags & FXP_FLAG_ALL_MCAST)
24234953bccaSNate Lawson 			fxp_init_body(sc);
2424a17c678eSDavid Greenman 		error = 0;
2425ba8c6fd5SDavid Greenman 		break;
2426ba8c6fd5SDavid Greenman 
2427ba8c6fd5SDavid Greenman 	case SIOCSIFMEDIA:
2428ba8c6fd5SDavid Greenman 	case SIOCGIFMEDIA:
2429f7788e8eSJonathan Lemon 		if (sc->miibus != NULL) {
2430f7788e8eSJonathan Lemon 			mii = device_get_softc(sc->miibus);
2431f7788e8eSJonathan Lemon                         error = ifmedia_ioctl(ifp, ifr,
2432f7788e8eSJonathan Lemon                             &mii->mii_media, command);
2433f7788e8eSJonathan Lemon 		} else {
2434ba8c6fd5SDavid Greenman                         error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, command);
2435f7788e8eSJonathan Lemon 		}
2436a17c678eSDavid Greenman 		break;
2437a17c678eSDavid Greenman 
2438fb917226SRuslan Ermilov 	case SIOCSIFCAP:
24398ef1f631SYaroslav Tykhiy 		mask = ifp->if_capenable ^ ifr->ifr_reqcap;
24408ef1f631SYaroslav Tykhiy 		if (mask & IFCAP_POLLING)
24418ef1f631SYaroslav Tykhiy 			ifp->if_capenable ^= IFCAP_POLLING;
24428ef1f631SYaroslav Tykhiy 		if (mask & IFCAP_VLAN_MTU) {
24438ef1f631SYaroslav Tykhiy 			ifp->if_capenable ^= IFCAP_VLAN_MTU;
24448ef1f631SYaroslav Tykhiy 			if (sc->revision != FXP_REV_82557)
24458ef1f631SYaroslav Tykhiy 				flag = FXP_FLAG_LONG_PKT_EN;
24468ef1f631SYaroslav Tykhiy 			else /* a hack to get long frames on the old chip */
24478ef1f631SYaroslav Tykhiy 				flag = FXP_FLAG_SAVE_BAD;
24488ef1f631SYaroslav Tykhiy 			sc->flags ^= flag;
24498ef1f631SYaroslav Tykhiy 			if (ifp->if_flags & IFF_UP)
24508ef1f631SYaroslav Tykhiy 				fxp_init_body(sc);
24518ef1f631SYaroslav Tykhiy 		}
2452fb917226SRuslan Ermilov 		break;
2453fb917226SRuslan Ermilov 
2454a17c678eSDavid Greenman 	default:
24554953bccaSNate Lawson 		/*
24564953bccaSNate Lawson 		 * ether_ioctl() will eventually call fxp_start() which
24574953bccaSNate Lawson 		 * will result in mutex recursion so drop it first.
24584953bccaSNate Lawson 		 */
24594953bccaSNate Lawson 		FXP_UNLOCK(sc);
2460673d9191SSam Leffler 		error = ether_ioctl(ifp, command, data);
2461a17c678eSDavid Greenman 	}
246267fc050fSMaxime Henrion 	if (FXP_LOCKED(sc))
24634953bccaSNate Lawson 		FXP_UNLOCK(sc);
2464f7788e8eSJonathan Lemon 	splx(s);
2465a17c678eSDavid Greenman 	return (error);
2466a17c678eSDavid Greenman }
2467397f9dfeSDavid Greenman 
2468397f9dfeSDavid Greenman /*
246909882363SJonathan Lemon  * Fill in the multicast address list and return number of entries.
247009882363SJonathan Lemon  */
247109882363SJonathan Lemon static int
247209882363SJonathan Lemon fxp_mc_addrs(struct fxp_softc *sc)
247309882363SJonathan Lemon {
247409882363SJonathan Lemon 	struct fxp_cb_mcs *mcsp = sc->mcsp;
2475fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
247609882363SJonathan Lemon 	struct ifmultiaddr *ifma;
247709882363SJonathan Lemon 	int nmcasts;
247809882363SJonathan Lemon 
247909882363SJonathan Lemon 	nmcasts = 0;
248009882363SJonathan Lemon 	if ((sc->flags & FXP_FLAG_ALL_MCAST) == 0) {
248109882363SJonathan Lemon #if __FreeBSD_version < 500000
248209882363SJonathan Lemon 		LIST_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
248309882363SJonathan Lemon #else
248409882363SJonathan Lemon 		TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
248509882363SJonathan Lemon #endif
248609882363SJonathan Lemon 			if (ifma->ifma_addr->sa_family != AF_LINK)
248709882363SJonathan Lemon 				continue;
248809882363SJonathan Lemon 			if (nmcasts >= MAXMCADDR) {
248909882363SJonathan Lemon 				sc->flags |= FXP_FLAG_ALL_MCAST;
249009882363SJonathan Lemon 				nmcasts = 0;
249109882363SJonathan Lemon 				break;
249209882363SJonathan Lemon 			}
249309882363SJonathan Lemon 			bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr),
2494bafb64afSMaxime Henrion 			    &sc->mcsp->mc_addr[nmcasts][0], ETHER_ADDR_LEN);
249509882363SJonathan Lemon 			nmcasts++;
249609882363SJonathan Lemon 		}
249709882363SJonathan Lemon 	}
2498bafb64afSMaxime Henrion 	mcsp->mc_cnt = htole16(nmcasts * ETHER_ADDR_LEN);
249909882363SJonathan Lemon 	return (nmcasts);
250009882363SJonathan Lemon }
250109882363SJonathan Lemon 
250209882363SJonathan Lemon /*
2503397f9dfeSDavid Greenman  * Program the multicast filter.
2504397f9dfeSDavid Greenman  *
2505397f9dfeSDavid Greenman  * We have an artificial restriction that the multicast setup command
2506397f9dfeSDavid Greenman  * must be the first command in the chain, so we take steps to ensure
25073114fdb4SDavid Greenman  * this. By requiring this, it allows us to keep up the performance of
2508397f9dfeSDavid Greenman  * the pre-initialized command ring (esp. link pointers) by not actually
2509dc733423SDag-Erling Smørgrav  * inserting the mcsetup command in the ring - i.e. its link pointer
2510397f9dfeSDavid Greenman  * points to the TxCB ring, but the mcsetup descriptor itself is not part
2511397f9dfeSDavid Greenman  * of it. We then can do 'CU_START' on the mcsetup descriptor and have it
2512397f9dfeSDavid Greenman  * lead into the regular TxCB ring when it completes.
2513397f9dfeSDavid Greenman  *
2514397f9dfeSDavid Greenman  * This function must be called at splimp.
2515397f9dfeSDavid Greenman  */
2516397f9dfeSDavid Greenman static void
2517f7788e8eSJonathan Lemon fxp_mc_setup(struct fxp_softc *sc)
2518397f9dfeSDavid Greenman {
2519397f9dfeSDavid Greenman 	struct fxp_cb_mcs *mcsp = sc->mcsp;
2520fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->ifp;
2521b2badf02SMaxime Henrion 	struct fxp_tx *txp;
25227dced78aSDavid Greenman 	int count;
2523397f9dfeSDavid Greenman 
252467fc050fSMaxime Henrion 	FXP_LOCK_ASSERT(sc, MA_OWNED);
25253114fdb4SDavid Greenman 	/*
25263114fdb4SDavid Greenman 	 * If there are queued commands, we must wait until they are all
25273114fdb4SDavid Greenman 	 * completed. If we are already waiting, then add a NOP command
25283114fdb4SDavid Greenman 	 * with interrupt option so that we're notified when all commands
25293114fdb4SDavid Greenman 	 * have been completed - fxp_start() ensures that no additional
25303114fdb4SDavid Greenman 	 * TX commands will be added when need_mcsetup is true.
25313114fdb4SDavid Greenman 	 */
2532397f9dfeSDavid Greenman 	if (sc->tx_queued) {
25333114fdb4SDavid Greenman 		/*
25343114fdb4SDavid Greenman 		 * need_mcsetup will be true if we are already waiting for the
25353114fdb4SDavid Greenman 		 * NOP command to be completed (see below). In this case, bail.
25363114fdb4SDavid Greenman 		 */
25373114fdb4SDavid Greenman 		if (sc->need_mcsetup)
25383114fdb4SDavid Greenman 			return;
2539397f9dfeSDavid Greenman 		sc->need_mcsetup = 1;
25403114fdb4SDavid Greenman 
25413114fdb4SDavid Greenman 		/*
254272a32a26SJonathan Lemon 		 * Add a NOP command with interrupt so that we are notified
254372a32a26SJonathan Lemon 		 * when all TX commands have been processed.
25443114fdb4SDavid Greenman 		 */
2545b2badf02SMaxime Henrion 		txp = sc->fxp_desc.tx_last->tx_next;
2546b2badf02SMaxime Henrion 		txp->tx_mbuf = NULL;
2547b2badf02SMaxime Henrion 		txp->tx_cb->cb_status = 0;
254883e6547dSMaxime Henrion 		txp->tx_cb->cb_command = htole16(FXP_CB_COMMAND_NOP |
254983e6547dSMaxime Henrion 		    FXP_CB_COMMAND_S | FXP_CB_COMMAND_I);
25503114fdb4SDavid Greenman 		/*
25513114fdb4SDavid Greenman 		 * Advance the end of list forward.
25523114fdb4SDavid Greenman 		 */
255383e6547dSMaxime Henrion 		sc->fxp_desc.tx_last->tx_cb->cb_command &=
255483e6547dSMaxime Henrion 		    htole16(~FXP_CB_COMMAND_S);
25555f361cbeSMaxime Henrion 		bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
2556b2badf02SMaxime Henrion 		sc->fxp_desc.tx_last = txp;
25573114fdb4SDavid Greenman 		sc->tx_queued++;
25583114fdb4SDavid Greenman 		/*
25593114fdb4SDavid Greenman 		 * Issue a resume in case the CU has just suspended.
25603114fdb4SDavid Greenman 		 */
25613114fdb4SDavid Greenman 		fxp_scb_wait(sc);
25622e2b8238SJonathan Lemon 		fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME);
25633114fdb4SDavid Greenman 		/*
25643114fdb4SDavid Greenman 		 * Set a 5 second timer just in case we don't hear from the
25653114fdb4SDavid Greenman 		 * card again.
25663114fdb4SDavid Greenman 		 */
25673114fdb4SDavid Greenman 		ifp->if_timer = 5;
25683114fdb4SDavid Greenman 
2569397f9dfeSDavid Greenman 		return;
2570397f9dfeSDavid Greenman 	}
2571397f9dfeSDavid Greenman 	sc->need_mcsetup = 0;
2572397f9dfeSDavid Greenman 
2573397f9dfeSDavid Greenman 	/*
2574397f9dfeSDavid Greenman 	 * Initialize multicast setup descriptor.
2575397f9dfeSDavid Greenman 	 */
2576397f9dfeSDavid Greenman 	mcsp->cb_status = 0;
257783e6547dSMaxime Henrion 	mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS |
257883e6547dSMaxime Henrion 	    FXP_CB_COMMAND_S | FXP_CB_COMMAND_I);
257983e6547dSMaxime Henrion 	mcsp->link_addr = htole32(sc->fxp_desc.cbl_addr);
2580b2badf02SMaxime Henrion 	txp = &sc->fxp_desc.mcs_tx;
2581b2badf02SMaxime Henrion 	txp->tx_mbuf = NULL;
2582b2badf02SMaxime Henrion 	txp->tx_cb = (struct fxp_cb_tx *)sc->mcsp;
2583b2badf02SMaxime Henrion 	txp->tx_next = sc->fxp_desc.tx_list;
258409882363SJonathan Lemon 	(void) fxp_mc_addrs(sc);
2585b2badf02SMaxime Henrion 	sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp;
2586397f9dfeSDavid Greenman 	sc->tx_queued = 1;
2587397f9dfeSDavid Greenman 
2588397f9dfeSDavid Greenman 	/*
2589397f9dfeSDavid Greenman 	 * Wait until command unit is not active. This should never
2590397f9dfeSDavid Greenman 	 * be the case when nothing is queued, but make sure anyway.
2591397f9dfeSDavid Greenman 	 */
25927dced78aSDavid Greenman 	count = 100;
2593397f9dfeSDavid Greenman 	while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) ==
25947dced78aSDavid Greenman 	    FXP_SCB_CUS_ACTIVE && --count)
25957dced78aSDavid Greenman 		DELAY(10);
25967dced78aSDavid Greenman 	if (count == 0) {
2597f7788e8eSJonathan Lemon 		device_printf(sc->dev, "command queue timeout\n");
25987dced78aSDavid Greenman 		return;
25997dced78aSDavid Greenman 	}
2600397f9dfeSDavid Greenman 
2601397f9dfeSDavid Greenman 	/*
2602397f9dfeSDavid Greenman 	 * Start the multicast setup command.
2603397f9dfeSDavid Greenman 	 */
2604397f9dfeSDavid Greenman 	fxp_scb_wait(sc);
2605b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, BUS_DMASYNC_PREWRITE);
2606b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr);
26072e2b8238SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
2608397f9dfeSDavid Greenman 
26093114fdb4SDavid Greenman 	ifp->if_timer = 2;
2610397f9dfeSDavid Greenman 	return;
2611397f9dfeSDavid Greenman }
261272a32a26SJonathan Lemon 
261374d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101a[] = D101_A_RCVBUNDLE_UCODE;
261474d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101b0[] = D101_B0_RCVBUNDLE_UCODE;
261574d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101ma[] = D101M_B_RCVBUNDLE_UCODE;
261674d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101s[] = D101S_RCVBUNDLE_UCODE;
261774d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102[] = D102_B_RCVBUNDLE_UCODE;
261874d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102c[] = D102_C_RCVBUNDLE_UCODE;
2619de571603SMaxime Henrion static uint32_t fxp_ucode_d102e[] = D102_E_RCVBUNDLE_UCODE;
262072a32a26SJonathan Lemon 
262174d1ed23SMaxime Henrion #define UCODE(x)	x, sizeof(x)/sizeof(uint32_t)
262272a32a26SJonathan Lemon 
262372a32a26SJonathan Lemon struct ucode {
262474d1ed23SMaxime Henrion 	uint32_t	revision;
262574d1ed23SMaxime Henrion 	uint32_t	*ucode;
262672a32a26SJonathan Lemon 	int		length;
262772a32a26SJonathan Lemon 	u_short		int_delay_offset;
262872a32a26SJonathan Lemon 	u_short		bundle_max_offset;
262972a32a26SJonathan Lemon } ucode_table[] = {
263072a32a26SJonathan Lemon 	{ FXP_REV_82558_A4, UCODE(fxp_ucode_d101a), D101_CPUSAVER_DWORD, 0 },
263172a32a26SJonathan Lemon 	{ FXP_REV_82558_B0, UCODE(fxp_ucode_d101b0), D101_CPUSAVER_DWORD, 0 },
263272a32a26SJonathan Lemon 	{ FXP_REV_82559_A0, UCODE(fxp_ucode_d101ma),
263372a32a26SJonathan Lemon 	    D101M_CPUSAVER_DWORD, D101M_CPUSAVER_BUNDLE_MAX_DWORD },
263472a32a26SJonathan Lemon 	{ FXP_REV_82559S_A, UCODE(fxp_ucode_d101s),
263572a32a26SJonathan Lemon 	    D101S_CPUSAVER_DWORD, D101S_CPUSAVER_BUNDLE_MAX_DWORD },
263672a32a26SJonathan Lemon 	{ FXP_REV_82550, UCODE(fxp_ucode_d102),
263772a32a26SJonathan Lemon 	    D102_B_CPUSAVER_DWORD, D102_B_CPUSAVER_BUNDLE_MAX_DWORD },
263872a32a26SJonathan Lemon 	{ FXP_REV_82550_C, UCODE(fxp_ucode_d102c),
263972a32a26SJonathan Lemon 	    D102_C_CPUSAVER_DWORD, D102_C_CPUSAVER_BUNDLE_MAX_DWORD },
2640507feeafSMaxime Henrion 	{ FXP_REV_82551_F, UCODE(fxp_ucode_d102e),
2641de571603SMaxime Henrion 	    D102_E_CPUSAVER_DWORD, D102_E_CPUSAVER_BUNDLE_MAX_DWORD },
264272a32a26SJonathan Lemon 	{ 0, NULL, 0, 0, 0 }
264372a32a26SJonathan Lemon };
264472a32a26SJonathan Lemon 
264572a32a26SJonathan Lemon static void
264672a32a26SJonathan Lemon fxp_load_ucode(struct fxp_softc *sc)
264772a32a26SJonathan Lemon {
264872a32a26SJonathan Lemon 	struct ucode *uc;
264972a32a26SJonathan Lemon 	struct fxp_cb_ucode *cbp;
265094a4f968SPyun YongHyeon 	int i;
265172a32a26SJonathan Lemon 
265272a32a26SJonathan Lemon 	for (uc = ucode_table; uc->ucode != NULL; uc++)
265372a32a26SJonathan Lemon 		if (sc->revision == uc->revision)
265472a32a26SJonathan Lemon 			break;
265572a32a26SJonathan Lemon 	if (uc->ucode == NULL)
265672a32a26SJonathan Lemon 		return;
2657b2badf02SMaxime Henrion 	cbp = (struct fxp_cb_ucode *)sc->fxp_desc.cbl_list;
265872a32a26SJonathan Lemon 	cbp->cb_status = 0;
265983e6547dSMaxime Henrion 	cbp->cb_command = htole16(FXP_CB_COMMAND_UCODE | FXP_CB_COMMAND_EL);
266083e6547dSMaxime Henrion 	cbp->link_addr = 0xffffffff;    	/* (no) next command */
266194a4f968SPyun YongHyeon 	for (i = 0; i < uc->length; i++)
266294a4f968SPyun YongHyeon 		cbp->ucode[i] = htole32(uc->ucode[i]);
266372a32a26SJonathan Lemon 	if (uc->int_delay_offset)
266474d1ed23SMaxime Henrion 		*(uint16_t *)&cbp->ucode[uc->int_delay_offset] =
266583e6547dSMaxime Henrion 		    htole16(sc->tunable_int_delay + sc->tunable_int_delay / 2);
266672a32a26SJonathan Lemon 	if (uc->bundle_max_offset)
266774d1ed23SMaxime Henrion 		*(uint16_t *)&cbp->ucode[uc->bundle_max_offset] =
266883e6547dSMaxime Henrion 		    htole16(sc->tunable_bundle_max);
266972a32a26SJonathan Lemon 	/*
267072a32a26SJonathan Lemon 	 * Download the ucode to the chip.
267172a32a26SJonathan Lemon 	 */
267272a32a26SJonathan Lemon 	fxp_scb_wait(sc);
2673b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_PREWRITE);
2674b2badf02SMaxime Henrion 	CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr);
267572a32a26SJonathan Lemon 	fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START);
267672a32a26SJonathan Lemon 	/* ...and wait for it to complete. */
2677209b07bcSMaxime Henrion 	fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map);
2678b2badf02SMaxime Henrion 	bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, BUS_DMASYNC_POSTWRITE);
267972a32a26SJonathan Lemon 	device_printf(sc->dev,
268072a32a26SJonathan Lemon 	    "Microcode loaded, int_delay: %d usec  bundle_max: %d\n",
268172a32a26SJonathan Lemon 	    sc->tunable_int_delay,
268272a32a26SJonathan Lemon 	    uc->bundle_max_offset == 0 ? 0 : sc->tunable_bundle_max);
268372a32a26SJonathan Lemon 	sc->flags |= FXP_FLAG_UCODE;
268472a32a26SJonathan Lemon }
268572a32a26SJonathan Lemon 
268672a32a26SJonathan Lemon static int
268772a32a26SJonathan Lemon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
268872a32a26SJonathan Lemon {
268972a32a26SJonathan Lemon 	int error, value;
269072a32a26SJonathan Lemon 
269172a32a26SJonathan Lemon 	value = *(int *)arg1;
269272a32a26SJonathan Lemon 	error = sysctl_handle_int(oidp, &value, 0, req);
269372a32a26SJonathan Lemon 	if (error || !req->newptr)
269472a32a26SJonathan Lemon 		return (error);
269572a32a26SJonathan Lemon 	if (value < low || value > high)
269672a32a26SJonathan Lemon 		return (EINVAL);
269772a32a26SJonathan Lemon 	*(int *)arg1 = value;
269872a32a26SJonathan Lemon 	return (0);
269972a32a26SJonathan Lemon }
270072a32a26SJonathan Lemon 
270172a32a26SJonathan Lemon /*
270272a32a26SJonathan Lemon  * Interrupt delay is expressed in microseconds, a multiplier is used
270372a32a26SJonathan Lemon  * to convert this to the appropriate clock ticks before using.
270472a32a26SJonathan Lemon  */
270572a32a26SJonathan Lemon static int
270672a32a26SJonathan Lemon sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS)
270772a32a26SJonathan Lemon {
270872a32a26SJonathan Lemon 	return (sysctl_int_range(oidp, arg1, arg2, req, 300, 3000));
270972a32a26SJonathan Lemon }
271072a32a26SJonathan Lemon 
271172a32a26SJonathan Lemon static int
271272a32a26SJonathan Lemon sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS)
271372a32a26SJonathan Lemon {
271472a32a26SJonathan Lemon 	return (sysctl_int_range(oidp, arg1, arg2, req, 1, 0xffff));
271572a32a26SJonathan Lemon }
2716