1f7788e8eSJonathan Lemon /*- 2a17c678eSDavid Greenman * Copyright (c) 1995, David Greenman 33bd07cfdSJonathan Lemon * Copyright (c) 2001 Jonathan Lemon <jlemon@freebsd.org> 4a17c678eSDavid Greenman * All rights reserved. 5a17c678eSDavid Greenman * 6a17c678eSDavid Greenman * Redistribution and use in source and binary forms, with or without 7a17c678eSDavid Greenman * modification, are permitted provided that the following conditions 8a17c678eSDavid Greenman * are met: 9a17c678eSDavid Greenman * 1. Redistributions of source code must retain the above copyright 10a17c678eSDavid Greenman * notice unmodified, this list of conditions, and the following 11a17c678eSDavid Greenman * disclaimer. 12a17c678eSDavid Greenman * 2. Redistributions in binary form must reproduce the above copyright 13a17c678eSDavid Greenman * notice, this list of conditions and the following disclaimer in the 14a17c678eSDavid Greenman * documentation and/or other materials provided with the distribution. 15a17c678eSDavid Greenman * 16a17c678eSDavid Greenman * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 17a17c678eSDavid Greenman * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18a17c678eSDavid Greenman * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19a17c678eSDavid Greenman * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 20a17c678eSDavid Greenman * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21a17c678eSDavid Greenman * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22a17c678eSDavid Greenman * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23a17c678eSDavid Greenman * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24a17c678eSDavid Greenman * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25a17c678eSDavid Greenman * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26a17c678eSDavid Greenman * SUCH DAMAGE. 27a17c678eSDavid Greenman * 28a17c678eSDavid Greenman */ 29a17c678eSDavid Greenman 30aad970f1SDavid E. O'Brien #include <sys/cdefs.h> 31aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$"); 32aad970f1SDavid E. O'Brien 33a17c678eSDavid Greenman /* 34ae12cddaSDavid Greenman * Intel EtherExpress Pro/100B PCI Fast Ethernet driver 35a17c678eSDavid Greenman */ 36a17c678eSDavid Greenman 37f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS 38f0796cd2SGleb Smirnoff #include "opt_device_polling.h" 39f0796cd2SGleb Smirnoff #endif 40f0796cd2SGleb Smirnoff 41a17c678eSDavid Greenman #include <sys/param.h> 42a17c678eSDavid Greenman #include <sys/systm.h> 438fae3bd4SPyun YongHyeon #include <sys/bus.h> 4483e6547dSMaxime Henrion #include <sys/endian.h> 45a17c678eSDavid Greenman #include <sys/kernel.h> 468fae3bd4SPyun YongHyeon #include <sys/mbuf.h> 476d7e1582SPyun YongHyeon #include <sys/lock.h> 48fe12f24bSPoul-Henning Kamp #include <sys/module.h> 496d7e1582SPyun YongHyeon #include <sys/mutex.h> 508fae3bd4SPyun YongHyeon #include <sys/rman.h> 514458ac71SBruce Evans #include <sys/socket.h> 528fae3bd4SPyun YongHyeon #include <sys/sockio.h> 5372a32a26SJonathan Lemon #include <sys/sysctl.h> 54a17c678eSDavid Greenman 558fae3bd4SPyun YongHyeon #include <net/bpf.h> 568fae3bd4SPyun YongHyeon #include <net/ethernet.h> 57a17c678eSDavid Greenman #include <net/if.h> 588fae3bd4SPyun YongHyeon #include <net/if_arp.h> 59397f9dfeSDavid Greenman #include <net/if_dl.h> 60ba8c6fd5SDavid Greenman #include <net/if_media.h> 61e8c8b728SJonathan Lemon #include <net/if_types.h> 62e8c8b728SJonathan Lemon #include <net/if_vlan_var.h> 63e8c8b728SJonathan Lemon 64c8bca6dcSBill Paul #include <netinet/in.h> 65c8bca6dcSBill Paul #include <netinet/in_systm.h> 66c8bca6dcSBill Paul #include <netinet/ip.h> 67f13075afSPyun YongHyeon #include <netinet/tcp.h> 68f13075afSPyun YongHyeon #include <netinet/udp.h> 69f13075afSPyun YongHyeon 70f13075afSPyun YongHyeon #include <machine/bus.h> 71c8bca6dcSBill Paul #include <machine/in_cksum.h> 72f13075afSPyun YongHyeon #include <machine/resource.h> 73c8bca6dcSBill Paul 744fbd232cSWarner Losh #include <dev/pci/pcivar.h> 754fbd232cSWarner Losh #include <dev/pci/pcireg.h> /* for PCIM_CMD_xxx */ 76a17c678eSDavid Greenman 77f7788e8eSJonathan Lemon #include <dev/mii/mii.h> 78f7788e8eSJonathan Lemon #include <dev/mii/miivar.h> 79f7788e8eSJonathan Lemon 80f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpreg.h> 81f7788e8eSJonathan Lemon #include <dev/fxp/if_fxpvar.h> 8272a32a26SJonathan Lemon #include <dev/fxp/rcvbundl.h> 83f7788e8eSJonathan Lemon 84f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, pci, 1, 1, 1); 85f246e4a1SMatthew N. Dodd MODULE_DEPEND(fxp, ether, 1, 1, 1); 86f7788e8eSJonathan Lemon MODULE_DEPEND(fxp, miibus, 1, 1, 1); 87f7788e8eSJonathan Lemon #include "miibus_if.h" 884fc1dda9SAndrew Gallatin 89ba8c6fd5SDavid Greenman /* 90658c8398SMarius Strobl * NOTE! On !x86 we typically have an alignment constraint. The 91ba8c6fd5SDavid Greenman * card DMAs the packet immediately following the RFA. However, 92ba8c6fd5SDavid Greenman * the first thing in the packet is a 14-byte Ethernet header. 93ba8c6fd5SDavid Greenman * This means that the packet is misaligned. To compensate, 94ba8c6fd5SDavid Greenman * we actually offset the RFA 2 bytes into the cluster. This 95ba8c6fd5SDavid Greenman * alignes the packet after the Ethernet header at a 32-bit 96ba8c6fd5SDavid Greenman * boundary. HOWEVER! This means that the RFA is misaligned! 97ba8c6fd5SDavid Greenman */ 98ba8c6fd5SDavid Greenman #define RFA_ALIGNMENT_FUDGE 2 99ba8c6fd5SDavid Greenman 100ba8c6fd5SDavid Greenman /* 101f7788e8eSJonathan Lemon * Set initial transmit threshold at 64 (512 bytes). This is 102f7788e8eSJonathan Lemon * increased by 64 (512 bytes) at a time, to maximum of 192 103f7788e8eSJonathan Lemon * (1536 bytes), if an underrun occurs. 104f7788e8eSJonathan Lemon */ 105f7788e8eSJonathan Lemon static int tx_threshold = 64; 106f7788e8eSJonathan Lemon 107f7788e8eSJonathan Lemon /* 108f7788e8eSJonathan Lemon * The configuration byte map has several undefined fields which 10972517829SPyun YongHyeon * must be one or must be zero. Set up a template for these bits. 110e0fe5c6dSMarius Strobl * The actual configuration is performed in fxp_init_body. 111f7788e8eSJonathan Lemon * 112f7788e8eSJonathan Lemon * See struct fxp_cb_config for the bit definitions. 113f7788e8eSJonathan Lemon */ 114e0fe5c6dSMarius Strobl static const u_char const fxp_cb_config_template[] = { 115f7788e8eSJonathan Lemon 0x0, 0x0, /* cb_status */ 116f7788e8eSJonathan Lemon 0x0, 0x0, /* cb_command */ 117f7788e8eSJonathan Lemon 0x0, 0x0, 0x0, 0x0, /* link_addr */ 118f7788e8eSJonathan Lemon 0x0, /* 0 */ 119f7788e8eSJonathan Lemon 0x0, /* 1 */ 120f7788e8eSJonathan Lemon 0x0, /* 2 */ 121f7788e8eSJonathan Lemon 0x0, /* 3 */ 122f7788e8eSJonathan Lemon 0x0, /* 4 */ 123f7788e8eSJonathan Lemon 0x0, /* 5 */ 124f7788e8eSJonathan Lemon 0x32, /* 6 */ 125f7788e8eSJonathan Lemon 0x0, /* 7 */ 126f7788e8eSJonathan Lemon 0x0, /* 8 */ 127f7788e8eSJonathan Lemon 0x0, /* 9 */ 128f7788e8eSJonathan Lemon 0x6, /* 10 */ 129f7788e8eSJonathan Lemon 0x0, /* 11 */ 130f7788e8eSJonathan Lemon 0x0, /* 12 */ 131f7788e8eSJonathan Lemon 0x0, /* 13 */ 132f7788e8eSJonathan Lemon 0xf2, /* 14 */ 133f7788e8eSJonathan Lemon 0x48, /* 15 */ 134f7788e8eSJonathan Lemon 0x0, /* 16 */ 135f7788e8eSJonathan Lemon 0x40, /* 17 */ 136f7788e8eSJonathan Lemon 0xf0, /* 18 */ 137f7788e8eSJonathan Lemon 0x0, /* 19 */ 138f7788e8eSJonathan Lemon 0x3f, /* 20 */ 13972517829SPyun YongHyeon 0x5, /* 21 */ 14072517829SPyun YongHyeon 0x0, /* 22 */ 14172517829SPyun YongHyeon 0x0, /* 23 */ 14272517829SPyun YongHyeon 0x0, /* 24 */ 14372517829SPyun YongHyeon 0x0, /* 25 */ 14472517829SPyun YongHyeon 0x0, /* 26 */ 14572517829SPyun YongHyeon 0x0, /* 27 */ 14672517829SPyun YongHyeon 0x0, /* 28 */ 14772517829SPyun YongHyeon 0x0, /* 29 */ 14872517829SPyun YongHyeon 0x0, /* 30 */ 14972517829SPyun YongHyeon 0x0 /* 31 */ 150f7788e8eSJonathan Lemon }; 151f7788e8eSJonathan Lemon 152f7788e8eSJonathan Lemon /* 153f7788e8eSJonathan Lemon * Claim various Intel PCI device identifiers for this driver. The 154f7788e8eSJonathan Lemon * sub-vendor and sub-device field are extensively used to identify 155f7788e8eSJonathan Lemon * particular variants, but we don't currently differentiate between 156f7788e8eSJonathan Lemon * them. 157f7788e8eSJonathan Lemon */ 158e0fe5c6dSMarius Strobl static const struct fxp_ident const fxp_ident_table[] = { 159b96ad4b2SPyun YongHyeon { 0x1029, -1, 0, "Intel 82559 PCI/CardBus Pro/100" }, 160b96ad4b2SPyun YongHyeon { 0x1030, -1, 0, "Intel 82559 Pro/100 Ethernet" }, 161b96ad4b2SPyun YongHyeon { 0x1031, -1, 3, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" }, 162b96ad4b2SPyun YongHyeon { 0x1032, -1, 3, "Intel 82801CAM (ICH3) Pro/100 VE Ethernet" }, 163b96ad4b2SPyun YongHyeon { 0x1033, -1, 3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 164b96ad4b2SPyun YongHyeon { 0x1034, -1, 3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 165b96ad4b2SPyun YongHyeon { 0x1035, -1, 3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 166b96ad4b2SPyun YongHyeon { 0x1036, -1, 3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 167b96ad4b2SPyun YongHyeon { 0x1037, -1, 3, "Intel 82801CAM (ICH3) Pro/100 Ethernet" }, 168b96ad4b2SPyun YongHyeon { 0x1038, -1, 3, "Intel 82801CAM (ICH3) Pro/100 VM Ethernet" }, 169b96ad4b2SPyun YongHyeon { 0x1039, -1, 4, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" }, 170b96ad4b2SPyun YongHyeon { 0x103A, -1, 4, "Intel 82801DB (ICH4) Pro/100 Ethernet" }, 171b96ad4b2SPyun YongHyeon { 0x103B, -1, 4, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" }, 172b96ad4b2SPyun YongHyeon { 0x103C, -1, 4, "Intel 82801DB (ICH4) Pro/100 Ethernet" }, 173b96ad4b2SPyun YongHyeon { 0x103D, -1, 4, "Intel 82801DB (ICH4) Pro/100 VE Ethernet" }, 174b96ad4b2SPyun YongHyeon { 0x103E, -1, 4, "Intel 82801DB (ICH4) Pro/100 VM Ethernet" }, 175b96ad4b2SPyun YongHyeon { 0x1050, -1, 5, "Intel 82801BA (D865) Pro/100 VE Ethernet" }, 176b96ad4b2SPyun YongHyeon { 0x1051, -1, 5, "Intel 82562ET (ICH5/ICH5R) Pro/100 VE Ethernet" }, 177b96ad4b2SPyun YongHyeon { 0x1059, -1, 0, "Intel 82551QM Pro/100 M Mobile Connection" }, 178b96ad4b2SPyun YongHyeon { 0x1064, -1, 6, "Intel 82562EZ (ICH6)" }, 179b96ad4b2SPyun YongHyeon { 0x1065, -1, 6, "Intel 82562ET/EZ/GT/GZ PRO/100 VE Ethernet" }, 180b96ad4b2SPyun YongHyeon { 0x1068, -1, 6, "Intel 82801FBM (ICH6-M) Pro/100 VE Ethernet" }, 181b96ad4b2SPyun YongHyeon { 0x1069, -1, 6, "Intel 82562EM/EX/GX Pro/100 Ethernet" }, 182b96ad4b2SPyun YongHyeon { 0x1091, -1, 7, "Intel 82562GX Pro/100 Ethernet" }, 183b96ad4b2SPyun YongHyeon { 0x1092, -1, 7, "Intel Pro/100 VE Network Connection" }, 184b96ad4b2SPyun YongHyeon { 0x1093, -1, 7, "Intel Pro/100 VM Network Connection" }, 185b96ad4b2SPyun YongHyeon { 0x1094, -1, 7, "Intel Pro/100 946GZ (ICH7) Network Connection" }, 186b96ad4b2SPyun YongHyeon { 0x1209, -1, 0, "Intel 82559ER Embedded 10/100 Ethernet" }, 187b96ad4b2SPyun YongHyeon { 0x1229, 0x01, 0, "Intel 82557 Pro/100 Ethernet" }, 188b96ad4b2SPyun YongHyeon { 0x1229, 0x02, 0, "Intel 82557 Pro/100 Ethernet" }, 189b96ad4b2SPyun YongHyeon { 0x1229, 0x03, 0, "Intel 82557 Pro/100 Ethernet" }, 190b96ad4b2SPyun YongHyeon { 0x1229, 0x04, 0, "Intel 82558 Pro/100 Ethernet" }, 191b96ad4b2SPyun YongHyeon { 0x1229, 0x05, 0, "Intel 82558 Pro/100 Ethernet" }, 192b96ad4b2SPyun YongHyeon { 0x1229, 0x06, 0, "Intel 82559 Pro/100 Ethernet" }, 193b96ad4b2SPyun YongHyeon { 0x1229, 0x07, 0, "Intel 82559 Pro/100 Ethernet" }, 194b96ad4b2SPyun YongHyeon { 0x1229, 0x08, 0, "Intel 82559 Pro/100 Ethernet" }, 195b96ad4b2SPyun YongHyeon { 0x1229, 0x09, 0, "Intel 82559ER Pro/100 Ethernet" }, 196b96ad4b2SPyun YongHyeon { 0x1229, 0x0c, 0, "Intel 82550 Pro/100 Ethernet" }, 197*1343a72fSPyun YongHyeon { 0x1229, 0x0d, 0, "Intel 82550C Pro/100 Ethernet" }, 198b96ad4b2SPyun YongHyeon { 0x1229, 0x0e, 0, "Intel 82550 Pro/100 Ethernet" }, 199b96ad4b2SPyun YongHyeon { 0x1229, 0x0f, 0, "Intel 82551 Pro/100 Ethernet" }, 200b96ad4b2SPyun YongHyeon { 0x1229, 0x10, 0, "Intel 82551 Pro/100 Ethernet" }, 201b96ad4b2SPyun YongHyeon { 0x1229, -1, 0, "Intel 82557/8/9 Pro/100 Ethernet" }, 202b96ad4b2SPyun YongHyeon { 0x2449, -1, 2, "Intel 82801BA/CAM (ICH2/3) Pro/100 Ethernet" }, 203b96ad4b2SPyun YongHyeon { 0x27dc, -1, 7, "Intel 82801GB (ICH7) 10/100 Ethernet" }, 204b96ad4b2SPyun YongHyeon { 0, -1, 0, NULL }, 205f7788e8eSJonathan Lemon }; 206f7788e8eSJonathan Lemon 207c8bca6dcSBill Paul #ifdef FXP_IP_CSUM_WAR 208c8bca6dcSBill Paul #define FXP_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 209c8bca6dcSBill Paul #else 210c8bca6dcSBill Paul #define FXP_CSUM_FEATURES (CSUM_TCP | CSUM_UDP) 211c8bca6dcSBill Paul #endif 212c8bca6dcSBill Paul 213f7788e8eSJonathan Lemon static int fxp_probe(device_t dev); 214f7788e8eSJonathan Lemon static int fxp_attach(device_t dev); 215f7788e8eSJonathan Lemon static int fxp_detach(device_t dev); 216f7788e8eSJonathan Lemon static int fxp_shutdown(device_t dev); 217f7788e8eSJonathan Lemon static int fxp_suspend(device_t dev); 218f7788e8eSJonathan Lemon static int fxp_resume(device_t dev); 219f7788e8eSJonathan Lemon 220e0fe5c6dSMarius Strobl static const struct fxp_ident *fxp_find_ident(device_t dev); 221f7788e8eSJonathan Lemon static void fxp_intr(void *xsc); 222f13075afSPyun YongHyeon static void fxp_rxcsum(struct fxp_softc *sc, struct ifnet *ifp, 223f13075afSPyun YongHyeon struct mbuf *m, uint16_t status, int pos); 2241abcdbd1SAttilio Rao static int fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp, 22574d1ed23SMaxime Henrion uint8_t statack, int count); 226f7788e8eSJonathan Lemon static void fxp_init(void *xsc); 2271845b5c3SMarius Strobl static void fxp_init_body(struct fxp_softc *sc, int); 228f7788e8eSJonathan Lemon static void fxp_tick(void *xsc); 229f7788e8eSJonathan Lemon static void fxp_start(struct ifnet *ifp); 2304953bccaSNate Lawson static void fxp_start_body(struct ifnet *ifp); 2314e53f837SPyun YongHyeon static int fxp_encap(struct fxp_softc *sc, struct mbuf **m_head); 2324e53f837SPyun YongHyeon static void fxp_txeof(struct fxp_softc *sc); 233f7788e8eSJonathan Lemon static void fxp_stop(struct fxp_softc *sc); 234f7788e8eSJonathan Lemon static void fxp_release(struct fxp_softc *sc); 235f7788e8eSJonathan Lemon static int fxp_ioctl(struct ifnet *ifp, u_long command, 236f7788e8eSJonathan Lemon caddr_t data); 237df79d527SGleb Smirnoff static void fxp_watchdog(struct fxp_softc *sc); 23885050421SPyun YongHyeon static void fxp_add_rfabuf(struct fxp_softc *sc, 23985050421SPyun YongHyeon struct fxp_rx *rxp); 24085050421SPyun YongHyeon static void fxp_discard_rfabuf(struct fxp_softc *sc, 24185050421SPyun YongHyeon struct fxp_rx *rxp); 24285050421SPyun YongHyeon static int fxp_new_rfabuf(struct fxp_softc *sc, 24385050421SPyun YongHyeon struct fxp_rx *rxp); 24409882363SJonathan Lemon static int fxp_mc_addrs(struct fxp_softc *sc); 245f7788e8eSJonathan Lemon static void fxp_mc_setup(struct fxp_softc *sc); 24674d1ed23SMaxime Henrion static uint16_t fxp_eeprom_getword(struct fxp_softc *sc, int offset, 247f7788e8eSJonathan Lemon int autosize); 24800c4116bSJonathan Lemon static void fxp_eeprom_putword(struct fxp_softc *sc, int offset, 24974d1ed23SMaxime Henrion uint16_t data); 250f7788e8eSJonathan Lemon static void fxp_autosize_eeprom(struct fxp_softc *sc); 251f7788e8eSJonathan Lemon static void fxp_read_eeprom(struct fxp_softc *sc, u_short *data, 252f7788e8eSJonathan Lemon int offset, int words); 25300c4116bSJonathan Lemon static void fxp_write_eeprom(struct fxp_softc *sc, u_short *data, 25400c4116bSJonathan Lemon int offset, int words); 255f7788e8eSJonathan Lemon static int fxp_ifmedia_upd(struct ifnet *ifp); 256f7788e8eSJonathan Lemon static void fxp_ifmedia_sts(struct ifnet *ifp, 257f7788e8eSJonathan Lemon struct ifmediareq *ifmr); 258f7788e8eSJonathan Lemon static int fxp_serial_ifmedia_upd(struct ifnet *ifp); 259f7788e8eSJonathan Lemon static void fxp_serial_ifmedia_sts(struct ifnet *ifp, 260f7788e8eSJonathan Lemon struct ifmediareq *ifmr); 261f1928b0cSKevin Lo static int fxp_miibus_readreg(device_t dev, int phy, int reg); 26216ec4b00SWarner Losh static int fxp_miibus_writereg(device_t dev, int phy, int reg, 263f7788e8eSJonathan Lemon int value); 2641845b5c3SMarius Strobl static void fxp_miibus_statchg(device_t dev); 26572a32a26SJonathan Lemon static void fxp_load_ucode(struct fxp_softc *sc); 2668da9c507SPyun YongHyeon static void fxp_update_stats(struct fxp_softc *sc); 2678da9c507SPyun YongHyeon static void fxp_sysctl_node(struct fxp_softc *sc); 26872a32a26SJonathan Lemon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, 26972a32a26SJonathan Lemon int low, int high); 27072a32a26SJonathan Lemon static int sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS); 27172a32a26SJonathan Lemon static int sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS); 27228935f27SMaxime Henrion static void fxp_scb_wait(struct fxp_softc *sc); 27328935f27SMaxime Henrion static void fxp_scb_cmd(struct fxp_softc *sc, int cmd); 27428935f27SMaxime Henrion static void fxp_dma_wait(struct fxp_softc *sc, 27574d1ed23SMaxime Henrion volatile uint16_t *status, bus_dma_tag_t dmat, 276209b07bcSMaxime Henrion bus_dmamap_t map); 277f7788e8eSJonathan Lemon 278f7788e8eSJonathan Lemon static device_method_t fxp_methods[] = { 279f7788e8eSJonathan Lemon /* Device interface */ 280f7788e8eSJonathan Lemon DEVMETHOD(device_probe, fxp_probe), 281f7788e8eSJonathan Lemon DEVMETHOD(device_attach, fxp_attach), 282f7788e8eSJonathan Lemon DEVMETHOD(device_detach, fxp_detach), 283f7788e8eSJonathan Lemon DEVMETHOD(device_shutdown, fxp_shutdown), 284f7788e8eSJonathan Lemon DEVMETHOD(device_suspend, fxp_suspend), 285f7788e8eSJonathan Lemon DEVMETHOD(device_resume, fxp_resume), 286f7788e8eSJonathan Lemon 287f7788e8eSJonathan Lemon /* MII interface */ 288f7788e8eSJonathan Lemon DEVMETHOD(miibus_readreg, fxp_miibus_readreg), 289f7788e8eSJonathan Lemon DEVMETHOD(miibus_writereg, fxp_miibus_writereg), 2901845b5c3SMarius Strobl DEVMETHOD(miibus_statchg, fxp_miibus_statchg), 291f7788e8eSJonathan Lemon 292f7788e8eSJonathan Lemon { 0, 0 } 293f7788e8eSJonathan Lemon }; 294f7788e8eSJonathan Lemon 295f7788e8eSJonathan Lemon static driver_t fxp_driver = { 296f7788e8eSJonathan Lemon "fxp", 297f7788e8eSJonathan Lemon fxp_methods, 298f7788e8eSJonathan Lemon sizeof(struct fxp_softc), 299f7788e8eSJonathan Lemon }; 300f7788e8eSJonathan Lemon 301f7788e8eSJonathan Lemon static devclass_t fxp_devclass; 302f7788e8eSJonathan Lemon 303f246e4a1SMatthew N. Dodd DRIVER_MODULE(fxp, pci, fxp_driver, fxp_devclass, 0, 0); 304f7788e8eSJonathan Lemon DRIVER_MODULE(miibus, fxp, miibus_driver, miibus_devclass, 0, 0); 305f7788e8eSJonathan Lemon 30605bd8c22SMaxime Henrion static struct resource_spec fxp_res_spec_mem[] = { 30705bd8c22SMaxime Henrion { SYS_RES_MEMORY, FXP_PCI_MMBA, RF_ACTIVE }, 30805bd8c22SMaxime Henrion { SYS_RES_IRQ, 0, RF_ACTIVE | RF_SHAREABLE }, 30905bd8c22SMaxime Henrion { -1, 0 } 31005bd8c22SMaxime Henrion }; 31105bd8c22SMaxime Henrion 31205bd8c22SMaxime Henrion static struct resource_spec fxp_res_spec_io[] = { 31305bd8c22SMaxime Henrion { SYS_RES_IOPORT, FXP_PCI_IOBA, RF_ACTIVE }, 31405bd8c22SMaxime Henrion { SYS_RES_IRQ, 0, RF_ACTIVE | RF_SHAREABLE }, 31505bd8c22SMaxime Henrion { -1, 0 } 31605bd8c22SMaxime Henrion }; 31705bd8c22SMaxime Henrion 318f7788e8eSJonathan Lemon /* 319dfe61cf1SDavid Greenman * Wait for the previous command to be accepted (but not necessarily 320dfe61cf1SDavid Greenman * completed). 321dfe61cf1SDavid Greenman */ 32228935f27SMaxime Henrion static void 323f7788e8eSJonathan Lemon fxp_scb_wait(struct fxp_softc *sc) 324a17c678eSDavid Greenman { 3253cf09dd1SMarcel Moolenaar union { 3263cf09dd1SMarcel Moolenaar uint16_t w; 3273cf09dd1SMarcel Moolenaar uint8_t b[2]; 3283cf09dd1SMarcel Moolenaar } flowctl; 329a17c678eSDavid Greenman int i = 10000; 330a17c678eSDavid Greenman 3317dced78aSDavid Greenman while (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) && --i) 3327dced78aSDavid Greenman DELAY(2); 3333cf09dd1SMarcel Moolenaar if (i == 0) { 3341845b5c3SMarius Strobl flowctl.b[0] = CSR_READ_1(sc, FXP_CSR_FC_THRESH); 3351845b5c3SMarius Strobl flowctl.b[1] = CSR_READ_1(sc, FXP_CSR_FC_STATUS); 33600c4116bSJonathan Lemon device_printf(sc->dev, "SCB timeout: 0x%x 0x%x 0x%x 0x%x\n", 337e8c8b728SJonathan Lemon CSR_READ_1(sc, FXP_CSR_SCB_COMMAND), 338e8c8b728SJonathan Lemon CSR_READ_1(sc, FXP_CSR_SCB_STATACK), 3393cf09dd1SMarcel Moolenaar CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS), flowctl.w); 3403cf09dd1SMarcel Moolenaar } 3417dced78aSDavid Greenman } 3427dced78aSDavid Greenman 34328935f27SMaxime Henrion static void 3442e2b8238SJonathan Lemon fxp_scb_cmd(struct fxp_softc *sc, int cmd) 3452e2b8238SJonathan Lemon { 3462e2b8238SJonathan Lemon 3472e2b8238SJonathan Lemon if (cmd == FXP_SCB_COMMAND_CU_RESUME && sc->cu_resume_bug) { 3482e2b8238SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, FXP_CB_COMMAND_NOP); 3492e2b8238SJonathan Lemon fxp_scb_wait(sc); 3502e2b8238SJonathan Lemon } 3512e2b8238SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_COMMAND, cmd); 3522e2b8238SJonathan Lemon } 3532e2b8238SJonathan Lemon 35428935f27SMaxime Henrion static void 35574d1ed23SMaxime Henrion fxp_dma_wait(struct fxp_softc *sc, volatile uint16_t *status, 356209b07bcSMaxime Henrion bus_dma_tag_t dmat, bus_dmamap_t map) 3577dced78aSDavid Greenman { 3585986d0d2SPyun YongHyeon int i; 3597dced78aSDavid Greenman 3605986d0d2SPyun YongHyeon for (i = 10000; i > 0; i--) { 3617dced78aSDavid Greenman DELAY(2); 3625986d0d2SPyun YongHyeon bus_dmamap_sync(dmat, map, 3635986d0d2SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 3645986d0d2SPyun YongHyeon if ((le16toh(*status) & FXP_CB_STATUS_C) != 0) 3655986d0d2SPyun YongHyeon break; 366209b07bcSMaxime Henrion } 3677dced78aSDavid Greenman if (i == 0) 368f7788e8eSJonathan Lemon device_printf(sc->dev, "DMA timeout\n"); 369a17c678eSDavid Greenman } 370a17c678eSDavid Greenman 371e0fe5c6dSMarius Strobl static const struct fxp_ident * 372b96ad4b2SPyun YongHyeon fxp_find_ident(device_t dev) 373a17c678eSDavid Greenman { 37474d1ed23SMaxime Henrion uint16_t devid; 37574d1ed23SMaxime Henrion uint8_t revid; 376e0fe5c6dSMarius Strobl const struct fxp_ident *ident; 377f7788e8eSJonathan Lemon 37855ce7b51SDavid Greenman if (pci_get_vendor(dev) == FXP_VENDORID_INTEL) { 379f7788e8eSJonathan Lemon devid = pci_get_device(dev); 380f19fc5d8SJohn Polstra revid = pci_get_revid(dev); 381f7788e8eSJonathan Lemon for (ident = fxp_ident_table; ident->name != NULL; ident++) { 382f19fc5d8SJohn Polstra if (ident->devid == devid && 383f19fc5d8SJohn Polstra (ident->revid == revid || ident->revid == -1)) { 384b96ad4b2SPyun YongHyeon return (ident); 385b96ad4b2SPyun YongHyeon } 386b96ad4b2SPyun YongHyeon } 387b96ad4b2SPyun YongHyeon } 388b96ad4b2SPyun YongHyeon return (NULL); 389b96ad4b2SPyun YongHyeon } 390b96ad4b2SPyun YongHyeon 391b96ad4b2SPyun YongHyeon /* 392b96ad4b2SPyun YongHyeon * Return identification string if this device is ours. 393b96ad4b2SPyun YongHyeon */ 394b96ad4b2SPyun YongHyeon static int 395b96ad4b2SPyun YongHyeon fxp_probe(device_t dev) 396b96ad4b2SPyun YongHyeon { 397e0fe5c6dSMarius Strobl const struct fxp_ident *ident; 398b96ad4b2SPyun YongHyeon 399b96ad4b2SPyun YongHyeon ident = fxp_find_ident(dev); 400b96ad4b2SPyun YongHyeon if (ident != NULL) { 401f7788e8eSJonathan Lemon device_set_desc(dev, ident->name); 402538565c4SWarner Losh return (BUS_PROBE_DEFAULT); 40355ce7b51SDavid Greenman } 404f7788e8eSJonathan Lemon return (ENXIO); 4056182fdbdSPeter Wemm } 4066182fdbdSPeter Wemm 407b2badf02SMaxime Henrion static void 408b2badf02SMaxime Henrion fxp_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 409b2badf02SMaxime Henrion { 41074d1ed23SMaxime Henrion uint32_t *addr; 411b2badf02SMaxime Henrion 412b2badf02SMaxime Henrion if (error) 413b2badf02SMaxime Henrion return; 414b2badf02SMaxime Henrion 415b2badf02SMaxime Henrion KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg)); 416b2badf02SMaxime Henrion addr = arg; 417b2badf02SMaxime Henrion *addr = segs->ds_addr; 418b2badf02SMaxime Henrion } 419b2badf02SMaxime Henrion 4206182fdbdSPeter Wemm static int 4216182fdbdSPeter Wemm fxp_attach(device_t dev) 422a17c678eSDavid Greenman { 4236720ebccSMaxime Henrion struct fxp_softc *sc; 4246720ebccSMaxime Henrion struct fxp_cb_tx *tcbp; 4256720ebccSMaxime Henrion struct fxp_tx *txp; 426b2badf02SMaxime Henrion struct fxp_rx *rxp; 4276720ebccSMaxime Henrion struct ifnet *ifp; 42874d1ed23SMaxime Henrion uint32_t val; 42974d1ed23SMaxime Henrion uint16_t data, myea[ETHER_ADDR_LEN / 2]; 430fc74a9f9SBrooks Davis u_char eaddr[ETHER_ADDR_LEN]; 4311845b5c3SMarius Strobl int error, flags, i, pmc, prefer_iomap; 432a17c678eSDavid Greenman 4336720ebccSMaxime Henrion error = 0; 4346720ebccSMaxime Henrion sc = device_get_softc(dev); 435f7788e8eSJonathan Lemon sc->dev = dev; 4366008862bSJohn Baldwin mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 4374953bccaSNate Lawson MTX_DEF); 4383212724cSJohn Baldwin callout_init_mtx(&sc->stat_ch, &sc->sc_mtx, 0); 4394953bccaSNate Lawson ifmedia_init(&sc->sc_media, 0, fxp_serial_ifmedia_upd, 4404953bccaSNate Lawson fxp_serial_ifmedia_sts); 441a17c678eSDavid Greenman 4427ba33d82SBrooks Davis ifp = sc->ifp = if_alloc(IFT_ETHER); 4437ba33d82SBrooks Davis if (ifp == NULL) { 4447ba33d82SBrooks Davis device_printf(dev, "can not if_alloc()\n"); 4457ba33d82SBrooks Davis error = ENOSPC; 4467ba33d82SBrooks Davis goto fail; 4477ba33d82SBrooks Davis } 4487ba33d82SBrooks Davis 449dfe61cf1SDavid Greenman /* 4502bce79a2SMaxim Sobolev * Enable bus mastering. 451df373873SWes Peters */ 452cf0d8a1eSMaxim Sobolev pci_enable_busmaster(dev); 4539fa6ccfbSMatt Jacob val = pci_read_config(dev, PCIR_COMMAND, 2); 45479495006SWarner Losh 455df373873SWes Peters /* 4569fa6ccfbSMatt Jacob * Figure out which we should try first - memory mapping or i/o mapping? 4579fa6ccfbSMatt Jacob * We default to memory mapping. Then we accept an override from the 4589fa6ccfbSMatt Jacob * command line. Then we check to see which one is enabled. 459dfe61cf1SDavid Greenman */ 4602a05a4ebSMatt Jacob prefer_iomap = 0; 46105bd8c22SMaxime Henrion resource_int_value(device_get_name(dev), device_get_unit(dev), 46205bd8c22SMaxime Henrion "prefer_iomap", &prefer_iomap); 46305bd8c22SMaxime Henrion if (prefer_iomap) 46405bd8c22SMaxime Henrion sc->fxp_spec = fxp_res_spec_io; 46505bd8c22SMaxime Henrion else 46605bd8c22SMaxime Henrion sc->fxp_spec = fxp_res_spec_mem; 4679fa6ccfbSMatt Jacob 46805bd8c22SMaxime Henrion error = bus_alloc_resources(dev, sc->fxp_spec, sc->fxp_res); 46905bd8c22SMaxime Henrion if (error) { 47005bd8c22SMaxime Henrion if (sc->fxp_spec == fxp_res_spec_mem) 47105bd8c22SMaxime Henrion sc->fxp_spec = fxp_res_spec_io; 47205bd8c22SMaxime Henrion else 47305bd8c22SMaxime Henrion sc->fxp_spec = fxp_res_spec_mem; 47405bd8c22SMaxime Henrion error = bus_alloc_resources(dev, sc->fxp_spec, sc->fxp_res); 4759fa6ccfbSMatt Jacob } 47605bd8c22SMaxime Henrion if (error) { 47705bd8c22SMaxime Henrion device_printf(dev, "could not allocate resources\n"); 4786182fdbdSPeter Wemm error = ENXIO; 479a17c678eSDavid Greenman goto fail; 480a17c678eSDavid Greenman } 48105bd8c22SMaxime Henrion 4829fa6ccfbSMatt Jacob if (bootverbose) { 4839fa6ccfbSMatt Jacob device_printf(dev, "using %s space register mapping\n", 48405bd8c22SMaxime Henrion sc->fxp_spec == fxp_res_spec_mem ? "memory" : "I/O"); 4856182fdbdSPeter Wemm } 4866182fdbdSPeter Wemm 487f7788e8eSJonathan Lemon /* 488a996f023SPyun YongHyeon * Put CU/RU idle state and prepare full reset. 489f7788e8eSJonathan Lemon */ 490f7788e8eSJonathan Lemon CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET); 491f7788e8eSJonathan Lemon DELAY(10); 492a996f023SPyun YongHyeon /* Full reset and disable interrupts. */ 493a996f023SPyun YongHyeon CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET); 494a996f023SPyun YongHyeon DELAY(10); 495a996f023SPyun YongHyeon CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 496f7788e8eSJonathan Lemon 497f7788e8eSJonathan Lemon /* 498f7788e8eSJonathan Lemon * Find out how large of an SEEPROM we have. 499f7788e8eSJonathan Lemon */ 500f7788e8eSJonathan Lemon fxp_autosize_eeprom(sc); 501f7788e8eSJonathan Lemon 502f7788e8eSJonathan Lemon /* 50393b6e2e6SMaxime Henrion * Find out the chip revision; lump all 82557 revs together. 50493b6e2e6SMaxime Henrion */ 505b96ad4b2SPyun YongHyeon sc->ident = fxp_find_ident(dev); 506b96ad4b2SPyun YongHyeon if (sc->ident->ich > 0) { 507b96ad4b2SPyun YongHyeon /* Assume ICH controllers are 82559. */ 508b96ad4b2SPyun YongHyeon sc->revision = FXP_REV_82559_A0; 509b96ad4b2SPyun YongHyeon } else { 51093b6e2e6SMaxime Henrion fxp_read_eeprom(sc, &data, 5, 1); 51193b6e2e6SMaxime Henrion if ((data >> 8) == 1) 51293b6e2e6SMaxime Henrion sc->revision = FXP_REV_82557; 51393b6e2e6SMaxime Henrion else 51493b6e2e6SMaxime Henrion sc->revision = pci_get_revid(dev); 515b96ad4b2SPyun YongHyeon } 51693b6e2e6SMaxime Henrion 51793b6e2e6SMaxime Henrion /* 5187137cea0SPyun YongHyeon * Check availability of WOL. 82559ER does not support WOL. 5197137cea0SPyun YongHyeon */ 5207137cea0SPyun YongHyeon if (sc->revision >= FXP_REV_82558_A4 && 5217137cea0SPyun YongHyeon sc->revision != FXP_REV_82559S_A) { 5227137cea0SPyun YongHyeon fxp_read_eeprom(sc, &data, 10, 1); 5237137cea0SPyun YongHyeon if ((data & 0x20) != 0 && 5243b0a4aefSJohn Baldwin pci_find_cap(sc->dev, PCIY_PMG, &pmc) == 0) 5257137cea0SPyun YongHyeon sc->flags |= FXP_FLAG_WOLCAP; 5267137cea0SPyun YongHyeon } 5277137cea0SPyun YongHyeon 528*1343a72fSPyun YongHyeon if (sc->revision == FXP_REV_82550_C) { 529*1343a72fSPyun YongHyeon /* 530*1343a72fSPyun YongHyeon * 82550C with server extension requires microcode to 531*1343a72fSPyun YongHyeon * receive fragmented UDP datagrams. However if the 532*1343a72fSPyun YongHyeon * microcode is used for client-only featured 82550C 533*1343a72fSPyun YongHyeon * it locks up controller. 534*1343a72fSPyun YongHyeon */ 535*1343a72fSPyun YongHyeon fxp_read_eeprom(sc, &data, 3, 1); 536*1343a72fSPyun YongHyeon if ((data & 0x0400) == 0) 537*1343a72fSPyun YongHyeon sc->flags |= FXP_FLAG_NO_UCODE; 538*1343a72fSPyun YongHyeon } 539*1343a72fSPyun YongHyeon 54043d8b117SPyun YongHyeon /* Receiver lock-up workaround detection. */ 5416e854927SPyun YongHyeon if (sc->revision < FXP_REV_82558_A4) { 54243d8b117SPyun YongHyeon fxp_read_eeprom(sc, &data, 3, 1); 54343d8b117SPyun YongHyeon if ((data & 0x03) != 0x03) { 54443d8b117SPyun YongHyeon sc->flags |= FXP_FLAG_RXBUG; 54543d8b117SPyun YongHyeon device_printf(dev, "Enabling Rx lock-up workaround\n"); 54643d8b117SPyun YongHyeon } 5476e854927SPyun YongHyeon } 54843d8b117SPyun YongHyeon 5497137cea0SPyun YongHyeon /* 5503bd07cfdSJonathan Lemon * Determine whether we must use the 503 serial interface. 551f7788e8eSJonathan Lemon */ 552f7788e8eSJonathan Lemon fxp_read_eeprom(sc, &data, 6, 1); 55393b6e2e6SMaxime Henrion if (sc->revision == FXP_REV_82557 && (data & FXP_PHY_DEVICE_MASK) != 0 5544ed53076SMaxime Henrion && (data & FXP_PHY_SERIAL_ONLY)) 555dedabebfSJonathan Lemon sc->flags |= FXP_FLAG_SERIAL_MEDIA; 556f7788e8eSJonathan Lemon 5578da9c507SPyun YongHyeon fxp_sysctl_node(sc); 55872a32a26SJonathan Lemon /* 5592e2b8238SJonathan Lemon * Enable workarounds for certain chip revision deficiencies. 56000c4116bSJonathan Lemon * 56172a32a26SJonathan Lemon * Systems based on the ICH2/ICH2-M chip from Intel, and possibly 56272a32a26SJonathan Lemon * some systems based a normal 82559 design, have a defect where 56372a32a26SJonathan Lemon * the chip can cause a PCI protocol violation if it receives 56400c4116bSJonathan Lemon * a CU_RESUME command when it is entering the IDLE state. The 56500c4116bSJonathan Lemon * workaround is to disable Dynamic Standby Mode, so the chip never 56600c4116bSJonathan Lemon * deasserts CLKRUN#, and always remains in an active state. 56700c4116bSJonathan Lemon * 56800c4116bSJonathan Lemon * See Intel 82801BA/82801BAM Specification Update, Errata #30. 5692e2b8238SJonathan Lemon */ 570b96ad4b2SPyun YongHyeon if ((sc->ident->ich >= 2 && sc->ident->ich <= 3) || 571b96ad4b2SPyun YongHyeon (sc->ident->ich == 0 && sc->revision >= FXP_REV_82559_A0)) { 57200c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, 10, 1); 57300c4116bSJonathan Lemon if (data & 0x02) { /* STB enable */ 57474d1ed23SMaxime Henrion uint16_t cksum; 57500c4116bSJonathan Lemon int i; 57600c4116bSJonathan Lemon 57700c4116bSJonathan Lemon device_printf(dev, 578001cfa92SJonathan Lemon "Disabling dynamic standby mode in EEPROM\n"); 57900c4116bSJonathan Lemon data &= ~0x02; 58000c4116bSJonathan Lemon fxp_write_eeprom(sc, &data, 10, 1); 58100c4116bSJonathan Lemon device_printf(dev, "New EEPROM ID: 0x%x\n", data); 58200c4116bSJonathan Lemon cksum = 0; 58300c4116bSJonathan Lemon for (i = 0; i < (1 << sc->eeprom_size) - 1; i++) { 58400c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, i, 1); 58500c4116bSJonathan Lemon cksum += data; 58600c4116bSJonathan Lemon } 58700c4116bSJonathan Lemon i = (1 << sc->eeprom_size) - 1; 58800c4116bSJonathan Lemon cksum = 0xBABA - cksum; 58900c4116bSJonathan Lemon fxp_read_eeprom(sc, &data, i, 1); 59000c4116bSJonathan Lemon fxp_write_eeprom(sc, &cksum, i, 1); 59100c4116bSJonathan Lemon device_printf(dev, 59200c4116bSJonathan Lemon "EEPROM checksum @ 0x%x: 0x%x -> 0x%x\n", 59300c4116bSJonathan Lemon i, data, cksum); 59400c4116bSJonathan Lemon #if 1 59500c4116bSJonathan Lemon /* 59600c4116bSJonathan Lemon * If the user elects to continue, try the software 59700c4116bSJonathan Lemon * workaround, as it is better than nothing. 59800c4116bSJonathan Lemon */ 5992e2b8238SJonathan Lemon sc->flags |= FXP_FLAG_CU_RESUME_BUG; 60000c4116bSJonathan Lemon #endif 60100c4116bSJonathan Lemon } 60200c4116bSJonathan Lemon } 6032e2b8238SJonathan Lemon 6042e2b8238SJonathan Lemon /* 6053bd07cfdSJonathan Lemon * If we are not a 82557 chip, we can enable extended features. 6063bd07cfdSJonathan Lemon */ 60772a32a26SJonathan Lemon if (sc->revision != FXP_REV_82557) { 6083bd07cfdSJonathan Lemon /* 60974396a0aSJonathan Lemon * If MWI is enabled in the PCI configuration, and there 61074396a0aSJonathan Lemon * is a valid cacheline size (8 or 16 dwords), then tell 61174396a0aSJonathan Lemon * the board to turn on MWI. 6123bd07cfdSJonathan Lemon */ 61374396a0aSJonathan Lemon if (val & PCIM_CMD_MWRICEN && 61474396a0aSJonathan Lemon pci_read_config(dev, PCIR_CACHELNSZ, 1) != 0) 6153bd07cfdSJonathan Lemon sc->flags |= FXP_FLAG_MWI_ENABLE; 6163bd07cfdSJonathan Lemon 6173bd07cfdSJonathan Lemon /* turn on the extended TxCB feature */ 6183bd07cfdSJonathan Lemon sc->flags |= FXP_FLAG_EXT_TXCB; 61944e0bc11SYaroslav Tykhiy 62044e0bc11SYaroslav Tykhiy /* enable reception of long frames for VLAN */ 62144e0bc11SYaroslav Tykhiy sc->flags |= FXP_FLAG_LONG_PKT_EN; 62244e0bc11SYaroslav Tykhiy } else { 62344e0bc11SYaroslav Tykhiy /* a hack to get long VLAN frames on a 82557 */ 62444e0bc11SYaroslav Tykhiy sc->flags |= FXP_FLAG_SAVE_BAD; 6253bd07cfdSJonathan Lemon } 6263bd07cfdSJonathan Lemon 627f13075afSPyun YongHyeon /* For 82559 or later chips, Rx checksum offload is supported. */ 628829b278eSPyun YongHyeon if (sc->revision >= FXP_REV_82559_A0) { 629829b278eSPyun YongHyeon /* 82559ER does not support Rx checksum offloading. */ 630829b278eSPyun YongHyeon if (sc->ident->devid != 0x1209) 631f13075afSPyun YongHyeon sc->flags |= FXP_FLAG_82559_RXCSUM; 632829b278eSPyun YongHyeon } 6333bd07cfdSJonathan Lemon /* 634c8bca6dcSBill Paul * Enable use of extended RFDs and TCBs for 82550 635c8bca6dcSBill Paul * and later chips. Note: we need extended TXCB support 636c8bca6dcSBill Paul * too, but that's already enabled by the code above. 637c8bca6dcSBill Paul * Be careful to do this only on the right devices. 638c8bca6dcSBill Paul */ 639507feeafSMaxime Henrion if (sc->revision == FXP_REV_82550 || sc->revision == FXP_REV_82550_C || 640507feeafSMaxime Henrion sc->revision == FXP_REV_82551_E || sc->revision == FXP_REV_82551_F 641507feeafSMaxime Henrion || sc->revision == FXP_REV_82551_10) { 642c8bca6dcSBill Paul sc->rfa_size = sizeof (struct fxp_rfa); 643c8bca6dcSBill Paul sc->tx_cmd = FXP_CB_COMMAND_IPCBXMIT; 644c8bca6dcSBill Paul sc->flags |= FXP_FLAG_EXT_RFA; 645f13075afSPyun YongHyeon /* Use extended RFA instead of 82559 checksum mode. */ 646f13075afSPyun YongHyeon sc->flags &= ~FXP_FLAG_82559_RXCSUM; 647c8bca6dcSBill Paul } else { 648c8bca6dcSBill Paul sc->rfa_size = sizeof (struct fxp_rfa) - FXP_RFAX_LEN; 649c8bca6dcSBill Paul sc->tx_cmd = FXP_CB_COMMAND_XMIT; 650c8bca6dcSBill Paul } 651c8bca6dcSBill Paul 652c8bca6dcSBill Paul /* 653b2badf02SMaxime Henrion * Allocate DMA tags and DMA safe memory. 654b2badf02SMaxime Henrion */ 65540c20505SMaxime Henrion sc->maxtxseg = FXP_NTXSEG; 656c21e84e4SPyun YongHyeon sc->maxsegsize = MCLBYTES; 657c21e84e4SPyun YongHyeon if (sc->flags & FXP_FLAG_EXT_RFA) { 65840c20505SMaxime Henrion sc->maxtxseg--; 659c21e84e4SPyun YongHyeon sc->maxsegsize = FXP_TSO_SEGSIZE; 660c21e84e4SPyun YongHyeon } 661c2175ff5SMarius Strobl error = bus_dma_tag_create(bus_get_dma_tag(dev), 2, 0, 662c2175ff5SMarius Strobl BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 663c21e84e4SPyun YongHyeon sc->maxsegsize * sc->maxtxseg + sizeof(struct ether_vlan_header), 664c21e84e4SPyun YongHyeon sc->maxtxseg, sc->maxsegsize, 0, 665a2057a72SPyun YongHyeon busdma_lock_mutex, &Giant, &sc->fxp_txmtag); 666b2badf02SMaxime Henrion if (error) { 667a2057a72SPyun YongHyeon device_printf(dev, "could not create TX DMA tag\n"); 668a2057a72SPyun YongHyeon goto fail; 669a2057a72SPyun YongHyeon } 670a2057a72SPyun YongHyeon 671a2057a72SPyun YongHyeon error = bus_dma_tag_create(bus_get_dma_tag(dev), 2, 0, 672a2057a72SPyun YongHyeon BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 673a2057a72SPyun YongHyeon MCLBYTES, 1, MCLBYTES, 0, 674a2057a72SPyun YongHyeon busdma_lock_mutex, &Giant, &sc->fxp_rxmtag); 675a2057a72SPyun YongHyeon if (error) { 676a2057a72SPyun YongHyeon device_printf(dev, "could not create RX DMA tag\n"); 677b2badf02SMaxime Henrion goto fail; 678b2badf02SMaxime Henrion } 679b2badf02SMaxime Henrion 680c2175ff5SMarius Strobl error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0, 681c2175ff5SMarius Strobl BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 682c2175ff5SMarius Strobl sizeof(struct fxp_stats), 1, sizeof(struct fxp_stats), 0, 683c2175ff5SMarius Strobl busdma_lock_mutex, &Giant, &sc->fxp_stag); 684b2badf02SMaxime Henrion if (error) { 685a2057a72SPyun YongHyeon device_printf(dev, "could not create stats DMA tag\n"); 686b2badf02SMaxime Henrion goto fail; 687b2badf02SMaxime Henrion } 688b2badf02SMaxime Henrion 689b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->fxp_stag, (void **)&sc->fxp_stats, 690658c8398SMarius Strobl BUS_DMA_NOWAIT | BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc->fxp_smap); 691a2057a72SPyun YongHyeon if (error) { 692a2057a72SPyun YongHyeon device_printf(dev, "could not allocate stats DMA memory\n"); 6934953bccaSNate Lawson goto fail; 694a2057a72SPyun YongHyeon } 695b2badf02SMaxime Henrion error = bus_dmamap_load(sc->fxp_stag, sc->fxp_smap, sc->fxp_stats, 696f9d050a8SPyun YongHyeon sizeof(struct fxp_stats), fxp_dma_map_addr, &sc->stats_addr, 697f9d050a8SPyun YongHyeon BUS_DMA_NOWAIT); 698b2badf02SMaxime Henrion if (error) { 699a2057a72SPyun YongHyeon device_printf(dev, "could not load the stats DMA buffer\n"); 700b2badf02SMaxime Henrion goto fail; 701b2badf02SMaxime Henrion } 702b2badf02SMaxime Henrion 703c2175ff5SMarius Strobl error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0, 704c2175ff5SMarius Strobl BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 705c2175ff5SMarius Strobl FXP_TXCB_SZ, 1, FXP_TXCB_SZ, 0, 706c2175ff5SMarius Strobl busdma_lock_mutex, &Giant, &sc->cbl_tag); 707b2badf02SMaxime Henrion if (error) { 708a2057a72SPyun YongHyeon device_printf(dev, "could not create TxCB DMA tag\n"); 709b2badf02SMaxime Henrion goto fail; 710b2badf02SMaxime Henrion } 711b2badf02SMaxime Henrion 712b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->cbl_tag, (void **)&sc->fxp_desc.cbl_list, 713658c8398SMarius Strobl BUS_DMA_NOWAIT | BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc->cbl_map); 714a2057a72SPyun YongHyeon if (error) { 715a2057a72SPyun YongHyeon device_printf(dev, "could not allocate TxCB DMA memory\n"); 7164953bccaSNate Lawson goto fail; 717a2057a72SPyun YongHyeon } 718b2badf02SMaxime Henrion 719b2badf02SMaxime Henrion error = bus_dmamap_load(sc->cbl_tag, sc->cbl_map, 720b2badf02SMaxime Henrion sc->fxp_desc.cbl_list, FXP_TXCB_SZ, fxp_dma_map_addr, 721f9d050a8SPyun YongHyeon &sc->fxp_desc.cbl_addr, BUS_DMA_NOWAIT); 722b2badf02SMaxime Henrion if (error) { 723a2057a72SPyun YongHyeon device_printf(dev, "could not load TxCB DMA buffer\n"); 724b2badf02SMaxime Henrion goto fail; 725b2badf02SMaxime Henrion } 726b2badf02SMaxime Henrion 727c2175ff5SMarius Strobl error = bus_dma_tag_create(bus_get_dma_tag(dev), 4, 0, 728c2175ff5SMarius Strobl BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 729c2175ff5SMarius Strobl sizeof(struct fxp_cb_mcs), 1, sizeof(struct fxp_cb_mcs), 0, 730c2175ff5SMarius Strobl busdma_lock_mutex, &Giant, &sc->mcs_tag); 731b2badf02SMaxime Henrion if (error) { 732a2057a72SPyun YongHyeon device_printf(dev, 733a2057a72SPyun YongHyeon "could not create multicast setup DMA tag\n"); 734b2badf02SMaxime Henrion goto fail; 735b2badf02SMaxime Henrion } 736b2badf02SMaxime Henrion 737b2badf02SMaxime Henrion error = bus_dmamem_alloc(sc->mcs_tag, (void **)&sc->mcsp, 738658c8398SMarius Strobl BUS_DMA_NOWAIT | BUS_DMA_COHERENT | BUS_DMA_ZERO, &sc->mcs_map); 739a2057a72SPyun YongHyeon if (error) { 740a2057a72SPyun YongHyeon device_printf(dev, 741a2057a72SPyun YongHyeon "could not allocate multicast setup DMA memory\n"); 7424953bccaSNate Lawson goto fail; 743a2057a72SPyun YongHyeon } 744b2badf02SMaxime Henrion error = bus_dmamap_load(sc->mcs_tag, sc->mcs_map, sc->mcsp, 745f9d050a8SPyun YongHyeon sizeof(struct fxp_cb_mcs), fxp_dma_map_addr, &sc->mcs_addr, 746f9d050a8SPyun YongHyeon BUS_DMA_NOWAIT); 747b2badf02SMaxime Henrion if (error) { 748a2057a72SPyun YongHyeon device_printf(dev, 749a2057a72SPyun YongHyeon "can't load the multicast setup DMA buffer\n"); 750b2badf02SMaxime Henrion goto fail; 751b2badf02SMaxime Henrion } 752b2badf02SMaxime Henrion 753b2badf02SMaxime Henrion /* 7546720ebccSMaxime Henrion * Pre-allocate the TX DMA maps and setup the pointers to 7556720ebccSMaxime Henrion * the TX command blocks. 756b2badf02SMaxime Henrion */ 7576720ebccSMaxime Henrion txp = sc->fxp_desc.tx_list; 7586720ebccSMaxime Henrion tcbp = sc->fxp_desc.cbl_list; 7594cec1653SMaxime Henrion for (i = 0; i < FXP_NTXCB; i++) { 7606720ebccSMaxime Henrion txp[i].tx_cb = tcbp + i; 761a2057a72SPyun YongHyeon error = bus_dmamap_create(sc->fxp_txmtag, 0, &txp[i].tx_map); 762b2badf02SMaxime Henrion if (error) { 763b2badf02SMaxime Henrion device_printf(dev, "can't create DMA map for TX\n"); 764b2badf02SMaxime Henrion goto fail; 765b2badf02SMaxime Henrion } 766b2badf02SMaxime Henrion } 767a2057a72SPyun YongHyeon error = bus_dmamap_create(sc->fxp_rxmtag, 0, &sc->spare_map); 768b2badf02SMaxime Henrion if (error) { 769b2badf02SMaxime Henrion device_printf(dev, "can't create spare DMA map\n"); 770b2badf02SMaxime Henrion goto fail; 771b2badf02SMaxime Henrion } 772b2badf02SMaxime Henrion 773b2badf02SMaxime Henrion /* 774b2badf02SMaxime Henrion * Pre-allocate our receive buffers. 775b2badf02SMaxime Henrion */ 776b2badf02SMaxime Henrion sc->fxp_desc.rx_head = sc->fxp_desc.rx_tail = NULL; 777b2badf02SMaxime Henrion for (i = 0; i < FXP_NRFABUFS; i++) { 778b2badf02SMaxime Henrion rxp = &sc->fxp_desc.rx_list[i]; 779a2057a72SPyun YongHyeon error = bus_dmamap_create(sc->fxp_rxmtag, 0, &rxp->rx_map); 780b2badf02SMaxime Henrion if (error) { 781b2badf02SMaxime Henrion device_printf(dev, "can't create DMA map for RX\n"); 782b2badf02SMaxime Henrion goto fail; 783b2badf02SMaxime Henrion } 78485050421SPyun YongHyeon if (fxp_new_rfabuf(sc, rxp) != 0) { 7854953bccaSNate Lawson error = ENOMEM; 7864953bccaSNate Lawson goto fail; 7874953bccaSNate Lawson } 78885050421SPyun YongHyeon fxp_add_rfabuf(sc, rxp); 789b2badf02SMaxime Henrion } 790b2badf02SMaxime Henrion 791b2badf02SMaxime Henrion /* 792f7788e8eSJonathan Lemon * Read MAC address. 793f7788e8eSJonathan Lemon */ 79483e6547dSMaxime Henrion fxp_read_eeprom(sc, myea, 0, 3); 795fc74a9f9SBrooks Davis eaddr[0] = myea[0] & 0xff; 796fc74a9f9SBrooks Davis eaddr[1] = myea[0] >> 8; 797fc74a9f9SBrooks Davis eaddr[2] = myea[1] & 0xff; 798fc74a9f9SBrooks Davis eaddr[3] = myea[1] >> 8; 799fc74a9f9SBrooks Davis eaddr[4] = myea[2] & 0xff; 800fc74a9f9SBrooks Davis eaddr[5] = myea[2] >> 8; 801f7788e8eSJonathan Lemon if (bootverbose) { 8022e2b8238SJonathan Lemon device_printf(dev, "PCI IDs: %04x %04x %04x %04x %04x\n", 803f7788e8eSJonathan Lemon pci_get_vendor(dev), pci_get_device(dev), 8042e2b8238SJonathan Lemon pci_get_subvendor(dev), pci_get_subdevice(dev), 8052e2b8238SJonathan Lemon pci_get_revid(dev)); 80672a32a26SJonathan Lemon fxp_read_eeprom(sc, &data, 10, 1); 80772a32a26SJonathan Lemon device_printf(dev, "Dynamic Standby mode is %s\n", 80872a32a26SJonathan Lemon data & 0x02 ? "enabled" : "disabled"); 809f7788e8eSJonathan Lemon } 810f7788e8eSJonathan Lemon 811f7788e8eSJonathan Lemon /* 812f7788e8eSJonathan Lemon * If this is only a 10Mbps device, then there is no MII, and 813f7788e8eSJonathan Lemon * the PHY will use a serial interface instead. 814f7788e8eSJonathan Lemon * 815f7788e8eSJonathan Lemon * The Seeq 80c24 AutoDUPLEX(tm) Ethernet Interface Adapter 816f7788e8eSJonathan Lemon * doesn't have a programming interface of any sort. The 817f7788e8eSJonathan Lemon * media is sensed automatically based on how the link partner 818f7788e8eSJonathan Lemon * is configured. This is, in essence, manual configuration. 819f7788e8eSJonathan Lemon */ 820f7788e8eSJonathan Lemon if (sc->flags & FXP_FLAG_SERIAL_MEDIA) { 821f7788e8eSJonathan Lemon ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL); 822f7788e8eSJonathan Lemon ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL); 823f7788e8eSJonathan Lemon } else { 8248e5d93dbSMarius Strobl /* 8258e5d93dbSMarius Strobl * i82557 wedge when isolating all of their PHYs. 8268e5d93dbSMarius Strobl */ 8271845b5c3SMarius Strobl flags = MIIF_NOISOLATE; 8281845b5c3SMarius Strobl if (sc->revision >= FXP_REV_82558_A4) 8291845b5c3SMarius Strobl flags |= MIIF_DOPAUSE; 8308e5d93dbSMarius Strobl error = mii_attach(dev, &sc->miibus, ifp, fxp_ifmedia_upd, 8318e5d93dbSMarius Strobl fxp_ifmedia_sts, BMSR_DEFCAPMASK, MII_PHY_ANY, 8321845b5c3SMarius Strobl MII_OFFSET_ANY, flags); 8338e5d93dbSMarius Strobl if (error != 0) { 8348e5d93dbSMarius Strobl device_printf(dev, "attaching PHYs failed\n"); 835ba8c6fd5SDavid Greenman goto fail; 836a17c678eSDavid Greenman } 837f7788e8eSJonathan Lemon } 838dccee1a1SDavid Greenman 8399bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 840fb583156SDavid Greenman ifp->if_init = fxp_init; 841ba8c6fd5SDavid Greenman ifp->if_softc = sc; 842ba8c6fd5SDavid Greenman ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 843ba8c6fd5SDavid Greenman ifp->if_ioctl = fxp_ioctl; 844ba8c6fd5SDavid Greenman ifp->if_start = fxp_start; 845a17c678eSDavid Greenman 8465fe9116bSYaroslav Tykhiy ifp->if_capabilities = ifp->if_capenable = 0; 8475fe9116bSYaroslav Tykhiy 848c21e84e4SPyun YongHyeon /* Enable checksum offload/TSO for 82550 or better chips */ 849c8bca6dcSBill Paul if (sc->flags & FXP_FLAG_EXT_RFA) { 850c21e84e4SPyun YongHyeon ifp->if_hwassist = FXP_CSUM_FEATURES | CSUM_TSO; 851c21e84e4SPyun YongHyeon ifp->if_capabilities |= IFCAP_HWCSUM | IFCAP_TSO4; 852c21e84e4SPyun YongHyeon ifp->if_capenable |= IFCAP_HWCSUM | IFCAP_TSO4; 853c8bca6dcSBill Paul } 854c8bca6dcSBill Paul 855f13075afSPyun YongHyeon if (sc->flags & FXP_FLAG_82559_RXCSUM) { 856f13075afSPyun YongHyeon ifp->if_capabilities |= IFCAP_RXCSUM; 857f13075afSPyun YongHyeon ifp->if_capenable |= IFCAP_RXCSUM; 858f13075afSPyun YongHyeon } 859f13075afSPyun YongHyeon 8607137cea0SPyun YongHyeon if (sc->flags & FXP_FLAG_WOLCAP) { 8617137cea0SPyun YongHyeon ifp->if_capabilities |= IFCAP_WOL_MAGIC; 8627137cea0SPyun YongHyeon ifp->if_capenable |= IFCAP_WOL_MAGIC; 8637137cea0SPyun YongHyeon } 8647137cea0SPyun YongHyeon 865fb917226SRuslan Ermilov #ifdef DEVICE_POLLING 866fb917226SRuslan Ermilov /* Inform the world we support polling. */ 867fb917226SRuslan Ermilov ifp->if_capabilities |= IFCAP_POLLING; 868fb917226SRuslan Ermilov #endif 869fb917226SRuslan Ermilov 870dfe61cf1SDavid Greenman /* 8714953bccaSNate Lawson * Attach the interface. 8724953bccaSNate Lawson */ 873fc74a9f9SBrooks Davis ether_ifattach(ifp, eaddr); 8744953bccaSNate Lawson 8754953bccaSNate Lawson /* 876e8c8b728SJonathan Lemon * Tell the upper layer(s) we support long frames. 8775fe9116bSYaroslav Tykhiy * Must appear after the call to ether_ifattach() because 8785fe9116bSYaroslav Tykhiy * ether_ifattach() sets ifi_hdrlen to the default value. 879e8c8b728SJonathan Lemon */ 880e8c8b728SJonathan Lemon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 881673d9191SSam Leffler ifp->if_capabilities |= IFCAP_VLAN_MTU; 88244e0bc11SYaroslav Tykhiy ifp->if_capenable |= IFCAP_VLAN_MTU; /* the hw bits already set */ 883bd4fa9d9SPyun YongHyeon if ((sc->flags & FXP_FLAG_EXT_RFA) != 0) { 884bd4fa9d9SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWTAGGING | 885713ca255SPyun YongHyeon IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO; 886bd4fa9d9SPyun YongHyeon ifp->if_capenable |= IFCAP_VLAN_HWTAGGING | 887713ca255SPyun YongHyeon IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO; 888bd4fa9d9SPyun YongHyeon } 889e8c8b728SJonathan Lemon 890483b9871SDavid Greenman /* 8913114fdb4SDavid Greenman * Let the system queue as many packets as we have available 8923114fdb4SDavid Greenman * TX descriptors. 893483b9871SDavid Greenman */ 8947929aa03SMax Laier IFQ_SET_MAXLEN(&ifp->if_snd, FXP_NTXCB - 1); 8957929aa03SMax Laier ifp->if_snd.ifq_drv_maxlen = FXP_NTXCB - 1; 8967929aa03SMax Laier IFQ_SET_READY(&ifp->if_snd); 8974a684684SDavid Greenman 898201afb0eSMaxime Henrion /* 8994953bccaSNate Lawson * Hook our interrupt after all initialization is complete. 900201afb0eSMaxime Henrion */ 90105bd8c22SMaxime Henrion error = bus_setup_intr(dev, sc->fxp_res[1], INTR_TYPE_NET | INTR_MPSAFE, 902ef544f63SPaolo Pisati NULL, fxp_intr, sc, &sc->ih); 903201afb0eSMaxime Henrion if (error) { 904201afb0eSMaxime Henrion device_printf(dev, "could not setup irq\n"); 905fc74a9f9SBrooks Davis ether_ifdetach(sc->ifp); 906201afb0eSMaxime Henrion goto fail; 907201afb0eSMaxime Henrion } 908201afb0eSMaxime Henrion 9097137cea0SPyun YongHyeon /* 9107137cea0SPyun YongHyeon * Configure hardware to reject magic frames otherwise 9117137cea0SPyun YongHyeon * system will hang on recipt of magic frames. 9127137cea0SPyun YongHyeon */ 9137137cea0SPyun YongHyeon if ((sc->flags & FXP_FLAG_WOLCAP) != 0) { 9147137cea0SPyun YongHyeon FXP_LOCK(sc); 9157137cea0SPyun YongHyeon /* Clear wakeup events. */ 916af75b654SPyun YongHyeon CSR_WRITE_1(sc, FXP_CSR_PMDR, CSR_READ_1(sc, FXP_CSR_PMDR)); 917a461b201SPyun YongHyeon fxp_init_body(sc, 0); 9187137cea0SPyun YongHyeon fxp_stop(sc); 9197137cea0SPyun YongHyeon FXP_UNLOCK(sc); 9207137cea0SPyun YongHyeon } 9217137cea0SPyun YongHyeon 922a17c678eSDavid Greenman fail: 9231b5a39d3SBrooks Davis if (error) 924f7788e8eSJonathan Lemon fxp_release(sc); 925f7788e8eSJonathan Lemon return (error); 926f7788e8eSJonathan Lemon } 927f7788e8eSJonathan Lemon 928f7788e8eSJonathan Lemon /* 9294953bccaSNate Lawson * Release all resources. The softc lock should not be held and the 9304953bccaSNate Lawson * interrupt should already be torn down. 931f7788e8eSJonathan Lemon */ 932f7788e8eSJonathan Lemon static void 933f7788e8eSJonathan Lemon fxp_release(struct fxp_softc *sc) 934f7788e8eSJonathan Lemon { 935b2badf02SMaxime Henrion struct fxp_rx *rxp; 936b2badf02SMaxime Henrion struct fxp_tx *txp; 937b2badf02SMaxime Henrion int i; 938b2badf02SMaxime Henrion 93967fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_NOTOWNED); 940670f5d73SMaxime Henrion KASSERT(sc->ih == NULL, 941670f5d73SMaxime Henrion ("fxp_release() called with intr handle still active")); 9424953bccaSNate Lawson if (sc->miibus) 9434953bccaSNate Lawson device_delete_child(sc->dev, sc->miibus); 9444953bccaSNate Lawson bus_generic_detach(sc->dev); 9454953bccaSNate Lawson ifmedia_removeall(&sc->sc_media); 946b2badf02SMaxime Henrion if (sc->fxp_desc.cbl_list) { 947b2badf02SMaxime Henrion bus_dmamap_unload(sc->cbl_tag, sc->cbl_map); 948b2badf02SMaxime Henrion bus_dmamem_free(sc->cbl_tag, sc->fxp_desc.cbl_list, 949b2badf02SMaxime Henrion sc->cbl_map); 950b2badf02SMaxime Henrion } 951b2badf02SMaxime Henrion if (sc->fxp_stats) { 952b2badf02SMaxime Henrion bus_dmamap_unload(sc->fxp_stag, sc->fxp_smap); 953b2badf02SMaxime Henrion bus_dmamem_free(sc->fxp_stag, sc->fxp_stats, sc->fxp_smap); 954b2badf02SMaxime Henrion } 955b2badf02SMaxime Henrion if (sc->mcsp) { 956b2badf02SMaxime Henrion bus_dmamap_unload(sc->mcs_tag, sc->mcs_map); 957b2badf02SMaxime Henrion bus_dmamem_free(sc->mcs_tag, sc->mcsp, sc->mcs_map); 958b2badf02SMaxime Henrion } 95905bd8c22SMaxime Henrion bus_release_resources(sc->dev, sc->fxp_spec, sc->fxp_res); 960a2057a72SPyun YongHyeon if (sc->fxp_rxmtag) { 961b983c7b3SMaxime Henrion for (i = 0; i < FXP_NRFABUFS; i++) { 962b983c7b3SMaxime Henrion rxp = &sc->fxp_desc.rx_list[i]; 963b983c7b3SMaxime Henrion if (rxp->rx_mbuf != NULL) { 964a2057a72SPyun YongHyeon bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map, 965b983c7b3SMaxime Henrion BUS_DMASYNC_POSTREAD); 966a2057a72SPyun YongHyeon bus_dmamap_unload(sc->fxp_rxmtag, rxp->rx_map); 967b983c7b3SMaxime Henrion m_freem(rxp->rx_mbuf); 968b983c7b3SMaxime Henrion } 969a2057a72SPyun YongHyeon bus_dmamap_destroy(sc->fxp_rxmtag, rxp->rx_map); 970b983c7b3SMaxime Henrion } 971a2057a72SPyun YongHyeon bus_dmamap_destroy(sc->fxp_rxmtag, sc->spare_map); 972a2057a72SPyun YongHyeon bus_dma_tag_destroy(sc->fxp_rxmtag); 973a2057a72SPyun YongHyeon } 974a2057a72SPyun YongHyeon if (sc->fxp_txmtag) { 975b983c7b3SMaxime Henrion for (i = 0; i < FXP_NTXCB; i++) { 976b983c7b3SMaxime Henrion txp = &sc->fxp_desc.tx_list[i]; 977b983c7b3SMaxime Henrion if (txp->tx_mbuf != NULL) { 978a2057a72SPyun YongHyeon bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map, 979b983c7b3SMaxime Henrion BUS_DMASYNC_POSTWRITE); 980a2057a72SPyun YongHyeon bus_dmamap_unload(sc->fxp_txmtag, txp->tx_map); 981b983c7b3SMaxime Henrion m_freem(txp->tx_mbuf); 982b983c7b3SMaxime Henrion } 983a2057a72SPyun YongHyeon bus_dmamap_destroy(sc->fxp_txmtag, txp->tx_map); 984b983c7b3SMaxime Henrion } 985a2057a72SPyun YongHyeon bus_dma_tag_destroy(sc->fxp_txmtag); 986b983c7b3SMaxime Henrion } 987c4bf1e90SMaxime Henrion if (sc->fxp_stag) 988c4bf1e90SMaxime Henrion bus_dma_tag_destroy(sc->fxp_stag); 989b2badf02SMaxime Henrion if (sc->cbl_tag) 990b2badf02SMaxime Henrion bus_dma_tag_destroy(sc->cbl_tag); 991b2badf02SMaxime Henrion if (sc->mcs_tag) 992b2badf02SMaxime Henrion bus_dma_tag_destroy(sc->mcs_tag); 993fc74a9f9SBrooks Davis if (sc->ifp) 994fc74a9f9SBrooks Davis if_free(sc->ifp); 99572a32a26SJonathan Lemon 9960f4dc94cSChuck Paterson mtx_destroy(&sc->sc_mtx); 9976182fdbdSPeter Wemm } 9986182fdbdSPeter Wemm 9996182fdbdSPeter Wemm /* 10006182fdbdSPeter Wemm * Detach interface. 10016182fdbdSPeter Wemm */ 10026182fdbdSPeter Wemm static int 10036182fdbdSPeter Wemm fxp_detach(device_t dev) 10046182fdbdSPeter Wemm { 10056182fdbdSPeter Wemm struct fxp_softc *sc = device_get_softc(dev); 10066182fdbdSPeter Wemm 100740929967SGleb Smirnoff #ifdef DEVICE_POLLING 100840929967SGleb Smirnoff if (sc->ifp->if_capenable & IFCAP_POLLING) 100940929967SGleb Smirnoff ether_poll_deregister(sc->ifp); 101040929967SGleb Smirnoff #endif 101140929967SGleb Smirnoff 10124953bccaSNate Lawson FXP_LOCK(sc); 10136182fdbdSPeter Wemm /* 101432cd7a9cSWarner Losh * Stop DMA and drop transmit queue, but disable interrupts first. 101520f0c80fSMaxime Henrion */ 101620f0c80fSMaxime Henrion CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 101720f0c80fSMaxime Henrion fxp_stop(sc); 101832cd7a9cSWarner Losh FXP_UNLOCK(sc); 10199eda9d7aSJohn Baldwin callout_drain(&sc->stat_ch); 102020f0c80fSMaxime Henrion 10216182fdbdSPeter Wemm /* 10223212724cSJohn Baldwin * Close down routes etc. 10233212724cSJohn Baldwin */ 10243212724cSJohn Baldwin ether_ifdetach(sc->ifp); 10253212724cSJohn Baldwin 10263212724cSJohn Baldwin /* 10274953bccaSNate Lawson * Unhook interrupt before dropping lock. This is to prevent 10284953bccaSNate Lawson * races with fxp_intr(). 10296182fdbdSPeter Wemm */ 103005bd8c22SMaxime Henrion bus_teardown_intr(sc->dev, sc->fxp_res[1], sc->ih); 10314953bccaSNate Lawson sc->ih = NULL; 10326182fdbdSPeter Wemm 1033f7788e8eSJonathan Lemon /* Release our allocated resources. */ 1034f7788e8eSJonathan Lemon fxp_release(sc); 1035f7788e8eSJonathan Lemon return (0); 1036a17c678eSDavid Greenman } 1037a17c678eSDavid Greenman 1038a17c678eSDavid Greenman /* 10394a684684SDavid Greenman * Device shutdown routine. Called at system shutdown after sync. The 1040a17c678eSDavid Greenman * main purpose of this routine is to shut off receiver DMA so that 1041a17c678eSDavid Greenman * kernel memory doesn't get clobbered during warmboot. 1042a17c678eSDavid Greenman */ 10436182fdbdSPeter Wemm static int 10446182fdbdSPeter Wemm fxp_shutdown(device_t dev) 1045a17c678eSDavid Greenman { 10463212724cSJohn Baldwin 10476182fdbdSPeter Wemm /* 10486182fdbdSPeter Wemm * Make sure that DMA is disabled prior to reboot. Not doing 10496182fdbdSPeter Wemm * do could allow DMA to corrupt kernel memory during the 10506182fdbdSPeter Wemm * reboot before the driver initializes. 10516182fdbdSPeter Wemm */ 10527137cea0SPyun YongHyeon return (fxp_suspend(dev)); 1053a17c678eSDavid Greenman } 1054a17c678eSDavid Greenman 10557dced78aSDavid Greenman /* 10567dced78aSDavid Greenman * Device suspend routine. Stop the interface and save some PCI 10577dced78aSDavid Greenman * settings in case the BIOS doesn't restore them properly on 10587dced78aSDavid Greenman * resume. 10597dced78aSDavid Greenman */ 10607dced78aSDavid Greenman static int 10617dced78aSDavid Greenman fxp_suspend(device_t dev) 10627dced78aSDavid Greenman { 10637dced78aSDavid Greenman struct fxp_softc *sc = device_get_softc(dev); 10647137cea0SPyun YongHyeon struct ifnet *ifp; 10657137cea0SPyun YongHyeon int pmc; 10667137cea0SPyun YongHyeon uint16_t pmstat; 10677dced78aSDavid Greenman 10684953bccaSNate Lawson FXP_LOCK(sc); 10697dced78aSDavid Greenman 10707137cea0SPyun YongHyeon ifp = sc->ifp; 10713b0a4aefSJohn Baldwin if (pci_find_cap(sc->dev, PCIY_PMG, &pmc) == 0) { 10727137cea0SPyun YongHyeon pmstat = pci_read_config(sc->dev, pmc + PCIR_POWER_STATUS, 2); 10737137cea0SPyun YongHyeon pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE); 10747137cea0SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0) { 10757137cea0SPyun YongHyeon /* Request PME. */ 10767137cea0SPyun YongHyeon pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE; 10777137cea0SPyun YongHyeon sc->flags |= FXP_FLAG_WOL; 10787137cea0SPyun YongHyeon /* Reconfigure hardware to accept magic frames. */ 10791845b5c3SMarius Strobl fxp_init_body(sc, 1); 10807137cea0SPyun YongHyeon } 10817137cea0SPyun YongHyeon pci_write_config(sc->dev, pmc + PCIR_POWER_STATUS, pmstat, 2); 10827137cea0SPyun YongHyeon } 10837dced78aSDavid Greenman fxp_stop(sc); 10847dced78aSDavid Greenman 10857dced78aSDavid Greenman sc->suspended = 1; 10867dced78aSDavid Greenman 10874953bccaSNate Lawson FXP_UNLOCK(sc); 1088f7788e8eSJonathan Lemon return (0); 10897dced78aSDavid Greenman } 10907dced78aSDavid Greenman 10917dced78aSDavid Greenman /* 109267ba6566SWarner Losh * Device resume routine. re-enable busmastering, and restart the interface if 10937dced78aSDavid Greenman * appropriate. 10947dced78aSDavid Greenman */ 10957dced78aSDavid Greenman static int 10967dced78aSDavid Greenman fxp_resume(device_t dev) 10977dced78aSDavid Greenman { 10987dced78aSDavid Greenman struct fxp_softc *sc = device_get_softc(dev); 1099fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 11007137cea0SPyun YongHyeon int pmc; 11017137cea0SPyun YongHyeon uint16_t pmstat; 11027dced78aSDavid Greenman 11034953bccaSNate Lawson FXP_LOCK(sc); 11047dced78aSDavid Greenman 11053b0a4aefSJohn Baldwin if (pci_find_cap(sc->dev, PCIY_PMG, &pmc) == 0) { 11067137cea0SPyun YongHyeon sc->flags &= ~FXP_FLAG_WOL; 11077137cea0SPyun YongHyeon pmstat = pci_read_config(sc->dev, pmc + PCIR_POWER_STATUS, 2); 11087137cea0SPyun YongHyeon /* Disable PME and clear PME status. */ 11097137cea0SPyun YongHyeon pmstat &= ~PCIM_PSTAT_PMEENABLE; 11107137cea0SPyun YongHyeon pci_write_config(sc->dev, pmc + PCIR_POWER_STATUS, pmstat, 2); 1111af75b654SPyun YongHyeon if ((sc->flags & FXP_FLAG_WOLCAP) != 0) 1112af75b654SPyun YongHyeon CSR_WRITE_1(sc, FXP_CSR_PMDR, 1113af75b654SPyun YongHyeon CSR_READ_1(sc, FXP_CSR_PMDR)); 11147137cea0SPyun YongHyeon } 11157137cea0SPyun YongHyeon 11167dced78aSDavid Greenman CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET); 11177dced78aSDavid Greenman DELAY(10); 11187dced78aSDavid Greenman 11197dced78aSDavid Greenman /* reinitialize interface if necessary */ 11207dced78aSDavid Greenman if (ifp->if_flags & IFF_UP) 11211845b5c3SMarius Strobl fxp_init_body(sc, 1); 11227dced78aSDavid Greenman 11237dced78aSDavid Greenman sc->suspended = 0; 11247dced78aSDavid Greenman 11254953bccaSNate Lawson FXP_UNLOCK(sc); 1126ba8c6fd5SDavid Greenman return (0); 1127f7788e8eSJonathan Lemon } 1128ba8c6fd5SDavid Greenman 112900c4116bSJonathan Lemon static void 113000c4116bSJonathan Lemon fxp_eeprom_shiftin(struct fxp_softc *sc, int data, int length) 113100c4116bSJonathan Lemon { 113274d1ed23SMaxime Henrion uint16_t reg; 113300c4116bSJonathan Lemon int x; 113400c4116bSJonathan Lemon 113500c4116bSJonathan Lemon /* 113600c4116bSJonathan Lemon * Shift in data. 113700c4116bSJonathan Lemon */ 113800c4116bSJonathan Lemon for (x = 1 << (length - 1); x; x >>= 1) { 113900c4116bSJonathan Lemon if (data & x) 114000c4116bSJonathan Lemon reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI; 114100c4116bSJonathan Lemon else 114200c4116bSJonathan Lemon reg = FXP_EEPROM_EECS; 114300c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 114400c4116bSJonathan Lemon DELAY(1); 114500c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 114600c4116bSJonathan Lemon DELAY(1); 114700c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 114800c4116bSJonathan Lemon DELAY(1); 114900c4116bSJonathan Lemon } 115000c4116bSJonathan Lemon } 115100c4116bSJonathan Lemon 1152f7788e8eSJonathan Lemon /* 1153f7788e8eSJonathan Lemon * Read from the serial EEPROM. Basically, you manually shift in 1154f7788e8eSJonathan Lemon * the read opcode (one bit at a time) and then shift in the address, 1155f7788e8eSJonathan Lemon * and then you shift out the data (all of this one bit at a time). 1156f7788e8eSJonathan Lemon * The word size is 16 bits, so you have to provide the address for 1157f7788e8eSJonathan Lemon * every 16 bits of data. 1158f7788e8eSJonathan Lemon */ 115974d1ed23SMaxime Henrion static uint16_t 1160f7788e8eSJonathan Lemon fxp_eeprom_getword(struct fxp_softc *sc, int offset, int autosize) 1161f7788e8eSJonathan Lemon { 116274d1ed23SMaxime Henrion uint16_t reg, data; 1163f7788e8eSJonathan Lemon int x; 1164ba8c6fd5SDavid Greenman 1165f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 1166f7788e8eSJonathan Lemon /* 1167f7788e8eSJonathan Lemon * Shift in read opcode. 1168f7788e8eSJonathan Lemon */ 116900c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_READ, 3); 1170f7788e8eSJonathan Lemon /* 1171f7788e8eSJonathan Lemon * Shift in address. 1172f7788e8eSJonathan Lemon */ 1173f7788e8eSJonathan Lemon data = 0; 1174f7788e8eSJonathan Lemon for (x = 1 << (sc->eeprom_size - 1); x; x >>= 1) { 1175f7788e8eSJonathan Lemon if (offset & x) 1176f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS | FXP_EEPROM_EEDI; 1177f7788e8eSJonathan Lemon else 1178f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS; 1179f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1180f7788e8eSJonathan Lemon DELAY(1); 1181f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 1182f7788e8eSJonathan Lemon DELAY(1); 1183f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1184f7788e8eSJonathan Lemon DELAY(1); 1185f7788e8eSJonathan Lemon reg = CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO; 1186f7788e8eSJonathan Lemon data++; 1187f7788e8eSJonathan Lemon if (autosize && reg == 0) { 1188f7788e8eSJonathan Lemon sc->eeprom_size = data; 1189f7788e8eSJonathan Lemon break; 1190f7788e8eSJonathan Lemon } 1191f7788e8eSJonathan Lemon } 1192f7788e8eSJonathan Lemon /* 1193f7788e8eSJonathan Lemon * Shift out data. 1194f7788e8eSJonathan Lemon */ 1195f7788e8eSJonathan Lemon data = 0; 1196f7788e8eSJonathan Lemon reg = FXP_EEPROM_EECS; 1197f7788e8eSJonathan Lemon for (x = 1 << 15; x; x >>= 1) { 1198f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg | FXP_EEPROM_EESK); 1199f7788e8eSJonathan Lemon DELAY(1); 1200f7788e8eSJonathan Lemon if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO) 1201f7788e8eSJonathan Lemon data |= x; 1202f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, reg); 1203f7788e8eSJonathan Lemon DELAY(1); 1204f7788e8eSJonathan Lemon } 1205f7788e8eSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 1206f7788e8eSJonathan Lemon DELAY(1); 1207f7788e8eSJonathan Lemon 1208f7788e8eSJonathan Lemon return (data); 1209ba8c6fd5SDavid Greenman } 1210ba8c6fd5SDavid Greenman 121100c4116bSJonathan Lemon static void 121274d1ed23SMaxime Henrion fxp_eeprom_putword(struct fxp_softc *sc, int offset, uint16_t data) 121300c4116bSJonathan Lemon { 121400c4116bSJonathan Lemon int i; 121500c4116bSJonathan Lemon 121600c4116bSJonathan Lemon /* 121700c4116bSJonathan Lemon * Erase/write enable. 121800c4116bSJonathan Lemon */ 121900c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 122000c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x4, 3); 122100c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x03 << (sc->eeprom_size - 2), sc->eeprom_size); 122200c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 122300c4116bSJonathan Lemon DELAY(1); 122400c4116bSJonathan Lemon /* 122500c4116bSJonathan Lemon * Shift in write opcode, address, data. 122600c4116bSJonathan Lemon */ 122700c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 122800c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, FXP_EEPROM_OPC_WRITE, 3); 122900c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, offset, sc->eeprom_size); 123000c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, data, 16); 123100c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 123200c4116bSJonathan Lemon DELAY(1); 123300c4116bSJonathan Lemon /* 123400c4116bSJonathan Lemon * Wait for EEPROM to finish up. 123500c4116bSJonathan Lemon */ 123600c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 123700c4116bSJonathan Lemon DELAY(1); 123800c4116bSJonathan Lemon for (i = 0; i < 1000; i++) { 123900c4116bSJonathan Lemon if (CSR_READ_2(sc, FXP_CSR_EEPROMCONTROL) & FXP_EEPROM_EEDO) 124000c4116bSJonathan Lemon break; 124100c4116bSJonathan Lemon DELAY(50); 124200c4116bSJonathan Lemon } 124300c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 124400c4116bSJonathan Lemon DELAY(1); 124500c4116bSJonathan Lemon /* 124600c4116bSJonathan Lemon * Erase/write disable. 124700c4116bSJonathan Lemon */ 124800c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, FXP_EEPROM_EECS); 124900c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0x4, 3); 125000c4116bSJonathan Lemon fxp_eeprom_shiftin(sc, 0, sc->eeprom_size); 125100c4116bSJonathan Lemon CSR_WRITE_2(sc, FXP_CSR_EEPROMCONTROL, 0); 125200c4116bSJonathan Lemon DELAY(1); 125300c4116bSJonathan Lemon } 125400c4116bSJonathan Lemon 1255ba8c6fd5SDavid Greenman /* 1256e9bf2fa7SDavid Greenman * From NetBSD: 1257e9bf2fa7SDavid Greenman * 1258e9bf2fa7SDavid Greenman * Figure out EEPROM size. 1259e9bf2fa7SDavid Greenman * 1260e9bf2fa7SDavid Greenman * 559's can have either 64-word or 256-word EEPROMs, the 558 1261e9bf2fa7SDavid Greenman * datasheet only talks about 64-word EEPROMs, and the 557 datasheet 1262e9bf2fa7SDavid Greenman * talks about the existance of 16 to 256 word EEPROMs. 1263e9bf2fa7SDavid Greenman * 1264e9bf2fa7SDavid Greenman * The only known sizes are 64 and 256, where the 256 version is used 1265e9bf2fa7SDavid Greenman * by CardBus cards to store CIS information. 1266e9bf2fa7SDavid Greenman * 1267e9bf2fa7SDavid Greenman * The address is shifted in msb-to-lsb, and after the last 1268e9bf2fa7SDavid Greenman * address-bit the EEPROM is supposed to output a `dummy zero' bit, 1269e9bf2fa7SDavid Greenman * after which follows the actual data. We try to detect this zero, by 1270e9bf2fa7SDavid Greenman * probing the data-out bit in the EEPROM control register just after 1271e9bf2fa7SDavid Greenman * having shifted in a bit. If the bit is zero, we assume we've 1272e9bf2fa7SDavid Greenman * shifted enough address bits. The data-out should be tri-state, 1273e9bf2fa7SDavid Greenman * before this, which should translate to a logical one. 1274e9bf2fa7SDavid Greenman */ 1275e9bf2fa7SDavid Greenman static void 1276f7788e8eSJonathan Lemon fxp_autosize_eeprom(struct fxp_softc *sc) 1277e9bf2fa7SDavid Greenman { 1278e9bf2fa7SDavid Greenman 1279f7788e8eSJonathan Lemon /* guess maximum size of 256 words */ 1280f7788e8eSJonathan Lemon sc->eeprom_size = 8; 1281f7788e8eSJonathan Lemon 1282f7788e8eSJonathan Lemon /* autosize */ 1283f7788e8eSJonathan Lemon (void) fxp_eeprom_getword(sc, 0, 1); 1284e9bf2fa7SDavid Greenman } 1285f7788e8eSJonathan Lemon 1286ba8c6fd5SDavid Greenman static void 1287f7788e8eSJonathan Lemon fxp_read_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words) 1288ba8c6fd5SDavid Greenman { 1289f7788e8eSJonathan Lemon int i; 1290ba8c6fd5SDavid Greenman 1291f7788e8eSJonathan Lemon for (i = 0; i < words; i++) 1292f7788e8eSJonathan Lemon data[i] = fxp_eeprom_getword(sc, offset + i, 0); 1293ba8c6fd5SDavid Greenman } 1294ba8c6fd5SDavid Greenman 129500c4116bSJonathan Lemon static void 129600c4116bSJonathan Lemon fxp_write_eeprom(struct fxp_softc *sc, u_short *data, int offset, int words) 129700c4116bSJonathan Lemon { 129800c4116bSJonathan Lemon int i; 129900c4116bSJonathan Lemon 130000c4116bSJonathan Lemon for (i = 0; i < words; i++) 130100c4116bSJonathan Lemon fxp_eeprom_putword(sc, offset + i, data[i]); 130200c4116bSJonathan Lemon } 130300c4116bSJonathan Lemon 1304a17c678eSDavid Greenman /* 13054953bccaSNate Lawson * Grab the softc lock and call the real fxp_start_body() routine 1306a17c678eSDavid Greenman */ 1307a17c678eSDavid Greenman static void 1308f7788e8eSJonathan Lemon fxp_start(struct ifnet *ifp) 1309a17c678eSDavid Greenman { 13109b44ff22SGarrett Wollman struct fxp_softc *sc = ifp->if_softc; 13114953bccaSNate Lawson 13124953bccaSNate Lawson FXP_LOCK(sc); 13134953bccaSNate Lawson fxp_start_body(ifp); 13144953bccaSNate Lawson FXP_UNLOCK(sc); 13154953bccaSNate Lawson } 13164953bccaSNate Lawson 13174953bccaSNate Lawson /* 13184953bccaSNate Lawson * Start packet transmission on the interface. 13194953bccaSNate Lawson * This routine must be called with the softc lock held, and is an 13204953bccaSNate Lawson * internal entry point only. 13214953bccaSNate Lawson */ 13224953bccaSNate Lawson static void 13234953bccaSNate Lawson fxp_start_body(struct ifnet *ifp) 13244953bccaSNate Lawson { 13254953bccaSNate Lawson struct fxp_softc *sc = ifp->if_softc; 1326b2badf02SMaxime Henrion struct mbuf *mb_head; 13274e53f837SPyun YongHyeon int txqueued; 1328a17c678eSDavid Greenman 132967fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 133040c20505SMaxime Henrion 1331c109e385SPyun YongHyeon if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 1332c109e385SPyun YongHyeon IFF_DRV_RUNNING) 1333c109e385SPyun YongHyeon return; 1334c109e385SPyun YongHyeon 13354e53f837SPyun YongHyeon if (sc->tx_queued > FXP_NTXCB_HIWAT) 13364e53f837SPyun YongHyeon fxp_txeof(sc); 1337483b9871SDavid Greenman /* 1338483b9871SDavid Greenman * We're finished if there is nothing more to add to the list or if 1339483b9871SDavid Greenman * we're all filled up with buffers to transmit. 13403114fdb4SDavid Greenman * NOTE: One TxCB is reserved to guarantee that fxp_mc_setup() can add 13413114fdb4SDavid Greenman * a NOP command when needed. 1342483b9871SDavid Greenman */ 134340c20505SMaxime Henrion txqueued = 0; 13447929aa03SMax Laier while (!IFQ_DRV_IS_EMPTY(&ifp->if_snd) && 13457929aa03SMax Laier sc->tx_queued < FXP_NTXCB - 1) { 1346483b9871SDavid Greenman 1347dfe61cf1SDavid Greenman /* 1348dfe61cf1SDavid Greenman * Grab a packet to transmit. 1349dfe61cf1SDavid Greenman */ 13507929aa03SMax Laier IFQ_DRV_DEQUEUE(&ifp->if_snd, mb_head); 13517929aa03SMax Laier if (mb_head == NULL) 13527929aa03SMax Laier break; 1353a17c678eSDavid Greenman 13544e53f837SPyun YongHyeon if (fxp_encap(sc, &mb_head)) { 13554e53f837SPyun YongHyeon if (mb_head == NULL) 135640c20505SMaxime Henrion break; 13574e53f837SPyun YongHyeon IFQ_DRV_PREPEND(&ifp->if_snd, mb_head); 13584e53f837SPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_OACTIVE; 135940c20505SMaxime Henrion } 13604e53f837SPyun YongHyeon txqueued++; 13614e53f837SPyun YongHyeon /* 13624e53f837SPyun YongHyeon * Pass packet to bpf if there is a listener. 13634e53f837SPyun YongHyeon */ 13644e53f837SPyun YongHyeon BPF_MTAP(ifp, mb_head); 13654e53f837SPyun YongHyeon } 136640c20505SMaxime Henrion 136740c20505SMaxime Henrion /* 136840c20505SMaxime Henrion * We're finished. If we added to the list, issue a RESUME to get DMA 136940c20505SMaxime Henrion * going again if suspended. 137040c20505SMaxime Henrion */ 13714e53f837SPyun YongHyeon if (txqueued > 0) { 1372a2057a72SPyun YongHyeon bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, 1373a2057a72SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 137440c20505SMaxime Henrion fxp_scb_wait(sc); 137540c20505SMaxime Henrion fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_RESUME); 13764e53f837SPyun YongHyeon /* 13774e53f837SPyun YongHyeon * Set a 5 second timer just in case we don't hear 13784e53f837SPyun YongHyeon * from the card again. 13794e53f837SPyun YongHyeon */ 13804e53f837SPyun YongHyeon sc->watchdog_timer = 5; 138140c20505SMaxime Henrion } 138240c20505SMaxime Henrion } 138340c20505SMaxime Henrion 138440c20505SMaxime Henrion static int 13854e53f837SPyun YongHyeon fxp_encap(struct fxp_softc *sc, struct mbuf **m_head) 138640c20505SMaxime Henrion { 138740c20505SMaxime Henrion struct ifnet *ifp; 138840c20505SMaxime Henrion struct mbuf *m; 138940c20505SMaxime Henrion struct fxp_tx *txp; 139040c20505SMaxime Henrion struct fxp_cb_tx *cbp; 1391c21e84e4SPyun YongHyeon struct tcphdr *tcp; 139240c20505SMaxime Henrion bus_dma_segment_t segs[FXP_NTXSEG]; 1393c21e84e4SPyun YongHyeon int error, i, nseg, tcp_payload; 139440c20505SMaxime Henrion 139540c20505SMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 1396fc74a9f9SBrooks Davis ifp = sc->ifp; 139740c20505SMaxime Henrion 1398c21e84e4SPyun YongHyeon tcp_payload = 0; 1399c21e84e4SPyun YongHyeon tcp = NULL; 1400dfe61cf1SDavid Greenman /* 1401483b9871SDavid Greenman * Get pointer to next available tx desc. 1402dfe61cf1SDavid Greenman */ 1403b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_last->tx_next; 1404c8bca6dcSBill Paul 1405c8bca6dcSBill Paul /* 1406a35e7eaaSDon Lewis * A note in Appendix B of the Intel 8255x 10/100 Mbps 1407a35e7eaaSDon Lewis * Ethernet Controller Family Open Source Software 1408a35e7eaaSDon Lewis * Developer Manual says: 1409a35e7eaaSDon Lewis * Using software parsing is only allowed with legal 1410a35e7eaaSDon Lewis * TCP/IP or UDP/IP packets. 1411a35e7eaaSDon Lewis * ... 1412a35e7eaaSDon Lewis * For all other datagrams, hardware parsing must 1413a35e7eaaSDon Lewis * be used. 1414a35e7eaaSDon Lewis * Software parsing appears to truncate ICMP and 1415a35e7eaaSDon Lewis * fragmented UDP packets that contain one to three 1416a35e7eaaSDon Lewis * bytes in the second (and final) mbuf of the packet. 1417a35e7eaaSDon Lewis */ 1418a35e7eaaSDon Lewis if (sc->flags & FXP_FLAG_EXT_RFA) 1419a35e7eaaSDon Lewis txp->tx_cb->ipcb_ip_activation_high = 1420a35e7eaaSDon Lewis FXP_IPCB_HARDWAREPARSING_ENABLE; 1421a35e7eaaSDon Lewis 14224e53f837SPyun YongHyeon m = *m_head; 1423c21e84e4SPyun YongHyeon if (m->m_pkthdr.csum_flags & CSUM_TSO) { 1424c21e84e4SPyun YongHyeon /* 1425c21e84e4SPyun YongHyeon * 82550/82551 requires ethernet/IP/TCP headers must be 1426c21e84e4SPyun YongHyeon * contained in the first active transmit buffer. 1427c21e84e4SPyun YongHyeon */ 1428c21e84e4SPyun YongHyeon struct ether_header *eh; 1429c21e84e4SPyun YongHyeon struct ip *ip; 1430c21e84e4SPyun YongHyeon uint32_t ip_off, poff; 1431c21e84e4SPyun YongHyeon 1432c21e84e4SPyun YongHyeon if (M_WRITABLE(*m_head) == 0) { 1433c21e84e4SPyun YongHyeon /* Get a writable copy. */ 1434c21e84e4SPyun YongHyeon m = m_dup(*m_head, M_DONTWAIT); 1435c21e84e4SPyun YongHyeon m_freem(*m_head); 1436c21e84e4SPyun YongHyeon if (m == NULL) { 1437c21e84e4SPyun YongHyeon *m_head = NULL; 1438c21e84e4SPyun YongHyeon return (ENOBUFS); 1439c21e84e4SPyun YongHyeon } 1440c21e84e4SPyun YongHyeon *m_head = m; 1441c21e84e4SPyun YongHyeon } 1442c21e84e4SPyun YongHyeon ip_off = sizeof(struct ether_header); 1443c21e84e4SPyun YongHyeon m = m_pullup(*m_head, ip_off); 1444c21e84e4SPyun YongHyeon if (m == NULL) { 1445c21e84e4SPyun YongHyeon *m_head = NULL; 1446c21e84e4SPyun YongHyeon return (ENOBUFS); 1447c21e84e4SPyun YongHyeon } 1448c21e84e4SPyun YongHyeon eh = mtod(m, struct ether_header *); 1449c21e84e4SPyun YongHyeon /* Check the existence of VLAN tag. */ 1450c21e84e4SPyun YongHyeon if (eh->ether_type == htons(ETHERTYPE_VLAN)) { 1451c21e84e4SPyun YongHyeon ip_off = sizeof(struct ether_vlan_header); 1452c21e84e4SPyun YongHyeon m = m_pullup(m, ip_off); 1453c21e84e4SPyun YongHyeon if (m == NULL) { 1454c21e84e4SPyun YongHyeon *m_head = NULL; 1455c21e84e4SPyun YongHyeon return (ENOBUFS); 1456c21e84e4SPyun YongHyeon } 1457c21e84e4SPyun YongHyeon } 1458c21e84e4SPyun YongHyeon m = m_pullup(m, ip_off + sizeof(struct ip)); 1459c21e84e4SPyun YongHyeon if (m == NULL) { 1460c21e84e4SPyun YongHyeon *m_head = NULL; 1461c21e84e4SPyun YongHyeon return (ENOBUFS); 1462c21e84e4SPyun YongHyeon } 1463c21e84e4SPyun YongHyeon ip = (struct ip *)(mtod(m, char *) + ip_off); 1464c21e84e4SPyun YongHyeon poff = ip_off + (ip->ip_hl << 2); 1465c21e84e4SPyun YongHyeon m = m_pullup(m, poff + sizeof(struct tcphdr)); 1466c21e84e4SPyun YongHyeon if (m == NULL) { 1467c21e84e4SPyun YongHyeon *m_head = NULL; 1468c21e84e4SPyun YongHyeon return (ENOBUFS); 1469c21e84e4SPyun YongHyeon } 1470c21e84e4SPyun YongHyeon tcp = (struct tcphdr *)(mtod(m, char *) + poff); 1471cbecedb2SPyun YongHyeon m = m_pullup(m, poff + (tcp->th_off << 2)); 1472c21e84e4SPyun YongHyeon if (m == NULL) { 1473c21e84e4SPyun YongHyeon *m_head = NULL; 1474c21e84e4SPyun YongHyeon return (ENOBUFS); 1475c21e84e4SPyun YongHyeon } 1476c21e84e4SPyun YongHyeon 1477c21e84e4SPyun YongHyeon /* 1478c21e84e4SPyun YongHyeon * Since 82550/82551 doesn't modify IP length and pseudo 1479c21e84e4SPyun YongHyeon * checksum in the first frame driver should compute it. 1480c21e84e4SPyun YongHyeon */ 148196486faaSPyun YongHyeon ip = (struct ip *)(mtod(m, char *) + ip_off); 148296486faaSPyun YongHyeon tcp = (struct tcphdr *)(mtod(m, char *) + poff); 1483c21e84e4SPyun YongHyeon ip->ip_sum = 0; 14840685c824SPyun YongHyeon ip->ip_len = htons(m->m_pkthdr.tso_segsz + (ip->ip_hl << 2) + 14850685c824SPyun YongHyeon (tcp->th_off << 2)); 1486c21e84e4SPyun YongHyeon tcp->th_sum = in_pseudo(ip->ip_src.s_addr, ip->ip_dst.s_addr, 1487c21e84e4SPyun YongHyeon htons(IPPROTO_TCP + (tcp->th_off << 2) + 1488c21e84e4SPyun YongHyeon m->m_pkthdr.tso_segsz)); 1489c21e84e4SPyun YongHyeon /* Compute total TCP payload. */ 1490c21e84e4SPyun YongHyeon tcp_payload = m->m_pkthdr.len - ip_off - (ip->ip_hl << 2); 1491c21e84e4SPyun YongHyeon tcp_payload -= tcp->th_off << 2; 1492c21e84e4SPyun YongHyeon *m_head = m; 14936da6d0a9SPyun YongHyeon } else if (m->m_pkthdr.csum_flags & FXP_CSUM_FEATURES) { 14946da6d0a9SPyun YongHyeon /* 14956da6d0a9SPyun YongHyeon * Deal with TCP/IP checksum offload. Note that 14966da6d0a9SPyun YongHyeon * in order for TCP checksum offload to work, 14976da6d0a9SPyun YongHyeon * the pseudo header checksum must have already 14986da6d0a9SPyun YongHyeon * been computed and stored in the checksum field 14996da6d0a9SPyun YongHyeon * in the TCP header. The stack should have 15006da6d0a9SPyun YongHyeon * already done this for us. 15016da6d0a9SPyun YongHyeon */ 15026da6d0a9SPyun YongHyeon txp->tx_cb->ipcb_ip_schedule = FXP_IPCB_TCPUDP_CHECKSUM_ENABLE; 15036da6d0a9SPyun YongHyeon if (m->m_pkthdr.csum_flags & CSUM_TCP) 15046da6d0a9SPyun YongHyeon txp->tx_cb->ipcb_ip_schedule |= FXP_IPCB_TCP_PACKET; 15056da6d0a9SPyun YongHyeon 15066da6d0a9SPyun YongHyeon #ifdef FXP_IP_CSUM_WAR 15076da6d0a9SPyun YongHyeon /* 15086da6d0a9SPyun YongHyeon * XXX The 82550 chip appears to have trouble 15096da6d0a9SPyun YongHyeon * dealing with IP header checksums in very small 15106da6d0a9SPyun YongHyeon * datagrams, namely fragments from 1 to 3 bytes 15116da6d0a9SPyun YongHyeon * in size. For example, say you want to transmit 15126da6d0a9SPyun YongHyeon * a UDP packet of 1473 bytes. The packet will be 15136da6d0a9SPyun YongHyeon * fragmented over two IP datagrams, the latter 15146da6d0a9SPyun YongHyeon * containing only one byte of data. The 82550 will 15156da6d0a9SPyun YongHyeon * botch the header checksum on the 1-byte fragment. 15166da6d0a9SPyun YongHyeon * As long as the datagram contains 4 or more bytes 15176da6d0a9SPyun YongHyeon * of data, you're ok. 15186da6d0a9SPyun YongHyeon * 15196da6d0a9SPyun YongHyeon * The following code attempts to work around this 15206da6d0a9SPyun YongHyeon * problem: if the datagram is less than 38 bytes 15216da6d0a9SPyun YongHyeon * in size (14 bytes ether header, 20 bytes IP header, 15226da6d0a9SPyun YongHyeon * plus 4 bytes of data), we punt and compute the IP 15236da6d0a9SPyun YongHyeon * header checksum by hand. This workaround doesn't 15246da6d0a9SPyun YongHyeon * work very well, however, since it can be fooled 15256da6d0a9SPyun YongHyeon * by things like VLAN tags and IP options that make 15266da6d0a9SPyun YongHyeon * the header sizes/offsets vary. 15276da6d0a9SPyun YongHyeon */ 15286da6d0a9SPyun YongHyeon 15296da6d0a9SPyun YongHyeon if (m->m_pkthdr.csum_flags & CSUM_IP) { 15306da6d0a9SPyun YongHyeon if (m->m_pkthdr.len < 38) { 15316da6d0a9SPyun YongHyeon struct ip *ip; 15326da6d0a9SPyun YongHyeon m->m_data += ETHER_HDR_LEN; 15336da6d0a9SPyun YongHyeon ip = mtod(m, struct ip *); 15346da6d0a9SPyun YongHyeon ip->ip_sum = in_cksum(m, ip->ip_hl << 2); 15356da6d0a9SPyun YongHyeon m->m_data -= ETHER_HDR_LEN; 15366da6d0a9SPyun YongHyeon m->m_pkthdr.csum_flags &= ~CSUM_IP; 15376da6d0a9SPyun YongHyeon } else { 15386da6d0a9SPyun YongHyeon txp->tx_cb->ipcb_ip_activation_high = 15396da6d0a9SPyun YongHyeon FXP_IPCB_HARDWAREPARSING_ENABLE; 15406da6d0a9SPyun YongHyeon txp->tx_cb->ipcb_ip_schedule |= 15416da6d0a9SPyun YongHyeon FXP_IPCB_IP_CHECKSUM_ENABLE; 15426da6d0a9SPyun YongHyeon } 15436da6d0a9SPyun YongHyeon } 15446da6d0a9SPyun YongHyeon #endif 1545c21e84e4SPyun YongHyeon } 1546c21e84e4SPyun YongHyeon 1547a2057a72SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->fxp_txmtag, txp->tx_map, *m_head, 15484e53f837SPyun YongHyeon segs, &nseg, 0); 15494e53f837SPyun YongHyeon if (error == EFBIG) { 15504e53f837SPyun YongHyeon m = m_collapse(*m_head, M_DONTWAIT, sc->maxtxseg); 15514e53f837SPyun YongHyeon if (m == NULL) { 15524e53f837SPyun YongHyeon m_freem(*m_head); 15534e53f837SPyun YongHyeon *m_head = NULL; 15544e53f837SPyun YongHyeon return (ENOMEM); 15551104779bSMike Silbersack } 15564e53f837SPyun YongHyeon *m_head = m; 1557a2057a72SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->fxp_txmtag, txp->tx_map, 15584e53f837SPyun YongHyeon *m_head, segs, &nseg, 0); 15594e53f837SPyun YongHyeon if (error != 0) { 15604e53f837SPyun YongHyeon m_freem(*m_head); 15614e53f837SPyun YongHyeon *m_head = NULL; 15624e53f837SPyun YongHyeon return (ENOMEM); 15634e53f837SPyun YongHyeon } 15644e53f837SPyun YongHyeon } else if (error != 0) 15654e53f837SPyun YongHyeon return (error); 15664e53f837SPyun YongHyeon if (nseg == 0) { 15674e53f837SPyun YongHyeon m_freem(*m_head); 15684e53f837SPyun YongHyeon *m_head = NULL; 15694e53f837SPyun YongHyeon return (EIO); 157023a0ed7cSDavid Greenman } 157123a0ed7cSDavid Greenman 157240c20505SMaxime Henrion KASSERT(nseg <= sc->maxtxseg, ("too many DMA segments")); 1573a2057a72SPyun YongHyeon bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map, BUS_DMASYNC_PREWRITE); 1574b2badf02SMaxime Henrion 157540c20505SMaxime Henrion cbp = txp->tx_cb; 157640c20505SMaxime Henrion for (i = 0; i < nseg; i++) { 157740c20505SMaxime Henrion /* 157840c20505SMaxime Henrion * If this is an 82550/82551, then we're using extended 157940c20505SMaxime Henrion * TxCBs _and_ we're using checksum offload. This means 158040c20505SMaxime Henrion * that the TxCB is really an IPCB. One major difference 158140c20505SMaxime Henrion * between the two is that with plain extended TxCBs, 158240c20505SMaxime Henrion * the bottom half of the TxCB contains two entries from 158340c20505SMaxime Henrion * the TBD array, whereas IPCBs contain just one entry: 158440c20505SMaxime Henrion * one entry (8 bytes) has been sacrificed for the TCP/IP 158540c20505SMaxime Henrion * checksum offload control bits. So to make things work 158640c20505SMaxime Henrion * right, we have to start filling in the TBD array 158740c20505SMaxime Henrion * starting from a different place depending on whether 158840c20505SMaxime Henrion * the chip is an 82550/82551 or not. 158940c20505SMaxime Henrion */ 159040c20505SMaxime Henrion if (sc->flags & FXP_FLAG_EXT_RFA) { 159168f4ab9aSPyun YongHyeon cbp->tbd[i + 1].tb_addr = htole32(segs[i].ds_addr); 159268f4ab9aSPyun YongHyeon cbp->tbd[i + 1].tb_size = htole32(segs[i].ds_len); 159340c20505SMaxime Henrion } else { 159440c20505SMaxime Henrion cbp->tbd[i].tb_addr = htole32(segs[i].ds_addr); 159540c20505SMaxime Henrion cbp->tbd[i].tb_size = htole32(segs[i].ds_len); 159640c20505SMaxime Henrion } 159740c20505SMaxime Henrion } 1598c21e84e4SPyun YongHyeon if (sc->flags & FXP_FLAG_EXT_RFA) { 1599c21e84e4SPyun YongHyeon /* Configure dynamic TBD for 82550/82551. */ 1600c21e84e4SPyun YongHyeon cbp->tbd_number = 0xFF; 160168f4ab9aSPyun YongHyeon cbp->tbd[nseg].tb_size |= htole32(0x8000); 1602c21e84e4SPyun YongHyeon } else 160340c20505SMaxime Henrion cbp->tbd_number = nseg; 1604c21e84e4SPyun YongHyeon /* Configure TSO. */ 1605c21e84e4SPyun YongHyeon if (m->m_pkthdr.csum_flags & CSUM_TSO) { 1606c21e84e4SPyun YongHyeon cbp->tbd[-1].tb_size = htole32(m->m_pkthdr.tso_segsz << 16); 160768f4ab9aSPyun YongHyeon cbp->tbd[1].tb_size |= htole32(tcp_payload << 16); 1608c21e84e4SPyun YongHyeon cbp->ipcb_ip_schedule |= FXP_IPCB_LARGESEND_ENABLE | 1609c21e84e4SPyun YongHyeon FXP_IPCB_IP_CHECKSUM_ENABLE | 1610c21e84e4SPyun YongHyeon FXP_IPCB_TCP_PACKET | 1611c21e84e4SPyun YongHyeon FXP_IPCB_TCPUDP_CHECKSUM_ENABLE; 1612c21e84e4SPyun YongHyeon } 1613bd4fa9d9SPyun YongHyeon /* Configure VLAN hardware tag insertion. */ 1614bd4fa9d9SPyun YongHyeon if ((m->m_flags & M_VLANTAG) != 0) { 1615bd4fa9d9SPyun YongHyeon cbp->ipcb_vlan_id = htons(m->m_pkthdr.ether_vtag); 1616bd4fa9d9SPyun YongHyeon txp->tx_cb->ipcb_ip_activation_high |= 1617bd4fa9d9SPyun YongHyeon FXP_IPCB_INSERTVLAN_ENABLE; 1618bd4fa9d9SPyun YongHyeon } 161940c20505SMaxime Henrion 16204e53f837SPyun YongHyeon txp->tx_mbuf = m; 1621b2badf02SMaxime Henrion txp->tx_cb->cb_status = 0; 1622b2badf02SMaxime Henrion txp->tx_cb->byte_count = 0; 16234e53f837SPyun YongHyeon if (sc->tx_queued != FXP_CXINT_THRESH - 1) 1624b2badf02SMaxime Henrion txp->tx_cb->cb_command = 162583e6547dSMaxime Henrion htole16(sc->tx_cmd | FXP_CB_COMMAND_SF | 162683e6547dSMaxime Henrion FXP_CB_COMMAND_S); 16274e53f837SPyun YongHyeon else 1628b2badf02SMaxime Henrion txp->tx_cb->cb_command = 162983e6547dSMaxime Henrion htole16(sc->tx_cmd | FXP_CB_COMMAND_SF | 163083e6547dSMaxime Henrion FXP_CB_COMMAND_S | FXP_CB_COMMAND_I); 1631c21e84e4SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) == 0) 1632b2badf02SMaxime Henrion txp->tx_cb->tx_threshold = tx_threshold; 1633a17c678eSDavid Greenman 1634a17c678eSDavid Greenman /* 1635483b9871SDavid Greenman * Advance the end of list forward. 1636a17c678eSDavid Greenman */ 163740c20505SMaxime Henrion sc->fxp_desc.tx_last->tx_cb->cb_command &= htole16(~FXP_CB_COMMAND_S); 1638b2badf02SMaxime Henrion sc->fxp_desc.tx_last = txp; 1639a17c678eSDavid Greenman 1640a17c678eSDavid Greenman /* 16411cd443acSDavid Greenman * Advance the beginning of the list forward if there are 1642b2badf02SMaxime Henrion * no other packets queued (when nothing is queued, tx_first 1643483b9871SDavid Greenman * sits on the last TxCB that was sent out). 1644a17c678eSDavid Greenman */ 16451cd443acSDavid Greenman if (sc->tx_queued == 0) 1646b2badf02SMaxime Henrion sc->fxp_desc.tx_first = txp; 1647a17c678eSDavid Greenman 16481cd443acSDavid Greenman sc->tx_queued++; 16491cd443acSDavid Greenman 165040c20505SMaxime Henrion return (0); 1651a17c678eSDavid Greenman } 1652a17c678eSDavid Greenman 1653e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 1654e4fc250cSLuigi Rizzo static poll_handler_t fxp_poll; 1655e4fc250cSLuigi Rizzo 16561abcdbd1SAttilio Rao static int 1657e4fc250cSLuigi Rizzo fxp_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 1658e4fc250cSLuigi Rizzo { 1659e4fc250cSLuigi Rizzo struct fxp_softc *sc = ifp->if_softc; 166074d1ed23SMaxime Henrion uint8_t statack; 16611abcdbd1SAttilio Rao int rx_npkts = 0; 1662e4fc250cSLuigi Rizzo 16634953bccaSNate Lawson FXP_LOCK(sc); 166440929967SGleb Smirnoff if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 16654953bccaSNate Lawson FXP_UNLOCK(sc); 16661abcdbd1SAttilio Rao return (rx_npkts); 1667e4fc250cSLuigi Rizzo } 166840929967SGleb Smirnoff 1669e4fc250cSLuigi Rizzo statack = FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA | 1670e4fc250cSLuigi Rizzo FXP_SCB_STATACK_FR; 1671e4fc250cSLuigi Rizzo if (cmd == POLL_AND_CHECK_STATUS) { 167274d1ed23SMaxime Henrion uint8_t tmp; 16736481f301SPeter Wemm 1674e4fc250cSLuigi Rizzo tmp = CSR_READ_1(sc, FXP_CSR_SCB_STATACK); 16754953bccaSNate Lawson if (tmp == 0xff || tmp == 0) { 16764953bccaSNate Lawson FXP_UNLOCK(sc); 16771abcdbd1SAttilio Rao return (rx_npkts); /* nothing to do */ 16784953bccaSNate Lawson } 1679e4fc250cSLuigi Rizzo tmp &= ~statack; 1680e4fc250cSLuigi Rizzo /* ack what we can */ 1681e4fc250cSLuigi Rizzo if (tmp != 0) 1682e4fc250cSLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, tmp); 1683e4fc250cSLuigi Rizzo statack |= tmp; 1684e4fc250cSLuigi Rizzo } 16851abcdbd1SAttilio Rao rx_npkts = fxp_intr_body(sc, ifp, statack, count); 16864953bccaSNate Lawson FXP_UNLOCK(sc); 16871abcdbd1SAttilio Rao return (rx_npkts); 1688e4fc250cSLuigi Rizzo } 1689e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */ 1690e4fc250cSLuigi Rizzo 1691a17c678eSDavid Greenman /* 16929c7d2607SDavid Greenman * Process interface interrupts. 1693a17c678eSDavid Greenman */ 169494927790SDavid Greenman static void 1695f7788e8eSJonathan Lemon fxp_intr(void *xsc) 1696a17c678eSDavid Greenman { 1697f7788e8eSJonathan Lemon struct fxp_softc *sc = xsc; 1698fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 169974d1ed23SMaxime Henrion uint8_t statack; 17000f4dc94cSChuck Paterson 17014953bccaSNate Lawson FXP_LOCK(sc); 1702704d1965SWarner Losh if (sc->suspended) { 1703704d1965SWarner Losh FXP_UNLOCK(sc); 1704704d1965SWarner Losh return; 1705704d1965SWarner Losh } 1706704d1965SWarner Losh 1707e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 170840929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 17094953bccaSNate Lawson FXP_UNLOCK(sc); 1710e4fc250cSLuigi Rizzo return; 17114953bccaSNate Lawson } 1712e4fc250cSLuigi Rizzo #endif 1713b184b38eSDavid Greenman while ((statack = CSR_READ_1(sc, FXP_CSR_SCB_STATACK)) != 0) { 1714a17c678eSDavid Greenman /* 171511457bbfSJonathan Lemon * It should not be possible to have all bits set; the 171611457bbfSJonathan Lemon * FXP_SCB_INTR_SWI bit always returns 0 on a read. If 171711457bbfSJonathan Lemon * all bits are set, this may indicate that the card has 171811457bbfSJonathan Lemon * been physically ejected, so ignore it. 171911457bbfSJonathan Lemon */ 17204953bccaSNate Lawson if (statack == 0xff) { 17214953bccaSNate Lawson FXP_UNLOCK(sc); 172211457bbfSJonathan Lemon return; 17234953bccaSNate Lawson } 172411457bbfSJonathan Lemon 172511457bbfSJonathan Lemon /* 1726a17c678eSDavid Greenman * First ACK all the interrupts in this pass. 1727a17c678eSDavid Greenman */ 1728ba8c6fd5SDavid Greenman CSR_WRITE_1(sc, FXP_CSR_SCB_STATACK, statack); 1729c109e385SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 17304953bccaSNate Lawson fxp_intr_body(sc, ifp, statack, -1); 1731e4fc250cSLuigi Rizzo } 17324953bccaSNate Lawson FXP_UNLOCK(sc); 1733e4fc250cSLuigi Rizzo } 1734e4fc250cSLuigi Rizzo 1735e4fc250cSLuigi Rizzo static void 1736b2badf02SMaxime Henrion fxp_txeof(struct fxp_softc *sc) 1737b2badf02SMaxime Henrion { 17384e53f837SPyun YongHyeon struct ifnet *ifp; 1739b2badf02SMaxime Henrion struct fxp_tx *txp; 1740b2badf02SMaxime Henrion 17414e53f837SPyun YongHyeon ifp = sc->ifp; 1742a2057a72SPyun YongHyeon bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, 1743a2057a72SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 1744b2badf02SMaxime Henrion for (txp = sc->fxp_desc.tx_first; sc->tx_queued && 174583e6547dSMaxime Henrion (le16toh(txp->tx_cb->cb_status) & FXP_CB_STATUS_C) != 0; 1746b2badf02SMaxime Henrion txp = txp->tx_next) { 1747b2badf02SMaxime Henrion if (txp->tx_mbuf != NULL) { 1748a2057a72SPyun YongHyeon bus_dmamap_sync(sc->fxp_txmtag, txp->tx_map, 1749b2badf02SMaxime Henrion BUS_DMASYNC_POSTWRITE); 1750a2057a72SPyun YongHyeon bus_dmamap_unload(sc->fxp_txmtag, txp->tx_map); 1751b2badf02SMaxime Henrion m_freem(txp->tx_mbuf); 1752b2badf02SMaxime Henrion txp->tx_mbuf = NULL; 1753b2badf02SMaxime Henrion /* clear this to reset csum offload bits */ 1754b2badf02SMaxime Henrion txp->tx_cb->tbd[0].tb_addr = 0; 1755b2badf02SMaxime Henrion } 1756b2badf02SMaxime Henrion sc->tx_queued--; 17574e53f837SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 1758b2badf02SMaxime Henrion } 1759b2badf02SMaxime Henrion sc->fxp_desc.tx_first = txp; 1760a2057a72SPyun YongHyeon bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, 1761a2057a72SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 17626b24912cSPyun YongHyeon if (sc->tx_queued == 0) 176325935344SPyun YongHyeon sc->watchdog_timer = 0; 1764b2badf02SMaxime Henrion } 1765b2badf02SMaxime Henrion 1766b2badf02SMaxime Henrion static void 1767f13075afSPyun YongHyeon fxp_rxcsum(struct fxp_softc *sc, struct ifnet *ifp, struct mbuf *m, 1768f13075afSPyun YongHyeon uint16_t status, int pos) 1769f13075afSPyun YongHyeon { 1770f13075afSPyun YongHyeon struct ether_header *eh; 1771f13075afSPyun YongHyeon struct ip *ip; 1772f13075afSPyun YongHyeon struct udphdr *uh; 1773f13075afSPyun YongHyeon int32_t hlen, len, pktlen, temp32; 1774f13075afSPyun YongHyeon uint16_t csum, *opts; 1775f13075afSPyun YongHyeon 1776f13075afSPyun YongHyeon if ((sc->flags & FXP_FLAG_82559_RXCSUM) == 0) { 1777f13075afSPyun YongHyeon if ((status & FXP_RFA_STATUS_PARSE) != 0) { 1778f13075afSPyun YongHyeon if (status & FXP_RFDX_CS_IP_CSUM_BIT_VALID) 1779f13075afSPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 1780f13075afSPyun YongHyeon if (status & FXP_RFDX_CS_IP_CSUM_VALID) 1781f13075afSPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 1782f13075afSPyun YongHyeon if ((status & FXP_RFDX_CS_TCPUDP_CSUM_BIT_VALID) && 1783f13075afSPyun YongHyeon (status & FXP_RFDX_CS_TCPUDP_CSUM_VALID)) { 1784f13075afSPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_DATA_VALID | 1785f13075afSPyun YongHyeon CSUM_PSEUDO_HDR; 1786f13075afSPyun YongHyeon m->m_pkthdr.csum_data = 0xffff; 1787f13075afSPyun YongHyeon } 1788f13075afSPyun YongHyeon } 1789f13075afSPyun YongHyeon return; 1790f13075afSPyun YongHyeon } 1791f13075afSPyun YongHyeon 1792f13075afSPyun YongHyeon pktlen = m->m_pkthdr.len; 1793f13075afSPyun YongHyeon if (pktlen < sizeof(struct ether_header) + sizeof(struct ip)) 1794f13075afSPyun YongHyeon return; 1795f13075afSPyun YongHyeon eh = mtod(m, struct ether_header *); 1796f13075afSPyun YongHyeon if (eh->ether_type != htons(ETHERTYPE_IP)) 1797f13075afSPyun YongHyeon return; 1798f13075afSPyun YongHyeon ip = (struct ip *)(eh + 1); 1799f13075afSPyun YongHyeon if (ip->ip_v != IPVERSION) 1800f13075afSPyun YongHyeon return; 1801f13075afSPyun YongHyeon 1802f13075afSPyun YongHyeon hlen = ip->ip_hl << 2; 1803f13075afSPyun YongHyeon pktlen -= sizeof(struct ether_header); 1804f13075afSPyun YongHyeon if (hlen < sizeof(struct ip)) 1805f13075afSPyun YongHyeon return; 1806f13075afSPyun YongHyeon if (ntohs(ip->ip_len) < hlen) 1807f13075afSPyun YongHyeon return; 1808f13075afSPyun YongHyeon if (ntohs(ip->ip_len) != pktlen) 1809f13075afSPyun YongHyeon return; 1810f13075afSPyun YongHyeon if (ip->ip_off & htons(IP_MF | IP_OFFMASK)) 1811f13075afSPyun YongHyeon return; /* can't handle fragmented packet */ 1812f13075afSPyun YongHyeon 1813f13075afSPyun YongHyeon switch (ip->ip_p) { 1814f13075afSPyun YongHyeon case IPPROTO_TCP: 1815f13075afSPyun YongHyeon if (pktlen < (hlen + sizeof(struct tcphdr))) 1816f13075afSPyun YongHyeon return; 1817f13075afSPyun YongHyeon break; 1818f13075afSPyun YongHyeon case IPPROTO_UDP: 1819f13075afSPyun YongHyeon if (pktlen < (hlen + sizeof(struct udphdr))) 1820f13075afSPyun YongHyeon return; 1821f13075afSPyun YongHyeon uh = (struct udphdr *)((caddr_t)ip + hlen); 1822f13075afSPyun YongHyeon if (uh->uh_sum == 0) 1823f13075afSPyun YongHyeon return; /* no checksum */ 1824f13075afSPyun YongHyeon break; 1825f13075afSPyun YongHyeon default: 1826f13075afSPyun YongHyeon return; 1827f13075afSPyun YongHyeon } 1828f13075afSPyun YongHyeon /* Extract computed checksum. */ 1829f13075afSPyun YongHyeon csum = be16dec(mtod(m, char *) + pos); 1830f13075afSPyun YongHyeon /* checksum fixup for IP options */ 1831f13075afSPyun YongHyeon len = hlen - sizeof(struct ip); 1832f13075afSPyun YongHyeon if (len > 0) { 1833f13075afSPyun YongHyeon opts = (uint16_t *)(ip + 1); 1834f13075afSPyun YongHyeon for (; len > 0; len -= sizeof(uint16_t), opts++) { 1835f13075afSPyun YongHyeon temp32 = csum - *opts; 1836f13075afSPyun YongHyeon temp32 = (temp32 >> 16) + (temp32 & 65535); 1837f13075afSPyun YongHyeon csum = temp32 & 65535; 1838f13075afSPyun YongHyeon } 1839f13075afSPyun YongHyeon } 1840f13075afSPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_DATA_VALID; 1841f13075afSPyun YongHyeon m->m_pkthdr.csum_data = csum; 1842f13075afSPyun YongHyeon } 1843f13075afSPyun YongHyeon 18441abcdbd1SAttilio Rao static int 184574d1ed23SMaxime Henrion fxp_intr_body(struct fxp_softc *sc, struct ifnet *ifp, uint8_t statack, 18464953bccaSNate Lawson int count) 1847e4fc250cSLuigi Rizzo { 18482b5989e9SLuigi Rizzo struct mbuf *m; 1849b2badf02SMaxime Henrion struct fxp_rx *rxp; 18502b5989e9SLuigi Rizzo struct fxp_rfa *rfa; 18512b5989e9SLuigi Rizzo int rnr = (statack & FXP_SCB_STATACK_RNR) ? 1 : 0; 18521abcdbd1SAttilio Rao int rx_npkts; 185360bb79ebSPyun YongHyeon uint16_t status; 18542b5989e9SLuigi Rizzo 18551abcdbd1SAttilio Rao rx_npkts = 0; 185667fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 18571abcdbd1SAttilio Rao 18582b5989e9SLuigi Rizzo if (rnr) 18590f1db1d6SMaxime Henrion sc->rnr++; 1860947e3815SIan Dowse #ifdef DEVICE_POLLING 1861947e3815SIan Dowse /* Pick up a deferred RNR condition if `count' ran out last time. */ 1862947e3815SIan Dowse if (sc->flags & FXP_FLAG_DEFERRED_RNR) { 1863947e3815SIan Dowse sc->flags &= ~FXP_FLAG_DEFERRED_RNR; 1864947e3815SIan Dowse rnr = 1; 1865947e3815SIan Dowse } 1866947e3815SIan Dowse #endif 1867a17c678eSDavid Greenman 1868a17c678eSDavid Greenman /* 18693114fdb4SDavid Greenman * Free any finished transmit mbuf chains. 187006936301SBill Paul * 187106936301SBill Paul * Handle the CNA event likt a CXTNO event. It used to 187206936301SBill Paul * be that this event (control unit not ready) was not 187306936301SBill Paul * encountered, but it is now with the SMPng modifications. 187406936301SBill Paul * The exact sequence of events that occur when the interface 187506936301SBill Paul * is brought up are different now, and if this event 187606936301SBill Paul * goes unhandled, the configuration/rxfilter setup sequence 187706936301SBill Paul * can stall for several seconds. The result is that no 187806936301SBill Paul * packets go out onto the wire for about 5 to 10 seconds 187906936301SBill Paul * after the interface is ifconfig'ed for the first time. 18803114fdb4SDavid Greenman */ 18814e53f837SPyun YongHyeon if (statack & (FXP_SCB_STATACK_CXTNO | FXP_SCB_STATACK_CNA)) 1882b2badf02SMaxime Henrion fxp_txeof(sc); 18833114fdb4SDavid Greenman 18843114fdb4SDavid Greenman /* 18853114fdb4SDavid Greenman * Try to start more packets transmitting. 18863114fdb4SDavid Greenman */ 18877929aa03SMax Laier if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 18884953bccaSNate Lawson fxp_start_body(ifp); 18892b5989e9SLuigi Rizzo 18902b5989e9SLuigi Rizzo /* 18912b5989e9SLuigi Rizzo * Just return if nothing happened on the receive side. 18922b5989e9SLuigi Rizzo */ 1893947e3815SIan Dowse if (!rnr && (statack & FXP_SCB_STATACK_FR) == 0) 18941abcdbd1SAttilio Rao return (rx_npkts); 18952b5989e9SLuigi Rizzo 18963114fdb4SDavid Greenman /* 1897a17c678eSDavid Greenman * Process receiver interrupts. If a no-resource (RNR) 1898a17c678eSDavid Greenman * condition exists, get whatever packets we can and 1899a17c678eSDavid Greenman * re-start the receiver. 1900947e3815SIan Dowse * 19012b5989e9SLuigi Rizzo * When using polling, we do not process the list to completion, 19022b5989e9SLuigi Rizzo * so when we get an RNR interrupt we must defer the restart 19032b5989e9SLuigi Rizzo * until we hit the last buffer with the C bit set. 19042b5989e9SLuigi Rizzo * If we run out of cycles and rfa_headm has the C bit set, 1905947e3815SIan Dowse * record the pending RNR in the FXP_FLAG_DEFERRED_RNR flag so 1906947e3815SIan Dowse * that the info will be used in the subsequent polling cycle. 1907a17c678eSDavid Greenman */ 19082b5989e9SLuigi Rizzo for (;;) { 1909b2badf02SMaxime Henrion rxp = sc->fxp_desc.rx_head; 1910b2badf02SMaxime Henrion m = rxp->rx_mbuf; 1911ba8c6fd5SDavid Greenman rfa = (struct fxp_rfa *)(m->m_ext.ext_buf + 1912ba8c6fd5SDavid Greenman RFA_ALIGNMENT_FUDGE); 1913a2057a72SPyun YongHyeon bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map, 19144812aef5SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 1915a17c678eSDavid Greenman 1916e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING /* loop at most count times if count >=0 */ 1917947e3815SIan Dowse if (count >= 0 && count-- == 0) { 1918947e3815SIan Dowse if (rnr) { 1919947e3815SIan Dowse /* Defer RNR processing until the next time. */ 1920947e3815SIan Dowse sc->flags |= FXP_FLAG_DEFERRED_RNR; 1921947e3815SIan Dowse rnr = 0; 1922947e3815SIan Dowse } 19232b5989e9SLuigi Rizzo break; 1924947e3815SIan Dowse } 19252b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */ 19262b5989e9SLuigi Rizzo 192760bb79ebSPyun YongHyeon status = le16toh(rfa->rfa_status); 192860bb79ebSPyun YongHyeon if ((status & FXP_RFA_STATUS_C) == 0) 19292b5989e9SLuigi Rizzo break; 19302b5989e9SLuigi Rizzo 1931f7a5f737SPyun YongHyeon if ((status & FXP_RFA_STATUS_RNR) != 0) 1932f7a5f737SPyun YongHyeon rnr++; 1933dfe61cf1SDavid Greenman /* 1934b2badf02SMaxime Henrion * Advance head forward. 1935dfe61cf1SDavid Greenman */ 1936b2badf02SMaxime Henrion sc->fxp_desc.rx_head = rxp->rx_next; 1937a17c678eSDavid Greenman 1938dfe61cf1SDavid Greenman /* 1939ba8c6fd5SDavid Greenman * Add a new buffer to the receive chain. 1940ba8c6fd5SDavid Greenman * If this fails, the old buffer is recycled 1941ba8c6fd5SDavid Greenman * instead. 1942dfe61cf1SDavid Greenman */ 194385050421SPyun YongHyeon if (fxp_new_rfabuf(sc, rxp) == 0) { 1944aed53495SDavid Greenman int total_len; 1945a17c678eSDavid Greenman 1946e8c8b728SJonathan Lemon /* 19472b5989e9SLuigi Rizzo * Fetch packet length (the top 2 bits of 19482b5989e9SLuigi Rizzo * actual_size are flags set by the controller 19492b5989e9SLuigi Rizzo * upon completion), and drop the packet in case 19502b5989e9SLuigi Rizzo * of bogus length or CRC errors. 1951e8c8b728SJonathan Lemon */ 1952bafb64afSMaxime Henrion total_len = le16toh(rfa->actual_size) & 0x3fff; 1953f13075afSPyun YongHyeon if ((sc->flags & FXP_FLAG_82559_RXCSUM) != 0 && 1954f13075afSPyun YongHyeon (ifp->if_capenable & IFCAP_RXCSUM) != 0) { 1955f13075afSPyun YongHyeon /* Adjust for appended checksum bytes. */ 1956f13075afSPyun YongHyeon total_len -= 2; 1957f13075afSPyun YongHyeon } 1958991ae908SPyun YongHyeon if (total_len < (int)sizeof(struct ether_header) || 1959f7a5f737SPyun YongHyeon total_len > (MCLBYTES - RFA_ALIGNMENT_FUDGE - 1960f7a5f737SPyun YongHyeon sc->rfa_size) || 1961f7a5f737SPyun YongHyeon status & (FXP_RFA_STATUS_CRC | 1962991ae908SPyun YongHyeon FXP_RFA_STATUS_ALIGN | FXP_RFA_STATUS_OVERRUN)) { 1963e8c8b728SJonathan Lemon m_freem(m); 1964f7a5f737SPyun YongHyeon fxp_add_rfabuf(sc, rxp); 19652b5989e9SLuigi Rizzo continue; 1966e8c8b728SJonathan Lemon } 1967920b58e8SBrooks Davis 19682e2de7f2SArchie Cobbs m->m_pkthdr.len = m->m_len = total_len; 1969673d9191SSam Leffler m->m_pkthdr.rcvif = ifp; 1970673d9191SSam Leffler 1971f13075afSPyun YongHyeon /* Do IP checksum checking. */ 1972f13075afSPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) 1973f13075afSPyun YongHyeon fxp_rxcsum(sc, ifp, m, status, total_len); 1974bd4fa9d9SPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0 && 1975bd4fa9d9SPyun YongHyeon (status & FXP_RFA_STATUS_VLAN) != 0) { 1976bd4fa9d9SPyun YongHyeon m->m_pkthdr.ether_vtag = 1977bd4fa9d9SPyun YongHyeon ntohs(rfa->rfax_vlan_id); 1978bd4fa9d9SPyun YongHyeon m->m_flags |= M_VLANTAG; 1979bd4fa9d9SPyun YongHyeon } 198005fb8c3fSNate Lawson /* 198105fb8c3fSNate Lawson * Drop locks before calling if_input() since it 198205fb8c3fSNate Lawson * may re-enter fxp_start() in the netisr case. 198305fb8c3fSNate Lawson * This would result in a lock reversal. Better 198405fb8c3fSNate Lawson * performance might be obtained by chaining all 198505fb8c3fSNate Lawson * packets received, dropping the lock, and then 198605fb8c3fSNate Lawson * calling if_input() on each one. 198705fb8c3fSNate Lawson */ 198805fb8c3fSNate Lawson FXP_UNLOCK(sc); 1989673d9191SSam Leffler (*ifp->if_input)(ifp, m); 199005fb8c3fSNate Lawson FXP_LOCK(sc); 19911abcdbd1SAttilio Rao rx_npkts++; 1992c109e385SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 1993c109e385SPyun YongHyeon return (rx_npkts); 199485050421SPyun YongHyeon } else { 199585050421SPyun YongHyeon /* Reuse RFA and loaded DMA map. */ 199685050421SPyun YongHyeon ifp->if_iqdrops++; 199785050421SPyun YongHyeon fxp_discard_rfabuf(sc, rxp); 1998a17c678eSDavid Greenman } 199985050421SPyun YongHyeon fxp_add_rfabuf(sc, rxp); 2000a17c678eSDavid Greenman } 20012b5989e9SLuigi Rizzo if (rnr) { 2002ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 2003ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 2004b2badf02SMaxime Henrion sc->fxp_desc.rx_head->rx_addr); 20052e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START); 2006a17c678eSDavid Greenman } 20071abcdbd1SAttilio Rao return (rx_npkts); 2008a17c678eSDavid Greenman } 2009a17c678eSDavid Greenman 2010303b270bSEivind Eklund static void 20118da9c507SPyun YongHyeon fxp_update_stats(struct fxp_softc *sc) 2012a17c678eSDavid Greenman { 2013fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 2014a17c678eSDavid Greenman struct fxp_stats *sp = sc->fxp_stats; 20158da9c507SPyun YongHyeon struct fxp_hwstats *hsp; 20168da9c507SPyun YongHyeon uint32_t *status; 2017a17c678eSDavid Greenman 20183212724cSJohn Baldwin FXP_LOCK_ASSERT(sc, MA_OWNED); 20198da9c507SPyun YongHyeon 20208da9c507SPyun YongHyeon bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, 20218da9c507SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 20228da9c507SPyun YongHyeon /* Update statistical counters. */ 20238da9c507SPyun YongHyeon if (sc->revision >= FXP_REV_82559_A0) 20248da9c507SPyun YongHyeon status = &sp->completion_status; 20258da9c507SPyun YongHyeon else if (sc->revision >= FXP_REV_82558_A4) 20268da9c507SPyun YongHyeon status = (uint32_t *)&sp->tx_tco; 20278da9c507SPyun YongHyeon else 20288da9c507SPyun YongHyeon status = &sp->tx_pause; 20298da9c507SPyun YongHyeon if (*status == htole32(FXP_STATS_DR_COMPLETE)) { 20308da9c507SPyun YongHyeon hsp = &sc->fxp_hwstats; 20318da9c507SPyun YongHyeon hsp->tx_good += le32toh(sp->tx_good); 20328da9c507SPyun YongHyeon hsp->tx_maxcols += le32toh(sp->tx_maxcols); 20338da9c507SPyun YongHyeon hsp->tx_latecols += le32toh(sp->tx_latecols); 20348da9c507SPyun YongHyeon hsp->tx_underruns += le32toh(sp->tx_underruns); 20358da9c507SPyun YongHyeon hsp->tx_lostcrs += le32toh(sp->tx_lostcrs); 20368da9c507SPyun YongHyeon hsp->tx_deffered += le32toh(sp->tx_deffered); 20378da9c507SPyun YongHyeon hsp->tx_single_collisions += le32toh(sp->tx_single_collisions); 20388da9c507SPyun YongHyeon hsp->tx_multiple_collisions += 20398da9c507SPyun YongHyeon le32toh(sp->tx_multiple_collisions); 20408da9c507SPyun YongHyeon hsp->tx_total_collisions += le32toh(sp->tx_total_collisions); 20418da9c507SPyun YongHyeon hsp->rx_good += le32toh(sp->rx_good); 20428da9c507SPyun YongHyeon hsp->rx_crc_errors += le32toh(sp->rx_crc_errors); 20438da9c507SPyun YongHyeon hsp->rx_alignment_errors += le32toh(sp->rx_alignment_errors); 20448da9c507SPyun YongHyeon hsp->rx_rnr_errors += le32toh(sp->rx_rnr_errors); 20458da9c507SPyun YongHyeon hsp->rx_overrun_errors += le32toh(sp->rx_overrun_errors); 20468da9c507SPyun YongHyeon hsp->rx_cdt_errors += le32toh(sp->rx_cdt_errors); 20478da9c507SPyun YongHyeon hsp->rx_shortframes += le32toh(sp->rx_shortframes); 20488da9c507SPyun YongHyeon hsp->tx_pause += le32toh(sp->tx_pause); 20498da9c507SPyun YongHyeon hsp->rx_pause += le32toh(sp->rx_pause); 20508da9c507SPyun YongHyeon hsp->rx_controls += le32toh(sp->rx_controls); 20518da9c507SPyun YongHyeon hsp->tx_tco += le16toh(sp->tx_tco); 20528da9c507SPyun YongHyeon hsp->rx_tco += le16toh(sp->rx_tco); 20538da9c507SPyun YongHyeon 205483e6547dSMaxime Henrion ifp->if_opackets += le32toh(sp->tx_good); 205583e6547dSMaxime Henrion ifp->if_collisions += le32toh(sp->tx_total_collisions); 2056397f9dfeSDavid Greenman if (sp->rx_good) { 205783e6547dSMaxime Henrion ifp->if_ipackets += le32toh(sp->rx_good); 2058397f9dfeSDavid Greenman sc->rx_idle_secs = 0; 205943d8b117SPyun YongHyeon } else if (sc->flags & FXP_FLAG_RXBUG) { 2060c8cc6fcaSDavid Greenman /* 2061c8cc6fcaSDavid Greenman * Receiver's been idle for another second. 2062c8cc6fcaSDavid Greenman */ 2063397f9dfeSDavid Greenman sc->rx_idle_secs++; 2064397f9dfeSDavid Greenman } 20653ba65732SDavid Greenman ifp->if_ierrors += 206683e6547dSMaxime Henrion le32toh(sp->rx_crc_errors) + 206783e6547dSMaxime Henrion le32toh(sp->rx_alignment_errors) + 206883e6547dSMaxime Henrion le32toh(sp->rx_rnr_errors) + 206983e6547dSMaxime Henrion le32toh(sp->rx_overrun_errors); 2070a17c678eSDavid Greenman /* 2071f9be9005SDavid Greenman * If any transmit underruns occured, bump up the transmit 2072f9be9005SDavid Greenman * threshold by another 512 bytes (64 * 8). 2073f9be9005SDavid Greenman */ 2074f9be9005SDavid Greenman if (sp->tx_underruns) { 207583e6547dSMaxime Henrion ifp->if_oerrors += le32toh(sp->tx_underruns); 2076f9be9005SDavid Greenman if (tx_threshold < 192) 2077f9be9005SDavid Greenman tx_threshold += 64; 2078f9be9005SDavid Greenman } 20798da9c507SPyun YongHyeon *status = 0; 20808da9c507SPyun YongHyeon bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, 20818da9c507SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 20828da9c507SPyun YongHyeon } 20838da9c507SPyun YongHyeon } 20848da9c507SPyun YongHyeon 20858da9c507SPyun YongHyeon /* 20868da9c507SPyun YongHyeon * Update packet in/out/collision statistics. The i82557 doesn't 20878da9c507SPyun YongHyeon * allow you to access these counters without doing a fairly 20888da9c507SPyun YongHyeon * expensive DMA to get _all_ of the statistics it maintains, so 20898da9c507SPyun YongHyeon * we do this operation here only once per second. The statistics 20908da9c507SPyun YongHyeon * counters in the kernel are updated from the previous dump-stats 20918da9c507SPyun YongHyeon * DMA and then a new dump-stats DMA is started. The on-chip 20928da9c507SPyun YongHyeon * counters are zeroed when the DMA completes. If we can't start 20938da9c507SPyun YongHyeon * the DMA immediately, we don't wait - we just prepare to read 20948da9c507SPyun YongHyeon * them again next time. 20958da9c507SPyun YongHyeon */ 20968da9c507SPyun YongHyeon static void 20978da9c507SPyun YongHyeon fxp_tick(void *xsc) 20988da9c507SPyun YongHyeon { 20998da9c507SPyun YongHyeon struct fxp_softc *sc = xsc; 21008da9c507SPyun YongHyeon struct ifnet *ifp = sc->ifp; 21018da9c507SPyun YongHyeon 21028da9c507SPyun YongHyeon FXP_LOCK_ASSERT(sc, MA_OWNED); 21038da9c507SPyun YongHyeon 21048da9c507SPyun YongHyeon /* Update statistical counters. */ 21058da9c507SPyun YongHyeon fxp_update_stats(sc); 21064953bccaSNate Lawson 2107397f9dfeSDavid Greenman /* 2108c8cc6fcaSDavid Greenman * Release any xmit buffers that have completed DMA. This isn't 2109c8cc6fcaSDavid Greenman * strictly necessary to do here, but it's advantagous for mbufs 2110c8cc6fcaSDavid Greenman * with external storage to be released in a timely manner rather 2111c8cc6fcaSDavid Greenman * than being defered for a potentially long time. This limits 2112c8cc6fcaSDavid Greenman * the delay to a maximum of one second. 2113c8cc6fcaSDavid Greenman */ 2114b2badf02SMaxime Henrion fxp_txeof(sc); 2115b2badf02SMaxime Henrion 2116c8cc6fcaSDavid Greenman /* 2117397f9dfeSDavid Greenman * If we haven't received any packets in FXP_MAC_RX_IDLE seconds, 2118397f9dfeSDavid Greenman * then assume the receiver has locked up and attempt to clear 2119397f9dfeSDavid Greenman * the condition by reprogramming the multicast filter. This is 2120397f9dfeSDavid Greenman * a work-around for a bug in the 82557 where the receiver locks 2121397f9dfeSDavid Greenman * up if it gets certain types of garbage in the syncronization 2122397f9dfeSDavid Greenman * bits prior to the packet header. This bug is supposed to only 2123397f9dfeSDavid Greenman * occur in 10Mbps mode, but has been seen to occur in 100Mbps 2124397f9dfeSDavid Greenman * mode as well (perhaps due to a 10/100 speed transition). 2125397f9dfeSDavid Greenman */ 2126397f9dfeSDavid Greenman if (sc->rx_idle_secs > FXP_MAX_RX_IDLE) { 2127397f9dfeSDavid Greenman sc->rx_idle_secs = 0; 2128c109e385SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 21291845b5c3SMarius Strobl fxp_init_body(sc, 1); 21306b24912cSPyun YongHyeon return; 2131397f9dfeSDavid Greenman } 2132f9be9005SDavid Greenman /* 21333ba65732SDavid Greenman * If there is no pending command, start another stats 21343ba65732SDavid Greenman * dump. Otherwise punt for now. 2135a17c678eSDavid Greenman */ 2136397f9dfeSDavid Greenman if (CSR_READ_1(sc, FXP_CSR_SCB_COMMAND) == 0) { 2137a17c678eSDavid Greenman /* 2138397f9dfeSDavid Greenman * Start another stats dump. 2139a17c678eSDavid Greenman */ 21402e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMPRESET); 2141dfe61cf1SDavid Greenman } 2142f7788e8eSJonathan Lemon if (sc->miibus != NULL) 2143f7788e8eSJonathan Lemon mii_tick(device_get_softc(sc->miibus)); 21444953bccaSNate Lawson 2145a17c678eSDavid Greenman /* 214616f1e614SRuslan Ermilov * Check that chip hasn't hung. 2147df79d527SGleb Smirnoff */ 2148df79d527SGleb Smirnoff fxp_watchdog(sc); 2149df79d527SGleb Smirnoff 2150df79d527SGleb Smirnoff /* 2151a17c678eSDavid Greenman * Schedule another timeout one second from now. 2152a17c678eSDavid Greenman */ 215345276e4aSSam Leffler callout_reset(&sc->stat_ch, hz, fxp_tick, sc); 2154a17c678eSDavid Greenman } 2155a17c678eSDavid Greenman 2156a17c678eSDavid Greenman /* 2157a17c678eSDavid Greenman * Stop the interface. Cancels the statistics updater and resets 2158a17c678eSDavid Greenman * the interface. 2159a17c678eSDavid Greenman */ 2160a17c678eSDavid Greenman static void 2161f7788e8eSJonathan Lemon fxp_stop(struct fxp_softc *sc) 2162a17c678eSDavid Greenman { 2163fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 2164b2badf02SMaxime Henrion struct fxp_tx *txp; 21653ba65732SDavid Greenman int i; 2166a17c678eSDavid Greenman 216713f4c340SRobert Watson ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 2168df79d527SGleb Smirnoff sc->watchdog_timer = 0; 21697dced78aSDavid Greenman 2170a17c678eSDavid Greenman /* 2171a17c678eSDavid Greenman * Cancel stats updater. 2172a17c678eSDavid Greenman */ 217345276e4aSSam Leffler callout_stop(&sc->stat_ch); 21743ba65732SDavid Greenman 21753ba65732SDavid Greenman /* 21767137cea0SPyun YongHyeon * Preserve PCI configuration, configure, IA/multicast 21777137cea0SPyun YongHyeon * setup and put RU and CU into idle state. 21783ba65732SDavid Greenman */ 21797137cea0SPyun YongHyeon CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SELECTIVE_RESET); 218072a32a26SJonathan Lemon DELAY(50); 21817137cea0SPyun YongHyeon /* Disable interrupts. */ 21827137cea0SPyun YongHyeon CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 2183a17c678eSDavid Greenman 21848da9c507SPyun YongHyeon fxp_update_stats(sc); 21858da9c507SPyun YongHyeon 21863ba65732SDavid Greenman /* 21873ba65732SDavid Greenman * Release any xmit buffers. 21883ba65732SDavid Greenman */ 2189b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_list; 2190da91462dSDavid Greenman if (txp != NULL) { 2191da91462dSDavid Greenman for (i = 0; i < FXP_NTXCB; i++) { 2192b2badf02SMaxime Henrion if (txp[i].tx_mbuf != NULL) { 2193a2057a72SPyun YongHyeon bus_dmamap_sync(sc->fxp_txmtag, txp[i].tx_map, 2194b2badf02SMaxime Henrion BUS_DMASYNC_POSTWRITE); 2195a2057a72SPyun YongHyeon bus_dmamap_unload(sc->fxp_txmtag, 2196a2057a72SPyun YongHyeon txp[i].tx_map); 2197b2badf02SMaxime Henrion m_freem(txp[i].tx_mbuf); 2198b2badf02SMaxime Henrion txp[i].tx_mbuf = NULL; 2199c8bca6dcSBill Paul /* clear this to reset csum offload bits */ 2200b2badf02SMaxime Henrion txp[i].tx_cb->tbd[0].tb_addr = 0; 2201da91462dSDavid Greenman } 2202da91462dSDavid Greenman } 22033ba65732SDavid Greenman } 2204a2057a72SPyun YongHyeon bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, 2205a2057a72SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 22063ba65732SDavid Greenman sc->tx_queued = 0; 2207a17c678eSDavid Greenman } 2208a17c678eSDavid Greenman 2209a17c678eSDavid Greenman /* 2210a17c678eSDavid Greenman * Watchdog/transmission transmit timeout handler. Called when a 2211a17c678eSDavid Greenman * transmission is started on the interface, but no interrupt is 2212a17c678eSDavid Greenman * received before the timeout. This usually indicates that the 2213a17c678eSDavid Greenman * card has wedged for some reason. 2214a17c678eSDavid Greenman */ 2215a17c678eSDavid Greenman static void 2216df79d527SGleb Smirnoff fxp_watchdog(struct fxp_softc *sc) 2217a17c678eSDavid Greenman { 2218ba8c6fd5SDavid Greenman 2219df79d527SGleb Smirnoff FXP_LOCK_ASSERT(sc, MA_OWNED); 2220df79d527SGleb Smirnoff 2221df79d527SGleb Smirnoff if (sc->watchdog_timer == 0 || --sc->watchdog_timer) 2222df79d527SGleb Smirnoff return; 2223df79d527SGleb Smirnoff 2224f7788e8eSJonathan Lemon device_printf(sc->dev, "device timeout\n"); 2225df79d527SGleb Smirnoff sc->ifp->if_oerrors++; 2226a17c678eSDavid Greenman 22271845b5c3SMarius Strobl fxp_init_body(sc, 1); 2228a17c678eSDavid Greenman } 2229a17c678eSDavid Greenman 22304953bccaSNate Lawson /* 22314953bccaSNate Lawson * Acquire locks and then call the real initialization function. This 22324953bccaSNate Lawson * is necessary because ether_ioctl() calls if_init() and this would 22334953bccaSNate Lawson * result in mutex recursion if the mutex was held. 22344953bccaSNate Lawson */ 2235a17c678eSDavid Greenman static void 2236f7788e8eSJonathan Lemon fxp_init(void *xsc) 2237a17c678eSDavid Greenman { 2238fb583156SDavid Greenman struct fxp_softc *sc = xsc; 22394953bccaSNate Lawson 22404953bccaSNate Lawson FXP_LOCK(sc); 22411845b5c3SMarius Strobl fxp_init_body(sc, 1); 22424953bccaSNate Lawson FXP_UNLOCK(sc); 22434953bccaSNate Lawson } 22444953bccaSNate Lawson 22454953bccaSNate Lawson /* 22464953bccaSNate Lawson * Perform device initialization. This routine must be called with the 22474953bccaSNate Lawson * softc lock held. 22484953bccaSNate Lawson */ 22494953bccaSNate Lawson static void 22501845b5c3SMarius Strobl fxp_init_body(struct fxp_softc *sc, int setmedia) 22514953bccaSNate Lawson { 2252fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 22531845b5c3SMarius Strobl struct mii_data *mii; 2254a17c678eSDavid Greenman struct fxp_cb_config *cbp; 2255a17c678eSDavid Greenman struct fxp_cb_ias *cb_ias; 2256b2badf02SMaxime Henrion struct fxp_cb_tx *tcbp; 2257b2badf02SMaxime Henrion struct fxp_tx *txp; 22583212724cSJohn Baldwin int i, prm; 2259a17c678eSDavid Greenman 226067fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 2261a17c678eSDavid Greenman /* 22623ba65732SDavid Greenman * Cancel any pending I/O 2263a17c678eSDavid Greenman */ 22643ba65732SDavid Greenman fxp_stop(sc); 2265a17c678eSDavid Greenman 22667137cea0SPyun YongHyeon /* 22677137cea0SPyun YongHyeon * Issue software reset, which also unloads the microcode. 22687137cea0SPyun YongHyeon */ 22697137cea0SPyun YongHyeon sc->flags &= ~FXP_FLAG_UCODE; 22707137cea0SPyun YongHyeon CSR_WRITE_4(sc, FXP_CSR_PORT, FXP_PORT_SOFTWARE_RESET); 22717137cea0SPyun YongHyeon DELAY(50); 22727137cea0SPyun YongHyeon 2273a17c678eSDavid Greenman prm = (ifp->if_flags & IFF_PROMISC) ? 1 : 0; 2274a17c678eSDavid Greenman 2275a17c678eSDavid Greenman /* 2276a17c678eSDavid Greenman * Initialize base of CBL and RFA memory. Loading with zero 2277a17c678eSDavid Greenman * sets it up for regular linear addressing. 2278a17c678eSDavid Greenman */ 2279ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, 0); 22802e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_BASE); 2281a17c678eSDavid Greenman 2282ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 22832e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_BASE); 2284a17c678eSDavid Greenman 2285a17c678eSDavid Greenman /* 2286a17c678eSDavid Greenman * Initialize base of dump-stats buffer. 2287a17c678eSDavid Greenman */ 2288ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 22898da9c507SPyun YongHyeon bzero(sc->fxp_stats, sizeof(struct fxp_stats)); 22908da9c507SPyun YongHyeon bus_dmamap_sync(sc->fxp_stag, sc->fxp_smap, 22918da9c507SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2292b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->stats_addr); 22932e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_DUMP_ADR); 2294a17c678eSDavid Greenman 2295a17c678eSDavid Greenman /* 229672a32a26SJonathan Lemon * Attempt to load microcode if requested. 2297b96ad4b2SPyun YongHyeon * For ICH based controllers do not load microcode. 229872a32a26SJonathan Lemon */ 2299b96ad4b2SPyun YongHyeon if (sc->ident->ich == 0) { 2300b96ad4b2SPyun YongHyeon if (ifp->if_flags & IFF_LINK0 && 2301b96ad4b2SPyun YongHyeon (sc->flags & FXP_FLAG_UCODE) == 0) 230272a32a26SJonathan Lemon fxp_load_ucode(sc); 2303b96ad4b2SPyun YongHyeon } 230472a32a26SJonathan Lemon 230572a32a26SJonathan Lemon /* 23066b24912cSPyun YongHyeon * Set IFF_ALLMULTI status. It's needed in configure action 23076b24912cSPyun YongHyeon * command. 230809882363SJonathan Lemon */ 23096b24912cSPyun YongHyeon fxp_mc_addrs(sc); 231009882363SJonathan Lemon 231109882363SJonathan Lemon /* 2312a17c678eSDavid Greenman * We temporarily use memory that contains the TxCB list to 2313a17c678eSDavid Greenman * construct the config CB. The TxCB list memory is rebuilt 2314a17c678eSDavid Greenman * later. 2315a17c678eSDavid Greenman */ 2316b2badf02SMaxime Henrion cbp = (struct fxp_cb_config *)sc->fxp_desc.cbl_list; 2317a17c678eSDavid Greenman 2318a17c678eSDavid Greenman /* 2319a17c678eSDavid Greenman * This bcopy is kind of disgusting, but there are a bunch of must be 2320a17c678eSDavid Greenman * zero and must be one bits in this structure and this is the easiest 2321a17c678eSDavid Greenman * way to initialize them all to proper values. 2322a17c678eSDavid Greenman */ 2323b2badf02SMaxime Henrion bcopy(fxp_cb_config_template, cbp, sizeof(fxp_cb_config_template)); 2324a17c678eSDavid Greenman 2325a17c678eSDavid Greenman cbp->cb_status = 0; 232683e6547dSMaxime Henrion cbp->cb_command = htole16(FXP_CB_COMMAND_CONFIG | 232783e6547dSMaxime Henrion FXP_CB_COMMAND_EL); 232883e6547dSMaxime Henrion cbp->link_addr = 0xffffffff; /* (no) next command */ 23292c6c0947SMaxime Henrion cbp->byte_count = sc->flags & FXP_FLAG_EXT_RFA ? 32 : 22; 2330001696daSDavid Greenman cbp->rx_fifo_limit = 8; /* rx fifo threshold (32 bytes) */ 2331001696daSDavid Greenman cbp->tx_fifo_limit = 0; /* tx fifo threshold (0 bytes) */ 2332a17c678eSDavid Greenman cbp->adaptive_ifs = 0; /* (no) adaptive interframe spacing */ 2333f7788e8eSJonathan Lemon cbp->mwi_enable = sc->flags & FXP_FLAG_MWI_ENABLE ? 1 : 0; 2334f7788e8eSJonathan Lemon cbp->type_enable = 0; /* actually reserved */ 2335f7788e8eSJonathan Lemon cbp->read_align_en = sc->flags & FXP_FLAG_READ_ALIGN ? 1 : 0; 2336f7788e8eSJonathan Lemon cbp->end_wr_on_cl = sc->flags & FXP_FLAG_WRITE_ALIGN ? 1 : 0; 2337001696daSDavid Greenman cbp->rx_dma_bytecount = 0; /* (no) rx DMA max */ 2338001696daSDavid Greenman cbp->tx_dma_bytecount = 0; /* (no) tx DMA max */ 2339f7788e8eSJonathan Lemon cbp->dma_mbce = 0; /* (disable) dma max counters */ 2340a17c678eSDavid Greenman cbp->late_scb = 0; /* (don't) defer SCB update */ 2341f7788e8eSJonathan Lemon cbp->direct_dma_dis = 1; /* disable direct rcv dma mode */ 2342f7788e8eSJonathan Lemon cbp->tno_int_or_tco_en =0; /* (disable) tx not okay interrupt */ 23433114fdb4SDavid Greenman cbp->ci_int = 1; /* interrupt on CU idle */ 2344f7788e8eSJonathan Lemon cbp->ext_txcb_dis = sc->flags & FXP_FLAG_EXT_TXCB ? 0 : 1; 2345f7788e8eSJonathan Lemon cbp->ext_stats_dis = 1; /* disable extended counters */ 2346f7788e8eSJonathan Lemon cbp->keep_overrun_rx = 0; /* don't pass overrun frames to host */ 23478ef1f631SYaroslav Tykhiy cbp->save_bf = sc->flags & FXP_FLAG_SAVE_BAD ? 1 : prm; 2348a17c678eSDavid Greenman cbp->disc_short_rx = !prm; /* discard short packets */ 2349f7788e8eSJonathan Lemon cbp->underrun_retry = 1; /* retry mode (once) on DMA underrun */ 2350f7788e8eSJonathan Lemon cbp->two_frames = 0; /* do not limit FIFO to 2 frames */ 2351c21e84e4SPyun YongHyeon cbp->dyn_tbd = sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0; 2352c8bca6dcSBill Paul cbp->ext_rfa = sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0; 2353f7788e8eSJonathan Lemon cbp->mediatype = sc->flags & FXP_FLAG_SERIAL_MEDIA ? 0 : 1; 2354f7788e8eSJonathan Lemon cbp->csma_dis = 0; /* (don't) disable link */ 2355f13075afSPyun YongHyeon cbp->tcp_udp_cksum = ((sc->flags & FXP_FLAG_82559_RXCSUM) != 0 && 2356f13075afSPyun YongHyeon (ifp->if_capenable & IFCAP_RXCSUM) != 0) ? 1 : 0; 2357f7788e8eSJonathan Lemon cbp->vlan_tco = 0; /* (don't) enable vlan wakeup */ 2358f7788e8eSJonathan Lemon cbp->link_wake_en = 0; /* (don't) assert PME# on link change */ 2359f7788e8eSJonathan Lemon cbp->arp_wake_en = 0; /* (don't) assert PME# on arp */ 2360f7788e8eSJonathan Lemon cbp->mc_wake_en = 0; /* (don't) enable PME# on mcmatch */ 2361a17c678eSDavid Greenman cbp->nsai = 1; /* (don't) disable source addr insert */ 2362a17c678eSDavid Greenman cbp->preamble_length = 2; /* (7 byte) preamble */ 2363a17c678eSDavid Greenman cbp->loopback = 0; /* (don't) loopback */ 2364a17c678eSDavid Greenman cbp->linear_priority = 0; /* (normal CSMA/CD operation) */ 2365a17c678eSDavid Greenman cbp->linear_pri_mode = 0; /* (wait after xmit only) */ 2366a17c678eSDavid Greenman cbp->interfrm_spacing = 6; /* (96 bits of) interframe spacing */ 2367a17c678eSDavid Greenman cbp->promiscuous = prm; /* promiscuous mode */ 2368a17c678eSDavid Greenman cbp->bcast_disable = 0; /* (don't) disable broadcasts */ 2369f7788e8eSJonathan Lemon cbp->wait_after_win = 0; /* (don't) enable modified backoff alg*/ 2370f7788e8eSJonathan Lemon cbp->ignore_ul = 0; /* consider U/L bit in IA matching */ 2371f7788e8eSJonathan Lemon cbp->crc16_en = 0; /* (don't) enable crc-16 algorithm */ 2372f7788e8eSJonathan Lemon cbp->crscdt = sc->flags & FXP_FLAG_SERIAL_MEDIA ? 1 : 0; 2373f7788e8eSJonathan Lemon 2374a17c678eSDavid Greenman cbp->stripping = !prm; /* truncate rx packet to byte count */ 2375a17c678eSDavid Greenman cbp->padding = 1; /* (do) pad short tx packets */ 2376a17c678eSDavid Greenman cbp->rcv_crc_xfer = 0; /* (don't) xfer CRC to host */ 2377f7788e8eSJonathan Lemon cbp->long_rx_en = sc->flags & FXP_FLAG_LONG_PKT_EN ? 1 : 0; 2378f7788e8eSJonathan Lemon cbp->ia_wake_en = 0; /* (don't) wake up on address match */ 23797137cea0SPyun YongHyeon cbp->magic_pkt_dis = sc->flags & FXP_FLAG_WOL ? 0 : 1; 2380a17c678eSDavid Greenman cbp->force_fdx = 0; /* (don't) force full duplex */ 23813ba65732SDavid Greenman cbp->fdx_pin_en = 1; /* (enable) FDX# pin */ 2382a17c678eSDavid Greenman cbp->multi_ia = 0; /* (don't) accept multiple IAs */ 2383a026a25bSPyun YongHyeon cbp->mc_all = ifp->if_flags & IFF_ALLMULTI ? 1 : prm; 2384c8bca6dcSBill Paul cbp->gamla_rx = sc->flags & FXP_FLAG_EXT_RFA ? 1 : 0; 2385bd4fa9d9SPyun YongHyeon cbp->vlan_strip_en = ((sc->flags & FXP_FLAG_EXT_RFA) != 0 && 2386bd4fa9d9SPyun YongHyeon (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) ? 1 : 0; 2387a17c678eSDavid Greenman 23881845b5c3SMarius Strobl if (sc->revision == FXP_REV_82557) { 23893bd07cfdSJonathan Lemon /* 23903bd07cfdSJonathan Lemon * The 82557 has no hardware flow control, the values 23913bd07cfdSJonathan Lemon * below are the defaults for the chip. 23923bd07cfdSJonathan Lemon */ 23933bd07cfdSJonathan Lemon cbp->fc_delay_lsb = 0; 23943bd07cfdSJonathan Lemon cbp->fc_delay_msb = 0x40; 23953bd07cfdSJonathan Lemon cbp->pri_fc_thresh = 3; 23963bd07cfdSJonathan Lemon cbp->tx_fc_dis = 0; 23973bd07cfdSJonathan Lemon cbp->rx_fc_restop = 0; 23983bd07cfdSJonathan Lemon cbp->rx_fc_restart = 0; 23993bd07cfdSJonathan Lemon cbp->fc_filter = 0; 24003bd07cfdSJonathan Lemon cbp->pri_fc_loc = 1; 24013bd07cfdSJonathan Lemon } else { 24021845b5c3SMarius Strobl /* Set pause RX FIFO threshold to 1KB. */ 24031845b5c3SMarius Strobl CSR_WRITE_1(sc, FXP_CSR_FC_THRESH, 1); 24041845b5c3SMarius Strobl /* Set pause time. */ 24051845b5c3SMarius Strobl cbp->fc_delay_lsb = 0xff; 24061845b5c3SMarius Strobl cbp->fc_delay_msb = 0xff; 24073bd07cfdSJonathan Lemon cbp->pri_fc_thresh = 3; 24081845b5c3SMarius Strobl mii = device_get_softc(sc->miibus); 24091845b5c3SMarius Strobl if ((IFM_OPTIONS(mii->mii_media_active) & 24101845b5c3SMarius Strobl IFM_ETH_TXPAUSE) != 0) 24111845b5c3SMarius Strobl /* enable transmit FC */ 24121845b5c3SMarius Strobl cbp->tx_fc_dis = 0; 24131845b5c3SMarius Strobl else 24141845b5c3SMarius Strobl /* disable transmit FC */ 24151845b5c3SMarius Strobl cbp->tx_fc_dis = 1; 24161845b5c3SMarius Strobl if ((IFM_OPTIONS(mii->mii_media_active) & 24171845b5c3SMarius Strobl IFM_ETH_RXPAUSE) != 0) { 24181845b5c3SMarius Strobl /* enable FC restart/restop frames */ 24191845b5c3SMarius Strobl cbp->rx_fc_restart = 1; 24201845b5c3SMarius Strobl cbp->rx_fc_restop = 1; 24211845b5c3SMarius Strobl } else { 24221845b5c3SMarius Strobl /* disable FC restart/restop frames */ 24231845b5c3SMarius Strobl cbp->rx_fc_restart = 0; 24241845b5c3SMarius Strobl cbp->rx_fc_restop = 0; 24251845b5c3SMarius Strobl } 24263bd07cfdSJonathan Lemon cbp->fc_filter = !prm; /* drop FC frames to host */ 24273bd07cfdSJonathan Lemon cbp->pri_fc_loc = 1; /* FC pri location (byte31) */ 24283bd07cfdSJonathan Lemon } 24293bd07cfdSJonathan Lemon 24308da9c507SPyun YongHyeon /* Enable 82558 and 82559 extended statistics functionality. */ 24318da9c507SPyun YongHyeon if (sc->revision >= FXP_REV_82558_A4) { 24328da9c507SPyun YongHyeon if (sc->revision >= FXP_REV_82559_A0) { 24338da9c507SPyun YongHyeon /* 24348da9c507SPyun YongHyeon * Extend configuration table size to 32 24358da9c507SPyun YongHyeon * to include TCO configuration. 24368da9c507SPyun YongHyeon */ 24378da9c507SPyun YongHyeon cbp->byte_count = 32; 24388da9c507SPyun YongHyeon cbp->ext_stats_dis = 1; 24398da9c507SPyun YongHyeon /* Enable TCO stats. */ 24408da9c507SPyun YongHyeon cbp->tno_int_or_tco_en = 1; 24418da9c507SPyun YongHyeon cbp->gamla_rx = 1; 24428da9c507SPyun YongHyeon } else 24438da9c507SPyun YongHyeon cbp->ext_stats_dis = 0; 24448da9c507SPyun YongHyeon } 24458da9c507SPyun YongHyeon 2446a17c678eSDavid Greenman /* 2447a17c678eSDavid Greenman * Start the config command/DMA. 2448a17c678eSDavid Greenman */ 2449ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 24505986d0d2SPyun YongHyeon bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, 24515986d0d2SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2452b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr); 24532e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2454a17c678eSDavid Greenman /* ...and wait for it to complete. */ 2455209b07bcSMaxime Henrion fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map); 2456a17c678eSDavid Greenman 2457a17c678eSDavid Greenman /* 2458a17c678eSDavid Greenman * Now initialize the station address. Temporarily use the TxCB 2459a17c678eSDavid Greenman * memory area like we did above for the config CB. 2460a17c678eSDavid Greenman */ 2461b2badf02SMaxime Henrion cb_ias = (struct fxp_cb_ias *)sc->fxp_desc.cbl_list; 2462a17c678eSDavid Greenman cb_ias->cb_status = 0; 246383e6547dSMaxime Henrion cb_ias->cb_command = htole16(FXP_CB_COMMAND_IAS | FXP_CB_COMMAND_EL); 246483e6547dSMaxime Henrion cb_ias->link_addr = 0xffffffff; 24654a0d6638SRuslan Ermilov bcopy(IF_LLADDR(sc->ifp), cb_ias->macaddr, ETHER_ADDR_LEN); 2466a17c678eSDavid Greenman 2467a17c678eSDavid Greenman /* 2468a17c678eSDavid Greenman * Start the IAS (Individual Address Setup) command/DMA. 2469a17c678eSDavid Greenman */ 2470ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 24715986d0d2SPyun YongHyeon bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, 24725986d0d2SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 24736b24912cSPyun YongHyeon CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr); 24742e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2475a17c678eSDavid Greenman /* ...and wait for it to complete. */ 2476209b07bcSMaxime Henrion fxp_dma_wait(sc, &cb_ias->cb_status, sc->cbl_tag, sc->cbl_map); 2477a17c678eSDavid Greenman 2478a17c678eSDavid Greenman /* 24796b24912cSPyun YongHyeon * Initialize the multicast address list. 24806b24912cSPyun YongHyeon */ 24816b24912cSPyun YongHyeon fxp_mc_setup(sc); 24826b24912cSPyun YongHyeon 24836b24912cSPyun YongHyeon /* 2484a17c678eSDavid Greenman * Initialize transmit control block (TxCB) list. 2485a17c678eSDavid Greenman */ 2486b2badf02SMaxime Henrion txp = sc->fxp_desc.tx_list; 2487b2badf02SMaxime Henrion tcbp = sc->fxp_desc.cbl_list; 2488b2badf02SMaxime Henrion bzero(tcbp, FXP_TXCB_SZ); 2489a17c678eSDavid Greenman for (i = 0; i < FXP_NTXCB; i++) { 2490b2badf02SMaxime Henrion txp[i].tx_mbuf = NULL; 249183e6547dSMaxime Henrion tcbp[i].cb_status = htole16(FXP_CB_STATUS_C | FXP_CB_STATUS_OK); 249283e6547dSMaxime Henrion tcbp[i].cb_command = htole16(FXP_CB_COMMAND_NOP); 249383e6547dSMaxime Henrion tcbp[i].link_addr = htole32(sc->fxp_desc.cbl_addr + 249483e6547dSMaxime Henrion (((i + 1) & FXP_TXCB_MASK) * sizeof(struct fxp_cb_tx))); 24953bd07cfdSJonathan Lemon if (sc->flags & FXP_FLAG_EXT_TXCB) 2496b2badf02SMaxime Henrion tcbp[i].tbd_array_addr = 249783e6547dSMaxime Henrion htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[2])); 24983bd07cfdSJonathan Lemon else 2499b2badf02SMaxime Henrion tcbp[i].tbd_array_addr = 250083e6547dSMaxime Henrion htole32(FXP_TXCB_DMA_ADDR(sc, &tcbp[i].tbd[0])); 2501b2badf02SMaxime Henrion txp[i].tx_next = &txp[(i + 1) & FXP_TXCB_MASK]; 2502a17c678eSDavid Greenman } 2503a17c678eSDavid Greenman /* 2504397f9dfeSDavid Greenman * Set the suspend flag on the first TxCB and start the control 2505a17c678eSDavid Greenman * unit. It will execute the NOP and then suspend. 2506a17c678eSDavid Greenman */ 250783e6547dSMaxime Henrion tcbp->cb_command = htole16(FXP_CB_COMMAND_NOP | FXP_CB_COMMAND_S); 2508a2057a72SPyun YongHyeon bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, 2509a2057a72SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2510b2badf02SMaxime Henrion sc->fxp_desc.tx_first = sc->fxp_desc.tx_last = txp; 2511397f9dfeSDavid Greenman sc->tx_queued = 1; 2512a17c678eSDavid Greenman 2513ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 25146b24912cSPyun YongHyeon CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr); 25152e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 2516a17c678eSDavid Greenman 2517a17c678eSDavid Greenman /* 2518a17c678eSDavid Greenman * Initialize receiver buffer area - RFA. 2519a17c678eSDavid Greenman */ 2520ba8c6fd5SDavid Greenman fxp_scb_wait(sc); 2521b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.rx_head->rx_addr); 25222e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_RU_START); 2523a17c678eSDavid Greenman 25241845b5c3SMarius Strobl if (sc->miibus != NULL && setmedia != 0) 2525f7788e8eSJonathan Lemon mii_mediachg(device_get_softc(sc->miibus)); 2526dccee1a1SDavid Greenman 252713f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 252813f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 2529e8c8b728SJonathan Lemon 2530e8c8b728SJonathan Lemon /* 2531e8c8b728SJonathan Lemon * Enable interrupts. 2532e8c8b728SJonathan Lemon */ 25332b5989e9SLuigi Rizzo #ifdef DEVICE_POLLING 25342b5989e9SLuigi Rizzo /* 25352b5989e9SLuigi Rizzo * ... but only do that if we are not polling. And because (presumably) 25362b5989e9SLuigi Rizzo * the default is interrupts on, we need to disable them explicitly! 25372b5989e9SLuigi Rizzo */ 253840929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING ) 25392b5989e9SLuigi Rizzo CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, FXP_SCB_INTR_DISABLE); 25402b5989e9SLuigi Rizzo else 25412b5989e9SLuigi Rizzo #endif /* DEVICE_POLLING */ 2542e8c8b728SJonathan Lemon CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0); 2543a17c678eSDavid Greenman 2544a17c678eSDavid Greenman /* 2545a17c678eSDavid Greenman * Start stats updater. 2546a17c678eSDavid Greenman */ 254745276e4aSSam Leffler callout_reset(&sc->stat_ch, hz, fxp_tick, sc); 2548f7788e8eSJonathan Lemon } 2549f7788e8eSJonathan Lemon 2550f7788e8eSJonathan Lemon static int 2551f7788e8eSJonathan Lemon fxp_serial_ifmedia_upd(struct ifnet *ifp) 2552f7788e8eSJonathan Lemon { 2553f7788e8eSJonathan Lemon 2554f7788e8eSJonathan Lemon return (0); 2555a17c678eSDavid Greenman } 2556a17c678eSDavid Greenman 2557303b270bSEivind Eklund static void 2558f7788e8eSJonathan Lemon fxp_serial_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 2559ba8c6fd5SDavid Greenman { 2560ba8c6fd5SDavid Greenman 2561f7788e8eSJonathan Lemon ifmr->ifm_active = IFM_ETHER|IFM_MANUAL; 2562ba8c6fd5SDavid Greenman } 2563ba8c6fd5SDavid Greenman 2564ba8c6fd5SDavid Greenman /* 2565ba8c6fd5SDavid Greenman * Change media according to request. 2566ba8c6fd5SDavid Greenman */ 2567f7788e8eSJonathan Lemon static int 2568f7788e8eSJonathan Lemon fxp_ifmedia_upd(struct ifnet *ifp) 2569ba8c6fd5SDavid Greenman { 2570ba8c6fd5SDavid Greenman struct fxp_softc *sc = ifp->if_softc; 2571f7788e8eSJonathan Lemon struct mii_data *mii; 25723fcb7a53SMarius Strobl struct mii_softc *miisc; 2573ba8c6fd5SDavid Greenman 2574f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 25753212724cSJohn Baldwin FXP_LOCK(sc); 25765aa0cdf4SJohn-Mark Gurney LIST_FOREACH(miisc, &mii->mii_phys, mii_list) 25773fcb7a53SMarius Strobl PHY_RESET(miisc); 2578f7788e8eSJonathan Lemon mii_mediachg(mii); 25793212724cSJohn Baldwin FXP_UNLOCK(sc); 2580ba8c6fd5SDavid Greenman return (0); 2581ba8c6fd5SDavid Greenman } 2582ba8c6fd5SDavid Greenman 2583ba8c6fd5SDavid Greenman /* 2584ba8c6fd5SDavid Greenman * Notify the world which media we're using. 2585ba8c6fd5SDavid Greenman */ 2586f7788e8eSJonathan Lemon static void 2587f7788e8eSJonathan Lemon fxp_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 2588ba8c6fd5SDavid Greenman { 2589ba8c6fd5SDavid Greenman struct fxp_softc *sc = ifp->if_softc; 2590f7788e8eSJonathan Lemon struct mii_data *mii; 2591ba8c6fd5SDavid Greenman 2592f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 25933212724cSJohn Baldwin FXP_LOCK(sc); 2594f7788e8eSJonathan Lemon mii_pollstat(mii); 2595f7788e8eSJonathan Lemon ifmr->ifm_active = mii->mii_media_active; 2596f7788e8eSJonathan Lemon ifmr->ifm_status = mii->mii_media_status; 25972e2b8238SJonathan Lemon 25982b6fb51fSWarner Losh if (IFM_SUBTYPE(ifmr->ifm_active) == IFM_10_T && 25992b6fb51fSWarner Losh sc->flags & FXP_FLAG_CU_RESUME_BUG) 26002e2b8238SJonathan Lemon sc->cu_resume_bug = 1; 26012e2b8238SJonathan Lemon else 26022e2b8238SJonathan Lemon sc->cu_resume_bug = 0; 26033212724cSJohn Baldwin FXP_UNLOCK(sc); 2604ba8c6fd5SDavid Greenman } 2605ba8c6fd5SDavid Greenman 2606a17c678eSDavid Greenman /* 2607a17c678eSDavid Greenman * Add a buffer to the end of the RFA buffer list. 2608a17c678eSDavid Greenman * Return 0 if successful, 1 for failure. A failure results in 260985050421SPyun YongHyeon * reusing the RFA buffer. 2610a17c678eSDavid Greenman * The RFA struct is stuck at the beginning of mbuf cluster and the 2611a17c678eSDavid Greenman * data pointer is fixed up to point just past it. 2612a17c678eSDavid Greenman */ 2613a17c678eSDavid Greenman static int 261485050421SPyun YongHyeon fxp_new_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp) 2615a17c678eSDavid Greenman { 2616a17c678eSDavid Greenman struct mbuf *m; 261785050421SPyun YongHyeon struct fxp_rfa *rfa; 2618b2badf02SMaxime Henrion bus_dmamap_t tmp_map; 261985050421SPyun YongHyeon int error; 2620a17c678eSDavid Greenman 2621a163d034SWarner Losh m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 262285050421SPyun YongHyeon if (m == NULL) 262385050421SPyun YongHyeon return (ENOBUFS); 2624ba8c6fd5SDavid Greenman 2625ba8c6fd5SDavid Greenman /* 2626ba8c6fd5SDavid Greenman * Move the data pointer up so that the incoming data packet 2627ba8c6fd5SDavid Greenman * will be 32-bit aligned. 2628ba8c6fd5SDavid Greenman */ 2629ba8c6fd5SDavid Greenman m->m_data += RFA_ALIGNMENT_FUDGE; 2630ba8c6fd5SDavid Greenman 2631eadd5e3aSDavid Greenman /* 2632eadd5e3aSDavid Greenman * Get a pointer to the base of the mbuf cluster and move 2633eadd5e3aSDavid Greenman * data start past it. 2634eadd5e3aSDavid Greenman */ 2635a17c678eSDavid Greenman rfa = mtod(m, struct fxp_rfa *); 2636c8bca6dcSBill Paul m->m_data += sc->rfa_size; 263783e6547dSMaxime Henrion rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE); 2638eadd5e3aSDavid Greenman 2639a17c678eSDavid Greenman rfa->rfa_status = 0; 264083e6547dSMaxime Henrion rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL); 2641a17c678eSDavid Greenman rfa->actual_size = 0; 264285050421SPyun YongHyeon m->m_len = m->m_pkthdr.len = MCLBYTES - RFA_ALIGNMENT_FUDGE - 264385050421SPyun YongHyeon sc->rfa_size; 2644ba8c6fd5SDavid Greenman 264528935f27SMaxime Henrion /* 264628935f27SMaxime Henrion * Initialize the rest of the RFA. Note that since the RFA 264728935f27SMaxime Henrion * is misaligned, we cannot store values directly. We're thus 264828935f27SMaxime Henrion * using the le32enc() function which handles endianness and 264928935f27SMaxime Henrion * is also alignment-safe. 265028935f27SMaxime Henrion */ 265183e6547dSMaxime Henrion le32enc(&rfa->link_addr, 0xffffffff); 265283e6547dSMaxime Henrion le32enc(&rfa->rbd_addr, 0xffffffff); 2653ba8c6fd5SDavid Greenman 2654b2badf02SMaxime Henrion /* Map the RFA into DMA memory. */ 2655a2057a72SPyun YongHyeon error = bus_dmamap_load(sc->fxp_rxmtag, sc->spare_map, rfa, 2656b2badf02SMaxime Henrion MCLBYTES - RFA_ALIGNMENT_FUDGE, fxp_dma_map_addr, 265701e3ef82SPyun YongHyeon &rxp->rx_addr, BUS_DMA_NOWAIT); 2658b2badf02SMaxime Henrion if (error) { 2659b2badf02SMaxime Henrion m_freem(m); 2660b2badf02SMaxime Henrion return (error); 2661b2badf02SMaxime Henrion } 2662b2badf02SMaxime Henrion 2663e2157cf7SPyun YongHyeon if (rxp->rx_mbuf != NULL) 2664a2057a72SPyun YongHyeon bus_dmamap_unload(sc->fxp_rxmtag, rxp->rx_map); 2665b2badf02SMaxime Henrion tmp_map = sc->spare_map; 2666b2badf02SMaxime Henrion sc->spare_map = rxp->rx_map; 2667b2badf02SMaxime Henrion rxp->rx_map = tmp_map; 2668b2badf02SMaxime Henrion rxp->rx_mbuf = m; 2669b2badf02SMaxime Henrion 2670a2057a72SPyun YongHyeon bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map, 2671b983c7b3SMaxime Henrion BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 267285050421SPyun YongHyeon return (0); 267385050421SPyun YongHyeon } 267485050421SPyun YongHyeon 267585050421SPyun YongHyeon static void 267685050421SPyun YongHyeon fxp_add_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp) 267785050421SPyun YongHyeon { 267885050421SPyun YongHyeon struct fxp_rfa *p_rfa; 267985050421SPyun YongHyeon struct fxp_rx *p_rx; 2680b2badf02SMaxime Henrion 2681dfe61cf1SDavid Greenman /* 2682dfe61cf1SDavid Greenman * If there are other buffers already on the list, attach this 2683dfe61cf1SDavid Greenman * one to the end by fixing up the tail to point to this one. 2684dfe61cf1SDavid Greenman */ 2685b2badf02SMaxime Henrion if (sc->fxp_desc.rx_head != NULL) { 2686b2badf02SMaxime Henrion p_rx = sc->fxp_desc.rx_tail; 2687b2badf02SMaxime Henrion p_rfa = (struct fxp_rfa *) 2688b2badf02SMaxime Henrion (p_rx->rx_mbuf->m_ext.ext_buf + RFA_ALIGNMENT_FUDGE); 2689b2badf02SMaxime Henrion p_rx->rx_next = rxp; 269083e6547dSMaxime Henrion le32enc(&p_rfa->link_addr, rxp->rx_addr); 2691aed53495SDavid Greenman p_rfa->rfa_control = 0; 2692a2057a72SPyun YongHyeon bus_dmamap_sync(sc->fxp_rxmtag, p_rx->rx_map, 26934812aef5SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2694a17c678eSDavid Greenman } else { 2695b2badf02SMaxime Henrion rxp->rx_next = NULL; 2696b2badf02SMaxime Henrion sc->fxp_desc.rx_head = rxp; 2697a17c678eSDavid Greenman } 2698b2badf02SMaxime Henrion sc->fxp_desc.rx_tail = rxp; 269985050421SPyun YongHyeon } 270085050421SPyun YongHyeon 270185050421SPyun YongHyeon static void 270285050421SPyun YongHyeon fxp_discard_rfabuf(struct fxp_softc *sc, struct fxp_rx *rxp) 270385050421SPyun YongHyeon { 270485050421SPyun YongHyeon struct mbuf *m; 270585050421SPyun YongHyeon struct fxp_rfa *rfa; 270685050421SPyun YongHyeon 270785050421SPyun YongHyeon m = rxp->rx_mbuf; 270885050421SPyun YongHyeon m->m_data = m->m_ext.ext_buf; 270985050421SPyun YongHyeon /* 271085050421SPyun YongHyeon * Move the data pointer up so that the incoming data packet 271185050421SPyun YongHyeon * will be 32-bit aligned. 271285050421SPyun YongHyeon */ 271385050421SPyun YongHyeon m->m_data += RFA_ALIGNMENT_FUDGE; 271485050421SPyun YongHyeon 271585050421SPyun YongHyeon /* 271685050421SPyun YongHyeon * Get a pointer to the base of the mbuf cluster and move 271785050421SPyun YongHyeon * data start past it. 271885050421SPyun YongHyeon */ 271985050421SPyun YongHyeon rfa = mtod(m, struct fxp_rfa *); 272085050421SPyun YongHyeon m->m_data += sc->rfa_size; 272185050421SPyun YongHyeon rfa->size = htole16(MCLBYTES - sc->rfa_size - RFA_ALIGNMENT_FUDGE); 272285050421SPyun YongHyeon 272385050421SPyun YongHyeon rfa->rfa_status = 0; 272485050421SPyun YongHyeon rfa->rfa_control = htole16(FXP_RFA_CONTROL_EL); 272585050421SPyun YongHyeon rfa->actual_size = 0; 272685050421SPyun YongHyeon 272785050421SPyun YongHyeon /* 272885050421SPyun YongHyeon * Initialize the rest of the RFA. Note that since the RFA 272985050421SPyun YongHyeon * is misaligned, we cannot store values directly. We're thus 273085050421SPyun YongHyeon * using the le32enc() function which handles endianness and 273185050421SPyun YongHyeon * is also alignment-safe. 273285050421SPyun YongHyeon */ 273385050421SPyun YongHyeon le32enc(&rfa->link_addr, 0xffffffff); 273485050421SPyun YongHyeon le32enc(&rfa->rbd_addr, 0xffffffff); 273585050421SPyun YongHyeon 2736a2057a72SPyun YongHyeon bus_dmamap_sync(sc->fxp_rxmtag, rxp->rx_map, 273785050421SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2738a17c678eSDavid Greenman } 2739a17c678eSDavid Greenman 2740f1928b0cSKevin Lo static int 2741f7788e8eSJonathan Lemon fxp_miibus_readreg(device_t dev, int phy, int reg) 2742dccee1a1SDavid Greenman { 2743f7788e8eSJonathan Lemon struct fxp_softc *sc = device_get_softc(dev); 2744dccee1a1SDavid Greenman int count = 10000; 27456ebc3153SDavid Greenman int value; 2746dccee1a1SDavid Greenman 2747ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_MDICONTROL, 2748ba8c6fd5SDavid Greenman (FXP_MDI_READ << 26) | (reg << 16) | (phy << 21)); 2749dccee1a1SDavid Greenman 2750ba8c6fd5SDavid Greenman while (((value = CSR_READ_4(sc, FXP_CSR_MDICONTROL)) & 0x10000000) == 0 2751ba8c6fd5SDavid Greenman && count--) 27526ebc3153SDavid Greenman DELAY(10); 2753dccee1a1SDavid Greenman 2754dccee1a1SDavid Greenman if (count <= 0) 2755f7788e8eSJonathan Lemon device_printf(dev, "fxp_miibus_readreg: timed out\n"); 2756dccee1a1SDavid Greenman 27576ebc3153SDavid Greenman return (value & 0xffff); 2758dccee1a1SDavid Greenman } 2759dccee1a1SDavid Greenman 276016ec4b00SWarner Losh static int 2761f7788e8eSJonathan Lemon fxp_miibus_writereg(device_t dev, int phy, int reg, int value) 2762dccee1a1SDavid Greenman { 2763f7788e8eSJonathan Lemon struct fxp_softc *sc = device_get_softc(dev); 2764dccee1a1SDavid Greenman int count = 10000; 2765dccee1a1SDavid Greenman 2766ba8c6fd5SDavid Greenman CSR_WRITE_4(sc, FXP_CSR_MDICONTROL, 2767ba8c6fd5SDavid Greenman (FXP_MDI_WRITE << 26) | (reg << 16) | (phy << 21) | 2768ba8c6fd5SDavid Greenman (value & 0xffff)); 2769dccee1a1SDavid Greenman 2770ba8c6fd5SDavid Greenman while ((CSR_READ_4(sc, FXP_CSR_MDICONTROL) & 0x10000000) == 0 && 2771ba8c6fd5SDavid Greenman count--) 27726ebc3153SDavid Greenman DELAY(10); 2773dccee1a1SDavid Greenman 2774dccee1a1SDavid Greenman if (count <= 0) 2775f7788e8eSJonathan Lemon device_printf(dev, "fxp_miibus_writereg: timed out\n"); 277616ec4b00SWarner Losh return (0); 2777dccee1a1SDavid Greenman } 2778dccee1a1SDavid Greenman 27791845b5c3SMarius Strobl static void 27801845b5c3SMarius Strobl fxp_miibus_statchg(device_t dev) 27811845b5c3SMarius Strobl { 27821845b5c3SMarius Strobl struct fxp_softc *sc; 27831845b5c3SMarius Strobl struct mii_data *mii; 27841845b5c3SMarius Strobl struct ifnet *ifp; 27851845b5c3SMarius Strobl 27861845b5c3SMarius Strobl sc = device_get_softc(dev); 27871845b5c3SMarius Strobl mii = device_get_softc(sc->miibus); 27881845b5c3SMarius Strobl ifp = sc->ifp; 27891845b5c3SMarius Strobl if (mii == NULL || ifp == NULL || 27901845b5c3SMarius Strobl (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0 || 27911845b5c3SMarius Strobl (mii->mii_media_status & (IFM_AVALID | IFM_ACTIVE)) != 27921845b5c3SMarius Strobl (IFM_AVALID | IFM_ACTIVE)) 27931845b5c3SMarius Strobl return; 27941845b5c3SMarius Strobl 27951845b5c3SMarius Strobl /* 27961845b5c3SMarius Strobl * Call fxp_init_body in order to adjust the flow control settings. 27971845b5c3SMarius Strobl * Note that the 82557 doesn't support hardware flow control. 27981845b5c3SMarius Strobl */ 27991845b5c3SMarius Strobl if (sc->revision == FXP_REV_82557) 28001845b5c3SMarius Strobl return; 28011845b5c3SMarius Strobl fxp_init_body(sc, 0); 28021845b5c3SMarius Strobl } 28031845b5c3SMarius Strobl 2804dccee1a1SDavid Greenman static int 2805f7788e8eSJonathan Lemon fxp_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 2806a17c678eSDavid Greenman { 28079b44ff22SGarrett Wollman struct fxp_softc *sc = ifp->if_softc; 2808a17c678eSDavid Greenman struct ifreq *ifr = (struct ifreq *)data; 2809f7788e8eSJonathan Lemon struct mii_data *mii; 281060bb79ebSPyun YongHyeon int flag, mask, error = 0, reinit; 2811a17c678eSDavid Greenman 2812a17c678eSDavid Greenman switch (command) { 2813a17c678eSDavid Greenman case SIOCSIFFLAGS: 28143212724cSJohn Baldwin FXP_LOCK(sc); 2815a17c678eSDavid Greenman /* 2816a17c678eSDavid Greenman * If interface is marked up and not running, then start it. 2817a17c678eSDavid Greenman * If it is marked down and running, stop it. 2818a17c678eSDavid Greenman * XXX If it's up then re-initialize it. This is so flags 2819a17c678eSDavid Greenman * such as IFF_PROMISC are handled. 2820a17c678eSDavid Greenman */ 2821a17c678eSDavid Greenman if (ifp->if_flags & IFF_UP) { 28226b24912cSPyun YongHyeon if (((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) && 28236b24912cSPyun YongHyeon ((ifp->if_flags ^ sc->if_flags) & 28246b24912cSPyun YongHyeon (IFF_PROMISC | IFF_ALLMULTI | IFF_LINK0)) != 0) 2825a461b201SPyun YongHyeon fxp_init_body(sc, 0); 28266b24912cSPyun YongHyeon else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 28271845b5c3SMarius Strobl fxp_init_body(sc, 1); 2828a17c678eSDavid Greenman } else { 28296b24912cSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 28304a5f1499SDavid Greenman fxp_stop(sc); 2831a17c678eSDavid Greenman } 28326b24912cSPyun YongHyeon sc->if_flags = ifp->if_flags; 28333212724cSJohn Baldwin FXP_UNLOCK(sc); 2834a17c678eSDavid Greenman break; 2835a17c678eSDavid Greenman 2836a17c678eSDavid Greenman case SIOCADDMULTI: 2837a17c678eSDavid Greenman case SIOCDELMULTI: 2838f6ff7180SPyun YongHyeon FXP_LOCK(sc); 28396b24912cSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 2840f6ff7180SPyun YongHyeon fxp_init_body(sc, 0); 2841f6ff7180SPyun YongHyeon FXP_UNLOCK(sc); 2842ba8c6fd5SDavid Greenman break; 2843ba8c6fd5SDavid Greenman 2844ba8c6fd5SDavid Greenman case SIOCSIFMEDIA: 2845ba8c6fd5SDavid Greenman case SIOCGIFMEDIA: 2846f7788e8eSJonathan Lemon if (sc->miibus != NULL) { 2847f7788e8eSJonathan Lemon mii = device_get_softc(sc->miibus); 2848f7788e8eSJonathan Lemon error = ifmedia_ioctl(ifp, ifr, 2849f7788e8eSJonathan Lemon &mii->mii_media, command); 2850f7788e8eSJonathan Lemon } else { 2851ba8c6fd5SDavid Greenman error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, command); 2852f7788e8eSJonathan Lemon } 2853a17c678eSDavid Greenman break; 2854a17c678eSDavid Greenman 2855fb917226SRuslan Ermilov case SIOCSIFCAP: 285660bb79ebSPyun YongHyeon reinit = 0; 28578ef1f631SYaroslav Tykhiy mask = ifp->if_capenable ^ ifr->ifr_reqcap; 285840929967SGleb Smirnoff #ifdef DEVICE_POLLING 285940929967SGleb Smirnoff if (mask & IFCAP_POLLING) { 286040929967SGleb Smirnoff if (ifr->ifr_reqcap & IFCAP_POLLING) { 286140929967SGleb Smirnoff error = ether_poll_register(fxp_poll, ifp); 286240929967SGleb Smirnoff if (error) 286340929967SGleb Smirnoff return(error); 286440929967SGleb Smirnoff FXP_LOCK(sc); 286540929967SGleb Smirnoff CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 286640929967SGleb Smirnoff FXP_SCB_INTR_DISABLE); 286740929967SGleb Smirnoff ifp->if_capenable |= IFCAP_POLLING; 286840929967SGleb Smirnoff FXP_UNLOCK(sc); 286940929967SGleb Smirnoff } else { 287040929967SGleb Smirnoff error = ether_poll_deregister(ifp); 287140929967SGleb Smirnoff /* Enable interrupts in any case */ 287240929967SGleb Smirnoff FXP_LOCK(sc); 287340929967SGleb Smirnoff CSR_WRITE_1(sc, FXP_CSR_SCB_INTRCNTL, 0); 287440929967SGleb Smirnoff ifp->if_capenable &= ~IFCAP_POLLING; 287540929967SGleb Smirnoff FXP_UNLOCK(sc); 287640929967SGleb Smirnoff } 287740929967SGleb Smirnoff } 287840929967SGleb Smirnoff #endif 287940929967SGleb Smirnoff FXP_LOCK(sc); 288060bb79ebSPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 288160bb79ebSPyun YongHyeon (ifp->if_capabilities & IFCAP_TXCSUM) != 0) { 288260bb79ebSPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 288360bb79ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_TXCSUM) != 0) 288460bb79ebSPyun YongHyeon ifp->if_hwassist |= FXP_CSUM_FEATURES; 288560bb79ebSPyun YongHyeon else 288660bb79ebSPyun YongHyeon ifp->if_hwassist &= ~FXP_CSUM_FEATURES; 288760bb79ebSPyun YongHyeon } 288860bb79ebSPyun YongHyeon if ((mask & IFCAP_RXCSUM) != 0 && 2889f13075afSPyun YongHyeon (ifp->if_capabilities & IFCAP_RXCSUM) != 0) { 289060bb79ebSPyun YongHyeon ifp->if_capenable ^= IFCAP_RXCSUM; 2891f13075afSPyun YongHyeon if ((sc->flags & FXP_FLAG_82559_RXCSUM) != 0) 2892f13075afSPyun YongHyeon reinit++; 2893f13075afSPyun YongHyeon } 2894c21e84e4SPyun YongHyeon if ((mask & IFCAP_TSO4) != 0 && 2895c21e84e4SPyun YongHyeon (ifp->if_capabilities & IFCAP_TSO4) != 0) { 2896c21e84e4SPyun YongHyeon ifp->if_capenable ^= IFCAP_TSO4; 2897c21e84e4SPyun YongHyeon if ((ifp->if_capenable & IFCAP_TSO4) != 0) 2898c21e84e4SPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 2899c21e84e4SPyun YongHyeon else 2900c21e84e4SPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 2901c21e84e4SPyun YongHyeon } 29027137cea0SPyun YongHyeon if ((mask & IFCAP_WOL_MAGIC) != 0 && 29037137cea0SPyun YongHyeon (ifp->if_capabilities & IFCAP_WOL_MAGIC) != 0) 29047137cea0SPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_MAGIC; 290560bb79ebSPyun YongHyeon if ((mask & IFCAP_VLAN_MTU) != 0 && 290660bb79ebSPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_MTU) != 0) { 29078ef1f631SYaroslav Tykhiy ifp->if_capenable ^= IFCAP_VLAN_MTU; 29088ef1f631SYaroslav Tykhiy if (sc->revision != FXP_REV_82557) 29098ef1f631SYaroslav Tykhiy flag = FXP_FLAG_LONG_PKT_EN; 29108ef1f631SYaroslav Tykhiy else /* a hack to get long frames on the old chip */ 29118ef1f631SYaroslav Tykhiy flag = FXP_FLAG_SAVE_BAD; 29128ef1f631SYaroslav Tykhiy sc->flags ^= flag; 29138ef1f631SYaroslav Tykhiy if (ifp->if_flags & IFF_UP) 291460bb79ebSPyun YongHyeon reinit++; 291560bb79ebSPyun YongHyeon } 2916713ca255SPyun YongHyeon if ((mask & IFCAP_VLAN_HWCSUM) != 0 && 2917713ca255SPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0) 2918713ca255SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWCSUM; 2919713ca255SPyun YongHyeon if ((mask & IFCAP_VLAN_HWTSO) != 0 && 2920713ca255SPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0) 2921713ca255SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTSO; 2922bd4fa9d9SPyun YongHyeon if ((mask & IFCAP_VLAN_HWTAGGING) != 0 && 2923bd4fa9d9SPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) { 2924bd4fa9d9SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 2925713ca255SPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0) 2926713ca255SPyun YongHyeon ifp->if_capenable &= 2927713ca255SPyun YongHyeon ~(IFCAP_VLAN_HWTSO | IFCAP_VLAN_HWCSUM); 2928bd4fa9d9SPyun YongHyeon reinit++; 2929bd4fa9d9SPyun YongHyeon } 2930bd4fa9d9SPyun YongHyeon if (reinit > 0 && ifp->if_flags & IFF_UP) 2931a461b201SPyun YongHyeon fxp_init_body(sc, 0); 29323212724cSJohn Baldwin FXP_UNLOCK(sc); 2933bd4fa9d9SPyun YongHyeon VLAN_CAPABILITIES(ifp); 2934fb917226SRuslan Ermilov break; 2935fb917226SRuslan Ermilov 2936a17c678eSDavid Greenman default: 2937673d9191SSam Leffler error = ether_ioctl(ifp, command, data); 2938a17c678eSDavid Greenman } 2939a17c678eSDavid Greenman return (error); 2940a17c678eSDavid Greenman } 2941397f9dfeSDavid Greenman 2942397f9dfeSDavid Greenman /* 294309882363SJonathan Lemon * Fill in the multicast address list and return number of entries. 294409882363SJonathan Lemon */ 294509882363SJonathan Lemon static int 294609882363SJonathan Lemon fxp_mc_addrs(struct fxp_softc *sc) 294709882363SJonathan Lemon { 294809882363SJonathan Lemon struct fxp_cb_mcs *mcsp = sc->mcsp; 2949fc74a9f9SBrooks Davis struct ifnet *ifp = sc->ifp; 295009882363SJonathan Lemon struct ifmultiaddr *ifma; 295109882363SJonathan Lemon int nmcasts; 295209882363SJonathan Lemon 295309882363SJonathan Lemon nmcasts = 0; 29546b24912cSPyun YongHyeon if ((ifp->if_flags & IFF_ALLMULTI) == 0) { 2955eb956cd0SRobert Watson if_maddr_rlock(ifp); 295609882363SJonathan Lemon TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 295709882363SJonathan Lemon if (ifma->ifma_addr->sa_family != AF_LINK) 295809882363SJonathan Lemon continue; 295909882363SJonathan Lemon if (nmcasts >= MAXMCADDR) { 29606b24912cSPyun YongHyeon ifp->if_flags |= IFF_ALLMULTI; 296109882363SJonathan Lemon nmcasts = 0; 296209882363SJonathan Lemon break; 296309882363SJonathan Lemon } 296409882363SJonathan Lemon bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr), 2965bafb64afSMaxime Henrion &sc->mcsp->mc_addr[nmcasts][0], ETHER_ADDR_LEN); 296609882363SJonathan Lemon nmcasts++; 296709882363SJonathan Lemon } 2968eb956cd0SRobert Watson if_maddr_runlock(ifp); 296909882363SJonathan Lemon } 2970bafb64afSMaxime Henrion mcsp->mc_cnt = htole16(nmcasts * ETHER_ADDR_LEN); 297109882363SJonathan Lemon return (nmcasts); 297209882363SJonathan Lemon } 297309882363SJonathan Lemon 297409882363SJonathan Lemon /* 2975397f9dfeSDavid Greenman * Program the multicast filter. 2976397f9dfeSDavid Greenman * 2977397f9dfeSDavid Greenman * We have an artificial restriction that the multicast setup command 2978397f9dfeSDavid Greenman * must be the first command in the chain, so we take steps to ensure 29793114fdb4SDavid Greenman * this. By requiring this, it allows us to keep up the performance of 2980397f9dfeSDavid Greenman * the pre-initialized command ring (esp. link pointers) by not actually 2981dc733423SDag-Erling Smørgrav * inserting the mcsetup command in the ring - i.e. its link pointer 2982397f9dfeSDavid Greenman * points to the TxCB ring, but the mcsetup descriptor itself is not part 2983397f9dfeSDavid Greenman * of it. We then can do 'CU_START' on the mcsetup descriptor and have it 2984397f9dfeSDavid Greenman * lead into the regular TxCB ring when it completes. 2985397f9dfeSDavid Greenman */ 2986397f9dfeSDavid Greenman static void 2987f7788e8eSJonathan Lemon fxp_mc_setup(struct fxp_softc *sc) 2988397f9dfeSDavid Greenman { 29896b24912cSPyun YongHyeon struct fxp_cb_mcs *mcsp; 29907dced78aSDavid Greenman int count; 2991397f9dfeSDavid Greenman 299267fc050fSMaxime Henrion FXP_LOCK_ASSERT(sc, MA_OWNED); 29933114fdb4SDavid Greenman 29946b24912cSPyun YongHyeon mcsp = sc->mcsp; 2995397f9dfeSDavid Greenman mcsp->cb_status = 0; 29966b24912cSPyun YongHyeon mcsp->cb_command = htole16(FXP_CB_COMMAND_MCAS | FXP_CB_COMMAND_EL); 29976b24912cSPyun YongHyeon mcsp->link_addr = 0xffffffff; 29986b24912cSPyun YongHyeon fxp_mc_addrs(sc); 2999397f9dfeSDavid Greenman 3000397f9dfeSDavid Greenman /* 30016b24912cSPyun YongHyeon * Wait until command unit is idle. This should never be the 30026b24912cSPyun YongHyeon * case when nothing is queued, but make sure anyway. 3003397f9dfeSDavid Greenman */ 30047dced78aSDavid Greenman count = 100; 30056b24912cSPyun YongHyeon while ((CSR_READ_1(sc, FXP_CSR_SCB_RUSCUS) >> 6) != 30066b24912cSPyun YongHyeon FXP_SCB_CUS_IDLE && --count) 30077dced78aSDavid Greenman DELAY(10); 30087dced78aSDavid Greenman if (count == 0) { 3009f7788e8eSJonathan Lemon device_printf(sc->dev, "command queue timeout\n"); 30107dced78aSDavid Greenman return; 30117dced78aSDavid Greenman } 3012397f9dfeSDavid Greenman 3013397f9dfeSDavid Greenman /* 3014397f9dfeSDavid Greenman * Start the multicast setup command. 3015397f9dfeSDavid Greenman */ 3016397f9dfeSDavid Greenman fxp_scb_wait(sc); 3017a2057a72SPyun YongHyeon bus_dmamap_sync(sc->mcs_tag, sc->mcs_map, 3018a2057a72SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 3019b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->mcs_addr); 30202e2b8238SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 30216b24912cSPyun YongHyeon /* ...and wait for it to complete. */ 30226b24912cSPyun YongHyeon fxp_dma_wait(sc, &mcsp->cb_status, sc->mcs_tag, sc->mcs_map); 3023397f9dfeSDavid Greenman } 302472a32a26SJonathan Lemon 302574d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101a[] = D101_A_RCVBUNDLE_UCODE; 302674d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101b0[] = D101_B0_RCVBUNDLE_UCODE; 302774d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101ma[] = D101M_B_RCVBUNDLE_UCODE; 302874d1ed23SMaxime Henrion static uint32_t fxp_ucode_d101s[] = D101S_RCVBUNDLE_UCODE; 302974d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102[] = D102_B_RCVBUNDLE_UCODE; 303074d1ed23SMaxime Henrion static uint32_t fxp_ucode_d102c[] = D102_C_RCVBUNDLE_UCODE; 3031de571603SMaxime Henrion static uint32_t fxp_ucode_d102e[] = D102_E_RCVBUNDLE_UCODE; 303272a32a26SJonathan Lemon 303374d1ed23SMaxime Henrion #define UCODE(x) x, sizeof(x)/sizeof(uint32_t) 303472a32a26SJonathan Lemon 3035e0fe5c6dSMarius Strobl static const struct ucode { 303674d1ed23SMaxime Henrion uint32_t revision; 303774d1ed23SMaxime Henrion uint32_t *ucode; 303872a32a26SJonathan Lemon int length; 303972a32a26SJonathan Lemon u_short int_delay_offset; 304072a32a26SJonathan Lemon u_short bundle_max_offset; 3041e0fe5c6dSMarius Strobl } const ucode_table[] = { 304272a32a26SJonathan Lemon { FXP_REV_82558_A4, UCODE(fxp_ucode_d101a), D101_CPUSAVER_DWORD, 0 }, 304372a32a26SJonathan Lemon { FXP_REV_82558_B0, UCODE(fxp_ucode_d101b0), D101_CPUSAVER_DWORD, 0 }, 304472a32a26SJonathan Lemon { FXP_REV_82559_A0, UCODE(fxp_ucode_d101ma), 304572a32a26SJonathan Lemon D101M_CPUSAVER_DWORD, D101M_CPUSAVER_BUNDLE_MAX_DWORD }, 304672a32a26SJonathan Lemon { FXP_REV_82559S_A, UCODE(fxp_ucode_d101s), 304772a32a26SJonathan Lemon D101S_CPUSAVER_DWORD, D101S_CPUSAVER_BUNDLE_MAX_DWORD }, 304872a32a26SJonathan Lemon { FXP_REV_82550, UCODE(fxp_ucode_d102), 304972a32a26SJonathan Lemon D102_B_CPUSAVER_DWORD, D102_B_CPUSAVER_BUNDLE_MAX_DWORD }, 305072a32a26SJonathan Lemon { FXP_REV_82550_C, UCODE(fxp_ucode_d102c), 305172a32a26SJonathan Lemon D102_C_CPUSAVER_DWORD, D102_C_CPUSAVER_BUNDLE_MAX_DWORD }, 3052507feeafSMaxime Henrion { FXP_REV_82551_F, UCODE(fxp_ucode_d102e), 3053de571603SMaxime Henrion D102_E_CPUSAVER_DWORD, D102_E_CPUSAVER_BUNDLE_MAX_DWORD }, 305450df388dSPyun YongHyeon { FXP_REV_82551_10, UCODE(fxp_ucode_d102e), 305550df388dSPyun YongHyeon D102_E_CPUSAVER_DWORD, D102_E_CPUSAVER_BUNDLE_MAX_DWORD }, 305672a32a26SJonathan Lemon { 0, NULL, 0, 0, 0 } 305772a32a26SJonathan Lemon }; 305872a32a26SJonathan Lemon 305972a32a26SJonathan Lemon static void 306072a32a26SJonathan Lemon fxp_load_ucode(struct fxp_softc *sc) 306172a32a26SJonathan Lemon { 3062e0fe5c6dSMarius Strobl const struct ucode *uc; 306372a32a26SJonathan Lemon struct fxp_cb_ucode *cbp; 306494a4f968SPyun YongHyeon int i; 306572a32a26SJonathan Lemon 3066*1343a72fSPyun YongHyeon if (sc->flags & FXP_FLAG_NO_UCODE) 3067*1343a72fSPyun YongHyeon return; 3068*1343a72fSPyun YongHyeon 306972a32a26SJonathan Lemon for (uc = ucode_table; uc->ucode != NULL; uc++) 307072a32a26SJonathan Lemon if (sc->revision == uc->revision) 307172a32a26SJonathan Lemon break; 307272a32a26SJonathan Lemon if (uc->ucode == NULL) 307372a32a26SJonathan Lemon return; 3074b2badf02SMaxime Henrion cbp = (struct fxp_cb_ucode *)sc->fxp_desc.cbl_list; 307572a32a26SJonathan Lemon cbp->cb_status = 0; 307683e6547dSMaxime Henrion cbp->cb_command = htole16(FXP_CB_COMMAND_UCODE | FXP_CB_COMMAND_EL); 307783e6547dSMaxime Henrion cbp->link_addr = 0xffffffff; /* (no) next command */ 307894a4f968SPyun YongHyeon for (i = 0; i < uc->length; i++) 307994a4f968SPyun YongHyeon cbp->ucode[i] = htole32(uc->ucode[i]); 308072a32a26SJonathan Lemon if (uc->int_delay_offset) 308174d1ed23SMaxime Henrion *(uint16_t *)&cbp->ucode[uc->int_delay_offset] = 308283e6547dSMaxime Henrion htole16(sc->tunable_int_delay + sc->tunable_int_delay / 2); 308372a32a26SJonathan Lemon if (uc->bundle_max_offset) 308474d1ed23SMaxime Henrion *(uint16_t *)&cbp->ucode[uc->bundle_max_offset] = 308583e6547dSMaxime Henrion htole16(sc->tunable_bundle_max); 308672a32a26SJonathan Lemon /* 308772a32a26SJonathan Lemon * Download the ucode to the chip. 308872a32a26SJonathan Lemon */ 308972a32a26SJonathan Lemon fxp_scb_wait(sc); 30905986d0d2SPyun YongHyeon bus_dmamap_sync(sc->cbl_tag, sc->cbl_map, 30915986d0d2SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 3092b2badf02SMaxime Henrion CSR_WRITE_4(sc, FXP_CSR_SCB_GENERAL, sc->fxp_desc.cbl_addr); 309372a32a26SJonathan Lemon fxp_scb_cmd(sc, FXP_SCB_COMMAND_CU_START); 309472a32a26SJonathan Lemon /* ...and wait for it to complete. */ 3095209b07bcSMaxime Henrion fxp_dma_wait(sc, &cbp->cb_status, sc->cbl_tag, sc->cbl_map); 309672a32a26SJonathan Lemon device_printf(sc->dev, 309772a32a26SJonathan Lemon "Microcode loaded, int_delay: %d usec bundle_max: %d\n", 309872a32a26SJonathan Lemon sc->tunable_int_delay, 309972a32a26SJonathan Lemon uc->bundle_max_offset == 0 ? 0 : sc->tunable_bundle_max); 310072a32a26SJonathan Lemon sc->flags |= FXP_FLAG_UCODE; 3101*1343a72fSPyun YongHyeon bzero(cbp, FXP_TXCB_SZ); 310272a32a26SJonathan Lemon } 310372a32a26SJonathan Lemon 31048da9c507SPyun YongHyeon #define FXP_SYSCTL_STAT_ADD(c, h, n, p, d) \ 31058da9c507SPyun YongHyeon SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d) 31068da9c507SPyun YongHyeon 31078da9c507SPyun YongHyeon static void 31088da9c507SPyun YongHyeon fxp_sysctl_node(struct fxp_softc *sc) 31098da9c507SPyun YongHyeon { 31108da9c507SPyun YongHyeon struct sysctl_ctx_list *ctx; 31118da9c507SPyun YongHyeon struct sysctl_oid_list *child, *parent; 31128da9c507SPyun YongHyeon struct sysctl_oid *tree; 31138da9c507SPyun YongHyeon struct fxp_hwstats *hsp; 31148da9c507SPyun YongHyeon 31158da9c507SPyun YongHyeon ctx = device_get_sysctl_ctx(sc->dev); 31168da9c507SPyun YongHyeon child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->dev)); 31178da9c507SPyun YongHyeon 31188da9c507SPyun YongHyeon SYSCTL_ADD_PROC(ctx, child, 31198da9c507SPyun YongHyeon OID_AUTO, "int_delay", CTLTYPE_INT | CTLFLAG_RW, 31208da9c507SPyun YongHyeon &sc->tunable_int_delay, 0, sysctl_hw_fxp_int_delay, "I", 31218da9c507SPyun YongHyeon "FXP driver receive interrupt microcode bundling delay"); 31228da9c507SPyun YongHyeon SYSCTL_ADD_PROC(ctx, child, 31238da9c507SPyun YongHyeon OID_AUTO, "bundle_max", CTLTYPE_INT | CTLFLAG_RW, 31248da9c507SPyun YongHyeon &sc->tunable_bundle_max, 0, sysctl_hw_fxp_bundle_max, "I", 31258da9c507SPyun YongHyeon "FXP driver receive interrupt microcode bundle size limit"); 31268da9c507SPyun YongHyeon SYSCTL_ADD_INT(ctx, child,OID_AUTO, "rnr", CTLFLAG_RD, &sc->rnr, 0, 31278da9c507SPyun YongHyeon "FXP RNR events"); 31288da9c507SPyun YongHyeon 31298da9c507SPyun YongHyeon /* 31308da9c507SPyun YongHyeon * Pull in device tunables. 31318da9c507SPyun YongHyeon */ 31328da9c507SPyun YongHyeon sc->tunable_int_delay = TUNABLE_INT_DELAY; 31338da9c507SPyun YongHyeon sc->tunable_bundle_max = TUNABLE_BUNDLE_MAX; 31348da9c507SPyun YongHyeon (void) resource_int_value(device_get_name(sc->dev), 31358da9c507SPyun YongHyeon device_get_unit(sc->dev), "int_delay", &sc->tunable_int_delay); 31368da9c507SPyun YongHyeon (void) resource_int_value(device_get_name(sc->dev), 31378da9c507SPyun YongHyeon device_get_unit(sc->dev), "bundle_max", &sc->tunable_bundle_max); 31388da9c507SPyun YongHyeon sc->rnr = 0; 31398da9c507SPyun YongHyeon 31408da9c507SPyun YongHyeon hsp = &sc->fxp_hwstats; 31418da9c507SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD, 31428da9c507SPyun YongHyeon NULL, "FXP statistics"); 31438da9c507SPyun YongHyeon parent = SYSCTL_CHILDREN(tree); 31448da9c507SPyun YongHyeon 31458da9c507SPyun YongHyeon /* Rx MAC statistics. */ 31468da9c507SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD, 31478da9c507SPyun YongHyeon NULL, "Rx MAC statistics"); 31488da9c507SPyun YongHyeon child = SYSCTL_CHILDREN(tree); 31498da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "good_frames", 31508da9c507SPyun YongHyeon &hsp->rx_good, "Good frames"); 31518da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "crc_errors", 31528da9c507SPyun YongHyeon &hsp->rx_crc_errors, "CRC errors"); 31538da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "alignment_errors", 31548da9c507SPyun YongHyeon &hsp->rx_alignment_errors, "Alignment errors"); 31558da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "rnr_errors", 31568da9c507SPyun YongHyeon &hsp->rx_rnr_errors, "RNR errors"); 31578da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "overrun_errors", 31588da9c507SPyun YongHyeon &hsp->rx_overrun_errors, "Overrun errors"); 31598da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "cdt_errors", 31608da9c507SPyun YongHyeon &hsp->rx_cdt_errors, "Collision detect errors"); 31618da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "shortframes", 31628da9c507SPyun YongHyeon &hsp->rx_shortframes, "Short frame errors"); 31638da9c507SPyun YongHyeon if (sc->revision >= FXP_REV_82558_A4) { 31648da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "pause", 31658da9c507SPyun YongHyeon &hsp->rx_pause, "Pause frames"); 31668da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "controls", 31678da9c507SPyun YongHyeon &hsp->rx_controls, "Unsupported control frames"); 31688da9c507SPyun YongHyeon } 31698da9c507SPyun YongHyeon if (sc->revision >= FXP_REV_82559_A0) 31708da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "tco", 31718da9c507SPyun YongHyeon &hsp->rx_tco, "TCO frames"); 31728da9c507SPyun YongHyeon 31738da9c507SPyun YongHyeon /* Tx MAC statistics. */ 31748da9c507SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD, 31758da9c507SPyun YongHyeon NULL, "Tx MAC statistics"); 31768da9c507SPyun YongHyeon child = SYSCTL_CHILDREN(tree); 31778da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "good_frames", 31788da9c507SPyun YongHyeon &hsp->tx_good, "Good frames"); 31798da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "maxcols", 31808da9c507SPyun YongHyeon &hsp->tx_maxcols, "Maximum collisions errors"); 31818da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "latecols", 31828da9c507SPyun YongHyeon &hsp->tx_latecols, "Late collisions errors"); 31838da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "underruns", 31848da9c507SPyun YongHyeon &hsp->tx_underruns, "Underrun errors"); 31858da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "lostcrs", 31868da9c507SPyun YongHyeon &hsp->tx_lostcrs, "Lost carrier sense"); 31878da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "deffered", 31888da9c507SPyun YongHyeon &hsp->tx_deffered, "Deferred"); 31898da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "single_collisions", 31908da9c507SPyun YongHyeon &hsp->tx_single_collisions, "Single collisions"); 31918da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "multiple_collisions", 31928da9c507SPyun YongHyeon &hsp->tx_multiple_collisions, "Multiple collisions"); 31938da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "total_collisions", 31948da9c507SPyun YongHyeon &hsp->tx_total_collisions, "Total collisions"); 31958da9c507SPyun YongHyeon if (sc->revision >= FXP_REV_82558_A4) 31968da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "pause", 31978da9c507SPyun YongHyeon &hsp->tx_pause, "Pause frames"); 31988da9c507SPyun YongHyeon if (sc->revision >= FXP_REV_82559_A0) 31998da9c507SPyun YongHyeon FXP_SYSCTL_STAT_ADD(ctx, child, "tco", 32008da9c507SPyun YongHyeon &hsp->tx_tco, "TCO frames"); 32018da9c507SPyun YongHyeon } 32028da9c507SPyun YongHyeon 32038da9c507SPyun YongHyeon #undef FXP_SYSCTL_STAT_ADD 32048da9c507SPyun YongHyeon 320572a32a26SJonathan Lemon static int 320672a32a26SJonathan Lemon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high) 320772a32a26SJonathan Lemon { 320872a32a26SJonathan Lemon int error, value; 320972a32a26SJonathan Lemon 321072a32a26SJonathan Lemon value = *(int *)arg1; 321172a32a26SJonathan Lemon error = sysctl_handle_int(oidp, &value, 0, req); 321272a32a26SJonathan Lemon if (error || !req->newptr) 321372a32a26SJonathan Lemon return (error); 321472a32a26SJonathan Lemon if (value < low || value > high) 321572a32a26SJonathan Lemon return (EINVAL); 321672a32a26SJonathan Lemon *(int *)arg1 = value; 321772a32a26SJonathan Lemon return (0); 321872a32a26SJonathan Lemon } 321972a32a26SJonathan Lemon 322072a32a26SJonathan Lemon /* 322172a32a26SJonathan Lemon * Interrupt delay is expressed in microseconds, a multiplier is used 322272a32a26SJonathan Lemon * to convert this to the appropriate clock ticks before using. 322372a32a26SJonathan Lemon */ 322472a32a26SJonathan Lemon static int 322572a32a26SJonathan Lemon sysctl_hw_fxp_int_delay(SYSCTL_HANDLER_ARGS) 322672a32a26SJonathan Lemon { 3227e0fe5c6dSMarius Strobl 322872a32a26SJonathan Lemon return (sysctl_int_range(oidp, arg1, arg2, req, 300, 3000)); 322972a32a26SJonathan Lemon } 323072a32a26SJonathan Lemon 323172a32a26SJonathan Lemon static int 323272a32a26SJonathan Lemon sysctl_hw_fxp_bundle_max(SYSCTL_HANDLER_ARGS) 323372a32a26SJonathan Lemon { 3234e0fe5c6dSMarius Strobl 323572a32a26SJonathan Lemon return (sysctl_int_range(oidp, arg1, arg2, req, 1, 0xffff)); 323672a32a26SJonathan Lemon } 3237