1 /* 2 * Copyright (c) 2003 Hidetoshi Shimokawa 3 * Copyright (c) 1998-2002 Katsushi Kobayashi and Hidetoshi Shimokawa 4 * All rights reserved. 5 * 6 * Redistribution and use in source and binary forms, with or without 7 * modification, are permitted provided that the following conditions 8 * are met: 9 * 1. Redistributions of source code must retain the above copyright 10 * notice, this list of conditions and the following disclaimer. 11 * 2. Redistributions in binary form must reproduce the above copyright 12 * notice, this list of conditions and the following disclaimer in the 13 * documentation and/or other materials provided with the distribution. 14 * 3. All advertising materials mentioning features or use of this software 15 * must display the acknowledgement as bellow: 16 * 17 * This product includes software developed by K. Kobayashi and H. Shimokawa 18 * 19 * 4. The name of the author may not be used to endorse or promote products 20 * derived from this software without specific prior written permission. 21 * 22 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 23 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 24 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 25 * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, 26 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 27 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 28 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 29 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 30 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN 31 * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 32 * POSSIBILITY OF SUCH DAMAGE. 33 * 34 * $FreeBSD$ 35 * 36 */ 37 #define PCI_CBMEM 0x10 38 39 #define FW_VENDORID_NEC 0x1033 40 #define FW_VENDORID_TI 0x104c 41 #define FW_VENDORID_SONY 0x104d 42 #define FW_VENDORID_VIA 0x1106 43 #define FW_VENDORID_RICOH 0x1180 44 #define FW_VENDORID_APPLE 0x106b 45 #define FW_VENDORID_LUCENT 0x11c1 46 47 #define FW_DEVICE_UPD861 (0x0063 << 16) 48 #define FW_DEVICE_UPD871 (0x00ce << 16) 49 #define FW_DEVICE_UPD72870 (0x00cd << 16) 50 #define FW_DEVICE_UPD72874 (0x00f2 << 16) 51 #define FW_DEVICE_TITSB22 (0x8009 << 16) 52 #define FW_DEVICE_TITSB23 (0x8019 << 16) 53 #define FW_DEVICE_TITSB26 (0x8020 << 16) 54 #define FW_DEVICE_TITSB43 (0x8021 << 16) 55 #define FW_DEVICE_TITSB43A (0x8023 << 16) 56 #define FW_DEVICE_TITSB43AB23 (0x8024 << 16) 57 #define FW_DEVICE_TIPCI4410A (0x8017 << 16) 58 #define FW_DEVICE_TIPCI4450 (0x8011 << 16) 59 #define FW_DEVICE_TIPCI4451 (0x8027 << 16) 60 #define FW_DEVICE_CX3022 (0x8039 << 16) 61 #define FW_DEVICE_VT6306 (0x3044 << 16) 62 #define FW_DEVICE_R5C551 (0x0551 << 16) 63 #define FW_DEVICE_R5C552 (0x0552 << 16) 64 #define FW_DEVICE_PANGEA (0x0030 << 16) 65 #define FW_DEVICE_UNINORTH (0x0031 << 16) 66 #define FW_DEVICE_FW322 (0x5811 << 16) 67 68 #define PCI_INTERFACE_OHCI 0x10 69 70 #define FW_OHCI_BASE_REG 0x10 71 72 #define OHCI_DMA_ITCH 0x20 73 #define OHCI_DMA_IRCH 0x20 74 75 #define OHCI_MAX_DMA_CH (0x4 + OHCI_DMA_ITCH + OHCI_DMA_IRCH) 76 77 78 typedef volatile u_int32_t fwohcireg_t; 79 80 /* for PCI */ 81 #if BYTE_ORDER == BIG_ENDIAN 82 #define FWOHCI_DMA_WRITE(x, y) ((x) = htole32(y)) 83 #define FWOHCI_DMA_READ(x) le32toh(x) 84 #define FWOHCI_DMA_SET(x, y) ((x) |= htole32(y)) 85 #define FWOHCI_DMA_CLEAR(x, y) ((x) &= htole32(~(y))) 86 #else 87 #define FWOHCI_DMA_WRITE(x, y) ((x) = (y)) 88 #define FWOHCI_DMA_READ(x) (x) 89 #define FWOHCI_DMA_SET(x, y) ((x) |= (y)) 90 #define FWOHCI_DMA_CLEAR(x, y) ((x) &= ~(y)) 91 #endif 92 93 struct fwohcidb { 94 union { 95 struct { 96 volatile u_int32_t cmd; 97 volatile u_int32_t addr; 98 volatile u_int32_t depend; 99 volatile u_int32_t res; 100 } desc; 101 volatile u_int32_t immed[4]; 102 } db; 103 #define OHCI_STATUS_SHIFT 16 104 #define OHCI_COUNT_MASK 0xffff 105 #define OHCI_OUTPUT_MORE (0 << 28) 106 #define OHCI_OUTPUT_LAST (1 << 28) 107 #define OHCI_INPUT_MORE (2 << 28) 108 #define OHCI_INPUT_LAST (3 << 28) 109 #define OHCI_STORE_QUAD (4 << 28) 110 #define OHCI_LOAD_QUAD (5 << 28) 111 #define OHCI_NOP (6 << 28) 112 #define OHCI_STOP (7 << 28) 113 #define OHCI_STORE (8 << 28) 114 #define OHCI_CMD_MASK (0xf << 28) 115 116 #define OHCI_UPDATE (1 << 27) 117 118 #define OHCI_KEY_ST0 (0 << 24) 119 #define OHCI_KEY_ST1 (1 << 24) 120 #define OHCI_KEY_ST2 (2 << 24) 121 #define OHCI_KEY_ST3 (3 << 24) 122 #define OHCI_KEY_REGS (5 << 24) 123 #define OHCI_KEY_SYS (6 << 24) 124 #define OHCI_KEY_DEVICE (7 << 24) 125 #define OHCI_KEY_MASK (7 << 24) 126 127 #define OHCI_INTERRUPT_NEVER (0 << 20) 128 #define OHCI_INTERRUPT_TRUE (1 << 20) 129 #define OHCI_INTERRUPT_FALSE (2 << 20) 130 #define OHCI_INTERRUPT_ALWAYS (3 << 20) 131 132 #define OHCI_BRANCH_NEVER (0 << 18) 133 #define OHCI_BRANCH_TRUE (1 << 18) 134 #define OHCI_BRANCH_FALSE (2 << 18) 135 #define OHCI_BRANCH_ALWAYS (3 << 18) 136 #define OHCI_BRANCH_MASK (3 << 18) 137 138 #define OHCI_WAIT_NEVER (0 << 16) 139 #define OHCI_WAIT_TRUE (1 << 16) 140 #define OHCI_WAIT_FALSE (2 << 16) 141 #define OHCI_WAIT_ALWAYS (3 << 16) 142 }; 143 144 #define OHCI_SPD_S100 0x4 145 #define OHCI_SPD_S200 0x1 146 #define OHCI_SPD_S400 0x2 147 148 149 #define FWOHCIEV_NOSTAT 0 150 #define FWOHCIEV_LONGP 2 151 #define FWOHCIEV_MISSACK 3 152 #define FWOHCIEV_UNDRRUN 4 153 #define FWOHCIEV_OVRRUN 5 154 #define FWOHCIEV_DESCERR 6 155 #define FWOHCIEV_DTRDERR 7 156 #define FWOHCIEV_DTWRERR 8 157 #define FWOHCIEV_BUSRST 9 158 #define FWOHCIEV_TIMEOUT 0xa 159 #define FWOHCIEV_TCODERR 0xb 160 #define FWOHCIEV_UNKNOWN 0xe 161 #define FWOHCIEV_FLUSHED 0xf 162 #define FWOHCIEV_ACKCOMPL 0x11 163 #define FWOHCIEV_ACKPEND 0x12 164 #define FWOHCIEV_ACKBSX 0x14 165 #define FWOHCIEV_ACKBSA 0x15 166 #define FWOHCIEV_ACKBSB 0x16 167 #define FWOHCIEV_ACKTARD 0x1b 168 #define FWOHCIEV_ACKDERR 0x1d 169 #define FWOHCIEV_ACKTERR 0x1e 170 171 #define FWOHCIEV_MASK 0x1f 172 173 struct ohci_registers { 174 fwohcireg_t ver; /* Version No. 0x0 */ 175 fwohcireg_t guid; /* GUID_ROM No. 0x4 */ 176 fwohcireg_t retry; /* AT retries 0x8 */ 177 #define FWOHCI_RETRY 0x8 178 fwohcireg_t csr_data; /* CSR data 0xc */ 179 fwohcireg_t csr_cmp; /* CSR compare 0x10 */ 180 fwohcireg_t csr_cntl; /* CSR compare 0x14 */ 181 fwohcireg_t rom_hdr; /* config ROM ptr. 0x18 */ 182 fwohcireg_t bus_id; /* BUS_ID 0x1c */ 183 fwohcireg_t bus_opt; /* BUS option 0x20 */ 184 #define FWOHCIGUID_H 0x24 185 #define FWOHCIGUID_L 0x28 186 fwohcireg_t guid_hi; /* GUID hi 0x24 */ 187 fwohcireg_t guid_lo; /* GUID lo 0x28 */ 188 fwohcireg_t dummy0[2]; /* dummy 0x2c-0x30 */ 189 fwohcireg_t config_rom; /* config ROM map 0x34 */ 190 fwohcireg_t post_wr_lo; /* post write addr lo 0x38 */ 191 fwohcireg_t post_wr_hi; /* post write addr hi 0x3c */ 192 fwohcireg_t vender; /* vender ID 0x40 */ 193 fwohcireg_t dummy1[3]; /* dummy 0x44-0x4c */ 194 fwohcireg_t hcc_cntl_set; /* HCC control set 0x50 */ 195 fwohcireg_t hcc_cntl_clr; /* HCC control clr 0x54 */ 196 #define OHCI_HCC_BIBIV (1 << 31) /* BIBimage Valid */ 197 #define OHCI_HCC_BIGEND (1 << 30) /* noByteSwapData */ 198 #define OHCI_HCC_PRPHY (1 << 23) /* programPhyEnable */ 199 #define OHCI_HCC_PHYEN (1 << 22) /* aPhyEnhanceEnable */ 200 #define OHCI_HCC_LPS (1 << 19) /* LPS */ 201 #define OHCI_HCC_POSTWR (1 << 18) /* postedWriteEnable */ 202 #define OHCI_HCC_LINKEN (1 << 17) /* linkEnable */ 203 #define OHCI_HCC_RESET (1 << 16) /* softReset */ 204 fwohcireg_t dummy2[2]; /* dummy 0x58-0x5c */ 205 fwohcireg_t dummy3[1]; /* dummy 0x60 */ 206 fwohcireg_t sid_buf; /* self id buffer 0x64 */ 207 fwohcireg_t sid_cnt; /* self id count 0x68 */ 208 fwohcireg_t dummy4[1]; /* dummy 0x6c */ 209 fwohcireg_t ir_mask_hi_set; /* ir mask hi set 0x70 */ 210 fwohcireg_t ir_mask_hi_clr; /* ir mask hi set 0x74 */ 211 fwohcireg_t ir_mask_lo_set; /* ir mask hi set 0x78 */ 212 fwohcireg_t ir_mask_lo_clr; /* ir mask hi set 0x7c */ 213 #define FWOHCI_INTSTAT 0x80 214 #define FWOHCI_INTSTATCLR 0x84 215 #define FWOHCI_INTMASK 0x88 216 #define FWOHCI_INTMASKCLR 0x8c 217 fwohcireg_t int_stat; /* 0x80 */ 218 fwohcireg_t int_clear; /* 0x84 */ 219 fwohcireg_t int_mask; /* 0x88 */ 220 fwohcireg_t int_mask_clear; /* 0x8c */ 221 fwohcireg_t it_int_stat; /* 0x90 */ 222 fwohcireg_t it_int_clear; /* 0x94 */ 223 fwohcireg_t it_int_mask; /* 0x98 */ 224 fwohcireg_t it_mask_clear; /* 0x9c */ 225 fwohcireg_t ir_int_stat; /* 0xa0 */ 226 fwohcireg_t ir_int_clear; /* 0xa4 */ 227 fwohcireg_t ir_int_mask; /* 0xa8 */ 228 fwohcireg_t ir_mask_clear; /* 0xac */ 229 fwohcireg_t dummy5[11]; /* dummy 0xb0-d8 */ 230 fwohcireg_t fairness; /* fairness control 0xdc */ 231 fwohcireg_t link_cntl; /* Chip control 0xe0*/ 232 fwohcireg_t link_cntl_clr; /* Chip control clear 0xe4*/ 233 #define FWOHCI_NODEID 0xe8 234 fwohcireg_t node; /* Node ID 0xe8 */ 235 #define OHCI_NODE_VALID (1 << 31) 236 #define OHCI_NODE_ROOT (1 << 30) 237 238 #define OHCI_ASYSRCBUS 1 239 240 fwohcireg_t phy_access; /* PHY cntl 0xec */ 241 #define PHYDEV_RDDONE (1<<31) 242 #define PHYDEV_RDCMD (1<<15) 243 #define PHYDEV_WRCMD (1<<14) 244 #define PHYDEV_REGADDR 8 245 #define PHYDEV_WRDATA 0 246 #define PHYDEV_RDADDR 24 247 #define PHYDEV_RDDATA 16 248 249 fwohcireg_t cycle_timer; /* Cycle Timer 0xf0 */ 250 fwohcireg_t dummy6[3]; /* dummy 0xf4-fc */ 251 fwohcireg_t areq_hi; /* Async req. filter hi 0x100 */ 252 fwohcireg_t areq_hi_clr; /* Async req. filter hi 0x104 */ 253 fwohcireg_t areq_lo; /* Async req. filter lo 0x108 */ 254 fwohcireg_t areq_lo_clr; /* Async req. filter lo 0x10c */ 255 fwohcireg_t preq_hi; /* Async req. filter hi 0x110 */ 256 fwohcireg_t preq_hi_clr; /* Async req. filter hi 0x114 */ 257 fwohcireg_t preq_lo; /* Async req. filter lo 0x118 */ 258 fwohcireg_t preq_lo_clr; /* Async req. filter lo 0x11c */ 259 260 fwohcireg_t pys_upper; /* Physical Upper bound 0x120 */ 261 262 fwohcireg_t dummy7[23]; /* dummy 0x124-0x17c */ 263 264 struct ohci_dma{ 265 fwohcireg_t cntl; 266 267 #define OHCI_CNTL_CYCMATCH_S (0x1 << 31) 268 269 #define OHCI_CNTL_BUFFIL (0x1 << 31) 270 #define OHCI_CNTL_ISOHDR (0x1 << 30) 271 #define OHCI_CNTL_CYCMATCH_R (0x1 << 29) 272 #define OHCI_CNTL_MULTICH (0x1 << 28) 273 274 #define OHCI_CNTL_DMA_RUN (0x1 << 15) 275 #define OHCI_CNTL_DMA_WAKE (0x1 << 12) 276 #define OHCI_CNTL_DMA_DEAD (0x1 << 11) 277 #define OHCI_CNTL_DMA_ACTIVE (0x1 << 10) 278 #define OHCI_CNTL_DMA_BT (0x1 << 8) 279 #define OHCI_CNTL_DMA_BAD (0x1 << 7) 280 #define OHCI_CNTL_DMA_STAT (0xff) 281 282 fwohcireg_t cntl_clr; 283 fwohcireg_t dummy0; 284 fwohcireg_t cmd; 285 fwohcireg_t match; 286 fwohcireg_t dummy1; 287 fwohcireg_t dummy2; 288 fwohcireg_t dummy3; 289 }; 290 /* 0x180, 0x184, 0x188, 0x18c */ 291 /* 0x190, 0x194, 0x198, 0x19c */ 292 /* 0x1a0, 0x1a4, 0x1a8, 0x1ac */ 293 /* 0x1b0, 0x1b4, 0x1b8, 0x1bc */ 294 /* 0x1c0, 0x1c4, 0x1c8, 0x1cc */ 295 /* 0x1d0, 0x1d4, 0x1d8, 0x1dc */ 296 /* 0x1e0, 0x1e4, 0x1e8, 0x1ec */ 297 /* 0x1f0, 0x1f4, 0x1f8, 0x1fc */ 298 struct ohci_dma dma_ch[0x4]; 299 300 /* 0x200, 0x204, 0x208, 0x20c */ 301 /* 0x210, 0x204, 0x208, 0x20c */ 302 struct ohci_itdma{ 303 fwohcireg_t cntl; 304 fwohcireg_t cntl_clr; 305 fwohcireg_t dummy0; 306 fwohcireg_t cmd; 307 }; 308 struct ohci_itdma dma_itch[0x20]; 309 310 /* 0x400, 0x404, 0x408, 0x40c */ 311 /* 0x410, 0x404, 0x408, 0x40c */ 312 313 struct ohci_dma dma_irch[0x20]; 314 }; 315 316 struct fwohcidb_tr{ 317 STAILQ_ENTRY(fwohcidb_tr) link; 318 struct fw_xfer *xfer; 319 volatile struct fwohcidb *db; 320 bus_dmamap_t dma_map; 321 caddr_t buf; 322 bus_addr_t bus_addr; 323 int dbcnt; 324 }; 325 326 /* 327 * OHCI info structure. 328 */ 329 struct fwohci_txpkthdr{ 330 union{ 331 u_int32_t ld[4]; 332 struct { 333 #if BYTE_ORDER == BIG_ENDIAN 334 u_int32_t :13, 335 spd:3, 336 :8, 337 tcode:4, 338 :4; 339 #else 340 u_int32_t :4, 341 tcode:4, 342 :8, 343 spd:3, 344 :13; 345 #endif 346 }common; 347 struct { 348 #if BYTE_ORDER == BIG_ENDIAN 349 u_int32_t :8, 350 srcbus:1, 351 :4, 352 spd:3, 353 tlrt:8, 354 tcode:4, 355 :4; 356 #else 357 u_int32_t :4, 358 tcode:4, 359 tlrt:8, 360 spd:3, 361 :4, 362 srcbus:1, 363 :8; 364 #endif 365 BIT16x2(dst, ); 366 }asycomm; 367 struct { 368 #if BYTE_ORDER == BIG_ENDIAN 369 u_int32_t :13, 370 spd:3, 371 chtag:8, 372 tcode:4, 373 sy:4; 374 #else 375 u_int32_t sy:4, 376 tcode:4, 377 chtag:8, 378 spd:3, 379 :13; 380 #endif 381 BIT16x2(len, ); 382 }stream; 383 }mode; 384 }; 385 struct fwohci_trailer{ 386 u_int32_t time:16, 387 stat:16; 388 }; 389 390 #define OHCI_CNTL_CYCSRC (0x1 << 22) 391 #define OHCI_CNTL_CYCMTR (0x1 << 21) 392 #define OHCI_CNTL_CYCTIMER (0x1 << 20) 393 #define OHCI_CNTL_PHYPKT (0x1 << 10) 394 #define OHCI_CNTL_SID (0x1 << 9) 395 396 #define OHCI_INT_DMA_ATRQ (0x1 << 0) 397 #define OHCI_INT_DMA_ATRS (0x1 << 1) 398 #define OHCI_INT_DMA_ARRQ (0x1 << 2) 399 #define OHCI_INT_DMA_ARRS (0x1 << 3) 400 #define OHCI_INT_DMA_PRRQ (0x1 << 4) 401 #define OHCI_INT_DMA_PRRS (0x1 << 5) 402 #define OHCI_INT_DMA_IT (0x1 << 6) 403 #define OHCI_INT_DMA_IR (0x1 << 7) 404 #define OHCI_INT_PW_ERR (0x1 << 8) 405 #define OHCI_INT_LR_ERR (0x1 << 9) 406 407 #define OHCI_INT_PHY_SID (0x1 << 16) 408 #define OHCI_INT_PHY_BUS_R (0x1 << 17) 409 410 #define OHCI_INT_REG_FAIL (0x1 << 18) 411 412 #define OHCI_INT_PHY_INT (0x1 << 19) 413 #define OHCI_INT_CYC_START (0x1 << 20) 414 #define OHCI_INT_CYC_64SECOND (0x1 << 21) 415 #define OHCI_INT_CYC_LOST (0x1 << 22) 416 #define OHCI_INT_CYC_ERR (0x1 << 23) 417 418 #define OHCI_INT_ERR (0x1 << 24) 419 #define OHCI_INT_CYC_LONG (0x1 << 25) 420 #define OHCI_INT_PHY_REG (0x1 << 26) 421 422 #define OHCI_INT_EN (0x1 << 31) 423 424 #define IP_CHANNELS 0x0234 425 #define FWOHCI_MAXREC 2048 426 427 #define OHCI_ISORA 0x02 428 #define OHCI_ISORB 0x04 429 430 #define FWOHCITCODE_PHY 0xe 431