xref: /freebsd/sys/dev/firewire/fwohcireg.h (revision d717909f5ab7b6ffff2e2f6122aff2d20c71f37e)
1098ca2bdSWarner Losh /*-
277ee030bSHidetoshi Shimokawa  * Copyright (c) 2003 Hidetoshi Shimokawa
377ee030bSHidetoshi Shimokawa  * Copyright (c) 1998-2002 Katsushi Kobayashi and Hidetoshi Shimokawa
43c60ba66SKatsushi Kobayashi  * All rights reserved.
53c60ba66SKatsushi Kobayashi  *
63c60ba66SKatsushi Kobayashi  * Redistribution and use in source and binary forms, with or without
73c60ba66SKatsushi Kobayashi  * modification, are permitted provided that the following conditions
83c60ba66SKatsushi Kobayashi  * are met:
93c60ba66SKatsushi Kobayashi  * 1. Redistributions of source code must retain the above copyright
103c60ba66SKatsushi Kobayashi  *    notice, this list of conditions and the following disclaimer.
113c60ba66SKatsushi Kobayashi  * 2. Redistributions in binary form must reproduce the above copyright
123c60ba66SKatsushi Kobayashi  *    notice, this list of conditions and the following disclaimer in the
133c60ba66SKatsushi Kobayashi  *    documentation and/or other materials provided with the distribution.
143c60ba66SKatsushi Kobayashi  * 3. All advertising materials mentioning features or use of this software
153c60ba66SKatsushi Kobayashi  *    must display the acknowledgement as bellow:
163c60ba66SKatsushi Kobayashi  *
173c60ba66SKatsushi Kobayashi  *    This product includes software developed by K. Kobayashi and H. Shimokawa
183c60ba66SKatsushi Kobayashi  *
193c60ba66SKatsushi Kobayashi  * 4. The name of the author may not be used to endorse or promote products
203c60ba66SKatsushi Kobayashi  *    derived from this software without specific prior written permission.
213c60ba66SKatsushi Kobayashi  *
223c60ba66SKatsushi Kobayashi  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
233c60ba66SKatsushi Kobayashi  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
243c60ba66SKatsushi Kobayashi  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
253c60ba66SKatsushi Kobayashi  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
263c60ba66SKatsushi Kobayashi  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
273c60ba66SKatsushi Kobayashi  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
283c60ba66SKatsushi Kobayashi  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
293c60ba66SKatsushi Kobayashi  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
303c60ba66SKatsushi Kobayashi  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
313c60ba66SKatsushi Kobayashi  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
323c60ba66SKatsushi Kobayashi  * POSSIBILITY OF SUCH DAMAGE.
333c60ba66SKatsushi Kobayashi  *
343c60ba66SKatsushi Kobayashi  * $FreeBSD$
353c60ba66SKatsushi Kobayashi  *
363c60ba66SKatsushi Kobayashi  */
373094dfd1SJohn Baldwin #define		PCI_CBMEM		PCIR_BAR(0)
383c60ba66SKatsushi Kobayashi 
396e2b0d0bSHidetoshi Shimokawa #define		FW_VENDORID_NATSEMI	0x100B
4069f034daSHidetoshi Shimokawa #define		FW_VENDORID_NEC		0x1033
416e2b0d0bSHidetoshi Shimokawa #define		FW_VENDORID_SIS		0x1039
4269f034daSHidetoshi Shimokawa #define		FW_VENDORID_TI		0x104c
4369f034daSHidetoshi Shimokawa #define		FW_VENDORID_SONY	0x104d
4469f034daSHidetoshi Shimokawa #define		FW_VENDORID_VIA		0x1106
4569f034daSHidetoshi Shimokawa #define		FW_VENDORID_RICOH	0x1180
4669f034daSHidetoshi Shimokawa #define		FW_VENDORID_APPLE	0x106b
4769f034daSHidetoshi Shimokawa #define		FW_VENDORID_LUCENT	0x11c1
486e2b0d0bSHidetoshi Shimokawa #define		FW_VENDORID_INTEL	0x8086
496e2b0d0bSHidetoshi Shimokawa #define		FW_VENDORID_ADAPTEC	0x9004
50c44123e1SMarius Strobl #define		FW_VENDORID_SUN		0x108e
513c60ba66SKatsushi Kobayashi 
526e2b0d0bSHidetoshi Shimokawa #define		FW_DEVICE_CS4210	(0x000f << 16)
5369f034daSHidetoshi Shimokawa #define		FW_DEVICE_UPD861	(0x0063 << 16)
5469f034daSHidetoshi Shimokawa #define		FW_DEVICE_UPD871	(0x00ce << 16)
558fd36d4aSHidetoshi Shimokawa #define		FW_DEVICE_UPD72870	(0x00cd << 16)
56dbc80c7bSHidetoshi Shimokawa #define		FW_DEVICE_UPD72873	(0x00e7 << 16)
578fd36d4aSHidetoshi Shimokawa #define		FW_DEVICE_UPD72874	(0x00f2 << 16)
5869f034daSHidetoshi Shimokawa #define		FW_DEVICE_TITSB22	(0x8009 << 16)
5969f034daSHidetoshi Shimokawa #define		FW_DEVICE_TITSB23	(0x8019 << 16)
6069f034daSHidetoshi Shimokawa #define		FW_DEVICE_TITSB26	(0x8020 << 16)
6169f034daSHidetoshi Shimokawa #define		FW_DEVICE_TITSB43	(0x8021 << 16)
6269f034daSHidetoshi Shimokawa #define		FW_DEVICE_TITSB43A	(0x8023 << 16)
638fd36d4aSHidetoshi Shimokawa #define		FW_DEVICE_TITSB43AB23	(0x8024 << 16)
643be95df6SHidetoshi Shimokawa #define		FW_DEVICE_TITSB82AA2	(0x8025 << 16)
656e2b0d0bSHidetoshi Shimokawa #define		FW_DEVICE_TITSB43AB21	(0x8026 << 16)
6669f034daSHidetoshi Shimokawa #define		FW_DEVICE_TIPCI4410A	(0x8017 << 16)
678fd36d4aSHidetoshi Shimokawa #define		FW_DEVICE_TIPCI4450	(0x8011 << 16)
688fd36d4aSHidetoshi Shimokawa #define		FW_DEVICE_TIPCI4451	(0x8027 << 16)
69433dd56bSHidetoshi Shimokawa #define		FW_DEVICE_CXD1947	(0x8009 << 16)
70433dd56bSHidetoshi Shimokawa #define		FW_DEVICE_CXD3222	(0x8039 << 16)
7169f034daSHidetoshi Shimokawa #define		FW_DEVICE_VT6306	(0x3044 << 16)
728fd36d4aSHidetoshi Shimokawa #define		FW_DEVICE_R5C551	(0x0551 << 16)
7369f034daSHidetoshi Shimokawa #define		FW_DEVICE_R5C552	(0x0552 << 16)
7469f034daSHidetoshi Shimokawa #define		FW_DEVICE_PANGEA	(0x0030 << 16)
7569f034daSHidetoshi Shimokawa #define		FW_DEVICE_UNINORTH	(0x0031 << 16)
766e2b0d0bSHidetoshi Shimokawa #define		FW_DEVICE_AIC5800	(0x5800 << 16)
7769f034daSHidetoshi Shimokawa #define		FW_DEVICE_FW322		(0x5811 << 16)
786e2b0d0bSHidetoshi Shimokawa #define		FW_DEVICE_7007		(0x7007 << 16)
796e2b0d0bSHidetoshi Shimokawa #define		FW_DEVICE_82372FB	(0x7605 << 16)
80c44123e1SMarius Strobl #define		FW_DEVICE_PCIO2FW	(0x1102 << 16)
813c60ba66SKatsushi Kobayashi 
823c60ba66SKatsushi Kobayashi #define PCI_INTERFACE_OHCI	0x10
833c60ba66SKatsushi Kobayashi 
843c60ba66SKatsushi Kobayashi #define FW_OHCI_BASE_REG	0x10
853c60ba66SKatsushi Kobayashi 
863c60ba66SKatsushi Kobayashi #define		OHCI_DMA_ITCH		0x20
873c60ba66SKatsushi Kobayashi #define		OHCI_DMA_IRCH		0x20
883c60ba66SKatsushi Kobayashi 
893c60ba66SKatsushi Kobayashi #define		OHCI_MAX_DMA_CH		(0x4 + OHCI_DMA_ITCH + OHCI_DMA_IRCH)
903c60ba66SKatsushi Kobayashi 
913c60ba66SKatsushi Kobayashi 
9203161bbcSDoug Rabson typedef uint32_t 	fwohcireg_t;
933c60ba66SKatsushi Kobayashi 
9477ee030bSHidetoshi Shimokawa /* for PCI */
9577ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
9677ee030bSHidetoshi Shimokawa #define FWOHCI_DMA_WRITE(x, y)	((x) = htole32(y))
9777ee030bSHidetoshi Shimokawa #define FWOHCI_DMA_READ(x)	le32toh(x)
9877ee030bSHidetoshi Shimokawa #define FWOHCI_DMA_SET(x, y)	((x) |= htole32(y))
9977ee030bSHidetoshi Shimokawa #define FWOHCI_DMA_CLEAR(x, y)	((x) &= htole32(~(y)))
10077ee030bSHidetoshi Shimokawa #else
10177ee030bSHidetoshi Shimokawa #define FWOHCI_DMA_WRITE(x, y)	((x) = (y))
10277ee030bSHidetoshi Shimokawa #define FWOHCI_DMA_READ(x)	(x)
10377ee030bSHidetoshi Shimokawa #define FWOHCI_DMA_SET(x, y)	((x) |= (y))
10477ee030bSHidetoshi Shimokawa #define FWOHCI_DMA_CLEAR(x, y)	((x) &= ~(y))
10577ee030bSHidetoshi Shimokawa #endif
10677ee030bSHidetoshi Shimokawa 
1073c60ba66SKatsushi Kobayashi struct fwohcidb {
1083c60ba66SKatsushi Kobayashi 	union {
1093c60ba66SKatsushi Kobayashi 		struct {
11003161bbcSDoug Rabson 			uint32_t cmd;
11103161bbcSDoug Rabson 			uint32_t addr;
11203161bbcSDoug Rabson 			uint32_t depend;
11303161bbcSDoug Rabson 			uint32_t res;
1143c60ba66SKatsushi Kobayashi 		} desc;
11503161bbcSDoug Rabson 		uint32_t immed[4];
1163c60ba66SKatsushi Kobayashi 	} db;
11777ee030bSHidetoshi Shimokawa #define OHCI_STATUS_SHIFT	16
11877ee030bSHidetoshi Shimokawa #define OHCI_COUNT_MASK		0xffff
11977ee030bSHidetoshi Shimokawa #define OHCI_OUTPUT_MORE	(0 << 28)
12077ee030bSHidetoshi Shimokawa #define OHCI_OUTPUT_LAST	(1 << 28)
12177ee030bSHidetoshi Shimokawa #define OHCI_INPUT_MORE		(2 << 28)
12277ee030bSHidetoshi Shimokawa #define OHCI_INPUT_LAST		(3 << 28)
12377ee030bSHidetoshi Shimokawa #define OHCI_STORE_QUAD		(4 << 28)
12477ee030bSHidetoshi Shimokawa #define OHCI_LOAD_QUAD		(5 << 28)
12577ee030bSHidetoshi Shimokawa #define OHCI_NOP		(6 << 28)
12677ee030bSHidetoshi Shimokawa #define OHCI_STOP		(7 << 28)
12777ee030bSHidetoshi Shimokawa #define OHCI_STORE		(8 << 28)
12877ee030bSHidetoshi Shimokawa #define OHCI_CMD_MASK		(0xf << 28)
1293c60ba66SKatsushi Kobayashi 
13077ee030bSHidetoshi Shimokawa #define	OHCI_UPDATE		(1 << 27)
1313c60ba66SKatsushi Kobayashi 
13277ee030bSHidetoshi Shimokawa #define OHCI_KEY_ST0		(0 << 24)
13377ee030bSHidetoshi Shimokawa #define OHCI_KEY_ST1		(1 << 24)
13477ee030bSHidetoshi Shimokawa #define OHCI_KEY_ST2		(2 << 24)
13577ee030bSHidetoshi Shimokawa #define OHCI_KEY_ST3		(3 << 24)
13677ee030bSHidetoshi Shimokawa #define OHCI_KEY_REGS		(5 << 24)
13777ee030bSHidetoshi Shimokawa #define OHCI_KEY_SYS		(6 << 24)
13877ee030bSHidetoshi Shimokawa #define OHCI_KEY_DEVICE		(7 << 24)
13977ee030bSHidetoshi Shimokawa #define OHCI_KEY_MASK		(7 << 24)
1403c60ba66SKatsushi Kobayashi 
14177ee030bSHidetoshi Shimokawa #define OHCI_INTERRUPT_NEVER	(0 << 20)
14277ee030bSHidetoshi Shimokawa #define OHCI_INTERRUPT_TRUE	(1 << 20)
14377ee030bSHidetoshi Shimokawa #define OHCI_INTERRUPT_FALSE	(2 << 20)
14477ee030bSHidetoshi Shimokawa #define OHCI_INTERRUPT_ALWAYS	(3 << 20)
1453c60ba66SKatsushi Kobayashi 
14677ee030bSHidetoshi Shimokawa #define OHCI_BRANCH_NEVER	(0 << 18)
14777ee030bSHidetoshi Shimokawa #define OHCI_BRANCH_TRUE	(1 << 18)
14877ee030bSHidetoshi Shimokawa #define OHCI_BRANCH_FALSE	(2 << 18)
14977ee030bSHidetoshi Shimokawa #define OHCI_BRANCH_ALWAYS	(3 << 18)
15077ee030bSHidetoshi Shimokawa #define OHCI_BRANCH_MASK	(3 << 18)
1513c60ba66SKatsushi Kobayashi 
15277ee030bSHidetoshi Shimokawa #define OHCI_WAIT_NEVER		(0 << 16)
15377ee030bSHidetoshi Shimokawa #define OHCI_WAIT_TRUE		(1 << 16)
15477ee030bSHidetoshi Shimokawa #define OHCI_WAIT_FALSE		(2 << 16)
15577ee030bSHidetoshi Shimokawa #define OHCI_WAIT_ALWAYS	(3 << 16)
1563c60ba66SKatsushi Kobayashi };
1573c60ba66SKatsushi Kobayashi 
1583c60ba66SKatsushi Kobayashi #define OHCI_SPD_S100 0x4
1593c60ba66SKatsushi Kobayashi #define OHCI_SPD_S200 0x1
1603c60ba66SKatsushi Kobayashi #define OHCI_SPD_S400 0x2
1613c60ba66SKatsushi Kobayashi 
1623c60ba66SKatsushi Kobayashi 
1633c60ba66SKatsushi Kobayashi #define FWOHCIEV_NOSTAT 0
1643c60ba66SKatsushi Kobayashi #define FWOHCIEV_LONGP 2
1653c60ba66SKatsushi Kobayashi #define FWOHCIEV_MISSACK 3
1663c60ba66SKatsushi Kobayashi #define FWOHCIEV_UNDRRUN 4
1673c60ba66SKatsushi Kobayashi #define FWOHCIEV_OVRRUN 5
1683c60ba66SKatsushi Kobayashi #define FWOHCIEV_DESCERR 6
1693c60ba66SKatsushi Kobayashi #define FWOHCIEV_DTRDERR 7
1703c60ba66SKatsushi Kobayashi #define FWOHCIEV_DTWRERR 8
1713c60ba66SKatsushi Kobayashi #define FWOHCIEV_BUSRST 9
1723c60ba66SKatsushi Kobayashi #define FWOHCIEV_TIMEOUT 0xa
1733c60ba66SKatsushi Kobayashi #define FWOHCIEV_TCODERR 0xb
1743c60ba66SKatsushi Kobayashi #define FWOHCIEV_UNKNOWN 0xe
1753c60ba66SKatsushi Kobayashi #define FWOHCIEV_FLUSHED 0xf
1763c60ba66SKatsushi Kobayashi #define FWOHCIEV_ACKCOMPL 0x11
1773c60ba66SKatsushi Kobayashi #define FWOHCIEV_ACKPEND 0x12
1783c60ba66SKatsushi Kobayashi #define FWOHCIEV_ACKBSX 0x14
1793c60ba66SKatsushi Kobayashi #define FWOHCIEV_ACKBSA 0x15
1803c60ba66SKatsushi Kobayashi #define FWOHCIEV_ACKBSB 0x16
1813c60ba66SKatsushi Kobayashi #define FWOHCIEV_ACKTARD 0x1b
1823c60ba66SKatsushi Kobayashi #define FWOHCIEV_ACKDERR 0x1d
1833c60ba66SKatsushi Kobayashi #define FWOHCIEV_ACKTERR 0x1e
1843c60ba66SKatsushi Kobayashi 
1853c60ba66SKatsushi Kobayashi #define FWOHCIEV_MASK 0x1f
1863c60ba66SKatsushi Kobayashi 
187c3e840a8SHidetoshi Shimokawa struct ohci_dma{
188c3e840a8SHidetoshi Shimokawa 	fwohcireg_t	cntl;
189c3e840a8SHidetoshi Shimokawa 
190c3e840a8SHidetoshi Shimokawa #define	OHCI_CNTL_CYCMATCH_S	(0x1 << 31)
191c3e840a8SHidetoshi Shimokawa 
192c3e840a8SHidetoshi Shimokawa #define	OHCI_CNTL_BUFFIL	(0x1 << 31)
193c3e840a8SHidetoshi Shimokawa #define	OHCI_CNTL_ISOHDR	(0x1 << 30)
194c3e840a8SHidetoshi Shimokawa #define	OHCI_CNTL_CYCMATCH_R	(0x1 << 29)
195c3e840a8SHidetoshi Shimokawa #define	OHCI_CNTL_MULTICH	(0x1 << 28)
196c3e840a8SHidetoshi Shimokawa 
197c3e840a8SHidetoshi Shimokawa #define	OHCI_CNTL_DMA_RUN	(0x1 << 15)
198c3e840a8SHidetoshi Shimokawa #define	OHCI_CNTL_DMA_WAKE	(0x1 << 12)
199c3e840a8SHidetoshi Shimokawa #define	OHCI_CNTL_DMA_DEAD	(0x1 << 11)
200c3e840a8SHidetoshi Shimokawa #define	OHCI_CNTL_DMA_ACTIVE	(0x1 << 10)
201c3e840a8SHidetoshi Shimokawa #define	OHCI_CNTL_DMA_BT	(0x1 << 8)
202c3e840a8SHidetoshi Shimokawa #define	OHCI_CNTL_DMA_BAD	(0x1 << 7)
203c3e840a8SHidetoshi Shimokawa #define	OHCI_CNTL_DMA_STAT	(0xff)
204c3e840a8SHidetoshi Shimokawa 
205c3e840a8SHidetoshi Shimokawa 	fwohcireg_t	cntl_clr;
206c3e840a8SHidetoshi Shimokawa 	fwohcireg_t	dummy0;
207c3e840a8SHidetoshi Shimokawa 	fwohcireg_t	cmd;
208c3e840a8SHidetoshi Shimokawa 	fwohcireg_t	match;
209c3e840a8SHidetoshi Shimokawa 	fwohcireg_t	dummy1;
210c3e840a8SHidetoshi Shimokawa 	fwohcireg_t	dummy2;
211c3e840a8SHidetoshi Shimokawa 	fwohcireg_t	dummy3;
212c3e840a8SHidetoshi Shimokawa };
213c3e840a8SHidetoshi Shimokawa 
214c3e840a8SHidetoshi Shimokawa struct ohci_itdma{
215c3e840a8SHidetoshi Shimokawa 	fwohcireg_t	cntl;
216c3e840a8SHidetoshi Shimokawa 	fwohcireg_t	cntl_clr;
217c3e840a8SHidetoshi Shimokawa 	fwohcireg_t	dummy0;
218c3e840a8SHidetoshi Shimokawa 	fwohcireg_t	cmd;
219c3e840a8SHidetoshi Shimokawa };
220c3e840a8SHidetoshi Shimokawa 
2213c60ba66SKatsushi Kobayashi struct ohci_registers {
2223c60ba66SKatsushi Kobayashi 	fwohcireg_t	ver;		/* Version No. 0x0 */
2233c60ba66SKatsushi Kobayashi 	fwohcireg_t	guid;		/* GUID_ROM No. 0x4 */
2243c60ba66SKatsushi Kobayashi 	fwohcireg_t	retry;		/* AT retries 0x8 */
2253c60ba66SKatsushi Kobayashi #define FWOHCI_RETRY	0x8
2263c60ba66SKatsushi Kobayashi 	fwohcireg_t	csr_data;	/* CSR data   0xc */
2273c60ba66SKatsushi Kobayashi 	fwohcireg_t	csr_cmp;	/* CSR compare 0x10 */
2283c60ba66SKatsushi Kobayashi 	fwohcireg_t	csr_cntl;	/* CSR compare 0x14 */
2293c60ba66SKatsushi Kobayashi 	fwohcireg_t	rom_hdr;	/* config ROM ptr. 0x18 */
2303c60ba66SKatsushi Kobayashi 	fwohcireg_t	bus_id;		/* BUS_ID 0x1c */
2313c60ba66SKatsushi Kobayashi 	fwohcireg_t	bus_opt;	/* BUS option 0x20 */
2323c60ba66SKatsushi Kobayashi #define	FWOHCIGUID_H	0x24
2333c60ba66SKatsushi Kobayashi #define	FWOHCIGUID_L	0x28
2343c60ba66SKatsushi Kobayashi 	fwohcireg_t	guid_hi;	/* GUID hi 0x24 */
2353c60ba66SKatsushi Kobayashi 	fwohcireg_t	guid_lo;	/* GUID lo 0x28 */
2363c60ba66SKatsushi Kobayashi 	fwohcireg_t	dummy0[2];	/* dummy 0x2c-0x30 */
2373c60ba66SKatsushi Kobayashi 	fwohcireg_t	config_rom;	/* config ROM map 0x34 */
2383c60ba66SKatsushi Kobayashi 	fwohcireg_t	post_wr_lo;	/* post write addr lo 0x38 */
2393c60ba66SKatsushi Kobayashi 	fwohcireg_t	post_wr_hi;	/* post write addr hi 0x3c */
2403c60ba66SKatsushi Kobayashi 	fwohcireg_t	vender;		/* vender ID 0x40 */
2413c60ba66SKatsushi Kobayashi 	fwohcireg_t	dummy1[3];	/* dummy 0x44-0x4c */
2423c60ba66SKatsushi Kobayashi 	fwohcireg_t	hcc_cntl_set;	/* HCC control set 0x50 */
2433c60ba66SKatsushi Kobayashi 	fwohcireg_t	hcc_cntl_clr;	/* HCC control clr 0x54 */
244bce5729aSHidetoshi Shimokawa #define	OHCI_HCC_BIBIV	(1 << 31)	/* BIBimage Valid */
245bce5729aSHidetoshi Shimokawa #define	OHCI_HCC_BIGEND	(1 << 30)	/* noByteSwapData */
246bce5729aSHidetoshi Shimokawa #define	OHCI_HCC_PRPHY	(1 << 23)	/* programPhyEnable */
247bce5729aSHidetoshi Shimokawa #define	OHCI_HCC_PHYEN	(1 << 22)	/* aPhyEnhanceEnable */
248bce5729aSHidetoshi Shimokawa #define	OHCI_HCC_LPS	(1 << 19)	/* LPS */
249bce5729aSHidetoshi Shimokawa #define	OHCI_HCC_POSTWR	(1 << 18)	/* postedWriteEnable */
250bce5729aSHidetoshi Shimokawa #define	OHCI_HCC_LINKEN	(1 << 17)	/* linkEnable */
251bce5729aSHidetoshi Shimokawa #define	OHCI_HCC_RESET	(1 << 16)	/* softReset */
2523c60ba66SKatsushi Kobayashi 	fwohcireg_t	dummy2[2];	/* dummy 0x58-0x5c */
2533c60ba66SKatsushi Kobayashi 	fwohcireg_t	dummy3[1];	/* dummy 0x60 */
2543c60ba66SKatsushi Kobayashi 	fwohcireg_t	sid_buf;	/* self id buffer 0x64 */
2553c60ba66SKatsushi Kobayashi 	fwohcireg_t	sid_cnt;	/* self id count 0x68 */
2563c60ba66SKatsushi Kobayashi 	fwohcireg_t	dummy4[1];	/* dummy 0x6c */
2573c60ba66SKatsushi Kobayashi 	fwohcireg_t	ir_mask_hi_set;	/* ir mask hi set 0x70 */
2583c60ba66SKatsushi Kobayashi 	fwohcireg_t	ir_mask_hi_clr;	/* ir mask hi set 0x74 */
2593c60ba66SKatsushi Kobayashi 	fwohcireg_t	ir_mask_lo_set;	/* ir mask hi set 0x78 */
2603c60ba66SKatsushi Kobayashi 	fwohcireg_t	ir_mask_lo_clr;	/* ir mask hi set 0x7c */
2613c60ba66SKatsushi Kobayashi #define	FWOHCI_INTSTAT		0x80
2623c60ba66SKatsushi Kobayashi #define	FWOHCI_INTSTATCLR	0x84
2633c60ba66SKatsushi Kobayashi #define	FWOHCI_INTMASK		0x88
2643c60ba66SKatsushi Kobayashi #define	FWOHCI_INTMASKCLR	0x8c
2653c60ba66SKatsushi Kobayashi 	fwohcireg_t	int_stat;   /*       0x80 */
2663c60ba66SKatsushi Kobayashi 	fwohcireg_t	int_clear;  /*       0x84 */
2673c60ba66SKatsushi Kobayashi 	fwohcireg_t	int_mask;   /*       0x88 */
2683c60ba66SKatsushi Kobayashi 	fwohcireg_t	int_mask_clear;   /*       0x8c */
2693c60ba66SKatsushi Kobayashi 	fwohcireg_t	it_int_stat;   /*       0x90 */
2703c60ba66SKatsushi Kobayashi 	fwohcireg_t	it_int_clear;  /*       0x94 */
2713c60ba66SKatsushi Kobayashi 	fwohcireg_t	it_int_mask;   /*       0x98 */
2723c60ba66SKatsushi Kobayashi 	fwohcireg_t	it_mask_clear;   /*       0x9c */
2733c60ba66SKatsushi Kobayashi 	fwohcireg_t	ir_int_stat;   /*       0xa0 */
2743c60ba66SKatsushi Kobayashi 	fwohcireg_t	ir_int_clear;  /*       0xa4 */
2753c60ba66SKatsushi Kobayashi 	fwohcireg_t	ir_int_mask;   /*       0xa8 */
2763c60ba66SKatsushi Kobayashi 	fwohcireg_t	ir_mask_clear;   /*       0xac */
2773c60ba66SKatsushi Kobayashi 	fwohcireg_t	dummy5[11];	/* dummy 0xb0-d8 */
2783c60ba66SKatsushi Kobayashi 	fwohcireg_t	fairness;   /* fairness control      0xdc */
2793c60ba66SKatsushi Kobayashi 	fwohcireg_t	link_cntl;		/* Chip control 0xe0*/
2803c60ba66SKatsushi Kobayashi 	fwohcireg_t	link_cntl_clr;	/* Chip control clear 0xe4*/
2813c60ba66SKatsushi Kobayashi #define FWOHCI_NODEID	0xe8
2823c60ba66SKatsushi Kobayashi 	fwohcireg_t	node;		/* Node ID 0xe8 */
2833c60ba66SKatsushi Kobayashi #define	OHCI_NODE_VALID	(1 << 31)
2843c60ba66SKatsushi Kobayashi #define	OHCI_NODE_ROOT	(1 << 30)
2853c60ba66SKatsushi Kobayashi 
2863c60ba66SKatsushi Kobayashi #define	OHCI_ASYSRCBUS	1
2873c60ba66SKatsushi Kobayashi 
2883c60ba66SKatsushi Kobayashi 	fwohcireg_t	phy_access;	/* PHY cntl 0xec */
2893c60ba66SKatsushi Kobayashi #define	PHYDEV_RDDONE		(1<<31)
2903c60ba66SKatsushi Kobayashi #define	PHYDEV_RDCMD		(1<<15)
2913c60ba66SKatsushi Kobayashi #define	PHYDEV_WRCMD		(1<<14)
2923c60ba66SKatsushi Kobayashi #define	PHYDEV_REGADDR		8
2933c60ba66SKatsushi Kobayashi #define	PHYDEV_WRDATA		0
2943c60ba66SKatsushi Kobayashi #define	PHYDEV_RDADDR		24
2953c60ba66SKatsushi Kobayashi #define	PHYDEV_RDDATA		16
2963c60ba66SKatsushi Kobayashi 
2973c60ba66SKatsushi Kobayashi 	fwohcireg_t	cycle_timer;	/* Cycle Timer 0xf0 */
2983c60ba66SKatsushi Kobayashi 	fwohcireg_t	dummy6[3];	/* dummy 0xf4-fc */
2993c60ba66SKatsushi Kobayashi 	fwohcireg_t	areq_hi;	/* Async req. filter hi 0x100 */
3003c60ba66SKatsushi Kobayashi 	fwohcireg_t	areq_hi_clr;	/* Async req. filter hi 0x104 */
3013c60ba66SKatsushi Kobayashi 	fwohcireg_t	areq_lo;	/* Async req. filter lo 0x108 */
3023c60ba66SKatsushi Kobayashi 	fwohcireg_t	areq_lo_clr;	/* Async req. filter lo 0x10c */
3033c60ba66SKatsushi Kobayashi 	fwohcireg_t	preq_hi;	/* Async req. filter hi 0x110 */
3043c60ba66SKatsushi Kobayashi 	fwohcireg_t	preq_hi_clr;	/* Async req. filter hi 0x114 */
3053c60ba66SKatsushi Kobayashi 	fwohcireg_t	preq_lo;	/* Async req. filter lo 0x118 */
3063c60ba66SKatsushi Kobayashi 	fwohcireg_t	preq_lo_clr;	/* Async req. filter lo 0x11c */
3073c60ba66SKatsushi Kobayashi 
3083c60ba66SKatsushi Kobayashi 	fwohcireg_t	pys_upper;	/* Physical Upper bound 0x120 */
3093c60ba66SKatsushi Kobayashi 
3103c60ba66SKatsushi Kobayashi 	fwohcireg_t	dummy7[23];	/* dummy 0x124-0x17c */
3113c60ba66SKatsushi Kobayashi 
3123c60ba66SKatsushi Kobayashi 	/*       0x180, 0x184, 0x188, 0x18c */
3133c60ba66SKatsushi Kobayashi 	/*       0x190, 0x194, 0x198, 0x19c */
3143c60ba66SKatsushi Kobayashi 	/*       0x1a0, 0x1a4, 0x1a8, 0x1ac */
3153c60ba66SKatsushi Kobayashi 	/*       0x1b0, 0x1b4, 0x1b8, 0x1bc */
3163c60ba66SKatsushi Kobayashi 	/*       0x1c0, 0x1c4, 0x1c8, 0x1cc */
3173c60ba66SKatsushi Kobayashi 	/*       0x1d0, 0x1d4, 0x1d8, 0x1dc */
3183c60ba66SKatsushi Kobayashi 	/*       0x1e0, 0x1e4, 0x1e8, 0x1ec */
3193c60ba66SKatsushi Kobayashi 	/*       0x1f0, 0x1f4, 0x1f8, 0x1fc */
3203c60ba66SKatsushi Kobayashi 	struct ohci_dma dma_ch[0x4];
3213c60ba66SKatsushi Kobayashi 
3223c60ba66SKatsushi Kobayashi 	/*       0x200, 0x204, 0x208, 0x20c */
3233c60ba66SKatsushi Kobayashi 	/*       0x210, 0x204, 0x208, 0x20c */
3243c60ba66SKatsushi Kobayashi 	struct ohci_itdma dma_itch[0x20];
3253c60ba66SKatsushi Kobayashi 
3263c60ba66SKatsushi Kobayashi 	/*       0x400, 0x404, 0x408, 0x40c */
3273c60ba66SKatsushi Kobayashi 	/*       0x410, 0x404, 0x408, 0x40c */
3283c60ba66SKatsushi Kobayashi 	struct ohci_dma dma_irch[0x20];
3293c60ba66SKatsushi Kobayashi };
3303c60ba66SKatsushi Kobayashi 
3313c60ba66SKatsushi Kobayashi struct fwohcidb_tr{
3323c60ba66SKatsushi Kobayashi 	STAILQ_ENTRY(fwohcidb_tr) link;
3333c60ba66SKatsushi Kobayashi 	struct fw_xfer *xfer;
334c4778b5dSHidetoshi Shimokawa 	struct fwohcidb *db;
33577ee030bSHidetoshi Shimokawa 	bus_dmamap_t dma_map;
3363c60ba66SKatsushi Kobayashi 	caddr_t buf;
33777ee030bSHidetoshi Shimokawa 	bus_addr_t bus_addr;
3383c60ba66SKatsushi Kobayashi 	int dbcnt;
3393c60ba66SKatsushi Kobayashi };
3403c60ba66SKatsushi Kobayashi 
3413c60ba66SKatsushi Kobayashi /*
3423c60ba66SKatsushi Kobayashi  * OHCI info structure.
3433c60ba66SKatsushi Kobayashi  */
3443c60ba66SKatsushi Kobayashi struct fwohci_txpkthdr{
3453c60ba66SKatsushi Kobayashi 	union{
34603161bbcSDoug Rabson 		uint32_t ld[4];
3473c60ba66SKatsushi Kobayashi 		struct {
34877ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
34903161bbcSDoug Rabson 			uint32_t spd:16, /* XXX include reserved field */
35077ee030bSHidetoshi Shimokawa 				 :8,
35177ee030bSHidetoshi Shimokawa 				 tcode:4,
35277ee030bSHidetoshi Shimokawa 				 :4;
35377ee030bSHidetoshi Shimokawa #else
35403161bbcSDoug Rabson 			uint32_t :4,
35577ee030bSHidetoshi Shimokawa 				 tcode:4,
35677ee030bSHidetoshi Shimokawa 				 :8,
357a1c9e73aSHidetoshi Shimokawa 				 spd:16; /* XXX include reserved fields */
35877ee030bSHidetoshi Shimokawa #endif
3593c60ba66SKatsushi Kobayashi 		}common;
3603c60ba66SKatsushi Kobayashi 		struct {
36177ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
36203161bbcSDoug Rabson 			uint32_t :8,
36377ee030bSHidetoshi Shimokawa 				 srcbus:1,
36477ee030bSHidetoshi Shimokawa 				 :4,
36577ee030bSHidetoshi Shimokawa 				 spd:3,
36677ee030bSHidetoshi Shimokawa 				 tlrt:8,
36777ee030bSHidetoshi Shimokawa 				 tcode:4,
36877ee030bSHidetoshi Shimokawa 				 :4;
36977ee030bSHidetoshi Shimokawa #else
37003161bbcSDoug Rabson 			uint32_t :4,
3713c60ba66SKatsushi Kobayashi 				 tcode:4,
3723c60ba66SKatsushi Kobayashi 				 tlrt:8,
3733c60ba66SKatsushi Kobayashi 				 spd:3,
37477ee030bSHidetoshi Shimokawa 				 :4,
3753c60ba66SKatsushi Kobayashi 				 srcbus:1,
37677ee030bSHidetoshi Shimokawa 				 :8;
37777ee030bSHidetoshi Shimokawa #endif
37877ee030bSHidetoshi Shimokawa 			BIT16x2(dst, );
3793c60ba66SKatsushi Kobayashi 		}asycomm;
3803c60ba66SKatsushi Kobayashi 		struct {
38177ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
38203161bbcSDoug Rabson 			uint32_t :13,
38377ee030bSHidetoshi Shimokawa 			         spd:3,
38477ee030bSHidetoshi Shimokawa 				 chtag:8,
38577ee030bSHidetoshi Shimokawa 				 tcode:4,
38677ee030bSHidetoshi Shimokawa 				 sy:4;
38777ee030bSHidetoshi Shimokawa #else
38803161bbcSDoug Rabson 			uint32_t sy:4,
3893c60ba66SKatsushi Kobayashi 				 tcode:4,
3903c60ba66SKatsushi Kobayashi 				 chtag:8,
3913c60ba66SKatsushi Kobayashi 			         spd:3,
39277ee030bSHidetoshi Shimokawa 				 :13;
39377ee030bSHidetoshi Shimokawa #endif
39477ee030bSHidetoshi Shimokawa 			BIT16x2(len, );
3953c60ba66SKatsushi Kobayashi 		}stream;
3963c60ba66SKatsushi Kobayashi 	}mode;
3973c60ba66SKatsushi Kobayashi };
3983c60ba66SKatsushi Kobayashi struct fwohci_trailer{
3990cf4488aSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
4000cf4488aSHidetoshi Shimokawa 	uint32_t stat:16,
4010cf4488aSHidetoshi Shimokawa 		  time:16;
4020cf4488aSHidetoshi Shimokawa #else
40303161bbcSDoug Rabson 	uint32_t time:16,
4043c60ba66SKatsushi Kobayashi 		  stat:16;
4050cf4488aSHidetoshi Shimokawa #endif
4063c60ba66SKatsushi Kobayashi };
4073c60ba66SKatsushi Kobayashi 
4083c60ba66SKatsushi Kobayashi #define	OHCI_CNTL_CYCSRC	(0x1 << 22)
4093c60ba66SKatsushi Kobayashi #define	OHCI_CNTL_CYCMTR	(0x1 << 21)
4103c60ba66SKatsushi Kobayashi #define	OHCI_CNTL_CYCTIMER	(0x1 << 20)
4113c60ba66SKatsushi Kobayashi #define	OHCI_CNTL_PHYPKT	(0x1 << 10)
4123c60ba66SKatsushi Kobayashi #define	OHCI_CNTL_SID		(0x1 << 9)
4133c60ba66SKatsushi Kobayashi 
414d717909fSSean Bruno /*
415d717909fSSean Bruno  * defined in OHCI 1.1
416d717909fSSean Bruno  * chapter 6.1
417d717909fSSean Bruno  */
4183c60ba66SKatsushi Kobayashi #define OHCI_INT_DMA_ATRQ	(0x1 << 0)
4193c60ba66SKatsushi Kobayashi #define OHCI_INT_DMA_ATRS	(0x1 << 1)
4203c60ba66SKatsushi Kobayashi #define OHCI_INT_DMA_ARRQ	(0x1 << 2)
4213c60ba66SKatsushi Kobayashi #define OHCI_INT_DMA_ARRS	(0x1 << 3)
4223c60ba66SKatsushi Kobayashi #define OHCI_INT_DMA_PRRQ	(0x1 << 4)
4233c60ba66SKatsushi Kobayashi #define OHCI_INT_DMA_PRRS	(0x1 << 5)
4243c60ba66SKatsushi Kobayashi #define OHCI_INT_DMA_IT 	(0x1 << 6)
4253c60ba66SKatsushi Kobayashi #define OHCI_INT_DMA_IR 	(0x1 << 7)
4263c60ba66SKatsushi Kobayashi #define OHCI_INT_PW_ERR 	(0x1 << 8)
4273c60ba66SKatsushi Kobayashi #define OHCI_INT_LR_ERR 	(0x1 << 9)
4283c60ba66SKatsushi Kobayashi #define OHCI_INT_PHY_SID	(0x1 << 16)
4293c60ba66SKatsushi Kobayashi #define OHCI_INT_PHY_BUS_R	(0x1 << 17)
430ac9f6692SHidetoshi Shimokawa #define OHCI_INT_REG_FAIL	(0x1 << 18)
4313c60ba66SKatsushi Kobayashi #define OHCI_INT_PHY_INT	(0x1 << 19)
4323c60ba66SKatsushi Kobayashi #define OHCI_INT_CYC_START	(0x1 << 20)
4333c60ba66SKatsushi Kobayashi #define OHCI_INT_CYC_64SECOND	(0x1 << 21)
4343c60ba66SKatsushi Kobayashi #define OHCI_INT_CYC_LOST	(0x1 << 22)
4353c60ba66SKatsushi Kobayashi #define OHCI_INT_CYC_ERR	(0x1 << 23)
4363c60ba66SKatsushi Kobayashi #define OHCI_INT_ERR		(0x1 << 24)
4373c60ba66SKatsushi Kobayashi #define OHCI_INT_CYC_LONG	(0x1 << 25)
4383c60ba66SKatsushi Kobayashi #define OHCI_INT_PHY_REG	(0x1 << 26)
4393c60ba66SKatsushi Kobayashi #define OHCI_INT_EN		(0x1 << 31)
4403c60ba66SKatsushi Kobayashi 
4413c60ba66SKatsushi Kobayashi #define IP_CHANNELS             0x0234
4423c60ba66SKatsushi Kobayashi #define FWOHCI_MAXREC		2048
4433c60ba66SKatsushi Kobayashi 
4443c60ba66SKatsushi Kobayashi #define	OHCI_ISORA		0x02
4453c60ba66SKatsushi Kobayashi #define	OHCI_ISORB		0x04
4463c60ba66SKatsushi Kobayashi 
4473c60ba66SKatsushi Kobayashi #define FWOHCITCODE_PHY		0xe
448