xref: /freebsd/sys/dev/firewire/fwohci.c (revision f9c8c31d33fccdd7fd6c3a9b05183686e24fcd55)
13c60ba66SKatsushi Kobayashi /*
277ee030bSHidetoshi Shimokawa  * Copyright (c) 2003 Hidetoshi Shimokawa
33c60ba66SKatsushi Kobayashi  * Copyright (c) 1998-2002 Katsushi Kobayashi and Hidetoshi Shimokawa
43c60ba66SKatsushi Kobayashi  * All rights reserved.
53c60ba66SKatsushi Kobayashi  *
63c60ba66SKatsushi Kobayashi  * Redistribution and use in source and binary forms, with or without
73c60ba66SKatsushi Kobayashi  * modification, are permitted provided that the following conditions
83c60ba66SKatsushi Kobayashi  * are met:
93c60ba66SKatsushi Kobayashi  * 1. Redistributions of source code must retain the above copyright
103c60ba66SKatsushi Kobayashi  *    notice, this list of conditions and the following disclaimer.
113c60ba66SKatsushi Kobayashi  * 2. Redistributions in binary form must reproduce the above copyright
123c60ba66SKatsushi Kobayashi  *    notice, this list of conditions and the following disclaimer in the
133c60ba66SKatsushi Kobayashi  *    documentation and/or other materials provided with the distribution.
143c60ba66SKatsushi Kobayashi  * 3. All advertising materials mentioning features or use of this software
153c60ba66SKatsushi Kobayashi  *    must display the acknowledgement as bellow:
163c60ba66SKatsushi Kobayashi  *
178da326fdSHidetoshi Shimokawa  *    This product includes software developed by K. Kobayashi and H. Shimokawa
183c60ba66SKatsushi Kobayashi  *
193c60ba66SKatsushi Kobayashi  * 4. The name of the author may not be used to endorse or promote products
203c60ba66SKatsushi Kobayashi  *    derived from this software without specific prior written permission.
213c60ba66SKatsushi Kobayashi  *
223c60ba66SKatsushi Kobayashi  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
233c60ba66SKatsushi Kobayashi  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
243c60ba66SKatsushi Kobayashi  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
253c60ba66SKatsushi Kobayashi  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
263c60ba66SKatsushi Kobayashi  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
273c60ba66SKatsushi Kobayashi  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
283c60ba66SKatsushi Kobayashi  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
293c60ba66SKatsushi Kobayashi  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
303c60ba66SKatsushi Kobayashi  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
313c60ba66SKatsushi Kobayashi  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
323c60ba66SKatsushi Kobayashi  * POSSIBILITY OF SUCH DAMAGE.
333c60ba66SKatsushi Kobayashi  *
343c60ba66SKatsushi Kobayashi  * $FreeBSD$
353c60ba66SKatsushi Kobayashi  *
363c60ba66SKatsushi Kobayashi  */
378da326fdSHidetoshi Shimokawa 
383c60ba66SKatsushi Kobayashi #define ATRQ_CH 0
393c60ba66SKatsushi Kobayashi #define ATRS_CH 1
403c60ba66SKatsushi Kobayashi #define ARRQ_CH 2
413c60ba66SKatsushi Kobayashi #define ARRS_CH 3
423c60ba66SKatsushi Kobayashi #define ITX_CH 4
433c60ba66SKatsushi Kobayashi #define IRX_CH 0x24
443c60ba66SKatsushi Kobayashi 
453c60ba66SKatsushi Kobayashi #include <sys/param.h>
463c60ba66SKatsushi Kobayashi #include <sys/systm.h>
473c60ba66SKatsushi Kobayashi #include <sys/mbuf.h>
483c60ba66SKatsushi Kobayashi #include <sys/malloc.h>
493c60ba66SKatsushi Kobayashi #include <sys/sockio.h>
503c60ba66SKatsushi Kobayashi #include <sys/bus.h>
513c60ba66SKatsushi Kobayashi #include <sys/kernel.h>
523c60ba66SKatsushi Kobayashi #include <sys/conf.h>
5377ee030bSHidetoshi Shimokawa #include <sys/endian.h>
543c60ba66SKatsushi Kobayashi 
553c60ba66SKatsushi Kobayashi #include <machine/bus.h>
563c60ba66SKatsushi Kobayashi 
57170e7a20SHidetoshi Shimokawa #if __FreeBSD_version < 500000
58170e7a20SHidetoshi Shimokawa #include <machine/clock.h>		/* for DELAY() */
59170e7a20SHidetoshi Shimokawa #endif
60170e7a20SHidetoshi Shimokawa 
613c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire.h>
623c60ba66SKatsushi Kobayashi #include <dev/firewire/firewirereg.h>
6377ee030bSHidetoshi Shimokawa #include <dev/firewire/fwdma.h>
643c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcireg.h>
653c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcivar.h>
663c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire_phy.h>
673c60ba66SKatsushi Kobayashi 
683c60ba66SKatsushi Kobayashi #undef OHCI_DEBUG
698da326fdSHidetoshi Shimokawa 
703c60ba66SKatsushi Kobayashi static char dbcode[16][0x10]={"OUTM", "OUTL","INPM","INPL",
713c60ba66SKatsushi Kobayashi 		"STOR","LOAD","NOP ","STOP",};
7277ee030bSHidetoshi Shimokawa 
733c60ba66SKatsushi Kobayashi static char dbkey[8][0x10]={"ST0", "ST1","ST2","ST3",
743c60ba66SKatsushi Kobayashi 		"UNDEF","REG","SYS","DEV"};
7577ee030bSHidetoshi Shimokawa static char dbcond[4][0x10]={"NEV","C=1", "C=0", "ALL"};
763c60ba66SKatsushi Kobayashi char fwohcicode[32][0x20]={
773c60ba66SKatsushi Kobayashi 	"No stat","Undef","long","miss Ack err",
783c60ba66SKatsushi Kobayashi 	"underrun","overrun","desc err", "data read err",
793c60ba66SKatsushi Kobayashi 	"data write err","bus reset","timeout","tcode err",
803c60ba66SKatsushi Kobayashi 	"Undef","Undef","unknown event","flushed",
813c60ba66SKatsushi Kobayashi 	"Undef","ack complete","ack pend","Undef",
823c60ba66SKatsushi Kobayashi 	"ack busy_X","ack busy_A","ack busy_B","Undef",
833c60ba66SKatsushi Kobayashi 	"Undef","Undef","Undef","ack tardy",
843c60ba66SKatsushi Kobayashi 	"Undef","ack data_err","ack type_err",""};
8577ee030bSHidetoshi Shimokawa 
860bc666e0SHidetoshi Shimokawa #define MAX_SPEED 3
870bc666e0SHidetoshi Shimokawa extern char linkspeed[][0x10];
883c60ba66SKatsushi Kobayashi u_int32_t tagbit[4] = { 1 << 28, 1 << 29, 1 << 30, 1 << 31};
893c60ba66SKatsushi Kobayashi 
903c60ba66SKatsushi Kobayashi static struct tcode_info tinfo[] = {
913c60ba66SKatsushi Kobayashi /*		hdr_len block 	flag*/
923c60ba66SKatsushi Kobayashi /* 0 WREQQ  */ {16,	FWTI_REQ | FWTI_TLABEL},
933c60ba66SKatsushi Kobayashi /* 1 WREQB  */ {16,	FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY},
943c60ba66SKatsushi Kobayashi /* 2 WRES   */ {12,	FWTI_RES},
953c60ba66SKatsushi Kobayashi /* 3 XXX    */ { 0,	0},
963c60ba66SKatsushi Kobayashi /* 4 RREQQ  */ {12,	FWTI_REQ | FWTI_TLABEL},
973c60ba66SKatsushi Kobayashi /* 5 RREQB  */ {16,	FWTI_REQ | FWTI_TLABEL},
983c60ba66SKatsushi Kobayashi /* 6 RRESQ  */ {16,	FWTI_RES},
993c60ba66SKatsushi Kobayashi /* 7 RRESB  */ {16,	FWTI_RES | FWTI_BLOCK_ASY},
1003c60ba66SKatsushi Kobayashi /* 8 CYCS   */ { 0,	0},
1013c60ba66SKatsushi Kobayashi /* 9 LREQ   */ {16,	FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY},
1023c60ba66SKatsushi Kobayashi /* a STREAM */ { 4,	FWTI_REQ | FWTI_BLOCK_STR},
1033c60ba66SKatsushi Kobayashi /* b LRES   */ {16,	FWTI_RES | FWTI_BLOCK_ASY},
1043c60ba66SKatsushi Kobayashi /* c XXX    */ { 0,	0},
1053c60ba66SKatsushi Kobayashi /* d XXX    */ { 0, 	0},
1063c60ba66SKatsushi Kobayashi /* e PHY    */ {12,	FWTI_REQ},
1073c60ba66SKatsushi Kobayashi /* f XXX    */ { 0,	0}
1083c60ba66SKatsushi Kobayashi };
1093c60ba66SKatsushi Kobayashi 
1103c60ba66SKatsushi Kobayashi #define OHCI_WRITE_SIGMASK 0xffff0000
1113c60ba66SKatsushi Kobayashi #define OHCI_READ_SIGMASK 0xffff0000
1123c60ba66SKatsushi Kobayashi 
1133c60ba66SKatsushi Kobayashi #define OWRITE(sc, r, x) bus_space_write_4((sc)->bst, (sc)->bsh, (r), (x))
1143c60ba66SKatsushi Kobayashi #define OREAD(sc, r) bus_space_read_4((sc)->bst, (sc)->bsh, (r))
1153c60ba66SKatsushi Kobayashi 
1163c60ba66SKatsushi Kobayashi static void fwohci_ibr __P((struct firewire_comm *));
11777ee030bSHidetoshi Shimokawa static void fwohci_db_init __P((struct fwohci_softc *, struct fwohci_dbch *));
1183c60ba66SKatsushi Kobayashi static void fwohci_db_free __P((struct fwohci_dbch *));
119783058faSHidetoshi Shimokawa static void fwohci_arcv __P((struct fwohci_softc *, struct fwohci_dbch *, int));
1203c60ba66SKatsushi Kobayashi static void fwohci_txd __P((struct fwohci_softc *, struct fwohci_dbch *));
1213c60ba66SKatsushi Kobayashi static void fwohci_start_atq __P((struct firewire_comm *));
1223c60ba66SKatsushi Kobayashi static void fwohci_start_ats __P((struct firewire_comm *));
1233c60ba66SKatsushi Kobayashi static void fwohci_start __P((struct fwohci_softc *, struct fwohci_dbch *));
1243c60ba66SKatsushi Kobayashi static u_int32_t fwphy_wrdata __P(( struct fwohci_softc *, u_int32_t, u_int32_t));
1253c60ba66SKatsushi Kobayashi static u_int32_t fwphy_rddata __P(( struct fwohci_softc *, u_int32_t));
1263c60ba66SKatsushi Kobayashi static int fwohci_rx_enable __P((struct fwohci_softc *, struct fwohci_dbch *));
1273c60ba66SKatsushi Kobayashi static int fwohci_tx_enable __P((struct fwohci_softc *, struct fwohci_dbch *));
1283c60ba66SKatsushi Kobayashi static int fwohci_irx_enable __P((struct firewire_comm *, int));
1293c60ba66SKatsushi Kobayashi static int fwohci_irx_disable __P((struct firewire_comm *, int));
13077ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
1313c60ba66SKatsushi Kobayashi static void fwohci_irx_post __P((struct firewire_comm *, u_int32_t *));
13277ee030bSHidetoshi Shimokawa #endif
1333c60ba66SKatsushi Kobayashi static int fwohci_itxbuf_enable __P((struct firewire_comm *, int));
1343c60ba66SKatsushi Kobayashi static int fwohci_itx_disable __P((struct firewire_comm *, int));
1353c60ba66SKatsushi Kobayashi static void fwohci_timeout __P((void *));
1363c60ba66SKatsushi Kobayashi static void fwohci_set_intr __P((struct firewire_comm *, int));
13777ee030bSHidetoshi Shimokawa 
13877ee030bSHidetoshi Shimokawa static int fwohci_add_rx_buf __P((struct fwohci_dbch *, struct fwohcidb_tr *, int, struct fwdma_alloc *));
13977ee030bSHidetoshi Shimokawa static int fwohci_add_tx_buf __P((struct fwohci_dbch *, struct fwohcidb_tr *, int));
1403c60ba66SKatsushi Kobayashi static void	dump_db __P((struct fwohci_softc *, u_int32_t));
14177ee030bSHidetoshi Shimokawa static void 	print_db __P((struct fwohcidb_tr *, volatile struct fwohcidb *, u_int32_t , u_int32_t));
1423c60ba66SKatsushi Kobayashi static void	dump_dma __P((struct fwohci_softc *, u_int32_t));
1433c60ba66SKatsushi Kobayashi static u_int32_t fwohci_cyctimer __P((struct firewire_comm *));
1443c60ba66SKatsushi Kobayashi static void fwohci_rbuf_update __P((struct fwohci_softc *, int));
1453c60ba66SKatsushi Kobayashi static void fwohci_tbuf_update __P((struct fwohci_softc *, int));
1463c60ba66SKatsushi Kobayashi void fwohci_txbufdb __P((struct fwohci_softc *, int , struct fw_bulkxfer *));
14777ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE
14877ee030bSHidetoshi Shimokawa static void fwohci_complete(void *, int);
14977ee030bSHidetoshi Shimokawa #endif
1503c60ba66SKatsushi Kobayashi 
1513c60ba66SKatsushi Kobayashi /*
1523c60ba66SKatsushi Kobayashi  * memory allocated for DMA programs
1533c60ba66SKatsushi Kobayashi  */
1543c60ba66SKatsushi Kobayashi #define DMA_PROG_ALLOC		(8 * PAGE_SIZE)
1553c60ba66SKatsushi Kobayashi 
1563c60ba66SKatsushi Kobayashi /* #define NDB 1024 */
1573c60ba66SKatsushi Kobayashi #define NDB FWMAXQUEUE
1583c60ba66SKatsushi Kobayashi #define NDVDB (DVBUF * NDB)
1593c60ba66SKatsushi Kobayashi 
1603c60ba66SKatsushi Kobayashi #define	OHCI_VERSION		0x00
16173aa55baSHidetoshi Shimokawa #define	OHCI_ATRETRY		0x08
1623c60ba66SKatsushi Kobayashi #define	OHCI_CROMHDR		0x18
1633c60ba66SKatsushi Kobayashi #define	OHCI_BUS_OPT		0x20
1643c60ba66SKatsushi Kobayashi #define	OHCI_BUSIRMC		(1 << 31)
1653c60ba66SKatsushi Kobayashi #define	OHCI_BUSCMC		(1 << 30)
1663c60ba66SKatsushi Kobayashi #define	OHCI_BUSISC		(1 << 29)
1673c60ba66SKatsushi Kobayashi #define	OHCI_BUSBMC		(1 << 28)
1683c60ba66SKatsushi Kobayashi #define	OHCI_BUSPMC		(1 << 27)
1693c60ba66SKatsushi Kobayashi #define OHCI_BUSFNC		OHCI_BUSIRMC | OHCI_BUSCMC | OHCI_BUSISC |\
1703c60ba66SKatsushi Kobayashi 				OHCI_BUSBMC | OHCI_BUSPMC
1713c60ba66SKatsushi Kobayashi 
1723c60ba66SKatsushi Kobayashi #define	OHCI_EUID_HI		0x24
1733c60ba66SKatsushi Kobayashi #define	OHCI_EUID_LO		0x28
1743c60ba66SKatsushi Kobayashi 
1753c60ba66SKatsushi Kobayashi #define	OHCI_CROMPTR		0x34
1763c60ba66SKatsushi Kobayashi #define	OHCI_HCCCTL		0x50
1773c60ba66SKatsushi Kobayashi #define	OHCI_HCCCTLCLR		0x54
1783c60ba66SKatsushi Kobayashi #define	OHCI_AREQHI		0x100
1793c60ba66SKatsushi Kobayashi #define	OHCI_AREQHICLR		0x104
1803c60ba66SKatsushi Kobayashi #define	OHCI_AREQLO		0x108
1813c60ba66SKatsushi Kobayashi #define	OHCI_AREQLOCLR		0x10c
1823c60ba66SKatsushi Kobayashi #define	OHCI_PREQHI		0x110
1833c60ba66SKatsushi Kobayashi #define	OHCI_PREQHICLR		0x114
1843c60ba66SKatsushi Kobayashi #define	OHCI_PREQLO		0x118
1853c60ba66SKatsushi Kobayashi #define	OHCI_PREQLOCLR		0x11c
1863c60ba66SKatsushi Kobayashi #define	OHCI_PREQUPPER		0x120
1873c60ba66SKatsushi Kobayashi 
1883c60ba66SKatsushi Kobayashi #define	OHCI_SID_BUF		0x64
1893c60ba66SKatsushi Kobayashi #define	OHCI_SID_CNT		0x68
19077ee030bSHidetoshi Shimokawa #define OHCI_SID_ERR		(1 << 31)
1913c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT_MASK	0xffc
1923c60ba66SKatsushi Kobayashi 
1933c60ba66SKatsushi Kobayashi #define	OHCI_IT_STAT		0x90
1943c60ba66SKatsushi Kobayashi #define	OHCI_IT_STATCLR		0x94
1953c60ba66SKatsushi Kobayashi #define	OHCI_IT_MASK		0x98
1963c60ba66SKatsushi Kobayashi #define	OHCI_IT_MASKCLR		0x9c
1973c60ba66SKatsushi Kobayashi 
1983c60ba66SKatsushi Kobayashi #define	OHCI_IR_STAT		0xa0
1993c60ba66SKatsushi Kobayashi #define	OHCI_IR_STATCLR		0xa4
2003c60ba66SKatsushi Kobayashi #define	OHCI_IR_MASK		0xa8
2013c60ba66SKatsushi Kobayashi #define	OHCI_IR_MASKCLR		0xac
2023c60ba66SKatsushi Kobayashi 
2033c60ba66SKatsushi Kobayashi #define	OHCI_LNKCTL		0xe0
2043c60ba66SKatsushi Kobayashi #define	OHCI_LNKCTLCLR		0xe4
2053c60ba66SKatsushi Kobayashi 
2063c60ba66SKatsushi Kobayashi #define	OHCI_PHYACCESS		0xec
2073c60ba66SKatsushi Kobayashi #define	OHCI_CYCLETIMER		0xf0
2083c60ba66SKatsushi Kobayashi 
2093c60ba66SKatsushi Kobayashi #define	OHCI_DMACTL(off)	(off)
2103c60ba66SKatsushi Kobayashi #define	OHCI_DMACTLCLR(off)	(off + 4)
2113c60ba66SKatsushi Kobayashi #define	OHCI_DMACMD(off)	(off + 0xc)
2123c60ba66SKatsushi Kobayashi #define	OHCI_DMAMATCH(off)	(off + 0x10)
2133c60ba66SKatsushi Kobayashi 
2143c60ba66SKatsushi Kobayashi #define OHCI_ATQOFF		0x180
2153c60ba66SKatsushi Kobayashi #define OHCI_ATQCTL		OHCI_ATQOFF
2163c60ba66SKatsushi Kobayashi #define OHCI_ATQCTLCLR		(OHCI_ATQOFF + 4)
2173c60ba66SKatsushi Kobayashi #define OHCI_ATQCMD		(OHCI_ATQOFF + 0xc)
2183c60ba66SKatsushi Kobayashi #define OHCI_ATQMATCH		(OHCI_ATQOFF + 0x10)
2193c60ba66SKatsushi Kobayashi 
2203c60ba66SKatsushi Kobayashi #define OHCI_ATSOFF		0x1a0
2213c60ba66SKatsushi Kobayashi #define OHCI_ATSCTL		OHCI_ATSOFF
2223c60ba66SKatsushi Kobayashi #define OHCI_ATSCTLCLR		(OHCI_ATSOFF + 4)
2233c60ba66SKatsushi Kobayashi #define OHCI_ATSCMD		(OHCI_ATSOFF + 0xc)
2243c60ba66SKatsushi Kobayashi #define OHCI_ATSMATCH		(OHCI_ATSOFF + 0x10)
2253c60ba66SKatsushi Kobayashi 
2263c60ba66SKatsushi Kobayashi #define OHCI_ARQOFF		0x1c0
2273c60ba66SKatsushi Kobayashi #define OHCI_ARQCTL		OHCI_ARQOFF
2283c60ba66SKatsushi Kobayashi #define OHCI_ARQCTLCLR		(OHCI_ARQOFF + 4)
2293c60ba66SKatsushi Kobayashi #define OHCI_ARQCMD		(OHCI_ARQOFF + 0xc)
2303c60ba66SKatsushi Kobayashi #define OHCI_ARQMATCH		(OHCI_ARQOFF + 0x10)
2313c60ba66SKatsushi Kobayashi 
2323c60ba66SKatsushi Kobayashi #define OHCI_ARSOFF		0x1e0
2333c60ba66SKatsushi Kobayashi #define OHCI_ARSCTL		OHCI_ARSOFF
2343c60ba66SKatsushi Kobayashi #define OHCI_ARSCTLCLR		(OHCI_ARSOFF + 4)
2353c60ba66SKatsushi Kobayashi #define OHCI_ARSCMD		(OHCI_ARSOFF + 0xc)
2363c60ba66SKatsushi Kobayashi #define OHCI_ARSMATCH		(OHCI_ARSOFF + 0x10)
2373c60ba66SKatsushi Kobayashi 
2383c60ba66SKatsushi Kobayashi #define OHCI_ITOFF(CH)		(0x200 + 0x10 * (CH))
2393c60ba66SKatsushi Kobayashi #define OHCI_ITCTL(CH)		(OHCI_ITOFF(CH))
2403c60ba66SKatsushi Kobayashi #define OHCI_ITCTLCLR(CH)	(OHCI_ITOFF(CH) + 4)
2413c60ba66SKatsushi Kobayashi #define OHCI_ITCMD(CH)		(OHCI_ITOFF(CH) + 0xc)
2423c60ba66SKatsushi Kobayashi 
2433c60ba66SKatsushi Kobayashi #define OHCI_IROFF(CH)		(0x400 + 0x20 * (CH))
2443c60ba66SKatsushi Kobayashi #define OHCI_IRCTL(CH)		(OHCI_IROFF(CH))
2453c60ba66SKatsushi Kobayashi #define OHCI_IRCTLCLR(CH)	(OHCI_IROFF(CH) + 4)
2463c60ba66SKatsushi Kobayashi #define OHCI_IRCMD(CH)		(OHCI_IROFF(CH) + 0xc)
2473c60ba66SKatsushi Kobayashi #define OHCI_IRMATCH(CH)	(OHCI_IROFF(CH) + 0x10)
2483c60ba66SKatsushi Kobayashi 
2493c60ba66SKatsushi Kobayashi d_ioctl_t fwohci_ioctl;
2503c60ba66SKatsushi Kobayashi 
2513c60ba66SKatsushi Kobayashi /*
2523c60ba66SKatsushi Kobayashi  * Communication with PHY device
2533c60ba66SKatsushi Kobayashi  */
254c572b810SHidetoshi Shimokawa static u_int32_t
255c572b810SHidetoshi Shimokawa fwphy_wrdata( struct fwohci_softc *sc, u_int32_t addr, u_int32_t data)
2563c60ba66SKatsushi Kobayashi {
2573c60ba66SKatsushi Kobayashi 	u_int32_t fun;
2583c60ba66SKatsushi Kobayashi 
2593c60ba66SKatsushi Kobayashi 	addr &= 0xf;
2603c60ba66SKatsushi Kobayashi 	data &= 0xff;
2613c60ba66SKatsushi Kobayashi 
2623c60ba66SKatsushi Kobayashi 	fun = (PHYDEV_WRCMD | (addr << PHYDEV_REGADDR) | (data << PHYDEV_WRDATA));
2633c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_PHYACCESS, fun);
2643c60ba66SKatsushi Kobayashi 	DELAY(100);
2653c60ba66SKatsushi Kobayashi 
2663c60ba66SKatsushi Kobayashi 	return(fwphy_rddata( sc, addr));
2673c60ba66SKatsushi Kobayashi }
2683c60ba66SKatsushi Kobayashi 
2693c60ba66SKatsushi Kobayashi static u_int32_t
2703c60ba66SKatsushi Kobayashi fwohci_set_bus_manager(struct firewire_comm *fc, u_int node)
2713c60ba66SKatsushi Kobayashi {
2723c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
2733c60ba66SKatsushi Kobayashi 	int i;
2743c60ba66SKatsushi Kobayashi 	u_int32_t bm;
2753c60ba66SKatsushi Kobayashi 
2763c60ba66SKatsushi Kobayashi #define OHCI_CSR_DATA	0x0c
2773c60ba66SKatsushi Kobayashi #define OHCI_CSR_COMP	0x10
2783c60ba66SKatsushi Kobayashi #define OHCI_CSR_CONT	0x14
2793c60ba66SKatsushi Kobayashi #define OHCI_BUS_MANAGER_ID	0
2803c60ba66SKatsushi Kobayashi 
2813c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_CSR_DATA, node);
2823c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_CSR_COMP, 0x3f);
2833c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_CSR_CONT, OHCI_BUS_MANAGER_ID);
2843c60ba66SKatsushi Kobayashi  	for (i = 0; !(OREAD(sc, OHCI_CSR_CONT) & (1<<31)) && (i < 1000); i++)
2854ed65ce9SHidetoshi Shimokawa 		DELAY(10);
2863c60ba66SKatsushi Kobayashi 	bm = OREAD(sc, OHCI_CSR_DATA);
28717c3d42cSHidetoshi Shimokawa 	if((bm & 0x3f) == 0x3f)
2883c60ba66SKatsushi Kobayashi 		bm = node;
28917c3d42cSHidetoshi Shimokawa 	if (bootverbose)
29017c3d42cSHidetoshi Shimokawa 		device_printf(sc->fc.dev,
29117c3d42cSHidetoshi Shimokawa 			"fw_set_bus_manager: %d->%d (loop=%d)\n", bm, node, i);
2923c60ba66SKatsushi Kobayashi 
2933c60ba66SKatsushi Kobayashi 	return(bm);
2943c60ba66SKatsushi Kobayashi }
2953c60ba66SKatsushi Kobayashi 
296c572b810SHidetoshi Shimokawa static u_int32_t
297c572b810SHidetoshi Shimokawa fwphy_rddata(struct fwohci_softc *sc,  u_int addr)
2983c60ba66SKatsushi Kobayashi {
299e4b13179SHidetoshi Shimokawa 	u_int32_t fun, stat;
300e4b13179SHidetoshi Shimokawa 	u_int i, retry = 0;
3013c60ba66SKatsushi Kobayashi 
3023c60ba66SKatsushi Kobayashi 	addr &= 0xf;
303e4b13179SHidetoshi Shimokawa #define MAX_RETRY 100
304e4b13179SHidetoshi Shimokawa again:
305e4b13179SHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_REG_FAIL);
3063c60ba66SKatsushi Kobayashi 	fun = PHYDEV_RDCMD | (addr << PHYDEV_REGADDR);
3073c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_PHYACCESS, fun);
308e4b13179SHidetoshi Shimokawa 	for ( i = 0 ; i < MAX_RETRY ; i ++ ){
3093c60ba66SKatsushi Kobayashi 		fun = OREAD(sc, OHCI_PHYACCESS);
3103c60ba66SKatsushi Kobayashi 		if ((fun & PHYDEV_RDCMD) == 0 && (fun & PHYDEV_RDDONE) != 0)
3113c60ba66SKatsushi Kobayashi 			break;
3124ed65ce9SHidetoshi Shimokawa 		DELAY(100);
3133c60ba66SKatsushi Kobayashi 	}
314e4b13179SHidetoshi Shimokawa 	if(i >= MAX_RETRY) {
3154ed65ce9SHidetoshi Shimokawa 		if (bootverbose)
3164ed65ce9SHidetoshi Shimokawa 			device_printf(sc->fc.dev, "phy read failed(1).\n");
3171f2361f8SHidetoshi Shimokawa 		if (++retry < MAX_RETRY) {
3184ed65ce9SHidetoshi Shimokawa 			DELAY(100);
3191f2361f8SHidetoshi Shimokawa 			goto again;
3201f2361f8SHidetoshi Shimokawa 		}
321e4b13179SHidetoshi Shimokawa 	}
322e4b13179SHidetoshi Shimokawa 	/* Make sure that SCLK is started */
323e4b13179SHidetoshi Shimokawa 	stat = OREAD(sc, FWOHCI_INTSTAT);
324e4b13179SHidetoshi Shimokawa 	if ((stat & OHCI_INT_REG_FAIL) != 0 ||
325e4b13179SHidetoshi Shimokawa 			((fun >> PHYDEV_REGADDR) & 0xf) != addr) {
3264ed65ce9SHidetoshi Shimokawa 		if (bootverbose)
3274ed65ce9SHidetoshi Shimokawa 			device_printf(sc->fc.dev, "phy read failed(2).\n");
328e4b13179SHidetoshi Shimokawa 		if (++retry < MAX_RETRY) {
3294ed65ce9SHidetoshi Shimokawa 			DELAY(100);
330e4b13179SHidetoshi Shimokawa 			goto again;
331e4b13179SHidetoshi Shimokawa 		}
332e4b13179SHidetoshi Shimokawa 	}
333e4b13179SHidetoshi Shimokawa 	if (bootverbose || retry >= MAX_RETRY)
334e4b13179SHidetoshi Shimokawa 		device_printf(sc->fc.dev,
335f9c8c31dSHidetoshi Shimokawa 		    "fwphy_rddata: 0x%x loop=%d, retry=%d\n", addr, i, retry);
336e4b13179SHidetoshi Shimokawa #undef MAX_RETRY
3373c60ba66SKatsushi Kobayashi 	return((fun >> PHYDEV_RDDATA )& 0xff);
3383c60ba66SKatsushi Kobayashi }
3393c60ba66SKatsushi Kobayashi /* Device specific ioctl. */
3403c60ba66SKatsushi Kobayashi int
3413c60ba66SKatsushi Kobayashi fwohci_ioctl (dev_t dev, u_long cmd, caddr_t data, int flag, fw_proc *td)
3423c60ba66SKatsushi Kobayashi {
3433c60ba66SKatsushi Kobayashi 	struct firewire_softc *sc;
3443c60ba66SKatsushi Kobayashi 	struct fwohci_softc *fc;
3453c60ba66SKatsushi Kobayashi 	int unit = DEV2UNIT(dev);
3463c60ba66SKatsushi Kobayashi 	int err = 0;
3473c60ba66SKatsushi Kobayashi 	struct fw_reg_req_t *reg  = (struct fw_reg_req_t *) data;
3483c60ba66SKatsushi Kobayashi 	u_int32_t *dmach = (u_int32_t *) data;
3493c60ba66SKatsushi Kobayashi 
3503c60ba66SKatsushi Kobayashi 	sc = devclass_get_softc(firewire_devclass, unit);
3513c60ba66SKatsushi Kobayashi 	if(sc == NULL){
3523c60ba66SKatsushi Kobayashi 		return(EINVAL);
3533c60ba66SKatsushi Kobayashi 	}
3543c60ba66SKatsushi Kobayashi 	fc = (struct fwohci_softc *)sc->fc;
3553c60ba66SKatsushi Kobayashi 
3563c60ba66SKatsushi Kobayashi 	if (!data)
3573c60ba66SKatsushi Kobayashi 		return(EINVAL);
3583c60ba66SKatsushi Kobayashi 
3593c60ba66SKatsushi Kobayashi 	switch (cmd) {
3603c60ba66SKatsushi Kobayashi 	case FWOHCI_WRREG:
3613c60ba66SKatsushi Kobayashi #define OHCI_MAX_REG 0x800
3623c60ba66SKatsushi Kobayashi 		if(reg->addr <= OHCI_MAX_REG){
3633c60ba66SKatsushi Kobayashi 			OWRITE(fc, reg->addr, reg->data);
3643c60ba66SKatsushi Kobayashi 			reg->data = OREAD(fc, reg->addr);
3653c60ba66SKatsushi Kobayashi 		}else{
3663c60ba66SKatsushi Kobayashi 			err = EINVAL;
3673c60ba66SKatsushi Kobayashi 		}
3683c60ba66SKatsushi Kobayashi 		break;
3693c60ba66SKatsushi Kobayashi 	case FWOHCI_RDREG:
3703c60ba66SKatsushi Kobayashi 		if(reg->addr <= OHCI_MAX_REG){
3713c60ba66SKatsushi Kobayashi 			reg->data = OREAD(fc, reg->addr);
3723c60ba66SKatsushi Kobayashi 		}else{
3733c60ba66SKatsushi Kobayashi 			err = EINVAL;
3743c60ba66SKatsushi Kobayashi 		}
3753c60ba66SKatsushi Kobayashi 		break;
3763c60ba66SKatsushi Kobayashi /* Read DMA descriptors for debug  */
3773c60ba66SKatsushi Kobayashi 	case DUMPDMA:
3783c60ba66SKatsushi Kobayashi 		if(*dmach <= OHCI_MAX_DMA_CH ){
3793c60ba66SKatsushi Kobayashi 			dump_dma(fc, *dmach);
3803c60ba66SKatsushi Kobayashi 			dump_db(fc, *dmach);
3813c60ba66SKatsushi Kobayashi 		}else{
3823c60ba66SKatsushi Kobayashi 			err = EINVAL;
3833c60ba66SKatsushi Kobayashi 		}
3843c60ba66SKatsushi Kobayashi 		break;
385f9c8c31dSHidetoshi Shimokawa /* Read/Write Phy registers */
386f9c8c31dSHidetoshi Shimokawa #define OHCI_MAX_PHY_REG 0xf
387f9c8c31dSHidetoshi Shimokawa 	case FWOHCI_RDPHYREG:
388f9c8c31dSHidetoshi Shimokawa 		if (reg->addr <= OHCI_MAX_PHY_REG)
389f9c8c31dSHidetoshi Shimokawa 			reg->data = fwphy_rddata(fc, reg->addr);
390f9c8c31dSHidetoshi Shimokawa 		else
391f9c8c31dSHidetoshi Shimokawa 			err = EINVAL;
392f9c8c31dSHidetoshi Shimokawa 		break;
393f9c8c31dSHidetoshi Shimokawa 	case FWOHCI_WRPHYREG:
394f9c8c31dSHidetoshi Shimokawa 		if (reg->addr <= OHCI_MAX_PHY_REG)
395f9c8c31dSHidetoshi Shimokawa 			reg->data = fwphy_wrdata(fc, reg->addr, reg->data);
396f9c8c31dSHidetoshi Shimokawa 		else
397f9c8c31dSHidetoshi Shimokawa 			err = EINVAL;
398f9c8c31dSHidetoshi Shimokawa 		break;
3993c60ba66SKatsushi Kobayashi 	default:
400f9c8c31dSHidetoshi Shimokawa 		err = EINVAL;
4013c60ba66SKatsushi Kobayashi 		break;
4023c60ba66SKatsushi Kobayashi 	}
4033c60ba66SKatsushi Kobayashi 	return err;
4043c60ba66SKatsushi Kobayashi }
405c572b810SHidetoshi Shimokawa 
406d0fd7bc6SHidetoshi Shimokawa static int
407d0fd7bc6SHidetoshi Shimokawa fwohci_probe_phy(struct fwohci_softc *sc, device_t dev)
4083c60ba66SKatsushi Kobayashi {
409d0fd7bc6SHidetoshi Shimokawa 	u_int32_t reg, reg2;
410d0fd7bc6SHidetoshi Shimokawa 	int e1394a = 1;
411d0fd7bc6SHidetoshi Shimokawa /*
412d0fd7bc6SHidetoshi Shimokawa  * probe PHY parameters
413d0fd7bc6SHidetoshi Shimokawa  * 0. to prove PHY version, whether compliance of 1394a.
414d0fd7bc6SHidetoshi Shimokawa  * 1. to probe maximum speed supported by the PHY and
415d0fd7bc6SHidetoshi Shimokawa  *    number of port supported by core-logic.
416d0fd7bc6SHidetoshi Shimokawa  *    It is not actually available port on your PC .
417d0fd7bc6SHidetoshi Shimokawa  */
418d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS);
419d0fd7bc6SHidetoshi Shimokawa 	reg = fwphy_rddata(sc, FW_PHY_SPD_REG);
420d0fd7bc6SHidetoshi Shimokawa 
421d0fd7bc6SHidetoshi Shimokawa 	if((reg >> 5) != 7 ){
422d0fd7bc6SHidetoshi Shimokawa 		sc->fc.mode &= ~FWPHYASYST;
423d0fd7bc6SHidetoshi Shimokawa 		sc->fc.nport = reg & FW_PHY_NP;
424d0fd7bc6SHidetoshi Shimokawa 		sc->fc.speed = reg & FW_PHY_SPD >> 6;
425d0fd7bc6SHidetoshi Shimokawa 		if (sc->fc.speed > MAX_SPEED) {
426d0fd7bc6SHidetoshi Shimokawa 			device_printf(dev, "invalid speed %d (fixed to %d).\n",
427d0fd7bc6SHidetoshi Shimokawa 				sc->fc.speed, MAX_SPEED);
428d0fd7bc6SHidetoshi Shimokawa 			sc->fc.speed = MAX_SPEED;
429d0fd7bc6SHidetoshi Shimokawa 		}
430d0fd7bc6SHidetoshi Shimokawa 		device_printf(dev,
43194b6f028SHidetoshi Shimokawa 			"Phy 1394 only %s, %d ports.\n",
43294b6f028SHidetoshi Shimokawa 			linkspeed[sc->fc.speed], sc->fc.nport);
433d0fd7bc6SHidetoshi Shimokawa 	}else{
434d0fd7bc6SHidetoshi Shimokawa 		reg2 = fwphy_rddata(sc, FW_PHY_ESPD_REG);
435d0fd7bc6SHidetoshi Shimokawa 		sc->fc.mode |= FWPHYASYST;
436d0fd7bc6SHidetoshi Shimokawa 		sc->fc.nport = reg & FW_PHY_NP;
437d0fd7bc6SHidetoshi Shimokawa 		sc->fc.speed = (reg2 & FW_PHY_ESPD) >> 5;
438d0fd7bc6SHidetoshi Shimokawa 		if (sc->fc.speed > MAX_SPEED) {
439d0fd7bc6SHidetoshi Shimokawa 			device_printf(dev, "invalid speed %d (fixed to %d).\n",
440d0fd7bc6SHidetoshi Shimokawa 				sc->fc.speed, MAX_SPEED);
441d0fd7bc6SHidetoshi Shimokawa 			sc->fc.speed = MAX_SPEED;
442d0fd7bc6SHidetoshi Shimokawa 		}
443d0fd7bc6SHidetoshi Shimokawa 		device_printf(dev,
44494b6f028SHidetoshi Shimokawa 			"Phy 1394a available %s, %d ports.\n",
44594b6f028SHidetoshi Shimokawa 			linkspeed[sc->fc.speed], sc->fc.nport);
446d0fd7bc6SHidetoshi Shimokawa 
447d0fd7bc6SHidetoshi Shimokawa 		/* check programPhyEnable */
448d0fd7bc6SHidetoshi Shimokawa 		reg2 = fwphy_rddata(sc, 5);
449d0fd7bc6SHidetoshi Shimokawa #if 0
450d0fd7bc6SHidetoshi Shimokawa 		if (e1394a && (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_PRPHY)) {
451d0fd7bc6SHidetoshi Shimokawa #else	/* XXX force to enable 1394a */
452d0fd7bc6SHidetoshi Shimokawa 		if (e1394a) {
453d0fd7bc6SHidetoshi Shimokawa #endif
454d0fd7bc6SHidetoshi Shimokawa 			if (bootverbose)
455d0fd7bc6SHidetoshi Shimokawa 				device_printf(dev,
456d0fd7bc6SHidetoshi Shimokawa 					"Enable 1394a Enhancements\n");
457d0fd7bc6SHidetoshi Shimokawa 			/* enable EAA EMC */
458d0fd7bc6SHidetoshi Shimokawa 			reg2 |= 0x03;
459d0fd7bc6SHidetoshi Shimokawa 			/* set aPhyEnhanceEnable */
460d0fd7bc6SHidetoshi Shimokawa 			OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_PHYEN);
461d0fd7bc6SHidetoshi Shimokawa 			OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_PRPHY);
462d0fd7bc6SHidetoshi Shimokawa 		} else {
463d0fd7bc6SHidetoshi Shimokawa 			/* for safe */
464d0fd7bc6SHidetoshi Shimokawa 			reg2 &= ~0x83;
465d0fd7bc6SHidetoshi Shimokawa 		}
466d0fd7bc6SHidetoshi Shimokawa 		reg2 = fwphy_wrdata(sc, 5, reg2);
467d0fd7bc6SHidetoshi Shimokawa 	}
468d0fd7bc6SHidetoshi Shimokawa 
469d0fd7bc6SHidetoshi Shimokawa 	reg = fwphy_rddata(sc, FW_PHY_SPD_REG);
470d0fd7bc6SHidetoshi Shimokawa 	if((reg >> 5) == 7 ){
471d0fd7bc6SHidetoshi Shimokawa 		reg = fwphy_rddata(sc, 4);
472d0fd7bc6SHidetoshi Shimokawa 		reg |= 1 << 6;
473d0fd7bc6SHidetoshi Shimokawa 		fwphy_wrdata(sc, 4, reg);
474d0fd7bc6SHidetoshi Shimokawa 		reg = fwphy_rddata(sc, 4);
475d0fd7bc6SHidetoshi Shimokawa 	}
476d0fd7bc6SHidetoshi Shimokawa 	return 0;
477d0fd7bc6SHidetoshi Shimokawa }
478d0fd7bc6SHidetoshi Shimokawa 
479d0fd7bc6SHidetoshi Shimokawa 
480d0fd7bc6SHidetoshi Shimokawa void
481d0fd7bc6SHidetoshi Shimokawa fwohci_reset(struct fwohci_softc *sc, device_t dev)
482d0fd7bc6SHidetoshi Shimokawa {
48394b6f028SHidetoshi Shimokawa 	int i, max_rec, speed;
4843c60ba66SKatsushi Kobayashi 	u_int32_t reg, reg2;
4853c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
486d0fd7bc6SHidetoshi Shimokawa 
487d0fd7bc6SHidetoshi Shimokawa 	/* Disable interrupt */
488d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_INTMASKCLR, ~0);
489d0fd7bc6SHidetoshi Shimokawa 
490d0fd7bc6SHidetoshi Shimokawa 	/* Now stopping all DMA channel */
491d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN);
492d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN);
493d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
494d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
495d0fd7bc6SHidetoshi Shimokawa 
496d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_IR_MASKCLR, ~0);
497d0fd7bc6SHidetoshi Shimokawa 	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
498d0fd7bc6SHidetoshi Shimokawa 		OWRITE(sc,  OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN);
499d0fd7bc6SHidetoshi Shimokawa 		OWRITE(sc,  OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN);
500d0fd7bc6SHidetoshi Shimokawa 	}
501d0fd7bc6SHidetoshi Shimokawa 
502d0fd7bc6SHidetoshi Shimokawa 	/* FLUSH FIFO and reset Transmitter/Reciever */
503d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET);
504d0fd7bc6SHidetoshi Shimokawa 	if (bootverbose)
505d0fd7bc6SHidetoshi Shimokawa 		device_printf(dev, "resetting OHCI...");
506d0fd7bc6SHidetoshi Shimokawa 	i = 0;
507d0fd7bc6SHidetoshi Shimokawa 	while(OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_RESET) {
508d0fd7bc6SHidetoshi Shimokawa 		if (i++ > 100) break;
509d0fd7bc6SHidetoshi Shimokawa 		DELAY(1000);
510d0fd7bc6SHidetoshi Shimokawa 	}
511d0fd7bc6SHidetoshi Shimokawa 	if (bootverbose)
512d0fd7bc6SHidetoshi Shimokawa 		printf("done (loop=%d)\n", i);
513d0fd7bc6SHidetoshi Shimokawa 
51494b6f028SHidetoshi Shimokawa 	/* Probe phy */
51594b6f028SHidetoshi Shimokawa 	fwohci_probe_phy(sc, dev);
51694b6f028SHidetoshi Shimokawa 
51794b6f028SHidetoshi Shimokawa 	/* Probe link */
518d0fd7bc6SHidetoshi Shimokawa 	reg = OREAD(sc,  OHCI_BUS_OPT);
519d0fd7bc6SHidetoshi Shimokawa 	reg2 = reg | OHCI_BUSFNC;
52094b6f028SHidetoshi Shimokawa 	max_rec = (reg & 0x0000f000) >> 12;
52194b6f028SHidetoshi Shimokawa 	speed = (reg & 0x00000007);
52294b6f028SHidetoshi Shimokawa 	device_printf(dev, "Link %s, max_rec %d bytes.\n",
52394b6f028SHidetoshi Shimokawa 			linkspeed[speed], MAXREC(max_rec));
52494b6f028SHidetoshi Shimokawa 	/* XXX fix max_rec */
52594b6f028SHidetoshi Shimokawa 	sc->fc.maxrec = sc->fc.speed + 8;
52694b6f028SHidetoshi Shimokawa 	if (max_rec != sc->fc.maxrec) {
52794b6f028SHidetoshi Shimokawa 		reg2 = (reg2 & 0xffff0fff) | (sc->fc.maxrec << 12);
52894b6f028SHidetoshi Shimokawa 		device_printf(dev, "max_rec %d -> %d\n",
52994b6f028SHidetoshi Shimokawa 				MAXREC(max_rec), MAXREC(sc->fc.maxrec));
53094b6f028SHidetoshi Shimokawa 	}
531d0fd7bc6SHidetoshi Shimokawa 	if (bootverbose)
532d0fd7bc6SHidetoshi Shimokawa 		device_printf(dev, "BUS_OPT 0x%x -> 0x%x\n", reg, reg2);
533d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_BUS_OPT, reg2);
534d0fd7bc6SHidetoshi Shimokawa 
53594b6f028SHidetoshi Shimokawa 	/* Initialize registers */
536d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_CROMHDR, sc->fc.config_rom[0]);
53777ee030bSHidetoshi Shimokawa 	OWRITE(sc, OHCI_CROMPTR, sc->crom_dma.bus_addr);
538d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_BIGEND);
539d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_POSTWR);
54077ee030bSHidetoshi Shimokawa 	OWRITE(sc, OHCI_SID_BUF, sc->sid_dma.bus_addr);
541d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_SID);
542d0fd7bc6SHidetoshi Shimokawa 	fw_busreset(&sc->fc);
5439339321dSHidetoshi Shimokawa 
54494b6f028SHidetoshi Shimokawa 	/* Enable link */
54594b6f028SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LINKEN);
54694b6f028SHidetoshi Shimokawa 
54794b6f028SHidetoshi Shimokawa 	/* Force to start async RX DMA */
5489339321dSHidetoshi Shimokawa 	sc->arrq.xferq.flag &= ~FWXFERQ_RUNNING;
5499339321dSHidetoshi Shimokawa 	sc->arrs.xferq.flag &= ~FWXFERQ_RUNNING;
550d0fd7bc6SHidetoshi Shimokawa 	fwohci_rx_enable(sc, &sc->arrq);
551d0fd7bc6SHidetoshi Shimokawa 	fwohci_rx_enable(sc, &sc->arrs);
552d0fd7bc6SHidetoshi Shimokawa 
55394b6f028SHidetoshi Shimokawa 	/* Initialize async TX */
55494b6f028SHidetoshi Shimokawa 	OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD);
55594b6f028SHidetoshi Shimokawa 	OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD);
556630529adSHidetoshi Shimokawa 
55794b6f028SHidetoshi Shimokawa 	/* AT Retries */
55894b6f028SHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_RETRY,
55994b6f028SHidetoshi Shimokawa 		/* CycleLimit   PhyRespRetries ATRespRetries ATReqRetries */
56094b6f028SHidetoshi Shimokawa 		(0xffff << 16 ) | (0x0f << 8) | (0x0f << 4) | 0x0f) ;
561630529adSHidetoshi Shimokawa 
562630529adSHidetoshi Shimokawa 	sc->atrq.top = STAILQ_FIRST(&sc->atrq.db_trq);
563630529adSHidetoshi Shimokawa 	sc->atrs.top = STAILQ_FIRST(&sc->atrs.db_trq);
564630529adSHidetoshi Shimokawa 	sc->atrq.bottom = sc->atrq.top;
565630529adSHidetoshi Shimokawa 	sc->atrs.bottom = sc->atrs.top;
566630529adSHidetoshi Shimokawa 
567d0fd7bc6SHidetoshi Shimokawa 	for( i = 0, db_tr = sc->atrq.top; i < sc->atrq.ndb ;
568d0fd7bc6SHidetoshi Shimokawa 				i ++, db_tr = STAILQ_NEXT(db_tr, link)){
569d0fd7bc6SHidetoshi Shimokawa 		db_tr->xfer = NULL;
570d0fd7bc6SHidetoshi Shimokawa 	}
571d0fd7bc6SHidetoshi Shimokawa 	for( i = 0, db_tr = sc->atrs.top; i < sc->atrs.ndb ;
572d0fd7bc6SHidetoshi Shimokawa 				i ++, db_tr = STAILQ_NEXT(db_tr, link)){
573d0fd7bc6SHidetoshi Shimokawa 		db_tr->xfer = NULL;
574d0fd7bc6SHidetoshi Shimokawa 	}
575d0fd7bc6SHidetoshi Shimokawa 
57694b6f028SHidetoshi Shimokawa 
57794b6f028SHidetoshi Shimokawa 	/* Enable interrupt */
578d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_INTMASK,
579d0fd7bc6SHidetoshi Shimokawa 			OHCI_INT_ERR  | OHCI_INT_PHY_SID
580d0fd7bc6SHidetoshi Shimokawa 			| OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS
581d0fd7bc6SHidetoshi Shimokawa 			| OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS
582d0fd7bc6SHidetoshi Shimokawa 			| OHCI_INT_PHY_BUS_R | OHCI_INT_PW_ERR);
583d0fd7bc6SHidetoshi Shimokawa 	fwohci_set_intr(&sc->fc, 1);
584d0fd7bc6SHidetoshi Shimokawa 
585d0fd7bc6SHidetoshi Shimokawa }
586d0fd7bc6SHidetoshi Shimokawa 
587d0fd7bc6SHidetoshi Shimokawa int
588d0fd7bc6SHidetoshi Shimokawa fwohci_init(struct fwohci_softc *sc, device_t dev)
589d0fd7bc6SHidetoshi Shimokawa {
590d0fd7bc6SHidetoshi Shimokawa 	int i;
591d0fd7bc6SHidetoshi Shimokawa 	u_int32_t reg;
592c547b896SHidetoshi Shimokawa 	u_int8_t ui[8];
5933c60ba66SKatsushi Kobayashi 
59477ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE
59577ee030bSHidetoshi Shimokawa 	TASK_INIT(&sc->fwohci_task_complete, 0, fwohci_complete, sc);
59677ee030bSHidetoshi Shimokawa #endif
59777ee030bSHidetoshi Shimokawa 
5983c60ba66SKatsushi Kobayashi 	reg = OREAD(sc, OHCI_VERSION);
5993c60ba66SKatsushi Kobayashi 	device_printf(dev, "OHCI version %x.%x (ROM=%d)\n",
6003c60ba66SKatsushi Kobayashi 			(reg>>16) & 0xff, reg & 0xff, (reg>>24) & 1);
6013c60ba66SKatsushi Kobayashi 
60218349893SHidetoshi Shimokawa 	if (((reg>>16) & 0xff) < 1) {
60318349893SHidetoshi Shimokawa 		device_printf(dev, "invalid OHCI version\n");
60418349893SHidetoshi Shimokawa 		return (ENXIO);
60518349893SHidetoshi Shimokawa 	}
60618349893SHidetoshi Shimokawa 
6077054e848SHidetoshi Shimokawa /* Available Isochrounous DMA channel probe */
6087054e848SHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_MASK, 0xffffffff);
6097054e848SHidetoshi Shimokawa 	OWRITE(sc, OHCI_IR_MASK, 0xffffffff);
6107054e848SHidetoshi Shimokawa 	reg = OREAD(sc, OHCI_IT_MASK) & OREAD(sc, OHCI_IR_MASK);
6117054e848SHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_MASKCLR, 0xffffffff);
6127054e848SHidetoshi Shimokawa 	OWRITE(sc, OHCI_IR_MASKCLR, 0xffffffff);
6137054e848SHidetoshi Shimokawa 	for (i = 0; i < 0x20; i++)
6147054e848SHidetoshi Shimokawa 		if ((reg & (1 << i)) == 0)
6157054e848SHidetoshi Shimokawa 			break;
6163c60ba66SKatsushi Kobayashi 	sc->fc.nisodma = i;
6173c60ba66SKatsushi Kobayashi 	device_printf(dev, "No. of Isochronous channel is %d.\n", i);
618f40a2915SHidetoshi Shimokawa 	if (i == 0)
619f40a2915SHidetoshi Shimokawa 		return (ENXIO);
6203c60ba66SKatsushi Kobayashi 
6213c60ba66SKatsushi Kobayashi 	sc->fc.arq = &sc->arrq.xferq;
6223c60ba66SKatsushi Kobayashi 	sc->fc.ars = &sc->arrs.xferq;
6233c60ba66SKatsushi Kobayashi 	sc->fc.atq = &sc->atrq.xferq;
6243c60ba66SKatsushi Kobayashi 	sc->fc.ats = &sc->atrs.xferq;
6253c60ba66SKatsushi Kobayashi 
62677ee030bSHidetoshi Shimokawa 	sc->arrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
62777ee030bSHidetoshi Shimokawa 	sc->arrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
62877ee030bSHidetoshi Shimokawa 	sc->atrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
62977ee030bSHidetoshi Shimokawa 	sc->atrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
63077ee030bSHidetoshi Shimokawa 
6313c60ba66SKatsushi Kobayashi 	sc->arrq.xferq.start = NULL;
6323c60ba66SKatsushi Kobayashi 	sc->arrs.xferq.start = NULL;
6333c60ba66SKatsushi Kobayashi 	sc->atrq.xferq.start = fwohci_start_atq;
6343c60ba66SKatsushi Kobayashi 	sc->atrs.xferq.start = fwohci_start_ats;
6353c60ba66SKatsushi Kobayashi 
63677ee030bSHidetoshi Shimokawa 	sc->arrq.xferq.buf = NULL;
63777ee030bSHidetoshi Shimokawa 	sc->arrs.xferq.buf = NULL;
63877ee030bSHidetoshi Shimokawa 	sc->atrq.xferq.buf = NULL;
63977ee030bSHidetoshi Shimokawa 	sc->atrs.xferq.buf = NULL;
6403c60ba66SKatsushi Kobayashi 
6416cada79aSHidetoshi Shimokawa 	sc->arrq.xferq.dmach = -1;
6426cada79aSHidetoshi Shimokawa 	sc->arrs.xferq.dmach = -1;
6436cada79aSHidetoshi Shimokawa 	sc->atrq.xferq.dmach = -1;
6446cada79aSHidetoshi Shimokawa 	sc->atrs.xferq.dmach = -1;
6456cada79aSHidetoshi Shimokawa 
6463c60ba66SKatsushi Kobayashi 	sc->arrq.ndesc = 1;
6473c60ba66SKatsushi Kobayashi 	sc->arrs.ndesc = 1;
648645394e6SHidetoshi Shimokawa 	sc->atrq.ndesc = 8;	/* equal to maximum of mbuf chains */
649645394e6SHidetoshi Shimokawa 	sc->atrs.ndesc = 2;
6503c60ba66SKatsushi Kobayashi 
6513c60ba66SKatsushi Kobayashi 	sc->arrq.ndb = NDB;
6523c60ba66SKatsushi Kobayashi 	sc->arrs.ndb = NDB / 2;
6533c60ba66SKatsushi Kobayashi 	sc->atrq.ndb = NDB;
6543c60ba66SKatsushi Kobayashi 	sc->atrs.ndb = NDB / 2;
6553c60ba66SKatsushi Kobayashi 
6563c60ba66SKatsushi Kobayashi 	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
6573c60ba66SKatsushi Kobayashi 		sc->fc.it[i] = &sc->it[i].xferq;
6583c60ba66SKatsushi Kobayashi 		sc->fc.ir[i] = &sc->ir[i].xferq;
6596cada79aSHidetoshi Shimokawa 		sc->it[i].xferq.dmach = i;
6606cada79aSHidetoshi Shimokawa 		sc->ir[i].xferq.dmach = i;
6613c60ba66SKatsushi Kobayashi 		sc->it[i].ndb = 0;
6623c60ba66SKatsushi Kobayashi 		sc->ir[i].ndb = 0;
6633c60ba66SKatsushi Kobayashi 	}
6643c60ba66SKatsushi Kobayashi 
6653c60ba66SKatsushi Kobayashi 	sc->fc.tcode = tinfo;
66677ee030bSHidetoshi Shimokawa 	sc->fc.dev = dev;
6673c60ba66SKatsushi Kobayashi 
66877ee030bSHidetoshi Shimokawa 	sc->fc.config_rom = fwdma_malloc(&sc->fc, CROMSIZE, CROMSIZE,
66977ee030bSHidetoshi Shimokawa 						&sc->crom_dma, BUS_DMA_WAITOK);
67077ee030bSHidetoshi Shimokawa 	if(sc->fc.config_rom == NULL){
67177ee030bSHidetoshi Shimokawa 		device_printf(dev, "config_rom alloc failed.");
6723c60ba66SKatsushi Kobayashi 		return ENOMEM;
6733c60ba66SKatsushi Kobayashi 	}
6743c60ba66SKatsushi Kobayashi 
6750bc666e0SHidetoshi Shimokawa #if 0
6760bc666e0SHidetoshi Shimokawa 	bzero(&sc->fc.config_rom[0], CROMSIZE);
6773c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[1] = 0x31333934;
6783c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[2] = 0xf000a002;
6793c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[3] = OREAD(sc, OHCI_EUID_HI);
6803c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[4] = OREAD(sc, OHCI_EUID_LO);
6813c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[5] = 0;
6823c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[0] = (4 << 24) | (5 << 16);
6833c60ba66SKatsushi Kobayashi 
6843c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[0] |= fw_crc16(&sc->fc.config_rom[1], 5*4);
68577ee030bSHidetoshi Shimokawa #endif
6863c60ba66SKatsushi Kobayashi 
6873c60ba66SKatsushi Kobayashi 
6883c60ba66SKatsushi Kobayashi /* SID recieve buffer must allign 2^11 */
6893c60ba66SKatsushi Kobayashi #define	OHCI_SIDSIZE	(1 << 11)
69077ee030bSHidetoshi Shimokawa 	sc->sid_buf = fwdma_malloc(&sc->fc, OHCI_SIDSIZE, OHCI_SIDSIZE,
69177ee030bSHidetoshi Shimokawa 						&sc->sid_dma, BUS_DMA_WAITOK);
69277ee030bSHidetoshi Shimokawa 	if (sc->sid_buf == NULL) {
69377ee030bSHidetoshi Shimokawa 		device_printf(dev, "sid_buf alloc failed.");
69416e0f484SHidetoshi Shimokawa 		return ENOMEM;
69516e0f484SHidetoshi Shimokawa 	}
6963c60ba66SKatsushi Kobayashi 
69777ee030bSHidetoshi Shimokawa 	fwdma_malloc(&sc->fc, sizeof(u_int32_t), sizeof(u_int32_t),
69877ee030bSHidetoshi Shimokawa 					&sc->dummy_dma, BUS_DMA_WAITOK);
69977ee030bSHidetoshi Shimokawa 
70077ee030bSHidetoshi Shimokawa 	if (sc->dummy_dma.v_addr == NULL) {
70177ee030bSHidetoshi Shimokawa 		device_printf(dev, "dummy_dma alloc failed.");
70277ee030bSHidetoshi Shimokawa 		return ENOMEM;
70377ee030bSHidetoshi Shimokawa 	}
70477ee030bSHidetoshi Shimokawa 
70577ee030bSHidetoshi Shimokawa 	fwohci_db_init(sc, &sc->arrq);
7061f2361f8SHidetoshi Shimokawa 	if ((sc->arrq.flags & FWOHCI_DBCH_INIT) == 0)
7071f2361f8SHidetoshi Shimokawa 		return ENOMEM;
7081f2361f8SHidetoshi Shimokawa 
70977ee030bSHidetoshi Shimokawa 	fwohci_db_init(sc, &sc->arrs);
7101f2361f8SHidetoshi Shimokawa 	if ((sc->arrs.flags & FWOHCI_DBCH_INIT) == 0)
7111f2361f8SHidetoshi Shimokawa 		return ENOMEM;
7123c60ba66SKatsushi Kobayashi 
71377ee030bSHidetoshi Shimokawa 	fwohci_db_init(sc, &sc->atrq);
7141f2361f8SHidetoshi Shimokawa 	if ((sc->atrq.flags & FWOHCI_DBCH_INIT) == 0)
7151f2361f8SHidetoshi Shimokawa 		return ENOMEM;
7161f2361f8SHidetoshi Shimokawa 
71777ee030bSHidetoshi Shimokawa 	fwohci_db_init(sc, &sc->atrs);
7181f2361f8SHidetoshi Shimokawa 	if ((sc->atrs.flags & FWOHCI_DBCH_INIT) == 0)
7191f2361f8SHidetoshi Shimokawa 		return ENOMEM;
7203c60ba66SKatsushi Kobayashi 
721c547b896SHidetoshi Shimokawa 	sc->fc.eui.hi = OREAD(sc, FWOHCIGUID_H);
722c547b896SHidetoshi Shimokawa 	sc->fc.eui.lo = OREAD(sc, FWOHCIGUID_L);
723c547b896SHidetoshi Shimokawa 	for( i = 0 ; i < 8 ; i ++)
724c547b896SHidetoshi Shimokawa 		ui[i] = FW_EUI64_BYTE(&sc->fc.eui,i);
7253c60ba66SKatsushi Kobayashi 	device_printf(dev, "EUI64 %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n",
726c547b896SHidetoshi Shimokawa 		ui[0], ui[1], ui[2], ui[3], ui[4], ui[5], ui[6], ui[7]);
727c547b896SHidetoshi Shimokawa 
7283c60ba66SKatsushi Kobayashi 	sc->fc.ioctl = fwohci_ioctl;
7293c60ba66SKatsushi Kobayashi 	sc->fc.cyctimer = fwohci_cyctimer;
7303c60ba66SKatsushi Kobayashi 	sc->fc.set_bmr = fwohci_set_bus_manager;
7313c60ba66SKatsushi Kobayashi 	sc->fc.ibr = fwohci_ibr;
7323c60ba66SKatsushi Kobayashi 	sc->fc.irx_enable = fwohci_irx_enable;
7333c60ba66SKatsushi Kobayashi 	sc->fc.irx_disable = fwohci_irx_disable;
7343c60ba66SKatsushi Kobayashi 
7353c60ba66SKatsushi Kobayashi 	sc->fc.itx_enable = fwohci_itxbuf_enable;
7363c60ba66SKatsushi Kobayashi 	sc->fc.itx_disable = fwohci_itx_disable;
73777ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
7383c60ba66SKatsushi Kobayashi 	sc->fc.irx_post = fwohci_irx_post;
73977ee030bSHidetoshi Shimokawa #else
74077ee030bSHidetoshi Shimokawa 	sc->fc.irx_post = NULL;
74177ee030bSHidetoshi Shimokawa #endif
7423c60ba66SKatsushi Kobayashi 	sc->fc.itx_post = NULL;
7433c60ba66SKatsushi Kobayashi 	sc->fc.timeout = fwohci_timeout;
7443c60ba66SKatsushi Kobayashi 	sc->fc.poll = fwohci_poll;
7453c60ba66SKatsushi Kobayashi 	sc->fc.set_intr = fwohci_set_intr;
746c572b810SHidetoshi Shimokawa 
74777ee030bSHidetoshi Shimokawa 	sc->intmask = sc->irstat = sc->itstat = 0;
74877ee030bSHidetoshi Shimokawa 
749d0fd7bc6SHidetoshi Shimokawa 	fw_init(&sc->fc);
750d0fd7bc6SHidetoshi Shimokawa 	fwohci_reset(sc, dev);
7513c60ba66SKatsushi Kobayashi 
752d0fd7bc6SHidetoshi Shimokawa 	return 0;
7533c60ba66SKatsushi Kobayashi }
754c572b810SHidetoshi Shimokawa 
755c572b810SHidetoshi Shimokawa void
756c572b810SHidetoshi Shimokawa fwohci_timeout(void *arg)
7573c60ba66SKatsushi Kobayashi {
7583c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc;
7593c60ba66SKatsushi Kobayashi 
7603c60ba66SKatsushi Kobayashi 	sc = (struct fwohci_softc *)arg;
7613c60ba66SKatsushi Kobayashi }
762c572b810SHidetoshi Shimokawa 
763c572b810SHidetoshi Shimokawa u_int32_t
764c572b810SHidetoshi Shimokawa fwohci_cyctimer(struct firewire_comm *fc)
7653c60ba66SKatsushi Kobayashi {
7663c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
7673c60ba66SKatsushi Kobayashi 	return(OREAD(sc, OHCI_CYCLETIMER));
7683c60ba66SKatsushi Kobayashi }
7693c60ba66SKatsushi Kobayashi 
7701f2361f8SHidetoshi Shimokawa int
7711f2361f8SHidetoshi Shimokawa fwohci_detach(struct fwohci_softc *sc, device_t dev)
7721f2361f8SHidetoshi Shimokawa {
7731f2361f8SHidetoshi Shimokawa 	int i;
7741f2361f8SHidetoshi Shimokawa 
77577ee030bSHidetoshi Shimokawa 	if (sc->sid_buf != NULL)
77677ee030bSHidetoshi Shimokawa 		fwdma_free(&sc->fc, &sc->sid_dma);
77777ee030bSHidetoshi Shimokawa 	if (sc->fc.config_rom != NULL)
77877ee030bSHidetoshi Shimokawa 		fwdma_free(&sc->fc, &sc->crom_dma);
7791f2361f8SHidetoshi Shimokawa 
7801f2361f8SHidetoshi Shimokawa 	fwohci_db_free(&sc->arrq);
7811f2361f8SHidetoshi Shimokawa 	fwohci_db_free(&sc->arrs);
7821f2361f8SHidetoshi Shimokawa 
7831f2361f8SHidetoshi Shimokawa 	fwohci_db_free(&sc->atrq);
7841f2361f8SHidetoshi Shimokawa 	fwohci_db_free(&sc->atrs);
7851f2361f8SHidetoshi Shimokawa 
7861f2361f8SHidetoshi Shimokawa 	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
7871f2361f8SHidetoshi Shimokawa 		fwohci_db_free(&sc->it[i]);
7881f2361f8SHidetoshi Shimokawa 		fwohci_db_free(&sc->ir[i]);
7891f2361f8SHidetoshi Shimokawa 	}
7901f2361f8SHidetoshi Shimokawa 
7911f2361f8SHidetoshi Shimokawa 	return 0;
7921f2361f8SHidetoshi Shimokawa }
7931f2361f8SHidetoshi Shimokawa 
794d6105b60SHidetoshi Shimokawa #define LAST_DB(dbtr, db) do {						\
795d6105b60SHidetoshi Shimokawa 	struct fwohcidb_tr *_dbtr = (dbtr);				\
796d6105b60SHidetoshi Shimokawa 	int _cnt = _dbtr->dbcnt;					\
797d6105b60SHidetoshi Shimokawa 	db = &_dbtr->db[ (_cnt > 2) ? (_cnt -1) : 0];			\
798d6105b60SHidetoshi Shimokawa } while (0)
799d6105b60SHidetoshi Shimokawa 
800c572b810SHidetoshi Shimokawa static void
80177ee030bSHidetoshi Shimokawa fwohci_execute_db(void *arg, bus_dma_segment_t *segs, int nseg, int error)
80277ee030bSHidetoshi Shimokawa {
80377ee030bSHidetoshi Shimokawa 	struct fwohcidb_tr *db_tr;
80477ee030bSHidetoshi Shimokawa 	volatile struct fwohcidb *db;
80577ee030bSHidetoshi Shimokawa 	bus_dma_segment_t *s;
80677ee030bSHidetoshi Shimokawa 	int i;
80777ee030bSHidetoshi Shimokawa 
80877ee030bSHidetoshi Shimokawa 	db_tr = (struct fwohcidb_tr *)arg;
80977ee030bSHidetoshi Shimokawa 	db = &db_tr->db[db_tr->dbcnt];
81077ee030bSHidetoshi Shimokawa 	if (error) {
81177ee030bSHidetoshi Shimokawa 		if (firewire_debug || error != EFBIG)
81277ee030bSHidetoshi Shimokawa 			printf("fwohci_execute_db: error=%d\n", error);
81377ee030bSHidetoshi Shimokawa 		return;
81477ee030bSHidetoshi Shimokawa 	}
81577ee030bSHidetoshi Shimokawa 	for (i = 0; i < nseg; i++) {
81677ee030bSHidetoshi Shimokawa 		s = &segs[i];
81777ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db->db.desc.addr, s->ds_addr);
81877ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db->db.desc.cmd, s->ds_len);
81977ee030bSHidetoshi Shimokawa  		FWOHCI_DMA_WRITE(db->db.desc.res, 0);
82077ee030bSHidetoshi Shimokawa 		db++;
82177ee030bSHidetoshi Shimokawa 		db_tr->dbcnt++;
82277ee030bSHidetoshi Shimokawa 	}
82377ee030bSHidetoshi Shimokawa }
82477ee030bSHidetoshi Shimokawa 
82577ee030bSHidetoshi Shimokawa static void
82677ee030bSHidetoshi Shimokawa fwohci_execute_db2(void *arg, bus_dma_segment_t *segs, int nseg,
82777ee030bSHidetoshi Shimokawa 						bus_size_t size, int error)
82877ee030bSHidetoshi Shimokawa {
82977ee030bSHidetoshi Shimokawa 	fwohci_execute_db(arg, segs, nseg, error);
83077ee030bSHidetoshi Shimokawa }
83177ee030bSHidetoshi Shimokawa 
83277ee030bSHidetoshi Shimokawa static void
833c572b810SHidetoshi Shimokawa fwohci_start(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
8343c60ba66SKatsushi Kobayashi {
8353c60ba66SKatsushi Kobayashi 	int i, s;
83677ee030bSHidetoshi Shimokawa 	int tcode, hdr_len, pl_off, pl_len;
8373c60ba66SKatsushi Kobayashi 	int fsegment = -1;
8383c60ba66SKatsushi Kobayashi 	u_int32_t off;
8393c60ba66SKatsushi Kobayashi 	struct fw_xfer *xfer;
8403c60ba66SKatsushi Kobayashi 	struct fw_pkt *fp;
8413c60ba66SKatsushi Kobayashi 	volatile struct fwohci_txpkthdr *ohcifp;
8423c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
8433c60ba66SKatsushi Kobayashi 	volatile struct fwohcidb *db;
8443c60ba66SKatsushi Kobayashi 	struct tcode_info *info;
845d6105b60SHidetoshi Shimokawa 	static int maxdesc=0;
8463c60ba66SKatsushi Kobayashi 
8473c60ba66SKatsushi Kobayashi 	if(&sc->atrq == dbch){
8483c60ba66SKatsushi Kobayashi 		off = OHCI_ATQOFF;
8493c60ba66SKatsushi Kobayashi 	}else if(&sc->atrs == dbch){
8503c60ba66SKatsushi Kobayashi 		off = OHCI_ATSOFF;
8513c60ba66SKatsushi Kobayashi 	}else{
8523c60ba66SKatsushi Kobayashi 		return;
8533c60ba66SKatsushi Kobayashi 	}
8543c60ba66SKatsushi Kobayashi 
8553c60ba66SKatsushi Kobayashi 	if (dbch->flags & FWOHCI_DBCH_FULL)
8563c60ba66SKatsushi Kobayashi 		return;
8573c60ba66SKatsushi Kobayashi 
8583c60ba66SKatsushi Kobayashi 	s = splfw();
8593c60ba66SKatsushi Kobayashi 	db_tr = dbch->top;
8603c60ba66SKatsushi Kobayashi txloop:
8613c60ba66SKatsushi Kobayashi 	xfer = STAILQ_FIRST(&dbch->xferq.q);
8623c60ba66SKatsushi Kobayashi 	if(xfer == NULL){
8633c60ba66SKatsushi Kobayashi 		goto kick;
8643c60ba66SKatsushi Kobayashi 	}
8653c60ba66SKatsushi Kobayashi 	if(dbch->xferq.queued == 0 ){
8663c60ba66SKatsushi Kobayashi 		device_printf(sc->fc.dev, "TX queue empty\n");
8673c60ba66SKatsushi Kobayashi 	}
8683c60ba66SKatsushi Kobayashi 	STAILQ_REMOVE_HEAD(&dbch->xferq.q, link);
8693c60ba66SKatsushi Kobayashi 	db_tr->xfer = xfer;
8703c60ba66SKatsushi Kobayashi 	xfer->state = FWXF_START;
8713c60ba66SKatsushi Kobayashi 
87277ee030bSHidetoshi Shimokawa 	fp = (struct fw_pkt *)xfer->send.buf;
8733c60ba66SKatsushi Kobayashi 	tcode = fp->mode.common.tcode;
8743c60ba66SKatsushi Kobayashi 
8753c60ba66SKatsushi Kobayashi 	ohcifp = (volatile struct fwohci_txpkthdr *) db_tr->db[1].db.immed;
8763c60ba66SKatsushi Kobayashi 	info = &tinfo[tcode];
87777ee030bSHidetoshi Shimokawa 	hdr_len = pl_off = info->hdr_len;
87877ee030bSHidetoshi Shimokawa 	for( i = 0 ; i < pl_off ; i+= 4){
87977ee030bSHidetoshi Shimokawa 		ohcifp->mode.ld[i/4] = fp->mode.ld[i/4];
88073aa55baSHidetoshi Shimokawa 	}
8813c60ba66SKatsushi Kobayashi 	ohcifp->mode.common.spd = xfer->spd;
8823c60ba66SKatsushi Kobayashi 	if (tcode == FWTCODE_STREAM ){
8833c60ba66SKatsushi Kobayashi 		hdr_len = 8;
88477ee030bSHidetoshi Shimokawa 		ohcifp->mode.stream.len = fp->mode.stream.len;
8853c60ba66SKatsushi Kobayashi 	} else if (tcode == FWTCODE_PHY) {
8863c60ba66SKatsushi Kobayashi 		hdr_len = 12;
88777ee030bSHidetoshi Shimokawa 		ohcifp->mode.ld[1] = fp->mode.ld[1];
88877ee030bSHidetoshi Shimokawa 		ohcifp->mode.ld[2] = fp->mode.ld[2];
8893c60ba66SKatsushi Kobayashi 		ohcifp->mode.common.spd = 0;
8903c60ba66SKatsushi Kobayashi 		ohcifp->mode.common.tcode = FWOHCITCODE_PHY;
8913c60ba66SKatsushi Kobayashi 	} else {
89277ee030bSHidetoshi Shimokawa 		ohcifp->mode.asycomm.dst = fp->mode.hdr.dst;
8933c60ba66SKatsushi Kobayashi 		ohcifp->mode.asycomm.srcbus = OHCI_ASYSRCBUS;
8943c60ba66SKatsushi Kobayashi 		ohcifp->mode.asycomm.tlrt |= FWRETRY_X;
8953c60ba66SKatsushi Kobayashi 	}
8963c60ba66SKatsushi Kobayashi 	db = &db_tr->db[0];
89777ee030bSHidetoshi Shimokawa  	FWOHCI_DMA_WRITE(db->db.desc.cmd,
89877ee030bSHidetoshi Shimokawa 			OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | hdr_len);
89977ee030bSHidetoshi Shimokawa  	FWOHCI_DMA_WRITE(db->db.desc.res, 0);
9003c60ba66SKatsushi Kobayashi /* Specify bound timer of asy. responce */
9013c60ba66SKatsushi Kobayashi 	if(&sc->atrs == dbch){
90277ee030bSHidetoshi Shimokawa  		FWOHCI_DMA_WRITE(db->db.desc.res,
90377ee030bSHidetoshi Shimokawa 			 (OREAD(sc, OHCI_CYCLETIMER) >> 12) + (1 << 13));
9043c60ba66SKatsushi Kobayashi 	}
90577ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
90677ee030bSHidetoshi Shimokawa 	if (tcode == FWTCODE_WREQQ || tcode == FWTCODE_RRESQ)
90777ee030bSHidetoshi Shimokawa 		hdr_len = 12;
90877ee030bSHidetoshi Shimokawa 	for (i = 0; i < hdr_len/4; i ++)
90977ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(ohcifp->mode.ld[i], ohcifp->mode.ld[i]);
91077ee030bSHidetoshi Shimokawa #endif
9113c60ba66SKatsushi Kobayashi 
9122b4601d1SHidetoshi Shimokawa again:
9133c60ba66SKatsushi Kobayashi 	db_tr->dbcnt = 2;
9143c60ba66SKatsushi Kobayashi 	db = &db_tr->db[db_tr->dbcnt];
91577ee030bSHidetoshi Shimokawa 	pl_len = xfer->send.len - pl_off;
91677ee030bSHidetoshi Shimokawa 	if (pl_len > 0) {
91777ee030bSHidetoshi Shimokawa 		int err;
91877ee030bSHidetoshi Shimokawa 		/* handle payload */
9193c60ba66SKatsushi Kobayashi 		if (xfer->mbuf == NULL) {
92077ee030bSHidetoshi Shimokawa 			caddr_t pl_addr;
9213c60ba66SKatsushi Kobayashi 
92277ee030bSHidetoshi Shimokawa 			pl_addr = xfer->send.buf + pl_off;
92377ee030bSHidetoshi Shimokawa 			err = bus_dmamap_load(dbch->dmat, db_tr->dma_map,
92477ee030bSHidetoshi Shimokawa 				pl_addr, pl_len,
92577ee030bSHidetoshi Shimokawa 				fwohci_execute_db, db_tr,
92677ee030bSHidetoshi Shimokawa 				/*flags*/0);
9273c60ba66SKatsushi Kobayashi 		} else {
9282b4601d1SHidetoshi Shimokawa 			/* XXX we can handle only 6 (=8-2) mbuf chains */
92977ee030bSHidetoshi Shimokawa 			err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map,
93077ee030bSHidetoshi Shimokawa 				xfer->mbuf,
93177ee030bSHidetoshi Shimokawa 				fwohci_execute_db2, db_tr,
93277ee030bSHidetoshi Shimokawa 				/* flags */0);
93377ee030bSHidetoshi Shimokawa 			if (err == EFBIG) {
93477ee030bSHidetoshi Shimokawa 				struct mbuf *m0;
93577ee030bSHidetoshi Shimokawa 
93677ee030bSHidetoshi Shimokawa 				if (firewire_debug)
93777ee030bSHidetoshi Shimokawa 					device_printf(sc->fc.dev, "EFBIG.\n");
93877ee030bSHidetoshi Shimokawa 				m0 = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
93977ee030bSHidetoshi Shimokawa 				if (m0 != NULL) {
9402b4601d1SHidetoshi Shimokawa 					m_copydata(xfer->mbuf, 0,
9412b4601d1SHidetoshi Shimokawa 						xfer->mbuf->m_pkthdr.len,
94277ee030bSHidetoshi Shimokawa 						mtod(m0, caddr_t));
94377ee030bSHidetoshi Shimokawa 					m0->m_len = m0->m_pkthdr.len =
9442b4601d1SHidetoshi Shimokawa 						xfer->mbuf->m_pkthdr.len;
9452b4601d1SHidetoshi Shimokawa 					m_freem(xfer->mbuf);
94677ee030bSHidetoshi Shimokawa 					xfer->mbuf = m0;
9472b4601d1SHidetoshi Shimokawa 					goto again;
9482b4601d1SHidetoshi Shimokawa 				}
9492b4601d1SHidetoshi Shimokawa 				device_printf(sc->fc.dev, "m_getcl failed.\n");
9502b4601d1SHidetoshi Shimokawa 			}
9513c60ba66SKatsushi Kobayashi 		}
95277ee030bSHidetoshi Shimokawa 		if (err)
95377ee030bSHidetoshi Shimokawa 			printf("dmamap_load: err=%d\n", err);
95477ee030bSHidetoshi Shimokawa 		bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
95577ee030bSHidetoshi Shimokawa 						BUS_DMASYNC_PREWRITE);
95677ee030bSHidetoshi Shimokawa #if 0 /* OHCI_OUTPUT_MODE == 0 */
95777ee030bSHidetoshi Shimokawa 		for (i = 2; i < db_tr->dbcnt; i++)
95877ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db_tr->db[i].db.desc.cmd,
95977ee030bSHidetoshi Shimokawa 						OHCI_OUTPUT_MORE);
96077ee030bSHidetoshi Shimokawa #endif
961d6105b60SHidetoshi Shimokawa 	}
962d6105b60SHidetoshi Shimokawa 	if (maxdesc < db_tr->dbcnt) {
963d6105b60SHidetoshi Shimokawa 		maxdesc = db_tr->dbcnt;
964d6105b60SHidetoshi Shimokawa 		if (bootverbose)
965d6105b60SHidetoshi Shimokawa 			device_printf(sc->fc.dev, "maxdesc: %d\n", maxdesc);
966d6105b60SHidetoshi Shimokawa 	}
9673c60ba66SKatsushi Kobayashi 	/* last db */
9683c60ba66SKatsushi Kobayashi 	LAST_DB(db_tr, db);
96977ee030bSHidetoshi Shimokawa  	FWOHCI_DMA_SET(db->db.desc.cmd,
97077ee030bSHidetoshi Shimokawa 		OHCI_OUTPUT_LAST | OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS);
97177ee030bSHidetoshi Shimokawa  	FWOHCI_DMA_WRITE(db->db.desc.depend,
97277ee030bSHidetoshi Shimokawa 			STAILQ_NEXT(db_tr, link)->bus_addr);
9733c60ba66SKatsushi Kobayashi 
9743c60ba66SKatsushi Kobayashi 	if(fsegment == -1 )
9753c60ba66SKatsushi Kobayashi 		fsegment = db_tr->dbcnt;
9763c60ba66SKatsushi Kobayashi 	if (dbch->pdb_tr != NULL) {
9773c60ba66SKatsushi Kobayashi 		LAST_DB(dbch->pdb_tr, db);
97877ee030bSHidetoshi Shimokawa  		FWOHCI_DMA_SET(db->db.desc.depend, db_tr->dbcnt);
9793c60ba66SKatsushi Kobayashi 	}
9803c60ba66SKatsushi Kobayashi 	dbch->pdb_tr = db_tr;
9813c60ba66SKatsushi Kobayashi 	db_tr = STAILQ_NEXT(db_tr, link);
9823c60ba66SKatsushi Kobayashi 	if(db_tr != dbch->bottom){
9833c60ba66SKatsushi Kobayashi 		goto txloop;
9843c60ba66SKatsushi Kobayashi 	} else {
98517c3d42cSHidetoshi Shimokawa 		device_printf(sc->fc.dev, "fwohci_start: lack of db_trq\n");
9863c60ba66SKatsushi Kobayashi 		dbch->flags |= FWOHCI_DBCH_FULL;
9873c60ba66SKatsushi Kobayashi 	}
9883c60ba66SKatsushi Kobayashi kick:
9893c60ba66SKatsushi Kobayashi 	/* kick asy q */
99077ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
99177ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
9923c60ba66SKatsushi Kobayashi 
9933c60ba66SKatsushi Kobayashi 	if(dbch->xferq.flag & FWXFERQ_RUNNING) {
9943c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE);
9953c60ba66SKatsushi Kobayashi 	} else {
99617c3d42cSHidetoshi Shimokawa 		if (bootverbose)
99717c3d42cSHidetoshi Shimokawa 			device_printf(sc->fc.dev, "start AT DMA status=%x\n",
9983c60ba66SKatsushi Kobayashi 					OREAD(sc, OHCI_DMACTL(off)));
99977ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | fsegment);
10003c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN);
10013c60ba66SKatsushi Kobayashi 		dbch->xferq.flag |= FWXFERQ_RUNNING;
10023c60ba66SKatsushi Kobayashi 	}
1003c572b810SHidetoshi Shimokawa 
10043c60ba66SKatsushi Kobayashi 	dbch->top = db_tr;
10053c60ba66SKatsushi Kobayashi 	splx(s);
10063c60ba66SKatsushi Kobayashi 	return;
10073c60ba66SKatsushi Kobayashi }
1008c572b810SHidetoshi Shimokawa 
1009c572b810SHidetoshi Shimokawa static void
1010c572b810SHidetoshi Shimokawa fwohci_start_atq(struct firewire_comm *fc)
10113c60ba66SKatsushi Kobayashi {
10123c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
10133c60ba66SKatsushi Kobayashi 	fwohci_start( sc, &(sc->atrq));
10143c60ba66SKatsushi Kobayashi 	return;
10153c60ba66SKatsushi Kobayashi }
1016c572b810SHidetoshi Shimokawa 
1017c572b810SHidetoshi Shimokawa static void
1018c572b810SHidetoshi Shimokawa fwohci_start_ats(struct firewire_comm *fc)
10193c60ba66SKatsushi Kobayashi {
10203c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
10213c60ba66SKatsushi Kobayashi 	fwohci_start( sc, &(sc->atrs));
10223c60ba66SKatsushi Kobayashi 	return;
10233c60ba66SKatsushi Kobayashi }
1024c572b810SHidetoshi Shimokawa 
1025c572b810SHidetoshi Shimokawa void
1026c572b810SHidetoshi Shimokawa fwohci_txd(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
10273c60ba66SKatsushi Kobayashi {
102877ee030bSHidetoshi Shimokawa 	int s, ch, err = 0;
10293c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *tr;
10303c60ba66SKatsushi Kobayashi 	volatile struct fwohcidb *db;
10313c60ba66SKatsushi Kobayashi 	struct fw_xfer *xfer;
10323c60ba66SKatsushi Kobayashi 	u_int32_t off;
103377ee030bSHidetoshi Shimokawa 	u_int stat, status;
10343c60ba66SKatsushi Kobayashi 	int	packets;
10353c60ba66SKatsushi Kobayashi 	struct firewire_comm *fc = (struct firewire_comm *)sc;
103677ee030bSHidetoshi Shimokawa 
10373c60ba66SKatsushi Kobayashi 	if(&sc->atrq == dbch){
10383c60ba66SKatsushi Kobayashi 		off = OHCI_ATQOFF;
103977ee030bSHidetoshi Shimokawa 		ch = ATRQ_CH;
10403c60ba66SKatsushi Kobayashi 	}else if(&sc->atrs == dbch){
10413c60ba66SKatsushi Kobayashi 		off = OHCI_ATSOFF;
104277ee030bSHidetoshi Shimokawa 		ch = ATRS_CH;
10433c60ba66SKatsushi Kobayashi 	}else{
10443c60ba66SKatsushi Kobayashi 		return;
10453c60ba66SKatsushi Kobayashi 	}
10463c60ba66SKatsushi Kobayashi 	s = splfw();
10473c60ba66SKatsushi Kobayashi 	tr = dbch->bottom;
10483c60ba66SKatsushi Kobayashi 	packets = 0;
104977ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD);
105077ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE);
10513c60ba66SKatsushi Kobayashi 	while(dbch->xferq.queued > 0){
10523c60ba66SKatsushi Kobayashi 		LAST_DB(tr, db);
105377ee030bSHidetoshi Shimokawa 		status = FWOHCI_DMA_READ(db->db.desc.res) >> OHCI_STATUS_SHIFT;
105477ee030bSHidetoshi Shimokawa 		if(!(status & OHCI_CNTL_DMA_ACTIVE)){
10553c60ba66SKatsushi Kobayashi 			if (fc->status != FWBUSRESET)
10563c60ba66SKatsushi Kobayashi 				/* maybe out of order?? */
10573c60ba66SKatsushi Kobayashi 				goto out;
10583c60ba66SKatsushi Kobayashi 		}
105977ee030bSHidetoshi Shimokawa 		bus_dmamap_sync(dbch->dmat, tr->dma_map,
106077ee030bSHidetoshi Shimokawa 			BUS_DMASYNC_POSTWRITE);
106177ee030bSHidetoshi Shimokawa 		bus_dmamap_unload(dbch->dmat, tr->dma_map);
106277ee030bSHidetoshi Shimokawa #if 0
10633c60ba66SKatsushi Kobayashi 		dump_db(sc, ch);
10643c60ba66SKatsushi Kobayashi #endif
106577ee030bSHidetoshi Shimokawa 		if(status & OHCI_CNTL_DMA_DEAD) {
10663c60ba66SKatsushi Kobayashi 			/* Stop DMA */
10673c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN);
10683c60ba66SKatsushi Kobayashi 			device_printf(sc->fc.dev, "force reset AT FIFO\n");
10693c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_LINKEN);
10703c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS | OHCI_HCC_LINKEN);
10713c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN);
10723c60ba66SKatsushi Kobayashi 		}
107377ee030bSHidetoshi Shimokawa 		stat = status & FWOHCIEV_MASK;
10743c60ba66SKatsushi Kobayashi 		switch(stat){
10753c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKPEND:
1076864d7e72SHidetoshi Shimokawa 		case FWOHCIEV_ACKCOMPL:
10773c60ba66SKatsushi Kobayashi 			err = 0;
10783c60ba66SKatsushi Kobayashi 			break;
10793c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKBSA:
10803c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKBSB:
10813c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKBSX:
1082864d7e72SHidetoshi Shimokawa 			device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]);
10833c60ba66SKatsushi Kobayashi 			err = EBUSY;
10843c60ba66SKatsushi Kobayashi 			break;
10853c60ba66SKatsushi Kobayashi 		case FWOHCIEV_FLUSHED:
10863c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKTARD:
10873c60ba66SKatsushi Kobayashi 			device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]);
10883c60ba66SKatsushi Kobayashi 			err = EAGAIN;
10893c60ba66SKatsushi Kobayashi 			break;
10903c60ba66SKatsushi Kobayashi 		case FWOHCIEV_MISSACK:
10913c60ba66SKatsushi Kobayashi 		case FWOHCIEV_UNDRRUN:
10923c60ba66SKatsushi Kobayashi 		case FWOHCIEV_OVRRUN:
10933c60ba66SKatsushi Kobayashi 		case FWOHCIEV_DESCERR:
10943c60ba66SKatsushi Kobayashi 		case FWOHCIEV_DTRDERR:
10953c60ba66SKatsushi Kobayashi 		case FWOHCIEV_TIMEOUT:
10963c60ba66SKatsushi Kobayashi 		case FWOHCIEV_TCODERR:
10973c60ba66SKatsushi Kobayashi 		case FWOHCIEV_UNKNOWN:
10983c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKDERR:
10993c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKTERR:
11003c60ba66SKatsushi Kobayashi 		default:
11013c60ba66SKatsushi Kobayashi 			device_printf(sc->fc.dev, "txd err=%2x %s\n",
11023c60ba66SKatsushi Kobayashi 							stat, fwohcicode[stat]);
11033c60ba66SKatsushi Kobayashi 			err = EINVAL;
11043c60ba66SKatsushi Kobayashi 			break;
11053c60ba66SKatsushi Kobayashi 		}
11063c60ba66SKatsushi Kobayashi 		if (tr->xfer != NULL) {
11073c60ba66SKatsushi Kobayashi 			xfer = tr->xfer;
110877ee030bSHidetoshi Shimokawa 			if (xfer->state == FWXF_RCVD) {
110977ee030bSHidetoshi Shimokawa 				if (firewire_debug)
111077ee030bSHidetoshi Shimokawa 					printf("already rcvd\n");
111177ee030bSHidetoshi Shimokawa 				fw_xfer_done(xfer);
111277ee030bSHidetoshi Shimokawa 			} else {
11133c60ba66SKatsushi Kobayashi 				xfer->state = FWXF_SENT;
11143c60ba66SKatsushi Kobayashi 				if (err == EBUSY && fc->status != FWBUSRESET) {
11153c60ba66SKatsushi Kobayashi 					xfer->state = FWXF_BUSY;
11163c60ba66SKatsushi Kobayashi 					xfer->resp = err;
1117864d7e72SHidetoshi Shimokawa 					if (xfer->retry_req != NULL)
11183c60ba66SKatsushi Kobayashi 						xfer->retry_req(xfer);
111913bd8601SHidetoshi Shimokawa 					else {
112013bd8601SHidetoshi Shimokawa 						xfer->recv.len = 0;
1121864d7e72SHidetoshi Shimokawa 						fw_xfer_done(xfer);
112213bd8601SHidetoshi Shimokawa 					}
11233c60ba66SKatsushi Kobayashi 				} else if (stat != FWOHCIEV_ACKPEND) {
11243c60ba66SKatsushi Kobayashi 					if (stat != FWOHCIEV_ACKCOMPL)
11253c60ba66SKatsushi Kobayashi 						xfer->state = FWXF_SENTERR;
11263c60ba66SKatsushi Kobayashi 					xfer->resp = err;
112713bd8601SHidetoshi Shimokawa 					xfer->recv.len = 0;
11283c60ba66SKatsushi Kobayashi 					fw_xfer_done(xfer);
11293c60ba66SKatsushi Kobayashi 				}
11303c60ba66SKatsushi Kobayashi 			}
1131864d7e72SHidetoshi Shimokawa 			/*
1132864d7e72SHidetoshi Shimokawa 			 * The watchdog timer takes care of split
1133864d7e72SHidetoshi Shimokawa 			 * transcation timeout for ACKPEND case.
1134864d7e72SHidetoshi Shimokawa 			 */
113577ee030bSHidetoshi Shimokawa 		} else {
113677ee030bSHidetoshi Shimokawa 			printf("this shouldn't happen\n");
11373c60ba66SKatsushi Kobayashi 		}
113848249fe0SHidetoshi Shimokawa 		dbch->xferq.queued --;
11393c60ba66SKatsushi Kobayashi 		tr->xfer = NULL;
11403c60ba66SKatsushi Kobayashi 
11413c60ba66SKatsushi Kobayashi 		packets ++;
11423c60ba66SKatsushi Kobayashi 		tr = STAILQ_NEXT(tr, link);
11433c60ba66SKatsushi Kobayashi 		dbch->bottom = tr;
11443b79dd16SHidetoshi Shimokawa 		if (dbch->bottom == dbch->top) {
11453b79dd16SHidetoshi Shimokawa 			/* we reaches the end of context program */
11463b79dd16SHidetoshi Shimokawa 			if (firewire_debug && dbch->xferq.queued > 0)
11473b79dd16SHidetoshi Shimokawa 				printf("queued > 0\n");
11483b79dd16SHidetoshi Shimokawa 			break;
11493b79dd16SHidetoshi Shimokawa 		}
11503c60ba66SKatsushi Kobayashi 	}
11513c60ba66SKatsushi Kobayashi out:
11523c60ba66SKatsushi Kobayashi 	if ((dbch->flags & FWOHCI_DBCH_FULL) && packets > 0) {
11533c60ba66SKatsushi Kobayashi 		printf("make free slot\n");
11543c60ba66SKatsushi Kobayashi 		dbch->flags &= ~FWOHCI_DBCH_FULL;
11553c60ba66SKatsushi Kobayashi 		fwohci_start(sc, dbch);
11563c60ba66SKatsushi Kobayashi 	}
11573c60ba66SKatsushi Kobayashi 	splx(s);
11583c60ba66SKatsushi Kobayashi }
1159c572b810SHidetoshi Shimokawa 
1160c572b810SHidetoshi Shimokawa static void
1161c572b810SHidetoshi Shimokawa fwohci_db_free(struct fwohci_dbch *dbch)
11623c60ba66SKatsushi Kobayashi {
11633c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
116477ee030bSHidetoshi Shimokawa 	int idb;
11653c60ba66SKatsushi Kobayashi 
11661f2361f8SHidetoshi Shimokawa 	if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
11671f2361f8SHidetoshi Shimokawa 		return;
11681f2361f8SHidetoshi Shimokawa 
116977ee030bSHidetoshi Shimokawa 	for(db_tr = STAILQ_FIRST(&dbch->db_trq), idb = 0; idb < dbch->ndb;
11703c60ba66SKatsushi Kobayashi 			db_tr = STAILQ_NEXT(db_tr, link), idb++){
117177ee030bSHidetoshi Shimokawa 		if ((dbch->xferq.flag & FWXFERQ_EXTBUF) == 0 &&
117277ee030bSHidetoshi Shimokawa 					db_tr->buf != NULL) {
117377ee030bSHidetoshi Shimokawa 			fwdma_free_size(dbch->dmat, db_tr->dma_map,
117477ee030bSHidetoshi Shimokawa 					db_tr->buf, dbch->xferq.psize);
11753c60ba66SKatsushi Kobayashi 			db_tr->buf = NULL;
117677ee030bSHidetoshi Shimokawa 		} else if (db_tr->dma_map != NULL)
117777ee030bSHidetoshi Shimokawa 			bus_dmamap_destroy(dbch->dmat, db_tr->dma_map);
11781f2361f8SHidetoshi Shimokawa 	}
11793c60ba66SKatsushi Kobayashi 	dbch->ndb = 0;
11803c60ba66SKatsushi Kobayashi 	db_tr = STAILQ_FIRST(&dbch->db_trq);
118177ee030bSHidetoshi Shimokawa 	fwdma_free_multiseg(dbch->am);
11825166f1dfSHidetoshi Shimokawa 	free(db_tr, M_FW);
11833c60ba66SKatsushi Kobayashi 	STAILQ_INIT(&dbch->db_trq);
11841f2361f8SHidetoshi Shimokawa 	dbch->flags &= ~FWOHCI_DBCH_INIT;
11853c60ba66SKatsushi Kobayashi }
1186c572b810SHidetoshi Shimokawa 
1187c572b810SHidetoshi Shimokawa static void
118877ee030bSHidetoshi Shimokawa fwohci_db_init(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
11893c60ba66SKatsushi Kobayashi {
11903c60ba66SKatsushi Kobayashi 	int	idb;
11913c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
11929339321dSHidetoshi Shimokawa 
11939339321dSHidetoshi Shimokawa 	if ((dbch->flags & FWOHCI_DBCH_INIT) != 0)
11949339321dSHidetoshi Shimokawa 		goto out;
11959339321dSHidetoshi Shimokawa 
119677ee030bSHidetoshi Shimokawa 	/* create dma_tag for buffers */
119777ee030bSHidetoshi Shimokawa #define MAX_REQCOUNT	0xffff
119877ee030bSHidetoshi Shimokawa 	if (bus_dma_tag_create(/*parent*/ sc->fc.dmat,
119977ee030bSHidetoshi Shimokawa 			/*alignment*/ 1, /*boundary*/ 0,
120077ee030bSHidetoshi Shimokawa 			/*lowaddr*/ BUS_SPACE_MAXADDR_32BIT,
120177ee030bSHidetoshi Shimokawa 			/*highaddr*/ BUS_SPACE_MAXADDR,
120277ee030bSHidetoshi Shimokawa 			/*filter*/NULL, /*filterarg*/NULL,
120377ee030bSHidetoshi Shimokawa 			/*maxsize*/ dbch->xferq.psize,
120477ee030bSHidetoshi Shimokawa 			/*nsegments*/ dbch->ndesc > 3 ? dbch->ndesc - 2 : 1,
120577ee030bSHidetoshi Shimokawa 			/*maxsegsz*/ MAX_REQCOUNT,
1206f6b1c44dSScott Long 			/*flags*/ 0,
12074f933468SHidetoshi Shimokawa #if __FreeBSD_version >= 501102
1208f6b1c44dSScott Long 			/*lockfunc*/busdma_lock_mutex,
12094f933468SHidetoshi Shimokawa 			/*lockarg*/&Giant,
12104f933468SHidetoshi Shimokawa #endif
12114f933468SHidetoshi Shimokawa 			&dbch->dmat))
121277ee030bSHidetoshi Shimokawa 		return;
121377ee030bSHidetoshi Shimokawa 
12143c60ba66SKatsushi Kobayashi 	/* allocate DB entries and attach one to each DMA channels */
12153c60ba66SKatsushi Kobayashi 	/* DB entry must start at 16 bytes bounary. */
12163c60ba66SKatsushi Kobayashi 	STAILQ_INIT(&dbch->db_trq);
12173c60ba66SKatsushi Kobayashi 	db_tr = (struct fwohcidb_tr *)
12183c60ba66SKatsushi Kobayashi 		malloc(sizeof(struct fwohcidb_tr) * dbch->ndb,
121977ee030bSHidetoshi Shimokawa 		M_FW, M_WAITOK | M_ZERO);
12203c60ba66SKatsushi Kobayashi 	if(db_tr == NULL){
1221e2ad5d6eSHidetoshi Shimokawa 		printf("fwohci_db_init: malloc(1) failed\n");
12223c60ba66SKatsushi Kobayashi 		return;
12233c60ba66SKatsushi Kobayashi 	}
1224e2ad5d6eSHidetoshi Shimokawa 
122577ee030bSHidetoshi Shimokawa #define DB_SIZE(x) (sizeof(struct fwohcidb) * (x)->ndesc)
122677ee030bSHidetoshi Shimokawa 	dbch->am = fwdma_malloc_multiseg(&sc->fc, DB_SIZE(dbch),
122777ee030bSHidetoshi Shimokawa 		DB_SIZE(dbch), dbch->ndb, BUS_DMA_WAITOK);
122877ee030bSHidetoshi Shimokawa 	if (dbch->am == NULL) {
122977ee030bSHidetoshi Shimokawa 		printf("fwohci_db_init: fwdma_malloc_multiseg failed\n");
1230e2ad5d6eSHidetoshi Shimokawa 		return;
1231e2ad5d6eSHidetoshi Shimokawa 	}
12323c60ba66SKatsushi Kobayashi 	/* Attach DB to DMA ch. */
12333c60ba66SKatsushi Kobayashi 	for(idb = 0 ; idb < dbch->ndb ; idb++){
12343c60ba66SKatsushi Kobayashi 		db_tr->dbcnt = 0;
123577ee030bSHidetoshi Shimokawa 		db_tr->db = (struct fwohcidb *)fwdma_v_addr(dbch->am, idb);
123677ee030bSHidetoshi Shimokawa 		db_tr->bus_addr = fwdma_bus_addr(dbch->am, idb);
123777ee030bSHidetoshi Shimokawa 		/* create dmamap for buffers */
123877ee030bSHidetoshi Shimokawa 		/* XXX do we need 4bytes alignment tag? */
123977ee030bSHidetoshi Shimokawa 		/* XXX don't alloc dma_map for AR */
124077ee030bSHidetoshi Shimokawa 		if (bus_dmamap_create(dbch->dmat, 0, &db_tr->dma_map) != 0) {
124177ee030bSHidetoshi Shimokawa 			printf("bus_dmamap_create failed\n");
124277ee030bSHidetoshi Shimokawa 			dbch->flags = FWOHCI_DBCH_INIT; /* XXX fake */
124377ee030bSHidetoshi Shimokawa 			fwohci_db_free(dbch);
124477ee030bSHidetoshi Shimokawa 			return;
124577ee030bSHidetoshi Shimokawa 		}
12463c60ba66SKatsushi Kobayashi 		STAILQ_INSERT_TAIL(&dbch->db_trq, db_tr, link);
124777ee030bSHidetoshi Shimokawa 		if (dbch->xferq.flag & FWXFERQ_EXTBUF) {
1248d0fd7bc6SHidetoshi Shimokawa 			if (idb % dbch->xferq.bnpacket == 0)
1249d0fd7bc6SHidetoshi Shimokawa 				dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket
1250d0fd7bc6SHidetoshi Shimokawa 						].start = (caddr_t)db_tr;
1251d0fd7bc6SHidetoshi Shimokawa 			if ((idb + 1) % dbch->xferq.bnpacket == 0)
1252d0fd7bc6SHidetoshi Shimokawa 				dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket
1253d0fd7bc6SHidetoshi Shimokawa 						].end = (caddr_t)db_tr;
12543c60ba66SKatsushi Kobayashi 		}
12553c60ba66SKatsushi Kobayashi 		db_tr++;
12563c60ba66SKatsushi Kobayashi 	}
12573c60ba66SKatsushi Kobayashi 	STAILQ_LAST(&dbch->db_trq, fwohcidb_tr,link)->link.stqe_next
12583c60ba66SKatsushi Kobayashi 			= STAILQ_FIRST(&dbch->db_trq);
12599339321dSHidetoshi Shimokawa out:
12609339321dSHidetoshi Shimokawa 	dbch->xferq.queued = 0;
12619339321dSHidetoshi Shimokawa 	dbch->pdb_tr = NULL;
12623c60ba66SKatsushi Kobayashi 	dbch->top = STAILQ_FIRST(&dbch->db_trq);
12633c60ba66SKatsushi Kobayashi 	dbch->bottom = dbch->top;
12641f2361f8SHidetoshi Shimokawa 	dbch->flags = FWOHCI_DBCH_INIT;
12653c60ba66SKatsushi Kobayashi }
1266c572b810SHidetoshi Shimokawa 
1267c572b810SHidetoshi Shimokawa static int
1268c572b810SHidetoshi Shimokawa fwohci_itx_disable(struct firewire_comm *fc, int dmach)
12693c60ba66SKatsushi Kobayashi {
12703c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
127177ee030bSHidetoshi Shimokawa 	int sleepch;
12725a7ba74dSHidetoshi Shimokawa 
127377ee030bSHidetoshi Shimokawa 	OWRITE(sc, OHCI_ITCTLCLR(dmach),
127477ee030bSHidetoshi Shimokawa 			OHCI_CNTL_DMA_RUN | OHCI_CNTL_CYCMATCH_S);
12753c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach);
12763c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach);
12775a7ba74dSHidetoshi Shimokawa 	/* XXX we cannot free buffers until the DMA really stops */
127877ee030bSHidetoshi Shimokawa 	tsleep((void *)&sleepch, FWPRI, "fwitxd", hz);
12793c60ba66SKatsushi Kobayashi 	fwohci_db_free(&sc->it[dmach]);
12803c60ba66SKatsushi Kobayashi 	sc->it[dmach].xferq.flag &= ~FWXFERQ_RUNNING;
12813c60ba66SKatsushi Kobayashi 	return 0;
12823c60ba66SKatsushi Kobayashi }
1283c572b810SHidetoshi Shimokawa 
1284c572b810SHidetoshi Shimokawa static int
1285c572b810SHidetoshi Shimokawa fwohci_irx_disable(struct firewire_comm *fc, int dmach)
12863c60ba66SKatsushi Kobayashi {
12873c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
128877ee030bSHidetoshi Shimokawa 	int sleepch;
12893c60ba66SKatsushi Kobayashi 
12903c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
12913c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach);
12923c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach);
12935a7ba74dSHidetoshi Shimokawa 	/* XXX we cannot free buffers until the DMA really stops */
129477ee030bSHidetoshi Shimokawa 	tsleep((void *)&sleepch, FWPRI, "fwirxd", hz);
12953c60ba66SKatsushi Kobayashi 	fwohci_db_free(&sc->ir[dmach]);
12963c60ba66SKatsushi Kobayashi 	sc->ir[dmach].xferq.flag &= ~FWXFERQ_RUNNING;
12973c60ba66SKatsushi Kobayashi 	return 0;
12983c60ba66SKatsushi Kobayashi }
1299c572b810SHidetoshi Shimokawa 
130077ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
1301c572b810SHidetoshi Shimokawa static void
1302c572b810SHidetoshi Shimokawa fwohci_irx_post (struct firewire_comm *fc , u_int32_t *qld)
13033c60ba66SKatsushi Kobayashi {
130477ee030bSHidetoshi Shimokawa 	qld[0] = FWOHCI_DMA_READ(qld[0]);
13053c60ba66SKatsushi Kobayashi 	return;
13063c60ba66SKatsushi Kobayashi }
13073c60ba66SKatsushi Kobayashi #endif
13083c60ba66SKatsushi Kobayashi 
1309c572b810SHidetoshi Shimokawa static int
1310c572b810SHidetoshi Shimokawa fwohci_tx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
13113c60ba66SKatsushi Kobayashi {
13123c60ba66SKatsushi Kobayashi 	int err = 0;
131377ee030bSHidetoshi Shimokawa 	int idb, z, i, dmach = 0, ldesc;
13143c60ba66SKatsushi Kobayashi 	u_int32_t off = NULL;
13153c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
131653f1eb86SHidetoshi Shimokawa 	volatile struct fwohcidb *db;
13173c60ba66SKatsushi Kobayashi 
13183c60ba66SKatsushi Kobayashi 	if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){
13193c60ba66SKatsushi Kobayashi 		err = EINVAL;
13203c60ba66SKatsushi Kobayashi 		return err;
13213c60ba66SKatsushi Kobayashi 	}
13223c60ba66SKatsushi Kobayashi 	z = dbch->ndesc;
13233c60ba66SKatsushi Kobayashi 	for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){
13243c60ba66SKatsushi Kobayashi 		if( &sc->it[dmach] == dbch){
13253c60ba66SKatsushi Kobayashi 			off = OHCI_ITOFF(dmach);
13263c60ba66SKatsushi Kobayashi 			break;
13273c60ba66SKatsushi Kobayashi 		}
13283c60ba66SKatsushi Kobayashi 	}
13293c60ba66SKatsushi Kobayashi 	if(off == NULL){
13303c60ba66SKatsushi Kobayashi 		err = EINVAL;
13313c60ba66SKatsushi Kobayashi 		return err;
13323c60ba66SKatsushi Kobayashi 	}
13333c60ba66SKatsushi Kobayashi 	if(dbch->xferq.flag & FWXFERQ_RUNNING)
13343c60ba66SKatsushi Kobayashi 		return err;
13353c60ba66SKatsushi Kobayashi 	dbch->xferq.flag |= FWXFERQ_RUNNING;
13363c60ba66SKatsushi Kobayashi 	for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){
13373c60ba66SKatsushi Kobayashi 		dbch->bottom = STAILQ_NEXT(dbch->bottom, link);
13383c60ba66SKatsushi Kobayashi 	}
13393c60ba66SKatsushi Kobayashi 	db_tr = dbch->top;
13403c60ba66SKatsushi Kobayashi 	for (idb = 0; idb < dbch->ndb; idb ++) {
134177ee030bSHidetoshi Shimokawa 		fwohci_add_tx_buf(dbch, db_tr, idb);
13423c60ba66SKatsushi Kobayashi 		if(STAILQ_NEXT(db_tr, link) == NULL){
13433c60ba66SKatsushi Kobayashi 			break;
13443c60ba66SKatsushi Kobayashi 		}
134553f1eb86SHidetoshi Shimokawa 		db = db_tr->db;
134677ee030bSHidetoshi Shimokawa 		ldesc = db_tr->dbcnt - 1;
134777ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[0].db.desc.depend,
134877ee030bSHidetoshi Shimokawa 				STAILQ_NEXT(db_tr, link)->bus_addr | z);
134977ee030bSHidetoshi Shimokawa 		db[ldesc].db.desc.depend = db[0].db.desc.depend;
13503c60ba66SKatsushi Kobayashi 		if(dbch->xferq.flag & FWXFERQ_EXTBUF){
13513c60ba66SKatsushi Kobayashi 			if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){
135277ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_SET(
135377ee030bSHidetoshi Shimokawa 					db[ldesc].db.desc.cmd,
135477ee030bSHidetoshi Shimokawa 					OHCI_INTERRUPT_ALWAYS);
13554ed65ce9SHidetoshi Shimokawa 				/* OHCI 1.1 and above */
135677ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_SET(
135777ee030bSHidetoshi Shimokawa 					db[0].db.desc.cmd,
135877ee030bSHidetoshi Shimokawa 					OHCI_INTERRUPT_ALWAYS);
13593c60ba66SKatsushi Kobayashi 			}
13603c60ba66SKatsushi Kobayashi 		}
13613c60ba66SKatsushi Kobayashi 		db_tr = STAILQ_NEXT(db_tr, link);
13623c60ba66SKatsushi Kobayashi 	}
136377ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_CLEAR(
136477ee030bSHidetoshi Shimokawa 		dbch->bottom->db[dbch->bottom->dbcnt - 1].db.desc.depend, 0xf);
13653c60ba66SKatsushi Kobayashi 	return err;
13663c60ba66SKatsushi Kobayashi }
1367c572b810SHidetoshi Shimokawa 
1368c572b810SHidetoshi Shimokawa static int
1369c572b810SHidetoshi Shimokawa fwohci_rx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
13703c60ba66SKatsushi Kobayashi {
13713c60ba66SKatsushi Kobayashi 	int err = 0;
137253f1eb86SHidetoshi Shimokawa 	int idb, z, i, dmach = 0, ldesc;
13733c60ba66SKatsushi Kobayashi 	u_int32_t off = NULL;
13743c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
137553f1eb86SHidetoshi Shimokawa 	volatile struct fwohcidb *db;
13763c60ba66SKatsushi Kobayashi 
13773c60ba66SKatsushi Kobayashi 	z = dbch->ndesc;
13783c60ba66SKatsushi Kobayashi 	if(&sc->arrq == dbch){
13793c60ba66SKatsushi Kobayashi 		off = OHCI_ARQOFF;
13803c60ba66SKatsushi Kobayashi 	}else if(&sc->arrs == dbch){
13813c60ba66SKatsushi Kobayashi 		off = OHCI_ARSOFF;
13823c60ba66SKatsushi Kobayashi 	}else{
13833c60ba66SKatsushi Kobayashi 		for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){
13843c60ba66SKatsushi Kobayashi 			if( &sc->ir[dmach] == dbch){
13853c60ba66SKatsushi Kobayashi 				off = OHCI_IROFF(dmach);
13863c60ba66SKatsushi Kobayashi 				break;
13873c60ba66SKatsushi Kobayashi 			}
13883c60ba66SKatsushi Kobayashi 		}
13893c60ba66SKatsushi Kobayashi 	}
13903c60ba66SKatsushi Kobayashi 	if(off == NULL){
13913c60ba66SKatsushi Kobayashi 		err = EINVAL;
13923c60ba66SKatsushi Kobayashi 		return err;
13933c60ba66SKatsushi Kobayashi 	}
13943c60ba66SKatsushi Kobayashi 	if(dbch->xferq.flag & FWXFERQ_STREAM){
13953c60ba66SKatsushi Kobayashi 		if(dbch->xferq.flag & FWXFERQ_RUNNING)
13963c60ba66SKatsushi Kobayashi 			return err;
13973c60ba66SKatsushi Kobayashi 	}else{
13983c60ba66SKatsushi Kobayashi 		if(dbch->xferq.flag & FWXFERQ_RUNNING){
13993c60ba66SKatsushi Kobayashi 			err = EBUSY;
14003c60ba66SKatsushi Kobayashi 			return err;
14013c60ba66SKatsushi Kobayashi 		}
14023c60ba66SKatsushi Kobayashi 	}
14033c60ba66SKatsushi Kobayashi 	dbch->xferq.flag |= FWXFERQ_RUNNING;
14049339321dSHidetoshi Shimokawa 	dbch->top = STAILQ_FIRST(&dbch->db_trq);
14053c60ba66SKatsushi Kobayashi 	for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){
14063c60ba66SKatsushi Kobayashi 		dbch->bottom = STAILQ_NEXT(dbch->bottom, link);
14073c60ba66SKatsushi Kobayashi 	}
14083c60ba66SKatsushi Kobayashi 	db_tr = dbch->top;
14093c60ba66SKatsushi Kobayashi 	for (idb = 0; idb < dbch->ndb; idb ++) {
141077ee030bSHidetoshi Shimokawa 		fwohci_add_rx_buf(dbch, db_tr, idb, &sc->dummy_dma);
141177ee030bSHidetoshi Shimokawa 		if (STAILQ_NEXT(db_tr, link) == NULL)
14123c60ba66SKatsushi Kobayashi 			break;
141353f1eb86SHidetoshi Shimokawa 		db = db_tr->db;
141453f1eb86SHidetoshi Shimokawa 		ldesc = db_tr->dbcnt - 1;
141577ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[ldesc].db.desc.depend,
141677ee030bSHidetoshi Shimokawa 			STAILQ_NEXT(db_tr, link)->bus_addr | z);
14173c60ba66SKatsushi Kobayashi 		if(dbch->xferq.flag & FWXFERQ_EXTBUF){
14183c60ba66SKatsushi Kobayashi 			if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){
141977ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_SET(
142077ee030bSHidetoshi Shimokawa 					db[ldesc].db.desc.cmd,
142177ee030bSHidetoshi Shimokawa 					OHCI_INTERRUPT_ALWAYS);
142277ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_CLEAR(
142377ee030bSHidetoshi Shimokawa 					db[ldesc].db.desc.depend,
142477ee030bSHidetoshi Shimokawa 					0xf);
14253c60ba66SKatsushi Kobayashi 			}
14263c60ba66SKatsushi Kobayashi 		}
14273c60ba66SKatsushi Kobayashi 		db_tr = STAILQ_NEXT(db_tr, link);
14283c60ba66SKatsushi Kobayashi 	}
142977ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_CLEAR(
143077ee030bSHidetoshi Shimokawa 		dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend, 0xf);
14313c60ba66SKatsushi Kobayashi 	dbch->buf_offset = 0;
143277ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
143377ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
14343c60ba66SKatsushi Kobayashi 	if(dbch->xferq.flag & FWXFERQ_STREAM){
14353c60ba66SKatsushi Kobayashi 		return err;
14363c60ba66SKatsushi Kobayashi 	}else{
143777ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | z);
14383c60ba66SKatsushi Kobayashi 	}
14393c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN);
14403c60ba66SKatsushi Kobayashi 	return err;
14413c60ba66SKatsushi Kobayashi }
1442c572b810SHidetoshi Shimokawa 
1443c572b810SHidetoshi Shimokawa static int
144477ee030bSHidetoshi Shimokawa fwohci_next_cycle(struct firewire_comm *fc, int cycle_now)
14453c60ba66SKatsushi Kobayashi {
14465a7ba74dSHidetoshi Shimokawa 	int sec, cycle, cycle_match;
14473c60ba66SKatsushi Kobayashi 
144897ae6c1fSHidetoshi Shimokawa 	cycle = cycle_now & 0x1fff;
144997ae6c1fSHidetoshi Shimokawa 	sec = cycle_now >> 13;
145097ae6c1fSHidetoshi Shimokawa #define CYCLE_MOD	0x10
145177ee030bSHidetoshi Shimokawa #if 1
145297ae6c1fSHidetoshi Shimokawa #define CYCLE_DELAY	8	/* min delay to start DMA */
145377ee030bSHidetoshi Shimokawa #else
145477ee030bSHidetoshi Shimokawa #define CYCLE_DELAY	7000	/* min delay to start DMA */
145577ee030bSHidetoshi Shimokawa #endif
145697ae6c1fSHidetoshi Shimokawa 	cycle = cycle + CYCLE_DELAY;
145797ae6c1fSHidetoshi Shimokawa 	if (cycle >= 8000) {
145897ae6c1fSHidetoshi Shimokawa 		sec ++;
145997ae6c1fSHidetoshi Shimokawa 		cycle -= 8000;
146097ae6c1fSHidetoshi Shimokawa 	}
146177ee030bSHidetoshi Shimokawa 	cycle = roundup2(cycle, CYCLE_MOD);
146297ae6c1fSHidetoshi Shimokawa 	if (cycle >= 8000) {
146397ae6c1fSHidetoshi Shimokawa 		sec ++;
146497ae6c1fSHidetoshi Shimokawa 		if (cycle == 8000)
146597ae6c1fSHidetoshi Shimokawa 			cycle = 0;
146697ae6c1fSHidetoshi Shimokawa 		else
146797ae6c1fSHidetoshi Shimokawa 			cycle = CYCLE_MOD;
146897ae6c1fSHidetoshi Shimokawa 	}
146997ae6c1fSHidetoshi Shimokawa 	cycle_match = ((sec << 13) | cycle) & 0x7ffff;
14705a7ba74dSHidetoshi Shimokawa 
14715a7ba74dSHidetoshi Shimokawa 	return(cycle_match);
14725a7ba74dSHidetoshi Shimokawa }
14735a7ba74dSHidetoshi Shimokawa 
14745a7ba74dSHidetoshi Shimokawa static int
14755a7ba74dSHidetoshi Shimokawa fwohci_itxbuf_enable(struct firewire_comm *fc, int dmach)
14765a7ba74dSHidetoshi Shimokawa {
14775a7ba74dSHidetoshi Shimokawa 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
14785a7ba74dSHidetoshi Shimokawa 	int err = 0;
14795a7ba74dSHidetoshi Shimokawa 	unsigned short tag, ich;
14805a7ba74dSHidetoshi Shimokawa 	struct fwohci_dbch *dbch;
14815a7ba74dSHidetoshi Shimokawa 	int cycle_match, cycle_now, s, ldesc;
14825a7ba74dSHidetoshi Shimokawa 	u_int32_t stat;
14835a7ba74dSHidetoshi Shimokawa 	struct fw_bulkxfer *first, *chunk, *prev;
14845a7ba74dSHidetoshi Shimokawa 	struct fw_xferq *it;
14855a7ba74dSHidetoshi Shimokawa 
14865a7ba74dSHidetoshi Shimokawa 	dbch = &sc->it[dmach];
14875a7ba74dSHidetoshi Shimokawa 	it = &dbch->xferq;
14885a7ba74dSHidetoshi Shimokawa 
14895a7ba74dSHidetoshi Shimokawa 	tag = (it->flag >> 6) & 3;
14905a7ba74dSHidetoshi Shimokawa 	ich = it->flag & 0x3f;
14915a7ba74dSHidetoshi Shimokawa 	if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) {
14925a7ba74dSHidetoshi Shimokawa 		dbch->ndb = it->bnpacket * it->bnchunk;
14935a7ba74dSHidetoshi Shimokawa 		dbch->ndesc = 3;
149477ee030bSHidetoshi Shimokawa 		fwohci_db_init(sc, dbch);
14955a7ba74dSHidetoshi Shimokawa 		if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
14965a7ba74dSHidetoshi Shimokawa 			return ENOMEM;
14975a7ba74dSHidetoshi Shimokawa 		err = fwohci_tx_enable(sc, dbch);
14985a7ba74dSHidetoshi Shimokawa 	}
14995a7ba74dSHidetoshi Shimokawa 	if(err)
15005a7ba74dSHidetoshi Shimokawa 		return err;
15015a7ba74dSHidetoshi Shimokawa 
150253f1eb86SHidetoshi Shimokawa 	ldesc = dbch->ndesc - 1;
15035a7ba74dSHidetoshi Shimokawa 	s = splfw();
15045a7ba74dSHidetoshi Shimokawa 	prev = STAILQ_LAST(&it->stdma, fw_bulkxfer, link);
15055a7ba74dSHidetoshi Shimokawa 	while  ((chunk = STAILQ_FIRST(&it->stvalid)) != NULL) {
15065a7ba74dSHidetoshi Shimokawa 		volatile struct fwohcidb *db;
15075a7ba74dSHidetoshi Shimokawa 
150877ee030bSHidetoshi Shimokawa 		fwdma_sync_multiseg(it->buf, chunk->poffset, it->bnpacket,
150977ee030bSHidetoshi Shimokawa 					BUS_DMASYNC_PREWRITE);
15105a7ba74dSHidetoshi Shimokawa 		fwohci_txbufdb(sc, dmach, chunk);
15115a7ba74dSHidetoshi Shimokawa 		if (prev != NULL) {
15125a7ba74dSHidetoshi Shimokawa 			db = ((struct fwohcidb_tr *)(prev->end))->db;
151377ee030bSHidetoshi Shimokawa #if 0 /* XXX necessary? */
151477ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db[ldesc].db.desc.cmd,
151577ee030bSHidetoshi Shimokawa 						OHCI_BRANCH_ALWAYS);
151677ee030bSHidetoshi Shimokawa #endif
151753f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npacket changes */
15185a7ba74dSHidetoshi Shimokawa 			db[ldesc].db.desc.depend = db[0].db.desc.depend =
151977ee030bSHidetoshi Shimokawa 				((struct fwohcidb_tr *)
152077ee030bSHidetoshi Shimokawa 				(chunk->start))->bus_addr | dbch->ndesc;
152153f1eb86SHidetoshi Shimokawa #else
152277ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc);
152377ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc);
152453f1eb86SHidetoshi Shimokawa #endif
15255a7ba74dSHidetoshi Shimokawa 		}
15265a7ba74dSHidetoshi Shimokawa 		STAILQ_REMOVE_HEAD(&it->stvalid, link);
15275a7ba74dSHidetoshi Shimokawa 		STAILQ_INSERT_TAIL(&it->stdma, chunk, link);
15285a7ba74dSHidetoshi Shimokawa 		prev = chunk;
15295a7ba74dSHidetoshi Shimokawa 	}
153077ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
153177ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
15325a7ba74dSHidetoshi Shimokawa 	splx(s);
15335a7ba74dSHidetoshi Shimokawa 	stat = OREAD(sc, OHCI_ITCTL(dmach));
153477ee030bSHidetoshi Shimokawa 	if (firewire_debug && (stat & OHCI_CNTL_CYCMATCH_S))
153577ee030bSHidetoshi Shimokawa 		printf("stat 0x%x\n", stat);
153677ee030bSHidetoshi Shimokawa 
15375a7ba74dSHidetoshi Shimokawa 	if (stat & (OHCI_CNTL_DMA_ACTIVE | OHCI_CNTL_CYCMATCH_S))
15385a7ba74dSHidetoshi Shimokawa 		return 0;
15395a7ba74dSHidetoshi Shimokawa 
154077ee030bSHidetoshi Shimokawa #if 0
15415a7ba74dSHidetoshi Shimokawa 	OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
154277ee030bSHidetoshi Shimokawa #endif
15435a7ba74dSHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach);
15445a7ba74dSHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach);
15455a7ba74dSHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_MASK, 1 << dmach);
154677ee030bSHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IT);
15475a7ba74dSHidetoshi Shimokawa 
15485a7ba74dSHidetoshi Shimokawa 	first = STAILQ_FIRST(&it->stdma);
154977ee030bSHidetoshi Shimokawa 	OWRITE(sc, OHCI_ITCMD(dmach),
155077ee030bSHidetoshi Shimokawa 		((struct fwohcidb_tr *)(first->start))->bus_addr | dbch->ndesc);
155177ee030bSHidetoshi Shimokawa 	if (firewire_debug) {
15525a7ba74dSHidetoshi Shimokawa 		printf("fwohci_itxbuf_enable: kick 0x%08x\n", stat);
155377ee030bSHidetoshi Shimokawa #if 1
155477ee030bSHidetoshi Shimokawa 		dump_dma(sc, ITX_CH + dmach);
155577ee030bSHidetoshi Shimokawa #endif
155677ee030bSHidetoshi Shimokawa 	}
15575a7ba74dSHidetoshi Shimokawa 	if ((stat & OHCI_CNTL_DMA_RUN) == 0) {
15585a7ba74dSHidetoshi Shimokawa #if 1
15595a7ba74dSHidetoshi Shimokawa 		/* Don't start until all chunks are buffered */
15605a7ba74dSHidetoshi Shimokawa 		if (STAILQ_FIRST(&it->stfree) != NULL)
15615a7ba74dSHidetoshi Shimokawa 			goto out;
15625a7ba74dSHidetoshi Shimokawa #endif
156377ee030bSHidetoshi Shimokawa #if 1
156497ae6c1fSHidetoshi Shimokawa 		/* Clear cycle match counter bits */
156597ae6c1fSHidetoshi Shimokawa 		OWRITE(sc, OHCI_ITCTLCLR(dmach), 0xffff0000);
15665a7ba74dSHidetoshi Shimokawa 
15675a7ba74dSHidetoshi Shimokawa 		/* 2bit second + 13bit cycle */
15685a7ba74dSHidetoshi Shimokawa 		cycle_now = (fc->cyctimer(fc) >> 12) & 0x7fff;
156977ee030bSHidetoshi Shimokawa 		cycle_match = fwohci_next_cycle(fc, cycle_now);
15705a7ba74dSHidetoshi Shimokawa 
157197ae6c1fSHidetoshi Shimokawa 		OWRITE(sc, OHCI_ITCTL(dmach),
157297ae6c1fSHidetoshi Shimokawa 				OHCI_CNTL_CYCMATCH_S | (cycle_match << 16)
157397ae6c1fSHidetoshi Shimokawa 				| OHCI_CNTL_DMA_RUN);
157477ee030bSHidetoshi Shimokawa #else
157577ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_RUN);
157677ee030bSHidetoshi Shimokawa #endif
157777ee030bSHidetoshi Shimokawa 		if (firewire_debug) {
15787643dc18SHidetoshi Shimokawa 			printf("cycle_match: 0x%04x->0x%04x\n",
15797643dc18SHidetoshi Shimokawa 						cycle_now, cycle_match);
158077ee030bSHidetoshi Shimokawa 			dump_dma(sc, ITX_CH + dmach);
158177ee030bSHidetoshi Shimokawa 			dump_db(sc, ITX_CH + dmach);
158277ee030bSHidetoshi Shimokawa 		}
15837643dc18SHidetoshi Shimokawa 	} else if ((stat & OHCI_CNTL_CYCMATCH_S) == 0) {
15845a7ba74dSHidetoshi Shimokawa 		device_printf(sc->fc.dev,
15855a7ba74dSHidetoshi Shimokawa 			"IT DMA underrun (0x%08x)\n", stat);
158677ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_WAKE);
15873c60ba66SKatsushi Kobayashi 	}
15885a7ba74dSHidetoshi Shimokawa out:
15893c60ba66SKatsushi Kobayashi 	return err;
15903c60ba66SKatsushi Kobayashi }
1591c572b810SHidetoshi Shimokawa 
1592c572b810SHidetoshi Shimokawa static int
159377ee030bSHidetoshi Shimokawa fwohci_irx_enable(struct firewire_comm *fc, int dmach)
15943c60ba66SKatsushi Kobayashi {
15953c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
15965a7ba74dSHidetoshi Shimokawa 	int err = 0, s, ldesc;
15973c60ba66SKatsushi Kobayashi 	unsigned short tag, ich;
159816e0f484SHidetoshi Shimokawa 	u_int32_t stat;
15995a7ba74dSHidetoshi Shimokawa 	struct fwohci_dbch *dbch;
160077ee030bSHidetoshi Shimokawa 	struct fwohcidb_tr *db_tr;
16015a7ba74dSHidetoshi Shimokawa 	struct fw_bulkxfer *first, *prev, *chunk;
16025a7ba74dSHidetoshi Shimokawa 	struct fw_xferq *ir;
1603435dd29bSHidetoshi Shimokawa 
16045a7ba74dSHidetoshi Shimokawa 	dbch = &sc->ir[dmach];
16055a7ba74dSHidetoshi Shimokawa 	ir = &dbch->xferq;
16065a7ba74dSHidetoshi Shimokawa 
16075a7ba74dSHidetoshi Shimokawa 	if ((ir->flag & FWXFERQ_RUNNING) == 0) {
16085a7ba74dSHidetoshi Shimokawa 		tag = (ir->flag >> 6) & 3;
16095a7ba74dSHidetoshi Shimokawa 		ich = ir->flag & 0x3f;
16103c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich);
16113c60ba66SKatsushi Kobayashi 
16125a7ba74dSHidetoshi Shimokawa 		ir->queued = 0;
16135a7ba74dSHidetoshi Shimokawa 		dbch->ndb = ir->bnpacket * ir->bnchunk;
16145a7ba74dSHidetoshi Shimokawa 		dbch->ndesc = 2;
161577ee030bSHidetoshi Shimokawa 		fwohci_db_init(sc, dbch);
16165a7ba74dSHidetoshi Shimokawa 		if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
16170aaa9a23SHidetoshi Shimokawa 			return ENOMEM;
16185a7ba74dSHidetoshi Shimokawa 		err = fwohci_rx_enable(sc, dbch);
16193c60ba66SKatsushi Kobayashi 	}
16203c60ba66SKatsushi Kobayashi 	if(err)
16213c60ba66SKatsushi Kobayashi 		return err;
16223c60ba66SKatsushi Kobayashi 
16235a7ba74dSHidetoshi Shimokawa 	first = STAILQ_FIRST(&ir->stfree);
16245a7ba74dSHidetoshi Shimokawa 	if (first == NULL) {
16255a7ba74dSHidetoshi Shimokawa 		device_printf(fc->dev, "IR DMA no free chunk\n");
16265a7ba74dSHidetoshi Shimokawa 		return 0;
16275a7ba74dSHidetoshi Shimokawa 	}
16285a7ba74dSHidetoshi Shimokawa 
16299ca8add3SHidetoshi Shimokawa 	ldesc = dbch->ndesc - 1;
16309ca8add3SHidetoshi Shimokawa 	s = splfw();
16315a7ba74dSHidetoshi Shimokawa 	prev = STAILQ_LAST(&ir->stdma, fw_bulkxfer, link);
16325a7ba74dSHidetoshi Shimokawa 	while  ((chunk = STAILQ_FIRST(&ir->stfree)) != NULL) {
16335a7ba74dSHidetoshi Shimokawa 		volatile struct fwohcidb *db;
16345a7ba74dSHidetoshi Shimokawa 
16352b4601d1SHidetoshi Shimokawa #if 1 /* XXX for if_fwe */
163677ee030bSHidetoshi Shimokawa 		if (chunk->mbuf != NULL) {
163777ee030bSHidetoshi Shimokawa 			db_tr = (struct fwohcidb_tr *)(chunk->start);
163877ee030bSHidetoshi Shimokawa 			db_tr->dbcnt = 1;
163977ee030bSHidetoshi Shimokawa 			err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map,
164077ee030bSHidetoshi Shimokawa 					chunk->mbuf, fwohci_execute_db2, db_tr,
164177ee030bSHidetoshi Shimokawa 					/* flags */0);
164277ee030bSHidetoshi Shimokawa  			FWOHCI_DMA_SET(db_tr->db[1].db.desc.cmd,
164377ee030bSHidetoshi Shimokawa 				OHCI_UPDATE | OHCI_INPUT_LAST |
164477ee030bSHidetoshi Shimokawa 				OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS);
164577ee030bSHidetoshi Shimokawa 		}
16462b4601d1SHidetoshi Shimokawa #endif
16475a7ba74dSHidetoshi Shimokawa 		db = ((struct fwohcidb_tr *)(chunk->end))->db;
164877ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[ldesc].db.desc.res, 0);
164977ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_CLEAR(db[ldesc].db.desc.depend, 0xf);
16505a7ba74dSHidetoshi Shimokawa 		if (prev != NULL) {
16515a7ba74dSHidetoshi Shimokawa 			db = ((struct fwohcidb_tr *)(prev->end))->db;
165277ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc);
16535a7ba74dSHidetoshi Shimokawa 		}
16545a7ba74dSHidetoshi Shimokawa 		STAILQ_REMOVE_HEAD(&ir->stfree, link);
16555a7ba74dSHidetoshi Shimokawa 		STAILQ_INSERT_TAIL(&ir->stdma, chunk, link);
16565a7ba74dSHidetoshi Shimokawa 		prev = chunk;
16575a7ba74dSHidetoshi Shimokawa 	}
165877ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
165977ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
16605a7ba74dSHidetoshi Shimokawa 	splx(s);
16615a7ba74dSHidetoshi Shimokawa 	stat = OREAD(sc, OHCI_IRCTL(dmach));
16625a7ba74dSHidetoshi Shimokawa 	if (stat & OHCI_CNTL_DMA_ACTIVE)
16635a7ba74dSHidetoshi Shimokawa 		return 0;
16645a7ba74dSHidetoshi Shimokawa 	if (stat & OHCI_CNTL_DMA_RUN) {
16653c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
16665a7ba74dSHidetoshi Shimokawa 		device_printf(sc->fc.dev, "IR DMA overrun (0x%08x)\n", stat);
16675a7ba74dSHidetoshi Shimokawa 	}
16685a7ba74dSHidetoshi Shimokawa 
166977ee030bSHidetoshi Shimokawa 	if (firewire_debug)
167077ee030bSHidetoshi Shimokawa 		printf("start IR DMA 0x%x\n", stat);
16713c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach);
16723c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach);
16733c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_MASK, 1 << dmach);
16743c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf0000000);
16753c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR);
16763c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCMD(dmach),
167777ee030bSHidetoshi Shimokawa 		((struct fwohcidb_tr *)(first->start))->bus_addr
16785a7ba74dSHidetoshi Shimokawa 							| dbch->ndesc);
16793c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN);
16803c60ba66SKatsushi Kobayashi 	OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR);
168177ee030bSHidetoshi Shimokawa #if 0
168277ee030bSHidetoshi Shimokawa 	dump_db(sc, IRX_CH + dmach);
168377ee030bSHidetoshi Shimokawa #endif
16843c60ba66SKatsushi Kobayashi 	return err;
16853c60ba66SKatsushi Kobayashi }
1686c572b810SHidetoshi Shimokawa 
1687c572b810SHidetoshi Shimokawa int
168864cf5240SHidetoshi Shimokawa fwohci_stop(struct fwohci_softc *sc, device_t dev)
16893c60ba66SKatsushi Kobayashi {
16903c60ba66SKatsushi Kobayashi 	u_int i;
16913c60ba66SKatsushi Kobayashi 
16923c60ba66SKatsushi Kobayashi /* Now stopping all DMA channel */
16933c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN);
16943c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN);
16953c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
16963c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
16973c60ba66SKatsushi Kobayashi 
16983c60ba66SKatsushi Kobayashi 	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
16993c60ba66SKatsushi Kobayashi 		OWRITE(sc,  OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN);
17003c60ba66SKatsushi Kobayashi 		OWRITE(sc,  OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN);
17013c60ba66SKatsushi Kobayashi 	}
17023c60ba66SKatsushi Kobayashi 
17033c60ba66SKatsushi Kobayashi /* FLUSH FIFO and reset Transmitter/Reciever */
17043c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_HCCCTL, OHCI_HCC_RESET);
17053c60ba66SKatsushi Kobayashi 
17063c60ba66SKatsushi Kobayashi /* Stop interrupt */
17073c60ba66SKatsushi Kobayashi 	OWRITE(sc, FWOHCI_INTMASKCLR,
17083c60ba66SKatsushi Kobayashi 			OHCI_INT_EN | OHCI_INT_ERR | OHCI_INT_PHY_SID
17093c60ba66SKatsushi Kobayashi 			| OHCI_INT_PHY_INT
17103c60ba66SKatsushi Kobayashi 			| OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS
17113c60ba66SKatsushi Kobayashi 			| OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS
17123c60ba66SKatsushi Kobayashi 			| OHCI_INT_DMA_ARRQ | OHCI_INT_DMA_ARRS
17133c60ba66SKatsushi Kobayashi 			| OHCI_INT_PHY_BUS_R);
1714630529adSHidetoshi Shimokawa 
171518349893SHidetoshi Shimokawa 	if (sc->fc.arq !=0 && sc->fc.arq->maxq > 0)
1716630529adSHidetoshi Shimokawa 		fw_drain_txq(&sc->fc);
1717630529adSHidetoshi Shimokawa 
17189339321dSHidetoshi Shimokawa /* XXX Link down?  Bus reset? */
17199339321dSHidetoshi Shimokawa 	return 0;
17209339321dSHidetoshi Shimokawa }
17219339321dSHidetoshi Shimokawa 
17229339321dSHidetoshi Shimokawa int
17239339321dSHidetoshi Shimokawa fwohci_resume(struct fwohci_softc *sc, device_t dev)
17249339321dSHidetoshi Shimokawa {
17259339321dSHidetoshi Shimokawa 	int i;
1726630529adSHidetoshi Shimokawa 	struct fw_xferq *ir;
1727630529adSHidetoshi Shimokawa 	struct fw_bulkxfer *chunk;
17289339321dSHidetoshi Shimokawa 
17299339321dSHidetoshi Shimokawa 	fwohci_reset(sc, dev);
17309339321dSHidetoshi Shimokawa 	/* XXX resume isochronus receive automatically. (how about TX?) */
17319339321dSHidetoshi Shimokawa 	for(i = 0; i < sc->fc.nisodma; i ++) {
1732630529adSHidetoshi Shimokawa 		ir = &sc->ir[i].xferq;
1733630529adSHidetoshi Shimokawa 		if((ir->flag & FWXFERQ_RUNNING) != 0) {
17349339321dSHidetoshi Shimokawa 			device_printf(sc->fc.dev,
17359339321dSHidetoshi Shimokawa 				"resume iso receive ch: %d\n", i);
1736630529adSHidetoshi Shimokawa 			ir->flag &= ~FWXFERQ_RUNNING;
1737630529adSHidetoshi Shimokawa 			/* requeue stdma to stfree */
1738630529adSHidetoshi Shimokawa 			while((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) {
1739630529adSHidetoshi Shimokawa 				STAILQ_REMOVE_HEAD(&ir->stdma, link);
1740630529adSHidetoshi Shimokawa 				STAILQ_INSERT_TAIL(&ir->stfree, chunk, link);
1741630529adSHidetoshi Shimokawa 			}
17429339321dSHidetoshi Shimokawa 			sc->fc.irx_enable(&sc->fc, i);
17439339321dSHidetoshi Shimokawa 		}
17449339321dSHidetoshi Shimokawa 	}
17459339321dSHidetoshi Shimokawa 
17469339321dSHidetoshi Shimokawa 	bus_generic_resume(dev);
17479339321dSHidetoshi Shimokawa 	sc->fc.ibr(&sc->fc);
17483c60ba66SKatsushi Kobayashi 	return 0;
17493c60ba66SKatsushi Kobayashi }
17503c60ba66SKatsushi Kobayashi 
17513c60ba66SKatsushi Kobayashi #define ACK_ALL
17523c60ba66SKatsushi Kobayashi static void
1753783058faSHidetoshi Shimokawa fwohci_intr_body(struct fwohci_softc *sc, u_int32_t stat, int count)
17543c60ba66SKatsushi Kobayashi {
17553c60ba66SKatsushi Kobayashi 	u_int32_t irstat, itstat;
17563c60ba66SKatsushi Kobayashi 	u_int i;
17573c60ba66SKatsushi Kobayashi 	struct firewire_comm *fc = (struct firewire_comm *)sc;
17583c60ba66SKatsushi Kobayashi 
17593c60ba66SKatsushi Kobayashi #ifdef OHCI_DEBUG
17603c60ba66SKatsushi Kobayashi 	if(stat & OREAD(sc, FWOHCI_INTMASK))
17613c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "INTERRUPT < %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s> 0x%08x, 0x%08x\n",
17623c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_EN ? "DMA_EN ":"",
17633c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PHY_REG ? "PHY_REG ":"",
17643c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_LONG ? "CYC_LONG ":"",
17653c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_ERR ? "INT_ERR ":"",
17663c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_ERR ? "CYC_ERR ":"",
17673c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_LOST ? "CYC_LOST ":"",
17683c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_64SECOND ? "CYC_64SECOND ":"",
17693c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_START ? "CYC_START ":"",
17703c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PHY_INT ? "PHY_INT ":"",
17713c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PHY_BUS_R ? "BUS_RESET ":"",
17723c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PHY_SID ? "SID ":"",
17733c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_LR_ERR ? "DMA_LR_ERR ":"",
17743c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PW_ERR ? "DMA_PW_ERR ":"",
17753c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_IR ? "DMA_IR ":"",
17763c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_IT  ? "DMA_IT " :"",
17773c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_PRRS  ? "DMA_PRRS " :"",
17783c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_PRRQ  ? "DMA_PRRQ " :"",
17793c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_ARRS  ? "DMA_ARRS " :"",
17803c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_ARRQ  ? "DMA_ARRQ " :"",
17813c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_ATRS  ? "DMA_ATRS " :"",
17823c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_ATRQ  ? "DMA_ATRQ " :"",
17833c60ba66SKatsushi Kobayashi 			stat, OREAD(sc, FWOHCI_INTMASK)
17843c60ba66SKatsushi Kobayashi 		);
17853c60ba66SKatsushi Kobayashi #endif
17863c60ba66SKatsushi Kobayashi /* Bus reset */
17873c60ba66SKatsushi Kobayashi 	if(stat & OHCI_INT_PHY_BUS_R ){
17881adf6842SHidetoshi Shimokawa 		if (fc->status == FWBUSRESET)
17891adf6842SHidetoshi Shimokawa 			goto busresetout;
17901adf6842SHidetoshi Shimokawa 		/* Disable bus reset interrupt until sid recv. */
17911adf6842SHidetoshi Shimokawa 		OWRITE(sc, FWOHCI_INTMASKCLR,  OHCI_INT_PHY_BUS_R);
17921adf6842SHidetoshi Shimokawa 
17933c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "BUS reset\n");
17943c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTMASKCLR,  OHCI_INT_CYC_LOST);
17953c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCSRC);
17963c60ba66SKatsushi Kobayashi 
17973c60ba66SKatsushi Kobayashi 		OWRITE(sc,  OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
17983c60ba66SKatsushi Kobayashi 		sc->atrq.xferq.flag &= ~FWXFERQ_RUNNING;
17993c60ba66SKatsushi Kobayashi 		OWRITE(sc,  OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
18003c60ba66SKatsushi Kobayashi 		sc->atrs.xferq.flag &= ~FWXFERQ_RUNNING;
18013c60ba66SKatsushi Kobayashi 
18023c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18033c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_BUS_R);
18043c60ba66SKatsushi Kobayashi #endif
1805627d85fbSHidetoshi Shimokawa 		fw_busreset(fc);
18060bc666e0SHidetoshi Shimokawa 		OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0]));
18070bc666e0SHidetoshi Shimokawa 		OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2]));
18083c60ba66SKatsushi Kobayashi 	}
18091adf6842SHidetoshi Shimokawa busresetout:
18103c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_IR )){
18113c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18123c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IR);
18133c60ba66SKatsushi Kobayashi #endif
181477ee030bSHidetoshi Shimokawa #if __FreeBSD_version >= 500000
181577ee030bSHidetoshi Shimokawa 		irstat = atomic_readandclear_int(&sc->irstat);
181677ee030bSHidetoshi Shimokawa #else
181777ee030bSHidetoshi Shimokawa 		irstat = sc->irstat;
181877ee030bSHidetoshi Shimokawa 		sc->irstat = 0;
181977ee030bSHidetoshi Shimokawa #endif
18203c60ba66SKatsushi Kobayashi 		for(i = 0; i < fc->nisodma ; i++){
1821b9b35d19SHidetoshi Shimokawa 			struct fwohci_dbch *dbch;
1822b9b35d19SHidetoshi Shimokawa 
18233c60ba66SKatsushi Kobayashi 			if((irstat & (1 << i)) != 0){
1824b9b35d19SHidetoshi Shimokawa 				dbch = &sc->ir[i];
1825b9b35d19SHidetoshi Shimokawa 				if ((dbch->xferq.flag & FWXFERQ_OPEN) == 0) {
1826b9b35d19SHidetoshi Shimokawa 					device_printf(sc->fc.dev,
1827b9b35d19SHidetoshi Shimokawa 						"dma(%d) not active\n", i);
1828b9b35d19SHidetoshi Shimokawa 					continue;
1829b9b35d19SHidetoshi Shimokawa 				}
18303c60ba66SKatsushi Kobayashi 				fwohci_rbuf_update(sc, i);
18313c60ba66SKatsushi Kobayashi 			}
18323c60ba66SKatsushi Kobayashi 		}
18333c60ba66SKatsushi Kobayashi 	}
18343c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_IT )){
18353c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18363c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IT);
18373c60ba66SKatsushi Kobayashi #endif
183877ee030bSHidetoshi Shimokawa #if __FreeBSD_version >= 500000
183977ee030bSHidetoshi Shimokawa 		itstat = atomic_readandclear_int(&sc->itstat);
184077ee030bSHidetoshi Shimokawa #else
184177ee030bSHidetoshi Shimokawa 		itstat = sc->itstat;
184277ee030bSHidetoshi Shimokawa 		sc->itstat = 0;
184377ee030bSHidetoshi Shimokawa #endif
18443c60ba66SKatsushi Kobayashi 		for(i = 0; i < fc->nisodma ; i++){
18453c60ba66SKatsushi Kobayashi 			if((itstat & (1 << i)) != 0){
18463c60ba66SKatsushi Kobayashi 				fwohci_tbuf_update(sc, i);
18473c60ba66SKatsushi Kobayashi 			}
18483c60ba66SKatsushi Kobayashi 		}
18493c60ba66SKatsushi Kobayashi 	}
18503c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_PRRS )){
18513c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18523c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRS);
18533c60ba66SKatsushi Kobayashi #endif
18543c60ba66SKatsushi Kobayashi #if 0
18553c60ba66SKatsushi Kobayashi 		dump_dma(sc, ARRS_CH);
18563c60ba66SKatsushi Kobayashi 		dump_db(sc, ARRS_CH);
18573c60ba66SKatsushi Kobayashi #endif
1858783058faSHidetoshi Shimokawa 		fwohci_arcv(sc, &sc->arrs, count);
18593c60ba66SKatsushi Kobayashi 	}
18603c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_PRRQ )){
18613c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18623c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRQ);
18633c60ba66SKatsushi Kobayashi #endif
18643c60ba66SKatsushi Kobayashi #if 0
18653c60ba66SKatsushi Kobayashi 		dump_dma(sc, ARRQ_CH);
18663c60ba66SKatsushi Kobayashi 		dump_db(sc, ARRQ_CH);
18673c60ba66SKatsushi Kobayashi #endif
1868783058faSHidetoshi Shimokawa 		fwohci_arcv(sc, &sc->arrq, count);
18693c60ba66SKatsushi Kobayashi 	}
18703c60ba66SKatsushi Kobayashi 	if(stat & OHCI_INT_PHY_SID){
187177ee030bSHidetoshi Shimokawa 		u_int32_t *buf, node_id;
18723c60ba66SKatsushi Kobayashi 		int plen;
18733c60ba66SKatsushi Kobayashi 
18743c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18753c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_SID);
18763c60ba66SKatsushi Kobayashi #endif
18771adf6842SHidetoshi Shimokawa 		/* Enable bus reset interrupt */
18781adf6842SHidetoshi Shimokawa 		OWRITE(sc, FWOHCI_INTMASK,  OHCI_INT_PHY_BUS_R);
1879dcae7539SHidetoshi Shimokawa 		/* Allow async. request to us */
1880dcae7539SHidetoshi Shimokawa 		OWRITE(sc, OHCI_AREQHI, 1 << 31);
1881dcae7539SHidetoshi Shimokawa 		/* XXX insecure ?? */
1882dcae7539SHidetoshi Shimokawa 		OWRITE(sc, OHCI_PREQHI, 0x7fffffff);
1883dcae7539SHidetoshi Shimokawa 		OWRITE(sc, OHCI_PREQLO, 0xffffffff);
1884dcae7539SHidetoshi Shimokawa 		OWRITE(sc, OHCI_PREQUPPER, 0x10000);
188573aa55baSHidetoshi Shimokawa 		/* Set ATRetries register */
188673aa55baSHidetoshi Shimokawa 		OWRITE(sc, OHCI_ATRETRY, 1<<(13+16) | 0xfff);
18873c60ba66SKatsushi Kobayashi /*
18883c60ba66SKatsushi Kobayashi ** Checking whether the node is root or not. If root, turn on
18893c60ba66SKatsushi Kobayashi ** cycle master.
18903c60ba66SKatsushi Kobayashi */
189177ee030bSHidetoshi Shimokawa 		node_id = OREAD(sc, FWOHCI_NODEID);
189277ee030bSHidetoshi Shimokawa 		plen = OREAD(sc, OHCI_SID_CNT);
189377ee030bSHidetoshi Shimokawa 
189477ee030bSHidetoshi Shimokawa 		device_printf(fc->dev, "node_id=0x%08x, gen=%d, ",
189577ee030bSHidetoshi Shimokawa 			node_id, (plen >> 16) & 0xff);
189677ee030bSHidetoshi Shimokawa 		if (!(node_id & OHCI_NODE_VALID)) {
18973c60ba66SKatsushi Kobayashi 			printf("Bus reset failure\n");
18983c60ba66SKatsushi Kobayashi 			goto sidout;
18993c60ba66SKatsushi Kobayashi 		}
190077ee030bSHidetoshi Shimokawa 		if (node_id & OHCI_NODE_ROOT) {
19013c60ba66SKatsushi Kobayashi 			printf("CYCLEMASTER mode\n");
19023c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_LNKCTL,
19033c60ba66SKatsushi Kobayashi 				OHCI_CNTL_CYCMTR | OHCI_CNTL_CYCTIMER);
19043c60ba66SKatsushi Kobayashi 		} else {
19053c60ba66SKatsushi Kobayashi 			printf("non CYCLEMASTER mode\n");
19063c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCMTR);
19073c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_CYCTIMER);
19083c60ba66SKatsushi Kobayashi 		}
190977ee030bSHidetoshi Shimokawa 		fc->nodeid = node_id & 0x3f;
19103c60ba66SKatsushi Kobayashi 
191177ee030bSHidetoshi Shimokawa 		if (plen & OHCI_SID_ERR) {
191277ee030bSHidetoshi Shimokawa 			device_printf(fc->dev, "SID Error\n");
191377ee030bSHidetoshi Shimokawa 			goto sidout;
191477ee030bSHidetoshi Shimokawa 		}
191577ee030bSHidetoshi Shimokawa 		plen &= OHCI_SID_CNT_MASK;
191616e0f484SHidetoshi Shimokawa 		if (plen < 4 || plen > OHCI_SIDSIZE) {
191716e0f484SHidetoshi Shimokawa 			device_printf(fc->dev, "invalid SID len = %d\n", plen);
191816e0f484SHidetoshi Shimokawa 			goto sidout;
191916e0f484SHidetoshi Shimokawa 		}
19203c60ba66SKatsushi Kobayashi 		plen -= 4; /* chop control info */
192177ee030bSHidetoshi Shimokawa 		buf = (u_int32_t *)malloc(OHCI_SIDSIZE, M_FW, M_NOWAIT);
192277ee030bSHidetoshi Shimokawa 		if (buf == NULL) {
192377ee030bSHidetoshi Shimokawa 			device_printf(fc->dev, "malloc failed\n");
192477ee030bSHidetoshi Shimokawa 			goto sidout;
192577ee030bSHidetoshi Shimokawa 		}
192677ee030bSHidetoshi Shimokawa 		for (i = 0; i < plen / 4; i ++)
192777ee030bSHidetoshi Shimokawa 			buf[i] = FWOHCI_DMA_READ(sc->sid_buf[i+1]);
192848249fe0SHidetoshi Shimokawa #if 1
192948249fe0SHidetoshi Shimokawa 		/* pending all pre-bus_reset packets */
193048249fe0SHidetoshi Shimokawa 		fwohci_txd(sc, &sc->atrq);
193148249fe0SHidetoshi Shimokawa 		fwohci_txd(sc, &sc->atrs);
193248249fe0SHidetoshi Shimokawa 		fwohci_arcv(sc, &sc->arrs, -1);
193348249fe0SHidetoshi Shimokawa 		fwohci_arcv(sc, &sc->arrq, -1);
1934627d85fbSHidetoshi Shimokawa 		fw_drain_txq(fc);
193548249fe0SHidetoshi Shimokawa #endif
193677ee030bSHidetoshi Shimokawa 		fw_sidrcv(fc, buf, plen);
193777ee030bSHidetoshi Shimokawa 		free(buf, M_FW);
19383c60ba66SKatsushi Kobayashi 	}
19393c60ba66SKatsushi Kobayashi sidout:
19403c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_ATRQ )){
19413c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19423c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRQ);
19433c60ba66SKatsushi Kobayashi #endif
19443c60ba66SKatsushi Kobayashi 		fwohci_txd(sc, &(sc->atrq));
19453c60ba66SKatsushi Kobayashi 	}
19463c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_ATRS )){
19473c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19483c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRS);
19493c60ba66SKatsushi Kobayashi #endif
19503c60ba66SKatsushi Kobayashi 		fwohci_txd(sc, &(sc->atrs));
19513c60ba66SKatsushi Kobayashi 	}
19523c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_PW_ERR )){
19533c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19543c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PW_ERR);
19553c60ba66SKatsushi Kobayashi #endif
19563c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "posted write error\n");
19573c60ba66SKatsushi Kobayashi 	}
19583c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_ERR )){
19593c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19603c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_ERR);
19613c60ba66SKatsushi Kobayashi #endif
19623c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "unrecoverable error\n");
19633c60ba66SKatsushi Kobayashi 	}
19643c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_PHY_INT)) {
19653c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19663c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_INT);
19673c60ba66SKatsushi Kobayashi #endif
19683c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "phy int\n");
19693c60ba66SKatsushi Kobayashi 	}
19703c60ba66SKatsushi Kobayashi 
19713c60ba66SKatsushi Kobayashi 	return;
19723c60ba66SKatsushi Kobayashi }
19733c60ba66SKatsushi Kobayashi 
197477ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE
197577ee030bSHidetoshi Shimokawa static void
197677ee030bSHidetoshi Shimokawa fwohci_complete(void *arg, int pending)
197777ee030bSHidetoshi Shimokawa {
197877ee030bSHidetoshi Shimokawa 	struct fwohci_softc *sc = (struct fwohci_softc *)arg;
197977ee030bSHidetoshi Shimokawa 	u_int32_t stat;
198077ee030bSHidetoshi Shimokawa 
198177ee030bSHidetoshi Shimokawa again:
198277ee030bSHidetoshi Shimokawa 	stat = atomic_readandclear_int(&sc->intstat);
198377ee030bSHidetoshi Shimokawa 	if (stat)
198477ee030bSHidetoshi Shimokawa 		fwohci_intr_body(sc, stat, -1);
198577ee030bSHidetoshi Shimokawa 	else
198677ee030bSHidetoshi Shimokawa 		return;
198777ee030bSHidetoshi Shimokawa 	goto again;
198877ee030bSHidetoshi Shimokawa }
198977ee030bSHidetoshi Shimokawa #endif
199077ee030bSHidetoshi Shimokawa 
199177ee030bSHidetoshi Shimokawa static u_int32_t
199277ee030bSHidetoshi Shimokawa fwochi_check_stat(struct fwohci_softc *sc)
199377ee030bSHidetoshi Shimokawa {
199477ee030bSHidetoshi Shimokawa 	u_int32_t stat, irstat, itstat;
199577ee030bSHidetoshi Shimokawa 
199677ee030bSHidetoshi Shimokawa 	stat = OREAD(sc, FWOHCI_INTSTAT);
199777ee030bSHidetoshi Shimokawa 	if (stat == 0xffffffff) {
199877ee030bSHidetoshi Shimokawa 		device_printf(sc->fc.dev,
199977ee030bSHidetoshi Shimokawa 			"device physically ejected?\n");
200077ee030bSHidetoshi Shimokawa 		return(stat);
200177ee030bSHidetoshi Shimokawa 	}
200277ee030bSHidetoshi Shimokawa #ifdef ACK_ALL
200377ee030bSHidetoshi Shimokawa 	if (stat)
200477ee030bSHidetoshi Shimokawa 		OWRITE(sc, FWOHCI_INTSTATCLR, stat);
200577ee030bSHidetoshi Shimokawa #endif
200677ee030bSHidetoshi Shimokawa 	if (stat & OHCI_INT_DMA_IR) {
200777ee030bSHidetoshi Shimokawa 		irstat = OREAD(sc, OHCI_IR_STAT);
200877ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_IR_STATCLR, irstat);
200977ee030bSHidetoshi Shimokawa 		atomic_set_int(&sc->irstat, irstat);
201077ee030bSHidetoshi Shimokawa 	}
201177ee030bSHidetoshi Shimokawa 	if (stat & OHCI_INT_DMA_IT) {
201277ee030bSHidetoshi Shimokawa 		itstat = OREAD(sc, OHCI_IT_STAT);
201377ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_IT_STATCLR, itstat);
201477ee030bSHidetoshi Shimokawa 		atomic_set_int(&sc->itstat, itstat);
201577ee030bSHidetoshi Shimokawa 	}
201677ee030bSHidetoshi Shimokawa 	return(stat);
201777ee030bSHidetoshi Shimokawa }
201877ee030bSHidetoshi Shimokawa 
20193c60ba66SKatsushi Kobayashi void
20203c60ba66SKatsushi Kobayashi fwohci_intr(void *arg)
20213c60ba66SKatsushi Kobayashi {
20223c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)arg;
202377ee030bSHidetoshi Shimokawa 	u_int32_t stat;
202477ee030bSHidetoshi Shimokawa #if !FWOHCI_TASKQUEUE
202577ee030bSHidetoshi Shimokawa 	u_int32_t bus_reset = 0;
202677ee030bSHidetoshi Shimokawa #endif
20273c60ba66SKatsushi Kobayashi 
20283c60ba66SKatsushi Kobayashi 	if (!(sc->intmask & OHCI_INT_EN)) {
20293c60ba66SKatsushi Kobayashi 		/* polling mode */
20303c60ba66SKatsushi Kobayashi 		return;
20313c60ba66SKatsushi Kobayashi 	}
20323c60ba66SKatsushi Kobayashi 
203377ee030bSHidetoshi Shimokawa #if !FWOHCI_TASKQUEUE
203477ee030bSHidetoshi Shimokawa again:
20353c60ba66SKatsushi Kobayashi #endif
203677ee030bSHidetoshi Shimokawa 	stat = fwochi_check_stat(sc);
203777ee030bSHidetoshi Shimokawa 	if (stat == 0 || stat == 0xffffffff)
203877ee030bSHidetoshi Shimokawa 		return;
203977ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE
204077ee030bSHidetoshi Shimokawa 	atomic_set_int(&sc->intstat, stat);
204177ee030bSHidetoshi Shimokawa 	/* XXX mask bus reset intr. during bus reset phase */
204277ee030bSHidetoshi Shimokawa 	if (stat)
204377ee030bSHidetoshi Shimokawa 		taskqueue_enqueue(taskqueue_swi_giant, &sc->fwohci_task_complete);
204477ee030bSHidetoshi Shimokawa #else
20451adf6842SHidetoshi Shimokawa 	/* We cannot clear bus reset event during bus reset phase */
20461adf6842SHidetoshi Shimokawa 	if ((stat & ~bus_reset) == 0)
20471adf6842SHidetoshi Shimokawa 		return;
20481adf6842SHidetoshi Shimokawa 	bus_reset = stat & OHCI_INT_PHY_BUS_R;
2049783058faSHidetoshi Shimokawa 	fwohci_intr_body(sc, stat, -1);
205077ee030bSHidetoshi Shimokawa 	goto again;
205177ee030bSHidetoshi Shimokawa #endif
20523c60ba66SKatsushi Kobayashi }
20533c60ba66SKatsushi Kobayashi 
2054740b10aaSHidetoshi Shimokawa void
20553c60ba66SKatsushi Kobayashi fwohci_poll(struct firewire_comm *fc, int quick, int count)
20563c60ba66SKatsushi Kobayashi {
20573c60ba66SKatsushi Kobayashi 	int s;
20583c60ba66SKatsushi Kobayashi 	u_int32_t stat;
20593c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc;
20603c60ba66SKatsushi Kobayashi 
20613c60ba66SKatsushi Kobayashi 
20623c60ba66SKatsushi Kobayashi 	sc = (struct fwohci_softc *)fc;
20633c60ba66SKatsushi Kobayashi 	stat = OHCI_INT_DMA_IR | OHCI_INT_DMA_IT |
20643c60ba66SKatsushi Kobayashi 		OHCI_INT_DMA_PRRS | OHCI_INT_DMA_PRRQ |
20653c60ba66SKatsushi Kobayashi 		OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS;
20663c60ba66SKatsushi Kobayashi #if 0
20673c60ba66SKatsushi Kobayashi 	if (!quick) {
20683c60ba66SKatsushi Kobayashi #else
20693c60ba66SKatsushi Kobayashi 	if (1) {
20703c60ba66SKatsushi Kobayashi #endif
207177ee030bSHidetoshi Shimokawa 		stat = fwochi_check_stat(sc);
207277ee030bSHidetoshi Shimokawa 		if (stat == 0 || stat == 0xffffffff)
20733c60ba66SKatsushi Kobayashi 			return;
20743c60ba66SKatsushi Kobayashi 	}
20753c60ba66SKatsushi Kobayashi 	s = splfw();
2076783058faSHidetoshi Shimokawa 	fwohci_intr_body(sc, stat, count);
20773c60ba66SKatsushi Kobayashi 	splx(s);
20783c60ba66SKatsushi Kobayashi }
20793c60ba66SKatsushi Kobayashi 
20803c60ba66SKatsushi Kobayashi static void
20813c60ba66SKatsushi Kobayashi fwohci_set_intr(struct firewire_comm *fc, int enable)
20823c60ba66SKatsushi Kobayashi {
20833c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc;
20843c60ba66SKatsushi Kobayashi 
20853c60ba66SKatsushi Kobayashi 	sc = (struct fwohci_softc *)fc;
208617c3d42cSHidetoshi Shimokawa 	if (bootverbose)
20879339321dSHidetoshi Shimokawa 		device_printf(sc->fc.dev, "fwohci_set_intr: %d\n", enable);
20883c60ba66SKatsushi Kobayashi 	if (enable) {
20893c60ba66SKatsushi Kobayashi 		sc->intmask |= OHCI_INT_EN;
20903c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_EN);
20913c60ba66SKatsushi Kobayashi 	} else {
20923c60ba66SKatsushi Kobayashi 		sc->intmask &= ~OHCI_INT_EN;
20933c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_EN);
20943c60ba66SKatsushi Kobayashi 	}
20953c60ba66SKatsushi Kobayashi }
20963c60ba66SKatsushi Kobayashi 
2097c572b810SHidetoshi Shimokawa static void
2098c572b810SHidetoshi Shimokawa fwohci_tbuf_update(struct fwohci_softc *sc, int dmach)
20993c60ba66SKatsushi Kobayashi {
21003c60ba66SKatsushi Kobayashi 	struct firewire_comm *fc = &sc->fc;
21015a7ba74dSHidetoshi Shimokawa 	volatile struct fwohcidb *db;
21025a7ba74dSHidetoshi Shimokawa 	struct fw_bulkxfer *chunk;
21035a7ba74dSHidetoshi Shimokawa 	struct fw_xferq *it;
21045a7ba74dSHidetoshi Shimokawa 	u_int32_t stat, count;
210577ee030bSHidetoshi Shimokawa 	int s, w=0, ldesc;
21063c60ba66SKatsushi Kobayashi 
21075a7ba74dSHidetoshi Shimokawa 	it = fc->it[dmach];
210877ee030bSHidetoshi Shimokawa 	ldesc = sc->it[dmach].ndesc - 1;
21095a7ba74dSHidetoshi Shimokawa 	s = splfw(); /* unnecessary ? */
211077ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(sc->it[dmach].am, BUS_DMASYNC_POSTREAD);
21115a7ba74dSHidetoshi Shimokawa 	while ((chunk = STAILQ_FIRST(&it->stdma)) != NULL) {
21125a7ba74dSHidetoshi Shimokawa 		db = ((struct fwohcidb_tr *)(chunk->end))->db;
211377ee030bSHidetoshi Shimokawa 		stat = FWOHCI_DMA_READ(db[ldesc].db.desc.res)
211477ee030bSHidetoshi Shimokawa 				>> OHCI_STATUS_SHIFT;
21155a7ba74dSHidetoshi Shimokawa 		db = ((struct fwohcidb_tr *)(chunk->start))->db;
211677ee030bSHidetoshi Shimokawa 		count = FWOHCI_DMA_READ(db[ldesc].db.desc.res)
211777ee030bSHidetoshi Shimokawa 				& OHCI_COUNT_MASK;
21185a7ba74dSHidetoshi Shimokawa 		if (stat == 0)
21195a7ba74dSHidetoshi Shimokawa 			break;
21205a7ba74dSHidetoshi Shimokawa 		STAILQ_REMOVE_HEAD(&it->stdma, link);
21215a7ba74dSHidetoshi Shimokawa 		switch (stat & FWOHCIEV_MASK){
21223c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKCOMPL:
21235a7ba74dSHidetoshi Shimokawa #if 0
21245a7ba74dSHidetoshi Shimokawa 			device_printf(fc->dev, "0x%08x\n", count);
21250aaa9a23SHidetoshi Shimokawa #endif
21263c60ba66SKatsushi Kobayashi 			break;
21273c60ba66SKatsushi Kobayashi 		default:
21285a7ba74dSHidetoshi Shimokawa 			device_printf(fc->dev,
212977ee030bSHidetoshi Shimokawa 				"Isochronous transmit err %02x(%s)\n",
213077ee030bSHidetoshi Shimokawa 					stat, fwohcicode[stat & 0x1f]);
21313c60ba66SKatsushi Kobayashi 		}
21325a7ba74dSHidetoshi Shimokawa 		STAILQ_INSERT_TAIL(&it->stfree, chunk, link);
21335a7ba74dSHidetoshi Shimokawa 		w++;
21345a7ba74dSHidetoshi Shimokawa 	}
21355a7ba74dSHidetoshi Shimokawa 	splx(s);
21365a7ba74dSHidetoshi Shimokawa 	if (w)
21375a7ba74dSHidetoshi Shimokawa 		wakeup(it);
21383c60ba66SKatsushi Kobayashi }
2139c572b810SHidetoshi Shimokawa 
2140c572b810SHidetoshi Shimokawa static void
2141c572b810SHidetoshi Shimokawa fwohci_rbuf_update(struct fwohci_softc *sc, int dmach)
21423c60ba66SKatsushi Kobayashi {
21430aaa9a23SHidetoshi Shimokawa 	struct firewire_comm *fc = &sc->fc;
214477ee030bSHidetoshi Shimokawa 	volatile struct fwohcidb_tr *db_tr;
21455a7ba74dSHidetoshi Shimokawa 	struct fw_bulkxfer *chunk;
21465a7ba74dSHidetoshi Shimokawa 	struct fw_xferq *ir;
21475a7ba74dSHidetoshi Shimokawa 	u_int32_t stat;
214877ee030bSHidetoshi Shimokawa 	int s, w=0, ldesc;
21490aaa9a23SHidetoshi Shimokawa 
21505a7ba74dSHidetoshi Shimokawa 	ir = fc->ir[dmach];
215177ee030bSHidetoshi Shimokawa 	ldesc = sc->ir[dmach].ndesc - 1;
215277ee030bSHidetoshi Shimokawa #if 0
215377ee030bSHidetoshi Shimokawa 	dump_db(sc, dmach);
215477ee030bSHidetoshi Shimokawa #endif
21555a7ba74dSHidetoshi Shimokawa 	s = splfw();
215677ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(sc->ir[dmach].am, BUS_DMASYNC_POSTREAD);
21575a7ba74dSHidetoshi Shimokawa 	while ((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) {
215877ee030bSHidetoshi Shimokawa 		db_tr = (struct fwohcidb_tr *)chunk->end;
215977ee030bSHidetoshi Shimokawa 		stat = FWOHCI_DMA_READ(db_tr->db[ldesc].db.desc.res)
216077ee030bSHidetoshi Shimokawa 				>> OHCI_STATUS_SHIFT;
21615a7ba74dSHidetoshi Shimokawa 		if (stat == 0)
21625a7ba74dSHidetoshi Shimokawa 			break;
216377ee030bSHidetoshi Shimokawa 
216477ee030bSHidetoshi Shimokawa 		if (chunk->mbuf != NULL) {
216577ee030bSHidetoshi Shimokawa 			bus_dmamap_sync(sc->ir[dmach].dmat, db_tr->dma_map,
216677ee030bSHidetoshi Shimokawa 						BUS_DMASYNC_POSTREAD);
216777ee030bSHidetoshi Shimokawa 			bus_dmamap_unload(sc->ir[dmach].dmat, db_tr->dma_map);
216877ee030bSHidetoshi Shimokawa 		} else if (ir->buf != NULL) {
216977ee030bSHidetoshi Shimokawa 			fwdma_sync_multiseg(ir->buf, chunk->poffset,
217077ee030bSHidetoshi Shimokawa 				ir->bnpacket, BUS_DMASYNC_POSTREAD);
217177ee030bSHidetoshi Shimokawa 		} else {
217277ee030bSHidetoshi Shimokawa 			/* XXX */
217377ee030bSHidetoshi Shimokawa 			printf("fwohci_rbuf_update: this shouldn't happend\n");
217477ee030bSHidetoshi Shimokawa 		}
217577ee030bSHidetoshi Shimokawa 
21765a7ba74dSHidetoshi Shimokawa 		STAILQ_REMOVE_HEAD(&ir->stdma, link);
21775a7ba74dSHidetoshi Shimokawa 		STAILQ_INSERT_TAIL(&ir->stvalid, chunk, link);
21785a7ba74dSHidetoshi Shimokawa 		switch (stat & FWOHCIEV_MASK) {
21793c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKCOMPL:
21802b4601d1SHidetoshi Shimokawa 			chunk->resp = 0;
21813c60ba66SKatsushi Kobayashi 			break;
21823c60ba66SKatsushi Kobayashi 		default:
21832b4601d1SHidetoshi Shimokawa 			chunk->resp = EINVAL;
21845a7ba74dSHidetoshi Shimokawa 			device_printf(fc->dev,
218577ee030bSHidetoshi Shimokawa 				"Isochronous receive err %02x(%s)\n",
218677ee030bSHidetoshi Shimokawa 					stat, fwohcicode[stat & 0x1f]);
21873c60ba66SKatsushi Kobayashi 		}
21885a7ba74dSHidetoshi Shimokawa 		w++;
21895a7ba74dSHidetoshi Shimokawa 	}
21905a7ba74dSHidetoshi Shimokawa 	splx(s);
21912b4601d1SHidetoshi Shimokawa 	if (w) {
21922b4601d1SHidetoshi Shimokawa 		if (ir->flag & FWXFERQ_HANDLER)
21932b4601d1SHidetoshi Shimokawa 			ir->hand(ir);
21942b4601d1SHidetoshi Shimokawa 		else
21955a7ba74dSHidetoshi Shimokawa 			wakeup(ir);
21963c60ba66SKatsushi Kobayashi 	}
21972b4601d1SHidetoshi Shimokawa }
2198c572b810SHidetoshi Shimokawa 
2199c572b810SHidetoshi Shimokawa void
2200c572b810SHidetoshi Shimokawa dump_dma(struct fwohci_softc *sc, u_int32_t ch)
2201c572b810SHidetoshi Shimokawa {
22023c60ba66SKatsushi Kobayashi 	u_int32_t off, cntl, stat, cmd, match;
22033c60ba66SKatsushi Kobayashi 
22043c60ba66SKatsushi Kobayashi 	if(ch == 0){
22053c60ba66SKatsushi Kobayashi 		off = OHCI_ATQOFF;
22063c60ba66SKatsushi Kobayashi 	}else if(ch == 1){
22073c60ba66SKatsushi Kobayashi 		off = OHCI_ATSOFF;
22083c60ba66SKatsushi Kobayashi 	}else if(ch == 2){
22093c60ba66SKatsushi Kobayashi 		off = OHCI_ARQOFF;
22103c60ba66SKatsushi Kobayashi 	}else if(ch == 3){
22113c60ba66SKatsushi Kobayashi 		off = OHCI_ARSOFF;
22123c60ba66SKatsushi Kobayashi 	}else if(ch < IRX_CH){
22133c60ba66SKatsushi Kobayashi 		off = OHCI_ITCTL(ch - ITX_CH);
22143c60ba66SKatsushi Kobayashi 	}else{
22153c60ba66SKatsushi Kobayashi 		off = OHCI_IRCTL(ch - IRX_CH);
22163c60ba66SKatsushi Kobayashi 	}
22173c60ba66SKatsushi Kobayashi 	cntl = stat = OREAD(sc, off);
22183c60ba66SKatsushi Kobayashi 	cmd = OREAD(sc, off + 0xc);
22193c60ba66SKatsushi Kobayashi 	match = OREAD(sc, off + 0x10);
22203c60ba66SKatsushi Kobayashi 
222177ee030bSHidetoshi Shimokawa 	device_printf(sc->fc.dev, "ch %1x cntl:0x%08x cmd:0x%08x match:0x%08x\n",
22223c60ba66SKatsushi Kobayashi 		ch,
22233c60ba66SKatsushi Kobayashi 		cntl,
22243c60ba66SKatsushi Kobayashi 		cmd,
22253c60ba66SKatsushi Kobayashi 		match);
22263c60ba66SKatsushi Kobayashi 	stat &= 0xffff ;
222777ee030bSHidetoshi Shimokawa 	if (stat) {
22283c60ba66SKatsushi Kobayashi 		device_printf(sc->fc.dev, "dma %d ch:%s%s%s%s%s%s %s(%x)\n",
22293c60ba66SKatsushi Kobayashi 			ch,
22303c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_RUN ? "RUN," : "",
22313c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "",
22323c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "",
22333c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "",
22343c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "",
22353c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "",
22363c60ba66SKatsushi Kobayashi 			fwohcicode[stat & 0x1f],
22373c60ba66SKatsushi Kobayashi 			stat & 0x1f
22383c60ba66SKatsushi Kobayashi 		);
22393c60ba66SKatsushi Kobayashi 	}else{
22403c60ba66SKatsushi Kobayashi 		device_printf(sc->fc.dev, "dma %d ch: Nostat\n", ch);
22413c60ba66SKatsushi Kobayashi 	}
22423c60ba66SKatsushi Kobayashi }
2243c572b810SHidetoshi Shimokawa 
2244c572b810SHidetoshi Shimokawa void
2245c572b810SHidetoshi Shimokawa dump_db(struct fwohci_softc *sc, u_int32_t ch)
2246c572b810SHidetoshi Shimokawa {
22473c60ba66SKatsushi Kobayashi 	struct fwohci_dbch *dbch;
224877ee030bSHidetoshi Shimokawa 	struct fwohcidb_tr *cp = NULL, *pp, *np = NULL;
22493c60ba66SKatsushi Kobayashi 	volatile struct fwohcidb *curr = NULL, *prev, *next = NULL;
22503c60ba66SKatsushi Kobayashi 	int idb, jdb;
22513c60ba66SKatsushi Kobayashi 	u_int32_t cmd, off;
22523c60ba66SKatsushi Kobayashi 	if(ch == 0){
22533c60ba66SKatsushi Kobayashi 		off = OHCI_ATQOFF;
22543c60ba66SKatsushi Kobayashi 		dbch = &sc->atrq;
22553c60ba66SKatsushi Kobayashi 	}else if(ch == 1){
22563c60ba66SKatsushi Kobayashi 		off = OHCI_ATSOFF;
22573c60ba66SKatsushi Kobayashi 		dbch = &sc->atrs;
22583c60ba66SKatsushi Kobayashi 	}else if(ch == 2){
22593c60ba66SKatsushi Kobayashi 		off = OHCI_ARQOFF;
22603c60ba66SKatsushi Kobayashi 		dbch = &sc->arrq;
22613c60ba66SKatsushi Kobayashi 	}else if(ch == 3){
22623c60ba66SKatsushi Kobayashi 		off = OHCI_ARSOFF;
22633c60ba66SKatsushi Kobayashi 		dbch = &sc->arrs;
22643c60ba66SKatsushi Kobayashi 	}else if(ch < IRX_CH){
22653c60ba66SKatsushi Kobayashi 		off = OHCI_ITCTL(ch - ITX_CH);
22663c60ba66SKatsushi Kobayashi 		dbch = &sc->it[ch - ITX_CH];
22673c60ba66SKatsushi Kobayashi 	}else {
22683c60ba66SKatsushi Kobayashi 		off = OHCI_IRCTL(ch - IRX_CH);
22693c60ba66SKatsushi Kobayashi 		dbch = &sc->ir[ch - IRX_CH];
22703c60ba66SKatsushi Kobayashi 	}
22713c60ba66SKatsushi Kobayashi 	cmd = OREAD(sc, off + 0xc);
22723c60ba66SKatsushi Kobayashi 
22733c60ba66SKatsushi Kobayashi 	if( dbch->ndb == 0 ){
22743c60ba66SKatsushi Kobayashi 		device_printf(sc->fc.dev, "No DB is attached ch=%d\n", ch);
22753c60ba66SKatsushi Kobayashi 		return;
22763c60ba66SKatsushi Kobayashi 	}
22773c60ba66SKatsushi Kobayashi 	pp = dbch->top;
22783c60ba66SKatsushi Kobayashi 	prev = pp->db;
22793c60ba66SKatsushi Kobayashi 	for(idb = 0 ; idb < dbch->ndb ; idb ++ ){
22803c60ba66SKatsushi Kobayashi 		if(pp == NULL){
22813c60ba66SKatsushi Kobayashi 			curr = NULL;
22823c60ba66SKatsushi Kobayashi 			goto outdb;
22833c60ba66SKatsushi Kobayashi 		}
22843c60ba66SKatsushi Kobayashi 		cp = STAILQ_NEXT(pp, link);
22853c60ba66SKatsushi Kobayashi 		if(cp == NULL){
22863c60ba66SKatsushi Kobayashi 			curr = NULL;
22873c60ba66SKatsushi Kobayashi 			goto outdb;
22883c60ba66SKatsushi Kobayashi 		}
22893c60ba66SKatsushi Kobayashi 		np = STAILQ_NEXT(cp, link);
22903c60ba66SKatsushi Kobayashi 		for(jdb = 0 ; jdb < dbch->ndesc ; jdb ++ ){
229177ee030bSHidetoshi Shimokawa 			if ((cmd  & 0xfffffff0) == cp->bus_addr) {
22923c60ba66SKatsushi Kobayashi 				curr = cp->db;
22933c60ba66SKatsushi Kobayashi 				if(np != NULL){
22943c60ba66SKatsushi Kobayashi 					next = np->db;
22953c60ba66SKatsushi Kobayashi 				}else{
22963c60ba66SKatsushi Kobayashi 					next = NULL;
22973c60ba66SKatsushi Kobayashi 				}
22983c60ba66SKatsushi Kobayashi 				goto outdb;
22993c60ba66SKatsushi Kobayashi 			}
23003c60ba66SKatsushi Kobayashi 		}
23013c60ba66SKatsushi Kobayashi 		pp = STAILQ_NEXT(pp, link);
23023c60ba66SKatsushi Kobayashi 		prev = pp->db;
23033c60ba66SKatsushi Kobayashi 	}
23043c60ba66SKatsushi Kobayashi outdb:
23053c60ba66SKatsushi Kobayashi 	if( curr != NULL){
230677ee030bSHidetoshi Shimokawa #if 0
23073c60ba66SKatsushi Kobayashi 		printf("Prev DB %d\n", ch);
230877ee030bSHidetoshi Shimokawa 		print_db(pp, prev, ch, dbch->ndesc);
230977ee030bSHidetoshi Shimokawa #endif
23103c60ba66SKatsushi Kobayashi 		printf("Current DB %d\n", ch);
231177ee030bSHidetoshi Shimokawa 		print_db(cp, curr, ch, dbch->ndesc);
231277ee030bSHidetoshi Shimokawa #if 0
23133c60ba66SKatsushi Kobayashi 		printf("Next DB %d\n", ch);
231477ee030bSHidetoshi Shimokawa 		print_db(np, next, ch, dbch->ndesc);
231577ee030bSHidetoshi Shimokawa #endif
23163c60ba66SKatsushi Kobayashi 	}else{
23173c60ba66SKatsushi Kobayashi 		printf("dbdump err ch = %d cmd = 0x%08x\n", ch, cmd);
23183c60ba66SKatsushi Kobayashi 	}
23193c60ba66SKatsushi Kobayashi 	return;
23203c60ba66SKatsushi Kobayashi }
2321c572b810SHidetoshi Shimokawa 
2322c572b810SHidetoshi Shimokawa void
232377ee030bSHidetoshi Shimokawa print_db(struct fwohcidb_tr *db_tr, volatile struct fwohcidb *db,
232477ee030bSHidetoshi Shimokawa 		u_int32_t ch, u_int32_t max)
2325c572b810SHidetoshi Shimokawa {
23263c60ba66SKatsushi Kobayashi 	fwohcireg_t stat;
23273c60ba66SKatsushi Kobayashi 	int i, key;
232877ee030bSHidetoshi Shimokawa 	u_int32_t cmd, res;
23293c60ba66SKatsushi Kobayashi 
23303c60ba66SKatsushi Kobayashi 	if(db == NULL){
23313c60ba66SKatsushi Kobayashi 		printf("No Descriptor is found\n");
23323c60ba66SKatsushi Kobayashi 		return;
23333c60ba66SKatsushi Kobayashi 	}
23343c60ba66SKatsushi Kobayashi 
23353c60ba66SKatsushi Kobayashi 	printf("ch = %d\n%8s %s %s %s %s %4s %8s %8s %4s:%4s\n",
23363c60ba66SKatsushi Kobayashi 		ch,
23373c60ba66SKatsushi Kobayashi 		"Current",
23383c60ba66SKatsushi Kobayashi 		"OP  ",
23393c60ba66SKatsushi Kobayashi 		"KEY",
23403c60ba66SKatsushi Kobayashi 		"INT",
23413c60ba66SKatsushi Kobayashi 		"BR ",
23423c60ba66SKatsushi Kobayashi 		"len",
23433c60ba66SKatsushi Kobayashi 		"Addr",
23443c60ba66SKatsushi Kobayashi 		"Depend",
23453c60ba66SKatsushi Kobayashi 		"Stat",
23463c60ba66SKatsushi Kobayashi 		"Cnt");
23473c60ba66SKatsushi Kobayashi 	for( i = 0 ; i <= max ; i ++){
234877ee030bSHidetoshi Shimokawa 		cmd = FWOHCI_DMA_READ(db[i].db.desc.cmd);
234977ee030bSHidetoshi Shimokawa 		res = FWOHCI_DMA_READ(db[i].db.desc.res);
235077ee030bSHidetoshi Shimokawa 		key = cmd & OHCI_KEY_MASK;
235177ee030bSHidetoshi Shimokawa 		stat = res >> OHCI_STATUS_SHIFT;
2352a4239576SHidetoshi Shimokawa #if __FreeBSD_version >= 500000
2353a2da26fcSHidetoshi Shimokawa 		printf("%08jx %s %s %s %s %5d %08x %08x %04x:%04x",
235470b400a8SHidetoshi Shimokawa 				(uintmax_t)db_tr->bus_addr,
2355a4239576SHidetoshi Shimokawa #else
2356a4239576SHidetoshi Shimokawa 		printf("%08x %s %s %s %s %5d %08x %08x %04x:%04x",
235770b400a8SHidetoshi Shimokawa 				db_tr->bus_addr,
2358a4239576SHidetoshi Shimokawa #endif
235977ee030bSHidetoshi Shimokawa 				dbcode[(cmd >> 28) & 0xf],
236077ee030bSHidetoshi Shimokawa 				dbkey[(cmd >> 24) & 0x7],
236177ee030bSHidetoshi Shimokawa 				dbcond[(cmd >> 20) & 0x3],
236277ee030bSHidetoshi Shimokawa 				dbcond[(cmd >> 18) & 0x3],
236377ee030bSHidetoshi Shimokawa 				cmd & OHCI_COUNT_MASK,
236477ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i].db.desc.addr),
236577ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i].db.desc.depend),
236677ee030bSHidetoshi Shimokawa 				stat,
236777ee030bSHidetoshi Shimokawa 				res & OHCI_COUNT_MASK);
23683c60ba66SKatsushi Kobayashi 		if(stat & 0xff00){
23693c60ba66SKatsushi Kobayashi 			printf(" %s%s%s%s%s%s %s(%x)\n",
23703c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_RUN ? "RUN," : "",
23713c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "",
23723c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "",
23733c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "",
23743c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "",
23753c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "",
23763c60ba66SKatsushi Kobayashi 				fwohcicode[stat & 0x1f],
23773c60ba66SKatsushi Kobayashi 				stat & 0x1f
23783c60ba66SKatsushi Kobayashi 			);
23793c60ba66SKatsushi Kobayashi 		}else{
23803c60ba66SKatsushi Kobayashi 			printf(" Nostat\n");
23813c60ba66SKatsushi Kobayashi 		}
23823c60ba66SKatsushi Kobayashi 		if(key == OHCI_KEY_ST2 ){
23833c60ba66SKatsushi Kobayashi 			printf("0x%08x 0x%08x 0x%08x 0x%08x\n",
238477ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i+1].db.immed[0]),
238577ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i+1].db.immed[1]),
238677ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i+1].db.immed[2]),
238777ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i+1].db.immed[3]));
23883c60ba66SKatsushi Kobayashi 		}
23893c60ba66SKatsushi Kobayashi 		if(key == OHCI_KEY_DEVICE){
23903c60ba66SKatsushi Kobayashi 			return;
23913c60ba66SKatsushi Kobayashi 		}
239277ee030bSHidetoshi Shimokawa 		if((cmd & OHCI_BRANCH_MASK)
23933c60ba66SKatsushi Kobayashi 				== OHCI_BRANCH_ALWAYS){
23943c60ba66SKatsushi Kobayashi 			return;
23953c60ba66SKatsushi Kobayashi 		}
239677ee030bSHidetoshi Shimokawa 		if((cmd & OHCI_CMD_MASK)
23973c60ba66SKatsushi Kobayashi 				== OHCI_OUTPUT_LAST){
23983c60ba66SKatsushi Kobayashi 			return;
23993c60ba66SKatsushi Kobayashi 		}
240077ee030bSHidetoshi Shimokawa 		if((cmd & OHCI_CMD_MASK)
24013c60ba66SKatsushi Kobayashi 				== OHCI_INPUT_LAST){
24023c60ba66SKatsushi Kobayashi 			return;
24033c60ba66SKatsushi Kobayashi 		}
24043c60ba66SKatsushi Kobayashi 		if(key == OHCI_KEY_ST2 ){
24053c60ba66SKatsushi Kobayashi 			i++;
24063c60ba66SKatsushi Kobayashi 		}
24073c60ba66SKatsushi Kobayashi 	}
24083c60ba66SKatsushi Kobayashi 	return;
24093c60ba66SKatsushi Kobayashi }
2410c572b810SHidetoshi Shimokawa 
2411c572b810SHidetoshi Shimokawa void
2412c572b810SHidetoshi Shimokawa fwohci_ibr(struct firewire_comm *fc)
24133c60ba66SKatsushi Kobayashi {
24143c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc;
24153c60ba66SKatsushi Kobayashi 	u_int32_t fun;
24163c60ba66SKatsushi Kobayashi 
2417864d7e72SHidetoshi Shimokawa 	device_printf(fc->dev, "Initiate bus reset\n");
24183c60ba66SKatsushi Kobayashi 	sc = (struct fwohci_softc *)fc;
2419ac9f6692SHidetoshi Shimokawa 
2420ac9f6692SHidetoshi Shimokawa 	/*
2421ac9f6692SHidetoshi Shimokawa 	 * Set root hold-off bit so that non cyclemaster capable node
2422ac9f6692SHidetoshi Shimokawa 	 * shouldn't became the root node.
2423ac9f6692SHidetoshi Shimokawa 	 */
24243c60ba66SKatsushi Kobayashi #if 1
24253c60ba66SKatsushi Kobayashi 	fun = fwphy_rddata(sc, FW_PHY_IBR_REG);
24264ed65ce9SHidetoshi Shimokawa 	fun |= FW_PHY_IBR | FW_PHY_RHB;
24273c60ba66SKatsushi Kobayashi 	fun = fwphy_wrdata(sc, FW_PHY_IBR_REG, fun);
24284ed65ce9SHidetoshi Shimokawa #else	/* Short bus reset */
24293c60ba66SKatsushi Kobayashi 	fun = fwphy_rddata(sc, FW_PHY_ISBR_REG);
24304ed65ce9SHidetoshi Shimokawa 	fun |= FW_PHY_ISBR | FW_PHY_RHB;
24313c60ba66SKatsushi Kobayashi 	fun = fwphy_wrdata(sc, FW_PHY_ISBR_REG, fun);
24323c60ba66SKatsushi Kobayashi #endif
24333c60ba66SKatsushi Kobayashi }
2434c572b810SHidetoshi Shimokawa 
2435c572b810SHidetoshi Shimokawa void
2436c572b810SHidetoshi Shimokawa fwohci_txbufdb(struct fwohci_softc *sc, int dmach, struct fw_bulkxfer *bulkxfer)
24373c60ba66SKatsushi Kobayashi {
24383c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr, *fdb_tr;
24393c60ba66SKatsushi Kobayashi 	struct fwohci_dbch *dbch;
244053f1eb86SHidetoshi Shimokawa 	volatile struct fwohcidb *db;
24413c60ba66SKatsushi Kobayashi 	struct fw_pkt *fp;
24423c60ba66SKatsushi Kobayashi 	volatile struct fwohci_txpkthdr *ohcifp;
24433c60ba66SKatsushi Kobayashi 	unsigned short chtag;
24443c60ba66SKatsushi Kobayashi 	int idb;
24453c60ba66SKatsushi Kobayashi 
24463c60ba66SKatsushi Kobayashi 	dbch = &sc->it[dmach];
24473c60ba66SKatsushi Kobayashi 	chtag = sc->it[dmach].xferq.flag & 0xff;
24483c60ba66SKatsushi Kobayashi 
24493c60ba66SKatsushi Kobayashi 	db_tr = (struct fwohcidb_tr *)(bulkxfer->start);
24503c60ba66SKatsushi Kobayashi 	fdb_tr = (struct fwohcidb_tr *)(bulkxfer->end);
24513c60ba66SKatsushi Kobayashi /*
245277ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %08x %08x\n", bulkxfer, db_tr->bus_addr, fdb_tr->bus_addr);
24533c60ba66SKatsushi Kobayashi */
245477ee030bSHidetoshi Shimokawa 	for (idb = 0; idb < dbch->xferq.bnpacket; idb ++) {
245553f1eb86SHidetoshi Shimokawa 		db = db_tr->db;
24563c60ba66SKatsushi Kobayashi 		fp = (struct fw_pkt *)db_tr->buf;
245753f1eb86SHidetoshi Shimokawa 		ohcifp = (volatile struct fwohci_txpkthdr *) db[1].db.immed;
245877ee030bSHidetoshi Shimokawa 		ohcifp->mode.ld[0] = fp->mode.ld[0];
245977ee030bSHidetoshi Shimokawa 		ohcifp->mode.stream.len = fp->mode.stream.len;
24603c60ba66SKatsushi Kobayashi 		ohcifp->mode.stream.chtag = chtag;
24613c60ba66SKatsushi Kobayashi 		ohcifp->mode.stream.tcode = 0xa;
24625a7ba74dSHidetoshi Shimokawa 		ohcifp->mode.stream.spd = 0;
246377ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
246477ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[1].db.immed[0], db[1].db.immed[0]);
246577ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[1].db.immed[1], db[1].db.immed[1]);
246677ee030bSHidetoshi Shimokawa #endif
24673c60ba66SKatsushi Kobayashi 
246877ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_CLEAR(db[2].db.desc.cmd, OHCI_COUNT_MASK);
246977ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_SET(db[2].db.desc.cmd, fp->mode.stream.len);
247077ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[2].db.desc.res, 0);
247153f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */
247277ee030bSHidetoshi Shimokawa 		db[2].db.desc.cmd = OHCI_OUTPUT_LAST
24733c60ba66SKatsushi Kobayashi 			| OHCI_UPDATE
247453f1eb86SHidetoshi Shimokawa 			| OHCI_BRANCH_ALWAYS;
247553f1eb86SHidetoshi Shimokawa 		db[0].db.desc.depend =
247653f1eb86SHidetoshi Shimokawa 			= db[dbch->ndesc - 1].db.desc.depend
247777ee030bSHidetoshi Shimokawa 			= STAILQ_NEXT(db_tr, link)->bus_addr | dbch->ndesc;
247853f1eb86SHidetoshi Shimokawa #else
247977ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc);
248077ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_SET(db[dbch->ndesc - 1].db.desc.depend, dbch->ndesc);
248153f1eb86SHidetoshi Shimokawa #endif
24823c60ba66SKatsushi Kobayashi 		bulkxfer->end = (caddr_t)db_tr;
24833c60ba66SKatsushi Kobayashi 		db_tr = STAILQ_NEXT(db_tr, link);
24843c60ba66SKatsushi Kobayashi 	}
248553f1eb86SHidetoshi Shimokawa 	db = ((struct fwohcidb_tr *)bulkxfer->end)->db;
248677ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_CLEAR(db[0].db.desc.depend, 0xf);
248777ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_CLEAR(db[dbch->ndesc - 1].db.desc.depend, 0xf);
248853f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */
248953f1eb86SHidetoshi Shimokawa 	db[dbch->ndesc - 1].db.desc.control |= OHCI_INTERRUPT_ALWAYS;
24904ed65ce9SHidetoshi Shimokawa 	/* OHCI 1.1 and above */
249153f1eb86SHidetoshi Shimokawa 	db[0].db.desc.control |= OHCI_INTERRUPT_ALWAYS;
249253f1eb86SHidetoshi Shimokawa #endif
249353f1eb86SHidetoshi Shimokawa /*
24943c60ba66SKatsushi Kobayashi 	db_tr = (struct fwohcidb_tr *)bulkxfer->start;
24953c60ba66SKatsushi Kobayashi 	fdb_tr = (struct fwohcidb_tr *)bulkxfer->end;
249677ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %3d %08x %08x\n", bulkxfer, bulkxfer->npacket, db_tr->bus_addr, fdb_tr->bus_addr);
24973c60ba66SKatsushi Kobayashi */
24983c60ba66SKatsushi Kobayashi 	return;
24993c60ba66SKatsushi Kobayashi }
2500c572b810SHidetoshi Shimokawa 
2501c572b810SHidetoshi Shimokawa static int
250277ee030bSHidetoshi Shimokawa fwohci_add_tx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr,
250377ee030bSHidetoshi Shimokawa 								int poffset)
25043c60ba66SKatsushi Kobayashi {
25053c60ba66SKatsushi Kobayashi 	volatile struct fwohcidb *db = db_tr->db;
250677ee030bSHidetoshi Shimokawa 	struct fw_xferq *it;
25073c60ba66SKatsushi Kobayashi 	int err = 0;
250877ee030bSHidetoshi Shimokawa 
250977ee030bSHidetoshi Shimokawa 	it = &dbch->xferq;
251077ee030bSHidetoshi Shimokawa 	if(it->buf == 0){
25113c60ba66SKatsushi Kobayashi 		err = EINVAL;
25123c60ba66SKatsushi Kobayashi 		return err;
25133c60ba66SKatsushi Kobayashi 	}
251477ee030bSHidetoshi Shimokawa 	db_tr->buf = fwdma_v_addr(it->buf, poffset);
25153c60ba66SKatsushi Kobayashi 	db_tr->dbcnt = 3;
25163c60ba66SKatsushi Kobayashi 
251777ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db[0].db.desc.cmd,
251877ee030bSHidetoshi Shimokawa 		OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | 8);
251977ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db[2].db.desc.addr,
252077ee030bSHidetoshi Shimokawa 	fwdma_bus_addr(it->buf, poffset) + sizeof(u_int32_t));
252177ee030bSHidetoshi Shimokawa 
252277ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db[2].db.desc.cmd,
252377ee030bSHidetoshi Shimokawa 		OHCI_OUTPUT_LAST | OHCI_UPDATE | OHCI_BRANCH_ALWAYS);
252453f1eb86SHidetoshi Shimokawa #if 1
252577ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db[0].db.desc.res, 0);
252677ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db[2].db.desc.res, 0);
252753f1eb86SHidetoshi Shimokawa #endif
252877ee030bSHidetoshi Shimokawa 	return 0;
25293c60ba66SKatsushi Kobayashi }
2530c572b810SHidetoshi Shimokawa 
2531c572b810SHidetoshi Shimokawa int
253277ee030bSHidetoshi Shimokawa fwohci_add_rx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr,
253377ee030bSHidetoshi Shimokawa 		int poffset, struct fwdma_alloc *dummy_dma)
25343c60ba66SKatsushi Kobayashi {
25353c60ba66SKatsushi Kobayashi 	volatile struct fwohcidb *db = db_tr->db;
253677ee030bSHidetoshi Shimokawa 	struct fw_xferq *ir;
253777ee030bSHidetoshi Shimokawa 	int i, ldesc;
253877ee030bSHidetoshi Shimokawa 	bus_addr_t dbuf[2];
25393c60ba66SKatsushi Kobayashi 	int dsiz[2];
25403c60ba66SKatsushi Kobayashi 
254177ee030bSHidetoshi Shimokawa 	ir = &dbch->xferq;
254277ee030bSHidetoshi Shimokawa 	if (ir->buf == NULL && (dbch->xferq.flag & FWXFERQ_EXTBUF) == 0) {
254377ee030bSHidetoshi Shimokawa 		db_tr->buf = fwdma_malloc_size(dbch->dmat, &db_tr->dma_map,
254477ee030bSHidetoshi Shimokawa 			ir->psize, &dbuf[0], BUS_DMA_NOWAIT);
254577ee030bSHidetoshi Shimokawa 		if (db_tr->buf == NULL)
254677ee030bSHidetoshi Shimokawa 			return(ENOMEM);
25473c60ba66SKatsushi Kobayashi 		db_tr->dbcnt = 1;
254877ee030bSHidetoshi Shimokawa 		dsiz[0] = ir->psize;
254977ee030bSHidetoshi Shimokawa 		bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
255077ee030bSHidetoshi Shimokawa 			BUS_DMASYNC_PREREAD);
25513c60ba66SKatsushi Kobayashi 	} else {
255277ee030bSHidetoshi Shimokawa 		db_tr->dbcnt = 0;
255377ee030bSHidetoshi Shimokawa 		if (dummy_dma != NULL) {
255477ee030bSHidetoshi Shimokawa 			dsiz[db_tr->dbcnt] = sizeof(u_int32_t);
255577ee030bSHidetoshi Shimokawa 			dbuf[db_tr->dbcnt++] = dummy_dma->bus_addr;
255677ee030bSHidetoshi Shimokawa 		}
255777ee030bSHidetoshi Shimokawa 		dsiz[db_tr->dbcnt] = ir->psize;
255877ee030bSHidetoshi Shimokawa 		if (ir->buf != NULL) {
255977ee030bSHidetoshi Shimokawa 			db_tr->buf = fwdma_v_addr(ir->buf, poffset);
256077ee030bSHidetoshi Shimokawa 			dbuf[db_tr->dbcnt] = fwdma_bus_addr( ir->buf, poffset);
256177ee030bSHidetoshi Shimokawa 		}
256277ee030bSHidetoshi Shimokawa 		db_tr->dbcnt++;
25633c60ba66SKatsushi Kobayashi 	}
25643c60ba66SKatsushi Kobayashi 	for(i = 0 ; i < db_tr->dbcnt ; i++){
256577ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[i].db.desc.addr, dbuf[i]);
256677ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[i].db.desc.cmd, OHCI_INPUT_MORE | dsiz[i]);
256777ee030bSHidetoshi Shimokawa 		if (ir->flag & FWXFERQ_STREAM) {
256877ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db[i].db.desc.cmd, OHCI_UPDATE);
25693c60ba66SKatsushi Kobayashi 		}
257077ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[i].db.desc.res, dsiz[i]);
25713c60ba66SKatsushi Kobayashi 	}
257277ee030bSHidetoshi Shimokawa 	ldesc = db_tr->dbcnt - 1;
257377ee030bSHidetoshi Shimokawa 	if (ir->flag & FWXFERQ_STREAM) {
257477ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_INPUT_LAST);
25753c60ba66SKatsushi Kobayashi 	}
257677ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_BRANCH_ALWAYS);
257777ee030bSHidetoshi Shimokawa 	return 0;
25783c60ba66SKatsushi Kobayashi }
2579c572b810SHidetoshi Shimokawa 
258077ee030bSHidetoshi Shimokawa 
258177ee030bSHidetoshi Shimokawa static int
258277ee030bSHidetoshi Shimokawa fwohci_arcv_swap(struct fw_pkt *fp, int len)
25833c60ba66SKatsushi Kobayashi {
258477ee030bSHidetoshi Shimokawa 	struct fw_pkt *fp0;
258577ee030bSHidetoshi Shimokawa 	u_int32_t ld0;
258677ee030bSHidetoshi Shimokawa 	int slen;
258777ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
258877ee030bSHidetoshi Shimokawa 	int i;
258977ee030bSHidetoshi Shimokawa #endif
25903c60ba66SKatsushi Kobayashi 
259177ee030bSHidetoshi Shimokawa 	ld0 = FWOHCI_DMA_READ(fp->mode.ld[0]);
259277ee030bSHidetoshi Shimokawa #if 0
259377ee030bSHidetoshi Shimokawa 	printf("ld0: x%08x\n", ld0);
259477ee030bSHidetoshi Shimokawa #endif
259577ee030bSHidetoshi Shimokawa 	fp0 = (struct fw_pkt *)&ld0;
259677ee030bSHidetoshi Shimokawa 	switch (fp0->mode.common.tcode) {
259777ee030bSHidetoshi Shimokawa 	case FWTCODE_RREQQ:
259877ee030bSHidetoshi Shimokawa 	case FWTCODE_WRES:
259977ee030bSHidetoshi Shimokawa 	case FWTCODE_WREQQ:
260077ee030bSHidetoshi Shimokawa 	case FWTCODE_RRESQ:
260177ee030bSHidetoshi Shimokawa 	case FWOHCITCODE_PHY:
260277ee030bSHidetoshi Shimokawa 		slen = 12;
26033c60ba66SKatsushi Kobayashi 		break;
260477ee030bSHidetoshi Shimokawa 	case FWTCODE_RREQB:
260577ee030bSHidetoshi Shimokawa 	case FWTCODE_WREQB:
260677ee030bSHidetoshi Shimokawa 	case FWTCODE_LREQ:
260777ee030bSHidetoshi Shimokawa 	case FWTCODE_RRESB:
260877ee030bSHidetoshi Shimokawa 	case FWTCODE_LRES:
260977ee030bSHidetoshi Shimokawa 		slen = 16;
26103c60ba66SKatsushi Kobayashi 		break;
26113c60ba66SKatsushi Kobayashi 	default:
261277ee030bSHidetoshi Shimokawa 		printf("Unknown tcode %d\n", fp0->mode.common.tcode);
261377ee030bSHidetoshi Shimokawa 		return(0);
26143c60ba66SKatsushi Kobayashi 	}
261577ee030bSHidetoshi Shimokawa 	if (slen > len) {
261677ee030bSHidetoshi Shimokawa 		if (firewire_debug)
261777ee030bSHidetoshi Shimokawa 			printf("splitted header\n");
261877ee030bSHidetoshi Shimokawa 		return(-slen);
26193c60ba66SKatsushi Kobayashi 	}
262077ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
262177ee030bSHidetoshi Shimokawa 	for(i = 0; i < slen/4; i ++)
262277ee030bSHidetoshi Shimokawa 		fp->mode.ld[i] = FWOHCI_DMA_READ(fp->mode.ld[i]);
262377ee030bSHidetoshi Shimokawa #endif
262477ee030bSHidetoshi Shimokawa 	return(slen);
26253c60ba66SKatsushi Kobayashi }
26263c60ba66SKatsushi Kobayashi 
262777ee030bSHidetoshi Shimokawa #define PLEN(x)	roundup2(x, sizeof(u_int32_t))
26283c60ba66SKatsushi Kobayashi static int
262977ee030bSHidetoshi Shimokawa fwohci_get_plen(struct fwohci_softc *sc, struct fwohci_dbch *dbch, struct fw_pkt *fp)
26303c60ba66SKatsushi Kobayashi {
263177ee030bSHidetoshi Shimokawa 	int r;
26323c60ba66SKatsushi Kobayashi 
26333c60ba66SKatsushi Kobayashi 	switch(fp->mode.common.tcode){
26343c60ba66SKatsushi Kobayashi 	case FWTCODE_RREQQ:
2635627d85fbSHidetoshi Shimokawa 		r = sizeof(fp->mode.rreqq) + sizeof(u_int32_t);
2636627d85fbSHidetoshi Shimokawa 		break;
26373c60ba66SKatsushi Kobayashi 	case FWTCODE_WRES:
2638627d85fbSHidetoshi Shimokawa 		r = sizeof(fp->mode.wres) + sizeof(u_int32_t);
2639627d85fbSHidetoshi Shimokawa 		break;
26403c60ba66SKatsushi Kobayashi 	case FWTCODE_WREQQ:
2641627d85fbSHidetoshi Shimokawa 		r = sizeof(fp->mode.wreqq) + sizeof(u_int32_t);
2642627d85fbSHidetoshi Shimokawa 		break;
26433c60ba66SKatsushi Kobayashi 	case FWTCODE_RREQB:
2644627d85fbSHidetoshi Shimokawa 		r = sizeof(fp->mode.rreqb) + sizeof(u_int32_t);
2645627d85fbSHidetoshi Shimokawa 		break;
26463c60ba66SKatsushi Kobayashi 	case FWTCODE_RRESQ:
2647627d85fbSHidetoshi Shimokawa 		r = sizeof(fp->mode.rresq) + sizeof(u_int32_t);
2648627d85fbSHidetoshi Shimokawa 		break;
26493c60ba66SKatsushi Kobayashi 	case FWTCODE_WREQB:
2650627d85fbSHidetoshi Shimokawa 		r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.wreqb.len)
26513c60ba66SKatsushi Kobayashi 						+ sizeof(u_int32_t);
2652627d85fbSHidetoshi Shimokawa 		break;
26533c60ba66SKatsushi Kobayashi 	case FWTCODE_LREQ:
2654627d85fbSHidetoshi Shimokawa 		r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.lreq.len)
26553c60ba66SKatsushi Kobayashi 						+ sizeof(u_int32_t);
2656627d85fbSHidetoshi Shimokawa 		break;
26573c60ba66SKatsushi Kobayashi 	case FWTCODE_RRESB:
2658627d85fbSHidetoshi Shimokawa 		r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.rresb.len)
26593c60ba66SKatsushi Kobayashi 						+ sizeof(u_int32_t);
2660627d85fbSHidetoshi Shimokawa 		break;
26613c60ba66SKatsushi Kobayashi 	case FWTCODE_LRES:
2662627d85fbSHidetoshi Shimokawa 		r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.lres.len)
26633c60ba66SKatsushi Kobayashi 						+ sizeof(u_int32_t);
2664627d85fbSHidetoshi Shimokawa 		break;
26653c60ba66SKatsushi Kobayashi 	case FWOHCITCODE_PHY:
2666627d85fbSHidetoshi Shimokawa 		r = 16;
2667627d85fbSHidetoshi Shimokawa 		break;
2668627d85fbSHidetoshi Shimokawa 	default:
2669627d85fbSHidetoshi Shimokawa 		device_printf(sc->fc.dev, "Unknown tcode %d\n",
2670627d85fbSHidetoshi Shimokawa 						fp->mode.common.tcode);
2671627d85fbSHidetoshi Shimokawa 		r = 0;
26723c60ba66SKatsushi Kobayashi 	}
2673627d85fbSHidetoshi Shimokawa 	if (r > dbch->xferq.psize) {
2674627d85fbSHidetoshi Shimokawa 		device_printf(sc->fc.dev, "Invalid packet length %d\n", r);
2675627d85fbSHidetoshi Shimokawa 		/* panic ? */
2676627d85fbSHidetoshi Shimokawa 	}
2677627d85fbSHidetoshi Shimokawa 	return r;
26783c60ba66SKatsushi Kobayashi }
26793c60ba66SKatsushi Kobayashi 
2680c572b810SHidetoshi Shimokawa static void
268177ee030bSHidetoshi Shimokawa fwohci_arcv_free_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr)
268277ee030bSHidetoshi Shimokawa {
268377ee030bSHidetoshi Shimokawa 	volatile struct fwohcidb *db = &db_tr->db[0];
268477ee030bSHidetoshi Shimokawa 
268577ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_CLEAR(db->db.desc.depend, 0xf);
268677ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db->db.desc.res, dbch->xferq.psize);
268777ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_SET(dbch->bottom->db[0].db.desc.depend, 1);
268877ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
268977ee030bSHidetoshi Shimokawa 	dbch->bottom = db_tr;
269077ee030bSHidetoshi Shimokawa }
269177ee030bSHidetoshi Shimokawa 
269277ee030bSHidetoshi Shimokawa static void
2693c572b810SHidetoshi Shimokawa fwohci_arcv(struct fwohci_softc *sc, struct fwohci_dbch *dbch, int count)
26943c60ba66SKatsushi Kobayashi {
26953c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
269677ee030bSHidetoshi Shimokawa 	struct iovec vec[2];
269777ee030bSHidetoshi Shimokawa 	struct fw_pkt pktbuf;
269877ee030bSHidetoshi Shimokawa 	int nvec;
26993c60ba66SKatsushi Kobayashi 	struct fw_pkt *fp;
27003c60ba66SKatsushi Kobayashi 	u_int8_t *ld;
270177ee030bSHidetoshi Shimokawa 	u_int32_t stat, off, status;
27023c60ba66SKatsushi Kobayashi 	u_int spd;
270377ee030bSHidetoshi Shimokawa 	int len, plen, hlen, pcnt, offset;
27043c60ba66SKatsushi Kobayashi 	int s;
27053c60ba66SKatsushi Kobayashi 	caddr_t buf;
27063c60ba66SKatsushi Kobayashi 	int resCount;
27073c60ba66SKatsushi Kobayashi 
27083c60ba66SKatsushi Kobayashi 	if(&sc->arrq == dbch){
27093c60ba66SKatsushi Kobayashi 		off = OHCI_ARQOFF;
27103c60ba66SKatsushi Kobayashi 	}else if(&sc->arrs == dbch){
27113c60ba66SKatsushi Kobayashi 		off = OHCI_ARSOFF;
27123c60ba66SKatsushi Kobayashi 	}else{
27133c60ba66SKatsushi Kobayashi 		return;
27143c60ba66SKatsushi Kobayashi 	}
27153c60ba66SKatsushi Kobayashi 
27163c60ba66SKatsushi Kobayashi 	s = splfw();
27173c60ba66SKatsushi Kobayashi 	db_tr = dbch->top;
27183c60ba66SKatsushi Kobayashi 	pcnt = 0;
27193c60ba66SKatsushi Kobayashi 	/* XXX we cannot handle a packet which lies in more than two buf */
272077ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD);
272177ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE);
272277ee030bSHidetoshi Shimokawa 	status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) >> OHCI_STATUS_SHIFT;
272377ee030bSHidetoshi Shimokawa 	resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) & OHCI_COUNT_MASK;
272477ee030bSHidetoshi Shimokawa #if 0
272577ee030bSHidetoshi Shimokawa 	printf("status 0x%04x, resCount 0x%04x\n", status, resCount);
272677ee030bSHidetoshi Shimokawa #endif
272777ee030bSHidetoshi Shimokawa 	while (status & OHCI_CNTL_DMA_ACTIVE) {
272877ee030bSHidetoshi Shimokawa 		len = dbch->xferq.psize - resCount;
272977ee030bSHidetoshi Shimokawa 		ld = (u_int8_t *)db_tr->buf;
273077ee030bSHidetoshi Shimokawa 		if (dbch->pdb_tr == NULL) {
273177ee030bSHidetoshi Shimokawa 			len -= dbch->buf_offset;
273277ee030bSHidetoshi Shimokawa 			ld += dbch->buf_offset;
273377ee030bSHidetoshi Shimokawa 		}
273477ee030bSHidetoshi Shimokawa 		if (len > 0)
273577ee030bSHidetoshi Shimokawa 			bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
273677ee030bSHidetoshi Shimokawa 					BUS_DMASYNC_POSTREAD);
27373c60ba66SKatsushi Kobayashi 		while (len > 0 ) {
2738783058faSHidetoshi Shimokawa 			if (count >= 0 && count-- == 0)
2739783058faSHidetoshi Shimokawa 				goto out;
274077ee030bSHidetoshi Shimokawa 			if(dbch->pdb_tr != NULL){
274177ee030bSHidetoshi Shimokawa 				/* we have a fragment in previous buffer */
274277ee030bSHidetoshi Shimokawa 				int rlen;
27433c60ba66SKatsushi Kobayashi 
274477ee030bSHidetoshi Shimokawa 				offset = dbch->buf_offset;
274577ee030bSHidetoshi Shimokawa 				if (offset < 0)
274677ee030bSHidetoshi Shimokawa 					offset = - offset;
274777ee030bSHidetoshi Shimokawa 				buf = dbch->pdb_tr->buf + offset;
274877ee030bSHidetoshi Shimokawa 				rlen = dbch->xferq.psize - offset;
274977ee030bSHidetoshi Shimokawa 				if (firewire_debug)
275077ee030bSHidetoshi Shimokawa 					printf("rlen=%d, offset=%d\n",
275177ee030bSHidetoshi Shimokawa 						rlen, dbch->buf_offset);
275277ee030bSHidetoshi Shimokawa 				if (dbch->buf_offset < 0) {
275377ee030bSHidetoshi Shimokawa 					/* splitted in header, pull up */
275477ee030bSHidetoshi Shimokawa 					char *p;
275577ee030bSHidetoshi Shimokawa 
275677ee030bSHidetoshi Shimokawa 					p = (char *)&pktbuf;
275777ee030bSHidetoshi Shimokawa 					bcopy(buf, p, rlen);
275877ee030bSHidetoshi Shimokawa 					p += rlen;
275977ee030bSHidetoshi Shimokawa 					/* this must be too long but harmless */
276077ee030bSHidetoshi Shimokawa 					rlen = sizeof(pktbuf) - rlen;
276177ee030bSHidetoshi Shimokawa 					if (rlen < 0)
276277ee030bSHidetoshi Shimokawa 						printf("why rlen < 0\n");
276377ee030bSHidetoshi Shimokawa 					bcopy(db_tr->buf, p, rlen);
27643c60ba66SKatsushi Kobayashi 					ld += rlen;
27653c60ba66SKatsushi Kobayashi 					len -= rlen;
276677ee030bSHidetoshi Shimokawa 					hlen = fwohci_arcv_swap(&pktbuf, sizeof(pktbuf));
276777ee030bSHidetoshi Shimokawa 					if (hlen < 0) {
276877ee030bSHidetoshi Shimokawa 						printf("hlen < 0 shouldn't happen");
27693c60ba66SKatsushi Kobayashi 					}
277077ee030bSHidetoshi Shimokawa 					offset = sizeof(pktbuf);
277177ee030bSHidetoshi Shimokawa 					vec[0].iov_base = (char *)&pktbuf;
277277ee030bSHidetoshi Shimokawa 					vec[0].iov_len = offset;
27733c60ba66SKatsushi Kobayashi 				} else {
277477ee030bSHidetoshi Shimokawa 					/* splitted in payload */
277577ee030bSHidetoshi Shimokawa 					offset = rlen;
277677ee030bSHidetoshi Shimokawa 					vec[0].iov_base = buf;
277777ee030bSHidetoshi Shimokawa 					vec[0].iov_len = rlen;
277877ee030bSHidetoshi Shimokawa 				}
277977ee030bSHidetoshi Shimokawa 				fp=(struct fw_pkt *)vec[0].iov_base;
278077ee030bSHidetoshi Shimokawa 				nvec = 1;
278177ee030bSHidetoshi Shimokawa 			} else {
278277ee030bSHidetoshi Shimokawa 				/* no fragment in previous buffer */
27833c60ba66SKatsushi Kobayashi 				fp=(struct fw_pkt *)ld;
278477ee030bSHidetoshi Shimokawa 				hlen = fwohci_arcv_swap(fp, len);
278577ee030bSHidetoshi Shimokawa 				if (hlen == 0)
278677ee030bSHidetoshi Shimokawa 					/* XXX need reset */
278777ee030bSHidetoshi Shimokawa 					goto out;
278877ee030bSHidetoshi Shimokawa 				if (hlen < 0) {
278977ee030bSHidetoshi Shimokawa 					dbch->pdb_tr = db_tr;
279077ee030bSHidetoshi Shimokawa 					dbch->buf_offset = - dbch->buf_offset;
279177ee030bSHidetoshi Shimokawa 					/* sanity check */
279277ee030bSHidetoshi Shimokawa 					if (resCount != 0)
279377ee030bSHidetoshi Shimokawa 						printf("resCount != 0 !?\n");
27943c60ba66SKatsushi Kobayashi 					goto out;
27953c60ba66SKatsushi Kobayashi 				}
279677ee030bSHidetoshi Shimokawa 				offset = 0;
279777ee030bSHidetoshi Shimokawa 				nvec = 0;
27983c60ba66SKatsushi Kobayashi 			}
279977ee030bSHidetoshi Shimokawa 			plen = fwohci_get_plen(sc, dbch, fp) - offset;
28003c60ba66SKatsushi Kobayashi 			if (plen < 0) {
280177ee030bSHidetoshi Shimokawa 				/* minimum header size + trailer
280277ee030bSHidetoshi Shimokawa 				= sizeof(fw_pkt) so this shouldn't happens */
280377ee030bSHidetoshi Shimokawa 				printf("plen is negative! offset=%d\n", offset);
280477ee030bSHidetoshi Shimokawa 				goto out;
28053c60ba66SKatsushi Kobayashi 			}
280677ee030bSHidetoshi Shimokawa 			if (plen > 0) {
280777ee030bSHidetoshi Shimokawa 				len -= plen;
280877ee030bSHidetoshi Shimokawa 				if (len < 0) {
280977ee030bSHidetoshi Shimokawa 					dbch->pdb_tr = db_tr;
281077ee030bSHidetoshi Shimokawa 					if (firewire_debug)
281177ee030bSHidetoshi Shimokawa 						printf("splitted payload\n");
281277ee030bSHidetoshi Shimokawa 					/* sanity check */
281377ee030bSHidetoshi Shimokawa 					if (resCount != 0)
281477ee030bSHidetoshi Shimokawa 						printf("resCount != 0 !?\n");
281577ee030bSHidetoshi Shimokawa 					goto out;
28163c60ba66SKatsushi Kobayashi 				}
281777ee030bSHidetoshi Shimokawa 				vec[nvec].iov_base = ld;
281877ee030bSHidetoshi Shimokawa 				vec[nvec].iov_len = plen;
281977ee030bSHidetoshi Shimokawa 				nvec ++;
28203c60ba66SKatsushi Kobayashi 				ld += plen;
28213c60ba66SKatsushi Kobayashi 			}
282277ee030bSHidetoshi Shimokawa 			dbch->buf_offset = ld - (u_int8_t *)db_tr->buf;
282377ee030bSHidetoshi Shimokawa 			if (nvec == 0)
282477ee030bSHidetoshi Shimokawa 				printf("nvec == 0\n");
282577ee030bSHidetoshi Shimokawa 
28263c60ba66SKatsushi Kobayashi /* DMA result-code will be written at the tail of packet */
282777ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
282877ee030bSHidetoshi Shimokawa 			stat = FWOHCI_DMA_READ(((struct fwohci_trailer *)(ld - sizeof(struct fwohci_trailer)))->stat) >> 16;
282977ee030bSHidetoshi Shimokawa #else
28303c60ba66SKatsushi Kobayashi 			stat = ((struct fwohci_trailer *)(ld - sizeof(struct fwohci_trailer)))->stat;
283177ee030bSHidetoshi Shimokawa #endif
283277ee030bSHidetoshi Shimokawa #if 0
283377ee030bSHidetoshi Shimokawa 			printf("plen: %d, stat %x\n", plen ,stat);
283477ee030bSHidetoshi Shimokawa #endif
28353c60ba66SKatsushi Kobayashi 			spd = (stat >> 5) & 0x3;
28363c60ba66SKatsushi Kobayashi 			stat &= 0x1f;
28373c60ba66SKatsushi Kobayashi 			switch(stat){
28383c60ba66SKatsushi Kobayashi 			case FWOHCIEV_ACKPEND:
2839864d7e72SHidetoshi Shimokawa #if 0
284073aa55baSHidetoshi Shimokawa 				printf("fwohci_arcv: ack pending tcode=0x%x..\n", fp->mode.common.tcode);
28413c60ba66SKatsushi Kobayashi #endif
28423c60ba66SKatsushi Kobayashi 				/* fall through */
28433c60ba66SKatsushi Kobayashi 			case FWOHCIEV_ACKCOMPL:
284477ee030bSHidetoshi Shimokawa 				if ((vec[nvec-1].iov_len -=
284577ee030bSHidetoshi Shimokawa 					sizeof(struct fwohci_trailer)) == 0)
284677ee030bSHidetoshi Shimokawa 					nvec--;
284777ee030bSHidetoshi Shimokawa 				fw_rcv(&sc->fc, vec, nvec, 0, spd);
28483c60ba66SKatsushi Kobayashi 					break;
28493c60ba66SKatsushi Kobayashi 			case FWOHCIEV_BUSRST:
28503c60ba66SKatsushi Kobayashi 				if (sc->fc.status != FWBUSRESET)
28513c60ba66SKatsushi Kobayashi 					printf("got BUSRST packet!?\n");
28523c60ba66SKatsushi Kobayashi 				break;
28533c60ba66SKatsushi Kobayashi 			default:
28543c60ba66SKatsushi Kobayashi 				device_printf(sc->fc.dev, "Async DMA Receive error err = %02x %s\n", stat, fwohcicode[stat]);
28553c60ba66SKatsushi Kobayashi #if 0 /* XXX */
28563c60ba66SKatsushi Kobayashi 				goto out;
28573c60ba66SKatsushi Kobayashi #endif
28583c60ba66SKatsushi Kobayashi 				break;
28593c60ba66SKatsushi Kobayashi 			}
28603c60ba66SKatsushi Kobayashi 			pcnt ++;
286177ee030bSHidetoshi Shimokawa 			if (dbch->pdb_tr != NULL) {
286277ee030bSHidetoshi Shimokawa 				fwohci_arcv_free_buf(dbch, dbch->pdb_tr);
286377ee030bSHidetoshi Shimokawa 				dbch->pdb_tr = NULL;
286477ee030bSHidetoshi Shimokawa 			}
286577ee030bSHidetoshi Shimokawa 
286677ee030bSHidetoshi Shimokawa 		}
28673c60ba66SKatsushi Kobayashi out:
28683c60ba66SKatsushi Kobayashi 		if (resCount == 0) {
28693c60ba66SKatsushi Kobayashi 			/* done on this buffer */
287077ee030bSHidetoshi Shimokawa 			if (dbch->pdb_tr == NULL) {
287177ee030bSHidetoshi Shimokawa 				fwohci_arcv_free_buf(dbch, db_tr);
28723c60ba66SKatsushi Kobayashi 				dbch->buf_offset = 0;
287377ee030bSHidetoshi Shimokawa 			} else
287477ee030bSHidetoshi Shimokawa 				if (dbch->pdb_tr != db_tr)
287577ee030bSHidetoshi Shimokawa 					printf("pdb_tr != db_tr\n");
287677ee030bSHidetoshi Shimokawa 			db_tr = STAILQ_NEXT(db_tr, link);
287777ee030bSHidetoshi Shimokawa 			status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res)
287877ee030bSHidetoshi Shimokawa 						>> OHCI_STATUS_SHIFT;
287977ee030bSHidetoshi Shimokawa 			resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res)
288077ee030bSHidetoshi Shimokawa 						& OHCI_COUNT_MASK;
288177ee030bSHidetoshi Shimokawa 			/* XXX check buffer overrun */
288277ee030bSHidetoshi Shimokawa 			dbch->top = db_tr;
28833c60ba66SKatsushi Kobayashi 		} else {
28843c60ba66SKatsushi Kobayashi 			dbch->buf_offset = dbch->xferq.psize - resCount;
28853c60ba66SKatsushi Kobayashi 			break;
28863c60ba66SKatsushi Kobayashi 		}
28873c60ba66SKatsushi Kobayashi 		/* XXX make sure DMA is not dead */
28883c60ba66SKatsushi Kobayashi 	}
28893c60ba66SKatsushi Kobayashi #if 0
28903c60ba66SKatsushi Kobayashi 	if (pcnt < 1)
28913c60ba66SKatsushi Kobayashi 		printf("fwohci_arcv: no packets\n");
28923c60ba66SKatsushi Kobayashi #endif
28933c60ba66SKatsushi Kobayashi 	splx(s);
28943c60ba66SKatsushi Kobayashi }
2895