1098ca2bdSWarner Losh /*- 277ee030bSHidetoshi Shimokawa * Copyright (c) 2003 Hidetoshi Shimokawa 33c60ba66SKatsushi Kobayashi * Copyright (c) 1998-2002 Katsushi Kobayashi and Hidetoshi Shimokawa 43c60ba66SKatsushi Kobayashi * All rights reserved. 53c60ba66SKatsushi Kobayashi * 63c60ba66SKatsushi Kobayashi * Redistribution and use in source and binary forms, with or without 73c60ba66SKatsushi Kobayashi * modification, are permitted provided that the following conditions 83c60ba66SKatsushi Kobayashi * are met: 93c60ba66SKatsushi Kobayashi * 1. Redistributions of source code must retain the above copyright 103c60ba66SKatsushi Kobayashi * notice, this list of conditions and the following disclaimer. 113c60ba66SKatsushi Kobayashi * 2. Redistributions in binary form must reproduce the above copyright 123c60ba66SKatsushi Kobayashi * notice, this list of conditions and the following disclaimer in the 133c60ba66SKatsushi Kobayashi * documentation and/or other materials provided with the distribution. 143c60ba66SKatsushi Kobayashi * 3. All advertising materials mentioning features or use of this software 153c60ba66SKatsushi Kobayashi * must display the acknowledgement as bellow: 163c60ba66SKatsushi Kobayashi * 178da326fdSHidetoshi Shimokawa * This product includes software developed by K. Kobayashi and H. Shimokawa 183c60ba66SKatsushi Kobayashi * 193c60ba66SKatsushi Kobayashi * 4. The name of the author may not be used to endorse or promote products 203c60ba66SKatsushi Kobayashi * derived from this software without specific prior written permission. 213c60ba66SKatsushi Kobayashi * 223c60ba66SKatsushi Kobayashi * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 233c60ba66SKatsushi Kobayashi * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 243c60ba66SKatsushi Kobayashi * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 253c60ba66SKatsushi Kobayashi * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, 263c60ba66SKatsushi Kobayashi * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 273c60ba66SKatsushi Kobayashi * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 283c60ba66SKatsushi Kobayashi * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 293c60ba66SKatsushi Kobayashi * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 303c60ba66SKatsushi Kobayashi * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN 313c60ba66SKatsushi Kobayashi * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 323c60ba66SKatsushi Kobayashi * POSSIBILITY OF SUCH DAMAGE. 333c60ba66SKatsushi Kobayashi * 343c60ba66SKatsushi Kobayashi * $FreeBSD$ 353c60ba66SKatsushi Kobayashi * 363c60ba66SKatsushi Kobayashi */ 378da326fdSHidetoshi Shimokawa 383c60ba66SKatsushi Kobayashi #include <sys/param.h> 393c60ba66SKatsushi Kobayashi #include <sys/systm.h> 403c60ba66SKatsushi Kobayashi #include <sys/mbuf.h> 413c60ba66SKatsushi Kobayashi #include <sys/malloc.h> 423c60ba66SKatsushi Kobayashi #include <sys/sockio.h> 436b3ecf71SHidetoshi Shimokawa #include <sys/sysctl.h> 443c60ba66SKatsushi Kobayashi #include <sys/bus.h> 453c60ba66SKatsushi Kobayashi #include <sys/kernel.h> 463c60ba66SKatsushi Kobayashi #include <sys/conf.h> 4777ee030bSHidetoshi Shimokawa #include <sys/endian.h> 489950b741SHidetoshi Shimokawa #include <sys/kdb.h> 493c60ba66SKatsushi Kobayashi 503c60ba66SKatsushi Kobayashi #include <machine/bus.h> 5191291042SWill Andrews #include <machine/md_var.h> 523c60ba66SKatsushi Kobayashi 533c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire.h> 543c60ba66SKatsushi Kobayashi #include <dev/firewire/firewirereg.h> 5577ee030bSHidetoshi Shimokawa #include <dev/firewire/fwdma.h> 563c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcireg.h> 573c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcivar.h> 583c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire_phy.h> 593c60ba66SKatsushi Kobayashi 603c60ba66SKatsushi Kobayashi #undef OHCI_DEBUG 618da326fdSHidetoshi Shimokawa 62af3b2549SHans Petter Selasky static int nocyclemaster; 63ac2d2894SHidetoshi Shimokawa int firewire_phydma_enable = 1; 646b3ecf71SHidetoshi Shimokawa SYSCTL_DECL(_hw_firewire); 65af3b2549SHans Petter Selasky SYSCTL_INT(_hw_firewire, OID_AUTO, nocyclemaster, CTLFLAG_RWTUN, 66af3b2549SHans Petter Selasky &nocyclemaster, 0, "Do not send cycle start packets"); 67af3b2549SHans Petter Selasky SYSCTL_INT(_hw_firewire, OID_AUTO, phydma_enable, CTLFLAG_RWTUN, 68af3b2549SHans Petter Selasky &firewire_phydma_enable, 0, "Allow physical request DMA from firewire"); 696b3ecf71SHidetoshi Shimokawa 703c60ba66SKatsushi Kobayashi static char dbcode[16][0x10] = {"OUTM", "OUTL", "INPM", "INPL", 713c60ba66SKatsushi Kobayashi "STOR", "LOAD", "NOP ", "STOP",}; 7277ee030bSHidetoshi Shimokawa 733c60ba66SKatsushi Kobayashi static char dbkey[8][0x10] = {"ST0", "ST1", "ST2", "ST3", 743c60ba66SKatsushi Kobayashi "UNDEF", "REG", "SYS", "DEV"}; 7577ee030bSHidetoshi Shimokawa static char dbcond[4][0x10] = {"NEV", "C=1", "C=0", "ALL"}; 763c60ba66SKatsushi Kobayashi char fwohcicode[32][0x20]= { 773c60ba66SKatsushi Kobayashi "No stat", "Undef", "long", "miss Ack err", 789950b741SHidetoshi Shimokawa "FIFO underrun", "FIFO overrun", "desc err", "data read err", 793c60ba66SKatsushi Kobayashi "data write err", "bus reset", "timeout", "tcode err", 803c60ba66SKatsushi Kobayashi "Undef", "Undef", "unknown event", "flushed", 813c60ba66SKatsushi Kobayashi "Undef" ,"ack complete", "ack pend", "Undef", 823c60ba66SKatsushi Kobayashi "ack busy_X", "ack busy_A", "ack busy_B", "Undef", 833c60ba66SKatsushi Kobayashi "Undef", "Undef", "Undef", "ack tardy", 843c60ba66SKatsushi Kobayashi "Undef", "ack data_err", "ack type_err", ""}; 8577ee030bSHidetoshi Shimokawa 860bc666e0SHidetoshi Shimokawa #define MAX_SPEED 3 8748087829SHidetoshi Shimokawa extern char *linkspeed[]; 8803161bbcSDoug Rabson uint32_t tagbit[4] = {1 << 28, 1 << 29, 1 << 30, 1 << 31}; 893c60ba66SKatsushi Kobayashi 903c60ba66SKatsushi Kobayashi static struct tcode_info tinfo[] = { 919950b741SHidetoshi Shimokawa /* hdr_len block flag valid_response */ 929950b741SHidetoshi Shimokawa /* 0 WREQQ */ {16, FWTI_REQ | FWTI_TLABEL, FWTCODE_WRES}, 939950b741SHidetoshi Shimokawa /* 1 WREQB */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY, FWTCODE_WRES}, 949950b741SHidetoshi Shimokawa /* 2 WRES */ {12, FWTI_RES, 0xff}, 959950b741SHidetoshi Shimokawa /* 3 XXX */ { 0, 0, 0xff}, 969950b741SHidetoshi Shimokawa /* 4 RREQQ */ {12, FWTI_REQ | FWTI_TLABEL, FWTCODE_RRESQ}, 979950b741SHidetoshi Shimokawa /* 5 RREQB */ {16, FWTI_REQ | FWTI_TLABEL, FWTCODE_RRESB}, 989950b741SHidetoshi Shimokawa /* 6 RRESQ */ {16, FWTI_RES, 0xff}, 999950b741SHidetoshi Shimokawa /* 7 RRESB */ {16, FWTI_RES | FWTI_BLOCK_ASY, 0xff}, 1009950b741SHidetoshi Shimokawa /* 8 CYCS */ { 0, 0, 0xff}, 1019950b741SHidetoshi Shimokawa /* 9 LREQ */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY, FWTCODE_LRES}, 1029950b741SHidetoshi Shimokawa /* a STREAM */ { 4, FWTI_REQ | FWTI_BLOCK_STR, 0xff}, 1039950b741SHidetoshi Shimokawa /* b LRES */ {16, FWTI_RES | FWTI_BLOCK_ASY, 0xff}, 1049950b741SHidetoshi Shimokawa /* c XXX */ { 0, 0, 0xff}, 1059950b741SHidetoshi Shimokawa /* d XXX */ { 0, 0, 0xff}, 1069950b741SHidetoshi Shimokawa /* e PHY */ {12, FWTI_REQ, 0xff}, 1079950b741SHidetoshi Shimokawa /* f XXX */ { 0, 0, 0xff} 1083c60ba66SKatsushi Kobayashi }; 1093c60ba66SKatsushi Kobayashi 11023667f08SAlexander Kabaev #define ATRQ_CH 0 11123667f08SAlexander Kabaev #define ATRS_CH 1 11223667f08SAlexander Kabaev #define ARRQ_CH 2 11323667f08SAlexander Kabaev #define ARRS_CH 3 11423667f08SAlexander Kabaev #define ITX_CH 4 11523667f08SAlexander Kabaev #define IRX_CH 0x24 11623667f08SAlexander Kabaev 1173c60ba66SKatsushi Kobayashi #define OHCI_WRITE_SIGMASK 0xffff0000 1183c60ba66SKatsushi Kobayashi #define OHCI_READ_SIGMASK 0xffff0000 1193c60ba66SKatsushi Kobayashi 1203c60ba66SKatsushi Kobayashi #define OWRITE(sc, r, x) bus_space_write_4((sc)->bst, (sc)->bsh, (r), (x)) 1213c60ba66SKatsushi Kobayashi #define OREAD(sc, r) bus_space_read_4((sc)->bst, (sc)->bsh, (r)) 1223c60ba66SKatsushi Kobayashi 123d09a5d6fSHidetoshi Shimokawa static void fwohci_ibr (struct firewire_comm *); 124d09a5d6fSHidetoshi Shimokawa static void fwohci_db_init (struct fwohci_softc *, struct fwohci_dbch *); 125d09a5d6fSHidetoshi Shimokawa static void fwohci_db_free (struct fwohci_dbch *); 126d09a5d6fSHidetoshi Shimokawa static void fwohci_arcv (struct fwohci_softc *, struct fwohci_dbch *, int); 127d09a5d6fSHidetoshi Shimokawa static void fwohci_txd (struct fwohci_softc *, struct fwohci_dbch *); 128d09a5d6fSHidetoshi Shimokawa static void fwohci_start_atq (struct firewire_comm *); 129d09a5d6fSHidetoshi Shimokawa static void fwohci_start_ats (struct firewire_comm *); 130d09a5d6fSHidetoshi Shimokawa static void fwohci_start (struct fwohci_softc *, struct fwohci_dbch *); 13103161bbcSDoug Rabson static uint32_t fwphy_wrdata (struct fwohci_softc *, uint32_t, uint32_t); 13203161bbcSDoug Rabson static uint32_t fwphy_rddata (struct fwohci_softc *, uint32_t); 133d09a5d6fSHidetoshi Shimokawa static int fwohci_rx_enable (struct fwohci_softc *, struct fwohci_dbch *); 134d09a5d6fSHidetoshi Shimokawa static int fwohci_tx_enable (struct fwohci_softc *, struct fwohci_dbch *); 135d09a5d6fSHidetoshi Shimokawa static int fwohci_irx_enable (struct firewire_comm *, int); 136d09a5d6fSHidetoshi Shimokawa static int fwohci_irx_disable (struct firewire_comm *, int); 13777ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 13803161bbcSDoug Rabson static void fwohci_irx_post (struct firewire_comm *, uint32_t *); 13977ee030bSHidetoshi Shimokawa #endif 140d09a5d6fSHidetoshi Shimokawa static int fwohci_itxbuf_enable (struct firewire_comm *, int); 141d09a5d6fSHidetoshi Shimokawa static int fwohci_itx_disable (struct firewire_comm *, int); 142d09a5d6fSHidetoshi Shimokawa static void fwohci_timeout (void *); 143d09a5d6fSHidetoshi Shimokawa static void fwohci_set_intr (struct firewire_comm *, int); 14477ee030bSHidetoshi Shimokawa 145d09a5d6fSHidetoshi Shimokawa static int fwohci_add_rx_buf (struct fwohci_dbch *, struct fwohcidb_tr *, int, struct fwdma_alloc *); 146d09a5d6fSHidetoshi Shimokawa static int fwohci_add_tx_buf (struct fwohci_dbch *, struct fwohcidb_tr *, int); 14703161bbcSDoug Rabson static void dump_db (struct fwohci_softc *, uint32_t); 14803161bbcSDoug Rabson static void print_db (struct fwohcidb_tr *, struct fwohcidb *, uint32_t , uint32_t); 14903161bbcSDoug Rabson static void dump_dma (struct fwohci_softc *, uint32_t); 15003161bbcSDoug Rabson static uint32_t fwohci_cyctimer (struct firewire_comm *); 151d09a5d6fSHidetoshi Shimokawa static void fwohci_rbuf_update (struct fwohci_softc *, int); 152d09a5d6fSHidetoshi Shimokawa static void fwohci_tbuf_update (struct fwohci_softc *, int); 153d09a5d6fSHidetoshi Shimokawa void fwohci_txbufdb (struct fwohci_softc *, int , struct fw_bulkxfer *); 1549950b741SHidetoshi Shimokawa static void fwohci_task_busreset(void *, int); 1559950b741SHidetoshi Shimokawa static void fwohci_task_sid(void *, int); 1569950b741SHidetoshi Shimokawa static void fwohci_task_dma(void *, int); 1573c60ba66SKatsushi Kobayashi 1583c60ba66SKatsushi Kobayashi /* 1593c60ba66SKatsushi Kobayashi * memory allocated for DMA programs 1603c60ba66SKatsushi Kobayashi */ 1613c60ba66SKatsushi Kobayashi #define DMA_PROG_ALLOC (8 * PAGE_SIZE) 1623c60ba66SKatsushi Kobayashi 1633c60ba66SKatsushi Kobayashi #define NDB FWMAXQUEUE 1643c60ba66SKatsushi Kobayashi 1653c60ba66SKatsushi Kobayashi #define OHCI_VERSION 0x00 16673aa55baSHidetoshi Shimokawa #define OHCI_ATRETRY 0x08 1673c60ba66SKatsushi Kobayashi #define OHCI_CROMHDR 0x18 1683c60ba66SKatsushi Kobayashi #define OHCI_BUS_OPT 0x20 1697a22215cSEitan Adler #define OHCI_BUSIRMC (1U << 31) 1703c60ba66SKatsushi Kobayashi #define OHCI_BUSCMC (1 << 30) 1713c60ba66SKatsushi Kobayashi #define OHCI_BUSISC (1 << 29) 1723c60ba66SKatsushi Kobayashi #define OHCI_BUSBMC (1 << 28) 1733c60ba66SKatsushi Kobayashi #define OHCI_BUSPMC (1 << 27) 1743c60ba66SKatsushi Kobayashi #define OHCI_BUSFNC OHCI_BUSIRMC | OHCI_BUSCMC | OHCI_BUSISC |\ 1753c60ba66SKatsushi Kobayashi OHCI_BUSBMC | OHCI_BUSPMC 1763c60ba66SKatsushi Kobayashi 1773c60ba66SKatsushi Kobayashi #define OHCI_EUID_HI 0x24 1783c60ba66SKatsushi Kobayashi #define OHCI_EUID_LO 0x28 1793c60ba66SKatsushi Kobayashi 1803c60ba66SKatsushi Kobayashi #define OHCI_CROMPTR 0x34 1813c60ba66SKatsushi Kobayashi #define OHCI_HCCCTL 0x50 1823c60ba66SKatsushi Kobayashi #define OHCI_HCCCTLCLR 0x54 1833c60ba66SKatsushi Kobayashi #define OHCI_AREQHI 0x100 1843c60ba66SKatsushi Kobayashi #define OHCI_AREQHICLR 0x104 1853c60ba66SKatsushi Kobayashi #define OHCI_AREQLO 0x108 1863c60ba66SKatsushi Kobayashi #define OHCI_AREQLOCLR 0x10c 1873c60ba66SKatsushi Kobayashi #define OHCI_PREQHI 0x110 1883c60ba66SKatsushi Kobayashi #define OHCI_PREQHICLR 0x114 1893c60ba66SKatsushi Kobayashi #define OHCI_PREQLO 0x118 1903c60ba66SKatsushi Kobayashi #define OHCI_PREQLOCLR 0x11c 1913c60ba66SKatsushi Kobayashi #define OHCI_PREQUPPER 0x120 19291291042SWill Andrews #define OHCI_PREQUPPER_MAX 0xffff0000 1933c60ba66SKatsushi Kobayashi 1943c60ba66SKatsushi Kobayashi #define OHCI_SID_BUF 0x64 1953c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT 0x68 1967a22215cSEitan Adler #define OHCI_SID_ERR (1U << 31) 1973c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT_MASK 0xffc 1983c60ba66SKatsushi Kobayashi 1993c60ba66SKatsushi Kobayashi #define OHCI_IT_STAT 0x90 2003c60ba66SKatsushi Kobayashi #define OHCI_IT_STATCLR 0x94 2013c60ba66SKatsushi Kobayashi #define OHCI_IT_MASK 0x98 2023c60ba66SKatsushi Kobayashi #define OHCI_IT_MASKCLR 0x9c 2033c60ba66SKatsushi Kobayashi 2043c60ba66SKatsushi Kobayashi #define OHCI_IR_STAT 0xa0 2053c60ba66SKatsushi Kobayashi #define OHCI_IR_STATCLR 0xa4 2063c60ba66SKatsushi Kobayashi #define OHCI_IR_MASK 0xa8 2073c60ba66SKatsushi Kobayashi #define OHCI_IR_MASKCLR 0xac 2083c60ba66SKatsushi Kobayashi 2093c60ba66SKatsushi Kobayashi #define OHCI_LNKCTL 0xe0 2103c60ba66SKatsushi Kobayashi #define OHCI_LNKCTLCLR 0xe4 2113c60ba66SKatsushi Kobayashi 2123c60ba66SKatsushi Kobayashi #define OHCI_PHYACCESS 0xec 2133c60ba66SKatsushi Kobayashi #define OHCI_CYCLETIMER 0xf0 2143c60ba66SKatsushi Kobayashi 2153c60ba66SKatsushi Kobayashi #define OHCI_DMACTL(off) (off) 2163c60ba66SKatsushi Kobayashi #define OHCI_DMACTLCLR(off) (off + 4) 2173c60ba66SKatsushi Kobayashi #define OHCI_DMACMD(off) (off + 0xc) 2183c60ba66SKatsushi Kobayashi #define OHCI_DMAMATCH(off) (off + 0x10) 2193c60ba66SKatsushi Kobayashi 2203c60ba66SKatsushi Kobayashi #define OHCI_ATQOFF 0x180 2213c60ba66SKatsushi Kobayashi #define OHCI_ATQCTL OHCI_ATQOFF 2223c60ba66SKatsushi Kobayashi #define OHCI_ATQCTLCLR (OHCI_ATQOFF + 4) 2233c60ba66SKatsushi Kobayashi #define OHCI_ATQCMD (OHCI_ATQOFF + 0xc) 2243c60ba66SKatsushi Kobayashi #define OHCI_ATQMATCH (OHCI_ATQOFF + 0x10) 2253c60ba66SKatsushi Kobayashi 2263c60ba66SKatsushi Kobayashi #define OHCI_ATSOFF 0x1a0 2273c60ba66SKatsushi Kobayashi #define OHCI_ATSCTL OHCI_ATSOFF 2283c60ba66SKatsushi Kobayashi #define OHCI_ATSCTLCLR (OHCI_ATSOFF + 4) 2293c60ba66SKatsushi Kobayashi #define OHCI_ATSCMD (OHCI_ATSOFF + 0xc) 2303c60ba66SKatsushi Kobayashi #define OHCI_ATSMATCH (OHCI_ATSOFF + 0x10) 2313c60ba66SKatsushi Kobayashi 2323c60ba66SKatsushi Kobayashi #define OHCI_ARQOFF 0x1c0 2333c60ba66SKatsushi Kobayashi #define OHCI_ARQCTL OHCI_ARQOFF 2343c60ba66SKatsushi Kobayashi #define OHCI_ARQCTLCLR (OHCI_ARQOFF + 4) 2353c60ba66SKatsushi Kobayashi #define OHCI_ARQCMD (OHCI_ARQOFF + 0xc) 2363c60ba66SKatsushi Kobayashi #define OHCI_ARQMATCH (OHCI_ARQOFF + 0x10) 2373c60ba66SKatsushi Kobayashi 2383c60ba66SKatsushi Kobayashi #define OHCI_ARSOFF 0x1e0 2393c60ba66SKatsushi Kobayashi #define OHCI_ARSCTL OHCI_ARSOFF 2403c60ba66SKatsushi Kobayashi #define OHCI_ARSCTLCLR (OHCI_ARSOFF + 4) 2413c60ba66SKatsushi Kobayashi #define OHCI_ARSCMD (OHCI_ARSOFF + 0xc) 2423c60ba66SKatsushi Kobayashi #define OHCI_ARSMATCH (OHCI_ARSOFF + 0x10) 2433c60ba66SKatsushi Kobayashi 2443c60ba66SKatsushi Kobayashi #define OHCI_ITOFF(CH) (0x200 + 0x10 * (CH)) 2453c60ba66SKatsushi Kobayashi #define OHCI_ITCTL(CH) (OHCI_ITOFF(CH)) 2463c60ba66SKatsushi Kobayashi #define OHCI_ITCTLCLR(CH) (OHCI_ITOFF(CH) + 4) 2473c60ba66SKatsushi Kobayashi #define OHCI_ITCMD(CH) (OHCI_ITOFF(CH) + 0xc) 2483c60ba66SKatsushi Kobayashi 2493c60ba66SKatsushi Kobayashi #define OHCI_IROFF(CH) (0x400 + 0x20 * (CH)) 2503c60ba66SKatsushi Kobayashi #define OHCI_IRCTL(CH) (OHCI_IROFF(CH)) 2513c60ba66SKatsushi Kobayashi #define OHCI_IRCTLCLR(CH) (OHCI_IROFF(CH) + 4) 2523c60ba66SKatsushi Kobayashi #define OHCI_IRCMD(CH) (OHCI_IROFF(CH) + 0xc) 2533c60ba66SKatsushi Kobayashi #define OHCI_IRMATCH(CH) (OHCI_IROFF(CH) + 0x10) 2543c60ba66SKatsushi Kobayashi 2553c60ba66SKatsushi Kobayashi d_ioctl_t fwohci_ioctl; 2563c60ba66SKatsushi Kobayashi 2573c60ba66SKatsushi Kobayashi /* 2583c60ba66SKatsushi Kobayashi * Communication with PHY device 2593c60ba66SKatsushi Kobayashi */ 2609950b741SHidetoshi Shimokawa /* XXX need lock for phy access */ 26103161bbcSDoug Rabson static uint32_t 26203161bbcSDoug Rabson fwphy_wrdata(struct fwohci_softc *sc, uint32_t addr, uint32_t data) 2633c60ba66SKatsushi Kobayashi { 26403161bbcSDoug Rabson uint32_t fun; 2653c60ba66SKatsushi Kobayashi 2663c60ba66SKatsushi Kobayashi addr &= 0xf; 2673c60ba66SKatsushi Kobayashi data &= 0xff; 2683c60ba66SKatsushi Kobayashi 26923667f08SAlexander Kabaev fun = (PHYDEV_WRCMD | (addr << PHYDEV_REGADDR) | 27023667f08SAlexander Kabaev (data << PHYDEV_WRDATA)); 2713c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PHYACCESS, fun); 2723c60ba66SKatsushi Kobayashi DELAY(100); 2733c60ba66SKatsushi Kobayashi 2743c60ba66SKatsushi Kobayashi return (fwphy_rddata(sc, addr)); 2753c60ba66SKatsushi Kobayashi } 2763c60ba66SKatsushi Kobayashi 27703161bbcSDoug Rabson static uint32_t 2783c60ba66SKatsushi Kobayashi fwohci_set_bus_manager(struct firewire_comm *fc, u_int node) 2793c60ba66SKatsushi Kobayashi { 2803c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 2813c60ba66SKatsushi Kobayashi int i; 28203161bbcSDoug Rabson uint32_t bm; 2833c60ba66SKatsushi Kobayashi 2843c60ba66SKatsushi Kobayashi #define OHCI_CSR_DATA 0x0c 2853c60ba66SKatsushi Kobayashi #define OHCI_CSR_COMP 0x10 2863c60ba66SKatsushi Kobayashi #define OHCI_CSR_CONT 0x14 2873c60ba66SKatsushi Kobayashi #define OHCI_BUS_MANAGER_ID 0 2883c60ba66SKatsushi Kobayashi 2893c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_DATA, node); 2903c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_COMP, 0x3f); 2913c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_CONT, OHCI_BUS_MANAGER_ID); 2923c60ba66SKatsushi Kobayashi for (i = 0; !(OREAD(sc, OHCI_CSR_CONT) & (1<<31)) && (i < 1000); i++) 2934ed65ce9SHidetoshi Shimokawa DELAY(10); 2943c60ba66SKatsushi Kobayashi bm = OREAD(sc, OHCI_CSR_DATA); 29517c3d42cSHidetoshi Shimokawa if ((bm & 0x3f) == 0x3f) 2963c60ba66SKatsushi Kobayashi bm = node; 297f9d9941fSHidetoshi Shimokawa if (firewire_debug) 298373d9227SSean Bruno device_printf(sc->fc.dev, "%s: %d->%d (loop=%d)\n", 299373d9227SSean Bruno __func__, bm, node, i); 3003c60ba66SKatsushi Kobayashi return (bm); 3013c60ba66SKatsushi Kobayashi } 3023c60ba66SKatsushi Kobayashi 30303161bbcSDoug Rabson static uint32_t 304c572b810SHidetoshi Shimokawa fwphy_rddata(struct fwohci_softc *sc, u_int addr) 3053c60ba66SKatsushi Kobayashi { 30603161bbcSDoug Rabson uint32_t fun, stat; 307e4b13179SHidetoshi Shimokawa u_int i, retry = 0; 3083c60ba66SKatsushi Kobayashi 3093c60ba66SKatsushi Kobayashi addr &= 0xf; 310e4b13179SHidetoshi Shimokawa #define MAX_RETRY 100 311e4b13179SHidetoshi Shimokawa again: 312e4b13179SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_REG_FAIL); 3133c60ba66SKatsushi Kobayashi fun = PHYDEV_RDCMD | (addr << PHYDEV_REGADDR); 3143c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PHYACCESS, fun); 315e4b13179SHidetoshi Shimokawa for (i = 0; i < MAX_RETRY; i++) { 3163c60ba66SKatsushi Kobayashi fun = OREAD(sc, OHCI_PHYACCESS); 3173c60ba66SKatsushi Kobayashi if ((fun & PHYDEV_RDCMD) == 0 && (fun & PHYDEV_RDDONE) != 0) 3183c60ba66SKatsushi Kobayashi break; 3194ed65ce9SHidetoshi Shimokawa DELAY(100); 3203c60ba66SKatsushi Kobayashi } 321e4b13179SHidetoshi Shimokawa if (i >= MAX_RETRY) { 322f9d9941fSHidetoshi Shimokawa if (firewire_debug) 323373d9227SSean Bruno device_printf(sc->fc.dev, "%s: failed(1).\n", __func__); 3241f2361f8SHidetoshi Shimokawa if (++retry < MAX_RETRY) { 3254ed65ce9SHidetoshi Shimokawa DELAY(100); 3261f2361f8SHidetoshi Shimokawa goto again; 3271f2361f8SHidetoshi Shimokawa } 328e4b13179SHidetoshi Shimokawa } 329e4b13179SHidetoshi Shimokawa /* Make sure that SCLK is started */ 330e4b13179SHidetoshi Shimokawa stat = OREAD(sc, FWOHCI_INTSTAT); 331e4b13179SHidetoshi Shimokawa if ((stat & OHCI_INT_REG_FAIL) != 0 || 332e4b13179SHidetoshi Shimokawa ((fun >> PHYDEV_REGADDR) & 0xf) != addr) { 333f9d9941fSHidetoshi Shimokawa if (firewire_debug) 334373d9227SSean Bruno device_printf(sc->fc.dev, "%s: failed(2).\n", __func__); 335e4b13179SHidetoshi Shimokawa if (++retry < MAX_RETRY) { 3364ed65ce9SHidetoshi Shimokawa DELAY(100); 337e4b13179SHidetoshi Shimokawa goto again; 338e4b13179SHidetoshi Shimokawa } 339e4b13179SHidetoshi Shimokawa } 340373d9227SSean Bruno if (firewire_debug > 1 || retry >= MAX_RETRY) 341e4b13179SHidetoshi Shimokawa device_printf(sc->fc.dev, 342373d9227SSean Bruno "%s:: 0x%x loop=%d, retry=%d\n", 343373d9227SSean Bruno __func__, addr, i, retry); 344e4b13179SHidetoshi Shimokawa #undef MAX_RETRY 3453c60ba66SKatsushi Kobayashi return ((fun >> PHYDEV_RDDATA) & 0xff); 3463c60ba66SKatsushi Kobayashi } 34723667f08SAlexander Kabaev 3483c60ba66SKatsushi Kobayashi /* Device specific ioctl. */ 3493c60ba66SKatsushi Kobayashi int 35089c9c53dSPoul-Henning Kamp fwohci_ioctl (struct cdev *dev, u_long cmd, caddr_t data, int flag, fw_proc *td) 3513c60ba66SKatsushi Kobayashi { 3523c60ba66SKatsushi Kobayashi struct firewire_softc *sc; 3533c60ba66SKatsushi Kobayashi struct fwohci_softc *fc; 3543c60ba66SKatsushi Kobayashi int unit = DEV2UNIT(dev); 3553c60ba66SKatsushi Kobayashi int err = 0; 3563c60ba66SKatsushi Kobayashi struct fw_reg_req_t *reg = (struct fw_reg_req_t *) data; 35703161bbcSDoug Rabson uint32_t *dmach = (uint32_t *) data; 3583c60ba66SKatsushi Kobayashi 3593c60ba66SKatsushi Kobayashi sc = devclass_get_softc(firewire_devclass, unit); 36023667f08SAlexander Kabaev if (sc == NULL) 3613c60ba66SKatsushi Kobayashi return (EINVAL); 36223667f08SAlexander Kabaev 3633c60ba66SKatsushi Kobayashi fc = (struct fwohci_softc *)sc->fc; 3643c60ba66SKatsushi Kobayashi 3653c60ba66SKatsushi Kobayashi if (!data) 3663c60ba66SKatsushi Kobayashi return (EINVAL); 3673c60ba66SKatsushi Kobayashi 3683c60ba66SKatsushi Kobayashi switch (cmd) { 3693c60ba66SKatsushi Kobayashi case FWOHCI_WRREG: 3703c60ba66SKatsushi Kobayashi #define OHCI_MAX_REG 0x800 3713c60ba66SKatsushi Kobayashi if (reg->addr <= OHCI_MAX_REG) { 3723c60ba66SKatsushi Kobayashi OWRITE(fc, reg->addr, reg->data); 3733c60ba66SKatsushi Kobayashi reg->data = OREAD(fc, reg->addr); 3743c60ba66SKatsushi Kobayashi } else { 3753c60ba66SKatsushi Kobayashi err = EINVAL; 3763c60ba66SKatsushi Kobayashi } 3773c60ba66SKatsushi Kobayashi break; 3783c60ba66SKatsushi Kobayashi case FWOHCI_RDREG: 3793c60ba66SKatsushi Kobayashi if (reg->addr <= OHCI_MAX_REG) { 3803c60ba66SKatsushi Kobayashi reg->data = OREAD(fc, reg->addr); 3813c60ba66SKatsushi Kobayashi } else { 3823c60ba66SKatsushi Kobayashi err = EINVAL; 3833c60ba66SKatsushi Kobayashi } 3843c60ba66SKatsushi Kobayashi break; 3853c60ba66SKatsushi Kobayashi /* Read DMA descriptors for debug */ 3863c60ba66SKatsushi Kobayashi case DUMPDMA: 3873c60ba66SKatsushi Kobayashi if (*dmach <= OHCI_MAX_DMA_CH) { 3883c60ba66SKatsushi Kobayashi dump_dma(fc, *dmach); 3893c60ba66SKatsushi Kobayashi dump_db(fc, *dmach); 3903c60ba66SKatsushi Kobayashi } else { 3913c60ba66SKatsushi Kobayashi err = EINVAL; 3923c60ba66SKatsushi Kobayashi } 3933c60ba66SKatsushi Kobayashi break; 394f9c8c31dSHidetoshi Shimokawa /* Read/Write Phy registers */ 395f9c8c31dSHidetoshi Shimokawa #define OHCI_MAX_PHY_REG 0xf 396f9c8c31dSHidetoshi Shimokawa case FWOHCI_RDPHYREG: 397f9c8c31dSHidetoshi Shimokawa if (reg->addr <= OHCI_MAX_PHY_REG) 398f9c8c31dSHidetoshi Shimokawa reg->data = fwphy_rddata(fc, reg->addr); 399f9c8c31dSHidetoshi Shimokawa else 400f9c8c31dSHidetoshi Shimokawa err = EINVAL; 401f9c8c31dSHidetoshi Shimokawa break; 402f9c8c31dSHidetoshi Shimokawa case FWOHCI_WRPHYREG: 403f9c8c31dSHidetoshi Shimokawa if (reg->addr <= OHCI_MAX_PHY_REG) 404f9c8c31dSHidetoshi Shimokawa reg->data = fwphy_wrdata(fc, reg->addr, reg->data); 405f9c8c31dSHidetoshi Shimokawa else 406f9c8c31dSHidetoshi Shimokawa err = EINVAL; 407f9c8c31dSHidetoshi Shimokawa break; 4083c60ba66SKatsushi Kobayashi default: 409f9c8c31dSHidetoshi Shimokawa err = EINVAL; 4103c60ba66SKatsushi Kobayashi break; 4113c60ba66SKatsushi Kobayashi } 4123c60ba66SKatsushi Kobayashi return err; 4133c60ba66SKatsushi Kobayashi } 414c572b810SHidetoshi Shimokawa 415d0fd7bc6SHidetoshi Shimokawa static int 416d0fd7bc6SHidetoshi Shimokawa fwohci_probe_phy(struct fwohci_softc *sc, device_t dev) 4173c60ba66SKatsushi Kobayashi { 41803161bbcSDoug Rabson uint32_t reg, reg2; 419d0fd7bc6SHidetoshi Shimokawa int e1394a = 1; 42023667f08SAlexander Kabaev 421d0fd7bc6SHidetoshi Shimokawa /* 422d0fd7bc6SHidetoshi Shimokawa * probe PHY parameters 423d0fd7bc6SHidetoshi Shimokawa * 0. to prove PHY version, whether compliance of 1394a. 424d0fd7bc6SHidetoshi Shimokawa * 1. to probe maximum speed supported by the PHY and 425d0fd7bc6SHidetoshi Shimokawa * number of port supported by core-logic. 426d0fd7bc6SHidetoshi Shimokawa * It is not actually available port on your PC . 427d0fd7bc6SHidetoshi Shimokawa */ 428d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS); 42933662e36SHidetoshi Shimokawa DELAY(500); 43033662e36SHidetoshi Shimokawa 431d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, FW_PHY_SPD_REG); 432d0fd7bc6SHidetoshi Shimokawa 433d0fd7bc6SHidetoshi Shimokawa if ((reg >> 5) != 7) { 434d0fd7bc6SHidetoshi Shimokawa sc->fc.mode &= ~FWPHYASYST; 435d0fd7bc6SHidetoshi Shimokawa sc->fc.nport = reg & FW_PHY_NP; 436d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = reg & FW_PHY_SPD >> 6; 437d0fd7bc6SHidetoshi Shimokawa if (sc->fc.speed > MAX_SPEED) { 438d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "invalid speed %d (fixed to %d).\n", 439d0fd7bc6SHidetoshi Shimokawa sc->fc.speed, MAX_SPEED); 440d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = MAX_SPEED; 441d0fd7bc6SHidetoshi Shimokawa } 442d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 44394b6f028SHidetoshi Shimokawa "Phy 1394 only %s, %d ports.\n", 44494b6f028SHidetoshi Shimokawa linkspeed[sc->fc.speed], sc->fc.nport); 445d0fd7bc6SHidetoshi Shimokawa } else { 446d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_rddata(sc, FW_PHY_ESPD_REG); 447d0fd7bc6SHidetoshi Shimokawa sc->fc.mode |= FWPHYASYST; 448d0fd7bc6SHidetoshi Shimokawa sc->fc.nport = reg & FW_PHY_NP; 449d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = (reg2 & FW_PHY_ESPD) >> 5; 450d0fd7bc6SHidetoshi Shimokawa if (sc->fc.speed > MAX_SPEED) { 451d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "invalid speed %d (fixed to %d).\n", 452d0fd7bc6SHidetoshi Shimokawa sc->fc.speed, MAX_SPEED); 453d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = MAX_SPEED; 454d0fd7bc6SHidetoshi Shimokawa } 455d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 45694b6f028SHidetoshi Shimokawa "Phy 1394a available %s, %d ports.\n", 45794b6f028SHidetoshi Shimokawa linkspeed[sc->fc.speed], sc->fc.nport); 458d0fd7bc6SHidetoshi Shimokawa 459d0fd7bc6SHidetoshi Shimokawa /* check programPhyEnable */ 460d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_rddata(sc, 5); 461d0fd7bc6SHidetoshi Shimokawa #if 0 462d0fd7bc6SHidetoshi Shimokawa if (e1394a && (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_PRPHY)) { 463d0fd7bc6SHidetoshi Shimokawa #else /* XXX force to enable 1394a */ 464d0fd7bc6SHidetoshi Shimokawa if (e1394a) { 465d0fd7bc6SHidetoshi Shimokawa #endif 466f9d9941fSHidetoshi Shimokawa if (firewire_debug) 467d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 468d0fd7bc6SHidetoshi Shimokawa "Enable 1394a Enhancements\n"); 469d0fd7bc6SHidetoshi Shimokawa /* enable EAA EMC */ 470d0fd7bc6SHidetoshi Shimokawa reg2 |= 0x03; 471d0fd7bc6SHidetoshi Shimokawa /* set aPhyEnhanceEnable */ 472d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_PHYEN); 473d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_PRPHY); 474d0fd7bc6SHidetoshi Shimokawa } else { 475d0fd7bc6SHidetoshi Shimokawa /* for safe */ 476d0fd7bc6SHidetoshi Shimokawa reg2 &= ~0x83; 477d0fd7bc6SHidetoshi Shimokawa } 478d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_wrdata(sc, 5, reg2); 479d0fd7bc6SHidetoshi Shimokawa } 480d0fd7bc6SHidetoshi Shimokawa 481d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, FW_PHY_SPD_REG); 482d0fd7bc6SHidetoshi Shimokawa if ((reg >> 5) == 7) { 483d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, 4); 484d0fd7bc6SHidetoshi Shimokawa reg |= 1 << 6; 485d0fd7bc6SHidetoshi Shimokawa fwphy_wrdata(sc, 4, reg); 486d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, 4); 487d0fd7bc6SHidetoshi Shimokawa } 488d0fd7bc6SHidetoshi Shimokawa return 0; 489d0fd7bc6SHidetoshi Shimokawa } 490d0fd7bc6SHidetoshi Shimokawa 491d0fd7bc6SHidetoshi Shimokawa 492d0fd7bc6SHidetoshi Shimokawa void 493d0fd7bc6SHidetoshi Shimokawa fwohci_reset(struct fwohci_softc *sc, device_t dev) 494d0fd7bc6SHidetoshi Shimokawa { 49594b6f028SHidetoshi Shimokawa int i, max_rec, speed; 49603161bbcSDoug Rabson uint32_t reg, reg2; 4973c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 498d0fd7bc6SHidetoshi Shimokawa 49995a24954SDoug Rabson /* Disable interrupts */ 500d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, ~0); 501d0fd7bc6SHidetoshi Shimokawa 50295a24954SDoug Rabson /* Now stopping all DMA channels */ 503d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN); 504d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN); 505d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 506d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 507d0fd7bc6SHidetoshi Shimokawa 508d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASKCLR, ~0); 509d0fd7bc6SHidetoshi Shimokawa for (i = 0; i < sc->fc.nisodma; i++) { 510d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN); 511d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN); 512d0fd7bc6SHidetoshi Shimokawa } 513d0fd7bc6SHidetoshi Shimokawa 514453130d9SPedro F. Giffuni /* FLUSH FIFO and reset Transmitter/Receiver */ 515d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET); 516f9d9941fSHidetoshi Shimokawa if (firewire_debug) 517d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "resetting OHCI..."); 518d0fd7bc6SHidetoshi Shimokawa i = 0; 519d0fd7bc6SHidetoshi Shimokawa while (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_RESET) { 520d0fd7bc6SHidetoshi Shimokawa if (i++ > 100) break; 521d0fd7bc6SHidetoshi Shimokawa DELAY(1000); 522d0fd7bc6SHidetoshi Shimokawa } 523f9d9941fSHidetoshi Shimokawa if (firewire_debug) 524d0fd7bc6SHidetoshi Shimokawa printf("done (loop=%d)\n", i); 525d0fd7bc6SHidetoshi Shimokawa 52694b6f028SHidetoshi Shimokawa /* Probe phy */ 52794b6f028SHidetoshi Shimokawa fwohci_probe_phy(sc, dev); 52894b6f028SHidetoshi Shimokawa 52994b6f028SHidetoshi Shimokawa /* Probe link */ 530d0fd7bc6SHidetoshi Shimokawa reg = OREAD(sc, OHCI_BUS_OPT); 531d0fd7bc6SHidetoshi Shimokawa reg2 = reg | OHCI_BUSFNC; 53294b6f028SHidetoshi Shimokawa max_rec = (reg & 0x0000f000) >> 12; 53394b6f028SHidetoshi Shimokawa speed = (reg & 0x00000007); 53494b6f028SHidetoshi Shimokawa device_printf(dev, "Link %s, max_rec %d bytes.\n", 53594b6f028SHidetoshi Shimokawa linkspeed[speed], MAXREC(max_rec)); 53694b6f028SHidetoshi Shimokawa /* XXX fix max_rec */ 53794b6f028SHidetoshi Shimokawa sc->fc.maxrec = sc->fc.speed + 8; 53894b6f028SHidetoshi Shimokawa if (max_rec != sc->fc.maxrec) { 53994b6f028SHidetoshi Shimokawa reg2 = (reg2 & 0xffff0fff) | (sc->fc.maxrec << 12); 54094b6f028SHidetoshi Shimokawa device_printf(dev, "max_rec %d -> %d\n", 54194b6f028SHidetoshi Shimokawa MAXREC(max_rec), MAXREC(sc->fc.maxrec)); 54294b6f028SHidetoshi Shimokawa } 543f9d9941fSHidetoshi Shimokawa if (firewire_debug) 544d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "BUS_OPT 0x%x -> 0x%x\n", reg, reg2); 545d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_BUS_OPT, reg2); 546d0fd7bc6SHidetoshi Shimokawa 54794b6f028SHidetoshi Shimokawa /* Initialize registers */ 548d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_CROMHDR, sc->fc.config_rom[0]); 54977ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_CROMPTR, sc->crom_dma.bus_addr); 550d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_BIGEND); 551d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_POSTWR); 55277ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_SID_BUF, sc->sid_dma.bus_addr); 553d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_SID); 5549339321dSHidetoshi Shimokawa 55594b6f028SHidetoshi Shimokawa /* Enable link */ 55694b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LINKEN); 55794b6f028SHidetoshi Shimokawa 55894b6f028SHidetoshi Shimokawa /* Force to start async RX DMA */ 5599339321dSHidetoshi Shimokawa sc->arrq.xferq.flag &= ~FWXFERQ_RUNNING; 5609339321dSHidetoshi Shimokawa sc->arrs.xferq.flag &= ~FWXFERQ_RUNNING; 561d0fd7bc6SHidetoshi Shimokawa fwohci_rx_enable(sc, &sc->arrq); 562d0fd7bc6SHidetoshi Shimokawa fwohci_rx_enable(sc, &sc->arrs); 563d0fd7bc6SHidetoshi Shimokawa 56494b6f028SHidetoshi Shimokawa /* Initialize async TX */ 56594b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD); 56694b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD); 567630529adSHidetoshi Shimokawa 56894b6f028SHidetoshi Shimokawa /* AT Retries */ 56994b6f028SHidetoshi Shimokawa OWRITE(sc, FWOHCI_RETRY, 57094b6f028SHidetoshi Shimokawa /* CycleLimit PhyRespRetries ATRespRetries ATReqRetries */ 57194b6f028SHidetoshi Shimokawa (0xffff << 16) | (0x0f << 8) | (0x0f << 4) | 0x0f); 572630529adSHidetoshi Shimokawa 573630529adSHidetoshi Shimokawa sc->atrq.top = STAILQ_FIRST(&sc->atrq.db_trq); 574630529adSHidetoshi Shimokawa sc->atrs.top = STAILQ_FIRST(&sc->atrs.db_trq); 575630529adSHidetoshi Shimokawa sc->atrq.bottom = sc->atrq.top; 576630529adSHidetoshi Shimokawa sc->atrs.bottom = sc->atrs.top; 577630529adSHidetoshi Shimokawa 578d0fd7bc6SHidetoshi Shimokawa for (i = 0, db_tr = sc->atrq.top; i < sc->atrq.ndb; 579d0fd7bc6SHidetoshi Shimokawa i++, db_tr = STAILQ_NEXT(db_tr, link)) { 580d0fd7bc6SHidetoshi Shimokawa db_tr->xfer = NULL; 581d0fd7bc6SHidetoshi Shimokawa } 582d0fd7bc6SHidetoshi Shimokawa for (i = 0, db_tr = sc->atrs.top; i < sc->atrs.ndb; 583d0fd7bc6SHidetoshi Shimokawa i++, db_tr = STAILQ_NEXT(db_tr, link)) { 584d0fd7bc6SHidetoshi Shimokawa db_tr->xfer = NULL; 585d0fd7bc6SHidetoshi Shimokawa } 586d0fd7bc6SHidetoshi Shimokawa 58795a24954SDoug Rabson /* Enable interrupts */ 5889950b741SHidetoshi Shimokawa sc->intmask = (OHCI_INT_ERR | OHCI_INT_PHY_SID 589d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS 590d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS 591d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_PHY_BUS_R | OHCI_INT_PW_ERR); 5929950b741SHidetoshi Shimokawa sc->intmask |= OHCI_INT_DMA_IR | OHCI_INT_DMA_IT; 5939950b741SHidetoshi Shimokawa sc->intmask |= OHCI_INT_CYC_LOST | OHCI_INT_PHY_INT; 5949950b741SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, sc->intmask); 595d0fd7bc6SHidetoshi Shimokawa fwohci_set_intr(&sc->fc, 1); 596d0fd7bc6SHidetoshi Shimokawa } 597d0fd7bc6SHidetoshi Shimokawa 598d0fd7bc6SHidetoshi Shimokawa int 599d0fd7bc6SHidetoshi Shimokawa fwohci_init(struct fwohci_softc *sc, device_t dev) 600d0fd7bc6SHidetoshi Shimokawa { 601ff04511eSHidetoshi Shimokawa int i, mver; 60203161bbcSDoug Rabson uint32_t reg; 60303161bbcSDoug Rabson uint8_t ui[8]; 6043c60ba66SKatsushi Kobayashi 605ff04511eSHidetoshi Shimokawa /* OHCI version */ 6063c60ba66SKatsushi Kobayashi reg = OREAD(sc, OHCI_VERSION); 607ff04511eSHidetoshi Shimokawa mver = (reg >> 16) & 0xff; 6083c60ba66SKatsushi Kobayashi device_printf(dev, "OHCI version %x.%x (ROM=%d)\n", 609ff04511eSHidetoshi Shimokawa mver, reg & 0xff, (reg >> 24) & 1); 610ff04511eSHidetoshi Shimokawa if (mver < 1 || mver > 9) { 61118349893SHidetoshi Shimokawa device_printf(dev, "invalid OHCI version\n"); 61218349893SHidetoshi Shimokawa return (ENXIO); 61318349893SHidetoshi Shimokawa } 61418349893SHidetoshi Shimokawa 61595a24954SDoug Rabson /* Available Isochronous DMA channel probe */ 6167054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASK, 0xffffffff); 6177054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASK, 0xffffffff); 6187054e848SHidetoshi Shimokawa reg = OREAD(sc, OHCI_IT_MASK) & OREAD(sc, OHCI_IR_MASK); 6197054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASKCLR, 0xffffffff); 6207054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASKCLR, 0xffffffff); 6217054e848SHidetoshi Shimokawa for (i = 0; i < 0x20; i++) 6227054e848SHidetoshi Shimokawa if ((reg & (1 << i)) == 0) 6237054e848SHidetoshi Shimokawa break; 6243c60ba66SKatsushi Kobayashi sc->fc.nisodma = i; 62595a24954SDoug Rabson device_printf(dev, "No. of Isochronous channels is %d.\n", i); 626f40a2915SHidetoshi Shimokawa if (i == 0) 627f40a2915SHidetoshi Shimokawa return (ENXIO); 6283c60ba66SKatsushi Kobayashi 6293c60ba66SKatsushi Kobayashi sc->fc.arq = &sc->arrq.xferq; 6303c60ba66SKatsushi Kobayashi sc->fc.ars = &sc->arrs.xferq; 6313c60ba66SKatsushi Kobayashi sc->fc.atq = &sc->atrq.xferq; 6323c60ba66SKatsushi Kobayashi sc->fc.ats = &sc->atrs.xferq; 6333c60ba66SKatsushi Kobayashi 63477ee030bSHidetoshi Shimokawa sc->arrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 63577ee030bSHidetoshi Shimokawa sc->arrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 63677ee030bSHidetoshi Shimokawa sc->atrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 63777ee030bSHidetoshi Shimokawa sc->atrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 63877ee030bSHidetoshi Shimokawa 6393c60ba66SKatsushi Kobayashi sc->arrq.xferq.start = NULL; 6403c60ba66SKatsushi Kobayashi sc->arrs.xferq.start = NULL; 6413c60ba66SKatsushi Kobayashi sc->atrq.xferq.start = fwohci_start_atq; 6423c60ba66SKatsushi Kobayashi sc->atrs.xferq.start = fwohci_start_ats; 6433c60ba66SKatsushi Kobayashi 64477ee030bSHidetoshi Shimokawa sc->arrq.xferq.buf = NULL; 64577ee030bSHidetoshi Shimokawa sc->arrs.xferq.buf = NULL; 64677ee030bSHidetoshi Shimokawa sc->atrq.xferq.buf = NULL; 64777ee030bSHidetoshi Shimokawa sc->atrs.xferq.buf = NULL; 6483c60ba66SKatsushi Kobayashi 6496cada79aSHidetoshi Shimokawa sc->arrq.xferq.dmach = -1; 6506cada79aSHidetoshi Shimokawa sc->arrs.xferq.dmach = -1; 6516cada79aSHidetoshi Shimokawa sc->atrq.xferq.dmach = -1; 6526cada79aSHidetoshi Shimokawa sc->atrs.xferq.dmach = -1; 6536cada79aSHidetoshi Shimokawa 6543c60ba66SKatsushi Kobayashi sc->arrq.ndesc = 1; 6553c60ba66SKatsushi Kobayashi sc->arrs.ndesc = 1; 656645394e6SHidetoshi Shimokawa sc->atrq.ndesc = 8; /* equal to maximum of mbuf chains */ 657645394e6SHidetoshi Shimokawa sc->atrs.ndesc = 2; 6583c60ba66SKatsushi Kobayashi 6593c60ba66SKatsushi Kobayashi sc->arrq.ndb = NDB; 6603c60ba66SKatsushi Kobayashi sc->arrs.ndb = NDB / 2; 6613c60ba66SKatsushi Kobayashi sc->atrq.ndb = NDB; 6623c60ba66SKatsushi Kobayashi sc->atrs.ndb = NDB / 2; 6633c60ba66SKatsushi Kobayashi 6643c60ba66SKatsushi Kobayashi for (i = 0; i < sc->fc.nisodma; i++) { 6653c60ba66SKatsushi Kobayashi sc->fc.it[i] = &sc->it[i].xferq; 6663c60ba66SKatsushi Kobayashi sc->fc.ir[i] = &sc->ir[i].xferq; 6676cada79aSHidetoshi Shimokawa sc->it[i].xferq.dmach = i; 6686cada79aSHidetoshi Shimokawa sc->ir[i].xferq.dmach = i; 6693c60ba66SKatsushi Kobayashi sc->it[i].ndb = 0; 6703c60ba66SKatsushi Kobayashi sc->ir[i].ndb = 0; 6713c60ba66SKatsushi Kobayashi } 6723c60ba66SKatsushi Kobayashi 6733c60ba66SKatsushi Kobayashi sc->fc.tcode = tinfo; 67477ee030bSHidetoshi Shimokawa sc->fc.dev = dev; 6753c60ba66SKatsushi Kobayashi 67677ee030bSHidetoshi Shimokawa sc->fc.config_rom = fwdma_malloc(&sc->fc, CROMSIZE, CROMSIZE, 6770752b99dSMarius Strobl &sc->crom_dma, BUS_DMA_WAITOK | BUS_DMA_COHERENT); 67877ee030bSHidetoshi Shimokawa if (sc->fc.config_rom == NULL) { 67977ee030bSHidetoshi Shimokawa device_printf(dev, "config_rom alloc failed."); 6803c60ba66SKatsushi Kobayashi return ENOMEM; 6813c60ba66SKatsushi Kobayashi } 6823c60ba66SKatsushi Kobayashi 6830bc666e0SHidetoshi Shimokawa #if 0 6840bc666e0SHidetoshi Shimokawa bzero(&sc->fc.config_rom[0], CROMSIZE); 6853c60ba66SKatsushi Kobayashi sc->fc.config_rom[1] = 0x31333934; 6863c60ba66SKatsushi Kobayashi sc->fc.config_rom[2] = 0xf000a002; 6873c60ba66SKatsushi Kobayashi sc->fc.config_rom[3] = OREAD(sc, OHCI_EUID_HI); 6883c60ba66SKatsushi Kobayashi sc->fc.config_rom[4] = OREAD(sc, OHCI_EUID_LO); 6893c60ba66SKatsushi Kobayashi sc->fc.config_rom[5] = 0; 6903c60ba66SKatsushi Kobayashi sc->fc.config_rom[0] = (4 << 24) | (5 << 16); 6913c60ba66SKatsushi Kobayashi 6923c60ba66SKatsushi Kobayashi sc->fc.config_rom[0] |= fw_crc16(&sc->fc.config_rom[1], 5*4); 69377ee030bSHidetoshi Shimokawa #endif 6943c60ba66SKatsushi Kobayashi 695453130d9SPedro F. Giffuni /* SID receive buffer must align 2^11 */ 6963c60ba66SKatsushi Kobayashi #define OHCI_SIDSIZE (1 << 11) 69777ee030bSHidetoshi Shimokawa sc->sid_buf = fwdma_malloc(&sc->fc, OHCI_SIDSIZE, OHCI_SIDSIZE, 6980752b99dSMarius Strobl &sc->sid_dma, BUS_DMA_WAITOK | BUS_DMA_COHERENT); 69977ee030bSHidetoshi Shimokawa if (sc->sid_buf == NULL) { 70077ee030bSHidetoshi Shimokawa device_printf(dev, "sid_buf alloc failed."); 70116e0f484SHidetoshi Shimokawa return ENOMEM; 70216e0f484SHidetoshi Shimokawa } 7033c60ba66SKatsushi Kobayashi 70403161bbcSDoug Rabson fwdma_malloc(&sc->fc, sizeof(uint32_t), sizeof(uint32_t), 70577ee030bSHidetoshi Shimokawa &sc->dummy_dma, BUS_DMA_WAITOK); 70677ee030bSHidetoshi Shimokawa 70777ee030bSHidetoshi Shimokawa if (sc->dummy_dma.v_addr == NULL) { 70877ee030bSHidetoshi Shimokawa device_printf(dev, "dummy_dma alloc failed."); 70977ee030bSHidetoshi Shimokawa return ENOMEM; 71077ee030bSHidetoshi Shimokawa } 71177ee030bSHidetoshi Shimokawa 71277ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->arrq); 7131f2361f8SHidetoshi Shimokawa if ((sc->arrq.flags & FWOHCI_DBCH_INIT) == 0) 7141f2361f8SHidetoshi Shimokawa return ENOMEM; 7151f2361f8SHidetoshi Shimokawa 71677ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->arrs); 7171f2361f8SHidetoshi Shimokawa if ((sc->arrs.flags & FWOHCI_DBCH_INIT) == 0) 7181f2361f8SHidetoshi Shimokawa return ENOMEM; 7193c60ba66SKatsushi Kobayashi 72077ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->atrq); 7211f2361f8SHidetoshi Shimokawa if ((sc->atrq.flags & FWOHCI_DBCH_INIT) == 0) 7221f2361f8SHidetoshi Shimokawa return ENOMEM; 7231f2361f8SHidetoshi Shimokawa 72477ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->atrs); 7251f2361f8SHidetoshi Shimokawa if ((sc->atrs.flags & FWOHCI_DBCH_INIT) == 0) 7261f2361f8SHidetoshi Shimokawa return ENOMEM; 7273c60ba66SKatsushi Kobayashi 728c547b896SHidetoshi Shimokawa sc->fc.eui.hi = OREAD(sc, FWOHCIGUID_H); 729c547b896SHidetoshi Shimokawa sc->fc.eui.lo = OREAD(sc, FWOHCIGUID_L); 730c547b896SHidetoshi Shimokawa for (i = 0; i < 8; i++) 731c547b896SHidetoshi Shimokawa ui[i] = FW_EUI64_BYTE(&sc->fc.eui,i); 7323c60ba66SKatsushi Kobayashi device_printf(dev, "EUI64 %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n", 733c547b896SHidetoshi Shimokawa ui[0], ui[1], ui[2], ui[3], ui[4], ui[5], ui[6], ui[7]); 734c547b896SHidetoshi Shimokawa 7353c60ba66SKatsushi Kobayashi sc->fc.ioctl = fwohci_ioctl; 7363c60ba66SKatsushi Kobayashi sc->fc.cyctimer = fwohci_cyctimer; 7373c60ba66SKatsushi Kobayashi sc->fc.set_bmr = fwohci_set_bus_manager; 7383c60ba66SKatsushi Kobayashi sc->fc.ibr = fwohci_ibr; 7393c60ba66SKatsushi Kobayashi sc->fc.irx_enable = fwohci_irx_enable; 7403c60ba66SKatsushi Kobayashi sc->fc.irx_disable = fwohci_irx_disable; 7413c60ba66SKatsushi Kobayashi 7423c60ba66SKatsushi Kobayashi sc->fc.itx_enable = fwohci_itxbuf_enable; 7433c60ba66SKatsushi Kobayashi sc->fc.itx_disable = fwohci_itx_disable; 74477ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 7453c60ba66SKatsushi Kobayashi sc->fc.irx_post = fwohci_irx_post; 74677ee030bSHidetoshi Shimokawa #else 74777ee030bSHidetoshi Shimokawa sc->fc.irx_post = NULL; 74877ee030bSHidetoshi Shimokawa #endif 7493c60ba66SKatsushi Kobayashi sc->fc.itx_post = NULL; 7503c60ba66SKatsushi Kobayashi sc->fc.timeout = fwohci_timeout; 7513c60ba66SKatsushi Kobayashi sc->fc.poll = fwohci_poll; 7523c60ba66SKatsushi Kobayashi sc->fc.set_intr = fwohci_set_intr; 753c572b810SHidetoshi Shimokawa 75477ee030bSHidetoshi Shimokawa sc->intmask = sc->irstat = sc->itstat = 0; 75577ee030bSHidetoshi Shimokawa 7569950b741SHidetoshi Shimokawa /* Init task queue */ 7579950b741SHidetoshi Shimokawa sc->fc.taskqueue = taskqueue_create_fast("fw_taskq", M_WAITOK, 7589950b741SHidetoshi Shimokawa taskqueue_thread_enqueue, &sc->fc.taskqueue); 7599950b741SHidetoshi Shimokawa taskqueue_start_threads(&sc->fc.taskqueue, 1, PI_NET, "fw%d_taskq", 7609950b741SHidetoshi Shimokawa device_get_unit(dev)); 7619950b741SHidetoshi Shimokawa TASK_INIT(&sc->fwohci_task_busreset, 2, fwohci_task_busreset, sc); 7629950b741SHidetoshi Shimokawa TASK_INIT(&sc->fwohci_task_sid, 1, fwohci_task_sid, sc); 7639950b741SHidetoshi Shimokawa TASK_INIT(&sc->fwohci_task_dma, 0, fwohci_task_dma, sc); 7649950b741SHidetoshi Shimokawa 765d0fd7bc6SHidetoshi Shimokawa fw_init(&sc->fc); 766d0fd7bc6SHidetoshi Shimokawa fwohci_reset(sc, dev); 7673c60ba66SKatsushi Kobayashi 768d0fd7bc6SHidetoshi Shimokawa return 0; 7693c60ba66SKatsushi Kobayashi } 770c572b810SHidetoshi Shimokawa 771c572b810SHidetoshi Shimokawa void 772c572b810SHidetoshi Shimokawa fwohci_timeout(void *arg) 7733c60ba66SKatsushi Kobayashi { 7743c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 7753c60ba66SKatsushi Kobayashi 7763c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)arg; 7773c60ba66SKatsushi Kobayashi } 778c572b810SHidetoshi Shimokawa 77903161bbcSDoug Rabson uint32_t 780c572b810SHidetoshi Shimokawa fwohci_cyctimer(struct firewire_comm *fc) 7813c60ba66SKatsushi Kobayashi { 7823c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 7833c60ba66SKatsushi Kobayashi return (OREAD(sc, OHCI_CYCLETIMER)); 7843c60ba66SKatsushi Kobayashi } 7853c60ba66SKatsushi Kobayashi 7861f2361f8SHidetoshi Shimokawa int 7871f2361f8SHidetoshi Shimokawa fwohci_detach(struct fwohci_softc *sc, device_t dev) 7881f2361f8SHidetoshi Shimokawa { 7891f2361f8SHidetoshi Shimokawa int i; 7901f2361f8SHidetoshi Shimokawa 79177ee030bSHidetoshi Shimokawa if (sc->sid_buf != NULL) 79277ee030bSHidetoshi Shimokawa fwdma_free(&sc->fc, &sc->sid_dma); 79377ee030bSHidetoshi Shimokawa if (sc->fc.config_rom != NULL) 79477ee030bSHidetoshi Shimokawa fwdma_free(&sc->fc, &sc->crom_dma); 7951f2361f8SHidetoshi Shimokawa 7961f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->arrq); 7971f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->arrs); 7981f2361f8SHidetoshi Shimokawa 7991f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->atrq); 8001f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->atrs); 8011f2361f8SHidetoshi Shimokawa 8021f2361f8SHidetoshi Shimokawa for (i = 0; i < sc->fc.nisodma; i++) { 8031f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->it[i]); 8041f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->ir[i]); 8051f2361f8SHidetoshi Shimokawa } 8069950b741SHidetoshi Shimokawa if (sc->fc.taskqueue != NULL) { 8079950b741SHidetoshi Shimokawa taskqueue_drain(sc->fc.taskqueue, &sc->fwohci_task_busreset); 8089950b741SHidetoshi Shimokawa taskqueue_drain(sc->fc.taskqueue, &sc->fwohci_task_sid); 8099950b741SHidetoshi Shimokawa taskqueue_drain(sc->fc.taskqueue, &sc->fwohci_task_dma); 8109950b741SHidetoshi Shimokawa taskqueue_drain(sc->fc.taskqueue, &sc->fc.task_timeout); 8119950b741SHidetoshi Shimokawa taskqueue_free(sc->fc.taskqueue); 8129950b741SHidetoshi Shimokawa sc->fc.taskqueue = NULL; 8139950b741SHidetoshi Shimokawa } 8141f2361f8SHidetoshi Shimokawa 8151f2361f8SHidetoshi Shimokawa return 0; 8161f2361f8SHidetoshi Shimokawa } 8171f2361f8SHidetoshi Shimokawa 818d6105b60SHidetoshi Shimokawa #define LAST_DB(dbtr, db) do { \ 819d6105b60SHidetoshi Shimokawa struct fwohcidb_tr *_dbtr = (dbtr); \ 820d6105b60SHidetoshi Shimokawa int _cnt = _dbtr->dbcnt; \ 821d6105b60SHidetoshi Shimokawa db = &_dbtr->db[ (_cnt > 2) ? (_cnt -1) : 0]; \ 822d6105b60SHidetoshi Shimokawa } while (0) 823d6105b60SHidetoshi Shimokawa 824c572b810SHidetoshi Shimokawa static void 82577ee030bSHidetoshi Shimokawa fwohci_execute_db(void *arg, bus_dma_segment_t *segs, int nseg, int error) 82677ee030bSHidetoshi Shimokawa { 82777ee030bSHidetoshi Shimokawa struct fwohcidb_tr *db_tr; 828c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 82977ee030bSHidetoshi Shimokawa bus_dma_segment_t *s; 83077ee030bSHidetoshi Shimokawa int i; 83177ee030bSHidetoshi Shimokawa 83277ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)arg; 83377ee030bSHidetoshi Shimokawa db = &db_tr->db[db_tr->dbcnt]; 83477ee030bSHidetoshi Shimokawa if (error) { 83577ee030bSHidetoshi Shimokawa if (firewire_debug || error != EFBIG) 83677ee030bSHidetoshi Shimokawa printf("fwohci_execute_db: error=%d\n", error); 83777ee030bSHidetoshi Shimokawa return; 83877ee030bSHidetoshi Shimokawa } 83977ee030bSHidetoshi Shimokawa for (i = 0; i < nseg; i++) { 84077ee030bSHidetoshi Shimokawa s = &segs[i]; 84177ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.addr, s->ds_addr); 84277ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.cmd, s->ds_len); 84377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, 0); 84477ee030bSHidetoshi Shimokawa db++; 84577ee030bSHidetoshi Shimokawa db_tr->dbcnt++; 84677ee030bSHidetoshi Shimokawa } 84777ee030bSHidetoshi Shimokawa } 84877ee030bSHidetoshi Shimokawa 84977ee030bSHidetoshi Shimokawa static void 85077ee030bSHidetoshi Shimokawa fwohci_execute_db2(void *arg, bus_dma_segment_t *segs, int nseg, 85177ee030bSHidetoshi Shimokawa bus_size_t size, int error) 85277ee030bSHidetoshi Shimokawa { 85377ee030bSHidetoshi Shimokawa fwohci_execute_db(arg, segs, nseg, error); 85477ee030bSHidetoshi Shimokawa } 85577ee030bSHidetoshi Shimokawa 85677ee030bSHidetoshi Shimokawa static void 857c572b810SHidetoshi Shimokawa fwohci_start(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 8583c60ba66SKatsushi Kobayashi { 85991291042SWill Andrews int i; 860c4778b5dSHidetoshi Shimokawa int tcode, hdr_len, pl_off; 8613c60ba66SKatsushi Kobayashi int fsegment = -1; 86203161bbcSDoug Rabson uint32_t off; 8633c60ba66SKatsushi Kobayashi struct fw_xfer *xfer; 8643c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 865c4778b5dSHidetoshi Shimokawa struct fwohci_txpkthdr *ohcifp; 8663c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 867c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 86803161bbcSDoug Rabson uint32_t *ld; 8693c60ba66SKatsushi Kobayashi struct tcode_info *info; 870d6105b60SHidetoshi Shimokawa static int maxdesc=0; 8713c60ba66SKatsushi Kobayashi 8729950b741SHidetoshi Shimokawa FW_GLOCK_ASSERT(&sc->fc); 8739950b741SHidetoshi Shimokawa 8743c60ba66SKatsushi Kobayashi if (&sc->atrq == dbch) { 8753c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 8763c60ba66SKatsushi Kobayashi } else if (&sc->atrs == dbch) { 8773c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 8783c60ba66SKatsushi Kobayashi } else { 8793c60ba66SKatsushi Kobayashi return; 8803c60ba66SKatsushi Kobayashi } 8813c60ba66SKatsushi Kobayashi 8823c60ba66SKatsushi Kobayashi if (dbch->flags & FWOHCI_DBCH_FULL) 8833c60ba66SKatsushi Kobayashi return; 8843c60ba66SKatsushi Kobayashi 8853c60ba66SKatsushi Kobayashi db_tr = dbch->top; 8863c60ba66SKatsushi Kobayashi txloop: 8873c60ba66SKatsushi Kobayashi xfer = STAILQ_FIRST(&dbch->xferq.q); 8883c60ba66SKatsushi Kobayashi if (xfer == NULL) { 8893c60ba66SKatsushi Kobayashi goto kick; 8903c60ba66SKatsushi Kobayashi } 8919950b741SHidetoshi Shimokawa #if 0 8923c60ba66SKatsushi Kobayashi if (dbch->xferq.queued == 0) { 8933c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "TX queue empty\n"); 8943c60ba66SKatsushi Kobayashi } 8959950b741SHidetoshi Shimokawa #endif 8963c60ba66SKatsushi Kobayashi STAILQ_REMOVE_HEAD(&dbch->xferq.q, link); 8973c60ba66SKatsushi Kobayashi db_tr->xfer = xfer; 8989950b741SHidetoshi Shimokawa xfer->flag = FWXF_START; 8993c60ba66SKatsushi Kobayashi 900c4778b5dSHidetoshi Shimokawa fp = &xfer->send.hdr; 9013c60ba66SKatsushi Kobayashi tcode = fp->mode.common.tcode; 9023c60ba66SKatsushi Kobayashi 903c4778b5dSHidetoshi Shimokawa ohcifp = (struct fwohci_txpkthdr *) db_tr->db[1].db.immed; 9043c60ba66SKatsushi Kobayashi info = &tinfo[tcode]; 90577ee030bSHidetoshi Shimokawa hdr_len = pl_off = info->hdr_len; 906a1c9e73aSHidetoshi Shimokawa 907a1c9e73aSHidetoshi Shimokawa ld = &ohcifp->mode.ld[0]; 908a1c9e73aSHidetoshi Shimokawa ld[0] = ld[1] = ld[2] = ld[3] = 0; 909a1c9e73aSHidetoshi Shimokawa for (i = 0; i < pl_off; i+= 4) 910a1c9e73aSHidetoshi Shimokawa ld[i/4] = fp->mode.ld[i/4]; 911a1c9e73aSHidetoshi Shimokawa 912c4778b5dSHidetoshi Shimokawa ohcifp->mode.common.spd = xfer->send.spd & 0x7; 9133c60ba66SKatsushi Kobayashi if (tcode == FWTCODE_STREAM) { 9143c60ba66SKatsushi Kobayashi hdr_len = 8; 91577ee030bSHidetoshi Shimokawa ohcifp->mode.stream.len = fp->mode.stream.len; 9163c60ba66SKatsushi Kobayashi } else if (tcode == FWTCODE_PHY) { 9173c60ba66SKatsushi Kobayashi hdr_len = 12; 918a1c9e73aSHidetoshi Shimokawa ld[1] = fp->mode.ld[1]; 919a1c9e73aSHidetoshi Shimokawa ld[2] = fp->mode.ld[2]; 9203c60ba66SKatsushi Kobayashi ohcifp->mode.common.spd = 0; 9213c60ba66SKatsushi Kobayashi ohcifp->mode.common.tcode = FWOHCITCODE_PHY; 9223c60ba66SKatsushi Kobayashi } else { 92377ee030bSHidetoshi Shimokawa ohcifp->mode.asycomm.dst = fp->mode.hdr.dst; 9243c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.srcbus = OHCI_ASYSRCBUS; 9253c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.tlrt |= FWRETRY_X; 9263c60ba66SKatsushi Kobayashi } 9273c60ba66SKatsushi Kobayashi db = &db_tr->db[0]; 92877ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.cmd, 92977ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | hdr_len); 930a1c9e73aSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.addr, 0); 93177ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, 0); 932453130d9SPedro F. Giffuni /* Specify bound timer of asy. response */ 9333c60ba66SKatsushi Kobayashi if (&sc->atrs == dbch) { 93477ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, 93577ee030bSHidetoshi Shimokawa (OREAD(sc, OHCI_CYCLETIMER) >> 12) + (1 << 13)); 9363c60ba66SKatsushi Kobayashi } 93777ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 93877ee030bSHidetoshi Shimokawa if (tcode == FWTCODE_WREQQ || tcode == FWTCODE_RRESQ) 93977ee030bSHidetoshi Shimokawa hdr_len = 12; 94077ee030bSHidetoshi Shimokawa for (i = 0; i < hdr_len/4; i++) 941a1c9e73aSHidetoshi Shimokawa FWOHCI_DMA_WRITE(ld[i], ld[i]); 94277ee030bSHidetoshi Shimokawa #endif 9433c60ba66SKatsushi Kobayashi 9442b4601d1SHidetoshi Shimokawa again: 9453c60ba66SKatsushi Kobayashi db_tr->dbcnt = 2; 9463c60ba66SKatsushi Kobayashi db = &db_tr->db[db_tr->dbcnt]; 947c4778b5dSHidetoshi Shimokawa if (xfer->send.pay_len > 0) { 94877ee030bSHidetoshi Shimokawa int err; 94977ee030bSHidetoshi Shimokawa /* handle payload */ 9503c60ba66SKatsushi Kobayashi if (xfer->mbuf == NULL) { 95177ee030bSHidetoshi Shimokawa err = bus_dmamap_load(dbch->dmat, db_tr->dma_map, 952c4778b5dSHidetoshi Shimokawa &xfer->send.payload[0], xfer->send.pay_len, 95377ee030bSHidetoshi Shimokawa fwohci_execute_db, db_tr, 95477ee030bSHidetoshi Shimokawa /*flags*/0); 9553c60ba66SKatsushi Kobayashi } else { 9562b4601d1SHidetoshi Shimokawa /* XXX we can handle only 6 (=8-2) mbuf chains */ 95777ee030bSHidetoshi Shimokawa err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map, 95877ee030bSHidetoshi Shimokawa xfer->mbuf, 95977ee030bSHidetoshi Shimokawa fwohci_execute_db2, db_tr, 96077ee030bSHidetoshi Shimokawa /* flags */0); 96177ee030bSHidetoshi Shimokawa if (err == EFBIG) { 96277ee030bSHidetoshi Shimokawa struct mbuf *m0; 96377ee030bSHidetoshi Shimokawa 96477ee030bSHidetoshi Shimokawa if (firewire_debug) 96577ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "EFBIG.\n"); 966c6499eccSGleb Smirnoff m0 = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR); 96777ee030bSHidetoshi Shimokawa if (m0 != NULL) { 9682b4601d1SHidetoshi Shimokawa m_copydata(xfer->mbuf, 0, 9692b4601d1SHidetoshi Shimokawa xfer->mbuf->m_pkthdr.len, 97077ee030bSHidetoshi Shimokawa mtod(m0, caddr_t)); 97177ee030bSHidetoshi Shimokawa m0->m_len = m0->m_pkthdr.len = 9722b4601d1SHidetoshi Shimokawa xfer->mbuf->m_pkthdr.len; 9732b4601d1SHidetoshi Shimokawa m_freem(xfer->mbuf); 97477ee030bSHidetoshi Shimokawa xfer->mbuf = m0; 9752b4601d1SHidetoshi Shimokawa goto again; 9762b4601d1SHidetoshi Shimokawa } 9772b4601d1SHidetoshi Shimokawa device_printf(sc->fc.dev, "m_getcl failed.\n"); 9782b4601d1SHidetoshi Shimokawa } 9793c60ba66SKatsushi Kobayashi } 98077ee030bSHidetoshi Shimokawa if (err) 98177ee030bSHidetoshi Shimokawa printf("dmamap_load: err=%d\n", err); 98277ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map, 98377ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREWRITE); 98477ee030bSHidetoshi Shimokawa #if 0 /* OHCI_OUTPUT_MODE == 0 */ 98577ee030bSHidetoshi Shimokawa for (i = 2; i < db_tr->dbcnt; i++) 98677ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db_tr->db[i].db.desc.cmd, 98777ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE); 98877ee030bSHidetoshi Shimokawa #endif 989d6105b60SHidetoshi Shimokawa } 990d6105b60SHidetoshi Shimokawa if (maxdesc < db_tr->dbcnt) { 991d6105b60SHidetoshi Shimokawa maxdesc = db_tr->dbcnt; 992f9d9941fSHidetoshi Shimokawa if (firewire_debug) 9933042cc43SSean Bruno device_printf(sc->fc.dev, "%s: maxdesc %d\n", __func__, maxdesc); 994d6105b60SHidetoshi Shimokawa } 9953c60ba66SKatsushi Kobayashi /* last db */ 9963c60ba66SKatsushi Kobayashi LAST_DB(db_tr, db); 99777ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db->db.desc.cmd, 99877ee030bSHidetoshi Shimokawa OHCI_OUTPUT_LAST | OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS); 99977ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.depend, 100077ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr); 10013c60ba66SKatsushi Kobayashi 10023c60ba66SKatsushi Kobayashi if (fsegment == -1) 10033c60ba66SKatsushi Kobayashi fsegment = db_tr->dbcnt; 10043c60ba66SKatsushi Kobayashi if (dbch->pdb_tr != NULL) { 10053c60ba66SKatsushi Kobayashi LAST_DB(dbch->pdb_tr, db); 100677ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db->db.desc.depend, db_tr->dbcnt); 10073c60ba66SKatsushi Kobayashi } 10089950b741SHidetoshi Shimokawa dbch->xferq.queued++; 10093c60ba66SKatsushi Kobayashi dbch->pdb_tr = db_tr; 10103c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 10113c60ba66SKatsushi Kobayashi if (db_tr != dbch->bottom) { 10123c60ba66SKatsushi Kobayashi goto txloop; 10133c60ba66SKatsushi Kobayashi } else { 101417c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, "fwohci_start: lack of db_trq\n"); 10153c60ba66SKatsushi Kobayashi dbch->flags |= FWOHCI_DBCH_FULL; 10163c60ba66SKatsushi Kobayashi } 10173c60ba66SKatsushi Kobayashi kick: 10183c60ba66SKatsushi Kobayashi /* kick asy q */ 101977ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 102077ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 10213c60ba66SKatsushi Kobayashi 10223c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_RUNNING) { 10233c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE); 10243c60ba66SKatsushi Kobayashi } else { 1025f9d9941fSHidetoshi Shimokawa if (firewire_debug) 102617c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, "start AT DMA status=%x\n", 10273c60ba66SKatsushi Kobayashi OREAD(sc, OHCI_DMACTL(off))); 102877ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | fsegment); 10293c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN); 10303c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 10313c60ba66SKatsushi Kobayashi } 1032c572b810SHidetoshi Shimokawa 10333c60ba66SKatsushi Kobayashi dbch->top = db_tr; 10343c60ba66SKatsushi Kobayashi return; 10353c60ba66SKatsushi Kobayashi } 1036c572b810SHidetoshi Shimokawa 1037c572b810SHidetoshi Shimokawa static void 1038c572b810SHidetoshi Shimokawa fwohci_start_atq(struct firewire_comm *fc) 10393c60ba66SKatsushi Kobayashi { 10403c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 10419950b741SHidetoshi Shimokawa FW_GLOCK(&sc->fc); 10423c60ba66SKatsushi Kobayashi fwohci_start(sc, &(sc->atrq)); 10439950b741SHidetoshi Shimokawa FW_GUNLOCK(&sc->fc); 10443c60ba66SKatsushi Kobayashi return; 10453c60ba66SKatsushi Kobayashi } 1046c572b810SHidetoshi Shimokawa 1047c572b810SHidetoshi Shimokawa static void 1048c572b810SHidetoshi Shimokawa fwohci_start_ats(struct firewire_comm *fc) 10493c60ba66SKatsushi Kobayashi { 10503c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 10519950b741SHidetoshi Shimokawa FW_GLOCK(&sc->fc); 10523c60ba66SKatsushi Kobayashi fwohci_start(sc, &(sc->atrs)); 10539950b741SHidetoshi Shimokawa FW_GUNLOCK(&sc->fc); 10543c60ba66SKatsushi Kobayashi return; 10553c60ba66SKatsushi Kobayashi } 1056c572b810SHidetoshi Shimokawa 1057c572b810SHidetoshi Shimokawa void 1058c572b810SHidetoshi Shimokawa fwohci_txd(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 10593c60ba66SKatsushi Kobayashi { 106077ee030bSHidetoshi Shimokawa int s, ch, err = 0; 10613c60ba66SKatsushi Kobayashi struct fwohcidb_tr *tr; 1062c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 10633c60ba66SKatsushi Kobayashi struct fw_xfer *xfer; 106403161bbcSDoug Rabson uint32_t off; 106577ee030bSHidetoshi Shimokawa u_int stat, status; 10663c60ba66SKatsushi Kobayashi int packets; 10673c60ba66SKatsushi Kobayashi struct firewire_comm *fc = (struct firewire_comm *)sc; 106877ee030bSHidetoshi Shimokawa 10693c60ba66SKatsushi Kobayashi if (&sc->atrq == dbch) { 10703c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 107177ee030bSHidetoshi Shimokawa ch = ATRQ_CH; 10723c60ba66SKatsushi Kobayashi } else if (&sc->atrs == dbch) { 10733c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 107477ee030bSHidetoshi Shimokawa ch = ATRS_CH; 10753c60ba66SKatsushi Kobayashi } else { 10763c60ba66SKatsushi Kobayashi return; 10773c60ba66SKatsushi Kobayashi } 10783c60ba66SKatsushi Kobayashi s = splfw(); 10793c60ba66SKatsushi Kobayashi tr = dbch->bottom; 10803c60ba66SKatsushi Kobayashi packets = 0; 108177ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD); 108277ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE); 10833c60ba66SKatsushi Kobayashi while (dbch->xferq.queued > 0) { 10843c60ba66SKatsushi Kobayashi LAST_DB(tr, db); 108577ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db->db.desc.res) >> OHCI_STATUS_SHIFT; 108677ee030bSHidetoshi Shimokawa if (!(status & OHCI_CNTL_DMA_ACTIVE)) { 10877acf6963SHidetoshi Shimokawa if (fc->status != FWBUSINIT) 10883c60ba66SKatsushi Kobayashi /* maybe out of order?? */ 10893c60ba66SKatsushi Kobayashi goto out; 10903c60ba66SKatsushi Kobayashi } 109177ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, tr->dma_map, 109277ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTWRITE); 109377ee030bSHidetoshi Shimokawa bus_dmamap_unload(dbch->dmat, tr->dma_map); 1094a1c9e73aSHidetoshi Shimokawa #if 1 1095ac447782SHidetoshi Shimokawa if (firewire_debug > 1) 10963c60ba66SKatsushi Kobayashi dump_db(sc, ch); 10973c60ba66SKatsushi Kobayashi #endif 109877ee030bSHidetoshi Shimokawa if (status & OHCI_CNTL_DMA_DEAD) { 10993c60ba66SKatsushi Kobayashi /* Stop DMA */ 11003c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN); 11013c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "force reset AT FIFO\n"); 11023c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_LINKEN); 11033c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS | OHCI_HCC_LINKEN); 11043c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN); 11053c60ba66SKatsushi Kobayashi } 110677ee030bSHidetoshi Shimokawa stat = status & FWOHCIEV_MASK; 11073c60ba66SKatsushi Kobayashi switch (stat) { 11083c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND: 1109864d7e72SHidetoshi Shimokawa case FWOHCIEV_ACKCOMPL: 11103c60ba66SKatsushi Kobayashi err = 0; 11113c60ba66SKatsushi Kobayashi break; 11123c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSA: 11133c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSB: 11143c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSX: 11153c60ba66SKatsushi Kobayashi err = EBUSY; 11163c60ba66SKatsushi Kobayashi break; 11173c60ba66SKatsushi Kobayashi case FWOHCIEV_FLUSHED: 11183c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKTARD: 11193c60ba66SKatsushi Kobayashi err = EAGAIN; 11203c60ba66SKatsushi Kobayashi break; 11213c60ba66SKatsushi Kobayashi case FWOHCIEV_MISSACK: 11223c60ba66SKatsushi Kobayashi case FWOHCIEV_UNDRRUN: 11233c60ba66SKatsushi Kobayashi case FWOHCIEV_OVRRUN: 11243c60ba66SKatsushi Kobayashi case FWOHCIEV_DESCERR: 11253c60ba66SKatsushi Kobayashi case FWOHCIEV_DTRDERR: 11263c60ba66SKatsushi Kobayashi case FWOHCIEV_TIMEOUT: 11273c60ba66SKatsushi Kobayashi case FWOHCIEV_TCODERR: 11283c60ba66SKatsushi Kobayashi case FWOHCIEV_UNKNOWN: 11293c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKDERR: 11303c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKTERR: 11313c60ba66SKatsushi Kobayashi default: 11323c60ba66SKatsushi Kobayashi err = EINVAL; 11333c60ba66SKatsushi Kobayashi break; 11343c60ba66SKatsushi Kobayashi } 11353c60ba66SKatsushi Kobayashi if (tr->xfer != NULL) { 11363c60ba66SKatsushi Kobayashi xfer = tr->xfer; 11379950b741SHidetoshi Shimokawa if (xfer->flag & FWXF_RCVD) { 11381a753700SHidetoshi Shimokawa #if 0 113977ee030bSHidetoshi Shimokawa if (firewire_debug) 114077ee030bSHidetoshi Shimokawa printf("already rcvd\n"); 11411a753700SHidetoshi Shimokawa #endif 114277ee030bSHidetoshi Shimokawa fw_xfer_done(xfer); 114377ee030bSHidetoshi Shimokawa } else { 1144c59557f5SHidetoshi Shimokawa microtime(&xfer->tv); 11459950b741SHidetoshi Shimokawa xfer->flag = FWXF_SENT; 11467acf6963SHidetoshi Shimokawa if (err == EBUSY) { 11479950b741SHidetoshi Shimokawa xfer->flag = FWXF_BUSY; 11483c60ba66SKatsushi Kobayashi xfer->resp = err; 1149c4778b5dSHidetoshi Shimokawa xfer->recv.pay_len = 0; 1150864d7e72SHidetoshi Shimokawa fw_xfer_done(xfer); 11513c60ba66SKatsushi Kobayashi } else if (stat != FWOHCIEV_ACKPEND) { 11523c60ba66SKatsushi Kobayashi if (stat != FWOHCIEV_ACKCOMPL) 11539950b741SHidetoshi Shimokawa xfer->flag = FWXF_SENTERR; 11543c60ba66SKatsushi Kobayashi xfer->resp = err; 1155c4778b5dSHidetoshi Shimokawa xfer->recv.pay_len = 0; 11563c60ba66SKatsushi Kobayashi fw_xfer_done(xfer); 11573c60ba66SKatsushi Kobayashi } 11583c60ba66SKatsushi Kobayashi } 1159864d7e72SHidetoshi Shimokawa /* 1160864d7e72SHidetoshi Shimokawa * The watchdog timer takes care of split 116123667f08SAlexander Kabaev * transaction timeout for ACKPEND case. 1162864d7e72SHidetoshi Shimokawa */ 116377ee030bSHidetoshi Shimokawa } else { 116477ee030bSHidetoshi Shimokawa printf("this shouldn't happen\n"); 11653c60ba66SKatsushi Kobayashi } 11669950b741SHidetoshi Shimokawa FW_GLOCK(fc); 116748249fe0SHidetoshi Shimokawa dbch->xferq.queued--; 11689950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 11693c60ba66SKatsushi Kobayashi tr->xfer = NULL; 11703c60ba66SKatsushi Kobayashi 11713c60ba66SKatsushi Kobayashi packets++; 11723c60ba66SKatsushi Kobayashi tr = STAILQ_NEXT(tr, link); 11733c60ba66SKatsushi Kobayashi dbch->bottom = tr; 11743b79dd16SHidetoshi Shimokawa if (dbch->bottom == dbch->top) { 11753b79dd16SHidetoshi Shimokawa /* we reaches the end of context program */ 11763b79dd16SHidetoshi Shimokawa if (firewire_debug && dbch->xferq.queued > 0) 11773b79dd16SHidetoshi Shimokawa printf("queued > 0\n"); 11783b79dd16SHidetoshi Shimokawa break; 11793b79dd16SHidetoshi Shimokawa } 11803c60ba66SKatsushi Kobayashi } 11813c60ba66SKatsushi Kobayashi out: 11823c60ba66SKatsushi Kobayashi if ((dbch->flags & FWOHCI_DBCH_FULL) && packets > 0) { 11833c60ba66SKatsushi Kobayashi printf("make free slot\n"); 11843c60ba66SKatsushi Kobayashi dbch->flags &= ~FWOHCI_DBCH_FULL; 11859950b741SHidetoshi Shimokawa FW_GLOCK(fc); 11863c60ba66SKatsushi Kobayashi fwohci_start(sc, dbch); 11879950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 11883c60ba66SKatsushi Kobayashi } 11893c60ba66SKatsushi Kobayashi splx(s); 11903c60ba66SKatsushi Kobayashi } 1191c572b810SHidetoshi Shimokawa 1192c572b810SHidetoshi Shimokawa static void 1193c572b810SHidetoshi Shimokawa fwohci_db_free(struct fwohci_dbch *dbch) 11943c60ba66SKatsushi Kobayashi { 11953c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 119677ee030bSHidetoshi Shimokawa int idb; 11973c60ba66SKatsushi Kobayashi 11981f2361f8SHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 11991f2361f8SHidetoshi Shimokawa return; 12001f2361f8SHidetoshi Shimokawa 120177ee030bSHidetoshi Shimokawa for (db_tr = STAILQ_FIRST(&dbch->db_trq), idb = 0; idb < dbch->ndb; 12023c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link), idb++) { 120377ee030bSHidetoshi Shimokawa if ((dbch->xferq.flag & FWXFERQ_EXTBUF) == 0 && 120477ee030bSHidetoshi Shimokawa db_tr->buf != NULL) { 120577ee030bSHidetoshi Shimokawa fwdma_free_size(dbch->dmat, db_tr->dma_map, 120677ee030bSHidetoshi Shimokawa db_tr->buf, dbch->xferq.psize); 12073c60ba66SKatsushi Kobayashi db_tr->buf = NULL; 120877ee030bSHidetoshi Shimokawa } else if (db_tr->dma_map != NULL) 120977ee030bSHidetoshi Shimokawa bus_dmamap_destroy(dbch->dmat, db_tr->dma_map); 12101f2361f8SHidetoshi Shimokawa } 12113c60ba66SKatsushi Kobayashi dbch->ndb = 0; 12123c60ba66SKatsushi Kobayashi db_tr = STAILQ_FIRST(&dbch->db_trq); 121377ee030bSHidetoshi Shimokawa fwdma_free_multiseg(dbch->am); 12145166f1dfSHidetoshi Shimokawa free(db_tr, M_FW); 12153c60ba66SKatsushi Kobayashi STAILQ_INIT(&dbch->db_trq); 12161f2361f8SHidetoshi Shimokawa dbch->flags &= ~FWOHCI_DBCH_INIT; 12173c60ba66SKatsushi Kobayashi } 1218c572b810SHidetoshi Shimokawa 1219c572b810SHidetoshi Shimokawa static void 122077ee030bSHidetoshi Shimokawa fwohci_db_init(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 12213c60ba66SKatsushi Kobayashi { 12223c60ba66SKatsushi Kobayashi int idb; 12233c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 12249339321dSHidetoshi Shimokawa 12259339321dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) != 0) 12269339321dSHidetoshi Shimokawa goto out; 12279339321dSHidetoshi Shimokawa 122877ee030bSHidetoshi Shimokawa /* create dma_tag for buffers */ 122977ee030bSHidetoshi Shimokawa #define MAX_REQCOUNT 0xffff 123077ee030bSHidetoshi Shimokawa if (bus_dma_tag_create(/*parent*/ sc->fc.dmat, 123177ee030bSHidetoshi Shimokawa /*alignment*/ 1, /*boundary*/ 0, 123277ee030bSHidetoshi Shimokawa /*lowaddr*/ BUS_SPACE_MAXADDR_32BIT, 123377ee030bSHidetoshi Shimokawa /*highaddr*/ BUS_SPACE_MAXADDR, 123477ee030bSHidetoshi Shimokawa /*filter*/NULL, /*filterarg*/NULL, 123577ee030bSHidetoshi Shimokawa /*maxsize*/ dbch->xferq.psize, 123677ee030bSHidetoshi Shimokawa /*nsegments*/ dbch->ndesc > 3 ? dbch->ndesc - 2 : 1, 123777ee030bSHidetoshi Shimokawa /*maxsegsz*/ MAX_REQCOUNT, 1238f6b1c44dSScott Long /*flags*/ 0, 1239f6b1c44dSScott Long /*lockfunc*/busdma_lock_mutex, 12409950b741SHidetoshi Shimokawa /*lockarg*/FW_GMTX(&sc->fc), 12414f933468SHidetoshi Shimokawa &dbch->dmat)) 124277ee030bSHidetoshi Shimokawa return; 124377ee030bSHidetoshi Shimokawa 12443c60ba66SKatsushi Kobayashi /* allocate DB entries and attach one to each DMA channels */ 12453c60ba66SKatsushi Kobayashi /* DB entry must start at 16 bytes bounary. */ 12463c60ba66SKatsushi Kobayashi STAILQ_INIT(&dbch->db_trq); 12473c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *) 12483c60ba66SKatsushi Kobayashi malloc(sizeof(struct fwohcidb_tr) * dbch->ndb, 124977ee030bSHidetoshi Shimokawa M_FW, M_WAITOK | M_ZERO); 1250e2ad5d6eSHidetoshi Shimokawa 125177ee030bSHidetoshi Shimokawa #define DB_SIZE(x) (sizeof(struct fwohcidb) * (x)->ndesc) 12521ade5ec7SAlexander Kabaev dbch->am = fwdma_malloc_multiseg(&sc->fc, sizeof(struct fwohcidb), 125377ee030bSHidetoshi Shimokawa DB_SIZE(dbch), dbch->ndb, BUS_DMA_WAITOK); 125477ee030bSHidetoshi Shimokawa if (dbch->am == NULL) { 125577ee030bSHidetoshi Shimokawa printf("fwohci_db_init: fwdma_malloc_multiseg failed\n"); 12564c790222SHidetoshi Shimokawa free(db_tr, M_FW); 1257e2ad5d6eSHidetoshi Shimokawa return; 1258e2ad5d6eSHidetoshi Shimokawa } 12593c60ba66SKatsushi Kobayashi /* Attach DB to DMA ch. */ 12603c60ba66SKatsushi Kobayashi for (idb = 0; idb < dbch->ndb; idb++) { 12613c60ba66SKatsushi Kobayashi db_tr->dbcnt = 0; 126277ee030bSHidetoshi Shimokawa db_tr->db = (struct fwohcidb *)fwdma_v_addr(dbch->am, idb); 126377ee030bSHidetoshi Shimokawa db_tr->bus_addr = fwdma_bus_addr(dbch->am, idb); 126477ee030bSHidetoshi Shimokawa /* create dmamap for buffers */ 126577ee030bSHidetoshi Shimokawa /* XXX do we need 4bytes alignment tag? */ 126677ee030bSHidetoshi Shimokawa /* XXX don't alloc dma_map for AR */ 126777ee030bSHidetoshi Shimokawa if (bus_dmamap_create(dbch->dmat, 0, &db_tr->dma_map) != 0) { 126877ee030bSHidetoshi Shimokawa printf("bus_dmamap_create failed\n"); 126977ee030bSHidetoshi Shimokawa dbch->flags = FWOHCI_DBCH_INIT; /* XXX fake */ 127077ee030bSHidetoshi Shimokawa fwohci_db_free(dbch); 127177ee030bSHidetoshi Shimokawa return; 127277ee030bSHidetoshi Shimokawa } 12733c60ba66SKatsushi Kobayashi STAILQ_INSERT_TAIL(&dbch->db_trq, db_tr, link); 127477ee030bSHidetoshi Shimokawa if (dbch->xferq.flag & FWXFERQ_EXTBUF) { 1275d0fd7bc6SHidetoshi Shimokawa if (idb % dbch->xferq.bnpacket == 0) 1276d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket 1277d0fd7bc6SHidetoshi Shimokawa ].start = (caddr_t)db_tr; 1278d0fd7bc6SHidetoshi Shimokawa if ((idb + 1) % dbch->xferq.bnpacket == 0) 1279d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket 1280d0fd7bc6SHidetoshi Shimokawa ].end = (caddr_t)db_tr; 12813c60ba66SKatsushi Kobayashi } 12823c60ba66SKatsushi Kobayashi db_tr++; 12833c60ba66SKatsushi Kobayashi } 12843c60ba66SKatsushi Kobayashi STAILQ_LAST(&dbch->db_trq, fwohcidb_tr,link)->link.stqe_next 12853c60ba66SKatsushi Kobayashi = STAILQ_FIRST(&dbch->db_trq); 12869339321dSHidetoshi Shimokawa out: 12879339321dSHidetoshi Shimokawa dbch->xferq.queued = 0; 12889339321dSHidetoshi Shimokawa dbch->pdb_tr = NULL; 12893c60ba66SKatsushi Kobayashi dbch->top = STAILQ_FIRST(&dbch->db_trq); 12903c60ba66SKatsushi Kobayashi dbch->bottom = dbch->top; 12911f2361f8SHidetoshi Shimokawa dbch->flags = FWOHCI_DBCH_INIT; 12923c60ba66SKatsushi Kobayashi } 1293c572b810SHidetoshi Shimokawa 1294c572b810SHidetoshi Shimokawa static int 1295c572b810SHidetoshi Shimokawa fwohci_itx_disable(struct firewire_comm *fc, int dmach) 12963c60ba66SKatsushi Kobayashi { 12973c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 12985a7ba74dSHidetoshi Shimokawa 129977ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), 130077ee030bSHidetoshi Shimokawa OHCI_CNTL_DMA_RUN | OHCI_CNTL_CYCMATCH_S); 13013c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach); 13023c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach); 13035a7ba74dSHidetoshi Shimokawa /* XXX we cannot free buffers until the DMA really stops */ 13044d70511aSJohn Baldwin pause("fwitxd", hz); 13053c60ba66SKatsushi Kobayashi fwohci_db_free(&sc->it[dmach]); 13063c60ba66SKatsushi Kobayashi sc->it[dmach].xferq.flag &= ~FWXFERQ_RUNNING; 13073c60ba66SKatsushi Kobayashi return 0; 13083c60ba66SKatsushi Kobayashi } 1309c572b810SHidetoshi Shimokawa 1310c572b810SHidetoshi Shimokawa static int 1311c572b810SHidetoshi Shimokawa fwohci_irx_disable(struct firewire_comm *fc, int dmach) 13123c60ba66SKatsushi Kobayashi { 13133c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 13143c60ba66SKatsushi Kobayashi 13153c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 13163c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach); 13173c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach); 13185a7ba74dSHidetoshi Shimokawa /* XXX we cannot free buffers until the DMA really stops */ 13194d70511aSJohn Baldwin pause("fwirxd", hz); 13203c60ba66SKatsushi Kobayashi fwohci_db_free(&sc->ir[dmach]); 13213c60ba66SKatsushi Kobayashi sc->ir[dmach].xferq.flag &= ~FWXFERQ_RUNNING; 13223c60ba66SKatsushi Kobayashi return 0; 13233c60ba66SKatsushi Kobayashi } 1324c572b810SHidetoshi Shimokawa 132577ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 1326c572b810SHidetoshi Shimokawa static void 132703161bbcSDoug Rabson fwohci_irx_post (struct firewire_comm *fc , uint32_t *qld) 13283c60ba66SKatsushi Kobayashi { 132977ee030bSHidetoshi Shimokawa qld[0] = FWOHCI_DMA_READ(qld[0]); 13303c60ba66SKatsushi Kobayashi return; 13313c60ba66SKatsushi Kobayashi } 13323c60ba66SKatsushi Kobayashi #endif 13333c60ba66SKatsushi Kobayashi 1334c572b810SHidetoshi Shimokawa static int 1335c572b810SHidetoshi Shimokawa fwohci_tx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 13363c60ba66SKatsushi Kobayashi { 13373c60ba66SKatsushi Kobayashi int err = 0; 133877ee030bSHidetoshi Shimokawa int idb, z, i, dmach = 0, ldesc; 133903161bbcSDoug Rabson uint32_t off = 0; 13403c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 1341c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 13423c60ba66SKatsushi Kobayashi 13433c60ba66SKatsushi Kobayashi if (!(dbch->xferq.flag & FWXFERQ_EXTBUF)) { 13443c60ba66SKatsushi Kobayashi err = EINVAL; 13453c60ba66SKatsushi Kobayashi return err; 13463c60ba66SKatsushi Kobayashi } 13473c60ba66SKatsushi Kobayashi z = dbch->ndesc; 13483c60ba66SKatsushi Kobayashi for (dmach = 0; dmach < sc->fc.nisodma; dmach++) { 13493c60ba66SKatsushi Kobayashi if (&sc->it[dmach] == dbch) { 13503c60ba66SKatsushi Kobayashi off = OHCI_ITOFF(dmach); 13513c60ba66SKatsushi Kobayashi break; 13523c60ba66SKatsushi Kobayashi } 13533c60ba66SKatsushi Kobayashi } 1354a89ec05eSPeter Wemm if (off == 0) { 13553c60ba66SKatsushi Kobayashi err = EINVAL; 13563c60ba66SKatsushi Kobayashi return err; 13573c60ba66SKatsushi Kobayashi } 13583c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_RUNNING) 13593c60ba66SKatsushi Kobayashi return err; 13603c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 13613c60ba66SKatsushi Kobayashi for (i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++) { 13623c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(dbch->bottom, link); 13633c60ba66SKatsushi Kobayashi } 13643c60ba66SKatsushi Kobayashi db_tr = dbch->top; 13653c60ba66SKatsushi Kobayashi for (idb = 0; idb < dbch->ndb; idb++) { 136677ee030bSHidetoshi Shimokawa fwohci_add_tx_buf(dbch, db_tr, idb); 13673c60ba66SKatsushi Kobayashi if (STAILQ_NEXT(db_tr, link) == NULL) { 13683c60ba66SKatsushi Kobayashi break; 13693c60ba66SKatsushi Kobayashi } 137053f1eb86SHidetoshi Shimokawa db = db_tr->db; 137177ee030bSHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1; 137277ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.depend, 137377ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr | z); 137477ee030bSHidetoshi Shimokawa db[ldesc].db.desc.depend = db[0].db.desc.depend; 13753c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_EXTBUF) { 13763c60ba66SKatsushi Kobayashi if (((idb + 1) % dbch->xferq.bnpacket) == 0) { 137777ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET( 137877ee030bSHidetoshi Shimokawa db[ldesc].db.desc.cmd, 137977ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS); 13804ed65ce9SHidetoshi Shimokawa /* OHCI 1.1 and above */ 138177ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET( 138277ee030bSHidetoshi Shimokawa db[0].db.desc.cmd, 138377ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS); 13843c60ba66SKatsushi Kobayashi } 13853c60ba66SKatsushi Kobayashi } 13863c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 13873c60ba66SKatsushi Kobayashi } 138877ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR( 138977ee030bSHidetoshi Shimokawa dbch->bottom->db[dbch->bottom->dbcnt - 1].db.desc.depend, 0xf); 13903c60ba66SKatsushi Kobayashi return err; 13913c60ba66SKatsushi Kobayashi } 1392c572b810SHidetoshi Shimokawa 1393c572b810SHidetoshi Shimokawa static int 1394c572b810SHidetoshi Shimokawa fwohci_rx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 13953c60ba66SKatsushi Kobayashi { 13963c60ba66SKatsushi Kobayashi int err = 0; 139753f1eb86SHidetoshi Shimokawa int idb, z, i, dmach = 0, ldesc; 139803161bbcSDoug Rabson uint32_t off = 0; 13993c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 1400c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 14013c60ba66SKatsushi Kobayashi 14023c60ba66SKatsushi Kobayashi z = dbch->ndesc; 14033c60ba66SKatsushi Kobayashi if (&sc->arrq == dbch) { 14043c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 14053c60ba66SKatsushi Kobayashi } else if (&sc->arrs == dbch) { 14063c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 14073c60ba66SKatsushi Kobayashi } else { 14083c60ba66SKatsushi Kobayashi for (dmach = 0; dmach < sc->fc.nisodma; dmach++) { 14093c60ba66SKatsushi Kobayashi if (&sc->ir[dmach] == dbch) { 14103c60ba66SKatsushi Kobayashi off = OHCI_IROFF(dmach); 14113c60ba66SKatsushi Kobayashi break; 14123c60ba66SKatsushi Kobayashi } 14133c60ba66SKatsushi Kobayashi } 14143c60ba66SKatsushi Kobayashi } 1415a89ec05eSPeter Wemm if (off == 0) { 14163c60ba66SKatsushi Kobayashi err = EINVAL; 14173c60ba66SKatsushi Kobayashi return err; 14183c60ba66SKatsushi Kobayashi } 14193c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_STREAM) { 14203c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_RUNNING) 14213c60ba66SKatsushi Kobayashi return err; 14223c60ba66SKatsushi Kobayashi } else { 14233c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_RUNNING) { 14243c60ba66SKatsushi Kobayashi err = EBUSY; 14253c60ba66SKatsushi Kobayashi return err; 14263c60ba66SKatsushi Kobayashi } 14273c60ba66SKatsushi Kobayashi } 14283c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 14299339321dSHidetoshi Shimokawa dbch->top = STAILQ_FIRST(&dbch->db_trq); 14303c60ba66SKatsushi Kobayashi for (i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++) { 14313c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(dbch->bottom, link); 14323c60ba66SKatsushi Kobayashi } 14333c60ba66SKatsushi Kobayashi db_tr = dbch->top; 14343c60ba66SKatsushi Kobayashi for (idb = 0; idb < dbch->ndb; idb++) { 143577ee030bSHidetoshi Shimokawa fwohci_add_rx_buf(dbch, db_tr, idb, &sc->dummy_dma); 143677ee030bSHidetoshi Shimokawa if (STAILQ_NEXT(db_tr, link) == NULL) 14373c60ba66SKatsushi Kobayashi break; 143853f1eb86SHidetoshi Shimokawa db = db_tr->db; 143953f1eb86SHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1; 144077ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[ldesc].db.desc.depend, 144177ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr | z); 14423c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_EXTBUF) { 14433c60ba66SKatsushi Kobayashi if (((idb + 1) % dbch->xferq.bnpacket) == 0) { 144477ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET( 144577ee030bSHidetoshi Shimokawa db[ldesc].db.desc.cmd, 144677ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS); 144777ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR( 144877ee030bSHidetoshi Shimokawa db[ldesc].db.desc.depend, 144977ee030bSHidetoshi Shimokawa 0xf); 14503c60ba66SKatsushi Kobayashi } 14513c60ba66SKatsushi Kobayashi } 14523c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 14533c60ba66SKatsushi Kobayashi } 145477ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR( 145577ee030bSHidetoshi Shimokawa dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend, 0xf); 14563c60ba66SKatsushi Kobayashi dbch->buf_offset = 0; 145777ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 145877ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 14593c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_STREAM) { 14603c60ba66SKatsushi Kobayashi return err; 14613c60ba66SKatsushi Kobayashi } else { 146277ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | z); 14633c60ba66SKatsushi Kobayashi } 14643c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN); 14653c60ba66SKatsushi Kobayashi return err; 14663c60ba66SKatsushi Kobayashi } 1467c572b810SHidetoshi Shimokawa 1468c572b810SHidetoshi Shimokawa static int 146977ee030bSHidetoshi Shimokawa fwohci_next_cycle(struct firewire_comm *fc, int cycle_now) 14703c60ba66SKatsushi Kobayashi { 14715a7ba74dSHidetoshi Shimokawa int sec, cycle, cycle_match; 14723c60ba66SKatsushi Kobayashi 147397ae6c1fSHidetoshi Shimokawa cycle = cycle_now & 0x1fff; 147497ae6c1fSHidetoshi Shimokawa sec = cycle_now >> 13; 147597ae6c1fSHidetoshi Shimokawa #define CYCLE_MOD 0x10 147677ee030bSHidetoshi Shimokawa #if 1 147797ae6c1fSHidetoshi Shimokawa #define CYCLE_DELAY 8 /* min delay to start DMA */ 147877ee030bSHidetoshi Shimokawa #else 147977ee030bSHidetoshi Shimokawa #define CYCLE_DELAY 7000 /* min delay to start DMA */ 148077ee030bSHidetoshi Shimokawa #endif 148197ae6c1fSHidetoshi Shimokawa cycle = cycle + CYCLE_DELAY; 148297ae6c1fSHidetoshi Shimokawa if (cycle >= 8000) { 148397ae6c1fSHidetoshi Shimokawa sec++; 148497ae6c1fSHidetoshi Shimokawa cycle -= 8000; 148597ae6c1fSHidetoshi Shimokawa } 148677ee030bSHidetoshi Shimokawa cycle = roundup2(cycle, CYCLE_MOD); 148797ae6c1fSHidetoshi Shimokawa if (cycle >= 8000) { 148897ae6c1fSHidetoshi Shimokawa sec++; 148997ae6c1fSHidetoshi Shimokawa if (cycle == 8000) 149097ae6c1fSHidetoshi Shimokawa cycle = 0; 149197ae6c1fSHidetoshi Shimokawa else 149297ae6c1fSHidetoshi Shimokawa cycle = CYCLE_MOD; 149397ae6c1fSHidetoshi Shimokawa } 149497ae6c1fSHidetoshi Shimokawa cycle_match = ((sec << 13) | cycle) & 0x7ffff; 14955a7ba74dSHidetoshi Shimokawa 14965a7ba74dSHidetoshi Shimokawa return (cycle_match); 14975a7ba74dSHidetoshi Shimokawa } 14985a7ba74dSHidetoshi Shimokawa 14995a7ba74dSHidetoshi Shimokawa static int 15005a7ba74dSHidetoshi Shimokawa fwohci_itxbuf_enable(struct firewire_comm *fc, int dmach) 15015a7ba74dSHidetoshi Shimokawa { 15025a7ba74dSHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)fc; 15035a7ba74dSHidetoshi Shimokawa int err = 0; 15045a7ba74dSHidetoshi Shimokawa unsigned short tag, ich; 15055a7ba74dSHidetoshi Shimokawa struct fwohci_dbch *dbch; 15065a7ba74dSHidetoshi Shimokawa int cycle_match, cycle_now, s, ldesc; 150703161bbcSDoug Rabson uint32_t stat; 15085a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *first, *chunk, *prev; 15095a7ba74dSHidetoshi Shimokawa struct fw_xferq *it; 15105a7ba74dSHidetoshi Shimokawa 15115a7ba74dSHidetoshi Shimokawa dbch = &sc->it[dmach]; 15125a7ba74dSHidetoshi Shimokawa it = &dbch->xferq; 15135a7ba74dSHidetoshi Shimokawa 15145a7ba74dSHidetoshi Shimokawa tag = (it->flag >> 6) & 3; 15155a7ba74dSHidetoshi Shimokawa ich = it->flag & 0x3f; 15165a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) { 15175a7ba74dSHidetoshi Shimokawa dbch->ndb = it->bnpacket * it->bnchunk; 15185a7ba74dSHidetoshi Shimokawa dbch->ndesc = 3; 151977ee030bSHidetoshi Shimokawa fwohci_db_init(sc, dbch); 15205a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 15215a7ba74dSHidetoshi Shimokawa return ENOMEM; 15229950b741SHidetoshi Shimokawa 15235a7ba74dSHidetoshi Shimokawa err = fwohci_tx_enable(sc, dbch); 15245a7ba74dSHidetoshi Shimokawa } 15255a7ba74dSHidetoshi Shimokawa if (err) 15265a7ba74dSHidetoshi Shimokawa return err; 15275a7ba74dSHidetoshi Shimokawa 152853f1eb86SHidetoshi Shimokawa ldesc = dbch->ndesc - 1; 15295a7ba74dSHidetoshi Shimokawa s = splfw(); 15309950b741SHidetoshi Shimokawa FW_GLOCK(fc); 15315a7ba74dSHidetoshi Shimokawa prev = STAILQ_LAST(&it->stdma, fw_bulkxfer, link); 15325a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&it->stvalid)) != NULL) { 1533c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 15345a7ba74dSHidetoshi Shimokawa 153577ee030bSHidetoshi Shimokawa fwdma_sync_multiseg(it->buf, chunk->poffset, it->bnpacket, 153677ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREWRITE); 15375a7ba74dSHidetoshi Shimokawa fwohci_txbufdb(sc, dmach, chunk); 15385a7ba74dSHidetoshi Shimokawa if (prev != NULL) { 15395a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(prev->end))->db; 154077ee030bSHidetoshi Shimokawa #if 0 /* XXX necessary? */ 154177ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, 154277ee030bSHidetoshi Shimokawa OHCI_BRANCH_ALWAYS); 154377ee030bSHidetoshi Shimokawa #endif 154453f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npacket changes */ 15455a7ba74dSHidetoshi Shimokawa db[ldesc].db.desc.depend = db[0].db.desc.depend = 154677ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *) 154777ee030bSHidetoshi Shimokawa (chunk->start))->bus_addr | dbch->ndesc; 154853f1eb86SHidetoshi Shimokawa #else 154977ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc); 155077ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc); 155153f1eb86SHidetoshi Shimokawa #endif 15525a7ba74dSHidetoshi Shimokawa } 15535a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&it->stvalid, link); 15545a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&it->stdma, chunk, link); 15555a7ba74dSHidetoshi Shimokawa prev = chunk; 15565a7ba74dSHidetoshi Shimokawa } 15579950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 155877ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 155977ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 15605a7ba74dSHidetoshi Shimokawa splx(s); 15615a7ba74dSHidetoshi Shimokawa stat = OREAD(sc, OHCI_ITCTL(dmach)); 156277ee030bSHidetoshi Shimokawa if (firewire_debug && (stat & OHCI_CNTL_CYCMATCH_S)) 156377ee030bSHidetoshi Shimokawa printf("stat 0x%x\n", stat); 156477ee030bSHidetoshi Shimokawa 15655a7ba74dSHidetoshi Shimokawa if (stat & (OHCI_CNTL_DMA_ACTIVE | OHCI_CNTL_CYCMATCH_S)) 15665a7ba74dSHidetoshi Shimokawa return 0; 15675a7ba74dSHidetoshi Shimokawa 156877ee030bSHidetoshi Shimokawa #if 0 15695a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 157077ee030bSHidetoshi Shimokawa #endif 15715a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach); 15725a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach); 15735a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASK, 1 << dmach); 157477ee030bSHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IT); 15755a7ba74dSHidetoshi Shimokawa 15765a7ba74dSHidetoshi Shimokawa first = STAILQ_FIRST(&it->stdma); 157777ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCMD(dmach), 157877ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *)(first->start))->bus_addr | dbch->ndesc); 1579ac447782SHidetoshi Shimokawa if (firewire_debug > 1) { 15805a7ba74dSHidetoshi Shimokawa printf("fwohci_itxbuf_enable: kick 0x%08x\n", stat); 158177ee030bSHidetoshi Shimokawa #if 1 158277ee030bSHidetoshi Shimokawa dump_dma(sc, ITX_CH + dmach); 158377ee030bSHidetoshi Shimokawa #endif 158477ee030bSHidetoshi Shimokawa } 15855a7ba74dSHidetoshi Shimokawa if ((stat & OHCI_CNTL_DMA_RUN) == 0) { 15865a7ba74dSHidetoshi Shimokawa #if 1 15875a7ba74dSHidetoshi Shimokawa /* Don't start until all chunks are buffered */ 15885a7ba74dSHidetoshi Shimokawa if (STAILQ_FIRST(&it->stfree) != NULL) 15895a7ba74dSHidetoshi Shimokawa goto out; 15905a7ba74dSHidetoshi Shimokawa #endif 159177ee030bSHidetoshi Shimokawa #if 1 159297ae6c1fSHidetoshi Shimokawa /* Clear cycle match counter bits */ 159397ae6c1fSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), 0xffff0000); 15945a7ba74dSHidetoshi Shimokawa 15955a7ba74dSHidetoshi Shimokawa /* 2bit second + 13bit cycle */ 15965a7ba74dSHidetoshi Shimokawa cycle_now = (fc->cyctimer(fc) >> 12) & 0x7fff; 159777ee030bSHidetoshi Shimokawa cycle_match = fwohci_next_cycle(fc, cycle_now); 15985a7ba74dSHidetoshi Shimokawa 159997ae6c1fSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), 160097ae6c1fSHidetoshi Shimokawa OHCI_CNTL_CYCMATCH_S | (cycle_match << 16) 160197ae6c1fSHidetoshi Shimokawa | OHCI_CNTL_DMA_RUN); 160277ee030bSHidetoshi Shimokawa #else 160377ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_RUN); 160477ee030bSHidetoshi Shimokawa #endif 1605ac447782SHidetoshi Shimokawa if (firewire_debug > 1) { 16067643dc18SHidetoshi Shimokawa printf("cycle_match: 0x%04x->0x%04x\n", 16077643dc18SHidetoshi Shimokawa cycle_now, cycle_match); 160877ee030bSHidetoshi Shimokawa dump_dma(sc, ITX_CH + dmach); 160977ee030bSHidetoshi Shimokawa dump_db(sc, ITX_CH + dmach); 161077ee030bSHidetoshi Shimokawa } 16117643dc18SHidetoshi Shimokawa } else if ((stat & OHCI_CNTL_CYCMATCH_S) == 0) { 16125a7ba74dSHidetoshi Shimokawa device_printf(sc->fc.dev, 16135a7ba74dSHidetoshi Shimokawa "IT DMA underrun (0x%08x)\n", stat); 161477ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_WAKE); 16153c60ba66SKatsushi Kobayashi } 16165a7ba74dSHidetoshi Shimokawa out: 16173c60ba66SKatsushi Kobayashi return err; 16183c60ba66SKatsushi Kobayashi } 1619c572b810SHidetoshi Shimokawa 1620c572b810SHidetoshi Shimokawa static int 162177ee030bSHidetoshi Shimokawa fwohci_irx_enable(struct firewire_comm *fc, int dmach) 16223c60ba66SKatsushi Kobayashi { 16233c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 16245a7ba74dSHidetoshi Shimokawa int err = 0, s, ldesc; 16253c60ba66SKatsushi Kobayashi unsigned short tag, ich; 162603161bbcSDoug Rabson uint32_t stat; 16275a7ba74dSHidetoshi Shimokawa struct fwohci_dbch *dbch; 162877ee030bSHidetoshi Shimokawa struct fwohcidb_tr *db_tr; 16295a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *first, *prev, *chunk; 16305a7ba74dSHidetoshi Shimokawa struct fw_xferq *ir; 1631435dd29bSHidetoshi Shimokawa 16325a7ba74dSHidetoshi Shimokawa dbch = &sc->ir[dmach]; 16335a7ba74dSHidetoshi Shimokawa ir = &dbch->xferq; 16345a7ba74dSHidetoshi Shimokawa 16355a7ba74dSHidetoshi Shimokawa if ((ir->flag & FWXFERQ_RUNNING) == 0) { 16365a7ba74dSHidetoshi Shimokawa tag = (ir->flag >> 6) & 3; 16375a7ba74dSHidetoshi Shimokawa ich = ir->flag & 0x3f; 16383c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich); 16393c60ba66SKatsushi Kobayashi 16405a7ba74dSHidetoshi Shimokawa ir->queued = 0; 16415a7ba74dSHidetoshi Shimokawa dbch->ndb = ir->bnpacket * ir->bnchunk; 16425a7ba74dSHidetoshi Shimokawa dbch->ndesc = 2; 164377ee030bSHidetoshi Shimokawa fwohci_db_init(sc, dbch); 16445a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 16450aaa9a23SHidetoshi Shimokawa return ENOMEM; 16465a7ba74dSHidetoshi Shimokawa err = fwohci_rx_enable(sc, dbch); 16473c60ba66SKatsushi Kobayashi } 16483c60ba66SKatsushi Kobayashi if (err) 16493c60ba66SKatsushi Kobayashi return err; 16503c60ba66SKatsushi Kobayashi 16515a7ba74dSHidetoshi Shimokawa first = STAILQ_FIRST(&ir->stfree); 16525a7ba74dSHidetoshi Shimokawa if (first == NULL) { 16535a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, "IR DMA no free chunk\n"); 16545a7ba74dSHidetoshi Shimokawa return 0; 16555a7ba74dSHidetoshi Shimokawa } 16565a7ba74dSHidetoshi Shimokawa 16579ca8add3SHidetoshi Shimokawa ldesc = dbch->ndesc - 1; 16589ca8add3SHidetoshi Shimokawa s = splfw(); 16599950b741SHidetoshi Shimokawa if ((ir->flag & FWXFERQ_HANDLER) == 0) 16609950b741SHidetoshi Shimokawa FW_GLOCK(fc); 16615a7ba74dSHidetoshi Shimokawa prev = STAILQ_LAST(&ir->stdma, fw_bulkxfer, link); 16625a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&ir->stfree)) != NULL) { 1663c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 16645a7ba74dSHidetoshi Shimokawa 16652b4601d1SHidetoshi Shimokawa #if 1 /* XXX for if_fwe */ 166677ee030bSHidetoshi Shimokawa if (chunk->mbuf != NULL) { 166777ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)(chunk->start); 166877ee030bSHidetoshi Shimokawa db_tr->dbcnt = 1; 166977ee030bSHidetoshi Shimokawa err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map, 167077ee030bSHidetoshi Shimokawa chunk->mbuf, fwohci_execute_db2, db_tr, 167177ee030bSHidetoshi Shimokawa /* flags */0); 167277ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db_tr->db[1].db.desc.cmd, 167377ee030bSHidetoshi Shimokawa OHCI_UPDATE | OHCI_INPUT_LAST | 167477ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS); 167577ee030bSHidetoshi Shimokawa } 16762b4601d1SHidetoshi Shimokawa #endif 16775a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db; 167877ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[ldesc].db.desc.res, 0); 167977ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[ldesc].db.desc.depend, 0xf); 16805a7ba74dSHidetoshi Shimokawa if (prev != NULL) { 16815a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(prev->end))->db; 168277ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc); 16835a7ba74dSHidetoshi Shimokawa } 16845a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stfree, link); 16855a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stdma, chunk, link); 16865a7ba74dSHidetoshi Shimokawa prev = chunk; 16875a7ba74dSHidetoshi Shimokawa } 16889950b741SHidetoshi Shimokawa if ((ir->flag & FWXFERQ_HANDLER) == 0) 16899950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 169077ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 169177ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 16925a7ba74dSHidetoshi Shimokawa splx(s); 16935a7ba74dSHidetoshi Shimokawa stat = OREAD(sc, OHCI_IRCTL(dmach)); 16945a7ba74dSHidetoshi Shimokawa if (stat & OHCI_CNTL_DMA_ACTIVE) 16955a7ba74dSHidetoshi Shimokawa return 0; 16965a7ba74dSHidetoshi Shimokawa if (stat & OHCI_CNTL_DMA_RUN) { 16973c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 16985a7ba74dSHidetoshi Shimokawa device_printf(sc->fc.dev, "IR DMA overrun (0x%08x)\n", stat); 16995a7ba74dSHidetoshi Shimokawa } 17005a7ba74dSHidetoshi Shimokawa 170177ee030bSHidetoshi Shimokawa if (firewire_debug) 170277ee030bSHidetoshi Shimokawa printf("start IR DMA 0x%x\n", stat); 17033c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach); 17043c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach); 17053c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASK, 1 << dmach); 17063c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf0000000); 17073c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR); 17083c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCMD(dmach), 170977ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *)(first->start))->bus_addr 17105a7ba74dSHidetoshi Shimokawa | dbch->ndesc); 17113c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN); 17123c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR); 171377ee030bSHidetoshi Shimokawa #if 0 171477ee030bSHidetoshi Shimokawa dump_db(sc, IRX_CH + dmach); 171577ee030bSHidetoshi Shimokawa #endif 17163c60ba66SKatsushi Kobayashi return err; 17173c60ba66SKatsushi Kobayashi } 1718c572b810SHidetoshi Shimokawa 1719c572b810SHidetoshi Shimokawa int 172064cf5240SHidetoshi Shimokawa fwohci_stop(struct fwohci_softc *sc, device_t dev) 17213c60ba66SKatsushi Kobayashi { 17223c60ba66SKatsushi Kobayashi u_int i; 17233c60ba66SKatsushi Kobayashi 17245f3fa234SHidetoshi Shimokawa fwohci_set_intr(&sc->fc, 0); 17255f3fa234SHidetoshi Shimokawa 17263c60ba66SKatsushi Kobayashi /* Now stopping all DMA channel */ 17273c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN); 17283c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN); 17293c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 17303c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 17313c60ba66SKatsushi Kobayashi 17323c60ba66SKatsushi Kobayashi for (i = 0; i < sc->fc.nisodma; i++) { 17333c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN); 17343c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN); 17353c60ba66SKatsushi Kobayashi } 17363c60ba66SKatsushi Kobayashi 17379950b741SHidetoshi Shimokawa #if 0 /* Let dcons(4) be accessed */ 17383c60ba66SKatsushi Kobayashi /* Stop interrupt */ 17393c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, 17403c60ba66SKatsushi Kobayashi OHCI_INT_EN | OHCI_INT_ERR | OHCI_INT_PHY_SID 17413c60ba66SKatsushi Kobayashi | OHCI_INT_PHY_INT 17423c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS 17433c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS 17443c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_ARRQ | OHCI_INT_DMA_ARRS 17453c60ba66SKatsushi Kobayashi | OHCI_INT_PHY_BUS_R); 1746630529adSHidetoshi Shimokawa 1747453130d9SPedro F. Giffuni /* FLUSH FIFO and reset Transmitter/Receiver */ 17489950b741SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET); 17499950b741SHidetoshi Shimokawa #endif 1750630529adSHidetoshi Shimokawa 17519339321dSHidetoshi Shimokawa /* XXX Link down? Bus reset? */ 17529339321dSHidetoshi Shimokawa return 0; 17539339321dSHidetoshi Shimokawa } 17549339321dSHidetoshi Shimokawa 17559339321dSHidetoshi Shimokawa int 17569339321dSHidetoshi Shimokawa fwohci_resume(struct fwohci_softc *sc, device_t dev) 17579339321dSHidetoshi Shimokawa { 17589339321dSHidetoshi Shimokawa int i; 1759630529adSHidetoshi Shimokawa struct fw_xferq *ir; 1760630529adSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 17619339321dSHidetoshi Shimokawa 17629339321dSHidetoshi Shimokawa fwohci_reset(sc, dev); 176395a24954SDoug Rabson /* XXX resume isochronous receive automatically. (how about TX?) */ 17649339321dSHidetoshi Shimokawa for (i = 0; i < sc->fc.nisodma; i++) { 1765630529adSHidetoshi Shimokawa ir = &sc->ir[i].xferq; 1766630529adSHidetoshi Shimokawa if ((ir->flag & FWXFERQ_RUNNING) != 0) { 17679339321dSHidetoshi Shimokawa device_printf(sc->fc.dev, 17689339321dSHidetoshi Shimokawa "resume iso receive ch: %d\n", i); 1769630529adSHidetoshi Shimokawa ir->flag &= ~FWXFERQ_RUNNING; 1770630529adSHidetoshi Shimokawa /* requeue stdma to stfree */ 1771630529adSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) { 1772630529adSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stdma, link); 1773630529adSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stfree, chunk, link); 1774630529adSHidetoshi Shimokawa } 17759339321dSHidetoshi Shimokawa sc->fc.irx_enable(&sc->fc, i); 17769339321dSHidetoshi Shimokawa } 17779339321dSHidetoshi Shimokawa } 17789339321dSHidetoshi Shimokawa 17799339321dSHidetoshi Shimokawa bus_generic_resume(dev); 17809339321dSHidetoshi Shimokawa sc->fc.ibr(&sc->fc); 17813c60ba66SKatsushi Kobayashi return 0; 17823c60ba66SKatsushi Kobayashi } 17833c60ba66SKatsushi Kobayashi 17843c60ba66SKatsushi Kobayashi #ifdef OHCI_DEBUG 17859950b741SHidetoshi Shimokawa static void 17869950b741SHidetoshi Shimokawa fwohci_dump_intr(struct fwohci_softc *sc, uint32_t stat) 17879950b741SHidetoshi Shimokawa { 17883c60ba66SKatsushi Kobayashi if (stat & OREAD(sc, FWOHCI_INTMASK)) 17893c60ba66SKatsushi Kobayashi device_printf(fc->dev, "INTERRUPT < %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s> 0x%08x, 0x%08x\n", 17903c60ba66SKatsushi Kobayashi stat & OHCI_INT_EN ? "DMA_EN ":"", 17913c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_REG ? "PHY_REG ":"", 17923c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_LONG ? "CYC_LONG ":"", 17933c60ba66SKatsushi Kobayashi stat & OHCI_INT_ERR ? "INT_ERR ":"", 17943c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_ERR ? "CYC_ERR ":"", 17953c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_LOST ? "CYC_LOST ":"", 17963c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_64SECOND ? "CYC_64SECOND ":"", 17973c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_START ? "CYC_START ":"", 17983c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_INT ? "PHY_INT ":"", 17993c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_BUS_R ? "BUS_RESET ":"", 18003c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_SID ? "SID ":"", 18013c60ba66SKatsushi Kobayashi stat & OHCI_INT_LR_ERR ? "DMA_LR_ERR ":"", 18023c60ba66SKatsushi Kobayashi stat & OHCI_INT_PW_ERR ? "DMA_PW_ERR ":"", 18033c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_IR ? "DMA_IR ":"", 18043c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_IT ? "DMA_IT " :"", 18053c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_PRRS ? "DMA_PRRS " :"", 18063c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_PRRQ ? "DMA_PRRQ " :"", 18073c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ARRS ? "DMA_ARRS " :"", 18083c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ARRQ ? "DMA_ARRQ " :"", 18093c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ATRS ? "DMA_ATRS " :"", 18103c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ATRQ ? "DMA_ATRQ " :"", 18113c60ba66SKatsushi Kobayashi stat, OREAD(sc, FWOHCI_INTMASK) 18123c60ba66SKatsushi Kobayashi ); 18139950b741SHidetoshi Shimokawa } 18143c60ba66SKatsushi Kobayashi #endif 181523667f08SAlexander Kabaev 18169950b741SHidetoshi Shimokawa static void 18179950b741SHidetoshi Shimokawa fwohci_intr_core(struct fwohci_softc *sc, uint32_t stat, int count) 18189950b741SHidetoshi Shimokawa { 18199950b741SHidetoshi Shimokawa struct firewire_comm *fc = (struct firewire_comm *)sc; 182091291042SWill Andrews uintmax_t prequpper; 18219950b741SHidetoshi Shimokawa uint32_t node_id, plen; 18229950b741SHidetoshi Shimokawa 18233042cc43SSean Bruno FW_GLOCK_ASSERT(fc); 18249950b741SHidetoshi Shimokawa if ((stat & OHCI_INT_PHY_BUS_R) && (fc->status != FWBUSRESET)) { 18259950b741SHidetoshi Shimokawa fc->status = FWBUSRESET; 18261adf6842SHidetoshi Shimokawa /* Disable bus reset interrupt until sid recv. */ 18271adf6842SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_PHY_BUS_R); 18281adf6842SHidetoshi Shimokawa 1829373d9227SSean Bruno device_printf(fc->dev, "%s: BUS reset\n", __func__); 18303c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_CYC_LOST); 18313c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCSRC); 18323c60ba66SKatsushi Kobayashi 18333c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 18343c60ba66SKatsushi Kobayashi sc->atrq.xferq.flag &= ~FWXFERQ_RUNNING; 18353c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 18363c60ba66SKatsushi Kobayashi sc->atrs.xferq.flag &= ~FWXFERQ_RUNNING; 18373c60ba66SKatsushi Kobayashi 18389950b741SHidetoshi Shimokawa if (!kdb_active) 18399950b741SHidetoshi Shimokawa taskqueue_enqueue(sc->fc.taskqueue, &sc->fwohci_task_busreset); 1840d0581de8SHidetoshi Shimokawa } 18413c60ba66SKatsushi Kobayashi if (stat & OHCI_INT_PHY_SID) { 18421adf6842SHidetoshi Shimokawa /* Enable bus reset interrupt */ 18439950b741SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_BUS_R); 18441adf6842SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_PHY_BUS_R); 18459950b741SHidetoshi Shimokawa 1846dcae7539SHidetoshi Shimokawa /* Allow async. request to us */ 1847dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_AREQHI, 1 << 31); 1848ac2d2894SHidetoshi Shimokawa if (firewire_phydma_enable) { 18496b3ecf71SHidetoshi Shimokawa /* allow from all nodes */ 1850dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQHI, 0x7fffffff); 1851dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQLO, 0xffffffff); 185291291042SWill Andrews prequpper = ((uintmax_t)Maxmem << PAGE_SHIFT) >> 16; 185391291042SWill Andrews if (prequpper > OHCI_PREQUPPER_MAX) { 185491291042SWill Andrews device_printf(fc->dev, 185591291042SWill Andrews "Physical memory size of 0x%jx exceeds " 185691291042SWill Andrews "fire wire address space. Limiting dma " 185791291042SWill Andrews "to memory below 0x%jx\n", 185891291042SWill Andrews (uintmax_t)Maxmem << PAGE_SHIFT, 185991291042SWill Andrews (uintmax_t)OHCI_PREQUPPER_MAX << 16); 186091291042SWill Andrews prequpper = OHCI_PREQUPPER_MAX; 186191291042SWill Andrews } 186291291042SWill Andrews OWRITE(sc, OHCI_PREQUPPER, prequpper & 0xffffffff); 1863*dc6040d6SAndriy Gapon if (OREAD(sc, OHCI_PREQUPPER) != 1864*dc6040d6SAndriy Gapon (prequpper & 0xffffffff)) { 1865*dc6040d6SAndriy Gapon device_printf(fc->dev, 1866*dc6040d6SAndriy Gapon "PhysicalUpperBound register is not " 1867*dc6040d6SAndriy Gapon "implemented. Physical memory access " 1868*dc6040d6SAndriy Gapon "is limited to the first 4GB\n"); 1869*dc6040d6SAndriy Gapon device_printf(fc->dev, 1870*dc6040d6SAndriy Gapon "PhysicalUpperBound = 0x%08x\n", 1871*dc6040d6SAndriy Gapon OREAD(sc, OHCI_PREQUPPER)); 1872*dc6040d6SAndriy Gapon } 1873ac2d2894SHidetoshi Shimokawa } 187473aa55baSHidetoshi Shimokawa /* Set ATRetries register */ 187573aa55baSHidetoshi Shimokawa OWRITE(sc, OHCI_ATRETRY, 1<<(13 + 16) | 0xfff); 18769950b741SHidetoshi Shimokawa 18773c60ba66SKatsushi Kobayashi /* 18789950b741SHidetoshi Shimokawa * Checking whether the node is root or not. If root, turn on 18799950b741SHidetoshi Shimokawa * cycle master. 18803c60ba66SKatsushi Kobayashi */ 188177ee030bSHidetoshi Shimokawa node_id = OREAD(sc, FWOHCI_NODEID); 188277ee030bSHidetoshi Shimokawa plen = OREAD(sc, OHCI_SID_CNT); 188377ee030bSHidetoshi Shimokawa 18849950b741SHidetoshi Shimokawa fc->nodeid = node_id & 0x3f; 1885373d9227SSean Bruno device_printf(fc->dev, "%s: node_id=0x%08x, SelfID Count=%d, ", 1886373d9227SSean Bruno __func__, fc->nodeid, (plen >> 16) & 0xff); 188777ee030bSHidetoshi Shimokawa if (!(node_id & OHCI_NODE_VALID)) { 1888373d9227SSean Bruno device_printf(fc->dev, "%s: Bus reset failure\n", 1889373d9227SSean Bruno __func__); 18903c60ba66SKatsushi Kobayashi goto sidout; 18913c60ba66SKatsushi Kobayashi } 1892d0581de8SHidetoshi Shimokawa 1893d0581de8SHidetoshi Shimokawa /* cycle timer */ 1894d0581de8SHidetoshi Shimokawa sc->cycle_lost = 0; 1895d0581de8SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_CYC_LOST); 18966b3ecf71SHidetoshi Shimokawa if ((node_id & OHCI_NODE_ROOT) && !nocyclemaster) { 18973c60ba66SKatsushi Kobayashi printf("CYCLEMASTER mode\n"); 18983c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTL, 18993c60ba66SKatsushi Kobayashi OHCI_CNTL_CYCMTR | OHCI_CNTL_CYCTIMER); 19003c60ba66SKatsushi Kobayashi } else { 19013c60ba66SKatsushi Kobayashi printf("non CYCLEMASTER mode\n"); 19023c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCMTR); 19033c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_CYCTIMER); 19043c60ba66SKatsushi Kobayashi } 1905d0581de8SHidetoshi Shimokawa 19069950b741SHidetoshi Shimokawa fc->status = FWBUSINIT; 19079950b741SHidetoshi Shimokawa 19089950b741SHidetoshi Shimokawa if (!kdb_active) 19099950b741SHidetoshi Shimokawa taskqueue_enqueue(sc->fc.taskqueue, &sc->fwohci_task_sid); 19109950b741SHidetoshi Shimokawa } 19119950b741SHidetoshi Shimokawa sidout: 19129950b741SHidetoshi Shimokawa if ((stat & ~(OHCI_INT_PHY_BUS_R | OHCI_INT_PHY_SID)) && (!kdb_active)) 19139950b741SHidetoshi Shimokawa taskqueue_enqueue(sc->fc.taskqueue, &sc->fwohci_task_dma); 19149950b741SHidetoshi Shimokawa } 19159950b741SHidetoshi Shimokawa 19169950b741SHidetoshi Shimokawa static void 19179950b741SHidetoshi Shimokawa fwohci_intr_dma(struct fwohci_softc *sc, uint32_t stat, int count) 19189950b741SHidetoshi Shimokawa { 19199950b741SHidetoshi Shimokawa uint32_t irstat, itstat; 19209950b741SHidetoshi Shimokawa u_int i; 19219950b741SHidetoshi Shimokawa struct firewire_comm *fc = (struct firewire_comm *)sc; 19229950b741SHidetoshi Shimokawa 19239950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IR) { 19249950b741SHidetoshi Shimokawa irstat = atomic_readandclear_int(&sc->irstat); 19259950b741SHidetoshi Shimokawa for (i = 0; i < fc->nisodma; i++) { 19269950b741SHidetoshi Shimokawa struct fwohci_dbch *dbch; 19279950b741SHidetoshi Shimokawa 19289950b741SHidetoshi Shimokawa if ((irstat & (1 << i)) != 0) { 19299950b741SHidetoshi Shimokawa dbch = &sc->ir[i]; 19309950b741SHidetoshi Shimokawa if ((dbch->xferq.flag & FWXFERQ_OPEN) == 0) { 19319950b741SHidetoshi Shimokawa device_printf(sc->fc.dev, 19329950b741SHidetoshi Shimokawa "dma(%d) not active\n", i); 19339950b741SHidetoshi Shimokawa continue; 19349950b741SHidetoshi Shimokawa } 19359950b741SHidetoshi Shimokawa fwohci_rbuf_update(sc, i); 19369950b741SHidetoshi Shimokawa } 19379950b741SHidetoshi Shimokawa } 19389950b741SHidetoshi Shimokawa } 19399950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IT) { 19409950b741SHidetoshi Shimokawa itstat = atomic_readandclear_int(&sc->itstat); 19419950b741SHidetoshi Shimokawa for (i = 0; i < fc->nisodma; i++) { 19429950b741SHidetoshi Shimokawa if ((itstat & (1 << i)) != 0) { 19439950b741SHidetoshi Shimokawa fwohci_tbuf_update(sc, i); 19449950b741SHidetoshi Shimokawa } 19459950b741SHidetoshi Shimokawa } 19469950b741SHidetoshi Shimokawa } 19479950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_PRRS) { 19489950b741SHidetoshi Shimokawa #if 0 19499950b741SHidetoshi Shimokawa dump_dma(sc, ARRS_CH); 19509950b741SHidetoshi Shimokawa dump_db(sc, ARRS_CH); 19519950b741SHidetoshi Shimokawa #endif 19529950b741SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrs, count); 19539950b741SHidetoshi Shimokawa } 19549950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_PRRQ) { 19559950b741SHidetoshi Shimokawa #if 0 19569950b741SHidetoshi Shimokawa dump_dma(sc, ARRQ_CH); 19579950b741SHidetoshi Shimokawa dump_db(sc, ARRQ_CH); 19589950b741SHidetoshi Shimokawa #endif 19599950b741SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrq, count); 19609950b741SHidetoshi Shimokawa } 19619950b741SHidetoshi Shimokawa if (stat & OHCI_INT_CYC_LOST) { 19629950b741SHidetoshi Shimokawa if (sc->cycle_lost >= 0) 19639950b741SHidetoshi Shimokawa sc->cycle_lost++; 19649950b741SHidetoshi Shimokawa if (sc->cycle_lost > 10) { 19659950b741SHidetoshi Shimokawa sc->cycle_lost = -1; 19669950b741SHidetoshi Shimokawa #if 0 19679950b741SHidetoshi Shimokawa OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCTIMER); 19689950b741SHidetoshi Shimokawa #endif 19699950b741SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_CYC_LOST); 19708834bc52SRebecca Cran device_printf(fc->dev, "too many cycles lost, " 19718834bc52SRebecca Cran "no cycle master present?\n"); 19729950b741SHidetoshi Shimokawa } 19739950b741SHidetoshi Shimokawa } 19749950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_ATRQ) { 19759950b741SHidetoshi Shimokawa fwohci_txd(sc, &(sc->atrq)); 19769950b741SHidetoshi Shimokawa } 19779950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_ATRS) { 19789950b741SHidetoshi Shimokawa fwohci_txd(sc, &(sc->atrs)); 19799950b741SHidetoshi Shimokawa } 19809950b741SHidetoshi Shimokawa if (stat & OHCI_INT_PW_ERR) { 19819950b741SHidetoshi Shimokawa device_printf(fc->dev, "posted write error\n"); 19829950b741SHidetoshi Shimokawa } 19839950b741SHidetoshi Shimokawa if (stat & OHCI_INT_ERR) { 19849950b741SHidetoshi Shimokawa device_printf(fc->dev, "unrecoverable error\n"); 19859950b741SHidetoshi Shimokawa } 19869950b741SHidetoshi Shimokawa if (stat & OHCI_INT_PHY_INT) { 19879950b741SHidetoshi Shimokawa device_printf(fc->dev, "phy int\n"); 19889950b741SHidetoshi Shimokawa } 19899950b741SHidetoshi Shimokawa } 19909950b741SHidetoshi Shimokawa 19919950b741SHidetoshi Shimokawa static void 19929950b741SHidetoshi Shimokawa fwohci_task_busreset(void *arg, int pending) 19939950b741SHidetoshi Shimokawa { 19949950b741SHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)arg; 19959950b741SHidetoshi Shimokawa 19963042cc43SSean Bruno FW_GLOCK(&sc->fc); 19979950b741SHidetoshi Shimokawa fw_busreset(&sc->fc, FWBUSRESET); 19989950b741SHidetoshi Shimokawa OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0])); 19999950b741SHidetoshi Shimokawa OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2])); 20003042cc43SSean Bruno FW_GUNLOCK(&sc->fc); 20019950b741SHidetoshi Shimokawa } 20029950b741SHidetoshi Shimokawa 20039950b741SHidetoshi Shimokawa static void 20049950b741SHidetoshi Shimokawa fwohci_task_sid(void *arg, int pending) 20059950b741SHidetoshi Shimokawa { 20069950b741SHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)arg; 20079950b741SHidetoshi Shimokawa struct firewire_comm *fc = &sc->fc; 20089950b741SHidetoshi Shimokawa uint32_t *buf; 20099950b741SHidetoshi Shimokawa int i, plen; 20109950b741SHidetoshi Shimokawa 20119950b741SHidetoshi Shimokawa 20123042cc43SSean Bruno /* 20133042cc43SSean Bruno * We really should have locking 20143042cc43SSean Bruno * here. Not sure why it's not 20153042cc43SSean Bruno */ 20169950b741SHidetoshi Shimokawa plen = OREAD(sc, OHCI_SID_CNT); 20173c60ba66SKatsushi Kobayashi 201877ee030bSHidetoshi Shimokawa if (plen & OHCI_SID_ERR) { 201977ee030bSHidetoshi Shimokawa device_printf(fc->dev, "SID Error\n"); 20209950b741SHidetoshi Shimokawa return; 202177ee030bSHidetoshi Shimokawa } 202277ee030bSHidetoshi Shimokawa plen &= OHCI_SID_CNT_MASK; 202316e0f484SHidetoshi Shimokawa if (plen < 4 || plen > OHCI_SIDSIZE) { 202416e0f484SHidetoshi Shimokawa device_printf(fc->dev, "invalid SID len = %d\n", plen); 20259950b741SHidetoshi Shimokawa return; 202616e0f484SHidetoshi Shimokawa } 20273c60ba66SKatsushi Kobayashi plen -= 4; /* chop control info */ 202803161bbcSDoug Rabson buf = (uint32_t *)malloc(OHCI_SIDSIZE, M_FW, M_NOWAIT); 202977ee030bSHidetoshi Shimokawa if (buf == NULL) { 203077ee030bSHidetoshi Shimokawa device_printf(fc->dev, "malloc failed\n"); 20319950b741SHidetoshi Shimokawa return; 203277ee030bSHidetoshi Shimokawa } 203377ee030bSHidetoshi Shimokawa for (i = 0; i < plen / 4; i++) 203477ee030bSHidetoshi Shimokawa buf[i] = FWOHCI_DMA_READ(sc->sid_buf[i + 1]); 20353042cc43SSean Bruno 203648249fe0SHidetoshi Shimokawa /* pending all pre-bus_reset packets */ 203748249fe0SHidetoshi Shimokawa fwohci_txd(sc, &sc->atrq); 203848249fe0SHidetoshi Shimokawa fwohci_txd(sc, &sc->atrs); 203948249fe0SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrs, -1); 204048249fe0SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrq, -1); 2041627d85fbSHidetoshi Shimokawa fw_drain_txq(fc); 204277ee030bSHidetoshi Shimokawa fw_sidrcv(fc, buf, plen); 204377ee030bSHidetoshi Shimokawa free(buf, M_FW); 20443c60ba66SKatsushi Kobayashi } 20453c60ba66SKatsushi Kobayashi 204677ee030bSHidetoshi Shimokawa static void 20479950b741SHidetoshi Shimokawa fwohci_task_dma(void *arg, int pending) 204877ee030bSHidetoshi Shimokawa { 204977ee030bSHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)arg; 205003161bbcSDoug Rabson uint32_t stat; 205177ee030bSHidetoshi Shimokawa 205277ee030bSHidetoshi Shimokawa again: 205377ee030bSHidetoshi Shimokawa stat = atomic_readandclear_int(&sc->intstat); 205477ee030bSHidetoshi Shimokawa if (stat) 20559950b741SHidetoshi Shimokawa fwohci_intr_dma(sc, stat, -1); 205677ee030bSHidetoshi Shimokawa else 205777ee030bSHidetoshi Shimokawa return; 205877ee030bSHidetoshi Shimokawa goto again; 205977ee030bSHidetoshi Shimokawa } 206077ee030bSHidetoshi Shimokawa 20619950b741SHidetoshi Shimokawa static int 20629950b741SHidetoshi Shimokawa fwohci_check_stat(struct fwohci_softc *sc) 206377ee030bSHidetoshi Shimokawa { 206403161bbcSDoug Rabson uint32_t stat, irstat, itstat; 206577ee030bSHidetoshi Shimokawa 20663042cc43SSean Bruno FW_GLOCK_ASSERT(&sc->fc); 206777ee030bSHidetoshi Shimokawa stat = OREAD(sc, FWOHCI_INTSTAT); 206877ee030bSHidetoshi Shimokawa if (stat == 0xffffffff) { 206924c02d2fSWarner Losh if (!bus_child_present(sc->fc.dev)) 207024c02d2fSWarner Losh return (FILTER_HANDLED); 207124c02d2fSWarner Losh device_printf(sc->fc.dev, "device physically ejected?\n"); 20729950b741SHidetoshi Shimokawa return (FILTER_STRAY); 207377ee030bSHidetoshi Shimokawa } 207477ee030bSHidetoshi Shimokawa if (stat) 20759950b741SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, stat & ~OHCI_INT_PHY_BUS_R); 20769950b741SHidetoshi Shimokawa 20779950b741SHidetoshi Shimokawa stat &= sc->intmask; 20789950b741SHidetoshi Shimokawa if (stat == 0) 20799950b741SHidetoshi Shimokawa return (FILTER_STRAY); 20809950b741SHidetoshi Shimokawa 20819950b741SHidetoshi Shimokawa atomic_set_int(&sc->intstat, stat); 208277ee030bSHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IR) { 208377ee030bSHidetoshi Shimokawa irstat = OREAD(sc, OHCI_IR_STAT); 208477ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_IR_STATCLR, irstat); 208577ee030bSHidetoshi Shimokawa atomic_set_int(&sc->irstat, irstat); 208677ee030bSHidetoshi Shimokawa } 208777ee030bSHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IT) { 208877ee030bSHidetoshi Shimokawa itstat = OREAD(sc, OHCI_IT_STAT); 208977ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_STATCLR, itstat); 209077ee030bSHidetoshi Shimokawa atomic_set_int(&sc->itstat, itstat); 209177ee030bSHidetoshi Shimokawa } 20929950b741SHidetoshi Shimokawa 20939950b741SHidetoshi Shimokawa fwohci_intr_core(sc, stat, -1); 20949950b741SHidetoshi Shimokawa return (FILTER_HANDLED); 20959950b741SHidetoshi Shimokawa } 20969950b741SHidetoshi Shimokawa 20973c60ba66SKatsushi Kobayashi void 20983c60ba66SKatsushi Kobayashi fwohci_intr(void *arg) 20993c60ba66SKatsushi Kobayashi { 21003042cc43SSean Bruno struct fwohci_softc *sc = (struct fwohci_softc *)arg; 21013042cc43SSean Bruno 21023042cc43SSean Bruno FW_GLOCK(&sc->fc); 21033042cc43SSean Bruno fwohci_check_stat(sc); 21043042cc43SSean Bruno FW_GUNLOCK(&sc->fc); 21053c60ba66SKatsushi Kobayashi } 21063c60ba66SKatsushi Kobayashi 2107740b10aaSHidetoshi Shimokawa void 21083c60ba66SKatsushi Kobayashi fwohci_poll(struct firewire_comm *fc, int quick, int count) 21093c60ba66SKatsushi Kobayashi { 21109950b741SHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)fc; 21113042cc43SSean Bruno 21123042cc43SSean Bruno FW_GLOCK(fc); 21139950b741SHidetoshi Shimokawa fwohci_check_stat(sc); 21143042cc43SSean Bruno FW_GUNLOCK(fc); 21153c60ba66SKatsushi Kobayashi } 21163c60ba66SKatsushi Kobayashi 21173c60ba66SKatsushi Kobayashi static void 21183c60ba66SKatsushi Kobayashi fwohci_set_intr(struct firewire_comm *fc, int enable) 21193c60ba66SKatsushi Kobayashi { 21203c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 21213c60ba66SKatsushi Kobayashi 21223c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 2123f9d9941fSHidetoshi Shimokawa if (firewire_debug) 21249339321dSHidetoshi Shimokawa device_printf(sc->fc.dev, "fwohci_set_intr: %d\n", enable); 21253c60ba66SKatsushi Kobayashi if (enable) { 21263c60ba66SKatsushi Kobayashi sc->intmask |= OHCI_INT_EN; 21273c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_EN); 21283c60ba66SKatsushi Kobayashi } else { 21293c60ba66SKatsushi Kobayashi sc->intmask &= ~OHCI_INT_EN; 21303c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_EN); 21313c60ba66SKatsushi Kobayashi } 21323c60ba66SKatsushi Kobayashi } 21333c60ba66SKatsushi Kobayashi 2134c572b810SHidetoshi Shimokawa static void 2135c572b810SHidetoshi Shimokawa fwohci_tbuf_update(struct fwohci_softc *sc, int dmach) 21363c60ba66SKatsushi Kobayashi { 21373c60ba66SKatsushi Kobayashi struct firewire_comm *fc = &sc->fc; 2138c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 21395a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 21405a7ba74dSHidetoshi Shimokawa struct fw_xferq *it; 214103161bbcSDoug Rabson uint32_t stat, count; 214277ee030bSHidetoshi Shimokawa int s, w=0, ldesc; 21433c60ba66SKatsushi Kobayashi 21445a7ba74dSHidetoshi Shimokawa it = fc->it[dmach]; 214577ee030bSHidetoshi Shimokawa ldesc = sc->it[dmach].ndesc - 1; 21465a7ba74dSHidetoshi Shimokawa s = splfw(); /* unnecessary ? */ 21479950b741SHidetoshi Shimokawa FW_GLOCK(fc); 214877ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(sc->it[dmach].am, BUS_DMASYNC_POSTREAD); 2149a1c9e73aSHidetoshi Shimokawa if (firewire_debug) 2150a1c9e73aSHidetoshi Shimokawa dump_db(sc, ITX_CH + dmach); 21515a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&it->stdma)) != NULL) { 21525a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db; 215377ee030bSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(db[ldesc].db.desc.res) 215477ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT; 21555a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->start))->db; 2156a1c9e73aSHidetoshi Shimokawa /* timestamp */ 215777ee030bSHidetoshi Shimokawa count = FWOHCI_DMA_READ(db[ldesc].db.desc.res) 215877ee030bSHidetoshi Shimokawa & OHCI_COUNT_MASK; 21595a7ba74dSHidetoshi Shimokawa if (stat == 0) 21605a7ba74dSHidetoshi Shimokawa break; 21615a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&it->stdma, link); 21625a7ba74dSHidetoshi Shimokawa switch (stat & FWOHCIEV_MASK) { 21633c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 21645a7ba74dSHidetoshi Shimokawa #if 0 21655a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, "0x%08x\n", count); 21660aaa9a23SHidetoshi Shimokawa #endif 21673c60ba66SKatsushi Kobayashi break; 21683c60ba66SKatsushi Kobayashi default: 21695a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, 217077ee030bSHidetoshi Shimokawa "Isochronous transmit err %02x(%s)\n", 217177ee030bSHidetoshi Shimokawa stat, fwohcicode[stat & 0x1f]); 21723c60ba66SKatsushi Kobayashi } 21735a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&it->stfree, chunk, link); 21745a7ba74dSHidetoshi Shimokawa w++; 21755a7ba74dSHidetoshi Shimokawa } 21769950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 21775a7ba74dSHidetoshi Shimokawa splx(s); 21785a7ba74dSHidetoshi Shimokawa if (w) 21795a7ba74dSHidetoshi Shimokawa wakeup(it); 21803c60ba66SKatsushi Kobayashi } 2181c572b810SHidetoshi Shimokawa 2182c572b810SHidetoshi Shimokawa static void 2183c572b810SHidetoshi Shimokawa fwohci_rbuf_update(struct fwohci_softc *sc, int dmach) 21843c60ba66SKatsushi Kobayashi { 21850aaa9a23SHidetoshi Shimokawa struct firewire_comm *fc = &sc->fc; 2186c4778b5dSHidetoshi Shimokawa struct fwohcidb_tr *db_tr; 21875a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 21885a7ba74dSHidetoshi Shimokawa struct fw_xferq *ir; 218903161bbcSDoug Rabson uint32_t stat; 219091291042SWill Andrews int w = 0, ldesc; 21910aaa9a23SHidetoshi Shimokawa 21925a7ba74dSHidetoshi Shimokawa ir = fc->ir[dmach]; 219377ee030bSHidetoshi Shimokawa ldesc = sc->ir[dmach].ndesc - 1; 21949950b741SHidetoshi Shimokawa 219577ee030bSHidetoshi Shimokawa #if 0 219677ee030bSHidetoshi Shimokawa dump_db(sc, dmach); 219777ee030bSHidetoshi Shimokawa #endif 21989950b741SHidetoshi Shimokawa if ((ir->flag & FWXFERQ_HANDLER) == 0) 21999950b741SHidetoshi Shimokawa FW_GLOCK(fc); 220077ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(sc->ir[dmach].am, BUS_DMASYNC_POSTREAD); 22015a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) { 220277ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)chunk->end; 220377ee030bSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(db_tr->db[ldesc].db.desc.res) 220477ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT; 22055a7ba74dSHidetoshi Shimokawa if (stat == 0) 22065a7ba74dSHidetoshi Shimokawa break; 220777ee030bSHidetoshi Shimokawa 220877ee030bSHidetoshi Shimokawa if (chunk->mbuf != NULL) { 220977ee030bSHidetoshi Shimokawa bus_dmamap_sync(sc->ir[dmach].dmat, db_tr->dma_map, 221077ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTREAD); 221177ee030bSHidetoshi Shimokawa bus_dmamap_unload(sc->ir[dmach].dmat, db_tr->dma_map); 221277ee030bSHidetoshi Shimokawa } else if (ir->buf != NULL) { 221377ee030bSHidetoshi Shimokawa fwdma_sync_multiseg(ir->buf, chunk->poffset, 221477ee030bSHidetoshi Shimokawa ir->bnpacket, BUS_DMASYNC_POSTREAD); 221577ee030bSHidetoshi Shimokawa } else { 221677ee030bSHidetoshi Shimokawa /* XXX */ 2217453130d9SPedro F. Giffuni printf("fwohci_rbuf_update: this shouldn't happened\n"); 221877ee030bSHidetoshi Shimokawa } 221977ee030bSHidetoshi Shimokawa 22205a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stdma, link); 22215a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stvalid, chunk, link); 22225a7ba74dSHidetoshi Shimokawa switch (stat & FWOHCIEV_MASK) { 22233c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 22242b4601d1SHidetoshi Shimokawa chunk->resp = 0; 22253c60ba66SKatsushi Kobayashi break; 22263c60ba66SKatsushi Kobayashi default: 22272b4601d1SHidetoshi Shimokawa chunk->resp = EINVAL; 22285a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, 222977ee030bSHidetoshi Shimokawa "Isochronous receive err %02x(%s)\n", 223077ee030bSHidetoshi Shimokawa stat, fwohcicode[stat & 0x1f]); 22313c60ba66SKatsushi Kobayashi } 22325a7ba74dSHidetoshi Shimokawa w++; 22335a7ba74dSHidetoshi Shimokawa } 22349950b741SHidetoshi Shimokawa if ((ir->flag & FWXFERQ_HANDLER) == 0) 22359950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 22369950b741SHidetoshi Shimokawa if (w == 0) 22379950b741SHidetoshi Shimokawa return; 22389950b741SHidetoshi Shimokawa 22392b4601d1SHidetoshi Shimokawa if (ir->flag & FWXFERQ_HANDLER) 22402b4601d1SHidetoshi Shimokawa ir->hand(ir); 22412b4601d1SHidetoshi Shimokawa else 22425a7ba74dSHidetoshi Shimokawa wakeup(ir); 22433c60ba66SKatsushi Kobayashi } 2244c572b810SHidetoshi Shimokawa 2245c572b810SHidetoshi Shimokawa void 224603161bbcSDoug Rabson dump_dma(struct fwohci_softc *sc, uint32_t ch) 2247c572b810SHidetoshi Shimokawa { 224803161bbcSDoug Rabson uint32_t off, cntl, stat, cmd, match; 22493c60ba66SKatsushi Kobayashi 22503c60ba66SKatsushi Kobayashi if (ch == 0) { 22513c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 22523c60ba66SKatsushi Kobayashi } else if (ch == 1) { 22533c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 22543c60ba66SKatsushi Kobayashi } else if (ch == 2) { 22553c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 22563c60ba66SKatsushi Kobayashi } else if (ch == 3) { 22573c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 22583c60ba66SKatsushi Kobayashi } else if (ch < IRX_CH) { 22593c60ba66SKatsushi Kobayashi off = OHCI_ITCTL(ch - ITX_CH); 22603c60ba66SKatsushi Kobayashi } else { 22613c60ba66SKatsushi Kobayashi off = OHCI_IRCTL(ch - IRX_CH); 22623c60ba66SKatsushi Kobayashi } 22633c60ba66SKatsushi Kobayashi cntl = stat = OREAD(sc, off); 22643c60ba66SKatsushi Kobayashi cmd = OREAD(sc, off + 0xc); 22653c60ba66SKatsushi Kobayashi match = OREAD(sc, off + 0x10); 22663c60ba66SKatsushi Kobayashi 226777ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "ch %1x cntl:0x%08x cmd:0x%08x match:0x%08x\n", 22683c60ba66SKatsushi Kobayashi ch, 22693c60ba66SKatsushi Kobayashi cntl, 22703c60ba66SKatsushi Kobayashi cmd, 22713c60ba66SKatsushi Kobayashi match); 22723c60ba66SKatsushi Kobayashi stat &= 0xffff; 227377ee030bSHidetoshi Shimokawa if (stat) { 22743c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma %d ch:%s%s%s%s%s%s %s(%x)\n", 22753c60ba66SKatsushi Kobayashi ch, 22763c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_RUN ? "RUN," : "", 22773c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "", 22783c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "", 22793c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "", 22803c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "", 22813c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "", 22823c60ba66SKatsushi Kobayashi fwohcicode[stat & 0x1f], 22833c60ba66SKatsushi Kobayashi stat & 0x1f 22843c60ba66SKatsushi Kobayashi ); 22853c60ba66SKatsushi Kobayashi } else { 22863c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma %d ch: Nostat\n", ch); 22873c60ba66SKatsushi Kobayashi } 22883c60ba66SKatsushi Kobayashi } 2289c572b810SHidetoshi Shimokawa 2290c572b810SHidetoshi Shimokawa void 229103161bbcSDoug Rabson dump_db(struct fwohci_softc *sc, uint32_t ch) 2292c572b810SHidetoshi Shimokawa { 22933c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch; 229477ee030bSHidetoshi Shimokawa struct fwohcidb_tr *cp = NULL, *pp, *np = NULL; 2295c4778b5dSHidetoshi Shimokawa struct fwohcidb *curr = NULL, *prev, *next = NULL; 22963c60ba66SKatsushi Kobayashi int idb, jdb; 229703161bbcSDoug Rabson uint32_t cmd, off; 229823667f08SAlexander Kabaev 22993c60ba66SKatsushi Kobayashi if (ch == 0) { 23003c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 23013c60ba66SKatsushi Kobayashi dbch = &sc->atrq; 23023c60ba66SKatsushi Kobayashi } else if (ch == 1) { 23033c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 23043c60ba66SKatsushi Kobayashi dbch = &sc->atrs; 23053c60ba66SKatsushi Kobayashi } else if (ch == 2) { 23063c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 23073c60ba66SKatsushi Kobayashi dbch = &sc->arrq; 23083c60ba66SKatsushi Kobayashi } else if (ch == 3) { 23093c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 23103c60ba66SKatsushi Kobayashi dbch = &sc->arrs; 23113c60ba66SKatsushi Kobayashi } else if (ch < IRX_CH) { 23123c60ba66SKatsushi Kobayashi off = OHCI_ITCTL(ch - ITX_CH); 23133c60ba66SKatsushi Kobayashi dbch = &sc->it[ch - ITX_CH]; 23143c60ba66SKatsushi Kobayashi } else { 23153c60ba66SKatsushi Kobayashi off = OHCI_IRCTL(ch - IRX_CH); 23163c60ba66SKatsushi Kobayashi dbch = &sc->ir[ch - IRX_CH]; 23173c60ba66SKatsushi Kobayashi } 23183c60ba66SKatsushi Kobayashi cmd = OREAD(sc, off + 0xc); 23193c60ba66SKatsushi Kobayashi 23203c60ba66SKatsushi Kobayashi if (dbch->ndb == 0) { 23213c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "No DB is attached ch=%d\n", ch); 23223c60ba66SKatsushi Kobayashi return; 23233c60ba66SKatsushi Kobayashi } 23243c60ba66SKatsushi Kobayashi pp = dbch->top; 23253c60ba66SKatsushi Kobayashi prev = pp->db; 23263c60ba66SKatsushi Kobayashi for (idb = 0; idb < dbch->ndb; idb++) { 23273c60ba66SKatsushi Kobayashi cp = STAILQ_NEXT(pp, link); 23283c60ba66SKatsushi Kobayashi if (cp == NULL) { 23293c60ba66SKatsushi Kobayashi curr = NULL; 23303c60ba66SKatsushi Kobayashi goto outdb; 23313c60ba66SKatsushi Kobayashi } 23323c60ba66SKatsushi Kobayashi np = STAILQ_NEXT(cp, link); 23333c60ba66SKatsushi Kobayashi for (jdb = 0; jdb < dbch->ndesc; jdb++) { 233477ee030bSHidetoshi Shimokawa if ((cmd & 0xfffffff0) == cp->bus_addr) { 23353c60ba66SKatsushi Kobayashi curr = cp->db; 23363c60ba66SKatsushi Kobayashi if (np != NULL) { 23373c60ba66SKatsushi Kobayashi next = np->db; 23383c60ba66SKatsushi Kobayashi } else { 23393c60ba66SKatsushi Kobayashi next = NULL; 23403c60ba66SKatsushi Kobayashi } 23413c60ba66SKatsushi Kobayashi goto outdb; 23423c60ba66SKatsushi Kobayashi } 23433c60ba66SKatsushi Kobayashi } 23443c60ba66SKatsushi Kobayashi pp = STAILQ_NEXT(pp, link); 2345b083b7c9SSam Leffler if (pp == NULL) { 2346b083b7c9SSam Leffler curr = NULL; 2347b083b7c9SSam Leffler goto outdb; 2348b083b7c9SSam Leffler } 23493c60ba66SKatsushi Kobayashi prev = pp->db; 23503c60ba66SKatsushi Kobayashi } 23513c60ba66SKatsushi Kobayashi outdb: 23523c60ba66SKatsushi Kobayashi if (curr != NULL) { 235377ee030bSHidetoshi Shimokawa #if 0 23543c60ba66SKatsushi Kobayashi printf("Prev DB %d\n", ch); 235577ee030bSHidetoshi Shimokawa print_db(pp, prev, ch, dbch->ndesc); 235677ee030bSHidetoshi Shimokawa #endif 23573c60ba66SKatsushi Kobayashi printf("Current DB %d\n", ch); 235877ee030bSHidetoshi Shimokawa print_db(cp, curr, ch, dbch->ndesc); 235977ee030bSHidetoshi Shimokawa #if 0 23603c60ba66SKatsushi Kobayashi printf("Next DB %d\n", ch); 236177ee030bSHidetoshi Shimokawa print_db(np, next, ch, dbch->ndesc); 236277ee030bSHidetoshi Shimokawa #endif 23633c60ba66SKatsushi Kobayashi } else { 23643c60ba66SKatsushi Kobayashi printf("dbdump err ch = %d cmd = 0x%08x\n", ch, cmd); 23653c60ba66SKatsushi Kobayashi } 23663c60ba66SKatsushi Kobayashi return; 23673c60ba66SKatsushi Kobayashi } 2368c572b810SHidetoshi Shimokawa 2369c572b810SHidetoshi Shimokawa void 2370c4778b5dSHidetoshi Shimokawa print_db(struct fwohcidb_tr *db_tr, struct fwohcidb *db, 237103161bbcSDoug Rabson uint32_t ch, uint32_t max) 2372c572b810SHidetoshi Shimokawa { 23733c60ba66SKatsushi Kobayashi fwohcireg_t stat; 23743c60ba66SKatsushi Kobayashi int i, key; 237503161bbcSDoug Rabson uint32_t cmd, res; 23763c60ba66SKatsushi Kobayashi 23773c60ba66SKatsushi Kobayashi if (db == NULL) { 23783c60ba66SKatsushi Kobayashi printf("No Descriptor is found\n"); 23793c60ba66SKatsushi Kobayashi return; 23803c60ba66SKatsushi Kobayashi } 23813c60ba66SKatsushi Kobayashi 23823c60ba66SKatsushi Kobayashi printf("ch = %d\n%8s %s %s %s %s %4s %8s %8s %4s:%4s\n", 23833c60ba66SKatsushi Kobayashi ch, 23843c60ba66SKatsushi Kobayashi "Current", 23853c60ba66SKatsushi Kobayashi "OP ", 23863c60ba66SKatsushi Kobayashi "KEY", 23873c60ba66SKatsushi Kobayashi "INT", 23883c60ba66SKatsushi Kobayashi "BR ", 23893c60ba66SKatsushi Kobayashi "len", 23903c60ba66SKatsushi Kobayashi "Addr", 23913c60ba66SKatsushi Kobayashi "Depend", 23923c60ba66SKatsushi Kobayashi "Stat", 23933c60ba66SKatsushi Kobayashi "Cnt"); 23943c60ba66SKatsushi Kobayashi for (i = 0; i <= max; i++) { 239577ee030bSHidetoshi Shimokawa cmd = FWOHCI_DMA_READ(db[i].db.desc.cmd); 239677ee030bSHidetoshi Shimokawa res = FWOHCI_DMA_READ(db[i].db.desc.res); 239777ee030bSHidetoshi Shimokawa key = cmd & OHCI_KEY_MASK; 239877ee030bSHidetoshi Shimokawa stat = res >> OHCI_STATUS_SHIFT; 239910d3ed64SHidetoshi Shimokawa printf("%08jx %s %s %s %s %5d %08x %08x %04x:%04x", 240010d3ed64SHidetoshi Shimokawa (uintmax_t)db_tr->bus_addr, 240177ee030bSHidetoshi Shimokawa dbcode[(cmd >> 28) & 0xf], 240277ee030bSHidetoshi Shimokawa dbkey[(cmd >> 24) & 0x7], 240377ee030bSHidetoshi Shimokawa dbcond[(cmd >> 20) & 0x3], 240477ee030bSHidetoshi Shimokawa dbcond[(cmd >> 18) & 0x3], 240577ee030bSHidetoshi Shimokawa cmd & OHCI_COUNT_MASK, 240677ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i].db.desc.addr), 240777ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i].db.desc.depend), 240877ee030bSHidetoshi Shimokawa stat, 240977ee030bSHidetoshi Shimokawa res & OHCI_COUNT_MASK); 24103c60ba66SKatsushi Kobayashi if (stat & 0xff00) { 24113c60ba66SKatsushi Kobayashi printf(" %s%s%s%s%s%s %s(%x)\n", 24123c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_RUN ? "RUN," : "", 24133c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "", 24143c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "", 24153c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "", 24163c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "", 24173c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "", 24183c60ba66SKatsushi Kobayashi fwohcicode[stat & 0x1f], 24193c60ba66SKatsushi Kobayashi stat & 0x1f 24203c60ba66SKatsushi Kobayashi ); 24213c60ba66SKatsushi Kobayashi } else { 24223c60ba66SKatsushi Kobayashi printf(" Nostat\n"); 24233c60ba66SKatsushi Kobayashi } 24243c60ba66SKatsushi Kobayashi if (key == OHCI_KEY_ST2) { 24253c60ba66SKatsushi Kobayashi printf("0x%08x 0x%08x 0x%08x 0x%08x\n", 242677ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i + 1].db.immed[0]), 242777ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i + 1].db.immed[1]), 242877ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i + 1].db.immed[2]), 242977ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i + 1].db.immed[3])); 24303c60ba66SKatsushi Kobayashi } 24313c60ba66SKatsushi Kobayashi if (key == OHCI_KEY_DEVICE) { 24323c60ba66SKatsushi Kobayashi return; 24333c60ba66SKatsushi Kobayashi } 243477ee030bSHidetoshi Shimokawa if ((cmd & OHCI_BRANCH_MASK) 24353c60ba66SKatsushi Kobayashi == OHCI_BRANCH_ALWAYS) { 24363c60ba66SKatsushi Kobayashi return; 24373c60ba66SKatsushi Kobayashi } 243877ee030bSHidetoshi Shimokawa if ((cmd & OHCI_CMD_MASK) 24393c60ba66SKatsushi Kobayashi == OHCI_OUTPUT_LAST) { 24403c60ba66SKatsushi Kobayashi return; 24413c60ba66SKatsushi Kobayashi } 244277ee030bSHidetoshi Shimokawa if ((cmd & OHCI_CMD_MASK) 24433c60ba66SKatsushi Kobayashi == OHCI_INPUT_LAST) { 24443c60ba66SKatsushi Kobayashi return; 24453c60ba66SKatsushi Kobayashi } 24463c60ba66SKatsushi Kobayashi if (key == OHCI_KEY_ST2) { 24473c60ba66SKatsushi Kobayashi i++; 24483c60ba66SKatsushi Kobayashi } 24493c60ba66SKatsushi Kobayashi } 24503c60ba66SKatsushi Kobayashi return; 24513c60ba66SKatsushi Kobayashi } 2452c572b810SHidetoshi Shimokawa 2453c572b810SHidetoshi Shimokawa void 2454c572b810SHidetoshi Shimokawa fwohci_ibr(struct firewire_comm *fc) 24553c60ba66SKatsushi Kobayashi { 24563c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 245703161bbcSDoug Rabson uint32_t fun; 24583c60ba66SKatsushi Kobayashi 2459864d7e72SHidetoshi Shimokawa device_printf(fc->dev, "Initiate bus reset\n"); 24603c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 2461ac9f6692SHidetoshi Shimokawa 24623042cc43SSean Bruno FW_GLOCK(fc); 2463ac9f6692SHidetoshi Shimokawa /* 2464c0e9efacSDoug Rabson * Make sure our cached values from the config rom are 2465c0e9efacSDoug Rabson * initialised. 2466c0e9efacSDoug Rabson */ 2467c0e9efacSDoug Rabson OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0])); 2468c0e9efacSDoug Rabson OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2])); 2469c0e9efacSDoug Rabson 2470c0e9efacSDoug Rabson /* 2471ac9f6692SHidetoshi Shimokawa * Set root hold-off bit so that non cyclemaster capable node 2472ac9f6692SHidetoshi Shimokawa * shouldn't became the root node. 2473ac9f6692SHidetoshi Shimokawa */ 24743c60ba66SKatsushi Kobayashi #if 1 24753c60ba66SKatsushi Kobayashi fun = fwphy_rddata(sc, FW_PHY_IBR_REG); 24764ed65ce9SHidetoshi Shimokawa fun |= FW_PHY_IBR | FW_PHY_RHB; 24773c60ba66SKatsushi Kobayashi fun = fwphy_wrdata(sc, FW_PHY_IBR_REG, fun); 24784ed65ce9SHidetoshi Shimokawa #else /* Short bus reset */ 24793c60ba66SKatsushi Kobayashi fun = fwphy_rddata(sc, FW_PHY_ISBR_REG); 24804ed65ce9SHidetoshi Shimokawa fun |= FW_PHY_ISBR | FW_PHY_RHB; 24813c60ba66SKatsushi Kobayashi fun = fwphy_wrdata(sc, FW_PHY_ISBR_REG, fun); 24823c60ba66SKatsushi Kobayashi #endif 24833042cc43SSean Bruno FW_GUNLOCK(fc); 24843c60ba66SKatsushi Kobayashi } 2485c572b810SHidetoshi Shimokawa 2486c572b810SHidetoshi Shimokawa void 2487c572b810SHidetoshi Shimokawa fwohci_txbufdb(struct fwohci_softc *sc, int dmach, struct fw_bulkxfer *bulkxfer) 24883c60ba66SKatsushi Kobayashi { 24893c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr, *fdb_tr; 24903c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch; 2491c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 24923c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 2493c4778b5dSHidetoshi Shimokawa struct fwohci_txpkthdr *ohcifp; 24943c60ba66SKatsushi Kobayashi unsigned short chtag; 24953c60ba66SKatsushi Kobayashi int idb; 24963c60ba66SKatsushi Kobayashi 24979950b741SHidetoshi Shimokawa FW_GLOCK_ASSERT(&sc->fc); 24989950b741SHidetoshi Shimokawa 24993c60ba66SKatsushi Kobayashi dbch = &sc->it[dmach]; 25003c60ba66SKatsushi Kobayashi chtag = sc->it[dmach].xferq.flag & 0xff; 25013c60ba66SKatsushi Kobayashi 25023c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)(bulkxfer->start); 25033c60ba66SKatsushi Kobayashi fdb_tr = (struct fwohcidb_tr *)(bulkxfer->end); 25043c60ba66SKatsushi Kobayashi /* 250577ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %08x %08x\n", bulkxfer, db_tr->bus_addr, fdb_tr->bus_addr); 25063c60ba66SKatsushi Kobayashi */ 250777ee030bSHidetoshi Shimokawa for (idb = 0; idb < dbch->xferq.bnpacket; idb++) { 250853f1eb86SHidetoshi Shimokawa db = db_tr->db; 25093c60ba66SKatsushi Kobayashi fp = (struct fw_pkt *)db_tr->buf; 2510c4778b5dSHidetoshi Shimokawa ohcifp = (struct fwohci_txpkthdr *) db[1].db.immed; 251177ee030bSHidetoshi Shimokawa ohcifp->mode.ld[0] = fp->mode.ld[0]; 2512a1c9e73aSHidetoshi Shimokawa ohcifp->mode.common.spd = 0 & 0x7; 251377ee030bSHidetoshi Shimokawa ohcifp->mode.stream.len = fp->mode.stream.len; 25143c60ba66SKatsushi Kobayashi ohcifp->mode.stream.chtag = chtag; 25153c60ba66SKatsushi Kobayashi ohcifp->mode.stream.tcode = 0xa; 251677ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 251777ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[1].db.immed[0], db[1].db.immed[0]); 251877ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[1].db.immed[1], db[1].db.immed[1]); 251977ee030bSHidetoshi Shimokawa #endif 25203c60ba66SKatsushi Kobayashi 252177ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[2].db.desc.cmd, OHCI_COUNT_MASK); 252277ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[2].db.desc.cmd, fp->mode.stream.len); 252377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.res, 0); 252453f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */ 252577ee030bSHidetoshi Shimokawa db[2].db.desc.cmd = OHCI_OUTPUT_LAST 25263c60ba66SKatsushi Kobayashi | OHCI_UPDATE 252753f1eb86SHidetoshi Shimokawa | OHCI_BRANCH_ALWAYS; 252853f1eb86SHidetoshi Shimokawa db[0].db.desc.depend = 252953f1eb86SHidetoshi Shimokawa = db[dbch->ndesc - 1].db.desc.depend 253077ee030bSHidetoshi Shimokawa = STAILQ_NEXT(db_tr, link)->bus_addr | dbch->ndesc; 253153f1eb86SHidetoshi Shimokawa #else 253277ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc); 253377ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[dbch->ndesc - 1].db.desc.depend, dbch->ndesc); 253453f1eb86SHidetoshi Shimokawa #endif 25353c60ba66SKatsushi Kobayashi bulkxfer->end = (caddr_t)db_tr; 25363c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 25373c60ba66SKatsushi Kobayashi } 253853f1eb86SHidetoshi Shimokawa db = ((struct fwohcidb_tr *)bulkxfer->end)->db; 253977ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[0].db.desc.depend, 0xf); 254077ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[dbch->ndesc - 1].db.desc.depend, 0xf); 254153f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */ 254253f1eb86SHidetoshi Shimokawa db[dbch->ndesc - 1].db.desc.control |= OHCI_INTERRUPT_ALWAYS; 25434ed65ce9SHidetoshi Shimokawa /* OHCI 1.1 and above */ 254453f1eb86SHidetoshi Shimokawa db[0].db.desc.control |= OHCI_INTERRUPT_ALWAYS; 254553f1eb86SHidetoshi Shimokawa #endif 254653f1eb86SHidetoshi Shimokawa /* 25473c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)bulkxfer->start; 25483c60ba66SKatsushi Kobayashi fdb_tr = (struct fwohcidb_tr *)bulkxfer->end; 254977ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %3d %08x %08x\n", bulkxfer, bulkxfer->npacket, db_tr->bus_addr, fdb_tr->bus_addr); 25503c60ba66SKatsushi Kobayashi */ 25513c60ba66SKatsushi Kobayashi return; 25523c60ba66SKatsushi Kobayashi } 2553c572b810SHidetoshi Shimokawa 2554c572b810SHidetoshi Shimokawa static int 255577ee030bSHidetoshi Shimokawa fwohci_add_tx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr, 255677ee030bSHidetoshi Shimokawa int poffset) 25573c60ba66SKatsushi Kobayashi { 2558c4778b5dSHidetoshi Shimokawa struct fwohcidb *db = db_tr->db; 255977ee030bSHidetoshi Shimokawa struct fw_xferq *it; 25603c60ba66SKatsushi Kobayashi int err = 0; 256177ee030bSHidetoshi Shimokawa 256277ee030bSHidetoshi Shimokawa it = &dbch->xferq; 256377ee030bSHidetoshi Shimokawa if (it->buf == 0) { 25643c60ba66SKatsushi Kobayashi err = EINVAL; 25653c60ba66SKatsushi Kobayashi return err; 25663c60ba66SKatsushi Kobayashi } 256777ee030bSHidetoshi Shimokawa db_tr->buf = fwdma_v_addr(it->buf, poffset); 25683c60ba66SKatsushi Kobayashi db_tr->dbcnt = 3; 25693c60ba66SKatsushi Kobayashi 257077ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.cmd, 257177ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | 8); 2572a1c9e73aSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.addr, 0); 2573c4778b5dSHidetoshi Shimokawa bzero((void *)&db[1].db.immed[0], sizeof(db[1].db.immed)); 257477ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.addr, 257503161bbcSDoug Rabson fwdma_bus_addr(it->buf, poffset) + sizeof(uint32_t)); 257677ee030bSHidetoshi Shimokawa 257777ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.cmd, 257877ee030bSHidetoshi Shimokawa OHCI_OUTPUT_LAST | OHCI_UPDATE | OHCI_BRANCH_ALWAYS); 257953f1eb86SHidetoshi Shimokawa #if 1 258077ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.res, 0); 258177ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.res, 0); 258253f1eb86SHidetoshi Shimokawa #endif 258377ee030bSHidetoshi Shimokawa return 0; 25843c60ba66SKatsushi Kobayashi } 2585c572b810SHidetoshi Shimokawa 2586c572b810SHidetoshi Shimokawa int 258777ee030bSHidetoshi Shimokawa fwohci_add_rx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr, 258877ee030bSHidetoshi Shimokawa int poffset, struct fwdma_alloc *dummy_dma) 25893c60ba66SKatsushi Kobayashi { 2590c4778b5dSHidetoshi Shimokawa struct fwohcidb *db = db_tr->db; 259177ee030bSHidetoshi Shimokawa struct fw_xferq *ir; 259277ee030bSHidetoshi Shimokawa int i, ldesc; 259377ee030bSHidetoshi Shimokawa bus_addr_t dbuf[2]; 25943c60ba66SKatsushi Kobayashi int dsiz[2]; 25953c60ba66SKatsushi Kobayashi 259677ee030bSHidetoshi Shimokawa ir = &dbch->xferq; 259777ee030bSHidetoshi Shimokawa if (ir->buf == NULL && (dbch->xferq.flag & FWXFERQ_EXTBUF) == 0) { 25985f3fa234SHidetoshi Shimokawa if (db_tr->buf == NULL) { 25995f3fa234SHidetoshi Shimokawa db_tr->buf = fwdma_malloc_size(dbch->dmat, 26005f3fa234SHidetoshi Shimokawa &db_tr->dma_map, ir->psize, &dbuf[0], 26015f3fa234SHidetoshi Shimokawa BUS_DMA_NOWAIT); 260277ee030bSHidetoshi Shimokawa if (db_tr->buf == NULL) 260377ee030bSHidetoshi Shimokawa return (ENOMEM); 26045f3fa234SHidetoshi Shimokawa } 26053c60ba66SKatsushi Kobayashi db_tr->dbcnt = 1; 260677ee030bSHidetoshi Shimokawa dsiz[0] = ir->psize; 260777ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map, 260877ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREREAD); 26093c60ba66SKatsushi Kobayashi } else { 261077ee030bSHidetoshi Shimokawa db_tr->dbcnt = 0; 261177ee030bSHidetoshi Shimokawa if (dummy_dma != NULL) { 261203161bbcSDoug Rabson dsiz[db_tr->dbcnt] = sizeof(uint32_t); 261377ee030bSHidetoshi Shimokawa dbuf[db_tr->dbcnt++] = dummy_dma->bus_addr; 261477ee030bSHidetoshi Shimokawa } 261577ee030bSHidetoshi Shimokawa dsiz[db_tr->dbcnt] = ir->psize; 261677ee030bSHidetoshi Shimokawa if (ir->buf != NULL) { 261777ee030bSHidetoshi Shimokawa db_tr->buf = fwdma_v_addr(ir->buf, poffset); 261877ee030bSHidetoshi Shimokawa dbuf[db_tr->dbcnt] = fwdma_bus_addr(ir->buf, poffset); 261977ee030bSHidetoshi Shimokawa } 262077ee030bSHidetoshi Shimokawa db_tr->dbcnt++; 26213c60ba66SKatsushi Kobayashi } 26223c60ba66SKatsushi Kobayashi for (i = 0; i < db_tr->dbcnt; i++) { 262377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.addr, dbuf[i]); 262477ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.cmd, OHCI_INPUT_MORE | dsiz[i]); 262577ee030bSHidetoshi Shimokawa if (ir->flag & FWXFERQ_STREAM) { 262677ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[i].db.desc.cmd, OHCI_UPDATE); 26273c60ba66SKatsushi Kobayashi } 262877ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.res, dsiz[i]); 26293c60ba66SKatsushi Kobayashi } 263077ee030bSHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1; 263177ee030bSHidetoshi Shimokawa if (ir->flag & FWXFERQ_STREAM) { 263277ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_INPUT_LAST); 26333c60ba66SKatsushi Kobayashi } 263477ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_BRANCH_ALWAYS); 263577ee030bSHidetoshi Shimokawa return 0; 26363c60ba66SKatsushi Kobayashi } 2637c572b810SHidetoshi Shimokawa 263877ee030bSHidetoshi Shimokawa 263977ee030bSHidetoshi Shimokawa static int 264077ee030bSHidetoshi Shimokawa fwohci_arcv_swap(struct fw_pkt *fp, int len) 26413c60ba66SKatsushi Kobayashi { 264277ee030bSHidetoshi Shimokawa struct fw_pkt *fp0; 264303161bbcSDoug Rabson uint32_t ld0; 2644c4778b5dSHidetoshi Shimokawa int slen, hlen; 264577ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 264677ee030bSHidetoshi Shimokawa int i; 264777ee030bSHidetoshi Shimokawa #endif 26483c60ba66SKatsushi Kobayashi 264977ee030bSHidetoshi Shimokawa ld0 = FWOHCI_DMA_READ(fp->mode.ld[0]); 265077ee030bSHidetoshi Shimokawa #if 0 265177ee030bSHidetoshi Shimokawa printf("ld0: x%08x\n", ld0); 265277ee030bSHidetoshi Shimokawa #endif 265377ee030bSHidetoshi Shimokawa fp0 = (struct fw_pkt *)&ld0; 2654c4778b5dSHidetoshi Shimokawa /* determine length to swap */ 265577ee030bSHidetoshi Shimokawa switch (fp0->mode.common.tcode) { 265677ee030bSHidetoshi Shimokawa case FWTCODE_RREQQ: 265777ee030bSHidetoshi Shimokawa case FWTCODE_WRES: 265877ee030bSHidetoshi Shimokawa case FWTCODE_WREQQ: 265977ee030bSHidetoshi Shimokawa case FWTCODE_RRESQ: 266077ee030bSHidetoshi Shimokawa case FWOHCITCODE_PHY: 266177ee030bSHidetoshi Shimokawa slen = 12; 26623c60ba66SKatsushi Kobayashi break; 266377ee030bSHidetoshi Shimokawa case FWTCODE_RREQB: 266477ee030bSHidetoshi Shimokawa case FWTCODE_WREQB: 266577ee030bSHidetoshi Shimokawa case FWTCODE_LREQ: 266677ee030bSHidetoshi Shimokawa case FWTCODE_RRESB: 266777ee030bSHidetoshi Shimokawa case FWTCODE_LRES: 266877ee030bSHidetoshi Shimokawa slen = 16; 26693c60ba66SKatsushi Kobayashi break; 26703c60ba66SKatsushi Kobayashi default: 267177ee030bSHidetoshi Shimokawa printf("Unknown tcode %d\n", fp0->mode.common.tcode); 267277ee030bSHidetoshi Shimokawa return (0); 26733c60ba66SKatsushi Kobayashi } 2674c4778b5dSHidetoshi Shimokawa hlen = tinfo[fp0->mode.common.tcode].hdr_len; 2675c4778b5dSHidetoshi Shimokawa if (hlen > len) { 267677ee030bSHidetoshi Shimokawa if (firewire_debug) 267777ee030bSHidetoshi Shimokawa printf("splitted header\n"); 2678c4778b5dSHidetoshi Shimokawa return (-hlen); 26793c60ba66SKatsushi Kobayashi } 268077ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 268177ee030bSHidetoshi Shimokawa for (i = 0; i < slen/4; i++) 268277ee030bSHidetoshi Shimokawa fp->mode.ld[i] = FWOHCI_DMA_READ(fp->mode.ld[i]); 268377ee030bSHidetoshi Shimokawa #endif 2684c4778b5dSHidetoshi Shimokawa return (hlen); 26853c60ba66SKatsushi Kobayashi } 26863c60ba66SKatsushi Kobayashi 26873c60ba66SKatsushi Kobayashi static int 268877ee030bSHidetoshi Shimokawa fwohci_get_plen(struct fwohci_softc *sc, struct fwohci_dbch *dbch, struct fw_pkt *fp) 26893c60ba66SKatsushi Kobayashi { 2690c4778b5dSHidetoshi Shimokawa struct tcode_info *info; 269177ee030bSHidetoshi Shimokawa int r; 26923c60ba66SKatsushi Kobayashi 2693c4778b5dSHidetoshi Shimokawa info = &tinfo[fp->mode.common.tcode]; 269403161bbcSDoug Rabson r = info->hdr_len + sizeof(uint32_t); 2695c4778b5dSHidetoshi Shimokawa if ((info->flag & FWTI_BLOCK_ASY) != 0) 269603161bbcSDoug Rabson r += roundup2(fp->mode.wreqb.len, sizeof(uint32_t)); 2697c4778b5dSHidetoshi Shimokawa 26980cf4488aSHidetoshi Shimokawa if (r == sizeof(uint32_t)) { 2699c4778b5dSHidetoshi Shimokawa /* XXX */ 2700627d85fbSHidetoshi Shimokawa device_printf(sc->fc.dev, "Unknown tcode %d\n", 2701627d85fbSHidetoshi Shimokawa fp->mode.common.tcode); 27020cf4488aSHidetoshi Shimokawa return (-1); 27030cf4488aSHidetoshi Shimokawa } 2704c4778b5dSHidetoshi Shimokawa 2705627d85fbSHidetoshi Shimokawa if (r > dbch->xferq.psize) { 2706627d85fbSHidetoshi Shimokawa device_printf(sc->fc.dev, "Invalid packet length %d\n", r); 27070cf4488aSHidetoshi Shimokawa return (-1); 2708627d85fbSHidetoshi Shimokawa /* panic ? */ 2709627d85fbSHidetoshi Shimokawa } 2710c4778b5dSHidetoshi Shimokawa 2711627d85fbSHidetoshi Shimokawa return r; 27123c60ba66SKatsushi Kobayashi } 27133c60ba66SKatsushi Kobayashi 2714c572b810SHidetoshi Shimokawa static void 27150cf4488aSHidetoshi Shimokawa fwohci_arcv_free_buf(struct fwohci_softc *sc, struct fwohci_dbch *dbch, 27160cf4488aSHidetoshi Shimokawa struct fwohcidb_tr *db_tr, uint32_t off, int wake) 271777ee030bSHidetoshi Shimokawa { 2718c4778b5dSHidetoshi Shimokawa struct fwohcidb *db = &db_tr->db[0]; 271977ee030bSHidetoshi Shimokawa 272077ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db->db.desc.depend, 0xf); 272177ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, dbch->xferq.psize); 272277ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(dbch->bottom->db[0].db.desc.depend, 1); 272377ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 272477ee030bSHidetoshi Shimokawa dbch->bottom = db_tr; 27250cf4488aSHidetoshi Shimokawa 27260cf4488aSHidetoshi Shimokawa if (wake) 27270cf4488aSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE); 272877ee030bSHidetoshi Shimokawa } 272977ee030bSHidetoshi Shimokawa 273077ee030bSHidetoshi Shimokawa static void 2731c572b810SHidetoshi Shimokawa fwohci_arcv(struct fwohci_softc *sc, struct fwohci_dbch *dbch, int count) 27323c60ba66SKatsushi Kobayashi { 27333c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 273477ee030bSHidetoshi Shimokawa struct iovec vec[2]; 273577ee030bSHidetoshi Shimokawa struct fw_pkt pktbuf; 273677ee030bSHidetoshi Shimokawa int nvec; 27373c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 273803161bbcSDoug Rabson uint8_t *ld; 27390cf4488aSHidetoshi Shimokawa uint32_t stat, off, status, event; 27403c60ba66SKatsushi Kobayashi u_int spd; 274177ee030bSHidetoshi Shimokawa int len, plen, hlen, pcnt, offset; 27423c60ba66SKatsushi Kobayashi int s; 27433c60ba66SKatsushi Kobayashi caddr_t buf; 27443c60ba66SKatsushi Kobayashi int resCount; 27453c60ba66SKatsushi Kobayashi 27463c60ba66SKatsushi Kobayashi if (&sc->arrq == dbch) { 27473c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 27483c60ba66SKatsushi Kobayashi } else if (&sc->arrs == dbch) { 27493c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 27503c60ba66SKatsushi Kobayashi } else { 27513c60ba66SKatsushi Kobayashi return; 27523c60ba66SKatsushi Kobayashi } 27533c60ba66SKatsushi Kobayashi 27543c60ba66SKatsushi Kobayashi s = splfw(); 27553c60ba66SKatsushi Kobayashi db_tr = dbch->top; 27563c60ba66SKatsushi Kobayashi pcnt = 0; 27573c60ba66SKatsushi Kobayashi /* XXX we cannot handle a packet which lies in more than two buf */ 275877ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD); 275977ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE); 276077ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) >> OHCI_STATUS_SHIFT; 276177ee030bSHidetoshi Shimokawa resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) & OHCI_COUNT_MASK; 276277ee030bSHidetoshi Shimokawa while (status & OHCI_CNTL_DMA_ACTIVE) { 27630cf4488aSHidetoshi Shimokawa #if 0 27640cf4488aSHidetoshi Shimokawa 27650cf4488aSHidetoshi Shimokawa if (off == OHCI_ARQOFF) 27660cf4488aSHidetoshi Shimokawa printf("buf 0x%08x, status 0x%04x, resCount 0x%04x\n", 27670cf4488aSHidetoshi Shimokawa db_tr->bus_addr, status, resCount); 27680cf4488aSHidetoshi Shimokawa #endif 276977ee030bSHidetoshi Shimokawa len = dbch->xferq.psize - resCount; 277003161bbcSDoug Rabson ld = (uint8_t *)db_tr->buf; 277177ee030bSHidetoshi Shimokawa if (dbch->pdb_tr == NULL) { 277277ee030bSHidetoshi Shimokawa len -= dbch->buf_offset; 277377ee030bSHidetoshi Shimokawa ld += dbch->buf_offset; 277477ee030bSHidetoshi Shimokawa } 277577ee030bSHidetoshi Shimokawa if (len > 0) 277677ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map, 277777ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTREAD); 27783c60ba66SKatsushi Kobayashi while (len > 0) { 2779783058faSHidetoshi Shimokawa if (count >= 0 && count-- == 0) 2780783058faSHidetoshi Shimokawa goto out; 278177ee030bSHidetoshi Shimokawa if (dbch->pdb_tr != NULL) { 278277ee030bSHidetoshi Shimokawa /* we have a fragment in previous buffer */ 278377ee030bSHidetoshi Shimokawa int rlen; 27843c60ba66SKatsushi Kobayashi 278577ee030bSHidetoshi Shimokawa offset = dbch->buf_offset; 278677ee030bSHidetoshi Shimokawa if (offset < 0) 278777ee030bSHidetoshi Shimokawa offset = - offset; 278877ee030bSHidetoshi Shimokawa buf = dbch->pdb_tr->buf + offset; 278977ee030bSHidetoshi Shimokawa rlen = dbch->xferq.psize - offset; 279077ee030bSHidetoshi Shimokawa if (firewire_debug) 279177ee030bSHidetoshi Shimokawa printf("rlen=%d, offset=%d\n", 279277ee030bSHidetoshi Shimokawa rlen, dbch->buf_offset); 279377ee030bSHidetoshi Shimokawa if (dbch->buf_offset < 0) { 279477ee030bSHidetoshi Shimokawa /* splitted in header, pull up */ 279577ee030bSHidetoshi Shimokawa char *p; 279677ee030bSHidetoshi Shimokawa 279777ee030bSHidetoshi Shimokawa p = (char *)&pktbuf; 279877ee030bSHidetoshi Shimokawa bcopy(buf, p, rlen); 279977ee030bSHidetoshi Shimokawa p += rlen; 280077ee030bSHidetoshi Shimokawa /* this must be too long but harmless */ 280177ee030bSHidetoshi Shimokawa rlen = sizeof(pktbuf) - rlen; 280277ee030bSHidetoshi Shimokawa if (rlen < 0) 280377ee030bSHidetoshi Shimokawa printf("why rlen < 0\n"); 280477ee030bSHidetoshi Shimokawa bcopy(db_tr->buf, p, rlen); 28053c60ba66SKatsushi Kobayashi ld += rlen; 28063c60ba66SKatsushi Kobayashi len -= rlen; 280777ee030bSHidetoshi Shimokawa hlen = fwohci_arcv_swap(&pktbuf, sizeof(pktbuf)); 28080cf4488aSHidetoshi Shimokawa if (hlen <= 0) { 28090cf4488aSHidetoshi Shimokawa printf("hlen should be positive."); 28100cf4488aSHidetoshi Shimokawa goto err; 28113c60ba66SKatsushi Kobayashi } 281277ee030bSHidetoshi Shimokawa offset = sizeof(pktbuf); 281377ee030bSHidetoshi Shimokawa vec[0].iov_base = (char *)&pktbuf; 281477ee030bSHidetoshi Shimokawa vec[0].iov_len = offset; 28153c60ba66SKatsushi Kobayashi } else { 281677ee030bSHidetoshi Shimokawa /* splitted in payload */ 281777ee030bSHidetoshi Shimokawa offset = rlen; 281877ee030bSHidetoshi Shimokawa vec[0].iov_base = buf; 281977ee030bSHidetoshi Shimokawa vec[0].iov_len = rlen; 282077ee030bSHidetoshi Shimokawa } 282177ee030bSHidetoshi Shimokawa fp=(struct fw_pkt *)vec[0].iov_base; 282277ee030bSHidetoshi Shimokawa nvec = 1; 282377ee030bSHidetoshi Shimokawa } else { 282477ee030bSHidetoshi Shimokawa /* no fragment in previous buffer */ 28253c60ba66SKatsushi Kobayashi fp=(struct fw_pkt *)ld; 282677ee030bSHidetoshi Shimokawa hlen = fwohci_arcv_swap(fp, len); 282777ee030bSHidetoshi Shimokawa if (hlen == 0) 28280cf4488aSHidetoshi Shimokawa goto err; 282977ee030bSHidetoshi Shimokawa if (hlen < 0) { 283077ee030bSHidetoshi Shimokawa dbch->pdb_tr = db_tr; 283177ee030bSHidetoshi Shimokawa dbch->buf_offset = - dbch->buf_offset; 283277ee030bSHidetoshi Shimokawa /* sanity check */ 28330cf4488aSHidetoshi Shimokawa if (resCount != 0) { 28340cf4488aSHidetoshi Shimokawa printf("resCount=%d hlen=%d\n", 28350cf4488aSHidetoshi Shimokawa resCount, hlen); 28360cf4488aSHidetoshi Shimokawa goto err; 28370cf4488aSHidetoshi Shimokawa } 28383c60ba66SKatsushi Kobayashi goto out; 28393c60ba66SKatsushi Kobayashi } 284077ee030bSHidetoshi Shimokawa offset = 0; 284177ee030bSHidetoshi Shimokawa nvec = 0; 28423c60ba66SKatsushi Kobayashi } 284377ee030bSHidetoshi Shimokawa plen = fwohci_get_plen(sc, dbch, fp) - offset; 28443c60ba66SKatsushi Kobayashi if (plen < 0) { 284577ee030bSHidetoshi Shimokawa /* minimum header size + trailer 284677ee030bSHidetoshi Shimokawa = sizeof(fw_pkt) so this shouldn't happens */ 2847c4778b5dSHidetoshi Shimokawa printf("plen(%d) is negative! offset=%d\n", 2848c4778b5dSHidetoshi Shimokawa plen, offset); 28490cf4488aSHidetoshi Shimokawa goto err; 28503c60ba66SKatsushi Kobayashi } 285177ee030bSHidetoshi Shimokawa if (plen > 0) { 285277ee030bSHidetoshi Shimokawa len -= plen; 285377ee030bSHidetoshi Shimokawa if (len < 0) { 285477ee030bSHidetoshi Shimokawa dbch->pdb_tr = db_tr; 285577ee030bSHidetoshi Shimokawa if (firewire_debug) 285677ee030bSHidetoshi Shimokawa printf("splitted payload\n"); 285777ee030bSHidetoshi Shimokawa /* sanity check */ 28580cf4488aSHidetoshi Shimokawa if (resCount != 0) { 28590cf4488aSHidetoshi Shimokawa printf("resCount=%d plen=%d" 28600cf4488aSHidetoshi Shimokawa " len=%d\n", 28610cf4488aSHidetoshi Shimokawa resCount, plen, len); 28620cf4488aSHidetoshi Shimokawa goto err; 28630cf4488aSHidetoshi Shimokawa } 286477ee030bSHidetoshi Shimokawa goto out; 28653c60ba66SKatsushi Kobayashi } 286677ee030bSHidetoshi Shimokawa vec[nvec].iov_base = ld; 286777ee030bSHidetoshi Shimokawa vec[nvec].iov_len = plen; 286877ee030bSHidetoshi Shimokawa nvec++; 28693c60ba66SKatsushi Kobayashi ld += plen; 28703c60ba66SKatsushi Kobayashi } 287103161bbcSDoug Rabson dbch->buf_offset = ld - (uint8_t *)db_tr->buf; 287277ee030bSHidetoshi Shimokawa if (nvec == 0) 287377ee030bSHidetoshi Shimokawa printf("nvec == 0\n"); 287477ee030bSHidetoshi Shimokawa 28753c60ba66SKatsushi Kobayashi /* DMA result-code will be written at the tail of packet */ 28760cf4488aSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(*(uint32_t *)(ld - sizeof(struct fwohci_trailer))); 287777ee030bSHidetoshi Shimokawa #if 0 2878c4778b5dSHidetoshi Shimokawa printf("plen: %d, stat %x\n", 2879c4778b5dSHidetoshi Shimokawa plen ,stat); 288077ee030bSHidetoshi Shimokawa #endif 28810cf4488aSHidetoshi Shimokawa spd = (stat >> 21) & 0x3; 28820cf4488aSHidetoshi Shimokawa event = (stat >> 16) & 0x1f; 28830cf4488aSHidetoshi Shimokawa switch (event) { 28843c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND: 2885864d7e72SHidetoshi Shimokawa #if 0 288673aa55baSHidetoshi Shimokawa printf("fwohci_arcv: ack pending tcode=0x%x..\n", fp->mode.common.tcode); 28873c60ba66SKatsushi Kobayashi #endif 28883c60ba66SKatsushi Kobayashi /* fall through */ 28893c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 2890c4778b5dSHidetoshi Shimokawa { 2891c4778b5dSHidetoshi Shimokawa struct fw_rcv_buf rb; 2892c4778b5dSHidetoshi Shimokawa 289377ee030bSHidetoshi Shimokawa if ((vec[nvec-1].iov_len -= 289477ee030bSHidetoshi Shimokawa sizeof(struct fwohci_trailer)) == 0) 289577ee030bSHidetoshi Shimokawa nvec--; 2896c4778b5dSHidetoshi Shimokawa rb.fc = &sc->fc; 2897c4778b5dSHidetoshi Shimokawa rb.vec = vec; 2898c4778b5dSHidetoshi Shimokawa rb.nvec = nvec; 2899c4778b5dSHidetoshi Shimokawa rb.spd = spd; 2900c4778b5dSHidetoshi Shimokawa fw_rcv(&rb); 29013c60ba66SKatsushi Kobayashi break; 2902c4778b5dSHidetoshi Shimokawa } 29033c60ba66SKatsushi Kobayashi case FWOHCIEV_BUSRST: 29047acf6963SHidetoshi Shimokawa if ((sc->fc.status != FWBUSRESET) && 29057acf6963SHidetoshi Shimokawa (sc->fc.status != FWBUSINIT)) 29063c60ba66SKatsushi Kobayashi printf("got BUSRST packet!?\n"); 29073c60ba66SKatsushi Kobayashi break; 29083c60ba66SKatsushi Kobayashi default: 29090cf4488aSHidetoshi Shimokawa device_printf(sc->fc.dev, 29100cf4488aSHidetoshi Shimokawa "Async DMA Receive error err=%02x %s" 29110cf4488aSHidetoshi Shimokawa " plen=%d offset=%d len=%d status=0x%08x" 29120cf4488aSHidetoshi Shimokawa " tcode=0x%x, stat=0x%08x\n", 29130cf4488aSHidetoshi Shimokawa event, fwohcicode[event], plen, 29140cf4488aSHidetoshi Shimokawa dbch->buf_offset, len, 29150cf4488aSHidetoshi Shimokawa OREAD(sc, OHCI_DMACTL(off)), 29160cf4488aSHidetoshi Shimokawa fp->mode.common.tcode, stat); 29170cf4488aSHidetoshi Shimokawa #if 1 /* XXX */ 29180cf4488aSHidetoshi Shimokawa goto err; 29193c60ba66SKatsushi Kobayashi #endif 29203c60ba66SKatsushi Kobayashi break; 29213c60ba66SKatsushi Kobayashi } 29223c60ba66SKatsushi Kobayashi pcnt++; 292377ee030bSHidetoshi Shimokawa if (dbch->pdb_tr != NULL) { 29240cf4488aSHidetoshi Shimokawa fwohci_arcv_free_buf(sc, dbch, dbch->pdb_tr, 29250cf4488aSHidetoshi Shimokawa off, 1); 292677ee030bSHidetoshi Shimokawa dbch->pdb_tr = NULL; 292777ee030bSHidetoshi Shimokawa } 292877ee030bSHidetoshi Shimokawa 292977ee030bSHidetoshi Shimokawa } 29303c60ba66SKatsushi Kobayashi out: 29313c60ba66SKatsushi Kobayashi if (resCount == 0) { 29323c60ba66SKatsushi Kobayashi /* done on this buffer */ 293377ee030bSHidetoshi Shimokawa if (dbch->pdb_tr == NULL) { 29340cf4488aSHidetoshi Shimokawa fwohci_arcv_free_buf(sc, dbch, db_tr, off, 1); 29353c60ba66SKatsushi Kobayashi dbch->buf_offset = 0; 293677ee030bSHidetoshi Shimokawa } else 293777ee030bSHidetoshi Shimokawa if (dbch->pdb_tr != db_tr) 293877ee030bSHidetoshi Shimokawa printf("pdb_tr != db_tr\n"); 293977ee030bSHidetoshi Shimokawa db_tr = STAILQ_NEXT(db_tr, link); 294077ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) 294177ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT; 294277ee030bSHidetoshi Shimokawa resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) 294377ee030bSHidetoshi Shimokawa & OHCI_COUNT_MASK; 294477ee030bSHidetoshi Shimokawa /* XXX check buffer overrun */ 294577ee030bSHidetoshi Shimokawa dbch->top = db_tr; 29463c60ba66SKatsushi Kobayashi } else { 29473c60ba66SKatsushi Kobayashi dbch->buf_offset = dbch->xferq.psize - resCount; 29483c60ba66SKatsushi Kobayashi break; 29493c60ba66SKatsushi Kobayashi } 29503c60ba66SKatsushi Kobayashi /* XXX make sure DMA is not dead */ 29513c60ba66SKatsushi Kobayashi } 29523c60ba66SKatsushi Kobayashi #if 0 29533c60ba66SKatsushi Kobayashi if (pcnt < 1) 29543c60ba66SKatsushi Kobayashi printf("fwohci_arcv: no packets\n"); 29553c60ba66SKatsushi Kobayashi #endif 29563c60ba66SKatsushi Kobayashi splx(s); 29570cf4488aSHidetoshi Shimokawa return; 29580cf4488aSHidetoshi Shimokawa 29590cf4488aSHidetoshi Shimokawa err: 29600cf4488aSHidetoshi Shimokawa device_printf(sc->fc.dev, "AR DMA status=%x, ", 29610cf4488aSHidetoshi Shimokawa OREAD(sc, OHCI_DMACTL(off))); 29620cf4488aSHidetoshi Shimokawa dbch->pdb_tr = NULL; 29630cf4488aSHidetoshi Shimokawa /* skip until resCount != 0 */ 29640cf4488aSHidetoshi Shimokawa printf(" skip buffer"); 29650cf4488aSHidetoshi Shimokawa while (resCount == 0) { 29660cf4488aSHidetoshi Shimokawa printf(" #"); 29670cf4488aSHidetoshi Shimokawa fwohci_arcv_free_buf(sc, dbch, db_tr, off, 0); 29680cf4488aSHidetoshi Shimokawa db_tr = STAILQ_NEXT(db_tr, link); 29690cf4488aSHidetoshi Shimokawa resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) 29700cf4488aSHidetoshi Shimokawa & OHCI_COUNT_MASK; 297101f31278SSean Bruno } 29720cf4488aSHidetoshi Shimokawa printf(" done\n"); 29730cf4488aSHidetoshi Shimokawa dbch->top = db_tr; 29740cf4488aSHidetoshi Shimokawa dbch->buf_offset = dbch->xferq.psize - resCount; 29750cf4488aSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE); 29760cf4488aSHidetoshi Shimokawa splx(s); 29773c60ba66SKatsushi Kobayashi } 2978