13c60ba66SKatsushi Kobayashi /* 23c60ba66SKatsushi Kobayashi * Copyright (c) 1998-2002 Katsushi Kobayashi and Hidetoshi Shimokawa 33c60ba66SKatsushi Kobayashi * All rights reserved. 43c60ba66SKatsushi Kobayashi * 53c60ba66SKatsushi Kobayashi * Redistribution and use in source and binary forms, with or without 63c60ba66SKatsushi Kobayashi * modification, are permitted provided that the following conditions 73c60ba66SKatsushi Kobayashi * are met: 83c60ba66SKatsushi Kobayashi * 1. Redistributions of source code must retain the above copyright 93c60ba66SKatsushi Kobayashi * notice, this list of conditions and the following disclaimer. 103c60ba66SKatsushi Kobayashi * 2. Redistributions in binary form must reproduce the above copyright 113c60ba66SKatsushi Kobayashi * notice, this list of conditions and the following disclaimer in the 123c60ba66SKatsushi Kobayashi * documentation and/or other materials provided with the distribution. 133c60ba66SKatsushi Kobayashi * 3. All advertising materials mentioning features or use of this software 143c60ba66SKatsushi Kobayashi * must display the acknowledgement as bellow: 153c60ba66SKatsushi Kobayashi * 168da326fdSHidetoshi Shimokawa * This product includes software developed by K. Kobayashi and H. Shimokawa 173c60ba66SKatsushi Kobayashi * 183c60ba66SKatsushi Kobayashi * 4. The name of the author may not be used to endorse or promote products 193c60ba66SKatsushi Kobayashi * derived from this software without specific prior written permission. 203c60ba66SKatsushi Kobayashi * 213c60ba66SKatsushi Kobayashi * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 223c60ba66SKatsushi Kobayashi * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 233c60ba66SKatsushi Kobayashi * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 243c60ba66SKatsushi Kobayashi * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, 253c60ba66SKatsushi Kobayashi * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 263c60ba66SKatsushi Kobayashi * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 273c60ba66SKatsushi Kobayashi * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 283c60ba66SKatsushi Kobayashi * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 293c60ba66SKatsushi Kobayashi * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN 303c60ba66SKatsushi Kobayashi * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 313c60ba66SKatsushi Kobayashi * POSSIBILITY OF SUCH DAMAGE. 323c60ba66SKatsushi Kobayashi * 333c60ba66SKatsushi Kobayashi * $FreeBSD$ 343c60ba66SKatsushi Kobayashi * 353c60ba66SKatsushi Kobayashi */ 368da326fdSHidetoshi Shimokawa 373c60ba66SKatsushi Kobayashi #define ATRQ_CH 0 383c60ba66SKatsushi Kobayashi #define ATRS_CH 1 393c60ba66SKatsushi Kobayashi #define ARRQ_CH 2 403c60ba66SKatsushi Kobayashi #define ARRS_CH 3 413c60ba66SKatsushi Kobayashi #define ITX_CH 4 423c60ba66SKatsushi Kobayashi #define IRX_CH 0x24 433c60ba66SKatsushi Kobayashi 443c60ba66SKatsushi Kobayashi #include <sys/param.h> 453c60ba66SKatsushi Kobayashi #include <sys/systm.h> 463c60ba66SKatsushi Kobayashi #include <sys/types.h> 473c60ba66SKatsushi Kobayashi #include <sys/mbuf.h> 483c60ba66SKatsushi Kobayashi #include <sys/mman.h> 493c60ba66SKatsushi Kobayashi #include <sys/socket.h> 503c60ba66SKatsushi Kobayashi #include <sys/socketvar.h> 513c60ba66SKatsushi Kobayashi #include <sys/signalvar.h> 523c60ba66SKatsushi Kobayashi #include <sys/malloc.h> 533c60ba66SKatsushi Kobayashi #include <sys/uio.h> 543c60ba66SKatsushi Kobayashi #include <sys/sockio.h> 553c60ba66SKatsushi Kobayashi #include <sys/bus.h> 563c60ba66SKatsushi Kobayashi #include <sys/kernel.h> 573c60ba66SKatsushi Kobayashi #include <sys/conf.h> 583c60ba66SKatsushi Kobayashi 593c60ba66SKatsushi Kobayashi #include <machine/bus.h> 603c60ba66SKatsushi Kobayashi #include <machine/resource.h> 613c60ba66SKatsushi Kobayashi #include <sys/rman.h> 623c60ba66SKatsushi Kobayashi 633c60ba66SKatsushi Kobayashi #include <machine/cpufunc.h> /* for rdtsc proto for clock.h below */ 643c60ba66SKatsushi Kobayashi #include <machine/clock.h> 653c60ba66SKatsushi Kobayashi #include <pci/pcivar.h> 663c60ba66SKatsushi Kobayashi #include <pci/pcireg.h> 673c60ba66SKatsushi Kobayashi #include <vm/vm.h> 683c60ba66SKatsushi Kobayashi #include <vm/vm_extern.h> 693c60ba66SKatsushi Kobayashi #include <vm/pmap.h> /* for vtophys proto */ 703c60ba66SKatsushi Kobayashi 713c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire.h> 723c60ba66SKatsushi Kobayashi #include <dev/firewire/firewirereg.h> 733c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcireg.h> 743c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcivar.h> 753c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire_phy.h> 763c60ba66SKatsushi Kobayashi 770aaa9a23SHidetoshi Shimokawa #include <dev/firewire/iec68113.h> 780aaa9a23SHidetoshi Shimokawa 793c60ba66SKatsushi Kobayashi #undef OHCI_DEBUG 808da326fdSHidetoshi Shimokawa 813c60ba66SKatsushi Kobayashi static char dbcode[16][0x10]={"OUTM", "OUTL","INPM","INPL", 823c60ba66SKatsushi Kobayashi "STOR","LOAD","NOP ","STOP",}; 833c60ba66SKatsushi Kobayashi static char dbkey[8][0x10]={"ST0", "ST1","ST2","ST3", 843c60ba66SKatsushi Kobayashi "UNDEF","REG","SYS","DEV"}; 853c60ba66SKatsushi Kobayashi char fwohcicode[32][0x20]={ 863c60ba66SKatsushi Kobayashi "No stat","Undef","long","miss Ack err", 873c60ba66SKatsushi Kobayashi "underrun","overrun","desc err", "data read err", 883c60ba66SKatsushi Kobayashi "data write err","bus reset","timeout","tcode err", 893c60ba66SKatsushi Kobayashi "Undef","Undef","unknown event","flushed", 903c60ba66SKatsushi Kobayashi "Undef","ack complete","ack pend","Undef", 913c60ba66SKatsushi Kobayashi "ack busy_X","ack busy_A","ack busy_B","Undef", 923c60ba66SKatsushi Kobayashi "Undef","Undef","Undef","ack tardy", 933c60ba66SKatsushi Kobayashi "Undef","ack data_err","ack type_err",""}; 943c60ba66SKatsushi Kobayashi #define MAX_SPEED 2 953c60ba66SKatsushi Kobayashi extern char linkspeed[MAX_SPEED+1][0x10]; 963c60ba66SKatsushi Kobayashi static char dbcond[4][0x10]={"NEV","C=1", "C=0", "ALL"}; 973c60ba66SKatsushi Kobayashi u_int32_t tagbit[4] = { 1 << 28, 1 << 29, 1 << 30, 1 << 31}; 983c60ba66SKatsushi Kobayashi 993c60ba66SKatsushi Kobayashi static struct tcode_info tinfo[] = { 1003c60ba66SKatsushi Kobayashi /* hdr_len block flag*/ 1013c60ba66SKatsushi Kobayashi /* 0 WREQQ */ {16, FWTI_REQ | FWTI_TLABEL}, 1023c60ba66SKatsushi Kobayashi /* 1 WREQB */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY}, 1033c60ba66SKatsushi Kobayashi /* 2 WRES */ {12, FWTI_RES}, 1043c60ba66SKatsushi Kobayashi /* 3 XXX */ { 0, 0}, 1053c60ba66SKatsushi Kobayashi /* 4 RREQQ */ {12, FWTI_REQ | FWTI_TLABEL}, 1063c60ba66SKatsushi Kobayashi /* 5 RREQB */ {16, FWTI_REQ | FWTI_TLABEL}, 1073c60ba66SKatsushi Kobayashi /* 6 RRESQ */ {16, FWTI_RES}, 1083c60ba66SKatsushi Kobayashi /* 7 RRESB */ {16, FWTI_RES | FWTI_BLOCK_ASY}, 1093c60ba66SKatsushi Kobayashi /* 8 CYCS */ { 0, 0}, 1103c60ba66SKatsushi Kobayashi /* 9 LREQ */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY}, 1113c60ba66SKatsushi Kobayashi /* a STREAM */ { 4, FWTI_REQ | FWTI_BLOCK_STR}, 1123c60ba66SKatsushi Kobayashi /* b LRES */ {16, FWTI_RES | FWTI_BLOCK_ASY}, 1133c60ba66SKatsushi Kobayashi /* c XXX */ { 0, 0}, 1143c60ba66SKatsushi Kobayashi /* d XXX */ { 0, 0}, 1153c60ba66SKatsushi Kobayashi /* e PHY */ {12, FWTI_REQ}, 1163c60ba66SKatsushi Kobayashi /* f XXX */ { 0, 0} 1173c60ba66SKatsushi Kobayashi }; 1183c60ba66SKatsushi Kobayashi 1193c60ba66SKatsushi Kobayashi #define OHCI_WRITE_SIGMASK 0xffff0000 1203c60ba66SKatsushi Kobayashi #define OHCI_READ_SIGMASK 0xffff0000 1213c60ba66SKatsushi Kobayashi 1223c60ba66SKatsushi Kobayashi #define OWRITE(sc, r, x) bus_space_write_4((sc)->bst, (sc)->bsh, (r), (x)) 1233c60ba66SKatsushi Kobayashi #define OREAD(sc, r) bus_space_read_4((sc)->bst, (sc)->bsh, (r)) 1243c60ba66SKatsushi Kobayashi 1253c60ba66SKatsushi Kobayashi static void fwohci_ibr __P((struct firewire_comm *)); 1263c60ba66SKatsushi Kobayashi static void fwohci_db_init __P((struct fwohci_dbch *)); 1273c60ba66SKatsushi Kobayashi static void fwohci_db_free __P((struct fwohci_dbch *)); 128783058faSHidetoshi Shimokawa static void fwohci_arcv __P((struct fwohci_softc *, struct fwohci_dbch *, int)); 129783058faSHidetoshi Shimokawa static void fwohci_ircv __P((struct fwohci_softc *, struct fwohci_dbch *, int)); 1303c60ba66SKatsushi Kobayashi static void fwohci_txd __P((struct fwohci_softc *, struct fwohci_dbch *)); 1313c60ba66SKatsushi Kobayashi static void fwohci_start_atq __P((struct firewire_comm *)); 1323c60ba66SKatsushi Kobayashi static void fwohci_start_ats __P((struct firewire_comm *)); 1333c60ba66SKatsushi Kobayashi static void fwohci_start __P((struct fwohci_softc *, struct fwohci_dbch *)); 1343c60ba66SKatsushi Kobayashi static void fwohci_drain_atq __P((struct firewire_comm *, struct fw_xfer *)); 1353c60ba66SKatsushi Kobayashi static void fwohci_drain_ats __P((struct firewire_comm *, struct fw_xfer *)); 1363c60ba66SKatsushi Kobayashi static void fwohci_drain __P((struct firewire_comm *, struct fw_xfer *, struct fwohci_dbch *)); 1373c60ba66SKatsushi Kobayashi static u_int32_t fwphy_wrdata __P(( struct fwohci_softc *, u_int32_t, u_int32_t)); 1383c60ba66SKatsushi Kobayashi static u_int32_t fwphy_rddata __P(( struct fwohci_softc *, u_int32_t)); 1393c60ba66SKatsushi Kobayashi static int fwohci_rx_enable __P((struct fwohci_softc *, struct fwohci_dbch *)); 1403c60ba66SKatsushi Kobayashi static int fwohci_tx_enable __P((struct fwohci_softc *, struct fwohci_dbch *)); 1413c60ba66SKatsushi Kobayashi static int fwohci_irx_enable __P((struct firewire_comm *, int)); 1423c60ba66SKatsushi Kobayashi static int fwohci_irxpp_enable __P((struct firewire_comm *, int)); 1433c60ba66SKatsushi Kobayashi static int fwohci_irxbuf_enable __P((struct firewire_comm *, int)); 1443c60ba66SKatsushi Kobayashi static int fwohci_irx_disable __P((struct firewire_comm *, int)); 1453c60ba66SKatsushi Kobayashi static void fwohci_irx_post __P((struct firewire_comm *, u_int32_t *)); 1463c60ba66SKatsushi Kobayashi static int fwohci_itxbuf_enable __P((struct firewire_comm *, int)); 1473c60ba66SKatsushi Kobayashi static int fwohci_itx_disable __P((struct firewire_comm *, int)); 1483c60ba66SKatsushi Kobayashi static void fwohci_timeout __P((void *)); 1493c60ba66SKatsushi Kobayashi static void fwohci_poll __P((struct firewire_comm *, int, int)); 1503c60ba66SKatsushi Kobayashi static void fwohci_set_intr __P((struct firewire_comm *, int)); 1513c60ba66SKatsushi Kobayashi static int fwohci_add_rx_buf __P((struct fwohcidb_tr *, unsigned short, int, void *, void *)); 1523c60ba66SKatsushi Kobayashi static int fwohci_add_tx_buf __P((struct fwohcidb_tr *, unsigned short, int, void *)); 1533c60ba66SKatsushi Kobayashi static void dump_db __P((struct fwohci_softc *, u_int32_t)); 1543c60ba66SKatsushi Kobayashi static void print_db __P((volatile struct fwohcidb *, u_int32_t , u_int32_t)); 1553c60ba66SKatsushi Kobayashi static void dump_dma __P((struct fwohci_softc *, u_int32_t)); 1563c60ba66SKatsushi Kobayashi static u_int32_t fwohci_cyctimer __P((struct firewire_comm *)); 1573c60ba66SKatsushi Kobayashi static void fwohci_rbuf_update __P((struct fwohci_softc *, int)); 1583c60ba66SKatsushi Kobayashi static void fwohci_tbuf_update __P((struct fwohci_softc *, int)); 1593c60ba66SKatsushi Kobayashi void fwohci_txbufdb __P((struct fwohci_softc *, int , struct fw_bulkxfer *)); 1603c60ba66SKatsushi Kobayashi 1613c60ba66SKatsushi Kobayashi /* 1623c60ba66SKatsushi Kobayashi * memory allocated for DMA programs 1633c60ba66SKatsushi Kobayashi */ 1643c60ba66SKatsushi Kobayashi #define DMA_PROG_ALLOC (8 * PAGE_SIZE) 1653c60ba66SKatsushi Kobayashi 1663c60ba66SKatsushi Kobayashi /* #define NDB 1024 */ 1673c60ba66SKatsushi Kobayashi #define NDB FWMAXQUEUE 1683c60ba66SKatsushi Kobayashi #define NDVDB (DVBUF * NDB) 1693c60ba66SKatsushi Kobayashi 1703c60ba66SKatsushi Kobayashi #define OHCI_VERSION 0x00 1713c60ba66SKatsushi Kobayashi #define OHCI_CROMHDR 0x18 1723c60ba66SKatsushi Kobayashi #define OHCI_BUS_OPT 0x20 1733c60ba66SKatsushi Kobayashi #define OHCI_BUSIRMC (1 << 31) 1743c60ba66SKatsushi Kobayashi #define OHCI_BUSCMC (1 << 30) 1753c60ba66SKatsushi Kobayashi #define OHCI_BUSISC (1 << 29) 1763c60ba66SKatsushi Kobayashi #define OHCI_BUSBMC (1 << 28) 1773c60ba66SKatsushi Kobayashi #define OHCI_BUSPMC (1 << 27) 1783c60ba66SKatsushi Kobayashi #define OHCI_BUSFNC OHCI_BUSIRMC | OHCI_BUSCMC | OHCI_BUSISC |\ 1793c60ba66SKatsushi Kobayashi OHCI_BUSBMC | OHCI_BUSPMC 1803c60ba66SKatsushi Kobayashi 1813c60ba66SKatsushi Kobayashi #define OHCI_EUID_HI 0x24 1823c60ba66SKatsushi Kobayashi #define OHCI_EUID_LO 0x28 1833c60ba66SKatsushi Kobayashi 1843c60ba66SKatsushi Kobayashi #define OHCI_CROMPTR 0x34 1853c60ba66SKatsushi Kobayashi #define OHCI_HCCCTL 0x50 1863c60ba66SKatsushi Kobayashi #define OHCI_HCCCTLCLR 0x54 1873c60ba66SKatsushi Kobayashi #define OHCI_AREQHI 0x100 1883c60ba66SKatsushi Kobayashi #define OHCI_AREQHICLR 0x104 1893c60ba66SKatsushi Kobayashi #define OHCI_AREQLO 0x108 1903c60ba66SKatsushi Kobayashi #define OHCI_AREQLOCLR 0x10c 1913c60ba66SKatsushi Kobayashi #define OHCI_PREQHI 0x110 1923c60ba66SKatsushi Kobayashi #define OHCI_PREQHICLR 0x114 1933c60ba66SKatsushi Kobayashi #define OHCI_PREQLO 0x118 1943c60ba66SKatsushi Kobayashi #define OHCI_PREQLOCLR 0x11c 1953c60ba66SKatsushi Kobayashi #define OHCI_PREQUPPER 0x120 1963c60ba66SKatsushi Kobayashi 1973c60ba66SKatsushi Kobayashi #define OHCI_SID_BUF 0x64 1983c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT 0x68 1993c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT_MASK 0xffc 2003c60ba66SKatsushi Kobayashi 2013c60ba66SKatsushi Kobayashi #define OHCI_IT_STAT 0x90 2023c60ba66SKatsushi Kobayashi #define OHCI_IT_STATCLR 0x94 2033c60ba66SKatsushi Kobayashi #define OHCI_IT_MASK 0x98 2043c60ba66SKatsushi Kobayashi #define OHCI_IT_MASKCLR 0x9c 2053c60ba66SKatsushi Kobayashi 2063c60ba66SKatsushi Kobayashi #define OHCI_IR_STAT 0xa0 2073c60ba66SKatsushi Kobayashi #define OHCI_IR_STATCLR 0xa4 2083c60ba66SKatsushi Kobayashi #define OHCI_IR_MASK 0xa8 2093c60ba66SKatsushi Kobayashi #define OHCI_IR_MASKCLR 0xac 2103c60ba66SKatsushi Kobayashi 2113c60ba66SKatsushi Kobayashi #define OHCI_LNKCTL 0xe0 2123c60ba66SKatsushi Kobayashi #define OHCI_LNKCTLCLR 0xe4 2133c60ba66SKatsushi Kobayashi 2143c60ba66SKatsushi Kobayashi #define OHCI_PHYACCESS 0xec 2153c60ba66SKatsushi Kobayashi #define OHCI_CYCLETIMER 0xf0 2163c60ba66SKatsushi Kobayashi 2173c60ba66SKatsushi Kobayashi #define OHCI_DMACTL(off) (off) 2183c60ba66SKatsushi Kobayashi #define OHCI_DMACTLCLR(off) (off + 4) 2193c60ba66SKatsushi Kobayashi #define OHCI_DMACMD(off) (off + 0xc) 2203c60ba66SKatsushi Kobayashi #define OHCI_DMAMATCH(off) (off + 0x10) 2213c60ba66SKatsushi Kobayashi 2223c60ba66SKatsushi Kobayashi #define OHCI_ATQOFF 0x180 2233c60ba66SKatsushi Kobayashi #define OHCI_ATQCTL OHCI_ATQOFF 2243c60ba66SKatsushi Kobayashi #define OHCI_ATQCTLCLR (OHCI_ATQOFF + 4) 2253c60ba66SKatsushi Kobayashi #define OHCI_ATQCMD (OHCI_ATQOFF + 0xc) 2263c60ba66SKatsushi Kobayashi #define OHCI_ATQMATCH (OHCI_ATQOFF + 0x10) 2273c60ba66SKatsushi Kobayashi 2283c60ba66SKatsushi Kobayashi #define OHCI_ATSOFF 0x1a0 2293c60ba66SKatsushi Kobayashi #define OHCI_ATSCTL OHCI_ATSOFF 2303c60ba66SKatsushi Kobayashi #define OHCI_ATSCTLCLR (OHCI_ATSOFF + 4) 2313c60ba66SKatsushi Kobayashi #define OHCI_ATSCMD (OHCI_ATSOFF + 0xc) 2323c60ba66SKatsushi Kobayashi #define OHCI_ATSMATCH (OHCI_ATSOFF + 0x10) 2333c60ba66SKatsushi Kobayashi 2343c60ba66SKatsushi Kobayashi #define OHCI_ARQOFF 0x1c0 2353c60ba66SKatsushi Kobayashi #define OHCI_ARQCTL OHCI_ARQOFF 2363c60ba66SKatsushi Kobayashi #define OHCI_ARQCTLCLR (OHCI_ARQOFF + 4) 2373c60ba66SKatsushi Kobayashi #define OHCI_ARQCMD (OHCI_ARQOFF + 0xc) 2383c60ba66SKatsushi Kobayashi #define OHCI_ARQMATCH (OHCI_ARQOFF + 0x10) 2393c60ba66SKatsushi Kobayashi 2403c60ba66SKatsushi Kobayashi #define OHCI_ARSOFF 0x1e0 2413c60ba66SKatsushi Kobayashi #define OHCI_ARSCTL OHCI_ARSOFF 2423c60ba66SKatsushi Kobayashi #define OHCI_ARSCTLCLR (OHCI_ARSOFF + 4) 2433c60ba66SKatsushi Kobayashi #define OHCI_ARSCMD (OHCI_ARSOFF + 0xc) 2443c60ba66SKatsushi Kobayashi #define OHCI_ARSMATCH (OHCI_ARSOFF + 0x10) 2453c60ba66SKatsushi Kobayashi 2463c60ba66SKatsushi Kobayashi #define OHCI_ITOFF(CH) (0x200 + 0x10 * (CH)) 2473c60ba66SKatsushi Kobayashi #define OHCI_ITCTL(CH) (OHCI_ITOFF(CH)) 2483c60ba66SKatsushi Kobayashi #define OHCI_ITCTLCLR(CH) (OHCI_ITOFF(CH) + 4) 2493c60ba66SKatsushi Kobayashi #define OHCI_ITCMD(CH) (OHCI_ITOFF(CH) + 0xc) 2503c60ba66SKatsushi Kobayashi 2513c60ba66SKatsushi Kobayashi #define OHCI_IROFF(CH) (0x400 + 0x20 * (CH)) 2523c60ba66SKatsushi Kobayashi #define OHCI_IRCTL(CH) (OHCI_IROFF(CH)) 2533c60ba66SKatsushi Kobayashi #define OHCI_IRCTLCLR(CH) (OHCI_IROFF(CH) + 4) 2543c60ba66SKatsushi Kobayashi #define OHCI_IRCMD(CH) (OHCI_IROFF(CH) + 0xc) 2553c60ba66SKatsushi Kobayashi #define OHCI_IRMATCH(CH) (OHCI_IROFF(CH) + 0x10) 2563c60ba66SKatsushi Kobayashi 2573c60ba66SKatsushi Kobayashi d_ioctl_t fwohci_ioctl; 2583c60ba66SKatsushi Kobayashi 2593c60ba66SKatsushi Kobayashi /* 2603c60ba66SKatsushi Kobayashi * Communication with PHY device 2613c60ba66SKatsushi Kobayashi */ 262c572b810SHidetoshi Shimokawa static u_int32_t 263c572b810SHidetoshi Shimokawa fwphy_wrdata( struct fwohci_softc *sc, u_int32_t addr, u_int32_t data) 2643c60ba66SKatsushi Kobayashi { 2653c60ba66SKatsushi Kobayashi u_int32_t fun; 2663c60ba66SKatsushi Kobayashi 2673c60ba66SKatsushi Kobayashi addr &= 0xf; 2683c60ba66SKatsushi Kobayashi data &= 0xff; 2693c60ba66SKatsushi Kobayashi 2703c60ba66SKatsushi Kobayashi fun = (PHYDEV_WRCMD | (addr << PHYDEV_REGADDR) | (data << PHYDEV_WRDATA)); 2713c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PHYACCESS, fun); 2723c60ba66SKatsushi Kobayashi DELAY(100); 2733c60ba66SKatsushi Kobayashi 2743c60ba66SKatsushi Kobayashi return(fwphy_rddata( sc, addr)); 2753c60ba66SKatsushi Kobayashi } 2763c60ba66SKatsushi Kobayashi 2773c60ba66SKatsushi Kobayashi static u_int32_t 2783c60ba66SKatsushi Kobayashi fwohci_set_bus_manager(struct firewire_comm *fc, u_int node) 2793c60ba66SKatsushi Kobayashi { 2803c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 2813c60ba66SKatsushi Kobayashi int i; 2823c60ba66SKatsushi Kobayashi u_int32_t bm; 2833c60ba66SKatsushi Kobayashi 2843c60ba66SKatsushi Kobayashi #define OHCI_CSR_DATA 0x0c 2853c60ba66SKatsushi Kobayashi #define OHCI_CSR_COMP 0x10 2863c60ba66SKatsushi Kobayashi #define OHCI_CSR_CONT 0x14 2873c60ba66SKatsushi Kobayashi #define OHCI_BUS_MANAGER_ID 0 2883c60ba66SKatsushi Kobayashi 2893c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_DATA, node); 2903c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_COMP, 0x3f); 2913c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_CONT, OHCI_BUS_MANAGER_ID); 2923c60ba66SKatsushi Kobayashi for (i = 0; !(OREAD(sc, OHCI_CSR_CONT) & (1<<31)) && (i < 1000); i++) 2934ed65ce9SHidetoshi Shimokawa DELAY(10); 2943c60ba66SKatsushi Kobayashi bm = OREAD(sc, OHCI_CSR_DATA); 29517c3d42cSHidetoshi Shimokawa if((bm & 0x3f) == 0x3f) 2963c60ba66SKatsushi Kobayashi bm = node; 29717c3d42cSHidetoshi Shimokawa if (bootverbose) 29817c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, 29917c3d42cSHidetoshi Shimokawa "fw_set_bus_manager: %d->%d (loop=%d)\n", bm, node, i); 3003c60ba66SKatsushi Kobayashi 3013c60ba66SKatsushi Kobayashi return(bm); 3023c60ba66SKatsushi Kobayashi } 3033c60ba66SKatsushi Kobayashi 304c572b810SHidetoshi Shimokawa static u_int32_t 305c572b810SHidetoshi Shimokawa fwphy_rddata(struct fwohci_softc *sc, u_int addr) 3063c60ba66SKatsushi Kobayashi { 307e4b13179SHidetoshi Shimokawa u_int32_t fun, stat; 308e4b13179SHidetoshi Shimokawa u_int i, retry = 0; 3093c60ba66SKatsushi Kobayashi 3103c60ba66SKatsushi Kobayashi addr &= 0xf; 311e4b13179SHidetoshi Shimokawa #define MAX_RETRY 100 312e4b13179SHidetoshi Shimokawa again: 313e4b13179SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_REG_FAIL); 3143c60ba66SKatsushi Kobayashi fun = PHYDEV_RDCMD | (addr << PHYDEV_REGADDR); 3153c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PHYACCESS, fun); 316e4b13179SHidetoshi Shimokawa for ( i = 0 ; i < MAX_RETRY ; i ++ ){ 3173c60ba66SKatsushi Kobayashi fun = OREAD(sc, OHCI_PHYACCESS); 3183c60ba66SKatsushi Kobayashi if ((fun & PHYDEV_RDCMD) == 0 && (fun & PHYDEV_RDDONE) != 0) 3193c60ba66SKatsushi Kobayashi break; 3204ed65ce9SHidetoshi Shimokawa DELAY(100); 3213c60ba66SKatsushi Kobayashi } 322e4b13179SHidetoshi Shimokawa if(i >= MAX_RETRY) { 3234ed65ce9SHidetoshi Shimokawa if (bootverbose) 3244ed65ce9SHidetoshi Shimokawa device_printf(sc->fc.dev, "phy read failed(1).\n"); 3251f2361f8SHidetoshi Shimokawa if (++retry < MAX_RETRY) { 3264ed65ce9SHidetoshi Shimokawa DELAY(100); 3271f2361f8SHidetoshi Shimokawa goto again; 3281f2361f8SHidetoshi Shimokawa } 329e4b13179SHidetoshi Shimokawa } 330e4b13179SHidetoshi Shimokawa /* Make sure that SCLK is started */ 331e4b13179SHidetoshi Shimokawa stat = OREAD(sc, FWOHCI_INTSTAT); 332e4b13179SHidetoshi Shimokawa if ((stat & OHCI_INT_REG_FAIL) != 0 || 333e4b13179SHidetoshi Shimokawa ((fun >> PHYDEV_REGADDR) & 0xf) != addr) { 3344ed65ce9SHidetoshi Shimokawa if (bootverbose) 3354ed65ce9SHidetoshi Shimokawa device_printf(sc->fc.dev, "phy read failed(2).\n"); 336e4b13179SHidetoshi Shimokawa if (++retry < MAX_RETRY) { 3374ed65ce9SHidetoshi Shimokawa DELAY(100); 338e4b13179SHidetoshi Shimokawa goto again; 339e4b13179SHidetoshi Shimokawa } 340e4b13179SHidetoshi Shimokawa } 341e4b13179SHidetoshi Shimokawa if (bootverbose || retry >= MAX_RETRY) 342e4b13179SHidetoshi Shimokawa device_printf(sc->fc.dev, 343e4b13179SHidetoshi Shimokawa "fwphy_rddata: loop=%d, retry=%d\n", i, retry); 344e4b13179SHidetoshi Shimokawa #undef MAX_RETRY 3453c60ba66SKatsushi Kobayashi return((fun >> PHYDEV_RDDATA )& 0xff); 3463c60ba66SKatsushi Kobayashi } 3473c60ba66SKatsushi Kobayashi /* Device specific ioctl. */ 3483c60ba66SKatsushi Kobayashi int 3493c60ba66SKatsushi Kobayashi fwohci_ioctl (dev_t dev, u_long cmd, caddr_t data, int flag, fw_proc *td) 3503c60ba66SKatsushi Kobayashi { 3513c60ba66SKatsushi Kobayashi struct firewire_softc *sc; 3523c60ba66SKatsushi Kobayashi struct fwohci_softc *fc; 3533c60ba66SKatsushi Kobayashi int unit = DEV2UNIT(dev); 3543c60ba66SKatsushi Kobayashi int err = 0; 3553c60ba66SKatsushi Kobayashi struct fw_reg_req_t *reg = (struct fw_reg_req_t *) data; 3563c60ba66SKatsushi Kobayashi u_int32_t *dmach = (u_int32_t *) data; 3573c60ba66SKatsushi Kobayashi 3583c60ba66SKatsushi Kobayashi sc = devclass_get_softc(firewire_devclass, unit); 3593c60ba66SKatsushi Kobayashi if(sc == NULL){ 3603c60ba66SKatsushi Kobayashi return(EINVAL); 3613c60ba66SKatsushi Kobayashi } 3623c60ba66SKatsushi Kobayashi fc = (struct fwohci_softc *)sc->fc; 3633c60ba66SKatsushi Kobayashi 3643c60ba66SKatsushi Kobayashi if (!data) 3653c60ba66SKatsushi Kobayashi return(EINVAL); 3663c60ba66SKatsushi Kobayashi 3673c60ba66SKatsushi Kobayashi switch (cmd) { 3683c60ba66SKatsushi Kobayashi case FWOHCI_WRREG: 3693c60ba66SKatsushi Kobayashi #define OHCI_MAX_REG 0x800 3703c60ba66SKatsushi Kobayashi if(reg->addr <= OHCI_MAX_REG){ 3713c60ba66SKatsushi Kobayashi OWRITE(fc, reg->addr, reg->data); 3723c60ba66SKatsushi Kobayashi reg->data = OREAD(fc, reg->addr); 3733c60ba66SKatsushi Kobayashi }else{ 3743c60ba66SKatsushi Kobayashi err = EINVAL; 3753c60ba66SKatsushi Kobayashi } 3763c60ba66SKatsushi Kobayashi break; 3773c60ba66SKatsushi Kobayashi case FWOHCI_RDREG: 3783c60ba66SKatsushi Kobayashi if(reg->addr <= OHCI_MAX_REG){ 3793c60ba66SKatsushi Kobayashi reg->data = OREAD(fc, reg->addr); 3803c60ba66SKatsushi Kobayashi }else{ 3813c60ba66SKatsushi Kobayashi err = EINVAL; 3823c60ba66SKatsushi Kobayashi } 3833c60ba66SKatsushi Kobayashi break; 3843c60ba66SKatsushi Kobayashi /* Read DMA descriptors for debug */ 3853c60ba66SKatsushi Kobayashi case DUMPDMA: 3863c60ba66SKatsushi Kobayashi if(*dmach <= OHCI_MAX_DMA_CH ){ 3873c60ba66SKatsushi Kobayashi dump_dma(fc, *dmach); 3883c60ba66SKatsushi Kobayashi dump_db(fc, *dmach); 3893c60ba66SKatsushi Kobayashi }else{ 3903c60ba66SKatsushi Kobayashi err = EINVAL; 3913c60ba66SKatsushi Kobayashi } 3923c60ba66SKatsushi Kobayashi break; 3933c60ba66SKatsushi Kobayashi default: 3943c60ba66SKatsushi Kobayashi break; 3953c60ba66SKatsushi Kobayashi } 3963c60ba66SKatsushi Kobayashi return err; 3973c60ba66SKatsushi Kobayashi } 398c572b810SHidetoshi Shimokawa 399d0fd7bc6SHidetoshi Shimokawa static int 400d0fd7bc6SHidetoshi Shimokawa fwohci_probe_phy(struct fwohci_softc *sc, device_t dev) 4013c60ba66SKatsushi Kobayashi { 402d0fd7bc6SHidetoshi Shimokawa u_int32_t reg, reg2; 403d0fd7bc6SHidetoshi Shimokawa int e1394a = 1; 404d0fd7bc6SHidetoshi Shimokawa /* 405d0fd7bc6SHidetoshi Shimokawa * probe PHY parameters 406d0fd7bc6SHidetoshi Shimokawa * 0. to prove PHY version, whether compliance of 1394a. 407d0fd7bc6SHidetoshi Shimokawa * 1. to probe maximum speed supported by the PHY and 408d0fd7bc6SHidetoshi Shimokawa * number of port supported by core-logic. 409d0fd7bc6SHidetoshi Shimokawa * It is not actually available port on your PC . 410d0fd7bc6SHidetoshi Shimokawa */ 411d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS); 412d0fd7bc6SHidetoshi Shimokawa #if 0 413d0fd7bc6SHidetoshi Shimokawa /* XXX wait for SCLK. */ 414d0fd7bc6SHidetoshi Shimokawa DELAY(100000); 415d0fd7bc6SHidetoshi Shimokawa #endif 416d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, FW_PHY_SPD_REG); 417d0fd7bc6SHidetoshi Shimokawa 418d0fd7bc6SHidetoshi Shimokawa if((reg >> 5) != 7 ){ 419d0fd7bc6SHidetoshi Shimokawa sc->fc.mode &= ~FWPHYASYST; 420d0fd7bc6SHidetoshi Shimokawa sc->fc.nport = reg & FW_PHY_NP; 421d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = reg & FW_PHY_SPD >> 6; 422d0fd7bc6SHidetoshi Shimokawa if (sc->fc.speed > MAX_SPEED) { 423d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "invalid speed %d (fixed to %d).\n", 424d0fd7bc6SHidetoshi Shimokawa sc->fc.speed, MAX_SPEED); 425d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = MAX_SPEED; 426d0fd7bc6SHidetoshi Shimokawa } 427d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 42894b6f028SHidetoshi Shimokawa "Phy 1394 only %s, %d ports.\n", 42994b6f028SHidetoshi Shimokawa linkspeed[sc->fc.speed], sc->fc.nport); 430d0fd7bc6SHidetoshi Shimokawa }else{ 431d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_rddata(sc, FW_PHY_ESPD_REG); 432d0fd7bc6SHidetoshi Shimokawa sc->fc.mode |= FWPHYASYST; 433d0fd7bc6SHidetoshi Shimokawa sc->fc.nport = reg & FW_PHY_NP; 434d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = (reg2 & FW_PHY_ESPD) >> 5; 435d0fd7bc6SHidetoshi Shimokawa if (sc->fc.speed > MAX_SPEED) { 436d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "invalid speed %d (fixed to %d).\n", 437d0fd7bc6SHidetoshi Shimokawa sc->fc.speed, MAX_SPEED); 438d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = MAX_SPEED; 439d0fd7bc6SHidetoshi Shimokawa } 440d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 44194b6f028SHidetoshi Shimokawa "Phy 1394a available %s, %d ports.\n", 44294b6f028SHidetoshi Shimokawa linkspeed[sc->fc.speed], sc->fc.nport); 443d0fd7bc6SHidetoshi Shimokawa 444d0fd7bc6SHidetoshi Shimokawa /* check programPhyEnable */ 445d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_rddata(sc, 5); 446d0fd7bc6SHidetoshi Shimokawa #if 0 447d0fd7bc6SHidetoshi Shimokawa if (e1394a && (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_PRPHY)) { 448d0fd7bc6SHidetoshi Shimokawa #else /* XXX force to enable 1394a */ 449d0fd7bc6SHidetoshi Shimokawa if (e1394a) { 450d0fd7bc6SHidetoshi Shimokawa #endif 451d0fd7bc6SHidetoshi Shimokawa if (bootverbose) 452d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 453d0fd7bc6SHidetoshi Shimokawa "Enable 1394a Enhancements\n"); 454d0fd7bc6SHidetoshi Shimokawa /* enable EAA EMC */ 455d0fd7bc6SHidetoshi Shimokawa reg2 |= 0x03; 456d0fd7bc6SHidetoshi Shimokawa /* set aPhyEnhanceEnable */ 457d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_PHYEN); 458d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_PRPHY); 459d0fd7bc6SHidetoshi Shimokawa } else { 460d0fd7bc6SHidetoshi Shimokawa /* for safe */ 461d0fd7bc6SHidetoshi Shimokawa reg2 &= ~0x83; 462d0fd7bc6SHidetoshi Shimokawa } 463d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_wrdata(sc, 5, reg2); 464d0fd7bc6SHidetoshi Shimokawa } 465d0fd7bc6SHidetoshi Shimokawa 466d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, FW_PHY_SPD_REG); 467d0fd7bc6SHidetoshi Shimokawa if((reg >> 5) == 7 ){ 468d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, 4); 469d0fd7bc6SHidetoshi Shimokawa reg |= 1 << 6; 470d0fd7bc6SHidetoshi Shimokawa fwphy_wrdata(sc, 4, reg); 471d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, 4); 472d0fd7bc6SHidetoshi Shimokawa } 473d0fd7bc6SHidetoshi Shimokawa return 0; 474d0fd7bc6SHidetoshi Shimokawa } 475d0fd7bc6SHidetoshi Shimokawa 476d0fd7bc6SHidetoshi Shimokawa 477d0fd7bc6SHidetoshi Shimokawa void 478d0fd7bc6SHidetoshi Shimokawa fwohci_reset(struct fwohci_softc *sc, device_t dev) 479d0fd7bc6SHidetoshi Shimokawa { 48094b6f028SHidetoshi Shimokawa int i, max_rec, speed; 4813c60ba66SKatsushi Kobayashi u_int32_t reg, reg2; 4823c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 483d0fd7bc6SHidetoshi Shimokawa 484d0fd7bc6SHidetoshi Shimokawa /* Disable interrupt */ 485d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, ~0); 486d0fd7bc6SHidetoshi Shimokawa 487d0fd7bc6SHidetoshi Shimokawa /* Now stopping all DMA channel */ 488d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN); 489d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN); 490d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 491d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 492d0fd7bc6SHidetoshi Shimokawa 493d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASKCLR, ~0); 494d0fd7bc6SHidetoshi Shimokawa for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 495d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN); 496d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN); 497d0fd7bc6SHidetoshi Shimokawa } 498d0fd7bc6SHidetoshi Shimokawa 499d0fd7bc6SHidetoshi Shimokawa /* FLUSH FIFO and reset Transmitter/Reciever */ 500d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET); 501d0fd7bc6SHidetoshi Shimokawa if (bootverbose) 502d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "resetting OHCI..."); 503d0fd7bc6SHidetoshi Shimokawa i = 0; 504d0fd7bc6SHidetoshi Shimokawa while(OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_RESET) { 505d0fd7bc6SHidetoshi Shimokawa if (i++ > 100) break; 506d0fd7bc6SHidetoshi Shimokawa DELAY(1000); 507d0fd7bc6SHidetoshi Shimokawa } 508d0fd7bc6SHidetoshi Shimokawa if (bootverbose) 509d0fd7bc6SHidetoshi Shimokawa printf("done (loop=%d)\n", i); 510d0fd7bc6SHidetoshi Shimokawa 51194b6f028SHidetoshi Shimokawa /* Probe phy */ 51294b6f028SHidetoshi Shimokawa fwohci_probe_phy(sc, dev); 51394b6f028SHidetoshi Shimokawa 51494b6f028SHidetoshi Shimokawa /* Probe link */ 515d0fd7bc6SHidetoshi Shimokawa reg = OREAD(sc, OHCI_BUS_OPT); 516d0fd7bc6SHidetoshi Shimokawa reg2 = reg | OHCI_BUSFNC; 51794b6f028SHidetoshi Shimokawa max_rec = (reg & 0x0000f000) >> 12; 51894b6f028SHidetoshi Shimokawa speed = (reg & 0x00000007); 51994b6f028SHidetoshi Shimokawa device_printf(dev, "Link %s, max_rec %d bytes.\n", 52094b6f028SHidetoshi Shimokawa linkspeed[speed], MAXREC(max_rec)); 52194b6f028SHidetoshi Shimokawa /* XXX fix max_rec */ 52294b6f028SHidetoshi Shimokawa sc->fc.maxrec = sc->fc.speed + 8; 52394b6f028SHidetoshi Shimokawa if (max_rec != sc->fc.maxrec) { 52494b6f028SHidetoshi Shimokawa reg2 = (reg2 & 0xffff0fff) | (sc->fc.maxrec << 12); 52594b6f028SHidetoshi Shimokawa device_printf(dev, "max_rec %d -> %d\n", 52694b6f028SHidetoshi Shimokawa MAXREC(max_rec), MAXREC(sc->fc.maxrec)); 52794b6f028SHidetoshi Shimokawa } 528d0fd7bc6SHidetoshi Shimokawa if (bootverbose) 529d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "BUS_OPT 0x%x -> 0x%x\n", reg, reg2); 530d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_BUS_OPT, reg2); 531d0fd7bc6SHidetoshi Shimokawa 53294b6f028SHidetoshi Shimokawa /* Initialize registers */ 533d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_CROMHDR, sc->fc.config_rom[0]); 534d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_CROMPTR, vtophys(&sc->fc.config_rom[0])); 535d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_BIGEND); 536d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_POSTWR); 537d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_SID_BUF, vtophys(sc->fc.sid_buf)); 538d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_SID); 539d0fd7bc6SHidetoshi Shimokawa fw_busreset(&sc->fc); 5409339321dSHidetoshi Shimokawa 54194b6f028SHidetoshi Shimokawa /* Enable link */ 54294b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LINKEN); 54394b6f028SHidetoshi Shimokawa 54494b6f028SHidetoshi Shimokawa /* Force to start async RX DMA */ 5459339321dSHidetoshi Shimokawa sc->arrq.xferq.flag &= ~FWXFERQ_RUNNING; 5469339321dSHidetoshi Shimokawa sc->arrs.xferq.flag &= ~FWXFERQ_RUNNING; 547d0fd7bc6SHidetoshi Shimokawa fwohci_rx_enable(sc, &sc->arrq); 548d0fd7bc6SHidetoshi Shimokawa fwohci_rx_enable(sc, &sc->arrs); 549d0fd7bc6SHidetoshi Shimokawa 55094b6f028SHidetoshi Shimokawa /* Initialize async TX */ 55194b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD); 55294b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD); 55394b6f028SHidetoshi Shimokawa /* AT Retries */ 55494b6f028SHidetoshi Shimokawa OWRITE(sc, FWOHCI_RETRY, 55594b6f028SHidetoshi Shimokawa /* CycleLimit PhyRespRetries ATRespRetries ATReqRetries */ 55694b6f028SHidetoshi Shimokawa (0xffff << 16 ) | (0x0f << 8) | (0x0f << 4) | 0x0f) ; 557d0fd7bc6SHidetoshi Shimokawa for( i = 0, db_tr = sc->atrq.top; i < sc->atrq.ndb ; 558d0fd7bc6SHidetoshi Shimokawa i ++, db_tr = STAILQ_NEXT(db_tr, link)){ 559d0fd7bc6SHidetoshi Shimokawa db_tr->xfer = NULL; 560d0fd7bc6SHidetoshi Shimokawa } 561d0fd7bc6SHidetoshi Shimokawa for( i = 0, db_tr = sc->atrs.top; i < sc->atrs.ndb ; 562d0fd7bc6SHidetoshi Shimokawa i ++, db_tr = STAILQ_NEXT(db_tr, link)){ 563d0fd7bc6SHidetoshi Shimokawa db_tr->xfer = NULL; 564d0fd7bc6SHidetoshi Shimokawa } 565d0fd7bc6SHidetoshi Shimokawa 56694b6f028SHidetoshi Shimokawa 56794b6f028SHidetoshi Shimokawa /* Enable interrupt */ 568d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, 569d0fd7bc6SHidetoshi Shimokawa OHCI_INT_ERR | OHCI_INT_PHY_SID 570d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS 571d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS 572d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_PHY_BUS_R | OHCI_INT_PW_ERR); 573d0fd7bc6SHidetoshi Shimokawa fwohci_set_intr(&sc->fc, 1); 574d0fd7bc6SHidetoshi Shimokawa 575d0fd7bc6SHidetoshi Shimokawa } 576d0fd7bc6SHidetoshi Shimokawa 577d0fd7bc6SHidetoshi Shimokawa int 578d0fd7bc6SHidetoshi Shimokawa fwohci_init(struct fwohci_softc *sc, device_t dev) 579d0fd7bc6SHidetoshi Shimokawa { 580d0fd7bc6SHidetoshi Shimokawa int i; 581d0fd7bc6SHidetoshi Shimokawa u_int32_t reg; 5823c60ba66SKatsushi Kobayashi 5833c60ba66SKatsushi Kobayashi reg = OREAD(sc, OHCI_VERSION); 5843c60ba66SKatsushi Kobayashi device_printf(dev, "OHCI version %x.%x (ROM=%d)\n", 5853c60ba66SKatsushi Kobayashi (reg>>16) & 0xff, reg & 0xff, (reg>>24) & 1); 5863c60ba66SKatsushi Kobayashi 5873c60ba66SKatsushi Kobayashi /* XXX: Available Isochrounous DMA channel probe */ 5883c60ba66SKatsushi Kobayashi for( i = 0 ; i < 0x20 ; i ++ ){ 5893c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(i), OHCI_CNTL_DMA_RUN); 5903c60ba66SKatsushi Kobayashi reg = OREAD(sc, OHCI_IRCTL(i)); 5913c60ba66SKatsushi Kobayashi if(!(reg & OHCI_CNTL_DMA_RUN)) break; 5923c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ITCTL(i), OHCI_CNTL_DMA_RUN); 5933c60ba66SKatsushi Kobayashi reg = OREAD(sc, OHCI_ITCTL(i)); 5943c60ba66SKatsushi Kobayashi if(!(reg & OHCI_CNTL_DMA_RUN)) break; 5953c60ba66SKatsushi Kobayashi } 5963c60ba66SKatsushi Kobayashi sc->fc.nisodma = i; 5973c60ba66SKatsushi Kobayashi device_printf(dev, "No. of Isochronous channel is %d.\n", i); 5983c60ba66SKatsushi Kobayashi 5993c60ba66SKatsushi Kobayashi sc->fc.arq = &sc->arrq.xferq; 6003c60ba66SKatsushi Kobayashi sc->fc.ars = &sc->arrs.xferq; 6013c60ba66SKatsushi Kobayashi sc->fc.atq = &sc->atrq.xferq; 6023c60ba66SKatsushi Kobayashi sc->fc.ats = &sc->atrs.xferq; 6033c60ba66SKatsushi Kobayashi 6043c60ba66SKatsushi Kobayashi sc->arrq.xferq.start = NULL; 6053c60ba66SKatsushi Kobayashi sc->arrs.xferq.start = NULL; 6063c60ba66SKatsushi Kobayashi sc->atrq.xferq.start = fwohci_start_atq; 6073c60ba66SKatsushi Kobayashi sc->atrs.xferq.start = fwohci_start_ats; 6083c60ba66SKatsushi Kobayashi 6093c60ba66SKatsushi Kobayashi sc->arrq.xferq.drain = NULL; 6103c60ba66SKatsushi Kobayashi sc->arrs.xferq.drain = NULL; 6113c60ba66SKatsushi Kobayashi sc->atrq.xferq.drain = fwohci_drain_atq; 6123c60ba66SKatsushi Kobayashi sc->atrs.xferq.drain = fwohci_drain_ats; 6133c60ba66SKatsushi Kobayashi 6143c60ba66SKatsushi Kobayashi sc->arrq.ndesc = 1; 6153c60ba66SKatsushi Kobayashi sc->arrs.ndesc = 1; 616d6105b60SHidetoshi Shimokawa sc->atrq.ndesc = 6; /* equal to maximum of mbuf chains */ 617d6105b60SHidetoshi Shimokawa sc->atrs.ndesc = 6 / 2; 6183c60ba66SKatsushi Kobayashi 6193c60ba66SKatsushi Kobayashi sc->arrq.ndb = NDB; 6203c60ba66SKatsushi Kobayashi sc->arrs.ndb = NDB / 2; 6213c60ba66SKatsushi Kobayashi sc->atrq.ndb = NDB; 6223c60ba66SKatsushi Kobayashi sc->atrs.ndb = NDB / 2; 6233c60ba66SKatsushi Kobayashi 6243c60ba66SKatsushi Kobayashi sc->arrq.dummy = NULL; 6253c60ba66SKatsushi Kobayashi sc->arrs.dummy = NULL; 6263c60ba66SKatsushi Kobayashi sc->atrq.dummy = NULL; 6273c60ba66SKatsushi Kobayashi sc->atrs.dummy = NULL; 6283c60ba66SKatsushi Kobayashi for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 6293c60ba66SKatsushi Kobayashi sc->fc.it[i] = &sc->it[i].xferq; 6303c60ba66SKatsushi Kobayashi sc->fc.ir[i] = &sc->ir[i].xferq; 6313c60ba66SKatsushi Kobayashi sc->it[i].ndb = 0; 6323c60ba66SKatsushi Kobayashi sc->ir[i].ndb = 0; 6333c60ba66SKatsushi Kobayashi } 6343c60ba66SKatsushi Kobayashi 6353c60ba66SKatsushi Kobayashi sc->fc.tcode = tinfo; 6363c60ba66SKatsushi Kobayashi 6373c60ba66SKatsushi Kobayashi sc->cromptr = (u_int32_t *) 6383c60ba66SKatsushi Kobayashi contigmalloc(CROMSIZE * 2, M_DEVBUF, M_NOWAIT, 0, ~0, 1<<10, 0); 6393c60ba66SKatsushi Kobayashi 6403c60ba66SKatsushi Kobayashi if(sc->cromptr == NULL){ 6411f2361f8SHidetoshi Shimokawa device_printf(dev, "cromptr alloc failed."); 6423c60ba66SKatsushi Kobayashi return ENOMEM; 6433c60ba66SKatsushi Kobayashi } 6443c60ba66SKatsushi Kobayashi sc->fc.dev = dev; 6453c60ba66SKatsushi Kobayashi sc->fc.config_rom = &(sc->cromptr[CROMSIZE/4]); 6463c60ba66SKatsushi Kobayashi 6473c60ba66SKatsushi Kobayashi sc->fc.config_rom[1] = 0x31333934; 6483c60ba66SKatsushi Kobayashi sc->fc.config_rom[2] = 0xf000a002; 6493c60ba66SKatsushi Kobayashi sc->fc.config_rom[3] = OREAD(sc, OHCI_EUID_HI); 6503c60ba66SKatsushi Kobayashi sc->fc.config_rom[4] = OREAD(sc, OHCI_EUID_LO); 6513c60ba66SKatsushi Kobayashi sc->fc.config_rom[5] = 0; 6523c60ba66SKatsushi Kobayashi sc->fc.config_rom[0] = (4 << 24) | (5 << 16); 6533c60ba66SKatsushi Kobayashi 6543c60ba66SKatsushi Kobayashi sc->fc.config_rom[0] |= fw_crc16(&sc->fc.config_rom[1], 5*4); 6553c60ba66SKatsushi Kobayashi 6563c60ba66SKatsushi Kobayashi 6573c60ba66SKatsushi Kobayashi /* SID recieve buffer must allign 2^11 */ 6583c60ba66SKatsushi Kobayashi #define OHCI_SIDSIZE (1 << 11) 6593c60ba66SKatsushi Kobayashi sc->fc.sid_buf = (u_int32_t *) vm_page_alloc_contig( OHCI_SIDSIZE, 6603c60ba66SKatsushi Kobayashi 0x10000, 0xffffffff, OHCI_SIDSIZE); 6611f2361f8SHidetoshi Shimokawa if (sc->fc.sid_buf == NULL) { 6621f2361f8SHidetoshi Shimokawa device_printf(dev, "sid_buf alloc failed.\n"); 6631f2361f8SHidetoshi Shimokawa return ENOMEM; 6641f2361f8SHidetoshi Shimokawa } 6651f2361f8SHidetoshi Shimokawa 6663c60ba66SKatsushi Kobayashi 6673c60ba66SKatsushi Kobayashi fwohci_db_init(&sc->arrq); 6681f2361f8SHidetoshi Shimokawa if ((sc->arrq.flags & FWOHCI_DBCH_INIT) == 0) 6691f2361f8SHidetoshi Shimokawa return ENOMEM; 6701f2361f8SHidetoshi Shimokawa 6713c60ba66SKatsushi Kobayashi fwohci_db_init(&sc->arrs); 6721f2361f8SHidetoshi Shimokawa if ((sc->arrs.flags & FWOHCI_DBCH_INIT) == 0) 6731f2361f8SHidetoshi Shimokawa return ENOMEM; 6743c60ba66SKatsushi Kobayashi 6753c60ba66SKatsushi Kobayashi fwohci_db_init(&sc->atrq); 6761f2361f8SHidetoshi Shimokawa if ((sc->atrq.flags & FWOHCI_DBCH_INIT) == 0) 6771f2361f8SHidetoshi Shimokawa return ENOMEM; 6781f2361f8SHidetoshi Shimokawa 6793c60ba66SKatsushi Kobayashi fwohci_db_init(&sc->atrs); 6801f2361f8SHidetoshi Shimokawa if ((sc->atrs.flags & FWOHCI_DBCH_INIT) == 0) 6811f2361f8SHidetoshi Shimokawa return ENOMEM; 6823c60ba66SKatsushi Kobayashi 6833c60ba66SKatsushi Kobayashi reg = OREAD(sc, FWOHCIGUID_H); 6843c60ba66SKatsushi Kobayashi for( i = 0 ; i < 4 ; i ++){ 6853c60ba66SKatsushi Kobayashi sc->fc.eui[3 - i] = reg & 0xff; 6863c60ba66SKatsushi Kobayashi reg = reg >> 8; 6873c60ba66SKatsushi Kobayashi } 6883c60ba66SKatsushi Kobayashi reg = OREAD(sc, FWOHCIGUID_L); 6893c60ba66SKatsushi Kobayashi for( i = 0 ; i < 4 ; i ++){ 6903c60ba66SKatsushi Kobayashi sc->fc.eui[7 - i] = reg & 0xff; 6913c60ba66SKatsushi Kobayashi reg = reg >> 8; 6923c60ba66SKatsushi Kobayashi } 6933c60ba66SKatsushi Kobayashi device_printf(dev, "EUI64 %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n", 6943c60ba66SKatsushi Kobayashi sc->fc.eui[0], sc->fc.eui[1], sc->fc.eui[2], sc->fc.eui[3], 6953c60ba66SKatsushi Kobayashi sc->fc.eui[4], sc->fc.eui[5], sc->fc.eui[6], sc->fc.eui[7]); 6963c60ba66SKatsushi Kobayashi sc->fc.ioctl = fwohci_ioctl; 6973c60ba66SKatsushi Kobayashi sc->fc.cyctimer = fwohci_cyctimer; 6983c60ba66SKatsushi Kobayashi sc->fc.set_bmr = fwohci_set_bus_manager; 6993c60ba66SKatsushi Kobayashi sc->fc.ibr = fwohci_ibr; 7003c60ba66SKatsushi Kobayashi sc->fc.irx_enable = fwohci_irx_enable; 7013c60ba66SKatsushi Kobayashi sc->fc.irx_disable = fwohci_irx_disable; 7023c60ba66SKatsushi Kobayashi 7033c60ba66SKatsushi Kobayashi sc->fc.itx_enable = fwohci_itxbuf_enable; 7043c60ba66SKatsushi Kobayashi sc->fc.itx_disable = fwohci_itx_disable; 7053c60ba66SKatsushi Kobayashi sc->fc.irx_post = fwohci_irx_post; 7063c60ba66SKatsushi Kobayashi sc->fc.itx_post = NULL; 7073c60ba66SKatsushi Kobayashi sc->fc.timeout = fwohci_timeout; 7083c60ba66SKatsushi Kobayashi sc->fc.poll = fwohci_poll; 7093c60ba66SKatsushi Kobayashi sc->fc.set_intr = fwohci_set_intr; 710c572b810SHidetoshi Shimokawa 711d0fd7bc6SHidetoshi Shimokawa fw_init(&sc->fc); 712d0fd7bc6SHidetoshi Shimokawa fwohci_reset(sc, dev); 7133c60ba66SKatsushi Kobayashi 714d0fd7bc6SHidetoshi Shimokawa return 0; 7153c60ba66SKatsushi Kobayashi } 716c572b810SHidetoshi Shimokawa 717c572b810SHidetoshi Shimokawa void 718c572b810SHidetoshi Shimokawa fwohci_timeout(void *arg) 7193c60ba66SKatsushi Kobayashi { 7203c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 7213c60ba66SKatsushi Kobayashi 7223c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)arg; 7233c60ba66SKatsushi Kobayashi sc->fc.timeouthandle = timeout(fwohci_timeout, 7243c60ba66SKatsushi Kobayashi (void *)sc, FW_XFERTIMEOUT * hz * 10); 7253c60ba66SKatsushi Kobayashi } 726c572b810SHidetoshi Shimokawa 727c572b810SHidetoshi Shimokawa u_int32_t 728c572b810SHidetoshi Shimokawa fwohci_cyctimer(struct firewire_comm *fc) 7293c60ba66SKatsushi Kobayashi { 7303c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 7313c60ba66SKatsushi Kobayashi return(OREAD(sc, OHCI_CYCLETIMER)); 7323c60ba66SKatsushi Kobayashi } 7333c60ba66SKatsushi Kobayashi 7341f2361f8SHidetoshi Shimokawa int 7351f2361f8SHidetoshi Shimokawa fwohci_detach(struct fwohci_softc *sc, device_t dev) 7361f2361f8SHidetoshi Shimokawa { 7371f2361f8SHidetoshi Shimokawa int i; 7381f2361f8SHidetoshi Shimokawa 7391f2361f8SHidetoshi Shimokawa if (sc->fc.sid_buf != NULL) 7401f2361f8SHidetoshi Shimokawa contigfree((void *)(uintptr_t)sc->fc.sid_buf, 7411f2361f8SHidetoshi Shimokawa OHCI_SIDSIZE, M_DEVBUF); 7421f2361f8SHidetoshi Shimokawa if (sc->cromptr != NULL) 7431f2361f8SHidetoshi Shimokawa contigfree((void *)sc->cromptr, CROMSIZE * 2, M_DEVBUF); 7441f2361f8SHidetoshi Shimokawa 7451f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->arrq); 7461f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->arrs); 7471f2361f8SHidetoshi Shimokawa 7481f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->atrq); 7491f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->atrs); 7501f2361f8SHidetoshi Shimokawa 7511f2361f8SHidetoshi Shimokawa for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 7521f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->it[i]); 7531f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->ir[i]); 7541f2361f8SHidetoshi Shimokawa } 7551f2361f8SHidetoshi Shimokawa 7561f2361f8SHidetoshi Shimokawa return 0; 7571f2361f8SHidetoshi Shimokawa } 7581f2361f8SHidetoshi Shimokawa 759d6105b60SHidetoshi Shimokawa #define LAST_DB(dbtr, db) do { \ 760d6105b60SHidetoshi Shimokawa struct fwohcidb_tr *_dbtr = (dbtr); \ 761d6105b60SHidetoshi Shimokawa int _cnt = _dbtr->dbcnt; \ 762d6105b60SHidetoshi Shimokawa db = &_dbtr->db[ (_cnt > 2) ? (_cnt -1) : 0]; \ 763d6105b60SHidetoshi Shimokawa } while (0) 764d6105b60SHidetoshi Shimokawa 765c572b810SHidetoshi Shimokawa static void 766c572b810SHidetoshi Shimokawa fwohci_start(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 7673c60ba66SKatsushi Kobayashi { 7683c60ba66SKatsushi Kobayashi int i, s; 7693c60ba66SKatsushi Kobayashi int tcode, hdr_len, hdr_off, len; 7703c60ba66SKatsushi Kobayashi int fsegment = -1; 7713c60ba66SKatsushi Kobayashi u_int32_t off; 7723c60ba66SKatsushi Kobayashi struct fw_xfer *xfer; 7733c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 7743c60ba66SKatsushi Kobayashi volatile struct fwohci_txpkthdr *ohcifp; 7753c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 7763c60ba66SKatsushi Kobayashi volatile struct fwohcidb *db; 7773c60ba66SKatsushi Kobayashi struct mbuf *m; 7783c60ba66SKatsushi Kobayashi struct tcode_info *info; 779d6105b60SHidetoshi Shimokawa static int maxdesc=0; 7803c60ba66SKatsushi Kobayashi 7813c60ba66SKatsushi Kobayashi if(&sc->atrq == dbch){ 7823c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 7833c60ba66SKatsushi Kobayashi }else if(&sc->atrs == dbch){ 7843c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 7853c60ba66SKatsushi Kobayashi }else{ 7863c60ba66SKatsushi Kobayashi return; 7873c60ba66SKatsushi Kobayashi } 7883c60ba66SKatsushi Kobayashi 7893c60ba66SKatsushi Kobayashi if (dbch->flags & FWOHCI_DBCH_FULL) 7903c60ba66SKatsushi Kobayashi return; 7913c60ba66SKatsushi Kobayashi 7923c60ba66SKatsushi Kobayashi s = splfw(); 7933c60ba66SKatsushi Kobayashi db_tr = dbch->top; 7943c60ba66SKatsushi Kobayashi txloop: 7953c60ba66SKatsushi Kobayashi xfer = STAILQ_FIRST(&dbch->xferq.q); 7963c60ba66SKatsushi Kobayashi if(xfer == NULL){ 7973c60ba66SKatsushi Kobayashi goto kick; 7983c60ba66SKatsushi Kobayashi } 7993c60ba66SKatsushi Kobayashi if(dbch->xferq.queued == 0 ){ 8003c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "TX queue empty\n"); 8013c60ba66SKatsushi Kobayashi } 8023c60ba66SKatsushi Kobayashi STAILQ_REMOVE_HEAD(&dbch->xferq.q, link); 8033c60ba66SKatsushi Kobayashi db_tr->xfer = xfer; 8043c60ba66SKatsushi Kobayashi xfer->state = FWXF_START; 8053c60ba66SKatsushi Kobayashi dbch->xferq.packets++; 8063c60ba66SKatsushi Kobayashi 8073c60ba66SKatsushi Kobayashi fp = (struct fw_pkt *)(xfer->send.buf + xfer->send.off); 8083c60ba66SKatsushi Kobayashi tcode = fp->mode.common.tcode; 8093c60ba66SKatsushi Kobayashi 8103c60ba66SKatsushi Kobayashi ohcifp = (volatile struct fwohci_txpkthdr *) db_tr->db[1].db.immed; 8113c60ba66SKatsushi Kobayashi info = &tinfo[tcode]; 8123c60ba66SKatsushi Kobayashi hdr_len = hdr_off = info->hdr_len; 8133c60ba66SKatsushi Kobayashi /* fw_asyreq must pass valid send.len */ 8143c60ba66SKatsushi Kobayashi len = xfer->send.len; 8153c60ba66SKatsushi Kobayashi for( i = 0 ; i < hdr_off ; i+= 4){ 8163c60ba66SKatsushi Kobayashi ohcifp->mode.ld[i/4] = ntohl(fp->mode.ld[i/4]); 8173c60ba66SKatsushi Kobayashi } 8183c60ba66SKatsushi Kobayashi ohcifp->mode.common.spd = xfer->spd; 8193c60ba66SKatsushi Kobayashi if (tcode == FWTCODE_STREAM ){ 8203c60ba66SKatsushi Kobayashi hdr_len = 8; 8213c60ba66SKatsushi Kobayashi ohcifp->mode.stream.len = ntohs(fp->mode.stream.len); 8223c60ba66SKatsushi Kobayashi } else if (tcode == FWTCODE_PHY) { 8233c60ba66SKatsushi Kobayashi hdr_len = 12; 8243c60ba66SKatsushi Kobayashi ohcifp->mode.ld[1] = ntohl(fp->mode.ld[1]); 8253c60ba66SKatsushi Kobayashi ohcifp->mode.ld[2] = ntohl(fp->mode.ld[2]); 8263c60ba66SKatsushi Kobayashi ohcifp->mode.common.spd = 0; 8273c60ba66SKatsushi Kobayashi ohcifp->mode.common.tcode = FWOHCITCODE_PHY; 8283c60ba66SKatsushi Kobayashi } else { 8293c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.dst = ntohs(fp->mode.hdr.dst); 8303c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.srcbus = OHCI_ASYSRCBUS; 8313c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.tlrt |= FWRETRY_X; 8323c60ba66SKatsushi Kobayashi } 8333c60ba66SKatsushi Kobayashi db = &db_tr->db[0]; 8343c60ba66SKatsushi Kobayashi db->db.desc.cmd = OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | hdr_len; 8353c60ba66SKatsushi Kobayashi db->db.desc.status = 0; 8363c60ba66SKatsushi Kobayashi /* Specify bound timer of asy. responce */ 8373c60ba66SKatsushi Kobayashi if(&sc->atrs == dbch){ 8383c60ba66SKatsushi Kobayashi db->db.desc.count 8393c60ba66SKatsushi Kobayashi = (OREAD(sc, OHCI_CYCLETIMER) >> 12) + (1 << 13); 8403c60ba66SKatsushi Kobayashi } 8413c60ba66SKatsushi Kobayashi 8423c60ba66SKatsushi Kobayashi db_tr->dbcnt = 2; 8433c60ba66SKatsushi Kobayashi db = &db_tr->db[db_tr->dbcnt]; 8443c60ba66SKatsushi Kobayashi if(len > hdr_off){ 8453c60ba66SKatsushi Kobayashi if (xfer->mbuf == NULL) { 8463c60ba66SKatsushi Kobayashi db->db.desc.addr 8473c60ba66SKatsushi Kobayashi = vtophys(xfer->send.buf + xfer->send.off) + hdr_off; 8483c60ba66SKatsushi Kobayashi db->db.desc.cmd 8493c60ba66SKatsushi Kobayashi = OHCI_OUTPUT_MORE | ((len - hdr_off) & 0xffff); 8503c60ba66SKatsushi Kobayashi db->db.desc.status = 0; 8513c60ba66SKatsushi Kobayashi 8523c60ba66SKatsushi Kobayashi db_tr->dbcnt++; 8533c60ba66SKatsushi Kobayashi } else { 8543c60ba66SKatsushi Kobayashi /* XXX we assume mbuf chain is shorter than ndesc */ 855d6105b60SHidetoshi Shimokawa for (m = xfer->mbuf; m != NULL; m = m->m_next) { 856d6105b60SHidetoshi Shimokawa if (m->m_len == 0) 857d6105b60SHidetoshi Shimokawa /* unrecoverable error could ocurre. */ 858d6105b60SHidetoshi Shimokawa continue; 859d6105b60SHidetoshi Shimokawa if (db_tr->dbcnt >= dbch->ndesc) { 860d6105b60SHidetoshi Shimokawa device_printf(sc->fc.dev, 861d6105b60SHidetoshi Shimokawa "dbch->ndesc is too small" 862d6105b60SHidetoshi Shimokawa ", trancated.\n"); 863d6105b60SHidetoshi Shimokawa break; 864d6105b60SHidetoshi Shimokawa } 8653c60ba66SKatsushi Kobayashi db->db.desc.addr 8663c60ba66SKatsushi Kobayashi = vtophys(mtod(m, caddr_t)); 8673c60ba66SKatsushi Kobayashi db->db.desc.cmd = OHCI_OUTPUT_MORE | m->m_len; 8683c60ba66SKatsushi Kobayashi db->db.desc.status = 0; 8693c60ba66SKatsushi Kobayashi db++; 8703c60ba66SKatsushi Kobayashi db_tr->dbcnt++; 8713c60ba66SKatsushi Kobayashi } 8723c60ba66SKatsushi Kobayashi } 873d6105b60SHidetoshi Shimokawa } 874d6105b60SHidetoshi Shimokawa if (maxdesc < db_tr->dbcnt) { 875d6105b60SHidetoshi Shimokawa maxdesc = db_tr->dbcnt; 876d6105b60SHidetoshi Shimokawa if (bootverbose) 877d6105b60SHidetoshi Shimokawa device_printf(sc->fc.dev, "maxdesc: %d\n", maxdesc); 878d6105b60SHidetoshi Shimokawa } 8793c60ba66SKatsushi Kobayashi /* last db */ 8803c60ba66SKatsushi Kobayashi LAST_DB(db_tr, db); 8813c60ba66SKatsushi Kobayashi db->db.desc.cmd |= OHCI_OUTPUT_LAST 8823c60ba66SKatsushi Kobayashi | OHCI_INTERRUPT_ALWAYS 8833c60ba66SKatsushi Kobayashi | OHCI_BRANCH_ALWAYS; 8843c60ba66SKatsushi Kobayashi db->db.desc.depend = vtophys(STAILQ_NEXT(db_tr, link)->db); 8853c60ba66SKatsushi Kobayashi 8863c60ba66SKatsushi Kobayashi if(fsegment == -1 ) 8873c60ba66SKatsushi Kobayashi fsegment = db_tr->dbcnt; 8883c60ba66SKatsushi Kobayashi if (dbch->pdb_tr != NULL) { 8893c60ba66SKatsushi Kobayashi LAST_DB(dbch->pdb_tr, db); 8903c60ba66SKatsushi Kobayashi db->db.desc.depend |= db_tr->dbcnt; 8913c60ba66SKatsushi Kobayashi } 8923c60ba66SKatsushi Kobayashi dbch->pdb_tr = db_tr; 8933c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 8943c60ba66SKatsushi Kobayashi if(db_tr != dbch->bottom){ 8953c60ba66SKatsushi Kobayashi goto txloop; 8963c60ba66SKatsushi Kobayashi } else { 89717c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, "fwohci_start: lack of db_trq\n"); 8983c60ba66SKatsushi Kobayashi dbch->flags |= FWOHCI_DBCH_FULL; 8993c60ba66SKatsushi Kobayashi } 9003c60ba66SKatsushi Kobayashi kick: 9013c60ba66SKatsushi Kobayashi if (firewire_debug) printf("kick\n"); 9023c60ba66SKatsushi Kobayashi /* kick asy q */ 9033c60ba66SKatsushi Kobayashi 9043c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) { 9053c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE); 9063c60ba66SKatsushi Kobayashi } else { 90717c3d42cSHidetoshi Shimokawa if (bootverbose) 90817c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, "start AT DMA status=%x\n", 9093c60ba66SKatsushi Kobayashi OREAD(sc, OHCI_DMACTL(off))); 9103c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACMD(off), vtophys(dbch->top->db) | fsegment); 9113c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN); 9123c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 9133c60ba66SKatsushi Kobayashi } 914c572b810SHidetoshi Shimokawa 9153c60ba66SKatsushi Kobayashi dbch->top = db_tr; 9163c60ba66SKatsushi Kobayashi splx(s); 9173c60ba66SKatsushi Kobayashi return; 9183c60ba66SKatsushi Kobayashi } 919c572b810SHidetoshi Shimokawa 920c572b810SHidetoshi Shimokawa static void 921c572b810SHidetoshi Shimokawa fwohci_drain_atq(struct firewire_comm *fc, struct fw_xfer *xfer) 9223c60ba66SKatsushi Kobayashi { 9233c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 9243c60ba66SKatsushi Kobayashi fwohci_drain(&sc->fc, xfer, &(sc->atrq)); 9253c60ba66SKatsushi Kobayashi return; 9263c60ba66SKatsushi Kobayashi } 927c572b810SHidetoshi Shimokawa 928c572b810SHidetoshi Shimokawa static void 929c572b810SHidetoshi Shimokawa fwohci_drain_ats(struct firewire_comm *fc, struct fw_xfer *xfer) 9303c60ba66SKatsushi Kobayashi { 9313c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 9323c60ba66SKatsushi Kobayashi fwohci_drain(&sc->fc, xfer, &(sc->atrs)); 9333c60ba66SKatsushi Kobayashi return; 9343c60ba66SKatsushi Kobayashi } 935c572b810SHidetoshi Shimokawa 936c572b810SHidetoshi Shimokawa static void 937c572b810SHidetoshi Shimokawa fwohci_start_atq(struct firewire_comm *fc) 9383c60ba66SKatsushi Kobayashi { 9393c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 9403c60ba66SKatsushi Kobayashi fwohci_start( sc, &(sc->atrq)); 9413c60ba66SKatsushi Kobayashi return; 9423c60ba66SKatsushi Kobayashi } 943c572b810SHidetoshi Shimokawa 944c572b810SHidetoshi Shimokawa static void 945c572b810SHidetoshi Shimokawa fwohci_start_ats(struct firewire_comm *fc) 9463c60ba66SKatsushi Kobayashi { 9473c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 9483c60ba66SKatsushi Kobayashi fwohci_start( sc, &(sc->atrs)); 9493c60ba66SKatsushi Kobayashi return; 9503c60ba66SKatsushi Kobayashi } 951c572b810SHidetoshi Shimokawa 952c572b810SHidetoshi Shimokawa void 953c572b810SHidetoshi Shimokawa fwohci_txd(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 9543c60ba66SKatsushi Kobayashi { 9553c60ba66SKatsushi Kobayashi int s, err = 0; 9563c60ba66SKatsushi Kobayashi struct fwohcidb_tr *tr; 9573c60ba66SKatsushi Kobayashi volatile struct fwohcidb *db; 9583c60ba66SKatsushi Kobayashi struct fw_xfer *xfer; 9593c60ba66SKatsushi Kobayashi u_int32_t off; 9603c60ba66SKatsushi Kobayashi u_int stat; 9613c60ba66SKatsushi Kobayashi int packets; 9623c60ba66SKatsushi Kobayashi struct firewire_comm *fc = (struct firewire_comm *)sc; 9633c60ba66SKatsushi Kobayashi if(&sc->atrq == dbch){ 9643c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 9653c60ba66SKatsushi Kobayashi }else if(&sc->atrs == dbch){ 9663c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 9673c60ba66SKatsushi Kobayashi }else{ 9683c60ba66SKatsushi Kobayashi return; 9693c60ba66SKatsushi Kobayashi } 9703c60ba66SKatsushi Kobayashi s = splfw(); 9713c60ba66SKatsushi Kobayashi tr = dbch->bottom; 9723c60ba66SKatsushi Kobayashi packets = 0; 9733c60ba66SKatsushi Kobayashi while(dbch->xferq.queued > 0){ 9743c60ba66SKatsushi Kobayashi LAST_DB(tr, db); 9753c60ba66SKatsushi Kobayashi if(!(db->db.desc.status & OHCI_CNTL_DMA_ACTIVE)){ 9763c60ba66SKatsushi Kobayashi if (fc->status != FWBUSRESET) 9773c60ba66SKatsushi Kobayashi /* maybe out of order?? */ 9783c60ba66SKatsushi Kobayashi goto out; 9793c60ba66SKatsushi Kobayashi } 9803c60ba66SKatsushi Kobayashi if(db->db.desc.status & OHCI_CNTL_DMA_DEAD) { 9813c60ba66SKatsushi Kobayashi #ifdef OHCI_DEBUG 9823c60ba66SKatsushi Kobayashi dump_dma(sc, ch); 9833c60ba66SKatsushi Kobayashi dump_db(sc, ch); 9843c60ba66SKatsushi Kobayashi #endif 9853c60ba66SKatsushi Kobayashi /* Stop DMA */ 9863c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN); 9873c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "force reset AT FIFO\n"); 9883c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_LINKEN); 9893c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS | OHCI_HCC_LINKEN); 9903c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN); 9913c60ba66SKatsushi Kobayashi } 9923c60ba66SKatsushi Kobayashi stat = db->db.desc.status & FWOHCIEV_MASK; 9933c60ba66SKatsushi Kobayashi switch(stat){ 9943c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 9953c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND: 9963c60ba66SKatsushi Kobayashi err = 0; 9973c60ba66SKatsushi Kobayashi break; 9983c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSA: 9993c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSB: 10003c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]); 10013c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSX: 10023c60ba66SKatsushi Kobayashi err = EBUSY; 10033c60ba66SKatsushi Kobayashi break; 10043c60ba66SKatsushi Kobayashi case FWOHCIEV_FLUSHED: 10053c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKTARD: 10063c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]); 10073c60ba66SKatsushi Kobayashi err = EAGAIN; 10083c60ba66SKatsushi Kobayashi break; 10093c60ba66SKatsushi Kobayashi case FWOHCIEV_MISSACK: 10103c60ba66SKatsushi Kobayashi case FWOHCIEV_UNDRRUN: 10113c60ba66SKatsushi Kobayashi case FWOHCIEV_OVRRUN: 10123c60ba66SKatsushi Kobayashi case FWOHCIEV_DESCERR: 10133c60ba66SKatsushi Kobayashi case FWOHCIEV_DTRDERR: 10143c60ba66SKatsushi Kobayashi case FWOHCIEV_TIMEOUT: 10153c60ba66SKatsushi Kobayashi case FWOHCIEV_TCODERR: 10163c60ba66SKatsushi Kobayashi case FWOHCIEV_UNKNOWN: 10173c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKDERR: 10183c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKTERR: 10193c60ba66SKatsushi Kobayashi default: 10203c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "txd err=%2x %s\n", 10213c60ba66SKatsushi Kobayashi stat, fwohcicode[stat]); 10223c60ba66SKatsushi Kobayashi err = EINVAL; 10233c60ba66SKatsushi Kobayashi break; 10243c60ba66SKatsushi Kobayashi } 10253c60ba66SKatsushi Kobayashi if(tr->xfer != NULL){ 10263c60ba66SKatsushi Kobayashi xfer = tr->xfer; 10273c60ba66SKatsushi Kobayashi xfer->state = FWXF_SENT; 10283c60ba66SKatsushi Kobayashi if(err == EBUSY && fc->status != FWBUSRESET){ 10293c60ba66SKatsushi Kobayashi xfer->state = FWXF_BUSY; 10303c60ba66SKatsushi Kobayashi switch(xfer->act_type){ 10313c60ba66SKatsushi Kobayashi case FWACT_XFER: 10323c60ba66SKatsushi Kobayashi xfer->resp = err; 10333c60ba66SKatsushi Kobayashi if(xfer->retry_req != NULL){ 10343c60ba66SKatsushi Kobayashi xfer->retry_req(xfer); 10353c60ba66SKatsushi Kobayashi } 10363c60ba66SKatsushi Kobayashi break; 10373c60ba66SKatsushi Kobayashi default: 10383c60ba66SKatsushi Kobayashi break; 10393c60ba66SKatsushi Kobayashi } 10403c60ba66SKatsushi Kobayashi } else if( stat != FWOHCIEV_ACKPEND){ 10413c60ba66SKatsushi Kobayashi if (stat != FWOHCIEV_ACKCOMPL) 10423c60ba66SKatsushi Kobayashi xfer->state = FWXF_SENTERR; 10433c60ba66SKatsushi Kobayashi xfer->resp = err; 10443c60ba66SKatsushi Kobayashi switch(xfer->act_type){ 10453c60ba66SKatsushi Kobayashi case FWACT_XFER: 10463c60ba66SKatsushi Kobayashi fw_xfer_done(xfer); 10473c60ba66SKatsushi Kobayashi break; 10483c60ba66SKatsushi Kobayashi default: 10493c60ba66SKatsushi Kobayashi break; 10503c60ba66SKatsushi Kobayashi } 10513c60ba66SKatsushi Kobayashi } 10523c60ba66SKatsushi Kobayashi dbch->xferq.queued --; 10533c60ba66SKatsushi Kobayashi } 10543c60ba66SKatsushi Kobayashi tr->xfer = NULL; 10553c60ba66SKatsushi Kobayashi 10563c60ba66SKatsushi Kobayashi packets ++; 10573c60ba66SKatsushi Kobayashi tr = STAILQ_NEXT(tr, link); 10583c60ba66SKatsushi Kobayashi dbch->bottom = tr; 10593c60ba66SKatsushi Kobayashi } 10603c60ba66SKatsushi Kobayashi out: 10613c60ba66SKatsushi Kobayashi if ((dbch->flags & FWOHCI_DBCH_FULL) && packets > 0) { 10623c60ba66SKatsushi Kobayashi printf("make free slot\n"); 10633c60ba66SKatsushi Kobayashi dbch->flags &= ~FWOHCI_DBCH_FULL; 10643c60ba66SKatsushi Kobayashi fwohci_start(sc, dbch); 10653c60ba66SKatsushi Kobayashi } 10663c60ba66SKatsushi Kobayashi splx(s); 10673c60ba66SKatsushi Kobayashi } 1068c572b810SHidetoshi Shimokawa 1069c572b810SHidetoshi Shimokawa static void 1070c572b810SHidetoshi Shimokawa fwohci_drain(struct firewire_comm *fc, struct fw_xfer *xfer, struct fwohci_dbch *dbch) 10713c60ba66SKatsushi Kobayashi { 10723c60ba66SKatsushi Kobayashi int i, s; 10733c60ba66SKatsushi Kobayashi struct fwohcidb_tr *tr; 10743c60ba66SKatsushi Kobayashi 10753c60ba66SKatsushi Kobayashi if(xfer->state != FWXF_START) return; 10763c60ba66SKatsushi Kobayashi 10773c60ba66SKatsushi Kobayashi s = splfw(); 10783c60ba66SKatsushi Kobayashi tr = dbch->bottom; 10793c60ba66SKatsushi Kobayashi for( i = 0 ; i <= dbch->xferq.queued ; i ++){ 10803c60ba66SKatsushi Kobayashi if(tr->xfer == xfer){ 10813c60ba66SKatsushi Kobayashi s = splfw(); 10823c60ba66SKatsushi Kobayashi tr->xfer = NULL; 10833c60ba66SKatsushi Kobayashi dbch->xferq.queued --; 10843c60ba66SKatsushi Kobayashi #if 1 10853c60ba66SKatsushi Kobayashi /* XXX */ 10863c60ba66SKatsushi Kobayashi if (tr == dbch->bottom) 10873c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(tr, link); 10883c60ba66SKatsushi Kobayashi #endif 10893c60ba66SKatsushi Kobayashi if (dbch->flags & FWOHCI_DBCH_FULL) { 10903c60ba66SKatsushi Kobayashi printf("fwohci_drain: make slot\n"); 10913c60ba66SKatsushi Kobayashi dbch->flags &= ~FWOHCI_DBCH_FULL; 10923c60ba66SKatsushi Kobayashi fwohci_start((struct fwohci_softc *)fc, dbch); 10933c60ba66SKatsushi Kobayashi } 10943c60ba66SKatsushi Kobayashi 10953c60ba66SKatsushi Kobayashi splx(s); 10963c60ba66SKatsushi Kobayashi break; 10973c60ba66SKatsushi Kobayashi } 10983c60ba66SKatsushi Kobayashi tr = STAILQ_NEXT(tr, link); 10993c60ba66SKatsushi Kobayashi } 11003c60ba66SKatsushi Kobayashi splx(s); 11013c60ba66SKatsushi Kobayashi return; 11023c60ba66SKatsushi Kobayashi } 11033c60ba66SKatsushi Kobayashi 1104c572b810SHidetoshi Shimokawa static void 1105c572b810SHidetoshi Shimokawa fwohci_db_free(struct fwohci_dbch *dbch) 11063c60ba66SKatsushi Kobayashi { 11073c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 11083c60ba66SKatsushi Kobayashi int idb; 11093c60ba66SKatsushi Kobayashi 11101f2361f8SHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 11111f2361f8SHidetoshi Shimokawa return; 11121f2361f8SHidetoshi Shimokawa 11133c60ba66SKatsushi Kobayashi if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){ 11143c60ba66SKatsushi Kobayashi for(db_tr = STAILQ_FIRST(&dbch->db_trq), idb = 0; 11153c60ba66SKatsushi Kobayashi idb < dbch->ndb; 11163c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link), idb++){ 11171f2361f8SHidetoshi Shimokawa if (db_tr->buf != NULL) { 11183c60ba66SKatsushi Kobayashi free(db_tr->buf, M_DEVBUF); 11193c60ba66SKatsushi Kobayashi db_tr->buf = NULL; 11203c60ba66SKatsushi Kobayashi } 11213c60ba66SKatsushi Kobayashi } 11221f2361f8SHidetoshi Shimokawa } 11233c60ba66SKatsushi Kobayashi dbch->ndb = 0; 11243c60ba66SKatsushi Kobayashi db_tr = STAILQ_FIRST(&dbch->db_trq); 11253c60ba66SKatsushi Kobayashi contigfree((void *)(uintptr_t)(volatile void *)db_tr->db, 11263c60ba66SKatsushi Kobayashi sizeof(struct fwohcidb) * dbch->ndesc * dbch->ndb, M_DEVBUF); 11273c60ba66SKatsushi Kobayashi free(db_tr, M_DEVBUF); 11283c60ba66SKatsushi Kobayashi STAILQ_INIT(&dbch->db_trq); 11291f2361f8SHidetoshi Shimokawa dbch->flags &= ~FWOHCI_DBCH_INIT; 11303c60ba66SKatsushi Kobayashi } 1131c572b810SHidetoshi Shimokawa 1132c572b810SHidetoshi Shimokawa static void 1133c572b810SHidetoshi Shimokawa fwohci_db_init(struct fwohci_dbch *dbch) 11343c60ba66SKatsushi Kobayashi { 11353c60ba66SKatsushi Kobayashi int idb; 11363c60ba66SKatsushi Kobayashi struct fwohcidb *db; 11373c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 11389339321dSHidetoshi Shimokawa 11399339321dSHidetoshi Shimokawa 11409339321dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) != 0) 11419339321dSHidetoshi Shimokawa goto out; 11429339321dSHidetoshi Shimokawa 11433c60ba66SKatsushi Kobayashi /* allocate DB entries and attach one to each DMA channels */ 11443c60ba66SKatsushi Kobayashi /* DB entry must start at 16 bytes bounary. */ 11453c60ba66SKatsushi Kobayashi STAILQ_INIT(&dbch->db_trq); 11463c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *) 11473c60ba66SKatsushi Kobayashi malloc(sizeof(struct fwohcidb_tr) * dbch->ndb, 11481f2361f8SHidetoshi Shimokawa M_DEVBUF, M_DONTWAIT | M_ZERO); 11493c60ba66SKatsushi Kobayashi if(db_tr == NULL){ 11509339321dSHidetoshi Shimokawa printf("fwohci_db_init: malloc failed\n"); 11513c60ba66SKatsushi Kobayashi return; 11523c60ba66SKatsushi Kobayashi } 11533c60ba66SKatsushi Kobayashi db = (struct fwohcidb *) 11543c60ba66SKatsushi Kobayashi contigmalloc(sizeof (struct fwohcidb) * dbch->ndesc * dbch->ndb, 11553c60ba66SKatsushi Kobayashi M_DEVBUF, M_DONTWAIT, 0x10000, 0xffffffff, PAGE_SIZE, 0ul); 11563c60ba66SKatsushi Kobayashi if(db == NULL){ 11579339321dSHidetoshi Shimokawa printf("fwohci_db_init: contigmalloc failed\n"); 11581f2361f8SHidetoshi Shimokawa free(db_tr, M_DEVBUF); 11593c60ba66SKatsushi Kobayashi return; 11603c60ba66SKatsushi Kobayashi } 11613c60ba66SKatsushi Kobayashi bzero(db, sizeof (struct fwohcidb) * dbch->ndesc * dbch->ndb); 11623c60ba66SKatsushi Kobayashi /* Attach DB to DMA ch. */ 11633c60ba66SKatsushi Kobayashi for(idb = 0 ; idb < dbch->ndb ; idb++){ 11643c60ba66SKatsushi Kobayashi db_tr->dbcnt = 0; 11653c60ba66SKatsushi Kobayashi db_tr->db = &db[idb * dbch->ndesc]; 11663c60ba66SKatsushi Kobayashi STAILQ_INSERT_TAIL(&dbch->db_trq, db_tr, link); 11673c60ba66SKatsushi Kobayashi if (!(dbch->xferq.flag & FWXFERQ_PACKET) && 1168d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bnpacket != 0) { 1169d0fd7bc6SHidetoshi Shimokawa if (idb % dbch->xferq.bnpacket == 0) 1170d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket 1171d0fd7bc6SHidetoshi Shimokawa ].start = (caddr_t)db_tr; 1172d0fd7bc6SHidetoshi Shimokawa if ((idb + 1) % dbch->xferq.bnpacket == 0) 1173d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket 1174d0fd7bc6SHidetoshi Shimokawa ].end = (caddr_t)db_tr; 11753c60ba66SKatsushi Kobayashi } 11763c60ba66SKatsushi Kobayashi db_tr++; 11773c60ba66SKatsushi Kobayashi } 11783c60ba66SKatsushi Kobayashi STAILQ_LAST(&dbch->db_trq, fwohcidb_tr,link)->link.stqe_next 11793c60ba66SKatsushi Kobayashi = STAILQ_FIRST(&dbch->db_trq); 11809339321dSHidetoshi Shimokawa out: 11819339321dSHidetoshi Shimokawa dbch->frag.buf = NULL; 11829339321dSHidetoshi Shimokawa dbch->frag.len = 0; 11839339321dSHidetoshi Shimokawa dbch->frag.plen = 0; 11849339321dSHidetoshi Shimokawa dbch->xferq.queued = 0; 11859339321dSHidetoshi Shimokawa dbch->pdb_tr = NULL; 11863c60ba66SKatsushi Kobayashi dbch->top = STAILQ_FIRST(&dbch->db_trq); 11873c60ba66SKatsushi Kobayashi dbch->bottom = dbch->top; 11881f2361f8SHidetoshi Shimokawa dbch->flags = FWOHCI_DBCH_INIT; 11893c60ba66SKatsushi Kobayashi } 1190c572b810SHidetoshi Shimokawa 1191c572b810SHidetoshi Shimokawa static int 1192c572b810SHidetoshi Shimokawa fwohci_itx_disable(struct firewire_comm *fc, int dmach) 11933c60ba66SKatsushi Kobayashi { 11943c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 11953c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 11963c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach); 11973c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach); 11983c60ba66SKatsushi Kobayashi fwohci_db_free(&sc->it[dmach]); 11993c60ba66SKatsushi Kobayashi sc->it[dmach].xferq.flag &= ~FWXFERQ_RUNNING; 12003c60ba66SKatsushi Kobayashi return 0; 12013c60ba66SKatsushi Kobayashi } 1202c572b810SHidetoshi Shimokawa 1203c572b810SHidetoshi Shimokawa static int 1204c572b810SHidetoshi Shimokawa fwohci_irx_disable(struct firewire_comm *fc, int dmach) 12053c60ba66SKatsushi Kobayashi { 12063c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 12073c60ba66SKatsushi Kobayashi 12083c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 12093c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach); 12103c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach); 12113c60ba66SKatsushi Kobayashi if(sc->ir[dmach].dummy != NULL){ 12123c60ba66SKatsushi Kobayashi free(sc->ir[dmach].dummy, M_DEVBUF); 12133c60ba66SKatsushi Kobayashi } 12143c60ba66SKatsushi Kobayashi sc->ir[dmach].dummy = NULL; 12153c60ba66SKatsushi Kobayashi fwohci_db_free(&sc->ir[dmach]); 12163c60ba66SKatsushi Kobayashi sc->ir[dmach].xferq.flag &= ~FWXFERQ_RUNNING; 12173c60ba66SKatsushi Kobayashi return 0; 12183c60ba66SKatsushi Kobayashi } 1219c572b810SHidetoshi Shimokawa 1220c572b810SHidetoshi Shimokawa static void 1221c572b810SHidetoshi Shimokawa fwohci_irx_post (struct firewire_comm *fc , u_int32_t *qld) 12223c60ba66SKatsushi Kobayashi { 12233c60ba66SKatsushi Kobayashi qld[0] = ntohl(qld[0]); 12243c60ba66SKatsushi Kobayashi return; 12253c60ba66SKatsushi Kobayashi } 1226c572b810SHidetoshi Shimokawa 1227c572b810SHidetoshi Shimokawa static int 1228c572b810SHidetoshi Shimokawa fwohci_irxpp_enable(struct firewire_comm *fc, int dmach) 12293c60ba66SKatsushi Kobayashi { 12303c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 12313c60ba66SKatsushi Kobayashi int err = 0; 12323c60ba66SKatsushi Kobayashi unsigned short tag, ich; 12333c60ba66SKatsushi Kobayashi 12343c60ba66SKatsushi Kobayashi tag = (sc->ir[dmach].xferq.flag >> 6) & 3; 12353c60ba66SKatsushi Kobayashi ich = sc->ir[dmach].xferq.flag & 0x3f; 12363c60ba66SKatsushi Kobayashi 12373c60ba66SKatsushi Kobayashi #if 0 12383c60ba66SKatsushi Kobayashi if(STAILQ_FIRST(&fc->ir[dmach]->q) != NULL){ 12393c60ba66SKatsushi Kobayashi wakeup(fc->ir[dmach]); 12403c60ba66SKatsushi Kobayashi return err; 12413c60ba66SKatsushi Kobayashi } 12423c60ba66SKatsushi Kobayashi #endif 12433c60ba66SKatsushi Kobayashi 12443c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich); 12453c60ba66SKatsushi Kobayashi if(!(sc->ir[dmach].xferq.flag & FWXFERQ_RUNNING)){ 12463c60ba66SKatsushi Kobayashi sc->ir[dmach].xferq.queued = 0; 12473c60ba66SKatsushi Kobayashi sc->ir[dmach].ndb = NDB; 12483c60ba66SKatsushi Kobayashi sc->ir[dmach].xferq.psize = FWPMAX_S400; 12493c60ba66SKatsushi Kobayashi sc->ir[dmach].ndesc = 1; 12503c60ba66SKatsushi Kobayashi fwohci_db_init(&sc->ir[dmach]); 12510aaa9a23SHidetoshi Shimokawa if ((sc->ir[dmach].flags & FWOHCI_DBCH_INIT) == 0) 12520aaa9a23SHidetoshi Shimokawa return ENOMEM; 12533c60ba66SKatsushi Kobayashi err = fwohci_rx_enable(sc, &sc->ir[dmach]); 12543c60ba66SKatsushi Kobayashi } 12553c60ba66SKatsushi Kobayashi if(err){ 12563c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "err in IRX setting\n"); 12573c60ba66SKatsushi Kobayashi return err; 12583c60ba66SKatsushi Kobayashi } 12593c60ba66SKatsushi Kobayashi if(!(OREAD(sc, OHCI_IRCTL(dmach)) & OHCI_CNTL_DMA_ACTIVE)){ 12603c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 12613c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach); 12623c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach); 12633c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASK, 1 << dmach); 12643c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf8000000); 12653c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR); 12663c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCMD(dmach), 12673c60ba66SKatsushi Kobayashi vtophys(sc->ir[dmach].top->db) | 1); 12683c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN); 12693c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR); 12703c60ba66SKatsushi Kobayashi } 12713c60ba66SKatsushi Kobayashi return err; 12723c60ba66SKatsushi Kobayashi } 1273c572b810SHidetoshi Shimokawa 1274c572b810SHidetoshi Shimokawa static int 1275c572b810SHidetoshi Shimokawa fwohci_tx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 12763c60ba66SKatsushi Kobayashi { 12773c60ba66SKatsushi Kobayashi int err = 0; 12783c60ba66SKatsushi Kobayashi int idb, z, i, dmach = 0; 12793c60ba66SKatsushi Kobayashi u_int32_t off = NULL; 12803c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 12813c60ba66SKatsushi Kobayashi 12823c60ba66SKatsushi Kobayashi if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){ 12833c60ba66SKatsushi Kobayashi err = EINVAL; 12843c60ba66SKatsushi Kobayashi return err; 12853c60ba66SKatsushi Kobayashi } 12863c60ba66SKatsushi Kobayashi z = dbch->ndesc; 12873c60ba66SKatsushi Kobayashi for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){ 12883c60ba66SKatsushi Kobayashi if( &sc->it[dmach] == dbch){ 12893c60ba66SKatsushi Kobayashi off = OHCI_ITOFF(dmach); 12903c60ba66SKatsushi Kobayashi break; 12913c60ba66SKatsushi Kobayashi } 12923c60ba66SKatsushi Kobayashi } 12933c60ba66SKatsushi Kobayashi if(off == NULL){ 12943c60ba66SKatsushi Kobayashi err = EINVAL; 12953c60ba66SKatsushi Kobayashi return err; 12963c60ba66SKatsushi Kobayashi } 12973c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) 12983c60ba66SKatsushi Kobayashi return err; 12993c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 13003c60ba66SKatsushi Kobayashi for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){ 13013c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(dbch->bottom, link); 13023c60ba66SKatsushi Kobayashi } 13033c60ba66SKatsushi Kobayashi db_tr = dbch->top; 13043c60ba66SKatsushi Kobayashi for( idb = 0 ; idb < dbch->ndb ; idb ++){ 13053c60ba66SKatsushi Kobayashi fwohci_add_tx_buf(db_tr, 13063c60ba66SKatsushi Kobayashi dbch->xferq.psize, dbch->xferq.flag, 13073c60ba66SKatsushi Kobayashi dbch->xferq.buf + dbch->xferq.psize * idb); 13083c60ba66SKatsushi Kobayashi if(STAILQ_NEXT(db_tr, link) == NULL){ 13093c60ba66SKatsushi Kobayashi break; 13103c60ba66SKatsushi Kobayashi } 13113c60ba66SKatsushi Kobayashi db_tr->db[0].db.desc.depend 13123c60ba66SKatsushi Kobayashi = vtophys(STAILQ_NEXT(db_tr, link)->db) | z; 13133c60ba66SKatsushi Kobayashi db_tr->db[db_tr->dbcnt - 1].db.desc.depend 13143c60ba66SKatsushi Kobayashi = vtophys(STAILQ_NEXT(db_tr, link)->db) | z; 13153c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_EXTBUF){ 13163c60ba66SKatsushi Kobayashi if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){ 13173c60ba66SKatsushi Kobayashi db_tr->db[db_tr->dbcnt - 1].db.desc.cmd 13183c60ba66SKatsushi Kobayashi |= OHCI_INTERRUPT_ALWAYS; 13193c60ba66SKatsushi Kobayashi db_tr->db[0].db.desc.depend &= ~0xf; 13203c60ba66SKatsushi Kobayashi db_tr->db[db_tr->dbcnt - 1].db.desc.depend &= 13213c60ba66SKatsushi Kobayashi ~0xf; 13224ed65ce9SHidetoshi Shimokawa /* OHCI 1.1 and above */ 13234ed65ce9SHidetoshi Shimokawa db_tr->db[0].db.desc.cmd 13244ed65ce9SHidetoshi Shimokawa |= OHCI_INTERRUPT_ALWAYS; 13253c60ba66SKatsushi Kobayashi } 13263c60ba66SKatsushi Kobayashi } 13273c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 13283c60ba66SKatsushi Kobayashi } 13293c60ba66SKatsushi Kobayashi dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend &= 0xfffffff0; 13303c60ba66SKatsushi Kobayashi return err; 13313c60ba66SKatsushi Kobayashi } 1332c572b810SHidetoshi Shimokawa 1333c572b810SHidetoshi Shimokawa static int 1334c572b810SHidetoshi Shimokawa fwohci_rx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 13353c60ba66SKatsushi Kobayashi { 13363c60ba66SKatsushi Kobayashi int err = 0; 13373c60ba66SKatsushi Kobayashi int idb, z, i, dmach = 0; 13383c60ba66SKatsushi Kobayashi u_int32_t off = NULL; 13393c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 13403c60ba66SKatsushi Kobayashi 13413c60ba66SKatsushi Kobayashi z = dbch->ndesc; 13423c60ba66SKatsushi Kobayashi if(&sc->arrq == dbch){ 13433c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 13443c60ba66SKatsushi Kobayashi }else if(&sc->arrs == dbch){ 13453c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 13463c60ba66SKatsushi Kobayashi }else{ 13473c60ba66SKatsushi Kobayashi for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){ 13483c60ba66SKatsushi Kobayashi if( &sc->ir[dmach] == dbch){ 13493c60ba66SKatsushi Kobayashi off = OHCI_IROFF(dmach); 13503c60ba66SKatsushi Kobayashi break; 13513c60ba66SKatsushi Kobayashi } 13523c60ba66SKatsushi Kobayashi } 13533c60ba66SKatsushi Kobayashi } 13543c60ba66SKatsushi Kobayashi if(off == NULL){ 13553c60ba66SKatsushi Kobayashi err = EINVAL; 13563c60ba66SKatsushi Kobayashi return err; 13573c60ba66SKatsushi Kobayashi } 13583c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_STREAM){ 13593c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) 13603c60ba66SKatsushi Kobayashi return err; 13613c60ba66SKatsushi Kobayashi }else{ 13623c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING){ 13633c60ba66SKatsushi Kobayashi err = EBUSY; 13643c60ba66SKatsushi Kobayashi return err; 13653c60ba66SKatsushi Kobayashi } 13663c60ba66SKatsushi Kobayashi } 13673c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 13689339321dSHidetoshi Shimokawa dbch->top = STAILQ_FIRST(&dbch->db_trq); 13693c60ba66SKatsushi Kobayashi for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){ 13703c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(dbch->bottom, link); 13713c60ba66SKatsushi Kobayashi } 13723c60ba66SKatsushi Kobayashi db_tr = dbch->top; 13733c60ba66SKatsushi Kobayashi for( idb = 0 ; idb < dbch->ndb ; idb ++){ 13743c60ba66SKatsushi Kobayashi if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){ 13753c60ba66SKatsushi Kobayashi fwohci_add_rx_buf(db_tr, 13763c60ba66SKatsushi Kobayashi dbch->xferq.psize, dbch->xferq.flag, 0, NULL); 13773c60ba66SKatsushi Kobayashi }else{ 13783c60ba66SKatsushi Kobayashi fwohci_add_rx_buf(db_tr, 13793c60ba66SKatsushi Kobayashi dbch->xferq.psize, dbch->xferq.flag, 13803c60ba66SKatsushi Kobayashi dbch->xferq.buf + dbch->xferq.psize * idb, 13813c60ba66SKatsushi Kobayashi dbch->dummy + sizeof(u_int32_t) * idb); 13823c60ba66SKatsushi Kobayashi } 13833c60ba66SKatsushi Kobayashi if(STAILQ_NEXT(db_tr, link) == NULL){ 13843c60ba66SKatsushi Kobayashi break; 13853c60ba66SKatsushi Kobayashi } 13863c60ba66SKatsushi Kobayashi db_tr->db[db_tr->dbcnt - 1].db.desc.depend 13873c60ba66SKatsushi Kobayashi = vtophys(STAILQ_NEXT(db_tr, link)->db) | z; 13883c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_EXTBUF){ 13893c60ba66SKatsushi Kobayashi if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){ 13903c60ba66SKatsushi Kobayashi db_tr->db[db_tr->dbcnt - 1].db.desc.cmd 13913c60ba66SKatsushi Kobayashi |= OHCI_INTERRUPT_ALWAYS; 13923c60ba66SKatsushi Kobayashi db_tr->db[db_tr->dbcnt - 1].db.desc.depend &= 13933c60ba66SKatsushi Kobayashi ~0xf; 13943c60ba66SKatsushi Kobayashi } 13953c60ba66SKatsushi Kobayashi } 13963c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 13973c60ba66SKatsushi Kobayashi } 13983c60ba66SKatsushi Kobayashi dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend &= 0xfffffff0; 13993c60ba66SKatsushi Kobayashi dbch->buf_offset = 0; 14003c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_STREAM){ 14013c60ba66SKatsushi Kobayashi return err; 14023c60ba66SKatsushi Kobayashi }else{ 14033c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACMD(off), vtophys(dbch->top->db) | z); 14043c60ba66SKatsushi Kobayashi } 14053c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN); 14063c60ba66SKatsushi Kobayashi return err; 14073c60ba66SKatsushi Kobayashi } 1408c572b810SHidetoshi Shimokawa 1409c572b810SHidetoshi Shimokawa static int 1410c572b810SHidetoshi Shimokawa fwohci_itxbuf_enable(struct firewire_comm *fc, int dmach) 14113c60ba66SKatsushi Kobayashi { 14123c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 14133c60ba66SKatsushi Kobayashi int err = 0; 14143c60ba66SKatsushi Kobayashi unsigned short tag, ich; 14153c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch; 14163c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 14173c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 141897ae6c1fSHidetoshi Shimokawa int cycle_now, sec, cycle, cycle_match; 141997ae6c1fSHidetoshi Shimokawa u_int32_t stat; 14203c60ba66SKatsushi Kobayashi 14213c60ba66SKatsushi Kobayashi tag = (sc->it[dmach].xferq.flag >> 6) & 3; 14223c60ba66SKatsushi Kobayashi ich = sc->it[dmach].xferq.flag & 0x3f; 14233c60ba66SKatsushi Kobayashi dbch = &sc->it[dmach]; 14240aaa9a23SHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) { 14253c60ba66SKatsushi Kobayashi dbch->xferq.queued = 0; 14263c60ba66SKatsushi Kobayashi dbch->ndb = dbch->xferq.bnpacket * dbch->xferq.bnchunk; 14273c60ba66SKatsushi Kobayashi dbch->ndesc = 3; 14283c60ba66SKatsushi Kobayashi fwohci_db_init(dbch); 14290aaa9a23SHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 14300aaa9a23SHidetoshi Shimokawa return ENOMEM; 14313c60ba66SKatsushi Kobayashi err = fwohci_tx_enable(sc, dbch); 14323c60ba66SKatsushi Kobayashi } 14333c60ba66SKatsushi Kobayashi if(err) 14343c60ba66SKatsushi Kobayashi return err; 143597ae6c1fSHidetoshi Shimokawa stat = OREAD(sc, OHCI_ITCTL(dmach)); 143697ae6c1fSHidetoshi Shimokawa if (stat & OHCI_CNTL_DMA_ACTIVE) { 14373c60ba66SKatsushi Kobayashi if(dbch->xferq.stdma2 != NULL){ 14383c60ba66SKatsushi Kobayashi fwohci_txbufdb(sc, dmach, dbch->xferq.stdma2); 14393c60ba66SKatsushi Kobayashi ((struct fwohcidb_tr *) 14403c60ba66SKatsushi Kobayashi (dbch->xferq.stdma->end))->db[dbch->ndesc - 1].db.desc.cmd 14413c60ba66SKatsushi Kobayashi |= OHCI_BRANCH_ALWAYS; 14423c60ba66SKatsushi Kobayashi ((struct fwohcidb_tr *) 14433c60ba66SKatsushi Kobayashi (dbch->xferq.stdma->end))->db[dbch->ndesc - 1].db.desc.depend = 14443c60ba66SKatsushi Kobayashi vtophys(((struct fwohcidb_tr *)(dbch->xferq.stdma2->start))->db) | dbch->ndesc; 14453c60ba66SKatsushi Kobayashi ((struct fwohcidb_tr *)(dbch->xferq.stdma->end))->db[0].db.desc.depend = 14463c60ba66SKatsushi Kobayashi vtophys(((struct fwohcidb_tr *)(dbch->xferq.stdma2->start))->db) | dbch->ndesc; 14473c60ba66SKatsushi Kobayashi ((struct fwohcidb_tr *)(dbch->xferq.stdma2->end))->db[dbch->ndesc - 1].db.desc.depend &= ~0xf; 14483c60ba66SKatsushi Kobayashi ((struct fwohcidb_tr *)(dbch->xferq.stdma2->end))->db[0].db.desc.depend &= ~0xf; 14493c60ba66SKatsushi Kobayashi } 145097ae6c1fSHidetoshi Shimokawa } else if(!(stat & OHCI_CNTL_DMA_RUN)) { 14514ed65ce9SHidetoshi Shimokawa if (firewire_debug) 14524ed65ce9SHidetoshi Shimokawa printf("fwohci_itxbuf_enable: kick 0x%08x\n", 14534ed65ce9SHidetoshi Shimokawa OREAD(sc, OHCI_ITCTL(dmach))); 14543c60ba66SKatsushi Kobayashi fw_tbuf_update(&sc->fc, dmach, 0); 14553c60ba66SKatsushi Kobayashi if(dbch->xferq.stdma == NULL){ 14563c60ba66SKatsushi Kobayashi return err; 14573c60ba66SKatsushi Kobayashi } 145897ae6c1fSHidetoshi Shimokawa #if 0 14593c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 146097ae6c1fSHidetoshi Shimokawa #endif 14613c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach); 14623c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach); 14633c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_MASK, 1 << dmach); 14643c60ba66SKatsushi Kobayashi fwohci_txbufdb(sc, dmach, dbch->xferq.stdma); 14653c60ba66SKatsushi Kobayashi if(dbch->xferq.stdma2 != NULL){ 14663c60ba66SKatsushi Kobayashi fwohci_txbufdb(sc, dmach, dbch->xferq.stdma2); 14673c60ba66SKatsushi Kobayashi ((struct fwohcidb_tr *) 14683c60ba66SKatsushi Kobayashi (dbch->xferq.stdma->end))->db[dbch->ndesc - 1].db.desc.cmd 14693c60ba66SKatsushi Kobayashi |= OHCI_BRANCH_ALWAYS; 14703c60ba66SKatsushi Kobayashi ((struct fwohcidb_tr *)(dbch->xferq.stdma->end))->db[dbch->ndesc - 1].db.desc.depend = 14713c60ba66SKatsushi Kobayashi vtophys(((struct fwohcidb_tr *)(dbch->xferq.stdma2->start))->db) | dbch->ndesc; 14723c60ba66SKatsushi Kobayashi ((struct fwohcidb_tr *)(dbch->xferq.stdma->end))->db[0].db.desc.depend = 14733c60ba66SKatsushi Kobayashi vtophys(((struct fwohcidb_tr *)(dbch->xferq.stdma2->start))->db) | dbch->ndesc; 14743c60ba66SKatsushi Kobayashi ((struct fwohcidb_tr *)(dbch->xferq.stdma2->end))->db[dbch->ndesc - 1].db.desc.depend &= ~0xf; 14753c60ba66SKatsushi Kobayashi ((struct fwohcidb_tr *) (dbch->xferq.stdma2->end))->db[0].db.desc.depend &= ~0xf; 14763c60ba66SKatsushi Kobayashi }else{ 14773c60ba66SKatsushi Kobayashi ((struct fwohcidb_tr *) (dbch->xferq.stdma->end))->db[dbch->ndesc - 1].db.desc.depend &= ~0xf; 14783c60ba66SKatsushi Kobayashi ((struct fwohcidb_tr *) (dbch->xferq.stdma->end))->db[0].db.desc.depend &= ~0xf; 14793c60ba66SKatsushi Kobayashi } 14803c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ITCMD(dmach), 14813c60ba66SKatsushi Kobayashi vtophys(((struct fwohcidb_tr *) 14823c60ba66SKatsushi Kobayashi (dbch->xferq.stdma->start))->db) | dbch->ndesc); 148397ae6c1fSHidetoshi Shimokawa #define CYCLE_OFFSET 1 14843c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_DV){ 14853c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)dbch->xferq.stdma->start; 14863c60ba66SKatsushi Kobayashi fp = (struct fw_pkt *)db_tr->buf; 148797ae6c1fSHidetoshi Shimokawa dbch->xferq.dvoffset = CYCLE_OFFSET; 14880aaa9a23SHidetoshi Shimokawa fp->mode.ld[2] |= htonl(dbch->xferq.dvoffset << 12); 14893c60ba66SKatsushi Kobayashi } 149097ae6c1fSHidetoshi Shimokawa /* 2bit second + 13bit cycle */ 149197ae6c1fSHidetoshi Shimokawa cycle_now = (fc->cyctimer(fc) >> 12) & 0x7fff; 149297ae6c1fSHidetoshi Shimokawa cycle = cycle_now & 0x1fff; 149397ae6c1fSHidetoshi Shimokawa sec = cycle_now >> 13; 149497ae6c1fSHidetoshi Shimokawa #define CYCLE_MOD 0x10 149597ae6c1fSHidetoshi Shimokawa #define CYCLE_DELAY 8 /* min delay to start DMA */ 149697ae6c1fSHidetoshi Shimokawa cycle = cycle + CYCLE_DELAY; 149797ae6c1fSHidetoshi Shimokawa if (cycle >= 8000) { 149897ae6c1fSHidetoshi Shimokawa sec ++; 149997ae6c1fSHidetoshi Shimokawa cycle -= 8000; 150097ae6c1fSHidetoshi Shimokawa } 150197ae6c1fSHidetoshi Shimokawa cycle = ((cycle + CYCLE_MOD - 1) / CYCLE_MOD) * CYCLE_MOD; 150297ae6c1fSHidetoshi Shimokawa if (cycle >= 8000) { 150397ae6c1fSHidetoshi Shimokawa sec ++; 150497ae6c1fSHidetoshi Shimokawa if (cycle == 8000) 150597ae6c1fSHidetoshi Shimokawa cycle = 0; 150697ae6c1fSHidetoshi Shimokawa else 150797ae6c1fSHidetoshi Shimokawa cycle = CYCLE_MOD; 150897ae6c1fSHidetoshi Shimokawa } 150997ae6c1fSHidetoshi Shimokawa cycle_match = ((sec << 13) | cycle) & 0x7ffff; 151097ae6c1fSHidetoshi Shimokawa if (firewire_debug) 151197ae6c1fSHidetoshi Shimokawa printf("cycle_match: 0x%04x->0x%04x\n", 151297ae6c1fSHidetoshi Shimokawa cycle_now, cycle_match); 151397ae6c1fSHidetoshi Shimokawa /* Clear cycle match counter bits */ 151497ae6c1fSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), 0xffff0000); 151597ae6c1fSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), 151697ae6c1fSHidetoshi Shimokawa OHCI_CNTL_CYCMATCH_S | (cycle_match << 16) 151797ae6c1fSHidetoshi Shimokawa | OHCI_CNTL_DMA_RUN); 15183c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IT); 151997ae6c1fSHidetoshi Shimokawa } else { 152097ae6c1fSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_WAKE); 15213c60ba66SKatsushi Kobayashi } 15223c60ba66SKatsushi Kobayashi return err; 15233c60ba66SKatsushi Kobayashi } 1524c572b810SHidetoshi Shimokawa 1525c572b810SHidetoshi Shimokawa static int 1526c572b810SHidetoshi Shimokawa fwohci_irxbuf_enable(struct firewire_comm *fc, int dmach) 15273c60ba66SKatsushi Kobayashi { 15283c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 15293c60ba66SKatsushi Kobayashi int err = 0; 15303c60ba66SKatsushi Kobayashi unsigned short tag, ich; 1531435dd29bSHidetoshi Shimokawa 1532435dd29bSHidetoshi Shimokawa if(!(sc->ir[dmach].xferq.flag & FWXFERQ_RUNNING)){ 15333c60ba66SKatsushi Kobayashi tag = (sc->ir[dmach].xferq.flag >> 6) & 3; 15343c60ba66SKatsushi Kobayashi ich = sc->ir[dmach].xferq.flag & 0x3f; 15353c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich); 15363c60ba66SKatsushi Kobayashi 15373c60ba66SKatsushi Kobayashi sc->ir[dmach].xferq.queued = 0; 15383c60ba66SKatsushi Kobayashi sc->ir[dmach].ndb = sc->ir[dmach].xferq.bnpacket * 15393c60ba66SKatsushi Kobayashi sc->ir[dmach].xferq.bnchunk; 15403c60ba66SKatsushi Kobayashi sc->ir[dmach].dummy = 15413c60ba66SKatsushi Kobayashi malloc(sizeof(u_int32_t) * sc->ir[dmach].ndb, 15423c60ba66SKatsushi Kobayashi M_DEVBUF, M_DONTWAIT); 15433c60ba66SKatsushi Kobayashi if(sc->ir[dmach].dummy == NULL){ 15443c60ba66SKatsushi Kobayashi err = ENOMEM; 15453c60ba66SKatsushi Kobayashi return err; 15463c60ba66SKatsushi Kobayashi } 15473c60ba66SKatsushi Kobayashi sc->ir[dmach].ndesc = 2; 15483c60ba66SKatsushi Kobayashi fwohci_db_init(&sc->ir[dmach]); 15490aaa9a23SHidetoshi Shimokawa if ((sc->ir[dmach].flags & FWOHCI_DBCH_INIT) == 0) 15500aaa9a23SHidetoshi Shimokawa return ENOMEM; 15513c60ba66SKatsushi Kobayashi err = fwohci_rx_enable(sc, &sc->ir[dmach]); 15523c60ba66SKatsushi Kobayashi } 15533c60ba66SKatsushi Kobayashi if(err) 15543c60ba66SKatsushi Kobayashi return err; 15553c60ba66SKatsushi Kobayashi 15563c60ba66SKatsushi Kobayashi if(OREAD(sc, OHCI_IRCTL(dmach)) & OHCI_CNTL_DMA_ACTIVE){ 15573c60ba66SKatsushi Kobayashi if(sc->ir[dmach].xferq.stdma2 != NULL){ 15583c60ba66SKatsushi Kobayashi ((struct fwohcidb_tr *)(sc->ir[dmach].xferq.stdma->end))->db[sc->ir[dmach].ndesc - 1].db.desc.depend = 15593c60ba66SKatsushi Kobayashi vtophys(((struct fwohcidb_tr *)(sc->ir[dmach].xferq.stdma2->start))->db) | sc->ir[dmach].ndesc; 15603c60ba66SKatsushi Kobayashi ((struct fwohcidb_tr *)(sc->ir[dmach].xferq.stdma->end))->db[0].db.desc.depend = 15613c60ba66SKatsushi Kobayashi vtophys(((struct fwohcidb_tr *)(sc->ir[dmach].xferq.stdma2->start))->db); 15623c60ba66SKatsushi Kobayashi ((struct fwohcidb_tr *)(sc->ir[dmach].xferq.stdma2->end))->db[sc->ir[dmach].ndesc - 1].db.desc.depend &= ~0xf; 15633c60ba66SKatsushi Kobayashi ((struct fwohcidb_tr *)(sc->ir[dmach].xferq.stdma2->end))->db[0].db.desc.depend &= ~0xf; 15643c60ba66SKatsushi Kobayashi } 15653c60ba66SKatsushi Kobayashi }else if(!(OREAD(sc, OHCI_IRCTL(dmach)) & OHCI_CNTL_DMA_ACTIVE) 15663c60ba66SKatsushi Kobayashi && !(sc->ir[dmach].xferq.flag & FWXFERQ_PACKET)){ 15673c60ba66SKatsushi Kobayashi fw_rbuf_update(&sc->fc, dmach, 0); 15683c60ba66SKatsushi Kobayashi 15693c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 15703c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach); 15713c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach); 15723c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASK, 1 << dmach); 15733c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf0000000); 15743c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR); 15753c60ba66SKatsushi Kobayashi if(sc->ir[dmach].xferq.stdma2 != NULL){ 15763c60ba66SKatsushi Kobayashi ((struct fwohcidb_tr *)(sc->ir[dmach].xferq.stdma->end))->db[sc->ir[dmach].ndesc - 1].db.desc.depend = 15773c60ba66SKatsushi Kobayashi vtophys(((struct fwohcidb_tr *)(sc->ir[dmach].xferq.stdma2->start))->db) | sc->ir[dmach].ndesc; 15783c60ba66SKatsushi Kobayashi ((struct fwohcidb_tr *)(sc->ir[dmach].xferq.stdma->end))->db[0].db.desc.depend = 15793c60ba66SKatsushi Kobayashi vtophys(((struct fwohcidb_tr *)(sc->ir[dmach].xferq.stdma2->start))->db); 15803c60ba66SKatsushi Kobayashi ((struct fwohcidb_tr *)(sc->ir[dmach].xferq.stdma2->end))->db[sc->ir[dmach].ndesc - 1].db.desc.depend &= ~0xf; 15813c60ba66SKatsushi Kobayashi }else{ 15823c60ba66SKatsushi Kobayashi ((struct fwohcidb_tr *)(sc->ir[dmach].xferq.stdma->end))->db[sc->ir[dmach].ndesc - 1].db.desc.depend &= ~0xf; 15833c60ba66SKatsushi Kobayashi ((struct fwohcidb_tr *)(sc->ir[dmach].xferq.stdma->end))->db[0].db.desc.depend &= ~0xf; 15843c60ba66SKatsushi Kobayashi } 15853c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCMD(dmach), 15863c60ba66SKatsushi Kobayashi vtophys(((struct fwohcidb_tr *)(sc->ir[dmach].xferq.stdma->start))->db) | sc->ir[dmach].ndesc); 15873c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN); 15883c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR); 1589435dd29bSHidetoshi Shimokawa } 15903c60ba66SKatsushi Kobayashi return err; 15913c60ba66SKatsushi Kobayashi } 1592c572b810SHidetoshi Shimokawa 1593c572b810SHidetoshi Shimokawa static int 1594c572b810SHidetoshi Shimokawa fwohci_irx_enable(struct firewire_comm *fc, int dmach) 15953c60ba66SKatsushi Kobayashi { 15963c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 15973c60ba66SKatsushi Kobayashi int err = 0; 15983c60ba66SKatsushi Kobayashi 15993c60ba66SKatsushi Kobayashi if(sc->ir[dmach].xferq.flag & FWXFERQ_PACKET){ 16003c60ba66SKatsushi Kobayashi err = fwohci_irxpp_enable(fc, dmach); 16013c60ba66SKatsushi Kobayashi return err; 16023c60ba66SKatsushi Kobayashi }else{ 16033c60ba66SKatsushi Kobayashi err = fwohci_irxbuf_enable(fc, dmach); 16043c60ba66SKatsushi Kobayashi return err; 16053c60ba66SKatsushi Kobayashi } 16063c60ba66SKatsushi Kobayashi } 1607c572b810SHidetoshi Shimokawa 1608c572b810SHidetoshi Shimokawa int 16099339321dSHidetoshi Shimokawa fwohci_shutdown(struct fwohci_softc *sc, device_t dev) 16103c60ba66SKatsushi Kobayashi { 16113c60ba66SKatsushi Kobayashi u_int i; 16123c60ba66SKatsushi Kobayashi 16133c60ba66SKatsushi Kobayashi /* Now stopping all DMA channel */ 16143c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN); 16153c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN); 16163c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 16173c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 16183c60ba66SKatsushi Kobayashi 16193c60ba66SKatsushi Kobayashi for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 16203c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN); 16213c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN); 16223c60ba66SKatsushi Kobayashi } 16233c60ba66SKatsushi Kobayashi 16243c60ba66SKatsushi Kobayashi /* FLUSH FIFO and reset Transmitter/Reciever */ 16253c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET); 16263c60ba66SKatsushi Kobayashi 16273c60ba66SKatsushi Kobayashi /* Stop interrupt */ 16283c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, 16293c60ba66SKatsushi Kobayashi OHCI_INT_EN | OHCI_INT_ERR | OHCI_INT_PHY_SID 16303c60ba66SKatsushi Kobayashi | OHCI_INT_PHY_INT 16313c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS 16323c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS 16333c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_ARRQ | OHCI_INT_DMA_ARRS 16343c60ba66SKatsushi Kobayashi | OHCI_INT_PHY_BUS_R); 16359339321dSHidetoshi Shimokawa /* XXX Link down? Bus reset? */ 16369339321dSHidetoshi Shimokawa return 0; 16379339321dSHidetoshi Shimokawa } 16389339321dSHidetoshi Shimokawa 16399339321dSHidetoshi Shimokawa int 16409339321dSHidetoshi Shimokawa fwohci_resume(struct fwohci_softc *sc, device_t dev) 16419339321dSHidetoshi Shimokawa { 16429339321dSHidetoshi Shimokawa int i; 16439339321dSHidetoshi Shimokawa 16449339321dSHidetoshi Shimokawa fwohci_reset(sc, dev); 16459339321dSHidetoshi Shimokawa /* XXX resume isochronus receive automatically. (how about TX?) */ 16469339321dSHidetoshi Shimokawa for(i = 0; i < sc->fc.nisodma; i ++) { 16479339321dSHidetoshi Shimokawa if((sc->ir[i].xferq.flag & FWXFERQ_RUNNING) != 0) { 16489339321dSHidetoshi Shimokawa device_printf(sc->fc.dev, 16499339321dSHidetoshi Shimokawa "resume iso receive ch: %d\n", i); 16509339321dSHidetoshi Shimokawa sc->ir[i].xferq.flag &= ~FWXFERQ_RUNNING; 16519339321dSHidetoshi Shimokawa sc->fc.irx_enable(&sc->fc, i); 16529339321dSHidetoshi Shimokawa } 16539339321dSHidetoshi Shimokawa } 16549339321dSHidetoshi Shimokawa 16559339321dSHidetoshi Shimokawa bus_generic_resume(dev); 16569339321dSHidetoshi Shimokawa sc->fc.ibr(&sc->fc); 16573c60ba66SKatsushi Kobayashi return 0; 16583c60ba66SKatsushi Kobayashi } 16593c60ba66SKatsushi Kobayashi 16603c60ba66SKatsushi Kobayashi #define ACK_ALL 16613c60ba66SKatsushi Kobayashi static void 1662783058faSHidetoshi Shimokawa fwohci_intr_body(struct fwohci_softc *sc, u_int32_t stat, int count) 16633c60ba66SKatsushi Kobayashi { 16643c60ba66SKatsushi Kobayashi u_int32_t irstat, itstat; 16653c60ba66SKatsushi Kobayashi u_int i; 16663c60ba66SKatsushi Kobayashi struct firewire_comm *fc = (struct firewire_comm *)sc; 16673c60ba66SKatsushi Kobayashi 16683c60ba66SKatsushi Kobayashi #ifdef OHCI_DEBUG 16693c60ba66SKatsushi Kobayashi if(stat & OREAD(sc, FWOHCI_INTMASK)) 16703c60ba66SKatsushi Kobayashi device_printf(fc->dev, "INTERRUPT < %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s> 0x%08x, 0x%08x\n", 16713c60ba66SKatsushi Kobayashi stat & OHCI_INT_EN ? "DMA_EN ":"", 16723c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_REG ? "PHY_REG ":"", 16733c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_LONG ? "CYC_LONG ":"", 16743c60ba66SKatsushi Kobayashi stat & OHCI_INT_ERR ? "INT_ERR ":"", 16753c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_ERR ? "CYC_ERR ":"", 16763c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_LOST ? "CYC_LOST ":"", 16773c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_64SECOND ? "CYC_64SECOND ":"", 16783c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_START ? "CYC_START ":"", 16793c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_INT ? "PHY_INT ":"", 16803c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_BUS_R ? "BUS_RESET ":"", 16813c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_SID ? "SID ":"", 16823c60ba66SKatsushi Kobayashi stat & OHCI_INT_LR_ERR ? "DMA_LR_ERR ":"", 16833c60ba66SKatsushi Kobayashi stat & OHCI_INT_PW_ERR ? "DMA_PW_ERR ":"", 16843c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_IR ? "DMA_IR ":"", 16853c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_IT ? "DMA_IT " :"", 16863c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_PRRS ? "DMA_PRRS " :"", 16873c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_PRRQ ? "DMA_PRRQ " :"", 16883c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ARRS ? "DMA_ARRS " :"", 16893c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ARRQ ? "DMA_ARRQ " :"", 16903c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ATRS ? "DMA_ATRS " :"", 16913c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ATRQ ? "DMA_ATRQ " :"", 16923c60ba66SKatsushi Kobayashi stat, OREAD(sc, FWOHCI_INTMASK) 16933c60ba66SKatsushi Kobayashi ); 16943c60ba66SKatsushi Kobayashi #endif 16953c60ba66SKatsushi Kobayashi /* Bus reset */ 16963c60ba66SKatsushi Kobayashi if(stat & OHCI_INT_PHY_BUS_R ){ 16973c60ba66SKatsushi Kobayashi device_printf(fc->dev, "BUS reset\n"); 16983c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_CYC_LOST); 16993c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCSRC); 17003c60ba66SKatsushi Kobayashi 17013c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 17023c60ba66SKatsushi Kobayashi sc->atrq.xferq.flag &= ~FWXFERQ_RUNNING; 17033c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 17043c60ba66SKatsushi Kobayashi sc->atrs.xferq.flag &= ~FWXFERQ_RUNNING; 17053c60ba66SKatsushi Kobayashi 17063c60ba66SKatsushi Kobayashi #if 0 17073c60ba66SKatsushi Kobayashi for( i = 0 ; i < fc->nisodma ; i ++ ){ 17083c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN); 17093c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN); 17103c60ba66SKatsushi Kobayashi } 17113c60ba66SKatsushi Kobayashi 17123c60ba66SKatsushi Kobayashi #endif 17133c60ba66SKatsushi Kobayashi fw_busreset(fc); 17143c60ba66SKatsushi Kobayashi 17153c60ba66SKatsushi Kobayashi /* XXX need to wait DMA to stop */ 17163c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 17173c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_BUS_R); 17183c60ba66SKatsushi Kobayashi #endif 17193c60ba66SKatsushi Kobayashi #if 1 17203c60ba66SKatsushi Kobayashi /* pending all pre-bus_reset packets */ 17213c60ba66SKatsushi Kobayashi fwohci_txd(sc, &sc->atrq); 17223c60ba66SKatsushi Kobayashi fwohci_txd(sc, &sc->atrs); 1723783058faSHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrs, -1); 1724783058faSHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrq, -1); 17253c60ba66SKatsushi Kobayashi #endif 17263c60ba66SKatsushi Kobayashi 17273c60ba66SKatsushi Kobayashi 17283c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_AREQHI, 1 << 31); 17293c60ba66SKatsushi Kobayashi /* XXX insecure ?? */ 17303c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PREQHI, 0x7fffffff); 17313c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PREQLO, 0xffffffff); 17323c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PREQUPPER, 0x10000); 17333c60ba66SKatsushi Kobayashi 17343c60ba66SKatsushi Kobayashi } 17353c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_IR )){ 17363c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 17373c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IR); 17383c60ba66SKatsushi Kobayashi #endif 17393c60ba66SKatsushi Kobayashi irstat = OREAD(sc, OHCI_IR_STAT); 17404ed65ce9SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_STATCLR, irstat); 17413c60ba66SKatsushi Kobayashi for(i = 0; i < fc->nisodma ; i++){ 17423c60ba66SKatsushi Kobayashi if((irstat & (1 << i)) != 0){ 17433c60ba66SKatsushi Kobayashi if(sc->ir[i].xferq.flag & FWXFERQ_PACKET){ 1744783058faSHidetoshi Shimokawa fwohci_ircv(sc, &sc->ir[i], count); 17453c60ba66SKatsushi Kobayashi }else{ 17463c60ba66SKatsushi Kobayashi fwohci_rbuf_update(sc, i); 17473c60ba66SKatsushi Kobayashi } 17483c60ba66SKatsushi Kobayashi } 17493c60ba66SKatsushi Kobayashi } 17503c60ba66SKatsushi Kobayashi } 17513c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_IT )){ 17523c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 17533c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IT); 17543c60ba66SKatsushi Kobayashi #endif 17553c60ba66SKatsushi Kobayashi itstat = OREAD(sc, OHCI_IT_STAT); 17564ed65ce9SHidetoshi Shimokawa OWRITE(sc, OHCI_IT_STATCLR, itstat); 17573c60ba66SKatsushi Kobayashi for(i = 0; i < fc->nisodma ; i++){ 17583c60ba66SKatsushi Kobayashi if((itstat & (1 << i)) != 0){ 17593c60ba66SKatsushi Kobayashi fwohci_tbuf_update(sc, i); 17603c60ba66SKatsushi Kobayashi } 17613c60ba66SKatsushi Kobayashi } 17623c60ba66SKatsushi Kobayashi } 17633c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_PRRS )){ 17643c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 17653c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRS); 17663c60ba66SKatsushi Kobayashi #endif 17673c60ba66SKatsushi Kobayashi #if 0 17683c60ba66SKatsushi Kobayashi dump_dma(sc, ARRS_CH); 17693c60ba66SKatsushi Kobayashi dump_db(sc, ARRS_CH); 17703c60ba66SKatsushi Kobayashi #endif 1771783058faSHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrs, count); 17723c60ba66SKatsushi Kobayashi } 17733c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_PRRQ )){ 17743c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 17753c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRQ); 17763c60ba66SKatsushi Kobayashi #endif 17773c60ba66SKatsushi Kobayashi #if 0 17783c60ba66SKatsushi Kobayashi dump_dma(sc, ARRQ_CH); 17793c60ba66SKatsushi Kobayashi dump_db(sc, ARRQ_CH); 17803c60ba66SKatsushi Kobayashi #endif 1781783058faSHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrq, count); 17823c60ba66SKatsushi Kobayashi } 17833c60ba66SKatsushi Kobayashi if(stat & OHCI_INT_PHY_SID){ 17843c60ba66SKatsushi Kobayashi caddr_t buf; 17853c60ba66SKatsushi Kobayashi int plen; 17863c60ba66SKatsushi Kobayashi 17873c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 17883c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_SID); 17893c60ba66SKatsushi Kobayashi #endif 17903c60ba66SKatsushi Kobayashi /* 17913c60ba66SKatsushi Kobayashi ** Checking whether the node is root or not. If root, turn on 17923c60ba66SKatsushi Kobayashi ** cycle master. 17933c60ba66SKatsushi Kobayashi */ 17943c60ba66SKatsushi Kobayashi device_printf(fc->dev, "node_id = 0x%08x, ", OREAD(sc, FWOHCI_NODEID)); 17953c60ba66SKatsushi Kobayashi if(!(OREAD(sc, FWOHCI_NODEID) & OHCI_NODE_VALID)){ 17963c60ba66SKatsushi Kobayashi printf("Bus reset failure\n"); 17973c60ba66SKatsushi Kobayashi goto sidout; 17983c60ba66SKatsushi Kobayashi } 17993c60ba66SKatsushi Kobayashi if( OREAD(sc, FWOHCI_NODEID) & OHCI_NODE_ROOT ){ 18003c60ba66SKatsushi Kobayashi printf("CYCLEMASTER mode\n"); 18013c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTL, 18023c60ba66SKatsushi Kobayashi OHCI_CNTL_CYCMTR | OHCI_CNTL_CYCTIMER); 18033c60ba66SKatsushi Kobayashi }else{ 18043c60ba66SKatsushi Kobayashi printf("non CYCLEMASTER mode\n"); 18053c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCMTR); 18063c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_CYCTIMER); 18073c60ba66SKatsushi Kobayashi } 18083c60ba66SKatsushi Kobayashi fc->nodeid = OREAD(sc, FWOHCI_NODEID) & 0x3f; 18093c60ba66SKatsushi Kobayashi 18103c60ba66SKatsushi Kobayashi plen = OREAD(sc, OHCI_SID_CNT) & OHCI_SID_CNT_MASK; 18113c60ba66SKatsushi Kobayashi plen -= 4; /* chop control info */ 18123c60ba66SKatsushi Kobayashi buf = malloc( FWPMAX_S400, M_DEVBUF, M_NOWAIT); 18133c60ba66SKatsushi Kobayashi if(buf == NULL) goto sidout; 1814d0fd7bc6SHidetoshi Shimokawa bcopy((void *)(uintptr_t)(volatile void *)(fc->sid_buf + 1), 18153c60ba66SKatsushi Kobayashi buf, plen); 18163c60ba66SKatsushi Kobayashi fw_sidrcv(fc, buf, plen, 0); 18173c60ba66SKatsushi Kobayashi } 18183c60ba66SKatsushi Kobayashi sidout: 18193c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_ATRQ )){ 18203c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18213c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRQ); 18223c60ba66SKatsushi Kobayashi #endif 18233c60ba66SKatsushi Kobayashi fwohci_txd(sc, &(sc->atrq)); 18243c60ba66SKatsushi Kobayashi } 18253c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_ATRS )){ 18263c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18273c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRS); 18283c60ba66SKatsushi Kobayashi #endif 18293c60ba66SKatsushi Kobayashi fwohci_txd(sc, &(sc->atrs)); 18303c60ba66SKatsushi Kobayashi } 18313c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_PW_ERR )){ 18323c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18333c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PW_ERR); 18343c60ba66SKatsushi Kobayashi #endif 18353c60ba66SKatsushi Kobayashi device_printf(fc->dev, "posted write error\n"); 18363c60ba66SKatsushi Kobayashi } 18373c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_ERR )){ 18383c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18393c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_ERR); 18403c60ba66SKatsushi Kobayashi #endif 18413c60ba66SKatsushi Kobayashi device_printf(fc->dev, "unrecoverable error\n"); 18423c60ba66SKatsushi Kobayashi } 18433c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_PHY_INT)) { 18443c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18453c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_INT); 18463c60ba66SKatsushi Kobayashi #endif 18473c60ba66SKatsushi Kobayashi device_printf(fc->dev, "phy int\n"); 18483c60ba66SKatsushi Kobayashi } 18493c60ba66SKatsushi Kobayashi 18503c60ba66SKatsushi Kobayashi return; 18513c60ba66SKatsushi Kobayashi } 18523c60ba66SKatsushi Kobayashi 18533c60ba66SKatsushi Kobayashi void 18543c60ba66SKatsushi Kobayashi fwohci_intr(void *arg) 18553c60ba66SKatsushi Kobayashi { 18563c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)arg; 18573c60ba66SKatsushi Kobayashi u_int32_t stat; 18583c60ba66SKatsushi Kobayashi 18593c60ba66SKatsushi Kobayashi if (!(sc->intmask & OHCI_INT_EN)) { 18603c60ba66SKatsushi Kobayashi /* polling mode */ 18613c60ba66SKatsushi Kobayashi return; 18623c60ba66SKatsushi Kobayashi } 18633c60ba66SKatsushi Kobayashi 18643c60ba66SKatsushi Kobayashi while ((stat = OREAD(sc, FWOHCI_INTSTAT)) != 0) { 18653c60ba66SKatsushi Kobayashi if (stat == 0xffffffff) { 18663c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, 18673c60ba66SKatsushi Kobayashi "device physically ejected?\n"); 18683c60ba66SKatsushi Kobayashi return; 18693c60ba66SKatsushi Kobayashi } 18703c60ba66SKatsushi Kobayashi #ifdef ACK_ALL 18713c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, stat); 18723c60ba66SKatsushi Kobayashi #endif 1873783058faSHidetoshi Shimokawa fwohci_intr_body(sc, stat, -1); 18743c60ba66SKatsushi Kobayashi } 18753c60ba66SKatsushi Kobayashi } 18763c60ba66SKatsushi Kobayashi 18773c60ba66SKatsushi Kobayashi static void 18783c60ba66SKatsushi Kobayashi fwohci_poll(struct firewire_comm *fc, int quick, int count) 18793c60ba66SKatsushi Kobayashi { 18803c60ba66SKatsushi Kobayashi int s; 18813c60ba66SKatsushi Kobayashi u_int32_t stat; 18823c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 18833c60ba66SKatsushi Kobayashi 18843c60ba66SKatsushi Kobayashi 18853c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 18863c60ba66SKatsushi Kobayashi stat = OHCI_INT_DMA_IR | OHCI_INT_DMA_IT | 18873c60ba66SKatsushi Kobayashi OHCI_INT_DMA_PRRS | OHCI_INT_DMA_PRRQ | 18883c60ba66SKatsushi Kobayashi OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS; 18893c60ba66SKatsushi Kobayashi #if 0 18903c60ba66SKatsushi Kobayashi if (!quick) { 18913c60ba66SKatsushi Kobayashi #else 18923c60ba66SKatsushi Kobayashi if (1) { 18933c60ba66SKatsushi Kobayashi #endif 18943c60ba66SKatsushi Kobayashi stat = OREAD(sc, FWOHCI_INTSTAT); 18953c60ba66SKatsushi Kobayashi if (stat == 0) 18963c60ba66SKatsushi Kobayashi return; 18973c60ba66SKatsushi Kobayashi if (stat == 0xffffffff) { 18983c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, 18993c60ba66SKatsushi Kobayashi "device physically ejected?\n"); 19003c60ba66SKatsushi Kobayashi return; 19013c60ba66SKatsushi Kobayashi } 19023c60ba66SKatsushi Kobayashi #ifdef ACK_ALL 19033c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, stat); 19043c60ba66SKatsushi Kobayashi #endif 19053c60ba66SKatsushi Kobayashi } 19063c60ba66SKatsushi Kobayashi s = splfw(); 1907783058faSHidetoshi Shimokawa fwohci_intr_body(sc, stat, count); 19083c60ba66SKatsushi Kobayashi splx(s); 19093c60ba66SKatsushi Kobayashi } 19103c60ba66SKatsushi Kobayashi 19113c60ba66SKatsushi Kobayashi static void 19123c60ba66SKatsushi Kobayashi fwohci_set_intr(struct firewire_comm *fc, int enable) 19133c60ba66SKatsushi Kobayashi { 19143c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 19153c60ba66SKatsushi Kobayashi 19163c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 191717c3d42cSHidetoshi Shimokawa if (bootverbose) 19189339321dSHidetoshi Shimokawa device_printf(sc->fc.dev, "fwohci_set_intr: %d\n", enable); 19193c60ba66SKatsushi Kobayashi if (enable) { 19203c60ba66SKatsushi Kobayashi sc->intmask |= OHCI_INT_EN; 19213c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_EN); 19223c60ba66SKatsushi Kobayashi } else { 19233c60ba66SKatsushi Kobayashi sc->intmask &= ~OHCI_INT_EN; 19243c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_EN); 19253c60ba66SKatsushi Kobayashi } 19263c60ba66SKatsushi Kobayashi } 19273c60ba66SKatsushi Kobayashi 1928c572b810SHidetoshi Shimokawa static void 1929c572b810SHidetoshi Shimokawa fwohci_tbuf_update(struct fwohci_softc *sc, int dmach) 19303c60ba66SKatsushi Kobayashi { 19313c60ba66SKatsushi Kobayashi int stat; 19323c60ba66SKatsushi Kobayashi struct firewire_comm *fc = &sc->fc; 19333c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 19343c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch; 19353c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 19363c60ba66SKatsushi Kobayashi 19373c60ba66SKatsushi Kobayashi dbch = &sc->it[dmach]; 19380aaa9a23SHidetoshi Shimokawa #if 0 /* XXX OHCI interrupt before the last packet is really on the wire */ 19393c60ba66SKatsushi Kobayashi if((dbch->xferq.flag & FWXFERQ_DV) && (dbch->xferq.stdma2 != NULL)){ 19403c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)dbch->xferq.stdma2->start; 19413c60ba66SKatsushi Kobayashi /* 19423c60ba66SKatsushi Kobayashi * Overwrite highest significant 4 bits timestamp information 19433c60ba66SKatsushi Kobayashi */ 19443c60ba66SKatsushi Kobayashi fp = (struct fw_pkt *)db_tr->buf; 19450aaa9a23SHidetoshi Shimokawa fp->mode.ld[2] &= htonl(0xffff0fff); 19460aaa9a23SHidetoshi Shimokawa fp->mode.ld[2] |= htonl((fc->cyctimer(fc) + 0x4000) & 0xf000); 19473c60ba66SKatsushi Kobayashi } 19480aaa9a23SHidetoshi Shimokawa #endif 19493c60ba66SKatsushi Kobayashi stat = OREAD(sc, OHCI_ITCTL(dmach)) & 0x1f; 19503c60ba66SKatsushi Kobayashi switch(stat){ 19513c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 19520aaa9a23SHidetoshi Shimokawa #if 1 19530aaa9a23SHidetoshi Shimokawa if (dbch->xferq.flag & FWXFERQ_DV) { 19540aaa9a23SHidetoshi Shimokawa struct ciphdr *ciph; 19550aaa9a23SHidetoshi Shimokawa int timer, timestamp, cycl, diff; 19560aaa9a23SHidetoshi Shimokawa static int last_timer=0; 19570aaa9a23SHidetoshi Shimokawa 19580aaa9a23SHidetoshi Shimokawa timer = (fc->cyctimer(fc) >> 12) & 0xffff; 19590aaa9a23SHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)dbch->xferq.stdma->start; 19600aaa9a23SHidetoshi Shimokawa fp = (struct fw_pkt *)db_tr->buf; 19610aaa9a23SHidetoshi Shimokawa ciph = (struct ciphdr *) &fp->mode.ld[1]; 19620aaa9a23SHidetoshi Shimokawa timestamp = db_tr->db[2].db.desc.count & 0xffff; 19630aaa9a23SHidetoshi Shimokawa cycl = ntohs(ciph->fdf.dv.cyc) >> 12; 196497ae6c1fSHidetoshi Shimokawa diff = cycl - (timestamp & 0xf) - CYCLE_OFFSET; 19650aaa9a23SHidetoshi Shimokawa if (diff < 0) 19660aaa9a23SHidetoshi Shimokawa diff += 16; 19670aaa9a23SHidetoshi Shimokawa if (diff > 8) 19680aaa9a23SHidetoshi Shimokawa diff -= 16; 19694ed65ce9SHidetoshi Shimokawa if (firewire_debug || diff != 0) 19700aaa9a23SHidetoshi Shimokawa printf("dbc: %3d timer: 0x%04x packet: 0x%04x" 19710aaa9a23SHidetoshi Shimokawa " cyc: 0x%x diff: %+1d\n", 19720aaa9a23SHidetoshi Shimokawa ciph->dbc, last_timer, timestamp, cycl, diff); 19730aaa9a23SHidetoshi Shimokawa last_timer = timer; 19740aaa9a23SHidetoshi Shimokawa /* XXX adjust dbch->xferq.dvoffset if diff != 0 or 1 */ 19750aaa9a23SHidetoshi Shimokawa } 19760aaa9a23SHidetoshi Shimokawa #endif 19773c60ba66SKatsushi Kobayashi fw_tbuf_update(fc, dmach, 1); 19783c60ba66SKatsushi Kobayashi break; 19793c60ba66SKatsushi Kobayashi default: 19800aaa9a23SHidetoshi Shimokawa device_printf(fc->dev, "Isochronous transmit err %02x\n", stat); 19813c60ba66SKatsushi Kobayashi fw_tbuf_update(fc, dmach, 0); 19823c60ba66SKatsushi Kobayashi break; 19833c60ba66SKatsushi Kobayashi } 19840aaa9a23SHidetoshi Shimokawa fwohci_itxbuf_enable(fc, dmach); 19853c60ba66SKatsushi Kobayashi } 1986c572b810SHidetoshi Shimokawa 1987c572b810SHidetoshi Shimokawa static void 1988c572b810SHidetoshi Shimokawa fwohci_rbuf_update(struct fwohci_softc *sc, int dmach) 19893c60ba66SKatsushi Kobayashi { 19900aaa9a23SHidetoshi Shimokawa struct firewire_comm *fc = &sc->fc; 19913c60ba66SKatsushi Kobayashi int stat; 19920aaa9a23SHidetoshi Shimokawa 19933c60ba66SKatsushi Kobayashi stat = OREAD(sc, OHCI_IRCTL(dmach)) & 0x1f; 19943c60ba66SKatsushi Kobayashi switch(stat){ 19953c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 19960aaa9a23SHidetoshi Shimokawa fw_rbuf_update(fc, dmach, 1); 19970aaa9a23SHidetoshi Shimokawa wakeup(fc->ir[dmach]); 19980aaa9a23SHidetoshi Shimokawa fwohci_irx_enable(fc, dmach); 19993c60ba66SKatsushi Kobayashi break; 20003c60ba66SKatsushi Kobayashi default: 20010aaa9a23SHidetoshi Shimokawa device_printf(fc->dev, "Isochronous receive err %02x\n", 20020aaa9a23SHidetoshi Shimokawa stat); 20033c60ba66SKatsushi Kobayashi break; 20043c60ba66SKatsushi Kobayashi } 20053c60ba66SKatsushi Kobayashi } 2006c572b810SHidetoshi Shimokawa 2007c572b810SHidetoshi Shimokawa void 2008c572b810SHidetoshi Shimokawa dump_dma(struct fwohci_softc *sc, u_int32_t ch) 2009c572b810SHidetoshi Shimokawa { 20103c60ba66SKatsushi Kobayashi u_int32_t off, cntl, stat, cmd, match; 20113c60ba66SKatsushi Kobayashi 20123c60ba66SKatsushi Kobayashi if(ch == 0){ 20133c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 20143c60ba66SKatsushi Kobayashi }else if(ch == 1){ 20153c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 20163c60ba66SKatsushi Kobayashi }else if(ch == 2){ 20173c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 20183c60ba66SKatsushi Kobayashi }else if(ch == 3){ 20193c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 20203c60ba66SKatsushi Kobayashi }else if(ch < IRX_CH){ 20213c60ba66SKatsushi Kobayashi off = OHCI_ITCTL(ch - ITX_CH); 20223c60ba66SKatsushi Kobayashi }else{ 20233c60ba66SKatsushi Kobayashi off = OHCI_IRCTL(ch - IRX_CH); 20243c60ba66SKatsushi Kobayashi } 20253c60ba66SKatsushi Kobayashi cntl = stat = OREAD(sc, off); 20263c60ba66SKatsushi Kobayashi cmd = OREAD(sc, off + 0xc); 20273c60ba66SKatsushi Kobayashi match = OREAD(sc, off + 0x10); 20283c60ba66SKatsushi Kobayashi 20293c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma ch %1x:dma regs 0x%08x 0x%08x 0x%08x 0x%08x \n", 20303c60ba66SKatsushi Kobayashi ch, 20313c60ba66SKatsushi Kobayashi cntl, 20323c60ba66SKatsushi Kobayashi stat, 20333c60ba66SKatsushi Kobayashi cmd, 20343c60ba66SKatsushi Kobayashi match); 20353c60ba66SKatsushi Kobayashi stat &= 0xffff ; 20363c60ba66SKatsushi Kobayashi if(stat & 0xff00){ 20373c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma %d ch:%s%s%s%s%s%s %s(%x)\n", 20383c60ba66SKatsushi Kobayashi ch, 20393c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_RUN ? "RUN," : "", 20403c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "", 20413c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "", 20423c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "", 20433c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "", 20443c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "", 20453c60ba66SKatsushi Kobayashi fwohcicode[stat & 0x1f], 20463c60ba66SKatsushi Kobayashi stat & 0x1f 20473c60ba66SKatsushi Kobayashi ); 20483c60ba66SKatsushi Kobayashi }else{ 20493c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma %d ch: Nostat\n", ch); 20503c60ba66SKatsushi Kobayashi } 20513c60ba66SKatsushi Kobayashi } 2052c572b810SHidetoshi Shimokawa 2053c572b810SHidetoshi Shimokawa void 2054c572b810SHidetoshi Shimokawa dump_db(struct fwohci_softc *sc, u_int32_t ch) 2055c572b810SHidetoshi Shimokawa { 20563c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch; 20573c60ba66SKatsushi Kobayashi struct fwohcidb_tr *cp = NULL, *pp, *np; 20583c60ba66SKatsushi Kobayashi volatile struct fwohcidb *curr = NULL, *prev, *next = NULL; 20593c60ba66SKatsushi Kobayashi int idb, jdb; 20603c60ba66SKatsushi Kobayashi u_int32_t cmd, off; 20613c60ba66SKatsushi Kobayashi if(ch == 0){ 20623c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 20633c60ba66SKatsushi Kobayashi dbch = &sc->atrq; 20643c60ba66SKatsushi Kobayashi }else if(ch == 1){ 20653c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 20663c60ba66SKatsushi Kobayashi dbch = &sc->atrs; 20673c60ba66SKatsushi Kobayashi }else if(ch == 2){ 20683c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 20693c60ba66SKatsushi Kobayashi dbch = &sc->arrq; 20703c60ba66SKatsushi Kobayashi }else if(ch == 3){ 20713c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 20723c60ba66SKatsushi Kobayashi dbch = &sc->arrs; 20733c60ba66SKatsushi Kobayashi }else if(ch < IRX_CH){ 20743c60ba66SKatsushi Kobayashi off = OHCI_ITCTL(ch - ITX_CH); 20753c60ba66SKatsushi Kobayashi dbch = &sc->it[ch - ITX_CH]; 20763c60ba66SKatsushi Kobayashi }else { 20773c60ba66SKatsushi Kobayashi off = OHCI_IRCTL(ch - IRX_CH); 20783c60ba66SKatsushi Kobayashi dbch = &sc->ir[ch - IRX_CH]; 20793c60ba66SKatsushi Kobayashi } 20803c60ba66SKatsushi Kobayashi cmd = OREAD(sc, off + 0xc); 20813c60ba66SKatsushi Kobayashi 20823c60ba66SKatsushi Kobayashi if( dbch->ndb == 0 ){ 20833c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "No DB is attached ch=%d\n", ch); 20843c60ba66SKatsushi Kobayashi return; 20853c60ba66SKatsushi Kobayashi } 20863c60ba66SKatsushi Kobayashi pp = dbch->top; 20873c60ba66SKatsushi Kobayashi prev = pp->db; 20883c60ba66SKatsushi Kobayashi for(idb = 0 ; idb < dbch->ndb ; idb ++ ){ 20893c60ba66SKatsushi Kobayashi if(pp == NULL){ 20903c60ba66SKatsushi Kobayashi curr = NULL; 20913c60ba66SKatsushi Kobayashi goto outdb; 20923c60ba66SKatsushi Kobayashi } 20933c60ba66SKatsushi Kobayashi cp = STAILQ_NEXT(pp, link); 20943c60ba66SKatsushi Kobayashi if(cp == NULL){ 20953c60ba66SKatsushi Kobayashi curr = NULL; 20963c60ba66SKatsushi Kobayashi goto outdb; 20973c60ba66SKatsushi Kobayashi } 20983c60ba66SKatsushi Kobayashi np = STAILQ_NEXT(cp, link); 20993c60ba66SKatsushi Kobayashi if(cp == NULL) break; 21003c60ba66SKatsushi Kobayashi for(jdb = 0 ; jdb < dbch->ndesc ; jdb ++ ){ 21013c60ba66SKatsushi Kobayashi if((cmd & 0xfffffff0) 21023c60ba66SKatsushi Kobayashi == vtophys(&(cp->db[jdb]))){ 21033c60ba66SKatsushi Kobayashi curr = cp->db; 21043c60ba66SKatsushi Kobayashi if(np != NULL){ 21053c60ba66SKatsushi Kobayashi next = np->db; 21063c60ba66SKatsushi Kobayashi }else{ 21073c60ba66SKatsushi Kobayashi next = NULL; 21083c60ba66SKatsushi Kobayashi } 21093c60ba66SKatsushi Kobayashi goto outdb; 21103c60ba66SKatsushi Kobayashi } 21113c60ba66SKatsushi Kobayashi } 21123c60ba66SKatsushi Kobayashi pp = STAILQ_NEXT(pp, link); 21133c60ba66SKatsushi Kobayashi prev = pp->db; 21143c60ba66SKatsushi Kobayashi } 21153c60ba66SKatsushi Kobayashi outdb: 21163c60ba66SKatsushi Kobayashi if( curr != NULL){ 21173c60ba66SKatsushi Kobayashi printf("Prev DB %d\n", ch); 21183c60ba66SKatsushi Kobayashi print_db(prev, ch, dbch->ndesc); 21193c60ba66SKatsushi Kobayashi printf("Current DB %d\n", ch); 21203c60ba66SKatsushi Kobayashi print_db(curr, ch, dbch->ndesc); 21213c60ba66SKatsushi Kobayashi printf("Next DB %d\n", ch); 21223c60ba66SKatsushi Kobayashi print_db(next, ch, dbch->ndesc); 21233c60ba66SKatsushi Kobayashi }else{ 21243c60ba66SKatsushi Kobayashi printf("dbdump err ch = %d cmd = 0x%08x\n", ch, cmd); 21253c60ba66SKatsushi Kobayashi } 21263c60ba66SKatsushi Kobayashi return; 21273c60ba66SKatsushi Kobayashi } 2128c572b810SHidetoshi Shimokawa 2129c572b810SHidetoshi Shimokawa void 2130c572b810SHidetoshi Shimokawa print_db(volatile struct fwohcidb *db, u_int32_t ch, u_int32_t max) 2131c572b810SHidetoshi Shimokawa { 21323c60ba66SKatsushi Kobayashi fwohcireg_t stat; 21333c60ba66SKatsushi Kobayashi int i, key; 21343c60ba66SKatsushi Kobayashi 21353c60ba66SKatsushi Kobayashi if(db == NULL){ 21363c60ba66SKatsushi Kobayashi printf("No Descriptor is found\n"); 21373c60ba66SKatsushi Kobayashi return; 21383c60ba66SKatsushi Kobayashi } 21393c60ba66SKatsushi Kobayashi 21403c60ba66SKatsushi Kobayashi printf("ch = %d\n%8s %s %s %s %s %4s %8s %8s %4s:%4s\n", 21413c60ba66SKatsushi Kobayashi ch, 21423c60ba66SKatsushi Kobayashi "Current", 21433c60ba66SKatsushi Kobayashi "OP ", 21443c60ba66SKatsushi Kobayashi "KEY", 21453c60ba66SKatsushi Kobayashi "INT", 21463c60ba66SKatsushi Kobayashi "BR ", 21473c60ba66SKatsushi Kobayashi "len", 21483c60ba66SKatsushi Kobayashi "Addr", 21493c60ba66SKatsushi Kobayashi "Depend", 21503c60ba66SKatsushi Kobayashi "Stat", 21513c60ba66SKatsushi Kobayashi "Cnt"); 21523c60ba66SKatsushi Kobayashi for( i = 0 ; i <= max ; i ++){ 21533c60ba66SKatsushi Kobayashi key = db[i].db.desc.cmd & OHCI_KEY_MASK; 2154a4239576SHidetoshi Shimokawa #if __FreeBSD_version >= 500000 215570ce30b5SHidetoshi Shimokawa printf("%08tx %s %s %s %s %5d %08x %08x %04x:%04x", 2156a4239576SHidetoshi Shimokawa #else 2157a4239576SHidetoshi Shimokawa printf("%08x %s %s %s %s %5d %08x %08x %04x:%04x", 2158a4239576SHidetoshi Shimokawa #endif 21593c60ba66SKatsushi Kobayashi vtophys(&db[i]), 21603c60ba66SKatsushi Kobayashi dbcode[(db[i].db.desc.cmd >> 28) & 0xf], 21613c60ba66SKatsushi Kobayashi dbkey[(db[i].db.desc.cmd >> 24) & 0x7], 21623c60ba66SKatsushi Kobayashi dbcond[(db[i].db.desc.cmd >> 20) & 0x3], 21633c60ba66SKatsushi Kobayashi dbcond[(db[i].db.desc.cmd >> 18) & 0x3], 21643c60ba66SKatsushi Kobayashi db[i].db.desc.cmd & 0xffff, 21653c60ba66SKatsushi Kobayashi db[i].db.desc.addr, 21663c60ba66SKatsushi Kobayashi db[i].db.desc.depend, 21673c60ba66SKatsushi Kobayashi db[i].db.desc.status, 21683c60ba66SKatsushi Kobayashi db[i].db.desc.count); 21693c60ba66SKatsushi Kobayashi stat = db[i].db.desc.status; 21703c60ba66SKatsushi Kobayashi if(stat & 0xff00){ 21713c60ba66SKatsushi Kobayashi printf(" %s%s%s%s%s%s %s(%x)\n", 21723c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_RUN ? "RUN," : "", 21733c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "", 21743c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "", 21753c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "", 21763c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "", 21773c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "", 21783c60ba66SKatsushi Kobayashi fwohcicode[stat & 0x1f], 21793c60ba66SKatsushi Kobayashi stat & 0x1f 21803c60ba66SKatsushi Kobayashi ); 21813c60ba66SKatsushi Kobayashi }else{ 21823c60ba66SKatsushi Kobayashi printf(" Nostat\n"); 21833c60ba66SKatsushi Kobayashi } 21843c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_ST2 ){ 21853c60ba66SKatsushi Kobayashi printf("0x%08x 0x%08x 0x%08x 0x%08x\n", 21863c60ba66SKatsushi Kobayashi db[i+1].db.immed[0], 21873c60ba66SKatsushi Kobayashi db[i+1].db.immed[1], 21883c60ba66SKatsushi Kobayashi db[i+1].db.immed[2], 21893c60ba66SKatsushi Kobayashi db[i+1].db.immed[3]); 21903c60ba66SKatsushi Kobayashi } 21913c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_DEVICE){ 21923c60ba66SKatsushi Kobayashi return; 21933c60ba66SKatsushi Kobayashi } 21943c60ba66SKatsushi Kobayashi if((db[i].db.desc.cmd & OHCI_BRANCH_MASK) 21953c60ba66SKatsushi Kobayashi == OHCI_BRANCH_ALWAYS){ 21963c60ba66SKatsushi Kobayashi return; 21973c60ba66SKatsushi Kobayashi } 21983c60ba66SKatsushi Kobayashi if((db[i].db.desc.cmd & OHCI_CMD_MASK) 21993c60ba66SKatsushi Kobayashi == OHCI_OUTPUT_LAST){ 22003c60ba66SKatsushi Kobayashi return; 22013c60ba66SKatsushi Kobayashi } 22023c60ba66SKatsushi Kobayashi if((db[i].db.desc.cmd & OHCI_CMD_MASK) 22033c60ba66SKatsushi Kobayashi == OHCI_INPUT_LAST){ 22043c60ba66SKatsushi Kobayashi return; 22053c60ba66SKatsushi Kobayashi } 22063c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_ST2 ){ 22073c60ba66SKatsushi Kobayashi i++; 22083c60ba66SKatsushi Kobayashi } 22093c60ba66SKatsushi Kobayashi } 22103c60ba66SKatsushi Kobayashi return; 22113c60ba66SKatsushi Kobayashi } 2212c572b810SHidetoshi Shimokawa 2213c572b810SHidetoshi Shimokawa void 2214c572b810SHidetoshi Shimokawa fwohci_ibr(struct firewire_comm *fc) 22153c60ba66SKatsushi Kobayashi { 22163c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 22173c60ba66SKatsushi Kobayashi u_int32_t fun; 22183c60ba66SKatsushi Kobayashi 22193c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 2220ac9f6692SHidetoshi Shimokawa 2221ac9f6692SHidetoshi Shimokawa /* 2222ac9f6692SHidetoshi Shimokawa * Set root hold-off bit so that non cyclemaster capable node 2223ac9f6692SHidetoshi Shimokawa * shouldn't became the root node. 2224ac9f6692SHidetoshi Shimokawa */ 22253c60ba66SKatsushi Kobayashi #if 1 22263c60ba66SKatsushi Kobayashi fun = fwphy_rddata(sc, FW_PHY_IBR_REG); 22274ed65ce9SHidetoshi Shimokawa fun |= FW_PHY_IBR | FW_PHY_RHB; 22283c60ba66SKatsushi Kobayashi fun = fwphy_wrdata(sc, FW_PHY_IBR_REG, fun); 22294ed65ce9SHidetoshi Shimokawa #else /* Short bus reset */ 22303c60ba66SKatsushi Kobayashi fun = fwphy_rddata(sc, FW_PHY_ISBR_REG); 22314ed65ce9SHidetoshi Shimokawa fun |= FW_PHY_ISBR | FW_PHY_RHB; 22323c60ba66SKatsushi Kobayashi fun = fwphy_wrdata(sc, FW_PHY_ISBR_REG, fun); 22333c60ba66SKatsushi Kobayashi #endif 22343c60ba66SKatsushi Kobayashi } 2235c572b810SHidetoshi Shimokawa 2236c572b810SHidetoshi Shimokawa void 2237c572b810SHidetoshi Shimokawa fwohci_txbufdb(struct fwohci_softc *sc, int dmach, struct fw_bulkxfer *bulkxfer) 22383c60ba66SKatsushi Kobayashi { 22393c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr, *fdb_tr; 22403c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch; 22413c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 22423c60ba66SKatsushi Kobayashi volatile struct fwohci_txpkthdr *ohcifp; 22433c60ba66SKatsushi Kobayashi unsigned short chtag; 22443c60ba66SKatsushi Kobayashi int idb; 22453c60ba66SKatsushi Kobayashi 22463c60ba66SKatsushi Kobayashi dbch = &sc->it[dmach]; 22473c60ba66SKatsushi Kobayashi chtag = sc->it[dmach].xferq.flag & 0xff; 22483c60ba66SKatsushi Kobayashi 22493c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)(bulkxfer->start); 22503c60ba66SKatsushi Kobayashi fdb_tr = (struct fwohcidb_tr *)(bulkxfer->end); 22513c60ba66SKatsushi Kobayashi /* 22523c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "DB %08x %08x %08x\n", bulkxfer, vtophys(db_tr->db), vtophys(fdb_tr->db)); 22533c60ba66SKatsushi Kobayashi */ 22543c60ba66SKatsushi Kobayashi if(bulkxfer->flag != 0){ 22553c60ba66SKatsushi Kobayashi return; 22563c60ba66SKatsushi Kobayashi } 22573c60ba66SKatsushi Kobayashi bulkxfer->flag = 1; 22583c60ba66SKatsushi Kobayashi for( idb = 0 ; idb < bulkxfer->npacket ; idb ++){ 22593c60ba66SKatsushi Kobayashi db_tr->db[0].db.desc.cmd 22603c60ba66SKatsushi Kobayashi = OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | 8; 22613c60ba66SKatsushi Kobayashi fp = (struct fw_pkt *)db_tr->buf; 22623c60ba66SKatsushi Kobayashi ohcifp = (volatile struct fwohci_txpkthdr *) 22633c60ba66SKatsushi Kobayashi db_tr->db[1].db.immed; 22643c60ba66SKatsushi Kobayashi ohcifp->mode.ld[0] = ntohl(fp->mode.ld[0]); 22653c60ba66SKatsushi Kobayashi ohcifp->mode.stream.len = ntohs(fp->mode.stream.len); 22663c60ba66SKatsushi Kobayashi ohcifp->mode.stream.chtag = chtag; 22673c60ba66SKatsushi Kobayashi ohcifp->mode.stream.tcode = 0xa; 22683c60ba66SKatsushi Kobayashi ohcifp->mode.stream.spd = 4; 22693c60ba66SKatsushi Kobayashi ohcifp->mode.ld[2] = ntohl(fp->mode.ld[1]); 22703c60ba66SKatsushi Kobayashi ohcifp->mode.ld[3] = ntohl(fp->mode.ld[2]); 22713c60ba66SKatsushi Kobayashi 22723c60ba66SKatsushi Kobayashi db_tr->db[2].db.desc.cmd 22733c60ba66SKatsushi Kobayashi = OHCI_OUTPUT_LAST 22743c60ba66SKatsushi Kobayashi | OHCI_UPDATE 22753c60ba66SKatsushi Kobayashi | OHCI_BRANCH_ALWAYS 22763c60ba66SKatsushi Kobayashi | ((ntohs(fp->mode.stream.len) ) & 0xffff); 22773c60ba66SKatsushi Kobayashi db_tr->db[2].db.desc.status = 0; 22783c60ba66SKatsushi Kobayashi db_tr->db[2].db.desc.count = 0; 22793c60ba66SKatsushi Kobayashi db_tr->db[0].db.desc.depend 22803c60ba66SKatsushi Kobayashi = vtophys(STAILQ_NEXT(db_tr, link)->db) | dbch->ndesc; 22813c60ba66SKatsushi Kobayashi db_tr->db[dbch->ndesc - 1].db.desc.depend 22823c60ba66SKatsushi Kobayashi = vtophys(STAILQ_NEXT(db_tr, link)->db) | dbch->ndesc; 22833c60ba66SKatsushi Kobayashi bulkxfer->end = (caddr_t)db_tr; 22843c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 22853c60ba66SKatsushi Kobayashi } 22863c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)bulkxfer->end; 22873c60ba66SKatsushi Kobayashi db_tr->db[0].db.desc.depend &= ~0xf; 22883c60ba66SKatsushi Kobayashi db_tr->db[dbch->ndesc - 1].db.desc.depend &= ~0xf; 22894ed65ce9SHidetoshi Shimokawa #if 0 22903c60ba66SKatsushi Kobayashi /**/ 22913c60ba66SKatsushi Kobayashi db_tr->db[dbch->ndesc - 1].db.desc.cmd &= ~OHCI_BRANCH_ALWAYS; 22923c60ba66SKatsushi Kobayashi db_tr->db[dbch->ndesc - 1].db.desc.cmd |= OHCI_BRANCH_NEVER; 22933c60ba66SKatsushi Kobayashi /**/ 22944ed65ce9SHidetoshi Shimokawa #endif 22953c60ba66SKatsushi Kobayashi db_tr->db[dbch->ndesc - 1].db.desc.cmd |= OHCI_INTERRUPT_ALWAYS; 22964ed65ce9SHidetoshi Shimokawa /* OHCI 1.1 and above */ 22974ed65ce9SHidetoshi Shimokawa db_tr->db[0].db.desc.cmd |= OHCI_INTERRUPT_ALWAYS; 22983c60ba66SKatsushi Kobayashi 22993c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)bulkxfer->start; 23003c60ba66SKatsushi Kobayashi fdb_tr = (struct fwohcidb_tr *)bulkxfer->end; 23013c60ba66SKatsushi Kobayashi /* 23023c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "DB %08x %3d %08x %08x\n", bulkxfer, bulkxfer->npacket, vtophys(db_tr->db), vtophys(fdb_tr->db)); 23033c60ba66SKatsushi Kobayashi */ 23043c60ba66SKatsushi Kobayashi return; 23053c60ba66SKatsushi Kobayashi } 2306c572b810SHidetoshi Shimokawa 2307c572b810SHidetoshi Shimokawa static int 2308c572b810SHidetoshi Shimokawa fwohci_add_tx_buf(struct fwohcidb_tr *db_tr, unsigned short size, 2309c572b810SHidetoshi Shimokawa int mode, void *buf) 23103c60ba66SKatsushi Kobayashi { 23113c60ba66SKatsushi Kobayashi volatile struct fwohcidb *db = db_tr->db; 23123c60ba66SKatsushi Kobayashi int err = 0; 23133c60ba66SKatsushi Kobayashi if(buf == 0){ 23143c60ba66SKatsushi Kobayashi err = EINVAL; 23153c60ba66SKatsushi Kobayashi return err; 23163c60ba66SKatsushi Kobayashi } 23173c60ba66SKatsushi Kobayashi db_tr->buf = buf; 23183c60ba66SKatsushi Kobayashi db_tr->dbcnt = 3; 23193c60ba66SKatsushi Kobayashi db_tr->dummy = NULL; 23203c60ba66SKatsushi Kobayashi 23213c60ba66SKatsushi Kobayashi db[0].db.desc.cmd = OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | 8; 23223c60ba66SKatsushi Kobayashi 23233c60ba66SKatsushi Kobayashi db[2].db.desc.depend = 0; 23243c60ba66SKatsushi Kobayashi db[2].db.desc.addr = vtophys(buf) + sizeof(u_int32_t); 23253c60ba66SKatsushi Kobayashi db[2].db.desc.cmd = OHCI_OUTPUT_MORE; 23263c60ba66SKatsushi Kobayashi 23273c60ba66SKatsushi Kobayashi db[0].db.desc.status = 0; 23283c60ba66SKatsushi Kobayashi db[0].db.desc.count = 0; 23293c60ba66SKatsushi Kobayashi 23303c60ba66SKatsushi Kobayashi db[2].db.desc.status = 0; 23313c60ba66SKatsushi Kobayashi db[2].db.desc.count = 0; 23323c60ba66SKatsushi Kobayashi if( mode & FWXFERQ_STREAM ){ 23333c60ba66SKatsushi Kobayashi db[2].db.desc.cmd |= OHCI_OUTPUT_LAST; 23343c60ba66SKatsushi Kobayashi if(mode & FWXFERQ_PACKET ){ 23353c60ba66SKatsushi Kobayashi db[2].db.desc.cmd 23363c60ba66SKatsushi Kobayashi |= OHCI_INTERRUPT_ALWAYS; 23373c60ba66SKatsushi Kobayashi } 23383c60ba66SKatsushi Kobayashi } 23393c60ba66SKatsushi Kobayashi db[2].db.desc.cmd |= OHCI_BRANCH_ALWAYS; 23403c60ba66SKatsushi Kobayashi return 1; 23413c60ba66SKatsushi Kobayashi } 2342c572b810SHidetoshi Shimokawa 2343c572b810SHidetoshi Shimokawa int 2344c572b810SHidetoshi Shimokawa fwohci_add_rx_buf(struct fwohcidb_tr *db_tr, unsigned short size, int mode, 2345c572b810SHidetoshi Shimokawa void *buf, void *dummy) 23463c60ba66SKatsushi Kobayashi { 23473c60ba66SKatsushi Kobayashi volatile struct fwohcidb *db = db_tr->db; 23483c60ba66SKatsushi Kobayashi int i; 23493c60ba66SKatsushi Kobayashi void *dbuf[2]; 23503c60ba66SKatsushi Kobayashi int dsiz[2]; 23513c60ba66SKatsushi Kobayashi 23523c60ba66SKatsushi Kobayashi if(buf == 0){ 23533c60ba66SKatsushi Kobayashi buf = malloc(size, M_DEVBUF, M_NOWAIT); 23543c60ba66SKatsushi Kobayashi if(buf == NULL) return 0; 23553c60ba66SKatsushi Kobayashi db_tr->buf = buf; 23563c60ba66SKatsushi Kobayashi db_tr->dbcnt = 1; 23573c60ba66SKatsushi Kobayashi db_tr->dummy = NULL; 23583c60ba66SKatsushi Kobayashi dsiz[0] = size; 23593c60ba66SKatsushi Kobayashi dbuf[0] = buf; 23603c60ba66SKatsushi Kobayashi }else if(dummy == NULL){ 23613c60ba66SKatsushi Kobayashi db_tr->buf = buf; 23623c60ba66SKatsushi Kobayashi db_tr->dbcnt = 1; 23633c60ba66SKatsushi Kobayashi db_tr->dummy = NULL; 23643c60ba66SKatsushi Kobayashi dsiz[0] = size; 23653c60ba66SKatsushi Kobayashi dbuf[0] = buf; 23663c60ba66SKatsushi Kobayashi }else{ 23673c60ba66SKatsushi Kobayashi db_tr->buf = buf; 23683c60ba66SKatsushi Kobayashi db_tr->dbcnt = 2; 23693c60ba66SKatsushi Kobayashi db_tr->dummy = dummy; 23703c60ba66SKatsushi Kobayashi dsiz[0] = sizeof(u_int32_t); 23713c60ba66SKatsushi Kobayashi dsiz[1] = size; 23723c60ba66SKatsushi Kobayashi dbuf[0] = dummy; 23733c60ba66SKatsushi Kobayashi dbuf[1] = buf; 23743c60ba66SKatsushi Kobayashi } 23753c60ba66SKatsushi Kobayashi for(i = 0 ; i < db_tr->dbcnt ; i++){ 23763c60ba66SKatsushi Kobayashi db[i].db.desc.addr = vtophys(dbuf[i]) ; 23773c60ba66SKatsushi Kobayashi db[i].db.desc.cmd = OHCI_INPUT_MORE | dsiz[i]; 23783c60ba66SKatsushi Kobayashi if( mode & FWXFERQ_STREAM ){ 23793c60ba66SKatsushi Kobayashi db[i].db.desc.cmd |= OHCI_UPDATE; 23803c60ba66SKatsushi Kobayashi } 23813c60ba66SKatsushi Kobayashi db[i].db.desc.status = 0; 23823c60ba66SKatsushi Kobayashi db[i].db.desc.count = dsiz[i]; 23833c60ba66SKatsushi Kobayashi } 23843c60ba66SKatsushi Kobayashi if( mode & FWXFERQ_STREAM ){ 23853c60ba66SKatsushi Kobayashi db[db_tr->dbcnt - 1].db.desc.cmd |= OHCI_INPUT_LAST; 23863c60ba66SKatsushi Kobayashi if(mode & FWXFERQ_PACKET ){ 23873c60ba66SKatsushi Kobayashi db[db_tr->dbcnt - 1].db.desc.cmd 23883c60ba66SKatsushi Kobayashi |= OHCI_INTERRUPT_ALWAYS; 23893c60ba66SKatsushi Kobayashi } 23903c60ba66SKatsushi Kobayashi } 23913c60ba66SKatsushi Kobayashi db[db_tr->dbcnt - 1].db.desc.cmd |= OHCI_BRANCH_ALWAYS; 23923c60ba66SKatsushi Kobayashi return 1; 23933c60ba66SKatsushi Kobayashi } 2394c572b810SHidetoshi Shimokawa 2395c572b810SHidetoshi Shimokawa static void 2396c572b810SHidetoshi Shimokawa fwohci_ircv(struct fwohci_softc *sc, struct fwohci_dbch *dbch, int count) 23973c60ba66SKatsushi Kobayashi { 23983c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr = dbch->top, *odb_tr; 23993c60ba66SKatsushi Kobayashi struct firewire_comm *fc = (struct firewire_comm *)sc; 24003c60ba66SKatsushi Kobayashi int z = 1; 24013c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 24023c60ba66SKatsushi Kobayashi u_int8_t *ld; 24033c60ba66SKatsushi Kobayashi u_int32_t off = NULL; 24043c60ba66SKatsushi Kobayashi u_int32_t stat; 24053c60ba66SKatsushi Kobayashi u_int32_t *qld; 24063c60ba66SKatsushi Kobayashi u_int32_t reg; 24073c60ba66SKatsushi Kobayashi u_int spd; 24083c60ba66SKatsushi Kobayashi u_int dmach; 24093c60ba66SKatsushi Kobayashi int len, i, plen; 24103c60ba66SKatsushi Kobayashi caddr_t buf; 24113c60ba66SKatsushi Kobayashi 24123c60ba66SKatsushi Kobayashi for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){ 24133c60ba66SKatsushi Kobayashi if( &sc->ir[dmach] == dbch){ 24143c60ba66SKatsushi Kobayashi off = OHCI_IROFF(dmach); 24153c60ba66SKatsushi Kobayashi break; 24163c60ba66SKatsushi Kobayashi } 24173c60ba66SKatsushi Kobayashi } 24183c60ba66SKatsushi Kobayashi if(off == NULL){ 24193c60ba66SKatsushi Kobayashi return; 24203c60ba66SKatsushi Kobayashi } 24213c60ba66SKatsushi Kobayashi if(!(dbch->xferq.flag & FWXFERQ_RUNNING)){ 24223c60ba66SKatsushi Kobayashi fwohci_irx_disable(&sc->fc, dmach); 24233c60ba66SKatsushi Kobayashi return; 24243c60ba66SKatsushi Kobayashi } 24253c60ba66SKatsushi Kobayashi 24263c60ba66SKatsushi Kobayashi odb_tr = NULL; 24273c60ba66SKatsushi Kobayashi db_tr = dbch->top; 24283c60ba66SKatsushi Kobayashi i = 0; 24293c60ba66SKatsushi Kobayashi while ((reg = db_tr->db[0].db.desc.status) & 0x1f) { 2430783058faSHidetoshi Shimokawa if (count >= 0 && count-- == 0) 2431783058faSHidetoshi Shimokawa break; 24323c60ba66SKatsushi Kobayashi ld = (u_int8_t *)db_tr->buf; 24333c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_PACKET) { 24343c60ba66SKatsushi Kobayashi /* skip timeStamp */ 24353c60ba66SKatsushi Kobayashi ld += sizeof(struct fwohci_trailer); 24363c60ba66SKatsushi Kobayashi } 24373c60ba66SKatsushi Kobayashi qld = (u_int32_t *)ld; 24383c60ba66SKatsushi Kobayashi len = dbch->xferq.psize - (db_tr->db[0].db.desc.count); 24393c60ba66SKatsushi Kobayashi /* 24403c60ba66SKatsushi Kobayashi { 24413c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "%04x %2x 0x%08x 0x%08x 0x%08x 0x%08x\n", len, 24423c60ba66SKatsushi Kobayashi db_tr->db[0].db.desc.status & 0x1f, qld[0],qld[1],qld[2],qld[3]); 24433c60ba66SKatsushi Kobayashi } 24443c60ba66SKatsushi Kobayashi */ 24453c60ba66SKatsushi Kobayashi fp=(struct fw_pkt *)ld; 24463c60ba66SKatsushi Kobayashi qld[0] = htonl(qld[0]); 24473c60ba66SKatsushi Kobayashi plen = sizeof(struct fw_isohdr) 24483c60ba66SKatsushi Kobayashi + ntohs(fp->mode.stream.len) + sizeof(u_int32_t); 24493c60ba66SKatsushi Kobayashi ld += plen; 24503c60ba66SKatsushi Kobayashi len -= plen; 24513c60ba66SKatsushi Kobayashi buf = db_tr->buf; 24523c60ba66SKatsushi Kobayashi db_tr->buf = NULL; 24533c60ba66SKatsushi Kobayashi stat = reg & 0x1f; 24543c60ba66SKatsushi Kobayashi spd = reg & 0x3; 24553c60ba66SKatsushi Kobayashi switch(stat){ 24563c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 24573c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND: 24583c60ba66SKatsushi Kobayashi fw_rcv(&sc->fc, buf, plen - sizeof(u_int32_t), dmach, sizeof(u_int32_t), spd); 24593c60ba66SKatsushi Kobayashi break; 24603c60ba66SKatsushi Kobayashi default: 24613c60ba66SKatsushi Kobayashi free(buf, M_DEVBUF); 24623c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "Isochronous receive err %02x\n", stat); 24633c60ba66SKatsushi Kobayashi break; 24643c60ba66SKatsushi Kobayashi } 24653c60ba66SKatsushi Kobayashi i++; 24663c60ba66SKatsushi Kobayashi fwohci_add_rx_buf(db_tr, dbch->xferq.psize, 24673c60ba66SKatsushi Kobayashi dbch->xferq.flag, 0, NULL); 24683c60ba66SKatsushi Kobayashi db_tr->db[0].db.desc.depend &= ~0xf; 24693c60ba66SKatsushi Kobayashi if(dbch->pdb_tr != NULL){ 24703c60ba66SKatsushi Kobayashi dbch->pdb_tr->db[0].db.desc.depend |= z; 24713c60ba66SKatsushi Kobayashi } else { 24723c60ba66SKatsushi Kobayashi /* XXX should be rewritten in better way */ 24733c60ba66SKatsushi Kobayashi dbch->bottom->db[0].db.desc.depend |= z; 24743c60ba66SKatsushi Kobayashi } 24753c60ba66SKatsushi Kobayashi dbch->pdb_tr = db_tr; 24763c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 24773c60ba66SKatsushi Kobayashi } 24783c60ba66SKatsushi Kobayashi dbch->top = db_tr; 24793c60ba66SKatsushi Kobayashi reg = OREAD(sc, OHCI_DMACTL(off)); 24803c60ba66SKatsushi Kobayashi if (reg & OHCI_CNTL_DMA_ACTIVE) 24813c60ba66SKatsushi Kobayashi return; 24823c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "IR DMA %d stopped at %x status=%x (%d)\n", 24833c60ba66SKatsushi Kobayashi dmach, OREAD(sc, OHCI_DMACMD(off)), reg, i); 24843c60ba66SKatsushi Kobayashi dbch->top = db_tr; 24853c60ba66SKatsushi Kobayashi fwohci_irx_enable(fc, dmach); 24863c60ba66SKatsushi Kobayashi } 24873c60ba66SKatsushi Kobayashi 24883c60ba66SKatsushi Kobayashi #define PLEN(x) (((ntohs(x))+0x3) & ~0x3) 24893c60ba66SKatsushi Kobayashi static int 24903c60ba66SKatsushi Kobayashi fwohci_get_plen(struct fwohci_softc *sc, struct fw_pkt *fp, int hlen) 24913c60ba66SKatsushi Kobayashi { 24923c60ba66SKatsushi Kobayashi int i; 24933c60ba66SKatsushi Kobayashi 24943c60ba66SKatsushi Kobayashi for( i = 4; i < hlen ; i+=4){ 24953c60ba66SKatsushi Kobayashi fp->mode.ld[i/4] = htonl(fp->mode.ld[i/4]); 24963c60ba66SKatsushi Kobayashi } 24973c60ba66SKatsushi Kobayashi 24983c60ba66SKatsushi Kobayashi switch(fp->mode.common.tcode){ 24993c60ba66SKatsushi Kobayashi case FWTCODE_RREQQ: 25003c60ba66SKatsushi Kobayashi return sizeof(fp->mode.rreqq) + sizeof(u_int32_t); 25013c60ba66SKatsushi Kobayashi case FWTCODE_WRES: 25023c60ba66SKatsushi Kobayashi return sizeof(fp->mode.wres) + sizeof(u_int32_t); 25033c60ba66SKatsushi Kobayashi case FWTCODE_WREQQ: 25043c60ba66SKatsushi Kobayashi return sizeof(fp->mode.wreqq) + sizeof(u_int32_t); 25053c60ba66SKatsushi Kobayashi case FWTCODE_RREQB: 25063c60ba66SKatsushi Kobayashi return sizeof(fp->mode.rreqb) + sizeof(u_int32_t); 25073c60ba66SKatsushi Kobayashi case FWTCODE_RRESQ: 25083c60ba66SKatsushi Kobayashi return sizeof(fp->mode.rresq) + sizeof(u_int32_t); 25093c60ba66SKatsushi Kobayashi case FWTCODE_WREQB: 25103c60ba66SKatsushi Kobayashi return sizeof(struct fw_asyhdr) + PLEN(fp->mode.wreqb.len) 25113c60ba66SKatsushi Kobayashi + sizeof(u_int32_t); 25123c60ba66SKatsushi Kobayashi case FWTCODE_LREQ: 25133c60ba66SKatsushi Kobayashi return sizeof(struct fw_asyhdr) + PLEN(fp->mode.lreq.len) 25143c60ba66SKatsushi Kobayashi + sizeof(u_int32_t); 25153c60ba66SKatsushi Kobayashi case FWTCODE_RRESB: 25163c60ba66SKatsushi Kobayashi return sizeof(struct fw_asyhdr) + PLEN(fp->mode.rresb.len) 25173c60ba66SKatsushi Kobayashi + sizeof(u_int32_t); 25183c60ba66SKatsushi Kobayashi case FWTCODE_LRES: 25193c60ba66SKatsushi Kobayashi return sizeof(struct fw_asyhdr) + PLEN(fp->mode.lres.len) 25203c60ba66SKatsushi Kobayashi + sizeof(u_int32_t); 25213c60ba66SKatsushi Kobayashi case FWOHCITCODE_PHY: 25223c60ba66SKatsushi Kobayashi return 16; 25233c60ba66SKatsushi Kobayashi } 25243c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "Unknown tcode %d\n", fp->mode.common.tcode); 25253c60ba66SKatsushi Kobayashi return 0; 25263c60ba66SKatsushi Kobayashi } 25273c60ba66SKatsushi Kobayashi 2528c572b810SHidetoshi Shimokawa static void 2529c572b810SHidetoshi Shimokawa fwohci_arcv(struct fwohci_softc *sc, struct fwohci_dbch *dbch, int count) 25303c60ba66SKatsushi Kobayashi { 25313c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 25323c60ba66SKatsushi Kobayashi int z = 1; 25333c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 25343c60ba66SKatsushi Kobayashi u_int8_t *ld; 25353c60ba66SKatsushi Kobayashi u_int32_t stat, off; 25363c60ba66SKatsushi Kobayashi u_int spd; 25373c60ba66SKatsushi Kobayashi int len, plen, hlen, pcnt, poff = 0, rlen; 25383c60ba66SKatsushi Kobayashi int s; 25393c60ba66SKatsushi Kobayashi caddr_t buf; 25403c60ba66SKatsushi Kobayashi int resCount; 25413c60ba66SKatsushi Kobayashi 25423c60ba66SKatsushi Kobayashi if(&sc->arrq == dbch){ 25433c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 25443c60ba66SKatsushi Kobayashi }else if(&sc->arrs == dbch){ 25453c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 25463c60ba66SKatsushi Kobayashi }else{ 25473c60ba66SKatsushi Kobayashi return; 25483c60ba66SKatsushi Kobayashi } 25493c60ba66SKatsushi Kobayashi 25503c60ba66SKatsushi Kobayashi s = splfw(); 25513c60ba66SKatsushi Kobayashi db_tr = dbch->top; 25523c60ba66SKatsushi Kobayashi pcnt = 0; 25533c60ba66SKatsushi Kobayashi /* XXX we cannot handle a packet which lies in more than two buf */ 25543c60ba66SKatsushi Kobayashi while (db_tr->db[0].db.desc.status & OHCI_CNTL_DMA_ACTIVE) { 25553c60ba66SKatsushi Kobayashi ld = (u_int8_t *)db_tr->buf + dbch->buf_offset; 25563c60ba66SKatsushi Kobayashi resCount = db_tr->db[0].db.desc.count; 25573c60ba66SKatsushi Kobayashi len = dbch->xferq.psize - resCount 25583c60ba66SKatsushi Kobayashi - dbch->buf_offset; 25593c60ba66SKatsushi Kobayashi while (len > 0 ) { 2560783058faSHidetoshi Shimokawa if (count >= 0 && count-- == 0) 2561783058faSHidetoshi Shimokawa goto out; 25623c60ba66SKatsushi Kobayashi if(dbch->frag.buf != NULL){ 25633c60ba66SKatsushi Kobayashi buf = dbch->frag.buf; 25643c60ba66SKatsushi Kobayashi if (dbch->frag.plen < 0) { 25653c60ba66SKatsushi Kobayashi /* incomplete header */ 25663c60ba66SKatsushi Kobayashi int hlen; 25673c60ba66SKatsushi Kobayashi 25683c60ba66SKatsushi Kobayashi hlen = - dbch->frag.plen; 25693c60ba66SKatsushi Kobayashi rlen = hlen - dbch->frag.len; 25703c60ba66SKatsushi Kobayashi bcopy(ld, dbch->frag.buf + dbch->frag.len, rlen); 25713c60ba66SKatsushi Kobayashi ld += rlen; 25723c60ba66SKatsushi Kobayashi len -= rlen; 25733c60ba66SKatsushi Kobayashi dbch->frag.len += rlen; 25743c60ba66SKatsushi Kobayashi #if 0 25753c60ba66SKatsushi Kobayashi printf("(1)frag.plen=%d frag.len=%d rlen=%d len=%d\n", dbch->frag.plen, dbch->frag.len, rlen, len); 25763c60ba66SKatsushi Kobayashi #endif 25773c60ba66SKatsushi Kobayashi fp=(struct fw_pkt *)dbch->frag.buf; 25783c60ba66SKatsushi Kobayashi dbch->frag.plen 25793c60ba66SKatsushi Kobayashi = fwohci_get_plen(sc, fp, hlen); 25803c60ba66SKatsushi Kobayashi if (dbch->frag.plen == 0) 25813c60ba66SKatsushi Kobayashi goto out; 25823c60ba66SKatsushi Kobayashi } 25833c60ba66SKatsushi Kobayashi rlen = dbch->frag.plen - dbch->frag.len; 25843c60ba66SKatsushi Kobayashi #if 0 25853c60ba66SKatsushi Kobayashi printf("(2)frag.plen=%d frag.len=%d rlen=%d len=%d\n", dbch->frag.plen, dbch->frag.len, rlen, len); 25863c60ba66SKatsushi Kobayashi #endif 25873c60ba66SKatsushi Kobayashi bcopy(ld, dbch->frag.buf + dbch->frag.len, 25883c60ba66SKatsushi Kobayashi rlen); 25893c60ba66SKatsushi Kobayashi ld += rlen; 25903c60ba66SKatsushi Kobayashi len -= rlen; 25913c60ba66SKatsushi Kobayashi plen = dbch->frag.plen; 25923c60ba66SKatsushi Kobayashi dbch->frag.buf = NULL; 25933c60ba66SKatsushi Kobayashi dbch->frag.plen = 0; 25943c60ba66SKatsushi Kobayashi dbch->frag.len = 0; 25953c60ba66SKatsushi Kobayashi poff = 0; 25963c60ba66SKatsushi Kobayashi }else{ 25973c60ba66SKatsushi Kobayashi fp=(struct fw_pkt *)ld; 25983c60ba66SKatsushi Kobayashi fp->mode.ld[0] = htonl(fp->mode.ld[0]); 25993c60ba66SKatsushi Kobayashi switch(fp->mode.common.tcode){ 26003c60ba66SKatsushi Kobayashi case FWTCODE_RREQQ: 26013c60ba66SKatsushi Kobayashi case FWTCODE_WRES: 26023c60ba66SKatsushi Kobayashi case FWTCODE_WREQQ: 26033c60ba66SKatsushi Kobayashi case FWTCODE_RRESQ: 26043c60ba66SKatsushi Kobayashi case FWOHCITCODE_PHY: 26053c60ba66SKatsushi Kobayashi hlen = 12; 26063c60ba66SKatsushi Kobayashi break; 26073c60ba66SKatsushi Kobayashi case FWTCODE_RREQB: 26083c60ba66SKatsushi Kobayashi case FWTCODE_WREQB: 26093c60ba66SKatsushi Kobayashi case FWTCODE_LREQ: 26103c60ba66SKatsushi Kobayashi case FWTCODE_RRESB: 26113c60ba66SKatsushi Kobayashi case FWTCODE_LRES: 26123c60ba66SKatsushi Kobayashi hlen = 16; 26133c60ba66SKatsushi Kobayashi break; 26143c60ba66SKatsushi Kobayashi default: 26153c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "Unknown tcode %d\n", fp->mode.common.tcode); 26163c60ba66SKatsushi Kobayashi goto out; 26173c60ba66SKatsushi Kobayashi } 26183c60ba66SKatsushi Kobayashi if (len >= hlen) { 26193c60ba66SKatsushi Kobayashi plen = fwohci_get_plen(sc, fp, hlen); 26203c60ba66SKatsushi Kobayashi if (plen == 0) 26213c60ba66SKatsushi Kobayashi goto out; 26223c60ba66SKatsushi Kobayashi plen = (plen + 3) & ~3; 26233c60ba66SKatsushi Kobayashi len -= plen; 26243c60ba66SKatsushi Kobayashi } else { 26253c60ba66SKatsushi Kobayashi plen = -hlen; 26263c60ba66SKatsushi Kobayashi len -= hlen; 26273c60ba66SKatsushi Kobayashi } 26283c60ba66SKatsushi Kobayashi if(resCount > 0 || len > 0){ 26293c60ba66SKatsushi Kobayashi buf = malloc( dbch->xferq.psize, 26303c60ba66SKatsushi Kobayashi M_DEVBUF, M_NOWAIT); 26313c60ba66SKatsushi Kobayashi if(buf == NULL){ 26323c60ba66SKatsushi Kobayashi printf("cannot malloc!\n"); 26333c60ba66SKatsushi Kobayashi free(db_tr->buf, M_DEVBUF); 26343c60ba66SKatsushi Kobayashi goto out; 26353c60ba66SKatsushi Kobayashi } 26363c60ba66SKatsushi Kobayashi bcopy(ld, buf, plen); 26373c60ba66SKatsushi Kobayashi poff = 0; 26383c60ba66SKatsushi Kobayashi dbch->frag.buf = NULL; 26393c60ba66SKatsushi Kobayashi dbch->frag.plen = 0; 26403c60ba66SKatsushi Kobayashi dbch->frag.len = 0; 26413c60ba66SKatsushi Kobayashi }else if(len < 0){ 26423c60ba66SKatsushi Kobayashi dbch->frag.buf = db_tr->buf; 26433c60ba66SKatsushi Kobayashi if (plen < 0) { 26443c60ba66SKatsushi Kobayashi #if 0 26453c60ba66SKatsushi Kobayashi printf("plen < 0:" 26463c60ba66SKatsushi Kobayashi "hlen: %d len: %d\n", 26473c60ba66SKatsushi Kobayashi hlen, len); 26483c60ba66SKatsushi Kobayashi #endif 26493c60ba66SKatsushi Kobayashi dbch->frag.len = hlen + len; 26503c60ba66SKatsushi Kobayashi dbch->frag.plen = -hlen; 26513c60ba66SKatsushi Kobayashi } else { 26523c60ba66SKatsushi Kobayashi dbch->frag.len = plen + len; 26533c60ba66SKatsushi Kobayashi dbch->frag.plen = plen; 26543c60ba66SKatsushi Kobayashi } 26553c60ba66SKatsushi Kobayashi bcopy(ld, db_tr->buf, dbch->frag.len); 26563c60ba66SKatsushi Kobayashi buf = NULL; 26573c60ba66SKatsushi Kobayashi }else{ 26583c60ba66SKatsushi Kobayashi buf = db_tr->buf; 26593c60ba66SKatsushi Kobayashi poff = ld - (u_int8_t *)buf; 26603c60ba66SKatsushi Kobayashi dbch->frag.buf = NULL; 26613c60ba66SKatsushi Kobayashi dbch->frag.plen = 0; 26623c60ba66SKatsushi Kobayashi dbch->frag.len = 0; 26633c60ba66SKatsushi Kobayashi } 26643c60ba66SKatsushi Kobayashi ld += plen; 26653c60ba66SKatsushi Kobayashi } 26663c60ba66SKatsushi Kobayashi if( buf != NULL){ 26673c60ba66SKatsushi Kobayashi /* DMA result-code will be written at the tail of packet */ 26683c60ba66SKatsushi Kobayashi stat = ((struct fwohci_trailer *)(ld - sizeof(struct fwohci_trailer)))->stat; 26693c60ba66SKatsushi Kobayashi spd = (stat >> 5) & 0x3; 26703c60ba66SKatsushi Kobayashi stat &= 0x1f; 26713c60ba66SKatsushi Kobayashi switch(stat){ 26723c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND: 26733c60ba66SKatsushi Kobayashi #if 0 26743c60ba66SKatsushi Kobayashi printf("fwohci_arcv: ack pending..\n"); 26753c60ba66SKatsushi Kobayashi #endif 26763c60ba66SKatsushi Kobayashi /* fall through */ 26773c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 26783c60ba66SKatsushi Kobayashi if( poff != 0 ) 26793c60ba66SKatsushi Kobayashi bcopy(buf+poff, buf, plen - 4); 26803c60ba66SKatsushi Kobayashi fw_rcv(&sc->fc, buf, plen - sizeof(struct fwohci_trailer), 0, 0, spd); 26813c60ba66SKatsushi Kobayashi break; 26823c60ba66SKatsushi Kobayashi case FWOHCIEV_BUSRST: 26833c60ba66SKatsushi Kobayashi free(buf, M_DEVBUF); 26843c60ba66SKatsushi Kobayashi if (sc->fc.status != FWBUSRESET) 26853c60ba66SKatsushi Kobayashi printf("got BUSRST packet!?\n"); 26863c60ba66SKatsushi Kobayashi break; 26873c60ba66SKatsushi Kobayashi default: 26883c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "Async DMA Receive error err = %02x %s\n", stat, fwohcicode[stat]); 26893c60ba66SKatsushi Kobayashi #if 0 /* XXX */ 26903c60ba66SKatsushi Kobayashi goto out; 26913c60ba66SKatsushi Kobayashi #endif 26923c60ba66SKatsushi Kobayashi break; 26933c60ba66SKatsushi Kobayashi } 26943c60ba66SKatsushi Kobayashi } 26953c60ba66SKatsushi Kobayashi pcnt ++; 26963c60ba66SKatsushi Kobayashi }; 26973c60ba66SKatsushi Kobayashi out: 26983c60ba66SKatsushi Kobayashi if (resCount == 0) { 26993c60ba66SKatsushi Kobayashi /* done on this buffer */ 27003c60ba66SKatsushi Kobayashi fwohci_add_rx_buf(db_tr, dbch->xferq.psize, 27013c60ba66SKatsushi Kobayashi dbch->xferq.flag, 0, NULL); 27023c60ba66SKatsushi Kobayashi dbch->bottom->db[0].db.desc.depend |= z; 27033c60ba66SKatsushi Kobayashi dbch->bottom = db_tr; 27043c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 27053c60ba66SKatsushi Kobayashi dbch->top = db_tr; 27063c60ba66SKatsushi Kobayashi dbch->buf_offset = 0; 27073c60ba66SKatsushi Kobayashi } else { 27083c60ba66SKatsushi Kobayashi dbch->buf_offset = dbch->xferq.psize - resCount; 27093c60ba66SKatsushi Kobayashi break; 27103c60ba66SKatsushi Kobayashi } 27113c60ba66SKatsushi Kobayashi /* XXX make sure DMA is not dead */ 27123c60ba66SKatsushi Kobayashi } 27133c60ba66SKatsushi Kobayashi #if 0 27143c60ba66SKatsushi Kobayashi if (pcnt < 1) 27153c60ba66SKatsushi Kobayashi printf("fwohci_arcv: no packets\n"); 27163c60ba66SKatsushi Kobayashi #endif 27173c60ba66SKatsushi Kobayashi splx(s); 27183c60ba66SKatsushi Kobayashi } 2719