1098ca2bdSWarner Losh /*- 277ee030bSHidetoshi Shimokawa * Copyright (c) 2003 Hidetoshi Shimokawa 33c60ba66SKatsushi Kobayashi * Copyright (c) 1998-2002 Katsushi Kobayashi and Hidetoshi Shimokawa 43c60ba66SKatsushi Kobayashi * All rights reserved. 53c60ba66SKatsushi Kobayashi * 63c60ba66SKatsushi Kobayashi * Redistribution and use in source and binary forms, with or without 73c60ba66SKatsushi Kobayashi * modification, are permitted provided that the following conditions 83c60ba66SKatsushi Kobayashi * are met: 93c60ba66SKatsushi Kobayashi * 1. Redistributions of source code must retain the above copyright 103c60ba66SKatsushi Kobayashi * notice, this list of conditions and the following disclaimer. 113c60ba66SKatsushi Kobayashi * 2. Redistributions in binary form must reproduce the above copyright 123c60ba66SKatsushi Kobayashi * notice, this list of conditions and the following disclaimer in the 133c60ba66SKatsushi Kobayashi * documentation and/or other materials provided with the distribution. 143c60ba66SKatsushi Kobayashi * 3. All advertising materials mentioning features or use of this software 153c60ba66SKatsushi Kobayashi * must display the acknowledgement as bellow: 163c60ba66SKatsushi Kobayashi * 178da326fdSHidetoshi Shimokawa * This product includes software developed by K. Kobayashi and H. Shimokawa 183c60ba66SKatsushi Kobayashi * 193c60ba66SKatsushi Kobayashi * 4. The name of the author may not be used to endorse or promote products 203c60ba66SKatsushi Kobayashi * derived from this software without specific prior written permission. 213c60ba66SKatsushi Kobayashi * 223c60ba66SKatsushi Kobayashi * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 233c60ba66SKatsushi Kobayashi * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 243c60ba66SKatsushi Kobayashi * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 253c60ba66SKatsushi Kobayashi * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, 263c60ba66SKatsushi Kobayashi * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 273c60ba66SKatsushi Kobayashi * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 283c60ba66SKatsushi Kobayashi * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 293c60ba66SKatsushi Kobayashi * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 303c60ba66SKatsushi Kobayashi * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN 313c60ba66SKatsushi Kobayashi * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 323c60ba66SKatsushi Kobayashi * POSSIBILITY OF SUCH DAMAGE. 333c60ba66SKatsushi Kobayashi * 343c60ba66SKatsushi Kobayashi * $FreeBSD$ 353c60ba66SKatsushi Kobayashi * 363c60ba66SKatsushi Kobayashi */ 378da326fdSHidetoshi Shimokawa 383c60ba66SKatsushi Kobayashi #define ATRQ_CH 0 393c60ba66SKatsushi Kobayashi #define ATRS_CH 1 403c60ba66SKatsushi Kobayashi #define ARRQ_CH 2 413c60ba66SKatsushi Kobayashi #define ARRS_CH 3 423c60ba66SKatsushi Kobayashi #define ITX_CH 4 433c60ba66SKatsushi Kobayashi #define IRX_CH 0x24 443c60ba66SKatsushi Kobayashi 453c60ba66SKatsushi Kobayashi #include <sys/param.h> 463c60ba66SKatsushi Kobayashi #include <sys/systm.h> 473c60ba66SKatsushi Kobayashi #include <sys/mbuf.h> 483c60ba66SKatsushi Kobayashi #include <sys/malloc.h> 493c60ba66SKatsushi Kobayashi #include <sys/sockio.h> 506b3ecf71SHidetoshi Shimokawa #include <sys/sysctl.h> 513c60ba66SKatsushi Kobayashi #include <sys/bus.h> 523c60ba66SKatsushi Kobayashi #include <sys/kernel.h> 533c60ba66SKatsushi Kobayashi #include <sys/conf.h> 5477ee030bSHidetoshi Shimokawa #include <sys/endian.h> 559950b741SHidetoshi Shimokawa #include <sys/kdb.h> 563c60ba66SKatsushi Kobayashi 573c60ba66SKatsushi Kobayashi #include <machine/bus.h> 583c60ba66SKatsushi Kobayashi 5910d3ed64SHidetoshi Shimokawa #if defined(__DragonFly__) || __FreeBSD_version < 500000 60170e7a20SHidetoshi Shimokawa #include <machine/clock.h> /* for DELAY() */ 61170e7a20SHidetoshi Shimokawa #endif 62170e7a20SHidetoshi Shimokawa 6310d3ed64SHidetoshi Shimokawa #ifdef __DragonFly__ 6410d3ed64SHidetoshi Shimokawa #include "firewire.h" 6510d3ed64SHidetoshi Shimokawa #include "firewirereg.h" 6610d3ed64SHidetoshi Shimokawa #include "fwdma.h" 6710d3ed64SHidetoshi Shimokawa #include "fwohcireg.h" 6810d3ed64SHidetoshi Shimokawa #include "fwohcivar.h" 6910d3ed64SHidetoshi Shimokawa #include "firewire_phy.h" 7010d3ed64SHidetoshi Shimokawa #else 713c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire.h> 723c60ba66SKatsushi Kobayashi #include <dev/firewire/firewirereg.h> 7377ee030bSHidetoshi Shimokawa #include <dev/firewire/fwdma.h> 743c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcireg.h> 753c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcivar.h> 763c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire_phy.h> 7710d3ed64SHidetoshi Shimokawa #endif 783c60ba66SKatsushi Kobayashi 793c60ba66SKatsushi Kobayashi #undef OHCI_DEBUG 808da326fdSHidetoshi Shimokawa 816b3ecf71SHidetoshi Shimokawa static int nocyclemaster = 0; 82ac2d2894SHidetoshi Shimokawa int firewire_phydma_enable = 1; 836b3ecf71SHidetoshi Shimokawa SYSCTL_DECL(_hw_firewire); 846b3ecf71SHidetoshi Shimokawa SYSCTL_INT(_hw_firewire, OID_AUTO, nocyclemaster, CTLFLAG_RW, &nocyclemaster, 0, 856b3ecf71SHidetoshi Shimokawa "Do not send cycle start packets"); 86ac2d2894SHidetoshi Shimokawa SYSCTL_INT(_hw_firewire, OID_AUTO, phydma_enable, CTLFLAG_RW, 87ac2d2894SHidetoshi Shimokawa &firewire_phydma_enable, 1, "Allow physical request DMA from firewire"); 88ac2d2894SHidetoshi Shimokawa TUNABLE_INT("hw.firewire.phydma_enable", &firewire_phydma_enable); 896b3ecf71SHidetoshi Shimokawa 903c60ba66SKatsushi Kobayashi static char dbcode[16][0x10]={"OUTM", "OUTL","INPM","INPL", 913c60ba66SKatsushi Kobayashi "STOR","LOAD","NOP ","STOP",}; 9277ee030bSHidetoshi Shimokawa 933c60ba66SKatsushi Kobayashi static char dbkey[8][0x10]={"ST0", "ST1","ST2","ST3", 943c60ba66SKatsushi Kobayashi "UNDEF","REG","SYS","DEV"}; 9577ee030bSHidetoshi Shimokawa static char dbcond[4][0x10]={"NEV","C=1", "C=0", "ALL"}; 963c60ba66SKatsushi Kobayashi char fwohcicode[32][0x20]={ 973c60ba66SKatsushi Kobayashi "No stat","Undef","long","miss Ack err", 989950b741SHidetoshi Shimokawa "FIFO underrun","FIFO overrun","desc err", "data read err", 993c60ba66SKatsushi Kobayashi "data write err","bus reset","timeout","tcode err", 1003c60ba66SKatsushi Kobayashi "Undef","Undef","unknown event","flushed", 1013c60ba66SKatsushi Kobayashi "Undef","ack complete","ack pend","Undef", 1023c60ba66SKatsushi Kobayashi "ack busy_X","ack busy_A","ack busy_B","Undef", 1033c60ba66SKatsushi Kobayashi "Undef","Undef","Undef","ack tardy", 1043c60ba66SKatsushi Kobayashi "Undef","ack data_err","ack type_err",""}; 10577ee030bSHidetoshi Shimokawa 1060bc666e0SHidetoshi Shimokawa #define MAX_SPEED 3 10748087829SHidetoshi Shimokawa extern char *linkspeed[]; 10803161bbcSDoug Rabson uint32_t tagbit[4] = { 1 << 28, 1 << 29, 1 << 30, 1 << 31}; 1093c60ba66SKatsushi Kobayashi 1103c60ba66SKatsushi Kobayashi static struct tcode_info tinfo[] = { 1119950b741SHidetoshi Shimokawa /* hdr_len block flag valid_response */ 1129950b741SHidetoshi Shimokawa /* 0 WREQQ */ {16, FWTI_REQ | FWTI_TLABEL, FWTCODE_WRES}, 1139950b741SHidetoshi Shimokawa /* 1 WREQB */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY, FWTCODE_WRES}, 1149950b741SHidetoshi Shimokawa /* 2 WRES */ {12, FWTI_RES, 0xff}, 1159950b741SHidetoshi Shimokawa /* 3 XXX */ { 0, 0, 0xff}, 1169950b741SHidetoshi Shimokawa /* 4 RREQQ */ {12, FWTI_REQ | FWTI_TLABEL, FWTCODE_RRESQ}, 1179950b741SHidetoshi Shimokawa /* 5 RREQB */ {16, FWTI_REQ | FWTI_TLABEL, FWTCODE_RRESB}, 1189950b741SHidetoshi Shimokawa /* 6 RRESQ */ {16, FWTI_RES, 0xff}, 1199950b741SHidetoshi Shimokawa /* 7 RRESB */ {16, FWTI_RES | FWTI_BLOCK_ASY, 0xff}, 1209950b741SHidetoshi Shimokawa /* 8 CYCS */ { 0, 0, 0xff}, 1219950b741SHidetoshi Shimokawa /* 9 LREQ */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY, FWTCODE_LRES}, 1229950b741SHidetoshi Shimokawa /* a STREAM */ { 4, FWTI_REQ | FWTI_BLOCK_STR, 0xff}, 1239950b741SHidetoshi Shimokawa /* b LRES */ {16, FWTI_RES | FWTI_BLOCK_ASY, 0xff}, 1249950b741SHidetoshi Shimokawa /* c XXX */ { 0, 0, 0xff}, 1259950b741SHidetoshi Shimokawa /* d XXX */ { 0, 0, 0xff}, 1269950b741SHidetoshi Shimokawa /* e PHY */ {12, FWTI_REQ, 0xff}, 1279950b741SHidetoshi Shimokawa /* f XXX */ { 0, 0, 0xff} 1283c60ba66SKatsushi Kobayashi }; 1293c60ba66SKatsushi Kobayashi 1303c60ba66SKatsushi Kobayashi #define OHCI_WRITE_SIGMASK 0xffff0000 1313c60ba66SKatsushi Kobayashi #define OHCI_READ_SIGMASK 0xffff0000 1323c60ba66SKatsushi Kobayashi 1333c60ba66SKatsushi Kobayashi #define OWRITE(sc, r, x) bus_space_write_4((sc)->bst, (sc)->bsh, (r), (x)) 1343c60ba66SKatsushi Kobayashi #define OREAD(sc, r) bus_space_read_4((sc)->bst, (sc)->bsh, (r)) 1353c60ba66SKatsushi Kobayashi 136d09a5d6fSHidetoshi Shimokawa static void fwohci_ibr (struct firewire_comm *); 137d09a5d6fSHidetoshi Shimokawa static void fwohci_db_init (struct fwohci_softc *, struct fwohci_dbch *); 138d09a5d6fSHidetoshi Shimokawa static void fwohci_db_free (struct fwohci_dbch *); 139d09a5d6fSHidetoshi Shimokawa static void fwohci_arcv (struct fwohci_softc *, struct fwohci_dbch *, int); 140d09a5d6fSHidetoshi Shimokawa static void fwohci_txd (struct fwohci_softc *, struct fwohci_dbch *); 141d09a5d6fSHidetoshi Shimokawa static void fwohci_start_atq (struct firewire_comm *); 142d09a5d6fSHidetoshi Shimokawa static void fwohci_start_ats (struct firewire_comm *); 143d09a5d6fSHidetoshi Shimokawa static void fwohci_start (struct fwohci_softc *, struct fwohci_dbch *); 14403161bbcSDoug Rabson static uint32_t fwphy_wrdata ( struct fwohci_softc *, uint32_t, uint32_t); 14503161bbcSDoug Rabson static uint32_t fwphy_rddata ( struct fwohci_softc *, uint32_t); 146d09a5d6fSHidetoshi Shimokawa static int fwohci_rx_enable (struct fwohci_softc *, struct fwohci_dbch *); 147d09a5d6fSHidetoshi Shimokawa static int fwohci_tx_enable (struct fwohci_softc *, struct fwohci_dbch *); 148d09a5d6fSHidetoshi Shimokawa static int fwohci_irx_enable (struct firewire_comm *, int); 149d09a5d6fSHidetoshi Shimokawa static int fwohci_irx_disable (struct firewire_comm *, int); 15077ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 15103161bbcSDoug Rabson static void fwohci_irx_post (struct firewire_comm *, uint32_t *); 15277ee030bSHidetoshi Shimokawa #endif 153d09a5d6fSHidetoshi Shimokawa static int fwohci_itxbuf_enable (struct firewire_comm *, int); 154d09a5d6fSHidetoshi Shimokawa static int fwohci_itx_disable (struct firewire_comm *, int); 155d09a5d6fSHidetoshi Shimokawa static void fwohci_timeout (void *); 156d09a5d6fSHidetoshi Shimokawa static void fwohci_set_intr (struct firewire_comm *, int); 15777ee030bSHidetoshi Shimokawa 158d09a5d6fSHidetoshi Shimokawa static int fwohci_add_rx_buf (struct fwohci_dbch *, struct fwohcidb_tr *, int, struct fwdma_alloc *); 159d09a5d6fSHidetoshi Shimokawa static int fwohci_add_tx_buf (struct fwohci_dbch *, struct fwohcidb_tr *, int); 16003161bbcSDoug Rabson static void dump_db (struct fwohci_softc *, uint32_t); 16103161bbcSDoug Rabson static void print_db (struct fwohcidb_tr *, struct fwohcidb *, uint32_t , uint32_t); 16203161bbcSDoug Rabson static void dump_dma (struct fwohci_softc *, uint32_t); 16303161bbcSDoug Rabson static uint32_t fwohci_cyctimer (struct firewire_comm *); 164d09a5d6fSHidetoshi Shimokawa static void fwohci_rbuf_update (struct fwohci_softc *, int); 165d09a5d6fSHidetoshi Shimokawa static void fwohci_tbuf_update (struct fwohci_softc *, int); 166d09a5d6fSHidetoshi Shimokawa void fwohci_txbufdb (struct fwohci_softc *, int , struct fw_bulkxfer *); 1679950b741SHidetoshi Shimokawa static void fwohci_task_busreset(void *, int); 1689950b741SHidetoshi Shimokawa static void fwohci_task_sid(void *, int); 1699950b741SHidetoshi Shimokawa static void fwohci_task_dma(void *, int); 1703c60ba66SKatsushi Kobayashi 1713c60ba66SKatsushi Kobayashi /* 1723c60ba66SKatsushi Kobayashi * memory allocated for DMA programs 1733c60ba66SKatsushi Kobayashi */ 1743c60ba66SKatsushi Kobayashi #define DMA_PROG_ALLOC (8 * PAGE_SIZE) 1753c60ba66SKatsushi Kobayashi 1763c60ba66SKatsushi Kobayashi #define NDB FWMAXQUEUE 1773c60ba66SKatsushi Kobayashi 1783c60ba66SKatsushi Kobayashi #define OHCI_VERSION 0x00 17973aa55baSHidetoshi Shimokawa #define OHCI_ATRETRY 0x08 1803c60ba66SKatsushi Kobayashi #define OHCI_CROMHDR 0x18 1813c60ba66SKatsushi Kobayashi #define OHCI_BUS_OPT 0x20 1823c60ba66SKatsushi Kobayashi #define OHCI_BUSIRMC (1 << 31) 1833c60ba66SKatsushi Kobayashi #define OHCI_BUSCMC (1 << 30) 1843c60ba66SKatsushi Kobayashi #define OHCI_BUSISC (1 << 29) 1853c60ba66SKatsushi Kobayashi #define OHCI_BUSBMC (1 << 28) 1863c60ba66SKatsushi Kobayashi #define OHCI_BUSPMC (1 << 27) 1873c60ba66SKatsushi Kobayashi #define OHCI_BUSFNC OHCI_BUSIRMC | OHCI_BUSCMC | OHCI_BUSISC |\ 1883c60ba66SKatsushi Kobayashi OHCI_BUSBMC | OHCI_BUSPMC 1893c60ba66SKatsushi Kobayashi 1903c60ba66SKatsushi Kobayashi #define OHCI_EUID_HI 0x24 1913c60ba66SKatsushi Kobayashi #define OHCI_EUID_LO 0x28 1923c60ba66SKatsushi Kobayashi 1933c60ba66SKatsushi Kobayashi #define OHCI_CROMPTR 0x34 1943c60ba66SKatsushi Kobayashi #define OHCI_HCCCTL 0x50 1953c60ba66SKatsushi Kobayashi #define OHCI_HCCCTLCLR 0x54 1963c60ba66SKatsushi Kobayashi #define OHCI_AREQHI 0x100 1973c60ba66SKatsushi Kobayashi #define OHCI_AREQHICLR 0x104 1983c60ba66SKatsushi Kobayashi #define OHCI_AREQLO 0x108 1993c60ba66SKatsushi Kobayashi #define OHCI_AREQLOCLR 0x10c 2003c60ba66SKatsushi Kobayashi #define OHCI_PREQHI 0x110 2013c60ba66SKatsushi Kobayashi #define OHCI_PREQHICLR 0x114 2023c60ba66SKatsushi Kobayashi #define OHCI_PREQLO 0x118 2033c60ba66SKatsushi Kobayashi #define OHCI_PREQLOCLR 0x11c 2043c60ba66SKatsushi Kobayashi #define OHCI_PREQUPPER 0x120 2053c60ba66SKatsushi Kobayashi 2063c60ba66SKatsushi Kobayashi #define OHCI_SID_BUF 0x64 2073c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT 0x68 20877ee030bSHidetoshi Shimokawa #define OHCI_SID_ERR (1 << 31) 2093c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT_MASK 0xffc 2103c60ba66SKatsushi Kobayashi 2113c60ba66SKatsushi Kobayashi #define OHCI_IT_STAT 0x90 2123c60ba66SKatsushi Kobayashi #define OHCI_IT_STATCLR 0x94 2133c60ba66SKatsushi Kobayashi #define OHCI_IT_MASK 0x98 2143c60ba66SKatsushi Kobayashi #define OHCI_IT_MASKCLR 0x9c 2153c60ba66SKatsushi Kobayashi 2163c60ba66SKatsushi Kobayashi #define OHCI_IR_STAT 0xa0 2173c60ba66SKatsushi Kobayashi #define OHCI_IR_STATCLR 0xa4 2183c60ba66SKatsushi Kobayashi #define OHCI_IR_MASK 0xa8 2193c60ba66SKatsushi Kobayashi #define OHCI_IR_MASKCLR 0xac 2203c60ba66SKatsushi Kobayashi 2213c60ba66SKatsushi Kobayashi #define OHCI_LNKCTL 0xe0 2223c60ba66SKatsushi Kobayashi #define OHCI_LNKCTLCLR 0xe4 2233c60ba66SKatsushi Kobayashi 2243c60ba66SKatsushi Kobayashi #define OHCI_PHYACCESS 0xec 2253c60ba66SKatsushi Kobayashi #define OHCI_CYCLETIMER 0xf0 2263c60ba66SKatsushi Kobayashi 2273c60ba66SKatsushi Kobayashi #define OHCI_DMACTL(off) (off) 2283c60ba66SKatsushi Kobayashi #define OHCI_DMACTLCLR(off) (off + 4) 2293c60ba66SKatsushi Kobayashi #define OHCI_DMACMD(off) (off + 0xc) 2303c60ba66SKatsushi Kobayashi #define OHCI_DMAMATCH(off) (off + 0x10) 2313c60ba66SKatsushi Kobayashi 2323c60ba66SKatsushi Kobayashi #define OHCI_ATQOFF 0x180 2333c60ba66SKatsushi Kobayashi #define OHCI_ATQCTL OHCI_ATQOFF 2343c60ba66SKatsushi Kobayashi #define OHCI_ATQCTLCLR (OHCI_ATQOFF + 4) 2353c60ba66SKatsushi Kobayashi #define OHCI_ATQCMD (OHCI_ATQOFF + 0xc) 2363c60ba66SKatsushi Kobayashi #define OHCI_ATQMATCH (OHCI_ATQOFF + 0x10) 2373c60ba66SKatsushi Kobayashi 2383c60ba66SKatsushi Kobayashi #define OHCI_ATSOFF 0x1a0 2393c60ba66SKatsushi Kobayashi #define OHCI_ATSCTL OHCI_ATSOFF 2403c60ba66SKatsushi Kobayashi #define OHCI_ATSCTLCLR (OHCI_ATSOFF + 4) 2413c60ba66SKatsushi Kobayashi #define OHCI_ATSCMD (OHCI_ATSOFF + 0xc) 2423c60ba66SKatsushi Kobayashi #define OHCI_ATSMATCH (OHCI_ATSOFF + 0x10) 2433c60ba66SKatsushi Kobayashi 2443c60ba66SKatsushi Kobayashi #define OHCI_ARQOFF 0x1c0 2453c60ba66SKatsushi Kobayashi #define OHCI_ARQCTL OHCI_ARQOFF 2463c60ba66SKatsushi Kobayashi #define OHCI_ARQCTLCLR (OHCI_ARQOFF + 4) 2473c60ba66SKatsushi Kobayashi #define OHCI_ARQCMD (OHCI_ARQOFF + 0xc) 2483c60ba66SKatsushi Kobayashi #define OHCI_ARQMATCH (OHCI_ARQOFF + 0x10) 2493c60ba66SKatsushi Kobayashi 2503c60ba66SKatsushi Kobayashi #define OHCI_ARSOFF 0x1e0 2513c60ba66SKatsushi Kobayashi #define OHCI_ARSCTL OHCI_ARSOFF 2523c60ba66SKatsushi Kobayashi #define OHCI_ARSCTLCLR (OHCI_ARSOFF + 4) 2533c60ba66SKatsushi Kobayashi #define OHCI_ARSCMD (OHCI_ARSOFF + 0xc) 2543c60ba66SKatsushi Kobayashi #define OHCI_ARSMATCH (OHCI_ARSOFF + 0x10) 2553c60ba66SKatsushi Kobayashi 2563c60ba66SKatsushi Kobayashi #define OHCI_ITOFF(CH) (0x200 + 0x10 * (CH)) 2573c60ba66SKatsushi Kobayashi #define OHCI_ITCTL(CH) (OHCI_ITOFF(CH)) 2583c60ba66SKatsushi Kobayashi #define OHCI_ITCTLCLR(CH) (OHCI_ITOFF(CH) + 4) 2593c60ba66SKatsushi Kobayashi #define OHCI_ITCMD(CH) (OHCI_ITOFF(CH) + 0xc) 2603c60ba66SKatsushi Kobayashi 2613c60ba66SKatsushi Kobayashi #define OHCI_IROFF(CH) (0x400 + 0x20 * (CH)) 2623c60ba66SKatsushi Kobayashi #define OHCI_IRCTL(CH) (OHCI_IROFF(CH)) 2633c60ba66SKatsushi Kobayashi #define OHCI_IRCTLCLR(CH) (OHCI_IROFF(CH) + 4) 2643c60ba66SKatsushi Kobayashi #define OHCI_IRCMD(CH) (OHCI_IROFF(CH) + 0xc) 2653c60ba66SKatsushi Kobayashi #define OHCI_IRMATCH(CH) (OHCI_IROFF(CH) + 0x10) 2663c60ba66SKatsushi Kobayashi 2673c60ba66SKatsushi Kobayashi d_ioctl_t fwohci_ioctl; 2683c60ba66SKatsushi Kobayashi 2693c60ba66SKatsushi Kobayashi /* 2703c60ba66SKatsushi Kobayashi * Communication with PHY device 2713c60ba66SKatsushi Kobayashi */ 2729950b741SHidetoshi Shimokawa /* XXX need lock for phy access */ 27303161bbcSDoug Rabson static uint32_t 27403161bbcSDoug Rabson fwphy_wrdata( struct fwohci_softc *sc, uint32_t addr, uint32_t data) 2753c60ba66SKatsushi Kobayashi { 27603161bbcSDoug Rabson uint32_t fun; 2773c60ba66SKatsushi Kobayashi 2783c60ba66SKatsushi Kobayashi addr &= 0xf; 2793c60ba66SKatsushi Kobayashi data &= 0xff; 2803c60ba66SKatsushi Kobayashi 2813c60ba66SKatsushi Kobayashi fun = (PHYDEV_WRCMD | (addr << PHYDEV_REGADDR) | (data << PHYDEV_WRDATA)); 2823c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PHYACCESS, fun); 2833c60ba66SKatsushi Kobayashi DELAY(100); 2843c60ba66SKatsushi Kobayashi 2853c60ba66SKatsushi Kobayashi return(fwphy_rddata( sc, addr)); 2863c60ba66SKatsushi Kobayashi } 2873c60ba66SKatsushi Kobayashi 28803161bbcSDoug Rabson static uint32_t 2893c60ba66SKatsushi Kobayashi fwohci_set_bus_manager(struct firewire_comm *fc, u_int node) 2903c60ba66SKatsushi Kobayashi { 2913c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 2923c60ba66SKatsushi Kobayashi int i; 29303161bbcSDoug Rabson uint32_t bm; 2943c60ba66SKatsushi Kobayashi 2953c60ba66SKatsushi Kobayashi #define OHCI_CSR_DATA 0x0c 2963c60ba66SKatsushi Kobayashi #define OHCI_CSR_COMP 0x10 2973c60ba66SKatsushi Kobayashi #define OHCI_CSR_CONT 0x14 2983c60ba66SKatsushi Kobayashi #define OHCI_BUS_MANAGER_ID 0 2993c60ba66SKatsushi Kobayashi 3003c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_DATA, node); 3013c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_COMP, 0x3f); 3023c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_CONT, OHCI_BUS_MANAGER_ID); 3033c60ba66SKatsushi Kobayashi for (i = 0; !(OREAD(sc, OHCI_CSR_CONT) & (1<<31)) && (i < 1000); i++) 3044ed65ce9SHidetoshi Shimokawa DELAY(10); 3053c60ba66SKatsushi Kobayashi bm = OREAD(sc, OHCI_CSR_DATA); 30617c3d42cSHidetoshi Shimokawa if((bm & 0x3f) == 0x3f) 3073c60ba66SKatsushi Kobayashi bm = node; 308f9d9941fSHidetoshi Shimokawa if (firewire_debug) 30917c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, 31017c3d42cSHidetoshi Shimokawa "fw_set_bus_manager: %d->%d (loop=%d)\n", bm, node, i); 3113c60ba66SKatsushi Kobayashi 3123c60ba66SKatsushi Kobayashi return(bm); 3133c60ba66SKatsushi Kobayashi } 3143c60ba66SKatsushi Kobayashi 31503161bbcSDoug Rabson static uint32_t 316c572b810SHidetoshi Shimokawa fwphy_rddata(struct fwohci_softc *sc, u_int addr) 3173c60ba66SKatsushi Kobayashi { 31803161bbcSDoug Rabson uint32_t fun, stat; 319e4b13179SHidetoshi Shimokawa u_int i, retry = 0; 3203c60ba66SKatsushi Kobayashi 3213c60ba66SKatsushi Kobayashi addr &= 0xf; 322e4b13179SHidetoshi Shimokawa #define MAX_RETRY 100 323e4b13179SHidetoshi Shimokawa again: 324e4b13179SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_REG_FAIL); 3253c60ba66SKatsushi Kobayashi fun = PHYDEV_RDCMD | (addr << PHYDEV_REGADDR); 3263c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PHYACCESS, fun); 327e4b13179SHidetoshi Shimokawa for ( i = 0 ; i < MAX_RETRY ; i ++ ){ 3283c60ba66SKatsushi Kobayashi fun = OREAD(sc, OHCI_PHYACCESS); 3293c60ba66SKatsushi Kobayashi if ((fun & PHYDEV_RDCMD) == 0 && (fun & PHYDEV_RDDONE) != 0) 3303c60ba66SKatsushi Kobayashi break; 3314ed65ce9SHidetoshi Shimokawa DELAY(100); 3323c60ba66SKatsushi Kobayashi } 333e4b13179SHidetoshi Shimokawa if(i >= MAX_RETRY) { 334f9d9941fSHidetoshi Shimokawa if (firewire_debug) 3354ed65ce9SHidetoshi Shimokawa device_printf(sc->fc.dev, "phy read failed(1).\n"); 3361f2361f8SHidetoshi Shimokawa if (++retry < MAX_RETRY) { 3374ed65ce9SHidetoshi Shimokawa DELAY(100); 3381f2361f8SHidetoshi Shimokawa goto again; 3391f2361f8SHidetoshi Shimokawa } 340e4b13179SHidetoshi Shimokawa } 341e4b13179SHidetoshi Shimokawa /* Make sure that SCLK is started */ 342e4b13179SHidetoshi Shimokawa stat = OREAD(sc, FWOHCI_INTSTAT); 343e4b13179SHidetoshi Shimokawa if ((stat & OHCI_INT_REG_FAIL) != 0 || 344e4b13179SHidetoshi Shimokawa ((fun >> PHYDEV_REGADDR) & 0xf) != addr) { 345f9d9941fSHidetoshi Shimokawa if (firewire_debug) 3464ed65ce9SHidetoshi Shimokawa device_printf(sc->fc.dev, "phy read failed(2).\n"); 347e4b13179SHidetoshi Shimokawa if (++retry < MAX_RETRY) { 3484ed65ce9SHidetoshi Shimokawa DELAY(100); 349e4b13179SHidetoshi Shimokawa goto again; 350e4b13179SHidetoshi Shimokawa } 351e4b13179SHidetoshi Shimokawa } 352f9d9941fSHidetoshi Shimokawa if (firewire_debug || retry >= MAX_RETRY) 353e4b13179SHidetoshi Shimokawa device_printf(sc->fc.dev, 354f9c8c31dSHidetoshi Shimokawa "fwphy_rddata: 0x%x loop=%d, retry=%d\n", addr, i, retry); 355e4b13179SHidetoshi Shimokawa #undef MAX_RETRY 3563c60ba66SKatsushi Kobayashi return((fun >> PHYDEV_RDDATA )& 0xff); 3573c60ba66SKatsushi Kobayashi } 3583c60ba66SKatsushi Kobayashi /* Device specific ioctl. */ 3593c60ba66SKatsushi Kobayashi int 36089c9c53dSPoul-Henning Kamp fwohci_ioctl (struct cdev *dev, u_long cmd, caddr_t data, int flag, fw_proc *td) 3613c60ba66SKatsushi Kobayashi { 3623c60ba66SKatsushi Kobayashi struct firewire_softc *sc; 3633c60ba66SKatsushi Kobayashi struct fwohci_softc *fc; 3643c60ba66SKatsushi Kobayashi int unit = DEV2UNIT(dev); 3653c60ba66SKatsushi Kobayashi int err = 0; 3663c60ba66SKatsushi Kobayashi struct fw_reg_req_t *reg = (struct fw_reg_req_t *) data; 36703161bbcSDoug Rabson uint32_t *dmach = (uint32_t *) data; 3683c60ba66SKatsushi Kobayashi 3693c60ba66SKatsushi Kobayashi sc = devclass_get_softc(firewire_devclass, unit); 3703c60ba66SKatsushi Kobayashi if(sc == NULL){ 3713c60ba66SKatsushi Kobayashi return(EINVAL); 3723c60ba66SKatsushi Kobayashi } 3733c60ba66SKatsushi Kobayashi fc = (struct fwohci_softc *)sc->fc; 3743c60ba66SKatsushi Kobayashi 3753c60ba66SKatsushi Kobayashi if (!data) 3763c60ba66SKatsushi Kobayashi return(EINVAL); 3773c60ba66SKatsushi Kobayashi 3783c60ba66SKatsushi Kobayashi switch (cmd) { 3793c60ba66SKatsushi Kobayashi case FWOHCI_WRREG: 3803c60ba66SKatsushi Kobayashi #define OHCI_MAX_REG 0x800 3813c60ba66SKatsushi Kobayashi if(reg->addr <= OHCI_MAX_REG){ 3823c60ba66SKatsushi Kobayashi OWRITE(fc, reg->addr, reg->data); 3833c60ba66SKatsushi Kobayashi reg->data = OREAD(fc, reg->addr); 3843c60ba66SKatsushi Kobayashi }else{ 3853c60ba66SKatsushi Kobayashi err = EINVAL; 3863c60ba66SKatsushi Kobayashi } 3873c60ba66SKatsushi Kobayashi break; 3883c60ba66SKatsushi Kobayashi case FWOHCI_RDREG: 3893c60ba66SKatsushi Kobayashi if(reg->addr <= OHCI_MAX_REG){ 3903c60ba66SKatsushi Kobayashi reg->data = OREAD(fc, reg->addr); 3913c60ba66SKatsushi Kobayashi }else{ 3923c60ba66SKatsushi Kobayashi err = EINVAL; 3933c60ba66SKatsushi Kobayashi } 3943c60ba66SKatsushi Kobayashi break; 3953c60ba66SKatsushi Kobayashi /* Read DMA descriptors for debug */ 3963c60ba66SKatsushi Kobayashi case DUMPDMA: 3973c60ba66SKatsushi Kobayashi if(*dmach <= OHCI_MAX_DMA_CH ){ 3983c60ba66SKatsushi Kobayashi dump_dma(fc, *dmach); 3993c60ba66SKatsushi Kobayashi dump_db(fc, *dmach); 4003c60ba66SKatsushi Kobayashi }else{ 4013c60ba66SKatsushi Kobayashi err = EINVAL; 4023c60ba66SKatsushi Kobayashi } 4033c60ba66SKatsushi Kobayashi break; 404f9c8c31dSHidetoshi Shimokawa /* Read/Write Phy registers */ 405f9c8c31dSHidetoshi Shimokawa #define OHCI_MAX_PHY_REG 0xf 406f9c8c31dSHidetoshi Shimokawa case FWOHCI_RDPHYREG: 407f9c8c31dSHidetoshi Shimokawa if (reg->addr <= OHCI_MAX_PHY_REG) 408f9c8c31dSHidetoshi Shimokawa reg->data = fwphy_rddata(fc, reg->addr); 409f9c8c31dSHidetoshi Shimokawa else 410f9c8c31dSHidetoshi Shimokawa err = EINVAL; 411f9c8c31dSHidetoshi Shimokawa break; 412f9c8c31dSHidetoshi Shimokawa case FWOHCI_WRPHYREG: 413f9c8c31dSHidetoshi Shimokawa if (reg->addr <= OHCI_MAX_PHY_REG) 414f9c8c31dSHidetoshi Shimokawa reg->data = fwphy_wrdata(fc, reg->addr, reg->data); 415f9c8c31dSHidetoshi Shimokawa else 416f9c8c31dSHidetoshi Shimokawa err = EINVAL; 417f9c8c31dSHidetoshi Shimokawa break; 4183c60ba66SKatsushi Kobayashi default: 419f9c8c31dSHidetoshi Shimokawa err = EINVAL; 4203c60ba66SKatsushi Kobayashi break; 4213c60ba66SKatsushi Kobayashi } 4223c60ba66SKatsushi Kobayashi return err; 4233c60ba66SKatsushi Kobayashi } 424c572b810SHidetoshi Shimokawa 425d0fd7bc6SHidetoshi Shimokawa static int 426d0fd7bc6SHidetoshi Shimokawa fwohci_probe_phy(struct fwohci_softc *sc, device_t dev) 4273c60ba66SKatsushi Kobayashi { 42803161bbcSDoug Rabson uint32_t reg, reg2; 429d0fd7bc6SHidetoshi Shimokawa int e1394a = 1; 430d0fd7bc6SHidetoshi Shimokawa /* 431d0fd7bc6SHidetoshi Shimokawa * probe PHY parameters 432d0fd7bc6SHidetoshi Shimokawa * 0. to prove PHY version, whether compliance of 1394a. 433d0fd7bc6SHidetoshi Shimokawa * 1. to probe maximum speed supported by the PHY and 434d0fd7bc6SHidetoshi Shimokawa * number of port supported by core-logic. 435d0fd7bc6SHidetoshi Shimokawa * It is not actually available port on your PC . 436d0fd7bc6SHidetoshi Shimokawa */ 437d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS); 43833662e36SHidetoshi Shimokawa DELAY(500); 43933662e36SHidetoshi Shimokawa 440d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, FW_PHY_SPD_REG); 441d0fd7bc6SHidetoshi Shimokawa 442d0fd7bc6SHidetoshi Shimokawa if((reg >> 5) != 7 ){ 443d0fd7bc6SHidetoshi Shimokawa sc->fc.mode &= ~FWPHYASYST; 444d0fd7bc6SHidetoshi Shimokawa sc->fc.nport = reg & FW_PHY_NP; 445d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = reg & FW_PHY_SPD >> 6; 446d0fd7bc6SHidetoshi Shimokawa if (sc->fc.speed > MAX_SPEED) { 447d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "invalid speed %d (fixed to %d).\n", 448d0fd7bc6SHidetoshi Shimokawa sc->fc.speed, MAX_SPEED); 449d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = MAX_SPEED; 450d0fd7bc6SHidetoshi Shimokawa } 451d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 45294b6f028SHidetoshi Shimokawa "Phy 1394 only %s, %d ports.\n", 45394b6f028SHidetoshi Shimokawa linkspeed[sc->fc.speed], sc->fc.nport); 454d0fd7bc6SHidetoshi Shimokawa }else{ 455d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_rddata(sc, FW_PHY_ESPD_REG); 456d0fd7bc6SHidetoshi Shimokawa sc->fc.mode |= FWPHYASYST; 457d0fd7bc6SHidetoshi Shimokawa sc->fc.nport = reg & FW_PHY_NP; 458d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = (reg2 & FW_PHY_ESPD) >> 5; 459d0fd7bc6SHidetoshi Shimokawa if (sc->fc.speed > MAX_SPEED) { 460d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "invalid speed %d (fixed to %d).\n", 461d0fd7bc6SHidetoshi Shimokawa sc->fc.speed, MAX_SPEED); 462d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = MAX_SPEED; 463d0fd7bc6SHidetoshi Shimokawa } 464d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 46594b6f028SHidetoshi Shimokawa "Phy 1394a available %s, %d ports.\n", 46694b6f028SHidetoshi Shimokawa linkspeed[sc->fc.speed], sc->fc.nport); 467d0fd7bc6SHidetoshi Shimokawa 468d0fd7bc6SHidetoshi Shimokawa /* check programPhyEnable */ 469d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_rddata(sc, 5); 470d0fd7bc6SHidetoshi Shimokawa #if 0 471d0fd7bc6SHidetoshi Shimokawa if (e1394a && (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_PRPHY)) { 472d0fd7bc6SHidetoshi Shimokawa #else /* XXX force to enable 1394a */ 473d0fd7bc6SHidetoshi Shimokawa if (e1394a) { 474d0fd7bc6SHidetoshi Shimokawa #endif 475f9d9941fSHidetoshi Shimokawa if (firewire_debug) 476d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 477d0fd7bc6SHidetoshi Shimokawa "Enable 1394a Enhancements\n"); 478d0fd7bc6SHidetoshi Shimokawa /* enable EAA EMC */ 479d0fd7bc6SHidetoshi Shimokawa reg2 |= 0x03; 480d0fd7bc6SHidetoshi Shimokawa /* set aPhyEnhanceEnable */ 481d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_PHYEN); 482d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_PRPHY); 483d0fd7bc6SHidetoshi Shimokawa } else { 484d0fd7bc6SHidetoshi Shimokawa /* for safe */ 485d0fd7bc6SHidetoshi Shimokawa reg2 &= ~0x83; 486d0fd7bc6SHidetoshi Shimokawa } 487d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_wrdata(sc, 5, reg2); 488d0fd7bc6SHidetoshi Shimokawa } 489d0fd7bc6SHidetoshi Shimokawa 490d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, FW_PHY_SPD_REG); 491d0fd7bc6SHidetoshi Shimokawa if((reg >> 5) == 7 ){ 492d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, 4); 493d0fd7bc6SHidetoshi Shimokawa reg |= 1 << 6; 494d0fd7bc6SHidetoshi Shimokawa fwphy_wrdata(sc, 4, reg); 495d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, 4); 496d0fd7bc6SHidetoshi Shimokawa } 497d0fd7bc6SHidetoshi Shimokawa return 0; 498d0fd7bc6SHidetoshi Shimokawa } 499d0fd7bc6SHidetoshi Shimokawa 500d0fd7bc6SHidetoshi Shimokawa 501d0fd7bc6SHidetoshi Shimokawa void 502d0fd7bc6SHidetoshi Shimokawa fwohci_reset(struct fwohci_softc *sc, device_t dev) 503d0fd7bc6SHidetoshi Shimokawa { 50494b6f028SHidetoshi Shimokawa int i, max_rec, speed; 50503161bbcSDoug Rabson uint32_t reg, reg2; 5063c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 507d0fd7bc6SHidetoshi Shimokawa 50895a24954SDoug Rabson /* Disable interrupts */ 509d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, ~0); 510d0fd7bc6SHidetoshi Shimokawa 51195a24954SDoug Rabson /* Now stopping all DMA channels */ 512d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN); 513d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN); 514d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 515d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 516d0fd7bc6SHidetoshi Shimokawa 517d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASKCLR, ~0); 518d0fd7bc6SHidetoshi Shimokawa for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 519d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN); 520d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN); 521d0fd7bc6SHidetoshi Shimokawa } 522d0fd7bc6SHidetoshi Shimokawa 523d0fd7bc6SHidetoshi Shimokawa /* FLUSH FIFO and reset Transmitter/Reciever */ 524d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET); 525f9d9941fSHidetoshi Shimokawa if (firewire_debug) 526d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "resetting OHCI..."); 527d0fd7bc6SHidetoshi Shimokawa i = 0; 528d0fd7bc6SHidetoshi Shimokawa while(OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_RESET) { 529d0fd7bc6SHidetoshi Shimokawa if (i++ > 100) break; 530d0fd7bc6SHidetoshi Shimokawa DELAY(1000); 531d0fd7bc6SHidetoshi Shimokawa } 532f9d9941fSHidetoshi Shimokawa if (firewire_debug) 533d0fd7bc6SHidetoshi Shimokawa printf("done (loop=%d)\n", i); 534d0fd7bc6SHidetoshi Shimokawa 53594b6f028SHidetoshi Shimokawa /* Probe phy */ 53694b6f028SHidetoshi Shimokawa fwohci_probe_phy(sc, dev); 53794b6f028SHidetoshi Shimokawa 53894b6f028SHidetoshi Shimokawa /* Probe link */ 539d0fd7bc6SHidetoshi Shimokawa reg = OREAD(sc, OHCI_BUS_OPT); 540d0fd7bc6SHidetoshi Shimokawa reg2 = reg | OHCI_BUSFNC; 54194b6f028SHidetoshi Shimokawa max_rec = (reg & 0x0000f000) >> 12; 54294b6f028SHidetoshi Shimokawa speed = (reg & 0x00000007); 54394b6f028SHidetoshi Shimokawa device_printf(dev, "Link %s, max_rec %d bytes.\n", 54494b6f028SHidetoshi Shimokawa linkspeed[speed], MAXREC(max_rec)); 54594b6f028SHidetoshi Shimokawa /* XXX fix max_rec */ 54694b6f028SHidetoshi Shimokawa sc->fc.maxrec = sc->fc.speed + 8; 54794b6f028SHidetoshi Shimokawa if (max_rec != sc->fc.maxrec) { 54894b6f028SHidetoshi Shimokawa reg2 = (reg2 & 0xffff0fff) | (sc->fc.maxrec << 12); 54994b6f028SHidetoshi Shimokawa device_printf(dev, "max_rec %d -> %d\n", 55094b6f028SHidetoshi Shimokawa MAXREC(max_rec), MAXREC(sc->fc.maxrec)); 55194b6f028SHidetoshi Shimokawa } 552f9d9941fSHidetoshi Shimokawa if (firewire_debug) 553d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "BUS_OPT 0x%x -> 0x%x\n", reg, reg2); 554d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_BUS_OPT, reg2); 555d0fd7bc6SHidetoshi Shimokawa 55694b6f028SHidetoshi Shimokawa /* Initialize registers */ 557d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_CROMHDR, sc->fc.config_rom[0]); 55877ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_CROMPTR, sc->crom_dma.bus_addr); 559d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_BIGEND); 560d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_POSTWR); 56177ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_SID_BUF, sc->sid_dma.bus_addr); 562d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_SID); 5639339321dSHidetoshi Shimokawa 56494b6f028SHidetoshi Shimokawa /* Enable link */ 56594b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LINKEN); 56694b6f028SHidetoshi Shimokawa 56794b6f028SHidetoshi Shimokawa /* Force to start async RX DMA */ 5689339321dSHidetoshi Shimokawa sc->arrq.xferq.flag &= ~FWXFERQ_RUNNING; 5699339321dSHidetoshi Shimokawa sc->arrs.xferq.flag &= ~FWXFERQ_RUNNING; 570d0fd7bc6SHidetoshi Shimokawa fwohci_rx_enable(sc, &sc->arrq); 571d0fd7bc6SHidetoshi Shimokawa fwohci_rx_enable(sc, &sc->arrs); 572d0fd7bc6SHidetoshi Shimokawa 57394b6f028SHidetoshi Shimokawa /* Initialize async TX */ 57494b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD); 57594b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD); 576630529adSHidetoshi Shimokawa 57794b6f028SHidetoshi Shimokawa /* AT Retries */ 57894b6f028SHidetoshi Shimokawa OWRITE(sc, FWOHCI_RETRY, 57994b6f028SHidetoshi Shimokawa /* CycleLimit PhyRespRetries ATRespRetries ATReqRetries */ 58094b6f028SHidetoshi Shimokawa (0xffff << 16 ) | (0x0f << 8) | (0x0f << 4) | 0x0f) ; 581630529adSHidetoshi Shimokawa 582630529adSHidetoshi Shimokawa sc->atrq.top = STAILQ_FIRST(&sc->atrq.db_trq); 583630529adSHidetoshi Shimokawa sc->atrs.top = STAILQ_FIRST(&sc->atrs.db_trq); 584630529adSHidetoshi Shimokawa sc->atrq.bottom = sc->atrq.top; 585630529adSHidetoshi Shimokawa sc->atrs.bottom = sc->atrs.top; 586630529adSHidetoshi Shimokawa 587d0fd7bc6SHidetoshi Shimokawa for( i = 0, db_tr = sc->atrq.top; i < sc->atrq.ndb ; 588d0fd7bc6SHidetoshi Shimokawa i ++, db_tr = STAILQ_NEXT(db_tr, link)){ 589d0fd7bc6SHidetoshi Shimokawa db_tr->xfer = NULL; 590d0fd7bc6SHidetoshi Shimokawa } 591d0fd7bc6SHidetoshi Shimokawa for( i = 0, db_tr = sc->atrs.top; i < sc->atrs.ndb ; 592d0fd7bc6SHidetoshi Shimokawa i ++, db_tr = STAILQ_NEXT(db_tr, link)){ 593d0fd7bc6SHidetoshi Shimokawa db_tr->xfer = NULL; 594d0fd7bc6SHidetoshi Shimokawa } 595d0fd7bc6SHidetoshi Shimokawa 59694b6f028SHidetoshi Shimokawa 59795a24954SDoug Rabson /* Enable interrupts */ 5989950b741SHidetoshi Shimokawa sc->intmask = (OHCI_INT_ERR | OHCI_INT_PHY_SID 599d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS 600d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS 601d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_PHY_BUS_R | OHCI_INT_PW_ERR); 6029950b741SHidetoshi Shimokawa sc->intmask |= OHCI_INT_DMA_IR | OHCI_INT_DMA_IT; 6039950b741SHidetoshi Shimokawa sc->intmask |= OHCI_INT_CYC_LOST | OHCI_INT_PHY_INT; 6049950b741SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, sc->intmask); 605d0fd7bc6SHidetoshi Shimokawa fwohci_set_intr(&sc->fc, 1); 606d0fd7bc6SHidetoshi Shimokawa 607d0fd7bc6SHidetoshi Shimokawa } 608d0fd7bc6SHidetoshi Shimokawa 609d0fd7bc6SHidetoshi Shimokawa int 610d0fd7bc6SHidetoshi Shimokawa fwohci_init(struct fwohci_softc *sc, device_t dev) 611d0fd7bc6SHidetoshi Shimokawa { 612ff04511eSHidetoshi Shimokawa int i, mver; 61303161bbcSDoug Rabson uint32_t reg; 61403161bbcSDoug Rabson uint8_t ui[8]; 6153c60ba66SKatsushi Kobayashi 616ff04511eSHidetoshi Shimokawa /* OHCI version */ 6173c60ba66SKatsushi Kobayashi reg = OREAD(sc, OHCI_VERSION); 618ff04511eSHidetoshi Shimokawa mver = (reg >> 16) & 0xff; 6193c60ba66SKatsushi Kobayashi device_printf(dev, "OHCI version %x.%x (ROM=%d)\n", 620ff04511eSHidetoshi Shimokawa mver, reg & 0xff, (reg>>24) & 1); 621ff04511eSHidetoshi Shimokawa if (mver < 1 || mver > 9) { 62218349893SHidetoshi Shimokawa device_printf(dev, "invalid OHCI version\n"); 62318349893SHidetoshi Shimokawa return (ENXIO); 62418349893SHidetoshi Shimokawa } 62518349893SHidetoshi Shimokawa 62695a24954SDoug Rabson /* Available Isochronous DMA channel probe */ 6277054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASK, 0xffffffff); 6287054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASK, 0xffffffff); 6297054e848SHidetoshi Shimokawa reg = OREAD(sc, OHCI_IT_MASK) & OREAD(sc, OHCI_IR_MASK); 6307054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASKCLR, 0xffffffff); 6317054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASKCLR, 0xffffffff); 6327054e848SHidetoshi Shimokawa for (i = 0; i < 0x20; i++) 6337054e848SHidetoshi Shimokawa if ((reg & (1 << i)) == 0) 6347054e848SHidetoshi Shimokawa break; 6353c60ba66SKatsushi Kobayashi sc->fc.nisodma = i; 63695a24954SDoug Rabson device_printf(dev, "No. of Isochronous channels is %d.\n", i); 637f40a2915SHidetoshi Shimokawa if (i == 0) 638f40a2915SHidetoshi Shimokawa return (ENXIO); 6393c60ba66SKatsushi Kobayashi 6403c60ba66SKatsushi Kobayashi sc->fc.arq = &sc->arrq.xferq; 6413c60ba66SKatsushi Kobayashi sc->fc.ars = &sc->arrs.xferq; 6423c60ba66SKatsushi Kobayashi sc->fc.atq = &sc->atrq.xferq; 6433c60ba66SKatsushi Kobayashi sc->fc.ats = &sc->atrs.xferq; 6443c60ba66SKatsushi Kobayashi 64577ee030bSHidetoshi Shimokawa sc->arrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 64677ee030bSHidetoshi Shimokawa sc->arrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 64777ee030bSHidetoshi Shimokawa sc->atrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 64877ee030bSHidetoshi Shimokawa sc->atrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 64977ee030bSHidetoshi Shimokawa 6503c60ba66SKatsushi Kobayashi sc->arrq.xferq.start = NULL; 6513c60ba66SKatsushi Kobayashi sc->arrs.xferq.start = NULL; 6523c60ba66SKatsushi Kobayashi sc->atrq.xferq.start = fwohci_start_atq; 6533c60ba66SKatsushi Kobayashi sc->atrs.xferq.start = fwohci_start_ats; 6543c60ba66SKatsushi Kobayashi 65577ee030bSHidetoshi Shimokawa sc->arrq.xferq.buf = NULL; 65677ee030bSHidetoshi Shimokawa sc->arrs.xferq.buf = NULL; 65777ee030bSHidetoshi Shimokawa sc->atrq.xferq.buf = NULL; 65877ee030bSHidetoshi Shimokawa sc->atrs.xferq.buf = NULL; 6593c60ba66SKatsushi Kobayashi 6606cada79aSHidetoshi Shimokawa sc->arrq.xferq.dmach = -1; 6616cada79aSHidetoshi Shimokawa sc->arrs.xferq.dmach = -1; 6626cada79aSHidetoshi Shimokawa sc->atrq.xferq.dmach = -1; 6636cada79aSHidetoshi Shimokawa sc->atrs.xferq.dmach = -1; 6646cada79aSHidetoshi Shimokawa 6653c60ba66SKatsushi Kobayashi sc->arrq.ndesc = 1; 6663c60ba66SKatsushi Kobayashi sc->arrs.ndesc = 1; 667645394e6SHidetoshi Shimokawa sc->atrq.ndesc = 8; /* equal to maximum of mbuf chains */ 668645394e6SHidetoshi Shimokawa sc->atrs.ndesc = 2; 6693c60ba66SKatsushi Kobayashi 6703c60ba66SKatsushi Kobayashi sc->arrq.ndb = NDB; 6713c60ba66SKatsushi Kobayashi sc->arrs.ndb = NDB / 2; 6723c60ba66SKatsushi Kobayashi sc->atrq.ndb = NDB; 6733c60ba66SKatsushi Kobayashi sc->atrs.ndb = NDB / 2; 6743c60ba66SKatsushi Kobayashi 6753c60ba66SKatsushi Kobayashi for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 6763c60ba66SKatsushi Kobayashi sc->fc.it[i] = &sc->it[i].xferq; 6773c60ba66SKatsushi Kobayashi sc->fc.ir[i] = &sc->ir[i].xferq; 6786cada79aSHidetoshi Shimokawa sc->it[i].xferq.dmach = i; 6796cada79aSHidetoshi Shimokawa sc->ir[i].xferq.dmach = i; 6803c60ba66SKatsushi Kobayashi sc->it[i].ndb = 0; 6813c60ba66SKatsushi Kobayashi sc->ir[i].ndb = 0; 6823c60ba66SKatsushi Kobayashi } 6833c60ba66SKatsushi Kobayashi 6843c60ba66SKatsushi Kobayashi sc->fc.tcode = tinfo; 68577ee030bSHidetoshi Shimokawa sc->fc.dev = dev; 6863c60ba66SKatsushi Kobayashi 68777ee030bSHidetoshi Shimokawa sc->fc.config_rom = fwdma_malloc(&sc->fc, CROMSIZE, CROMSIZE, 68877ee030bSHidetoshi Shimokawa &sc->crom_dma, BUS_DMA_WAITOK); 68977ee030bSHidetoshi Shimokawa if(sc->fc.config_rom == NULL){ 69077ee030bSHidetoshi Shimokawa device_printf(dev, "config_rom alloc failed."); 6913c60ba66SKatsushi Kobayashi return ENOMEM; 6923c60ba66SKatsushi Kobayashi } 6933c60ba66SKatsushi Kobayashi 6940bc666e0SHidetoshi Shimokawa #if 0 6950bc666e0SHidetoshi Shimokawa bzero(&sc->fc.config_rom[0], CROMSIZE); 6963c60ba66SKatsushi Kobayashi sc->fc.config_rom[1] = 0x31333934; 6973c60ba66SKatsushi Kobayashi sc->fc.config_rom[2] = 0xf000a002; 6983c60ba66SKatsushi Kobayashi sc->fc.config_rom[3] = OREAD(sc, OHCI_EUID_HI); 6993c60ba66SKatsushi Kobayashi sc->fc.config_rom[4] = OREAD(sc, OHCI_EUID_LO); 7003c60ba66SKatsushi Kobayashi sc->fc.config_rom[5] = 0; 7013c60ba66SKatsushi Kobayashi sc->fc.config_rom[0] = (4 << 24) | (5 << 16); 7023c60ba66SKatsushi Kobayashi 7033c60ba66SKatsushi Kobayashi sc->fc.config_rom[0] |= fw_crc16(&sc->fc.config_rom[1], 5*4); 70477ee030bSHidetoshi Shimokawa #endif 7053c60ba66SKatsushi Kobayashi 7063c60ba66SKatsushi Kobayashi 70795a24954SDoug Rabson /* SID recieve buffer must align 2^11 */ 7083c60ba66SKatsushi Kobayashi #define OHCI_SIDSIZE (1 << 11) 70977ee030bSHidetoshi Shimokawa sc->sid_buf = fwdma_malloc(&sc->fc, OHCI_SIDSIZE, OHCI_SIDSIZE, 71077ee030bSHidetoshi Shimokawa &sc->sid_dma, BUS_DMA_WAITOK); 71177ee030bSHidetoshi Shimokawa if (sc->sid_buf == NULL) { 71277ee030bSHidetoshi Shimokawa device_printf(dev, "sid_buf alloc failed."); 71316e0f484SHidetoshi Shimokawa return ENOMEM; 71416e0f484SHidetoshi Shimokawa } 7153c60ba66SKatsushi Kobayashi 71603161bbcSDoug Rabson fwdma_malloc(&sc->fc, sizeof(uint32_t), sizeof(uint32_t), 71777ee030bSHidetoshi Shimokawa &sc->dummy_dma, BUS_DMA_WAITOK); 71877ee030bSHidetoshi Shimokawa 71977ee030bSHidetoshi Shimokawa if (sc->dummy_dma.v_addr == NULL) { 72077ee030bSHidetoshi Shimokawa device_printf(dev, "dummy_dma alloc failed."); 72177ee030bSHidetoshi Shimokawa return ENOMEM; 72277ee030bSHidetoshi Shimokawa } 72377ee030bSHidetoshi Shimokawa 72477ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->arrq); 7251f2361f8SHidetoshi Shimokawa if ((sc->arrq.flags & FWOHCI_DBCH_INIT) == 0) 7261f2361f8SHidetoshi Shimokawa return ENOMEM; 7271f2361f8SHidetoshi Shimokawa 72877ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->arrs); 7291f2361f8SHidetoshi Shimokawa if ((sc->arrs.flags & FWOHCI_DBCH_INIT) == 0) 7301f2361f8SHidetoshi Shimokawa return ENOMEM; 7313c60ba66SKatsushi Kobayashi 73277ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->atrq); 7331f2361f8SHidetoshi Shimokawa if ((sc->atrq.flags & FWOHCI_DBCH_INIT) == 0) 7341f2361f8SHidetoshi Shimokawa return ENOMEM; 7351f2361f8SHidetoshi Shimokawa 73677ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->atrs); 7371f2361f8SHidetoshi Shimokawa if ((sc->atrs.flags & FWOHCI_DBCH_INIT) == 0) 7381f2361f8SHidetoshi Shimokawa return ENOMEM; 7393c60ba66SKatsushi Kobayashi 740c547b896SHidetoshi Shimokawa sc->fc.eui.hi = OREAD(sc, FWOHCIGUID_H); 741c547b896SHidetoshi Shimokawa sc->fc.eui.lo = OREAD(sc, FWOHCIGUID_L); 742c547b896SHidetoshi Shimokawa for( i = 0 ; i < 8 ; i ++) 743c547b896SHidetoshi Shimokawa ui[i] = FW_EUI64_BYTE(&sc->fc.eui,i); 7443c60ba66SKatsushi Kobayashi device_printf(dev, "EUI64 %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n", 745c547b896SHidetoshi Shimokawa ui[0], ui[1], ui[2], ui[3], ui[4], ui[5], ui[6], ui[7]); 746c547b896SHidetoshi Shimokawa 7473c60ba66SKatsushi Kobayashi sc->fc.ioctl = fwohci_ioctl; 7483c60ba66SKatsushi Kobayashi sc->fc.cyctimer = fwohci_cyctimer; 7493c60ba66SKatsushi Kobayashi sc->fc.set_bmr = fwohci_set_bus_manager; 7503c60ba66SKatsushi Kobayashi sc->fc.ibr = fwohci_ibr; 7513c60ba66SKatsushi Kobayashi sc->fc.irx_enable = fwohci_irx_enable; 7523c60ba66SKatsushi Kobayashi sc->fc.irx_disable = fwohci_irx_disable; 7533c60ba66SKatsushi Kobayashi 7543c60ba66SKatsushi Kobayashi sc->fc.itx_enable = fwohci_itxbuf_enable; 7553c60ba66SKatsushi Kobayashi sc->fc.itx_disable = fwohci_itx_disable; 75677ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 7573c60ba66SKatsushi Kobayashi sc->fc.irx_post = fwohci_irx_post; 75877ee030bSHidetoshi Shimokawa #else 75977ee030bSHidetoshi Shimokawa sc->fc.irx_post = NULL; 76077ee030bSHidetoshi Shimokawa #endif 7613c60ba66SKatsushi Kobayashi sc->fc.itx_post = NULL; 7623c60ba66SKatsushi Kobayashi sc->fc.timeout = fwohci_timeout; 7633c60ba66SKatsushi Kobayashi sc->fc.poll = fwohci_poll; 7643c60ba66SKatsushi Kobayashi sc->fc.set_intr = fwohci_set_intr; 765c572b810SHidetoshi Shimokawa 76677ee030bSHidetoshi Shimokawa sc->intmask = sc->irstat = sc->itstat = 0; 76777ee030bSHidetoshi Shimokawa 7689950b741SHidetoshi Shimokawa /* Init task queue */ 7699950b741SHidetoshi Shimokawa sc->fc.taskqueue = taskqueue_create_fast("fw_taskq", M_WAITOK, 7709950b741SHidetoshi Shimokawa taskqueue_thread_enqueue, &sc->fc.taskqueue); 7719950b741SHidetoshi Shimokawa taskqueue_start_threads(&sc->fc.taskqueue, 1, PI_NET, "fw%d_taskq", 7729950b741SHidetoshi Shimokawa device_get_unit(dev)); 7739950b741SHidetoshi Shimokawa TASK_INIT(&sc->fwohci_task_busreset, 2, fwohci_task_busreset, sc); 7749950b741SHidetoshi Shimokawa TASK_INIT(&sc->fwohci_task_sid, 1, fwohci_task_sid, sc); 7759950b741SHidetoshi Shimokawa TASK_INIT(&sc->fwohci_task_dma, 0, fwohci_task_dma, sc); 7769950b741SHidetoshi Shimokawa 777d0fd7bc6SHidetoshi Shimokawa fw_init(&sc->fc); 778d0fd7bc6SHidetoshi Shimokawa fwohci_reset(sc, dev); 7793c60ba66SKatsushi Kobayashi 780d0fd7bc6SHidetoshi Shimokawa return 0; 7813c60ba66SKatsushi Kobayashi } 782c572b810SHidetoshi Shimokawa 783c572b810SHidetoshi Shimokawa void 784c572b810SHidetoshi Shimokawa fwohci_timeout(void *arg) 7853c60ba66SKatsushi Kobayashi { 7863c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 7873c60ba66SKatsushi Kobayashi 7883c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)arg; 7893c60ba66SKatsushi Kobayashi } 790c572b810SHidetoshi Shimokawa 79103161bbcSDoug Rabson uint32_t 792c572b810SHidetoshi Shimokawa fwohci_cyctimer(struct firewire_comm *fc) 7933c60ba66SKatsushi Kobayashi { 7943c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 7953c60ba66SKatsushi Kobayashi return(OREAD(sc, OHCI_CYCLETIMER)); 7963c60ba66SKatsushi Kobayashi } 7973c60ba66SKatsushi Kobayashi 7981f2361f8SHidetoshi Shimokawa int 7991f2361f8SHidetoshi Shimokawa fwohci_detach(struct fwohci_softc *sc, device_t dev) 8001f2361f8SHidetoshi Shimokawa { 8011f2361f8SHidetoshi Shimokawa int i; 8021f2361f8SHidetoshi Shimokawa 80377ee030bSHidetoshi Shimokawa if (sc->sid_buf != NULL) 80477ee030bSHidetoshi Shimokawa fwdma_free(&sc->fc, &sc->sid_dma); 80577ee030bSHidetoshi Shimokawa if (sc->fc.config_rom != NULL) 80677ee030bSHidetoshi Shimokawa fwdma_free(&sc->fc, &sc->crom_dma); 8071f2361f8SHidetoshi Shimokawa 8081f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->arrq); 8091f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->arrs); 8101f2361f8SHidetoshi Shimokawa 8111f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->atrq); 8121f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->atrs); 8131f2361f8SHidetoshi Shimokawa 8141f2361f8SHidetoshi Shimokawa for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 8151f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->it[i]); 8161f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->ir[i]); 8171f2361f8SHidetoshi Shimokawa } 8189950b741SHidetoshi Shimokawa if (sc->fc.taskqueue != NULL) { 8199950b741SHidetoshi Shimokawa taskqueue_drain(sc->fc.taskqueue, &sc->fwohci_task_busreset); 8209950b741SHidetoshi Shimokawa taskqueue_drain(sc->fc.taskqueue, &sc->fwohci_task_sid); 8219950b741SHidetoshi Shimokawa taskqueue_drain(sc->fc.taskqueue, &sc->fwohci_task_dma); 8229950b741SHidetoshi Shimokawa taskqueue_drain(sc->fc.taskqueue, &sc->fc.task_timeout); 8239950b741SHidetoshi Shimokawa taskqueue_free(sc->fc.taskqueue); 8249950b741SHidetoshi Shimokawa sc->fc.taskqueue = NULL; 8259950b741SHidetoshi Shimokawa } 8261f2361f8SHidetoshi Shimokawa 8271f2361f8SHidetoshi Shimokawa return 0; 8281f2361f8SHidetoshi Shimokawa } 8291f2361f8SHidetoshi Shimokawa 830d6105b60SHidetoshi Shimokawa #define LAST_DB(dbtr, db) do { \ 831d6105b60SHidetoshi Shimokawa struct fwohcidb_tr *_dbtr = (dbtr); \ 832d6105b60SHidetoshi Shimokawa int _cnt = _dbtr->dbcnt; \ 833d6105b60SHidetoshi Shimokawa db = &_dbtr->db[ (_cnt > 2) ? (_cnt -1) : 0]; \ 834d6105b60SHidetoshi Shimokawa } while (0) 835d6105b60SHidetoshi Shimokawa 836c572b810SHidetoshi Shimokawa static void 83777ee030bSHidetoshi Shimokawa fwohci_execute_db(void *arg, bus_dma_segment_t *segs, int nseg, int error) 83877ee030bSHidetoshi Shimokawa { 83977ee030bSHidetoshi Shimokawa struct fwohcidb_tr *db_tr; 840c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 84177ee030bSHidetoshi Shimokawa bus_dma_segment_t *s; 84277ee030bSHidetoshi Shimokawa int i; 84377ee030bSHidetoshi Shimokawa 84477ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)arg; 84577ee030bSHidetoshi Shimokawa db = &db_tr->db[db_tr->dbcnt]; 84677ee030bSHidetoshi Shimokawa if (error) { 84777ee030bSHidetoshi Shimokawa if (firewire_debug || error != EFBIG) 84877ee030bSHidetoshi Shimokawa printf("fwohci_execute_db: error=%d\n", error); 84977ee030bSHidetoshi Shimokawa return; 85077ee030bSHidetoshi Shimokawa } 85177ee030bSHidetoshi Shimokawa for (i = 0; i < nseg; i++) { 85277ee030bSHidetoshi Shimokawa s = &segs[i]; 85377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.addr, s->ds_addr); 85477ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.cmd, s->ds_len); 85577ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, 0); 85677ee030bSHidetoshi Shimokawa db++; 85777ee030bSHidetoshi Shimokawa db_tr->dbcnt++; 85877ee030bSHidetoshi Shimokawa } 85977ee030bSHidetoshi Shimokawa } 86077ee030bSHidetoshi Shimokawa 86177ee030bSHidetoshi Shimokawa static void 86277ee030bSHidetoshi Shimokawa fwohci_execute_db2(void *arg, bus_dma_segment_t *segs, int nseg, 86377ee030bSHidetoshi Shimokawa bus_size_t size, int error) 86477ee030bSHidetoshi Shimokawa { 86577ee030bSHidetoshi Shimokawa fwohci_execute_db(arg, segs, nseg, error); 86677ee030bSHidetoshi Shimokawa } 86777ee030bSHidetoshi Shimokawa 86877ee030bSHidetoshi Shimokawa static void 869c572b810SHidetoshi Shimokawa fwohci_start(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 8703c60ba66SKatsushi Kobayashi { 8713c60ba66SKatsushi Kobayashi int i, s; 872c4778b5dSHidetoshi Shimokawa int tcode, hdr_len, pl_off; 8733c60ba66SKatsushi Kobayashi int fsegment = -1; 87403161bbcSDoug Rabson uint32_t off; 8753c60ba66SKatsushi Kobayashi struct fw_xfer *xfer; 8763c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 877c4778b5dSHidetoshi Shimokawa struct fwohci_txpkthdr *ohcifp; 8783c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 879c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 88003161bbcSDoug Rabson uint32_t *ld; 8813c60ba66SKatsushi Kobayashi struct tcode_info *info; 882d6105b60SHidetoshi Shimokawa static int maxdesc=0; 8833c60ba66SKatsushi Kobayashi 8849950b741SHidetoshi Shimokawa FW_GLOCK_ASSERT(&sc->fc); 8859950b741SHidetoshi Shimokawa 8863c60ba66SKatsushi Kobayashi if(&sc->atrq == dbch){ 8873c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 8883c60ba66SKatsushi Kobayashi }else if(&sc->atrs == dbch){ 8893c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 8903c60ba66SKatsushi Kobayashi }else{ 8913c60ba66SKatsushi Kobayashi return; 8923c60ba66SKatsushi Kobayashi } 8933c60ba66SKatsushi Kobayashi 8943c60ba66SKatsushi Kobayashi if (dbch->flags & FWOHCI_DBCH_FULL) 8953c60ba66SKatsushi Kobayashi return; 8963c60ba66SKatsushi Kobayashi 8973c60ba66SKatsushi Kobayashi s = splfw(); 8983c60ba66SKatsushi Kobayashi db_tr = dbch->top; 8993c60ba66SKatsushi Kobayashi txloop: 9003c60ba66SKatsushi Kobayashi xfer = STAILQ_FIRST(&dbch->xferq.q); 9013c60ba66SKatsushi Kobayashi if(xfer == NULL){ 9023c60ba66SKatsushi Kobayashi goto kick; 9033c60ba66SKatsushi Kobayashi } 9049950b741SHidetoshi Shimokawa #if 0 9053c60ba66SKatsushi Kobayashi if(dbch->xferq.queued == 0 ){ 9063c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "TX queue empty\n"); 9073c60ba66SKatsushi Kobayashi } 9089950b741SHidetoshi Shimokawa #endif 9093c60ba66SKatsushi Kobayashi STAILQ_REMOVE_HEAD(&dbch->xferq.q, link); 9103c60ba66SKatsushi Kobayashi db_tr->xfer = xfer; 9119950b741SHidetoshi Shimokawa xfer->flag = FWXF_START; 9123c60ba66SKatsushi Kobayashi 913c4778b5dSHidetoshi Shimokawa fp = &xfer->send.hdr; 9143c60ba66SKatsushi Kobayashi tcode = fp->mode.common.tcode; 9153c60ba66SKatsushi Kobayashi 916c4778b5dSHidetoshi Shimokawa ohcifp = (struct fwohci_txpkthdr *) db_tr->db[1].db.immed; 9173c60ba66SKatsushi Kobayashi info = &tinfo[tcode]; 91877ee030bSHidetoshi Shimokawa hdr_len = pl_off = info->hdr_len; 919a1c9e73aSHidetoshi Shimokawa 920a1c9e73aSHidetoshi Shimokawa ld = &ohcifp->mode.ld[0]; 921a1c9e73aSHidetoshi Shimokawa ld[0] = ld[1] = ld[2] = ld[3] = 0; 922a1c9e73aSHidetoshi Shimokawa for( i = 0 ; i < pl_off ; i+= 4) 923a1c9e73aSHidetoshi Shimokawa ld[i/4] = fp->mode.ld[i/4]; 924a1c9e73aSHidetoshi Shimokawa 925c4778b5dSHidetoshi Shimokawa ohcifp->mode.common.spd = xfer->send.spd & 0x7; 9263c60ba66SKatsushi Kobayashi if (tcode == FWTCODE_STREAM ){ 9273c60ba66SKatsushi Kobayashi hdr_len = 8; 92877ee030bSHidetoshi Shimokawa ohcifp->mode.stream.len = fp->mode.stream.len; 9293c60ba66SKatsushi Kobayashi } else if (tcode == FWTCODE_PHY) { 9303c60ba66SKatsushi Kobayashi hdr_len = 12; 931a1c9e73aSHidetoshi Shimokawa ld[1] = fp->mode.ld[1]; 932a1c9e73aSHidetoshi Shimokawa ld[2] = fp->mode.ld[2]; 9333c60ba66SKatsushi Kobayashi ohcifp->mode.common.spd = 0; 9343c60ba66SKatsushi Kobayashi ohcifp->mode.common.tcode = FWOHCITCODE_PHY; 9353c60ba66SKatsushi Kobayashi } else { 93677ee030bSHidetoshi Shimokawa ohcifp->mode.asycomm.dst = fp->mode.hdr.dst; 9373c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.srcbus = OHCI_ASYSRCBUS; 9383c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.tlrt |= FWRETRY_X; 9393c60ba66SKatsushi Kobayashi } 9403c60ba66SKatsushi Kobayashi db = &db_tr->db[0]; 94177ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.cmd, 94277ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | hdr_len); 943a1c9e73aSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.addr, 0); 94477ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, 0); 9453c60ba66SKatsushi Kobayashi /* Specify bound timer of asy. responce */ 9463c60ba66SKatsushi Kobayashi if(&sc->atrs == dbch){ 94777ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, 94877ee030bSHidetoshi Shimokawa (OREAD(sc, OHCI_CYCLETIMER) >> 12) + (1 << 13)); 9493c60ba66SKatsushi Kobayashi } 95077ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 95177ee030bSHidetoshi Shimokawa if (tcode == FWTCODE_WREQQ || tcode == FWTCODE_RRESQ) 95277ee030bSHidetoshi Shimokawa hdr_len = 12; 95377ee030bSHidetoshi Shimokawa for (i = 0; i < hdr_len/4; i ++) 954a1c9e73aSHidetoshi Shimokawa FWOHCI_DMA_WRITE(ld[i], ld[i]); 95577ee030bSHidetoshi Shimokawa #endif 9563c60ba66SKatsushi Kobayashi 9572b4601d1SHidetoshi Shimokawa again: 9583c60ba66SKatsushi Kobayashi db_tr->dbcnt = 2; 9593c60ba66SKatsushi Kobayashi db = &db_tr->db[db_tr->dbcnt]; 960c4778b5dSHidetoshi Shimokawa if (xfer->send.pay_len > 0) { 96177ee030bSHidetoshi Shimokawa int err; 96277ee030bSHidetoshi Shimokawa /* handle payload */ 9633c60ba66SKatsushi Kobayashi if (xfer->mbuf == NULL) { 96477ee030bSHidetoshi Shimokawa err = bus_dmamap_load(dbch->dmat, db_tr->dma_map, 965c4778b5dSHidetoshi Shimokawa &xfer->send.payload[0], xfer->send.pay_len, 96677ee030bSHidetoshi Shimokawa fwohci_execute_db, db_tr, 96777ee030bSHidetoshi Shimokawa /*flags*/0); 9683c60ba66SKatsushi Kobayashi } else { 9692b4601d1SHidetoshi Shimokawa /* XXX we can handle only 6 (=8-2) mbuf chains */ 97077ee030bSHidetoshi Shimokawa err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map, 97177ee030bSHidetoshi Shimokawa xfer->mbuf, 97277ee030bSHidetoshi Shimokawa fwohci_execute_db2, db_tr, 97377ee030bSHidetoshi Shimokawa /* flags */0); 97477ee030bSHidetoshi Shimokawa if (err == EFBIG) { 97577ee030bSHidetoshi Shimokawa struct mbuf *m0; 97677ee030bSHidetoshi Shimokawa 97777ee030bSHidetoshi Shimokawa if (firewire_debug) 97877ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "EFBIG.\n"); 97977ee030bSHidetoshi Shimokawa m0 = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 98077ee030bSHidetoshi Shimokawa if (m0 != NULL) { 9812b4601d1SHidetoshi Shimokawa m_copydata(xfer->mbuf, 0, 9822b4601d1SHidetoshi Shimokawa xfer->mbuf->m_pkthdr.len, 98377ee030bSHidetoshi Shimokawa mtod(m0, caddr_t)); 98477ee030bSHidetoshi Shimokawa m0->m_len = m0->m_pkthdr.len = 9852b4601d1SHidetoshi Shimokawa xfer->mbuf->m_pkthdr.len; 9862b4601d1SHidetoshi Shimokawa m_freem(xfer->mbuf); 98777ee030bSHidetoshi Shimokawa xfer->mbuf = m0; 9882b4601d1SHidetoshi Shimokawa goto again; 9892b4601d1SHidetoshi Shimokawa } 9902b4601d1SHidetoshi Shimokawa device_printf(sc->fc.dev, "m_getcl failed.\n"); 9912b4601d1SHidetoshi Shimokawa } 9923c60ba66SKatsushi Kobayashi } 99377ee030bSHidetoshi Shimokawa if (err) 99477ee030bSHidetoshi Shimokawa printf("dmamap_load: err=%d\n", err); 99577ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map, 99677ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREWRITE); 99777ee030bSHidetoshi Shimokawa #if 0 /* OHCI_OUTPUT_MODE == 0 */ 99877ee030bSHidetoshi Shimokawa for (i = 2; i < db_tr->dbcnt; i++) 99977ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db_tr->db[i].db.desc.cmd, 100077ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE); 100177ee030bSHidetoshi Shimokawa #endif 1002d6105b60SHidetoshi Shimokawa } 1003d6105b60SHidetoshi Shimokawa if (maxdesc < db_tr->dbcnt) { 1004d6105b60SHidetoshi Shimokawa maxdesc = db_tr->dbcnt; 1005f9d9941fSHidetoshi Shimokawa if (firewire_debug) 1006d6105b60SHidetoshi Shimokawa device_printf(sc->fc.dev, "maxdesc: %d\n", maxdesc); 1007d6105b60SHidetoshi Shimokawa } 10083c60ba66SKatsushi Kobayashi /* last db */ 10093c60ba66SKatsushi Kobayashi LAST_DB(db_tr, db); 101077ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db->db.desc.cmd, 101177ee030bSHidetoshi Shimokawa OHCI_OUTPUT_LAST | OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS); 101277ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.depend, 101377ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr); 10143c60ba66SKatsushi Kobayashi 10153c60ba66SKatsushi Kobayashi if(fsegment == -1 ) 10163c60ba66SKatsushi Kobayashi fsegment = db_tr->dbcnt; 10173c60ba66SKatsushi Kobayashi if (dbch->pdb_tr != NULL) { 10183c60ba66SKatsushi Kobayashi LAST_DB(dbch->pdb_tr, db); 101977ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db->db.desc.depend, db_tr->dbcnt); 10203c60ba66SKatsushi Kobayashi } 10219950b741SHidetoshi Shimokawa dbch->xferq.queued ++; 10223c60ba66SKatsushi Kobayashi dbch->pdb_tr = db_tr; 10233c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 10243c60ba66SKatsushi Kobayashi if(db_tr != dbch->bottom){ 10253c60ba66SKatsushi Kobayashi goto txloop; 10263c60ba66SKatsushi Kobayashi } else { 102717c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, "fwohci_start: lack of db_trq\n"); 10283c60ba66SKatsushi Kobayashi dbch->flags |= FWOHCI_DBCH_FULL; 10293c60ba66SKatsushi Kobayashi } 10303c60ba66SKatsushi Kobayashi kick: 10313c60ba66SKatsushi Kobayashi /* kick asy q */ 103277ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 103377ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 10343c60ba66SKatsushi Kobayashi 10353c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) { 10363c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE); 10373c60ba66SKatsushi Kobayashi } else { 1038f9d9941fSHidetoshi Shimokawa if (firewire_debug) 103917c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, "start AT DMA status=%x\n", 10403c60ba66SKatsushi Kobayashi OREAD(sc, OHCI_DMACTL(off))); 104177ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | fsegment); 10423c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN); 10433c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 10443c60ba66SKatsushi Kobayashi } 1045c572b810SHidetoshi Shimokawa 10463c60ba66SKatsushi Kobayashi dbch->top = db_tr; 10473c60ba66SKatsushi Kobayashi splx(s); 10483c60ba66SKatsushi Kobayashi return; 10493c60ba66SKatsushi Kobayashi } 1050c572b810SHidetoshi Shimokawa 1051c572b810SHidetoshi Shimokawa static void 1052c572b810SHidetoshi Shimokawa fwohci_start_atq(struct firewire_comm *fc) 10533c60ba66SKatsushi Kobayashi { 10543c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 10559950b741SHidetoshi Shimokawa FW_GLOCK(&sc->fc); 10563c60ba66SKatsushi Kobayashi fwohci_start( sc, &(sc->atrq)); 10579950b741SHidetoshi Shimokawa FW_GUNLOCK(&sc->fc); 10583c60ba66SKatsushi Kobayashi return; 10593c60ba66SKatsushi Kobayashi } 1060c572b810SHidetoshi Shimokawa 1061c572b810SHidetoshi Shimokawa static void 1062c572b810SHidetoshi Shimokawa fwohci_start_ats(struct firewire_comm *fc) 10633c60ba66SKatsushi Kobayashi { 10643c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 10659950b741SHidetoshi Shimokawa FW_GLOCK(&sc->fc); 10663c60ba66SKatsushi Kobayashi fwohci_start( sc, &(sc->atrs)); 10679950b741SHidetoshi Shimokawa FW_GUNLOCK(&sc->fc); 10683c60ba66SKatsushi Kobayashi return; 10693c60ba66SKatsushi Kobayashi } 1070c572b810SHidetoshi Shimokawa 1071c572b810SHidetoshi Shimokawa void 1072c572b810SHidetoshi Shimokawa fwohci_txd(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 10733c60ba66SKatsushi Kobayashi { 107477ee030bSHidetoshi Shimokawa int s, ch, err = 0; 10753c60ba66SKatsushi Kobayashi struct fwohcidb_tr *tr; 1076c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 10773c60ba66SKatsushi Kobayashi struct fw_xfer *xfer; 107803161bbcSDoug Rabson uint32_t off; 107977ee030bSHidetoshi Shimokawa u_int stat, status; 10803c60ba66SKatsushi Kobayashi int packets; 10813c60ba66SKatsushi Kobayashi struct firewire_comm *fc = (struct firewire_comm *)sc; 108277ee030bSHidetoshi Shimokawa 10833c60ba66SKatsushi Kobayashi if(&sc->atrq == dbch){ 10843c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 108577ee030bSHidetoshi Shimokawa ch = ATRQ_CH; 10863c60ba66SKatsushi Kobayashi }else if(&sc->atrs == dbch){ 10873c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 108877ee030bSHidetoshi Shimokawa ch = ATRS_CH; 10893c60ba66SKatsushi Kobayashi }else{ 10903c60ba66SKatsushi Kobayashi return; 10913c60ba66SKatsushi Kobayashi } 10923c60ba66SKatsushi Kobayashi s = splfw(); 10933c60ba66SKatsushi Kobayashi tr = dbch->bottom; 10943c60ba66SKatsushi Kobayashi packets = 0; 109577ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD); 109677ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE); 10973c60ba66SKatsushi Kobayashi while(dbch->xferq.queued > 0){ 10983c60ba66SKatsushi Kobayashi LAST_DB(tr, db); 109977ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db->db.desc.res) >> OHCI_STATUS_SHIFT; 110077ee030bSHidetoshi Shimokawa if(!(status & OHCI_CNTL_DMA_ACTIVE)){ 11017acf6963SHidetoshi Shimokawa if (fc->status != FWBUSINIT) 11023c60ba66SKatsushi Kobayashi /* maybe out of order?? */ 11033c60ba66SKatsushi Kobayashi goto out; 11043c60ba66SKatsushi Kobayashi } 110577ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, tr->dma_map, 110677ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTWRITE); 110777ee030bSHidetoshi Shimokawa bus_dmamap_unload(dbch->dmat, tr->dma_map); 1108a1c9e73aSHidetoshi Shimokawa #if 1 1109ac447782SHidetoshi Shimokawa if (firewire_debug > 1) 11103c60ba66SKatsushi Kobayashi dump_db(sc, ch); 11113c60ba66SKatsushi Kobayashi #endif 111277ee030bSHidetoshi Shimokawa if(status & OHCI_CNTL_DMA_DEAD) { 11133c60ba66SKatsushi Kobayashi /* Stop DMA */ 11143c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN); 11153c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "force reset AT FIFO\n"); 11163c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_LINKEN); 11173c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS | OHCI_HCC_LINKEN); 11183c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN); 11193c60ba66SKatsushi Kobayashi } 112077ee030bSHidetoshi Shimokawa stat = status & FWOHCIEV_MASK; 11213c60ba66SKatsushi Kobayashi switch(stat){ 11223c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND: 1123864d7e72SHidetoshi Shimokawa case FWOHCIEV_ACKCOMPL: 11243c60ba66SKatsushi Kobayashi err = 0; 11253c60ba66SKatsushi Kobayashi break; 11263c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSA: 11273c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSB: 11283c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSX: 1129864d7e72SHidetoshi Shimokawa device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]); 11303c60ba66SKatsushi Kobayashi err = EBUSY; 11313c60ba66SKatsushi Kobayashi break; 11323c60ba66SKatsushi Kobayashi case FWOHCIEV_FLUSHED: 11333c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKTARD: 11343c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]); 11353c60ba66SKatsushi Kobayashi err = EAGAIN; 11363c60ba66SKatsushi Kobayashi break; 11373c60ba66SKatsushi Kobayashi case FWOHCIEV_MISSACK: 11383c60ba66SKatsushi Kobayashi case FWOHCIEV_UNDRRUN: 11393c60ba66SKatsushi Kobayashi case FWOHCIEV_OVRRUN: 11403c60ba66SKatsushi Kobayashi case FWOHCIEV_DESCERR: 11413c60ba66SKatsushi Kobayashi case FWOHCIEV_DTRDERR: 11423c60ba66SKatsushi Kobayashi case FWOHCIEV_TIMEOUT: 11433c60ba66SKatsushi Kobayashi case FWOHCIEV_TCODERR: 11443c60ba66SKatsushi Kobayashi case FWOHCIEV_UNKNOWN: 11453c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKDERR: 11463c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKTERR: 11473c60ba66SKatsushi Kobayashi default: 11483c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "txd err=%2x %s\n", 11493c60ba66SKatsushi Kobayashi stat, fwohcicode[stat]); 11503c60ba66SKatsushi Kobayashi err = EINVAL; 11513c60ba66SKatsushi Kobayashi break; 11523c60ba66SKatsushi Kobayashi } 11533c60ba66SKatsushi Kobayashi if (tr->xfer != NULL) { 11543c60ba66SKatsushi Kobayashi xfer = tr->xfer; 11559950b741SHidetoshi Shimokawa if (xfer->flag & FWXF_RCVD) { 11561a753700SHidetoshi Shimokawa #if 0 115777ee030bSHidetoshi Shimokawa if (firewire_debug) 115877ee030bSHidetoshi Shimokawa printf("already rcvd\n"); 11591a753700SHidetoshi Shimokawa #endif 116077ee030bSHidetoshi Shimokawa fw_xfer_done(xfer); 116177ee030bSHidetoshi Shimokawa } else { 11629950b741SHidetoshi Shimokawa xfer->flag = FWXF_SENT; 11637acf6963SHidetoshi Shimokawa if (err == EBUSY) { 11649950b741SHidetoshi Shimokawa xfer->flag = FWXF_BUSY; 11653c60ba66SKatsushi Kobayashi xfer->resp = err; 1166c4778b5dSHidetoshi Shimokawa xfer->recv.pay_len = 0; 1167864d7e72SHidetoshi Shimokawa fw_xfer_done(xfer); 11683c60ba66SKatsushi Kobayashi } else if (stat != FWOHCIEV_ACKPEND) { 11693c60ba66SKatsushi Kobayashi if (stat != FWOHCIEV_ACKCOMPL) 11709950b741SHidetoshi Shimokawa xfer->flag = FWXF_SENTERR; 11713c60ba66SKatsushi Kobayashi xfer->resp = err; 1172c4778b5dSHidetoshi Shimokawa xfer->recv.pay_len = 0; 11733c60ba66SKatsushi Kobayashi fw_xfer_done(xfer); 11743c60ba66SKatsushi Kobayashi } 11753c60ba66SKatsushi Kobayashi } 1176864d7e72SHidetoshi Shimokawa /* 1177864d7e72SHidetoshi Shimokawa * The watchdog timer takes care of split 1178864d7e72SHidetoshi Shimokawa * transcation timeout for ACKPEND case. 1179864d7e72SHidetoshi Shimokawa */ 118077ee030bSHidetoshi Shimokawa } else { 118177ee030bSHidetoshi Shimokawa printf("this shouldn't happen\n"); 11823c60ba66SKatsushi Kobayashi } 11839950b741SHidetoshi Shimokawa FW_GLOCK(fc); 118448249fe0SHidetoshi Shimokawa dbch->xferq.queued --; 11859950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 11863c60ba66SKatsushi Kobayashi tr->xfer = NULL; 11873c60ba66SKatsushi Kobayashi 11883c60ba66SKatsushi Kobayashi packets ++; 11893c60ba66SKatsushi Kobayashi tr = STAILQ_NEXT(tr, link); 11903c60ba66SKatsushi Kobayashi dbch->bottom = tr; 11913b79dd16SHidetoshi Shimokawa if (dbch->bottom == dbch->top) { 11923b79dd16SHidetoshi Shimokawa /* we reaches the end of context program */ 11933b79dd16SHidetoshi Shimokawa if (firewire_debug && dbch->xferq.queued > 0) 11943b79dd16SHidetoshi Shimokawa printf("queued > 0\n"); 11953b79dd16SHidetoshi Shimokawa break; 11963b79dd16SHidetoshi Shimokawa } 11973c60ba66SKatsushi Kobayashi } 11983c60ba66SKatsushi Kobayashi out: 11993c60ba66SKatsushi Kobayashi if ((dbch->flags & FWOHCI_DBCH_FULL) && packets > 0) { 12003c60ba66SKatsushi Kobayashi printf("make free slot\n"); 12013c60ba66SKatsushi Kobayashi dbch->flags &= ~FWOHCI_DBCH_FULL; 12029950b741SHidetoshi Shimokawa FW_GLOCK(fc); 12033c60ba66SKatsushi Kobayashi fwohci_start(sc, dbch); 12049950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 12053c60ba66SKatsushi Kobayashi } 12063c60ba66SKatsushi Kobayashi splx(s); 12073c60ba66SKatsushi Kobayashi } 1208c572b810SHidetoshi Shimokawa 1209c572b810SHidetoshi Shimokawa static void 1210c572b810SHidetoshi Shimokawa fwohci_db_free(struct fwohci_dbch *dbch) 12113c60ba66SKatsushi Kobayashi { 12123c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 121377ee030bSHidetoshi Shimokawa int idb; 12143c60ba66SKatsushi Kobayashi 12151f2361f8SHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 12161f2361f8SHidetoshi Shimokawa return; 12171f2361f8SHidetoshi Shimokawa 121877ee030bSHidetoshi Shimokawa for(db_tr = STAILQ_FIRST(&dbch->db_trq), idb = 0; idb < dbch->ndb; 12193c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link), idb++){ 122077ee030bSHidetoshi Shimokawa if ((dbch->xferq.flag & FWXFERQ_EXTBUF) == 0 && 122177ee030bSHidetoshi Shimokawa db_tr->buf != NULL) { 122277ee030bSHidetoshi Shimokawa fwdma_free_size(dbch->dmat, db_tr->dma_map, 122377ee030bSHidetoshi Shimokawa db_tr->buf, dbch->xferq.psize); 12243c60ba66SKatsushi Kobayashi db_tr->buf = NULL; 122577ee030bSHidetoshi Shimokawa } else if (db_tr->dma_map != NULL) 122677ee030bSHidetoshi Shimokawa bus_dmamap_destroy(dbch->dmat, db_tr->dma_map); 12271f2361f8SHidetoshi Shimokawa } 12283c60ba66SKatsushi Kobayashi dbch->ndb = 0; 12293c60ba66SKatsushi Kobayashi db_tr = STAILQ_FIRST(&dbch->db_trq); 123077ee030bSHidetoshi Shimokawa fwdma_free_multiseg(dbch->am); 12315166f1dfSHidetoshi Shimokawa free(db_tr, M_FW); 12323c60ba66SKatsushi Kobayashi STAILQ_INIT(&dbch->db_trq); 12331f2361f8SHidetoshi Shimokawa dbch->flags &= ~FWOHCI_DBCH_INIT; 12343c60ba66SKatsushi Kobayashi } 1235c572b810SHidetoshi Shimokawa 1236c572b810SHidetoshi Shimokawa static void 123777ee030bSHidetoshi Shimokawa fwohci_db_init(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 12383c60ba66SKatsushi Kobayashi { 12393c60ba66SKatsushi Kobayashi int idb; 12403c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 12419339321dSHidetoshi Shimokawa 12429339321dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) != 0) 12439339321dSHidetoshi Shimokawa goto out; 12449339321dSHidetoshi Shimokawa 124577ee030bSHidetoshi Shimokawa /* create dma_tag for buffers */ 124677ee030bSHidetoshi Shimokawa #define MAX_REQCOUNT 0xffff 124777ee030bSHidetoshi Shimokawa if (bus_dma_tag_create(/*parent*/ sc->fc.dmat, 124877ee030bSHidetoshi Shimokawa /*alignment*/ 1, /*boundary*/ 0, 124977ee030bSHidetoshi Shimokawa /*lowaddr*/ BUS_SPACE_MAXADDR_32BIT, 125077ee030bSHidetoshi Shimokawa /*highaddr*/ BUS_SPACE_MAXADDR, 125177ee030bSHidetoshi Shimokawa /*filter*/NULL, /*filterarg*/NULL, 125277ee030bSHidetoshi Shimokawa /*maxsize*/ dbch->xferq.psize, 125377ee030bSHidetoshi Shimokawa /*nsegments*/ dbch->ndesc > 3 ? dbch->ndesc - 2 : 1, 125477ee030bSHidetoshi Shimokawa /*maxsegsz*/ MAX_REQCOUNT, 1255f6b1c44dSScott Long /*flags*/ 0, 125610d3ed64SHidetoshi Shimokawa #if defined(__FreeBSD__) && __FreeBSD_version >= 501102 1257f6b1c44dSScott Long /*lockfunc*/busdma_lock_mutex, 12589950b741SHidetoshi Shimokawa /*lockarg*/FW_GMTX(&sc->fc), 12594f933468SHidetoshi Shimokawa #endif 12604f933468SHidetoshi Shimokawa &dbch->dmat)) 126177ee030bSHidetoshi Shimokawa return; 126277ee030bSHidetoshi Shimokawa 12633c60ba66SKatsushi Kobayashi /* allocate DB entries and attach one to each DMA channels */ 12643c60ba66SKatsushi Kobayashi /* DB entry must start at 16 bytes bounary. */ 12653c60ba66SKatsushi Kobayashi STAILQ_INIT(&dbch->db_trq); 12663c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *) 12673c60ba66SKatsushi Kobayashi malloc(sizeof(struct fwohcidb_tr) * dbch->ndb, 126877ee030bSHidetoshi Shimokawa M_FW, M_WAITOK | M_ZERO); 12693c60ba66SKatsushi Kobayashi if(db_tr == NULL){ 1270e2ad5d6eSHidetoshi Shimokawa printf("fwohci_db_init: malloc(1) failed\n"); 12713c60ba66SKatsushi Kobayashi return; 12723c60ba66SKatsushi Kobayashi } 1273e2ad5d6eSHidetoshi Shimokawa 127477ee030bSHidetoshi Shimokawa #define DB_SIZE(x) (sizeof(struct fwohcidb) * (x)->ndesc) 127577ee030bSHidetoshi Shimokawa dbch->am = fwdma_malloc_multiseg(&sc->fc, DB_SIZE(dbch), 127677ee030bSHidetoshi Shimokawa DB_SIZE(dbch), dbch->ndb, BUS_DMA_WAITOK); 127777ee030bSHidetoshi Shimokawa if (dbch->am == NULL) { 127877ee030bSHidetoshi Shimokawa printf("fwohci_db_init: fwdma_malloc_multiseg failed\n"); 12794c790222SHidetoshi Shimokawa free(db_tr, M_FW); 1280e2ad5d6eSHidetoshi Shimokawa return; 1281e2ad5d6eSHidetoshi Shimokawa } 12823c60ba66SKatsushi Kobayashi /* Attach DB to DMA ch. */ 12833c60ba66SKatsushi Kobayashi for(idb = 0 ; idb < dbch->ndb ; idb++){ 12843c60ba66SKatsushi Kobayashi db_tr->dbcnt = 0; 128577ee030bSHidetoshi Shimokawa db_tr->db = (struct fwohcidb *)fwdma_v_addr(dbch->am, idb); 128677ee030bSHidetoshi Shimokawa db_tr->bus_addr = fwdma_bus_addr(dbch->am, idb); 128777ee030bSHidetoshi Shimokawa /* create dmamap for buffers */ 128877ee030bSHidetoshi Shimokawa /* XXX do we need 4bytes alignment tag? */ 128977ee030bSHidetoshi Shimokawa /* XXX don't alloc dma_map for AR */ 129077ee030bSHidetoshi Shimokawa if (bus_dmamap_create(dbch->dmat, 0, &db_tr->dma_map) != 0) { 129177ee030bSHidetoshi Shimokawa printf("bus_dmamap_create failed\n"); 129277ee030bSHidetoshi Shimokawa dbch->flags = FWOHCI_DBCH_INIT; /* XXX fake */ 129377ee030bSHidetoshi Shimokawa fwohci_db_free(dbch); 129477ee030bSHidetoshi Shimokawa return; 129577ee030bSHidetoshi Shimokawa } 12963c60ba66SKatsushi Kobayashi STAILQ_INSERT_TAIL(&dbch->db_trq, db_tr, link); 129777ee030bSHidetoshi Shimokawa if (dbch->xferq.flag & FWXFERQ_EXTBUF) { 1298d0fd7bc6SHidetoshi Shimokawa if (idb % dbch->xferq.bnpacket == 0) 1299d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket 1300d0fd7bc6SHidetoshi Shimokawa ].start = (caddr_t)db_tr; 1301d0fd7bc6SHidetoshi Shimokawa if ((idb + 1) % dbch->xferq.bnpacket == 0) 1302d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket 1303d0fd7bc6SHidetoshi Shimokawa ].end = (caddr_t)db_tr; 13043c60ba66SKatsushi Kobayashi } 13053c60ba66SKatsushi Kobayashi db_tr++; 13063c60ba66SKatsushi Kobayashi } 13073c60ba66SKatsushi Kobayashi STAILQ_LAST(&dbch->db_trq, fwohcidb_tr,link)->link.stqe_next 13083c60ba66SKatsushi Kobayashi = STAILQ_FIRST(&dbch->db_trq); 13099339321dSHidetoshi Shimokawa out: 13109339321dSHidetoshi Shimokawa dbch->xferq.queued = 0; 13119339321dSHidetoshi Shimokawa dbch->pdb_tr = NULL; 13123c60ba66SKatsushi Kobayashi dbch->top = STAILQ_FIRST(&dbch->db_trq); 13133c60ba66SKatsushi Kobayashi dbch->bottom = dbch->top; 13141f2361f8SHidetoshi Shimokawa dbch->flags = FWOHCI_DBCH_INIT; 13153c60ba66SKatsushi Kobayashi } 1316c572b810SHidetoshi Shimokawa 1317c572b810SHidetoshi Shimokawa static int 1318c572b810SHidetoshi Shimokawa fwohci_itx_disable(struct firewire_comm *fc, int dmach) 13193c60ba66SKatsushi Kobayashi { 13203c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 13215a7ba74dSHidetoshi Shimokawa 132277ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), 132377ee030bSHidetoshi Shimokawa OHCI_CNTL_DMA_RUN | OHCI_CNTL_CYCMATCH_S); 13243c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach); 13253c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach); 13265a7ba74dSHidetoshi Shimokawa /* XXX we cannot free buffers until the DMA really stops */ 13274d70511aSJohn Baldwin pause("fwitxd", hz); 13283c60ba66SKatsushi Kobayashi fwohci_db_free(&sc->it[dmach]); 13293c60ba66SKatsushi Kobayashi sc->it[dmach].xferq.flag &= ~FWXFERQ_RUNNING; 13303c60ba66SKatsushi Kobayashi return 0; 13313c60ba66SKatsushi Kobayashi } 1332c572b810SHidetoshi Shimokawa 1333c572b810SHidetoshi Shimokawa static int 1334c572b810SHidetoshi Shimokawa fwohci_irx_disable(struct firewire_comm *fc, int dmach) 13353c60ba66SKatsushi Kobayashi { 13363c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 13373c60ba66SKatsushi Kobayashi 13383c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 13393c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach); 13403c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach); 13415a7ba74dSHidetoshi Shimokawa /* XXX we cannot free buffers until the DMA really stops */ 13424d70511aSJohn Baldwin pause("fwirxd", hz); 13433c60ba66SKatsushi Kobayashi fwohci_db_free(&sc->ir[dmach]); 13443c60ba66SKatsushi Kobayashi sc->ir[dmach].xferq.flag &= ~FWXFERQ_RUNNING; 13453c60ba66SKatsushi Kobayashi return 0; 13463c60ba66SKatsushi Kobayashi } 1347c572b810SHidetoshi Shimokawa 134877ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 1349c572b810SHidetoshi Shimokawa static void 135003161bbcSDoug Rabson fwohci_irx_post (struct firewire_comm *fc , uint32_t *qld) 13513c60ba66SKatsushi Kobayashi { 135277ee030bSHidetoshi Shimokawa qld[0] = FWOHCI_DMA_READ(qld[0]); 13533c60ba66SKatsushi Kobayashi return; 13543c60ba66SKatsushi Kobayashi } 13553c60ba66SKatsushi Kobayashi #endif 13563c60ba66SKatsushi Kobayashi 1357c572b810SHidetoshi Shimokawa static int 1358c572b810SHidetoshi Shimokawa fwohci_tx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 13593c60ba66SKatsushi Kobayashi { 13603c60ba66SKatsushi Kobayashi int err = 0; 136177ee030bSHidetoshi Shimokawa int idb, z, i, dmach = 0, ldesc; 136203161bbcSDoug Rabson uint32_t off = 0; 13633c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 1364c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 13653c60ba66SKatsushi Kobayashi 13663c60ba66SKatsushi Kobayashi if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){ 13673c60ba66SKatsushi Kobayashi err = EINVAL; 13683c60ba66SKatsushi Kobayashi return err; 13693c60ba66SKatsushi Kobayashi } 13703c60ba66SKatsushi Kobayashi z = dbch->ndesc; 13713c60ba66SKatsushi Kobayashi for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){ 13723c60ba66SKatsushi Kobayashi if( &sc->it[dmach] == dbch){ 13733c60ba66SKatsushi Kobayashi off = OHCI_ITOFF(dmach); 13743c60ba66SKatsushi Kobayashi break; 13753c60ba66SKatsushi Kobayashi } 13763c60ba66SKatsushi Kobayashi } 1377a89ec05eSPeter Wemm if(off == 0){ 13783c60ba66SKatsushi Kobayashi err = EINVAL; 13793c60ba66SKatsushi Kobayashi return err; 13803c60ba66SKatsushi Kobayashi } 13813c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) 13823c60ba66SKatsushi Kobayashi return err; 13833c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 13843c60ba66SKatsushi Kobayashi for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){ 13853c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(dbch->bottom, link); 13863c60ba66SKatsushi Kobayashi } 13873c60ba66SKatsushi Kobayashi db_tr = dbch->top; 13883c60ba66SKatsushi Kobayashi for (idb = 0; idb < dbch->ndb; idb ++) { 138977ee030bSHidetoshi Shimokawa fwohci_add_tx_buf(dbch, db_tr, idb); 13903c60ba66SKatsushi Kobayashi if(STAILQ_NEXT(db_tr, link) == NULL){ 13913c60ba66SKatsushi Kobayashi break; 13923c60ba66SKatsushi Kobayashi } 139353f1eb86SHidetoshi Shimokawa db = db_tr->db; 139477ee030bSHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1; 139577ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.depend, 139677ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr | z); 139777ee030bSHidetoshi Shimokawa db[ldesc].db.desc.depend = db[0].db.desc.depend; 13983c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_EXTBUF){ 13993c60ba66SKatsushi Kobayashi if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){ 140077ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET( 140177ee030bSHidetoshi Shimokawa db[ldesc].db.desc.cmd, 140277ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS); 14034ed65ce9SHidetoshi Shimokawa /* OHCI 1.1 and above */ 140477ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET( 140577ee030bSHidetoshi Shimokawa db[0].db.desc.cmd, 140677ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS); 14073c60ba66SKatsushi Kobayashi } 14083c60ba66SKatsushi Kobayashi } 14093c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 14103c60ba66SKatsushi Kobayashi } 141177ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR( 141277ee030bSHidetoshi Shimokawa dbch->bottom->db[dbch->bottom->dbcnt - 1].db.desc.depend, 0xf); 14133c60ba66SKatsushi Kobayashi return err; 14143c60ba66SKatsushi Kobayashi } 1415c572b810SHidetoshi Shimokawa 1416c572b810SHidetoshi Shimokawa static int 1417c572b810SHidetoshi Shimokawa fwohci_rx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 14183c60ba66SKatsushi Kobayashi { 14193c60ba66SKatsushi Kobayashi int err = 0; 142053f1eb86SHidetoshi Shimokawa int idb, z, i, dmach = 0, ldesc; 142103161bbcSDoug Rabson uint32_t off = 0; 14223c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 1423c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 14243c60ba66SKatsushi Kobayashi 14253c60ba66SKatsushi Kobayashi z = dbch->ndesc; 14263c60ba66SKatsushi Kobayashi if(&sc->arrq == dbch){ 14273c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 14283c60ba66SKatsushi Kobayashi }else if(&sc->arrs == dbch){ 14293c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 14303c60ba66SKatsushi Kobayashi }else{ 14313c60ba66SKatsushi Kobayashi for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){ 14323c60ba66SKatsushi Kobayashi if( &sc->ir[dmach] == dbch){ 14333c60ba66SKatsushi Kobayashi off = OHCI_IROFF(dmach); 14343c60ba66SKatsushi Kobayashi break; 14353c60ba66SKatsushi Kobayashi } 14363c60ba66SKatsushi Kobayashi } 14373c60ba66SKatsushi Kobayashi } 1438a89ec05eSPeter Wemm if(off == 0){ 14393c60ba66SKatsushi Kobayashi err = EINVAL; 14403c60ba66SKatsushi Kobayashi return err; 14413c60ba66SKatsushi Kobayashi } 14423c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_STREAM){ 14433c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) 14443c60ba66SKatsushi Kobayashi return err; 14453c60ba66SKatsushi Kobayashi }else{ 14463c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING){ 14473c60ba66SKatsushi Kobayashi err = EBUSY; 14483c60ba66SKatsushi Kobayashi return err; 14493c60ba66SKatsushi Kobayashi } 14503c60ba66SKatsushi Kobayashi } 14513c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 14529339321dSHidetoshi Shimokawa dbch->top = STAILQ_FIRST(&dbch->db_trq); 14533c60ba66SKatsushi Kobayashi for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){ 14543c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(dbch->bottom, link); 14553c60ba66SKatsushi Kobayashi } 14563c60ba66SKatsushi Kobayashi db_tr = dbch->top; 14573c60ba66SKatsushi Kobayashi for (idb = 0; idb < dbch->ndb; idb ++) { 145877ee030bSHidetoshi Shimokawa fwohci_add_rx_buf(dbch, db_tr, idb, &sc->dummy_dma); 145977ee030bSHidetoshi Shimokawa if (STAILQ_NEXT(db_tr, link) == NULL) 14603c60ba66SKatsushi Kobayashi break; 146153f1eb86SHidetoshi Shimokawa db = db_tr->db; 146253f1eb86SHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1; 146377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[ldesc].db.desc.depend, 146477ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr | z); 14653c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_EXTBUF){ 14663c60ba66SKatsushi Kobayashi if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){ 146777ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET( 146877ee030bSHidetoshi Shimokawa db[ldesc].db.desc.cmd, 146977ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS); 147077ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR( 147177ee030bSHidetoshi Shimokawa db[ldesc].db.desc.depend, 147277ee030bSHidetoshi Shimokawa 0xf); 14733c60ba66SKatsushi Kobayashi } 14743c60ba66SKatsushi Kobayashi } 14753c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 14763c60ba66SKatsushi Kobayashi } 147777ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR( 147877ee030bSHidetoshi Shimokawa dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend, 0xf); 14793c60ba66SKatsushi Kobayashi dbch->buf_offset = 0; 148077ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 148177ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 14823c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_STREAM){ 14833c60ba66SKatsushi Kobayashi return err; 14843c60ba66SKatsushi Kobayashi }else{ 148577ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | z); 14863c60ba66SKatsushi Kobayashi } 14873c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN); 14883c60ba66SKatsushi Kobayashi return err; 14893c60ba66SKatsushi Kobayashi } 1490c572b810SHidetoshi Shimokawa 1491c572b810SHidetoshi Shimokawa static int 149277ee030bSHidetoshi Shimokawa fwohci_next_cycle(struct firewire_comm *fc, int cycle_now) 14933c60ba66SKatsushi Kobayashi { 14945a7ba74dSHidetoshi Shimokawa int sec, cycle, cycle_match; 14953c60ba66SKatsushi Kobayashi 149697ae6c1fSHidetoshi Shimokawa cycle = cycle_now & 0x1fff; 149797ae6c1fSHidetoshi Shimokawa sec = cycle_now >> 13; 149897ae6c1fSHidetoshi Shimokawa #define CYCLE_MOD 0x10 149977ee030bSHidetoshi Shimokawa #if 1 150097ae6c1fSHidetoshi Shimokawa #define CYCLE_DELAY 8 /* min delay to start DMA */ 150177ee030bSHidetoshi Shimokawa #else 150277ee030bSHidetoshi Shimokawa #define CYCLE_DELAY 7000 /* min delay to start DMA */ 150377ee030bSHidetoshi Shimokawa #endif 150497ae6c1fSHidetoshi Shimokawa cycle = cycle + CYCLE_DELAY; 150597ae6c1fSHidetoshi Shimokawa if (cycle >= 8000) { 150697ae6c1fSHidetoshi Shimokawa sec ++; 150797ae6c1fSHidetoshi Shimokawa cycle -= 8000; 150897ae6c1fSHidetoshi Shimokawa } 150977ee030bSHidetoshi Shimokawa cycle = roundup2(cycle, CYCLE_MOD); 151097ae6c1fSHidetoshi Shimokawa if (cycle >= 8000) { 151197ae6c1fSHidetoshi Shimokawa sec ++; 151297ae6c1fSHidetoshi Shimokawa if (cycle == 8000) 151397ae6c1fSHidetoshi Shimokawa cycle = 0; 151497ae6c1fSHidetoshi Shimokawa else 151597ae6c1fSHidetoshi Shimokawa cycle = CYCLE_MOD; 151697ae6c1fSHidetoshi Shimokawa } 151797ae6c1fSHidetoshi Shimokawa cycle_match = ((sec << 13) | cycle) & 0x7ffff; 15185a7ba74dSHidetoshi Shimokawa 15195a7ba74dSHidetoshi Shimokawa return(cycle_match); 15205a7ba74dSHidetoshi Shimokawa } 15215a7ba74dSHidetoshi Shimokawa 15225a7ba74dSHidetoshi Shimokawa static int 15235a7ba74dSHidetoshi Shimokawa fwohci_itxbuf_enable(struct firewire_comm *fc, int dmach) 15245a7ba74dSHidetoshi Shimokawa { 15255a7ba74dSHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)fc; 15265a7ba74dSHidetoshi Shimokawa int err = 0; 15275a7ba74dSHidetoshi Shimokawa unsigned short tag, ich; 15285a7ba74dSHidetoshi Shimokawa struct fwohci_dbch *dbch; 15295a7ba74dSHidetoshi Shimokawa int cycle_match, cycle_now, s, ldesc; 153003161bbcSDoug Rabson uint32_t stat; 15315a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *first, *chunk, *prev; 15325a7ba74dSHidetoshi Shimokawa struct fw_xferq *it; 15335a7ba74dSHidetoshi Shimokawa 15345a7ba74dSHidetoshi Shimokawa dbch = &sc->it[dmach]; 15355a7ba74dSHidetoshi Shimokawa it = &dbch->xferq; 15365a7ba74dSHidetoshi Shimokawa 15375a7ba74dSHidetoshi Shimokawa tag = (it->flag >> 6) & 3; 15385a7ba74dSHidetoshi Shimokawa ich = it->flag & 0x3f; 15395a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) { 15405a7ba74dSHidetoshi Shimokawa dbch->ndb = it->bnpacket * it->bnchunk; 15415a7ba74dSHidetoshi Shimokawa dbch->ndesc = 3; 154277ee030bSHidetoshi Shimokawa fwohci_db_init(sc, dbch); 15435a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 15445a7ba74dSHidetoshi Shimokawa return ENOMEM; 15459950b741SHidetoshi Shimokawa 15465a7ba74dSHidetoshi Shimokawa err = fwohci_tx_enable(sc, dbch); 15475a7ba74dSHidetoshi Shimokawa } 15485a7ba74dSHidetoshi Shimokawa if(err) 15495a7ba74dSHidetoshi Shimokawa return err; 15505a7ba74dSHidetoshi Shimokawa 155153f1eb86SHidetoshi Shimokawa ldesc = dbch->ndesc - 1; 15525a7ba74dSHidetoshi Shimokawa s = splfw(); 15539950b741SHidetoshi Shimokawa FW_GLOCK(fc); 15545a7ba74dSHidetoshi Shimokawa prev = STAILQ_LAST(&it->stdma, fw_bulkxfer, link); 15555a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&it->stvalid)) != NULL) { 1556c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 15575a7ba74dSHidetoshi Shimokawa 155877ee030bSHidetoshi Shimokawa fwdma_sync_multiseg(it->buf, chunk->poffset, it->bnpacket, 155977ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREWRITE); 15605a7ba74dSHidetoshi Shimokawa fwohci_txbufdb(sc, dmach, chunk); 15615a7ba74dSHidetoshi Shimokawa if (prev != NULL) { 15625a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(prev->end))->db; 156377ee030bSHidetoshi Shimokawa #if 0 /* XXX necessary? */ 156477ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, 156577ee030bSHidetoshi Shimokawa OHCI_BRANCH_ALWAYS); 156677ee030bSHidetoshi Shimokawa #endif 156753f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npacket changes */ 15685a7ba74dSHidetoshi Shimokawa db[ldesc].db.desc.depend = db[0].db.desc.depend = 156977ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *) 157077ee030bSHidetoshi Shimokawa (chunk->start))->bus_addr | dbch->ndesc; 157153f1eb86SHidetoshi Shimokawa #else 157277ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc); 157377ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc); 157453f1eb86SHidetoshi Shimokawa #endif 15755a7ba74dSHidetoshi Shimokawa } 15765a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&it->stvalid, link); 15775a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&it->stdma, chunk, link); 15785a7ba74dSHidetoshi Shimokawa prev = chunk; 15795a7ba74dSHidetoshi Shimokawa } 15809950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 158177ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 158277ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 15835a7ba74dSHidetoshi Shimokawa splx(s); 15845a7ba74dSHidetoshi Shimokawa stat = OREAD(sc, OHCI_ITCTL(dmach)); 158577ee030bSHidetoshi Shimokawa if (firewire_debug && (stat & OHCI_CNTL_CYCMATCH_S)) 158677ee030bSHidetoshi Shimokawa printf("stat 0x%x\n", stat); 158777ee030bSHidetoshi Shimokawa 15885a7ba74dSHidetoshi Shimokawa if (stat & (OHCI_CNTL_DMA_ACTIVE | OHCI_CNTL_CYCMATCH_S)) 15895a7ba74dSHidetoshi Shimokawa return 0; 15905a7ba74dSHidetoshi Shimokawa 159177ee030bSHidetoshi Shimokawa #if 0 15925a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 159377ee030bSHidetoshi Shimokawa #endif 15945a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach); 15955a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach); 15965a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASK, 1 << dmach); 159777ee030bSHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IT); 15985a7ba74dSHidetoshi Shimokawa 15995a7ba74dSHidetoshi Shimokawa first = STAILQ_FIRST(&it->stdma); 160077ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCMD(dmach), 160177ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *)(first->start))->bus_addr | dbch->ndesc); 1602ac447782SHidetoshi Shimokawa if (firewire_debug > 1) { 16035a7ba74dSHidetoshi Shimokawa printf("fwohci_itxbuf_enable: kick 0x%08x\n", stat); 160477ee030bSHidetoshi Shimokawa #if 1 160577ee030bSHidetoshi Shimokawa dump_dma(sc, ITX_CH + dmach); 160677ee030bSHidetoshi Shimokawa #endif 160777ee030bSHidetoshi Shimokawa } 16085a7ba74dSHidetoshi Shimokawa if ((stat & OHCI_CNTL_DMA_RUN) == 0) { 16095a7ba74dSHidetoshi Shimokawa #if 1 16105a7ba74dSHidetoshi Shimokawa /* Don't start until all chunks are buffered */ 16115a7ba74dSHidetoshi Shimokawa if (STAILQ_FIRST(&it->stfree) != NULL) 16125a7ba74dSHidetoshi Shimokawa goto out; 16135a7ba74dSHidetoshi Shimokawa #endif 161477ee030bSHidetoshi Shimokawa #if 1 161597ae6c1fSHidetoshi Shimokawa /* Clear cycle match counter bits */ 161697ae6c1fSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), 0xffff0000); 16175a7ba74dSHidetoshi Shimokawa 16185a7ba74dSHidetoshi Shimokawa /* 2bit second + 13bit cycle */ 16195a7ba74dSHidetoshi Shimokawa cycle_now = (fc->cyctimer(fc) >> 12) & 0x7fff; 162077ee030bSHidetoshi Shimokawa cycle_match = fwohci_next_cycle(fc, cycle_now); 16215a7ba74dSHidetoshi Shimokawa 162297ae6c1fSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), 162397ae6c1fSHidetoshi Shimokawa OHCI_CNTL_CYCMATCH_S | (cycle_match << 16) 162497ae6c1fSHidetoshi Shimokawa | OHCI_CNTL_DMA_RUN); 162577ee030bSHidetoshi Shimokawa #else 162677ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_RUN); 162777ee030bSHidetoshi Shimokawa #endif 1628ac447782SHidetoshi Shimokawa if (firewire_debug > 1) { 16297643dc18SHidetoshi Shimokawa printf("cycle_match: 0x%04x->0x%04x\n", 16307643dc18SHidetoshi Shimokawa cycle_now, cycle_match); 163177ee030bSHidetoshi Shimokawa dump_dma(sc, ITX_CH + dmach); 163277ee030bSHidetoshi Shimokawa dump_db(sc, ITX_CH + dmach); 163377ee030bSHidetoshi Shimokawa } 16347643dc18SHidetoshi Shimokawa } else if ((stat & OHCI_CNTL_CYCMATCH_S) == 0) { 16355a7ba74dSHidetoshi Shimokawa device_printf(sc->fc.dev, 16365a7ba74dSHidetoshi Shimokawa "IT DMA underrun (0x%08x)\n", stat); 163777ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_WAKE); 16383c60ba66SKatsushi Kobayashi } 16395a7ba74dSHidetoshi Shimokawa out: 16403c60ba66SKatsushi Kobayashi return err; 16413c60ba66SKatsushi Kobayashi } 1642c572b810SHidetoshi Shimokawa 1643c572b810SHidetoshi Shimokawa static int 164477ee030bSHidetoshi Shimokawa fwohci_irx_enable(struct firewire_comm *fc, int dmach) 16453c60ba66SKatsushi Kobayashi { 16463c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 16475a7ba74dSHidetoshi Shimokawa int err = 0, s, ldesc; 16483c60ba66SKatsushi Kobayashi unsigned short tag, ich; 164903161bbcSDoug Rabson uint32_t stat; 16505a7ba74dSHidetoshi Shimokawa struct fwohci_dbch *dbch; 165177ee030bSHidetoshi Shimokawa struct fwohcidb_tr *db_tr; 16525a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *first, *prev, *chunk; 16535a7ba74dSHidetoshi Shimokawa struct fw_xferq *ir; 1654435dd29bSHidetoshi Shimokawa 16555a7ba74dSHidetoshi Shimokawa dbch = &sc->ir[dmach]; 16565a7ba74dSHidetoshi Shimokawa ir = &dbch->xferq; 16575a7ba74dSHidetoshi Shimokawa 16585a7ba74dSHidetoshi Shimokawa if ((ir->flag & FWXFERQ_RUNNING) == 0) { 16595a7ba74dSHidetoshi Shimokawa tag = (ir->flag >> 6) & 3; 16605a7ba74dSHidetoshi Shimokawa ich = ir->flag & 0x3f; 16613c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich); 16623c60ba66SKatsushi Kobayashi 16635a7ba74dSHidetoshi Shimokawa ir->queued = 0; 16645a7ba74dSHidetoshi Shimokawa dbch->ndb = ir->bnpacket * ir->bnchunk; 16655a7ba74dSHidetoshi Shimokawa dbch->ndesc = 2; 166677ee030bSHidetoshi Shimokawa fwohci_db_init(sc, dbch); 16675a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 16680aaa9a23SHidetoshi Shimokawa return ENOMEM; 16695a7ba74dSHidetoshi Shimokawa err = fwohci_rx_enable(sc, dbch); 16703c60ba66SKatsushi Kobayashi } 16713c60ba66SKatsushi Kobayashi if(err) 16723c60ba66SKatsushi Kobayashi return err; 16733c60ba66SKatsushi Kobayashi 16745a7ba74dSHidetoshi Shimokawa first = STAILQ_FIRST(&ir->stfree); 16755a7ba74dSHidetoshi Shimokawa if (first == NULL) { 16765a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, "IR DMA no free chunk\n"); 16775a7ba74dSHidetoshi Shimokawa return 0; 16785a7ba74dSHidetoshi Shimokawa } 16795a7ba74dSHidetoshi Shimokawa 16809ca8add3SHidetoshi Shimokawa ldesc = dbch->ndesc - 1; 16819ca8add3SHidetoshi Shimokawa s = splfw(); 16829950b741SHidetoshi Shimokawa if ((ir->flag & FWXFERQ_HANDLER) == 0) 16839950b741SHidetoshi Shimokawa FW_GLOCK(fc); 16845a7ba74dSHidetoshi Shimokawa prev = STAILQ_LAST(&ir->stdma, fw_bulkxfer, link); 16855a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&ir->stfree)) != NULL) { 1686c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 16875a7ba74dSHidetoshi Shimokawa 16882b4601d1SHidetoshi Shimokawa #if 1 /* XXX for if_fwe */ 168977ee030bSHidetoshi Shimokawa if (chunk->mbuf != NULL) { 169077ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)(chunk->start); 169177ee030bSHidetoshi Shimokawa db_tr->dbcnt = 1; 169277ee030bSHidetoshi Shimokawa err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map, 169377ee030bSHidetoshi Shimokawa chunk->mbuf, fwohci_execute_db2, db_tr, 169477ee030bSHidetoshi Shimokawa /* flags */0); 169577ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db_tr->db[1].db.desc.cmd, 169677ee030bSHidetoshi Shimokawa OHCI_UPDATE | OHCI_INPUT_LAST | 169777ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS); 169877ee030bSHidetoshi Shimokawa } 16992b4601d1SHidetoshi Shimokawa #endif 17005a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db; 170177ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[ldesc].db.desc.res, 0); 170277ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[ldesc].db.desc.depend, 0xf); 17035a7ba74dSHidetoshi Shimokawa if (prev != NULL) { 17045a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(prev->end))->db; 170577ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc); 17065a7ba74dSHidetoshi Shimokawa } 17075a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stfree, link); 17085a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stdma, chunk, link); 17095a7ba74dSHidetoshi Shimokawa prev = chunk; 17105a7ba74dSHidetoshi Shimokawa } 17119950b741SHidetoshi Shimokawa if ((ir->flag & FWXFERQ_HANDLER) == 0) 17129950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 171377ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 171477ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 17155a7ba74dSHidetoshi Shimokawa splx(s); 17165a7ba74dSHidetoshi Shimokawa stat = OREAD(sc, OHCI_IRCTL(dmach)); 17175a7ba74dSHidetoshi Shimokawa if (stat & OHCI_CNTL_DMA_ACTIVE) 17185a7ba74dSHidetoshi Shimokawa return 0; 17195a7ba74dSHidetoshi Shimokawa if (stat & OHCI_CNTL_DMA_RUN) { 17203c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 17215a7ba74dSHidetoshi Shimokawa device_printf(sc->fc.dev, "IR DMA overrun (0x%08x)\n", stat); 17225a7ba74dSHidetoshi Shimokawa } 17235a7ba74dSHidetoshi Shimokawa 172477ee030bSHidetoshi Shimokawa if (firewire_debug) 172577ee030bSHidetoshi Shimokawa printf("start IR DMA 0x%x\n", stat); 17263c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach); 17273c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach); 17283c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASK, 1 << dmach); 17293c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf0000000); 17303c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR); 17313c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCMD(dmach), 173277ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *)(first->start))->bus_addr 17335a7ba74dSHidetoshi Shimokawa | dbch->ndesc); 17343c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN); 17353c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR); 173677ee030bSHidetoshi Shimokawa #if 0 173777ee030bSHidetoshi Shimokawa dump_db(sc, IRX_CH + dmach); 173877ee030bSHidetoshi Shimokawa #endif 17393c60ba66SKatsushi Kobayashi return err; 17403c60ba66SKatsushi Kobayashi } 1741c572b810SHidetoshi Shimokawa 1742c572b810SHidetoshi Shimokawa int 174364cf5240SHidetoshi Shimokawa fwohci_stop(struct fwohci_softc *sc, device_t dev) 17443c60ba66SKatsushi Kobayashi { 17453c60ba66SKatsushi Kobayashi u_int i; 17463c60ba66SKatsushi Kobayashi 17473c60ba66SKatsushi Kobayashi /* Now stopping all DMA channel */ 17483c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN); 17493c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN); 17503c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 17513c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 17523c60ba66SKatsushi Kobayashi 17533c60ba66SKatsushi Kobayashi for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 17543c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN); 17553c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN); 17563c60ba66SKatsushi Kobayashi } 17573c60ba66SKatsushi Kobayashi 17589950b741SHidetoshi Shimokawa if (sc->fc.arq !=0 && sc->fc.arq->maxq > 0) 17599950b741SHidetoshi Shimokawa fw_drain_txq(&sc->fc); 17603c60ba66SKatsushi Kobayashi 17619950b741SHidetoshi Shimokawa #if 0 /* Let dcons(4) be accessed */ 17623c60ba66SKatsushi Kobayashi /* Stop interrupt */ 17633c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, 17643c60ba66SKatsushi Kobayashi OHCI_INT_EN | OHCI_INT_ERR | OHCI_INT_PHY_SID 17653c60ba66SKatsushi Kobayashi | OHCI_INT_PHY_INT 17663c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS 17673c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS 17683c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_ARRQ | OHCI_INT_DMA_ARRS 17693c60ba66SKatsushi Kobayashi | OHCI_INT_PHY_BUS_R); 1770630529adSHidetoshi Shimokawa 17719950b741SHidetoshi Shimokawa /* FLUSH FIFO and reset Transmitter/Reciever */ 17729950b741SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET); 17739950b741SHidetoshi Shimokawa #endif 1774630529adSHidetoshi Shimokawa 17759339321dSHidetoshi Shimokawa /* XXX Link down? Bus reset? */ 17769339321dSHidetoshi Shimokawa return 0; 17779339321dSHidetoshi Shimokawa } 17789339321dSHidetoshi Shimokawa 17799339321dSHidetoshi Shimokawa int 17809339321dSHidetoshi Shimokawa fwohci_resume(struct fwohci_softc *sc, device_t dev) 17819339321dSHidetoshi Shimokawa { 17829339321dSHidetoshi Shimokawa int i; 1783630529adSHidetoshi Shimokawa struct fw_xferq *ir; 1784630529adSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 17859339321dSHidetoshi Shimokawa 17869339321dSHidetoshi Shimokawa fwohci_reset(sc, dev); 178795a24954SDoug Rabson /* XXX resume isochronous receive automatically. (how about TX?) */ 17889339321dSHidetoshi Shimokawa for(i = 0; i < sc->fc.nisodma; i ++) { 1789630529adSHidetoshi Shimokawa ir = &sc->ir[i].xferq; 1790630529adSHidetoshi Shimokawa if((ir->flag & FWXFERQ_RUNNING) != 0) { 17919339321dSHidetoshi Shimokawa device_printf(sc->fc.dev, 17929339321dSHidetoshi Shimokawa "resume iso receive ch: %d\n", i); 1793630529adSHidetoshi Shimokawa ir->flag &= ~FWXFERQ_RUNNING; 1794630529adSHidetoshi Shimokawa /* requeue stdma to stfree */ 1795630529adSHidetoshi Shimokawa while((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) { 1796630529adSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stdma, link); 1797630529adSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stfree, chunk, link); 1798630529adSHidetoshi Shimokawa } 17999339321dSHidetoshi Shimokawa sc->fc.irx_enable(&sc->fc, i); 18009339321dSHidetoshi Shimokawa } 18019339321dSHidetoshi Shimokawa } 18029339321dSHidetoshi Shimokawa 18039339321dSHidetoshi Shimokawa bus_generic_resume(dev); 18049339321dSHidetoshi Shimokawa sc->fc.ibr(&sc->fc); 18053c60ba66SKatsushi Kobayashi return 0; 18063c60ba66SKatsushi Kobayashi } 18073c60ba66SKatsushi Kobayashi 18083c60ba66SKatsushi Kobayashi #ifdef OHCI_DEBUG 18099950b741SHidetoshi Shimokawa static void 18109950b741SHidetoshi Shimokawa fwohci_dump_intr(struct fwohci_softc *sc, uint32_t stat) 18119950b741SHidetoshi Shimokawa { 18123c60ba66SKatsushi Kobayashi if(stat & OREAD(sc, FWOHCI_INTMASK)) 18133c60ba66SKatsushi Kobayashi device_printf(fc->dev, "INTERRUPT < %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s> 0x%08x, 0x%08x\n", 18143c60ba66SKatsushi Kobayashi stat & OHCI_INT_EN ? "DMA_EN ":"", 18153c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_REG ? "PHY_REG ":"", 18163c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_LONG ? "CYC_LONG ":"", 18173c60ba66SKatsushi Kobayashi stat & OHCI_INT_ERR ? "INT_ERR ":"", 18183c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_ERR ? "CYC_ERR ":"", 18193c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_LOST ? "CYC_LOST ":"", 18203c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_64SECOND ? "CYC_64SECOND ":"", 18213c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_START ? "CYC_START ":"", 18223c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_INT ? "PHY_INT ":"", 18233c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_BUS_R ? "BUS_RESET ":"", 18243c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_SID ? "SID ":"", 18253c60ba66SKatsushi Kobayashi stat & OHCI_INT_LR_ERR ? "DMA_LR_ERR ":"", 18263c60ba66SKatsushi Kobayashi stat & OHCI_INT_PW_ERR ? "DMA_PW_ERR ":"", 18273c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_IR ? "DMA_IR ":"", 18283c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_IT ? "DMA_IT " :"", 18293c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_PRRS ? "DMA_PRRS " :"", 18303c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_PRRQ ? "DMA_PRRQ " :"", 18313c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ARRS ? "DMA_ARRS " :"", 18323c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ARRQ ? "DMA_ARRQ " :"", 18333c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ATRS ? "DMA_ATRS " :"", 18343c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ATRQ ? "DMA_ATRQ " :"", 18353c60ba66SKatsushi Kobayashi stat, OREAD(sc, FWOHCI_INTMASK) 18363c60ba66SKatsushi Kobayashi ); 18379950b741SHidetoshi Shimokawa } 18383c60ba66SKatsushi Kobayashi #endif 18399950b741SHidetoshi Shimokawa static void 18409950b741SHidetoshi Shimokawa fwohci_intr_core(struct fwohci_softc *sc, uint32_t stat, int count) 18419950b741SHidetoshi Shimokawa { 18429950b741SHidetoshi Shimokawa struct firewire_comm *fc = (struct firewire_comm *)sc; 18439950b741SHidetoshi Shimokawa uint32_t node_id, plen; 18449950b741SHidetoshi Shimokawa 18459950b741SHidetoshi Shimokawa if ((stat & OHCI_INT_PHY_BUS_R) && (fc->status != FWBUSRESET)) { 18469950b741SHidetoshi Shimokawa fc->status = FWBUSRESET; 18471adf6842SHidetoshi Shimokawa /* Disable bus reset interrupt until sid recv. */ 18481adf6842SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_PHY_BUS_R); 18491adf6842SHidetoshi Shimokawa 18503c60ba66SKatsushi Kobayashi device_printf(fc->dev, "BUS reset\n"); 18513c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_CYC_LOST); 18523c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCSRC); 18533c60ba66SKatsushi Kobayashi 18543c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 18553c60ba66SKatsushi Kobayashi sc->atrq.xferq.flag &= ~FWXFERQ_RUNNING; 18563c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 18573c60ba66SKatsushi Kobayashi sc->atrs.xferq.flag &= ~FWXFERQ_RUNNING; 18583c60ba66SKatsushi Kobayashi 18599950b741SHidetoshi Shimokawa if (!kdb_active) 18609950b741SHidetoshi Shimokawa taskqueue_enqueue(sc->fc.taskqueue, &sc->fwohci_task_busreset); 1861d0581de8SHidetoshi Shimokawa } 18623c60ba66SKatsushi Kobayashi if (stat & OHCI_INT_PHY_SID) { 18631adf6842SHidetoshi Shimokawa /* Enable bus reset interrupt */ 18649950b741SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_BUS_R); 18651adf6842SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_PHY_BUS_R); 18669950b741SHidetoshi Shimokawa 1867dcae7539SHidetoshi Shimokawa /* Allow async. request to us */ 1868dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_AREQHI, 1 << 31); 1869ac2d2894SHidetoshi Shimokawa if (firewire_phydma_enable) { 18706b3ecf71SHidetoshi Shimokawa /* allow from all nodes */ 1871dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQHI, 0x7fffffff); 1872dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQLO, 0xffffffff); 1873ac2d2894SHidetoshi Shimokawa /* 0 to 4GB region */ 1874dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQUPPER, 0x10000); 1875ac2d2894SHidetoshi Shimokawa } 187673aa55baSHidetoshi Shimokawa /* Set ATRetries register */ 187773aa55baSHidetoshi Shimokawa OWRITE(sc, OHCI_ATRETRY, 1<<(13+16) | 0xfff); 18789950b741SHidetoshi Shimokawa 18793c60ba66SKatsushi Kobayashi /* 18809950b741SHidetoshi Shimokawa * Checking whether the node is root or not. If root, turn on 18819950b741SHidetoshi Shimokawa * cycle master. 18823c60ba66SKatsushi Kobayashi */ 188377ee030bSHidetoshi Shimokawa node_id = OREAD(sc, FWOHCI_NODEID); 188477ee030bSHidetoshi Shimokawa plen = OREAD(sc, OHCI_SID_CNT); 188577ee030bSHidetoshi Shimokawa 18869950b741SHidetoshi Shimokawa fc->nodeid = node_id & 0x3f; 188777ee030bSHidetoshi Shimokawa device_printf(fc->dev, "node_id=0x%08x, gen=%d, ", 188877ee030bSHidetoshi Shimokawa node_id, (plen >> 16) & 0xff); 188977ee030bSHidetoshi Shimokawa if (!(node_id & OHCI_NODE_VALID)) { 18903c60ba66SKatsushi Kobayashi printf("Bus reset failure\n"); 18913c60ba66SKatsushi Kobayashi goto sidout; 18923c60ba66SKatsushi Kobayashi } 1893d0581de8SHidetoshi Shimokawa 1894d0581de8SHidetoshi Shimokawa /* cycle timer */ 1895d0581de8SHidetoshi Shimokawa sc->cycle_lost = 0; 1896d0581de8SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_CYC_LOST); 18976b3ecf71SHidetoshi Shimokawa if ((node_id & OHCI_NODE_ROOT) && !nocyclemaster) { 18983c60ba66SKatsushi Kobayashi printf("CYCLEMASTER mode\n"); 18993c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTL, 19003c60ba66SKatsushi Kobayashi OHCI_CNTL_CYCMTR | OHCI_CNTL_CYCTIMER); 19013c60ba66SKatsushi Kobayashi } else { 19023c60ba66SKatsushi Kobayashi printf("non CYCLEMASTER mode\n"); 19033c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCMTR); 19043c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_CYCTIMER); 19053c60ba66SKatsushi Kobayashi } 1906d0581de8SHidetoshi Shimokawa 19079950b741SHidetoshi Shimokawa fc->status = FWBUSINIT; 19089950b741SHidetoshi Shimokawa 19099950b741SHidetoshi Shimokawa if (!kdb_active) 19109950b741SHidetoshi Shimokawa taskqueue_enqueue(sc->fc.taskqueue, &sc->fwohci_task_sid); 19119950b741SHidetoshi Shimokawa } 19129950b741SHidetoshi Shimokawa sidout: 19139950b741SHidetoshi Shimokawa if ((stat & ~(OHCI_INT_PHY_BUS_R | OHCI_INT_PHY_SID)) && (!kdb_active)) 19149950b741SHidetoshi Shimokawa taskqueue_enqueue(sc->fc.taskqueue, &sc->fwohci_task_dma); 19159950b741SHidetoshi Shimokawa } 19169950b741SHidetoshi Shimokawa 19179950b741SHidetoshi Shimokawa static void 19189950b741SHidetoshi Shimokawa fwohci_intr_dma(struct fwohci_softc *sc, uint32_t stat, int count) 19199950b741SHidetoshi Shimokawa { 19209950b741SHidetoshi Shimokawa uint32_t irstat, itstat; 19219950b741SHidetoshi Shimokawa u_int i; 19229950b741SHidetoshi Shimokawa struct firewire_comm *fc = (struct firewire_comm *)sc; 19239950b741SHidetoshi Shimokawa 19249950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IR) { 19259950b741SHidetoshi Shimokawa irstat = atomic_readandclear_int(&sc->irstat); 19269950b741SHidetoshi Shimokawa for(i = 0; i < fc->nisodma ; i++){ 19279950b741SHidetoshi Shimokawa struct fwohci_dbch *dbch; 19289950b741SHidetoshi Shimokawa 19299950b741SHidetoshi Shimokawa if((irstat & (1 << i)) != 0){ 19309950b741SHidetoshi Shimokawa dbch = &sc->ir[i]; 19319950b741SHidetoshi Shimokawa if ((dbch->xferq.flag & FWXFERQ_OPEN) == 0) { 19329950b741SHidetoshi Shimokawa device_printf(sc->fc.dev, 19339950b741SHidetoshi Shimokawa "dma(%d) not active\n", i); 19349950b741SHidetoshi Shimokawa continue; 19359950b741SHidetoshi Shimokawa } 19369950b741SHidetoshi Shimokawa fwohci_rbuf_update(sc, i); 19379950b741SHidetoshi Shimokawa } 19389950b741SHidetoshi Shimokawa } 19399950b741SHidetoshi Shimokawa } 19409950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IT) { 19419950b741SHidetoshi Shimokawa itstat = atomic_readandclear_int(&sc->itstat); 19429950b741SHidetoshi Shimokawa for(i = 0; i < fc->nisodma ; i++){ 19439950b741SHidetoshi Shimokawa if((itstat & (1 << i)) != 0){ 19449950b741SHidetoshi Shimokawa fwohci_tbuf_update(sc, i); 19459950b741SHidetoshi Shimokawa } 19469950b741SHidetoshi Shimokawa } 19479950b741SHidetoshi Shimokawa } 19489950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_PRRS) { 19499950b741SHidetoshi Shimokawa #if 0 19509950b741SHidetoshi Shimokawa dump_dma(sc, ARRS_CH); 19519950b741SHidetoshi Shimokawa dump_db(sc, ARRS_CH); 19529950b741SHidetoshi Shimokawa #endif 19539950b741SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrs, count); 19549950b741SHidetoshi Shimokawa } 19559950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_PRRQ) { 19569950b741SHidetoshi Shimokawa #if 0 19579950b741SHidetoshi Shimokawa dump_dma(sc, ARRQ_CH); 19589950b741SHidetoshi Shimokawa dump_db(sc, ARRQ_CH); 19599950b741SHidetoshi Shimokawa #endif 19609950b741SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrq, count); 19619950b741SHidetoshi Shimokawa } 19629950b741SHidetoshi Shimokawa if (stat & OHCI_INT_CYC_LOST) { 19639950b741SHidetoshi Shimokawa if (sc->cycle_lost >= 0) 19649950b741SHidetoshi Shimokawa sc->cycle_lost ++; 19659950b741SHidetoshi Shimokawa if (sc->cycle_lost > 10) { 19669950b741SHidetoshi Shimokawa sc->cycle_lost = -1; 19679950b741SHidetoshi Shimokawa #if 0 19689950b741SHidetoshi Shimokawa OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCTIMER); 19699950b741SHidetoshi Shimokawa #endif 19709950b741SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_CYC_LOST); 19719950b741SHidetoshi Shimokawa device_printf(fc->dev, "too many cycle lost, " 19729950b741SHidetoshi Shimokawa "no cycle master presents?\n"); 19739950b741SHidetoshi Shimokawa } 19749950b741SHidetoshi Shimokawa } 19759950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_ATRQ) { 19769950b741SHidetoshi Shimokawa fwohci_txd(sc, &(sc->atrq)); 19779950b741SHidetoshi Shimokawa } 19789950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_ATRS) { 19799950b741SHidetoshi Shimokawa fwohci_txd(sc, &(sc->atrs)); 19809950b741SHidetoshi Shimokawa } 19819950b741SHidetoshi Shimokawa if (stat & OHCI_INT_PW_ERR) { 19829950b741SHidetoshi Shimokawa device_printf(fc->dev, "posted write error\n"); 19839950b741SHidetoshi Shimokawa } 19849950b741SHidetoshi Shimokawa if (stat & OHCI_INT_ERR) { 19859950b741SHidetoshi Shimokawa device_printf(fc->dev, "unrecoverable error\n"); 19869950b741SHidetoshi Shimokawa } 19879950b741SHidetoshi Shimokawa if (stat & OHCI_INT_PHY_INT) { 19889950b741SHidetoshi Shimokawa device_printf(fc->dev, "phy int\n"); 19899950b741SHidetoshi Shimokawa } 19909950b741SHidetoshi Shimokawa 19919950b741SHidetoshi Shimokawa return; 19929950b741SHidetoshi Shimokawa } 19939950b741SHidetoshi Shimokawa 19949950b741SHidetoshi Shimokawa static void 19959950b741SHidetoshi Shimokawa fwohci_task_busreset(void *arg, int pending) 19969950b741SHidetoshi Shimokawa { 19979950b741SHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)arg; 19989950b741SHidetoshi Shimokawa 19999950b741SHidetoshi Shimokawa fw_busreset(&sc->fc, FWBUSRESET); 20009950b741SHidetoshi Shimokawa OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0])); 20019950b741SHidetoshi Shimokawa OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2])); 20029950b741SHidetoshi Shimokawa } 20039950b741SHidetoshi Shimokawa 20049950b741SHidetoshi Shimokawa static void 20059950b741SHidetoshi Shimokawa fwohci_task_sid(void *arg, int pending) 20069950b741SHidetoshi Shimokawa { 20079950b741SHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)arg; 20089950b741SHidetoshi Shimokawa struct firewire_comm *fc = &sc->fc; 20099950b741SHidetoshi Shimokawa uint32_t *buf; 20109950b741SHidetoshi Shimokawa int i, plen; 20119950b741SHidetoshi Shimokawa 20129950b741SHidetoshi Shimokawa 20139950b741SHidetoshi Shimokawa plen = OREAD(sc, OHCI_SID_CNT); 20143c60ba66SKatsushi Kobayashi 201577ee030bSHidetoshi Shimokawa if (plen & OHCI_SID_ERR) { 201677ee030bSHidetoshi Shimokawa device_printf(fc->dev, "SID Error\n"); 20179950b741SHidetoshi Shimokawa return; 201877ee030bSHidetoshi Shimokawa } 201977ee030bSHidetoshi Shimokawa plen &= OHCI_SID_CNT_MASK; 202016e0f484SHidetoshi Shimokawa if (plen < 4 || plen > OHCI_SIDSIZE) { 202116e0f484SHidetoshi Shimokawa device_printf(fc->dev, "invalid SID len = %d\n", plen); 20229950b741SHidetoshi Shimokawa return; 202316e0f484SHidetoshi Shimokawa } 20243c60ba66SKatsushi Kobayashi plen -= 4; /* chop control info */ 202503161bbcSDoug Rabson buf = (uint32_t *)malloc(OHCI_SIDSIZE, M_FW, M_NOWAIT); 202677ee030bSHidetoshi Shimokawa if (buf == NULL) { 202777ee030bSHidetoshi Shimokawa device_printf(fc->dev, "malloc failed\n"); 20289950b741SHidetoshi Shimokawa return; 202977ee030bSHidetoshi Shimokawa } 203077ee030bSHidetoshi Shimokawa for (i = 0; i < plen / 4; i ++) 203177ee030bSHidetoshi Shimokawa buf[i] = FWOHCI_DMA_READ(sc->sid_buf[i+1]); 203210d3ed64SHidetoshi Shimokawa #if 1 /* XXX needed?? */ 203348249fe0SHidetoshi Shimokawa /* pending all pre-bus_reset packets */ 203448249fe0SHidetoshi Shimokawa fwohci_txd(sc, &sc->atrq); 203548249fe0SHidetoshi Shimokawa fwohci_txd(sc, &sc->atrs); 203648249fe0SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrs, -1); 203748249fe0SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrq, -1); 2038627d85fbSHidetoshi Shimokawa fw_drain_txq(fc); 203948249fe0SHidetoshi Shimokawa #endif 204077ee030bSHidetoshi Shimokawa fw_sidrcv(fc, buf, plen); 204177ee030bSHidetoshi Shimokawa free(buf, M_FW); 20423c60ba66SKatsushi Kobayashi } 20433c60ba66SKatsushi Kobayashi 204477ee030bSHidetoshi Shimokawa static void 20459950b741SHidetoshi Shimokawa fwohci_task_dma(void *arg, int pending) 204677ee030bSHidetoshi Shimokawa { 204777ee030bSHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)arg; 204803161bbcSDoug Rabson uint32_t stat; 204977ee030bSHidetoshi Shimokawa 205077ee030bSHidetoshi Shimokawa again: 205177ee030bSHidetoshi Shimokawa stat = atomic_readandclear_int(&sc->intstat); 205277ee030bSHidetoshi Shimokawa if (stat) 20539950b741SHidetoshi Shimokawa fwohci_intr_dma(sc, stat, -1); 205477ee030bSHidetoshi Shimokawa else 205577ee030bSHidetoshi Shimokawa return; 205677ee030bSHidetoshi Shimokawa goto again; 205777ee030bSHidetoshi Shimokawa } 205877ee030bSHidetoshi Shimokawa 20599950b741SHidetoshi Shimokawa static int 20609950b741SHidetoshi Shimokawa fwohci_check_stat(struct fwohci_softc *sc) 206177ee030bSHidetoshi Shimokawa { 206203161bbcSDoug Rabson uint32_t stat, irstat, itstat; 206377ee030bSHidetoshi Shimokawa 206477ee030bSHidetoshi Shimokawa stat = OREAD(sc, FWOHCI_INTSTAT); 206577ee030bSHidetoshi Shimokawa if (stat == 0xffffffff) { 206677ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, 206777ee030bSHidetoshi Shimokawa "device physically ejected?\n"); 20689950b741SHidetoshi Shimokawa return (FILTER_STRAY); 206977ee030bSHidetoshi Shimokawa } 207077ee030bSHidetoshi Shimokawa if (stat) 20719950b741SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, stat & ~OHCI_INT_PHY_BUS_R); 20729950b741SHidetoshi Shimokawa 20739950b741SHidetoshi Shimokawa stat &= sc->intmask; 20749950b741SHidetoshi Shimokawa if (stat == 0) 20759950b741SHidetoshi Shimokawa return (FILTER_STRAY); 20769950b741SHidetoshi Shimokawa 20779950b741SHidetoshi Shimokawa atomic_set_int(&sc->intstat, stat); 207877ee030bSHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IR) { 207977ee030bSHidetoshi Shimokawa irstat = OREAD(sc, OHCI_IR_STAT); 208077ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_IR_STATCLR, irstat); 208177ee030bSHidetoshi Shimokawa atomic_set_int(&sc->irstat, irstat); 208277ee030bSHidetoshi Shimokawa } 208377ee030bSHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IT) { 208477ee030bSHidetoshi Shimokawa itstat = OREAD(sc, OHCI_IT_STAT); 208577ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_STATCLR, itstat); 208677ee030bSHidetoshi Shimokawa atomic_set_int(&sc->itstat, itstat); 208777ee030bSHidetoshi Shimokawa } 20889950b741SHidetoshi Shimokawa 20899950b741SHidetoshi Shimokawa fwohci_intr_core(sc, stat, -1); 20909950b741SHidetoshi Shimokawa return (FILTER_HANDLED); 20919950b741SHidetoshi Shimokawa } 20929950b741SHidetoshi Shimokawa 20939950b741SHidetoshi Shimokawa int 20949950b741SHidetoshi Shimokawa fwohci_filt(void *arg) 20959950b741SHidetoshi Shimokawa { 20969950b741SHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)arg; 20979950b741SHidetoshi Shimokawa 20989950b741SHidetoshi Shimokawa if (!(sc->intmask & OHCI_INT_EN)) { 20999950b741SHidetoshi Shimokawa /* polling mode */ 21009950b741SHidetoshi Shimokawa return (FILTER_STRAY); 21019950b741SHidetoshi Shimokawa } 21029950b741SHidetoshi Shimokawa return (fwohci_check_stat(sc)); 210377ee030bSHidetoshi Shimokawa } 210477ee030bSHidetoshi Shimokawa 21053c60ba66SKatsushi Kobayashi void 21063c60ba66SKatsushi Kobayashi fwohci_intr(void *arg) 21073c60ba66SKatsushi Kobayashi { 21089950b741SHidetoshi Shimokawa fwohci_filt(arg); 21093c60ba66SKatsushi Kobayashi } 21103c60ba66SKatsushi Kobayashi 2111740b10aaSHidetoshi Shimokawa void 21123c60ba66SKatsushi Kobayashi fwohci_poll(struct firewire_comm *fc, int quick, int count) 21133c60ba66SKatsushi Kobayashi { 21149950b741SHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)fc; 21159950b741SHidetoshi Shimokawa fwohci_check_stat(sc); 21163c60ba66SKatsushi Kobayashi } 21173c60ba66SKatsushi Kobayashi 21183c60ba66SKatsushi Kobayashi static void 21193c60ba66SKatsushi Kobayashi fwohci_set_intr(struct firewire_comm *fc, int enable) 21203c60ba66SKatsushi Kobayashi { 21213c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 21223c60ba66SKatsushi Kobayashi 21233c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 2124f9d9941fSHidetoshi Shimokawa if (firewire_debug) 21259339321dSHidetoshi Shimokawa device_printf(sc->fc.dev, "fwohci_set_intr: %d\n", enable); 21263c60ba66SKatsushi Kobayashi if (enable) { 21273c60ba66SKatsushi Kobayashi sc->intmask |= OHCI_INT_EN; 21283c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_EN); 21293c60ba66SKatsushi Kobayashi } else { 21303c60ba66SKatsushi Kobayashi sc->intmask &= ~OHCI_INT_EN; 21313c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_EN); 21323c60ba66SKatsushi Kobayashi } 21333c60ba66SKatsushi Kobayashi } 21343c60ba66SKatsushi Kobayashi 2135c572b810SHidetoshi Shimokawa static void 2136c572b810SHidetoshi Shimokawa fwohci_tbuf_update(struct fwohci_softc *sc, int dmach) 21373c60ba66SKatsushi Kobayashi { 21383c60ba66SKatsushi Kobayashi struct firewire_comm *fc = &sc->fc; 2139c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 21405a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 21415a7ba74dSHidetoshi Shimokawa struct fw_xferq *it; 214203161bbcSDoug Rabson uint32_t stat, count; 214377ee030bSHidetoshi Shimokawa int s, w=0, ldesc; 21443c60ba66SKatsushi Kobayashi 21455a7ba74dSHidetoshi Shimokawa it = fc->it[dmach]; 214677ee030bSHidetoshi Shimokawa ldesc = sc->it[dmach].ndesc - 1; 21475a7ba74dSHidetoshi Shimokawa s = splfw(); /* unnecessary ? */ 21489950b741SHidetoshi Shimokawa FW_GLOCK(fc); 214977ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(sc->it[dmach].am, BUS_DMASYNC_POSTREAD); 2150a1c9e73aSHidetoshi Shimokawa if (firewire_debug) 2151a1c9e73aSHidetoshi Shimokawa dump_db(sc, ITX_CH + dmach); 21525a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&it->stdma)) != NULL) { 21535a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db; 215477ee030bSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(db[ldesc].db.desc.res) 215577ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT; 21565a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->start))->db; 2157a1c9e73aSHidetoshi Shimokawa /* timestamp */ 215877ee030bSHidetoshi Shimokawa count = FWOHCI_DMA_READ(db[ldesc].db.desc.res) 215977ee030bSHidetoshi Shimokawa & OHCI_COUNT_MASK; 21605a7ba74dSHidetoshi Shimokawa if (stat == 0) 21615a7ba74dSHidetoshi Shimokawa break; 21625a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&it->stdma, link); 21635a7ba74dSHidetoshi Shimokawa switch (stat & FWOHCIEV_MASK){ 21643c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 21655a7ba74dSHidetoshi Shimokawa #if 0 21665a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, "0x%08x\n", count); 21670aaa9a23SHidetoshi Shimokawa #endif 21683c60ba66SKatsushi Kobayashi break; 21693c60ba66SKatsushi Kobayashi default: 21705a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, 217177ee030bSHidetoshi Shimokawa "Isochronous transmit err %02x(%s)\n", 217277ee030bSHidetoshi Shimokawa stat, fwohcicode[stat & 0x1f]); 21733c60ba66SKatsushi Kobayashi } 21745a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&it->stfree, chunk, link); 21755a7ba74dSHidetoshi Shimokawa w++; 21765a7ba74dSHidetoshi Shimokawa } 21779950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 21785a7ba74dSHidetoshi Shimokawa splx(s); 21795a7ba74dSHidetoshi Shimokawa if (w) 21805a7ba74dSHidetoshi Shimokawa wakeup(it); 21813c60ba66SKatsushi Kobayashi } 2182c572b810SHidetoshi Shimokawa 2183c572b810SHidetoshi Shimokawa static void 2184c572b810SHidetoshi Shimokawa fwohci_rbuf_update(struct fwohci_softc *sc, int dmach) 21853c60ba66SKatsushi Kobayashi { 21860aaa9a23SHidetoshi Shimokawa struct firewire_comm *fc = &sc->fc; 2187c4778b5dSHidetoshi Shimokawa struct fwohcidb_tr *db_tr; 21885a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 21895a7ba74dSHidetoshi Shimokawa struct fw_xferq *ir; 219003161bbcSDoug Rabson uint32_t stat; 219177ee030bSHidetoshi Shimokawa int s, w = 0, ldesc; 21920aaa9a23SHidetoshi Shimokawa 21935a7ba74dSHidetoshi Shimokawa ir = fc->ir[dmach]; 219477ee030bSHidetoshi Shimokawa ldesc = sc->ir[dmach].ndesc - 1; 21959950b741SHidetoshi Shimokawa 219677ee030bSHidetoshi Shimokawa #if 0 219777ee030bSHidetoshi Shimokawa dump_db(sc, dmach); 219877ee030bSHidetoshi Shimokawa #endif 21995a7ba74dSHidetoshi Shimokawa s = splfw(); 22009950b741SHidetoshi Shimokawa if ((ir->flag & FWXFERQ_HANDLER) == 0) 22019950b741SHidetoshi Shimokawa FW_GLOCK(fc); 220277ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(sc->ir[dmach].am, BUS_DMASYNC_POSTREAD); 22035a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) { 220477ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)chunk->end; 220577ee030bSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(db_tr->db[ldesc].db.desc.res) 220677ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT; 22075a7ba74dSHidetoshi Shimokawa if (stat == 0) 22085a7ba74dSHidetoshi Shimokawa break; 220977ee030bSHidetoshi Shimokawa 221077ee030bSHidetoshi Shimokawa if (chunk->mbuf != NULL) { 221177ee030bSHidetoshi Shimokawa bus_dmamap_sync(sc->ir[dmach].dmat, db_tr->dma_map, 221277ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTREAD); 221377ee030bSHidetoshi Shimokawa bus_dmamap_unload(sc->ir[dmach].dmat, db_tr->dma_map); 221477ee030bSHidetoshi Shimokawa } else if (ir->buf != NULL) { 221577ee030bSHidetoshi Shimokawa fwdma_sync_multiseg(ir->buf, chunk->poffset, 221677ee030bSHidetoshi Shimokawa ir->bnpacket, BUS_DMASYNC_POSTREAD); 221777ee030bSHidetoshi Shimokawa } else { 221877ee030bSHidetoshi Shimokawa /* XXX */ 221977ee030bSHidetoshi Shimokawa printf("fwohci_rbuf_update: this shouldn't happend\n"); 222077ee030bSHidetoshi Shimokawa } 222177ee030bSHidetoshi Shimokawa 22225a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stdma, link); 22235a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stvalid, chunk, link); 22245a7ba74dSHidetoshi Shimokawa switch (stat & FWOHCIEV_MASK) { 22253c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 22262b4601d1SHidetoshi Shimokawa chunk->resp = 0; 22273c60ba66SKatsushi Kobayashi break; 22283c60ba66SKatsushi Kobayashi default: 22292b4601d1SHidetoshi Shimokawa chunk->resp = EINVAL; 22305a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, 223177ee030bSHidetoshi Shimokawa "Isochronous receive err %02x(%s)\n", 223277ee030bSHidetoshi Shimokawa stat, fwohcicode[stat & 0x1f]); 22333c60ba66SKatsushi Kobayashi } 22345a7ba74dSHidetoshi Shimokawa w++; 22355a7ba74dSHidetoshi Shimokawa } 22369950b741SHidetoshi Shimokawa if ((ir->flag & FWXFERQ_HANDLER) == 0) 22379950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 22385a7ba74dSHidetoshi Shimokawa splx(s); 22399950b741SHidetoshi Shimokawa if (w == 0) 22409950b741SHidetoshi Shimokawa return; 22419950b741SHidetoshi Shimokawa 22422b4601d1SHidetoshi Shimokawa if (ir->flag & FWXFERQ_HANDLER) 22432b4601d1SHidetoshi Shimokawa ir->hand(ir); 22442b4601d1SHidetoshi Shimokawa else 22455a7ba74dSHidetoshi Shimokawa wakeup(ir); 22463c60ba66SKatsushi Kobayashi } 2247c572b810SHidetoshi Shimokawa 2248c572b810SHidetoshi Shimokawa void 224903161bbcSDoug Rabson dump_dma(struct fwohci_softc *sc, uint32_t ch) 2250c572b810SHidetoshi Shimokawa { 225103161bbcSDoug Rabson uint32_t off, cntl, stat, cmd, match; 22523c60ba66SKatsushi Kobayashi 22533c60ba66SKatsushi Kobayashi if(ch == 0){ 22543c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 22553c60ba66SKatsushi Kobayashi }else if(ch == 1){ 22563c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 22573c60ba66SKatsushi Kobayashi }else if(ch == 2){ 22583c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 22593c60ba66SKatsushi Kobayashi }else if(ch == 3){ 22603c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 22613c60ba66SKatsushi Kobayashi }else if(ch < IRX_CH){ 22623c60ba66SKatsushi Kobayashi off = OHCI_ITCTL(ch - ITX_CH); 22633c60ba66SKatsushi Kobayashi }else{ 22643c60ba66SKatsushi Kobayashi off = OHCI_IRCTL(ch - IRX_CH); 22653c60ba66SKatsushi Kobayashi } 22663c60ba66SKatsushi Kobayashi cntl = stat = OREAD(sc, off); 22673c60ba66SKatsushi Kobayashi cmd = OREAD(sc, off + 0xc); 22683c60ba66SKatsushi Kobayashi match = OREAD(sc, off + 0x10); 22693c60ba66SKatsushi Kobayashi 227077ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "ch %1x cntl:0x%08x cmd:0x%08x match:0x%08x\n", 22713c60ba66SKatsushi Kobayashi ch, 22723c60ba66SKatsushi Kobayashi cntl, 22733c60ba66SKatsushi Kobayashi cmd, 22743c60ba66SKatsushi Kobayashi match); 22753c60ba66SKatsushi Kobayashi stat &= 0xffff ; 227677ee030bSHidetoshi Shimokawa if (stat) { 22773c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma %d ch:%s%s%s%s%s%s %s(%x)\n", 22783c60ba66SKatsushi Kobayashi ch, 22793c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_RUN ? "RUN," : "", 22803c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "", 22813c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "", 22823c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "", 22833c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "", 22843c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "", 22853c60ba66SKatsushi Kobayashi fwohcicode[stat & 0x1f], 22863c60ba66SKatsushi Kobayashi stat & 0x1f 22873c60ba66SKatsushi Kobayashi ); 22883c60ba66SKatsushi Kobayashi }else{ 22893c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma %d ch: Nostat\n", ch); 22903c60ba66SKatsushi Kobayashi } 22913c60ba66SKatsushi Kobayashi } 2292c572b810SHidetoshi Shimokawa 2293c572b810SHidetoshi Shimokawa void 229403161bbcSDoug Rabson dump_db(struct fwohci_softc *sc, uint32_t ch) 2295c572b810SHidetoshi Shimokawa { 22963c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch; 229777ee030bSHidetoshi Shimokawa struct fwohcidb_tr *cp = NULL, *pp, *np = NULL; 2298c4778b5dSHidetoshi Shimokawa struct fwohcidb *curr = NULL, *prev, *next = NULL; 22993c60ba66SKatsushi Kobayashi int idb, jdb; 230003161bbcSDoug Rabson uint32_t cmd, off; 23013c60ba66SKatsushi Kobayashi if(ch == 0){ 23023c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 23033c60ba66SKatsushi Kobayashi dbch = &sc->atrq; 23043c60ba66SKatsushi Kobayashi }else if(ch == 1){ 23053c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 23063c60ba66SKatsushi Kobayashi dbch = &sc->atrs; 23073c60ba66SKatsushi Kobayashi }else if(ch == 2){ 23083c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 23093c60ba66SKatsushi Kobayashi dbch = &sc->arrq; 23103c60ba66SKatsushi Kobayashi }else if(ch == 3){ 23113c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 23123c60ba66SKatsushi Kobayashi dbch = &sc->arrs; 23133c60ba66SKatsushi Kobayashi }else if(ch < IRX_CH){ 23143c60ba66SKatsushi Kobayashi off = OHCI_ITCTL(ch - ITX_CH); 23153c60ba66SKatsushi Kobayashi dbch = &sc->it[ch - ITX_CH]; 23163c60ba66SKatsushi Kobayashi }else { 23173c60ba66SKatsushi Kobayashi off = OHCI_IRCTL(ch - IRX_CH); 23183c60ba66SKatsushi Kobayashi dbch = &sc->ir[ch - IRX_CH]; 23193c60ba66SKatsushi Kobayashi } 23203c60ba66SKatsushi Kobayashi cmd = OREAD(sc, off + 0xc); 23213c60ba66SKatsushi Kobayashi 23223c60ba66SKatsushi Kobayashi if( dbch->ndb == 0 ){ 23233c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "No DB is attached ch=%d\n", ch); 23243c60ba66SKatsushi Kobayashi return; 23253c60ba66SKatsushi Kobayashi } 23263c60ba66SKatsushi Kobayashi pp = dbch->top; 23273c60ba66SKatsushi Kobayashi prev = pp->db; 23283c60ba66SKatsushi Kobayashi for(idb = 0 ; idb < dbch->ndb ; idb ++ ){ 23293c60ba66SKatsushi Kobayashi cp = STAILQ_NEXT(pp, link); 23303c60ba66SKatsushi Kobayashi if(cp == NULL){ 23313c60ba66SKatsushi Kobayashi curr = NULL; 23323c60ba66SKatsushi Kobayashi goto outdb; 23333c60ba66SKatsushi Kobayashi } 23343c60ba66SKatsushi Kobayashi np = STAILQ_NEXT(cp, link); 23353c60ba66SKatsushi Kobayashi for(jdb = 0 ; jdb < dbch->ndesc ; jdb ++ ){ 233677ee030bSHidetoshi Shimokawa if ((cmd & 0xfffffff0) == cp->bus_addr) { 23373c60ba66SKatsushi Kobayashi curr = cp->db; 23383c60ba66SKatsushi Kobayashi if(np != NULL){ 23393c60ba66SKatsushi Kobayashi next = np->db; 23403c60ba66SKatsushi Kobayashi }else{ 23413c60ba66SKatsushi Kobayashi next = NULL; 23423c60ba66SKatsushi Kobayashi } 23433c60ba66SKatsushi Kobayashi goto outdb; 23443c60ba66SKatsushi Kobayashi } 23453c60ba66SKatsushi Kobayashi } 23463c60ba66SKatsushi Kobayashi pp = STAILQ_NEXT(pp, link); 2347b083b7c9SSam Leffler if(pp == NULL){ 2348b083b7c9SSam Leffler curr = NULL; 2349b083b7c9SSam Leffler goto outdb; 2350b083b7c9SSam Leffler } 23513c60ba66SKatsushi Kobayashi prev = pp->db; 23523c60ba66SKatsushi Kobayashi } 23533c60ba66SKatsushi Kobayashi outdb: 23543c60ba66SKatsushi Kobayashi if( curr != NULL){ 235577ee030bSHidetoshi Shimokawa #if 0 23563c60ba66SKatsushi Kobayashi printf("Prev DB %d\n", ch); 235777ee030bSHidetoshi Shimokawa print_db(pp, prev, ch, dbch->ndesc); 235877ee030bSHidetoshi Shimokawa #endif 23593c60ba66SKatsushi Kobayashi printf("Current DB %d\n", ch); 236077ee030bSHidetoshi Shimokawa print_db(cp, curr, ch, dbch->ndesc); 236177ee030bSHidetoshi Shimokawa #if 0 23623c60ba66SKatsushi Kobayashi printf("Next DB %d\n", ch); 236377ee030bSHidetoshi Shimokawa print_db(np, next, ch, dbch->ndesc); 236477ee030bSHidetoshi Shimokawa #endif 23653c60ba66SKatsushi Kobayashi }else{ 23663c60ba66SKatsushi Kobayashi printf("dbdump err ch = %d cmd = 0x%08x\n", ch, cmd); 23673c60ba66SKatsushi Kobayashi } 23683c60ba66SKatsushi Kobayashi return; 23693c60ba66SKatsushi Kobayashi } 2370c572b810SHidetoshi Shimokawa 2371c572b810SHidetoshi Shimokawa void 2372c4778b5dSHidetoshi Shimokawa print_db(struct fwohcidb_tr *db_tr, struct fwohcidb *db, 237303161bbcSDoug Rabson uint32_t ch, uint32_t max) 2374c572b810SHidetoshi Shimokawa { 23753c60ba66SKatsushi Kobayashi fwohcireg_t stat; 23763c60ba66SKatsushi Kobayashi int i, key; 237703161bbcSDoug Rabson uint32_t cmd, res; 23783c60ba66SKatsushi Kobayashi 23793c60ba66SKatsushi Kobayashi if(db == NULL){ 23803c60ba66SKatsushi Kobayashi printf("No Descriptor is found\n"); 23813c60ba66SKatsushi Kobayashi return; 23823c60ba66SKatsushi Kobayashi } 23833c60ba66SKatsushi Kobayashi 23843c60ba66SKatsushi Kobayashi printf("ch = %d\n%8s %s %s %s %s %4s %8s %8s %4s:%4s\n", 23853c60ba66SKatsushi Kobayashi ch, 23863c60ba66SKatsushi Kobayashi "Current", 23873c60ba66SKatsushi Kobayashi "OP ", 23883c60ba66SKatsushi Kobayashi "KEY", 23893c60ba66SKatsushi Kobayashi "INT", 23903c60ba66SKatsushi Kobayashi "BR ", 23913c60ba66SKatsushi Kobayashi "len", 23923c60ba66SKatsushi Kobayashi "Addr", 23933c60ba66SKatsushi Kobayashi "Depend", 23943c60ba66SKatsushi Kobayashi "Stat", 23953c60ba66SKatsushi Kobayashi "Cnt"); 23963c60ba66SKatsushi Kobayashi for( i = 0 ; i <= max ; i ++){ 239777ee030bSHidetoshi Shimokawa cmd = FWOHCI_DMA_READ(db[i].db.desc.cmd); 239877ee030bSHidetoshi Shimokawa res = FWOHCI_DMA_READ(db[i].db.desc.res); 239977ee030bSHidetoshi Shimokawa key = cmd & OHCI_KEY_MASK; 240077ee030bSHidetoshi Shimokawa stat = res >> OHCI_STATUS_SHIFT; 240110d3ed64SHidetoshi Shimokawa #if defined(__DragonFly__) || __FreeBSD_version < 500000 2402a4239576SHidetoshi Shimokawa printf("%08x %s %s %s %s %5d %08x %08x %04x:%04x", 240370b400a8SHidetoshi Shimokawa db_tr->bus_addr, 240410d3ed64SHidetoshi Shimokawa #else 240510d3ed64SHidetoshi Shimokawa printf("%08jx %s %s %s %s %5d %08x %08x %04x:%04x", 240610d3ed64SHidetoshi Shimokawa (uintmax_t)db_tr->bus_addr, 2407a4239576SHidetoshi Shimokawa #endif 240877ee030bSHidetoshi Shimokawa dbcode[(cmd >> 28) & 0xf], 240977ee030bSHidetoshi Shimokawa dbkey[(cmd >> 24) & 0x7], 241077ee030bSHidetoshi Shimokawa dbcond[(cmd >> 20) & 0x3], 241177ee030bSHidetoshi Shimokawa dbcond[(cmd >> 18) & 0x3], 241277ee030bSHidetoshi Shimokawa cmd & OHCI_COUNT_MASK, 241377ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i].db.desc.addr), 241477ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i].db.desc.depend), 241577ee030bSHidetoshi Shimokawa stat, 241677ee030bSHidetoshi Shimokawa res & OHCI_COUNT_MASK); 24173c60ba66SKatsushi Kobayashi if(stat & 0xff00){ 24183c60ba66SKatsushi Kobayashi printf(" %s%s%s%s%s%s %s(%x)\n", 24193c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_RUN ? "RUN," : "", 24203c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "", 24213c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "", 24223c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "", 24233c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "", 24243c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "", 24253c60ba66SKatsushi Kobayashi fwohcicode[stat & 0x1f], 24263c60ba66SKatsushi Kobayashi stat & 0x1f 24273c60ba66SKatsushi Kobayashi ); 24283c60ba66SKatsushi Kobayashi }else{ 24293c60ba66SKatsushi Kobayashi printf(" Nostat\n"); 24303c60ba66SKatsushi Kobayashi } 24313c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_ST2 ){ 24323c60ba66SKatsushi Kobayashi printf("0x%08x 0x%08x 0x%08x 0x%08x\n", 243377ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i+1].db.immed[0]), 243477ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i+1].db.immed[1]), 243577ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i+1].db.immed[2]), 243677ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i+1].db.immed[3])); 24373c60ba66SKatsushi Kobayashi } 24383c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_DEVICE){ 24393c60ba66SKatsushi Kobayashi return; 24403c60ba66SKatsushi Kobayashi } 244177ee030bSHidetoshi Shimokawa if((cmd & OHCI_BRANCH_MASK) 24423c60ba66SKatsushi Kobayashi == OHCI_BRANCH_ALWAYS){ 24433c60ba66SKatsushi Kobayashi return; 24443c60ba66SKatsushi Kobayashi } 244577ee030bSHidetoshi Shimokawa if((cmd & OHCI_CMD_MASK) 24463c60ba66SKatsushi Kobayashi == OHCI_OUTPUT_LAST){ 24473c60ba66SKatsushi Kobayashi return; 24483c60ba66SKatsushi Kobayashi } 244977ee030bSHidetoshi Shimokawa if((cmd & OHCI_CMD_MASK) 24503c60ba66SKatsushi Kobayashi == OHCI_INPUT_LAST){ 24513c60ba66SKatsushi Kobayashi return; 24523c60ba66SKatsushi Kobayashi } 24533c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_ST2 ){ 24543c60ba66SKatsushi Kobayashi i++; 24553c60ba66SKatsushi Kobayashi } 24563c60ba66SKatsushi Kobayashi } 24573c60ba66SKatsushi Kobayashi return; 24583c60ba66SKatsushi Kobayashi } 2459c572b810SHidetoshi Shimokawa 2460c572b810SHidetoshi Shimokawa void 2461c572b810SHidetoshi Shimokawa fwohci_ibr(struct firewire_comm *fc) 24623c60ba66SKatsushi Kobayashi { 24633c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 246403161bbcSDoug Rabson uint32_t fun; 24653c60ba66SKatsushi Kobayashi 2466864d7e72SHidetoshi Shimokawa device_printf(fc->dev, "Initiate bus reset\n"); 24673c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 2468ac9f6692SHidetoshi Shimokawa 2469ac9f6692SHidetoshi Shimokawa /* 2470c0e9efacSDoug Rabson * Make sure our cached values from the config rom are 2471c0e9efacSDoug Rabson * initialised. 2472c0e9efacSDoug Rabson */ 2473c0e9efacSDoug Rabson OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0])); 2474c0e9efacSDoug Rabson OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2])); 2475c0e9efacSDoug Rabson 2476c0e9efacSDoug Rabson /* 2477ac9f6692SHidetoshi Shimokawa * Set root hold-off bit so that non cyclemaster capable node 2478ac9f6692SHidetoshi Shimokawa * shouldn't became the root node. 2479ac9f6692SHidetoshi Shimokawa */ 24803c60ba66SKatsushi Kobayashi #if 1 24813c60ba66SKatsushi Kobayashi fun = fwphy_rddata(sc, FW_PHY_IBR_REG); 24824ed65ce9SHidetoshi Shimokawa fun |= FW_PHY_IBR | FW_PHY_RHB; 24833c60ba66SKatsushi Kobayashi fun = fwphy_wrdata(sc, FW_PHY_IBR_REG, fun); 24844ed65ce9SHidetoshi Shimokawa #else /* Short bus reset */ 24853c60ba66SKatsushi Kobayashi fun = fwphy_rddata(sc, FW_PHY_ISBR_REG); 24864ed65ce9SHidetoshi Shimokawa fun |= FW_PHY_ISBR | FW_PHY_RHB; 24873c60ba66SKatsushi Kobayashi fun = fwphy_wrdata(sc, FW_PHY_ISBR_REG, fun); 24883c60ba66SKatsushi Kobayashi #endif 24893c60ba66SKatsushi Kobayashi } 2490c572b810SHidetoshi Shimokawa 2491c572b810SHidetoshi Shimokawa void 2492c572b810SHidetoshi Shimokawa fwohci_txbufdb(struct fwohci_softc *sc, int dmach, struct fw_bulkxfer *bulkxfer) 24933c60ba66SKatsushi Kobayashi { 24943c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr, *fdb_tr; 24953c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch; 2496c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 24973c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 2498c4778b5dSHidetoshi Shimokawa struct fwohci_txpkthdr *ohcifp; 24993c60ba66SKatsushi Kobayashi unsigned short chtag; 25003c60ba66SKatsushi Kobayashi int idb; 25013c60ba66SKatsushi Kobayashi 25029950b741SHidetoshi Shimokawa FW_GLOCK_ASSERT(&sc->fc); 25039950b741SHidetoshi Shimokawa 25043c60ba66SKatsushi Kobayashi dbch = &sc->it[dmach]; 25053c60ba66SKatsushi Kobayashi chtag = sc->it[dmach].xferq.flag & 0xff; 25063c60ba66SKatsushi Kobayashi 25073c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)(bulkxfer->start); 25083c60ba66SKatsushi Kobayashi fdb_tr = (struct fwohcidb_tr *)(bulkxfer->end); 25093c60ba66SKatsushi Kobayashi /* 251077ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %08x %08x\n", bulkxfer, db_tr->bus_addr, fdb_tr->bus_addr); 25113c60ba66SKatsushi Kobayashi */ 251277ee030bSHidetoshi Shimokawa for (idb = 0; idb < dbch->xferq.bnpacket; idb ++) { 251353f1eb86SHidetoshi Shimokawa db = db_tr->db; 25143c60ba66SKatsushi Kobayashi fp = (struct fw_pkt *)db_tr->buf; 2515c4778b5dSHidetoshi Shimokawa ohcifp = (struct fwohci_txpkthdr *) db[1].db.immed; 251677ee030bSHidetoshi Shimokawa ohcifp->mode.ld[0] = fp->mode.ld[0]; 2517a1c9e73aSHidetoshi Shimokawa ohcifp->mode.common.spd = 0 & 0x7; 251877ee030bSHidetoshi Shimokawa ohcifp->mode.stream.len = fp->mode.stream.len; 25193c60ba66SKatsushi Kobayashi ohcifp->mode.stream.chtag = chtag; 25203c60ba66SKatsushi Kobayashi ohcifp->mode.stream.tcode = 0xa; 252177ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 252277ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[1].db.immed[0], db[1].db.immed[0]); 252377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[1].db.immed[1], db[1].db.immed[1]); 252477ee030bSHidetoshi Shimokawa #endif 25253c60ba66SKatsushi Kobayashi 252677ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[2].db.desc.cmd, OHCI_COUNT_MASK); 252777ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[2].db.desc.cmd, fp->mode.stream.len); 252877ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.res, 0); 252953f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */ 253077ee030bSHidetoshi Shimokawa db[2].db.desc.cmd = OHCI_OUTPUT_LAST 25313c60ba66SKatsushi Kobayashi | OHCI_UPDATE 253253f1eb86SHidetoshi Shimokawa | OHCI_BRANCH_ALWAYS; 253353f1eb86SHidetoshi Shimokawa db[0].db.desc.depend = 253453f1eb86SHidetoshi Shimokawa = db[dbch->ndesc - 1].db.desc.depend 253577ee030bSHidetoshi Shimokawa = STAILQ_NEXT(db_tr, link)->bus_addr | dbch->ndesc; 253653f1eb86SHidetoshi Shimokawa #else 253777ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc); 253877ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[dbch->ndesc - 1].db.desc.depend, dbch->ndesc); 253953f1eb86SHidetoshi Shimokawa #endif 25403c60ba66SKatsushi Kobayashi bulkxfer->end = (caddr_t)db_tr; 25413c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 25423c60ba66SKatsushi Kobayashi } 254353f1eb86SHidetoshi Shimokawa db = ((struct fwohcidb_tr *)bulkxfer->end)->db; 254477ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[0].db.desc.depend, 0xf); 254577ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[dbch->ndesc - 1].db.desc.depend, 0xf); 254653f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */ 254753f1eb86SHidetoshi Shimokawa db[dbch->ndesc - 1].db.desc.control |= OHCI_INTERRUPT_ALWAYS; 25484ed65ce9SHidetoshi Shimokawa /* OHCI 1.1 and above */ 254953f1eb86SHidetoshi Shimokawa db[0].db.desc.control |= OHCI_INTERRUPT_ALWAYS; 255053f1eb86SHidetoshi Shimokawa #endif 255153f1eb86SHidetoshi Shimokawa /* 25523c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)bulkxfer->start; 25533c60ba66SKatsushi Kobayashi fdb_tr = (struct fwohcidb_tr *)bulkxfer->end; 255477ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %3d %08x %08x\n", bulkxfer, bulkxfer->npacket, db_tr->bus_addr, fdb_tr->bus_addr); 25553c60ba66SKatsushi Kobayashi */ 25563c60ba66SKatsushi Kobayashi return; 25573c60ba66SKatsushi Kobayashi } 2558c572b810SHidetoshi Shimokawa 2559c572b810SHidetoshi Shimokawa static int 256077ee030bSHidetoshi Shimokawa fwohci_add_tx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr, 256177ee030bSHidetoshi Shimokawa int poffset) 25623c60ba66SKatsushi Kobayashi { 2563c4778b5dSHidetoshi Shimokawa struct fwohcidb *db = db_tr->db; 256477ee030bSHidetoshi Shimokawa struct fw_xferq *it; 25653c60ba66SKatsushi Kobayashi int err = 0; 256677ee030bSHidetoshi Shimokawa 256777ee030bSHidetoshi Shimokawa it = &dbch->xferq; 256877ee030bSHidetoshi Shimokawa if(it->buf == 0){ 25693c60ba66SKatsushi Kobayashi err = EINVAL; 25703c60ba66SKatsushi Kobayashi return err; 25713c60ba66SKatsushi Kobayashi } 257277ee030bSHidetoshi Shimokawa db_tr->buf = fwdma_v_addr(it->buf, poffset); 25733c60ba66SKatsushi Kobayashi db_tr->dbcnt = 3; 25743c60ba66SKatsushi Kobayashi 257577ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.cmd, 257677ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | 8); 2577a1c9e73aSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.addr, 0); 2578c4778b5dSHidetoshi Shimokawa bzero((void *)&db[1].db.immed[0], sizeof(db[1].db.immed)); 257977ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.addr, 258003161bbcSDoug Rabson fwdma_bus_addr(it->buf, poffset) + sizeof(uint32_t)); 258177ee030bSHidetoshi Shimokawa 258277ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.cmd, 258377ee030bSHidetoshi Shimokawa OHCI_OUTPUT_LAST | OHCI_UPDATE | OHCI_BRANCH_ALWAYS); 258453f1eb86SHidetoshi Shimokawa #if 1 258577ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.res, 0); 258677ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.res, 0); 258753f1eb86SHidetoshi Shimokawa #endif 258877ee030bSHidetoshi Shimokawa return 0; 25893c60ba66SKatsushi Kobayashi } 2590c572b810SHidetoshi Shimokawa 2591c572b810SHidetoshi Shimokawa int 259277ee030bSHidetoshi Shimokawa fwohci_add_rx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr, 259377ee030bSHidetoshi Shimokawa int poffset, struct fwdma_alloc *dummy_dma) 25943c60ba66SKatsushi Kobayashi { 2595c4778b5dSHidetoshi Shimokawa struct fwohcidb *db = db_tr->db; 259677ee030bSHidetoshi Shimokawa struct fw_xferq *ir; 259777ee030bSHidetoshi Shimokawa int i, ldesc; 259877ee030bSHidetoshi Shimokawa bus_addr_t dbuf[2]; 25993c60ba66SKatsushi Kobayashi int dsiz[2]; 26003c60ba66SKatsushi Kobayashi 260177ee030bSHidetoshi Shimokawa ir = &dbch->xferq; 260277ee030bSHidetoshi Shimokawa if (ir->buf == NULL && (dbch->xferq.flag & FWXFERQ_EXTBUF) == 0) { 260377ee030bSHidetoshi Shimokawa db_tr->buf = fwdma_malloc_size(dbch->dmat, &db_tr->dma_map, 260477ee030bSHidetoshi Shimokawa ir->psize, &dbuf[0], BUS_DMA_NOWAIT); 260577ee030bSHidetoshi Shimokawa if (db_tr->buf == NULL) 260677ee030bSHidetoshi Shimokawa return(ENOMEM); 26073c60ba66SKatsushi Kobayashi db_tr->dbcnt = 1; 260877ee030bSHidetoshi Shimokawa dsiz[0] = ir->psize; 260977ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map, 261077ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREREAD); 26113c60ba66SKatsushi Kobayashi } else { 261277ee030bSHidetoshi Shimokawa db_tr->dbcnt = 0; 261377ee030bSHidetoshi Shimokawa if (dummy_dma != NULL) { 261403161bbcSDoug Rabson dsiz[db_tr->dbcnt] = sizeof(uint32_t); 261577ee030bSHidetoshi Shimokawa dbuf[db_tr->dbcnt++] = dummy_dma->bus_addr; 261677ee030bSHidetoshi Shimokawa } 261777ee030bSHidetoshi Shimokawa dsiz[db_tr->dbcnt] = ir->psize; 261877ee030bSHidetoshi Shimokawa if (ir->buf != NULL) { 261977ee030bSHidetoshi Shimokawa db_tr->buf = fwdma_v_addr(ir->buf, poffset); 262077ee030bSHidetoshi Shimokawa dbuf[db_tr->dbcnt] = fwdma_bus_addr( ir->buf, poffset); 262177ee030bSHidetoshi Shimokawa } 262277ee030bSHidetoshi Shimokawa db_tr->dbcnt++; 26233c60ba66SKatsushi Kobayashi } 26243c60ba66SKatsushi Kobayashi for(i = 0 ; i < db_tr->dbcnt ; i++){ 262577ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.addr, dbuf[i]); 262677ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.cmd, OHCI_INPUT_MORE | dsiz[i]); 262777ee030bSHidetoshi Shimokawa if (ir->flag & FWXFERQ_STREAM) { 262877ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[i].db.desc.cmd, OHCI_UPDATE); 26293c60ba66SKatsushi Kobayashi } 263077ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.res, dsiz[i]); 26313c60ba66SKatsushi Kobayashi } 263277ee030bSHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1; 263377ee030bSHidetoshi Shimokawa if (ir->flag & FWXFERQ_STREAM) { 263477ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_INPUT_LAST); 26353c60ba66SKatsushi Kobayashi } 263677ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_BRANCH_ALWAYS); 263777ee030bSHidetoshi Shimokawa return 0; 26383c60ba66SKatsushi Kobayashi } 2639c572b810SHidetoshi Shimokawa 264077ee030bSHidetoshi Shimokawa 264177ee030bSHidetoshi Shimokawa static int 264277ee030bSHidetoshi Shimokawa fwohci_arcv_swap(struct fw_pkt *fp, int len) 26433c60ba66SKatsushi Kobayashi { 264477ee030bSHidetoshi Shimokawa struct fw_pkt *fp0; 264503161bbcSDoug Rabson uint32_t ld0; 2646c4778b5dSHidetoshi Shimokawa int slen, hlen; 264777ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 264877ee030bSHidetoshi Shimokawa int i; 264977ee030bSHidetoshi Shimokawa #endif 26503c60ba66SKatsushi Kobayashi 265177ee030bSHidetoshi Shimokawa ld0 = FWOHCI_DMA_READ(fp->mode.ld[0]); 265277ee030bSHidetoshi Shimokawa #if 0 265377ee030bSHidetoshi Shimokawa printf("ld0: x%08x\n", ld0); 265477ee030bSHidetoshi Shimokawa #endif 265577ee030bSHidetoshi Shimokawa fp0 = (struct fw_pkt *)&ld0; 2656c4778b5dSHidetoshi Shimokawa /* determine length to swap */ 265777ee030bSHidetoshi Shimokawa switch (fp0->mode.common.tcode) { 265877ee030bSHidetoshi Shimokawa case FWTCODE_RREQQ: 265977ee030bSHidetoshi Shimokawa case FWTCODE_WRES: 266077ee030bSHidetoshi Shimokawa case FWTCODE_WREQQ: 266177ee030bSHidetoshi Shimokawa case FWTCODE_RRESQ: 266277ee030bSHidetoshi Shimokawa case FWOHCITCODE_PHY: 266377ee030bSHidetoshi Shimokawa slen = 12; 26643c60ba66SKatsushi Kobayashi break; 266577ee030bSHidetoshi Shimokawa case FWTCODE_RREQB: 266677ee030bSHidetoshi Shimokawa case FWTCODE_WREQB: 266777ee030bSHidetoshi Shimokawa case FWTCODE_LREQ: 266877ee030bSHidetoshi Shimokawa case FWTCODE_RRESB: 266977ee030bSHidetoshi Shimokawa case FWTCODE_LRES: 267077ee030bSHidetoshi Shimokawa slen = 16; 26713c60ba66SKatsushi Kobayashi break; 26723c60ba66SKatsushi Kobayashi default: 267377ee030bSHidetoshi Shimokawa printf("Unknown tcode %d\n", fp0->mode.common.tcode); 267477ee030bSHidetoshi Shimokawa return(0); 26753c60ba66SKatsushi Kobayashi } 2676c4778b5dSHidetoshi Shimokawa hlen = tinfo[fp0->mode.common.tcode].hdr_len; 2677c4778b5dSHidetoshi Shimokawa if (hlen > len) { 267877ee030bSHidetoshi Shimokawa if (firewire_debug) 267977ee030bSHidetoshi Shimokawa printf("splitted header\n"); 2680c4778b5dSHidetoshi Shimokawa return(-hlen); 26813c60ba66SKatsushi Kobayashi } 268277ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 268377ee030bSHidetoshi Shimokawa for(i = 0; i < slen/4; i ++) 268477ee030bSHidetoshi Shimokawa fp->mode.ld[i] = FWOHCI_DMA_READ(fp->mode.ld[i]); 268577ee030bSHidetoshi Shimokawa #endif 2686c4778b5dSHidetoshi Shimokawa return(hlen); 26873c60ba66SKatsushi Kobayashi } 26883c60ba66SKatsushi Kobayashi 26893c60ba66SKatsushi Kobayashi static int 269077ee030bSHidetoshi Shimokawa fwohci_get_plen(struct fwohci_softc *sc, struct fwohci_dbch *dbch, struct fw_pkt *fp) 26913c60ba66SKatsushi Kobayashi { 2692c4778b5dSHidetoshi Shimokawa struct tcode_info *info; 269377ee030bSHidetoshi Shimokawa int r; 26943c60ba66SKatsushi Kobayashi 2695c4778b5dSHidetoshi Shimokawa info = &tinfo[fp->mode.common.tcode]; 269603161bbcSDoug Rabson r = info->hdr_len + sizeof(uint32_t); 2697c4778b5dSHidetoshi Shimokawa if ((info->flag & FWTI_BLOCK_ASY) != 0) 269803161bbcSDoug Rabson r += roundup2(fp->mode.wreqb.len, sizeof(uint32_t)); 2699c4778b5dSHidetoshi Shimokawa 27000cf4488aSHidetoshi Shimokawa if (r == sizeof(uint32_t)) { 2701c4778b5dSHidetoshi Shimokawa /* XXX */ 2702627d85fbSHidetoshi Shimokawa device_printf(sc->fc.dev, "Unknown tcode %d\n", 2703627d85fbSHidetoshi Shimokawa fp->mode.common.tcode); 27040cf4488aSHidetoshi Shimokawa return (-1); 27050cf4488aSHidetoshi Shimokawa } 2706c4778b5dSHidetoshi Shimokawa 2707627d85fbSHidetoshi Shimokawa if (r > dbch->xferq.psize) { 2708627d85fbSHidetoshi Shimokawa device_printf(sc->fc.dev, "Invalid packet length %d\n", r); 27090cf4488aSHidetoshi Shimokawa return (-1); 2710627d85fbSHidetoshi Shimokawa /* panic ? */ 2711627d85fbSHidetoshi Shimokawa } 2712c4778b5dSHidetoshi Shimokawa 2713627d85fbSHidetoshi Shimokawa return r; 27143c60ba66SKatsushi Kobayashi } 27153c60ba66SKatsushi Kobayashi 2716c572b810SHidetoshi Shimokawa static void 27170cf4488aSHidetoshi Shimokawa fwohci_arcv_free_buf(struct fwohci_softc *sc, struct fwohci_dbch *dbch, 27180cf4488aSHidetoshi Shimokawa struct fwohcidb_tr *db_tr, uint32_t off, int wake) 271977ee030bSHidetoshi Shimokawa { 2720c4778b5dSHidetoshi Shimokawa struct fwohcidb *db = &db_tr->db[0]; 272177ee030bSHidetoshi Shimokawa 272277ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db->db.desc.depend, 0xf); 272377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, dbch->xferq.psize); 272477ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(dbch->bottom->db[0].db.desc.depend, 1); 272577ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 272677ee030bSHidetoshi Shimokawa dbch->bottom = db_tr; 27270cf4488aSHidetoshi Shimokawa 27280cf4488aSHidetoshi Shimokawa if (wake) 27290cf4488aSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE); 273077ee030bSHidetoshi Shimokawa } 273177ee030bSHidetoshi Shimokawa 273277ee030bSHidetoshi Shimokawa static void 2733c572b810SHidetoshi Shimokawa fwohci_arcv(struct fwohci_softc *sc, struct fwohci_dbch *dbch, int count) 27343c60ba66SKatsushi Kobayashi { 27353c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 273677ee030bSHidetoshi Shimokawa struct iovec vec[2]; 273777ee030bSHidetoshi Shimokawa struct fw_pkt pktbuf; 273877ee030bSHidetoshi Shimokawa int nvec; 27393c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 274003161bbcSDoug Rabson uint8_t *ld; 27410cf4488aSHidetoshi Shimokawa uint32_t stat, off, status, event; 27423c60ba66SKatsushi Kobayashi u_int spd; 274377ee030bSHidetoshi Shimokawa int len, plen, hlen, pcnt, offset; 27443c60ba66SKatsushi Kobayashi int s; 27453c60ba66SKatsushi Kobayashi caddr_t buf; 27463c60ba66SKatsushi Kobayashi int resCount; 27473c60ba66SKatsushi Kobayashi 27483c60ba66SKatsushi Kobayashi if(&sc->arrq == dbch){ 27493c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 27503c60ba66SKatsushi Kobayashi }else if(&sc->arrs == dbch){ 27513c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 27523c60ba66SKatsushi Kobayashi }else{ 27533c60ba66SKatsushi Kobayashi return; 27543c60ba66SKatsushi Kobayashi } 27553c60ba66SKatsushi Kobayashi 27563c60ba66SKatsushi Kobayashi s = splfw(); 27573c60ba66SKatsushi Kobayashi db_tr = dbch->top; 27583c60ba66SKatsushi Kobayashi pcnt = 0; 27593c60ba66SKatsushi Kobayashi /* XXX we cannot handle a packet which lies in more than two buf */ 276077ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD); 276177ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE); 276277ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) >> OHCI_STATUS_SHIFT; 276377ee030bSHidetoshi Shimokawa resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) & OHCI_COUNT_MASK; 276477ee030bSHidetoshi Shimokawa while (status & OHCI_CNTL_DMA_ACTIVE) { 27650cf4488aSHidetoshi Shimokawa #if 0 27660cf4488aSHidetoshi Shimokawa 27670cf4488aSHidetoshi Shimokawa if (off == OHCI_ARQOFF) 27680cf4488aSHidetoshi Shimokawa printf("buf 0x%08x, status 0x%04x, resCount 0x%04x\n", 27690cf4488aSHidetoshi Shimokawa db_tr->bus_addr, status, resCount); 27700cf4488aSHidetoshi Shimokawa #endif 277177ee030bSHidetoshi Shimokawa len = dbch->xferq.psize - resCount; 277203161bbcSDoug Rabson ld = (uint8_t *)db_tr->buf; 277377ee030bSHidetoshi Shimokawa if (dbch->pdb_tr == NULL) { 277477ee030bSHidetoshi Shimokawa len -= dbch->buf_offset; 277577ee030bSHidetoshi Shimokawa ld += dbch->buf_offset; 277677ee030bSHidetoshi Shimokawa } 277777ee030bSHidetoshi Shimokawa if (len > 0) 277877ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map, 277977ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTREAD); 27803c60ba66SKatsushi Kobayashi while (len > 0 ) { 2781783058faSHidetoshi Shimokawa if (count >= 0 && count-- == 0) 2782783058faSHidetoshi Shimokawa goto out; 278377ee030bSHidetoshi Shimokawa if(dbch->pdb_tr != NULL){ 278477ee030bSHidetoshi Shimokawa /* we have a fragment in previous buffer */ 278577ee030bSHidetoshi Shimokawa int rlen; 27863c60ba66SKatsushi Kobayashi 278777ee030bSHidetoshi Shimokawa offset = dbch->buf_offset; 278877ee030bSHidetoshi Shimokawa if (offset < 0) 278977ee030bSHidetoshi Shimokawa offset = - offset; 279077ee030bSHidetoshi Shimokawa buf = dbch->pdb_tr->buf + offset; 279177ee030bSHidetoshi Shimokawa rlen = dbch->xferq.psize - offset; 279277ee030bSHidetoshi Shimokawa if (firewire_debug) 279377ee030bSHidetoshi Shimokawa printf("rlen=%d, offset=%d\n", 279477ee030bSHidetoshi Shimokawa rlen, dbch->buf_offset); 279577ee030bSHidetoshi Shimokawa if (dbch->buf_offset < 0) { 279677ee030bSHidetoshi Shimokawa /* splitted in header, pull up */ 279777ee030bSHidetoshi Shimokawa char *p; 279877ee030bSHidetoshi Shimokawa 279977ee030bSHidetoshi Shimokawa p = (char *)&pktbuf; 280077ee030bSHidetoshi Shimokawa bcopy(buf, p, rlen); 280177ee030bSHidetoshi Shimokawa p += rlen; 280277ee030bSHidetoshi Shimokawa /* this must be too long but harmless */ 280377ee030bSHidetoshi Shimokawa rlen = sizeof(pktbuf) - rlen; 280477ee030bSHidetoshi Shimokawa if (rlen < 0) 280577ee030bSHidetoshi Shimokawa printf("why rlen < 0\n"); 280677ee030bSHidetoshi Shimokawa bcopy(db_tr->buf, p, rlen); 28073c60ba66SKatsushi Kobayashi ld += rlen; 28083c60ba66SKatsushi Kobayashi len -= rlen; 280977ee030bSHidetoshi Shimokawa hlen = fwohci_arcv_swap(&pktbuf, sizeof(pktbuf)); 28100cf4488aSHidetoshi Shimokawa if (hlen <= 0) { 28110cf4488aSHidetoshi Shimokawa printf("hlen should be positive."); 28120cf4488aSHidetoshi Shimokawa goto err; 28133c60ba66SKatsushi Kobayashi } 281477ee030bSHidetoshi Shimokawa offset = sizeof(pktbuf); 281577ee030bSHidetoshi Shimokawa vec[0].iov_base = (char *)&pktbuf; 281677ee030bSHidetoshi Shimokawa vec[0].iov_len = offset; 28173c60ba66SKatsushi Kobayashi } else { 281877ee030bSHidetoshi Shimokawa /* splitted in payload */ 281977ee030bSHidetoshi Shimokawa offset = rlen; 282077ee030bSHidetoshi Shimokawa vec[0].iov_base = buf; 282177ee030bSHidetoshi Shimokawa vec[0].iov_len = rlen; 282277ee030bSHidetoshi Shimokawa } 282377ee030bSHidetoshi Shimokawa fp=(struct fw_pkt *)vec[0].iov_base; 282477ee030bSHidetoshi Shimokawa nvec = 1; 282577ee030bSHidetoshi Shimokawa } else { 282677ee030bSHidetoshi Shimokawa /* no fragment in previous buffer */ 28273c60ba66SKatsushi Kobayashi fp=(struct fw_pkt *)ld; 282877ee030bSHidetoshi Shimokawa hlen = fwohci_arcv_swap(fp, len); 282977ee030bSHidetoshi Shimokawa if (hlen == 0) 28300cf4488aSHidetoshi Shimokawa goto err; 283177ee030bSHidetoshi Shimokawa if (hlen < 0) { 283277ee030bSHidetoshi Shimokawa dbch->pdb_tr = db_tr; 283377ee030bSHidetoshi Shimokawa dbch->buf_offset = - dbch->buf_offset; 283477ee030bSHidetoshi Shimokawa /* sanity check */ 28350cf4488aSHidetoshi Shimokawa if (resCount != 0) { 28360cf4488aSHidetoshi Shimokawa printf("resCount=%d hlen=%d\n", 28370cf4488aSHidetoshi Shimokawa resCount, hlen); 28380cf4488aSHidetoshi Shimokawa goto err; 28390cf4488aSHidetoshi Shimokawa } 28403c60ba66SKatsushi Kobayashi goto out; 28413c60ba66SKatsushi Kobayashi } 284277ee030bSHidetoshi Shimokawa offset = 0; 284377ee030bSHidetoshi Shimokawa nvec = 0; 28443c60ba66SKatsushi Kobayashi } 284577ee030bSHidetoshi Shimokawa plen = fwohci_get_plen(sc, dbch, fp) - offset; 28463c60ba66SKatsushi Kobayashi if (plen < 0) { 284777ee030bSHidetoshi Shimokawa /* minimum header size + trailer 284877ee030bSHidetoshi Shimokawa = sizeof(fw_pkt) so this shouldn't happens */ 2849c4778b5dSHidetoshi Shimokawa printf("plen(%d) is negative! offset=%d\n", 2850c4778b5dSHidetoshi Shimokawa plen, offset); 28510cf4488aSHidetoshi Shimokawa goto err; 28523c60ba66SKatsushi Kobayashi } 285377ee030bSHidetoshi Shimokawa if (plen > 0) { 285477ee030bSHidetoshi Shimokawa len -= plen; 285577ee030bSHidetoshi Shimokawa if (len < 0) { 285677ee030bSHidetoshi Shimokawa dbch->pdb_tr = db_tr; 285777ee030bSHidetoshi Shimokawa if (firewire_debug) 285877ee030bSHidetoshi Shimokawa printf("splitted payload\n"); 285977ee030bSHidetoshi Shimokawa /* sanity check */ 28600cf4488aSHidetoshi Shimokawa if (resCount != 0) { 28610cf4488aSHidetoshi Shimokawa printf("resCount=%d plen=%d" 28620cf4488aSHidetoshi Shimokawa " len=%d\n", 28630cf4488aSHidetoshi Shimokawa resCount, plen, len); 28640cf4488aSHidetoshi Shimokawa goto err; 28650cf4488aSHidetoshi Shimokawa } 286677ee030bSHidetoshi Shimokawa goto out; 28673c60ba66SKatsushi Kobayashi } 286877ee030bSHidetoshi Shimokawa vec[nvec].iov_base = ld; 286977ee030bSHidetoshi Shimokawa vec[nvec].iov_len = plen; 287077ee030bSHidetoshi Shimokawa nvec ++; 28713c60ba66SKatsushi Kobayashi ld += plen; 28723c60ba66SKatsushi Kobayashi } 287303161bbcSDoug Rabson dbch->buf_offset = ld - (uint8_t *)db_tr->buf; 287477ee030bSHidetoshi Shimokawa if (nvec == 0) 287577ee030bSHidetoshi Shimokawa printf("nvec == 0\n"); 287677ee030bSHidetoshi Shimokawa 28773c60ba66SKatsushi Kobayashi /* DMA result-code will be written at the tail of packet */ 28780cf4488aSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(*(uint32_t *)(ld - sizeof(struct fwohci_trailer))); 287977ee030bSHidetoshi Shimokawa #if 0 2880c4778b5dSHidetoshi Shimokawa printf("plen: %d, stat %x\n", 2881c4778b5dSHidetoshi Shimokawa plen ,stat); 288277ee030bSHidetoshi Shimokawa #endif 28830cf4488aSHidetoshi Shimokawa spd = (stat >> 21) & 0x3; 28840cf4488aSHidetoshi Shimokawa event = (stat >> 16) & 0x1f; 28850cf4488aSHidetoshi Shimokawa switch (event) { 28863c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND: 2887864d7e72SHidetoshi Shimokawa #if 0 288873aa55baSHidetoshi Shimokawa printf("fwohci_arcv: ack pending tcode=0x%x..\n", fp->mode.common.tcode); 28893c60ba66SKatsushi Kobayashi #endif 28903c60ba66SKatsushi Kobayashi /* fall through */ 28913c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 2892c4778b5dSHidetoshi Shimokawa { 2893c4778b5dSHidetoshi Shimokawa struct fw_rcv_buf rb; 2894c4778b5dSHidetoshi Shimokawa 289577ee030bSHidetoshi Shimokawa if ((vec[nvec-1].iov_len -= 289677ee030bSHidetoshi Shimokawa sizeof(struct fwohci_trailer)) == 0) 289777ee030bSHidetoshi Shimokawa nvec--; 2898c4778b5dSHidetoshi Shimokawa rb.fc = &sc->fc; 2899c4778b5dSHidetoshi Shimokawa rb.vec = vec; 2900c4778b5dSHidetoshi Shimokawa rb.nvec = nvec; 2901c4778b5dSHidetoshi Shimokawa rb.spd = spd; 2902c4778b5dSHidetoshi Shimokawa fw_rcv(&rb); 29033c60ba66SKatsushi Kobayashi break; 2904c4778b5dSHidetoshi Shimokawa } 29053c60ba66SKatsushi Kobayashi case FWOHCIEV_BUSRST: 29067acf6963SHidetoshi Shimokawa if ((sc->fc.status != FWBUSRESET) && 29077acf6963SHidetoshi Shimokawa (sc->fc.status != FWBUSINIT)) 29083c60ba66SKatsushi Kobayashi printf("got BUSRST packet!?\n"); 29093c60ba66SKatsushi Kobayashi break; 29103c60ba66SKatsushi Kobayashi default: 29110cf4488aSHidetoshi Shimokawa device_printf(sc->fc.dev, 29120cf4488aSHidetoshi Shimokawa "Async DMA Receive error err=%02x %s" 29130cf4488aSHidetoshi Shimokawa " plen=%d offset=%d len=%d status=0x%08x" 29140cf4488aSHidetoshi Shimokawa " tcode=0x%x, stat=0x%08x\n", 29150cf4488aSHidetoshi Shimokawa event, fwohcicode[event], plen, 29160cf4488aSHidetoshi Shimokawa dbch->buf_offset, len, 29170cf4488aSHidetoshi Shimokawa OREAD(sc, OHCI_DMACTL(off)), 29180cf4488aSHidetoshi Shimokawa fp->mode.common.tcode, stat); 29190cf4488aSHidetoshi Shimokawa #if 1 /* XXX */ 29200cf4488aSHidetoshi Shimokawa goto err; 29213c60ba66SKatsushi Kobayashi #endif 29223c60ba66SKatsushi Kobayashi break; 29233c60ba66SKatsushi Kobayashi } 29243c60ba66SKatsushi Kobayashi pcnt ++; 292577ee030bSHidetoshi Shimokawa if (dbch->pdb_tr != NULL) { 29260cf4488aSHidetoshi Shimokawa fwohci_arcv_free_buf(sc, dbch, dbch->pdb_tr, 29270cf4488aSHidetoshi Shimokawa off, 1); 292877ee030bSHidetoshi Shimokawa dbch->pdb_tr = NULL; 292977ee030bSHidetoshi Shimokawa } 293077ee030bSHidetoshi Shimokawa 293177ee030bSHidetoshi Shimokawa } 29323c60ba66SKatsushi Kobayashi out: 29333c60ba66SKatsushi Kobayashi if (resCount == 0) { 29343c60ba66SKatsushi Kobayashi /* done on this buffer */ 293577ee030bSHidetoshi Shimokawa if (dbch->pdb_tr == NULL) { 29360cf4488aSHidetoshi Shimokawa fwohci_arcv_free_buf(sc, dbch, db_tr, off, 1); 29373c60ba66SKatsushi Kobayashi dbch->buf_offset = 0; 293877ee030bSHidetoshi Shimokawa } else 293977ee030bSHidetoshi Shimokawa if (dbch->pdb_tr != db_tr) 294077ee030bSHidetoshi Shimokawa printf("pdb_tr != db_tr\n"); 294177ee030bSHidetoshi Shimokawa db_tr = STAILQ_NEXT(db_tr, link); 294277ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) 294377ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT; 294477ee030bSHidetoshi Shimokawa resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) 294577ee030bSHidetoshi Shimokawa & OHCI_COUNT_MASK; 294677ee030bSHidetoshi Shimokawa /* XXX check buffer overrun */ 294777ee030bSHidetoshi Shimokawa dbch->top = db_tr; 29483c60ba66SKatsushi Kobayashi } else { 29493c60ba66SKatsushi Kobayashi dbch->buf_offset = dbch->xferq.psize - resCount; 29503c60ba66SKatsushi Kobayashi break; 29513c60ba66SKatsushi Kobayashi } 29523c60ba66SKatsushi Kobayashi /* XXX make sure DMA is not dead */ 29533c60ba66SKatsushi Kobayashi } 29543c60ba66SKatsushi Kobayashi #if 0 29553c60ba66SKatsushi Kobayashi if (pcnt < 1) 29563c60ba66SKatsushi Kobayashi printf("fwohci_arcv: no packets\n"); 29573c60ba66SKatsushi Kobayashi #endif 29583c60ba66SKatsushi Kobayashi splx(s); 29590cf4488aSHidetoshi Shimokawa return; 29600cf4488aSHidetoshi Shimokawa 29610cf4488aSHidetoshi Shimokawa err: 29620cf4488aSHidetoshi Shimokawa device_printf(sc->fc.dev, "AR DMA status=%x, ", 29630cf4488aSHidetoshi Shimokawa OREAD(sc, OHCI_DMACTL(off))); 29640cf4488aSHidetoshi Shimokawa dbch->pdb_tr = NULL; 29650cf4488aSHidetoshi Shimokawa /* skip until resCount != 0 */ 29660cf4488aSHidetoshi Shimokawa printf(" skip buffer"); 29670cf4488aSHidetoshi Shimokawa while (resCount == 0) { 29680cf4488aSHidetoshi Shimokawa printf(" #"); 29690cf4488aSHidetoshi Shimokawa fwohci_arcv_free_buf(sc, dbch, db_tr, off, 0); 29700cf4488aSHidetoshi Shimokawa db_tr = STAILQ_NEXT(db_tr, link); 29710cf4488aSHidetoshi Shimokawa resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) 29720cf4488aSHidetoshi Shimokawa & OHCI_COUNT_MASK; 29730cf4488aSHidetoshi Shimokawa } while (resCount == 0) 29740cf4488aSHidetoshi Shimokawa printf(" done\n"); 29750cf4488aSHidetoshi Shimokawa dbch->top = db_tr; 29760cf4488aSHidetoshi Shimokawa dbch->buf_offset = dbch->xferq.psize - resCount; 29770cf4488aSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE); 29780cf4488aSHidetoshi Shimokawa splx(s); 29793c60ba66SKatsushi Kobayashi } 2980