1098ca2bdSWarner Losh /*- 2*718cf2ccSPedro F. Giffuni * SPDX-License-Identifier: BSD-4-Clause 3*718cf2ccSPedro F. Giffuni * 477ee030bSHidetoshi Shimokawa * Copyright (c) 2003 Hidetoshi Shimokawa 53c60ba66SKatsushi Kobayashi * Copyright (c) 1998-2002 Katsushi Kobayashi and Hidetoshi Shimokawa 63c60ba66SKatsushi Kobayashi * All rights reserved. 73c60ba66SKatsushi Kobayashi * 83c60ba66SKatsushi Kobayashi * Redistribution and use in source and binary forms, with or without 93c60ba66SKatsushi Kobayashi * modification, are permitted provided that the following conditions 103c60ba66SKatsushi Kobayashi * are met: 113c60ba66SKatsushi Kobayashi * 1. Redistributions of source code must retain the above copyright 123c60ba66SKatsushi Kobayashi * notice, this list of conditions and the following disclaimer. 133c60ba66SKatsushi Kobayashi * 2. Redistributions in binary form must reproduce the above copyright 143c60ba66SKatsushi Kobayashi * notice, this list of conditions and the following disclaimer in the 153c60ba66SKatsushi Kobayashi * documentation and/or other materials provided with the distribution. 163c60ba66SKatsushi Kobayashi * 3. All advertising materials mentioning features or use of this software 173c60ba66SKatsushi Kobayashi * must display the acknowledgement as bellow: 183c60ba66SKatsushi Kobayashi * 198da326fdSHidetoshi Shimokawa * This product includes software developed by K. Kobayashi and H. Shimokawa 203c60ba66SKatsushi Kobayashi * 213c60ba66SKatsushi Kobayashi * 4. The name of the author may not be used to endorse or promote products 223c60ba66SKatsushi Kobayashi * derived from this software without specific prior written permission. 233c60ba66SKatsushi Kobayashi * 243c60ba66SKatsushi Kobayashi * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 253c60ba66SKatsushi Kobayashi * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 263c60ba66SKatsushi Kobayashi * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 273c60ba66SKatsushi Kobayashi * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, 283c60ba66SKatsushi Kobayashi * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 293c60ba66SKatsushi Kobayashi * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 303c60ba66SKatsushi Kobayashi * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 313c60ba66SKatsushi Kobayashi * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 323c60ba66SKatsushi Kobayashi * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN 333c60ba66SKatsushi Kobayashi * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 343c60ba66SKatsushi Kobayashi * POSSIBILITY OF SUCH DAMAGE. 353c60ba66SKatsushi Kobayashi * 363c60ba66SKatsushi Kobayashi * $FreeBSD$ 373c60ba66SKatsushi Kobayashi * 383c60ba66SKatsushi Kobayashi */ 398da326fdSHidetoshi Shimokawa 403c60ba66SKatsushi Kobayashi #include <sys/param.h> 413c60ba66SKatsushi Kobayashi #include <sys/systm.h> 423c60ba66SKatsushi Kobayashi #include <sys/mbuf.h> 433c60ba66SKatsushi Kobayashi #include <sys/malloc.h> 443c60ba66SKatsushi Kobayashi #include <sys/sockio.h> 456b3ecf71SHidetoshi Shimokawa #include <sys/sysctl.h> 463c60ba66SKatsushi Kobayashi #include <sys/bus.h> 473c60ba66SKatsushi Kobayashi #include <sys/kernel.h> 483c60ba66SKatsushi Kobayashi #include <sys/conf.h> 4977ee030bSHidetoshi Shimokawa #include <sys/endian.h> 509950b741SHidetoshi Shimokawa #include <sys/kdb.h> 513c60ba66SKatsushi Kobayashi 523c60ba66SKatsushi Kobayashi #include <machine/bus.h> 5391291042SWill Andrews #include <machine/md_var.h> 543c60ba66SKatsushi Kobayashi 553c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire.h> 563c60ba66SKatsushi Kobayashi #include <dev/firewire/firewirereg.h> 5777ee030bSHidetoshi Shimokawa #include <dev/firewire/fwdma.h> 583c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcireg.h> 593c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcivar.h> 603c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire_phy.h> 613c60ba66SKatsushi Kobayashi 623c60ba66SKatsushi Kobayashi #undef OHCI_DEBUG 638da326fdSHidetoshi Shimokawa 64af3b2549SHans Petter Selasky static int nocyclemaster; 65ac2d2894SHidetoshi Shimokawa int firewire_phydma_enable = 1; 666b3ecf71SHidetoshi Shimokawa SYSCTL_DECL(_hw_firewire); 67af3b2549SHans Petter Selasky SYSCTL_INT(_hw_firewire, OID_AUTO, nocyclemaster, CTLFLAG_RWTUN, 68af3b2549SHans Petter Selasky &nocyclemaster, 0, "Do not send cycle start packets"); 69af3b2549SHans Petter Selasky SYSCTL_INT(_hw_firewire, OID_AUTO, phydma_enable, CTLFLAG_RWTUN, 70af3b2549SHans Petter Selasky &firewire_phydma_enable, 0, "Allow physical request DMA from firewire"); 716b3ecf71SHidetoshi Shimokawa 723c60ba66SKatsushi Kobayashi static char dbcode[16][0x10] = {"OUTM", "OUTL", "INPM", "INPL", 733c60ba66SKatsushi Kobayashi "STOR", "LOAD", "NOP ", "STOP",}; 7477ee030bSHidetoshi Shimokawa 753c60ba66SKatsushi Kobayashi static char dbkey[8][0x10] = {"ST0", "ST1", "ST2", "ST3", 763c60ba66SKatsushi Kobayashi "UNDEF", "REG", "SYS", "DEV"}; 7777ee030bSHidetoshi Shimokawa static char dbcond[4][0x10] = {"NEV", "C=1", "C=0", "ALL"}; 783c60ba66SKatsushi Kobayashi char fwohcicode[32][0x20]= { 793c60ba66SKatsushi Kobayashi "No stat", "Undef", "long", "miss Ack err", 809950b741SHidetoshi Shimokawa "FIFO underrun", "FIFO overrun", "desc err", "data read err", 813c60ba66SKatsushi Kobayashi "data write err", "bus reset", "timeout", "tcode err", 823c60ba66SKatsushi Kobayashi "Undef", "Undef", "unknown event", "flushed", 833c60ba66SKatsushi Kobayashi "Undef" ,"ack complete", "ack pend", "Undef", 843c60ba66SKatsushi Kobayashi "ack busy_X", "ack busy_A", "ack busy_B", "Undef", 853c60ba66SKatsushi Kobayashi "Undef", "Undef", "Undef", "ack tardy", 863c60ba66SKatsushi Kobayashi "Undef", "ack data_err", "ack type_err", ""}; 8777ee030bSHidetoshi Shimokawa 880bc666e0SHidetoshi Shimokawa #define MAX_SPEED 3 8948087829SHidetoshi Shimokawa extern char *linkspeed[]; 9003161bbcSDoug Rabson uint32_t tagbit[4] = {1 << 28, 1 << 29, 1 << 30, 1 << 31}; 913c60ba66SKatsushi Kobayashi 923c60ba66SKatsushi Kobayashi static struct tcode_info tinfo[] = { 939950b741SHidetoshi Shimokawa /* hdr_len block flag valid_response */ 949950b741SHidetoshi Shimokawa /* 0 WREQQ */ {16, FWTI_REQ | FWTI_TLABEL, FWTCODE_WRES}, 959950b741SHidetoshi Shimokawa /* 1 WREQB */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY, FWTCODE_WRES}, 969950b741SHidetoshi Shimokawa /* 2 WRES */ {12, FWTI_RES, 0xff}, 979950b741SHidetoshi Shimokawa /* 3 XXX */ { 0, 0, 0xff}, 989950b741SHidetoshi Shimokawa /* 4 RREQQ */ {12, FWTI_REQ | FWTI_TLABEL, FWTCODE_RRESQ}, 999950b741SHidetoshi Shimokawa /* 5 RREQB */ {16, FWTI_REQ | FWTI_TLABEL, FWTCODE_RRESB}, 1009950b741SHidetoshi Shimokawa /* 6 RRESQ */ {16, FWTI_RES, 0xff}, 1019950b741SHidetoshi Shimokawa /* 7 RRESB */ {16, FWTI_RES | FWTI_BLOCK_ASY, 0xff}, 1029950b741SHidetoshi Shimokawa /* 8 CYCS */ { 0, 0, 0xff}, 1039950b741SHidetoshi Shimokawa /* 9 LREQ */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY, FWTCODE_LRES}, 1049950b741SHidetoshi Shimokawa /* a STREAM */ { 4, FWTI_REQ | FWTI_BLOCK_STR, 0xff}, 1059950b741SHidetoshi Shimokawa /* b LRES */ {16, FWTI_RES | FWTI_BLOCK_ASY, 0xff}, 1069950b741SHidetoshi Shimokawa /* c XXX */ { 0, 0, 0xff}, 1079950b741SHidetoshi Shimokawa /* d XXX */ { 0, 0, 0xff}, 1089950b741SHidetoshi Shimokawa /* e PHY */ {12, FWTI_REQ, 0xff}, 1099950b741SHidetoshi Shimokawa /* f XXX */ { 0, 0, 0xff} 1103c60ba66SKatsushi Kobayashi }; 1113c60ba66SKatsushi Kobayashi 11223667f08SAlexander Kabaev #define ATRQ_CH 0 11323667f08SAlexander Kabaev #define ATRS_CH 1 11423667f08SAlexander Kabaev #define ARRQ_CH 2 11523667f08SAlexander Kabaev #define ARRS_CH 3 11623667f08SAlexander Kabaev #define ITX_CH 4 11723667f08SAlexander Kabaev #define IRX_CH 0x24 11823667f08SAlexander Kabaev 1193c60ba66SKatsushi Kobayashi #define OHCI_WRITE_SIGMASK 0xffff0000 1203c60ba66SKatsushi Kobayashi #define OHCI_READ_SIGMASK 0xffff0000 1213c60ba66SKatsushi Kobayashi 1223c60ba66SKatsushi Kobayashi #define OWRITE(sc, r, x) bus_space_write_4((sc)->bst, (sc)->bsh, (r), (x)) 1233c60ba66SKatsushi Kobayashi #define OREAD(sc, r) bus_space_read_4((sc)->bst, (sc)->bsh, (r)) 1243c60ba66SKatsushi Kobayashi 125d09a5d6fSHidetoshi Shimokawa static void fwohci_ibr (struct firewire_comm *); 126d09a5d6fSHidetoshi Shimokawa static void fwohci_db_init (struct fwohci_softc *, struct fwohci_dbch *); 127d09a5d6fSHidetoshi Shimokawa static void fwohci_db_free (struct fwohci_dbch *); 128d09a5d6fSHidetoshi Shimokawa static void fwohci_arcv (struct fwohci_softc *, struct fwohci_dbch *, int); 129d09a5d6fSHidetoshi Shimokawa static void fwohci_txd (struct fwohci_softc *, struct fwohci_dbch *); 130d09a5d6fSHidetoshi Shimokawa static void fwohci_start_atq (struct firewire_comm *); 131d09a5d6fSHidetoshi Shimokawa static void fwohci_start_ats (struct firewire_comm *); 132d09a5d6fSHidetoshi Shimokawa static void fwohci_start (struct fwohci_softc *, struct fwohci_dbch *); 13303161bbcSDoug Rabson static uint32_t fwphy_wrdata (struct fwohci_softc *, uint32_t, uint32_t); 13403161bbcSDoug Rabson static uint32_t fwphy_rddata (struct fwohci_softc *, uint32_t); 135d09a5d6fSHidetoshi Shimokawa static int fwohci_rx_enable (struct fwohci_softc *, struct fwohci_dbch *); 136d09a5d6fSHidetoshi Shimokawa static int fwohci_tx_enable (struct fwohci_softc *, struct fwohci_dbch *); 137d09a5d6fSHidetoshi Shimokawa static int fwohci_irx_enable (struct firewire_comm *, int); 138d09a5d6fSHidetoshi Shimokawa static int fwohci_irx_disable (struct firewire_comm *, int); 13977ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 14003161bbcSDoug Rabson static void fwohci_irx_post (struct firewire_comm *, uint32_t *); 14177ee030bSHidetoshi Shimokawa #endif 142d09a5d6fSHidetoshi Shimokawa static int fwohci_itxbuf_enable (struct firewire_comm *, int); 143d09a5d6fSHidetoshi Shimokawa static int fwohci_itx_disable (struct firewire_comm *, int); 144d09a5d6fSHidetoshi Shimokawa static void fwohci_timeout (void *); 145d09a5d6fSHidetoshi Shimokawa static void fwohci_set_intr (struct firewire_comm *, int); 14677ee030bSHidetoshi Shimokawa 147d09a5d6fSHidetoshi Shimokawa static int fwohci_add_rx_buf (struct fwohci_dbch *, struct fwohcidb_tr *, int, struct fwdma_alloc *); 148d09a5d6fSHidetoshi Shimokawa static int fwohci_add_tx_buf (struct fwohci_dbch *, struct fwohcidb_tr *, int); 14903161bbcSDoug Rabson static void dump_db (struct fwohci_softc *, uint32_t); 15003161bbcSDoug Rabson static void print_db (struct fwohcidb_tr *, struct fwohcidb *, uint32_t , uint32_t); 15103161bbcSDoug Rabson static void dump_dma (struct fwohci_softc *, uint32_t); 15203161bbcSDoug Rabson static uint32_t fwohci_cyctimer (struct firewire_comm *); 153d09a5d6fSHidetoshi Shimokawa static void fwohci_rbuf_update (struct fwohci_softc *, int); 154d09a5d6fSHidetoshi Shimokawa static void fwohci_tbuf_update (struct fwohci_softc *, int); 155d09a5d6fSHidetoshi Shimokawa void fwohci_txbufdb (struct fwohci_softc *, int , struct fw_bulkxfer *); 1569950b741SHidetoshi Shimokawa static void fwohci_task_busreset(void *, int); 1579950b741SHidetoshi Shimokawa static void fwohci_task_sid(void *, int); 1589950b741SHidetoshi Shimokawa static void fwohci_task_dma(void *, int); 1593c60ba66SKatsushi Kobayashi 1603c60ba66SKatsushi Kobayashi /* 1613c60ba66SKatsushi Kobayashi * memory allocated for DMA programs 1623c60ba66SKatsushi Kobayashi */ 1633c60ba66SKatsushi Kobayashi #define DMA_PROG_ALLOC (8 * PAGE_SIZE) 1643c60ba66SKatsushi Kobayashi 1653c60ba66SKatsushi Kobayashi #define NDB FWMAXQUEUE 1663c60ba66SKatsushi Kobayashi 1673c60ba66SKatsushi Kobayashi #define OHCI_VERSION 0x00 16873aa55baSHidetoshi Shimokawa #define OHCI_ATRETRY 0x08 1693c60ba66SKatsushi Kobayashi #define OHCI_CROMHDR 0x18 1703c60ba66SKatsushi Kobayashi #define OHCI_BUS_OPT 0x20 1717a22215cSEitan Adler #define OHCI_BUSIRMC (1U << 31) 1723c60ba66SKatsushi Kobayashi #define OHCI_BUSCMC (1 << 30) 1733c60ba66SKatsushi Kobayashi #define OHCI_BUSISC (1 << 29) 1743c60ba66SKatsushi Kobayashi #define OHCI_BUSBMC (1 << 28) 1753c60ba66SKatsushi Kobayashi #define OHCI_BUSPMC (1 << 27) 1763c60ba66SKatsushi Kobayashi #define OHCI_BUSFNC OHCI_BUSIRMC | OHCI_BUSCMC | OHCI_BUSISC |\ 1773c60ba66SKatsushi Kobayashi OHCI_BUSBMC | OHCI_BUSPMC 1783c60ba66SKatsushi Kobayashi 1793c60ba66SKatsushi Kobayashi #define OHCI_EUID_HI 0x24 1803c60ba66SKatsushi Kobayashi #define OHCI_EUID_LO 0x28 1813c60ba66SKatsushi Kobayashi 1823c60ba66SKatsushi Kobayashi #define OHCI_CROMPTR 0x34 1833c60ba66SKatsushi Kobayashi #define OHCI_HCCCTL 0x50 1843c60ba66SKatsushi Kobayashi #define OHCI_HCCCTLCLR 0x54 1853c60ba66SKatsushi Kobayashi #define OHCI_AREQHI 0x100 1863c60ba66SKatsushi Kobayashi #define OHCI_AREQHICLR 0x104 1873c60ba66SKatsushi Kobayashi #define OHCI_AREQLO 0x108 1883c60ba66SKatsushi Kobayashi #define OHCI_AREQLOCLR 0x10c 1893c60ba66SKatsushi Kobayashi #define OHCI_PREQHI 0x110 1903c60ba66SKatsushi Kobayashi #define OHCI_PREQHICLR 0x114 1913c60ba66SKatsushi Kobayashi #define OHCI_PREQLO 0x118 1923c60ba66SKatsushi Kobayashi #define OHCI_PREQLOCLR 0x11c 1933c60ba66SKatsushi Kobayashi #define OHCI_PREQUPPER 0x120 19491291042SWill Andrews #define OHCI_PREQUPPER_MAX 0xffff0000 1953c60ba66SKatsushi Kobayashi 1963c60ba66SKatsushi Kobayashi #define OHCI_SID_BUF 0x64 1973c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT 0x68 1987a22215cSEitan Adler #define OHCI_SID_ERR (1U << 31) 1993c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT_MASK 0xffc 2003c60ba66SKatsushi Kobayashi 2013c60ba66SKatsushi Kobayashi #define OHCI_IT_STAT 0x90 2023c60ba66SKatsushi Kobayashi #define OHCI_IT_STATCLR 0x94 2033c60ba66SKatsushi Kobayashi #define OHCI_IT_MASK 0x98 2043c60ba66SKatsushi Kobayashi #define OHCI_IT_MASKCLR 0x9c 2053c60ba66SKatsushi Kobayashi 2063c60ba66SKatsushi Kobayashi #define OHCI_IR_STAT 0xa0 2073c60ba66SKatsushi Kobayashi #define OHCI_IR_STATCLR 0xa4 2083c60ba66SKatsushi Kobayashi #define OHCI_IR_MASK 0xa8 2093c60ba66SKatsushi Kobayashi #define OHCI_IR_MASKCLR 0xac 2103c60ba66SKatsushi Kobayashi 2113c60ba66SKatsushi Kobayashi #define OHCI_LNKCTL 0xe0 2123c60ba66SKatsushi Kobayashi #define OHCI_LNKCTLCLR 0xe4 2133c60ba66SKatsushi Kobayashi 2143c60ba66SKatsushi Kobayashi #define OHCI_PHYACCESS 0xec 2153c60ba66SKatsushi Kobayashi #define OHCI_CYCLETIMER 0xf0 2163c60ba66SKatsushi Kobayashi 2173c60ba66SKatsushi Kobayashi #define OHCI_DMACTL(off) (off) 2183c60ba66SKatsushi Kobayashi #define OHCI_DMACTLCLR(off) (off + 4) 2193c60ba66SKatsushi Kobayashi #define OHCI_DMACMD(off) (off + 0xc) 2203c60ba66SKatsushi Kobayashi #define OHCI_DMAMATCH(off) (off + 0x10) 2213c60ba66SKatsushi Kobayashi 2223c60ba66SKatsushi Kobayashi #define OHCI_ATQOFF 0x180 2233c60ba66SKatsushi Kobayashi #define OHCI_ATQCTL OHCI_ATQOFF 2243c60ba66SKatsushi Kobayashi #define OHCI_ATQCTLCLR (OHCI_ATQOFF + 4) 2253c60ba66SKatsushi Kobayashi #define OHCI_ATQCMD (OHCI_ATQOFF + 0xc) 2263c60ba66SKatsushi Kobayashi #define OHCI_ATQMATCH (OHCI_ATQOFF + 0x10) 2273c60ba66SKatsushi Kobayashi 2283c60ba66SKatsushi Kobayashi #define OHCI_ATSOFF 0x1a0 2293c60ba66SKatsushi Kobayashi #define OHCI_ATSCTL OHCI_ATSOFF 2303c60ba66SKatsushi Kobayashi #define OHCI_ATSCTLCLR (OHCI_ATSOFF + 4) 2313c60ba66SKatsushi Kobayashi #define OHCI_ATSCMD (OHCI_ATSOFF + 0xc) 2323c60ba66SKatsushi Kobayashi #define OHCI_ATSMATCH (OHCI_ATSOFF + 0x10) 2333c60ba66SKatsushi Kobayashi 2343c60ba66SKatsushi Kobayashi #define OHCI_ARQOFF 0x1c0 2353c60ba66SKatsushi Kobayashi #define OHCI_ARQCTL OHCI_ARQOFF 2363c60ba66SKatsushi Kobayashi #define OHCI_ARQCTLCLR (OHCI_ARQOFF + 4) 2373c60ba66SKatsushi Kobayashi #define OHCI_ARQCMD (OHCI_ARQOFF + 0xc) 2383c60ba66SKatsushi Kobayashi #define OHCI_ARQMATCH (OHCI_ARQOFF + 0x10) 2393c60ba66SKatsushi Kobayashi 2403c60ba66SKatsushi Kobayashi #define OHCI_ARSOFF 0x1e0 2413c60ba66SKatsushi Kobayashi #define OHCI_ARSCTL OHCI_ARSOFF 2423c60ba66SKatsushi Kobayashi #define OHCI_ARSCTLCLR (OHCI_ARSOFF + 4) 2433c60ba66SKatsushi Kobayashi #define OHCI_ARSCMD (OHCI_ARSOFF + 0xc) 2443c60ba66SKatsushi Kobayashi #define OHCI_ARSMATCH (OHCI_ARSOFF + 0x10) 2453c60ba66SKatsushi Kobayashi 2463c60ba66SKatsushi Kobayashi #define OHCI_ITOFF(CH) (0x200 + 0x10 * (CH)) 2473c60ba66SKatsushi Kobayashi #define OHCI_ITCTL(CH) (OHCI_ITOFF(CH)) 2483c60ba66SKatsushi Kobayashi #define OHCI_ITCTLCLR(CH) (OHCI_ITOFF(CH) + 4) 2493c60ba66SKatsushi Kobayashi #define OHCI_ITCMD(CH) (OHCI_ITOFF(CH) + 0xc) 2503c60ba66SKatsushi Kobayashi 2513c60ba66SKatsushi Kobayashi #define OHCI_IROFF(CH) (0x400 + 0x20 * (CH)) 2523c60ba66SKatsushi Kobayashi #define OHCI_IRCTL(CH) (OHCI_IROFF(CH)) 2533c60ba66SKatsushi Kobayashi #define OHCI_IRCTLCLR(CH) (OHCI_IROFF(CH) + 4) 2543c60ba66SKatsushi Kobayashi #define OHCI_IRCMD(CH) (OHCI_IROFF(CH) + 0xc) 2553c60ba66SKatsushi Kobayashi #define OHCI_IRMATCH(CH) (OHCI_IROFF(CH) + 0x10) 2563c60ba66SKatsushi Kobayashi 2573c60ba66SKatsushi Kobayashi d_ioctl_t fwohci_ioctl; 2583c60ba66SKatsushi Kobayashi 2593c60ba66SKatsushi Kobayashi /* 2603c60ba66SKatsushi Kobayashi * Communication with PHY device 2613c60ba66SKatsushi Kobayashi */ 2629950b741SHidetoshi Shimokawa /* XXX need lock for phy access */ 26303161bbcSDoug Rabson static uint32_t 26403161bbcSDoug Rabson fwphy_wrdata(struct fwohci_softc *sc, uint32_t addr, uint32_t data) 2653c60ba66SKatsushi Kobayashi { 26603161bbcSDoug Rabson uint32_t fun; 2673c60ba66SKatsushi Kobayashi 2683c60ba66SKatsushi Kobayashi addr &= 0xf; 2693c60ba66SKatsushi Kobayashi data &= 0xff; 2703c60ba66SKatsushi Kobayashi 27123667f08SAlexander Kabaev fun = (PHYDEV_WRCMD | (addr << PHYDEV_REGADDR) | 27223667f08SAlexander Kabaev (data << PHYDEV_WRDATA)); 2733c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PHYACCESS, fun); 2743c60ba66SKatsushi Kobayashi DELAY(100); 2753c60ba66SKatsushi Kobayashi 2763c60ba66SKatsushi Kobayashi return (fwphy_rddata(sc, addr)); 2773c60ba66SKatsushi Kobayashi } 2783c60ba66SKatsushi Kobayashi 27903161bbcSDoug Rabson static uint32_t 2803c60ba66SKatsushi Kobayashi fwohci_set_bus_manager(struct firewire_comm *fc, u_int node) 2813c60ba66SKatsushi Kobayashi { 2823c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 2833c60ba66SKatsushi Kobayashi int i; 28403161bbcSDoug Rabson uint32_t bm; 2853c60ba66SKatsushi Kobayashi 2863c60ba66SKatsushi Kobayashi #define OHCI_CSR_DATA 0x0c 2873c60ba66SKatsushi Kobayashi #define OHCI_CSR_COMP 0x10 2883c60ba66SKatsushi Kobayashi #define OHCI_CSR_CONT 0x14 2893c60ba66SKatsushi Kobayashi #define OHCI_BUS_MANAGER_ID 0 2903c60ba66SKatsushi Kobayashi 2913c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_DATA, node); 2923c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_COMP, 0x3f); 2933c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_CONT, OHCI_BUS_MANAGER_ID); 2943c60ba66SKatsushi Kobayashi for (i = 0; !(OREAD(sc, OHCI_CSR_CONT) & (1<<31)) && (i < 1000); i++) 2954ed65ce9SHidetoshi Shimokawa DELAY(10); 2963c60ba66SKatsushi Kobayashi bm = OREAD(sc, OHCI_CSR_DATA); 29717c3d42cSHidetoshi Shimokawa if ((bm & 0x3f) == 0x3f) 2983c60ba66SKatsushi Kobayashi bm = node; 299f9d9941fSHidetoshi Shimokawa if (firewire_debug) 300373d9227SSean Bruno device_printf(sc->fc.dev, "%s: %d->%d (loop=%d)\n", 301373d9227SSean Bruno __func__, bm, node, i); 3023c60ba66SKatsushi Kobayashi return (bm); 3033c60ba66SKatsushi Kobayashi } 3043c60ba66SKatsushi Kobayashi 30503161bbcSDoug Rabson static uint32_t 306c572b810SHidetoshi Shimokawa fwphy_rddata(struct fwohci_softc *sc, u_int addr) 3073c60ba66SKatsushi Kobayashi { 30803161bbcSDoug Rabson uint32_t fun, stat; 309e4b13179SHidetoshi Shimokawa u_int i, retry = 0; 3103c60ba66SKatsushi Kobayashi 3113c60ba66SKatsushi Kobayashi addr &= 0xf; 312e4b13179SHidetoshi Shimokawa #define MAX_RETRY 100 313e4b13179SHidetoshi Shimokawa again: 314e4b13179SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_REG_FAIL); 3153c60ba66SKatsushi Kobayashi fun = PHYDEV_RDCMD | (addr << PHYDEV_REGADDR); 3163c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PHYACCESS, fun); 317e4b13179SHidetoshi Shimokawa for (i = 0; i < MAX_RETRY; i++) { 3183c60ba66SKatsushi Kobayashi fun = OREAD(sc, OHCI_PHYACCESS); 3193c60ba66SKatsushi Kobayashi if ((fun & PHYDEV_RDCMD) == 0 && (fun & PHYDEV_RDDONE) != 0) 3203c60ba66SKatsushi Kobayashi break; 3214ed65ce9SHidetoshi Shimokawa DELAY(100); 3223c60ba66SKatsushi Kobayashi } 323e4b13179SHidetoshi Shimokawa if (i >= MAX_RETRY) { 324f9d9941fSHidetoshi Shimokawa if (firewire_debug) 325373d9227SSean Bruno device_printf(sc->fc.dev, "%s: failed(1).\n", __func__); 3261f2361f8SHidetoshi Shimokawa if (++retry < MAX_RETRY) { 3274ed65ce9SHidetoshi Shimokawa DELAY(100); 3281f2361f8SHidetoshi Shimokawa goto again; 3291f2361f8SHidetoshi Shimokawa } 330e4b13179SHidetoshi Shimokawa } 331e4b13179SHidetoshi Shimokawa /* Make sure that SCLK is started */ 332e4b13179SHidetoshi Shimokawa stat = OREAD(sc, FWOHCI_INTSTAT); 333e4b13179SHidetoshi Shimokawa if ((stat & OHCI_INT_REG_FAIL) != 0 || 334e4b13179SHidetoshi Shimokawa ((fun >> PHYDEV_REGADDR) & 0xf) != addr) { 335f9d9941fSHidetoshi Shimokawa if (firewire_debug) 336373d9227SSean Bruno device_printf(sc->fc.dev, "%s: failed(2).\n", __func__); 337e4b13179SHidetoshi Shimokawa if (++retry < MAX_RETRY) { 3384ed65ce9SHidetoshi Shimokawa DELAY(100); 339e4b13179SHidetoshi Shimokawa goto again; 340e4b13179SHidetoshi Shimokawa } 341e4b13179SHidetoshi Shimokawa } 342373d9227SSean Bruno if (firewire_debug > 1 || retry >= MAX_RETRY) 343e4b13179SHidetoshi Shimokawa device_printf(sc->fc.dev, 344373d9227SSean Bruno "%s:: 0x%x loop=%d, retry=%d\n", 345373d9227SSean Bruno __func__, addr, i, retry); 346e4b13179SHidetoshi Shimokawa #undef MAX_RETRY 3473c60ba66SKatsushi Kobayashi return ((fun >> PHYDEV_RDDATA) & 0xff); 3483c60ba66SKatsushi Kobayashi } 34923667f08SAlexander Kabaev 3503c60ba66SKatsushi Kobayashi /* Device specific ioctl. */ 3513c60ba66SKatsushi Kobayashi int 35289c9c53dSPoul-Henning Kamp fwohci_ioctl (struct cdev *dev, u_long cmd, caddr_t data, int flag, fw_proc *td) 3533c60ba66SKatsushi Kobayashi { 3543c60ba66SKatsushi Kobayashi struct firewire_softc *sc; 3553c60ba66SKatsushi Kobayashi struct fwohci_softc *fc; 3563c60ba66SKatsushi Kobayashi int unit = DEV2UNIT(dev); 3573c60ba66SKatsushi Kobayashi int err = 0; 3583c60ba66SKatsushi Kobayashi struct fw_reg_req_t *reg = (struct fw_reg_req_t *) data; 35903161bbcSDoug Rabson uint32_t *dmach = (uint32_t *) data; 3603c60ba66SKatsushi Kobayashi 3613c60ba66SKatsushi Kobayashi sc = devclass_get_softc(firewire_devclass, unit); 36223667f08SAlexander Kabaev if (sc == NULL) 3633c60ba66SKatsushi Kobayashi return (EINVAL); 36423667f08SAlexander Kabaev 3653c60ba66SKatsushi Kobayashi fc = (struct fwohci_softc *)sc->fc; 3663c60ba66SKatsushi Kobayashi 3673c60ba66SKatsushi Kobayashi if (!data) 3683c60ba66SKatsushi Kobayashi return (EINVAL); 3693c60ba66SKatsushi Kobayashi 3703c60ba66SKatsushi Kobayashi switch (cmd) { 3713c60ba66SKatsushi Kobayashi case FWOHCI_WRREG: 3723c60ba66SKatsushi Kobayashi #define OHCI_MAX_REG 0x800 3733c60ba66SKatsushi Kobayashi if (reg->addr <= OHCI_MAX_REG) { 3743c60ba66SKatsushi Kobayashi OWRITE(fc, reg->addr, reg->data); 3753c60ba66SKatsushi Kobayashi reg->data = OREAD(fc, reg->addr); 3763c60ba66SKatsushi Kobayashi } else { 3773c60ba66SKatsushi Kobayashi err = EINVAL; 3783c60ba66SKatsushi Kobayashi } 3793c60ba66SKatsushi Kobayashi break; 3803c60ba66SKatsushi Kobayashi case FWOHCI_RDREG: 3813c60ba66SKatsushi Kobayashi if (reg->addr <= OHCI_MAX_REG) { 3823c60ba66SKatsushi Kobayashi reg->data = OREAD(fc, reg->addr); 3833c60ba66SKatsushi Kobayashi } else { 3843c60ba66SKatsushi Kobayashi err = EINVAL; 3853c60ba66SKatsushi Kobayashi } 3863c60ba66SKatsushi Kobayashi break; 3873c60ba66SKatsushi Kobayashi /* Read DMA descriptors for debug */ 3883c60ba66SKatsushi Kobayashi case DUMPDMA: 3893c60ba66SKatsushi Kobayashi if (*dmach <= OHCI_MAX_DMA_CH) { 3903c60ba66SKatsushi Kobayashi dump_dma(fc, *dmach); 3913c60ba66SKatsushi Kobayashi dump_db(fc, *dmach); 3923c60ba66SKatsushi Kobayashi } else { 3933c60ba66SKatsushi Kobayashi err = EINVAL; 3943c60ba66SKatsushi Kobayashi } 3953c60ba66SKatsushi Kobayashi break; 396f9c8c31dSHidetoshi Shimokawa /* Read/Write Phy registers */ 397f9c8c31dSHidetoshi Shimokawa #define OHCI_MAX_PHY_REG 0xf 398f9c8c31dSHidetoshi Shimokawa case FWOHCI_RDPHYREG: 399f9c8c31dSHidetoshi Shimokawa if (reg->addr <= OHCI_MAX_PHY_REG) 400f9c8c31dSHidetoshi Shimokawa reg->data = fwphy_rddata(fc, reg->addr); 401f9c8c31dSHidetoshi Shimokawa else 402f9c8c31dSHidetoshi Shimokawa err = EINVAL; 403f9c8c31dSHidetoshi Shimokawa break; 404f9c8c31dSHidetoshi Shimokawa case FWOHCI_WRPHYREG: 405f9c8c31dSHidetoshi Shimokawa if (reg->addr <= OHCI_MAX_PHY_REG) 406f9c8c31dSHidetoshi Shimokawa reg->data = fwphy_wrdata(fc, reg->addr, reg->data); 407f9c8c31dSHidetoshi Shimokawa else 408f9c8c31dSHidetoshi Shimokawa err = EINVAL; 409f9c8c31dSHidetoshi Shimokawa break; 4103c60ba66SKatsushi Kobayashi default: 411f9c8c31dSHidetoshi Shimokawa err = EINVAL; 4123c60ba66SKatsushi Kobayashi break; 4133c60ba66SKatsushi Kobayashi } 4143c60ba66SKatsushi Kobayashi return err; 4153c60ba66SKatsushi Kobayashi } 416c572b810SHidetoshi Shimokawa 417d0fd7bc6SHidetoshi Shimokawa static int 418d0fd7bc6SHidetoshi Shimokawa fwohci_probe_phy(struct fwohci_softc *sc, device_t dev) 4193c60ba66SKatsushi Kobayashi { 42003161bbcSDoug Rabson uint32_t reg, reg2; 421d0fd7bc6SHidetoshi Shimokawa int e1394a = 1; 42223667f08SAlexander Kabaev 423d0fd7bc6SHidetoshi Shimokawa /* 424d0fd7bc6SHidetoshi Shimokawa * probe PHY parameters 425d0fd7bc6SHidetoshi Shimokawa * 0. to prove PHY version, whether compliance of 1394a. 426d0fd7bc6SHidetoshi Shimokawa * 1. to probe maximum speed supported by the PHY and 427d0fd7bc6SHidetoshi Shimokawa * number of port supported by core-logic. 428d0fd7bc6SHidetoshi Shimokawa * It is not actually available port on your PC . 429d0fd7bc6SHidetoshi Shimokawa */ 430d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS); 43133662e36SHidetoshi Shimokawa DELAY(500); 43233662e36SHidetoshi Shimokawa 433d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, FW_PHY_SPD_REG); 434d0fd7bc6SHidetoshi Shimokawa 435d0fd7bc6SHidetoshi Shimokawa if ((reg >> 5) != 7) { 436d0fd7bc6SHidetoshi Shimokawa sc->fc.mode &= ~FWPHYASYST; 437d0fd7bc6SHidetoshi Shimokawa sc->fc.nport = reg & FW_PHY_NP; 438d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = reg & FW_PHY_SPD >> 6; 439d0fd7bc6SHidetoshi Shimokawa if (sc->fc.speed > MAX_SPEED) { 440d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "invalid speed %d (fixed to %d).\n", 441d0fd7bc6SHidetoshi Shimokawa sc->fc.speed, MAX_SPEED); 442d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = MAX_SPEED; 443d0fd7bc6SHidetoshi Shimokawa } 444d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 44594b6f028SHidetoshi Shimokawa "Phy 1394 only %s, %d ports.\n", 44694b6f028SHidetoshi Shimokawa linkspeed[sc->fc.speed], sc->fc.nport); 447d0fd7bc6SHidetoshi Shimokawa } else { 448d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_rddata(sc, FW_PHY_ESPD_REG); 449d0fd7bc6SHidetoshi Shimokawa sc->fc.mode |= FWPHYASYST; 450d0fd7bc6SHidetoshi Shimokawa sc->fc.nport = reg & FW_PHY_NP; 451d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = (reg2 & FW_PHY_ESPD) >> 5; 452d0fd7bc6SHidetoshi Shimokawa if (sc->fc.speed > MAX_SPEED) { 453d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "invalid speed %d (fixed to %d).\n", 454d0fd7bc6SHidetoshi Shimokawa sc->fc.speed, MAX_SPEED); 455d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = MAX_SPEED; 456d0fd7bc6SHidetoshi Shimokawa } 457d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 45894b6f028SHidetoshi Shimokawa "Phy 1394a available %s, %d ports.\n", 45994b6f028SHidetoshi Shimokawa linkspeed[sc->fc.speed], sc->fc.nport); 460d0fd7bc6SHidetoshi Shimokawa 461d0fd7bc6SHidetoshi Shimokawa /* check programPhyEnable */ 462d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_rddata(sc, 5); 463d0fd7bc6SHidetoshi Shimokawa #if 0 464d0fd7bc6SHidetoshi Shimokawa if (e1394a && (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_PRPHY)) { 465d0fd7bc6SHidetoshi Shimokawa #else /* XXX force to enable 1394a */ 466d0fd7bc6SHidetoshi Shimokawa if (e1394a) { 467d0fd7bc6SHidetoshi Shimokawa #endif 468f9d9941fSHidetoshi Shimokawa if (firewire_debug) 469d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 470d0fd7bc6SHidetoshi Shimokawa "Enable 1394a Enhancements\n"); 471d0fd7bc6SHidetoshi Shimokawa /* enable EAA EMC */ 472d0fd7bc6SHidetoshi Shimokawa reg2 |= 0x03; 473d0fd7bc6SHidetoshi Shimokawa /* set aPhyEnhanceEnable */ 474d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_PHYEN); 475d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_PRPHY); 476d0fd7bc6SHidetoshi Shimokawa } else { 477d0fd7bc6SHidetoshi Shimokawa /* for safe */ 478d0fd7bc6SHidetoshi Shimokawa reg2 &= ~0x83; 479d0fd7bc6SHidetoshi Shimokawa } 480d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_wrdata(sc, 5, reg2); 481d0fd7bc6SHidetoshi Shimokawa } 482d0fd7bc6SHidetoshi Shimokawa 483d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, FW_PHY_SPD_REG); 484d0fd7bc6SHidetoshi Shimokawa if ((reg >> 5) == 7) { 485d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, 4); 486d0fd7bc6SHidetoshi Shimokawa reg |= 1 << 6; 487d0fd7bc6SHidetoshi Shimokawa fwphy_wrdata(sc, 4, reg); 488d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, 4); 489d0fd7bc6SHidetoshi Shimokawa } 490d0fd7bc6SHidetoshi Shimokawa return 0; 491d0fd7bc6SHidetoshi Shimokawa } 492d0fd7bc6SHidetoshi Shimokawa 493d0fd7bc6SHidetoshi Shimokawa 494d0fd7bc6SHidetoshi Shimokawa void 495d0fd7bc6SHidetoshi Shimokawa fwohci_reset(struct fwohci_softc *sc, device_t dev) 496d0fd7bc6SHidetoshi Shimokawa { 49794b6f028SHidetoshi Shimokawa int i, max_rec, speed; 49803161bbcSDoug Rabson uint32_t reg, reg2; 4993c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 500d0fd7bc6SHidetoshi Shimokawa 50195a24954SDoug Rabson /* Disable interrupts */ 502d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, ~0); 503d0fd7bc6SHidetoshi Shimokawa 50495a24954SDoug Rabson /* Now stopping all DMA channels */ 505d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN); 506d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN); 507d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 508d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 509d0fd7bc6SHidetoshi Shimokawa 510d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASKCLR, ~0); 511d0fd7bc6SHidetoshi Shimokawa for (i = 0; i < sc->fc.nisodma; i++) { 512d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN); 513d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN); 514d0fd7bc6SHidetoshi Shimokawa } 515d0fd7bc6SHidetoshi Shimokawa 516453130d9SPedro F. Giffuni /* FLUSH FIFO and reset Transmitter/Receiver */ 517d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET); 518f9d9941fSHidetoshi Shimokawa if (firewire_debug) 519d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "resetting OHCI..."); 520d0fd7bc6SHidetoshi Shimokawa i = 0; 521d0fd7bc6SHidetoshi Shimokawa while (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_RESET) { 522d0fd7bc6SHidetoshi Shimokawa if (i++ > 100) break; 523d0fd7bc6SHidetoshi Shimokawa DELAY(1000); 524d0fd7bc6SHidetoshi Shimokawa } 525f9d9941fSHidetoshi Shimokawa if (firewire_debug) 526d0fd7bc6SHidetoshi Shimokawa printf("done (loop=%d)\n", i); 527d0fd7bc6SHidetoshi Shimokawa 52894b6f028SHidetoshi Shimokawa /* Probe phy */ 52994b6f028SHidetoshi Shimokawa fwohci_probe_phy(sc, dev); 53094b6f028SHidetoshi Shimokawa 53194b6f028SHidetoshi Shimokawa /* Probe link */ 532d0fd7bc6SHidetoshi Shimokawa reg = OREAD(sc, OHCI_BUS_OPT); 533d0fd7bc6SHidetoshi Shimokawa reg2 = reg | OHCI_BUSFNC; 53494b6f028SHidetoshi Shimokawa max_rec = (reg & 0x0000f000) >> 12; 53594b6f028SHidetoshi Shimokawa speed = (reg & 0x00000007); 53694b6f028SHidetoshi Shimokawa device_printf(dev, "Link %s, max_rec %d bytes.\n", 53794b6f028SHidetoshi Shimokawa linkspeed[speed], MAXREC(max_rec)); 53894b6f028SHidetoshi Shimokawa /* XXX fix max_rec */ 53994b6f028SHidetoshi Shimokawa sc->fc.maxrec = sc->fc.speed + 8; 54094b6f028SHidetoshi Shimokawa if (max_rec != sc->fc.maxrec) { 54194b6f028SHidetoshi Shimokawa reg2 = (reg2 & 0xffff0fff) | (sc->fc.maxrec << 12); 54294b6f028SHidetoshi Shimokawa device_printf(dev, "max_rec %d -> %d\n", 54394b6f028SHidetoshi Shimokawa MAXREC(max_rec), MAXREC(sc->fc.maxrec)); 54494b6f028SHidetoshi Shimokawa } 545f9d9941fSHidetoshi Shimokawa if (firewire_debug) 546d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "BUS_OPT 0x%x -> 0x%x\n", reg, reg2); 547d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_BUS_OPT, reg2); 548d0fd7bc6SHidetoshi Shimokawa 54994b6f028SHidetoshi Shimokawa /* Initialize registers */ 550d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_CROMHDR, sc->fc.config_rom[0]); 55177ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_CROMPTR, sc->crom_dma.bus_addr); 552d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_BIGEND); 553d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_POSTWR); 55477ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_SID_BUF, sc->sid_dma.bus_addr); 555d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_SID); 5569339321dSHidetoshi Shimokawa 55794b6f028SHidetoshi Shimokawa /* Enable link */ 55894b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LINKEN); 55994b6f028SHidetoshi Shimokawa 56094b6f028SHidetoshi Shimokawa /* Force to start async RX DMA */ 5619339321dSHidetoshi Shimokawa sc->arrq.xferq.flag &= ~FWXFERQ_RUNNING; 5629339321dSHidetoshi Shimokawa sc->arrs.xferq.flag &= ~FWXFERQ_RUNNING; 563d0fd7bc6SHidetoshi Shimokawa fwohci_rx_enable(sc, &sc->arrq); 564d0fd7bc6SHidetoshi Shimokawa fwohci_rx_enable(sc, &sc->arrs); 565d0fd7bc6SHidetoshi Shimokawa 56694b6f028SHidetoshi Shimokawa /* Initialize async TX */ 56794b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD); 56894b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD); 569630529adSHidetoshi Shimokawa 57094b6f028SHidetoshi Shimokawa /* AT Retries */ 57194b6f028SHidetoshi Shimokawa OWRITE(sc, FWOHCI_RETRY, 57294b6f028SHidetoshi Shimokawa /* CycleLimit PhyRespRetries ATRespRetries ATReqRetries */ 57394b6f028SHidetoshi Shimokawa (0xffff << 16) | (0x0f << 8) | (0x0f << 4) | 0x0f); 574630529adSHidetoshi Shimokawa 575630529adSHidetoshi Shimokawa sc->atrq.top = STAILQ_FIRST(&sc->atrq.db_trq); 576630529adSHidetoshi Shimokawa sc->atrs.top = STAILQ_FIRST(&sc->atrs.db_trq); 577630529adSHidetoshi Shimokawa sc->atrq.bottom = sc->atrq.top; 578630529adSHidetoshi Shimokawa sc->atrs.bottom = sc->atrs.top; 579630529adSHidetoshi Shimokawa 580d0fd7bc6SHidetoshi Shimokawa for (i = 0, db_tr = sc->atrq.top; i < sc->atrq.ndb; 581d0fd7bc6SHidetoshi Shimokawa i++, db_tr = STAILQ_NEXT(db_tr, link)) { 582d0fd7bc6SHidetoshi Shimokawa db_tr->xfer = NULL; 583d0fd7bc6SHidetoshi Shimokawa } 584d0fd7bc6SHidetoshi Shimokawa for (i = 0, db_tr = sc->atrs.top; i < sc->atrs.ndb; 585d0fd7bc6SHidetoshi Shimokawa i++, db_tr = STAILQ_NEXT(db_tr, link)) { 586d0fd7bc6SHidetoshi Shimokawa db_tr->xfer = NULL; 587d0fd7bc6SHidetoshi Shimokawa } 588d0fd7bc6SHidetoshi Shimokawa 58995a24954SDoug Rabson /* Enable interrupts */ 5909950b741SHidetoshi Shimokawa sc->intmask = (OHCI_INT_ERR | OHCI_INT_PHY_SID 591d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS 592d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS 593d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_PHY_BUS_R | OHCI_INT_PW_ERR); 5949950b741SHidetoshi Shimokawa sc->intmask |= OHCI_INT_DMA_IR | OHCI_INT_DMA_IT; 5959950b741SHidetoshi Shimokawa sc->intmask |= OHCI_INT_CYC_LOST | OHCI_INT_PHY_INT; 5969950b741SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, sc->intmask); 597d0fd7bc6SHidetoshi Shimokawa fwohci_set_intr(&sc->fc, 1); 598d0fd7bc6SHidetoshi Shimokawa } 599d0fd7bc6SHidetoshi Shimokawa 600d0fd7bc6SHidetoshi Shimokawa int 601d0fd7bc6SHidetoshi Shimokawa fwohci_init(struct fwohci_softc *sc, device_t dev) 602d0fd7bc6SHidetoshi Shimokawa { 603ff04511eSHidetoshi Shimokawa int i, mver; 60403161bbcSDoug Rabson uint32_t reg; 60503161bbcSDoug Rabson uint8_t ui[8]; 6063c60ba66SKatsushi Kobayashi 607ff04511eSHidetoshi Shimokawa /* OHCI version */ 6083c60ba66SKatsushi Kobayashi reg = OREAD(sc, OHCI_VERSION); 609ff04511eSHidetoshi Shimokawa mver = (reg >> 16) & 0xff; 6103c60ba66SKatsushi Kobayashi device_printf(dev, "OHCI version %x.%x (ROM=%d)\n", 611ff04511eSHidetoshi Shimokawa mver, reg & 0xff, (reg >> 24) & 1); 612ff04511eSHidetoshi Shimokawa if (mver < 1 || mver > 9) { 61318349893SHidetoshi Shimokawa device_printf(dev, "invalid OHCI version\n"); 61418349893SHidetoshi Shimokawa return (ENXIO); 61518349893SHidetoshi Shimokawa } 61618349893SHidetoshi Shimokawa 61795a24954SDoug Rabson /* Available Isochronous DMA channel probe */ 6187054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASK, 0xffffffff); 6197054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASK, 0xffffffff); 6207054e848SHidetoshi Shimokawa reg = OREAD(sc, OHCI_IT_MASK) & OREAD(sc, OHCI_IR_MASK); 6217054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASKCLR, 0xffffffff); 6227054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASKCLR, 0xffffffff); 6237054e848SHidetoshi Shimokawa for (i = 0; i < 0x20; i++) 6247054e848SHidetoshi Shimokawa if ((reg & (1 << i)) == 0) 6257054e848SHidetoshi Shimokawa break; 6263c60ba66SKatsushi Kobayashi sc->fc.nisodma = i; 62795a24954SDoug Rabson device_printf(dev, "No. of Isochronous channels is %d.\n", i); 628f40a2915SHidetoshi Shimokawa if (i == 0) 629f40a2915SHidetoshi Shimokawa return (ENXIO); 6303c60ba66SKatsushi Kobayashi 6313c60ba66SKatsushi Kobayashi sc->fc.arq = &sc->arrq.xferq; 6323c60ba66SKatsushi Kobayashi sc->fc.ars = &sc->arrs.xferq; 6333c60ba66SKatsushi Kobayashi sc->fc.atq = &sc->atrq.xferq; 6343c60ba66SKatsushi Kobayashi sc->fc.ats = &sc->atrs.xferq; 6353c60ba66SKatsushi Kobayashi 63677ee030bSHidetoshi Shimokawa sc->arrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 63777ee030bSHidetoshi Shimokawa sc->arrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 63877ee030bSHidetoshi Shimokawa sc->atrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 63977ee030bSHidetoshi Shimokawa sc->atrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 64077ee030bSHidetoshi Shimokawa 6413c60ba66SKatsushi Kobayashi sc->arrq.xferq.start = NULL; 6423c60ba66SKatsushi Kobayashi sc->arrs.xferq.start = NULL; 6433c60ba66SKatsushi Kobayashi sc->atrq.xferq.start = fwohci_start_atq; 6443c60ba66SKatsushi Kobayashi sc->atrs.xferq.start = fwohci_start_ats; 6453c60ba66SKatsushi Kobayashi 64677ee030bSHidetoshi Shimokawa sc->arrq.xferq.buf = NULL; 64777ee030bSHidetoshi Shimokawa sc->arrs.xferq.buf = NULL; 64877ee030bSHidetoshi Shimokawa sc->atrq.xferq.buf = NULL; 64977ee030bSHidetoshi Shimokawa sc->atrs.xferq.buf = NULL; 6503c60ba66SKatsushi Kobayashi 6516cada79aSHidetoshi Shimokawa sc->arrq.xferq.dmach = -1; 6526cada79aSHidetoshi Shimokawa sc->arrs.xferq.dmach = -1; 6536cada79aSHidetoshi Shimokawa sc->atrq.xferq.dmach = -1; 6546cada79aSHidetoshi Shimokawa sc->atrs.xferq.dmach = -1; 6556cada79aSHidetoshi Shimokawa 6563c60ba66SKatsushi Kobayashi sc->arrq.ndesc = 1; 6573c60ba66SKatsushi Kobayashi sc->arrs.ndesc = 1; 658645394e6SHidetoshi Shimokawa sc->atrq.ndesc = 8; /* equal to maximum of mbuf chains */ 659645394e6SHidetoshi Shimokawa sc->atrs.ndesc = 2; 6603c60ba66SKatsushi Kobayashi 6613c60ba66SKatsushi Kobayashi sc->arrq.ndb = NDB; 6623c60ba66SKatsushi Kobayashi sc->arrs.ndb = NDB / 2; 6633c60ba66SKatsushi Kobayashi sc->atrq.ndb = NDB; 6643c60ba66SKatsushi Kobayashi sc->atrs.ndb = NDB / 2; 6653c60ba66SKatsushi Kobayashi 6663c60ba66SKatsushi Kobayashi for (i = 0; i < sc->fc.nisodma; i++) { 6673c60ba66SKatsushi Kobayashi sc->fc.it[i] = &sc->it[i].xferq; 6683c60ba66SKatsushi Kobayashi sc->fc.ir[i] = &sc->ir[i].xferq; 6696cada79aSHidetoshi Shimokawa sc->it[i].xferq.dmach = i; 6706cada79aSHidetoshi Shimokawa sc->ir[i].xferq.dmach = i; 6713c60ba66SKatsushi Kobayashi sc->it[i].ndb = 0; 6723c60ba66SKatsushi Kobayashi sc->ir[i].ndb = 0; 6733c60ba66SKatsushi Kobayashi } 6743c60ba66SKatsushi Kobayashi 6753c60ba66SKatsushi Kobayashi sc->fc.tcode = tinfo; 67677ee030bSHidetoshi Shimokawa sc->fc.dev = dev; 6773c60ba66SKatsushi Kobayashi 67877ee030bSHidetoshi Shimokawa sc->fc.config_rom = fwdma_malloc(&sc->fc, CROMSIZE, CROMSIZE, 6790752b99dSMarius Strobl &sc->crom_dma, BUS_DMA_WAITOK | BUS_DMA_COHERENT); 68077ee030bSHidetoshi Shimokawa if (sc->fc.config_rom == NULL) { 68177ee030bSHidetoshi Shimokawa device_printf(dev, "config_rom alloc failed."); 6823c60ba66SKatsushi Kobayashi return ENOMEM; 6833c60ba66SKatsushi Kobayashi } 6843c60ba66SKatsushi Kobayashi 6850bc666e0SHidetoshi Shimokawa #if 0 6860bc666e0SHidetoshi Shimokawa bzero(&sc->fc.config_rom[0], CROMSIZE); 6873c60ba66SKatsushi Kobayashi sc->fc.config_rom[1] = 0x31333934; 6883c60ba66SKatsushi Kobayashi sc->fc.config_rom[2] = 0xf000a002; 6893c60ba66SKatsushi Kobayashi sc->fc.config_rom[3] = OREAD(sc, OHCI_EUID_HI); 6903c60ba66SKatsushi Kobayashi sc->fc.config_rom[4] = OREAD(sc, OHCI_EUID_LO); 6913c60ba66SKatsushi Kobayashi sc->fc.config_rom[5] = 0; 6923c60ba66SKatsushi Kobayashi sc->fc.config_rom[0] = (4 << 24) | (5 << 16); 6933c60ba66SKatsushi Kobayashi 6943c60ba66SKatsushi Kobayashi sc->fc.config_rom[0] |= fw_crc16(&sc->fc.config_rom[1], 5*4); 69577ee030bSHidetoshi Shimokawa #endif 6963c60ba66SKatsushi Kobayashi 697453130d9SPedro F. Giffuni /* SID receive buffer must align 2^11 */ 6983c60ba66SKatsushi Kobayashi #define OHCI_SIDSIZE (1 << 11) 69977ee030bSHidetoshi Shimokawa sc->sid_buf = fwdma_malloc(&sc->fc, OHCI_SIDSIZE, OHCI_SIDSIZE, 7000752b99dSMarius Strobl &sc->sid_dma, BUS_DMA_WAITOK | BUS_DMA_COHERENT); 70177ee030bSHidetoshi Shimokawa if (sc->sid_buf == NULL) { 70277ee030bSHidetoshi Shimokawa device_printf(dev, "sid_buf alloc failed."); 70316e0f484SHidetoshi Shimokawa return ENOMEM; 70416e0f484SHidetoshi Shimokawa } 7053c60ba66SKatsushi Kobayashi 70603161bbcSDoug Rabson fwdma_malloc(&sc->fc, sizeof(uint32_t), sizeof(uint32_t), 70777ee030bSHidetoshi Shimokawa &sc->dummy_dma, BUS_DMA_WAITOK); 70877ee030bSHidetoshi Shimokawa 70977ee030bSHidetoshi Shimokawa if (sc->dummy_dma.v_addr == NULL) { 71077ee030bSHidetoshi Shimokawa device_printf(dev, "dummy_dma alloc failed."); 71177ee030bSHidetoshi Shimokawa return ENOMEM; 71277ee030bSHidetoshi Shimokawa } 71377ee030bSHidetoshi Shimokawa 71477ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->arrq); 7151f2361f8SHidetoshi Shimokawa if ((sc->arrq.flags & FWOHCI_DBCH_INIT) == 0) 7161f2361f8SHidetoshi Shimokawa return ENOMEM; 7171f2361f8SHidetoshi Shimokawa 71877ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->arrs); 7191f2361f8SHidetoshi Shimokawa if ((sc->arrs.flags & FWOHCI_DBCH_INIT) == 0) 7201f2361f8SHidetoshi Shimokawa return ENOMEM; 7213c60ba66SKatsushi Kobayashi 72277ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->atrq); 7231f2361f8SHidetoshi Shimokawa if ((sc->atrq.flags & FWOHCI_DBCH_INIT) == 0) 7241f2361f8SHidetoshi Shimokawa return ENOMEM; 7251f2361f8SHidetoshi Shimokawa 72677ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->atrs); 7271f2361f8SHidetoshi Shimokawa if ((sc->atrs.flags & FWOHCI_DBCH_INIT) == 0) 7281f2361f8SHidetoshi Shimokawa return ENOMEM; 7293c60ba66SKatsushi Kobayashi 730c547b896SHidetoshi Shimokawa sc->fc.eui.hi = OREAD(sc, FWOHCIGUID_H); 731c547b896SHidetoshi Shimokawa sc->fc.eui.lo = OREAD(sc, FWOHCIGUID_L); 732c547b896SHidetoshi Shimokawa for (i = 0; i < 8; i++) 733c547b896SHidetoshi Shimokawa ui[i] = FW_EUI64_BYTE(&sc->fc.eui,i); 7343c60ba66SKatsushi Kobayashi device_printf(dev, "EUI64 %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n", 735c547b896SHidetoshi Shimokawa ui[0], ui[1], ui[2], ui[3], ui[4], ui[5], ui[6], ui[7]); 736c547b896SHidetoshi Shimokawa 7373c60ba66SKatsushi Kobayashi sc->fc.ioctl = fwohci_ioctl; 7383c60ba66SKatsushi Kobayashi sc->fc.cyctimer = fwohci_cyctimer; 7393c60ba66SKatsushi Kobayashi sc->fc.set_bmr = fwohci_set_bus_manager; 7403c60ba66SKatsushi Kobayashi sc->fc.ibr = fwohci_ibr; 7413c60ba66SKatsushi Kobayashi sc->fc.irx_enable = fwohci_irx_enable; 7423c60ba66SKatsushi Kobayashi sc->fc.irx_disable = fwohci_irx_disable; 7433c60ba66SKatsushi Kobayashi 7443c60ba66SKatsushi Kobayashi sc->fc.itx_enable = fwohci_itxbuf_enable; 7453c60ba66SKatsushi Kobayashi sc->fc.itx_disable = fwohci_itx_disable; 74677ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 7473c60ba66SKatsushi Kobayashi sc->fc.irx_post = fwohci_irx_post; 74877ee030bSHidetoshi Shimokawa #else 74977ee030bSHidetoshi Shimokawa sc->fc.irx_post = NULL; 75077ee030bSHidetoshi Shimokawa #endif 7513c60ba66SKatsushi Kobayashi sc->fc.itx_post = NULL; 7523c60ba66SKatsushi Kobayashi sc->fc.timeout = fwohci_timeout; 7533c60ba66SKatsushi Kobayashi sc->fc.poll = fwohci_poll; 7543c60ba66SKatsushi Kobayashi sc->fc.set_intr = fwohci_set_intr; 755c572b810SHidetoshi Shimokawa 75677ee030bSHidetoshi Shimokawa sc->intmask = sc->irstat = sc->itstat = 0; 75777ee030bSHidetoshi Shimokawa 7589950b741SHidetoshi Shimokawa /* Init task queue */ 7599950b741SHidetoshi Shimokawa sc->fc.taskqueue = taskqueue_create_fast("fw_taskq", M_WAITOK, 7609950b741SHidetoshi Shimokawa taskqueue_thread_enqueue, &sc->fc.taskqueue); 7619950b741SHidetoshi Shimokawa taskqueue_start_threads(&sc->fc.taskqueue, 1, PI_NET, "fw%d_taskq", 7629950b741SHidetoshi Shimokawa device_get_unit(dev)); 7639950b741SHidetoshi Shimokawa TASK_INIT(&sc->fwohci_task_busreset, 2, fwohci_task_busreset, sc); 7649950b741SHidetoshi Shimokawa TASK_INIT(&sc->fwohci_task_sid, 1, fwohci_task_sid, sc); 7659950b741SHidetoshi Shimokawa TASK_INIT(&sc->fwohci_task_dma, 0, fwohci_task_dma, sc); 7669950b741SHidetoshi Shimokawa 767d0fd7bc6SHidetoshi Shimokawa fw_init(&sc->fc); 768d0fd7bc6SHidetoshi Shimokawa fwohci_reset(sc, dev); 7693c60ba66SKatsushi Kobayashi 770d0fd7bc6SHidetoshi Shimokawa return 0; 7713c60ba66SKatsushi Kobayashi } 772c572b810SHidetoshi Shimokawa 773c572b810SHidetoshi Shimokawa void 774c572b810SHidetoshi Shimokawa fwohci_timeout(void *arg) 7753c60ba66SKatsushi Kobayashi { 7763c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 7773c60ba66SKatsushi Kobayashi 7783c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)arg; 7793c60ba66SKatsushi Kobayashi } 780c572b810SHidetoshi Shimokawa 78103161bbcSDoug Rabson uint32_t 782c572b810SHidetoshi Shimokawa fwohci_cyctimer(struct firewire_comm *fc) 7833c60ba66SKatsushi Kobayashi { 7843c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 7853c60ba66SKatsushi Kobayashi return (OREAD(sc, OHCI_CYCLETIMER)); 7863c60ba66SKatsushi Kobayashi } 7873c60ba66SKatsushi Kobayashi 7881f2361f8SHidetoshi Shimokawa int 7891f2361f8SHidetoshi Shimokawa fwohci_detach(struct fwohci_softc *sc, device_t dev) 7901f2361f8SHidetoshi Shimokawa { 7911f2361f8SHidetoshi Shimokawa int i; 7921f2361f8SHidetoshi Shimokawa 79377ee030bSHidetoshi Shimokawa if (sc->sid_buf != NULL) 79477ee030bSHidetoshi Shimokawa fwdma_free(&sc->fc, &sc->sid_dma); 79577ee030bSHidetoshi Shimokawa if (sc->fc.config_rom != NULL) 79677ee030bSHidetoshi Shimokawa fwdma_free(&sc->fc, &sc->crom_dma); 7971f2361f8SHidetoshi Shimokawa 7981f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->arrq); 7991f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->arrs); 8001f2361f8SHidetoshi Shimokawa 8011f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->atrq); 8021f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->atrs); 8031f2361f8SHidetoshi Shimokawa 8041f2361f8SHidetoshi Shimokawa for (i = 0; i < sc->fc.nisodma; i++) { 8051f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->it[i]); 8061f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->ir[i]); 8071f2361f8SHidetoshi Shimokawa } 8089950b741SHidetoshi Shimokawa if (sc->fc.taskqueue != NULL) { 8099950b741SHidetoshi Shimokawa taskqueue_drain(sc->fc.taskqueue, &sc->fwohci_task_busreset); 8109950b741SHidetoshi Shimokawa taskqueue_drain(sc->fc.taskqueue, &sc->fwohci_task_sid); 8119950b741SHidetoshi Shimokawa taskqueue_drain(sc->fc.taskqueue, &sc->fwohci_task_dma); 8129950b741SHidetoshi Shimokawa taskqueue_drain(sc->fc.taskqueue, &sc->fc.task_timeout); 8139950b741SHidetoshi Shimokawa taskqueue_free(sc->fc.taskqueue); 8149950b741SHidetoshi Shimokawa sc->fc.taskqueue = NULL; 8159950b741SHidetoshi Shimokawa } 8161f2361f8SHidetoshi Shimokawa 8171f2361f8SHidetoshi Shimokawa return 0; 8181f2361f8SHidetoshi Shimokawa } 8191f2361f8SHidetoshi Shimokawa 820d6105b60SHidetoshi Shimokawa #define LAST_DB(dbtr, db) do { \ 821d6105b60SHidetoshi Shimokawa struct fwohcidb_tr *_dbtr = (dbtr); \ 822d6105b60SHidetoshi Shimokawa int _cnt = _dbtr->dbcnt; \ 823d6105b60SHidetoshi Shimokawa db = &_dbtr->db[ (_cnt > 2) ? (_cnt -1) : 0]; \ 824d6105b60SHidetoshi Shimokawa } while (0) 825d6105b60SHidetoshi Shimokawa 826c572b810SHidetoshi Shimokawa static void 82777ee030bSHidetoshi Shimokawa fwohci_execute_db(void *arg, bus_dma_segment_t *segs, int nseg, int error) 82877ee030bSHidetoshi Shimokawa { 82977ee030bSHidetoshi Shimokawa struct fwohcidb_tr *db_tr; 830c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 83177ee030bSHidetoshi Shimokawa bus_dma_segment_t *s; 83277ee030bSHidetoshi Shimokawa int i; 83377ee030bSHidetoshi Shimokawa 83477ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)arg; 83577ee030bSHidetoshi Shimokawa db = &db_tr->db[db_tr->dbcnt]; 83677ee030bSHidetoshi Shimokawa if (error) { 83777ee030bSHidetoshi Shimokawa if (firewire_debug || error != EFBIG) 83877ee030bSHidetoshi Shimokawa printf("fwohci_execute_db: error=%d\n", error); 83977ee030bSHidetoshi Shimokawa return; 84077ee030bSHidetoshi Shimokawa } 84177ee030bSHidetoshi Shimokawa for (i = 0; i < nseg; i++) { 84277ee030bSHidetoshi Shimokawa s = &segs[i]; 84377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.addr, s->ds_addr); 84477ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.cmd, s->ds_len); 84577ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, 0); 84677ee030bSHidetoshi Shimokawa db++; 84777ee030bSHidetoshi Shimokawa db_tr->dbcnt++; 84877ee030bSHidetoshi Shimokawa } 84977ee030bSHidetoshi Shimokawa } 85077ee030bSHidetoshi Shimokawa 85177ee030bSHidetoshi Shimokawa static void 85277ee030bSHidetoshi Shimokawa fwohci_execute_db2(void *arg, bus_dma_segment_t *segs, int nseg, 85377ee030bSHidetoshi Shimokawa bus_size_t size, int error) 85477ee030bSHidetoshi Shimokawa { 85577ee030bSHidetoshi Shimokawa fwohci_execute_db(arg, segs, nseg, error); 85677ee030bSHidetoshi Shimokawa } 85777ee030bSHidetoshi Shimokawa 85877ee030bSHidetoshi Shimokawa static void 859c572b810SHidetoshi Shimokawa fwohci_start(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 8603c60ba66SKatsushi Kobayashi { 86191291042SWill Andrews int i; 862c4778b5dSHidetoshi Shimokawa int tcode, hdr_len, pl_off; 8633c60ba66SKatsushi Kobayashi int fsegment = -1; 86403161bbcSDoug Rabson uint32_t off; 8653c60ba66SKatsushi Kobayashi struct fw_xfer *xfer; 8663c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 867c4778b5dSHidetoshi Shimokawa struct fwohci_txpkthdr *ohcifp; 8683c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 869c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 87003161bbcSDoug Rabson uint32_t *ld; 8713c60ba66SKatsushi Kobayashi struct tcode_info *info; 872d6105b60SHidetoshi Shimokawa static int maxdesc=0; 8733c60ba66SKatsushi Kobayashi 8749950b741SHidetoshi Shimokawa FW_GLOCK_ASSERT(&sc->fc); 8759950b741SHidetoshi Shimokawa 8763c60ba66SKatsushi Kobayashi if (&sc->atrq == dbch) { 8773c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 8783c60ba66SKatsushi Kobayashi } else if (&sc->atrs == dbch) { 8793c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 8803c60ba66SKatsushi Kobayashi } else { 8813c60ba66SKatsushi Kobayashi return; 8823c60ba66SKatsushi Kobayashi } 8833c60ba66SKatsushi Kobayashi 8843c60ba66SKatsushi Kobayashi if (dbch->flags & FWOHCI_DBCH_FULL) 8853c60ba66SKatsushi Kobayashi return; 8863c60ba66SKatsushi Kobayashi 8873c60ba66SKatsushi Kobayashi db_tr = dbch->top; 8883c60ba66SKatsushi Kobayashi txloop: 8893c60ba66SKatsushi Kobayashi xfer = STAILQ_FIRST(&dbch->xferq.q); 8903c60ba66SKatsushi Kobayashi if (xfer == NULL) { 8913c60ba66SKatsushi Kobayashi goto kick; 8923c60ba66SKatsushi Kobayashi } 8939950b741SHidetoshi Shimokawa #if 0 8943c60ba66SKatsushi Kobayashi if (dbch->xferq.queued == 0) { 8953c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "TX queue empty\n"); 8963c60ba66SKatsushi Kobayashi } 8979950b741SHidetoshi Shimokawa #endif 8983c60ba66SKatsushi Kobayashi STAILQ_REMOVE_HEAD(&dbch->xferq.q, link); 8993c60ba66SKatsushi Kobayashi db_tr->xfer = xfer; 9009950b741SHidetoshi Shimokawa xfer->flag = FWXF_START; 9013c60ba66SKatsushi Kobayashi 902c4778b5dSHidetoshi Shimokawa fp = &xfer->send.hdr; 9033c60ba66SKatsushi Kobayashi tcode = fp->mode.common.tcode; 9043c60ba66SKatsushi Kobayashi 905c4778b5dSHidetoshi Shimokawa ohcifp = (struct fwohci_txpkthdr *) db_tr->db[1].db.immed; 9063c60ba66SKatsushi Kobayashi info = &tinfo[tcode]; 90777ee030bSHidetoshi Shimokawa hdr_len = pl_off = info->hdr_len; 908a1c9e73aSHidetoshi Shimokawa 909a1c9e73aSHidetoshi Shimokawa ld = &ohcifp->mode.ld[0]; 910a1c9e73aSHidetoshi Shimokawa ld[0] = ld[1] = ld[2] = ld[3] = 0; 911a1c9e73aSHidetoshi Shimokawa for (i = 0; i < pl_off; i+= 4) 912a1c9e73aSHidetoshi Shimokawa ld[i/4] = fp->mode.ld[i/4]; 913a1c9e73aSHidetoshi Shimokawa 914c4778b5dSHidetoshi Shimokawa ohcifp->mode.common.spd = xfer->send.spd & 0x7; 9153c60ba66SKatsushi Kobayashi if (tcode == FWTCODE_STREAM) { 9163c60ba66SKatsushi Kobayashi hdr_len = 8; 91777ee030bSHidetoshi Shimokawa ohcifp->mode.stream.len = fp->mode.stream.len; 9183c60ba66SKatsushi Kobayashi } else if (tcode == FWTCODE_PHY) { 9193c60ba66SKatsushi Kobayashi hdr_len = 12; 920a1c9e73aSHidetoshi Shimokawa ld[1] = fp->mode.ld[1]; 921a1c9e73aSHidetoshi Shimokawa ld[2] = fp->mode.ld[2]; 9223c60ba66SKatsushi Kobayashi ohcifp->mode.common.spd = 0; 9233c60ba66SKatsushi Kobayashi ohcifp->mode.common.tcode = FWOHCITCODE_PHY; 9243c60ba66SKatsushi Kobayashi } else { 92577ee030bSHidetoshi Shimokawa ohcifp->mode.asycomm.dst = fp->mode.hdr.dst; 9263c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.srcbus = OHCI_ASYSRCBUS; 9273c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.tlrt |= FWRETRY_X; 9283c60ba66SKatsushi Kobayashi } 9293c60ba66SKatsushi Kobayashi db = &db_tr->db[0]; 93077ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.cmd, 93177ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | hdr_len); 932a1c9e73aSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.addr, 0); 93377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, 0); 934453130d9SPedro F. Giffuni /* Specify bound timer of asy. response */ 9353c60ba66SKatsushi Kobayashi if (&sc->atrs == dbch) { 93677ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, 93777ee030bSHidetoshi Shimokawa (OREAD(sc, OHCI_CYCLETIMER) >> 12) + (1 << 13)); 9383c60ba66SKatsushi Kobayashi } 93977ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 94077ee030bSHidetoshi Shimokawa if (tcode == FWTCODE_WREQQ || tcode == FWTCODE_RRESQ) 94177ee030bSHidetoshi Shimokawa hdr_len = 12; 94277ee030bSHidetoshi Shimokawa for (i = 0; i < hdr_len/4; i++) 943a1c9e73aSHidetoshi Shimokawa FWOHCI_DMA_WRITE(ld[i], ld[i]); 94477ee030bSHidetoshi Shimokawa #endif 9453c60ba66SKatsushi Kobayashi 9462b4601d1SHidetoshi Shimokawa again: 9473c60ba66SKatsushi Kobayashi db_tr->dbcnt = 2; 9483c60ba66SKatsushi Kobayashi db = &db_tr->db[db_tr->dbcnt]; 949c4778b5dSHidetoshi Shimokawa if (xfer->send.pay_len > 0) { 95077ee030bSHidetoshi Shimokawa int err; 95177ee030bSHidetoshi Shimokawa /* handle payload */ 9523c60ba66SKatsushi Kobayashi if (xfer->mbuf == NULL) { 95377ee030bSHidetoshi Shimokawa err = bus_dmamap_load(dbch->dmat, db_tr->dma_map, 954c4778b5dSHidetoshi Shimokawa &xfer->send.payload[0], xfer->send.pay_len, 95577ee030bSHidetoshi Shimokawa fwohci_execute_db, db_tr, 95677ee030bSHidetoshi Shimokawa /*flags*/0); 9573c60ba66SKatsushi Kobayashi } else { 9582b4601d1SHidetoshi Shimokawa /* XXX we can handle only 6 (=8-2) mbuf chains */ 95977ee030bSHidetoshi Shimokawa err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map, 96077ee030bSHidetoshi Shimokawa xfer->mbuf, 96177ee030bSHidetoshi Shimokawa fwohci_execute_db2, db_tr, 96277ee030bSHidetoshi Shimokawa /* flags */0); 96377ee030bSHidetoshi Shimokawa if (err == EFBIG) { 96477ee030bSHidetoshi Shimokawa struct mbuf *m0; 96577ee030bSHidetoshi Shimokawa 96677ee030bSHidetoshi Shimokawa if (firewire_debug) 96777ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "EFBIG.\n"); 968c6499eccSGleb Smirnoff m0 = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR); 96977ee030bSHidetoshi Shimokawa if (m0 != NULL) { 9702b4601d1SHidetoshi Shimokawa m_copydata(xfer->mbuf, 0, 9712b4601d1SHidetoshi Shimokawa xfer->mbuf->m_pkthdr.len, 97277ee030bSHidetoshi Shimokawa mtod(m0, caddr_t)); 97377ee030bSHidetoshi Shimokawa m0->m_len = m0->m_pkthdr.len = 9742b4601d1SHidetoshi Shimokawa xfer->mbuf->m_pkthdr.len; 9752b4601d1SHidetoshi Shimokawa m_freem(xfer->mbuf); 97677ee030bSHidetoshi Shimokawa xfer->mbuf = m0; 9772b4601d1SHidetoshi Shimokawa goto again; 9782b4601d1SHidetoshi Shimokawa } 9792b4601d1SHidetoshi Shimokawa device_printf(sc->fc.dev, "m_getcl failed.\n"); 9802b4601d1SHidetoshi Shimokawa } 9813c60ba66SKatsushi Kobayashi } 98277ee030bSHidetoshi Shimokawa if (err) 98377ee030bSHidetoshi Shimokawa printf("dmamap_load: err=%d\n", err); 98477ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map, 98577ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREWRITE); 98677ee030bSHidetoshi Shimokawa #if 0 /* OHCI_OUTPUT_MODE == 0 */ 98777ee030bSHidetoshi Shimokawa for (i = 2; i < db_tr->dbcnt; i++) 98877ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db_tr->db[i].db.desc.cmd, 98977ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE); 99077ee030bSHidetoshi Shimokawa #endif 991d6105b60SHidetoshi Shimokawa } 992d6105b60SHidetoshi Shimokawa if (maxdesc < db_tr->dbcnt) { 993d6105b60SHidetoshi Shimokawa maxdesc = db_tr->dbcnt; 994f9d9941fSHidetoshi Shimokawa if (firewire_debug) 9953042cc43SSean Bruno device_printf(sc->fc.dev, "%s: maxdesc %d\n", __func__, maxdesc); 996d6105b60SHidetoshi Shimokawa } 9973c60ba66SKatsushi Kobayashi /* last db */ 9983c60ba66SKatsushi Kobayashi LAST_DB(db_tr, db); 99977ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db->db.desc.cmd, 100077ee030bSHidetoshi Shimokawa OHCI_OUTPUT_LAST | OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS); 100177ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.depend, 100277ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr); 10033c60ba66SKatsushi Kobayashi 10043c60ba66SKatsushi Kobayashi if (fsegment == -1) 10053c60ba66SKatsushi Kobayashi fsegment = db_tr->dbcnt; 10063c60ba66SKatsushi Kobayashi if (dbch->pdb_tr != NULL) { 10073c60ba66SKatsushi Kobayashi LAST_DB(dbch->pdb_tr, db); 100877ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db->db.desc.depend, db_tr->dbcnt); 10093c60ba66SKatsushi Kobayashi } 10109950b741SHidetoshi Shimokawa dbch->xferq.queued++; 10113c60ba66SKatsushi Kobayashi dbch->pdb_tr = db_tr; 10123c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 10133c60ba66SKatsushi Kobayashi if (db_tr != dbch->bottom) { 10143c60ba66SKatsushi Kobayashi goto txloop; 10153c60ba66SKatsushi Kobayashi } else { 101617c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, "fwohci_start: lack of db_trq\n"); 10173c60ba66SKatsushi Kobayashi dbch->flags |= FWOHCI_DBCH_FULL; 10183c60ba66SKatsushi Kobayashi } 10193c60ba66SKatsushi Kobayashi kick: 10203c60ba66SKatsushi Kobayashi /* kick asy q */ 102177ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 102277ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 10233c60ba66SKatsushi Kobayashi 10243c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_RUNNING) { 10253c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE); 10263c60ba66SKatsushi Kobayashi } else { 1027f9d9941fSHidetoshi Shimokawa if (firewire_debug) 102817c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, "start AT DMA status=%x\n", 10293c60ba66SKatsushi Kobayashi OREAD(sc, OHCI_DMACTL(off))); 103077ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | fsegment); 10313c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN); 10323c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 10333c60ba66SKatsushi Kobayashi } 1034c572b810SHidetoshi Shimokawa 10353c60ba66SKatsushi Kobayashi dbch->top = db_tr; 10363c60ba66SKatsushi Kobayashi return; 10373c60ba66SKatsushi Kobayashi } 1038c572b810SHidetoshi Shimokawa 1039c572b810SHidetoshi Shimokawa static void 1040c572b810SHidetoshi Shimokawa fwohci_start_atq(struct firewire_comm *fc) 10413c60ba66SKatsushi Kobayashi { 10423c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 10439950b741SHidetoshi Shimokawa FW_GLOCK(&sc->fc); 10443c60ba66SKatsushi Kobayashi fwohci_start(sc, &(sc->atrq)); 10459950b741SHidetoshi Shimokawa FW_GUNLOCK(&sc->fc); 10463c60ba66SKatsushi Kobayashi return; 10473c60ba66SKatsushi Kobayashi } 1048c572b810SHidetoshi Shimokawa 1049c572b810SHidetoshi Shimokawa static void 1050c572b810SHidetoshi Shimokawa fwohci_start_ats(struct firewire_comm *fc) 10513c60ba66SKatsushi Kobayashi { 10523c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 10539950b741SHidetoshi Shimokawa FW_GLOCK(&sc->fc); 10543c60ba66SKatsushi Kobayashi fwohci_start(sc, &(sc->atrs)); 10559950b741SHidetoshi Shimokawa FW_GUNLOCK(&sc->fc); 10563c60ba66SKatsushi Kobayashi return; 10573c60ba66SKatsushi Kobayashi } 1058c572b810SHidetoshi Shimokawa 1059c572b810SHidetoshi Shimokawa void 1060c572b810SHidetoshi Shimokawa fwohci_txd(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 10613c60ba66SKatsushi Kobayashi { 106277ee030bSHidetoshi Shimokawa int s, ch, err = 0; 10633c60ba66SKatsushi Kobayashi struct fwohcidb_tr *tr; 1064c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 10653c60ba66SKatsushi Kobayashi struct fw_xfer *xfer; 106603161bbcSDoug Rabson uint32_t off; 106777ee030bSHidetoshi Shimokawa u_int stat, status; 10683c60ba66SKatsushi Kobayashi int packets; 10693c60ba66SKatsushi Kobayashi struct firewire_comm *fc = (struct firewire_comm *)sc; 107077ee030bSHidetoshi Shimokawa 10713c60ba66SKatsushi Kobayashi if (&sc->atrq == dbch) { 10723c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 107377ee030bSHidetoshi Shimokawa ch = ATRQ_CH; 10743c60ba66SKatsushi Kobayashi } else if (&sc->atrs == dbch) { 10753c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 107677ee030bSHidetoshi Shimokawa ch = ATRS_CH; 10773c60ba66SKatsushi Kobayashi } else { 10783c60ba66SKatsushi Kobayashi return; 10793c60ba66SKatsushi Kobayashi } 10803c60ba66SKatsushi Kobayashi s = splfw(); 10813c60ba66SKatsushi Kobayashi tr = dbch->bottom; 10823c60ba66SKatsushi Kobayashi packets = 0; 108377ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD); 108477ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE); 10853c60ba66SKatsushi Kobayashi while (dbch->xferq.queued > 0) { 10863c60ba66SKatsushi Kobayashi LAST_DB(tr, db); 108777ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db->db.desc.res) >> OHCI_STATUS_SHIFT; 108877ee030bSHidetoshi Shimokawa if (!(status & OHCI_CNTL_DMA_ACTIVE)) { 10897acf6963SHidetoshi Shimokawa if (fc->status != FWBUSINIT) 10903c60ba66SKatsushi Kobayashi /* maybe out of order?? */ 10913c60ba66SKatsushi Kobayashi goto out; 10923c60ba66SKatsushi Kobayashi } 109377ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, tr->dma_map, 109477ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTWRITE); 109577ee030bSHidetoshi Shimokawa bus_dmamap_unload(dbch->dmat, tr->dma_map); 1096a1c9e73aSHidetoshi Shimokawa #if 1 1097ac447782SHidetoshi Shimokawa if (firewire_debug > 1) 10983c60ba66SKatsushi Kobayashi dump_db(sc, ch); 10993c60ba66SKatsushi Kobayashi #endif 110077ee030bSHidetoshi Shimokawa if (status & OHCI_CNTL_DMA_DEAD) { 11013c60ba66SKatsushi Kobayashi /* Stop DMA */ 11023c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN); 11033c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "force reset AT FIFO\n"); 11043c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_LINKEN); 11053c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS | OHCI_HCC_LINKEN); 11063c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN); 11073c60ba66SKatsushi Kobayashi } 110877ee030bSHidetoshi Shimokawa stat = status & FWOHCIEV_MASK; 11093c60ba66SKatsushi Kobayashi switch (stat) { 11103c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND: 1111864d7e72SHidetoshi Shimokawa case FWOHCIEV_ACKCOMPL: 11123c60ba66SKatsushi Kobayashi err = 0; 11133c60ba66SKatsushi Kobayashi break; 11143c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSA: 11153c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSB: 11163c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSX: 11173c60ba66SKatsushi Kobayashi err = EBUSY; 11183c60ba66SKatsushi Kobayashi break; 11193c60ba66SKatsushi Kobayashi case FWOHCIEV_FLUSHED: 11203c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKTARD: 11213c60ba66SKatsushi Kobayashi err = EAGAIN; 11223c60ba66SKatsushi Kobayashi break; 11233c60ba66SKatsushi Kobayashi case FWOHCIEV_MISSACK: 11243c60ba66SKatsushi Kobayashi case FWOHCIEV_UNDRRUN: 11253c60ba66SKatsushi Kobayashi case FWOHCIEV_OVRRUN: 11263c60ba66SKatsushi Kobayashi case FWOHCIEV_DESCERR: 11273c60ba66SKatsushi Kobayashi case FWOHCIEV_DTRDERR: 11283c60ba66SKatsushi Kobayashi case FWOHCIEV_TIMEOUT: 11293c60ba66SKatsushi Kobayashi case FWOHCIEV_TCODERR: 11303c60ba66SKatsushi Kobayashi case FWOHCIEV_UNKNOWN: 11313c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKDERR: 11323c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKTERR: 11333c60ba66SKatsushi Kobayashi default: 11343c60ba66SKatsushi Kobayashi err = EINVAL; 11353c60ba66SKatsushi Kobayashi break; 11363c60ba66SKatsushi Kobayashi } 11373c60ba66SKatsushi Kobayashi if (tr->xfer != NULL) { 11383c60ba66SKatsushi Kobayashi xfer = tr->xfer; 11399950b741SHidetoshi Shimokawa if (xfer->flag & FWXF_RCVD) { 11401a753700SHidetoshi Shimokawa #if 0 114177ee030bSHidetoshi Shimokawa if (firewire_debug) 114277ee030bSHidetoshi Shimokawa printf("already rcvd\n"); 11431a753700SHidetoshi Shimokawa #endif 114477ee030bSHidetoshi Shimokawa fw_xfer_done(xfer); 114577ee030bSHidetoshi Shimokawa } else { 1146c59557f5SHidetoshi Shimokawa microtime(&xfer->tv); 11479950b741SHidetoshi Shimokawa xfer->flag = FWXF_SENT; 11487acf6963SHidetoshi Shimokawa if (err == EBUSY) { 11499950b741SHidetoshi Shimokawa xfer->flag = FWXF_BUSY; 11503c60ba66SKatsushi Kobayashi xfer->resp = err; 1151c4778b5dSHidetoshi Shimokawa xfer->recv.pay_len = 0; 1152864d7e72SHidetoshi Shimokawa fw_xfer_done(xfer); 11533c60ba66SKatsushi Kobayashi } else if (stat != FWOHCIEV_ACKPEND) { 11543c60ba66SKatsushi Kobayashi if (stat != FWOHCIEV_ACKCOMPL) 11559950b741SHidetoshi Shimokawa xfer->flag = FWXF_SENTERR; 11563c60ba66SKatsushi Kobayashi xfer->resp = err; 1157c4778b5dSHidetoshi Shimokawa xfer->recv.pay_len = 0; 11583c60ba66SKatsushi Kobayashi fw_xfer_done(xfer); 11593c60ba66SKatsushi Kobayashi } 11603c60ba66SKatsushi Kobayashi } 1161864d7e72SHidetoshi Shimokawa /* 1162864d7e72SHidetoshi Shimokawa * The watchdog timer takes care of split 116323667f08SAlexander Kabaev * transaction timeout for ACKPEND case. 1164864d7e72SHidetoshi Shimokawa */ 116577ee030bSHidetoshi Shimokawa } else { 116677ee030bSHidetoshi Shimokawa printf("this shouldn't happen\n"); 11673c60ba66SKatsushi Kobayashi } 11689950b741SHidetoshi Shimokawa FW_GLOCK(fc); 116948249fe0SHidetoshi Shimokawa dbch->xferq.queued--; 11709950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 11713c60ba66SKatsushi Kobayashi tr->xfer = NULL; 11723c60ba66SKatsushi Kobayashi 11733c60ba66SKatsushi Kobayashi packets++; 11743c60ba66SKatsushi Kobayashi tr = STAILQ_NEXT(tr, link); 11753c60ba66SKatsushi Kobayashi dbch->bottom = tr; 11763b79dd16SHidetoshi Shimokawa if (dbch->bottom == dbch->top) { 11773b79dd16SHidetoshi Shimokawa /* we reaches the end of context program */ 11783b79dd16SHidetoshi Shimokawa if (firewire_debug && dbch->xferq.queued > 0) 11793b79dd16SHidetoshi Shimokawa printf("queued > 0\n"); 11803b79dd16SHidetoshi Shimokawa break; 11813b79dd16SHidetoshi Shimokawa } 11823c60ba66SKatsushi Kobayashi } 11833c60ba66SKatsushi Kobayashi out: 11843c60ba66SKatsushi Kobayashi if ((dbch->flags & FWOHCI_DBCH_FULL) && packets > 0) { 11853c60ba66SKatsushi Kobayashi printf("make free slot\n"); 11863c60ba66SKatsushi Kobayashi dbch->flags &= ~FWOHCI_DBCH_FULL; 11879950b741SHidetoshi Shimokawa FW_GLOCK(fc); 11883c60ba66SKatsushi Kobayashi fwohci_start(sc, dbch); 11899950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 11903c60ba66SKatsushi Kobayashi } 11913c60ba66SKatsushi Kobayashi splx(s); 11923c60ba66SKatsushi Kobayashi } 1193c572b810SHidetoshi Shimokawa 1194c572b810SHidetoshi Shimokawa static void 1195c572b810SHidetoshi Shimokawa fwohci_db_free(struct fwohci_dbch *dbch) 11963c60ba66SKatsushi Kobayashi { 11973c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 119877ee030bSHidetoshi Shimokawa int idb; 11993c60ba66SKatsushi Kobayashi 12001f2361f8SHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 12011f2361f8SHidetoshi Shimokawa return; 12021f2361f8SHidetoshi Shimokawa 120377ee030bSHidetoshi Shimokawa for (db_tr = STAILQ_FIRST(&dbch->db_trq), idb = 0; idb < dbch->ndb; 12043c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link), idb++) { 120577ee030bSHidetoshi Shimokawa if ((dbch->xferq.flag & FWXFERQ_EXTBUF) == 0 && 120677ee030bSHidetoshi Shimokawa db_tr->buf != NULL) { 120777ee030bSHidetoshi Shimokawa fwdma_free_size(dbch->dmat, db_tr->dma_map, 120877ee030bSHidetoshi Shimokawa db_tr->buf, dbch->xferq.psize); 12093c60ba66SKatsushi Kobayashi db_tr->buf = NULL; 121077ee030bSHidetoshi Shimokawa } else if (db_tr->dma_map != NULL) 121177ee030bSHidetoshi Shimokawa bus_dmamap_destroy(dbch->dmat, db_tr->dma_map); 12121f2361f8SHidetoshi Shimokawa } 12133c60ba66SKatsushi Kobayashi dbch->ndb = 0; 12143c60ba66SKatsushi Kobayashi db_tr = STAILQ_FIRST(&dbch->db_trq); 121577ee030bSHidetoshi Shimokawa fwdma_free_multiseg(dbch->am); 12165166f1dfSHidetoshi Shimokawa free(db_tr, M_FW); 12173c60ba66SKatsushi Kobayashi STAILQ_INIT(&dbch->db_trq); 12181f2361f8SHidetoshi Shimokawa dbch->flags &= ~FWOHCI_DBCH_INIT; 12193c60ba66SKatsushi Kobayashi } 1220c572b810SHidetoshi Shimokawa 1221c572b810SHidetoshi Shimokawa static void 122277ee030bSHidetoshi Shimokawa fwohci_db_init(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 12233c60ba66SKatsushi Kobayashi { 12243c60ba66SKatsushi Kobayashi int idb; 12253c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 12269339321dSHidetoshi Shimokawa 12279339321dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) != 0) 12289339321dSHidetoshi Shimokawa goto out; 12299339321dSHidetoshi Shimokawa 123077ee030bSHidetoshi Shimokawa /* create dma_tag for buffers */ 123177ee030bSHidetoshi Shimokawa #define MAX_REQCOUNT 0xffff 123277ee030bSHidetoshi Shimokawa if (bus_dma_tag_create(/*parent*/ sc->fc.dmat, 123377ee030bSHidetoshi Shimokawa /*alignment*/ 1, /*boundary*/ 0, 123477ee030bSHidetoshi Shimokawa /*lowaddr*/ BUS_SPACE_MAXADDR_32BIT, 123577ee030bSHidetoshi Shimokawa /*highaddr*/ BUS_SPACE_MAXADDR, 123677ee030bSHidetoshi Shimokawa /*filter*/NULL, /*filterarg*/NULL, 123777ee030bSHidetoshi Shimokawa /*maxsize*/ dbch->xferq.psize, 123877ee030bSHidetoshi Shimokawa /*nsegments*/ dbch->ndesc > 3 ? dbch->ndesc - 2 : 1, 123977ee030bSHidetoshi Shimokawa /*maxsegsz*/ MAX_REQCOUNT, 1240f6b1c44dSScott Long /*flags*/ 0, 1241f6b1c44dSScott Long /*lockfunc*/busdma_lock_mutex, 12429950b741SHidetoshi Shimokawa /*lockarg*/FW_GMTX(&sc->fc), 12434f933468SHidetoshi Shimokawa &dbch->dmat)) 124477ee030bSHidetoshi Shimokawa return; 124577ee030bSHidetoshi Shimokawa 12463c60ba66SKatsushi Kobayashi /* allocate DB entries and attach one to each DMA channels */ 12473c60ba66SKatsushi Kobayashi /* DB entry must start at 16 bytes bounary. */ 12483c60ba66SKatsushi Kobayashi STAILQ_INIT(&dbch->db_trq); 12493c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *) 12503c60ba66SKatsushi Kobayashi malloc(sizeof(struct fwohcidb_tr) * dbch->ndb, 125177ee030bSHidetoshi Shimokawa M_FW, M_WAITOK | M_ZERO); 1252e2ad5d6eSHidetoshi Shimokawa 125377ee030bSHidetoshi Shimokawa #define DB_SIZE(x) (sizeof(struct fwohcidb) * (x)->ndesc) 12541ade5ec7SAlexander Kabaev dbch->am = fwdma_malloc_multiseg(&sc->fc, sizeof(struct fwohcidb), 125577ee030bSHidetoshi Shimokawa DB_SIZE(dbch), dbch->ndb, BUS_DMA_WAITOK); 125677ee030bSHidetoshi Shimokawa if (dbch->am == NULL) { 125777ee030bSHidetoshi Shimokawa printf("fwohci_db_init: fwdma_malloc_multiseg failed\n"); 12584c790222SHidetoshi Shimokawa free(db_tr, M_FW); 1259e2ad5d6eSHidetoshi Shimokawa return; 1260e2ad5d6eSHidetoshi Shimokawa } 12613c60ba66SKatsushi Kobayashi /* Attach DB to DMA ch. */ 12623c60ba66SKatsushi Kobayashi for (idb = 0; idb < dbch->ndb; idb++) { 12633c60ba66SKatsushi Kobayashi db_tr->dbcnt = 0; 126477ee030bSHidetoshi Shimokawa db_tr->db = (struct fwohcidb *)fwdma_v_addr(dbch->am, idb); 126577ee030bSHidetoshi Shimokawa db_tr->bus_addr = fwdma_bus_addr(dbch->am, idb); 126677ee030bSHidetoshi Shimokawa /* create dmamap for buffers */ 126777ee030bSHidetoshi Shimokawa /* XXX do we need 4bytes alignment tag? */ 126877ee030bSHidetoshi Shimokawa /* XXX don't alloc dma_map for AR */ 126977ee030bSHidetoshi Shimokawa if (bus_dmamap_create(dbch->dmat, 0, &db_tr->dma_map) != 0) { 127077ee030bSHidetoshi Shimokawa printf("bus_dmamap_create failed\n"); 127177ee030bSHidetoshi Shimokawa dbch->flags = FWOHCI_DBCH_INIT; /* XXX fake */ 127277ee030bSHidetoshi Shimokawa fwohci_db_free(dbch); 127377ee030bSHidetoshi Shimokawa return; 127477ee030bSHidetoshi Shimokawa } 12753c60ba66SKatsushi Kobayashi STAILQ_INSERT_TAIL(&dbch->db_trq, db_tr, link); 127677ee030bSHidetoshi Shimokawa if (dbch->xferq.flag & FWXFERQ_EXTBUF) { 1277d0fd7bc6SHidetoshi Shimokawa if (idb % dbch->xferq.bnpacket == 0) 1278d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket 1279d0fd7bc6SHidetoshi Shimokawa ].start = (caddr_t)db_tr; 1280d0fd7bc6SHidetoshi Shimokawa if ((idb + 1) % dbch->xferq.bnpacket == 0) 1281d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket 1282d0fd7bc6SHidetoshi Shimokawa ].end = (caddr_t)db_tr; 12833c60ba66SKatsushi Kobayashi } 12843c60ba66SKatsushi Kobayashi db_tr++; 12853c60ba66SKatsushi Kobayashi } 12863c60ba66SKatsushi Kobayashi STAILQ_LAST(&dbch->db_trq, fwohcidb_tr,link)->link.stqe_next 12873c60ba66SKatsushi Kobayashi = STAILQ_FIRST(&dbch->db_trq); 12889339321dSHidetoshi Shimokawa out: 12899339321dSHidetoshi Shimokawa dbch->xferq.queued = 0; 12909339321dSHidetoshi Shimokawa dbch->pdb_tr = NULL; 12913c60ba66SKatsushi Kobayashi dbch->top = STAILQ_FIRST(&dbch->db_trq); 12923c60ba66SKatsushi Kobayashi dbch->bottom = dbch->top; 12931f2361f8SHidetoshi Shimokawa dbch->flags = FWOHCI_DBCH_INIT; 12943c60ba66SKatsushi Kobayashi } 1295c572b810SHidetoshi Shimokawa 1296c572b810SHidetoshi Shimokawa static int 1297c572b810SHidetoshi Shimokawa fwohci_itx_disable(struct firewire_comm *fc, int dmach) 12983c60ba66SKatsushi Kobayashi { 12993c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 13005a7ba74dSHidetoshi Shimokawa 130177ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), 130277ee030bSHidetoshi Shimokawa OHCI_CNTL_DMA_RUN | OHCI_CNTL_CYCMATCH_S); 13033c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach); 13043c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach); 13055a7ba74dSHidetoshi Shimokawa /* XXX we cannot free buffers until the DMA really stops */ 13064d70511aSJohn Baldwin pause("fwitxd", hz); 13073c60ba66SKatsushi Kobayashi fwohci_db_free(&sc->it[dmach]); 13083c60ba66SKatsushi Kobayashi sc->it[dmach].xferq.flag &= ~FWXFERQ_RUNNING; 13093c60ba66SKatsushi Kobayashi return 0; 13103c60ba66SKatsushi Kobayashi } 1311c572b810SHidetoshi Shimokawa 1312c572b810SHidetoshi Shimokawa static int 1313c572b810SHidetoshi Shimokawa fwohci_irx_disable(struct firewire_comm *fc, int dmach) 13143c60ba66SKatsushi Kobayashi { 13153c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 13163c60ba66SKatsushi Kobayashi 13173c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 13183c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach); 13193c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach); 13205a7ba74dSHidetoshi Shimokawa /* XXX we cannot free buffers until the DMA really stops */ 13214d70511aSJohn Baldwin pause("fwirxd", hz); 13223c60ba66SKatsushi Kobayashi fwohci_db_free(&sc->ir[dmach]); 13233c60ba66SKatsushi Kobayashi sc->ir[dmach].xferq.flag &= ~FWXFERQ_RUNNING; 13243c60ba66SKatsushi Kobayashi return 0; 13253c60ba66SKatsushi Kobayashi } 1326c572b810SHidetoshi Shimokawa 132777ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 1328c572b810SHidetoshi Shimokawa static void 132903161bbcSDoug Rabson fwohci_irx_post (struct firewire_comm *fc , uint32_t *qld) 13303c60ba66SKatsushi Kobayashi { 133177ee030bSHidetoshi Shimokawa qld[0] = FWOHCI_DMA_READ(qld[0]); 13323c60ba66SKatsushi Kobayashi return; 13333c60ba66SKatsushi Kobayashi } 13343c60ba66SKatsushi Kobayashi #endif 13353c60ba66SKatsushi Kobayashi 1336c572b810SHidetoshi Shimokawa static int 1337c572b810SHidetoshi Shimokawa fwohci_tx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 13383c60ba66SKatsushi Kobayashi { 13393c60ba66SKatsushi Kobayashi int err = 0; 134077ee030bSHidetoshi Shimokawa int idb, z, i, dmach = 0, ldesc; 134103161bbcSDoug Rabson uint32_t off = 0; 13423c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 1343c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 13443c60ba66SKatsushi Kobayashi 13453c60ba66SKatsushi Kobayashi if (!(dbch->xferq.flag & FWXFERQ_EXTBUF)) { 13463c60ba66SKatsushi Kobayashi err = EINVAL; 13473c60ba66SKatsushi Kobayashi return err; 13483c60ba66SKatsushi Kobayashi } 13493c60ba66SKatsushi Kobayashi z = dbch->ndesc; 13503c60ba66SKatsushi Kobayashi for (dmach = 0; dmach < sc->fc.nisodma; dmach++) { 13513c60ba66SKatsushi Kobayashi if (&sc->it[dmach] == dbch) { 13523c60ba66SKatsushi Kobayashi off = OHCI_ITOFF(dmach); 13533c60ba66SKatsushi Kobayashi break; 13543c60ba66SKatsushi Kobayashi } 13553c60ba66SKatsushi Kobayashi } 1356a89ec05eSPeter Wemm if (off == 0) { 13573c60ba66SKatsushi Kobayashi err = EINVAL; 13583c60ba66SKatsushi Kobayashi return err; 13593c60ba66SKatsushi Kobayashi } 13603c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_RUNNING) 13613c60ba66SKatsushi Kobayashi return err; 13623c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 13633c60ba66SKatsushi Kobayashi for (i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++) { 13643c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(dbch->bottom, link); 13653c60ba66SKatsushi Kobayashi } 13663c60ba66SKatsushi Kobayashi db_tr = dbch->top; 13673c60ba66SKatsushi Kobayashi for (idb = 0; idb < dbch->ndb; idb++) { 136877ee030bSHidetoshi Shimokawa fwohci_add_tx_buf(dbch, db_tr, idb); 13693c60ba66SKatsushi Kobayashi if (STAILQ_NEXT(db_tr, link) == NULL) { 13703c60ba66SKatsushi Kobayashi break; 13713c60ba66SKatsushi Kobayashi } 137253f1eb86SHidetoshi Shimokawa db = db_tr->db; 137377ee030bSHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1; 137477ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.depend, 137577ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr | z); 137677ee030bSHidetoshi Shimokawa db[ldesc].db.desc.depend = db[0].db.desc.depend; 13773c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_EXTBUF) { 13783c60ba66SKatsushi Kobayashi if (((idb + 1) % dbch->xferq.bnpacket) == 0) { 137977ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET( 138077ee030bSHidetoshi Shimokawa db[ldesc].db.desc.cmd, 138177ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS); 13824ed65ce9SHidetoshi Shimokawa /* OHCI 1.1 and above */ 138377ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET( 138477ee030bSHidetoshi Shimokawa db[0].db.desc.cmd, 138577ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS); 13863c60ba66SKatsushi Kobayashi } 13873c60ba66SKatsushi Kobayashi } 13883c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 13893c60ba66SKatsushi Kobayashi } 139077ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR( 139177ee030bSHidetoshi Shimokawa dbch->bottom->db[dbch->bottom->dbcnt - 1].db.desc.depend, 0xf); 13923c60ba66SKatsushi Kobayashi return err; 13933c60ba66SKatsushi Kobayashi } 1394c572b810SHidetoshi Shimokawa 1395c572b810SHidetoshi Shimokawa static int 1396c572b810SHidetoshi Shimokawa fwohci_rx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 13973c60ba66SKatsushi Kobayashi { 13983c60ba66SKatsushi Kobayashi int err = 0; 139953f1eb86SHidetoshi Shimokawa int idb, z, i, dmach = 0, ldesc; 140003161bbcSDoug Rabson uint32_t off = 0; 14013c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 1402c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 14033c60ba66SKatsushi Kobayashi 14043c60ba66SKatsushi Kobayashi z = dbch->ndesc; 14053c60ba66SKatsushi Kobayashi if (&sc->arrq == dbch) { 14063c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 14073c60ba66SKatsushi Kobayashi } else if (&sc->arrs == dbch) { 14083c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 14093c60ba66SKatsushi Kobayashi } else { 14103c60ba66SKatsushi Kobayashi for (dmach = 0; dmach < sc->fc.nisodma; dmach++) { 14113c60ba66SKatsushi Kobayashi if (&sc->ir[dmach] == dbch) { 14123c60ba66SKatsushi Kobayashi off = OHCI_IROFF(dmach); 14133c60ba66SKatsushi Kobayashi break; 14143c60ba66SKatsushi Kobayashi } 14153c60ba66SKatsushi Kobayashi } 14163c60ba66SKatsushi Kobayashi } 1417a89ec05eSPeter Wemm if (off == 0) { 14183c60ba66SKatsushi Kobayashi err = EINVAL; 14193c60ba66SKatsushi Kobayashi return err; 14203c60ba66SKatsushi Kobayashi } 14213c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_STREAM) { 14223c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_RUNNING) 14233c60ba66SKatsushi Kobayashi return err; 14243c60ba66SKatsushi Kobayashi } else { 14253c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_RUNNING) { 14263c60ba66SKatsushi Kobayashi err = EBUSY; 14273c60ba66SKatsushi Kobayashi return err; 14283c60ba66SKatsushi Kobayashi } 14293c60ba66SKatsushi Kobayashi } 14303c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 14319339321dSHidetoshi Shimokawa dbch->top = STAILQ_FIRST(&dbch->db_trq); 14323c60ba66SKatsushi Kobayashi for (i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++) { 14333c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(dbch->bottom, link); 14343c60ba66SKatsushi Kobayashi } 14353c60ba66SKatsushi Kobayashi db_tr = dbch->top; 14363c60ba66SKatsushi Kobayashi for (idb = 0; idb < dbch->ndb; idb++) { 143777ee030bSHidetoshi Shimokawa fwohci_add_rx_buf(dbch, db_tr, idb, &sc->dummy_dma); 143877ee030bSHidetoshi Shimokawa if (STAILQ_NEXT(db_tr, link) == NULL) 14393c60ba66SKatsushi Kobayashi break; 144053f1eb86SHidetoshi Shimokawa db = db_tr->db; 144153f1eb86SHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1; 144277ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[ldesc].db.desc.depend, 144377ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr | z); 14443c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_EXTBUF) { 14453c60ba66SKatsushi Kobayashi if (((idb + 1) % dbch->xferq.bnpacket) == 0) { 144677ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET( 144777ee030bSHidetoshi Shimokawa db[ldesc].db.desc.cmd, 144877ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS); 144977ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR( 145077ee030bSHidetoshi Shimokawa db[ldesc].db.desc.depend, 145177ee030bSHidetoshi Shimokawa 0xf); 14523c60ba66SKatsushi Kobayashi } 14533c60ba66SKatsushi Kobayashi } 14543c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 14553c60ba66SKatsushi Kobayashi } 145677ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR( 145777ee030bSHidetoshi Shimokawa dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend, 0xf); 14583c60ba66SKatsushi Kobayashi dbch->buf_offset = 0; 145977ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 146077ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 14613c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_STREAM) { 14623c60ba66SKatsushi Kobayashi return err; 14633c60ba66SKatsushi Kobayashi } else { 146477ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | z); 14653c60ba66SKatsushi Kobayashi } 14663c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN); 14673c60ba66SKatsushi Kobayashi return err; 14683c60ba66SKatsushi Kobayashi } 1469c572b810SHidetoshi Shimokawa 1470c572b810SHidetoshi Shimokawa static int 147177ee030bSHidetoshi Shimokawa fwohci_next_cycle(struct firewire_comm *fc, int cycle_now) 14723c60ba66SKatsushi Kobayashi { 14735a7ba74dSHidetoshi Shimokawa int sec, cycle, cycle_match; 14743c60ba66SKatsushi Kobayashi 147597ae6c1fSHidetoshi Shimokawa cycle = cycle_now & 0x1fff; 147697ae6c1fSHidetoshi Shimokawa sec = cycle_now >> 13; 147797ae6c1fSHidetoshi Shimokawa #define CYCLE_MOD 0x10 147877ee030bSHidetoshi Shimokawa #if 1 147997ae6c1fSHidetoshi Shimokawa #define CYCLE_DELAY 8 /* min delay to start DMA */ 148077ee030bSHidetoshi Shimokawa #else 148177ee030bSHidetoshi Shimokawa #define CYCLE_DELAY 7000 /* min delay to start DMA */ 148277ee030bSHidetoshi Shimokawa #endif 148397ae6c1fSHidetoshi Shimokawa cycle = cycle + CYCLE_DELAY; 148497ae6c1fSHidetoshi Shimokawa if (cycle >= 8000) { 148597ae6c1fSHidetoshi Shimokawa sec++; 148697ae6c1fSHidetoshi Shimokawa cycle -= 8000; 148797ae6c1fSHidetoshi Shimokawa } 148877ee030bSHidetoshi Shimokawa cycle = roundup2(cycle, CYCLE_MOD); 148997ae6c1fSHidetoshi Shimokawa if (cycle >= 8000) { 149097ae6c1fSHidetoshi Shimokawa sec++; 149197ae6c1fSHidetoshi Shimokawa if (cycle == 8000) 149297ae6c1fSHidetoshi Shimokawa cycle = 0; 149397ae6c1fSHidetoshi Shimokawa else 149497ae6c1fSHidetoshi Shimokawa cycle = CYCLE_MOD; 149597ae6c1fSHidetoshi Shimokawa } 149697ae6c1fSHidetoshi Shimokawa cycle_match = ((sec << 13) | cycle) & 0x7ffff; 14975a7ba74dSHidetoshi Shimokawa 14985a7ba74dSHidetoshi Shimokawa return (cycle_match); 14995a7ba74dSHidetoshi Shimokawa } 15005a7ba74dSHidetoshi Shimokawa 15015a7ba74dSHidetoshi Shimokawa static int 15025a7ba74dSHidetoshi Shimokawa fwohci_itxbuf_enable(struct firewire_comm *fc, int dmach) 15035a7ba74dSHidetoshi Shimokawa { 15045a7ba74dSHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)fc; 15055a7ba74dSHidetoshi Shimokawa int err = 0; 15065a7ba74dSHidetoshi Shimokawa unsigned short tag, ich; 15075a7ba74dSHidetoshi Shimokawa struct fwohci_dbch *dbch; 15085a7ba74dSHidetoshi Shimokawa int cycle_match, cycle_now, s, ldesc; 150903161bbcSDoug Rabson uint32_t stat; 15105a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *first, *chunk, *prev; 15115a7ba74dSHidetoshi Shimokawa struct fw_xferq *it; 15125a7ba74dSHidetoshi Shimokawa 15135a7ba74dSHidetoshi Shimokawa dbch = &sc->it[dmach]; 15145a7ba74dSHidetoshi Shimokawa it = &dbch->xferq; 15155a7ba74dSHidetoshi Shimokawa 15165a7ba74dSHidetoshi Shimokawa tag = (it->flag >> 6) & 3; 15175a7ba74dSHidetoshi Shimokawa ich = it->flag & 0x3f; 15185a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) { 15195a7ba74dSHidetoshi Shimokawa dbch->ndb = it->bnpacket * it->bnchunk; 15205a7ba74dSHidetoshi Shimokawa dbch->ndesc = 3; 152177ee030bSHidetoshi Shimokawa fwohci_db_init(sc, dbch); 15225a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 15235a7ba74dSHidetoshi Shimokawa return ENOMEM; 15249950b741SHidetoshi Shimokawa 15255a7ba74dSHidetoshi Shimokawa err = fwohci_tx_enable(sc, dbch); 15265a7ba74dSHidetoshi Shimokawa } 15275a7ba74dSHidetoshi Shimokawa if (err) 15285a7ba74dSHidetoshi Shimokawa return err; 15295a7ba74dSHidetoshi Shimokawa 153053f1eb86SHidetoshi Shimokawa ldesc = dbch->ndesc - 1; 15315a7ba74dSHidetoshi Shimokawa s = splfw(); 15329950b741SHidetoshi Shimokawa FW_GLOCK(fc); 15335a7ba74dSHidetoshi Shimokawa prev = STAILQ_LAST(&it->stdma, fw_bulkxfer, link); 15345a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&it->stvalid)) != NULL) { 1535c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 15365a7ba74dSHidetoshi Shimokawa 153777ee030bSHidetoshi Shimokawa fwdma_sync_multiseg(it->buf, chunk->poffset, it->bnpacket, 153877ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREWRITE); 15395a7ba74dSHidetoshi Shimokawa fwohci_txbufdb(sc, dmach, chunk); 15405a7ba74dSHidetoshi Shimokawa if (prev != NULL) { 15415a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(prev->end))->db; 154277ee030bSHidetoshi Shimokawa #if 0 /* XXX necessary? */ 154377ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, 154477ee030bSHidetoshi Shimokawa OHCI_BRANCH_ALWAYS); 154577ee030bSHidetoshi Shimokawa #endif 154653f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npacket changes */ 15475a7ba74dSHidetoshi Shimokawa db[ldesc].db.desc.depend = db[0].db.desc.depend = 154877ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *) 154977ee030bSHidetoshi Shimokawa (chunk->start))->bus_addr | dbch->ndesc; 155053f1eb86SHidetoshi Shimokawa #else 155177ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc); 155277ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc); 155353f1eb86SHidetoshi Shimokawa #endif 15545a7ba74dSHidetoshi Shimokawa } 15555a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&it->stvalid, link); 15565a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&it->stdma, chunk, link); 15575a7ba74dSHidetoshi Shimokawa prev = chunk; 15585a7ba74dSHidetoshi Shimokawa } 15599950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 156077ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 156177ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 15625a7ba74dSHidetoshi Shimokawa splx(s); 15635a7ba74dSHidetoshi Shimokawa stat = OREAD(sc, OHCI_ITCTL(dmach)); 156477ee030bSHidetoshi Shimokawa if (firewire_debug && (stat & OHCI_CNTL_CYCMATCH_S)) 156577ee030bSHidetoshi Shimokawa printf("stat 0x%x\n", stat); 156677ee030bSHidetoshi Shimokawa 15675a7ba74dSHidetoshi Shimokawa if (stat & (OHCI_CNTL_DMA_ACTIVE | OHCI_CNTL_CYCMATCH_S)) 15685a7ba74dSHidetoshi Shimokawa return 0; 15695a7ba74dSHidetoshi Shimokawa 157077ee030bSHidetoshi Shimokawa #if 0 15715a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 157277ee030bSHidetoshi Shimokawa #endif 15735a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach); 15745a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach); 15755a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASK, 1 << dmach); 157677ee030bSHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IT); 15775a7ba74dSHidetoshi Shimokawa 15785a7ba74dSHidetoshi Shimokawa first = STAILQ_FIRST(&it->stdma); 157977ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCMD(dmach), 158077ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *)(first->start))->bus_addr | dbch->ndesc); 1581ac447782SHidetoshi Shimokawa if (firewire_debug > 1) { 15825a7ba74dSHidetoshi Shimokawa printf("fwohci_itxbuf_enable: kick 0x%08x\n", stat); 158377ee030bSHidetoshi Shimokawa #if 1 158477ee030bSHidetoshi Shimokawa dump_dma(sc, ITX_CH + dmach); 158577ee030bSHidetoshi Shimokawa #endif 158677ee030bSHidetoshi Shimokawa } 15875a7ba74dSHidetoshi Shimokawa if ((stat & OHCI_CNTL_DMA_RUN) == 0) { 15885a7ba74dSHidetoshi Shimokawa #if 1 15895a7ba74dSHidetoshi Shimokawa /* Don't start until all chunks are buffered */ 15905a7ba74dSHidetoshi Shimokawa if (STAILQ_FIRST(&it->stfree) != NULL) 15915a7ba74dSHidetoshi Shimokawa goto out; 15925a7ba74dSHidetoshi Shimokawa #endif 159377ee030bSHidetoshi Shimokawa #if 1 159497ae6c1fSHidetoshi Shimokawa /* Clear cycle match counter bits */ 159597ae6c1fSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), 0xffff0000); 15965a7ba74dSHidetoshi Shimokawa 15975a7ba74dSHidetoshi Shimokawa /* 2bit second + 13bit cycle */ 15985a7ba74dSHidetoshi Shimokawa cycle_now = (fc->cyctimer(fc) >> 12) & 0x7fff; 159977ee030bSHidetoshi Shimokawa cycle_match = fwohci_next_cycle(fc, cycle_now); 16005a7ba74dSHidetoshi Shimokawa 160197ae6c1fSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), 160297ae6c1fSHidetoshi Shimokawa OHCI_CNTL_CYCMATCH_S | (cycle_match << 16) 160397ae6c1fSHidetoshi Shimokawa | OHCI_CNTL_DMA_RUN); 160477ee030bSHidetoshi Shimokawa #else 160577ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_RUN); 160677ee030bSHidetoshi Shimokawa #endif 1607ac447782SHidetoshi Shimokawa if (firewire_debug > 1) { 16087643dc18SHidetoshi Shimokawa printf("cycle_match: 0x%04x->0x%04x\n", 16097643dc18SHidetoshi Shimokawa cycle_now, cycle_match); 161077ee030bSHidetoshi Shimokawa dump_dma(sc, ITX_CH + dmach); 161177ee030bSHidetoshi Shimokawa dump_db(sc, ITX_CH + dmach); 161277ee030bSHidetoshi Shimokawa } 16137643dc18SHidetoshi Shimokawa } else if ((stat & OHCI_CNTL_CYCMATCH_S) == 0) { 16145a7ba74dSHidetoshi Shimokawa device_printf(sc->fc.dev, 16155a7ba74dSHidetoshi Shimokawa "IT DMA underrun (0x%08x)\n", stat); 161677ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_WAKE); 16173c60ba66SKatsushi Kobayashi } 16185a7ba74dSHidetoshi Shimokawa out: 16193c60ba66SKatsushi Kobayashi return err; 16203c60ba66SKatsushi Kobayashi } 1621c572b810SHidetoshi Shimokawa 1622c572b810SHidetoshi Shimokawa static int 162377ee030bSHidetoshi Shimokawa fwohci_irx_enable(struct firewire_comm *fc, int dmach) 16243c60ba66SKatsushi Kobayashi { 16253c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 16265a7ba74dSHidetoshi Shimokawa int err = 0, s, ldesc; 16273c60ba66SKatsushi Kobayashi unsigned short tag, ich; 162803161bbcSDoug Rabson uint32_t stat; 16295a7ba74dSHidetoshi Shimokawa struct fwohci_dbch *dbch; 163077ee030bSHidetoshi Shimokawa struct fwohcidb_tr *db_tr; 16315a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *first, *prev, *chunk; 16325a7ba74dSHidetoshi Shimokawa struct fw_xferq *ir; 1633435dd29bSHidetoshi Shimokawa 16345a7ba74dSHidetoshi Shimokawa dbch = &sc->ir[dmach]; 16355a7ba74dSHidetoshi Shimokawa ir = &dbch->xferq; 16365a7ba74dSHidetoshi Shimokawa 16375a7ba74dSHidetoshi Shimokawa if ((ir->flag & FWXFERQ_RUNNING) == 0) { 16385a7ba74dSHidetoshi Shimokawa tag = (ir->flag >> 6) & 3; 16395a7ba74dSHidetoshi Shimokawa ich = ir->flag & 0x3f; 16403c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich); 16413c60ba66SKatsushi Kobayashi 16425a7ba74dSHidetoshi Shimokawa ir->queued = 0; 16435a7ba74dSHidetoshi Shimokawa dbch->ndb = ir->bnpacket * ir->bnchunk; 16445a7ba74dSHidetoshi Shimokawa dbch->ndesc = 2; 164577ee030bSHidetoshi Shimokawa fwohci_db_init(sc, dbch); 16465a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 16470aaa9a23SHidetoshi Shimokawa return ENOMEM; 16485a7ba74dSHidetoshi Shimokawa err = fwohci_rx_enable(sc, dbch); 16493c60ba66SKatsushi Kobayashi } 16503c60ba66SKatsushi Kobayashi if (err) 16513c60ba66SKatsushi Kobayashi return err; 16523c60ba66SKatsushi Kobayashi 16535a7ba74dSHidetoshi Shimokawa first = STAILQ_FIRST(&ir->stfree); 16545a7ba74dSHidetoshi Shimokawa if (first == NULL) { 16555a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, "IR DMA no free chunk\n"); 16565a7ba74dSHidetoshi Shimokawa return 0; 16575a7ba74dSHidetoshi Shimokawa } 16585a7ba74dSHidetoshi Shimokawa 16599ca8add3SHidetoshi Shimokawa ldesc = dbch->ndesc - 1; 16609ca8add3SHidetoshi Shimokawa s = splfw(); 16619950b741SHidetoshi Shimokawa if ((ir->flag & FWXFERQ_HANDLER) == 0) 16629950b741SHidetoshi Shimokawa FW_GLOCK(fc); 16635a7ba74dSHidetoshi Shimokawa prev = STAILQ_LAST(&ir->stdma, fw_bulkxfer, link); 16645a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&ir->stfree)) != NULL) { 1665c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 16665a7ba74dSHidetoshi Shimokawa 16672b4601d1SHidetoshi Shimokawa #if 1 /* XXX for if_fwe */ 166877ee030bSHidetoshi Shimokawa if (chunk->mbuf != NULL) { 166977ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)(chunk->start); 167077ee030bSHidetoshi Shimokawa db_tr->dbcnt = 1; 167177ee030bSHidetoshi Shimokawa err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map, 167277ee030bSHidetoshi Shimokawa chunk->mbuf, fwohci_execute_db2, db_tr, 167377ee030bSHidetoshi Shimokawa /* flags */0); 167477ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db_tr->db[1].db.desc.cmd, 167577ee030bSHidetoshi Shimokawa OHCI_UPDATE | OHCI_INPUT_LAST | 167677ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS); 167777ee030bSHidetoshi Shimokawa } 16782b4601d1SHidetoshi Shimokawa #endif 16795a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db; 168077ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[ldesc].db.desc.res, 0); 168177ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[ldesc].db.desc.depend, 0xf); 16825a7ba74dSHidetoshi Shimokawa if (prev != NULL) { 16835a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(prev->end))->db; 168477ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc); 16855a7ba74dSHidetoshi Shimokawa } 16865a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stfree, link); 16875a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stdma, chunk, link); 16885a7ba74dSHidetoshi Shimokawa prev = chunk; 16895a7ba74dSHidetoshi Shimokawa } 16909950b741SHidetoshi Shimokawa if ((ir->flag & FWXFERQ_HANDLER) == 0) 16919950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 169277ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 169377ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 16945a7ba74dSHidetoshi Shimokawa splx(s); 16955a7ba74dSHidetoshi Shimokawa stat = OREAD(sc, OHCI_IRCTL(dmach)); 16965a7ba74dSHidetoshi Shimokawa if (stat & OHCI_CNTL_DMA_ACTIVE) 16975a7ba74dSHidetoshi Shimokawa return 0; 16985a7ba74dSHidetoshi Shimokawa if (stat & OHCI_CNTL_DMA_RUN) { 16993c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 17005a7ba74dSHidetoshi Shimokawa device_printf(sc->fc.dev, "IR DMA overrun (0x%08x)\n", stat); 17015a7ba74dSHidetoshi Shimokawa } 17025a7ba74dSHidetoshi Shimokawa 170377ee030bSHidetoshi Shimokawa if (firewire_debug) 170477ee030bSHidetoshi Shimokawa printf("start IR DMA 0x%x\n", stat); 17053c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach); 17063c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach); 17073c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASK, 1 << dmach); 17083c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf0000000); 17093c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR); 17103c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCMD(dmach), 171177ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *)(first->start))->bus_addr 17125a7ba74dSHidetoshi Shimokawa | dbch->ndesc); 17133c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN); 17143c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR); 171577ee030bSHidetoshi Shimokawa #if 0 171677ee030bSHidetoshi Shimokawa dump_db(sc, IRX_CH + dmach); 171777ee030bSHidetoshi Shimokawa #endif 17183c60ba66SKatsushi Kobayashi return err; 17193c60ba66SKatsushi Kobayashi } 1720c572b810SHidetoshi Shimokawa 1721c572b810SHidetoshi Shimokawa int 172264cf5240SHidetoshi Shimokawa fwohci_stop(struct fwohci_softc *sc, device_t dev) 17233c60ba66SKatsushi Kobayashi { 17243c60ba66SKatsushi Kobayashi u_int i; 17253c60ba66SKatsushi Kobayashi 17265f3fa234SHidetoshi Shimokawa fwohci_set_intr(&sc->fc, 0); 17275f3fa234SHidetoshi Shimokawa 17283c60ba66SKatsushi Kobayashi /* Now stopping all DMA channel */ 17293c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN); 17303c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN); 17313c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 17323c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 17333c60ba66SKatsushi Kobayashi 17343c60ba66SKatsushi Kobayashi for (i = 0; i < sc->fc.nisodma; i++) { 17353c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN); 17363c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN); 17373c60ba66SKatsushi Kobayashi } 17383c60ba66SKatsushi Kobayashi 17399950b741SHidetoshi Shimokawa #if 0 /* Let dcons(4) be accessed */ 17403c60ba66SKatsushi Kobayashi /* Stop interrupt */ 17413c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, 17423c60ba66SKatsushi Kobayashi OHCI_INT_EN | OHCI_INT_ERR | OHCI_INT_PHY_SID 17433c60ba66SKatsushi Kobayashi | OHCI_INT_PHY_INT 17443c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS 17453c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS 17463c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_ARRQ | OHCI_INT_DMA_ARRS 17473c60ba66SKatsushi Kobayashi | OHCI_INT_PHY_BUS_R); 1748630529adSHidetoshi Shimokawa 1749453130d9SPedro F. Giffuni /* FLUSH FIFO and reset Transmitter/Receiver */ 17509950b741SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET); 17519950b741SHidetoshi Shimokawa #endif 1752630529adSHidetoshi Shimokawa 17539339321dSHidetoshi Shimokawa /* XXX Link down? Bus reset? */ 17549339321dSHidetoshi Shimokawa return 0; 17559339321dSHidetoshi Shimokawa } 17569339321dSHidetoshi Shimokawa 17579339321dSHidetoshi Shimokawa int 17589339321dSHidetoshi Shimokawa fwohci_resume(struct fwohci_softc *sc, device_t dev) 17599339321dSHidetoshi Shimokawa { 17609339321dSHidetoshi Shimokawa int i; 1761630529adSHidetoshi Shimokawa struct fw_xferq *ir; 1762630529adSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 17639339321dSHidetoshi Shimokawa 17649339321dSHidetoshi Shimokawa fwohci_reset(sc, dev); 176595a24954SDoug Rabson /* XXX resume isochronous receive automatically. (how about TX?) */ 17669339321dSHidetoshi Shimokawa for (i = 0; i < sc->fc.nisodma; i++) { 1767630529adSHidetoshi Shimokawa ir = &sc->ir[i].xferq; 1768630529adSHidetoshi Shimokawa if ((ir->flag & FWXFERQ_RUNNING) != 0) { 17699339321dSHidetoshi Shimokawa device_printf(sc->fc.dev, 17709339321dSHidetoshi Shimokawa "resume iso receive ch: %d\n", i); 1771630529adSHidetoshi Shimokawa ir->flag &= ~FWXFERQ_RUNNING; 1772630529adSHidetoshi Shimokawa /* requeue stdma to stfree */ 1773630529adSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) { 1774630529adSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stdma, link); 1775630529adSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stfree, chunk, link); 1776630529adSHidetoshi Shimokawa } 17779339321dSHidetoshi Shimokawa sc->fc.irx_enable(&sc->fc, i); 17789339321dSHidetoshi Shimokawa } 17799339321dSHidetoshi Shimokawa } 17809339321dSHidetoshi Shimokawa 17819339321dSHidetoshi Shimokawa bus_generic_resume(dev); 17829339321dSHidetoshi Shimokawa sc->fc.ibr(&sc->fc); 17833c60ba66SKatsushi Kobayashi return 0; 17843c60ba66SKatsushi Kobayashi } 17853c60ba66SKatsushi Kobayashi 17863c60ba66SKatsushi Kobayashi #ifdef OHCI_DEBUG 17879950b741SHidetoshi Shimokawa static void 17889950b741SHidetoshi Shimokawa fwohci_dump_intr(struct fwohci_softc *sc, uint32_t stat) 17899950b741SHidetoshi Shimokawa { 17903c60ba66SKatsushi Kobayashi if (stat & OREAD(sc, FWOHCI_INTMASK)) 17913c60ba66SKatsushi Kobayashi device_printf(fc->dev, "INTERRUPT < %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s> 0x%08x, 0x%08x\n", 17923c60ba66SKatsushi Kobayashi stat & OHCI_INT_EN ? "DMA_EN ":"", 17933c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_REG ? "PHY_REG ":"", 17943c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_LONG ? "CYC_LONG ":"", 17953c60ba66SKatsushi Kobayashi stat & OHCI_INT_ERR ? "INT_ERR ":"", 17963c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_ERR ? "CYC_ERR ":"", 17973c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_LOST ? "CYC_LOST ":"", 17983c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_64SECOND ? "CYC_64SECOND ":"", 17993c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_START ? "CYC_START ":"", 18003c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_INT ? "PHY_INT ":"", 18013c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_BUS_R ? "BUS_RESET ":"", 18023c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_SID ? "SID ":"", 18033c60ba66SKatsushi Kobayashi stat & OHCI_INT_LR_ERR ? "DMA_LR_ERR ":"", 18043c60ba66SKatsushi Kobayashi stat & OHCI_INT_PW_ERR ? "DMA_PW_ERR ":"", 18053c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_IR ? "DMA_IR ":"", 18063c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_IT ? "DMA_IT " :"", 18073c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_PRRS ? "DMA_PRRS " :"", 18083c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_PRRQ ? "DMA_PRRQ " :"", 18093c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ARRS ? "DMA_ARRS " :"", 18103c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ARRQ ? "DMA_ARRQ " :"", 18113c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ATRS ? "DMA_ATRS " :"", 18123c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ATRQ ? "DMA_ATRQ " :"", 18133c60ba66SKatsushi Kobayashi stat, OREAD(sc, FWOHCI_INTMASK) 18143c60ba66SKatsushi Kobayashi ); 18159950b741SHidetoshi Shimokawa } 18163c60ba66SKatsushi Kobayashi #endif 181723667f08SAlexander Kabaev 18189950b741SHidetoshi Shimokawa static void 18199950b741SHidetoshi Shimokawa fwohci_intr_core(struct fwohci_softc *sc, uint32_t stat, int count) 18209950b741SHidetoshi Shimokawa { 18219950b741SHidetoshi Shimokawa struct firewire_comm *fc = (struct firewire_comm *)sc; 182291291042SWill Andrews uintmax_t prequpper; 18239950b741SHidetoshi Shimokawa uint32_t node_id, plen; 18249950b741SHidetoshi Shimokawa 18253042cc43SSean Bruno FW_GLOCK_ASSERT(fc); 18269950b741SHidetoshi Shimokawa if ((stat & OHCI_INT_PHY_BUS_R) && (fc->status != FWBUSRESET)) { 18279950b741SHidetoshi Shimokawa fc->status = FWBUSRESET; 18281adf6842SHidetoshi Shimokawa /* Disable bus reset interrupt until sid recv. */ 18291adf6842SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_PHY_BUS_R); 18301adf6842SHidetoshi Shimokawa 1831373d9227SSean Bruno device_printf(fc->dev, "%s: BUS reset\n", __func__); 18323c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_CYC_LOST); 18333c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCSRC); 18343c60ba66SKatsushi Kobayashi 18353c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 18363c60ba66SKatsushi Kobayashi sc->atrq.xferq.flag &= ~FWXFERQ_RUNNING; 18373c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 18383c60ba66SKatsushi Kobayashi sc->atrs.xferq.flag &= ~FWXFERQ_RUNNING; 18393c60ba66SKatsushi Kobayashi 18409950b741SHidetoshi Shimokawa if (!kdb_active) 18419950b741SHidetoshi Shimokawa taskqueue_enqueue(sc->fc.taskqueue, &sc->fwohci_task_busreset); 1842d0581de8SHidetoshi Shimokawa } 18433c60ba66SKatsushi Kobayashi if (stat & OHCI_INT_PHY_SID) { 18441adf6842SHidetoshi Shimokawa /* Enable bus reset interrupt */ 18459950b741SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_BUS_R); 18461adf6842SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_PHY_BUS_R); 18479950b741SHidetoshi Shimokawa 1848dcae7539SHidetoshi Shimokawa /* Allow async. request to us */ 1849dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_AREQHI, 1 << 31); 1850ac2d2894SHidetoshi Shimokawa if (firewire_phydma_enable) { 18516b3ecf71SHidetoshi Shimokawa /* allow from all nodes */ 1852dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQHI, 0x7fffffff); 1853dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQLO, 0xffffffff); 185491291042SWill Andrews prequpper = ((uintmax_t)Maxmem << PAGE_SHIFT) >> 16; 185591291042SWill Andrews if (prequpper > OHCI_PREQUPPER_MAX) { 185691291042SWill Andrews device_printf(fc->dev, 185791291042SWill Andrews "Physical memory size of 0x%jx exceeds " 185891291042SWill Andrews "fire wire address space. Limiting dma " 185991291042SWill Andrews "to memory below 0x%jx\n", 186091291042SWill Andrews (uintmax_t)Maxmem << PAGE_SHIFT, 186191291042SWill Andrews (uintmax_t)OHCI_PREQUPPER_MAX << 16); 186291291042SWill Andrews prequpper = OHCI_PREQUPPER_MAX; 186391291042SWill Andrews } 186491291042SWill Andrews OWRITE(sc, OHCI_PREQUPPER, prequpper & 0xffffffff); 1865dc6040d6SAndriy Gapon if (OREAD(sc, OHCI_PREQUPPER) != 1866dc6040d6SAndriy Gapon (prequpper & 0xffffffff)) { 1867dc6040d6SAndriy Gapon device_printf(fc->dev, 1868dc6040d6SAndriy Gapon "PhysicalUpperBound register is not " 1869dc6040d6SAndriy Gapon "implemented. Physical memory access " 1870dc6040d6SAndriy Gapon "is limited to the first 4GB\n"); 1871dc6040d6SAndriy Gapon device_printf(fc->dev, 1872dc6040d6SAndriy Gapon "PhysicalUpperBound = 0x%08x\n", 1873dc6040d6SAndriy Gapon OREAD(sc, OHCI_PREQUPPER)); 1874dc6040d6SAndriy Gapon } 1875ac2d2894SHidetoshi Shimokawa } 187673aa55baSHidetoshi Shimokawa /* Set ATRetries register */ 187773aa55baSHidetoshi Shimokawa OWRITE(sc, OHCI_ATRETRY, 1<<(13 + 16) | 0xfff); 18789950b741SHidetoshi Shimokawa 18793c60ba66SKatsushi Kobayashi /* 18809950b741SHidetoshi Shimokawa * Checking whether the node is root or not. If root, turn on 18819950b741SHidetoshi Shimokawa * cycle master. 18823c60ba66SKatsushi Kobayashi */ 188377ee030bSHidetoshi Shimokawa node_id = OREAD(sc, FWOHCI_NODEID); 188477ee030bSHidetoshi Shimokawa plen = OREAD(sc, OHCI_SID_CNT); 188577ee030bSHidetoshi Shimokawa 18869950b741SHidetoshi Shimokawa fc->nodeid = node_id & 0x3f; 1887373d9227SSean Bruno device_printf(fc->dev, "%s: node_id=0x%08x, SelfID Count=%d, ", 1888373d9227SSean Bruno __func__, fc->nodeid, (plen >> 16) & 0xff); 188977ee030bSHidetoshi Shimokawa if (!(node_id & OHCI_NODE_VALID)) { 1890373d9227SSean Bruno device_printf(fc->dev, "%s: Bus reset failure\n", 1891373d9227SSean Bruno __func__); 18923c60ba66SKatsushi Kobayashi goto sidout; 18933c60ba66SKatsushi Kobayashi } 1894d0581de8SHidetoshi Shimokawa 1895d0581de8SHidetoshi Shimokawa /* cycle timer */ 1896d0581de8SHidetoshi Shimokawa sc->cycle_lost = 0; 1897d0581de8SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_CYC_LOST); 18986b3ecf71SHidetoshi Shimokawa if ((node_id & OHCI_NODE_ROOT) && !nocyclemaster) { 18993c60ba66SKatsushi Kobayashi printf("CYCLEMASTER mode\n"); 19003c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTL, 19013c60ba66SKatsushi Kobayashi OHCI_CNTL_CYCMTR | OHCI_CNTL_CYCTIMER); 19023c60ba66SKatsushi Kobayashi } else { 19033c60ba66SKatsushi Kobayashi printf("non CYCLEMASTER mode\n"); 19043c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCMTR); 19053c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_CYCTIMER); 19063c60ba66SKatsushi Kobayashi } 1907d0581de8SHidetoshi Shimokawa 19089950b741SHidetoshi Shimokawa fc->status = FWBUSINIT; 19099950b741SHidetoshi Shimokawa 19109950b741SHidetoshi Shimokawa if (!kdb_active) 19119950b741SHidetoshi Shimokawa taskqueue_enqueue(sc->fc.taskqueue, &sc->fwohci_task_sid); 19129950b741SHidetoshi Shimokawa } 19139950b741SHidetoshi Shimokawa sidout: 19149950b741SHidetoshi Shimokawa if ((stat & ~(OHCI_INT_PHY_BUS_R | OHCI_INT_PHY_SID)) && (!kdb_active)) 19159950b741SHidetoshi Shimokawa taskqueue_enqueue(sc->fc.taskqueue, &sc->fwohci_task_dma); 19169950b741SHidetoshi Shimokawa } 19179950b741SHidetoshi Shimokawa 19189950b741SHidetoshi Shimokawa static void 19199950b741SHidetoshi Shimokawa fwohci_intr_dma(struct fwohci_softc *sc, uint32_t stat, int count) 19209950b741SHidetoshi Shimokawa { 19219950b741SHidetoshi Shimokawa uint32_t irstat, itstat; 19229950b741SHidetoshi Shimokawa u_int i; 19239950b741SHidetoshi Shimokawa struct firewire_comm *fc = (struct firewire_comm *)sc; 19249950b741SHidetoshi Shimokawa 19259950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IR) { 19269950b741SHidetoshi Shimokawa irstat = atomic_readandclear_int(&sc->irstat); 19279950b741SHidetoshi Shimokawa for (i = 0; i < fc->nisodma; i++) { 19289950b741SHidetoshi Shimokawa struct fwohci_dbch *dbch; 19299950b741SHidetoshi Shimokawa 19309950b741SHidetoshi Shimokawa if ((irstat & (1 << i)) != 0) { 19319950b741SHidetoshi Shimokawa dbch = &sc->ir[i]; 19329950b741SHidetoshi Shimokawa if ((dbch->xferq.flag & FWXFERQ_OPEN) == 0) { 19339950b741SHidetoshi Shimokawa device_printf(sc->fc.dev, 19349950b741SHidetoshi Shimokawa "dma(%d) not active\n", i); 19359950b741SHidetoshi Shimokawa continue; 19369950b741SHidetoshi Shimokawa } 19379950b741SHidetoshi Shimokawa fwohci_rbuf_update(sc, i); 19389950b741SHidetoshi Shimokawa } 19399950b741SHidetoshi Shimokawa } 19409950b741SHidetoshi Shimokawa } 19419950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IT) { 19429950b741SHidetoshi Shimokawa itstat = atomic_readandclear_int(&sc->itstat); 19439950b741SHidetoshi Shimokawa for (i = 0; i < fc->nisodma; i++) { 19449950b741SHidetoshi Shimokawa if ((itstat & (1 << i)) != 0) { 19459950b741SHidetoshi Shimokawa fwohci_tbuf_update(sc, i); 19469950b741SHidetoshi Shimokawa } 19479950b741SHidetoshi Shimokawa } 19489950b741SHidetoshi Shimokawa } 19499950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_PRRS) { 19509950b741SHidetoshi Shimokawa #if 0 19519950b741SHidetoshi Shimokawa dump_dma(sc, ARRS_CH); 19529950b741SHidetoshi Shimokawa dump_db(sc, ARRS_CH); 19539950b741SHidetoshi Shimokawa #endif 19549950b741SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrs, count); 19559950b741SHidetoshi Shimokawa } 19569950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_PRRQ) { 19579950b741SHidetoshi Shimokawa #if 0 19589950b741SHidetoshi Shimokawa dump_dma(sc, ARRQ_CH); 19599950b741SHidetoshi Shimokawa dump_db(sc, ARRQ_CH); 19609950b741SHidetoshi Shimokawa #endif 19619950b741SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrq, count); 19629950b741SHidetoshi Shimokawa } 19639950b741SHidetoshi Shimokawa if (stat & OHCI_INT_CYC_LOST) { 19649950b741SHidetoshi Shimokawa if (sc->cycle_lost >= 0) 19659950b741SHidetoshi Shimokawa sc->cycle_lost++; 19669950b741SHidetoshi Shimokawa if (sc->cycle_lost > 10) { 19679950b741SHidetoshi Shimokawa sc->cycle_lost = -1; 19689950b741SHidetoshi Shimokawa #if 0 19699950b741SHidetoshi Shimokawa OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCTIMER); 19709950b741SHidetoshi Shimokawa #endif 19719950b741SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_CYC_LOST); 19728834bc52SRebecca Cran device_printf(fc->dev, "too many cycles lost, " 19738834bc52SRebecca Cran "no cycle master present?\n"); 19749950b741SHidetoshi Shimokawa } 19759950b741SHidetoshi Shimokawa } 19769950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_ATRQ) { 19779950b741SHidetoshi Shimokawa fwohci_txd(sc, &(sc->atrq)); 19789950b741SHidetoshi Shimokawa } 19799950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_ATRS) { 19809950b741SHidetoshi Shimokawa fwohci_txd(sc, &(sc->atrs)); 19819950b741SHidetoshi Shimokawa } 19829950b741SHidetoshi Shimokawa if (stat & OHCI_INT_PW_ERR) { 19839950b741SHidetoshi Shimokawa device_printf(fc->dev, "posted write error\n"); 19849950b741SHidetoshi Shimokawa } 19859950b741SHidetoshi Shimokawa if (stat & OHCI_INT_ERR) { 19869950b741SHidetoshi Shimokawa device_printf(fc->dev, "unrecoverable error\n"); 19879950b741SHidetoshi Shimokawa } 19889950b741SHidetoshi Shimokawa if (stat & OHCI_INT_PHY_INT) { 19899950b741SHidetoshi Shimokawa device_printf(fc->dev, "phy int\n"); 19909950b741SHidetoshi Shimokawa } 19919950b741SHidetoshi Shimokawa } 19929950b741SHidetoshi Shimokawa 19939950b741SHidetoshi Shimokawa static void 19949950b741SHidetoshi Shimokawa fwohci_task_busreset(void *arg, int pending) 19959950b741SHidetoshi Shimokawa { 19969950b741SHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)arg; 19979950b741SHidetoshi Shimokawa 19983042cc43SSean Bruno FW_GLOCK(&sc->fc); 19999950b741SHidetoshi Shimokawa fw_busreset(&sc->fc, FWBUSRESET); 20009950b741SHidetoshi Shimokawa OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0])); 20019950b741SHidetoshi Shimokawa OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2])); 20023042cc43SSean Bruno FW_GUNLOCK(&sc->fc); 20039950b741SHidetoshi Shimokawa } 20049950b741SHidetoshi Shimokawa 20059950b741SHidetoshi Shimokawa static void 20069950b741SHidetoshi Shimokawa fwohci_task_sid(void *arg, int pending) 20079950b741SHidetoshi Shimokawa { 20089950b741SHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)arg; 20099950b741SHidetoshi Shimokawa struct firewire_comm *fc = &sc->fc; 20109950b741SHidetoshi Shimokawa uint32_t *buf; 20119950b741SHidetoshi Shimokawa int i, plen; 20129950b741SHidetoshi Shimokawa 20139950b741SHidetoshi Shimokawa 20143042cc43SSean Bruno /* 20153042cc43SSean Bruno * We really should have locking 20163042cc43SSean Bruno * here. Not sure why it's not 20173042cc43SSean Bruno */ 20189950b741SHidetoshi Shimokawa plen = OREAD(sc, OHCI_SID_CNT); 20193c60ba66SKatsushi Kobayashi 202077ee030bSHidetoshi Shimokawa if (plen & OHCI_SID_ERR) { 202177ee030bSHidetoshi Shimokawa device_printf(fc->dev, "SID Error\n"); 20229950b741SHidetoshi Shimokawa return; 202377ee030bSHidetoshi Shimokawa } 202477ee030bSHidetoshi Shimokawa plen &= OHCI_SID_CNT_MASK; 202516e0f484SHidetoshi Shimokawa if (plen < 4 || plen > OHCI_SIDSIZE) { 202616e0f484SHidetoshi Shimokawa device_printf(fc->dev, "invalid SID len = %d\n", plen); 20279950b741SHidetoshi Shimokawa return; 202816e0f484SHidetoshi Shimokawa } 20293c60ba66SKatsushi Kobayashi plen -= 4; /* chop control info */ 203003161bbcSDoug Rabson buf = (uint32_t *)malloc(OHCI_SIDSIZE, M_FW, M_NOWAIT); 203177ee030bSHidetoshi Shimokawa if (buf == NULL) { 203277ee030bSHidetoshi Shimokawa device_printf(fc->dev, "malloc failed\n"); 20339950b741SHidetoshi Shimokawa return; 203477ee030bSHidetoshi Shimokawa } 203577ee030bSHidetoshi Shimokawa for (i = 0; i < plen / 4; i++) 203677ee030bSHidetoshi Shimokawa buf[i] = FWOHCI_DMA_READ(sc->sid_buf[i + 1]); 20373042cc43SSean Bruno 203848249fe0SHidetoshi Shimokawa /* pending all pre-bus_reset packets */ 203948249fe0SHidetoshi Shimokawa fwohci_txd(sc, &sc->atrq); 204048249fe0SHidetoshi Shimokawa fwohci_txd(sc, &sc->atrs); 204148249fe0SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrs, -1); 204248249fe0SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrq, -1); 2043627d85fbSHidetoshi Shimokawa fw_drain_txq(fc); 204477ee030bSHidetoshi Shimokawa fw_sidrcv(fc, buf, plen); 204577ee030bSHidetoshi Shimokawa free(buf, M_FW); 20463c60ba66SKatsushi Kobayashi } 20473c60ba66SKatsushi Kobayashi 204877ee030bSHidetoshi Shimokawa static void 20499950b741SHidetoshi Shimokawa fwohci_task_dma(void *arg, int pending) 205077ee030bSHidetoshi Shimokawa { 205177ee030bSHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)arg; 205203161bbcSDoug Rabson uint32_t stat; 205377ee030bSHidetoshi Shimokawa 205477ee030bSHidetoshi Shimokawa again: 205577ee030bSHidetoshi Shimokawa stat = atomic_readandclear_int(&sc->intstat); 205677ee030bSHidetoshi Shimokawa if (stat) 20579950b741SHidetoshi Shimokawa fwohci_intr_dma(sc, stat, -1); 205877ee030bSHidetoshi Shimokawa else 205977ee030bSHidetoshi Shimokawa return; 206077ee030bSHidetoshi Shimokawa goto again; 206177ee030bSHidetoshi Shimokawa } 206277ee030bSHidetoshi Shimokawa 20639950b741SHidetoshi Shimokawa static int 20649950b741SHidetoshi Shimokawa fwohci_check_stat(struct fwohci_softc *sc) 206577ee030bSHidetoshi Shimokawa { 206603161bbcSDoug Rabson uint32_t stat, irstat, itstat; 206777ee030bSHidetoshi Shimokawa 20683042cc43SSean Bruno FW_GLOCK_ASSERT(&sc->fc); 206977ee030bSHidetoshi Shimokawa stat = OREAD(sc, FWOHCI_INTSTAT); 207077ee030bSHidetoshi Shimokawa if (stat == 0xffffffff) { 207124c02d2fSWarner Losh if (!bus_child_present(sc->fc.dev)) 207224c02d2fSWarner Losh return (FILTER_HANDLED); 207324c02d2fSWarner Losh device_printf(sc->fc.dev, "device physically ejected?\n"); 20749950b741SHidetoshi Shimokawa return (FILTER_STRAY); 207577ee030bSHidetoshi Shimokawa } 207677ee030bSHidetoshi Shimokawa if (stat) 20779950b741SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, stat & ~OHCI_INT_PHY_BUS_R); 20789950b741SHidetoshi Shimokawa 20799950b741SHidetoshi Shimokawa stat &= sc->intmask; 20809950b741SHidetoshi Shimokawa if (stat == 0) 20819950b741SHidetoshi Shimokawa return (FILTER_STRAY); 20829950b741SHidetoshi Shimokawa 20839950b741SHidetoshi Shimokawa atomic_set_int(&sc->intstat, stat); 208477ee030bSHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IR) { 208577ee030bSHidetoshi Shimokawa irstat = OREAD(sc, OHCI_IR_STAT); 208677ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_IR_STATCLR, irstat); 208777ee030bSHidetoshi Shimokawa atomic_set_int(&sc->irstat, irstat); 208877ee030bSHidetoshi Shimokawa } 208977ee030bSHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IT) { 209077ee030bSHidetoshi Shimokawa itstat = OREAD(sc, OHCI_IT_STAT); 209177ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_STATCLR, itstat); 209277ee030bSHidetoshi Shimokawa atomic_set_int(&sc->itstat, itstat); 209377ee030bSHidetoshi Shimokawa } 20949950b741SHidetoshi Shimokawa 20959950b741SHidetoshi Shimokawa fwohci_intr_core(sc, stat, -1); 20969950b741SHidetoshi Shimokawa return (FILTER_HANDLED); 20979950b741SHidetoshi Shimokawa } 20989950b741SHidetoshi Shimokawa 20993c60ba66SKatsushi Kobayashi void 21003c60ba66SKatsushi Kobayashi fwohci_intr(void *arg) 21013c60ba66SKatsushi Kobayashi { 21023042cc43SSean Bruno struct fwohci_softc *sc = (struct fwohci_softc *)arg; 21033042cc43SSean Bruno 21043042cc43SSean Bruno FW_GLOCK(&sc->fc); 21053042cc43SSean Bruno fwohci_check_stat(sc); 21063042cc43SSean Bruno FW_GUNLOCK(&sc->fc); 21073c60ba66SKatsushi Kobayashi } 21083c60ba66SKatsushi Kobayashi 2109740b10aaSHidetoshi Shimokawa void 21103c60ba66SKatsushi Kobayashi fwohci_poll(struct firewire_comm *fc, int quick, int count) 21113c60ba66SKatsushi Kobayashi { 21129950b741SHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)fc; 21133042cc43SSean Bruno 21143042cc43SSean Bruno FW_GLOCK(fc); 21159950b741SHidetoshi Shimokawa fwohci_check_stat(sc); 21163042cc43SSean Bruno FW_GUNLOCK(fc); 21173c60ba66SKatsushi Kobayashi } 21183c60ba66SKatsushi Kobayashi 21193c60ba66SKatsushi Kobayashi static void 21203c60ba66SKatsushi Kobayashi fwohci_set_intr(struct firewire_comm *fc, int enable) 21213c60ba66SKatsushi Kobayashi { 21223c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 21233c60ba66SKatsushi Kobayashi 21243c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 2125f9d9941fSHidetoshi Shimokawa if (firewire_debug) 21269339321dSHidetoshi Shimokawa device_printf(sc->fc.dev, "fwohci_set_intr: %d\n", enable); 21273c60ba66SKatsushi Kobayashi if (enable) { 21283c60ba66SKatsushi Kobayashi sc->intmask |= OHCI_INT_EN; 21293c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_EN); 21303c60ba66SKatsushi Kobayashi } else { 21313c60ba66SKatsushi Kobayashi sc->intmask &= ~OHCI_INT_EN; 21323c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_EN); 21333c60ba66SKatsushi Kobayashi } 21343c60ba66SKatsushi Kobayashi } 21353c60ba66SKatsushi Kobayashi 2136c572b810SHidetoshi Shimokawa static void 2137c572b810SHidetoshi Shimokawa fwohci_tbuf_update(struct fwohci_softc *sc, int dmach) 21383c60ba66SKatsushi Kobayashi { 21393c60ba66SKatsushi Kobayashi struct firewire_comm *fc = &sc->fc; 2140c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 21415a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 21425a7ba74dSHidetoshi Shimokawa struct fw_xferq *it; 214303161bbcSDoug Rabson uint32_t stat, count; 214477ee030bSHidetoshi Shimokawa int s, w=0, ldesc; 21453c60ba66SKatsushi Kobayashi 21465a7ba74dSHidetoshi Shimokawa it = fc->it[dmach]; 214777ee030bSHidetoshi Shimokawa ldesc = sc->it[dmach].ndesc - 1; 21485a7ba74dSHidetoshi Shimokawa s = splfw(); /* unnecessary ? */ 21499950b741SHidetoshi Shimokawa FW_GLOCK(fc); 215077ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(sc->it[dmach].am, BUS_DMASYNC_POSTREAD); 2151a1c9e73aSHidetoshi Shimokawa if (firewire_debug) 2152a1c9e73aSHidetoshi Shimokawa dump_db(sc, ITX_CH + dmach); 21535a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&it->stdma)) != NULL) { 21545a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db; 215577ee030bSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(db[ldesc].db.desc.res) 215677ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT; 21575a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->start))->db; 2158a1c9e73aSHidetoshi Shimokawa /* timestamp */ 215977ee030bSHidetoshi Shimokawa count = FWOHCI_DMA_READ(db[ldesc].db.desc.res) 216077ee030bSHidetoshi Shimokawa & OHCI_COUNT_MASK; 21615a7ba74dSHidetoshi Shimokawa if (stat == 0) 21625a7ba74dSHidetoshi Shimokawa break; 21635a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&it->stdma, link); 21645a7ba74dSHidetoshi Shimokawa switch (stat & FWOHCIEV_MASK) { 21653c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 21665a7ba74dSHidetoshi Shimokawa #if 0 21675a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, "0x%08x\n", count); 21680aaa9a23SHidetoshi Shimokawa #endif 21693c60ba66SKatsushi Kobayashi break; 21703c60ba66SKatsushi Kobayashi default: 21715a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, 217277ee030bSHidetoshi Shimokawa "Isochronous transmit err %02x(%s)\n", 217377ee030bSHidetoshi Shimokawa stat, fwohcicode[stat & 0x1f]); 21743c60ba66SKatsushi Kobayashi } 21755a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&it->stfree, chunk, link); 21765a7ba74dSHidetoshi Shimokawa w++; 21775a7ba74dSHidetoshi Shimokawa } 21789950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 21795a7ba74dSHidetoshi Shimokawa splx(s); 21805a7ba74dSHidetoshi Shimokawa if (w) 21815a7ba74dSHidetoshi Shimokawa wakeup(it); 21823c60ba66SKatsushi Kobayashi } 2183c572b810SHidetoshi Shimokawa 2184c572b810SHidetoshi Shimokawa static void 2185c572b810SHidetoshi Shimokawa fwohci_rbuf_update(struct fwohci_softc *sc, int dmach) 21863c60ba66SKatsushi Kobayashi { 21870aaa9a23SHidetoshi Shimokawa struct firewire_comm *fc = &sc->fc; 2188c4778b5dSHidetoshi Shimokawa struct fwohcidb_tr *db_tr; 21895a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 21905a7ba74dSHidetoshi Shimokawa struct fw_xferq *ir; 219103161bbcSDoug Rabson uint32_t stat; 219291291042SWill Andrews int w = 0, ldesc; 21930aaa9a23SHidetoshi Shimokawa 21945a7ba74dSHidetoshi Shimokawa ir = fc->ir[dmach]; 219577ee030bSHidetoshi Shimokawa ldesc = sc->ir[dmach].ndesc - 1; 21969950b741SHidetoshi Shimokawa 219777ee030bSHidetoshi Shimokawa #if 0 219877ee030bSHidetoshi Shimokawa dump_db(sc, dmach); 219977ee030bSHidetoshi Shimokawa #endif 22009950b741SHidetoshi Shimokawa if ((ir->flag & FWXFERQ_HANDLER) == 0) 22019950b741SHidetoshi Shimokawa FW_GLOCK(fc); 220277ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(sc->ir[dmach].am, BUS_DMASYNC_POSTREAD); 22035a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) { 220477ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)chunk->end; 220577ee030bSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(db_tr->db[ldesc].db.desc.res) 220677ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT; 22075a7ba74dSHidetoshi Shimokawa if (stat == 0) 22085a7ba74dSHidetoshi Shimokawa break; 220977ee030bSHidetoshi Shimokawa 221077ee030bSHidetoshi Shimokawa if (chunk->mbuf != NULL) { 221177ee030bSHidetoshi Shimokawa bus_dmamap_sync(sc->ir[dmach].dmat, db_tr->dma_map, 221277ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTREAD); 221377ee030bSHidetoshi Shimokawa bus_dmamap_unload(sc->ir[dmach].dmat, db_tr->dma_map); 221477ee030bSHidetoshi Shimokawa } else if (ir->buf != NULL) { 221577ee030bSHidetoshi Shimokawa fwdma_sync_multiseg(ir->buf, chunk->poffset, 221677ee030bSHidetoshi Shimokawa ir->bnpacket, BUS_DMASYNC_POSTREAD); 221777ee030bSHidetoshi Shimokawa } else { 221877ee030bSHidetoshi Shimokawa /* XXX */ 2219453130d9SPedro F. Giffuni printf("fwohci_rbuf_update: this shouldn't happened\n"); 222077ee030bSHidetoshi Shimokawa } 222177ee030bSHidetoshi Shimokawa 22225a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stdma, link); 22235a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stvalid, chunk, link); 22245a7ba74dSHidetoshi Shimokawa switch (stat & FWOHCIEV_MASK) { 22253c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 22262b4601d1SHidetoshi Shimokawa chunk->resp = 0; 22273c60ba66SKatsushi Kobayashi break; 22283c60ba66SKatsushi Kobayashi default: 22292b4601d1SHidetoshi Shimokawa chunk->resp = EINVAL; 22305a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, 223177ee030bSHidetoshi Shimokawa "Isochronous receive err %02x(%s)\n", 223277ee030bSHidetoshi Shimokawa stat, fwohcicode[stat & 0x1f]); 22333c60ba66SKatsushi Kobayashi } 22345a7ba74dSHidetoshi Shimokawa w++; 22355a7ba74dSHidetoshi Shimokawa } 22369950b741SHidetoshi Shimokawa if ((ir->flag & FWXFERQ_HANDLER) == 0) 22379950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 22389950b741SHidetoshi Shimokawa if (w == 0) 22399950b741SHidetoshi Shimokawa return; 22409950b741SHidetoshi Shimokawa 22412b4601d1SHidetoshi Shimokawa if (ir->flag & FWXFERQ_HANDLER) 22422b4601d1SHidetoshi Shimokawa ir->hand(ir); 22432b4601d1SHidetoshi Shimokawa else 22445a7ba74dSHidetoshi Shimokawa wakeup(ir); 22453c60ba66SKatsushi Kobayashi } 2246c572b810SHidetoshi Shimokawa 2247c572b810SHidetoshi Shimokawa void 224803161bbcSDoug Rabson dump_dma(struct fwohci_softc *sc, uint32_t ch) 2249c572b810SHidetoshi Shimokawa { 225003161bbcSDoug Rabson uint32_t off, cntl, stat, cmd, match; 22513c60ba66SKatsushi Kobayashi 22523c60ba66SKatsushi Kobayashi if (ch == 0) { 22533c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 22543c60ba66SKatsushi Kobayashi } else if (ch == 1) { 22553c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 22563c60ba66SKatsushi Kobayashi } else if (ch == 2) { 22573c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 22583c60ba66SKatsushi Kobayashi } else if (ch == 3) { 22593c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 22603c60ba66SKatsushi Kobayashi } else if (ch < IRX_CH) { 22613c60ba66SKatsushi Kobayashi off = OHCI_ITCTL(ch - ITX_CH); 22623c60ba66SKatsushi Kobayashi } else { 22633c60ba66SKatsushi Kobayashi off = OHCI_IRCTL(ch - IRX_CH); 22643c60ba66SKatsushi Kobayashi } 22653c60ba66SKatsushi Kobayashi cntl = stat = OREAD(sc, off); 22663c60ba66SKatsushi Kobayashi cmd = OREAD(sc, off + 0xc); 22673c60ba66SKatsushi Kobayashi match = OREAD(sc, off + 0x10); 22683c60ba66SKatsushi Kobayashi 226977ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "ch %1x cntl:0x%08x cmd:0x%08x match:0x%08x\n", 22703c60ba66SKatsushi Kobayashi ch, 22713c60ba66SKatsushi Kobayashi cntl, 22723c60ba66SKatsushi Kobayashi cmd, 22733c60ba66SKatsushi Kobayashi match); 22743c60ba66SKatsushi Kobayashi stat &= 0xffff; 227577ee030bSHidetoshi Shimokawa if (stat) { 22763c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma %d ch:%s%s%s%s%s%s %s(%x)\n", 22773c60ba66SKatsushi Kobayashi ch, 22783c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_RUN ? "RUN," : "", 22793c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "", 22803c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "", 22813c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "", 22823c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "", 22833c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "", 22843c60ba66SKatsushi Kobayashi fwohcicode[stat & 0x1f], 22853c60ba66SKatsushi Kobayashi stat & 0x1f 22863c60ba66SKatsushi Kobayashi ); 22873c60ba66SKatsushi Kobayashi } else { 22883c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma %d ch: Nostat\n", ch); 22893c60ba66SKatsushi Kobayashi } 22903c60ba66SKatsushi Kobayashi } 2291c572b810SHidetoshi Shimokawa 2292c572b810SHidetoshi Shimokawa void 229303161bbcSDoug Rabson dump_db(struct fwohci_softc *sc, uint32_t ch) 2294c572b810SHidetoshi Shimokawa { 22953c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch; 229677ee030bSHidetoshi Shimokawa struct fwohcidb_tr *cp = NULL, *pp, *np = NULL; 2297c4778b5dSHidetoshi Shimokawa struct fwohcidb *curr = NULL, *prev, *next = NULL; 22983c60ba66SKatsushi Kobayashi int idb, jdb; 229903161bbcSDoug Rabson uint32_t cmd, off; 230023667f08SAlexander Kabaev 23013c60ba66SKatsushi Kobayashi if (ch == 0) { 23023c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 23033c60ba66SKatsushi Kobayashi dbch = &sc->atrq; 23043c60ba66SKatsushi Kobayashi } else if (ch == 1) { 23053c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 23063c60ba66SKatsushi Kobayashi dbch = &sc->atrs; 23073c60ba66SKatsushi Kobayashi } else if (ch == 2) { 23083c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 23093c60ba66SKatsushi Kobayashi dbch = &sc->arrq; 23103c60ba66SKatsushi Kobayashi } else if (ch == 3) { 23113c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 23123c60ba66SKatsushi Kobayashi dbch = &sc->arrs; 23133c60ba66SKatsushi Kobayashi } else if (ch < IRX_CH) { 23143c60ba66SKatsushi Kobayashi off = OHCI_ITCTL(ch - ITX_CH); 23153c60ba66SKatsushi Kobayashi dbch = &sc->it[ch - ITX_CH]; 23163c60ba66SKatsushi Kobayashi } else { 23173c60ba66SKatsushi Kobayashi off = OHCI_IRCTL(ch - IRX_CH); 23183c60ba66SKatsushi Kobayashi dbch = &sc->ir[ch - IRX_CH]; 23193c60ba66SKatsushi Kobayashi } 23203c60ba66SKatsushi Kobayashi cmd = OREAD(sc, off + 0xc); 23213c60ba66SKatsushi Kobayashi 23223c60ba66SKatsushi Kobayashi if (dbch->ndb == 0) { 23233c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "No DB is attached ch=%d\n", ch); 23243c60ba66SKatsushi Kobayashi return; 23253c60ba66SKatsushi Kobayashi } 23263c60ba66SKatsushi Kobayashi pp = dbch->top; 23273c60ba66SKatsushi Kobayashi prev = pp->db; 23283c60ba66SKatsushi Kobayashi for (idb = 0; idb < dbch->ndb; idb++) { 23293c60ba66SKatsushi Kobayashi cp = STAILQ_NEXT(pp, link); 23303c60ba66SKatsushi Kobayashi if (cp == NULL) { 23313c60ba66SKatsushi Kobayashi curr = NULL; 23323c60ba66SKatsushi Kobayashi goto outdb; 23333c60ba66SKatsushi Kobayashi } 23343c60ba66SKatsushi Kobayashi np = STAILQ_NEXT(cp, link); 23353c60ba66SKatsushi Kobayashi for (jdb = 0; jdb < dbch->ndesc; jdb++) { 233677ee030bSHidetoshi Shimokawa if ((cmd & 0xfffffff0) == cp->bus_addr) { 23373c60ba66SKatsushi Kobayashi curr = cp->db; 23383c60ba66SKatsushi Kobayashi if (np != NULL) { 23393c60ba66SKatsushi Kobayashi next = np->db; 23403c60ba66SKatsushi Kobayashi } else { 23413c60ba66SKatsushi Kobayashi next = NULL; 23423c60ba66SKatsushi Kobayashi } 23433c60ba66SKatsushi Kobayashi goto outdb; 23443c60ba66SKatsushi Kobayashi } 23453c60ba66SKatsushi Kobayashi } 23463c60ba66SKatsushi Kobayashi pp = STAILQ_NEXT(pp, link); 2347b083b7c9SSam Leffler if (pp == NULL) { 2348b083b7c9SSam Leffler curr = NULL; 2349b083b7c9SSam Leffler goto outdb; 2350b083b7c9SSam Leffler } 23513c60ba66SKatsushi Kobayashi prev = pp->db; 23523c60ba66SKatsushi Kobayashi } 23533c60ba66SKatsushi Kobayashi outdb: 23543c60ba66SKatsushi Kobayashi if (curr != NULL) { 235577ee030bSHidetoshi Shimokawa #if 0 23563c60ba66SKatsushi Kobayashi printf("Prev DB %d\n", ch); 235777ee030bSHidetoshi Shimokawa print_db(pp, prev, ch, dbch->ndesc); 235877ee030bSHidetoshi Shimokawa #endif 23593c60ba66SKatsushi Kobayashi printf("Current DB %d\n", ch); 236077ee030bSHidetoshi Shimokawa print_db(cp, curr, ch, dbch->ndesc); 236177ee030bSHidetoshi Shimokawa #if 0 23623c60ba66SKatsushi Kobayashi printf("Next DB %d\n", ch); 236377ee030bSHidetoshi Shimokawa print_db(np, next, ch, dbch->ndesc); 236477ee030bSHidetoshi Shimokawa #endif 23653c60ba66SKatsushi Kobayashi } else { 23663c60ba66SKatsushi Kobayashi printf("dbdump err ch = %d cmd = 0x%08x\n", ch, cmd); 23673c60ba66SKatsushi Kobayashi } 23683c60ba66SKatsushi Kobayashi return; 23693c60ba66SKatsushi Kobayashi } 2370c572b810SHidetoshi Shimokawa 2371c572b810SHidetoshi Shimokawa void 2372c4778b5dSHidetoshi Shimokawa print_db(struct fwohcidb_tr *db_tr, struct fwohcidb *db, 237303161bbcSDoug Rabson uint32_t ch, uint32_t max) 2374c572b810SHidetoshi Shimokawa { 23753c60ba66SKatsushi Kobayashi fwohcireg_t stat; 23763c60ba66SKatsushi Kobayashi int i, key; 237703161bbcSDoug Rabson uint32_t cmd, res; 23783c60ba66SKatsushi Kobayashi 23793c60ba66SKatsushi Kobayashi if (db == NULL) { 23803c60ba66SKatsushi Kobayashi printf("No Descriptor is found\n"); 23813c60ba66SKatsushi Kobayashi return; 23823c60ba66SKatsushi Kobayashi } 23833c60ba66SKatsushi Kobayashi 23843c60ba66SKatsushi Kobayashi printf("ch = %d\n%8s %s %s %s %s %4s %8s %8s %4s:%4s\n", 23853c60ba66SKatsushi Kobayashi ch, 23863c60ba66SKatsushi Kobayashi "Current", 23873c60ba66SKatsushi Kobayashi "OP ", 23883c60ba66SKatsushi Kobayashi "KEY", 23893c60ba66SKatsushi Kobayashi "INT", 23903c60ba66SKatsushi Kobayashi "BR ", 23913c60ba66SKatsushi Kobayashi "len", 23923c60ba66SKatsushi Kobayashi "Addr", 23933c60ba66SKatsushi Kobayashi "Depend", 23943c60ba66SKatsushi Kobayashi "Stat", 23953c60ba66SKatsushi Kobayashi "Cnt"); 23963c60ba66SKatsushi Kobayashi for (i = 0; i <= max; i++) { 239777ee030bSHidetoshi Shimokawa cmd = FWOHCI_DMA_READ(db[i].db.desc.cmd); 239877ee030bSHidetoshi Shimokawa res = FWOHCI_DMA_READ(db[i].db.desc.res); 239977ee030bSHidetoshi Shimokawa key = cmd & OHCI_KEY_MASK; 240077ee030bSHidetoshi Shimokawa stat = res >> OHCI_STATUS_SHIFT; 240110d3ed64SHidetoshi Shimokawa printf("%08jx %s %s %s %s %5d %08x %08x %04x:%04x", 240210d3ed64SHidetoshi Shimokawa (uintmax_t)db_tr->bus_addr, 240377ee030bSHidetoshi Shimokawa dbcode[(cmd >> 28) & 0xf], 240477ee030bSHidetoshi Shimokawa dbkey[(cmd >> 24) & 0x7], 240577ee030bSHidetoshi Shimokawa dbcond[(cmd >> 20) & 0x3], 240677ee030bSHidetoshi Shimokawa dbcond[(cmd >> 18) & 0x3], 240777ee030bSHidetoshi Shimokawa cmd & OHCI_COUNT_MASK, 240877ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i].db.desc.addr), 240977ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i].db.desc.depend), 241077ee030bSHidetoshi Shimokawa stat, 241177ee030bSHidetoshi Shimokawa res & OHCI_COUNT_MASK); 24123c60ba66SKatsushi Kobayashi if (stat & 0xff00) { 24133c60ba66SKatsushi Kobayashi printf(" %s%s%s%s%s%s %s(%x)\n", 24143c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_RUN ? "RUN," : "", 24153c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "", 24163c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "", 24173c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "", 24183c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "", 24193c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "", 24203c60ba66SKatsushi Kobayashi fwohcicode[stat & 0x1f], 24213c60ba66SKatsushi Kobayashi stat & 0x1f 24223c60ba66SKatsushi Kobayashi ); 24233c60ba66SKatsushi Kobayashi } else { 24243c60ba66SKatsushi Kobayashi printf(" Nostat\n"); 24253c60ba66SKatsushi Kobayashi } 24263c60ba66SKatsushi Kobayashi if (key == OHCI_KEY_ST2) { 24273c60ba66SKatsushi Kobayashi printf("0x%08x 0x%08x 0x%08x 0x%08x\n", 242877ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i + 1].db.immed[0]), 242977ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i + 1].db.immed[1]), 243077ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i + 1].db.immed[2]), 243177ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i + 1].db.immed[3])); 24323c60ba66SKatsushi Kobayashi } 24333c60ba66SKatsushi Kobayashi if (key == OHCI_KEY_DEVICE) { 24343c60ba66SKatsushi Kobayashi return; 24353c60ba66SKatsushi Kobayashi } 243677ee030bSHidetoshi Shimokawa if ((cmd & OHCI_BRANCH_MASK) 24373c60ba66SKatsushi Kobayashi == OHCI_BRANCH_ALWAYS) { 24383c60ba66SKatsushi Kobayashi return; 24393c60ba66SKatsushi Kobayashi } 244077ee030bSHidetoshi Shimokawa if ((cmd & OHCI_CMD_MASK) 24413c60ba66SKatsushi Kobayashi == OHCI_OUTPUT_LAST) { 24423c60ba66SKatsushi Kobayashi return; 24433c60ba66SKatsushi Kobayashi } 244477ee030bSHidetoshi Shimokawa if ((cmd & OHCI_CMD_MASK) 24453c60ba66SKatsushi Kobayashi == OHCI_INPUT_LAST) { 24463c60ba66SKatsushi Kobayashi return; 24473c60ba66SKatsushi Kobayashi } 24483c60ba66SKatsushi Kobayashi if (key == OHCI_KEY_ST2) { 24493c60ba66SKatsushi Kobayashi i++; 24503c60ba66SKatsushi Kobayashi } 24513c60ba66SKatsushi Kobayashi } 24523c60ba66SKatsushi Kobayashi return; 24533c60ba66SKatsushi Kobayashi } 2454c572b810SHidetoshi Shimokawa 2455c572b810SHidetoshi Shimokawa void 2456c572b810SHidetoshi Shimokawa fwohci_ibr(struct firewire_comm *fc) 24573c60ba66SKatsushi Kobayashi { 24583c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 245903161bbcSDoug Rabson uint32_t fun; 24603c60ba66SKatsushi Kobayashi 2461864d7e72SHidetoshi Shimokawa device_printf(fc->dev, "Initiate bus reset\n"); 24623c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 2463ac9f6692SHidetoshi Shimokawa 24643042cc43SSean Bruno FW_GLOCK(fc); 2465ac9f6692SHidetoshi Shimokawa /* 2466c0e9efacSDoug Rabson * Make sure our cached values from the config rom are 2467c0e9efacSDoug Rabson * initialised. 2468c0e9efacSDoug Rabson */ 2469c0e9efacSDoug Rabson OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0])); 2470c0e9efacSDoug Rabson OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2])); 2471c0e9efacSDoug Rabson 2472c0e9efacSDoug Rabson /* 2473ac9f6692SHidetoshi Shimokawa * Set root hold-off bit so that non cyclemaster capable node 2474ac9f6692SHidetoshi Shimokawa * shouldn't became the root node. 2475ac9f6692SHidetoshi Shimokawa */ 24763c60ba66SKatsushi Kobayashi #if 1 24773c60ba66SKatsushi Kobayashi fun = fwphy_rddata(sc, FW_PHY_IBR_REG); 24784ed65ce9SHidetoshi Shimokawa fun |= FW_PHY_IBR | FW_PHY_RHB; 24793c60ba66SKatsushi Kobayashi fun = fwphy_wrdata(sc, FW_PHY_IBR_REG, fun); 24804ed65ce9SHidetoshi Shimokawa #else /* Short bus reset */ 24813c60ba66SKatsushi Kobayashi fun = fwphy_rddata(sc, FW_PHY_ISBR_REG); 24824ed65ce9SHidetoshi Shimokawa fun |= FW_PHY_ISBR | FW_PHY_RHB; 24833c60ba66SKatsushi Kobayashi fun = fwphy_wrdata(sc, FW_PHY_ISBR_REG, fun); 24843c60ba66SKatsushi Kobayashi #endif 24853042cc43SSean Bruno FW_GUNLOCK(fc); 24863c60ba66SKatsushi Kobayashi } 2487c572b810SHidetoshi Shimokawa 2488c572b810SHidetoshi Shimokawa void 2489c572b810SHidetoshi Shimokawa fwohci_txbufdb(struct fwohci_softc *sc, int dmach, struct fw_bulkxfer *bulkxfer) 24903c60ba66SKatsushi Kobayashi { 24913c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr, *fdb_tr; 24923c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch; 2493c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 24943c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 2495c4778b5dSHidetoshi Shimokawa struct fwohci_txpkthdr *ohcifp; 24963c60ba66SKatsushi Kobayashi unsigned short chtag; 24973c60ba66SKatsushi Kobayashi int idb; 24983c60ba66SKatsushi Kobayashi 24999950b741SHidetoshi Shimokawa FW_GLOCK_ASSERT(&sc->fc); 25009950b741SHidetoshi Shimokawa 25013c60ba66SKatsushi Kobayashi dbch = &sc->it[dmach]; 25023c60ba66SKatsushi Kobayashi chtag = sc->it[dmach].xferq.flag & 0xff; 25033c60ba66SKatsushi Kobayashi 25043c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)(bulkxfer->start); 25053c60ba66SKatsushi Kobayashi fdb_tr = (struct fwohcidb_tr *)(bulkxfer->end); 25063c60ba66SKatsushi Kobayashi /* 250777ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %08x %08x\n", bulkxfer, db_tr->bus_addr, fdb_tr->bus_addr); 25083c60ba66SKatsushi Kobayashi */ 250977ee030bSHidetoshi Shimokawa for (idb = 0; idb < dbch->xferq.bnpacket; idb++) { 251053f1eb86SHidetoshi Shimokawa db = db_tr->db; 25113c60ba66SKatsushi Kobayashi fp = (struct fw_pkt *)db_tr->buf; 2512c4778b5dSHidetoshi Shimokawa ohcifp = (struct fwohci_txpkthdr *) db[1].db.immed; 251377ee030bSHidetoshi Shimokawa ohcifp->mode.ld[0] = fp->mode.ld[0]; 2514a1c9e73aSHidetoshi Shimokawa ohcifp->mode.common.spd = 0 & 0x7; 251577ee030bSHidetoshi Shimokawa ohcifp->mode.stream.len = fp->mode.stream.len; 25163c60ba66SKatsushi Kobayashi ohcifp->mode.stream.chtag = chtag; 25173c60ba66SKatsushi Kobayashi ohcifp->mode.stream.tcode = 0xa; 251877ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 251977ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[1].db.immed[0], db[1].db.immed[0]); 252077ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[1].db.immed[1], db[1].db.immed[1]); 252177ee030bSHidetoshi Shimokawa #endif 25223c60ba66SKatsushi Kobayashi 252377ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[2].db.desc.cmd, OHCI_COUNT_MASK); 252477ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[2].db.desc.cmd, fp->mode.stream.len); 252577ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.res, 0); 252653f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */ 252777ee030bSHidetoshi Shimokawa db[2].db.desc.cmd = OHCI_OUTPUT_LAST 25283c60ba66SKatsushi Kobayashi | OHCI_UPDATE 252953f1eb86SHidetoshi Shimokawa | OHCI_BRANCH_ALWAYS; 253053f1eb86SHidetoshi Shimokawa db[0].db.desc.depend = 253153f1eb86SHidetoshi Shimokawa = db[dbch->ndesc - 1].db.desc.depend 253277ee030bSHidetoshi Shimokawa = STAILQ_NEXT(db_tr, link)->bus_addr | dbch->ndesc; 253353f1eb86SHidetoshi Shimokawa #else 253477ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc); 253577ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[dbch->ndesc - 1].db.desc.depend, dbch->ndesc); 253653f1eb86SHidetoshi Shimokawa #endif 25373c60ba66SKatsushi Kobayashi bulkxfer->end = (caddr_t)db_tr; 25383c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 25393c60ba66SKatsushi Kobayashi } 254053f1eb86SHidetoshi Shimokawa db = ((struct fwohcidb_tr *)bulkxfer->end)->db; 254177ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[0].db.desc.depend, 0xf); 254277ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[dbch->ndesc - 1].db.desc.depend, 0xf); 254353f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */ 254453f1eb86SHidetoshi Shimokawa db[dbch->ndesc - 1].db.desc.control |= OHCI_INTERRUPT_ALWAYS; 25454ed65ce9SHidetoshi Shimokawa /* OHCI 1.1 and above */ 254653f1eb86SHidetoshi Shimokawa db[0].db.desc.control |= OHCI_INTERRUPT_ALWAYS; 254753f1eb86SHidetoshi Shimokawa #endif 254853f1eb86SHidetoshi Shimokawa /* 25493c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)bulkxfer->start; 25503c60ba66SKatsushi Kobayashi fdb_tr = (struct fwohcidb_tr *)bulkxfer->end; 255177ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %3d %08x %08x\n", bulkxfer, bulkxfer->npacket, db_tr->bus_addr, fdb_tr->bus_addr); 25523c60ba66SKatsushi Kobayashi */ 25533c60ba66SKatsushi Kobayashi return; 25543c60ba66SKatsushi Kobayashi } 2555c572b810SHidetoshi Shimokawa 2556c572b810SHidetoshi Shimokawa static int 255777ee030bSHidetoshi Shimokawa fwohci_add_tx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr, 255877ee030bSHidetoshi Shimokawa int poffset) 25593c60ba66SKatsushi Kobayashi { 2560c4778b5dSHidetoshi Shimokawa struct fwohcidb *db = db_tr->db; 256177ee030bSHidetoshi Shimokawa struct fw_xferq *it; 25623c60ba66SKatsushi Kobayashi int err = 0; 256377ee030bSHidetoshi Shimokawa 256477ee030bSHidetoshi Shimokawa it = &dbch->xferq; 256577ee030bSHidetoshi Shimokawa if (it->buf == 0) { 25663c60ba66SKatsushi Kobayashi err = EINVAL; 25673c60ba66SKatsushi Kobayashi return err; 25683c60ba66SKatsushi Kobayashi } 256977ee030bSHidetoshi Shimokawa db_tr->buf = fwdma_v_addr(it->buf, poffset); 25703c60ba66SKatsushi Kobayashi db_tr->dbcnt = 3; 25713c60ba66SKatsushi Kobayashi 257277ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.cmd, 257377ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | 8); 2574a1c9e73aSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.addr, 0); 2575c4778b5dSHidetoshi Shimokawa bzero((void *)&db[1].db.immed[0], sizeof(db[1].db.immed)); 257677ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.addr, 257703161bbcSDoug Rabson fwdma_bus_addr(it->buf, poffset) + sizeof(uint32_t)); 257877ee030bSHidetoshi Shimokawa 257977ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.cmd, 258077ee030bSHidetoshi Shimokawa OHCI_OUTPUT_LAST | OHCI_UPDATE | OHCI_BRANCH_ALWAYS); 258153f1eb86SHidetoshi Shimokawa #if 1 258277ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.res, 0); 258377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.res, 0); 258453f1eb86SHidetoshi Shimokawa #endif 258577ee030bSHidetoshi Shimokawa return 0; 25863c60ba66SKatsushi Kobayashi } 2587c572b810SHidetoshi Shimokawa 2588c572b810SHidetoshi Shimokawa int 258977ee030bSHidetoshi Shimokawa fwohci_add_rx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr, 259077ee030bSHidetoshi Shimokawa int poffset, struct fwdma_alloc *dummy_dma) 25913c60ba66SKatsushi Kobayashi { 2592c4778b5dSHidetoshi Shimokawa struct fwohcidb *db = db_tr->db; 259377ee030bSHidetoshi Shimokawa struct fw_xferq *ir; 259477ee030bSHidetoshi Shimokawa int i, ldesc; 259577ee030bSHidetoshi Shimokawa bus_addr_t dbuf[2]; 25963c60ba66SKatsushi Kobayashi int dsiz[2]; 25973c60ba66SKatsushi Kobayashi 259877ee030bSHidetoshi Shimokawa ir = &dbch->xferq; 259977ee030bSHidetoshi Shimokawa if (ir->buf == NULL && (dbch->xferq.flag & FWXFERQ_EXTBUF) == 0) { 26005f3fa234SHidetoshi Shimokawa if (db_tr->buf == NULL) { 26015f3fa234SHidetoshi Shimokawa db_tr->buf = fwdma_malloc_size(dbch->dmat, 26025f3fa234SHidetoshi Shimokawa &db_tr->dma_map, ir->psize, &dbuf[0], 26035f3fa234SHidetoshi Shimokawa BUS_DMA_NOWAIT); 260477ee030bSHidetoshi Shimokawa if (db_tr->buf == NULL) 260577ee030bSHidetoshi Shimokawa return (ENOMEM); 26065f3fa234SHidetoshi Shimokawa } 26073c60ba66SKatsushi Kobayashi db_tr->dbcnt = 1; 260877ee030bSHidetoshi Shimokawa dsiz[0] = ir->psize; 260977ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map, 261077ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREREAD); 26113c60ba66SKatsushi Kobayashi } else { 261277ee030bSHidetoshi Shimokawa db_tr->dbcnt = 0; 261377ee030bSHidetoshi Shimokawa if (dummy_dma != NULL) { 261403161bbcSDoug Rabson dsiz[db_tr->dbcnt] = sizeof(uint32_t); 261577ee030bSHidetoshi Shimokawa dbuf[db_tr->dbcnt++] = dummy_dma->bus_addr; 261677ee030bSHidetoshi Shimokawa } 261777ee030bSHidetoshi Shimokawa dsiz[db_tr->dbcnt] = ir->psize; 261877ee030bSHidetoshi Shimokawa if (ir->buf != NULL) { 261977ee030bSHidetoshi Shimokawa db_tr->buf = fwdma_v_addr(ir->buf, poffset); 262077ee030bSHidetoshi Shimokawa dbuf[db_tr->dbcnt] = fwdma_bus_addr(ir->buf, poffset); 262177ee030bSHidetoshi Shimokawa } 262277ee030bSHidetoshi Shimokawa db_tr->dbcnt++; 26233c60ba66SKatsushi Kobayashi } 26243c60ba66SKatsushi Kobayashi for (i = 0; i < db_tr->dbcnt; i++) { 262577ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.addr, dbuf[i]); 262677ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.cmd, OHCI_INPUT_MORE | dsiz[i]); 262777ee030bSHidetoshi Shimokawa if (ir->flag & FWXFERQ_STREAM) { 262877ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[i].db.desc.cmd, OHCI_UPDATE); 26293c60ba66SKatsushi Kobayashi } 263077ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.res, dsiz[i]); 26313c60ba66SKatsushi Kobayashi } 263277ee030bSHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1; 263377ee030bSHidetoshi Shimokawa if (ir->flag & FWXFERQ_STREAM) { 263477ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_INPUT_LAST); 26353c60ba66SKatsushi Kobayashi } 263677ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_BRANCH_ALWAYS); 263777ee030bSHidetoshi Shimokawa return 0; 26383c60ba66SKatsushi Kobayashi } 2639c572b810SHidetoshi Shimokawa 264077ee030bSHidetoshi Shimokawa 264177ee030bSHidetoshi Shimokawa static int 264277ee030bSHidetoshi Shimokawa fwohci_arcv_swap(struct fw_pkt *fp, int len) 26433c60ba66SKatsushi Kobayashi { 264477ee030bSHidetoshi Shimokawa struct fw_pkt *fp0; 264503161bbcSDoug Rabson uint32_t ld0; 2646c4778b5dSHidetoshi Shimokawa int slen, hlen; 264777ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 264877ee030bSHidetoshi Shimokawa int i; 264977ee030bSHidetoshi Shimokawa #endif 26503c60ba66SKatsushi Kobayashi 265177ee030bSHidetoshi Shimokawa ld0 = FWOHCI_DMA_READ(fp->mode.ld[0]); 265277ee030bSHidetoshi Shimokawa #if 0 265377ee030bSHidetoshi Shimokawa printf("ld0: x%08x\n", ld0); 265477ee030bSHidetoshi Shimokawa #endif 265577ee030bSHidetoshi Shimokawa fp0 = (struct fw_pkt *)&ld0; 2656c4778b5dSHidetoshi Shimokawa /* determine length to swap */ 265777ee030bSHidetoshi Shimokawa switch (fp0->mode.common.tcode) { 265877ee030bSHidetoshi Shimokawa case FWTCODE_RREQQ: 265977ee030bSHidetoshi Shimokawa case FWTCODE_WRES: 266077ee030bSHidetoshi Shimokawa case FWTCODE_WREQQ: 266177ee030bSHidetoshi Shimokawa case FWTCODE_RRESQ: 266277ee030bSHidetoshi Shimokawa case FWOHCITCODE_PHY: 266377ee030bSHidetoshi Shimokawa slen = 12; 26643c60ba66SKatsushi Kobayashi break; 266577ee030bSHidetoshi Shimokawa case FWTCODE_RREQB: 266677ee030bSHidetoshi Shimokawa case FWTCODE_WREQB: 266777ee030bSHidetoshi Shimokawa case FWTCODE_LREQ: 266877ee030bSHidetoshi Shimokawa case FWTCODE_RRESB: 266977ee030bSHidetoshi Shimokawa case FWTCODE_LRES: 267077ee030bSHidetoshi Shimokawa slen = 16; 26713c60ba66SKatsushi Kobayashi break; 26723c60ba66SKatsushi Kobayashi default: 267377ee030bSHidetoshi Shimokawa printf("Unknown tcode %d\n", fp0->mode.common.tcode); 267477ee030bSHidetoshi Shimokawa return (0); 26753c60ba66SKatsushi Kobayashi } 2676c4778b5dSHidetoshi Shimokawa hlen = tinfo[fp0->mode.common.tcode].hdr_len; 2677c4778b5dSHidetoshi Shimokawa if (hlen > len) { 267877ee030bSHidetoshi Shimokawa if (firewire_debug) 267977ee030bSHidetoshi Shimokawa printf("splitted header\n"); 2680c4778b5dSHidetoshi Shimokawa return (-hlen); 26813c60ba66SKatsushi Kobayashi } 268277ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 268377ee030bSHidetoshi Shimokawa for (i = 0; i < slen/4; i++) 268477ee030bSHidetoshi Shimokawa fp->mode.ld[i] = FWOHCI_DMA_READ(fp->mode.ld[i]); 268577ee030bSHidetoshi Shimokawa #endif 2686c4778b5dSHidetoshi Shimokawa return (hlen); 26873c60ba66SKatsushi Kobayashi } 26883c60ba66SKatsushi Kobayashi 26893c60ba66SKatsushi Kobayashi static int 269077ee030bSHidetoshi Shimokawa fwohci_get_plen(struct fwohci_softc *sc, struct fwohci_dbch *dbch, struct fw_pkt *fp) 26913c60ba66SKatsushi Kobayashi { 2692c4778b5dSHidetoshi Shimokawa struct tcode_info *info; 269377ee030bSHidetoshi Shimokawa int r; 26943c60ba66SKatsushi Kobayashi 2695c4778b5dSHidetoshi Shimokawa info = &tinfo[fp->mode.common.tcode]; 269603161bbcSDoug Rabson r = info->hdr_len + sizeof(uint32_t); 2697c4778b5dSHidetoshi Shimokawa if ((info->flag & FWTI_BLOCK_ASY) != 0) 269803161bbcSDoug Rabson r += roundup2(fp->mode.wreqb.len, sizeof(uint32_t)); 2699c4778b5dSHidetoshi Shimokawa 27000cf4488aSHidetoshi Shimokawa if (r == sizeof(uint32_t)) { 2701c4778b5dSHidetoshi Shimokawa /* XXX */ 2702627d85fbSHidetoshi Shimokawa device_printf(sc->fc.dev, "Unknown tcode %d\n", 2703627d85fbSHidetoshi Shimokawa fp->mode.common.tcode); 27040cf4488aSHidetoshi Shimokawa return (-1); 27050cf4488aSHidetoshi Shimokawa } 2706c4778b5dSHidetoshi Shimokawa 2707627d85fbSHidetoshi Shimokawa if (r > dbch->xferq.psize) { 2708627d85fbSHidetoshi Shimokawa device_printf(sc->fc.dev, "Invalid packet length %d\n", r); 27090cf4488aSHidetoshi Shimokawa return (-1); 2710627d85fbSHidetoshi Shimokawa /* panic ? */ 2711627d85fbSHidetoshi Shimokawa } 2712c4778b5dSHidetoshi Shimokawa 2713627d85fbSHidetoshi Shimokawa return r; 27143c60ba66SKatsushi Kobayashi } 27153c60ba66SKatsushi Kobayashi 2716c572b810SHidetoshi Shimokawa static void 27170cf4488aSHidetoshi Shimokawa fwohci_arcv_free_buf(struct fwohci_softc *sc, struct fwohci_dbch *dbch, 27180cf4488aSHidetoshi Shimokawa struct fwohcidb_tr *db_tr, uint32_t off, int wake) 271977ee030bSHidetoshi Shimokawa { 2720c4778b5dSHidetoshi Shimokawa struct fwohcidb *db = &db_tr->db[0]; 272177ee030bSHidetoshi Shimokawa 272277ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db->db.desc.depend, 0xf); 272377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, dbch->xferq.psize); 272477ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(dbch->bottom->db[0].db.desc.depend, 1); 272577ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 272677ee030bSHidetoshi Shimokawa dbch->bottom = db_tr; 27270cf4488aSHidetoshi Shimokawa 27280cf4488aSHidetoshi Shimokawa if (wake) 27290cf4488aSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE); 273077ee030bSHidetoshi Shimokawa } 273177ee030bSHidetoshi Shimokawa 273277ee030bSHidetoshi Shimokawa static void 2733c572b810SHidetoshi Shimokawa fwohci_arcv(struct fwohci_softc *sc, struct fwohci_dbch *dbch, int count) 27343c60ba66SKatsushi Kobayashi { 27353c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 273677ee030bSHidetoshi Shimokawa struct iovec vec[2]; 273777ee030bSHidetoshi Shimokawa struct fw_pkt pktbuf; 273877ee030bSHidetoshi Shimokawa int nvec; 27393c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 274003161bbcSDoug Rabson uint8_t *ld; 27410cf4488aSHidetoshi Shimokawa uint32_t stat, off, status, event; 27423c60ba66SKatsushi Kobayashi u_int spd; 274377ee030bSHidetoshi Shimokawa int len, plen, hlen, pcnt, offset; 27443c60ba66SKatsushi Kobayashi int s; 27453c60ba66SKatsushi Kobayashi caddr_t buf; 27463c60ba66SKatsushi Kobayashi int resCount; 27473c60ba66SKatsushi Kobayashi 27483c60ba66SKatsushi Kobayashi if (&sc->arrq == dbch) { 27493c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 27503c60ba66SKatsushi Kobayashi } else if (&sc->arrs == dbch) { 27513c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 27523c60ba66SKatsushi Kobayashi } else { 27533c60ba66SKatsushi Kobayashi return; 27543c60ba66SKatsushi Kobayashi } 27553c60ba66SKatsushi Kobayashi 27563c60ba66SKatsushi Kobayashi s = splfw(); 27573c60ba66SKatsushi Kobayashi db_tr = dbch->top; 27583c60ba66SKatsushi Kobayashi pcnt = 0; 27593c60ba66SKatsushi Kobayashi /* XXX we cannot handle a packet which lies in more than two buf */ 276077ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD); 276177ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE); 276277ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) >> OHCI_STATUS_SHIFT; 276377ee030bSHidetoshi Shimokawa resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) & OHCI_COUNT_MASK; 276477ee030bSHidetoshi Shimokawa while (status & OHCI_CNTL_DMA_ACTIVE) { 27650cf4488aSHidetoshi Shimokawa #if 0 27660cf4488aSHidetoshi Shimokawa 27670cf4488aSHidetoshi Shimokawa if (off == OHCI_ARQOFF) 27680cf4488aSHidetoshi Shimokawa printf("buf 0x%08x, status 0x%04x, resCount 0x%04x\n", 27690cf4488aSHidetoshi Shimokawa db_tr->bus_addr, status, resCount); 27700cf4488aSHidetoshi Shimokawa #endif 277177ee030bSHidetoshi Shimokawa len = dbch->xferq.psize - resCount; 277203161bbcSDoug Rabson ld = (uint8_t *)db_tr->buf; 277377ee030bSHidetoshi Shimokawa if (dbch->pdb_tr == NULL) { 277477ee030bSHidetoshi Shimokawa len -= dbch->buf_offset; 277577ee030bSHidetoshi Shimokawa ld += dbch->buf_offset; 277677ee030bSHidetoshi Shimokawa } 277777ee030bSHidetoshi Shimokawa if (len > 0) 277877ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map, 277977ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTREAD); 27803c60ba66SKatsushi Kobayashi while (len > 0) { 2781783058faSHidetoshi Shimokawa if (count >= 0 && count-- == 0) 2782783058faSHidetoshi Shimokawa goto out; 278377ee030bSHidetoshi Shimokawa if (dbch->pdb_tr != NULL) { 278477ee030bSHidetoshi Shimokawa /* we have a fragment in previous buffer */ 278577ee030bSHidetoshi Shimokawa int rlen; 27863c60ba66SKatsushi Kobayashi 278777ee030bSHidetoshi Shimokawa offset = dbch->buf_offset; 278877ee030bSHidetoshi Shimokawa if (offset < 0) 278977ee030bSHidetoshi Shimokawa offset = - offset; 279077ee030bSHidetoshi Shimokawa buf = dbch->pdb_tr->buf + offset; 279177ee030bSHidetoshi Shimokawa rlen = dbch->xferq.psize - offset; 279277ee030bSHidetoshi Shimokawa if (firewire_debug) 279377ee030bSHidetoshi Shimokawa printf("rlen=%d, offset=%d\n", 279477ee030bSHidetoshi Shimokawa rlen, dbch->buf_offset); 279577ee030bSHidetoshi Shimokawa if (dbch->buf_offset < 0) { 279677ee030bSHidetoshi Shimokawa /* splitted in header, pull up */ 279777ee030bSHidetoshi Shimokawa char *p; 279877ee030bSHidetoshi Shimokawa 279977ee030bSHidetoshi Shimokawa p = (char *)&pktbuf; 280077ee030bSHidetoshi Shimokawa bcopy(buf, p, rlen); 280177ee030bSHidetoshi Shimokawa p += rlen; 280277ee030bSHidetoshi Shimokawa /* this must be too long but harmless */ 280377ee030bSHidetoshi Shimokawa rlen = sizeof(pktbuf) - rlen; 280477ee030bSHidetoshi Shimokawa if (rlen < 0) 280577ee030bSHidetoshi Shimokawa printf("why rlen < 0\n"); 280677ee030bSHidetoshi Shimokawa bcopy(db_tr->buf, p, rlen); 28073c60ba66SKatsushi Kobayashi ld += rlen; 28083c60ba66SKatsushi Kobayashi len -= rlen; 280977ee030bSHidetoshi Shimokawa hlen = fwohci_arcv_swap(&pktbuf, sizeof(pktbuf)); 28100cf4488aSHidetoshi Shimokawa if (hlen <= 0) { 28110cf4488aSHidetoshi Shimokawa printf("hlen should be positive."); 28120cf4488aSHidetoshi Shimokawa goto err; 28133c60ba66SKatsushi Kobayashi } 281477ee030bSHidetoshi Shimokawa offset = sizeof(pktbuf); 281577ee030bSHidetoshi Shimokawa vec[0].iov_base = (char *)&pktbuf; 281677ee030bSHidetoshi Shimokawa vec[0].iov_len = offset; 28173c60ba66SKatsushi Kobayashi } else { 281877ee030bSHidetoshi Shimokawa /* splitted in payload */ 281977ee030bSHidetoshi Shimokawa offset = rlen; 282077ee030bSHidetoshi Shimokawa vec[0].iov_base = buf; 282177ee030bSHidetoshi Shimokawa vec[0].iov_len = rlen; 282277ee030bSHidetoshi Shimokawa } 282377ee030bSHidetoshi Shimokawa fp=(struct fw_pkt *)vec[0].iov_base; 282477ee030bSHidetoshi Shimokawa nvec = 1; 282577ee030bSHidetoshi Shimokawa } else { 282677ee030bSHidetoshi Shimokawa /* no fragment in previous buffer */ 28273c60ba66SKatsushi Kobayashi fp=(struct fw_pkt *)ld; 282877ee030bSHidetoshi Shimokawa hlen = fwohci_arcv_swap(fp, len); 282977ee030bSHidetoshi Shimokawa if (hlen == 0) 28300cf4488aSHidetoshi Shimokawa goto err; 283177ee030bSHidetoshi Shimokawa if (hlen < 0) { 283277ee030bSHidetoshi Shimokawa dbch->pdb_tr = db_tr; 283377ee030bSHidetoshi Shimokawa dbch->buf_offset = - dbch->buf_offset; 283477ee030bSHidetoshi Shimokawa /* sanity check */ 28350cf4488aSHidetoshi Shimokawa if (resCount != 0) { 28360cf4488aSHidetoshi Shimokawa printf("resCount=%d hlen=%d\n", 28370cf4488aSHidetoshi Shimokawa resCount, hlen); 28380cf4488aSHidetoshi Shimokawa goto err; 28390cf4488aSHidetoshi Shimokawa } 28403c60ba66SKatsushi Kobayashi goto out; 28413c60ba66SKatsushi Kobayashi } 284277ee030bSHidetoshi Shimokawa offset = 0; 284377ee030bSHidetoshi Shimokawa nvec = 0; 28443c60ba66SKatsushi Kobayashi } 284577ee030bSHidetoshi Shimokawa plen = fwohci_get_plen(sc, dbch, fp) - offset; 28463c60ba66SKatsushi Kobayashi if (plen < 0) { 284777ee030bSHidetoshi Shimokawa /* minimum header size + trailer 284877ee030bSHidetoshi Shimokawa = sizeof(fw_pkt) so this shouldn't happens */ 2849c4778b5dSHidetoshi Shimokawa printf("plen(%d) is negative! offset=%d\n", 2850c4778b5dSHidetoshi Shimokawa plen, offset); 28510cf4488aSHidetoshi Shimokawa goto err; 28523c60ba66SKatsushi Kobayashi } 285377ee030bSHidetoshi Shimokawa if (plen > 0) { 285477ee030bSHidetoshi Shimokawa len -= plen; 285577ee030bSHidetoshi Shimokawa if (len < 0) { 285677ee030bSHidetoshi Shimokawa dbch->pdb_tr = db_tr; 285777ee030bSHidetoshi Shimokawa if (firewire_debug) 285877ee030bSHidetoshi Shimokawa printf("splitted payload\n"); 285977ee030bSHidetoshi Shimokawa /* sanity check */ 28600cf4488aSHidetoshi Shimokawa if (resCount != 0) { 28610cf4488aSHidetoshi Shimokawa printf("resCount=%d plen=%d" 28620cf4488aSHidetoshi Shimokawa " len=%d\n", 28630cf4488aSHidetoshi Shimokawa resCount, plen, len); 28640cf4488aSHidetoshi Shimokawa goto err; 28650cf4488aSHidetoshi Shimokawa } 286677ee030bSHidetoshi Shimokawa goto out; 28673c60ba66SKatsushi Kobayashi } 286877ee030bSHidetoshi Shimokawa vec[nvec].iov_base = ld; 286977ee030bSHidetoshi Shimokawa vec[nvec].iov_len = plen; 287077ee030bSHidetoshi Shimokawa nvec++; 28713c60ba66SKatsushi Kobayashi ld += plen; 28723c60ba66SKatsushi Kobayashi } 287303161bbcSDoug Rabson dbch->buf_offset = ld - (uint8_t *)db_tr->buf; 287477ee030bSHidetoshi Shimokawa if (nvec == 0) 287577ee030bSHidetoshi Shimokawa printf("nvec == 0\n"); 287677ee030bSHidetoshi Shimokawa 28773c60ba66SKatsushi Kobayashi /* DMA result-code will be written at the tail of packet */ 28780cf4488aSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(*(uint32_t *)(ld - sizeof(struct fwohci_trailer))); 287977ee030bSHidetoshi Shimokawa #if 0 2880c4778b5dSHidetoshi Shimokawa printf("plen: %d, stat %x\n", 2881c4778b5dSHidetoshi Shimokawa plen ,stat); 288277ee030bSHidetoshi Shimokawa #endif 28830cf4488aSHidetoshi Shimokawa spd = (stat >> 21) & 0x3; 28840cf4488aSHidetoshi Shimokawa event = (stat >> 16) & 0x1f; 28850cf4488aSHidetoshi Shimokawa switch (event) { 28863c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND: 2887864d7e72SHidetoshi Shimokawa #if 0 288873aa55baSHidetoshi Shimokawa printf("fwohci_arcv: ack pending tcode=0x%x..\n", fp->mode.common.tcode); 28893c60ba66SKatsushi Kobayashi #endif 28903c60ba66SKatsushi Kobayashi /* fall through */ 28913c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 2892c4778b5dSHidetoshi Shimokawa { 2893c4778b5dSHidetoshi Shimokawa struct fw_rcv_buf rb; 2894c4778b5dSHidetoshi Shimokawa 289577ee030bSHidetoshi Shimokawa if ((vec[nvec-1].iov_len -= 289677ee030bSHidetoshi Shimokawa sizeof(struct fwohci_trailer)) == 0) 289777ee030bSHidetoshi Shimokawa nvec--; 2898c4778b5dSHidetoshi Shimokawa rb.fc = &sc->fc; 2899c4778b5dSHidetoshi Shimokawa rb.vec = vec; 2900c4778b5dSHidetoshi Shimokawa rb.nvec = nvec; 2901c4778b5dSHidetoshi Shimokawa rb.spd = spd; 2902c4778b5dSHidetoshi Shimokawa fw_rcv(&rb); 29033c60ba66SKatsushi Kobayashi break; 2904c4778b5dSHidetoshi Shimokawa } 29053c60ba66SKatsushi Kobayashi case FWOHCIEV_BUSRST: 29067acf6963SHidetoshi Shimokawa if ((sc->fc.status != FWBUSRESET) && 29077acf6963SHidetoshi Shimokawa (sc->fc.status != FWBUSINIT)) 29083c60ba66SKatsushi Kobayashi printf("got BUSRST packet!?\n"); 29093c60ba66SKatsushi Kobayashi break; 29103c60ba66SKatsushi Kobayashi default: 29110cf4488aSHidetoshi Shimokawa device_printf(sc->fc.dev, 29120cf4488aSHidetoshi Shimokawa "Async DMA Receive error err=%02x %s" 29130cf4488aSHidetoshi Shimokawa " plen=%d offset=%d len=%d status=0x%08x" 29140cf4488aSHidetoshi Shimokawa " tcode=0x%x, stat=0x%08x\n", 29150cf4488aSHidetoshi Shimokawa event, fwohcicode[event], plen, 29160cf4488aSHidetoshi Shimokawa dbch->buf_offset, len, 29170cf4488aSHidetoshi Shimokawa OREAD(sc, OHCI_DMACTL(off)), 29180cf4488aSHidetoshi Shimokawa fp->mode.common.tcode, stat); 29190cf4488aSHidetoshi Shimokawa #if 1 /* XXX */ 29200cf4488aSHidetoshi Shimokawa goto err; 29213c60ba66SKatsushi Kobayashi #endif 29223c60ba66SKatsushi Kobayashi break; 29233c60ba66SKatsushi Kobayashi } 29243c60ba66SKatsushi Kobayashi pcnt++; 292577ee030bSHidetoshi Shimokawa if (dbch->pdb_tr != NULL) { 29260cf4488aSHidetoshi Shimokawa fwohci_arcv_free_buf(sc, dbch, dbch->pdb_tr, 29270cf4488aSHidetoshi Shimokawa off, 1); 292877ee030bSHidetoshi Shimokawa dbch->pdb_tr = NULL; 292977ee030bSHidetoshi Shimokawa } 293077ee030bSHidetoshi Shimokawa 293177ee030bSHidetoshi Shimokawa } 29323c60ba66SKatsushi Kobayashi out: 29333c60ba66SKatsushi Kobayashi if (resCount == 0) { 29343c60ba66SKatsushi Kobayashi /* done on this buffer */ 293577ee030bSHidetoshi Shimokawa if (dbch->pdb_tr == NULL) { 29360cf4488aSHidetoshi Shimokawa fwohci_arcv_free_buf(sc, dbch, db_tr, off, 1); 29373c60ba66SKatsushi Kobayashi dbch->buf_offset = 0; 293877ee030bSHidetoshi Shimokawa } else 293977ee030bSHidetoshi Shimokawa if (dbch->pdb_tr != db_tr) 294077ee030bSHidetoshi Shimokawa printf("pdb_tr != db_tr\n"); 294177ee030bSHidetoshi Shimokawa db_tr = STAILQ_NEXT(db_tr, link); 294277ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) 294377ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT; 294477ee030bSHidetoshi Shimokawa resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) 294577ee030bSHidetoshi Shimokawa & OHCI_COUNT_MASK; 294677ee030bSHidetoshi Shimokawa /* XXX check buffer overrun */ 294777ee030bSHidetoshi Shimokawa dbch->top = db_tr; 29483c60ba66SKatsushi Kobayashi } else { 29493c60ba66SKatsushi Kobayashi dbch->buf_offset = dbch->xferq.psize - resCount; 29503c60ba66SKatsushi Kobayashi break; 29513c60ba66SKatsushi Kobayashi } 29523c60ba66SKatsushi Kobayashi /* XXX make sure DMA is not dead */ 29533c60ba66SKatsushi Kobayashi } 29543c60ba66SKatsushi Kobayashi #if 0 29553c60ba66SKatsushi Kobayashi if (pcnt < 1) 29563c60ba66SKatsushi Kobayashi printf("fwohci_arcv: no packets\n"); 29573c60ba66SKatsushi Kobayashi #endif 29583c60ba66SKatsushi Kobayashi splx(s); 29590cf4488aSHidetoshi Shimokawa return; 29600cf4488aSHidetoshi Shimokawa 29610cf4488aSHidetoshi Shimokawa err: 29620cf4488aSHidetoshi Shimokawa device_printf(sc->fc.dev, "AR DMA status=%x, ", 29630cf4488aSHidetoshi Shimokawa OREAD(sc, OHCI_DMACTL(off))); 29640cf4488aSHidetoshi Shimokawa dbch->pdb_tr = NULL; 29650cf4488aSHidetoshi Shimokawa /* skip until resCount != 0 */ 29660cf4488aSHidetoshi Shimokawa printf(" skip buffer"); 29670cf4488aSHidetoshi Shimokawa while (resCount == 0) { 29680cf4488aSHidetoshi Shimokawa printf(" #"); 29690cf4488aSHidetoshi Shimokawa fwohci_arcv_free_buf(sc, dbch, db_tr, off, 0); 29700cf4488aSHidetoshi Shimokawa db_tr = STAILQ_NEXT(db_tr, link); 29710cf4488aSHidetoshi Shimokawa resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) 29720cf4488aSHidetoshi Shimokawa & OHCI_COUNT_MASK; 297301f31278SSean Bruno } 29740cf4488aSHidetoshi Shimokawa printf(" done\n"); 29750cf4488aSHidetoshi Shimokawa dbch->top = db_tr; 29760cf4488aSHidetoshi Shimokawa dbch->buf_offset = dbch->xferq.psize - resCount; 29770cf4488aSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE); 29780cf4488aSHidetoshi Shimokawa splx(s); 29793c60ba66SKatsushi Kobayashi } 2980