13c60ba66SKatsushi Kobayashi /* 277ee030bSHidetoshi Shimokawa * Copyright (c) 2003 Hidetoshi Shimokawa 33c60ba66SKatsushi Kobayashi * Copyright (c) 1998-2002 Katsushi Kobayashi and Hidetoshi Shimokawa 43c60ba66SKatsushi Kobayashi * All rights reserved. 53c60ba66SKatsushi Kobayashi * 63c60ba66SKatsushi Kobayashi * Redistribution and use in source and binary forms, with or without 73c60ba66SKatsushi Kobayashi * modification, are permitted provided that the following conditions 83c60ba66SKatsushi Kobayashi * are met: 93c60ba66SKatsushi Kobayashi * 1. Redistributions of source code must retain the above copyright 103c60ba66SKatsushi Kobayashi * notice, this list of conditions and the following disclaimer. 113c60ba66SKatsushi Kobayashi * 2. Redistributions in binary form must reproduce the above copyright 123c60ba66SKatsushi Kobayashi * notice, this list of conditions and the following disclaimer in the 133c60ba66SKatsushi Kobayashi * documentation and/or other materials provided with the distribution. 143c60ba66SKatsushi Kobayashi * 3. All advertising materials mentioning features or use of this software 153c60ba66SKatsushi Kobayashi * must display the acknowledgement as bellow: 163c60ba66SKatsushi Kobayashi * 178da326fdSHidetoshi Shimokawa * This product includes software developed by K. Kobayashi and H. Shimokawa 183c60ba66SKatsushi Kobayashi * 193c60ba66SKatsushi Kobayashi * 4. The name of the author may not be used to endorse or promote products 203c60ba66SKatsushi Kobayashi * derived from this software without specific prior written permission. 213c60ba66SKatsushi Kobayashi * 223c60ba66SKatsushi Kobayashi * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 233c60ba66SKatsushi Kobayashi * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 243c60ba66SKatsushi Kobayashi * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 253c60ba66SKatsushi Kobayashi * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, 263c60ba66SKatsushi Kobayashi * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 273c60ba66SKatsushi Kobayashi * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 283c60ba66SKatsushi Kobayashi * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 293c60ba66SKatsushi Kobayashi * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 303c60ba66SKatsushi Kobayashi * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN 313c60ba66SKatsushi Kobayashi * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 323c60ba66SKatsushi Kobayashi * POSSIBILITY OF SUCH DAMAGE. 333c60ba66SKatsushi Kobayashi * 343c60ba66SKatsushi Kobayashi * $FreeBSD$ 353c60ba66SKatsushi Kobayashi * 363c60ba66SKatsushi Kobayashi */ 378da326fdSHidetoshi Shimokawa 383c60ba66SKatsushi Kobayashi #define ATRQ_CH 0 393c60ba66SKatsushi Kobayashi #define ATRS_CH 1 403c60ba66SKatsushi Kobayashi #define ARRQ_CH 2 413c60ba66SKatsushi Kobayashi #define ARRS_CH 3 423c60ba66SKatsushi Kobayashi #define ITX_CH 4 433c60ba66SKatsushi Kobayashi #define IRX_CH 0x24 443c60ba66SKatsushi Kobayashi 453c60ba66SKatsushi Kobayashi #include <sys/param.h> 463c60ba66SKatsushi Kobayashi #include <sys/systm.h> 473c60ba66SKatsushi Kobayashi #include <sys/mbuf.h> 483c60ba66SKatsushi Kobayashi #include <sys/malloc.h> 493c60ba66SKatsushi Kobayashi #include <sys/sockio.h> 503c60ba66SKatsushi Kobayashi #include <sys/bus.h> 513c60ba66SKatsushi Kobayashi #include <sys/kernel.h> 523c60ba66SKatsushi Kobayashi #include <sys/conf.h> 5377ee030bSHidetoshi Shimokawa #include <sys/endian.h> 543c60ba66SKatsushi Kobayashi 553c60ba66SKatsushi Kobayashi #include <machine/bus.h> 563c60ba66SKatsushi Kobayashi 57170e7a20SHidetoshi Shimokawa #if __FreeBSD_version < 500000 58170e7a20SHidetoshi Shimokawa #include <machine/clock.h> /* for DELAY() */ 59170e7a20SHidetoshi Shimokawa #endif 60170e7a20SHidetoshi Shimokawa 613c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire.h> 623c60ba66SKatsushi Kobayashi #include <dev/firewire/firewirereg.h> 6377ee030bSHidetoshi Shimokawa #include <dev/firewire/fwdma.h> 643c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcireg.h> 653c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcivar.h> 663c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire_phy.h> 673c60ba66SKatsushi Kobayashi 683c60ba66SKatsushi Kobayashi #undef OHCI_DEBUG 698da326fdSHidetoshi Shimokawa 703c60ba66SKatsushi Kobayashi static char dbcode[16][0x10]={"OUTM", "OUTL","INPM","INPL", 713c60ba66SKatsushi Kobayashi "STOR","LOAD","NOP ","STOP",}; 7277ee030bSHidetoshi Shimokawa 733c60ba66SKatsushi Kobayashi static char dbkey[8][0x10]={"ST0", "ST1","ST2","ST3", 743c60ba66SKatsushi Kobayashi "UNDEF","REG","SYS","DEV"}; 7577ee030bSHidetoshi Shimokawa static char dbcond[4][0x10]={"NEV","C=1", "C=0", "ALL"}; 763c60ba66SKatsushi Kobayashi char fwohcicode[32][0x20]={ 773c60ba66SKatsushi Kobayashi "No stat","Undef","long","miss Ack err", 783c60ba66SKatsushi Kobayashi "underrun","overrun","desc err", "data read err", 793c60ba66SKatsushi Kobayashi "data write err","bus reset","timeout","tcode err", 803c60ba66SKatsushi Kobayashi "Undef","Undef","unknown event","flushed", 813c60ba66SKatsushi Kobayashi "Undef","ack complete","ack pend","Undef", 823c60ba66SKatsushi Kobayashi "ack busy_X","ack busy_A","ack busy_B","Undef", 833c60ba66SKatsushi Kobayashi "Undef","Undef","Undef","ack tardy", 843c60ba66SKatsushi Kobayashi "Undef","ack data_err","ack type_err",""}; 8577ee030bSHidetoshi Shimokawa 860bc666e0SHidetoshi Shimokawa #define MAX_SPEED 3 870bc666e0SHidetoshi Shimokawa extern char linkspeed[][0x10]; 883c60ba66SKatsushi Kobayashi u_int32_t tagbit[4] = { 1 << 28, 1 << 29, 1 << 30, 1 << 31}; 893c60ba66SKatsushi Kobayashi 903c60ba66SKatsushi Kobayashi static struct tcode_info tinfo[] = { 913c60ba66SKatsushi Kobayashi /* hdr_len block flag*/ 923c60ba66SKatsushi Kobayashi /* 0 WREQQ */ {16, FWTI_REQ | FWTI_TLABEL}, 933c60ba66SKatsushi Kobayashi /* 1 WREQB */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY}, 943c60ba66SKatsushi Kobayashi /* 2 WRES */ {12, FWTI_RES}, 953c60ba66SKatsushi Kobayashi /* 3 XXX */ { 0, 0}, 963c60ba66SKatsushi Kobayashi /* 4 RREQQ */ {12, FWTI_REQ | FWTI_TLABEL}, 973c60ba66SKatsushi Kobayashi /* 5 RREQB */ {16, FWTI_REQ | FWTI_TLABEL}, 983c60ba66SKatsushi Kobayashi /* 6 RRESQ */ {16, FWTI_RES}, 993c60ba66SKatsushi Kobayashi /* 7 RRESB */ {16, FWTI_RES | FWTI_BLOCK_ASY}, 1003c60ba66SKatsushi Kobayashi /* 8 CYCS */ { 0, 0}, 1013c60ba66SKatsushi Kobayashi /* 9 LREQ */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY}, 1023c60ba66SKatsushi Kobayashi /* a STREAM */ { 4, FWTI_REQ | FWTI_BLOCK_STR}, 1033c60ba66SKatsushi Kobayashi /* b LRES */ {16, FWTI_RES | FWTI_BLOCK_ASY}, 1043c60ba66SKatsushi Kobayashi /* c XXX */ { 0, 0}, 1053c60ba66SKatsushi Kobayashi /* d XXX */ { 0, 0}, 1063c60ba66SKatsushi Kobayashi /* e PHY */ {12, FWTI_REQ}, 1073c60ba66SKatsushi Kobayashi /* f XXX */ { 0, 0} 1083c60ba66SKatsushi Kobayashi }; 1093c60ba66SKatsushi Kobayashi 1103c60ba66SKatsushi Kobayashi #define OHCI_WRITE_SIGMASK 0xffff0000 1113c60ba66SKatsushi Kobayashi #define OHCI_READ_SIGMASK 0xffff0000 1123c60ba66SKatsushi Kobayashi 1133c60ba66SKatsushi Kobayashi #define OWRITE(sc, r, x) bus_space_write_4((sc)->bst, (sc)->bsh, (r), (x)) 1143c60ba66SKatsushi Kobayashi #define OREAD(sc, r) bus_space_read_4((sc)->bst, (sc)->bsh, (r)) 1153c60ba66SKatsushi Kobayashi 1163c60ba66SKatsushi Kobayashi static void fwohci_ibr __P((struct firewire_comm *)); 11777ee030bSHidetoshi Shimokawa static void fwohci_db_init __P((struct fwohci_softc *, struct fwohci_dbch *)); 1183c60ba66SKatsushi Kobayashi static void fwohci_db_free __P((struct fwohci_dbch *)); 119783058faSHidetoshi Shimokawa static void fwohci_arcv __P((struct fwohci_softc *, struct fwohci_dbch *, int)); 1203c60ba66SKatsushi Kobayashi static void fwohci_txd __P((struct fwohci_softc *, struct fwohci_dbch *)); 1213c60ba66SKatsushi Kobayashi static void fwohci_start_atq __P((struct firewire_comm *)); 1223c60ba66SKatsushi Kobayashi static void fwohci_start_ats __P((struct firewire_comm *)); 1233c60ba66SKatsushi Kobayashi static void fwohci_start __P((struct fwohci_softc *, struct fwohci_dbch *)); 1243c60ba66SKatsushi Kobayashi static u_int32_t fwphy_wrdata __P(( struct fwohci_softc *, u_int32_t, u_int32_t)); 1253c60ba66SKatsushi Kobayashi static u_int32_t fwphy_rddata __P(( struct fwohci_softc *, u_int32_t)); 1263c60ba66SKatsushi Kobayashi static int fwohci_rx_enable __P((struct fwohci_softc *, struct fwohci_dbch *)); 1273c60ba66SKatsushi Kobayashi static int fwohci_tx_enable __P((struct fwohci_softc *, struct fwohci_dbch *)); 1283c60ba66SKatsushi Kobayashi static int fwohci_irx_enable __P((struct firewire_comm *, int)); 1293c60ba66SKatsushi Kobayashi static int fwohci_irx_disable __P((struct firewire_comm *, int)); 13077ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 1313c60ba66SKatsushi Kobayashi static void fwohci_irx_post __P((struct firewire_comm *, u_int32_t *)); 13277ee030bSHidetoshi Shimokawa #endif 1333c60ba66SKatsushi Kobayashi static int fwohci_itxbuf_enable __P((struct firewire_comm *, int)); 1343c60ba66SKatsushi Kobayashi static int fwohci_itx_disable __P((struct firewire_comm *, int)); 1353c60ba66SKatsushi Kobayashi static void fwohci_timeout __P((void *)); 1363c60ba66SKatsushi Kobayashi static void fwohci_set_intr __P((struct firewire_comm *, int)); 13777ee030bSHidetoshi Shimokawa 13877ee030bSHidetoshi Shimokawa static int fwohci_add_rx_buf __P((struct fwohci_dbch *, struct fwohcidb_tr *, int, struct fwdma_alloc *)); 13977ee030bSHidetoshi Shimokawa static int fwohci_add_tx_buf __P((struct fwohci_dbch *, struct fwohcidb_tr *, int)); 1403c60ba66SKatsushi Kobayashi static void dump_db __P((struct fwohci_softc *, u_int32_t)); 14177ee030bSHidetoshi Shimokawa static void print_db __P((struct fwohcidb_tr *, volatile struct fwohcidb *, u_int32_t , u_int32_t)); 1423c60ba66SKatsushi Kobayashi static void dump_dma __P((struct fwohci_softc *, u_int32_t)); 1433c60ba66SKatsushi Kobayashi static u_int32_t fwohci_cyctimer __P((struct firewire_comm *)); 1443c60ba66SKatsushi Kobayashi static void fwohci_rbuf_update __P((struct fwohci_softc *, int)); 1453c60ba66SKatsushi Kobayashi static void fwohci_tbuf_update __P((struct fwohci_softc *, int)); 1463c60ba66SKatsushi Kobayashi void fwohci_txbufdb __P((struct fwohci_softc *, int , struct fw_bulkxfer *)); 14777ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE 14877ee030bSHidetoshi Shimokawa static void fwohci_complete(void *, int); 14977ee030bSHidetoshi Shimokawa #endif 1503c60ba66SKatsushi Kobayashi 1513c60ba66SKatsushi Kobayashi /* 1523c60ba66SKatsushi Kobayashi * memory allocated for DMA programs 1533c60ba66SKatsushi Kobayashi */ 1543c60ba66SKatsushi Kobayashi #define DMA_PROG_ALLOC (8 * PAGE_SIZE) 1553c60ba66SKatsushi Kobayashi 1563c60ba66SKatsushi Kobayashi /* #define NDB 1024 */ 1573c60ba66SKatsushi Kobayashi #define NDB FWMAXQUEUE 1583c60ba66SKatsushi Kobayashi #define NDVDB (DVBUF * NDB) 1593c60ba66SKatsushi Kobayashi 1603c60ba66SKatsushi Kobayashi #define OHCI_VERSION 0x00 16173aa55baSHidetoshi Shimokawa #define OHCI_ATRETRY 0x08 1623c60ba66SKatsushi Kobayashi #define OHCI_CROMHDR 0x18 1633c60ba66SKatsushi Kobayashi #define OHCI_BUS_OPT 0x20 1643c60ba66SKatsushi Kobayashi #define OHCI_BUSIRMC (1 << 31) 1653c60ba66SKatsushi Kobayashi #define OHCI_BUSCMC (1 << 30) 1663c60ba66SKatsushi Kobayashi #define OHCI_BUSISC (1 << 29) 1673c60ba66SKatsushi Kobayashi #define OHCI_BUSBMC (1 << 28) 1683c60ba66SKatsushi Kobayashi #define OHCI_BUSPMC (1 << 27) 1693c60ba66SKatsushi Kobayashi #define OHCI_BUSFNC OHCI_BUSIRMC | OHCI_BUSCMC | OHCI_BUSISC |\ 1703c60ba66SKatsushi Kobayashi OHCI_BUSBMC | OHCI_BUSPMC 1713c60ba66SKatsushi Kobayashi 1723c60ba66SKatsushi Kobayashi #define OHCI_EUID_HI 0x24 1733c60ba66SKatsushi Kobayashi #define OHCI_EUID_LO 0x28 1743c60ba66SKatsushi Kobayashi 1753c60ba66SKatsushi Kobayashi #define OHCI_CROMPTR 0x34 1763c60ba66SKatsushi Kobayashi #define OHCI_HCCCTL 0x50 1773c60ba66SKatsushi Kobayashi #define OHCI_HCCCTLCLR 0x54 1783c60ba66SKatsushi Kobayashi #define OHCI_AREQHI 0x100 1793c60ba66SKatsushi Kobayashi #define OHCI_AREQHICLR 0x104 1803c60ba66SKatsushi Kobayashi #define OHCI_AREQLO 0x108 1813c60ba66SKatsushi Kobayashi #define OHCI_AREQLOCLR 0x10c 1823c60ba66SKatsushi Kobayashi #define OHCI_PREQHI 0x110 1833c60ba66SKatsushi Kobayashi #define OHCI_PREQHICLR 0x114 1843c60ba66SKatsushi Kobayashi #define OHCI_PREQLO 0x118 1853c60ba66SKatsushi Kobayashi #define OHCI_PREQLOCLR 0x11c 1863c60ba66SKatsushi Kobayashi #define OHCI_PREQUPPER 0x120 1873c60ba66SKatsushi Kobayashi 1883c60ba66SKatsushi Kobayashi #define OHCI_SID_BUF 0x64 1893c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT 0x68 19077ee030bSHidetoshi Shimokawa #define OHCI_SID_ERR (1 << 31) 1913c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT_MASK 0xffc 1923c60ba66SKatsushi Kobayashi 1933c60ba66SKatsushi Kobayashi #define OHCI_IT_STAT 0x90 1943c60ba66SKatsushi Kobayashi #define OHCI_IT_STATCLR 0x94 1953c60ba66SKatsushi Kobayashi #define OHCI_IT_MASK 0x98 1963c60ba66SKatsushi Kobayashi #define OHCI_IT_MASKCLR 0x9c 1973c60ba66SKatsushi Kobayashi 1983c60ba66SKatsushi Kobayashi #define OHCI_IR_STAT 0xa0 1993c60ba66SKatsushi Kobayashi #define OHCI_IR_STATCLR 0xa4 2003c60ba66SKatsushi Kobayashi #define OHCI_IR_MASK 0xa8 2013c60ba66SKatsushi Kobayashi #define OHCI_IR_MASKCLR 0xac 2023c60ba66SKatsushi Kobayashi 2033c60ba66SKatsushi Kobayashi #define OHCI_LNKCTL 0xe0 2043c60ba66SKatsushi Kobayashi #define OHCI_LNKCTLCLR 0xe4 2053c60ba66SKatsushi Kobayashi 2063c60ba66SKatsushi Kobayashi #define OHCI_PHYACCESS 0xec 2073c60ba66SKatsushi Kobayashi #define OHCI_CYCLETIMER 0xf0 2083c60ba66SKatsushi Kobayashi 2093c60ba66SKatsushi Kobayashi #define OHCI_DMACTL(off) (off) 2103c60ba66SKatsushi Kobayashi #define OHCI_DMACTLCLR(off) (off + 4) 2113c60ba66SKatsushi Kobayashi #define OHCI_DMACMD(off) (off + 0xc) 2123c60ba66SKatsushi Kobayashi #define OHCI_DMAMATCH(off) (off + 0x10) 2133c60ba66SKatsushi Kobayashi 2143c60ba66SKatsushi Kobayashi #define OHCI_ATQOFF 0x180 2153c60ba66SKatsushi Kobayashi #define OHCI_ATQCTL OHCI_ATQOFF 2163c60ba66SKatsushi Kobayashi #define OHCI_ATQCTLCLR (OHCI_ATQOFF + 4) 2173c60ba66SKatsushi Kobayashi #define OHCI_ATQCMD (OHCI_ATQOFF + 0xc) 2183c60ba66SKatsushi Kobayashi #define OHCI_ATQMATCH (OHCI_ATQOFF + 0x10) 2193c60ba66SKatsushi Kobayashi 2203c60ba66SKatsushi Kobayashi #define OHCI_ATSOFF 0x1a0 2213c60ba66SKatsushi Kobayashi #define OHCI_ATSCTL OHCI_ATSOFF 2223c60ba66SKatsushi Kobayashi #define OHCI_ATSCTLCLR (OHCI_ATSOFF + 4) 2233c60ba66SKatsushi Kobayashi #define OHCI_ATSCMD (OHCI_ATSOFF + 0xc) 2243c60ba66SKatsushi Kobayashi #define OHCI_ATSMATCH (OHCI_ATSOFF + 0x10) 2253c60ba66SKatsushi Kobayashi 2263c60ba66SKatsushi Kobayashi #define OHCI_ARQOFF 0x1c0 2273c60ba66SKatsushi Kobayashi #define OHCI_ARQCTL OHCI_ARQOFF 2283c60ba66SKatsushi Kobayashi #define OHCI_ARQCTLCLR (OHCI_ARQOFF + 4) 2293c60ba66SKatsushi Kobayashi #define OHCI_ARQCMD (OHCI_ARQOFF + 0xc) 2303c60ba66SKatsushi Kobayashi #define OHCI_ARQMATCH (OHCI_ARQOFF + 0x10) 2313c60ba66SKatsushi Kobayashi 2323c60ba66SKatsushi Kobayashi #define OHCI_ARSOFF 0x1e0 2333c60ba66SKatsushi Kobayashi #define OHCI_ARSCTL OHCI_ARSOFF 2343c60ba66SKatsushi Kobayashi #define OHCI_ARSCTLCLR (OHCI_ARSOFF + 4) 2353c60ba66SKatsushi Kobayashi #define OHCI_ARSCMD (OHCI_ARSOFF + 0xc) 2363c60ba66SKatsushi Kobayashi #define OHCI_ARSMATCH (OHCI_ARSOFF + 0x10) 2373c60ba66SKatsushi Kobayashi 2383c60ba66SKatsushi Kobayashi #define OHCI_ITOFF(CH) (0x200 + 0x10 * (CH)) 2393c60ba66SKatsushi Kobayashi #define OHCI_ITCTL(CH) (OHCI_ITOFF(CH)) 2403c60ba66SKatsushi Kobayashi #define OHCI_ITCTLCLR(CH) (OHCI_ITOFF(CH) + 4) 2413c60ba66SKatsushi Kobayashi #define OHCI_ITCMD(CH) (OHCI_ITOFF(CH) + 0xc) 2423c60ba66SKatsushi Kobayashi 2433c60ba66SKatsushi Kobayashi #define OHCI_IROFF(CH) (0x400 + 0x20 * (CH)) 2443c60ba66SKatsushi Kobayashi #define OHCI_IRCTL(CH) (OHCI_IROFF(CH)) 2453c60ba66SKatsushi Kobayashi #define OHCI_IRCTLCLR(CH) (OHCI_IROFF(CH) + 4) 2463c60ba66SKatsushi Kobayashi #define OHCI_IRCMD(CH) (OHCI_IROFF(CH) + 0xc) 2473c60ba66SKatsushi Kobayashi #define OHCI_IRMATCH(CH) (OHCI_IROFF(CH) + 0x10) 2483c60ba66SKatsushi Kobayashi 2493c60ba66SKatsushi Kobayashi d_ioctl_t fwohci_ioctl; 2503c60ba66SKatsushi Kobayashi 2513c60ba66SKatsushi Kobayashi /* 2523c60ba66SKatsushi Kobayashi * Communication with PHY device 2533c60ba66SKatsushi Kobayashi */ 254c572b810SHidetoshi Shimokawa static u_int32_t 255c572b810SHidetoshi Shimokawa fwphy_wrdata( struct fwohci_softc *sc, u_int32_t addr, u_int32_t data) 2563c60ba66SKatsushi Kobayashi { 2573c60ba66SKatsushi Kobayashi u_int32_t fun; 2583c60ba66SKatsushi Kobayashi 2593c60ba66SKatsushi Kobayashi addr &= 0xf; 2603c60ba66SKatsushi Kobayashi data &= 0xff; 2613c60ba66SKatsushi Kobayashi 2623c60ba66SKatsushi Kobayashi fun = (PHYDEV_WRCMD | (addr << PHYDEV_REGADDR) | (data << PHYDEV_WRDATA)); 2633c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PHYACCESS, fun); 2643c60ba66SKatsushi Kobayashi DELAY(100); 2653c60ba66SKatsushi Kobayashi 2663c60ba66SKatsushi Kobayashi return(fwphy_rddata( sc, addr)); 2673c60ba66SKatsushi Kobayashi } 2683c60ba66SKatsushi Kobayashi 2693c60ba66SKatsushi Kobayashi static u_int32_t 2703c60ba66SKatsushi Kobayashi fwohci_set_bus_manager(struct firewire_comm *fc, u_int node) 2713c60ba66SKatsushi Kobayashi { 2723c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 2733c60ba66SKatsushi Kobayashi int i; 2743c60ba66SKatsushi Kobayashi u_int32_t bm; 2753c60ba66SKatsushi Kobayashi 2763c60ba66SKatsushi Kobayashi #define OHCI_CSR_DATA 0x0c 2773c60ba66SKatsushi Kobayashi #define OHCI_CSR_COMP 0x10 2783c60ba66SKatsushi Kobayashi #define OHCI_CSR_CONT 0x14 2793c60ba66SKatsushi Kobayashi #define OHCI_BUS_MANAGER_ID 0 2803c60ba66SKatsushi Kobayashi 2813c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_DATA, node); 2823c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_COMP, 0x3f); 2833c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_CONT, OHCI_BUS_MANAGER_ID); 2843c60ba66SKatsushi Kobayashi for (i = 0; !(OREAD(sc, OHCI_CSR_CONT) & (1<<31)) && (i < 1000); i++) 2854ed65ce9SHidetoshi Shimokawa DELAY(10); 2863c60ba66SKatsushi Kobayashi bm = OREAD(sc, OHCI_CSR_DATA); 28717c3d42cSHidetoshi Shimokawa if((bm & 0x3f) == 0x3f) 2883c60ba66SKatsushi Kobayashi bm = node; 28917c3d42cSHidetoshi Shimokawa if (bootverbose) 29017c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, 29117c3d42cSHidetoshi Shimokawa "fw_set_bus_manager: %d->%d (loop=%d)\n", bm, node, i); 2923c60ba66SKatsushi Kobayashi 2933c60ba66SKatsushi Kobayashi return(bm); 2943c60ba66SKatsushi Kobayashi } 2953c60ba66SKatsushi Kobayashi 296c572b810SHidetoshi Shimokawa static u_int32_t 297c572b810SHidetoshi Shimokawa fwphy_rddata(struct fwohci_softc *sc, u_int addr) 2983c60ba66SKatsushi Kobayashi { 299e4b13179SHidetoshi Shimokawa u_int32_t fun, stat; 300e4b13179SHidetoshi Shimokawa u_int i, retry = 0; 3013c60ba66SKatsushi Kobayashi 3023c60ba66SKatsushi Kobayashi addr &= 0xf; 303e4b13179SHidetoshi Shimokawa #define MAX_RETRY 100 304e4b13179SHidetoshi Shimokawa again: 305e4b13179SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_REG_FAIL); 3063c60ba66SKatsushi Kobayashi fun = PHYDEV_RDCMD | (addr << PHYDEV_REGADDR); 3073c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PHYACCESS, fun); 308e4b13179SHidetoshi Shimokawa for ( i = 0 ; i < MAX_RETRY ; i ++ ){ 3093c60ba66SKatsushi Kobayashi fun = OREAD(sc, OHCI_PHYACCESS); 3103c60ba66SKatsushi Kobayashi if ((fun & PHYDEV_RDCMD) == 0 && (fun & PHYDEV_RDDONE) != 0) 3113c60ba66SKatsushi Kobayashi break; 3124ed65ce9SHidetoshi Shimokawa DELAY(100); 3133c60ba66SKatsushi Kobayashi } 314e4b13179SHidetoshi Shimokawa if(i >= MAX_RETRY) { 3154ed65ce9SHidetoshi Shimokawa if (bootverbose) 3164ed65ce9SHidetoshi Shimokawa device_printf(sc->fc.dev, "phy read failed(1).\n"); 3171f2361f8SHidetoshi Shimokawa if (++retry < MAX_RETRY) { 3184ed65ce9SHidetoshi Shimokawa DELAY(100); 3191f2361f8SHidetoshi Shimokawa goto again; 3201f2361f8SHidetoshi Shimokawa } 321e4b13179SHidetoshi Shimokawa } 322e4b13179SHidetoshi Shimokawa /* Make sure that SCLK is started */ 323e4b13179SHidetoshi Shimokawa stat = OREAD(sc, FWOHCI_INTSTAT); 324e4b13179SHidetoshi Shimokawa if ((stat & OHCI_INT_REG_FAIL) != 0 || 325e4b13179SHidetoshi Shimokawa ((fun >> PHYDEV_REGADDR) & 0xf) != addr) { 3264ed65ce9SHidetoshi Shimokawa if (bootverbose) 3274ed65ce9SHidetoshi Shimokawa device_printf(sc->fc.dev, "phy read failed(2).\n"); 328e4b13179SHidetoshi Shimokawa if (++retry < MAX_RETRY) { 3294ed65ce9SHidetoshi Shimokawa DELAY(100); 330e4b13179SHidetoshi Shimokawa goto again; 331e4b13179SHidetoshi Shimokawa } 332e4b13179SHidetoshi Shimokawa } 333e4b13179SHidetoshi Shimokawa if (bootverbose || retry >= MAX_RETRY) 334e4b13179SHidetoshi Shimokawa device_printf(sc->fc.dev, 335e4b13179SHidetoshi Shimokawa "fwphy_rddata: loop=%d, retry=%d\n", i, retry); 336e4b13179SHidetoshi Shimokawa #undef MAX_RETRY 3373c60ba66SKatsushi Kobayashi return((fun >> PHYDEV_RDDATA )& 0xff); 3383c60ba66SKatsushi Kobayashi } 3393c60ba66SKatsushi Kobayashi /* Device specific ioctl. */ 3403c60ba66SKatsushi Kobayashi int 3413c60ba66SKatsushi Kobayashi fwohci_ioctl (dev_t dev, u_long cmd, caddr_t data, int flag, fw_proc *td) 3423c60ba66SKatsushi Kobayashi { 3433c60ba66SKatsushi Kobayashi struct firewire_softc *sc; 3443c60ba66SKatsushi Kobayashi struct fwohci_softc *fc; 3453c60ba66SKatsushi Kobayashi int unit = DEV2UNIT(dev); 3463c60ba66SKatsushi Kobayashi int err = 0; 3473c60ba66SKatsushi Kobayashi struct fw_reg_req_t *reg = (struct fw_reg_req_t *) data; 3483c60ba66SKatsushi Kobayashi u_int32_t *dmach = (u_int32_t *) data; 3493c60ba66SKatsushi Kobayashi 3503c60ba66SKatsushi Kobayashi sc = devclass_get_softc(firewire_devclass, unit); 3513c60ba66SKatsushi Kobayashi if(sc == NULL){ 3523c60ba66SKatsushi Kobayashi return(EINVAL); 3533c60ba66SKatsushi Kobayashi } 3543c60ba66SKatsushi Kobayashi fc = (struct fwohci_softc *)sc->fc; 3553c60ba66SKatsushi Kobayashi 3563c60ba66SKatsushi Kobayashi if (!data) 3573c60ba66SKatsushi Kobayashi return(EINVAL); 3583c60ba66SKatsushi Kobayashi 3593c60ba66SKatsushi Kobayashi switch (cmd) { 3603c60ba66SKatsushi Kobayashi case FWOHCI_WRREG: 3613c60ba66SKatsushi Kobayashi #define OHCI_MAX_REG 0x800 3623c60ba66SKatsushi Kobayashi if(reg->addr <= OHCI_MAX_REG){ 3633c60ba66SKatsushi Kobayashi OWRITE(fc, reg->addr, reg->data); 3643c60ba66SKatsushi Kobayashi reg->data = OREAD(fc, reg->addr); 3653c60ba66SKatsushi Kobayashi }else{ 3663c60ba66SKatsushi Kobayashi err = EINVAL; 3673c60ba66SKatsushi Kobayashi } 3683c60ba66SKatsushi Kobayashi break; 3693c60ba66SKatsushi Kobayashi case FWOHCI_RDREG: 3703c60ba66SKatsushi Kobayashi if(reg->addr <= OHCI_MAX_REG){ 3713c60ba66SKatsushi Kobayashi reg->data = OREAD(fc, reg->addr); 3723c60ba66SKatsushi Kobayashi }else{ 3733c60ba66SKatsushi Kobayashi err = EINVAL; 3743c60ba66SKatsushi Kobayashi } 3753c60ba66SKatsushi Kobayashi break; 3763c60ba66SKatsushi Kobayashi /* Read DMA descriptors for debug */ 3773c60ba66SKatsushi Kobayashi case DUMPDMA: 3783c60ba66SKatsushi Kobayashi if(*dmach <= OHCI_MAX_DMA_CH ){ 3793c60ba66SKatsushi Kobayashi dump_dma(fc, *dmach); 3803c60ba66SKatsushi Kobayashi dump_db(fc, *dmach); 3813c60ba66SKatsushi Kobayashi }else{ 3823c60ba66SKatsushi Kobayashi err = EINVAL; 3833c60ba66SKatsushi Kobayashi } 3843c60ba66SKatsushi Kobayashi break; 3853c60ba66SKatsushi Kobayashi default: 3863c60ba66SKatsushi Kobayashi break; 3873c60ba66SKatsushi Kobayashi } 3883c60ba66SKatsushi Kobayashi return err; 3893c60ba66SKatsushi Kobayashi } 390c572b810SHidetoshi Shimokawa 391d0fd7bc6SHidetoshi Shimokawa static int 392d0fd7bc6SHidetoshi Shimokawa fwohci_probe_phy(struct fwohci_softc *sc, device_t dev) 3933c60ba66SKatsushi Kobayashi { 394d0fd7bc6SHidetoshi Shimokawa u_int32_t reg, reg2; 395d0fd7bc6SHidetoshi Shimokawa int e1394a = 1; 396d0fd7bc6SHidetoshi Shimokawa /* 397d0fd7bc6SHidetoshi Shimokawa * probe PHY parameters 398d0fd7bc6SHidetoshi Shimokawa * 0. to prove PHY version, whether compliance of 1394a. 399d0fd7bc6SHidetoshi Shimokawa * 1. to probe maximum speed supported by the PHY and 400d0fd7bc6SHidetoshi Shimokawa * number of port supported by core-logic. 401d0fd7bc6SHidetoshi Shimokawa * It is not actually available port on your PC . 402d0fd7bc6SHidetoshi Shimokawa */ 403d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS); 404d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, FW_PHY_SPD_REG); 405d0fd7bc6SHidetoshi Shimokawa 406d0fd7bc6SHidetoshi Shimokawa if((reg >> 5) != 7 ){ 407d0fd7bc6SHidetoshi Shimokawa sc->fc.mode &= ~FWPHYASYST; 408d0fd7bc6SHidetoshi Shimokawa sc->fc.nport = reg & FW_PHY_NP; 409d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = reg & FW_PHY_SPD >> 6; 410d0fd7bc6SHidetoshi Shimokawa if (sc->fc.speed > MAX_SPEED) { 411d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "invalid speed %d (fixed to %d).\n", 412d0fd7bc6SHidetoshi Shimokawa sc->fc.speed, MAX_SPEED); 413d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = MAX_SPEED; 414d0fd7bc6SHidetoshi Shimokawa } 415d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 41694b6f028SHidetoshi Shimokawa "Phy 1394 only %s, %d ports.\n", 41794b6f028SHidetoshi Shimokawa linkspeed[sc->fc.speed], sc->fc.nport); 418d0fd7bc6SHidetoshi Shimokawa }else{ 419d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_rddata(sc, FW_PHY_ESPD_REG); 420d0fd7bc6SHidetoshi Shimokawa sc->fc.mode |= FWPHYASYST; 421d0fd7bc6SHidetoshi Shimokawa sc->fc.nport = reg & FW_PHY_NP; 422d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = (reg2 & FW_PHY_ESPD) >> 5; 423d0fd7bc6SHidetoshi Shimokawa if (sc->fc.speed > MAX_SPEED) { 424d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "invalid speed %d (fixed to %d).\n", 425d0fd7bc6SHidetoshi Shimokawa sc->fc.speed, MAX_SPEED); 426d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = MAX_SPEED; 427d0fd7bc6SHidetoshi Shimokawa } 428d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 42994b6f028SHidetoshi Shimokawa "Phy 1394a available %s, %d ports.\n", 43094b6f028SHidetoshi Shimokawa linkspeed[sc->fc.speed], sc->fc.nport); 431d0fd7bc6SHidetoshi Shimokawa 432d0fd7bc6SHidetoshi Shimokawa /* check programPhyEnable */ 433d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_rddata(sc, 5); 434d0fd7bc6SHidetoshi Shimokawa #if 0 435d0fd7bc6SHidetoshi Shimokawa if (e1394a && (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_PRPHY)) { 436d0fd7bc6SHidetoshi Shimokawa #else /* XXX force to enable 1394a */ 437d0fd7bc6SHidetoshi Shimokawa if (e1394a) { 438d0fd7bc6SHidetoshi Shimokawa #endif 439d0fd7bc6SHidetoshi Shimokawa if (bootverbose) 440d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 441d0fd7bc6SHidetoshi Shimokawa "Enable 1394a Enhancements\n"); 442d0fd7bc6SHidetoshi Shimokawa /* enable EAA EMC */ 443d0fd7bc6SHidetoshi Shimokawa reg2 |= 0x03; 444d0fd7bc6SHidetoshi Shimokawa /* set aPhyEnhanceEnable */ 445d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_PHYEN); 446d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_PRPHY); 447d0fd7bc6SHidetoshi Shimokawa } else { 448d0fd7bc6SHidetoshi Shimokawa /* for safe */ 449d0fd7bc6SHidetoshi Shimokawa reg2 &= ~0x83; 450d0fd7bc6SHidetoshi Shimokawa } 451d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_wrdata(sc, 5, reg2); 452d0fd7bc6SHidetoshi Shimokawa } 453d0fd7bc6SHidetoshi Shimokawa 454d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, FW_PHY_SPD_REG); 455d0fd7bc6SHidetoshi Shimokawa if((reg >> 5) == 7 ){ 456d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, 4); 457d0fd7bc6SHidetoshi Shimokawa reg |= 1 << 6; 458d0fd7bc6SHidetoshi Shimokawa fwphy_wrdata(sc, 4, reg); 459d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, 4); 460d0fd7bc6SHidetoshi Shimokawa } 461d0fd7bc6SHidetoshi Shimokawa return 0; 462d0fd7bc6SHidetoshi Shimokawa } 463d0fd7bc6SHidetoshi Shimokawa 464d0fd7bc6SHidetoshi Shimokawa 465d0fd7bc6SHidetoshi Shimokawa void 466d0fd7bc6SHidetoshi Shimokawa fwohci_reset(struct fwohci_softc *sc, device_t dev) 467d0fd7bc6SHidetoshi Shimokawa { 46894b6f028SHidetoshi Shimokawa int i, max_rec, speed; 4693c60ba66SKatsushi Kobayashi u_int32_t reg, reg2; 4703c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 471d0fd7bc6SHidetoshi Shimokawa 472d0fd7bc6SHidetoshi Shimokawa /* Disable interrupt */ 473d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, ~0); 474d0fd7bc6SHidetoshi Shimokawa 475d0fd7bc6SHidetoshi Shimokawa /* Now stopping all DMA channel */ 476d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN); 477d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN); 478d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 479d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 480d0fd7bc6SHidetoshi Shimokawa 481d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASKCLR, ~0); 482d0fd7bc6SHidetoshi Shimokawa for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 483d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN); 484d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN); 485d0fd7bc6SHidetoshi Shimokawa } 486d0fd7bc6SHidetoshi Shimokawa 487d0fd7bc6SHidetoshi Shimokawa /* FLUSH FIFO and reset Transmitter/Reciever */ 488d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET); 489d0fd7bc6SHidetoshi Shimokawa if (bootverbose) 490d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "resetting OHCI..."); 491d0fd7bc6SHidetoshi Shimokawa i = 0; 492d0fd7bc6SHidetoshi Shimokawa while(OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_RESET) { 493d0fd7bc6SHidetoshi Shimokawa if (i++ > 100) break; 494d0fd7bc6SHidetoshi Shimokawa DELAY(1000); 495d0fd7bc6SHidetoshi Shimokawa } 496d0fd7bc6SHidetoshi Shimokawa if (bootverbose) 497d0fd7bc6SHidetoshi Shimokawa printf("done (loop=%d)\n", i); 498d0fd7bc6SHidetoshi Shimokawa 49994b6f028SHidetoshi Shimokawa /* Probe phy */ 50094b6f028SHidetoshi Shimokawa fwohci_probe_phy(sc, dev); 50194b6f028SHidetoshi Shimokawa 50294b6f028SHidetoshi Shimokawa /* Probe link */ 503d0fd7bc6SHidetoshi Shimokawa reg = OREAD(sc, OHCI_BUS_OPT); 504d0fd7bc6SHidetoshi Shimokawa reg2 = reg | OHCI_BUSFNC; 50594b6f028SHidetoshi Shimokawa max_rec = (reg & 0x0000f000) >> 12; 50694b6f028SHidetoshi Shimokawa speed = (reg & 0x00000007); 50794b6f028SHidetoshi Shimokawa device_printf(dev, "Link %s, max_rec %d bytes.\n", 50894b6f028SHidetoshi Shimokawa linkspeed[speed], MAXREC(max_rec)); 50994b6f028SHidetoshi Shimokawa /* XXX fix max_rec */ 51094b6f028SHidetoshi Shimokawa sc->fc.maxrec = sc->fc.speed + 8; 51194b6f028SHidetoshi Shimokawa if (max_rec != sc->fc.maxrec) { 51294b6f028SHidetoshi Shimokawa reg2 = (reg2 & 0xffff0fff) | (sc->fc.maxrec << 12); 51394b6f028SHidetoshi Shimokawa device_printf(dev, "max_rec %d -> %d\n", 51494b6f028SHidetoshi Shimokawa MAXREC(max_rec), MAXREC(sc->fc.maxrec)); 51594b6f028SHidetoshi Shimokawa } 516d0fd7bc6SHidetoshi Shimokawa if (bootverbose) 517d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "BUS_OPT 0x%x -> 0x%x\n", reg, reg2); 518d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_BUS_OPT, reg2); 519d0fd7bc6SHidetoshi Shimokawa 52094b6f028SHidetoshi Shimokawa /* Initialize registers */ 521d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_CROMHDR, sc->fc.config_rom[0]); 52277ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_CROMPTR, sc->crom_dma.bus_addr); 523d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_BIGEND); 524d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_POSTWR); 52577ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_SID_BUF, sc->sid_dma.bus_addr); 526d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_SID); 527d0fd7bc6SHidetoshi Shimokawa fw_busreset(&sc->fc); 5289339321dSHidetoshi Shimokawa 52994b6f028SHidetoshi Shimokawa /* Enable link */ 53094b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LINKEN); 53194b6f028SHidetoshi Shimokawa 53294b6f028SHidetoshi Shimokawa /* Force to start async RX DMA */ 5339339321dSHidetoshi Shimokawa sc->arrq.xferq.flag &= ~FWXFERQ_RUNNING; 5349339321dSHidetoshi Shimokawa sc->arrs.xferq.flag &= ~FWXFERQ_RUNNING; 535d0fd7bc6SHidetoshi Shimokawa fwohci_rx_enable(sc, &sc->arrq); 536d0fd7bc6SHidetoshi Shimokawa fwohci_rx_enable(sc, &sc->arrs); 537d0fd7bc6SHidetoshi Shimokawa 53894b6f028SHidetoshi Shimokawa /* Initialize async TX */ 53994b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD); 54094b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD); 541630529adSHidetoshi Shimokawa 54294b6f028SHidetoshi Shimokawa /* AT Retries */ 54394b6f028SHidetoshi Shimokawa OWRITE(sc, FWOHCI_RETRY, 54494b6f028SHidetoshi Shimokawa /* CycleLimit PhyRespRetries ATRespRetries ATReqRetries */ 54594b6f028SHidetoshi Shimokawa (0xffff << 16 ) | (0x0f << 8) | (0x0f << 4) | 0x0f) ; 546630529adSHidetoshi Shimokawa 547630529adSHidetoshi Shimokawa sc->atrq.top = STAILQ_FIRST(&sc->atrq.db_trq); 548630529adSHidetoshi Shimokawa sc->atrs.top = STAILQ_FIRST(&sc->atrs.db_trq); 549630529adSHidetoshi Shimokawa sc->atrq.bottom = sc->atrq.top; 550630529adSHidetoshi Shimokawa sc->atrs.bottom = sc->atrs.top; 551630529adSHidetoshi Shimokawa 552d0fd7bc6SHidetoshi Shimokawa for( i = 0, db_tr = sc->atrq.top; i < sc->atrq.ndb ; 553d0fd7bc6SHidetoshi Shimokawa i ++, db_tr = STAILQ_NEXT(db_tr, link)){ 554d0fd7bc6SHidetoshi Shimokawa db_tr->xfer = NULL; 555d0fd7bc6SHidetoshi Shimokawa } 556d0fd7bc6SHidetoshi Shimokawa for( i = 0, db_tr = sc->atrs.top; i < sc->atrs.ndb ; 557d0fd7bc6SHidetoshi Shimokawa i ++, db_tr = STAILQ_NEXT(db_tr, link)){ 558d0fd7bc6SHidetoshi Shimokawa db_tr->xfer = NULL; 559d0fd7bc6SHidetoshi Shimokawa } 560d0fd7bc6SHidetoshi Shimokawa 56194b6f028SHidetoshi Shimokawa 56294b6f028SHidetoshi Shimokawa /* Enable interrupt */ 563d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, 564d0fd7bc6SHidetoshi Shimokawa OHCI_INT_ERR | OHCI_INT_PHY_SID 565d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS 566d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS 567d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_PHY_BUS_R | OHCI_INT_PW_ERR); 568d0fd7bc6SHidetoshi Shimokawa fwohci_set_intr(&sc->fc, 1); 569d0fd7bc6SHidetoshi Shimokawa 570d0fd7bc6SHidetoshi Shimokawa } 571d0fd7bc6SHidetoshi Shimokawa 572d0fd7bc6SHidetoshi Shimokawa int 573d0fd7bc6SHidetoshi Shimokawa fwohci_init(struct fwohci_softc *sc, device_t dev) 574d0fd7bc6SHidetoshi Shimokawa { 575d0fd7bc6SHidetoshi Shimokawa int i; 576d0fd7bc6SHidetoshi Shimokawa u_int32_t reg; 577c547b896SHidetoshi Shimokawa u_int8_t ui[8]; 5783c60ba66SKatsushi Kobayashi 57977ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE 58077ee030bSHidetoshi Shimokawa TASK_INIT(&sc->fwohci_task_complete, 0, fwohci_complete, sc); 58177ee030bSHidetoshi Shimokawa #endif 58277ee030bSHidetoshi Shimokawa 5833c60ba66SKatsushi Kobayashi reg = OREAD(sc, OHCI_VERSION); 5843c60ba66SKatsushi Kobayashi device_printf(dev, "OHCI version %x.%x (ROM=%d)\n", 5853c60ba66SKatsushi Kobayashi (reg>>16) & 0xff, reg & 0xff, (reg>>24) & 1); 5863c60ba66SKatsushi Kobayashi 5877054e848SHidetoshi Shimokawa /* Available Isochrounous DMA channel probe */ 5887054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASK, 0xffffffff); 5897054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASK, 0xffffffff); 5907054e848SHidetoshi Shimokawa reg = OREAD(sc, OHCI_IT_MASK) & OREAD(sc, OHCI_IR_MASK); 5917054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASKCLR, 0xffffffff); 5927054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASKCLR, 0xffffffff); 5937054e848SHidetoshi Shimokawa for (i = 0; i < 0x20; i++) 5947054e848SHidetoshi Shimokawa if ((reg & (1 << i)) == 0) 5957054e848SHidetoshi Shimokawa break; 5963c60ba66SKatsushi Kobayashi sc->fc.nisodma = i; 5973c60ba66SKatsushi Kobayashi device_printf(dev, "No. of Isochronous channel is %d.\n", i); 5983c60ba66SKatsushi Kobayashi 5993c60ba66SKatsushi Kobayashi sc->fc.arq = &sc->arrq.xferq; 6003c60ba66SKatsushi Kobayashi sc->fc.ars = &sc->arrs.xferq; 6013c60ba66SKatsushi Kobayashi sc->fc.atq = &sc->atrq.xferq; 6023c60ba66SKatsushi Kobayashi sc->fc.ats = &sc->atrs.xferq; 6033c60ba66SKatsushi Kobayashi 60477ee030bSHidetoshi Shimokawa sc->arrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 60577ee030bSHidetoshi Shimokawa sc->arrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 60677ee030bSHidetoshi Shimokawa sc->atrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 60777ee030bSHidetoshi Shimokawa sc->atrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 60877ee030bSHidetoshi Shimokawa 6093c60ba66SKatsushi Kobayashi sc->arrq.xferq.start = NULL; 6103c60ba66SKatsushi Kobayashi sc->arrs.xferq.start = NULL; 6113c60ba66SKatsushi Kobayashi sc->atrq.xferq.start = fwohci_start_atq; 6123c60ba66SKatsushi Kobayashi sc->atrs.xferq.start = fwohci_start_ats; 6133c60ba66SKatsushi Kobayashi 61477ee030bSHidetoshi Shimokawa sc->arrq.xferq.buf = NULL; 61577ee030bSHidetoshi Shimokawa sc->arrs.xferq.buf = NULL; 61677ee030bSHidetoshi Shimokawa sc->atrq.xferq.buf = NULL; 61777ee030bSHidetoshi Shimokawa sc->atrs.xferq.buf = NULL; 6183c60ba66SKatsushi Kobayashi 6196cada79aSHidetoshi Shimokawa sc->arrq.xferq.dmach = -1; 6206cada79aSHidetoshi Shimokawa sc->arrs.xferq.dmach = -1; 6216cada79aSHidetoshi Shimokawa sc->atrq.xferq.dmach = -1; 6226cada79aSHidetoshi Shimokawa sc->atrs.xferq.dmach = -1; 6236cada79aSHidetoshi Shimokawa 6243c60ba66SKatsushi Kobayashi sc->arrq.ndesc = 1; 6253c60ba66SKatsushi Kobayashi sc->arrs.ndesc = 1; 626645394e6SHidetoshi Shimokawa sc->atrq.ndesc = 8; /* equal to maximum of mbuf chains */ 627645394e6SHidetoshi Shimokawa sc->atrs.ndesc = 2; 6283c60ba66SKatsushi Kobayashi 6293c60ba66SKatsushi Kobayashi sc->arrq.ndb = NDB; 6303c60ba66SKatsushi Kobayashi sc->arrs.ndb = NDB / 2; 6313c60ba66SKatsushi Kobayashi sc->atrq.ndb = NDB; 6323c60ba66SKatsushi Kobayashi sc->atrs.ndb = NDB / 2; 6333c60ba66SKatsushi Kobayashi 6343c60ba66SKatsushi Kobayashi for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 6353c60ba66SKatsushi Kobayashi sc->fc.it[i] = &sc->it[i].xferq; 6363c60ba66SKatsushi Kobayashi sc->fc.ir[i] = &sc->ir[i].xferq; 6376cada79aSHidetoshi Shimokawa sc->it[i].xferq.dmach = i; 6386cada79aSHidetoshi Shimokawa sc->ir[i].xferq.dmach = i; 6393c60ba66SKatsushi Kobayashi sc->it[i].ndb = 0; 6403c60ba66SKatsushi Kobayashi sc->ir[i].ndb = 0; 6413c60ba66SKatsushi Kobayashi } 6423c60ba66SKatsushi Kobayashi 6433c60ba66SKatsushi Kobayashi sc->fc.tcode = tinfo; 64477ee030bSHidetoshi Shimokawa sc->fc.dev = dev; 6453c60ba66SKatsushi Kobayashi 64677ee030bSHidetoshi Shimokawa sc->fc.config_rom = fwdma_malloc(&sc->fc, CROMSIZE, CROMSIZE, 64777ee030bSHidetoshi Shimokawa &sc->crom_dma, BUS_DMA_WAITOK); 64877ee030bSHidetoshi Shimokawa if(sc->fc.config_rom == NULL){ 64977ee030bSHidetoshi Shimokawa device_printf(dev, "config_rom alloc failed."); 6503c60ba66SKatsushi Kobayashi return ENOMEM; 6513c60ba66SKatsushi Kobayashi } 6523c60ba66SKatsushi Kobayashi 6530bc666e0SHidetoshi Shimokawa #if 0 6540bc666e0SHidetoshi Shimokawa bzero(&sc->fc.config_rom[0], CROMSIZE); 6553c60ba66SKatsushi Kobayashi sc->fc.config_rom[1] = 0x31333934; 6563c60ba66SKatsushi Kobayashi sc->fc.config_rom[2] = 0xf000a002; 6573c60ba66SKatsushi Kobayashi sc->fc.config_rom[3] = OREAD(sc, OHCI_EUID_HI); 6583c60ba66SKatsushi Kobayashi sc->fc.config_rom[4] = OREAD(sc, OHCI_EUID_LO); 6593c60ba66SKatsushi Kobayashi sc->fc.config_rom[5] = 0; 6603c60ba66SKatsushi Kobayashi sc->fc.config_rom[0] = (4 << 24) | (5 << 16); 6613c60ba66SKatsushi Kobayashi 6623c60ba66SKatsushi Kobayashi sc->fc.config_rom[0] |= fw_crc16(&sc->fc.config_rom[1], 5*4); 66377ee030bSHidetoshi Shimokawa #endif 6643c60ba66SKatsushi Kobayashi 6653c60ba66SKatsushi Kobayashi 6663c60ba66SKatsushi Kobayashi /* SID recieve buffer must allign 2^11 */ 6673c60ba66SKatsushi Kobayashi #define OHCI_SIDSIZE (1 << 11) 66877ee030bSHidetoshi Shimokawa sc->sid_buf = fwdma_malloc(&sc->fc, OHCI_SIDSIZE, OHCI_SIDSIZE, 66977ee030bSHidetoshi Shimokawa &sc->sid_dma, BUS_DMA_WAITOK); 67077ee030bSHidetoshi Shimokawa if (sc->sid_buf == NULL) { 67177ee030bSHidetoshi Shimokawa device_printf(dev, "sid_buf alloc failed."); 67216e0f484SHidetoshi Shimokawa return ENOMEM; 67316e0f484SHidetoshi Shimokawa } 6743c60ba66SKatsushi Kobayashi 67577ee030bSHidetoshi Shimokawa fwdma_malloc(&sc->fc, sizeof(u_int32_t), sizeof(u_int32_t), 67677ee030bSHidetoshi Shimokawa &sc->dummy_dma, BUS_DMA_WAITOK); 67777ee030bSHidetoshi Shimokawa 67877ee030bSHidetoshi Shimokawa if (sc->dummy_dma.v_addr == NULL) { 67977ee030bSHidetoshi Shimokawa device_printf(dev, "dummy_dma alloc failed."); 68077ee030bSHidetoshi Shimokawa return ENOMEM; 68177ee030bSHidetoshi Shimokawa } 68277ee030bSHidetoshi Shimokawa 68377ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->arrq); 6841f2361f8SHidetoshi Shimokawa if ((sc->arrq.flags & FWOHCI_DBCH_INIT) == 0) 6851f2361f8SHidetoshi Shimokawa return ENOMEM; 6861f2361f8SHidetoshi Shimokawa 68777ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->arrs); 6881f2361f8SHidetoshi Shimokawa if ((sc->arrs.flags & FWOHCI_DBCH_INIT) == 0) 6891f2361f8SHidetoshi Shimokawa return ENOMEM; 6903c60ba66SKatsushi Kobayashi 69177ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->atrq); 6921f2361f8SHidetoshi Shimokawa if ((sc->atrq.flags & FWOHCI_DBCH_INIT) == 0) 6931f2361f8SHidetoshi Shimokawa return ENOMEM; 6941f2361f8SHidetoshi Shimokawa 69577ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->atrs); 6961f2361f8SHidetoshi Shimokawa if ((sc->atrs.flags & FWOHCI_DBCH_INIT) == 0) 6971f2361f8SHidetoshi Shimokawa return ENOMEM; 6983c60ba66SKatsushi Kobayashi 699c547b896SHidetoshi Shimokawa sc->fc.eui.hi = OREAD(sc, FWOHCIGUID_H); 700c547b896SHidetoshi Shimokawa sc->fc.eui.lo = OREAD(sc, FWOHCIGUID_L); 701c547b896SHidetoshi Shimokawa for( i = 0 ; i < 8 ; i ++) 702c547b896SHidetoshi Shimokawa ui[i] = FW_EUI64_BYTE(&sc->fc.eui,i); 7033c60ba66SKatsushi Kobayashi device_printf(dev, "EUI64 %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n", 704c547b896SHidetoshi Shimokawa ui[0], ui[1], ui[2], ui[3], ui[4], ui[5], ui[6], ui[7]); 705c547b896SHidetoshi Shimokawa 7063c60ba66SKatsushi Kobayashi sc->fc.ioctl = fwohci_ioctl; 7073c60ba66SKatsushi Kobayashi sc->fc.cyctimer = fwohci_cyctimer; 7083c60ba66SKatsushi Kobayashi sc->fc.set_bmr = fwohci_set_bus_manager; 7093c60ba66SKatsushi Kobayashi sc->fc.ibr = fwohci_ibr; 7103c60ba66SKatsushi Kobayashi sc->fc.irx_enable = fwohci_irx_enable; 7113c60ba66SKatsushi Kobayashi sc->fc.irx_disable = fwohci_irx_disable; 7123c60ba66SKatsushi Kobayashi 7133c60ba66SKatsushi Kobayashi sc->fc.itx_enable = fwohci_itxbuf_enable; 7143c60ba66SKatsushi Kobayashi sc->fc.itx_disable = fwohci_itx_disable; 71577ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 7163c60ba66SKatsushi Kobayashi sc->fc.irx_post = fwohci_irx_post; 71777ee030bSHidetoshi Shimokawa #else 71877ee030bSHidetoshi Shimokawa sc->fc.irx_post = NULL; 71977ee030bSHidetoshi Shimokawa #endif 7203c60ba66SKatsushi Kobayashi sc->fc.itx_post = NULL; 7213c60ba66SKatsushi Kobayashi sc->fc.timeout = fwohci_timeout; 7223c60ba66SKatsushi Kobayashi sc->fc.poll = fwohci_poll; 7233c60ba66SKatsushi Kobayashi sc->fc.set_intr = fwohci_set_intr; 724c572b810SHidetoshi Shimokawa 72577ee030bSHidetoshi Shimokawa sc->intmask = sc->irstat = sc->itstat = 0; 72677ee030bSHidetoshi Shimokawa 727d0fd7bc6SHidetoshi Shimokawa fw_init(&sc->fc); 728d0fd7bc6SHidetoshi Shimokawa fwohci_reset(sc, dev); 7293c60ba66SKatsushi Kobayashi 730d0fd7bc6SHidetoshi Shimokawa return 0; 7313c60ba66SKatsushi Kobayashi } 732c572b810SHidetoshi Shimokawa 733c572b810SHidetoshi Shimokawa void 734c572b810SHidetoshi Shimokawa fwohci_timeout(void *arg) 7353c60ba66SKatsushi Kobayashi { 7363c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 7373c60ba66SKatsushi Kobayashi 7383c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)arg; 7393c60ba66SKatsushi Kobayashi } 740c572b810SHidetoshi Shimokawa 741c572b810SHidetoshi Shimokawa u_int32_t 742c572b810SHidetoshi Shimokawa fwohci_cyctimer(struct firewire_comm *fc) 7433c60ba66SKatsushi Kobayashi { 7443c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 7453c60ba66SKatsushi Kobayashi return(OREAD(sc, OHCI_CYCLETIMER)); 7463c60ba66SKatsushi Kobayashi } 7473c60ba66SKatsushi Kobayashi 7481f2361f8SHidetoshi Shimokawa int 7491f2361f8SHidetoshi Shimokawa fwohci_detach(struct fwohci_softc *sc, device_t dev) 7501f2361f8SHidetoshi Shimokawa { 7511f2361f8SHidetoshi Shimokawa int i; 7521f2361f8SHidetoshi Shimokawa 75377ee030bSHidetoshi Shimokawa if (sc->sid_buf != NULL) 75477ee030bSHidetoshi Shimokawa fwdma_free(&sc->fc, &sc->sid_dma); 75577ee030bSHidetoshi Shimokawa if (sc->fc.config_rom != NULL) 75677ee030bSHidetoshi Shimokawa fwdma_free(&sc->fc, &sc->crom_dma); 7571f2361f8SHidetoshi Shimokawa 7581f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->arrq); 7591f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->arrs); 7601f2361f8SHidetoshi Shimokawa 7611f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->atrq); 7621f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->atrs); 7631f2361f8SHidetoshi Shimokawa 7641f2361f8SHidetoshi Shimokawa for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 7651f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->it[i]); 7661f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->ir[i]); 7671f2361f8SHidetoshi Shimokawa } 7681f2361f8SHidetoshi Shimokawa 7691f2361f8SHidetoshi Shimokawa return 0; 7701f2361f8SHidetoshi Shimokawa } 7711f2361f8SHidetoshi Shimokawa 772d6105b60SHidetoshi Shimokawa #define LAST_DB(dbtr, db) do { \ 773d6105b60SHidetoshi Shimokawa struct fwohcidb_tr *_dbtr = (dbtr); \ 774d6105b60SHidetoshi Shimokawa int _cnt = _dbtr->dbcnt; \ 775d6105b60SHidetoshi Shimokawa db = &_dbtr->db[ (_cnt > 2) ? (_cnt -1) : 0]; \ 776d6105b60SHidetoshi Shimokawa } while (0) 777d6105b60SHidetoshi Shimokawa 778c572b810SHidetoshi Shimokawa static void 77977ee030bSHidetoshi Shimokawa fwohci_execute_db(void *arg, bus_dma_segment_t *segs, int nseg, int error) 78077ee030bSHidetoshi Shimokawa { 78177ee030bSHidetoshi Shimokawa struct fwohcidb_tr *db_tr; 78277ee030bSHidetoshi Shimokawa volatile struct fwohcidb *db; 78377ee030bSHidetoshi Shimokawa bus_dma_segment_t *s; 78477ee030bSHidetoshi Shimokawa int i; 78577ee030bSHidetoshi Shimokawa 78677ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)arg; 78777ee030bSHidetoshi Shimokawa db = &db_tr->db[db_tr->dbcnt]; 78877ee030bSHidetoshi Shimokawa if (error) { 78977ee030bSHidetoshi Shimokawa if (firewire_debug || error != EFBIG) 79077ee030bSHidetoshi Shimokawa printf("fwohci_execute_db: error=%d\n", error); 79177ee030bSHidetoshi Shimokawa return; 79277ee030bSHidetoshi Shimokawa } 79377ee030bSHidetoshi Shimokawa for (i = 0; i < nseg; i++) { 79477ee030bSHidetoshi Shimokawa s = &segs[i]; 79577ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.addr, s->ds_addr); 79677ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.cmd, s->ds_len); 79777ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, 0); 79877ee030bSHidetoshi Shimokawa db++; 79977ee030bSHidetoshi Shimokawa db_tr->dbcnt++; 80077ee030bSHidetoshi Shimokawa } 80177ee030bSHidetoshi Shimokawa } 80277ee030bSHidetoshi Shimokawa 80377ee030bSHidetoshi Shimokawa static void 80477ee030bSHidetoshi Shimokawa fwohci_execute_db2(void *arg, bus_dma_segment_t *segs, int nseg, 80577ee030bSHidetoshi Shimokawa bus_size_t size, int error) 80677ee030bSHidetoshi Shimokawa { 80777ee030bSHidetoshi Shimokawa fwohci_execute_db(arg, segs, nseg, error); 80877ee030bSHidetoshi Shimokawa } 80977ee030bSHidetoshi Shimokawa 81077ee030bSHidetoshi Shimokawa static void 811c572b810SHidetoshi Shimokawa fwohci_start(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 8123c60ba66SKatsushi Kobayashi { 8133c60ba66SKatsushi Kobayashi int i, s; 81477ee030bSHidetoshi Shimokawa int tcode, hdr_len, pl_off, pl_len; 8153c60ba66SKatsushi Kobayashi int fsegment = -1; 8163c60ba66SKatsushi Kobayashi u_int32_t off; 8173c60ba66SKatsushi Kobayashi struct fw_xfer *xfer; 8183c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 8193c60ba66SKatsushi Kobayashi volatile struct fwohci_txpkthdr *ohcifp; 8203c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 8213c60ba66SKatsushi Kobayashi volatile struct fwohcidb *db; 8223c60ba66SKatsushi Kobayashi struct tcode_info *info; 823d6105b60SHidetoshi Shimokawa static int maxdesc=0; 8243c60ba66SKatsushi Kobayashi 8253c60ba66SKatsushi Kobayashi if(&sc->atrq == dbch){ 8263c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 8273c60ba66SKatsushi Kobayashi }else if(&sc->atrs == dbch){ 8283c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 8293c60ba66SKatsushi Kobayashi }else{ 8303c60ba66SKatsushi Kobayashi return; 8313c60ba66SKatsushi Kobayashi } 8323c60ba66SKatsushi Kobayashi 8333c60ba66SKatsushi Kobayashi if (dbch->flags & FWOHCI_DBCH_FULL) 8343c60ba66SKatsushi Kobayashi return; 8353c60ba66SKatsushi Kobayashi 8363c60ba66SKatsushi Kobayashi s = splfw(); 8373c60ba66SKatsushi Kobayashi db_tr = dbch->top; 8383c60ba66SKatsushi Kobayashi txloop: 8393c60ba66SKatsushi Kobayashi xfer = STAILQ_FIRST(&dbch->xferq.q); 8403c60ba66SKatsushi Kobayashi if(xfer == NULL){ 8413c60ba66SKatsushi Kobayashi goto kick; 8423c60ba66SKatsushi Kobayashi } 8433c60ba66SKatsushi Kobayashi if(dbch->xferq.queued == 0 ){ 8443c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "TX queue empty\n"); 8453c60ba66SKatsushi Kobayashi } 8463c60ba66SKatsushi Kobayashi STAILQ_REMOVE_HEAD(&dbch->xferq.q, link); 8473c60ba66SKatsushi Kobayashi db_tr->xfer = xfer; 8483c60ba66SKatsushi Kobayashi xfer->state = FWXF_START; 8493c60ba66SKatsushi Kobayashi 85077ee030bSHidetoshi Shimokawa fp = (struct fw_pkt *)xfer->send.buf; 8513c60ba66SKatsushi Kobayashi tcode = fp->mode.common.tcode; 8523c60ba66SKatsushi Kobayashi 8533c60ba66SKatsushi Kobayashi ohcifp = (volatile struct fwohci_txpkthdr *) db_tr->db[1].db.immed; 8543c60ba66SKatsushi Kobayashi info = &tinfo[tcode]; 85577ee030bSHidetoshi Shimokawa hdr_len = pl_off = info->hdr_len; 85677ee030bSHidetoshi Shimokawa for( i = 0 ; i < pl_off ; i+= 4){ 85777ee030bSHidetoshi Shimokawa ohcifp->mode.ld[i/4] = fp->mode.ld[i/4]; 85873aa55baSHidetoshi Shimokawa } 8593c60ba66SKatsushi Kobayashi ohcifp->mode.common.spd = xfer->spd; 8603c60ba66SKatsushi Kobayashi if (tcode == FWTCODE_STREAM ){ 8613c60ba66SKatsushi Kobayashi hdr_len = 8; 86277ee030bSHidetoshi Shimokawa ohcifp->mode.stream.len = fp->mode.stream.len; 8633c60ba66SKatsushi Kobayashi } else if (tcode == FWTCODE_PHY) { 8643c60ba66SKatsushi Kobayashi hdr_len = 12; 86577ee030bSHidetoshi Shimokawa ohcifp->mode.ld[1] = fp->mode.ld[1]; 86677ee030bSHidetoshi Shimokawa ohcifp->mode.ld[2] = fp->mode.ld[2]; 8673c60ba66SKatsushi Kobayashi ohcifp->mode.common.spd = 0; 8683c60ba66SKatsushi Kobayashi ohcifp->mode.common.tcode = FWOHCITCODE_PHY; 8693c60ba66SKatsushi Kobayashi } else { 87077ee030bSHidetoshi Shimokawa ohcifp->mode.asycomm.dst = fp->mode.hdr.dst; 8713c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.srcbus = OHCI_ASYSRCBUS; 8723c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.tlrt |= FWRETRY_X; 8733c60ba66SKatsushi Kobayashi } 8743c60ba66SKatsushi Kobayashi db = &db_tr->db[0]; 87577ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.cmd, 87677ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | hdr_len); 87777ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, 0); 8783c60ba66SKatsushi Kobayashi /* Specify bound timer of asy. responce */ 8793c60ba66SKatsushi Kobayashi if(&sc->atrs == dbch){ 88077ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, 88177ee030bSHidetoshi Shimokawa (OREAD(sc, OHCI_CYCLETIMER) >> 12) + (1 << 13)); 8823c60ba66SKatsushi Kobayashi } 88377ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 88477ee030bSHidetoshi Shimokawa if (tcode == FWTCODE_WREQQ || tcode == FWTCODE_RRESQ) 88577ee030bSHidetoshi Shimokawa hdr_len = 12; 88677ee030bSHidetoshi Shimokawa for (i = 0; i < hdr_len/4; i ++) 88777ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(ohcifp->mode.ld[i], ohcifp->mode.ld[i]); 88877ee030bSHidetoshi Shimokawa #endif 8893c60ba66SKatsushi Kobayashi 8902b4601d1SHidetoshi Shimokawa again: 8913c60ba66SKatsushi Kobayashi db_tr->dbcnt = 2; 8923c60ba66SKatsushi Kobayashi db = &db_tr->db[db_tr->dbcnt]; 89377ee030bSHidetoshi Shimokawa pl_len = xfer->send.len - pl_off; 89477ee030bSHidetoshi Shimokawa if (pl_len > 0) { 89577ee030bSHidetoshi Shimokawa int err; 89677ee030bSHidetoshi Shimokawa /* handle payload */ 8973c60ba66SKatsushi Kobayashi if (xfer->mbuf == NULL) { 89877ee030bSHidetoshi Shimokawa caddr_t pl_addr; 8993c60ba66SKatsushi Kobayashi 90077ee030bSHidetoshi Shimokawa pl_addr = xfer->send.buf + pl_off; 90177ee030bSHidetoshi Shimokawa err = bus_dmamap_load(dbch->dmat, db_tr->dma_map, 90277ee030bSHidetoshi Shimokawa pl_addr, pl_len, 90377ee030bSHidetoshi Shimokawa fwohci_execute_db, db_tr, 90477ee030bSHidetoshi Shimokawa /*flags*/0); 9053c60ba66SKatsushi Kobayashi } else { 9062b4601d1SHidetoshi Shimokawa /* XXX we can handle only 6 (=8-2) mbuf chains */ 90777ee030bSHidetoshi Shimokawa err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map, 90877ee030bSHidetoshi Shimokawa xfer->mbuf, 90977ee030bSHidetoshi Shimokawa fwohci_execute_db2, db_tr, 91077ee030bSHidetoshi Shimokawa /* flags */0); 91177ee030bSHidetoshi Shimokawa if (err == EFBIG) { 91277ee030bSHidetoshi Shimokawa struct mbuf *m0; 91377ee030bSHidetoshi Shimokawa 91477ee030bSHidetoshi Shimokawa if (firewire_debug) 91577ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "EFBIG.\n"); 91677ee030bSHidetoshi Shimokawa m0 = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 91777ee030bSHidetoshi Shimokawa if (m0 != NULL) { 9182b4601d1SHidetoshi Shimokawa m_copydata(xfer->mbuf, 0, 9192b4601d1SHidetoshi Shimokawa xfer->mbuf->m_pkthdr.len, 92077ee030bSHidetoshi Shimokawa mtod(m0, caddr_t)); 92177ee030bSHidetoshi Shimokawa m0->m_len = m0->m_pkthdr.len = 9222b4601d1SHidetoshi Shimokawa xfer->mbuf->m_pkthdr.len; 9232b4601d1SHidetoshi Shimokawa m_freem(xfer->mbuf); 92477ee030bSHidetoshi Shimokawa xfer->mbuf = m0; 9252b4601d1SHidetoshi Shimokawa goto again; 9262b4601d1SHidetoshi Shimokawa } 9272b4601d1SHidetoshi Shimokawa device_printf(sc->fc.dev, "m_getcl failed.\n"); 9282b4601d1SHidetoshi Shimokawa } 9293c60ba66SKatsushi Kobayashi } 93077ee030bSHidetoshi Shimokawa if (err) 93177ee030bSHidetoshi Shimokawa printf("dmamap_load: err=%d\n", err); 93277ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map, 93377ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREWRITE); 93477ee030bSHidetoshi Shimokawa #if 0 /* OHCI_OUTPUT_MODE == 0 */ 93577ee030bSHidetoshi Shimokawa for (i = 2; i < db_tr->dbcnt; i++) 93677ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db_tr->db[i].db.desc.cmd, 93777ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE); 93877ee030bSHidetoshi Shimokawa #endif 939d6105b60SHidetoshi Shimokawa } 940d6105b60SHidetoshi Shimokawa if (maxdesc < db_tr->dbcnt) { 941d6105b60SHidetoshi Shimokawa maxdesc = db_tr->dbcnt; 942d6105b60SHidetoshi Shimokawa if (bootverbose) 943d6105b60SHidetoshi Shimokawa device_printf(sc->fc.dev, "maxdesc: %d\n", maxdesc); 944d6105b60SHidetoshi Shimokawa } 9453c60ba66SKatsushi Kobayashi /* last db */ 9463c60ba66SKatsushi Kobayashi LAST_DB(db_tr, db); 94777ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db->db.desc.cmd, 94877ee030bSHidetoshi Shimokawa OHCI_OUTPUT_LAST | OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS); 94977ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.depend, 95077ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr); 9513c60ba66SKatsushi Kobayashi 9523c60ba66SKatsushi Kobayashi if(fsegment == -1 ) 9533c60ba66SKatsushi Kobayashi fsegment = db_tr->dbcnt; 9543c60ba66SKatsushi Kobayashi if (dbch->pdb_tr != NULL) { 9553c60ba66SKatsushi Kobayashi LAST_DB(dbch->pdb_tr, db); 95677ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db->db.desc.depend, db_tr->dbcnt); 9573c60ba66SKatsushi Kobayashi } 9583c60ba66SKatsushi Kobayashi dbch->pdb_tr = db_tr; 9593c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 9603c60ba66SKatsushi Kobayashi if(db_tr != dbch->bottom){ 9613c60ba66SKatsushi Kobayashi goto txloop; 9623c60ba66SKatsushi Kobayashi } else { 96317c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, "fwohci_start: lack of db_trq\n"); 9643c60ba66SKatsushi Kobayashi dbch->flags |= FWOHCI_DBCH_FULL; 9653c60ba66SKatsushi Kobayashi } 9663c60ba66SKatsushi Kobayashi kick: 9673c60ba66SKatsushi Kobayashi /* kick asy q */ 96877ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 96977ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 9703c60ba66SKatsushi Kobayashi 9713c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) { 9723c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE); 9733c60ba66SKatsushi Kobayashi } else { 97417c3d42cSHidetoshi Shimokawa if (bootverbose) 97517c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, "start AT DMA status=%x\n", 9763c60ba66SKatsushi Kobayashi OREAD(sc, OHCI_DMACTL(off))); 97777ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | fsegment); 9783c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN); 9793c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 9803c60ba66SKatsushi Kobayashi } 981c572b810SHidetoshi Shimokawa 9823c60ba66SKatsushi Kobayashi dbch->top = db_tr; 9833c60ba66SKatsushi Kobayashi splx(s); 9843c60ba66SKatsushi Kobayashi return; 9853c60ba66SKatsushi Kobayashi } 986c572b810SHidetoshi Shimokawa 987c572b810SHidetoshi Shimokawa static void 988c572b810SHidetoshi Shimokawa fwohci_start_atq(struct firewire_comm *fc) 9893c60ba66SKatsushi Kobayashi { 9903c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 9913c60ba66SKatsushi Kobayashi fwohci_start( sc, &(sc->atrq)); 9923c60ba66SKatsushi Kobayashi return; 9933c60ba66SKatsushi Kobayashi } 994c572b810SHidetoshi Shimokawa 995c572b810SHidetoshi Shimokawa static void 996c572b810SHidetoshi Shimokawa fwohci_start_ats(struct firewire_comm *fc) 9973c60ba66SKatsushi Kobayashi { 9983c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 9993c60ba66SKatsushi Kobayashi fwohci_start( sc, &(sc->atrs)); 10003c60ba66SKatsushi Kobayashi return; 10013c60ba66SKatsushi Kobayashi } 1002c572b810SHidetoshi Shimokawa 1003c572b810SHidetoshi Shimokawa void 1004c572b810SHidetoshi Shimokawa fwohci_txd(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 10053c60ba66SKatsushi Kobayashi { 100677ee030bSHidetoshi Shimokawa int s, ch, err = 0; 10073c60ba66SKatsushi Kobayashi struct fwohcidb_tr *tr; 10083c60ba66SKatsushi Kobayashi volatile struct fwohcidb *db; 10093c60ba66SKatsushi Kobayashi struct fw_xfer *xfer; 10103c60ba66SKatsushi Kobayashi u_int32_t off; 101177ee030bSHidetoshi Shimokawa u_int stat, status; 10123c60ba66SKatsushi Kobayashi int packets; 10133c60ba66SKatsushi Kobayashi struct firewire_comm *fc = (struct firewire_comm *)sc; 101477ee030bSHidetoshi Shimokawa 10153c60ba66SKatsushi Kobayashi if(&sc->atrq == dbch){ 10163c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 101777ee030bSHidetoshi Shimokawa ch = ATRQ_CH; 10183c60ba66SKatsushi Kobayashi }else if(&sc->atrs == dbch){ 10193c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 102077ee030bSHidetoshi Shimokawa ch = ATRS_CH; 10213c60ba66SKatsushi Kobayashi }else{ 10223c60ba66SKatsushi Kobayashi return; 10233c60ba66SKatsushi Kobayashi } 10243c60ba66SKatsushi Kobayashi s = splfw(); 10253c60ba66SKatsushi Kobayashi tr = dbch->bottom; 10263c60ba66SKatsushi Kobayashi packets = 0; 102777ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD); 102877ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE); 10293c60ba66SKatsushi Kobayashi while(dbch->xferq.queued > 0){ 10303c60ba66SKatsushi Kobayashi LAST_DB(tr, db); 103177ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db->db.desc.res) >> OHCI_STATUS_SHIFT; 103277ee030bSHidetoshi Shimokawa if(!(status & OHCI_CNTL_DMA_ACTIVE)){ 10333c60ba66SKatsushi Kobayashi if (fc->status != FWBUSRESET) 10343c60ba66SKatsushi Kobayashi /* maybe out of order?? */ 10353c60ba66SKatsushi Kobayashi goto out; 10363c60ba66SKatsushi Kobayashi } 103777ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, tr->dma_map, 103877ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTWRITE); 103977ee030bSHidetoshi Shimokawa bus_dmamap_unload(dbch->dmat, tr->dma_map); 104077ee030bSHidetoshi Shimokawa #if 0 10413c60ba66SKatsushi Kobayashi dump_db(sc, ch); 10423c60ba66SKatsushi Kobayashi #endif 104377ee030bSHidetoshi Shimokawa if(status & OHCI_CNTL_DMA_DEAD) { 10443c60ba66SKatsushi Kobayashi /* Stop DMA */ 10453c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN); 10463c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "force reset AT FIFO\n"); 10473c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_LINKEN); 10483c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS | OHCI_HCC_LINKEN); 10493c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN); 10503c60ba66SKatsushi Kobayashi } 105177ee030bSHidetoshi Shimokawa stat = status & FWOHCIEV_MASK; 10523c60ba66SKatsushi Kobayashi switch(stat){ 10533c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND: 1054864d7e72SHidetoshi Shimokawa case FWOHCIEV_ACKCOMPL: 10553c60ba66SKatsushi Kobayashi err = 0; 10563c60ba66SKatsushi Kobayashi break; 10573c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSA: 10583c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSB: 10593c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSX: 1060864d7e72SHidetoshi Shimokawa device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]); 10613c60ba66SKatsushi Kobayashi err = EBUSY; 10623c60ba66SKatsushi Kobayashi break; 10633c60ba66SKatsushi Kobayashi case FWOHCIEV_FLUSHED: 10643c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKTARD: 10653c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]); 10663c60ba66SKatsushi Kobayashi err = EAGAIN; 10673c60ba66SKatsushi Kobayashi break; 10683c60ba66SKatsushi Kobayashi case FWOHCIEV_MISSACK: 10693c60ba66SKatsushi Kobayashi case FWOHCIEV_UNDRRUN: 10703c60ba66SKatsushi Kobayashi case FWOHCIEV_OVRRUN: 10713c60ba66SKatsushi Kobayashi case FWOHCIEV_DESCERR: 10723c60ba66SKatsushi Kobayashi case FWOHCIEV_DTRDERR: 10733c60ba66SKatsushi Kobayashi case FWOHCIEV_TIMEOUT: 10743c60ba66SKatsushi Kobayashi case FWOHCIEV_TCODERR: 10753c60ba66SKatsushi Kobayashi case FWOHCIEV_UNKNOWN: 10763c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKDERR: 10773c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKTERR: 10783c60ba66SKatsushi Kobayashi default: 10793c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "txd err=%2x %s\n", 10803c60ba66SKatsushi Kobayashi stat, fwohcicode[stat]); 10813c60ba66SKatsushi Kobayashi err = EINVAL; 10823c60ba66SKatsushi Kobayashi break; 10833c60ba66SKatsushi Kobayashi } 10843c60ba66SKatsushi Kobayashi if (tr->xfer != NULL) { 10853c60ba66SKatsushi Kobayashi xfer = tr->xfer; 108677ee030bSHidetoshi Shimokawa if (xfer->state == FWXF_RCVD) { 108777ee030bSHidetoshi Shimokawa if (firewire_debug) 108877ee030bSHidetoshi Shimokawa printf("already rcvd\n"); 108977ee030bSHidetoshi Shimokawa fw_xfer_done(xfer); 109077ee030bSHidetoshi Shimokawa } else { 10913c60ba66SKatsushi Kobayashi xfer->state = FWXF_SENT; 10923c60ba66SKatsushi Kobayashi if (err == EBUSY && fc->status != FWBUSRESET) { 10933c60ba66SKatsushi Kobayashi xfer->state = FWXF_BUSY; 10943c60ba66SKatsushi Kobayashi xfer->resp = err; 1095864d7e72SHidetoshi Shimokawa if (xfer->retry_req != NULL) 10963c60ba66SKatsushi Kobayashi xfer->retry_req(xfer); 109713bd8601SHidetoshi Shimokawa else { 109813bd8601SHidetoshi Shimokawa xfer->recv.len = 0; 1099864d7e72SHidetoshi Shimokawa fw_xfer_done(xfer); 110013bd8601SHidetoshi Shimokawa } 11013c60ba66SKatsushi Kobayashi } else if (stat != FWOHCIEV_ACKPEND) { 11023c60ba66SKatsushi Kobayashi if (stat != FWOHCIEV_ACKCOMPL) 11033c60ba66SKatsushi Kobayashi xfer->state = FWXF_SENTERR; 11043c60ba66SKatsushi Kobayashi xfer->resp = err; 110513bd8601SHidetoshi Shimokawa xfer->recv.len = 0; 11063c60ba66SKatsushi Kobayashi fw_xfer_done(xfer); 11073c60ba66SKatsushi Kobayashi } 11083c60ba66SKatsushi Kobayashi } 1109864d7e72SHidetoshi Shimokawa /* 1110864d7e72SHidetoshi Shimokawa * The watchdog timer takes care of split 1111864d7e72SHidetoshi Shimokawa * transcation timeout for ACKPEND case. 1112864d7e72SHidetoshi Shimokawa */ 111377ee030bSHidetoshi Shimokawa } else { 111477ee030bSHidetoshi Shimokawa printf("this shouldn't happen\n"); 11153c60ba66SKatsushi Kobayashi } 111648249fe0SHidetoshi Shimokawa dbch->xferq.queued --; 11173c60ba66SKatsushi Kobayashi tr->xfer = NULL; 11183c60ba66SKatsushi Kobayashi 11193c60ba66SKatsushi Kobayashi packets ++; 11203c60ba66SKatsushi Kobayashi tr = STAILQ_NEXT(tr, link); 11213c60ba66SKatsushi Kobayashi dbch->bottom = tr; 11223b79dd16SHidetoshi Shimokawa if (dbch->bottom == dbch->top) { 11233b79dd16SHidetoshi Shimokawa /* we reaches the end of context program */ 11243b79dd16SHidetoshi Shimokawa if (firewire_debug && dbch->xferq.queued > 0) 11253b79dd16SHidetoshi Shimokawa printf("queued > 0\n"); 11263b79dd16SHidetoshi Shimokawa break; 11273b79dd16SHidetoshi Shimokawa } 11283c60ba66SKatsushi Kobayashi } 11293c60ba66SKatsushi Kobayashi out: 11303c60ba66SKatsushi Kobayashi if ((dbch->flags & FWOHCI_DBCH_FULL) && packets > 0) { 11313c60ba66SKatsushi Kobayashi printf("make free slot\n"); 11323c60ba66SKatsushi Kobayashi dbch->flags &= ~FWOHCI_DBCH_FULL; 11333c60ba66SKatsushi Kobayashi fwohci_start(sc, dbch); 11343c60ba66SKatsushi Kobayashi } 11353c60ba66SKatsushi Kobayashi splx(s); 11363c60ba66SKatsushi Kobayashi } 1137c572b810SHidetoshi Shimokawa 1138c572b810SHidetoshi Shimokawa static void 1139c572b810SHidetoshi Shimokawa fwohci_db_free(struct fwohci_dbch *dbch) 11403c60ba66SKatsushi Kobayashi { 11413c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 114277ee030bSHidetoshi Shimokawa int idb; 11433c60ba66SKatsushi Kobayashi 11441f2361f8SHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 11451f2361f8SHidetoshi Shimokawa return; 11461f2361f8SHidetoshi Shimokawa 114777ee030bSHidetoshi Shimokawa for(db_tr = STAILQ_FIRST(&dbch->db_trq), idb = 0; idb < dbch->ndb; 11483c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link), idb++){ 114977ee030bSHidetoshi Shimokawa if ((dbch->xferq.flag & FWXFERQ_EXTBUF) == 0 && 115077ee030bSHidetoshi Shimokawa db_tr->buf != NULL) { 115177ee030bSHidetoshi Shimokawa fwdma_free_size(dbch->dmat, db_tr->dma_map, 115277ee030bSHidetoshi Shimokawa db_tr->buf, dbch->xferq.psize); 11533c60ba66SKatsushi Kobayashi db_tr->buf = NULL; 115477ee030bSHidetoshi Shimokawa } else if (db_tr->dma_map != NULL) 115577ee030bSHidetoshi Shimokawa bus_dmamap_destroy(dbch->dmat, db_tr->dma_map); 11561f2361f8SHidetoshi Shimokawa } 11573c60ba66SKatsushi Kobayashi dbch->ndb = 0; 11583c60ba66SKatsushi Kobayashi db_tr = STAILQ_FIRST(&dbch->db_trq); 115977ee030bSHidetoshi Shimokawa fwdma_free_multiseg(dbch->am); 11605166f1dfSHidetoshi Shimokawa free(db_tr, M_FW); 11613c60ba66SKatsushi Kobayashi STAILQ_INIT(&dbch->db_trq); 11621f2361f8SHidetoshi Shimokawa dbch->flags &= ~FWOHCI_DBCH_INIT; 11633c60ba66SKatsushi Kobayashi } 1164c572b810SHidetoshi Shimokawa 1165c572b810SHidetoshi Shimokawa static void 116677ee030bSHidetoshi Shimokawa fwohci_db_init(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 11673c60ba66SKatsushi Kobayashi { 11683c60ba66SKatsushi Kobayashi int idb; 11693c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 11709339321dSHidetoshi Shimokawa 11719339321dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) != 0) 11729339321dSHidetoshi Shimokawa goto out; 11739339321dSHidetoshi Shimokawa 117477ee030bSHidetoshi Shimokawa /* create dma_tag for buffers */ 117577ee030bSHidetoshi Shimokawa #define MAX_REQCOUNT 0xffff 117677ee030bSHidetoshi Shimokawa if (bus_dma_tag_create(/*parent*/ sc->fc.dmat, 117777ee030bSHidetoshi Shimokawa /*alignment*/ 1, /*boundary*/ 0, 117877ee030bSHidetoshi Shimokawa /*lowaddr*/ BUS_SPACE_MAXADDR_32BIT, 117977ee030bSHidetoshi Shimokawa /*highaddr*/ BUS_SPACE_MAXADDR, 118077ee030bSHidetoshi Shimokawa /*filter*/NULL, /*filterarg*/NULL, 118177ee030bSHidetoshi Shimokawa /*maxsize*/ dbch->xferq.psize, 118277ee030bSHidetoshi Shimokawa /*nsegments*/ dbch->ndesc > 3 ? dbch->ndesc - 2 : 1, 118377ee030bSHidetoshi Shimokawa /*maxsegsz*/ MAX_REQCOUNT, 1184f6b1c44dSScott Long /*flags*/ 0, 11854f933468SHidetoshi Shimokawa #if __FreeBSD_version >= 501102 1186f6b1c44dSScott Long /*lockfunc*/busdma_lock_mutex, 11874f933468SHidetoshi Shimokawa /*lockarg*/&Giant, 11884f933468SHidetoshi Shimokawa #endif 11894f933468SHidetoshi Shimokawa &dbch->dmat)) 119077ee030bSHidetoshi Shimokawa return; 119177ee030bSHidetoshi Shimokawa 11923c60ba66SKatsushi Kobayashi /* allocate DB entries and attach one to each DMA channels */ 11933c60ba66SKatsushi Kobayashi /* DB entry must start at 16 bytes bounary. */ 11943c60ba66SKatsushi Kobayashi STAILQ_INIT(&dbch->db_trq); 11953c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *) 11963c60ba66SKatsushi Kobayashi malloc(sizeof(struct fwohcidb_tr) * dbch->ndb, 119777ee030bSHidetoshi Shimokawa M_FW, M_WAITOK | M_ZERO); 11983c60ba66SKatsushi Kobayashi if(db_tr == NULL){ 1199e2ad5d6eSHidetoshi Shimokawa printf("fwohci_db_init: malloc(1) failed\n"); 12003c60ba66SKatsushi Kobayashi return; 12013c60ba66SKatsushi Kobayashi } 1202e2ad5d6eSHidetoshi Shimokawa 120377ee030bSHidetoshi Shimokawa #define DB_SIZE(x) (sizeof(struct fwohcidb) * (x)->ndesc) 120477ee030bSHidetoshi Shimokawa dbch->am = fwdma_malloc_multiseg(&sc->fc, DB_SIZE(dbch), 120577ee030bSHidetoshi Shimokawa DB_SIZE(dbch), dbch->ndb, BUS_DMA_WAITOK); 120677ee030bSHidetoshi Shimokawa if (dbch->am == NULL) { 120777ee030bSHidetoshi Shimokawa printf("fwohci_db_init: fwdma_malloc_multiseg failed\n"); 1208e2ad5d6eSHidetoshi Shimokawa return; 1209e2ad5d6eSHidetoshi Shimokawa } 12103c60ba66SKatsushi Kobayashi /* Attach DB to DMA ch. */ 12113c60ba66SKatsushi Kobayashi for(idb = 0 ; idb < dbch->ndb ; idb++){ 12123c60ba66SKatsushi Kobayashi db_tr->dbcnt = 0; 121377ee030bSHidetoshi Shimokawa db_tr->db = (struct fwohcidb *)fwdma_v_addr(dbch->am, idb); 121477ee030bSHidetoshi Shimokawa db_tr->bus_addr = fwdma_bus_addr(dbch->am, idb); 121577ee030bSHidetoshi Shimokawa /* create dmamap for buffers */ 121677ee030bSHidetoshi Shimokawa /* XXX do we need 4bytes alignment tag? */ 121777ee030bSHidetoshi Shimokawa /* XXX don't alloc dma_map for AR */ 121877ee030bSHidetoshi Shimokawa if (bus_dmamap_create(dbch->dmat, 0, &db_tr->dma_map) != 0) { 121977ee030bSHidetoshi Shimokawa printf("bus_dmamap_create failed\n"); 122077ee030bSHidetoshi Shimokawa dbch->flags = FWOHCI_DBCH_INIT; /* XXX fake */ 122177ee030bSHidetoshi Shimokawa fwohci_db_free(dbch); 122277ee030bSHidetoshi Shimokawa return; 122377ee030bSHidetoshi Shimokawa } 12243c60ba66SKatsushi Kobayashi STAILQ_INSERT_TAIL(&dbch->db_trq, db_tr, link); 122577ee030bSHidetoshi Shimokawa if (dbch->xferq.flag & FWXFERQ_EXTBUF) { 1226d0fd7bc6SHidetoshi Shimokawa if (idb % dbch->xferq.bnpacket == 0) 1227d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket 1228d0fd7bc6SHidetoshi Shimokawa ].start = (caddr_t)db_tr; 1229d0fd7bc6SHidetoshi Shimokawa if ((idb + 1) % dbch->xferq.bnpacket == 0) 1230d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket 1231d0fd7bc6SHidetoshi Shimokawa ].end = (caddr_t)db_tr; 12323c60ba66SKatsushi Kobayashi } 12333c60ba66SKatsushi Kobayashi db_tr++; 12343c60ba66SKatsushi Kobayashi } 12353c60ba66SKatsushi Kobayashi STAILQ_LAST(&dbch->db_trq, fwohcidb_tr,link)->link.stqe_next 12363c60ba66SKatsushi Kobayashi = STAILQ_FIRST(&dbch->db_trq); 12379339321dSHidetoshi Shimokawa out: 12389339321dSHidetoshi Shimokawa dbch->xferq.queued = 0; 12399339321dSHidetoshi Shimokawa dbch->pdb_tr = NULL; 12403c60ba66SKatsushi Kobayashi dbch->top = STAILQ_FIRST(&dbch->db_trq); 12413c60ba66SKatsushi Kobayashi dbch->bottom = dbch->top; 12421f2361f8SHidetoshi Shimokawa dbch->flags = FWOHCI_DBCH_INIT; 12433c60ba66SKatsushi Kobayashi } 1244c572b810SHidetoshi Shimokawa 1245c572b810SHidetoshi Shimokawa static int 1246c572b810SHidetoshi Shimokawa fwohci_itx_disable(struct firewire_comm *fc, int dmach) 12473c60ba66SKatsushi Kobayashi { 12483c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 124977ee030bSHidetoshi Shimokawa int sleepch; 12505a7ba74dSHidetoshi Shimokawa 125177ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), 125277ee030bSHidetoshi Shimokawa OHCI_CNTL_DMA_RUN | OHCI_CNTL_CYCMATCH_S); 12533c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach); 12543c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach); 12555a7ba74dSHidetoshi Shimokawa /* XXX we cannot free buffers until the DMA really stops */ 125677ee030bSHidetoshi Shimokawa tsleep((void *)&sleepch, FWPRI, "fwitxd", hz); 12573c60ba66SKatsushi Kobayashi fwohci_db_free(&sc->it[dmach]); 12583c60ba66SKatsushi Kobayashi sc->it[dmach].xferq.flag &= ~FWXFERQ_RUNNING; 12593c60ba66SKatsushi Kobayashi return 0; 12603c60ba66SKatsushi Kobayashi } 1261c572b810SHidetoshi Shimokawa 1262c572b810SHidetoshi Shimokawa static int 1263c572b810SHidetoshi Shimokawa fwohci_irx_disable(struct firewire_comm *fc, int dmach) 12643c60ba66SKatsushi Kobayashi { 12653c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 126677ee030bSHidetoshi Shimokawa int sleepch; 12673c60ba66SKatsushi Kobayashi 12683c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 12693c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach); 12703c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach); 12715a7ba74dSHidetoshi Shimokawa /* XXX we cannot free buffers until the DMA really stops */ 127277ee030bSHidetoshi Shimokawa tsleep((void *)&sleepch, FWPRI, "fwirxd", hz); 12733c60ba66SKatsushi Kobayashi fwohci_db_free(&sc->ir[dmach]); 12743c60ba66SKatsushi Kobayashi sc->ir[dmach].xferq.flag &= ~FWXFERQ_RUNNING; 12753c60ba66SKatsushi Kobayashi return 0; 12763c60ba66SKatsushi Kobayashi } 1277c572b810SHidetoshi Shimokawa 127877ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 1279c572b810SHidetoshi Shimokawa static void 1280c572b810SHidetoshi Shimokawa fwohci_irx_post (struct firewire_comm *fc , u_int32_t *qld) 12813c60ba66SKatsushi Kobayashi { 128277ee030bSHidetoshi Shimokawa qld[0] = FWOHCI_DMA_READ(qld[0]); 12833c60ba66SKatsushi Kobayashi return; 12843c60ba66SKatsushi Kobayashi } 12853c60ba66SKatsushi Kobayashi #endif 12863c60ba66SKatsushi Kobayashi 1287c572b810SHidetoshi Shimokawa static int 1288c572b810SHidetoshi Shimokawa fwohci_tx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 12893c60ba66SKatsushi Kobayashi { 12903c60ba66SKatsushi Kobayashi int err = 0; 129177ee030bSHidetoshi Shimokawa int idb, z, i, dmach = 0, ldesc; 12923c60ba66SKatsushi Kobayashi u_int32_t off = NULL; 12933c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 129453f1eb86SHidetoshi Shimokawa volatile struct fwohcidb *db; 12953c60ba66SKatsushi Kobayashi 12963c60ba66SKatsushi Kobayashi if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){ 12973c60ba66SKatsushi Kobayashi err = EINVAL; 12983c60ba66SKatsushi Kobayashi return err; 12993c60ba66SKatsushi Kobayashi } 13003c60ba66SKatsushi Kobayashi z = dbch->ndesc; 13013c60ba66SKatsushi Kobayashi for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){ 13023c60ba66SKatsushi Kobayashi if( &sc->it[dmach] == dbch){ 13033c60ba66SKatsushi Kobayashi off = OHCI_ITOFF(dmach); 13043c60ba66SKatsushi Kobayashi break; 13053c60ba66SKatsushi Kobayashi } 13063c60ba66SKatsushi Kobayashi } 13073c60ba66SKatsushi Kobayashi if(off == NULL){ 13083c60ba66SKatsushi Kobayashi err = EINVAL; 13093c60ba66SKatsushi Kobayashi return err; 13103c60ba66SKatsushi Kobayashi } 13113c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) 13123c60ba66SKatsushi Kobayashi return err; 13133c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 13143c60ba66SKatsushi Kobayashi for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){ 13153c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(dbch->bottom, link); 13163c60ba66SKatsushi Kobayashi } 13173c60ba66SKatsushi Kobayashi db_tr = dbch->top; 13183c60ba66SKatsushi Kobayashi for (idb = 0; idb < dbch->ndb; idb ++) { 131977ee030bSHidetoshi Shimokawa fwohci_add_tx_buf(dbch, db_tr, idb); 13203c60ba66SKatsushi Kobayashi if(STAILQ_NEXT(db_tr, link) == NULL){ 13213c60ba66SKatsushi Kobayashi break; 13223c60ba66SKatsushi Kobayashi } 132353f1eb86SHidetoshi Shimokawa db = db_tr->db; 132477ee030bSHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1; 132577ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.depend, 132677ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr | z); 132777ee030bSHidetoshi Shimokawa db[ldesc].db.desc.depend = db[0].db.desc.depend; 13283c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_EXTBUF){ 13293c60ba66SKatsushi Kobayashi if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){ 133077ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET( 133177ee030bSHidetoshi Shimokawa db[ldesc].db.desc.cmd, 133277ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS); 13334ed65ce9SHidetoshi Shimokawa /* OHCI 1.1 and above */ 133477ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET( 133577ee030bSHidetoshi Shimokawa db[0].db.desc.cmd, 133677ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS); 13373c60ba66SKatsushi Kobayashi } 13383c60ba66SKatsushi Kobayashi } 13393c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 13403c60ba66SKatsushi Kobayashi } 134177ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR( 134277ee030bSHidetoshi Shimokawa dbch->bottom->db[dbch->bottom->dbcnt - 1].db.desc.depend, 0xf); 13433c60ba66SKatsushi Kobayashi return err; 13443c60ba66SKatsushi Kobayashi } 1345c572b810SHidetoshi Shimokawa 1346c572b810SHidetoshi Shimokawa static int 1347c572b810SHidetoshi Shimokawa fwohci_rx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 13483c60ba66SKatsushi Kobayashi { 13493c60ba66SKatsushi Kobayashi int err = 0; 135053f1eb86SHidetoshi Shimokawa int idb, z, i, dmach = 0, ldesc; 13513c60ba66SKatsushi Kobayashi u_int32_t off = NULL; 13523c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 135353f1eb86SHidetoshi Shimokawa volatile struct fwohcidb *db; 13543c60ba66SKatsushi Kobayashi 13553c60ba66SKatsushi Kobayashi z = dbch->ndesc; 13563c60ba66SKatsushi Kobayashi if(&sc->arrq == dbch){ 13573c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 13583c60ba66SKatsushi Kobayashi }else if(&sc->arrs == dbch){ 13593c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 13603c60ba66SKatsushi Kobayashi }else{ 13613c60ba66SKatsushi Kobayashi for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){ 13623c60ba66SKatsushi Kobayashi if( &sc->ir[dmach] == dbch){ 13633c60ba66SKatsushi Kobayashi off = OHCI_IROFF(dmach); 13643c60ba66SKatsushi Kobayashi break; 13653c60ba66SKatsushi Kobayashi } 13663c60ba66SKatsushi Kobayashi } 13673c60ba66SKatsushi Kobayashi } 13683c60ba66SKatsushi Kobayashi if(off == NULL){ 13693c60ba66SKatsushi Kobayashi err = EINVAL; 13703c60ba66SKatsushi Kobayashi return err; 13713c60ba66SKatsushi Kobayashi } 13723c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_STREAM){ 13733c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) 13743c60ba66SKatsushi Kobayashi return err; 13753c60ba66SKatsushi Kobayashi }else{ 13763c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING){ 13773c60ba66SKatsushi Kobayashi err = EBUSY; 13783c60ba66SKatsushi Kobayashi return err; 13793c60ba66SKatsushi Kobayashi } 13803c60ba66SKatsushi Kobayashi } 13813c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 13829339321dSHidetoshi Shimokawa dbch->top = STAILQ_FIRST(&dbch->db_trq); 13833c60ba66SKatsushi Kobayashi for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){ 13843c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(dbch->bottom, link); 13853c60ba66SKatsushi Kobayashi } 13863c60ba66SKatsushi Kobayashi db_tr = dbch->top; 13873c60ba66SKatsushi Kobayashi for (idb = 0; idb < dbch->ndb; idb ++) { 138877ee030bSHidetoshi Shimokawa fwohci_add_rx_buf(dbch, db_tr, idb, &sc->dummy_dma); 138977ee030bSHidetoshi Shimokawa if (STAILQ_NEXT(db_tr, link) == NULL) 13903c60ba66SKatsushi Kobayashi break; 139153f1eb86SHidetoshi Shimokawa db = db_tr->db; 139253f1eb86SHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1; 139377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[ldesc].db.desc.depend, 139477ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr | z); 13953c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_EXTBUF){ 13963c60ba66SKatsushi Kobayashi if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){ 139777ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET( 139877ee030bSHidetoshi Shimokawa db[ldesc].db.desc.cmd, 139977ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS); 140077ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR( 140177ee030bSHidetoshi Shimokawa db[ldesc].db.desc.depend, 140277ee030bSHidetoshi Shimokawa 0xf); 14033c60ba66SKatsushi Kobayashi } 14043c60ba66SKatsushi Kobayashi } 14053c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 14063c60ba66SKatsushi Kobayashi } 140777ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR( 140877ee030bSHidetoshi Shimokawa dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend, 0xf); 14093c60ba66SKatsushi Kobayashi dbch->buf_offset = 0; 141077ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 141177ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 14123c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_STREAM){ 14133c60ba66SKatsushi Kobayashi return err; 14143c60ba66SKatsushi Kobayashi }else{ 141577ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | z); 14163c60ba66SKatsushi Kobayashi } 14173c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN); 14183c60ba66SKatsushi Kobayashi return err; 14193c60ba66SKatsushi Kobayashi } 1420c572b810SHidetoshi Shimokawa 1421c572b810SHidetoshi Shimokawa static int 142277ee030bSHidetoshi Shimokawa fwohci_next_cycle(struct firewire_comm *fc, int cycle_now) 14233c60ba66SKatsushi Kobayashi { 14245a7ba74dSHidetoshi Shimokawa int sec, cycle, cycle_match; 14253c60ba66SKatsushi Kobayashi 142697ae6c1fSHidetoshi Shimokawa cycle = cycle_now & 0x1fff; 142797ae6c1fSHidetoshi Shimokawa sec = cycle_now >> 13; 142897ae6c1fSHidetoshi Shimokawa #define CYCLE_MOD 0x10 142977ee030bSHidetoshi Shimokawa #if 1 143097ae6c1fSHidetoshi Shimokawa #define CYCLE_DELAY 8 /* min delay to start DMA */ 143177ee030bSHidetoshi Shimokawa #else 143277ee030bSHidetoshi Shimokawa #define CYCLE_DELAY 7000 /* min delay to start DMA */ 143377ee030bSHidetoshi Shimokawa #endif 143497ae6c1fSHidetoshi Shimokawa cycle = cycle + CYCLE_DELAY; 143597ae6c1fSHidetoshi Shimokawa if (cycle >= 8000) { 143697ae6c1fSHidetoshi Shimokawa sec ++; 143797ae6c1fSHidetoshi Shimokawa cycle -= 8000; 143897ae6c1fSHidetoshi Shimokawa } 143977ee030bSHidetoshi Shimokawa cycle = roundup2(cycle, CYCLE_MOD); 144097ae6c1fSHidetoshi Shimokawa if (cycle >= 8000) { 144197ae6c1fSHidetoshi Shimokawa sec ++; 144297ae6c1fSHidetoshi Shimokawa if (cycle == 8000) 144397ae6c1fSHidetoshi Shimokawa cycle = 0; 144497ae6c1fSHidetoshi Shimokawa else 144597ae6c1fSHidetoshi Shimokawa cycle = CYCLE_MOD; 144697ae6c1fSHidetoshi Shimokawa } 144797ae6c1fSHidetoshi Shimokawa cycle_match = ((sec << 13) | cycle) & 0x7ffff; 14485a7ba74dSHidetoshi Shimokawa 14495a7ba74dSHidetoshi Shimokawa return(cycle_match); 14505a7ba74dSHidetoshi Shimokawa } 14515a7ba74dSHidetoshi Shimokawa 14525a7ba74dSHidetoshi Shimokawa static int 14535a7ba74dSHidetoshi Shimokawa fwohci_itxbuf_enable(struct firewire_comm *fc, int dmach) 14545a7ba74dSHidetoshi Shimokawa { 14555a7ba74dSHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)fc; 14565a7ba74dSHidetoshi Shimokawa int err = 0; 14575a7ba74dSHidetoshi Shimokawa unsigned short tag, ich; 14585a7ba74dSHidetoshi Shimokawa struct fwohci_dbch *dbch; 14595a7ba74dSHidetoshi Shimokawa int cycle_match, cycle_now, s, ldesc; 14605a7ba74dSHidetoshi Shimokawa u_int32_t stat; 14615a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *first, *chunk, *prev; 14625a7ba74dSHidetoshi Shimokawa struct fw_xferq *it; 14635a7ba74dSHidetoshi Shimokawa 14645a7ba74dSHidetoshi Shimokawa dbch = &sc->it[dmach]; 14655a7ba74dSHidetoshi Shimokawa it = &dbch->xferq; 14665a7ba74dSHidetoshi Shimokawa 14675a7ba74dSHidetoshi Shimokawa tag = (it->flag >> 6) & 3; 14685a7ba74dSHidetoshi Shimokawa ich = it->flag & 0x3f; 14695a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) { 14705a7ba74dSHidetoshi Shimokawa dbch->ndb = it->bnpacket * it->bnchunk; 14715a7ba74dSHidetoshi Shimokawa dbch->ndesc = 3; 147277ee030bSHidetoshi Shimokawa fwohci_db_init(sc, dbch); 14735a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 14745a7ba74dSHidetoshi Shimokawa return ENOMEM; 14755a7ba74dSHidetoshi Shimokawa err = fwohci_tx_enable(sc, dbch); 14765a7ba74dSHidetoshi Shimokawa } 14775a7ba74dSHidetoshi Shimokawa if(err) 14785a7ba74dSHidetoshi Shimokawa return err; 14795a7ba74dSHidetoshi Shimokawa 148053f1eb86SHidetoshi Shimokawa ldesc = dbch->ndesc - 1; 14815a7ba74dSHidetoshi Shimokawa s = splfw(); 14825a7ba74dSHidetoshi Shimokawa prev = STAILQ_LAST(&it->stdma, fw_bulkxfer, link); 14835a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&it->stvalid)) != NULL) { 14845a7ba74dSHidetoshi Shimokawa volatile struct fwohcidb *db; 14855a7ba74dSHidetoshi Shimokawa 148677ee030bSHidetoshi Shimokawa fwdma_sync_multiseg(it->buf, chunk->poffset, it->bnpacket, 148777ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREWRITE); 14885a7ba74dSHidetoshi Shimokawa fwohci_txbufdb(sc, dmach, chunk); 14895a7ba74dSHidetoshi Shimokawa if (prev != NULL) { 14905a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(prev->end))->db; 149177ee030bSHidetoshi Shimokawa #if 0 /* XXX necessary? */ 149277ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, 149377ee030bSHidetoshi Shimokawa OHCI_BRANCH_ALWAYS); 149477ee030bSHidetoshi Shimokawa #endif 149553f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npacket changes */ 14965a7ba74dSHidetoshi Shimokawa db[ldesc].db.desc.depend = db[0].db.desc.depend = 149777ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *) 149877ee030bSHidetoshi Shimokawa (chunk->start))->bus_addr | dbch->ndesc; 149953f1eb86SHidetoshi Shimokawa #else 150077ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc); 150177ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc); 150253f1eb86SHidetoshi Shimokawa #endif 15035a7ba74dSHidetoshi Shimokawa } 15045a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&it->stvalid, link); 15055a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&it->stdma, chunk, link); 15065a7ba74dSHidetoshi Shimokawa prev = chunk; 15075a7ba74dSHidetoshi Shimokawa } 150877ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 150977ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 15105a7ba74dSHidetoshi Shimokawa splx(s); 15115a7ba74dSHidetoshi Shimokawa stat = OREAD(sc, OHCI_ITCTL(dmach)); 151277ee030bSHidetoshi Shimokawa if (firewire_debug && (stat & OHCI_CNTL_CYCMATCH_S)) 151377ee030bSHidetoshi Shimokawa printf("stat 0x%x\n", stat); 151477ee030bSHidetoshi Shimokawa 15155a7ba74dSHidetoshi Shimokawa if (stat & (OHCI_CNTL_DMA_ACTIVE | OHCI_CNTL_CYCMATCH_S)) 15165a7ba74dSHidetoshi Shimokawa return 0; 15175a7ba74dSHidetoshi Shimokawa 151877ee030bSHidetoshi Shimokawa #if 0 15195a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 152077ee030bSHidetoshi Shimokawa #endif 15215a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach); 15225a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach); 15235a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASK, 1 << dmach); 152477ee030bSHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IT); 15255a7ba74dSHidetoshi Shimokawa 15265a7ba74dSHidetoshi Shimokawa first = STAILQ_FIRST(&it->stdma); 152777ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCMD(dmach), 152877ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *)(first->start))->bus_addr | dbch->ndesc); 152977ee030bSHidetoshi Shimokawa if (firewire_debug) { 15305a7ba74dSHidetoshi Shimokawa printf("fwohci_itxbuf_enable: kick 0x%08x\n", stat); 153177ee030bSHidetoshi Shimokawa #if 1 153277ee030bSHidetoshi Shimokawa dump_dma(sc, ITX_CH + dmach); 153377ee030bSHidetoshi Shimokawa #endif 153477ee030bSHidetoshi Shimokawa } 15355a7ba74dSHidetoshi Shimokawa if ((stat & OHCI_CNTL_DMA_RUN) == 0) { 15365a7ba74dSHidetoshi Shimokawa #if 1 15375a7ba74dSHidetoshi Shimokawa /* Don't start until all chunks are buffered */ 15385a7ba74dSHidetoshi Shimokawa if (STAILQ_FIRST(&it->stfree) != NULL) 15395a7ba74dSHidetoshi Shimokawa goto out; 15405a7ba74dSHidetoshi Shimokawa #endif 154177ee030bSHidetoshi Shimokawa #if 1 154297ae6c1fSHidetoshi Shimokawa /* Clear cycle match counter bits */ 154397ae6c1fSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), 0xffff0000); 15445a7ba74dSHidetoshi Shimokawa 15455a7ba74dSHidetoshi Shimokawa /* 2bit second + 13bit cycle */ 15465a7ba74dSHidetoshi Shimokawa cycle_now = (fc->cyctimer(fc) >> 12) & 0x7fff; 154777ee030bSHidetoshi Shimokawa cycle_match = fwohci_next_cycle(fc, cycle_now); 15485a7ba74dSHidetoshi Shimokawa 154997ae6c1fSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), 155097ae6c1fSHidetoshi Shimokawa OHCI_CNTL_CYCMATCH_S | (cycle_match << 16) 155197ae6c1fSHidetoshi Shimokawa | OHCI_CNTL_DMA_RUN); 155277ee030bSHidetoshi Shimokawa #else 155377ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_RUN); 155477ee030bSHidetoshi Shimokawa #endif 155577ee030bSHidetoshi Shimokawa if (firewire_debug) { 15567643dc18SHidetoshi Shimokawa printf("cycle_match: 0x%04x->0x%04x\n", 15577643dc18SHidetoshi Shimokawa cycle_now, cycle_match); 155877ee030bSHidetoshi Shimokawa dump_dma(sc, ITX_CH + dmach); 155977ee030bSHidetoshi Shimokawa dump_db(sc, ITX_CH + dmach); 156077ee030bSHidetoshi Shimokawa } 15617643dc18SHidetoshi Shimokawa } else if ((stat & OHCI_CNTL_CYCMATCH_S) == 0) { 15625a7ba74dSHidetoshi Shimokawa device_printf(sc->fc.dev, 15635a7ba74dSHidetoshi Shimokawa "IT DMA underrun (0x%08x)\n", stat); 156477ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_WAKE); 15653c60ba66SKatsushi Kobayashi } 15665a7ba74dSHidetoshi Shimokawa out: 15673c60ba66SKatsushi Kobayashi return err; 15683c60ba66SKatsushi Kobayashi } 1569c572b810SHidetoshi Shimokawa 1570c572b810SHidetoshi Shimokawa static int 157177ee030bSHidetoshi Shimokawa fwohci_irx_enable(struct firewire_comm *fc, int dmach) 15723c60ba66SKatsushi Kobayashi { 15733c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 15745a7ba74dSHidetoshi Shimokawa int err = 0, s, ldesc; 15753c60ba66SKatsushi Kobayashi unsigned short tag, ich; 157616e0f484SHidetoshi Shimokawa u_int32_t stat; 15775a7ba74dSHidetoshi Shimokawa struct fwohci_dbch *dbch; 157877ee030bSHidetoshi Shimokawa struct fwohcidb_tr *db_tr; 15795a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *first, *prev, *chunk; 15805a7ba74dSHidetoshi Shimokawa struct fw_xferq *ir; 1581435dd29bSHidetoshi Shimokawa 15825a7ba74dSHidetoshi Shimokawa dbch = &sc->ir[dmach]; 15835a7ba74dSHidetoshi Shimokawa ir = &dbch->xferq; 15845a7ba74dSHidetoshi Shimokawa 15855a7ba74dSHidetoshi Shimokawa if ((ir->flag & FWXFERQ_RUNNING) == 0) { 15865a7ba74dSHidetoshi Shimokawa tag = (ir->flag >> 6) & 3; 15875a7ba74dSHidetoshi Shimokawa ich = ir->flag & 0x3f; 15883c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich); 15893c60ba66SKatsushi Kobayashi 15905a7ba74dSHidetoshi Shimokawa ir->queued = 0; 15915a7ba74dSHidetoshi Shimokawa dbch->ndb = ir->bnpacket * ir->bnchunk; 15925a7ba74dSHidetoshi Shimokawa dbch->ndesc = 2; 159377ee030bSHidetoshi Shimokawa fwohci_db_init(sc, dbch); 15945a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 15950aaa9a23SHidetoshi Shimokawa return ENOMEM; 15965a7ba74dSHidetoshi Shimokawa err = fwohci_rx_enable(sc, dbch); 15973c60ba66SKatsushi Kobayashi } 15983c60ba66SKatsushi Kobayashi if(err) 15993c60ba66SKatsushi Kobayashi return err; 16003c60ba66SKatsushi Kobayashi 16015a7ba74dSHidetoshi Shimokawa first = STAILQ_FIRST(&ir->stfree); 16025a7ba74dSHidetoshi Shimokawa if (first == NULL) { 16035a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, "IR DMA no free chunk\n"); 16045a7ba74dSHidetoshi Shimokawa return 0; 16055a7ba74dSHidetoshi Shimokawa } 16065a7ba74dSHidetoshi Shimokawa 16079ca8add3SHidetoshi Shimokawa ldesc = dbch->ndesc - 1; 16089ca8add3SHidetoshi Shimokawa s = splfw(); 16095a7ba74dSHidetoshi Shimokawa prev = STAILQ_LAST(&ir->stdma, fw_bulkxfer, link); 16105a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&ir->stfree)) != NULL) { 16115a7ba74dSHidetoshi Shimokawa volatile struct fwohcidb *db; 16125a7ba74dSHidetoshi Shimokawa 16132b4601d1SHidetoshi Shimokawa #if 1 /* XXX for if_fwe */ 161477ee030bSHidetoshi Shimokawa if (chunk->mbuf != NULL) { 161577ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)(chunk->start); 161677ee030bSHidetoshi Shimokawa db_tr->dbcnt = 1; 161777ee030bSHidetoshi Shimokawa err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map, 161877ee030bSHidetoshi Shimokawa chunk->mbuf, fwohci_execute_db2, db_tr, 161977ee030bSHidetoshi Shimokawa /* flags */0); 162077ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db_tr->db[1].db.desc.cmd, 162177ee030bSHidetoshi Shimokawa OHCI_UPDATE | OHCI_INPUT_LAST | 162277ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS); 162377ee030bSHidetoshi Shimokawa } 16242b4601d1SHidetoshi Shimokawa #endif 16255a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db; 162677ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[ldesc].db.desc.res, 0); 162777ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[ldesc].db.desc.depend, 0xf); 16285a7ba74dSHidetoshi Shimokawa if (prev != NULL) { 16295a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(prev->end))->db; 163077ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc); 16315a7ba74dSHidetoshi Shimokawa } 16325a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stfree, link); 16335a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stdma, chunk, link); 16345a7ba74dSHidetoshi Shimokawa prev = chunk; 16355a7ba74dSHidetoshi Shimokawa } 163677ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 163777ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 16385a7ba74dSHidetoshi Shimokawa splx(s); 16395a7ba74dSHidetoshi Shimokawa stat = OREAD(sc, OHCI_IRCTL(dmach)); 16405a7ba74dSHidetoshi Shimokawa if (stat & OHCI_CNTL_DMA_ACTIVE) 16415a7ba74dSHidetoshi Shimokawa return 0; 16425a7ba74dSHidetoshi Shimokawa if (stat & OHCI_CNTL_DMA_RUN) { 16433c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 16445a7ba74dSHidetoshi Shimokawa device_printf(sc->fc.dev, "IR DMA overrun (0x%08x)\n", stat); 16455a7ba74dSHidetoshi Shimokawa } 16465a7ba74dSHidetoshi Shimokawa 164777ee030bSHidetoshi Shimokawa if (firewire_debug) 164877ee030bSHidetoshi Shimokawa printf("start IR DMA 0x%x\n", stat); 16493c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach); 16503c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach); 16513c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASK, 1 << dmach); 16523c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf0000000); 16533c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR); 16543c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCMD(dmach), 165577ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *)(first->start))->bus_addr 16565a7ba74dSHidetoshi Shimokawa | dbch->ndesc); 16573c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN); 16583c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR); 165977ee030bSHidetoshi Shimokawa #if 0 166077ee030bSHidetoshi Shimokawa dump_db(sc, IRX_CH + dmach); 166177ee030bSHidetoshi Shimokawa #endif 16623c60ba66SKatsushi Kobayashi return err; 16633c60ba66SKatsushi Kobayashi } 1664c572b810SHidetoshi Shimokawa 1665c572b810SHidetoshi Shimokawa int 166664cf5240SHidetoshi Shimokawa fwohci_stop(struct fwohci_softc *sc, device_t dev) 16673c60ba66SKatsushi Kobayashi { 16683c60ba66SKatsushi Kobayashi u_int i; 16693c60ba66SKatsushi Kobayashi 16703c60ba66SKatsushi Kobayashi /* Now stopping all DMA channel */ 16713c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN); 16723c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN); 16733c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 16743c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 16753c60ba66SKatsushi Kobayashi 16763c60ba66SKatsushi Kobayashi for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 16773c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN); 16783c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN); 16793c60ba66SKatsushi Kobayashi } 16803c60ba66SKatsushi Kobayashi 16813c60ba66SKatsushi Kobayashi /* FLUSH FIFO and reset Transmitter/Reciever */ 16823c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET); 16833c60ba66SKatsushi Kobayashi 16843c60ba66SKatsushi Kobayashi /* Stop interrupt */ 16853c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, 16863c60ba66SKatsushi Kobayashi OHCI_INT_EN | OHCI_INT_ERR | OHCI_INT_PHY_SID 16873c60ba66SKatsushi Kobayashi | OHCI_INT_PHY_INT 16883c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS 16893c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS 16903c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_ARRQ | OHCI_INT_DMA_ARRS 16913c60ba66SKatsushi Kobayashi | OHCI_INT_PHY_BUS_R); 1692630529adSHidetoshi Shimokawa 1693630529adSHidetoshi Shimokawa fw_drain_txq(&sc->fc); 1694630529adSHidetoshi Shimokawa 16959339321dSHidetoshi Shimokawa /* XXX Link down? Bus reset? */ 16969339321dSHidetoshi Shimokawa return 0; 16979339321dSHidetoshi Shimokawa } 16989339321dSHidetoshi Shimokawa 16999339321dSHidetoshi Shimokawa int 17009339321dSHidetoshi Shimokawa fwohci_resume(struct fwohci_softc *sc, device_t dev) 17019339321dSHidetoshi Shimokawa { 17029339321dSHidetoshi Shimokawa int i; 1703630529adSHidetoshi Shimokawa struct fw_xferq *ir; 1704630529adSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 17059339321dSHidetoshi Shimokawa 17069339321dSHidetoshi Shimokawa fwohci_reset(sc, dev); 17079339321dSHidetoshi Shimokawa /* XXX resume isochronus receive automatically. (how about TX?) */ 17089339321dSHidetoshi Shimokawa for(i = 0; i < sc->fc.nisodma; i ++) { 1709630529adSHidetoshi Shimokawa ir = &sc->ir[i].xferq; 1710630529adSHidetoshi Shimokawa if((ir->flag & FWXFERQ_RUNNING) != 0) { 17119339321dSHidetoshi Shimokawa device_printf(sc->fc.dev, 17129339321dSHidetoshi Shimokawa "resume iso receive ch: %d\n", i); 1713630529adSHidetoshi Shimokawa ir->flag &= ~FWXFERQ_RUNNING; 1714630529adSHidetoshi Shimokawa /* requeue stdma to stfree */ 1715630529adSHidetoshi Shimokawa while((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) { 1716630529adSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stdma, link); 1717630529adSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stfree, chunk, link); 1718630529adSHidetoshi Shimokawa } 17199339321dSHidetoshi Shimokawa sc->fc.irx_enable(&sc->fc, i); 17209339321dSHidetoshi Shimokawa } 17219339321dSHidetoshi Shimokawa } 17229339321dSHidetoshi Shimokawa 17239339321dSHidetoshi Shimokawa bus_generic_resume(dev); 17249339321dSHidetoshi Shimokawa sc->fc.ibr(&sc->fc); 17253c60ba66SKatsushi Kobayashi return 0; 17263c60ba66SKatsushi Kobayashi } 17273c60ba66SKatsushi Kobayashi 17283c60ba66SKatsushi Kobayashi #define ACK_ALL 17293c60ba66SKatsushi Kobayashi static void 1730783058faSHidetoshi Shimokawa fwohci_intr_body(struct fwohci_softc *sc, u_int32_t stat, int count) 17313c60ba66SKatsushi Kobayashi { 17323c60ba66SKatsushi Kobayashi u_int32_t irstat, itstat; 17333c60ba66SKatsushi Kobayashi u_int i; 17343c60ba66SKatsushi Kobayashi struct firewire_comm *fc = (struct firewire_comm *)sc; 17353c60ba66SKatsushi Kobayashi 17363c60ba66SKatsushi Kobayashi #ifdef OHCI_DEBUG 17373c60ba66SKatsushi Kobayashi if(stat & OREAD(sc, FWOHCI_INTMASK)) 17383c60ba66SKatsushi Kobayashi device_printf(fc->dev, "INTERRUPT < %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s> 0x%08x, 0x%08x\n", 17393c60ba66SKatsushi Kobayashi stat & OHCI_INT_EN ? "DMA_EN ":"", 17403c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_REG ? "PHY_REG ":"", 17413c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_LONG ? "CYC_LONG ":"", 17423c60ba66SKatsushi Kobayashi stat & OHCI_INT_ERR ? "INT_ERR ":"", 17433c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_ERR ? "CYC_ERR ":"", 17443c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_LOST ? "CYC_LOST ":"", 17453c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_64SECOND ? "CYC_64SECOND ":"", 17463c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_START ? "CYC_START ":"", 17473c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_INT ? "PHY_INT ":"", 17483c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_BUS_R ? "BUS_RESET ":"", 17493c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_SID ? "SID ":"", 17503c60ba66SKatsushi Kobayashi stat & OHCI_INT_LR_ERR ? "DMA_LR_ERR ":"", 17513c60ba66SKatsushi Kobayashi stat & OHCI_INT_PW_ERR ? "DMA_PW_ERR ":"", 17523c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_IR ? "DMA_IR ":"", 17533c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_IT ? "DMA_IT " :"", 17543c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_PRRS ? "DMA_PRRS " :"", 17553c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_PRRQ ? "DMA_PRRQ " :"", 17563c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ARRS ? "DMA_ARRS " :"", 17573c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ARRQ ? "DMA_ARRQ " :"", 17583c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ATRS ? "DMA_ATRS " :"", 17593c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ATRQ ? "DMA_ATRQ " :"", 17603c60ba66SKatsushi Kobayashi stat, OREAD(sc, FWOHCI_INTMASK) 17613c60ba66SKatsushi Kobayashi ); 17623c60ba66SKatsushi Kobayashi #endif 17633c60ba66SKatsushi Kobayashi /* Bus reset */ 17643c60ba66SKatsushi Kobayashi if(stat & OHCI_INT_PHY_BUS_R ){ 17651adf6842SHidetoshi Shimokawa if (fc->status == FWBUSRESET) 17661adf6842SHidetoshi Shimokawa goto busresetout; 17671adf6842SHidetoshi Shimokawa /* Disable bus reset interrupt until sid recv. */ 17681adf6842SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_PHY_BUS_R); 17691adf6842SHidetoshi Shimokawa 17703c60ba66SKatsushi Kobayashi device_printf(fc->dev, "BUS reset\n"); 17713c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_CYC_LOST); 17723c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCSRC); 17733c60ba66SKatsushi Kobayashi 17743c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 17753c60ba66SKatsushi Kobayashi sc->atrq.xferq.flag &= ~FWXFERQ_RUNNING; 17763c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 17773c60ba66SKatsushi Kobayashi sc->atrs.xferq.flag &= ~FWXFERQ_RUNNING; 17783c60ba66SKatsushi Kobayashi 17793c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 17803c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_BUS_R); 17813c60ba66SKatsushi Kobayashi #endif 1782627d85fbSHidetoshi Shimokawa fw_busreset(fc); 17830bc666e0SHidetoshi Shimokawa OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0])); 17840bc666e0SHidetoshi Shimokawa OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2])); 17853c60ba66SKatsushi Kobayashi } 17861adf6842SHidetoshi Shimokawa busresetout: 17873c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_IR )){ 17883c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 17893c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IR); 17903c60ba66SKatsushi Kobayashi #endif 179177ee030bSHidetoshi Shimokawa #if __FreeBSD_version >= 500000 179277ee030bSHidetoshi Shimokawa irstat = atomic_readandclear_int(&sc->irstat); 179377ee030bSHidetoshi Shimokawa #else 179477ee030bSHidetoshi Shimokawa irstat = sc->irstat; 179577ee030bSHidetoshi Shimokawa sc->irstat = 0; 179677ee030bSHidetoshi Shimokawa #endif 17973c60ba66SKatsushi Kobayashi for(i = 0; i < fc->nisodma ; i++){ 1798b9b35d19SHidetoshi Shimokawa struct fwohci_dbch *dbch; 1799b9b35d19SHidetoshi Shimokawa 18003c60ba66SKatsushi Kobayashi if((irstat & (1 << i)) != 0){ 1801b9b35d19SHidetoshi Shimokawa dbch = &sc->ir[i]; 1802b9b35d19SHidetoshi Shimokawa if ((dbch->xferq.flag & FWXFERQ_OPEN) == 0) { 1803b9b35d19SHidetoshi Shimokawa device_printf(sc->fc.dev, 1804b9b35d19SHidetoshi Shimokawa "dma(%d) not active\n", i); 1805b9b35d19SHidetoshi Shimokawa continue; 1806b9b35d19SHidetoshi Shimokawa } 18073c60ba66SKatsushi Kobayashi fwohci_rbuf_update(sc, i); 18083c60ba66SKatsushi Kobayashi } 18093c60ba66SKatsushi Kobayashi } 18103c60ba66SKatsushi Kobayashi } 18113c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_IT )){ 18123c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18133c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IT); 18143c60ba66SKatsushi Kobayashi #endif 181577ee030bSHidetoshi Shimokawa #if __FreeBSD_version >= 500000 181677ee030bSHidetoshi Shimokawa itstat = atomic_readandclear_int(&sc->itstat); 181777ee030bSHidetoshi Shimokawa #else 181877ee030bSHidetoshi Shimokawa itstat = sc->itstat; 181977ee030bSHidetoshi Shimokawa sc->itstat = 0; 182077ee030bSHidetoshi Shimokawa #endif 18213c60ba66SKatsushi Kobayashi for(i = 0; i < fc->nisodma ; i++){ 18223c60ba66SKatsushi Kobayashi if((itstat & (1 << i)) != 0){ 18233c60ba66SKatsushi Kobayashi fwohci_tbuf_update(sc, i); 18243c60ba66SKatsushi Kobayashi } 18253c60ba66SKatsushi Kobayashi } 18263c60ba66SKatsushi Kobayashi } 18273c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_PRRS )){ 18283c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18293c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRS); 18303c60ba66SKatsushi Kobayashi #endif 18313c60ba66SKatsushi Kobayashi #if 0 18323c60ba66SKatsushi Kobayashi dump_dma(sc, ARRS_CH); 18333c60ba66SKatsushi Kobayashi dump_db(sc, ARRS_CH); 18343c60ba66SKatsushi Kobayashi #endif 1835783058faSHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrs, count); 18363c60ba66SKatsushi Kobayashi } 18373c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_PRRQ )){ 18383c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18393c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRQ); 18403c60ba66SKatsushi Kobayashi #endif 18413c60ba66SKatsushi Kobayashi #if 0 18423c60ba66SKatsushi Kobayashi dump_dma(sc, ARRQ_CH); 18433c60ba66SKatsushi Kobayashi dump_db(sc, ARRQ_CH); 18443c60ba66SKatsushi Kobayashi #endif 1845783058faSHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrq, count); 18463c60ba66SKatsushi Kobayashi } 18473c60ba66SKatsushi Kobayashi if(stat & OHCI_INT_PHY_SID){ 184877ee030bSHidetoshi Shimokawa u_int32_t *buf, node_id; 18493c60ba66SKatsushi Kobayashi int plen; 18503c60ba66SKatsushi Kobayashi 18513c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18523c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_SID); 18533c60ba66SKatsushi Kobayashi #endif 18541adf6842SHidetoshi Shimokawa /* Enable bus reset interrupt */ 18551adf6842SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_PHY_BUS_R); 1856dcae7539SHidetoshi Shimokawa /* Allow async. request to us */ 1857dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_AREQHI, 1 << 31); 1858dcae7539SHidetoshi Shimokawa /* XXX insecure ?? */ 1859dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQHI, 0x7fffffff); 1860dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQLO, 0xffffffff); 1861dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQUPPER, 0x10000); 186273aa55baSHidetoshi Shimokawa /* Set ATRetries register */ 186373aa55baSHidetoshi Shimokawa OWRITE(sc, OHCI_ATRETRY, 1<<(13+16) | 0xfff); 18643c60ba66SKatsushi Kobayashi /* 18653c60ba66SKatsushi Kobayashi ** Checking whether the node is root or not. If root, turn on 18663c60ba66SKatsushi Kobayashi ** cycle master. 18673c60ba66SKatsushi Kobayashi */ 186877ee030bSHidetoshi Shimokawa node_id = OREAD(sc, FWOHCI_NODEID); 186977ee030bSHidetoshi Shimokawa plen = OREAD(sc, OHCI_SID_CNT); 187077ee030bSHidetoshi Shimokawa 187177ee030bSHidetoshi Shimokawa device_printf(fc->dev, "node_id=0x%08x, gen=%d, ", 187277ee030bSHidetoshi Shimokawa node_id, (plen >> 16) & 0xff); 187377ee030bSHidetoshi Shimokawa if (!(node_id & OHCI_NODE_VALID)) { 18743c60ba66SKatsushi Kobayashi printf("Bus reset failure\n"); 18753c60ba66SKatsushi Kobayashi goto sidout; 18763c60ba66SKatsushi Kobayashi } 187777ee030bSHidetoshi Shimokawa if (node_id & OHCI_NODE_ROOT) { 18783c60ba66SKatsushi Kobayashi printf("CYCLEMASTER mode\n"); 18793c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTL, 18803c60ba66SKatsushi Kobayashi OHCI_CNTL_CYCMTR | OHCI_CNTL_CYCTIMER); 18813c60ba66SKatsushi Kobayashi } else { 18823c60ba66SKatsushi Kobayashi printf("non CYCLEMASTER mode\n"); 18833c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCMTR); 18843c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_CYCTIMER); 18853c60ba66SKatsushi Kobayashi } 188677ee030bSHidetoshi Shimokawa fc->nodeid = node_id & 0x3f; 18873c60ba66SKatsushi Kobayashi 188877ee030bSHidetoshi Shimokawa if (plen & OHCI_SID_ERR) { 188977ee030bSHidetoshi Shimokawa device_printf(fc->dev, "SID Error\n"); 189077ee030bSHidetoshi Shimokawa goto sidout; 189177ee030bSHidetoshi Shimokawa } 189277ee030bSHidetoshi Shimokawa plen &= OHCI_SID_CNT_MASK; 189316e0f484SHidetoshi Shimokawa if (plen < 4 || plen > OHCI_SIDSIZE) { 189416e0f484SHidetoshi Shimokawa device_printf(fc->dev, "invalid SID len = %d\n", plen); 189516e0f484SHidetoshi Shimokawa goto sidout; 189616e0f484SHidetoshi Shimokawa } 18973c60ba66SKatsushi Kobayashi plen -= 4; /* chop control info */ 189877ee030bSHidetoshi Shimokawa buf = (u_int32_t *)malloc(OHCI_SIDSIZE, M_FW, M_NOWAIT); 189977ee030bSHidetoshi Shimokawa if (buf == NULL) { 190077ee030bSHidetoshi Shimokawa device_printf(fc->dev, "malloc failed\n"); 190177ee030bSHidetoshi Shimokawa goto sidout; 190277ee030bSHidetoshi Shimokawa } 190377ee030bSHidetoshi Shimokawa for (i = 0; i < plen / 4; i ++) 190477ee030bSHidetoshi Shimokawa buf[i] = FWOHCI_DMA_READ(sc->sid_buf[i+1]); 190548249fe0SHidetoshi Shimokawa #if 1 190648249fe0SHidetoshi Shimokawa /* pending all pre-bus_reset packets */ 190748249fe0SHidetoshi Shimokawa fwohci_txd(sc, &sc->atrq); 190848249fe0SHidetoshi Shimokawa fwohci_txd(sc, &sc->atrs); 190948249fe0SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrs, -1); 191048249fe0SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrq, -1); 1911627d85fbSHidetoshi Shimokawa fw_drain_txq(fc); 191248249fe0SHidetoshi Shimokawa #endif 191377ee030bSHidetoshi Shimokawa fw_sidrcv(fc, buf, plen); 191477ee030bSHidetoshi Shimokawa free(buf, M_FW); 19153c60ba66SKatsushi Kobayashi } 19163c60ba66SKatsushi Kobayashi sidout: 19173c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_ATRQ )){ 19183c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19193c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRQ); 19203c60ba66SKatsushi Kobayashi #endif 19213c60ba66SKatsushi Kobayashi fwohci_txd(sc, &(sc->atrq)); 19223c60ba66SKatsushi Kobayashi } 19233c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_ATRS )){ 19243c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19253c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRS); 19263c60ba66SKatsushi Kobayashi #endif 19273c60ba66SKatsushi Kobayashi fwohci_txd(sc, &(sc->atrs)); 19283c60ba66SKatsushi Kobayashi } 19293c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_PW_ERR )){ 19303c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19313c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PW_ERR); 19323c60ba66SKatsushi Kobayashi #endif 19333c60ba66SKatsushi Kobayashi device_printf(fc->dev, "posted write error\n"); 19343c60ba66SKatsushi Kobayashi } 19353c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_ERR )){ 19363c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19373c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_ERR); 19383c60ba66SKatsushi Kobayashi #endif 19393c60ba66SKatsushi Kobayashi device_printf(fc->dev, "unrecoverable error\n"); 19403c60ba66SKatsushi Kobayashi } 19413c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_PHY_INT)) { 19423c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19433c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_INT); 19443c60ba66SKatsushi Kobayashi #endif 19453c60ba66SKatsushi Kobayashi device_printf(fc->dev, "phy int\n"); 19463c60ba66SKatsushi Kobayashi } 19473c60ba66SKatsushi Kobayashi 19483c60ba66SKatsushi Kobayashi return; 19493c60ba66SKatsushi Kobayashi } 19503c60ba66SKatsushi Kobayashi 195177ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE 195277ee030bSHidetoshi Shimokawa static void 195377ee030bSHidetoshi Shimokawa fwohci_complete(void *arg, int pending) 195477ee030bSHidetoshi Shimokawa { 195577ee030bSHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)arg; 195677ee030bSHidetoshi Shimokawa u_int32_t stat; 195777ee030bSHidetoshi Shimokawa 195877ee030bSHidetoshi Shimokawa again: 195977ee030bSHidetoshi Shimokawa stat = atomic_readandclear_int(&sc->intstat); 196077ee030bSHidetoshi Shimokawa if (stat) 196177ee030bSHidetoshi Shimokawa fwohci_intr_body(sc, stat, -1); 196277ee030bSHidetoshi Shimokawa else 196377ee030bSHidetoshi Shimokawa return; 196477ee030bSHidetoshi Shimokawa goto again; 196577ee030bSHidetoshi Shimokawa } 196677ee030bSHidetoshi Shimokawa #endif 196777ee030bSHidetoshi Shimokawa 196877ee030bSHidetoshi Shimokawa static u_int32_t 196977ee030bSHidetoshi Shimokawa fwochi_check_stat(struct fwohci_softc *sc) 197077ee030bSHidetoshi Shimokawa { 197177ee030bSHidetoshi Shimokawa u_int32_t stat, irstat, itstat; 197277ee030bSHidetoshi Shimokawa 197377ee030bSHidetoshi Shimokawa stat = OREAD(sc, FWOHCI_INTSTAT); 197477ee030bSHidetoshi Shimokawa if (stat == 0xffffffff) { 197577ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, 197677ee030bSHidetoshi Shimokawa "device physically ejected?\n"); 197777ee030bSHidetoshi Shimokawa return(stat); 197877ee030bSHidetoshi Shimokawa } 197977ee030bSHidetoshi Shimokawa #ifdef ACK_ALL 198077ee030bSHidetoshi Shimokawa if (stat) 198177ee030bSHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, stat); 198277ee030bSHidetoshi Shimokawa #endif 198377ee030bSHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IR) { 198477ee030bSHidetoshi Shimokawa irstat = OREAD(sc, OHCI_IR_STAT); 198577ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_IR_STATCLR, irstat); 198677ee030bSHidetoshi Shimokawa atomic_set_int(&sc->irstat, irstat); 198777ee030bSHidetoshi Shimokawa } 198877ee030bSHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IT) { 198977ee030bSHidetoshi Shimokawa itstat = OREAD(sc, OHCI_IT_STAT); 199077ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_STATCLR, itstat); 199177ee030bSHidetoshi Shimokawa atomic_set_int(&sc->itstat, itstat); 199277ee030bSHidetoshi Shimokawa } 199377ee030bSHidetoshi Shimokawa return(stat); 199477ee030bSHidetoshi Shimokawa } 199577ee030bSHidetoshi Shimokawa 19963c60ba66SKatsushi Kobayashi void 19973c60ba66SKatsushi Kobayashi fwohci_intr(void *arg) 19983c60ba66SKatsushi Kobayashi { 19993c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)arg; 200077ee030bSHidetoshi Shimokawa u_int32_t stat; 200177ee030bSHidetoshi Shimokawa #if !FWOHCI_TASKQUEUE 200277ee030bSHidetoshi Shimokawa u_int32_t bus_reset = 0; 200377ee030bSHidetoshi Shimokawa #endif 20043c60ba66SKatsushi Kobayashi 20053c60ba66SKatsushi Kobayashi if (!(sc->intmask & OHCI_INT_EN)) { 20063c60ba66SKatsushi Kobayashi /* polling mode */ 20073c60ba66SKatsushi Kobayashi return; 20083c60ba66SKatsushi Kobayashi } 20093c60ba66SKatsushi Kobayashi 201077ee030bSHidetoshi Shimokawa #if !FWOHCI_TASKQUEUE 201177ee030bSHidetoshi Shimokawa again: 20123c60ba66SKatsushi Kobayashi #endif 201377ee030bSHidetoshi Shimokawa stat = fwochi_check_stat(sc); 201477ee030bSHidetoshi Shimokawa if (stat == 0 || stat == 0xffffffff) 201577ee030bSHidetoshi Shimokawa return; 201677ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE 201777ee030bSHidetoshi Shimokawa atomic_set_int(&sc->intstat, stat); 201877ee030bSHidetoshi Shimokawa /* XXX mask bus reset intr. during bus reset phase */ 201977ee030bSHidetoshi Shimokawa if (stat) 202077ee030bSHidetoshi Shimokawa taskqueue_enqueue(taskqueue_swi_giant, &sc->fwohci_task_complete); 202177ee030bSHidetoshi Shimokawa #else 20221adf6842SHidetoshi Shimokawa /* We cannot clear bus reset event during bus reset phase */ 20231adf6842SHidetoshi Shimokawa if ((stat & ~bus_reset) == 0) 20241adf6842SHidetoshi Shimokawa return; 20251adf6842SHidetoshi Shimokawa bus_reset = stat & OHCI_INT_PHY_BUS_R; 2026783058faSHidetoshi Shimokawa fwohci_intr_body(sc, stat, -1); 202777ee030bSHidetoshi Shimokawa goto again; 202877ee030bSHidetoshi Shimokawa #endif 20293c60ba66SKatsushi Kobayashi } 20303c60ba66SKatsushi Kobayashi 2031740b10aaSHidetoshi Shimokawa void 20323c60ba66SKatsushi Kobayashi fwohci_poll(struct firewire_comm *fc, int quick, int count) 20333c60ba66SKatsushi Kobayashi { 20343c60ba66SKatsushi Kobayashi int s; 20353c60ba66SKatsushi Kobayashi u_int32_t stat; 20363c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 20373c60ba66SKatsushi Kobayashi 20383c60ba66SKatsushi Kobayashi 20393c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 20403c60ba66SKatsushi Kobayashi stat = OHCI_INT_DMA_IR | OHCI_INT_DMA_IT | 20413c60ba66SKatsushi Kobayashi OHCI_INT_DMA_PRRS | OHCI_INT_DMA_PRRQ | 20423c60ba66SKatsushi Kobayashi OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS; 20433c60ba66SKatsushi Kobayashi #if 0 20443c60ba66SKatsushi Kobayashi if (!quick) { 20453c60ba66SKatsushi Kobayashi #else 20463c60ba66SKatsushi Kobayashi if (1) { 20473c60ba66SKatsushi Kobayashi #endif 204877ee030bSHidetoshi Shimokawa stat = fwochi_check_stat(sc); 204977ee030bSHidetoshi Shimokawa if (stat == 0 || stat == 0xffffffff) 20503c60ba66SKatsushi Kobayashi return; 20513c60ba66SKatsushi Kobayashi } 20523c60ba66SKatsushi Kobayashi s = splfw(); 2053783058faSHidetoshi Shimokawa fwohci_intr_body(sc, stat, count); 20543c60ba66SKatsushi Kobayashi splx(s); 20553c60ba66SKatsushi Kobayashi } 20563c60ba66SKatsushi Kobayashi 20573c60ba66SKatsushi Kobayashi static void 20583c60ba66SKatsushi Kobayashi fwohci_set_intr(struct firewire_comm *fc, int enable) 20593c60ba66SKatsushi Kobayashi { 20603c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 20613c60ba66SKatsushi Kobayashi 20623c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 206317c3d42cSHidetoshi Shimokawa if (bootverbose) 20649339321dSHidetoshi Shimokawa device_printf(sc->fc.dev, "fwohci_set_intr: %d\n", enable); 20653c60ba66SKatsushi Kobayashi if (enable) { 20663c60ba66SKatsushi Kobayashi sc->intmask |= OHCI_INT_EN; 20673c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_EN); 20683c60ba66SKatsushi Kobayashi } else { 20693c60ba66SKatsushi Kobayashi sc->intmask &= ~OHCI_INT_EN; 20703c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_EN); 20713c60ba66SKatsushi Kobayashi } 20723c60ba66SKatsushi Kobayashi } 20733c60ba66SKatsushi Kobayashi 2074c572b810SHidetoshi Shimokawa static void 2075c572b810SHidetoshi Shimokawa fwohci_tbuf_update(struct fwohci_softc *sc, int dmach) 20763c60ba66SKatsushi Kobayashi { 20773c60ba66SKatsushi Kobayashi struct firewire_comm *fc = &sc->fc; 20785a7ba74dSHidetoshi Shimokawa volatile struct fwohcidb *db; 20795a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 20805a7ba74dSHidetoshi Shimokawa struct fw_xferq *it; 20815a7ba74dSHidetoshi Shimokawa u_int32_t stat, count; 208277ee030bSHidetoshi Shimokawa int s, w=0, ldesc; 20833c60ba66SKatsushi Kobayashi 20845a7ba74dSHidetoshi Shimokawa it = fc->it[dmach]; 208577ee030bSHidetoshi Shimokawa ldesc = sc->it[dmach].ndesc - 1; 20865a7ba74dSHidetoshi Shimokawa s = splfw(); /* unnecessary ? */ 208777ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(sc->it[dmach].am, BUS_DMASYNC_POSTREAD); 20885a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&it->stdma)) != NULL) { 20895a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db; 209077ee030bSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(db[ldesc].db.desc.res) 209177ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT; 20925a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->start))->db; 209377ee030bSHidetoshi Shimokawa count = FWOHCI_DMA_READ(db[ldesc].db.desc.res) 209477ee030bSHidetoshi Shimokawa & OHCI_COUNT_MASK; 20955a7ba74dSHidetoshi Shimokawa if (stat == 0) 20965a7ba74dSHidetoshi Shimokawa break; 20975a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&it->stdma, link); 20985a7ba74dSHidetoshi Shimokawa switch (stat & FWOHCIEV_MASK){ 20993c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 21005a7ba74dSHidetoshi Shimokawa #if 0 21015a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, "0x%08x\n", count); 21020aaa9a23SHidetoshi Shimokawa #endif 21033c60ba66SKatsushi Kobayashi break; 21043c60ba66SKatsushi Kobayashi default: 21055a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, 210677ee030bSHidetoshi Shimokawa "Isochronous transmit err %02x(%s)\n", 210777ee030bSHidetoshi Shimokawa stat, fwohcicode[stat & 0x1f]); 21083c60ba66SKatsushi Kobayashi } 21095a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&it->stfree, chunk, link); 21105a7ba74dSHidetoshi Shimokawa w++; 21115a7ba74dSHidetoshi Shimokawa } 21125a7ba74dSHidetoshi Shimokawa splx(s); 21135a7ba74dSHidetoshi Shimokawa if (w) 21145a7ba74dSHidetoshi Shimokawa wakeup(it); 21153c60ba66SKatsushi Kobayashi } 2116c572b810SHidetoshi Shimokawa 2117c572b810SHidetoshi Shimokawa static void 2118c572b810SHidetoshi Shimokawa fwohci_rbuf_update(struct fwohci_softc *sc, int dmach) 21193c60ba66SKatsushi Kobayashi { 21200aaa9a23SHidetoshi Shimokawa struct firewire_comm *fc = &sc->fc; 212177ee030bSHidetoshi Shimokawa volatile struct fwohcidb_tr *db_tr; 21225a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 21235a7ba74dSHidetoshi Shimokawa struct fw_xferq *ir; 21245a7ba74dSHidetoshi Shimokawa u_int32_t stat; 212577ee030bSHidetoshi Shimokawa int s, w=0, ldesc; 21260aaa9a23SHidetoshi Shimokawa 21275a7ba74dSHidetoshi Shimokawa ir = fc->ir[dmach]; 212877ee030bSHidetoshi Shimokawa ldesc = sc->ir[dmach].ndesc - 1; 212977ee030bSHidetoshi Shimokawa #if 0 213077ee030bSHidetoshi Shimokawa dump_db(sc, dmach); 213177ee030bSHidetoshi Shimokawa #endif 21325a7ba74dSHidetoshi Shimokawa s = splfw(); 213377ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(sc->ir[dmach].am, BUS_DMASYNC_POSTREAD); 21345a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) { 213577ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)chunk->end; 213677ee030bSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(db_tr->db[ldesc].db.desc.res) 213777ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT; 21385a7ba74dSHidetoshi Shimokawa if (stat == 0) 21395a7ba74dSHidetoshi Shimokawa break; 214077ee030bSHidetoshi Shimokawa 214177ee030bSHidetoshi Shimokawa if (chunk->mbuf != NULL) { 214277ee030bSHidetoshi Shimokawa bus_dmamap_sync(sc->ir[dmach].dmat, db_tr->dma_map, 214377ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTREAD); 214477ee030bSHidetoshi Shimokawa bus_dmamap_unload(sc->ir[dmach].dmat, db_tr->dma_map); 214577ee030bSHidetoshi Shimokawa } else if (ir->buf != NULL) { 214677ee030bSHidetoshi Shimokawa fwdma_sync_multiseg(ir->buf, chunk->poffset, 214777ee030bSHidetoshi Shimokawa ir->bnpacket, BUS_DMASYNC_POSTREAD); 214877ee030bSHidetoshi Shimokawa } else { 214977ee030bSHidetoshi Shimokawa /* XXX */ 215077ee030bSHidetoshi Shimokawa printf("fwohci_rbuf_update: this shouldn't happend\n"); 215177ee030bSHidetoshi Shimokawa } 215277ee030bSHidetoshi Shimokawa 21535a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stdma, link); 21545a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stvalid, chunk, link); 21555a7ba74dSHidetoshi Shimokawa switch (stat & FWOHCIEV_MASK) { 21563c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 21572b4601d1SHidetoshi Shimokawa chunk->resp = 0; 21583c60ba66SKatsushi Kobayashi break; 21593c60ba66SKatsushi Kobayashi default: 21602b4601d1SHidetoshi Shimokawa chunk->resp = EINVAL; 21615a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, 216277ee030bSHidetoshi Shimokawa "Isochronous receive err %02x(%s)\n", 216377ee030bSHidetoshi Shimokawa stat, fwohcicode[stat & 0x1f]); 21643c60ba66SKatsushi Kobayashi } 21655a7ba74dSHidetoshi Shimokawa w++; 21665a7ba74dSHidetoshi Shimokawa } 21675a7ba74dSHidetoshi Shimokawa splx(s); 21682b4601d1SHidetoshi Shimokawa if (w) { 21692b4601d1SHidetoshi Shimokawa if (ir->flag & FWXFERQ_HANDLER) 21702b4601d1SHidetoshi Shimokawa ir->hand(ir); 21712b4601d1SHidetoshi Shimokawa else 21725a7ba74dSHidetoshi Shimokawa wakeup(ir); 21733c60ba66SKatsushi Kobayashi } 21742b4601d1SHidetoshi Shimokawa } 2175c572b810SHidetoshi Shimokawa 2176c572b810SHidetoshi Shimokawa void 2177c572b810SHidetoshi Shimokawa dump_dma(struct fwohci_softc *sc, u_int32_t ch) 2178c572b810SHidetoshi Shimokawa { 21793c60ba66SKatsushi Kobayashi u_int32_t off, cntl, stat, cmd, match; 21803c60ba66SKatsushi Kobayashi 21813c60ba66SKatsushi Kobayashi if(ch == 0){ 21823c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 21833c60ba66SKatsushi Kobayashi }else if(ch == 1){ 21843c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 21853c60ba66SKatsushi Kobayashi }else if(ch == 2){ 21863c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 21873c60ba66SKatsushi Kobayashi }else if(ch == 3){ 21883c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 21893c60ba66SKatsushi Kobayashi }else if(ch < IRX_CH){ 21903c60ba66SKatsushi Kobayashi off = OHCI_ITCTL(ch - ITX_CH); 21913c60ba66SKatsushi Kobayashi }else{ 21923c60ba66SKatsushi Kobayashi off = OHCI_IRCTL(ch - IRX_CH); 21933c60ba66SKatsushi Kobayashi } 21943c60ba66SKatsushi Kobayashi cntl = stat = OREAD(sc, off); 21953c60ba66SKatsushi Kobayashi cmd = OREAD(sc, off + 0xc); 21963c60ba66SKatsushi Kobayashi match = OREAD(sc, off + 0x10); 21973c60ba66SKatsushi Kobayashi 219877ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "ch %1x cntl:0x%08x cmd:0x%08x match:0x%08x\n", 21993c60ba66SKatsushi Kobayashi ch, 22003c60ba66SKatsushi Kobayashi cntl, 22013c60ba66SKatsushi Kobayashi cmd, 22023c60ba66SKatsushi Kobayashi match); 22033c60ba66SKatsushi Kobayashi stat &= 0xffff ; 220477ee030bSHidetoshi Shimokawa if (stat) { 22053c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma %d ch:%s%s%s%s%s%s %s(%x)\n", 22063c60ba66SKatsushi Kobayashi ch, 22073c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_RUN ? "RUN," : "", 22083c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "", 22093c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "", 22103c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "", 22113c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "", 22123c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "", 22133c60ba66SKatsushi Kobayashi fwohcicode[stat & 0x1f], 22143c60ba66SKatsushi Kobayashi stat & 0x1f 22153c60ba66SKatsushi Kobayashi ); 22163c60ba66SKatsushi Kobayashi }else{ 22173c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma %d ch: Nostat\n", ch); 22183c60ba66SKatsushi Kobayashi } 22193c60ba66SKatsushi Kobayashi } 2220c572b810SHidetoshi Shimokawa 2221c572b810SHidetoshi Shimokawa void 2222c572b810SHidetoshi Shimokawa dump_db(struct fwohci_softc *sc, u_int32_t ch) 2223c572b810SHidetoshi Shimokawa { 22243c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch; 222577ee030bSHidetoshi Shimokawa struct fwohcidb_tr *cp = NULL, *pp, *np = NULL; 22263c60ba66SKatsushi Kobayashi volatile struct fwohcidb *curr = NULL, *prev, *next = NULL; 22273c60ba66SKatsushi Kobayashi int idb, jdb; 22283c60ba66SKatsushi Kobayashi u_int32_t cmd, off; 22293c60ba66SKatsushi Kobayashi if(ch == 0){ 22303c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 22313c60ba66SKatsushi Kobayashi dbch = &sc->atrq; 22323c60ba66SKatsushi Kobayashi }else if(ch == 1){ 22333c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 22343c60ba66SKatsushi Kobayashi dbch = &sc->atrs; 22353c60ba66SKatsushi Kobayashi }else if(ch == 2){ 22363c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 22373c60ba66SKatsushi Kobayashi dbch = &sc->arrq; 22383c60ba66SKatsushi Kobayashi }else if(ch == 3){ 22393c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 22403c60ba66SKatsushi Kobayashi dbch = &sc->arrs; 22413c60ba66SKatsushi Kobayashi }else if(ch < IRX_CH){ 22423c60ba66SKatsushi Kobayashi off = OHCI_ITCTL(ch - ITX_CH); 22433c60ba66SKatsushi Kobayashi dbch = &sc->it[ch - ITX_CH]; 22443c60ba66SKatsushi Kobayashi }else { 22453c60ba66SKatsushi Kobayashi off = OHCI_IRCTL(ch - IRX_CH); 22463c60ba66SKatsushi Kobayashi dbch = &sc->ir[ch - IRX_CH]; 22473c60ba66SKatsushi Kobayashi } 22483c60ba66SKatsushi Kobayashi cmd = OREAD(sc, off + 0xc); 22493c60ba66SKatsushi Kobayashi 22503c60ba66SKatsushi Kobayashi if( dbch->ndb == 0 ){ 22513c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "No DB is attached ch=%d\n", ch); 22523c60ba66SKatsushi Kobayashi return; 22533c60ba66SKatsushi Kobayashi } 22543c60ba66SKatsushi Kobayashi pp = dbch->top; 22553c60ba66SKatsushi Kobayashi prev = pp->db; 22563c60ba66SKatsushi Kobayashi for(idb = 0 ; idb < dbch->ndb ; idb ++ ){ 22573c60ba66SKatsushi Kobayashi if(pp == NULL){ 22583c60ba66SKatsushi Kobayashi curr = NULL; 22593c60ba66SKatsushi Kobayashi goto outdb; 22603c60ba66SKatsushi Kobayashi } 22613c60ba66SKatsushi Kobayashi cp = STAILQ_NEXT(pp, link); 22623c60ba66SKatsushi Kobayashi if(cp == NULL){ 22633c60ba66SKatsushi Kobayashi curr = NULL; 22643c60ba66SKatsushi Kobayashi goto outdb; 22653c60ba66SKatsushi Kobayashi } 22663c60ba66SKatsushi Kobayashi np = STAILQ_NEXT(cp, link); 22673c60ba66SKatsushi Kobayashi for(jdb = 0 ; jdb < dbch->ndesc ; jdb ++ ){ 226877ee030bSHidetoshi Shimokawa if ((cmd & 0xfffffff0) == cp->bus_addr) { 22693c60ba66SKatsushi Kobayashi curr = cp->db; 22703c60ba66SKatsushi Kobayashi if(np != NULL){ 22713c60ba66SKatsushi Kobayashi next = np->db; 22723c60ba66SKatsushi Kobayashi }else{ 22733c60ba66SKatsushi Kobayashi next = NULL; 22743c60ba66SKatsushi Kobayashi } 22753c60ba66SKatsushi Kobayashi goto outdb; 22763c60ba66SKatsushi Kobayashi } 22773c60ba66SKatsushi Kobayashi } 22783c60ba66SKatsushi Kobayashi pp = STAILQ_NEXT(pp, link); 22793c60ba66SKatsushi Kobayashi prev = pp->db; 22803c60ba66SKatsushi Kobayashi } 22813c60ba66SKatsushi Kobayashi outdb: 22823c60ba66SKatsushi Kobayashi if( curr != NULL){ 228377ee030bSHidetoshi Shimokawa #if 0 22843c60ba66SKatsushi Kobayashi printf("Prev DB %d\n", ch); 228577ee030bSHidetoshi Shimokawa print_db(pp, prev, ch, dbch->ndesc); 228677ee030bSHidetoshi Shimokawa #endif 22873c60ba66SKatsushi Kobayashi printf("Current DB %d\n", ch); 228877ee030bSHidetoshi Shimokawa print_db(cp, curr, ch, dbch->ndesc); 228977ee030bSHidetoshi Shimokawa #if 0 22903c60ba66SKatsushi Kobayashi printf("Next DB %d\n", ch); 229177ee030bSHidetoshi Shimokawa print_db(np, next, ch, dbch->ndesc); 229277ee030bSHidetoshi Shimokawa #endif 22933c60ba66SKatsushi Kobayashi }else{ 22943c60ba66SKatsushi Kobayashi printf("dbdump err ch = %d cmd = 0x%08x\n", ch, cmd); 22953c60ba66SKatsushi Kobayashi } 22963c60ba66SKatsushi Kobayashi return; 22973c60ba66SKatsushi Kobayashi } 2298c572b810SHidetoshi Shimokawa 2299c572b810SHidetoshi Shimokawa void 230077ee030bSHidetoshi Shimokawa print_db(struct fwohcidb_tr *db_tr, volatile struct fwohcidb *db, 230177ee030bSHidetoshi Shimokawa u_int32_t ch, u_int32_t max) 2302c572b810SHidetoshi Shimokawa { 23033c60ba66SKatsushi Kobayashi fwohcireg_t stat; 23043c60ba66SKatsushi Kobayashi int i, key; 230577ee030bSHidetoshi Shimokawa u_int32_t cmd, res; 23063c60ba66SKatsushi Kobayashi 23073c60ba66SKatsushi Kobayashi if(db == NULL){ 23083c60ba66SKatsushi Kobayashi printf("No Descriptor is found\n"); 23093c60ba66SKatsushi Kobayashi return; 23103c60ba66SKatsushi Kobayashi } 23113c60ba66SKatsushi Kobayashi 23123c60ba66SKatsushi Kobayashi printf("ch = %d\n%8s %s %s %s %s %4s %8s %8s %4s:%4s\n", 23133c60ba66SKatsushi Kobayashi ch, 23143c60ba66SKatsushi Kobayashi "Current", 23153c60ba66SKatsushi Kobayashi "OP ", 23163c60ba66SKatsushi Kobayashi "KEY", 23173c60ba66SKatsushi Kobayashi "INT", 23183c60ba66SKatsushi Kobayashi "BR ", 23193c60ba66SKatsushi Kobayashi "len", 23203c60ba66SKatsushi Kobayashi "Addr", 23213c60ba66SKatsushi Kobayashi "Depend", 23223c60ba66SKatsushi Kobayashi "Stat", 23233c60ba66SKatsushi Kobayashi "Cnt"); 23243c60ba66SKatsushi Kobayashi for( i = 0 ; i <= max ; i ++){ 232577ee030bSHidetoshi Shimokawa cmd = FWOHCI_DMA_READ(db[i].db.desc.cmd); 232677ee030bSHidetoshi Shimokawa res = FWOHCI_DMA_READ(db[i].db.desc.res); 232777ee030bSHidetoshi Shimokawa key = cmd & OHCI_KEY_MASK; 232877ee030bSHidetoshi Shimokawa stat = res >> OHCI_STATUS_SHIFT; 2329a4239576SHidetoshi Shimokawa #if __FreeBSD_version >= 500000 2330a2da26fcSHidetoshi Shimokawa printf("%08jx %s %s %s %s %5d %08x %08x %04x:%04x", 233170b400a8SHidetoshi Shimokawa (uintmax_t)db_tr->bus_addr, 2332a4239576SHidetoshi Shimokawa #else 2333a4239576SHidetoshi Shimokawa printf("%08x %s %s %s %s %5d %08x %08x %04x:%04x", 233470b400a8SHidetoshi Shimokawa db_tr->bus_addr, 2335a4239576SHidetoshi Shimokawa #endif 233677ee030bSHidetoshi Shimokawa dbcode[(cmd >> 28) & 0xf], 233777ee030bSHidetoshi Shimokawa dbkey[(cmd >> 24) & 0x7], 233877ee030bSHidetoshi Shimokawa dbcond[(cmd >> 20) & 0x3], 233977ee030bSHidetoshi Shimokawa dbcond[(cmd >> 18) & 0x3], 234077ee030bSHidetoshi Shimokawa cmd & OHCI_COUNT_MASK, 234177ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i].db.desc.addr), 234277ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i].db.desc.depend), 234377ee030bSHidetoshi Shimokawa stat, 234477ee030bSHidetoshi Shimokawa res & OHCI_COUNT_MASK); 23453c60ba66SKatsushi Kobayashi if(stat & 0xff00){ 23463c60ba66SKatsushi Kobayashi printf(" %s%s%s%s%s%s %s(%x)\n", 23473c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_RUN ? "RUN," : "", 23483c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "", 23493c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "", 23503c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "", 23513c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "", 23523c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "", 23533c60ba66SKatsushi Kobayashi fwohcicode[stat & 0x1f], 23543c60ba66SKatsushi Kobayashi stat & 0x1f 23553c60ba66SKatsushi Kobayashi ); 23563c60ba66SKatsushi Kobayashi }else{ 23573c60ba66SKatsushi Kobayashi printf(" Nostat\n"); 23583c60ba66SKatsushi Kobayashi } 23593c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_ST2 ){ 23603c60ba66SKatsushi Kobayashi printf("0x%08x 0x%08x 0x%08x 0x%08x\n", 236177ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i+1].db.immed[0]), 236277ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i+1].db.immed[1]), 236377ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i+1].db.immed[2]), 236477ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i+1].db.immed[3])); 23653c60ba66SKatsushi Kobayashi } 23663c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_DEVICE){ 23673c60ba66SKatsushi Kobayashi return; 23683c60ba66SKatsushi Kobayashi } 236977ee030bSHidetoshi Shimokawa if((cmd & OHCI_BRANCH_MASK) 23703c60ba66SKatsushi Kobayashi == OHCI_BRANCH_ALWAYS){ 23713c60ba66SKatsushi Kobayashi return; 23723c60ba66SKatsushi Kobayashi } 237377ee030bSHidetoshi Shimokawa if((cmd & OHCI_CMD_MASK) 23743c60ba66SKatsushi Kobayashi == OHCI_OUTPUT_LAST){ 23753c60ba66SKatsushi Kobayashi return; 23763c60ba66SKatsushi Kobayashi } 237777ee030bSHidetoshi Shimokawa if((cmd & OHCI_CMD_MASK) 23783c60ba66SKatsushi Kobayashi == OHCI_INPUT_LAST){ 23793c60ba66SKatsushi Kobayashi return; 23803c60ba66SKatsushi Kobayashi } 23813c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_ST2 ){ 23823c60ba66SKatsushi Kobayashi i++; 23833c60ba66SKatsushi Kobayashi } 23843c60ba66SKatsushi Kobayashi } 23853c60ba66SKatsushi Kobayashi return; 23863c60ba66SKatsushi Kobayashi } 2387c572b810SHidetoshi Shimokawa 2388c572b810SHidetoshi Shimokawa void 2389c572b810SHidetoshi Shimokawa fwohci_ibr(struct firewire_comm *fc) 23903c60ba66SKatsushi Kobayashi { 23913c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 23923c60ba66SKatsushi Kobayashi u_int32_t fun; 23933c60ba66SKatsushi Kobayashi 2394864d7e72SHidetoshi Shimokawa device_printf(fc->dev, "Initiate bus reset\n"); 23953c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 2396ac9f6692SHidetoshi Shimokawa 2397ac9f6692SHidetoshi Shimokawa /* 2398ac9f6692SHidetoshi Shimokawa * Set root hold-off bit so that non cyclemaster capable node 2399ac9f6692SHidetoshi Shimokawa * shouldn't became the root node. 2400ac9f6692SHidetoshi Shimokawa */ 24013c60ba66SKatsushi Kobayashi #if 1 24023c60ba66SKatsushi Kobayashi fun = fwphy_rddata(sc, FW_PHY_IBR_REG); 24034ed65ce9SHidetoshi Shimokawa fun |= FW_PHY_IBR | FW_PHY_RHB; 24043c60ba66SKatsushi Kobayashi fun = fwphy_wrdata(sc, FW_PHY_IBR_REG, fun); 24054ed65ce9SHidetoshi Shimokawa #else /* Short bus reset */ 24063c60ba66SKatsushi Kobayashi fun = fwphy_rddata(sc, FW_PHY_ISBR_REG); 24074ed65ce9SHidetoshi Shimokawa fun |= FW_PHY_ISBR | FW_PHY_RHB; 24083c60ba66SKatsushi Kobayashi fun = fwphy_wrdata(sc, FW_PHY_ISBR_REG, fun); 24093c60ba66SKatsushi Kobayashi #endif 24103c60ba66SKatsushi Kobayashi } 2411c572b810SHidetoshi Shimokawa 2412c572b810SHidetoshi Shimokawa void 2413c572b810SHidetoshi Shimokawa fwohci_txbufdb(struct fwohci_softc *sc, int dmach, struct fw_bulkxfer *bulkxfer) 24143c60ba66SKatsushi Kobayashi { 24153c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr, *fdb_tr; 24163c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch; 241753f1eb86SHidetoshi Shimokawa volatile struct fwohcidb *db; 24183c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 24193c60ba66SKatsushi Kobayashi volatile struct fwohci_txpkthdr *ohcifp; 24203c60ba66SKatsushi Kobayashi unsigned short chtag; 24213c60ba66SKatsushi Kobayashi int idb; 24223c60ba66SKatsushi Kobayashi 24233c60ba66SKatsushi Kobayashi dbch = &sc->it[dmach]; 24243c60ba66SKatsushi Kobayashi chtag = sc->it[dmach].xferq.flag & 0xff; 24253c60ba66SKatsushi Kobayashi 24263c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)(bulkxfer->start); 24273c60ba66SKatsushi Kobayashi fdb_tr = (struct fwohcidb_tr *)(bulkxfer->end); 24283c60ba66SKatsushi Kobayashi /* 242977ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %08x %08x\n", bulkxfer, db_tr->bus_addr, fdb_tr->bus_addr); 24303c60ba66SKatsushi Kobayashi */ 243177ee030bSHidetoshi Shimokawa for (idb = 0; idb < dbch->xferq.bnpacket; idb ++) { 243253f1eb86SHidetoshi Shimokawa db = db_tr->db; 24333c60ba66SKatsushi Kobayashi fp = (struct fw_pkt *)db_tr->buf; 243453f1eb86SHidetoshi Shimokawa ohcifp = (volatile struct fwohci_txpkthdr *) db[1].db.immed; 243577ee030bSHidetoshi Shimokawa ohcifp->mode.ld[0] = fp->mode.ld[0]; 243677ee030bSHidetoshi Shimokawa ohcifp->mode.stream.len = fp->mode.stream.len; 24373c60ba66SKatsushi Kobayashi ohcifp->mode.stream.chtag = chtag; 24383c60ba66SKatsushi Kobayashi ohcifp->mode.stream.tcode = 0xa; 24395a7ba74dSHidetoshi Shimokawa ohcifp->mode.stream.spd = 0; 244077ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 244177ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[1].db.immed[0], db[1].db.immed[0]); 244277ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[1].db.immed[1], db[1].db.immed[1]); 244377ee030bSHidetoshi Shimokawa #endif 24443c60ba66SKatsushi Kobayashi 244577ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[2].db.desc.cmd, OHCI_COUNT_MASK); 244677ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[2].db.desc.cmd, fp->mode.stream.len); 244777ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.res, 0); 244853f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */ 244977ee030bSHidetoshi Shimokawa db[2].db.desc.cmd = OHCI_OUTPUT_LAST 24503c60ba66SKatsushi Kobayashi | OHCI_UPDATE 245153f1eb86SHidetoshi Shimokawa | OHCI_BRANCH_ALWAYS; 245253f1eb86SHidetoshi Shimokawa db[0].db.desc.depend = 245353f1eb86SHidetoshi Shimokawa = db[dbch->ndesc - 1].db.desc.depend 245477ee030bSHidetoshi Shimokawa = STAILQ_NEXT(db_tr, link)->bus_addr | dbch->ndesc; 245553f1eb86SHidetoshi Shimokawa #else 245677ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc); 245777ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[dbch->ndesc - 1].db.desc.depend, dbch->ndesc); 245853f1eb86SHidetoshi Shimokawa #endif 24593c60ba66SKatsushi Kobayashi bulkxfer->end = (caddr_t)db_tr; 24603c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 24613c60ba66SKatsushi Kobayashi } 246253f1eb86SHidetoshi Shimokawa db = ((struct fwohcidb_tr *)bulkxfer->end)->db; 246377ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[0].db.desc.depend, 0xf); 246477ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[dbch->ndesc - 1].db.desc.depend, 0xf); 246553f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */ 246653f1eb86SHidetoshi Shimokawa db[dbch->ndesc - 1].db.desc.control |= OHCI_INTERRUPT_ALWAYS; 24674ed65ce9SHidetoshi Shimokawa /* OHCI 1.1 and above */ 246853f1eb86SHidetoshi Shimokawa db[0].db.desc.control |= OHCI_INTERRUPT_ALWAYS; 246953f1eb86SHidetoshi Shimokawa #endif 247053f1eb86SHidetoshi Shimokawa /* 24713c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)bulkxfer->start; 24723c60ba66SKatsushi Kobayashi fdb_tr = (struct fwohcidb_tr *)bulkxfer->end; 247377ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %3d %08x %08x\n", bulkxfer, bulkxfer->npacket, db_tr->bus_addr, fdb_tr->bus_addr); 24743c60ba66SKatsushi Kobayashi */ 24753c60ba66SKatsushi Kobayashi return; 24763c60ba66SKatsushi Kobayashi } 2477c572b810SHidetoshi Shimokawa 2478c572b810SHidetoshi Shimokawa static int 247977ee030bSHidetoshi Shimokawa fwohci_add_tx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr, 248077ee030bSHidetoshi Shimokawa int poffset) 24813c60ba66SKatsushi Kobayashi { 24823c60ba66SKatsushi Kobayashi volatile struct fwohcidb *db = db_tr->db; 248377ee030bSHidetoshi Shimokawa struct fw_xferq *it; 24843c60ba66SKatsushi Kobayashi int err = 0; 248577ee030bSHidetoshi Shimokawa 248677ee030bSHidetoshi Shimokawa it = &dbch->xferq; 248777ee030bSHidetoshi Shimokawa if(it->buf == 0){ 24883c60ba66SKatsushi Kobayashi err = EINVAL; 24893c60ba66SKatsushi Kobayashi return err; 24903c60ba66SKatsushi Kobayashi } 249177ee030bSHidetoshi Shimokawa db_tr->buf = fwdma_v_addr(it->buf, poffset); 24923c60ba66SKatsushi Kobayashi db_tr->dbcnt = 3; 24933c60ba66SKatsushi Kobayashi 249477ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.cmd, 249577ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | 8); 249677ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.addr, 249777ee030bSHidetoshi Shimokawa fwdma_bus_addr(it->buf, poffset) + sizeof(u_int32_t)); 249877ee030bSHidetoshi Shimokawa 249977ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.cmd, 250077ee030bSHidetoshi Shimokawa OHCI_OUTPUT_LAST | OHCI_UPDATE | OHCI_BRANCH_ALWAYS); 250153f1eb86SHidetoshi Shimokawa #if 1 250277ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.res, 0); 250377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.res, 0); 250453f1eb86SHidetoshi Shimokawa #endif 250577ee030bSHidetoshi Shimokawa return 0; 25063c60ba66SKatsushi Kobayashi } 2507c572b810SHidetoshi Shimokawa 2508c572b810SHidetoshi Shimokawa int 250977ee030bSHidetoshi Shimokawa fwohci_add_rx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr, 251077ee030bSHidetoshi Shimokawa int poffset, struct fwdma_alloc *dummy_dma) 25113c60ba66SKatsushi Kobayashi { 25123c60ba66SKatsushi Kobayashi volatile struct fwohcidb *db = db_tr->db; 251377ee030bSHidetoshi Shimokawa struct fw_xferq *ir; 251477ee030bSHidetoshi Shimokawa int i, ldesc; 251577ee030bSHidetoshi Shimokawa bus_addr_t dbuf[2]; 25163c60ba66SKatsushi Kobayashi int dsiz[2]; 25173c60ba66SKatsushi Kobayashi 251877ee030bSHidetoshi Shimokawa ir = &dbch->xferq; 251977ee030bSHidetoshi Shimokawa if (ir->buf == NULL && (dbch->xferq.flag & FWXFERQ_EXTBUF) == 0) { 252077ee030bSHidetoshi Shimokawa db_tr->buf = fwdma_malloc_size(dbch->dmat, &db_tr->dma_map, 252177ee030bSHidetoshi Shimokawa ir->psize, &dbuf[0], BUS_DMA_NOWAIT); 252277ee030bSHidetoshi Shimokawa if (db_tr->buf == NULL) 252377ee030bSHidetoshi Shimokawa return(ENOMEM); 25243c60ba66SKatsushi Kobayashi db_tr->dbcnt = 1; 252577ee030bSHidetoshi Shimokawa dsiz[0] = ir->psize; 252677ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map, 252777ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREREAD); 25283c60ba66SKatsushi Kobayashi } else { 252977ee030bSHidetoshi Shimokawa db_tr->dbcnt = 0; 253077ee030bSHidetoshi Shimokawa if (dummy_dma != NULL) { 253177ee030bSHidetoshi Shimokawa dsiz[db_tr->dbcnt] = sizeof(u_int32_t); 253277ee030bSHidetoshi Shimokawa dbuf[db_tr->dbcnt++] = dummy_dma->bus_addr; 253377ee030bSHidetoshi Shimokawa } 253477ee030bSHidetoshi Shimokawa dsiz[db_tr->dbcnt] = ir->psize; 253577ee030bSHidetoshi Shimokawa if (ir->buf != NULL) { 253677ee030bSHidetoshi Shimokawa db_tr->buf = fwdma_v_addr(ir->buf, poffset); 253777ee030bSHidetoshi Shimokawa dbuf[db_tr->dbcnt] = fwdma_bus_addr( ir->buf, poffset); 253877ee030bSHidetoshi Shimokawa } 253977ee030bSHidetoshi Shimokawa db_tr->dbcnt++; 25403c60ba66SKatsushi Kobayashi } 25413c60ba66SKatsushi Kobayashi for(i = 0 ; i < db_tr->dbcnt ; i++){ 254277ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.addr, dbuf[i]); 254377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.cmd, OHCI_INPUT_MORE | dsiz[i]); 254477ee030bSHidetoshi Shimokawa if (ir->flag & FWXFERQ_STREAM) { 254577ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[i].db.desc.cmd, OHCI_UPDATE); 25463c60ba66SKatsushi Kobayashi } 254777ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.res, dsiz[i]); 25483c60ba66SKatsushi Kobayashi } 254977ee030bSHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1; 255077ee030bSHidetoshi Shimokawa if (ir->flag & FWXFERQ_STREAM) { 255177ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_INPUT_LAST); 25523c60ba66SKatsushi Kobayashi } 255377ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_BRANCH_ALWAYS); 255477ee030bSHidetoshi Shimokawa return 0; 25553c60ba66SKatsushi Kobayashi } 2556c572b810SHidetoshi Shimokawa 255777ee030bSHidetoshi Shimokawa 255877ee030bSHidetoshi Shimokawa static int 255977ee030bSHidetoshi Shimokawa fwohci_arcv_swap(struct fw_pkt *fp, int len) 25603c60ba66SKatsushi Kobayashi { 256177ee030bSHidetoshi Shimokawa struct fw_pkt *fp0; 256277ee030bSHidetoshi Shimokawa u_int32_t ld0; 256377ee030bSHidetoshi Shimokawa int slen; 256477ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 256577ee030bSHidetoshi Shimokawa int i; 256677ee030bSHidetoshi Shimokawa #endif 25673c60ba66SKatsushi Kobayashi 256877ee030bSHidetoshi Shimokawa ld0 = FWOHCI_DMA_READ(fp->mode.ld[0]); 256977ee030bSHidetoshi Shimokawa #if 0 257077ee030bSHidetoshi Shimokawa printf("ld0: x%08x\n", ld0); 257177ee030bSHidetoshi Shimokawa #endif 257277ee030bSHidetoshi Shimokawa fp0 = (struct fw_pkt *)&ld0; 257377ee030bSHidetoshi Shimokawa switch (fp0->mode.common.tcode) { 257477ee030bSHidetoshi Shimokawa case FWTCODE_RREQQ: 257577ee030bSHidetoshi Shimokawa case FWTCODE_WRES: 257677ee030bSHidetoshi Shimokawa case FWTCODE_WREQQ: 257777ee030bSHidetoshi Shimokawa case FWTCODE_RRESQ: 257877ee030bSHidetoshi Shimokawa case FWOHCITCODE_PHY: 257977ee030bSHidetoshi Shimokawa slen = 12; 25803c60ba66SKatsushi Kobayashi break; 258177ee030bSHidetoshi Shimokawa case FWTCODE_RREQB: 258277ee030bSHidetoshi Shimokawa case FWTCODE_WREQB: 258377ee030bSHidetoshi Shimokawa case FWTCODE_LREQ: 258477ee030bSHidetoshi Shimokawa case FWTCODE_RRESB: 258577ee030bSHidetoshi Shimokawa case FWTCODE_LRES: 258677ee030bSHidetoshi Shimokawa slen = 16; 25873c60ba66SKatsushi Kobayashi break; 25883c60ba66SKatsushi Kobayashi default: 258977ee030bSHidetoshi Shimokawa printf("Unknown tcode %d\n", fp0->mode.common.tcode); 259077ee030bSHidetoshi Shimokawa return(0); 25913c60ba66SKatsushi Kobayashi } 259277ee030bSHidetoshi Shimokawa if (slen > len) { 259377ee030bSHidetoshi Shimokawa if (firewire_debug) 259477ee030bSHidetoshi Shimokawa printf("splitted header\n"); 259577ee030bSHidetoshi Shimokawa return(-slen); 25963c60ba66SKatsushi Kobayashi } 259777ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 259877ee030bSHidetoshi Shimokawa for(i = 0; i < slen/4; i ++) 259977ee030bSHidetoshi Shimokawa fp->mode.ld[i] = FWOHCI_DMA_READ(fp->mode.ld[i]); 260077ee030bSHidetoshi Shimokawa #endif 260177ee030bSHidetoshi Shimokawa return(slen); 26023c60ba66SKatsushi Kobayashi } 26033c60ba66SKatsushi Kobayashi 260477ee030bSHidetoshi Shimokawa #define PLEN(x) roundup2(x, sizeof(u_int32_t)) 26053c60ba66SKatsushi Kobayashi static int 260677ee030bSHidetoshi Shimokawa fwohci_get_plen(struct fwohci_softc *sc, struct fwohci_dbch *dbch, struct fw_pkt *fp) 26073c60ba66SKatsushi Kobayashi { 260877ee030bSHidetoshi Shimokawa int r; 26093c60ba66SKatsushi Kobayashi 26103c60ba66SKatsushi Kobayashi switch(fp->mode.common.tcode){ 26113c60ba66SKatsushi Kobayashi case FWTCODE_RREQQ: 2612627d85fbSHidetoshi Shimokawa r = sizeof(fp->mode.rreqq) + sizeof(u_int32_t); 2613627d85fbSHidetoshi Shimokawa break; 26143c60ba66SKatsushi Kobayashi case FWTCODE_WRES: 2615627d85fbSHidetoshi Shimokawa r = sizeof(fp->mode.wres) + sizeof(u_int32_t); 2616627d85fbSHidetoshi Shimokawa break; 26173c60ba66SKatsushi Kobayashi case FWTCODE_WREQQ: 2618627d85fbSHidetoshi Shimokawa r = sizeof(fp->mode.wreqq) + sizeof(u_int32_t); 2619627d85fbSHidetoshi Shimokawa break; 26203c60ba66SKatsushi Kobayashi case FWTCODE_RREQB: 2621627d85fbSHidetoshi Shimokawa r = sizeof(fp->mode.rreqb) + sizeof(u_int32_t); 2622627d85fbSHidetoshi Shimokawa break; 26233c60ba66SKatsushi Kobayashi case FWTCODE_RRESQ: 2624627d85fbSHidetoshi Shimokawa r = sizeof(fp->mode.rresq) + sizeof(u_int32_t); 2625627d85fbSHidetoshi Shimokawa break; 26263c60ba66SKatsushi Kobayashi case FWTCODE_WREQB: 2627627d85fbSHidetoshi Shimokawa r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.wreqb.len) 26283c60ba66SKatsushi Kobayashi + sizeof(u_int32_t); 2629627d85fbSHidetoshi Shimokawa break; 26303c60ba66SKatsushi Kobayashi case FWTCODE_LREQ: 2631627d85fbSHidetoshi Shimokawa r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.lreq.len) 26323c60ba66SKatsushi Kobayashi + sizeof(u_int32_t); 2633627d85fbSHidetoshi Shimokawa break; 26343c60ba66SKatsushi Kobayashi case FWTCODE_RRESB: 2635627d85fbSHidetoshi Shimokawa r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.rresb.len) 26363c60ba66SKatsushi Kobayashi + sizeof(u_int32_t); 2637627d85fbSHidetoshi Shimokawa break; 26383c60ba66SKatsushi Kobayashi case FWTCODE_LRES: 2639627d85fbSHidetoshi Shimokawa r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.lres.len) 26403c60ba66SKatsushi Kobayashi + sizeof(u_int32_t); 2641627d85fbSHidetoshi Shimokawa break; 26423c60ba66SKatsushi Kobayashi case FWOHCITCODE_PHY: 2643627d85fbSHidetoshi Shimokawa r = 16; 2644627d85fbSHidetoshi Shimokawa break; 2645627d85fbSHidetoshi Shimokawa default: 2646627d85fbSHidetoshi Shimokawa device_printf(sc->fc.dev, "Unknown tcode %d\n", 2647627d85fbSHidetoshi Shimokawa fp->mode.common.tcode); 2648627d85fbSHidetoshi Shimokawa r = 0; 26493c60ba66SKatsushi Kobayashi } 2650627d85fbSHidetoshi Shimokawa if (r > dbch->xferq.psize) { 2651627d85fbSHidetoshi Shimokawa device_printf(sc->fc.dev, "Invalid packet length %d\n", r); 2652627d85fbSHidetoshi Shimokawa /* panic ? */ 2653627d85fbSHidetoshi Shimokawa } 2654627d85fbSHidetoshi Shimokawa return r; 26553c60ba66SKatsushi Kobayashi } 26563c60ba66SKatsushi Kobayashi 2657c572b810SHidetoshi Shimokawa static void 265877ee030bSHidetoshi Shimokawa fwohci_arcv_free_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr) 265977ee030bSHidetoshi Shimokawa { 266077ee030bSHidetoshi Shimokawa volatile struct fwohcidb *db = &db_tr->db[0]; 266177ee030bSHidetoshi Shimokawa 266277ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db->db.desc.depend, 0xf); 266377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, dbch->xferq.psize); 266477ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(dbch->bottom->db[0].db.desc.depend, 1); 266577ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 266677ee030bSHidetoshi Shimokawa dbch->bottom = db_tr; 266777ee030bSHidetoshi Shimokawa } 266877ee030bSHidetoshi Shimokawa 266977ee030bSHidetoshi Shimokawa static void 2670c572b810SHidetoshi Shimokawa fwohci_arcv(struct fwohci_softc *sc, struct fwohci_dbch *dbch, int count) 26713c60ba66SKatsushi Kobayashi { 26723c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 267377ee030bSHidetoshi Shimokawa struct iovec vec[2]; 267477ee030bSHidetoshi Shimokawa struct fw_pkt pktbuf; 267577ee030bSHidetoshi Shimokawa int nvec; 26763c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 26773c60ba66SKatsushi Kobayashi u_int8_t *ld; 267877ee030bSHidetoshi Shimokawa u_int32_t stat, off, status; 26793c60ba66SKatsushi Kobayashi u_int spd; 268077ee030bSHidetoshi Shimokawa int len, plen, hlen, pcnt, offset; 26813c60ba66SKatsushi Kobayashi int s; 26823c60ba66SKatsushi Kobayashi caddr_t buf; 26833c60ba66SKatsushi Kobayashi int resCount; 26843c60ba66SKatsushi Kobayashi 26853c60ba66SKatsushi Kobayashi if(&sc->arrq == dbch){ 26863c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 26873c60ba66SKatsushi Kobayashi }else if(&sc->arrs == dbch){ 26883c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 26893c60ba66SKatsushi Kobayashi }else{ 26903c60ba66SKatsushi Kobayashi return; 26913c60ba66SKatsushi Kobayashi } 26923c60ba66SKatsushi Kobayashi 26933c60ba66SKatsushi Kobayashi s = splfw(); 26943c60ba66SKatsushi Kobayashi db_tr = dbch->top; 26953c60ba66SKatsushi Kobayashi pcnt = 0; 26963c60ba66SKatsushi Kobayashi /* XXX we cannot handle a packet which lies in more than two buf */ 269777ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD); 269877ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE); 269977ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) >> OHCI_STATUS_SHIFT; 270077ee030bSHidetoshi Shimokawa resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) & OHCI_COUNT_MASK; 270177ee030bSHidetoshi Shimokawa #if 0 270277ee030bSHidetoshi Shimokawa printf("status 0x%04x, resCount 0x%04x\n", status, resCount); 270377ee030bSHidetoshi Shimokawa #endif 270477ee030bSHidetoshi Shimokawa while (status & OHCI_CNTL_DMA_ACTIVE) { 270577ee030bSHidetoshi Shimokawa len = dbch->xferq.psize - resCount; 270677ee030bSHidetoshi Shimokawa ld = (u_int8_t *)db_tr->buf; 270777ee030bSHidetoshi Shimokawa if (dbch->pdb_tr == NULL) { 270877ee030bSHidetoshi Shimokawa len -= dbch->buf_offset; 270977ee030bSHidetoshi Shimokawa ld += dbch->buf_offset; 271077ee030bSHidetoshi Shimokawa } 271177ee030bSHidetoshi Shimokawa if (len > 0) 271277ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map, 271377ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTREAD); 27143c60ba66SKatsushi Kobayashi while (len > 0 ) { 2715783058faSHidetoshi Shimokawa if (count >= 0 && count-- == 0) 2716783058faSHidetoshi Shimokawa goto out; 271777ee030bSHidetoshi Shimokawa if(dbch->pdb_tr != NULL){ 271877ee030bSHidetoshi Shimokawa /* we have a fragment in previous buffer */ 271977ee030bSHidetoshi Shimokawa int rlen; 27203c60ba66SKatsushi Kobayashi 272177ee030bSHidetoshi Shimokawa offset = dbch->buf_offset; 272277ee030bSHidetoshi Shimokawa if (offset < 0) 272377ee030bSHidetoshi Shimokawa offset = - offset; 272477ee030bSHidetoshi Shimokawa buf = dbch->pdb_tr->buf + offset; 272577ee030bSHidetoshi Shimokawa rlen = dbch->xferq.psize - offset; 272677ee030bSHidetoshi Shimokawa if (firewire_debug) 272777ee030bSHidetoshi Shimokawa printf("rlen=%d, offset=%d\n", 272877ee030bSHidetoshi Shimokawa rlen, dbch->buf_offset); 272977ee030bSHidetoshi Shimokawa if (dbch->buf_offset < 0) { 273077ee030bSHidetoshi Shimokawa /* splitted in header, pull up */ 273177ee030bSHidetoshi Shimokawa char *p; 273277ee030bSHidetoshi Shimokawa 273377ee030bSHidetoshi Shimokawa p = (char *)&pktbuf; 273477ee030bSHidetoshi Shimokawa bcopy(buf, p, rlen); 273577ee030bSHidetoshi Shimokawa p += rlen; 273677ee030bSHidetoshi Shimokawa /* this must be too long but harmless */ 273777ee030bSHidetoshi Shimokawa rlen = sizeof(pktbuf) - rlen; 273877ee030bSHidetoshi Shimokawa if (rlen < 0) 273977ee030bSHidetoshi Shimokawa printf("why rlen < 0\n"); 274077ee030bSHidetoshi Shimokawa bcopy(db_tr->buf, p, rlen); 27413c60ba66SKatsushi Kobayashi ld += rlen; 27423c60ba66SKatsushi Kobayashi len -= rlen; 274377ee030bSHidetoshi Shimokawa hlen = fwohci_arcv_swap(&pktbuf, sizeof(pktbuf)); 274477ee030bSHidetoshi Shimokawa if (hlen < 0) { 274577ee030bSHidetoshi Shimokawa printf("hlen < 0 shouldn't happen"); 27463c60ba66SKatsushi Kobayashi } 274777ee030bSHidetoshi Shimokawa offset = sizeof(pktbuf); 274877ee030bSHidetoshi Shimokawa vec[0].iov_base = (char *)&pktbuf; 274977ee030bSHidetoshi Shimokawa vec[0].iov_len = offset; 27503c60ba66SKatsushi Kobayashi } else { 275177ee030bSHidetoshi Shimokawa /* splitted in payload */ 275277ee030bSHidetoshi Shimokawa offset = rlen; 275377ee030bSHidetoshi Shimokawa vec[0].iov_base = buf; 275477ee030bSHidetoshi Shimokawa vec[0].iov_len = rlen; 275577ee030bSHidetoshi Shimokawa } 275677ee030bSHidetoshi Shimokawa fp=(struct fw_pkt *)vec[0].iov_base; 275777ee030bSHidetoshi Shimokawa nvec = 1; 275877ee030bSHidetoshi Shimokawa } else { 275977ee030bSHidetoshi Shimokawa /* no fragment in previous buffer */ 27603c60ba66SKatsushi Kobayashi fp=(struct fw_pkt *)ld; 276177ee030bSHidetoshi Shimokawa hlen = fwohci_arcv_swap(fp, len); 276277ee030bSHidetoshi Shimokawa if (hlen == 0) 276377ee030bSHidetoshi Shimokawa /* XXX need reset */ 276477ee030bSHidetoshi Shimokawa goto out; 276577ee030bSHidetoshi Shimokawa if (hlen < 0) { 276677ee030bSHidetoshi Shimokawa dbch->pdb_tr = db_tr; 276777ee030bSHidetoshi Shimokawa dbch->buf_offset = - dbch->buf_offset; 276877ee030bSHidetoshi Shimokawa /* sanity check */ 276977ee030bSHidetoshi Shimokawa if (resCount != 0) 277077ee030bSHidetoshi Shimokawa printf("resCount != 0 !?\n"); 27713c60ba66SKatsushi Kobayashi goto out; 27723c60ba66SKatsushi Kobayashi } 277377ee030bSHidetoshi Shimokawa offset = 0; 277477ee030bSHidetoshi Shimokawa nvec = 0; 27753c60ba66SKatsushi Kobayashi } 277677ee030bSHidetoshi Shimokawa plen = fwohci_get_plen(sc, dbch, fp) - offset; 27773c60ba66SKatsushi Kobayashi if (plen < 0) { 277877ee030bSHidetoshi Shimokawa /* minimum header size + trailer 277977ee030bSHidetoshi Shimokawa = sizeof(fw_pkt) so this shouldn't happens */ 278077ee030bSHidetoshi Shimokawa printf("plen is negative! offset=%d\n", offset); 278177ee030bSHidetoshi Shimokawa goto out; 27823c60ba66SKatsushi Kobayashi } 278377ee030bSHidetoshi Shimokawa if (plen > 0) { 278477ee030bSHidetoshi Shimokawa len -= plen; 278577ee030bSHidetoshi Shimokawa if (len < 0) { 278677ee030bSHidetoshi Shimokawa dbch->pdb_tr = db_tr; 278777ee030bSHidetoshi Shimokawa if (firewire_debug) 278877ee030bSHidetoshi Shimokawa printf("splitted payload\n"); 278977ee030bSHidetoshi Shimokawa /* sanity check */ 279077ee030bSHidetoshi Shimokawa if (resCount != 0) 279177ee030bSHidetoshi Shimokawa printf("resCount != 0 !?\n"); 279277ee030bSHidetoshi Shimokawa goto out; 27933c60ba66SKatsushi Kobayashi } 279477ee030bSHidetoshi Shimokawa vec[nvec].iov_base = ld; 279577ee030bSHidetoshi Shimokawa vec[nvec].iov_len = plen; 279677ee030bSHidetoshi Shimokawa nvec ++; 27973c60ba66SKatsushi Kobayashi ld += plen; 27983c60ba66SKatsushi Kobayashi } 279977ee030bSHidetoshi Shimokawa dbch->buf_offset = ld - (u_int8_t *)db_tr->buf; 280077ee030bSHidetoshi Shimokawa if (nvec == 0) 280177ee030bSHidetoshi Shimokawa printf("nvec == 0\n"); 280277ee030bSHidetoshi Shimokawa 28033c60ba66SKatsushi Kobayashi /* DMA result-code will be written at the tail of packet */ 280477ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 280577ee030bSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(((struct fwohci_trailer *)(ld - sizeof(struct fwohci_trailer)))->stat) >> 16; 280677ee030bSHidetoshi Shimokawa #else 28073c60ba66SKatsushi Kobayashi stat = ((struct fwohci_trailer *)(ld - sizeof(struct fwohci_trailer)))->stat; 280877ee030bSHidetoshi Shimokawa #endif 280977ee030bSHidetoshi Shimokawa #if 0 281077ee030bSHidetoshi Shimokawa printf("plen: %d, stat %x\n", plen ,stat); 281177ee030bSHidetoshi Shimokawa #endif 28123c60ba66SKatsushi Kobayashi spd = (stat >> 5) & 0x3; 28133c60ba66SKatsushi Kobayashi stat &= 0x1f; 28143c60ba66SKatsushi Kobayashi switch(stat){ 28153c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND: 2816864d7e72SHidetoshi Shimokawa #if 0 281773aa55baSHidetoshi Shimokawa printf("fwohci_arcv: ack pending tcode=0x%x..\n", fp->mode.common.tcode); 28183c60ba66SKatsushi Kobayashi #endif 28193c60ba66SKatsushi Kobayashi /* fall through */ 28203c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 282177ee030bSHidetoshi Shimokawa if ((vec[nvec-1].iov_len -= 282277ee030bSHidetoshi Shimokawa sizeof(struct fwohci_trailer)) == 0) 282377ee030bSHidetoshi Shimokawa nvec--; 282477ee030bSHidetoshi Shimokawa fw_rcv(&sc->fc, vec, nvec, 0, spd); 28253c60ba66SKatsushi Kobayashi break; 28263c60ba66SKatsushi Kobayashi case FWOHCIEV_BUSRST: 28273c60ba66SKatsushi Kobayashi if (sc->fc.status != FWBUSRESET) 28283c60ba66SKatsushi Kobayashi printf("got BUSRST packet!?\n"); 28293c60ba66SKatsushi Kobayashi break; 28303c60ba66SKatsushi Kobayashi default: 28313c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "Async DMA Receive error err = %02x %s\n", stat, fwohcicode[stat]); 28323c60ba66SKatsushi Kobayashi #if 0 /* XXX */ 28333c60ba66SKatsushi Kobayashi goto out; 28343c60ba66SKatsushi Kobayashi #endif 28353c60ba66SKatsushi Kobayashi break; 28363c60ba66SKatsushi Kobayashi } 28373c60ba66SKatsushi Kobayashi pcnt ++; 283877ee030bSHidetoshi Shimokawa if (dbch->pdb_tr != NULL) { 283977ee030bSHidetoshi Shimokawa fwohci_arcv_free_buf(dbch, dbch->pdb_tr); 284077ee030bSHidetoshi Shimokawa dbch->pdb_tr = NULL; 284177ee030bSHidetoshi Shimokawa } 284277ee030bSHidetoshi Shimokawa 284377ee030bSHidetoshi Shimokawa } 28443c60ba66SKatsushi Kobayashi out: 28453c60ba66SKatsushi Kobayashi if (resCount == 0) { 28463c60ba66SKatsushi Kobayashi /* done on this buffer */ 284777ee030bSHidetoshi Shimokawa if (dbch->pdb_tr == NULL) { 284877ee030bSHidetoshi Shimokawa fwohci_arcv_free_buf(dbch, db_tr); 28493c60ba66SKatsushi Kobayashi dbch->buf_offset = 0; 285077ee030bSHidetoshi Shimokawa } else 285177ee030bSHidetoshi Shimokawa if (dbch->pdb_tr != db_tr) 285277ee030bSHidetoshi Shimokawa printf("pdb_tr != db_tr\n"); 285377ee030bSHidetoshi Shimokawa db_tr = STAILQ_NEXT(db_tr, link); 285477ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) 285577ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT; 285677ee030bSHidetoshi Shimokawa resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) 285777ee030bSHidetoshi Shimokawa & OHCI_COUNT_MASK; 285877ee030bSHidetoshi Shimokawa /* XXX check buffer overrun */ 285977ee030bSHidetoshi Shimokawa dbch->top = db_tr; 28603c60ba66SKatsushi Kobayashi } else { 28613c60ba66SKatsushi Kobayashi dbch->buf_offset = dbch->xferq.psize - resCount; 28623c60ba66SKatsushi Kobayashi break; 28633c60ba66SKatsushi Kobayashi } 28643c60ba66SKatsushi Kobayashi /* XXX make sure DMA is not dead */ 28653c60ba66SKatsushi Kobayashi } 28663c60ba66SKatsushi Kobayashi #if 0 28673c60ba66SKatsushi Kobayashi if (pcnt < 1) 28683c60ba66SKatsushi Kobayashi printf("fwohci_arcv: no packets\n"); 28693c60ba66SKatsushi Kobayashi #endif 28703c60ba66SKatsushi Kobayashi splx(s); 28713c60ba66SKatsushi Kobayashi } 2872