xref: /freebsd/sys/dev/firewire/fwohci.c (revision 6b3ecf71ea27dd0c7a9bfa82015a11eec78a7fad)
1098ca2bdSWarner Losh /*-
277ee030bSHidetoshi Shimokawa  * Copyright (c) 2003 Hidetoshi Shimokawa
33c60ba66SKatsushi Kobayashi  * Copyright (c) 1998-2002 Katsushi Kobayashi and Hidetoshi Shimokawa
43c60ba66SKatsushi Kobayashi  * All rights reserved.
53c60ba66SKatsushi Kobayashi  *
63c60ba66SKatsushi Kobayashi  * Redistribution and use in source and binary forms, with or without
73c60ba66SKatsushi Kobayashi  * modification, are permitted provided that the following conditions
83c60ba66SKatsushi Kobayashi  * are met:
93c60ba66SKatsushi Kobayashi  * 1. Redistributions of source code must retain the above copyright
103c60ba66SKatsushi Kobayashi  *    notice, this list of conditions and the following disclaimer.
113c60ba66SKatsushi Kobayashi  * 2. Redistributions in binary form must reproduce the above copyright
123c60ba66SKatsushi Kobayashi  *    notice, this list of conditions and the following disclaimer in the
133c60ba66SKatsushi Kobayashi  *    documentation and/or other materials provided with the distribution.
143c60ba66SKatsushi Kobayashi  * 3. All advertising materials mentioning features or use of this software
153c60ba66SKatsushi Kobayashi  *    must display the acknowledgement as bellow:
163c60ba66SKatsushi Kobayashi  *
178da326fdSHidetoshi Shimokawa  *    This product includes software developed by K. Kobayashi and H. Shimokawa
183c60ba66SKatsushi Kobayashi  *
193c60ba66SKatsushi Kobayashi  * 4. The name of the author may not be used to endorse or promote products
203c60ba66SKatsushi Kobayashi  *    derived from this software without specific prior written permission.
213c60ba66SKatsushi Kobayashi  *
223c60ba66SKatsushi Kobayashi  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
233c60ba66SKatsushi Kobayashi  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
243c60ba66SKatsushi Kobayashi  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
253c60ba66SKatsushi Kobayashi  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
263c60ba66SKatsushi Kobayashi  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
273c60ba66SKatsushi Kobayashi  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
283c60ba66SKatsushi Kobayashi  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
293c60ba66SKatsushi Kobayashi  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
303c60ba66SKatsushi Kobayashi  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
313c60ba66SKatsushi Kobayashi  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
323c60ba66SKatsushi Kobayashi  * POSSIBILITY OF SUCH DAMAGE.
333c60ba66SKatsushi Kobayashi  *
343c60ba66SKatsushi Kobayashi  * $FreeBSD$
353c60ba66SKatsushi Kobayashi  *
363c60ba66SKatsushi Kobayashi  */
378da326fdSHidetoshi Shimokawa 
383c60ba66SKatsushi Kobayashi #define ATRQ_CH 0
393c60ba66SKatsushi Kobayashi #define ATRS_CH 1
403c60ba66SKatsushi Kobayashi #define ARRQ_CH 2
413c60ba66SKatsushi Kobayashi #define ARRS_CH 3
423c60ba66SKatsushi Kobayashi #define ITX_CH 4
433c60ba66SKatsushi Kobayashi #define IRX_CH 0x24
443c60ba66SKatsushi Kobayashi 
453c60ba66SKatsushi Kobayashi #include <sys/param.h>
463c60ba66SKatsushi Kobayashi #include <sys/systm.h>
473c60ba66SKatsushi Kobayashi #include <sys/mbuf.h>
483c60ba66SKatsushi Kobayashi #include <sys/malloc.h>
493c60ba66SKatsushi Kobayashi #include <sys/sockio.h>
506b3ecf71SHidetoshi Shimokawa #include <sys/sysctl.h>
513c60ba66SKatsushi Kobayashi #include <sys/bus.h>
523c60ba66SKatsushi Kobayashi #include <sys/kernel.h>
533c60ba66SKatsushi Kobayashi #include <sys/conf.h>
5477ee030bSHidetoshi Shimokawa #include <sys/endian.h>
553c60ba66SKatsushi Kobayashi 
563c60ba66SKatsushi Kobayashi #include <machine/bus.h>
573c60ba66SKatsushi Kobayashi 
5810d3ed64SHidetoshi Shimokawa #if defined(__DragonFly__) || __FreeBSD_version < 500000
59170e7a20SHidetoshi Shimokawa #include <machine/clock.h>		/* for DELAY() */
60170e7a20SHidetoshi Shimokawa #endif
61170e7a20SHidetoshi Shimokawa 
6210d3ed64SHidetoshi Shimokawa #ifdef __DragonFly__
6310d3ed64SHidetoshi Shimokawa #include "firewire.h"
6410d3ed64SHidetoshi Shimokawa #include "firewirereg.h"
6510d3ed64SHidetoshi Shimokawa #include "fwdma.h"
6610d3ed64SHidetoshi Shimokawa #include "fwohcireg.h"
6710d3ed64SHidetoshi Shimokawa #include "fwohcivar.h"
6810d3ed64SHidetoshi Shimokawa #include "firewire_phy.h"
6910d3ed64SHidetoshi Shimokawa #else
703c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire.h>
713c60ba66SKatsushi Kobayashi #include <dev/firewire/firewirereg.h>
7277ee030bSHidetoshi Shimokawa #include <dev/firewire/fwdma.h>
733c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcireg.h>
743c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcivar.h>
753c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire_phy.h>
7610d3ed64SHidetoshi Shimokawa #endif
773c60ba66SKatsushi Kobayashi 
783c60ba66SKatsushi Kobayashi #undef OHCI_DEBUG
798da326fdSHidetoshi Shimokawa 
806b3ecf71SHidetoshi Shimokawa static int nocyclemaster = 0;
816b3ecf71SHidetoshi Shimokawa SYSCTL_DECL(_hw_firewire);
826b3ecf71SHidetoshi Shimokawa SYSCTL_INT(_hw_firewire, OID_AUTO, nocyclemaster, CTLFLAG_RW, &nocyclemaster, 0,
836b3ecf71SHidetoshi Shimokawa         "Do not send cycle start packets");
846b3ecf71SHidetoshi Shimokawa 
853c60ba66SKatsushi Kobayashi static char dbcode[16][0x10]={"OUTM", "OUTL","INPM","INPL",
863c60ba66SKatsushi Kobayashi 		"STOR","LOAD","NOP ","STOP",};
8777ee030bSHidetoshi Shimokawa 
883c60ba66SKatsushi Kobayashi static char dbkey[8][0x10]={"ST0", "ST1","ST2","ST3",
893c60ba66SKatsushi Kobayashi 		"UNDEF","REG","SYS","DEV"};
9077ee030bSHidetoshi Shimokawa static char dbcond[4][0x10]={"NEV","C=1", "C=0", "ALL"};
913c60ba66SKatsushi Kobayashi char fwohcicode[32][0x20]={
923c60ba66SKatsushi Kobayashi 	"No stat","Undef","long","miss Ack err",
933c60ba66SKatsushi Kobayashi 	"underrun","overrun","desc err", "data read err",
943c60ba66SKatsushi Kobayashi 	"data write err","bus reset","timeout","tcode err",
953c60ba66SKatsushi Kobayashi 	"Undef","Undef","unknown event","flushed",
963c60ba66SKatsushi Kobayashi 	"Undef","ack complete","ack pend","Undef",
973c60ba66SKatsushi Kobayashi 	"ack busy_X","ack busy_A","ack busy_B","Undef",
983c60ba66SKatsushi Kobayashi 	"Undef","Undef","Undef","ack tardy",
993c60ba66SKatsushi Kobayashi 	"Undef","ack data_err","ack type_err",""};
10077ee030bSHidetoshi Shimokawa 
1010bc666e0SHidetoshi Shimokawa #define MAX_SPEED 3
10248087829SHidetoshi Shimokawa extern char *linkspeed[];
10303161bbcSDoug Rabson uint32_t tagbit[4] = { 1 << 28, 1 << 29, 1 << 30, 1 << 31};
1043c60ba66SKatsushi Kobayashi 
1053c60ba66SKatsushi Kobayashi static struct tcode_info tinfo[] = {
1063c60ba66SKatsushi Kobayashi /*		hdr_len block 	flag*/
1073c60ba66SKatsushi Kobayashi /* 0 WREQQ  */ {16,	FWTI_REQ | FWTI_TLABEL},
1083c60ba66SKatsushi Kobayashi /* 1 WREQB  */ {16,	FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY},
1093c60ba66SKatsushi Kobayashi /* 2 WRES   */ {12,	FWTI_RES},
1103c60ba66SKatsushi Kobayashi /* 3 XXX    */ { 0,	0},
1113c60ba66SKatsushi Kobayashi /* 4 RREQQ  */ {12,	FWTI_REQ | FWTI_TLABEL},
1123c60ba66SKatsushi Kobayashi /* 5 RREQB  */ {16,	FWTI_REQ | FWTI_TLABEL},
1133c60ba66SKatsushi Kobayashi /* 6 RRESQ  */ {16,	FWTI_RES},
1143c60ba66SKatsushi Kobayashi /* 7 RRESB  */ {16,	FWTI_RES | FWTI_BLOCK_ASY},
1153c60ba66SKatsushi Kobayashi /* 8 CYCS   */ { 0,	0},
1163c60ba66SKatsushi Kobayashi /* 9 LREQ   */ {16,	FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY},
1173c60ba66SKatsushi Kobayashi /* a STREAM */ { 4,	FWTI_REQ | FWTI_BLOCK_STR},
1183c60ba66SKatsushi Kobayashi /* b LRES   */ {16,	FWTI_RES | FWTI_BLOCK_ASY},
1193c60ba66SKatsushi Kobayashi /* c XXX    */ { 0,	0},
1203c60ba66SKatsushi Kobayashi /* d XXX    */ { 0, 	0},
1213c60ba66SKatsushi Kobayashi /* e PHY    */ {12,	FWTI_REQ},
1223c60ba66SKatsushi Kobayashi /* f XXX    */ { 0,	0}
1233c60ba66SKatsushi Kobayashi };
1243c60ba66SKatsushi Kobayashi 
1253c60ba66SKatsushi Kobayashi #define OHCI_WRITE_SIGMASK 0xffff0000
1263c60ba66SKatsushi Kobayashi #define OHCI_READ_SIGMASK 0xffff0000
1273c60ba66SKatsushi Kobayashi 
1283c60ba66SKatsushi Kobayashi #define OWRITE(sc, r, x) bus_space_write_4((sc)->bst, (sc)->bsh, (r), (x))
1293c60ba66SKatsushi Kobayashi #define OREAD(sc, r) bus_space_read_4((sc)->bst, (sc)->bsh, (r))
1303c60ba66SKatsushi Kobayashi 
131d09a5d6fSHidetoshi Shimokawa static void fwohci_ibr (struct firewire_comm *);
132d09a5d6fSHidetoshi Shimokawa static void fwohci_db_init (struct fwohci_softc *, struct fwohci_dbch *);
133d09a5d6fSHidetoshi Shimokawa static void fwohci_db_free (struct fwohci_dbch *);
134d09a5d6fSHidetoshi Shimokawa static void fwohci_arcv (struct fwohci_softc *, struct fwohci_dbch *, int);
135d09a5d6fSHidetoshi Shimokawa static void fwohci_txd (struct fwohci_softc *, struct fwohci_dbch *);
136d09a5d6fSHidetoshi Shimokawa static void fwohci_start_atq (struct firewire_comm *);
137d09a5d6fSHidetoshi Shimokawa static void fwohci_start_ats (struct firewire_comm *);
138d09a5d6fSHidetoshi Shimokawa static void fwohci_start (struct fwohci_softc *, struct fwohci_dbch *);
13903161bbcSDoug Rabson static uint32_t fwphy_wrdata ( struct fwohci_softc *, uint32_t, uint32_t);
14003161bbcSDoug Rabson static uint32_t fwphy_rddata ( struct fwohci_softc *, uint32_t);
141d09a5d6fSHidetoshi Shimokawa static int fwohci_rx_enable (struct fwohci_softc *, struct fwohci_dbch *);
142d09a5d6fSHidetoshi Shimokawa static int fwohci_tx_enable (struct fwohci_softc *, struct fwohci_dbch *);
143d09a5d6fSHidetoshi Shimokawa static int fwohci_irx_enable (struct firewire_comm *, int);
144d09a5d6fSHidetoshi Shimokawa static int fwohci_irx_disable (struct firewire_comm *, int);
14577ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
14603161bbcSDoug Rabson static void fwohci_irx_post (struct firewire_comm *, uint32_t *);
14777ee030bSHidetoshi Shimokawa #endif
148d09a5d6fSHidetoshi Shimokawa static int fwohci_itxbuf_enable (struct firewire_comm *, int);
149d09a5d6fSHidetoshi Shimokawa static int fwohci_itx_disable (struct firewire_comm *, int);
150d09a5d6fSHidetoshi Shimokawa static void fwohci_timeout (void *);
151d09a5d6fSHidetoshi Shimokawa static void fwohci_set_intr (struct firewire_comm *, int);
15277ee030bSHidetoshi Shimokawa 
153d09a5d6fSHidetoshi Shimokawa static int fwohci_add_rx_buf (struct fwohci_dbch *, struct fwohcidb_tr *, int, struct fwdma_alloc *);
154d09a5d6fSHidetoshi Shimokawa static int fwohci_add_tx_buf (struct fwohci_dbch *, struct fwohcidb_tr *, int);
15503161bbcSDoug Rabson static void	dump_db (struct fwohci_softc *, uint32_t);
15603161bbcSDoug Rabson static void 	print_db (struct fwohcidb_tr *, struct fwohcidb *, uint32_t , uint32_t);
15703161bbcSDoug Rabson static void	dump_dma (struct fwohci_softc *, uint32_t);
15803161bbcSDoug Rabson static uint32_t fwohci_cyctimer (struct firewire_comm *);
159d09a5d6fSHidetoshi Shimokawa static void fwohci_rbuf_update (struct fwohci_softc *, int);
160d09a5d6fSHidetoshi Shimokawa static void fwohci_tbuf_update (struct fwohci_softc *, int);
161d09a5d6fSHidetoshi Shimokawa void fwohci_txbufdb (struct fwohci_softc *, int , struct fw_bulkxfer *);
16277ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE
16377ee030bSHidetoshi Shimokawa static void fwohci_complete(void *, int);
16477ee030bSHidetoshi Shimokawa #endif
1653c60ba66SKatsushi Kobayashi 
1663c60ba66SKatsushi Kobayashi /*
1673c60ba66SKatsushi Kobayashi  * memory allocated for DMA programs
1683c60ba66SKatsushi Kobayashi  */
1693c60ba66SKatsushi Kobayashi #define DMA_PROG_ALLOC		(8 * PAGE_SIZE)
1703c60ba66SKatsushi Kobayashi 
1713c60ba66SKatsushi Kobayashi #define NDB FWMAXQUEUE
1723c60ba66SKatsushi Kobayashi 
1733c60ba66SKatsushi Kobayashi #define	OHCI_VERSION		0x00
17473aa55baSHidetoshi Shimokawa #define	OHCI_ATRETRY		0x08
1753c60ba66SKatsushi Kobayashi #define	OHCI_CROMHDR		0x18
1763c60ba66SKatsushi Kobayashi #define	OHCI_BUS_OPT		0x20
1773c60ba66SKatsushi Kobayashi #define	OHCI_BUSIRMC		(1 << 31)
1783c60ba66SKatsushi Kobayashi #define	OHCI_BUSCMC		(1 << 30)
1793c60ba66SKatsushi Kobayashi #define	OHCI_BUSISC		(1 << 29)
1803c60ba66SKatsushi Kobayashi #define	OHCI_BUSBMC		(1 << 28)
1813c60ba66SKatsushi Kobayashi #define	OHCI_BUSPMC		(1 << 27)
1823c60ba66SKatsushi Kobayashi #define OHCI_BUSFNC		OHCI_BUSIRMC | OHCI_BUSCMC | OHCI_BUSISC |\
1833c60ba66SKatsushi Kobayashi 				OHCI_BUSBMC | OHCI_BUSPMC
1843c60ba66SKatsushi Kobayashi 
1853c60ba66SKatsushi Kobayashi #define	OHCI_EUID_HI		0x24
1863c60ba66SKatsushi Kobayashi #define	OHCI_EUID_LO		0x28
1873c60ba66SKatsushi Kobayashi 
1883c60ba66SKatsushi Kobayashi #define	OHCI_CROMPTR		0x34
1893c60ba66SKatsushi Kobayashi #define	OHCI_HCCCTL		0x50
1903c60ba66SKatsushi Kobayashi #define	OHCI_HCCCTLCLR		0x54
1913c60ba66SKatsushi Kobayashi #define	OHCI_AREQHI		0x100
1923c60ba66SKatsushi Kobayashi #define	OHCI_AREQHICLR		0x104
1933c60ba66SKatsushi Kobayashi #define	OHCI_AREQLO		0x108
1943c60ba66SKatsushi Kobayashi #define	OHCI_AREQLOCLR		0x10c
1953c60ba66SKatsushi Kobayashi #define	OHCI_PREQHI		0x110
1963c60ba66SKatsushi Kobayashi #define	OHCI_PREQHICLR		0x114
1973c60ba66SKatsushi Kobayashi #define	OHCI_PREQLO		0x118
1983c60ba66SKatsushi Kobayashi #define	OHCI_PREQLOCLR		0x11c
1993c60ba66SKatsushi Kobayashi #define	OHCI_PREQUPPER		0x120
2003c60ba66SKatsushi Kobayashi 
2013c60ba66SKatsushi Kobayashi #define	OHCI_SID_BUF		0x64
2023c60ba66SKatsushi Kobayashi #define	OHCI_SID_CNT		0x68
20377ee030bSHidetoshi Shimokawa #define OHCI_SID_ERR		(1 << 31)
2043c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT_MASK	0xffc
2053c60ba66SKatsushi Kobayashi 
2063c60ba66SKatsushi Kobayashi #define	OHCI_IT_STAT		0x90
2073c60ba66SKatsushi Kobayashi #define	OHCI_IT_STATCLR		0x94
2083c60ba66SKatsushi Kobayashi #define	OHCI_IT_MASK		0x98
2093c60ba66SKatsushi Kobayashi #define	OHCI_IT_MASKCLR		0x9c
2103c60ba66SKatsushi Kobayashi 
2113c60ba66SKatsushi Kobayashi #define	OHCI_IR_STAT		0xa0
2123c60ba66SKatsushi Kobayashi #define	OHCI_IR_STATCLR		0xa4
2133c60ba66SKatsushi Kobayashi #define	OHCI_IR_MASK		0xa8
2143c60ba66SKatsushi Kobayashi #define	OHCI_IR_MASKCLR		0xac
2153c60ba66SKatsushi Kobayashi 
2163c60ba66SKatsushi Kobayashi #define	OHCI_LNKCTL		0xe0
2173c60ba66SKatsushi Kobayashi #define	OHCI_LNKCTLCLR		0xe4
2183c60ba66SKatsushi Kobayashi 
2193c60ba66SKatsushi Kobayashi #define	OHCI_PHYACCESS		0xec
2203c60ba66SKatsushi Kobayashi #define	OHCI_CYCLETIMER		0xf0
2213c60ba66SKatsushi Kobayashi 
2223c60ba66SKatsushi Kobayashi #define	OHCI_DMACTL(off)	(off)
2233c60ba66SKatsushi Kobayashi #define	OHCI_DMACTLCLR(off)	(off + 4)
2243c60ba66SKatsushi Kobayashi #define	OHCI_DMACMD(off)	(off + 0xc)
2253c60ba66SKatsushi Kobayashi #define	OHCI_DMAMATCH(off)	(off + 0x10)
2263c60ba66SKatsushi Kobayashi 
2273c60ba66SKatsushi Kobayashi #define OHCI_ATQOFF		0x180
2283c60ba66SKatsushi Kobayashi #define OHCI_ATQCTL		OHCI_ATQOFF
2293c60ba66SKatsushi Kobayashi #define OHCI_ATQCTLCLR		(OHCI_ATQOFF + 4)
2303c60ba66SKatsushi Kobayashi #define OHCI_ATQCMD		(OHCI_ATQOFF + 0xc)
2313c60ba66SKatsushi Kobayashi #define OHCI_ATQMATCH		(OHCI_ATQOFF + 0x10)
2323c60ba66SKatsushi Kobayashi 
2333c60ba66SKatsushi Kobayashi #define OHCI_ATSOFF		0x1a0
2343c60ba66SKatsushi Kobayashi #define OHCI_ATSCTL		OHCI_ATSOFF
2353c60ba66SKatsushi Kobayashi #define OHCI_ATSCTLCLR		(OHCI_ATSOFF + 4)
2363c60ba66SKatsushi Kobayashi #define OHCI_ATSCMD		(OHCI_ATSOFF + 0xc)
2373c60ba66SKatsushi Kobayashi #define OHCI_ATSMATCH		(OHCI_ATSOFF + 0x10)
2383c60ba66SKatsushi Kobayashi 
2393c60ba66SKatsushi Kobayashi #define OHCI_ARQOFF		0x1c0
2403c60ba66SKatsushi Kobayashi #define OHCI_ARQCTL		OHCI_ARQOFF
2413c60ba66SKatsushi Kobayashi #define OHCI_ARQCTLCLR		(OHCI_ARQOFF + 4)
2423c60ba66SKatsushi Kobayashi #define OHCI_ARQCMD		(OHCI_ARQOFF + 0xc)
2433c60ba66SKatsushi Kobayashi #define OHCI_ARQMATCH		(OHCI_ARQOFF + 0x10)
2443c60ba66SKatsushi Kobayashi 
2453c60ba66SKatsushi Kobayashi #define OHCI_ARSOFF		0x1e0
2463c60ba66SKatsushi Kobayashi #define OHCI_ARSCTL		OHCI_ARSOFF
2473c60ba66SKatsushi Kobayashi #define OHCI_ARSCTLCLR		(OHCI_ARSOFF + 4)
2483c60ba66SKatsushi Kobayashi #define OHCI_ARSCMD		(OHCI_ARSOFF + 0xc)
2493c60ba66SKatsushi Kobayashi #define OHCI_ARSMATCH		(OHCI_ARSOFF + 0x10)
2503c60ba66SKatsushi Kobayashi 
2513c60ba66SKatsushi Kobayashi #define OHCI_ITOFF(CH)		(0x200 + 0x10 * (CH))
2523c60ba66SKatsushi Kobayashi #define OHCI_ITCTL(CH)		(OHCI_ITOFF(CH))
2533c60ba66SKatsushi Kobayashi #define OHCI_ITCTLCLR(CH)	(OHCI_ITOFF(CH) + 4)
2543c60ba66SKatsushi Kobayashi #define OHCI_ITCMD(CH)		(OHCI_ITOFF(CH) + 0xc)
2553c60ba66SKatsushi Kobayashi 
2563c60ba66SKatsushi Kobayashi #define OHCI_IROFF(CH)		(0x400 + 0x20 * (CH))
2573c60ba66SKatsushi Kobayashi #define OHCI_IRCTL(CH)		(OHCI_IROFF(CH))
2583c60ba66SKatsushi Kobayashi #define OHCI_IRCTLCLR(CH)	(OHCI_IROFF(CH) + 4)
2593c60ba66SKatsushi Kobayashi #define OHCI_IRCMD(CH)		(OHCI_IROFF(CH) + 0xc)
2603c60ba66SKatsushi Kobayashi #define OHCI_IRMATCH(CH)	(OHCI_IROFF(CH) + 0x10)
2613c60ba66SKatsushi Kobayashi 
2623c60ba66SKatsushi Kobayashi d_ioctl_t fwohci_ioctl;
2633c60ba66SKatsushi Kobayashi 
2643c60ba66SKatsushi Kobayashi /*
2653c60ba66SKatsushi Kobayashi  * Communication with PHY device
2663c60ba66SKatsushi Kobayashi  */
26703161bbcSDoug Rabson static uint32_t
26803161bbcSDoug Rabson fwphy_wrdata( struct fwohci_softc *sc, uint32_t addr, uint32_t data)
2693c60ba66SKatsushi Kobayashi {
27003161bbcSDoug Rabson 	uint32_t fun;
2713c60ba66SKatsushi Kobayashi 
2723c60ba66SKatsushi Kobayashi 	addr &= 0xf;
2733c60ba66SKatsushi Kobayashi 	data &= 0xff;
2743c60ba66SKatsushi Kobayashi 
2753c60ba66SKatsushi Kobayashi 	fun = (PHYDEV_WRCMD | (addr << PHYDEV_REGADDR) | (data << PHYDEV_WRDATA));
2763c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_PHYACCESS, fun);
2773c60ba66SKatsushi Kobayashi 	DELAY(100);
2783c60ba66SKatsushi Kobayashi 
2793c60ba66SKatsushi Kobayashi 	return(fwphy_rddata( sc, addr));
2803c60ba66SKatsushi Kobayashi }
2813c60ba66SKatsushi Kobayashi 
28203161bbcSDoug Rabson static uint32_t
2833c60ba66SKatsushi Kobayashi fwohci_set_bus_manager(struct firewire_comm *fc, u_int node)
2843c60ba66SKatsushi Kobayashi {
2853c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
2863c60ba66SKatsushi Kobayashi 	int i;
28703161bbcSDoug Rabson 	uint32_t bm;
2883c60ba66SKatsushi Kobayashi 
2893c60ba66SKatsushi Kobayashi #define OHCI_CSR_DATA	0x0c
2903c60ba66SKatsushi Kobayashi #define OHCI_CSR_COMP	0x10
2913c60ba66SKatsushi Kobayashi #define OHCI_CSR_CONT	0x14
2923c60ba66SKatsushi Kobayashi #define OHCI_BUS_MANAGER_ID	0
2933c60ba66SKatsushi Kobayashi 
2943c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_CSR_DATA, node);
2953c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_CSR_COMP, 0x3f);
2963c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_CSR_CONT, OHCI_BUS_MANAGER_ID);
2973c60ba66SKatsushi Kobayashi  	for (i = 0; !(OREAD(sc, OHCI_CSR_CONT) & (1<<31)) && (i < 1000); i++)
2984ed65ce9SHidetoshi Shimokawa 		DELAY(10);
2993c60ba66SKatsushi Kobayashi 	bm = OREAD(sc, OHCI_CSR_DATA);
30017c3d42cSHidetoshi Shimokawa 	if((bm & 0x3f) == 0x3f)
3013c60ba66SKatsushi Kobayashi 		bm = node;
302f9d9941fSHidetoshi Shimokawa 	if (firewire_debug)
30317c3d42cSHidetoshi Shimokawa 		device_printf(sc->fc.dev,
30417c3d42cSHidetoshi Shimokawa 			"fw_set_bus_manager: %d->%d (loop=%d)\n", bm, node, i);
3053c60ba66SKatsushi Kobayashi 
3063c60ba66SKatsushi Kobayashi 	return(bm);
3073c60ba66SKatsushi Kobayashi }
3083c60ba66SKatsushi Kobayashi 
30903161bbcSDoug Rabson static uint32_t
310c572b810SHidetoshi Shimokawa fwphy_rddata(struct fwohci_softc *sc,  u_int addr)
3113c60ba66SKatsushi Kobayashi {
31203161bbcSDoug Rabson 	uint32_t fun, stat;
313e4b13179SHidetoshi Shimokawa 	u_int i, retry = 0;
3143c60ba66SKatsushi Kobayashi 
3153c60ba66SKatsushi Kobayashi 	addr &= 0xf;
316e4b13179SHidetoshi Shimokawa #define MAX_RETRY 100
317e4b13179SHidetoshi Shimokawa again:
318e4b13179SHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_REG_FAIL);
3193c60ba66SKatsushi Kobayashi 	fun = PHYDEV_RDCMD | (addr << PHYDEV_REGADDR);
3203c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_PHYACCESS, fun);
321e4b13179SHidetoshi Shimokawa 	for ( i = 0 ; i < MAX_RETRY ; i ++ ){
3223c60ba66SKatsushi Kobayashi 		fun = OREAD(sc, OHCI_PHYACCESS);
3233c60ba66SKatsushi Kobayashi 		if ((fun & PHYDEV_RDCMD) == 0 && (fun & PHYDEV_RDDONE) != 0)
3243c60ba66SKatsushi Kobayashi 			break;
3254ed65ce9SHidetoshi Shimokawa 		DELAY(100);
3263c60ba66SKatsushi Kobayashi 	}
327e4b13179SHidetoshi Shimokawa 	if(i >= MAX_RETRY) {
328f9d9941fSHidetoshi Shimokawa 		if (firewire_debug)
3294ed65ce9SHidetoshi Shimokawa 			device_printf(sc->fc.dev, "phy read failed(1).\n");
3301f2361f8SHidetoshi Shimokawa 		if (++retry < MAX_RETRY) {
3314ed65ce9SHidetoshi Shimokawa 			DELAY(100);
3321f2361f8SHidetoshi Shimokawa 			goto again;
3331f2361f8SHidetoshi Shimokawa 		}
334e4b13179SHidetoshi Shimokawa 	}
335e4b13179SHidetoshi Shimokawa 	/* Make sure that SCLK is started */
336e4b13179SHidetoshi Shimokawa 	stat = OREAD(sc, FWOHCI_INTSTAT);
337e4b13179SHidetoshi Shimokawa 	if ((stat & OHCI_INT_REG_FAIL) != 0 ||
338e4b13179SHidetoshi Shimokawa 			((fun >> PHYDEV_REGADDR) & 0xf) != addr) {
339f9d9941fSHidetoshi Shimokawa 		if (firewire_debug)
3404ed65ce9SHidetoshi Shimokawa 			device_printf(sc->fc.dev, "phy read failed(2).\n");
341e4b13179SHidetoshi Shimokawa 		if (++retry < MAX_RETRY) {
3424ed65ce9SHidetoshi Shimokawa 			DELAY(100);
343e4b13179SHidetoshi Shimokawa 			goto again;
344e4b13179SHidetoshi Shimokawa 		}
345e4b13179SHidetoshi Shimokawa 	}
346f9d9941fSHidetoshi Shimokawa 	if (firewire_debug || retry >= MAX_RETRY)
347e4b13179SHidetoshi Shimokawa 		device_printf(sc->fc.dev,
348f9c8c31dSHidetoshi Shimokawa 		    "fwphy_rddata: 0x%x loop=%d, retry=%d\n", addr, i, retry);
349e4b13179SHidetoshi Shimokawa #undef MAX_RETRY
3503c60ba66SKatsushi Kobayashi 	return((fun >> PHYDEV_RDDATA )& 0xff);
3513c60ba66SKatsushi Kobayashi }
3523c60ba66SKatsushi Kobayashi /* Device specific ioctl. */
3533c60ba66SKatsushi Kobayashi int
35489c9c53dSPoul-Henning Kamp fwohci_ioctl (struct cdev *dev, u_long cmd, caddr_t data, int flag, fw_proc *td)
3553c60ba66SKatsushi Kobayashi {
3563c60ba66SKatsushi Kobayashi 	struct firewire_softc *sc;
3573c60ba66SKatsushi Kobayashi 	struct fwohci_softc *fc;
3583c60ba66SKatsushi Kobayashi 	int unit = DEV2UNIT(dev);
3593c60ba66SKatsushi Kobayashi 	int err = 0;
3603c60ba66SKatsushi Kobayashi 	struct fw_reg_req_t *reg  = (struct fw_reg_req_t *) data;
36103161bbcSDoug Rabson 	uint32_t *dmach = (uint32_t *) data;
3623c60ba66SKatsushi Kobayashi 
3633c60ba66SKatsushi Kobayashi 	sc = devclass_get_softc(firewire_devclass, unit);
3643c60ba66SKatsushi Kobayashi 	if(sc == NULL){
3653c60ba66SKatsushi Kobayashi 		return(EINVAL);
3663c60ba66SKatsushi Kobayashi 	}
3673c60ba66SKatsushi Kobayashi 	fc = (struct fwohci_softc *)sc->fc;
3683c60ba66SKatsushi Kobayashi 
3693c60ba66SKatsushi Kobayashi 	if (!data)
3703c60ba66SKatsushi Kobayashi 		return(EINVAL);
3713c60ba66SKatsushi Kobayashi 
3723c60ba66SKatsushi Kobayashi 	switch (cmd) {
3733c60ba66SKatsushi Kobayashi 	case FWOHCI_WRREG:
3743c60ba66SKatsushi Kobayashi #define OHCI_MAX_REG 0x800
3753c60ba66SKatsushi Kobayashi 		if(reg->addr <= OHCI_MAX_REG){
3763c60ba66SKatsushi Kobayashi 			OWRITE(fc, reg->addr, reg->data);
3773c60ba66SKatsushi Kobayashi 			reg->data = OREAD(fc, reg->addr);
3783c60ba66SKatsushi Kobayashi 		}else{
3793c60ba66SKatsushi Kobayashi 			err = EINVAL;
3803c60ba66SKatsushi Kobayashi 		}
3813c60ba66SKatsushi Kobayashi 		break;
3823c60ba66SKatsushi Kobayashi 	case FWOHCI_RDREG:
3833c60ba66SKatsushi Kobayashi 		if(reg->addr <= OHCI_MAX_REG){
3843c60ba66SKatsushi Kobayashi 			reg->data = OREAD(fc, reg->addr);
3853c60ba66SKatsushi Kobayashi 		}else{
3863c60ba66SKatsushi Kobayashi 			err = EINVAL;
3873c60ba66SKatsushi Kobayashi 		}
3883c60ba66SKatsushi Kobayashi 		break;
3893c60ba66SKatsushi Kobayashi /* Read DMA descriptors for debug  */
3903c60ba66SKatsushi Kobayashi 	case DUMPDMA:
3913c60ba66SKatsushi Kobayashi 		if(*dmach <= OHCI_MAX_DMA_CH ){
3923c60ba66SKatsushi Kobayashi 			dump_dma(fc, *dmach);
3933c60ba66SKatsushi Kobayashi 			dump_db(fc, *dmach);
3943c60ba66SKatsushi Kobayashi 		}else{
3953c60ba66SKatsushi Kobayashi 			err = EINVAL;
3963c60ba66SKatsushi Kobayashi 		}
3973c60ba66SKatsushi Kobayashi 		break;
398f9c8c31dSHidetoshi Shimokawa /* Read/Write Phy registers */
399f9c8c31dSHidetoshi Shimokawa #define OHCI_MAX_PHY_REG 0xf
400f9c8c31dSHidetoshi Shimokawa 	case FWOHCI_RDPHYREG:
401f9c8c31dSHidetoshi Shimokawa 		if (reg->addr <= OHCI_MAX_PHY_REG)
402f9c8c31dSHidetoshi Shimokawa 			reg->data = fwphy_rddata(fc, reg->addr);
403f9c8c31dSHidetoshi Shimokawa 		else
404f9c8c31dSHidetoshi Shimokawa 			err = EINVAL;
405f9c8c31dSHidetoshi Shimokawa 		break;
406f9c8c31dSHidetoshi Shimokawa 	case FWOHCI_WRPHYREG:
407f9c8c31dSHidetoshi Shimokawa 		if (reg->addr <= OHCI_MAX_PHY_REG)
408f9c8c31dSHidetoshi Shimokawa 			reg->data = fwphy_wrdata(fc, reg->addr, reg->data);
409f9c8c31dSHidetoshi Shimokawa 		else
410f9c8c31dSHidetoshi Shimokawa 			err = EINVAL;
411f9c8c31dSHidetoshi Shimokawa 		break;
4123c60ba66SKatsushi Kobayashi 	default:
413f9c8c31dSHidetoshi Shimokawa 		err = EINVAL;
4143c60ba66SKatsushi Kobayashi 		break;
4153c60ba66SKatsushi Kobayashi 	}
4163c60ba66SKatsushi Kobayashi 	return err;
4173c60ba66SKatsushi Kobayashi }
418c572b810SHidetoshi Shimokawa 
419d0fd7bc6SHidetoshi Shimokawa static int
420d0fd7bc6SHidetoshi Shimokawa fwohci_probe_phy(struct fwohci_softc *sc, device_t dev)
4213c60ba66SKatsushi Kobayashi {
42203161bbcSDoug Rabson 	uint32_t reg, reg2;
423d0fd7bc6SHidetoshi Shimokawa 	int e1394a = 1;
424d0fd7bc6SHidetoshi Shimokawa /*
425d0fd7bc6SHidetoshi Shimokawa  * probe PHY parameters
426d0fd7bc6SHidetoshi Shimokawa  * 0. to prove PHY version, whether compliance of 1394a.
427d0fd7bc6SHidetoshi Shimokawa  * 1. to probe maximum speed supported by the PHY and
428d0fd7bc6SHidetoshi Shimokawa  *    number of port supported by core-logic.
429d0fd7bc6SHidetoshi Shimokawa  *    It is not actually available port on your PC .
430d0fd7bc6SHidetoshi Shimokawa  */
431d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS);
43233662e36SHidetoshi Shimokawa 	DELAY(500);
43333662e36SHidetoshi Shimokawa 
434d0fd7bc6SHidetoshi Shimokawa 	reg = fwphy_rddata(sc, FW_PHY_SPD_REG);
435d0fd7bc6SHidetoshi Shimokawa 
436d0fd7bc6SHidetoshi Shimokawa 	if((reg >> 5) != 7 ){
437d0fd7bc6SHidetoshi Shimokawa 		sc->fc.mode &= ~FWPHYASYST;
438d0fd7bc6SHidetoshi Shimokawa 		sc->fc.nport = reg & FW_PHY_NP;
439d0fd7bc6SHidetoshi Shimokawa 		sc->fc.speed = reg & FW_PHY_SPD >> 6;
440d0fd7bc6SHidetoshi Shimokawa 		if (sc->fc.speed > MAX_SPEED) {
441d0fd7bc6SHidetoshi Shimokawa 			device_printf(dev, "invalid speed %d (fixed to %d).\n",
442d0fd7bc6SHidetoshi Shimokawa 				sc->fc.speed, MAX_SPEED);
443d0fd7bc6SHidetoshi Shimokawa 			sc->fc.speed = MAX_SPEED;
444d0fd7bc6SHidetoshi Shimokawa 		}
445d0fd7bc6SHidetoshi Shimokawa 		device_printf(dev,
44694b6f028SHidetoshi Shimokawa 			"Phy 1394 only %s, %d ports.\n",
44794b6f028SHidetoshi Shimokawa 			linkspeed[sc->fc.speed], sc->fc.nport);
448d0fd7bc6SHidetoshi Shimokawa 	}else{
449d0fd7bc6SHidetoshi Shimokawa 		reg2 = fwphy_rddata(sc, FW_PHY_ESPD_REG);
450d0fd7bc6SHidetoshi Shimokawa 		sc->fc.mode |= FWPHYASYST;
451d0fd7bc6SHidetoshi Shimokawa 		sc->fc.nport = reg & FW_PHY_NP;
452d0fd7bc6SHidetoshi Shimokawa 		sc->fc.speed = (reg2 & FW_PHY_ESPD) >> 5;
453d0fd7bc6SHidetoshi Shimokawa 		if (sc->fc.speed > MAX_SPEED) {
454d0fd7bc6SHidetoshi Shimokawa 			device_printf(dev, "invalid speed %d (fixed to %d).\n",
455d0fd7bc6SHidetoshi Shimokawa 				sc->fc.speed, MAX_SPEED);
456d0fd7bc6SHidetoshi Shimokawa 			sc->fc.speed = MAX_SPEED;
457d0fd7bc6SHidetoshi Shimokawa 		}
458d0fd7bc6SHidetoshi Shimokawa 		device_printf(dev,
45994b6f028SHidetoshi Shimokawa 			"Phy 1394a available %s, %d ports.\n",
46094b6f028SHidetoshi Shimokawa 			linkspeed[sc->fc.speed], sc->fc.nport);
461d0fd7bc6SHidetoshi Shimokawa 
462d0fd7bc6SHidetoshi Shimokawa 		/* check programPhyEnable */
463d0fd7bc6SHidetoshi Shimokawa 		reg2 = fwphy_rddata(sc, 5);
464d0fd7bc6SHidetoshi Shimokawa #if 0
465d0fd7bc6SHidetoshi Shimokawa 		if (e1394a && (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_PRPHY)) {
466d0fd7bc6SHidetoshi Shimokawa #else	/* XXX force to enable 1394a */
467d0fd7bc6SHidetoshi Shimokawa 		if (e1394a) {
468d0fd7bc6SHidetoshi Shimokawa #endif
469f9d9941fSHidetoshi Shimokawa 			if (firewire_debug)
470d0fd7bc6SHidetoshi Shimokawa 				device_printf(dev,
471d0fd7bc6SHidetoshi Shimokawa 					"Enable 1394a Enhancements\n");
472d0fd7bc6SHidetoshi Shimokawa 			/* enable EAA EMC */
473d0fd7bc6SHidetoshi Shimokawa 			reg2 |= 0x03;
474d0fd7bc6SHidetoshi Shimokawa 			/* set aPhyEnhanceEnable */
475d0fd7bc6SHidetoshi Shimokawa 			OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_PHYEN);
476d0fd7bc6SHidetoshi Shimokawa 			OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_PRPHY);
477d0fd7bc6SHidetoshi Shimokawa 		} else {
478d0fd7bc6SHidetoshi Shimokawa 			/* for safe */
479d0fd7bc6SHidetoshi Shimokawa 			reg2 &= ~0x83;
480d0fd7bc6SHidetoshi Shimokawa 		}
481d0fd7bc6SHidetoshi Shimokawa 		reg2 = fwphy_wrdata(sc, 5, reg2);
482d0fd7bc6SHidetoshi Shimokawa 	}
483d0fd7bc6SHidetoshi Shimokawa 
484d0fd7bc6SHidetoshi Shimokawa 	reg = fwphy_rddata(sc, FW_PHY_SPD_REG);
485d0fd7bc6SHidetoshi Shimokawa 	if((reg >> 5) == 7 ){
486d0fd7bc6SHidetoshi Shimokawa 		reg = fwphy_rddata(sc, 4);
487d0fd7bc6SHidetoshi Shimokawa 		reg |= 1 << 6;
488d0fd7bc6SHidetoshi Shimokawa 		fwphy_wrdata(sc, 4, reg);
489d0fd7bc6SHidetoshi Shimokawa 		reg = fwphy_rddata(sc, 4);
490d0fd7bc6SHidetoshi Shimokawa 	}
491d0fd7bc6SHidetoshi Shimokawa 	return 0;
492d0fd7bc6SHidetoshi Shimokawa }
493d0fd7bc6SHidetoshi Shimokawa 
494d0fd7bc6SHidetoshi Shimokawa 
495d0fd7bc6SHidetoshi Shimokawa void
496d0fd7bc6SHidetoshi Shimokawa fwohci_reset(struct fwohci_softc *sc, device_t dev)
497d0fd7bc6SHidetoshi Shimokawa {
49894b6f028SHidetoshi Shimokawa 	int i, max_rec, speed;
49903161bbcSDoug Rabson 	uint32_t reg, reg2;
5003c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
501d0fd7bc6SHidetoshi Shimokawa 
50295a24954SDoug Rabson 	/* Disable interrupts */
503d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_INTMASKCLR, ~0);
504d0fd7bc6SHidetoshi Shimokawa 
50595a24954SDoug Rabson 	/* Now stopping all DMA channels */
506d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN);
507d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN);
508d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
509d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
510d0fd7bc6SHidetoshi Shimokawa 
511d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_IR_MASKCLR, ~0);
512d0fd7bc6SHidetoshi Shimokawa 	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
513d0fd7bc6SHidetoshi Shimokawa 		OWRITE(sc,  OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN);
514d0fd7bc6SHidetoshi Shimokawa 		OWRITE(sc,  OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN);
515d0fd7bc6SHidetoshi Shimokawa 	}
516d0fd7bc6SHidetoshi Shimokawa 
517d0fd7bc6SHidetoshi Shimokawa 	/* FLUSH FIFO and reset Transmitter/Reciever */
518d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET);
519f9d9941fSHidetoshi Shimokawa 	if (firewire_debug)
520d0fd7bc6SHidetoshi Shimokawa 		device_printf(dev, "resetting OHCI...");
521d0fd7bc6SHidetoshi Shimokawa 	i = 0;
522d0fd7bc6SHidetoshi Shimokawa 	while(OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_RESET) {
523d0fd7bc6SHidetoshi Shimokawa 		if (i++ > 100) break;
524d0fd7bc6SHidetoshi Shimokawa 		DELAY(1000);
525d0fd7bc6SHidetoshi Shimokawa 	}
526f9d9941fSHidetoshi Shimokawa 	if (firewire_debug)
527d0fd7bc6SHidetoshi Shimokawa 		printf("done (loop=%d)\n", i);
528d0fd7bc6SHidetoshi Shimokawa 
52994b6f028SHidetoshi Shimokawa 	/* Probe phy */
53094b6f028SHidetoshi Shimokawa 	fwohci_probe_phy(sc, dev);
53194b6f028SHidetoshi Shimokawa 
53294b6f028SHidetoshi Shimokawa 	/* Probe link */
533d0fd7bc6SHidetoshi Shimokawa 	reg = OREAD(sc,  OHCI_BUS_OPT);
534d0fd7bc6SHidetoshi Shimokawa 	reg2 = reg | OHCI_BUSFNC;
53594b6f028SHidetoshi Shimokawa 	max_rec = (reg & 0x0000f000) >> 12;
53694b6f028SHidetoshi Shimokawa 	speed = (reg & 0x00000007);
53794b6f028SHidetoshi Shimokawa 	device_printf(dev, "Link %s, max_rec %d bytes.\n",
53894b6f028SHidetoshi Shimokawa 			linkspeed[speed], MAXREC(max_rec));
53994b6f028SHidetoshi Shimokawa 	/* XXX fix max_rec */
54094b6f028SHidetoshi Shimokawa 	sc->fc.maxrec = sc->fc.speed + 8;
54194b6f028SHidetoshi Shimokawa 	if (max_rec != sc->fc.maxrec) {
54294b6f028SHidetoshi Shimokawa 		reg2 = (reg2 & 0xffff0fff) | (sc->fc.maxrec << 12);
54394b6f028SHidetoshi Shimokawa 		device_printf(dev, "max_rec %d -> %d\n",
54494b6f028SHidetoshi Shimokawa 				MAXREC(max_rec), MAXREC(sc->fc.maxrec));
54594b6f028SHidetoshi Shimokawa 	}
546f9d9941fSHidetoshi Shimokawa 	if (firewire_debug)
547d0fd7bc6SHidetoshi Shimokawa 		device_printf(dev, "BUS_OPT 0x%x -> 0x%x\n", reg, reg2);
548d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_BUS_OPT, reg2);
549d0fd7bc6SHidetoshi Shimokawa 
55094b6f028SHidetoshi Shimokawa 	/* Initialize registers */
551d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_CROMHDR, sc->fc.config_rom[0]);
55277ee030bSHidetoshi Shimokawa 	OWRITE(sc, OHCI_CROMPTR, sc->crom_dma.bus_addr);
553d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_BIGEND);
554d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_POSTWR);
55577ee030bSHidetoshi Shimokawa 	OWRITE(sc, OHCI_SID_BUF, sc->sid_dma.bus_addr);
556d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_SID);
5579339321dSHidetoshi Shimokawa 
55894b6f028SHidetoshi Shimokawa 	/* Enable link */
55994b6f028SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LINKEN);
56094b6f028SHidetoshi Shimokawa 
56194b6f028SHidetoshi Shimokawa 	/* Force to start async RX DMA */
5629339321dSHidetoshi Shimokawa 	sc->arrq.xferq.flag &= ~FWXFERQ_RUNNING;
5639339321dSHidetoshi Shimokawa 	sc->arrs.xferq.flag &= ~FWXFERQ_RUNNING;
564d0fd7bc6SHidetoshi Shimokawa 	fwohci_rx_enable(sc, &sc->arrq);
565d0fd7bc6SHidetoshi Shimokawa 	fwohci_rx_enable(sc, &sc->arrs);
566d0fd7bc6SHidetoshi Shimokawa 
56794b6f028SHidetoshi Shimokawa 	/* Initialize async TX */
56894b6f028SHidetoshi Shimokawa 	OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD);
56994b6f028SHidetoshi Shimokawa 	OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD);
570630529adSHidetoshi Shimokawa 
57194b6f028SHidetoshi Shimokawa 	/* AT Retries */
57294b6f028SHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_RETRY,
57394b6f028SHidetoshi Shimokawa 		/* CycleLimit   PhyRespRetries ATRespRetries ATReqRetries */
57494b6f028SHidetoshi Shimokawa 		(0xffff << 16 ) | (0x0f << 8) | (0x0f << 4) | 0x0f) ;
575630529adSHidetoshi Shimokawa 
576630529adSHidetoshi Shimokawa 	sc->atrq.top = STAILQ_FIRST(&sc->atrq.db_trq);
577630529adSHidetoshi Shimokawa 	sc->atrs.top = STAILQ_FIRST(&sc->atrs.db_trq);
578630529adSHidetoshi Shimokawa 	sc->atrq.bottom = sc->atrq.top;
579630529adSHidetoshi Shimokawa 	sc->atrs.bottom = sc->atrs.top;
580630529adSHidetoshi Shimokawa 
581d0fd7bc6SHidetoshi Shimokawa 	for( i = 0, db_tr = sc->atrq.top; i < sc->atrq.ndb ;
582d0fd7bc6SHidetoshi Shimokawa 				i ++, db_tr = STAILQ_NEXT(db_tr, link)){
583d0fd7bc6SHidetoshi Shimokawa 		db_tr->xfer = NULL;
584d0fd7bc6SHidetoshi Shimokawa 	}
585d0fd7bc6SHidetoshi Shimokawa 	for( i = 0, db_tr = sc->atrs.top; i < sc->atrs.ndb ;
586d0fd7bc6SHidetoshi Shimokawa 				i ++, db_tr = STAILQ_NEXT(db_tr, link)){
587d0fd7bc6SHidetoshi Shimokawa 		db_tr->xfer = NULL;
588d0fd7bc6SHidetoshi Shimokawa 	}
589d0fd7bc6SHidetoshi Shimokawa 
59094b6f028SHidetoshi Shimokawa 
59195a24954SDoug Rabson 	/* Enable interrupts */
592d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_INTMASK,
593d0fd7bc6SHidetoshi Shimokawa 			OHCI_INT_ERR  | OHCI_INT_PHY_SID
594d0fd7bc6SHidetoshi Shimokawa 			| OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS
595d0fd7bc6SHidetoshi Shimokawa 			| OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS
596d0fd7bc6SHidetoshi Shimokawa 			| OHCI_INT_PHY_BUS_R | OHCI_INT_PW_ERR);
597d0fd7bc6SHidetoshi Shimokawa 	fwohci_set_intr(&sc->fc, 1);
598d0fd7bc6SHidetoshi Shimokawa 
599d0fd7bc6SHidetoshi Shimokawa }
600d0fd7bc6SHidetoshi Shimokawa 
601d0fd7bc6SHidetoshi Shimokawa int
602d0fd7bc6SHidetoshi Shimokawa fwohci_init(struct fwohci_softc *sc, device_t dev)
603d0fd7bc6SHidetoshi Shimokawa {
604ff04511eSHidetoshi Shimokawa 	int i, mver;
60503161bbcSDoug Rabson 	uint32_t reg;
60603161bbcSDoug Rabson 	uint8_t ui[8];
6073c60ba66SKatsushi Kobayashi 
60877ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE
60977ee030bSHidetoshi Shimokawa 	TASK_INIT(&sc->fwohci_task_complete, 0, fwohci_complete, sc);
61077ee030bSHidetoshi Shimokawa #endif
61177ee030bSHidetoshi Shimokawa 
612ff04511eSHidetoshi Shimokawa /* OHCI version */
6133c60ba66SKatsushi Kobayashi 	reg = OREAD(sc, OHCI_VERSION);
614ff04511eSHidetoshi Shimokawa 	mver = (reg >> 16) & 0xff;
6153c60ba66SKatsushi Kobayashi 	device_printf(dev, "OHCI version %x.%x (ROM=%d)\n",
616ff04511eSHidetoshi Shimokawa 			mver, reg & 0xff, (reg>>24) & 1);
617ff04511eSHidetoshi Shimokawa 	if (mver < 1 || mver > 9) {
61818349893SHidetoshi Shimokawa 		device_printf(dev, "invalid OHCI version\n");
61918349893SHidetoshi Shimokawa 		return (ENXIO);
62018349893SHidetoshi Shimokawa 	}
62118349893SHidetoshi Shimokawa 
62295a24954SDoug Rabson /* Available Isochronous DMA channel probe */
6237054e848SHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_MASK, 0xffffffff);
6247054e848SHidetoshi Shimokawa 	OWRITE(sc, OHCI_IR_MASK, 0xffffffff);
6257054e848SHidetoshi Shimokawa 	reg = OREAD(sc, OHCI_IT_MASK) & OREAD(sc, OHCI_IR_MASK);
6267054e848SHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_MASKCLR, 0xffffffff);
6277054e848SHidetoshi Shimokawa 	OWRITE(sc, OHCI_IR_MASKCLR, 0xffffffff);
6287054e848SHidetoshi Shimokawa 	for (i = 0; i < 0x20; i++)
6297054e848SHidetoshi Shimokawa 		if ((reg & (1 << i)) == 0)
6307054e848SHidetoshi Shimokawa 			break;
6313c60ba66SKatsushi Kobayashi 	sc->fc.nisodma = i;
63295a24954SDoug Rabson 	device_printf(dev, "No. of Isochronous channels is %d.\n", i);
633f40a2915SHidetoshi Shimokawa 	if (i == 0)
634f40a2915SHidetoshi Shimokawa 		return (ENXIO);
6353c60ba66SKatsushi Kobayashi 
6363c60ba66SKatsushi Kobayashi 	sc->fc.arq = &sc->arrq.xferq;
6373c60ba66SKatsushi Kobayashi 	sc->fc.ars = &sc->arrs.xferq;
6383c60ba66SKatsushi Kobayashi 	sc->fc.atq = &sc->atrq.xferq;
6393c60ba66SKatsushi Kobayashi 	sc->fc.ats = &sc->atrs.xferq;
6403c60ba66SKatsushi Kobayashi 
64177ee030bSHidetoshi Shimokawa 	sc->arrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
64277ee030bSHidetoshi Shimokawa 	sc->arrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
64377ee030bSHidetoshi Shimokawa 	sc->atrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
64477ee030bSHidetoshi Shimokawa 	sc->atrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
64577ee030bSHidetoshi Shimokawa 
6463c60ba66SKatsushi Kobayashi 	sc->arrq.xferq.start = NULL;
6473c60ba66SKatsushi Kobayashi 	sc->arrs.xferq.start = NULL;
6483c60ba66SKatsushi Kobayashi 	sc->atrq.xferq.start = fwohci_start_atq;
6493c60ba66SKatsushi Kobayashi 	sc->atrs.xferq.start = fwohci_start_ats;
6503c60ba66SKatsushi Kobayashi 
65177ee030bSHidetoshi Shimokawa 	sc->arrq.xferq.buf = NULL;
65277ee030bSHidetoshi Shimokawa 	sc->arrs.xferq.buf = NULL;
65377ee030bSHidetoshi Shimokawa 	sc->atrq.xferq.buf = NULL;
65477ee030bSHidetoshi Shimokawa 	sc->atrs.xferq.buf = NULL;
6553c60ba66SKatsushi Kobayashi 
6566cada79aSHidetoshi Shimokawa 	sc->arrq.xferq.dmach = -1;
6576cada79aSHidetoshi Shimokawa 	sc->arrs.xferq.dmach = -1;
6586cada79aSHidetoshi Shimokawa 	sc->atrq.xferq.dmach = -1;
6596cada79aSHidetoshi Shimokawa 	sc->atrs.xferq.dmach = -1;
6606cada79aSHidetoshi Shimokawa 
6613c60ba66SKatsushi Kobayashi 	sc->arrq.ndesc = 1;
6623c60ba66SKatsushi Kobayashi 	sc->arrs.ndesc = 1;
663645394e6SHidetoshi Shimokawa 	sc->atrq.ndesc = 8;	/* equal to maximum of mbuf chains */
664645394e6SHidetoshi Shimokawa 	sc->atrs.ndesc = 2;
6653c60ba66SKatsushi Kobayashi 
6663c60ba66SKatsushi Kobayashi 	sc->arrq.ndb = NDB;
6673c60ba66SKatsushi Kobayashi 	sc->arrs.ndb = NDB / 2;
6683c60ba66SKatsushi Kobayashi 	sc->atrq.ndb = NDB;
6693c60ba66SKatsushi Kobayashi 	sc->atrs.ndb = NDB / 2;
6703c60ba66SKatsushi Kobayashi 
6713c60ba66SKatsushi Kobayashi 	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
6723c60ba66SKatsushi Kobayashi 		sc->fc.it[i] = &sc->it[i].xferq;
6733c60ba66SKatsushi Kobayashi 		sc->fc.ir[i] = &sc->ir[i].xferq;
6746cada79aSHidetoshi Shimokawa 		sc->it[i].xferq.dmach = i;
6756cada79aSHidetoshi Shimokawa 		sc->ir[i].xferq.dmach = i;
6763c60ba66SKatsushi Kobayashi 		sc->it[i].ndb = 0;
6773c60ba66SKatsushi Kobayashi 		sc->ir[i].ndb = 0;
6783c60ba66SKatsushi Kobayashi 	}
6793c60ba66SKatsushi Kobayashi 
6803c60ba66SKatsushi Kobayashi 	sc->fc.tcode = tinfo;
68177ee030bSHidetoshi Shimokawa 	sc->fc.dev = dev;
6823c60ba66SKatsushi Kobayashi 
68377ee030bSHidetoshi Shimokawa 	sc->fc.config_rom = fwdma_malloc(&sc->fc, CROMSIZE, CROMSIZE,
68477ee030bSHidetoshi Shimokawa 						&sc->crom_dma, BUS_DMA_WAITOK);
68577ee030bSHidetoshi Shimokawa 	if(sc->fc.config_rom == NULL){
68677ee030bSHidetoshi Shimokawa 		device_printf(dev, "config_rom alloc failed.");
6873c60ba66SKatsushi Kobayashi 		return ENOMEM;
6883c60ba66SKatsushi Kobayashi 	}
6893c60ba66SKatsushi Kobayashi 
6900bc666e0SHidetoshi Shimokawa #if 0
6910bc666e0SHidetoshi Shimokawa 	bzero(&sc->fc.config_rom[0], CROMSIZE);
6923c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[1] = 0x31333934;
6933c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[2] = 0xf000a002;
6943c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[3] = OREAD(sc, OHCI_EUID_HI);
6953c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[4] = OREAD(sc, OHCI_EUID_LO);
6963c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[5] = 0;
6973c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[0] = (4 << 24) | (5 << 16);
6983c60ba66SKatsushi Kobayashi 
6993c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[0] |= fw_crc16(&sc->fc.config_rom[1], 5*4);
70077ee030bSHidetoshi Shimokawa #endif
7013c60ba66SKatsushi Kobayashi 
7023c60ba66SKatsushi Kobayashi 
70395a24954SDoug Rabson /* SID recieve buffer must align 2^11 */
7043c60ba66SKatsushi Kobayashi #define	OHCI_SIDSIZE	(1 << 11)
70577ee030bSHidetoshi Shimokawa 	sc->sid_buf = fwdma_malloc(&sc->fc, OHCI_SIDSIZE, OHCI_SIDSIZE,
70677ee030bSHidetoshi Shimokawa 						&sc->sid_dma, BUS_DMA_WAITOK);
70777ee030bSHidetoshi Shimokawa 	if (sc->sid_buf == NULL) {
70877ee030bSHidetoshi Shimokawa 		device_printf(dev, "sid_buf alloc failed.");
70916e0f484SHidetoshi Shimokawa 		return ENOMEM;
71016e0f484SHidetoshi Shimokawa 	}
7113c60ba66SKatsushi Kobayashi 
71203161bbcSDoug Rabson 	fwdma_malloc(&sc->fc, sizeof(uint32_t), sizeof(uint32_t),
71377ee030bSHidetoshi Shimokawa 					&sc->dummy_dma, BUS_DMA_WAITOK);
71477ee030bSHidetoshi Shimokawa 
71577ee030bSHidetoshi Shimokawa 	if (sc->dummy_dma.v_addr == NULL) {
71677ee030bSHidetoshi Shimokawa 		device_printf(dev, "dummy_dma alloc failed.");
71777ee030bSHidetoshi Shimokawa 		return ENOMEM;
71877ee030bSHidetoshi Shimokawa 	}
71977ee030bSHidetoshi Shimokawa 
72077ee030bSHidetoshi Shimokawa 	fwohci_db_init(sc, &sc->arrq);
7211f2361f8SHidetoshi Shimokawa 	if ((sc->arrq.flags & FWOHCI_DBCH_INIT) == 0)
7221f2361f8SHidetoshi Shimokawa 		return ENOMEM;
7231f2361f8SHidetoshi Shimokawa 
72477ee030bSHidetoshi Shimokawa 	fwohci_db_init(sc, &sc->arrs);
7251f2361f8SHidetoshi Shimokawa 	if ((sc->arrs.flags & FWOHCI_DBCH_INIT) == 0)
7261f2361f8SHidetoshi Shimokawa 		return ENOMEM;
7273c60ba66SKatsushi Kobayashi 
72877ee030bSHidetoshi Shimokawa 	fwohci_db_init(sc, &sc->atrq);
7291f2361f8SHidetoshi Shimokawa 	if ((sc->atrq.flags & FWOHCI_DBCH_INIT) == 0)
7301f2361f8SHidetoshi Shimokawa 		return ENOMEM;
7311f2361f8SHidetoshi Shimokawa 
73277ee030bSHidetoshi Shimokawa 	fwohci_db_init(sc, &sc->atrs);
7331f2361f8SHidetoshi Shimokawa 	if ((sc->atrs.flags & FWOHCI_DBCH_INIT) == 0)
7341f2361f8SHidetoshi Shimokawa 		return ENOMEM;
7353c60ba66SKatsushi Kobayashi 
736c547b896SHidetoshi Shimokawa 	sc->fc.eui.hi = OREAD(sc, FWOHCIGUID_H);
737c547b896SHidetoshi Shimokawa 	sc->fc.eui.lo = OREAD(sc, FWOHCIGUID_L);
738c547b896SHidetoshi Shimokawa 	for( i = 0 ; i < 8 ; i ++)
739c547b896SHidetoshi Shimokawa 		ui[i] = FW_EUI64_BYTE(&sc->fc.eui,i);
7403c60ba66SKatsushi Kobayashi 	device_printf(dev, "EUI64 %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n",
741c547b896SHidetoshi Shimokawa 		ui[0], ui[1], ui[2], ui[3], ui[4], ui[5], ui[6], ui[7]);
742c547b896SHidetoshi Shimokawa 
7433c60ba66SKatsushi Kobayashi 	sc->fc.ioctl = fwohci_ioctl;
7443c60ba66SKatsushi Kobayashi 	sc->fc.cyctimer = fwohci_cyctimer;
7453c60ba66SKatsushi Kobayashi 	sc->fc.set_bmr = fwohci_set_bus_manager;
7463c60ba66SKatsushi Kobayashi 	sc->fc.ibr = fwohci_ibr;
7473c60ba66SKatsushi Kobayashi 	sc->fc.irx_enable = fwohci_irx_enable;
7483c60ba66SKatsushi Kobayashi 	sc->fc.irx_disable = fwohci_irx_disable;
7493c60ba66SKatsushi Kobayashi 
7503c60ba66SKatsushi Kobayashi 	sc->fc.itx_enable = fwohci_itxbuf_enable;
7513c60ba66SKatsushi Kobayashi 	sc->fc.itx_disable = fwohci_itx_disable;
75277ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
7533c60ba66SKatsushi Kobayashi 	sc->fc.irx_post = fwohci_irx_post;
75477ee030bSHidetoshi Shimokawa #else
75577ee030bSHidetoshi Shimokawa 	sc->fc.irx_post = NULL;
75677ee030bSHidetoshi Shimokawa #endif
7573c60ba66SKatsushi Kobayashi 	sc->fc.itx_post = NULL;
7583c60ba66SKatsushi Kobayashi 	sc->fc.timeout = fwohci_timeout;
7593c60ba66SKatsushi Kobayashi 	sc->fc.poll = fwohci_poll;
7603c60ba66SKatsushi Kobayashi 	sc->fc.set_intr = fwohci_set_intr;
761c572b810SHidetoshi Shimokawa 
76277ee030bSHidetoshi Shimokawa 	sc->intmask = sc->irstat = sc->itstat = 0;
76377ee030bSHidetoshi Shimokawa 
764d0fd7bc6SHidetoshi Shimokawa 	fw_init(&sc->fc);
765d0fd7bc6SHidetoshi Shimokawa 	fwohci_reset(sc, dev);
7663c60ba66SKatsushi Kobayashi 
767d0fd7bc6SHidetoshi Shimokawa 	return 0;
7683c60ba66SKatsushi Kobayashi }
769c572b810SHidetoshi Shimokawa 
770c572b810SHidetoshi Shimokawa void
771c572b810SHidetoshi Shimokawa fwohci_timeout(void *arg)
7723c60ba66SKatsushi Kobayashi {
7733c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc;
7743c60ba66SKatsushi Kobayashi 
7753c60ba66SKatsushi Kobayashi 	sc = (struct fwohci_softc *)arg;
7763c60ba66SKatsushi Kobayashi }
777c572b810SHidetoshi Shimokawa 
77803161bbcSDoug Rabson uint32_t
779c572b810SHidetoshi Shimokawa fwohci_cyctimer(struct firewire_comm *fc)
7803c60ba66SKatsushi Kobayashi {
7813c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
7823c60ba66SKatsushi Kobayashi 	return(OREAD(sc, OHCI_CYCLETIMER));
7833c60ba66SKatsushi Kobayashi }
7843c60ba66SKatsushi Kobayashi 
7851f2361f8SHidetoshi Shimokawa int
7861f2361f8SHidetoshi Shimokawa fwohci_detach(struct fwohci_softc *sc, device_t dev)
7871f2361f8SHidetoshi Shimokawa {
7881f2361f8SHidetoshi Shimokawa 	int i;
7891f2361f8SHidetoshi Shimokawa 
79077ee030bSHidetoshi Shimokawa 	if (sc->sid_buf != NULL)
79177ee030bSHidetoshi Shimokawa 		fwdma_free(&sc->fc, &sc->sid_dma);
79277ee030bSHidetoshi Shimokawa 	if (sc->fc.config_rom != NULL)
79377ee030bSHidetoshi Shimokawa 		fwdma_free(&sc->fc, &sc->crom_dma);
7941f2361f8SHidetoshi Shimokawa 
7951f2361f8SHidetoshi Shimokawa 	fwohci_db_free(&sc->arrq);
7961f2361f8SHidetoshi Shimokawa 	fwohci_db_free(&sc->arrs);
7971f2361f8SHidetoshi Shimokawa 
7981f2361f8SHidetoshi Shimokawa 	fwohci_db_free(&sc->atrq);
7991f2361f8SHidetoshi Shimokawa 	fwohci_db_free(&sc->atrs);
8001f2361f8SHidetoshi Shimokawa 
8011f2361f8SHidetoshi Shimokawa 	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
8021f2361f8SHidetoshi Shimokawa 		fwohci_db_free(&sc->it[i]);
8031f2361f8SHidetoshi Shimokawa 		fwohci_db_free(&sc->ir[i]);
8041f2361f8SHidetoshi Shimokawa 	}
8051f2361f8SHidetoshi Shimokawa 
8061f2361f8SHidetoshi Shimokawa 	return 0;
8071f2361f8SHidetoshi Shimokawa }
8081f2361f8SHidetoshi Shimokawa 
809d6105b60SHidetoshi Shimokawa #define LAST_DB(dbtr, db) do {						\
810d6105b60SHidetoshi Shimokawa 	struct fwohcidb_tr *_dbtr = (dbtr);				\
811d6105b60SHidetoshi Shimokawa 	int _cnt = _dbtr->dbcnt;					\
812d6105b60SHidetoshi Shimokawa 	db = &_dbtr->db[ (_cnt > 2) ? (_cnt -1) : 0];			\
813d6105b60SHidetoshi Shimokawa } while (0)
814d6105b60SHidetoshi Shimokawa 
815c572b810SHidetoshi Shimokawa static void
81677ee030bSHidetoshi Shimokawa fwohci_execute_db(void *arg, bus_dma_segment_t *segs, int nseg, int error)
81777ee030bSHidetoshi Shimokawa {
81877ee030bSHidetoshi Shimokawa 	struct fwohcidb_tr *db_tr;
819c4778b5dSHidetoshi Shimokawa 	struct fwohcidb *db;
82077ee030bSHidetoshi Shimokawa 	bus_dma_segment_t *s;
82177ee030bSHidetoshi Shimokawa 	int i;
82277ee030bSHidetoshi Shimokawa 
82377ee030bSHidetoshi Shimokawa 	db_tr = (struct fwohcidb_tr *)arg;
82477ee030bSHidetoshi Shimokawa 	db = &db_tr->db[db_tr->dbcnt];
82577ee030bSHidetoshi Shimokawa 	if (error) {
82677ee030bSHidetoshi Shimokawa 		if (firewire_debug || error != EFBIG)
82777ee030bSHidetoshi Shimokawa 			printf("fwohci_execute_db: error=%d\n", error);
82877ee030bSHidetoshi Shimokawa 		return;
82977ee030bSHidetoshi Shimokawa 	}
83077ee030bSHidetoshi Shimokawa 	for (i = 0; i < nseg; i++) {
83177ee030bSHidetoshi Shimokawa 		s = &segs[i];
83277ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db->db.desc.addr, s->ds_addr);
83377ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db->db.desc.cmd, s->ds_len);
83477ee030bSHidetoshi Shimokawa  		FWOHCI_DMA_WRITE(db->db.desc.res, 0);
83577ee030bSHidetoshi Shimokawa 		db++;
83677ee030bSHidetoshi Shimokawa 		db_tr->dbcnt++;
83777ee030bSHidetoshi Shimokawa 	}
83877ee030bSHidetoshi Shimokawa }
83977ee030bSHidetoshi Shimokawa 
84077ee030bSHidetoshi Shimokawa static void
84177ee030bSHidetoshi Shimokawa fwohci_execute_db2(void *arg, bus_dma_segment_t *segs, int nseg,
84277ee030bSHidetoshi Shimokawa 						bus_size_t size, int error)
84377ee030bSHidetoshi Shimokawa {
84477ee030bSHidetoshi Shimokawa 	fwohci_execute_db(arg, segs, nseg, error);
84577ee030bSHidetoshi Shimokawa }
84677ee030bSHidetoshi Shimokawa 
84777ee030bSHidetoshi Shimokawa static void
848c572b810SHidetoshi Shimokawa fwohci_start(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
8493c60ba66SKatsushi Kobayashi {
8503c60ba66SKatsushi Kobayashi 	int i, s;
851c4778b5dSHidetoshi Shimokawa 	int tcode, hdr_len, pl_off;
8523c60ba66SKatsushi Kobayashi 	int fsegment = -1;
85303161bbcSDoug Rabson 	uint32_t off;
8543c60ba66SKatsushi Kobayashi 	struct fw_xfer *xfer;
8553c60ba66SKatsushi Kobayashi 	struct fw_pkt *fp;
856c4778b5dSHidetoshi Shimokawa 	struct fwohci_txpkthdr *ohcifp;
8573c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
858c4778b5dSHidetoshi Shimokawa 	struct fwohcidb *db;
85903161bbcSDoug Rabson 	uint32_t *ld;
8603c60ba66SKatsushi Kobayashi 	struct tcode_info *info;
861d6105b60SHidetoshi Shimokawa 	static int maxdesc=0;
8623c60ba66SKatsushi Kobayashi 
8633c60ba66SKatsushi Kobayashi 	if(&sc->atrq == dbch){
8643c60ba66SKatsushi Kobayashi 		off = OHCI_ATQOFF;
8653c60ba66SKatsushi Kobayashi 	}else if(&sc->atrs == dbch){
8663c60ba66SKatsushi Kobayashi 		off = OHCI_ATSOFF;
8673c60ba66SKatsushi Kobayashi 	}else{
8683c60ba66SKatsushi Kobayashi 		return;
8693c60ba66SKatsushi Kobayashi 	}
8703c60ba66SKatsushi Kobayashi 
8713c60ba66SKatsushi Kobayashi 	if (dbch->flags & FWOHCI_DBCH_FULL)
8723c60ba66SKatsushi Kobayashi 		return;
8733c60ba66SKatsushi Kobayashi 
8743c60ba66SKatsushi Kobayashi 	s = splfw();
8753c60ba66SKatsushi Kobayashi 	db_tr = dbch->top;
8763c60ba66SKatsushi Kobayashi txloop:
8773c60ba66SKatsushi Kobayashi 	xfer = STAILQ_FIRST(&dbch->xferq.q);
8783c60ba66SKatsushi Kobayashi 	if(xfer == NULL){
8793c60ba66SKatsushi Kobayashi 		goto kick;
8803c60ba66SKatsushi Kobayashi 	}
8813c60ba66SKatsushi Kobayashi 	if(dbch->xferq.queued == 0 ){
8823c60ba66SKatsushi Kobayashi 		device_printf(sc->fc.dev, "TX queue empty\n");
8833c60ba66SKatsushi Kobayashi 	}
8843c60ba66SKatsushi Kobayashi 	STAILQ_REMOVE_HEAD(&dbch->xferq.q, link);
8853c60ba66SKatsushi Kobayashi 	db_tr->xfer = xfer;
8863c60ba66SKatsushi Kobayashi 	xfer->state = FWXF_START;
8873c60ba66SKatsushi Kobayashi 
888c4778b5dSHidetoshi Shimokawa 	fp = &xfer->send.hdr;
8893c60ba66SKatsushi Kobayashi 	tcode = fp->mode.common.tcode;
8903c60ba66SKatsushi Kobayashi 
891c4778b5dSHidetoshi Shimokawa 	ohcifp = (struct fwohci_txpkthdr *) db_tr->db[1].db.immed;
8923c60ba66SKatsushi Kobayashi 	info = &tinfo[tcode];
89377ee030bSHidetoshi Shimokawa 	hdr_len = pl_off = info->hdr_len;
894a1c9e73aSHidetoshi Shimokawa 
895a1c9e73aSHidetoshi Shimokawa 	ld = &ohcifp->mode.ld[0];
896a1c9e73aSHidetoshi Shimokawa 	ld[0] = ld[1] = ld[2] = ld[3] = 0;
897a1c9e73aSHidetoshi Shimokawa 	for( i = 0 ; i < pl_off ; i+= 4)
898a1c9e73aSHidetoshi Shimokawa 		ld[i/4] = fp->mode.ld[i/4];
899a1c9e73aSHidetoshi Shimokawa 
900c4778b5dSHidetoshi Shimokawa 	ohcifp->mode.common.spd = xfer->send.spd & 0x7;
9013c60ba66SKatsushi Kobayashi 	if (tcode == FWTCODE_STREAM ){
9023c60ba66SKatsushi Kobayashi 		hdr_len = 8;
90377ee030bSHidetoshi Shimokawa 		ohcifp->mode.stream.len = fp->mode.stream.len;
9043c60ba66SKatsushi Kobayashi 	} else if (tcode == FWTCODE_PHY) {
9053c60ba66SKatsushi Kobayashi 		hdr_len = 12;
906a1c9e73aSHidetoshi Shimokawa 		ld[1] = fp->mode.ld[1];
907a1c9e73aSHidetoshi Shimokawa 		ld[2] = fp->mode.ld[2];
9083c60ba66SKatsushi Kobayashi 		ohcifp->mode.common.spd = 0;
9093c60ba66SKatsushi Kobayashi 		ohcifp->mode.common.tcode = FWOHCITCODE_PHY;
9103c60ba66SKatsushi Kobayashi 	} else {
91177ee030bSHidetoshi Shimokawa 		ohcifp->mode.asycomm.dst = fp->mode.hdr.dst;
9123c60ba66SKatsushi Kobayashi 		ohcifp->mode.asycomm.srcbus = OHCI_ASYSRCBUS;
9133c60ba66SKatsushi Kobayashi 		ohcifp->mode.asycomm.tlrt |= FWRETRY_X;
9143c60ba66SKatsushi Kobayashi 	}
9153c60ba66SKatsushi Kobayashi 	db = &db_tr->db[0];
91677ee030bSHidetoshi Shimokawa  	FWOHCI_DMA_WRITE(db->db.desc.cmd,
91777ee030bSHidetoshi Shimokawa 			OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | hdr_len);
918a1c9e73aSHidetoshi Shimokawa  	FWOHCI_DMA_WRITE(db->db.desc.addr, 0);
91977ee030bSHidetoshi Shimokawa  	FWOHCI_DMA_WRITE(db->db.desc.res, 0);
9203c60ba66SKatsushi Kobayashi /* Specify bound timer of asy. responce */
9213c60ba66SKatsushi Kobayashi 	if(&sc->atrs == dbch){
92277ee030bSHidetoshi Shimokawa  		FWOHCI_DMA_WRITE(db->db.desc.res,
92377ee030bSHidetoshi Shimokawa 			 (OREAD(sc, OHCI_CYCLETIMER) >> 12) + (1 << 13));
9243c60ba66SKatsushi Kobayashi 	}
92577ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
92677ee030bSHidetoshi Shimokawa 	if (tcode == FWTCODE_WREQQ || tcode == FWTCODE_RRESQ)
92777ee030bSHidetoshi Shimokawa 		hdr_len = 12;
92877ee030bSHidetoshi Shimokawa 	for (i = 0; i < hdr_len/4; i ++)
929a1c9e73aSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(ld[i], ld[i]);
93077ee030bSHidetoshi Shimokawa #endif
9313c60ba66SKatsushi Kobayashi 
9322b4601d1SHidetoshi Shimokawa again:
9333c60ba66SKatsushi Kobayashi 	db_tr->dbcnt = 2;
9343c60ba66SKatsushi Kobayashi 	db = &db_tr->db[db_tr->dbcnt];
935c4778b5dSHidetoshi Shimokawa 	if (xfer->send.pay_len > 0) {
93677ee030bSHidetoshi Shimokawa 		int err;
93777ee030bSHidetoshi Shimokawa 		/* handle payload */
9383c60ba66SKatsushi Kobayashi 		if (xfer->mbuf == NULL) {
93977ee030bSHidetoshi Shimokawa 			err = bus_dmamap_load(dbch->dmat, db_tr->dma_map,
940c4778b5dSHidetoshi Shimokawa 				&xfer->send.payload[0], xfer->send.pay_len,
94177ee030bSHidetoshi Shimokawa 				fwohci_execute_db, db_tr,
94277ee030bSHidetoshi Shimokawa 				/*flags*/0);
9433c60ba66SKatsushi Kobayashi 		} else {
9442b4601d1SHidetoshi Shimokawa 			/* XXX we can handle only 6 (=8-2) mbuf chains */
94577ee030bSHidetoshi Shimokawa 			err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map,
94677ee030bSHidetoshi Shimokawa 				xfer->mbuf,
94777ee030bSHidetoshi Shimokawa 				fwohci_execute_db2, db_tr,
94877ee030bSHidetoshi Shimokawa 				/* flags */0);
94977ee030bSHidetoshi Shimokawa 			if (err == EFBIG) {
95077ee030bSHidetoshi Shimokawa 				struct mbuf *m0;
95177ee030bSHidetoshi Shimokawa 
95277ee030bSHidetoshi Shimokawa 				if (firewire_debug)
95377ee030bSHidetoshi Shimokawa 					device_printf(sc->fc.dev, "EFBIG.\n");
95477ee030bSHidetoshi Shimokawa 				m0 = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
95577ee030bSHidetoshi Shimokawa 				if (m0 != NULL) {
9562b4601d1SHidetoshi Shimokawa 					m_copydata(xfer->mbuf, 0,
9572b4601d1SHidetoshi Shimokawa 						xfer->mbuf->m_pkthdr.len,
95877ee030bSHidetoshi Shimokawa 						mtod(m0, caddr_t));
95977ee030bSHidetoshi Shimokawa 					m0->m_len = m0->m_pkthdr.len =
9602b4601d1SHidetoshi Shimokawa 						xfer->mbuf->m_pkthdr.len;
9612b4601d1SHidetoshi Shimokawa 					m_freem(xfer->mbuf);
96277ee030bSHidetoshi Shimokawa 					xfer->mbuf = m0;
9632b4601d1SHidetoshi Shimokawa 					goto again;
9642b4601d1SHidetoshi Shimokawa 				}
9652b4601d1SHidetoshi Shimokawa 				device_printf(sc->fc.dev, "m_getcl failed.\n");
9662b4601d1SHidetoshi Shimokawa 			}
9673c60ba66SKatsushi Kobayashi 		}
96877ee030bSHidetoshi Shimokawa 		if (err)
96977ee030bSHidetoshi Shimokawa 			printf("dmamap_load: err=%d\n", err);
97077ee030bSHidetoshi Shimokawa 		bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
97177ee030bSHidetoshi Shimokawa 						BUS_DMASYNC_PREWRITE);
97277ee030bSHidetoshi Shimokawa #if 0 /* OHCI_OUTPUT_MODE == 0 */
97377ee030bSHidetoshi Shimokawa 		for (i = 2; i < db_tr->dbcnt; i++)
97477ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db_tr->db[i].db.desc.cmd,
97577ee030bSHidetoshi Shimokawa 						OHCI_OUTPUT_MORE);
97677ee030bSHidetoshi Shimokawa #endif
977d6105b60SHidetoshi Shimokawa 	}
978d6105b60SHidetoshi Shimokawa 	if (maxdesc < db_tr->dbcnt) {
979d6105b60SHidetoshi Shimokawa 		maxdesc = db_tr->dbcnt;
980f9d9941fSHidetoshi Shimokawa 		if (firewire_debug)
981d6105b60SHidetoshi Shimokawa 			device_printf(sc->fc.dev, "maxdesc: %d\n", maxdesc);
982d6105b60SHidetoshi Shimokawa 	}
9833c60ba66SKatsushi Kobayashi 	/* last db */
9843c60ba66SKatsushi Kobayashi 	LAST_DB(db_tr, db);
98577ee030bSHidetoshi Shimokawa  	FWOHCI_DMA_SET(db->db.desc.cmd,
98677ee030bSHidetoshi Shimokawa 		OHCI_OUTPUT_LAST | OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS);
98777ee030bSHidetoshi Shimokawa  	FWOHCI_DMA_WRITE(db->db.desc.depend,
98877ee030bSHidetoshi Shimokawa 			STAILQ_NEXT(db_tr, link)->bus_addr);
9893c60ba66SKatsushi Kobayashi 
9903c60ba66SKatsushi Kobayashi 	if(fsegment == -1 )
9913c60ba66SKatsushi Kobayashi 		fsegment = db_tr->dbcnt;
9923c60ba66SKatsushi Kobayashi 	if (dbch->pdb_tr != NULL) {
9933c60ba66SKatsushi Kobayashi 		LAST_DB(dbch->pdb_tr, db);
99477ee030bSHidetoshi Shimokawa  		FWOHCI_DMA_SET(db->db.desc.depend, db_tr->dbcnt);
9953c60ba66SKatsushi Kobayashi 	}
9963c60ba66SKatsushi Kobayashi 	dbch->pdb_tr = db_tr;
9973c60ba66SKatsushi Kobayashi 	db_tr = STAILQ_NEXT(db_tr, link);
9983c60ba66SKatsushi Kobayashi 	if(db_tr != dbch->bottom){
9993c60ba66SKatsushi Kobayashi 		goto txloop;
10003c60ba66SKatsushi Kobayashi 	} else {
100117c3d42cSHidetoshi Shimokawa 		device_printf(sc->fc.dev, "fwohci_start: lack of db_trq\n");
10023c60ba66SKatsushi Kobayashi 		dbch->flags |= FWOHCI_DBCH_FULL;
10033c60ba66SKatsushi Kobayashi 	}
10043c60ba66SKatsushi Kobayashi kick:
10053c60ba66SKatsushi Kobayashi 	/* kick asy q */
100677ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
100777ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
10083c60ba66SKatsushi Kobayashi 
10093c60ba66SKatsushi Kobayashi 	if(dbch->xferq.flag & FWXFERQ_RUNNING) {
10103c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE);
10113c60ba66SKatsushi Kobayashi 	} else {
1012f9d9941fSHidetoshi Shimokawa 		if (firewire_debug)
101317c3d42cSHidetoshi Shimokawa 			device_printf(sc->fc.dev, "start AT DMA status=%x\n",
10143c60ba66SKatsushi Kobayashi 					OREAD(sc, OHCI_DMACTL(off)));
101577ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | fsegment);
10163c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN);
10173c60ba66SKatsushi Kobayashi 		dbch->xferq.flag |= FWXFERQ_RUNNING;
10183c60ba66SKatsushi Kobayashi 	}
1019c572b810SHidetoshi Shimokawa 
10203c60ba66SKatsushi Kobayashi 	dbch->top = db_tr;
10213c60ba66SKatsushi Kobayashi 	splx(s);
10223c60ba66SKatsushi Kobayashi 	return;
10233c60ba66SKatsushi Kobayashi }
1024c572b810SHidetoshi Shimokawa 
1025c572b810SHidetoshi Shimokawa static void
1026c572b810SHidetoshi Shimokawa fwohci_start_atq(struct firewire_comm *fc)
10273c60ba66SKatsushi Kobayashi {
10283c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
10293c60ba66SKatsushi Kobayashi 	fwohci_start( sc, &(sc->atrq));
10303c60ba66SKatsushi Kobayashi 	return;
10313c60ba66SKatsushi Kobayashi }
1032c572b810SHidetoshi Shimokawa 
1033c572b810SHidetoshi Shimokawa static void
1034c572b810SHidetoshi Shimokawa fwohci_start_ats(struct firewire_comm *fc)
10353c60ba66SKatsushi Kobayashi {
10363c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
10373c60ba66SKatsushi Kobayashi 	fwohci_start( sc, &(sc->atrs));
10383c60ba66SKatsushi Kobayashi 	return;
10393c60ba66SKatsushi Kobayashi }
1040c572b810SHidetoshi Shimokawa 
1041c572b810SHidetoshi Shimokawa void
1042c572b810SHidetoshi Shimokawa fwohci_txd(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
10433c60ba66SKatsushi Kobayashi {
104477ee030bSHidetoshi Shimokawa 	int s, ch, err = 0;
10453c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *tr;
1046c4778b5dSHidetoshi Shimokawa 	struct fwohcidb *db;
10473c60ba66SKatsushi Kobayashi 	struct fw_xfer *xfer;
104803161bbcSDoug Rabson 	uint32_t off;
104977ee030bSHidetoshi Shimokawa 	u_int stat, status;
10503c60ba66SKatsushi Kobayashi 	int	packets;
10513c60ba66SKatsushi Kobayashi 	struct firewire_comm *fc = (struct firewire_comm *)sc;
105277ee030bSHidetoshi Shimokawa 
10533c60ba66SKatsushi Kobayashi 	if(&sc->atrq == dbch){
10543c60ba66SKatsushi Kobayashi 		off = OHCI_ATQOFF;
105577ee030bSHidetoshi Shimokawa 		ch = ATRQ_CH;
10563c60ba66SKatsushi Kobayashi 	}else if(&sc->atrs == dbch){
10573c60ba66SKatsushi Kobayashi 		off = OHCI_ATSOFF;
105877ee030bSHidetoshi Shimokawa 		ch = ATRS_CH;
10593c60ba66SKatsushi Kobayashi 	}else{
10603c60ba66SKatsushi Kobayashi 		return;
10613c60ba66SKatsushi Kobayashi 	}
10623c60ba66SKatsushi Kobayashi 	s = splfw();
10633c60ba66SKatsushi Kobayashi 	tr = dbch->bottom;
10643c60ba66SKatsushi Kobayashi 	packets = 0;
106577ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD);
106677ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE);
10673c60ba66SKatsushi Kobayashi 	while(dbch->xferq.queued > 0){
10683c60ba66SKatsushi Kobayashi 		LAST_DB(tr, db);
106977ee030bSHidetoshi Shimokawa 		status = FWOHCI_DMA_READ(db->db.desc.res) >> OHCI_STATUS_SHIFT;
107077ee030bSHidetoshi Shimokawa 		if(!(status & OHCI_CNTL_DMA_ACTIVE)){
10713c60ba66SKatsushi Kobayashi 			if (fc->status != FWBUSRESET)
10723c60ba66SKatsushi Kobayashi 				/* maybe out of order?? */
10733c60ba66SKatsushi Kobayashi 				goto out;
10743c60ba66SKatsushi Kobayashi 		}
107577ee030bSHidetoshi Shimokawa 		bus_dmamap_sync(dbch->dmat, tr->dma_map,
107677ee030bSHidetoshi Shimokawa 			BUS_DMASYNC_POSTWRITE);
107777ee030bSHidetoshi Shimokawa 		bus_dmamap_unload(dbch->dmat, tr->dma_map);
1078a1c9e73aSHidetoshi Shimokawa #if 1
1079ac447782SHidetoshi Shimokawa 		if (firewire_debug > 1)
10803c60ba66SKatsushi Kobayashi 			dump_db(sc, ch);
10813c60ba66SKatsushi Kobayashi #endif
108277ee030bSHidetoshi Shimokawa 		if(status & OHCI_CNTL_DMA_DEAD) {
10833c60ba66SKatsushi Kobayashi 			/* Stop DMA */
10843c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN);
10853c60ba66SKatsushi Kobayashi 			device_printf(sc->fc.dev, "force reset AT FIFO\n");
10863c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_LINKEN);
10873c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS | OHCI_HCC_LINKEN);
10883c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN);
10893c60ba66SKatsushi Kobayashi 		}
109077ee030bSHidetoshi Shimokawa 		stat = status & FWOHCIEV_MASK;
10913c60ba66SKatsushi Kobayashi 		switch(stat){
10923c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKPEND:
1093864d7e72SHidetoshi Shimokawa 		case FWOHCIEV_ACKCOMPL:
10943c60ba66SKatsushi Kobayashi 			err = 0;
10953c60ba66SKatsushi Kobayashi 			break;
10963c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKBSA:
10973c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKBSB:
10983c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKBSX:
1099864d7e72SHidetoshi Shimokawa 			device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]);
11003c60ba66SKatsushi Kobayashi 			err = EBUSY;
11013c60ba66SKatsushi Kobayashi 			break;
11023c60ba66SKatsushi Kobayashi 		case FWOHCIEV_FLUSHED:
11033c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKTARD:
11043c60ba66SKatsushi Kobayashi 			device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]);
11053c60ba66SKatsushi Kobayashi 			err = EAGAIN;
11063c60ba66SKatsushi Kobayashi 			break;
11073c60ba66SKatsushi Kobayashi 		case FWOHCIEV_MISSACK:
11083c60ba66SKatsushi Kobayashi 		case FWOHCIEV_UNDRRUN:
11093c60ba66SKatsushi Kobayashi 		case FWOHCIEV_OVRRUN:
11103c60ba66SKatsushi Kobayashi 		case FWOHCIEV_DESCERR:
11113c60ba66SKatsushi Kobayashi 		case FWOHCIEV_DTRDERR:
11123c60ba66SKatsushi Kobayashi 		case FWOHCIEV_TIMEOUT:
11133c60ba66SKatsushi Kobayashi 		case FWOHCIEV_TCODERR:
11143c60ba66SKatsushi Kobayashi 		case FWOHCIEV_UNKNOWN:
11153c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKDERR:
11163c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKTERR:
11173c60ba66SKatsushi Kobayashi 		default:
11183c60ba66SKatsushi Kobayashi 			device_printf(sc->fc.dev, "txd err=%2x %s\n",
11193c60ba66SKatsushi Kobayashi 							stat, fwohcicode[stat]);
11203c60ba66SKatsushi Kobayashi 			err = EINVAL;
11213c60ba66SKatsushi Kobayashi 			break;
11223c60ba66SKatsushi Kobayashi 		}
11233c60ba66SKatsushi Kobayashi 		if (tr->xfer != NULL) {
11243c60ba66SKatsushi Kobayashi 			xfer = tr->xfer;
112577ee030bSHidetoshi Shimokawa 			if (xfer->state == FWXF_RCVD) {
11261a753700SHidetoshi Shimokawa #if 0
112777ee030bSHidetoshi Shimokawa 				if (firewire_debug)
112877ee030bSHidetoshi Shimokawa 					printf("already rcvd\n");
11291a753700SHidetoshi Shimokawa #endif
113077ee030bSHidetoshi Shimokawa 				fw_xfer_done(xfer);
113177ee030bSHidetoshi Shimokawa 			} else {
11323c60ba66SKatsushi Kobayashi 				xfer->state = FWXF_SENT;
11333c60ba66SKatsushi Kobayashi 				if (err == EBUSY && fc->status != FWBUSRESET) {
11343c60ba66SKatsushi Kobayashi 					xfer->state = FWXF_BUSY;
11353c60ba66SKatsushi Kobayashi 					xfer->resp = err;
1136c4778b5dSHidetoshi Shimokawa 					xfer->recv.pay_len = 0;
1137864d7e72SHidetoshi Shimokawa 					fw_xfer_done(xfer);
11383c60ba66SKatsushi Kobayashi 				} else if (stat != FWOHCIEV_ACKPEND) {
11393c60ba66SKatsushi Kobayashi 					if (stat != FWOHCIEV_ACKCOMPL)
11403c60ba66SKatsushi Kobayashi 						xfer->state = FWXF_SENTERR;
11413c60ba66SKatsushi Kobayashi 					xfer->resp = err;
1142c4778b5dSHidetoshi Shimokawa 					xfer->recv.pay_len = 0;
11433c60ba66SKatsushi Kobayashi 					fw_xfer_done(xfer);
11443c60ba66SKatsushi Kobayashi 				}
11453c60ba66SKatsushi Kobayashi 			}
1146864d7e72SHidetoshi Shimokawa 			/*
1147864d7e72SHidetoshi Shimokawa 			 * The watchdog timer takes care of split
1148864d7e72SHidetoshi Shimokawa 			 * transcation timeout for ACKPEND case.
1149864d7e72SHidetoshi Shimokawa 			 */
115077ee030bSHidetoshi Shimokawa 		} else {
115177ee030bSHidetoshi Shimokawa 			printf("this shouldn't happen\n");
11523c60ba66SKatsushi Kobayashi 		}
115348249fe0SHidetoshi Shimokawa 		dbch->xferq.queued --;
11543c60ba66SKatsushi Kobayashi 		tr->xfer = NULL;
11553c60ba66SKatsushi Kobayashi 
11563c60ba66SKatsushi Kobayashi 		packets ++;
11573c60ba66SKatsushi Kobayashi 		tr = STAILQ_NEXT(tr, link);
11583c60ba66SKatsushi Kobayashi 		dbch->bottom = tr;
11593b79dd16SHidetoshi Shimokawa 		if (dbch->bottom == dbch->top) {
11603b79dd16SHidetoshi Shimokawa 			/* we reaches the end of context program */
11613b79dd16SHidetoshi Shimokawa 			if (firewire_debug && dbch->xferq.queued > 0)
11623b79dd16SHidetoshi Shimokawa 				printf("queued > 0\n");
11633b79dd16SHidetoshi Shimokawa 			break;
11643b79dd16SHidetoshi Shimokawa 		}
11653c60ba66SKatsushi Kobayashi 	}
11663c60ba66SKatsushi Kobayashi out:
11673c60ba66SKatsushi Kobayashi 	if ((dbch->flags & FWOHCI_DBCH_FULL) && packets > 0) {
11683c60ba66SKatsushi Kobayashi 		printf("make free slot\n");
11693c60ba66SKatsushi Kobayashi 		dbch->flags &= ~FWOHCI_DBCH_FULL;
11703c60ba66SKatsushi Kobayashi 		fwohci_start(sc, dbch);
11713c60ba66SKatsushi Kobayashi 	}
11723c60ba66SKatsushi Kobayashi 	splx(s);
11733c60ba66SKatsushi Kobayashi }
1174c572b810SHidetoshi Shimokawa 
1175c572b810SHidetoshi Shimokawa static void
1176c572b810SHidetoshi Shimokawa fwohci_db_free(struct fwohci_dbch *dbch)
11773c60ba66SKatsushi Kobayashi {
11783c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
117977ee030bSHidetoshi Shimokawa 	int idb;
11803c60ba66SKatsushi Kobayashi 
11811f2361f8SHidetoshi Shimokawa 	if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
11821f2361f8SHidetoshi Shimokawa 		return;
11831f2361f8SHidetoshi Shimokawa 
118477ee030bSHidetoshi Shimokawa 	for(db_tr = STAILQ_FIRST(&dbch->db_trq), idb = 0; idb < dbch->ndb;
11853c60ba66SKatsushi Kobayashi 			db_tr = STAILQ_NEXT(db_tr, link), idb++){
118677ee030bSHidetoshi Shimokawa 		if ((dbch->xferq.flag & FWXFERQ_EXTBUF) == 0 &&
118777ee030bSHidetoshi Shimokawa 					db_tr->buf != NULL) {
118877ee030bSHidetoshi Shimokawa 			fwdma_free_size(dbch->dmat, db_tr->dma_map,
118977ee030bSHidetoshi Shimokawa 					db_tr->buf, dbch->xferq.psize);
11903c60ba66SKatsushi Kobayashi 			db_tr->buf = NULL;
119177ee030bSHidetoshi Shimokawa 		} else if (db_tr->dma_map != NULL)
119277ee030bSHidetoshi Shimokawa 			bus_dmamap_destroy(dbch->dmat, db_tr->dma_map);
11931f2361f8SHidetoshi Shimokawa 	}
11943c60ba66SKatsushi Kobayashi 	dbch->ndb = 0;
11953c60ba66SKatsushi Kobayashi 	db_tr = STAILQ_FIRST(&dbch->db_trq);
119677ee030bSHidetoshi Shimokawa 	fwdma_free_multiseg(dbch->am);
11975166f1dfSHidetoshi Shimokawa 	free(db_tr, M_FW);
11983c60ba66SKatsushi Kobayashi 	STAILQ_INIT(&dbch->db_trq);
11991f2361f8SHidetoshi Shimokawa 	dbch->flags &= ~FWOHCI_DBCH_INIT;
12003c60ba66SKatsushi Kobayashi }
1201c572b810SHidetoshi Shimokawa 
1202c572b810SHidetoshi Shimokawa static void
120377ee030bSHidetoshi Shimokawa fwohci_db_init(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
12043c60ba66SKatsushi Kobayashi {
12053c60ba66SKatsushi Kobayashi 	int	idb;
12063c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
12079339321dSHidetoshi Shimokawa 
12089339321dSHidetoshi Shimokawa 	if ((dbch->flags & FWOHCI_DBCH_INIT) != 0)
12099339321dSHidetoshi Shimokawa 		goto out;
12109339321dSHidetoshi Shimokawa 
121177ee030bSHidetoshi Shimokawa 	/* create dma_tag for buffers */
121277ee030bSHidetoshi Shimokawa #define MAX_REQCOUNT	0xffff
121377ee030bSHidetoshi Shimokawa 	if (bus_dma_tag_create(/*parent*/ sc->fc.dmat,
121477ee030bSHidetoshi Shimokawa 			/*alignment*/ 1, /*boundary*/ 0,
121577ee030bSHidetoshi Shimokawa 			/*lowaddr*/ BUS_SPACE_MAXADDR_32BIT,
121677ee030bSHidetoshi Shimokawa 			/*highaddr*/ BUS_SPACE_MAXADDR,
121777ee030bSHidetoshi Shimokawa 			/*filter*/NULL, /*filterarg*/NULL,
121877ee030bSHidetoshi Shimokawa 			/*maxsize*/ dbch->xferq.psize,
121977ee030bSHidetoshi Shimokawa 			/*nsegments*/ dbch->ndesc > 3 ? dbch->ndesc - 2 : 1,
122077ee030bSHidetoshi Shimokawa 			/*maxsegsz*/ MAX_REQCOUNT,
1221f6b1c44dSScott Long 			/*flags*/ 0,
122210d3ed64SHidetoshi Shimokawa #if defined(__FreeBSD__) && __FreeBSD_version >= 501102
1223f6b1c44dSScott Long 			/*lockfunc*/busdma_lock_mutex,
12244f933468SHidetoshi Shimokawa 			/*lockarg*/&Giant,
12254f933468SHidetoshi Shimokawa #endif
12264f933468SHidetoshi Shimokawa 			&dbch->dmat))
122777ee030bSHidetoshi Shimokawa 		return;
122877ee030bSHidetoshi Shimokawa 
12293c60ba66SKatsushi Kobayashi 	/* allocate DB entries and attach one to each DMA channels */
12303c60ba66SKatsushi Kobayashi 	/* DB entry must start at 16 bytes bounary. */
12313c60ba66SKatsushi Kobayashi 	STAILQ_INIT(&dbch->db_trq);
12323c60ba66SKatsushi Kobayashi 	db_tr = (struct fwohcidb_tr *)
12333c60ba66SKatsushi Kobayashi 		malloc(sizeof(struct fwohcidb_tr) * dbch->ndb,
123477ee030bSHidetoshi Shimokawa 		M_FW, M_WAITOK | M_ZERO);
12353c60ba66SKatsushi Kobayashi 	if(db_tr == NULL){
1236e2ad5d6eSHidetoshi Shimokawa 		printf("fwohci_db_init: malloc(1) failed\n");
12373c60ba66SKatsushi Kobayashi 		return;
12383c60ba66SKatsushi Kobayashi 	}
1239e2ad5d6eSHidetoshi Shimokawa 
124077ee030bSHidetoshi Shimokawa #define DB_SIZE(x) (sizeof(struct fwohcidb) * (x)->ndesc)
124177ee030bSHidetoshi Shimokawa 	dbch->am = fwdma_malloc_multiseg(&sc->fc, DB_SIZE(dbch),
124277ee030bSHidetoshi Shimokawa 		DB_SIZE(dbch), dbch->ndb, BUS_DMA_WAITOK);
124377ee030bSHidetoshi Shimokawa 	if (dbch->am == NULL) {
124477ee030bSHidetoshi Shimokawa 		printf("fwohci_db_init: fwdma_malloc_multiseg failed\n");
12454c790222SHidetoshi Shimokawa 		free(db_tr, M_FW);
1246e2ad5d6eSHidetoshi Shimokawa 		return;
1247e2ad5d6eSHidetoshi Shimokawa 	}
12483c60ba66SKatsushi Kobayashi 	/* Attach DB to DMA ch. */
12493c60ba66SKatsushi Kobayashi 	for(idb = 0 ; idb < dbch->ndb ; idb++){
12503c60ba66SKatsushi Kobayashi 		db_tr->dbcnt = 0;
125177ee030bSHidetoshi Shimokawa 		db_tr->db = (struct fwohcidb *)fwdma_v_addr(dbch->am, idb);
125277ee030bSHidetoshi Shimokawa 		db_tr->bus_addr = fwdma_bus_addr(dbch->am, idb);
125377ee030bSHidetoshi Shimokawa 		/* create dmamap for buffers */
125477ee030bSHidetoshi Shimokawa 		/* XXX do we need 4bytes alignment tag? */
125577ee030bSHidetoshi Shimokawa 		/* XXX don't alloc dma_map for AR */
125677ee030bSHidetoshi Shimokawa 		if (bus_dmamap_create(dbch->dmat, 0, &db_tr->dma_map) != 0) {
125777ee030bSHidetoshi Shimokawa 			printf("bus_dmamap_create failed\n");
125877ee030bSHidetoshi Shimokawa 			dbch->flags = FWOHCI_DBCH_INIT; /* XXX fake */
125977ee030bSHidetoshi Shimokawa 			fwohci_db_free(dbch);
126077ee030bSHidetoshi Shimokawa 			return;
126177ee030bSHidetoshi Shimokawa 		}
12623c60ba66SKatsushi Kobayashi 		STAILQ_INSERT_TAIL(&dbch->db_trq, db_tr, link);
126377ee030bSHidetoshi Shimokawa 		if (dbch->xferq.flag & FWXFERQ_EXTBUF) {
1264d0fd7bc6SHidetoshi Shimokawa 			if (idb % dbch->xferq.bnpacket == 0)
1265d0fd7bc6SHidetoshi Shimokawa 				dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket
1266d0fd7bc6SHidetoshi Shimokawa 						].start = (caddr_t)db_tr;
1267d0fd7bc6SHidetoshi Shimokawa 			if ((idb + 1) % dbch->xferq.bnpacket == 0)
1268d0fd7bc6SHidetoshi Shimokawa 				dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket
1269d0fd7bc6SHidetoshi Shimokawa 						].end = (caddr_t)db_tr;
12703c60ba66SKatsushi Kobayashi 		}
12713c60ba66SKatsushi Kobayashi 		db_tr++;
12723c60ba66SKatsushi Kobayashi 	}
12733c60ba66SKatsushi Kobayashi 	STAILQ_LAST(&dbch->db_trq, fwohcidb_tr,link)->link.stqe_next
12743c60ba66SKatsushi Kobayashi 			= STAILQ_FIRST(&dbch->db_trq);
12759339321dSHidetoshi Shimokawa out:
12769339321dSHidetoshi Shimokawa 	dbch->xferq.queued = 0;
12779339321dSHidetoshi Shimokawa 	dbch->pdb_tr = NULL;
12783c60ba66SKatsushi Kobayashi 	dbch->top = STAILQ_FIRST(&dbch->db_trq);
12793c60ba66SKatsushi Kobayashi 	dbch->bottom = dbch->top;
12801f2361f8SHidetoshi Shimokawa 	dbch->flags = FWOHCI_DBCH_INIT;
12813c60ba66SKatsushi Kobayashi }
1282c572b810SHidetoshi Shimokawa 
1283c572b810SHidetoshi Shimokawa static int
1284c572b810SHidetoshi Shimokawa fwohci_itx_disable(struct firewire_comm *fc, int dmach)
12853c60ba66SKatsushi Kobayashi {
12863c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
12875a7ba74dSHidetoshi Shimokawa 
128877ee030bSHidetoshi Shimokawa 	OWRITE(sc, OHCI_ITCTLCLR(dmach),
128977ee030bSHidetoshi Shimokawa 			OHCI_CNTL_DMA_RUN | OHCI_CNTL_CYCMATCH_S);
12903c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach);
12913c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach);
12925a7ba74dSHidetoshi Shimokawa 	/* XXX we cannot free buffers until the DMA really stops */
12934d70511aSJohn Baldwin 	pause("fwitxd", hz);
12943c60ba66SKatsushi Kobayashi 	fwohci_db_free(&sc->it[dmach]);
12953c60ba66SKatsushi Kobayashi 	sc->it[dmach].xferq.flag &= ~FWXFERQ_RUNNING;
12963c60ba66SKatsushi Kobayashi 	return 0;
12973c60ba66SKatsushi Kobayashi }
1298c572b810SHidetoshi Shimokawa 
1299c572b810SHidetoshi Shimokawa static int
1300c572b810SHidetoshi Shimokawa fwohci_irx_disable(struct firewire_comm *fc, int dmach)
13013c60ba66SKatsushi Kobayashi {
13023c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
13033c60ba66SKatsushi Kobayashi 
13043c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
13053c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach);
13063c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach);
13075a7ba74dSHidetoshi Shimokawa 	/* XXX we cannot free buffers until the DMA really stops */
13084d70511aSJohn Baldwin 	pause("fwirxd", hz);
13093c60ba66SKatsushi Kobayashi 	fwohci_db_free(&sc->ir[dmach]);
13103c60ba66SKatsushi Kobayashi 	sc->ir[dmach].xferq.flag &= ~FWXFERQ_RUNNING;
13113c60ba66SKatsushi Kobayashi 	return 0;
13123c60ba66SKatsushi Kobayashi }
1313c572b810SHidetoshi Shimokawa 
131477ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
1315c572b810SHidetoshi Shimokawa static void
131603161bbcSDoug Rabson fwohci_irx_post (struct firewire_comm *fc , uint32_t *qld)
13173c60ba66SKatsushi Kobayashi {
131877ee030bSHidetoshi Shimokawa 	qld[0] = FWOHCI_DMA_READ(qld[0]);
13193c60ba66SKatsushi Kobayashi 	return;
13203c60ba66SKatsushi Kobayashi }
13213c60ba66SKatsushi Kobayashi #endif
13223c60ba66SKatsushi Kobayashi 
1323c572b810SHidetoshi Shimokawa static int
1324c572b810SHidetoshi Shimokawa fwohci_tx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
13253c60ba66SKatsushi Kobayashi {
13263c60ba66SKatsushi Kobayashi 	int err = 0;
132777ee030bSHidetoshi Shimokawa 	int idb, z, i, dmach = 0, ldesc;
132803161bbcSDoug Rabson 	uint32_t off = 0;
13293c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
1330c4778b5dSHidetoshi Shimokawa 	struct fwohcidb *db;
13313c60ba66SKatsushi Kobayashi 
13323c60ba66SKatsushi Kobayashi 	if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){
13333c60ba66SKatsushi Kobayashi 		err = EINVAL;
13343c60ba66SKatsushi Kobayashi 		return err;
13353c60ba66SKatsushi Kobayashi 	}
13363c60ba66SKatsushi Kobayashi 	z = dbch->ndesc;
13373c60ba66SKatsushi Kobayashi 	for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){
13383c60ba66SKatsushi Kobayashi 		if( &sc->it[dmach] == dbch){
13393c60ba66SKatsushi Kobayashi 			off = OHCI_ITOFF(dmach);
13403c60ba66SKatsushi Kobayashi 			break;
13413c60ba66SKatsushi Kobayashi 		}
13423c60ba66SKatsushi Kobayashi 	}
1343a89ec05eSPeter Wemm 	if(off == 0){
13443c60ba66SKatsushi Kobayashi 		err = EINVAL;
13453c60ba66SKatsushi Kobayashi 		return err;
13463c60ba66SKatsushi Kobayashi 	}
13473c60ba66SKatsushi Kobayashi 	if(dbch->xferq.flag & FWXFERQ_RUNNING)
13483c60ba66SKatsushi Kobayashi 		return err;
13493c60ba66SKatsushi Kobayashi 	dbch->xferq.flag |= FWXFERQ_RUNNING;
13503c60ba66SKatsushi Kobayashi 	for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){
13513c60ba66SKatsushi Kobayashi 		dbch->bottom = STAILQ_NEXT(dbch->bottom, link);
13523c60ba66SKatsushi Kobayashi 	}
13533c60ba66SKatsushi Kobayashi 	db_tr = dbch->top;
13543c60ba66SKatsushi Kobayashi 	for (idb = 0; idb < dbch->ndb; idb ++) {
135577ee030bSHidetoshi Shimokawa 		fwohci_add_tx_buf(dbch, db_tr, idb);
13563c60ba66SKatsushi Kobayashi 		if(STAILQ_NEXT(db_tr, link) == NULL){
13573c60ba66SKatsushi Kobayashi 			break;
13583c60ba66SKatsushi Kobayashi 		}
135953f1eb86SHidetoshi Shimokawa 		db = db_tr->db;
136077ee030bSHidetoshi Shimokawa 		ldesc = db_tr->dbcnt - 1;
136177ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[0].db.desc.depend,
136277ee030bSHidetoshi Shimokawa 				STAILQ_NEXT(db_tr, link)->bus_addr | z);
136377ee030bSHidetoshi Shimokawa 		db[ldesc].db.desc.depend = db[0].db.desc.depend;
13643c60ba66SKatsushi Kobayashi 		if(dbch->xferq.flag & FWXFERQ_EXTBUF){
13653c60ba66SKatsushi Kobayashi 			if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){
136677ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_SET(
136777ee030bSHidetoshi Shimokawa 					db[ldesc].db.desc.cmd,
136877ee030bSHidetoshi Shimokawa 					OHCI_INTERRUPT_ALWAYS);
13694ed65ce9SHidetoshi Shimokawa 				/* OHCI 1.1 and above */
137077ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_SET(
137177ee030bSHidetoshi Shimokawa 					db[0].db.desc.cmd,
137277ee030bSHidetoshi Shimokawa 					OHCI_INTERRUPT_ALWAYS);
13733c60ba66SKatsushi Kobayashi 			}
13743c60ba66SKatsushi Kobayashi 		}
13753c60ba66SKatsushi Kobayashi 		db_tr = STAILQ_NEXT(db_tr, link);
13763c60ba66SKatsushi Kobayashi 	}
137777ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_CLEAR(
137877ee030bSHidetoshi Shimokawa 		dbch->bottom->db[dbch->bottom->dbcnt - 1].db.desc.depend, 0xf);
13793c60ba66SKatsushi Kobayashi 	return err;
13803c60ba66SKatsushi Kobayashi }
1381c572b810SHidetoshi Shimokawa 
1382c572b810SHidetoshi Shimokawa static int
1383c572b810SHidetoshi Shimokawa fwohci_rx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
13843c60ba66SKatsushi Kobayashi {
13853c60ba66SKatsushi Kobayashi 	int err = 0;
138653f1eb86SHidetoshi Shimokawa 	int idb, z, i, dmach = 0, ldesc;
138703161bbcSDoug Rabson 	uint32_t off = 0;
13883c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
1389c4778b5dSHidetoshi Shimokawa 	struct fwohcidb *db;
13903c60ba66SKatsushi Kobayashi 
13913c60ba66SKatsushi Kobayashi 	z = dbch->ndesc;
13923c60ba66SKatsushi Kobayashi 	if(&sc->arrq == dbch){
13933c60ba66SKatsushi Kobayashi 		off = OHCI_ARQOFF;
13943c60ba66SKatsushi Kobayashi 	}else if(&sc->arrs == dbch){
13953c60ba66SKatsushi Kobayashi 		off = OHCI_ARSOFF;
13963c60ba66SKatsushi Kobayashi 	}else{
13973c60ba66SKatsushi Kobayashi 		for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){
13983c60ba66SKatsushi Kobayashi 			if( &sc->ir[dmach] == dbch){
13993c60ba66SKatsushi Kobayashi 				off = OHCI_IROFF(dmach);
14003c60ba66SKatsushi Kobayashi 				break;
14013c60ba66SKatsushi Kobayashi 			}
14023c60ba66SKatsushi Kobayashi 		}
14033c60ba66SKatsushi Kobayashi 	}
1404a89ec05eSPeter Wemm 	if(off == 0){
14053c60ba66SKatsushi Kobayashi 		err = EINVAL;
14063c60ba66SKatsushi Kobayashi 		return err;
14073c60ba66SKatsushi Kobayashi 	}
14083c60ba66SKatsushi Kobayashi 	if(dbch->xferq.flag & FWXFERQ_STREAM){
14093c60ba66SKatsushi Kobayashi 		if(dbch->xferq.flag & FWXFERQ_RUNNING)
14103c60ba66SKatsushi Kobayashi 			return err;
14113c60ba66SKatsushi Kobayashi 	}else{
14123c60ba66SKatsushi Kobayashi 		if(dbch->xferq.flag & FWXFERQ_RUNNING){
14133c60ba66SKatsushi Kobayashi 			err = EBUSY;
14143c60ba66SKatsushi Kobayashi 			return err;
14153c60ba66SKatsushi Kobayashi 		}
14163c60ba66SKatsushi Kobayashi 	}
14173c60ba66SKatsushi Kobayashi 	dbch->xferq.flag |= FWXFERQ_RUNNING;
14189339321dSHidetoshi Shimokawa 	dbch->top = STAILQ_FIRST(&dbch->db_trq);
14193c60ba66SKatsushi Kobayashi 	for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){
14203c60ba66SKatsushi Kobayashi 		dbch->bottom = STAILQ_NEXT(dbch->bottom, link);
14213c60ba66SKatsushi Kobayashi 	}
14223c60ba66SKatsushi Kobayashi 	db_tr = dbch->top;
14233c60ba66SKatsushi Kobayashi 	for (idb = 0; idb < dbch->ndb; idb ++) {
142477ee030bSHidetoshi Shimokawa 		fwohci_add_rx_buf(dbch, db_tr, idb, &sc->dummy_dma);
142577ee030bSHidetoshi Shimokawa 		if (STAILQ_NEXT(db_tr, link) == NULL)
14263c60ba66SKatsushi Kobayashi 			break;
142753f1eb86SHidetoshi Shimokawa 		db = db_tr->db;
142853f1eb86SHidetoshi Shimokawa 		ldesc = db_tr->dbcnt - 1;
142977ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[ldesc].db.desc.depend,
143077ee030bSHidetoshi Shimokawa 			STAILQ_NEXT(db_tr, link)->bus_addr | z);
14313c60ba66SKatsushi Kobayashi 		if(dbch->xferq.flag & FWXFERQ_EXTBUF){
14323c60ba66SKatsushi Kobayashi 			if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){
143377ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_SET(
143477ee030bSHidetoshi Shimokawa 					db[ldesc].db.desc.cmd,
143577ee030bSHidetoshi Shimokawa 					OHCI_INTERRUPT_ALWAYS);
143677ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_CLEAR(
143777ee030bSHidetoshi Shimokawa 					db[ldesc].db.desc.depend,
143877ee030bSHidetoshi Shimokawa 					0xf);
14393c60ba66SKatsushi Kobayashi 			}
14403c60ba66SKatsushi Kobayashi 		}
14413c60ba66SKatsushi Kobayashi 		db_tr = STAILQ_NEXT(db_tr, link);
14423c60ba66SKatsushi Kobayashi 	}
144377ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_CLEAR(
144477ee030bSHidetoshi Shimokawa 		dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend, 0xf);
14453c60ba66SKatsushi Kobayashi 	dbch->buf_offset = 0;
144677ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
144777ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
14483c60ba66SKatsushi Kobayashi 	if(dbch->xferq.flag & FWXFERQ_STREAM){
14493c60ba66SKatsushi Kobayashi 		return err;
14503c60ba66SKatsushi Kobayashi 	}else{
145177ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | z);
14523c60ba66SKatsushi Kobayashi 	}
14533c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN);
14543c60ba66SKatsushi Kobayashi 	return err;
14553c60ba66SKatsushi Kobayashi }
1456c572b810SHidetoshi Shimokawa 
1457c572b810SHidetoshi Shimokawa static int
145877ee030bSHidetoshi Shimokawa fwohci_next_cycle(struct firewire_comm *fc, int cycle_now)
14593c60ba66SKatsushi Kobayashi {
14605a7ba74dSHidetoshi Shimokawa 	int sec, cycle, cycle_match;
14613c60ba66SKatsushi Kobayashi 
146297ae6c1fSHidetoshi Shimokawa 	cycle = cycle_now & 0x1fff;
146397ae6c1fSHidetoshi Shimokawa 	sec = cycle_now >> 13;
146497ae6c1fSHidetoshi Shimokawa #define CYCLE_MOD	0x10
146577ee030bSHidetoshi Shimokawa #if 1
146697ae6c1fSHidetoshi Shimokawa #define CYCLE_DELAY	8	/* min delay to start DMA */
146777ee030bSHidetoshi Shimokawa #else
146877ee030bSHidetoshi Shimokawa #define CYCLE_DELAY	7000	/* min delay to start DMA */
146977ee030bSHidetoshi Shimokawa #endif
147097ae6c1fSHidetoshi Shimokawa 	cycle = cycle + CYCLE_DELAY;
147197ae6c1fSHidetoshi Shimokawa 	if (cycle >= 8000) {
147297ae6c1fSHidetoshi Shimokawa 		sec ++;
147397ae6c1fSHidetoshi Shimokawa 		cycle -= 8000;
147497ae6c1fSHidetoshi Shimokawa 	}
147577ee030bSHidetoshi Shimokawa 	cycle = roundup2(cycle, CYCLE_MOD);
147697ae6c1fSHidetoshi Shimokawa 	if (cycle >= 8000) {
147797ae6c1fSHidetoshi Shimokawa 		sec ++;
147897ae6c1fSHidetoshi Shimokawa 		if (cycle == 8000)
147997ae6c1fSHidetoshi Shimokawa 			cycle = 0;
148097ae6c1fSHidetoshi Shimokawa 		else
148197ae6c1fSHidetoshi Shimokawa 			cycle = CYCLE_MOD;
148297ae6c1fSHidetoshi Shimokawa 	}
148397ae6c1fSHidetoshi Shimokawa 	cycle_match = ((sec << 13) | cycle) & 0x7ffff;
14845a7ba74dSHidetoshi Shimokawa 
14855a7ba74dSHidetoshi Shimokawa 	return(cycle_match);
14865a7ba74dSHidetoshi Shimokawa }
14875a7ba74dSHidetoshi Shimokawa 
14885a7ba74dSHidetoshi Shimokawa static int
14895a7ba74dSHidetoshi Shimokawa fwohci_itxbuf_enable(struct firewire_comm *fc, int dmach)
14905a7ba74dSHidetoshi Shimokawa {
14915a7ba74dSHidetoshi Shimokawa 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
14925a7ba74dSHidetoshi Shimokawa 	int err = 0;
14935a7ba74dSHidetoshi Shimokawa 	unsigned short tag, ich;
14945a7ba74dSHidetoshi Shimokawa 	struct fwohci_dbch *dbch;
14955a7ba74dSHidetoshi Shimokawa 	int cycle_match, cycle_now, s, ldesc;
149603161bbcSDoug Rabson 	uint32_t stat;
14975a7ba74dSHidetoshi Shimokawa 	struct fw_bulkxfer *first, *chunk, *prev;
14985a7ba74dSHidetoshi Shimokawa 	struct fw_xferq *it;
14995a7ba74dSHidetoshi Shimokawa 
15005a7ba74dSHidetoshi Shimokawa 	dbch = &sc->it[dmach];
15015a7ba74dSHidetoshi Shimokawa 	it = &dbch->xferq;
15025a7ba74dSHidetoshi Shimokawa 
15035a7ba74dSHidetoshi Shimokawa 	tag = (it->flag >> 6) & 3;
15045a7ba74dSHidetoshi Shimokawa 	ich = it->flag & 0x3f;
15055a7ba74dSHidetoshi Shimokawa 	if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) {
15065a7ba74dSHidetoshi Shimokawa 		dbch->ndb = it->bnpacket * it->bnchunk;
15075a7ba74dSHidetoshi Shimokawa 		dbch->ndesc = 3;
150877ee030bSHidetoshi Shimokawa 		fwohci_db_init(sc, dbch);
15095a7ba74dSHidetoshi Shimokawa 		if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
15105a7ba74dSHidetoshi Shimokawa 			return ENOMEM;
15115a7ba74dSHidetoshi Shimokawa 		err = fwohci_tx_enable(sc, dbch);
15125a7ba74dSHidetoshi Shimokawa 	}
15135a7ba74dSHidetoshi Shimokawa 	if(err)
15145a7ba74dSHidetoshi Shimokawa 		return err;
15155a7ba74dSHidetoshi Shimokawa 
151653f1eb86SHidetoshi Shimokawa 	ldesc = dbch->ndesc - 1;
15175a7ba74dSHidetoshi Shimokawa 	s = splfw();
15185a7ba74dSHidetoshi Shimokawa 	prev = STAILQ_LAST(&it->stdma, fw_bulkxfer, link);
15195a7ba74dSHidetoshi Shimokawa 	while  ((chunk = STAILQ_FIRST(&it->stvalid)) != NULL) {
1520c4778b5dSHidetoshi Shimokawa 		struct fwohcidb *db;
15215a7ba74dSHidetoshi Shimokawa 
152277ee030bSHidetoshi Shimokawa 		fwdma_sync_multiseg(it->buf, chunk->poffset, it->bnpacket,
152377ee030bSHidetoshi Shimokawa 					BUS_DMASYNC_PREWRITE);
15245a7ba74dSHidetoshi Shimokawa 		fwohci_txbufdb(sc, dmach, chunk);
15255a7ba74dSHidetoshi Shimokawa 		if (prev != NULL) {
15265a7ba74dSHidetoshi Shimokawa 			db = ((struct fwohcidb_tr *)(prev->end))->db;
152777ee030bSHidetoshi Shimokawa #if 0 /* XXX necessary? */
152877ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db[ldesc].db.desc.cmd,
152977ee030bSHidetoshi Shimokawa 						OHCI_BRANCH_ALWAYS);
153077ee030bSHidetoshi Shimokawa #endif
153153f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npacket changes */
15325a7ba74dSHidetoshi Shimokawa 			db[ldesc].db.desc.depend = db[0].db.desc.depend =
153377ee030bSHidetoshi Shimokawa 				((struct fwohcidb_tr *)
153477ee030bSHidetoshi Shimokawa 				(chunk->start))->bus_addr | dbch->ndesc;
153553f1eb86SHidetoshi Shimokawa #else
153677ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc);
153777ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc);
153853f1eb86SHidetoshi Shimokawa #endif
15395a7ba74dSHidetoshi Shimokawa 		}
15405a7ba74dSHidetoshi Shimokawa 		STAILQ_REMOVE_HEAD(&it->stvalid, link);
15415a7ba74dSHidetoshi Shimokawa 		STAILQ_INSERT_TAIL(&it->stdma, chunk, link);
15425a7ba74dSHidetoshi Shimokawa 		prev = chunk;
15435a7ba74dSHidetoshi Shimokawa 	}
154477ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
154577ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
15465a7ba74dSHidetoshi Shimokawa 	splx(s);
15475a7ba74dSHidetoshi Shimokawa 	stat = OREAD(sc, OHCI_ITCTL(dmach));
154877ee030bSHidetoshi Shimokawa 	if (firewire_debug && (stat & OHCI_CNTL_CYCMATCH_S))
154977ee030bSHidetoshi Shimokawa 		printf("stat 0x%x\n", stat);
155077ee030bSHidetoshi Shimokawa 
15515a7ba74dSHidetoshi Shimokawa 	if (stat & (OHCI_CNTL_DMA_ACTIVE | OHCI_CNTL_CYCMATCH_S))
15525a7ba74dSHidetoshi Shimokawa 		return 0;
15535a7ba74dSHidetoshi Shimokawa 
155477ee030bSHidetoshi Shimokawa #if 0
15555a7ba74dSHidetoshi Shimokawa 	OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
155677ee030bSHidetoshi Shimokawa #endif
15575a7ba74dSHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach);
15585a7ba74dSHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach);
15595a7ba74dSHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_MASK, 1 << dmach);
156077ee030bSHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IT);
15615a7ba74dSHidetoshi Shimokawa 
15625a7ba74dSHidetoshi Shimokawa 	first = STAILQ_FIRST(&it->stdma);
156377ee030bSHidetoshi Shimokawa 	OWRITE(sc, OHCI_ITCMD(dmach),
156477ee030bSHidetoshi Shimokawa 		((struct fwohcidb_tr *)(first->start))->bus_addr | dbch->ndesc);
1565ac447782SHidetoshi Shimokawa 	if (firewire_debug > 1) {
15665a7ba74dSHidetoshi Shimokawa 		printf("fwohci_itxbuf_enable: kick 0x%08x\n", stat);
156777ee030bSHidetoshi Shimokawa #if 1
156877ee030bSHidetoshi Shimokawa 		dump_dma(sc, ITX_CH + dmach);
156977ee030bSHidetoshi Shimokawa #endif
157077ee030bSHidetoshi Shimokawa 	}
15715a7ba74dSHidetoshi Shimokawa 	if ((stat & OHCI_CNTL_DMA_RUN) == 0) {
15725a7ba74dSHidetoshi Shimokawa #if 1
15735a7ba74dSHidetoshi Shimokawa 		/* Don't start until all chunks are buffered */
15745a7ba74dSHidetoshi Shimokawa 		if (STAILQ_FIRST(&it->stfree) != NULL)
15755a7ba74dSHidetoshi Shimokawa 			goto out;
15765a7ba74dSHidetoshi Shimokawa #endif
157777ee030bSHidetoshi Shimokawa #if 1
157897ae6c1fSHidetoshi Shimokawa 		/* Clear cycle match counter bits */
157997ae6c1fSHidetoshi Shimokawa 		OWRITE(sc, OHCI_ITCTLCLR(dmach), 0xffff0000);
15805a7ba74dSHidetoshi Shimokawa 
15815a7ba74dSHidetoshi Shimokawa 		/* 2bit second + 13bit cycle */
15825a7ba74dSHidetoshi Shimokawa 		cycle_now = (fc->cyctimer(fc) >> 12) & 0x7fff;
158377ee030bSHidetoshi Shimokawa 		cycle_match = fwohci_next_cycle(fc, cycle_now);
15845a7ba74dSHidetoshi Shimokawa 
158597ae6c1fSHidetoshi Shimokawa 		OWRITE(sc, OHCI_ITCTL(dmach),
158697ae6c1fSHidetoshi Shimokawa 				OHCI_CNTL_CYCMATCH_S | (cycle_match << 16)
158797ae6c1fSHidetoshi Shimokawa 				| OHCI_CNTL_DMA_RUN);
158877ee030bSHidetoshi Shimokawa #else
158977ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_RUN);
159077ee030bSHidetoshi Shimokawa #endif
1591ac447782SHidetoshi Shimokawa 		if (firewire_debug > 1) {
15927643dc18SHidetoshi Shimokawa 			printf("cycle_match: 0x%04x->0x%04x\n",
15937643dc18SHidetoshi Shimokawa 						cycle_now, cycle_match);
159477ee030bSHidetoshi Shimokawa 			dump_dma(sc, ITX_CH + dmach);
159577ee030bSHidetoshi Shimokawa 			dump_db(sc, ITX_CH + dmach);
159677ee030bSHidetoshi Shimokawa 		}
15977643dc18SHidetoshi Shimokawa 	} else if ((stat & OHCI_CNTL_CYCMATCH_S) == 0) {
15985a7ba74dSHidetoshi Shimokawa 		device_printf(sc->fc.dev,
15995a7ba74dSHidetoshi Shimokawa 			"IT DMA underrun (0x%08x)\n", stat);
160077ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_WAKE);
16013c60ba66SKatsushi Kobayashi 	}
16025a7ba74dSHidetoshi Shimokawa out:
16033c60ba66SKatsushi Kobayashi 	return err;
16043c60ba66SKatsushi Kobayashi }
1605c572b810SHidetoshi Shimokawa 
1606c572b810SHidetoshi Shimokawa static int
160777ee030bSHidetoshi Shimokawa fwohci_irx_enable(struct firewire_comm *fc, int dmach)
16083c60ba66SKatsushi Kobayashi {
16093c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
16105a7ba74dSHidetoshi Shimokawa 	int err = 0, s, ldesc;
16113c60ba66SKatsushi Kobayashi 	unsigned short tag, ich;
161203161bbcSDoug Rabson 	uint32_t stat;
16135a7ba74dSHidetoshi Shimokawa 	struct fwohci_dbch *dbch;
161477ee030bSHidetoshi Shimokawa 	struct fwohcidb_tr *db_tr;
16155a7ba74dSHidetoshi Shimokawa 	struct fw_bulkxfer *first, *prev, *chunk;
16165a7ba74dSHidetoshi Shimokawa 	struct fw_xferq *ir;
1617435dd29bSHidetoshi Shimokawa 
16185a7ba74dSHidetoshi Shimokawa 	dbch = &sc->ir[dmach];
16195a7ba74dSHidetoshi Shimokawa 	ir = &dbch->xferq;
16205a7ba74dSHidetoshi Shimokawa 
16215a7ba74dSHidetoshi Shimokawa 	if ((ir->flag & FWXFERQ_RUNNING) == 0) {
16225a7ba74dSHidetoshi Shimokawa 		tag = (ir->flag >> 6) & 3;
16235a7ba74dSHidetoshi Shimokawa 		ich = ir->flag & 0x3f;
16243c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich);
16253c60ba66SKatsushi Kobayashi 
16265a7ba74dSHidetoshi Shimokawa 		ir->queued = 0;
16275a7ba74dSHidetoshi Shimokawa 		dbch->ndb = ir->bnpacket * ir->bnchunk;
16285a7ba74dSHidetoshi Shimokawa 		dbch->ndesc = 2;
162977ee030bSHidetoshi Shimokawa 		fwohci_db_init(sc, dbch);
16305a7ba74dSHidetoshi Shimokawa 		if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
16310aaa9a23SHidetoshi Shimokawa 			return ENOMEM;
16325a7ba74dSHidetoshi Shimokawa 		err = fwohci_rx_enable(sc, dbch);
16333c60ba66SKatsushi Kobayashi 	}
16343c60ba66SKatsushi Kobayashi 	if(err)
16353c60ba66SKatsushi Kobayashi 		return err;
16363c60ba66SKatsushi Kobayashi 
16375a7ba74dSHidetoshi Shimokawa 	first = STAILQ_FIRST(&ir->stfree);
16385a7ba74dSHidetoshi Shimokawa 	if (first == NULL) {
16395a7ba74dSHidetoshi Shimokawa 		device_printf(fc->dev, "IR DMA no free chunk\n");
16405a7ba74dSHidetoshi Shimokawa 		return 0;
16415a7ba74dSHidetoshi Shimokawa 	}
16425a7ba74dSHidetoshi Shimokawa 
16439ca8add3SHidetoshi Shimokawa 	ldesc = dbch->ndesc - 1;
16449ca8add3SHidetoshi Shimokawa 	s = splfw();
16455a7ba74dSHidetoshi Shimokawa 	prev = STAILQ_LAST(&ir->stdma, fw_bulkxfer, link);
16465a7ba74dSHidetoshi Shimokawa 	while  ((chunk = STAILQ_FIRST(&ir->stfree)) != NULL) {
1647c4778b5dSHidetoshi Shimokawa 		struct fwohcidb *db;
16485a7ba74dSHidetoshi Shimokawa 
16492b4601d1SHidetoshi Shimokawa #if 1 /* XXX for if_fwe */
165077ee030bSHidetoshi Shimokawa 		if (chunk->mbuf != NULL) {
165177ee030bSHidetoshi Shimokawa 			db_tr = (struct fwohcidb_tr *)(chunk->start);
165277ee030bSHidetoshi Shimokawa 			db_tr->dbcnt = 1;
165377ee030bSHidetoshi Shimokawa 			err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map,
165477ee030bSHidetoshi Shimokawa 					chunk->mbuf, fwohci_execute_db2, db_tr,
165577ee030bSHidetoshi Shimokawa 					/* flags */0);
165677ee030bSHidetoshi Shimokawa  			FWOHCI_DMA_SET(db_tr->db[1].db.desc.cmd,
165777ee030bSHidetoshi Shimokawa 				OHCI_UPDATE | OHCI_INPUT_LAST |
165877ee030bSHidetoshi Shimokawa 				OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS);
165977ee030bSHidetoshi Shimokawa 		}
16602b4601d1SHidetoshi Shimokawa #endif
16615a7ba74dSHidetoshi Shimokawa 		db = ((struct fwohcidb_tr *)(chunk->end))->db;
166277ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[ldesc].db.desc.res, 0);
166377ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_CLEAR(db[ldesc].db.desc.depend, 0xf);
16645a7ba74dSHidetoshi Shimokawa 		if (prev != NULL) {
16655a7ba74dSHidetoshi Shimokawa 			db = ((struct fwohcidb_tr *)(prev->end))->db;
166677ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc);
16675a7ba74dSHidetoshi Shimokawa 		}
16685a7ba74dSHidetoshi Shimokawa 		STAILQ_REMOVE_HEAD(&ir->stfree, link);
16695a7ba74dSHidetoshi Shimokawa 		STAILQ_INSERT_TAIL(&ir->stdma, chunk, link);
16705a7ba74dSHidetoshi Shimokawa 		prev = chunk;
16715a7ba74dSHidetoshi Shimokawa 	}
167277ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
167377ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
16745a7ba74dSHidetoshi Shimokawa 	splx(s);
16755a7ba74dSHidetoshi Shimokawa 	stat = OREAD(sc, OHCI_IRCTL(dmach));
16765a7ba74dSHidetoshi Shimokawa 	if (stat & OHCI_CNTL_DMA_ACTIVE)
16775a7ba74dSHidetoshi Shimokawa 		return 0;
16785a7ba74dSHidetoshi Shimokawa 	if (stat & OHCI_CNTL_DMA_RUN) {
16793c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
16805a7ba74dSHidetoshi Shimokawa 		device_printf(sc->fc.dev, "IR DMA overrun (0x%08x)\n", stat);
16815a7ba74dSHidetoshi Shimokawa 	}
16825a7ba74dSHidetoshi Shimokawa 
168377ee030bSHidetoshi Shimokawa 	if (firewire_debug)
168477ee030bSHidetoshi Shimokawa 		printf("start IR DMA 0x%x\n", stat);
16853c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach);
16863c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach);
16873c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_MASK, 1 << dmach);
16883c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf0000000);
16893c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR);
16903c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCMD(dmach),
169177ee030bSHidetoshi Shimokawa 		((struct fwohcidb_tr *)(first->start))->bus_addr
16925a7ba74dSHidetoshi Shimokawa 							| dbch->ndesc);
16933c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN);
16943c60ba66SKatsushi Kobayashi 	OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR);
169577ee030bSHidetoshi Shimokawa #if 0
169677ee030bSHidetoshi Shimokawa 	dump_db(sc, IRX_CH + dmach);
169777ee030bSHidetoshi Shimokawa #endif
16983c60ba66SKatsushi Kobayashi 	return err;
16993c60ba66SKatsushi Kobayashi }
1700c572b810SHidetoshi Shimokawa 
1701c572b810SHidetoshi Shimokawa int
170264cf5240SHidetoshi Shimokawa fwohci_stop(struct fwohci_softc *sc, device_t dev)
17033c60ba66SKatsushi Kobayashi {
17043c60ba66SKatsushi Kobayashi 	u_int i;
17053c60ba66SKatsushi Kobayashi 
17063c60ba66SKatsushi Kobayashi /* Now stopping all DMA channel */
17073c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN);
17083c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN);
17093c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
17103c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
17113c60ba66SKatsushi Kobayashi 
17123c60ba66SKatsushi Kobayashi 	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
17133c60ba66SKatsushi Kobayashi 		OWRITE(sc,  OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN);
17143c60ba66SKatsushi Kobayashi 		OWRITE(sc,  OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN);
17153c60ba66SKatsushi Kobayashi 	}
17163c60ba66SKatsushi Kobayashi 
17173c60ba66SKatsushi Kobayashi /* FLUSH FIFO and reset Transmitter/Reciever */
17183c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_HCCCTL, OHCI_HCC_RESET);
17193c60ba66SKatsushi Kobayashi 
17203c60ba66SKatsushi Kobayashi /* Stop interrupt */
17213c60ba66SKatsushi Kobayashi 	OWRITE(sc, FWOHCI_INTMASKCLR,
17223c60ba66SKatsushi Kobayashi 			OHCI_INT_EN | OHCI_INT_ERR | OHCI_INT_PHY_SID
17233c60ba66SKatsushi Kobayashi 			| OHCI_INT_PHY_INT
17243c60ba66SKatsushi Kobayashi 			| OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS
17253c60ba66SKatsushi Kobayashi 			| OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS
17263c60ba66SKatsushi Kobayashi 			| OHCI_INT_DMA_ARRQ | OHCI_INT_DMA_ARRS
17273c60ba66SKatsushi Kobayashi 			| OHCI_INT_PHY_BUS_R);
1728630529adSHidetoshi Shimokawa 
172918349893SHidetoshi Shimokawa 	if (sc->fc.arq !=0 && sc->fc.arq->maxq > 0)
1730630529adSHidetoshi Shimokawa 		fw_drain_txq(&sc->fc);
1731630529adSHidetoshi Shimokawa 
17329339321dSHidetoshi Shimokawa /* XXX Link down?  Bus reset? */
17339339321dSHidetoshi Shimokawa 	return 0;
17349339321dSHidetoshi Shimokawa }
17359339321dSHidetoshi Shimokawa 
17369339321dSHidetoshi Shimokawa int
17379339321dSHidetoshi Shimokawa fwohci_resume(struct fwohci_softc *sc, device_t dev)
17389339321dSHidetoshi Shimokawa {
17399339321dSHidetoshi Shimokawa 	int i;
1740630529adSHidetoshi Shimokawa 	struct fw_xferq *ir;
1741630529adSHidetoshi Shimokawa 	struct fw_bulkxfer *chunk;
17429339321dSHidetoshi Shimokawa 
17439339321dSHidetoshi Shimokawa 	fwohci_reset(sc, dev);
174495a24954SDoug Rabson 	/* XXX resume isochronous receive automatically. (how about TX?) */
17459339321dSHidetoshi Shimokawa 	for(i = 0; i < sc->fc.nisodma; i ++) {
1746630529adSHidetoshi Shimokawa 		ir = &sc->ir[i].xferq;
1747630529adSHidetoshi Shimokawa 		if((ir->flag & FWXFERQ_RUNNING) != 0) {
17489339321dSHidetoshi Shimokawa 			device_printf(sc->fc.dev,
17499339321dSHidetoshi Shimokawa 				"resume iso receive ch: %d\n", i);
1750630529adSHidetoshi Shimokawa 			ir->flag &= ~FWXFERQ_RUNNING;
1751630529adSHidetoshi Shimokawa 			/* requeue stdma to stfree */
1752630529adSHidetoshi Shimokawa 			while((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) {
1753630529adSHidetoshi Shimokawa 				STAILQ_REMOVE_HEAD(&ir->stdma, link);
1754630529adSHidetoshi Shimokawa 				STAILQ_INSERT_TAIL(&ir->stfree, chunk, link);
1755630529adSHidetoshi Shimokawa 			}
17569339321dSHidetoshi Shimokawa 			sc->fc.irx_enable(&sc->fc, i);
17579339321dSHidetoshi Shimokawa 		}
17589339321dSHidetoshi Shimokawa 	}
17599339321dSHidetoshi Shimokawa 
17609339321dSHidetoshi Shimokawa 	bus_generic_resume(dev);
17619339321dSHidetoshi Shimokawa 	sc->fc.ibr(&sc->fc);
17623c60ba66SKatsushi Kobayashi 	return 0;
17633c60ba66SKatsushi Kobayashi }
17643c60ba66SKatsushi Kobayashi 
17653c60ba66SKatsushi Kobayashi #define ACK_ALL
17663c60ba66SKatsushi Kobayashi static void
176703161bbcSDoug Rabson fwohci_intr_body(struct fwohci_softc *sc, uint32_t stat, int count)
17683c60ba66SKatsushi Kobayashi {
176903161bbcSDoug Rabson 	uint32_t irstat, itstat;
17703c60ba66SKatsushi Kobayashi 	u_int i;
17713c60ba66SKatsushi Kobayashi 	struct firewire_comm *fc = (struct firewire_comm *)sc;
17723c60ba66SKatsushi Kobayashi 
17733c60ba66SKatsushi Kobayashi #ifdef OHCI_DEBUG
17743c60ba66SKatsushi Kobayashi 	if(stat & OREAD(sc, FWOHCI_INTMASK))
17753c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "INTERRUPT < %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s> 0x%08x, 0x%08x\n",
17763c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_EN ? "DMA_EN ":"",
17773c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PHY_REG ? "PHY_REG ":"",
17783c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_LONG ? "CYC_LONG ":"",
17793c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_ERR ? "INT_ERR ":"",
17803c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_ERR ? "CYC_ERR ":"",
17813c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_LOST ? "CYC_LOST ":"",
17823c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_64SECOND ? "CYC_64SECOND ":"",
17833c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_START ? "CYC_START ":"",
17843c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PHY_INT ? "PHY_INT ":"",
17853c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PHY_BUS_R ? "BUS_RESET ":"",
17863c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PHY_SID ? "SID ":"",
17873c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_LR_ERR ? "DMA_LR_ERR ":"",
17883c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PW_ERR ? "DMA_PW_ERR ":"",
17893c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_IR ? "DMA_IR ":"",
17903c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_IT  ? "DMA_IT " :"",
17913c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_PRRS  ? "DMA_PRRS " :"",
17923c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_PRRQ  ? "DMA_PRRQ " :"",
17933c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_ARRS  ? "DMA_ARRS " :"",
17943c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_ARRQ  ? "DMA_ARRQ " :"",
17953c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_ATRS  ? "DMA_ATRS " :"",
17963c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_ATRQ  ? "DMA_ATRQ " :"",
17973c60ba66SKatsushi Kobayashi 			stat, OREAD(sc, FWOHCI_INTMASK)
17983c60ba66SKatsushi Kobayashi 		);
17993c60ba66SKatsushi Kobayashi #endif
18003c60ba66SKatsushi Kobayashi /* Bus reset */
18013c60ba66SKatsushi Kobayashi 	if(stat & OHCI_INT_PHY_BUS_R ){
18021adf6842SHidetoshi Shimokawa 		if (fc->status == FWBUSRESET)
18031adf6842SHidetoshi Shimokawa 			goto busresetout;
18041adf6842SHidetoshi Shimokawa 		/* Disable bus reset interrupt until sid recv. */
18051adf6842SHidetoshi Shimokawa 		OWRITE(sc, FWOHCI_INTMASKCLR,  OHCI_INT_PHY_BUS_R);
18061adf6842SHidetoshi Shimokawa 
18073c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "BUS reset\n");
18083c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTMASKCLR,  OHCI_INT_CYC_LOST);
18093c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCSRC);
18103c60ba66SKatsushi Kobayashi 
18113c60ba66SKatsushi Kobayashi 		OWRITE(sc,  OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
18123c60ba66SKatsushi Kobayashi 		sc->atrq.xferq.flag &= ~FWXFERQ_RUNNING;
18133c60ba66SKatsushi Kobayashi 		OWRITE(sc,  OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
18143c60ba66SKatsushi Kobayashi 		sc->atrs.xferq.flag &= ~FWXFERQ_RUNNING;
18153c60ba66SKatsushi Kobayashi 
18163c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18173c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_BUS_R);
18183c60ba66SKatsushi Kobayashi #endif
1819ad9cf506SHidetoshi Shimokawa 		fw_busreset(fc, FWBUSRESET);
18200bc666e0SHidetoshi Shimokawa 		OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0]));
18210bc666e0SHidetoshi Shimokawa 		OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2]));
18223c60ba66SKatsushi Kobayashi 	}
18231adf6842SHidetoshi Shimokawa busresetout:
18243c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_IR )){
18253c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18263c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IR);
18273c60ba66SKatsushi Kobayashi #endif
182810d3ed64SHidetoshi Shimokawa #if defined(__DragonFly__) || __FreeBSD_version < 500000
182977ee030bSHidetoshi Shimokawa 		irstat = sc->irstat;
183077ee030bSHidetoshi Shimokawa 		sc->irstat = 0;
183110d3ed64SHidetoshi Shimokawa #else
183210d3ed64SHidetoshi Shimokawa 		irstat = atomic_readandclear_int(&sc->irstat);
183377ee030bSHidetoshi Shimokawa #endif
18343c60ba66SKatsushi Kobayashi 		for(i = 0; i < fc->nisodma ; i++){
1835b9b35d19SHidetoshi Shimokawa 			struct fwohci_dbch *dbch;
1836b9b35d19SHidetoshi Shimokawa 
18373c60ba66SKatsushi Kobayashi 			if((irstat & (1 << i)) != 0){
1838b9b35d19SHidetoshi Shimokawa 				dbch = &sc->ir[i];
1839b9b35d19SHidetoshi Shimokawa 				if ((dbch->xferq.flag & FWXFERQ_OPEN) == 0) {
1840b9b35d19SHidetoshi Shimokawa 					device_printf(sc->fc.dev,
1841b9b35d19SHidetoshi Shimokawa 						"dma(%d) not active\n", i);
1842b9b35d19SHidetoshi Shimokawa 					continue;
1843b9b35d19SHidetoshi Shimokawa 				}
18443c60ba66SKatsushi Kobayashi 				fwohci_rbuf_update(sc, i);
18453c60ba66SKatsushi Kobayashi 			}
18463c60ba66SKatsushi Kobayashi 		}
18473c60ba66SKatsushi Kobayashi 	}
18483c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_IT )){
18493c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18503c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IT);
18513c60ba66SKatsushi Kobayashi #endif
185210d3ed64SHidetoshi Shimokawa #if defined(__DragonFly__) || __FreeBSD_version < 500000
185377ee030bSHidetoshi Shimokawa 		itstat = sc->itstat;
185477ee030bSHidetoshi Shimokawa 		sc->itstat = 0;
185510d3ed64SHidetoshi Shimokawa #else
185610d3ed64SHidetoshi Shimokawa 		itstat = atomic_readandclear_int(&sc->itstat);
185777ee030bSHidetoshi Shimokawa #endif
18583c60ba66SKatsushi Kobayashi 		for(i = 0; i < fc->nisodma ; i++){
18593c60ba66SKatsushi Kobayashi 			if((itstat & (1 << i)) != 0){
18603c60ba66SKatsushi Kobayashi 				fwohci_tbuf_update(sc, i);
18613c60ba66SKatsushi Kobayashi 			}
18623c60ba66SKatsushi Kobayashi 		}
18633c60ba66SKatsushi Kobayashi 	}
18643c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_PRRS )){
18653c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18663c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRS);
18673c60ba66SKatsushi Kobayashi #endif
18683c60ba66SKatsushi Kobayashi #if 0
18693c60ba66SKatsushi Kobayashi 		dump_dma(sc, ARRS_CH);
18703c60ba66SKatsushi Kobayashi 		dump_db(sc, ARRS_CH);
18713c60ba66SKatsushi Kobayashi #endif
1872783058faSHidetoshi Shimokawa 		fwohci_arcv(sc, &sc->arrs, count);
18733c60ba66SKatsushi Kobayashi 	}
18743c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_PRRQ )){
18753c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18763c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRQ);
18773c60ba66SKatsushi Kobayashi #endif
18783c60ba66SKatsushi Kobayashi #if 0
18793c60ba66SKatsushi Kobayashi 		dump_dma(sc, ARRQ_CH);
18803c60ba66SKatsushi Kobayashi 		dump_db(sc, ARRQ_CH);
18813c60ba66SKatsushi Kobayashi #endif
1882783058faSHidetoshi Shimokawa 		fwohci_arcv(sc, &sc->arrq, count);
18833c60ba66SKatsushi Kobayashi 	}
1884d0581de8SHidetoshi Shimokawa 	if (stat & OHCI_INT_CYC_LOST) {
1885d0581de8SHidetoshi Shimokawa 		if (sc->cycle_lost >= 0)
1886d0581de8SHidetoshi Shimokawa 			sc->cycle_lost ++;
1887d0581de8SHidetoshi Shimokawa 		if (sc->cycle_lost > 10) {
1888d0581de8SHidetoshi Shimokawa 			sc->cycle_lost = -1;
1889d0581de8SHidetoshi Shimokawa #if 0
1890d0581de8SHidetoshi Shimokawa 			OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCTIMER);
1891d0581de8SHidetoshi Shimokawa #endif
1892d0581de8SHidetoshi Shimokawa 			OWRITE(sc, FWOHCI_INTMASKCLR,  OHCI_INT_CYC_LOST);
1893d0581de8SHidetoshi Shimokawa 			device_printf(fc->dev, "too many cycle lost, "
1894d0581de8SHidetoshi Shimokawa 			 "no cycle master presents?\n");
1895d0581de8SHidetoshi Shimokawa 		}
1896d0581de8SHidetoshi Shimokawa 	}
18973c60ba66SKatsushi Kobayashi 	if(stat & OHCI_INT_PHY_SID){
189803161bbcSDoug Rabson 		uint32_t *buf, node_id;
18993c60ba66SKatsushi Kobayashi 		int plen;
19003c60ba66SKatsushi Kobayashi 
19013c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19023c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_SID);
19033c60ba66SKatsushi Kobayashi #endif
19041adf6842SHidetoshi Shimokawa 		/* Enable bus reset interrupt */
19051adf6842SHidetoshi Shimokawa 		OWRITE(sc, FWOHCI_INTMASK,  OHCI_INT_PHY_BUS_R);
1906dcae7539SHidetoshi Shimokawa 		/* Allow async. request to us */
1907dcae7539SHidetoshi Shimokawa 		OWRITE(sc, OHCI_AREQHI, 1 << 31);
1908dcae7539SHidetoshi Shimokawa 		/* XXX insecure ?? */
19096b3ecf71SHidetoshi Shimokawa 		/* allow from all nodes */
1910dcae7539SHidetoshi Shimokawa 		OWRITE(sc, OHCI_PREQHI, 0x7fffffff);
1911dcae7539SHidetoshi Shimokawa 		OWRITE(sc, OHCI_PREQLO, 0xffffffff);
19126b3ecf71SHidetoshi Shimokawa 		/* 0 to 4GB regison */
1913dcae7539SHidetoshi Shimokawa 		OWRITE(sc, OHCI_PREQUPPER, 0x10000);
191473aa55baSHidetoshi Shimokawa 		/* Set ATRetries register */
191573aa55baSHidetoshi Shimokawa 		OWRITE(sc, OHCI_ATRETRY, 1<<(13+16) | 0xfff);
19163c60ba66SKatsushi Kobayashi /*
19173c60ba66SKatsushi Kobayashi ** Checking whether the node is root or not. If root, turn on
19183c60ba66SKatsushi Kobayashi ** cycle master.
19193c60ba66SKatsushi Kobayashi */
192077ee030bSHidetoshi Shimokawa 		node_id = OREAD(sc, FWOHCI_NODEID);
192177ee030bSHidetoshi Shimokawa 		plen = OREAD(sc, OHCI_SID_CNT);
192277ee030bSHidetoshi Shimokawa 
192377ee030bSHidetoshi Shimokawa 		device_printf(fc->dev, "node_id=0x%08x, gen=%d, ",
192477ee030bSHidetoshi Shimokawa 			node_id, (plen >> 16) & 0xff);
192577ee030bSHidetoshi Shimokawa 		if (!(node_id & OHCI_NODE_VALID)) {
19263c60ba66SKatsushi Kobayashi 			printf("Bus reset failure\n");
19273c60ba66SKatsushi Kobayashi 			goto sidout;
19283c60ba66SKatsushi Kobayashi 		}
1929d0581de8SHidetoshi Shimokawa 
1930d0581de8SHidetoshi Shimokawa 		/* cycle timer */
1931d0581de8SHidetoshi Shimokawa 		sc->cycle_lost = 0;
1932d0581de8SHidetoshi Shimokawa 		OWRITE(sc, FWOHCI_INTMASK,  OHCI_INT_CYC_LOST);
19336b3ecf71SHidetoshi Shimokawa 		if ((node_id & OHCI_NODE_ROOT) && !nocyclemaster) {
19343c60ba66SKatsushi Kobayashi 			printf("CYCLEMASTER mode\n");
19353c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_LNKCTL,
19363c60ba66SKatsushi Kobayashi 				OHCI_CNTL_CYCMTR | OHCI_CNTL_CYCTIMER);
19373c60ba66SKatsushi Kobayashi 		} else {
19383c60ba66SKatsushi Kobayashi 			printf("non CYCLEMASTER mode\n");
19393c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCMTR);
19403c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_CYCTIMER);
19413c60ba66SKatsushi Kobayashi 		}
1942d0581de8SHidetoshi Shimokawa 
194377ee030bSHidetoshi Shimokawa 		fc->nodeid = node_id & 0x3f;
19443c60ba66SKatsushi Kobayashi 
194577ee030bSHidetoshi Shimokawa 		if (plen & OHCI_SID_ERR) {
194677ee030bSHidetoshi Shimokawa 			device_printf(fc->dev, "SID Error\n");
194777ee030bSHidetoshi Shimokawa 			goto sidout;
194877ee030bSHidetoshi Shimokawa 		}
194977ee030bSHidetoshi Shimokawa 		plen &= OHCI_SID_CNT_MASK;
195016e0f484SHidetoshi Shimokawa 		if (plen < 4 || plen > OHCI_SIDSIZE) {
195116e0f484SHidetoshi Shimokawa 			device_printf(fc->dev, "invalid SID len = %d\n", plen);
195216e0f484SHidetoshi Shimokawa 			goto sidout;
195316e0f484SHidetoshi Shimokawa 		}
19543c60ba66SKatsushi Kobayashi 		plen -= 4; /* chop control info */
195503161bbcSDoug Rabson 		buf = (uint32_t *)malloc(OHCI_SIDSIZE, M_FW, M_NOWAIT);
195677ee030bSHidetoshi Shimokawa 		if (buf == NULL) {
195777ee030bSHidetoshi Shimokawa 			device_printf(fc->dev, "malloc failed\n");
195877ee030bSHidetoshi Shimokawa 			goto sidout;
195977ee030bSHidetoshi Shimokawa 		}
196077ee030bSHidetoshi Shimokawa 		for (i = 0; i < plen / 4; i ++)
196177ee030bSHidetoshi Shimokawa 			buf[i] = FWOHCI_DMA_READ(sc->sid_buf[i+1]);
196210d3ed64SHidetoshi Shimokawa #if 1 /* XXX needed?? */
196348249fe0SHidetoshi Shimokawa 		/* pending all pre-bus_reset packets */
196448249fe0SHidetoshi Shimokawa 		fwohci_txd(sc, &sc->atrq);
196548249fe0SHidetoshi Shimokawa 		fwohci_txd(sc, &sc->atrs);
196648249fe0SHidetoshi Shimokawa 		fwohci_arcv(sc, &sc->arrs, -1);
196748249fe0SHidetoshi Shimokawa 		fwohci_arcv(sc, &sc->arrq, -1);
1968627d85fbSHidetoshi Shimokawa 		fw_drain_txq(fc);
196948249fe0SHidetoshi Shimokawa #endif
197077ee030bSHidetoshi Shimokawa 		fw_sidrcv(fc, buf, plen);
197177ee030bSHidetoshi Shimokawa 		free(buf, M_FW);
19723c60ba66SKatsushi Kobayashi 	}
19733c60ba66SKatsushi Kobayashi sidout:
19743c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_ATRQ )){
19753c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19763c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRQ);
19773c60ba66SKatsushi Kobayashi #endif
19783c60ba66SKatsushi Kobayashi 		fwohci_txd(sc, &(sc->atrq));
19793c60ba66SKatsushi Kobayashi 	}
19803c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_ATRS )){
19813c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19823c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRS);
19833c60ba66SKatsushi Kobayashi #endif
19843c60ba66SKatsushi Kobayashi 		fwohci_txd(sc, &(sc->atrs));
19853c60ba66SKatsushi Kobayashi 	}
19863c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_PW_ERR )){
19873c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19883c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PW_ERR);
19893c60ba66SKatsushi Kobayashi #endif
19903c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "posted write error\n");
19913c60ba66SKatsushi Kobayashi 	}
19923c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_ERR )){
19933c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19943c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_ERR);
19953c60ba66SKatsushi Kobayashi #endif
19963c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "unrecoverable error\n");
19973c60ba66SKatsushi Kobayashi 	}
19983c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_PHY_INT)) {
19993c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
20003c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_INT);
20013c60ba66SKatsushi Kobayashi #endif
20023c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "phy int\n");
20033c60ba66SKatsushi Kobayashi 	}
20043c60ba66SKatsushi Kobayashi 
20053c60ba66SKatsushi Kobayashi 	return;
20063c60ba66SKatsushi Kobayashi }
20073c60ba66SKatsushi Kobayashi 
200877ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE
200977ee030bSHidetoshi Shimokawa static void
201077ee030bSHidetoshi Shimokawa fwohci_complete(void *arg, int pending)
201177ee030bSHidetoshi Shimokawa {
201277ee030bSHidetoshi Shimokawa 	struct fwohci_softc *sc = (struct fwohci_softc *)arg;
201303161bbcSDoug Rabson 	uint32_t stat;
201477ee030bSHidetoshi Shimokawa 
201577ee030bSHidetoshi Shimokawa again:
201677ee030bSHidetoshi Shimokawa 	stat = atomic_readandclear_int(&sc->intstat);
201777ee030bSHidetoshi Shimokawa 	if (stat)
201877ee030bSHidetoshi Shimokawa 		fwohci_intr_body(sc, stat, -1);
201977ee030bSHidetoshi Shimokawa 	else
202077ee030bSHidetoshi Shimokawa 		return;
202177ee030bSHidetoshi Shimokawa 	goto again;
202277ee030bSHidetoshi Shimokawa }
202377ee030bSHidetoshi Shimokawa #endif
202477ee030bSHidetoshi Shimokawa 
202503161bbcSDoug Rabson static uint32_t
202677ee030bSHidetoshi Shimokawa fwochi_check_stat(struct fwohci_softc *sc)
202777ee030bSHidetoshi Shimokawa {
202803161bbcSDoug Rabson 	uint32_t stat, irstat, itstat;
202977ee030bSHidetoshi Shimokawa 
203077ee030bSHidetoshi Shimokawa 	stat = OREAD(sc, FWOHCI_INTSTAT);
203177ee030bSHidetoshi Shimokawa 	if (stat == 0xffffffff) {
203277ee030bSHidetoshi Shimokawa 		device_printf(sc->fc.dev,
203377ee030bSHidetoshi Shimokawa 			"device physically ejected?\n");
203477ee030bSHidetoshi Shimokawa 		return(stat);
203577ee030bSHidetoshi Shimokawa 	}
203677ee030bSHidetoshi Shimokawa #ifdef ACK_ALL
203777ee030bSHidetoshi Shimokawa 	if (stat)
203877ee030bSHidetoshi Shimokawa 		OWRITE(sc, FWOHCI_INTSTATCLR, stat);
203977ee030bSHidetoshi Shimokawa #endif
204077ee030bSHidetoshi Shimokawa 	if (stat & OHCI_INT_DMA_IR) {
204177ee030bSHidetoshi Shimokawa 		irstat = OREAD(sc, OHCI_IR_STAT);
204277ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_IR_STATCLR, irstat);
204377ee030bSHidetoshi Shimokawa 		atomic_set_int(&sc->irstat, irstat);
204477ee030bSHidetoshi Shimokawa 	}
204577ee030bSHidetoshi Shimokawa 	if (stat & OHCI_INT_DMA_IT) {
204677ee030bSHidetoshi Shimokawa 		itstat = OREAD(sc, OHCI_IT_STAT);
204777ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_IT_STATCLR, itstat);
204877ee030bSHidetoshi Shimokawa 		atomic_set_int(&sc->itstat, itstat);
204977ee030bSHidetoshi Shimokawa 	}
205077ee030bSHidetoshi Shimokawa 	return(stat);
205177ee030bSHidetoshi Shimokawa }
205277ee030bSHidetoshi Shimokawa 
20533c60ba66SKatsushi Kobayashi void
20543c60ba66SKatsushi Kobayashi fwohci_intr(void *arg)
20553c60ba66SKatsushi Kobayashi {
20563c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)arg;
205703161bbcSDoug Rabson 	uint32_t stat;
205877ee030bSHidetoshi Shimokawa #if !FWOHCI_TASKQUEUE
205903161bbcSDoug Rabson 	uint32_t bus_reset = 0;
206077ee030bSHidetoshi Shimokawa #endif
20613c60ba66SKatsushi Kobayashi 
20623c60ba66SKatsushi Kobayashi 	if (!(sc->intmask & OHCI_INT_EN)) {
20633c60ba66SKatsushi Kobayashi 		/* polling mode */
20643c60ba66SKatsushi Kobayashi 		return;
20653c60ba66SKatsushi Kobayashi 	}
20663c60ba66SKatsushi Kobayashi 
206777ee030bSHidetoshi Shimokawa #if !FWOHCI_TASKQUEUE
206877ee030bSHidetoshi Shimokawa again:
20693c60ba66SKatsushi Kobayashi #endif
207077ee030bSHidetoshi Shimokawa 	stat = fwochi_check_stat(sc);
207177ee030bSHidetoshi Shimokawa 	if (stat == 0 || stat == 0xffffffff)
207277ee030bSHidetoshi Shimokawa 		return;
207377ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE
207477ee030bSHidetoshi Shimokawa 	atomic_set_int(&sc->intstat, stat);
207577ee030bSHidetoshi Shimokawa 	/* XXX mask bus reset intr. during bus reset phase */
207677ee030bSHidetoshi Shimokawa 	if (stat)
207777ee030bSHidetoshi Shimokawa 		taskqueue_enqueue(taskqueue_swi_giant, &sc->fwohci_task_complete);
207877ee030bSHidetoshi Shimokawa #else
20791adf6842SHidetoshi Shimokawa 	/* We cannot clear bus reset event during bus reset phase */
20801adf6842SHidetoshi Shimokawa 	if ((stat & ~bus_reset) == 0)
20811adf6842SHidetoshi Shimokawa 		return;
20821adf6842SHidetoshi Shimokawa 	bus_reset = stat & OHCI_INT_PHY_BUS_R;
2083783058faSHidetoshi Shimokawa 	fwohci_intr_body(sc, stat, -1);
208477ee030bSHidetoshi Shimokawa 	goto again;
208577ee030bSHidetoshi Shimokawa #endif
20863c60ba66SKatsushi Kobayashi }
20873c60ba66SKatsushi Kobayashi 
2088740b10aaSHidetoshi Shimokawa void
20893c60ba66SKatsushi Kobayashi fwohci_poll(struct firewire_comm *fc, int quick, int count)
20903c60ba66SKatsushi Kobayashi {
20913c60ba66SKatsushi Kobayashi 	int s;
209203161bbcSDoug Rabson 	uint32_t stat;
20933c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc;
20943c60ba66SKatsushi Kobayashi 
20953c60ba66SKatsushi Kobayashi 
20963c60ba66SKatsushi Kobayashi 	sc = (struct fwohci_softc *)fc;
20973c60ba66SKatsushi Kobayashi 	stat = OHCI_INT_DMA_IR | OHCI_INT_DMA_IT |
20983c60ba66SKatsushi Kobayashi 		OHCI_INT_DMA_PRRS | OHCI_INT_DMA_PRRQ |
20993c60ba66SKatsushi Kobayashi 		OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS;
21003c60ba66SKatsushi Kobayashi #if 0
21013c60ba66SKatsushi Kobayashi 	if (!quick) {
21023c60ba66SKatsushi Kobayashi #else
21033c60ba66SKatsushi Kobayashi 	if (1) {
21043c60ba66SKatsushi Kobayashi #endif
210577ee030bSHidetoshi Shimokawa 		stat = fwochi_check_stat(sc);
210677ee030bSHidetoshi Shimokawa 		if (stat == 0 || stat == 0xffffffff)
21073c60ba66SKatsushi Kobayashi 			return;
21083c60ba66SKatsushi Kobayashi 	}
21093c60ba66SKatsushi Kobayashi 	s = splfw();
2110783058faSHidetoshi Shimokawa 	fwohci_intr_body(sc, stat, count);
21113c60ba66SKatsushi Kobayashi 	splx(s);
21123c60ba66SKatsushi Kobayashi }
21133c60ba66SKatsushi Kobayashi 
21143c60ba66SKatsushi Kobayashi static void
21153c60ba66SKatsushi Kobayashi fwohci_set_intr(struct firewire_comm *fc, int enable)
21163c60ba66SKatsushi Kobayashi {
21173c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc;
21183c60ba66SKatsushi Kobayashi 
21193c60ba66SKatsushi Kobayashi 	sc = (struct fwohci_softc *)fc;
2120f9d9941fSHidetoshi Shimokawa 	if (firewire_debug)
21219339321dSHidetoshi Shimokawa 		device_printf(sc->fc.dev, "fwohci_set_intr: %d\n", enable);
21223c60ba66SKatsushi Kobayashi 	if (enable) {
21233c60ba66SKatsushi Kobayashi 		sc->intmask |= OHCI_INT_EN;
21243c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_EN);
21253c60ba66SKatsushi Kobayashi 	} else {
21263c60ba66SKatsushi Kobayashi 		sc->intmask &= ~OHCI_INT_EN;
21273c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_EN);
21283c60ba66SKatsushi Kobayashi 	}
21293c60ba66SKatsushi Kobayashi }
21303c60ba66SKatsushi Kobayashi 
2131c572b810SHidetoshi Shimokawa static void
2132c572b810SHidetoshi Shimokawa fwohci_tbuf_update(struct fwohci_softc *sc, int dmach)
21333c60ba66SKatsushi Kobayashi {
21343c60ba66SKatsushi Kobayashi 	struct firewire_comm *fc = &sc->fc;
2135c4778b5dSHidetoshi Shimokawa 	struct fwohcidb *db;
21365a7ba74dSHidetoshi Shimokawa 	struct fw_bulkxfer *chunk;
21375a7ba74dSHidetoshi Shimokawa 	struct fw_xferq *it;
213803161bbcSDoug Rabson 	uint32_t stat, count;
213977ee030bSHidetoshi Shimokawa 	int s, w=0, ldesc;
21403c60ba66SKatsushi Kobayashi 
21415a7ba74dSHidetoshi Shimokawa 	it = fc->it[dmach];
214277ee030bSHidetoshi Shimokawa 	ldesc = sc->it[dmach].ndesc - 1;
21435a7ba74dSHidetoshi Shimokawa 	s = splfw(); /* unnecessary ? */
214477ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(sc->it[dmach].am, BUS_DMASYNC_POSTREAD);
2145a1c9e73aSHidetoshi Shimokawa 	if (firewire_debug)
2146a1c9e73aSHidetoshi Shimokawa 		dump_db(sc, ITX_CH + dmach);
21475a7ba74dSHidetoshi Shimokawa 	while ((chunk = STAILQ_FIRST(&it->stdma)) != NULL) {
21485a7ba74dSHidetoshi Shimokawa 		db = ((struct fwohcidb_tr *)(chunk->end))->db;
214977ee030bSHidetoshi Shimokawa 		stat = FWOHCI_DMA_READ(db[ldesc].db.desc.res)
215077ee030bSHidetoshi Shimokawa 				>> OHCI_STATUS_SHIFT;
21515a7ba74dSHidetoshi Shimokawa 		db = ((struct fwohcidb_tr *)(chunk->start))->db;
2152a1c9e73aSHidetoshi Shimokawa 		/* timestamp */
215377ee030bSHidetoshi Shimokawa 		count = FWOHCI_DMA_READ(db[ldesc].db.desc.res)
215477ee030bSHidetoshi Shimokawa 				& OHCI_COUNT_MASK;
21555a7ba74dSHidetoshi Shimokawa 		if (stat == 0)
21565a7ba74dSHidetoshi Shimokawa 			break;
21575a7ba74dSHidetoshi Shimokawa 		STAILQ_REMOVE_HEAD(&it->stdma, link);
21585a7ba74dSHidetoshi Shimokawa 		switch (stat & FWOHCIEV_MASK){
21593c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKCOMPL:
21605a7ba74dSHidetoshi Shimokawa #if 0
21615a7ba74dSHidetoshi Shimokawa 			device_printf(fc->dev, "0x%08x\n", count);
21620aaa9a23SHidetoshi Shimokawa #endif
21633c60ba66SKatsushi Kobayashi 			break;
21643c60ba66SKatsushi Kobayashi 		default:
21655a7ba74dSHidetoshi Shimokawa 			device_printf(fc->dev,
216677ee030bSHidetoshi Shimokawa 				"Isochronous transmit err %02x(%s)\n",
216777ee030bSHidetoshi Shimokawa 					stat, fwohcicode[stat & 0x1f]);
21683c60ba66SKatsushi Kobayashi 		}
21695a7ba74dSHidetoshi Shimokawa 		STAILQ_INSERT_TAIL(&it->stfree, chunk, link);
21705a7ba74dSHidetoshi Shimokawa 		w++;
21715a7ba74dSHidetoshi Shimokawa 	}
21725a7ba74dSHidetoshi Shimokawa 	splx(s);
21735a7ba74dSHidetoshi Shimokawa 	if (w)
21745a7ba74dSHidetoshi Shimokawa 		wakeup(it);
21753c60ba66SKatsushi Kobayashi }
2176c572b810SHidetoshi Shimokawa 
2177c572b810SHidetoshi Shimokawa static void
2178c572b810SHidetoshi Shimokawa fwohci_rbuf_update(struct fwohci_softc *sc, int dmach)
21793c60ba66SKatsushi Kobayashi {
21800aaa9a23SHidetoshi Shimokawa 	struct firewire_comm *fc = &sc->fc;
2181c4778b5dSHidetoshi Shimokawa 	struct fwohcidb_tr *db_tr;
21825a7ba74dSHidetoshi Shimokawa 	struct fw_bulkxfer *chunk;
21835a7ba74dSHidetoshi Shimokawa 	struct fw_xferq *ir;
218403161bbcSDoug Rabson 	uint32_t stat;
218577ee030bSHidetoshi Shimokawa 	int s, w=0, ldesc;
21860aaa9a23SHidetoshi Shimokawa 
21875a7ba74dSHidetoshi Shimokawa 	ir = fc->ir[dmach];
218877ee030bSHidetoshi Shimokawa 	ldesc = sc->ir[dmach].ndesc - 1;
218977ee030bSHidetoshi Shimokawa #if 0
219077ee030bSHidetoshi Shimokawa 	dump_db(sc, dmach);
219177ee030bSHidetoshi Shimokawa #endif
21925a7ba74dSHidetoshi Shimokawa 	s = splfw();
219377ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(sc->ir[dmach].am, BUS_DMASYNC_POSTREAD);
21945a7ba74dSHidetoshi Shimokawa 	while ((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) {
219577ee030bSHidetoshi Shimokawa 		db_tr = (struct fwohcidb_tr *)chunk->end;
219677ee030bSHidetoshi Shimokawa 		stat = FWOHCI_DMA_READ(db_tr->db[ldesc].db.desc.res)
219777ee030bSHidetoshi Shimokawa 				>> OHCI_STATUS_SHIFT;
21985a7ba74dSHidetoshi Shimokawa 		if (stat == 0)
21995a7ba74dSHidetoshi Shimokawa 			break;
220077ee030bSHidetoshi Shimokawa 
220177ee030bSHidetoshi Shimokawa 		if (chunk->mbuf != NULL) {
220277ee030bSHidetoshi Shimokawa 			bus_dmamap_sync(sc->ir[dmach].dmat, db_tr->dma_map,
220377ee030bSHidetoshi Shimokawa 						BUS_DMASYNC_POSTREAD);
220477ee030bSHidetoshi Shimokawa 			bus_dmamap_unload(sc->ir[dmach].dmat, db_tr->dma_map);
220577ee030bSHidetoshi Shimokawa 		} else if (ir->buf != NULL) {
220677ee030bSHidetoshi Shimokawa 			fwdma_sync_multiseg(ir->buf, chunk->poffset,
220777ee030bSHidetoshi Shimokawa 				ir->bnpacket, BUS_DMASYNC_POSTREAD);
220877ee030bSHidetoshi Shimokawa 		} else {
220977ee030bSHidetoshi Shimokawa 			/* XXX */
221077ee030bSHidetoshi Shimokawa 			printf("fwohci_rbuf_update: this shouldn't happend\n");
221177ee030bSHidetoshi Shimokawa 		}
221277ee030bSHidetoshi Shimokawa 
22135a7ba74dSHidetoshi Shimokawa 		STAILQ_REMOVE_HEAD(&ir->stdma, link);
22145a7ba74dSHidetoshi Shimokawa 		STAILQ_INSERT_TAIL(&ir->stvalid, chunk, link);
22155a7ba74dSHidetoshi Shimokawa 		switch (stat & FWOHCIEV_MASK) {
22163c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKCOMPL:
22172b4601d1SHidetoshi Shimokawa 			chunk->resp = 0;
22183c60ba66SKatsushi Kobayashi 			break;
22193c60ba66SKatsushi Kobayashi 		default:
22202b4601d1SHidetoshi Shimokawa 			chunk->resp = EINVAL;
22215a7ba74dSHidetoshi Shimokawa 			device_printf(fc->dev,
222277ee030bSHidetoshi Shimokawa 				"Isochronous receive err %02x(%s)\n",
222377ee030bSHidetoshi Shimokawa 					stat, fwohcicode[stat & 0x1f]);
22243c60ba66SKatsushi Kobayashi 		}
22255a7ba74dSHidetoshi Shimokawa 		w++;
22265a7ba74dSHidetoshi Shimokawa 	}
22275a7ba74dSHidetoshi Shimokawa 	splx(s);
22282b4601d1SHidetoshi Shimokawa 	if (w) {
22292b4601d1SHidetoshi Shimokawa 		if (ir->flag & FWXFERQ_HANDLER)
22302b4601d1SHidetoshi Shimokawa 			ir->hand(ir);
22312b4601d1SHidetoshi Shimokawa 		else
22325a7ba74dSHidetoshi Shimokawa 			wakeup(ir);
22333c60ba66SKatsushi Kobayashi 	}
22342b4601d1SHidetoshi Shimokawa }
2235c572b810SHidetoshi Shimokawa 
2236c572b810SHidetoshi Shimokawa void
223703161bbcSDoug Rabson dump_dma(struct fwohci_softc *sc, uint32_t ch)
2238c572b810SHidetoshi Shimokawa {
223903161bbcSDoug Rabson 	uint32_t off, cntl, stat, cmd, match;
22403c60ba66SKatsushi Kobayashi 
22413c60ba66SKatsushi Kobayashi 	if(ch == 0){
22423c60ba66SKatsushi Kobayashi 		off = OHCI_ATQOFF;
22433c60ba66SKatsushi Kobayashi 	}else if(ch == 1){
22443c60ba66SKatsushi Kobayashi 		off = OHCI_ATSOFF;
22453c60ba66SKatsushi Kobayashi 	}else if(ch == 2){
22463c60ba66SKatsushi Kobayashi 		off = OHCI_ARQOFF;
22473c60ba66SKatsushi Kobayashi 	}else if(ch == 3){
22483c60ba66SKatsushi Kobayashi 		off = OHCI_ARSOFF;
22493c60ba66SKatsushi Kobayashi 	}else if(ch < IRX_CH){
22503c60ba66SKatsushi Kobayashi 		off = OHCI_ITCTL(ch - ITX_CH);
22513c60ba66SKatsushi Kobayashi 	}else{
22523c60ba66SKatsushi Kobayashi 		off = OHCI_IRCTL(ch - IRX_CH);
22533c60ba66SKatsushi Kobayashi 	}
22543c60ba66SKatsushi Kobayashi 	cntl = stat = OREAD(sc, off);
22553c60ba66SKatsushi Kobayashi 	cmd = OREAD(sc, off + 0xc);
22563c60ba66SKatsushi Kobayashi 	match = OREAD(sc, off + 0x10);
22573c60ba66SKatsushi Kobayashi 
225877ee030bSHidetoshi Shimokawa 	device_printf(sc->fc.dev, "ch %1x cntl:0x%08x cmd:0x%08x match:0x%08x\n",
22593c60ba66SKatsushi Kobayashi 		ch,
22603c60ba66SKatsushi Kobayashi 		cntl,
22613c60ba66SKatsushi Kobayashi 		cmd,
22623c60ba66SKatsushi Kobayashi 		match);
22633c60ba66SKatsushi Kobayashi 	stat &= 0xffff ;
226477ee030bSHidetoshi Shimokawa 	if (stat) {
22653c60ba66SKatsushi Kobayashi 		device_printf(sc->fc.dev, "dma %d ch:%s%s%s%s%s%s %s(%x)\n",
22663c60ba66SKatsushi Kobayashi 			ch,
22673c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_RUN ? "RUN," : "",
22683c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "",
22693c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "",
22703c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "",
22713c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "",
22723c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "",
22733c60ba66SKatsushi Kobayashi 			fwohcicode[stat & 0x1f],
22743c60ba66SKatsushi Kobayashi 			stat & 0x1f
22753c60ba66SKatsushi Kobayashi 		);
22763c60ba66SKatsushi Kobayashi 	}else{
22773c60ba66SKatsushi Kobayashi 		device_printf(sc->fc.dev, "dma %d ch: Nostat\n", ch);
22783c60ba66SKatsushi Kobayashi 	}
22793c60ba66SKatsushi Kobayashi }
2280c572b810SHidetoshi Shimokawa 
2281c572b810SHidetoshi Shimokawa void
228203161bbcSDoug Rabson dump_db(struct fwohci_softc *sc, uint32_t ch)
2283c572b810SHidetoshi Shimokawa {
22843c60ba66SKatsushi Kobayashi 	struct fwohci_dbch *dbch;
228577ee030bSHidetoshi Shimokawa 	struct fwohcidb_tr *cp = NULL, *pp, *np = NULL;
2286c4778b5dSHidetoshi Shimokawa 	struct fwohcidb *curr = NULL, *prev, *next = NULL;
22873c60ba66SKatsushi Kobayashi 	int idb, jdb;
228803161bbcSDoug Rabson 	uint32_t cmd, off;
22893c60ba66SKatsushi Kobayashi 	if(ch == 0){
22903c60ba66SKatsushi Kobayashi 		off = OHCI_ATQOFF;
22913c60ba66SKatsushi Kobayashi 		dbch = &sc->atrq;
22923c60ba66SKatsushi Kobayashi 	}else if(ch == 1){
22933c60ba66SKatsushi Kobayashi 		off = OHCI_ATSOFF;
22943c60ba66SKatsushi Kobayashi 		dbch = &sc->atrs;
22953c60ba66SKatsushi Kobayashi 	}else if(ch == 2){
22963c60ba66SKatsushi Kobayashi 		off = OHCI_ARQOFF;
22973c60ba66SKatsushi Kobayashi 		dbch = &sc->arrq;
22983c60ba66SKatsushi Kobayashi 	}else if(ch == 3){
22993c60ba66SKatsushi Kobayashi 		off = OHCI_ARSOFF;
23003c60ba66SKatsushi Kobayashi 		dbch = &sc->arrs;
23013c60ba66SKatsushi Kobayashi 	}else if(ch < IRX_CH){
23023c60ba66SKatsushi Kobayashi 		off = OHCI_ITCTL(ch - ITX_CH);
23033c60ba66SKatsushi Kobayashi 		dbch = &sc->it[ch - ITX_CH];
23043c60ba66SKatsushi Kobayashi 	}else {
23053c60ba66SKatsushi Kobayashi 		off = OHCI_IRCTL(ch - IRX_CH);
23063c60ba66SKatsushi Kobayashi 		dbch = &sc->ir[ch - IRX_CH];
23073c60ba66SKatsushi Kobayashi 	}
23083c60ba66SKatsushi Kobayashi 	cmd = OREAD(sc, off + 0xc);
23093c60ba66SKatsushi Kobayashi 
23103c60ba66SKatsushi Kobayashi 	if( dbch->ndb == 0 ){
23113c60ba66SKatsushi Kobayashi 		device_printf(sc->fc.dev, "No DB is attached ch=%d\n", ch);
23123c60ba66SKatsushi Kobayashi 		return;
23133c60ba66SKatsushi Kobayashi 	}
23143c60ba66SKatsushi Kobayashi 	pp = dbch->top;
23153c60ba66SKatsushi Kobayashi 	prev = pp->db;
23163c60ba66SKatsushi Kobayashi 	for(idb = 0 ; idb < dbch->ndb ; idb ++ ){
23173c60ba66SKatsushi Kobayashi 		cp = STAILQ_NEXT(pp, link);
23183c60ba66SKatsushi Kobayashi 		if(cp == NULL){
23193c60ba66SKatsushi Kobayashi 			curr = NULL;
23203c60ba66SKatsushi Kobayashi 			goto outdb;
23213c60ba66SKatsushi Kobayashi 		}
23223c60ba66SKatsushi Kobayashi 		np = STAILQ_NEXT(cp, link);
23233c60ba66SKatsushi Kobayashi 		for(jdb = 0 ; jdb < dbch->ndesc ; jdb ++ ){
232477ee030bSHidetoshi Shimokawa 			if ((cmd  & 0xfffffff0) == cp->bus_addr) {
23253c60ba66SKatsushi Kobayashi 				curr = cp->db;
23263c60ba66SKatsushi Kobayashi 				if(np != NULL){
23273c60ba66SKatsushi Kobayashi 					next = np->db;
23283c60ba66SKatsushi Kobayashi 				}else{
23293c60ba66SKatsushi Kobayashi 					next = NULL;
23303c60ba66SKatsushi Kobayashi 				}
23313c60ba66SKatsushi Kobayashi 				goto outdb;
23323c60ba66SKatsushi Kobayashi 			}
23333c60ba66SKatsushi Kobayashi 		}
23343c60ba66SKatsushi Kobayashi 		pp = STAILQ_NEXT(pp, link);
2335b083b7c9SSam Leffler 		if(pp == NULL){
2336b083b7c9SSam Leffler 			curr = NULL;
2337b083b7c9SSam Leffler 			goto outdb;
2338b083b7c9SSam Leffler 		}
23393c60ba66SKatsushi Kobayashi 		prev = pp->db;
23403c60ba66SKatsushi Kobayashi 	}
23413c60ba66SKatsushi Kobayashi outdb:
23423c60ba66SKatsushi Kobayashi 	if( curr != NULL){
234377ee030bSHidetoshi Shimokawa #if 0
23443c60ba66SKatsushi Kobayashi 		printf("Prev DB %d\n", ch);
234577ee030bSHidetoshi Shimokawa 		print_db(pp, prev, ch, dbch->ndesc);
234677ee030bSHidetoshi Shimokawa #endif
23473c60ba66SKatsushi Kobayashi 		printf("Current DB %d\n", ch);
234877ee030bSHidetoshi Shimokawa 		print_db(cp, curr, ch, dbch->ndesc);
234977ee030bSHidetoshi Shimokawa #if 0
23503c60ba66SKatsushi Kobayashi 		printf("Next DB %d\n", ch);
235177ee030bSHidetoshi Shimokawa 		print_db(np, next, ch, dbch->ndesc);
235277ee030bSHidetoshi Shimokawa #endif
23533c60ba66SKatsushi Kobayashi 	}else{
23543c60ba66SKatsushi Kobayashi 		printf("dbdump err ch = %d cmd = 0x%08x\n", ch, cmd);
23553c60ba66SKatsushi Kobayashi 	}
23563c60ba66SKatsushi Kobayashi 	return;
23573c60ba66SKatsushi Kobayashi }
2358c572b810SHidetoshi Shimokawa 
2359c572b810SHidetoshi Shimokawa void
2360c4778b5dSHidetoshi Shimokawa print_db(struct fwohcidb_tr *db_tr, struct fwohcidb *db,
236103161bbcSDoug Rabson 		uint32_t ch, uint32_t max)
2362c572b810SHidetoshi Shimokawa {
23633c60ba66SKatsushi Kobayashi 	fwohcireg_t stat;
23643c60ba66SKatsushi Kobayashi 	int i, key;
236503161bbcSDoug Rabson 	uint32_t cmd, res;
23663c60ba66SKatsushi Kobayashi 
23673c60ba66SKatsushi Kobayashi 	if(db == NULL){
23683c60ba66SKatsushi Kobayashi 		printf("No Descriptor is found\n");
23693c60ba66SKatsushi Kobayashi 		return;
23703c60ba66SKatsushi Kobayashi 	}
23713c60ba66SKatsushi Kobayashi 
23723c60ba66SKatsushi Kobayashi 	printf("ch = %d\n%8s %s %s %s %s %4s %8s %8s %4s:%4s\n",
23733c60ba66SKatsushi Kobayashi 		ch,
23743c60ba66SKatsushi Kobayashi 		"Current",
23753c60ba66SKatsushi Kobayashi 		"OP  ",
23763c60ba66SKatsushi Kobayashi 		"KEY",
23773c60ba66SKatsushi Kobayashi 		"INT",
23783c60ba66SKatsushi Kobayashi 		"BR ",
23793c60ba66SKatsushi Kobayashi 		"len",
23803c60ba66SKatsushi Kobayashi 		"Addr",
23813c60ba66SKatsushi Kobayashi 		"Depend",
23823c60ba66SKatsushi Kobayashi 		"Stat",
23833c60ba66SKatsushi Kobayashi 		"Cnt");
23843c60ba66SKatsushi Kobayashi 	for( i = 0 ; i <= max ; i ++){
238577ee030bSHidetoshi Shimokawa 		cmd = FWOHCI_DMA_READ(db[i].db.desc.cmd);
238677ee030bSHidetoshi Shimokawa 		res = FWOHCI_DMA_READ(db[i].db.desc.res);
238777ee030bSHidetoshi Shimokawa 		key = cmd & OHCI_KEY_MASK;
238877ee030bSHidetoshi Shimokawa 		stat = res >> OHCI_STATUS_SHIFT;
238910d3ed64SHidetoshi Shimokawa #if defined(__DragonFly__) || __FreeBSD_version < 500000
2390a4239576SHidetoshi Shimokawa 		printf("%08x %s %s %s %s %5d %08x %08x %04x:%04x",
239170b400a8SHidetoshi Shimokawa 				db_tr->bus_addr,
239210d3ed64SHidetoshi Shimokawa #else
239310d3ed64SHidetoshi Shimokawa 		printf("%08jx %s %s %s %s %5d %08x %08x %04x:%04x",
239410d3ed64SHidetoshi Shimokawa 				(uintmax_t)db_tr->bus_addr,
2395a4239576SHidetoshi Shimokawa #endif
239677ee030bSHidetoshi Shimokawa 				dbcode[(cmd >> 28) & 0xf],
239777ee030bSHidetoshi Shimokawa 				dbkey[(cmd >> 24) & 0x7],
239877ee030bSHidetoshi Shimokawa 				dbcond[(cmd >> 20) & 0x3],
239977ee030bSHidetoshi Shimokawa 				dbcond[(cmd >> 18) & 0x3],
240077ee030bSHidetoshi Shimokawa 				cmd & OHCI_COUNT_MASK,
240177ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i].db.desc.addr),
240277ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i].db.desc.depend),
240377ee030bSHidetoshi Shimokawa 				stat,
240477ee030bSHidetoshi Shimokawa 				res & OHCI_COUNT_MASK);
24053c60ba66SKatsushi Kobayashi 		if(stat & 0xff00){
24063c60ba66SKatsushi Kobayashi 			printf(" %s%s%s%s%s%s %s(%x)\n",
24073c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_RUN ? "RUN," : "",
24083c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "",
24093c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "",
24103c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "",
24113c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "",
24123c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "",
24133c60ba66SKatsushi Kobayashi 				fwohcicode[stat & 0x1f],
24143c60ba66SKatsushi Kobayashi 				stat & 0x1f
24153c60ba66SKatsushi Kobayashi 			);
24163c60ba66SKatsushi Kobayashi 		}else{
24173c60ba66SKatsushi Kobayashi 			printf(" Nostat\n");
24183c60ba66SKatsushi Kobayashi 		}
24193c60ba66SKatsushi Kobayashi 		if(key == OHCI_KEY_ST2 ){
24203c60ba66SKatsushi Kobayashi 			printf("0x%08x 0x%08x 0x%08x 0x%08x\n",
242177ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i+1].db.immed[0]),
242277ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i+1].db.immed[1]),
242377ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i+1].db.immed[2]),
242477ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i+1].db.immed[3]));
24253c60ba66SKatsushi Kobayashi 		}
24263c60ba66SKatsushi Kobayashi 		if(key == OHCI_KEY_DEVICE){
24273c60ba66SKatsushi Kobayashi 			return;
24283c60ba66SKatsushi Kobayashi 		}
242977ee030bSHidetoshi Shimokawa 		if((cmd & OHCI_BRANCH_MASK)
24303c60ba66SKatsushi Kobayashi 				== OHCI_BRANCH_ALWAYS){
24313c60ba66SKatsushi Kobayashi 			return;
24323c60ba66SKatsushi Kobayashi 		}
243377ee030bSHidetoshi Shimokawa 		if((cmd & OHCI_CMD_MASK)
24343c60ba66SKatsushi Kobayashi 				== OHCI_OUTPUT_LAST){
24353c60ba66SKatsushi Kobayashi 			return;
24363c60ba66SKatsushi Kobayashi 		}
243777ee030bSHidetoshi Shimokawa 		if((cmd & OHCI_CMD_MASK)
24383c60ba66SKatsushi Kobayashi 				== OHCI_INPUT_LAST){
24393c60ba66SKatsushi Kobayashi 			return;
24403c60ba66SKatsushi Kobayashi 		}
24413c60ba66SKatsushi Kobayashi 		if(key == OHCI_KEY_ST2 ){
24423c60ba66SKatsushi Kobayashi 			i++;
24433c60ba66SKatsushi Kobayashi 		}
24443c60ba66SKatsushi Kobayashi 	}
24453c60ba66SKatsushi Kobayashi 	return;
24463c60ba66SKatsushi Kobayashi }
2447c572b810SHidetoshi Shimokawa 
2448c572b810SHidetoshi Shimokawa void
2449c572b810SHidetoshi Shimokawa fwohci_ibr(struct firewire_comm *fc)
24503c60ba66SKatsushi Kobayashi {
24513c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc;
245203161bbcSDoug Rabson 	uint32_t fun;
24533c60ba66SKatsushi Kobayashi 
2454864d7e72SHidetoshi Shimokawa 	device_printf(fc->dev, "Initiate bus reset\n");
24553c60ba66SKatsushi Kobayashi 	sc = (struct fwohci_softc *)fc;
2456ac9f6692SHidetoshi Shimokawa 
2457ac9f6692SHidetoshi Shimokawa 	/*
2458c0e9efacSDoug Rabson 	 * Make sure our cached values from the config rom are
2459c0e9efacSDoug Rabson 	 * initialised.
2460c0e9efacSDoug Rabson 	 */
2461c0e9efacSDoug Rabson 	OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0]));
2462c0e9efacSDoug Rabson 	OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2]));
2463c0e9efacSDoug Rabson 
2464c0e9efacSDoug Rabson 	/*
2465ac9f6692SHidetoshi Shimokawa 	 * Set root hold-off bit so that non cyclemaster capable node
2466ac9f6692SHidetoshi Shimokawa 	 * shouldn't became the root node.
2467ac9f6692SHidetoshi Shimokawa 	 */
24683c60ba66SKatsushi Kobayashi #if 1
24693c60ba66SKatsushi Kobayashi 	fun = fwphy_rddata(sc, FW_PHY_IBR_REG);
24704ed65ce9SHidetoshi Shimokawa 	fun |= FW_PHY_IBR | FW_PHY_RHB;
24713c60ba66SKatsushi Kobayashi 	fun = fwphy_wrdata(sc, FW_PHY_IBR_REG, fun);
24724ed65ce9SHidetoshi Shimokawa #else	/* Short bus reset */
24733c60ba66SKatsushi Kobayashi 	fun = fwphy_rddata(sc, FW_PHY_ISBR_REG);
24744ed65ce9SHidetoshi Shimokawa 	fun |= FW_PHY_ISBR | FW_PHY_RHB;
24753c60ba66SKatsushi Kobayashi 	fun = fwphy_wrdata(sc, FW_PHY_ISBR_REG, fun);
24763c60ba66SKatsushi Kobayashi #endif
24773c60ba66SKatsushi Kobayashi }
2478c572b810SHidetoshi Shimokawa 
2479c572b810SHidetoshi Shimokawa void
2480c572b810SHidetoshi Shimokawa fwohci_txbufdb(struct fwohci_softc *sc, int dmach, struct fw_bulkxfer *bulkxfer)
24813c60ba66SKatsushi Kobayashi {
24823c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr, *fdb_tr;
24833c60ba66SKatsushi Kobayashi 	struct fwohci_dbch *dbch;
2484c4778b5dSHidetoshi Shimokawa 	struct fwohcidb *db;
24853c60ba66SKatsushi Kobayashi 	struct fw_pkt *fp;
2486c4778b5dSHidetoshi Shimokawa 	struct fwohci_txpkthdr *ohcifp;
24873c60ba66SKatsushi Kobayashi 	unsigned short chtag;
24883c60ba66SKatsushi Kobayashi 	int idb;
24893c60ba66SKatsushi Kobayashi 
24903c60ba66SKatsushi Kobayashi 	dbch = &sc->it[dmach];
24913c60ba66SKatsushi Kobayashi 	chtag = sc->it[dmach].xferq.flag & 0xff;
24923c60ba66SKatsushi Kobayashi 
24933c60ba66SKatsushi Kobayashi 	db_tr = (struct fwohcidb_tr *)(bulkxfer->start);
24943c60ba66SKatsushi Kobayashi 	fdb_tr = (struct fwohcidb_tr *)(bulkxfer->end);
24953c60ba66SKatsushi Kobayashi /*
249677ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %08x %08x\n", bulkxfer, db_tr->bus_addr, fdb_tr->bus_addr);
24973c60ba66SKatsushi Kobayashi */
249877ee030bSHidetoshi Shimokawa 	for (idb = 0; idb < dbch->xferq.bnpacket; idb ++) {
249953f1eb86SHidetoshi Shimokawa 		db = db_tr->db;
25003c60ba66SKatsushi Kobayashi 		fp = (struct fw_pkt *)db_tr->buf;
2501c4778b5dSHidetoshi Shimokawa 		ohcifp = (struct fwohci_txpkthdr *) db[1].db.immed;
250277ee030bSHidetoshi Shimokawa 		ohcifp->mode.ld[0] = fp->mode.ld[0];
2503a1c9e73aSHidetoshi Shimokawa 		ohcifp->mode.common.spd = 0 & 0x7;
250477ee030bSHidetoshi Shimokawa 		ohcifp->mode.stream.len = fp->mode.stream.len;
25053c60ba66SKatsushi Kobayashi 		ohcifp->mode.stream.chtag = chtag;
25063c60ba66SKatsushi Kobayashi 		ohcifp->mode.stream.tcode = 0xa;
250777ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
250877ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[1].db.immed[0], db[1].db.immed[0]);
250977ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[1].db.immed[1], db[1].db.immed[1]);
251077ee030bSHidetoshi Shimokawa #endif
25113c60ba66SKatsushi Kobayashi 
251277ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_CLEAR(db[2].db.desc.cmd, OHCI_COUNT_MASK);
251377ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_SET(db[2].db.desc.cmd, fp->mode.stream.len);
251477ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[2].db.desc.res, 0);
251553f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */
251677ee030bSHidetoshi Shimokawa 		db[2].db.desc.cmd = OHCI_OUTPUT_LAST
25173c60ba66SKatsushi Kobayashi 			| OHCI_UPDATE
251853f1eb86SHidetoshi Shimokawa 			| OHCI_BRANCH_ALWAYS;
251953f1eb86SHidetoshi Shimokawa 		db[0].db.desc.depend =
252053f1eb86SHidetoshi Shimokawa 			= db[dbch->ndesc - 1].db.desc.depend
252177ee030bSHidetoshi Shimokawa 			= STAILQ_NEXT(db_tr, link)->bus_addr | dbch->ndesc;
252253f1eb86SHidetoshi Shimokawa #else
252377ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc);
252477ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_SET(db[dbch->ndesc - 1].db.desc.depend, dbch->ndesc);
252553f1eb86SHidetoshi Shimokawa #endif
25263c60ba66SKatsushi Kobayashi 		bulkxfer->end = (caddr_t)db_tr;
25273c60ba66SKatsushi Kobayashi 		db_tr = STAILQ_NEXT(db_tr, link);
25283c60ba66SKatsushi Kobayashi 	}
252953f1eb86SHidetoshi Shimokawa 	db = ((struct fwohcidb_tr *)bulkxfer->end)->db;
253077ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_CLEAR(db[0].db.desc.depend, 0xf);
253177ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_CLEAR(db[dbch->ndesc - 1].db.desc.depend, 0xf);
253253f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */
253353f1eb86SHidetoshi Shimokawa 	db[dbch->ndesc - 1].db.desc.control |= OHCI_INTERRUPT_ALWAYS;
25344ed65ce9SHidetoshi Shimokawa 	/* OHCI 1.1 and above */
253553f1eb86SHidetoshi Shimokawa 	db[0].db.desc.control |= OHCI_INTERRUPT_ALWAYS;
253653f1eb86SHidetoshi Shimokawa #endif
253753f1eb86SHidetoshi Shimokawa /*
25383c60ba66SKatsushi Kobayashi 	db_tr = (struct fwohcidb_tr *)bulkxfer->start;
25393c60ba66SKatsushi Kobayashi 	fdb_tr = (struct fwohcidb_tr *)bulkxfer->end;
254077ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %3d %08x %08x\n", bulkxfer, bulkxfer->npacket, db_tr->bus_addr, fdb_tr->bus_addr);
25413c60ba66SKatsushi Kobayashi */
25423c60ba66SKatsushi Kobayashi 	return;
25433c60ba66SKatsushi Kobayashi }
2544c572b810SHidetoshi Shimokawa 
2545c572b810SHidetoshi Shimokawa static int
254677ee030bSHidetoshi Shimokawa fwohci_add_tx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr,
254777ee030bSHidetoshi Shimokawa 								int poffset)
25483c60ba66SKatsushi Kobayashi {
2549c4778b5dSHidetoshi Shimokawa 	struct fwohcidb *db = db_tr->db;
255077ee030bSHidetoshi Shimokawa 	struct fw_xferq *it;
25513c60ba66SKatsushi Kobayashi 	int err = 0;
255277ee030bSHidetoshi Shimokawa 
255377ee030bSHidetoshi Shimokawa 	it = &dbch->xferq;
255477ee030bSHidetoshi Shimokawa 	if(it->buf == 0){
25553c60ba66SKatsushi Kobayashi 		err = EINVAL;
25563c60ba66SKatsushi Kobayashi 		return err;
25573c60ba66SKatsushi Kobayashi 	}
255877ee030bSHidetoshi Shimokawa 	db_tr->buf = fwdma_v_addr(it->buf, poffset);
25593c60ba66SKatsushi Kobayashi 	db_tr->dbcnt = 3;
25603c60ba66SKatsushi Kobayashi 
256177ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db[0].db.desc.cmd,
256277ee030bSHidetoshi Shimokawa 		OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | 8);
2563a1c9e73aSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db[0].db.desc.addr, 0);
2564c4778b5dSHidetoshi Shimokawa 	bzero((void *)&db[1].db.immed[0], sizeof(db[1].db.immed));
256577ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db[2].db.desc.addr,
256603161bbcSDoug Rabson 	fwdma_bus_addr(it->buf, poffset) + sizeof(uint32_t));
256777ee030bSHidetoshi Shimokawa 
256877ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db[2].db.desc.cmd,
256977ee030bSHidetoshi Shimokawa 		OHCI_OUTPUT_LAST | OHCI_UPDATE | OHCI_BRANCH_ALWAYS);
257053f1eb86SHidetoshi Shimokawa #if 1
257177ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db[0].db.desc.res, 0);
257277ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db[2].db.desc.res, 0);
257353f1eb86SHidetoshi Shimokawa #endif
257477ee030bSHidetoshi Shimokawa 	return 0;
25753c60ba66SKatsushi Kobayashi }
2576c572b810SHidetoshi Shimokawa 
2577c572b810SHidetoshi Shimokawa int
257877ee030bSHidetoshi Shimokawa fwohci_add_rx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr,
257977ee030bSHidetoshi Shimokawa 		int poffset, struct fwdma_alloc *dummy_dma)
25803c60ba66SKatsushi Kobayashi {
2581c4778b5dSHidetoshi Shimokawa 	struct fwohcidb *db = db_tr->db;
258277ee030bSHidetoshi Shimokawa 	struct fw_xferq *ir;
258377ee030bSHidetoshi Shimokawa 	int i, ldesc;
258477ee030bSHidetoshi Shimokawa 	bus_addr_t dbuf[2];
25853c60ba66SKatsushi Kobayashi 	int dsiz[2];
25863c60ba66SKatsushi Kobayashi 
258777ee030bSHidetoshi Shimokawa 	ir = &dbch->xferq;
258877ee030bSHidetoshi Shimokawa 	if (ir->buf == NULL && (dbch->xferq.flag & FWXFERQ_EXTBUF) == 0) {
258977ee030bSHidetoshi Shimokawa 		db_tr->buf = fwdma_malloc_size(dbch->dmat, &db_tr->dma_map,
259077ee030bSHidetoshi Shimokawa 			ir->psize, &dbuf[0], BUS_DMA_NOWAIT);
259177ee030bSHidetoshi Shimokawa 		if (db_tr->buf == NULL)
259277ee030bSHidetoshi Shimokawa 			return(ENOMEM);
25933c60ba66SKatsushi Kobayashi 		db_tr->dbcnt = 1;
259477ee030bSHidetoshi Shimokawa 		dsiz[0] = ir->psize;
259577ee030bSHidetoshi Shimokawa 		bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
259677ee030bSHidetoshi Shimokawa 			BUS_DMASYNC_PREREAD);
25973c60ba66SKatsushi Kobayashi 	} else {
259877ee030bSHidetoshi Shimokawa 		db_tr->dbcnt = 0;
259977ee030bSHidetoshi Shimokawa 		if (dummy_dma != NULL) {
260003161bbcSDoug Rabson 			dsiz[db_tr->dbcnt] = sizeof(uint32_t);
260177ee030bSHidetoshi Shimokawa 			dbuf[db_tr->dbcnt++] = dummy_dma->bus_addr;
260277ee030bSHidetoshi Shimokawa 		}
260377ee030bSHidetoshi Shimokawa 		dsiz[db_tr->dbcnt] = ir->psize;
260477ee030bSHidetoshi Shimokawa 		if (ir->buf != NULL) {
260577ee030bSHidetoshi Shimokawa 			db_tr->buf = fwdma_v_addr(ir->buf, poffset);
260677ee030bSHidetoshi Shimokawa 			dbuf[db_tr->dbcnt] = fwdma_bus_addr( ir->buf, poffset);
260777ee030bSHidetoshi Shimokawa 		}
260877ee030bSHidetoshi Shimokawa 		db_tr->dbcnt++;
26093c60ba66SKatsushi Kobayashi 	}
26103c60ba66SKatsushi Kobayashi 	for(i = 0 ; i < db_tr->dbcnt ; i++){
261177ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[i].db.desc.addr, dbuf[i]);
261277ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[i].db.desc.cmd, OHCI_INPUT_MORE | dsiz[i]);
261377ee030bSHidetoshi Shimokawa 		if (ir->flag & FWXFERQ_STREAM) {
261477ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db[i].db.desc.cmd, OHCI_UPDATE);
26153c60ba66SKatsushi Kobayashi 		}
261677ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[i].db.desc.res, dsiz[i]);
26173c60ba66SKatsushi Kobayashi 	}
261877ee030bSHidetoshi Shimokawa 	ldesc = db_tr->dbcnt - 1;
261977ee030bSHidetoshi Shimokawa 	if (ir->flag & FWXFERQ_STREAM) {
262077ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_INPUT_LAST);
26213c60ba66SKatsushi Kobayashi 	}
262277ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_BRANCH_ALWAYS);
262377ee030bSHidetoshi Shimokawa 	return 0;
26243c60ba66SKatsushi Kobayashi }
2625c572b810SHidetoshi Shimokawa 
262677ee030bSHidetoshi Shimokawa 
262777ee030bSHidetoshi Shimokawa static int
262877ee030bSHidetoshi Shimokawa fwohci_arcv_swap(struct fw_pkt *fp, int len)
26293c60ba66SKatsushi Kobayashi {
263077ee030bSHidetoshi Shimokawa 	struct fw_pkt *fp0;
263103161bbcSDoug Rabson 	uint32_t ld0;
2632c4778b5dSHidetoshi Shimokawa 	int slen, hlen;
263377ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
263477ee030bSHidetoshi Shimokawa 	int i;
263577ee030bSHidetoshi Shimokawa #endif
26363c60ba66SKatsushi Kobayashi 
263777ee030bSHidetoshi Shimokawa 	ld0 = FWOHCI_DMA_READ(fp->mode.ld[0]);
263877ee030bSHidetoshi Shimokawa #if 0
263977ee030bSHidetoshi Shimokawa 	printf("ld0: x%08x\n", ld0);
264077ee030bSHidetoshi Shimokawa #endif
264177ee030bSHidetoshi Shimokawa 	fp0 = (struct fw_pkt *)&ld0;
2642c4778b5dSHidetoshi Shimokawa 	/* determine length to swap */
264377ee030bSHidetoshi Shimokawa 	switch (fp0->mode.common.tcode) {
264477ee030bSHidetoshi Shimokawa 	case FWTCODE_RREQQ:
264577ee030bSHidetoshi Shimokawa 	case FWTCODE_WRES:
264677ee030bSHidetoshi Shimokawa 	case FWTCODE_WREQQ:
264777ee030bSHidetoshi Shimokawa 	case FWTCODE_RRESQ:
264877ee030bSHidetoshi Shimokawa 	case FWOHCITCODE_PHY:
264977ee030bSHidetoshi Shimokawa 		slen = 12;
26503c60ba66SKatsushi Kobayashi 		break;
265177ee030bSHidetoshi Shimokawa 	case FWTCODE_RREQB:
265277ee030bSHidetoshi Shimokawa 	case FWTCODE_WREQB:
265377ee030bSHidetoshi Shimokawa 	case FWTCODE_LREQ:
265477ee030bSHidetoshi Shimokawa 	case FWTCODE_RRESB:
265577ee030bSHidetoshi Shimokawa 	case FWTCODE_LRES:
265677ee030bSHidetoshi Shimokawa 		slen = 16;
26573c60ba66SKatsushi Kobayashi 		break;
26583c60ba66SKatsushi Kobayashi 	default:
265977ee030bSHidetoshi Shimokawa 		printf("Unknown tcode %d\n", fp0->mode.common.tcode);
266077ee030bSHidetoshi Shimokawa 		return(0);
26613c60ba66SKatsushi Kobayashi 	}
2662c4778b5dSHidetoshi Shimokawa 	hlen = tinfo[fp0->mode.common.tcode].hdr_len;
2663c4778b5dSHidetoshi Shimokawa 	if (hlen > len) {
266477ee030bSHidetoshi Shimokawa 		if (firewire_debug)
266577ee030bSHidetoshi Shimokawa 			printf("splitted header\n");
2666c4778b5dSHidetoshi Shimokawa 		return(-hlen);
26673c60ba66SKatsushi Kobayashi 	}
266877ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
266977ee030bSHidetoshi Shimokawa 	for(i = 0; i < slen/4; i ++)
267077ee030bSHidetoshi Shimokawa 		fp->mode.ld[i] = FWOHCI_DMA_READ(fp->mode.ld[i]);
267177ee030bSHidetoshi Shimokawa #endif
2672c4778b5dSHidetoshi Shimokawa 	return(hlen);
26733c60ba66SKatsushi Kobayashi }
26743c60ba66SKatsushi Kobayashi 
26753c60ba66SKatsushi Kobayashi static int
267677ee030bSHidetoshi Shimokawa fwohci_get_plen(struct fwohci_softc *sc, struct fwohci_dbch *dbch, struct fw_pkt *fp)
26773c60ba66SKatsushi Kobayashi {
2678c4778b5dSHidetoshi Shimokawa 	struct tcode_info *info;
267977ee030bSHidetoshi Shimokawa 	int r;
26803c60ba66SKatsushi Kobayashi 
2681c4778b5dSHidetoshi Shimokawa 	info = &tinfo[fp->mode.common.tcode];
268203161bbcSDoug Rabson 	r = info->hdr_len + sizeof(uint32_t);
2683c4778b5dSHidetoshi Shimokawa 	if ((info->flag & FWTI_BLOCK_ASY) != 0)
268403161bbcSDoug Rabson 		r += roundup2(fp->mode.wreqb.len, sizeof(uint32_t));
2685c4778b5dSHidetoshi Shimokawa 
268603161bbcSDoug Rabson 	if (r == sizeof(uint32_t))
2687c4778b5dSHidetoshi Shimokawa 		/* XXX */
2688627d85fbSHidetoshi Shimokawa 		device_printf(sc->fc.dev, "Unknown tcode %d\n",
2689627d85fbSHidetoshi Shimokawa 						fp->mode.common.tcode);
2690c4778b5dSHidetoshi Shimokawa 
2691627d85fbSHidetoshi Shimokawa 	if (r > dbch->xferq.psize) {
2692627d85fbSHidetoshi Shimokawa 		device_printf(sc->fc.dev, "Invalid packet length %d\n", r);
2693627d85fbSHidetoshi Shimokawa 		/* panic ? */
2694627d85fbSHidetoshi Shimokawa 	}
2695c4778b5dSHidetoshi Shimokawa 
2696627d85fbSHidetoshi Shimokawa 	return r;
26973c60ba66SKatsushi Kobayashi }
26983c60ba66SKatsushi Kobayashi 
2699c572b810SHidetoshi Shimokawa static void
270077ee030bSHidetoshi Shimokawa fwohci_arcv_free_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr)
270177ee030bSHidetoshi Shimokawa {
2702c4778b5dSHidetoshi Shimokawa 	struct fwohcidb *db = &db_tr->db[0];
270377ee030bSHidetoshi Shimokawa 
270477ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_CLEAR(db->db.desc.depend, 0xf);
270577ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db->db.desc.res, dbch->xferq.psize);
270677ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_SET(dbch->bottom->db[0].db.desc.depend, 1);
270777ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
270877ee030bSHidetoshi Shimokawa 	dbch->bottom = db_tr;
270977ee030bSHidetoshi Shimokawa }
271077ee030bSHidetoshi Shimokawa 
271177ee030bSHidetoshi Shimokawa static void
2712c572b810SHidetoshi Shimokawa fwohci_arcv(struct fwohci_softc *sc, struct fwohci_dbch *dbch, int count)
27133c60ba66SKatsushi Kobayashi {
27143c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
271577ee030bSHidetoshi Shimokawa 	struct iovec vec[2];
271677ee030bSHidetoshi Shimokawa 	struct fw_pkt pktbuf;
271777ee030bSHidetoshi Shimokawa 	int nvec;
27183c60ba66SKatsushi Kobayashi 	struct fw_pkt *fp;
271903161bbcSDoug Rabson 	uint8_t *ld;
272003161bbcSDoug Rabson 	uint32_t stat, off, status;
27213c60ba66SKatsushi Kobayashi 	u_int spd;
272277ee030bSHidetoshi Shimokawa 	int len, plen, hlen, pcnt, offset;
27233c60ba66SKatsushi Kobayashi 	int s;
27243c60ba66SKatsushi Kobayashi 	caddr_t buf;
27253c60ba66SKatsushi Kobayashi 	int resCount;
27263c60ba66SKatsushi Kobayashi 
27273c60ba66SKatsushi Kobayashi 	if(&sc->arrq == dbch){
27283c60ba66SKatsushi Kobayashi 		off = OHCI_ARQOFF;
27293c60ba66SKatsushi Kobayashi 	}else if(&sc->arrs == dbch){
27303c60ba66SKatsushi Kobayashi 		off = OHCI_ARSOFF;
27313c60ba66SKatsushi Kobayashi 	}else{
27323c60ba66SKatsushi Kobayashi 		return;
27333c60ba66SKatsushi Kobayashi 	}
27343c60ba66SKatsushi Kobayashi 
27353c60ba66SKatsushi Kobayashi 	s = splfw();
27363c60ba66SKatsushi Kobayashi 	db_tr = dbch->top;
27373c60ba66SKatsushi Kobayashi 	pcnt = 0;
27383c60ba66SKatsushi Kobayashi 	/* XXX we cannot handle a packet which lies in more than two buf */
273977ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD);
274077ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE);
274177ee030bSHidetoshi Shimokawa 	status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) >> OHCI_STATUS_SHIFT;
274277ee030bSHidetoshi Shimokawa 	resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) & OHCI_COUNT_MASK;
274377ee030bSHidetoshi Shimokawa #if 0
274477ee030bSHidetoshi Shimokawa 	printf("status 0x%04x, resCount 0x%04x\n", status, resCount);
274577ee030bSHidetoshi Shimokawa #endif
274677ee030bSHidetoshi Shimokawa 	while (status & OHCI_CNTL_DMA_ACTIVE) {
274777ee030bSHidetoshi Shimokawa 		len = dbch->xferq.psize - resCount;
274803161bbcSDoug Rabson 		ld = (uint8_t *)db_tr->buf;
274977ee030bSHidetoshi Shimokawa 		if (dbch->pdb_tr == NULL) {
275077ee030bSHidetoshi Shimokawa 			len -= dbch->buf_offset;
275177ee030bSHidetoshi Shimokawa 			ld += dbch->buf_offset;
275277ee030bSHidetoshi Shimokawa 		}
275377ee030bSHidetoshi Shimokawa 		if (len > 0)
275477ee030bSHidetoshi Shimokawa 			bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
275577ee030bSHidetoshi Shimokawa 					BUS_DMASYNC_POSTREAD);
27563c60ba66SKatsushi Kobayashi 		while (len > 0 ) {
2757783058faSHidetoshi Shimokawa 			if (count >= 0 && count-- == 0)
2758783058faSHidetoshi Shimokawa 				goto out;
275977ee030bSHidetoshi Shimokawa 			if(dbch->pdb_tr != NULL){
276077ee030bSHidetoshi Shimokawa 				/* we have a fragment in previous buffer */
276177ee030bSHidetoshi Shimokawa 				int rlen;
27623c60ba66SKatsushi Kobayashi 
276377ee030bSHidetoshi Shimokawa 				offset = dbch->buf_offset;
276477ee030bSHidetoshi Shimokawa 				if (offset < 0)
276577ee030bSHidetoshi Shimokawa 					offset = - offset;
276677ee030bSHidetoshi Shimokawa 				buf = dbch->pdb_tr->buf + offset;
276777ee030bSHidetoshi Shimokawa 				rlen = dbch->xferq.psize - offset;
276877ee030bSHidetoshi Shimokawa 				if (firewire_debug)
276977ee030bSHidetoshi Shimokawa 					printf("rlen=%d, offset=%d\n",
277077ee030bSHidetoshi Shimokawa 						rlen, dbch->buf_offset);
277177ee030bSHidetoshi Shimokawa 				if (dbch->buf_offset < 0) {
277277ee030bSHidetoshi Shimokawa 					/* splitted in header, pull up */
277377ee030bSHidetoshi Shimokawa 					char *p;
277477ee030bSHidetoshi Shimokawa 
277577ee030bSHidetoshi Shimokawa 					p = (char *)&pktbuf;
277677ee030bSHidetoshi Shimokawa 					bcopy(buf, p, rlen);
277777ee030bSHidetoshi Shimokawa 					p += rlen;
277877ee030bSHidetoshi Shimokawa 					/* this must be too long but harmless */
277977ee030bSHidetoshi Shimokawa 					rlen = sizeof(pktbuf) - rlen;
278077ee030bSHidetoshi Shimokawa 					if (rlen < 0)
278177ee030bSHidetoshi Shimokawa 						printf("why rlen < 0\n");
278277ee030bSHidetoshi Shimokawa 					bcopy(db_tr->buf, p, rlen);
27833c60ba66SKatsushi Kobayashi 					ld += rlen;
27843c60ba66SKatsushi Kobayashi 					len -= rlen;
278577ee030bSHidetoshi Shimokawa 					hlen = fwohci_arcv_swap(&pktbuf, sizeof(pktbuf));
278677ee030bSHidetoshi Shimokawa 					if (hlen < 0) {
278777ee030bSHidetoshi Shimokawa 						printf("hlen < 0 shouldn't happen");
27883c60ba66SKatsushi Kobayashi 					}
278977ee030bSHidetoshi Shimokawa 					offset = sizeof(pktbuf);
279077ee030bSHidetoshi Shimokawa 					vec[0].iov_base = (char *)&pktbuf;
279177ee030bSHidetoshi Shimokawa 					vec[0].iov_len = offset;
27923c60ba66SKatsushi Kobayashi 				} else {
279377ee030bSHidetoshi Shimokawa 					/* splitted in payload */
279477ee030bSHidetoshi Shimokawa 					offset = rlen;
279577ee030bSHidetoshi Shimokawa 					vec[0].iov_base = buf;
279677ee030bSHidetoshi Shimokawa 					vec[0].iov_len = rlen;
279777ee030bSHidetoshi Shimokawa 				}
279877ee030bSHidetoshi Shimokawa 				fp=(struct fw_pkt *)vec[0].iov_base;
279977ee030bSHidetoshi Shimokawa 				nvec = 1;
280077ee030bSHidetoshi Shimokawa 			} else {
280177ee030bSHidetoshi Shimokawa 				/* no fragment in previous buffer */
28023c60ba66SKatsushi Kobayashi 				fp=(struct fw_pkt *)ld;
280377ee030bSHidetoshi Shimokawa 				hlen = fwohci_arcv_swap(fp, len);
280477ee030bSHidetoshi Shimokawa 				if (hlen == 0)
280577ee030bSHidetoshi Shimokawa 					/* XXX need reset */
280677ee030bSHidetoshi Shimokawa 					goto out;
280777ee030bSHidetoshi Shimokawa 				if (hlen < 0) {
280877ee030bSHidetoshi Shimokawa 					dbch->pdb_tr = db_tr;
280977ee030bSHidetoshi Shimokawa 					dbch->buf_offset = - dbch->buf_offset;
281077ee030bSHidetoshi Shimokawa 					/* sanity check */
281177ee030bSHidetoshi Shimokawa 					if (resCount != 0)
28125b50d9adSHidetoshi Shimokawa 						printf("resCount = %d !?\n",
28135b50d9adSHidetoshi Shimokawa 						    resCount);
28145b50d9adSHidetoshi Shimokawa 					/* XXX clear pdb_tr */
28153c60ba66SKatsushi Kobayashi 					goto out;
28163c60ba66SKatsushi Kobayashi 				}
281777ee030bSHidetoshi Shimokawa 				offset = 0;
281877ee030bSHidetoshi Shimokawa 				nvec = 0;
28193c60ba66SKatsushi Kobayashi 			}
282077ee030bSHidetoshi Shimokawa 			plen = fwohci_get_plen(sc, dbch, fp) - offset;
28213c60ba66SKatsushi Kobayashi 			if (plen < 0) {
282277ee030bSHidetoshi Shimokawa 				/* minimum header size + trailer
282377ee030bSHidetoshi Shimokawa 				= sizeof(fw_pkt) so this shouldn't happens */
2824c4778b5dSHidetoshi Shimokawa 				printf("plen(%d) is negative! offset=%d\n",
2825c4778b5dSHidetoshi Shimokawa 				    plen, offset);
28265b50d9adSHidetoshi Shimokawa 				/* XXX clear pdb_tr */
282777ee030bSHidetoshi Shimokawa 				goto out;
28283c60ba66SKatsushi Kobayashi 			}
282977ee030bSHidetoshi Shimokawa 			if (plen > 0) {
283077ee030bSHidetoshi Shimokawa 				len -= plen;
283177ee030bSHidetoshi Shimokawa 				if (len < 0) {
283277ee030bSHidetoshi Shimokawa 					dbch->pdb_tr = db_tr;
283377ee030bSHidetoshi Shimokawa 					if (firewire_debug)
283477ee030bSHidetoshi Shimokawa 						printf("splitted payload\n");
283577ee030bSHidetoshi Shimokawa 					/* sanity check */
283677ee030bSHidetoshi Shimokawa 					if (resCount != 0)
28375b50d9adSHidetoshi Shimokawa 						printf("resCount = %d !?\n",
28385b50d9adSHidetoshi Shimokawa 						    resCount);
28395b50d9adSHidetoshi Shimokawa 					/* XXX clear pdb_tr */
284077ee030bSHidetoshi Shimokawa 					goto out;
28413c60ba66SKatsushi Kobayashi 				}
284277ee030bSHidetoshi Shimokawa 				vec[nvec].iov_base = ld;
284377ee030bSHidetoshi Shimokawa 				vec[nvec].iov_len = plen;
284477ee030bSHidetoshi Shimokawa 				nvec ++;
28453c60ba66SKatsushi Kobayashi 				ld += plen;
28463c60ba66SKatsushi Kobayashi 			}
284703161bbcSDoug Rabson 			dbch->buf_offset = ld - (uint8_t *)db_tr->buf;
284877ee030bSHidetoshi Shimokawa 			if (nvec == 0)
284977ee030bSHidetoshi Shimokawa 				printf("nvec == 0\n");
285077ee030bSHidetoshi Shimokawa 
28513c60ba66SKatsushi Kobayashi /* DMA result-code will be written at the tail of packet */
285277ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
285377ee030bSHidetoshi Shimokawa 			stat = FWOHCI_DMA_READ(((struct fwohci_trailer *)(ld - sizeof(struct fwohci_trailer)))->stat) >> 16;
285477ee030bSHidetoshi Shimokawa #else
28553c60ba66SKatsushi Kobayashi 			stat = ((struct fwohci_trailer *)(ld - sizeof(struct fwohci_trailer)))->stat;
285677ee030bSHidetoshi Shimokawa #endif
285777ee030bSHidetoshi Shimokawa #if 0
2858c4778b5dSHidetoshi Shimokawa 			printf("plen: %d, stat %x\n",
2859c4778b5dSHidetoshi Shimokawa 			    plen ,stat);
286077ee030bSHidetoshi Shimokawa #endif
28613c60ba66SKatsushi Kobayashi 			spd = (stat >> 5) & 0x3;
28623c60ba66SKatsushi Kobayashi 			stat &= 0x1f;
28633c60ba66SKatsushi Kobayashi 			switch(stat){
28643c60ba66SKatsushi Kobayashi 			case FWOHCIEV_ACKPEND:
2865864d7e72SHidetoshi Shimokawa #if 0
286673aa55baSHidetoshi Shimokawa 				printf("fwohci_arcv: ack pending tcode=0x%x..\n", fp->mode.common.tcode);
28673c60ba66SKatsushi Kobayashi #endif
28683c60ba66SKatsushi Kobayashi 				/* fall through */
28693c60ba66SKatsushi Kobayashi 			case FWOHCIEV_ACKCOMPL:
2870c4778b5dSHidetoshi Shimokawa 			{
2871c4778b5dSHidetoshi Shimokawa 				struct fw_rcv_buf rb;
2872c4778b5dSHidetoshi Shimokawa 
287377ee030bSHidetoshi Shimokawa 				if ((vec[nvec-1].iov_len -=
287477ee030bSHidetoshi Shimokawa 					sizeof(struct fwohci_trailer)) == 0)
287577ee030bSHidetoshi Shimokawa 					nvec--;
2876c4778b5dSHidetoshi Shimokawa 				rb.fc = &sc->fc;
2877c4778b5dSHidetoshi Shimokawa 				rb.vec = vec;
2878c4778b5dSHidetoshi Shimokawa 				rb.nvec = nvec;
2879c4778b5dSHidetoshi Shimokawa 				rb.spd = spd;
2880c4778b5dSHidetoshi Shimokawa 				fw_rcv(&rb);
28813c60ba66SKatsushi Kobayashi 				break;
2882c4778b5dSHidetoshi Shimokawa 			}
28833c60ba66SKatsushi Kobayashi 			case FWOHCIEV_BUSRST:
28843c60ba66SKatsushi Kobayashi 				if (sc->fc.status != FWBUSRESET)
28853c60ba66SKatsushi Kobayashi 					printf("got BUSRST packet!?\n");
28863c60ba66SKatsushi Kobayashi 				break;
28873c60ba66SKatsushi Kobayashi 			default:
28883c60ba66SKatsushi Kobayashi 				device_printf(sc->fc.dev, "Async DMA Receive error err = %02x %s\n", stat, fwohcicode[stat]);
28893c60ba66SKatsushi Kobayashi #if 0 /* XXX */
28903c60ba66SKatsushi Kobayashi 				goto out;
28913c60ba66SKatsushi Kobayashi #endif
28923c60ba66SKatsushi Kobayashi 				break;
28933c60ba66SKatsushi Kobayashi 			}
28943c60ba66SKatsushi Kobayashi 			pcnt ++;
289577ee030bSHidetoshi Shimokawa 			if (dbch->pdb_tr != NULL) {
289677ee030bSHidetoshi Shimokawa 				fwohci_arcv_free_buf(dbch, dbch->pdb_tr);
289777ee030bSHidetoshi Shimokawa 				dbch->pdb_tr = NULL;
289877ee030bSHidetoshi Shimokawa 			}
289977ee030bSHidetoshi Shimokawa 
290077ee030bSHidetoshi Shimokawa 		}
29013c60ba66SKatsushi Kobayashi out:
29023c60ba66SKatsushi Kobayashi 		if (resCount == 0) {
29033c60ba66SKatsushi Kobayashi 			/* done on this buffer */
290477ee030bSHidetoshi Shimokawa 			if (dbch->pdb_tr == NULL) {
290577ee030bSHidetoshi Shimokawa 				fwohci_arcv_free_buf(dbch, db_tr);
29063c60ba66SKatsushi Kobayashi 				dbch->buf_offset = 0;
290777ee030bSHidetoshi Shimokawa 			} else
290877ee030bSHidetoshi Shimokawa 				if (dbch->pdb_tr != db_tr)
290977ee030bSHidetoshi Shimokawa 					printf("pdb_tr != db_tr\n");
291077ee030bSHidetoshi Shimokawa 			db_tr = STAILQ_NEXT(db_tr, link);
291177ee030bSHidetoshi Shimokawa 			status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res)
291277ee030bSHidetoshi Shimokawa 						>> OHCI_STATUS_SHIFT;
291377ee030bSHidetoshi Shimokawa 			resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res)
291477ee030bSHidetoshi Shimokawa 						& OHCI_COUNT_MASK;
291577ee030bSHidetoshi Shimokawa 			/* XXX check buffer overrun */
291677ee030bSHidetoshi Shimokawa 			dbch->top = db_tr;
29173c60ba66SKatsushi Kobayashi 		} else {
29183c60ba66SKatsushi Kobayashi 			dbch->buf_offset = dbch->xferq.psize - resCount;
29193c60ba66SKatsushi Kobayashi 			break;
29203c60ba66SKatsushi Kobayashi 		}
29213c60ba66SKatsushi Kobayashi 		/* XXX make sure DMA is not dead */
29223c60ba66SKatsushi Kobayashi 	}
29233c60ba66SKatsushi Kobayashi #if 0
29243c60ba66SKatsushi Kobayashi 	if (pcnt < 1)
29253c60ba66SKatsushi Kobayashi 		printf("fwohci_arcv: no packets\n");
29263c60ba66SKatsushi Kobayashi #endif
29273c60ba66SKatsushi Kobayashi 	splx(s);
29283c60ba66SKatsushi Kobayashi }
2929