13c60ba66SKatsushi Kobayashi /* 23c60ba66SKatsushi Kobayashi * Copyright (c) 1998-2002 Katsushi Kobayashi and Hidetoshi Shimokawa 33c60ba66SKatsushi Kobayashi * All rights reserved. 43c60ba66SKatsushi Kobayashi * 53c60ba66SKatsushi Kobayashi * Redistribution and use in source and binary forms, with or without 63c60ba66SKatsushi Kobayashi * modification, are permitted provided that the following conditions 73c60ba66SKatsushi Kobayashi * are met: 83c60ba66SKatsushi Kobayashi * 1. Redistributions of source code must retain the above copyright 93c60ba66SKatsushi Kobayashi * notice, this list of conditions and the following disclaimer. 103c60ba66SKatsushi Kobayashi * 2. Redistributions in binary form must reproduce the above copyright 113c60ba66SKatsushi Kobayashi * notice, this list of conditions and the following disclaimer in the 123c60ba66SKatsushi Kobayashi * documentation and/or other materials provided with the distribution. 133c60ba66SKatsushi Kobayashi * 3. All advertising materials mentioning features or use of this software 143c60ba66SKatsushi Kobayashi * must display the acknowledgement as bellow: 153c60ba66SKatsushi Kobayashi * 168da326fdSHidetoshi Shimokawa * This product includes software developed by K. Kobayashi and H. Shimokawa 173c60ba66SKatsushi Kobayashi * 183c60ba66SKatsushi Kobayashi * 4. The name of the author may not be used to endorse or promote products 193c60ba66SKatsushi Kobayashi * derived from this software without specific prior written permission. 203c60ba66SKatsushi Kobayashi * 213c60ba66SKatsushi Kobayashi * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 223c60ba66SKatsushi Kobayashi * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 233c60ba66SKatsushi Kobayashi * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 243c60ba66SKatsushi Kobayashi * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, 253c60ba66SKatsushi Kobayashi * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 263c60ba66SKatsushi Kobayashi * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 273c60ba66SKatsushi Kobayashi * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 283c60ba66SKatsushi Kobayashi * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 293c60ba66SKatsushi Kobayashi * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN 303c60ba66SKatsushi Kobayashi * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 313c60ba66SKatsushi Kobayashi * POSSIBILITY OF SUCH DAMAGE. 323c60ba66SKatsushi Kobayashi * 333c60ba66SKatsushi Kobayashi * $FreeBSD$ 343c60ba66SKatsushi Kobayashi * 353c60ba66SKatsushi Kobayashi */ 368da326fdSHidetoshi Shimokawa 373c60ba66SKatsushi Kobayashi #define ATRQ_CH 0 383c60ba66SKatsushi Kobayashi #define ATRS_CH 1 393c60ba66SKatsushi Kobayashi #define ARRQ_CH 2 403c60ba66SKatsushi Kobayashi #define ARRS_CH 3 413c60ba66SKatsushi Kobayashi #define ITX_CH 4 423c60ba66SKatsushi Kobayashi #define IRX_CH 0x24 433c60ba66SKatsushi Kobayashi 443c60ba66SKatsushi Kobayashi #include <sys/param.h> 455a7ba74dSHidetoshi Shimokawa #include <sys/proc.h> 463c60ba66SKatsushi Kobayashi #include <sys/systm.h> 473c60ba66SKatsushi Kobayashi #include <sys/types.h> 483c60ba66SKatsushi Kobayashi #include <sys/mbuf.h> 493c60ba66SKatsushi Kobayashi #include <sys/mman.h> 503c60ba66SKatsushi Kobayashi #include <sys/socket.h> 513c60ba66SKatsushi Kobayashi #include <sys/socketvar.h> 523c60ba66SKatsushi Kobayashi #include <sys/signalvar.h> 533c60ba66SKatsushi Kobayashi #include <sys/malloc.h> 543c60ba66SKatsushi Kobayashi #include <sys/uio.h> 553c60ba66SKatsushi Kobayashi #include <sys/sockio.h> 563c60ba66SKatsushi Kobayashi #include <sys/bus.h> 573c60ba66SKatsushi Kobayashi #include <sys/kernel.h> 583c60ba66SKatsushi Kobayashi #include <sys/conf.h> 593c60ba66SKatsushi Kobayashi 603c60ba66SKatsushi Kobayashi #include <machine/bus.h> 613c60ba66SKatsushi Kobayashi #include <machine/resource.h> 623c60ba66SKatsushi Kobayashi #include <sys/rman.h> 633c60ba66SKatsushi Kobayashi 643c60ba66SKatsushi Kobayashi #include <machine/cpufunc.h> /* for rdtsc proto for clock.h below */ 653c60ba66SKatsushi Kobayashi #include <machine/clock.h> 663c60ba66SKatsushi Kobayashi #include <pci/pcivar.h> 673c60ba66SKatsushi Kobayashi #include <pci/pcireg.h> 683c60ba66SKatsushi Kobayashi #include <vm/vm.h> 693c60ba66SKatsushi Kobayashi #include <vm/vm_extern.h> 703c60ba66SKatsushi Kobayashi #include <vm/pmap.h> /* for vtophys proto */ 713c60ba66SKatsushi Kobayashi 723c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire.h> 733c60ba66SKatsushi Kobayashi #include <dev/firewire/firewirereg.h> 743c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcireg.h> 753c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcivar.h> 763c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire_phy.h> 773c60ba66SKatsushi Kobayashi 780aaa9a23SHidetoshi Shimokawa #include <dev/firewire/iec68113.h> 790aaa9a23SHidetoshi Shimokawa 803c60ba66SKatsushi Kobayashi #undef OHCI_DEBUG 818da326fdSHidetoshi Shimokawa 823c60ba66SKatsushi Kobayashi static char dbcode[16][0x10]={"OUTM", "OUTL","INPM","INPL", 833c60ba66SKatsushi Kobayashi "STOR","LOAD","NOP ","STOP",}; 843c60ba66SKatsushi Kobayashi static char dbkey[8][0x10]={"ST0", "ST1","ST2","ST3", 853c60ba66SKatsushi Kobayashi "UNDEF","REG","SYS","DEV"}; 863c60ba66SKatsushi Kobayashi char fwohcicode[32][0x20]={ 873c60ba66SKatsushi Kobayashi "No stat","Undef","long","miss Ack err", 883c60ba66SKatsushi Kobayashi "underrun","overrun","desc err", "data read err", 893c60ba66SKatsushi Kobayashi "data write err","bus reset","timeout","tcode err", 903c60ba66SKatsushi Kobayashi "Undef","Undef","unknown event","flushed", 913c60ba66SKatsushi Kobayashi "Undef","ack complete","ack pend","Undef", 923c60ba66SKatsushi Kobayashi "ack busy_X","ack busy_A","ack busy_B","Undef", 933c60ba66SKatsushi Kobayashi "Undef","Undef","Undef","ack tardy", 943c60ba66SKatsushi Kobayashi "Undef","ack data_err","ack type_err",""}; 953c60ba66SKatsushi Kobayashi #define MAX_SPEED 2 963c60ba66SKatsushi Kobayashi extern char linkspeed[MAX_SPEED+1][0x10]; 973c60ba66SKatsushi Kobayashi static char dbcond[4][0x10]={"NEV","C=1", "C=0", "ALL"}; 983c60ba66SKatsushi Kobayashi u_int32_t tagbit[4] = { 1 << 28, 1 << 29, 1 << 30, 1 << 31}; 993c60ba66SKatsushi Kobayashi 1003c60ba66SKatsushi Kobayashi static struct tcode_info tinfo[] = { 1013c60ba66SKatsushi Kobayashi /* hdr_len block flag*/ 1023c60ba66SKatsushi Kobayashi /* 0 WREQQ */ {16, FWTI_REQ | FWTI_TLABEL}, 1033c60ba66SKatsushi Kobayashi /* 1 WREQB */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY}, 1043c60ba66SKatsushi Kobayashi /* 2 WRES */ {12, FWTI_RES}, 1053c60ba66SKatsushi Kobayashi /* 3 XXX */ { 0, 0}, 1063c60ba66SKatsushi Kobayashi /* 4 RREQQ */ {12, FWTI_REQ | FWTI_TLABEL}, 1073c60ba66SKatsushi Kobayashi /* 5 RREQB */ {16, FWTI_REQ | FWTI_TLABEL}, 1083c60ba66SKatsushi Kobayashi /* 6 RRESQ */ {16, FWTI_RES}, 1093c60ba66SKatsushi Kobayashi /* 7 RRESB */ {16, FWTI_RES | FWTI_BLOCK_ASY}, 1103c60ba66SKatsushi Kobayashi /* 8 CYCS */ { 0, 0}, 1113c60ba66SKatsushi Kobayashi /* 9 LREQ */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY}, 1123c60ba66SKatsushi Kobayashi /* a STREAM */ { 4, FWTI_REQ | FWTI_BLOCK_STR}, 1133c60ba66SKatsushi Kobayashi /* b LRES */ {16, FWTI_RES | FWTI_BLOCK_ASY}, 1143c60ba66SKatsushi Kobayashi /* c XXX */ { 0, 0}, 1153c60ba66SKatsushi Kobayashi /* d XXX */ { 0, 0}, 1163c60ba66SKatsushi Kobayashi /* e PHY */ {12, FWTI_REQ}, 1173c60ba66SKatsushi Kobayashi /* f XXX */ { 0, 0} 1183c60ba66SKatsushi Kobayashi }; 1193c60ba66SKatsushi Kobayashi 1203c60ba66SKatsushi Kobayashi #define OHCI_WRITE_SIGMASK 0xffff0000 1213c60ba66SKatsushi Kobayashi #define OHCI_READ_SIGMASK 0xffff0000 1223c60ba66SKatsushi Kobayashi 1233c60ba66SKatsushi Kobayashi #define OWRITE(sc, r, x) bus_space_write_4((sc)->bst, (sc)->bsh, (r), (x)) 1243c60ba66SKatsushi Kobayashi #define OREAD(sc, r) bus_space_read_4((sc)->bst, (sc)->bsh, (r)) 1253c60ba66SKatsushi Kobayashi 1263c60ba66SKatsushi Kobayashi static void fwohci_ibr __P((struct firewire_comm *)); 1273c60ba66SKatsushi Kobayashi static void fwohci_db_init __P((struct fwohci_dbch *)); 1283c60ba66SKatsushi Kobayashi static void fwohci_db_free __P((struct fwohci_dbch *)); 129783058faSHidetoshi Shimokawa static void fwohci_arcv __P((struct fwohci_softc *, struct fwohci_dbch *, int)); 130783058faSHidetoshi Shimokawa static void fwohci_ircv __P((struct fwohci_softc *, struct fwohci_dbch *, int)); 1313c60ba66SKatsushi Kobayashi static void fwohci_txd __P((struct fwohci_softc *, struct fwohci_dbch *)); 1323c60ba66SKatsushi Kobayashi static void fwohci_start_atq __P((struct firewire_comm *)); 1333c60ba66SKatsushi Kobayashi static void fwohci_start_ats __P((struct firewire_comm *)); 1343c60ba66SKatsushi Kobayashi static void fwohci_start __P((struct fwohci_softc *, struct fwohci_dbch *)); 1353c60ba66SKatsushi Kobayashi static void fwohci_drain_atq __P((struct firewire_comm *, struct fw_xfer *)); 1363c60ba66SKatsushi Kobayashi static void fwohci_drain_ats __P((struct firewire_comm *, struct fw_xfer *)); 1373c60ba66SKatsushi Kobayashi static void fwohci_drain __P((struct firewire_comm *, struct fw_xfer *, struct fwohci_dbch *)); 1383c60ba66SKatsushi Kobayashi static u_int32_t fwphy_wrdata __P(( struct fwohci_softc *, u_int32_t, u_int32_t)); 1393c60ba66SKatsushi Kobayashi static u_int32_t fwphy_rddata __P(( struct fwohci_softc *, u_int32_t)); 1403c60ba66SKatsushi Kobayashi static int fwohci_rx_enable __P((struct fwohci_softc *, struct fwohci_dbch *)); 1413c60ba66SKatsushi Kobayashi static int fwohci_tx_enable __P((struct fwohci_softc *, struct fwohci_dbch *)); 1423c60ba66SKatsushi Kobayashi static int fwohci_irx_enable __P((struct firewire_comm *, int)); 1433c60ba66SKatsushi Kobayashi static int fwohci_irxpp_enable __P((struct firewire_comm *, int)); 1443c60ba66SKatsushi Kobayashi static int fwohci_irxbuf_enable __P((struct firewire_comm *, int)); 1453c60ba66SKatsushi Kobayashi static int fwohci_irx_disable __P((struct firewire_comm *, int)); 1463c60ba66SKatsushi Kobayashi static void fwohci_irx_post __P((struct firewire_comm *, u_int32_t *)); 1473c60ba66SKatsushi Kobayashi static int fwohci_itxbuf_enable __P((struct firewire_comm *, int)); 1483c60ba66SKatsushi Kobayashi static int fwohci_itx_disable __P((struct firewire_comm *, int)); 1493c60ba66SKatsushi Kobayashi static void fwohci_timeout __P((void *)); 1503c60ba66SKatsushi Kobayashi static void fwohci_poll __P((struct firewire_comm *, int, int)); 1513c60ba66SKatsushi Kobayashi static void fwohci_set_intr __P((struct firewire_comm *, int)); 1523c60ba66SKatsushi Kobayashi static int fwohci_add_rx_buf __P((struct fwohcidb_tr *, unsigned short, int, void *, void *)); 1533c60ba66SKatsushi Kobayashi static int fwohci_add_tx_buf __P((struct fwohcidb_tr *, unsigned short, int, void *)); 1543c60ba66SKatsushi Kobayashi static void dump_db __P((struct fwohci_softc *, u_int32_t)); 1553c60ba66SKatsushi Kobayashi static void print_db __P((volatile struct fwohcidb *, u_int32_t , u_int32_t)); 1563c60ba66SKatsushi Kobayashi static void dump_dma __P((struct fwohci_softc *, u_int32_t)); 1573c60ba66SKatsushi Kobayashi static u_int32_t fwohci_cyctimer __P((struct firewire_comm *)); 1583c60ba66SKatsushi Kobayashi static void fwohci_rbuf_update __P((struct fwohci_softc *, int)); 1593c60ba66SKatsushi Kobayashi static void fwohci_tbuf_update __P((struct fwohci_softc *, int)); 1603c60ba66SKatsushi Kobayashi void fwohci_txbufdb __P((struct fwohci_softc *, int , struct fw_bulkxfer *)); 1613c60ba66SKatsushi Kobayashi 1623c60ba66SKatsushi Kobayashi /* 1633c60ba66SKatsushi Kobayashi * memory allocated for DMA programs 1643c60ba66SKatsushi Kobayashi */ 1653c60ba66SKatsushi Kobayashi #define DMA_PROG_ALLOC (8 * PAGE_SIZE) 1663c60ba66SKatsushi Kobayashi 1673c60ba66SKatsushi Kobayashi /* #define NDB 1024 */ 1683c60ba66SKatsushi Kobayashi #define NDB FWMAXQUEUE 1693c60ba66SKatsushi Kobayashi #define NDVDB (DVBUF * NDB) 1703c60ba66SKatsushi Kobayashi 1713c60ba66SKatsushi Kobayashi #define OHCI_VERSION 0x00 1723c60ba66SKatsushi Kobayashi #define OHCI_CROMHDR 0x18 1733c60ba66SKatsushi Kobayashi #define OHCI_BUS_OPT 0x20 1743c60ba66SKatsushi Kobayashi #define OHCI_BUSIRMC (1 << 31) 1753c60ba66SKatsushi Kobayashi #define OHCI_BUSCMC (1 << 30) 1763c60ba66SKatsushi Kobayashi #define OHCI_BUSISC (1 << 29) 1773c60ba66SKatsushi Kobayashi #define OHCI_BUSBMC (1 << 28) 1783c60ba66SKatsushi Kobayashi #define OHCI_BUSPMC (1 << 27) 1793c60ba66SKatsushi Kobayashi #define OHCI_BUSFNC OHCI_BUSIRMC | OHCI_BUSCMC | OHCI_BUSISC |\ 1803c60ba66SKatsushi Kobayashi OHCI_BUSBMC | OHCI_BUSPMC 1813c60ba66SKatsushi Kobayashi 1823c60ba66SKatsushi Kobayashi #define OHCI_EUID_HI 0x24 1833c60ba66SKatsushi Kobayashi #define OHCI_EUID_LO 0x28 1843c60ba66SKatsushi Kobayashi 1853c60ba66SKatsushi Kobayashi #define OHCI_CROMPTR 0x34 1863c60ba66SKatsushi Kobayashi #define OHCI_HCCCTL 0x50 1873c60ba66SKatsushi Kobayashi #define OHCI_HCCCTLCLR 0x54 1883c60ba66SKatsushi Kobayashi #define OHCI_AREQHI 0x100 1893c60ba66SKatsushi Kobayashi #define OHCI_AREQHICLR 0x104 1903c60ba66SKatsushi Kobayashi #define OHCI_AREQLO 0x108 1913c60ba66SKatsushi Kobayashi #define OHCI_AREQLOCLR 0x10c 1923c60ba66SKatsushi Kobayashi #define OHCI_PREQHI 0x110 1933c60ba66SKatsushi Kobayashi #define OHCI_PREQHICLR 0x114 1943c60ba66SKatsushi Kobayashi #define OHCI_PREQLO 0x118 1953c60ba66SKatsushi Kobayashi #define OHCI_PREQLOCLR 0x11c 1963c60ba66SKatsushi Kobayashi #define OHCI_PREQUPPER 0x120 1973c60ba66SKatsushi Kobayashi 1983c60ba66SKatsushi Kobayashi #define OHCI_SID_BUF 0x64 1993c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT 0x68 2003c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT_MASK 0xffc 2013c60ba66SKatsushi Kobayashi 2023c60ba66SKatsushi Kobayashi #define OHCI_IT_STAT 0x90 2033c60ba66SKatsushi Kobayashi #define OHCI_IT_STATCLR 0x94 2043c60ba66SKatsushi Kobayashi #define OHCI_IT_MASK 0x98 2053c60ba66SKatsushi Kobayashi #define OHCI_IT_MASKCLR 0x9c 2063c60ba66SKatsushi Kobayashi 2073c60ba66SKatsushi Kobayashi #define OHCI_IR_STAT 0xa0 2083c60ba66SKatsushi Kobayashi #define OHCI_IR_STATCLR 0xa4 2093c60ba66SKatsushi Kobayashi #define OHCI_IR_MASK 0xa8 2103c60ba66SKatsushi Kobayashi #define OHCI_IR_MASKCLR 0xac 2113c60ba66SKatsushi Kobayashi 2123c60ba66SKatsushi Kobayashi #define OHCI_LNKCTL 0xe0 2133c60ba66SKatsushi Kobayashi #define OHCI_LNKCTLCLR 0xe4 2143c60ba66SKatsushi Kobayashi 2153c60ba66SKatsushi Kobayashi #define OHCI_PHYACCESS 0xec 2163c60ba66SKatsushi Kobayashi #define OHCI_CYCLETIMER 0xf0 2173c60ba66SKatsushi Kobayashi 2183c60ba66SKatsushi Kobayashi #define OHCI_DMACTL(off) (off) 2193c60ba66SKatsushi Kobayashi #define OHCI_DMACTLCLR(off) (off + 4) 2203c60ba66SKatsushi Kobayashi #define OHCI_DMACMD(off) (off + 0xc) 2213c60ba66SKatsushi Kobayashi #define OHCI_DMAMATCH(off) (off + 0x10) 2223c60ba66SKatsushi Kobayashi 2233c60ba66SKatsushi Kobayashi #define OHCI_ATQOFF 0x180 2243c60ba66SKatsushi Kobayashi #define OHCI_ATQCTL OHCI_ATQOFF 2253c60ba66SKatsushi Kobayashi #define OHCI_ATQCTLCLR (OHCI_ATQOFF + 4) 2263c60ba66SKatsushi Kobayashi #define OHCI_ATQCMD (OHCI_ATQOFF + 0xc) 2273c60ba66SKatsushi Kobayashi #define OHCI_ATQMATCH (OHCI_ATQOFF + 0x10) 2283c60ba66SKatsushi Kobayashi 2293c60ba66SKatsushi Kobayashi #define OHCI_ATSOFF 0x1a0 2303c60ba66SKatsushi Kobayashi #define OHCI_ATSCTL OHCI_ATSOFF 2313c60ba66SKatsushi Kobayashi #define OHCI_ATSCTLCLR (OHCI_ATSOFF + 4) 2323c60ba66SKatsushi Kobayashi #define OHCI_ATSCMD (OHCI_ATSOFF + 0xc) 2333c60ba66SKatsushi Kobayashi #define OHCI_ATSMATCH (OHCI_ATSOFF + 0x10) 2343c60ba66SKatsushi Kobayashi 2353c60ba66SKatsushi Kobayashi #define OHCI_ARQOFF 0x1c0 2363c60ba66SKatsushi Kobayashi #define OHCI_ARQCTL OHCI_ARQOFF 2373c60ba66SKatsushi Kobayashi #define OHCI_ARQCTLCLR (OHCI_ARQOFF + 4) 2383c60ba66SKatsushi Kobayashi #define OHCI_ARQCMD (OHCI_ARQOFF + 0xc) 2393c60ba66SKatsushi Kobayashi #define OHCI_ARQMATCH (OHCI_ARQOFF + 0x10) 2403c60ba66SKatsushi Kobayashi 2413c60ba66SKatsushi Kobayashi #define OHCI_ARSOFF 0x1e0 2423c60ba66SKatsushi Kobayashi #define OHCI_ARSCTL OHCI_ARSOFF 2433c60ba66SKatsushi Kobayashi #define OHCI_ARSCTLCLR (OHCI_ARSOFF + 4) 2443c60ba66SKatsushi Kobayashi #define OHCI_ARSCMD (OHCI_ARSOFF + 0xc) 2453c60ba66SKatsushi Kobayashi #define OHCI_ARSMATCH (OHCI_ARSOFF + 0x10) 2463c60ba66SKatsushi Kobayashi 2473c60ba66SKatsushi Kobayashi #define OHCI_ITOFF(CH) (0x200 + 0x10 * (CH)) 2483c60ba66SKatsushi Kobayashi #define OHCI_ITCTL(CH) (OHCI_ITOFF(CH)) 2493c60ba66SKatsushi Kobayashi #define OHCI_ITCTLCLR(CH) (OHCI_ITOFF(CH) + 4) 2503c60ba66SKatsushi Kobayashi #define OHCI_ITCMD(CH) (OHCI_ITOFF(CH) + 0xc) 2513c60ba66SKatsushi Kobayashi 2523c60ba66SKatsushi Kobayashi #define OHCI_IROFF(CH) (0x400 + 0x20 * (CH)) 2533c60ba66SKatsushi Kobayashi #define OHCI_IRCTL(CH) (OHCI_IROFF(CH)) 2543c60ba66SKatsushi Kobayashi #define OHCI_IRCTLCLR(CH) (OHCI_IROFF(CH) + 4) 2553c60ba66SKatsushi Kobayashi #define OHCI_IRCMD(CH) (OHCI_IROFF(CH) + 0xc) 2563c60ba66SKatsushi Kobayashi #define OHCI_IRMATCH(CH) (OHCI_IROFF(CH) + 0x10) 2573c60ba66SKatsushi Kobayashi 2583c60ba66SKatsushi Kobayashi d_ioctl_t fwohci_ioctl; 2593c60ba66SKatsushi Kobayashi 2603c60ba66SKatsushi Kobayashi /* 2613c60ba66SKatsushi Kobayashi * Communication with PHY device 2623c60ba66SKatsushi Kobayashi */ 263c572b810SHidetoshi Shimokawa static u_int32_t 264c572b810SHidetoshi Shimokawa fwphy_wrdata( struct fwohci_softc *sc, u_int32_t addr, u_int32_t data) 2653c60ba66SKatsushi Kobayashi { 2663c60ba66SKatsushi Kobayashi u_int32_t fun; 2673c60ba66SKatsushi Kobayashi 2683c60ba66SKatsushi Kobayashi addr &= 0xf; 2693c60ba66SKatsushi Kobayashi data &= 0xff; 2703c60ba66SKatsushi Kobayashi 2713c60ba66SKatsushi Kobayashi fun = (PHYDEV_WRCMD | (addr << PHYDEV_REGADDR) | (data << PHYDEV_WRDATA)); 2723c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PHYACCESS, fun); 2733c60ba66SKatsushi Kobayashi DELAY(100); 2743c60ba66SKatsushi Kobayashi 2753c60ba66SKatsushi Kobayashi return(fwphy_rddata( sc, addr)); 2763c60ba66SKatsushi Kobayashi } 2773c60ba66SKatsushi Kobayashi 2783c60ba66SKatsushi Kobayashi static u_int32_t 2793c60ba66SKatsushi Kobayashi fwohci_set_bus_manager(struct firewire_comm *fc, u_int node) 2803c60ba66SKatsushi Kobayashi { 2813c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 2823c60ba66SKatsushi Kobayashi int i; 2833c60ba66SKatsushi Kobayashi u_int32_t bm; 2843c60ba66SKatsushi Kobayashi 2853c60ba66SKatsushi Kobayashi #define OHCI_CSR_DATA 0x0c 2863c60ba66SKatsushi Kobayashi #define OHCI_CSR_COMP 0x10 2873c60ba66SKatsushi Kobayashi #define OHCI_CSR_CONT 0x14 2883c60ba66SKatsushi Kobayashi #define OHCI_BUS_MANAGER_ID 0 2893c60ba66SKatsushi Kobayashi 2903c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_DATA, node); 2913c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_COMP, 0x3f); 2923c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_CONT, OHCI_BUS_MANAGER_ID); 2933c60ba66SKatsushi Kobayashi for (i = 0; !(OREAD(sc, OHCI_CSR_CONT) & (1<<31)) && (i < 1000); i++) 2944ed65ce9SHidetoshi Shimokawa DELAY(10); 2953c60ba66SKatsushi Kobayashi bm = OREAD(sc, OHCI_CSR_DATA); 29617c3d42cSHidetoshi Shimokawa if((bm & 0x3f) == 0x3f) 2973c60ba66SKatsushi Kobayashi bm = node; 29817c3d42cSHidetoshi Shimokawa if (bootverbose) 29917c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, 30017c3d42cSHidetoshi Shimokawa "fw_set_bus_manager: %d->%d (loop=%d)\n", bm, node, i); 3013c60ba66SKatsushi Kobayashi 3023c60ba66SKatsushi Kobayashi return(bm); 3033c60ba66SKatsushi Kobayashi } 3043c60ba66SKatsushi Kobayashi 305c572b810SHidetoshi Shimokawa static u_int32_t 306c572b810SHidetoshi Shimokawa fwphy_rddata(struct fwohci_softc *sc, u_int addr) 3073c60ba66SKatsushi Kobayashi { 308e4b13179SHidetoshi Shimokawa u_int32_t fun, stat; 309e4b13179SHidetoshi Shimokawa u_int i, retry = 0; 3103c60ba66SKatsushi Kobayashi 3113c60ba66SKatsushi Kobayashi addr &= 0xf; 312e4b13179SHidetoshi Shimokawa #define MAX_RETRY 100 313e4b13179SHidetoshi Shimokawa again: 314e4b13179SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_REG_FAIL); 3153c60ba66SKatsushi Kobayashi fun = PHYDEV_RDCMD | (addr << PHYDEV_REGADDR); 3163c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PHYACCESS, fun); 317e4b13179SHidetoshi Shimokawa for ( i = 0 ; i < MAX_RETRY ; i ++ ){ 3183c60ba66SKatsushi Kobayashi fun = OREAD(sc, OHCI_PHYACCESS); 3193c60ba66SKatsushi Kobayashi if ((fun & PHYDEV_RDCMD) == 0 && (fun & PHYDEV_RDDONE) != 0) 3203c60ba66SKatsushi Kobayashi break; 3214ed65ce9SHidetoshi Shimokawa DELAY(100); 3223c60ba66SKatsushi Kobayashi } 323e4b13179SHidetoshi Shimokawa if(i >= MAX_RETRY) { 3244ed65ce9SHidetoshi Shimokawa if (bootverbose) 3254ed65ce9SHidetoshi Shimokawa device_printf(sc->fc.dev, "phy read failed(1).\n"); 3261f2361f8SHidetoshi Shimokawa if (++retry < MAX_RETRY) { 3274ed65ce9SHidetoshi Shimokawa DELAY(100); 3281f2361f8SHidetoshi Shimokawa goto again; 3291f2361f8SHidetoshi Shimokawa } 330e4b13179SHidetoshi Shimokawa } 331e4b13179SHidetoshi Shimokawa /* Make sure that SCLK is started */ 332e4b13179SHidetoshi Shimokawa stat = OREAD(sc, FWOHCI_INTSTAT); 333e4b13179SHidetoshi Shimokawa if ((stat & OHCI_INT_REG_FAIL) != 0 || 334e4b13179SHidetoshi Shimokawa ((fun >> PHYDEV_REGADDR) & 0xf) != addr) { 3354ed65ce9SHidetoshi Shimokawa if (bootverbose) 3364ed65ce9SHidetoshi Shimokawa device_printf(sc->fc.dev, "phy read failed(2).\n"); 337e4b13179SHidetoshi Shimokawa if (++retry < MAX_RETRY) { 3384ed65ce9SHidetoshi Shimokawa DELAY(100); 339e4b13179SHidetoshi Shimokawa goto again; 340e4b13179SHidetoshi Shimokawa } 341e4b13179SHidetoshi Shimokawa } 342e4b13179SHidetoshi Shimokawa if (bootverbose || retry >= MAX_RETRY) 343e4b13179SHidetoshi Shimokawa device_printf(sc->fc.dev, 344e4b13179SHidetoshi Shimokawa "fwphy_rddata: loop=%d, retry=%d\n", i, retry); 345e4b13179SHidetoshi Shimokawa #undef MAX_RETRY 3463c60ba66SKatsushi Kobayashi return((fun >> PHYDEV_RDDATA )& 0xff); 3473c60ba66SKatsushi Kobayashi } 3483c60ba66SKatsushi Kobayashi /* Device specific ioctl. */ 3493c60ba66SKatsushi Kobayashi int 3503c60ba66SKatsushi Kobayashi fwohci_ioctl (dev_t dev, u_long cmd, caddr_t data, int flag, fw_proc *td) 3513c60ba66SKatsushi Kobayashi { 3523c60ba66SKatsushi Kobayashi struct firewire_softc *sc; 3533c60ba66SKatsushi Kobayashi struct fwohci_softc *fc; 3543c60ba66SKatsushi Kobayashi int unit = DEV2UNIT(dev); 3553c60ba66SKatsushi Kobayashi int err = 0; 3563c60ba66SKatsushi Kobayashi struct fw_reg_req_t *reg = (struct fw_reg_req_t *) data; 3573c60ba66SKatsushi Kobayashi u_int32_t *dmach = (u_int32_t *) data; 3583c60ba66SKatsushi Kobayashi 3593c60ba66SKatsushi Kobayashi sc = devclass_get_softc(firewire_devclass, unit); 3603c60ba66SKatsushi Kobayashi if(sc == NULL){ 3613c60ba66SKatsushi Kobayashi return(EINVAL); 3623c60ba66SKatsushi Kobayashi } 3633c60ba66SKatsushi Kobayashi fc = (struct fwohci_softc *)sc->fc; 3643c60ba66SKatsushi Kobayashi 3653c60ba66SKatsushi Kobayashi if (!data) 3663c60ba66SKatsushi Kobayashi return(EINVAL); 3673c60ba66SKatsushi Kobayashi 3683c60ba66SKatsushi Kobayashi switch (cmd) { 3693c60ba66SKatsushi Kobayashi case FWOHCI_WRREG: 3703c60ba66SKatsushi Kobayashi #define OHCI_MAX_REG 0x800 3713c60ba66SKatsushi Kobayashi if(reg->addr <= OHCI_MAX_REG){ 3723c60ba66SKatsushi Kobayashi OWRITE(fc, reg->addr, reg->data); 3733c60ba66SKatsushi Kobayashi reg->data = OREAD(fc, reg->addr); 3743c60ba66SKatsushi Kobayashi }else{ 3753c60ba66SKatsushi Kobayashi err = EINVAL; 3763c60ba66SKatsushi Kobayashi } 3773c60ba66SKatsushi Kobayashi break; 3783c60ba66SKatsushi Kobayashi case FWOHCI_RDREG: 3793c60ba66SKatsushi Kobayashi if(reg->addr <= OHCI_MAX_REG){ 3803c60ba66SKatsushi Kobayashi reg->data = OREAD(fc, reg->addr); 3813c60ba66SKatsushi Kobayashi }else{ 3823c60ba66SKatsushi Kobayashi err = EINVAL; 3833c60ba66SKatsushi Kobayashi } 3843c60ba66SKatsushi Kobayashi break; 3853c60ba66SKatsushi Kobayashi /* Read DMA descriptors for debug */ 3863c60ba66SKatsushi Kobayashi case DUMPDMA: 3873c60ba66SKatsushi Kobayashi if(*dmach <= OHCI_MAX_DMA_CH ){ 3883c60ba66SKatsushi Kobayashi dump_dma(fc, *dmach); 3893c60ba66SKatsushi Kobayashi dump_db(fc, *dmach); 3903c60ba66SKatsushi Kobayashi }else{ 3913c60ba66SKatsushi Kobayashi err = EINVAL; 3923c60ba66SKatsushi Kobayashi } 3933c60ba66SKatsushi Kobayashi break; 3943c60ba66SKatsushi Kobayashi default: 3953c60ba66SKatsushi Kobayashi break; 3963c60ba66SKatsushi Kobayashi } 3973c60ba66SKatsushi Kobayashi return err; 3983c60ba66SKatsushi Kobayashi } 399c572b810SHidetoshi Shimokawa 400d0fd7bc6SHidetoshi Shimokawa static int 401d0fd7bc6SHidetoshi Shimokawa fwohci_probe_phy(struct fwohci_softc *sc, device_t dev) 4023c60ba66SKatsushi Kobayashi { 403d0fd7bc6SHidetoshi Shimokawa u_int32_t reg, reg2; 404d0fd7bc6SHidetoshi Shimokawa int e1394a = 1; 405d0fd7bc6SHidetoshi Shimokawa /* 406d0fd7bc6SHidetoshi Shimokawa * probe PHY parameters 407d0fd7bc6SHidetoshi Shimokawa * 0. to prove PHY version, whether compliance of 1394a. 408d0fd7bc6SHidetoshi Shimokawa * 1. to probe maximum speed supported by the PHY and 409d0fd7bc6SHidetoshi Shimokawa * number of port supported by core-logic. 410d0fd7bc6SHidetoshi Shimokawa * It is not actually available port on your PC . 411d0fd7bc6SHidetoshi Shimokawa */ 412d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS); 413d0fd7bc6SHidetoshi Shimokawa #if 0 414d0fd7bc6SHidetoshi Shimokawa /* XXX wait for SCLK. */ 415d0fd7bc6SHidetoshi Shimokawa DELAY(100000); 416d0fd7bc6SHidetoshi Shimokawa #endif 417d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, FW_PHY_SPD_REG); 418d0fd7bc6SHidetoshi Shimokawa 419d0fd7bc6SHidetoshi Shimokawa if((reg >> 5) != 7 ){ 420d0fd7bc6SHidetoshi Shimokawa sc->fc.mode &= ~FWPHYASYST; 421d0fd7bc6SHidetoshi Shimokawa sc->fc.nport = reg & FW_PHY_NP; 422d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = reg & FW_PHY_SPD >> 6; 423d0fd7bc6SHidetoshi Shimokawa if (sc->fc.speed > MAX_SPEED) { 424d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "invalid speed %d (fixed to %d).\n", 425d0fd7bc6SHidetoshi Shimokawa sc->fc.speed, MAX_SPEED); 426d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = MAX_SPEED; 427d0fd7bc6SHidetoshi Shimokawa } 428d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 42994b6f028SHidetoshi Shimokawa "Phy 1394 only %s, %d ports.\n", 43094b6f028SHidetoshi Shimokawa linkspeed[sc->fc.speed], sc->fc.nport); 431d0fd7bc6SHidetoshi Shimokawa }else{ 432d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_rddata(sc, FW_PHY_ESPD_REG); 433d0fd7bc6SHidetoshi Shimokawa sc->fc.mode |= FWPHYASYST; 434d0fd7bc6SHidetoshi Shimokawa sc->fc.nport = reg & FW_PHY_NP; 435d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = (reg2 & FW_PHY_ESPD) >> 5; 436d0fd7bc6SHidetoshi Shimokawa if (sc->fc.speed > MAX_SPEED) { 437d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "invalid speed %d (fixed to %d).\n", 438d0fd7bc6SHidetoshi Shimokawa sc->fc.speed, MAX_SPEED); 439d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = MAX_SPEED; 440d0fd7bc6SHidetoshi Shimokawa } 441d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 44294b6f028SHidetoshi Shimokawa "Phy 1394a available %s, %d ports.\n", 44394b6f028SHidetoshi Shimokawa linkspeed[sc->fc.speed], sc->fc.nport); 444d0fd7bc6SHidetoshi Shimokawa 445d0fd7bc6SHidetoshi Shimokawa /* check programPhyEnable */ 446d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_rddata(sc, 5); 447d0fd7bc6SHidetoshi Shimokawa #if 0 448d0fd7bc6SHidetoshi Shimokawa if (e1394a && (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_PRPHY)) { 449d0fd7bc6SHidetoshi Shimokawa #else /* XXX force to enable 1394a */ 450d0fd7bc6SHidetoshi Shimokawa if (e1394a) { 451d0fd7bc6SHidetoshi Shimokawa #endif 452d0fd7bc6SHidetoshi Shimokawa if (bootverbose) 453d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 454d0fd7bc6SHidetoshi Shimokawa "Enable 1394a Enhancements\n"); 455d0fd7bc6SHidetoshi Shimokawa /* enable EAA EMC */ 456d0fd7bc6SHidetoshi Shimokawa reg2 |= 0x03; 457d0fd7bc6SHidetoshi Shimokawa /* set aPhyEnhanceEnable */ 458d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_PHYEN); 459d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_PRPHY); 460d0fd7bc6SHidetoshi Shimokawa } else { 461d0fd7bc6SHidetoshi Shimokawa /* for safe */ 462d0fd7bc6SHidetoshi Shimokawa reg2 &= ~0x83; 463d0fd7bc6SHidetoshi Shimokawa } 464d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_wrdata(sc, 5, reg2); 465d0fd7bc6SHidetoshi Shimokawa } 466d0fd7bc6SHidetoshi Shimokawa 467d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, FW_PHY_SPD_REG); 468d0fd7bc6SHidetoshi Shimokawa if((reg >> 5) == 7 ){ 469d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, 4); 470d0fd7bc6SHidetoshi Shimokawa reg |= 1 << 6; 471d0fd7bc6SHidetoshi Shimokawa fwphy_wrdata(sc, 4, reg); 472d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, 4); 473d0fd7bc6SHidetoshi Shimokawa } 474d0fd7bc6SHidetoshi Shimokawa return 0; 475d0fd7bc6SHidetoshi Shimokawa } 476d0fd7bc6SHidetoshi Shimokawa 477d0fd7bc6SHidetoshi Shimokawa 478d0fd7bc6SHidetoshi Shimokawa void 479d0fd7bc6SHidetoshi Shimokawa fwohci_reset(struct fwohci_softc *sc, device_t dev) 480d0fd7bc6SHidetoshi Shimokawa { 48194b6f028SHidetoshi Shimokawa int i, max_rec, speed; 4823c60ba66SKatsushi Kobayashi u_int32_t reg, reg2; 4833c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 484d0fd7bc6SHidetoshi Shimokawa 485d0fd7bc6SHidetoshi Shimokawa /* Disable interrupt */ 486d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, ~0); 487d0fd7bc6SHidetoshi Shimokawa 488d0fd7bc6SHidetoshi Shimokawa /* Now stopping all DMA channel */ 489d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN); 490d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN); 491d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 492d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 493d0fd7bc6SHidetoshi Shimokawa 494d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASKCLR, ~0); 495d0fd7bc6SHidetoshi Shimokawa for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 496d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN); 497d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN); 498d0fd7bc6SHidetoshi Shimokawa } 499d0fd7bc6SHidetoshi Shimokawa 500d0fd7bc6SHidetoshi Shimokawa /* FLUSH FIFO and reset Transmitter/Reciever */ 501d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET); 502d0fd7bc6SHidetoshi Shimokawa if (bootverbose) 503d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "resetting OHCI..."); 504d0fd7bc6SHidetoshi Shimokawa i = 0; 505d0fd7bc6SHidetoshi Shimokawa while(OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_RESET) { 506d0fd7bc6SHidetoshi Shimokawa if (i++ > 100) break; 507d0fd7bc6SHidetoshi Shimokawa DELAY(1000); 508d0fd7bc6SHidetoshi Shimokawa } 509d0fd7bc6SHidetoshi Shimokawa if (bootverbose) 510d0fd7bc6SHidetoshi Shimokawa printf("done (loop=%d)\n", i); 511d0fd7bc6SHidetoshi Shimokawa 51294b6f028SHidetoshi Shimokawa /* Probe phy */ 51394b6f028SHidetoshi Shimokawa fwohci_probe_phy(sc, dev); 51494b6f028SHidetoshi Shimokawa 51594b6f028SHidetoshi Shimokawa /* Probe link */ 516d0fd7bc6SHidetoshi Shimokawa reg = OREAD(sc, OHCI_BUS_OPT); 517d0fd7bc6SHidetoshi Shimokawa reg2 = reg | OHCI_BUSFNC; 51894b6f028SHidetoshi Shimokawa max_rec = (reg & 0x0000f000) >> 12; 51994b6f028SHidetoshi Shimokawa speed = (reg & 0x00000007); 52094b6f028SHidetoshi Shimokawa device_printf(dev, "Link %s, max_rec %d bytes.\n", 52194b6f028SHidetoshi Shimokawa linkspeed[speed], MAXREC(max_rec)); 52294b6f028SHidetoshi Shimokawa /* XXX fix max_rec */ 52394b6f028SHidetoshi Shimokawa sc->fc.maxrec = sc->fc.speed + 8; 52494b6f028SHidetoshi Shimokawa if (max_rec != sc->fc.maxrec) { 52594b6f028SHidetoshi Shimokawa reg2 = (reg2 & 0xffff0fff) | (sc->fc.maxrec << 12); 52694b6f028SHidetoshi Shimokawa device_printf(dev, "max_rec %d -> %d\n", 52794b6f028SHidetoshi Shimokawa MAXREC(max_rec), MAXREC(sc->fc.maxrec)); 52894b6f028SHidetoshi Shimokawa } 529d0fd7bc6SHidetoshi Shimokawa if (bootverbose) 530d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "BUS_OPT 0x%x -> 0x%x\n", reg, reg2); 531d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_BUS_OPT, reg2); 532d0fd7bc6SHidetoshi Shimokawa 53394b6f028SHidetoshi Shimokawa /* Initialize registers */ 534d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_CROMHDR, sc->fc.config_rom[0]); 535d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_CROMPTR, vtophys(&sc->fc.config_rom[0])); 536d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_BIGEND); 537d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_POSTWR); 538d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_SID_BUF, vtophys(sc->fc.sid_buf)); 539d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_SID); 540d0fd7bc6SHidetoshi Shimokawa fw_busreset(&sc->fc); 5419339321dSHidetoshi Shimokawa 54294b6f028SHidetoshi Shimokawa /* Enable link */ 54394b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LINKEN); 54494b6f028SHidetoshi Shimokawa 54594b6f028SHidetoshi Shimokawa /* Force to start async RX DMA */ 5469339321dSHidetoshi Shimokawa sc->arrq.xferq.flag &= ~FWXFERQ_RUNNING; 5479339321dSHidetoshi Shimokawa sc->arrs.xferq.flag &= ~FWXFERQ_RUNNING; 548d0fd7bc6SHidetoshi Shimokawa fwohci_rx_enable(sc, &sc->arrq); 549d0fd7bc6SHidetoshi Shimokawa fwohci_rx_enable(sc, &sc->arrs); 550d0fd7bc6SHidetoshi Shimokawa 55194b6f028SHidetoshi Shimokawa /* Initialize async TX */ 55294b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD); 55394b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD); 55494b6f028SHidetoshi Shimokawa /* AT Retries */ 55594b6f028SHidetoshi Shimokawa OWRITE(sc, FWOHCI_RETRY, 55694b6f028SHidetoshi Shimokawa /* CycleLimit PhyRespRetries ATRespRetries ATReqRetries */ 55794b6f028SHidetoshi Shimokawa (0xffff << 16 ) | (0x0f << 8) | (0x0f << 4) | 0x0f) ; 558d0fd7bc6SHidetoshi Shimokawa for( i = 0, db_tr = sc->atrq.top; i < sc->atrq.ndb ; 559d0fd7bc6SHidetoshi Shimokawa i ++, db_tr = STAILQ_NEXT(db_tr, link)){ 560d0fd7bc6SHidetoshi Shimokawa db_tr->xfer = NULL; 561d0fd7bc6SHidetoshi Shimokawa } 562d0fd7bc6SHidetoshi Shimokawa for( i = 0, db_tr = sc->atrs.top; i < sc->atrs.ndb ; 563d0fd7bc6SHidetoshi Shimokawa i ++, db_tr = STAILQ_NEXT(db_tr, link)){ 564d0fd7bc6SHidetoshi Shimokawa db_tr->xfer = NULL; 565d0fd7bc6SHidetoshi Shimokawa } 566d0fd7bc6SHidetoshi Shimokawa 56794b6f028SHidetoshi Shimokawa 56894b6f028SHidetoshi Shimokawa /* Enable interrupt */ 569d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, 570d0fd7bc6SHidetoshi Shimokawa OHCI_INT_ERR | OHCI_INT_PHY_SID 571d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS 572d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS 573d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_PHY_BUS_R | OHCI_INT_PW_ERR); 574d0fd7bc6SHidetoshi Shimokawa fwohci_set_intr(&sc->fc, 1); 575d0fd7bc6SHidetoshi Shimokawa 576d0fd7bc6SHidetoshi Shimokawa } 577d0fd7bc6SHidetoshi Shimokawa 578d0fd7bc6SHidetoshi Shimokawa int 579d0fd7bc6SHidetoshi Shimokawa fwohci_init(struct fwohci_softc *sc, device_t dev) 580d0fd7bc6SHidetoshi Shimokawa { 581d0fd7bc6SHidetoshi Shimokawa int i; 582d0fd7bc6SHidetoshi Shimokawa u_int32_t reg; 583c547b896SHidetoshi Shimokawa u_int8_t ui[8]; 5843c60ba66SKatsushi Kobayashi 5853c60ba66SKatsushi Kobayashi reg = OREAD(sc, OHCI_VERSION); 5863c60ba66SKatsushi Kobayashi device_printf(dev, "OHCI version %x.%x (ROM=%d)\n", 5873c60ba66SKatsushi Kobayashi (reg>>16) & 0xff, reg & 0xff, (reg>>24) & 1); 5883c60ba66SKatsushi Kobayashi 5897054e848SHidetoshi Shimokawa /* Available Isochrounous DMA channel probe */ 5907054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASK, 0xffffffff); 5917054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASK, 0xffffffff); 5927054e848SHidetoshi Shimokawa reg = OREAD(sc, OHCI_IT_MASK) & OREAD(sc, OHCI_IR_MASK); 5937054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASKCLR, 0xffffffff); 5947054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASKCLR, 0xffffffff); 5957054e848SHidetoshi Shimokawa for (i = 0; i < 0x20; i++) 5967054e848SHidetoshi Shimokawa if ((reg & (1 << i)) == 0) 5977054e848SHidetoshi Shimokawa break; 5983c60ba66SKatsushi Kobayashi sc->fc.nisodma = i; 5993c60ba66SKatsushi Kobayashi device_printf(dev, "No. of Isochronous channel is %d.\n", i); 6003c60ba66SKatsushi Kobayashi 6013c60ba66SKatsushi Kobayashi sc->fc.arq = &sc->arrq.xferq; 6023c60ba66SKatsushi Kobayashi sc->fc.ars = &sc->arrs.xferq; 6033c60ba66SKatsushi Kobayashi sc->fc.atq = &sc->atrq.xferq; 6043c60ba66SKatsushi Kobayashi sc->fc.ats = &sc->atrs.xferq; 6053c60ba66SKatsushi Kobayashi 6063c60ba66SKatsushi Kobayashi sc->arrq.xferq.start = NULL; 6073c60ba66SKatsushi Kobayashi sc->arrs.xferq.start = NULL; 6083c60ba66SKatsushi Kobayashi sc->atrq.xferq.start = fwohci_start_atq; 6093c60ba66SKatsushi Kobayashi sc->atrs.xferq.start = fwohci_start_ats; 6103c60ba66SKatsushi Kobayashi 6113c60ba66SKatsushi Kobayashi sc->arrq.xferq.drain = NULL; 6123c60ba66SKatsushi Kobayashi sc->arrs.xferq.drain = NULL; 6133c60ba66SKatsushi Kobayashi sc->atrq.xferq.drain = fwohci_drain_atq; 6143c60ba66SKatsushi Kobayashi sc->atrs.xferq.drain = fwohci_drain_ats; 6153c60ba66SKatsushi Kobayashi 6163c60ba66SKatsushi Kobayashi sc->arrq.ndesc = 1; 6173c60ba66SKatsushi Kobayashi sc->arrs.ndesc = 1; 618645394e6SHidetoshi Shimokawa sc->atrq.ndesc = 8; /* equal to maximum of mbuf chains */ 619645394e6SHidetoshi Shimokawa sc->atrs.ndesc = 2; 6203c60ba66SKatsushi Kobayashi 6213c60ba66SKatsushi Kobayashi sc->arrq.ndb = NDB; 6223c60ba66SKatsushi Kobayashi sc->arrs.ndb = NDB / 2; 6233c60ba66SKatsushi Kobayashi sc->atrq.ndb = NDB; 6243c60ba66SKatsushi Kobayashi sc->atrs.ndb = NDB / 2; 6253c60ba66SKatsushi Kobayashi 6263c60ba66SKatsushi Kobayashi sc->arrq.dummy = NULL; 6273c60ba66SKatsushi Kobayashi sc->arrs.dummy = NULL; 6283c60ba66SKatsushi Kobayashi sc->atrq.dummy = NULL; 6293c60ba66SKatsushi Kobayashi sc->atrs.dummy = NULL; 6303c60ba66SKatsushi Kobayashi for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 6313c60ba66SKatsushi Kobayashi sc->fc.it[i] = &sc->it[i].xferq; 6323c60ba66SKatsushi Kobayashi sc->fc.ir[i] = &sc->ir[i].xferq; 6333c60ba66SKatsushi Kobayashi sc->it[i].ndb = 0; 6343c60ba66SKatsushi Kobayashi sc->ir[i].ndb = 0; 6353c60ba66SKatsushi Kobayashi } 6363c60ba66SKatsushi Kobayashi 6373c60ba66SKatsushi Kobayashi sc->fc.tcode = tinfo; 6383c60ba66SKatsushi Kobayashi 6395166f1dfSHidetoshi Shimokawa sc->cromptr = (u_int32_t *) malloc(CROMSIZE * 2, M_FW, M_NOWAIT); 6403c60ba66SKatsushi Kobayashi 6413c60ba66SKatsushi Kobayashi if(sc->cromptr == NULL){ 6421f2361f8SHidetoshi Shimokawa device_printf(dev, "cromptr alloc failed."); 6433c60ba66SKatsushi Kobayashi return ENOMEM; 6443c60ba66SKatsushi Kobayashi } 6453c60ba66SKatsushi Kobayashi sc->fc.dev = dev; 6463c60ba66SKatsushi Kobayashi sc->fc.config_rom = &(sc->cromptr[CROMSIZE/4]); 6473c60ba66SKatsushi Kobayashi 6483c60ba66SKatsushi Kobayashi sc->fc.config_rom[1] = 0x31333934; 6493c60ba66SKatsushi Kobayashi sc->fc.config_rom[2] = 0xf000a002; 6503c60ba66SKatsushi Kobayashi sc->fc.config_rom[3] = OREAD(sc, OHCI_EUID_HI); 6513c60ba66SKatsushi Kobayashi sc->fc.config_rom[4] = OREAD(sc, OHCI_EUID_LO); 6523c60ba66SKatsushi Kobayashi sc->fc.config_rom[5] = 0; 6533c60ba66SKatsushi Kobayashi sc->fc.config_rom[0] = (4 << 24) | (5 << 16); 6543c60ba66SKatsushi Kobayashi 6553c60ba66SKatsushi Kobayashi sc->fc.config_rom[0] |= fw_crc16(&sc->fc.config_rom[1], 5*4); 6563c60ba66SKatsushi Kobayashi 6573c60ba66SKatsushi Kobayashi 6583c60ba66SKatsushi Kobayashi /* SID recieve buffer must allign 2^11 */ 6593c60ba66SKatsushi Kobayashi #define OHCI_SIDSIZE (1 << 11) 6605166f1dfSHidetoshi Shimokawa sc->fc.sid_buf = (u_int32_t *) malloc(OHCI_SIDSIZE, M_FW, M_NOWAIT); 6611f2361f8SHidetoshi Shimokawa if (sc->fc.sid_buf == NULL) { 6621f2361f8SHidetoshi Shimokawa device_printf(dev, "sid_buf alloc failed.\n"); 6631f2361f8SHidetoshi Shimokawa return ENOMEM; 6641f2361f8SHidetoshi Shimokawa } 665878db892SHidetoshi Shimokawa if (((vm_offset_t) sc->fc.sid_buf & (OHCI_SIDSIZE - 1)) != 0) { 66616e0f484SHidetoshi Shimokawa device_printf(dev, "sid_buf(%p) not aligned.\n", 66716e0f484SHidetoshi Shimokawa sc->fc.sid_buf); 66816e0f484SHidetoshi Shimokawa return ENOMEM; 66916e0f484SHidetoshi Shimokawa } 6703c60ba66SKatsushi Kobayashi 6713c60ba66SKatsushi Kobayashi fwohci_db_init(&sc->arrq); 6721f2361f8SHidetoshi Shimokawa if ((sc->arrq.flags & FWOHCI_DBCH_INIT) == 0) 6731f2361f8SHidetoshi Shimokawa return ENOMEM; 6741f2361f8SHidetoshi Shimokawa 6753c60ba66SKatsushi Kobayashi fwohci_db_init(&sc->arrs); 6761f2361f8SHidetoshi Shimokawa if ((sc->arrs.flags & FWOHCI_DBCH_INIT) == 0) 6771f2361f8SHidetoshi Shimokawa return ENOMEM; 6783c60ba66SKatsushi Kobayashi 6793c60ba66SKatsushi Kobayashi fwohci_db_init(&sc->atrq); 6801f2361f8SHidetoshi Shimokawa if ((sc->atrq.flags & FWOHCI_DBCH_INIT) == 0) 6811f2361f8SHidetoshi Shimokawa return ENOMEM; 6821f2361f8SHidetoshi Shimokawa 6833c60ba66SKatsushi Kobayashi fwohci_db_init(&sc->atrs); 6841f2361f8SHidetoshi Shimokawa if ((sc->atrs.flags & FWOHCI_DBCH_INIT) == 0) 6851f2361f8SHidetoshi Shimokawa return ENOMEM; 6863c60ba66SKatsushi Kobayashi 687c547b896SHidetoshi Shimokawa sc->fc.eui.hi = OREAD(sc, FWOHCIGUID_H); 688c547b896SHidetoshi Shimokawa sc->fc.eui.lo = OREAD(sc, FWOHCIGUID_L); 689c547b896SHidetoshi Shimokawa for( i = 0 ; i < 8 ; i ++) 690c547b896SHidetoshi Shimokawa ui[i] = FW_EUI64_BYTE(&sc->fc.eui,i); 6913c60ba66SKatsushi Kobayashi device_printf(dev, "EUI64 %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n", 692c547b896SHidetoshi Shimokawa ui[0], ui[1], ui[2], ui[3], ui[4], ui[5], ui[6], ui[7]); 693c547b896SHidetoshi Shimokawa 6943c60ba66SKatsushi Kobayashi sc->fc.ioctl = fwohci_ioctl; 6953c60ba66SKatsushi Kobayashi sc->fc.cyctimer = fwohci_cyctimer; 6963c60ba66SKatsushi Kobayashi sc->fc.set_bmr = fwohci_set_bus_manager; 6973c60ba66SKatsushi Kobayashi sc->fc.ibr = fwohci_ibr; 6983c60ba66SKatsushi Kobayashi sc->fc.irx_enable = fwohci_irx_enable; 6993c60ba66SKatsushi Kobayashi sc->fc.irx_disable = fwohci_irx_disable; 7003c60ba66SKatsushi Kobayashi 7013c60ba66SKatsushi Kobayashi sc->fc.itx_enable = fwohci_itxbuf_enable; 7023c60ba66SKatsushi Kobayashi sc->fc.itx_disable = fwohci_itx_disable; 7033c60ba66SKatsushi Kobayashi sc->fc.irx_post = fwohci_irx_post; 7043c60ba66SKatsushi Kobayashi sc->fc.itx_post = NULL; 7053c60ba66SKatsushi Kobayashi sc->fc.timeout = fwohci_timeout; 7063c60ba66SKatsushi Kobayashi sc->fc.poll = fwohci_poll; 7073c60ba66SKatsushi Kobayashi sc->fc.set_intr = fwohci_set_intr; 708c572b810SHidetoshi Shimokawa 709d0fd7bc6SHidetoshi Shimokawa fw_init(&sc->fc); 710d0fd7bc6SHidetoshi Shimokawa fwohci_reset(sc, dev); 7113c60ba66SKatsushi Kobayashi 712d0fd7bc6SHidetoshi Shimokawa return 0; 7133c60ba66SKatsushi Kobayashi } 714c572b810SHidetoshi Shimokawa 715c572b810SHidetoshi Shimokawa void 716c572b810SHidetoshi Shimokawa fwohci_timeout(void *arg) 7173c60ba66SKatsushi Kobayashi { 7183c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 7193c60ba66SKatsushi Kobayashi 7203c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)arg; 7213c60ba66SKatsushi Kobayashi } 722c572b810SHidetoshi Shimokawa 723c572b810SHidetoshi Shimokawa u_int32_t 724c572b810SHidetoshi Shimokawa fwohci_cyctimer(struct firewire_comm *fc) 7253c60ba66SKatsushi Kobayashi { 7263c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 7273c60ba66SKatsushi Kobayashi return(OREAD(sc, OHCI_CYCLETIMER)); 7283c60ba66SKatsushi Kobayashi } 7293c60ba66SKatsushi Kobayashi 7301f2361f8SHidetoshi Shimokawa int 7311f2361f8SHidetoshi Shimokawa fwohci_detach(struct fwohci_softc *sc, device_t dev) 7321f2361f8SHidetoshi Shimokawa { 7331f2361f8SHidetoshi Shimokawa int i; 7341f2361f8SHidetoshi Shimokawa 7351f2361f8SHidetoshi Shimokawa if (sc->fc.sid_buf != NULL) 7365166f1dfSHidetoshi Shimokawa free((void *)(uintptr_t)sc->fc.sid_buf, M_FW); 7371f2361f8SHidetoshi Shimokawa if (sc->cromptr != NULL) 7385166f1dfSHidetoshi Shimokawa free((void *)sc->cromptr, M_FW); 7391f2361f8SHidetoshi Shimokawa 7401f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->arrq); 7411f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->arrs); 7421f2361f8SHidetoshi Shimokawa 7431f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->atrq); 7441f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->atrs); 7451f2361f8SHidetoshi Shimokawa 7461f2361f8SHidetoshi Shimokawa for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 7471f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->it[i]); 7481f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->ir[i]); 7491f2361f8SHidetoshi Shimokawa } 7501f2361f8SHidetoshi Shimokawa 7511f2361f8SHidetoshi Shimokawa return 0; 7521f2361f8SHidetoshi Shimokawa } 7531f2361f8SHidetoshi Shimokawa 754d6105b60SHidetoshi Shimokawa #define LAST_DB(dbtr, db) do { \ 755d6105b60SHidetoshi Shimokawa struct fwohcidb_tr *_dbtr = (dbtr); \ 756d6105b60SHidetoshi Shimokawa int _cnt = _dbtr->dbcnt; \ 757d6105b60SHidetoshi Shimokawa db = &_dbtr->db[ (_cnt > 2) ? (_cnt -1) : 0]; \ 758d6105b60SHidetoshi Shimokawa } while (0) 759d6105b60SHidetoshi Shimokawa 760c572b810SHidetoshi Shimokawa static void 761c572b810SHidetoshi Shimokawa fwohci_start(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 7623c60ba66SKatsushi Kobayashi { 7633c60ba66SKatsushi Kobayashi int i, s; 7643c60ba66SKatsushi Kobayashi int tcode, hdr_len, hdr_off, len; 7653c60ba66SKatsushi Kobayashi int fsegment = -1; 7663c60ba66SKatsushi Kobayashi u_int32_t off; 7673c60ba66SKatsushi Kobayashi struct fw_xfer *xfer; 7683c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 7693c60ba66SKatsushi Kobayashi volatile struct fwohci_txpkthdr *ohcifp; 7703c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 7713c60ba66SKatsushi Kobayashi volatile struct fwohcidb *db; 7723c60ba66SKatsushi Kobayashi struct mbuf *m; 7733c60ba66SKatsushi Kobayashi struct tcode_info *info; 774d6105b60SHidetoshi Shimokawa static int maxdesc=0; 7753c60ba66SKatsushi Kobayashi 7763c60ba66SKatsushi Kobayashi if(&sc->atrq == dbch){ 7773c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 7783c60ba66SKatsushi Kobayashi }else if(&sc->atrs == dbch){ 7793c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 7803c60ba66SKatsushi Kobayashi }else{ 7813c60ba66SKatsushi Kobayashi return; 7823c60ba66SKatsushi Kobayashi } 7833c60ba66SKatsushi Kobayashi 7843c60ba66SKatsushi Kobayashi if (dbch->flags & FWOHCI_DBCH_FULL) 7853c60ba66SKatsushi Kobayashi return; 7863c60ba66SKatsushi Kobayashi 7873c60ba66SKatsushi Kobayashi s = splfw(); 7883c60ba66SKatsushi Kobayashi db_tr = dbch->top; 7893c60ba66SKatsushi Kobayashi txloop: 7903c60ba66SKatsushi Kobayashi xfer = STAILQ_FIRST(&dbch->xferq.q); 7913c60ba66SKatsushi Kobayashi if(xfer == NULL){ 7923c60ba66SKatsushi Kobayashi goto kick; 7933c60ba66SKatsushi Kobayashi } 7943c60ba66SKatsushi Kobayashi if(dbch->xferq.queued == 0 ){ 7953c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "TX queue empty\n"); 7963c60ba66SKatsushi Kobayashi } 7973c60ba66SKatsushi Kobayashi STAILQ_REMOVE_HEAD(&dbch->xferq.q, link); 7983c60ba66SKatsushi Kobayashi db_tr->xfer = xfer; 7993c60ba66SKatsushi Kobayashi xfer->state = FWXF_START; 8003c60ba66SKatsushi Kobayashi dbch->xferq.packets++; 8013c60ba66SKatsushi Kobayashi 8023c60ba66SKatsushi Kobayashi fp = (struct fw_pkt *)(xfer->send.buf + xfer->send.off); 8033c60ba66SKatsushi Kobayashi tcode = fp->mode.common.tcode; 8043c60ba66SKatsushi Kobayashi 8053c60ba66SKatsushi Kobayashi ohcifp = (volatile struct fwohci_txpkthdr *) db_tr->db[1].db.immed; 8063c60ba66SKatsushi Kobayashi info = &tinfo[tcode]; 8073c60ba66SKatsushi Kobayashi hdr_len = hdr_off = info->hdr_len; 8083c60ba66SKatsushi Kobayashi /* fw_asyreq must pass valid send.len */ 8093c60ba66SKatsushi Kobayashi len = xfer->send.len; 8103c60ba66SKatsushi Kobayashi for( i = 0 ; i < hdr_off ; i+= 4){ 8113c60ba66SKatsushi Kobayashi ohcifp->mode.ld[i/4] = ntohl(fp->mode.ld[i/4]); 8123c60ba66SKatsushi Kobayashi } 8133c60ba66SKatsushi Kobayashi ohcifp->mode.common.spd = xfer->spd; 8143c60ba66SKatsushi Kobayashi if (tcode == FWTCODE_STREAM ){ 8153c60ba66SKatsushi Kobayashi hdr_len = 8; 8163c60ba66SKatsushi Kobayashi ohcifp->mode.stream.len = ntohs(fp->mode.stream.len); 8173c60ba66SKatsushi Kobayashi } else if (tcode == FWTCODE_PHY) { 8183c60ba66SKatsushi Kobayashi hdr_len = 12; 8193c60ba66SKatsushi Kobayashi ohcifp->mode.ld[1] = ntohl(fp->mode.ld[1]); 8203c60ba66SKatsushi Kobayashi ohcifp->mode.ld[2] = ntohl(fp->mode.ld[2]); 8213c60ba66SKatsushi Kobayashi ohcifp->mode.common.spd = 0; 8223c60ba66SKatsushi Kobayashi ohcifp->mode.common.tcode = FWOHCITCODE_PHY; 8233c60ba66SKatsushi Kobayashi } else { 8243c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.dst = ntohs(fp->mode.hdr.dst); 8253c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.srcbus = OHCI_ASYSRCBUS; 8263c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.tlrt |= FWRETRY_X; 8273c60ba66SKatsushi Kobayashi } 8283c60ba66SKatsushi Kobayashi db = &db_tr->db[0]; 82953f1eb86SHidetoshi Shimokawa db->db.desc.control = OHCI_OUTPUT_MORE | OHCI_KEY_ST2; 83053f1eb86SHidetoshi Shimokawa db->db.desc.reqcount = hdr_len; 8313c60ba66SKatsushi Kobayashi db->db.desc.status = 0; 8323c60ba66SKatsushi Kobayashi /* Specify bound timer of asy. responce */ 8333c60ba66SKatsushi Kobayashi if(&sc->atrs == dbch){ 8343c60ba66SKatsushi Kobayashi db->db.desc.count 8353c60ba66SKatsushi Kobayashi = (OREAD(sc, OHCI_CYCLETIMER) >> 12) + (1 << 13); 8363c60ba66SKatsushi Kobayashi } 8373c60ba66SKatsushi Kobayashi 8383c60ba66SKatsushi Kobayashi db_tr->dbcnt = 2; 8393c60ba66SKatsushi Kobayashi db = &db_tr->db[db_tr->dbcnt]; 8403c60ba66SKatsushi Kobayashi if(len > hdr_off){ 8413c60ba66SKatsushi Kobayashi if (xfer->mbuf == NULL) { 8423c60ba66SKatsushi Kobayashi db->db.desc.addr 8433c60ba66SKatsushi Kobayashi = vtophys(xfer->send.buf + xfer->send.off) + hdr_off; 84453f1eb86SHidetoshi Shimokawa db->db.desc.control = OHCI_OUTPUT_MORE; 84553f1eb86SHidetoshi Shimokawa db->db.desc.reqcount = len - hdr_off; 8463c60ba66SKatsushi Kobayashi db->db.desc.status = 0; 8473c60ba66SKatsushi Kobayashi 8483c60ba66SKatsushi Kobayashi db_tr->dbcnt++; 8493c60ba66SKatsushi Kobayashi } else { 8505a7ba74dSHidetoshi Shimokawa int mchain=0; 8513c60ba66SKatsushi Kobayashi /* XXX we assume mbuf chain is shorter than ndesc */ 852d6105b60SHidetoshi Shimokawa for (m = xfer->mbuf; m != NULL; m = m->m_next) { 853d6105b60SHidetoshi Shimokawa if (m->m_len == 0) 8545a7ba74dSHidetoshi Shimokawa /* unrecoverable error could occur. */ 855d6105b60SHidetoshi Shimokawa continue; 8565a7ba74dSHidetoshi Shimokawa mchain++; 8575a7ba74dSHidetoshi Shimokawa if (db_tr->dbcnt >= dbch->ndesc) 8585a7ba74dSHidetoshi Shimokawa continue; 8593c60ba66SKatsushi Kobayashi db->db.desc.addr 8603c60ba66SKatsushi Kobayashi = vtophys(mtod(m, caddr_t)); 86153f1eb86SHidetoshi Shimokawa db->db.desc.control = OHCI_OUTPUT_MORE; 86253f1eb86SHidetoshi Shimokawa db->db.desc.reqcount = m->m_len; 8633c60ba66SKatsushi Kobayashi db->db.desc.status = 0; 8643c60ba66SKatsushi Kobayashi db++; 8653c60ba66SKatsushi Kobayashi db_tr->dbcnt++; 8663c60ba66SKatsushi Kobayashi } 8675a7ba74dSHidetoshi Shimokawa if (mchain > dbch->ndesc - 2) 8685a7ba74dSHidetoshi Shimokawa device_printf(sc->fc.dev, 8695a7ba74dSHidetoshi Shimokawa "dbch->ndesc(%d) is too small for" 8705a7ba74dSHidetoshi Shimokawa " mbuf chain(%d), trancated.\n", 8715a7ba74dSHidetoshi Shimokawa dbch->ndesc, mchain); 8723c60ba66SKatsushi Kobayashi } 873d6105b60SHidetoshi Shimokawa } 874d6105b60SHidetoshi Shimokawa if (maxdesc < db_tr->dbcnt) { 875d6105b60SHidetoshi Shimokawa maxdesc = db_tr->dbcnt; 876d6105b60SHidetoshi Shimokawa if (bootverbose) 877d6105b60SHidetoshi Shimokawa device_printf(sc->fc.dev, "maxdesc: %d\n", maxdesc); 878d6105b60SHidetoshi Shimokawa } 8793c60ba66SKatsushi Kobayashi /* last db */ 8803c60ba66SKatsushi Kobayashi LAST_DB(db_tr, db); 88153f1eb86SHidetoshi Shimokawa db->db.desc.control |= OHCI_OUTPUT_LAST 8823c60ba66SKatsushi Kobayashi | OHCI_INTERRUPT_ALWAYS 8833c60ba66SKatsushi Kobayashi | OHCI_BRANCH_ALWAYS; 8843c60ba66SKatsushi Kobayashi db->db.desc.depend = vtophys(STAILQ_NEXT(db_tr, link)->db); 8853c60ba66SKatsushi Kobayashi 8863c60ba66SKatsushi Kobayashi if(fsegment == -1 ) 8873c60ba66SKatsushi Kobayashi fsegment = db_tr->dbcnt; 8883c60ba66SKatsushi Kobayashi if (dbch->pdb_tr != NULL) { 8893c60ba66SKatsushi Kobayashi LAST_DB(dbch->pdb_tr, db); 8903c60ba66SKatsushi Kobayashi db->db.desc.depend |= db_tr->dbcnt; 8913c60ba66SKatsushi Kobayashi } 8923c60ba66SKatsushi Kobayashi dbch->pdb_tr = db_tr; 8933c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 8943c60ba66SKatsushi Kobayashi if(db_tr != dbch->bottom){ 8953c60ba66SKatsushi Kobayashi goto txloop; 8963c60ba66SKatsushi Kobayashi } else { 89717c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, "fwohci_start: lack of db_trq\n"); 8983c60ba66SKatsushi Kobayashi dbch->flags |= FWOHCI_DBCH_FULL; 8993c60ba66SKatsushi Kobayashi } 9003c60ba66SKatsushi Kobayashi kick: 9013c60ba66SKatsushi Kobayashi /* kick asy q */ 9023c60ba66SKatsushi Kobayashi 9033c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) { 9043c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE); 9053c60ba66SKatsushi Kobayashi } else { 90617c3d42cSHidetoshi Shimokawa if (bootverbose) 90717c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, "start AT DMA status=%x\n", 9083c60ba66SKatsushi Kobayashi OREAD(sc, OHCI_DMACTL(off))); 9093c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACMD(off), vtophys(dbch->top->db) | fsegment); 9103c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN); 9113c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 9123c60ba66SKatsushi Kobayashi } 913c572b810SHidetoshi Shimokawa 9143c60ba66SKatsushi Kobayashi dbch->top = db_tr; 9153c60ba66SKatsushi Kobayashi splx(s); 9163c60ba66SKatsushi Kobayashi return; 9173c60ba66SKatsushi Kobayashi } 918c572b810SHidetoshi Shimokawa 919c572b810SHidetoshi Shimokawa static void 920c572b810SHidetoshi Shimokawa fwohci_drain_atq(struct firewire_comm *fc, struct fw_xfer *xfer) 9213c60ba66SKatsushi Kobayashi { 9223c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 9233c60ba66SKatsushi Kobayashi fwohci_drain(&sc->fc, xfer, &(sc->atrq)); 9243c60ba66SKatsushi Kobayashi return; 9253c60ba66SKatsushi Kobayashi } 926c572b810SHidetoshi Shimokawa 927c572b810SHidetoshi Shimokawa static void 928c572b810SHidetoshi Shimokawa fwohci_drain_ats(struct firewire_comm *fc, struct fw_xfer *xfer) 9293c60ba66SKatsushi Kobayashi { 9303c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 9313c60ba66SKatsushi Kobayashi fwohci_drain(&sc->fc, xfer, &(sc->atrs)); 9323c60ba66SKatsushi Kobayashi return; 9333c60ba66SKatsushi Kobayashi } 934c572b810SHidetoshi Shimokawa 935c572b810SHidetoshi Shimokawa static void 936c572b810SHidetoshi Shimokawa fwohci_start_atq(struct firewire_comm *fc) 9373c60ba66SKatsushi Kobayashi { 9383c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 9393c60ba66SKatsushi Kobayashi fwohci_start( sc, &(sc->atrq)); 9403c60ba66SKatsushi Kobayashi return; 9413c60ba66SKatsushi Kobayashi } 942c572b810SHidetoshi Shimokawa 943c572b810SHidetoshi Shimokawa static void 944c572b810SHidetoshi Shimokawa fwohci_start_ats(struct firewire_comm *fc) 9453c60ba66SKatsushi Kobayashi { 9463c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 9473c60ba66SKatsushi Kobayashi fwohci_start( sc, &(sc->atrs)); 9483c60ba66SKatsushi Kobayashi return; 9493c60ba66SKatsushi Kobayashi } 950c572b810SHidetoshi Shimokawa 951c572b810SHidetoshi Shimokawa void 952c572b810SHidetoshi Shimokawa fwohci_txd(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 9533c60ba66SKatsushi Kobayashi { 9543c60ba66SKatsushi Kobayashi int s, err = 0; 9553c60ba66SKatsushi Kobayashi struct fwohcidb_tr *tr; 9563c60ba66SKatsushi Kobayashi volatile struct fwohcidb *db; 9573c60ba66SKatsushi Kobayashi struct fw_xfer *xfer; 9583c60ba66SKatsushi Kobayashi u_int32_t off; 9593c60ba66SKatsushi Kobayashi u_int stat; 9603c60ba66SKatsushi Kobayashi int packets; 9613c60ba66SKatsushi Kobayashi struct firewire_comm *fc = (struct firewire_comm *)sc; 9623c60ba66SKatsushi Kobayashi if(&sc->atrq == dbch){ 9633c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 9643c60ba66SKatsushi Kobayashi }else if(&sc->atrs == dbch){ 9653c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 9663c60ba66SKatsushi Kobayashi }else{ 9673c60ba66SKatsushi Kobayashi return; 9683c60ba66SKatsushi Kobayashi } 9693c60ba66SKatsushi Kobayashi s = splfw(); 9703c60ba66SKatsushi Kobayashi tr = dbch->bottom; 9713c60ba66SKatsushi Kobayashi packets = 0; 9723c60ba66SKatsushi Kobayashi while(dbch->xferq.queued > 0){ 9733c60ba66SKatsushi Kobayashi LAST_DB(tr, db); 9743c60ba66SKatsushi Kobayashi if(!(db->db.desc.status & OHCI_CNTL_DMA_ACTIVE)){ 9753c60ba66SKatsushi Kobayashi if (fc->status != FWBUSRESET) 9763c60ba66SKatsushi Kobayashi /* maybe out of order?? */ 9773c60ba66SKatsushi Kobayashi goto out; 9783c60ba66SKatsushi Kobayashi } 9793c60ba66SKatsushi Kobayashi if(db->db.desc.status & OHCI_CNTL_DMA_DEAD) { 9803c60ba66SKatsushi Kobayashi #ifdef OHCI_DEBUG 9813c60ba66SKatsushi Kobayashi dump_dma(sc, ch); 9823c60ba66SKatsushi Kobayashi dump_db(sc, ch); 9833c60ba66SKatsushi Kobayashi #endif 9843c60ba66SKatsushi Kobayashi /* Stop DMA */ 9853c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN); 9863c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "force reset AT FIFO\n"); 9873c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_LINKEN); 9883c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS | OHCI_HCC_LINKEN); 9893c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN); 9903c60ba66SKatsushi Kobayashi } 9913c60ba66SKatsushi Kobayashi stat = db->db.desc.status & FWOHCIEV_MASK; 9923c60ba66SKatsushi Kobayashi switch(stat){ 9933c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND: 994864d7e72SHidetoshi Shimokawa case FWOHCIEV_ACKCOMPL: 9953c60ba66SKatsushi Kobayashi err = 0; 9963c60ba66SKatsushi Kobayashi break; 9973c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSA: 9983c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSB: 9993c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSX: 1000864d7e72SHidetoshi Shimokawa device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]); 10013c60ba66SKatsushi Kobayashi err = EBUSY; 10023c60ba66SKatsushi Kobayashi break; 10033c60ba66SKatsushi Kobayashi case FWOHCIEV_FLUSHED: 10043c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKTARD: 10053c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]); 10063c60ba66SKatsushi Kobayashi err = EAGAIN; 10073c60ba66SKatsushi Kobayashi break; 10083c60ba66SKatsushi Kobayashi case FWOHCIEV_MISSACK: 10093c60ba66SKatsushi Kobayashi case FWOHCIEV_UNDRRUN: 10103c60ba66SKatsushi Kobayashi case FWOHCIEV_OVRRUN: 10113c60ba66SKatsushi Kobayashi case FWOHCIEV_DESCERR: 10123c60ba66SKatsushi Kobayashi case FWOHCIEV_DTRDERR: 10133c60ba66SKatsushi Kobayashi case FWOHCIEV_TIMEOUT: 10143c60ba66SKatsushi Kobayashi case FWOHCIEV_TCODERR: 10153c60ba66SKatsushi Kobayashi case FWOHCIEV_UNKNOWN: 10163c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKDERR: 10173c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKTERR: 10183c60ba66SKatsushi Kobayashi default: 10193c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "txd err=%2x %s\n", 10203c60ba66SKatsushi Kobayashi stat, fwohcicode[stat]); 10213c60ba66SKatsushi Kobayashi err = EINVAL; 10223c60ba66SKatsushi Kobayashi break; 10233c60ba66SKatsushi Kobayashi } 10243c60ba66SKatsushi Kobayashi if (tr->xfer != NULL) { 10253c60ba66SKatsushi Kobayashi xfer = tr->xfer; 10263c60ba66SKatsushi Kobayashi xfer->state = FWXF_SENT; 10273c60ba66SKatsushi Kobayashi if (err == EBUSY && fc->status != FWBUSRESET) { 10283c60ba66SKatsushi Kobayashi xfer->state = FWXF_BUSY; 10293c60ba66SKatsushi Kobayashi switch (xfer->act_type) { 10303c60ba66SKatsushi Kobayashi case FWACT_XFER: 10313c60ba66SKatsushi Kobayashi xfer->resp = err; 1032864d7e72SHidetoshi Shimokawa if (xfer->retry_req != NULL) 10333c60ba66SKatsushi Kobayashi xfer->retry_req(xfer); 1034864d7e72SHidetoshi Shimokawa else 1035864d7e72SHidetoshi Shimokawa fw_xfer_done(xfer); 10363c60ba66SKatsushi Kobayashi break; 10373c60ba66SKatsushi Kobayashi default: 10383c60ba66SKatsushi Kobayashi break; 10393c60ba66SKatsushi Kobayashi } 10403c60ba66SKatsushi Kobayashi } else if (stat != FWOHCIEV_ACKPEND) { 10413c60ba66SKatsushi Kobayashi if (stat != FWOHCIEV_ACKCOMPL) 10423c60ba66SKatsushi Kobayashi xfer->state = FWXF_SENTERR; 10433c60ba66SKatsushi Kobayashi xfer->resp = err; 10443c60ba66SKatsushi Kobayashi switch (xfer->act_type) { 10453c60ba66SKatsushi Kobayashi case FWACT_XFER: 10463c60ba66SKatsushi Kobayashi fw_xfer_done(xfer); 10473c60ba66SKatsushi Kobayashi break; 10483c60ba66SKatsushi Kobayashi default: 10493c60ba66SKatsushi Kobayashi break; 10503c60ba66SKatsushi Kobayashi } 10513c60ba66SKatsushi Kobayashi } 1052864d7e72SHidetoshi Shimokawa /* 1053864d7e72SHidetoshi Shimokawa * The watchdog timer takes care of split 1054864d7e72SHidetoshi Shimokawa * transcation timeout for ACKPEND case. 1055864d7e72SHidetoshi Shimokawa */ 10563c60ba66SKatsushi Kobayashi } 105748249fe0SHidetoshi Shimokawa dbch->xferq.queued --; 10583c60ba66SKatsushi Kobayashi tr->xfer = NULL; 10593c60ba66SKatsushi Kobayashi 10603c60ba66SKatsushi Kobayashi packets ++; 10613c60ba66SKatsushi Kobayashi tr = STAILQ_NEXT(tr, link); 10623c60ba66SKatsushi Kobayashi dbch->bottom = tr; 10633c60ba66SKatsushi Kobayashi } 10643c60ba66SKatsushi Kobayashi out: 10653c60ba66SKatsushi Kobayashi if ((dbch->flags & FWOHCI_DBCH_FULL) && packets > 0) { 10663c60ba66SKatsushi Kobayashi printf("make free slot\n"); 10673c60ba66SKatsushi Kobayashi dbch->flags &= ~FWOHCI_DBCH_FULL; 10683c60ba66SKatsushi Kobayashi fwohci_start(sc, dbch); 10693c60ba66SKatsushi Kobayashi } 10703c60ba66SKatsushi Kobayashi splx(s); 10713c60ba66SKatsushi Kobayashi } 1072c572b810SHidetoshi Shimokawa 1073c572b810SHidetoshi Shimokawa static void 1074c572b810SHidetoshi Shimokawa fwohci_drain(struct firewire_comm *fc, struct fw_xfer *xfer, struct fwohci_dbch *dbch) 10753c60ba66SKatsushi Kobayashi { 107648249fe0SHidetoshi Shimokawa int i, s, found=0; 10773c60ba66SKatsushi Kobayashi struct fwohcidb_tr *tr; 10783c60ba66SKatsushi Kobayashi 10793c60ba66SKatsushi Kobayashi if(xfer->state != FWXF_START) return; 10803c60ba66SKatsushi Kobayashi 10813c60ba66SKatsushi Kobayashi s = splfw(); 10823c60ba66SKatsushi Kobayashi tr = dbch->bottom; 108348249fe0SHidetoshi Shimokawa for (i = 0; i < dbch->xferq.queued; i ++) { 10843c60ba66SKatsushi Kobayashi if(tr->xfer == xfer){ 10853c60ba66SKatsushi Kobayashi tr->xfer = NULL; 108648249fe0SHidetoshi Shimokawa #if 0 10873c60ba66SKatsushi Kobayashi dbch->xferq.queued --; 10883c60ba66SKatsushi Kobayashi /* XXX */ 10893c60ba66SKatsushi Kobayashi if (tr == dbch->bottom) 10903c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(tr, link); 10913c60ba66SKatsushi Kobayashi if (dbch->flags & FWOHCI_DBCH_FULL) { 10923c60ba66SKatsushi Kobayashi printf("fwohci_drain: make slot\n"); 10933c60ba66SKatsushi Kobayashi dbch->flags &= ~FWOHCI_DBCH_FULL; 10943c60ba66SKatsushi Kobayashi fwohci_start((struct fwohci_softc *)fc, dbch); 10953c60ba66SKatsushi Kobayashi } 109648249fe0SHidetoshi Shimokawa #endif 109748249fe0SHidetoshi Shimokawa found ++; 10983c60ba66SKatsushi Kobayashi break; 10993c60ba66SKatsushi Kobayashi } 11003c60ba66SKatsushi Kobayashi tr = STAILQ_NEXT(tr, link); 11013c60ba66SKatsushi Kobayashi } 11023c60ba66SKatsushi Kobayashi splx(s); 110348249fe0SHidetoshi Shimokawa if (!found) 110448249fe0SHidetoshi Shimokawa device_printf(fc->dev, "fwochi_drain: xfer not found\n"); 11053c60ba66SKatsushi Kobayashi return; 11063c60ba66SKatsushi Kobayashi } 11073c60ba66SKatsushi Kobayashi 1108c572b810SHidetoshi Shimokawa static void 1109c572b810SHidetoshi Shimokawa fwohci_db_free(struct fwohci_dbch *dbch) 11103c60ba66SKatsushi Kobayashi { 11113c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 1112e2ad5d6eSHidetoshi Shimokawa int idb, i; 11133c60ba66SKatsushi Kobayashi 11141f2361f8SHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 11151f2361f8SHidetoshi Shimokawa return; 11161f2361f8SHidetoshi Shimokawa 11173c60ba66SKatsushi Kobayashi if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){ 11183c60ba66SKatsushi Kobayashi for(db_tr = STAILQ_FIRST(&dbch->db_trq), idb = 0; 11193c60ba66SKatsushi Kobayashi idb < dbch->ndb; 11203c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link), idb++){ 11211f2361f8SHidetoshi Shimokawa if (db_tr->buf != NULL) { 11225166f1dfSHidetoshi Shimokawa free(db_tr->buf, M_FW); 11233c60ba66SKatsushi Kobayashi db_tr->buf = NULL; 11243c60ba66SKatsushi Kobayashi } 11253c60ba66SKatsushi Kobayashi } 11261f2361f8SHidetoshi Shimokawa } 11273c60ba66SKatsushi Kobayashi dbch->ndb = 0; 11283c60ba66SKatsushi Kobayashi db_tr = STAILQ_FIRST(&dbch->db_trq); 1129e2ad5d6eSHidetoshi Shimokawa for (i = 0; i < dbch->npages; i++) 11305166f1dfSHidetoshi Shimokawa free(dbch->pages[i], M_FW); 11315166f1dfSHidetoshi Shimokawa free(db_tr, M_FW); 11323c60ba66SKatsushi Kobayashi STAILQ_INIT(&dbch->db_trq); 11331f2361f8SHidetoshi Shimokawa dbch->flags &= ~FWOHCI_DBCH_INIT; 11343c60ba66SKatsushi Kobayashi } 1135c572b810SHidetoshi Shimokawa 1136c572b810SHidetoshi Shimokawa static void 1137c572b810SHidetoshi Shimokawa fwohci_db_init(struct fwohci_dbch *dbch) 11383c60ba66SKatsushi Kobayashi { 11393c60ba66SKatsushi Kobayashi int idb; 11403c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 1141e2ad5d6eSHidetoshi Shimokawa int ndbpp, i, j; 11429339321dSHidetoshi Shimokawa 11439339321dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) != 0) 11449339321dSHidetoshi Shimokawa goto out; 11459339321dSHidetoshi Shimokawa 11463c60ba66SKatsushi Kobayashi /* allocate DB entries and attach one to each DMA channels */ 11473c60ba66SKatsushi Kobayashi /* DB entry must start at 16 bytes bounary. */ 11483c60ba66SKatsushi Kobayashi STAILQ_INIT(&dbch->db_trq); 11493c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *) 11503c60ba66SKatsushi Kobayashi malloc(sizeof(struct fwohcidb_tr) * dbch->ndb, 1151beb19fc5SHidetoshi Shimokawa M_FW, M_ZERO); 11523c60ba66SKatsushi Kobayashi if(db_tr == NULL){ 1153e2ad5d6eSHidetoshi Shimokawa printf("fwohci_db_init: malloc(1) failed\n"); 11543c60ba66SKatsushi Kobayashi return; 11553c60ba66SKatsushi Kobayashi } 1156e2ad5d6eSHidetoshi Shimokawa 1157e2ad5d6eSHidetoshi Shimokawa ndbpp = PAGE_SIZE / (sizeof(struct fwohcidb) * dbch->ndesc); 1158e2ad5d6eSHidetoshi Shimokawa dbch->npages = (dbch->ndb + ndbpp - 1)/ ndbpp; 11597643dc18SHidetoshi Shimokawa if (firewire_debug) 1160e2ad5d6eSHidetoshi Shimokawa printf("ndesc: %d, ndbpp: %d, ndb: %d, npages: %d\n", 1161e2ad5d6eSHidetoshi Shimokawa dbch->ndesc, ndbpp, dbch->ndb, dbch->npages); 1162e2ad5d6eSHidetoshi Shimokawa if (dbch->npages > FWOHCI_DBCH_MAX_PAGES) { 1163e2ad5d6eSHidetoshi Shimokawa printf("npages(%d) > DBCH_MAX_PAGES(%d)\n", 1164e2ad5d6eSHidetoshi Shimokawa dbch->npages, FWOHCI_DBCH_MAX_PAGES); 1165e2ad5d6eSHidetoshi Shimokawa return; 1166e2ad5d6eSHidetoshi Shimokawa } 1167e2ad5d6eSHidetoshi Shimokawa for (i = 0; i < dbch->npages; i++) { 1168beb19fc5SHidetoshi Shimokawa dbch->pages[i] = malloc(PAGE_SIZE, M_FW, M_ZERO); 1169e2ad5d6eSHidetoshi Shimokawa if (dbch->pages[i] == NULL) { 1170e2ad5d6eSHidetoshi Shimokawa printf("fwohci_db_init: malloc(2) failed\n"); 1171e2ad5d6eSHidetoshi Shimokawa for (j = 0; j < i; j ++) 11725166f1dfSHidetoshi Shimokawa free(dbch->pages[j], M_FW); 11735166f1dfSHidetoshi Shimokawa free(db_tr, M_FW); 11743c60ba66SKatsushi Kobayashi return; 11753c60ba66SKatsushi Kobayashi } 1176e2ad5d6eSHidetoshi Shimokawa } 11773c60ba66SKatsushi Kobayashi /* Attach DB to DMA ch. */ 11783c60ba66SKatsushi Kobayashi for(idb = 0 ; idb < dbch->ndb ; idb++){ 11793c60ba66SKatsushi Kobayashi db_tr->dbcnt = 0; 1180e2ad5d6eSHidetoshi Shimokawa db_tr->db = (struct fwohcidb *)dbch->pages[idb/ndbpp] 1181e2ad5d6eSHidetoshi Shimokawa + dbch->ndesc * (idb % ndbpp); 11823c60ba66SKatsushi Kobayashi STAILQ_INSERT_TAIL(&dbch->db_trq, db_tr, link); 11833c60ba66SKatsushi Kobayashi if (!(dbch->xferq.flag & FWXFERQ_PACKET) && 1184d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bnpacket != 0) { 1185d0fd7bc6SHidetoshi Shimokawa if (idb % dbch->xferq.bnpacket == 0) 1186d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket 1187d0fd7bc6SHidetoshi Shimokawa ].start = (caddr_t)db_tr; 1188d0fd7bc6SHidetoshi Shimokawa if ((idb + 1) % dbch->xferq.bnpacket == 0) 1189d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket 1190d0fd7bc6SHidetoshi Shimokawa ].end = (caddr_t)db_tr; 11913c60ba66SKatsushi Kobayashi } 11923c60ba66SKatsushi Kobayashi db_tr++; 11933c60ba66SKatsushi Kobayashi } 11943c60ba66SKatsushi Kobayashi STAILQ_LAST(&dbch->db_trq, fwohcidb_tr,link)->link.stqe_next 11953c60ba66SKatsushi Kobayashi = STAILQ_FIRST(&dbch->db_trq); 11969339321dSHidetoshi Shimokawa out: 11979339321dSHidetoshi Shimokawa dbch->frag.buf = NULL; 11989339321dSHidetoshi Shimokawa dbch->frag.len = 0; 11999339321dSHidetoshi Shimokawa dbch->frag.plen = 0; 12009339321dSHidetoshi Shimokawa dbch->xferq.queued = 0; 12019339321dSHidetoshi Shimokawa dbch->pdb_tr = NULL; 12023c60ba66SKatsushi Kobayashi dbch->top = STAILQ_FIRST(&dbch->db_trq); 12033c60ba66SKatsushi Kobayashi dbch->bottom = dbch->top; 12041f2361f8SHidetoshi Shimokawa dbch->flags = FWOHCI_DBCH_INIT; 12053c60ba66SKatsushi Kobayashi } 1206c572b810SHidetoshi Shimokawa 1207c572b810SHidetoshi Shimokawa static int 1208c572b810SHidetoshi Shimokawa fwohci_itx_disable(struct firewire_comm *fc, int dmach) 12093c60ba66SKatsushi Kobayashi { 12103c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 12115a7ba74dSHidetoshi Shimokawa int dummy; 12125a7ba74dSHidetoshi Shimokawa 12133c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 12143c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach); 12153c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach); 12165a7ba74dSHidetoshi Shimokawa /* XXX we cannot free buffers until the DMA really stops */ 12175a7ba74dSHidetoshi Shimokawa tsleep((void *)&dummy, FWPRI, "fwitxd", hz); 12183c60ba66SKatsushi Kobayashi fwohci_db_free(&sc->it[dmach]); 12193c60ba66SKatsushi Kobayashi sc->it[dmach].xferq.flag &= ~FWXFERQ_RUNNING; 12203c60ba66SKatsushi Kobayashi return 0; 12213c60ba66SKatsushi Kobayashi } 1222c572b810SHidetoshi Shimokawa 1223c572b810SHidetoshi Shimokawa static int 1224c572b810SHidetoshi Shimokawa fwohci_irx_disable(struct firewire_comm *fc, int dmach) 12253c60ba66SKatsushi Kobayashi { 12263c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 12275a7ba74dSHidetoshi Shimokawa int dummy; 12283c60ba66SKatsushi Kobayashi 12293c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 12303c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach); 12313c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach); 12325a7ba74dSHidetoshi Shimokawa /* XXX we cannot free buffers until the DMA really stops */ 12335a7ba74dSHidetoshi Shimokawa tsleep((void *)&dummy, FWPRI, "fwirxd", hz); 12343c60ba66SKatsushi Kobayashi if(sc->ir[dmach].dummy != NULL){ 12355166f1dfSHidetoshi Shimokawa free(sc->ir[dmach].dummy, M_FW); 12363c60ba66SKatsushi Kobayashi } 12373c60ba66SKatsushi Kobayashi sc->ir[dmach].dummy = NULL; 12383c60ba66SKatsushi Kobayashi fwohci_db_free(&sc->ir[dmach]); 12393c60ba66SKatsushi Kobayashi sc->ir[dmach].xferq.flag &= ~FWXFERQ_RUNNING; 12403c60ba66SKatsushi Kobayashi return 0; 12413c60ba66SKatsushi Kobayashi } 1242c572b810SHidetoshi Shimokawa 1243c572b810SHidetoshi Shimokawa static void 1244c572b810SHidetoshi Shimokawa fwohci_irx_post (struct firewire_comm *fc , u_int32_t *qld) 12453c60ba66SKatsushi Kobayashi { 12463c60ba66SKatsushi Kobayashi qld[0] = ntohl(qld[0]); 12473c60ba66SKatsushi Kobayashi return; 12483c60ba66SKatsushi Kobayashi } 1249c572b810SHidetoshi Shimokawa 1250c572b810SHidetoshi Shimokawa static int 1251c572b810SHidetoshi Shimokawa fwohci_irxpp_enable(struct firewire_comm *fc, int dmach) 12523c60ba66SKatsushi Kobayashi { 12533c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 12543c60ba66SKatsushi Kobayashi int err = 0; 12553c60ba66SKatsushi Kobayashi unsigned short tag, ich; 12563c60ba66SKatsushi Kobayashi 12573c60ba66SKatsushi Kobayashi tag = (sc->ir[dmach].xferq.flag >> 6) & 3; 12583c60ba66SKatsushi Kobayashi ich = sc->ir[dmach].xferq.flag & 0x3f; 12593c60ba66SKatsushi Kobayashi 12603c60ba66SKatsushi Kobayashi #if 0 12613c60ba66SKatsushi Kobayashi if(STAILQ_FIRST(&fc->ir[dmach]->q) != NULL){ 12623c60ba66SKatsushi Kobayashi wakeup(fc->ir[dmach]); 12633c60ba66SKatsushi Kobayashi return err; 12643c60ba66SKatsushi Kobayashi } 12653c60ba66SKatsushi Kobayashi #endif 12663c60ba66SKatsushi Kobayashi 12673c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich); 12683c60ba66SKatsushi Kobayashi if(!(sc->ir[dmach].xferq.flag & FWXFERQ_RUNNING)){ 12693c60ba66SKatsushi Kobayashi sc->ir[dmach].xferq.queued = 0; 12703c60ba66SKatsushi Kobayashi sc->ir[dmach].ndb = NDB; 1271e2ad5d6eSHidetoshi Shimokawa sc->ir[dmach].xferq.psize = PAGE_SIZE; 12723c60ba66SKatsushi Kobayashi sc->ir[dmach].ndesc = 1; 12733c60ba66SKatsushi Kobayashi fwohci_db_init(&sc->ir[dmach]); 12740aaa9a23SHidetoshi Shimokawa if ((sc->ir[dmach].flags & FWOHCI_DBCH_INIT) == 0) 12750aaa9a23SHidetoshi Shimokawa return ENOMEM; 12763c60ba66SKatsushi Kobayashi err = fwohci_rx_enable(sc, &sc->ir[dmach]); 12773c60ba66SKatsushi Kobayashi } 12783c60ba66SKatsushi Kobayashi if(err){ 12793c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "err in IRX setting\n"); 12803c60ba66SKatsushi Kobayashi return err; 12813c60ba66SKatsushi Kobayashi } 12823c60ba66SKatsushi Kobayashi if(!(OREAD(sc, OHCI_IRCTL(dmach)) & OHCI_CNTL_DMA_ACTIVE)){ 12833c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 12843c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach); 12853c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach); 12863c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASK, 1 << dmach); 12873c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf8000000); 12883c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR); 12893c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCMD(dmach), 12903c60ba66SKatsushi Kobayashi vtophys(sc->ir[dmach].top->db) | 1); 12913c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN); 12923c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR); 12933c60ba66SKatsushi Kobayashi } 12943c60ba66SKatsushi Kobayashi return err; 12953c60ba66SKatsushi Kobayashi } 1296c572b810SHidetoshi Shimokawa 1297c572b810SHidetoshi Shimokawa static int 1298c572b810SHidetoshi Shimokawa fwohci_tx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 12993c60ba66SKatsushi Kobayashi { 13003c60ba66SKatsushi Kobayashi int err = 0; 13013c60ba66SKatsushi Kobayashi int idb, z, i, dmach = 0; 13023c60ba66SKatsushi Kobayashi u_int32_t off = NULL; 13033c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 130453f1eb86SHidetoshi Shimokawa volatile struct fwohcidb *db; 13053c60ba66SKatsushi Kobayashi 13063c60ba66SKatsushi Kobayashi if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){ 13073c60ba66SKatsushi Kobayashi err = EINVAL; 13083c60ba66SKatsushi Kobayashi return err; 13093c60ba66SKatsushi Kobayashi } 13103c60ba66SKatsushi Kobayashi z = dbch->ndesc; 13113c60ba66SKatsushi Kobayashi for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){ 13123c60ba66SKatsushi Kobayashi if( &sc->it[dmach] == dbch){ 13133c60ba66SKatsushi Kobayashi off = OHCI_ITOFF(dmach); 13143c60ba66SKatsushi Kobayashi break; 13153c60ba66SKatsushi Kobayashi } 13163c60ba66SKatsushi Kobayashi } 13173c60ba66SKatsushi Kobayashi if(off == NULL){ 13183c60ba66SKatsushi Kobayashi err = EINVAL; 13193c60ba66SKatsushi Kobayashi return err; 13203c60ba66SKatsushi Kobayashi } 13213c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) 13223c60ba66SKatsushi Kobayashi return err; 13233c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 13243c60ba66SKatsushi Kobayashi for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){ 13253c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(dbch->bottom, link); 13263c60ba66SKatsushi Kobayashi } 13273c60ba66SKatsushi Kobayashi db_tr = dbch->top; 13283c60ba66SKatsushi Kobayashi for( idb = 0 ; idb < dbch->ndb ; idb ++){ 13293c60ba66SKatsushi Kobayashi fwohci_add_tx_buf(db_tr, 13303c60ba66SKatsushi Kobayashi dbch->xferq.psize, dbch->xferq.flag, 13313c60ba66SKatsushi Kobayashi dbch->xferq.buf + dbch->xferq.psize * idb); 13323c60ba66SKatsushi Kobayashi if(STAILQ_NEXT(db_tr, link) == NULL){ 13333c60ba66SKatsushi Kobayashi break; 13343c60ba66SKatsushi Kobayashi } 133553f1eb86SHidetoshi Shimokawa db = db_tr->db; 133653f1eb86SHidetoshi Shimokawa db[0].db.desc.depend = db[db_tr->dbcnt - 1].db.desc.depend 13373c60ba66SKatsushi Kobayashi = vtophys(STAILQ_NEXT(db_tr, link)->db) | z; 13383c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_EXTBUF){ 13393c60ba66SKatsushi Kobayashi if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){ 134053f1eb86SHidetoshi Shimokawa db[db_tr->dbcnt - 1].db.desc.control 13413c60ba66SKatsushi Kobayashi |= OHCI_INTERRUPT_ALWAYS; 13424ed65ce9SHidetoshi Shimokawa /* OHCI 1.1 and above */ 134353f1eb86SHidetoshi Shimokawa db[0].db.desc.control |= OHCI_INTERRUPT_ALWAYS; 134453f1eb86SHidetoshi Shimokawa #if 0 134553f1eb86SHidetoshi Shimokawa db[0].db.desc.depend &= ~0xf; 134653f1eb86SHidetoshi Shimokawa db[db_tr->dbcnt - 1].db.desc.depend &= ~0xf; 134753f1eb86SHidetoshi Shimokawa #endif 13483c60ba66SKatsushi Kobayashi } 13493c60ba66SKatsushi Kobayashi } 13503c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 13513c60ba66SKatsushi Kobayashi } 13523c60ba66SKatsushi Kobayashi dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend &= 0xfffffff0; 13533c60ba66SKatsushi Kobayashi return err; 13543c60ba66SKatsushi Kobayashi } 1355c572b810SHidetoshi Shimokawa 1356c572b810SHidetoshi Shimokawa static int 1357c572b810SHidetoshi Shimokawa fwohci_rx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 13583c60ba66SKatsushi Kobayashi { 13593c60ba66SKatsushi Kobayashi int err = 0; 136053f1eb86SHidetoshi Shimokawa int idb, z, i, dmach = 0, ldesc; 13613c60ba66SKatsushi Kobayashi u_int32_t off = NULL; 13623c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 136353f1eb86SHidetoshi Shimokawa volatile struct fwohcidb *db; 13643c60ba66SKatsushi Kobayashi 13653c60ba66SKatsushi Kobayashi z = dbch->ndesc; 13663c60ba66SKatsushi Kobayashi if(&sc->arrq == dbch){ 13673c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 13683c60ba66SKatsushi Kobayashi }else if(&sc->arrs == dbch){ 13693c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 13703c60ba66SKatsushi Kobayashi }else{ 13713c60ba66SKatsushi Kobayashi for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){ 13723c60ba66SKatsushi Kobayashi if( &sc->ir[dmach] == dbch){ 13733c60ba66SKatsushi Kobayashi off = OHCI_IROFF(dmach); 13743c60ba66SKatsushi Kobayashi break; 13753c60ba66SKatsushi Kobayashi } 13763c60ba66SKatsushi Kobayashi } 13773c60ba66SKatsushi Kobayashi } 13783c60ba66SKatsushi Kobayashi if(off == NULL){ 13793c60ba66SKatsushi Kobayashi err = EINVAL; 13803c60ba66SKatsushi Kobayashi return err; 13813c60ba66SKatsushi Kobayashi } 13823c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_STREAM){ 13833c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) 13843c60ba66SKatsushi Kobayashi return err; 13853c60ba66SKatsushi Kobayashi }else{ 13863c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING){ 13873c60ba66SKatsushi Kobayashi err = EBUSY; 13883c60ba66SKatsushi Kobayashi return err; 13893c60ba66SKatsushi Kobayashi } 13903c60ba66SKatsushi Kobayashi } 13913c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 13929339321dSHidetoshi Shimokawa dbch->top = STAILQ_FIRST(&dbch->db_trq); 13933c60ba66SKatsushi Kobayashi for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){ 13943c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(dbch->bottom, link); 13953c60ba66SKatsushi Kobayashi } 13963c60ba66SKatsushi Kobayashi db_tr = dbch->top; 13973c60ba66SKatsushi Kobayashi for( idb = 0 ; idb < dbch->ndb ; idb ++){ 13983c60ba66SKatsushi Kobayashi if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){ 13993c60ba66SKatsushi Kobayashi fwohci_add_rx_buf(db_tr, 14003c60ba66SKatsushi Kobayashi dbch->xferq.psize, dbch->xferq.flag, 0, NULL); 14013c60ba66SKatsushi Kobayashi }else{ 14023c60ba66SKatsushi Kobayashi fwohci_add_rx_buf(db_tr, 14033c60ba66SKatsushi Kobayashi dbch->xferq.psize, dbch->xferq.flag, 14043c60ba66SKatsushi Kobayashi dbch->xferq.buf + dbch->xferq.psize * idb, 14053c60ba66SKatsushi Kobayashi dbch->dummy + sizeof(u_int32_t) * idb); 14063c60ba66SKatsushi Kobayashi } 14073c60ba66SKatsushi Kobayashi if(STAILQ_NEXT(db_tr, link) == NULL){ 14083c60ba66SKatsushi Kobayashi break; 14093c60ba66SKatsushi Kobayashi } 141053f1eb86SHidetoshi Shimokawa db = db_tr->db; 141153f1eb86SHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1; 141253f1eb86SHidetoshi Shimokawa db[ldesc].db.desc.depend 14133c60ba66SKatsushi Kobayashi = vtophys(STAILQ_NEXT(db_tr, link)->db) | z; 14143c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_EXTBUF){ 14153c60ba66SKatsushi Kobayashi if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){ 141653f1eb86SHidetoshi Shimokawa db[ldesc].db.desc.control 14173c60ba66SKatsushi Kobayashi |= OHCI_INTERRUPT_ALWAYS; 141853f1eb86SHidetoshi Shimokawa db[ldesc].db.desc.depend &= ~0xf; 14193c60ba66SKatsushi Kobayashi } 14203c60ba66SKatsushi Kobayashi } 14213c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 14223c60ba66SKatsushi Kobayashi } 14233c60ba66SKatsushi Kobayashi dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend &= 0xfffffff0; 14243c60ba66SKatsushi Kobayashi dbch->buf_offset = 0; 14253c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_STREAM){ 14263c60ba66SKatsushi Kobayashi return err; 14273c60ba66SKatsushi Kobayashi }else{ 14283c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACMD(off), vtophys(dbch->top->db) | z); 14293c60ba66SKatsushi Kobayashi } 14303c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN); 14313c60ba66SKatsushi Kobayashi return err; 14323c60ba66SKatsushi Kobayashi } 1433c572b810SHidetoshi Shimokawa 1434c572b810SHidetoshi Shimokawa static int 14355a7ba74dSHidetoshi Shimokawa fwochi_next_cycle(struct firewire_comm *fc, int cycle_now) 14363c60ba66SKatsushi Kobayashi { 14375a7ba74dSHidetoshi Shimokawa int sec, cycle, cycle_match; 14383c60ba66SKatsushi Kobayashi 143997ae6c1fSHidetoshi Shimokawa cycle = cycle_now & 0x1fff; 144097ae6c1fSHidetoshi Shimokawa sec = cycle_now >> 13; 144197ae6c1fSHidetoshi Shimokawa #define CYCLE_MOD 0x10 144297ae6c1fSHidetoshi Shimokawa #define CYCLE_DELAY 8 /* min delay to start DMA */ 144397ae6c1fSHidetoshi Shimokawa cycle = cycle + CYCLE_DELAY; 144497ae6c1fSHidetoshi Shimokawa if (cycle >= 8000) { 144597ae6c1fSHidetoshi Shimokawa sec ++; 144697ae6c1fSHidetoshi Shimokawa cycle -= 8000; 144797ae6c1fSHidetoshi Shimokawa } 144897ae6c1fSHidetoshi Shimokawa cycle = ((cycle + CYCLE_MOD - 1) / CYCLE_MOD) * CYCLE_MOD; 144997ae6c1fSHidetoshi Shimokawa if (cycle >= 8000) { 145097ae6c1fSHidetoshi Shimokawa sec ++; 145197ae6c1fSHidetoshi Shimokawa if (cycle == 8000) 145297ae6c1fSHidetoshi Shimokawa cycle = 0; 145397ae6c1fSHidetoshi Shimokawa else 145497ae6c1fSHidetoshi Shimokawa cycle = CYCLE_MOD; 145597ae6c1fSHidetoshi Shimokawa } 145697ae6c1fSHidetoshi Shimokawa cycle_match = ((sec << 13) | cycle) & 0x7ffff; 14575a7ba74dSHidetoshi Shimokawa 14585a7ba74dSHidetoshi Shimokawa return(cycle_match); 14595a7ba74dSHidetoshi Shimokawa } 14605a7ba74dSHidetoshi Shimokawa 14615a7ba74dSHidetoshi Shimokawa static int 14625a7ba74dSHidetoshi Shimokawa fwohci_itxbuf_enable(struct firewire_comm *fc, int dmach) 14635a7ba74dSHidetoshi Shimokawa { 14645a7ba74dSHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)fc; 14655a7ba74dSHidetoshi Shimokawa int err = 0; 14665a7ba74dSHidetoshi Shimokawa unsigned short tag, ich; 14675a7ba74dSHidetoshi Shimokawa struct fwohci_dbch *dbch; 14685a7ba74dSHidetoshi Shimokawa int cycle_match, cycle_now, s, ldesc; 14695a7ba74dSHidetoshi Shimokawa u_int32_t stat; 14705a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *first, *chunk, *prev; 14715a7ba74dSHidetoshi Shimokawa struct fw_xferq *it; 14725a7ba74dSHidetoshi Shimokawa 14735a7ba74dSHidetoshi Shimokawa dbch = &sc->it[dmach]; 14745a7ba74dSHidetoshi Shimokawa it = &dbch->xferq; 14755a7ba74dSHidetoshi Shimokawa 14765a7ba74dSHidetoshi Shimokawa tag = (it->flag >> 6) & 3; 14775a7ba74dSHidetoshi Shimokawa ich = it->flag & 0x3f; 14785a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) { 14795a7ba74dSHidetoshi Shimokawa dbch->ndb = it->bnpacket * it->bnchunk; 14805a7ba74dSHidetoshi Shimokawa dbch->ndesc = 3; 14815a7ba74dSHidetoshi Shimokawa fwohci_db_init(dbch); 14825a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 14835a7ba74dSHidetoshi Shimokawa return ENOMEM; 14845a7ba74dSHidetoshi Shimokawa err = fwohci_tx_enable(sc, dbch); 14855a7ba74dSHidetoshi Shimokawa } 14865a7ba74dSHidetoshi Shimokawa if(err) 14875a7ba74dSHidetoshi Shimokawa return err; 14885a7ba74dSHidetoshi Shimokawa 148953f1eb86SHidetoshi Shimokawa ldesc = dbch->ndesc - 1; 14905a7ba74dSHidetoshi Shimokawa s = splfw(); 14915a7ba74dSHidetoshi Shimokawa prev = STAILQ_LAST(&it->stdma, fw_bulkxfer, link); 14925a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&it->stvalid)) != NULL) { 14935a7ba74dSHidetoshi Shimokawa volatile struct fwohcidb *db; 14945a7ba74dSHidetoshi Shimokawa 14955a7ba74dSHidetoshi Shimokawa fwohci_txbufdb(sc, dmach, chunk); 149653f1eb86SHidetoshi Shimokawa #if 0 14975a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db; 14985a7ba74dSHidetoshi Shimokawa db[ldesc].db.desc.status = db[0].db.desc.status = 0; 14995a7ba74dSHidetoshi Shimokawa db[ldesc].db.desc.count = db[0].db.desc.count = 0; 15005a7ba74dSHidetoshi Shimokawa db[ldesc].db.desc.depend &= ~0xf; 15015a7ba74dSHidetoshi Shimokawa db[0].db.desc.depend &= ~0xf; 150253f1eb86SHidetoshi Shimokawa #endif 15035a7ba74dSHidetoshi Shimokawa if (prev != NULL) { 15045a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(prev->end))->db; 150553f1eb86SHidetoshi Shimokawa db[ldesc].db.desc.control |= OHCI_BRANCH_ALWAYS; 150653f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npacket changes */ 15075a7ba74dSHidetoshi Shimokawa db[ldesc].db.desc.depend = db[0].db.desc.depend = 15085a7ba74dSHidetoshi Shimokawa vtophys(((struct fwohcidb_tr *) 15095a7ba74dSHidetoshi Shimokawa (chunk->start))->db) | dbch->ndesc; 151053f1eb86SHidetoshi Shimokawa #else 151153f1eb86SHidetoshi Shimokawa db[0].db.desc.depend |= dbch->ndesc; 151253f1eb86SHidetoshi Shimokawa db[ldesc].db.desc.depend |= dbch->ndesc; 151353f1eb86SHidetoshi Shimokawa #endif 15145a7ba74dSHidetoshi Shimokawa } 15155a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&it->stvalid, link); 15165a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&it->stdma, chunk, link); 15175a7ba74dSHidetoshi Shimokawa prev = chunk; 15185a7ba74dSHidetoshi Shimokawa } 15195a7ba74dSHidetoshi Shimokawa splx(s); 15205a7ba74dSHidetoshi Shimokawa stat = OREAD(sc, OHCI_ITCTL(dmach)); 15215a7ba74dSHidetoshi Shimokawa if (stat & (OHCI_CNTL_DMA_ACTIVE | OHCI_CNTL_CYCMATCH_S)) 15225a7ba74dSHidetoshi Shimokawa return 0; 15235a7ba74dSHidetoshi Shimokawa 15245a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 15255a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach); 15265a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach); 15275a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASK, 1 << dmach); 15285a7ba74dSHidetoshi Shimokawa 15295a7ba74dSHidetoshi Shimokawa first = STAILQ_FIRST(&it->stdma); 15305a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCMD(dmach), vtophys(((struct fwohcidb_tr *) 15315a7ba74dSHidetoshi Shimokawa (first->start))->db) | dbch->ndesc); 15325a7ba74dSHidetoshi Shimokawa if (firewire_debug) 15335a7ba74dSHidetoshi Shimokawa printf("fwohci_itxbuf_enable: kick 0x%08x\n", stat); 15345a7ba74dSHidetoshi Shimokawa if ((stat & OHCI_CNTL_DMA_RUN) == 0) { 15355a7ba74dSHidetoshi Shimokawa #if 1 15365a7ba74dSHidetoshi Shimokawa /* Don't start until all chunks are buffered */ 15375a7ba74dSHidetoshi Shimokawa if (STAILQ_FIRST(&it->stfree) != NULL) 15385a7ba74dSHidetoshi Shimokawa goto out; 15395a7ba74dSHidetoshi Shimokawa #endif 15405a7ba74dSHidetoshi Shimokawa #ifdef FWXFERQ_DV 15415a7ba74dSHidetoshi Shimokawa #define CYCLE_OFFSET 1 15425a7ba74dSHidetoshi Shimokawa if(dbch->xferq.flag & FWXFERQ_DV){ 15435a7ba74dSHidetoshi Shimokawa struct fw_pkt *fp; 15445a7ba74dSHidetoshi Shimokawa struct fwohcidb_tr *db_tr; 15455a7ba74dSHidetoshi Shimokawa 15465a7ba74dSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)dbch->xferq.stdma->start; 15475a7ba74dSHidetoshi Shimokawa fp = (struct fw_pkt *)db_tr->buf; 15485a7ba74dSHidetoshi Shimokawa dbch->xferq.dvoffset = CYCLE_OFFSET; 15495a7ba74dSHidetoshi Shimokawa fp->mode.ld[2] |= htonl(dbch->xferq.dvoffset << 12); 15505a7ba74dSHidetoshi Shimokawa } 15515a7ba74dSHidetoshi Shimokawa #endif 155297ae6c1fSHidetoshi Shimokawa /* Clear cycle match counter bits */ 155397ae6c1fSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), 0xffff0000); 15545a7ba74dSHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IT); 15555a7ba74dSHidetoshi Shimokawa 15565a7ba74dSHidetoshi Shimokawa /* 2bit second + 13bit cycle */ 15575a7ba74dSHidetoshi Shimokawa cycle_now = (fc->cyctimer(fc) >> 12) & 0x7fff; 15585a7ba74dSHidetoshi Shimokawa cycle_match = fwochi_next_cycle(fc, cycle_now); 15595a7ba74dSHidetoshi Shimokawa 156097ae6c1fSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), 156197ae6c1fSHidetoshi Shimokawa OHCI_CNTL_CYCMATCH_S | (cycle_match << 16) 156297ae6c1fSHidetoshi Shimokawa | OHCI_CNTL_DMA_RUN); 15637643dc18SHidetoshi Shimokawa if (firewire_debug) 15647643dc18SHidetoshi Shimokawa printf("cycle_match: 0x%04x->0x%04x\n", 15657643dc18SHidetoshi Shimokawa cycle_now, cycle_match); 15667643dc18SHidetoshi Shimokawa } else if ((stat & OHCI_CNTL_CYCMATCH_S) == 0) { 15675a7ba74dSHidetoshi Shimokawa device_printf(sc->fc.dev, 15685a7ba74dSHidetoshi Shimokawa "IT DMA underrun (0x%08x)\n", stat); 15697643dc18SHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_RUN); 15703c60ba66SKatsushi Kobayashi } 15715a7ba74dSHidetoshi Shimokawa out: 15723c60ba66SKatsushi Kobayashi return err; 15733c60ba66SKatsushi Kobayashi } 1574c572b810SHidetoshi Shimokawa 1575c572b810SHidetoshi Shimokawa static int 1576c572b810SHidetoshi Shimokawa fwohci_irxbuf_enable(struct firewire_comm *fc, int dmach) 15773c60ba66SKatsushi Kobayashi { 15783c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 15795a7ba74dSHidetoshi Shimokawa int err = 0, s, ldesc; 15803c60ba66SKatsushi Kobayashi unsigned short tag, ich; 158116e0f484SHidetoshi Shimokawa u_int32_t stat; 15825a7ba74dSHidetoshi Shimokawa struct fwohci_dbch *dbch; 15835a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *first, *prev, *chunk; 15845a7ba74dSHidetoshi Shimokawa struct fw_xferq *ir; 1585435dd29bSHidetoshi Shimokawa 15865a7ba74dSHidetoshi Shimokawa dbch = &sc->ir[dmach]; 15875a7ba74dSHidetoshi Shimokawa ir = &dbch->xferq; 15885a7ba74dSHidetoshi Shimokawa ldesc = dbch->ndesc - 1; 15895a7ba74dSHidetoshi Shimokawa 15905a7ba74dSHidetoshi Shimokawa if ((ir->flag & FWXFERQ_RUNNING) == 0) { 15915a7ba74dSHidetoshi Shimokawa tag = (ir->flag >> 6) & 3; 15925a7ba74dSHidetoshi Shimokawa ich = ir->flag & 0x3f; 15933c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich); 15943c60ba66SKatsushi Kobayashi 15955a7ba74dSHidetoshi Shimokawa ir->queued = 0; 15965a7ba74dSHidetoshi Shimokawa dbch->ndb = ir->bnpacket * ir->bnchunk; 15975a7ba74dSHidetoshi Shimokawa dbch->dummy = malloc(sizeof(u_int32_t) * dbch->ndb, 1598beb19fc5SHidetoshi Shimokawa M_FW, 0); 15995a7ba74dSHidetoshi Shimokawa if (dbch->dummy == NULL) { 16003c60ba66SKatsushi Kobayashi err = ENOMEM; 16013c60ba66SKatsushi Kobayashi return err; 16023c60ba66SKatsushi Kobayashi } 16035a7ba74dSHidetoshi Shimokawa dbch->ndesc = 2; 16045a7ba74dSHidetoshi Shimokawa fwohci_db_init(dbch); 16055a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 16060aaa9a23SHidetoshi Shimokawa return ENOMEM; 16075a7ba74dSHidetoshi Shimokawa err = fwohci_rx_enable(sc, dbch); 16083c60ba66SKatsushi Kobayashi } 16093c60ba66SKatsushi Kobayashi if(err) 16103c60ba66SKatsushi Kobayashi return err; 16113c60ba66SKatsushi Kobayashi 16125a7ba74dSHidetoshi Shimokawa s = splfw(); 16133c60ba66SKatsushi Kobayashi 16145a7ba74dSHidetoshi Shimokawa first = STAILQ_FIRST(&ir->stfree); 16155a7ba74dSHidetoshi Shimokawa if (first == NULL) { 16165a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, "IR DMA no free chunk\n"); 16175a7ba74dSHidetoshi Shimokawa splx(s); 16185a7ba74dSHidetoshi Shimokawa return 0; 16195a7ba74dSHidetoshi Shimokawa } 16205a7ba74dSHidetoshi Shimokawa 16215a7ba74dSHidetoshi Shimokawa prev = STAILQ_LAST(&ir->stdma, fw_bulkxfer, link); 16225a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&ir->stfree)) != NULL) { 16235a7ba74dSHidetoshi Shimokawa volatile struct fwohcidb *db; 16245a7ba74dSHidetoshi Shimokawa 16255a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db; 16265a7ba74dSHidetoshi Shimokawa db[ldesc].db.desc.status = db[ldesc].db.desc.count = 0; 16275a7ba74dSHidetoshi Shimokawa db[ldesc].db.desc.depend &= ~0xf; 16285a7ba74dSHidetoshi Shimokawa if (prev != NULL) { 16295a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(prev->end))->db; 163053f1eb86SHidetoshi Shimokawa #if 0 16315a7ba74dSHidetoshi Shimokawa db[ldesc].db.desc.depend = 16325a7ba74dSHidetoshi Shimokawa vtophys(((struct fwohcidb_tr *) 16335a7ba74dSHidetoshi Shimokawa (chunk->start))->db) | dbch->ndesc; 163453f1eb86SHidetoshi Shimokawa #else 163553f1eb86SHidetoshi Shimokawa db[ldesc].db.desc.depend |= dbch->ndesc; 163653f1eb86SHidetoshi Shimokawa #endif 16375a7ba74dSHidetoshi Shimokawa } 16385a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stfree, link); 16395a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stdma, chunk, link); 16405a7ba74dSHidetoshi Shimokawa prev = chunk; 16415a7ba74dSHidetoshi Shimokawa } 16425a7ba74dSHidetoshi Shimokawa splx(s); 16435a7ba74dSHidetoshi Shimokawa stat = OREAD(sc, OHCI_IRCTL(dmach)); 16445a7ba74dSHidetoshi Shimokawa if (stat & OHCI_CNTL_DMA_ACTIVE) 16455a7ba74dSHidetoshi Shimokawa return 0; 16465a7ba74dSHidetoshi Shimokawa if (stat & OHCI_CNTL_DMA_RUN) { 16473c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 16485a7ba74dSHidetoshi Shimokawa device_printf(sc->fc.dev, "IR DMA overrun (0x%08x)\n", stat); 16495a7ba74dSHidetoshi Shimokawa } 16505a7ba74dSHidetoshi Shimokawa 16513c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach); 16523c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach); 16533c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASK, 1 << dmach); 16543c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf0000000); 16553c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR); 16563c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCMD(dmach), 16575a7ba74dSHidetoshi Shimokawa vtophys(((struct fwohcidb_tr *)(first->start))->db) 16585a7ba74dSHidetoshi Shimokawa | dbch->ndesc); 16593c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN); 16603c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR); 16613c60ba66SKatsushi Kobayashi return err; 16623c60ba66SKatsushi Kobayashi } 1663c572b810SHidetoshi Shimokawa 1664c572b810SHidetoshi Shimokawa static int 1665c572b810SHidetoshi Shimokawa fwohci_irx_enable(struct firewire_comm *fc, int dmach) 16663c60ba66SKatsushi Kobayashi { 16673c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 16683c60ba66SKatsushi Kobayashi int err = 0; 16693c60ba66SKatsushi Kobayashi 16703c60ba66SKatsushi Kobayashi if(sc->ir[dmach].xferq.flag & FWXFERQ_PACKET){ 16713c60ba66SKatsushi Kobayashi err = fwohci_irxpp_enable(fc, dmach); 16723c60ba66SKatsushi Kobayashi return err; 16733c60ba66SKatsushi Kobayashi }else{ 16743c60ba66SKatsushi Kobayashi err = fwohci_irxbuf_enable(fc, dmach); 16753c60ba66SKatsushi Kobayashi return err; 16763c60ba66SKatsushi Kobayashi } 16773c60ba66SKatsushi Kobayashi } 1678c572b810SHidetoshi Shimokawa 1679c572b810SHidetoshi Shimokawa int 168064cf5240SHidetoshi Shimokawa fwohci_stop(struct fwohci_softc *sc, device_t dev) 16813c60ba66SKatsushi Kobayashi { 16823c60ba66SKatsushi Kobayashi u_int i; 16833c60ba66SKatsushi Kobayashi 16843c60ba66SKatsushi Kobayashi /* Now stopping all DMA channel */ 16853c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN); 16863c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN); 16873c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 16883c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 16893c60ba66SKatsushi Kobayashi 16903c60ba66SKatsushi Kobayashi for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 16913c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN); 16923c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN); 16933c60ba66SKatsushi Kobayashi } 16943c60ba66SKatsushi Kobayashi 16953c60ba66SKatsushi Kobayashi /* FLUSH FIFO and reset Transmitter/Reciever */ 16963c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET); 16973c60ba66SKatsushi Kobayashi 16983c60ba66SKatsushi Kobayashi /* Stop interrupt */ 16993c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, 17003c60ba66SKatsushi Kobayashi OHCI_INT_EN | OHCI_INT_ERR | OHCI_INT_PHY_SID 17013c60ba66SKatsushi Kobayashi | OHCI_INT_PHY_INT 17023c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS 17033c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS 17043c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_ARRQ | OHCI_INT_DMA_ARRS 17053c60ba66SKatsushi Kobayashi | OHCI_INT_PHY_BUS_R); 17069339321dSHidetoshi Shimokawa /* XXX Link down? Bus reset? */ 17079339321dSHidetoshi Shimokawa return 0; 17089339321dSHidetoshi Shimokawa } 17099339321dSHidetoshi Shimokawa 17109339321dSHidetoshi Shimokawa int 17119339321dSHidetoshi Shimokawa fwohci_resume(struct fwohci_softc *sc, device_t dev) 17129339321dSHidetoshi Shimokawa { 17139339321dSHidetoshi Shimokawa int i; 17149339321dSHidetoshi Shimokawa 17159339321dSHidetoshi Shimokawa fwohci_reset(sc, dev); 17169339321dSHidetoshi Shimokawa /* XXX resume isochronus receive automatically. (how about TX?) */ 17179339321dSHidetoshi Shimokawa for(i = 0; i < sc->fc.nisodma; i ++) { 17189339321dSHidetoshi Shimokawa if((sc->ir[i].xferq.flag & FWXFERQ_RUNNING) != 0) { 17199339321dSHidetoshi Shimokawa device_printf(sc->fc.dev, 17209339321dSHidetoshi Shimokawa "resume iso receive ch: %d\n", i); 17219339321dSHidetoshi Shimokawa sc->ir[i].xferq.flag &= ~FWXFERQ_RUNNING; 17229339321dSHidetoshi Shimokawa sc->fc.irx_enable(&sc->fc, i); 17239339321dSHidetoshi Shimokawa } 17249339321dSHidetoshi Shimokawa } 17259339321dSHidetoshi Shimokawa 17269339321dSHidetoshi Shimokawa bus_generic_resume(dev); 17279339321dSHidetoshi Shimokawa sc->fc.ibr(&sc->fc); 17283c60ba66SKatsushi Kobayashi return 0; 17293c60ba66SKatsushi Kobayashi } 17303c60ba66SKatsushi Kobayashi 17313c60ba66SKatsushi Kobayashi #define ACK_ALL 17323c60ba66SKatsushi Kobayashi static void 1733783058faSHidetoshi Shimokawa fwohci_intr_body(struct fwohci_softc *sc, u_int32_t stat, int count) 17343c60ba66SKatsushi Kobayashi { 17353c60ba66SKatsushi Kobayashi u_int32_t irstat, itstat; 17363c60ba66SKatsushi Kobayashi u_int i; 17373c60ba66SKatsushi Kobayashi struct firewire_comm *fc = (struct firewire_comm *)sc; 17383c60ba66SKatsushi Kobayashi 17393c60ba66SKatsushi Kobayashi #ifdef OHCI_DEBUG 17403c60ba66SKatsushi Kobayashi if(stat & OREAD(sc, FWOHCI_INTMASK)) 17413c60ba66SKatsushi Kobayashi device_printf(fc->dev, "INTERRUPT < %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s> 0x%08x, 0x%08x\n", 17423c60ba66SKatsushi Kobayashi stat & OHCI_INT_EN ? "DMA_EN ":"", 17433c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_REG ? "PHY_REG ":"", 17443c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_LONG ? "CYC_LONG ":"", 17453c60ba66SKatsushi Kobayashi stat & OHCI_INT_ERR ? "INT_ERR ":"", 17463c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_ERR ? "CYC_ERR ":"", 17473c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_LOST ? "CYC_LOST ":"", 17483c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_64SECOND ? "CYC_64SECOND ":"", 17493c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_START ? "CYC_START ":"", 17503c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_INT ? "PHY_INT ":"", 17513c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_BUS_R ? "BUS_RESET ":"", 17523c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_SID ? "SID ":"", 17533c60ba66SKatsushi Kobayashi stat & OHCI_INT_LR_ERR ? "DMA_LR_ERR ":"", 17543c60ba66SKatsushi Kobayashi stat & OHCI_INT_PW_ERR ? "DMA_PW_ERR ":"", 17553c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_IR ? "DMA_IR ":"", 17563c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_IT ? "DMA_IT " :"", 17573c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_PRRS ? "DMA_PRRS " :"", 17583c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_PRRQ ? "DMA_PRRQ " :"", 17593c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ARRS ? "DMA_ARRS " :"", 17603c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ARRQ ? "DMA_ARRQ " :"", 17613c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ATRS ? "DMA_ATRS " :"", 17623c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ATRQ ? "DMA_ATRQ " :"", 17633c60ba66SKatsushi Kobayashi stat, OREAD(sc, FWOHCI_INTMASK) 17643c60ba66SKatsushi Kobayashi ); 17653c60ba66SKatsushi Kobayashi #endif 17663c60ba66SKatsushi Kobayashi /* Bus reset */ 17673c60ba66SKatsushi Kobayashi if(stat & OHCI_INT_PHY_BUS_R ){ 17683c60ba66SKatsushi Kobayashi device_printf(fc->dev, "BUS reset\n"); 17693c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_CYC_LOST); 17703c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCSRC); 17713c60ba66SKatsushi Kobayashi 17723c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 17733c60ba66SKatsushi Kobayashi sc->atrq.xferq.flag &= ~FWXFERQ_RUNNING; 17743c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 17753c60ba66SKatsushi Kobayashi sc->atrs.xferq.flag &= ~FWXFERQ_RUNNING; 17763c60ba66SKatsushi Kobayashi 17773c60ba66SKatsushi Kobayashi #if 0 17783c60ba66SKatsushi Kobayashi for( i = 0 ; i < fc->nisodma ; i ++ ){ 17793c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN); 17803c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN); 17813c60ba66SKatsushi Kobayashi } 17823c60ba66SKatsushi Kobayashi 17833c60ba66SKatsushi Kobayashi #endif 17843c60ba66SKatsushi Kobayashi fw_busreset(fc); 17853c60ba66SKatsushi Kobayashi 17863c60ba66SKatsushi Kobayashi /* XXX need to wait DMA to stop */ 17873c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 17883c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_BUS_R); 17893c60ba66SKatsushi Kobayashi #endif 179048249fe0SHidetoshi Shimokawa #if 0 17913c60ba66SKatsushi Kobayashi /* pending all pre-bus_reset packets */ 17923c60ba66SKatsushi Kobayashi fwohci_txd(sc, &sc->atrq); 17933c60ba66SKatsushi Kobayashi fwohci_txd(sc, &sc->atrs); 1794783058faSHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrs, -1); 1795783058faSHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrq, -1); 17963c60ba66SKatsushi Kobayashi #endif 17973c60ba66SKatsushi Kobayashi 17983c60ba66SKatsushi Kobayashi 17993c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_AREQHI, 1 << 31); 18003c60ba66SKatsushi Kobayashi /* XXX insecure ?? */ 18013c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PREQHI, 0x7fffffff); 18023c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PREQLO, 0xffffffff); 18033c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PREQUPPER, 0x10000); 18043c60ba66SKatsushi Kobayashi 18053c60ba66SKatsushi Kobayashi } 18063c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_IR )){ 18073c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18083c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IR); 18093c60ba66SKatsushi Kobayashi #endif 18103c60ba66SKatsushi Kobayashi irstat = OREAD(sc, OHCI_IR_STAT); 18114ed65ce9SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_STATCLR, irstat); 18123c60ba66SKatsushi Kobayashi for(i = 0; i < fc->nisodma ; i++){ 1813b9b35d19SHidetoshi Shimokawa struct fwohci_dbch *dbch; 1814b9b35d19SHidetoshi Shimokawa 18153c60ba66SKatsushi Kobayashi if((irstat & (1 << i)) != 0){ 1816b9b35d19SHidetoshi Shimokawa dbch = &sc->ir[i]; 1817b9b35d19SHidetoshi Shimokawa if ((dbch->xferq.flag & FWXFERQ_OPEN) == 0) { 1818b9b35d19SHidetoshi Shimokawa device_printf(sc->fc.dev, 1819b9b35d19SHidetoshi Shimokawa "dma(%d) not active\n", i); 1820b9b35d19SHidetoshi Shimokawa continue; 1821b9b35d19SHidetoshi Shimokawa } 1822b9b35d19SHidetoshi Shimokawa if (dbch->xferq.flag & FWXFERQ_PACKET) { 1823b9b35d19SHidetoshi Shimokawa fwohci_ircv(sc, dbch, count); 18243c60ba66SKatsushi Kobayashi } else { 18253c60ba66SKatsushi Kobayashi fwohci_rbuf_update(sc, i); 18263c60ba66SKatsushi Kobayashi } 18273c60ba66SKatsushi Kobayashi } 18283c60ba66SKatsushi Kobayashi } 18293c60ba66SKatsushi Kobayashi } 18303c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_IT )){ 18313c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18323c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IT); 18333c60ba66SKatsushi Kobayashi #endif 18343c60ba66SKatsushi Kobayashi itstat = OREAD(sc, OHCI_IT_STAT); 18354ed65ce9SHidetoshi Shimokawa OWRITE(sc, OHCI_IT_STATCLR, itstat); 18363c60ba66SKatsushi Kobayashi for(i = 0; i < fc->nisodma ; i++){ 18373c60ba66SKatsushi Kobayashi if((itstat & (1 << i)) != 0){ 18383c60ba66SKatsushi Kobayashi fwohci_tbuf_update(sc, i); 18393c60ba66SKatsushi Kobayashi } 18403c60ba66SKatsushi Kobayashi } 18413c60ba66SKatsushi Kobayashi } 18423c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_PRRS )){ 18433c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18443c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRS); 18453c60ba66SKatsushi Kobayashi #endif 18463c60ba66SKatsushi Kobayashi #if 0 18473c60ba66SKatsushi Kobayashi dump_dma(sc, ARRS_CH); 18483c60ba66SKatsushi Kobayashi dump_db(sc, ARRS_CH); 18493c60ba66SKatsushi Kobayashi #endif 1850783058faSHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrs, count); 18513c60ba66SKatsushi Kobayashi } 18523c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_PRRQ )){ 18533c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18543c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRQ); 18553c60ba66SKatsushi Kobayashi #endif 18563c60ba66SKatsushi Kobayashi #if 0 18573c60ba66SKatsushi Kobayashi dump_dma(sc, ARRQ_CH); 18583c60ba66SKatsushi Kobayashi dump_db(sc, ARRQ_CH); 18593c60ba66SKatsushi Kobayashi #endif 1860783058faSHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrq, count); 18613c60ba66SKatsushi Kobayashi } 18623c60ba66SKatsushi Kobayashi if(stat & OHCI_INT_PHY_SID){ 18633c60ba66SKatsushi Kobayashi caddr_t buf; 18643c60ba66SKatsushi Kobayashi int plen; 18653c60ba66SKatsushi Kobayashi 18663c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18673c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_SID); 18683c60ba66SKatsushi Kobayashi #endif 18693c60ba66SKatsushi Kobayashi /* 18703c60ba66SKatsushi Kobayashi ** Checking whether the node is root or not. If root, turn on 18713c60ba66SKatsushi Kobayashi ** cycle master. 18723c60ba66SKatsushi Kobayashi */ 18733c60ba66SKatsushi Kobayashi device_printf(fc->dev, "node_id = 0x%08x, ", OREAD(sc, FWOHCI_NODEID)); 18743c60ba66SKatsushi Kobayashi if(!(OREAD(sc, FWOHCI_NODEID) & OHCI_NODE_VALID)){ 18753c60ba66SKatsushi Kobayashi printf("Bus reset failure\n"); 18763c60ba66SKatsushi Kobayashi goto sidout; 18773c60ba66SKatsushi Kobayashi } 18783c60ba66SKatsushi Kobayashi if( OREAD(sc, FWOHCI_NODEID) & OHCI_NODE_ROOT ){ 18793c60ba66SKatsushi Kobayashi printf("CYCLEMASTER mode\n"); 18803c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTL, 18813c60ba66SKatsushi Kobayashi OHCI_CNTL_CYCMTR | OHCI_CNTL_CYCTIMER); 18823c60ba66SKatsushi Kobayashi }else{ 18833c60ba66SKatsushi Kobayashi printf("non CYCLEMASTER mode\n"); 18843c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCMTR); 18853c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_CYCTIMER); 18863c60ba66SKatsushi Kobayashi } 18873c60ba66SKatsushi Kobayashi fc->nodeid = OREAD(sc, FWOHCI_NODEID) & 0x3f; 18883c60ba66SKatsushi Kobayashi 18893c60ba66SKatsushi Kobayashi plen = OREAD(sc, OHCI_SID_CNT) & OHCI_SID_CNT_MASK; 189016e0f484SHidetoshi Shimokawa if (plen < 4 || plen > OHCI_SIDSIZE) { 189116e0f484SHidetoshi Shimokawa device_printf(fc->dev, "invalid SID len = %d\n", plen); 189216e0f484SHidetoshi Shimokawa goto sidout; 189316e0f484SHidetoshi Shimokawa } 18943c60ba66SKatsushi Kobayashi plen -= 4; /* chop control info */ 18955166f1dfSHidetoshi Shimokawa buf = malloc(OHCI_SIDSIZE, M_FW, M_NOWAIT); 18963c60ba66SKatsushi Kobayashi if(buf == NULL) goto sidout; 1897d0fd7bc6SHidetoshi Shimokawa bcopy((void *)(uintptr_t)(volatile void *)(fc->sid_buf + 1), 18983c60ba66SKatsushi Kobayashi buf, plen); 189948249fe0SHidetoshi Shimokawa #if 1 190048249fe0SHidetoshi Shimokawa /* pending all pre-bus_reset packets */ 190148249fe0SHidetoshi Shimokawa fwohci_txd(sc, &sc->atrq); 190248249fe0SHidetoshi Shimokawa fwohci_txd(sc, &sc->atrs); 190348249fe0SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrs, -1); 190448249fe0SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrq, -1); 190548249fe0SHidetoshi Shimokawa #endif 19063c60ba66SKatsushi Kobayashi fw_sidrcv(fc, buf, plen, 0); 19073c60ba66SKatsushi Kobayashi } 19083c60ba66SKatsushi Kobayashi sidout: 19093c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_ATRQ )){ 19103c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19113c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRQ); 19123c60ba66SKatsushi Kobayashi #endif 19133c60ba66SKatsushi Kobayashi fwohci_txd(sc, &(sc->atrq)); 19143c60ba66SKatsushi Kobayashi } 19153c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_ATRS )){ 19163c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19173c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRS); 19183c60ba66SKatsushi Kobayashi #endif 19193c60ba66SKatsushi Kobayashi fwohci_txd(sc, &(sc->atrs)); 19203c60ba66SKatsushi Kobayashi } 19213c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_PW_ERR )){ 19223c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19233c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PW_ERR); 19243c60ba66SKatsushi Kobayashi #endif 19253c60ba66SKatsushi Kobayashi device_printf(fc->dev, "posted write error\n"); 19263c60ba66SKatsushi Kobayashi } 19273c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_ERR )){ 19283c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19293c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_ERR); 19303c60ba66SKatsushi Kobayashi #endif 19313c60ba66SKatsushi Kobayashi device_printf(fc->dev, "unrecoverable error\n"); 19323c60ba66SKatsushi Kobayashi } 19333c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_PHY_INT)) { 19343c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19353c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_INT); 19363c60ba66SKatsushi Kobayashi #endif 19373c60ba66SKatsushi Kobayashi device_printf(fc->dev, "phy int\n"); 19383c60ba66SKatsushi Kobayashi } 19393c60ba66SKatsushi Kobayashi 19403c60ba66SKatsushi Kobayashi return; 19413c60ba66SKatsushi Kobayashi } 19423c60ba66SKatsushi Kobayashi 19433c60ba66SKatsushi Kobayashi void 19443c60ba66SKatsushi Kobayashi fwohci_intr(void *arg) 19453c60ba66SKatsushi Kobayashi { 19463c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)arg; 19473c60ba66SKatsushi Kobayashi u_int32_t stat; 19483c60ba66SKatsushi Kobayashi 19493c60ba66SKatsushi Kobayashi if (!(sc->intmask & OHCI_INT_EN)) { 19503c60ba66SKatsushi Kobayashi /* polling mode */ 19513c60ba66SKatsushi Kobayashi return; 19523c60ba66SKatsushi Kobayashi } 19533c60ba66SKatsushi Kobayashi 19543c60ba66SKatsushi Kobayashi while ((stat = OREAD(sc, FWOHCI_INTSTAT)) != 0) { 19553c60ba66SKatsushi Kobayashi if (stat == 0xffffffff) { 19563c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, 19573c60ba66SKatsushi Kobayashi "device physically ejected?\n"); 19583c60ba66SKatsushi Kobayashi return; 19593c60ba66SKatsushi Kobayashi } 19603c60ba66SKatsushi Kobayashi #ifdef ACK_ALL 19613c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, stat); 19623c60ba66SKatsushi Kobayashi #endif 1963783058faSHidetoshi Shimokawa fwohci_intr_body(sc, stat, -1); 19643c60ba66SKatsushi Kobayashi } 19653c60ba66SKatsushi Kobayashi } 19663c60ba66SKatsushi Kobayashi 19673c60ba66SKatsushi Kobayashi static void 19683c60ba66SKatsushi Kobayashi fwohci_poll(struct firewire_comm *fc, int quick, int count) 19693c60ba66SKatsushi Kobayashi { 19703c60ba66SKatsushi Kobayashi int s; 19713c60ba66SKatsushi Kobayashi u_int32_t stat; 19723c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 19733c60ba66SKatsushi Kobayashi 19743c60ba66SKatsushi Kobayashi 19753c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 19763c60ba66SKatsushi Kobayashi stat = OHCI_INT_DMA_IR | OHCI_INT_DMA_IT | 19773c60ba66SKatsushi Kobayashi OHCI_INT_DMA_PRRS | OHCI_INT_DMA_PRRQ | 19783c60ba66SKatsushi Kobayashi OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS; 19793c60ba66SKatsushi Kobayashi #if 0 19803c60ba66SKatsushi Kobayashi if (!quick) { 19813c60ba66SKatsushi Kobayashi #else 19823c60ba66SKatsushi Kobayashi if (1) { 19833c60ba66SKatsushi Kobayashi #endif 19843c60ba66SKatsushi Kobayashi stat = OREAD(sc, FWOHCI_INTSTAT); 19853c60ba66SKatsushi Kobayashi if (stat == 0) 19863c60ba66SKatsushi Kobayashi return; 19873c60ba66SKatsushi Kobayashi if (stat == 0xffffffff) { 19883c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, 19893c60ba66SKatsushi Kobayashi "device physically ejected?\n"); 19903c60ba66SKatsushi Kobayashi return; 19913c60ba66SKatsushi Kobayashi } 19923c60ba66SKatsushi Kobayashi #ifdef ACK_ALL 19933c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, stat); 19943c60ba66SKatsushi Kobayashi #endif 19953c60ba66SKatsushi Kobayashi } 19963c60ba66SKatsushi Kobayashi s = splfw(); 1997783058faSHidetoshi Shimokawa fwohci_intr_body(sc, stat, count); 19983c60ba66SKatsushi Kobayashi splx(s); 19993c60ba66SKatsushi Kobayashi } 20003c60ba66SKatsushi Kobayashi 20013c60ba66SKatsushi Kobayashi static void 20023c60ba66SKatsushi Kobayashi fwohci_set_intr(struct firewire_comm *fc, int enable) 20033c60ba66SKatsushi Kobayashi { 20043c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 20053c60ba66SKatsushi Kobayashi 20063c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 200717c3d42cSHidetoshi Shimokawa if (bootverbose) 20089339321dSHidetoshi Shimokawa device_printf(sc->fc.dev, "fwohci_set_intr: %d\n", enable); 20093c60ba66SKatsushi Kobayashi if (enable) { 20103c60ba66SKatsushi Kobayashi sc->intmask |= OHCI_INT_EN; 20113c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_EN); 20123c60ba66SKatsushi Kobayashi } else { 20133c60ba66SKatsushi Kobayashi sc->intmask &= ~OHCI_INT_EN; 20143c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_EN); 20153c60ba66SKatsushi Kobayashi } 20163c60ba66SKatsushi Kobayashi } 20173c60ba66SKatsushi Kobayashi 2018c572b810SHidetoshi Shimokawa static void 2019c572b810SHidetoshi Shimokawa fwohci_tbuf_update(struct fwohci_softc *sc, int dmach) 20203c60ba66SKatsushi Kobayashi { 20213c60ba66SKatsushi Kobayashi struct firewire_comm *fc = &sc->fc; 20225a7ba74dSHidetoshi Shimokawa volatile struct fwohcidb *db; 20235a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 20245a7ba74dSHidetoshi Shimokawa struct fw_xferq *it; 20255a7ba74dSHidetoshi Shimokawa u_int32_t stat, count; 20265a7ba74dSHidetoshi Shimokawa int s, w=0; 20273c60ba66SKatsushi Kobayashi 20285a7ba74dSHidetoshi Shimokawa it = fc->it[dmach]; 20295a7ba74dSHidetoshi Shimokawa s = splfw(); /* unnecessary ? */ 20305a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&it->stdma)) != NULL) { 20315a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db; 20325a7ba74dSHidetoshi Shimokawa stat = db[sc->it[dmach].ndesc - 1].db.desc.status; 20335a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->start))->db; 20345a7ba74dSHidetoshi Shimokawa count = db[sc->it[dmach].ndesc - 1].db.desc.count; 20355a7ba74dSHidetoshi Shimokawa if (stat == 0) 20365a7ba74dSHidetoshi Shimokawa break; 20375a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&it->stdma, link); 20385a7ba74dSHidetoshi Shimokawa switch (stat & FWOHCIEV_MASK){ 20393c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 20405a7ba74dSHidetoshi Shimokawa #if 0 20415a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, "0x%08x\n", count); 20420aaa9a23SHidetoshi Shimokawa #endif 20433c60ba66SKatsushi Kobayashi break; 20443c60ba66SKatsushi Kobayashi default: 20455a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, 20465a7ba74dSHidetoshi Shimokawa "Isochronous transmit err %02x\n", stat); 20473c60ba66SKatsushi Kobayashi } 20485a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&it->stfree, chunk, link); 20495a7ba74dSHidetoshi Shimokawa w++; 20505a7ba74dSHidetoshi Shimokawa } 20515a7ba74dSHidetoshi Shimokawa splx(s); 20525a7ba74dSHidetoshi Shimokawa if (w) 20535a7ba74dSHidetoshi Shimokawa wakeup(it); 20543c60ba66SKatsushi Kobayashi } 2055c572b810SHidetoshi Shimokawa 2056c572b810SHidetoshi Shimokawa static void 2057c572b810SHidetoshi Shimokawa fwohci_rbuf_update(struct fwohci_softc *sc, int dmach) 20583c60ba66SKatsushi Kobayashi { 20590aaa9a23SHidetoshi Shimokawa struct firewire_comm *fc = &sc->fc; 20605a7ba74dSHidetoshi Shimokawa volatile struct fwohcidb *db; 20615a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 20625a7ba74dSHidetoshi Shimokawa struct fw_xferq *ir; 20635a7ba74dSHidetoshi Shimokawa u_int32_t stat; 20645a7ba74dSHidetoshi Shimokawa int s, w=0; 20650aaa9a23SHidetoshi Shimokawa 20665a7ba74dSHidetoshi Shimokawa ir = fc->ir[dmach]; 20675a7ba74dSHidetoshi Shimokawa s = splfw(); 20685a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) { 20695a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db; 20705a7ba74dSHidetoshi Shimokawa stat = db[sc->ir[dmach].ndesc - 1].db.desc.status; 20715a7ba74dSHidetoshi Shimokawa if (stat == 0) 20725a7ba74dSHidetoshi Shimokawa break; 20735a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stdma, link); 20745a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stvalid, chunk, link); 20755a7ba74dSHidetoshi Shimokawa switch (stat & FWOHCIEV_MASK) { 20763c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 20773c60ba66SKatsushi Kobayashi break; 20783c60ba66SKatsushi Kobayashi default: 20795a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, 20805a7ba74dSHidetoshi Shimokawa "Isochronous receive err %02x\n", stat); 20813c60ba66SKatsushi Kobayashi } 20825a7ba74dSHidetoshi Shimokawa w++; 20835a7ba74dSHidetoshi Shimokawa } 20845a7ba74dSHidetoshi Shimokawa splx(s); 20855a7ba74dSHidetoshi Shimokawa if (w) 20865a7ba74dSHidetoshi Shimokawa wakeup(ir); 20873c60ba66SKatsushi Kobayashi } 2088c572b810SHidetoshi Shimokawa 2089c572b810SHidetoshi Shimokawa void 2090c572b810SHidetoshi Shimokawa dump_dma(struct fwohci_softc *sc, u_int32_t ch) 2091c572b810SHidetoshi Shimokawa { 20923c60ba66SKatsushi Kobayashi u_int32_t off, cntl, stat, cmd, match; 20933c60ba66SKatsushi Kobayashi 20943c60ba66SKatsushi Kobayashi if(ch == 0){ 20953c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 20963c60ba66SKatsushi Kobayashi }else if(ch == 1){ 20973c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 20983c60ba66SKatsushi Kobayashi }else if(ch == 2){ 20993c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 21003c60ba66SKatsushi Kobayashi }else if(ch == 3){ 21013c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 21023c60ba66SKatsushi Kobayashi }else if(ch < IRX_CH){ 21033c60ba66SKatsushi Kobayashi off = OHCI_ITCTL(ch - ITX_CH); 21043c60ba66SKatsushi Kobayashi }else{ 21053c60ba66SKatsushi Kobayashi off = OHCI_IRCTL(ch - IRX_CH); 21063c60ba66SKatsushi Kobayashi } 21073c60ba66SKatsushi Kobayashi cntl = stat = OREAD(sc, off); 21083c60ba66SKatsushi Kobayashi cmd = OREAD(sc, off + 0xc); 21093c60ba66SKatsushi Kobayashi match = OREAD(sc, off + 0x10); 21103c60ba66SKatsushi Kobayashi 21113c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma ch %1x:dma regs 0x%08x 0x%08x 0x%08x 0x%08x \n", 21123c60ba66SKatsushi Kobayashi ch, 21133c60ba66SKatsushi Kobayashi cntl, 21143c60ba66SKatsushi Kobayashi stat, 21153c60ba66SKatsushi Kobayashi cmd, 21163c60ba66SKatsushi Kobayashi match); 21173c60ba66SKatsushi Kobayashi stat &= 0xffff ; 21183c60ba66SKatsushi Kobayashi if(stat & 0xff00){ 21193c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma %d ch:%s%s%s%s%s%s %s(%x)\n", 21203c60ba66SKatsushi Kobayashi ch, 21213c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_RUN ? "RUN," : "", 21223c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "", 21233c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "", 21243c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "", 21253c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "", 21263c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "", 21273c60ba66SKatsushi Kobayashi fwohcicode[stat & 0x1f], 21283c60ba66SKatsushi Kobayashi stat & 0x1f 21293c60ba66SKatsushi Kobayashi ); 21303c60ba66SKatsushi Kobayashi }else{ 21313c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma %d ch: Nostat\n", ch); 21323c60ba66SKatsushi Kobayashi } 21333c60ba66SKatsushi Kobayashi } 2134c572b810SHidetoshi Shimokawa 2135c572b810SHidetoshi Shimokawa void 2136c572b810SHidetoshi Shimokawa dump_db(struct fwohci_softc *sc, u_int32_t ch) 2137c572b810SHidetoshi Shimokawa { 21383c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch; 21393c60ba66SKatsushi Kobayashi struct fwohcidb_tr *cp = NULL, *pp, *np; 21403c60ba66SKatsushi Kobayashi volatile struct fwohcidb *curr = NULL, *prev, *next = NULL; 21413c60ba66SKatsushi Kobayashi int idb, jdb; 21423c60ba66SKatsushi Kobayashi u_int32_t cmd, off; 21433c60ba66SKatsushi Kobayashi if(ch == 0){ 21443c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 21453c60ba66SKatsushi Kobayashi dbch = &sc->atrq; 21463c60ba66SKatsushi Kobayashi }else if(ch == 1){ 21473c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 21483c60ba66SKatsushi Kobayashi dbch = &sc->atrs; 21493c60ba66SKatsushi Kobayashi }else if(ch == 2){ 21503c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 21513c60ba66SKatsushi Kobayashi dbch = &sc->arrq; 21523c60ba66SKatsushi Kobayashi }else if(ch == 3){ 21533c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 21543c60ba66SKatsushi Kobayashi dbch = &sc->arrs; 21553c60ba66SKatsushi Kobayashi }else if(ch < IRX_CH){ 21563c60ba66SKatsushi Kobayashi off = OHCI_ITCTL(ch - ITX_CH); 21573c60ba66SKatsushi Kobayashi dbch = &sc->it[ch - ITX_CH]; 21583c60ba66SKatsushi Kobayashi }else { 21593c60ba66SKatsushi Kobayashi off = OHCI_IRCTL(ch - IRX_CH); 21603c60ba66SKatsushi Kobayashi dbch = &sc->ir[ch - IRX_CH]; 21613c60ba66SKatsushi Kobayashi } 21623c60ba66SKatsushi Kobayashi cmd = OREAD(sc, off + 0xc); 21633c60ba66SKatsushi Kobayashi 21643c60ba66SKatsushi Kobayashi if( dbch->ndb == 0 ){ 21653c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "No DB is attached ch=%d\n", ch); 21663c60ba66SKatsushi Kobayashi return; 21673c60ba66SKatsushi Kobayashi } 21683c60ba66SKatsushi Kobayashi pp = dbch->top; 21693c60ba66SKatsushi Kobayashi prev = pp->db; 21703c60ba66SKatsushi Kobayashi for(idb = 0 ; idb < dbch->ndb ; idb ++ ){ 21713c60ba66SKatsushi Kobayashi if(pp == NULL){ 21723c60ba66SKatsushi Kobayashi curr = NULL; 21733c60ba66SKatsushi Kobayashi goto outdb; 21743c60ba66SKatsushi Kobayashi } 21753c60ba66SKatsushi Kobayashi cp = STAILQ_NEXT(pp, link); 21763c60ba66SKatsushi Kobayashi if(cp == NULL){ 21773c60ba66SKatsushi Kobayashi curr = NULL; 21783c60ba66SKatsushi Kobayashi goto outdb; 21793c60ba66SKatsushi Kobayashi } 21803c60ba66SKatsushi Kobayashi np = STAILQ_NEXT(cp, link); 21813c60ba66SKatsushi Kobayashi if(cp == NULL) break; 21823c60ba66SKatsushi Kobayashi for(jdb = 0 ; jdb < dbch->ndesc ; jdb ++ ){ 21833c60ba66SKatsushi Kobayashi if((cmd & 0xfffffff0) 21843c60ba66SKatsushi Kobayashi == vtophys(&(cp->db[jdb]))){ 21853c60ba66SKatsushi Kobayashi curr = cp->db; 21863c60ba66SKatsushi Kobayashi if(np != NULL){ 21873c60ba66SKatsushi Kobayashi next = np->db; 21883c60ba66SKatsushi Kobayashi }else{ 21893c60ba66SKatsushi Kobayashi next = NULL; 21903c60ba66SKatsushi Kobayashi } 21913c60ba66SKatsushi Kobayashi goto outdb; 21923c60ba66SKatsushi Kobayashi } 21933c60ba66SKatsushi Kobayashi } 21943c60ba66SKatsushi Kobayashi pp = STAILQ_NEXT(pp, link); 21953c60ba66SKatsushi Kobayashi prev = pp->db; 21963c60ba66SKatsushi Kobayashi } 21973c60ba66SKatsushi Kobayashi outdb: 21983c60ba66SKatsushi Kobayashi if( curr != NULL){ 21993c60ba66SKatsushi Kobayashi printf("Prev DB %d\n", ch); 22003c60ba66SKatsushi Kobayashi print_db(prev, ch, dbch->ndesc); 22013c60ba66SKatsushi Kobayashi printf("Current DB %d\n", ch); 22023c60ba66SKatsushi Kobayashi print_db(curr, ch, dbch->ndesc); 22033c60ba66SKatsushi Kobayashi printf("Next DB %d\n", ch); 22043c60ba66SKatsushi Kobayashi print_db(next, ch, dbch->ndesc); 22053c60ba66SKatsushi Kobayashi }else{ 22063c60ba66SKatsushi Kobayashi printf("dbdump err ch = %d cmd = 0x%08x\n", ch, cmd); 22073c60ba66SKatsushi Kobayashi } 22083c60ba66SKatsushi Kobayashi return; 22093c60ba66SKatsushi Kobayashi } 2210c572b810SHidetoshi Shimokawa 2211c572b810SHidetoshi Shimokawa void 2212c572b810SHidetoshi Shimokawa print_db(volatile struct fwohcidb *db, u_int32_t ch, u_int32_t max) 2213c572b810SHidetoshi Shimokawa { 22143c60ba66SKatsushi Kobayashi fwohcireg_t stat; 22153c60ba66SKatsushi Kobayashi int i, key; 22163c60ba66SKatsushi Kobayashi 22173c60ba66SKatsushi Kobayashi if(db == NULL){ 22183c60ba66SKatsushi Kobayashi printf("No Descriptor is found\n"); 22193c60ba66SKatsushi Kobayashi return; 22203c60ba66SKatsushi Kobayashi } 22213c60ba66SKatsushi Kobayashi 22223c60ba66SKatsushi Kobayashi printf("ch = %d\n%8s %s %s %s %s %4s %8s %8s %4s:%4s\n", 22233c60ba66SKatsushi Kobayashi ch, 22243c60ba66SKatsushi Kobayashi "Current", 22253c60ba66SKatsushi Kobayashi "OP ", 22263c60ba66SKatsushi Kobayashi "KEY", 22273c60ba66SKatsushi Kobayashi "INT", 22283c60ba66SKatsushi Kobayashi "BR ", 22293c60ba66SKatsushi Kobayashi "len", 22303c60ba66SKatsushi Kobayashi "Addr", 22313c60ba66SKatsushi Kobayashi "Depend", 22323c60ba66SKatsushi Kobayashi "Stat", 22333c60ba66SKatsushi Kobayashi "Cnt"); 22343c60ba66SKatsushi Kobayashi for( i = 0 ; i <= max ; i ++){ 223553f1eb86SHidetoshi Shimokawa key = db[i].db.desc.control & OHCI_KEY_MASK; 2236a4239576SHidetoshi Shimokawa #if __FreeBSD_version >= 500000 223770ce30b5SHidetoshi Shimokawa printf("%08tx %s %s %s %s %5d %08x %08x %04x:%04x", 2238a4239576SHidetoshi Shimokawa #else 2239a4239576SHidetoshi Shimokawa printf("%08x %s %s %s %s %5d %08x %08x %04x:%04x", 2240a4239576SHidetoshi Shimokawa #endif 22413c60ba66SKatsushi Kobayashi vtophys(&db[i]), 224253f1eb86SHidetoshi Shimokawa dbcode[(db[i].db.desc.control >> 12) & 0xf], 224353f1eb86SHidetoshi Shimokawa dbkey[(db[i].db.desc.control >> 8) & 0x7], 224453f1eb86SHidetoshi Shimokawa dbcond[(db[i].db.desc.control >> 4) & 0x3], 224553f1eb86SHidetoshi Shimokawa dbcond[(db[i].db.desc.control >> 2) & 0x3], 224653f1eb86SHidetoshi Shimokawa db[i].db.desc.reqcount, 22473c60ba66SKatsushi Kobayashi db[i].db.desc.addr, 22483c60ba66SKatsushi Kobayashi db[i].db.desc.depend, 22493c60ba66SKatsushi Kobayashi db[i].db.desc.status, 22503c60ba66SKatsushi Kobayashi db[i].db.desc.count); 22513c60ba66SKatsushi Kobayashi stat = db[i].db.desc.status; 22523c60ba66SKatsushi Kobayashi if(stat & 0xff00){ 22533c60ba66SKatsushi Kobayashi printf(" %s%s%s%s%s%s %s(%x)\n", 22543c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_RUN ? "RUN," : "", 22553c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "", 22563c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "", 22573c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "", 22583c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "", 22593c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "", 22603c60ba66SKatsushi Kobayashi fwohcicode[stat & 0x1f], 22613c60ba66SKatsushi Kobayashi stat & 0x1f 22623c60ba66SKatsushi Kobayashi ); 22633c60ba66SKatsushi Kobayashi }else{ 22643c60ba66SKatsushi Kobayashi printf(" Nostat\n"); 22653c60ba66SKatsushi Kobayashi } 22663c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_ST2 ){ 22673c60ba66SKatsushi Kobayashi printf("0x%08x 0x%08x 0x%08x 0x%08x\n", 22683c60ba66SKatsushi Kobayashi db[i+1].db.immed[0], 22693c60ba66SKatsushi Kobayashi db[i+1].db.immed[1], 22703c60ba66SKatsushi Kobayashi db[i+1].db.immed[2], 22713c60ba66SKatsushi Kobayashi db[i+1].db.immed[3]); 22723c60ba66SKatsushi Kobayashi } 22733c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_DEVICE){ 22743c60ba66SKatsushi Kobayashi return; 22753c60ba66SKatsushi Kobayashi } 227653f1eb86SHidetoshi Shimokawa if((db[i].db.desc.control & OHCI_BRANCH_MASK) 22773c60ba66SKatsushi Kobayashi == OHCI_BRANCH_ALWAYS){ 22783c60ba66SKatsushi Kobayashi return; 22793c60ba66SKatsushi Kobayashi } 228053f1eb86SHidetoshi Shimokawa if((db[i].db.desc.control & OHCI_CMD_MASK) 22813c60ba66SKatsushi Kobayashi == OHCI_OUTPUT_LAST){ 22823c60ba66SKatsushi Kobayashi return; 22833c60ba66SKatsushi Kobayashi } 228453f1eb86SHidetoshi Shimokawa if((db[i].db.desc.control & OHCI_CMD_MASK) 22853c60ba66SKatsushi Kobayashi == OHCI_INPUT_LAST){ 22863c60ba66SKatsushi Kobayashi return; 22873c60ba66SKatsushi Kobayashi } 22883c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_ST2 ){ 22893c60ba66SKatsushi Kobayashi i++; 22903c60ba66SKatsushi Kobayashi } 22913c60ba66SKatsushi Kobayashi } 22923c60ba66SKatsushi Kobayashi return; 22933c60ba66SKatsushi Kobayashi } 2294c572b810SHidetoshi Shimokawa 2295c572b810SHidetoshi Shimokawa void 2296c572b810SHidetoshi Shimokawa fwohci_ibr(struct firewire_comm *fc) 22973c60ba66SKatsushi Kobayashi { 22983c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 22993c60ba66SKatsushi Kobayashi u_int32_t fun; 23003c60ba66SKatsushi Kobayashi 2301864d7e72SHidetoshi Shimokawa device_printf(fc->dev, "Initiate bus reset\n"); 23023c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 2303ac9f6692SHidetoshi Shimokawa 2304ac9f6692SHidetoshi Shimokawa /* 2305ac9f6692SHidetoshi Shimokawa * Set root hold-off bit so that non cyclemaster capable node 2306ac9f6692SHidetoshi Shimokawa * shouldn't became the root node. 2307ac9f6692SHidetoshi Shimokawa */ 23083c60ba66SKatsushi Kobayashi #if 1 23093c60ba66SKatsushi Kobayashi fun = fwphy_rddata(sc, FW_PHY_IBR_REG); 23104ed65ce9SHidetoshi Shimokawa fun |= FW_PHY_IBR | FW_PHY_RHB; 23113c60ba66SKatsushi Kobayashi fun = fwphy_wrdata(sc, FW_PHY_IBR_REG, fun); 23124ed65ce9SHidetoshi Shimokawa #else /* Short bus reset */ 23133c60ba66SKatsushi Kobayashi fun = fwphy_rddata(sc, FW_PHY_ISBR_REG); 23144ed65ce9SHidetoshi Shimokawa fun |= FW_PHY_ISBR | FW_PHY_RHB; 23153c60ba66SKatsushi Kobayashi fun = fwphy_wrdata(sc, FW_PHY_ISBR_REG, fun); 23163c60ba66SKatsushi Kobayashi #endif 23173c60ba66SKatsushi Kobayashi } 2318c572b810SHidetoshi Shimokawa 2319c572b810SHidetoshi Shimokawa void 2320c572b810SHidetoshi Shimokawa fwohci_txbufdb(struct fwohci_softc *sc, int dmach, struct fw_bulkxfer *bulkxfer) 23213c60ba66SKatsushi Kobayashi { 23223c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr, *fdb_tr; 23233c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch; 232453f1eb86SHidetoshi Shimokawa volatile struct fwohcidb *db; 23253c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 23263c60ba66SKatsushi Kobayashi volatile struct fwohci_txpkthdr *ohcifp; 23273c60ba66SKatsushi Kobayashi unsigned short chtag; 23283c60ba66SKatsushi Kobayashi int idb; 23293c60ba66SKatsushi Kobayashi 23303c60ba66SKatsushi Kobayashi dbch = &sc->it[dmach]; 23313c60ba66SKatsushi Kobayashi chtag = sc->it[dmach].xferq.flag & 0xff; 23323c60ba66SKatsushi Kobayashi 23333c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)(bulkxfer->start); 23343c60ba66SKatsushi Kobayashi fdb_tr = (struct fwohcidb_tr *)(bulkxfer->end); 23353c60ba66SKatsushi Kobayashi /* 23363c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "DB %08x %08x %08x\n", bulkxfer, vtophys(db_tr->db), vtophys(fdb_tr->db)); 23373c60ba66SKatsushi Kobayashi */ 23383c60ba66SKatsushi Kobayashi for( idb = 0 ; idb < bulkxfer->npacket ; idb ++){ 233953f1eb86SHidetoshi Shimokawa db = db_tr->db; 234053f1eb86SHidetoshi Shimokawa #if 0 234153f1eb86SHidetoshi Shimokawa db[0].db.desc.control 234253f1eb86SHidetoshi Shimokawa = OHCI_OUTPUT_MORE | OHCI_KEY_ST2; 234353f1eb86SHidetoshi Shimokawa db[0].db.desc.reqcount = 8; 234453f1eb86SHidetoshi Shimokawa #endif 23453c60ba66SKatsushi Kobayashi fp = (struct fw_pkt *)db_tr->buf; 234653f1eb86SHidetoshi Shimokawa ohcifp = (volatile struct fwohci_txpkthdr *) db[1].db.immed; 23473c60ba66SKatsushi Kobayashi ohcifp->mode.ld[0] = ntohl(fp->mode.ld[0]); 23483c60ba66SKatsushi Kobayashi ohcifp->mode.stream.len = ntohs(fp->mode.stream.len); 23493c60ba66SKatsushi Kobayashi ohcifp->mode.stream.chtag = chtag; 23503c60ba66SKatsushi Kobayashi ohcifp->mode.stream.tcode = 0xa; 23515a7ba74dSHidetoshi Shimokawa ohcifp->mode.stream.spd = 0; 23523c60ba66SKatsushi Kobayashi 235353f1eb86SHidetoshi Shimokawa db[2].db.desc.reqcount = ntohs(fp->mode.stream.len); 235453f1eb86SHidetoshi Shimokawa db[2].db.desc.status = 0; 235553f1eb86SHidetoshi Shimokawa db[2].db.desc.count = 0; 235653f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */ 235753f1eb86SHidetoshi Shimokawa db[2].db.desc.control = OHCI_OUTPUT_LAST 23583c60ba66SKatsushi Kobayashi | OHCI_UPDATE 235953f1eb86SHidetoshi Shimokawa | OHCI_BRANCH_ALWAYS; 236053f1eb86SHidetoshi Shimokawa db[0].db.desc.depend = 236153f1eb86SHidetoshi Shimokawa = db[dbch->ndesc - 1].db.desc.depend 23623c60ba66SKatsushi Kobayashi = vtophys(STAILQ_NEXT(db_tr, link)->db) | dbch->ndesc; 236353f1eb86SHidetoshi Shimokawa #else 236453f1eb86SHidetoshi Shimokawa db[0].db.desc.depend |= dbch->ndesc; 236553f1eb86SHidetoshi Shimokawa db[dbch->ndesc - 1].db.desc.depend |= dbch->ndesc; 236653f1eb86SHidetoshi Shimokawa #endif 23673c60ba66SKatsushi Kobayashi bulkxfer->end = (caddr_t)db_tr; 23683c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 23693c60ba66SKatsushi Kobayashi } 237053f1eb86SHidetoshi Shimokawa db = ((struct fwohcidb_tr *)bulkxfer->end)->db; 237153f1eb86SHidetoshi Shimokawa db[0].db.desc.depend &= ~0xf; 237253f1eb86SHidetoshi Shimokawa db[dbch->ndesc - 1].db.desc.depend &= ~0xf; 237353f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */ 237453f1eb86SHidetoshi Shimokawa db[dbch->ndesc - 1].db.desc.control |= OHCI_INTERRUPT_ALWAYS; 23754ed65ce9SHidetoshi Shimokawa /* OHCI 1.1 and above */ 237653f1eb86SHidetoshi Shimokawa db[0].db.desc.control |= OHCI_INTERRUPT_ALWAYS; 237753f1eb86SHidetoshi Shimokawa #endif 237853f1eb86SHidetoshi Shimokawa /* 23793c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)bulkxfer->start; 23803c60ba66SKatsushi Kobayashi fdb_tr = (struct fwohcidb_tr *)bulkxfer->end; 23813c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "DB %08x %3d %08x %08x\n", bulkxfer, bulkxfer->npacket, vtophys(db_tr->db), vtophys(fdb_tr->db)); 23823c60ba66SKatsushi Kobayashi */ 23833c60ba66SKatsushi Kobayashi return; 23843c60ba66SKatsushi Kobayashi } 2385c572b810SHidetoshi Shimokawa 2386c572b810SHidetoshi Shimokawa static int 2387c572b810SHidetoshi Shimokawa fwohci_add_tx_buf(struct fwohcidb_tr *db_tr, unsigned short size, 2388c572b810SHidetoshi Shimokawa int mode, void *buf) 23893c60ba66SKatsushi Kobayashi { 23903c60ba66SKatsushi Kobayashi volatile struct fwohcidb *db = db_tr->db; 23913c60ba66SKatsushi Kobayashi int err = 0; 23923c60ba66SKatsushi Kobayashi if(buf == 0){ 23933c60ba66SKatsushi Kobayashi err = EINVAL; 23943c60ba66SKatsushi Kobayashi return err; 23953c60ba66SKatsushi Kobayashi } 23963c60ba66SKatsushi Kobayashi db_tr->buf = buf; 23973c60ba66SKatsushi Kobayashi db_tr->dbcnt = 3; 23983c60ba66SKatsushi Kobayashi db_tr->dummy = NULL; 23993c60ba66SKatsushi Kobayashi 240053f1eb86SHidetoshi Shimokawa db[0].db.desc.control = OHCI_OUTPUT_MORE | OHCI_KEY_ST2; 240153f1eb86SHidetoshi Shimokawa db[0].db.desc.reqcount = 8; 24023c60ba66SKatsushi Kobayashi db[2].db.desc.addr = vtophys(buf) + sizeof(u_int32_t); 240353f1eb86SHidetoshi Shimokawa db[2].db.desc.control = 240453f1eb86SHidetoshi Shimokawa OHCI_OUTPUT_LAST | OHCI_UPDATE | OHCI_BRANCH_ALWAYS; 240553f1eb86SHidetoshi Shimokawa #if 1 24063c60ba66SKatsushi Kobayashi db[0].db.desc.status = 0; 24073c60ba66SKatsushi Kobayashi db[0].db.desc.count = 0; 24083c60ba66SKatsushi Kobayashi db[2].db.desc.status = 0; 24093c60ba66SKatsushi Kobayashi db[2].db.desc.count = 0; 241053f1eb86SHidetoshi Shimokawa #endif 24113c60ba66SKatsushi Kobayashi if( mode & FWXFERQ_STREAM ){ 24123c60ba66SKatsushi Kobayashi if(mode & FWXFERQ_PACKET ){ 241353f1eb86SHidetoshi Shimokawa db[2].db.desc.control |= OHCI_INTERRUPT_ALWAYS; 24143c60ba66SKatsushi Kobayashi } 241553f1eb86SHidetoshi Shimokawa } else { 241653f1eb86SHidetoshi Shimokawa printf("fwohci_add_tx_buf: who calls me?"); 24173c60ba66SKatsushi Kobayashi } 24183c60ba66SKatsushi Kobayashi return 1; 24193c60ba66SKatsushi Kobayashi } 2420c572b810SHidetoshi Shimokawa 2421c572b810SHidetoshi Shimokawa int 2422c572b810SHidetoshi Shimokawa fwohci_add_rx_buf(struct fwohcidb_tr *db_tr, unsigned short size, int mode, 2423c572b810SHidetoshi Shimokawa void *buf, void *dummy) 24243c60ba66SKatsushi Kobayashi { 24253c60ba66SKatsushi Kobayashi volatile struct fwohcidb *db = db_tr->db; 24263c60ba66SKatsushi Kobayashi int i; 24273c60ba66SKatsushi Kobayashi void *dbuf[2]; 24283c60ba66SKatsushi Kobayashi int dsiz[2]; 24293c60ba66SKatsushi Kobayashi 24303c60ba66SKatsushi Kobayashi if(buf == 0){ 24315166f1dfSHidetoshi Shimokawa buf = malloc(size, M_FW, M_NOWAIT); 24323c60ba66SKatsushi Kobayashi if(buf == NULL) return 0; 24333c60ba66SKatsushi Kobayashi db_tr->buf = buf; 24343c60ba66SKatsushi Kobayashi db_tr->dbcnt = 1; 24353c60ba66SKatsushi Kobayashi db_tr->dummy = NULL; 24363c60ba66SKatsushi Kobayashi dsiz[0] = size; 24373c60ba66SKatsushi Kobayashi dbuf[0] = buf; 24383c60ba66SKatsushi Kobayashi }else if(dummy == NULL){ 24393c60ba66SKatsushi Kobayashi db_tr->buf = buf; 24403c60ba66SKatsushi Kobayashi db_tr->dbcnt = 1; 24413c60ba66SKatsushi Kobayashi db_tr->dummy = NULL; 24423c60ba66SKatsushi Kobayashi dsiz[0] = size; 24433c60ba66SKatsushi Kobayashi dbuf[0] = buf; 24443c60ba66SKatsushi Kobayashi }else{ 24453c60ba66SKatsushi Kobayashi db_tr->buf = buf; 24463c60ba66SKatsushi Kobayashi db_tr->dbcnt = 2; 24473c60ba66SKatsushi Kobayashi db_tr->dummy = dummy; 24483c60ba66SKatsushi Kobayashi dsiz[0] = sizeof(u_int32_t); 24493c60ba66SKatsushi Kobayashi dsiz[1] = size; 24503c60ba66SKatsushi Kobayashi dbuf[0] = dummy; 24513c60ba66SKatsushi Kobayashi dbuf[1] = buf; 24523c60ba66SKatsushi Kobayashi } 24533c60ba66SKatsushi Kobayashi for(i = 0 ; i < db_tr->dbcnt ; i++){ 24543c60ba66SKatsushi Kobayashi db[i].db.desc.addr = vtophys(dbuf[i]) ; 245553f1eb86SHidetoshi Shimokawa db[i].db.desc.control = OHCI_INPUT_MORE; 245653f1eb86SHidetoshi Shimokawa db[i].db.desc.reqcount = dsiz[i]; 24573c60ba66SKatsushi Kobayashi if( mode & FWXFERQ_STREAM ){ 245853f1eb86SHidetoshi Shimokawa db[i].db.desc.control |= OHCI_UPDATE; 24593c60ba66SKatsushi Kobayashi } 24603c60ba66SKatsushi Kobayashi db[i].db.desc.status = 0; 24613c60ba66SKatsushi Kobayashi db[i].db.desc.count = dsiz[i]; 24623c60ba66SKatsushi Kobayashi } 24633c60ba66SKatsushi Kobayashi if( mode & FWXFERQ_STREAM ){ 246453f1eb86SHidetoshi Shimokawa db[db_tr->dbcnt - 1].db.desc.control |= OHCI_INPUT_LAST; 24653c60ba66SKatsushi Kobayashi if(mode & FWXFERQ_PACKET ){ 246653f1eb86SHidetoshi Shimokawa db[db_tr->dbcnt - 1].db.desc.control 24673c60ba66SKatsushi Kobayashi |= OHCI_INTERRUPT_ALWAYS; 24683c60ba66SKatsushi Kobayashi } 24693c60ba66SKatsushi Kobayashi } 247053f1eb86SHidetoshi Shimokawa db[db_tr->dbcnt - 1].db.desc.control |= OHCI_BRANCH_ALWAYS; 24713c60ba66SKatsushi Kobayashi return 1; 24723c60ba66SKatsushi Kobayashi } 2473c572b810SHidetoshi Shimokawa 2474c572b810SHidetoshi Shimokawa static void 2475c572b810SHidetoshi Shimokawa fwohci_ircv(struct fwohci_softc *sc, struct fwohci_dbch *dbch, int count) 24763c60ba66SKatsushi Kobayashi { 24773c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr = dbch->top, *odb_tr; 24783c60ba66SKatsushi Kobayashi struct firewire_comm *fc = (struct firewire_comm *)sc; 24793c60ba66SKatsushi Kobayashi int z = 1; 24803c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 24813c60ba66SKatsushi Kobayashi u_int8_t *ld; 24823c60ba66SKatsushi Kobayashi u_int32_t off = NULL; 24833c60ba66SKatsushi Kobayashi u_int32_t stat; 24843c60ba66SKatsushi Kobayashi u_int32_t *qld; 24853c60ba66SKatsushi Kobayashi u_int32_t reg; 24863c60ba66SKatsushi Kobayashi u_int spd; 24873c60ba66SKatsushi Kobayashi u_int dmach; 24883c60ba66SKatsushi Kobayashi int len, i, plen; 24893c60ba66SKatsushi Kobayashi caddr_t buf; 24903c60ba66SKatsushi Kobayashi 24913c60ba66SKatsushi Kobayashi for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){ 24923c60ba66SKatsushi Kobayashi if( &sc->ir[dmach] == dbch){ 24933c60ba66SKatsushi Kobayashi off = OHCI_IROFF(dmach); 24943c60ba66SKatsushi Kobayashi break; 24953c60ba66SKatsushi Kobayashi } 24963c60ba66SKatsushi Kobayashi } 24973c60ba66SKatsushi Kobayashi if(off == NULL){ 24983c60ba66SKatsushi Kobayashi return; 24993c60ba66SKatsushi Kobayashi } 25003c60ba66SKatsushi Kobayashi if(!(dbch->xferq.flag & FWXFERQ_RUNNING)){ 25013c60ba66SKatsushi Kobayashi fwohci_irx_disable(&sc->fc, dmach); 25023c60ba66SKatsushi Kobayashi return; 25033c60ba66SKatsushi Kobayashi } 25043c60ba66SKatsushi Kobayashi 25053c60ba66SKatsushi Kobayashi odb_tr = NULL; 25063c60ba66SKatsushi Kobayashi db_tr = dbch->top; 25073c60ba66SKatsushi Kobayashi i = 0; 25083c60ba66SKatsushi Kobayashi while ((reg = db_tr->db[0].db.desc.status) & 0x1f) { 2509783058faSHidetoshi Shimokawa if (count >= 0 && count-- == 0) 2510783058faSHidetoshi Shimokawa break; 25113c60ba66SKatsushi Kobayashi ld = (u_int8_t *)db_tr->buf; 25123c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_PACKET) { 25133c60ba66SKatsushi Kobayashi /* skip timeStamp */ 25143c60ba66SKatsushi Kobayashi ld += sizeof(struct fwohci_trailer); 25153c60ba66SKatsushi Kobayashi } 25163c60ba66SKatsushi Kobayashi qld = (u_int32_t *)ld; 25173c60ba66SKatsushi Kobayashi len = dbch->xferq.psize - (db_tr->db[0].db.desc.count); 25183c60ba66SKatsushi Kobayashi /* 25193c60ba66SKatsushi Kobayashi { 25203c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "%04x %2x 0x%08x 0x%08x 0x%08x 0x%08x\n", len, 25213c60ba66SKatsushi Kobayashi db_tr->db[0].db.desc.status & 0x1f, qld[0],qld[1],qld[2],qld[3]); 25223c60ba66SKatsushi Kobayashi } 25233c60ba66SKatsushi Kobayashi */ 25243c60ba66SKatsushi Kobayashi fp=(struct fw_pkt *)ld; 25253c60ba66SKatsushi Kobayashi qld[0] = htonl(qld[0]); 25263c60ba66SKatsushi Kobayashi plen = sizeof(struct fw_isohdr) 25273c60ba66SKatsushi Kobayashi + ntohs(fp->mode.stream.len) + sizeof(u_int32_t); 25283c60ba66SKatsushi Kobayashi ld += plen; 25293c60ba66SKatsushi Kobayashi len -= plen; 25303c60ba66SKatsushi Kobayashi buf = db_tr->buf; 25313c60ba66SKatsushi Kobayashi db_tr->buf = NULL; 25323c60ba66SKatsushi Kobayashi stat = reg & 0x1f; 25333c60ba66SKatsushi Kobayashi spd = reg & 0x3; 25343c60ba66SKatsushi Kobayashi switch(stat){ 25353c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 25363c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND: 25373c60ba66SKatsushi Kobayashi fw_rcv(&sc->fc, buf, plen - sizeof(u_int32_t), dmach, sizeof(u_int32_t), spd); 25383c60ba66SKatsushi Kobayashi break; 25393c60ba66SKatsushi Kobayashi default: 25405166f1dfSHidetoshi Shimokawa free(buf, M_FW); 25413c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "Isochronous receive err %02x\n", stat); 25423c60ba66SKatsushi Kobayashi break; 25433c60ba66SKatsushi Kobayashi } 25443c60ba66SKatsushi Kobayashi i++; 25453c60ba66SKatsushi Kobayashi fwohci_add_rx_buf(db_tr, dbch->xferq.psize, 25463c60ba66SKatsushi Kobayashi dbch->xferq.flag, 0, NULL); 25473c60ba66SKatsushi Kobayashi db_tr->db[0].db.desc.depend &= ~0xf; 25483c60ba66SKatsushi Kobayashi if(dbch->pdb_tr != NULL){ 25493c60ba66SKatsushi Kobayashi dbch->pdb_tr->db[0].db.desc.depend |= z; 25503c60ba66SKatsushi Kobayashi } else { 25513c60ba66SKatsushi Kobayashi /* XXX should be rewritten in better way */ 25523c60ba66SKatsushi Kobayashi dbch->bottom->db[0].db.desc.depend |= z; 25533c60ba66SKatsushi Kobayashi } 25543c60ba66SKatsushi Kobayashi dbch->pdb_tr = db_tr; 25553c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 25563c60ba66SKatsushi Kobayashi } 25573c60ba66SKatsushi Kobayashi dbch->top = db_tr; 25583c60ba66SKatsushi Kobayashi reg = OREAD(sc, OHCI_DMACTL(off)); 25593c60ba66SKatsushi Kobayashi if (reg & OHCI_CNTL_DMA_ACTIVE) 25603c60ba66SKatsushi Kobayashi return; 25613c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "IR DMA %d stopped at %x status=%x (%d)\n", 25623c60ba66SKatsushi Kobayashi dmach, OREAD(sc, OHCI_DMACMD(off)), reg, i); 25633c60ba66SKatsushi Kobayashi dbch->top = db_tr; 25643c60ba66SKatsushi Kobayashi fwohci_irx_enable(fc, dmach); 25653c60ba66SKatsushi Kobayashi } 25663c60ba66SKatsushi Kobayashi 25673c60ba66SKatsushi Kobayashi #define PLEN(x) (((ntohs(x))+0x3) & ~0x3) 25683c60ba66SKatsushi Kobayashi static int 25693c60ba66SKatsushi Kobayashi fwohci_get_plen(struct fwohci_softc *sc, struct fw_pkt *fp, int hlen) 25703c60ba66SKatsushi Kobayashi { 25713c60ba66SKatsushi Kobayashi int i; 25723c60ba66SKatsushi Kobayashi 25733c60ba66SKatsushi Kobayashi for( i = 4; i < hlen ; i+=4){ 25743c60ba66SKatsushi Kobayashi fp->mode.ld[i/4] = htonl(fp->mode.ld[i/4]); 25753c60ba66SKatsushi Kobayashi } 25763c60ba66SKatsushi Kobayashi 25773c60ba66SKatsushi Kobayashi switch(fp->mode.common.tcode){ 25783c60ba66SKatsushi Kobayashi case FWTCODE_RREQQ: 25793c60ba66SKatsushi Kobayashi return sizeof(fp->mode.rreqq) + sizeof(u_int32_t); 25803c60ba66SKatsushi Kobayashi case FWTCODE_WRES: 25813c60ba66SKatsushi Kobayashi return sizeof(fp->mode.wres) + sizeof(u_int32_t); 25823c60ba66SKatsushi Kobayashi case FWTCODE_WREQQ: 25833c60ba66SKatsushi Kobayashi return sizeof(fp->mode.wreqq) + sizeof(u_int32_t); 25843c60ba66SKatsushi Kobayashi case FWTCODE_RREQB: 25853c60ba66SKatsushi Kobayashi return sizeof(fp->mode.rreqb) + sizeof(u_int32_t); 25863c60ba66SKatsushi Kobayashi case FWTCODE_RRESQ: 25873c60ba66SKatsushi Kobayashi return sizeof(fp->mode.rresq) + sizeof(u_int32_t); 25883c60ba66SKatsushi Kobayashi case FWTCODE_WREQB: 25893c60ba66SKatsushi Kobayashi return sizeof(struct fw_asyhdr) + PLEN(fp->mode.wreqb.len) 25903c60ba66SKatsushi Kobayashi + sizeof(u_int32_t); 25913c60ba66SKatsushi Kobayashi case FWTCODE_LREQ: 25923c60ba66SKatsushi Kobayashi return sizeof(struct fw_asyhdr) + PLEN(fp->mode.lreq.len) 25933c60ba66SKatsushi Kobayashi + sizeof(u_int32_t); 25943c60ba66SKatsushi Kobayashi case FWTCODE_RRESB: 25953c60ba66SKatsushi Kobayashi return sizeof(struct fw_asyhdr) + PLEN(fp->mode.rresb.len) 25963c60ba66SKatsushi Kobayashi + sizeof(u_int32_t); 25973c60ba66SKatsushi Kobayashi case FWTCODE_LRES: 25983c60ba66SKatsushi Kobayashi return sizeof(struct fw_asyhdr) + PLEN(fp->mode.lres.len) 25993c60ba66SKatsushi Kobayashi + sizeof(u_int32_t); 26003c60ba66SKatsushi Kobayashi case FWOHCITCODE_PHY: 26013c60ba66SKatsushi Kobayashi return 16; 26023c60ba66SKatsushi Kobayashi } 26033c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "Unknown tcode %d\n", fp->mode.common.tcode); 26043c60ba66SKatsushi Kobayashi return 0; 26053c60ba66SKatsushi Kobayashi } 26063c60ba66SKatsushi Kobayashi 2607c572b810SHidetoshi Shimokawa static void 2608c572b810SHidetoshi Shimokawa fwohci_arcv(struct fwohci_softc *sc, struct fwohci_dbch *dbch, int count) 26093c60ba66SKatsushi Kobayashi { 26103c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 26113c60ba66SKatsushi Kobayashi int z = 1; 26123c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 26133c60ba66SKatsushi Kobayashi u_int8_t *ld; 26143c60ba66SKatsushi Kobayashi u_int32_t stat, off; 26153c60ba66SKatsushi Kobayashi u_int spd; 26163c60ba66SKatsushi Kobayashi int len, plen, hlen, pcnt, poff = 0, rlen; 26173c60ba66SKatsushi Kobayashi int s; 26183c60ba66SKatsushi Kobayashi caddr_t buf; 26193c60ba66SKatsushi Kobayashi int resCount; 26203c60ba66SKatsushi Kobayashi 26213c60ba66SKatsushi Kobayashi if(&sc->arrq == dbch){ 26223c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 26233c60ba66SKatsushi Kobayashi }else if(&sc->arrs == dbch){ 26243c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 26253c60ba66SKatsushi Kobayashi }else{ 26263c60ba66SKatsushi Kobayashi return; 26273c60ba66SKatsushi Kobayashi } 26283c60ba66SKatsushi Kobayashi 26293c60ba66SKatsushi Kobayashi s = splfw(); 26303c60ba66SKatsushi Kobayashi db_tr = dbch->top; 26313c60ba66SKatsushi Kobayashi pcnt = 0; 26323c60ba66SKatsushi Kobayashi /* XXX we cannot handle a packet which lies in more than two buf */ 26333c60ba66SKatsushi Kobayashi while (db_tr->db[0].db.desc.status & OHCI_CNTL_DMA_ACTIVE) { 26343c60ba66SKatsushi Kobayashi ld = (u_int8_t *)db_tr->buf + dbch->buf_offset; 26353c60ba66SKatsushi Kobayashi resCount = db_tr->db[0].db.desc.count; 26363c60ba66SKatsushi Kobayashi len = dbch->xferq.psize - resCount 26373c60ba66SKatsushi Kobayashi - dbch->buf_offset; 26383c60ba66SKatsushi Kobayashi while (len > 0 ) { 2639783058faSHidetoshi Shimokawa if (count >= 0 && count-- == 0) 2640783058faSHidetoshi Shimokawa goto out; 26413c60ba66SKatsushi Kobayashi if(dbch->frag.buf != NULL){ 26423c60ba66SKatsushi Kobayashi buf = dbch->frag.buf; 26433c60ba66SKatsushi Kobayashi if (dbch->frag.plen < 0) { 26443c60ba66SKatsushi Kobayashi /* incomplete header */ 26453c60ba66SKatsushi Kobayashi int hlen; 26463c60ba66SKatsushi Kobayashi 26473c60ba66SKatsushi Kobayashi hlen = - dbch->frag.plen; 26483c60ba66SKatsushi Kobayashi rlen = hlen - dbch->frag.len; 26493c60ba66SKatsushi Kobayashi bcopy(ld, dbch->frag.buf + dbch->frag.len, rlen); 26503c60ba66SKatsushi Kobayashi ld += rlen; 26513c60ba66SKatsushi Kobayashi len -= rlen; 26523c60ba66SKatsushi Kobayashi dbch->frag.len += rlen; 26533c60ba66SKatsushi Kobayashi #if 0 26543c60ba66SKatsushi Kobayashi printf("(1)frag.plen=%d frag.len=%d rlen=%d len=%d\n", dbch->frag.plen, dbch->frag.len, rlen, len); 26553c60ba66SKatsushi Kobayashi #endif 26563c60ba66SKatsushi Kobayashi fp=(struct fw_pkt *)dbch->frag.buf; 26573c60ba66SKatsushi Kobayashi dbch->frag.plen 26583c60ba66SKatsushi Kobayashi = fwohci_get_plen(sc, fp, hlen); 26593c60ba66SKatsushi Kobayashi if (dbch->frag.plen == 0) 26603c60ba66SKatsushi Kobayashi goto out; 26613c60ba66SKatsushi Kobayashi } 26623c60ba66SKatsushi Kobayashi rlen = dbch->frag.plen - dbch->frag.len; 26633c60ba66SKatsushi Kobayashi #if 0 26643c60ba66SKatsushi Kobayashi printf("(2)frag.plen=%d frag.len=%d rlen=%d len=%d\n", dbch->frag.plen, dbch->frag.len, rlen, len); 26653c60ba66SKatsushi Kobayashi #endif 26663c60ba66SKatsushi Kobayashi bcopy(ld, dbch->frag.buf + dbch->frag.len, 26673c60ba66SKatsushi Kobayashi rlen); 26683c60ba66SKatsushi Kobayashi ld += rlen; 26693c60ba66SKatsushi Kobayashi len -= rlen; 26703c60ba66SKatsushi Kobayashi plen = dbch->frag.plen; 26713c60ba66SKatsushi Kobayashi dbch->frag.buf = NULL; 26723c60ba66SKatsushi Kobayashi dbch->frag.plen = 0; 26733c60ba66SKatsushi Kobayashi dbch->frag.len = 0; 26743c60ba66SKatsushi Kobayashi poff = 0; 26753c60ba66SKatsushi Kobayashi }else{ 26763c60ba66SKatsushi Kobayashi fp=(struct fw_pkt *)ld; 26773c60ba66SKatsushi Kobayashi fp->mode.ld[0] = htonl(fp->mode.ld[0]); 26783c60ba66SKatsushi Kobayashi switch(fp->mode.common.tcode){ 26793c60ba66SKatsushi Kobayashi case FWTCODE_RREQQ: 26803c60ba66SKatsushi Kobayashi case FWTCODE_WRES: 26813c60ba66SKatsushi Kobayashi case FWTCODE_WREQQ: 26823c60ba66SKatsushi Kobayashi case FWTCODE_RRESQ: 26833c60ba66SKatsushi Kobayashi case FWOHCITCODE_PHY: 26843c60ba66SKatsushi Kobayashi hlen = 12; 26853c60ba66SKatsushi Kobayashi break; 26863c60ba66SKatsushi Kobayashi case FWTCODE_RREQB: 26873c60ba66SKatsushi Kobayashi case FWTCODE_WREQB: 26883c60ba66SKatsushi Kobayashi case FWTCODE_LREQ: 26893c60ba66SKatsushi Kobayashi case FWTCODE_RRESB: 26903c60ba66SKatsushi Kobayashi case FWTCODE_LRES: 26913c60ba66SKatsushi Kobayashi hlen = 16; 26923c60ba66SKatsushi Kobayashi break; 26933c60ba66SKatsushi Kobayashi default: 26943c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "Unknown tcode %d\n", fp->mode.common.tcode); 26953c60ba66SKatsushi Kobayashi goto out; 26963c60ba66SKatsushi Kobayashi } 26973c60ba66SKatsushi Kobayashi if (len >= hlen) { 26983c60ba66SKatsushi Kobayashi plen = fwohci_get_plen(sc, fp, hlen); 26993c60ba66SKatsushi Kobayashi if (plen == 0) 27003c60ba66SKatsushi Kobayashi goto out; 27013c60ba66SKatsushi Kobayashi plen = (plen + 3) & ~3; 27023c60ba66SKatsushi Kobayashi len -= plen; 27033c60ba66SKatsushi Kobayashi } else { 27043c60ba66SKatsushi Kobayashi plen = -hlen; 27053c60ba66SKatsushi Kobayashi len -= hlen; 27063c60ba66SKatsushi Kobayashi } 27073c60ba66SKatsushi Kobayashi if(resCount > 0 || len > 0){ 27083c60ba66SKatsushi Kobayashi buf = malloc( dbch->xferq.psize, 27095166f1dfSHidetoshi Shimokawa M_FW, M_NOWAIT); 27103c60ba66SKatsushi Kobayashi if(buf == NULL){ 27113c60ba66SKatsushi Kobayashi printf("cannot malloc!\n"); 27125166f1dfSHidetoshi Shimokawa free(db_tr->buf, M_FW); 27133c60ba66SKatsushi Kobayashi goto out; 27143c60ba66SKatsushi Kobayashi } 27153c60ba66SKatsushi Kobayashi bcopy(ld, buf, plen); 27163c60ba66SKatsushi Kobayashi poff = 0; 27173c60ba66SKatsushi Kobayashi dbch->frag.buf = NULL; 27183c60ba66SKatsushi Kobayashi dbch->frag.plen = 0; 27193c60ba66SKatsushi Kobayashi dbch->frag.len = 0; 27203c60ba66SKatsushi Kobayashi }else if(len < 0){ 27213c60ba66SKatsushi Kobayashi dbch->frag.buf = db_tr->buf; 27223c60ba66SKatsushi Kobayashi if (plen < 0) { 27233c60ba66SKatsushi Kobayashi #if 0 27243c60ba66SKatsushi Kobayashi printf("plen < 0:" 27253c60ba66SKatsushi Kobayashi "hlen: %d len: %d\n", 27263c60ba66SKatsushi Kobayashi hlen, len); 27273c60ba66SKatsushi Kobayashi #endif 27283c60ba66SKatsushi Kobayashi dbch->frag.len = hlen + len; 27293c60ba66SKatsushi Kobayashi dbch->frag.plen = -hlen; 27303c60ba66SKatsushi Kobayashi } else { 27313c60ba66SKatsushi Kobayashi dbch->frag.len = plen + len; 27323c60ba66SKatsushi Kobayashi dbch->frag.plen = plen; 27333c60ba66SKatsushi Kobayashi } 27343c60ba66SKatsushi Kobayashi bcopy(ld, db_tr->buf, dbch->frag.len); 27353c60ba66SKatsushi Kobayashi buf = NULL; 27363c60ba66SKatsushi Kobayashi }else{ 27373c60ba66SKatsushi Kobayashi buf = db_tr->buf; 27383c60ba66SKatsushi Kobayashi poff = ld - (u_int8_t *)buf; 27393c60ba66SKatsushi Kobayashi dbch->frag.buf = NULL; 27403c60ba66SKatsushi Kobayashi dbch->frag.plen = 0; 27413c60ba66SKatsushi Kobayashi dbch->frag.len = 0; 27423c60ba66SKatsushi Kobayashi } 27433c60ba66SKatsushi Kobayashi ld += plen; 27443c60ba66SKatsushi Kobayashi } 27453c60ba66SKatsushi Kobayashi if( buf != NULL){ 27463c60ba66SKatsushi Kobayashi /* DMA result-code will be written at the tail of packet */ 27473c60ba66SKatsushi Kobayashi stat = ((struct fwohci_trailer *)(ld - sizeof(struct fwohci_trailer)))->stat; 27483c60ba66SKatsushi Kobayashi spd = (stat >> 5) & 0x3; 27493c60ba66SKatsushi Kobayashi stat &= 0x1f; 27503c60ba66SKatsushi Kobayashi switch(stat){ 27513c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND: 2752864d7e72SHidetoshi Shimokawa #if 0 27533c60ba66SKatsushi Kobayashi printf("fwohci_arcv: ack pending..\n"); 27543c60ba66SKatsushi Kobayashi #endif 27553c60ba66SKatsushi Kobayashi /* fall through */ 27563c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 27573c60ba66SKatsushi Kobayashi if( poff != 0 ) 27583c60ba66SKatsushi Kobayashi bcopy(buf+poff, buf, plen - 4); 27593c60ba66SKatsushi Kobayashi fw_rcv(&sc->fc, buf, plen - sizeof(struct fwohci_trailer), 0, 0, spd); 27603c60ba66SKatsushi Kobayashi break; 27613c60ba66SKatsushi Kobayashi case FWOHCIEV_BUSRST: 27625166f1dfSHidetoshi Shimokawa free(buf, M_FW); 27633c60ba66SKatsushi Kobayashi if (sc->fc.status != FWBUSRESET) 27643c60ba66SKatsushi Kobayashi printf("got BUSRST packet!?\n"); 27653c60ba66SKatsushi Kobayashi break; 27663c60ba66SKatsushi Kobayashi default: 27673c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "Async DMA Receive error err = %02x %s\n", stat, fwohcicode[stat]); 27683c60ba66SKatsushi Kobayashi #if 0 /* XXX */ 27693c60ba66SKatsushi Kobayashi goto out; 27703c60ba66SKatsushi Kobayashi #endif 27713c60ba66SKatsushi Kobayashi break; 27723c60ba66SKatsushi Kobayashi } 27733c60ba66SKatsushi Kobayashi } 27743c60ba66SKatsushi Kobayashi pcnt ++; 27753c60ba66SKatsushi Kobayashi }; 27763c60ba66SKatsushi Kobayashi out: 27773c60ba66SKatsushi Kobayashi if (resCount == 0) { 27783c60ba66SKatsushi Kobayashi /* done on this buffer */ 27793c60ba66SKatsushi Kobayashi fwohci_add_rx_buf(db_tr, dbch->xferq.psize, 27803c60ba66SKatsushi Kobayashi dbch->xferq.flag, 0, NULL); 27813c60ba66SKatsushi Kobayashi dbch->bottom->db[0].db.desc.depend |= z; 27823c60ba66SKatsushi Kobayashi dbch->bottom = db_tr; 27833c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 27843c60ba66SKatsushi Kobayashi dbch->top = db_tr; 27853c60ba66SKatsushi Kobayashi dbch->buf_offset = 0; 27863c60ba66SKatsushi Kobayashi } else { 27873c60ba66SKatsushi Kobayashi dbch->buf_offset = dbch->xferq.psize - resCount; 27883c60ba66SKatsushi Kobayashi break; 27893c60ba66SKatsushi Kobayashi } 27903c60ba66SKatsushi Kobayashi /* XXX make sure DMA is not dead */ 27913c60ba66SKatsushi Kobayashi } 27923c60ba66SKatsushi Kobayashi #if 0 27933c60ba66SKatsushi Kobayashi if (pcnt < 1) 27943c60ba66SKatsushi Kobayashi printf("fwohci_arcv: no packets\n"); 27953c60ba66SKatsushi Kobayashi #endif 27963c60ba66SKatsushi Kobayashi splx(s); 27973c60ba66SKatsushi Kobayashi } 2798