13c60ba66SKatsushi Kobayashi /* 277ee030bSHidetoshi Shimokawa * Copyright (c) 2003 Hidetoshi Shimokawa 33c60ba66SKatsushi Kobayashi * Copyright (c) 1998-2002 Katsushi Kobayashi and Hidetoshi Shimokawa 43c60ba66SKatsushi Kobayashi * All rights reserved. 53c60ba66SKatsushi Kobayashi * 63c60ba66SKatsushi Kobayashi * Redistribution and use in source and binary forms, with or without 73c60ba66SKatsushi Kobayashi * modification, are permitted provided that the following conditions 83c60ba66SKatsushi Kobayashi * are met: 93c60ba66SKatsushi Kobayashi * 1. Redistributions of source code must retain the above copyright 103c60ba66SKatsushi Kobayashi * notice, this list of conditions and the following disclaimer. 113c60ba66SKatsushi Kobayashi * 2. Redistributions in binary form must reproduce the above copyright 123c60ba66SKatsushi Kobayashi * notice, this list of conditions and the following disclaimer in the 133c60ba66SKatsushi Kobayashi * documentation and/or other materials provided with the distribution. 143c60ba66SKatsushi Kobayashi * 3. All advertising materials mentioning features or use of this software 153c60ba66SKatsushi Kobayashi * must display the acknowledgement as bellow: 163c60ba66SKatsushi Kobayashi * 178da326fdSHidetoshi Shimokawa * This product includes software developed by K. Kobayashi and H. Shimokawa 183c60ba66SKatsushi Kobayashi * 193c60ba66SKatsushi Kobayashi * 4. The name of the author may not be used to endorse or promote products 203c60ba66SKatsushi Kobayashi * derived from this software without specific prior written permission. 213c60ba66SKatsushi Kobayashi * 223c60ba66SKatsushi Kobayashi * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 233c60ba66SKatsushi Kobayashi * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 243c60ba66SKatsushi Kobayashi * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 253c60ba66SKatsushi Kobayashi * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, 263c60ba66SKatsushi Kobayashi * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 273c60ba66SKatsushi Kobayashi * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 283c60ba66SKatsushi Kobayashi * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 293c60ba66SKatsushi Kobayashi * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 303c60ba66SKatsushi Kobayashi * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN 313c60ba66SKatsushi Kobayashi * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 323c60ba66SKatsushi Kobayashi * POSSIBILITY OF SUCH DAMAGE. 333c60ba66SKatsushi Kobayashi * 343c60ba66SKatsushi Kobayashi * $FreeBSD$ 353c60ba66SKatsushi Kobayashi * 363c60ba66SKatsushi Kobayashi */ 378da326fdSHidetoshi Shimokawa 383c60ba66SKatsushi Kobayashi #define ATRQ_CH 0 393c60ba66SKatsushi Kobayashi #define ATRS_CH 1 403c60ba66SKatsushi Kobayashi #define ARRQ_CH 2 413c60ba66SKatsushi Kobayashi #define ARRS_CH 3 423c60ba66SKatsushi Kobayashi #define ITX_CH 4 433c60ba66SKatsushi Kobayashi #define IRX_CH 0x24 443c60ba66SKatsushi Kobayashi 453c60ba66SKatsushi Kobayashi #include <sys/param.h> 465a7ba74dSHidetoshi Shimokawa #include <sys/proc.h> 473c60ba66SKatsushi Kobayashi #include <sys/systm.h> 483c60ba66SKatsushi Kobayashi #include <sys/types.h> 493c60ba66SKatsushi Kobayashi #include <sys/mbuf.h> 503c60ba66SKatsushi Kobayashi #include <sys/mman.h> 513c60ba66SKatsushi Kobayashi #include <sys/socket.h> 523c60ba66SKatsushi Kobayashi #include <sys/socketvar.h> 533c60ba66SKatsushi Kobayashi #include <sys/signalvar.h> 543c60ba66SKatsushi Kobayashi #include <sys/malloc.h> 553c60ba66SKatsushi Kobayashi #include <sys/sockio.h> 563c60ba66SKatsushi Kobayashi #include <sys/bus.h> 573c60ba66SKatsushi Kobayashi #include <sys/kernel.h> 583c60ba66SKatsushi Kobayashi #include <sys/conf.h> 5977ee030bSHidetoshi Shimokawa #include <sys/endian.h> 603c60ba66SKatsushi Kobayashi 613c60ba66SKatsushi Kobayashi #include <machine/bus.h> 623c60ba66SKatsushi Kobayashi #include <machine/resource.h> 633c60ba66SKatsushi Kobayashi #include <sys/rman.h> 643c60ba66SKatsushi Kobayashi 653c60ba66SKatsushi Kobayashi #include <machine/cpufunc.h> /* for rdtsc proto for clock.h below */ 663c60ba66SKatsushi Kobayashi #include <machine/clock.h> 673c60ba66SKatsushi Kobayashi #include <pci/pcivar.h> 683c60ba66SKatsushi Kobayashi #include <pci/pcireg.h> 693c60ba66SKatsushi Kobayashi 703c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire.h> 713c60ba66SKatsushi Kobayashi #include <dev/firewire/firewirereg.h> 7277ee030bSHidetoshi Shimokawa #include <dev/firewire/fwdma.h> 733c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcireg.h> 743c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcivar.h> 753c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire_phy.h> 763c60ba66SKatsushi Kobayashi 770aaa9a23SHidetoshi Shimokawa #include <dev/firewire/iec68113.h> 780aaa9a23SHidetoshi Shimokawa 793c60ba66SKatsushi Kobayashi #undef OHCI_DEBUG 808da326fdSHidetoshi Shimokawa 813c60ba66SKatsushi Kobayashi static char dbcode[16][0x10]={"OUTM", "OUTL","INPM","INPL", 823c60ba66SKatsushi Kobayashi "STOR","LOAD","NOP ","STOP",}; 8377ee030bSHidetoshi Shimokawa 843c60ba66SKatsushi Kobayashi static char dbkey[8][0x10]={"ST0", "ST1","ST2","ST3", 853c60ba66SKatsushi Kobayashi "UNDEF","REG","SYS","DEV"}; 8677ee030bSHidetoshi Shimokawa static char dbcond[4][0x10]={"NEV","C=1", "C=0", "ALL"}; 873c60ba66SKatsushi Kobayashi char fwohcicode[32][0x20]={ 883c60ba66SKatsushi Kobayashi "No stat","Undef","long","miss Ack err", 893c60ba66SKatsushi Kobayashi "underrun","overrun","desc err", "data read err", 903c60ba66SKatsushi Kobayashi "data write err","bus reset","timeout","tcode err", 913c60ba66SKatsushi Kobayashi "Undef","Undef","unknown event","flushed", 923c60ba66SKatsushi Kobayashi "Undef","ack complete","ack pend","Undef", 933c60ba66SKatsushi Kobayashi "ack busy_X","ack busy_A","ack busy_B","Undef", 943c60ba66SKatsushi Kobayashi "Undef","Undef","Undef","ack tardy", 953c60ba66SKatsushi Kobayashi "Undef","ack data_err","ack type_err",""}; 9677ee030bSHidetoshi Shimokawa 970bc666e0SHidetoshi Shimokawa #define MAX_SPEED 3 980bc666e0SHidetoshi Shimokawa extern char linkspeed[][0x10]; 993c60ba66SKatsushi Kobayashi u_int32_t tagbit[4] = { 1 << 28, 1 << 29, 1 << 30, 1 << 31}; 1003c60ba66SKatsushi Kobayashi 1013c60ba66SKatsushi Kobayashi static struct tcode_info tinfo[] = { 1023c60ba66SKatsushi Kobayashi /* hdr_len block flag*/ 1033c60ba66SKatsushi Kobayashi /* 0 WREQQ */ {16, FWTI_REQ | FWTI_TLABEL}, 1043c60ba66SKatsushi Kobayashi /* 1 WREQB */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY}, 1053c60ba66SKatsushi Kobayashi /* 2 WRES */ {12, FWTI_RES}, 1063c60ba66SKatsushi Kobayashi /* 3 XXX */ { 0, 0}, 1073c60ba66SKatsushi Kobayashi /* 4 RREQQ */ {12, FWTI_REQ | FWTI_TLABEL}, 1083c60ba66SKatsushi Kobayashi /* 5 RREQB */ {16, FWTI_REQ | FWTI_TLABEL}, 1093c60ba66SKatsushi Kobayashi /* 6 RRESQ */ {16, FWTI_RES}, 1103c60ba66SKatsushi Kobayashi /* 7 RRESB */ {16, FWTI_RES | FWTI_BLOCK_ASY}, 1113c60ba66SKatsushi Kobayashi /* 8 CYCS */ { 0, 0}, 1123c60ba66SKatsushi Kobayashi /* 9 LREQ */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY}, 1133c60ba66SKatsushi Kobayashi /* a STREAM */ { 4, FWTI_REQ | FWTI_BLOCK_STR}, 1143c60ba66SKatsushi Kobayashi /* b LRES */ {16, FWTI_RES | FWTI_BLOCK_ASY}, 1153c60ba66SKatsushi Kobayashi /* c XXX */ { 0, 0}, 1163c60ba66SKatsushi Kobayashi /* d XXX */ { 0, 0}, 1173c60ba66SKatsushi Kobayashi /* e PHY */ {12, FWTI_REQ}, 1183c60ba66SKatsushi Kobayashi /* f XXX */ { 0, 0} 1193c60ba66SKatsushi Kobayashi }; 1203c60ba66SKatsushi Kobayashi 1213c60ba66SKatsushi Kobayashi #define OHCI_WRITE_SIGMASK 0xffff0000 1223c60ba66SKatsushi Kobayashi #define OHCI_READ_SIGMASK 0xffff0000 1233c60ba66SKatsushi Kobayashi 1243c60ba66SKatsushi Kobayashi #define OWRITE(sc, r, x) bus_space_write_4((sc)->bst, (sc)->bsh, (r), (x)) 1253c60ba66SKatsushi Kobayashi #define OREAD(sc, r) bus_space_read_4((sc)->bst, (sc)->bsh, (r)) 1263c60ba66SKatsushi Kobayashi 1273c60ba66SKatsushi Kobayashi static void fwohci_ibr __P((struct firewire_comm *)); 12877ee030bSHidetoshi Shimokawa static void fwohci_db_init __P((struct fwohci_softc *, struct fwohci_dbch *)); 1293c60ba66SKatsushi Kobayashi static void fwohci_db_free __P((struct fwohci_dbch *)); 130783058faSHidetoshi Shimokawa static void fwohci_arcv __P((struct fwohci_softc *, struct fwohci_dbch *, int)); 1313c60ba66SKatsushi Kobayashi static void fwohci_txd __P((struct fwohci_softc *, struct fwohci_dbch *)); 1323c60ba66SKatsushi Kobayashi static void fwohci_start_atq __P((struct firewire_comm *)); 1333c60ba66SKatsushi Kobayashi static void fwohci_start_ats __P((struct firewire_comm *)); 1343c60ba66SKatsushi Kobayashi static void fwohci_start __P((struct fwohci_softc *, struct fwohci_dbch *)); 1353c60ba66SKatsushi Kobayashi static u_int32_t fwphy_wrdata __P(( struct fwohci_softc *, u_int32_t, u_int32_t)); 1363c60ba66SKatsushi Kobayashi static u_int32_t fwphy_rddata __P(( struct fwohci_softc *, u_int32_t)); 1373c60ba66SKatsushi Kobayashi static int fwohci_rx_enable __P((struct fwohci_softc *, struct fwohci_dbch *)); 1383c60ba66SKatsushi Kobayashi static int fwohci_tx_enable __P((struct fwohci_softc *, struct fwohci_dbch *)); 1393c60ba66SKatsushi Kobayashi static int fwohci_irx_enable __P((struct firewire_comm *, int)); 1403c60ba66SKatsushi Kobayashi static int fwohci_irx_disable __P((struct firewire_comm *, int)); 14177ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 1423c60ba66SKatsushi Kobayashi static void fwohci_irx_post __P((struct firewire_comm *, u_int32_t *)); 14377ee030bSHidetoshi Shimokawa #endif 1443c60ba66SKatsushi Kobayashi static int fwohci_itxbuf_enable __P((struct firewire_comm *, int)); 1453c60ba66SKatsushi Kobayashi static int fwohci_itx_disable __P((struct firewire_comm *, int)); 1463c60ba66SKatsushi Kobayashi static void fwohci_timeout __P((void *)); 1473c60ba66SKatsushi Kobayashi static void fwohci_set_intr __P((struct firewire_comm *, int)); 14877ee030bSHidetoshi Shimokawa 14977ee030bSHidetoshi Shimokawa static int fwohci_add_rx_buf __P((struct fwohci_dbch *, struct fwohcidb_tr *, int, struct fwdma_alloc *)); 15077ee030bSHidetoshi Shimokawa static int fwohci_add_tx_buf __P((struct fwohci_dbch *, struct fwohcidb_tr *, int)); 1513c60ba66SKatsushi Kobayashi static void dump_db __P((struct fwohci_softc *, u_int32_t)); 15277ee030bSHidetoshi Shimokawa static void print_db __P((struct fwohcidb_tr *, volatile struct fwohcidb *, u_int32_t , u_int32_t)); 1533c60ba66SKatsushi Kobayashi static void dump_dma __P((struct fwohci_softc *, u_int32_t)); 1543c60ba66SKatsushi Kobayashi static u_int32_t fwohci_cyctimer __P((struct firewire_comm *)); 1553c60ba66SKatsushi Kobayashi static void fwohci_rbuf_update __P((struct fwohci_softc *, int)); 1563c60ba66SKatsushi Kobayashi static void fwohci_tbuf_update __P((struct fwohci_softc *, int)); 1573c60ba66SKatsushi Kobayashi void fwohci_txbufdb __P((struct fwohci_softc *, int , struct fw_bulkxfer *)); 15877ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE 15977ee030bSHidetoshi Shimokawa static void fwohci_complete(void *, int); 16077ee030bSHidetoshi Shimokawa #endif 1613c60ba66SKatsushi Kobayashi 1623c60ba66SKatsushi Kobayashi /* 1633c60ba66SKatsushi Kobayashi * memory allocated for DMA programs 1643c60ba66SKatsushi Kobayashi */ 1653c60ba66SKatsushi Kobayashi #define DMA_PROG_ALLOC (8 * PAGE_SIZE) 1663c60ba66SKatsushi Kobayashi 1673c60ba66SKatsushi Kobayashi /* #define NDB 1024 */ 1683c60ba66SKatsushi Kobayashi #define NDB FWMAXQUEUE 1693c60ba66SKatsushi Kobayashi #define NDVDB (DVBUF * NDB) 1703c60ba66SKatsushi Kobayashi 1713c60ba66SKatsushi Kobayashi #define OHCI_VERSION 0x00 17273aa55baSHidetoshi Shimokawa #define OHCI_ATRETRY 0x08 1733c60ba66SKatsushi Kobayashi #define OHCI_CROMHDR 0x18 1743c60ba66SKatsushi Kobayashi #define OHCI_BUS_OPT 0x20 1753c60ba66SKatsushi Kobayashi #define OHCI_BUSIRMC (1 << 31) 1763c60ba66SKatsushi Kobayashi #define OHCI_BUSCMC (1 << 30) 1773c60ba66SKatsushi Kobayashi #define OHCI_BUSISC (1 << 29) 1783c60ba66SKatsushi Kobayashi #define OHCI_BUSBMC (1 << 28) 1793c60ba66SKatsushi Kobayashi #define OHCI_BUSPMC (1 << 27) 1803c60ba66SKatsushi Kobayashi #define OHCI_BUSFNC OHCI_BUSIRMC | OHCI_BUSCMC | OHCI_BUSISC |\ 1813c60ba66SKatsushi Kobayashi OHCI_BUSBMC | OHCI_BUSPMC 1823c60ba66SKatsushi Kobayashi 1833c60ba66SKatsushi Kobayashi #define OHCI_EUID_HI 0x24 1843c60ba66SKatsushi Kobayashi #define OHCI_EUID_LO 0x28 1853c60ba66SKatsushi Kobayashi 1863c60ba66SKatsushi Kobayashi #define OHCI_CROMPTR 0x34 1873c60ba66SKatsushi Kobayashi #define OHCI_HCCCTL 0x50 1883c60ba66SKatsushi Kobayashi #define OHCI_HCCCTLCLR 0x54 1893c60ba66SKatsushi Kobayashi #define OHCI_AREQHI 0x100 1903c60ba66SKatsushi Kobayashi #define OHCI_AREQHICLR 0x104 1913c60ba66SKatsushi Kobayashi #define OHCI_AREQLO 0x108 1923c60ba66SKatsushi Kobayashi #define OHCI_AREQLOCLR 0x10c 1933c60ba66SKatsushi Kobayashi #define OHCI_PREQHI 0x110 1943c60ba66SKatsushi Kobayashi #define OHCI_PREQHICLR 0x114 1953c60ba66SKatsushi Kobayashi #define OHCI_PREQLO 0x118 1963c60ba66SKatsushi Kobayashi #define OHCI_PREQLOCLR 0x11c 1973c60ba66SKatsushi Kobayashi #define OHCI_PREQUPPER 0x120 1983c60ba66SKatsushi Kobayashi 1993c60ba66SKatsushi Kobayashi #define OHCI_SID_BUF 0x64 2003c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT 0x68 20177ee030bSHidetoshi Shimokawa #define OHCI_SID_ERR (1 << 31) 2023c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT_MASK 0xffc 2033c60ba66SKatsushi Kobayashi 2043c60ba66SKatsushi Kobayashi #define OHCI_IT_STAT 0x90 2053c60ba66SKatsushi Kobayashi #define OHCI_IT_STATCLR 0x94 2063c60ba66SKatsushi Kobayashi #define OHCI_IT_MASK 0x98 2073c60ba66SKatsushi Kobayashi #define OHCI_IT_MASKCLR 0x9c 2083c60ba66SKatsushi Kobayashi 2093c60ba66SKatsushi Kobayashi #define OHCI_IR_STAT 0xa0 2103c60ba66SKatsushi Kobayashi #define OHCI_IR_STATCLR 0xa4 2113c60ba66SKatsushi Kobayashi #define OHCI_IR_MASK 0xa8 2123c60ba66SKatsushi Kobayashi #define OHCI_IR_MASKCLR 0xac 2133c60ba66SKatsushi Kobayashi 2143c60ba66SKatsushi Kobayashi #define OHCI_LNKCTL 0xe0 2153c60ba66SKatsushi Kobayashi #define OHCI_LNKCTLCLR 0xe4 2163c60ba66SKatsushi Kobayashi 2173c60ba66SKatsushi Kobayashi #define OHCI_PHYACCESS 0xec 2183c60ba66SKatsushi Kobayashi #define OHCI_CYCLETIMER 0xf0 2193c60ba66SKatsushi Kobayashi 2203c60ba66SKatsushi Kobayashi #define OHCI_DMACTL(off) (off) 2213c60ba66SKatsushi Kobayashi #define OHCI_DMACTLCLR(off) (off + 4) 2223c60ba66SKatsushi Kobayashi #define OHCI_DMACMD(off) (off + 0xc) 2233c60ba66SKatsushi Kobayashi #define OHCI_DMAMATCH(off) (off + 0x10) 2243c60ba66SKatsushi Kobayashi 2253c60ba66SKatsushi Kobayashi #define OHCI_ATQOFF 0x180 2263c60ba66SKatsushi Kobayashi #define OHCI_ATQCTL OHCI_ATQOFF 2273c60ba66SKatsushi Kobayashi #define OHCI_ATQCTLCLR (OHCI_ATQOFF + 4) 2283c60ba66SKatsushi Kobayashi #define OHCI_ATQCMD (OHCI_ATQOFF + 0xc) 2293c60ba66SKatsushi Kobayashi #define OHCI_ATQMATCH (OHCI_ATQOFF + 0x10) 2303c60ba66SKatsushi Kobayashi 2313c60ba66SKatsushi Kobayashi #define OHCI_ATSOFF 0x1a0 2323c60ba66SKatsushi Kobayashi #define OHCI_ATSCTL OHCI_ATSOFF 2333c60ba66SKatsushi Kobayashi #define OHCI_ATSCTLCLR (OHCI_ATSOFF + 4) 2343c60ba66SKatsushi Kobayashi #define OHCI_ATSCMD (OHCI_ATSOFF + 0xc) 2353c60ba66SKatsushi Kobayashi #define OHCI_ATSMATCH (OHCI_ATSOFF + 0x10) 2363c60ba66SKatsushi Kobayashi 2373c60ba66SKatsushi Kobayashi #define OHCI_ARQOFF 0x1c0 2383c60ba66SKatsushi Kobayashi #define OHCI_ARQCTL OHCI_ARQOFF 2393c60ba66SKatsushi Kobayashi #define OHCI_ARQCTLCLR (OHCI_ARQOFF + 4) 2403c60ba66SKatsushi Kobayashi #define OHCI_ARQCMD (OHCI_ARQOFF + 0xc) 2413c60ba66SKatsushi Kobayashi #define OHCI_ARQMATCH (OHCI_ARQOFF + 0x10) 2423c60ba66SKatsushi Kobayashi 2433c60ba66SKatsushi Kobayashi #define OHCI_ARSOFF 0x1e0 2443c60ba66SKatsushi Kobayashi #define OHCI_ARSCTL OHCI_ARSOFF 2453c60ba66SKatsushi Kobayashi #define OHCI_ARSCTLCLR (OHCI_ARSOFF + 4) 2463c60ba66SKatsushi Kobayashi #define OHCI_ARSCMD (OHCI_ARSOFF + 0xc) 2473c60ba66SKatsushi Kobayashi #define OHCI_ARSMATCH (OHCI_ARSOFF + 0x10) 2483c60ba66SKatsushi Kobayashi 2493c60ba66SKatsushi Kobayashi #define OHCI_ITOFF(CH) (0x200 + 0x10 * (CH)) 2503c60ba66SKatsushi Kobayashi #define OHCI_ITCTL(CH) (OHCI_ITOFF(CH)) 2513c60ba66SKatsushi Kobayashi #define OHCI_ITCTLCLR(CH) (OHCI_ITOFF(CH) + 4) 2523c60ba66SKatsushi Kobayashi #define OHCI_ITCMD(CH) (OHCI_ITOFF(CH) + 0xc) 2533c60ba66SKatsushi Kobayashi 2543c60ba66SKatsushi Kobayashi #define OHCI_IROFF(CH) (0x400 + 0x20 * (CH)) 2553c60ba66SKatsushi Kobayashi #define OHCI_IRCTL(CH) (OHCI_IROFF(CH)) 2563c60ba66SKatsushi Kobayashi #define OHCI_IRCTLCLR(CH) (OHCI_IROFF(CH) + 4) 2573c60ba66SKatsushi Kobayashi #define OHCI_IRCMD(CH) (OHCI_IROFF(CH) + 0xc) 2583c60ba66SKatsushi Kobayashi #define OHCI_IRMATCH(CH) (OHCI_IROFF(CH) + 0x10) 2593c60ba66SKatsushi Kobayashi 2603c60ba66SKatsushi Kobayashi d_ioctl_t fwohci_ioctl; 2613c60ba66SKatsushi Kobayashi 2623c60ba66SKatsushi Kobayashi /* 2633c60ba66SKatsushi Kobayashi * Communication with PHY device 2643c60ba66SKatsushi Kobayashi */ 265c572b810SHidetoshi Shimokawa static u_int32_t 266c572b810SHidetoshi Shimokawa fwphy_wrdata( struct fwohci_softc *sc, u_int32_t addr, u_int32_t data) 2673c60ba66SKatsushi Kobayashi { 2683c60ba66SKatsushi Kobayashi u_int32_t fun; 2693c60ba66SKatsushi Kobayashi 2703c60ba66SKatsushi Kobayashi addr &= 0xf; 2713c60ba66SKatsushi Kobayashi data &= 0xff; 2723c60ba66SKatsushi Kobayashi 2733c60ba66SKatsushi Kobayashi fun = (PHYDEV_WRCMD | (addr << PHYDEV_REGADDR) | (data << PHYDEV_WRDATA)); 2743c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PHYACCESS, fun); 2753c60ba66SKatsushi Kobayashi DELAY(100); 2763c60ba66SKatsushi Kobayashi 2773c60ba66SKatsushi Kobayashi return(fwphy_rddata( sc, addr)); 2783c60ba66SKatsushi Kobayashi } 2793c60ba66SKatsushi Kobayashi 2803c60ba66SKatsushi Kobayashi static u_int32_t 2813c60ba66SKatsushi Kobayashi fwohci_set_bus_manager(struct firewire_comm *fc, u_int node) 2823c60ba66SKatsushi Kobayashi { 2833c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 2843c60ba66SKatsushi Kobayashi int i; 2853c60ba66SKatsushi Kobayashi u_int32_t bm; 2863c60ba66SKatsushi Kobayashi 2873c60ba66SKatsushi Kobayashi #define OHCI_CSR_DATA 0x0c 2883c60ba66SKatsushi Kobayashi #define OHCI_CSR_COMP 0x10 2893c60ba66SKatsushi Kobayashi #define OHCI_CSR_CONT 0x14 2903c60ba66SKatsushi Kobayashi #define OHCI_BUS_MANAGER_ID 0 2913c60ba66SKatsushi Kobayashi 2923c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_DATA, node); 2933c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_COMP, 0x3f); 2943c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_CONT, OHCI_BUS_MANAGER_ID); 2953c60ba66SKatsushi Kobayashi for (i = 0; !(OREAD(sc, OHCI_CSR_CONT) & (1<<31)) && (i < 1000); i++) 2964ed65ce9SHidetoshi Shimokawa DELAY(10); 2973c60ba66SKatsushi Kobayashi bm = OREAD(sc, OHCI_CSR_DATA); 29817c3d42cSHidetoshi Shimokawa if((bm & 0x3f) == 0x3f) 2993c60ba66SKatsushi Kobayashi bm = node; 30017c3d42cSHidetoshi Shimokawa if (bootverbose) 30117c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, 30217c3d42cSHidetoshi Shimokawa "fw_set_bus_manager: %d->%d (loop=%d)\n", bm, node, i); 3033c60ba66SKatsushi Kobayashi 3043c60ba66SKatsushi Kobayashi return(bm); 3053c60ba66SKatsushi Kobayashi } 3063c60ba66SKatsushi Kobayashi 307c572b810SHidetoshi Shimokawa static u_int32_t 308c572b810SHidetoshi Shimokawa fwphy_rddata(struct fwohci_softc *sc, u_int addr) 3093c60ba66SKatsushi Kobayashi { 310e4b13179SHidetoshi Shimokawa u_int32_t fun, stat; 311e4b13179SHidetoshi Shimokawa u_int i, retry = 0; 3123c60ba66SKatsushi Kobayashi 3133c60ba66SKatsushi Kobayashi addr &= 0xf; 314e4b13179SHidetoshi Shimokawa #define MAX_RETRY 100 315e4b13179SHidetoshi Shimokawa again: 316e4b13179SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_REG_FAIL); 3173c60ba66SKatsushi Kobayashi fun = PHYDEV_RDCMD | (addr << PHYDEV_REGADDR); 3183c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PHYACCESS, fun); 319e4b13179SHidetoshi Shimokawa for ( i = 0 ; i < MAX_RETRY ; i ++ ){ 3203c60ba66SKatsushi Kobayashi fun = OREAD(sc, OHCI_PHYACCESS); 3213c60ba66SKatsushi Kobayashi if ((fun & PHYDEV_RDCMD) == 0 && (fun & PHYDEV_RDDONE) != 0) 3223c60ba66SKatsushi Kobayashi break; 3234ed65ce9SHidetoshi Shimokawa DELAY(100); 3243c60ba66SKatsushi Kobayashi } 325e4b13179SHidetoshi Shimokawa if(i >= MAX_RETRY) { 3264ed65ce9SHidetoshi Shimokawa if (bootverbose) 3274ed65ce9SHidetoshi Shimokawa device_printf(sc->fc.dev, "phy read failed(1).\n"); 3281f2361f8SHidetoshi Shimokawa if (++retry < MAX_RETRY) { 3294ed65ce9SHidetoshi Shimokawa DELAY(100); 3301f2361f8SHidetoshi Shimokawa goto again; 3311f2361f8SHidetoshi Shimokawa } 332e4b13179SHidetoshi Shimokawa } 333e4b13179SHidetoshi Shimokawa /* Make sure that SCLK is started */ 334e4b13179SHidetoshi Shimokawa stat = OREAD(sc, FWOHCI_INTSTAT); 335e4b13179SHidetoshi Shimokawa if ((stat & OHCI_INT_REG_FAIL) != 0 || 336e4b13179SHidetoshi Shimokawa ((fun >> PHYDEV_REGADDR) & 0xf) != addr) { 3374ed65ce9SHidetoshi Shimokawa if (bootverbose) 3384ed65ce9SHidetoshi Shimokawa device_printf(sc->fc.dev, "phy read failed(2).\n"); 339e4b13179SHidetoshi Shimokawa if (++retry < MAX_RETRY) { 3404ed65ce9SHidetoshi Shimokawa DELAY(100); 341e4b13179SHidetoshi Shimokawa goto again; 342e4b13179SHidetoshi Shimokawa } 343e4b13179SHidetoshi Shimokawa } 344e4b13179SHidetoshi Shimokawa if (bootverbose || retry >= MAX_RETRY) 345e4b13179SHidetoshi Shimokawa device_printf(sc->fc.dev, 346e4b13179SHidetoshi Shimokawa "fwphy_rddata: loop=%d, retry=%d\n", i, retry); 347e4b13179SHidetoshi Shimokawa #undef MAX_RETRY 3483c60ba66SKatsushi Kobayashi return((fun >> PHYDEV_RDDATA )& 0xff); 3493c60ba66SKatsushi Kobayashi } 3503c60ba66SKatsushi Kobayashi /* Device specific ioctl. */ 3513c60ba66SKatsushi Kobayashi int 3523c60ba66SKatsushi Kobayashi fwohci_ioctl (dev_t dev, u_long cmd, caddr_t data, int flag, fw_proc *td) 3533c60ba66SKatsushi Kobayashi { 3543c60ba66SKatsushi Kobayashi struct firewire_softc *sc; 3553c60ba66SKatsushi Kobayashi struct fwohci_softc *fc; 3563c60ba66SKatsushi Kobayashi int unit = DEV2UNIT(dev); 3573c60ba66SKatsushi Kobayashi int err = 0; 3583c60ba66SKatsushi Kobayashi struct fw_reg_req_t *reg = (struct fw_reg_req_t *) data; 3593c60ba66SKatsushi Kobayashi u_int32_t *dmach = (u_int32_t *) data; 3603c60ba66SKatsushi Kobayashi 3613c60ba66SKatsushi Kobayashi sc = devclass_get_softc(firewire_devclass, unit); 3623c60ba66SKatsushi Kobayashi if(sc == NULL){ 3633c60ba66SKatsushi Kobayashi return(EINVAL); 3643c60ba66SKatsushi Kobayashi } 3653c60ba66SKatsushi Kobayashi fc = (struct fwohci_softc *)sc->fc; 3663c60ba66SKatsushi Kobayashi 3673c60ba66SKatsushi Kobayashi if (!data) 3683c60ba66SKatsushi Kobayashi return(EINVAL); 3693c60ba66SKatsushi Kobayashi 3703c60ba66SKatsushi Kobayashi switch (cmd) { 3713c60ba66SKatsushi Kobayashi case FWOHCI_WRREG: 3723c60ba66SKatsushi Kobayashi #define OHCI_MAX_REG 0x800 3733c60ba66SKatsushi Kobayashi if(reg->addr <= OHCI_MAX_REG){ 3743c60ba66SKatsushi Kobayashi OWRITE(fc, reg->addr, reg->data); 3753c60ba66SKatsushi Kobayashi reg->data = OREAD(fc, reg->addr); 3763c60ba66SKatsushi Kobayashi }else{ 3773c60ba66SKatsushi Kobayashi err = EINVAL; 3783c60ba66SKatsushi Kobayashi } 3793c60ba66SKatsushi Kobayashi break; 3803c60ba66SKatsushi Kobayashi case FWOHCI_RDREG: 3813c60ba66SKatsushi Kobayashi if(reg->addr <= OHCI_MAX_REG){ 3823c60ba66SKatsushi Kobayashi reg->data = OREAD(fc, reg->addr); 3833c60ba66SKatsushi Kobayashi }else{ 3843c60ba66SKatsushi Kobayashi err = EINVAL; 3853c60ba66SKatsushi Kobayashi } 3863c60ba66SKatsushi Kobayashi break; 3873c60ba66SKatsushi Kobayashi /* Read DMA descriptors for debug */ 3883c60ba66SKatsushi Kobayashi case DUMPDMA: 3893c60ba66SKatsushi Kobayashi if(*dmach <= OHCI_MAX_DMA_CH ){ 3903c60ba66SKatsushi Kobayashi dump_dma(fc, *dmach); 3913c60ba66SKatsushi Kobayashi dump_db(fc, *dmach); 3923c60ba66SKatsushi Kobayashi }else{ 3933c60ba66SKatsushi Kobayashi err = EINVAL; 3943c60ba66SKatsushi Kobayashi } 3953c60ba66SKatsushi Kobayashi break; 3963c60ba66SKatsushi Kobayashi default: 3973c60ba66SKatsushi Kobayashi break; 3983c60ba66SKatsushi Kobayashi } 3993c60ba66SKatsushi Kobayashi return err; 4003c60ba66SKatsushi Kobayashi } 401c572b810SHidetoshi Shimokawa 402d0fd7bc6SHidetoshi Shimokawa static int 403d0fd7bc6SHidetoshi Shimokawa fwohci_probe_phy(struct fwohci_softc *sc, device_t dev) 4043c60ba66SKatsushi Kobayashi { 405d0fd7bc6SHidetoshi Shimokawa u_int32_t reg, reg2; 406d0fd7bc6SHidetoshi Shimokawa int e1394a = 1; 407d0fd7bc6SHidetoshi Shimokawa /* 408d0fd7bc6SHidetoshi Shimokawa * probe PHY parameters 409d0fd7bc6SHidetoshi Shimokawa * 0. to prove PHY version, whether compliance of 1394a. 410d0fd7bc6SHidetoshi Shimokawa * 1. to probe maximum speed supported by the PHY and 411d0fd7bc6SHidetoshi Shimokawa * number of port supported by core-logic. 412d0fd7bc6SHidetoshi Shimokawa * It is not actually available port on your PC . 413d0fd7bc6SHidetoshi Shimokawa */ 414d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS); 415d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, FW_PHY_SPD_REG); 416d0fd7bc6SHidetoshi Shimokawa 417d0fd7bc6SHidetoshi Shimokawa if((reg >> 5) != 7 ){ 418d0fd7bc6SHidetoshi Shimokawa sc->fc.mode &= ~FWPHYASYST; 419d0fd7bc6SHidetoshi Shimokawa sc->fc.nport = reg & FW_PHY_NP; 420d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = reg & FW_PHY_SPD >> 6; 421d0fd7bc6SHidetoshi Shimokawa if (sc->fc.speed > MAX_SPEED) { 422d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "invalid speed %d (fixed to %d).\n", 423d0fd7bc6SHidetoshi Shimokawa sc->fc.speed, MAX_SPEED); 424d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = MAX_SPEED; 425d0fd7bc6SHidetoshi Shimokawa } 426d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 42794b6f028SHidetoshi Shimokawa "Phy 1394 only %s, %d ports.\n", 42894b6f028SHidetoshi Shimokawa linkspeed[sc->fc.speed], sc->fc.nport); 429d0fd7bc6SHidetoshi Shimokawa }else{ 430d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_rddata(sc, FW_PHY_ESPD_REG); 431d0fd7bc6SHidetoshi Shimokawa sc->fc.mode |= FWPHYASYST; 432d0fd7bc6SHidetoshi Shimokawa sc->fc.nport = reg & FW_PHY_NP; 433d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = (reg2 & FW_PHY_ESPD) >> 5; 434d0fd7bc6SHidetoshi Shimokawa if (sc->fc.speed > MAX_SPEED) { 435d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "invalid speed %d (fixed to %d).\n", 436d0fd7bc6SHidetoshi Shimokawa sc->fc.speed, MAX_SPEED); 437d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = MAX_SPEED; 438d0fd7bc6SHidetoshi Shimokawa } 439d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 44094b6f028SHidetoshi Shimokawa "Phy 1394a available %s, %d ports.\n", 44194b6f028SHidetoshi Shimokawa linkspeed[sc->fc.speed], sc->fc.nport); 442d0fd7bc6SHidetoshi Shimokawa 443d0fd7bc6SHidetoshi Shimokawa /* check programPhyEnable */ 444d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_rddata(sc, 5); 445d0fd7bc6SHidetoshi Shimokawa #if 0 446d0fd7bc6SHidetoshi Shimokawa if (e1394a && (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_PRPHY)) { 447d0fd7bc6SHidetoshi Shimokawa #else /* XXX force to enable 1394a */ 448d0fd7bc6SHidetoshi Shimokawa if (e1394a) { 449d0fd7bc6SHidetoshi Shimokawa #endif 450d0fd7bc6SHidetoshi Shimokawa if (bootverbose) 451d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 452d0fd7bc6SHidetoshi Shimokawa "Enable 1394a Enhancements\n"); 453d0fd7bc6SHidetoshi Shimokawa /* enable EAA EMC */ 454d0fd7bc6SHidetoshi Shimokawa reg2 |= 0x03; 455d0fd7bc6SHidetoshi Shimokawa /* set aPhyEnhanceEnable */ 456d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_PHYEN); 457d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_PRPHY); 458d0fd7bc6SHidetoshi Shimokawa } else { 459d0fd7bc6SHidetoshi Shimokawa /* for safe */ 460d0fd7bc6SHidetoshi Shimokawa reg2 &= ~0x83; 461d0fd7bc6SHidetoshi Shimokawa } 462d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_wrdata(sc, 5, reg2); 463d0fd7bc6SHidetoshi Shimokawa } 464d0fd7bc6SHidetoshi Shimokawa 465d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, FW_PHY_SPD_REG); 466d0fd7bc6SHidetoshi Shimokawa if((reg >> 5) == 7 ){ 467d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, 4); 468d0fd7bc6SHidetoshi Shimokawa reg |= 1 << 6; 469d0fd7bc6SHidetoshi Shimokawa fwphy_wrdata(sc, 4, reg); 470d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, 4); 471d0fd7bc6SHidetoshi Shimokawa } 472d0fd7bc6SHidetoshi Shimokawa return 0; 473d0fd7bc6SHidetoshi Shimokawa } 474d0fd7bc6SHidetoshi Shimokawa 475d0fd7bc6SHidetoshi Shimokawa 476d0fd7bc6SHidetoshi Shimokawa void 477d0fd7bc6SHidetoshi Shimokawa fwohci_reset(struct fwohci_softc *sc, device_t dev) 478d0fd7bc6SHidetoshi Shimokawa { 47994b6f028SHidetoshi Shimokawa int i, max_rec, speed; 4803c60ba66SKatsushi Kobayashi u_int32_t reg, reg2; 4813c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 482d0fd7bc6SHidetoshi Shimokawa 483d0fd7bc6SHidetoshi Shimokawa /* Disable interrupt */ 484d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, ~0); 485d0fd7bc6SHidetoshi Shimokawa 486d0fd7bc6SHidetoshi Shimokawa /* Now stopping all DMA channel */ 487d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN); 488d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN); 489d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 490d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 491d0fd7bc6SHidetoshi Shimokawa 492d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASKCLR, ~0); 493d0fd7bc6SHidetoshi Shimokawa for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 494d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN); 495d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN); 496d0fd7bc6SHidetoshi Shimokawa } 497d0fd7bc6SHidetoshi Shimokawa 498d0fd7bc6SHidetoshi Shimokawa /* FLUSH FIFO and reset Transmitter/Reciever */ 499d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET); 500d0fd7bc6SHidetoshi Shimokawa if (bootverbose) 501d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "resetting OHCI..."); 502d0fd7bc6SHidetoshi Shimokawa i = 0; 503d0fd7bc6SHidetoshi Shimokawa while(OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_RESET) { 504d0fd7bc6SHidetoshi Shimokawa if (i++ > 100) break; 505d0fd7bc6SHidetoshi Shimokawa DELAY(1000); 506d0fd7bc6SHidetoshi Shimokawa } 507d0fd7bc6SHidetoshi Shimokawa if (bootverbose) 508d0fd7bc6SHidetoshi Shimokawa printf("done (loop=%d)\n", i); 509d0fd7bc6SHidetoshi Shimokawa 51094b6f028SHidetoshi Shimokawa /* Probe phy */ 51194b6f028SHidetoshi Shimokawa fwohci_probe_phy(sc, dev); 51294b6f028SHidetoshi Shimokawa 51394b6f028SHidetoshi Shimokawa /* Probe link */ 514d0fd7bc6SHidetoshi Shimokawa reg = OREAD(sc, OHCI_BUS_OPT); 515d0fd7bc6SHidetoshi Shimokawa reg2 = reg | OHCI_BUSFNC; 51694b6f028SHidetoshi Shimokawa max_rec = (reg & 0x0000f000) >> 12; 51794b6f028SHidetoshi Shimokawa speed = (reg & 0x00000007); 51894b6f028SHidetoshi Shimokawa device_printf(dev, "Link %s, max_rec %d bytes.\n", 51994b6f028SHidetoshi Shimokawa linkspeed[speed], MAXREC(max_rec)); 52094b6f028SHidetoshi Shimokawa /* XXX fix max_rec */ 52194b6f028SHidetoshi Shimokawa sc->fc.maxrec = sc->fc.speed + 8; 52294b6f028SHidetoshi Shimokawa if (max_rec != sc->fc.maxrec) { 52394b6f028SHidetoshi Shimokawa reg2 = (reg2 & 0xffff0fff) | (sc->fc.maxrec << 12); 52494b6f028SHidetoshi Shimokawa device_printf(dev, "max_rec %d -> %d\n", 52594b6f028SHidetoshi Shimokawa MAXREC(max_rec), MAXREC(sc->fc.maxrec)); 52694b6f028SHidetoshi Shimokawa } 527d0fd7bc6SHidetoshi Shimokawa if (bootverbose) 528d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "BUS_OPT 0x%x -> 0x%x\n", reg, reg2); 529d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_BUS_OPT, reg2); 530d0fd7bc6SHidetoshi Shimokawa 53194b6f028SHidetoshi Shimokawa /* Initialize registers */ 532d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_CROMHDR, sc->fc.config_rom[0]); 53377ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_CROMPTR, sc->crom_dma.bus_addr); 534d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_BIGEND); 535d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_POSTWR); 53677ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_SID_BUF, sc->sid_dma.bus_addr); 537d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_SID); 538d0fd7bc6SHidetoshi Shimokawa fw_busreset(&sc->fc); 5399339321dSHidetoshi Shimokawa 54094b6f028SHidetoshi Shimokawa /* Enable link */ 54194b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LINKEN); 54294b6f028SHidetoshi Shimokawa 54394b6f028SHidetoshi Shimokawa /* Force to start async RX DMA */ 5449339321dSHidetoshi Shimokawa sc->arrq.xferq.flag &= ~FWXFERQ_RUNNING; 5459339321dSHidetoshi Shimokawa sc->arrs.xferq.flag &= ~FWXFERQ_RUNNING; 546d0fd7bc6SHidetoshi Shimokawa fwohci_rx_enable(sc, &sc->arrq); 547d0fd7bc6SHidetoshi Shimokawa fwohci_rx_enable(sc, &sc->arrs); 548d0fd7bc6SHidetoshi Shimokawa 54994b6f028SHidetoshi Shimokawa /* Initialize async TX */ 55094b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD); 55194b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD); 552630529adSHidetoshi Shimokawa 55394b6f028SHidetoshi Shimokawa /* AT Retries */ 55494b6f028SHidetoshi Shimokawa OWRITE(sc, FWOHCI_RETRY, 55594b6f028SHidetoshi Shimokawa /* CycleLimit PhyRespRetries ATRespRetries ATReqRetries */ 55694b6f028SHidetoshi Shimokawa (0xffff << 16 ) | (0x0f << 8) | (0x0f << 4) | 0x0f) ; 557630529adSHidetoshi Shimokawa 558630529adSHidetoshi Shimokawa sc->atrq.top = STAILQ_FIRST(&sc->atrq.db_trq); 559630529adSHidetoshi Shimokawa sc->atrs.top = STAILQ_FIRST(&sc->atrs.db_trq); 560630529adSHidetoshi Shimokawa sc->atrq.bottom = sc->atrq.top; 561630529adSHidetoshi Shimokawa sc->atrs.bottom = sc->atrs.top; 562630529adSHidetoshi Shimokawa 563d0fd7bc6SHidetoshi Shimokawa for( i = 0, db_tr = sc->atrq.top; i < sc->atrq.ndb ; 564d0fd7bc6SHidetoshi Shimokawa i ++, db_tr = STAILQ_NEXT(db_tr, link)){ 565d0fd7bc6SHidetoshi Shimokawa db_tr->xfer = NULL; 566d0fd7bc6SHidetoshi Shimokawa } 567d0fd7bc6SHidetoshi Shimokawa for( i = 0, db_tr = sc->atrs.top; i < sc->atrs.ndb ; 568d0fd7bc6SHidetoshi Shimokawa i ++, db_tr = STAILQ_NEXT(db_tr, link)){ 569d0fd7bc6SHidetoshi Shimokawa db_tr->xfer = NULL; 570d0fd7bc6SHidetoshi Shimokawa } 571d0fd7bc6SHidetoshi Shimokawa 57294b6f028SHidetoshi Shimokawa 57394b6f028SHidetoshi Shimokawa /* Enable interrupt */ 574d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, 575d0fd7bc6SHidetoshi Shimokawa OHCI_INT_ERR | OHCI_INT_PHY_SID 576d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS 577d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS 578d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_PHY_BUS_R | OHCI_INT_PW_ERR); 579d0fd7bc6SHidetoshi Shimokawa fwohci_set_intr(&sc->fc, 1); 580d0fd7bc6SHidetoshi Shimokawa 581d0fd7bc6SHidetoshi Shimokawa } 582d0fd7bc6SHidetoshi Shimokawa 583d0fd7bc6SHidetoshi Shimokawa int 584d0fd7bc6SHidetoshi Shimokawa fwohci_init(struct fwohci_softc *sc, device_t dev) 585d0fd7bc6SHidetoshi Shimokawa { 586d0fd7bc6SHidetoshi Shimokawa int i; 587d0fd7bc6SHidetoshi Shimokawa u_int32_t reg; 588c547b896SHidetoshi Shimokawa u_int8_t ui[8]; 5893c60ba66SKatsushi Kobayashi 59077ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE 59177ee030bSHidetoshi Shimokawa TASK_INIT(&sc->fwohci_task_complete, 0, fwohci_complete, sc); 59277ee030bSHidetoshi Shimokawa #endif 59377ee030bSHidetoshi Shimokawa 5943c60ba66SKatsushi Kobayashi reg = OREAD(sc, OHCI_VERSION); 5953c60ba66SKatsushi Kobayashi device_printf(dev, "OHCI version %x.%x (ROM=%d)\n", 5963c60ba66SKatsushi Kobayashi (reg>>16) & 0xff, reg & 0xff, (reg>>24) & 1); 5973c60ba66SKatsushi Kobayashi 5987054e848SHidetoshi Shimokawa /* Available Isochrounous DMA channel probe */ 5997054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASK, 0xffffffff); 6007054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASK, 0xffffffff); 6017054e848SHidetoshi Shimokawa reg = OREAD(sc, OHCI_IT_MASK) & OREAD(sc, OHCI_IR_MASK); 6027054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASKCLR, 0xffffffff); 6037054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASKCLR, 0xffffffff); 6047054e848SHidetoshi Shimokawa for (i = 0; i < 0x20; i++) 6057054e848SHidetoshi Shimokawa if ((reg & (1 << i)) == 0) 6067054e848SHidetoshi Shimokawa break; 6073c60ba66SKatsushi Kobayashi sc->fc.nisodma = i; 6083c60ba66SKatsushi Kobayashi device_printf(dev, "No. of Isochronous channel is %d.\n", i); 6093c60ba66SKatsushi Kobayashi 6103c60ba66SKatsushi Kobayashi sc->fc.arq = &sc->arrq.xferq; 6113c60ba66SKatsushi Kobayashi sc->fc.ars = &sc->arrs.xferq; 6123c60ba66SKatsushi Kobayashi sc->fc.atq = &sc->atrq.xferq; 6133c60ba66SKatsushi Kobayashi sc->fc.ats = &sc->atrs.xferq; 6143c60ba66SKatsushi Kobayashi 61577ee030bSHidetoshi Shimokawa sc->arrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 61677ee030bSHidetoshi Shimokawa sc->arrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 61777ee030bSHidetoshi Shimokawa sc->atrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 61877ee030bSHidetoshi Shimokawa sc->atrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 61977ee030bSHidetoshi Shimokawa 6203c60ba66SKatsushi Kobayashi sc->arrq.xferq.start = NULL; 6213c60ba66SKatsushi Kobayashi sc->arrs.xferq.start = NULL; 6223c60ba66SKatsushi Kobayashi sc->atrq.xferq.start = fwohci_start_atq; 6233c60ba66SKatsushi Kobayashi sc->atrs.xferq.start = fwohci_start_ats; 6243c60ba66SKatsushi Kobayashi 62577ee030bSHidetoshi Shimokawa sc->arrq.xferq.buf = NULL; 62677ee030bSHidetoshi Shimokawa sc->arrs.xferq.buf = NULL; 62777ee030bSHidetoshi Shimokawa sc->atrq.xferq.buf = NULL; 62877ee030bSHidetoshi Shimokawa sc->atrs.xferq.buf = NULL; 6293c60ba66SKatsushi Kobayashi 6303c60ba66SKatsushi Kobayashi sc->arrq.ndesc = 1; 6313c60ba66SKatsushi Kobayashi sc->arrs.ndesc = 1; 632645394e6SHidetoshi Shimokawa sc->atrq.ndesc = 8; /* equal to maximum of mbuf chains */ 633645394e6SHidetoshi Shimokawa sc->atrs.ndesc = 2; 6343c60ba66SKatsushi Kobayashi 6353c60ba66SKatsushi Kobayashi sc->arrq.ndb = NDB; 6363c60ba66SKatsushi Kobayashi sc->arrs.ndb = NDB / 2; 6373c60ba66SKatsushi Kobayashi sc->atrq.ndb = NDB; 6383c60ba66SKatsushi Kobayashi sc->atrs.ndb = NDB / 2; 6393c60ba66SKatsushi Kobayashi 6403c60ba66SKatsushi Kobayashi for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 6413c60ba66SKatsushi Kobayashi sc->fc.it[i] = &sc->it[i].xferq; 6423c60ba66SKatsushi Kobayashi sc->fc.ir[i] = &sc->ir[i].xferq; 6433c60ba66SKatsushi Kobayashi sc->it[i].ndb = 0; 6443c60ba66SKatsushi Kobayashi sc->ir[i].ndb = 0; 6453c60ba66SKatsushi Kobayashi } 6463c60ba66SKatsushi Kobayashi 6473c60ba66SKatsushi Kobayashi sc->fc.tcode = tinfo; 64877ee030bSHidetoshi Shimokawa sc->fc.dev = dev; 6493c60ba66SKatsushi Kobayashi 65077ee030bSHidetoshi Shimokawa sc->fc.config_rom = fwdma_malloc(&sc->fc, CROMSIZE, CROMSIZE, 65177ee030bSHidetoshi Shimokawa &sc->crom_dma, BUS_DMA_WAITOK); 65277ee030bSHidetoshi Shimokawa if(sc->fc.config_rom == NULL){ 65377ee030bSHidetoshi Shimokawa device_printf(dev, "config_rom alloc failed."); 6543c60ba66SKatsushi Kobayashi return ENOMEM; 6553c60ba66SKatsushi Kobayashi } 6563c60ba66SKatsushi Kobayashi 6570bc666e0SHidetoshi Shimokawa #if 0 6580bc666e0SHidetoshi Shimokawa bzero(&sc->fc.config_rom[0], CROMSIZE); 6593c60ba66SKatsushi Kobayashi sc->fc.config_rom[1] = 0x31333934; 6603c60ba66SKatsushi Kobayashi sc->fc.config_rom[2] = 0xf000a002; 6613c60ba66SKatsushi Kobayashi sc->fc.config_rom[3] = OREAD(sc, OHCI_EUID_HI); 6623c60ba66SKatsushi Kobayashi sc->fc.config_rom[4] = OREAD(sc, OHCI_EUID_LO); 6633c60ba66SKatsushi Kobayashi sc->fc.config_rom[5] = 0; 6643c60ba66SKatsushi Kobayashi sc->fc.config_rom[0] = (4 << 24) | (5 << 16); 6653c60ba66SKatsushi Kobayashi 6663c60ba66SKatsushi Kobayashi sc->fc.config_rom[0] |= fw_crc16(&sc->fc.config_rom[1], 5*4); 66777ee030bSHidetoshi Shimokawa #endif 6683c60ba66SKatsushi Kobayashi 6693c60ba66SKatsushi Kobayashi 6703c60ba66SKatsushi Kobayashi /* SID recieve buffer must allign 2^11 */ 6713c60ba66SKatsushi Kobayashi #define OHCI_SIDSIZE (1 << 11) 67277ee030bSHidetoshi Shimokawa sc->sid_buf = fwdma_malloc(&sc->fc, OHCI_SIDSIZE, OHCI_SIDSIZE, 67377ee030bSHidetoshi Shimokawa &sc->sid_dma, BUS_DMA_WAITOK); 67477ee030bSHidetoshi Shimokawa if (sc->sid_buf == NULL) { 67577ee030bSHidetoshi Shimokawa device_printf(dev, "sid_buf alloc failed."); 67616e0f484SHidetoshi Shimokawa return ENOMEM; 67716e0f484SHidetoshi Shimokawa } 6783c60ba66SKatsushi Kobayashi 67977ee030bSHidetoshi Shimokawa fwdma_malloc(&sc->fc, sizeof(u_int32_t), sizeof(u_int32_t), 68077ee030bSHidetoshi Shimokawa &sc->dummy_dma, BUS_DMA_WAITOK); 68177ee030bSHidetoshi Shimokawa 68277ee030bSHidetoshi Shimokawa if (sc->dummy_dma.v_addr == NULL) { 68377ee030bSHidetoshi Shimokawa device_printf(dev, "dummy_dma alloc failed."); 68477ee030bSHidetoshi Shimokawa return ENOMEM; 68577ee030bSHidetoshi Shimokawa } 68677ee030bSHidetoshi Shimokawa 68777ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->arrq); 6881f2361f8SHidetoshi Shimokawa if ((sc->arrq.flags & FWOHCI_DBCH_INIT) == 0) 6891f2361f8SHidetoshi Shimokawa return ENOMEM; 6901f2361f8SHidetoshi Shimokawa 69177ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->arrs); 6921f2361f8SHidetoshi Shimokawa if ((sc->arrs.flags & FWOHCI_DBCH_INIT) == 0) 6931f2361f8SHidetoshi Shimokawa return ENOMEM; 6943c60ba66SKatsushi Kobayashi 69577ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->atrq); 6961f2361f8SHidetoshi Shimokawa if ((sc->atrq.flags & FWOHCI_DBCH_INIT) == 0) 6971f2361f8SHidetoshi Shimokawa return ENOMEM; 6981f2361f8SHidetoshi Shimokawa 69977ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->atrs); 7001f2361f8SHidetoshi Shimokawa if ((sc->atrs.flags & FWOHCI_DBCH_INIT) == 0) 7011f2361f8SHidetoshi Shimokawa return ENOMEM; 7023c60ba66SKatsushi Kobayashi 703c547b896SHidetoshi Shimokawa sc->fc.eui.hi = OREAD(sc, FWOHCIGUID_H); 704c547b896SHidetoshi Shimokawa sc->fc.eui.lo = OREAD(sc, FWOHCIGUID_L); 705c547b896SHidetoshi Shimokawa for( i = 0 ; i < 8 ; i ++) 706c547b896SHidetoshi Shimokawa ui[i] = FW_EUI64_BYTE(&sc->fc.eui,i); 7073c60ba66SKatsushi Kobayashi device_printf(dev, "EUI64 %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n", 708c547b896SHidetoshi Shimokawa ui[0], ui[1], ui[2], ui[3], ui[4], ui[5], ui[6], ui[7]); 709c547b896SHidetoshi Shimokawa 7103c60ba66SKatsushi Kobayashi sc->fc.ioctl = fwohci_ioctl; 7113c60ba66SKatsushi Kobayashi sc->fc.cyctimer = fwohci_cyctimer; 7123c60ba66SKatsushi Kobayashi sc->fc.set_bmr = fwohci_set_bus_manager; 7133c60ba66SKatsushi Kobayashi sc->fc.ibr = fwohci_ibr; 7143c60ba66SKatsushi Kobayashi sc->fc.irx_enable = fwohci_irx_enable; 7153c60ba66SKatsushi Kobayashi sc->fc.irx_disable = fwohci_irx_disable; 7163c60ba66SKatsushi Kobayashi 7173c60ba66SKatsushi Kobayashi sc->fc.itx_enable = fwohci_itxbuf_enable; 7183c60ba66SKatsushi Kobayashi sc->fc.itx_disable = fwohci_itx_disable; 71977ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 7203c60ba66SKatsushi Kobayashi sc->fc.irx_post = fwohci_irx_post; 72177ee030bSHidetoshi Shimokawa #else 72277ee030bSHidetoshi Shimokawa sc->fc.irx_post = NULL; 72377ee030bSHidetoshi Shimokawa #endif 7243c60ba66SKatsushi Kobayashi sc->fc.itx_post = NULL; 7253c60ba66SKatsushi Kobayashi sc->fc.timeout = fwohci_timeout; 7263c60ba66SKatsushi Kobayashi sc->fc.poll = fwohci_poll; 7273c60ba66SKatsushi Kobayashi sc->fc.set_intr = fwohci_set_intr; 728c572b810SHidetoshi Shimokawa 72977ee030bSHidetoshi Shimokawa sc->intmask = sc->irstat = sc->itstat = 0; 73077ee030bSHidetoshi Shimokawa 731d0fd7bc6SHidetoshi Shimokawa fw_init(&sc->fc); 732d0fd7bc6SHidetoshi Shimokawa fwohci_reset(sc, dev); 7333c60ba66SKatsushi Kobayashi 734d0fd7bc6SHidetoshi Shimokawa return 0; 7353c60ba66SKatsushi Kobayashi } 736c572b810SHidetoshi Shimokawa 737c572b810SHidetoshi Shimokawa void 738c572b810SHidetoshi Shimokawa fwohci_timeout(void *arg) 7393c60ba66SKatsushi Kobayashi { 7403c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 7413c60ba66SKatsushi Kobayashi 7423c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)arg; 7433c60ba66SKatsushi Kobayashi } 744c572b810SHidetoshi Shimokawa 745c572b810SHidetoshi Shimokawa u_int32_t 746c572b810SHidetoshi Shimokawa fwohci_cyctimer(struct firewire_comm *fc) 7473c60ba66SKatsushi Kobayashi { 7483c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 7493c60ba66SKatsushi Kobayashi return(OREAD(sc, OHCI_CYCLETIMER)); 7503c60ba66SKatsushi Kobayashi } 7513c60ba66SKatsushi Kobayashi 7521f2361f8SHidetoshi Shimokawa int 7531f2361f8SHidetoshi Shimokawa fwohci_detach(struct fwohci_softc *sc, device_t dev) 7541f2361f8SHidetoshi Shimokawa { 7551f2361f8SHidetoshi Shimokawa int i; 7561f2361f8SHidetoshi Shimokawa 75777ee030bSHidetoshi Shimokawa if (sc->sid_buf != NULL) 75877ee030bSHidetoshi Shimokawa fwdma_free(&sc->fc, &sc->sid_dma); 75977ee030bSHidetoshi Shimokawa if (sc->fc.config_rom != NULL) 76077ee030bSHidetoshi Shimokawa fwdma_free(&sc->fc, &sc->crom_dma); 7611f2361f8SHidetoshi Shimokawa 7621f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->arrq); 7631f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->arrs); 7641f2361f8SHidetoshi Shimokawa 7651f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->atrq); 7661f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->atrs); 7671f2361f8SHidetoshi Shimokawa 7681f2361f8SHidetoshi Shimokawa for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 7691f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->it[i]); 7701f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->ir[i]); 7711f2361f8SHidetoshi Shimokawa } 7721f2361f8SHidetoshi Shimokawa 7731f2361f8SHidetoshi Shimokawa return 0; 7741f2361f8SHidetoshi Shimokawa } 7751f2361f8SHidetoshi Shimokawa 776d6105b60SHidetoshi Shimokawa #define LAST_DB(dbtr, db) do { \ 777d6105b60SHidetoshi Shimokawa struct fwohcidb_tr *_dbtr = (dbtr); \ 778d6105b60SHidetoshi Shimokawa int _cnt = _dbtr->dbcnt; \ 779d6105b60SHidetoshi Shimokawa db = &_dbtr->db[ (_cnt > 2) ? (_cnt -1) : 0]; \ 780d6105b60SHidetoshi Shimokawa } while (0) 781d6105b60SHidetoshi Shimokawa 782c572b810SHidetoshi Shimokawa static void 78377ee030bSHidetoshi Shimokawa fwohci_execute_db(void *arg, bus_dma_segment_t *segs, int nseg, int error) 78477ee030bSHidetoshi Shimokawa { 78577ee030bSHidetoshi Shimokawa struct fwohcidb_tr *db_tr; 78677ee030bSHidetoshi Shimokawa volatile struct fwohcidb *db; 78777ee030bSHidetoshi Shimokawa bus_dma_segment_t *s; 78877ee030bSHidetoshi Shimokawa int i; 78977ee030bSHidetoshi Shimokawa 79077ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)arg; 79177ee030bSHidetoshi Shimokawa db = &db_tr->db[db_tr->dbcnt]; 79277ee030bSHidetoshi Shimokawa if (error) { 79377ee030bSHidetoshi Shimokawa if (firewire_debug || error != EFBIG) 79477ee030bSHidetoshi Shimokawa printf("fwohci_execute_db: error=%d\n", error); 79577ee030bSHidetoshi Shimokawa return; 79677ee030bSHidetoshi Shimokawa } 79777ee030bSHidetoshi Shimokawa for (i = 0; i < nseg; i++) { 79877ee030bSHidetoshi Shimokawa s = &segs[i]; 79977ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.addr, s->ds_addr); 80077ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.cmd, s->ds_len); 80177ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, 0); 80277ee030bSHidetoshi Shimokawa db++; 80377ee030bSHidetoshi Shimokawa db_tr->dbcnt++; 80477ee030bSHidetoshi Shimokawa } 80577ee030bSHidetoshi Shimokawa } 80677ee030bSHidetoshi Shimokawa 80777ee030bSHidetoshi Shimokawa static void 80877ee030bSHidetoshi Shimokawa fwohci_execute_db2(void *arg, bus_dma_segment_t *segs, int nseg, 80977ee030bSHidetoshi Shimokawa bus_size_t size, int error) 81077ee030bSHidetoshi Shimokawa { 81177ee030bSHidetoshi Shimokawa fwohci_execute_db(arg, segs, nseg, error); 81277ee030bSHidetoshi Shimokawa } 81377ee030bSHidetoshi Shimokawa 81477ee030bSHidetoshi Shimokawa static void 815c572b810SHidetoshi Shimokawa fwohci_start(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 8163c60ba66SKatsushi Kobayashi { 8173c60ba66SKatsushi Kobayashi int i, s; 81877ee030bSHidetoshi Shimokawa int tcode, hdr_len, pl_off, pl_len; 8193c60ba66SKatsushi Kobayashi int fsegment = -1; 8203c60ba66SKatsushi Kobayashi u_int32_t off; 8213c60ba66SKatsushi Kobayashi struct fw_xfer *xfer; 8223c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 8233c60ba66SKatsushi Kobayashi volatile struct fwohci_txpkthdr *ohcifp; 8243c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 8253c60ba66SKatsushi Kobayashi volatile struct fwohcidb *db; 8263c60ba66SKatsushi Kobayashi struct tcode_info *info; 827d6105b60SHidetoshi Shimokawa static int maxdesc=0; 8283c60ba66SKatsushi Kobayashi 8293c60ba66SKatsushi Kobayashi if(&sc->atrq == dbch){ 8303c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 8313c60ba66SKatsushi Kobayashi }else if(&sc->atrs == dbch){ 8323c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 8333c60ba66SKatsushi Kobayashi }else{ 8343c60ba66SKatsushi Kobayashi return; 8353c60ba66SKatsushi Kobayashi } 8363c60ba66SKatsushi Kobayashi 8373c60ba66SKatsushi Kobayashi if (dbch->flags & FWOHCI_DBCH_FULL) 8383c60ba66SKatsushi Kobayashi return; 8393c60ba66SKatsushi Kobayashi 8403c60ba66SKatsushi Kobayashi s = splfw(); 8413c60ba66SKatsushi Kobayashi db_tr = dbch->top; 8423c60ba66SKatsushi Kobayashi txloop: 8433c60ba66SKatsushi Kobayashi xfer = STAILQ_FIRST(&dbch->xferq.q); 8443c60ba66SKatsushi Kobayashi if(xfer == NULL){ 8453c60ba66SKatsushi Kobayashi goto kick; 8463c60ba66SKatsushi Kobayashi } 8473c60ba66SKatsushi Kobayashi if(dbch->xferq.queued == 0 ){ 8483c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "TX queue empty\n"); 8493c60ba66SKatsushi Kobayashi } 8503c60ba66SKatsushi Kobayashi STAILQ_REMOVE_HEAD(&dbch->xferq.q, link); 8513c60ba66SKatsushi Kobayashi db_tr->xfer = xfer; 8523c60ba66SKatsushi Kobayashi xfer->state = FWXF_START; 8533c60ba66SKatsushi Kobayashi 85477ee030bSHidetoshi Shimokawa fp = (struct fw_pkt *)xfer->send.buf; 8553c60ba66SKatsushi Kobayashi tcode = fp->mode.common.tcode; 8563c60ba66SKatsushi Kobayashi 8573c60ba66SKatsushi Kobayashi ohcifp = (volatile struct fwohci_txpkthdr *) db_tr->db[1].db.immed; 8583c60ba66SKatsushi Kobayashi info = &tinfo[tcode]; 85977ee030bSHidetoshi Shimokawa hdr_len = pl_off = info->hdr_len; 86077ee030bSHidetoshi Shimokawa for( i = 0 ; i < pl_off ; i+= 4){ 86177ee030bSHidetoshi Shimokawa ohcifp->mode.ld[i/4] = fp->mode.ld[i/4]; 86273aa55baSHidetoshi Shimokawa } 8633c60ba66SKatsushi Kobayashi ohcifp->mode.common.spd = xfer->spd; 8643c60ba66SKatsushi Kobayashi if (tcode == FWTCODE_STREAM ){ 8653c60ba66SKatsushi Kobayashi hdr_len = 8; 86677ee030bSHidetoshi Shimokawa ohcifp->mode.stream.len = fp->mode.stream.len; 8673c60ba66SKatsushi Kobayashi } else if (tcode == FWTCODE_PHY) { 8683c60ba66SKatsushi Kobayashi hdr_len = 12; 86977ee030bSHidetoshi Shimokawa ohcifp->mode.ld[1] = fp->mode.ld[1]; 87077ee030bSHidetoshi Shimokawa ohcifp->mode.ld[2] = fp->mode.ld[2]; 8713c60ba66SKatsushi Kobayashi ohcifp->mode.common.spd = 0; 8723c60ba66SKatsushi Kobayashi ohcifp->mode.common.tcode = FWOHCITCODE_PHY; 8733c60ba66SKatsushi Kobayashi } else { 87477ee030bSHidetoshi Shimokawa ohcifp->mode.asycomm.dst = fp->mode.hdr.dst; 8753c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.srcbus = OHCI_ASYSRCBUS; 8763c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.tlrt |= FWRETRY_X; 8773c60ba66SKatsushi Kobayashi } 8783c60ba66SKatsushi Kobayashi db = &db_tr->db[0]; 87977ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.cmd, 88077ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | hdr_len); 88177ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, 0); 8823c60ba66SKatsushi Kobayashi /* Specify bound timer of asy. responce */ 8833c60ba66SKatsushi Kobayashi if(&sc->atrs == dbch){ 88477ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, 88577ee030bSHidetoshi Shimokawa (OREAD(sc, OHCI_CYCLETIMER) >> 12) + (1 << 13)); 8863c60ba66SKatsushi Kobayashi } 88777ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 88877ee030bSHidetoshi Shimokawa if (tcode == FWTCODE_WREQQ || tcode == FWTCODE_RRESQ) 88977ee030bSHidetoshi Shimokawa hdr_len = 12; 89077ee030bSHidetoshi Shimokawa for (i = 0; i < hdr_len/4; i ++) 89177ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(ohcifp->mode.ld[i], ohcifp->mode.ld[i]); 89277ee030bSHidetoshi Shimokawa #endif 8933c60ba66SKatsushi Kobayashi 8942b4601d1SHidetoshi Shimokawa again: 8953c60ba66SKatsushi Kobayashi db_tr->dbcnt = 2; 8963c60ba66SKatsushi Kobayashi db = &db_tr->db[db_tr->dbcnt]; 89777ee030bSHidetoshi Shimokawa pl_len = xfer->send.len - pl_off; 89877ee030bSHidetoshi Shimokawa if (pl_len > 0) { 89977ee030bSHidetoshi Shimokawa int err; 90077ee030bSHidetoshi Shimokawa /* handle payload */ 9013c60ba66SKatsushi Kobayashi if (xfer->mbuf == NULL) { 90277ee030bSHidetoshi Shimokawa caddr_t pl_addr; 9033c60ba66SKatsushi Kobayashi 90477ee030bSHidetoshi Shimokawa pl_addr = xfer->send.buf + pl_off; 90577ee030bSHidetoshi Shimokawa err = bus_dmamap_load(dbch->dmat, db_tr->dma_map, 90677ee030bSHidetoshi Shimokawa pl_addr, pl_len, 90777ee030bSHidetoshi Shimokawa fwohci_execute_db, db_tr, 90877ee030bSHidetoshi Shimokawa /*flags*/0); 9093c60ba66SKatsushi Kobayashi } else { 9102b4601d1SHidetoshi Shimokawa /* XXX we can handle only 6 (=8-2) mbuf chains */ 91177ee030bSHidetoshi Shimokawa err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map, 91277ee030bSHidetoshi Shimokawa xfer->mbuf, 91377ee030bSHidetoshi Shimokawa fwohci_execute_db2, db_tr, 91477ee030bSHidetoshi Shimokawa /* flags */0); 91577ee030bSHidetoshi Shimokawa if (err == EFBIG) { 91677ee030bSHidetoshi Shimokawa struct mbuf *m0; 91777ee030bSHidetoshi Shimokawa 91877ee030bSHidetoshi Shimokawa if (firewire_debug) 91977ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "EFBIG.\n"); 92077ee030bSHidetoshi Shimokawa m0 = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 92177ee030bSHidetoshi Shimokawa if (m0 != NULL) { 9222b4601d1SHidetoshi Shimokawa m_copydata(xfer->mbuf, 0, 9232b4601d1SHidetoshi Shimokawa xfer->mbuf->m_pkthdr.len, 92477ee030bSHidetoshi Shimokawa mtod(m0, caddr_t)); 92577ee030bSHidetoshi Shimokawa m0->m_len = m0->m_pkthdr.len = 9262b4601d1SHidetoshi Shimokawa xfer->mbuf->m_pkthdr.len; 9272b4601d1SHidetoshi Shimokawa m_freem(xfer->mbuf); 92877ee030bSHidetoshi Shimokawa xfer->mbuf = m0; 9292b4601d1SHidetoshi Shimokawa goto again; 9302b4601d1SHidetoshi Shimokawa } 9312b4601d1SHidetoshi Shimokawa device_printf(sc->fc.dev, "m_getcl failed.\n"); 9322b4601d1SHidetoshi Shimokawa } 9333c60ba66SKatsushi Kobayashi } 93477ee030bSHidetoshi Shimokawa if (err) 93577ee030bSHidetoshi Shimokawa printf("dmamap_load: err=%d\n", err); 93677ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map, 93777ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREWRITE); 93877ee030bSHidetoshi Shimokawa #if 0 /* OHCI_OUTPUT_MODE == 0 */ 93977ee030bSHidetoshi Shimokawa for (i = 2; i < db_tr->dbcnt; i++) 94077ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db_tr->db[i].db.desc.cmd, 94177ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE); 94277ee030bSHidetoshi Shimokawa #endif 943d6105b60SHidetoshi Shimokawa } 944d6105b60SHidetoshi Shimokawa if (maxdesc < db_tr->dbcnt) { 945d6105b60SHidetoshi Shimokawa maxdesc = db_tr->dbcnt; 946d6105b60SHidetoshi Shimokawa if (bootverbose) 947d6105b60SHidetoshi Shimokawa device_printf(sc->fc.dev, "maxdesc: %d\n", maxdesc); 948d6105b60SHidetoshi Shimokawa } 9493c60ba66SKatsushi Kobayashi /* last db */ 9503c60ba66SKatsushi Kobayashi LAST_DB(db_tr, db); 95177ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db->db.desc.cmd, 95277ee030bSHidetoshi Shimokawa OHCI_OUTPUT_LAST | OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS); 95377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.depend, 95477ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr); 9553c60ba66SKatsushi Kobayashi 9563c60ba66SKatsushi Kobayashi if(fsegment == -1 ) 9573c60ba66SKatsushi Kobayashi fsegment = db_tr->dbcnt; 9583c60ba66SKatsushi Kobayashi if (dbch->pdb_tr != NULL) { 9593c60ba66SKatsushi Kobayashi LAST_DB(dbch->pdb_tr, db); 96077ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db->db.desc.depend, db_tr->dbcnt); 9613c60ba66SKatsushi Kobayashi } 9623c60ba66SKatsushi Kobayashi dbch->pdb_tr = db_tr; 9633c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 9643c60ba66SKatsushi Kobayashi if(db_tr != dbch->bottom){ 9653c60ba66SKatsushi Kobayashi goto txloop; 9663c60ba66SKatsushi Kobayashi } else { 96717c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, "fwohci_start: lack of db_trq\n"); 9683c60ba66SKatsushi Kobayashi dbch->flags |= FWOHCI_DBCH_FULL; 9693c60ba66SKatsushi Kobayashi } 9703c60ba66SKatsushi Kobayashi kick: 9713c60ba66SKatsushi Kobayashi /* kick asy q */ 97277ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 97377ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 9743c60ba66SKatsushi Kobayashi 9753c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) { 9763c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE); 9773c60ba66SKatsushi Kobayashi } else { 97817c3d42cSHidetoshi Shimokawa if (bootverbose) 97917c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, "start AT DMA status=%x\n", 9803c60ba66SKatsushi Kobayashi OREAD(sc, OHCI_DMACTL(off))); 98177ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | fsegment); 9823c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN); 9833c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 9843c60ba66SKatsushi Kobayashi } 985c572b810SHidetoshi Shimokawa 9863c60ba66SKatsushi Kobayashi dbch->top = db_tr; 9873c60ba66SKatsushi Kobayashi splx(s); 9883c60ba66SKatsushi Kobayashi return; 9893c60ba66SKatsushi Kobayashi } 990c572b810SHidetoshi Shimokawa 991c572b810SHidetoshi Shimokawa static void 992c572b810SHidetoshi Shimokawa fwohci_start_atq(struct firewire_comm *fc) 9933c60ba66SKatsushi Kobayashi { 9943c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 9953c60ba66SKatsushi Kobayashi fwohci_start( sc, &(sc->atrq)); 9963c60ba66SKatsushi Kobayashi return; 9973c60ba66SKatsushi Kobayashi } 998c572b810SHidetoshi Shimokawa 999c572b810SHidetoshi Shimokawa static void 1000c572b810SHidetoshi Shimokawa fwohci_start_ats(struct firewire_comm *fc) 10013c60ba66SKatsushi Kobayashi { 10023c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 10033c60ba66SKatsushi Kobayashi fwohci_start( sc, &(sc->atrs)); 10043c60ba66SKatsushi Kobayashi return; 10053c60ba66SKatsushi Kobayashi } 1006c572b810SHidetoshi Shimokawa 1007c572b810SHidetoshi Shimokawa void 1008c572b810SHidetoshi Shimokawa fwohci_txd(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 10093c60ba66SKatsushi Kobayashi { 101077ee030bSHidetoshi Shimokawa int s, ch, err = 0; 10113c60ba66SKatsushi Kobayashi struct fwohcidb_tr *tr; 10123c60ba66SKatsushi Kobayashi volatile struct fwohcidb *db; 10133c60ba66SKatsushi Kobayashi struct fw_xfer *xfer; 10143c60ba66SKatsushi Kobayashi u_int32_t off; 101577ee030bSHidetoshi Shimokawa u_int stat, status; 10163c60ba66SKatsushi Kobayashi int packets; 10173c60ba66SKatsushi Kobayashi struct firewire_comm *fc = (struct firewire_comm *)sc; 101877ee030bSHidetoshi Shimokawa 10193c60ba66SKatsushi Kobayashi if(&sc->atrq == dbch){ 10203c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 102177ee030bSHidetoshi Shimokawa ch = ATRQ_CH; 10223c60ba66SKatsushi Kobayashi }else if(&sc->atrs == dbch){ 10233c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 102477ee030bSHidetoshi Shimokawa ch = ATRS_CH; 10253c60ba66SKatsushi Kobayashi }else{ 10263c60ba66SKatsushi Kobayashi return; 10273c60ba66SKatsushi Kobayashi } 10283c60ba66SKatsushi Kobayashi s = splfw(); 10293c60ba66SKatsushi Kobayashi tr = dbch->bottom; 10303c60ba66SKatsushi Kobayashi packets = 0; 103177ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD); 103277ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE); 10333c60ba66SKatsushi Kobayashi while(dbch->xferq.queued > 0){ 10343c60ba66SKatsushi Kobayashi LAST_DB(tr, db); 103577ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db->db.desc.res) >> OHCI_STATUS_SHIFT; 103677ee030bSHidetoshi Shimokawa if(!(status & OHCI_CNTL_DMA_ACTIVE)){ 10373c60ba66SKatsushi Kobayashi if (fc->status != FWBUSRESET) 10383c60ba66SKatsushi Kobayashi /* maybe out of order?? */ 10393c60ba66SKatsushi Kobayashi goto out; 10403c60ba66SKatsushi Kobayashi } 104177ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, tr->dma_map, 104277ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTWRITE); 104377ee030bSHidetoshi Shimokawa bus_dmamap_unload(dbch->dmat, tr->dma_map); 104477ee030bSHidetoshi Shimokawa #if 0 10453c60ba66SKatsushi Kobayashi dump_db(sc, ch); 10463c60ba66SKatsushi Kobayashi #endif 104777ee030bSHidetoshi Shimokawa if(status & OHCI_CNTL_DMA_DEAD) { 10483c60ba66SKatsushi Kobayashi /* Stop DMA */ 10493c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN); 10503c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "force reset AT FIFO\n"); 10513c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_LINKEN); 10523c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS | OHCI_HCC_LINKEN); 10533c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN); 10543c60ba66SKatsushi Kobayashi } 105577ee030bSHidetoshi Shimokawa stat = status & FWOHCIEV_MASK; 10563c60ba66SKatsushi Kobayashi switch(stat){ 10573c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND: 1058864d7e72SHidetoshi Shimokawa case FWOHCIEV_ACKCOMPL: 10593c60ba66SKatsushi Kobayashi err = 0; 10603c60ba66SKatsushi Kobayashi break; 10613c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSA: 10623c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSB: 10633c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSX: 1064864d7e72SHidetoshi Shimokawa device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]); 10653c60ba66SKatsushi Kobayashi err = EBUSY; 10663c60ba66SKatsushi Kobayashi break; 10673c60ba66SKatsushi Kobayashi case FWOHCIEV_FLUSHED: 10683c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKTARD: 10693c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]); 10703c60ba66SKatsushi Kobayashi err = EAGAIN; 10713c60ba66SKatsushi Kobayashi break; 10723c60ba66SKatsushi Kobayashi case FWOHCIEV_MISSACK: 10733c60ba66SKatsushi Kobayashi case FWOHCIEV_UNDRRUN: 10743c60ba66SKatsushi Kobayashi case FWOHCIEV_OVRRUN: 10753c60ba66SKatsushi Kobayashi case FWOHCIEV_DESCERR: 10763c60ba66SKatsushi Kobayashi case FWOHCIEV_DTRDERR: 10773c60ba66SKatsushi Kobayashi case FWOHCIEV_TIMEOUT: 10783c60ba66SKatsushi Kobayashi case FWOHCIEV_TCODERR: 10793c60ba66SKatsushi Kobayashi case FWOHCIEV_UNKNOWN: 10803c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKDERR: 10813c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKTERR: 10823c60ba66SKatsushi Kobayashi default: 10833c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "txd err=%2x %s\n", 10843c60ba66SKatsushi Kobayashi stat, fwohcicode[stat]); 10853c60ba66SKatsushi Kobayashi err = EINVAL; 10863c60ba66SKatsushi Kobayashi break; 10873c60ba66SKatsushi Kobayashi } 10883c60ba66SKatsushi Kobayashi if (tr->xfer != NULL) { 10893c60ba66SKatsushi Kobayashi xfer = tr->xfer; 109077ee030bSHidetoshi Shimokawa if (xfer->state == FWXF_RCVD) { 109177ee030bSHidetoshi Shimokawa if (firewire_debug) 109277ee030bSHidetoshi Shimokawa printf("already rcvd\n"); 109377ee030bSHidetoshi Shimokawa fw_xfer_done(xfer); 109477ee030bSHidetoshi Shimokawa } else { 10953c60ba66SKatsushi Kobayashi xfer->state = FWXF_SENT; 10963c60ba66SKatsushi Kobayashi if (err == EBUSY && fc->status != FWBUSRESET) { 10973c60ba66SKatsushi Kobayashi xfer->state = FWXF_BUSY; 10983c60ba66SKatsushi Kobayashi xfer->resp = err; 1099864d7e72SHidetoshi Shimokawa if (xfer->retry_req != NULL) 11003c60ba66SKatsushi Kobayashi xfer->retry_req(xfer); 110113bd8601SHidetoshi Shimokawa else { 110213bd8601SHidetoshi Shimokawa xfer->recv.len = 0; 1103864d7e72SHidetoshi Shimokawa fw_xfer_done(xfer); 110413bd8601SHidetoshi Shimokawa } 11053c60ba66SKatsushi Kobayashi } else if (stat != FWOHCIEV_ACKPEND) { 11063c60ba66SKatsushi Kobayashi if (stat != FWOHCIEV_ACKCOMPL) 11073c60ba66SKatsushi Kobayashi xfer->state = FWXF_SENTERR; 11083c60ba66SKatsushi Kobayashi xfer->resp = err; 110913bd8601SHidetoshi Shimokawa xfer->recv.len = 0; 11103c60ba66SKatsushi Kobayashi fw_xfer_done(xfer); 11113c60ba66SKatsushi Kobayashi } 11123c60ba66SKatsushi Kobayashi } 1113864d7e72SHidetoshi Shimokawa /* 1114864d7e72SHidetoshi Shimokawa * The watchdog timer takes care of split 1115864d7e72SHidetoshi Shimokawa * transcation timeout for ACKPEND case. 1116864d7e72SHidetoshi Shimokawa */ 111777ee030bSHidetoshi Shimokawa } else { 111877ee030bSHidetoshi Shimokawa printf("this shouldn't happen\n"); 11193c60ba66SKatsushi Kobayashi } 112048249fe0SHidetoshi Shimokawa dbch->xferq.queued --; 11213c60ba66SKatsushi Kobayashi tr->xfer = NULL; 11223c60ba66SKatsushi Kobayashi 11233c60ba66SKatsushi Kobayashi packets ++; 11243c60ba66SKatsushi Kobayashi tr = STAILQ_NEXT(tr, link); 11253c60ba66SKatsushi Kobayashi dbch->bottom = tr; 11263b79dd16SHidetoshi Shimokawa if (dbch->bottom == dbch->top) { 11273b79dd16SHidetoshi Shimokawa /* we reaches the end of context program */ 11283b79dd16SHidetoshi Shimokawa if (firewire_debug && dbch->xferq.queued > 0) 11293b79dd16SHidetoshi Shimokawa printf("queued > 0\n"); 11303b79dd16SHidetoshi Shimokawa break; 11313b79dd16SHidetoshi Shimokawa } 11323c60ba66SKatsushi Kobayashi } 11333c60ba66SKatsushi Kobayashi out: 11343c60ba66SKatsushi Kobayashi if ((dbch->flags & FWOHCI_DBCH_FULL) && packets > 0) { 11353c60ba66SKatsushi Kobayashi printf("make free slot\n"); 11363c60ba66SKatsushi Kobayashi dbch->flags &= ~FWOHCI_DBCH_FULL; 11373c60ba66SKatsushi Kobayashi fwohci_start(sc, dbch); 11383c60ba66SKatsushi Kobayashi } 11393c60ba66SKatsushi Kobayashi splx(s); 11403c60ba66SKatsushi Kobayashi } 1141c572b810SHidetoshi Shimokawa 1142c572b810SHidetoshi Shimokawa static void 1143c572b810SHidetoshi Shimokawa fwohci_db_free(struct fwohci_dbch *dbch) 11443c60ba66SKatsushi Kobayashi { 11453c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 114677ee030bSHidetoshi Shimokawa int idb; 11473c60ba66SKatsushi Kobayashi 11481f2361f8SHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 11491f2361f8SHidetoshi Shimokawa return; 11501f2361f8SHidetoshi Shimokawa 115177ee030bSHidetoshi Shimokawa for(db_tr = STAILQ_FIRST(&dbch->db_trq), idb = 0; idb < dbch->ndb; 11523c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link), idb++){ 115377ee030bSHidetoshi Shimokawa if ((dbch->xferq.flag & FWXFERQ_EXTBUF) == 0 && 115477ee030bSHidetoshi Shimokawa db_tr->buf != NULL) { 115577ee030bSHidetoshi Shimokawa fwdma_free_size(dbch->dmat, db_tr->dma_map, 115677ee030bSHidetoshi Shimokawa db_tr->buf, dbch->xferq.psize); 11573c60ba66SKatsushi Kobayashi db_tr->buf = NULL; 115877ee030bSHidetoshi Shimokawa } else if (db_tr->dma_map != NULL) 115977ee030bSHidetoshi Shimokawa bus_dmamap_destroy(dbch->dmat, db_tr->dma_map); 11601f2361f8SHidetoshi Shimokawa } 11613c60ba66SKatsushi Kobayashi dbch->ndb = 0; 11623c60ba66SKatsushi Kobayashi db_tr = STAILQ_FIRST(&dbch->db_trq); 116377ee030bSHidetoshi Shimokawa fwdma_free_multiseg(dbch->am); 11645166f1dfSHidetoshi Shimokawa free(db_tr, M_FW); 11653c60ba66SKatsushi Kobayashi STAILQ_INIT(&dbch->db_trq); 11661f2361f8SHidetoshi Shimokawa dbch->flags &= ~FWOHCI_DBCH_INIT; 11673c60ba66SKatsushi Kobayashi } 1168c572b810SHidetoshi Shimokawa 1169c572b810SHidetoshi Shimokawa static void 117077ee030bSHidetoshi Shimokawa fwohci_db_init(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 11713c60ba66SKatsushi Kobayashi { 11723c60ba66SKatsushi Kobayashi int idb; 11733c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 11749339321dSHidetoshi Shimokawa 11759339321dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) != 0) 11769339321dSHidetoshi Shimokawa goto out; 11779339321dSHidetoshi Shimokawa 117877ee030bSHidetoshi Shimokawa /* create dma_tag for buffers */ 117977ee030bSHidetoshi Shimokawa #define MAX_REQCOUNT 0xffff 118077ee030bSHidetoshi Shimokawa if (bus_dma_tag_create(/*parent*/ sc->fc.dmat, 118177ee030bSHidetoshi Shimokawa /*alignment*/ 1, /*boundary*/ 0, 118277ee030bSHidetoshi Shimokawa /*lowaddr*/ BUS_SPACE_MAXADDR_32BIT, 118377ee030bSHidetoshi Shimokawa /*highaddr*/ BUS_SPACE_MAXADDR, 118477ee030bSHidetoshi Shimokawa /*filter*/NULL, /*filterarg*/NULL, 118577ee030bSHidetoshi Shimokawa /*maxsize*/ dbch->xferq.psize, 118677ee030bSHidetoshi Shimokawa /*nsegments*/ dbch->ndesc > 3 ? dbch->ndesc - 2 : 1, 118777ee030bSHidetoshi Shimokawa /*maxsegsz*/ MAX_REQCOUNT, 118877ee030bSHidetoshi Shimokawa /*flags*/ 0, &dbch->dmat)) 118977ee030bSHidetoshi Shimokawa return; 119077ee030bSHidetoshi Shimokawa 11913c60ba66SKatsushi Kobayashi /* allocate DB entries and attach one to each DMA channels */ 11923c60ba66SKatsushi Kobayashi /* DB entry must start at 16 bytes bounary. */ 11933c60ba66SKatsushi Kobayashi STAILQ_INIT(&dbch->db_trq); 11943c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *) 11953c60ba66SKatsushi Kobayashi malloc(sizeof(struct fwohcidb_tr) * dbch->ndb, 119677ee030bSHidetoshi Shimokawa M_FW, M_WAITOK | M_ZERO); 11973c60ba66SKatsushi Kobayashi if(db_tr == NULL){ 1198e2ad5d6eSHidetoshi Shimokawa printf("fwohci_db_init: malloc(1) failed\n"); 11993c60ba66SKatsushi Kobayashi return; 12003c60ba66SKatsushi Kobayashi } 1201e2ad5d6eSHidetoshi Shimokawa 120277ee030bSHidetoshi Shimokawa #define DB_SIZE(x) (sizeof(struct fwohcidb) * (x)->ndesc) 120377ee030bSHidetoshi Shimokawa dbch->am = fwdma_malloc_multiseg(&sc->fc, DB_SIZE(dbch), 120477ee030bSHidetoshi Shimokawa DB_SIZE(dbch), dbch->ndb, BUS_DMA_WAITOK); 120577ee030bSHidetoshi Shimokawa if (dbch->am == NULL) { 120677ee030bSHidetoshi Shimokawa printf("fwohci_db_init: fwdma_malloc_multiseg failed\n"); 1207e2ad5d6eSHidetoshi Shimokawa return; 1208e2ad5d6eSHidetoshi Shimokawa } 12093c60ba66SKatsushi Kobayashi /* Attach DB to DMA ch. */ 12103c60ba66SKatsushi Kobayashi for(idb = 0 ; idb < dbch->ndb ; idb++){ 12113c60ba66SKatsushi Kobayashi db_tr->dbcnt = 0; 121277ee030bSHidetoshi Shimokawa db_tr->db = (struct fwohcidb *)fwdma_v_addr(dbch->am, idb); 121377ee030bSHidetoshi Shimokawa db_tr->bus_addr = fwdma_bus_addr(dbch->am, idb); 121477ee030bSHidetoshi Shimokawa /* create dmamap for buffers */ 121577ee030bSHidetoshi Shimokawa /* XXX do we need 4bytes alignment tag? */ 121677ee030bSHidetoshi Shimokawa /* XXX don't alloc dma_map for AR */ 121777ee030bSHidetoshi Shimokawa if (bus_dmamap_create(dbch->dmat, 0, &db_tr->dma_map) != 0) { 121877ee030bSHidetoshi Shimokawa printf("bus_dmamap_create failed\n"); 121977ee030bSHidetoshi Shimokawa dbch->flags = FWOHCI_DBCH_INIT; /* XXX fake */ 122077ee030bSHidetoshi Shimokawa fwohci_db_free(dbch); 122177ee030bSHidetoshi Shimokawa return; 122277ee030bSHidetoshi Shimokawa } 12233c60ba66SKatsushi Kobayashi STAILQ_INSERT_TAIL(&dbch->db_trq, db_tr, link); 122477ee030bSHidetoshi Shimokawa if (dbch->xferq.flag & FWXFERQ_EXTBUF) { 1225d0fd7bc6SHidetoshi Shimokawa if (idb % dbch->xferq.bnpacket == 0) 1226d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket 1227d0fd7bc6SHidetoshi Shimokawa ].start = (caddr_t)db_tr; 1228d0fd7bc6SHidetoshi Shimokawa if ((idb + 1) % dbch->xferq.bnpacket == 0) 1229d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket 1230d0fd7bc6SHidetoshi Shimokawa ].end = (caddr_t)db_tr; 12313c60ba66SKatsushi Kobayashi } 12323c60ba66SKatsushi Kobayashi db_tr++; 12333c60ba66SKatsushi Kobayashi } 12343c60ba66SKatsushi Kobayashi STAILQ_LAST(&dbch->db_trq, fwohcidb_tr,link)->link.stqe_next 12353c60ba66SKatsushi Kobayashi = STAILQ_FIRST(&dbch->db_trq); 12369339321dSHidetoshi Shimokawa out: 12379339321dSHidetoshi Shimokawa dbch->xferq.queued = 0; 12389339321dSHidetoshi Shimokawa dbch->pdb_tr = NULL; 12393c60ba66SKatsushi Kobayashi dbch->top = STAILQ_FIRST(&dbch->db_trq); 12403c60ba66SKatsushi Kobayashi dbch->bottom = dbch->top; 12411f2361f8SHidetoshi Shimokawa dbch->flags = FWOHCI_DBCH_INIT; 12423c60ba66SKatsushi Kobayashi } 1243c572b810SHidetoshi Shimokawa 1244c572b810SHidetoshi Shimokawa static int 1245c572b810SHidetoshi Shimokawa fwohci_itx_disable(struct firewire_comm *fc, int dmach) 12463c60ba66SKatsushi Kobayashi { 12473c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 124877ee030bSHidetoshi Shimokawa int sleepch; 12495a7ba74dSHidetoshi Shimokawa 125077ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), 125177ee030bSHidetoshi Shimokawa OHCI_CNTL_DMA_RUN | OHCI_CNTL_CYCMATCH_S); 12523c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach); 12533c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach); 12545a7ba74dSHidetoshi Shimokawa /* XXX we cannot free buffers until the DMA really stops */ 125577ee030bSHidetoshi Shimokawa tsleep((void *)&sleepch, FWPRI, "fwitxd", hz); 12563c60ba66SKatsushi Kobayashi fwohci_db_free(&sc->it[dmach]); 12573c60ba66SKatsushi Kobayashi sc->it[dmach].xferq.flag &= ~FWXFERQ_RUNNING; 12583c60ba66SKatsushi Kobayashi return 0; 12593c60ba66SKatsushi Kobayashi } 1260c572b810SHidetoshi Shimokawa 1261c572b810SHidetoshi Shimokawa static int 1262c572b810SHidetoshi Shimokawa fwohci_irx_disable(struct firewire_comm *fc, int dmach) 12633c60ba66SKatsushi Kobayashi { 12643c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 126577ee030bSHidetoshi Shimokawa int sleepch; 12663c60ba66SKatsushi Kobayashi 12673c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 12683c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach); 12693c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach); 12705a7ba74dSHidetoshi Shimokawa /* XXX we cannot free buffers until the DMA really stops */ 127177ee030bSHidetoshi Shimokawa tsleep((void *)&sleepch, FWPRI, "fwirxd", hz); 12723c60ba66SKatsushi Kobayashi fwohci_db_free(&sc->ir[dmach]); 12733c60ba66SKatsushi Kobayashi sc->ir[dmach].xferq.flag &= ~FWXFERQ_RUNNING; 12743c60ba66SKatsushi Kobayashi return 0; 12753c60ba66SKatsushi Kobayashi } 1276c572b810SHidetoshi Shimokawa 127777ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 1278c572b810SHidetoshi Shimokawa static void 1279c572b810SHidetoshi Shimokawa fwohci_irx_post (struct firewire_comm *fc , u_int32_t *qld) 12803c60ba66SKatsushi Kobayashi { 128177ee030bSHidetoshi Shimokawa qld[0] = FWOHCI_DMA_READ(qld[0]); 12823c60ba66SKatsushi Kobayashi return; 12833c60ba66SKatsushi Kobayashi } 12843c60ba66SKatsushi Kobayashi #endif 12853c60ba66SKatsushi Kobayashi 1286c572b810SHidetoshi Shimokawa static int 1287c572b810SHidetoshi Shimokawa fwohci_tx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 12883c60ba66SKatsushi Kobayashi { 12893c60ba66SKatsushi Kobayashi int err = 0; 129077ee030bSHidetoshi Shimokawa int idb, z, i, dmach = 0, ldesc; 12913c60ba66SKatsushi Kobayashi u_int32_t off = NULL; 12923c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 129353f1eb86SHidetoshi Shimokawa volatile struct fwohcidb *db; 12943c60ba66SKatsushi Kobayashi 12953c60ba66SKatsushi Kobayashi if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){ 12963c60ba66SKatsushi Kobayashi err = EINVAL; 12973c60ba66SKatsushi Kobayashi return err; 12983c60ba66SKatsushi Kobayashi } 12993c60ba66SKatsushi Kobayashi z = dbch->ndesc; 13003c60ba66SKatsushi Kobayashi for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){ 13013c60ba66SKatsushi Kobayashi if( &sc->it[dmach] == dbch){ 13023c60ba66SKatsushi Kobayashi off = OHCI_ITOFF(dmach); 13033c60ba66SKatsushi Kobayashi break; 13043c60ba66SKatsushi Kobayashi } 13053c60ba66SKatsushi Kobayashi } 13063c60ba66SKatsushi Kobayashi if(off == NULL){ 13073c60ba66SKatsushi Kobayashi err = EINVAL; 13083c60ba66SKatsushi Kobayashi return err; 13093c60ba66SKatsushi Kobayashi } 13103c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) 13113c60ba66SKatsushi Kobayashi return err; 13123c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 13133c60ba66SKatsushi Kobayashi for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){ 13143c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(dbch->bottom, link); 13153c60ba66SKatsushi Kobayashi } 13163c60ba66SKatsushi Kobayashi db_tr = dbch->top; 13173c60ba66SKatsushi Kobayashi for (idb = 0; idb < dbch->ndb; idb ++) { 131877ee030bSHidetoshi Shimokawa fwohci_add_tx_buf(dbch, db_tr, idb); 13193c60ba66SKatsushi Kobayashi if(STAILQ_NEXT(db_tr, link) == NULL){ 13203c60ba66SKatsushi Kobayashi break; 13213c60ba66SKatsushi Kobayashi } 132253f1eb86SHidetoshi Shimokawa db = db_tr->db; 132377ee030bSHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1; 132477ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.depend, 132577ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr | z); 132677ee030bSHidetoshi Shimokawa db[ldesc].db.desc.depend = db[0].db.desc.depend; 13273c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_EXTBUF){ 13283c60ba66SKatsushi Kobayashi if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){ 132977ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET( 133077ee030bSHidetoshi Shimokawa db[ldesc].db.desc.cmd, 133177ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS); 13324ed65ce9SHidetoshi Shimokawa /* OHCI 1.1 and above */ 133377ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET( 133477ee030bSHidetoshi Shimokawa db[0].db.desc.cmd, 133577ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS); 13363c60ba66SKatsushi Kobayashi } 13373c60ba66SKatsushi Kobayashi } 13383c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 13393c60ba66SKatsushi Kobayashi } 134077ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR( 134177ee030bSHidetoshi Shimokawa dbch->bottom->db[dbch->bottom->dbcnt - 1].db.desc.depend, 0xf); 13423c60ba66SKatsushi Kobayashi return err; 13433c60ba66SKatsushi Kobayashi } 1344c572b810SHidetoshi Shimokawa 1345c572b810SHidetoshi Shimokawa static int 1346c572b810SHidetoshi Shimokawa fwohci_rx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 13473c60ba66SKatsushi Kobayashi { 13483c60ba66SKatsushi Kobayashi int err = 0; 134953f1eb86SHidetoshi Shimokawa int idb, z, i, dmach = 0, ldesc; 13503c60ba66SKatsushi Kobayashi u_int32_t off = NULL; 13513c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 135253f1eb86SHidetoshi Shimokawa volatile struct fwohcidb *db; 13533c60ba66SKatsushi Kobayashi 13543c60ba66SKatsushi Kobayashi z = dbch->ndesc; 13553c60ba66SKatsushi Kobayashi if(&sc->arrq == dbch){ 13563c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 13573c60ba66SKatsushi Kobayashi }else if(&sc->arrs == dbch){ 13583c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 13593c60ba66SKatsushi Kobayashi }else{ 13603c60ba66SKatsushi Kobayashi for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){ 13613c60ba66SKatsushi Kobayashi if( &sc->ir[dmach] == dbch){ 13623c60ba66SKatsushi Kobayashi off = OHCI_IROFF(dmach); 13633c60ba66SKatsushi Kobayashi break; 13643c60ba66SKatsushi Kobayashi } 13653c60ba66SKatsushi Kobayashi } 13663c60ba66SKatsushi Kobayashi } 13673c60ba66SKatsushi Kobayashi if(off == NULL){ 13683c60ba66SKatsushi Kobayashi err = EINVAL; 13693c60ba66SKatsushi Kobayashi return err; 13703c60ba66SKatsushi Kobayashi } 13713c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_STREAM){ 13723c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) 13733c60ba66SKatsushi Kobayashi return err; 13743c60ba66SKatsushi Kobayashi }else{ 13753c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING){ 13763c60ba66SKatsushi Kobayashi err = EBUSY; 13773c60ba66SKatsushi Kobayashi return err; 13783c60ba66SKatsushi Kobayashi } 13793c60ba66SKatsushi Kobayashi } 13803c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 13819339321dSHidetoshi Shimokawa dbch->top = STAILQ_FIRST(&dbch->db_trq); 13823c60ba66SKatsushi Kobayashi for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){ 13833c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(dbch->bottom, link); 13843c60ba66SKatsushi Kobayashi } 13853c60ba66SKatsushi Kobayashi db_tr = dbch->top; 13863c60ba66SKatsushi Kobayashi for (idb = 0; idb < dbch->ndb; idb ++) { 138777ee030bSHidetoshi Shimokawa fwohci_add_rx_buf(dbch, db_tr, idb, &sc->dummy_dma); 138877ee030bSHidetoshi Shimokawa if (STAILQ_NEXT(db_tr, link) == NULL) 13893c60ba66SKatsushi Kobayashi break; 139053f1eb86SHidetoshi Shimokawa db = db_tr->db; 139153f1eb86SHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1; 139277ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[ldesc].db.desc.depend, 139377ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr | z); 13943c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_EXTBUF){ 13953c60ba66SKatsushi Kobayashi if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){ 139677ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET( 139777ee030bSHidetoshi Shimokawa db[ldesc].db.desc.cmd, 139877ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS); 139977ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR( 140077ee030bSHidetoshi Shimokawa db[ldesc].db.desc.depend, 140177ee030bSHidetoshi Shimokawa 0xf); 14023c60ba66SKatsushi Kobayashi } 14033c60ba66SKatsushi Kobayashi } 14043c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 14053c60ba66SKatsushi Kobayashi } 140677ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR( 140777ee030bSHidetoshi Shimokawa dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend, 0xf); 14083c60ba66SKatsushi Kobayashi dbch->buf_offset = 0; 140977ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 141077ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 14113c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_STREAM){ 14123c60ba66SKatsushi Kobayashi return err; 14133c60ba66SKatsushi Kobayashi }else{ 141477ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | z); 14153c60ba66SKatsushi Kobayashi } 14163c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN); 14173c60ba66SKatsushi Kobayashi return err; 14183c60ba66SKatsushi Kobayashi } 1419c572b810SHidetoshi Shimokawa 1420c572b810SHidetoshi Shimokawa static int 142177ee030bSHidetoshi Shimokawa fwohci_next_cycle(struct firewire_comm *fc, int cycle_now) 14223c60ba66SKatsushi Kobayashi { 14235a7ba74dSHidetoshi Shimokawa int sec, cycle, cycle_match; 14243c60ba66SKatsushi Kobayashi 142597ae6c1fSHidetoshi Shimokawa cycle = cycle_now & 0x1fff; 142697ae6c1fSHidetoshi Shimokawa sec = cycle_now >> 13; 142797ae6c1fSHidetoshi Shimokawa #define CYCLE_MOD 0x10 142877ee030bSHidetoshi Shimokawa #if 1 142997ae6c1fSHidetoshi Shimokawa #define CYCLE_DELAY 8 /* min delay to start DMA */ 143077ee030bSHidetoshi Shimokawa #else 143177ee030bSHidetoshi Shimokawa #define CYCLE_DELAY 7000 /* min delay to start DMA */ 143277ee030bSHidetoshi Shimokawa #endif 143397ae6c1fSHidetoshi Shimokawa cycle = cycle + CYCLE_DELAY; 143497ae6c1fSHidetoshi Shimokawa if (cycle >= 8000) { 143597ae6c1fSHidetoshi Shimokawa sec ++; 143697ae6c1fSHidetoshi Shimokawa cycle -= 8000; 143797ae6c1fSHidetoshi Shimokawa } 143877ee030bSHidetoshi Shimokawa cycle = roundup2(cycle, CYCLE_MOD); 143997ae6c1fSHidetoshi Shimokawa if (cycle >= 8000) { 144097ae6c1fSHidetoshi Shimokawa sec ++; 144197ae6c1fSHidetoshi Shimokawa if (cycle == 8000) 144297ae6c1fSHidetoshi Shimokawa cycle = 0; 144397ae6c1fSHidetoshi Shimokawa else 144497ae6c1fSHidetoshi Shimokawa cycle = CYCLE_MOD; 144597ae6c1fSHidetoshi Shimokawa } 144697ae6c1fSHidetoshi Shimokawa cycle_match = ((sec << 13) | cycle) & 0x7ffff; 14475a7ba74dSHidetoshi Shimokawa 14485a7ba74dSHidetoshi Shimokawa return(cycle_match); 14495a7ba74dSHidetoshi Shimokawa } 14505a7ba74dSHidetoshi Shimokawa 14515a7ba74dSHidetoshi Shimokawa static int 14525a7ba74dSHidetoshi Shimokawa fwohci_itxbuf_enable(struct firewire_comm *fc, int dmach) 14535a7ba74dSHidetoshi Shimokawa { 14545a7ba74dSHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)fc; 14555a7ba74dSHidetoshi Shimokawa int err = 0; 14565a7ba74dSHidetoshi Shimokawa unsigned short tag, ich; 14575a7ba74dSHidetoshi Shimokawa struct fwohci_dbch *dbch; 14585a7ba74dSHidetoshi Shimokawa int cycle_match, cycle_now, s, ldesc; 14595a7ba74dSHidetoshi Shimokawa u_int32_t stat; 14605a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *first, *chunk, *prev; 14615a7ba74dSHidetoshi Shimokawa struct fw_xferq *it; 14625a7ba74dSHidetoshi Shimokawa 14635a7ba74dSHidetoshi Shimokawa dbch = &sc->it[dmach]; 14645a7ba74dSHidetoshi Shimokawa it = &dbch->xferq; 14655a7ba74dSHidetoshi Shimokawa 14665a7ba74dSHidetoshi Shimokawa tag = (it->flag >> 6) & 3; 14675a7ba74dSHidetoshi Shimokawa ich = it->flag & 0x3f; 14685a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) { 14695a7ba74dSHidetoshi Shimokawa dbch->ndb = it->bnpacket * it->bnchunk; 14705a7ba74dSHidetoshi Shimokawa dbch->ndesc = 3; 147177ee030bSHidetoshi Shimokawa fwohci_db_init(sc, dbch); 14725a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 14735a7ba74dSHidetoshi Shimokawa return ENOMEM; 14745a7ba74dSHidetoshi Shimokawa err = fwohci_tx_enable(sc, dbch); 14755a7ba74dSHidetoshi Shimokawa } 14765a7ba74dSHidetoshi Shimokawa if(err) 14775a7ba74dSHidetoshi Shimokawa return err; 14785a7ba74dSHidetoshi Shimokawa 147953f1eb86SHidetoshi Shimokawa ldesc = dbch->ndesc - 1; 14805a7ba74dSHidetoshi Shimokawa s = splfw(); 14815a7ba74dSHidetoshi Shimokawa prev = STAILQ_LAST(&it->stdma, fw_bulkxfer, link); 14825a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&it->stvalid)) != NULL) { 14835a7ba74dSHidetoshi Shimokawa volatile struct fwohcidb *db; 14845a7ba74dSHidetoshi Shimokawa 148577ee030bSHidetoshi Shimokawa fwdma_sync_multiseg(it->buf, chunk->poffset, it->bnpacket, 148677ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREWRITE); 14875a7ba74dSHidetoshi Shimokawa fwohci_txbufdb(sc, dmach, chunk); 14885a7ba74dSHidetoshi Shimokawa if (prev != NULL) { 14895a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(prev->end))->db; 149077ee030bSHidetoshi Shimokawa #if 0 /* XXX necessary? */ 149177ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, 149277ee030bSHidetoshi Shimokawa OHCI_BRANCH_ALWAYS); 149377ee030bSHidetoshi Shimokawa #endif 149453f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npacket changes */ 14955a7ba74dSHidetoshi Shimokawa db[ldesc].db.desc.depend = db[0].db.desc.depend = 149677ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *) 149777ee030bSHidetoshi Shimokawa (chunk->start))->bus_addr | dbch->ndesc; 149853f1eb86SHidetoshi Shimokawa #else 149977ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc); 150077ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc); 150153f1eb86SHidetoshi Shimokawa #endif 15025a7ba74dSHidetoshi Shimokawa } 15035a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&it->stvalid, link); 15045a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&it->stdma, chunk, link); 15055a7ba74dSHidetoshi Shimokawa prev = chunk; 15065a7ba74dSHidetoshi Shimokawa } 150777ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 150877ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 15095a7ba74dSHidetoshi Shimokawa splx(s); 15105a7ba74dSHidetoshi Shimokawa stat = OREAD(sc, OHCI_ITCTL(dmach)); 151177ee030bSHidetoshi Shimokawa if (firewire_debug && (stat & OHCI_CNTL_CYCMATCH_S)) 151277ee030bSHidetoshi Shimokawa printf("stat 0x%x\n", stat); 151377ee030bSHidetoshi Shimokawa 15145a7ba74dSHidetoshi Shimokawa if (stat & (OHCI_CNTL_DMA_ACTIVE | OHCI_CNTL_CYCMATCH_S)) 15155a7ba74dSHidetoshi Shimokawa return 0; 15165a7ba74dSHidetoshi Shimokawa 151777ee030bSHidetoshi Shimokawa #if 0 15185a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 151977ee030bSHidetoshi Shimokawa #endif 15205a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach); 15215a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach); 15225a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASK, 1 << dmach); 152377ee030bSHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IT); 15245a7ba74dSHidetoshi Shimokawa 15255a7ba74dSHidetoshi Shimokawa first = STAILQ_FIRST(&it->stdma); 152677ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCMD(dmach), 152777ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *)(first->start))->bus_addr | dbch->ndesc); 152877ee030bSHidetoshi Shimokawa if (firewire_debug) { 15295a7ba74dSHidetoshi Shimokawa printf("fwohci_itxbuf_enable: kick 0x%08x\n", stat); 153077ee030bSHidetoshi Shimokawa #if 1 153177ee030bSHidetoshi Shimokawa dump_dma(sc, ITX_CH + dmach); 153277ee030bSHidetoshi Shimokawa #endif 153377ee030bSHidetoshi Shimokawa } 15345a7ba74dSHidetoshi Shimokawa if ((stat & OHCI_CNTL_DMA_RUN) == 0) { 15355a7ba74dSHidetoshi Shimokawa #if 1 15365a7ba74dSHidetoshi Shimokawa /* Don't start until all chunks are buffered */ 15375a7ba74dSHidetoshi Shimokawa if (STAILQ_FIRST(&it->stfree) != NULL) 15385a7ba74dSHidetoshi Shimokawa goto out; 15395a7ba74dSHidetoshi Shimokawa #endif 154077ee030bSHidetoshi Shimokawa #if 1 154197ae6c1fSHidetoshi Shimokawa /* Clear cycle match counter bits */ 154297ae6c1fSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), 0xffff0000); 15435a7ba74dSHidetoshi Shimokawa 15445a7ba74dSHidetoshi Shimokawa /* 2bit second + 13bit cycle */ 15455a7ba74dSHidetoshi Shimokawa cycle_now = (fc->cyctimer(fc) >> 12) & 0x7fff; 154677ee030bSHidetoshi Shimokawa cycle_match = fwohci_next_cycle(fc, cycle_now); 15475a7ba74dSHidetoshi Shimokawa 154897ae6c1fSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), 154997ae6c1fSHidetoshi Shimokawa OHCI_CNTL_CYCMATCH_S | (cycle_match << 16) 155097ae6c1fSHidetoshi Shimokawa | OHCI_CNTL_DMA_RUN); 155177ee030bSHidetoshi Shimokawa #else 155277ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_RUN); 155377ee030bSHidetoshi Shimokawa #endif 155477ee030bSHidetoshi Shimokawa if (firewire_debug) { 15557643dc18SHidetoshi Shimokawa printf("cycle_match: 0x%04x->0x%04x\n", 15567643dc18SHidetoshi Shimokawa cycle_now, cycle_match); 155777ee030bSHidetoshi Shimokawa dump_dma(sc, ITX_CH + dmach); 155877ee030bSHidetoshi Shimokawa dump_db(sc, ITX_CH + dmach); 155977ee030bSHidetoshi Shimokawa } 15607643dc18SHidetoshi Shimokawa } else if ((stat & OHCI_CNTL_CYCMATCH_S) == 0) { 15615a7ba74dSHidetoshi Shimokawa device_printf(sc->fc.dev, 15625a7ba74dSHidetoshi Shimokawa "IT DMA underrun (0x%08x)\n", stat); 156377ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_WAKE); 15643c60ba66SKatsushi Kobayashi } 15655a7ba74dSHidetoshi Shimokawa out: 15663c60ba66SKatsushi Kobayashi return err; 15673c60ba66SKatsushi Kobayashi } 1568c572b810SHidetoshi Shimokawa 1569c572b810SHidetoshi Shimokawa static int 157077ee030bSHidetoshi Shimokawa fwohci_irx_enable(struct firewire_comm *fc, int dmach) 15713c60ba66SKatsushi Kobayashi { 15723c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 15735a7ba74dSHidetoshi Shimokawa int err = 0, s, ldesc; 15743c60ba66SKatsushi Kobayashi unsigned short tag, ich; 157516e0f484SHidetoshi Shimokawa u_int32_t stat; 15765a7ba74dSHidetoshi Shimokawa struct fwohci_dbch *dbch; 157777ee030bSHidetoshi Shimokawa struct fwohcidb_tr *db_tr; 15785a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *first, *prev, *chunk; 15795a7ba74dSHidetoshi Shimokawa struct fw_xferq *ir; 1580435dd29bSHidetoshi Shimokawa 15815a7ba74dSHidetoshi Shimokawa dbch = &sc->ir[dmach]; 15825a7ba74dSHidetoshi Shimokawa ir = &dbch->xferq; 15835a7ba74dSHidetoshi Shimokawa 15845a7ba74dSHidetoshi Shimokawa if ((ir->flag & FWXFERQ_RUNNING) == 0) { 15855a7ba74dSHidetoshi Shimokawa tag = (ir->flag >> 6) & 3; 15865a7ba74dSHidetoshi Shimokawa ich = ir->flag & 0x3f; 15873c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich); 15883c60ba66SKatsushi Kobayashi 15895a7ba74dSHidetoshi Shimokawa ir->queued = 0; 15905a7ba74dSHidetoshi Shimokawa dbch->ndb = ir->bnpacket * ir->bnchunk; 15915a7ba74dSHidetoshi Shimokawa dbch->ndesc = 2; 159277ee030bSHidetoshi Shimokawa fwohci_db_init(sc, dbch); 15935a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 15940aaa9a23SHidetoshi Shimokawa return ENOMEM; 15955a7ba74dSHidetoshi Shimokawa err = fwohci_rx_enable(sc, dbch); 15963c60ba66SKatsushi Kobayashi } 15973c60ba66SKatsushi Kobayashi if(err) 15983c60ba66SKatsushi Kobayashi return err; 15993c60ba66SKatsushi Kobayashi 16005a7ba74dSHidetoshi Shimokawa first = STAILQ_FIRST(&ir->stfree); 16015a7ba74dSHidetoshi Shimokawa if (first == NULL) { 16025a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, "IR DMA no free chunk\n"); 16035a7ba74dSHidetoshi Shimokawa return 0; 16045a7ba74dSHidetoshi Shimokawa } 16055a7ba74dSHidetoshi Shimokawa 16069ca8add3SHidetoshi Shimokawa ldesc = dbch->ndesc - 1; 16079ca8add3SHidetoshi Shimokawa s = splfw(); 16085a7ba74dSHidetoshi Shimokawa prev = STAILQ_LAST(&ir->stdma, fw_bulkxfer, link); 16095a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&ir->stfree)) != NULL) { 16105a7ba74dSHidetoshi Shimokawa volatile struct fwohcidb *db; 16115a7ba74dSHidetoshi Shimokawa 16122b4601d1SHidetoshi Shimokawa #if 1 /* XXX for if_fwe */ 161377ee030bSHidetoshi Shimokawa if (chunk->mbuf != NULL) { 161477ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)(chunk->start); 161577ee030bSHidetoshi Shimokawa db_tr->dbcnt = 1; 161677ee030bSHidetoshi Shimokawa err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map, 161777ee030bSHidetoshi Shimokawa chunk->mbuf, fwohci_execute_db2, db_tr, 161877ee030bSHidetoshi Shimokawa /* flags */0); 161977ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db_tr->db[1].db.desc.cmd, 162077ee030bSHidetoshi Shimokawa OHCI_UPDATE | OHCI_INPUT_LAST | 162177ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS); 162277ee030bSHidetoshi Shimokawa } 16232b4601d1SHidetoshi Shimokawa #endif 16245a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db; 162577ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[ldesc].db.desc.res, 0); 162677ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[ldesc].db.desc.depend, 0xf); 16275a7ba74dSHidetoshi Shimokawa if (prev != NULL) { 16285a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(prev->end))->db; 162977ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc); 16305a7ba74dSHidetoshi Shimokawa } 16315a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stfree, link); 16325a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stdma, chunk, link); 16335a7ba74dSHidetoshi Shimokawa prev = chunk; 16345a7ba74dSHidetoshi Shimokawa } 163577ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 163677ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 16375a7ba74dSHidetoshi Shimokawa splx(s); 16385a7ba74dSHidetoshi Shimokawa stat = OREAD(sc, OHCI_IRCTL(dmach)); 16395a7ba74dSHidetoshi Shimokawa if (stat & OHCI_CNTL_DMA_ACTIVE) 16405a7ba74dSHidetoshi Shimokawa return 0; 16415a7ba74dSHidetoshi Shimokawa if (stat & OHCI_CNTL_DMA_RUN) { 16423c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 16435a7ba74dSHidetoshi Shimokawa device_printf(sc->fc.dev, "IR DMA overrun (0x%08x)\n", stat); 16445a7ba74dSHidetoshi Shimokawa } 16455a7ba74dSHidetoshi Shimokawa 164677ee030bSHidetoshi Shimokawa if (firewire_debug) 164777ee030bSHidetoshi Shimokawa printf("start IR DMA 0x%x\n", stat); 16483c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach); 16493c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach); 16503c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASK, 1 << dmach); 16513c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf0000000); 16523c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR); 16533c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCMD(dmach), 165477ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *)(first->start))->bus_addr 16555a7ba74dSHidetoshi Shimokawa | dbch->ndesc); 16563c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN); 16573c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR); 165877ee030bSHidetoshi Shimokawa #if 0 165977ee030bSHidetoshi Shimokawa dump_db(sc, IRX_CH + dmach); 166077ee030bSHidetoshi Shimokawa #endif 16613c60ba66SKatsushi Kobayashi return err; 16623c60ba66SKatsushi Kobayashi } 1663c572b810SHidetoshi Shimokawa 1664c572b810SHidetoshi Shimokawa int 166564cf5240SHidetoshi Shimokawa fwohci_stop(struct fwohci_softc *sc, device_t dev) 16663c60ba66SKatsushi Kobayashi { 16673c60ba66SKatsushi Kobayashi u_int i; 16683c60ba66SKatsushi Kobayashi 16693c60ba66SKatsushi Kobayashi /* Now stopping all DMA channel */ 16703c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN); 16713c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN); 16723c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 16733c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 16743c60ba66SKatsushi Kobayashi 16753c60ba66SKatsushi Kobayashi for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 16763c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN); 16773c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN); 16783c60ba66SKatsushi Kobayashi } 16793c60ba66SKatsushi Kobayashi 16803c60ba66SKatsushi Kobayashi /* FLUSH FIFO and reset Transmitter/Reciever */ 16813c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET); 16823c60ba66SKatsushi Kobayashi 16833c60ba66SKatsushi Kobayashi /* Stop interrupt */ 16843c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, 16853c60ba66SKatsushi Kobayashi OHCI_INT_EN | OHCI_INT_ERR | OHCI_INT_PHY_SID 16863c60ba66SKatsushi Kobayashi | OHCI_INT_PHY_INT 16873c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS 16883c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS 16893c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_ARRQ | OHCI_INT_DMA_ARRS 16903c60ba66SKatsushi Kobayashi | OHCI_INT_PHY_BUS_R); 1691630529adSHidetoshi Shimokawa 1692630529adSHidetoshi Shimokawa fw_drain_txq(&sc->fc); 1693630529adSHidetoshi Shimokawa 16949339321dSHidetoshi Shimokawa /* XXX Link down? Bus reset? */ 16959339321dSHidetoshi Shimokawa return 0; 16969339321dSHidetoshi Shimokawa } 16979339321dSHidetoshi Shimokawa 16989339321dSHidetoshi Shimokawa int 16999339321dSHidetoshi Shimokawa fwohci_resume(struct fwohci_softc *sc, device_t dev) 17009339321dSHidetoshi Shimokawa { 17019339321dSHidetoshi Shimokawa int i; 1702630529adSHidetoshi Shimokawa struct fw_xferq *ir; 1703630529adSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 17049339321dSHidetoshi Shimokawa 17059339321dSHidetoshi Shimokawa fwohci_reset(sc, dev); 17069339321dSHidetoshi Shimokawa /* XXX resume isochronus receive automatically. (how about TX?) */ 17079339321dSHidetoshi Shimokawa for(i = 0; i < sc->fc.nisodma; i ++) { 1708630529adSHidetoshi Shimokawa ir = &sc->ir[i].xferq; 1709630529adSHidetoshi Shimokawa if((ir->flag & FWXFERQ_RUNNING) != 0) { 17109339321dSHidetoshi Shimokawa device_printf(sc->fc.dev, 17119339321dSHidetoshi Shimokawa "resume iso receive ch: %d\n", i); 1712630529adSHidetoshi Shimokawa ir->flag &= ~FWXFERQ_RUNNING; 1713630529adSHidetoshi Shimokawa /* requeue stdma to stfree */ 1714630529adSHidetoshi Shimokawa while((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) { 1715630529adSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stdma, link); 1716630529adSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stfree, chunk, link); 1717630529adSHidetoshi Shimokawa } 17189339321dSHidetoshi Shimokawa sc->fc.irx_enable(&sc->fc, i); 17199339321dSHidetoshi Shimokawa } 17209339321dSHidetoshi Shimokawa } 17219339321dSHidetoshi Shimokawa 17229339321dSHidetoshi Shimokawa bus_generic_resume(dev); 17239339321dSHidetoshi Shimokawa sc->fc.ibr(&sc->fc); 17243c60ba66SKatsushi Kobayashi return 0; 17253c60ba66SKatsushi Kobayashi } 17263c60ba66SKatsushi Kobayashi 17273c60ba66SKatsushi Kobayashi #define ACK_ALL 17283c60ba66SKatsushi Kobayashi static void 1729783058faSHidetoshi Shimokawa fwohci_intr_body(struct fwohci_softc *sc, u_int32_t stat, int count) 17303c60ba66SKatsushi Kobayashi { 17313c60ba66SKatsushi Kobayashi u_int32_t irstat, itstat; 17323c60ba66SKatsushi Kobayashi u_int i; 17333c60ba66SKatsushi Kobayashi struct firewire_comm *fc = (struct firewire_comm *)sc; 17343c60ba66SKatsushi Kobayashi 17353c60ba66SKatsushi Kobayashi #ifdef OHCI_DEBUG 17363c60ba66SKatsushi Kobayashi if(stat & OREAD(sc, FWOHCI_INTMASK)) 17373c60ba66SKatsushi Kobayashi device_printf(fc->dev, "INTERRUPT < %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s> 0x%08x, 0x%08x\n", 17383c60ba66SKatsushi Kobayashi stat & OHCI_INT_EN ? "DMA_EN ":"", 17393c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_REG ? "PHY_REG ":"", 17403c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_LONG ? "CYC_LONG ":"", 17413c60ba66SKatsushi Kobayashi stat & OHCI_INT_ERR ? "INT_ERR ":"", 17423c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_ERR ? "CYC_ERR ":"", 17433c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_LOST ? "CYC_LOST ":"", 17443c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_64SECOND ? "CYC_64SECOND ":"", 17453c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_START ? "CYC_START ":"", 17463c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_INT ? "PHY_INT ":"", 17473c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_BUS_R ? "BUS_RESET ":"", 17483c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_SID ? "SID ":"", 17493c60ba66SKatsushi Kobayashi stat & OHCI_INT_LR_ERR ? "DMA_LR_ERR ":"", 17503c60ba66SKatsushi Kobayashi stat & OHCI_INT_PW_ERR ? "DMA_PW_ERR ":"", 17513c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_IR ? "DMA_IR ":"", 17523c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_IT ? "DMA_IT " :"", 17533c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_PRRS ? "DMA_PRRS " :"", 17543c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_PRRQ ? "DMA_PRRQ " :"", 17553c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ARRS ? "DMA_ARRS " :"", 17563c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ARRQ ? "DMA_ARRQ " :"", 17573c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ATRS ? "DMA_ATRS " :"", 17583c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ATRQ ? "DMA_ATRQ " :"", 17593c60ba66SKatsushi Kobayashi stat, OREAD(sc, FWOHCI_INTMASK) 17603c60ba66SKatsushi Kobayashi ); 17613c60ba66SKatsushi Kobayashi #endif 17623c60ba66SKatsushi Kobayashi /* Bus reset */ 17633c60ba66SKatsushi Kobayashi if(stat & OHCI_INT_PHY_BUS_R ){ 17641adf6842SHidetoshi Shimokawa if (fc->status == FWBUSRESET) 17651adf6842SHidetoshi Shimokawa goto busresetout; 17661adf6842SHidetoshi Shimokawa /* Disable bus reset interrupt until sid recv. */ 17671adf6842SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_PHY_BUS_R); 17681adf6842SHidetoshi Shimokawa 17693c60ba66SKatsushi Kobayashi device_printf(fc->dev, "BUS reset\n"); 17703c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_CYC_LOST); 17713c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCSRC); 17723c60ba66SKatsushi Kobayashi 17733c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 17743c60ba66SKatsushi Kobayashi sc->atrq.xferq.flag &= ~FWXFERQ_RUNNING; 17753c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 17763c60ba66SKatsushi Kobayashi sc->atrs.xferq.flag &= ~FWXFERQ_RUNNING; 17773c60ba66SKatsushi Kobayashi 17783c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 17793c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_BUS_R); 17803c60ba66SKatsushi Kobayashi #endif 1781627d85fbSHidetoshi Shimokawa fw_busreset(fc); 17820bc666e0SHidetoshi Shimokawa OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0])); 17830bc666e0SHidetoshi Shimokawa OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2])); 17843c60ba66SKatsushi Kobayashi } 17851adf6842SHidetoshi Shimokawa busresetout: 17863c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_IR )){ 17873c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 17883c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IR); 17893c60ba66SKatsushi Kobayashi #endif 179077ee030bSHidetoshi Shimokawa #if __FreeBSD_version >= 500000 179177ee030bSHidetoshi Shimokawa irstat = atomic_readandclear_int(&sc->irstat); 179277ee030bSHidetoshi Shimokawa #else 179377ee030bSHidetoshi Shimokawa irstat = sc->irstat; 179477ee030bSHidetoshi Shimokawa sc->irstat = 0; 179577ee030bSHidetoshi Shimokawa #endif 17963c60ba66SKatsushi Kobayashi for(i = 0; i < fc->nisodma ; i++){ 1797b9b35d19SHidetoshi Shimokawa struct fwohci_dbch *dbch; 1798b9b35d19SHidetoshi Shimokawa 17993c60ba66SKatsushi Kobayashi if((irstat & (1 << i)) != 0){ 1800b9b35d19SHidetoshi Shimokawa dbch = &sc->ir[i]; 1801b9b35d19SHidetoshi Shimokawa if ((dbch->xferq.flag & FWXFERQ_OPEN) == 0) { 1802b9b35d19SHidetoshi Shimokawa device_printf(sc->fc.dev, 1803b9b35d19SHidetoshi Shimokawa "dma(%d) not active\n", i); 1804b9b35d19SHidetoshi Shimokawa continue; 1805b9b35d19SHidetoshi Shimokawa } 18063c60ba66SKatsushi Kobayashi fwohci_rbuf_update(sc, i); 18073c60ba66SKatsushi Kobayashi } 18083c60ba66SKatsushi Kobayashi } 18093c60ba66SKatsushi Kobayashi } 18103c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_IT )){ 18113c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18123c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IT); 18133c60ba66SKatsushi Kobayashi #endif 181477ee030bSHidetoshi Shimokawa #if __FreeBSD_version >= 500000 181577ee030bSHidetoshi Shimokawa itstat = atomic_readandclear_int(&sc->itstat); 181677ee030bSHidetoshi Shimokawa #else 181777ee030bSHidetoshi Shimokawa itstat = sc->itstat; 181877ee030bSHidetoshi Shimokawa sc->itstat = 0; 181977ee030bSHidetoshi Shimokawa #endif 18203c60ba66SKatsushi Kobayashi for(i = 0; i < fc->nisodma ; i++){ 18213c60ba66SKatsushi Kobayashi if((itstat & (1 << i)) != 0){ 18223c60ba66SKatsushi Kobayashi fwohci_tbuf_update(sc, i); 18233c60ba66SKatsushi Kobayashi } 18243c60ba66SKatsushi Kobayashi } 18253c60ba66SKatsushi Kobayashi } 18263c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_PRRS )){ 18273c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18283c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRS); 18293c60ba66SKatsushi Kobayashi #endif 18303c60ba66SKatsushi Kobayashi #if 0 18313c60ba66SKatsushi Kobayashi dump_dma(sc, ARRS_CH); 18323c60ba66SKatsushi Kobayashi dump_db(sc, ARRS_CH); 18333c60ba66SKatsushi Kobayashi #endif 1834783058faSHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrs, count); 18353c60ba66SKatsushi Kobayashi } 18363c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_PRRQ )){ 18373c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18383c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRQ); 18393c60ba66SKatsushi Kobayashi #endif 18403c60ba66SKatsushi Kobayashi #if 0 18413c60ba66SKatsushi Kobayashi dump_dma(sc, ARRQ_CH); 18423c60ba66SKatsushi Kobayashi dump_db(sc, ARRQ_CH); 18433c60ba66SKatsushi Kobayashi #endif 1844783058faSHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrq, count); 18453c60ba66SKatsushi Kobayashi } 18463c60ba66SKatsushi Kobayashi if(stat & OHCI_INT_PHY_SID){ 184777ee030bSHidetoshi Shimokawa u_int32_t *buf, node_id; 18483c60ba66SKatsushi Kobayashi int plen; 18493c60ba66SKatsushi Kobayashi 18503c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18513c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_SID); 18523c60ba66SKatsushi Kobayashi #endif 18531adf6842SHidetoshi Shimokawa /* Enable bus reset interrupt */ 18541adf6842SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_PHY_BUS_R); 1855dcae7539SHidetoshi Shimokawa /* Allow async. request to us */ 1856dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_AREQHI, 1 << 31); 1857dcae7539SHidetoshi Shimokawa /* XXX insecure ?? */ 1858dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQHI, 0x7fffffff); 1859dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQLO, 0xffffffff); 1860dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQUPPER, 0x10000); 186173aa55baSHidetoshi Shimokawa /* Set ATRetries register */ 186273aa55baSHidetoshi Shimokawa OWRITE(sc, OHCI_ATRETRY, 1<<(13+16) | 0xfff); 18633c60ba66SKatsushi Kobayashi /* 18643c60ba66SKatsushi Kobayashi ** Checking whether the node is root or not. If root, turn on 18653c60ba66SKatsushi Kobayashi ** cycle master. 18663c60ba66SKatsushi Kobayashi */ 186777ee030bSHidetoshi Shimokawa node_id = OREAD(sc, FWOHCI_NODEID); 186877ee030bSHidetoshi Shimokawa plen = OREAD(sc, OHCI_SID_CNT); 186977ee030bSHidetoshi Shimokawa 187077ee030bSHidetoshi Shimokawa device_printf(fc->dev, "node_id=0x%08x, gen=%d, ", 187177ee030bSHidetoshi Shimokawa node_id, (plen >> 16) & 0xff); 187277ee030bSHidetoshi Shimokawa if (!(node_id & OHCI_NODE_VALID)) { 18733c60ba66SKatsushi Kobayashi printf("Bus reset failure\n"); 18743c60ba66SKatsushi Kobayashi goto sidout; 18753c60ba66SKatsushi Kobayashi } 187677ee030bSHidetoshi Shimokawa if (node_id & OHCI_NODE_ROOT) { 18773c60ba66SKatsushi Kobayashi printf("CYCLEMASTER mode\n"); 18783c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTL, 18793c60ba66SKatsushi Kobayashi OHCI_CNTL_CYCMTR | OHCI_CNTL_CYCTIMER); 18803c60ba66SKatsushi Kobayashi } else { 18813c60ba66SKatsushi Kobayashi printf("non CYCLEMASTER mode\n"); 18823c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCMTR); 18833c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_CYCTIMER); 18843c60ba66SKatsushi Kobayashi } 188577ee030bSHidetoshi Shimokawa fc->nodeid = node_id & 0x3f; 18863c60ba66SKatsushi Kobayashi 188777ee030bSHidetoshi Shimokawa if (plen & OHCI_SID_ERR) { 188877ee030bSHidetoshi Shimokawa device_printf(fc->dev, "SID Error\n"); 188977ee030bSHidetoshi Shimokawa goto sidout; 189077ee030bSHidetoshi Shimokawa } 189177ee030bSHidetoshi Shimokawa plen &= OHCI_SID_CNT_MASK; 189216e0f484SHidetoshi Shimokawa if (plen < 4 || plen > OHCI_SIDSIZE) { 189316e0f484SHidetoshi Shimokawa device_printf(fc->dev, "invalid SID len = %d\n", plen); 189416e0f484SHidetoshi Shimokawa goto sidout; 189516e0f484SHidetoshi Shimokawa } 18963c60ba66SKatsushi Kobayashi plen -= 4; /* chop control info */ 189777ee030bSHidetoshi Shimokawa buf = (u_int32_t *)malloc(OHCI_SIDSIZE, M_FW, M_NOWAIT); 189877ee030bSHidetoshi Shimokawa if (buf == NULL) { 189977ee030bSHidetoshi Shimokawa device_printf(fc->dev, "malloc failed\n"); 190077ee030bSHidetoshi Shimokawa goto sidout; 190177ee030bSHidetoshi Shimokawa } 190277ee030bSHidetoshi Shimokawa for (i = 0; i < plen / 4; i ++) 190377ee030bSHidetoshi Shimokawa buf[i] = FWOHCI_DMA_READ(sc->sid_buf[i+1]); 190448249fe0SHidetoshi Shimokawa #if 1 190548249fe0SHidetoshi Shimokawa /* pending all pre-bus_reset packets */ 190648249fe0SHidetoshi Shimokawa fwohci_txd(sc, &sc->atrq); 190748249fe0SHidetoshi Shimokawa fwohci_txd(sc, &sc->atrs); 190848249fe0SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrs, -1); 190948249fe0SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrq, -1); 1910627d85fbSHidetoshi Shimokawa fw_drain_txq(fc); 191148249fe0SHidetoshi Shimokawa #endif 191277ee030bSHidetoshi Shimokawa fw_sidrcv(fc, buf, plen); 191377ee030bSHidetoshi Shimokawa free(buf, M_FW); 19143c60ba66SKatsushi Kobayashi } 19153c60ba66SKatsushi Kobayashi sidout: 19163c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_ATRQ )){ 19173c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19183c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRQ); 19193c60ba66SKatsushi Kobayashi #endif 19203c60ba66SKatsushi Kobayashi fwohci_txd(sc, &(sc->atrq)); 19213c60ba66SKatsushi Kobayashi } 19223c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_ATRS )){ 19233c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19243c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRS); 19253c60ba66SKatsushi Kobayashi #endif 19263c60ba66SKatsushi Kobayashi fwohci_txd(sc, &(sc->atrs)); 19273c60ba66SKatsushi Kobayashi } 19283c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_PW_ERR )){ 19293c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19303c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PW_ERR); 19313c60ba66SKatsushi Kobayashi #endif 19323c60ba66SKatsushi Kobayashi device_printf(fc->dev, "posted write error\n"); 19333c60ba66SKatsushi Kobayashi } 19343c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_ERR )){ 19353c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19363c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_ERR); 19373c60ba66SKatsushi Kobayashi #endif 19383c60ba66SKatsushi Kobayashi device_printf(fc->dev, "unrecoverable error\n"); 19393c60ba66SKatsushi Kobayashi } 19403c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_PHY_INT)) { 19413c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19423c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_INT); 19433c60ba66SKatsushi Kobayashi #endif 19443c60ba66SKatsushi Kobayashi device_printf(fc->dev, "phy int\n"); 19453c60ba66SKatsushi Kobayashi } 19463c60ba66SKatsushi Kobayashi 19473c60ba66SKatsushi Kobayashi return; 19483c60ba66SKatsushi Kobayashi } 19493c60ba66SKatsushi Kobayashi 195077ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE 195177ee030bSHidetoshi Shimokawa static void 195277ee030bSHidetoshi Shimokawa fwohci_complete(void *arg, int pending) 195377ee030bSHidetoshi Shimokawa { 195477ee030bSHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)arg; 195577ee030bSHidetoshi Shimokawa u_int32_t stat; 195677ee030bSHidetoshi Shimokawa 195777ee030bSHidetoshi Shimokawa again: 195877ee030bSHidetoshi Shimokawa stat = atomic_readandclear_int(&sc->intstat); 195977ee030bSHidetoshi Shimokawa if (stat) 196077ee030bSHidetoshi Shimokawa fwohci_intr_body(sc, stat, -1); 196177ee030bSHidetoshi Shimokawa else 196277ee030bSHidetoshi Shimokawa return; 196377ee030bSHidetoshi Shimokawa goto again; 196477ee030bSHidetoshi Shimokawa } 196577ee030bSHidetoshi Shimokawa #endif 196677ee030bSHidetoshi Shimokawa 196777ee030bSHidetoshi Shimokawa static u_int32_t 196877ee030bSHidetoshi Shimokawa fwochi_check_stat(struct fwohci_softc *sc) 196977ee030bSHidetoshi Shimokawa { 197077ee030bSHidetoshi Shimokawa u_int32_t stat, irstat, itstat; 197177ee030bSHidetoshi Shimokawa 197277ee030bSHidetoshi Shimokawa stat = OREAD(sc, FWOHCI_INTSTAT); 197377ee030bSHidetoshi Shimokawa if (stat == 0xffffffff) { 197477ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, 197577ee030bSHidetoshi Shimokawa "device physically ejected?\n"); 197677ee030bSHidetoshi Shimokawa return(stat); 197777ee030bSHidetoshi Shimokawa } 197877ee030bSHidetoshi Shimokawa #ifdef ACK_ALL 197977ee030bSHidetoshi Shimokawa if (stat) 198077ee030bSHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, stat); 198177ee030bSHidetoshi Shimokawa #endif 198277ee030bSHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IR) { 198377ee030bSHidetoshi Shimokawa irstat = OREAD(sc, OHCI_IR_STAT); 198477ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_IR_STATCLR, irstat); 198577ee030bSHidetoshi Shimokawa atomic_set_int(&sc->irstat, irstat); 198677ee030bSHidetoshi Shimokawa } 198777ee030bSHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IT) { 198877ee030bSHidetoshi Shimokawa itstat = OREAD(sc, OHCI_IT_STAT); 198977ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_STATCLR, itstat); 199077ee030bSHidetoshi Shimokawa atomic_set_int(&sc->itstat, itstat); 199177ee030bSHidetoshi Shimokawa } 199277ee030bSHidetoshi Shimokawa return(stat); 199377ee030bSHidetoshi Shimokawa } 199477ee030bSHidetoshi Shimokawa 19953c60ba66SKatsushi Kobayashi void 19963c60ba66SKatsushi Kobayashi fwohci_intr(void *arg) 19973c60ba66SKatsushi Kobayashi { 19983c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)arg; 199977ee030bSHidetoshi Shimokawa u_int32_t stat; 200077ee030bSHidetoshi Shimokawa #if !FWOHCI_TASKQUEUE 200177ee030bSHidetoshi Shimokawa u_int32_t bus_reset = 0; 200277ee030bSHidetoshi Shimokawa #endif 20033c60ba66SKatsushi Kobayashi 20043c60ba66SKatsushi Kobayashi if (!(sc->intmask & OHCI_INT_EN)) { 20053c60ba66SKatsushi Kobayashi /* polling mode */ 20063c60ba66SKatsushi Kobayashi return; 20073c60ba66SKatsushi Kobayashi } 20083c60ba66SKatsushi Kobayashi 200977ee030bSHidetoshi Shimokawa #if !FWOHCI_TASKQUEUE 201077ee030bSHidetoshi Shimokawa again: 20113c60ba66SKatsushi Kobayashi #endif 201277ee030bSHidetoshi Shimokawa stat = fwochi_check_stat(sc); 201377ee030bSHidetoshi Shimokawa if (stat == 0 || stat == 0xffffffff) 201477ee030bSHidetoshi Shimokawa return; 201577ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE 201677ee030bSHidetoshi Shimokawa atomic_set_int(&sc->intstat, stat); 201777ee030bSHidetoshi Shimokawa /* XXX mask bus reset intr. during bus reset phase */ 201877ee030bSHidetoshi Shimokawa if (stat) 201977ee030bSHidetoshi Shimokawa taskqueue_enqueue(taskqueue_swi_giant, &sc->fwohci_task_complete); 202077ee030bSHidetoshi Shimokawa #else 20211adf6842SHidetoshi Shimokawa /* We cannot clear bus reset event during bus reset phase */ 20221adf6842SHidetoshi Shimokawa if ((stat & ~bus_reset) == 0) 20231adf6842SHidetoshi Shimokawa return; 20241adf6842SHidetoshi Shimokawa bus_reset = stat & OHCI_INT_PHY_BUS_R; 2025783058faSHidetoshi Shimokawa fwohci_intr_body(sc, stat, -1); 202677ee030bSHidetoshi Shimokawa goto again; 202777ee030bSHidetoshi Shimokawa #endif 20283c60ba66SKatsushi Kobayashi } 20293c60ba66SKatsushi Kobayashi 2030740b10aaSHidetoshi Shimokawa void 20313c60ba66SKatsushi Kobayashi fwohci_poll(struct firewire_comm *fc, int quick, int count) 20323c60ba66SKatsushi Kobayashi { 20333c60ba66SKatsushi Kobayashi int s; 20343c60ba66SKatsushi Kobayashi u_int32_t stat; 20353c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 20363c60ba66SKatsushi Kobayashi 20373c60ba66SKatsushi Kobayashi 20383c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 20393c60ba66SKatsushi Kobayashi stat = OHCI_INT_DMA_IR | OHCI_INT_DMA_IT | 20403c60ba66SKatsushi Kobayashi OHCI_INT_DMA_PRRS | OHCI_INT_DMA_PRRQ | 20413c60ba66SKatsushi Kobayashi OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS; 20423c60ba66SKatsushi Kobayashi #if 0 20433c60ba66SKatsushi Kobayashi if (!quick) { 20443c60ba66SKatsushi Kobayashi #else 20453c60ba66SKatsushi Kobayashi if (1) { 20463c60ba66SKatsushi Kobayashi #endif 204777ee030bSHidetoshi Shimokawa stat = fwochi_check_stat(sc); 204877ee030bSHidetoshi Shimokawa if (stat == 0 || stat == 0xffffffff) 20493c60ba66SKatsushi Kobayashi return; 20503c60ba66SKatsushi Kobayashi } 20513c60ba66SKatsushi Kobayashi s = splfw(); 2052783058faSHidetoshi Shimokawa fwohci_intr_body(sc, stat, count); 20533c60ba66SKatsushi Kobayashi splx(s); 20543c60ba66SKatsushi Kobayashi } 20553c60ba66SKatsushi Kobayashi 20563c60ba66SKatsushi Kobayashi static void 20573c60ba66SKatsushi Kobayashi fwohci_set_intr(struct firewire_comm *fc, int enable) 20583c60ba66SKatsushi Kobayashi { 20593c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 20603c60ba66SKatsushi Kobayashi 20613c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 206217c3d42cSHidetoshi Shimokawa if (bootverbose) 20639339321dSHidetoshi Shimokawa device_printf(sc->fc.dev, "fwohci_set_intr: %d\n", enable); 20643c60ba66SKatsushi Kobayashi if (enable) { 20653c60ba66SKatsushi Kobayashi sc->intmask |= OHCI_INT_EN; 20663c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_EN); 20673c60ba66SKatsushi Kobayashi } else { 20683c60ba66SKatsushi Kobayashi sc->intmask &= ~OHCI_INT_EN; 20693c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_EN); 20703c60ba66SKatsushi Kobayashi } 20713c60ba66SKatsushi Kobayashi } 20723c60ba66SKatsushi Kobayashi 2073c572b810SHidetoshi Shimokawa static void 2074c572b810SHidetoshi Shimokawa fwohci_tbuf_update(struct fwohci_softc *sc, int dmach) 20753c60ba66SKatsushi Kobayashi { 20763c60ba66SKatsushi Kobayashi struct firewire_comm *fc = &sc->fc; 20775a7ba74dSHidetoshi Shimokawa volatile struct fwohcidb *db; 20785a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 20795a7ba74dSHidetoshi Shimokawa struct fw_xferq *it; 20805a7ba74dSHidetoshi Shimokawa u_int32_t stat, count; 208177ee030bSHidetoshi Shimokawa int s, w=0, ldesc; 20823c60ba66SKatsushi Kobayashi 20835a7ba74dSHidetoshi Shimokawa it = fc->it[dmach]; 208477ee030bSHidetoshi Shimokawa ldesc = sc->it[dmach].ndesc - 1; 20855a7ba74dSHidetoshi Shimokawa s = splfw(); /* unnecessary ? */ 208677ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(sc->it[dmach].am, BUS_DMASYNC_POSTREAD); 20875a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&it->stdma)) != NULL) { 20885a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db; 208977ee030bSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(db[ldesc].db.desc.res) 209077ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT; 20915a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->start))->db; 209277ee030bSHidetoshi Shimokawa count = FWOHCI_DMA_READ(db[ldesc].db.desc.res) 209377ee030bSHidetoshi Shimokawa & OHCI_COUNT_MASK; 20945a7ba74dSHidetoshi Shimokawa if (stat == 0) 20955a7ba74dSHidetoshi Shimokawa break; 20965a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&it->stdma, link); 20975a7ba74dSHidetoshi Shimokawa switch (stat & FWOHCIEV_MASK){ 20983c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 20995a7ba74dSHidetoshi Shimokawa #if 0 21005a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, "0x%08x\n", count); 21010aaa9a23SHidetoshi Shimokawa #endif 21023c60ba66SKatsushi Kobayashi break; 21033c60ba66SKatsushi Kobayashi default: 21045a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, 210577ee030bSHidetoshi Shimokawa "Isochronous transmit err %02x(%s)\n", 210677ee030bSHidetoshi Shimokawa stat, fwohcicode[stat & 0x1f]); 21073c60ba66SKatsushi Kobayashi } 21085a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&it->stfree, chunk, link); 21095a7ba74dSHidetoshi Shimokawa w++; 21105a7ba74dSHidetoshi Shimokawa } 21115a7ba74dSHidetoshi Shimokawa splx(s); 21125a7ba74dSHidetoshi Shimokawa if (w) 21135a7ba74dSHidetoshi Shimokawa wakeup(it); 21143c60ba66SKatsushi Kobayashi } 2115c572b810SHidetoshi Shimokawa 2116c572b810SHidetoshi Shimokawa static void 2117c572b810SHidetoshi Shimokawa fwohci_rbuf_update(struct fwohci_softc *sc, int dmach) 21183c60ba66SKatsushi Kobayashi { 21190aaa9a23SHidetoshi Shimokawa struct firewire_comm *fc = &sc->fc; 212077ee030bSHidetoshi Shimokawa volatile struct fwohcidb_tr *db_tr; 21215a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 21225a7ba74dSHidetoshi Shimokawa struct fw_xferq *ir; 21235a7ba74dSHidetoshi Shimokawa u_int32_t stat; 212477ee030bSHidetoshi Shimokawa int s, w=0, ldesc; 21250aaa9a23SHidetoshi Shimokawa 21265a7ba74dSHidetoshi Shimokawa ir = fc->ir[dmach]; 212777ee030bSHidetoshi Shimokawa ldesc = sc->ir[dmach].ndesc - 1; 212877ee030bSHidetoshi Shimokawa #if 0 212977ee030bSHidetoshi Shimokawa dump_db(sc, dmach); 213077ee030bSHidetoshi Shimokawa #endif 21315a7ba74dSHidetoshi Shimokawa s = splfw(); 213277ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(sc->ir[dmach].am, BUS_DMASYNC_POSTREAD); 21335a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) { 213477ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)chunk->end; 213577ee030bSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(db_tr->db[ldesc].db.desc.res) 213677ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT; 21375a7ba74dSHidetoshi Shimokawa if (stat == 0) 21385a7ba74dSHidetoshi Shimokawa break; 213977ee030bSHidetoshi Shimokawa 214077ee030bSHidetoshi Shimokawa if (chunk->mbuf != NULL) { 214177ee030bSHidetoshi Shimokawa bus_dmamap_sync(sc->ir[dmach].dmat, db_tr->dma_map, 214277ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTREAD); 214377ee030bSHidetoshi Shimokawa bus_dmamap_unload(sc->ir[dmach].dmat, db_tr->dma_map); 214477ee030bSHidetoshi Shimokawa } else if (ir->buf != NULL) { 214577ee030bSHidetoshi Shimokawa fwdma_sync_multiseg(ir->buf, chunk->poffset, 214677ee030bSHidetoshi Shimokawa ir->bnpacket, BUS_DMASYNC_POSTREAD); 214777ee030bSHidetoshi Shimokawa } else { 214877ee030bSHidetoshi Shimokawa /* XXX */ 214977ee030bSHidetoshi Shimokawa printf("fwohci_rbuf_update: this shouldn't happend\n"); 215077ee030bSHidetoshi Shimokawa } 215177ee030bSHidetoshi Shimokawa 21525a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stdma, link); 21535a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stvalid, chunk, link); 21545a7ba74dSHidetoshi Shimokawa switch (stat & FWOHCIEV_MASK) { 21553c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 21562b4601d1SHidetoshi Shimokawa chunk->resp = 0; 21573c60ba66SKatsushi Kobayashi break; 21583c60ba66SKatsushi Kobayashi default: 21592b4601d1SHidetoshi Shimokawa chunk->resp = EINVAL; 21605a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, 216177ee030bSHidetoshi Shimokawa "Isochronous receive err %02x(%s)\n", 216277ee030bSHidetoshi Shimokawa stat, fwohcicode[stat & 0x1f]); 21633c60ba66SKatsushi Kobayashi } 21645a7ba74dSHidetoshi Shimokawa w++; 21655a7ba74dSHidetoshi Shimokawa } 21665a7ba74dSHidetoshi Shimokawa splx(s); 21672b4601d1SHidetoshi Shimokawa if (w) { 21682b4601d1SHidetoshi Shimokawa if (ir->flag & FWXFERQ_HANDLER) 21692b4601d1SHidetoshi Shimokawa ir->hand(ir); 21702b4601d1SHidetoshi Shimokawa else 21715a7ba74dSHidetoshi Shimokawa wakeup(ir); 21723c60ba66SKatsushi Kobayashi } 21732b4601d1SHidetoshi Shimokawa } 2174c572b810SHidetoshi Shimokawa 2175c572b810SHidetoshi Shimokawa void 2176c572b810SHidetoshi Shimokawa dump_dma(struct fwohci_softc *sc, u_int32_t ch) 2177c572b810SHidetoshi Shimokawa { 21783c60ba66SKatsushi Kobayashi u_int32_t off, cntl, stat, cmd, match; 21793c60ba66SKatsushi Kobayashi 21803c60ba66SKatsushi Kobayashi if(ch == 0){ 21813c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 21823c60ba66SKatsushi Kobayashi }else if(ch == 1){ 21833c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 21843c60ba66SKatsushi Kobayashi }else if(ch == 2){ 21853c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 21863c60ba66SKatsushi Kobayashi }else if(ch == 3){ 21873c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 21883c60ba66SKatsushi Kobayashi }else if(ch < IRX_CH){ 21893c60ba66SKatsushi Kobayashi off = OHCI_ITCTL(ch - ITX_CH); 21903c60ba66SKatsushi Kobayashi }else{ 21913c60ba66SKatsushi Kobayashi off = OHCI_IRCTL(ch - IRX_CH); 21923c60ba66SKatsushi Kobayashi } 21933c60ba66SKatsushi Kobayashi cntl = stat = OREAD(sc, off); 21943c60ba66SKatsushi Kobayashi cmd = OREAD(sc, off + 0xc); 21953c60ba66SKatsushi Kobayashi match = OREAD(sc, off + 0x10); 21963c60ba66SKatsushi Kobayashi 219777ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "ch %1x cntl:0x%08x cmd:0x%08x match:0x%08x\n", 21983c60ba66SKatsushi Kobayashi ch, 21993c60ba66SKatsushi Kobayashi cntl, 22003c60ba66SKatsushi Kobayashi cmd, 22013c60ba66SKatsushi Kobayashi match); 22023c60ba66SKatsushi Kobayashi stat &= 0xffff ; 220377ee030bSHidetoshi Shimokawa if (stat) { 22043c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma %d ch:%s%s%s%s%s%s %s(%x)\n", 22053c60ba66SKatsushi Kobayashi ch, 22063c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_RUN ? "RUN," : "", 22073c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "", 22083c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "", 22093c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "", 22103c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "", 22113c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "", 22123c60ba66SKatsushi Kobayashi fwohcicode[stat & 0x1f], 22133c60ba66SKatsushi Kobayashi stat & 0x1f 22143c60ba66SKatsushi Kobayashi ); 22153c60ba66SKatsushi Kobayashi }else{ 22163c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma %d ch: Nostat\n", ch); 22173c60ba66SKatsushi Kobayashi } 22183c60ba66SKatsushi Kobayashi } 2219c572b810SHidetoshi Shimokawa 2220c572b810SHidetoshi Shimokawa void 2221c572b810SHidetoshi Shimokawa dump_db(struct fwohci_softc *sc, u_int32_t ch) 2222c572b810SHidetoshi Shimokawa { 22233c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch; 222477ee030bSHidetoshi Shimokawa struct fwohcidb_tr *cp = NULL, *pp, *np = NULL; 22253c60ba66SKatsushi Kobayashi volatile struct fwohcidb *curr = NULL, *prev, *next = NULL; 22263c60ba66SKatsushi Kobayashi int idb, jdb; 22273c60ba66SKatsushi Kobayashi u_int32_t cmd, off; 22283c60ba66SKatsushi Kobayashi if(ch == 0){ 22293c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 22303c60ba66SKatsushi Kobayashi dbch = &sc->atrq; 22313c60ba66SKatsushi Kobayashi }else if(ch == 1){ 22323c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 22333c60ba66SKatsushi Kobayashi dbch = &sc->atrs; 22343c60ba66SKatsushi Kobayashi }else if(ch == 2){ 22353c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 22363c60ba66SKatsushi Kobayashi dbch = &sc->arrq; 22373c60ba66SKatsushi Kobayashi }else if(ch == 3){ 22383c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 22393c60ba66SKatsushi Kobayashi dbch = &sc->arrs; 22403c60ba66SKatsushi Kobayashi }else if(ch < IRX_CH){ 22413c60ba66SKatsushi Kobayashi off = OHCI_ITCTL(ch - ITX_CH); 22423c60ba66SKatsushi Kobayashi dbch = &sc->it[ch - ITX_CH]; 22433c60ba66SKatsushi Kobayashi }else { 22443c60ba66SKatsushi Kobayashi off = OHCI_IRCTL(ch - IRX_CH); 22453c60ba66SKatsushi Kobayashi dbch = &sc->ir[ch - IRX_CH]; 22463c60ba66SKatsushi Kobayashi } 22473c60ba66SKatsushi Kobayashi cmd = OREAD(sc, off + 0xc); 22483c60ba66SKatsushi Kobayashi 22493c60ba66SKatsushi Kobayashi if( dbch->ndb == 0 ){ 22503c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "No DB is attached ch=%d\n", ch); 22513c60ba66SKatsushi Kobayashi return; 22523c60ba66SKatsushi Kobayashi } 22533c60ba66SKatsushi Kobayashi pp = dbch->top; 22543c60ba66SKatsushi Kobayashi prev = pp->db; 22553c60ba66SKatsushi Kobayashi for(idb = 0 ; idb < dbch->ndb ; idb ++ ){ 22563c60ba66SKatsushi Kobayashi if(pp == NULL){ 22573c60ba66SKatsushi Kobayashi curr = NULL; 22583c60ba66SKatsushi Kobayashi goto outdb; 22593c60ba66SKatsushi Kobayashi } 22603c60ba66SKatsushi Kobayashi cp = STAILQ_NEXT(pp, link); 22613c60ba66SKatsushi Kobayashi if(cp == NULL){ 22623c60ba66SKatsushi Kobayashi curr = NULL; 22633c60ba66SKatsushi Kobayashi goto outdb; 22643c60ba66SKatsushi Kobayashi } 22653c60ba66SKatsushi Kobayashi np = STAILQ_NEXT(cp, link); 22663c60ba66SKatsushi Kobayashi for(jdb = 0 ; jdb < dbch->ndesc ; jdb ++ ){ 226777ee030bSHidetoshi Shimokawa if ((cmd & 0xfffffff0) == cp->bus_addr) { 22683c60ba66SKatsushi Kobayashi curr = cp->db; 22693c60ba66SKatsushi Kobayashi if(np != NULL){ 22703c60ba66SKatsushi Kobayashi next = np->db; 22713c60ba66SKatsushi Kobayashi }else{ 22723c60ba66SKatsushi Kobayashi next = NULL; 22733c60ba66SKatsushi Kobayashi } 22743c60ba66SKatsushi Kobayashi goto outdb; 22753c60ba66SKatsushi Kobayashi } 22763c60ba66SKatsushi Kobayashi } 22773c60ba66SKatsushi Kobayashi pp = STAILQ_NEXT(pp, link); 22783c60ba66SKatsushi Kobayashi prev = pp->db; 22793c60ba66SKatsushi Kobayashi } 22803c60ba66SKatsushi Kobayashi outdb: 22813c60ba66SKatsushi Kobayashi if( curr != NULL){ 228277ee030bSHidetoshi Shimokawa #if 0 22833c60ba66SKatsushi Kobayashi printf("Prev DB %d\n", ch); 228477ee030bSHidetoshi Shimokawa print_db(pp, prev, ch, dbch->ndesc); 228577ee030bSHidetoshi Shimokawa #endif 22863c60ba66SKatsushi Kobayashi printf("Current DB %d\n", ch); 228777ee030bSHidetoshi Shimokawa print_db(cp, curr, ch, dbch->ndesc); 228877ee030bSHidetoshi Shimokawa #if 0 22893c60ba66SKatsushi Kobayashi printf("Next DB %d\n", ch); 229077ee030bSHidetoshi Shimokawa print_db(np, next, ch, dbch->ndesc); 229177ee030bSHidetoshi Shimokawa #endif 22923c60ba66SKatsushi Kobayashi }else{ 22933c60ba66SKatsushi Kobayashi printf("dbdump err ch = %d cmd = 0x%08x\n", ch, cmd); 22943c60ba66SKatsushi Kobayashi } 22953c60ba66SKatsushi Kobayashi return; 22963c60ba66SKatsushi Kobayashi } 2297c572b810SHidetoshi Shimokawa 2298c572b810SHidetoshi Shimokawa void 229977ee030bSHidetoshi Shimokawa print_db(struct fwohcidb_tr *db_tr, volatile struct fwohcidb *db, 230077ee030bSHidetoshi Shimokawa u_int32_t ch, u_int32_t max) 2301c572b810SHidetoshi Shimokawa { 23023c60ba66SKatsushi Kobayashi fwohcireg_t stat; 23033c60ba66SKatsushi Kobayashi int i, key; 230477ee030bSHidetoshi Shimokawa u_int32_t cmd, res; 23053c60ba66SKatsushi Kobayashi 23063c60ba66SKatsushi Kobayashi if(db == NULL){ 23073c60ba66SKatsushi Kobayashi printf("No Descriptor is found\n"); 23083c60ba66SKatsushi Kobayashi return; 23093c60ba66SKatsushi Kobayashi } 23103c60ba66SKatsushi Kobayashi 23113c60ba66SKatsushi Kobayashi printf("ch = %d\n%8s %s %s %s %s %4s %8s %8s %4s:%4s\n", 23123c60ba66SKatsushi Kobayashi ch, 23133c60ba66SKatsushi Kobayashi "Current", 23143c60ba66SKatsushi Kobayashi "OP ", 23153c60ba66SKatsushi Kobayashi "KEY", 23163c60ba66SKatsushi Kobayashi "INT", 23173c60ba66SKatsushi Kobayashi "BR ", 23183c60ba66SKatsushi Kobayashi "len", 23193c60ba66SKatsushi Kobayashi "Addr", 23203c60ba66SKatsushi Kobayashi "Depend", 23213c60ba66SKatsushi Kobayashi "Stat", 23223c60ba66SKatsushi Kobayashi "Cnt"); 23233c60ba66SKatsushi Kobayashi for( i = 0 ; i <= max ; i ++){ 232477ee030bSHidetoshi Shimokawa cmd = FWOHCI_DMA_READ(db[i].db.desc.cmd); 232577ee030bSHidetoshi Shimokawa res = FWOHCI_DMA_READ(db[i].db.desc.res); 232677ee030bSHidetoshi Shimokawa key = cmd & OHCI_KEY_MASK; 232777ee030bSHidetoshi Shimokawa stat = res >> OHCI_STATUS_SHIFT; 2328a4239576SHidetoshi Shimokawa #if __FreeBSD_version >= 500000 2329a2da26fcSHidetoshi Shimokawa printf("%08jx %s %s %s %s %5d %08x %08x %04x:%04x", 233070b400a8SHidetoshi Shimokawa (uintmax_t)db_tr->bus_addr, 2331a4239576SHidetoshi Shimokawa #else 2332a4239576SHidetoshi Shimokawa printf("%08x %s %s %s %s %5d %08x %08x %04x:%04x", 233370b400a8SHidetoshi Shimokawa db_tr->bus_addr, 2334a4239576SHidetoshi Shimokawa #endif 233577ee030bSHidetoshi Shimokawa dbcode[(cmd >> 28) & 0xf], 233677ee030bSHidetoshi Shimokawa dbkey[(cmd >> 24) & 0x7], 233777ee030bSHidetoshi Shimokawa dbcond[(cmd >> 20) & 0x3], 233877ee030bSHidetoshi Shimokawa dbcond[(cmd >> 18) & 0x3], 233977ee030bSHidetoshi Shimokawa cmd & OHCI_COUNT_MASK, 234077ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i].db.desc.addr), 234177ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i].db.desc.depend), 234277ee030bSHidetoshi Shimokawa stat, 234377ee030bSHidetoshi Shimokawa res & OHCI_COUNT_MASK); 23443c60ba66SKatsushi Kobayashi if(stat & 0xff00){ 23453c60ba66SKatsushi Kobayashi printf(" %s%s%s%s%s%s %s(%x)\n", 23463c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_RUN ? "RUN," : "", 23473c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "", 23483c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "", 23493c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "", 23503c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "", 23513c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "", 23523c60ba66SKatsushi Kobayashi fwohcicode[stat & 0x1f], 23533c60ba66SKatsushi Kobayashi stat & 0x1f 23543c60ba66SKatsushi Kobayashi ); 23553c60ba66SKatsushi Kobayashi }else{ 23563c60ba66SKatsushi Kobayashi printf(" Nostat\n"); 23573c60ba66SKatsushi Kobayashi } 23583c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_ST2 ){ 23593c60ba66SKatsushi Kobayashi printf("0x%08x 0x%08x 0x%08x 0x%08x\n", 236077ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i+1].db.immed[0]), 236177ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i+1].db.immed[1]), 236277ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i+1].db.immed[2]), 236377ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i+1].db.immed[3])); 23643c60ba66SKatsushi Kobayashi } 23653c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_DEVICE){ 23663c60ba66SKatsushi Kobayashi return; 23673c60ba66SKatsushi Kobayashi } 236877ee030bSHidetoshi Shimokawa if((cmd & OHCI_BRANCH_MASK) 23693c60ba66SKatsushi Kobayashi == OHCI_BRANCH_ALWAYS){ 23703c60ba66SKatsushi Kobayashi return; 23713c60ba66SKatsushi Kobayashi } 237277ee030bSHidetoshi Shimokawa if((cmd & OHCI_CMD_MASK) 23733c60ba66SKatsushi Kobayashi == OHCI_OUTPUT_LAST){ 23743c60ba66SKatsushi Kobayashi return; 23753c60ba66SKatsushi Kobayashi } 237677ee030bSHidetoshi Shimokawa if((cmd & OHCI_CMD_MASK) 23773c60ba66SKatsushi Kobayashi == OHCI_INPUT_LAST){ 23783c60ba66SKatsushi Kobayashi return; 23793c60ba66SKatsushi Kobayashi } 23803c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_ST2 ){ 23813c60ba66SKatsushi Kobayashi i++; 23823c60ba66SKatsushi Kobayashi } 23833c60ba66SKatsushi Kobayashi } 23843c60ba66SKatsushi Kobayashi return; 23853c60ba66SKatsushi Kobayashi } 2386c572b810SHidetoshi Shimokawa 2387c572b810SHidetoshi Shimokawa void 2388c572b810SHidetoshi Shimokawa fwohci_ibr(struct firewire_comm *fc) 23893c60ba66SKatsushi Kobayashi { 23903c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 23913c60ba66SKatsushi Kobayashi u_int32_t fun; 23923c60ba66SKatsushi Kobayashi 2393864d7e72SHidetoshi Shimokawa device_printf(fc->dev, "Initiate bus reset\n"); 23943c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 2395ac9f6692SHidetoshi Shimokawa 2396ac9f6692SHidetoshi Shimokawa /* 2397ac9f6692SHidetoshi Shimokawa * Set root hold-off bit so that non cyclemaster capable node 2398ac9f6692SHidetoshi Shimokawa * shouldn't became the root node. 2399ac9f6692SHidetoshi Shimokawa */ 24003c60ba66SKatsushi Kobayashi #if 1 24013c60ba66SKatsushi Kobayashi fun = fwphy_rddata(sc, FW_PHY_IBR_REG); 24024ed65ce9SHidetoshi Shimokawa fun |= FW_PHY_IBR | FW_PHY_RHB; 24033c60ba66SKatsushi Kobayashi fun = fwphy_wrdata(sc, FW_PHY_IBR_REG, fun); 24044ed65ce9SHidetoshi Shimokawa #else /* Short bus reset */ 24053c60ba66SKatsushi Kobayashi fun = fwphy_rddata(sc, FW_PHY_ISBR_REG); 24064ed65ce9SHidetoshi Shimokawa fun |= FW_PHY_ISBR | FW_PHY_RHB; 24073c60ba66SKatsushi Kobayashi fun = fwphy_wrdata(sc, FW_PHY_ISBR_REG, fun); 24083c60ba66SKatsushi Kobayashi #endif 24093c60ba66SKatsushi Kobayashi } 2410c572b810SHidetoshi Shimokawa 2411c572b810SHidetoshi Shimokawa void 2412c572b810SHidetoshi Shimokawa fwohci_txbufdb(struct fwohci_softc *sc, int dmach, struct fw_bulkxfer *bulkxfer) 24133c60ba66SKatsushi Kobayashi { 24143c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr, *fdb_tr; 24153c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch; 241653f1eb86SHidetoshi Shimokawa volatile struct fwohcidb *db; 24173c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 24183c60ba66SKatsushi Kobayashi volatile struct fwohci_txpkthdr *ohcifp; 24193c60ba66SKatsushi Kobayashi unsigned short chtag; 24203c60ba66SKatsushi Kobayashi int idb; 24213c60ba66SKatsushi Kobayashi 24223c60ba66SKatsushi Kobayashi dbch = &sc->it[dmach]; 24233c60ba66SKatsushi Kobayashi chtag = sc->it[dmach].xferq.flag & 0xff; 24243c60ba66SKatsushi Kobayashi 24253c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)(bulkxfer->start); 24263c60ba66SKatsushi Kobayashi fdb_tr = (struct fwohcidb_tr *)(bulkxfer->end); 24273c60ba66SKatsushi Kobayashi /* 242877ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %08x %08x\n", bulkxfer, db_tr->bus_addr, fdb_tr->bus_addr); 24293c60ba66SKatsushi Kobayashi */ 243077ee030bSHidetoshi Shimokawa for (idb = 0; idb < dbch->xferq.bnpacket; idb ++) { 243153f1eb86SHidetoshi Shimokawa db = db_tr->db; 24323c60ba66SKatsushi Kobayashi fp = (struct fw_pkt *)db_tr->buf; 243353f1eb86SHidetoshi Shimokawa ohcifp = (volatile struct fwohci_txpkthdr *) db[1].db.immed; 243477ee030bSHidetoshi Shimokawa ohcifp->mode.ld[0] = fp->mode.ld[0]; 243577ee030bSHidetoshi Shimokawa ohcifp->mode.stream.len = fp->mode.stream.len; 24363c60ba66SKatsushi Kobayashi ohcifp->mode.stream.chtag = chtag; 24373c60ba66SKatsushi Kobayashi ohcifp->mode.stream.tcode = 0xa; 24385a7ba74dSHidetoshi Shimokawa ohcifp->mode.stream.spd = 0; 243977ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 244077ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[1].db.immed[0], db[1].db.immed[0]); 244177ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[1].db.immed[1], db[1].db.immed[1]); 244277ee030bSHidetoshi Shimokawa #endif 24433c60ba66SKatsushi Kobayashi 244477ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[2].db.desc.cmd, OHCI_COUNT_MASK); 244577ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[2].db.desc.cmd, fp->mode.stream.len); 244677ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.res, 0); 244753f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */ 244877ee030bSHidetoshi Shimokawa db[2].db.desc.cmd = OHCI_OUTPUT_LAST 24493c60ba66SKatsushi Kobayashi | OHCI_UPDATE 245053f1eb86SHidetoshi Shimokawa | OHCI_BRANCH_ALWAYS; 245153f1eb86SHidetoshi Shimokawa db[0].db.desc.depend = 245253f1eb86SHidetoshi Shimokawa = db[dbch->ndesc - 1].db.desc.depend 245377ee030bSHidetoshi Shimokawa = STAILQ_NEXT(db_tr, link)->bus_addr | dbch->ndesc; 245453f1eb86SHidetoshi Shimokawa #else 245577ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc); 245677ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[dbch->ndesc - 1].db.desc.depend, dbch->ndesc); 245753f1eb86SHidetoshi Shimokawa #endif 24583c60ba66SKatsushi Kobayashi bulkxfer->end = (caddr_t)db_tr; 24593c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 24603c60ba66SKatsushi Kobayashi } 246153f1eb86SHidetoshi Shimokawa db = ((struct fwohcidb_tr *)bulkxfer->end)->db; 246277ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[0].db.desc.depend, 0xf); 246377ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[dbch->ndesc - 1].db.desc.depend, 0xf); 246453f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */ 246553f1eb86SHidetoshi Shimokawa db[dbch->ndesc - 1].db.desc.control |= OHCI_INTERRUPT_ALWAYS; 24664ed65ce9SHidetoshi Shimokawa /* OHCI 1.1 and above */ 246753f1eb86SHidetoshi Shimokawa db[0].db.desc.control |= OHCI_INTERRUPT_ALWAYS; 246853f1eb86SHidetoshi Shimokawa #endif 246953f1eb86SHidetoshi Shimokawa /* 24703c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)bulkxfer->start; 24713c60ba66SKatsushi Kobayashi fdb_tr = (struct fwohcidb_tr *)bulkxfer->end; 247277ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %3d %08x %08x\n", bulkxfer, bulkxfer->npacket, db_tr->bus_addr, fdb_tr->bus_addr); 24733c60ba66SKatsushi Kobayashi */ 24743c60ba66SKatsushi Kobayashi return; 24753c60ba66SKatsushi Kobayashi } 2476c572b810SHidetoshi Shimokawa 2477c572b810SHidetoshi Shimokawa static int 247877ee030bSHidetoshi Shimokawa fwohci_add_tx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr, 247977ee030bSHidetoshi Shimokawa int poffset) 24803c60ba66SKatsushi Kobayashi { 24813c60ba66SKatsushi Kobayashi volatile struct fwohcidb *db = db_tr->db; 248277ee030bSHidetoshi Shimokawa struct fw_xferq *it; 24833c60ba66SKatsushi Kobayashi int err = 0; 248477ee030bSHidetoshi Shimokawa 248577ee030bSHidetoshi Shimokawa it = &dbch->xferq; 248677ee030bSHidetoshi Shimokawa if(it->buf == 0){ 24873c60ba66SKatsushi Kobayashi err = EINVAL; 24883c60ba66SKatsushi Kobayashi return err; 24893c60ba66SKatsushi Kobayashi } 249077ee030bSHidetoshi Shimokawa db_tr->buf = fwdma_v_addr(it->buf, poffset); 24913c60ba66SKatsushi Kobayashi db_tr->dbcnt = 3; 24923c60ba66SKatsushi Kobayashi 249377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.cmd, 249477ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | 8); 249577ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.addr, 249677ee030bSHidetoshi Shimokawa fwdma_bus_addr(it->buf, poffset) + sizeof(u_int32_t)); 249777ee030bSHidetoshi Shimokawa 249877ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.cmd, 249977ee030bSHidetoshi Shimokawa OHCI_OUTPUT_LAST | OHCI_UPDATE | OHCI_BRANCH_ALWAYS); 250053f1eb86SHidetoshi Shimokawa #if 1 250177ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.res, 0); 250277ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.res, 0); 250353f1eb86SHidetoshi Shimokawa #endif 250477ee030bSHidetoshi Shimokawa return 0; 25053c60ba66SKatsushi Kobayashi } 2506c572b810SHidetoshi Shimokawa 2507c572b810SHidetoshi Shimokawa int 250877ee030bSHidetoshi Shimokawa fwohci_add_rx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr, 250977ee030bSHidetoshi Shimokawa int poffset, struct fwdma_alloc *dummy_dma) 25103c60ba66SKatsushi Kobayashi { 25113c60ba66SKatsushi Kobayashi volatile struct fwohcidb *db = db_tr->db; 251277ee030bSHidetoshi Shimokawa struct fw_xferq *ir; 251377ee030bSHidetoshi Shimokawa int i, ldesc; 251477ee030bSHidetoshi Shimokawa bus_addr_t dbuf[2]; 25153c60ba66SKatsushi Kobayashi int dsiz[2]; 25163c60ba66SKatsushi Kobayashi 251777ee030bSHidetoshi Shimokawa ir = &dbch->xferq; 251877ee030bSHidetoshi Shimokawa if (ir->buf == NULL && (dbch->xferq.flag & FWXFERQ_EXTBUF) == 0) { 251977ee030bSHidetoshi Shimokawa db_tr->buf = fwdma_malloc_size(dbch->dmat, &db_tr->dma_map, 252077ee030bSHidetoshi Shimokawa ir->psize, &dbuf[0], BUS_DMA_NOWAIT); 252177ee030bSHidetoshi Shimokawa if (db_tr->buf == NULL) 252277ee030bSHidetoshi Shimokawa return(ENOMEM); 25233c60ba66SKatsushi Kobayashi db_tr->dbcnt = 1; 252477ee030bSHidetoshi Shimokawa dsiz[0] = ir->psize; 252577ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map, 252677ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREREAD); 25273c60ba66SKatsushi Kobayashi } else { 252877ee030bSHidetoshi Shimokawa db_tr->dbcnt = 0; 252977ee030bSHidetoshi Shimokawa if (dummy_dma != NULL) { 253077ee030bSHidetoshi Shimokawa dsiz[db_tr->dbcnt] = sizeof(u_int32_t); 253177ee030bSHidetoshi Shimokawa dbuf[db_tr->dbcnt++] = dummy_dma->bus_addr; 253277ee030bSHidetoshi Shimokawa } 253377ee030bSHidetoshi Shimokawa dsiz[db_tr->dbcnt] = ir->psize; 253477ee030bSHidetoshi Shimokawa if (ir->buf != NULL) { 253577ee030bSHidetoshi Shimokawa db_tr->buf = fwdma_v_addr(ir->buf, poffset); 253677ee030bSHidetoshi Shimokawa dbuf[db_tr->dbcnt] = fwdma_bus_addr( ir->buf, poffset); 253777ee030bSHidetoshi Shimokawa } 253877ee030bSHidetoshi Shimokawa db_tr->dbcnt++; 25393c60ba66SKatsushi Kobayashi } 25403c60ba66SKatsushi Kobayashi for(i = 0 ; i < db_tr->dbcnt ; i++){ 254177ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.addr, dbuf[i]); 254277ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.cmd, OHCI_INPUT_MORE | dsiz[i]); 254377ee030bSHidetoshi Shimokawa if (ir->flag & FWXFERQ_STREAM) { 254477ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[i].db.desc.cmd, OHCI_UPDATE); 25453c60ba66SKatsushi Kobayashi } 254677ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.res, dsiz[i]); 25473c60ba66SKatsushi Kobayashi } 254877ee030bSHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1; 254977ee030bSHidetoshi Shimokawa if (ir->flag & FWXFERQ_STREAM) { 255077ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_INPUT_LAST); 25513c60ba66SKatsushi Kobayashi } 255277ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_BRANCH_ALWAYS); 255377ee030bSHidetoshi Shimokawa return 0; 25543c60ba66SKatsushi Kobayashi } 2555c572b810SHidetoshi Shimokawa 255677ee030bSHidetoshi Shimokawa 255777ee030bSHidetoshi Shimokawa static int 255877ee030bSHidetoshi Shimokawa fwohci_arcv_swap(struct fw_pkt *fp, int len) 25593c60ba66SKatsushi Kobayashi { 256077ee030bSHidetoshi Shimokawa struct fw_pkt *fp0; 256177ee030bSHidetoshi Shimokawa u_int32_t ld0; 256277ee030bSHidetoshi Shimokawa int slen; 256377ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 256477ee030bSHidetoshi Shimokawa int i; 256577ee030bSHidetoshi Shimokawa #endif 25663c60ba66SKatsushi Kobayashi 256777ee030bSHidetoshi Shimokawa ld0 = FWOHCI_DMA_READ(fp->mode.ld[0]); 256877ee030bSHidetoshi Shimokawa #if 0 256977ee030bSHidetoshi Shimokawa printf("ld0: x%08x\n", ld0); 257077ee030bSHidetoshi Shimokawa #endif 257177ee030bSHidetoshi Shimokawa fp0 = (struct fw_pkt *)&ld0; 257277ee030bSHidetoshi Shimokawa switch (fp0->mode.common.tcode) { 257377ee030bSHidetoshi Shimokawa case FWTCODE_RREQQ: 257477ee030bSHidetoshi Shimokawa case FWTCODE_WRES: 257577ee030bSHidetoshi Shimokawa case FWTCODE_WREQQ: 257677ee030bSHidetoshi Shimokawa case FWTCODE_RRESQ: 257777ee030bSHidetoshi Shimokawa case FWOHCITCODE_PHY: 257877ee030bSHidetoshi Shimokawa slen = 12; 25793c60ba66SKatsushi Kobayashi break; 258077ee030bSHidetoshi Shimokawa case FWTCODE_RREQB: 258177ee030bSHidetoshi Shimokawa case FWTCODE_WREQB: 258277ee030bSHidetoshi Shimokawa case FWTCODE_LREQ: 258377ee030bSHidetoshi Shimokawa case FWTCODE_RRESB: 258477ee030bSHidetoshi Shimokawa case FWTCODE_LRES: 258577ee030bSHidetoshi Shimokawa slen = 16; 25863c60ba66SKatsushi Kobayashi break; 25873c60ba66SKatsushi Kobayashi default: 258877ee030bSHidetoshi Shimokawa printf("Unknown tcode %d\n", fp0->mode.common.tcode); 258977ee030bSHidetoshi Shimokawa return(0); 25903c60ba66SKatsushi Kobayashi } 259177ee030bSHidetoshi Shimokawa if (slen > len) { 259277ee030bSHidetoshi Shimokawa if (firewire_debug) 259377ee030bSHidetoshi Shimokawa printf("splitted header\n"); 259477ee030bSHidetoshi Shimokawa return(-slen); 25953c60ba66SKatsushi Kobayashi } 259677ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 259777ee030bSHidetoshi Shimokawa for(i = 0; i < slen/4; i ++) 259877ee030bSHidetoshi Shimokawa fp->mode.ld[i] = FWOHCI_DMA_READ(fp->mode.ld[i]); 259977ee030bSHidetoshi Shimokawa #endif 260077ee030bSHidetoshi Shimokawa return(slen); 26013c60ba66SKatsushi Kobayashi } 26023c60ba66SKatsushi Kobayashi 260377ee030bSHidetoshi Shimokawa #define PLEN(x) roundup2(x, sizeof(u_int32_t)) 26043c60ba66SKatsushi Kobayashi static int 260577ee030bSHidetoshi Shimokawa fwohci_get_plen(struct fwohci_softc *sc, struct fwohci_dbch *dbch, struct fw_pkt *fp) 26063c60ba66SKatsushi Kobayashi { 260777ee030bSHidetoshi Shimokawa int r; 26083c60ba66SKatsushi Kobayashi 26093c60ba66SKatsushi Kobayashi switch(fp->mode.common.tcode){ 26103c60ba66SKatsushi Kobayashi case FWTCODE_RREQQ: 2611627d85fbSHidetoshi Shimokawa r = sizeof(fp->mode.rreqq) + sizeof(u_int32_t); 2612627d85fbSHidetoshi Shimokawa break; 26133c60ba66SKatsushi Kobayashi case FWTCODE_WRES: 2614627d85fbSHidetoshi Shimokawa r = sizeof(fp->mode.wres) + sizeof(u_int32_t); 2615627d85fbSHidetoshi Shimokawa break; 26163c60ba66SKatsushi Kobayashi case FWTCODE_WREQQ: 2617627d85fbSHidetoshi Shimokawa r = sizeof(fp->mode.wreqq) + sizeof(u_int32_t); 2618627d85fbSHidetoshi Shimokawa break; 26193c60ba66SKatsushi Kobayashi case FWTCODE_RREQB: 2620627d85fbSHidetoshi Shimokawa r = sizeof(fp->mode.rreqb) + sizeof(u_int32_t); 2621627d85fbSHidetoshi Shimokawa break; 26223c60ba66SKatsushi Kobayashi case FWTCODE_RRESQ: 2623627d85fbSHidetoshi Shimokawa r = sizeof(fp->mode.rresq) + sizeof(u_int32_t); 2624627d85fbSHidetoshi Shimokawa break; 26253c60ba66SKatsushi Kobayashi case FWTCODE_WREQB: 2626627d85fbSHidetoshi Shimokawa r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.wreqb.len) 26273c60ba66SKatsushi Kobayashi + sizeof(u_int32_t); 2628627d85fbSHidetoshi Shimokawa break; 26293c60ba66SKatsushi Kobayashi case FWTCODE_LREQ: 2630627d85fbSHidetoshi Shimokawa r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.lreq.len) 26313c60ba66SKatsushi Kobayashi + sizeof(u_int32_t); 2632627d85fbSHidetoshi Shimokawa break; 26333c60ba66SKatsushi Kobayashi case FWTCODE_RRESB: 2634627d85fbSHidetoshi Shimokawa r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.rresb.len) 26353c60ba66SKatsushi Kobayashi + sizeof(u_int32_t); 2636627d85fbSHidetoshi Shimokawa break; 26373c60ba66SKatsushi Kobayashi case FWTCODE_LRES: 2638627d85fbSHidetoshi Shimokawa r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.lres.len) 26393c60ba66SKatsushi Kobayashi + sizeof(u_int32_t); 2640627d85fbSHidetoshi Shimokawa break; 26413c60ba66SKatsushi Kobayashi case FWOHCITCODE_PHY: 2642627d85fbSHidetoshi Shimokawa r = 16; 2643627d85fbSHidetoshi Shimokawa break; 2644627d85fbSHidetoshi Shimokawa default: 2645627d85fbSHidetoshi Shimokawa device_printf(sc->fc.dev, "Unknown tcode %d\n", 2646627d85fbSHidetoshi Shimokawa fp->mode.common.tcode); 2647627d85fbSHidetoshi Shimokawa r = 0; 26483c60ba66SKatsushi Kobayashi } 2649627d85fbSHidetoshi Shimokawa if (r > dbch->xferq.psize) { 2650627d85fbSHidetoshi Shimokawa device_printf(sc->fc.dev, "Invalid packet length %d\n", r); 2651627d85fbSHidetoshi Shimokawa /* panic ? */ 2652627d85fbSHidetoshi Shimokawa } 2653627d85fbSHidetoshi Shimokawa return r; 26543c60ba66SKatsushi Kobayashi } 26553c60ba66SKatsushi Kobayashi 2656c572b810SHidetoshi Shimokawa static void 265777ee030bSHidetoshi Shimokawa fwohci_arcv_free_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr) 265877ee030bSHidetoshi Shimokawa { 265977ee030bSHidetoshi Shimokawa volatile struct fwohcidb *db = &db_tr->db[0]; 266077ee030bSHidetoshi Shimokawa 266177ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db->db.desc.depend, 0xf); 266277ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, dbch->xferq.psize); 266377ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(dbch->bottom->db[0].db.desc.depend, 1); 266477ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 266577ee030bSHidetoshi Shimokawa dbch->bottom = db_tr; 266677ee030bSHidetoshi Shimokawa } 266777ee030bSHidetoshi Shimokawa 266877ee030bSHidetoshi Shimokawa static void 2669c572b810SHidetoshi Shimokawa fwohci_arcv(struct fwohci_softc *sc, struct fwohci_dbch *dbch, int count) 26703c60ba66SKatsushi Kobayashi { 26713c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 267277ee030bSHidetoshi Shimokawa struct iovec vec[2]; 267377ee030bSHidetoshi Shimokawa struct fw_pkt pktbuf; 267477ee030bSHidetoshi Shimokawa int nvec; 26753c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 26763c60ba66SKatsushi Kobayashi u_int8_t *ld; 267777ee030bSHidetoshi Shimokawa u_int32_t stat, off, status; 26783c60ba66SKatsushi Kobayashi u_int spd; 267977ee030bSHidetoshi Shimokawa int len, plen, hlen, pcnt, offset; 26803c60ba66SKatsushi Kobayashi int s; 26813c60ba66SKatsushi Kobayashi caddr_t buf; 26823c60ba66SKatsushi Kobayashi int resCount; 26833c60ba66SKatsushi Kobayashi 26843c60ba66SKatsushi Kobayashi if(&sc->arrq == dbch){ 26853c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 26863c60ba66SKatsushi Kobayashi }else if(&sc->arrs == dbch){ 26873c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 26883c60ba66SKatsushi Kobayashi }else{ 26893c60ba66SKatsushi Kobayashi return; 26903c60ba66SKatsushi Kobayashi } 26913c60ba66SKatsushi Kobayashi 26923c60ba66SKatsushi Kobayashi s = splfw(); 26933c60ba66SKatsushi Kobayashi db_tr = dbch->top; 26943c60ba66SKatsushi Kobayashi pcnt = 0; 26953c60ba66SKatsushi Kobayashi /* XXX we cannot handle a packet which lies in more than two buf */ 269677ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD); 269777ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE); 269877ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) >> OHCI_STATUS_SHIFT; 269977ee030bSHidetoshi Shimokawa resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) & OHCI_COUNT_MASK; 270077ee030bSHidetoshi Shimokawa #if 0 270177ee030bSHidetoshi Shimokawa printf("status 0x%04x, resCount 0x%04x\n", status, resCount); 270277ee030bSHidetoshi Shimokawa #endif 270377ee030bSHidetoshi Shimokawa while (status & OHCI_CNTL_DMA_ACTIVE) { 270477ee030bSHidetoshi Shimokawa len = dbch->xferq.psize - resCount; 270577ee030bSHidetoshi Shimokawa ld = (u_int8_t *)db_tr->buf; 270677ee030bSHidetoshi Shimokawa if (dbch->pdb_tr == NULL) { 270777ee030bSHidetoshi Shimokawa len -= dbch->buf_offset; 270877ee030bSHidetoshi Shimokawa ld += dbch->buf_offset; 270977ee030bSHidetoshi Shimokawa } 271077ee030bSHidetoshi Shimokawa if (len > 0) 271177ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map, 271277ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTREAD); 27133c60ba66SKatsushi Kobayashi while (len > 0 ) { 2714783058faSHidetoshi Shimokawa if (count >= 0 && count-- == 0) 2715783058faSHidetoshi Shimokawa goto out; 271677ee030bSHidetoshi Shimokawa if(dbch->pdb_tr != NULL){ 271777ee030bSHidetoshi Shimokawa /* we have a fragment in previous buffer */ 271877ee030bSHidetoshi Shimokawa int rlen; 27193c60ba66SKatsushi Kobayashi 272077ee030bSHidetoshi Shimokawa offset = dbch->buf_offset; 272177ee030bSHidetoshi Shimokawa if (offset < 0) 272277ee030bSHidetoshi Shimokawa offset = - offset; 272377ee030bSHidetoshi Shimokawa buf = dbch->pdb_tr->buf + offset; 272477ee030bSHidetoshi Shimokawa rlen = dbch->xferq.psize - offset; 272577ee030bSHidetoshi Shimokawa if (firewire_debug) 272677ee030bSHidetoshi Shimokawa printf("rlen=%d, offset=%d\n", 272777ee030bSHidetoshi Shimokawa rlen, dbch->buf_offset); 272877ee030bSHidetoshi Shimokawa if (dbch->buf_offset < 0) { 272977ee030bSHidetoshi Shimokawa /* splitted in header, pull up */ 273077ee030bSHidetoshi Shimokawa char *p; 273177ee030bSHidetoshi Shimokawa 273277ee030bSHidetoshi Shimokawa p = (char *)&pktbuf; 273377ee030bSHidetoshi Shimokawa bcopy(buf, p, rlen); 273477ee030bSHidetoshi Shimokawa p += rlen; 273577ee030bSHidetoshi Shimokawa /* this must be too long but harmless */ 273677ee030bSHidetoshi Shimokawa rlen = sizeof(pktbuf) - rlen; 273777ee030bSHidetoshi Shimokawa if (rlen < 0) 273877ee030bSHidetoshi Shimokawa printf("why rlen < 0\n"); 273977ee030bSHidetoshi Shimokawa bcopy(db_tr->buf, p, rlen); 27403c60ba66SKatsushi Kobayashi ld += rlen; 27413c60ba66SKatsushi Kobayashi len -= rlen; 274277ee030bSHidetoshi Shimokawa hlen = fwohci_arcv_swap(&pktbuf, sizeof(pktbuf)); 274377ee030bSHidetoshi Shimokawa if (hlen < 0) { 274477ee030bSHidetoshi Shimokawa printf("hlen < 0 shouldn't happen"); 27453c60ba66SKatsushi Kobayashi } 274677ee030bSHidetoshi Shimokawa offset = sizeof(pktbuf); 274777ee030bSHidetoshi Shimokawa vec[0].iov_base = (char *)&pktbuf; 274877ee030bSHidetoshi Shimokawa vec[0].iov_len = offset; 27493c60ba66SKatsushi Kobayashi } else { 275077ee030bSHidetoshi Shimokawa /* splitted in payload */ 275177ee030bSHidetoshi Shimokawa offset = rlen; 275277ee030bSHidetoshi Shimokawa vec[0].iov_base = buf; 275377ee030bSHidetoshi Shimokawa vec[0].iov_len = rlen; 275477ee030bSHidetoshi Shimokawa } 275577ee030bSHidetoshi Shimokawa fp=(struct fw_pkt *)vec[0].iov_base; 275677ee030bSHidetoshi Shimokawa nvec = 1; 275777ee030bSHidetoshi Shimokawa } else { 275877ee030bSHidetoshi Shimokawa /* no fragment in previous buffer */ 27593c60ba66SKatsushi Kobayashi fp=(struct fw_pkt *)ld; 276077ee030bSHidetoshi Shimokawa hlen = fwohci_arcv_swap(fp, len); 276177ee030bSHidetoshi Shimokawa if (hlen == 0) 276277ee030bSHidetoshi Shimokawa /* XXX need reset */ 276377ee030bSHidetoshi Shimokawa goto out; 276477ee030bSHidetoshi Shimokawa if (hlen < 0) { 276577ee030bSHidetoshi Shimokawa dbch->pdb_tr = db_tr; 276677ee030bSHidetoshi Shimokawa dbch->buf_offset = - dbch->buf_offset; 276777ee030bSHidetoshi Shimokawa /* sanity check */ 276877ee030bSHidetoshi Shimokawa if (resCount != 0) 276977ee030bSHidetoshi Shimokawa printf("resCount != 0 !?\n"); 27703c60ba66SKatsushi Kobayashi goto out; 27713c60ba66SKatsushi Kobayashi } 277277ee030bSHidetoshi Shimokawa offset = 0; 277377ee030bSHidetoshi Shimokawa nvec = 0; 27743c60ba66SKatsushi Kobayashi } 277577ee030bSHidetoshi Shimokawa plen = fwohci_get_plen(sc, dbch, fp) - offset; 27763c60ba66SKatsushi Kobayashi if (plen < 0) { 277777ee030bSHidetoshi Shimokawa /* minimum header size + trailer 277877ee030bSHidetoshi Shimokawa = sizeof(fw_pkt) so this shouldn't happens */ 277977ee030bSHidetoshi Shimokawa printf("plen is negative! offset=%d\n", offset); 278077ee030bSHidetoshi Shimokawa goto out; 27813c60ba66SKatsushi Kobayashi } 278277ee030bSHidetoshi Shimokawa if (plen > 0) { 278377ee030bSHidetoshi Shimokawa len -= plen; 278477ee030bSHidetoshi Shimokawa if (len < 0) { 278577ee030bSHidetoshi Shimokawa dbch->pdb_tr = db_tr; 278677ee030bSHidetoshi Shimokawa if (firewire_debug) 278777ee030bSHidetoshi Shimokawa printf("splitted payload\n"); 278877ee030bSHidetoshi Shimokawa /* sanity check */ 278977ee030bSHidetoshi Shimokawa if (resCount != 0) 279077ee030bSHidetoshi Shimokawa printf("resCount != 0 !?\n"); 279177ee030bSHidetoshi Shimokawa goto out; 27923c60ba66SKatsushi Kobayashi } 279377ee030bSHidetoshi Shimokawa vec[nvec].iov_base = ld; 279477ee030bSHidetoshi Shimokawa vec[nvec].iov_len = plen; 279577ee030bSHidetoshi Shimokawa nvec ++; 27963c60ba66SKatsushi Kobayashi ld += plen; 27973c60ba66SKatsushi Kobayashi } 279877ee030bSHidetoshi Shimokawa dbch->buf_offset = ld - (u_int8_t *)db_tr->buf; 279977ee030bSHidetoshi Shimokawa if (nvec == 0) 280077ee030bSHidetoshi Shimokawa printf("nvec == 0\n"); 280177ee030bSHidetoshi Shimokawa 28023c60ba66SKatsushi Kobayashi /* DMA result-code will be written at the tail of packet */ 280377ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 280477ee030bSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(((struct fwohci_trailer *)(ld - sizeof(struct fwohci_trailer)))->stat) >> 16; 280577ee030bSHidetoshi Shimokawa #else 28063c60ba66SKatsushi Kobayashi stat = ((struct fwohci_trailer *)(ld - sizeof(struct fwohci_trailer)))->stat; 280777ee030bSHidetoshi Shimokawa #endif 280877ee030bSHidetoshi Shimokawa #if 0 280977ee030bSHidetoshi Shimokawa printf("plen: %d, stat %x\n", plen ,stat); 281077ee030bSHidetoshi Shimokawa #endif 28113c60ba66SKatsushi Kobayashi spd = (stat >> 5) & 0x3; 28123c60ba66SKatsushi Kobayashi stat &= 0x1f; 28133c60ba66SKatsushi Kobayashi switch(stat){ 28143c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND: 2815864d7e72SHidetoshi Shimokawa #if 0 281673aa55baSHidetoshi Shimokawa printf("fwohci_arcv: ack pending tcode=0x%x..\n", fp->mode.common.tcode); 28173c60ba66SKatsushi Kobayashi #endif 28183c60ba66SKatsushi Kobayashi /* fall through */ 28193c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 282077ee030bSHidetoshi Shimokawa if ((vec[nvec-1].iov_len -= 282177ee030bSHidetoshi Shimokawa sizeof(struct fwohci_trailer)) == 0) 282277ee030bSHidetoshi Shimokawa nvec--; 282377ee030bSHidetoshi Shimokawa fw_rcv(&sc->fc, vec, nvec, 0, spd); 28243c60ba66SKatsushi Kobayashi break; 28253c60ba66SKatsushi Kobayashi case FWOHCIEV_BUSRST: 28263c60ba66SKatsushi Kobayashi if (sc->fc.status != FWBUSRESET) 28273c60ba66SKatsushi Kobayashi printf("got BUSRST packet!?\n"); 28283c60ba66SKatsushi Kobayashi break; 28293c60ba66SKatsushi Kobayashi default: 28303c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "Async DMA Receive error err = %02x %s\n", stat, fwohcicode[stat]); 28313c60ba66SKatsushi Kobayashi #if 0 /* XXX */ 28323c60ba66SKatsushi Kobayashi goto out; 28333c60ba66SKatsushi Kobayashi #endif 28343c60ba66SKatsushi Kobayashi break; 28353c60ba66SKatsushi Kobayashi } 28363c60ba66SKatsushi Kobayashi pcnt ++; 283777ee030bSHidetoshi Shimokawa if (dbch->pdb_tr != NULL) { 283877ee030bSHidetoshi Shimokawa fwohci_arcv_free_buf(dbch, dbch->pdb_tr); 283977ee030bSHidetoshi Shimokawa dbch->pdb_tr = NULL; 284077ee030bSHidetoshi Shimokawa } 284177ee030bSHidetoshi Shimokawa 284277ee030bSHidetoshi Shimokawa } 28433c60ba66SKatsushi Kobayashi out: 28443c60ba66SKatsushi Kobayashi if (resCount == 0) { 28453c60ba66SKatsushi Kobayashi /* done on this buffer */ 284677ee030bSHidetoshi Shimokawa if (dbch->pdb_tr == NULL) { 284777ee030bSHidetoshi Shimokawa fwohci_arcv_free_buf(dbch, db_tr); 28483c60ba66SKatsushi Kobayashi dbch->buf_offset = 0; 284977ee030bSHidetoshi Shimokawa } else 285077ee030bSHidetoshi Shimokawa if (dbch->pdb_tr != db_tr) 285177ee030bSHidetoshi Shimokawa printf("pdb_tr != db_tr\n"); 285277ee030bSHidetoshi Shimokawa db_tr = STAILQ_NEXT(db_tr, link); 285377ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) 285477ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT; 285577ee030bSHidetoshi Shimokawa resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) 285677ee030bSHidetoshi Shimokawa & OHCI_COUNT_MASK; 285777ee030bSHidetoshi Shimokawa /* XXX check buffer overrun */ 285877ee030bSHidetoshi Shimokawa dbch->top = db_tr; 28593c60ba66SKatsushi Kobayashi } else { 28603c60ba66SKatsushi Kobayashi dbch->buf_offset = dbch->xferq.psize - resCount; 28613c60ba66SKatsushi Kobayashi break; 28623c60ba66SKatsushi Kobayashi } 28633c60ba66SKatsushi Kobayashi /* XXX make sure DMA is not dead */ 28643c60ba66SKatsushi Kobayashi } 28653c60ba66SKatsushi Kobayashi #if 0 28663c60ba66SKatsushi Kobayashi if (pcnt < 1) 28673c60ba66SKatsushi Kobayashi printf("fwohci_arcv: no packets\n"); 28683c60ba66SKatsushi Kobayashi #endif 28693c60ba66SKatsushi Kobayashi splx(s); 28703c60ba66SKatsushi Kobayashi } 2871