xref: /freebsd/sys/dev/firewire/fwohci.c (revision 5166f1df3910b29cd99efa1f3d43a5bf92dba70a)
13c60ba66SKatsushi Kobayashi /*
23c60ba66SKatsushi Kobayashi  * Copyright (c) 1998-2002 Katsushi Kobayashi and Hidetoshi Shimokawa
33c60ba66SKatsushi Kobayashi  * All rights reserved.
43c60ba66SKatsushi Kobayashi  *
53c60ba66SKatsushi Kobayashi  * Redistribution and use in source and binary forms, with or without
63c60ba66SKatsushi Kobayashi  * modification, are permitted provided that the following conditions
73c60ba66SKatsushi Kobayashi  * are met:
83c60ba66SKatsushi Kobayashi  * 1. Redistributions of source code must retain the above copyright
93c60ba66SKatsushi Kobayashi  *    notice, this list of conditions and the following disclaimer.
103c60ba66SKatsushi Kobayashi  * 2. Redistributions in binary form must reproduce the above copyright
113c60ba66SKatsushi Kobayashi  *    notice, this list of conditions and the following disclaimer in the
123c60ba66SKatsushi Kobayashi  *    documentation and/or other materials provided with the distribution.
133c60ba66SKatsushi Kobayashi  * 3. All advertising materials mentioning features or use of this software
143c60ba66SKatsushi Kobayashi  *    must display the acknowledgement as bellow:
153c60ba66SKatsushi Kobayashi  *
168da326fdSHidetoshi Shimokawa  *    This product includes software developed by K. Kobayashi and H. Shimokawa
173c60ba66SKatsushi Kobayashi  *
183c60ba66SKatsushi Kobayashi  * 4. The name of the author may not be used to endorse or promote products
193c60ba66SKatsushi Kobayashi  *    derived from this software without specific prior written permission.
203c60ba66SKatsushi Kobayashi  *
213c60ba66SKatsushi Kobayashi  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
223c60ba66SKatsushi Kobayashi  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
233c60ba66SKatsushi Kobayashi  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
243c60ba66SKatsushi Kobayashi  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
253c60ba66SKatsushi Kobayashi  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
263c60ba66SKatsushi Kobayashi  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
273c60ba66SKatsushi Kobayashi  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
283c60ba66SKatsushi Kobayashi  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
293c60ba66SKatsushi Kobayashi  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
303c60ba66SKatsushi Kobayashi  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
313c60ba66SKatsushi Kobayashi  * POSSIBILITY OF SUCH DAMAGE.
323c60ba66SKatsushi Kobayashi  *
333c60ba66SKatsushi Kobayashi  * $FreeBSD$
343c60ba66SKatsushi Kobayashi  *
353c60ba66SKatsushi Kobayashi  */
368da326fdSHidetoshi Shimokawa 
373c60ba66SKatsushi Kobayashi #define ATRQ_CH 0
383c60ba66SKatsushi Kobayashi #define ATRS_CH 1
393c60ba66SKatsushi Kobayashi #define ARRQ_CH 2
403c60ba66SKatsushi Kobayashi #define ARRS_CH 3
413c60ba66SKatsushi Kobayashi #define ITX_CH 4
423c60ba66SKatsushi Kobayashi #define IRX_CH 0x24
433c60ba66SKatsushi Kobayashi 
443c60ba66SKatsushi Kobayashi #include <sys/param.h>
455a7ba74dSHidetoshi Shimokawa #include <sys/proc.h>
463c60ba66SKatsushi Kobayashi #include <sys/systm.h>
473c60ba66SKatsushi Kobayashi #include <sys/types.h>
483c60ba66SKatsushi Kobayashi #include <sys/mbuf.h>
493c60ba66SKatsushi Kobayashi #include <sys/mman.h>
503c60ba66SKatsushi Kobayashi #include <sys/socket.h>
513c60ba66SKatsushi Kobayashi #include <sys/socketvar.h>
523c60ba66SKatsushi Kobayashi #include <sys/signalvar.h>
533c60ba66SKatsushi Kobayashi #include <sys/malloc.h>
543c60ba66SKatsushi Kobayashi #include <sys/uio.h>
553c60ba66SKatsushi Kobayashi #include <sys/sockio.h>
563c60ba66SKatsushi Kobayashi #include <sys/bus.h>
573c60ba66SKatsushi Kobayashi #include <sys/kernel.h>
583c60ba66SKatsushi Kobayashi #include <sys/conf.h>
593c60ba66SKatsushi Kobayashi 
603c60ba66SKatsushi Kobayashi #include <machine/bus.h>
613c60ba66SKatsushi Kobayashi #include <machine/resource.h>
623c60ba66SKatsushi Kobayashi #include <sys/rman.h>
633c60ba66SKatsushi Kobayashi 
643c60ba66SKatsushi Kobayashi #include <machine/cpufunc.h>            /* for rdtsc proto for clock.h below */
653c60ba66SKatsushi Kobayashi #include <machine/clock.h>
663c60ba66SKatsushi Kobayashi #include <pci/pcivar.h>
673c60ba66SKatsushi Kobayashi #include <pci/pcireg.h>
683c60ba66SKatsushi Kobayashi #include <vm/vm.h>
693c60ba66SKatsushi Kobayashi #include <vm/vm_extern.h>
703c60ba66SKatsushi Kobayashi #include <vm/pmap.h>            /* for vtophys proto */
713c60ba66SKatsushi Kobayashi 
723c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire.h>
733c60ba66SKatsushi Kobayashi #include <dev/firewire/firewirereg.h>
743c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcireg.h>
753c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcivar.h>
763c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire_phy.h>
773c60ba66SKatsushi Kobayashi 
780aaa9a23SHidetoshi Shimokawa #include <dev/firewire/iec68113.h>
790aaa9a23SHidetoshi Shimokawa 
803c60ba66SKatsushi Kobayashi #undef OHCI_DEBUG
818da326fdSHidetoshi Shimokawa 
823c60ba66SKatsushi Kobayashi static char dbcode[16][0x10]={"OUTM", "OUTL","INPM","INPL",
833c60ba66SKatsushi Kobayashi 		"STOR","LOAD","NOP ","STOP",};
843c60ba66SKatsushi Kobayashi static char dbkey[8][0x10]={"ST0", "ST1","ST2","ST3",
853c60ba66SKatsushi Kobayashi 		"UNDEF","REG","SYS","DEV"};
863c60ba66SKatsushi Kobayashi char fwohcicode[32][0x20]={
873c60ba66SKatsushi Kobayashi 	"No stat","Undef","long","miss Ack err",
883c60ba66SKatsushi Kobayashi 	"underrun","overrun","desc err", "data read err",
893c60ba66SKatsushi Kobayashi 	"data write err","bus reset","timeout","tcode err",
903c60ba66SKatsushi Kobayashi 	"Undef","Undef","unknown event","flushed",
913c60ba66SKatsushi Kobayashi 	"Undef","ack complete","ack pend","Undef",
923c60ba66SKatsushi Kobayashi 	"ack busy_X","ack busy_A","ack busy_B","Undef",
933c60ba66SKatsushi Kobayashi 	"Undef","Undef","Undef","ack tardy",
943c60ba66SKatsushi Kobayashi 	"Undef","ack data_err","ack type_err",""};
953c60ba66SKatsushi Kobayashi #define MAX_SPEED 2
963c60ba66SKatsushi Kobayashi extern char linkspeed[MAX_SPEED+1][0x10];
973c60ba66SKatsushi Kobayashi static char dbcond[4][0x10]={"NEV","C=1", "C=0", "ALL"};
983c60ba66SKatsushi Kobayashi u_int32_t tagbit[4] = { 1 << 28, 1 << 29, 1 << 30, 1 << 31};
993c60ba66SKatsushi Kobayashi 
1003c60ba66SKatsushi Kobayashi static struct tcode_info tinfo[] = {
1013c60ba66SKatsushi Kobayashi /*		hdr_len block 	flag*/
1023c60ba66SKatsushi Kobayashi /* 0 WREQQ  */ {16,	FWTI_REQ | FWTI_TLABEL},
1033c60ba66SKatsushi Kobayashi /* 1 WREQB  */ {16,	FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY},
1043c60ba66SKatsushi Kobayashi /* 2 WRES   */ {12,	FWTI_RES},
1053c60ba66SKatsushi Kobayashi /* 3 XXX    */ { 0,	0},
1063c60ba66SKatsushi Kobayashi /* 4 RREQQ  */ {12,	FWTI_REQ | FWTI_TLABEL},
1073c60ba66SKatsushi Kobayashi /* 5 RREQB  */ {16,	FWTI_REQ | FWTI_TLABEL},
1083c60ba66SKatsushi Kobayashi /* 6 RRESQ  */ {16,	FWTI_RES},
1093c60ba66SKatsushi Kobayashi /* 7 RRESB  */ {16,	FWTI_RES | FWTI_BLOCK_ASY},
1103c60ba66SKatsushi Kobayashi /* 8 CYCS   */ { 0,	0},
1113c60ba66SKatsushi Kobayashi /* 9 LREQ   */ {16,	FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY},
1123c60ba66SKatsushi Kobayashi /* a STREAM */ { 4,	FWTI_REQ | FWTI_BLOCK_STR},
1133c60ba66SKatsushi Kobayashi /* b LRES   */ {16,	FWTI_RES | FWTI_BLOCK_ASY},
1143c60ba66SKatsushi Kobayashi /* c XXX    */ { 0,	0},
1153c60ba66SKatsushi Kobayashi /* d XXX    */ { 0, 	0},
1163c60ba66SKatsushi Kobayashi /* e PHY    */ {12,	FWTI_REQ},
1173c60ba66SKatsushi Kobayashi /* f XXX    */ { 0,	0}
1183c60ba66SKatsushi Kobayashi };
1193c60ba66SKatsushi Kobayashi 
1203c60ba66SKatsushi Kobayashi #define OHCI_WRITE_SIGMASK 0xffff0000
1213c60ba66SKatsushi Kobayashi #define OHCI_READ_SIGMASK 0xffff0000
1223c60ba66SKatsushi Kobayashi 
1233c60ba66SKatsushi Kobayashi #define OWRITE(sc, r, x) bus_space_write_4((sc)->bst, (sc)->bsh, (r), (x))
1243c60ba66SKatsushi Kobayashi #define OREAD(sc, r) bus_space_read_4((sc)->bst, (sc)->bsh, (r))
1253c60ba66SKatsushi Kobayashi 
1263c60ba66SKatsushi Kobayashi static void fwohci_ibr __P((struct firewire_comm *));
1273c60ba66SKatsushi Kobayashi static void fwohci_db_init __P((struct fwohci_dbch *));
1283c60ba66SKatsushi Kobayashi static void fwohci_db_free __P((struct fwohci_dbch *));
129783058faSHidetoshi Shimokawa static void fwohci_arcv __P((struct fwohci_softc *, struct fwohci_dbch *, int));
130783058faSHidetoshi Shimokawa static void fwohci_ircv __P((struct fwohci_softc *, struct fwohci_dbch *, int));
1313c60ba66SKatsushi Kobayashi static void fwohci_txd __P((struct fwohci_softc *, struct fwohci_dbch *));
1323c60ba66SKatsushi Kobayashi static void fwohci_start_atq __P((struct firewire_comm *));
1333c60ba66SKatsushi Kobayashi static void fwohci_start_ats __P((struct firewire_comm *));
1343c60ba66SKatsushi Kobayashi static void fwohci_start __P((struct fwohci_softc *, struct fwohci_dbch *));
1353c60ba66SKatsushi Kobayashi static void fwohci_drain_atq __P((struct firewire_comm *, struct fw_xfer *));
1363c60ba66SKatsushi Kobayashi static void fwohci_drain_ats __P((struct firewire_comm *, struct fw_xfer *));
1373c60ba66SKatsushi Kobayashi static void fwohci_drain __P((struct firewire_comm *, struct fw_xfer *, struct fwohci_dbch *));
1383c60ba66SKatsushi Kobayashi static u_int32_t fwphy_wrdata __P(( struct fwohci_softc *, u_int32_t, u_int32_t));
1393c60ba66SKatsushi Kobayashi static u_int32_t fwphy_rddata __P(( struct fwohci_softc *, u_int32_t));
1403c60ba66SKatsushi Kobayashi static int fwohci_rx_enable __P((struct fwohci_softc *, struct fwohci_dbch *));
1413c60ba66SKatsushi Kobayashi static int fwohci_tx_enable __P((struct fwohci_softc *, struct fwohci_dbch *));
1423c60ba66SKatsushi Kobayashi static int fwohci_irx_enable __P((struct firewire_comm *, int));
1433c60ba66SKatsushi Kobayashi static int fwohci_irxpp_enable __P((struct firewire_comm *, int));
1443c60ba66SKatsushi Kobayashi static int fwohci_irxbuf_enable __P((struct firewire_comm *, int));
1453c60ba66SKatsushi Kobayashi static int fwohci_irx_disable __P((struct firewire_comm *, int));
1463c60ba66SKatsushi Kobayashi static void fwohci_irx_post __P((struct firewire_comm *, u_int32_t *));
1473c60ba66SKatsushi Kobayashi static int fwohci_itxbuf_enable __P((struct firewire_comm *, int));
1483c60ba66SKatsushi Kobayashi static int fwohci_itx_disable __P((struct firewire_comm *, int));
1493c60ba66SKatsushi Kobayashi static void fwohci_timeout __P((void *));
1503c60ba66SKatsushi Kobayashi static void fwohci_poll __P((struct firewire_comm *, int, int));
1513c60ba66SKatsushi Kobayashi static void fwohci_set_intr __P((struct firewire_comm *, int));
1523c60ba66SKatsushi Kobayashi static int fwohci_add_rx_buf __P((struct fwohcidb_tr *, unsigned short, int, void *, void *));
1533c60ba66SKatsushi Kobayashi static int fwohci_add_tx_buf __P((struct fwohcidb_tr *, unsigned short, int, void *));
1543c60ba66SKatsushi Kobayashi static void	dump_db __P((struct fwohci_softc *, u_int32_t));
1553c60ba66SKatsushi Kobayashi static void 	print_db __P((volatile struct fwohcidb *, u_int32_t , u_int32_t));
1563c60ba66SKatsushi Kobayashi static void	dump_dma __P((struct fwohci_softc *, u_int32_t));
1573c60ba66SKatsushi Kobayashi static u_int32_t fwohci_cyctimer __P((struct firewire_comm *));
1583c60ba66SKatsushi Kobayashi static void fwohci_rbuf_update __P((struct fwohci_softc *, int));
1593c60ba66SKatsushi Kobayashi static void fwohci_tbuf_update __P((struct fwohci_softc *, int));
1603c60ba66SKatsushi Kobayashi void fwohci_txbufdb __P((struct fwohci_softc *, int , struct fw_bulkxfer *));
1613c60ba66SKatsushi Kobayashi 
1623c60ba66SKatsushi Kobayashi /*
1633c60ba66SKatsushi Kobayashi  * memory allocated for DMA programs
1643c60ba66SKatsushi Kobayashi  */
1653c60ba66SKatsushi Kobayashi #define DMA_PROG_ALLOC		(8 * PAGE_SIZE)
1663c60ba66SKatsushi Kobayashi 
1673c60ba66SKatsushi Kobayashi /* #define NDB 1024 */
1683c60ba66SKatsushi Kobayashi #define NDB FWMAXQUEUE
1693c60ba66SKatsushi Kobayashi #define NDVDB (DVBUF * NDB)
1703c60ba66SKatsushi Kobayashi 
1713c60ba66SKatsushi Kobayashi #define	OHCI_VERSION		0x00
1723c60ba66SKatsushi Kobayashi #define	OHCI_CROMHDR		0x18
1733c60ba66SKatsushi Kobayashi #define	OHCI_BUS_OPT		0x20
1743c60ba66SKatsushi Kobayashi #define	OHCI_BUSIRMC		(1 << 31)
1753c60ba66SKatsushi Kobayashi #define	OHCI_BUSCMC		(1 << 30)
1763c60ba66SKatsushi Kobayashi #define	OHCI_BUSISC		(1 << 29)
1773c60ba66SKatsushi Kobayashi #define	OHCI_BUSBMC		(1 << 28)
1783c60ba66SKatsushi Kobayashi #define	OHCI_BUSPMC		(1 << 27)
1793c60ba66SKatsushi Kobayashi #define OHCI_BUSFNC		OHCI_BUSIRMC | OHCI_BUSCMC | OHCI_BUSISC |\
1803c60ba66SKatsushi Kobayashi 				OHCI_BUSBMC | OHCI_BUSPMC
1813c60ba66SKatsushi Kobayashi 
1823c60ba66SKatsushi Kobayashi #define	OHCI_EUID_HI		0x24
1833c60ba66SKatsushi Kobayashi #define	OHCI_EUID_LO		0x28
1843c60ba66SKatsushi Kobayashi 
1853c60ba66SKatsushi Kobayashi #define	OHCI_CROMPTR		0x34
1863c60ba66SKatsushi Kobayashi #define	OHCI_HCCCTL		0x50
1873c60ba66SKatsushi Kobayashi #define	OHCI_HCCCTLCLR		0x54
1883c60ba66SKatsushi Kobayashi #define	OHCI_AREQHI		0x100
1893c60ba66SKatsushi Kobayashi #define	OHCI_AREQHICLR		0x104
1903c60ba66SKatsushi Kobayashi #define	OHCI_AREQLO		0x108
1913c60ba66SKatsushi Kobayashi #define	OHCI_AREQLOCLR		0x10c
1923c60ba66SKatsushi Kobayashi #define	OHCI_PREQHI		0x110
1933c60ba66SKatsushi Kobayashi #define	OHCI_PREQHICLR		0x114
1943c60ba66SKatsushi Kobayashi #define	OHCI_PREQLO		0x118
1953c60ba66SKatsushi Kobayashi #define	OHCI_PREQLOCLR		0x11c
1963c60ba66SKatsushi Kobayashi #define	OHCI_PREQUPPER		0x120
1973c60ba66SKatsushi Kobayashi 
1983c60ba66SKatsushi Kobayashi #define	OHCI_SID_BUF		0x64
1993c60ba66SKatsushi Kobayashi #define	OHCI_SID_CNT		0x68
2003c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT_MASK	0xffc
2013c60ba66SKatsushi Kobayashi 
2023c60ba66SKatsushi Kobayashi #define	OHCI_IT_STAT		0x90
2033c60ba66SKatsushi Kobayashi #define	OHCI_IT_STATCLR		0x94
2043c60ba66SKatsushi Kobayashi #define	OHCI_IT_MASK		0x98
2053c60ba66SKatsushi Kobayashi #define	OHCI_IT_MASKCLR		0x9c
2063c60ba66SKatsushi Kobayashi 
2073c60ba66SKatsushi Kobayashi #define	OHCI_IR_STAT		0xa0
2083c60ba66SKatsushi Kobayashi #define	OHCI_IR_STATCLR		0xa4
2093c60ba66SKatsushi Kobayashi #define	OHCI_IR_MASK		0xa8
2103c60ba66SKatsushi Kobayashi #define	OHCI_IR_MASKCLR		0xac
2113c60ba66SKatsushi Kobayashi 
2123c60ba66SKatsushi Kobayashi #define	OHCI_LNKCTL		0xe0
2133c60ba66SKatsushi Kobayashi #define	OHCI_LNKCTLCLR		0xe4
2143c60ba66SKatsushi Kobayashi 
2153c60ba66SKatsushi Kobayashi #define	OHCI_PHYACCESS		0xec
2163c60ba66SKatsushi Kobayashi #define	OHCI_CYCLETIMER		0xf0
2173c60ba66SKatsushi Kobayashi 
2183c60ba66SKatsushi Kobayashi #define	OHCI_DMACTL(off)	(off)
2193c60ba66SKatsushi Kobayashi #define	OHCI_DMACTLCLR(off)	(off + 4)
2203c60ba66SKatsushi Kobayashi #define	OHCI_DMACMD(off)	(off + 0xc)
2213c60ba66SKatsushi Kobayashi #define	OHCI_DMAMATCH(off)	(off + 0x10)
2223c60ba66SKatsushi Kobayashi 
2233c60ba66SKatsushi Kobayashi #define OHCI_ATQOFF		0x180
2243c60ba66SKatsushi Kobayashi #define OHCI_ATQCTL		OHCI_ATQOFF
2253c60ba66SKatsushi Kobayashi #define OHCI_ATQCTLCLR		(OHCI_ATQOFF + 4)
2263c60ba66SKatsushi Kobayashi #define OHCI_ATQCMD		(OHCI_ATQOFF + 0xc)
2273c60ba66SKatsushi Kobayashi #define OHCI_ATQMATCH		(OHCI_ATQOFF + 0x10)
2283c60ba66SKatsushi Kobayashi 
2293c60ba66SKatsushi Kobayashi #define OHCI_ATSOFF		0x1a0
2303c60ba66SKatsushi Kobayashi #define OHCI_ATSCTL		OHCI_ATSOFF
2313c60ba66SKatsushi Kobayashi #define OHCI_ATSCTLCLR		(OHCI_ATSOFF + 4)
2323c60ba66SKatsushi Kobayashi #define OHCI_ATSCMD		(OHCI_ATSOFF + 0xc)
2333c60ba66SKatsushi Kobayashi #define OHCI_ATSMATCH		(OHCI_ATSOFF + 0x10)
2343c60ba66SKatsushi Kobayashi 
2353c60ba66SKatsushi Kobayashi #define OHCI_ARQOFF		0x1c0
2363c60ba66SKatsushi Kobayashi #define OHCI_ARQCTL		OHCI_ARQOFF
2373c60ba66SKatsushi Kobayashi #define OHCI_ARQCTLCLR		(OHCI_ARQOFF + 4)
2383c60ba66SKatsushi Kobayashi #define OHCI_ARQCMD		(OHCI_ARQOFF + 0xc)
2393c60ba66SKatsushi Kobayashi #define OHCI_ARQMATCH		(OHCI_ARQOFF + 0x10)
2403c60ba66SKatsushi Kobayashi 
2413c60ba66SKatsushi Kobayashi #define OHCI_ARSOFF		0x1e0
2423c60ba66SKatsushi Kobayashi #define OHCI_ARSCTL		OHCI_ARSOFF
2433c60ba66SKatsushi Kobayashi #define OHCI_ARSCTLCLR		(OHCI_ARSOFF + 4)
2443c60ba66SKatsushi Kobayashi #define OHCI_ARSCMD		(OHCI_ARSOFF + 0xc)
2453c60ba66SKatsushi Kobayashi #define OHCI_ARSMATCH		(OHCI_ARSOFF + 0x10)
2463c60ba66SKatsushi Kobayashi 
2473c60ba66SKatsushi Kobayashi #define OHCI_ITOFF(CH)		(0x200 + 0x10 * (CH))
2483c60ba66SKatsushi Kobayashi #define OHCI_ITCTL(CH)		(OHCI_ITOFF(CH))
2493c60ba66SKatsushi Kobayashi #define OHCI_ITCTLCLR(CH)	(OHCI_ITOFF(CH) + 4)
2503c60ba66SKatsushi Kobayashi #define OHCI_ITCMD(CH)		(OHCI_ITOFF(CH) + 0xc)
2513c60ba66SKatsushi Kobayashi 
2523c60ba66SKatsushi Kobayashi #define OHCI_IROFF(CH)		(0x400 + 0x20 * (CH))
2533c60ba66SKatsushi Kobayashi #define OHCI_IRCTL(CH)		(OHCI_IROFF(CH))
2543c60ba66SKatsushi Kobayashi #define OHCI_IRCTLCLR(CH)	(OHCI_IROFF(CH) + 4)
2553c60ba66SKatsushi Kobayashi #define OHCI_IRCMD(CH)		(OHCI_IROFF(CH) + 0xc)
2563c60ba66SKatsushi Kobayashi #define OHCI_IRMATCH(CH)	(OHCI_IROFF(CH) + 0x10)
2573c60ba66SKatsushi Kobayashi 
2583c60ba66SKatsushi Kobayashi d_ioctl_t fwohci_ioctl;
2593c60ba66SKatsushi Kobayashi 
2603c60ba66SKatsushi Kobayashi /*
2613c60ba66SKatsushi Kobayashi  * Communication with PHY device
2623c60ba66SKatsushi Kobayashi  */
263c572b810SHidetoshi Shimokawa static u_int32_t
264c572b810SHidetoshi Shimokawa fwphy_wrdata( struct fwohci_softc *sc, u_int32_t addr, u_int32_t data)
2653c60ba66SKatsushi Kobayashi {
2663c60ba66SKatsushi Kobayashi 	u_int32_t fun;
2673c60ba66SKatsushi Kobayashi 
2683c60ba66SKatsushi Kobayashi 	addr &= 0xf;
2693c60ba66SKatsushi Kobayashi 	data &= 0xff;
2703c60ba66SKatsushi Kobayashi 
2713c60ba66SKatsushi Kobayashi 	fun = (PHYDEV_WRCMD | (addr << PHYDEV_REGADDR) | (data << PHYDEV_WRDATA));
2723c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_PHYACCESS, fun);
2733c60ba66SKatsushi Kobayashi 	DELAY(100);
2743c60ba66SKatsushi Kobayashi 
2753c60ba66SKatsushi Kobayashi 	return(fwphy_rddata( sc, addr));
2763c60ba66SKatsushi Kobayashi }
2773c60ba66SKatsushi Kobayashi 
2783c60ba66SKatsushi Kobayashi static u_int32_t
2793c60ba66SKatsushi Kobayashi fwohci_set_bus_manager(struct firewire_comm *fc, u_int node)
2803c60ba66SKatsushi Kobayashi {
2813c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
2823c60ba66SKatsushi Kobayashi 	int i;
2833c60ba66SKatsushi Kobayashi 	u_int32_t bm;
2843c60ba66SKatsushi Kobayashi 
2853c60ba66SKatsushi Kobayashi #define OHCI_CSR_DATA	0x0c
2863c60ba66SKatsushi Kobayashi #define OHCI_CSR_COMP	0x10
2873c60ba66SKatsushi Kobayashi #define OHCI_CSR_CONT	0x14
2883c60ba66SKatsushi Kobayashi #define OHCI_BUS_MANAGER_ID	0
2893c60ba66SKatsushi Kobayashi 
2903c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_CSR_DATA, node);
2913c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_CSR_COMP, 0x3f);
2923c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_CSR_CONT, OHCI_BUS_MANAGER_ID);
2933c60ba66SKatsushi Kobayashi  	for (i = 0; !(OREAD(sc, OHCI_CSR_CONT) & (1<<31)) && (i < 1000); i++)
2944ed65ce9SHidetoshi Shimokawa 		DELAY(10);
2953c60ba66SKatsushi Kobayashi 	bm = OREAD(sc, OHCI_CSR_DATA);
29617c3d42cSHidetoshi Shimokawa 	if((bm & 0x3f) == 0x3f)
2973c60ba66SKatsushi Kobayashi 		bm = node;
29817c3d42cSHidetoshi Shimokawa 	if (bootverbose)
29917c3d42cSHidetoshi Shimokawa 		device_printf(sc->fc.dev,
30017c3d42cSHidetoshi Shimokawa 			"fw_set_bus_manager: %d->%d (loop=%d)\n", bm, node, i);
3013c60ba66SKatsushi Kobayashi 
3023c60ba66SKatsushi Kobayashi 	return(bm);
3033c60ba66SKatsushi Kobayashi }
3043c60ba66SKatsushi Kobayashi 
305c572b810SHidetoshi Shimokawa static u_int32_t
306c572b810SHidetoshi Shimokawa fwphy_rddata(struct fwohci_softc *sc,  u_int addr)
3073c60ba66SKatsushi Kobayashi {
308e4b13179SHidetoshi Shimokawa 	u_int32_t fun, stat;
309e4b13179SHidetoshi Shimokawa 	u_int i, retry = 0;
3103c60ba66SKatsushi Kobayashi 
3113c60ba66SKatsushi Kobayashi 	addr &= 0xf;
312e4b13179SHidetoshi Shimokawa #define MAX_RETRY 100
313e4b13179SHidetoshi Shimokawa again:
314e4b13179SHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_REG_FAIL);
3153c60ba66SKatsushi Kobayashi 	fun = PHYDEV_RDCMD | (addr << PHYDEV_REGADDR);
3163c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_PHYACCESS, fun);
317e4b13179SHidetoshi Shimokawa 	for ( i = 0 ; i < MAX_RETRY ; i ++ ){
3183c60ba66SKatsushi Kobayashi 		fun = OREAD(sc, OHCI_PHYACCESS);
3193c60ba66SKatsushi Kobayashi 		if ((fun & PHYDEV_RDCMD) == 0 && (fun & PHYDEV_RDDONE) != 0)
3203c60ba66SKatsushi Kobayashi 			break;
3214ed65ce9SHidetoshi Shimokawa 		DELAY(100);
3223c60ba66SKatsushi Kobayashi 	}
323e4b13179SHidetoshi Shimokawa 	if(i >= MAX_RETRY) {
3244ed65ce9SHidetoshi Shimokawa 		if (bootverbose)
3254ed65ce9SHidetoshi Shimokawa 			device_printf(sc->fc.dev, "phy read failed(1).\n");
3261f2361f8SHidetoshi Shimokawa 		if (++retry < MAX_RETRY) {
3274ed65ce9SHidetoshi Shimokawa 			DELAY(100);
3281f2361f8SHidetoshi Shimokawa 			goto again;
3291f2361f8SHidetoshi Shimokawa 		}
330e4b13179SHidetoshi Shimokawa 	}
331e4b13179SHidetoshi Shimokawa 	/* Make sure that SCLK is started */
332e4b13179SHidetoshi Shimokawa 	stat = OREAD(sc, FWOHCI_INTSTAT);
333e4b13179SHidetoshi Shimokawa 	if ((stat & OHCI_INT_REG_FAIL) != 0 ||
334e4b13179SHidetoshi Shimokawa 			((fun >> PHYDEV_REGADDR) & 0xf) != addr) {
3354ed65ce9SHidetoshi Shimokawa 		if (bootverbose)
3364ed65ce9SHidetoshi Shimokawa 			device_printf(sc->fc.dev, "phy read failed(2).\n");
337e4b13179SHidetoshi Shimokawa 		if (++retry < MAX_RETRY) {
3384ed65ce9SHidetoshi Shimokawa 			DELAY(100);
339e4b13179SHidetoshi Shimokawa 			goto again;
340e4b13179SHidetoshi Shimokawa 		}
341e4b13179SHidetoshi Shimokawa 	}
342e4b13179SHidetoshi Shimokawa 	if (bootverbose || retry >= MAX_RETRY)
343e4b13179SHidetoshi Shimokawa 		device_printf(sc->fc.dev,
344e4b13179SHidetoshi Shimokawa 			"fwphy_rddata: loop=%d, retry=%d\n", i, retry);
345e4b13179SHidetoshi Shimokawa #undef MAX_RETRY
3463c60ba66SKatsushi Kobayashi 	return((fun >> PHYDEV_RDDATA )& 0xff);
3473c60ba66SKatsushi Kobayashi }
3483c60ba66SKatsushi Kobayashi /* Device specific ioctl. */
3493c60ba66SKatsushi Kobayashi int
3503c60ba66SKatsushi Kobayashi fwohci_ioctl (dev_t dev, u_long cmd, caddr_t data, int flag, fw_proc *td)
3513c60ba66SKatsushi Kobayashi {
3523c60ba66SKatsushi Kobayashi 	struct firewire_softc *sc;
3533c60ba66SKatsushi Kobayashi 	struct fwohci_softc *fc;
3543c60ba66SKatsushi Kobayashi 	int unit = DEV2UNIT(dev);
3553c60ba66SKatsushi Kobayashi 	int err = 0;
3563c60ba66SKatsushi Kobayashi 	struct fw_reg_req_t *reg  = (struct fw_reg_req_t *) data;
3573c60ba66SKatsushi Kobayashi 	u_int32_t *dmach = (u_int32_t *) data;
3583c60ba66SKatsushi Kobayashi 
3593c60ba66SKatsushi Kobayashi 	sc = devclass_get_softc(firewire_devclass, unit);
3603c60ba66SKatsushi Kobayashi 	if(sc == NULL){
3613c60ba66SKatsushi Kobayashi 		return(EINVAL);
3623c60ba66SKatsushi Kobayashi 	}
3633c60ba66SKatsushi Kobayashi 	fc = (struct fwohci_softc *)sc->fc;
3643c60ba66SKatsushi Kobayashi 
3653c60ba66SKatsushi Kobayashi 	if (!data)
3663c60ba66SKatsushi Kobayashi 		return(EINVAL);
3673c60ba66SKatsushi Kobayashi 
3683c60ba66SKatsushi Kobayashi 	switch (cmd) {
3693c60ba66SKatsushi Kobayashi 	case FWOHCI_WRREG:
3703c60ba66SKatsushi Kobayashi #define OHCI_MAX_REG 0x800
3713c60ba66SKatsushi Kobayashi 		if(reg->addr <= OHCI_MAX_REG){
3723c60ba66SKatsushi Kobayashi 			OWRITE(fc, reg->addr, reg->data);
3733c60ba66SKatsushi Kobayashi 			reg->data = OREAD(fc, reg->addr);
3743c60ba66SKatsushi Kobayashi 		}else{
3753c60ba66SKatsushi Kobayashi 			err = EINVAL;
3763c60ba66SKatsushi Kobayashi 		}
3773c60ba66SKatsushi Kobayashi 		break;
3783c60ba66SKatsushi Kobayashi 	case FWOHCI_RDREG:
3793c60ba66SKatsushi Kobayashi 		if(reg->addr <= OHCI_MAX_REG){
3803c60ba66SKatsushi Kobayashi 			reg->data = OREAD(fc, reg->addr);
3813c60ba66SKatsushi Kobayashi 		}else{
3823c60ba66SKatsushi Kobayashi 			err = EINVAL;
3833c60ba66SKatsushi Kobayashi 		}
3843c60ba66SKatsushi Kobayashi 		break;
3853c60ba66SKatsushi Kobayashi /* Read DMA descriptors for debug  */
3863c60ba66SKatsushi Kobayashi 	case DUMPDMA:
3873c60ba66SKatsushi Kobayashi 		if(*dmach <= OHCI_MAX_DMA_CH ){
3883c60ba66SKatsushi Kobayashi 			dump_dma(fc, *dmach);
3893c60ba66SKatsushi Kobayashi 			dump_db(fc, *dmach);
3903c60ba66SKatsushi Kobayashi 		}else{
3913c60ba66SKatsushi Kobayashi 			err = EINVAL;
3923c60ba66SKatsushi Kobayashi 		}
3933c60ba66SKatsushi Kobayashi 		break;
3943c60ba66SKatsushi Kobayashi 	default:
3953c60ba66SKatsushi Kobayashi 		break;
3963c60ba66SKatsushi Kobayashi 	}
3973c60ba66SKatsushi Kobayashi 	return err;
3983c60ba66SKatsushi Kobayashi }
399c572b810SHidetoshi Shimokawa 
400d0fd7bc6SHidetoshi Shimokawa static int
401d0fd7bc6SHidetoshi Shimokawa fwohci_probe_phy(struct fwohci_softc *sc, device_t dev)
4023c60ba66SKatsushi Kobayashi {
403d0fd7bc6SHidetoshi Shimokawa 	u_int32_t reg, reg2;
404d0fd7bc6SHidetoshi Shimokawa 	int e1394a = 1;
405d0fd7bc6SHidetoshi Shimokawa /*
406d0fd7bc6SHidetoshi Shimokawa  * probe PHY parameters
407d0fd7bc6SHidetoshi Shimokawa  * 0. to prove PHY version, whether compliance of 1394a.
408d0fd7bc6SHidetoshi Shimokawa  * 1. to probe maximum speed supported by the PHY and
409d0fd7bc6SHidetoshi Shimokawa  *    number of port supported by core-logic.
410d0fd7bc6SHidetoshi Shimokawa  *    It is not actually available port on your PC .
411d0fd7bc6SHidetoshi Shimokawa  */
412d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS);
413d0fd7bc6SHidetoshi Shimokawa #if 0
414d0fd7bc6SHidetoshi Shimokawa 	/* XXX wait for SCLK. */
415d0fd7bc6SHidetoshi Shimokawa 	DELAY(100000);
416d0fd7bc6SHidetoshi Shimokawa #endif
417d0fd7bc6SHidetoshi Shimokawa 	reg = fwphy_rddata(sc, FW_PHY_SPD_REG);
418d0fd7bc6SHidetoshi Shimokawa 
419d0fd7bc6SHidetoshi Shimokawa 	if((reg >> 5) != 7 ){
420d0fd7bc6SHidetoshi Shimokawa 		sc->fc.mode &= ~FWPHYASYST;
421d0fd7bc6SHidetoshi Shimokawa 		sc->fc.nport = reg & FW_PHY_NP;
422d0fd7bc6SHidetoshi Shimokawa 		sc->fc.speed = reg & FW_PHY_SPD >> 6;
423d0fd7bc6SHidetoshi Shimokawa 		if (sc->fc.speed > MAX_SPEED) {
424d0fd7bc6SHidetoshi Shimokawa 			device_printf(dev, "invalid speed %d (fixed to %d).\n",
425d0fd7bc6SHidetoshi Shimokawa 				sc->fc.speed, MAX_SPEED);
426d0fd7bc6SHidetoshi Shimokawa 			sc->fc.speed = MAX_SPEED;
427d0fd7bc6SHidetoshi Shimokawa 		}
428d0fd7bc6SHidetoshi Shimokawa 		device_printf(dev,
42994b6f028SHidetoshi Shimokawa 			"Phy 1394 only %s, %d ports.\n",
43094b6f028SHidetoshi Shimokawa 			linkspeed[sc->fc.speed], sc->fc.nport);
431d0fd7bc6SHidetoshi Shimokawa 	}else{
432d0fd7bc6SHidetoshi Shimokawa 		reg2 = fwphy_rddata(sc, FW_PHY_ESPD_REG);
433d0fd7bc6SHidetoshi Shimokawa 		sc->fc.mode |= FWPHYASYST;
434d0fd7bc6SHidetoshi Shimokawa 		sc->fc.nport = reg & FW_PHY_NP;
435d0fd7bc6SHidetoshi Shimokawa 		sc->fc.speed = (reg2 & FW_PHY_ESPD) >> 5;
436d0fd7bc6SHidetoshi Shimokawa 		if (sc->fc.speed > MAX_SPEED) {
437d0fd7bc6SHidetoshi Shimokawa 			device_printf(dev, "invalid speed %d (fixed to %d).\n",
438d0fd7bc6SHidetoshi Shimokawa 				sc->fc.speed, MAX_SPEED);
439d0fd7bc6SHidetoshi Shimokawa 			sc->fc.speed = MAX_SPEED;
440d0fd7bc6SHidetoshi Shimokawa 		}
441d0fd7bc6SHidetoshi Shimokawa 		device_printf(dev,
44294b6f028SHidetoshi Shimokawa 			"Phy 1394a available %s, %d ports.\n",
44394b6f028SHidetoshi Shimokawa 			linkspeed[sc->fc.speed], sc->fc.nport);
444d0fd7bc6SHidetoshi Shimokawa 
445d0fd7bc6SHidetoshi Shimokawa 		/* check programPhyEnable */
446d0fd7bc6SHidetoshi Shimokawa 		reg2 = fwphy_rddata(sc, 5);
447d0fd7bc6SHidetoshi Shimokawa #if 0
448d0fd7bc6SHidetoshi Shimokawa 		if (e1394a && (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_PRPHY)) {
449d0fd7bc6SHidetoshi Shimokawa #else	/* XXX force to enable 1394a */
450d0fd7bc6SHidetoshi Shimokawa 		if (e1394a) {
451d0fd7bc6SHidetoshi Shimokawa #endif
452d0fd7bc6SHidetoshi Shimokawa 			if (bootverbose)
453d0fd7bc6SHidetoshi Shimokawa 				device_printf(dev,
454d0fd7bc6SHidetoshi Shimokawa 					"Enable 1394a Enhancements\n");
455d0fd7bc6SHidetoshi Shimokawa 			/* enable EAA EMC */
456d0fd7bc6SHidetoshi Shimokawa 			reg2 |= 0x03;
457d0fd7bc6SHidetoshi Shimokawa 			/* set aPhyEnhanceEnable */
458d0fd7bc6SHidetoshi Shimokawa 			OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_PHYEN);
459d0fd7bc6SHidetoshi Shimokawa 			OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_PRPHY);
460d0fd7bc6SHidetoshi Shimokawa 		} else {
461d0fd7bc6SHidetoshi Shimokawa 			/* for safe */
462d0fd7bc6SHidetoshi Shimokawa 			reg2 &= ~0x83;
463d0fd7bc6SHidetoshi Shimokawa 		}
464d0fd7bc6SHidetoshi Shimokawa 		reg2 = fwphy_wrdata(sc, 5, reg2);
465d0fd7bc6SHidetoshi Shimokawa 	}
466d0fd7bc6SHidetoshi Shimokawa 
467d0fd7bc6SHidetoshi Shimokawa 	reg = fwphy_rddata(sc, FW_PHY_SPD_REG);
468d0fd7bc6SHidetoshi Shimokawa 	if((reg >> 5) == 7 ){
469d0fd7bc6SHidetoshi Shimokawa 		reg = fwphy_rddata(sc, 4);
470d0fd7bc6SHidetoshi Shimokawa 		reg |= 1 << 6;
471d0fd7bc6SHidetoshi Shimokawa 		fwphy_wrdata(sc, 4, reg);
472d0fd7bc6SHidetoshi Shimokawa 		reg = fwphy_rddata(sc, 4);
473d0fd7bc6SHidetoshi Shimokawa 	}
474d0fd7bc6SHidetoshi Shimokawa 	return 0;
475d0fd7bc6SHidetoshi Shimokawa }
476d0fd7bc6SHidetoshi Shimokawa 
477d0fd7bc6SHidetoshi Shimokawa 
478d0fd7bc6SHidetoshi Shimokawa void
479d0fd7bc6SHidetoshi Shimokawa fwohci_reset(struct fwohci_softc *sc, device_t dev)
480d0fd7bc6SHidetoshi Shimokawa {
48194b6f028SHidetoshi Shimokawa 	int i, max_rec, speed;
4823c60ba66SKatsushi Kobayashi 	u_int32_t reg, reg2;
4833c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
484d0fd7bc6SHidetoshi Shimokawa 
485d0fd7bc6SHidetoshi Shimokawa 	/* Disable interrupt */
486d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_INTMASKCLR, ~0);
487d0fd7bc6SHidetoshi Shimokawa 
488d0fd7bc6SHidetoshi Shimokawa 	/* Now stopping all DMA channel */
489d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN);
490d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN);
491d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
492d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
493d0fd7bc6SHidetoshi Shimokawa 
494d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_IR_MASKCLR, ~0);
495d0fd7bc6SHidetoshi Shimokawa 	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
496d0fd7bc6SHidetoshi Shimokawa 		OWRITE(sc,  OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN);
497d0fd7bc6SHidetoshi Shimokawa 		OWRITE(sc,  OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN);
498d0fd7bc6SHidetoshi Shimokawa 	}
499d0fd7bc6SHidetoshi Shimokawa 
500d0fd7bc6SHidetoshi Shimokawa 	/* FLUSH FIFO and reset Transmitter/Reciever */
501d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET);
502d0fd7bc6SHidetoshi Shimokawa 	if (bootverbose)
503d0fd7bc6SHidetoshi Shimokawa 		device_printf(dev, "resetting OHCI...");
504d0fd7bc6SHidetoshi Shimokawa 	i = 0;
505d0fd7bc6SHidetoshi Shimokawa 	while(OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_RESET) {
506d0fd7bc6SHidetoshi Shimokawa 		if (i++ > 100) break;
507d0fd7bc6SHidetoshi Shimokawa 		DELAY(1000);
508d0fd7bc6SHidetoshi Shimokawa 	}
509d0fd7bc6SHidetoshi Shimokawa 	if (bootverbose)
510d0fd7bc6SHidetoshi Shimokawa 		printf("done (loop=%d)\n", i);
511d0fd7bc6SHidetoshi Shimokawa 
51294b6f028SHidetoshi Shimokawa 	/* Probe phy */
51394b6f028SHidetoshi Shimokawa 	fwohci_probe_phy(sc, dev);
51494b6f028SHidetoshi Shimokawa 
51594b6f028SHidetoshi Shimokawa 	/* Probe link */
516d0fd7bc6SHidetoshi Shimokawa 	reg = OREAD(sc,  OHCI_BUS_OPT);
517d0fd7bc6SHidetoshi Shimokawa 	reg2 = reg | OHCI_BUSFNC;
51894b6f028SHidetoshi Shimokawa 	max_rec = (reg & 0x0000f000) >> 12;
51994b6f028SHidetoshi Shimokawa 	speed = (reg & 0x00000007);
52094b6f028SHidetoshi Shimokawa 	device_printf(dev, "Link %s, max_rec %d bytes.\n",
52194b6f028SHidetoshi Shimokawa 			linkspeed[speed], MAXREC(max_rec));
52294b6f028SHidetoshi Shimokawa 	/* XXX fix max_rec */
52394b6f028SHidetoshi Shimokawa 	sc->fc.maxrec = sc->fc.speed + 8;
52494b6f028SHidetoshi Shimokawa 	if (max_rec != sc->fc.maxrec) {
52594b6f028SHidetoshi Shimokawa 		reg2 = (reg2 & 0xffff0fff) | (sc->fc.maxrec << 12);
52694b6f028SHidetoshi Shimokawa 		device_printf(dev, "max_rec %d -> %d\n",
52794b6f028SHidetoshi Shimokawa 				MAXREC(max_rec), MAXREC(sc->fc.maxrec));
52894b6f028SHidetoshi Shimokawa 	}
529d0fd7bc6SHidetoshi Shimokawa 	if (bootverbose)
530d0fd7bc6SHidetoshi Shimokawa 		device_printf(dev, "BUS_OPT 0x%x -> 0x%x\n", reg, reg2);
531d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_BUS_OPT, reg2);
532d0fd7bc6SHidetoshi Shimokawa 
53394b6f028SHidetoshi Shimokawa 	/* Initialize registers */
534d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_CROMHDR, sc->fc.config_rom[0]);
535d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_CROMPTR, vtophys(&sc->fc.config_rom[0]));
536d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_BIGEND);
537d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_POSTWR);
538d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_SID_BUF, vtophys(sc->fc.sid_buf));
539d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_SID);
540d0fd7bc6SHidetoshi Shimokawa 	fw_busreset(&sc->fc);
5419339321dSHidetoshi Shimokawa 
54294b6f028SHidetoshi Shimokawa 	/* Enable link */
54394b6f028SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LINKEN);
54494b6f028SHidetoshi Shimokawa 
54594b6f028SHidetoshi Shimokawa 	/* Force to start async RX DMA */
5469339321dSHidetoshi Shimokawa 	sc->arrq.xferq.flag &= ~FWXFERQ_RUNNING;
5479339321dSHidetoshi Shimokawa 	sc->arrs.xferq.flag &= ~FWXFERQ_RUNNING;
548d0fd7bc6SHidetoshi Shimokawa 	fwohci_rx_enable(sc, &sc->arrq);
549d0fd7bc6SHidetoshi Shimokawa 	fwohci_rx_enable(sc, &sc->arrs);
550d0fd7bc6SHidetoshi Shimokawa 
55194b6f028SHidetoshi Shimokawa 	/* Initialize async TX */
55294b6f028SHidetoshi Shimokawa 	OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD);
55394b6f028SHidetoshi Shimokawa 	OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD);
55494b6f028SHidetoshi Shimokawa 	/* AT Retries */
55594b6f028SHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_RETRY,
55694b6f028SHidetoshi Shimokawa 		/* CycleLimit   PhyRespRetries ATRespRetries ATReqRetries */
55794b6f028SHidetoshi Shimokawa 		(0xffff << 16 ) | (0x0f << 8) | (0x0f << 4) | 0x0f) ;
558d0fd7bc6SHidetoshi Shimokawa 	for( i = 0, db_tr = sc->atrq.top; i < sc->atrq.ndb ;
559d0fd7bc6SHidetoshi Shimokawa 				i ++, db_tr = STAILQ_NEXT(db_tr, link)){
560d0fd7bc6SHidetoshi Shimokawa 		db_tr->xfer = NULL;
561d0fd7bc6SHidetoshi Shimokawa 	}
562d0fd7bc6SHidetoshi Shimokawa 	for( i = 0, db_tr = sc->atrs.top; i < sc->atrs.ndb ;
563d0fd7bc6SHidetoshi Shimokawa 				i ++, db_tr = STAILQ_NEXT(db_tr, link)){
564d0fd7bc6SHidetoshi Shimokawa 		db_tr->xfer = NULL;
565d0fd7bc6SHidetoshi Shimokawa 	}
566d0fd7bc6SHidetoshi Shimokawa 
56794b6f028SHidetoshi Shimokawa 
56894b6f028SHidetoshi Shimokawa 	/* Enable interrupt */
569d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_INTMASK,
570d0fd7bc6SHidetoshi Shimokawa 			OHCI_INT_ERR  | OHCI_INT_PHY_SID
571d0fd7bc6SHidetoshi Shimokawa 			| OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS
572d0fd7bc6SHidetoshi Shimokawa 			| OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS
573d0fd7bc6SHidetoshi Shimokawa 			| OHCI_INT_PHY_BUS_R | OHCI_INT_PW_ERR);
574d0fd7bc6SHidetoshi Shimokawa 	fwohci_set_intr(&sc->fc, 1);
575d0fd7bc6SHidetoshi Shimokawa 
576d0fd7bc6SHidetoshi Shimokawa }
577d0fd7bc6SHidetoshi Shimokawa 
578d0fd7bc6SHidetoshi Shimokawa int
579d0fd7bc6SHidetoshi Shimokawa fwohci_init(struct fwohci_softc *sc, device_t dev)
580d0fd7bc6SHidetoshi Shimokawa {
581d0fd7bc6SHidetoshi Shimokawa 	int i;
582d0fd7bc6SHidetoshi Shimokawa 	u_int32_t reg;
583c547b896SHidetoshi Shimokawa 	u_int8_t ui[8];
5843c60ba66SKatsushi Kobayashi 
5853c60ba66SKatsushi Kobayashi 	reg = OREAD(sc, OHCI_VERSION);
5863c60ba66SKatsushi Kobayashi 	device_printf(dev, "OHCI version %x.%x (ROM=%d)\n",
5873c60ba66SKatsushi Kobayashi 			(reg>>16) & 0xff, reg & 0xff, (reg>>24) & 1);
5883c60ba66SKatsushi Kobayashi 
5897054e848SHidetoshi Shimokawa /* Available Isochrounous DMA channel probe */
5907054e848SHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_MASK, 0xffffffff);
5917054e848SHidetoshi Shimokawa 	OWRITE(sc, OHCI_IR_MASK, 0xffffffff);
5927054e848SHidetoshi Shimokawa 	reg = OREAD(sc, OHCI_IT_MASK) & OREAD(sc, OHCI_IR_MASK);
5937054e848SHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_MASKCLR, 0xffffffff);
5947054e848SHidetoshi Shimokawa 	OWRITE(sc, OHCI_IR_MASKCLR, 0xffffffff);
5957054e848SHidetoshi Shimokawa 	for (i = 0; i < 0x20; i++)
5967054e848SHidetoshi Shimokawa 		if ((reg & (1 << i)) == 0)
5977054e848SHidetoshi Shimokawa 			break;
5983c60ba66SKatsushi Kobayashi 	sc->fc.nisodma = i;
5993c60ba66SKatsushi Kobayashi 	device_printf(dev, "No. of Isochronous channel is %d.\n", i);
6003c60ba66SKatsushi Kobayashi 
6013c60ba66SKatsushi Kobayashi 	sc->fc.arq = &sc->arrq.xferq;
6023c60ba66SKatsushi Kobayashi 	sc->fc.ars = &sc->arrs.xferq;
6033c60ba66SKatsushi Kobayashi 	sc->fc.atq = &sc->atrq.xferq;
6043c60ba66SKatsushi Kobayashi 	sc->fc.ats = &sc->atrs.xferq;
6053c60ba66SKatsushi Kobayashi 
6063c60ba66SKatsushi Kobayashi 	sc->arrq.xferq.start = NULL;
6073c60ba66SKatsushi Kobayashi 	sc->arrs.xferq.start = NULL;
6083c60ba66SKatsushi Kobayashi 	sc->atrq.xferq.start = fwohci_start_atq;
6093c60ba66SKatsushi Kobayashi 	sc->atrs.xferq.start = fwohci_start_ats;
6103c60ba66SKatsushi Kobayashi 
6113c60ba66SKatsushi Kobayashi 	sc->arrq.xferq.drain = NULL;
6123c60ba66SKatsushi Kobayashi 	sc->arrs.xferq.drain = NULL;
6133c60ba66SKatsushi Kobayashi 	sc->atrq.xferq.drain = fwohci_drain_atq;
6143c60ba66SKatsushi Kobayashi 	sc->atrs.xferq.drain = fwohci_drain_ats;
6153c60ba66SKatsushi Kobayashi 
6163c60ba66SKatsushi Kobayashi 	sc->arrq.ndesc = 1;
6173c60ba66SKatsushi Kobayashi 	sc->arrs.ndesc = 1;
618d6105b60SHidetoshi Shimokawa 	sc->atrq.ndesc = 6;	/* equal to maximum of mbuf chains */
619d6105b60SHidetoshi Shimokawa 	sc->atrs.ndesc = 6 / 2;
6203c60ba66SKatsushi Kobayashi 
6213c60ba66SKatsushi Kobayashi 	sc->arrq.ndb = NDB;
6223c60ba66SKatsushi Kobayashi 	sc->arrs.ndb = NDB / 2;
6233c60ba66SKatsushi Kobayashi 	sc->atrq.ndb = NDB;
6243c60ba66SKatsushi Kobayashi 	sc->atrs.ndb = NDB / 2;
6253c60ba66SKatsushi Kobayashi 
6263c60ba66SKatsushi Kobayashi 	sc->arrq.dummy = NULL;
6273c60ba66SKatsushi Kobayashi 	sc->arrs.dummy = NULL;
6283c60ba66SKatsushi Kobayashi 	sc->atrq.dummy = NULL;
6293c60ba66SKatsushi Kobayashi 	sc->atrs.dummy = NULL;
6303c60ba66SKatsushi Kobayashi 	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
6313c60ba66SKatsushi Kobayashi 		sc->fc.it[i] = &sc->it[i].xferq;
6323c60ba66SKatsushi Kobayashi 		sc->fc.ir[i] = &sc->ir[i].xferq;
6333c60ba66SKatsushi Kobayashi 		sc->it[i].ndb = 0;
6343c60ba66SKatsushi Kobayashi 		sc->ir[i].ndb = 0;
6353c60ba66SKatsushi Kobayashi 	}
6363c60ba66SKatsushi Kobayashi 
6373c60ba66SKatsushi Kobayashi 	sc->fc.tcode = tinfo;
6383c60ba66SKatsushi Kobayashi 
6395166f1dfSHidetoshi Shimokawa 	sc->cromptr = (u_int32_t *) malloc(CROMSIZE * 2, M_FW, M_NOWAIT);
6403c60ba66SKatsushi Kobayashi 
6413c60ba66SKatsushi Kobayashi 	if(sc->cromptr == NULL){
6421f2361f8SHidetoshi Shimokawa 		device_printf(dev, "cromptr alloc failed.");
6433c60ba66SKatsushi Kobayashi 		return ENOMEM;
6443c60ba66SKatsushi Kobayashi 	}
6453c60ba66SKatsushi Kobayashi 	sc->fc.dev = dev;
6463c60ba66SKatsushi Kobayashi 	sc->fc.config_rom = &(sc->cromptr[CROMSIZE/4]);
6473c60ba66SKatsushi Kobayashi 
6483c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[1] = 0x31333934;
6493c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[2] = 0xf000a002;
6503c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[3] = OREAD(sc, OHCI_EUID_HI);
6513c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[4] = OREAD(sc, OHCI_EUID_LO);
6523c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[5] = 0;
6533c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[0] = (4 << 24) | (5 << 16);
6543c60ba66SKatsushi Kobayashi 
6553c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[0] |= fw_crc16(&sc->fc.config_rom[1], 5*4);
6563c60ba66SKatsushi Kobayashi 
6573c60ba66SKatsushi Kobayashi 
6583c60ba66SKatsushi Kobayashi /* SID recieve buffer must allign 2^11 */
6593c60ba66SKatsushi Kobayashi #define	OHCI_SIDSIZE	(1 << 11)
6605166f1dfSHidetoshi Shimokawa 	sc->fc.sid_buf = (u_int32_t *) malloc(OHCI_SIDSIZE, M_FW, M_NOWAIT);
6611f2361f8SHidetoshi Shimokawa 	if (sc->fc.sid_buf == NULL) {
6621f2361f8SHidetoshi Shimokawa 		device_printf(dev, "sid_buf alloc failed.\n");
6631f2361f8SHidetoshi Shimokawa 		return ENOMEM;
6641f2361f8SHidetoshi Shimokawa 	}
665878db892SHidetoshi Shimokawa 	if (((vm_offset_t) sc->fc.sid_buf & (OHCI_SIDSIZE - 1)) != 0) {
66616e0f484SHidetoshi Shimokawa 		device_printf(dev, "sid_buf(%p) not aligned.\n",
66716e0f484SHidetoshi Shimokawa 							sc->fc.sid_buf);
66816e0f484SHidetoshi Shimokawa 		return ENOMEM;
66916e0f484SHidetoshi Shimokawa 	}
6703c60ba66SKatsushi Kobayashi 
6713c60ba66SKatsushi Kobayashi 	fwohci_db_init(&sc->arrq);
6721f2361f8SHidetoshi Shimokawa 	if ((sc->arrq.flags & FWOHCI_DBCH_INIT) == 0)
6731f2361f8SHidetoshi Shimokawa 		return ENOMEM;
6741f2361f8SHidetoshi Shimokawa 
6753c60ba66SKatsushi Kobayashi 	fwohci_db_init(&sc->arrs);
6761f2361f8SHidetoshi Shimokawa 	if ((sc->arrs.flags & FWOHCI_DBCH_INIT) == 0)
6771f2361f8SHidetoshi Shimokawa 		return ENOMEM;
6783c60ba66SKatsushi Kobayashi 
6793c60ba66SKatsushi Kobayashi 	fwohci_db_init(&sc->atrq);
6801f2361f8SHidetoshi Shimokawa 	if ((sc->atrq.flags & FWOHCI_DBCH_INIT) == 0)
6811f2361f8SHidetoshi Shimokawa 		return ENOMEM;
6821f2361f8SHidetoshi Shimokawa 
6833c60ba66SKatsushi Kobayashi 	fwohci_db_init(&sc->atrs);
6841f2361f8SHidetoshi Shimokawa 	if ((sc->atrs.flags & FWOHCI_DBCH_INIT) == 0)
6851f2361f8SHidetoshi Shimokawa 		return ENOMEM;
6863c60ba66SKatsushi Kobayashi 
687c547b896SHidetoshi Shimokawa 	sc->fc.eui.hi = OREAD(sc, FWOHCIGUID_H);
688c547b896SHidetoshi Shimokawa 	sc->fc.eui.lo = OREAD(sc, FWOHCIGUID_L);
689c547b896SHidetoshi Shimokawa 	for( i = 0 ; i < 8 ; i ++)
690c547b896SHidetoshi Shimokawa 		ui[i] = FW_EUI64_BYTE(&sc->fc.eui,i);
6913c60ba66SKatsushi Kobayashi 	device_printf(dev, "EUI64 %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n",
692c547b896SHidetoshi Shimokawa 		ui[0], ui[1], ui[2], ui[3], ui[4], ui[5], ui[6], ui[7]);
693c547b896SHidetoshi Shimokawa 
6943c60ba66SKatsushi Kobayashi 	sc->fc.ioctl = fwohci_ioctl;
6953c60ba66SKatsushi Kobayashi 	sc->fc.cyctimer = fwohci_cyctimer;
6963c60ba66SKatsushi Kobayashi 	sc->fc.set_bmr = fwohci_set_bus_manager;
6973c60ba66SKatsushi Kobayashi 	sc->fc.ibr = fwohci_ibr;
6983c60ba66SKatsushi Kobayashi 	sc->fc.irx_enable = fwohci_irx_enable;
6993c60ba66SKatsushi Kobayashi 	sc->fc.irx_disable = fwohci_irx_disable;
7003c60ba66SKatsushi Kobayashi 
7013c60ba66SKatsushi Kobayashi 	sc->fc.itx_enable = fwohci_itxbuf_enable;
7023c60ba66SKatsushi Kobayashi 	sc->fc.itx_disable = fwohci_itx_disable;
7033c60ba66SKatsushi Kobayashi 	sc->fc.irx_post = fwohci_irx_post;
7043c60ba66SKatsushi Kobayashi 	sc->fc.itx_post = NULL;
7053c60ba66SKatsushi Kobayashi 	sc->fc.timeout = fwohci_timeout;
7063c60ba66SKatsushi Kobayashi 	sc->fc.poll = fwohci_poll;
7073c60ba66SKatsushi Kobayashi 	sc->fc.set_intr = fwohci_set_intr;
708c572b810SHidetoshi Shimokawa 
709d0fd7bc6SHidetoshi Shimokawa 	fw_init(&sc->fc);
710d0fd7bc6SHidetoshi Shimokawa 	fwohci_reset(sc, dev);
7113c60ba66SKatsushi Kobayashi 
712d0fd7bc6SHidetoshi Shimokawa 	return 0;
7133c60ba66SKatsushi Kobayashi }
714c572b810SHidetoshi Shimokawa 
715c572b810SHidetoshi Shimokawa void
716c572b810SHidetoshi Shimokawa fwohci_timeout(void *arg)
7173c60ba66SKatsushi Kobayashi {
7183c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc;
7193c60ba66SKatsushi Kobayashi 
7203c60ba66SKatsushi Kobayashi 	sc = (struct fwohci_softc *)arg;
7210981f5f0SHidetoshi Shimokawa 	callout_reset(&sc->fc.timeout_callout, FW_XFERTIMEOUT * hz * 10,
7220981f5f0SHidetoshi Shimokawa 			(void *)fwohci_timeout, (void *)sc);
7233c60ba66SKatsushi Kobayashi }
724c572b810SHidetoshi Shimokawa 
725c572b810SHidetoshi Shimokawa u_int32_t
726c572b810SHidetoshi Shimokawa fwohci_cyctimer(struct firewire_comm *fc)
7273c60ba66SKatsushi Kobayashi {
7283c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
7293c60ba66SKatsushi Kobayashi 	return(OREAD(sc, OHCI_CYCLETIMER));
7303c60ba66SKatsushi Kobayashi }
7313c60ba66SKatsushi Kobayashi 
7321f2361f8SHidetoshi Shimokawa int
7331f2361f8SHidetoshi Shimokawa fwohci_detach(struct fwohci_softc *sc, device_t dev)
7341f2361f8SHidetoshi Shimokawa {
7351f2361f8SHidetoshi Shimokawa 	int i;
7361f2361f8SHidetoshi Shimokawa 
7371f2361f8SHidetoshi Shimokawa 	if (sc->fc.sid_buf != NULL)
7385166f1dfSHidetoshi Shimokawa 		free((void *)(uintptr_t)sc->fc.sid_buf, M_FW);
7391f2361f8SHidetoshi Shimokawa 	if (sc->cromptr != NULL)
7405166f1dfSHidetoshi Shimokawa 		free((void *)sc->cromptr, M_FW);
7411f2361f8SHidetoshi Shimokawa 
7421f2361f8SHidetoshi Shimokawa 	fwohci_db_free(&sc->arrq);
7431f2361f8SHidetoshi Shimokawa 	fwohci_db_free(&sc->arrs);
7441f2361f8SHidetoshi Shimokawa 
7451f2361f8SHidetoshi Shimokawa 	fwohci_db_free(&sc->atrq);
7461f2361f8SHidetoshi Shimokawa 	fwohci_db_free(&sc->atrs);
7471f2361f8SHidetoshi Shimokawa 
7481f2361f8SHidetoshi Shimokawa 	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
7491f2361f8SHidetoshi Shimokawa 		fwohci_db_free(&sc->it[i]);
7501f2361f8SHidetoshi Shimokawa 		fwohci_db_free(&sc->ir[i]);
7511f2361f8SHidetoshi Shimokawa 	}
7521f2361f8SHidetoshi Shimokawa 
7531f2361f8SHidetoshi Shimokawa 	return 0;
7541f2361f8SHidetoshi Shimokawa }
7551f2361f8SHidetoshi Shimokawa 
756d6105b60SHidetoshi Shimokawa #define LAST_DB(dbtr, db) do {						\
757d6105b60SHidetoshi Shimokawa 	struct fwohcidb_tr *_dbtr = (dbtr);				\
758d6105b60SHidetoshi Shimokawa 	int _cnt = _dbtr->dbcnt;					\
759d6105b60SHidetoshi Shimokawa 	db = &_dbtr->db[ (_cnt > 2) ? (_cnt -1) : 0];			\
760d6105b60SHidetoshi Shimokawa } while (0)
761d6105b60SHidetoshi Shimokawa 
762c572b810SHidetoshi Shimokawa static void
763c572b810SHidetoshi Shimokawa fwohci_start(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
7643c60ba66SKatsushi Kobayashi {
7653c60ba66SKatsushi Kobayashi 	int i, s;
7663c60ba66SKatsushi Kobayashi 	int tcode, hdr_len, hdr_off, len;
7673c60ba66SKatsushi Kobayashi 	int fsegment = -1;
7683c60ba66SKatsushi Kobayashi 	u_int32_t off;
7693c60ba66SKatsushi Kobayashi 	struct fw_xfer *xfer;
7703c60ba66SKatsushi Kobayashi 	struct fw_pkt *fp;
7713c60ba66SKatsushi Kobayashi 	volatile struct fwohci_txpkthdr *ohcifp;
7723c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
7733c60ba66SKatsushi Kobayashi 	volatile struct fwohcidb *db;
7743c60ba66SKatsushi Kobayashi 	struct mbuf *m;
7753c60ba66SKatsushi Kobayashi 	struct tcode_info *info;
776d6105b60SHidetoshi Shimokawa 	static int maxdesc=0;
7773c60ba66SKatsushi Kobayashi 
7783c60ba66SKatsushi Kobayashi 	if(&sc->atrq == dbch){
7793c60ba66SKatsushi Kobayashi 		off = OHCI_ATQOFF;
7803c60ba66SKatsushi Kobayashi 	}else if(&sc->atrs == dbch){
7813c60ba66SKatsushi Kobayashi 		off = OHCI_ATSOFF;
7823c60ba66SKatsushi Kobayashi 	}else{
7833c60ba66SKatsushi Kobayashi 		return;
7843c60ba66SKatsushi Kobayashi 	}
7853c60ba66SKatsushi Kobayashi 
7863c60ba66SKatsushi Kobayashi 	if (dbch->flags & FWOHCI_DBCH_FULL)
7873c60ba66SKatsushi Kobayashi 		return;
7883c60ba66SKatsushi Kobayashi 
7893c60ba66SKatsushi Kobayashi 	s = splfw();
7903c60ba66SKatsushi Kobayashi 	db_tr = dbch->top;
7913c60ba66SKatsushi Kobayashi txloop:
7923c60ba66SKatsushi Kobayashi 	xfer = STAILQ_FIRST(&dbch->xferq.q);
7933c60ba66SKatsushi Kobayashi 	if(xfer == NULL){
7943c60ba66SKatsushi Kobayashi 		goto kick;
7953c60ba66SKatsushi Kobayashi 	}
7963c60ba66SKatsushi Kobayashi 	if(dbch->xferq.queued == 0 ){
7973c60ba66SKatsushi Kobayashi 		device_printf(sc->fc.dev, "TX queue empty\n");
7983c60ba66SKatsushi Kobayashi 	}
7993c60ba66SKatsushi Kobayashi 	STAILQ_REMOVE_HEAD(&dbch->xferq.q, link);
8003c60ba66SKatsushi Kobayashi 	db_tr->xfer = xfer;
8013c60ba66SKatsushi Kobayashi 	xfer->state = FWXF_START;
8023c60ba66SKatsushi Kobayashi 	dbch->xferq.packets++;
8033c60ba66SKatsushi Kobayashi 
8043c60ba66SKatsushi Kobayashi 	fp = (struct fw_pkt *)(xfer->send.buf + xfer->send.off);
8053c60ba66SKatsushi Kobayashi 	tcode = fp->mode.common.tcode;
8063c60ba66SKatsushi Kobayashi 
8073c60ba66SKatsushi Kobayashi 	ohcifp = (volatile struct fwohci_txpkthdr *) db_tr->db[1].db.immed;
8083c60ba66SKatsushi Kobayashi 	info = &tinfo[tcode];
8093c60ba66SKatsushi Kobayashi 	hdr_len = hdr_off = info->hdr_len;
8103c60ba66SKatsushi Kobayashi 	/* fw_asyreq must pass valid send.len */
8113c60ba66SKatsushi Kobayashi 	len = xfer->send.len;
8123c60ba66SKatsushi Kobayashi 	for( i = 0 ; i < hdr_off ; i+= 4){
8133c60ba66SKatsushi Kobayashi 		ohcifp->mode.ld[i/4] = ntohl(fp->mode.ld[i/4]);
8143c60ba66SKatsushi Kobayashi 	}
8153c60ba66SKatsushi Kobayashi 	ohcifp->mode.common.spd = xfer->spd;
8163c60ba66SKatsushi Kobayashi 	if (tcode == FWTCODE_STREAM ){
8173c60ba66SKatsushi Kobayashi 		hdr_len = 8;
8183c60ba66SKatsushi Kobayashi 		ohcifp->mode.stream.len = ntohs(fp->mode.stream.len);
8193c60ba66SKatsushi Kobayashi 	} else if (tcode == FWTCODE_PHY) {
8203c60ba66SKatsushi Kobayashi 		hdr_len = 12;
8213c60ba66SKatsushi Kobayashi 		ohcifp->mode.ld[1] = ntohl(fp->mode.ld[1]);
8223c60ba66SKatsushi Kobayashi 		ohcifp->mode.ld[2] = ntohl(fp->mode.ld[2]);
8233c60ba66SKatsushi Kobayashi 		ohcifp->mode.common.spd = 0;
8243c60ba66SKatsushi Kobayashi 		ohcifp->mode.common.tcode = FWOHCITCODE_PHY;
8253c60ba66SKatsushi Kobayashi 	} else {
8263c60ba66SKatsushi Kobayashi 		ohcifp->mode.asycomm.dst = ntohs(fp->mode.hdr.dst);
8273c60ba66SKatsushi Kobayashi 		ohcifp->mode.asycomm.srcbus = OHCI_ASYSRCBUS;
8283c60ba66SKatsushi Kobayashi 		ohcifp->mode.asycomm.tlrt |= FWRETRY_X;
8293c60ba66SKatsushi Kobayashi 	}
8303c60ba66SKatsushi Kobayashi 	db = &db_tr->db[0];
83153f1eb86SHidetoshi Shimokawa  	db->db.desc.control = OHCI_OUTPUT_MORE | OHCI_KEY_ST2;
83253f1eb86SHidetoshi Shimokawa 	db->db.desc.reqcount = hdr_len;
8333c60ba66SKatsushi Kobayashi  	db->db.desc.status = 0;
8343c60ba66SKatsushi Kobayashi /* Specify bound timer of asy. responce */
8353c60ba66SKatsushi Kobayashi 	if(&sc->atrs == dbch){
8363c60ba66SKatsushi Kobayashi  		db->db.desc.count
8373c60ba66SKatsushi Kobayashi 			 = (OREAD(sc, OHCI_CYCLETIMER) >> 12) + (1 << 13);
8383c60ba66SKatsushi Kobayashi 	}
8393c60ba66SKatsushi Kobayashi 
8403c60ba66SKatsushi Kobayashi 	db_tr->dbcnt = 2;
8413c60ba66SKatsushi Kobayashi 	db = &db_tr->db[db_tr->dbcnt];
8423c60ba66SKatsushi Kobayashi 	if(len > hdr_off){
8433c60ba66SKatsushi Kobayashi 		if (xfer->mbuf == NULL) {
8443c60ba66SKatsushi Kobayashi 			db->db.desc.addr
8453c60ba66SKatsushi Kobayashi 				= vtophys(xfer->send.buf + xfer->send.off) + hdr_off;
84653f1eb86SHidetoshi Shimokawa 			db->db.desc.control = OHCI_OUTPUT_MORE;
84753f1eb86SHidetoshi Shimokawa 			db->db.desc.reqcount = len - hdr_off;
8483c60ba66SKatsushi Kobayashi  			db->db.desc.status = 0;
8493c60ba66SKatsushi Kobayashi 
8503c60ba66SKatsushi Kobayashi 			db_tr->dbcnt++;
8513c60ba66SKatsushi Kobayashi 		} else {
8525a7ba74dSHidetoshi Shimokawa 			int mchain=0;
8533c60ba66SKatsushi Kobayashi 			/* XXX we assume mbuf chain is shorter than ndesc */
854d6105b60SHidetoshi Shimokawa 			for (m = xfer->mbuf; m != NULL; m = m->m_next) {
855d6105b60SHidetoshi Shimokawa 				if (m->m_len == 0)
8565a7ba74dSHidetoshi Shimokawa 					/* unrecoverable error could occur. */
857d6105b60SHidetoshi Shimokawa 					continue;
8585a7ba74dSHidetoshi Shimokawa 				mchain++;
8595a7ba74dSHidetoshi Shimokawa 				if (db_tr->dbcnt >= dbch->ndesc)
8605a7ba74dSHidetoshi Shimokawa 					continue;
8613c60ba66SKatsushi Kobayashi 				db->db.desc.addr
8623c60ba66SKatsushi Kobayashi 					= vtophys(mtod(m, caddr_t));
86353f1eb86SHidetoshi Shimokawa 				db->db.desc.control = OHCI_OUTPUT_MORE;
86453f1eb86SHidetoshi Shimokawa 				db->db.desc.reqcount = m->m_len;
8653c60ba66SKatsushi Kobayashi  				db->db.desc.status = 0;
8663c60ba66SKatsushi Kobayashi 				db++;
8673c60ba66SKatsushi Kobayashi 				db_tr->dbcnt++;
8683c60ba66SKatsushi Kobayashi 			}
8695a7ba74dSHidetoshi Shimokawa 			if (mchain > dbch->ndesc - 2)
8705a7ba74dSHidetoshi Shimokawa 				device_printf(sc->fc.dev,
8715a7ba74dSHidetoshi Shimokawa 					"dbch->ndesc(%d) is too small for"
8725a7ba74dSHidetoshi Shimokawa 					" mbuf chain(%d), trancated.\n",
8735a7ba74dSHidetoshi Shimokawa 					dbch->ndesc, mchain);
8743c60ba66SKatsushi Kobayashi 		}
875d6105b60SHidetoshi Shimokawa 	}
876d6105b60SHidetoshi Shimokawa 	if (maxdesc < db_tr->dbcnt) {
877d6105b60SHidetoshi Shimokawa 		maxdesc = db_tr->dbcnt;
878d6105b60SHidetoshi Shimokawa 		if (bootverbose)
879d6105b60SHidetoshi Shimokawa 			device_printf(sc->fc.dev, "maxdesc: %d\n", maxdesc);
880d6105b60SHidetoshi Shimokawa 	}
8813c60ba66SKatsushi Kobayashi 	/* last db */
8823c60ba66SKatsushi Kobayashi 	LAST_DB(db_tr, db);
88353f1eb86SHidetoshi Shimokawa  	db->db.desc.control |= OHCI_OUTPUT_LAST
8843c60ba66SKatsushi Kobayashi 			| OHCI_INTERRUPT_ALWAYS
8853c60ba66SKatsushi Kobayashi 			| OHCI_BRANCH_ALWAYS;
8863c60ba66SKatsushi Kobayashi  	db->db.desc.depend = vtophys(STAILQ_NEXT(db_tr, link)->db);
8873c60ba66SKatsushi Kobayashi 
8883c60ba66SKatsushi Kobayashi 	if(fsegment == -1 )
8893c60ba66SKatsushi Kobayashi 		fsegment = db_tr->dbcnt;
8903c60ba66SKatsushi Kobayashi 	if (dbch->pdb_tr != NULL) {
8913c60ba66SKatsushi Kobayashi 		LAST_DB(dbch->pdb_tr, db);
8923c60ba66SKatsushi Kobayashi  		db->db.desc.depend |= db_tr->dbcnt;
8933c60ba66SKatsushi Kobayashi 	}
8943c60ba66SKatsushi Kobayashi 	dbch->pdb_tr = db_tr;
8953c60ba66SKatsushi Kobayashi 	db_tr = STAILQ_NEXT(db_tr, link);
8963c60ba66SKatsushi Kobayashi 	if(db_tr != dbch->bottom){
8973c60ba66SKatsushi Kobayashi 		goto txloop;
8983c60ba66SKatsushi Kobayashi 	} else {
89917c3d42cSHidetoshi Shimokawa 		device_printf(sc->fc.dev, "fwohci_start: lack of db_trq\n");
9003c60ba66SKatsushi Kobayashi 		dbch->flags |= FWOHCI_DBCH_FULL;
9013c60ba66SKatsushi Kobayashi 	}
9023c60ba66SKatsushi Kobayashi kick:
9033c60ba66SKatsushi Kobayashi 	if (firewire_debug) printf("kick\n");
9043c60ba66SKatsushi Kobayashi 	/* kick asy q */
9053c60ba66SKatsushi Kobayashi 
9063c60ba66SKatsushi Kobayashi 	if(dbch->xferq.flag & FWXFERQ_RUNNING) {
9073c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE);
9083c60ba66SKatsushi Kobayashi 	} else {
90917c3d42cSHidetoshi Shimokawa 		if (bootverbose)
91017c3d42cSHidetoshi Shimokawa 			device_printf(sc->fc.dev, "start AT DMA status=%x\n",
9113c60ba66SKatsushi Kobayashi 					OREAD(sc, OHCI_DMACTL(off)));
9123c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_DMACMD(off), vtophys(dbch->top->db) | fsegment);
9133c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN);
9143c60ba66SKatsushi Kobayashi 		dbch->xferq.flag |= FWXFERQ_RUNNING;
9153c60ba66SKatsushi Kobayashi 	}
916c572b810SHidetoshi Shimokawa 
9173c60ba66SKatsushi Kobayashi 	dbch->top = db_tr;
9183c60ba66SKatsushi Kobayashi 	splx(s);
9193c60ba66SKatsushi Kobayashi 	return;
9203c60ba66SKatsushi Kobayashi }
921c572b810SHidetoshi Shimokawa 
922c572b810SHidetoshi Shimokawa static void
923c572b810SHidetoshi Shimokawa fwohci_drain_atq(struct firewire_comm *fc, struct fw_xfer *xfer)
9243c60ba66SKatsushi Kobayashi {
9253c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
9263c60ba66SKatsushi Kobayashi 	fwohci_drain(&sc->fc, xfer, &(sc->atrq));
9273c60ba66SKatsushi Kobayashi 	return;
9283c60ba66SKatsushi Kobayashi }
929c572b810SHidetoshi Shimokawa 
930c572b810SHidetoshi Shimokawa static void
931c572b810SHidetoshi Shimokawa fwohci_drain_ats(struct firewire_comm *fc, struct fw_xfer *xfer)
9323c60ba66SKatsushi Kobayashi {
9333c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
9343c60ba66SKatsushi Kobayashi 	fwohci_drain(&sc->fc, xfer, &(sc->atrs));
9353c60ba66SKatsushi Kobayashi 	return;
9363c60ba66SKatsushi Kobayashi }
937c572b810SHidetoshi Shimokawa 
938c572b810SHidetoshi Shimokawa static void
939c572b810SHidetoshi Shimokawa fwohci_start_atq(struct firewire_comm *fc)
9403c60ba66SKatsushi Kobayashi {
9413c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
9423c60ba66SKatsushi Kobayashi 	fwohci_start( sc, &(sc->atrq));
9433c60ba66SKatsushi Kobayashi 	return;
9443c60ba66SKatsushi Kobayashi }
945c572b810SHidetoshi Shimokawa 
946c572b810SHidetoshi Shimokawa static void
947c572b810SHidetoshi Shimokawa fwohci_start_ats(struct firewire_comm *fc)
9483c60ba66SKatsushi Kobayashi {
9493c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
9503c60ba66SKatsushi Kobayashi 	fwohci_start( sc, &(sc->atrs));
9513c60ba66SKatsushi Kobayashi 	return;
9523c60ba66SKatsushi Kobayashi }
953c572b810SHidetoshi Shimokawa 
954c572b810SHidetoshi Shimokawa void
955c572b810SHidetoshi Shimokawa fwohci_txd(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
9563c60ba66SKatsushi Kobayashi {
9573c60ba66SKatsushi Kobayashi 	int s, err = 0;
9583c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *tr;
9593c60ba66SKatsushi Kobayashi 	volatile struct fwohcidb *db;
9603c60ba66SKatsushi Kobayashi 	struct fw_xfer *xfer;
9613c60ba66SKatsushi Kobayashi 	u_int32_t off;
9623c60ba66SKatsushi Kobayashi 	u_int stat;
9633c60ba66SKatsushi Kobayashi 	int	packets;
9643c60ba66SKatsushi Kobayashi 	struct firewire_comm *fc = (struct firewire_comm *)sc;
9653c60ba66SKatsushi Kobayashi 	if(&sc->atrq == dbch){
9663c60ba66SKatsushi Kobayashi 		off = OHCI_ATQOFF;
9673c60ba66SKatsushi Kobayashi 	}else if(&sc->atrs == dbch){
9683c60ba66SKatsushi Kobayashi 		off = OHCI_ATSOFF;
9693c60ba66SKatsushi Kobayashi 	}else{
9703c60ba66SKatsushi Kobayashi 		return;
9713c60ba66SKatsushi Kobayashi 	}
9723c60ba66SKatsushi Kobayashi 	s = splfw();
9733c60ba66SKatsushi Kobayashi 	tr = dbch->bottom;
9743c60ba66SKatsushi Kobayashi 	packets = 0;
9753c60ba66SKatsushi Kobayashi 	while(dbch->xferq.queued > 0){
9763c60ba66SKatsushi Kobayashi 		LAST_DB(tr, db);
9773c60ba66SKatsushi Kobayashi 		if(!(db->db.desc.status & OHCI_CNTL_DMA_ACTIVE)){
9783c60ba66SKatsushi Kobayashi 			if (fc->status != FWBUSRESET)
9793c60ba66SKatsushi Kobayashi 				/* maybe out of order?? */
9803c60ba66SKatsushi Kobayashi 				goto out;
9813c60ba66SKatsushi Kobayashi 		}
9823c60ba66SKatsushi Kobayashi 		if(db->db.desc.status & OHCI_CNTL_DMA_DEAD) {
9833c60ba66SKatsushi Kobayashi #ifdef OHCI_DEBUG
9843c60ba66SKatsushi Kobayashi 			dump_dma(sc, ch);
9853c60ba66SKatsushi Kobayashi 			dump_db(sc, ch);
9863c60ba66SKatsushi Kobayashi #endif
9873c60ba66SKatsushi Kobayashi /* Stop DMA */
9883c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN);
9893c60ba66SKatsushi Kobayashi 			device_printf(sc->fc.dev, "force reset AT FIFO\n");
9903c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_LINKEN);
9913c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS | OHCI_HCC_LINKEN);
9923c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN);
9933c60ba66SKatsushi Kobayashi 		}
9943c60ba66SKatsushi Kobayashi 		stat = db->db.desc.status & FWOHCIEV_MASK;
9953c60ba66SKatsushi Kobayashi 		switch(stat){
9963c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKCOMPL:
9973c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKPEND:
9983c60ba66SKatsushi Kobayashi 			err = 0;
9993c60ba66SKatsushi Kobayashi 			break;
10003c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKBSA:
10013c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKBSB:
10023c60ba66SKatsushi Kobayashi 			device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]);
10033c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKBSX:
10043c60ba66SKatsushi Kobayashi 			err = EBUSY;
10053c60ba66SKatsushi Kobayashi 			break;
10063c60ba66SKatsushi Kobayashi 		case FWOHCIEV_FLUSHED:
10073c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKTARD:
10083c60ba66SKatsushi Kobayashi 			device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]);
10093c60ba66SKatsushi Kobayashi 			err = EAGAIN;
10103c60ba66SKatsushi Kobayashi 			break;
10113c60ba66SKatsushi Kobayashi 		case FWOHCIEV_MISSACK:
10123c60ba66SKatsushi Kobayashi 		case FWOHCIEV_UNDRRUN:
10133c60ba66SKatsushi Kobayashi 		case FWOHCIEV_OVRRUN:
10143c60ba66SKatsushi Kobayashi 		case FWOHCIEV_DESCERR:
10153c60ba66SKatsushi Kobayashi 		case FWOHCIEV_DTRDERR:
10163c60ba66SKatsushi Kobayashi 		case FWOHCIEV_TIMEOUT:
10173c60ba66SKatsushi Kobayashi 		case FWOHCIEV_TCODERR:
10183c60ba66SKatsushi Kobayashi 		case FWOHCIEV_UNKNOWN:
10193c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKDERR:
10203c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKTERR:
10213c60ba66SKatsushi Kobayashi 		default:
10223c60ba66SKatsushi Kobayashi 			device_printf(sc->fc.dev, "txd err=%2x %s\n",
10233c60ba66SKatsushi Kobayashi 							stat, fwohcicode[stat]);
10243c60ba66SKatsushi Kobayashi 			err = EINVAL;
10253c60ba66SKatsushi Kobayashi 			break;
10263c60ba66SKatsushi Kobayashi 		}
10273c60ba66SKatsushi Kobayashi 		if(tr->xfer != NULL){
10283c60ba66SKatsushi Kobayashi 			xfer = tr->xfer;
10293c60ba66SKatsushi Kobayashi 			xfer->state = FWXF_SENT;
10303c60ba66SKatsushi Kobayashi 			if(err == EBUSY && fc->status != FWBUSRESET){
10313c60ba66SKatsushi Kobayashi 				xfer->state = FWXF_BUSY;
10323c60ba66SKatsushi Kobayashi 				switch(xfer->act_type){
10333c60ba66SKatsushi Kobayashi 				case FWACT_XFER:
10343c60ba66SKatsushi Kobayashi 					xfer->resp = err;
10353c60ba66SKatsushi Kobayashi 					if(xfer->retry_req != NULL){
10363c60ba66SKatsushi Kobayashi 						xfer->retry_req(xfer);
10373c60ba66SKatsushi Kobayashi 					}
10383c60ba66SKatsushi Kobayashi 					break;
10393c60ba66SKatsushi Kobayashi 				default:
10403c60ba66SKatsushi Kobayashi 					break;
10413c60ba66SKatsushi Kobayashi 				}
10423c60ba66SKatsushi Kobayashi 			} else if( stat != FWOHCIEV_ACKPEND){
10433c60ba66SKatsushi Kobayashi 				if (stat != FWOHCIEV_ACKCOMPL)
10443c60ba66SKatsushi Kobayashi 					xfer->state = FWXF_SENTERR;
10453c60ba66SKatsushi Kobayashi 				xfer->resp = err;
10463c60ba66SKatsushi Kobayashi 				switch(xfer->act_type){
10473c60ba66SKatsushi Kobayashi 				case FWACT_XFER:
10483c60ba66SKatsushi Kobayashi 					fw_xfer_done(xfer);
10493c60ba66SKatsushi Kobayashi 					break;
10503c60ba66SKatsushi Kobayashi 				default:
10513c60ba66SKatsushi Kobayashi 					break;
10523c60ba66SKatsushi Kobayashi 				}
10533c60ba66SKatsushi Kobayashi 			}
10543c60ba66SKatsushi Kobayashi 			dbch->xferq.queued --;
10553c60ba66SKatsushi Kobayashi 		}
10563c60ba66SKatsushi Kobayashi 		tr->xfer = NULL;
10573c60ba66SKatsushi Kobayashi 
10583c60ba66SKatsushi Kobayashi 		packets ++;
10593c60ba66SKatsushi Kobayashi 		tr = STAILQ_NEXT(tr, link);
10603c60ba66SKatsushi Kobayashi 		dbch->bottom = tr;
10613c60ba66SKatsushi Kobayashi 	}
10623c60ba66SKatsushi Kobayashi out:
10633c60ba66SKatsushi Kobayashi 	if ((dbch->flags & FWOHCI_DBCH_FULL) && packets > 0) {
10643c60ba66SKatsushi Kobayashi 		printf("make free slot\n");
10653c60ba66SKatsushi Kobayashi 		dbch->flags &= ~FWOHCI_DBCH_FULL;
10663c60ba66SKatsushi Kobayashi 		fwohci_start(sc, dbch);
10673c60ba66SKatsushi Kobayashi 	}
10683c60ba66SKatsushi Kobayashi 	splx(s);
10693c60ba66SKatsushi Kobayashi }
1070c572b810SHidetoshi Shimokawa 
1071c572b810SHidetoshi Shimokawa static void
1072c572b810SHidetoshi Shimokawa fwohci_drain(struct firewire_comm *fc, struct fw_xfer *xfer, struct fwohci_dbch *dbch)
10733c60ba66SKatsushi Kobayashi {
10743c60ba66SKatsushi Kobayashi 	int i, s;
10753c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *tr;
10763c60ba66SKatsushi Kobayashi 
10773c60ba66SKatsushi Kobayashi 	if(xfer->state != FWXF_START) return;
10783c60ba66SKatsushi Kobayashi 
10793c60ba66SKatsushi Kobayashi 	s = splfw();
10803c60ba66SKatsushi Kobayashi 	tr = dbch->bottom;
10813c60ba66SKatsushi Kobayashi 	for( i = 0 ; i <= dbch->xferq.queued  ; i ++){
10823c60ba66SKatsushi Kobayashi 		if(tr->xfer == xfer){
10833c60ba66SKatsushi Kobayashi 			s = splfw();
10843c60ba66SKatsushi Kobayashi 			tr->xfer = NULL;
10853c60ba66SKatsushi Kobayashi 			dbch->xferq.queued --;
10863c60ba66SKatsushi Kobayashi #if 1
10873c60ba66SKatsushi Kobayashi 			/* XXX */
10883c60ba66SKatsushi Kobayashi 			if (tr == dbch->bottom)
10893c60ba66SKatsushi Kobayashi 				dbch->bottom = STAILQ_NEXT(tr, link);
10903c60ba66SKatsushi Kobayashi #endif
10913c60ba66SKatsushi Kobayashi 			if (dbch->flags & FWOHCI_DBCH_FULL) {
10923c60ba66SKatsushi Kobayashi 				printf("fwohci_drain: make slot\n");
10933c60ba66SKatsushi Kobayashi 				dbch->flags &= ~FWOHCI_DBCH_FULL;
10943c60ba66SKatsushi Kobayashi 				fwohci_start((struct fwohci_softc *)fc, dbch);
10953c60ba66SKatsushi Kobayashi 			}
10963c60ba66SKatsushi Kobayashi 
10973c60ba66SKatsushi Kobayashi 			splx(s);
10983c60ba66SKatsushi Kobayashi 			break;
10993c60ba66SKatsushi Kobayashi 		}
11003c60ba66SKatsushi Kobayashi 		tr = STAILQ_NEXT(tr, link);
11013c60ba66SKatsushi Kobayashi 	}
11023c60ba66SKatsushi Kobayashi 	splx(s);
11033c60ba66SKatsushi Kobayashi 	return;
11043c60ba66SKatsushi Kobayashi }
11053c60ba66SKatsushi Kobayashi 
1106c572b810SHidetoshi Shimokawa static void
1107c572b810SHidetoshi Shimokawa fwohci_db_free(struct fwohci_dbch *dbch)
11083c60ba66SKatsushi Kobayashi {
11093c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
1110e2ad5d6eSHidetoshi Shimokawa 	int idb, i;
11113c60ba66SKatsushi Kobayashi 
11121f2361f8SHidetoshi Shimokawa 	if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
11131f2361f8SHidetoshi Shimokawa 		return;
11141f2361f8SHidetoshi Shimokawa 
11153c60ba66SKatsushi Kobayashi 	if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){
11163c60ba66SKatsushi Kobayashi 		for(db_tr = STAILQ_FIRST(&dbch->db_trq), idb = 0;
11173c60ba66SKatsushi Kobayashi 			idb < dbch->ndb;
11183c60ba66SKatsushi Kobayashi 			db_tr = STAILQ_NEXT(db_tr, link), idb++){
11191f2361f8SHidetoshi Shimokawa 			if (db_tr->buf != NULL) {
11205166f1dfSHidetoshi Shimokawa 				free(db_tr->buf, M_FW);
11213c60ba66SKatsushi Kobayashi 				db_tr->buf = NULL;
11223c60ba66SKatsushi Kobayashi 			}
11233c60ba66SKatsushi Kobayashi 		}
11241f2361f8SHidetoshi Shimokawa 	}
11253c60ba66SKatsushi Kobayashi 	dbch->ndb = 0;
11263c60ba66SKatsushi Kobayashi 	db_tr = STAILQ_FIRST(&dbch->db_trq);
1127e2ad5d6eSHidetoshi Shimokawa 	for (i = 0; i < dbch->npages; i++)
11285166f1dfSHidetoshi Shimokawa 		free(dbch->pages[i], M_FW);
11295166f1dfSHidetoshi Shimokawa 	free(db_tr, M_FW);
11303c60ba66SKatsushi Kobayashi 	STAILQ_INIT(&dbch->db_trq);
11311f2361f8SHidetoshi Shimokawa 	dbch->flags &= ~FWOHCI_DBCH_INIT;
11323c60ba66SKatsushi Kobayashi }
1133c572b810SHidetoshi Shimokawa 
1134c572b810SHidetoshi Shimokawa static void
1135c572b810SHidetoshi Shimokawa fwohci_db_init(struct fwohci_dbch *dbch)
11363c60ba66SKatsushi Kobayashi {
11373c60ba66SKatsushi Kobayashi 	int	idb;
11383c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
1139e2ad5d6eSHidetoshi Shimokawa 	int	ndbpp, i, j;
11409339321dSHidetoshi Shimokawa 
11419339321dSHidetoshi Shimokawa 	if ((dbch->flags & FWOHCI_DBCH_INIT) != 0)
11429339321dSHidetoshi Shimokawa 		goto out;
11439339321dSHidetoshi Shimokawa 
11443c60ba66SKatsushi Kobayashi 	/* allocate DB entries and attach one to each DMA channels */
11453c60ba66SKatsushi Kobayashi 	/* DB entry must start at 16 bytes bounary. */
11463c60ba66SKatsushi Kobayashi 	STAILQ_INIT(&dbch->db_trq);
11473c60ba66SKatsushi Kobayashi 	db_tr = (struct fwohcidb_tr *)
11483c60ba66SKatsushi Kobayashi 		malloc(sizeof(struct fwohcidb_tr) * dbch->ndb,
11495166f1dfSHidetoshi Shimokawa 		M_FW, M_NOWAIT | M_ZERO);
11503c60ba66SKatsushi Kobayashi 	if(db_tr == NULL){
1151e2ad5d6eSHidetoshi Shimokawa 		printf("fwohci_db_init: malloc(1) failed\n");
11523c60ba66SKatsushi Kobayashi 		return;
11533c60ba66SKatsushi Kobayashi 	}
1154e2ad5d6eSHidetoshi Shimokawa 
1155e2ad5d6eSHidetoshi Shimokawa 	ndbpp = PAGE_SIZE / (sizeof(struct fwohcidb) * dbch->ndesc);
1156e2ad5d6eSHidetoshi Shimokawa 	dbch->npages = (dbch->ndb + ndbpp - 1)/ ndbpp;
11577643dc18SHidetoshi Shimokawa 	if (firewire_debug)
1158e2ad5d6eSHidetoshi Shimokawa 		printf("ndesc: %d, ndbpp: %d, ndb: %d, npages: %d\n",
1159e2ad5d6eSHidetoshi Shimokawa 			dbch->ndesc, ndbpp, dbch->ndb, dbch->npages);
1160e2ad5d6eSHidetoshi Shimokawa 	if (dbch->npages > FWOHCI_DBCH_MAX_PAGES) {
1161e2ad5d6eSHidetoshi Shimokawa 		printf("npages(%d) > DBCH_MAX_PAGES(%d)\n",
1162e2ad5d6eSHidetoshi Shimokawa 				dbch->npages, FWOHCI_DBCH_MAX_PAGES);
1163e2ad5d6eSHidetoshi Shimokawa 		return;
1164e2ad5d6eSHidetoshi Shimokawa 	}
1165e2ad5d6eSHidetoshi Shimokawa 	for (i = 0; i < dbch->npages; i++) {
11665166f1dfSHidetoshi Shimokawa 		dbch->pages[i] = malloc(PAGE_SIZE, M_FW,
1167ae8c82bbSHidetoshi Shimokawa 						M_NOWAIT | M_ZERO);
1168e2ad5d6eSHidetoshi Shimokawa 		if (dbch->pages[i] == NULL) {
1169e2ad5d6eSHidetoshi Shimokawa 			printf("fwohci_db_init: malloc(2) failed\n");
1170e2ad5d6eSHidetoshi Shimokawa 			for (j = 0; j < i; j ++)
11715166f1dfSHidetoshi Shimokawa 				free(dbch->pages[j], M_FW);
11725166f1dfSHidetoshi Shimokawa 			free(db_tr, M_FW);
11733c60ba66SKatsushi Kobayashi 			return;
11743c60ba66SKatsushi Kobayashi 		}
1175e2ad5d6eSHidetoshi Shimokawa 	}
11763c60ba66SKatsushi Kobayashi 	/* Attach DB to DMA ch. */
11773c60ba66SKatsushi Kobayashi 	for(idb = 0 ; idb < dbch->ndb ; idb++){
11783c60ba66SKatsushi Kobayashi 		db_tr->dbcnt = 0;
1179e2ad5d6eSHidetoshi Shimokawa 		db_tr->db = (struct fwohcidb *)dbch->pages[idb/ndbpp]
1180e2ad5d6eSHidetoshi Shimokawa 					+ dbch->ndesc * (idb % ndbpp);
11813c60ba66SKatsushi Kobayashi 		STAILQ_INSERT_TAIL(&dbch->db_trq, db_tr, link);
11823c60ba66SKatsushi Kobayashi 		if (!(dbch->xferq.flag & FWXFERQ_PACKET) &&
1183d0fd7bc6SHidetoshi Shimokawa 					dbch->xferq.bnpacket != 0) {
1184d0fd7bc6SHidetoshi Shimokawa 			if (idb % dbch->xferq.bnpacket == 0)
1185d0fd7bc6SHidetoshi Shimokawa 				dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket
1186d0fd7bc6SHidetoshi Shimokawa 						].start = (caddr_t)db_tr;
1187d0fd7bc6SHidetoshi Shimokawa 			if ((idb + 1) % dbch->xferq.bnpacket == 0)
1188d0fd7bc6SHidetoshi Shimokawa 				dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket
1189d0fd7bc6SHidetoshi Shimokawa 						].end = (caddr_t)db_tr;
11903c60ba66SKatsushi Kobayashi 		}
11913c60ba66SKatsushi Kobayashi 		db_tr++;
11923c60ba66SKatsushi Kobayashi 	}
11933c60ba66SKatsushi Kobayashi 	STAILQ_LAST(&dbch->db_trq, fwohcidb_tr,link)->link.stqe_next
11943c60ba66SKatsushi Kobayashi 			= STAILQ_FIRST(&dbch->db_trq);
11959339321dSHidetoshi Shimokawa out:
11969339321dSHidetoshi Shimokawa 	dbch->frag.buf = NULL;
11979339321dSHidetoshi Shimokawa 	dbch->frag.len = 0;
11989339321dSHidetoshi Shimokawa 	dbch->frag.plen = 0;
11999339321dSHidetoshi Shimokawa 	dbch->xferq.queued = 0;
12009339321dSHidetoshi Shimokawa 	dbch->pdb_tr = NULL;
12013c60ba66SKatsushi Kobayashi 	dbch->top = STAILQ_FIRST(&dbch->db_trq);
12023c60ba66SKatsushi Kobayashi 	dbch->bottom = dbch->top;
12031f2361f8SHidetoshi Shimokawa 	dbch->flags = FWOHCI_DBCH_INIT;
12043c60ba66SKatsushi Kobayashi }
1205c572b810SHidetoshi Shimokawa 
1206c572b810SHidetoshi Shimokawa static int
1207c572b810SHidetoshi Shimokawa fwohci_itx_disable(struct firewire_comm *fc, int dmach)
12083c60ba66SKatsushi Kobayashi {
12093c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
12105a7ba74dSHidetoshi Shimokawa 	int dummy;
12115a7ba74dSHidetoshi Shimokawa 
12123c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
12133c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach);
12143c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach);
12155a7ba74dSHidetoshi Shimokawa 	/* XXX we cannot free buffers until the DMA really stops */
12165a7ba74dSHidetoshi Shimokawa 	tsleep((void *)&dummy, FWPRI, "fwitxd", hz);
12173c60ba66SKatsushi Kobayashi 	fwohci_db_free(&sc->it[dmach]);
12183c60ba66SKatsushi Kobayashi 	sc->it[dmach].xferq.flag &= ~FWXFERQ_RUNNING;
12193c60ba66SKatsushi Kobayashi 	return 0;
12203c60ba66SKatsushi Kobayashi }
1221c572b810SHidetoshi Shimokawa 
1222c572b810SHidetoshi Shimokawa static int
1223c572b810SHidetoshi Shimokawa fwohci_irx_disable(struct firewire_comm *fc, int dmach)
12243c60ba66SKatsushi Kobayashi {
12253c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
12265a7ba74dSHidetoshi Shimokawa 	int dummy;
12273c60ba66SKatsushi Kobayashi 
12283c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
12293c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach);
12303c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach);
12315a7ba74dSHidetoshi Shimokawa 	/* XXX we cannot free buffers until the DMA really stops */
12325a7ba74dSHidetoshi Shimokawa 	tsleep((void *)&dummy, FWPRI, "fwirxd", hz);
12333c60ba66SKatsushi Kobayashi 	if(sc->ir[dmach].dummy != NULL){
12345166f1dfSHidetoshi Shimokawa 		free(sc->ir[dmach].dummy, M_FW);
12353c60ba66SKatsushi Kobayashi 	}
12363c60ba66SKatsushi Kobayashi 	sc->ir[dmach].dummy = NULL;
12373c60ba66SKatsushi Kobayashi 	fwohci_db_free(&sc->ir[dmach]);
12383c60ba66SKatsushi Kobayashi 	sc->ir[dmach].xferq.flag &= ~FWXFERQ_RUNNING;
12393c60ba66SKatsushi Kobayashi 	return 0;
12403c60ba66SKatsushi Kobayashi }
1241c572b810SHidetoshi Shimokawa 
1242c572b810SHidetoshi Shimokawa static void
1243c572b810SHidetoshi Shimokawa fwohci_irx_post (struct firewire_comm *fc , u_int32_t *qld)
12443c60ba66SKatsushi Kobayashi {
12453c60ba66SKatsushi Kobayashi 	qld[0] = ntohl(qld[0]);
12463c60ba66SKatsushi Kobayashi 	return;
12473c60ba66SKatsushi Kobayashi }
1248c572b810SHidetoshi Shimokawa 
1249c572b810SHidetoshi Shimokawa static int
1250c572b810SHidetoshi Shimokawa fwohci_irxpp_enable(struct firewire_comm *fc, int dmach)
12513c60ba66SKatsushi Kobayashi {
12523c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
12533c60ba66SKatsushi Kobayashi 	int err = 0;
12543c60ba66SKatsushi Kobayashi 	unsigned short tag, ich;
12553c60ba66SKatsushi Kobayashi 
12563c60ba66SKatsushi Kobayashi 	tag = (sc->ir[dmach].xferq.flag >> 6) & 3;
12573c60ba66SKatsushi Kobayashi 	ich = sc->ir[dmach].xferq.flag & 0x3f;
12583c60ba66SKatsushi Kobayashi 
12593c60ba66SKatsushi Kobayashi #if 0
12603c60ba66SKatsushi Kobayashi 	if(STAILQ_FIRST(&fc->ir[dmach]->q) != NULL){
12613c60ba66SKatsushi Kobayashi 		wakeup(fc->ir[dmach]);
12623c60ba66SKatsushi Kobayashi 		return err;
12633c60ba66SKatsushi Kobayashi 	}
12643c60ba66SKatsushi Kobayashi #endif
12653c60ba66SKatsushi Kobayashi 
12663c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich);
12673c60ba66SKatsushi Kobayashi 	if(!(sc->ir[dmach].xferq.flag & FWXFERQ_RUNNING)){
12683c60ba66SKatsushi Kobayashi 		sc->ir[dmach].xferq.queued = 0;
12693c60ba66SKatsushi Kobayashi 		sc->ir[dmach].ndb = NDB;
1270e2ad5d6eSHidetoshi Shimokawa 		sc->ir[dmach].xferq.psize = PAGE_SIZE;
12713c60ba66SKatsushi Kobayashi 		sc->ir[dmach].ndesc = 1;
12723c60ba66SKatsushi Kobayashi 		fwohci_db_init(&sc->ir[dmach]);
12730aaa9a23SHidetoshi Shimokawa 		if ((sc->ir[dmach].flags & FWOHCI_DBCH_INIT) == 0)
12740aaa9a23SHidetoshi Shimokawa 			return ENOMEM;
12753c60ba66SKatsushi Kobayashi 		err = fwohci_rx_enable(sc, &sc->ir[dmach]);
12763c60ba66SKatsushi Kobayashi 	}
12773c60ba66SKatsushi Kobayashi 	if(err){
12783c60ba66SKatsushi Kobayashi 		device_printf(sc->fc.dev, "err in IRX setting\n");
12793c60ba66SKatsushi Kobayashi 		return err;
12803c60ba66SKatsushi Kobayashi 	}
12813c60ba66SKatsushi Kobayashi 	if(!(OREAD(sc, OHCI_IRCTL(dmach)) & OHCI_CNTL_DMA_ACTIVE)){
12823c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
12833c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach);
12843c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach);
12853c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_IR_MASK, 1 << dmach);
12863c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf8000000);
12873c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR);
12883c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_IRCMD(dmach),
12893c60ba66SKatsushi Kobayashi 			vtophys(sc->ir[dmach].top->db) | 1);
12903c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN);
12913c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR);
12923c60ba66SKatsushi Kobayashi 	}
12933c60ba66SKatsushi Kobayashi 	return err;
12943c60ba66SKatsushi Kobayashi }
1295c572b810SHidetoshi Shimokawa 
1296c572b810SHidetoshi Shimokawa static int
1297c572b810SHidetoshi Shimokawa fwohci_tx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
12983c60ba66SKatsushi Kobayashi {
12993c60ba66SKatsushi Kobayashi 	int err = 0;
13003c60ba66SKatsushi Kobayashi 	int idb, z, i, dmach = 0;
13013c60ba66SKatsushi Kobayashi 	u_int32_t off = NULL;
13023c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
130353f1eb86SHidetoshi Shimokawa 	volatile struct fwohcidb *db;
13043c60ba66SKatsushi Kobayashi 
13053c60ba66SKatsushi Kobayashi 	if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){
13063c60ba66SKatsushi Kobayashi 		err = EINVAL;
13073c60ba66SKatsushi Kobayashi 		return err;
13083c60ba66SKatsushi Kobayashi 	}
13093c60ba66SKatsushi Kobayashi 	z = dbch->ndesc;
13103c60ba66SKatsushi Kobayashi 	for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){
13113c60ba66SKatsushi Kobayashi 		if( &sc->it[dmach] == dbch){
13123c60ba66SKatsushi Kobayashi 			off = OHCI_ITOFF(dmach);
13133c60ba66SKatsushi Kobayashi 			break;
13143c60ba66SKatsushi Kobayashi 		}
13153c60ba66SKatsushi Kobayashi 	}
13163c60ba66SKatsushi Kobayashi 	if(off == NULL){
13173c60ba66SKatsushi Kobayashi 		err = EINVAL;
13183c60ba66SKatsushi Kobayashi 		return err;
13193c60ba66SKatsushi Kobayashi 	}
13203c60ba66SKatsushi Kobayashi 	if(dbch->xferq.flag & FWXFERQ_RUNNING)
13213c60ba66SKatsushi Kobayashi 		return err;
13223c60ba66SKatsushi Kobayashi 	dbch->xferq.flag |= FWXFERQ_RUNNING;
13233c60ba66SKatsushi Kobayashi 	for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){
13243c60ba66SKatsushi Kobayashi 		dbch->bottom = STAILQ_NEXT(dbch->bottom, link);
13253c60ba66SKatsushi Kobayashi 	}
13263c60ba66SKatsushi Kobayashi 	db_tr = dbch->top;
13273c60ba66SKatsushi Kobayashi 	for( idb = 0 ; idb < dbch->ndb ; idb ++){
13283c60ba66SKatsushi Kobayashi 		fwohci_add_tx_buf(db_tr,
13293c60ba66SKatsushi Kobayashi 			dbch->xferq.psize, dbch->xferq.flag,
13303c60ba66SKatsushi Kobayashi 			dbch->xferq.buf + dbch->xferq.psize * idb);
13313c60ba66SKatsushi Kobayashi 		if(STAILQ_NEXT(db_tr, link) == NULL){
13323c60ba66SKatsushi Kobayashi 			break;
13333c60ba66SKatsushi Kobayashi 		}
133453f1eb86SHidetoshi Shimokawa 		db = db_tr->db;
133553f1eb86SHidetoshi Shimokawa 		db[0].db.desc.depend = db[db_tr->dbcnt - 1].db.desc.depend
13363c60ba66SKatsushi Kobayashi 			= vtophys(STAILQ_NEXT(db_tr, link)->db) | z;
13373c60ba66SKatsushi Kobayashi 		if(dbch->xferq.flag & FWXFERQ_EXTBUF){
13383c60ba66SKatsushi Kobayashi 			if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){
133953f1eb86SHidetoshi Shimokawa 				db[db_tr->dbcnt - 1].db.desc.control
13403c60ba66SKatsushi Kobayashi 					|= OHCI_INTERRUPT_ALWAYS;
13414ed65ce9SHidetoshi Shimokawa 				/* OHCI 1.1 and above */
134253f1eb86SHidetoshi Shimokawa 				db[0].db.desc.control |= OHCI_INTERRUPT_ALWAYS;
134353f1eb86SHidetoshi Shimokawa #if 0
134453f1eb86SHidetoshi Shimokawa 				db[0].db.desc.depend &= ~0xf;
134553f1eb86SHidetoshi Shimokawa 				db[db_tr->dbcnt - 1].db.desc.depend &= ~0xf;
134653f1eb86SHidetoshi Shimokawa #endif
13473c60ba66SKatsushi Kobayashi 			}
13483c60ba66SKatsushi Kobayashi 		}
13493c60ba66SKatsushi Kobayashi 		db_tr = STAILQ_NEXT(db_tr, link);
13503c60ba66SKatsushi Kobayashi 	}
13513c60ba66SKatsushi Kobayashi 	dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend &= 0xfffffff0;
13523c60ba66SKatsushi Kobayashi 	return err;
13533c60ba66SKatsushi Kobayashi }
1354c572b810SHidetoshi Shimokawa 
1355c572b810SHidetoshi Shimokawa static int
1356c572b810SHidetoshi Shimokawa fwohci_rx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
13573c60ba66SKatsushi Kobayashi {
13583c60ba66SKatsushi Kobayashi 	int err = 0;
135953f1eb86SHidetoshi Shimokawa 	int idb, z, i, dmach = 0, ldesc;
13603c60ba66SKatsushi Kobayashi 	u_int32_t off = NULL;
13613c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
136253f1eb86SHidetoshi Shimokawa 	volatile struct fwohcidb *db;
13633c60ba66SKatsushi Kobayashi 
13643c60ba66SKatsushi Kobayashi 	z = dbch->ndesc;
13653c60ba66SKatsushi Kobayashi 	if(&sc->arrq == dbch){
13663c60ba66SKatsushi Kobayashi 		off = OHCI_ARQOFF;
13673c60ba66SKatsushi Kobayashi 	}else if(&sc->arrs == dbch){
13683c60ba66SKatsushi Kobayashi 		off = OHCI_ARSOFF;
13693c60ba66SKatsushi Kobayashi 	}else{
13703c60ba66SKatsushi Kobayashi 		for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){
13713c60ba66SKatsushi Kobayashi 			if( &sc->ir[dmach] == dbch){
13723c60ba66SKatsushi Kobayashi 				off = OHCI_IROFF(dmach);
13733c60ba66SKatsushi Kobayashi 				break;
13743c60ba66SKatsushi Kobayashi 			}
13753c60ba66SKatsushi Kobayashi 		}
13763c60ba66SKatsushi Kobayashi 	}
13773c60ba66SKatsushi Kobayashi 	if(off == NULL){
13783c60ba66SKatsushi Kobayashi 		err = EINVAL;
13793c60ba66SKatsushi Kobayashi 		return err;
13803c60ba66SKatsushi Kobayashi 	}
13813c60ba66SKatsushi Kobayashi 	if(dbch->xferq.flag & FWXFERQ_STREAM){
13823c60ba66SKatsushi Kobayashi 		if(dbch->xferq.flag & FWXFERQ_RUNNING)
13833c60ba66SKatsushi Kobayashi 			return err;
13843c60ba66SKatsushi Kobayashi 	}else{
13853c60ba66SKatsushi Kobayashi 		if(dbch->xferq.flag & FWXFERQ_RUNNING){
13863c60ba66SKatsushi Kobayashi 			err = EBUSY;
13873c60ba66SKatsushi Kobayashi 			return err;
13883c60ba66SKatsushi Kobayashi 		}
13893c60ba66SKatsushi Kobayashi 	}
13903c60ba66SKatsushi Kobayashi 	dbch->xferq.flag |= FWXFERQ_RUNNING;
13919339321dSHidetoshi Shimokawa 	dbch->top = STAILQ_FIRST(&dbch->db_trq);
13923c60ba66SKatsushi Kobayashi 	for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){
13933c60ba66SKatsushi Kobayashi 		dbch->bottom = STAILQ_NEXT(dbch->bottom, link);
13943c60ba66SKatsushi Kobayashi 	}
13953c60ba66SKatsushi Kobayashi 	db_tr = dbch->top;
13963c60ba66SKatsushi Kobayashi 	for( idb = 0 ; idb < dbch->ndb ; idb ++){
13973c60ba66SKatsushi Kobayashi 		if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){
13983c60ba66SKatsushi Kobayashi 			fwohci_add_rx_buf(db_tr,
13993c60ba66SKatsushi Kobayashi 				dbch->xferq.psize, dbch->xferq.flag, 0, NULL);
14003c60ba66SKatsushi Kobayashi 		}else{
14013c60ba66SKatsushi Kobayashi 			fwohci_add_rx_buf(db_tr,
14023c60ba66SKatsushi Kobayashi 				dbch->xferq.psize, dbch->xferq.flag,
14033c60ba66SKatsushi Kobayashi 				dbch->xferq.buf + dbch->xferq.psize * idb,
14043c60ba66SKatsushi Kobayashi 				dbch->dummy + sizeof(u_int32_t) * idb);
14053c60ba66SKatsushi Kobayashi 		}
14063c60ba66SKatsushi Kobayashi 		if(STAILQ_NEXT(db_tr, link) == NULL){
14073c60ba66SKatsushi Kobayashi 			break;
14083c60ba66SKatsushi Kobayashi 		}
140953f1eb86SHidetoshi Shimokawa 		db = db_tr->db;
141053f1eb86SHidetoshi Shimokawa 		ldesc = db_tr->dbcnt - 1;
141153f1eb86SHidetoshi Shimokawa 		db[ldesc].db.desc.depend
14123c60ba66SKatsushi Kobayashi 			= vtophys(STAILQ_NEXT(db_tr, link)->db) | z;
14133c60ba66SKatsushi Kobayashi 		if(dbch->xferq.flag & FWXFERQ_EXTBUF){
14143c60ba66SKatsushi Kobayashi 			if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){
141553f1eb86SHidetoshi Shimokawa 				db[ldesc].db.desc.control
14163c60ba66SKatsushi Kobayashi 					|= OHCI_INTERRUPT_ALWAYS;
141753f1eb86SHidetoshi Shimokawa 				db[ldesc].db.desc.depend &= ~0xf;
14183c60ba66SKatsushi Kobayashi 			}
14193c60ba66SKatsushi Kobayashi 		}
14203c60ba66SKatsushi Kobayashi 		db_tr = STAILQ_NEXT(db_tr, link);
14213c60ba66SKatsushi Kobayashi 	}
14223c60ba66SKatsushi Kobayashi 	dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend &= 0xfffffff0;
14233c60ba66SKatsushi Kobayashi 	dbch->buf_offset = 0;
14243c60ba66SKatsushi Kobayashi 	if(dbch->xferq.flag & FWXFERQ_STREAM){
14253c60ba66SKatsushi Kobayashi 		return err;
14263c60ba66SKatsushi Kobayashi 	}else{
14273c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_DMACMD(off), vtophys(dbch->top->db) | z);
14283c60ba66SKatsushi Kobayashi 	}
14293c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN);
14303c60ba66SKatsushi Kobayashi 	return err;
14313c60ba66SKatsushi Kobayashi }
1432c572b810SHidetoshi Shimokawa 
1433c572b810SHidetoshi Shimokawa static int
14345a7ba74dSHidetoshi Shimokawa fwochi_next_cycle(struct firewire_comm *fc, int cycle_now)
14353c60ba66SKatsushi Kobayashi {
14365a7ba74dSHidetoshi Shimokawa 	int sec, cycle, cycle_match;
14373c60ba66SKatsushi Kobayashi 
143897ae6c1fSHidetoshi Shimokawa 	cycle = cycle_now & 0x1fff;
143997ae6c1fSHidetoshi Shimokawa 	sec = cycle_now >> 13;
144097ae6c1fSHidetoshi Shimokawa #define CYCLE_MOD	0x10
144197ae6c1fSHidetoshi Shimokawa #define CYCLE_DELAY	8	/* min delay to start DMA */
144297ae6c1fSHidetoshi Shimokawa 	cycle = cycle + CYCLE_DELAY;
144397ae6c1fSHidetoshi Shimokawa 	if (cycle >= 8000) {
144497ae6c1fSHidetoshi Shimokawa 		sec ++;
144597ae6c1fSHidetoshi Shimokawa 		cycle -= 8000;
144697ae6c1fSHidetoshi Shimokawa 	}
144797ae6c1fSHidetoshi Shimokawa 	cycle = ((cycle + CYCLE_MOD - 1) / CYCLE_MOD) * CYCLE_MOD;
144897ae6c1fSHidetoshi Shimokawa 	if (cycle >= 8000) {
144997ae6c1fSHidetoshi Shimokawa 		sec ++;
145097ae6c1fSHidetoshi Shimokawa 		if (cycle == 8000)
145197ae6c1fSHidetoshi Shimokawa 			cycle = 0;
145297ae6c1fSHidetoshi Shimokawa 		else
145397ae6c1fSHidetoshi Shimokawa 			cycle = CYCLE_MOD;
145497ae6c1fSHidetoshi Shimokawa 	}
145597ae6c1fSHidetoshi Shimokawa 	cycle_match = ((sec << 13) | cycle) & 0x7ffff;
14565a7ba74dSHidetoshi Shimokawa 
14575a7ba74dSHidetoshi Shimokawa 	return(cycle_match);
14585a7ba74dSHidetoshi Shimokawa }
14595a7ba74dSHidetoshi Shimokawa 
14605a7ba74dSHidetoshi Shimokawa static int
14615a7ba74dSHidetoshi Shimokawa fwohci_itxbuf_enable(struct firewire_comm *fc, int dmach)
14625a7ba74dSHidetoshi Shimokawa {
14635a7ba74dSHidetoshi Shimokawa 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
14645a7ba74dSHidetoshi Shimokawa 	int err = 0;
14655a7ba74dSHidetoshi Shimokawa 	unsigned short tag, ich;
14665a7ba74dSHidetoshi Shimokawa 	struct fwohci_dbch *dbch;
14675a7ba74dSHidetoshi Shimokawa 	int cycle_match, cycle_now, s, ldesc;
14685a7ba74dSHidetoshi Shimokawa 	u_int32_t stat;
14695a7ba74dSHidetoshi Shimokawa 	struct fw_bulkxfer *first, *chunk, *prev;
14705a7ba74dSHidetoshi Shimokawa 	struct fw_xferq *it;
14715a7ba74dSHidetoshi Shimokawa 
14725a7ba74dSHidetoshi Shimokawa 	dbch = &sc->it[dmach];
14735a7ba74dSHidetoshi Shimokawa 	it = &dbch->xferq;
14745a7ba74dSHidetoshi Shimokawa 
14755a7ba74dSHidetoshi Shimokawa 	tag = (it->flag >> 6) & 3;
14765a7ba74dSHidetoshi Shimokawa 	ich = it->flag & 0x3f;
14775a7ba74dSHidetoshi Shimokawa 	if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) {
14785a7ba74dSHidetoshi Shimokawa 		dbch->ndb = it->bnpacket * it->bnchunk;
14795a7ba74dSHidetoshi Shimokawa 		dbch->ndesc = 3;
14805a7ba74dSHidetoshi Shimokawa 		fwohci_db_init(dbch);
14815a7ba74dSHidetoshi Shimokawa 		if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
14825a7ba74dSHidetoshi Shimokawa 			return ENOMEM;
14835a7ba74dSHidetoshi Shimokawa 		err = fwohci_tx_enable(sc, dbch);
14845a7ba74dSHidetoshi Shimokawa 	}
14855a7ba74dSHidetoshi Shimokawa 	if(err)
14865a7ba74dSHidetoshi Shimokawa 		return err;
14875a7ba74dSHidetoshi Shimokawa 
148853f1eb86SHidetoshi Shimokawa 	ldesc = dbch->ndesc - 1;
14895a7ba74dSHidetoshi Shimokawa 	s = splfw();
14905a7ba74dSHidetoshi Shimokawa 	prev = STAILQ_LAST(&it->stdma, fw_bulkxfer, link);
14915a7ba74dSHidetoshi Shimokawa 	while  ((chunk = STAILQ_FIRST(&it->stvalid)) != NULL) {
14925a7ba74dSHidetoshi Shimokawa 		volatile struct fwohcidb *db;
14935a7ba74dSHidetoshi Shimokawa 
14945a7ba74dSHidetoshi Shimokawa 		fwohci_txbufdb(sc, dmach, chunk);
149553f1eb86SHidetoshi Shimokawa #if 0
14965a7ba74dSHidetoshi Shimokawa 		db = ((struct fwohcidb_tr *)(chunk->end))->db;
14975a7ba74dSHidetoshi Shimokawa 		db[ldesc].db.desc.status = db[0].db.desc.status = 0;
14985a7ba74dSHidetoshi Shimokawa 		db[ldesc].db.desc.count = db[0].db.desc.count = 0;
14995a7ba74dSHidetoshi Shimokawa 		db[ldesc].db.desc.depend &= ~0xf;
15005a7ba74dSHidetoshi Shimokawa 		db[0].db.desc.depend &= ~0xf;
150153f1eb86SHidetoshi Shimokawa #endif
15025a7ba74dSHidetoshi Shimokawa 		if (prev != NULL) {
15035a7ba74dSHidetoshi Shimokawa 			db = ((struct fwohcidb_tr *)(prev->end))->db;
150453f1eb86SHidetoshi Shimokawa 			db[ldesc].db.desc.control |= OHCI_BRANCH_ALWAYS;
150553f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npacket changes */
15065a7ba74dSHidetoshi Shimokawa 			db[ldesc].db.desc.depend = db[0].db.desc.depend =
15075a7ba74dSHidetoshi Shimokawa 				vtophys(((struct fwohcidb_tr *)
15085a7ba74dSHidetoshi Shimokawa 					(chunk->start))->db) | dbch->ndesc;
150953f1eb86SHidetoshi Shimokawa #else
151053f1eb86SHidetoshi Shimokawa 			db[0].db.desc.depend |=  dbch->ndesc;
151153f1eb86SHidetoshi Shimokawa 			db[ldesc].db.desc.depend |= dbch->ndesc;
151253f1eb86SHidetoshi Shimokawa #endif
15135a7ba74dSHidetoshi Shimokawa 		}
15145a7ba74dSHidetoshi Shimokawa 		STAILQ_REMOVE_HEAD(&it->stvalid, link);
15155a7ba74dSHidetoshi Shimokawa 		STAILQ_INSERT_TAIL(&it->stdma, chunk, link);
15165a7ba74dSHidetoshi Shimokawa 		prev = chunk;
15175a7ba74dSHidetoshi Shimokawa 	}
15185a7ba74dSHidetoshi Shimokawa 	splx(s);
15195a7ba74dSHidetoshi Shimokawa 	stat = OREAD(sc, OHCI_ITCTL(dmach));
15205a7ba74dSHidetoshi Shimokawa 	if (stat & (OHCI_CNTL_DMA_ACTIVE | OHCI_CNTL_CYCMATCH_S))
15215a7ba74dSHidetoshi Shimokawa 		return 0;
15225a7ba74dSHidetoshi Shimokawa 
15235a7ba74dSHidetoshi Shimokawa 	OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
15245a7ba74dSHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach);
15255a7ba74dSHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach);
15265a7ba74dSHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_MASK, 1 << dmach);
15275a7ba74dSHidetoshi Shimokawa 
15285a7ba74dSHidetoshi Shimokawa 	first = STAILQ_FIRST(&it->stdma);
15295a7ba74dSHidetoshi Shimokawa 	OWRITE(sc, OHCI_ITCMD(dmach), vtophys(((struct fwohcidb_tr *)
15305a7ba74dSHidetoshi Shimokawa 					(first->start))->db) | dbch->ndesc);
15315a7ba74dSHidetoshi Shimokawa 	if (firewire_debug)
15325a7ba74dSHidetoshi Shimokawa 		printf("fwohci_itxbuf_enable: kick 0x%08x\n", stat);
15335a7ba74dSHidetoshi Shimokawa 	if ((stat & OHCI_CNTL_DMA_RUN) == 0) {
15345a7ba74dSHidetoshi Shimokawa #if 1
15355a7ba74dSHidetoshi Shimokawa 		/* Don't start until all chunks are buffered */
15365a7ba74dSHidetoshi Shimokawa 		if (STAILQ_FIRST(&it->stfree) != NULL)
15375a7ba74dSHidetoshi Shimokawa 			goto out;
15385a7ba74dSHidetoshi Shimokawa #endif
15395a7ba74dSHidetoshi Shimokawa #ifdef FWXFERQ_DV
15405a7ba74dSHidetoshi Shimokawa #define CYCLE_OFFSET	1
15415a7ba74dSHidetoshi Shimokawa 		if(dbch->xferq.flag & FWXFERQ_DV){
15425a7ba74dSHidetoshi Shimokawa 			struct fw_pkt *fp;
15435a7ba74dSHidetoshi Shimokawa 			struct fwohcidb_tr *db_tr;
15445a7ba74dSHidetoshi Shimokawa 
15455a7ba74dSHidetoshi Shimokawa 			db_tr = (struct fwohcidb_tr *)dbch->xferq.stdma->start;
15465a7ba74dSHidetoshi Shimokawa 			fp = (struct fw_pkt *)db_tr->buf;
15475a7ba74dSHidetoshi Shimokawa 			dbch->xferq.dvoffset = CYCLE_OFFSET;
15485a7ba74dSHidetoshi Shimokawa 			fp->mode.ld[2] |= htonl(dbch->xferq.dvoffset << 12);
15495a7ba74dSHidetoshi Shimokawa 		}
15505a7ba74dSHidetoshi Shimokawa #endif
155197ae6c1fSHidetoshi Shimokawa 		/* Clear cycle match counter bits */
155297ae6c1fSHidetoshi Shimokawa 		OWRITE(sc, OHCI_ITCTLCLR(dmach), 0xffff0000);
15535a7ba74dSHidetoshi Shimokawa 		OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IT);
15545a7ba74dSHidetoshi Shimokawa 
15555a7ba74dSHidetoshi Shimokawa 		/* 2bit second + 13bit cycle */
15565a7ba74dSHidetoshi Shimokawa 		cycle_now = (fc->cyctimer(fc) >> 12) & 0x7fff;
15575a7ba74dSHidetoshi Shimokawa 		cycle_match = fwochi_next_cycle(fc, cycle_now);
15585a7ba74dSHidetoshi Shimokawa 
155997ae6c1fSHidetoshi Shimokawa 		OWRITE(sc, OHCI_ITCTL(dmach),
156097ae6c1fSHidetoshi Shimokawa 				OHCI_CNTL_CYCMATCH_S | (cycle_match << 16)
156197ae6c1fSHidetoshi Shimokawa 				| OHCI_CNTL_DMA_RUN);
15627643dc18SHidetoshi Shimokawa 		if (firewire_debug)
15637643dc18SHidetoshi Shimokawa 			printf("cycle_match: 0x%04x->0x%04x\n",
15647643dc18SHidetoshi Shimokawa 						cycle_now, cycle_match);
15657643dc18SHidetoshi Shimokawa 	} else if ((stat & OHCI_CNTL_CYCMATCH_S) == 0) {
15665a7ba74dSHidetoshi Shimokawa 		device_printf(sc->fc.dev,
15675a7ba74dSHidetoshi Shimokawa 			"IT DMA underrun (0x%08x)\n", stat);
15687643dc18SHidetoshi Shimokawa 		OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_RUN);
15693c60ba66SKatsushi Kobayashi 	}
15705a7ba74dSHidetoshi Shimokawa out:
15713c60ba66SKatsushi Kobayashi 	return err;
15723c60ba66SKatsushi Kobayashi }
1573c572b810SHidetoshi Shimokawa 
1574c572b810SHidetoshi Shimokawa static int
1575c572b810SHidetoshi Shimokawa fwohci_irxbuf_enable(struct firewire_comm *fc, int dmach)
15763c60ba66SKatsushi Kobayashi {
15773c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
15785a7ba74dSHidetoshi Shimokawa 	int err = 0, s, ldesc;
15793c60ba66SKatsushi Kobayashi 	unsigned short tag, ich;
158016e0f484SHidetoshi Shimokawa 	u_int32_t stat;
15815a7ba74dSHidetoshi Shimokawa 	struct fwohci_dbch *dbch;
15825a7ba74dSHidetoshi Shimokawa 	struct fw_bulkxfer *first, *prev, *chunk;
15835a7ba74dSHidetoshi Shimokawa 	struct fw_xferq *ir;
1584435dd29bSHidetoshi Shimokawa 
15855a7ba74dSHidetoshi Shimokawa 	dbch = &sc->ir[dmach];
15865a7ba74dSHidetoshi Shimokawa 	ir = &dbch->xferq;
15875a7ba74dSHidetoshi Shimokawa 	ldesc = dbch->ndesc - 1;
15885a7ba74dSHidetoshi Shimokawa 
15895a7ba74dSHidetoshi Shimokawa 	if ((ir->flag & FWXFERQ_RUNNING) == 0) {
15905a7ba74dSHidetoshi Shimokawa 		tag = (ir->flag >> 6) & 3;
15915a7ba74dSHidetoshi Shimokawa 		ich = ir->flag & 0x3f;
15923c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich);
15933c60ba66SKatsushi Kobayashi 
15945a7ba74dSHidetoshi Shimokawa 		ir->queued = 0;
15955a7ba74dSHidetoshi Shimokawa 		dbch->ndb = ir->bnpacket * ir->bnchunk;
15965a7ba74dSHidetoshi Shimokawa 		dbch->dummy = malloc(sizeof(u_int32_t) * dbch->ndb,
15975166f1dfSHidetoshi Shimokawa 			   	M_FW, M_NOWAIT);
15985a7ba74dSHidetoshi Shimokawa 		if (dbch->dummy == NULL) {
15993c60ba66SKatsushi Kobayashi 			err = ENOMEM;
16003c60ba66SKatsushi Kobayashi 			return err;
16013c60ba66SKatsushi Kobayashi 		}
16025a7ba74dSHidetoshi Shimokawa 		dbch->ndesc = 2;
16035a7ba74dSHidetoshi Shimokawa 		fwohci_db_init(dbch);
16045a7ba74dSHidetoshi Shimokawa 		if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
16050aaa9a23SHidetoshi Shimokawa 			return ENOMEM;
16065a7ba74dSHidetoshi Shimokawa 		err = fwohci_rx_enable(sc, dbch);
16073c60ba66SKatsushi Kobayashi 	}
16083c60ba66SKatsushi Kobayashi 	if(err)
16093c60ba66SKatsushi Kobayashi 		return err;
16103c60ba66SKatsushi Kobayashi 
16115a7ba74dSHidetoshi Shimokawa 	s = splfw();
16123c60ba66SKatsushi Kobayashi 
16135a7ba74dSHidetoshi Shimokawa 	first = STAILQ_FIRST(&ir->stfree);
16145a7ba74dSHidetoshi Shimokawa 	if (first == NULL) {
16155a7ba74dSHidetoshi Shimokawa 		device_printf(fc->dev, "IR DMA no free chunk\n");
16165a7ba74dSHidetoshi Shimokawa 		splx(s);
16175a7ba74dSHidetoshi Shimokawa 		return 0;
16185a7ba74dSHidetoshi Shimokawa 	}
16195a7ba74dSHidetoshi Shimokawa 
16205a7ba74dSHidetoshi Shimokawa 	prev = STAILQ_LAST(&ir->stdma, fw_bulkxfer, link);
16215a7ba74dSHidetoshi Shimokawa 	while  ((chunk = STAILQ_FIRST(&ir->stfree)) != NULL) {
16225a7ba74dSHidetoshi Shimokawa 		volatile struct fwohcidb *db;
16235a7ba74dSHidetoshi Shimokawa 
16245a7ba74dSHidetoshi Shimokawa 		db = ((struct fwohcidb_tr *)(chunk->end))->db;
16255a7ba74dSHidetoshi Shimokawa 		db[ldesc].db.desc.status = db[ldesc].db.desc.count = 0;
16265a7ba74dSHidetoshi Shimokawa 		db[ldesc].db.desc.depend &= ~0xf;
16275a7ba74dSHidetoshi Shimokawa 		if (prev != NULL) {
16285a7ba74dSHidetoshi Shimokawa 			db = ((struct fwohcidb_tr *)(prev->end))->db;
162953f1eb86SHidetoshi Shimokawa #if 0
16305a7ba74dSHidetoshi Shimokawa 			db[ldesc].db.desc.depend =
16315a7ba74dSHidetoshi Shimokawa 				vtophys(((struct fwohcidb_tr *)
16325a7ba74dSHidetoshi Shimokawa 					(chunk->start))->db) | dbch->ndesc;
163353f1eb86SHidetoshi Shimokawa #else
163453f1eb86SHidetoshi Shimokawa 			db[ldesc].db.desc.depend |= dbch->ndesc;
163553f1eb86SHidetoshi Shimokawa #endif
16365a7ba74dSHidetoshi Shimokawa 		}
16375a7ba74dSHidetoshi Shimokawa 		STAILQ_REMOVE_HEAD(&ir->stfree, link);
16385a7ba74dSHidetoshi Shimokawa 		STAILQ_INSERT_TAIL(&ir->stdma, chunk, link);
16395a7ba74dSHidetoshi Shimokawa 		prev = chunk;
16405a7ba74dSHidetoshi Shimokawa 	}
16415a7ba74dSHidetoshi Shimokawa 	splx(s);
16425a7ba74dSHidetoshi Shimokawa 	stat = OREAD(sc, OHCI_IRCTL(dmach));
16435a7ba74dSHidetoshi Shimokawa 	if (stat & OHCI_CNTL_DMA_ACTIVE)
16445a7ba74dSHidetoshi Shimokawa 		return 0;
16455a7ba74dSHidetoshi Shimokawa 	if (stat & OHCI_CNTL_DMA_RUN) {
16463c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
16475a7ba74dSHidetoshi Shimokawa 		device_printf(sc->fc.dev, "IR DMA overrun (0x%08x)\n", stat);
16485a7ba74dSHidetoshi Shimokawa 	}
16495a7ba74dSHidetoshi Shimokawa 
16503c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach);
16513c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach);
16523c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_MASK, 1 << dmach);
16533c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf0000000);
16543c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR);
16553c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCMD(dmach),
16565a7ba74dSHidetoshi Shimokawa 		vtophys(((struct fwohcidb_tr *)(first->start))->db)
16575a7ba74dSHidetoshi Shimokawa 							| dbch->ndesc);
16583c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN);
16593c60ba66SKatsushi Kobayashi 	OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR);
16603c60ba66SKatsushi Kobayashi 	return err;
16613c60ba66SKatsushi Kobayashi }
1662c572b810SHidetoshi Shimokawa 
1663c572b810SHidetoshi Shimokawa static int
1664c572b810SHidetoshi Shimokawa fwohci_irx_enable(struct firewire_comm *fc, int dmach)
16653c60ba66SKatsushi Kobayashi {
16663c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
16673c60ba66SKatsushi Kobayashi 	int err = 0;
16683c60ba66SKatsushi Kobayashi 
16693c60ba66SKatsushi Kobayashi 	if(sc->ir[dmach].xferq.flag & FWXFERQ_PACKET){
16703c60ba66SKatsushi Kobayashi 		err = fwohci_irxpp_enable(fc, dmach);
16713c60ba66SKatsushi Kobayashi 		return err;
16723c60ba66SKatsushi Kobayashi 	}else{
16733c60ba66SKatsushi Kobayashi 		err = fwohci_irxbuf_enable(fc, dmach);
16743c60ba66SKatsushi Kobayashi 		return err;
16753c60ba66SKatsushi Kobayashi 	}
16763c60ba66SKatsushi Kobayashi }
1677c572b810SHidetoshi Shimokawa 
1678c572b810SHidetoshi Shimokawa int
167964cf5240SHidetoshi Shimokawa fwohci_stop(struct fwohci_softc *sc, device_t dev)
16803c60ba66SKatsushi Kobayashi {
16813c60ba66SKatsushi Kobayashi 	u_int i;
16823c60ba66SKatsushi Kobayashi 
16833c60ba66SKatsushi Kobayashi /* Now stopping all DMA channel */
16843c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN);
16853c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN);
16863c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
16873c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
16883c60ba66SKatsushi Kobayashi 
16893c60ba66SKatsushi Kobayashi 	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
16903c60ba66SKatsushi Kobayashi 		OWRITE(sc,  OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN);
16913c60ba66SKatsushi Kobayashi 		OWRITE(sc,  OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN);
16923c60ba66SKatsushi Kobayashi 	}
16933c60ba66SKatsushi Kobayashi 
16943c60ba66SKatsushi Kobayashi /* FLUSH FIFO and reset Transmitter/Reciever */
16953c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_HCCCTL, OHCI_HCC_RESET);
16963c60ba66SKatsushi Kobayashi 
16973c60ba66SKatsushi Kobayashi /* Stop interrupt */
16983c60ba66SKatsushi Kobayashi 	OWRITE(sc, FWOHCI_INTMASKCLR,
16993c60ba66SKatsushi Kobayashi 			OHCI_INT_EN | OHCI_INT_ERR | OHCI_INT_PHY_SID
17003c60ba66SKatsushi Kobayashi 			| OHCI_INT_PHY_INT
17013c60ba66SKatsushi Kobayashi 			| OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS
17023c60ba66SKatsushi Kobayashi 			| OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS
17033c60ba66SKatsushi Kobayashi 			| OHCI_INT_DMA_ARRQ | OHCI_INT_DMA_ARRS
17043c60ba66SKatsushi Kobayashi 			| OHCI_INT_PHY_BUS_R);
17059339321dSHidetoshi Shimokawa /* XXX Link down?  Bus reset? */
17069339321dSHidetoshi Shimokawa 	return 0;
17079339321dSHidetoshi Shimokawa }
17089339321dSHidetoshi Shimokawa 
17099339321dSHidetoshi Shimokawa int
17109339321dSHidetoshi Shimokawa fwohci_resume(struct fwohci_softc *sc, device_t dev)
17119339321dSHidetoshi Shimokawa {
17129339321dSHidetoshi Shimokawa 	int i;
17139339321dSHidetoshi Shimokawa 
17149339321dSHidetoshi Shimokawa 	fwohci_reset(sc, dev);
17159339321dSHidetoshi Shimokawa 	/* XXX resume isochronus receive automatically. (how about TX?) */
17169339321dSHidetoshi Shimokawa 	for(i = 0; i < sc->fc.nisodma; i ++) {
17179339321dSHidetoshi Shimokawa 		if((sc->ir[i].xferq.flag & FWXFERQ_RUNNING) != 0) {
17189339321dSHidetoshi Shimokawa 			device_printf(sc->fc.dev,
17199339321dSHidetoshi Shimokawa 				"resume iso receive ch: %d\n", i);
17209339321dSHidetoshi Shimokawa 			sc->ir[i].xferq.flag &= ~FWXFERQ_RUNNING;
17219339321dSHidetoshi Shimokawa 			sc->fc.irx_enable(&sc->fc, i);
17229339321dSHidetoshi Shimokawa 		}
17239339321dSHidetoshi Shimokawa 	}
17249339321dSHidetoshi Shimokawa 
17259339321dSHidetoshi Shimokawa 	bus_generic_resume(dev);
17269339321dSHidetoshi Shimokawa 	sc->fc.ibr(&sc->fc);
17273c60ba66SKatsushi Kobayashi 	return 0;
17283c60ba66SKatsushi Kobayashi }
17293c60ba66SKatsushi Kobayashi 
17303c60ba66SKatsushi Kobayashi #define ACK_ALL
17313c60ba66SKatsushi Kobayashi static void
1732783058faSHidetoshi Shimokawa fwohci_intr_body(struct fwohci_softc *sc, u_int32_t stat, int count)
17333c60ba66SKatsushi Kobayashi {
17343c60ba66SKatsushi Kobayashi 	u_int32_t irstat, itstat;
17353c60ba66SKatsushi Kobayashi 	u_int i;
17363c60ba66SKatsushi Kobayashi 	struct firewire_comm *fc = (struct firewire_comm *)sc;
17373c60ba66SKatsushi Kobayashi 
17383c60ba66SKatsushi Kobayashi #ifdef OHCI_DEBUG
17393c60ba66SKatsushi Kobayashi 	if(stat & OREAD(sc, FWOHCI_INTMASK))
17403c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "INTERRUPT < %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s> 0x%08x, 0x%08x\n",
17413c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_EN ? "DMA_EN ":"",
17423c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PHY_REG ? "PHY_REG ":"",
17433c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_LONG ? "CYC_LONG ":"",
17443c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_ERR ? "INT_ERR ":"",
17453c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_ERR ? "CYC_ERR ":"",
17463c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_LOST ? "CYC_LOST ":"",
17473c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_64SECOND ? "CYC_64SECOND ":"",
17483c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_START ? "CYC_START ":"",
17493c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PHY_INT ? "PHY_INT ":"",
17503c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PHY_BUS_R ? "BUS_RESET ":"",
17513c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PHY_SID ? "SID ":"",
17523c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_LR_ERR ? "DMA_LR_ERR ":"",
17533c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PW_ERR ? "DMA_PW_ERR ":"",
17543c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_IR ? "DMA_IR ":"",
17553c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_IT  ? "DMA_IT " :"",
17563c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_PRRS  ? "DMA_PRRS " :"",
17573c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_PRRQ  ? "DMA_PRRQ " :"",
17583c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_ARRS  ? "DMA_ARRS " :"",
17593c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_ARRQ  ? "DMA_ARRQ " :"",
17603c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_ATRS  ? "DMA_ATRS " :"",
17613c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_ATRQ  ? "DMA_ATRQ " :"",
17623c60ba66SKatsushi Kobayashi 			stat, OREAD(sc, FWOHCI_INTMASK)
17633c60ba66SKatsushi Kobayashi 		);
17643c60ba66SKatsushi Kobayashi #endif
17653c60ba66SKatsushi Kobayashi /* Bus reset */
17663c60ba66SKatsushi Kobayashi 	if(stat & OHCI_INT_PHY_BUS_R ){
17673c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "BUS reset\n");
17683c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTMASKCLR,  OHCI_INT_CYC_LOST);
17693c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCSRC);
17703c60ba66SKatsushi Kobayashi 
17713c60ba66SKatsushi Kobayashi 		OWRITE(sc,  OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
17723c60ba66SKatsushi Kobayashi 		sc->atrq.xferq.flag &= ~FWXFERQ_RUNNING;
17733c60ba66SKatsushi Kobayashi 		OWRITE(sc,  OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
17743c60ba66SKatsushi Kobayashi 		sc->atrs.xferq.flag &= ~FWXFERQ_RUNNING;
17753c60ba66SKatsushi Kobayashi 
17763c60ba66SKatsushi Kobayashi #if 0
17773c60ba66SKatsushi Kobayashi 		for( i = 0 ; i < fc->nisodma ; i ++ ){
17783c60ba66SKatsushi Kobayashi 			OWRITE(sc,  OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN);
17793c60ba66SKatsushi Kobayashi 			OWRITE(sc,  OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN);
17803c60ba66SKatsushi Kobayashi 		}
17813c60ba66SKatsushi Kobayashi 
17823c60ba66SKatsushi Kobayashi #endif
17833c60ba66SKatsushi Kobayashi 		fw_busreset(fc);
17843c60ba66SKatsushi Kobayashi 
17853c60ba66SKatsushi Kobayashi 		/* XXX need to wait DMA to stop */
17863c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
17873c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_BUS_R);
17883c60ba66SKatsushi Kobayashi #endif
17893c60ba66SKatsushi Kobayashi #if 1
17903c60ba66SKatsushi Kobayashi 		/* pending all pre-bus_reset packets */
17913c60ba66SKatsushi Kobayashi 		fwohci_txd(sc, &sc->atrq);
17923c60ba66SKatsushi Kobayashi 		fwohci_txd(sc, &sc->atrs);
1793783058faSHidetoshi Shimokawa 		fwohci_arcv(sc, &sc->arrs, -1);
1794783058faSHidetoshi Shimokawa 		fwohci_arcv(sc, &sc->arrq, -1);
17953c60ba66SKatsushi Kobayashi #endif
17963c60ba66SKatsushi Kobayashi 
17973c60ba66SKatsushi Kobayashi 
17983c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_AREQHI, 1 << 31);
17993c60ba66SKatsushi Kobayashi 		/* XXX insecure ?? */
18003c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_PREQHI, 0x7fffffff);
18013c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_PREQLO, 0xffffffff);
18023c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_PREQUPPER, 0x10000);
18033c60ba66SKatsushi Kobayashi 
18043c60ba66SKatsushi Kobayashi 	}
18053c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_IR )){
18063c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18073c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IR);
18083c60ba66SKatsushi Kobayashi #endif
18093c60ba66SKatsushi Kobayashi 		irstat = OREAD(sc, OHCI_IR_STAT);
18104ed65ce9SHidetoshi Shimokawa 		OWRITE(sc, OHCI_IR_STATCLR, irstat);
18113c60ba66SKatsushi Kobayashi 		for(i = 0; i < fc->nisodma ; i++){
1812b9b35d19SHidetoshi Shimokawa 			struct fwohci_dbch *dbch;
1813b9b35d19SHidetoshi Shimokawa 
18143c60ba66SKatsushi Kobayashi 			if((irstat & (1 << i)) != 0){
1815b9b35d19SHidetoshi Shimokawa 				dbch = &sc->ir[i];
1816b9b35d19SHidetoshi Shimokawa 				if ((dbch->xferq.flag & FWXFERQ_OPEN) == 0) {
1817b9b35d19SHidetoshi Shimokawa 					device_printf(sc->fc.dev,
1818b9b35d19SHidetoshi Shimokawa 						"dma(%d) not active\n", i);
1819b9b35d19SHidetoshi Shimokawa 					continue;
1820b9b35d19SHidetoshi Shimokawa 				}
1821b9b35d19SHidetoshi Shimokawa 				if (dbch->xferq.flag & FWXFERQ_PACKET) {
1822b9b35d19SHidetoshi Shimokawa 					fwohci_ircv(sc, dbch, count);
18233c60ba66SKatsushi Kobayashi 				} else {
18243c60ba66SKatsushi Kobayashi 					fwohci_rbuf_update(sc, i);
18253c60ba66SKatsushi Kobayashi 				}
18263c60ba66SKatsushi Kobayashi 			}
18273c60ba66SKatsushi Kobayashi 		}
18283c60ba66SKatsushi Kobayashi 	}
18293c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_IT )){
18303c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18313c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IT);
18323c60ba66SKatsushi Kobayashi #endif
18333c60ba66SKatsushi Kobayashi 		itstat = OREAD(sc, OHCI_IT_STAT);
18344ed65ce9SHidetoshi Shimokawa 		OWRITE(sc, OHCI_IT_STATCLR, itstat);
18353c60ba66SKatsushi Kobayashi 		for(i = 0; i < fc->nisodma ; i++){
18363c60ba66SKatsushi Kobayashi 			if((itstat & (1 << i)) != 0){
18373c60ba66SKatsushi Kobayashi 				fwohci_tbuf_update(sc, i);
18383c60ba66SKatsushi Kobayashi 			}
18393c60ba66SKatsushi Kobayashi 		}
18403c60ba66SKatsushi Kobayashi 	}
18413c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_PRRS )){
18423c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18433c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRS);
18443c60ba66SKatsushi Kobayashi #endif
18453c60ba66SKatsushi Kobayashi #if 0
18463c60ba66SKatsushi Kobayashi 		dump_dma(sc, ARRS_CH);
18473c60ba66SKatsushi Kobayashi 		dump_db(sc, ARRS_CH);
18483c60ba66SKatsushi Kobayashi #endif
1849783058faSHidetoshi Shimokawa 		fwohci_arcv(sc, &sc->arrs, count);
18503c60ba66SKatsushi Kobayashi 	}
18513c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_PRRQ )){
18523c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18533c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRQ);
18543c60ba66SKatsushi Kobayashi #endif
18553c60ba66SKatsushi Kobayashi #if 0
18563c60ba66SKatsushi Kobayashi 		dump_dma(sc, ARRQ_CH);
18573c60ba66SKatsushi Kobayashi 		dump_db(sc, ARRQ_CH);
18583c60ba66SKatsushi Kobayashi #endif
1859783058faSHidetoshi Shimokawa 		fwohci_arcv(sc, &sc->arrq, count);
18603c60ba66SKatsushi Kobayashi 	}
18613c60ba66SKatsushi Kobayashi 	if(stat & OHCI_INT_PHY_SID){
18623c60ba66SKatsushi Kobayashi 		caddr_t buf;
18633c60ba66SKatsushi Kobayashi 		int plen;
18643c60ba66SKatsushi Kobayashi 
18653c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18663c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_SID);
18673c60ba66SKatsushi Kobayashi #endif
18683c60ba66SKatsushi Kobayashi /*
18693c60ba66SKatsushi Kobayashi ** Checking whether the node is root or not. If root, turn on
18703c60ba66SKatsushi Kobayashi ** cycle master.
18713c60ba66SKatsushi Kobayashi */
18723c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "node_id = 0x%08x, ", OREAD(sc, FWOHCI_NODEID));
18733c60ba66SKatsushi Kobayashi 		if(!(OREAD(sc, FWOHCI_NODEID) & OHCI_NODE_VALID)){
18743c60ba66SKatsushi Kobayashi 			printf("Bus reset failure\n");
18753c60ba66SKatsushi Kobayashi 			goto sidout;
18763c60ba66SKatsushi Kobayashi 		}
18773c60ba66SKatsushi Kobayashi 		if( OREAD(sc, FWOHCI_NODEID) & OHCI_NODE_ROOT ){
18783c60ba66SKatsushi Kobayashi 			printf("CYCLEMASTER mode\n");
18793c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_LNKCTL,
18803c60ba66SKatsushi Kobayashi 				OHCI_CNTL_CYCMTR | OHCI_CNTL_CYCTIMER);
18813c60ba66SKatsushi Kobayashi 		}else{
18823c60ba66SKatsushi Kobayashi 			printf("non CYCLEMASTER mode\n");
18833c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCMTR);
18843c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_CYCTIMER);
18853c60ba66SKatsushi Kobayashi 		}
18863c60ba66SKatsushi Kobayashi 		fc->nodeid = OREAD(sc, FWOHCI_NODEID) & 0x3f;
18873c60ba66SKatsushi Kobayashi 
18883c60ba66SKatsushi Kobayashi 		plen = OREAD(sc, OHCI_SID_CNT) & OHCI_SID_CNT_MASK;
188916e0f484SHidetoshi Shimokawa 		if (plen < 4 || plen > OHCI_SIDSIZE) {
189016e0f484SHidetoshi Shimokawa 			device_printf(fc->dev, "invalid SID len = %d\n", plen);
189116e0f484SHidetoshi Shimokawa 			goto sidout;
189216e0f484SHidetoshi Shimokawa 		}
18933c60ba66SKatsushi Kobayashi 		plen -= 4; /* chop control info */
18945166f1dfSHidetoshi Shimokawa 		buf = malloc(OHCI_SIDSIZE, M_FW, M_NOWAIT);
18953c60ba66SKatsushi Kobayashi 		if(buf == NULL) goto sidout;
1896d0fd7bc6SHidetoshi Shimokawa 		bcopy((void *)(uintptr_t)(volatile void *)(fc->sid_buf + 1),
18973c60ba66SKatsushi Kobayashi 								buf, plen);
18983c60ba66SKatsushi Kobayashi 		fw_sidrcv(fc, buf, plen, 0);
18993c60ba66SKatsushi Kobayashi 	}
19003c60ba66SKatsushi Kobayashi sidout:
19013c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_ATRQ )){
19023c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19033c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRQ);
19043c60ba66SKatsushi Kobayashi #endif
19053c60ba66SKatsushi Kobayashi 		fwohci_txd(sc, &(sc->atrq));
19063c60ba66SKatsushi Kobayashi 	}
19073c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_ATRS )){
19083c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19093c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRS);
19103c60ba66SKatsushi Kobayashi #endif
19113c60ba66SKatsushi Kobayashi 		fwohci_txd(sc, &(sc->atrs));
19123c60ba66SKatsushi Kobayashi 	}
19133c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_PW_ERR )){
19143c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19153c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PW_ERR);
19163c60ba66SKatsushi Kobayashi #endif
19173c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "posted write error\n");
19183c60ba66SKatsushi Kobayashi 	}
19193c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_ERR )){
19203c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19213c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_ERR);
19223c60ba66SKatsushi Kobayashi #endif
19233c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "unrecoverable error\n");
19243c60ba66SKatsushi Kobayashi 	}
19253c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_PHY_INT)) {
19263c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19273c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_INT);
19283c60ba66SKatsushi Kobayashi #endif
19293c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "phy int\n");
19303c60ba66SKatsushi Kobayashi 	}
19313c60ba66SKatsushi Kobayashi 
19323c60ba66SKatsushi Kobayashi 	return;
19333c60ba66SKatsushi Kobayashi }
19343c60ba66SKatsushi Kobayashi 
19353c60ba66SKatsushi Kobayashi void
19363c60ba66SKatsushi Kobayashi fwohci_intr(void *arg)
19373c60ba66SKatsushi Kobayashi {
19383c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)arg;
19393c60ba66SKatsushi Kobayashi 	u_int32_t stat;
19403c60ba66SKatsushi Kobayashi 
19413c60ba66SKatsushi Kobayashi 	if (!(sc->intmask & OHCI_INT_EN)) {
19423c60ba66SKatsushi Kobayashi 		/* polling mode */
19433c60ba66SKatsushi Kobayashi 		return;
19443c60ba66SKatsushi Kobayashi 	}
19453c60ba66SKatsushi Kobayashi 
19463c60ba66SKatsushi Kobayashi 	while ((stat = OREAD(sc, FWOHCI_INTSTAT)) != 0) {
19473c60ba66SKatsushi Kobayashi 		if (stat == 0xffffffff) {
19483c60ba66SKatsushi Kobayashi 			device_printf(sc->fc.dev,
19493c60ba66SKatsushi Kobayashi 				"device physically ejected?\n");
19503c60ba66SKatsushi Kobayashi 			return;
19513c60ba66SKatsushi Kobayashi 		}
19523c60ba66SKatsushi Kobayashi #ifdef ACK_ALL
19533c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, stat);
19543c60ba66SKatsushi Kobayashi #endif
1955783058faSHidetoshi Shimokawa 		fwohci_intr_body(sc, stat, -1);
19563c60ba66SKatsushi Kobayashi 	}
19573c60ba66SKatsushi Kobayashi }
19583c60ba66SKatsushi Kobayashi 
19593c60ba66SKatsushi Kobayashi static void
19603c60ba66SKatsushi Kobayashi fwohci_poll(struct firewire_comm *fc, int quick, int count)
19613c60ba66SKatsushi Kobayashi {
19623c60ba66SKatsushi Kobayashi 	int s;
19633c60ba66SKatsushi Kobayashi 	u_int32_t stat;
19643c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc;
19653c60ba66SKatsushi Kobayashi 
19663c60ba66SKatsushi Kobayashi 
19673c60ba66SKatsushi Kobayashi 	sc = (struct fwohci_softc *)fc;
19683c60ba66SKatsushi Kobayashi 	stat = OHCI_INT_DMA_IR | OHCI_INT_DMA_IT |
19693c60ba66SKatsushi Kobayashi 		OHCI_INT_DMA_PRRS | OHCI_INT_DMA_PRRQ |
19703c60ba66SKatsushi Kobayashi 		OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS;
19713c60ba66SKatsushi Kobayashi #if 0
19723c60ba66SKatsushi Kobayashi 	if (!quick) {
19733c60ba66SKatsushi Kobayashi #else
19743c60ba66SKatsushi Kobayashi 	if (1) {
19753c60ba66SKatsushi Kobayashi #endif
19763c60ba66SKatsushi Kobayashi 		stat = OREAD(sc, FWOHCI_INTSTAT);
19773c60ba66SKatsushi Kobayashi 		if (stat == 0)
19783c60ba66SKatsushi Kobayashi 			return;
19793c60ba66SKatsushi Kobayashi 		if (stat == 0xffffffff) {
19803c60ba66SKatsushi Kobayashi 			device_printf(sc->fc.dev,
19813c60ba66SKatsushi Kobayashi 				"device physically ejected?\n");
19823c60ba66SKatsushi Kobayashi 			return;
19833c60ba66SKatsushi Kobayashi 		}
19843c60ba66SKatsushi Kobayashi #ifdef ACK_ALL
19853c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, stat);
19863c60ba66SKatsushi Kobayashi #endif
19873c60ba66SKatsushi Kobayashi 	}
19883c60ba66SKatsushi Kobayashi 	s = splfw();
1989783058faSHidetoshi Shimokawa 	fwohci_intr_body(sc, stat, count);
19903c60ba66SKatsushi Kobayashi 	splx(s);
19913c60ba66SKatsushi Kobayashi }
19923c60ba66SKatsushi Kobayashi 
19933c60ba66SKatsushi Kobayashi static void
19943c60ba66SKatsushi Kobayashi fwohci_set_intr(struct firewire_comm *fc, int enable)
19953c60ba66SKatsushi Kobayashi {
19963c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc;
19973c60ba66SKatsushi Kobayashi 
19983c60ba66SKatsushi Kobayashi 	sc = (struct fwohci_softc *)fc;
199917c3d42cSHidetoshi Shimokawa 	if (bootverbose)
20009339321dSHidetoshi Shimokawa 		device_printf(sc->fc.dev, "fwohci_set_intr: %d\n", enable);
20013c60ba66SKatsushi Kobayashi 	if (enable) {
20023c60ba66SKatsushi Kobayashi 		sc->intmask |= OHCI_INT_EN;
20033c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_EN);
20043c60ba66SKatsushi Kobayashi 	} else {
20053c60ba66SKatsushi Kobayashi 		sc->intmask &= ~OHCI_INT_EN;
20063c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_EN);
20073c60ba66SKatsushi Kobayashi 	}
20083c60ba66SKatsushi Kobayashi }
20093c60ba66SKatsushi Kobayashi 
2010c572b810SHidetoshi Shimokawa static void
2011c572b810SHidetoshi Shimokawa fwohci_tbuf_update(struct fwohci_softc *sc, int dmach)
20123c60ba66SKatsushi Kobayashi {
20133c60ba66SKatsushi Kobayashi 	struct firewire_comm *fc = &sc->fc;
20145a7ba74dSHidetoshi Shimokawa 	volatile struct fwohcidb *db;
20155a7ba74dSHidetoshi Shimokawa 	struct fw_bulkxfer *chunk;
20165a7ba74dSHidetoshi Shimokawa 	struct fw_xferq *it;
20175a7ba74dSHidetoshi Shimokawa 	u_int32_t stat, count;
20185a7ba74dSHidetoshi Shimokawa 	int s, w=0;
20193c60ba66SKatsushi Kobayashi 
20205a7ba74dSHidetoshi Shimokawa 	it = fc->it[dmach];
20215a7ba74dSHidetoshi Shimokawa 	s = splfw(); /* unnecessary ? */
20225a7ba74dSHidetoshi Shimokawa 	while ((chunk = STAILQ_FIRST(&it->stdma)) != NULL) {
20235a7ba74dSHidetoshi Shimokawa 		db = ((struct fwohcidb_tr *)(chunk->end))->db;
20245a7ba74dSHidetoshi Shimokawa 		stat = db[sc->it[dmach].ndesc - 1].db.desc.status;
20255a7ba74dSHidetoshi Shimokawa 		db = ((struct fwohcidb_tr *)(chunk->start))->db;
20265a7ba74dSHidetoshi Shimokawa 		count = db[sc->it[dmach].ndesc - 1].db.desc.count;
20275a7ba74dSHidetoshi Shimokawa 		if (stat == 0)
20285a7ba74dSHidetoshi Shimokawa 			break;
20295a7ba74dSHidetoshi Shimokawa 		STAILQ_REMOVE_HEAD(&it->stdma, link);
20305a7ba74dSHidetoshi Shimokawa 		switch (stat & FWOHCIEV_MASK){
20313c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKCOMPL:
20325a7ba74dSHidetoshi Shimokawa #if 0
20335a7ba74dSHidetoshi Shimokawa 			device_printf(fc->dev, "0x%08x\n", count);
20340aaa9a23SHidetoshi Shimokawa #endif
20353c60ba66SKatsushi Kobayashi 			break;
20363c60ba66SKatsushi Kobayashi 		default:
20375a7ba74dSHidetoshi Shimokawa 			device_printf(fc->dev,
20385a7ba74dSHidetoshi Shimokawa 				"Isochronous transmit err %02x\n", stat);
20393c60ba66SKatsushi Kobayashi 		}
20405a7ba74dSHidetoshi Shimokawa 		STAILQ_INSERT_TAIL(&it->stfree, chunk, link);
20415a7ba74dSHidetoshi Shimokawa 		w++;
20425a7ba74dSHidetoshi Shimokawa 	}
20435a7ba74dSHidetoshi Shimokawa 	splx(s);
20445a7ba74dSHidetoshi Shimokawa 	if (w)
20455a7ba74dSHidetoshi Shimokawa 		wakeup(it);
20463c60ba66SKatsushi Kobayashi }
2047c572b810SHidetoshi Shimokawa 
2048c572b810SHidetoshi Shimokawa static void
2049c572b810SHidetoshi Shimokawa fwohci_rbuf_update(struct fwohci_softc *sc, int dmach)
20503c60ba66SKatsushi Kobayashi {
20510aaa9a23SHidetoshi Shimokawa 	struct firewire_comm *fc = &sc->fc;
20525a7ba74dSHidetoshi Shimokawa 	volatile struct fwohcidb *db;
20535a7ba74dSHidetoshi Shimokawa 	struct fw_bulkxfer *chunk;
20545a7ba74dSHidetoshi Shimokawa 	struct fw_xferq *ir;
20555a7ba74dSHidetoshi Shimokawa 	u_int32_t stat;
20565a7ba74dSHidetoshi Shimokawa 	int s, w=0;
20570aaa9a23SHidetoshi Shimokawa 
20585a7ba74dSHidetoshi Shimokawa 	ir = fc->ir[dmach];
20595a7ba74dSHidetoshi Shimokawa 	s = splfw();
20605a7ba74dSHidetoshi Shimokawa 	while ((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) {
20615a7ba74dSHidetoshi Shimokawa 		db = ((struct fwohcidb_tr *)(chunk->end))->db;
20625a7ba74dSHidetoshi Shimokawa 		stat = db[sc->ir[dmach].ndesc - 1].db.desc.status;
20635a7ba74dSHidetoshi Shimokawa 		if (stat == 0)
20645a7ba74dSHidetoshi Shimokawa 			break;
20655a7ba74dSHidetoshi Shimokawa 		STAILQ_REMOVE_HEAD(&ir->stdma, link);
20665a7ba74dSHidetoshi Shimokawa 		STAILQ_INSERT_TAIL(&ir->stvalid, chunk, link);
20675a7ba74dSHidetoshi Shimokawa 		switch (stat & FWOHCIEV_MASK) {
20683c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKCOMPL:
20693c60ba66SKatsushi Kobayashi 			break;
20703c60ba66SKatsushi Kobayashi 		default:
20715a7ba74dSHidetoshi Shimokawa 			device_printf(fc->dev,
20725a7ba74dSHidetoshi Shimokawa 				"Isochronous receive err %02x\n", stat);
20733c60ba66SKatsushi Kobayashi 		}
20745a7ba74dSHidetoshi Shimokawa 		w++;
20755a7ba74dSHidetoshi Shimokawa 	}
20765a7ba74dSHidetoshi Shimokawa 	splx(s);
20775a7ba74dSHidetoshi Shimokawa 	if (w)
20785a7ba74dSHidetoshi Shimokawa 		wakeup(ir);
20793c60ba66SKatsushi Kobayashi }
2080c572b810SHidetoshi Shimokawa 
2081c572b810SHidetoshi Shimokawa void
2082c572b810SHidetoshi Shimokawa dump_dma(struct fwohci_softc *sc, u_int32_t ch)
2083c572b810SHidetoshi Shimokawa {
20843c60ba66SKatsushi Kobayashi 	u_int32_t off, cntl, stat, cmd, match;
20853c60ba66SKatsushi Kobayashi 
20863c60ba66SKatsushi Kobayashi 	if(ch == 0){
20873c60ba66SKatsushi Kobayashi 		off = OHCI_ATQOFF;
20883c60ba66SKatsushi Kobayashi 	}else if(ch == 1){
20893c60ba66SKatsushi Kobayashi 		off = OHCI_ATSOFF;
20903c60ba66SKatsushi Kobayashi 	}else if(ch == 2){
20913c60ba66SKatsushi Kobayashi 		off = OHCI_ARQOFF;
20923c60ba66SKatsushi Kobayashi 	}else if(ch == 3){
20933c60ba66SKatsushi Kobayashi 		off = OHCI_ARSOFF;
20943c60ba66SKatsushi Kobayashi 	}else if(ch < IRX_CH){
20953c60ba66SKatsushi Kobayashi 		off = OHCI_ITCTL(ch - ITX_CH);
20963c60ba66SKatsushi Kobayashi 	}else{
20973c60ba66SKatsushi Kobayashi 		off = OHCI_IRCTL(ch - IRX_CH);
20983c60ba66SKatsushi Kobayashi 	}
20993c60ba66SKatsushi Kobayashi 	cntl = stat = OREAD(sc, off);
21003c60ba66SKatsushi Kobayashi 	cmd = OREAD(sc, off + 0xc);
21013c60ba66SKatsushi Kobayashi 	match = OREAD(sc, off + 0x10);
21023c60ba66SKatsushi Kobayashi 
21033c60ba66SKatsushi Kobayashi 	device_printf(sc->fc.dev, "dma ch %1x:dma regs 0x%08x 0x%08x 0x%08x 0x%08x \n",
21043c60ba66SKatsushi Kobayashi 		ch,
21053c60ba66SKatsushi Kobayashi 		cntl,
21063c60ba66SKatsushi Kobayashi 		stat,
21073c60ba66SKatsushi Kobayashi 		cmd,
21083c60ba66SKatsushi Kobayashi 		match);
21093c60ba66SKatsushi Kobayashi 	stat &= 0xffff ;
21103c60ba66SKatsushi Kobayashi 	if(stat & 0xff00){
21113c60ba66SKatsushi Kobayashi 		device_printf(sc->fc.dev, "dma %d ch:%s%s%s%s%s%s %s(%x)\n",
21123c60ba66SKatsushi Kobayashi 			ch,
21133c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_RUN ? "RUN," : "",
21143c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "",
21153c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "",
21163c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "",
21173c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "",
21183c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "",
21193c60ba66SKatsushi Kobayashi 			fwohcicode[stat & 0x1f],
21203c60ba66SKatsushi Kobayashi 			stat & 0x1f
21213c60ba66SKatsushi Kobayashi 		);
21223c60ba66SKatsushi Kobayashi 	}else{
21233c60ba66SKatsushi Kobayashi 		device_printf(sc->fc.dev, "dma %d ch: Nostat\n", ch);
21243c60ba66SKatsushi Kobayashi 	}
21253c60ba66SKatsushi Kobayashi }
2126c572b810SHidetoshi Shimokawa 
2127c572b810SHidetoshi Shimokawa void
2128c572b810SHidetoshi Shimokawa dump_db(struct fwohci_softc *sc, u_int32_t ch)
2129c572b810SHidetoshi Shimokawa {
21303c60ba66SKatsushi Kobayashi 	struct fwohci_dbch *dbch;
21313c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *cp = NULL, *pp, *np;
21323c60ba66SKatsushi Kobayashi 	volatile struct fwohcidb *curr = NULL, *prev, *next = NULL;
21333c60ba66SKatsushi Kobayashi 	int idb, jdb;
21343c60ba66SKatsushi Kobayashi 	u_int32_t cmd, off;
21353c60ba66SKatsushi Kobayashi 	if(ch == 0){
21363c60ba66SKatsushi Kobayashi 		off = OHCI_ATQOFF;
21373c60ba66SKatsushi Kobayashi 		dbch = &sc->atrq;
21383c60ba66SKatsushi Kobayashi 	}else if(ch == 1){
21393c60ba66SKatsushi Kobayashi 		off = OHCI_ATSOFF;
21403c60ba66SKatsushi Kobayashi 		dbch = &sc->atrs;
21413c60ba66SKatsushi Kobayashi 	}else if(ch == 2){
21423c60ba66SKatsushi Kobayashi 		off = OHCI_ARQOFF;
21433c60ba66SKatsushi Kobayashi 		dbch = &sc->arrq;
21443c60ba66SKatsushi Kobayashi 	}else if(ch == 3){
21453c60ba66SKatsushi Kobayashi 		off = OHCI_ARSOFF;
21463c60ba66SKatsushi Kobayashi 		dbch = &sc->arrs;
21473c60ba66SKatsushi Kobayashi 	}else if(ch < IRX_CH){
21483c60ba66SKatsushi Kobayashi 		off = OHCI_ITCTL(ch - ITX_CH);
21493c60ba66SKatsushi Kobayashi 		dbch = &sc->it[ch - ITX_CH];
21503c60ba66SKatsushi Kobayashi 	}else {
21513c60ba66SKatsushi Kobayashi 		off = OHCI_IRCTL(ch - IRX_CH);
21523c60ba66SKatsushi Kobayashi 		dbch = &sc->ir[ch - IRX_CH];
21533c60ba66SKatsushi Kobayashi 	}
21543c60ba66SKatsushi Kobayashi 	cmd = OREAD(sc, off + 0xc);
21553c60ba66SKatsushi Kobayashi 
21563c60ba66SKatsushi Kobayashi 	if( dbch->ndb == 0 ){
21573c60ba66SKatsushi Kobayashi 		device_printf(sc->fc.dev, "No DB is attached ch=%d\n", ch);
21583c60ba66SKatsushi Kobayashi 		return;
21593c60ba66SKatsushi Kobayashi 	}
21603c60ba66SKatsushi Kobayashi 	pp = dbch->top;
21613c60ba66SKatsushi Kobayashi 	prev = pp->db;
21623c60ba66SKatsushi Kobayashi 	for(idb = 0 ; idb < dbch->ndb ; idb ++ ){
21633c60ba66SKatsushi Kobayashi 		if(pp == NULL){
21643c60ba66SKatsushi Kobayashi 			curr = NULL;
21653c60ba66SKatsushi Kobayashi 			goto outdb;
21663c60ba66SKatsushi Kobayashi 		}
21673c60ba66SKatsushi Kobayashi 		cp = STAILQ_NEXT(pp, link);
21683c60ba66SKatsushi Kobayashi 		if(cp == NULL){
21693c60ba66SKatsushi Kobayashi 			curr = NULL;
21703c60ba66SKatsushi Kobayashi 			goto outdb;
21713c60ba66SKatsushi Kobayashi 		}
21723c60ba66SKatsushi Kobayashi 		np = STAILQ_NEXT(cp, link);
21733c60ba66SKatsushi Kobayashi 		if(cp == NULL) break;
21743c60ba66SKatsushi Kobayashi 		for(jdb = 0 ; jdb < dbch->ndesc ; jdb ++ ){
21753c60ba66SKatsushi Kobayashi 			if((cmd  & 0xfffffff0)
21763c60ba66SKatsushi Kobayashi 				== vtophys(&(cp->db[jdb]))){
21773c60ba66SKatsushi Kobayashi 				curr = cp->db;
21783c60ba66SKatsushi Kobayashi 				if(np != NULL){
21793c60ba66SKatsushi Kobayashi 					next = np->db;
21803c60ba66SKatsushi Kobayashi 				}else{
21813c60ba66SKatsushi Kobayashi 					next = NULL;
21823c60ba66SKatsushi Kobayashi 				}
21833c60ba66SKatsushi Kobayashi 				goto outdb;
21843c60ba66SKatsushi Kobayashi 			}
21853c60ba66SKatsushi Kobayashi 		}
21863c60ba66SKatsushi Kobayashi 		pp = STAILQ_NEXT(pp, link);
21873c60ba66SKatsushi Kobayashi 		prev = pp->db;
21883c60ba66SKatsushi Kobayashi 	}
21893c60ba66SKatsushi Kobayashi outdb:
21903c60ba66SKatsushi Kobayashi 	if( curr != NULL){
21913c60ba66SKatsushi Kobayashi 		printf("Prev DB %d\n", ch);
21923c60ba66SKatsushi Kobayashi 		print_db(prev, ch, dbch->ndesc);
21933c60ba66SKatsushi Kobayashi 		printf("Current DB %d\n", ch);
21943c60ba66SKatsushi Kobayashi 		print_db(curr, ch, dbch->ndesc);
21953c60ba66SKatsushi Kobayashi 		printf("Next DB %d\n", ch);
21963c60ba66SKatsushi Kobayashi 		print_db(next, ch, dbch->ndesc);
21973c60ba66SKatsushi Kobayashi 	}else{
21983c60ba66SKatsushi Kobayashi 		printf("dbdump err ch = %d cmd = 0x%08x\n", ch, cmd);
21993c60ba66SKatsushi Kobayashi 	}
22003c60ba66SKatsushi Kobayashi 	return;
22013c60ba66SKatsushi Kobayashi }
2202c572b810SHidetoshi Shimokawa 
2203c572b810SHidetoshi Shimokawa void
2204c572b810SHidetoshi Shimokawa print_db(volatile struct fwohcidb *db, u_int32_t ch, u_int32_t max)
2205c572b810SHidetoshi Shimokawa {
22063c60ba66SKatsushi Kobayashi 	fwohcireg_t stat;
22073c60ba66SKatsushi Kobayashi 	int i, key;
22083c60ba66SKatsushi Kobayashi 
22093c60ba66SKatsushi Kobayashi 	if(db == NULL){
22103c60ba66SKatsushi Kobayashi 		printf("No Descriptor is found\n");
22113c60ba66SKatsushi Kobayashi 		return;
22123c60ba66SKatsushi Kobayashi 	}
22133c60ba66SKatsushi Kobayashi 
22143c60ba66SKatsushi Kobayashi 	printf("ch = %d\n%8s %s %s %s %s %4s %8s %8s %4s:%4s\n",
22153c60ba66SKatsushi Kobayashi 		ch,
22163c60ba66SKatsushi Kobayashi 		"Current",
22173c60ba66SKatsushi Kobayashi 		"OP  ",
22183c60ba66SKatsushi Kobayashi 		"KEY",
22193c60ba66SKatsushi Kobayashi 		"INT",
22203c60ba66SKatsushi Kobayashi 		"BR ",
22213c60ba66SKatsushi Kobayashi 		"len",
22223c60ba66SKatsushi Kobayashi 		"Addr",
22233c60ba66SKatsushi Kobayashi 		"Depend",
22243c60ba66SKatsushi Kobayashi 		"Stat",
22253c60ba66SKatsushi Kobayashi 		"Cnt");
22263c60ba66SKatsushi Kobayashi 	for( i = 0 ; i <= max ; i ++){
222753f1eb86SHidetoshi Shimokawa 		key = db[i].db.desc.control & OHCI_KEY_MASK;
2228a4239576SHidetoshi Shimokawa #if __FreeBSD_version >= 500000
222970ce30b5SHidetoshi Shimokawa 		printf("%08tx %s %s %s %s %5d %08x %08x %04x:%04x",
2230a4239576SHidetoshi Shimokawa #else
2231a4239576SHidetoshi Shimokawa 		printf("%08x %s %s %s %s %5d %08x %08x %04x:%04x",
2232a4239576SHidetoshi Shimokawa #endif
22333c60ba66SKatsushi Kobayashi 				vtophys(&db[i]),
223453f1eb86SHidetoshi Shimokawa 				dbcode[(db[i].db.desc.control >> 12) & 0xf],
223553f1eb86SHidetoshi Shimokawa 				dbkey[(db[i].db.desc.control >> 8) & 0x7],
223653f1eb86SHidetoshi Shimokawa 				dbcond[(db[i].db.desc.control >> 4) & 0x3],
223753f1eb86SHidetoshi Shimokawa 				dbcond[(db[i].db.desc.control >> 2) & 0x3],
223853f1eb86SHidetoshi Shimokawa 				db[i].db.desc.reqcount,
22393c60ba66SKatsushi Kobayashi 				db[i].db.desc.addr,
22403c60ba66SKatsushi Kobayashi 				db[i].db.desc.depend,
22413c60ba66SKatsushi Kobayashi 				db[i].db.desc.status,
22423c60ba66SKatsushi Kobayashi 				db[i].db.desc.count);
22433c60ba66SKatsushi Kobayashi 		stat = db[i].db.desc.status;
22443c60ba66SKatsushi Kobayashi 		if(stat & 0xff00){
22453c60ba66SKatsushi Kobayashi 			printf(" %s%s%s%s%s%s %s(%x)\n",
22463c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_RUN ? "RUN," : "",
22473c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "",
22483c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "",
22493c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "",
22503c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "",
22513c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "",
22523c60ba66SKatsushi Kobayashi 				fwohcicode[stat & 0x1f],
22533c60ba66SKatsushi Kobayashi 				stat & 0x1f
22543c60ba66SKatsushi Kobayashi 			);
22553c60ba66SKatsushi Kobayashi 		}else{
22563c60ba66SKatsushi Kobayashi 			printf(" Nostat\n");
22573c60ba66SKatsushi Kobayashi 		}
22583c60ba66SKatsushi Kobayashi 		if(key == OHCI_KEY_ST2 ){
22593c60ba66SKatsushi Kobayashi 			printf("0x%08x 0x%08x 0x%08x 0x%08x\n",
22603c60ba66SKatsushi Kobayashi 				db[i+1].db.immed[0],
22613c60ba66SKatsushi Kobayashi 				db[i+1].db.immed[1],
22623c60ba66SKatsushi Kobayashi 				db[i+1].db.immed[2],
22633c60ba66SKatsushi Kobayashi 				db[i+1].db.immed[3]);
22643c60ba66SKatsushi Kobayashi 		}
22653c60ba66SKatsushi Kobayashi 		if(key == OHCI_KEY_DEVICE){
22663c60ba66SKatsushi Kobayashi 			return;
22673c60ba66SKatsushi Kobayashi 		}
226853f1eb86SHidetoshi Shimokawa 		if((db[i].db.desc.control & OHCI_BRANCH_MASK)
22693c60ba66SKatsushi Kobayashi 				== OHCI_BRANCH_ALWAYS){
22703c60ba66SKatsushi Kobayashi 			return;
22713c60ba66SKatsushi Kobayashi 		}
227253f1eb86SHidetoshi Shimokawa 		if((db[i].db.desc.control & OHCI_CMD_MASK)
22733c60ba66SKatsushi Kobayashi 				== OHCI_OUTPUT_LAST){
22743c60ba66SKatsushi Kobayashi 			return;
22753c60ba66SKatsushi Kobayashi 		}
227653f1eb86SHidetoshi Shimokawa 		if((db[i].db.desc.control & OHCI_CMD_MASK)
22773c60ba66SKatsushi Kobayashi 				== OHCI_INPUT_LAST){
22783c60ba66SKatsushi Kobayashi 			return;
22793c60ba66SKatsushi Kobayashi 		}
22803c60ba66SKatsushi Kobayashi 		if(key == OHCI_KEY_ST2 ){
22813c60ba66SKatsushi Kobayashi 			i++;
22823c60ba66SKatsushi Kobayashi 		}
22833c60ba66SKatsushi Kobayashi 	}
22843c60ba66SKatsushi Kobayashi 	return;
22853c60ba66SKatsushi Kobayashi }
2286c572b810SHidetoshi Shimokawa 
2287c572b810SHidetoshi Shimokawa void
2288c572b810SHidetoshi Shimokawa fwohci_ibr(struct firewire_comm *fc)
22893c60ba66SKatsushi Kobayashi {
22903c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc;
22913c60ba66SKatsushi Kobayashi 	u_int32_t fun;
22923c60ba66SKatsushi Kobayashi 
22933c60ba66SKatsushi Kobayashi 	sc = (struct fwohci_softc *)fc;
2294ac9f6692SHidetoshi Shimokawa 
2295ac9f6692SHidetoshi Shimokawa 	/*
2296ac9f6692SHidetoshi Shimokawa 	 * Set root hold-off bit so that non cyclemaster capable node
2297ac9f6692SHidetoshi Shimokawa 	 * shouldn't became the root node.
2298ac9f6692SHidetoshi Shimokawa 	 */
22993c60ba66SKatsushi Kobayashi #if 1
23003c60ba66SKatsushi Kobayashi 	fun = fwphy_rddata(sc, FW_PHY_IBR_REG);
23014ed65ce9SHidetoshi Shimokawa 	fun |= FW_PHY_IBR | FW_PHY_RHB;
23023c60ba66SKatsushi Kobayashi 	fun = fwphy_wrdata(sc, FW_PHY_IBR_REG, fun);
23034ed65ce9SHidetoshi Shimokawa #else	/* Short bus reset */
23043c60ba66SKatsushi Kobayashi 	fun = fwphy_rddata(sc, FW_PHY_ISBR_REG);
23054ed65ce9SHidetoshi Shimokawa 	fun |= FW_PHY_ISBR | FW_PHY_RHB;
23063c60ba66SKatsushi Kobayashi 	fun = fwphy_wrdata(sc, FW_PHY_ISBR_REG, fun);
23073c60ba66SKatsushi Kobayashi #endif
23083c60ba66SKatsushi Kobayashi }
2309c572b810SHidetoshi Shimokawa 
2310c572b810SHidetoshi Shimokawa void
2311c572b810SHidetoshi Shimokawa fwohci_txbufdb(struct fwohci_softc *sc, int dmach, struct fw_bulkxfer *bulkxfer)
23123c60ba66SKatsushi Kobayashi {
23133c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr, *fdb_tr;
23143c60ba66SKatsushi Kobayashi 	struct fwohci_dbch *dbch;
231553f1eb86SHidetoshi Shimokawa 	volatile struct fwohcidb *db;
23163c60ba66SKatsushi Kobayashi 	struct fw_pkt *fp;
23173c60ba66SKatsushi Kobayashi 	volatile struct fwohci_txpkthdr *ohcifp;
23183c60ba66SKatsushi Kobayashi 	unsigned short chtag;
23193c60ba66SKatsushi Kobayashi 	int idb;
23203c60ba66SKatsushi Kobayashi 
23213c60ba66SKatsushi Kobayashi 	dbch = &sc->it[dmach];
23223c60ba66SKatsushi Kobayashi 	chtag = sc->it[dmach].xferq.flag & 0xff;
23233c60ba66SKatsushi Kobayashi 
23243c60ba66SKatsushi Kobayashi 	db_tr = (struct fwohcidb_tr *)(bulkxfer->start);
23253c60ba66SKatsushi Kobayashi 	fdb_tr = (struct fwohcidb_tr *)(bulkxfer->end);
23263c60ba66SKatsushi Kobayashi /*
23273c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "DB %08x %08x %08x\n", bulkxfer, vtophys(db_tr->db), vtophys(fdb_tr->db));
23283c60ba66SKatsushi Kobayashi */
23293c60ba66SKatsushi Kobayashi 	for( idb = 0 ; idb < bulkxfer->npacket ; idb ++){
233053f1eb86SHidetoshi Shimokawa 		db = db_tr->db;
233153f1eb86SHidetoshi Shimokawa #if 0
233253f1eb86SHidetoshi Shimokawa 		db[0].db.desc.control
233353f1eb86SHidetoshi Shimokawa 			= OHCI_OUTPUT_MORE | OHCI_KEY_ST2;
233453f1eb86SHidetoshi Shimokawa 		db[0].db.desc.reqcount = 8;
233553f1eb86SHidetoshi Shimokawa #endif
23363c60ba66SKatsushi Kobayashi 		fp = (struct fw_pkt *)db_tr->buf;
233753f1eb86SHidetoshi Shimokawa 		ohcifp = (volatile struct fwohci_txpkthdr *) db[1].db.immed;
23383c60ba66SKatsushi Kobayashi 		ohcifp->mode.ld[0] = ntohl(fp->mode.ld[0]);
23393c60ba66SKatsushi Kobayashi 		ohcifp->mode.stream.len = ntohs(fp->mode.stream.len);
23403c60ba66SKatsushi Kobayashi 		ohcifp->mode.stream.chtag = chtag;
23413c60ba66SKatsushi Kobayashi 		ohcifp->mode.stream.tcode = 0xa;
23425a7ba74dSHidetoshi Shimokawa 		ohcifp->mode.stream.spd = 0;
23433c60ba66SKatsushi Kobayashi 
234453f1eb86SHidetoshi Shimokawa 		db[2].db.desc.reqcount = ntohs(fp->mode.stream.len);
234553f1eb86SHidetoshi Shimokawa 		db[2].db.desc.status = 0;
234653f1eb86SHidetoshi Shimokawa 		db[2].db.desc.count = 0;
234753f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */
234853f1eb86SHidetoshi Shimokawa 		db[2].db.desc.control = OHCI_OUTPUT_LAST
23493c60ba66SKatsushi Kobayashi 			| OHCI_UPDATE
235053f1eb86SHidetoshi Shimokawa 			| OHCI_BRANCH_ALWAYS;
235153f1eb86SHidetoshi Shimokawa 		db[0].db.desc.depend =
235253f1eb86SHidetoshi Shimokawa 			= db[dbch->ndesc - 1].db.desc.depend
23533c60ba66SKatsushi Kobayashi 			= vtophys(STAILQ_NEXT(db_tr, link)->db) | dbch->ndesc;
235453f1eb86SHidetoshi Shimokawa #else
235553f1eb86SHidetoshi Shimokawa 		db[0].db.desc.depend |= dbch->ndesc;
235653f1eb86SHidetoshi Shimokawa 		db[dbch->ndesc - 1].db.desc.depend |= dbch->ndesc;
235753f1eb86SHidetoshi Shimokawa #endif
23583c60ba66SKatsushi Kobayashi 		bulkxfer->end = (caddr_t)db_tr;
23593c60ba66SKatsushi Kobayashi 		db_tr = STAILQ_NEXT(db_tr, link);
23603c60ba66SKatsushi Kobayashi 	}
236153f1eb86SHidetoshi Shimokawa 	db = ((struct fwohcidb_tr *)bulkxfer->end)->db;
236253f1eb86SHidetoshi Shimokawa 	db[0].db.desc.depend &= ~0xf;
236353f1eb86SHidetoshi Shimokawa 	db[dbch->ndesc - 1].db.desc.depend &= ~0xf;
236453f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */
236553f1eb86SHidetoshi Shimokawa 	db[dbch->ndesc - 1].db.desc.control |= OHCI_INTERRUPT_ALWAYS;
23664ed65ce9SHidetoshi Shimokawa 	/* OHCI 1.1 and above */
236753f1eb86SHidetoshi Shimokawa 	db[0].db.desc.control |= OHCI_INTERRUPT_ALWAYS;
236853f1eb86SHidetoshi Shimokawa #endif
236953f1eb86SHidetoshi Shimokawa /*
23703c60ba66SKatsushi Kobayashi 	db_tr = (struct fwohcidb_tr *)bulkxfer->start;
23713c60ba66SKatsushi Kobayashi 	fdb_tr = (struct fwohcidb_tr *)bulkxfer->end;
23723c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "DB %08x %3d %08x %08x\n", bulkxfer, bulkxfer->npacket, vtophys(db_tr->db), vtophys(fdb_tr->db));
23733c60ba66SKatsushi Kobayashi */
23743c60ba66SKatsushi Kobayashi 	return;
23753c60ba66SKatsushi Kobayashi }
2376c572b810SHidetoshi Shimokawa 
2377c572b810SHidetoshi Shimokawa static int
2378c572b810SHidetoshi Shimokawa fwohci_add_tx_buf(struct fwohcidb_tr *db_tr, unsigned short size,
2379c572b810SHidetoshi Shimokawa 	int mode, void *buf)
23803c60ba66SKatsushi Kobayashi {
23813c60ba66SKatsushi Kobayashi 	volatile struct fwohcidb *db = db_tr->db;
23823c60ba66SKatsushi Kobayashi 	int err = 0;
23833c60ba66SKatsushi Kobayashi 	if(buf == 0){
23843c60ba66SKatsushi Kobayashi 		err = EINVAL;
23853c60ba66SKatsushi Kobayashi 		return err;
23863c60ba66SKatsushi Kobayashi 	}
23873c60ba66SKatsushi Kobayashi 	db_tr->buf = buf;
23883c60ba66SKatsushi Kobayashi 	db_tr->dbcnt = 3;
23893c60ba66SKatsushi Kobayashi 	db_tr->dummy = NULL;
23903c60ba66SKatsushi Kobayashi 
239153f1eb86SHidetoshi Shimokawa 	db[0].db.desc.control = OHCI_OUTPUT_MORE | OHCI_KEY_ST2;
239253f1eb86SHidetoshi Shimokawa 	db[0].db.desc.reqcount = 8;
23933c60ba66SKatsushi Kobayashi 	db[2].db.desc.addr = vtophys(buf) + sizeof(u_int32_t);
239453f1eb86SHidetoshi Shimokawa 	db[2].db.desc.control =
239553f1eb86SHidetoshi Shimokawa 		OHCI_OUTPUT_LAST | OHCI_UPDATE | OHCI_BRANCH_ALWAYS;
239653f1eb86SHidetoshi Shimokawa #if 1
23973c60ba66SKatsushi Kobayashi 	db[0].db.desc.status = 0;
23983c60ba66SKatsushi Kobayashi 	db[0].db.desc.count = 0;
23993c60ba66SKatsushi Kobayashi 	db[2].db.desc.status = 0;
24003c60ba66SKatsushi Kobayashi 	db[2].db.desc.count = 0;
240153f1eb86SHidetoshi Shimokawa #endif
24023c60ba66SKatsushi Kobayashi 	if( mode & FWXFERQ_STREAM ){
24033c60ba66SKatsushi Kobayashi 		if(mode & FWXFERQ_PACKET ){
240453f1eb86SHidetoshi Shimokawa 			db[2].db.desc.control |= OHCI_INTERRUPT_ALWAYS;
24053c60ba66SKatsushi Kobayashi 		}
240653f1eb86SHidetoshi Shimokawa 	} else {
240753f1eb86SHidetoshi Shimokawa 		printf("fwohci_add_tx_buf: who calls me?");
24083c60ba66SKatsushi Kobayashi 	}
24093c60ba66SKatsushi Kobayashi 	return 1;
24103c60ba66SKatsushi Kobayashi }
2411c572b810SHidetoshi Shimokawa 
2412c572b810SHidetoshi Shimokawa int
2413c572b810SHidetoshi Shimokawa fwohci_add_rx_buf(struct fwohcidb_tr *db_tr, unsigned short size, int mode,
2414c572b810SHidetoshi Shimokawa 	void *buf, void *dummy)
24153c60ba66SKatsushi Kobayashi {
24163c60ba66SKatsushi Kobayashi 	volatile struct fwohcidb *db = db_tr->db;
24173c60ba66SKatsushi Kobayashi 	int i;
24183c60ba66SKatsushi Kobayashi 	void *dbuf[2];
24193c60ba66SKatsushi Kobayashi 	int dsiz[2];
24203c60ba66SKatsushi Kobayashi 
24213c60ba66SKatsushi Kobayashi 	if(buf == 0){
24225166f1dfSHidetoshi Shimokawa 		buf = malloc(size, M_FW, M_NOWAIT);
24233c60ba66SKatsushi Kobayashi 		if(buf == NULL) return 0;
24243c60ba66SKatsushi Kobayashi 		db_tr->buf = buf;
24253c60ba66SKatsushi Kobayashi 		db_tr->dbcnt = 1;
24263c60ba66SKatsushi Kobayashi 		db_tr->dummy = NULL;
24273c60ba66SKatsushi Kobayashi 		dsiz[0] = size;
24283c60ba66SKatsushi Kobayashi 		dbuf[0] = buf;
24293c60ba66SKatsushi Kobayashi 	}else if(dummy == NULL){
24303c60ba66SKatsushi Kobayashi 		db_tr->buf = buf;
24313c60ba66SKatsushi Kobayashi 		db_tr->dbcnt = 1;
24323c60ba66SKatsushi Kobayashi 		db_tr->dummy = NULL;
24333c60ba66SKatsushi Kobayashi 		dsiz[0] = size;
24343c60ba66SKatsushi Kobayashi 		dbuf[0] = buf;
24353c60ba66SKatsushi Kobayashi 	}else{
24363c60ba66SKatsushi Kobayashi 		db_tr->buf = buf;
24373c60ba66SKatsushi Kobayashi 		db_tr->dbcnt = 2;
24383c60ba66SKatsushi Kobayashi 		db_tr->dummy = dummy;
24393c60ba66SKatsushi Kobayashi 		dsiz[0] = sizeof(u_int32_t);
24403c60ba66SKatsushi Kobayashi 		dsiz[1] = size;
24413c60ba66SKatsushi Kobayashi 		dbuf[0] = dummy;
24423c60ba66SKatsushi Kobayashi 		dbuf[1] = buf;
24433c60ba66SKatsushi Kobayashi 	}
24443c60ba66SKatsushi Kobayashi 	for(i = 0 ; i < db_tr->dbcnt ; i++){
24453c60ba66SKatsushi Kobayashi 		db[i].db.desc.addr = vtophys(dbuf[i]) ;
244653f1eb86SHidetoshi Shimokawa 		db[i].db.desc.control = OHCI_INPUT_MORE;
244753f1eb86SHidetoshi Shimokawa 		db[i].db.desc.reqcount = dsiz[i];
24483c60ba66SKatsushi Kobayashi 		if( mode & FWXFERQ_STREAM ){
244953f1eb86SHidetoshi Shimokawa 			db[i].db.desc.control |= OHCI_UPDATE;
24503c60ba66SKatsushi Kobayashi 		}
24513c60ba66SKatsushi Kobayashi 		db[i].db.desc.status = 0;
24523c60ba66SKatsushi Kobayashi 		db[i].db.desc.count = dsiz[i];
24533c60ba66SKatsushi Kobayashi 	}
24543c60ba66SKatsushi Kobayashi 	if( mode & FWXFERQ_STREAM ){
245553f1eb86SHidetoshi Shimokawa 		db[db_tr->dbcnt - 1].db.desc.control |= OHCI_INPUT_LAST;
24563c60ba66SKatsushi Kobayashi 		if(mode & FWXFERQ_PACKET ){
245753f1eb86SHidetoshi Shimokawa 			db[db_tr->dbcnt - 1].db.desc.control
24583c60ba66SKatsushi Kobayashi 					|= OHCI_INTERRUPT_ALWAYS;
24593c60ba66SKatsushi Kobayashi 		}
24603c60ba66SKatsushi Kobayashi 	}
246153f1eb86SHidetoshi Shimokawa 	db[db_tr->dbcnt - 1].db.desc.control |= OHCI_BRANCH_ALWAYS;
24623c60ba66SKatsushi Kobayashi 	return 1;
24633c60ba66SKatsushi Kobayashi }
2464c572b810SHidetoshi Shimokawa 
2465c572b810SHidetoshi Shimokawa static void
2466c572b810SHidetoshi Shimokawa fwohci_ircv(struct fwohci_softc *sc, struct fwohci_dbch *dbch, int count)
24673c60ba66SKatsushi Kobayashi {
24683c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr = dbch->top, *odb_tr;
24693c60ba66SKatsushi Kobayashi 	struct firewire_comm *fc = (struct firewire_comm *)sc;
24703c60ba66SKatsushi Kobayashi 	int z = 1;
24713c60ba66SKatsushi Kobayashi 	struct fw_pkt *fp;
24723c60ba66SKatsushi Kobayashi 	u_int8_t *ld;
24733c60ba66SKatsushi Kobayashi 	u_int32_t off = NULL;
24743c60ba66SKatsushi Kobayashi 	u_int32_t stat;
24753c60ba66SKatsushi Kobayashi 	u_int32_t *qld;
24763c60ba66SKatsushi Kobayashi 	u_int32_t reg;
24773c60ba66SKatsushi Kobayashi 	u_int spd;
24783c60ba66SKatsushi Kobayashi 	u_int dmach;
24793c60ba66SKatsushi Kobayashi 	int len, i, plen;
24803c60ba66SKatsushi Kobayashi 	caddr_t buf;
24813c60ba66SKatsushi Kobayashi 
24823c60ba66SKatsushi Kobayashi 	for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){
24833c60ba66SKatsushi Kobayashi 		if( &sc->ir[dmach] == dbch){
24843c60ba66SKatsushi Kobayashi 			off = OHCI_IROFF(dmach);
24853c60ba66SKatsushi Kobayashi 			break;
24863c60ba66SKatsushi Kobayashi 		}
24873c60ba66SKatsushi Kobayashi 	}
24883c60ba66SKatsushi Kobayashi 	if(off == NULL){
24893c60ba66SKatsushi Kobayashi 		return;
24903c60ba66SKatsushi Kobayashi 	}
24913c60ba66SKatsushi Kobayashi 	if(!(dbch->xferq.flag & FWXFERQ_RUNNING)){
24923c60ba66SKatsushi Kobayashi 		fwohci_irx_disable(&sc->fc, dmach);
24933c60ba66SKatsushi Kobayashi 		return;
24943c60ba66SKatsushi Kobayashi 	}
24953c60ba66SKatsushi Kobayashi 
24963c60ba66SKatsushi Kobayashi 	odb_tr = NULL;
24973c60ba66SKatsushi Kobayashi 	db_tr = dbch->top;
24983c60ba66SKatsushi Kobayashi 	i = 0;
24993c60ba66SKatsushi Kobayashi 	while ((reg = db_tr->db[0].db.desc.status) & 0x1f) {
2500783058faSHidetoshi Shimokawa 		if (count >= 0 && count-- == 0)
2501783058faSHidetoshi Shimokawa 			break;
25023c60ba66SKatsushi Kobayashi 		ld = (u_int8_t *)db_tr->buf;
25033c60ba66SKatsushi Kobayashi 		if (dbch->xferq.flag & FWXFERQ_PACKET) {
25043c60ba66SKatsushi Kobayashi 			/* skip timeStamp */
25053c60ba66SKatsushi Kobayashi 			ld += sizeof(struct fwohci_trailer);
25063c60ba66SKatsushi Kobayashi 		}
25073c60ba66SKatsushi Kobayashi 		qld = (u_int32_t *)ld;
25083c60ba66SKatsushi Kobayashi 		len = dbch->xferq.psize - (db_tr->db[0].db.desc.count);
25093c60ba66SKatsushi Kobayashi /*
25103c60ba66SKatsushi Kobayashi {
25113c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "%04x %2x 0x%08x 0x%08x 0x%08x 0x%08x\n", len,
25123c60ba66SKatsushi Kobayashi 		db_tr->db[0].db.desc.status & 0x1f, qld[0],qld[1],qld[2],qld[3]);
25133c60ba66SKatsushi Kobayashi }
25143c60ba66SKatsushi Kobayashi */
25153c60ba66SKatsushi Kobayashi 		fp=(struct fw_pkt *)ld;
25163c60ba66SKatsushi Kobayashi 		qld[0] = htonl(qld[0]);
25173c60ba66SKatsushi Kobayashi 		plen = sizeof(struct fw_isohdr)
25183c60ba66SKatsushi Kobayashi 			+ ntohs(fp->mode.stream.len) + sizeof(u_int32_t);
25193c60ba66SKatsushi Kobayashi 		ld += plen;
25203c60ba66SKatsushi Kobayashi 		len -= plen;
25213c60ba66SKatsushi Kobayashi 		buf = db_tr->buf;
25223c60ba66SKatsushi Kobayashi 		db_tr->buf = NULL;
25233c60ba66SKatsushi Kobayashi 		stat = reg & 0x1f;
25243c60ba66SKatsushi Kobayashi 		spd =  reg & 0x3;
25253c60ba66SKatsushi Kobayashi 		switch(stat){
25263c60ba66SKatsushi Kobayashi 			case FWOHCIEV_ACKCOMPL:
25273c60ba66SKatsushi Kobayashi 			case FWOHCIEV_ACKPEND:
25283c60ba66SKatsushi Kobayashi 				fw_rcv(&sc->fc, buf, plen - sizeof(u_int32_t), dmach, sizeof(u_int32_t), spd);
25293c60ba66SKatsushi Kobayashi 				break;
25303c60ba66SKatsushi Kobayashi 			default:
25315166f1dfSHidetoshi Shimokawa 				free(buf, M_FW);
25323c60ba66SKatsushi Kobayashi 				device_printf(sc->fc.dev, "Isochronous receive err %02x\n", stat);
25333c60ba66SKatsushi Kobayashi 				break;
25343c60ba66SKatsushi Kobayashi 		}
25353c60ba66SKatsushi Kobayashi 		i++;
25363c60ba66SKatsushi Kobayashi 		fwohci_add_rx_buf(db_tr, dbch->xferq.psize,
25373c60ba66SKatsushi Kobayashi 					dbch->xferq.flag, 0, NULL);
25383c60ba66SKatsushi Kobayashi 		db_tr->db[0].db.desc.depend &= ~0xf;
25393c60ba66SKatsushi Kobayashi 		if(dbch->pdb_tr != NULL){
25403c60ba66SKatsushi Kobayashi 			dbch->pdb_tr->db[0].db.desc.depend |= z;
25413c60ba66SKatsushi Kobayashi 		} else {
25423c60ba66SKatsushi Kobayashi 			/* XXX should be rewritten in better way */
25433c60ba66SKatsushi Kobayashi 			dbch->bottom->db[0].db.desc.depend |= z;
25443c60ba66SKatsushi Kobayashi 		}
25453c60ba66SKatsushi Kobayashi 		dbch->pdb_tr = db_tr;
25463c60ba66SKatsushi Kobayashi 		db_tr = STAILQ_NEXT(db_tr, link);
25473c60ba66SKatsushi Kobayashi 	}
25483c60ba66SKatsushi Kobayashi 	dbch->top = db_tr;
25493c60ba66SKatsushi Kobayashi 	reg = OREAD(sc, OHCI_DMACTL(off));
25503c60ba66SKatsushi Kobayashi 	if (reg & OHCI_CNTL_DMA_ACTIVE)
25513c60ba66SKatsushi Kobayashi 		return;
25523c60ba66SKatsushi Kobayashi 	device_printf(sc->fc.dev, "IR DMA %d stopped at %x status=%x (%d)\n",
25533c60ba66SKatsushi Kobayashi 			dmach, OREAD(sc, OHCI_DMACMD(off)), reg, i);
25543c60ba66SKatsushi Kobayashi 	dbch->top = db_tr;
25553c60ba66SKatsushi Kobayashi 	fwohci_irx_enable(fc, dmach);
25563c60ba66SKatsushi Kobayashi }
25573c60ba66SKatsushi Kobayashi 
25583c60ba66SKatsushi Kobayashi #define PLEN(x)	(((ntohs(x))+0x3) & ~0x3)
25593c60ba66SKatsushi Kobayashi static int
25603c60ba66SKatsushi Kobayashi fwohci_get_plen(struct fwohci_softc *sc, struct fw_pkt *fp, int hlen)
25613c60ba66SKatsushi Kobayashi {
25623c60ba66SKatsushi Kobayashi 	int i;
25633c60ba66SKatsushi Kobayashi 
25643c60ba66SKatsushi Kobayashi 	for( i = 4; i < hlen ; i+=4){
25653c60ba66SKatsushi Kobayashi 		fp->mode.ld[i/4] = htonl(fp->mode.ld[i/4]);
25663c60ba66SKatsushi Kobayashi 	}
25673c60ba66SKatsushi Kobayashi 
25683c60ba66SKatsushi Kobayashi 	switch(fp->mode.common.tcode){
25693c60ba66SKatsushi Kobayashi 	case FWTCODE_RREQQ:
25703c60ba66SKatsushi Kobayashi 		return sizeof(fp->mode.rreqq) + sizeof(u_int32_t);
25713c60ba66SKatsushi Kobayashi 	case FWTCODE_WRES:
25723c60ba66SKatsushi Kobayashi 		return sizeof(fp->mode.wres) + sizeof(u_int32_t);
25733c60ba66SKatsushi Kobayashi 	case FWTCODE_WREQQ:
25743c60ba66SKatsushi Kobayashi 		return sizeof(fp->mode.wreqq) + sizeof(u_int32_t);
25753c60ba66SKatsushi Kobayashi 	case FWTCODE_RREQB:
25763c60ba66SKatsushi Kobayashi 		return sizeof(fp->mode.rreqb) + sizeof(u_int32_t);
25773c60ba66SKatsushi Kobayashi 	case FWTCODE_RRESQ:
25783c60ba66SKatsushi Kobayashi 		return sizeof(fp->mode.rresq) + sizeof(u_int32_t);
25793c60ba66SKatsushi Kobayashi 	case FWTCODE_WREQB:
25803c60ba66SKatsushi Kobayashi 		return sizeof(struct fw_asyhdr) + PLEN(fp->mode.wreqb.len)
25813c60ba66SKatsushi Kobayashi 						+ sizeof(u_int32_t);
25823c60ba66SKatsushi Kobayashi 	case FWTCODE_LREQ:
25833c60ba66SKatsushi Kobayashi 		return sizeof(struct fw_asyhdr) + PLEN(fp->mode.lreq.len)
25843c60ba66SKatsushi Kobayashi 						+ sizeof(u_int32_t);
25853c60ba66SKatsushi Kobayashi 	case FWTCODE_RRESB:
25863c60ba66SKatsushi Kobayashi 		return sizeof(struct fw_asyhdr) + PLEN(fp->mode.rresb.len)
25873c60ba66SKatsushi Kobayashi 						+ sizeof(u_int32_t);
25883c60ba66SKatsushi Kobayashi 	case FWTCODE_LRES:
25893c60ba66SKatsushi Kobayashi 		return sizeof(struct fw_asyhdr) + PLEN(fp->mode.lres.len)
25903c60ba66SKatsushi Kobayashi 						+ sizeof(u_int32_t);
25913c60ba66SKatsushi Kobayashi 	case FWOHCITCODE_PHY:
25923c60ba66SKatsushi Kobayashi 		return 16;
25933c60ba66SKatsushi Kobayashi 	}
25943c60ba66SKatsushi Kobayashi 	device_printf(sc->fc.dev, "Unknown tcode %d\n", fp->mode.common.tcode);
25953c60ba66SKatsushi Kobayashi 	return 0;
25963c60ba66SKatsushi Kobayashi }
25973c60ba66SKatsushi Kobayashi 
2598c572b810SHidetoshi Shimokawa static void
2599c572b810SHidetoshi Shimokawa fwohci_arcv(struct fwohci_softc *sc, struct fwohci_dbch *dbch, int count)
26003c60ba66SKatsushi Kobayashi {
26013c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
26023c60ba66SKatsushi Kobayashi 	int z = 1;
26033c60ba66SKatsushi Kobayashi 	struct fw_pkt *fp;
26043c60ba66SKatsushi Kobayashi 	u_int8_t *ld;
26053c60ba66SKatsushi Kobayashi 	u_int32_t stat, off;
26063c60ba66SKatsushi Kobayashi 	u_int spd;
26073c60ba66SKatsushi Kobayashi 	int len, plen, hlen, pcnt, poff = 0, rlen;
26083c60ba66SKatsushi Kobayashi 	int s;
26093c60ba66SKatsushi Kobayashi 	caddr_t buf;
26103c60ba66SKatsushi Kobayashi 	int resCount;
26113c60ba66SKatsushi Kobayashi 
26123c60ba66SKatsushi Kobayashi 	if(&sc->arrq == dbch){
26133c60ba66SKatsushi Kobayashi 		off = OHCI_ARQOFF;
26143c60ba66SKatsushi Kobayashi 	}else if(&sc->arrs == dbch){
26153c60ba66SKatsushi Kobayashi 		off = OHCI_ARSOFF;
26163c60ba66SKatsushi Kobayashi 	}else{
26173c60ba66SKatsushi Kobayashi 		return;
26183c60ba66SKatsushi Kobayashi 	}
26193c60ba66SKatsushi Kobayashi 
26203c60ba66SKatsushi Kobayashi 	s = splfw();
26213c60ba66SKatsushi Kobayashi 	db_tr = dbch->top;
26223c60ba66SKatsushi Kobayashi 	pcnt = 0;
26233c60ba66SKatsushi Kobayashi 	/* XXX we cannot handle a packet which lies in more than two buf */
26243c60ba66SKatsushi Kobayashi 	while (db_tr->db[0].db.desc.status & OHCI_CNTL_DMA_ACTIVE) {
26253c60ba66SKatsushi Kobayashi 		ld = (u_int8_t *)db_tr->buf + dbch->buf_offset;
26263c60ba66SKatsushi Kobayashi 		resCount = db_tr->db[0].db.desc.count;
26273c60ba66SKatsushi Kobayashi 		len = dbch->xferq.psize - resCount
26283c60ba66SKatsushi Kobayashi 					- dbch->buf_offset;
26293c60ba66SKatsushi Kobayashi 		while (len > 0 ) {
2630783058faSHidetoshi Shimokawa 			if (count >= 0 && count-- == 0)
2631783058faSHidetoshi Shimokawa 				goto out;
26323c60ba66SKatsushi Kobayashi 			if(dbch->frag.buf != NULL){
26333c60ba66SKatsushi Kobayashi 				buf = dbch->frag.buf;
26343c60ba66SKatsushi Kobayashi 				if (dbch->frag.plen < 0) {
26353c60ba66SKatsushi Kobayashi 					/* incomplete header */
26363c60ba66SKatsushi Kobayashi 					int hlen;
26373c60ba66SKatsushi Kobayashi 
26383c60ba66SKatsushi Kobayashi 					hlen = - dbch->frag.plen;
26393c60ba66SKatsushi Kobayashi 					rlen = hlen - dbch->frag.len;
26403c60ba66SKatsushi Kobayashi 					bcopy(ld, dbch->frag.buf + dbch->frag.len, rlen);
26413c60ba66SKatsushi Kobayashi 					ld += rlen;
26423c60ba66SKatsushi Kobayashi 					len -= rlen;
26433c60ba66SKatsushi Kobayashi 					dbch->frag.len += rlen;
26443c60ba66SKatsushi Kobayashi #if 0
26453c60ba66SKatsushi Kobayashi 					printf("(1)frag.plen=%d frag.len=%d rlen=%d len=%d\n", dbch->frag.plen, dbch->frag.len, rlen, len);
26463c60ba66SKatsushi Kobayashi #endif
26473c60ba66SKatsushi Kobayashi 					fp=(struct fw_pkt *)dbch->frag.buf;
26483c60ba66SKatsushi Kobayashi 					dbch->frag.plen
26493c60ba66SKatsushi Kobayashi 						= fwohci_get_plen(sc, fp, hlen);
26503c60ba66SKatsushi Kobayashi 					if (dbch->frag.plen == 0)
26513c60ba66SKatsushi Kobayashi 						goto out;
26523c60ba66SKatsushi Kobayashi 				}
26533c60ba66SKatsushi Kobayashi 				rlen = dbch->frag.plen - dbch->frag.len;
26543c60ba66SKatsushi Kobayashi #if 0
26553c60ba66SKatsushi Kobayashi 				printf("(2)frag.plen=%d frag.len=%d rlen=%d len=%d\n", dbch->frag.plen, dbch->frag.len, rlen, len);
26563c60ba66SKatsushi Kobayashi #endif
26573c60ba66SKatsushi Kobayashi 				bcopy(ld, dbch->frag.buf + dbch->frag.len,
26583c60ba66SKatsushi Kobayashi 						rlen);
26593c60ba66SKatsushi Kobayashi 				ld += rlen;
26603c60ba66SKatsushi Kobayashi 				len -= rlen;
26613c60ba66SKatsushi Kobayashi 				plen = dbch->frag.plen;
26623c60ba66SKatsushi Kobayashi 				dbch->frag.buf = NULL;
26633c60ba66SKatsushi Kobayashi 				dbch->frag.plen = 0;
26643c60ba66SKatsushi Kobayashi 				dbch->frag.len = 0;
26653c60ba66SKatsushi Kobayashi 				poff = 0;
26663c60ba66SKatsushi Kobayashi 			}else{
26673c60ba66SKatsushi Kobayashi 				fp=(struct fw_pkt *)ld;
26683c60ba66SKatsushi Kobayashi 				fp->mode.ld[0] = htonl(fp->mode.ld[0]);
26693c60ba66SKatsushi Kobayashi 				switch(fp->mode.common.tcode){
26703c60ba66SKatsushi Kobayashi 				case FWTCODE_RREQQ:
26713c60ba66SKatsushi Kobayashi 				case FWTCODE_WRES:
26723c60ba66SKatsushi Kobayashi 				case FWTCODE_WREQQ:
26733c60ba66SKatsushi Kobayashi 				case FWTCODE_RRESQ:
26743c60ba66SKatsushi Kobayashi 				case FWOHCITCODE_PHY:
26753c60ba66SKatsushi Kobayashi 					hlen = 12;
26763c60ba66SKatsushi Kobayashi 					break;
26773c60ba66SKatsushi Kobayashi 				case FWTCODE_RREQB:
26783c60ba66SKatsushi Kobayashi 				case FWTCODE_WREQB:
26793c60ba66SKatsushi Kobayashi 				case FWTCODE_LREQ:
26803c60ba66SKatsushi Kobayashi 				case FWTCODE_RRESB:
26813c60ba66SKatsushi Kobayashi 				case FWTCODE_LRES:
26823c60ba66SKatsushi Kobayashi 					hlen = 16;
26833c60ba66SKatsushi Kobayashi 					break;
26843c60ba66SKatsushi Kobayashi 				default:
26853c60ba66SKatsushi Kobayashi 					device_printf(sc->fc.dev, "Unknown tcode %d\n", fp->mode.common.tcode);
26863c60ba66SKatsushi Kobayashi 					goto out;
26873c60ba66SKatsushi Kobayashi 				}
26883c60ba66SKatsushi Kobayashi 				if (len >= hlen) {
26893c60ba66SKatsushi Kobayashi 					plen = fwohci_get_plen(sc, fp, hlen);
26903c60ba66SKatsushi Kobayashi 					if (plen == 0)
26913c60ba66SKatsushi Kobayashi 						goto out;
26923c60ba66SKatsushi Kobayashi 					plen = (plen + 3) & ~3;
26933c60ba66SKatsushi Kobayashi 					len -= plen;
26943c60ba66SKatsushi Kobayashi 				} else {
26953c60ba66SKatsushi Kobayashi 					plen = -hlen;
26963c60ba66SKatsushi Kobayashi 					len -= hlen;
26973c60ba66SKatsushi Kobayashi 				}
26983c60ba66SKatsushi Kobayashi 				if(resCount > 0 || len > 0){
26993c60ba66SKatsushi Kobayashi 					buf = malloc( dbch->xferq.psize,
27005166f1dfSHidetoshi Shimokawa 							M_FW, M_NOWAIT);
27013c60ba66SKatsushi Kobayashi 					if(buf == NULL){
27023c60ba66SKatsushi Kobayashi 						printf("cannot malloc!\n");
27035166f1dfSHidetoshi Shimokawa 						free(db_tr->buf, M_FW);
27043c60ba66SKatsushi Kobayashi 						goto out;
27053c60ba66SKatsushi Kobayashi 					}
27063c60ba66SKatsushi Kobayashi 					bcopy(ld, buf, plen);
27073c60ba66SKatsushi Kobayashi 					poff = 0;
27083c60ba66SKatsushi Kobayashi 					dbch->frag.buf = NULL;
27093c60ba66SKatsushi Kobayashi 					dbch->frag.plen = 0;
27103c60ba66SKatsushi Kobayashi 					dbch->frag.len = 0;
27113c60ba66SKatsushi Kobayashi 				}else if(len < 0){
27123c60ba66SKatsushi Kobayashi 					dbch->frag.buf = db_tr->buf;
27133c60ba66SKatsushi Kobayashi 					if (plen < 0) {
27143c60ba66SKatsushi Kobayashi #if 0
27153c60ba66SKatsushi Kobayashi 						printf("plen < 0:"
27163c60ba66SKatsushi Kobayashi 						"hlen: %d  len: %d\n",
27173c60ba66SKatsushi Kobayashi 						hlen, len);
27183c60ba66SKatsushi Kobayashi #endif
27193c60ba66SKatsushi Kobayashi 						dbch->frag.len = hlen + len;
27203c60ba66SKatsushi Kobayashi 						dbch->frag.plen = -hlen;
27213c60ba66SKatsushi Kobayashi 					} else {
27223c60ba66SKatsushi Kobayashi 						dbch->frag.len = plen + len;
27233c60ba66SKatsushi Kobayashi 						dbch->frag.plen = plen;
27243c60ba66SKatsushi Kobayashi 					}
27253c60ba66SKatsushi Kobayashi 					bcopy(ld, db_tr->buf, dbch->frag.len);
27263c60ba66SKatsushi Kobayashi 					buf = NULL;
27273c60ba66SKatsushi Kobayashi 				}else{
27283c60ba66SKatsushi Kobayashi 					buf = db_tr->buf;
27293c60ba66SKatsushi Kobayashi 					poff = ld - (u_int8_t *)buf;
27303c60ba66SKatsushi Kobayashi 					dbch->frag.buf = NULL;
27313c60ba66SKatsushi Kobayashi 					dbch->frag.plen = 0;
27323c60ba66SKatsushi Kobayashi 					dbch->frag.len = 0;
27333c60ba66SKatsushi Kobayashi 				}
27343c60ba66SKatsushi Kobayashi 				ld += plen;
27353c60ba66SKatsushi Kobayashi 			}
27363c60ba66SKatsushi Kobayashi 			if( buf != NULL){
27373c60ba66SKatsushi Kobayashi /* DMA result-code will be written at the tail of packet */
27383c60ba66SKatsushi Kobayashi 				stat = ((struct fwohci_trailer *)(ld - sizeof(struct fwohci_trailer)))->stat;
27393c60ba66SKatsushi Kobayashi 				spd = (stat >> 5) & 0x3;
27403c60ba66SKatsushi Kobayashi 				stat &= 0x1f;
27413c60ba66SKatsushi Kobayashi 				switch(stat){
27423c60ba66SKatsushi Kobayashi 				case FWOHCIEV_ACKPEND:
27433c60ba66SKatsushi Kobayashi #if 0
27443c60ba66SKatsushi Kobayashi 					printf("fwohci_arcv: ack pending..\n");
27453c60ba66SKatsushi Kobayashi #endif
27463c60ba66SKatsushi Kobayashi 					/* fall through */
27473c60ba66SKatsushi Kobayashi 				case FWOHCIEV_ACKCOMPL:
27483c60ba66SKatsushi Kobayashi 					if( poff != 0 )
27493c60ba66SKatsushi Kobayashi 						bcopy(buf+poff, buf, plen - 4);
27503c60ba66SKatsushi Kobayashi 					fw_rcv(&sc->fc, buf, plen - sizeof(struct fwohci_trailer), 0, 0, spd);
27513c60ba66SKatsushi Kobayashi 					break;
27523c60ba66SKatsushi Kobayashi 				case FWOHCIEV_BUSRST:
27535166f1dfSHidetoshi Shimokawa 					free(buf, M_FW);
27543c60ba66SKatsushi Kobayashi 					if (sc->fc.status != FWBUSRESET)
27553c60ba66SKatsushi Kobayashi 						printf("got BUSRST packet!?\n");
27563c60ba66SKatsushi Kobayashi 					break;
27573c60ba66SKatsushi Kobayashi 				default:
27583c60ba66SKatsushi Kobayashi 					device_printf(sc->fc.dev, "Async DMA Receive error err = %02x %s\n", stat, fwohcicode[stat]);
27593c60ba66SKatsushi Kobayashi #if 0 /* XXX */
27603c60ba66SKatsushi Kobayashi 					goto out;
27613c60ba66SKatsushi Kobayashi #endif
27623c60ba66SKatsushi Kobayashi 					break;
27633c60ba66SKatsushi Kobayashi 				}
27643c60ba66SKatsushi Kobayashi 			}
27653c60ba66SKatsushi Kobayashi 			pcnt ++;
27663c60ba66SKatsushi Kobayashi 		};
27673c60ba66SKatsushi Kobayashi out:
27683c60ba66SKatsushi Kobayashi 		if (resCount == 0) {
27693c60ba66SKatsushi Kobayashi 			/* done on this buffer */
27703c60ba66SKatsushi Kobayashi 			fwohci_add_rx_buf(db_tr, dbch->xferq.psize,
27713c60ba66SKatsushi Kobayashi 						dbch->xferq.flag, 0, NULL);
27723c60ba66SKatsushi Kobayashi 			dbch->bottom->db[0].db.desc.depend |= z;
27733c60ba66SKatsushi Kobayashi 			dbch->bottom = db_tr;
27743c60ba66SKatsushi Kobayashi 			db_tr = STAILQ_NEXT(db_tr, link);
27753c60ba66SKatsushi Kobayashi 			dbch->top = db_tr;
27763c60ba66SKatsushi Kobayashi 			dbch->buf_offset = 0;
27773c60ba66SKatsushi Kobayashi 		} else {
27783c60ba66SKatsushi Kobayashi 			dbch->buf_offset = dbch->xferq.psize - resCount;
27793c60ba66SKatsushi Kobayashi 			break;
27803c60ba66SKatsushi Kobayashi 		}
27813c60ba66SKatsushi Kobayashi 		/* XXX make sure DMA is not dead */
27823c60ba66SKatsushi Kobayashi 	}
27833c60ba66SKatsushi Kobayashi #if 0
27843c60ba66SKatsushi Kobayashi 	if (pcnt < 1)
27853c60ba66SKatsushi Kobayashi 		printf("fwohci_arcv: no packets\n");
27863c60ba66SKatsushi Kobayashi #endif
27873c60ba66SKatsushi Kobayashi 	splx(s);
27883c60ba66SKatsushi Kobayashi }
2789