xref: /freebsd/sys/dev/firewire/fwohci.c (revision 4f933468718174f76242d2eedcbb628a4ab83ca8)
13c60ba66SKatsushi Kobayashi /*
277ee030bSHidetoshi Shimokawa  * Copyright (c) 2003 Hidetoshi Shimokawa
33c60ba66SKatsushi Kobayashi  * Copyright (c) 1998-2002 Katsushi Kobayashi and Hidetoshi Shimokawa
43c60ba66SKatsushi Kobayashi  * All rights reserved.
53c60ba66SKatsushi Kobayashi  *
63c60ba66SKatsushi Kobayashi  * Redistribution and use in source and binary forms, with or without
73c60ba66SKatsushi Kobayashi  * modification, are permitted provided that the following conditions
83c60ba66SKatsushi Kobayashi  * are met:
93c60ba66SKatsushi Kobayashi  * 1. Redistributions of source code must retain the above copyright
103c60ba66SKatsushi Kobayashi  *    notice, this list of conditions and the following disclaimer.
113c60ba66SKatsushi Kobayashi  * 2. Redistributions in binary form must reproduce the above copyright
123c60ba66SKatsushi Kobayashi  *    notice, this list of conditions and the following disclaimer in the
133c60ba66SKatsushi Kobayashi  *    documentation and/or other materials provided with the distribution.
143c60ba66SKatsushi Kobayashi  * 3. All advertising materials mentioning features or use of this software
153c60ba66SKatsushi Kobayashi  *    must display the acknowledgement as bellow:
163c60ba66SKatsushi Kobayashi  *
178da326fdSHidetoshi Shimokawa  *    This product includes software developed by K. Kobayashi and H. Shimokawa
183c60ba66SKatsushi Kobayashi  *
193c60ba66SKatsushi Kobayashi  * 4. The name of the author may not be used to endorse or promote products
203c60ba66SKatsushi Kobayashi  *    derived from this software without specific prior written permission.
213c60ba66SKatsushi Kobayashi  *
223c60ba66SKatsushi Kobayashi  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
233c60ba66SKatsushi Kobayashi  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
243c60ba66SKatsushi Kobayashi  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
253c60ba66SKatsushi Kobayashi  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
263c60ba66SKatsushi Kobayashi  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
273c60ba66SKatsushi Kobayashi  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
283c60ba66SKatsushi Kobayashi  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
293c60ba66SKatsushi Kobayashi  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
303c60ba66SKatsushi Kobayashi  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
313c60ba66SKatsushi Kobayashi  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
323c60ba66SKatsushi Kobayashi  * POSSIBILITY OF SUCH DAMAGE.
333c60ba66SKatsushi Kobayashi  *
343c60ba66SKatsushi Kobayashi  * $FreeBSD$
353c60ba66SKatsushi Kobayashi  *
363c60ba66SKatsushi Kobayashi  */
378da326fdSHidetoshi Shimokawa 
383c60ba66SKatsushi Kobayashi #define ATRQ_CH 0
393c60ba66SKatsushi Kobayashi #define ATRS_CH 1
403c60ba66SKatsushi Kobayashi #define ARRQ_CH 2
413c60ba66SKatsushi Kobayashi #define ARRS_CH 3
423c60ba66SKatsushi Kobayashi #define ITX_CH 4
433c60ba66SKatsushi Kobayashi #define IRX_CH 0x24
443c60ba66SKatsushi Kobayashi 
453c60ba66SKatsushi Kobayashi #include <sys/param.h>
465a7ba74dSHidetoshi Shimokawa #include <sys/proc.h>
473c60ba66SKatsushi Kobayashi #include <sys/systm.h>
483c60ba66SKatsushi Kobayashi #include <sys/types.h>
493c60ba66SKatsushi Kobayashi #include <sys/mbuf.h>
503c60ba66SKatsushi Kobayashi #include <sys/mman.h>
513c60ba66SKatsushi Kobayashi #include <sys/socket.h>
523c60ba66SKatsushi Kobayashi #include <sys/socketvar.h>
533c60ba66SKatsushi Kobayashi #include <sys/signalvar.h>
543c60ba66SKatsushi Kobayashi #include <sys/malloc.h>
553c60ba66SKatsushi Kobayashi #include <sys/sockio.h>
563c60ba66SKatsushi Kobayashi #include <sys/bus.h>
573c60ba66SKatsushi Kobayashi #include <sys/kernel.h>
583c60ba66SKatsushi Kobayashi #include <sys/conf.h>
5977ee030bSHidetoshi Shimokawa #include <sys/endian.h>
603c60ba66SKatsushi Kobayashi 
613c60ba66SKatsushi Kobayashi #include <machine/bus.h>
623c60ba66SKatsushi Kobayashi #include <machine/resource.h>
633c60ba66SKatsushi Kobayashi #include <sys/rman.h>
643c60ba66SKatsushi Kobayashi 
65170e7a20SHidetoshi Shimokawa #if __FreeBSD_version < 500000
66170e7a20SHidetoshi Shimokawa #include <machine/clock.h>		/* for DELAY() */
67170e7a20SHidetoshi Shimokawa #endif
68170e7a20SHidetoshi Shimokawa 
693c60ba66SKatsushi Kobayashi #include <pci/pcivar.h>
703c60ba66SKatsushi Kobayashi #include <pci/pcireg.h>
713c60ba66SKatsushi Kobayashi 
723c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire.h>
733c60ba66SKatsushi Kobayashi #include <dev/firewire/firewirereg.h>
7477ee030bSHidetoshi Shimokawa #include <dev/firewire/fwdma.h>
753c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcireg.h>
763c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcivar.h>
773c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire_phy.h>
783c60ba66SKatsushi Kobayashi 
790aaa9a23SHidetoshi Shimokawa #include <dev/firewire/iec68113.h>
800aaa9a23SHidetoshi Shimokawa 
813c60ba66SKatsushi Kobayashi #undef OHCI_DEBUG
828da326fdSHidetoshi Shimokawa 
833c60ba66SKatsushi Kobayashi static char dbcode[16][0x10]={"OUTM", "OUTL","INPM","INPL",
843c60ba66SKatsushi Kobayashi 		"STOR","LOAD","NOP ","STOP",};
8577ee030bSHidetoshi Shimokawa 
863c60ba66SKatsushi Kobayashi static char dbkey[8][0x10]={"ST0", "ST1","ST2","ST3",
873c60ba66SKatsushi Kobayashi 		"UNDEF","REG","SYS","DEV"};
8877ee030bSHidetoshi Shimokawa static char dbcond[4][0x10]={"NEV","C=1", "C=0", "ALL"};
893c60ba66SKatsushi Kobayashi char fwohcicode[32][0x20]={
903c60ba66SKatsushi Kobayashi 	"No stat","Undef","long","miss Ack err",
913c60ba66SKatsushi Kobayashi 	"underrun","overrun","desc err", "data read err",
923c60ba66SKatsushi Kobayashi 	"data write err","bus reset","timeout","tcode err",
933c60ba66SKatsushi Kobayashi 	"Undef","Undef","unknown event","flushed",
943c60ba66SKatsushi Kobayashi 	"Undef","ack complete","ack pend","Undef",
953c60ba66SKatsushi Kobayashi 	"ack busy_X","ack busy_A","ack busy_B","Undef",
963c60ba66SKatsushi Kobayashi 	"Undef","Undef","Undef","ack tardy",
973c60ba66SKatsushi Kobayashi 	"Undef","ack data_err","ack type_err",""};
9877ee030bSHidetoshi Shimokawa 
990bc666e0SHidetoshi Shimokawa #define MAX_SPEED 3
1000bc666e0SHidetoshi Shimokawa extern char linkspeed[][0x10];
1013c60ba66SKatsushi Kobayashi u_int32_t tagbit[4] = { 1 << 28, 1 << 29, 1 << 30, 1 << 31};
1023c60ba66SKatsushi Kobayashi 
1033c60ba66SKatsushi Kobayashi static struct tcode_info tinfo[] = {
1043c60ba66SKatsushi Kobayashi /*		hdr_len block 	flag*/
1053c60ba66SKatsushi Kobayashi /* 0 WREQQ  */ {16,	FWTI_REQ | FWTI_TLABEL},
1063c60ba66SKatsushi Kobayashi /* 1 WREQB  */ {16,	FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY},
1073c60ba66SKatsushi Kobayashi /* 2 WRES   */ {12,	FWTI_RES},
1083c60ba66SKatsushi Kobayashi /* 3 XXX    */ { 0,	0},
1093c60ba66SKatsushi Kobayashi /* 4 RREQQ  */ {12,	FWTI_REQ | FWTI_TLABEL},
1103c60ba66SKatsushi Kobayashi /* 5 RREQB  */ {16,	FWTI_REQ | FWTI_TLABEL},
1113c60ba66SKatsushi Kobayashi /* 6 RRESQ  */ {16,	FWTI_RES},
1123c60ba66SKatsushi Kobayashi /* 7 RRESB  */ {16,	FWTI_RES | FWTI_BLOCK_ASY},
1133c60ba66SKatsushi Kobayashi /* 8 CYCS   */ { 0,	0},
1143c60ba66SKatsushi Kobayashi /* 9 LREQ   */ {16,	FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY},
1153c60ba66SKatsushi Kobayashi /* a STREAM */ { 4,	FWTI_REQ | FWTI_BLOCK_STR},
1163c60ba66SKatsushi Kobayashi /* b LRES   */ {16,	FWTI_RES | FWTI_BLOCK_ASY},
1173c60ba66SKatsushi Kobayashi /* c XXX    */ { 0,	0},
1183c60ba66SKatsushi Kobayashi /* d XXX    */ { 0, 	0},
1193c60ba66SKatsushi Kobayashi /* e PHY    */ {12,	FWTI_REQ},
1203c60ba66SKatsushi Kobayashi /* f XXX    */ { 0,	0}
1213c60ba66SKatsushi Kobayashi };
1223c60ba66SKatsushi Kobayashi 
1233c60ba66SKatsushi Kobayashi #define OHCI_WRITE_SIGMASK 0xffff0000
1243c60ba66SKatsushi Kobayashi #define OHCI_READ_SIGMASK 0xffff0000
1253c60ba66SKatsushi Kobayashi 
1263c60ba66SKatsushi Kobayashi #define OWRITE(sc, r, x) bus_space_write_4((sc)->bst, (sc)->bsh, (r), (x))
1273c60ba66SKatsushi Kobayashi #define OREAD(sc, r) bus_space_read_4((sc)->bst, (sc)->bsh, (r))
1283c60ba66SKatsushi Kobayashi 
1293c60ba66SKatsushi Kobayashi static void fwohci_ibr __P((struct firewire_comm *));
13077ee030bSHidetoshi Shimokawa static void fwohci_db_init __P((struct fwohci_softc *, struct fwohci_dbch *));
1313c60ba66SKatsushi Kobayashi static void fwohci_db_free __P((struct fwohci_dbch *));
132783058faSHidetoshi Shimokawa static void fwohci_arcv __P((struct fwohci_softc *, struct fwohci_dbch *, int));
1333c60ba66SKatsushi Kobayashi static void fwohci_txd __P((struct fwohci_softc *, struct fwohci_dbch *));
1343c60ba66SKatsushi Kobayashi static void fwohci_start_atq __P((struct firewire_comm *));
1353c60ba66SKatsushi Kobayashi static void fwohci_start_ats __P((struct firewire_comm *));
1363c60ba66SKatsushi Kobayashi static void fwohci_start __P((struct fwohci_softc *, struct fwohci_dbch *));
1373c60ba66SKatsushi Kobayashi static u_int32_t fwphy_wrdata __P(( struct fwohci_softc *, u_int32_t, u_int32_t));
1383c60ba66SKatsushi Kobayashi static u_int32_t fwphy_rddata __P(( struct fwohci_softc *, u_int32_t));
1393c60ba66SKatsushi Kobayashi static int fwohci_rx_enable __P((struct fwohci_softc *, struct fwohci_dbch *));
1403c60ba66SKatsushi Kobayashi static int fwohci_tx_enable __P((struct fwohci_softc *, struct fwohci_dbch *));
1413c60ba66SKatsushi Kobayashi static int fwohci_irx_enable __P((struct firewire_comm *, int));
1423c60ba66SKatsushi Kobayashi static int fwohci_irx_disable __P((struct firewire_comm *, int));
14377ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
1443c60ba66SKatsushi Kobayashi static void fwohci_irx_post __P((struct firewire_comm *, u_int32_t *));
14577ee030bSHidetoshi Shimokawa #endif
1463c60ba66SKatsushi Kobayashi static int fwohci_itxbuf_enable __P((struct firewire_comm *, int));
1473c60ba66SKatsushi Kobayashi static int fwohci_itx_disable __P((struct firewire_comm *, int));
1483c60ba66SKatsushi Kobayashi static void fwohci_timeout __P((void *));
1493c60ba66SKatsushi Kobayashi static void fwohci_set_intr __P((struct firewire_comm *, int));
15077ee030bSHidetoshi Shimokawa 
15177ee030bSHidetoshi Shimokawa static int fwohci_add_rx_buf __P((struct fwohci_dbch *, struct fwohcidb_tr *, int, struct fwdma_alloc *));
15277ee030bSHidetoshi Shimokawa static int fwohci_add_tx_buf __P((struct fwohci_dbch *, struct fwohcidb_tr *, int));
1533c60ba66SKatsushi Kobayashi static void	dump_db __P((struct fwohci_softc *, u_int32_t));
15477ee030bSHidetoshi Shimokawa static void 	print_db __P((struct fwohcidb_tr *, volatile struct fwohcidb *, u_int32_t , u_int32_t));
1553c60ba66SKatsushi Kobayashi static void	dump_dma __P((struct fwohci_softc *, u_int32_t));
1563c60ba66SKatsushi Kobayashi static u_int32_t fwohci_cyctimer __P((struct firewire_comm *));
1573c60ba66SKatsushi Kobayashi static void fwohci_rbuf_update __P((struct fwohci_softc *, int));
1583c60ba66SKatsushi Kobayashi static void fwohci_tbuf_update __P((struct fwohci_softc *, int));
1593c60ba66SKatsushi Kobayashi void fwohci_txbufdb __P((struct fwohci_softc *, int , struct fw_bulkxfer *));
16077ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE
16177ee030bSHidetoshi Shimokawa static void fwohci_complete(void *, int);
16277ee030bSHidetoshi Shimokawa #endif
1633c60ba66SKatsushi Kobayashi 
1643c60ba66SKatsushi Kobayashi /*
1653c60ba66SKatsushi Kobayashi  * memory allocated for DMA programs
1663c60ba66SKatsushi Kobayashi  */
1673c60ba66SKatsushi Kobayashi #define DMA_PROG_ALLOC		(8 * PAGE_SIZE)
1683c60ba66SKatsushi Kobayashi 
1693c60ba66SKatsushi Kobayashi /* #define NDB 1024 */
1703c60ba66SKatsushi Kobayashi #define NDB FWMAXQUEUE
1713c60ba66SKatsushi Kobayashi #define NDVDB (DVBUF * NDB)
1723c60ba66SKatsushi Kobayashi 
1733c60ba66SKatsushi Kobayashi #define	OHCI_VERSION		0x00
17473aa55baSHidetoshi Shimokawa #define	OHCI_ATRETRY		0x08
1753c60ba66SKatsushi Kobayashi #define	OHCI_CROMHDR		0x18
1763c60ba66SKatsushi Kobayashi #define	OHCI_BUS_OPT		0x20
1773c60ba66SKatsushi Kobayashi #define	OHCI_BUSIRMC		(1 << 31)
1783c60ba66SKatsushi Kobayashi #define	OHCI_BUSCMC		(1 << 30)
1793c60ba66SKatsushi Kobayashi #define	OHCI_BUSISC		(1 << 29)
1803c60ba66SKatsushi Kobayashi #define	OHCI_BUSBMC		(1 << 28)
1813c60ba66SKatsushi Kobayashi #define	OHCI_BUSPMC		(1 << 27)
1823c60ba66SKatsushi Kobayashi #define OHCI_BUSFNC		OHCI_BUSIRMC | OHCI_BUSCMC | OHCI_BUSISC |\
1833c60ba66SKatsushi Kobayashi 				OHCI_BUSBMC | OHCI_BUSPMC
1843c60ba66SKatsushi Kobayashi 
1853c60ba66SKatsushi Kobayashi #define	OHCI_EUID_HI		0x24
1863c60ba66SKatsushi Kobayashi #define	OHCI_EUID_LO		0x28
1873c60ba66SKatsushi Kobayashi 
1883c60ba66SKatsushi Kobayashi #define	OHCI_CROMPTR		0x34
1893c60ba66SKatsushi Kobayashi #define	OHCI_HCCCTL		0x50
1903c60ba66SKatsushi Kobayashi #define	OHCI_HCCCTLCLR		0x54
1913c60ba66SKatsushi Kobayashi #define	OHCI_AREQHI		0x100
1923c60ba66SKatsushi Kobayashi #define	OHCI_AREQHICLR		0x104
1933c60ba66SKatsushi Kobayashi #define	OHCI_AREQLO		0x108
1943c60ba66SKatsushi Kobayashi #define	OHCI_AREQLOCLR		0x10c
1953c60ba66SKatsushi Kobayashi #define	OHCI_PREQHI		0x110
1963c60ba66SKatsushi Kobayashi #define	OHCI_PREQHICLR		0x114
1973c60ba66SKatsushi Kobayashi #define	OHCI_PREQLO		0x118
1983c60ba66SKatsushi Kobayashi #define	OHCI_PREQLOCLR		0x11c
1993c60ba66SKatsushi Kobayashi #define	OHCI_PREQUPPER		0x120
2003c60ba66SKatsushi Kobayashi 
2013c60ba66SKatsushi Kobayashi #define	OHCI_SID_BUF		0x64
2023c60ba66SKatsushi Kobayashi #define	OHCI_SID_CNT		0x68
20377ee030bSHidetoshi Shimokawa #define OHCI_SID_ERR		(1 << 31)
2043c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT_MASK	0xffc
2053c60ba66SKatsushi Kobayashi 
2063c60ba66SKatsushi Kobayashi #define	OHCI_IT_STAT		0x90
2073c60ba66SKatsushi Kobayashi #define	OHCI_IT_STATCLR		0x94
2083c60ba66SKatsushi Kobayashi #define	OHCI_IT_MASK		0x98
2093c60ba66SKatsushi Kobayashi #define	OHCI_IT_MASKCLR		0x9c
2103c60ba66SKatsushi Kobayashi 
2113c60ba66SKatsushi Kobayashi #define	OHCI_IR_STAT		0xa0
2123c60ba66SKatsushi Kobayashi #define	OHCI_IR_STATCLR		0xa4
2133c60ba66SKatsushi Kobayashi #define	OHCI_IR_MASK		0xa8
2143c60ba66SKatsushi Kobayashi #define	OHCI_IR_MASKCLR		0xac
2153c60ba66SKatsushi Kobayashi 
2163c60ba66SKatsushi Kobayashi #define	OHCI_LNKCTL		0xe0
2173c60ba66SKatsushi Kobayashi #define	OHCI_LNKCTLCLR		0xe4
2183c60ba66SKatsushi Kobayashi 
2193c60ba66SKatsushi Kobayashi #define	OHCI_PHYACCESS		0xec
2203c60ba66SKatsushi Kobayashi #define	OHCI_CYCLETIMER		0xf0
2213c60ba66SKatsushi Kobayashi 
2223c60ba66SKatsushi Kobayashi #define	OHCI_DMACTL(off)	(off)
2233c60ba66SKatsushi Kobayashi #define	OHCI_DMACTLCLR(off)	(off + 4)
2243c60ba66SKatsushi Kobayashi #define	OHCI_DMACMD(off)	(off + 0xc)
2253c60ba66SKatsushi Kobayashi #define	OHCI_DMAMATCH(off)	(off + 0x10)
2263c60ba66SKatsushi Kobayashi 
2273c60ba66SKatsushi Kobayashi #define OHCI_ATQOFF		0x180
2283c60ba66SKatsushi Kobayashi #define OHCI_ATQCTL		OHCI_ATQOFF
2293c60ba66SKatsushi Kobayashi #define OHCI_ATQCTLCLR		(OHCI_ATQOFF + 4)
2303c60ba66SKatsushi Kobayashi #define OHCI_ATQCMD		(OHCI_ATQOFF + 0xc)
2313c60ba66SKatsushi Kobayashi #define OHCI_ATQMATCH		(OHCI_ATQOFF + 0x10)
2323c60ba66SKatsushi Kobayashi 
2333c60ba66SKatsushi Kobayashi #define OHCI_ATSOFF		0x1a0
2343c60ba66SKatsushi Kobayashi #define OHCI_ATSCTL		OHCI_ATSOFF
2353c60ba66SKatsushi Kobayashi #define OHCI_ATSCTLCLR		(OHCI_ATSOFF + 4)
2363c60ba66SKatsushi Kobayashi #define OHCI_ATSCMD		(OHCI_ATSOFF + 0xc)
2373c60ba66SKatsushi Kobayashi #define OHCI_ATSMATCH		(OHCI_ATSOFF + 0x10)
2383c60ba66SKatsushi Kobayashi 
2393c60ba66SKatsushi Kobayashi #define OHCI_ARQOFF		0x1c0
2403c60ba66SKatsushi Kobayashi #define OHCI_ARQCTL		OHCI_ARQOFF
2413c60ba66SKatsushi Kobayashi #define OHCI_ARQCTLCLR		(OHCI_ARQOFF + 4)
2423c60ba66SKatsushi Kobayashi #define OHCI_ARQCMD		(OHCI_ARQOFF + 0xc)
2433c60ba66SKatsushi Kobayashi #define OHCI_ARQMATCH		(OHCI_ARQOFF + 0x10)
2443c60ba66SKatsushi Kobayashi 
2453c60ba66SKatsushi Kobayashi #define OHCI_ARSOFF		0x1e0
2463c60ba66SKatsushi Kobayashi #define OHCI_ARSCTL		OHCI_ARSOFF
2473c60ba66SKatsushi Kobayashi #define OHCI_ARSCTLCLR		(OHCI_ARSOFF + 4)
2483c60ba66SKatsushi Kobayashi #define OHCI_ARSCMD		(OHCI_ARSOFF + 0xc)
2493c60ba66SKatsushi Kobayashi #define OHCI_ARSMATCH		(OHCI_ARSOFF + 0x10)
2503c60ba66SKatsushi Kobayashi 
2513c60ba66SKatsushi Kobayashi #define OHCI_ITOFF(CH)		(0x200 + 0x10 * (CH))
2523c60ba66SKatsushi Kobayashi #define OHCI_ITCTL(CH)		(OHCI_ITOFF(CH))
2533c60ba66SKatsushi Kobayashi #define OHCI_ITCTLCLR(CH)	(OHCI_ITOFF(CH) + 4)
2543c60ba66SKatsushi Kobayashi #define OHCI_ITCMD(CH)		(OHCI_ITOFF(CH) + 0xc)
2553c60ba66SKatsushi Kobayashi 
2563c60ba66SKatsushi Kobayashi #define OHCI_IROFF(CH)		(0x400 + 0x20 * (CH))
2573c60ba66SKatsushi Kobayashi #define OHCI_IRCTL(CH)		(OHCI_IROFF(CH))
2583c60ba66SKatsushi Kobayashi #define OHCI_IRCTLCLR(CH)	(OHCI_IROFF(CH) + 4)
2593c60ba66SKatsushi Kobayashi #define OHCI_IRCMD(CH)		(OHCI_IROFF(CH) + 0xc)
2603c60ba66SKatsushi Kobayashi #define OHCI_IRMATCH(CH)	(OHCI_IROFF(CH) + 0x10)
2613c60ba66SKatsushi Kobayashi 
2623c60ba66SKatsushi Kobayashi d_ioctl_t fwohci_ioctl;
2633c60ba66SKatsushi Kobayashi 
2643c60ba66SKatsushi Kobayashi /*
2653c60ba66SKatsushi Kobayashi  * Communication with PHY device
2663c60ba66SKatsushi Kobayashi  */
267c572b810SHidetoshi Shimokawa static u_int32_t
268c572b810SHidetoshi Shimokawa fwphy_wrdata( struct fwohci_softc *sc, u_int32_t addr, u_int32_t data)
2693c60ba66SKatsushi Kobayashi {
2703c60ba66SKatsushi Kobayashi 	u_int32_t fun;
2713c60ba66SKatsushi Kobayashi 
2723c60ba66SKatsushi Kobayashi 	addr &= 0xf;
2733c60ba66SKatsushi Kobayashi 	data &= 0xff;
2743c60ba66SKatsushi Kobayashi 
2753c60ba66SKatsushi Kobayashi 	fun = (PHYDEV_WRCMD | (addr << PHYDEV_REGADDR) | (data << PHYDEV_WRDATA));
2763c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_PHYACCESS, fun);
2773c60ba66SKatsushi Kobayashi 	DELAY(100);
2783c60ba66SKatsushi Kobayashi 
2793c60ba66SKatsushi Kobayashi 	return(fwphy_rddata( sc, addr));
2803c60ba66SKatsushi Kobayashi }
2813c60ba66SKatsushi Kobayashi 
2823c60ba66SKatsushi Kobayashi static u_int32_t
2833c60ba66SKatsushi Kobayashi fwohci_set_bus_manager(struct firewire_comm *fc, u_int node)
2843c60ba66SKatsushi Kobayashi {
2853c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
2863c60ba66SKatsushi Kobayashi 	int i;
2873c60ba66SKatsushi Kobayashi 	u_int32_t bm;
2883c60ba66SKatsushi Kobayashi 
2893c60ba66SKatsushi Kobayashi #define OHCI_CSR_DATA	0x0c
2903c60ba66SKatsushi Kobayashi #define OHCI_CSR_COMP	0x10
2913c60ba66SKatsushi Kobayashi #define OHCI_CSR_CONT	0x14
2923c60ba66SKatsushi Kobayashi #define OHCI_BUS_MANAGER_ID	0
2933c60ba66SKatsushi Kobayashi 
2943c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_CSR_DATA, node);
2953c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_CSR_COMP, 0x3f);
2963c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_CSR_CONT, OHCI_BUS_MANAGER_ID);
2973c60ba66SKatsushi Kobayashi  	for (i = 0; !(OREAD(sc, OHCI_CSR_CONT) & (1<<31)) && (i < 1000); i++)
2984ed65ce9SHidetoshi Shimokawa 		DELAY(10);
2993c60ba66SKatsushi Kobayashi 	bm = OREAD(sc, OHCI_CSR_DATA);
30017c3d42cSHidetoshi Shimokawa 	if((bm & 0x3f) == 0x3f)
3013c60ba66SKatsushi Kobayashi 		bm = node;
30217c3d42cSHidetoshi Shimokawa 	if (bootverbose)
30317c3d42cSHidetoshi Shimokawa 		device_printf(sc->fc.dev,
30417c3d42cSHidetoshi Shimokawa 			"fw_set_bus_manager: %d->%d (loop=%d)\n", bm, node, i);
3053c60ba66SKatsushi Kobayashi 
3063c60ba66SKatsushi Kobayashi 	return(bm);
3073c60ba66SKatsushi Kobayashi }
3083c60ba66SKatsushi Kobayashi 
309c572b810SHidetoshi Shimokawa static u_int32_t
310c572b810SHidetoshi Shimokawa fwphy_rddata(struct fwohci_softc *sc,  u_int addr)
3113c60ba66SKatsushi Kobayashi {
312e4b13179SHidetoshi Shimokawa 	u_int32_t fun, stat;
313e4b13179SHidetoshi Shimokawa 	u_int i, retry = 0;
3143c60ba66SKatsushi Kobayashi 
3153c60ba66SKatsushi Kobayashi 	addr &= 0xf;
316e4b13179SHidetoshi Shimokawa #define MAX_RETRY 100
317e4b13179SHidetoshi Shimokawa again:
318e4b13179SHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_REG_FAIL);
3193c60ba66SKatsushi Kobayashi 	fun = PHYDEV_RDCMD | (addr << PHYDEV_REGADDR);
3203c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_PHYACCESS, fun);
321e4b13179SHidetoshi Shimokawa 	for ( i = 0 ; i < MAX_RETRY ; i ++ ){
3223c60ba66SKatsushi Kobayashi 		fun = OREAD(sc, OHCI_PHYACCESS);
3233c60ba66SKatsushi Kobayashi 		if ((fun & PHYDEV_RDCMD) == 0 && (fun & PHYDEV_RDDONE) != 0)
3243c60ba66SKatsushi Kobayashi 			break;
3254ed65ce9SHidetoshi Shimokawa 		DELAY(100);
3263c60ba66SKatsushi Kobayashi 	}
327e4b13179SHidetoshi Shimokawa 	if(i >= MAX_RETRY) {
3284ed65ce9SHidetoshi Shimokawa 		if (bootverbose)
3294ed65ce9SHidetoshi Shimokawa 			device_printf(sc->fc.dev, "phy read failed(1).\n");
3301f2361f8SHidetoshi Shimokawa 		if (++retry < MAX_RETRY) {
3314ed65ce9SHidetoshi Shimokawa 			DELAY(100);
3321f2361f8SHidetoshi Shimokawa 			goto again;
3331f2361f8SHidetoshi Shimokawa 		}
334e4b13179SHidetoshi Shimokawa 	}
335e4b13179SHidetoshi Shimokawa 	/* Make sure that SCLK is started */
336e4b13179SHidetoshi Shimokawa 	stat = OREAD(sc, FWOHCI_INTSTAT);
337e4b13179SHidetoshi Shimokawa 	if ((stat & OHCI_INT_REG_FAIL) != 0 ||
338e4b13179SHidetoshi Shimokawa 			((fun >> PHYDEV_REGADDR) & 0xf) != addr) {
3394ed65ce9SHidetoshi Shimokawa 		if (bootverbose)
3404ed65ce9SHidetoshi Shimokawa 			device_printf(sc->fc.dev, "phy read failed(2).\n");
341e4b13179SHidetoshi Shimokawa 		if (++retry < MAX_RETRY) {
3424ed65ce9SHidetoshi Shimokawa 			DELAY(100);
343e4b13179SHidetoshi Shimokawa 			goto again;
344e4b13179SHidetoshi Shimokawa 		}
345e4b13179SHidetoshi Shimokawa 	}
346e4b13179SHidetoshi Shimokawa 	if (bootverbose || retry >= MAX_RETRY)
347e4b13179SHidetoshi Shimokawa 		device_printf(sc->fc.dev,
348e4b13179SHidetoshi Shimokawa 			"fwphy_rddata: loop=%d, retry=%d\n", i, retry);
349e4b13179SHidetoshi Shimokawa #undef MAX_RETRY
3503c60ba66SKatsushi Kobayashi 	return((fun >> PHYDEV_RDDATA )& 0xff);
3513c60ba66SKatsushi Kobayashi }
3523c60ba66SKatsushi Kobayashi /* Device specific ioctl. */
3533c60ba66SKatsushi Kobayashi int
3543c60ba66SKatsushi Kobayashi fwohci_ioctl (dev_t dev, u_long cmd, caddr_t data, int flag, fw_proc *td)
3553c60ba66SKatsushi Kobayashi {
3563c60ba66SKatsushi Kobayashi 	struct firewire_softc *sc;
3573c60ba66SKatsushi Kobayashi 	struct fwohci_softc *fc;
3583c60ba66SKatsushi Kobayashi 	int unit = DEV2UNIT(dev);
3593c60ba66SKatsushi Kobayashi 	int err = 0;
3603c60ba66SKatsushi Kobayashi 	struct fw_reg_req_t *reg  = (struct fw_reg_req_t *) data;
3613c60ba66SKatsushi Kobayashi 	u_int32_t *dmach = (u_int32_t *) data;
3623c60ba66SKatsushi Kobayashi 
3633c60ba66SKatsushi Kobayashi 	sc = devclass_get_softc(firewire_devclass, unit);
3643c60ba66SKatsushi Kobayashi 	if(sc == NULL){
3653c60ba66SKatsushi Kobayashi 		return(EINVAL);
3663c60ba66SKatsushi Kobayashi 	}
3673c60ba66SKatsushi Kobayashi 	fc = (struct fwohci_softc *)sc->fc;
3683c60ba66SKatsushi Kobayashi 
3693c60ba66SKatsushi Kobayashi 	if (!data)
3703c60ba66SKatsushi Kobayashi 		return(EINVAL);
3713c60ba66SKatsushi Kobayashi 
3723c60ba66SKatsushi Kobayashi 	switch (cmd) {
3733c60ba66SKatsushi Kobayashi 	case FWOHCI_WRREG:
3743c60ba66SKatsushi Kobayashi #define OHCI_MAX_REG 0x800
3753c60ba66SKatsushi Kobayashi 		if(reg->addr <= OHCI_MAX_REG){
3763c60ba66SKatsushi Kobayashi 			OWRITE(fc, reg->addr, reg->data);
3773c60ba66SKatsushi Kobayashi 			reg->data = OREAD(fc, reg->addr);
3783c60ba66SKatsushi Kobayashi 		}else{
3793c60ba66SKatsushi Kobayashi 			err = EINVAL;
3803c60ba66SKatsushi Kobayashi 		}
3813c60ba66SKatsushi Kobayashi 		break;
3823c60ba66SKatsushi Kobayashi 	case FWOHCI_RDREG:
3833c60ba66SKatsushi Kobayashi 		if(reg->addr <= OHCI_MAX_REG){
3843c60ba66SKatsushi Kobayashi 			reg->data = OREAD(fc, reg->addr);
3853c60ba66SKatsushi Kobayashi 		}else{
3863c60ba66SKatsushi Kobayashi 			err = EINVAL;
3873c60ba66SKatsushi Kobayashi 		}
3883c60ba66SKatsushi Kobayashi 		break;
3893c60ba66SKatsushi Kobayashi /* Read DMA descriptors for debug  */
3903c60ba66SKatsushi Kobayashi 	case DUMPDMA:
3913c60ba66SKatsushi Kobayashi 		if(*dmach <= OHCI_MAX_DMA_CH ){
3923c60ba66SKatsushi Kobayashi 			dump_dma(fc, *dmach);
3933c60ba66SKatsushi Kobayashi 			dump_db(fc, *dmach);
3943c60ba66SKatsushi Kobayashi 		}else{
3953c60ba66SKatsushi Kobayashi 			err = EINVAL;
3963c60ba66SKatsushi Kobayashi 		}
3973c60ba66SKatsushi Kobayashi 		break;
3983c60ba66SKatsushi Kobayashi 	default:
3993c60ba66SKatsushi Kobayashi 		break;
4003c60ba66SKatsushi Kobayashi 	}
4013c60ba66SKatsushi Kobayashi 	return err;
4023c60ba66SKatsushi Kobayashi }
403c572b810SHidetoshi Shimokawa 
404d0fd7bc6SHidetoshi Shimokawa static int
405d0fd7bc6SHidetoshi Shimokawa fwohci_probe_phy(struct fwohci_softc *sc, device_t dev)
4063c60ba66SKatsushi Kobayashi {
407d0fd7bc6SHidetoshi Shimokawa 	u_int32_t reg, reg2;
408d0fd7bc6SHidetoshi Shimokawa 	int e1394a = 1;
409d0fd7bc6SHidetoshi Shimokawa /*
410d0fd7bc6SHidetoshi Shimokawa  * probe PHY parameters
411d0fd7bc6SHidetoshi Shimokawa  * 0. to prove PHY version, whether compliance of 1394a.
412d0fd7bc6SHidetoshi Shimokawa  * 1. to probe maximum speed supported by the PHY and
413d0fd7bc6SHidetoshi Shimokawa  *    number of port supported by core-logic.
414d0fd7bc6SHidetoshi Shimokawa  *    It is not actually available port on your PC .
415d0fd7bc6SHidetoshi Shimokawa  */
416d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS);
417d0fd7bc6SHidetoshi Shimokawa 	reg = fwphy_rddata(sc, FW_PHY_SPD_REG);
418d0fd7bc6SHidetoshi Shimokawa 
419d0fd7bc6SHidetoshi Shimokawa 	if((reg >> 5) != 7 ){
420d0fd7bc6SHidetoshi Shimokawa 		sc->fc.mode &= ~FWPHYASYST;
421d0fd7bc6SHidetoshi Shimokawa 		sc->fc.nport = reg & FW_PHY_NP;
422d0fd7bc6SHidetoshi Shimokawa 		sc->fc.speed = reg & FW_PHY_SPD >> 6;
423d0fd7bc6SHidetoshi Shimokawa 		if (sc->fc.speed > MAX_SPEED) {
424d0fd7bc6SHidetoshi Shimokawa 			device_printf(dev, "invalid speed %d (fixed to %d).\n",
425d0fd7bc6SHidetoshi Shimokawa 				sc->fc.speed, MAX_SPEED);
426d0fd7bc6SHidetoshi Shimokawa 			sc->fc.speed = MAX_SPEED;
427d0fd7bc6SHidetoshi Shimokawa 		}
428d0fd7bc6SHidetoshi Shimokawa 		device_printf(dev,
42994b6f028SHidetoshi Shimokawa 			"Phy 1394 only %s, %d ports.\n",
43094b6f028SHidetoshi Shimokawa 			linkspeed[sc->fc.speed], sc->fc.nport);
431d0fd7bc6SHidetoshi Shimokawa 	}else{
432d0fd7bc6SHidetoshi Shimokawa 		reg2 = fwphy_rddata(sc, FW_PHY_ESPD_REG);
433d0fd7bc6SHidetoshi Shimokawa 		sc->fc.mode |= FWPHYASYST;
434d0fd7bc6SHidetoshi Shimokawa 		sc->fc.nport = reg & FW_PHY_NP;
435d0fd7bc6SHidetoshi Shimokawa 		sc->fc.speed = (reg2 & FW_PHY_ESPD) >> 5;
436d0fd7bc6SHidetoshi Shimokawa 		if (sc->fc.speed > MAX_SPEED) {
437d0fd7bc6SHidetoshi Shimokawa 			device_printf(dev, "invalid speed %d (fixed to %d).\n",
438d0fd7bc6SHidetoshi Shimokawa 				sc->fc.speed, MAX_SPEED);
439d0fd7bc6SHidetoshi Shimokawa 			sc->fc.speed = MAX_SPEED;
440d0fd7bc6SHidetoshi Shimokawa 		}
441d0fd7bc6SHidetoshi Shimokawa 		device_printf(dev,
44294b6f028SHidetoshi Shimokawa 			"Phy 1394a available %s, %d ports.\n",
44394b6f028SHidetoshi Shimokawa 			linkspeed[sc->fc.speed], sc->fc.nport);
444d0fd7bc6SHidetoshi Shimokawa 
445d0fd7bc6SHidetoshi Shimokawa 		/* check programPhyEnable */
446d0fd7bc6SHidetoshi Shimokawa 		reg2 = fwphy_rddata(sc, 5);
447d0fd7bc6SHidetoshi Shimokawa #if 0
448d0fd7bc6SHidetoshi Shimokawa 		if (e1394a && (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_PRPHY)) {
449d0fd7bc6SHidetoshi Shimokawa #else	/* XXX force to enable 1394a */
450d0fd7bc6SHidetoshi Shimokawa 		if (e1394a) {
451d0fd7bc6SHidetoshi Shimokawa #endif
452d0fd7bc6SHidetoshi Shimokawa 			if (bootverbose)
453d0fd7bc6SHidetoshi Shimokawa 				device_printf(dev,
454d0fd7bc6SHidetoshi Shimokawa 					"Enable 1394a Enhancements\n");
455d0fd7bc6SHidetoshi Shimokawa 			/* enable EAA EMC */
456d0fd7bc6SHidetoshi Shimokawa 			reg2 |= 0x03;
457d0fd7bc6SHidetoshi Shimokawa 			/* set aPhyEnhanceEnable */
458d0fd7bc6SHidetoshi Shimokawa 			OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_PHYEN);
459d0fd7bc6SHidetoshi Shimokawa 			OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_PRPHY);
460d0fd7bc6SHidetoshi Shimokawa 		} else {
461d0fd7bc6SHidetoshi Shimokawa 			/* for safe */
462d0fd7bc6SHidetoshi Shimokawa 			reg2 &= ~0x83;
463d0fd7bc6SHidetoshi Shimokawa 		}
464d0fd7bc6SHidetoshi Shimokawa 		reg2 = fwphy_wrdata(sc, 5, reg2);
465d0fd7bc6SHidetoshi Shimokawa 	}
466d0fd7bc6SHidetoshi Shimokawa 
467d0fd7bc6SHidetoshi Shimokawa 	reg = fwphy_rddata(sc, FW_PHY_SPD_REG);
468d0fd7bc6SHidetoshi Shimokawa 	if((reg >> 5) == 7 ){
469d0fd7bc6SHidetoshi Shimokawa 		reg = fwphy_rddata(sc, 4);
470d0fd7bc6SHidetoshi Shimokawa 		reg |= 1 << 6;
471d0fd7bc6SHidetoshi Shimokawa 		fwphy_wrdata(sc, 4, reg);
472d0fd7bc6SHidetoshi Shimokawa 		reg = fwphy_rddata(sc, 4);
473d0fd7bc6SHidetoshi Shimokawa 	}
474d0fd7bc6SHidetoshi Shimokawa 	return 0;
475d0fd7bc6SHidetoshi Shimokawa }
476d0fd7bc6SHidetoshi Shimokawa 
477d0fd7bc6SHidetoshi Shimokawa 
478d0fd7bc6SHidetoshi Shimokawa void
479d0fd7bc6SHidetoshi Shimokawa fwohci_reset(struct fwohci_softc *sc, device_t dev)
480d0fd7bc6SHidetoshi Shimokawa {
48194b6f028SHidetoshi Shimokawa 	int i, max_rec, speed;
4823c60ba66SKatsushi Kobayashi 	u_int32_t reg, reg2;
4833c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
484d0fd7bc6SHidetoshi Shimokawa 
485d0fd7bc6SHidetoshi Shimokawa 	/* Disable interrupt */
486d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_INTMASKCLR, ~0);
487d0fd7bc6SHidetoshi Shimokawa 
488d0fd7bc6SHidetoshi Shimokawa 	/* Now stopping all DMA channel */
489d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN);
490d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN);
491d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
492d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
493d0fd7bc6SHidetoshi Shimokawa 
494d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_IR_MASKCLR, ~0);
495d0fd7bc6SHidetoshi Shimokawa 	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
496d0fd7bc6SHidetoshi Shimokawa 		OWRITE(sc,  OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN);
497d0fd7bc6SHidetoshi Shimokawa 		OWRITE(sc,  OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN);
498d0fd7bc6SHidetoshi Shimokawa 	}
499d0fd7bc6SHidetoshi Shimokawa 
500d0fd7bc6SHidetoshi Shimokawa 	/* FLUSH FIFO and reset Transmitter/Reciever */
501d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET);
502d0fd7bc6SHidetoshi Shimokawa 	if (bootverbose)
503d0fd7bc6SHidetoshi Shimokawa 		device_printf(dev, "resetting OHCI...");
504d0fd7bc6SHidetoshi Shimokawa 	i = 0;
505d0fd7bc6SHidetoshi Shimokawa 	while(OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_RESET) {
506d0fd7bc6SHidetoshi Shimokawa 		if (i++ > 100) break;
507d0fd7bc6SHidetoshi Shimokawa 		DELAY(1000);
508d0fd7bc6SHidetoshi Shimokawa 	}
509d0fd7bc6SHidetoshi Shimokawa 	if (bootverbose)
510d0fd7bc6SHidetoshi Shimokawa 		printf("done (loop=%d)\n", i);
511d0fd7bc6SHidetoshi Shimokawa 
51294b6f028SHidetoshi Shimokawa 	/* Probe phy */
51394b6f028SHidetoshi Shimokawa 	fwohci_probe_phy(sc, dev);
51494b6f028SHidetoshi Shimokawa 
51594b6f028SHidetoshi Shimokawa 	/* Probe link */
516d0fd7bc6SHidetoshi Shimokawa 	reg = OREAD(sc,  OHCI_BUS_OPT);
517d0fd7bc6SHidetoshi Shimokawa 	reg2 = reg | OHCI_BUSFNC;
51894b6f028SHidetoshi Shimokawa 	max_rec = (reg & 0x0000f000) >> 12;
51994b6f028SHidetoshi Shimokawa 	speed = (reg & 0x00000007);
52094b6f028SHidetoshi Shimokawa 	device_printf(dev, "Link %s, max_rec %d bytes.\n",
52194b6f028SHidetoshi Shimokawa 			linkspeed[speed], MAXREC(max_rec));
52294b6f028SHidetoshi Shimokawa 	/* XXX fix max_rec */
52394b6f028SHidetoshi Shimokawa 	sc->fc.maxrec = sc->fc.speed + 8;
52494b6f028SHidetoshi Shimokawa 	if (max_rec != sc->fc.maxrec) {
52594b6f028SHidetoshi Shimokawa 		reg2 = (reg2 & 0xffff0fff) | (sc->fc.maxrec << 12);
52694b6f028SHidetoshi Shimokawa 		device_printf(dev, "max_rec %d -> %d\n",
52794b6f028SHidetoshi Shimokawa 				MAXREC(max_rec), MAXREC(sc->fc.maxrec));
52894b6f028SHidetoshi Shimokawa 	}
529d0fd7bc6SHidetoshi Shimokawa 	if (bootverbose)
530d0fd7bc6SHidetoshi Shimokawa 		device_printf(dev, "BUS_OPT 0x%x -> 0x%x\n", reg, reg2);
531d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_BUS_OPT, reg2);
532d0fd7bc6SHidetoshi Shimokawa 
53394b6f028SHidetoshi Shimokawa 	/* Initialize registers */
534d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_CROMHDR, sc->fc.config_rom[0]);
53577ee030bSHidetoshi Shimokawa 	OWRITE(sc, OHCI_CROMPTR, sc->crom_dma.bus_addr);
536d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_BIGEND);
537d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_POSTWR);
53877ee030bSHidetoshi Shimokawa 	OWRITE(sc, OHCI_SID_BUF, sc->sid_dma.bus_addr);
539d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_SID);
540d0fd7bc6SHidetoshi Shimokawa 	fw_busreset(&sc->fc);
5419339321dSHidetoshi Shimokawa 
54294b6f028SHidetoshi Shimokawa 	/* Enable link */
54394b6f028SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LINKEN);
54494b6f028SHidetoshi Shimokawa 
54594b6f028SHidetoshi Shimokawa 	/* Force to start async RX DMA */
5469339321dSHidetoshi Shimokawa 	sc->arrq.xferq.flag &= ~FWXFERQ_RUNNING;
5479339321dSHidetoshi Shimokawa 	sc->arrs.xferq.flag &= ~FWXFERQ_RUNNING;
548d0fd7bc6SHidetoshi Shimokawa 	fwohci_rx_enable(sc, &sc->arrq);
549d0fd7bc6SHidetoshi Shimokawa 	fwohci_rx_enable(sc, &sc->arrs);
550d0fd7bc6SHidetoshi Shimokawa 
55194b6f028SHidetoshi Shimokawa 	/* Initialize async TX */
55294b6f028SHidetoshi Shimokawa 	OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD);
55394b6f028SHidetoshi Shimokawa 	OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD);
554630529adSHidetoshi Shimokawa 
55594b6f028SHidetoshi Shimokawa 	/* AT Retries */
55694b6f028SHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_RETRY,
55794b6f028SHidetoshi Shimokawa 		/* CycleLimit   PhyRespRetries ATRespRetries ATReqRetries */
55894b6f028SHidetoshi Shimokawa 		(0xffff << 16 ) | (0x0f << 8) | (0x0f << 4) | 0x0f) ;
559630529adSHidetoshi Shimokawa 
560630529adSHidetoshi Shimokawa 	sc->atrq.top = STAILQ_FIRST(&sc->atrq.db_trq);
561630529adSHidetoshi Shimokawa 	sc->atrs.top = STAILQ_FIRST(&sc->atrs.db_trq);
562630529adSHidetoshi Shimokawa 	sc->atrq.bottom = sc->atrq.top;
563630529adSHidetoshi Shimokawa 	sc->atrs.bottom = sc->atrs.top;
564630529adSHidetoshi Shimokawa 
565d0fd7bc6SHidetoshi Shimokawa 	for( i = 0, db_tr = sc->atrq.top; i < sc->atrq.ndb ;
566d0fd7bc6SHidetoshi Shimokawa 				i ++, db_tr = STAILQ_NEXT(db_tr, link)){
567d0fd7bc6SHidetoshi Shimokawa 		db_tr->xfer = NULL;
568d0fd7bc6SHidetoshi Shimokawa 	}
569d0fd7bc6SHidetoshi Shimokawa 	for( i = 0, db_tr = sc->atrs.top; i < sc->atrs.ndb ;
570d0fd7bc6SHidetoshi Shimokawa 				i ++, db_tr = STAILQ_NEXT(db_tr, link)){
571d0fd7bc6SHidetoshi Shimokawa 		db_tr->xfer = NULL;
572d0fd7bc6SHidetoshi Shimokawa 	}
573d0fd7bc6SHidetoshi Shimokawa 
57494b6f028SHidetoshi Shimokawa 
57594b6f028SHidetoshi Shimokawa 	/* Enable interrupt */
576d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_INTMASK,
577d0fd7bc6SHidetoshi Shimokawa 			OHCI_INT_ERR  | OHCI_INT_PHY_SID
578d0fd7bc6SHidetoshi Shimokawa 			| OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS
579d0fd7bc6SHidetoshi Shimokawa 			| OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS
580d0fd7bc6SHidetoshi Shimokawa 			| OHCI_INT_PHY_BUS_R | OHCI_INT_PW_ERR);
581d0fd7bc6SHidetoshi Shimokawa 	fwohci_set_intr(&sc->fc, 1);
582d0fd7bc6SHidetoshi Shimokawa 
583d0fd7bc6SHidetoshi Shimokawa }
584d0fd7bc6SHidetoshi Shimokawa 
585d0fd7bc6SHidetoshi Shimokawa int
586d0fd7bc6SHidetoshi Shimokawa fwohci_init(struct fwohci_softc *sc, device_t dev)
587d0fd7bc6SHidetoshi Shimokawa {
588d0fd7bc6SHidetoshi Shimokawa 	int i;
589d0fd7bc6SHidetoshi Shimokawa 	u_int32_t reg;
590c547b896SHidetoshi Shimokawa 	u_int8_t ui[8];
5913c60ba66SKatsushi Kobayashi 
59277ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE
59377ee030bSHidetoshi Shimokawa 	TASK_INIT(&sc->fwohci_task_complete, 0, fwohci_complete, sc);
59477ee030bSHidetoshi Shimokawa #endif
59577ee030bSHidetoshi Shimokawa 
5963c60ba66SKatsushi Kobayashi 	reg = OREAD(sc, OHCI_VERSION);
5973c60ba66SKatsushi Kobayashi 	device_printf(dev, "OHCI version %x.%x (ROM=%d)\n",
5983c60ba66SKatsushi Kobayashi 			(reg>>16) & 0xff, reg & 0xff, (reg>>24) & 1);
5993c60ba66SKatsushi Kobayashi 
6007054e848SHidetoshi Shimokawa /* Available Isochrounous DMA channel probe */
6017054e848SHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_MASK, 0xffffffff);
6027054e848SHidetoshi Shimokawa 	OWRITE(sc, OHCI_IR_MASK, 0xffffffff);
6037054e848SHidetoshi Shimokawa 	reg = OREAD(sc, OHCI_IT_MASK) & OREAD(sc, OHCI_IR_MASK);
6047054e848SHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_MASKCLR, 0xffffffff);
6057054e848SHidetoshi Shimokawa 	OWRITE(sc, OHCI_IR_MASKCLR, 0xffffffff);
6067054e848SHidetoshi Shimokawa 	for (i = 0; i < 0x20; i++)
6077054e848SHidetoshi Shimokawa 		if ((reg & (1 << i)) == 0)
6087054e848SHidetoshi Shimokawa 			break;
6093c60ba66SKatsushi Kobayashi 	sc->fc.nisodma = i;
6103c60ba66SKatsushi Kobayashi 	device_printf(dev, "No. of Isochronous channel is %d.\n", i);
6113c60ba66SKatsushi Kobayashi 
6123c60ba66SKatsushi Kobayashi 	sc->fc.arq = &sc->arrq.xferq;
6133c60ba66SKatsushi Kobayashi 	sc->fc.ars = &sc->arrs.xferq;
6143c60ba66SKatsushi Kobayashi 	sc->fc.atq = &sc->atrq.xferq;
6153c60ba66SKatsushi Kobayashi 	sc->fc.ats = &sc->atrs.xferq;
6163c60ba66SKatsushi Kobayashi 
61777ee030bSHidetoshi Shimokawa 	sc->arrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
61877ee030bSHidetoshi Shimokawa 	sc->arrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
61977ee030bSHidetoshi Shimokawa 	sc->atrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
62077ee030bSHidetoshi Shimokawa 	sc->atrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
62177ee030bSHidetoshi Shimokawa 
6223c60ba66SKatsushi Kobayashi 	sc->arrq.xferq.start = NULL;
6233c60ba66SKatsushi Kobayashi 	sc->arrs.xferq.start = NULL;
6243c60ba66SKatsushi Kobayashi 	sc->atrq.xferq.start = fwohci_start_atq;
6253c60ba66SKatsushi Kobayashi 	sc->atrs.xferq.start = fwohci_start_ats;
6263c60ba66SKatsushi Kobayashi 
62777ee030bSHidetoshi Shimokawa 	sc->arrq.xferq.buf = NULL;
62877ee030bSHidetoshi Shimokawa 	sc->arrs.xferq.buf = NULL;
62977ee030bSHidetoshi Shimokawa 	sc->atrq.xferq.buf = NULL;
63077ee030bSHidetoshi Shimokawa 	sc->atrs.xferq.buf = NULL;
6313c60ba66SKatsushi Kobayashi 
6323c60ba66SKatsushi Kobayashi 	sc->arrq.ndesc = 1;
6333c60ba66SKatsushi Kobayashi 	sc->arrs.ndesc = 1;
634645394e6SHidetoshi Shimokawa 	sc->atrq.ndesc = 8;	/* equal to maximum of mbuf chains */
635645394e6SHidetoshi Shimokawa 	sc->atrs.ndesc = 2;
6363c60ba66SKatsushi Kobayashi 
6373c60ba66SKatsushi Kobayashi 	sc->arrq.ndb = NDB;
6383c60ba66SKatsushi Kobayashi 	sc->arrs.ndb = NDB / 2;
6393c60ba66SKatsushi Kobayashi 	sc->atrq.ndb = NDB;
6403c60ba66SKatsushi Kobayashi 	sc->atrs.ndb = NDB / 2;
6413c60ba66SKatsushi Kobayashi 
6423c60ba66SKatsushi Kobayashi 	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
6433c60ba66SKatsushi Kobayashi 		sc->fc.it[i] = &sc->it[i].xferq;
6443c60ba66SKatsushi Kobayashi 		sc->fc.ir[i] = &sc->ir[i].xferq;
6453c60ba66SKatsushi Kobayashi 		sc->it[i].ndb = 0;
6463c60ba66SKatsushi Kobayashi 		sc->ir[i].ndb = 0;
6473c60ba66SKatsushi Kobayashi 	}
6483c60ba66SKatsushi Kobayashi 
6493c60ba66SKatsushi Kobayashi 	sc->fc.tcode = tinfo;
65077ee030bSHidetoshi Shimokawa 	sc->fc.dev = dev;
6513c60ba66SKatsushi Kobayashi 
65277ee030bSHidetoshi Shimokawa 	sc->fc.config_rom = fwdma_malloc(&sc->fc, CROMSIZE, CROMSIZE,
65377ee030bSHidetoshi Shimokawa 						&sc->crom_dma, BUS_DMA_WAITOK);
65477ee030bSHidetoshi Shimokawa 	if(sc->fc.config_rom == NULL){
65577ee030bSHidetoshi Shimokawa 		device_printf(dev, "config_rom alloc failed.");
6563c60ba66SKatsushi Kobayashi 		return ENOMEM;
6573c60ba66SKatsushi Kobayashi 	}
6583c60ba66SKatsushi Kobayashi 
6590bc666e0SHidetoshi Shimokawa #if 0
6600bc666e0SHidetoshi Shimokawa 	bzero(&sc->fc.config_rom[0], CROMSIZE);
6613c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[1] = 0x31333934;
6623c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[2] = 0xf000a002;
6633c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[3] = OREAD(sc, OHCI_EUID_HI);
6643c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[4] = OREAD(sc, OHCI_EUID_LO);
6653c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[5] = 0;
6663c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[0] = (4 << 24) | (5 << 16);
6673c60ba66SKatsushi Kobayashi 
6683c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[0] |= fw_crc16(&sc->fc.config_rom[1], 5*4);
66977ee030bSHidetoshi Shimokawa #endif
6703c60ba66SKatsushi Kobayashi 
6713c60ba66SKatsushi Kobayashi 
6723c60ba66SKatsushi Kobayashi /* SID recieve buffer must allign 2^11 */
6733c60ba66SKatsushi Kobayashi #define	OHCI_SIDSIZE	(1 << 11)
67477ee030bSHidetoshi Shimokawa 	sc->sid_buf = fwdma_malloc(&sc->fc, OHCI_SIDSIZE, OHCI_SIDSIZE,
67577ee030bSHidetoshi Shimokawa 						&sc->sid_dma, BUS_DMA_WAITOK);
67677ee030bSHidetoshi Shimokawa 	if (sc->sid_buf == NULL) {
67777ee030bSHidetoshi Shimokawa 		device_printf(dev, "sid_buf alloc failed.");
67816e0f484SHidetoshi Shimokawa 		return ENOMEM;
67916e0f484SHidetoshi Shimokawa 	}
6803c60ba66SKatsushi Kobayashi 
68177ee030bSHidetoshi Shimokawa 	fwdma_malloc(&sc->fc, sizeof(u_int32_t), sizeof(u_int32_t),
68277ee030bSHidetoshi Shimokawa 					&sc->dummy_dma, BUS_DMA_WAITOK);
68377ee030bSHidetoshi Shimokawa 
68477ee030bSHidetoshi Shimokawa 	if (sc->dummy_dma.v_addr == NULL) {
68577ee030bSHidetoshi Shimokawa 		device_printf(dev, "dummy_dma alloc failed.");
68677ee030bSHidetoshi Shimokawa 		return ENOMEM;
68777ee030bSHidetoshi Shimokawa 	}
68877ee030bSHidetoshi Shimokawa 
68977ee030bSHidetoshi Shimokawa 	fwohci_db_init(sc, &sc->arrq);
6901f2361f8SHidetoshi Shimokawa 	if ((sc->arrq.flags & FWOHCI_DBCH_INIT) == 0)
6911f2361f8SHidetoshi Shimokawa 		return ENOMEM;
6921f2361f8SHidetoshi Shimokawa 
69377ee030bSHidetoshi Shimokawa 	fwohci_db_init(sc, &sc->arrs);
6941f2361f8SHidetoshi Shimokawa 	if ((sc->arrs.flags & FWOHCI_DBCH_INIT) == 0)
6951f2361f8SHidetoshi Shimokawa 		return ENOMEM;
6963c60ba66SKatsushi Kobayashi 
69777ee030bSHidetoshi Shimokawa 	fwohci_db_init(sc, &sc->atrq);
6981f2361f8SHidetoshi Shimokawa 	if ((sc->atrq.flags & FWOHCI_DBCH_INIT) == 0)
6991f2361f8SHidetoshi Shimokawa 		return ENOMEM;
7001f2361f8SHidetoshi Shimokawa 
70177ee030bSHidetoshi Shimokawa 	fwohci_db_init(sc, &sc->atrs);
7021f2361f8SHidetoshi Shimokawa 	if ((sc->atrs.flags & FWOHCI_DBCH_INIT) == 0)
7031f2361f8SHidetoshi Shimokawa 		return ENOMEM;
7043c60ba66SKatsushi Kobayashi 
705c547b896SHidetoshi Shimokawa 	sc->fc.eui.hi = OREAD(sc, FWOHCIGUID_H);
706c547b896SHidetoshi Shimokawa 	sc->fc.eui.lo = OREAD(sc, FWOHCIGUID_L);
707c547b896SHidetoshi Shimokawa 	for( i = 0 ; i < 8 ; i ++)
708c547b896SHidetoshi Shimokawa 		ui[i] = FW_EUI64_BYTE(&sc->fc.eui,i);
7093c60ba66SKatsushi Kobayashi 	device_printf(dev, "EUI64 %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n",
710c547b896SHidetoshi Shimokawa 		ui[0], ui[1], ui[2], ui[3], ui[4], ui[5], ui[6], ui[7]);
711c547b896SHidetoshi Shimokawa 
7123c60ba66SKatsushi Kobayashi 	sc->fc.ioctl = fwohci_ioctl;
7133c60ba66SKatsushi Kobayashi 	sc->fc.cyctimer = fwohci_cyctimer;
7143c60ba66SKatsushi Kobayashi 	sc->fc.set_bmr = fwohci_set_bus_manager;
7153c60ba66SKatsushi Kobayashi 	sc->fc.ibr = fwohci_ibr;
7163c60ba66SKatsushi Kobayashi 	sc->fc.irx_enable = fwohci_irx_enable;
7173c60ba66SKatsushi Kobayashi 	sc->fc.irx_disable = fwohci_irx_disable;
7183c60ba66SKatsushi Kobayashi 
7193c60ba66SKatsushi Kobayashi 	sc->fc.itx_enable = fwohci_itxbuf_enable;
7203c60ba66SKatsushi Kobayashi 	sc->fc.itx_disable = fwohci_itx_disable;
72177ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
7223c60ba66SKatsushi Kobayashi 	sc->fc.irx_post = fwohci_irx_post;
72377ee030bSHidetoshi Shimokawa #else
72477ee030bSHidetoshi Shimokawa 	sc->fc.irx_post = NULL;
72577ee030bSHidetoshi Shimokawa #endif
7263c60ba66SKatsushi Kobayashi 	sc->fc.itx_post = NULL;
7273c60ba66SKatsushi Kobayashi 	sc->fc.timeout = fwohci_timeout;
7283c60ba66SKatsushi Kobayashi 	sc->fc.poll = fwohci_poll;
7293c60ba66SKatsushi Kobayashi 	sc->fc.set_intr = fwohci_set_intr;
730c572b810SHidetoshi Shimokawa 
73177ee030bSHidetoshi Shimokawa 	sc->intmask = sc->irstat = sc->itstat = 0;
73277ee030bSHidetoshi Shimokawa 
733d0fd7bc6SHidetoshi Shimokawa 	fw_init(&sc->fc);
734d0fd7bc6SHidetoshi Shimokawa 	fwohci_reset(sc, dev);
7353c60ba66SKatsushi Kobayashi 
736d0fd7bc6SHidetoshi Shimokawa 	return 0;
7373c60ba66SKatsushi Kobayashi }
738c572b810SHidetoshi Shimokawa 
739c572b810SHidetoshi Shimokawa void
740c572b810SHidetoshi Shimokawa fwohci_timeout(void *arg)
7413c60ba66SKatsushi Kobayashi {
7423c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc;
7433c60ba66SKatsushi Kobayashi 
7443c60ba66SKatsushi Kobayashi 	sc = (struct fwohci_softc *)arg;
7453c60ba66SKatsushi Kobayashi }
746c572b810SHidetoshi Shimokawa 
747c572b810SHidetoshi Shimokawa u_int32_t
748c572b810SHidetoshi Shimokawa fwohci_cyctimer(struct firewire_comm *fc)
7493c60ba66SKatsushi Kobayashi {
7503c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
7513c60ba66SKatsushi Kobayashi 	return(OREAD(sc, OHCI_CYCLETIMER));
7523c60ba66SKatsushi Kobayashi }
7533c60ba66SKatsushi Kobayashi 
7541f2361f8SHidetoshi Shimokawa int
7551f2361f8SHidetoshi Shimokawa fwohci_detach(struct fwohci_softc *sc, device_t dev)
7561f2361f8SHidetoshi Shimokawa {
7571f2361f8SHidetoshi Shimokawa 	int i;
7581f2361f8SHidetoshi Shimokawa 
75977ee030bSHidetoshi Shimokawa 	if (sc->sid_buf != NULL)
76077ee030bSHidetoshi Shimokawa 		fwdma_free(&sc->fc, &sc->sid_dma);
76177ee030bSHidetoshi Shimokawa 	if (sc->fc.config_rom != NULL)
76277ee030bSHidetoshi Shimokawa 		fwdma_free(&sc->fc, &sc->crom_dma);
7631f2361f8SHidetoshi Shimokawa 
7641f2361f8SHidetoshi Shimokawa 	fwohci_db_free(&sc->arrq);
7651f2361f8SHidetoshi Shimokawa 	fwohci_db_free(&sc->arrs);
7661f2361f8SHidetoshi Shimokawa 
7671f2361f8SHidetoshi Shimokawa 	fwohci_db_free(&sc->atrq);
7681f2361f8SHidetoshi Shimokawa 	fwohci_db_free(&sc->atrs);
7691f2361f8SHidetoshi Shimokawa 
7701f2361f8SHidetoshi Shimokawa 	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
7711f2361f8SHidetoshi Shimokawa 		fwohci_db_free(&sc->it[i]);
7721f2361f8SHidetoshi Shimokawa 		fwohci_db_free(&sc->ir[i]);
7731f2361f8SHidetoshi Shimokawa 	}
7741f2361f8SHidetoshi Shimokawa 
7751f2361f8SHidetoshi Shimokawa 	return 0;
7761f2361f8SHidetoshi Shimokawa }
7771f2361f8SHidetoshi Shimokawa 
778d6105b60SHidetoshi Shimokawa #define LAST_DB(dbtr, db) do {						\
779d6105b60SHidetoshi Shimokawa 	struct fwohcidb_tr *_dbtr = (dbtr);				\
780d6105b60SHidetoshi Shimokawa 	int _cnt = _dbtr->dbcnt;					\
781d6105b60SHidetoshi Shimokawa 	db = &_dbtr->db[ (_cnt > 2) ? (_cnt -1) : 0];			\
782d6105b60SHidetoshi Shimokawa } while (0)
783d6105b60SHidetoshi Shimokawa 
784c572b810SHidetoshi Shimokawa static void
78577ee030bSHidetoshi Shimokawa fwohci_execute_db(void *arg, bus_dma_segment_t *segs, int nseg, int error)
78677ee030bSHidetoshi Shimokawa {
78777ee030bSHidetoshi Shimokawa 	struct fwohcidb_tr *db_tr;
78877ee030bSHidetoshi Shimokawa 	volatile struct fwohcidb *db;
78977ee030bSHidetoshi Shimokawa 	bus_dma_segment_t *s;
79077ee030bSHidetoshi Shimokawa 	int i;
79177ee030bSHidetoshi Shimokawa 
79277ee030bSHidetoshi Shimokawa 	db_tr = (struct fwohcidb_tr *)arg;
79377ee030bSHidetoshi Shimokawa 	db = &db_tr->db[db_tr->dbcnt];
79477ee030bSHidetoshi Shimokawa 	if (error) {
79577ee030bSHidetoshi Shimokawa 		if (firewire_debug || error != EFBIG)
79677ee030bSHidetoshi Shimokawa 			printf("fwohci_execute_db: error=%d\n", error);
79777ee030bSHidetoshi Shimokawa 		return;
79877ee030bSHidetoshi Shimokawa 	}
79977ee030bSHidetoshi Shimokawa 	for (i = 0; i < nseg; i++) {
80077ee030bSHidetoshi Shimokawa 		s = &segs[i];
80177ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db->db.desc.addr, s->ds_addr);
80277ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db->db.desc.cmd, s->ds_len);
80377ee030bSHidetoshi Shimokawa  		FWOHCI_DMA_WRITE(db->db.desc.res, 0);
80477ee030bSHidetoshi Shimokawa 		db++;
80577ee030bSHidetoshi Shimokawa 		db_tr->dbcnt++;
80677ee030bSHidetoshi Shimokawa 	}
80777ee030bSHidetoshi Shimokawa }
80877ee030bSHidetoshi Shimokawa 
80977ee030bSHidetoshi Shimokawa static void
81077ee030bSHidetoshi Shimokawa fwohci_execute_db2(void *arg, bus_dma_segment_t *segs, int nseg,
81177ee030bSHidetoshi Shimokawa 						bus_size_t size, int error)
81277ee030bSHidetoshi Shimokawa {
81377ee030bSHidetoshi Shimokawa 	fwohci_execute_db(arg, segs, nseg, error);
81477ee030bSHidetoshi Shimokawa }
81577ee030bSHidetoshi Shimokawa 
81677ee030bSHidetoshi Shimokawa static void
817c572b810SHidetoshi Shimokawa fwohci_start(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
8183c60ba66SKatsushi Kobayashi {
8193c60ba66SKatsushi Kobayashi 	int i, s;
82077ee030bSHidetoshi Shimokawa 	int tcode, hdr_len, pl_off, pl_len;
8213c60ba66SKatsushi Kobayashi 	int fsegment = -1;
8223c60ba66SKatsushi Kobayashi 	u_int32_t off;
8233c60ba66SKatsushi Kobayashi 	struct fw_xfer *xfer;
8243c60ba66SKatsushi Kobayashi 	struct fw_pkt *fp;
8253c60ba66SKatsushi Kobayashi 	volatile struct fwohci_txpkthdr *ohcifp;
8263c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
8273c60ba66SKatsushi Kobayashi 	volatile struct fwohcidb *db;
8283c60ba66SKatsushi Kobayashi 	struct tcode_info *info;
829d6105b60SHidetoshi Shimokawa 	static int maxdesc=0;
8303c60ba66SKatsushi Kobayashi 
8313c60ba66SKatsushi Kobayashi 	if(&sc->atrq == dbch){
8323c60ba66SKatsushi Kobayashi 		off = OHCI_ATQOFF;
8333c60ba66SKatsushi Kobayashi 	}else if(&sc->atrs == dbch){
8343c60ba66SKatsushi Kobayashi 		off = OHCI_ATSOFF;
8353c60ba66SKatsushi Kobayashi 	}else{
8363c60ba66SKatsushi Kobayashi 		return;
8373c60ba66SKatsushi Kobayashi 	}
8383c60ba66SKatsushi Kobayashi 
8393c60ba66SKatsushi Kobayashi 	if (dbch->flags & FWOHCI_DBCH_FULL)
8403c60ba66SKatsushi Kobayashi 		return;
8413c60ba66SKatsushi Kobayashi 
8423c60ba66SKatsushi Kobayashi 	s = splfw();
8433c60ba66SKatsushi Kobayashi 	db_tr = dbch->top;
8443c60ba66SKatsushi Kobayashi txloop:
8453c60ba66SKatsushi Kobayashi 	xfer = STAILQ_FIRST(&dbch->xferq.q);
8463c60ba66SKatsushi Kobayashi 	if(xfer == NULL){
8473c60ba66SKatsushi Kobayashi 		goto kick;
8483c60ba66SKatsushi Kobayashi 	}
8493c60ba66SKatsushi Kobayashi 	if(dbch->xferq.queued == 0 ){
8503c60ba66SKatsushi Kobayashi 		device_printf(sc->fc.dev, "TX queue empty\n");
8513c60ba66SKatsushi Kobayashi 	}
8523c60ba66SKatsushi Kobayashi 	STAILQ_REMOVE_HEAD(&dbch->xferq.q, link);
8533c60ba66SKatsushi Kobayashi 	db_tr->xfer = xfer;
8543c60ba66SKatsushi Kobayashi 	xfer->state = FWXF_START;
8553c60ba66SKatsushi Kobayashi 
85677ee030bSHidetoshi Shimokawa 	fp = (struct fw_pkt *)xfer->send.buf;
8573c60ba66SKatsushi Kobayashi 	tcode = fp->mode.common.tcode;
8583c60ba66SKatsushi Kobayashi 
8593c60ba66SKatsushi Kobayashi 	ohcifp = (volatile struct fwohci_txpkthdr *) db_tr->db[1].db.immed;
8603c60ba66SKatsushi Kobayashi 	info = &tinfo[tcode];
86177ee030bSHidetoshi Shimokawa 	hdr_len = pl_off = info->hdr_len;
86277ee030bSHidetoshi Shimokawa 	for( i = 0 ; i < pl_off ; i+= 4){
86377ee030bSHidetoshi Shimokawa 		ohcifp->mode.ld[i/4] = fp->mode.ld[i/4];
86473aa55baSHidetoshi Shimokawa 	}
8653c60ba66SKatsushi Kobayashi 	ohcifp->mode.common.spd = xfer->spd;
8663c60ba66SKatsushi Kobayashi 	if (tcode == FWTCODE_STREAM ){
8673c60ba66SKatsushi Kobayashi 		hdr_len = 8;
86877ee030bSHidetoshi Shimokawa 		ohcifp->mode.stream.len = fp->mode.stream.len;
8693c60ba66SKatsushi Kobayashi 	} else if (tcode == FWTCODE_PHY) {
8703c60ba66SKatsushi Kobayashi 		hdr_len = 12;
87177ee030bSHidetoshi Shimokawa 		ohcifp->mode.ld[1] = fp->mode.ld[1];
87277ee030bSHidetoshi Shimokawa 		ohcifp->mode.ld[2] = fp->mode.ld[2];
8733c60ba66SKatsushi Kobayashi 		ohcifp->mode.common.spd = 0;
8743c60ba66SKatsushi Kobayashi 		ohcifp->mode.common.tcode = FWOHCITCODE_PHY;
8753c60ba66SKatsushi Kobayashi 	} else {
87677ee030bSHidetoshi Shimokawa 		ohcifp->mode.asycomm.dst = fp->mode.hdr.dst;
8773c60ba66SKatsushi Kobayashi 		ohcifp->mode.asycomm.srcbus = OHCI_ASYSRCBUS;
8783c60ba66SKatsushi Kobayashi 		ohcifp->mode.asycomm.tlrt |= FWRETRY_X;
8793c60ba66SKatsushi Kobayashi 	}
8803c60ba66SKatsushi Kobayashi 	db = &db_tr->db[0];
88177ee030bSHidetoshi Shimokawa  	FWOHCI_DMA_WRITE(db->db.desc.cmd,
88277ee030bSHidetoshi Shimokawa 			OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | hdr_len);
88377ee030bSHidetoshi Shimokawa  	FWOHCI_DMA_WRITE(db->db.desc.res, 0);
8843c60ba66SKatsushi Kobayashi /* Specify bound timer of asy. responce */
8853c60ba66SKatsushi Kobayashi 	if(&sc->atrs == dbch){
88677ee030bSHidetoshi Shimokawa  		FWOHCI_DMA_WRITE(db->db.desc.res,
88777ee030bSHidetoshi Shimokawa 			 (OREAD(sc, OHCI_CYCLETIMER) >> 12) + (1 << 13));
8883c60ba66SKatsushi Kobayashi 	}
88977ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
89077ee030bSHidetoshi Shimokawa 	if (tcode == FWTCODE_WREQQ || tcode == FWTCODE_RRESQ)
89177ee030bSHidetoshi Shimokawa 		hdr_len = 12;
89277ee030bSHidetoshi Shimokawa 	for (i = 0; i < hdr_len/4; i ++)
89377ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(ohcifp->mode.ld[i], ohcifp->mode.ld[i]);
89477ee030bSHidetoshi Shimokawa #endif
8953c60ba66SKatsushi Kobayashi 
8962b4601d1SHidetoshi Shimokawa again:
8973c60ba66SKatsushi Kobayashi 	db_tr->dbcnt = 2;
8983c60ba66SKatsushi Kobayashi 	db = &db_tr->db[db_tr->dbcnt];
89977ee030bSHidetoshi Shimokawa 	pl_len = xfer->send.len - pl_off;
90077ee030bSHidetoshi Shimokawa 	if (pl_len > 0) {
90177ee030bSHidetoshi Shimokawa 		int err;
90277ee030bSHidetoshi Shimokawa 		/* handle payload */
9033c60ba66SKatsushi Kobayashi 		if (xfer->mbuf == NULL) {
90477ee030bSHidetoshi Shimokawa 			caddr_t pl_addr;
9053c60ba66SKatsushi Kobayashi 
90677ee030bSHidetoshi Shimokawa 			pl_addr = xfer->send.buf + pl_off;
90777ee030bSHidetoshi Shimokawa 			err = bus_dmamap_load(dbch->dmat, db_tr->dma_map,
90877ee030bSHidetoshi Shimokawa 				pl_addr, pl_len,
90977ee030bSHidetoshi Shimokawa 				fwohci_execute_db, db_tr,
91077ee030bSHidetoshi Shimokawa 				/*flags*/0);
9113c60ba66SKatsushi Kobayashi 		} else {
9122b4601d1SHidetoshi Shimokawa 			/* XXX we can handle only 6 (=8-2) mbuf chains */
91377ee030bSHidetoshi Shimokawa 			err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map,
91477ee030bSHidetoshi Shimokawa 				xfer->mbuf,
91577ee030bSHidetoshi Shimokawa 				fwohci_execute_db2, db_tr,
91677ee030bSHidetoshi Shimokawa 				/* flags */0);
91777ee030bSHidetoshi Shimokawa 			if (err == EFBIG) {
91877ee030bSHidetoshi Shimokawa 				struct mbuf *m0;
91977ee030bSHidetoshi Shimokawa 
92077ee030bSHidetoshi Shimokawa 				if (firewire_debug)
92177ee030bSHidetoshi Shimokawa 					device_printf(sc->fc.dev, "EFBIG.\n");
92277ee030bSHidetoshi Shimokawa 				m0 = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
92377ee030bSHidetoshi Shimokawa 				if (m0 != NULL) {
9242b4601d1SHidetoshi Shimokawa 					m_copydata(xfer->mbuf, 0,
9252b4601d1SHidetoshi Shimokawa 						xfer->mbuf->m_pkthdr.len,
92677ee030bSHidetoshi Shimokawa 						mtod(m0, caddr_t));
92777ee030bSHidetoshi Shimokawa 					m0->m_len = m0->m_pkthdr.len =
9282b4601d1SHidetoshi Shimokawa 						xfer->mbuf->m_pkthdr.len;
9292b4601d1SHidetoshi Shimokawa 					m_freem(xfer->mbuf);
93077ee030bSHidetoshi Shimokawa 					xfer->mbuf = m0;
9312b4601d1SHidetoshi Shimokawa 					goto again;
9322b4601d1SHidetoshi Shimokawa 				}
9332b4601d1SHidetoshi Shimokawa 				device_printf(sc->fc.dev, "m_getcl failed.\n");
9342b4601d1SHidetoshi Shimokawa 			}
9353c60ba66SKatsushi Kobayashi 		}
93677ee030bSHidetoshi Shimokawa 		if (err)
93777ee030bSHidetoshi Shimokawa 			printf("dmamap_load: err=%d\n", err);
93877ee030bSHidetoshi Shimokawa 		bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
93977ee030bSHidetoshi Shimokawa 						BUS_DMASYNC_PREWRITE);
94077ee030bSHidetoshi Shimokawa #if 0 /* OHCI_OUTPUT_MODE == 0 */
94177ee030bSHidetoshi Shimokawa 		for (i = 2; i < db_tr->dbcnt; i++)
94277ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db_tr->db[i].db.desc.cmd,
94377ee030bSHidetoshi Shimokawa 						OHCI_OUTPUT_MORE);
94477ee030bSHidetoshi Shimokawa #endif
945d6105b60SHidetoshi Shimokawa 	}
946d6105b60SHidetoshi Shimokawa 	if (maxdesc < db_tr->dbcnt) {
947d6105b60SHidetoshi Shimokawa 		maxdesc = db_tr->dbcnt;
948d6105b60SHidetoshi Shimokawa 		if (bootverbose)
949d6105b60SHidetoshi Shimokawa 			device_printf(sc->fc.dev, "maxdesc: %d\n", maxdesc);
950d6105b60SHidetoshi Shimokawa 	}
9513c60ba66SKatsushi Kobayashi 	/* last db */
9523c60ba66SKatsushi Kobayashi 	LAST_DB(db_tr, db);
95377ee030bSHidetoshi Shimokawa  	FWOHCI_DMA_SET(db->db.desc.cmd,
95477ee030bSHidetoshi Shimokawa 		OHCI_OUTPUT_LAST | OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS);
95577ee030bSHidetoshi Shimokawa  	FWOHCI_DMA_WRITE(db->db.desc.depend,
95677ee030bSHidetoshi Shimokawa 			STAILQ_NEXT(db_tr, link)->bus_addr);
9573c60ba66SKatsushi Kobayashi 
9583c60ba66SKatsushi Kobayashi 	if(fsegment == -1 )
9593c60ba66SKatsushi Kobayashi 		fsegment = db_tr->dbcnt;
9603c60ba66SKatsushi Kobayashi 	if (dbch->pdb_tr != NULL) {
9613c60ba66SKatsushi Kobayashi 		LAST_DB(dbch->pdb_tr, db);
96277ee030bSHidetoshi Shimokawa  		FWOHCI_DMA_SET(db->db.desc.depend, db_tr->dbcnt);
9633c60ba66SKatsushi Kobayashi 	}
9643c60ba66SKatsushi Kobayashi 	dbch->pdb_tr = db_tr;
9653c60ba66SKatsushi Kobayashi 	db_tr = STAILQ_NEXT(db_tr, link);
9663c60ba66SKatsushi Kobayashi 	if(db_tr != dbch->bottom){
9673c60ba66SKatsushi Kobayashi 		goto txloop;
9683c60ba66SKatsushi Kobayashi 	} else {
96917c3d42cSHidetoshi Shimokawa 		device_printf(sc->fc.dev, "fwohci_start: lack of db_trq\n");
9703c60ba66SKatsushi Kobayashi 		dbch->flags |= FWOHCI_DBCH_FULL;
9713c60ba66SKatsushi Kobayashi 	}
9723c60ba66SKatsushi Kobayashi kick:
9733c60ba66SKatsushi Kobayashi 	/* kick asy q */
97477ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
97577ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
9763c60ba66SKatsushi Kobayashi 
9773c60ba66SKatsushi Kobayashi 	if(dbch->xferq.flag & FWXFERQ_RUNNING) {
9783c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE);
9793c60ba66SKatsushi Kobayashi 	} else {
98017c3d42cSHidetoshi Shimokawa 		if (bootverbose)
98117c3d42cSHidetoshi Shimokawa 			device_printf(sc->fc.dev, "start AT DMA status=%x\n",
9823c60ba66SKatsushi Kobayashi 					OREAD(sc, OHCI_DMACTL(off)));
98377ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | fsegment);
9843c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN);
9853c60ba66SKatsushi Kobayashi 		dbch->xferq.flag |= FWXFERQ_RUNNING;
9863c60ba66SKatsushi Kobayashi 	}
987c572b810SHidetoshi Shimokawa 
9883c60ba66SKatsushi Kobayashi 	dbch->top = db_tr;
9893c60ba66SKatsushi Kobayashi 	splx(s);
9903c60ba66SKatsushi Kobayashi 	return;
9913c60ba66SKatsushi Kobayashi }
992c572b810SHidetoshi Shimokawa 
993c572b810SHidetoshi Shimokawa static void
994c572b810SHidetoshi Shimokawa fwohci_start_atq(struct firewire_comm *fc)
9953c60ba66SKatsushi Kobayashi {
9963c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
9973c60ba66SKatsushi Kobayashi 	fwohci_start( sc, &(sc->atrq));
9983c60ba66SKatsushi Kobayashi 	return;
9993c60ba66SKatsushi Kobayashi }
1000c572b810SHidetoshi Shimokawa 
1001c572b810SHidetoshi Shimokawa static void
1002c572b810SHidetoshi Shimokawa fwohci_start_ats(struct firewire_comm *fc)
10033c60ba66SKatsushi Kobayashi {
10043c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
10053c60ba66SKatsushi Kobayashi 	fwohci_start( sc, &(sc->atrs));
10063c60ba66SKatsushi Kobayashi 	return;
10073c60ba66SKatsushi Kobayashi }
1008c572b810SHidetoshi Shimokawa 
1009c572b810SHidetoshi Shimokawa void
1010c572b810SHidetoshi Shimokawa fwohci_txd(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
10113c60ba66SKatsushi Kobayashi {
101277ee030bSHidetoshi Shimokawa 	int s, ch, err = 0;
10133c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *tr;
10143c60ba66SKatsushi Kobayashi 	volatile struct fwohcidb *db;
10153c60ba66SKatsushi Kobayashi 	struct fw_xfer *xfer;
10163c60ba66SKatsushi Kobayashi 	u_int32_t off;
101777ee030bSHidetoshi Shimokawa 	u_int stat, status;
10183c60ba66SKatsushi Kobayashi 	int	packets;
10193c60ba66SKatsushi Kobayashi 	struct firewire_comm *fc = (struct firewire_comm *)sc;
102077ee030bSHidetoshi Shimokawa 
10213c60ba66SKatsushi Kobayashi 	if(&sc->atrq == dbch){
10223c60ba66SKatsushi Kobayashi 		off = OHCI_ATQOFF;
102377ee030bSHidetoshi Shimokawa 		ch = ATRQ_CH;
10243c60ba66SKatsushi Kobayashi 	}else if(&sc->atrs == dbch){
10253c60ba66SKatsushi Kobayashi 		off = OHCI_ATSOFF;
102677ee030bSHidetoshi Shimokawa 		ch = ATRS_CH;
10273c60ba66SKatsushi Kobayashi 	}else{
10283c60ba66SKatsushi Kobayashi 		return;
10293c60ba66SKatsushi Kobayashi 	}
10303c60ba66SKatsushi Kobayashi 	s = splfw();
10313c60ba66SKatsushi Kobayashi 	tr = dbch->bottom;
10323c60ba66SKatsushi Kobayashi 	packets = 0;
103377ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD);
103477ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE);
10353c60ba66SKatsushi Kobayashi 	while(dbch->xferq.queued > 0){
10363c60ba66SKatsushi Kobayashi 		LAST_DB(tr, db);
103777ee030bSHidetoshi Shimokawa 		status = FWOHCI_DMA_READ(db->db.desc.res) >> OHCI_STATUS_SHIFT;
103877ee030bSHidetoshi Shimokawa 		if(!(status & OHCI_CNTL_DMA_ACTIVE)){
10393c60ba66SKatsushi Kobayashi 			if (fc->status != FWBUSRESET)
10403c60ba66SKatsushi Kobayashi 				/* maybe out of order?? */
10413c60ba66SKatsushi Kobayashi 				goto out;
10423c60ba66SKatsushi Kobayashi 		}
104377ee030bSHidetoshi Shimokawa 		bus_dmamap_sync(dbch->dmat, tr->dma_map,
104477ee030bSHidetoshi Shimokawa 			BUS_DMASYNC_POSTWRITE);
104577ee030bSHidetoshi Shimokawa 		bus_dmamap_unload(dbch->dmat, tr->dma_map);
104677ee030bSHidetoshi Shimokawa #if 0
10473c60ba66SKatsushi Kobayashi 		dump_db(sc, ch);
10483c60ba66SKatsushi Kobayashi #endif
104977ee030bSHidetoshi Shimokawa 		if(status & OHCI_CNTL_DMA_DEAD) {
10503c60ba66SKatsushi Kobayashi 			/* Stop DMA */
10513c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN);
10523c60ba66SKatsushi Kobayashi 			device_printf(sc->fc.dev, "force reset AT FIFO\n");
10533c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_LINKEN);
10543c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS | OHCI_HCC_LINKEN);
10553c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN);
10563c60ba66SKatsushi Kobayashi 		}
105777ee030bSHidetoshi Shimokawa 		stat = status & FWOHCIEV_MASK;
10583c60ba66SKatsushi Kobayashi 		switch(stat){
10593c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKPEND:
1060864d7e72SHidetoshi Shimokawa 		case FWOHCIEV_ACKCOMPL:
10613c60ba66SKatsushi Kobayashi 			err = 0;
10623c60ba66SKatsushi Kobayashi 			break;
10633c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKBSA:
10643c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKBSB:
10653c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKBSX:
1066864d7e72SHidetoshi Shimokawa 			device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]);
10673c60ba66SKatsushi Kobayashi 			err = EBUSY;
10683c60ba66SKatsushi Kobayashi 			break;
10693c60ba66SKatsushi Kobayashi 		case FWOHCIEV_FLUSHED:
10703c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKTARD:
10713c60ba66SKatsushi Kobayashi 			device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]);
10723c60ba66SKatsushi Kobayashi 			err = EAGAIN;
10733c60ba66SKatsushi Kobayashi 			break;
10743c60ba66SKatsushi Kobayashi 		case FWOHCIEV_MISSACK:
10753c60ba66SKatsushi Kobayashi 		case FWOHCIEV_UNDRRUN:
10763c60ba66SKatsushi Kobayashi 		case FWOHCIEV_OVRRUN:
10773c60ba66SKatsushi Kobayashi 		case FWOHCIEV_DESCERR:
10783c60ba66SKatsushi Kobayashi 		case FWOHCIEV_DTRDERR:
10793c60ba66SKatsushi Kobayashi 		case FWOHCIEV_TIMEOUT:
10803c60ba66SKatsushi Kobayashi 		case FWOHCIEV_TCODERR:
10813c60ba66SKatsushi Kobayashi 		case FWOHCIEV_UNKNOWN:
10823c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKDERR:
10833c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKTERR:
10843c60ba66SKatsushi Kobayashi 		default:
10853c60ba66SKatsushi Kobayashi 			device_printf(sc->fc.dev, "txd err=%2x %s\n",
10863c60ba66SKatsushi Kobayashi 							stat, fwohcicode[stat]);
10873c60ba66SKatsushi Kobayashi 			err = EINVAL;
10883c60ba66SKatsushi Kobayashi 			break;
10893c60ba66SKatsushi Kobayashi 		}
10903c60ba66SKatsushi Kobayashi 		if (tr->xfer != NULL) {
10913c60ba66SKatsushi Kobayashi 			xfer = tr->xfer;
109277ee030bSHidetoshi Shimokawa 			if (xfer->state == FWXF_RCVD) {
109377ee030bSHidetoshi Shimokawa 				if (firewire_debug)
109477ee030bSHidetoshi Shimokawa 					printf("already rcvd\n");
109577ee030bSHidetoshi Shimokawa 				fw_xfer_done(xfer);
109677ee030bSHidetoshi Shimokawa 			} else {
10973c60ba66SKatsushi Kobayashi 				xfer->state = FWXF_SENT;
10983c60ba66SKatsushi Kobayashi 				if (err == EBUSY && fc->status != FWBUSRESET) {
10993c60ba66SKatsushi Kobayashi 					xfer->state = FWXF_BUSY;
11003c60ba66SKatsushi Kobayashi 					xfer->resp = err;
1101864d7e72SHidetoshi Shimokawa 					if (xfer->retry_req != NULL)
11023c60ba66SKatsushi Kobayashi 						xfer->retry_req(xfer);
110313bd8601SHidetoshi Shimokawa 					else {
110413bd8601SHidetoshi Shimokawa 						xfer->recv.len = 0;
1105864d7e72SHidetoshi Shimokawa 						fw_xfer_done(xfer);
110613bd8601SHidetoshi Shimokawa 					}
11073c60ba66SKatsushi Kobayashi 				} else if (stat != FWOHCIEV_ACKPEND) {
11083c60ba66SKatsushi Kobayashi 					if (stat != FWOHCIEV_ACKCOMPL)
11093c60ba66SKatsushi Kobayashi 						xfer->state = FWXF_SENTERR;
11103c60ba66SKatsushi Kobayashi 					xfer->resp = err;
111113bd8601SHidetoshi Shimokawa 					xfer->recv.len = 0;
11123c60ba66SKatsushi Kobayashi 					fw_xfer_done(xfer);
11133c60ba66SKatsushi Kobayashi 				}
11143c60ba66SKatsushi Kobayashi 			}
1115864d7e72SHidetoshi Shimokawa 			/*
1116864d7e72SHidetoshi Shimokawa 			 * The watchdog timer takes care of split
1117864d7e72SHidetoshi Shimokawa 			 * transcation timeout for ACKPEND case.
1118864d7e72SHidetoshi Shimokawa 			 */
111977ee030bSHidetoshi Shimokawa 		} else {
112077ee030bSHidetoshi Shimokawa 			printf("this shouldn't happen\n");
11213c60ba66SKatsushi Kobayashi 		}
112248249fe0SHidetoshi Shimokawa 		dbch->xferq.queued --;
11233c60ba66SKatsushi Kobayashi 		tr->xfer = NULL;
11243c60ba66SKatsushi Kobayashi 
11253c60ba66SKatsushi Kobayashi 		packets ++;
11263c60ba66SKatsushi Kobayashi 		tr = STAILQ_NEXT(tr, link);
11273c60ba66SKatsushi Kobayashi 		dbch->bottom = tr;
11283b79dd16SHidetoshi Shimokawa 		if (dbch->bottom == dbch->top) {
11293b79dd16SHidetoshi Shimokawa 			/* we reaches the end of context program */
11303b79dd16SHidetoshi Shimokawa 			if (firewire_debug && dbch->xferq.queued > 0)
11313b79dd16SHidetoshi Shimokawa 				printf("queued > 0\n");
11323b79dd16SHidetoshi Shimokawa 			break;
11333b79dd16SHidetoshi Shimokawa 		}
11343c60ba66SKatsushi Kobayashi 	}
11353c60ba66SKatsushi Kobayashi out:
11363c60ba66SKatsushi Kobayashi 	if ((dbch->flags & FWOHCI_DBCH_FULL) && packets > 0) {
11373c60ba66SKatsushi Kobayashi 		printf("make free slot\n");
11383c60ba66SKatsushi Kobayashi 		dbch->flags &= ~FWOHCI_DBCH_FULL;
11393c60ba66SKatsushi Kobayashi 		fwohci_start(sc, dbch);
11403c60ba66SKatsushi Kobayashi 	}
11413c60ba66SKatsushi Kobayashi 	splx(s);
11423c60ba66SKatsushi Kobayashi }
1143c572b810SHidetoshi Shimokawa 
1144c572b810SHidetoshi Shimokawa static void
1145c572b810SHidetoshi Shimokawa fwohci_db_free(struct fwohci_dbch *dbch)
11463c60ba66SKatsushi Kobayashi {
11473c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
114877ee030bSHidetoshi Shimokawa 	int idb;
11493c60ba66SKatsushi Kobayashi 
11501f2361f8SHidetoshi Shimokawa 	if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
11511f2361f8SHidetoshi Shimokawa 		return;
11521f2361f8SHidetoshi Shimokawa 
115377ee030bSHidetoshi Shimokawa 	for(db_tr = STAILQ_FIRST(&dbch->db_trq), idb = 0; idb < dbch->ndb;
11543c60ba66SKatsushi Kobayashi 			db_tr = STAILQ_NEXT(db_tr, link), idb++){
115577ee030bSHidetoshi Shimokawa 		if ((dbch->xferq.flag & FWXFERQ_EXTBUF) == 0 &&
115677ee030bSHidetoshi Shimokawa 					db_tr->buf != NULL) {
115777ee030bSHidetoshi Shimokawa 			fwdma_free_size(dbch->dmat, db_tr->dma_map,
115877ee030bSHidetoshi Shimokawa 					db_tr->buf, dbch->xferq.psize);
11593c60ba66SKatsushi Kobayashi 			db_tr->buf = NULL;
116077ee030bSHidetoshi Shimokawa 		} else if (db_tr->dma_map != NULL)
116177ee030bSHidetoshi Shimokawa 			bus_dmamap_destroy(dbch->dmat, db_tr->dma_map);
11621f2361f8SHidetoshi Shimokawa 	}
11633c60ba66SKatsushi Kobayashi 	dbch->ndb = 0;
11643c60ba66SKatsushi Kobayashi 	db_tr = STAILQ_FIRST(&dbch->db_trq);
116577ee030bSHidetoshi Shimokawa 	fwdma_free_multiseg(dbch->am);
11665166f1dfSHidetoshi Shimokawa 	free(db_tr, M_FW);
11673c60ba66SKatsushi Kobayashi 	STAILQ_INIT(&dbch->db_trq);
11681f2361f8SHidetoshi Shimokawa 	dbch->flags &= ~FWOHCI_DBCH_INIT;
11693c60ba66SKatsushi Kobayashi }
1170c572b810SHidetoshi Shimokawa 
1171c572b810SHidetoshi Shimokawa static void
117277ee030bSHidetoshi Shimokawa fwohci_db_init(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
11733c60ba66SKatsushi Kobayashi {
11743c60ba66SKatsushi Kobayashi 	int	idb;
11753c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
11769339321dSHidetoshi Shimokawa 
11779339321dSHidetoshi Shimokawa 	if ((dbch->flags & FWOHCI_DBCH_INIT) != 0)
11789339321dSHidetoshi Shimokawa 		goto out;
11799339321dSHidetoshi Shimokawa 
118077ee030bSHidetoshi Shimokawa 	/* create dma_tag for buffers */
118177ee030bSHidetoshi Shimokawa #define MAX_REQCOUNT	0xffff
118277ee030bSHidetoshi Shimokawa 	if (bus_dma_tag_create(/*parent*/ sc->fc.dmat,
118377ee030bSHidetoshi Shimokawa 			/*alignment*/ 1, /*boundary*/ 0,
118477ee030bSHidetoshi Shimokawa 			/*lowaddr*/ BUS_SPACE_MAXADDR_32BIT,
118577ee030bSHidetoshi Shimokawa 			/*highaddr*/ BUS_SPACE_MAXADDR,
118677ee030bSHidetoshi Shimokawa 			/*filter*/NULL, /*filterarg*/NULL,
118777ee030bSHidetoshi Shimokawa 			/*maxsize*/ dbch->xferq.psize,
118877ee030bSHidetoshi Shimokawa 			/*nsegments*/ dbch->ndesc > 3 ? dbch->ndesc - 2 : 1,
118977ee030bSHidetoshi Shimokawa 			/*maxsegsz*/ MAX_REQCOUNT,
1190f6b1c44dSScott Long 			/*flags*/ 0,
11914f933468SHidetoshi Shimokawa #if __FreeBSD_version >= 501102
1192f6b1c44dSScott Long 			/*lockfunc*/busdma_lock_mutex,
11934f933468SHidetoshi Shimokawa 			/*lockarg*/&Giant,
11944f933468SHidetoshi Shimokawa #endif
11954f933468SHidetoshi Shimokawa 			&dbch->dmat))
119677ee030bSHidetoshi Shimokawa 		return;
119777ee030bSHidetoshi Shimokawa 
11983c60ba66SKatsushi Kobayashi 	/* allocate DB entries and attach one to each DMA channels */
11993c60ba66SKatsushi Kobayashi 	/* DB entry must start at 16 bytes bounary. */
12003c60ba66SKatsushi Kobayashi 	STAILQ_INIT(&dbch->db_trq);
12013c60ba66SKatsushi Kobayashi 	db_tr = (struct fwohcidb_tr *)
12023c60ba66SKatsushi Kobayashi 		malloc(sizeof(struct fwohcidb_tr) * dbch->ndb,
120377ee030bSHidetoshi Shimokawa 		M_FW, M_WAITOK | M_ZERO);
12043c60ba66SKatsushi Kobayashi 	if(db_tr == NULL){
1205e2ad5d6eSHidetoshi Shimokawa 		printf("fwohci_db_init: malloc(1) failed\n");
12063c60ba66SKatsushi Kobayashi 		return;
12073c60ba66SKatsushi Kobayashi 	}
1208e2ad5d6eSHidetoshi Shimokawa 
120977ee030bSHidetoshi Shimokawa #define DB_SIZE(x) (sizeof(struct fwohcidb) * (x)->ndesc)
121077ee030bSHidetoshi Shimokawa 	dbch->am = fwdma_malloc_multiseg(&sc->fc, DB_SIZE(dbch),
121177ee030bSHidetoshi Shimokawa 		DB_SIZE(dbch), dbch->ndb, BUS_DMA_WAITOK);
121277ee030bSHidetoshi Shimokawa 	if (dbch->am == NULL) {
121377ee030bSHidetoshi Shimokawa 		printf("fwohci_db_init: fwdma_malloc_multiseg failed\n");
1214e2ad5d6eSHidetoshi Shimokawa 		return;
1215e2ad5d6eSHidetoshi Shimokawa 	}
12163c60ba66SKatsushi Kobayashi 	/* Attach DB to DMA ch. */
12173c60ba66SKatsushi Kobayashi 	for(idb = 0 ; idb < dbch->ndb ; idb++){
12183c60ba66SKatsushi Kobayashi 		db_tr->dbcnt = 0;
121977ee030bSHidetoshi Shimokawa 		db_tr->db = (struct fwohcidb *)fwdma_v_addr(dbch->am, idb);
122077ee030bSHidetoshi Shimokawa 		db_tr->bus_addr = fwdma_bus_addr(dbch->am, idb);
122177ee030bSHidetoshi Shimokawa 		/* create dmamap for buffers */
122277ee030bSHidetoshi Shimokawa 		/* XXX do we need 4bytes alignment tag? */
122377ee030bSHidetoshi Shimokawa 		/* XXX don't alloc dma_map for AR */
122477ee030bSHidetoshi Shimokawa 		if (bus_dmamap_create(dbch->dmat, 0, &db_tr->dma_map) != 0) {
122577ee030bSHidetoshi Shimokawa 			printf("bus_dmamap_create failed\n");
122677ee030bSHidetoshi Shimokawa 			dbch->flags = FWOHCI_DBCH_INIT; /* XXX fake */
122777ee030bSHidetoshi Shimokawa 			fwohci_db_free(dbch);
122877ee030bSHidetoshi Shimokawa 			return;
122977ee030bSHidetoshi Shimokawa 		}
12303c60ba66SKatsushi Kobayashi 		STAILQ_INSERT_TAIL(&dbch->db_trq, db_tr, link);
123177ee030bSHidetoshi Shimokawa 		if (dbch->xferq.flag & FWXFERQ_EXTBUF) {
1232d0fd7bc6SHidetoshi Shimokawa 			if (idb % dbch->xferq.bnpacket == 0)
1233d0fd7bc6SHidetoshi Shimokawa 				dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket
1234d0fd7bc6SHidetoshi Shimokawa 						].start = (caddr_t)db_tr;
1235d0fd7bc6SHidetoshi Shimokawa 			if ((idb + 1) % dbch->xferq.bnpacket == 0)
1236d0fd7bc6SHidetoshi Shimokawa 				dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket
1237d0fd7bc6SHidetoshi Shimokawa 						].end = (caddr_t)db_tr;
12383c60ba66SKatsushi Kobayashi 		}
12393c60ba66SKatsushi Kobayashi 		db_tr++;
12403c60ba66SKatsushi Kobayashi 	}
12413c60ba66SKatsushi Kobayashi 	STAILQ_LAST(&dbch->db_trq, fwohcidb_tr,link)->link.stqe_next
12423c60ba66SKatsushi Kobayashi 			= STAILQ_FIRST(&dbch->db_trq);
12439339321dSHidetoshi Shimokawa out:
12449339321dSHidetoshi Shimokawa 	dbch->xferq.queued = 0;
12459339321dSHidetoshi Shimokawa 	dbch->pdb_tr = NULL;
12463c60ba66SKatsushi Kobayashi 	dbch->top = STAILQ_FIRST(&dbch->db_trq);
12473c60ba66SKatsushi Kobayashi 	dbch->bottom = dbch->top;
12481f2361f8SHidetoshi Shimokawa 	dbch->flags = FWOHCI_DBCH_INIT;
12493c60ba66SKatsushi Kobayashi }
1250c572b810SHidetoshi Shimokawa 
1251c572b810SHidetoshi Shimokawa static int
1252c572b810SHidetoshi Shimokawa fwohci_itx_disable(struct firewire_comm *fc, int dmach)
12533c60ba66SKatsushi Kobayashi {
12543c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
125577ee030bSHidetoshi Shimokawa 	int sleepch;
12565a7ba74dSHidetoshi Shimokawa 
125777ee030bSHidetoshi Shimokawa 	OWRITE(sc, OHCI_ITCTLCLR(dmach),
125877ee030bSHidetoshi Shimokawa 			OHCI_CNTL_DMA_RUN | OHCI_CNTL_CYCMATCH_S);
12593c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach);
12603c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach);
12615a7ba74dSHidetoshi Shimokawa 	/* XXX we cannot free buffers until the DMA really stops */
126277ee030bSHidetoshi Shimokawa 	tsleep((void *)&sleepch, FWPRI, "fwitxd", hz);
12633c60ba66SKatsushi Kobayashi 	fwohci_db_free(&sc->it[dmach]);
12643c60ba66SKatsushi Kobayashi 	sc->it[dmach].xferq.flag &= ~FWXFERQ_RUNNING;
12653c60ba66SKatsushi Kobayashi 	return 0;
12663c60ba66SKatsushi Kobayashi }
1267c572b810SHidetoshi Shimokawa 
1268c572b810SHidetoshi Shimokawa static int
1269c572b810SHidetoshi Shimokawa fwohci_irx_disable(struct firewire_comm *fc, int dmach)
12703c60ba66SKatsushi Kobayashi {
12713c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
127277ee030bSHidetoshi Shimokawa 	int sleepch;
12733c60ba66SKatsushi Kobayashi 
12743c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
12753c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach);
12763c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach);
12775a7ba74dSHidetoshi Shimokawa 	/* XXX we cannot free buffers until the DMA really stops */
127877ee030bSHidetoshi Shimokawa 	tsleep((void *)&sleepch, FWPRI, "fwirxd", hz);
12793c60ba66SKatsushi Kobayashi 	fwohci_db_free(&sc->ir[dmach]);
12803c60ba66SKatsushi Kobayashi 	sc->ir[dmach].xferq.flag &= ~FWXFERQ_RUNNING;
12813c60ba66SKatsushi Kobayashi 	return 0;
12823c60ba66SKatsushi Kobayashi }
1283c572b810SHidetoshi Shimokawa 
128477ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
1285c572b810SHidetoshi Shimokawa static void
1286c572b810SHidetoshi Shimokawa fwohci_irx_post (struct firewire_comm *fc , u_int32_t *qld)
12873c60ba66SKatsushi Kobayashi {
128877ee030bSHidetoshi Shimokawa 	qld[0] = FWOHCI_DMA_READ(qld[0]);
12893c60ba66SKatsushi Kobayashi 	return;
12903c60ba66SKatsushi Kobayashi }
12913c60ba66SKatsushi Kobayashi #endif
12923c60ba66SKatsushi Kobayashi 
1293c572b810SHidetoshi Shimokawa static int
1294c572b810SHidetoshi Shimokawa fwohci_tx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
12953c60ba66SKatsushi Kobayashi {
12963c60ba66SKatsushi Kobayashi 	int err = 0;
129777ee030bSHidetoshi Shimokawa 	int idb, z, i, dmach = 0, ldesc;
12983c60ba66SKatsushi Kobayashi 	u_int32_t off = NULL;
12993c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
130053f1eb86SHidetoshi Shimokawa 	volatile struct fwohcidb *db;
13013c60ba66SKatsushi Kobayashi 
13023c60ba66SKatsushi Kobayashi 	if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){
13033c60ba66SKatsushi Kobayashi 		err = EINVAL;
13043c60ba66SKatsushi Kobayashi 		return err;
13053c60ba66SKatsushi Kobayashi 	}
13063c60ba66SKatsushi Kobayashi 	z = dbch->ndesc;
13073c60ba66SKatsushi Kobayashi 	for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){
13083c60ba66SKatsushi Kobayashi 		if( &sc->it[dmach] == dbch){
13093c60ba66SKatsushi Kobayashi 			off = OHCI_ITOFF(dmach);
13103c60ba66SKatsushi Kobayashi 			break;
13113c60ba66SKatsushi Kobayashi 		}
13123c60ba66SKatsushi Kobayashi 	}
13133c60ba66SKatsushi Kobayashi 	if(off == NULL){
13143c60ba66SKatsushi Kobayashi 		err = EINVAL;
13153c60ba66SKatsushi Kobayashi 		return err;
13163c60ba66SKatsushi Kobayashi 	}
13173c60ba66SKatsushi Kobayashi 	if(dbch->xferq.flag & FWXFERQ_RUNNING)
13183c60ba66SKatsushi Kobayashi 		return err;
13193c60ba66SKatsushi Kobayashi 	dbch->xferq.flag |= FWXFERQ_RUNNING;
13203c60ba66SKatsushi Kobayashi 	for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){
13213c60ba66SKatsushi Kobayashi 		dbch->bottom = STAILQ_NEXT(dbch->bottom, link);
13223c60ba66SKatsushi Kobayashi 	}
13233c60ba66SKatsushi Kobayashi 	db_tr = dbch->top;
13243c60ba66SKatsushi Kobayashi 	for (idb = 0; idb < dbch->ndb; idb ++) {
132577ee030bSHidetoshi Shimokawa 		fwohci_add_tx_buf(dbch, db_tr, idb);
13263c60ba66SKatsushi Kobayashi 		if(STAILQ_NEXT(db_tr, link) == NULL){
13273c60ba66SKatsushi Kobayashi 			break;
13283c60ba66SKatsushi Kobayashi 		}
132953f1eb86SHidetoshi Shimokawa 		db = db_tr->db;
133077ee030bSHidetoshi Shimokawa 		ldesc = db_tr->dbcnt - 1;
133177ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[0].db.desc.depend,
133277ee030bSHidetoshi Shimokawa 				STAILQ_NEXT(db_tr, link)->bus_addr | z);
133377ee030bSHidetoshi Shimokawa 		db[ldesc].db.desc.depend = db[0].db.desc.depend;
13343c60ba66SKatsushi Kobayashi 		if(dbch->xferq.flag & FWXFERQ_EXTBUF){
13353c60ba66SKatsushi Kobayashi 			if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){
133677ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_SET(
133777ee030bSHidetoshi Shimokawa 					db[ldesc].db.desc.cmd,
133877ee030bSHidetoshi Shimokawa 					OHCI_INTERRUPT_ALWAYS);
13394ed65ce9SHidetoshi Shimokawa 				/* OHCI 1.1 and above */
134077ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_SET(
134177ee030bSHidetoshi Shimokawa 					db[0].db.desc.cmd,
134277ee030bSHidetoshi Shimokawa 					OHCI_INTERRUPT_ALWAYS);
13433c60ba66SKatsushi Kobayashi 			}
13443c60ba66SKatsushi Kobayashi 		}
13453c60ba66SKatsushi Kobayashi 		db_tr = STAILQ_NEXT(db_tr, link);
13463c60ba66SKatsushi Kobayashi 	}
134777ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_CLEAR(
134877ee030bSHidetoshi Shimokawa 		dbch->bottom->db[dbch->bottom->dbcnt - 1].db.desc.depend, 0xf);
13493c60ba66SKatsushi Kobayashi 	return err;
13503c60ba66SKatsushi Kobayashi }
1351c572b810SHidetoshi Shimokawa 
1352c572b810SHidetoshi Shimokawa static int
1353c572b810SHidetoshi Shimokawa fwohci_rx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
13543c60ba66SKatsushi Kobayashi {
13553c60ba66SKatsushi Kobayashi 	int err = 0;
135653f1eb86SHidetoshi Shimokawa 	int idb, z, i, dmach = 0, ldesc;
13573c60ba66SKatsushi Kobayashi 	u_int32_t off = NULL;
13583c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
135953f1eb86SHidetoshi Shimokawa 	volatile struct fwohcidb *db;
13603c60ba66SKatsushi Kobayashi 
13613c60ba66SKatsushi Kobayashi 	z = dbch->ndesc;
13623c60ba66SKatsushi Kobayashi 	if(&sc->arrq == dbch){
13633c60ba66SKatsushi Kobayashi 		off = OHCI_ARQOFF;
13643c60ba66SKatsushi Kobayashi 	}else if(&sc->arrs == dbch){
13653c60ba66SKatsushi Kobayashi 		off = OHCI_ARSOFF;
13663c60ba66SKatsushi Kobayashi 	}else{
13673c60ba66SKatsushi Kobayashi 		for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){
13683c60ba66SKatsushi Kobayashi 			if( &sc->ir[dmach] == dbch){
13693c60ba66SKatsushi Kobayashi 				off = OHCI_IROFF(dmach);
13703c60ba66SKatsushi Kobayashi 				break;
13713c60ba66SKatsushi Kobayashi 			}
13723c60ba66SKatsushi Kobayashi 		}
13733c60ba66SKatsushi Kobayashi 	}
13743c60ba66SKatsushi Kobayashi 	if(off == NULL){
13753c60ba66SKatsushi Kobayashi 		err = EINVAL;
13763c60ba66SKatsushi Kobayashi 		return err;
13773c60ba66SKatsushi Kobayashi 	}
13783c60ba66SKatsushi Kobayashi 	if(dbch->xferq.flag & FWXFERQ_STREAM){
13793c60ba66SKatsushi Kobayashi 		if(dbch->xferq.flag & FWXFERQ_RUNNING)
13803c60ba66SKatsushi Kobayashi 			return err;
13813c60ba66SKatsushi Kobayashi 	}else{
13823c60ba66SKatsushi Kobayashi 		if(dbch->xferq.flag & FWXFERQ_RUNNING){
13833c60ba66SKatsushi Kobayashi 			err = EBUSY;
13843c60ba66SKatsushi Kobayashi 			return err;
13853c60ba66SKatsushi Kobayashi 		}
13863c60ba66SKatsushi Kobayashi 	}
13873c60ba66SKatsushi Kobayashi 	dbch->xferq.flag |= FWXFERQ_RUNNING;
13889339321dSHidetoshi Shimokawa 	dbch->top = STAILQ_FIRST(&dbch->db_trq);
13893c60ba66SKatsushi Kobayashi 	for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){
13903c60ba66SKatsushi Kobayashi 		dbch->bottom = STAILQ_NEXT(dbch->bottom, link);
13913c60ba66SKatsushi Kobayashi 	}
13923c60ba66SKatsushi Kobayashi 	db_tr = dbch->top;
13933c60ba66SKatsushi Kobayashi 	for (idb = 0; idb < dbch->ndb; idb ++) {
139477ee030bSHidetoshi Shimokawa 		fwohci_add_rx_buf(dbch, db_tr, idb, &sc->dummy_dma);
139577ee030bSHidetoshi Shimokawa 		if (STAILQ_NEXT(db_tr, link) == NULL)
13963c60ba66SKatsushi Kobayashi 			break;
139753f1eb86SHidetoshi Shimokawa 		db = db_tr->db;
139853f1eb86SHidetoshi Shimokawa 		ldesc = db_tr->dbcnt - 1;
139977ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[ldesc].db.desc.depend,
140077ee030bSHidetoshi Shimokawa 			STAILQ_NEXT(db_tr, link)->bus_addr | z);
14013c60ba66SKatsushi Kobayashi 		if(dbch->xferq.flag & FWXFERQ_EXTBUF){
14023c60ba66SKatsushi Kobayashi 			if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){
140377ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_SET(
140477ee030bSHidetoshi Shimokawa 					db[ldesc].db.desc.cmd,
140577ee030bSHidetoshi Shimokawa 					OHCI_INTERRUPT_ALWAYS);
140677ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_CLEAR(
140777ee030bSHidetoshi Shimokawa 					db[ldesc].db.desc.depend,
140877ee030bSHidetoshi Shimokawa 					0xf);
14093c60ba66SKatsushi Kobayashi 			}
14103c60ba66SKatsushi Kobayashi 		}
14113c60ba66SKatsushi Kobayashi 		db_tr = STAILQ_NEXT(db_tr, link);
14123c60ba66SKatsushi Kobayashi 	}
141377ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_CLEAR(
141477ee030bSHidetoshi Shimokawa 		dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend, 0xf);
14153c60ba66SKatsushi Kobayashi 	dbch->buf_offset = 0;
141677ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
141777ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
14183c60ba66SKatsushi Kobayashi 	if(dbch->xferq.flag & FWXFERQ_STREAM){
14193c60ba66SKatsushi Kobayashi 		return err;
14203c60ba66SKatsushi Kobayashi 	}else{
142177ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | z);
14223c60ba66SKatsushi Kobayashi 	}
14233c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN);
14243c60ba66SKatsushi Kobayashi 	return err;
14253c60ba66SKatsushi Kobayashi }
1426c572b810SHidetoshi Shimokawa 
1427c572b810SHidetoshi Shimokawa static int
142877ee030bSHidetoshi Shimokawa fwohci_next_cycle(struct firewire_comm *fc, int cycle_now)
14293c60ba66SKatsushi Kobayashi {
14305a7ba74dSHidetoshi Shimokawa 	int sec, cycle, cycle_match;
14313c60ba66SKatsushi Kobayashi 
143297ae6c1fSHidetoshi Shimokawa 	cycle = cycle_now & 0x1fff;
143397ae6c1fSHidetoshi Shimokawa 	sec = cycle_now >> 13;
143497ae6c1fSHidetoshi Shimokawa #define CYCLE_MOD	0x10
143577ee030bSHidetoshi Shimokawa #if 1
143697ae6c1fSHidetoshi Shimokawa #define CYCLE_DELAY	8	/* min delay to start DMA */
143777ee030bSHidetoshi Shimokawa #else
143877ee030bSHidetoshi Shimokawa #define CYCLE_DELAY	7000	/* min delay to start DMA */
143977ee030bSHidetoshi Shimokawa #endif
144097ae6c1fSHidetoshi Shimokawa 	cycle = cycle + CYCLE_DELAY;
144197ae6c1fSHidetoshi Shimokawa 	if (cycle >= 8000) {
144297ae6c1fSHidetoshi Shimokawa 		sec ++;
144397ae6c1fSHidetoshi Shimokawa 		cycle -= 8000;
144497ae6c1fSHidetoshi Shimokawa 	}
144577ee030bSHidetoshi Shimokawa 	cycle = roundup2(cycle, CYCLE_MOD);
144697ae6c1fSHidetoshi Shimokawa 	if (cycle >= 8000) {
144797ae6c1fSHidetoshi Shimokawa 		sec ++;
144897ae6c1fSHidetoshi Shimokawa 		if (cycle == 8000)
144997ae6c1fSHidetoshi Shimokawa 			cycle = 0;
145097ae6c1fSHidetoshi Shimokawa 		else
145197ae6c1fSHidetoshi Shimokawa 			cycle = CYCLE_MOD;
145297ae6c1fSHidetoshi Shimokawa 	}
145397ae6c1fSHidetoshi Shimokawa 	cycle_match = ((sec << 13) | cycle) & 0x7ffff;
14545a7ba74dSHidetoshi Shimokawa 
14555a7ba74dSHidetoshi Shimokawa 	return(cycle_match);
14565a7ba74dSHidetoshi Shimokawa }
14575a7ba74dSHidetoshi Shimokawa 
14585a7ba74dSHidetoshi Shimokawa static int
14595a7ba74dSHidetoshi Shimokawa fwohci_itxbuf_enable(struct firewire_comm *fc, int dmach)
14605a7ba74dSHidetoshi Shimokawa {
14615a7ba74dSHidetoshi Shimokawa 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
14625a7ba74dSHidetoshi Shimokawa 	int err = 0;
14635a7ba74dSHidetoshi Shimokawa 	unsigned short tag, ich;
14645a7ba74dSHidetoshi Shimokawa 	struct fwohci_dbch *dbch;
14655a7ba74dSHidetoshi Shimokawa 	int cycle_match, cycle_now, s, ldesc;
14665a7ba74dSHidetoshi Shimokawa 	u_int32_t stat;
14675a7ba74dSHidetoshi Shimokawa 	struct fw_bulkxfer *first, *chunk, *prev;
14685a7ba74dSHidetoshi Shimokawa 	struct fw_xferq *it;
14695a7ba74dSHidetoshi Shimokawa 
14705a7ba74dSHidetoshi Shimokawa 	dbch = &sc->it[dmach];
14715a7ba74dSHidetoshi Shimokawa 	it = &dbch->xferq;
14725a7ba74dSHidetoshi Shimokawa 
14735a7ba74dSHidetoshi Shimokawa 	tag = (it->flag >> 6) & 3;
14745a7ba74dSHidetoshi Shimokawa 	ich = it->flag & 0x3f;
14755a7ba74dSHidetoshi Shimokawa 	if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) {
14765a7ba74dSHidetoshi Shimokawa 		dbch->ndb = it->bnpacket * it->bnchunk;
14775a7ba74dSHidetoshi Shimokawa 		dbch->ndesc = 3;
147877ee030bSHidetoshi Shimokawa 		fwohci_db_init(sc, dbch);
14795a7ba74dSHidetoshi Shimokawa 		if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
14805a7ba74dSHidetoshi Shimokawa 			return ENOMEM;
14815a7ba74dSHidetoshi Shimokawa 		err = fwohci_tx_enable(sc, dbch);
14825a7ba74dSHidetoshi Shimokawa 	}
14835a7ba74dSHidetoshi Shimokawa 	if(err)
14845a7ba74dSHidetoshi Shimokawa 		return err;
14855a7ba74dSHidetoshi Shimokawa 
148653f1eb86SHidetoshi Shimokawa 	ldesc = dbch->ndesc - 1;
14875a7ba74dSHidetoshi Shimokawa 	s = splfw();
14885a7ba74dSHidetoshi Shimokawa 	prev = STAILQ_LAST(&it->stdma, fw_bulkxfer, link);
14895a7ba74dSHidetoshi Shimokawa 	while  ((chunk = STAILQ_FIRST(&it->stvalid)) != NULL) {
14905a7ba74dSHidetoshi Shimokawa 		volatile struct fwohcidb *db;
14915a7ba74dSHidetoshi Shimokawa 
149277ee030bSHidetoshi Shimokawa 		fwdma_sync_multiseg(it->buf, chunk->poffset, it->bnpacket,
149377ee030bSHidetoshi Shimokawa 					BUS_DMASYNC_PREWRITE);
14945a7ba74dSHidetoshi Shimokawa 		fwohci_txbufdb(sc, dmach, chunk);
14955a7ba74dSHidetoshi Shimokawa 		if (prev != NULL) {
14965a7ba74dSHidetoshi Shimokawa 			db = ((struct fwohcidb_tr *)(prev->end))->db;
149777ee030bSHidetoshi Shimokawa #if 0 /* XXX necessary? */
149877ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db[ldesc].db.desc.cmd,
149977ee030bSHidetoshi Shimokawa 						OHCI_BRANCH_ALWAYS);
150077ee030bSHidetoshi Shimokawa #endif
150153f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npacket changes */
15025a7ba74dSHidetoshi Shimokawa 			db[ldesc].db.desc.depend = db[0].db.desc.depend =
150377ee030bSHidetoshi Shimokawa 				((struct fwohcidb_tr *)
150477ee030bSHidetoshi Shimokawa 				(chunk->start))->bus_addr | dbch->ndesc;
150553f1eb86SHidetoshi Shimokawa #else
150677ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc);
150777ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc);
150853f1eb86SHidetoshi Shimokawa #endif
15095a7ba74dSHidetoshi Shimokawa 		}
15105a7ba74dSHidetoshi Shimokawa 		STAILQ_REMOVE_HEAD(&it->stvalid, link);
15115a7ba74dSHidetoshi Shimokawa 		STAILQ_INSERT_TAIL(&it->stdma, chunk, link);
15125a7ba74dSHidetoshi Shimokawa 		prev = chunk;
15135a7ba74dSHidetoshi Shimokawa 	}
151477ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
151577ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
15165a7ba74dSHidetoshi Shimokawa 	splx(s);
15175a7ba74dSHidetoshi Shimokawa 	stat = OREAD(sc, OHCI_ITCTL(dmach));
151877ee030bSHidetoshi Shimokawa 	if (firewire_debug && (stat & OHCI_CNTL_CYCMATCH_S))
151977ee030bSHidetoshi Shimokawa 		printf("stat 0x%x\n", stat);
152077ee030bSHidetoshi Shimokawa 
15215a7ba74dSHidetoshi Shimokawa 	if (stat & (OHCI_CNTL_DMA_ACTIVE | OHCI_CNTL_CYCMATCH_S))
15225a7ba74dSHidetoshi Shimokawa 		return 0;
15235a7ba74dSHidetoshi Shimokawa 
152477ee030bSHidetoshi Shimokawa #if 0
15255a7ba74dSHidetoshi Shimokawa 	OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
152677ee030bSHidetoshi Shimokawa #endif
15275a7ba74dSHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach);
15285a7ba74dSHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach);
15295a7ba74dSHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_MASK, 1 << dmach);
153077ee030bSHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IT);
15315a7ba74dSHidetoshi Shimokawa 
15325a7ba74dSHidetoshi Shimokawa 	first = STAILQ_FIRST(&it->stdma);
153377ee030bSHidetoshi Shimokawa 	OWRITE(sc, OHCI_ITCMD(dmach),
153477ee030bSHidetoshi Shimokawa 		((struct fwohcidb_tr *)(first->start))->bus_addr | dbch->ndesc);
153577ee030bSHidetoshi Shimokawa 	if (firewire_debug) {
15365a7ba74dSHidetoshi Shimokawa 		printf("fwohci_itxbuf_enable: kick 0x%08x\n", stat);
153777ee030bSHidetoshi Shimokawa #if 1
153877ee030bSHidetoshi Shimokawa 		dump_dma(sc, ITX_CH + dmach);
153977ee030bSHidetoshi Shimokawa #endif
154077ee030bSHidetoshi Shimokawa 	}
15415a7ba74dSHidetoshi Shimokawa 	if ((stat & OHCI_CNTL_DMA_RUN) == 0) {
15425a7ba74dSHidetoshi Shimokawa #if 1
15435a7ba74dSHidetoshi Shimokawa 		/* Don't start until all chunks are buffered */
15445a7ba74dSHidetoshi Shimokawa 		if (STAILQ_FIRST(&it->stfree) != NULL)
15455a7ba74dSHidetoshi Shimokawa 			goto out;
15465a7ba74dSHidetoshi Shimokawa #endif
154777ee030bSHidetoshi Shimokawa #if 1
154897ae6c1fSHidetoshi Shimokawa 		/* Clear cycle match counter bits */
154997ae6c1fSHidetoshi Shimokawa 		OWRITE(sc, OHCI_ITCTLCLR(dmach), 0xffff0000);
15505a7ba74dSHidetoshi Shimokawa 
15515a7ba74dSHidetoshi Shimokawa 		/* 2bit second + 13bit cycle */
15525a7ba74dSHidetoshi Shimokawa 		cycle_now = (fc->cyctimer(fc) >> 12) & 0x7fff;
155377ee030bSHidetoshi Shimokawa 		cycle_match = fwohci_next_cycle(fc, cycle_now);
15545a7ba74dSHidetoshi Shimokawa 
155597ae6c1fSHidetoshi Shimokawa 		OWRITE(sc, OHCI_ITCTL(dmach),
155697ae6c1fSHidetoshi Shimokawa 				OHCI_CNTL_CYCMATCH_S | (cycle_match << 16)
155797ae6c1fSHidetoshi Shimokawa 				| OHCI_CNTL_DMA_RUN);
155877ee030bSHidetoshi Shimokawa #else
155977ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_RUN);
156077ee030bSHidetoshi Shimokawa #endif
156177ee030bSHidetoshi Shimokawa 		if (firewire_debug) {
15627643dc18SHidetoshi Shimokawa 			printf("cycle_match: 0x%04x->0x%04x\n",
15637643dc18SHidetoshi Shimokawa 						cycle_now, cycle_match);
156477ee030bSHidetoshi Shimokawa 			dump_dma(sc, ITX_CH + dmach);
156577ee030bSHidetoshi Shimokawa 			dump_db(sc, ITX_CH + dmach);
156677ee030bSHidetoshi Shimokawa 		}
15677643dc18SHidetoshi Shimokawa 	} else if ((stat & OHCI_CNTL_CYCMATCH_S) == 0) {
15685a7ba74dSHidetoshi Shimokawa 		device_printf(sc->fc.dev,
15695a7ba74dSHidetoshi Shimokawa 			"IT DMA underrun (0x%08x)\n", stat);
157077ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_WAKE);
15713c60ba66SKatsushi Kobayashi 	}
15725a7ba74dSHidetoshi Shimokawa out:
15733c60ba66SKatsushi Kobayashi 	return err;
15743c60ba66SKatsushi Kobayashi }
1575c572b810SHidetoshi Shimokawa 
1576c572b810SHidetoshi Shimokawa static int
157777ee030bSHidetoshi Shimokawa fwohci_irx_enable(struct firewire_comm *fc, int dmach)
15783c60ba66SKatsushi Kobayashi {
15793c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
15805a7ba74dSHidetoshi Shimokawa 	int err = 0, s, ldesc;
15813c60ba66SKatsushi Kobayashi 	unsigned short tag, ich;
158216e0f484SHidetoshi Shimokawa 	u_int32_t stat;
15835a7ba74dSHidetoshi Shimokawa 	struct fwohci_dbch *dbch;
158477ee030bSHidetoshi Shimokawa 	struct fwohcidb_tr *db_tr;
15855a7ba74dSHidetoshi Shimokawa 	struct fw_bulkxfer *first, *prev, *chunk;
15865a7ba74dSHidetoshi Shimokawa 	struct fw_xferq *ir;
1587435dd29bSHidetoshi Shimokawa 
15885a7ba74dSHidetoshi Shimokawa 	dbch = &sc->ir[dmach];
15895a7ba74dSHidetoshi Shimokawa 	ir = &dbch->xferq;
15905a7ba74dSHidetoshi Shimokawa 
15915a7ba74dSHidetoshi Shimokawa 	if ((ir->flag & FWXFERQ_RUNNING) == 0) {
15925a7ba74dSHidetoshi Shimokawa 		tag = (ir->flag >> 6) & 3;
15935a7ba74dSHidetoshi Shimokawa 		ich = ir->flag & 0x3f;
15943c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich);
15953c60ba66SKatsushi Kobayashi 
15965a7ba74dSHidetoshi Shimokawa 		ir->queued = 0;
15975a7ba74dSHidetoshi Shimokawa 		dbch->ndb = ir->bnpacket * ir->bnchunk;
15985a7ba74dSHidetoshi Shimokawa 		dbch->ndesc = 2;
159977ee030bSHidetoshi Shimokawa 		fwohci_db_init(sc, dbch);
16005a7ba74dSHidetoshi Shimokawa 		if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
16010aaa9a23SHidetoshi Shimokawa 			return ENOMEM;
16025a7ba74dSHidetoshi Shimokawa 		err = fwohci_rx_enable(sc, dbch);
16033c60ba66SKatsushi Kobayashi 	}
16043c60ba66SKatsushi Kobayashi 	if(err)
16053c60ba66SKatsushi Kobayashi 		return err;
16063c60ba66SKatsushi Kobayashi 
16075a7ba74dSHidetoshi Shimokawa 	first = STAILQ_FIRST(&ir->stfree);
16085a7ba74dSHidetoshi Shimokawa 	if (first == NULL) {
16095a7ba74dSHidetoshi Shimokawa 		device_printf(fc->dev, "IR DMA no free chunk\n");
16105a7ba74dSHidetoshi Shimokawa 		return 0;
16115a7ba74dSHidetoshi Shimokawa 	}
16125a7ba74dSHidetoshi Shimokawa 
16139ca8add3SHidetoshi Shimokawa 	ldesc = dbch->ndesc - 1;
16149ca8add3SHidetoshi Shimokawa 	s = splfw();
16155a7ba74dSHidetoshi Shimokawa 	prev = STAILQ_LAST(&ir->stdma, fw_bulkxfer, link);
16165a7ba74dSHidetoshi Shimokawa 	while  ((chunk = STAILQ_FIRST(&ir->stfree)) != NULL) {
16175a7ba74dSHidetoshi Shimokawa 		volatile struct fwohcidb *db;
16185a7ba74dSHidetoshi Shimokawa 
16192b4601d1SHidetoshi Shimokawa #if 1 /* XXX for if_fwe */
162077ee030bSHidetoshi Shimokawa 		if (chunk->mbuf != NULL) {
162177ee030bSHidetoshi Shimokawa 			db_tr = (struct fwohcidb_tr *)(chunk->start);
162277ee030bSHidetoshi Shimokawa 			db_tr->dbcnt = 1;
162377ee030bSHidetoshi Shimokawa 			err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map,
162477ee030bSHidetoshi Shimokawa 					chunk->mbuf, fwohci_execute_db2, db_tr,
162577ee030bSHidetoshi Shimokawa 					/* flags */0);
162677ee030bSHidetoshi Shimokawa  			FWOHCI_DMA_SET(db_tr->db[1].db.desc.cmd,
162777ee030bSHidetoshi Shimokawa 				OHCI_UPDATE | OHCI_INPUT_LAST |
162877ee030bSHidetoshi Shimokawa 				OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS);
162977ee030bSHidetoshi Shimokawa 		}
16302b4601d1SHidetoshi Shimokawa #endif
16315a7ba74dSHidetoshi Shimokawa 		db = ((struct fwohcidb_tr *)(chunk->end))->db;
163277ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[ldesc].db.desc.res, 0);
163377ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_CLEAR(db[ldesc].db.desc.depend, 0xf);
16345a7ba74dSHidetoshi Shimokawa 		if (prev != NULL) {
16355a7ba74dSHidetoshi Shimokawa 			db = ((struct fwohcidb_tr *)(prev->end))->db;
163677ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc);
16375a7ba74dSHidetoshi Shimokawa 		}
16385a7ba74dSHidetoshi Shimokawa 		STAILQ_REMOVE_HEAD(&ir->stfree, link);
16395a7ba74dSHidetoshi Shimokawa 		STAILQ_INSERT_TAIL(&ir->stdma, chunk, link);
16405a7ba74dSHidetoshi Shimokawa 		prev = chunk;
16415a7ba74dSHidetoshi Shimokawa 	}
164277ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
164377ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
16445a7ba74dSHidetoshi Shimokawa 	splx(s);
16455a7ba74dSHidetoshi Shimokawa 	stat = OREAD(sc, OHCI_IRCTL(dmach));
16465a7ba74dSHidetoshi Shimokawa 	if (stat & OHCI_CNTL_DMA_ACTIVE)
16475a7ba74dSHidetoshi Shimokawa 		return 0;
16485a7ba74dSHidetoshi Shimokawa 	if (stat & OHCI_CNTL_DMA_RUN) {
16493c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
16505a7ba74dSHidetoshi Shimokawa 		device_printf(sc->fc.dev, "IR DMA overrun (0x%08x)\n", stat);
16515a7ba74dSHidetoshi Shimokawa 	}
16525a7ba74dSHidetoshi Shimokawa 
165377ee030bSHidetoshi Shimokawa 	if (firewire_debug)
165477ee030bSHidetoshi Shimokawa 		printf("start IR DMA 0x%x\n", stat);
16553c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach);
16563c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach);
16573c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_MASK, 1 << dmach);
16583c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf0000000);
16593c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR);
16603c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCMD(dmach),
166177ee030bSHidetoshi Shimokawa 		((struct fwohcidb_tr *)(first->start))->bus_addr
16625a7ba74dSHidetoshi Shimokawa 							| dbch->ndesc);
16633c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN);
16643c60ba66SKatsushi Kobayashi 	OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR);
166577ee030bSHidetoshi Shimokawa #if 0
166677ee030bSHidetoshi Shimokawa 	dump_db(sc, IRX_CH + dmach);
166777ee030bSHidetoshi Shimokawa #endif
16683c60ba66SKatsushi Kobayashi 	return err;
16693c60ba66SKatsushi Kobayashi }
1670c572b810SHidetoshi Shimokawa 
1671c572b810SHidetoshi Shimokawa int
167264cf5240SHidetoshi Shimokawa fwohci_stop(struct fwohci_softc *sc, device_t dev)
16733c60ba66SKatsushi Kobayashi {
16743c60ba66SKatsushi Kobayashi 	u_int i;
16753c60ba66SKatsushi Kobayashi 
16763c60ba66SKatsushi Kobayashi /* Now stopping all DMA channel */
16773c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN);
16783c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN);
16793c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
16803c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
16813c60ba66SKatsushi Kobayashi 
16823c60ba66SKatsushi Kobayashi 	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
16833c60ba66SKatsushi Kobayashi 		OWRITE(sc,  OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN);
16843c60ba66SKatsushi Kobayashi 		OWRITE(sc,  OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN);
16853c60ba66SKatsushi Kobayashi 	}
16863c60ba66SKatsushi Kobayashi 
16873c60ba66SKatsushi Kobayashi /* FLUSH FIFO and reset Transmitter/Reciever */
16883c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_HCCCTL, OHCI_HCC_RESET);
16893c60ba66SKatsushi Kobayashi 
16903c60ba66SKatsushi Kobayashi /* Stop interrupt */
16913c60ba66SKatsushi Kobayashi 	OWRITE(sc, FWOHCI_INTMASKCLR,
16923c60ba66SKatsushi Kobayashi 			OHCI_INT_EN | OHCI_INT_ERR | OHCI_INT_PHY_SID
16933c60ba66SKatsushi Kobayashi 			| OHCI_INT_PHY_INT
16943c60ba66SKatsushi Kobayashi 			| OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS
16953c60ba66SKatsushi Kobayashi 			| OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS
16963c60ba66SKatsushi Kobayashi 			| OHCI_INT_DMA_ARRQ | OHCI_INT_DMA_ARRS
16973c60ba66SKatsushi Kobayashi 			| OHCI_INT_PHY_BUS_R);
1698630529adSHidetoshi Shimokawa 
1699630529adSHidetoshi Shimokawa 	fw_drain_txq(&sc->fc);
1700630529adSHidetoshi Shimokawa 
17019339321dSHidetoshi Shimokawa /* XXX Link down?  Bus reset? */
17029339321dSHidetoshi Shimokawa 	return 0;
17039339321dSHidetoshi Shimokawa }
17049339321dSHidetoshi Shimokawa 
17059339321dSHidetoshi Shimokawa int
17069339321dSHidetoshi Shimokawa fwohci_resume(struct fwohci_softc *sc, device_t dev)
17079339321dSHidetoshi Shimokawa {
17089339321dSHidetoshi Shimokawa 	int i;
1709630529adSHidetoshi Shimokawa 	struct fw_xferq *ir;
1710630529adSHidetoshi Shimokawa 	struct fw_bulkxfer *chunk;
17119339321dSHidetoshi Shimokawa 
17129339321dSHidetoshi Shimokawa 	fwohci_reset(sc, dev);
17139339321dSHidetoshi Shimokawa 	/* XXX resume isochronus receive automatically. (how about TX?) */
17149339321dSHidetoshi Shimokawa 	for(i = 0; i < sc->fc.nisodma; i ++) {
1715630529adSHidetoshi Shimokawa 		ir = &sc->ir[i].xferq;
1716630529adSHidetoshi Shimokawa 		if((ir->flag & FWXFERQ_RUNNING) != 0) {
17179339321dSHidetoshi Shimokawa 			device_printf(sc->fc.dev,
17189339321dSHidetoshi Shimokawa 				"resume iso receive ch: %d\n", i);
1719630529adSHidetoshi Shimokawa 			ir->flag &= ~FWXFERQ_RUNNING;
1720630529adSHidetoshi Shimokawa 			/* requeue stdma to stfree */
1721630529adSHidetoshi Shimokawa 			while((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) {
1722630529adSHidetoshi Shimokawa 				STAILQ_REMOVE_HEAD(&ir->stdma, link);
1723630529adSHidetoshi Shimokawa 				STAILQ_INSERT_TAIL(&ir->stfree, chunk, link);
1724630529adSHidetoshi Shimokawa 			}
17259339321dSHidetoshi Shimokawa 			sc->fc.irx_enable(&sc->fc, i);
17269339321dSHidetoshi Shimokawa 		}
17279339321dSHidetoshi Shimokawa 	}
17289339321dSHidetoshi Shimokawa 
17299339321dSHidetoshi Shimokawa 	bus_generic_resume(dev);
17309339321dSHidetoshi Shimokawa 	sc->fc.ibr(&sc->fc);
17313c60ba66SKatsushi Kobayashi 	return 0;
17323c60ba66SKatsushi Kobayashi }
17333c60ba66SKatsushi Kobayashi 
17343c60ba66SKatsushi Kobayashi #define ACK_ALL
17353c60ba66SKatsushi Kobayashi static void
1736783058faSHidetoshi Shimokawa fwohci_intr_body(struct fwohci_softc *sc, u_int32_t stat, int count)
17373c60ba66SKatsushi Kobayashi {
17383c60ba66SKatsushi Kobayashi 	u_int32_t irstat, itstat;
17393c60ba66SKatsushi Kobayashi 	u_int i;
17403c60ba66SKatsushi Kobayashi 	struct firewire_comm *fc = (struct firewire_comm *)sc;
17413c60ba66SKatsushi Kobayashi 
17423c60ba66SKatsushi Kobayashi #ifdef OHCI_DEBUG
17433c60ba66SKatsushi Kobayashi 	if(stat & OREAD(sc, FWOHCI_INTMASK))
17443c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "INTERRUPT < %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s> 0x%08x, 0x%08x\n",
17453c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_EN ? "DMA_EN ":"",
17463c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PHY_REG ? "PHY_REG ":"",
17473c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_LONG ? "CYC_LONG ":"",
17483c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_ERR ? "INT_ERR ":"",
17493c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_ERR ? "CYC_ERR ":"",
17503c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_LOST ? "CYC_LOST ":"",
17513c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_64SECOND ? "CYC_64SECOND ":"",
17523c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_START ? "CYC_START ":"",
17533c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PHY_INT ? "PHY_INT ":"",
17543c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PHY_BUS_R ? "BUS_RESET ":"",
17553c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PHY_SID ? "SID ":"",
17563c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_LR_ERR ? "DMA_LR_ERR ":"",
17573c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PW_ERR ? "DMA_PW_ERR ":"",
17583c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_IR ? "DMA_IR ":"",
17593c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_IT  ? "DMA_IT " :"",
17603c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_PRRS  ? "DMA_PRRS " :"",
17613c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_PRRQ  ? "DMA_PRRQ " :"",
17623c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_ARRS  ? "DMA_ARRS " :"",
17633c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_ARRQ  ? "DMA_ARRQ " :"",
17643c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_ATRS  ? "DMA_ATRS " :"",
17653c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_ATRQ  ? "DMA_ATRQ " :"",
17663c60ba66SKatsushi Kobayashi 			stat, OREAD(sc, FWOHCI_INTMASK)
17673c60ba66SKatsushi Kobayashi 		);
17683c60ba66SKatsushi Kobayashi #endif
17693c60ba66SKatsushi Kobayashi /* Bus reset */
17703c60ba66SKatsushi Kobayashi 	if(stat & OHCI_INT_PHY_BUS_R ){
17711adf6842SHidetoshi Shimokawa 		if (fc->status == FWBUSRESET)
17721adf6842SHidetoshi Shimokawa 			goto busresetout;
17731adf6842SHidetoshi Shimokawa 		/* Disable bus reset interrupt until sid recv. */
17741adf6842SHidetoshi Shimokawa 		OWRITE(sc, FWOHCI_INTMASKCLR,  OHCI_INT_PHY_BUS_R);
17751adf6842SHidetoshi Shimokawa 
17763c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "BUS reset\n");
17773c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTMASKCLR,  OHCI_INT_CYC_LOST);
17783c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCSRC);
17793c60ba66SKatsushi Kobayashi 
17803c60ba66SKatsushi Kobayashi 		OWRITE(sc,  OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
17813c60ba66SKatsushi Kobayashi 		sc->atrq.xferq.flag &= ~FWXFERQ_RUNNING;
17823c60ba66SKatsushi Kobayashi 		OWRITE(sc,  OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
17833c60ba66SKatsushi Kobayashi 		sc->atrs.xferq.flag &= ~FWXFERQ_RUNNING;
17843c60ba66SKatsushi Kobayashi 
17853c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
17863c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_BUS_R);
17873c60ba66SKatsushi Kobayashi #endif
1788627d85fbSHidetoshi Shimokawa 		fw_busreset(fc);
17890bc666e0SHidetoshi Shimokawa 		OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0]));
17900bc666e0SHidetoshi Shimokawa 		OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2]));
17913c60ba66SKatsushi Kobayashi 	}
17921adf6842SHidetoshi Shimokawa busresetout:
17933c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_IR )){
17943c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
17953c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IR);
17963c60ba66SKatsushi Kobayashi #endif
179777ee030bSHidetoshi Shimokawa #if __FreeBSD_version >= 500000
179877ee030bSHidetoshi Shimokawa 		irstat = atomic_readandclear_int(&sc->irstat);
179977ee030bSHidetoshi Shimokawa #else
180077ee030bSHidetoshi Shimokawa 		irstat = sc->irstat;
180177ee030bSHidetoshi Shimokawa 		sc->irstat = 0;
180277ee030bSHidetoshi Shimokawa #endif
18033c60ba66SKatsushi Kobayashi 		for(i = 0; i < fc->nisodma ; i++){
1804b9b35d19SHidetoshi Shimokawa 			struct fwohci_dbch *dbch;
1805b9b35d19SHidetoshi Shimokawa 
18063c60ba66SKatsushi Kobayashi 			if((irstat & (1 << i)) != 0){
1807b9b35d19SHidetoshi Shimokawa 				dbch = &sc->ir[i];
1808b9b35d19SHidetoshi Shimokawa 				if ((dbch->xferq.flag & FWXFERQ_OPEN) == 0) {
1809b9b35d19SHidetoshi Shimokawa 					device_printf(sc->fc.dev,
1810b9b35d19SHidetoshi Shimokawa 						"dma(%d) not active\n", i);
1811b9b35d19SHidetoshi Shimokawa 					continue;
1812b9b35d19SHidetoshi Shimokawa 				}
18133c60ba66SKatsushi Kobayashi 				fwohci_rbuf_update(sc, i);
18143c60ba66SKatsushi Kobayashi 			}
18153c60ba66SKatsushi Kobayashi 		}
18163c60ba66SKatsushi Kobayashi 	}
18173c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_IT )){
18183c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18193c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IT);
18203c60ba66SKatsushi Kobayashi #endif
182177ee030bSHidetoshi Shimokawa #if __FreeBSD_version >= 500000
182277ee030bSHidetoshi Shimokawa 		itstat = atomic_readandclear_int(&sc->itstat);
182377ee030bSHidetoshi Shimokawa #else
182477ee030bSHidetoshi Shimokawa 		itstat = sc->itstat;
182577ee030bSHidetoshi Shimokawa 		sc->itstat = 0;
182677ee030bSHidetoshi Shimokawa #endif
18273c60ba66SKatsushi Kobayashi 		for(i = 0; i < fc->nisodma ; i++){
18283c60ba66SKatsushi Kobayashi 			if((itstat & (1 << i)) != 0){
18293c60ba66SKatsushi Kobayashi 				fwohci_tbuf_update(sc, i);
18303c60ba66SKatsushi Kobayashi 			}
18313c60ba66SKatsushi Kobayashi 		}
18323c60ba66SKatsushi Kobayashi 	}
18333c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_PRRS )){
18343c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18353c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRS);
18363c60ba66SKatsushi Kobayashi #endif
18373c60ba66SKatsushi Kobayashi #if 0
18383c60ba66SKatsushi Kobayashi 		dump_dma(sc, ARRS_CH);
18393c60ba66SKatsushi Kobayashi 		dump_db(sc, ARRS_CH);
18403c60ba66SKatsushi Kobayashi #endif
1841783058faSHidetoshi Shimokawa 		fwohci_arcv(sc, &sc->arrs, count);
18423c60ba66SKatsushi Kobayashi 	}
18433c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_PRRQ )){
18443c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18453c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRQ);
18463c60ba66SKatsushi Kobayashi #endif
18473c60ba66SKatsushi Kobayashi #if 0
18483c60ba66SKatsushi Kobayashi 		dump_dma(sc, ARRQ_CH);
18493c60ba66SKatsushi Kobayashi 		dump_db(sc, ARRQ_CH);
18503c60ba66SKatsushi Kobayashi #endif
1851783058faSHidetoshi Shimokawa 		fwohci_arcv(sc, &sc->arrq, count);
18523c60ba66SKatsushi Kobayashi 	}
18533c60ba66SKatsushi Kobayashi 	if(stat & OHCI_INT_PHY_SID){
185477ee030bSHidetoshi Shimokawa 		u_int32_t *buf, node_id;
18553c60ba66SKatsushi Kobayashi 		int plen;
18563c60ba66SKatsushi Kobayashi 
18573c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18583c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_SID);
18593c60ba66SKatsushi Kobayashi #endif
18601adf6842SHidetoshi Shimokawa 		/* Enable bus reset interrupt */
18611adf6842SHidetoshi Shimokawa 		OWRITE(sc, FWOHCI_INTMASK,  OHCI_INT_PHY_BUS_R);
1862dcae7539SHidetoshi Shimokawa 		/* Allow async. request to us */
1863dcae7539SHidetoshi Shimokawa 		OWRITE(sc, OHCI_AREQHI, 1 << 31);
1864dcae7539SHidetoshi Shimokawa 		/* XXX insecure ?? */
1865dcae7539SHidetoshi Shimokawa 		OWRITE(sc, OHCI_PREQHI, 0x7fffffff);
1866dcae7539SHidetoshi Shimokawa 		OWRITE(sc, OHCI_PREQLO, 0xffffffff);
1867dcae7539SHidetoshi Shimokawa 		OWRITE(sc, OHCI_PREQUPPER, 0x10000);
186873aa55baSHidetoshi Shimokawa 		/* Set ATRetries register */
186973aa55baSHidetoshi Shimokawa 		OWRITE(sc, OHCI_ATRETRY, 1<<(13+16) | 0xfff);
18703c60ba66SKatsushi Kobayashi /*
18713c60ba66SKatsushi Kobayashi ** Checking whether the node is root or not. If root, turn on
18723c60ba66SKatsushi Kobayashi ** cycle master.
18733c60ba66SKatsushi Kobayashi */
187477ee030bSHidetoshi Shimokawa 		node_id = OREAD(sc, FWOHCI_NODEID);
187577ee030bSHidetoshi Shimokawa 		plen = OREAD(sc, OHCI_SID_CNT);
187677ee030bSHidetoshi Shimokawa 
187777ee030bSHidetoshi Shimokawa 		device_printf(fc->dev, "node_id=0x%08x, gen=%d, ",
187877ee030bSHidetoshi Shimokawa 			node_id, (plen >> 16) & 0xff);
187977ee030bSHidetoshi Shimokawa 		if (!(node_id & OHCI_NODE_VALID)) {
18803c60ba66SKatsushi Kobayashi 			printf("Bus reset failure\n");
18813c60ba66SKatsushi Kobayashi 			goto sidout;
18823c60ba66SKatsushi Kobayashi 		}
188377ee030bSHidetoshi Shimokawa 		if (node_id & OHCI_NODE_ROOT) {
18843c60ba66SKatsushi Kobayashi 			printf("CYCLEMASTER mode\n");
18853c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_LNKCTL,
18863c60ba66SKatsushi Kobayashi 				OHCI_CNTL_CYCMTR | OHCI_CNTL_CYCTIMER);
18873c60ba66SKatsushi Kobayashi 		} else {
18883c60ba66SKatsushi Kobayashi 			printf("non CYCLEMASTER mode\n");
18893c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCMTR);
18903c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_CYCTIMER);
18913c60ba66SKatsushi Kobayashi 		}
189277ee030bSHidetoshi Shimokawa 		fc->nodeid = node_id & 0x3f;
18933c60ba66SKatsushi Kobayashi 
189477ee030bSHidetoshi Shimokawa 		if (plen & OHCI_SID_ERR) {
189577ee030bSHidetoshi Shimokawa 			device_printf(fc->dev, "SID Error\n");
189677ee030bSHidetoshi Shimokawa 			goto sidout;
189777ee030bSHidetoshi Shimokawa 		}
189877ee030bSHidetoshi Shimokawa 		plen &= OHCI_SID_CNT_MASK;
189916e0f484SHidetoshi Shimokawa 		if (plen < 4 || plen > OHCI_SIDSIZE) {
190016e0f484SHidetoshi Shimokawa 			device_printf(fc->dev, "invalid SID len = %d\n", plen);
190116e0f484SHidetoshi Shimokawa 			goto sidout;
190216e0f484SHidetoshi Shimokawa 		}
19033c60ba66SKatsushi Kobayashi 		plen -= 4; /* chop control info */
190477ee030bSHidetoshi Shimokawa 		buf = (u_int32_t *)malloc(OHCI_SIDSIZE, M_FW, M_NOWAIT);
190577ee030bSHidetoshi Shimokawa 		if (buf == NULL) {
190677ee030bSHidetoshi Shimokawa 			device_printf(fc->dev, "malloc failed\n");
190777ee030bSHidetoshi Shimokawa 			goto sidout;
190877ee030bSHidetoshi Shimokawa 		}
190977ee030bSHidetoshi Shimokawa 		for (i = 0; i < plen / 4; i ++)
191077ee030bSHidetoshi Shimokawa 			buf[i] = FWOHCI_DMA_READ(sc->sid_buf[i+1]);
191148249fe0SHidetoshi Shimokawa #if 1
191248249fe0SHidetoshi Shimokawa 		/* pending all pre-bus_reset packets */
191348249fe0SHidetoshi Shimokawa 		fwohci_txd(sc, &sc->atrq);
191448249fe0SHidetoshi Shimokawa 		fwohci_txd(sc, &sc->atrs);
191548249fe0SHidetoshi Shimokawa 		fwohci_arcv(sc, &sc->arrs, -1);
191648249fe0SHidetoshi Shimokawa 		fwohci_arcv(sc, &sc->arrq, -1);
1917627d85fbSHidetoshi Shimokawa 		fw_drain_txq(fc);
191848249fe0SHidetoshi Shimokawa #endif
191977ee030bSHidetoshi Shimokawa 		fw_sidrcv(fc, buf, plen);
192077ee030bSHidetoshi Shimokawa 		free(buf, M_FW);
19213c60ba66SKatsushi Kobayashi 	}
19223c60ba66SKatsushi Kobayashi sidout:
19233c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_ATRQ )){
19243c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19253c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRQ);
19263c60ba66SKatsushi Kobayashi #endif
19273c60ba66SKatsushi Kobayashi 		fwohci_txd(sc, &(sc->atrq));
19283c60ba66SKatsushi Kobayashi 	}
19293c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_ATRS )){
19303c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19313c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRS);
19323c60ba66SKatsushi Kobayashi #endif
19333c60ba66SKatsushi Kobayashi 		fwohci_txd(sc, &(sc->atrs));
19343c60ba66SKatsushi Kobayashi 	}
19353c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_PW_ERR )){
19363c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19373c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PW_ERR);
19383c60ba66SKatsushi Kobayashi #endif
19393c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "posted write error\n");
19403c60ba66SKatsushi Kobayashi 	}
19413c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_ERR )){
19423c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19433c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_ERR);
19443c60ba66SKatsushi Kobayashi #endif
19453c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "unrecoverable error\n");
19463c60ba66SKatsushi Kobayashi 	}
19473c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_PHY_INT)) {
19483c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19493c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_INT);
19503c60ba66SKatsushi Kobayashi #endif
19513c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "phy int\n");
19523c60ba66SKatsushi Kobayashi 	}
19533c60ba66SKatsushi Kobayashi 
19543c60ba66SKatsushi Kobayashi 	return;
19553c60ba66SKatsushi Kobayashi }
19563c60ba66SKatsushi Kobayashi 
195777ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE
195877ee030bSHidetoshi Shimokawa static void
195977ee030bSHidetoshi Shimokawa fwohci_complete(void *arg, int pending)
196077ee030bSHidetoshi Shimokawa {
196177ee030bSHidetoshi Shimokawa 	struct fwohci_softc *sc = (struct fwohci_softc *)arg;
196277ee030bSHidetoshi Shimokawa 	u_int32_t stat;
196377ee030bSHidetoshi Shimokawa 
196477ee030bSHidetoshi Shimokawa again:
196577ee030bSHidetoshi Shimokawa 	stat = atomic_readandclear_int(&sc->intstat);
196677ee030bSHidetoshi Shimokawa 	if (stat)
196777ee030bSHidetoshi Shimokawa 		fwohci_intr_body(sc, stat, -1);
196877ee030bSHidetoshi Shimokawa 	else
196977ee030bSHidetoshi Shimokawa 		return;
197077ee030bSHidetoshi Shimokawa 	goto again;
197177ee030bSHidetoshi Shimokawa }
197277ee030bSHidetoshi Shimokawa #endif
197377ee030bSHidetoshi Shimokawa 
197477ee030bSHidetoshi Shimokawa static u_int32_t
197577ee030bSHidetoshi Shimokawa fwochi_check_stat(struct fwohci_softc *sc)
197677ee030bSHidetoshi Shimokawa {
197777ee030bSHidetoshi Shimokawa 	u_int32_t stat, irstat, itstat;
197877ee030bSHidetoshi Shimokawa 
197977ee030bSHidetoshi Shimokawa 	stat = OREAD(sc, FWOHCI_INTSTAT);
198077ee030bSHidetoshi Shimokawa 	if (stat == 0xffffffff) {
198177ee030bSHidetoshi Shimokawa 		device_printf(sc->fc.dev,
198277ee030bSHidetoshi Shimokawa 			"device physically ejected?\n");
198377ee030bSHidetoshi Shimokawa 		return(stat);
198477ee030bSHidetoshi Shimokawa 	}
198577ee030bSHidetoshi Shimokawa #ifdef ACK_ALL
198677ee030bSHidetoshi Shimokawa 	if (stat)
198777ee030bSHidetoshi Shimokawa 		OWRITE(sc, FWOHCI_INTSTATCLR, stat);
198877ee030bSHidetoshi Shimokawa #endif
198977ee030bSHidetoshi Shimokawa 	if (stat & OHCI_INT_DMA_IR) {
199077ee030bSHidetoshi Shimokawa 		irstat = OREAD(sc, OHCI_IR_STAT);
199177ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_IR_STATCLR, irstat);
199277ee030bSHidetoshi Shimokawa 		atomic_set_int(&sc->irstat, irstat);
199377ee030bSHidetoshi Shimokawa 	}
199477ee030bSHidetoshi Shimokawa 	if (stat & OHCI_INT_DMA_IT) {
199577ee030bSHidetoshi Shimokawa 		itstat = OREAD(sc, OHCI_IT_STAT);
199677ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_IT_STATCLR, itstat);
199777ee030bSHidetoshi Shimokawa 		atomic_set_int(&sc->itstat, itstat);
199877ee030bSHidetoshi Shimokawa 	}
199977ee030bSHidetoshi Shimokawa 	return(stat);
200077ee030bSHidetoshi Shimokawa }
200177ee030bSHidetoshi Shimokawa 
20023c60ba66SKatsushi Kobayashi void
20033c60ba66SKatsushi Kobayashi fwohci_intr(void *arg)
20043c60ba66SKatsushi Kobayashi {
20053c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)arg;
200677ee030bSHidetoshi Shimokawa 	u_int32_t stat;
200777ee030bSHidetoshi Shimokawa #if !FWOHCI_TASKQUEUE
200877ee030bSHidetoshi Shimokawa 	u_int32_t bus_reset = 0;
200977ee030bSHidetoshi Shimokawa #endif
20103c60ba66SKatsushi Kobayashi 
20113c60ba66SKatsushi Kobayashi 	if (!(sc->intmask & OHCI_INT_EN)) {
20123c60ba66SKatsushi Kobayashi 		/* polling mode */
20133c60ba66SKatsushi Kobayashi 		return;
20143c60ba66SKatsushi Kobayashi 	}
20153c60ba66SKatsushi Kobayashi 
201677ee030bSHidetoshi Shimokawa #if !FWOHCI_TASKQUEUE
201777ee030bSHidetoshi Shimokawa again:
20183c60ba66SKatsushi Kobayashi #endif
201977ee030bSHidetoshi Shimokawa 	stat = fwochi_check_stat(sc);
202077ee030bSHidetoshi Shimokawa 	if (stat == 0 || stat == 0xffffffff)
202177ee030bSHidetoshi Shimokawa 		return;
202277ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE
202377ee030bSHidetoshi Shimokawa 	atomic_set_int(&sc->intstat, stat);
202477ee030bSHidetoshi Shimokawa 	/* XXX mask bus reset intr. during bus reset phase */
202577ee030bSHidetoshi Shimokawa 	if (stat)
202677ee030bSHidetoshi Shimokawa 		taskqueue_enqueue(taskqueue_swi_giant, &sc->fwohci_task_complete);
202777ee030bSHidetoshi Shimokawa #else
20281adf6842SHidetoshi Shimokawa 	/* We cannot clear bus reset event during bus reset phase */
20291adf6842SHidetoshi Shimokawa 	if ((stat & ~bus_reset) == 0)
20301adf6842SHidetoshi Shimokawa 		return;
20311adf6842SHidetoshi Shimokawa 	bus_reset = stat & OHCI_INT_PHY_BUS_R;
2032783058faSHidetoshi Shimokawa 	fwohci_intr_body(sc, stat, -1);
203377ee030bSHidetoshi Shimokawa 	goto again;
203477ee030bSHidetoshi Shimokawa #endif
20353c60ba66SKatsushi Kobayashi }
20363c60ba66SKatsushi Kobayashi 
2037740b10aaSHidetoshi Shimokawa void
20383c60ba66SKatsushi Kobayashi fwohci_poll(struct firewire_comm *fc, int quick, int count)
20393c60ba66SKatsushi Kobayashi {
20403c60ba66SKatsushi Kobayashi 	int s;
20413c60ba66SKatsushi Kobayashi 	u_int32_t stat;
20423c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc;
20433c60ba66SKatsushi Kobayashi 
20443c60ba66SKatsushi Kobayashi 
20453c60ba66SKatsushi Kobayashi 	sc = (struct fwohci_softc *)fc;
20463c60ba66SKatsushi Kobayashi 	stat = OHCI_INT_DMA_IR | OHCI_INT_DMA_IT |
20473c60ba66SKatsushi Kobayashi 		OHCI_INT_DMA_PRRS | OHCI_INT_DMA_PRRQ |
20483c60ba66SKatsushi Kobayashi 		OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS;
20493c60ba66SKatsushi Kobayashi #if 0
20503c60ba66SKatsushi Kobayashi 	if (!quick) {
20513c60ba66SKatsushi Kobayashi #else
20523c60ba66SKatsushi Kobayashi 	if (1) {
20533c60ba66SKatsushi Kobayashi #endif
205477ee030bSHidetoshi Shimokawa 		stat = fwochi_check_stat(sc);
205577ee030bSHidetoshi Shimokawa 		if (stat == 0 || stat == 0xffffffff)
20563c60ba66SKatsushi Kobayashi 			return;
20573c60ba66SKatsushi Kobayashi 	}
20583c60ba66SKatsushi Kobayashi 	s = splfw();
2059783058faSHidetoshi Shimokawa 	fwohci_intr_body(sc, stat, count);
20603c60ba66SKatsushi Kobayashi 	splx(s);
20613c60ba66SKatsushi Kobayashi }
20623c60ba66SKatsushi Kobayashi 
20633c60ba66SKatsushi Kobayashi static void
20643c60ba66SKatsushi Kobayashi fwohci_set_intr(struct firewire_comm *fc, int enable)
20653c60ba66SKatsushi Kobayashi {
20663c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc;
20673c60ba66SKatsushi Kobayashi 
20683c60ba66SKatsushi Kobayashi 	sc = (struct fwohci_softc *)fc;
206917c3d42cSHidetoshi Shimokawa 	if (bootverbose)
20709339321dSHidetoshi Shimokawa 		device_printf(sc->fc.dev, "fwohci_set_intr: %d\n", enable);
20713c60ba66SKatsushi Kobayashi 	if (enable) {
20723c60ba66SKatsushi Kobayashi 		sc->intmask |= OHCI_INT_EN;
20733c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_EN);
20743c60ba66SKatsushi Kobayashi 	} else {
20753c60ba66SKatsushi Kobayashi 		sc->intmask &= ~OHCI_INT_EN;
20763c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_EN);
20773c60ba66SKatsushi Kobayashi 	}
20783c60ba66SKatsushi Kobayashi }
20793c60ba66SKatsushi Kobayashi 
2080c572b810SHidetoshi Shimokawa static void
2081c572b810SHidetoshi Shimokawa fwohci_tbuf_update(struct fwohci_softc *sc, int dmach)
20823c60ba66SKatsushi Kobayashi {
20833c60ba66SKatsushi Kobayashi 	struct firewire_comm *fc = &sc->fc;
20845a7ba74dSHidetoshi Shimokawa 	volatile struct fwohcidb *db;
20855a7ba74dSHidetoshi Shimokawa 	struct fw_bulkxfer *chunk;
20865a7ba74dSHidetoshi Shimokawa 	struct fw_xferq *it;
20875a7ba74dSHidetoshi Shimokawa 	u_int32_t stat, count;
208877ee030bSHidetoshi Shimokawa 	int s, w=0, ldesc;
20893c60ba66SKatsushi Kobayashi 
20905a7ba74dSHidetoshi Shimokawa 	it = fc->it[dmach];
209177ee030bSHidetoshi Shimokawa 	ldesc = sc->it[dmach].ndesc - 1;
20925a7ba74dSHidetoshi Shimokawa 	s = splfw(); /* unnecessary ? */
209377ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(sc->it[dmach].am, BUS_DMASYNC_POSTREAD);
20945a7ba74dSHidetoshi Shimokawa 	while ((chunk = STAILQ_FIRST(&it->stdma)) != NULL) {
20955a7ba74dSHidetoshi Shimokawa 		db = ((struct fwohcidb_tr *)(chunk->end))->db;
209677ee030bSHidetoshi Shimokawa 		stat = FWOHCI_DMA_READ(db[ldesc].db.desc.res)
209777ee030bSHidetoshi Shimokawa 				>> OHCI_STATUS_SHIFT;
20985a7ba74dSHidetoshi Shimokawa 		db = ((struct fwohcidb_tr *)(chunk->start))->db;
209977ee030bSHidetoshi Shimokawa 		count = FWOHCI_DMA_READ(db[ldesc].db.desc.res)
210077ee030bSHidetoshi Shimokawa 				& OHCI_COUNT_MASK;
21015a7ba74dSHidetoshi Shimokawa 		if (stat == 0)
21025a7ba74dSHidetoshi Shimokawa 			break;
21035a7ba74dSHidetoshi Shimokawa 		STAILQ_REMOVE_HEAD(&it->stdma, link);
21045a7ba74dSHidetoshi Shimokawa 		switch (stat & FWOHCIEV_MASK){
21053c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKCOMPL:
21065a7ba74dSHidetoshi Shimokawa #if 0
21075a7ba74dSHidetoshi Shimokawa 			device_printf(fc->dev, "0x%08x\n", count);
21080aaa9a23SHidetoshi Shimokawa #endif
21093c60ba66SKatsushi Kobayashi 			break;
21103c60ba66SKatsushi Kobayashi 		default:
21115a7ba74dSHidetoshi Shimokawa 			device_printf(fc->dev,
211277ee030bSHidetoshi Shimokawa 				"Isochronous transmit err %02x(%s)\n",
211377ee030bSHidetoshi Shimokawa 					stat, fwohcicode[stat & 0x1f]);
21143c60ba66SKatsushi Kobayashi 		}
21155a7ba74dSHidetoshi Shimokawa 		STAILQ_INSERT_TAIL(&it->stfree, chunk, link);
21165a7ba74dSHidetoshi Shimokawa 		w++;
21175a7ba74dSHidetoshi Shimokawa 	}
21185a7ba74dSHidetoshi Shimokawa 	splx(s);
21195a7ba74dSHidetoshi Shimokawa 	if (w)
21205a7ba74dSHidetoshi Shimokawa 		wakeup(it);
21213c60ba66SKatsushi Kobayashi }
2122c572b810SHidetoshi Shimokawa 
2123c572b810SHidetoshi Shimokawa static void
2124c572b810SHidetoshi Shimokawa fwohci_rbuf_update(struct fwohci_softc *sc, int dmach)
21253c60ba66SKatsushi Kobayashi {
21260aaa9a23SHidetoshi Shimokawa 	struct firewire_comm *fc = &sc->fc;
212777ee030bSHidetoshi Shimokawa 	volatile struct fwohcidb_tr *db_tr;
21285a7ba74dSHidetoshi Shimokawa 	struct fw_bulkxfer *chunk;
21295a7ba74dSHidetoshi Shimokawa 	struct fw_xferq *ir;
21305a7ba74dSHidetoshi Shimokawa 	u_int32_t stat;
213177ee030bSHidetoshi Shimokawa 	int s, w=0, ldesc;
21320aaa9a23SHidetoshi Shimokawa 
21335a7ba74dSHidetoshi Shimokawa 	ir = fc->ir[dmach];
213477ee030bSHidetoshi Shimokawa 	ldesc = sc->ir[dmach].ndesc - 1;
213577ee030bSHidetoshi Shimokawa #if 0
213677ee030bSHidetoshi Shimokawa 	dump_db(sc, dmach);
213777ee030bSHidetoshi Shimokawa #endif
21385a7ba74dSHidetoshi Shimokawa 	s = splfw();
213977ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(sc->ir[dmach].am, BUS_DMASYNC_POSTREAD);
21405a7ba74dSHidetoshi Shimokawa 	while ((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) {
214177ee030bSHidetoshi Shimokawa 		db_tr = (struct fwohcidb_tr *)chunk->end;
214277ee030bSHidetoshi Shimokawa 		stat = FWOHCI_DMA_READ(db_tr->db[ldesc].db.desc.res)
214377ee030bSHidetoshi Shimokawa 				>> OHCI_STATUS_SHIFT;
21445a7ba74dSHidetoshi Shimokawa 		if (stat == 0)
21455a7ba74dSHidetoshi Shimokawa 			break;
214677ee030bSHidetoshi Shimokawa 
214777ee030bSHidetoshi Shimokawa 		if (chunk->mbuf != NULL) {
214877ee030bSHidetoshi Shimokawa 			bus_dmamap_sync(sc->ir[dmach].dmat, db_tr->dma_map,
214977ee030bSHidetoshi Shimokawa 						BUS_DMASYNC_POSTREAD);
215077ee030bSHidetoshi Shimokawa 			bus_dmamap_unload(sc->ir[dmach].dmat, db_tr->dma_map);
215177ee030bSHidetoshi Shimokawa 		} else if (ir->buf != NULL) {
215277ee030bSHidetoshi Shimokawa 			fwdma_sync_multiseg(ir->buf, chunk->poffset,
215377ee030bSHidetoshi Shimokawa 				ir->bnpacket, BUS_DMASYNC_POSTREAD);
215477ee030bSHidetoshi Shimokawa 		} else {
215577ee030bSHidetoshi Shimokawa 			/* XXX */
215677ee030bSHidetoshi Shimokawa 			printf("fwohci_rbuf_update: this shouldn't happend\n");
215777ee030bSHidetoshi Shimokawa 		}
215877ee030bSHidetoshi Shimokawa 
21595a7ba74dSHidetoshi Shimokawa 		STAILQ_REMOVE_HEAD(&ir->stdma, link);
21605a7ba74dSHidetoshi Shimokawa 		STAILQ_INSERT_TAIL(&ir->stvalid, chunk, link);
21615a7ba74dSHidetoshi Shimokawa 		switch (stat & FWOHCIEV_MASK) {
21623c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKCOMPL:
21632b4601d1SHidetoshi Shimokawa 			chunk->resp = 0;
21643c60ba66SKatsushi Kobayashi 			break;
21653c60ba66SKatsushi Kobayashi 		default:
21662b4601d1SHidetoshi Shimokawa 			chunk->resp = EINVAL;
21675a7ba74dSHidetoshi Shimokawa 			device_printf(fc->dev,
216877ee030bSHidetoshi Shimokawa 				"Isochronous receive err %02x(%s)\n",
216977ee030bSHidetoshi Shimokawa 					stat, fwohcicode[stat & 0x1f]);
21703c60ba66SKatsushi Kobayashi 		}
21715a7ba74dSHidetoshi Shimokawa 		w++;
21725a7ba74dSHidetoshi Shimokawa 	}
21735a7ba74dSHidetoshi Shimokawa 	splx(s);
21742b4601d1SHidetoshi Shimokawa 	if (w) {
21752b4601d1SHidetoshi Shimokawa 		if (ir->flag & FWXFERQ_HANDLER)
21762b4601d1SHidetoshi Shimokawa 			ir->hand(ir);
21772b4601d1SHidetoshi Shimokawa 		else
21785a7ba74dSHidetoshi Shimokawa 			wakeup(ir);
21793c60ba66SKatsushi Kobayashi 	}
21802b4601d1SHidetoshi Shimokawa }
2181c572b810SHidetoshi Shimokawa 
2182c572b810SHidetoshi Shimokawa void
2183c572b810SHidetoshi Shimokawa dump_dma(struct fwohci_softc *sc, u_int32_t ch)
2184c572b810SHidetoshi Shimokawa {
21853c60ba66SKatsushi Kobayashi 	u_int32_t off, cntl, stat, cmd, match;
21863c60ba66SKatsushi Kobayashi 
21873c60ba66SKatsushi Kobayashi 	if(ch == 0){
21883c60ba66SKatsushi Kobayashi 		off = OHCI_ATQOFF;
21893c60ba66SKatsushi Kobayashi 	}else if(ch == 1){
21903c60ba66SKatsushi Kobayashi 		off = OHCI_ATSOFF;
21913c60ba66SKatsushi Kobayashi 	}else if(ch == 2){
21923c60ba66SKatsushi Kobayashi 		off = OHCI_ARQOFF;
21933c60ba66SKatsushi Kobayashi 	}else if(ch == 3){
21943c60ba66SKatsushi Kobayashi 		off = OHCI_ARSOFF;
21953c60ba66SKatsushi Kobayashi 	}else if(ch < IRX_CH){
21963c60ba66SKatsushi Kobayashi 		off = OHCI_ITCTL(ch - ITX_CH);
21973c60ba66SKatsushi Kobayashi 	}else{
21983c60ba66SKatsushi Kobayashi 		off = OHCI_IRCTL(ch - IRX_CH);
21993c60ba66SKatsushi Kobayashi 	}
22003c60ba66SKatsushi Kobayashi 	cntl = stat = OREAD(sc, off);
22013c60ba66SKatsushi Kobayashi 	cmd = OREAD(sc, off + 0xc);
22023c60ba66SKatsushi Kobayashi 	match = OREAD(sc, off + 0x10);
22033c60ba66SKatsushi Kobayashi 
220477ee030bSHidetoshi Shimokawa 	device_printf(sc->fc.dev, "ch %1x cntl:0x%08x cmd:0x%08x match:0x%08x\n",
22053c60ba66SKatsushi Kobayashi 		ch,
22063c60ba66SKatsushi Kobayashi 		cntl,
22073c60ba66SKatsushi Kobayashi 		cmd,
22083c60ba66SKatsushi Kobayashi 		match);
22093c60ba66SKatsushi Kobayashi 	stat &= 0xffff ;
221077ee030bSHidetoshi Shimokawa 	if (stat) {
22113c60ba66SKatsushi Kobayashi 		device_printf(sc->fc.dev, "dma %d ch:%s%s%s%s%s%s %s(%x)\n",
22123c60ba66SKatsushi Kobayashi 			ch,
22133c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_RUN ? "RUN," : "",
22143c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "",
22153c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "",
22163c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "",
22173c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "",
22183c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "",
22193c60ba66SKatsushi Kobayashi 			fwohcicode[stat & 0x1f],
22203c60ba66SKatsushi Kobayashi 			stat & 0x1f
22213c60ba66SKatsushi Kobayashi 		);
22223c60ba66SKatsushi Kobayashi 	}else{
22233c60ba66SKatsushi Kobayashi 		device_printf(sc->fc.dev, "dma %d ch: Nostat\n", ch);
22243c60ba66SKatsushi Kobayashi 	}
22253c60ba66SKatsushi Kobayashi }
2226c572b810SHidetoshi Shimokawa 
2227c572b810SHidetoshi Shimokawa void
2228c572b810SHidetoshi Shimokawa dump_db(struct fwohci_softc *sc, u_int32_t ch)
2229c572b810SHidetoshi Shimokawa {
22303c60ba66SKatsushi Kobayashi 	struct fwohci_dbch *dbch;
223177ee030bSHidetoshi Shimokawa 	struct fwohcidb_tr *cp = NULL, *pp, *np = NULL;
22323c60ba66SKatsushi Kobayashi 	volatile struct fwohcidb *curr = NULL, *prev, *next = NULL;
22333c60ba66SKatsushi Kobayashi 	int idb, jdb;
22343c60ba66SKatsushi Kobayashi 	u_int32_t cmd, off;
22353c60ba66SKatsushi Kobayashi 	if(ch == 0){
22363c60ba66SKatsushi Kobayashi 		off = OHCI_ATQOFF;
22373c60ba66SKatsushi Kobayashi 		dbch = &sc->atrq;
22383c60ba66SKatsushi Kobayashi 	}else if(ch == 1){
22393c60ba66SKatsushi Kobayashi 		off = OHCI_ATSOFF;
22403c60ba66SKatsushi Kobayashi 		dbch = &sc->atrs;
22413c60ba66SKatsushi Kobayashi 	}else if(ch == 2){
22423c60ba66SKatsushi Kobayashi 		off = OHCI_ARQOFF;
22433c60ba66SKatsushi Kobayashi 		dbch = &sc->arrq;
22443c60ba66SKatsushi Kobayashi 	}else if(ch == 3){
22453c60ba66SKatsushi Kobayashi 		off = OHCI_ARSOFF;
22463c60ba66SKatsushi Kobayashi 		dbch = &sc->arrs;
22473c60ba66SKatsushi Kobayashi 	}else if(ch < IRX_CH){
22483c60ba66SKatsushi Kobayashi 		off = OHCI_ITCTL(ch - ITX_CH);
22493c60ba66SKatsushi Kobayashi 		dbch = &sc->it[ch - ITX_CH];
22503c60ba66SKatsushi Kobayashi 	}else {
22513c60ba66SKatsushi Kobayashi 		off = OHCI_IRCTL(ch - IRX_CH);
22523c60ba66SKatsushi Kobayashi 		dbch = &sc->ir[ch - IRX_CH];
22533c60ba66SKatsushi Kobayashi 	}
22543c60ba66SKatsushi Kobayashi 	cmd = OREAD(sc, off + 0xc);
22553c60ba66SKatsushi Kobayashi 
22563c60ba66SKatsushi Kobayashi 	if( dbch->ndb == 0 ){
22573c60ba66SKatsushi Kobayashi 		device_printf(sc->fc.dev, "No DB is attached ch=%d\n", ch);
22583c60ba66SKatsushi Kobayashi 		return;
22593c60ba66SKatsushi Kobayashi 	}
22603c60ba66SKatsushi Kobayashi 	pp = dbch->top;
22613c60ba66SKatsushi Kobayashi 	prev = pp->db;
22623c60ba66SKatsushi Kobayashi 	for(idb = 0 ; idb < dbch->ndb ; idb ++ ){
22633c60ba66SKatsushi Kobayashi 		if(pp == NULL){
22643c60ba66SKatsushi Kobayashi 			curr = NULL;
22653c60ba66SKatsushi Kobayashi 			goto outdb;
22663c60ba66SKatsushi Kobayashi 		}
22673c60ba66SKatsushi Kobayashi 		cp = STAILQ_NEXT(pp, link);
22683c60ba66SKatsushi Kobayashi 		if(cp == NULL){
22693c60ba66SKatsushi Kobayashi 			curr = NULL;
22703c60ba66SKatsushi Kobayashi 			goto outdb;
22713c60ba66SKatsushi Kobayashi 		}
22723c60ba66SKatsushi Kobayashi 		np = STAILQ_NEXT(cp, link);
22733c60ba66SKatsushi Kobayashi 		for(jdb = 0 ; jdb < dbch->ndesc ; jdb ++ ){
227477ee030bSHidetoshi Shimokawa 			if ((cmd  & 0xfffffff0) == cp->bus_addr) {
22753c60ba66SKatsushi Kobayashi 				curr = cp->db;
22763c60ba66SKatsushi Kobayashi 				if(np != NULL){
22773c60ba66SKatsushi Kobayashi 					next = np->db;
22783c60ba66SKatsushi Kobayashi 				}else{
22793c60ba66SKatsushi Kobayashi 					next = NULL;
22803c60ba66SKatsushi Kobayashi 				}
22813c60ba66SKatsushi Kobayashi 				goto outdb;
22823c60ba66SKatsushi Kobayashi 			}
22833c60ba66SKatsushi Kobayashi 		}
22843c60ba66SKatsushi Kobayashi 		pp = STAILQ_NEXT(pp, link);
22853c60ba66SKatsushi Kobayashi 		prev = pp->db;
22863c60ba66SKatsushi Kobayashi 	}
22873c60ba66SKatsushi Kobayashi outdb:
22883c60ba66SKatsushi Kobayashi 	if( curr != NULL){
228977ee030bSHidetoshi Shimokawa #if 0
22903c60ba66SKatsushi Kobayashi 		printf("Prev DB %d\n", ch);
229177ee030bSHidetoshi Shimokawa 		print_db(pp, prev, ch, dbch->ndesc);
229277ee030bSHidetoshi Shimokawa #endif
22933c60ba66SKatsushi Kobayashi 		printf("Current DB %d\n", ch);
229477ee030bSHidetoshi Shimokawa 		print_db(cp, curr, ch, dbch->ndesc);
229577ee030bSHidetoshi Shimokawa #if 0
22963c60ba66SKatsushi Kobayashi 		printf("Next DB %d\n", ch);
229777ee030bSHidetoshi Shimokawa 		print_db(np, next, ch, dbch->ndesc);
229877ee030bSHidetoshi Shimokawa #endif
22993c60ba66SKatsushi Kobayashi 	}else{
23003c60ba66SKatsushi Kobayashi 		printf("dbdump err ch = %d cmd = 0x%08x\n", ch, cmd);
23013c60ba66SKatsushi Kobayashi 	}
23023c60ba66SKatsushi Kobayashi 	return;
23033c60ba66SKatsushi Kobayashi }
2304c572b810SHidetoshi Shimokawa 
2305c572b810SHidetoshi Shimokawa void
230677ee030bSHidetoshi Shimokawa print_db(struct fwohcidb_tr *db_tr, volatile struct fwohcidb *db,
230777ee030bSHidetoshi Shimokawa 		u_int32_t ch, u_int32_t max)
2308c572b810SHidetoshi Shimokawa {
23093c60ba66SKatsushi Kobayashi 	fwohcireg_t stat;
23103c60ba66SKatsushi Kobayashi 	int i, key;
231177ee030bSHidetoshi Shimokawa 	u_int32_t cmd, res;
23123c60ba66SKatsushi Kobayashi 
23133c60ba66SKatsushi Kobayashi 	if(db == NULL){
23143c60ba66SKatsushi Kobayashi 		printf("No Descriptor is found\n");
23153c60ba66SKatsushi Kobayashi 		return;
23163c60ba66SKatsushi Kobayashi 	}
23173c60ba66SKatsushi Kobayashi 
23183c60ba66SKatsushi Kobayashi 	printf("ch = %d\n%8s %s %s %s %s %4s %8s %8s %4s:%4s\n",
23193c60ba66SKatsushi Kobayashi 		ch,
23203c60ba66SKatsushi Kobayashi 		"Current",
23213c60ba66SKatsushi Kobayashi 		"OP  ",
23223c60ba66SKatsushi Kobayashi 		"KEY",
23233c60ba66SKatsushi Kobayashi 		"INT",
23243c60ba66SKatsushi Kobayashi 		"BR ",
23253c60ba66SKatsushi Kobayashi 		"len",
23263c60ba66SKatsushi Kobayashi 		"Addr",
23273c60ba66SKatsushi Kobayashi 		"Depend",
23283c60ba66SKatsushi Kobayashi 		"Stat",
23293c60ba66SKatsushi Kobayashi 		"Cnt");
23303c60ba66SKatsushi Kobayashi 	for( i = 0 ; i <= max ; i ++){
233177ee030bSHidetoshi Shimokawa 		cmd = FWOHCI_DMA_READ(db[i].db.desc.cmd);
233277ee030bSHidetoshi Shimokawa 		res = FWOHCI_DMA_READ(db[i].db.desc.res);
233377ee030bSHidetoshi Shimokawa 		key = cmd & OHCI_KEY_MASK;
233477ee030bSHidetoshi Shimokawa 		stat = res >> OHCI_STATUS_SHIFT;
2335a4239576SHidetoshi Shimokawa #if __FreeBSD_version >= 500000
2336a2da26fcSHidetoshi Shimokawa 		printf("%08jx %s %s %s %s %5d %08x %08x %04x:%04x",
233770b400a8SHidetoshi Shimokawa 				(uintmax_t)db_tr->bus_addr,
2338a4239576SHidetoshi Shimokawa #else
2339a4239576SHidetoshi Shimokawa 		printf("%08x %s %s %s %s %5d %08x %08x %04x:%04x",
234070b400a8SHidetoshi Shimokawa 				db_tr->bus_addr,
2341a4239576SHidetoshi Shimokawa #endif
234277ee030bSHidetoshi Shimokawa 				dbcode[(cmd >> 28) & 0xf],
234377ee030bSHidetoshi Shimokawa 				dbkey[(cmd >> 24) & 0x7],
234477ee030bSHidetoshi Shimokawa 				dbcond[(cmd >> 20) & 0x3],
234577ee030bSHidetoshi Shimokawa 				dbcond[(cmd >> 18) & 0x3],
234677ee030bSHidetoshi Shimokawa 				cmd & OHCI_COUNT_MASK,
234777ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i].db.desc.addr),
234877ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i].db.desc.depend),
234977ee030bSHidetoshi Shimokawa 				stat,
235077ee030bSHidetoshi Shimokawa 				res & OHCI_COUNT_MASK);
23513c60ba66SKatsushi Kobayashi 		if(stat & 0xff00){
23523c60ba66SKatsushi Kobayashi 			printf(" %s%s%s%s%s%s %s(%x)\n",
23533c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_RUN ? "RUN," : "",
23543c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "",
23553c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "",
23563c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "",
23573c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "",
23583c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "",
23593c60ba66SKatsushi Kobayashi 				fwohcicode[stat & 0x1f],
23603c60ba66SKatsushi Kobayashi 				stat & 0x1f
23613c60ba66SKatsushi Kobayashi 			);
23623c60ba66SKatsushi Kobayashi 		}else{
23633c60ba66SKatsushi Kobayashi 			printf(" Nostat\n");
23643c60ba66SKatsushi Kobayashi 		}
23653c60ba66SKatsushi Kobayashi 		if(key == OHCI_KEY_ST2 ){
23663c60ba66SKatsushi Kobayashi 			printf("0x%08x 0x%08x 0x%08x 0x%08x\n",
236777ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i+1].db.immed[0]),
236877ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i+1].db.immed[1]),
236977ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i+1].db.immed[2]),
237077ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i+1].db.immed[3]));
23713c60ba66SKatsushi Kobayashi 		}
23723c60ba66SKatsushi Kobayashi 		if(key == OHCI_KEY_DEVICE){
23733c60ba66SKatsushi Kobayashi 			return;
23743c60ba66SKatsushi Kobayashi 		}
237577ee030bSHidetoshi Shimokawa 		if((cmd & OHCI_BRANCH_MASK)
23763c60ba66SKatsushi Kobayashi 				== OHCI_BRANCH_ALWAYS){
23773c60ba66SKatsushi Kobayashi 			return;
23783c60ba66SKatsushi Kobayashi 		}
237977ee030bSHidetoshi Shimokawa 		if((cmd & OHCI_CMD_MASK)
23803c60ba66SKatsushi Kobayashi 				== OHCI_OUTPUT_LAST){
23813c60ba66SKatsushi Kobayashi 			return;
23823c60ba66SKatsushi Kobayashi 		}
238377ee030bSHidetoshi Shimokawa 		if((cmd & OHCI_CMD_MASK)
23843c60ba66SKatsushi Kobayashi 				== OHCI_INPUT_LAST){
23853c60ba66SKatsushi Kobayashi 			return;
23863c60ba66SKatsushi Kobayashi 		}
23873c60ba66SKatsushi Kobayashi 		if(key == OHCI_KEY_ST2 ){
23883c60ba66SKatsushi Kobayashi 			i++;
23893c60ba66SKatsushi Kobayashi 		}
23903c60ba66SKatsushi Kobayashi 	}
23913c60ba66SKatsushi Kobayashi 	return;
23923c60ba66SKatsushi Kobayashi }
2393c572b810SHidetoshi Shimokawa 
2394c572b810SHidetoshi Shimokawa void
2395c572b810SHidetoshi Shimokawa fwohci_ibr(struct firewire_comm *fc)
23963c60ba66SKatsushi Kobayashi {
23973c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc;
23983c60ba66SKatsushi Kobayashi 	u_int32_t fun;
23993c60ba66SKatsushi Kobayashi 
2400864d7e72SHidetoshi Shimokawa 	device_printf(fc->dev, "Initiate bus reset\n");
24013c60ba66SKatsushi Kobayashi 	sc = (struct fwohci_softc *)fc;
2402ac9f6692SHidetoshi Shimokawa 
2403ac9f6692SHidetoshi Shimokawa 	/*
2404ac9f6692SHidetoshi Shimokawa 	 * Set root hold-off bit so that non cyclemaster capable node
2405ac9f6692SHidetoshi Shimokawa 	 * shouldn't became the root node.
2406ac9f6692SHidetoshi Shimokawa 	 */
24073c60ba66SKatsushi Kobayashi #if 1
24083c60ba66SKatsushi Kobayashi 	fun = fwphy_rddata(sc, FW_PHY_IBR_REG);
24094ed65ce9SHidetoshi Shimokawa 	fun |= FW_PHY_IBR | FW_PHY_RHB;
24103c60ba66SKatsushi Kobayashi 	fun = fwphy_wrdata(sc, FW_PHY_IBR_REG, fun);
24114ed65ce9SHidetoshi Shimokawa #else	/* Short bus reset */
24123c60ba66SKatsushi Kobayashi 	fun = fwphy_rddata(sc, FW_PHY_ISBR_REG);
24134ed65ce9SHidetoshi Shimokawa 	fun |= FW_PHY_ISBR | FW_PHY_RHB;
24143c60ba66SKatsushi Kobayashi 	fun = fwphy_wrdata(sc, FW_PHY_ISBR_REG, fun);
24153c60ba66SKatsushi Kobayashi #endif
24163c60ba66SKatsushi Kobayashi }
2417c572b810SHidetoshi Shimokawa 
2418c572b810SHidetoshi Shimokawa void
2419c572b810SHidetoshi Shimokawa fwohci_txbufdb(struct fwohci_softc *sc, int dmach, struct fw_bulkxfer *bulkxfer)
24203c60ba66SKatsushi Kobayashi {
24213c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr, *fdb_tr;
24223c60ba66SKatsushi Kobayashi 	struct fwohci_dbch *dbch;
242353f1eb86SHidetoshi Shimokawa 	volatile struct fwohcidb *db;
24243c60ba66SKatsushi Kobayashi 	struct fw_pkt *fp;
24253c60ba66SKatsushi Kobayashi 	volatile struct fwohci_txpkthdr *ohcifp;
24263c60ba66SKatsushi Kobayashi 	unsigned short chtag;
24273c60ba66SKatsushi Kobayashi 	int idb;
24283c60ba66SKatsushi Kobayashi 
24293c60ba66SKatsushi Kobayashi 	dbch = &sc->it[dmach];
24303c60ba66SKatsushi Kobayashi 	chtag = sc->it[dmach].xferq.flag & 0xff;
24313c60ba66SKatsushi Kobayashi 
24323c60ba66SKatsushi Kobayashi 	db_tr = (struct fwohcidb_tr *)(bulkxfer->start);
24333c60ba66SKatsushi Kobayashi 	fdb_tr = (struct fwohcidb_tr *)(bulkxfer->end);
24343c60ba66SKatsushi Kobayashi /*
243577ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %08x %08x\n", bulkxfer, db_tr->bus_addr, fdb_tr->bus_addr);
24363c60ba66SKatsushi Kobayashi */
243777ee030bSHidetoshi Shimokawa 	for (idb = 0; idb < dbch->xferq.bnpacket; idb ++) {
243853f1eb86SHidetoshi Shimokawa 		db = db_tr->db;
24393c60ba66SKatsushi Kobayashi 		fp = (struct fw_pkt *)db_tr->buf;
244053f1eb86SHidetoshi Shimokawa 		ohcifp = (volatile struct fwohci_txpkthdr *) db[1].db.immed;
244177ee030bSHidetoshi Shimokawa 		ohcifp->mode.ld[0] = fp->mode.ld[0];
244277ee030bSHidetoshi Shimokawa 		ohcifp->mode.stream.len = fp->mode.stream.len;
24433c60ba66SKatsushi Kobayashi 		ohcifp->mode.stream.chtag = chtag;
24443c60ba66SKatsushi Kobayashi 		ohcifp->mode.stream.tcode = 0xa;
24455a7ba74dSHidetoshi Shimokawa 		ohcifp->mode.stream.spd = 0;
244677ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
244777ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[1].db.immed[0], db[1].db.immed[0]);
244877ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[1].db.immed[1], db[1].db.immed[1]);
244977ee030bSHidetoshi Shimokawa #endif
24503c60ba66SKatsushi Kobayashi 
245177ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_CLEAR(db[2].db.desc.cmd, OHCI_COUNT_MASK);
245277ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_SET(db[2].db.desc.cmd, fp->mode.stream.len);
245377ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[2].db.desc.res, 0);
245453f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */
245577ee030bSHidetoshi Shimokawa 		db[2].db.desc.cmd = OHCI_OUTPUT_LAST
24563c60ba66SKatsushi Kobayashi 			| OHCI_UPDATE
245753f1eb86SHidetoshi Shimokawa 			| OHCI_BRANCH_ALWAYS;
245853f1eb86SHidetoshi Shimokawa 		db[0].db.desc.depend =
245953f1eb86SHidetoshi Shimokawa 			= db[dbch->ndesc - 1].db.desc.depend
246077ee030bSHidetoshi Shimokawa 			= STAILQ_NEXT(db_tr, link)->bus_addr | dbch->ndesc;
246153f1eb86SHidetoshi Shimokawa #else
246277ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc);
246377ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_SET(db[dbch->ndesc - 1].db.desc.depend, dbch->ndesc);
246453f1eb86SHidetoshi Shimokawa #endif
24653c60ba66SKatsushi Kobayashi 		bulkxfer->end = (caddr_t)db_tr;
24663c60ba66SKatsushi Kobayashi 		db_tr = STAILQ_NEXT(db_tr, link);
24673c60ba66SKatsushi Kobayashi 	}
246853f1eb86SHidetoshi Shimokawa 	db = ((struct fwohcidb_tr *)bulkxfer->end)->db;
246977ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_CLEAR(db[0].db.desc.depend, 0xf);
247077ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_CLEAR(db[dbch->ndesc - 1].db.desc.depend, 0xf);
247153f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */
247253f1eb86SHidetoshi Shimokawa 	db[dbch->ndesc - 1].db.desc.control |= OHCI_INTERRUPT_ALWAYS;
24734ed65ce9SHidetoshi Shimokawa 	/* OHCI 1.1 and above */
247453f1eb86SHidetoshi Shimokawa 	db[0].db.desc.control |= OHCI_INTERRUPT_ALWAYS;
247553f1eb86SHidetoshi Shimokawa #endif
247653f1eb86SHidetoshi Shimokawa /*
24773c60ba66SKatsushi Kobayashi 	db_tr = (struct fwohcidb_tr *)bulkxfer->start;
24783c60ba66SKatsushi Kobayashi 	fdb_tr = (struct fwohcidb_tr *)bulkxfer->end;
247977ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %3d %08x %08x\n", bulkxfer, bulkxfer->npacket, db_tr->bus_addr, fdb_tr->bus_addr);
24803c60ba66SKatsushi Kobayashi */
24813c60ba66SKatsushi Kobayashi 	return;
24823c60ba66SKatsushi Kobayashi }
2483c572b810SHidetoshi Shimokawa 
2484c572b810SHidetoshi Shimokawa static int
248577ee030bSHidetoshi Shimokawa fwohci_add_tx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr,
248677ee030bSHidetoshi Shimokawa 								int poffset)
24873c60ba66SKatsushi Kobayashi {
24883c60ba66SKatsushi Kobayashi 	volatile struct fwohcidb *db = db_tr->db;
248977ee030bSHidetoshi Shimokawa 	struct fw_xferq *it;
24903c60ba66SKatsushi Kobayashi 	int err = 0;
249177ee030bSHidetoshi Shimokawa 
249277ee030bSHidetoshi Shimokawa 	it = &dbch->xferq;
249377ee030bSHidetoshi Shimokawa 	if(it->buf == 0){
24943c60ba66SKatsushi Kobayashi 		err = EINVAL;
24953c60ba66SKatsushi Kobayashi 		return err;
24963c60ba66SKatsushi Kobayashi 	}
249777ee030bSHidetoshi Shimokawa 	db_tr->buf = fwdma_v_addr(it->buf, poffset);
24983c60ba66SKatsushi Kobayashi 	db_tr->dbcnt = 3;
24993c60ba66SKatsushi Kobayashi 
250077ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db[0].db.desc.cmd,
250177ee030bSHidetoshi Shimokawa 		OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | 8);
250277ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db[2].db.desc.addr,
250377ee030bSHidetoshi Shimokawa 	fwdma_bus_addr(it->buf, poffset) + sizeof(u_int32_t));
250477ee030bSHidetoshi Shimokawa 
250577ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db[2].db.desc.cmd,
250677ee030bSHidetoshi Shimokawa 		OHCI_OUTPUT_LAST | OHCI_UPDATE | OHCI_BRANCH_ALWAYS);
250753f1eb86SHidetoshi Shimokawa #if 1
250877ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db[0].db.desc.res, 0);
250977ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db[2].db.desc.res, 0);
251053f1eb86SHidetoshi Shimokawa #endif
251177ee030bSHidetoshi Shimokawa 	return 0;
25123c60ba66SKatsushi Kobayashi }
2513c572b810SHidetoshi Shimokawa 
2514c572b810SHidetoshi Shimokawa int
251577ee030bSHidetoshi Shimokawa fwohci_add_rx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr,
251677ee030bSHidetoshi Shimokawa 		int poffset, struct fwdma_alloc *dummy_dma)
25173c60ba66SKatsushi Kobayashi {
25183c60ba66SKatsushi Kobayashi 	volatile struct fwohcidb *db = db_tr->db;
251977ee030bSHidetoshi Shimokawa 	struct fw_xferq *ir;
252077ee030bSHidetoshi Shimokawa 	int i, ldesc;
252177ee030bSHidetoshi Shimokawa 	bus_addr_t dbuf[2];
25223c60ba66SKatsushi Kobayashi 	int dsiz[2];
25233c60ba66SKatsushi Kobayashi 
252477ee030bSHidetoshi Shimokawa 	ir = &dbch->xferq;
252577ee030bSHidetoshi Shimokawa 	if (ir->buf == NULL && (dbch->xferq.flag & FWXFERQ_EXTBUF) == 0) {
252677ee030bSHidetoshi Shimokawa 		db_tr->buf = fwdma_malloc_size(dbch->dmat, &db_tr->dma_map,
252777ee030bSHidetoshi Shimokawa 			ir->psize, &dbuf[0], BUS_DMA_NOWAIT);
252877ee030bSHidetoshi Shimokawa 		if (db_tr->buf == NULL)
252977ee030bSHidetoshi Shimokawa 			return(ENOMEM);
25303c60ba66SKatsushi Kobayashi 		db_tr->dbcnt = 1;
253177ee030bSHidetoshi Shimokawa 		dsiz[0] = ir->psize;
253277ee030bSHidetoshi Shimokawa 		bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
253377ee030bSHidetoshi Shimokawa 			BUS_DMASYNC_PREREAD);
25343c60ba66SKatsushi Kobayashi 	} else {
253577ee030bSHidetoshi Shimokawa 		db_tr->dbcnt = 0;
253677ee030bSHidetoshi Shimokawa 		if (dummy_dma != NULL) {
253777ee030bSHidetoshi Shimokawa 			dsiz[db_tr->dbcnt] = sizeof(u_int32_t);
253877ee030bSHidetoshi Shimokawa 			dbuf[db_tr->dbcnt++] = dummy_dma->bus_addr;
253977ee030bSHidetoshi Shimokawa 		}
254077ee030bSHidetoshi Shimokawa 		dsiz[db_tr->dbcnt] = ir->psize;
254177ee030bSHidetoshi Shimokawa 		if (ir->buf != NULL) {
254277ee030bSHidetoshi Shimokawa 			db_tr->buf = fwdma_v_addr(ir->buf, poffset);
254377ee030bSHidetoshi Shimokawa 			dbuf[db_tr->dbcnt] = fwdma_bus_addr( ir->buf, poffset);
254477ee030bSHidetoshi Shimokawa 		}
254577ee030bSHidetoshi Shimokawa 		db_tr->dbcnt++;
25463c60ba66SKatsushi Kobayashi 	}
25473c60ba66SKatsushi Kobayashi 	for(i = 0 ; i < db_tr->dbcnt ; i++){
254877ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[i].db.desc.addr, dbuf[i]);
254977ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[i].db.desc.cmd, OHCI_INPUT_MORE | dsiz[i]);
255077ee030bSHidetoshi Shimokawa 		if (ir->flag & FWXFERQ_STREAM) {
255177ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db[i].db.desc.cmd, OHCI_UPDATE);
25523c60ba66SKatsushi Kobayashi 		}
255377ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[i].db.desc.res, dsiz[i]);
25543c60ba66SKatsushi Kobayashi 	}
255577ee030bSHidetoshi Shimokawa 	ldesc = db_tr->dbcnt - 1;
255677ee030bSHidetoshi Shimokawa 	if (ir->flag & FWXFERQ_STREAM) {
255777ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_INPUT_LAST);
25583c60ba66SKatsushi Kobayashi 	}
255977ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_BRANCH_ALWAYS);
256077ee030bSHidetoshi Shimokawa 	return 0;
25613c60ba66SKatsushi Kobayashi }
2562c572b810SHidetoshi Shimokawa 
256377ee030bSHidetoshi Shimokawa 
256477ee030bSHidetoshi Shimokawa static int
256577ee030bSHidetoshi Shimokawa fwohci_arcv_swap(struct fw_pkt *fp, int len)
25663c60ba66SKatsushi Kobayashi {
256777ee030bSHidetoshi Shimokawa 	struct fw_pkt *fp0;
256877ee030bSHidetoshi Shimokawa 	u_int32_t ld0;
256977ee030bSHidetoshi Shimokawa 	int slen;
257077ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
257177ee030bSHidetoshi Shimokawa 	int i;
257277ee030bSHidetoshi Shimokawa #endif
25733c60ba66SKatsushi Kobayashi 
257477ee030bSHidetoshi Shimokawa 	ld0 = FWOHCI_DMA_READ(fp->mode.ld[0]);
257577ee030bSHidetoshi Shimokawa #if 0
257677ee030bSHidetoshi Shimokawa 	printf("ld0: x%08x\n", ld0);
257777ee030bSHidetoshi Shimokawa #endif
257877ee030bSHidetoshi Shimokawa 	fp0 = (struct fw_pkt *)&ld0;
257977ee030bSHidetoshi Shimokawa 	switch (fp0->mode.common.tcode) {
258077ee030bSHidetoshi Shimokawa 	case FWTCODE_RREQQ:
258177ee030bSHidetoshi Shimokawa 	case FWTCODE_WRES:
258277ee030bSHidetoshi Shimokawa 	case FWTCODE_WREQQ:
258377ee030bSHidetoshi Shimokawa 	case FWTCODE_RRESQ:
258477ee030bSHidetoshi Shimokawa 	case FWOHCITCODE_PHY:
258577ee030bSHidetoshi Shimokawa 		slen = 12;
25863c60ba66SKatsushi Kobayashi 		break;
258777ee030bSHidetoshi Shimokawa 	case FWTCODE_RREQB:
258877ee030bSHidetoshi Shimokawa 	case FWTCODE_WREQB:
258977ee030bSHidetoshi Shimokawa 	case FWTCODE_LREQ:
259077ee030bSHidetoshi Shimokawa 	case FWTCODE_RRESB:
259177ee030bSHidetoshi Shimokawa 	case FWTCODE_LRES:
259277ee030bSHidetoshi Shimokawa 		slen = 16;
25933c60ba66SKatsushi Kobayashi 		break;
25943c60ba66SKatsushi Kobayashi 	default:
259577ee030bSHidetoshi Shimokawa 		printf("Unknown tcode %d\n", fp0->mode.common.tcode);
259677ee030bSHidetoshi Shimokawa 		return(0);
25973c60ba66SKatsushi Kobayashi 	}
259877ee030bSHidetoshi Shimokawa 	if (slen > len) {
259977ee030bSHidetoshi Shimokawa 		if (firewire_debug)
260077ee030bSHidetoshi Shimokawa 			printf("splitted header\n");
260177ee030bSHidetoshi Shimokawa 		return(-slen);
26023c60ba66SKatsushi Kobayashi 	}
260377ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
260477ee030bSHidetoshi Shimokawa 	for(i = 0; i < slen/4; i ++)
260577ee030bSHidetoshi Shimokawa 		fp->mode.ld[i] = FWOHCI_DMA_READ(fp->mode.ld[i]);
260677ee030bSHidetoshi Shimokawa #endif
260777ee030bSHidetoshi Shimokawa 	return(slen);
26083c60ba66SKatsushi Kobayashi }
26093c60ba66SKatsushi Kobayashi 
261077ee030bSHidetoshi Shimokawa #define PLEN(x)	roundup2(x, sizeof(u_int32_t))
26113c60ba66SKatsushi Kobayashi static int
261277ee030bSHidetoshi Shimokawa fwohci_get_plen(struct fwohci_softc *sc, struct fwohci_dbch *dbch, struct fw_pkt *fp)
26133c60ba66SKatsushi Kobayashi {
261477ee030bSHidetoshi Shimokawa 	int r;
26153c60ba66SKatsushi Kobayashi 
26163c60ba66SKatsushi Kobayashi 	switch(fp->mode.common.tcode){
26173c60ba66SKatsushi Kobayashi 	case FWTCODE_RREQQ:
2618627d85fbSHidetoshi Shimokawa 		r = sizeof(fp->mode.rreqq) + sizeof(u_int32_t);
2619627d85fbSHidetoshi Shimokawa 		break;
26203c60ba66SKatsushi Kobayashi 	case FWTCODE_WRES:
2621627d85fbSHidetoshi Shimokawa 		r = sizeof(fp->mode.wres) + sizeof(u_int32_t);
2622627d85fbSHidetoshi Shimokawa 		break;
26233c60ba66SKatsushi Kobayashi 	case FWTCODE_WREQQ:
2624627d85fbSHidetoshi Shimokawa 		r = sizeof(fp->mode.wreqq) + sizeof(u_int32_t);
2625627d85fbSHidetoshi Shimokawa 		break;
26263c60ba66SKatsushi Kobayashi 	case FWTCODE_RREQB:
2627627d85fbSHidetoshi Shimokawa 		r = sizeof(fp->mode.rreqb) + sizeof(u_int32_t);
2628627d85fbSHidetoshi Shimokawa 		break;
26293c60ba66SKatsushi Kobayashi 	case FWTCODE_RRESQ:
2630627d85fbSHidetoshi Shimokawa 		r = sizeof(fp->mode.rresq) + sizeof(u_int32_t);
2631627d85fbSHidetoshi Shimokawa 		break;
26323c60ba66SKatsushi Kobayashi 	case FWTCODE_WREQB:
2633627d85fbSHidetoshi Shimokawa 		r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.wreqb.len)
26343c60ba66SKatsushi Kobayashi 						+ sizeof(u_int32_t);
2635627d85fbSHidetoshi Shimokawa 		break;
26363c60ba66SKatsushi Kobayashi 	case FWTCODE_LREQ:
2637627d85fbSHidetoshi Shimokawa 		r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.lreq.len)
26383c60ba66SKatsushi Kobayashi 						+ sizeof(u_int32_t);
2639627d85fbSHidetoshi Shimokawa 		break;
26403c60ba66SKatsushi Kobayashi 	case FWTCODE_RRESB:
2641627d85fbSHidetoshi Shimokawa 		r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.rresb.len)
26423c60ba66SKatsushi Kobayashi 						+ sizeof(u_int32_t);
2643627d85fbSHidetoshi Shimokawa 		break;
26443c60ba66SKatsushi Kobayashi 	case FWTCODE_LRES:
2645627d85fbSHidetoshi Shimokawa 		r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.lres.len)
26463c60ba66SKatsushi Kobayashi 						+ sizeof(u_int32_t);
2647627d85fbSHidetoshi Shimokawa 		break;
26483c60ba66SKatsushi Kobayashi 	case FWOHCITCODE_PHY:
2649627d85fbSHidetoshi Shimokawa 		r = 16;
2650627d85fbSHidetoshi Shimokawa 		break;
2651627d85fbSHidetoshi Shimokawa 	default:
2652627d85fbSHidetoshi Shimokawa 		device_printf(sc->fc.dev, "Unknown tcode %d\n",
2653627d85fbSHidetoshi Shimokawa 						fp->mode.common.tcode);
2654627d85fbSHidetoshi Shimokawa 		r = 0;
26553c60ba66SKatsushi Kobayashi 	}
2656627d85fbSHidetoshi Shimokawa 	if (r > dbch->xferq.psize) {
2657627d85fbSHidetoshi Shimokawa 		device_printf(sc->fc.dev, "Invalid packet length %d\n", r);
2658627d85fbSHidetoshi Shimokawa 		/* panic ? */
2659627d85fbSHidetoshi Shimokawa 	}
2660627d85fbSHidetoshi Shimokawa 	return r;
26613c60ba66SKatsushi Kobayashi }
26623c60ba66SKatsushi Kobayashi 
2663c572b810SHidetoshi Shimokawa static void
266477ee030bSHidetoshi Shimokawa fwohci_arcv_free_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr)
266577ee030bSHidetoshi Shimokawa {
266677ee030bSHidetoshi Shimokawa 	volatile struct fwohcidb *db = &db_tr->db[0];
266777ee030bSHidetoshi Shimokawa 
266877ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_CLEAR(db->db.desc.depend, 0xf);
266977ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db->db.desc.res, dbch->xferq.psize);
267077ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_SET(dbch->bottom->db[0].db.desc.depend, 1);
267177ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
267277ee030bSHidetoshi Shimokawa 	dbch->bottom = db_tr;
267377ee030bSHidetoshi Shimokawa }
267477ee030bSHidetoshi Shimokawa 
267577ee030bSHidetoshi Shimokawa static void
2676c572b810SHidetoshi Shimokawa fwohci_arcv(struct fwohci_softc *sc, struct fwohci_dbch *dbch, int count)
26773c60ba66SKatsushi Kobayashi {
26783c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
267977ee030bSHidetoshi Shimokawa 	struct iovec vec[2];
268077ee030bSHidetoshi Shimokawa 	struct fw_pkt pktbuf;
268177ee030bSHidetoshi Shimokawa 	int nvec;
26823c60ba66SKatsushi Kobayashi 	struct fw_pkt *fp;
26833c60ba66SKatsushi Kobayashi 	u_int8_t *ld;
268477ee030bSHidetoshi Shimokawa 	u_int32_t stat, off, status;
26853c60ba66SKatsushi Kobayashi 	u_int spd;
268677ee030bSHidetoshi Shimokawa 	int len, plen, hlen, pcnt, offset;
26873c60ba66SKatsushi Kobayashi 	int s;
26883c60ba66SKatsushi Kobayashi 	caddr_t buf;
26893c60ba66SKatsushi Kobayashi 	int resCount;
26903c60ba66SKatsushi Kobayashi 
26913c60ba66SKatsushi Kobayashi 	if(&sc->arrq == dbch){
26923c60ba66SKatsushi Kobayashi 		off = OHCI_ARQOFF;
26933c60ba66SKatsushi Kobayashi 	}else if(&sc->arrs == dbch){
26943c60ba66SKatsushi Kobayashi 		off = OHCI_ARSOFF;
26953c60ba66SKatsushi Kobayashi 	}else{
26963c60ba66SKatsushi Kobayashi 		return;
26973c60ba66SKatsushi Kobayashi 	}
26983c60ba66SKatsushi Kobayashi 
26993c60ba66SKatsushi Kobayashi 	s = splfw();
27003c60ba66SKatsushi Kobayashi 	db_tr = dbch->top;
27013c60ba66SKatsushi Kobayashi 	pcnt = 0;
27023c60ba66SKatsushi Kobayashi 	/* XXX we cannot handle a packet which lies in more than two buf */
270377ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD);
270477ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE);
270577ee030bSHidetoshi Shimokawa 	status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) >> OHCI_STATUS_SHIFT;
270677ee030bSHidetoshi Shimokawa 	resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) & OHCI_COUNT_MASK;
270777ee030bSHidetoshi Shimokawa #if 0
270877ee030bSHidetoshi Shimokawa 	printf("status 0x%04x, resCount 0x%04x\n", status, resCount);
270977ee030bSHidetoshi Shimokawa #endif
271077ee030bSHidetoshi Shimokawa 	while (status & OHCI_CNTL_DMA_ACTIVE) {
271177ee030bSHidetoshi Shimokawa 		len = dbch->xferq.psize - resCount;
271277ee030bSHidetoshi Shimokawa 		ld = (u_int8_t *)db_tr->buf;
271377ee030bSHidetoshi Shimokawa 		if (dbch->pdb_tr == NULL) {
271477ee030bSHidetoshi Shimokawa 			len -= dbch->buf_offset;
271577ee030bSHidetoshi Shimokawa 			ld += dbch->buf_offset;
271677ee030bSHidetoshi Shimokawa 		}
271777ee030bSHidetoshi Shimokawa 		if (len > 0)
271877ee030bSHidetoshi Shimokawa 			bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
271977ee030bSHidetoshi Shimokawa 					BUS_DMASYNC_POSTREAD);
27203c60ba66SKatsushi Kobayashi 		while (len > 0 ) {
2721783058faSHidetoshi Shimokawa 			if (count >= 0 && count-- == 0)
2722783058faSHidetoshi Shimokawa 				goto out;
272377ee030bSHidetoshi Shimokawa 			if(dbch->pdb_tr != NULL){
272477ee030bSHidetoshi Shimokawa 				/* we have a fragment in previous buffer */
272577ee030bSHidetoshi Shimokawa 				int rlen;
27263c60ba66SKatsushi Kobayashi 
272777ee030bSHidetoshi Shimokawa 				offset = dbch->buf_offset;
272877ee030bSHidetoshi Shimokawa 				if (offset < 0)
272977ee030bSHidetoshi Shimokawa 					offset = - offset;
273077ee030bSHidetoshi Shimokawa 				buf = dbch->pdb_tr->buf + offset;
273177ee030bSHidetoshi Shimokawa 				rlen = dbch->xferq.psize - offset;
273277ee030bSHidetoshi Shimokawa 				if (firewire_debug)
273377ee030bSHidetoshi Shimokawa 					printf("rlen=%d, offset=%d\n",
273477ee030bSHidetoshi Shimokawa 						rlen, dbch->buf_offset);
273577ee030bSHidetoshi Shimokawa 				if (dbch->buf_offset < 0) {
273677ee030bSHidetoshi Shimokawa 					/* splitted in header, pull up */
273777ee030bSHidetoshi Shimokawa 					char *p;
273877ee030bSHidetoshi Shimokawa 
273977ee030bSHidetoshi Shimokawa 					p = (char *)&pktbuf;
274077ee030bSHidetoshi Shimokawa 					bcopy(buf, p, rlen);
274177ee030bSHidetoshi Shimokawa 					p += rlen;
274277ee030bSHidetoshi Shimokawa 					/* this must be too long but harmless */
274377ee030bSHidetoshi Shimokawa 					rlen = sizeof(pktbuf) - rlen;
274477ee030bSHidetoshi Shimokawa 					if (rlen < 0)
274577ee030bSHidetoshi Shimokawa 						printf("why rlen < 0\n");
274677ee030bSHidetoshi Shimokawa 					bcopy(db_tr->buf, p, rlen);
27473c60ba66SKatsushi Kobayashi 					ld += rlen;
27483c60ba66SKatsushi Kobayashi 					len -= rlen;
274977ee030bSHidetoshi Shimokawa 					hlen = fwohci_arcv_swap(&pktbuf, sizeof(pktbuf));
275077ee030bSHidetoshi Shimokawa 					if (hlen < 0) {
275177ee030bSHidetoshi Shimokawa 						printf("hlen < 0 shouldn't happen");
27523c60ba66SKatsushi Kobayashi 					}
275377ee030bSHidetoshi Shimokawa 					offset = sizeof(pktbuf);
275477ee030bSHidetoshi Shimokawa 					vec[0].iov_base = (char *)&pktbuf;
275577ee030bSHidetoshi Shimokawa 					vec[0].iov_len = offset;
27563c60ba66SKatsushi Kobayashi 				} else {
275777ee030bSHidetoshi Shimokawa 					/* splitted in payload */
275877ee030bSHidetoshi Shimokawa 					offset = rlen;
275977ee030bSHidetoshi Shimokawa 					vec[0].iov_base = buf;
276077ee030bSHidetoshi Shimokawa 					vec[0].iov_len = rlen;
276177ee030bSHidetoshi Shimokawa 				}
276277ee030bSHidetoshi Shimokawa 				fp=(struct fw_pkt *)vec[0].iov_base;
276377ee030bSHidetoshi Shimokawa 				nvec = 1;
276477ee030bSHidetoshi Shimokawa 			} else {
276577ee030bSHidetoshi Shimokawa 				/* no fragment in previous buffer */
27663c60ba66SKatsushi Kobayashi 				fp=(struct fw_pkt *)ld;
276777ee030bSHidetoshi Shimokawa 				hlen = fwohci_arcv_swap(fp, len);
276877ee030bSHidetoshi Shimokawa 				if (hlen == 0)
276977ee030bSHidetoshi Shimokawa 					/* XXX need reset */
277077ee030bSHidetoshi Shimokawa 					goto out;
277177ee030bSHidetoshi Shimokawa 				if (hlen < 0) {
277277ee030bSHidetoshi Shimokawa 					dbch->pdb_tr = db_tr;
277377ee030bSHidetoshi Shimokawa 					dbch->buf_offset = - dbch->buf_offset;
277477ee030bSHidetoshi Shimokawa 					/* sanity check */
277577ee030bSHidetoshi Shimokawa 					if (resCount != 0)
277677ee030bSHidetoshi Shimokawa 						printf("resCount != 0 !?\n");
27773c60ba66SKatsushi Kobayashi 					goto out;
27783c60ba66SKatsushi Kobayashi 				}
277977ee030bSHidetoshi Shimokawa 				offset = 0;
278077ee030bSHidetoshi Shimokawa 				nvec = 0;
27813c60ba66SKatsushi Kobayashi 			}
278277ee030bSHidetoshi Shimokawa 			plen = fwohci_get_plen(sc, dbch, fp) - offset;
27833c60ba66SKatsushi Kobayashi 			if (plen < 0) {
278477ee030bSHidetoshi Shimokawa 				/* minimum header size + trailer
278577ee030bSHidetoshi Shimokawa 				= sizeof(fw_pkt) so this shouldn't happens */
278677ee030bSHidetoshi Shimokawa 				printf("plen is negative! offset=%d\n", offset);
278777ee030bSHidetoshi Shimokawa 				goto out;
27883c60ba66SKatsushi Kobayashi 			}
278977ee030bSHidetoshi Shimokawa 			if (plen > 0) {
279077ee030bSHidetoshi Shimokawa 				len -= plen;
279177ee030bSHidetoshi Shimokawa 				if (len < 0) {
279277ee030bSHidetoshi Shimokawa 					dbch->pdb_tr = db_tr;
279377ee030bSHidetoshi Shimokawa 					if (firewire_debug)
279477ee030bSHidetoshi Shimokawa 						printf("splitted payload\n");
279577ee030bSHidetoshi Shimokawa 					/* sanity check */
279677ee030bSHidetoshi Shimokawa 					if (resCount != 0)
279777ee030bSHidetoshi Shimokawa 						printf("resCount != 0 !?\n");
279877ee030bSHidetoshi Shimokawa 					goto out;
27993c60ba66SKatsushi Kobayashi 				}
280077ee030bSHidetoshi Shimokawa 				vec[nvec].iov_base = ld;
280177ee030bSHidetoshi Shimokawa 				vec[nvec].iov_len = plen;
280277ee030bSHidetoshi Shimokawa 				nvec ++;
28033c60ba66SKatsushi Kobayashi 				ld += plen;
28043c60ba66SKatsushi Kobayashi 			}
280577ee030bSHidetoshi Shimokawa 			dbch->buf_offset = ld - (u_int8_t *)db_tr->buf;
280677ee030bSHidetoshi Shimokawa 			if (nvec == 0)
280777ee030bSHidetoshi Shimokawa 				printf("nvec == 0\n");
280877ee030bSHidetoshi Shimokawa 
28093c60ba66SKatsushi Kobayashi /* DMA result-code will be written at the tail of packet */
281077ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
281177ee030bSHidetoshi Shimokawa 			stat = FWOHCI_DMA_READ(((struct fwohci_trailer *)(ld - sizeof(struct fwohci_trailer)))->stat) >> 16;
281277ee030bSHidetoshi Shimokawa #else
28133c60ba66SKatsushi Kobayashi 			stat = ((struct fwohci_trailer *)(ld - sizeof(struct fwohci_trailer)))->stat;
281477ee030bSHidetoshi Shimokawa #endif
281577ee030bSHidetoshi Shimokawa #if 0
281677ee030bSHidetoshi Shimokawa 			printf("plen: %d, stat %x\n", plen ,stat);
281777ee030bSHidetoshi Shimokawa #endif
28183c60ba66SKatsushi Kobayashi 			spd = (stat >> 5) & 0x3;
28193c60ba66SKatsushi Kobayashi 			stat &= 0x1f;
28203c60ba66SKatsushi Kobayashi 			switch(stat){
28213c60ba66SKatsushi Kobayashi 			case FWOHCIEV_ACKPEND:
2822864d7e72SHidetoshi Shimokawa #if 0
282373aa55baSHidetoshi Shimokawa 				printf("fwohci_arcv: ack pending tcode=0x%x..\n", fp->mode.common.tcode);
28243c60ba66SKatsushi Kobayashi #endif
28253c60ba66SKatsushi Kobayashi 				/* fall through */
28263c60ba66SKatsushi Kobayashi 			case FWOHCIEV_ACKCOMPL:
282777ee030bSHidetoshi Shimokawa 				if ((vec[nvec-1].iov_len -=
282877ee030bSHidetoshi Shimokawa 					sizeof(struct fwohci_trailer)) == 0)
282977ee030bSHidetoshi Shimokawa 					nvec--;
283077ee030bSHidetoshi Shimokawa 				fw_rcv(&sc->fc, vec, nvec, 0, spd);
28313c60ba66SKatsushi Kobayashi 					break;
28323c60ba66SKatsushi Kobayashi 			case FWOHCIEV_BUSRST:
28333c60ba66SKatsushi Kobayashi 				if (sc->fc.status != FWBUSRESET)
28343c60ba66SKatsushi Kobayashi 					printf("got BUSRST packet!?\n");
28353c60ba66SKatsushi Kobayashi 				break;
28363c60ba66SKatsushi Kobayashi 			default:
28373c60ba66SKatsushi Kobayashi 				device_printf(sc->fc.dev, "Async DMA Receive error err = %02x %s\n", stat, fwohcicode[stat]);
28383c60ba66SKatsushi Kobayashi #if 0 /* XXX */
28393c60ba66SKatsushi Kobayashi 				goto out;
28403c60ba66SKatsushi Kobayashi #endif
28413c60ba66SKatsushi Kobayashi 				break;
28423c60ba66SKatsushi Kobayashi 			}
28433c60ba66SKatsushi Kobayashi 			pcnt ++;
284477ee030bSHidetoshi Shimokawa 			if (dbch->pdb_tr != NULL) {
284577ee030bSHidetoshi Shimokawa 				fwohci_arcv_free_buf(dbch, dbch->pdb_tr);
284677ee030bSHidetoshi Shimokawa 				dbch->pdb_tr = NULL;
284777ee030bSHidetoshi Shimokawa 			}
284877ee030bSHidetoshi Shimokawa 
284977ee030bSHidetoshi Shimokawa 		}
28503c60ba66SKatsushi Kobayashi out:
28513c60ba66SKatsushi Kobayashi 		if (resCount == 0) {
28523c60ba66SKatsushi Kobayashi 			/* done on this buffer */
285377ee030bSHidetoshi Shimokawa 			if (dbch->pdb_tr == NULL) {
285477ee030bSHidetoshi Shimokawa 				fwohci_arcv_free_buf(dbch, db_tr);
28553c60ba66SKatsushi Kobayashi 				dbch->buf_offset = 0;
285677ee030bSHidetoshi Shimokawa 			} else
285777ee030bSHidetoshi Shimokawa 				if (dbch->pdb_tr != db_tr)
285877ee030bSHidetoshi Shimokawa 					printf("pdb_tr != db_tr\n");
285977ee030bSHidetoshi Shimokawa 			db_tr = STAILQ_NEXT(db_tr, link);
286077ee030bSHidetoshi Shimokawa 			status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res)
286177ee030bSHidetoshi Shimokawa 						>> OHCI_STATUS_SHIFT;
286277ee030bSHidetoshi Shimokawa 			resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res)
286377ee030bSHidetoshi Shimokawa 						& OHCI_COUNT_MASK;
286477ee030bSHidetoshi Shimokawa 			/* XXX check buffer overrun */
286577ee030bSHidetoshi Shimokawa 			dbch->top = db_tr;
28663c60ba66SKatsushi Kobayashi 		} else {
28673c60ba66SKatsushi Kobayashi 			dbch->buf_offset = dbch->xferq.psize - resCount;
28683c60ba66SKatsushi Kobayashi 			break;
28693c60ba66SKatsushi Kobayashi 		}
28703c60ba66SKatsushi Kobayashi 		/* XXX make sure DMA is not dead */
28713c60ba66SKatsushi Kobayashi 	}
28723c60ba66SKatsushi Kobayashi #if 0
28733c60ba66SKatsushi Kobayashi 	if (pcnt < 1)
28743c60ba66SKatsushi Kobayashi 		printf("fwohci_arcv: no packets\n");
28753c60ba66SKatsushi Kobayashi #endif
28763c60ba66SKatsushi Kobayashi 	splx(s);
28773c60ba66SKatsushi Kobayashi }
2878