xref: /freebsd/sys/dev/firewire/fwohci.c (revision 4c790222f6af8f9fa2768f50e2321ae51751dda1)
13c60ba66SKatsushi Kobayashi /*
277ee030bSHidetoshi Shimokawa  * Copyright (c) 2003 Hidetoshi Shimokawa
33c60ba66SKatsushi Kobayashi  * Copyright (c) 1998-2002 Katsushi Kobayashi and Hidetoshi Shimokawa
43c60ba66SKatsushi Kobayashi  * All rights reserved.
53c60ba66SKatsushi Kobayashi  *
63c60ba66SKatsushi Kobayashi  * Redistribution and use in source and binary forms, with or without
73c60ba66SKatsushi Kobayashi  * modification, are permitted provided that the following conditions
83c60ba66SKatsushi Kobayashi  * are met:
93c60ba66SKatsushi Kobayashi  * 1. Redistributions of source code must retain the above copyright
103c60ba66SKatsushi Kobayashi  *    notice, this list of conditions and the following disclaimer.
113c60ba66SKatsushi Kobayashi  * 2. Redistributions in binary form must reproduce the above copyright
123c60ba66SKatsushi Kobayashi  *    notice, this list of conditions and the following disclaimer in the
133c60ba66SKatsushi Kobayashi  *    documentation and/or other materials provided with the distribution.
143c60ba66SKatsushi Kobayashi  * 3. All advertising materials mentioning features or use of this software
153c60ba66SKatsushi Kobayashi  *    must display the acknowledgement as bellow:
163c60ba66SKatsushi Kobayashi  *
178da326fdSHidetoshi Shimokawa  *    This product includes software developed by K. Kobayashi and H. Shimokawa
183c60ba66SKatsushi Kobayashi  *
193c60ba66SKatsushi Kobayashi  * 4. The name of the author may not be used to endorse or promote products
203c60ba66SKatsushi Kobayashi  *    derived from this software without specific prior written permission.
213c60ba66SKatsushi Kobayashi  *
223c60ba66SKatsushi Kobayashi  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
233c60ba66SKatsushi Kobayashi  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
243c60ba66SKatsushi Kobayashi  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
253c60ba66SKatsushi Kobayashi  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
263c60ba66SKatsushi Kobayashi  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
273c60ba66SKatsushi Kobayashi  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
283c60ba66SKatsushi Kobayashi  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
293c60ba66SKatsushi Kobayashi  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
303c60ba66SKatsushi Kobayashi  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
313c60ba66SKatsushi Kobayashi  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
323c60ba66SKatsushi Kobayashi  * POSSIBILITY OF SUCH DAMAGE.
333c60ba66SKatsushi Kobayashi  *
343c60ba66SKatsushi Kobayashi  * $FreeBSD$
353c60ba66SKatsushi Kobayashi  *
363c60ba66SKatsushi Kobayashi  */
378da326fdSHidetoshi Shimokawa 
383c60ba66SKatsushi Kobayashi #define ATRQ_CH 0
393c60ba66SKatsushi Kobayashi #define ATRS_CH 1
403c60ba66SKatsushi Kobayashi #define ARRQ_CH 2
413c60ba66SKatsushi Kobayashi #define ARRS_CH 3
423c60ba66SKatsushi Kobayashi #define ITX_CH 4
433c60ba66SKatsushi Kobayashi #define IRX_CH 0x24
443c60ba66SKatsushi Kobayashi 
453c60ba66SKatsushi Kobayashi #include <sys/param.h>
463c60ba66SKatsushi Kobayashi #include <sys/systm.h>
473c60ba66SKatsushi Kobayashi #include <sys/mbuf.h>
483c60ba66SKatsushi Kobayashi #include <sys/malloc.h>
493c60ba66SKatsushi Kobayashi #include <sys/sockio.h>
503c60ba66SKatsushi Kobayashi #include <sys/bus.h>
513c60ba66SKatsushi Kobayashi #include <sys/kernel.h>
523c60ba66SKatsushi Kobayashi #include <sys/conf.h>
5377ee030bSHidetoshi Shimokawa #include <sys/endian.h>
543c60ba66SKatsushi Kobayashi 
553c60ba66SKatsushi Kobayashi #include <machine/bus.h>
563c60ba66SKatsushi Kobayashi 
57170e7a20SHidetoshi Shimokawa #if __FreeBSD_version < 500000
58170e7a20SHidetoshi Shimokawa #include <machine/clock.h>		/* for DELAY() */
59170e7a20SHidetoshi Shimokawa #endif
60170e7a20SHidetoshi Shimokawa 
613c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire.h>
623c60ba66SKatsushi Kobayashi #include <dev/firewire/firewirereg.h>
6377ee030bSHidetoshi Shimokawa #include <dev/firewire/fwdma.h>
643c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcireg.h>
653c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcivar.h>
663c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire_phy.h>
673c60ba66SKatsushi Kobayashi 
683c60ba66SKatsushi Kobayashi #undef OHCI_DEBUG
698da326fdSHidetoshi Shimokawa 
703c60ba66SKatsushi Kobayashi static char dbcode[16][0x10]={"OUTM", "OUTL","INPM","INPL",
713c60ba66SKatsushi Kobayashi 		"STOR","LOAD","NOP ","STOP",};
7277ee030bSHidetoshi Shimokawa 
733c60ba66SKatsushi Kobayashi static char dbkey[8][0x10]={"ST0", "ST1","ST2","ST3",
743c60ba66SKatsushi Kobayashi 		"UNDEF","REG","SYS","DEV"};
7577ee030bSHidetoshi Shimokawa static char dbcond[4][0x10]={"NEV","C=1", "C=0", "ALL"};
763c60ba66SKatsushi Kobayashi char fwohcicode[32][0x20]={
773c60ba66SKatsushi Kobayashi 	"No stat","Undef","long","miss Ack err",
783c60ba66SKatsushi Kobayashi 	"underrun","overrun","desc err", "data read err",
793c60ba66SKatsushi Kobayashi 	"data write err","bus reset","timeout","tcode err",
803c60ba66SKatsushi Kobayashi 	"Undef","Undef","unknown event","flushed",
813c60ba66SKatsushi Kobayashi 	"Undef","ack complete","ack pend","Undef",
823c60ba66SKatsushi Kobayashi 	"ack busy_X","ack busy_A","ack busy_B","Undef",
833c60ba66SKatsushi Kobayashi 	"Undef","Undef","Undef","ack tardy",
843c60ba66SKatsushi Kobayashi 	"Undef","ack data_err","ack type_err",""};
8577ee030bSHidetoshi Shimokawa 
860bc666e0SHidetoshi Shimokawa #define MAX_SPEED 3
8748087829SHidetoshi Shimokawa extern char *linkspeed[];
883c60ba66SKatsushi Kobayashi u_int32_t tagbit[4] = { 1 << 28, 1 << 29, 1 << 30, 1 << 31};
893c60ba66SKatsushi Kobayashi 
903c60ba66SKatsushi Kobayashi static struct tcode_info tinfo[] = {
913c60ba66SKatsushi Kobayashi /*		hdr_len block 	flag*/
923c60ba66SKatsushi Kobayashi /* 0 WREQQ  */ {16,	FWTI_REQ | FWTI_TLABEL},
933c60ba66SKatsushi Kobayashi /* 1 WREQB  */ {16,	FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY},
943c60ba66SKatsushi Kobayashi /* 2 WRES   */ {12,	FWTI_RES},
953c60ba66SKatsushi Kobayashi /* 3 XXX    */ { 0,	0},
963c60ba66SKatsushi Kobayashi /* 4 RREQQ  */ {12,	FWTI_REQ | FWTI_TLABEL},
973c60ba66SKatsushi Kobayashi /* 5 RREQB  */ {16,	FWTI_REQ | FWTI_TLABEL},
983c60ba66SKatsushi Kobayashi /* 6 RRESQ  */ {16,	FWTI_RES},
993c60ba66SKatsushi Kobayashi /* 7 RRESB  */ {16,	FWTI_RES | FWTI_BLOCK_ASY},
1003c60ba66SKatsushi Kobayashi /* 8 CYCS   */ { 0,	0},
1013c60ba66SKatsushi Kobayashi /* 9 LREQ   */ {16,	FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY},
1023c60ba66SKatsushi Kobayashi /* a STREAM */ { 4,	FWTI_REQ | FWTI_BLOCK_STR},
1033c60ba66SKatsushi Kobayashi /* b LRES   */ {16,	FWTI_RES | FWTI_BLOCK_ASY},
1043c60ba66SKatsushi Kobayashi /* c XXX    */ { 0,	0},
1053c60ba66SKatsushi Kobayashi /* d XXX    */ { 0, 	0},
1063c60ba66SKatsushi Kobayashi /* e PHY    */ {12,	FWTI_REQ},
1073c60ba66SKatsushi Kobayashi /* f XXX    */ { 0,	0}
1083c60ba66SKatsushi Kobayashi };
1093c60ba66SKatsushi Kobayashi 
1103c60ba66SKatsushi Kobayashi #define OHCI_WRITE_SIGMASK 0xffff0000
1113c60ba66SKatsushi Kobayashi #define OHCI_READ_SIGMASK 0xffff0000
1123c60ba66SKatsushi Kobayashi 
1133c60ba66SKatsushi Kobayashi #define OWRITE(sc, r, x) bus_space_write_4((sc)->bst, (sc)->bsh, (r), (x))
1143c60ba66SKatsushi Kobayashi #define OREAD(sc, r) bus_space_read_4((sc)->bst, (sc)->bsh, (r))
1153c60ba66SKatsushi Kobayashi 
116d09a5d6fSHidetoshi Shimokawa static void fwohci_ibr (struct firewire_comm *);
117d09a5d6fSHidetoshi Shimokawa static void fwohci_db_init (struct fwohci_softc *, struct fwohci_dbch *);
118d09a5d6fSHidetoshi Shimokawa static void fwohci_db_free (struct fwohci_dbch *);
119d09a5d6fSHidetoshi Shimokawa static void fwohci_arcv (struct fwohci_softc *, struct fwohci_dbch *, int);
120d09a5d6fSHidetoshi Shimokawa static void fwohci_txd (struct fwohci_softc *, struct fwohci_dbch *);
121d09a5d6fSHidetoshi Shimokawa static void fwohci_start_atq (struct firewire_comm *);
122d09a5d6fSHidetoshi Shimokawa static void fwohci_start_ats (struct firewire_comm *);
123d09a5d6fSHidetoshi Shimokawa static void fwohci_start (struct fwohci_softc *, struct fwohci_dbch *);
124d09a5d6fSHidetoshi Shimokawa static u_int32_t fwphy_wrdata ( struct fwohci_softc *, u_int32_t, u_int32_t);
125d09a5d6fSHidetoshi Shimokawa static u_int32_t fwphy_rddata ( struct fwohci_softc *, u_int32_t);
126d09a5d6fSHidetoshi Shimokawa static int fwohci_rx_enable (struct fwohci_softc *, struct fwohci_dbch *);
127d09a5d6fSHidetoshi Shimokawa static int fwohci_tx_enable (struct fwohci_softc *, struct fwohci_dbch *);
128d09a5d6fSHidetoshi Shimokawa static int fwohci_irx_enable (struct firewire_comm *, int);
129d09a5d6fSHidetoshi Shimokawa static int fwohci_irx_disable (struct firewire_comm *, int);
13077ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
131d09a5d6fSHidetoshi Shimokawa static void fwohci_irx_post (struct firewire_comm *, u_int32_t *);
13277ee030bSHidetoshi Shimokawa #endif
133d09a5d6fSHidetoshi Shimokawa static int fwohci_itxbuf_enable (struct firewire_comm *, int);
134d09a5d6fSHidetoshi Shimokawa static int fwohci_itx_disable (struct firewire_comm *, int);
135d09a5d6fSHidetoshi Shimokawa static void fwohci_timeout (void *);
136d09a5d6fSHidetoshi Shimokawa static void fwohci_set_intr (struct firewire_comm *, int);
13777ee030bSHidetoshi Shimokawa 
138d09a5d6fSHidetoshi Shimokawa static int fwohci_add_rx_buf (struct fwohci_dbch *, struct fwohcidb_tr *, int, struct fwdma_alloc *);
139d09a5d6fSHidetoshi Shimokawa static int fwohci_add_tx_buf (struct fwohci_dbch *, struct fwohcidb_tr *, int);
140d09a5d6fSHidetoshi Shimokawa static void	dump_db (struct fwohci_softc *, u_int32_t);
141d09a5d6fSHidetoshi Shimokawa static void 	print_db (struct fwohcidb_tr *, struct fwohcidb *, u_int32_t , u_int32_t);
142d09a5d6fSHidetoshi Shimokawa static void	dump_dma (struct fwohci_softc *, u_int32_t);
143d09a5d6fSHidetoshi Shimokawa static u_int32_t fwohci_cyctimer (struct firewire_comm *);
144d09a5d6fSHidetoshi Shimokawa static void fwohci_rbuf_update (struct fwohci_softc *, int);
145d09a5d6fSHidetoshi Shimokawa static void fwohci_tbuf_update (struct fwohci_softc *, int);
146d09a5d6fSHidetoshi Shimokawa void fwohci_txbufdb (struct fwohci_softc *, int , struct fw_bulkxfer *);
14777ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE
14877ee030bSHidetoshi Shimokawa static void fwohci_complete(void *, int);
14977ee030bSHidetoshi Shimokawa #endif
1503c60ba66SKatsushi Kobayashi 
1513c60ba66SKatsushi Kobayashi /*
1523c60ba66SKatsushi Kobayashi  * memory allocated for DMA programs
1533c60ba66SKatsushi Kobayashi  */
1543c60ba66SKatsushi Kobayashi #define DMA_PROG_ALLOC		(8 * PAGE_SIZE)
1553c60ba66SKatsushi Kobayashi 
1563c60ba66SKatsushi Kobayashi #define NDB FWMAXQUEUE
1573c60ba66SKatsushi Kobayashi 
1583c60ba66SKatsushi Kobayashi #define	OHCI_VERSION		0x00
15973aa55baSHidetoshi Shimokawa #define	OHCI_ATRETRY		0x08
1603c60ba66SKatsushi Kobayashi #define	OHCI_CROMHDR		0x18
1613c60ba66SKatsushi Kobayashi #define	OHCI_BUS_OPT		0x20
1623c60ba66SKatsushi Kobayashi #define	OHCI_BUSIRMC		(1 << 31)
1633c60ba66SKatsushi Kobayashi #define	OHCI_BUSCMC		(1 << 30)
1643c60ba66SKatsushi Kobayashi #define	OHCI_BUSISC		(1 << 29)
1653c60ba66SKatsushi Kobayashi #define	OHCI_BUSBMC		(1 << 28)
1663c60ba66SKatsushi Kobayashi #define	OHCI_BUSPMC		(1 << 27)
1673c60ba66SKatsushi Kobayashi #define OHCI_BUSFNC		OHCI_BUSIRMC | OHCI_BUSCMC | OHCI_BUSISC |\
1683c60ba66SKatsushi Kobayashi 				OHCI_BUSBMC | OHCI_BUSPMC
1693c60ba66SKatsushi Kobayashi 
1703c60ba66SKatsushi Kobayashi #define	OHCI_EUID_HI		0x24
1713c60ba66SKatsushi Kobayashi #define	OHCI_EUID_LO		0x28
1723c60ba66SKatsushi Kobayashi 
1733c60ba66SKatsushi Kobayashi #define	OHCI_CROMPTR		0x34
1743c60ba66SKatsushi Kobayashi #define	OHCI_HCCCTL		0x50
1753c60ba66SKatsushi Kobayashi #define	OHCI_HCCCTLCLR		0x54
1763c60ba66SKatsushi Kobayashi #define	OHCI_AREQHI		0x100
1773c60ba66SKatsushi Kobayashi #define	OHCI_AREQHICLR		0x104
1783c60ba66SKatsushi Kobayashi #define	OHCI_AREQLO		0x108
1793c60ba66SKatsushi Kobayashi #define	OHCI_AREQLOCLR		0x10c
1803c60ba66SKatsushi Kobayashi #define	OHCI_PREQHI		0x110
1813c60ba66SKatsushi Kobayashi #define	OHCI_PREQHICLR		0x114
1823c60ba66SKatsushi Kobayashi #define	OHCI_PREQLO		0x118
1833c60ba66SKatsushi Kobayashi #define	OHCI_PREQLOCLR		0x11c
1843c60ba66SKatsushi Kobayashi #define	OHCI_PREQUPPER		0x120
1853c60ba66SKatsushi Kobayashi 
1863c60ba66SKatsushi Kobayashi #define	OHCI_SID_BUF		0x64
1873c60ba66SKatsushi Kobayashi #define	OHCI_SID_CNT		0x68
18877ee030bSHidetoshi Shimokawa #define OHCI_SID_ERR		(1 << 31)
1893c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT_MASK	0xffc
1903c60ba66SKatsushi Kobayashi 
1913c60ba66SKatsushi Kobayashi #define	OHCI_IT_STAT		0x90
1923c60ba66SKatsushi Kobayashi #define	OHCI_IT_STATCLR		0x94
1933c60ba66SKatsushi Kobayashi #define	OHCI_IT_MASK		0x98
1943c60ba66SKatsushi Kobayashi #define	OHCI_IT_MASKCLR		0x9c
1953c60ba66SKatsushi Kobayashi 
1963c60ba66SKatsushi Kobayashi #define	OHCI_IR_STAT		0xa0
1973c60ba66SKatsushi Kobayashi #define	OHCI_IR_STATCLR		0xa4
1983c60ba66SKatsushi Kobayashi #define	OHCI_IR_MASK		0xa8
1993c60ba66SKatsushi Kobayashi #define	OHCI_IR_MASKCLR		0xac
2003c60ba66SKatsushi Kobayashi 
2013c60ba66SKatsushi Kobayashi #define	OHCI_LNKCTL		0xe0
2023c60ba66SKatsushi Kobayashi #define	OHCI_LNKCTLCLR		0xe4
2033c60ba66SKatsushi Kobayashi 
2043c60ba66SKatsushi Kobayashi #define	OHCI_PHYACCESS		0xec
2053c60ba66SKatsushi Kobayashi #define	OHCI_CYCLETIMER		0xf0
2063c60ba66SKatsushi Kobayashi 
2073c60ba66SKatsushi Kobayashi #define	OHCI_DMACTL(off)	(off)
2083c60ba66SKatsushi Kobayashi #define	OHCI_DMACTLCLR(off)	(off + 4)
2093c60ba66SKatsushi Kobayashi #define	OHCI_DMACMD(off)	(off + 0xc)
2103c60ba66SKatsushi Kobayashi #define	OHCI_DMAMATCH(off)	(off + 0x10)
2113c60ba66SKatsushi Kobayashi 
2123c60ba66SKatsushi Kobayashi #define OHCI_ATQOFF		0x180
2133c60ba66SKatsushi Kobayashi #define OHCI_ATQCTL		OHCI_ATQOFF
2143c60ba66SKatsushi Kobayashi #define OHCI_ATQCTLCLR		(OHCI_ATQOFF + 4)
2153c60ba66SKatsushi Kobayashi #define OHCI_ATQCMD		(OHCI_ATQOFF + 0xc)
2163c60ba66SKatsushi Kobayashi #define OHCI_ATQMATCH		(OHCI_ATQOFF + 0x10)
2173c60ba66SKatsushi Kobayashi 
2183c60ba66SKatsushi Kobayashi #define OHCI_ATSOFF		0x1a0
2193c60ba66SKatsushi Kobayashi #define OHCI_ATSCTL		OHCI_ATSOFF
2203c60ba66SKatsushi Kobayashi #define OHCI_ATSCTLCLR		(OHCI_ATSOFF + 4)
2213c60ba66SKatsushi Kobayashi #define OHCI_ATSCMD		(OHCI_ATSOFF + 0xc)
2223c60ba66SKatsushi Kobayashi #define OHCI_ATSMATCH		(OHCI_ATSOFF + 0x10)
2233c60ba66SKatsushi Kobayashi 
2243c60ba66SKatsushi Kobayashi #define OHCI_ARQOFF		0x1c0
2253c60ba66SKatsushi Kobayashi #define OHCI_ARQCTL		OHCI_ARQOFF
2263c60ba66SKatsushi Kobayashi #define OHCI_ARQCTLCLR		(OHCI_ARQOFF + 4)
2273c60ba66SKatsushi Kobayashi #define OHCI_ARQCMD		(OHCI_ARQOFF + 0xc)
2283c60ba66SKatsushi Kobayashi #define OHCI_ARQMATCH		(OHCI_ARQOFF + 0x10)
2293c60ba66SKatsushi Kobayashi 
2303c60ba66SKatsushi Kobayashi #define OHCI_ARSOFF		0x1e0
2313c60ba66SKatsushi Kobayashi #define OHCI_ARSCTL		OHCI_ARSOFF
2323c60ba66SKatsushi Kobayashi #define OHCI_ARSCTLCLR		(OHCI_ARSOFF + 4)
2333c60ba66SKatsushi Kobayashi #define OHCI_ARSCMD		(OHCI_ARSOFF + 0xc)
2343c60ba66SKatsushi Kobayashi #define OHCI_ARSMATCH		(OHCI_ARSOFF + 0x10)
2353c60ba66SKatsushi Kobayashi 
2363c60ba66SKatsushi Kobayashi #define OHCI_ITOFF(CH)		(0x200 + 0x10 * (CH))
2373c60ba66SKatsushi Kobayashi #define OHCI_ITCTL(CH)		(OHCI_ITOFF(CH))
2383c60ba66SKatsushi Kobayashi #define OHCI_ITCTLCLR(CH)	(OHCI_ITOFF(CH) + 4)
2393c60ba66SKatsushi Kobayashi #define OHCI_ITCMD(CH)		(OHCI_ITOFF(CH) + 0xc)
2403c60ba66SKatsushi Kobayashi 
2413c60ba66SKatsushi Kobayashi #define OHCI_IROFF(CH)		(0x400 + 0x20 * (CH))
2423c60ba66SKatsushi Kobayashi #define OHCI_IRCTL(CH)		(OHCI_IROFF(CH))
2433c60ba66SKatsushi Kobayashi #define OHCI_IRCTLCLR(CH)	(OHCI_IROFF(CH) + 4)
2443c60ba66SKatsushi Kobayashi #define OHCI_IRCMD(CH)		(OHCI_IROFF(CH) + 0xc)
2453c60ba66SKatsushi Kobayashi #define OHCI_IRMATCH(CH)	(OHCI_IROFF(CH) + 0x10)
2463c60ba66SKatsushi Kobayashi 
2473c60ba66SKatsushi Kobayashi d_ioctl_t fwohci_ioctl;
2483c60ba66SKatsushi Kobayashi 
2493c60ba66SKatsushi Kobayashi /*
2503c60ba66SKatsushi Kobayashi  * Communication with PHY device
2513c60ba66SKatsushi Kobayashi  */
252c572b810SHidetoshi Shimokawa static u_int32_t
253c572b810SHidetoshi Shimokawa fwphy_wrdata( struct fwohci_softc *sc, u_int32_t addr, u_int32_t data)
2543c60ba66SKatsushi Kobayashi {
2553c60ba66SKatsushi Kobayashi 	u_int32_t fun;
2563c60ba66SKatsushi Kobayashi 
2573c60ba66SKatsushi Kobayashi 	addr &= 0xf;
2583c60ba66SKatsushi Kobayashi 	data &= 0xff;
2593c60ba66SKatsushi Kobayashi 
2603c60ba66SKatsushi Kobayashi 	fun = (PHYDEV_WRCMD | (addr << PHYDEV_REGADDR) | (data << PHYDEV_WRDATA));
2613c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_PHYACCESS, fun);
2623c60ba66SKatsushi Kobayashi 	DELAY(100);
2633c60ba66SKatsushi Kobayashi 
2643c60ba66SKatsushi Kobayashi 	return(fwphy_rddata( sc, addr));
2653c60ba66SKatsushi Kobayashi }
2663c60ba66SKatsushi Kobayashi 
2673c60ba66SKatsushi Kobayashi static u_int32_t
2683c60ba66SKatsushi Kobayashi fwohci_set_bus_manager(struct firewire_comm *fc, u_int node)
2693c60ba66SKatsushi Kobayashi {
2703c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
2713c60ba66SKatsushi Kobayashi 	int i;
2723c60ba66SKatsushi Kobayashi 	u_int32_t bm;
2733c60ba66SKatsushi Kobayashi 
2743c60ba66SKatsushi Kobayashi #define OHCI_CSR_DATA	0x0c
2753c60ba66SKatsushi Kobayashi #define OHCI_CSR_COMP	0x10
2763c60ba66SKatsushi Kobayashi #define OHCI_CSR_CONT	0x14
2773c60ba66SKatsushi Kobayashi #define OHCI_BUS_MANAGER_ID	0
2783c60ba66SKatsushi Kobayashi 
2793c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_CSR_DATA, node);
2803c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_CSR_COMP, 0x3f);
2813c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_CSR_CONT, OHCI_BUS_MANAGER_ID);
2823c60ba66SKatsushi Kobayashi  	for (i = 0; !(OREAD(sc, OHCI_CSR_CONT) & (1<<31)) && (i < 1000); i++)
2834ed65ce9SHidetoshi Shimokawa 		DELAY(10);
2843c60ba66SKatsushi Kobayashi 	bm = OREAD(sc, OHCI_CSR_DATA);
28517c3d42cSHidetoshi Shimokawa 	if((bm & 0x3f) == 0x3f)
2863c60ba66SKatsushi Kobayashi 		bm = node;
28717c3d42cSHidetoshi Shimokawa 	if (bootverbose)
28817c3d42cSHidetoshi Shimokawa 		device_printf(sc->fc.dev,
28917c3d42cSHidetoshi Shimokawa 			"fw_set_bus_manager: %d->%d (loop=%d)\n", bm, node, i);
2903c60ba66SKatsushi Kobayashi 
2913c60ba66SKatsushi Kobayashi 	return(bm);
2923c60ba66SKatsushi Kobayashi }
2933c60ba66SKatsushi Kobayashi 
294c572b810SHidetoshi Shimokawa static u_int32_t
295c572b810SHidetoshi Shimokawa fwphy_rddata(struct fwohci_softc *sc,  u_int addr)
2963c60ba66SKatsushi Kobayashi {
297e4b13179SHidetoshi Shimokawa 	u_int32_t fun, stat;
298e4b13179SHidetoshi Shimokawa 	u_int i, retry = 0;
2993c60ba66SKatsushi Kobayashi 
3003c60ba66SKatsushi Kobayashi 	addr &= 0xf;
301e4b13179SHidetoshi Shimokawa #define MAX_RETRY 100
302e4b13179SHidetoshi Shimokawa again:
303e4b13179SHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_REG_FAIL);
3043c60ba66SKatsushi Kobayashi 	fun = PHYDEV_RDCMD | (addr << PHYDEV_REGADDR);
3053c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_PHYACCESS, fun);
306e4b13179SHidetoshi Shimokawa 	for ( i = 0 ; i < MAX_RETRY ; i ++ ){
3073c60ba66SKatsushi Kobayashi 		fun = OREAD(sc, OHCI_PHYACCESS);
3083c60ba66SKatsushi Kobayashi 		if ((fun & PHYDEV_RDCMD) == 0 && (fun & PHYDEV_RDDONE) != 0)
3093c60ba66SKatsushi Kobayashi 			break;
3104ed65ce9SHidetoshi Shimokawa 		DELAY(100);
3113c60ba66SKatsushi Kobayashi 	}
312e4b13179SHidetoshi Shimokawa 	if(i >= MAX_RETRY) {
3134ed65ce9SHidetoshi Shimokawa 		if (bootverbose)
3144ed65ce9SHidetoshi Shimokawa 			device_printf(sc->fc.dev, "phy read failed(1).\n");
3151f2361f8SHidetoshi Shimokawa 		if (++retry < MAX_RETRY) {
3164ed65ce9SHidetoshi Shimokawa 			DELAY(100);
3171f2361f8SHidetoshi Shimokawa 			goto again;
3181f2361f8SHidetoshi Shimokawa 		}
319e4b13179SHidetoshi Shimokawa 	}
320e4b13179SHidetoshi Shimokawa 	/* Make sure that SCLK is started */
321e4b13179SHidetoshi Shimokawa 	stat = OREAD(sc, FWOHCI_INTSTAT);
322e4b13179SHidetoshi Shimokawa 	if ((stat & OHCI_INT_REG_FAIL) != 0 ||
323e4b13179SHidetoshi Shimokawa 			((fun >> PHYDEV_REGADDR) & 0xf) != addr) {
3244ed65ce9SHidetoshi Shimokawa 		if (bootverbose)
3254ed65ce9SHidetoshi Shimokawa 			device_printf(sc->fc.dev, "phy read failed(2).\n");
326e4b13179SHidetoshi Shimokawa 		if (++retry < MAX_RETRY) {
3274ed65ce9SHidetoshi Shimokawa 			DELAY(100);
328e4b13179SHidetoshi Shimokawa 			goto again;
329e4b13179SHidetoshi Shimokawa 		}
330e4b13179SHidetoshi Shimokawa 	}
331e4b13179SHidetoshi Shimokawa 	if (bootverbose || retry >= MAX_RETRY)
332e4b13179SHidetoshi Shimokawa 		device_printf(sc->fc.dev,
333f9c8c31dSHidetoshi Shimokawa 		    "fwphy_rddata: 0x%x loop=%d, retry=%d\n", addr, i, retry);
334e4b13179SHidetoshi Shimokawa #undef MAX_RETRY
3353c60ba66SKatsushi Kobayashi 	return((fun >> PHYDEV_RDDATA )& 0xff);
3363c60ba66SKatsushi Kobayashi }
3373c60ba66SKatsushi Kobayashi /* Device specific ioctl. */
3383c60ba66SKatsushi Kobayashi int
3393c60ba66SKatsushi Kobayashi fwohci_ioctl (dev_t dev, u_long cmd, caddr_t data, int flag, fw_proc *td)
3403c60ba66SKatsushi Kobayashi {
3413c60ba66SKatsushi Kobayashi 	struct firewire_softc *sc;
3423c60ba66SKatsushi Kobayashi 	struct fwohci_softc *fc;
3433c60ba66SKatsushi Kobayashi 	int unit = DEV2UNIT(dev);
3443c60ba66SKatsushi Kobayashi 	int err = 0;
3453c60ba66SKatsushi Kobayashi 	struct fw_reg_req_t *reg  = (struct fw_reg_req_t *) data;
3463c60ba66SKatsushi Kobayashi 	u_int32_t *dmach = (u_int32_t *) data;
3473c60ba66SKatsushi Kobayashi 
3483c60ba66SKatsushi Kobayashi 	sc = devclass_get_softc(firewire_devclass, unit);
3493c60ba66SKatsushi Kobayashi 	if(sc == NULL){
3503c60ba66SKatsushi Kobayashi 		return(EINVAL);
3513c60ba66SKatsushi Kobayashi 	}
3523c60ba66SKatsushi Kobayashi 	fc = (struct fwohci_softc *)sc->fc;
3533c60ba66SKatsushi Kobayashi 
3543c60ba66SKatsushi Kobayashi 	if (!data)
3553c60ba66SKatsushi Kobayashi 		return(EINVAL);
3563c60ba66SKatsushi Kobayashi 
3573c60ba66SKatsushi Kobayashi 	switch (cmd) {
3583c60ba66SKatsushi Kobayashi 	case FWOHCI_WRREG:
3593c60ba66SKatsushi Kobayashi #define OHCI_MAX_REG 0x800
3603c60ba66SKatsushi Kobayashi 		if(reg->addr <= OHCI_MAX_REG){
3613c60ba66SKatsushi Kobayashi 			OWRITE(fc, reg->addr, reg->data);
3623c60ba66SKatsushi Kobayashi 			reg->data = OREAD(fc, reg->addr);
3633c60ba66SKatsushi Kobayashi 		}else{
3643c60ba66SKatsushi Kobayashi 			err = EINVAL;
3653c60ba66SKatsushi Kobayashi 		}
3663c60ba66SKatsushi Kobayashi 		break;
3673c60ba66SKatsushi Kobayashi 	case FWOHCI_RDREG:
3683c60ba66SKatsushi Kobayashi 		if(reg->addr <= OHCI_MAX_REG){
3693c60ba66SKatsushi Kobayashi 			reg->data = OREAD(fc, reg->addr);
3703c60ba66SKatsushi Kobayashi 		}else{
3713c60ba66SKatsushi Kobayashi 			err = EINVAL;
3723c60ba66SKatsushi Kobayashi 		}
3733c60ba66SKatsushi Kobayashi 		break;
3743c60ba66SKatsushi Kobayashi /* Read DMA descriptors for debug  */
3753c60ba66SKatsushi Kobayashi 	case DUMPDMA:
3763c60ba66SKatsushi Kobayashi 		if(*dmach <= OHCI_MAX_DMA_CH ){
3773c60ba66SKatsushi Kobayashi 			dump_dma(fc, *dmach);
3783c60ba66SKatsushi Kobayashi 			dump_db(fc, *dmach);
3793c60ba66SKatsushi Kobayashi 		}else{
3803c60ba66SKatsushi Kobayashi 			err = EINVAL;
3813c60ba66SKatsushi Kobayashi 		}
3823c60ba66SKatsushi Kobayashi 		break;
383f9c8c31dSHidetoshi Shimokawa /* Read/Write Phy registers */
384f9c8c31dSHidetoshi Shimokawa #define OHCI_MAX_PHY_REG 0xf
385f9c8c31dSHidetoshi Shimokawa 	case FWOHCI_RDPHYREG:
386f9c8c31dSHidetoshi Shimokawa 		if (reg->addr <= OHCI_MAX_PHY_REG)
387f9c8c31dSHidetoshi Shimokawa 			reg->data = fwphy_rddata(fc, reg->addr);
388f9c8c31dSHidetoshi Shimokawa 		else
389f9c8c31dSHidetoshi Shimokawa 			err = EINVAL;
390f9c8c31dSHidetoshi Shimokawa 		break;
391f9c8c31dSHidetoshi Shimokawa 	case FWOHCI_WRPHYREG:
392f9c8c31dSHidetoshi Shimokawa 		if (reg->addr <= OHCI_MAX_PHY_REG)
393f9c8c31dSHidetoshi Shimokawa 			reg->data = fwphy_wrdata(fc, reg->addr, reg->data);
394f9c8c31dSHidetoshi Shimokawa 		else
395f9c8c31dSHidetoshi Shimokawa 			err = EINVAL;
396f9c8c31dSHidetoshi Shimokawa 		break;
3973c60ba66SKatsushi Kobayashi 	default:
398f9c8c31dSHidetoshi Shimokawa 		err = EINVAL;
3993c60ba66SKatsushi Kobayashi 		break;
4003c60ba66SKatsushi Kobayashi 	}
4013c60ba66SKatsushi Kobayashi 	return err;
4023c60ba66SKatsushi Kobayashi }
403c572b810SHidetoshi Shimokawa 
404d0fd7bc6SHidetoshi Shimokawa static int
405d0fd7bc6SHidetoshi Shimokawa fwohci_probe_phy(struct fwohci_softc *sc, device_t dev)
4063c60ba66SKatsushi Kobayashi {
407d0fd7bc6SHidetoshi Shimokawa 	u_int32_t reg, reg2;
408d0fd7bc6SHidetoshi Shimokawa 	int e1394a = 1;
409d0fd7bc6SHidetoshi Shimokawa /*
410d0fd7bc6SHidetoshi Shimokawa  * probe PHY parameters
411d0fd7bc6SHidetoshi Shimokawa  * 0. to prove PHY version, whether compliance of 1394a.
412d0fd7bc6SHidetoshi Shimokawa  * 1. to probe maximum speed supported by the PHY and
413d0fd7bc6SHidetoshi Shimokawa  *    number of port supported by core-logic.
414d0fd7bc6SHidetoshi Shimokawa  *    It is not actually available port on your PC .
415d0fd7bc6SHidetoshi Shimokawa  */
416d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS);
417d0fd7bc6SHidetoshi Shimokawa 	reg = fwphy_rddata(sc, FW_PHY_SPD_REG);
418d0fd7bc6SHidetoshi Shimokawa 
419d0fd7bc6SHidetoshi Shimokawa 	if((reg >> 5) != 7 ){
420d0fd7bc6SHidetoshi Shimokawa 		sc->fc.mode &= ~FWPHYASYST;
421d0fd7bc6SHidetoshi Shimokawa 		sc->fc.nport = reg & FW_PHY_NP;
422d0fd7bc6SHidetoshi Shimokawa 		sc->fc.speed = reg & FW_PHY_SPD >> 6;
423d0fd7bc6SHidetoshi Shimokawa 		if (sc->fc.speed > MAX_SPEED) {
424d0fd7bc6SHidetoshi Shimokawa 			device_printf(dev, "invalid speed %d (fixed to %d).\n",
425d0fd7bc6SHidetoshi Shimokawa 				sc->fc.speed, MAX_SPEED);
426d0fd7bc6SHidetoshi Shimokawa 			sc->fc.speed = MAX_SPEED;
427d0fd7bc6SHidetoshi Shimokawa 		}
428d0fd7bc6SHidetoshi Shimokawa 		device_printf(dev,
42994b6f028SHidetoshi Shimokawa 			"Phy 1394 only %s, %d ports.\n",
43094b6f028SHidetoshi Shimokawa 			linkspeed[sc->fc.speed], sc->fc.nport);
431d0fd7bc6SHidetoshi Shimokawa 	}else{
432d0fd7bc6SHidetoshi Shimokawa 		reg2 = fwphy_rddata(sc, FW_PHY_ESPD_REG);
433d0fd7bc6SHidetoshi Shimokawa 		sc->fc.mode |= FWPHYASYST;
434d0fd7bc6SHidetoshi Shimokawa 		sc->fc.nport = reg & FW_PHY_NP;
435d0fd7bc6SHidetoshi Shimokawa 		sc->fc.speed = (reg2 & FW_PHY_ESPD) >> 5;
436d0fd7bc6SHidetoshi Shimokawa 		if (sc->fc.speed > MAX_SPEED) {
437d0fd7bc6SHidetoshi Shimokawa 			device_printf(dev, "invalid speed %d (fixed to %d).\n",
438d0fd7bc6SHidetoshi Shimokawa 				sc->fc.speed, MAX_SPEED);
439d0fd7bc6SHidetoshi Shimokawa 			sc->fc.speed = MAX_SPEED;
440d0fd7bc6SHidetoshi Shimokawa 		}
441d0fd7bc6SHidetoshi Shimokawa 		device_printf(dev,
44294b6f028SHidetoshi Shimokawa 			"Phy 1394a available %s, %d ports.\n",
44394b6f028SHidetoshi Shimokawa 			linkspeed[sc->fc.speed], sc->fc.nport);
444d0fd7bc6SHidetoshi Shimokawa 
445d0fd7bc6SHidetoshi Shimokawa 		/* check programPhyEnable */
446d0fd7bc6SHidetoshi Shimokawa 		reg2 = fwphy_rddata(sc, 5);
447d0fd7bc6SHidetoshi Shimokawa #if 0
448d0fd7bc6SHidetoshi Shimokawa 		if (e1394a && (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_PRPHY)) {
449d0fd7bc6SHidetoshi Shimokawa #else	/* XXX force to enable 1394a */
450d0fd7bc6SHidetoshi Shimokawa 		if (e1394a) {
451d0fd7bc6SHidetoshi Shimokawa #endif
452d0fd7bc6SHidetoshi Shimokawa 			if (bootverbose)
453d0fd7bc6SHidetoshi Shimokawa 				device_printf(dev,
454d0fd7bc6SHidetoshi Shimokawa 					"Enable 1394a Enhancements\n");
455d0fd7bc6SHidetoshi Shimokawa 			/* enable EAA EMC */
456d0fd7bc6SHidetoshi Shimokawa 			reg2 |= 0x03;
457d0fd7bc6SHidetoshi Shimokawa 			/* set aPhyEnhanceEnable */
458d0fd7bc6SHidetoshi Shimokawa 			OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_PHYEN);
459d0fd7bc6SHidetoshi Shimokawa 			OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_PRPHY);
460d0fd7bc6SHidetoshi Shimokawa 		} else {
461d0fd7bc6SHidetoshi Shimokawa 			/* for safe */
462d0fd7bc6SHidetoshi Shimokawa 			reg2 &= ~0x83;
463d0fd7bc6SHidetoshi Shimokawa 		}
464d0fd7bc6SHidetoshi Shimokawa 		reg2 = fwphy_wrdata(sc, 5, reg2);
465d0fd7bc6SHidetoshi Shimokawa 	}
466d0fd7bc6SHidetoshi Shimokawa 
467d0fd7bc6SHidetoshi Shimokawa 	reg = fwphy_rddata(sc, FW_PHY_SPD_REG);
468d0fd7bc6SHidetoshi Shimokawa 	if((reg >> 5) == 7 ){
469d0fd7bc6SHidetoshi Shimokawa 		reg = fwphy_rddata(sc, 4);
470d0fd7bc6SHidetoshi Shimokawa 		reg |= 1 << 6;
471d0fd7bc6SHidetoshi Shimokawa 		fwphy_wrdata(sc, 4, reg);
472d0fd7bc6SHidetoshi Shimokawa 		reg = fwphy_rddata(sc, 4);
473d0fd7bc6SHidetoshi Shimokawa 	}
474d0fd7bc6SHidetoshi Shimokawa 	return 0;
475d0fd7bc6SHidetoshi Shimokawa }
476d0fd7bc6SHidetoshi Shimokawa 
477d0fd7bc6SHidetoshi Shimokawa 
478d0fd7bc6SHidetoshi Shimokawa void
479d0fd7bc6SHidetoshi Shimokawa fwohci_reset(struct fwohci_softc *sc, device_t dev)
480d0fd7bc6SHidetoshi Shimokawa {
48194b6f028SHidetoshi Shimokawa 	int i, max_rec, speed;
4823c60ba66SKatsushi Kobayashi 	u_int32_t reg, reg2;
4833c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
484d0fd7bc6SHidetoshi Shimokawa 
485d0fd7bc6SHidetoshi Shimokawa 	/* Disable interrupt */
486d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_INTMASKCLR, ~0);
487d0fd7bc6SHidetoshi Shimokawa 
488d0fd7bc6SHidetoshi Shimokawa 	/* Now stopping all DMA channel */
489d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN);
490d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN);
491d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
492d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
493d0fd7bc6SHidetoshi Shimokawa 
494d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_IR_MASKCLR, ~0);
495d0fd7bc6SHidetoshi Shimokawa 	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
496d0fd7bc6SHidetoshi Shimokawa 		OWRITE(sc,  OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN);
497d0fd7bc6SHidetoshi Shimokawa 		OWRITE(sc,  OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN);
498d0fd7bc6SHidetoshi Shimokawa 	}
499d0fd7bc6SHidetoshi Shimokawa 
500d0fd7bc6SHidetoshi Shimokawa 	/* FLUSH FIFO and reset Transmitter/Reciever */
501d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET);
502d0fd7bc6SHidetoshi Shimokawa 	if (bootverbose)
503d0fd7bc6SHidetoshi Shimokawa 		device_printf(dev, "resetting OHCI...");
504d0fd7bc6SHidetoshi Shimokawa 	i = 0;
505d0fd7bc6SHidetoshi Shimokawa 	while(OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_RESET) {
506d0fd7bc6SHidetoshi Shimokawa 		if (i++ > 100) break;
507d0fd7bc6SHidetoshi Shimokawa 		DELAY(1000);
508d0fd7bc6SHidetoshi Shimokawa 	}
509d0fd7bc6SHidetoshi Shimokawa 	if (bootverbose)
510d0fd7bc6SHidetoshi Shimokawa 		printf("done (loop=%d)\n", i);
511d0fd7bc6SHidetoshi Shimokawa 
51294b6f028SHidetoshi Shimokawa 	/* Probe phy */
51394b6f028SHidetoshi Shimokawa 	fwohci_probe_phy(sc, dev);
51494b6f028SHidetoshi Shimokawa 
51594b6f028SHidetoshi Shimokawa 	/* Probe link */
516d0fd7bc6SHidetoshi Shimokawa 	reg = OREAD(sc,  OHCI_BUS_OPT);
517d0fd7bc6SHidetoshi Shimokawa 	reg2 = reg | OHCI_BUSFNC;
51894b6f028SHidetoshi Shimokawa 	max_rec = (reg & 0x0000f000) >> 12;
51994b6f028SHidetoshi Shimokawa 	speed = (reg & 0x00000007);
52094b6f028SHidetoshi Shimokawa 	device_printf(dev, "Link %s, max_rec %d bytes.\n",
52194b6f028SHidetoshi Shimokawa 			linkspeed[speed], MAXREC(max_rec));
52294b6f028SHidetoshi Shimokawa 	/* XXX fix max_rec */
52394b6f028SHidetoshi Shimokawa 	sc->fc.maxrec = sc->fc.speed + 8;
52494b6f028SHidetoshi Shimokawa 	if (max_rec != sc->fc.maxrec) {
52594b6f028SHidetoshi Shimokawa 		reg2 = (reg2 & 0xffff0fff) | (sc->fc.maxrec << 12);
52694b6f028SHidetoshi Shimokawa 		device_printf(dev, "max_rec %d -> %d\n",
52794b6f028SHidetoshi Shimokawa 				MAXREC(max_rec), MAXREC(sc->fc.maxrec));
52894b6f028SHidetoshi Shimokawa 	}
529d0fd7bc6SHidetoshi Shimokawa 	if (bootverbose)
530d0fd7bc6SHidetoshi Shimokawa 		device_printf(dev, "BUS_OPT 0x%x -> 0x%x\n", reg, reg2);
531d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc,  OHCI_BUS_OPT, reg2);
532d0fd7bc6SHidetoshi Shimokawa 
53394b6f028SHidetoshi Shimokawa 	/* Initialize registers */
534d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_CROMHDR, sc->fc.config_rom[0]);
53577ee030bSHidetoshi Shimokawa 	OWRITE(sc, OHCI_CROMPTR, sc->crom_dma.bus_addr);
536d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_BIGEND);
537d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_POSTWR);
53877ee030bSHidetoshi Shimokawa 	OWRITE(sc, OHCI_SID_BUF, sc->sid_dma.bus_addr);
539d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_SID);
540d0fd7bc6SHidetoshi Shimokawa 	fw_busreset(&sc->fc);
5419339321dSHidetoshi Shimokawa 
54294b6f028SHidetoshi Shimokawa 	/* Enable link */
54394b6f028SHidetoshi Shimokawa 	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LINKEN);
54494b6f028SHidetoshi Shimokawa 
54594b6f028SHidetoshi Shimokawa 	/* Force to start async RX DMA */
5469339321dSHidetoshi Shimokawa 	sc->arrq.xferq.flag &= ~FWXFERQ_RUNNING;
5479339321dSHidetoshi Shimokawa 	sc->arrs.xferq.flag &= ~FWXFERQ_RUNNING;
548d0fd7bc6SHidetoshi Shimokawa 	fwohci_rx_enable(sc, &sc->arrq);
549d0fd7bc6SHidetoshi Shimokawa 	fwohci_rx_enable(sc, &sc->arrs);
550d0fd7bc6SHidetoshi Shimokawa 
55194b6f028SHidetoshi Shimokawa 	/* Initialize async TX */
55294b6f028SHidetoshi Shimokawa 	OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD);
55394b6f028SHidetoshi Shimokawa 	OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD);
554630529adSHidetoshi Shimokawa 
55594b6f028SHidetoshi Shimokawa 	/* AT Retries */
55694b6f028SHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_RETRY,
55794b6f028SHidetoshi Shimokawa 		/* CycleLimit   PhyRespRetries ATRespRetries ATReqRetries */
55894b6f028SHidetoshi Shimokawa 		(0xffff << 16 ) | (0x0f << 8) | (0x0f << 4) | 0x0f) ;
559630529adSHidetoshi Shimokawa 
560630529adSHidetoshi Shimokawa 	sc->atrq.top = STAILQ_FIRST(&sc->atrq.db_trq);
561630529adSHidetoshi Shimokawa 	sc->atrs.top = STAILQ_FIRST(&sc->atrs.db_trq);
562630529adSHidetoshi Shimokawa 	sc->atrq.bottom = sc->atrq.top;
563630529adSHidetoshi Shimokawa 	sc->atrs.bottom = sc->atrs.top;
564630529adSHidetoshi Shimokawa 
565d0fd7bc6SHidetoshi Shimokawa 	for( i = 0, db_tr = sc->atrq.top; i < sc->atrq.ndb ;
566d0fd7bc6SHidetoshi Shimokawa 				i ++, db_tr = STAILQ_NEXT(db_tr, link)){
567d0fd7bc6SHidetoshi Shimokawa 		db_tr->xfer = NULL;
568d0fd7bc6SHidetoshi Shimokawa 	}
569d0fd7bc6SHidetoshi Shimokawa 	for( i = 0, db_tr = sc->atrs.top; i < sc->atrs.ndb ;
570d0fd7bc6SHidetoshi Shimokawa 				i ++, db_tr = STAILQ_NEXT(db_tr, link)){
571d0fd7bc6SHidetoshi Shimokawa 		db_tr->xfer = NULL;
572d0fd7bc6SHidetoshi Shimokawa 	}
573d0fd7bc6SHidetoshi Shimokawa 
57494b6f028SHidetoshi Shimokawa 
57594b6f028SHidetoshi Shimokawa 	/* Enable interrupt */
576d0fd7bc6SHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_INTMASK,
577d0fd7bc6SHidetoshi Shimokawa 			OHCI_INT_ERR  | OHCI_INT_PHY_SID
578d0fd7bc6SHidetoshi Shimokawa 			| OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS
579d0fd7bc6SHidetoshi Shimokawa 			| OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS
580d0fd7bc6SHidetoshi Shimokawa 			| OHCI_INT_PHY_BUS_R | OHCI_INT_PW_ERR);
581d0fd7bc6SHidetoshi Shimokawa 	fwohci_set_intr(&sc->fc, 1);
582d0fd7bc6SHidetoshi Shimokawa 
583d0fd7bc6SHidetoshi Shimokawa }
584d0fd7bc6SHidetoshi Shimokawa 
585d0fd7bc6SHidetoshi Shimokawa int
586d0fd7bc6SHidetoshi Shimokawa fwohci_init(struct fwohci_softc *sc, device_t dev)
587d0fd7bc6SHidetoshi Shimokawa {
588ff04511eSHidetoshi Shimokawa 	int i, mver;
589d0fd7bc6SHidetoshi Shimokawa 	u_int32_t reg;
590c547b896SHidetoshi Shimokawa 	u_int8_t ui[8];
5913c60ba66SKatsushi Kobayashi 
59277ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE
59377ee030bSHidetoshi Shimokawa 	TASK_INIT(&sc->fwohci_task_complete, 0, fwohci_complete, sc);
59477ee030bSHidetoshi Shimokawa #endif
59577ee030bSHidetoshi Shimokawa 
596ff04511eSHidetoshi Shimokawa /* OHCI version */
5973c60ba66SKatsushi Kobayashi 	reg = OREAD(sc, OHCI_VERSION);
598ff04511eSHidetoshi Shimokawa 	mver = (reg >> 16) & 0xff;
5993c60ba66SKatsushi Kobayashi 	device_printf(dev, "OHCI version %x.%x (ROM=%d)\n",
600ff04511eSHidetoshi Shimokawa 			mver, reg & 0xff, (reg>>24) & 1);
601ff04511eSHidetoshi Shimokawa 	if (mver < 1 || mver > 9) {
60218349893SHidetoshi Shimokawa 		device_printf(dev, "invalid OHCI version\n");
60318349893SHidetoshi Shimokawa 		return (ENXIO);
60418349893SHidetoshi Shimokawa 	}
60518349893SHidetoshi Shimokawa 
6067054e848SHidetoshi Shimokawa /* Available Isochrounous DMA channel probe */
6077054e848SHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_MASK, 0xffffffff);
6087054e848SHidetoshi Shimokawa 	OWRITE(sc, OHCI_IR_MASK, 0xffffffff);
6097054e848SHidetoshi Shimokawa 	reg = OREAD(sc, OHCI_IT_MASK) & OREAD(sc, OHCI_IR_MASK);
6107054e848SHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_MASKCLR, 0xffffffff);
6117054e848SHidetoshi Shimokawa 	OWRITE(sc, OHCI_IR_MASKCLR, 0xffffffff);
6127054e848SHidetoshi Shimokawa 	for (i = 0; i < 0x20; i++)
6137054e848SHidetoshi Shimokawa 		if ((reg & (1 << i)) == 0)
6147054e848SHidetoshi Shimokawa 			break;
6153c60ba66SKatsushi Kobayashi 	sc->fc.nisodma = i;
6163c60ba66SKatsushi Kobayashi 	device_printf(dev, "No. of Isochronous channel is %d.\n", i);
617f40a2915SHidetoshi Shimokawa 	if (i == 0)
618f40a2915SHidetoshi Shimokawa 		return (ENXIO);
6193c60ba66SKatsushi Kobayashi 
6203c60ba66SKatsushi Kobayashi 	sc->fc.arq = &sc->arrq.xferq;
6213c60ba66SKatsushi Kobayashi 	sc->fc.ars = &sc->arrs.xferq;
6223c60ba66SKatsushi Kobayashi 	sc->fc.atq = &sc->atrq.xferq;
6233c60ba66SKatsushi Kobayashi 	sc->fc.ats = &sc->atrs.xferq;
6243c60ba66SKatsushi Kobayashi 
62577ee030bSHidetoshi Shimokawa 	sc->arrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
62677ee030bSHidetoshi Shimokawa 	sc->arrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
62777ee030bSHidetoshi Shimokawa 	sc->atrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
62877ee030bSHidetoshi Shimokawa 	sc->atrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
62977ee030bSHidetoshi Shimokawa 
6303c60ba66SKatsushi Kobayashi 	sc->arrq.xferq.start = NULL;
6313c60ba66SKatsushi Kobayashi 	sc->arrs.xferq.start = NULL;
6323c60ba66SKatsushi Kobayashi 	sc->atrq.xferq.start = fwohci_start_atq;
6333c60ba66SKatsushi Kobayashi 	sc->atrs.xferq.start = fwohci_start_ats;
6343c60ba66SKatsushi Kobayashi 
63577ee030bSHidetoshi Shimokawa 	sc->arrq.xferq.buf = NULL;
63677ee030bSHidetoshi Shimokawa 	sc->arrs.xferq.buf = NULL;
63777ee030bSHidetoshi Shimokawa 	sc->atrq.xferq.buf = NULL;
63877ee030bSHidetoshi Shimokawa 	sc->atrs.xferq.buf = NULL;
6393c60ba66SKatsushi Kobayashi 
6406cada79aSHidetoshi Shimokawa 	sc->arrq.xferq.dmach = -1;
6416cada79aSHidetoshi Shimokawa 	sc->arrs.xferq.dmach = -1;
6426cada79aSHidetoshi Shimokawa 	sc->atrq.xferq.dmach = -1;
6436cada79aSHidetoshi Shimokawa 	sc->atrs.xferq.dmach = -1;
6446cada79aSHidetoshi Shimokawa 
6453c60ba66SKatsushi Kobayashi 	sc->arrq.ndesc = 1;
6463c60ba66SKatsushi Kobayashi 	sc->arrs.ndesc = 1;
647645394e6SHidetoshi Shimokawa 	sc->atrq.ndesc = 8;	/* equal to maximum of mbuf chains */
648645394e6SHidetoshi Shimokawa 	sc->atrs.ndesc = 2;
6493c60ba66SKatsushi Kobayashi 
6503c60ba66SKatsushi Kobayashi 	sc->arrq.ndb = NDB;
6513c60ba66SKatsushi Kobayashi 	sc->arrs.ndb = NDB / 2;
6523c60ba66SKatsushi Kobayashi 	sc->atrq.ndb = NDB;
6533c60ba66SKatsushi Kobayashi 	sc->atrs.ndb = NDB / 2;
6543c60ba66SKatsushi Kobayashi 
6553c60ba66SKatsushi Kobayashi 	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
6563c60ba66SKatsushi Kobayashi 		sc->fc.it[i] = &sc->it[i].xferq;
6573c60ba66SKatsushi Kobayashi 		sc->fc.ir[i] = &sc->ir[i].xferq;
6586cada79aSHidetoshi Shimokawa 		sc->it[i].xferq.dmach = i;
6596cada79aSHidetoshi Shimokawa 		sc->ir[i].xferq.dmach = i;
6603c60ba66SKatsushi Kobayashi 		sc->it[i].ndb = 0;
6613c60ba66SKatsushi Kobayashi 		sc->ir[i].ndb = 0;
6623c60ba66SKatsushi Kobayashi 	}
6633c60ba66SKatsushi Kobayashi 
6643c60ba66SKatsushi Kobayashi 	sc->fc.tcode = tinfo;
66577ee030bSHidetoshi Shimokawa 	sc->fc.dev = dev;
6663c60ba66SKatsushi Kobayashi 
66777ee030bSHidetoshi Shimokawa 	sc->fc.config_rom = fwdma_malloc(&sc->fc, CROMSIZE, CROMSIZE,
66877ee030bSHidetoshi Shimokawa 						&sc->crom_dma, BUS_DMA_WAITOK);
66977ee030bSHidetoshi Shimokawa 	if(sc->fc.config_rom == NULL){
67077ee030bSHidetoshi Shimokawa 		device_printf(dev, "config_rom alloc failed.");
6713c60ba66SKatsushi Kobayashi 		return ENOMEM;
6723c60ba66SKatsushi Kobayashi 	}
6733c60ba66SKatsushi Kobayashi 
6740bc666e0SHidetoshi Shimokawa #if 0
6750bc666e0SHidetoshi Shimokawa 	bzero(&sc->fc.config_rom[0], CROMSIZE);
6763c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[1] = 0x31333934;
6773c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[2] = 0xf000a002;
6783c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[3] = OREAD(sc, OHCI_EUID_HI);
6793c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[4] = OREAD(sc, OHCI_EUID_LO);
6803c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[5] = 0;
6813c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[0] = (4 << 24) | (5 << 16);
6823c60ba66SKatsushi Kobayashi 
6833c60ba66SKatsushi Kobayashi 	sc->fc.config_rom[0] |= fw_crc16(&sc->fc.config_rom[1], 5*4);
68477ee030bSHidetoshi Shimokawa #endif
6853c60ba66SKatsushi Kobayashi 
6863c60ba66SKatsushi Kobayashi 
6873c60ba66SKatsushi Kobayashi /* SID recieve buffer must allign 2^11 */
6883c60ba66SKatsushi Kobayashi #define	OHCI_SIDSIZE	(1 << 11)
68977ee030bSHidetoshi Shimokawa 	sc->sid_buf = fwdma_malloc(&sc->fc, OHCI_SIDSIZE, OHCI_SIDSIZE,
69077ee030bSHidetoshi Shimokawa 						&sc->sid_dma, BUS_DMA_WAITOK);
69177ee030bSHidetoshi Shimokawa 	if (sc->sid_buf == NULL) {
69277ee030bSHidetoshi Shimokawa 		device_printf(dev, "sid_buf alloc failed.");
69316e0f484SHidetoshi Shimokawa 		return ENOMEM;
69416e0f484SHidetoshi Shimokawa 	}
6953c60ba66SKatsushi Kobayashi 
69677ee030bSHidetoshi Shimokawa 	fwdma_malloc(&sc->fc, sizeof(u_int32_t), sizeof(u_int32_t),
69777ee030bSHidetoshi Shimokawa 					&sc->dummy_dma, BUS_DMA_WAITOK);
69877ee030bSHidetoshi Shimokawa 
69977ee030bSHidetoshi Shimokawa 	if (sc->dummy_dma.v_addr == NULL) {
70077ee030bSHidetoshi Shimokawa 		device_printf(dev, "dummy_dma alloc failed.");
70177ee030bSHidetoshi Shimokawa 		return ENOMEM;
70277ee030bSHidetoshi Shimokawa 	}
70377ee030bSHidetoshi Shimokawa 
70477ee030bSHidetoshi Shimokawa 	fwohci_db_init(sc, &sc->arrq);
7051f2361f8SHidetoshi Shimokawa 	if ((sc->arrq.flags & FWOHCI_DBCH_INIT) == 0)
7061f2361f8SHidetoshi Shimokawa 		return ENOMEM;
7071f2361f8SHidetoshi Shimokawa 
70877ee030bSHidetoshi Shimokawa 	fwohci_db_init(sc, &sc->arrs);
7091f2361f8SHidetoshi Shimokawa 	if ((sc->arrs.flags & FWOHCI_DBCH_INIT) == 0)
7101f2361f8SHidetoshi Shimokawa 		return ENOMEM;
7113c60ba66SKatsushi Kobayashi 
71277ee030bSHidetoshi Shimokawa 	fwohci_db_init(sc, &sc->atrq);
7131f2361f8SHidetoshi Shimokawa 	if ((sc->atrq.flags & FWOHCI_DBCH_INIT) == 0)
7141f2361f8SHidetoshi Shimokawa 		return ENOMEM;
7151f2361f8SHidetoshi Shimokawa 
71677ee030bSHidetoshi Shimokawa 	fwohci_db_init(sc, &sc->atrs);
7171f2361f8SHidetoshi Shimokawa 	if ((sc->atrs.flags & FWOHCI_DBCH_INIT) == 0)
7181f2361f8SHidetoshi Shimokawa 		return ENOMEM;
7193c60ba66SKatsushi Kobayashi 
720c547b896SHidetoshi Shimokawa 	sc->fc.eui.hi = OREAD(sc, FWOHCIGUID_H);
721c547b896SHidetoshi Shimokawa 	sc->fc.eui.lo = OREAD(sc, FWOHCIGUID_L);
722c547b896SHidetoshi Shimokawa 	for( i = 0 ; i < 8 ; i ++)
723c547b896SHidetoshi Shimokawa 		ui[i] = FW_EUI64_BYTE(&sc->fc.eui,i);
7243c60ba66SKatsushi Kobayashi 	device_printf(dev, "EUI64 %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n",
725c547b896SHidetoshi Shimokawa 		ui[0], ui[1], ui[2], ui[3], ui[4], ui[5], ui[6], ui[7]);
726c547b896SHidetoshi Shimokawa 
7273c60ba66SKatsushi Kobayashi 	sc->fc.ioctl = fwohci_ioctl;
7283c60ba66SKatsushi Kobayashi 	sc->fc.cyctimer = fwohci_cyctimer;
7293c60ba66SKatsushi Kobayashi 	sc->fc.set_bmr = fwohci_set_bus_manager;
7303c60ba66SKatsushi Kobayashi 	sc->fc.ibr = fwohci_ibr;
7313c60ba66SKatsushi Kobayashi 	sc->fc.irx_enable = fwohci_irx_enable;
7323c60ba66SKatsushi Kobayashi 	sc->fc.irx_disable = fwohci_irx_disable;
7333c60ba66SKatsushi Kobayashi 
7343c60ba66SKatsushi Kobayashi 	sc->fc.itx_enable = fwohci_itxbuf_enable;
7353c60ba66SKatsushi Kobayashi 	sc->fc.itx_disable = fwohci_itx_disable;
73677ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
7373c60ba66SKatsushi Kobayashi 	sc->fc.irx_post = fwohci_irx_post;
73877ee030bSHidetoshi Shimokawa #else
73977ee030bSHidetoshi Shimokawa 	sc->fc.irx_post = NULL;
74077ee030bSHidetoshi Shimokawa #endif
7413c60ba66SKatsushi Kobayashi 	sc->fc.itx_post = NULL;
7423c60ba66SKatsushi Kobayashi 	sc->fc.timeout = fwohci_timeout;
7433c60ba66SKatsushi Kobayashi 	sc->fc.poll = fwohci_poll;
7443c60ba66SKatsushi Kobayashi 	sc->fc.set_intr = fwohci_set_intr;
745c572b810SHidetoshi Shimokawa 
74677ee030bSHidetoshi Shimokawa 	sc->intmask = sc->irstat = sc->itstat = 0;
74777ee030bSHidetoshi Shimokawa 
748d0fd7bc6SHidetoshi Shimokawa 	fw_init(&sc->fc);
749d0fd7bc6SHidetoshi Shimokawa 	fwohci_reset(sc, dev);
7503c60ba66SKatsushi Kobayashi 
751d0fd7bc6SHidetoshi Shimokawa 	return 0;
7523c60ba66SKatsushi Kobayashi }
753c572b810SHidetoshi Shimokawa 
754c572b810SHidetoshi Shimokawa void
755c572b810SHidetoshi Shimokawa fwohci_timeout(void *arg)
7563c60ba66SKatsushi Kobayashi {
7573c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc;
7583c60ba66SKatsushi Kobayashi 
7593c60ba66SKatsushi Kobayashi 	sc = (struct fwohci_softc *)arg;
7603c60ba66SKatsushi Kobayashi }
761c572b810SHidetoshi Shimokawa 
762c572b810SHidetoshi Shimokawa u_int32_t
763c572b810SHidetoshi Shimokawa fwohci_cyctimer(struct firewire_comm *fc)
7643c60ba66SKatsushi Kobayashi {
7653c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
7663c60ba66SKatsushi Kobayashi 	return(OREAD(sc, OHCI_CYCLETIMER));
7673c60ba66SKatsushi Kobayashi }
7683c60ba66SKatsushi Kobayashi 
7691f2361f8SHidetoshi Shimokawa int
7701f2361f8SHidetoshi Shimokawa fwohci_detach(struct fwohci_softc *sc, device_t dev)
7711f2361f8SHidetoshi Shimokawa {
7721f2361f8SHidetoshi Shimokawa 	int i;
7731f2361f8SHidetoshi Shimokawa 
77477ee030bSHidetoshi Shimokawa 	if (sc->sid_buf != NULL)
77577ee030bSHidetoshi Shimokawa 		fwdma_free(&sc->fc, &sc->sid_dma);
77677ee030bSHidetoshi Shimokawa 	if (sc->fc.config_rom != NULL)
77777ee030bSHidetoshi Shimokawa 		fwdma_free(&sc->fc, &sc->crom_dma);
7781f2361f8SHidetoshi Shimokawa 
7791f2361f8SHidetoshi Shimokawa 	fwohci_db_free(&sc->arrq);
7801f2361f8SHidetoshi Shimokawa 	fwohci_db_free(&sc->arrs);
7811f2361f8SHidetoshi Shimokawa 
7821f2361f8SHidetoshi Shimokawa 	fwohci_db_free(&sc->atrq);
7831f2361f8SHidetoshi Shimokawa 	fwohci_db_free(&sc->atrs);
7841f2361f8SHidetoshi Shimokawa 
7851f2361f8SHidetoshi Shimokawa 	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
7861f2361f8SHidetoshi Shimokawa 		fwohci_db_free(&sc->it[i]);
7871f2361f8SHidetoshi Shimokawa 		fwohci_db_free(&sc->ir[i]);
7881f2361f8SHidetoshi Shimokawa 	}
7891f2361f8SHidetoshi Shimokawa 
7901f2361f8SHidetoshi Shimokawa 	return 0;
7911f2361f8SHidetoshi Shimokawa }
7921f2361f8SHidetoshi Shimokawa 
793d6105b60SHidetoshi Shimokawa #define LAST_DB(dbtr, db) do {						\
794d6105b60SHidetoshi Shimokawa 	struct fwohcidb_tr *_dbtr = (dbtr);				\
795d6105b60SHidetoshi Shimokawa 	int _cnt = _dbtr->dbcnt;					\
796d6105b60SHidetoshi Shimokawa 	db = &_dbtr->db[ (_cnt > 2) ? (_cnt -1) : 0];			\
797d6105b60SHidetoshi Shimokawa } while (0)
798d6105b60SHidetoshi Shimokawa 
799c572b810SHidetoshi Shimokawa static void
80077ee030bSHidetoshi Shimokawa fwohci_execute_db(void *arg, bus_dma_segment_t *segs, int nseg, int error)
80177ee030bSHidetoshi Shimokawa {
80277ee030bSHidetoshi Shimokawa 	struct fwohcidb_tr *db_tr;
803c4778b5dSHidetoshi Shimokawa 	struct fwohcidb *db;
80477ee030bSHidetoshi Shimokawa 	bus_dma_segment_t *s;
80577ee030bSHidetoshi Shimokawa 	int i;
80677ee030bSHidetoshi Shimokawa 
80777ee030bSHidetoshi Shimokawa 	db_tr = (struct fwohcidb_tr *)arg;
80877ee030bSHidetoshi Shimokawa 	db = &db_tr->db[db_tr->dbcnt];
80977ee030bSHidetoshi Shimokawa 	if (error) {
81077ee030bSHidetoshi Shimokawa 		if (firewire_debug || error != EFBIG)
81177ee030bSHidetoshi Shimokawa 			printf("fwohci_execute_db: error=%d\n", error);
81277ee030bSHidetoshi Shimokawa 		return;
81377ee030bSHidetoshi Shimokawa 	}
81477ee030bSHidetoshi Shimokawa 	for (i = 0; i < nseg; i++) {
81577ee030bSHidetoshi Shimokawa 		s = &segs[i];
81677ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db->db.desc.addr, s->ds_addr);
81777ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db->db.desc.cmd, s->ds_len);
81877ee030bSHidetoshi Shimokawa  		FWOHCI_DMA_WRITE(db->db.desc.res, 0);
81977ee030bSHidetoshi Shimokawa 		db++;
82077ee030bSHidetoshi Shimokawa 		db_tr->dbcnt++;
82177ee030bSHidetoshi Shimokawa 	}
82277ee030bSHidetoshi Shimokawa }
82377ee030bSHidetoshi Shimokawa 
82477ee030bSHidetoshi Shimokawa static void
82577ee030bSHidetoshi Shimokawa fwohci_execute_db2(void *arg, bus_dma_segment_t *segs, int nseg,
82677ee030bSHidetoshi Shimokawa 						bus_size_t size, int error)
82777ee030bSHidetoshi Shimokawa {
82877ee030bSHidetoshi Shimokawa 	fwohci_execute_db(arg, segs, nseg, error);
82977ee030bSHidetoshi Shimokawa }
83077ee030bSHidetoshi Shimokawa 
83177ee030bSHidetoshi Shimokawa static void
832c572b810SHidetoshi Shimokawa fwohci_start(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
8333c60ba66SKatsushi Kobayashi {
8343c60ba66SKatsushi Kobayashi 	int i, s;
835c4778b5dSHidetoshi Shimokawa 	int tcode, hdr_len, pl_off;
8363c60ba66SKatsushi Kobayashi 	int fsegment = -1;
8373c60ba66SKatsushi Kobayashi 	u_int32_t off;
8383c60ba66SKatsushi Kobayashi 	struct fw_xfer *xfer;
8393c60ba66SKatsushi Kobayashi 	struct fw_pkt *fp;
840c4778b5dSHidetoshi Shimokawa 	struct fwohci_txpkthdr *ohcifp;
8413c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
842c4778b5dSHidetoshi Shimokawa 	struct fwohcidb *db;
843c4778b5dSHidetoshi Shimokawa 	u_int32_t *ld;
8443c60ba66SKatsushi Kobayashi 	struct tcode_info *info;
845d6105b60SHidetoshi Shimokawa 	static int maxdesc=0;
8463c60ba66SKatsushi Kobayashi 
8473c60ba66SKatsushi Kobayashi 	if(&sc->atrq == dbch){
8483c60ba66SKatsushi Kobayashi 		off = OHCI_ATQOFF;
8493c60ba66SKatsushi Kobayashi 	}else if(&sc->atrs == dbch){
8503c60ba66SKatsushi Kobayashi 		off = OHCI_ATSOFF;
8513c60ba66SKatsushi Kobayashi 	}else{
8523c60ba66SKatsushi Kobayashi 		return;
8533c60ba66SKatsushi Kobayashi 	}
8543c60ba66SKatsushi Kobayashi 
8553c60ba66SKatsushi Kobayashi 	if (dbch->flags & FWOHCI_DBCH_FULL)
8563c60ba66SKatsushi Kobayashi 		return;
8573c60ba66SKatsushi Kobayashi 
8583c60ba66SKatsushi Kobayashi 	s = splfw();
8593c60ba66SKatsushi Kobayashi 	db_tr = dbch->top;
8603c60ba66SKatsushi Kobayashi txloop:
8613c60ba66SKatsushi Kobayashi 	xfer = STAILQ_FIRST(&dbch->xferq.q);
8623c60ba66SKatsushi Kobayashi 	if(xfer == NULL){
8633c60ba66SKatsushi Kobayashi 		goto kick;
8643c60ba66SKatsushi Kobayashi 	}
8653c60ba66SKatsushi Kobayashi 	if(dbch->xferq.queued == 0 ){
8663c60ba66SKatsushi Kobayashi 		device_printf(sc->fc.dev, "TX queue empty\n");
8673c60ba66SKatsushi Kobayashi 	}
8683c60ba66SKatsushi Kobayashi 	STAILQ_REMOVE_HEAD(&dbch->xferq.q, link);
8693c60ba66SKatsushi Kobayashi 	db_tr->xfer = xfer;
8703c60ba66SKatsushi Kobayashi 	xfer->state = FWXF_START;
8713c60ba66SKatsushi Kobayashi 
872c4778b5dSHidetoshi Shimokawa 	fp = &xfer->send.hdr;
8733c60ba66SKatsushi Kobayashi 	tcode = fp->mode.common.tcode;
8743c60ba66SKatsushi Kobayashi 
875c4778b5dSHidetoshi Shimokawa 	ohcifp = (struct fwohci_txpkthdr *) db_tr->db[1].db.immed;
8763c60ba66SKatsushi Kobayashi 	info = &tinfo[tcode];
87777ee030bSHidetoshi Shimokawa 	hdr_len = pl_off = info->hdr_len;
878a1c9e73aSHidetoshi Shimokawa 
879a1c9e73aSHidetoshi Shimokawa 	ld = &ohcifp->mode.ld[0];
880a1c9e73aSHidetoshi Shimokawa 	ld[0] = ld[1] = ld[2] = ld[3] = 0;
881a1c9e73aSHidetoshi Shimokawa 	for( i = 0 ; i < pl_off ; i+= 4)
882a1c9e73aSHidetoshi Shimokawa 		ld[i/4] = fp->mode.ld[i/4];
883a1c9e73aSHidetoshi Shimokawa 
884c4778b5dSHidetoshi Shimokawa 	ohcifp->mode.common.spd = xfer->send.spd & 0x7;
8853c60ba66SKatsushi Kobayashi 	if (tcode == FWTCODE_STREAM ){
8863c60ba66SKatsushi Kobayashi 		hdr_len = 8;
88777ee030bSHidetoshi Shimokawa 		ohcifp->mode.stream.len = fp->mode.stream.len;
8883c60ba66SKatsushi Kobayashi 	} else if (tcode == FWTCODE_PHY) {
8893c60ba66SKatsushi Kobayashi 		hdr_len = 12;
890a1c9e73aSHidetoshi Shimokawa 		ld[1] = fp->mode.ld[1];
891a1c9e73aSHidetoshi Shimokawa 		ld[2] = fp->mode.ld[2];
8923c60ba66SKatsushi Kobayashi 		ohcifp->mode.common.spd = 0;
8933c60ba66SKatsushi Kobayashi 		ohcifp->mode.common.tcode = FWOHCITCODE_PHY;
8943c60ba66SKatsushi Kobayashi 	} else {
89577ee030bSHidetoshi Shimokawa 		ohcifp->mode.asycomm.dst = fp->mode.hdr.dst;
8963c60ba66SKatsushi Kobayashi 		ohcifp->mode.asycomm.srcbus = OHCI_ASYSRCBUS;
8973c60ba66SKatsushi Kobayashi 		ohcifp->mode.asycomm.tlrt |= FWRETRY_X;
8983c60ba66SKatsushi Kobayashi 	}
8993c60ba66SKatsushi Kobayashi 	db = &db_tr->db[0];
90077ee030bSHidetoshi Shimokawa  	FWOHCI_DMA_WRITE(db->db.desc.cmd,
90177ee030bSHidetoshi Shimokawa 			OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | hdr_len);
902a1c9e73aSHidetoshi Shimokawa  	FWOHCI_DMA_WRITE(db->db.desc.addr, 0);
90377ee030bSHidetoshi Shimokawa  	FWOHCI_DMA_WRITE(db->db.desc.res, 0);
9043c60ba66SKatsushi Kobayashi /* Specify bound timer of asy. responce */
9053c60ba66SKatsushi Kobayashi 	if(&sc->atrs == dbch){
90677ee030bSHidetoshi Shimokawa  		FWOHCI_DMA_WRITE(db->db.desc.res,
90777ee030bSHidetoshi Shimokawa 			 (OREAD(sc, OHCI_CYCLETIMER) >> 12) + (1 << 13));
9083c60ba66SKatsushi Kobayashi 	}
90977ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
91077ee030bSHidetoshi Shimokawa 	if (tcode == FWTCODE_WREQQ || tcode == FWTCODE_RRESQ)
91177ee030bSHidetoshi Shimokawa 		hdr_len = 12;
91277ee030bSHidetoshi Shimokawa 	for (i = 0; i < hdr_len/4; i ++)
913a1c9e73aSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(ld[i], ld[i]);
91477ee030bSHidetoshi Shimokawa #endif
9153c60ba66SKatsushi Kobayashi 
9162b4601d1SHidetoshi Shimokawa again:
9173c60ba66SKatsushi Kobayashi 	db_tr->dbcnt = 2;
9183c60ba66SKatsushi Kobayashi 	db = &db_tr->db[db_tr->dbcnt];
919c4778b5dSHidetoshi Shimokawa 	if (xfer->send.pay_len > 0) {
92077ee030bSHidetoshi Shimokawa 		int err;
92177ee030bSHidetoshi Shimokawa 		/* handle payload */
9223c60ba66SKatsushi Kobayashi 		if (xfer->mbuf == NULL) {
92377ee030bSHidetoshi Shimokawa 			err = bus_dmamap_load(dbch->dmat, db_tr->dma_map,
924c4778b5dSHidetoshi Shimokawa 				&xfer->send.payload[0], xfer->send.pay_len,
92577ee030bSHidetoshi Shimokawa 				fwohci_execute_db, db_tr,
92677ee030bSHidetoshi Shimokawa 				/*flags*/0);
9273c60ba66SKatsushi Kobayashi 		} else {
9282b4601d1SHidetoshi Shimokawa 			/* XXX we can handle only 6 (=8-2) mbuf chains */
92977ee030bSHidetoshi Shimokawa 			err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map,
93077ee030bSHidetoshi Shimokawa 				xfer->mbuf,
93177ee030bSHidetoshi Shimokawa 				fwohci_execute_db2, db_tr,
93277ee030bSHidetoshi Shimokawa 				/* flags */0);
93377ee030bSHidetoshi Shimokawa 			if (err == EFBIG) {
93477ee030bSHidetoshi Shimokawa 				struct mbuf *m0;
93577ee030bSHidetoshi Shimokawa 
93677ee030bSHidetoshi Shimokawa 				if (firewire_debug)
93777ee030bSHidetoshi Shimokawa 					device_printf(sc->fc.dev, "EFBIG.\n");
93877ee030bSHidetoshi Shimokawa 				m0 = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
93977ee030bSHidetoshi Shimokawa 				if (m0 != NULL) {
9402b4601d1SHidetoshi Shimokawa 					m_copydata(xfer->mbuf, 0,
9412b4601d1SHidetoshi Shimokawa 						xfer->mbuf->m_pkthdr.len,
94277ee030bSHidetoshi Shimokawa 						mtod(m0, caddr_t));
94377ee030bSHidetoshi Shimokawa 					m0->m_len = m0->m_pkthdr.len =
9442b4601d1SHidetoshi Shimokawa 						xfer->mbuf->m_pkthdr.len;
9452b4601d1SHidetoshi Shimokawa 					m_freem(xfer->mbuf);
94677ee030bSHidetoshi Shimokawa 					xfer->mbuf = m0;
9472b4601d1SHidetoshi Shimokawa 					goto again;
9482b4601d1SHidetoshi Shimokawa 				}
9492b4601d1SHidetoshi Shimokawa 				device_printf(sc->fc.dev, "m_getcl failed.\n");
9502b4601d1SHidetoshi Shimokawa 			}
9513c60ba66SKatsushi Kobayashi 		}
95277ee030bSHidetoshi Shimokawa 		if (err)
95377ee030bSHidetoshi Shimokawa 			printf("dmamap_load: err=%d\n", err);
95477ee030bSHidetoshi Shimokawa 		bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
95577ee030bSHidetoshi Shimokawa 						BUS_DMASYNC_PREWRITE);
95677ee030bSHidetoshi Shimokawa #if 0 /* OHCI_OUTPUT_MODE == 0 */
95777ee030bSHidetoshi Shimokawa 		for (i = 2; i < db_tr->dbcnt; i++)
95877ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db_tr->db[i].db.desc.cmd,
95977ee030bSHidetoshi Shimokawa 						OHCI_OUTPUT_MORE);
96077ee030bSHidetoshi Shimokawa #endif
961d6105b60SHidetoshi Shimokawa 	}
962d6105b60SHidetoshi Shimokawa 	if (maxdesc < db_tr->dbcnt) {
963d6105b60SHidetoshi Shimokawa 		maxdesc = db_tr->dbcnt;
964d6105b60SHidetoshi Shimokawa 		if (bootverbose)
965d6105b60SHidetoshi Shimokawa 			device_printf(sc->fc.dev, "maxdesc: %d\n", maxdesc);
966d6105b60SHidetoshi Shimokawa 	}
9673c60ba66SKatsushi Kobayashi 	/* last db */
9683c60ba66SKatsushi Kobayashi 	LAST_DB(db_tr, db);
96977ee030bSHidetoshi Shimokawa  	FWOHCI_DMA_SET(db->db.desc.cmd,
97077ee030bSHidetoshi Shimokawa 		OHCI_OUTPUT_LAST | OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS);
97177ee030bSHidetoshi Shimokawa  	FWOHCI_DMA_WRITE(db->db.desc.depend,
97277ee030bSHidetoshi Shimokawa 			STAILQ_NEXT(db_tr, link)->bus_addr);
9733c60ba66SKatsushi Kobayashi 
9743c60ba66SKatsushi Kobayashi 	if(fsegment == -1 )
9753c60ba66SKatsushi Kobayashi 		fsegment = db_tr->dbcnt;
9763c60ba66SKatsushi Kobayashi 	if (dbch->pdb_tr != NULL) {
9773c60ba66SKatsushi Kobayashi 		LAST_DB(dbch->pdb_tr, db);
97877ee030bSHidetoshi Shimokawa  		FWOHCI_DMA_SET(db->db.desc.depend, db_tr->dbcnt);
9793c60ba66SKatsushi Kobayashi 	}
9803c60ba66SKatsushi Kobayashi 	dbch->pdb_tr = db_tr;
9813c60ba66SKatsushi Kobayashi 	db_tr = STAILQ_NEXT(db_tr, link);
9823c60ba66SKatsushi Kobayashi 	if(db_tr != dbch->bottom){
9833c60ba66SKatsushi Kobayashi 		goto txloop;
9843c60ba66SKatsushi Kobayashi 	} else {
98517c3d42cSHidetoshi Shimokawa 		device_printf(sc->fc.dev, "fwohci_start: lack of db_trq\n");
9863c60ba66SKatsushi Kobayashi 		dbch->flags |= FWOHCI_DBCH_FULL;
9873c60ba66SKatsushi Kobayashi 	}
9883c60ba66SKatsushi Kobayashi kick:
9893c60ba66SKatsushi Kobayashi 	/* kick asy q */
99077ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
99177ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
9923c60ba66SKatsushi Kobayashi 
9933c60ba66SKatsushi Kobayashi 	if(dbch->xferq.flag & FWXFERQ_RUNNING) {
9943c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE);
9953c60ba66SKatsushi Kobayashi 	} else {
99617c3d42cSHidetoshi Shimokawa 		if (bootverbose)
99717c3d42cSHidetoshi Shimokawa 			device_printf(sc->fc.dev, "start AT DMA status=%x\n",
9983c60ba66SKatsushi Kobayashi 					OREAD(sc, OHCI_DMACTL(off)));
99977ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | fsegment);
10003c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN);
10013c60ba66SKatsushi Kobayashi 		dbch->xferq.flag |= FWXFERQ_RUNNING;
10023c60ba66SKatsushi Kobayashi 	}
1003c572b810SHidetoshi Shimokawa 
10043c60ba66SKatsushi Kobayashi 	dbch->top = db_tr;
10053c60ba66SKatsushi Kobayashi 	splx(s);
10063c60ba66SKatsushi Kobayashi 	return;
10073c60ba66SKatsushi Kobayashi }
1008c572b810SHidetoshi Shimokawa 
1009c572b810SHidetoshi Shimokawa static void
1010c572b810SHidetoshi Shimokawa fwohci_start_atq(struct firewire_comm *fc)
10113c60ba66SKatsushi Kobayashi {
10123c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
10133c60ba66SKatsushi Kobayashi 	fwohci_start( sc, &(sc->atrq));
10143c60ba66SKatsushi Kobayashi 	return;
10153c60ba66SKatsushi Kobayashi }
1016c572b810SHidetoshi Shimokawa 
1017c572b810SHidetoshi Shimokawa static void
1018c572b810SHidetoshi Shimokawa fwohci_start_ats(struct firewire_comm *fc)
10193c60ba66SKatsushi Kobayashi {
10203c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
10213c60ba66SKatsushi Kobayashi 	fwohci_start( sc, &(sc->atrs));
10223c60ba66SKatsushi Kobayashi 	return;
10233c60ba66SKatsushi Kobayashi }
1024c572b810SHidetoshi Shimokawa 
1025c572b810SHidetoshi Shimokawa void
1026c572b810SHidetoshi Shimokawa fwohci_txd(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
10273c60ba66SKatsushi Kobayashi {
102877ee030bSHidetoshi Shimokawa 	int s, ch, err = 0;
10293c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *tr;
1030c4778b5dSHidetoshi Shimokawa 	struct fwohcidb *db;
10313c60ba66SKatsushi Kobayashi 	struct fw_xfer *xfer;
10323c60ba66SKatsushi Kobayashi 	u_int32_t off;
103377ee030bSHidetoshi Shimokawa 	u_int stat, status;
10343c60ba66SKatsushi Kobayashi 	int	packets;
10353c60ba66SKatsushi Kobayashi 	struct firewire_comm *fc = (struct firewire_comm *)sc;
103677ee030bSHidetoshi Shimokawa 
10373c60ba66SKatsushi Kobayashi 	if(&sc->atrq == dbch){
10383c60ba66SKatsushi Kobayashi 		off = OHCI_ATQOFF;
103977ee030bSHidetoshi Shimokawa 		ch = ATRQ_CH;
10403c60ba66SKatsushi Kobayashi 	}else if(&sc->atrs == dbch){
10413c60ba66SKatsushi Kobayashi 		off = OHCI_ATSOFF;
104277ee030bSHidetoshi Shimokawa 		ch = ATRS_CH;
10433c60ba66SKatsushi Kobayashi 	}else{
10443c60ba66SKatsushi Kobayashi 		return;
10453c60ba66SKatsushi Kobayashi 	}
10463c60ba66SKatsushi Kobayashi 	s = splfw();
10473c60ba66SKatsushi Kobayashi 	tr = dbch->bottom;
10483c60ba66SKatsushi Kobayashi 	packets = 0;
104977ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD);
105077ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE);
10513c60ba66SKatsushi Kobayashi 	while(dbch->xferq.queued > 0){
10523c60ba66SKatsushi Kobayashi 		LAST_DB(tr, db);
105377ee030bSHidetoshi Shimokawa 		status = FWOHCI_DMA_READ(db->db.desc.res) >> OHCI_STATUS_SHIFT;
105477ee030bSHidetoshi Shimokawa 		if(!(status & OHCI_CNTL_DMA_ACTIVE)){
10553c60ba66SKatsushi Kobayashi 			if (fc->status != FWBUSRESET)
10563c60ba66SKatsushi Kobayashi 				/* maybe out of order?? */
10573c60ba66SKatsushi Kobayashi 				goto out;
10583c60ba66SKatsushi Kobayashi 		}
105977ee030bSHidetoshi Shimokawa 		bus_dmamap_sync(dbch->dmat, tr->dma_map,
106077ee030bSHidetoshi Shimokawa 			BUS_DMASYNC_POSTWRITE);
106177ee030bSHidetoshi Shimokawa 		bus_dmamap_unload(dbch->dmat, tr->dma_map);
1062a1c9e73aSHidetoshi Shimokawa #if 1
1063a1c9e73aSHidetoshi Shimokawa 		if (firewire_debug)
10643c60ba66SKatsushi Kobayashi 			dump_db(sc, ch);
10653c60ba66SKatsushi Kobayashi #endif
106677ee030bSHidetoshi Shimokawa 		if(status & OHCI_CNTL_DMA_DEAD) {
10673c60ba66SKatsushi Kobayashi 			/* Stop DMA */
10683c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN);
10693c60ba66SKatsushi Kobayashi 			device_printf(sc->fc.dev, "force reset AT FIFO\n");
10703c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_LINKEN);
10713c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS | OHCI_HCC_LINKEN);
10723c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN);
10733c60ba66SKatsushi Kobayashi 		}
107477ee030bSHidetoshi Shimokawa 		stat = status & FWOHCIEV_MASK;
10753c60ba66SKatsushi Kobayashi 		switch(stat){
10763c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKPEND:
1077864d7e72SHidetoshi Shimokawa 		case FWOHCIEV_ACKCOMPL:
10783c60ba66SKatsushi Kobayashi 			err = 0;
10793c60ba66SKatsushi Kobayashi 			break;
10803c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKBSA:
10813c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKBSB:
10823c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKBSX:
1083864d7e72SHidetoshi Shimokawa 			device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]);
10843c60ba66SKatsushi Kobayashi 			err = EBUSY;
10853c60ba66SKatsushi Kobayashi 			break;
10863c60ba66SKatsushi Kobayashi 		case FWOHCIEV_FLUSHED:
10873c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKTARD:
10883c60ba66SKatsushi Kobayashi 			device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]);
10893c60ba66SKatsushi Kobayashi 			err = EAGAIN;
10903c60ba66SKatsushi Kobayashi 			break;
10913c60ba66SKatsushi Kobayashi 		case FWOHCIEV_MISSACK:
10923c60ba66SKatsushi Kobayashi 		case FWOHCIEV_UNDRRUN:
10933c60ba66SKatsushi Kobayashi 		case FWOHCIEV_OVRRUN:
10943c60ba66SKatsushi Kobayashi 		case FWOHCIEV_DESCERR:
10953c60ba66SKatsushi Kobayashi 		case FWOHCIEV_DTRDERR:
10963c60ba66SKatsushi Kobayashi 		case FWOHCIEV_TIMEOUT:
10973c60ba66SKatsushi Kobayashi 		case FWOHCIEV_TCODERR:
10983c60ba66SKatsushi Kobayashi 		case FWOHCIEV_UNKNOWN:
10993c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKDERR:
11003c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKTERR:
11013c60ba66SKatsushi Kobayashi 		default:
11023c60ba66SKatsushi Kobayashi 			device_printf(sc->fc.dev, "txd err=%2x %s\n",
11033c60ba66SKatsushi Kobayashi 							stat, fwohcicode[stat]);
11043c60ba66SKatsushi Kobayashi 			err = EINVAL;
11053c60ba66SKatsushi Kobayashi 			break;
11063c60ba66SKatsushi Kobayashi 		}
11073c60ba66SKatsushi Kobayashi 		if (tr->xfer != NULL) {
11083c60ba66SKatsushi Kobayashi 			xfer = tr->xfer;
110977ee030bSHidetoshi Shimokawa 			if (xfer->state == FWXF_RCVD) {
11101a753700SHidetoshi Shimokawa #if 0
111177ee030bSHidetoshi Shimokawa 				if (firewire_debug)
111277ee030bSHidetoshi Shimokawa 					printf("already rcvd\n");
11131a753700SHidetoshi Shimokawa #endif
111477ee030bSHidetoshi Shimokawa 				fw_xfer_done(xfer);
111577ee030bSHidetoshi Shimokawa 			} else {
11163c60ba66SKatsushi Kobayashi 				xfer->state = FWXF_SENT;
11173c60ba66SKatsushi Kobayashi 				if (err == EBUSY && fc->status != FWBUSRESET) {
11183c60ba66SKatsushi Kobayashi 					xfer->state = FWXF_BUSY;
11193c60ba66SKatsushi Kobayashi 					xfer->resp = err;
1120864d7e72SHidetoshi Shimokawa 					if (xfer->retry_req != NULL)
11213c60ba66SKatsushi Kobayashi 						xfer->retry_req(xfer);
112213bd8601SHidetoshi Shimokawa 					else {
1123c4778b5dSHidetoshi Shimokawa 						xfer->recv.pay_len = 0;
1124864d7e72SHidetoshi Shimokawa 						fw_xfer_done(xfer);
112513bd8601SHidetoshi Shimokawa 					}
11263c60ba66SKatsushi Kobayashi 				} else if (stat != FWOHCIEV_ACKPEND) {
11273c60ba66SKatsushi Kobayashi 					if (stat != FWOHCIEV_ACKCOMPL)
11283c60ba66SKatsushi Kobayashi 						xfer->state = FWXF_SENTERR;
11293c60ba66SKatsushi Kobayashi 					xfer->resp = err;
1130c4778b5dSHidetoshi Shimokawa 					xfer->recv.pay_len = 0;
11313c60ba66SKatsushi Kobayashi 					fw_xfer_done(xfer);
11323c60ba66SKatsushi Kobayashi 				}
11333c60ba66SKatsushi Kobayashi 			}
1134864d7e72SHidetoshi Shimokawa 			/*
1135864d7e72SHidetoshi Shimokawa 			 * The watchdog timer takes care of split
1136864d7e72SHidetoshi Shimokawa 			 * transcation timeout for ACKPEND case.
1137864d7e72SHidetoshi Shimokawa 			 */
113877ee030bSHidetoshi Shimokawa 		} else {
113977ee030bSHidetoshi Shimokawa 			printf("this shouldn't happen\n");
11403c60ba66SKatsushi Kobayashi 		}
114148249fe0SHidetoshi Shimokawa 		dbch->xferq.queued --;
11423c60ba66SKatsushi Kobayashi 		tr->xfer = NULL;
11433c60ba66SKatsushi Kobayashi 
11443c60ba66SKatsushi Kobayashi 		packets ++;
11453c60ba66SKatsushi Kobayashi 		tr = STAILQ_NEXT(tr, link);
11463c60ba66SKatsushi Kobayashi 		dbch->bottom = tr;
11473b79dd16SHidetoshi Shimokawa 		if (dbch->bottom == dbch->top) {
11483b79dd16SHidetoshi Shimokawa 			/* we reaches the end of context program */
11493b79dd16SHidetoshi Shimokawa 			if (firewire_debug && dbch->xferq.queued > 0)
11503b79dd16SHidetoshi Shimokawa 				printf("queued > 0\n");
11513b79dd16SHidetoshi Shimokawa 			break;
11523b79dd16SHidetoshi Shimokawa 		}
11533c60ba66SKatsushi Kobayashi 	}
11543c60ba66SKatsushi Kobayashi out:
11553c60ba66SKatsushi Kobayashi 	if ((dbch->flags & FWOHCI_DBCH_FULL) && packets > 0) {
11563c60ba66SKatsushi Kobayashi 		printf("make free slot\n");
11573c60ba66SKatsushi Kobayashi 		dbch->flags &= ~FWOHCI_DBCH_FULL;
11583c60ba66SKatsushi Kobayashi 		fwohci_start(sc, dbch);
11593c60ba66SKatsushi Kobayashi 	}
11603c60ba66SKatsushi Kobayashi 	splx(s);
11613c60ba66SKatsushi Kobayashi }
1162c572b810SHidetoshi Shimokawa 
1163c572b810SHidetoshi Shimokawa static void
1164c572b810SHidetoshi Shimokawa fwohci_db_free(struct fwohci_dbch *dbch)
11653c60ba66SKatsushi Kobayashi {
11663c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
116777ee030bSHidetoshi Shimokawa 	int idb;
11683c60ba66SKatsushi Kobayashi 
11691f2361f8SHidetoshi Shimokawa 	if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
11701f2361f8SHidetoshi Shimokawa 		return;
11711f2361f8SHidetoshi Shimokawa 
117277ee030bSHidetoshi Shimokawa 	for(db_tr = STAILQ_FIRST(&dbch->db_trq), idb = 0; idb < dbch->ndb;
11733c60ba66SKatsushi Kobayashi 			db_tr = STAILQ_NEXT(db_tr, link), idb++){
117477ee030bSHidetoshi Shimokawa 		if ((dbch->xferq.flag & FWXFERQ_EXTBUF) == 0 &&
117577ee030bSHidetoshi Shimokawa 					db_tr->buf != NULL) {
117677ee030bSHidetoshi Shimokawa 			fwdma_free_size(dbch->dmat, db_tr->dma_map,
117777ee030bSHidetoshi Shimokawa 					db_tr->buf, dbch->xferq.psize);
11783c60ba66SKatsushi Kobayashi 			db_tr->buf = NULL;
117977ee030bSHidetoshi Shimokawa 		} else if (db_tr->dma_map != NULL)
118077ee030bSHidetoshi Shimokawa 			bus_dmamap_destroy(dbch->dmat, db_tr->dma_map);
11811f2361f8SHidetoshi Shimokawa 	}
11823c60ba66SKatsushi Kobayashi 	dbch->ndb = 0;
11833c60ba66SKatsushi Kobayashi 	db_tr = STAILQ_FIRST(&dbch->db_trq);
118477ee030bSHidetoshi Shimokawa 	fwdma_free_multiseg(dbch->am);
11855166f1dfSHidetoshi Shimokawa 	free(db_tr, M_FW);
11863c60ba66SKatsushi Kobayashi 	STAILQ_INIT(&dbch->db_trq);
11871f2361f8SHidetoshi Shimokawa 	dbch->flags &= ~FWOHCI_DBCH_INIT;
11883c60ba66SKatsushi Kobayashi }
1189c572b810SHidetoshi Shimokawa 
1190c572b810SHidetoshi Shimokawa static void
119177ee030bSHidetoshi Shimokawa fwohci_db_init(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
11923c60ba66SKatsushi Kobayashi {
11933c60ba66SKatsushi Kobayashi 	int	idb;
11943c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
11959339321dSHidetoshi Shimokawa 
11969339321dSHidetoshi Shimokawa 	if ((dbch->flags & FWOHCI_DBCH_INIT) != 0)
11979339321dSHidetoshi Shimokawa 		goto out;
11989339321dSHidetoshi Shimokawa 
119977ee030bSHidetoshi Shimokawa 	/* create dma_tag for buffers */
120077ee030bSHidetoshi Shimokawa #define MAX_REQCOUNT	0xffff
120177ee030bSHidetoshi Shimokawa 	if (bus_dma_tag_create(/*parent*/ sc->fc.dmat,
120277ee030bSHidetoshi Shimokawa 			/*alignment*/ 1, /*boundary*/ 0,
120377ee030bSHidetoshi Shimokawa 			/*lowaddr*/ BUS_SPACE_MAXADDR_32BIT,
120477ee030bSHidetoshi Shimokawa 			/*highaddr*/ BUS_SPACE_MAXADDR,
120577ee030bSHidetoshi Shimokawa 			/*filter*/NULL, /*filterarg*/NULL,
120677ee030bSHidetoshi Shimokawa 			/*maxsize*/ dbch->xferq.psize,
120777ee030bSHidetoshi Shimokawa 			/*nsegments*/ dbch->ndesc > 3 ? dbch->ndesc - 2 : 1,
120877ee030bSHidetoshi Shimokawa 			/*maxsegsz*/ MAX_REQCOUNT,
1209f6b1c44dSScott Long 			/*flags*/ 0,
12104f933468SHidetoshi Shimokawa #if __FreeBSD_version >= 501102
1211f6b1c44dSScott Long 			/*lockfunc*/busdma_lock_mutex,
12124f933468SHidetoshi Shimokawa 			/*lockarg*/&Giant,
12134f933468SHidetoshi Shimokawa #endif
12144f933468SHidetoshi Shimokawa 			&dbch->dmat))
121577ee030bSHidetoshi Shimokawa 		return;
121677ee030bSHidetoshi Shimokawa 
12173c60ba66SKatsushi Kobayashi 	/* allocate DB entries and attach one to each DMA channels */
12183c60ba66SKatsushi Kobayashi 	/* DB entry must start at 16 bytes bounary. */
12193c60ba66SKatsushi Kobayashi 	STAILQ_INIT(&dbch->db_trq);
12203c60ba66SKatsushi Kobayashi 	db_tr = (struct fwohcidb_tr *)
12213c60ba66SKatsushi Kobayashi 		malloc(sizeof(struct fwohcidb_tr) * dbch->ndb,
122277ee030bSHidetoshi Shimokawa 		M_FW, M_WAITOK | M_ZERO);
12233c60ba66SKatsushi Kobayashi 	if(db_tr == NULL){
1224e2ad5d6eSHidetoshi Shimokawa 		printf("fwohci_db_init: malloc(1) failed\n");
12253c60ba66SKatsushi Kobayashi 		return;
12263c60ba66SKatsushi Kobayashi 	}
1227e2ad5d6eSHidetoshi Shimokawa 
122877ee030bSHidetoshi Shimokawa #define DB_SIZE(x) (sizeof(struct fwohcidb) * (x)->ndesc)
122977ee030bSHidetoshi Shimokawa 	dbch->am = fwdma_malloc_multiseg(&sc->fc, DB_SIZE(dbch),
123077ee030bSHidetoshi Shimokawa 		DB_SIZE(dbch), dbch->ndb, BUS_DMA_WAITOK);
123177ee030bSHidetoshi Shimokawa 	if (dbch->am == NULL) {
123277ee030bSHidetoshi Shimokawa 		printf("fwohci_db_init: fwdma_malloc_multiseg failed\n");
12334c790222SHidetoshi Shimokawa 		free(db_tr, M_FW);
1234e2ad5d6eSHidetoshi Shimokawa 		return;
1235e2ad5d6eSHidetoshi Shimokawa 	}
12363c60ba66SKatsushi Kobayashi 	/* Attach DB to DMA ch. */
12373c60ba66SKatsushi Kobayashi 	for(idb = 0 ; idb < dbch->ndb ; idb++){
12383c60ba66SKatsushi Kobayashi 		db_tr->dbcnt = 0;
123977ee030bSHidetoshi Shimokawa 		db_tr->db = (struct fwohcidb *)fwdma_v_addr(dbch->am, idb);
124077ee030bSHidetoshi Shimokawa 		db_tr->bus_addr = fwdma_bus_addr(dbch->am, idb);
124177ee030bSHidetoshi Shimokawa 		/* create dmamap for buffers */
124277ee030bSHidetoshi Shimokawa 		/* XXX do we need 4bytes alignment tag? */
124377ee030bSHidetoshi Shimokawa 		/* XXX don't alloc dma_map for AR */
124477ee030bSHidetoshi Shimokawa 		if (bus_dmamap_create(dbch->dmat, 0, &db_tr->dma_map) != 0) {
124577ee030bSHidetoshi Shimokawa 			printf("bus_dmamap_create failed\n");
124677ee030bSHidetoshi Shimokawa 			dbch->flags = FWOHCI_DBCH_INIT; /* XXX fake */
124777ee030bSHidetoshi Shimokawa 			fwohci_db_free(dbch);
124877ee030bSHidetoshi Shimokawa 			return;
124977ee030bSHidetoshi Shimokawa 		}
12503c60ba66SKatsushi Kobayashi 		STAILQ_INSERT_TAIL(&dbch->db_trq, db_tr, link);
125177ee030bSHidetoshi Shimokawa 		if (dbch->xferq.flag & FWXFERQ_EXTBUF) {
1252d0fd7bc6SHidetoshi Shimokawa 			if (idb % dbch->xferq.bnpacket == 0)
1253d0fd7bc6SHidetoshi Shimokawa 				dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket
1254d0fd7bc6SHidetoshi Shimokawa 						].start = (caddr_t)db_tr;
1255d0fd7bc6SHidetoshi Shimokawa 			if ((idb + 1) % dbch->xferq.bnpacket == 0)
1256d0fd7bc6SHidetoshi Shimokawa 				dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket
1257d0fd7bc6SHidetoshi Shimokawa 						].end = (caddr_t)db_tr;
12583c60ba66SKatsushi Kobayashi 		}
12593c60ba66SKatsushi Kobayashi 		db_tr++;
12603c60ba66SKatsushi Kobayashi 	}
12613c60ba66SKatsushi Kobayashi 	STAILQ_LAST(&dbch->db_trq, fwohcidb_tr,link)->link.stqe_next
12623c60ba66SKatsushi Kobayashi 			= STAILQ_FIRST(&dbch->db_trq);
12639339321dSHidetoshi Shimokawa out:
12649339321dSHidetoshi Shimokawa 	dbch->xferq.queued = 0;
12659339321dSHidetoshi Shimokawa 	dbch->pdb_tr = NULL;
12663c60ba66SKatsushi Kobayashi 	dbch->top = STAILQ_FIRST(&dbch->db_trq);
12673c60ba66SKatsushi Kobayashi 	dbch->bottom = dbch->top;
12681f2361f8SHidetoshi Shimokawa 	dbch->flags = FWOHCI_DBCH_INIT;
12693c60ba66SKatsushi Kobayashi }
1270c572b810SHidetoshi Shimokawa 
1271c572b810SHidetoshi Shimokawa static int
1272c572b810SHidetoshi Shimokawa fwohci_itx_disable(struct firewire_comm *fc, int dmach)
12733c60ba66SKatsushi Kobayashi {
12743c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
127577ee030bSHidetoshi Shimokawa 	int sleepch;
12765a7ba74dSHidetoshi Shimokawa 
127777ee030bSHidetoshi Shimokawa 	OWRITE(sc, OHCI_ITCTLCLR(dmach),
127877ee030bSHidetoshi Shimokawa 			OHCI_CNTL_DMA_RUN | OHCI_CNTL_CYCMATCH_S);
12793c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach);
12803c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach);
12815a7ba74dSHidetoshi Shimokawa 	/* XXX we cannot free buffers until the DMA really stops */
128277ee030bSHidetoshi Shimokawa 	tsleep((void *)&sleepch, FWPRI, "fwitxd", hz);
12833c60ba66SKatsushi Kobayashi 	fwohci_db_free(&sc->it[dmach]);
12843c60ba66SKatsushi Kobayashi 	sc->it[dmach].xferq.flag &= ~FWXFERQ_RUNNING;
12853c60ba66SKatsushi Kobayashi 	return 0;
12863c60ba66SKatsushi Kobayashi }
1287c572b810SHidetoshi Shimokawa 
1288c572b810SHidetoshi Shimokawa static int
1289c572b810SHidetoshi Shimokawa fwohci_irx_disable(struct firewire_comm *fc, int dmach)
12903c60ba66SKatsushi Kobayashi {
12913c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
129277ee030bSHidetoshi Shimokawa 	int sleepch;
12933c60ba66SKatsushi Kobayashi 
12943c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
12953c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach);
12963c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach);
12975a7ba74dSHidetoshi Shimokawa 	/* XXX we cannot free buffers until the DMA really stops */
129877ee030bSHidetoshi Shimokawa 	tsleep((void *)&sleepch, FWPRI, "fwirxd", hz);
12993c60ba66SKatsushi Kobayashi 	fwohci_db_free(&sc->ir[dmach]);
13003c60ba66SKatsushi Kobayashi 	sc->ir[dmach].xferq.flag &= ~FWXFERQ_RUNNING;
13013c60ba66SKatsushi Kobayashi 	return 0;
13023c60ba66SKatsushi Kobayashi }
1303c572b810SHidetoshi Shimokawa 
130477ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
1305c572b810SHidetoshi Shimokawa static void
1306c572b810SHidetoshi Shimokawa fwohci_irx_post (struct firewire_comm *fc , u_int32_t *qld)
13073c60ba66SKatsushi Kobayashi {
130877ee030bSHidetoshi Shimokawa 	qld[0] = FWOHCI_DMA_READ(qld[0]);
13093c60ba66SKatsushi Kobayashi 	return;
13103c60ba66SKatsushi Kobayashi }
13113c60ba66SKatsushi Kobayashi #endif
13123c60ba66SKatsushi Kobayashi 
1313c572b810SHidetoshi Shimokawa static int
1314c572b810SHidetoshi Shimokawa fwohci_tx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
13153c60ba66SKatsushi Kobayashi {
13163c60ba66SKatsushi Kobayashi 	int err = 0;
131777ee030bSHidetoshi Shimokawa 	int idb, z, i, dmach = 0, ldesc;
1318a89ec05eSPeter Wemm 	u_int32_t off = 0;
13193c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
1320c4778b5dSHidetoshi Shimokawa 	struct fwohcidb *db;
13213c60ba66SKatsushi Kobayashi 
13223c60ba66SKatsushi Kobayashi 	if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){
13233c60ba66SKatsushi Kobayashi 		err = EINVAL;
13243c60ba66SKatsushi Kobayashi 		return err;
13253c60ba66SKatsushi Kobayashi 	}
13263c60ba66SKatsushi Kobayashi 	z = dbch->ndesc;
13273c60ba66SKatsushi Kobayashi 	for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){
13283c60ba66SKatsushi Kobayashi 		if( &sc->it[dmach] == dbch){
13293c60ba66SKatsushi Kobayashi 			off = OHCI_ITOFF(dmach);
13303c60ba66SKatsushi Kobayashi 			break;
13313c60ba66SKatsushi Kobayashi 		}
13323c60ba66SKatsushi Kobayashi 	}
1333a89ec05eSPeter Wemm 	if(off == 0){
13343c60ba66SKatsushi Kobayashi 		err = EINVAL;
13353c60ba66SKatsushi Kobayashi 		return err;
13363c60ba66SKatsushi Kobayashi 	}
13373c60ba66SKatsushi Kobayashi 	if(dbch->xferq.flag & FWXFERQ_RUNNING)
13383c60ba66SKatsushi Kobayashi 		return err;
13393c60ba66SKatsushi Kobayashi 	dbch->xferq.flag |= FWXFERQ_RUNNING;
13403c60ba66SKatsushi Kobayashi 	for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){
13413c60ba66SKatsushi Kobayashi 		dbch->bottom = STAILQ_NEXT(dbch->bottom, link);
13423c60ba66SKatsushi Kobayashi 	}
13433c60ba66SKatsushi Kobayashi 	db_tr = dbch->top;
13443c60ba66SKatsushi Kobayashi 	for (idb = 0; idb < dbch->ndb; idb ++) {
134577ee030bSHidetoshi Shimokawa 		fwohci_add_tx_buf(dbch, db_tr, idb);
13463c60ba66SKatsushi Kobayashi 		if(STAILQ_NEXT(db_tr, link) == NULL){
13473c60ba66SKatsushi Kobayashi 			break;
13483c60ba66SKatsushi Kobayashi 		}
134953f1eb86SHidetoshi Shimokawa 		db = db_tr->db;
135077ee030bSHidetoshi Shimokawa 		ldesc = db_tr->dbcnt - 1;
135177ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[0].db.desc.depend,
135277ee030bSHidetoshi Shimokawa 				STAILQ_NEXT(db_tr, link)->bus_addr | z);
135377ee030bSHidetoshi Shimokawa 		db[ldesc].db.desc.depend = db[0].db.desc.depend;
13543c60ba66SKatsushi Kobayashi 		if(dbch->xferq.flag & FWXFERQ_EXTBUF){
13553c60ba66SKatsushi Kobayashi 			if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){
135677ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_SET(
135777ee030bSHidetoshi Shimokawa 					db[ldesc].db.desc.cmd,
135877ee030bSHidetoshi Shimokawa 					OHCI_INTERRUPT_ALWAYS);
13594ed65ce9SHidetoshi Shimokawa 				/* OHCI 1.1 and above */
136077ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_SET(
136177ee030bSHidetoshi Shimokawa 					db[0].db.desc.cmd,
136277ee030bSHidetoshi Shimokawa 					OHCI_INTERRUPT_ALWAYS);
13633c60ba66SKatsushi Kobayashi 			}
13643c60ba66SKatsushi Kobayashi 		}
13653c60ba66SKatsushi Kobayashi 		db_tr = STAILQ_NEXT(db_tr, link);
13663c60ba66SKatsushi Kobayashi 	}
136777ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_CLEAR(
136877ee030bSHidetoshi Shimokawa 		dbch->bottom->db[dbch->bottom->dbcnt - 1].db.desc.depend, 0xf);
13693c60ba66SKatsushi Kobayashi 	return err;
13703c60ba66SKatsushi Kobayashi }
1371c572b810SHidetoshi Shimokawa 
1372c572b810SHidetoshi Shimokawa static int
1373c572b810SHidetoshi Shimokawa fwohci_rx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
13743c60ba66SKatsushi Kobayashi {
13753c60ba66SKatsushi Kobayashi 	int err = 0;
137653f1eb86SHidetoshi Shimokawa 	int idb, z, i, dmach = 0, ldesc;
1377a89ec05eSPeter Wemm 	u_int32_t off = 0;
13783c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
1379c4778b5dSHidetoshi Shimokawa 	struct fwohcidb *db;
13803c60ba66SKatsushi Kobayashi 
13813c60ba66SKatsushi Kobayashi 	z = dbch->ndesc;
13823c60ba66SKatsushi Kobayashi 	if(&sc->arrq == dbch){
13833c60ba66SKatsushi Kobayashi 		off = OHCI_ARQOFF;
13843c60ba66SKatsushi Kobayashi 	}else if(&sc->arrs == dbch){
13853c60ba66SKatsushi Kobayashi 		off = OHCI_ARSOFF;
13863c60ba66SKatsushi Kobayashi 	}else{
13873c60ba66SKatsushi Kobayashi 		for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){
13883c60ba66SKatsushi Kobayashi 			if( &sc->ir[dmach] == dbch){
13893c60ba66SKatsushi Kobayashi 				off = OHCI_IROFF(dmach);
13903c60ba66SKatsushi Kobayashi 				break;
13913c60ba66SKatsushi Kobayashi 			}
13923c60ba66SKatsushi Kobayashi 		}
13933c60ba66SKatsushi Kobayashi 	}
1394a89ec05eSPeter Wemm 	if(off == 0){
13953c60ba66SKatsushi Kobayashi 		err = EINVAL;
13963c60ba66SKatsushi Kobayashi 		return err;
13973c60ba66SKatsushi Kobayashi 	}
13983c60ba66SKatsushi Kobayashi 	if(dbch->xferq.flag & FWXFERQ_STREAM){
13993c60ba66SKatsushi Kobayashi 		if(dbch->xferq.flag & FWXFERQ_RUNNING)
14003c60ba66SKatsushi Kobayashi 			return err;
14013c60ba66SKatsushi Kobayashi 	}else{
14023c60ba66SKatsushi Kobayashi 		if(dbch->xferq.flag & FWXFERQ_RUNNING){
14033c60ba66SKatsushi Kobayashi 			err = EBUSY;
14043c60ba66SKatsushi Kobayashi 			return err;
14053c60ba66SKatsushi Kobayashi 		}
14063c60ba66SKatsushi Kobayashi 	}
14073c60ba66SKatsushi Kobayashi 	dbch->xferq.flag |= FWXFERQ_RUNNING;
14089339321dSHidetoshi Shimokawa 	dbch->top = STAILQ_FIRST(&dbch->db_trq);
14093c60ba66SKatsushi Kobayashi 	for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){
14103c60ba66SKatsushi Kobayashi 		dbch->bottom = STAILQ_NEXT(dbch->bottom, link);
14113c60ba66SKatsushi Kobayashi 	}
14123c60ba66SKatsushi Kobayashi 	db_tr = dbch->top;
14133c60ba66SKatsushi Kobayashi 	for (idb = 0; idb < dbch->ndb; idb ++) {
141477ee030bSHidetoshi Shimokawa 		fwohci_add_rx_buf(dbch, db_tr, idb, &sc->dummy_dma);
141577ee030bSHidetoshi Shimokawa 		if (STAILQ_NEXT(db_tr, link) == NULL)
14163c60ba66SKatsushi Kobayashi 			break;
141753f1eb86SHidetoshi Shimokawa 		db = db_tr->db;
141853f1eb86SHidetoshi Shimokawa 		ldesc = db_tr->dbcnt - 1;
141977ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[ldesc].db.desc.depend,
142077ee030bSHidetoshi Shimokawa 			STAILQ_NEXT(db_tr, link)->bus_addr | z);
14213c60ba66SKatsushi Kobayashi 		if(dbch->xferq.flag & FWXFERQ_EXTBUF){
14223c60ba66SKatsushi Kobayashi 			if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){
142377ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_SET(
142477ee030bSHidetoshi Shimokawa 					db[ldesc].db.desc.cmd,
142577ee030bSHidetoshi Shimokawa 					OHCI_INTERRUPT_ALWAYS);
142677ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_CLEAR(
142777ee030bSHidetoshi Shimokawa 					db[ldesc].db.desc.depend,
142877ee030bSHidetoshi Shimokawa 					0xf);
14293c60ba66SKatsushi Kobayashi 			}
14303c60ba66SKatsushi Kobayashi 		}
14313c60ba66SKatsushi Kobayashi 		db_tr = STAILQ_NEXT(db_tr, link);
14323c60ba66SKatsushi Kobayashi 	}
143377ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_CLEAR(
143477ee030bSHidetoshi Shimokawa 		dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend, 0xf);
14353c60ba66SKatsushi Kobayashi 	dbch->buf_offset = 0;
143677ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
143777ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
14383c60ba66SKatsushi Kobayashi 	if(dbch->xferq.flag & FWXFERQ_STREAM){
14393c60ba66SKatsushi Kobayashi 		return err;
14403c60ba66SKatsushi Kobayashi 	}else{
144177ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | z);
14423c60ba66SKatsushi Kobayashi 	}
14433c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN);
14443c60ba66SKatsushi Kobayashi 	return err;
14453c60ba66SKatsushi Kobayashi }
1446c572b810SHidetoshi Shimokawa 
1447c572b810SHidetoshi Shimokawa static int
144877ee030bSHidetoshi Shimokawa fwohci_next_cycle(struct firewire_comm *fc, int cycle_now)
14493c60ba66SKatsushi Kobayashi {
14505a7ba74dSHidetoshi Shimokawa 	int sec, cycle, cycle_match;
14513c60ba66SKatsushi Kobayashi 
145297ae6c1fSHidetoshi Shimokawa 	cycle = cycle_now & 0x1fff;
145397ae6c1fSHidetoshi Shimokawa 	sec = cycle_now >> 13;
145497ae6c1fSHidetoshi Shimokawa #define CYCLE_MOD	0x10
145577ee030bSHidetoshi Shimokawa #if 1
145697ae6c1fSHidetoshi Shimokawa #define CYCLE_DELAY	8	/* min delay to start DMA */
145777ee030bSHidetoshi Shimokawa #else
145877ee030bSHidetoshi Shimokawa #define CYCLE_DELAY	7000	/* min delay to start DMA */
145977ee030bSHidetoshi Shimokawa #endif
146097ae6c1fSHidetoshi Shimokawa 	cycle = cycle + CYCLE_DELAY;
146197ae6c1fSHidetoshi Shimokawa 	if (cycle >= 8000) {
146297ae6c1fSHidetoshi Shimokawa 		sec ++;
146397ae6c1fSHidetoshi Shimokawa 		cycle -= 8000;
146497ae6c1fSHidetoshi Shimokawa 	}
146577ee030bSHidetoshi Shimokawa 	cycle = roundup2(cycle, CYCLE_MOD);
146697ae6c1fSHidetoshi Shimokawa 	if (cycle >= 8000) {
146797ae6c1fSHidetoshi Shimokawa 		sec ++;
146897ae6c1fSHidetoshi Shimokawa 		if (cycle == 8000)
146997ae6c1fSHidetoshi Shimokawa 			cycle = 0;
147097ae6c1fSHidetoshi Shimokawa 		else
147197ae6c1fSHidetoshi Shimokawa 			cycle = CYCLE_MOD;
147297ae6c1fSHidetoshi Shimokawa 	}
147397ae6c1fSHidetoshi Shimokawa 	cycle_match = ((sec << 13) | cycle) & 0x7ffff;
14745a7ba74dSHidetoshi Shimokawa 
14755a7ba74dSHidetoshi Shimokawa 	return(cycle_match);
14765a7ba74dSHidetoshi Shimokawa }
14775a7ba74dSHidetoshi Shimokawa 
14785a7ba74dSHidetoshi Shimokawa static int
14795a7ba74dSHidetoshi Shimokawa fwohci_itxbuf_enable(struct firewire_comm *fc, int dmach)
14805a7ba74dSHidetoshi Shimokawa {
14815a7ba74dSHidetoshi Shimokawa 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
14825a7ba74dSHidetoshi Shimokawa 	int err = 0;
14835a7ba74dSHidetoshi Shimokawa 	unsigned short tag, ich;
14845a7ba74dSHidetoshi Shimokawa 	struct fwohci_dbch *dbch;
14855a7ba74dSHidetoshi Shimokawa 	int cycle_match, cycle_now, s, ldesc;
14865a7ba74dSHidetoshi Shimokawa 	u_int32_t stat;
14875a7ba74dSHidetoshi Shimokawa 	struct fw_bulkxfer *first, *chunk, *prev;
14885a7ba74dSHidetoshi Shimokawa 	struct fw_xferq *it;
14895a7ba74dSHidetoshi Shimokawa 
14905a7ba74dSHidetoshi Shimokawa 	dbch = &sc->it[dmach];
14915a7ba74dSHidetoshi Shimokawa 	it = &dbch->xferq;
14925a7ba74dSHidetoshi Shimokawa 
14935a7ba74dSHidetoshi Shimokawa 	tag = (it->flag >> 6) & 3;
14945a7ba74dSHidetoshi Shimokawa 	ich = it->flag & 0x3f;
14955a7ba74dSHidetoshi Shimokawa 	if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) {
14965a7ba74dSHidetoshi Shimokawa 		dbch->ndb = it->bnpacket * it->bnchunk;
14975a7ba74dSHidetoshi Shimokawa 		dbch->ndesc = 3;
149877ee030bSHidetoshi Shimokawa 		fwohci_db_init(sc, dbch);
14995a7ba74dSHidetoshi Shimokawa 		if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
15005a7ba74dSHidetoshi Shimokawa 			return ENOMEM;
15015a7ba74dSHidetoshi Shimokawa 		err = fwohci_tx_enable(sc, dbch);
15025a7ba74dSHidetoshi Shimokawa 	}
15035a7ba74dSHidetoshi Shimokawa 	if(err)
15045a7ba74dSHidetoshi Shimokawa 		return err;
15055a7ba74dSHidetoshi Shimokawa 
150653f1eb86SHidetoshi Shimokawa 	ldesc = dbch->ndesc - 1;
15075a7ba74dSHidetoshi Shimokawa 	s = splfw();
15085a7ba74dSHidetoshi Shimokawa 	prev = STAILQ_LAST(&it->stdma, fw_bulkxfer, link);
15095a7ba74dSHidetoshi Shimokawa 	while  ((chunk = STAILQ_FIRST(&it->stvalid)) != NULL) {
1510c4778b5dSHidetoshi Shimokawa 		struct fwohcidb *db;
15115a7ba74dSHidetoshi Shimokawa 
151277ee030bSHidetoshi Shimokawa 		fwdma_sync_multiseg(it->buf, chunk->poffset, it->bnpacket,
151377ee030bSHidetoshi Shimokawa 					BUS_DMASYNC_PREWRITE);
15145a7ba74dSHidetoshi Shimokawa 		fwohci_txbufdb(sc, dmach, chunk);
15155a7ba74dSHidetoshi Shimokawa 		if (prev != NULL) {
15165a7ba74dSHidetoshi Shimokawa 			db = ((struct fwohcidb_tr *)(prev->end))->db;
151777ee030bSHidetoshi Shimokawa #if 0 /* XXX necessary? */
151877ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db[ldesc].db.desc.cmd,
151977ee030bSHidetoshi Shimokawa 						OHCI_BRANCH_ALWAYS);
152077ee030bSHidetoshi Shimokawa #endif
152153f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npacket changes */
15225a7ba74dSHidetoshi Shimokawa 			db[ldesc].db.desc.depend = db[0].db.desc.depend =
152377ee030bSHidetoshi Shimokawa 				((struct fwohcidb_tr *)
152477ee030bSHidetoshi Shimokawa 				(chunk->start))->bus_addr | dbch->ndesc;
152553f1eb86SHidetoshi Shimokawa #else
152677ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc);
152777ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc);
152853f1eb86SHidetoshi Shimokawa #endif
15295a7ba74dSHidetoshi Shimokawa 		}
15305a7ba74dSHidetoshi Shimokawa 		STAILQ_REMOVE_HEAD(&it->stvalid, link);
15315a7ba74dSHidetoshi Shimokawa 		STAILQ_INSERT_TAIL(&it->stdma, chunk, link);
15325a7ba74dSHidetoshi Shimokawa 		prev = chunk;
15335a7ba74dSHidetoshi Shimokawa 	}
153477ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
153577ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
15365a7ba74dSHidetoshi Shimokawa 	splx(s);
15375a7ba74dSHidetoshi Shimokawa 	stat = OREAD(sc, OHCI_ITCTL(dmach));
153877ee030bSHidetoshi Shimokawa 	if (firewire_debug && (stat & OHCI_CNTL_CYCMATCH_S))
153977ee030bSHidetoshi Shimokawa 		printf("stat 0x%x\n", stat);
154077ee030bSHidetoshi Shimokawa 
15415a7ba74dSHidetoshi Shimokawa 	if (stat & (OHCI_CNTL_DMA_ACTIVE | OHCI_CNTL_CYCMATCH_S))
15425a7ba74dSHidetoshi Shimokawa 		return 0;
15435a7ba74dSHidetoshi Shimokawa 
154477ee030bSHidetoshi Shimokawa #if 0
15455a7ba74dSHidetoshi Shimokawa 	OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
154677ee030bSHidetoshi Shimokawa #endif
15475a7ba74dSHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach);
15485a7ba74dSHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach);
15495a7ba74dSHidetoshi Shimokawa 	OWRITE(sc, OHCI_IT_MASK, 1 << dmach);
155077ee030bSHidetoshi Shimokawa 	OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IT);
15515a7ba74dSHidetoshi Shimokawa 
15525a7ba74dSHidetoshi Shimokawa 	first = STAILQ_FIRST(&it->stdma);
155377ee030bSHidetoshi Shimokawa 	OWRITE(sc, OHCI_ITCMD(dmach),
155477ee030bSHidetoshi Shimokawa 		((struct fwohcidb_tr *)(first->start))->bus_addr | dbch->ndesc);
155577ee030bSHidetoshi Shimokawa 	if (firewire_debug) {
15565a7ba74dSHidetoshi Shimokawa 		printf("fwohci_itxbuf_enable: kick 0x%08x\n", stat);
155777ee030bSHidetoshi Shimokawa #if 1
155877ee030bSHidetoshi Shimokawa 		dump_dma(sc, ITX_CH + dmach);
155977ee030bSHidetoshi Shimokawa #endif
156077ee030bSHidetoshi Shimokawa 	}
15615a7ba74dSHidetoshi Shimokawa 	if ((stat & OHCI_CNTL_DMA_RUN) == 0) {
15625a7ba74dSHidetoshi Shimokawa #if 1
15635a7ba74dSHidetoshi Shimokawa 		/* Don't start until all chunks are buffered */
15645a7ba74dSHidetoshi Shimokawa 		if (STAILQ_FIRST(&it->stfree) != NULL)
15655a7ba74dSHidetoshi Shimokawa 			goto out;
15665a7ba74dSHidetoshi Shimokawa #endif
156777ee030bSHidetoshi Shimokawa #if 1
156897ae6c1fSHidetoshi Shimokawa 		/* Clear cycle match counter bits */
156997ae6c1fSHidetoshi Shimokawa 		OWRITE(sc, OHCI_ITCTLCLR(dmach), 0xffff0000);
15705a7ba74dSHidetoshi Shimokawa 
15715a7ba74dSHidetoshi Shimokawa 		/* 2bit second + 13bit cycle */
15725a7ba74dSHidetoshi Shimokawa 		cycle_now = (fc->cyctimer(fc) >> 12) & 0x7fff;
157377ee030bSHidetoshi Shimokawa 		cycle_match = fwohci_next_cycle(fc, cycle_now);
15745a7ba74dSHidetoshi Shimokawa 
157597ae6c1fSHidetoshi Shimokawa 		OWRITE(sc, OHCI_ITCTL(dmach),
157697ae6c1fSHidetoshi Shimokawa 				OHCI_CNTL_CYCMATCH_S | (cycle_match << 16)
157797ae6c1fSHidetoshi Shimokawa 				| OHCI_CNTL_DMA_RUN);
157877ee030bSHidetoshi Shimokawa #else
157977ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_RUN);
158077ee030bSHidetoshi Shimokawa #endif
158177ee030bSHidetoshi Shimokawa 		if (firewire_debug) {
15827643dc18SHidetoshi Shimokawa 			printf("cycle_match: 0x%04x->0x%04x\n",
15837643dc18SHidetoshi Shimokawa 						cycle_now, cycle_match);
158477ee030bSHidetoshi Shimokawa 			dump_dma(sc, ITX_CH + dmach);
158577ee030bSHidetoshi Shimokawa 			dump_db(sc, ITX_CH + dmach);
158677ee030bSHidetoshi Shimokawa 		}
15877643dc18SHidetoshi Shimokawa 	} else if ((stat & OHCI_CNTL_CYCMATCH_S) == 0) {
15885a7ba74dSHidetoshi Shimokawa 		device_printf(sc->fc.dev,
15895a7ba74dSHidetoshi Shimokawa 			"IT DMA underrun (0x%08x)\n", stat);
159077ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_WAKE);
15913c60ba66SKatsushi Kobayashi 	}
15925a7ba74dSHidetoshi Shimokawa out:
15933c60ba66SKatsushi Kobayashi 	return err;
15943c60ba66SKatsushi Kobayashi }
1595c572b810SHidetoshi Shimokawa 
1596c572b810SHidetoshi Shimokawa static int
159777ee030bSHidetoshi Shimokawa fwohci_irx_enable(struct firewire_comm *fc, int dmach)
15983c60ba66SKatsushi Kobayashi {
15993c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
16005a7ba74dSHidetoshi Shimokawa 	int err = 0, s, ldesc;
16013c60ba66SKatsushi Kobayashi 	unsigned short tag, ich;
160216e0f484SHidetoshi Shimokawa 	u_int32_t stat;
16035a7ba74dSHidetoshi Shimokawa 	struct fwohci_dbch *dbch;
160477ee030bSHidetoshi Shimokawa 	struct fwohcidb_tr *db_tr;
16055a7ba74dSHidetoshi Shimokawa 	struct fw_bulkxfer *first, *prev, *chunk;
16065a7ba74dSHidetoshi Shimokawa 	struct fw_xferq *ir;
1607435dd29bSHidetoshi Shimokawa 
16085a7ba74dSHidetoshi Shimokawa 	dbch = &sc->ir[dmach];
16095a7ba74dSHidetoshi Shimokawa 	ir = &dbch->xferq;
16105a7ba74dSHidetoshi Shimokawa 
16115a7ba74dSHidetoshi Shimokawa 	if ((ir->flag & FWXFERQ_RUNNING) == 0) {
16125a7ba74dSHidetoshi Shimokawa 		tag = (ir->flag >> 6) & 3;
16135a7ba74dSHidetoshi Shimokawa 		ich = ir->flag & 0x3f;
16143c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich);
16153c60ba66SKatsushi Kobayashi 
16165a7ba74dSHidetoshi Shimokawa 		ir->queued = 0;
16175a7ba74dSHidetoshi Shimokawa 		dbch->ndb = ir->bnpacket * ir->bnchunk;
16185a7ba74dSHidetoshi Shimokawa 		dbch->ndesc = 2;
161977ee030bSHidetoshi Shimokawa 		fwohci_db_init(sc, dbch);
16205a7ba74dSHidetoshi Shimokawa 		if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
16210aaa9a23SHidetoshi Shimokawa 			return ENOMEM;
16225a7ba74dSHidetoshi Shimokawa 		err = fwohci_rx_enable(sc, dbch);
16233c60ba66SKatsushi Kobayashi 	}
16243c60ba66SKatsushi Kobayashi 	if(err)
16253c60ba66SKatsushi Kobayashi 		return err;
16263c60ba66SKatsushi Kobayashi 
16275a7ba74dSHidetoshi Shimokawa 	first = STAILQ_FIRST(&ir->stfree);
16285a7ba74dSHidetoshi Shimokawa 	if (first == NULL) {
16295a7ba74dSHidetoshi Shimokawa 		device_printf(fc->dev, "IR DMA no free chunk\n");
16305a7ba74dSHidetoshi Shimokawa 		return 0;
16315a7ba74dSHidetoshi Shimokawa 	}
16325a7ba74dSHidetoshi Shimokawa 
16339ca8add3SHidetoshi Shimokawa 	ldesc = dbch->ndesc - 1;
16349ca8add3SHidetoshi Shimokawa 	s = splfw();
16355a7ba74dSHidetoshi Shimokawa 	prev = STAILQ_LAST(&ir->stdma, fw_bulkxfer, link);
16365a7ba74dSHidetoshi Shimokawa 	while  ((chunk = STAILQ_FIRST(&ir->stfree)) != NULL) {
1637c4778b5dSHidetoshi Shimokawa 		struct fwohcidb *db;
16385a7ba74dSHidetoshi Shimokawa 
16392b4601d1SHidetoshi Shimokawa #if 1 /* XXX for if_fwe */
164077ee030bSHidetoshi Shimokawa 		if (chunk->mbuf != NULL) {
164177ee030bSHidetoshi Shimokawa 			db_tr = (struct fwohcidb_tr *)(chunk->start);
164277ee030bSHidetoshi Shimokawa 			db_tr->dbcnt = 1;
164377ee030bSHidetoshi Shimokawa 			err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map,
164477ee030bSHidetoshi Shimokawa 					chunk->mbuf, fwohci_execute_db2, db_tr,
164577ee030bSHidetoshi Shimokawa 					/* flags */0);
164677ee030bSHidetoshi Shimokawa  			FWOHCI_DMA_SET(db_tr->db[1].db.desc.cmd,
164777ee030bSHidetoshi Shimokawa 				OHCI_UPDATE | OHCI_INPUT_LAST |
164877ee030bSHidetoshi Shimokawa 				OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS);
164977ee030bSHidetoshi Shimokawa 		}
16502b4601d1SHidetoshi Shimokawa #endif
16515a7ba74dSHidetoshi Shimokawa 		db = ((struct fwohcidb_tr *)(chunk->end))->db;
165277ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[ldesc].db.desc.res, 0);
165377ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_CLEAR(db[ldesc].db.desc.depend, 0xf);
16545a7ba74dSHidetoshi Shimokawa 		if (prev != NULL) {
16555a7ba74dSHidetoshi Shimokawa 			db = ((struct fwohcidb_tr *)(prev->end))->db;
165677ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc);
16575a7ba74dSHidetoshi Shimokawa 		}
16585a7ba74dSHidetoshi Shimokawa 		STAILQ_REMOVE_HEAD(&ir->stfree, link);
16595a7ba74dSHidetoshi Shimokawa 		STAILQ_INSERT_TAIL(&ir->stdma, chunk, link);
16605a7ba74dSHidetoshi Shimokawa 		prev = chunk;
16615a7ba74dSHidetoshi Shimokawa 	}
166277ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
166377ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
16645a7ba74dSHidetoshi Shimokawa 	splx(s);
16655a7ba74dSHidetoshi Shimokawa 	stat = OREAD(sc, OHCI_IRCTL(dmach));
16665a7ba74dSHidetoshi Shimokawa 	if (stat & OHCI_CNTL_DMA_ACTIVE)
16675a7ba74dSHidetoshi Shimokawa 		return 0;
16685a7ba74dSHidetoshi Shimokawa 	if (stat & OHCI_CNTL_DMA_RUN) {
16693c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
16705a7ba74dSHidetoshi Shimokawa 		device_printf(sc->fc.dev, "IR DMA overrun (0x%08x)\n", stat);
16715a7ba74dSHidetoshi Shimokawa 	}
16725a7ba74dSHidetoshi Shimokawa 
167377ee030bSHidetoshi Shimokawa 	if (firewire_debug)
167477ee030bSHidetoshi Shimokawa 		printf("start IR DMA 0x%x\n", stat);
16753c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach);
16763c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach);
16773c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IR_MASK, 1 << dmach);
16783c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf0000000);
16793c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR);
16803c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCMD(dmach),
168177ee030bSHidetoshi Shimokawa 		((struct fwohcidb_tr *)(first->start))->bus_addr
16825a7ba74dSHidetoshi Shimokawa 							| dbch->ndesc);
16833c60ba66SKatsushi Kobayashi 	OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN);
16843c60ba66SKatsushi Kobayashi 	OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR);
168577ee030bSHidetoshi Shimokawa #if 0
168677ee030bSHidetoshi Shimokawa 	dump_db(sc, IRX_CH + dmach);
168777ee030bSHidetoshi Shimokawa #endif
16883c60ba66SKatsushi Kobayashi 	return err;
16893c60ba66SKatsushi Kobayashi }
1690c572b810SHidetoshi Shimokawa 
1691c572b810SHidetoshi Shimokawa int
169264cf5240SHidetoshi Shimokawa fwohci_stop(struct fwohci_softc *sc, device_t dev)
16933c60ba66SKatsushi Kobayashi {
16943c60ba66SKatsushi Kobayashi 	u_int i;
16953c60ba66SKatsushi Kobayashi 
16963c60ba66SKatsushi Kobayashi /* Now stopping all DMA channel */
16973c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN);
16983c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN);
16993c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
17003c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
17013c60ba66SKatsushi Kobayashi 
17023c60ba66SKatsushi Kobayashi 	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
17033c60ba66SKatsushi Kobayashi 		OWRITE(sc,  OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN);
17043c60ba66SKatsushi Kobayashi 		OWRITE(sc,  OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN);
17053c60ba66SKatsushi Kobayashi 	}
17063c60ba66SKatsushi Kobayashi 
17073c60ba66SKatsushi Kobayashi /* FLUSH FIFO and reset Transmitter/Reciever */
17083c60ba66SKatsushi Kobayashi 	OWRITE(sc,  OHCI_HCCCTL, OHCI_HCC_RESET);
17093c60ba66SKatsushi Kobayashi 
17103c60ba66SKatsushi Kobayashi /* Stop interrupt */
17113c60ba66SKatsushi Kobayashi 	OWRITE(sc, FWOHCI_INTMASKCLR,
17123c60ba66SKatsushi Kobayashi 			OHCI_INT_EN | OHCI_INT_ERR | OHCI_INT_PHY_SID
17133c60ba66SKatsushi Kobayashi 			| OHCI_INT_PHY_INT
17143c60ba66SKatsushi Kobayashi 			| OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS
17153c60ba66SKatsushi Kobayashi 			| OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS
17163c60ba66SKatsushi Kobayashi 			| OHCI_INT_DMA_ARRQ | OHCI_INT_DMA_ARRS
17173c60ba66SKatsushi Kobayashi 			| OHCI_INT_PHY_BUS_R);
1718630529adSHidetoshi Shimokawa 
171918349893SHidetoshi Shimokawa 	if (sc->fc.arq !=0 && sc->fc.arq->maxq > 0)
1720630529adSHidetoshi Shimokawa 		fw_drain_txq(&sc->fc);
1721630529adSHidetoshi Shimokawa 
17229339321dSHidetoshi Shimokawa /* XXX Link down?  Bus reset? */
17239339321dSHidetoshi Shimokawa 	return 0;
17249339321dSHidetoshi Shimokawa }
17259339321dSHidetoshi Shimokawa 
17269339321dSHidetoshi Shimokawa int
17279339321dSHidetoshi Shimokawa fwohci_resume(struct fwohci_softc *sc, device_t dev)
17289339321dSHidetoshi Shimokawa {
17299339321dSHidetoshi Shimokawa 	int i;
1730630529adSHidetoshi Shimokawa 	struct fw_xferq *ir;
1731630529adSHidetoshi Shimokawa 	struct fw_bulkxfer *chunk;
17329339321dSHidetoshi Shimokawa 
17339339321dSHidetoshi Shimokawa 	fwohci_reset(sc, dev);
17349339321dSHidetoshi Shimokawa 	/* XXX resume isochronus receive automatically. (how about TX?) */
17359339321dSHidetoshi Shimokawa 	for(i = 0; i < sc->fc.nisodma; i ++) {
1736630529adSHidetoshi Shimokawa 		ir = &sc->ir[i].xferq;
1737630529adSHidetoshi Shimokawa 		if((ir->flag & FWXFERQ_RUNNING) != 0) {
17389339321dSHidetoshi Shimokawa 			device_printf(sc->fc.dev,
17399339321dSHidetoshi Shimokawa 				"resume iso receive ch: %d\n", i);
1740630529adSHidetoshi Shimokawa 			ir->flag &= ~FWXFERQ_RUNNING;
1741630529adSHidetoshi Shimokawa 			/* requeue stdma to stfree */
1742630529adSHidetoshi Shimokawa 			while((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) {
1743630529adSHidetoshi Shimokawa 				STAILQ_REMOVE_HEAD(&ir->stdma, link);
1744630529adSHidetoshi Shimokawa 				STAILQ_INSERT_TAIL(&ir->stfree, chunk, link);
1745630529adSHidetoshi Shimokawa 			}
17469339321dSHidetoshi Shimokawa 			sc->fc.irx_enable(&sc->fc, i);
17479339321dSHidetoshi Shimokawa 		}
17489339321dSHidetoshi Shimokawa 	}
17499339321dSHidetoshi Shimokawa 
17509339321dSHidetoshi Shimokawa 	bus_generic_resume(dev);
17519339321dSHidetoshi Shimokawa 	sc->fc.ibr(&sc->fc);
17523c60ba66SKatsushi Kobayashi 	return 0;
17533c60ba66SKatsushi Kobayashi }
17543c60ba66SKatsushi Kobayashi 
17553c60ba66SKatsushi Kobayashi #define ACK_ALL
17563c60ba66SKatsushi Kobayashi static void
1757783058faSHidetoshi Shimokawa fwohci_intr_body(struct fwohci_softc *sc, u_int32_t stat, int count)
17583c60ba66SKatsushi Kobayashi {
17593c60ba66SKatsushi Kobayashi 	u_int32_t irstat, itstat;
17603c60ba66SKatsushi Kobayashi 	u_int i;
17613c60ba66SKatsushi Kobayashi 	struct firewire_comm *fc = (struct firewire_comm *)sc;
17623c60ba66SKatsushi Kobayashi 
17633c60ba66SKatsushi Kobayashi #ifdef OHCI_DEBUG
17643c60ba66SKatsushi Kobayashi 	if(stat & OREAD(sc, FWOHCI_INTMASK))
17653c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "INTERRUPT < %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s> 0x%08x, 0x%08x\n",
17663c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_EN ? "DMA_EN ":"",
17673c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PHY_REG ? "PHY_REG ":"",
17683c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_LONG ? "CYC_LONG ":"",
17693c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_ERR ? "INT_ERR ":"",
17703c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_ERR ? "CYC_ERR ":"",
17713c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_LOST ? "CYC_LOST ":"",
17723c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_64SECOND ? "CYC_64SECOND ":"",
17733c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_CYC_START ? "CYC_START ":"",
17743c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PHY_INT ? "PHY_INT ":"",
17753c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PHY_BUS_R ? "BUS_RESET ":"",
17763c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PHY_SID ? "SID ":"",
17773c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_LR_ERR ? "DMA_LR_ERR ":"",
17783c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_PW_ERR ? "DMA_PW_ERR ":"",
17793c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_IR ? "DMA_IR ":"",
17803c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_IT  ? "DMA_IT " :"",
17813c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_PRRS  ? "DMA_PRRS " :"",
17823c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_PRRQ  ? "DMA_PRRQ " :"",
17833c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_ARRS  ? "DMA_ARRS " :"",
17843c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_ARRQ  ? "DMA_ARRQ " :"",
17853c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_ATRS  ? "DMA_ATRS " :"",
17863c60ba66SKatsushi Kobayashi 			stat & OHCI_INT_DMA_ATRQ  ? "DMA_ATRQ " :"",
17873c60ba66SKatsushi Kobayashi 			stat, OREAD(sc, FWOHCI_INTMASK)
17883c60ba66SKatsushi Kobayashi 		);
17893c60ba66SKatsushi Kobayashi #endif
17903c60ba66SKatsushi Kobayashi /* Bus reset */
17913c60ba66SKatsushi Kobayashi 	if(stat & OHCI_INT_PHY_BUS_R ){
17921adf6842SHidetoshi Shimokawa 		if (fc->status == FWBUSRESET)
17931adf6842SHidetoshi Shimokawa 			goto busresetout;
17941adf6842SHidetoshi Shimokawa 		/* Disable bus reset interrupt until sid recv. */
17951adf6842SHidetoshi Shimokawa 		OWRITE(sc, FWOHCI_INTMASKCLR,  OHCI_INT_PHY_BUS_R);
17961adf6842SHidetoshi Shimokawa 
17973c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "BUS reset\n");
17983c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTMASKCLR,  OHCI_INT_CYC_LOST);
17993c60ba66SKatsushi Kobayashi 		OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCSRC);
18003c60ba66SKatsushi Kobayashi 
18013c60ba66SKatsushi Kobayashi 		OWRITE(sc,  OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
18023c60ba66SKatsushi Kobayashi 		sc->atrq.xferq.flag &= ~FWXFERQ_RUNNING;
18033c60ba66SKatsushi Kobayashi 		OWRITE(sc,  OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
18043c60ba66SKatsushi Kobayashi 		sc->atrs.xferq.flag &= ~FWXFERQ_RUNNING;
18053c60ba66SKatsushi Kobayashi 
18063c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18073c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_BUS_R);
18083c60ba66SKatsushi Kobayashi #endif
1809627d85fbSHidetoshi Shimokawa 		fw_busreset(fc);
18100bc666e0SHidetoshi Shimokawa 		OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0]));
18110bc666e0SHidetoshi Shimokawa 		OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2]));
18123c60ba66SKatsushi Kobayashi 	}
18131adf6842SHidetoshi Shimokawa busresetout:
18143c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_IR )){
18153c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18163c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IR);
18173c60ba66SKatsushi Kobayashi #endif
181877ee030bSHidetoshi Shimokawa #if __FreeBSD_version >= 500000
181977ee030bSHidetoshi Shimokawa 		irstat = atomic_readandclear_int(&sc->irstat);
182077ee030bSHidetoshi Shimokawa #else
182177ee030bSHidetoshi Shimokawa 		irstat = sc->irstat;
182277ee030bSHidetoshi Shimokawa 		sc->irstat = 0;
182377ee030bSHidetoshi Shimokawa #endif
18243c60ba66SKatsushi Kobayashi 		for(i = 0; i < fc->nisodma ; i++){
1825b9b35d19SHidetoshi Shimokawa 			struct fwohci_dbch *dbch;
1826b9b35d19SHidetoshi Shimokawa 
18273c60ba66SKatsushi Kobayashi 			if((irstat & (1 << i)) != 0){
1828b9b35d19SHidetoshi Shimokawa 				dbch = &sc->ir[i];
1829b9b35d19SHidetoshi Shimokawa 				if ((dbch->xferq.flag & FWXFERQ_OPEN) == 0) {
1830b9b35d19SHidetoshi Shimokawa 					device_printf(sc->fc.dev,
1831b9b35d19SHidetoshi Shimokawa 						"dma(%d) not active\n", i);
1832b9b35d19SHidetoshi Shimokawa 					continue;
1833b9b35d19SHidetoshi Shimokawa 				}
18343c60ba66SKatsushi Kobayashi 				fwohci_rbuf_update(sc, i);
18353c60ba66SKatsushi Kobayashi 			}
18363c60ba66SKatsushi Kobayashi 		}
18373c60ba66SKatsushi Kobayashi 	}
18383c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_IT )){
18393c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18403c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IT);
18413c60ba66SKatsushi Kobayashi #endif
184277ee030bSHidetoshi Shimokawa #if __FreeBSD_version >= 500000
184377ee030bSHidetoshi Shimokawa 		itstat = atomic_readandclear_int(&sc->itstat);
184477ee030bSHidetoshi Shimokawa #else
184577ee030bSHidetoshi Shimokawa 		itstat = sc->itstat;
184677ee030bSHidetoshi Shimokawa 		sc->itstat = 0;
184777ee030bSHidetoshi Shimokawa #endif
18483c60ba66SKatsushi Kobayashi 		for(i = 0; i < fc->nisodma ; i++){
18493c60ba66SKatsushi Kobayashi 			if((itstat & (1 << i)) != 0){
18503c60ba66SKatsushi Kobayashi 				fwohci_tbuf_update(sc, i);
18513c60ba66SKatsushi Kobayashi 			}
18523c60ba66SKatsushi Kobayashi 		}
18533c60ba66SKatsushi Kobayashi 	}
18543c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_PRRS )){
18553c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18563c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRS);
18573c60ba66SKatsushi Kobayashi #endif
18583c60ba66SKatsushi Kobayashi #if 0
18593c60ba66SKatsushi Kobayashi 		dump_dma(sc, ARRS_CH);
18603c60ba66SKatsushi Kobayashi 		dump_db(sc, ARRS_CH);
18613c60ba66SKatsushi Kobayashi #endif
1862783058faSHidetoshi Shimokawa 		fwohci_arcv(sc, &sc->arrs, count);
18633c60ba66SKatsushi Kobayashi 	}
18643c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_PRRQ )){
18653c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18663c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRQ);
18673c60ba66SKatsushi Kobayashi #endif
18683c60ba66SKatsushi Kobayashi #if 0
18693c60ba66SKatsushi Kobayashi 		dump_dma(sc, ARRQ_CH);
18703c60ba66SKatsushi Kobayashi 		dump_db(sc, ARRQ_CH);
18713c60ba66SKatsushi Kobayashi #endif
1872783058faSHidetoshi Shimokawa 		fwohci_arcv(sc, &sc->arrq, count);
18733c60ba66SKatsushi Kobayashi 	}
18743c60ba66SKatsushi Kobayashi 	if(stat & OHCI_INT_PHY_SID){
187577ee030bSHidetoshi Shimokawa 		u_int32_t *buf, node_id;
18763c60ba66SKatsushi Kobayashi 		int plen;
18773c60ba66SKatsushi Kobayashi 
18783c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
18793c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_SID);
18803c60ba66SKatsushi Kobayashi #endif
18811adf6842SHidetoshi Shimokawa 		/* Enable bus reset interrupt */
18821adf6842SHidetoshi Shimokawa 		OWRITE(sc, FWOHCI_INTMASK,  OHCI_INT_PHY_BUS_R);
1883dcae7539SHidetoshi Shimokawa 		/* Allow async. request to us */
1884dcae7539SHidetoshi Shimokawa 		OWRITE(sc, OHCI_AREQHI, 1 << 31);
1885dcae7539SHidetoshi Shimokawa 		/* XXX insecure ?? */
1886dcae7539SHidetoshi Shimokawa 		OWRITE(sc, OHCI_PREQHI, 0x7fffffff);
1887dcae7539SHidetoshi Shimokawa 		OWRITE(sc, OHCI_PREQLO, 0xffffffff);
1888dcae7539SHidetoshi Shimokawa 		OWRITE(sc, OHCI_PREQUPPER, 0x10000);
188973aa55baSHidetoshi Shimokawa 		/* Set ATRetries register */
189073aa55baSHidetoshi Shimokawa 		OWRITE(sc, OHCI_ATRETRY, 1<<(13+16) | 0xfff);
18913c60ba66SKatsushi Kobayashi /*
18923c60ba66SKatsushi Kobayashi ** Checking whether the node is root or not. If root, turn on
18933c60ba66SKatsushi Kobayashi ** cycle master.
18943c60ba66SKatsushi Kobayashi */
189577ee030bSHidetoshi Shimokawa 		node_id = OREAD(sc, FWOHCI_NODEID);
189677ee030bSHidetoshi Shimokawa 		plen = OREAD(sc, OHCI_SID_CNT);
189777ee030bSHidetoshi Shimokawa 
189877ee030bSHidetoshi Shimokawa 		device_printf(fc->dev, "node_id=0x%08x, gen=%d, ",
189977ee030bSHidetoshi Shimokawa 			node_id, (plen >> 16) & 0xff);
190077ee030bSHidetoshi Shimokawa 		if (!(node_id & OHCI_NODE_VALID)) {
19013c60ba66SKatsushi Kobayashi 			printf("Bus reset failure\n");
19023c60ba66SKatsushi Kobayashi 			goto sidout;
19033c60ba66SKatsushi Kobayashi 		}
190477ee030bSHidetoshi Shimokawa 		if (node_id & OHCI_NODE_ROOT) {
19053c60ba66SKatsushi Kobayashi 			printf("CYCLEMASTER mode\n");
19063c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_LNKCTL,
19073c60ba66SKatsushi Kobayashi 				OHCI_CNTL_CYCMTR | OHCI_CNTL_CYCTIMER);
19083c60ba66SKatsushi Kobayashi 		} else {
19093c60ba66SKatsushi Kobayashi 			printf("non CYCLEMASTER mode\n");
19103c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCMTR);
19113c60ba66SKatsushi Kobayashi 			OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_CYCTIMER);
19123c60ba66SKatsushi Kobayashi 		}
191377ee030bSHidetoshi Shimokawa 		fc->nodeid = node_id & 0x3f;
19143c60ba66SKatsushi Kobayashi 
191577ee030bSHidetoshi Shimokawa 		if (plen & OHCI_SID_ERR) {
191677ee030bSHidetoshi Shimokawa 			device_printf(fc->dev, "SID Error\n");
191777ee030bSHidetoshi Shimokawa 			goto sidout;
191877ee030bSHidetoshi Shimokawa 		}
191977ee030bSHidetoshi Shimokawa 		plen &= OHCI_SID_CNT_MASK;
192016e0f484SHidetoshi Shimokawa 		if (plen < 4 || plen > OHCI_SIDSIZE) {
192116e0f484SHidetoshi Shimokawa 			device_printf(fc->dev, "invalid SID len = %d\n", plen);
192216e0f484SHidetoshi Shimokawa 			goto sidout;
192316e0f484SHidetoshi Shimokawa 		}
19243c60ba66SKatsushi Kobayashi 		plen -= 4; /* chop control info */
192577ee030bSHidetoshi Shimokawa 		buf = (u_int32_t *)malloc(OHCI_SIDSIZE, M_FW, M_NOWAIT);
192677ee030bSHidetoshi Shimokawa 		if (buf == NULL) {
192777ee030bSHidetoshi Shimokawa 			device_printf(fc->dev, "malloc failed\n");
192877ee030bSHidetoshi Shimokawa 			goto sidout;
192977ee030bSHidetoshi Shimokawa 		}
193077ee030bSHidetoshi Shimokawa 		for (i = 0; i < plen / 4; i ++)
193177ee030bSHidetoshi Shimokawa 			buf[i] = FWOHCI_DMA_READ(sc->sid_buf[i+1]);
193248249fe0SHidetoshi Shimokawa #if 1
193348249fe0SHidetoshi Shimokawa 		/* pending all pre-bus_reset packets */
193448249fe0SHidetoshi Shimokawa 		fwohci_txd(sc, &sc->atrq);
193548249fe0SHidetoshi Shimokawa 		fwohci_txd(sc, &sc->atrs);
193648249fe0SHidetoshi Shimokawa 		fwohci_arcv(sc, &sc->arrs, -1);
193748249fe0SHidetoshi Shimokawa 		fwohci_arcv(sc, &sc->arrq, -1);
1938627d85fbSHidetoshi Shimokawa 		fw_drain_txq(fc);
193948249fe0SHidetoshi Shimokawa #endif
194077ee030bSHidetoshi Shimokawa 		fw_sidrcv(fc, buf, plen);
194177ee030bSHidetoshi Shimokawa 		free(buf, M_FW);
19423c60ba66SKatsushi Kobayashi 	}
19433c60ba66SKatsushi Kobayashi sidout:
19443c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_ATRQ )){
19453c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19463c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRQ);
19473c60ba66SKatsushi Kobayashi #endif
19483c60ba66SKatsushi Kobayashi 		fwohci_txd(sc, &(sc->atrq));
19493c60ba66SKatsushi Kobayashi 	}
19503c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_DMA_ATRS )){
19513c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19523c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRS);
19533c60ba66SKatsushi Kobayashi #endif
19543c60ba66SKatsushi Kobayashi 		fwohci_txd(sc, &(sc->atrs));
19553c60ba66SKatsushi Kobayashi 	}
19563c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_PW_ERR )){
19573c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19583c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PW_ERR);
19593c60ba66SKatsushi Kobayashi #endif
19603c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "posted write error\n");
19613c60ba66SKatsushi Kobayashi 	}
19623c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_ERR )){
19633c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19643c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_ERR);
19653c60ba66SKatsushi Kobayashi #endif
19663c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "unrecoverable error\n");
19673c60ba66SKatsushi Kobayashi 	}
19683c60ba66SKatsushi Kobayashi 	if((stat & OHCI_INT_PHY_INT)) {
19693c60ba66SKatsushi Kobayashi #ifndef ACK_ALL
19703c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_INT);
19713c60ba66SKatsushi Kobayashi #endif
19723c60ba66SKatsushi Kobayashi 		device_printf(fc->dev, "phy int\n");
19733c60ba66SKatsushi Kobayashi 	}
19743c60ba66SKatsushi Kobayashi 
19753c60ba66SKatsushi Kobayashi 	return;
19763c60ba66SKatsushi Kobayashi }
19773c60ba66SKatsushi Kobayashi 
197877ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE
197977ee030bSHidetoshi Shimokawa static void
198077ee030bSHidetoshi Shimokawa fwohci_complete(void *arg, int pending)
198177ee030bSHidetoshi Shimokawa {
198277ee030bSHidetoshi Shimokawa 	struct fwohci_softc *sc = (struct fwohci_softc *)arg;
198377ee030bSHidetoshi Shimokawa 	u_int32_t stat;
198477ee030bSHidetoshi Shimokawa 
198577ee030bSHidetoshi Shimokawa again:
198677ee030bSHidetoshi Shimokawa 	stat = atomic_readandclear_int(&sc->intstat);
198777ee030bSHidetoshi Shimokawa 	if (stat)
198877ee030bSHidetoshi Shimokawa 		fwohci_intr_body(sc, stat, -1);
198977ee030bSHidetoshi Shimokawa 	else
199077ee030bSHidetoshi Shimokawa 		return;
199177ee030bSHidetoshi Shimokawa 	goto again;
199277ee030bSHidetoshi Shimokawa }
199377ee030bSHidetoshi Shimokawa #endif
199477ee030bSHidetoshi Shimokawa 
199577ee030bSHidetoshi Shimokawa static u_int32_t
199677ee030bSHidetoshi Shimokawa fwochi_check_stat(struct fwohci_softc *sc)
199777ee030bSHidetoshi Shimokawa {
199877ee030bSHidetoshi Shimokawa 	u_int32_t stat, irstat, itstat;
199977ee030bSHidetoshi Shimokawa 
200077ee030bSHidetoshi Shimokawa 	stat = OREAD(sc, FWOHCI_INTSTAT);
200177ee030bSHidetoshi Shimokawa 	if (stat == 0xffffffff) {
200277ee030bSHidetoshi Shimokawa 		device_printf(sc->fc.dev,
200377ee030bSHidetoshi Shimokawa 			"device physically ejected?\n");
200477ee030bSHidetoshi Shimokawa 		return(stat);
200577ee030bSHidetoshi Shimokawa 	}
200677ee030bSHidetoshi Shimokawa #ifdef ACK_ALL
200777ee030bSHidetoshi Shimokawa 	if (stat)
200877ee030bSHidetoshi Shimokawa 		OWRITE(sc, FWOHCI_INTSTATCLR, stat);
200977ee030bSHidetoshi Shimokawa #endif
201077ee030bSHidetoshi Shimokawa 	if (stat & OHCI_INT_DMA_IR) {
201177ee030bSHidetoshi Shimokawa 		irstat = OREAD(sc, OHCI_IR_STAT);
201277ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_IR_STATCLR, irstat);
201377ee030bSHidetoshi Shimokawa 		atomic_set_int(&sc->irstat, irstat);
201477ee030bSHidetoshi Shimokawa 	}
201577ee030bSHidetoshi Shimokawa 	if (stat & OHCI_INT_DMA_IT) {
201677ee030bSHidetoshi Shimokawa 		itstat = OREAD(sc, OHCI_IT_STAT);
201777ee030bSHidetoshi Shimokawa 		OWRITE(sc, OHCI_IT_STATCLR, itstat);
201877ee030bSHidetoshi Shimokawa 		atomic_set_int(&sc->itstat, itstat);
201977ee030bSHidetoshi Shimokawa 	}
202077ee030bSHidetoshi Shimokawa 	return(stat);
202177ee030bSHidetoshi Shimokawa }
202277ee030bSHidetoshi Shimokawa 
20233c60ba66SKatsushi Kobayashi void
20243c60ba66SKatsushi Kobayashi fwohci_intr(void *arg)
20253c60ba66SKatsushi Kobayashi {
20263c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc = (struct fwohci_softc *)arg;
202777ee030bSHidetoshi Shimokawa 	u_int32_t stat;
202877ee030bSHidetoshi Shimokawa #if !FWOHCI_TASKQUEUE
202977ee030bSHidetoshi Shimokawa 	u_int32_t bus_reset = 0;
203077ee030bSHidetoshi Shimokawa #endif
20313c60ba66SKatsushi Kobayashi 
20323c60ba66SKatsushi Kobayashi 	if (!(sc->intmask & OHCI_INT_EN)) {
20333c60ba66SKatsushi Kobayashi 		/* polling mode */
20343c60ba66SKatsushi Kobayashi 		return;
20353c60ba66SKatsushi Kobayashi 	}
20363c60ba66SKatsushi Kobayashi 
203777ee030bSHidetoshi Shimokawa #if !FWOHCI_TASKQUEUE
203877ee030bSHidetoshi Shimokawa again:
20393c60ba66SKatsushi Kobayashi #endif
204077ee030bSHidetoshi Shimokawa 	stat = fwochi_check_stat(sc);
204177ee030bSHidetoshi Shimokawa 	if (stat == 0 || stat == 0xffffffff)
204277ee030bSHidetoshi Shimokawa 		return;
204377ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE
204477ee030bSHidetoshi Shimokawa 	atomic_set_int(&sc->intstat, stat);
204577ee030bSHidetoshi Shimokawa 	/* XXX mask bus reset intr. during bus reset phase */
204677ee030bSHidetoshi Shimokawa 	if (stat)
204777ee030bSHidetoshi Shimokawa 		taskqueue_enqueue(taskqueue_swi_giant, &sc->fwohci_task_complete);
204877ee030bSHidetoshi Shimokawa #else
20491adf6842SHidetoshi Shimokawa 	/* We cannot clear bus reset event during bus reset phase */
20501adf6842SHidetoshi Shimokawa 	if ((stat & ~bus_reset) == 0)
20511adf6842SHidetoshi Shimokawa 		return;
20521adf6842SHidetoshi Shimokawa 	bus_reset = stat & OHCI_INT_PHY_BUS_R;
2053783058faSHidetoshi Shimokawa 	fwohci_intr_body(sc, stat, -1);
205477ee030bSHidetoshi Shimokawa 	goto again;
205577ee030bSHidetoshi Shimokawa #endif
20563c60ba66SKatsushi Kobayashi }
20573c60ba66SKatsushi Kobayashi 
2058740b10aaSHidetoshi Shimokawa void
20593c60ba66SKatsushi Kobayashi fwohci_poll(struct firewire_comm *fc, int quick, int count)
20603c60ba66SKatsushi Kobayashi {
20613c60ba66SKatsushi Kobayashi 	int s;
20623c60ba66SKatsushi Kobayashi 	u_int32_t stat;
20633c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc;
20643c60ba66SKatsushi Kobayashi 
20653c60ba66SKatsushi Kobayashi 
20663c60ba66SKatsushi Kobayashi 	sc = (struct fwohci_softc *)fc;
20673c60ba66SKatsushi Kobayashi 	stat = OHCI_INT_DMA_IR | OHCI_INT_DMA_IT |
20683c60ba66SKatsushi Kobayashi 		OHCI_INT_DMA_PRRS | OHCI_INT_DMA_PRRQ |
20693c60ba66SKatsushi Kobayashi 		OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS;
20703c60ba66SKatsushi Kobayashi #if 0
20713c60ba66SKatsushi Kobayashi 	if (!quick) {
20723c60ba66SKatsushi Kobayashi #else
20733c60ba66SKatsushi Kobayashi 	if (1) {
20743c60ba66SKatsushi Kobayashi #endif
207577ee030bSHidetoshi Shimokawa 		stat = fwochi_check_stat(sc);
207677ee030bSHidetoshi Shimokawa 		if (stat == 0 || stat == 0xffffffff)
20773c60ba66SKatsushi Kobayashi 			return;
20783c60ba66SKatsushi Kobayashi 	}
20793c60ba66SKatsushi Kobayashi 	s = splfw();
2080783058faSHidetoshi Shimokawa 	fwohci_intr_body(sc, stat, count);
20813c60ba66SKatsushi Kobayashi 	splx(s);
20823c60ba66SKatsushi Kobayashi }
20833c60ba66SKatsushi Kobayashi 
20843c60ba66SKatsushi Kobayashi static void
20853c60ba66SKatsushi Kobayashi fwohci_set_intr(struct firewire_comm *fc, int enable)
20863c60ba66SKatsushi Kobayashi {
20873c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc;
20883c60ba66SKatsushi Kobayashi 
20893c60ba66SKatsushi Kobayashi 	sc = (struct fwohci_softc *)fc;
209017c3d42cSHidetoshi Shimokawa 	if (bootverbose)
20919339321dSHidetoshi Shimokawa 		device_printf(sc->fc.dev, "fwohci_set_intr: %d\n", enable);
20923c60ba66SKatsushi Kobayashi 	if (enable) {
20933c60ba66SKatsushi Kobayashi 		sc->intmask |= OHCI_INT_EN;
20943c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_EN);
20953c60ba66SKatsushi Kobayashi 	} else {
20963c60ba66SKatsushi Kobayashi 		sc->intmask &= ~OHCI_INT_EN;
20973c60ba66SKatsushi Kobayashi 		OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_EN);
20983c60ba66SKatsushi Kobayashi 	}
20993c60ba66SKatsushi Kobayashi }
21003c60ba66SKatsushi Kobayashi 
2101c572b810SHidetoshi Shimokawa static void
2102c572b810SHidetoshi Shimokawa fwohci_tbuf_update(struct fwohci_softc *sc, int dmach)
21033c60ba66SKatsushi Kobayashi {
21043c60ba66SKatsushi Kobayashi 	struct firewire_comm *fc = &sc->fc;
2105c4778b5dSHidetoshi Shimokawa 	struct fwohcidb *db;
21065a7ba74dSHidetoshi Shimokawa 	struct fw_bulkxfer *chunk;
21075a7ba74dSHidetoshi Shimokawa 	struct fw_xferq *it;
21085a7ba74dSHidetoshi Shimokawa 	u_int32_t stat, count;
210977ee030bSHidetoshi Shimokawa 	int s, w=0, ldesc;
21103c60ba66SKatsushi Kobayashi 
21115a7ba74dSHidetoshi Shimokawa 	it = fc->it[dmach];
211277ee030bSHidetoshi Shimokawa 	ldesc = sc->it[dmach].ndesc - 1;
21135a7ba74dSHidetoshi Shimokawa 	s = splfw(); /* unnecessary ? */
211477ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(sc->it[dmach].am, BUS_DMASYNC_POSTREAD);
2115a1c9e73aSHidetoshi Shimokawa 	if (firewire_debug)
2116a1c9e73aSHidetoshi Shimokawa 		dump_db(sc, ITX_CH + dmach);
21175a7ba74dSHidetoshi Shimokawa 	while ((chunk = STAILQ_FIRST(&it->stdma)) != NULL) {
21185a7ba74dSHidetoshi Shimokawa 		db = ((struct fwohcidb_tr *)(chunk->end))->db;
211977ee030bSHidetoshi Shimokawa 		stat = FWOHCI_DMA_READ(db[ldesc].db.desc.res)
212077ee030bSHidetoshi Shimokawa 				>> OHCI_STATUS_SHIFT;
21215a7ba74dSHidetoshi Shimokawa 		db = ((struct fwohcidb_tr *)(chunk->start))->db;
2122a1c9e73aSHidetoshi Shimokawa 		/* timestamp */
212377ee030bSHidetoshi Shimokawa 		count = FWOHCI_DMA_READ(db[ldesc].db.desc.res)
212477ee030bSHidetoshi Shimokawa 				& OHCI_COUNT_MASK;
21255a7ba74dSHidetoshi Shimokawa 		if (stat == 0)
21265a7ba74dSHidetoshi Shimokawa 			break;
21275a7ba74dSHidetoshi Shimokawa 		STAILQ_REMOVE_HEAD(&it->stdma, link);
21285a7ba74dSHidetoshi Shimokawa 		switch (stat & FWOHCIEV_MASK){
21293c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKCOMPL:
21305a7ba74dSHidetoshi Shimokawa #if 0
21315a7ba74dSHidetoshi Shimokawa 			device_printf(fc->dev, "0x%08x\n", count);
21320aaa9a23SHidetoshi Shimokawa #endif
21333c60ba66SKatsushi Kobayashi 			break;
21343c60ba66SKatsushi Kobayashi 		default:
21355a7ba74dSHidetoshi Shimokawa 			device_printf(fc->dev,
213677ee030bSHidetoshi Shimokawa 				"Isochronous transmit err %02x(%s)\n",
213777ee030bSHidetoshi Shimokawa 					stat, fwohcicode[stat & 0x1f]);
21383c60ba66SKatsushi Kobayashi 		}
21395a7ba74dSHidetoshi Shimokawa 		STAILQ_INSERT_TAIL(&it->stfree, chunk, link);
21405a7ba74dSHidetoshi Shimokawa 		w++;
21415a7ba74dSHidetoshi Shimokawa 	}
21425a7ba74dSHidetoshi Shimokawa 	splx(s);
21435a7ba74dSHidetoshi Shimokawa 	if (w)
21445a7ba74dSHidetoshi Shimokawa 		wakeup(it);
21453c60ba66SKatsushi Kobayashi }
2146c572b810SHidetoshi Shimokawa 
2147c572b810SHidetoshi Shimokawa static void
2148c572b810SHidetoshi Shimokawa fwohci_rbuf_update(struct fwohci_softc *sc, int dmach)
21493c60ba66SKatsushi Kobayashi {
21500aaa9a23SHidetoshi Shimokawa 	struct firewire_comm *fc = &sc->fc;
2151c4778b5dSHidetoshi Shimokawa 	struct fwohcidb_tr *db_tr;
21525a7ba74dSHidetoshi Shimokawa 	struct fw_bulkxfer *chunk;
21535a7ba74dSHidetoshi Shimokawa 	struct fw_xferq *ir;
21545a7ba74dSHidetoshi Shimokawa 	u_int32_t stat;
215577ee030bSHidetoshi Shimokawa 	int s, w=0, ldesc;
21560aaa9a23SHidetoshi Shimokawa 
21575a7ba74dSHidetoshi Shimokawa 	ir = fc->ir[dmach];
215877ee030bSHidetoshi Shimokawa 	ldesc = sc->ir[dmach].ndesc - 1;
215977ee030bSHidetoshi Shimokawa #if 0
216077ee030bSHidetoshi Shimokawa 	dump_db(sc, dmach);
216177ee030bSHidetoshi Shimokawa #endif
21625a7ba74dSHidetoshi Shimokawa 	s = splfw();
216377ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(sc->ir[dmach].am, BUS_DMASYNC_POSTREAD);
21645a7ba74dSHidetoshi Shimokawa 	while ((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) {
216577ee030bSHidetoshi Shimokawa 		db_tr = (struct fwohcidb_tr *)chunk->end;
216677ee030bSHidetoshi Shimokawa 		stat = FWOHCI_DMA_READ(db_tr->db[ldesc].db.desc.res)
216777ee030bSHidetoshi Shimokawa 				>> OHCI_STATUS_SHIFT;
21685a7ba74dSHidetoshi Shimokawa 		if (stat == 0)
21695a7ba74dSHidetoshi Shimokawa 			break;
217077ee030bSHidetoshi Shimokawa 
217177ee030bSHidetoshi Shimokawa 		if (chunk->mbuf != NULL) {
217277ee030bSHidetoshi Shimokawa 			bus_dmamap_sync(sc->ir[dmach].dmat, db_tr->dma_map,
217377ee030bSHidetoshi Shimokawa 						BUS_DMASYNC_POSTREAD);
217477ee030bSHidetoshi Shimokawa 			bus_dmamap_unload(sc->ir[dmach].dmat, db_tr->dma_map);
217577ee030bSHidetoshi Shimokawa 		} else if (ir->buf != NULL) {
217677ee030bSHidetoshi Shimokawa 			fwdma_sync_multiseg(ir->buf, chunk->poffset,
217777ee030bSHidetoshi Shimokawa 				ir->bnpacket, BUS_DMASYNC_POSTREAD);
217877ee030bSHidetoshi Shimokawa 		} else {
217977ee030bSHidetoshi Shimokawa 			/* XXX */
218077ee030bSHidetoshi Shimokawa 			printf("fwohci_rbuf_update: this shouldn't happend\n");
218177ee030bSHidetoshi Shimokawa 		}
218277ee030bSHidetoshi Shimokawa 
21835a7ba74dSHidetoshi Shimokawa 		STAILQ_REMOVE_HEAD(&ir->stdma, link);
21845a7ba74dSHidetoshi Shimokawa 		STAILQ_INSERT_TAIL(&ir->stvalid, chunk, link);
21855a7ba74dSHidetoshi Shimokawa 		switch (stat & FWOHCIEV_MASK) {
21863c60ba66SKatsushi Kobayashi 		case FWOHCIEV_ACKCOMPL:
21872b4601d1SHidetoshi Shimokawa 			chunk->resp = 0;
21883c60ba66SKatsushi Kobayashi 			break;
21893c60ba66SKatsushi Kobayashi 		default:
21902b4601d1SHidetoshi Shimokawa 			chunk->resp = EINVAL;
21915a7ba74dSHidetoshi Shimokawa 			device_printf(fc->dev,
219277ee030bSHidetoshi Shimokawa 				"Isochronous receive err %02x(%s)\n",
219377ee030bSHidetoshi Shimokawa 					stat, fwohcicode[stat & 0x1f]);
21943c60ba66SKatsushi Kobayashi 		}
21955a7ba74dSHidetoshi Shimokawa 		w++;
21965a7ba74dSHidetoshi Shimokawa 	}
21975a7ba74dSHidetoshi Shimokawa 	splx(s);
21982b4601d1SHidetoshi Shimokawa 	if (w) {
21992b4601d1SHidetoshi Shimokawa 		if (ir->flag & FWXFERQ_HANDLER)
22002b4601d1SHidetoshi Shimokawa 			ir->hand(ir);
22012b4601d1SHidetoshi Shimokawa 		else
22025a7ba74dSHidetoshi Shimokawa 			wakeup(ir);
22033c60ba66SKatsushi Kobayashi 	}
22042b4601d1SHidetoshi Shimokawa }
2205c572b810SHidetoshi Shimokawa 
2206c572b810SHidetoshi Shimokawa void
2207c572b810SHidetoshi Shimokawa dump_dma(struct fwohci_softc *sc, u_int32_t ch)
2208c572b810SHidetoshi Shimokawa {
22093c60ba66SKatsushi Kobayashi 	u_int32_t off, cntl, stat, cmd, match;
22103c60ba66SKatsushi Kobayashi 
22113c60ba66SKatsushi Kobayashi 	if(ch == 0){
22123c60ba66SKatsushi Kobayashi 		off = OHCI_ATQOFF;
22133c60ba66SKatsushi Kobayashi 	}else if(ch == 1){
22143c60ba66SKatsushi Kobayashi 		off = OHCI_ATSOFF;
22153c60ba66SKatsushi Kobayashi 	}else if(ch == 2){
22163c60ba66SKatsushi Kobayashi 		off = OHCI_ARQOFF;
22173c60ba66SKatsushi Kobayashi 	}else if(ch == 3){
22183c60ba66SKatsushi Kobayashi 		off = OHCI_ARSOFF;
22193c60ba66SKatsushi Kobayashi 	}else if(ch < IRX_CH){
22203c60ba66SKatsushi Kobayashi 		off = OHCI_ITCTL(ch - ITX_CH);
22213c60ba66SKatsushi Kobayashi 	}else{
22223c60ba66SKatsushi Kobayashi 		off = OHCI_IRCTL(ch - IRX_CH);
22233c60ba66SKatsushi Kobayashi 	}
22243c60ba66SKatsushi Kobayashi 	cntl = stat = OREAD(sc, off);
22253c60ba66SKatsushi Kobayashi 	cmd = OREAD(sc, off + 0xc);
22263c60ba66SKatsushi Kobayashi 	match = OREAD(sc, off + 0x10);
22273c60ba66SKatsushi Kobayashi 
222877ee030bSHidetoshi Shimokawa 	device_printf(sc->fc.dev, "ch %1x cntl:0x%08x cmd:0x%08x match:0x%08x\n",
22293c60ba66SKatsushi Kobayashi 		ch,
22303c60ba66SKatsushi Kobayashi 		cntl,
22313c60ba66SKatsushi Kobayashi 		cmd,
22323c60ba66SKatsushi Kobayashi 		match);
22333c60ba66SKatsushi Kobayashi 	stat &= 0xffff ;
223477ee030bSHidetoshi Shimokawa 	if (stat) {
22353c60ba66SKatsushi Kobayashi 		device_printf(sc->fc.dev, "dma %d ch:%s%s%s%s%s%s %s(%x)\n",
22363c60ba66SKatsushi Kobayashi 			ch,
22373c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_RUN ? "RUN," : "",
22383c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "",
22393c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "",
22403c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "",
22413c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "",
22423c60ba66SKatsushi Kobayashi 			stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "",
22433c60ba66SKatsushi Kobayashi 			fwohcicode[stat & 0x1f],
22443c60ba66SKatsushi Kobayashi 			stat & 0x1f
22453c60ba66SKatsushi Kobayashi 		);
22463c60ba66SKatsushi Kobayashi 	}else{
22473c60ba66SKatsushi Kobayashi 		device_printf(sc->fc.dev, "dma %d ch: Nostat\n", ch);
22483c60ba66SKatsushi Kobayashi 	}
22493c60ba66SKatsushi Kobayashi }
2250c572b810SHidetoshi Shimokawa 
2251c572b810SHidetoshi Shimokawa void
2252c572b810SHidetoshi Shimokawa dump_db(struct fwohci_softc *sc, u_int32_t ch)
2253c572b810SHidetoshi Shimokawa {
22543c60ba66SKatsushi Kobayashi 	struct fwohci_dbch *dbch;
225577ee030bSHidetoshi Shimokawa 	struct fwohcidb_tr *cp = NULL, *pp, *np = NULL;
2256c4778b5dSHidetoshi Shimokawa 	struct fwohcidb *curr = NULL, *prev, *next = NULL;
22573c60ba66SKatsushi Kobayashi 	int idb, jdb;
22583c60ba66SKatsushi Kobayashi 	u_int32_t cmd, off;
22593c60ba66SKatsushi Kobayashi 	if(ch == 0){
22603c60ba66SKatsushi Kobayashi 		off = OHCI_ATQOFF;
22613c60ba66SKatsushi Kobayashi 		dbch = &sc->atrq;
22623c60ba66SKatsushi Kobayashi 	}else if(ch == 1){
22633c60ba66SKatsushi Kobayashi 		off = OHCI_ATSOFF;
22643c60ba66SKatsushi Kobayashi 		dbch = &sc->atrs;
22653c60ba66SKatsushi Kobayashi 	}else if(ch == 2){
22663c60ba66SKatsushi Kobayashi 		off = OHCI_ARQOFF;
22673c60ba66SKatsushi Kobayashi 		dbch = &sc->arrq;
22683c60ba66SKatsushi Kobayashi 	}else if(ch == 3){
22693c60ba66SKatsushi Kobayashi 		off = OHCI_ARSOFF;
22703c60ba66SKatsushi Kobayashi 		dbch = &sc->arrs;
22713c60ba66SKatsushi Kobayashi 	}else if(ch < IRX_CH){
22723c60ba66SKatsushi Kobayashi 		off = OHCI_ITCTL(ch - ITX_CH);
22733c60ba66SKatsushi Kobayashi 		dbch = &sc->it[ch - ITX_CH];
22743c60ba66SKatsushi Kobayashi 	}else {
22753c60ba66SKatsushi Kobayashi 		off = OHCI_IRCTL(ch - IRX_CH);
22763c60ba66SKatsushi Kobayashi 		dbch = &sc->ir[ch - IRX_CH];
22773c60ba66SKatsushi Kobayashi 	}
22783c60ba66SKatsushi Kobayashi 	cmd = OREAD(sc, off + 0xc);
22793c60ba66SKatsushi Kobayashi 
22803c60ba66SKatsushi Kobayashi 	if( dbch->ndb == 0 ){
22813c60ba66SKatsushi Kobayashi 		device_printf(sc->fc.dev, "No DB is attached ch=%d\n", ch);
22823c60ba66SKatsushi Kobayashi 		return;
22833c60ba66SKatsushi Kobayashi 	}
22843c60ba66SKatsushi Kobayashi 	pp = dbch->top;
22853c60ba66SKatsushi Kobayashi 	prev = pp->db;
22863c60ba66SKatsushi Kobayashi 	for(idb = 0 ; idb < dbch->ndb ; idb ++ ){
22873c60ba66SKatsushi Kobayashi 		if(pp == NULL){
22883c60ba66SKatsushi Kobayashi 			curr = NULL;
22893c60ba66SKatsushi Kobayashi 			goto outdb;
22903c60ba66SKatsushi Kobayashi 		}
22913c60ba66SKatsushi Kobayashi 		cp = STAILQ_NEXT(pp, link);
22923c60ba66SKatsushi Kobayashi 		if(cp == NULL){
22933c60ba66SKatsushi Kobayashi 			curr = NULL;
22943c60ba66SKatsushi Kobayashi 			goto outdb;
22953c60ba66SKatsushi Kobayashi 		}
22963c60ba66SKatsushi Kobayashi 		np = STAILQ_NEXT(cp, link);
22973c60ba66SKatsushi Kobayashi 		for(jdb = 0 ; jdb < dbch->ndesc ; jdb ++ ){
229877ee030bSHidetoshi Shimokawa 			if ((cmd  & 0xfffffff0) == cp->bus_addr) {
22993c60ba66SKatsushi Kobayashi 				curr = cp->db;
23003c60ba66SKatsushi Kobayashi 				if(np != NULL){
23013c60ba66SKatsushi Kobayashi 					next = np->db;
23023c60ba66SKatsushi Kobayashi 				}else{
23033c60ba66SKatsushi Kobayashi 					next = NULL;
23043c60ba66SKatsushi Kobayashi 				}
23053c60ba66SKatsushi Kobayashi 				goto outdb;
23063c60ba66SKatsushi Kobayashi 			}
23073c60ba66SKatsushi Kobayashi 		}
23083c60ba66SKatsushi Kobayashi 		pp = STAILQ_NEXT(pp, link);
23093c60ba66SKatsushi Kobayashi 		prev = pp->db;
23103c60ba66SKatsushi Kobayashi 	}
23113c60ba66SKatsushi Kobayashi outdb:
23123c60ba66SKatsushi Kobayashi 	if( curr != NULL){
231377ee030bSHidetoshi Shimokawa #if 0
23143c60ba66SKatsushi Kobayashi 		printf("Prev DB %d\n", ch);
231577ee030bSHidetoshi Shimokawa 		print_db(pp, prev, ch, dbch->ndesc);
231677ee030bSHidetoshi Shimokawa #endif
23173c60ba66SKatsushi Kobayashi 		printf("Current DB %d\n", ch);
231877ee030bSHidetoshi Shimokawa 		print_db(cp, curr, ch, dbch->ndesc);
231977ee030bSHidetoshi Shimokawa #if 0
23203c60ba66SKatsushi Kobayashi 		printf("Next DB %d\n", ch);
232177ee030bSHidetoshi Shimokawa 		print_db(np, next, ch, dbch->ndesc);
232277ee030bSHidetoshi Shimokawa #endif
23233c60ba66SKatsushi Kobayashi 	}else{
23243c60ba66SKatsushi Kobayashi 		printf("dbdump err ch = %d cmd = 0x%08x\n", ch, cmd);
23253c60ba66SKatsushi Kobayashi 	}
23263c60ba66SKatsushi Kobayashi 	return;
23273c60ba66SKatsushi Kobayashi }
2328c572b810SHidetoshi Shimokawa 
2329c572b810SHidetoshi Shimokawa void
2330c4778b5dSHidetoshi Shimokawa print_db(struct fwohcidb_tr *db_tr, struct fwohcidb *db,
233177ee030bSHidetoshi Shimokawa 		u_int32_t ch, u_int32_t max)
2332c572b810SHidetoshi Shimokawa {
23333c60ba66SKatsushi Kobayashi 	fwohcireg_t stat;
23343c60ba66SKatsushi Kobayashi 	int i, key;
233577ee030bSHidetoshi Shimokawa 	u_int32_t cmd, res;
23363c60ba66SKatsushi Kobayashi 
23373c60ba66SKatsushi Kobayashi 	if(db == NULL){
23383c60ba66SKatsushi Kobayashi 		printf("No Descriptor is found\n");
23393c60ba66SKatsushi Kobayashi 		return;
23403c60ba66SKatsushi Kobayashi 	}
23413c60ba66SKatsushi Kobayashi 
23423c60ba66SKatsushi Kobayashi 	printf("ch = %d\n%8s %s %s %s %s %4s %8s %8s %4s:%4s\n",
23433c60ba66SKatsushi Kobayashi 		ch,
23443c60ba66SKatsushi Kobayashi 		"Current",
23453c60ba66SKatsushi Kobayashi 		"OP  ",
23463c60ba66SKatsushi Kobayashi 		"KEY",
23473c60ba66SKatsushi Kobayashi 		"INT",
23483c60ba66SKatsushi Kobayashi 		"BR ",
23493c60ba66SKatsushi Kobayashi 		"len",
23503c60ba66SKatsushi Kobayashi 		"Addr",
23513c60ba66SKatsushi Kobayashi 		"Depend",
23523c60ba66SKatsushi Kobayashi 		"Stat",
23533c60ba66SKatsushi Kobayashi 		"Cnt");
23543c60ba66SKatsushi Kobayashi 	for( i = 0 ; i <= max ; i ++){
235577ee030bSHidetoshi Shimokawa 		cmd = FWOHCI_DMA_READ(db[i].db.desc.cmd);
235677ee030bSHidetoshi Shimokawa 		res = FWOHCI_DMA_READ(db[i].db.desc.res);
235777ee030bSHidetoshi Shimokawa 		key = cmd & OHCI_KEY_MASK;
235877ee030bSHidetoshi Shimokawa 		stat = res >> OHCI_STATUS_SHIFT;
2359a4239576SHidetoshi Shimokawa #if __FreeBSD_version >= 500000
2360a2da26fcSHidetoshi Shimokawa 		printf("%08jx %s %s %s %s %5d %08x %08x %04x:%04x",
236170b400a8SHidetoshi Shimokawa 				(uintmax_t)db_tr->bus_addr,
2362a4239576SHidetoshi Shimokawa #else
2363a4239576SHidetoshi Shimokawa 		printf("%08x %s %s %s %s %5d %08x %08x %04x:%04x",
236470b400a8SHidetoshi Shimokawa 				db_tr->bus_addr,
2365a4239576SHidetoshi Shimokawa #endif
236677ee030bSHidetoshi Shimokawa 				dbcode[(cmd >> 28) & 0xf],
236777ee030bSHidetoshi Shimokawa 				dbkey[(cmd >> 24) & 0x7],
236877ee030bSHidetoshi Shimokawa 				dbcond[(cmd >> 20) & 0x3],
236977ee030bSHidetoshi Shimokawa 				dbcond[(cmd >> 18) & 0x3],
237077ee030bSHidetoshi Shimokawa 				cmd & OHCI_COUNT_MASK,
237177ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i].db.desc.addr),
237277ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i].db.desc.depend),
237377ee030bSHidetoshi Shimokawa 				stat,
237477ee030bSHidetoshi Shimokawa 				res & OHCI_COUNT_MASK);
23753c60ba66SKatsushi Kobayashi 		if(stat & 0xff00){
23763c60ba66SKatsushi Kobayashi 			printf(" %s%s%s%s%s%s %s(%x)\n",
23773c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_RUN ? "RUN," : "",
23783c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "",
23793c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "",
23803c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "",
23813c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "",
23823c60ba66SKatsushi Kobayashi 				stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "",
23833c60ba66SKatsushi Kobayashi 				fwohcicode[stat & 0x1f],
23843c60ba66SKatsushi Kobayashi 				stat & 0x1f
23853c60ba66SKatsushi Kobayashi 			);
23863c60ba66SKatsushi Kobayashi 		}else{
23873c60ba66SKatsushi Kobayashi 			printf(" Nostat\n");
23883c60ba66SKatsushi Kobayashi 		}
23893c60ba66SKatsushi Kobayashi 		if(key == OHCI_KEY_ST2 ){
23903c60ba66SKatsushi Kobayashi 			printf("0x%08x 0x%08x 0x%08x 0x%08x\n",
239177ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i+1].db.immed[0]),
239277ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i+1].db.immed[1]),
239377ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i+1].db.immed[2]),
239477ee030bSHidetoshi Shimokawa 				FWOHCI_DMA_READ(db[i+1].db.immed[3]));
23953c60ba66SKatsushi Kobayashi 		}
23963c60ba66SKatsushi Kobayashi 		if(key == OHCI_KEY_DEVICE){
23973c60ba66SKatsushi Kobayashi 			return;
23983c60ba66SKatsushi Kobayashi 		}
239977ee030bSHidetoshi Shimokawa 		if((cmd & OHCI_BRANCH_MASK)
24003c60ba66SKatsushi Kobayashi 				== OHCI_BRANCH_ALWAYS){
24013c60ba66SKatsushi Kobayashi 			return;
24023c60ba66SKatsushi Kobayashi 		}
240377ee030bSHidetoshi Shimokawa 		if((cmd & OHCI_CMD_MASK)
24043c60ba66SKatsushi Kobayashi 				== OHCI_OUTPUT_LAST){
24053c60ba66SKatsushi Kobayashi 			return;
24063c60ba66SKatsushi Kobayashi 		}
240777ee030bSHidetoshi Shimokawa 		if((cmd & OHCI_CMD_MASK)
24083c60ba66SKatsushi Kobayashi 				== OHCI_INPUT_LAST){
24093c60ba66SKatsushi Kobayashi 			return;
24103c60ba66SKatsushi Kobayashi 		}
24113c60ba66SKatsushi Kobayashi 		if(key == OHCI_KEY_ST2 ){
24123c60ba66SKatsushi Kobayashi 			i++;
24133c60ba66SKatsushi Kobayashi 		}
24143c60ba66SKatsushi Kobayashi 	}
24153c60ba66SKatsushi Kobayashi 	return;
24163c60ba66SKatsushi Kobayashi }
2417c572b810SHidetoshi Shimokawa 
2418c572b810SHidetoshi Shimokawa void
2419c572b810SHidetoshi Shimokawa fwohci_ibr(struct firewire_comm *fc)
24203c60ba66SKatsushi Kobayashi {
24213c60ba66SKatsushi Kobayashi 	struct fwohci_softc *sc;
24223c60ba66SKatsushi Kobayashi 	u_int32_t fun;
24233c60ba66SKatsushi Kobayashi 
2424864d7e72SHidetoshi Shimokawa 	device_printf(fc->dev, "Initiate bus reset\n");
24253c60ba66SKatsushi Kobayashi 	sc = (struct fwohci_softc *)fc;
2426ac9f6692SHidetoshi Shimokawa 
2427ac9f6692SHidetoshi Shimokawa 	/*
2428ac9f6692SHidetoshi Shimokawa 	 * Set root hold-off bit so that non cyclemaster capable node
2429ac9f6692SHidetoshi Shimokawa 	 * shouldn't became the root node.
2430ac9f6692SHidetoshi Shimokawa 	 */
24313c60ba66SKatsushi Kobayashi #if 1
24323c60ba66SKatsushi Kobayashi 	fun = fwphy_rddata(sc, FW_PHY_IBR_REG);
24334ed65ce9SHidetoshi Shimokawa 	fun |= FW_PHY_IBR | FW_PHY_RHB;
24343c60ba66SKatsushi Kobayashi 	fun = fwphy_wrdata(sc, FW_PHY_IBR_REG, fun);
24354ed65ce9SHidetoshi Shimokawa #else	/* Short bus reset */
24363c60ba66SKatsushi Kobayashi 	fun = fwphy_rddata(sc, FW_PHY_ISBR_REG);
24374ed65ce9SHidetoshi Shimokawa 	fun |= FW_PHY_ISBR | FW_PHY_RHB;
24383c60ba66SKatsushi Kobayashi 	fun = fwphy_wrdata(sc, FW_PHY_ISBR_REG, fun);
24393c60ba66SKatsushi Kobayashi #endif
24403c60ba66SKatsushi Kobayashi }
2441c572b810SHidetoshi Shimokawa 
2442c572b810SHidetoshi Shimokawa void
2443c572b810SHidetoshi Shimokawa fwohci_txbufdb(struct fwohci_softc *sc, int dmach, struct fw_bulkxfer *bulkxfer)
24443c60ba66SKatsushi Kobayashi {
24453c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr, *fdb_tr;
24463c60ba66SKatsushi Kobayashi 	struct fwohci_dbch *dbch;
2447c4778b5dSHidetoshi Shimokawa 	struct fwohcidb *db;
24483c60ba66SKatsushi Kobayashi 	struct fw_pkt *fp;
2449c4778b5dSHidetoshi Shimokawa 	struct fwohci_txpkthdr *ohcifp;
24503c60ba66SKatsushi Kobayashi 	unsigned short chtag;
24513c60ba66SKatsushi Kobayashi 	int idb;
24523c60ba66SKatsushi Kobayashi 
24533c60ba66SKatsushi Kobayashi 	dbch = &sc->it[dmach];
24543c60ba66SKatsushi Kobayashi 	chtag = sc->it[dmach].xferq.flag & 0xff;
24553c60ba66SKatsushi Kobayashi 
24563c60ba66SKatsushi Kobayashi 	db_tr = (struct fwohcidb_tr *)(bulkxfer->start);
24573c60ba66SKatsushi Kobayashi 	fdb_tr = (struct fwohcidb_tr *)(bulkxfer->end);
24583c60ba66SKatsushi Kobayashi /*
245977ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %08x %08x\n", bulkxfer, db_tr->bus_addr, fdb_tr->bus_addr);
24603c60ba66SKatsushi Kobayashi */
246177ee030bSHidetoshi Shimokawa 	for (idb = 0; idb < dbch->xferq.bnpacket; idb ++) {
246253f1eb86SHidetoshi Shimokawa 		db = db_tr->db;
24633c60ba66SKatsushi Kobayashi 		fp = (struct fw_pkt *)db_tr->buf;
2464c4778b5dSHidetoshi Shimokawa 		ohcifp = (struct fwohci_txpkthdr *) db[1].db.immed;
246577ee030bSHidetoshi Shimokawa 		ohcifp->mode.ld[0] = fp->mode.ld[0];
2466a1c9e73aSHidetoshi Shimokawa 		ohcifp->mode.common.spd = 0 & 0x7;
246777ee030bSHidetoshi Shimokawa 		ohcifp->mode.stream.len = fp->mode.stream.len;
24683c60ba66SKatsushi Kobayashi 		ohcifp->mode.stream.chtag = chtag;
24693c60ba66SKatsushi Kobayashi 		ohcifp->mode.stream.tcode = 0xa;
247077ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
247177ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[1].db.immed[0], db[1].db.immed[0]);
247277ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[1].db.immed[1], db[1].db.immed[1]);
247377ee030bSHidetoshi Shimokawa #endif
24743c60ba66SKatsushi Kobayashi 
247577ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_CLEAR(db[2].db.desc.cmd, OHCI_COUNT_MASK);
247677ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_SET(db[2].db.desc.cmd, fp->mode.stream.len);
247777ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[2].db.desc.res, 0);
247853f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */
247977ee030bSHidetoshi Shimokawa 		db[2].db.desc.cmd = OHCI_OUTPUT_LAST
24803c60ba66SKatsushi Kobayashi 			| OHCI_UPDATE
248153f1eb86SHidetoshi Shimokawa 			| OHCI_BRANCH_ALWAYS;
248253f1eb86SHidetoshi Shimokawa 		db[0].db.desc.depend =
248353f1eb86SHidetoshi Shimokawa 			= db[dbch->ndesc - 1].db.desc.depend
248477ee030bSHidetoshi Shimokawa 			= STAILQ_NEXT(db_tr, link)->bus_addr | dbch->ndesc;
248553f1eb86SHidetoshi Shimokawa #else
248677ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc);
248777ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_SET(db[dbch->ndesc - 1].db.desc.depend, dbch->ndesc);
248853f1eb86SHidetoshi Shimokawa #endif
24893c60ba66SKatsushi Kobayashi 		bulkxfer->end = (caddr_t)db_tr;
24903c60ba66SKatsushi Kobayashi 		db_tr = STAILQ_NEXT(db_tr, link);
24913c60ba66SKatsushi Kobayashi 	}
249253f1eb86SHidetoshi Shimokawa 	db = ((struct fwohcidb_tr *)bulkxfer->end)->db;
249377ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_CLEAR(db[0].db.desc.depend, 0xf);
249477ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_CLEAR(db[dbch->ndesc - 1].db.desc.depend, 0xf);
249553f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */
249653f1eb86SHidetoshi Shimokawa 	db[dbch->ndesc - 1].db.desc.control |= OHCI_INTERRUPT_ALWAYS;
24974ed65ce9SHidetoshi Shimokawa 	/* OHCI 1.1 and above */
249853f1eb86SHidetoshi Shimokawa 	db[0].db.desc.control |= OHCI_INTERRUPT_ALWAYS;
249953f1eb86SHidetoshi Shimokawa #endif
250053f1eb86SHidetoshi Shimokawa /*
25013c60ba66SKatsushi Kobayashi 	db_tr = (struct fwohcidb_tr *)bulkxfer->start;
25023c60ba66SKatsushi Kobayashi 	fdb_tr = (struct fwohcidb_tr *)bulkxfer->end;
250377ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %3d %08x %08x\n", bulkxfer, bulkxfer->npacket, db_tr->bus_addr, fdb_tr->bus_addr);
25043c60ba66SKatsushi Kobayashi */
25053c60ba66SKatsushi Kobayashi 	return;
25063c60ba66SKatsushi Kobayashi }
2507c572b810SHidetoshi Shimokawa 
2508c572b810SHidetoshi Shimokawa static int
250977ee030bSHidetoshi Shimokawa fwohci_add_tx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr,
251077ee030bSHidetoshi Shimokawa 								int poffset)
25113c60ba66SKatsushi Kobayashi {
2512c4778b5dSHidetoshi Shimokawa 	struct fwohcidb *db = db_tr->db;
251377ee030bSHidetoshi Shimokawa 	struct fw_xferq *it;
25143c60ba66SKatsushi Kobayashi 	int err = 0;
251577ee030bSHidetoshi Shimokawa 
251677ee030bSHidetoshi Shimokawa 	it = &dbch->xferq;
251777ee030bSHidetoshi Shimokawa 	if(it->buf == 0){
25183c60ba66SKatsushi Kobayashi 		err = EINVAL;
25193c60ba66SKatsushi Kobayashi 		return err;
25203c60ba66SKatsushi Kobayashi 	}
252177ee030bSHidetoshi Shimokawa 	db_tr->buf = fwdma_v_addr(it->buf, poffset);
25223c60ba66SKatsushi Kobayashi 	db_tr->dbcnt = 3;
25233c60ba66SKatsushi Kobayashi 
252477ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db[0].db.desc.cmd,
252577ee030bSHidetoshi Shimokawa 		OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | 8);
2526a1c9e73aSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db[0].db.desc.addr, 0);
2527c4778b5dSHidetoshi Shimokawa 	bzero((void *)&db[1].db.immed[0], sizeof(db[1].db.immed));
252877ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db[2].db.desc.addr,
252977ee030bSHidetoshi Shimokawa 	fwdma_bus_addr(it->buf, poffset) + sizeof(u_int32_t));
253077ee030bSHidetoshi Shimokawa 
253177ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db[2].db.desc.cmd,
253277ee030bSHidetoshi Shimokawa 		OHCI_OUTPUT_LAST | OHCI_UPDATE | OHCI_BRANCH_ALWAYS);
253353f1eb86SHidetoshi Shimokawa #if 1
253477ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db[0].db.desc.res, 0);
253577ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db[2].db.desc.res, 0);
253653f1eb86SHidetoshi Shimokawa #endif
253777ee030bSHidetoshi Shimokawa 	return 0;
25383c60ba66SKatsushi Kobayashi }
2539c572b810SHidetoshi Shimokawa 
2540c572b810SHidetoshi Shimokawa int
254177ee030bSHidetoshi Shimokawa fwohci_add_rx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr,
254277ee030bSHidetoshi Shimokawa 		int poffset, struct fwdma_alloc *dummy_dma)
25433c60ba66SKatsushi Kobayashi {
2544c4778b5dSHidetoshi Shimokawa 	struct fwohcidb *db = db_tr->db;
254577ee030bSHidetoshi Shimokawa 	struct fw_xferq *ir;
254677ee030bSHidetoshi Shimokawa 	int i, ldesc;
254777ee030bSHidetoshi Shimokawa 	bus_addr_t dbuf[2];
25483c60ba66SKatsushi Kobayashi 	int dsiz[2];
25493c60ba66SKatsushi Kobayashi 
255077ee030bSHidetoshi Shimokawa 	ir = &dbch->xferq;
255177ee030bSHidetoshi Shimokawa 	if (ir->buf == NULL && (dbch->xferq.flag & FWXFERQ_EXTBUF) == 0) {
255277ee030bSHidetoshi Shimokawa 		db_tr->buf = fwdma_malloc_size(dbch->dmat, &db_tr->dma_map,
255377ee030bSHidetoshi Shimokawa 			ir->psize, &dbuf[0], BUS_DMA_NOWAIT);
255477ee030bSHidetoshi Shimokawa 		if (db_tr->buf == NULL)
255577ee030bSHidetoshi Shimokawa 			return(ENOMEM);
25563c60ba66SKatsushi Kobayashi 		db_tr->dbcnt = 1;
255777ee030bSHidetoshi Shimokawa 		dsiz[0] = ir->psize;
255877ee030bSHidetoshi Shimokawa 		bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
255977ee030bSHidetoshi Shimokawa 			BUS_DMASYNC_PREREAD);
25603c60ba66SKatsushi Kobayashi 	} else {
256177ee030bSHidetoshi Shimokawa 		db_tr->dbcnt = 0;
256277ee030bSHidetoshi Shimokawa 		if (dummy_dma != NULL) {
256377ee030bSHidetoshi Shimokawa 			dsiz[db_tr->dbcnt] = sizeof(u_int32_t);
256477ee030bSHidetoshi Shimokawa 			dbuf[db_tr->dbcnt++] = dummy_dma->bus_addr;
256577ee030bSHidetoshi Shimokawa 		}
256677ee030bSHidetoshi Shimokawa 		dsiz[db_tr->dbcnt] = ir->psize;
256777ee030bSHidetoshi Shimokawa 		if (ir->buf != NULL) {
256877ee030bSHidetoshi Shimokawa 			db_tr->buf = fwdma_v_addr(ir->buf, poffset);
256977ee030bSHidetoshi Shimokawa 			dbuf[db_tr->dbcnt] = fwdma_bus_addr( ir->buf, poffset);
257077ee030bSHidetoshi Shimokawa 		}
257177ee030bSHidetoshi Shimokawa 		db_tr->dbcnt++;
25723c60ba66SKatsushi Kobayashi 	}
25733c60ba66SKatsushi Kobayashi 	for(i = 0 ; i < db_tr->dbcnt ; i++){
257477ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[i].db.desc.addr, dbuf[i]);
257577ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[i].db.desc.cmd, OHCI_INPUT_MORE | dsiz[i]);
257677ee030bSHidetoshi Shimokawa 		if (ir->flag & FWXFERQ_STREAM) {
257777ee030bSHidetoshi Shimokawa 			FWOHCI_DMA_SET(db[i].db.desc.cmd, OHCI_UPDATE);
25783c60ba66SKatsushi Kobayashi 		}
257977ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_WRITE(db[i].db.desc.res, dsiz[i]);
25803c60ba66SKatsushi Kobayashi 	}
258177ee030bSHidetoshi Shimokawa 	ldesc = db_tr->dbcnt - 1;
258277ee030bSHidetoshi Shimokawa 	if (ir->flag & FWXFERQ_STREAM) {
258377ee030bSHidetoshi Shimokawa 		FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_INPUT_LAST);
25843c60ba66SKatsushi Kobayashi 	}
258577ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_BRANCH_ALWAYS);
258677ee030bSHidetoshi Shimokawa 	return 0;
25873c60ba66SKatsushi Kobayashi }
2588c572b810SHidetoshi Shimokawa 
258977ee030bSHidetoshi Shimokawa 
259077ee030bSHidetoshi Shimokawa static int
259177ee030bSHidetoshi Shimokawa fwohci_arcv_swap(struct fw_pkt *fp, int len)
25923c60ba66SKatsushi Kobayashi {
259377ee030bSHidetoshi Shimokawa 	struct fw_pkt *fp0;
259477ee030bSHidetoshi Shimokawa 	u_int32_t ld0;
2595c4778b5dSHidetoshi Shimokawa 	int slen, hlen;
259677ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
259777ee030bSHidetoshi Shimokawa 	int i;
259877ee030bSHidetoshi Shimokawa #endif
25993c60ba66SKatsushi Kobayashi 
260077ee030bSHidetoshi Shimokawa 	ld0 = FWOHCI_DMA_READ(fp->mode.ld[0]);
260177ee030bSHidetoshi Shimokawa #if 0
260277ee030bSHidetoshi Shimokawa 	printf("ld0: x%08x\n", ld0);
260377ee030bSHidetoshi Shimokawa #endif
260477ee030bSHidetoshi Shimokawa 	fp0 = (struct fw_pkt *)&ld0;
2605c4778b5dSHidetoshi Shimokawa 	/* determine length to swap */
260677ee030bSHidetoshi Shimokawa 	switch (fp0->mode.common.tcode) {
260777ee030bSHidetoshi Shimokawa 	case FWTCODE_RREQQ:
260877ee030bSHidetoshi Shimokawa 	case FWTCODE_WRES:
260977ee030bSHidetoshi Shimokawa 	case FWTCODE_WREQQ:
261077ee030bSHidetoshi Shimokawa 	case FWTCODE_RRESQ:
261177ee030bSHidetoshi Shimokawa 	case FWOHCITCODE_PHY:
261277ee030bSHidetoshi Shimokawa 		slen = 12;
26133c60ba66SKatsushi Kobayashi 		break;
261477ee030bSHidetoshi Shimokawa 	case FWTCODE_RREQB:
261577ee030bSHidetoshi Shimokawa 	case FWTCODE_WREQB:
261677ee030bSHidetoshi Shimokawa 	case FWTCODE_LREQ:
261777ee030bSHidetoshi Shimokawa 	case FWTCODE_RRESB:
261877ee030bSHidetoshi Shimokawa 	case FWTCODE_LRES:
261977ee030bSHidetoshi Shimokawa 		slen = 16;
26203c60ba66SKatsushi Kobayashi 		break;
26213c60ba66SKatsushi Kobayashi 	default:
262277ee030bSHidetoshi Shimokawa 		printf("Unknown tcode %d\n", fp0->mode.common.tcode);
262377ee030bSHidetoshi Shimokawa 		return(0);
26243c60ba66SKatsushi Kobayashi 	}
2625c4778b5dSHidetoshi Shimokawa 	hlen = tinfo[fp0->mode.common.tcode].hdr_len;
2626c4778b5dSHidetoshi Shimokawa 	if (hlen > len) {
262777ee030bSHidetoshi Shimokawa 		if (firewire_debug)
262877ee030bSHidetoshi Shimokawa 			printf("splitted header\n");
2629c4778b5dSHidetoshi Shimokawa 		return(-hlen);
26303c60ba66SKatsushi Kobayashi 	}
263177ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
263277ee030bSHidetoshi Shimokawa 	for(i = 0; i < slen/4; i ++)
263377ee030bSHidetoshi Shimokawa 		fp->mode.ld[i] = FWOHCI_DMA_READ(fp->mode.ld[i]);
263477ee030bSHidetoshi Shimokawa #endif
2635c4778b5dSHidetoshi Shimokawa 	return(hlen);
26363c60ba66SKatsushi Kobayashi }
26373c60ba66SKatsushi Kobayashi 
26383c60ba66SKatsushi Kobayashi static int
263977ee030bSHidetoshi Shimokawa fwohci_get_plen(struct fwohci_softc *sc, struct fwohci_dbch *dbch, struct fw_pkt *fp)
26403c60ba66SKatsushi Kobayashi {
2641c4778b5dSHidetoshi Shimokawa 	struct tcode_info *info;
264277ee030bSHidetoshi Shimokawa 	int r;
26433c60ba66SKatsushi Kobayashi 
2644c4778b5dSHidetoshi Shimokawa 	info = &tinfo[fp->mode.common.tcode];
2645c4778b5dSHidetoshi Shimokawa 	r = info->hdr_len + sizeof(u_int32_t);
2646c4778b5dSHidetoshi Shimokawa 	if ((info->flag & FWTI_BLOCK_ASY) != 0)
2647c4778b5dSHidetoshi Shimokawa 		r += roundup2(fp->mode.wreqb.len, sizeof(u_int32_t));
2648c4778b5dSHidetoshi Shimokawa 
2649c4778b5dSHidetoshi Shimokawa 	if (r == sizeof(u_int32_t))
2650c4778b5dSHidetoshi Shimokawa 		/* XXX */
2651627d85fbSHidetoshi Shimokawa 		device_printf(sc->fc.dev, "Unknown tcode %d\n",
2652627d85fbSHidetoshi Shimokawa 						fp->mode.common.tcode);
2653c4778b5dSHidetoshi Shimokawa 
2654627d85fbSHidetoshi Shimokawa 	if (r > dbch->xferq.psize) {
2655627d85fbSHidetoshi Shimokawa 		device_printf(sc->fc.dev, "Invalid packet length %d\n", r);
2656627d85fbSHidetoshi Shimokawa 		/* panic ? */
2657627d85fbSHidetoshi Shimokawa 	}
2658c4778b5dSHidetoshi Shimokawa 
2659627d85fbSHidetoshi Shimokawa 	return r;
26603c60ba66SKatsushi Kobayashi }
26613c60ba66SKatsushi Kobayashi 
2662c572b810SHidetoshi Shimokawa static void
266377ee030bSHidetoshi Shimokawa fwohci_arcv_free_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr)
266477ee030bSHidetoshi Shimokawa {
2665c4778b5dSHidetoshi Shimokawa 	struct fwohcidb *db = &db_tr->db[0];
266677ee030bSHidetoshi Shimokawa 
266777ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_CLEAR(db->db.desc.depend, 0xf);
266877ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_WRITE(db->db.desc.res, dbch->xferq.psize);
266977ee030bSHidetoshi Shimokawa 	FWOHCI_DMA_SET(dbch->bottom->db[0].db.desc.depend, 1);
267077ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
267177ee030bSHidetoshi Shimokawa 	dbch->bottom = db_tr;
267277ee030bSHidetoshi Shimokawa }
267377ee030bSHidetoshi Shimokawa 
267477ee030bSHidetoshi Shimokawa static void
2675c572b810SHidetoshi Shimokawa fwohci_arcv(struct fwohci_softc *sc, struct fwohci_dbch *dbch, int count)
26763c60ba66SKatsushi Kobayashi {
26773c60ba66SKatsushi Kobayashi 	struct fwohcidb_tr *db_tr;
267877ee030bSHidetoshi Shimokawa 	struct iovec vec[2];
267977ee030bSHidetoshi Shimokawa 	struct fw_pkt pktbuf;
268077ee030bSHidetoshi Shimokawa 	int nvec;
26813c60ba66SKatsushi Kobayashi 	struct fw_pkt *fp;
26823c60ba66SKatsushi Kobayashi 	u_int8_t *ld;
268377ee030bSHidetoshi Shimokawa 	u_int32_t stat, off, status;
26843c60ba66SKatsushi Kobayashi 	u_int spd;
268577ee030bSHidetoshi Shimokawa 	int len, plen, hlen, pcnt, offset;
26863c60ba66SKatsushi Kobayashi 	int s;
26873c60ba66SKatsushi Kobayashi 	caddr_t buf;
26883c60ba66SKatsushi Kobayashi 	int resCount;
26893c60ba66SKatsushi Kobayashi 
26903c60ba66SKatsushi Kobayashi 	if(&sc->arrq == dbch){
26913c60ba66SKatsushi Kobayashi 		off = OHCI_ARQOFF;
26923c60ba66SKatsushi Kobayashi 	}else if(&sc->arrs == dbch){
26933c60ba66SKatsushi Kobayashi 		off = OHCI_ARSOFF;
26943c60ba66SKatsushi Kobayashi 	}else{
26953c60ba66SKatsushi Kobayashi 		return;
26963c60ba66SKatsushi Kobayashi 	}
26973c60ba66SKatsushi Kobayashi 
26983c60ba66SKatsushi Kobayashi 	s = splfw();
26993c60ba66SKatsushi Kobayashi 	db_tr = dbch->top;
27003c60ba66SKatsushi Kobayashi 	pcnt = 0;
27013c60ba66SKatsushi Kobayashi 	/* XXX we cannot handle a packet which lies in more than two buf */
270277ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD);
270377ee030bSHidetoshi Shimokawa 	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE);
270477ee030bSHidetoshi Shimokawa 	status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) >> OHCI_STATUS_SHIFT;
270577ee030bSHidetoshi Shimokawa 	resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) & OHCI_COUNT_MASK;
270677ee030bSHidetoshi Shimokawa #if 0
270777ee030bSHidetoshi Shimokawa 	printf("status 0x%04x, resCount 0x%04x\n", status, resCount);
270877ee030bSHidetoshi Shimokawa #endif
270977ee030bSHidetoshi Shimokawa 	while (status & OHCI_CNTL_DMA_ACTIVE) {
271077ee030bSHidetoshi Shimokawa 		len = dbch->xferq.psize - resCount;
271177ee030bSHidetoshi Shimokawa 		ld = (u_int8_t *)db_tr->buf;
271277ee030bSHidetoshi Shimokawa 		if (dbch->pdb_tr == NULL) {
271377ee030bSHidetoshi Shimokawa 			len -= dbch->buf_offset;
271477ee030bSHidetoshi Shimokawa 			ld += dbch->buf_offset;
271577ee030bSHidetoshi Shimokawa 		}
271677ee030bSHidetoshi Shimokawa 		if (len > 0)
271777ee030bSHidetoshi Shimokawa 			bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
271877ee030bSHidetoshi Shimokawa 					BUS_DMASYNC_POSTREAD);
27193c60ba66SKatsushi Kobayashi 		while (len > 0 ) {
2720783058faSHidetoshi Shimokawa 			if (count >= 0 && count-- == 0)
2721783058faSHidetoshi Shimokawa 				goto out;
272277ee030bSHidetoshi Shimokawa 			if(dbch->pdb_tr != NULL){
272377ee030bSHidetoshi Shimokawa 				/* we have a fragment in previous buffer */
272477ee030bSHidetoshi Shimokawa 				int rlen;
27253c60ba66SKatsushi Kobayashi 
272677ee030bSHidetoshi Shimokawa 				offset = dbch->buf_offset;
272777ee030bSHidetoshi Shimokawa 				if (offset < 0)
272877ee030bSHidetoshi Shimokawa 					offset = - offset;
272977ee030bSHidetoshi Shimokawa 				buf = dbch->pdb_tr->buf + offset;
273077ee030bSHidetoshi Shimokawa 				rlen = dbch->xferq.psize - offset;
273177ee030bSHidetoshi Shimokawa 				if (firewire_debug)
273277ee030bSHidetoshi Shimokawa 					printf("rlen=%d, offset=%d\n",
273377ee030bSHidetoshi Shimokawa 						rlen, dbch->buf_offset);
273477ee030bSHidetoshi Shimokawa 				if (dbch->buf_offset < 0) {
273577ee030bSHidetoshi Shimokawa 					/* splitted in header, pull up */
273677ee030bSHidetoshi Shimokawa 					char *p;
273777ee030bSHidetoshi Shimokawa 
273877ee030bSHidetoshi Shimokawa 					p = (char *)&pktbuf;
273977ee030bSHidetoshi Shimokawa 					bcopy(buf, p, rlen);
274077ee030bSHidetoshi Shimokawa 					p += rlen;
274177ee030bSHidetoshi Shimokawa 					/* this must be too long but harmless */
274277ee030bSHidetoshi Shimokawa 					rlen = sizeof(pktbuf) - rlen;
274377ee030bSHidetoshi Shimokawa 					if (rlen < 0)
274477ee030bSHidetoshi Shimokawa 						printf("why rlen < 0\n");
274577ee030bSHidetoshi Shimokawa 					bcopy(db_tr->buf, p, rlen);
27463c60ba66SKatsushi Kobayashi 					ld += rlen;
27473c60ba66SKatsushi Kobayashi 					len -= rlen;
274877ee030bSHidetoshi Shimokawa 					hlen = fwohci_arcv_swap(&pktbuf, sizeof(pktbuf));
274977ee030bSHidetoshi Shimokawa 					if (hlen < 0) {
275077ee030bSHidetoshi Shimokawa 						printf("hlen < 0 shouldn't happen");
27513c60ba66SKatsushi Kobayashi 					}
275277ee030bSHidetoshi Shimokawa 					offset = sizeof(pktbuf);
275377ee030bSHidetoshi Shimokawa 					vec[0].iov_base = (char *)&pktbuf;
275477ee030bSHidetoshi Shimokawa 					vec[0].iov_len = offset;
27553c60ba66SKatsushi Kobayashi 				} else {
275677ee030bSHidetoshi Shimokawa 					/* splitted in payload */
275777ee030bSHidetoshi Shimokawa 					offset = rlen;
275877ee030bSHidetoshi Shimokawa 					vec[0].iov_base = buf;
275977ee030bSHidetoshi Shimokawa 					vec[0].iov_len = rlen;
276077ee030bSHidetoshi Shimokawa 				}
276177ee030bSHidetoshi Shimokawa 				fp=(struct fw_pkt *)vec[0].iov_base;
276277ee030bSHidetoshi Shimokawa 				nvec = 1;
276377ee030bSHidetoshi Shimokawa 			} else {
276477ee030bSHidetoshi Shimokawa 				/* no fragment in previous buffer */
27653c60ba66SKatsushi Kobayashi 				fp=(struct fw_pkt *)ld;
276677ee030bSHidetoshi Shimokawa 				hlen = fwohci_arcv_swap(fp, len);
276777ee030bSHidetoshi Shimokawa 				if (hlen == 0)
276877ee030bSHidetoshi Shimokawa 					/* XXX need reset */
276977ee030bSHidetoshi Shimokawa 					goto out;
277077ee030bSHidetoshi Shimokawa 				if (hlen < 0) {
277177ee030bSHidetoshi Shimokawa 					dbch->pdb_tr = db_tr;
277277ee030bSHidetoshi Shimokawa 					dbch->buf_offset = - dbch->buf_offset;
277377ee030bSHidetoshi Shimokawa 					/* sanity check */
277477ee030bSHidetoshi Shimokawa 					if (resCount != 0)
27755b50d9adSHidetoshi Shimokawa 						printf("resCount = %d !?\n",
27765b50d9adSHidetoshi Shimokawa 						    resCount);
27775b50d9adSHidetoshi Shimokawa 					/* XXX clear pdb_tr */
27783c60ba66SKatsushi Kobayashi 					goto out;
27793c60ba66SKatsushi Kobayashi 				}
278077ee030bSHidetoshi Shimokawa 				offset = 0;
278177ee030bSHidetoshi Shimokawa 				nvec = 0;
27823c60ba66SKatsushi Kobayashi 			}
278377ee030bSHidetoshi Shimokawa 			plen = fwohci_get_plen(sc, dbch, fp) - offset;
27843c60ba66SKatsushi Kobayashi 			if (plen < 0) {
278577ee030bSHidetoshi Shimokawa 				/* minimum header size + trailer
278677ee030bSHidetoshi Shimokawa 				= sizeof(fw_pkt) so this shouldn't happens */
2787c4778b5dSHidetoshi Shimokawa 				printf("plen(%d) is negative! offset=%d\n",
2788c4778b5dSHidetoshi Shimokawa 				    plen, offset);
27895b50d9adSHidetoshi Shimokawa 				/* XXX clear pdb_tr */
279077ee030bSHidetoshi Shimokawa 				goto out;
27913c60ba66SKatsushi Kobayashi 			}
279277ee030bSHidetoshi Shimokawa 			if (plen > 0) {
279377ee030bSHidetoshi Shimokawa 				len -= plen;
279477ee030bSHidetoshi Shimokawa 				if (len < 0) {
279577ee030bSHidetoshi Shimokawa 					dbch->pdb_tr = db_tr;
279677ee030bSHidetoshi Shimokawa 					if (firewire_debug)
279777ee030bSHidetoshi Shimokawa 						printf("splitted payload\n");
279877ee030bSHidetoshi Shimokawa 					/* sanity check */
279977ee030bSHidetoshi Shimokawa 					if (resCount != 0)
28005b50d9adSHidetoshi Shimokawa 						printf("resCount = %d !?\n",
28015b50d9adSHidetoshi Shimokawa 						    resCount);
28025b50d9adSHidetoshi Shimokawa 					/* XXX clear pdb_tr */
280377ee030bSHidetoshi Shimokawa 					goto out;
28043c60ba66SKatsushi Kobayashi 				}
280577ee030bSHidetoshi Shimokawa 				vec[nvec].iov_base = ld;
280677ee030bSHidetoshi Shimokawa 				vec[nvec].iov_len = plen;
280777ee030bSHidetoshi Shimokawa 				nvec ++;
28083c60ba66SKatsushi Kobayashi 				ld += plen;
28093c60ba66SKatsushi Kobayashi 			}
281077ee030bSHidetoshi Shimokawa 			dbch->buf_offset = ld - (u_int8_t *)db_tr->buf;
281177ee030bSHidetoshi Shimokawa 			if (nvec == 0)
281277ee030bSHidetoshi Shimokawa 				printf("nvec == 0\n");
281377ee030bSHidetoshi Shimokawa 
28143c60ba66SKatsushi Kobayashi /* DMA result-code will be written at the tail of packet */
281577ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
281677ee030bSHidetoshi Shimokawa 			stat = FWOHCI_DMA_READ(((struct fwohci_trailer *)(ld - sizeof(struct fwohci_trailer)))->stat) >> 16;
281777ee030bSHidetoshi Shimokawa #else
28183c60ba66SKatsushi Kobayashi 			stat = ((struct fwohci_trailer *)(ld - sizeof(struct fwohci_trailer)))->stat;
281977ee030bSHidetoshi Shimokawa #endif
282077ee030bSHidetoshi Shimokawa #if 0
2821c4778b5dSHidetoshi Shimokawa 			printf("plen: %d, stat %x\n",
2822c4778b5dSHidetoshi Shimokawa 			    plen ,stat);
282377ee030bSHidetoshi Shimokawa #endif
28243c60ba66SKatsushi Kobayashi 			spd = (stat >> 5) & 0x3;
28253c60ba66SKatsushi Kobayashi 			stat &= 0x1f;
28263c60ba66SKatsushi Kobayashi 			switch(stat){
28273c60ba66SKatsushi Kobayashi 			case FWOHCIEV_ACKPEND:
2828864d7e72SHidetoshi Shimokawa #if 0
282973aa55baSHidetoshi Shimokawa 				printf("fwohci_arcv: ack pending tcode=0x%x..\n", fp->mode.common.tcode);
28303c60ba66SKatsushi Kobayashi #endif
28313c60ba66SKatsushi Kobayashi 				/* fall through */
28323c60ba66SKatsushi Kobayashi 			case FWOHCIEV_ACKCOMPL:
2833c4778b5dSHidetoshi Shimokawa 			{
2834c4778b5dSHidetoshi Shimokawa 				struct fw_rcv_buf rb;
2835c4778b5dSHidetoshi Shimokawa 
283677ee030bSHidetoshi Shimokawa 				if ((vec[nvec-1].iov_len -=
283777ee030bSHidetoshi Shimokawa 					sizeof(struct fwohci_trailer)) == 0)
283877ee030bSHidetoshi Shimokawa 					nvec--;
2839c4778b5dSHidetoshi Shimokawa 				rb.fc = &sc->fc;
2840c4778b5dSHidetoshi Shimokawa 				rb.vec = vec;
2841c4778b5dSHidetoshi Shimokawa 				rb.nvec = nvec;
2842c4778b5dSHidetoshi Shimokawa 				rb.spd = spd;
2843c4778b5dSHidetoshi Shimokawa 				fw_rcv(&rb);
28443c60ba66SKatsushi Kobayashi 				break;
2845c4778b5dSHidetoshi Shimokawa 			}
28463c60ba66SKatsushi Kobayashi 			case FWOHCIEV_BUSRST:
28473c60ba66SKatsushi Kobayashi 				if (sc->fc.status != FWBUSRESET)
28483c60ba66SKatsushi Kobayashi 					printf("got BUSRST packet!?\n");
28493c60ba66SKatsushi Kobayashi 				break;
28503c60ba66SKatsushi Kobayashi 			default:
28513c60ba66SKatsushi Kobayashi 				device_printf(sc->fc.dev, "Async DMA Receive error err = %02x %s\n", stat, fwohcicode[stat]);
28523c60ba66SKatsushi Kobayashi #if 0 /* XXX */
28533c60ba66SKatsushi Kobayashi 				goto out;
28543c60ba66SKatsushi Kobayashi #endif
28553c60ba66SKatsushi Kobayashi 				break;
28563c60ba66SKatsushi Kobayashi 			}
28573c60ba66SKatsushi Kobayashi 			pcnt ++;
285877ee030bSHidetoshi Shimokawa 			if (dbch->pdb_tr != NULL) {
285977ee030bSHidetoshi Shimokawa 				fwohci_arcv_free_buf(dbch, dbch->pdb_tr);
286077ee030bSHidetoshi Shimokawa 				dbch->pdb_tr = NULL;
286177ee030bSHidetoshi Shimokawa 			}
286277ee030bSHidetoshi Shimokawa 
286377ee030bSHidetoshi Shimokawa 		}
28643c60ba66SKatsushi Kobayashi out:
28653c60ba66SKatsushi Kobayashi 		if (resCount == 0) {
28663c60ba66SKatsushi Kobayashi 			/* done on this buffer */
286777ee030bSHidetoshi Shimokawa 			if (dbch->pdb_tr == NULL) {
286877ee030bSHidetoshi Shimokawa 				fwohci_arcv_free_buf(dbch, db_tr);
28693c60ba66SKatsushi Kobayashi 				dbch->buf_offset = 0;
287077ee030bSHidetoshi Shimokawa 			} else
287177ee030bSHidetoshi Shimokawa 				if (dbch->pdb_tr != db_tr)
287277ee030bSHidetoshi Shimokawa 					printf("pdb_tr != db_tr\n");
287377ee030bSHidetoshi Shimokawa 			db_tr = STAILQ_NEXT(db_tr, link);
287477ee030bSHidetoshi Shimokawa 			status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res)
287577ee030bSHidetoshi Shimokawa 						>> OHCI_STATUS_SHIFT;
287677ee030bSHidetoshi Shimokawa 			resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res)
287777ee030bSHidetoshi Shimokawa 						& OHCI_COUNT_MASK;
287877ee030bSHidetoshi Shimokawa 			/* XXX check buffer overrun */
287977ee030bSHidetoshi Shimokawa 			dbch->top = db_tr;
28803c60ba66SKatsushi Kobayashi 		} else {
28813c60ba66SKatsushi Kobayashi 			dbch->buf_offset = dbch->xferq.psize - resCount;
28823c60ba66SKatsushi Kobayashi 			break;
28833c60ba66SKatsushi Kobayashi 		}
28843c60ba66SKatsushi Kobayashi 		/* XXX make sure DMA is not dead */
28853c60ba66SKatsushi Kobayashi 	}
28863c60ba66SKatsushi Kobayashi #if 0
28873c60ba66SKatsushi Kobayashi 	if (pcnt < 1)
28883c60ba66SKatsushi Kobayashi 		printf("fwohci_arcv: no packets\n");
28893c60ba66SKatsushi Kobayashi #endif
28903c60ba66SKatsushi Kobayashi 	splx(s);
28913c60ba66SKatsushi Kobayashi }
2892