13c60ba66SKatsushi Kobayashi /* 23c60ba66SKatsushi Kobayashi * Copyright (c) 1998-2002 Katsushi Kobayashi and Hidetoshi Shimokawa 33c60ba66SKatsushi Kobayashi * All rights reserved. 43c60ba66SKatsushi Kobayashi * 53c60ba66SKatsushi Kobayashi * Redistribution and use in source and binary forms, with or without 63c60ba66SKatsushi Kobayashi * modification, are permitted provided that the following conditions 73c60ba66SKatsushi Kobayashi * are met: 83c60ba66SKatsushi Kobayashi * 1. Redistributions of source code must retain the above copyright 93c60ba66SKatsushi Kobayashi * notice, this list of conditions and the following disclaimer. 103c60ba66SKatsushi Kobayashi * 2. Redistributions in binary form must reproduce the above copyright 113c60ba66SKatsushi Kobayashi * notice, this list of conditions and the following disclaimer in the 123c60ba66SKatsushi Kobayashi * documentation and/or other materials provided with the distribution. 133c60ba66SKatsushi Kobayashi * 3. All advertising materials mentioning features or use of this software 143c60ba66SKatsushi Kobayashi * must display the acknowledgement as bellow: 153c60ba66SKatsushi Kobayashi * 168da326fdSHidetoshi Shimokawa * This product includes software developed by K. Kobayashi and H. Shimokawa 173c60ba66SKatsushi Kobayashi * 183c60ba66SKatsushi Kobayashi * 4. The name of the author may not be used to endorse or promote products 193c60ba66SKatsushi Kobayashi * derived from this software without specific prior written permission. 203c60ba66SKatsushi Kobayashi * 213c60ba66SKatsushi Kobayashi * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 223c60ba66SKatsushi Kobayashi * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 233c60ba66SKatsushi Kobayashi * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 243c60ba66SKatsushi Kobayashi * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, 253c60ba66SKatsushi Kobayashi * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 263c60ba66SKatsushi Kobayashi * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 273c60ba66SKatsushi Kobayashi * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 283c60ba66SKatsushi Kobayashi * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 293c60ba66SKatsushi Kobayashi * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN 303c60ba66SKatsushi Kobayashi * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 313c60ba66SKatsushi Kobayashi * POSSIBILITY OF SUCH DAMAGE. 323c60ba66SKatsushi Kobayashi * 333c60ba66SKatsushi Kobayashi * $FreeBSD$ 343c60ba66SKatsushi Kobayashi * 353c60ba66SKatsushi Kobayashi */ 368da326fdSHidetoshi Shimokawa 373c60ba66SKatsushi Kobayashi #define ATRQ_CH 0 383c60ba66SKatsushi Kobayashi #define ATRS_CH 1 393c60ba66SKatsushi Kobayashi #define ARRQ_CH 2 403c60ba66SKatsushi Kobayashi #define ARRS_CH 3 413c60ba66SKatsushi Kobayashi #define ITX_CH 4 423c60ba66SKatsushi Kobayashi #define IRX_CH 0x24 433c60ba66SKatsushi Kobayashi 443c60ba66SKatsushi Kobayashi #include <sys/param.h> 455a7ba74dSHidetoshi Shimokawa #include <sys/proc.h> 463c60ba66SKatsushi Kobayashi #include <sys/systm.h> 473c60ba66SKatsushi Kobayashi #include <sys/types.h> 483c60ba66SKatsushi Kobayashi #include <sys/mbuf.h> 493c60ba66SKatsushi Kobayashi #include <sys/mman.h> 503c60ba66SKatsushi Kobayashi #include <sys/socket.h> 513c60ba66SKatsushi Kobayashi #include <sys/socketvar.h> 523c60ba66SKatsushi Kobayashi #include <sys/signalvar.h> 533c60ba66SKatsushi Kobayashi #include <sys/malloc.h> 543c60ba66SKatsushi Kobayashi #include <sys/uio.h> 553c60ba66SKatsushi Kobayashi #include <sys/sockio.h> 563c60ba66SKatsushi Kobayashi #include <sys/bus.h> 573c60ba66SKatsushi Kobayashi #include <sys/kernel.h> 583c60ba66SKatsushi Kobayashi #include <sys/conf.h> 593c60ba66SKatsushi Kobayashi 603c60ba66SKatsushi Kobayashi #include <machine/bus.h> 613c60ba66SKatsushi Kobayashi #include <machine/resource.h> 623c60ba66SKatsushi Kobayashi #include <sys/rman.h> 633c60ba66SKatsushi Kobayashi 643c60ba66SKatsushi Kobayashi #include <machine/cpufunc.h> /* for rdtsc proto for clock.h below */ 653c60ba66SKatsushi Kobayashi #include <machine/clock.h> 663c60ba66SKatsushi Kobayashi #include <pci/pcivar.h> 673c60ba66SKatsushi Kobayashi #include <pci/pcireg.h> 683c60ba66SKatsushi Kobayashi #include <vm/vm.h> 693c60ba66SKatsushi Kobayashi #include <vm/vm_extern.h> 703c60ba66SKatsushi Kobayashi #include <vm/pmap.h> /* for vtophys proto */ 713c60ba66SKatsushi Kobayashi 723c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire.h> 733c60ba66SKatsushi Kobayashi #include <dev/firewire/firewirereg.h> 743c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcireg.h> 753c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcivar.h> 763c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire_phy.h> 773c60ba66SKatsushi Kobayashi 780aaa9a23SHidetoshi Shimokawa #include <dev/firewire/iec68113.h> 790aaa9a23SHidetoshi Shimokawa 803c60ba66SKatsushi Kobayashi #undef OHCI_DEBUG 818da326fdSHidetoshi Shimokawa 823c60ba66SKatsushi Kobayashi static char dbcode[16][0x10]={"OUTM", "OUTL","INPM","INPL", 833c60ba66SKatsushi Kobayashi "STOR","LOAD","NOP ","STOP",}; 843c60ba66SKatsushi Kobayashi static char dbkey[8][0x10]={"ST0", "ST1","ST2","ST3", 853c60ba66SKatsushi Kobayashi "UNDEF","REG","SYS","DEV"}; 863c60ba66SKatsushi Kobayashi char fwohcicode[32][0x20]={ 873c60ba66SKatsushi Kobayashi "No stat","Undef","long","miss Ack err", 883c60ba66SKatsushi Kobayashi "underrun","overrun","desc err", "data read err", 893c60ba66SKatsushi Kobayashi "data write err","bus reset","timeout","tcode err", 903c60ba66SKatsushi Kobayashi "Undef","Undef","unknown event","flushed", 913c60ba66SKatsushi Kobayashi "Undef","ack complete","ack pend","Undef", 923c60ba66SKatsushi Kobayashi "ack busy_X","ack busy_A","ack busy_B","Undef", 933c60ba66SKatsushi Kobayashi "Undef","Undef","Undef","ack tardy", 943c60ba66SKatsushi Kobayashi "Undef","ack data_err","ack type_err",""}; 953c60ba66SKatsushi Kobayashi #define MAX_SPEED 2 963c60ba66SKatsushi Kobayashi extern char linkspeed[MAX_SPEED+1][0x10]; 973c60ba66SKatsushi Kobayashi static char dbcond[4][0x10]={"NEV","C=1", "C=0", "ALL"}; 983c60ba66SKatsushi Kobayashi u_int32_t tagbit[4] = { 1 << 28, 1 << 29, 1 << 30, 1 << 31}; 993c60ba66SKatsushi Kobayashi 1003c60ba66SKatsushi Kobayashi static struct tcode_info tinfo[] = { 1013c60ba66SKatsushi Kobayashi /* hdr_len block flag*/ 1023c60ba66SKatsushi Kobayashi /* 0 WREQQ */ {16, FWTI_REQ | FWTI_TLABEL}, 1033c60ba66SKatsushi Kobayashi /* 1 WREQB */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY}, 1043c60ba66SKatsushi Kobayashi /* 2 WRES */ {12, FWTI_RES}, 1053c60ba66SKatsushi Kobayashi /* 3 XXX */ { 0, 0}, 1063c60ba66SKatsushi Kobayashi /* 4 RREQQ */ {12, FWTI_REQ | FWTI_TLABEL}, 1073c60ba66SKatsushi Kobayashi /* 5 RREQB */ {16, FWTI_REQ | FWTI_TLABEL}, 1083c60ba66SKatsushi Kobayashi /* 6 RRESQ */ {16, FWTI_RES}, 1093c60ba66SKatsushi Kobayashi /* 7 RRESB */ {16, FWTI_RES | FWTI_BLOCK_ASY}, 1103c60ba66SKatsushi Kobayashi /* 8 CYCS */ { 0, 0}, 1113c60ba66SKatsushi Kobayashi /* 9 LREQ */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY}, 1123c60ba66SKatsushi Kobayashi /* a STREAM */ { 4, FWTI_REQ | FWTI_BLOCK_STR}, 1133c60ba66SKatsushi Kobayashi /* b LRES */ {16, FWTI_RES | FWTI_BLOCK_ASY}, 1143c60ba66SKatsushi Kobayashi /* c XXX */ { 0, 0}, 1153c60ba66SKatsushi Kobayashi /* d XXX */ { 0, 0}, 1163c60ba66SKatsushi Kobayashi /* e PHY */ {12, FWTI_REQ}, 1173c60ba66SKatsushi Kobayashi /* f XXX */ { 0, 0} 1183c60ba66SKatsushi Kobayashi }; 1193c60ba66SKatsushi Kobayashi 1203c60ba66SKatsushi Kobayashi #define OHCI_WRITE_SIGMASK 0xffff0000 1213c60ba66SKatsushi Kobayashi #define OHCI_READ_SIGMASK 0xffff0000 1223c60ba66SKatsushi Kobayashi 1233c60ba66SKatsushi Kobayashi #define OWRITE(sc, r, x) bus_space_write_4((sc)->bst, (sc)->bsh, (r), (x)) 1243c60ba66SKatsushi Kobayashi #define OREAD(sc, r) bus_space_read_4((sc)->bst, (sc)->bsh, (r)) 1253c60ba66SKatsushi Kobayashi 1263c60ba66SKatsushi Kobayashi static void fwohci_ibr __P((struct firewire_comm *)); 1273c60ba66SKatsushi Kobayashi static void fwohci_db_init __P((struct fwohci_dbch *)); 1283c60ba66SKatsushi Kobayashi static void fwohci_db_free __P((struct fwohci_dbch *)); 129783058faSHidetoshi Shimokawa static void fwohci_arcv __P((struct fwohci_softc *, struct fwohci_dbch *, int)); 130783058faSHidetoshi Shimokawa static void fwohci_ircv __P((struct fwohci_softc *, struct fwohci_dbch *, int)); 1313c60ba66SKatsushi Kobayashi static void fwohci_txd __P((struct fwohci_softc *, struct fwohci_dbch *)); 1323c60ba66SKatsushi Kobayashi static void fwohci_start_atq __P((struct firewire_comm *)); 1333c60ba66SKatsushi Kobayashi static void fwohci_start_ats __P((struct firewire_comm *)); 1343c60ba66SKatsushi Kobayashi static void fwohci_start __P((struct fwohci_softc *, struct fwohci_dbch *)); 1353c60ba66SKatsushi Kobayashi static void fwohci_drain_atq __P((struct firewire_comm *, struct fw_xfer *)); 1363c60ba66SKatsushi Kobayashi static void fwohci_drain_ats __P((struct firewire_comm *, struct fw_xfer *)); 1373c60ba66SKatsushi Kobayashi static void fwohci_drain __P((struct firewire_comm *, struct fw_xfer *, struct fwohci_dbch *)); 1383c60ba66SKatsushi Kobayashi static u_int32_t fwphy_wrdata __P(( struct fwohci_softc *, u_int32_t, u_int32_t)); 1393c60ba66SKatsushi Kobayashi static u_int32_t fwphy_rddata __P(( struct fwohci_softc *, u_int32_t)); 1403c60ba66SKatsushi Kobayashi static int fwohci_rx_enable __P((struct fwohci_softc *, struct fwohci_dbch *)); 1413c60ba66SKatsushi Kobayashi static int fwohci_tx_enable __P((struct fwohci_softc *, struct fwohci_dbch *)); 1423c60ba66SKatsushi Kobayashi static int fwohci_irx_enable __P((struct firewire_comm *, int)); 1433c60ba66SKatsushi Kobayashi static int fwohci_irxpp_enable __P((struct firewire_comm *, int)); 1443c60ba66SKatsushi Kobayashi static int fwohci_irxbuf_enable __P((struct firewire_comm *, int)); 1453c60ba66SKatsushi Kobayashi static int fwohci_irx_disable __P((struct firewire_comm *, int)); 1463c60ba66SKatsushi Kobayashi static void fwohci_irx_post __P((struct firewire_comm *, u_int32_t *)); 1473c60ba66SKatsushi Kobayashi static int fwohci_itxbuf_enable __P((struct firewire_comm *, int)); 1483c60ba66SKatsushi Kobayashi static int fwohci_itx_disable __P((struct firewire_comm *, int)); 1493c60ba66SKatsushi Kobayashi static void fwohci_timeout __P((void *)); 1503c60ba66SKatsushi Kobayashi static void fwohci_poll __P((struct firewire_comm *, int, int)); 1513c60ba66SKatsushi Kobayashi static void fwohci_set_intr __P((struct firewire_comm *, int)); 1523c60ba66SKatsushi Kobayashi static int fwohci_add_rx_buf __P((struct fwohcidb_tr *, unsigned short, int, void *, void *)); 1533c60ba66SKatsushi Kobayashi static int fwohci_add_tx_buf __P((struct fwohcidb_tr *, unsigned short, int, void *)); 1543c60ba66SKatsushi Kobayashi static void dump_db __P((struct fwohci_softc *, u_int32_t)); 1553c60ba66SKatsushi Kobayashi static void print_db __P((volatile struct fwohcidb *, u_int32_t , u_int32_t)); 1563c60ba66SKatsushi Kobayashi static void dump_dma __P((struct fwohci_softc *, u_int32_t)); 1573c60ba66SKatsushi Kobayashi static u_int32_t fwohci_cyctimer __P((struct firewire_comm *)); 1583c60ba66SKatsushi Kobayashi static void fwohci_rbuf_update __P((struct fwohci_softc *, int)); 1593c60ba66SKatsushi Kobayashi static void fwohci_tbuf_update __P((struct fwohci_softc *, int)); 1603c60ba66SKatsushi Kobayashi void fwohci_txbufdb __P((struct fwohci_softc *, int , struct fw_bulkxfer *)); 1613c60ba66SKatsushi Kobayashi 1623c60ba66SKatsushi Kobayashi /* 1633c60ba66SKatsushi Kobayashi * memory allocated for DMA programs 1643c60ba66SKatsushi Kobayashi */ 1653c60ba66SKatsushi Kobayashi #define DMA_PROG_ALLOC (8 * PAGE_SIZE) 1663c60ba66SKatsushi Kobayashi 1673c60ba66SKatsushi Kobayashi /* #define NDB 1024 */ 1683c60ba66SKatsushi Kobayashi #define NDB FWMAXQUEUE 1693c60ba66SKatsushi Kobayashi #define NDVDB (DVBUF * NDB) 1703c60ba66SKatsushi Kobayashi 1713c60ba66SKatsushi Kobayashi #define OHCI_VERSION 0x00 1723c60ba66SKatsushi Kobayashi #define OHCI_CROMHDR 0x18 1733c60ba66SKatsushi Kobayashi #define OHCI_BUS_OPT 0x20 1743c60ba66SKatsushi Kobayashi #define OHCI_BUSIRMC (1 << 31) 1753c60ba66SKatsushi Kobayashi #define OHCI_BUSCMC (1 << 30) 1763c60ba66SKatsushi Kobayashi #define OHCI_BUSISC (1 << 29) 1773c60ba66SKatsushi Kobayashi #define OHCI_BUSBMC (1 << 28) 1783c60ba66SKatsushi Kobayashi #define OHCI_BUSPMC (1 << 27) 1793c60ba66SKatsushi Kobayashi #define OHCI_BUSFNC OHCI_BUSIRMC | OHCI_BUSCMC | OHCI_BUSISC |\ 1803c60ba66SKatsushi Kobayashi OHCI_BUSBMC | OHCI_BUSPMC 1813c60ba66SKatsushi Kobayashi 1823c60ba66SKatsushi Kobayashi #define OHCI_EUID_HI 0x24 1833c60ba66SKatsushi Kobayashi #define OHCI_EUID_LO 0x28 1843c60ba66SKatsushi Kobayashi 1853c60ba66SKatsushi Kobayashi #define OHCI_CROMPTR 0x34 1863c60ba66SKatsushi Kobayashi #define OHCI_HCCCTL 0x50 1873c60ba66SKatsushi Kobayashi #define OHCI_HCCCTLCLR 0x54 1883c60ba66SKatsushi Kobayashi #define OHCI_AREQHI 0x100 1893c60ba66SKatsushi Kobayashi #define OHCI_AREQHICLR 0x104 1903c60ba66SKatsushi Kobayashi #define OHCI_AREQLO 0x108 1913c60ba66SKatsushi Kobayashi #define OHCI_AREQLOCLR 0x10c 1923c60ba66SKatsushi Kobayashi #define OHCI_PREQHI 0x110 1933c60ba66SKatsushi Kobayashi #define OHCI_PREQHICLR 0x114 1943c60ba66SKatsushi Kobayashi #define OHCI_PREQLO 0x118 1953c60ba66SKatsushi Kobayashi #define OHCI_PREQLOCLR 0x11c 1963c60ba66SKatsushi Kobayashi #define OHCI_PREQUPPER 0x120 1973c60ba66SKatsushi Kobayashi 1983c60ba66SKatsushi Kobayashi #define OHCI_SID_BUF 0x64 1993c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT 0x68 2003c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT_MASK 0xffc 2013c60ba66SKatsushi Kobayashi 2023c60ba66SKatsushi Kobayashi #define OHCI_IT_STAT 0x90 2033c60ba66SKatsushi Kobayashi #define OHCI_IT_STATCLR 0x94 2043c60ba66SKatsushi Kobayashi #define OHCI_IT_MASK 0x98 2053c60ba66SKatsushi Kobayashi #define OHCI_IT_MASKCLR 0x9c 2063c60ba66SKatsushi Kobayashi 2073c60ba66SKatsushi Kobayashi #define OHCI_IR_STAT 0xa0 2083c60ba66SKatsushi Kobayashi #define OHCI_IR_STATCLR 0xa4 2093c60ba66SKatsushi Kobayashi #define OHCI_IR_MASK 0xa8 2103c60ba66SKatsushi Kobayashi #define OHCI_IR_MASKCLR 0xac 2113c60ba66SKatsushi Kobayashi 2123c60ba66SKatsushi Kobayashi #define OHCI_LNKCTL 0xe0 2133c60ba66SKatsushi Kobayashi #define OHCI_LNKCTLCLR 0xe4 2143c60ba66SKatsushi Kobayashi 2153c60ba66SKatsushi Kobayashi #define OHCI_PHYACCESS 0xec 2163c60ba66SKatsushi Kobayashi #define OHCI_CYCLETIMER 0xf0 2173c60ba66SKatsushi Kobayashi 2183c60ba66SKatsushi Kobayashi #define OHCI_DMACTL(off) (off) 2193c60ba66SKatsushi Kobayashi #define OHCI_DMACTLCLR(off) (off + 4) 2203c60ba66SKatsushi Kobayashi #define OHCI_DMACMD(off) (off + 0xc) 2213c60ba66SKatsushi Kobayashi #define OHCI_DMAMATCH(off) (off + 0x10) 2223c60ba66SKatsushi Kobayashi 2233c60ba66SKatsushi Kobayashi #define OHCI_ATQOFF 0x180 2243c60ba66SKatsushi Kobayashi #define OHCI_ATQCTL OHCI_ATQOFF 2253c60ba66SKatsushi Kobayashi #define OHCI_ATQCTLCLR (OHCI_ATQOFF + 4) 2263c60ba66SKatsushi Kobayashi #define OHCI_ATQCMD (OHCI_ATQOFF + 0xc) 2273c60ba66SKatsushi Kobayashi #define OHCI_ATQMATCH (OHCI_ATQOFF + 0x10) 2283c60ba66SKatsushi Kobayashi 2293c60ba66SKatsushi Kobayashi #define OHCI_ATSOFF 0x1a0 2303c60ba66SKatsushi Kobayashi #define OHCI_ATSCTL OHCI_ATSOFF 2313c60ba66SKatsushi Kobayashi #define OHCI_ATSCTLCLR (OHCI_ATSOFF + 4) 2323c60ba66SKatsushi Kobayashi #define OHCI_ATSCMD (OHCI_ATSOFF + 0xc) 2333c60ba66SKatsushi Kobayashi #define OHCI_ATSMATCH (OHCI_ATSOFF + 0x10) 2343c60ba66SKatsushi Kobayashi 2353c60ba66SKatsushi Kobayashi #define OHCI_ARQOFF 0x1c0 2363c60ba66SKatsushi Kobayashi #define OHCI_ARQCTL OHCI_ARQOFF 2373c60ba66SKatsushi Kobayashi #define OHCI_ARQCTLCLR (OHCI_ARQOFF + 4) 2383c60ba66SKatsushi Kobayashi #define OHCI_ARQCMD (OHCI_ARQOFF + 0xc) 2393c60ba66SKatsushi Kobayashi #define OHCI_ARQMATCH (OHCI_ARQOFF + 0x10) 2403c60ba66SKatsushi Kobayashi 2413c60ba66SKatsushi Kobayashi #define OHCI_ARSOFF 0x1e0 2423c60ba66SKatsushi Kobayashi #define OHCI_ARSCTL OHCI_ARSOFF 2433c60ba66SKatsushi Kobayashi #define OHCI_ARSCTLCLR (OHCI_ARSOFF + 4) 2443c60ba66SKatsushi Kobayashi #define OHCI_ARSCMD (OHCI_ARSOFF + 0xc) 2453c60ba66SKatsushi Kobayashi #define OHCI_ARSMATCH (OHCI_ARSOFF + 0x10) 2463c60ba66SKatsushi Kobayashi 2473c60ba66SKatsushi Kobayashi #define OHCI_ITOFF(CH) (0x200 + 0x10 * (CH)) 2483c60ba66SKatsushi Kobayashi #define OHCI_ITCTL(CH) (OHCI_ITOFF(CH)) 2493c60ba66SKatsushi Kobayashi #define OHCI_ITCTLCLR(CH) (OHCI_ITOFF(CH) + 4) 2503c60ba66SKatsushi Kobayashi #define OHCI_ITCMD(CH) (OHCI_ITOFF(CH) + 0xc) 2513c60ba66SKatsushi Kobayashi 2523c60ba66SKatsushi Kobayashi #define OHCI_IROFF(CH) (0x400 + 0x20 * (CH)) 2533c60ba66SKatsushi Kobayashi #define OHCI_IRCTL(CH) (OHCI_IROFF(CH)) 2543c60ba66SKatsushi Kobayashi #define OHCI_IRCTLCLR(CH) (OHCI_IROFF(CH) + 4) 2553c60ba66SKatsushi Kobayashi #define OHCI_IRCMD(CH) (OHCI_IROFF(CH) + 0xc) 2563c60ba66SKatsushi Kobayashi #define OHCI_IRMATCH(CH) (OHCI_IROFF(CH) + 0x10) 2573c60ba66SKatsushi Kobayashi 2583c60ba66SKatsushi Kobayashi d_ioctl_t fwohci_ioctl; 2593c60ba66SKatsushi Kobayashi 2603c60ba66SKatsushi Kobayashi /* 2613c60ba66SKatsushi Kobayashi * Communication with PHY device 2623c60ba66SKatsushi Kobayashi */ 263c572b810SHidetoshi Shimokawa static u_int32_t 264c572b810SHidetoshi Shimokawa fwphy_wrdata( struct fwohci_softc *sc, u_int32_t addr, u_int32_t data) 2653c60ba66SKatsushi Kobayashi { 2663c60ba66SKatsushi Kobayashi u_int32_t fun; 2673c60ba66SKatsushi Kobayashi 2683c60ba66SKatsushi Kobayashi addr &= 0xf; 2693c60ba66SKatsushi Kobayashi data &= 0xff; 2703c60ba66SKatsushi Kobayashi 2713c60ba66SKatsushi Kobayashi fun = (PHYDEV_WRCMD | (addr << PHYDEV_REGADDR) | (data << PHYDEV_WRDATA)); 2723c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PHYACCESS, fun); 2733c60ba66SKatsushi Kobayashi DELAY(100); 2743c60ba66SKatsushi Kobayashi 2753c60ba66SKatsushi Kobayashi return(fwphy_rddata( sc, addr)); 2763c60ba66SKatsushi Kobayashi } 2773c60ba66SKatsushi Kobayashi 2783c60ba66SKatsushi Kobayashi static u_int32_t 2793c60ba66SKatsushi Kobayashi fwohci_set_bus_manager(struct firewire_comm *fc, u_int node) 2803c60ba66SKatsushi Kobayashi { 2813c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 2823c60ba66SKatsushi Kobayashi int i; 2833c60ba66SKatsushi Kobayashi u_int32_t bm; 2843c60ba66SKatsushi Kobayashi 2853c60ba66SKatsushi Kobayashi #define OHCI_CSR_DATA 0x0c 2863c60ba66SKatsushi Kobayashi #define OHCI_CSR_COMP 0x10 2873c60ba66SKatsushi Kobayashi #define OHCI_CSR_CONT 0x14 2883c60ba66SKatsushi Kobayashi #define OHCI_BUS_MANAGER_ID 0 2893c60ba66SKatsushi Kobayashi 2903c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_DATA, node); 2913c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_COMP, 0x3f); 2923c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_CONT, OHCI_BUS_MANAGER_ID); 2933c60ba66SKatsushi Kobayashi for (i = 0; !(OREAD(sc, OHCI_CSR_CONT) & (1<<31)) && (i < 1000); i++) 2944ed65ce9SHidetoshi Shimokawa DELAY(10); 2953c60ba66SKatsushi Kobayashi bm = OREAD(sc, OHCI_CSR_DATA); 29617c3d42cSHidetoshi Shimokawa if((bm & 0x3f) == 0x3f) 2973c60ba66SKatsushi Kobayashi bm = node; 29817c3d42cSHidetoshi Shimokawa if (bootverbose) 29917c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, 30017c3d42cSHidetoshi Shimokawa "fw_set_bus_manager: %d->%d (loop=%d)\n", bm, node, i); 3013c60ba66SKatsushi Kobayashi 3023c60ba66SKatsushi Kobayashi return(bm); 3033c60ba66SKatsushi Kobayashi } 3043c60ba66SKatsushi Kobayashi 305c572b810SHidetoshi Shimokawa static u_int32_t 306c572b810SHidetoshi Shimokawa fwphy_rddata(struct fwohci_softc *sc, u_int addr) 3073c60ba66SKatsushi Kobayashi { 308e4b13179SHidetoshi Shimokawa u_int32_t fun, stat; 309e4b13179SHidetoshi Shimokawa u_int i, retry = 0; 3103c60ba66SKatsushi Kobayashi 3113c60ba66SKatsushi Kobayashi addr &= 0xf; 312e4b13179SHidetoshi Shimokawa #define MAX_RETRY 100 313e4b13179SHidetoshi Shimokawa again: 314e4b13179SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_REG_FAIL); 3153c60ba66SKatsushi Kobayashi fun = PHYDEV_RDCMD | (addr << PHYDEV_REGADDR); 3163c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PHYACCESS, fun); 317e4b13179SHidetoshi Shimokawa for ( i = 0 ; i < MAX_RETRY ; i ++ ){ 3183c60ba66SKatsushi Kobayashi fun = OREAD(sc, OHCI_PHYACCESS); 3193c60ba66SKatsushi Kobayashi if ((fun & PHYDEV_RDCMD) == 0 && (fun & PHYDEV_RDDONE) != 0) 3203c60ba66SKatsushi Kobayashi break; 3214ed65ce9SHidetoshi Shimokawa DELAY(100); 3223c60ba66SKatsushi Kobayashi } 323e4b13179SHidetoshi Shimokawa if(i >= MAX_RETRY) { 3244ed65ce9SHidetoshi Shimokawa if (bootverbose) 3254ed65ce9SHidetoshi Shimokawa device_printf(sc->fc.dev, "phy read failed(1).\n"); 3261f2361f8SHidetoshi Shimokawa if (++retry < MAX_RETRY) { 3274ed65ce9SHidetoshi Shimokawa DELAY(100); 3281f2361f8SHidetoshi Shimokawa goto again; 3291f2361f8SHidetoshi Shimokawa } 330e4b13179SHidetoshi Shimokawa } 331e4b13179SHidetoshi Shimokawa /* Make sure that SCLK is started */ 332e4b13179SHidetoshi Shimokawa stat = OREAD(sc, FWOHCI_INTSTAT); 333e4b13179SHidetoshi Shimokawa if ((stat & OHCI_INT_REG_FAIL) != 0 || 334e4b13179SHidetoshi Shimokawa ((fun >> PHYDEV_REGADDR) & 0xf) != addr) { 3354ed65ce9SHidetoshi Shimokawa if (bootverbose) 3364ed65ce9SHidetoshi Shimokawa device_printf(sc->fc.dev, "phy read failed(2).\n"); 337e4b13179SHidetoshi Shimokawa if (++retry < MAX_RETRY) { 3384ed65ce9SHidetoshi Shimokawa DELAY(100); 339e4b13179SHidetoshi Shimokawa goto again; 340e4b13179SHidetoshi Shimokawa } 341e4b13179SHidetoshi Shimokawa } 342e4b13179SHidetoshi Shimokawa if (bootverbose || retry >= MAX_RETRY) 343e4b13179SHidetoshi Shimokawa device_printf(sc->fc.dev, 344e4b13179SHidetoshi Shimokawa "fwphy_rddata: loop=%d, retry=%d\n", i, retry); 345e4b13179SHidetoshi Shimokawa #undef MAX_RETRY 3463c60ba66SKatsushi Kobayashi return((fun >> PHYDEV_RDDATA )& 0xff); 3473c60ba66SKatsushi Kobayashi } 3483c60ba66SKatsushi Kobayashi /* Device specific ioctl. */ 3493c60ba66SKatsushi Kobayashi int 3503c60ba66SKatsushi Kobayashi fwohci_ioctl (dev_t dev, u_long cmd, caddr_t data, int flag, fw_proc *td) 3513c60ba66SKatsushi Kobayashi { 3523c60ba66SKatsushi Kobayashi struct firewire_softc *sc; 3533c60ba66SKatsushi Kobayashi struct fwohci_softc *fc; 3543c60ba66SKatsushi Kobayashi int unit = DEV2UNIT(dev); 3553c60ba66SKatsushi Kobayashi int err = 0; 3563c60ba66SKatsushi Kobayashi struct fw_reg_req_t *reg = (struct fw_reg_req_t *) data; 3573c60ba66SKatsushi Kobayashi u_int32_t *dmach = (u_int32_t *) data; 3583c60ba66SKatsushi Kobayashi 3593c60ba66SKatsushi Kobayashi sc = devclass_get_softc(firewire_devclass, unit); 3603c60ba66SKatsushi Kobayashi if(sc == NULL){ 3613c60ba66SKatsushi Kobayashi return(EINVAL); 3623c60ba66SKatsushi Kobayashi } 3633c60ba66SKatsushi Kobayashi fc = (struct fwohci_softc *)sc->fc; 3643c60ba66SKatsushi Kobayashi 3653c60ba66SKatsushi Kobayashi if (!data) 3663c60ba66SKatsushi Kobayashi return(EINVAL); 3673c60ba66SKatsushi Kobayashi 3683c60ba66SKatsushi Kobayashi switch (cmd) { 3693c60ba66SKatsushi Kobayashi case FWOHCI_WRREG: 3703c60ba66SKatsushi Kobayashi #define OHCI_MAX_REG 0x800 3713c60ba66SKatsushi Kobayashi if(reg->addr <= OHCI_MAX_REG){ 3723c60ba66SKatsushi Kobayashi OWRITE(fc, reg->addr, reg->data); 3733c60ba66SKatsushi Kobayashi reg->data = OREAD(fc, reg->addr); 3743c60ba66SKatsushi Kobayashi }else{ 3753c60ba66SKatsushi Kobayashi err = EINVAL; 3763c60ba66SKatsushi Kobayashi } 3773c60ba66SKatsushi Kobayashi break; 3783c60ba66SKatsushi Kobayashi case FWOHCI_RDREG: 3793c60ba66SKatsushi Kobayashi if(reg->addr <= OHCI_MAX_REG){ 3803c60ba66SKatsushi Kobayashi reg->data = OREAD(fc, reg->addr); 3813c60ba66SKatsushi Kobayashi }else{ 3823c60ba66SKatsushi Kobayashi err = EINVAL; 3833c60ba66SKatsushi Kobayashi } 3843c60ba66SKatsushi Kobayashi break; 3853c60ba66SKatsushi Kobayashi /* Read DMA descriptors for debug */ 3863c60ba66SKatsushi Kobayashi case DUMPDMA: 3873c60ba66SKatsushi Kobayashi if(*dmach <= OHCI_MAX_DMA_CH ){ 3883c60ba66SKatsushi Kobayashi dump_dma(fc, *dmach); 3893c60ba66SKatsushi Kobayashi dump_db(fc, *dmach); 3903c60ba66SKatsushi Kobayashi }else{ 3913c60ba66SKatsushi Kobayashi err = EINVAL; 3923c60ba66SKatsushi Kobayashi } 3933c60ba66SKatsushi Kobayashi break; 3943c60ba66SKatsushi Kobayashi default: 3953c60ba66SKatsushi Kobayashi break; 3963c60ba66SKatsushi Kobayashi } 3973c60ba66SKatsushi Kobayashi return err; 3983c60ba66SKatsushi Kobayashi } 399c572b810SHidetoshi Shimokawa 400d0fd7bc6SHidetoshi Shimokawa static int 401d0fd7bc6SHidetoshi Shimokawa fwohci_probe_phy(struct fwohci_softc *sc, device_t dev) 4023c60ba66SKatsushi Kobayashi { 403d0fd7bc6SHidetoshi Shimokawa u_int32_t reg, reg2; 404d0fd7bc6SHidetoshi Shimokawa int e1394a = 1; 405d0fd7bc6SHidetoshi Shimokawa /* 406d0fd7bc6SHidetoshi Shimokawa * probe PHY parameters 407d0fd7bc6SHidetoshi Shimokawa * 0. to prove PHY version, whether compliance of 1394a. 408d0fd7bc6SHidetoshi Shimokawa * 1. to probe maximum speed supported by the PHY and 409d0fd7bc6SHidetoshi Shimokawa * number of port supported by core-logic. 410d0fd7bc6SHidetoshi Shimokawa * It is not actually available port on your PC . 411d0fd7bc6SHidetoshi Shimokawa */ 412d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS); 413d0fd7bc6SHidetoshi Shimokawa #if 0 414d0fd7bc6SHidetoshi Shimokawa /* XXX wait for SCLK. */ 415d0fd7bc6SHidetoshi Shimokawa DELAY(100000); 416d0fd7bc6SHidetoshi Shimokawa #endif 417d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, FW_PHY_SPD_REG); 418d0fd7bc6SHidetoshi Shimokawa 419d0fd7bc6SHidetoshi Shimokawa if((reg >> 5) != 7 ){ 420d0fd7bc6SHidetoshi Shimokawa sc->fc.mode &= ~FWPHYASYST; 421d0fd7bc6SHidetoshi Shimokawa sc->fc.nport = reg & FW_PHY_NP; 422d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = reg & FW_PHY_SPD >> 6; 423d0fd7bc6SHidetoshi Shimokawa if (sc->fc.speed > MAX_SPEED) { 424d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "invalid speed %d (fixed to %d).\n", 425d0fd7bc6SHidetoshi Shimokawa sc->fc.speed, MAX_SPEED); 426d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = MAX_SPEED; 427d0fd7bc6SHidetoshi Shimokawa } 428d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 42994b6f028SHidetoshi Shimokawa "Phy 1394 only %s, %d ports.\n", 43094b6f028SHidetoshi Shimokawa linkspeed[sc->fc.speed], sc->fc.nport); 431d0fd7bc6SHidetoshi Shimokawa }else{ 432d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_rddata(sc, FW_PHY_ESPD_REG); 433d0fd7bc6SHidetoshi Shimokawa sc->fc.mode |= FWPHYASYST; 434d0fd7bc6SHidetoshi Shimokawa sc->fc.nport = reg & FW_PHY_NP; 435d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = (reg2 & FW_PHY_ESPD) >> 5; 436d0fd7bc6SHidetoshi Shimokawa if (sc->fc.speed > MAX_SPEED) { 437d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "invalid speed %d (fixed to %d).\n", 438d0fd7bc6SHidetoshi Shimokawa sc->fc.speed, MAX_SPEED); 439d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = MAX_SPEED; 440d0fd7bc6SHidetoshi Shimokawa } 441d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 44294b6f028SHidetoshi Shimokawa "Phy 1394a available %s, %d ports.\n", 44394b6f028SHidetoshi Shimokawa linkspeed[sc->fc.speed], sc->fc.nport); 444d0fd7bc6SHidetoshi Shimokawa 445d0fd7bc6SHidetoshi Shimokawa /* check programPhyEnable */ 446d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_rddata(sc, 5); 447d0fd7bc6SHidetoshi Shimokawa #if 0 448d0fd7bc6SHidetoshi Shimokawa if (e1394a && (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_PRPHY)) { 449d0fd7bc6SHidetoshi Shimokawa #else /* XXX force to enable 1394a */ 450d0fd7bc6SHidetoshi Shimokawa if (e1394a) { 451d0fd7bc6SHidetoshi Shimokawa #endif 452d0fd7bc6SHidetoshi Shimokawa if (bootverbose) 453d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 454d0fd7bc6SHidetoshi Shimokawa "Enable 1394a Enhancements\n"); 455d0fd7bc6SHidetoshi Shimokawa /* enable EAA EMC */ 456d0fd7bc6SHidetoshi Shimokawa reg2 |= 0x03; 457d0fd7bc6SHidetoshi Shimokawa /* set aPhyEnhanceEnable */ 458d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_PHYEN); 459d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_PRPHY); 460d0fd7bc6SHidetoshi Shimokawa } else { 461d0fd7bc6SHidetoshi Shimokawa /* for safe */ 462d0fd7bc6SHidetoshi Shimokawa reg2 &= ~0x83; 463d0fd7bc6SHidetoshi Shimokawa } 464d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_wrdata(sc, 5, reg2); 465d0fd7bc6SHidetoshi Shimokawa } 466d0fd7bc6SHidetoshi Shimokawa 467d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, FW_PHY_SPD_REG); 468d0fd7bc6SHidetoshi Shimokawa if((reg >> 5) == 7 ){ 469d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, 4); 470d0fd7bc6SHidetoshi Shimokawa reg |= 1 << 6; 471d0fd7bc6SHidetoshi Shimokawa fwphy_wrdata(sc, 4, reg); 472d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, 4); 473d0fd7bc6SHidetoshi Shimokawa } 474d0fd7bc6SHidetoshi Shimokawa return 0; 475d0fd7bc6SHidetoshi Shimokawa } 476d0fd7bc6SHidetoshi Shimokawa 477d0fd7bc6SHidetoshi Shimokawa 478d0fd7bc6SHidetoshi Shimokawa void 479d0fd7bc6SHidetoshi Shimokawa fwohci_reset(struct fwohci_softc *sc, device_t dev) 480d0fd7bc6SHidetoshi Shimokawa { 48194b6f028SHidetoshi Shimokawa int i, max_rec, speed; 4823c60ba66SKatsushi Kobayashi u_int32_t reg, reg2; 4833c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 484d0fd7bc6SHidetoshi Shimokawa 485d0fd7bc6SHidetoshi Shimokawa /* Disable interrupt */ 486d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, ~0); 487d0fd7bc6SHidetoshi Shimokawa 488d0fd7bc6SHidetoshi Shimokawa /* Now stopping all DMA channel */ 489d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN); 490d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN); 491d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 492d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 493d0fd7bc6SHidetoshi Shimokawa 494d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASKCLR, ~0); 495d0fd7bc6SHidetoshi Shimokawa for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 496d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN); 497d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN); 498d0fd7bc6SHidetoshi Shimokawa } 499d0fd7bc6SHidetoshi Shimokawa 500d0fd7bc6SHidetoshi Shimokawa /* FLUSH FIFO and reset Transmitter/Reciever */ 501d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET); 502d0fd7bc6SHidetoshi Shimokawa if (bootverbose) 503d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "resetting OHCI..."); 504d0fd7bc6SHidetoshi Shimokawa i = 0; 505d0fd7bc6SHidetoshi Shimokawa while(OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_RESET) { 506d0fd7bc6SHidetoshi Shimokawa if (i++ > 100) break; 507d0fd7bc6SHidetoshi Shimokawa DELAY(1000); 508d0fd7bc6SHidetoshi Shimokawa } 509d0fd7bc6SHidetoshi Shimokawa if (bootverbose) 510d0fd7bc6SHidetoshi Shimokawa printf("done (loop=%d)\n", i); 511d0fd7bc6SHidetoshi Shimokawa 51294b6f028SHidetoshi Shimokawa /* Probe phy */ 51394b6f028SHidetoshi Shimokawa fwohci_probe_phy(sc, dev); 51494b6f028SHidetoshi Shimokawa 51594b6f028SHidetoshi Shimokawa /* Probe link */ 516d0fd7bc6SHidetoshi Shimokawa reg = OREAD(sc, OHCI_BUS_OPT); 517d0fd7bc6SHidetoshi Shimokawa reg2 = reg | OHCI_BUSFNC; 51894b6f028SHidetoshi Shimokawa max_rec = (reg & 0x0000f000) >> 12; 51994b6f028SHidetoshi Shimokawa speed = (reg & 0x00000007); 52094b6f028SHidetoshi Shimokawa device_printf(dev, "Link %s, max_rec %d bytes.\n", 52194b6f028SHidetoshi Shimokawa linkspeed[speed], MAXREC(max_rec)); 52294b6f028SHidetoshi Shimokawa /* XXX fix max_rec */ 52394b6f028SHidetoshi Shimokawa sc->fc.maxrec = sc->fc.speed + 8; 52494b6f028SHidetoshi Shimokawa if (max_rec != sc->fc.maxrec) { 52594b6f028SHidetoshi Shimokawa reg2 = (reg2 & 0xffff0fff) | (sc->fc.maxrec << 12); 52694b6f028SHidetoshi Shimokawa device_printf(dev, "max_rec %d -> %d\n", 52794b6f028SHidetoshi Shimokawa MAXREC(max_rec), MAXREC(sc->fc.maxrec)); 52894b6f028SHidetoshi Shimokawa } 529d0fd7bc6SHidetoshi Shimokawa if (bootverbose) 530d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "BUS_OPT 0x%x -> 0x%x\n", reg, reg2); 531d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_BUS_OPT, reg2); 532d0fd7bc6SHidetoshi Shimokawa 53394b6f028SHidetoshi Shimokawa /* Initialize registers */ 534d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_CROMHDR, sc->fc.config_rom[0]); 535d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_CROMPTR, vtophys(&sc->fc.config_rom[0])); 536d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_BIGEND); 537d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_POSTWR); 538d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_SID_BUF, vtophys(sc->fc.sid_buf)); 539d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_SID); 540d0fd7bc6SHidetoshi Shimokawa fw_busreset(&sc->fc); 5419339321dSHidetoshi Shimokawa 54294b6f028SHidetoshi Shimokawa /* Enable link */ 54394b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LINKEN); 54494b6f028SHidetoshi Shimokawa 54594b6f028SHidetoshi Shimokawa /* Force to start async RX DMA */ 5469339321dSHidetoshi Shimokawa sc->arrq.xferq.flag &= ~FWXFERQ_RUNNING; 5479339321dSHidetoshi Shimokawa sc->arrs.xferq.flag &= ~FWXFERQ_RUNNING; 548d0fd7bc6SHidetoshi Shimokawa fwohci_rx_enable(sc, &sc->arrq); 549d0fd7bc6SHidetoshi Shimokawa fwohci_rx_enable(sc, &sc->arrs); 550d0fd7bc6SHidetoshi Shimokawa 55194b6f028SHidetoshi Shimokawa /* Initialize async TX */ 55294b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD); 55394b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD); 55494b6f028SHidetoshi Shimokawa /* AT Retries */ 55594b6f028SHidetoshi Shimokawa OWRITE(sc, FWOHCI_RETRY, 55694b6f028SHidetoshi Shimokawa /* CycleLimit PhyRespRetries ATRespRetries ATReqRetries */ 55794b6f028SHidetoshi Shimokawa (0xffff << 16 ) | (0x0f << 8) | (0x0f << 4) | 0x0f) ; 558d0fd7bc6SHidetoshi Shimokawa for( i = 0, db_tr = sc->atrq.top; i < sc->atrq.ndb ; 559d0fd7bc6SHidetoshi Shimokawa i ++, db_tr = STAILQ_NEXT(db_tr, link)){ 560d0fd7bc6SHidetoshi Shimokawa db_tr->xfer = NULL; 561d0fd7bc6SHidetoshi Shimokawa } 562d0fd7bc6SHidetoshi Shimokawa for( i = 0, db_tr = sc->atrs.top; i < sc->atrs.ndb ; 563d0fd7bc6SHidetoshi Shimokawa i ++, db_tr = STAILQ_NEXT(db_tr, link)){ 564d0fd7bc6SHidetoshi Shimokawa db_tr->xfer = NULL; 565d0fd7bc6SHidetoshi Shimokawa } 566d0fd7bc6SHidetoshi Shimokawa 56794b6f028SHidetoshi Shimokawa 56894b6f028SHidetoshi Shimokawa /* Enable interrupt */ 569d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, 570d0fd7bc6SHidetoshi Shimokawa OHCI_INT_ERR | OHCI_INT_PHY_SID 571d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS 572d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS 573d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_PHY_BUS_R | OHCI_INT_PW_ERR); 574d0fd7bc6SHidetoshi Shimokawa fwohci_set_intr(&sc->fc, 1); 575d0fd7bc6SHidetoshi Shimokawa 576d0fd7bc6SHidetoshi Shimokawa } 577d0fd7bc6SHidetoshi Shimokawa 578d0fd7bc6SHidetoshi Shimokawa int 579d0fd7bc6SHidetoshi Shimokawa fwohci_init(struct fwohci_softc *sc, device_t dev) 580d0fd7bc6SHidetoshi Shimokawa { 581d0fd7bc6SHidetoshi Shimokawa int i; 582d0fd7bc6SHidetoshi Shimokawa u_int32_t reg; 583c547b896SHidetoshi Shimokawa u_int8_t ui[8]; 5843c60ba66SKatsushi Kobayashi 5853c60ba66SKatsushi Kobayashi reg = OREAD(sc, OHCI_VERSION); 5863c60ba66SKatsushi Kobayashi device_printf(dev, "OHCI version %x.%x (ROM=%d)\n", 5873c60ba66SKatsushi Kobayashi (reg>>16) & 0xff, reg & 0xff, (reg>>24) & 1); 5883c60ba66SKatsushi Kobayashi 5897054e848SHidetoshi Shimokawa /* Available Isochrounous DMA channel probe */ 5907054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASK, 0xffffffff); 5917054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASK, 0xffffffff); 5927054e848SHidetoshi Shimokawa reg = OREAD(sc, OHCI_IT_MASK) & OREAD(sc, OHCI_IR_MASK); 5937054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASKCLR, 0xffffffff); 5947054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASKCLR, 0xffffffff); 5957054e848SHidetoshi Shimokawa for (i = 0; i < 0x20; i++) 5967054e848SHidetoshi Shimokawa if ((reg & (1 << i)) == 0) 5977054e848SHidetoshi Shimokawa break; 5983c60ba66SKatsushi Kobayashi sc->fc.nisodma = i; 5993c60ba66SKatsushi Kobayashi device_printf(dev, "No. of Isochronous channel is %d.\n", i); 6003c60ba66SKatsushi Kobayashi 6013c60ba66SKatsushi Kobayashi sc->fc.arq = &sc->arrq.xferq; 6023c60ba66SKatsushi Kobayashi sc->fc.ars = &sc->arrs.xferq; 6033c60ba66SKatsushi Kobayashi sc->fc.atq = &sc->atrq.xferq; 6043c60ba66SKatsushi Kobayashi sc->fc.ats = &sc->atrs.xferq; 6053c60ba66SKatsushi Kobayashi 6063c60ba66SKatsushi Kobayashi sc->arrq.xferq.start = NULL; 6073c60ba66SKatsushi Kobayashi sc->arrs.xferq.start = NULL; 6083c60ba66SKatsushi Kobayashi sc->atrq.xferq.start = fwohci_start_atq; 6093c60ba66SKatsushi Kobayashi sc->atrs.xferq.start = fwohci_start_ats; 6103c60ba66SKatsushi Kobayashi 6113c60ba66SKatsushi Kobayashi sc->arrq.xferq.drain = NULL; 6123c60ba66SKatsushi Kobayashi sc->arrs.xferq.drain = NULL; 6133c60ba66SKatsushi Kobayashi sc->atrq.xferq.drain = fwohci_drain_atq; 6143c60ba66SKatsushi Kobayashi sc->atrs.xferq.drain = fwohci_drain_ats; 6153c60ba66SKatsushi Kobayashi 6163c60ba66SKatsushi Kobayashi sc->arrq.ndesc = 1; 6173c60ba66SKatsushi Kobayashi sc->arrs.ndesc = 1; 618645394e6SHidetoshi Shimokawa sc->atrq.ndesc = 8; /* equal to maximum of mbuf chains */ 619645394e6SHidetoshi Shimokawa sc->atrs.ndesc = 2; 6203c60ba66SKatsushi Kobayashi 6213c60ba66SKatsushi Kobayashi sc->arrq.ndb = NDB; 6223c60ba66SKatsushi Kobayashi sc->arrs.ndb = NDB / 2; 6233c60ba66SKatsushi Kobayashi sc->atrq.ndb = NDB; 6243c60ba66SKatsushi Kobayashi sc->atrs.ndb = NDB / 2; 6253c60ba66SKatsushi Kobayashi 6263c60ba66SKatsushi Kobayashi sc->arrq.dummy = NULL; 6273c60ba66SKatsushi Kobayashi sc->arrs.dummy = NULL; 6283c60ba66SKatsushi Kobayashi sc->atrq.dummy = NULL; 6293c60ba66SKatsushi Kobayashi sc->atrs.dummy = NULL; 6303c60ba66SKatsushi Kobayashi for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 6313c60ba66SKatsushi Kobayashi sc->fc.it[i] = &sc->it[i].xferq; 6323c60ba66SKatsushi Kobayashi sc->fc.ir[i] = &sc->ir[i].xferq; 6333c60ba66SKatsushi Kobayashi sc->it[i].ndb = 0; 6343c60ba66SKatsushi Kobayashi sc->ir[i].ndb = 0; 6353c60ba66SKatsushi Kobayashi } 6363c60ba66SKatsushi Kobayashi 6373c60ba66SKatsushi Kobayashi sc->fc.tcode = tinfo; 6383c60ba66SKatsushi Kobayashi 6395166f1dfSHidetoshi Shimokawa sc->cromptr = (u_int32_t *) malloc(CROMSIZE * 2, M_FW, M_NOWAIT); 6403c60ba66SKatsushi Kobayashi 6413c60ba66SKatsushi Kobayashi if(sc->cromptr == NULL){ 6421f2361f8SHidetoshi Shimokawa device_printf(dev, "cromptr alloc failed."); 6433c60ba66SKatsushi Kobayashi return ENOMEM; 6443c60ba66SKatsushi Kobayashi } 6453c60ba66SKatsushi Kobayashi sc->fc.dev = dev; 6463c60ba66SKatsushi Kobayashi sc->fc.config_rom = &(sc->cromptr[CROMSIZE/4]); 6473c60ba66SKatsushi Kobayashi 6483c60ba66SKatsushi Kobayashi sc->fc.config_rom[1] = 0x31333934; 6493c60ba66SKatsushi Kobayashi sc->fc.config_rom[2] = 0xf000a002; 6503c60ba66SKatsushi Kobayashi sc->fc.config_rom[3] = OREAD(sc, OHCI_EUID_HI); 6513c60ba66SKatsushi Kobayashi sc->fc.config_rom[4] = OREAD(sc, OHCI_EUID_LO); 6523c60ba66SKatsushi Kobayashi sc->fc.config_rom[5] = 0; 6533c60ba66SKatsushi Kobayashi sc->fc.config_rom[0] = (4 << 24) | (5 << 16); 6543c60ba66SKatsushi Kobayashi 6553c60ba66SKatsushi Kobayashi sc->fc.config_rom[0] |= fw_crc16(&sc->fc.config_rom[1], 5*4); 6563c60ba66SKatsushi Kobayashi 6573c60ba66SKatsushi Kobayashi 6583c60ba66SKatsushi Kobayashi /* SID recieve buffer must allign 2^11 */ 6593c60ba66SKatsushi Kobayashi #define OHCI_SIDSIZE (1 << 11) 6605166f1dfSHidetoshi Shimokawa sc->fc.sid_buf = (u_int32_t *) malloc(OHCI_SIDSIZE, M_FW, M_NOWAIT); 6611f2361f8SHidetoshi Shimokawa if (sc->fc.sid_buf == NULL) { 6621f2361f8SHidetoshi Shimokawa device_printf(dev, "sid_buf alloc failed.\n"); 6631f2361f8SHidetoshi Shimokawa return ENOMEM; 6641f2361f8SHidetoshi Shimokawa } 665878db892SHidetoshi Shimokawa if (((vm_offset_t) sc->fc.sid_buf & (OHCI_SIDSIZE - 1)) != 0) { 66616e0f484SHidetoshi Shimokawa device_printf(dev, "sid_buf(%p) not aligned.\n", 66716e0f484SHidetoshi Shimokawa sc->fc.sid_buf); 66816e0f484SHidetoshi Shimokawa return ENOMEM; 66916e0f484SHidetoshi Shimokawa } 6703c60ba66SKatsushi Kobayashi 6713c60ba66SKatsushi Kobayashi fwohci_db_init(&sc->arrq); 6721f2361f8SHidetoshi Shimokawa if ((sc->arrq.flags & FWOHCI_DBCH_INIT) == 0) 6731f2361f8SHidetoshi Shimokawa return ENOMEM; 6741f2361f8SHidetoshi Shimokawa 6753c60ba66SKatsushi Kobayashi fwohci_db_init(&sc->arrs); 6761f2361f8SHidetoshi Shimokawa if ((sc->arrs.flags & FWOHCI_DBCH_INIT) == 0) 6771f2361f8SHidetoshi Shimokawa return ENOMEM; 6783c60ba66SKatsushi Kobayashi 6793c60ba66SKatsushi Kobayashi fwohci_db_init(&sc->atrq); 6801f2361f8SHidetoshi Shimokawa if ((sc->atrq.flags & FWOHCI_DBCH_INIT) == 0) 6811f2361f8SHidetoshi Shimokawa return ENOMEM; 6821f2361f8SHidetoshi Shimokawa 6833c60ba66SKatsushi Kobayashi fwohci_db_init(&sc->atrs); 6841f2361f8SHidetoshi Shimokawa if ((sc->atrs.flags & FWOHCI_DBCH_INIT) == 0) 6851f2361f8SHidetoshi Shimokawa return ENOMEM; 6863c60ba66SKatsushi Kobayashi 687c547b896SHidetoshi Shimokawa sc->fc.eui.hi = OREAD(sc, FWOHCIGUID_H); 688c547b896SHidetoshi Shimokawa sc->fc.eui.lo = OREAD(sc, FWOHCIGUID_L); 689c547b896SHidetoshi Shimokawa for( i = 0 ; i < 8 ; i ++) 690c547b896SHidetoshi Shimokawa ui[i] = FW_EUI64_BYTE(&sc->fc.eui,i); 6913c60ba66SKatsushi Kobayashi device_printf(dev, "EUI64 %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n", 692c547b896SHidetoshi Shimokawa ui[0], ui[1], ui[2], ui[3], ui[4], ui[5], ui[6], ui[7]); 693c547b896SHidetoshi Shimokawa 6943c60ba66SKatsushi Kobayashi sc->fc.ioctl = fwohci_ioctl; 6953c60ba66SKatsushi Kobayashi sc->fc.cyctimer = fwohci_cyctimer; 6963c60ba66SKatsushi Kobayashi sc->fc.set_bmr = fwohci_set_bus_manager; 6973c60ba66SKatsushi Kobayashi sc->fc.ibr = fwohci_ibr; 6983c60ba66SKatsushi Kobayashi sc->fc.irx_enable = fwohci_irx_enable; 6993c60ba66SKatsushi Kobayashi sc->fc.irx_disable = fwohci_irx_disable; 7003c60ba66SKatsushi Kobayashi 7013c60ba66SKatsushi Kobayashi sc->fc.itx_enable = fwohci_itxbuf_enable; 7023c60ba66SKatsushi Kobayashi sc->fc.itx_disable = fwohci_itx_disable; 7033c60ba66SKatsushi Kobayashi sc->fc.irx_post = fwohci_irx_post; 7043c60ba66SKatsushi Kobayashi sc->fc.itx_post = NULL; 7053c60ba66SKatsushi Kobayashi sc->fc.timeout = fwohci_timeout; 7063c60ba66SKatsushi Kobayashi sc->fc.poll = fwohci_poll; 7073c60ba66SKatsushi Kobayashi sc->fc.set_intr = fwohci_set_intr; 708c572b810SHidetoshi Shimokawa 709d0fd7bc6SHidetoshi Shimokawa fw_init(&sc->fc); 710d0fd7bc6SHidetoshi Shimokawa fwohci_reset(sc, dev); 7113c60ba66SKatsushi Kobayashi 712d0fd7bc6SHidetoshi Shimokawa return 0; 7133c60ba66SKatsushi Kobayashi } 714c572b810SHidetoshi Shimokawa 715c572b810SHidetoshi Shimokawa void 716c572b810SHidetoshi Shimokawa fwohci_timeout(void *arg) 7173c60ba66SKatsushi Kobayashi { 7183c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 7193c60ba66SKatsushi Kobayashi 7203c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)arg; 7213c60ba66SKatsushi Kobayashi } 722c572b810SHidetoshi Shimokawa 723c572b810SHidetoshi Shimokawa u_int32_t 724c572b810SHidetoshi Shimokawa fwohci_cyctimer(struct firewire_comm *fc) 7253c60ba66SKatsushi Kobayashi { 7263c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 7273c60ba66SKatsushi Kobayashi return(OREAD(sc, OHCI_CYCLETIMER)); 7283c60ba66SKatsushi Kobayashi } 7293c60ba66SKatsushi Kobayashi 7301f2361f8SHidetoshi Shimokawa int 7311f2361f8SHidetoshi Shimokawa fwohci_detach(struct fwohci_softc *sc, device_t dev) 7321f2361f8SHidetoshi Shimokawa { 7331f2361f8SHidetoshi Shimokawa int i; 7341f2361f8SHidetoshi Shimokawa 7351f2361f8SHidetoshi Shimokawa if (sc->fc.sid_buf != NULL) 7365166f1dfSHidetoshi Shimokawa free((void *)(uintptr_t)sc->fc.sid_buf, M_FW); 7371f2361f8SHidetoshi Shimokawa if (sc->cromptr != NULL) 7385166f1dfSHidetoshi Shimokawa free((void *)sc->cromptr, M_FW); 7391f2361f8SHidetoshi Shimokawa 7401f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->arrq); 7411f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->arrs); 7421f2361f8SHidetoshi Shimokawa 7431f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->atrq); 7441f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->atrs); 7451f2361f8SHidetoshi Shimokawa 7461f2361f8SHidetoshi Shimokawa for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 7471f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->it[i]); 7481f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->ir[i]); 7491f2361f8SHidetoshi Shimokawa } 7501f2361f8SHidetoshi Shimokawa 7511f2361f8SHidetoshi Shimokawa return 0; 7521f2361f8SHidetoshi Shimokawa } 7531f2361f8SHidetoshi Shimokawa 754d6105b60SHidetoshi Shimokawa #define LAST_DB(dbtr, db) do { \ 755d6105b60SHidetoshi Shimokawa struct fwohcidb_tr *_dbtr = (dbtr); \ 756d6105b60SHidetoshi Shimokawa int _cnt = _dbtr->dbcnt; \ 757d6105b60SHidetoshi Shimokawa db = &_dbtr->db[ (_cnt > 2) ? (_cnt -1) : 0]; \ 758d6105b60SHidetoshi Shimokawa } while (0) 759d6105b60SHidetoshi Shimokawa 760c572b810SHidetoshi Shimokawa static void 761c572b810SHidetoshi Shimokawa fwohci_start(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 7623c60ba66SKatsushi Kobayashi { 7633c60ba66SKatsushi Kobayashi int i, s; 7643c60ba66SKatsushi Kobayashi int tcode, hdr_len, hdr_off, len; 7653c60ba66SKatsushi Kobayashi int fsegment = -1; 7663c60ba66SKatsushi Kobayashi u_int32_t off; 7673c60ba66SKatsushi Kobayashi struct fw_xfer *xfer; 7683c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 7693c60ba66SKatsushi Kobayashi volatile struct fwohci_txpkthdr *ohcifp; 7703c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 7713c60ba66SKatsushi Kobayashi volatile struct fwohcidb *db; 7723c60ba66SKatsushi Kobayashi struct mbuf *m; 7733c60ba66SKatsushi Kobayashi struct tcode_info *info; 774d6105b60SHidetoshi Shimokawa static int maxdesc=0; 7753c60ba66SKatsushi Kobayashi 7763c60ba66SKatsushi Kobayashi if(&sc->atrq == dbch){ 7773c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 7783c60ba66SKatsushi Kobayashi }else if(&sc->atrs == dbch){ 7793c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 7803c60ba66SKatsushi Kobayashi }else{ 7813c60ba66SKatsushi Kobayashi return; 7823c60ba66SKatsushi Kobayashi } 7833c60ba66SKatsushi Kobayashi 7843c60ba66SKatsushi Kobayashi if (dbch->flags & FWOHCI_DBCH_FULL) 7853c60ba66SKatsushi Kobayashi return; 7863c60ba66SKatsushi Kobayashi 7873c60ba66SKatsushi Kobayashi s = splfw(); 7883c60ba66SKatsushi Kobayashi db_tr = dbch->top; 7893c60ba66SKatsushi Kobayashi txloop: 7903c60ba66SKatsushi Kobayashi xfer = STAILQ_FIRST(&dbch->xferq.q); 7913c60ba66SKatsushi Kobayashi if(xfer == NULL){ 7923c60ba66SKatsushi Kobayashi goto kick; 7933c60ba66SKatsushi Kobayashi } 7943c60ba66SKatsushi Kobayashi if(dbch->xferq.queued == 0 ){ 7953c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "TX queue empty\n"); 7963c60ba66SKatsushi Kobayashi } 7973c60ba66SKatsushi Kobayashi STAILQ_REMOVE_HEAD(&dbch->xferq.q, link); 7983c60ba66SKatsushi Kobayashi db_tr->xfer = xfer; 7993c60ba66SKatsushi Kobayashi xfer->state = FWXF_START; 8003c60ba66SKatsushi Kobayashi dbch->xferq.packets++; 8013c60ba66SKatsushi Kobayashi 8023c60ba66SKatsushi Kobayashi fp = (struct fw_pkt *)(xfer->send.buf + xfer->send.off); 8033c60ba66SKatsushi Kobayashi tcode = fp->mode.common.tcode; 8043c60ba66SKatsushi Kobayashi 8053c60ba66SKatsushi Kobayashi ohcifp = (volatile struct fwohci_txpkthdr *) db_tr->db[1].db.immed; 8063c60ba66SKatsushi Kobayashi info = &tinfo[tcode]; 8073c60ba66SKatsushi Kobayashi hdr_len = hdr_off = info->hdr_len; 8083c60ba66SKatsushi Kobayashi /* fw_asyreq must pass valid send.len */ 8093c60ba66SKatsushi Kobayashi len = xfer->send.len; 8103c60ba66SKatsushi Kobayashi for( i = 0 ; i < hdr_off ; i+= 4){ 8113c60ba66SKatsushi Kobayashi ohcifp->mode.ld[i/4] = ntohl(fp->mode.ld[i/4]); 8123c60ba66SKatsushi Kobayashi } 8133c60ba66SKatsushi Kobayashi ohcifp->mode.common.spd = xfer->spd; 8143c60ba66SKatsushi Kobayashi if (tcode == FWTCODE_STREAM ){ 8153c60ba66SKatsushi Kobayashi hdr_len = 8; 8163c60ba66SKatsushi Kobayashi ohcifp->mode.stream.len = ntohs(fp->mode.stream.len); 8173c60ba66SKatsushi Kobayashi } else if (tcode == FWTCODE_PHY) { 8183c60ba66SKatsushi Kobayashi hdr_len = 12; 8193c60ba66SKatsushi Kobayashi ohcifp->mode.ld[1] = ntohl(fp->mode.ld[1]); 8203c60ba66SKatsushi Kobayashi ohcifp->mode.ld[2] = ntohl(fp->mode.ld[2]); 8213c60ba66SKatsushi Kobayashi ohcifp->mode.common.spd = 0; 8223c60ba66SKatsushi Kobayashi ohcifp->mode.common.tcode = FWOHCITCODE_PHY; 8233c60ba66SKatsushi Kobayashi } else { 8243c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.dst = ntohs(fp->mode.hdr.dst); 8253c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.srcbus = OHCI_ASYSRCBUS; 8263c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.tlrt |= FWRETRY_X; 8273c60ba66SKatsushi Kobayashi } 8283c60ba66SKatsushi Kobayashi db = &db_tr->db[0]; 82953f1eb86SHidetoshi Shimokawa db->db.desc.control = OHCI_OUTPUT_MORE | OHCI_KEY_ST2; 83053f1eb86SHidetoshi Shimokawa db->db.desc.reqcount = hdr_len; 8313c60ba66SKatsushi Kobayashi db->db.desc.status = 0; 8323c60ba66SKatsushi Kobayashi /* Specify bound timer of asy. responce */ 8333c60ba66SKatsushi Kobayashi if(&sc->atrs == dbch){ 8343c60ba66SKatsushi Kobayashi db->db.desc.count 8353c60ba66SKatsushi Kobayashi = (OREAD(sc, OHCI_CYCLETIMER) >> 12) + (1 << 13); 8363c60ba66SKatsushi Kobayashi } 8373c60ba66SKatsushi Kobayashi 8382b4601d1SHidetoshi Shimokawa again: 8393c60ba66SKatsushi Kobayashi db_tr->dbcnt = 2; 8403c60ba66SKatsushi Kobayashi db = &db_tr->db[db_tr->dbcnt]; 8413c60ba66SKatsushi Kobayashi if(len > hdr_off){ 8423c60ba66SKatsushi Kobayashi if (xfer->mbuf == NULL) { 8433c60ba66SKatsushi Kobayashi db->db.desc.addr 8443c60ba66SKatsushi Kobayashi = vtophys(xfer->send.buf + xfer->send.off) + hdr_off; 84553f1eb86SHidetoshi Shimokawa db->db.desc.control = OHCI_OUTPUT_MORE; 84653f1eb86SHidetoshi Shimokawa db->db.desc.reqcount = len - hdr_off; 8473c60ba66SKatsushi Kobayashi db->db.desc.status = 0; 8483c60ba66SKatsushi Kobayashi 8493c60ba66SKatsushi Kobayashi db_tr->dbcnt++; 8503c60ba66SKatsushi Kobayashi } else { 8515a7ba74dSHidetoshi Shimokawa int mchain=0; 8522b4601d1SHidetoshi Shimokawa /* XXX we can handle only 6 (=8-2) mbuf chains */ 853d6105b60SHidetoshi Shimokawa for (m = xfer->mbuf; m != NULL; m = m->m_next) { 854d6105b60SHidetoshi Shimokawa if (m->m_len == 0) 8555a7ba74dSHidetoshi Shimokawa /* unrecoverable error could occur. */ 856d6105b60SHidetoshi Shimokawa continue; 8575a7ba74dSHidetoshi Shimokawa mchain++; 8585a7ba74dSHidetoshi Shimokawa if (db_tr->dbcnt >= dbch->ndesc) 8595a7ba74dSHidetoshi Shimokawa continue; 8603c60ba66SKatsushi Kobayashi db->db.desc.addr 8613c60ba66SKatsushi Kobayashi = vtophys(mtod(m, caddr_t)); 86253f1eb86SHidetoshi Shimokawa db->db.desc.control = OHCI_OUTPUT_MORE; 86353f1eb86SHidetoshi Shimokawa db->db.desc.reqcount = m->m_len; 8643c60ba66SKatsushi Kobayashi db->db.desc.status = 0; 8653c60ba66SKatsushi Kobayashi db++; 8663c60ba66SKatsushi Kobayashi db_tr->dbcnt++; 8673c60ba66SKatsushi Kobayashi } 8682b4601d1SHidetoshi Shimokawa if (mchain > dbch->ndesc - 2) { 8692b4601d1SHidetoshi Shimokawa struct mbuf *m_new; 8702b4601d1SHidetoshi Shimokawa if (bootverbose) 8715a7ba74dSHidetoshi Shimokawa device_printf(sc->fc.dev, 8722b4601d1SHidetoshi Shimokawa "too long mbuf chain(%d)\n", 8732b4601d1SHidetoshi Shimokawa mchain); 8742b4601d1SHidetoshi Shimokawa m_new = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 8752b4601d1SHidetoshi Shimokawa if (m_new != NULL) { 8762b4601d1SHidetoshi Shimokawa m_copydata(xfer->mbuf, 0, 8772b4601d1SHidetoshi Shimokawa xfer->mbuf->m_pkthdr.len, 8782b4601d1SHidetoshi Shimokawa mtod(m_new, caddr_t)); 8792b4601d1SHidetoshi Shimokawa m_new->m_pkthdr.len = m_new->m_len = 8802b4601d1SHidetoshi Shimokawa xfer->mbuf->m_pkthdr.len; 8812b4601d1SHidetoshi Shimokawa m_freem(xfer->mbuf); 8822b4601d1SHidetoshi Shimokawa xfer->mbuf = m_new; 8832b4601d1SHidetoshi Shimokawa goto again; 8842b4601d1SHidetoshi Shimokawa } 8852b4601d1SHidetoshi Shimokawa device_printf(sc->fc.dev, "m_getcl failed.\n"); 8862b4601d1SHidetoshi Shimokawa } 8873c60ba66SKatsushi Kobayashi } 888d6105b60SHidetoshi Shimokawa } 889d6105b60SHidetoshi Shimokawa if (maxdesc < db_tr->dbcnt) { 890d6105b60SHidetoshi Shimokawa maxdesc = db_tr->dbcnt; 891d6105b60SHidetoshi Shimokawa if (bootverbose) 892d6105b60SHidetoshi Shimokawa device_printf(sc->fc.dev, "maxdesc: %d\n", maxdesc); 893d6105b60SHidetoshi Shimokawa } 8943c60ba66SKatsushi Kobayashi /* last db */ 8953c60ba66SKatsushi Kobayashi LAST_DB(db_tr, db); 89653f1eb86SHidetoshi Shimokawa db->db.desc.control |= OHCI_OUTPUT_LAST 8973c60ba66SKatsushi Kobayashi | OHCI_INTERRUPT_ALWAYS 8983c60ba66SKatsushi Kobayashi | OHCI_BRANCH_ALWAYS; 8993c60ba66SKatsushi Kobayashi db->db.desc.depend = vtophys(STAILQ_NEXT(db_tr, link)->db); 9003c60ba66SKatsushi Kobayashi 9013c60ba66SKatsushi Kobayashi if(fsegment == -1 ) 9023c60ba66SKatsushi Kobayashi fsegment = db_tr->dbcnt; 9033c60ba66SKatsushi Kobayashi if (dbch->pdb_tr != NULL) { 9043c60ba66SKatsushi Kobayashi LAST_DB(dbch->pdb_tr, db); 9053c60ba66SKatsushi Kobayashi db->db.desc.depend |= db_tr->dbcnt; 9063c60ba66SKatsushi Kobayashi } 9073c60ba66SKatsushi Kobayashi dbch->pdb_tr = db_tr; 9083c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 9093c60ba66SKatsushi Kobayashi if(db_tr != dbch->bottom){ 9103c60ba66SKatsushi Kobayashi goto txloop; 9113c60ba66SKatsushi Kobayashi } else { 91217c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, "fwohci_start: lack of db_trq\n"); 9133c60ba66SKatsushi Kobayashi dbch->flags |= FWOHCI_DBCH_FULL; 9143c60ba66SKatsushi Kobayashi } 9153c60ba66SKatsushi Kobayashi kick: 9163c60ba66SKatsushi Kobayashi /* kick asy q */ 9173c60ba66SKatsushi Kobayashi 9183c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) { 9193c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE); 9203c60ba66SKatsushi Kobayashi } else { 92117c3d42cSHidetoshi Shimokawa if (bootverbose) 92217c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, "start AT DMA status=%x\n", 9233c60ba66SKatsushi Kobayashi OREAD(sc, OHCI_DMACTL(off))); 9243c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACMD(off), vtophys(dbch->top->db) | fsegment); 9253c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN); 9263c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 9273c60ba66SKatsushi Kobayashi } 928c572b810SHidetoshi Shimokawa 9293c60ba66SKatsushi Kobayashi dbch->top = db_tr; 9303c60ba66SKatsushi Kobayashi splx(s); 9313c60ba66SKatsushi Kobayashi return; 9323c60ba66SKatsushi Kobayashi } 933c572b810SHidetoshi Shimokawa 934c572b810SHidetoshi Shimokawa static void 935c572b810SHidetoshi Shimokawa fwohci_drain_atq(struct firewire_comm *fc, struct fw_xfer *xfer) 9363c60ba66SKatsushi Kobayashi { 9373c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 9383c60ba66SKatsushi Kobayashi fwohci_drain(&sc->fc, xfer, &(sc->atrq)); 9393c60ba66SKatsushi Kobayashi return; 9403c60ba66SKatsushi Kobayashi } 941c572b810SHidetoshi Shimokawa 942c572b810SHidetoshi Shimokawa static void 943c572b810SHidetoshi Shimokawa fwohci_drain_ats(struct firewire_comm *fc, struct fw_xfer *xfer) 9443c60ba66SKatsushi Kobayashi { 9453c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 9463c60ba66SKatsushi Kobayashi fwohci_drain(&sc->fc, xfer, &(sc->atrs)); 9473c60ba66SKatsushi Kobayashi return; 9483c60ba66SKatsushi Kobayashi } 949c572b810SHidetoshi Shimokawa 950c572b810SHidetoshi Shimokawa static void 951c572b810SHidetoshi Shimokawa fwohci_start_atq(struct firewire_comm *fc) 9523c60ba66SKatsushi Kobayashi { 9533c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 9543c60ba66SKatsushi Kobayashi fwohci_start( sc, &(sc->atrq)); 9553c60ba66SKatsushi Kobayashi return; 9563c60ba66SKatsushi Kobayashi } 957c572b810SHidetoshi Shimokawa 958c572b810SHidetoshi Shimokawa static void 959c572b810SHidetoshi Shimokawa fwohci_start_ats(struct firewire_comm *fc) 9603c60ba66SKatsushi Kobayashi { 9613c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 9623c60ba66SKatsushi Kobayashi fwohci_start( sc, &(sc->atrs)); 9633c60ba66SKatsushi Kobayashi return; 9643c60ba66SKatsushi Kobayashi } 965c572b810SHidetoshi Shimokawa 966c572b810SHidetoshi Shimokawa void 967c572b810SHidetoshi Shimokawa fwohci_txd(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 9683c60ba66SKatsushi Kobayashi { 9693c60ba66SKatsushi Kobayashi int s, err = 0; 9703c60ba66SKatsushi Kobayashi struct fwohcidb_tr *tr; 9713c60ba66SKatsushi Kobayashi volatile struct fwohcidb *db; 9723c60ba66SKatsushi Kobayashi struct fw_xfer *xfer; 9733c60ba66SKatsushi Kobayashi u_int32_t off; 9743c60ba66SKatsushi Kobayashi u_int stat; 9753c60ba66SKatsushi Kobayashi int packets; 9763c60ba66SKatsushi Kobayashi struct firewire_comm *fc = (struct firewire_comm *)sc; 9773c60ba66SKatsushi Kobayashi if(&sc->atrq == dbch){ 9783c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 9793c60ba66SKatsushi Kobayashi }else if(&sc->atrs == dbch){ 9803c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 9813c60ba66SKatsushi Kobayashi }else{ 9823c60ba66SKatsushi Kobayashi return; 9833c60ba66SKatsushi Kobayashi } 9843c60ba66SKatsushi Kobayashi s = splfw(); 9853c60ba66SKatsushi Kobayashi tr = dbch->bottom; 9863c60ba66SKatsushi Kobayashi packets = 0; 9873c60ba66SKatsushi Kobayashi while(dbch->xferq.queued > 0){ 9883c60ba66SKatsushi Kobayashi LAST_DB(tr, db); 9893c60ba66SKatsushi Kobayashi if(!(db->db.desc.status & OHCI_CNTL_DMA_ACTIVE)){ 9903c60ba66SKatsushi Kobayashi if (fc->status != FWBUSRESET) 9913c60ba66SKatsushi Kobayashi /* maybe out of order?? */ 9923c60ba66SKatsushi Kobayashi goto out; 9933c60ba66SKatsushi Kobayashi } 9943c60ba66SKatsushi Kobayashi if(db->db.desc.status & OHCI_CNTL_DMA_DEAD) { 9953c60ba66SKatsushi Kobayashi #ifdef OHCI_DEBUG 9963c60ba66SKatsushi Kobayashi dump_dma(sc, ch); 9973c60ba66SKatsushi Kobayashi dump_db(sc, ch); 9983c60ba66SKatsushi Kobayashi #endif 9993c60ba66SKatsushi Kobayashi /* Stop DMA */ 10003c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN); 10013c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "force reset AT FIFO\n"); 10023c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_LINKEN); 10033c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS | OHCI_HCC_LINKEN); 10043c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN); 10053c60ba66SKatsushi Kobayashi } 10063c60ba66SKatsushi Kobayashi stat = db->db.desc.status & FWOHCIEV_MASK; 10073c60ba66SKatsushi Kobayashi switch(stat){ 10083c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND: 1009864d7e72SHidetoshi Shimokawa case FWOHCIEV_ACKCOMPL: 10103c60ba66SKatsushi Kobayashi err = 0; 10113c60ba66SKatsushi Kobayashi break; 10123c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSA: 10133c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSB: 10143c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSX: 1015864d7e72SHidetoshi Shimokawa device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]); 10163c60ba66SKatsushi Kobayashi err = EBUSY; 10173c60ba66SKatsushi Kobayashi break; 10183c60ba66SKatsushi Kobayashi case FWOHCIEV_FLUSHED: 10193c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKTARD: 10203c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]); 10213c60ba66SKatsushi Kobayashi err = EAGAIN; 10223c60ba66SKatsushi Kobayashi break; 10233c60ba66SKatsushi Kobayashi case FWOHCIEV_MISSACK: 10243c60ba66SKatsushi Kobayashi case FWOHCIEV_UNDRRUN: 10253c60ba66SKatsushi Kobayashi case FWOHCIEV_OVRRUN: 10263c60ba66SKatsushi Kobayashi case FWOHCIEV_DESCERR: 10273c60ba66SKatsushi Kobayashi case FWOHCIEV_DTRDERR: 10283c60ba66SKatsushi Kobayashi case FWOHCIEV_TIMEOUT: 10293c60ba66SKatsushi Kobayashi case FWOHCIEV_TCODERR: 10303c60ba66SKatsushi Kobayashi case FWOHCIEV_UNKNOWN: 10313c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKDERR: 10323c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKTERR: 10333c60ba66SKatsushi Kobayashi default: 10343c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "txd err=%2x %s\n", 10353c60ba66SKatsushi Kobayashi stat, fwohcicode[stat]); 10363c60ba66SKatsushi Kobayashi err = EINVAL; 10373c60ba66SKatsushi Kobayashi break; 10383c60ba66SKatsushi Kobayashi } 10393c60ba66SKatsushi Kobayashi if (tr->xfer != NULL) { 10403c60ba66SKatsushi Kobayashi xfer = tr->xfer; 10413c60ba66SKatsushi Kobayashi xfer->state = FWXF_SENT; 10423c60ba66SKatsushi Kobayashi if (err == EBUSY && fc->status != FWBUSRESET) { 10433c60ba66SKatsushi Kobayashi xfer->state = FWXF_BUSY; 10443c60ba66SKatsushi Kobayashi switch (xfer->act_type) { 10453c60ba66SKatsushi Kobayashi case FWACT_XFER: 10463c60ba66SKatsushi Kobayashi xfer->resp = err; 1047864d7e72SHidetoshi Shimokawa if (xfer->retry_req != NULL) 10483c60ba66SKatsushi Kobayashi xfer->retry_req(xfer); 1049864d7e72SHidetoshi Shimokawa else 1050864d7e72SHidetoshi Shimokawa fw_xfer_done(xfer); 10513c60ba66SKatsushi Kobayashi break; 10523c60ba66SKatsushi Kobayashi default: 10533c60ba66SKatsushi Kobayashi break; 10543c60ba66SKatsushi Kobayashi } 10553c60ba66SKatsushi Kobayashi } else if (stat != FWOHCIEV_ACKPEND) { 10563c60ba66SKatsushi Kobayashi if (stat != FWOHCIEV_ACKCOMPL) 10573c60ba66SKatsushi Kobayashi xfer->state = FWXF_SENTERR; 10583c60ba66SKatsushi Kobayashi xfer->resp = err; 10593c60ba66SKatsushi Kobayashi switch (xfer->act_type) { 10603c60ba66SKatsushi Kobayashi case FWACT_XFER: 10613c60ba66SKatsushi Kobayashi fw_xfer_done(xfer); 10623c60ba66SKatsushi Kobayashi break; 10633c60ba66SKatsushi Kobayashi default: 10643c60ba66SKatsushi Kobayashi break; 10653c60ba66SKatsushi Kobayashi } 10663c60ba66SKatsushi Kobayashi } 1067864d7e72SHidetoshi Shimokawa /* 1068864d7e72SHidetoshi Shimokawa * The watchdog timer takes care of split 1069864d7e72SHidetoshi Shimokawa * transcation timeout for ACKPEND case. 1070864d7e72SHidetoshi Shimokawa */ 10713c60ba66SKatsushi Kobayashi } 107248249fe0SHidetoshi Shimokawa dbch->xferq.queued --; 10733c60ba66SKatsushi Kobayashi tr->xfer = NULL; 10743c60ba66SKatsushi Kobayashi 10753c60ba66SKatsushi Kobayashi packets ++; 10763c60ba66SKatsushi Kobayashi tr = STAILQ_NEXT(tr, link); 10773c60ba66SKatsushi Kobayashi dbch->bottom = tr; 10783b79dd16SHidetoshi Shimokawa if (dbch->bottom == dbch->top) { 10793b79dd16SHidetoshi Shimokawa /* we reaches the end of context program */ 10803b79dd16SHidetoshi Shimokawa if (firewire_debug && dbch->xferq.queued > 0) 10813b79dd16SHidetoshi Shimokawa printf("queued > 0\n"); 10823b79dd16SHidetoshi Shimokawa break; 10833b79dd16SHidetoshi Shimokawa } 10843c60ba66SKatsushi Kobayashi } 10853c60ba66SKatsushi Kobayashi out: 10863c60ba66SKatsushi Kobayashi if ((dbch->flags & FWOHCI_DBCH_FULL) && packets > 0) { 10873c60ba66SKatsushi Kobayashi printf("make free slot\n"); 10883c60ba66SKatsushi Kobayashi dbch->flags &= ~FWOHCI_DBCH_FULL; 10893c60ba66SKatsushi Kobayashi fwohci_start(sc, dbch); 10903c60ba66SKatsushi Kobayashi } 10913c60ba66SKatsushi Kobayashi splx(s); 10923c60ba66SKatsushi Kobayashi } 1093c572b810SHidetoshi Shimokawa 1094c572b810SHidetoshi Shimokawa static void 1095c572b810SHidetoshi Shimokawa fwohci_drain(struct firewire_comm *fc, struct fw_xfer *xfer, struct fwohci_dbch *dbch) 10963c60ba66SKatsushi Kobayashi { 109748249fe0SHidetoshi Shimokawa int i, s, found=0; 10983c60ba66SKatsushi Kobayashi struct fwohcidb_tr *tr; 10993c60ba66SKatsushi Kobayashi 11003c60ba66SKatsushi Kobayashi if(xfer->state != FWXF_START) return; 11013c60ba66SKatsushi Kobayashi 11023c60ba66SKatsushi Kobayashi s = splfw(); 11033c60ba66SKatsushi Kobayashi tr = dbch->bottom; 110448249fe0SHidetoshi Shimokawa for (i = 0; i < dbch->xferq.queued; i ++) { 11053c60ba66SKatsushi Kobayashi if(tr->xfer == xfer){ 11063c60ba66SKatsushi Kobayashi tr->xfer = NULL; 110748249fe0SHidetoshi Shimokawa #if 0 11083c60ba66SKatsushi Kobayashi dbch->xferq.queued --; 11093c60ba66SKatsushi Kobayashi /* XXX */ 11103c60ba66SKatsushi Kobayashi if (tr == dbch->bottom) 11113c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(tr, link); 11123c60ba66SKatsushi Kobayashi if (dbch->flags & FWOHCI_DBCH_FULL) { 11133c60ba66SKatsushi Kobayashi printf("fwohci_drain: make slot\n"); 11143c60ba66SKatsushi Kobayashi dbch->flags &= ~FWOHCI_DBCH_FULL; 11153c60ba66SKatsushi Kobayashi fwohci_start((struct fwohci_softc *)fc, dbch); 11163c60ba66SKatsushi Kobayashi } 111748249fe0SHidetoshi Shimokawa #endif 111848249fe0SHidetoshi Shimokawa found ++; 11193c60ba66SKatsushi Kobayashi break; 11203c60ba66SKatsushi Kobayashi } 11213c60ba66SKatsushi Kobayashi tr = STAILQ_NEXT(tr, link); 11223c60ba66SKatsushi Kobayashi } 11233c60ba66SKatsushi Kobayashi splx(s); 112448249fe0SHidetoshi Shimokawa if (!found) 112548249fe0SHidetoshi Shimokawa device_printf(fc->dev, "fwochi_drain: xfer not found\n"); 11263c60ba66SKatsushi Kobayashi return; 11273c60ba66SKatsushi Kobayashi } 11283c60ba66SKatsushi Kobayashi 1129c572b810SHidetoshi Shimokawa static void 1130c572b810SHidetoshi Shimokawa fwohci_db_free(struct fwohci_dbch *dbch) 11313c60ba66SKatsushi Kobayashi { 11323c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 1133e2ad5d6eSHidetoshi Shimokawa int idb, i; 11343c60ba66SKatsushi Kobayashi 11351f2361f8SHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 11361f2361f8SHidetoshi Shimokawa return; 11371f2361f8SHidetoshi Shimokawa 11383c60ba66SKatsushi Kobayashi if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){ 11393c60ba66SKatsushi Kobayashi for(db_tr = STAILQ_FIRST(&dbch->db_trq), idb = 0; 11403c60ba66SKatsushi Kobayashi idb < dbch->ndb; 11413c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link), idb++){ 11421f2361f8SHidetoshi Shimokawa if (db_tr->buf != NULL) { 11435166f1dfSHidetoshi Shimokawa free(db_tr->buf, M_FW); 11443c60ba66SKatsushi Kobayashi db_tr->buf = NULL; 11453c60ba66SKatsushi Kobayashi } 11463c60ba66SKatsushi Kobayashi } 11471f2361f8SHidetoshi Shimokawa } 11483c60ba66SKatsushi Kobayashi dbch->ndb = 0; 11493c60ba66SKatsushi Kobayashi db_tr = STAILQ_FIRST(&dbch->db_trq); 1150e2ad5d6eSHidetoshi Shimokawa for (i = 0; i < dbch->npages; i++) 11515166f1dfSHidetoshi Shimokawa free(dbch->pages[i], M_FW); 11525166f1dfSHidetoshi Shimokawa free(db_tr, M_FW); 11533c60ba66SKatsushi Kobayashi STAILQ_INIT(&dbch->db_trq); 11541f2361f8SHidetoshi Shimokawa dbch->flags &= ~FWOHCI_DBCH_INIT; 11553c60ba66SKatsushi Kobayashi } 1156c572b810SHidetoshi Shimokawa 1157c572b810SHidetoshi Shimokawa static void 1158c572b810SHidetoshi Shimokawa fwohci_db_init(struct fwohci_dbch *dbch) 11593c60ba66SKatsushi Kobayashi { 11603c60ba66SKatsushi Kobayashi int idb; 11613c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 1162e2ad5d6eSHidetoshi Shimokawa int ndbpp, i, j; 11639339321dSHidetoshi Shimokawa 11649339321dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) != 0) 11659339321dSHidetoshi Shimokawa goto out; 11669339321dSHidetoshi Shimokawa 11673c60ba66SKatsushi Kobayashi /* allocate DB entries and attach one to each DMA channels */ 11683c60ba66SKatsushi Kobayashi /* DB entry must start at 16 bytes bounary. */ 11693c60ba66SKatsushi Kobayashi STAILQ_INIT(&dbch->db_trq); 11703c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *) 11713c60ba66SKatsushi Kobayashi malloc(sizeof(struct fwohcidb_tr) * dbch->ndb, 1172beb19fc5SHidetoshi Shimokawa M_FW, M_ZERO); 11733c60ba66SKatsushi Kobayashi if(db_tr == NULL){ 1174e2ad5d6eSHidetoshi Shimokawa printf("fwohci_db_init: malloc(1) failed\n"); 11753c60ba66SKatsushi Kobayashi return; 11763c60ba66SKatsushi Kobayashi } 1177e2ad5d6eSHidetoshi Shimokawa 1178e2ad5d6eSHidetoshi Shimokawa ndbpp = PAGE_SIZE / (sizeof(struct fwohcidb) * dbch->ndesc); 1179e2ad5d6eSHidetoshi Shimokawa dbch->npages = (dbch->ndb + ndbpp - 1)/ ndbpp; 11807643dc18SHidetoshi Shimokawa if (firewire_debug) 1181e2ad5d6eSHidetoshi Shimokawa printf("ndesc: %d, ndbpp: %d, ndb: %d, npages: %d\n", 1182e2ad5d6eSHidetoshi Shimokawa dbch->ndesc, ndbpp, dbch->ndb, dbch->npages); 1183e2ad5d6eSHidetoshi Shimokawa if (dbch->npages > FWOHCI_DBCH_MAX_PAGES) { 1184e2ad5d6eSHidetoshi Shimokawa printf("npages(%d) > DBCH_MAX_PAGES(%d)\n", 1185e2ad5d6eSHidetoshi Shimokawa dbch->npages, FWOHCI_DBCH_MAX_PAGES); 1186e2ad5d6eSHidetoshi Shimokawa return; 1187e2ad5d6eSHidetoshi Shimokawa } 1188e2ad5d6eSHidetoshi Shimokawa for (i = 0; i < dbch->npages; i++) { 1189beb19fc5SHidetoshi Shimokawa dbch->pages[i] = malloc(PAGE_SIZE, M_FW, M_ZERO); 1190e2ad5d6eSHidetoshi Shimokawa if (dbch->pages[i] == NULL) { 1191e2ad5d6eSHidetoshi Shimokawa printf("fwohci_db_init: malloc(2) failed\n"); 1192e2ad5d6eSHidetoshi Shimokawa for (j = 0; j < i; j ++) 11935166f1dfSHidetoshi Shimokawa free(dbch->pages[j], M_FW); 11945166f1dfSHidetoshi Shimokawa free(db_tr, M_FW); 11953c60ba66SKatsushi Kobayashi return; 11963c60ba66SKatsushi Kobayashi } 1197e2ad5d6eSHidetoshi Shimokawa } 11983c60ba66SKatsushi Kobayashi /* Attach DB to DMA ch. */ 11993c60ba66SKatsushi Kobayashi for(idb = 0 ; idb < dbch->ndb ; idb++){ 12003c60ba66SKatsushi Kobayashi db_tr->dbcnt = 0; 1201e2ad5d6eSHidetoshi Shimokawa db_tr->db = (struct fwohcidb *)dbch->pages[idb/ndbpp] 1202e2ad5d6eSHidetoshi Shimokawa + dbch->ndesc * (idb % ndbpp); 12033c60ba66SKatsushi Kobayashi STAILQ_INSERT_TAIL(&dbch->db_trq, db_tr, link); 12043c60ba66SKatsushi Kobayashi if (!(dbch->xferq.flag & FWXFERQ_PACKET) && 1205d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bnpacket != 0) { 1206d0fd7bc6SHidetoshi Shimokawa if (idb % dbch->xferq.bnpacket == 0) 1207d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket 1208d0fd7bc6SHidetoshi Shimokawa ].start = (caddr_t)db_tr; 1209d0fd7bc6SHidetoshi Shimokawa if ((idb + 1) % dbch->xferq.bnpacket == 0) 1210d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket 1211d0fd7bc6SHidetoshi Shimokawa ].end = (caddr_t)db_tr; 12123c60ba66SKatsushi Kobayashi } 12133c60ba66SKatsushi Kobayashi db_tr++; 12143c60ba66SKatsushi Kobayashi } 12153c60ba66SKatsushi Kobayashi STAILQ_LAST(&dbch->db_trq, fwohcidb_tr,link)->link.stqe_next 12163c60ba66SKatsushi Kobayashi = STAILQ_FIRST(&dbch->db_trq); 12179339321dSHidetoshi Shimokawa out: 12189339321dSHidetoshi Shimokawa dbch->frag.buf = NULL; 12199339321dSHidetoshi Shimokawa dbch->frag.len = 0; 12209339321dSHidetoshi Shimokawa dbch->frag.plen = 0; 12219339321dSHidetoshi Shimokawa dbch->xferq.queued = 0; 12229339321dSHidetoshi Shimokawa dbch->pdb_tr = NULL; 12233c60ba66SKatsushi Kobayashi dbch->top = STAILQ_FIRST(&dbch->db_trq); 12243c60ba66SKatsushi Kobayashi dbch->bottom = dbch->top; 12251f2361f8SHidetoshi Shimokawa dbch->flags = FWOHCI_DBCH_INIT; 12263c60ba66SKatsushi Kobayashi } 1227c572b810SHidetoshi Shimokawa 1228c572b810SHidetoshi Shimokawa static int 1229c572b810SHidetoshi Shimokawa fwohci_itx_disable(struct firewire_comm *fc, int dmach) 12303c60ba66SKatsushi Kobayashi { 12313c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 12325a7ba74dSHidetoshi Shimokawa int dummy; 12335a7ba74dSHidetoshi Shimokawa 12343c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 12353c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach); 12363c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach); 12375a7ba74dSHidetoshi Shimokawa /* XXX we cannot free buffers until the DMA really stops */ 12385a7ba74dSHidetoshi Shimokawa tsleep((void *)&dummy, FWPRI, "fwitxd", hz); 12393c60ba66SKatsushi Kobayashi fwohci_db_free(&sc->it[dmach]); 12403c60ba66SKatsushi Kobayashi sc->it[dmach].xferq.flag &= ~FWXFERQ_RUNNING; 12413c60ba66SKatsushi Kobayashi return 0; 12423c60ba66SKatsushi Kobayashi } 1243c572b810SHidetoshi Shimokawa 1244c572b810SHidetoshi Shimokawa static int 1245c572b810SHidetoshi Shimokawa fwohci_irx_disable(struct firewire_comm *fc, int dmach) 12463c60ba66SKatsushi Kobayashi { 12473c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 12485a7ba74dSHidetoshi Shimokawa int dummy; 12493c60ba66SKatsushi Kobayashi 12503c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 12513c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach); 12523c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach); 12535a7ba74dSHidetoshi Shimokawa /* XXX we cannot free buffers until the DMA really stops */ 12545a7ba74dSHidetoshi Shimokawa tsleep((void *)&dummy, FWPRI, "fwirxd", hz); 12553c60ba66SKatsushi Kobayashi if(sc->ir[dmach].dummy != NULL){ 12565166f1dfSHidetoshi Shimokawa free(sc->ir[dmach].dummy, M_FW); 12573c60ba66SKatsushi Kobayashi } 12583c60ba66SKatsushi Kobayashi sc->ir[dmach].dummy = NULL; 12593c60ba66SKatsushi Kobayashi fwohci_db_free(&sc->ir[dmach]); 12603c60ba66SKatsushi Kobayashi sc->ir[dmach].xferq.flag &= ~FWXFERQ_RUNNING; 12613c60ba66SKatsushi Kobayashi return 0; 12623c60ba66SKatsushi Kobayashi } 1263c572b810SHidetoshi Shimokawa 1264c572b810SHidetoshi Shimokawa static void 1265c572b810SHidetoshi Shimokawa fwohci_irx_post (struct firewire_comm *fc , u_int32_t *qld) 12663c60ba66SKatsushi Kobayashi { 12673c60ba66SKatsushi Kobayashi qld[0] = ntohl(qld[0]); 12683c60ba66SKatsushi Kobayashi return; 12693c60ba66SKatsushi Kobayashi } 1270c572b810SHidetoshi Shimokawa 1271c572b810SHidetoshi Shimokawa static int 1272c572b810SHidetoshi Shimokawa fwohci_irxpp_enable(struct firewire_comm *fc, int dmach) 12733c60ba66SKatsushi Kobayashi { 12743c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 12753c60ba66SKatsushi Kobayashi int err = 0; 12763c60ba66SKatsushi Kobayashi unsigned short tag, ich; 12773c60ba66SKatsushi Kobayashi 12783c60ba66SKatsushi Kobayashi tag = (sc->ir[dmach].xferq.flag >> 6) & 3; 12793c60ba66SKatsushi Kobayashi ich = sc->ir[dmach].xferq.flag & 0x3f; 12803c60ba66SKatsushi Kobayashi 12813c60ba66SKatsushi Kobayashi #if 0 12823c60ba66SKatsushi Kobayashi if(STAILQ_FIRST(&fc->ir[dmach]->q) != NULL){ 12833c60ba66SKatsushi Kobayashi wakeup(fc->ir[dmach]); 12843c60ba66SKatsushi Kobayashi return err; 12853c60ba66SKatsushi Kobayashi } 12863c60ba66SKatsushi Kobayashi #endif 12873c60ba66SKatsushi Kobayashi 12883c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich); 12893c60ba66SKatsushi Kobayashi if(!(sc->ir[dmach].xferq.flag & FWXFERQ_RUNNING)){ 12903c60ba66SKatsushi Kobayashi sc->ir[dmach].xferq.queued = 0; 12913c60ba66SKatsushi Kobayashi sc->ir[dmach].ndb = NDB; 1292e2ad5d6eSHidetoshi Shimokawa sc->ir[dmach].xferq.psize = PAGE_SIZE; 12933c60ba66SKatsushi Kobayashi sc->ir[dmach].ndesc = 1; 12943c60ba66SKatsushi Kobayashi fwohci_db_init(&sc->ir[dmach]); 12950aaa9a23SHidetoshi Shimokawa if ((sc->ir[dmach].flags & FWOHCI_DBCH_INIT) == 0) 12960aaa9a23SHidetoshi Shimokawa return ENOMEM; 12973c60ba66SKatsushi Kobayashi err = fwohci_rx_enable(sc, &sc->ir[dmach]); 12983c60ba66SKatsushi Kobayashi } 12993c60ba66SKatsushi Kobayashi if(err){ 13003c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "err in IRX setting\n"); 13013c60ba66SKatsushi Kobayashi return err; 13023c60ba66SKatsushi Kobayashi } 13033c60ba66SKatsushi Kobayashi if(!(OREAD(sc, OHCI_IRCTL(dmach)) & OHCI_CNTL_DMA_ACTIVE)){ 13043c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 13053c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach); 13063c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach); 13073c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASK, 1 << dmach); 13083c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf8000000); 13093c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR); 13103c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCMD(dmach), 13113c60ba66SKatsushi Kobayashi vtophys(sc->ir[dmach].top->db) | 1); 13123c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN); 13133c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR); 13143c60ba66SKatsushi Kobayashi } 13153c60ba66SKatsushi Kobayashi return err; 13163c60ba66SKatsushi Kobayashi } 1317c572b810SHidetoshi Shimokawa 1318c572b810SHidetoshi Shimokawa static int 1319c572b810SHidetoshi Shimokawa fwohci_tx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 13203c60ba66SKatsushi Kobayashi { 13213c60ba66SKatsushi Kobayashi int err = 0; 13223c60ba66SKatsushi Kobayashi int idb, z, i, dmach = 0; 13233c60ba66SKatsushi Kobayashi u_int32_t off = NULL; 13243c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 132553f1eb86SHidetoshi Shimokawa volatile struct fwohcidb *db; 13263c60ba66SKatsushi Kobayashi 13273c60ba66SKatsushi Kobayashi if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){ 13283c60ba66SKatsushi Kobayashi err = EINVAL; 13293c60ba66SKatsushi Kobayashi return err; 13303c60ba66SKatsushi Kobayashi } 13313c60ba66SKatsushi Kobayashi z = dbch->ndesc; 13323c60ba66SKatsushi Kobayashi for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){ 13333c60ba66SKatsushi Kobayashi if( &sc->it[dmach] == dbch){ 13343c60ba66SKatsushi Kobayashi off = OHCI_ITOFF(dmach); 13353c60ba66SKatsushi Kobayashi break; 13363c60ba66SKatsushi Kobayashi } 13373c60ba66SKatsushi Kobayashi } 13383c60ba66SKatsushi Kobayashi if(off == NULL){ 13393c60ba66SKatsushi Kobayashi err = EINVAL; 13403c60ba66SKatsushi Kobayashi return err; 13413c60ba66SKatsushi Kobayashi } 13423c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) 13433c60ba66SKatsushi Kobayashi return err; 13443c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 13453c60ba66SKatsushi Kobayashi for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){ 13463c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(dbch->bottom, link); 13473c60ba66SKatsushi Kobayashi } 13483c60ba66SKatsushi Kobayashi db_tr = dbch->top; 13493c60ba66SKatsushi Kobayashi for( idb = 0 ; idb < dbch->ndb ; idb ++){ 13503c60ba66SKatsushi Kobayashi fwohci_add_tx_buf(db_tr, 13513c60ba66SKatsushi Kobayashi dbch->xferq.psize, dbch->xferq.flag, 13523c60ba66SKatsushi Kobayashi dbch->xferq.buf + dbch->xferq.psize * idb); 13533c60ba66SKatsushi Kobayashi if(STAILQ_NEXT(db_tr, link) == NULL){ 13543c60ba66SKatsushi Kobayashi break; 13553c60ba66SKatsushi Kobayashi } 135653f1eb86SHidetoshi Shimokawa db = db_tr->db; 135753f1eb86SHidetoshi Shimokawa db[0].db.desc.depend = db[db_tr->dbcnt - 1].db.desc.depend 13583c60ba66SKatsushi Kobayashi = vtophys(STAILQ_NEXT(db_tr, link)->db) | z; 13593c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_EXTBUF){ 13603c60ba66SKatsushi Kobayashi if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){ 136153f1eb86SHidetoshi Shimokawa db[db_tr->dbcnt - 1].db.desc.control 13623c60ba66SKatsushi Kobayashi |= OHCI_INTERRUPT_ALWAYS; 13634ed65ce9SHidetoshi Shimokawa /* OHCI 1.1 and above */ 136453f1eb86SHidetoshi Shimokawa db[0].db.desc.control |= OHCI_INTERRUPT_ALWAYS; 136553f1eb86SHidetoshi Shimokawa #if 0 136653f1eb86SHidetoshi Shimokawa db[0].db.desc.depend &= ~0xf; 136753f1eb86SHidetoshi Shimokawa db[db_tr->dbcnt - 1].db.desc.depend &= ~0xf; 136853f1eb86SHidetoshi Shimokawa #endif 13693c60ba66SKatsushi Kobayashi } 13703c60ba66SKatsushi Kobayashi } 13713c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 13723c60ba66SKatsushi Kobayashi } 13733c60ba66SKatsushi Kobayashi dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend &= 0xfffffff0; 13743c60ba66SKatsushi Kobayashi return err; 13753c60ba66SKatsushi Kobayashi } 1376c572b810SHidetoshi Shimokawa 1377c572b810SHidetoshi Shimokawa static int 1378c572b810SHidetoshi Shimokawa fwohci_rx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 13793c60ba66SKatsushi Kobayashi { 13803c60ba66SKatsushi Kobayashi int err = 0; 138153f1eb86SHidetoshi Shimokawa int idb, z, i, dmach = 0, ldesc; 13823c60ba66SKatsushi Kobayashi u_int32_t off = NULL; 13833c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 138453f1eb86SHidetoshi Shimokawa volatile struct fwohcidb *db; 13853c60ba66SKatsushi Kobayashi 13863c60ba66SKatsushi Kobayashi z = dbch->ndesc; 13873c60ba66SKatsushi Kobayashi if(&sc->arrq == dbch){ 13883c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 13893c60ba66SKatsushi Kobayashi }else if(&sc->arrs == dbch){ 13903c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 13913c60ba66SKatsushi Kobayashi }else{ 13923c60ba66SKatsushi Kobayashi for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){ 13933c60ba66SKatsushi Kobayashi if( &sc->ir[dmach] == dbch){ 13943c60ba66SKatsushi Kobayashi off = OHCI_IROFF(dmach); 13953c60ba66SKatsushi Kobayashi break; 13963c60ba66SKatsushi Kobayashi } 13973c60ba66SKatsushi Kobayashi } 13983c60ba66SKatsushi Kobayashi } 13993c60ba66SKatsushi Kobayashi if(off == NULL){ 14003c60ba66SKatsushi Kobayashi err = EINVAL; 14013c60ba66SKatsushi Kobayashi return err; 14023c60ba66SKatsushi Kobayashi } 14033c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_STREAM){ 14043c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) 14053c60ba66SKatsushi Kobayashi return err; 14063c60ba66SKatsushi Kobayashi }else{ 14073c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING){ 14083c60ba66SKatsushi Kobayashi err = EBUSY; 14093c60ba66SKatsushi Kobayashi return err; 14103c60ba66SKatsushi Kobayashi } 14113c60ba66SKatsushi Kobayashi } 14123c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 14139339321dSHidetoshi Shimokawa dbch->top = STAILQ_FIRST(&dbch->db_trq); 14143c60ba66SKatsushi Kobayashi for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){ 14153c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(dbch->bottom, link); 14163c60ba66SKatsushi Kobayashi } 14173c60ba66SKatsushi Kobayashi db_tr = dbch->top; 14183c60ba66SKatsushi Kobayashi for( idb = 0 ; idb < dbch->ndb ; idb ++){ 14193c60ba66SKatsushi Kobayashi if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){ 14203c60ba66SKatsushi Kobayashi fwohci_add_rx_buf(db_tr, 14213c60ba66SKatsushi Kobayashi dbch->xferq.psize, dbch->xferq.flag, 0, NULL); 14223c60ba66SKatsushi Kobayashi }else{ 14233c60ba66SKatsushi Kobayashi fwohci_add_rx_buf(db_tr, 14243c60ba66SKatsushi Kobayashi dbch->xferq.psize, dbch->xferq.flag, 14252b4601d1SHidetoshi Shimokawa dbch->xferq.bulkxfer[idb 14262b4601d1SHidetoshi Shimokawa / dbch->xferq.bnpacket].buf 14272b4601d1SHidetoshi Shimokawa + dbch->xferq.psize * 14282b4601d1SHidetoshi Shimokawa (idb % dbch->xferq.bnpacket), 14293c60ba66SKatsushi Kobayashi dbch->dummy + sizeof(u_int32_t) * idb); 14303c60ba66SKatsushi Kobayashi } 14313c60ba66SKatsushi Kobayashi if(STAILQ_NEXT(db_tr, link) == NULL){ 14323c60ba66SKatsushi Kobayashi break; 14333c60ba66SKatsushi Kobayashi } 143453f1eb86SHidetoshi Shimokawa db = db_tr->db; 143553f1eb86SHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1; 143653f1eb86SHidetoshi Shimokawa db[ldesc].db.desc.depend 14373c60ba66SKatsushi Kobayashi = vtophys(STAILQ_NEXT(db_tr, link)->db) | z; 14383c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_EXTBUF){ 14393c60ba66SKatsushi Kobayashi if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){ 144053f1eb86SHidetoshi Shimokawa db[ldesc].db.desc.control 14413c60ba66SKatsushi Kobayashi |= OHCI_INTERRUPT_ALWAYS; 144253f1eb86SHidetoshi Shimokawa db[ldesc].db.desc.depend &= ~0xf; 14433c60ba66SKatsushi Kobayashi } 14443c60ba66SKatsushi Kobayashi } 14453c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 14463c60ba66SKatsushi Kobayashi } 14473c60ba66SKatsushi Kobayashi dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend &= 0xfffffff0; 14483c60ba66SKatsushi Kobayashi dbch->buf_offset = 0; 14493c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_STREAM){ 14503c60ba66SKatsushi Kobayashi return err; 14513c60ba66SKatsushi Kobayashi }else{ 14523c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACMD(off), vtophys(dbch->top->db) | z); 14533c60ba66SKatsushi Kobayashi } 14543c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN); 14553c60ba66SKatsushi Kobayashi return err; 14563c60ba66SKatsushi Kobayashi } 1457c572b810SHidetoshi Shimokawa 1458c572b810SHidetoshi Shimokawa static int 14595a7ba74dSHidetoshi Shimokawa fwochi_next_cycle(struct firewire_comm *fc, int cycle_now) 14603c60ba66SKatsushi Kobayashi { 14615a7ba74dSHidetoshi Shimokawa int sec, cycle, cycle_match; 14623c60ba66SKatsushi Kobayashi 146397ae6c1fSHidetoshi Shimokawa cycle = cycle_now & 0x1fff; 146497ae6c1fSHidetoshi Shimokawa sec = cycle_now >> 13; 146597ae6c1fSHidetoshi Shimokawa #define CYCLE_MOD 0x10 146697ae6c1fSHidetoshi Shimokawa #define CYCLE_DELAY 8 /* min delay to start DMA */ 146797ae6c1fSHidetoshi Shimokawa cycle = cycle + CYCLE_DELAY; 146897ae6c1fSHidetoshi Shimokawa if (cycle >= 8000) { 146997ae6c1fSHidetoshi Shimokawa sec ++; 147097ae6c1fSHidetoshi Shimokawa cycle -= 8000; 147197ae6c1fSHidetoshi Shimokawa } 147297ae6c1fSHidetoshi Shimokawa cycle = ((cycle + CYCLE_MOD - 1) / CYCLE_MOD) * CYCLE_MOD; 147397ae6c1fSHidetoshi Shimokawa if (cycle >= 8000) { 147497ae6c1fSHidetoshi Shimokawa sec ++; 147597ae6c1fSHidetoshi Shimokawa if (cycle == 8000) 147697ae6c1fSHidetoshi Shimokawa cycle = 0; 147797ae6c1fSHidetoshi Shimokawa else 147897ae6c1fSHidetoshi Shimokawa cycle = CYCLE_MOD; 147997ae6c1fSHidetoshi Shimokawa } 148097ae6c1fSHidetoshi Shimokawa cycle_match = ((sec << 13) | cycle) & 0x7ffff; 14815a7ba74dSHidetoshi Shimokawa 14825a7ba74dSHidetoshi Shimokawa return(cycle_match); 14835a7ba74dSHidetoshi Shimokawa } 14845a7ba74dSHidetoshi Shimokawa 14855a7ba74dSHidetoshi Shimokawa static int 14865a7ba74dSHidetoshi Shimokawa fwohci_itxbuf_enable(struct firewire_comm *fc, int dmach) 14875a7ba74dSHidetoshi Shimokawa { 14885a7ba74dSHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)fc; 14895a7ba74dSHidetoshi Shimokawa int err = 0; 14905a7ba74dSHidetoshi Shimokawa unsigned short tag, ich; 14915a7ba74dSHidetoshi Shimokawa struct fwohci_dbch *dbch; 14925a7ba74dSHidetoshi Shimokawa int cycle_match, cycle_now, s, ldesc; 14935a7ba74dSHidetoshi Shimokawa u_int32_t stat; 14945a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *first, *chunk, *prev; 14955a7ba74dSHidetoshi Shimokawa struct fw_xferq *it; 14965a7ba74dSHidetoshi Shimokawa 14975a7ba74dSHidetoshi Shimokawa dbch = &sc->it[dmach]; 14985a7ba74dSHidetoshi Shimokawa it = &dbch->xferq; 14995a7ba74dSHidetoshi Shimokawa 15005a7ba74dSHidetoshi Shimokawa tag = (it->flag >> 6) & 3; 15015a7ba74dSHidetoshi Shimokawa ich = it->flag & 0x3f; 15025a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) { 15035a7ba74dSHidetoshi Shimokawa dbch->ndb = it->bnpacket * it->bnchunk; 15045a7ba74dSHidetoshi Shimokawa dbch->ndesc = 3; 15055a7ba74dSHidetoshi Shimokawa fwohci_db_init(dbch); 15065a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 15075a7ba74dSHidetoshi Shimokawa return ENOMEM; 15085a7ba74dSHidetoshi Shimokawa err = fwohci_tx_enable(sc, dbch); 15095a7ba74dSHidetoshi Shimokawa } 15105a7ba74dSHidetoshi Shimokawa if(err) 15115a7ba74dSHidetoshi Shimokawa return err; 15125a7ba74dSHidetoshi Shimokawa 151353f1eb86SHidetoshi Shimokawa ldesc = dbch->ndesc - 1; 15145a7ba74dSHidetoshi Shimokawa s = splfw(); 15155a7ba74dSHidetoshi Shimokawa prev = STAILQ_LAST(&it->stdma, fw_bulkxfer, link); 15165a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&it->stvalid)) != NULL) { 15175a7ba74dSHidetoshi Shimokawa volatile struct fwohcidb *db; 15185a7ba74dSHidetoshi Shimokawa 15195a7ba74dSHidetoshi Shimokawa fwohci_txbufdb(sc, dmach, chunk); 152053f1eb86SHidetoshi Shimokawa #if 0 15215a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db; 15225a7ba74dSHidetoshi Shimokawa db[ldesc].db.desc.status = db[0].db.desc.status = 0; 15235a7ba74dSHidetoshi Shimokawa db[ldesc].db.desc.count = db[0].db.desc.count = 0; 15245a7ba74dSHidetoshi Shimokawa db[ldesc].db.desc.depend &= ~0xf; 15255a7ba74dSHidetoshi Shimokawa db[0].db.desc.depend &= ~0xf; 152653f1eb86SHidetoshi Shimokawa #endif 15275a7ba74dSHidetoshi Shimokawa if (prev != NULL) { 15285a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(prev->end))->db; 152953f1eb86SHidetoshi Shimokawa db[ldesc].db.desc.control |= OHCI_BRANCH_ALWAYS; 153053f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npacket changes */ 15315a7ba74dSHidetoshi Shimokawa db[ldesc].db.desc.depend = db[0].db.desc.depend = 15325a7ba74dSHidetoshi Shimokawa vtophys(((struct fwohcidb_tr *) 15335a7ba74dSHidetoshi Shimokawa (chunk->start))->db) | dbch->ndesc; 153453f1eb86SHidetoshi Shimokawa #else 153553f1eb86SHidetoshi Shimokawa db[0].db.desc.depend |= dbch->ndesc; 153653f1eb86SHidetoshi Shimokawa db[ldesc].db.desc.depend |= dbch->ndesc; 153753f1eb86SHidetoshi Shimokawa #endif 15385a7ba74dSHidetoshi Shimokawa } 15395a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&it->stvalid, link); 15405a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&it->stdma, chunk, link); 15415a7ba74dSHidetoshi Shimokawa prev = chunk; 15425a7ba74dSHidetoshi Shimokawa } 15435a7ba74dSHidetoshi Shimokawa splx(s); 15445a7ba74dSHidetoshi Shimokawa stat = OREAD(sc, OHCI_ITCTL(dmach)); 15455a7ba74dSHidetoshi Shimokawa if (stat & (OHCI_CNTL_DMA_ACTIVE | OHCI_CNTL_CYCMATCH_S)) 15465a7ba74dSHidetoshi Shimokawa return 0; 15475a7ba74dSHidetoshi Shimokawa 15485a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 15495a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach); 15505a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach); 15515a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASK, 1 << dmach); 15525a7ba74dSHidetoshi Shimokawa 15535a7ba74dSHidetoshi Shimokawa first = STAILQ_FIRST(&it->stdma); 15545a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCMD(dmach), vtophys(((struct fwohcidb_tr *) 15555a7ba74dSHidetoshi Shimokawa (first->start))->db) | dbch->ndesc); 15565a7ba74dSHidetoshi Shimokawa if (firewire_debug) 15575a7ba74dSHidetoshi Shimokawa printf("fwohci_itxbuf_enable: kick 0x%08x\n", stat); 15585a7ba74dSHidetoshi Shimokawa if ((stat & OHCI_CNTL_DMA_RUN) == 0) { 15595a7ba74dSHidetoshi Shimokawa #if 1 15605a7ba74dSHidetoshi Shimokawa /* Don't start until all chunks are buffered */ 15615a7ba74dSHidetoshi Shimokawa if (STAILQ_FIRST(&it->stfree) != NULL) 15625a7ba74dSHidetoshi Shimokawa goto out; 15635a7ba74dSHidetoshi Shimokawa #endif 15645a7ba74dSHidetoshi Shimokawa #ifdef FWXFERQ_DV 15655a7ba74dSHidetoshi Shimokawa #define CYCLE_OFFSET 1 15665a7ba74dSHidetoshi Shimokawa if(dbch->xferq.flag & FWXFERQ_DV){ 15675a7ba74dSHidetoshi Shimokawa struct fw_pkt *fp; 15685a7ba74dSHidetoshi Shimokawa struct fwohcidb_tr *db_tr; 15695a7ba74dSHidetoshi Shimokawa 15705a7ba74dSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)dbch->xferq.stdma->start; 15715a7ba74dSHidetoshi Shimokawa fp = (struct fw_pkt *)db_tr->buf; 15725a7ba74dSHidetoshi Shimokawa dbch->xferq.dvoffset = CYCLE_OFFSET; 15735a7ba74dSHidetoshi Shimokawa fp->mode.ld[2] |= htonl(dbch->xferq.dvoffset << 12); 15745a7ba74dSHidetoshi Shimokawa } 15755a7ba74dSHidetoshi Shimokawa #endif 157697ae6c1fSHidetoshi Shimokawa /* Clear cycle match counter bits */ 157797ae6c1fSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), 0xffff0000); 15785a7ba74dSHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IT); 15795a7ba74dSHidetoshi Shimokawa 15805a7ba74dSHidetoshi Shimokawa /* 2bit second + 13bit cycle */ 15815a7ba74dSHidetoshi Shimokawa cycle_now = (fc->cyctimer(fc) >> 12) & 0x7fff; 15825a7ba74dSHidetoshi Shimokawa cycle_match = fwochi_next_cycle(fc, cycle_now); 15835a7ba74dSHidetoshi Shimokawa 158497ae6c1fSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), 158597ae6c1fSHidetoshi Shimokawa OHCI_CNTL_CYCMATCH_S | (cycle_match << 16) 158697ae6c1fSHidetoshi Shimokawa | OHCI_CNTL_DMA_RUN); 15877643dc18SHidetoshi Shimokawa if (firewire_debug) 15887643dc18SHidetoshi Shimokawa printf("cycle_match: 0x%04x->0x%04x\n", 15897643dc18SHidetoshi Shimokawa cycle_now, cycle_match); 15907643dc18SHidetoshi Shimokawa } else if ((stat & OHCI_CNTL_CYCMATCH_S) == 0) { 15915a7ba74dSHidetoshi Shimokawa device_printf(sc->fc.dev, 15925a7ba74dSHidetoshi Shimokawa "IT DMA underrun (0x%08x)\n", stat); 15937643dc18SHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_RUN); 15943c60ba66SKatsushi Kobayashi } 15955a7ba74dSHidetoshi Shimokawa out: 15963c60ba66SKatsushi Kobayashi return err; 15973c60ba66SKatsushi Kobayashi } 1598c572b810SHidetoshi Shimokawa 1599c572b810SHidetoshi Shimokawa static int 1600c572b810SHidetoshi Shimokawa fwohci_irxbuf_enable(struct firewire_comm *fc, int dmach) 16013c60ba66SKatsushi Kobayashi { 16023c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 16035a7ba74dSHidetoshi Shimokawa int err = 0, s, ldesc; 16043c60ba66SKatsushi Kobayashi unsigned short tag, ich; 160516e0f484SHidetoshi Shimokawa u_int32_t stat; 16065a7ba74dSHidetoshi Shimokawa struct fwohci_dbch *dbch; 16075a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *first, *prev, *chunk; 16085a7ba74dSHidetoshi Shimokawa struct fw_xferq *ir; 1609435dd29bSHidetoshi Shimokawa 16105a7ba74dSHidetoshi Shimokawa dbch = &sc->ir[dmach]; 16115a7ba74dSHidetoshi Shimokawa ir = &dbch->xferq; 16125a7ba74dSHidetoshi Shimokawa 16135a7ba74dSHidetoshi Shimokawa if ((ir->flag & FWXFERQ_RUNNING) == 0) { 16145a7ba74dSHidetoshi Shimokawa tag = (ir->flag >> 6) & 3; 16155a7ba74dSHidetoshi Shimokawa ich = ir->flag & 0x3f; 16163c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich); 16173c60ba66SKatsushi Kobayashi 16185a7ba74dSHidetoshi Shimokawa ir->queued = 0; 16195a7ba74dSHidetoshi Shimokawa dbch->ndb = ir->bnpacket * ir->bnchunk; 16205a7ba74dSHidetoshi Shimokawa dbch->dummy = malloc(sizeof(u_int32_t) * dbch->ndb, 1621beb19fc5SHidetoshi Shimokawa M_FW, 0); 16225a7ba74dSHidetoshi Shimokawa if (dbch->dummy == NULL) { 16233c60ba66SKatsushi Kobayashi err = ENOMEM; 16243c60ba66SKatsushi Kobayashi return err; 16253c60ba66SKatsushi Kobayashi } 16265a7ba74dSHidetoshi Shimokawa dbch->ndesc = 2; 16275a7ba74dSHidetoshi Shimokawa fwohci_db_init(dbch); 16285a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 16290aaa9a23SHidetoshi Shimokawa return ENOMEM; 16305a7ba74dSHidetoshi Shimokawa err = fwohci_rx_enable(sc, dbch); 16313c60ba66SKatsushi Kobayashi } 16323c60ba66SKatsushi Kobayashi if(err) 16333c60ba66SKatsushi Kobayashi return err; 16343c60ba66SKatsushi Kobayashi 16355a7ba74dSHidetoshi Shimokawa first = STAILQ_FIRST(&ir->stfree); 16365a7ba74dSHidetoshi Shimokawa if (first == NULL) { 16375a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, "IR DMA no free chunk\n"); 16385a7ba74dSHidetoshi Shimokawa return 0; 16395a7ba74dSHidetoshi Shimokawa } 16405a7ba74dSHidetoshi Shimokawa 16419ca8add3SHidetoshi Shimokawa ldesc = dbch->ndesc - 1; 16429ca8add3SHidetoshi Shimokawa s = splfw(); 16435a7ba74dSHidetoshi Shimokawa prev = STAILQ_LAST(&ir->stdma, fw_bulkxfer, link); 16445a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&ir->stfree)) != NULL) { 16455a7ba74dSHidetoshi Shimokawa volatile struct fwohcidb *db; 16465a7ba74dSHidetoshi Shimokawa 16472b4601d1SHidetoshi Shimokawa #if 1 /* XXX for if_fwe */ 16482b4601d1SHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->start))->db; 16492b4601d1SHidetoshi Shimokawa db[ldesc].db.desc.addr = vtophys(chunk->buf); 16502b4601d1SHidetoshi Shimokawa #endif 16515a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db; 16525a7ba74dSHidetoshi Shimokawa db[ldesc].db.desc.status = db[ldesc].db.desc.count = 0; 16535a7ba74dSHidetoshi Shimokawa db[ldesc].db.desc.depend &= ~0xf; 16545a7ba74dSHidetoshi Shimokawa if (prev != NULL) { 16555a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(prev->end))->db; 165653f1eb86SHidetoshi Shimokawa #if 0 16575a7ba74dSHidetoshi Shimokawa db[ldesc].db.desc.depend = 16585a7ba74dSHidetoshi Shimokawa vtophys(((struct fwohcidb_tr *) 16595a7ba74dSHidetoshi Shimokawa (chunk->start))->db) | dbch->ndesc; 166053f1eb86SHidetoshi Shimokawa #else 166153f1eb86SHidetoshi Shimokawa db[ldesc].db.desc.depend |= dbch->ndesc; 166253f1eb86SHidetoshi Shimokawa #endif 16635a7ba74dSHidetoshi Shimokawa } 16645a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stfree, link); 16655a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stdma, chunk, link); 16665a7ba74dSHidetoshi Shimokawa prev = chunk; 16675a7ba74dSHidetoshi Shimokawa } 16685a7ba74dSHidetoshi Shimokawa splx(s); 16695a7ba74dSHidetoshi Shimokawa stat = OREAD(sc, OHCI_IRCTL(dmach)); 16705a7ba74dSHidetoshi Shimokawa if (stat & OHCI_CNTL_DMA_ACTIVE) 16715a7ba74dSHidetoshi Shimokawa return 0; 16725a7ba74dSHidetoshi Shimokawa if (stat & OHCI_CNTL_DMA_RUN) { 16733c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 16745a7ba74dSHidetoshi Shimokawa device_printf(sc->fc.dev, "IR DMA overrun (0x%08x)\n", stat); 16755a7ba74dSHidetoshi Shimokawa } 16765a7ba74dSHidetoshi Shimokawa 16773c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach); 16783c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach); 16793c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASK, 1 << dmach); 16803c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf0000000); 16813c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR); 16823c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCMD(dmach), 16835a7ba74dSHidetoshi Shimokawa vtophys(((struct fwohcidb_tr *)(first->start))->db) 16845a7ba74dSHidetoshi Shimokawa | dbch->ndesc); 16853c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN); 16863c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR); 16873c60ba66SKatsushi Kobayashi return err; 16883c60ba66SKatsushi Kobayashi } 1689c572b810SHidetoshi Shimokawa 1690c572b810SHidetoshi Shimokawa static int 1691c572b810SHidetoshi Shimokawa fwohci_irx_enable(struct firewire_comm *fc, int dmach) 16923c60ba66SKatsushi Kobayashi { 16933c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 16943c60ba66SKatsushi Kobayashi int err = 0; 16953c60ba66SKatsushi Kobayashi 16963c60ba66SKatsushi Kobayashi if(sc->ir[dmach].xferq.flag & FWXFERQ_PACKET){ 16973c60ba66SKatsushi Kobayashi err = fwohci_irxpp_enable(fc, dmach); 16983c60ba66SKatsushi Kobayashi return err; 16993c60ba66SKatsushi Kobayashi }else{ 17003c60ba66SKatsushi Kobayashi err = fwohci_irxbuf_enable(fc, dmach); 17013c60ba66SKatsushi Kobayashi return err; 17023c60ba66SKatsushi Kobayashi } 17033c60ba66SKatsushi Kobayashi } 1704c572b810SHidetoshi Shimokawa 1705c572b810SHidetoshi Shimokawa int 170664cf5240SHidetoshi Shimokawa fwohci_stop(struct fwohci_softc *sc, device_t dev) 17073c60ba66SKatsushi Kobayashi { 17083c60ba66SKatsushi Kobayashi u_int i; 17093c60ba66SKatsushi Kobayashi 17103c60ba66SKatsushi Kobayashi /* Now stopping all DMA channel */ 17113c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN); 17123c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN); 17133c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 17143c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 17153c60ba66SKatsushi Kobayashi 17163c60ba66SKatsushi Kobayashi for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 17173c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN); 17183c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN); 17193c60ba66SKatsushi Kobayashi } 17203c60ba66SKatsushi Kobayashi 17213c60ba66SKatsushi Kobayashi /* FLUSH FIFO and reset Transmitter/Reciever */ 17223c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET); 17233c60ba66SKatsushi Kobayashi 17243c60ba66SKatsushi Kobayashi /* Stop interrupt */ 17253c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, 17263c60ba66SKatsushi Kobayashi OHCI_INT_EN | OHCI_INT_ERR | OHCI_INT_PHY_SID 17273c60ba66SKatsushi Kobayashi | OHCI_INT_PHY_INT 17283c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS 17293c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS 17303c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_ARRQ | OHCI_INT_DMA_ARRS 17313c60ba66SKatsushi Kobayashi | OHCI_INT_PHY_BUS_R); 17329339321dSHidetoshi Shimokawa /* XXX Link down? Bus reset? */ 17339339321dSHidetoshi Shimokawa return 0; 17349339321dSHidetoshi Shimokawa } 17359339321dSHidetoshi Shimokawa 17369339321dSHidetoshi Shimokawa int 17379339321dSHidetoshi Shimokawa fwohci_resume(struct fwohci_softc *sc, device_t dev) 17389339321dSHidetoshi Shimokawa { 17399339321dSHidetoshi Shimokawa int i; 17409339321dSHidetoshi Shimokawa 17419339321dSHidetoshi Shimokawa fwohci_reset(sc, dev); 17429339321dSHidetoshi Shimokawa /* XXX resume isochronus receive automatically. (how about TX?) */ 17439339321dSHidetoshi Shimokawa for(i = 0; i < sc->fc.nisodma; i ++) { 17449339321dSHidetoshi Shimokawa if((sc->ir[i].xferq.flag & FWXFERQ_RUNNING) != 0) { 17459339321dSHidetoshi Shimokawa device_printf(sc->fc.dev, 17469339321dSHidetoshi Shimokawa "resume iso receive ch: %d\n", i); 17479339321dSHidetoshi Shimokawa sc->ir[i].xferq.flag &= ~FWXFERQ_RUNNING; 17489339321dSHidetoshi Shimokawa sc->fc.irx_enable(&sc->fc, i); 17499339321dSHidetoshi Shimokawa } 17509339321dSHidetoshi Shimokawa } 17519339321dSHidetoshi Shimokawa 17529339321dSHidetoshi Shimokawa bus_generic_resume(dev); 17539339321dSHidetoshi Shimokawa sc->fc.ibr(&sc->fc); 17543c60ba66SKatsushi Kobayashi return 0; 17553c60ba66SKatsushi Kobayashi } 17563c60ba66SKatsushi Kobayashi 17573c60ba66SKatsushi Kobayashi #define ACK_ALL 17583c60ba66SKatsushi Kobayashi static void 1759783058faSHidetoshi Shimokawa fwohci_intr_body(struct fwohci_softc *sc, u_int32_t stat, int count) 17603c60ba66SKatsushi Kobayashi { 17613c60ba66SKatsushi Kobayashi u_int32_t irstat, itstat; 17623c60ba66SKatsushi Kobayashi u_int i; 17633c60ba66SKatsushi Kobayashi struct firewire_comm *fc = (struct firewire_comm *)sc; 17643c60ba66SKatsushi Kobayashi 17653c60ba66SKatsushi Kobayashi #ifdef OHCI_DEBUG 17663c60ba66SKatsushi Kobayashi if(stat & OREAD(sc, FWOHCI_INTMASK)) 17673c60ba66SKatsushi Kobayashi device_printf(fc->dev, "INTERRUPT < %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s> 0x%08x, 0x%08x\n", 17683c60ba66SKatsushi Kobayashi stat & OHCI_INT_EN ? "DMA_EN ":"", 17693c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_REG ? "PHY_REG ":"", 17703c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_LONG ? "CYC_LONG ":"", 17713c60ba66SKatsushi Kobayashi stat & OHCI_INT_ERR ? "INT_ERR ":"", 17723c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_ERR ? "CYC_ERR ":"", 17733c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_LOST ? "CYC_LOST ":"", 17743c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_64SECOND ? "CYC_64SECOND ":"", 17753c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_START ? "CYC_START ":"", 17763c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_INT ? "PHY_INT ":"", 17773c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_BUS_R ? "BUS_RESET ":"", 17783c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_SID ? "SID ":"", 17793c60ba66SKatsushi Kobayashi stat & OHCI_INT_LR_ERR ? "DMA_LR_ERR ":"", 17803c60ba66SKatsushi Kobayashi stat & OHCI_INT_PW_ERR ? "DMA_PW_ERR ":"", 17813c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_IR ? "DMA_IR ":"", 17823c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_IT ? "DMA_IT " :"", 17833c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_PRRS ? "DMA_PRRS " :"", 17843c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_PRRQ ? "DMA_PRRQ " :"", 17853c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ARRS ? "DMA_ARRS " :"", 17863c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ARRQ ? "DMA_ARRQ " :"", 17873c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ATRS ? "DMA_ATRS " :"", 17883c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ATRQ ? "DMA_ATRQ " :"", 17893c60ba66SKatsushi Kobayashi stat, OREAD(sc, FWOHCI_INTMASK) 17903c60ba66SKatsushi Kobayashi ); 17913c60ba66SKatsushi Kobayashi #endif 17923c60ba66SKatsushi Kobayashi /* Bus reset */ 17933c60ba66SKatsushi Kobayashi if(stat & OHCI_INT_PHY_BUS_R ){ 17941adf6842SHidetoshi Shimokawa if (fc->status == FWBUSRESET) 17951adf6842SHidetoshi Shimokawa goto busresetout; 17961adf6842SHidetoshi Shimokawa /* Disable bus reset interrupt until sid recv. */ 17971adf6842SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_PHY_BUS_R); 17981adf6842SHidetoshi Shimokawa 17993c60ba66SKatsushi Kobayashi device_printf(fc->dev, "BUS reset\n"); 18003c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_CYC_LOST); 18013c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCSRC); 18023c60ba66SKatsushi Kobayashi 18033c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 18043c60ba66SKatsushi Kobayashi sc->atrq.xferq.flag &= ~FWXFERQ_RUNNING; 18053c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 18063c60ba66SKatsushi Kobayashi sc->atrs.xferq.flag &= ~FWXFERQ_RUNNING; 18073c60ba66SKatsushi Kobayashi 18083c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18093c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_BUS_R); 18103c60ba66SKatsushi Kobayashi #endif 1811627d85fbSHidetoshi Shimokawa fw_busreset(fc); 18123c60ba66SKatsushi Kobayashi } 18131adf6842SHidetoshi Shimokawa busresetout: 18143c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_IR )){ 18153c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18163c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IR); 18173c60ba66SKatsushi Kobayashi #endif 18183c60ba66SKatsushi Kobayashi irstat = OREAD(sc, OHCI_IR_STAT); 18194ed65ce9SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_STATCLR, irstat); 18203c60ba66SKatsushi Kobayashi for(i = 0; i < fc->nisodma ; i++){ 1821b9b35d19SHidetoshi Shimokawa struct fwohci_dbch *dbch; 1822b9b35d19SHidetoshi Shimokawa 18233c60ba66SKatsushi Kobayashi if((irstat & (1 << i)) != 0){ 1824b9b35d19SHidetoshi Shimokawa dbch = &sc->ir[i]; 1825b9b35d19SHidetoshi Shimokawa if ((dbch->xferq.flag & FWXFERQ_OPEN) == 0) { 1826b9b35d19SHidetoshi Shimokawa device_printf(sc->fc.dev, 1827b9b35d19SHidetoshi Shimokawa "dma(%d) not active\n", i); 1828b9b35d19SHidetoshi Shimokawa continue; 1829b9b35d19SHidetoshi Shimokawa } 1830b9b35d19SHidetoshi Shimokawa if (dbch->xferq.flag & FWXFERQ_PACKET) { 1831b9b35d19SHidetoshi Shimokawa fwohci_ircv(sc, dbch, count); 18323c60ba66SKatsushi Kobayashi } else { 18333c60ba66SKatsushi Kobayashi fwohci_rbuf_update(sc, i); 18343c60ba66SKatsushi Kobayashi } 18353c60ba66SKatsushi Kobayashi } 18363c60ba66SKatsushi Kobayashi } 18373c60ba66SKatsushi Kobayashi } 18383c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_IT )){ 18393c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18403c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IT); 18413c60ba66SKatsushi Kobayashi #endif 18423c60ba66SKatsushi Kobayashi itstat = OREAD(sc, OHCI_IT_STAT); 18434ed65ce9SHidetoshi Shimokawa OWRITE(sc, OHCI_IT_STATCLR, itstat); 18443c60ba66SKatsushi Kobayashi for(i = 0; i < fc->nisodma ; i++){ 18453c60ba66SKatsushi Kobayashi if((itstat & (1 << i)) != 0){ 18463c60ba66SKatsushi Kobayashi fwohci_tbuf_update(sc, i); 18473c60ba66SKatsushi Kobayashi } 18483c60ba66SKatsushi Kobayashi } 18493c60ba66SKatsushi Kobayashi } 18503c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_PRRS )){ 18513c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18523c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRS); 18533c60ba66SKatsushi Kobayashi #endif 18543c60ba66SKatsushi Kobayashi #if 0 18553c60ba66SKatsushi Kobayashi dump_dma(sc, ARRS_CH); 18563c60ba66SKatsushi Kobayashi dump_db(sc, ARRS_CH); 18573c60ba66SKatsushi Kobayashi #endif 1858783058faSHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrs, count); 18593c60ba66SKatsushi Kobayashi } 18603c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_PRRQ )){ 18613c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18623c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRQ); 18633c60ba66SKatsushi Kobayashi #endif 18643c60ba66SKatsushi Kobayashi #if 0 18653c60ba66SKatsushi Kobayashi dump_dma(sc, ARRQ_CH); 18663c60ba66SKatsushi Kobayashi dump_db(sc, ARRQ_CH); 18673c60ba66SKatsushi Kobayashi #endif 1868783058faSHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrq, count); 18693c60ba66SKatsushi Kobayashi } 18703c60ba66SKatsushi Kobayashi if(stat & OHCI_INT_PHY_SID){ 18713c60ba66SKatsushi Kobayashi caddr_t buf; 18723c60ba66SKatsushi Kobayashi int plen; 18733c60ba66SKatsushi Kobayashi 18743c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18753c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_SID); 18763c60ba66SKatsushi Kobayashi #endif 18771adf6842SHidetoshi Shimokawa /* Enable bus reset interrupt */ 18781adf6842SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_PHY_BUS_R); 1879dcae7539SHidetoshi Shimokawa /* Allow async. request to us */ 1880dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_AREQHI, 1 << 31); 1881dcae7539SHidetoshi Shimokawa /* XXX insecure ?? */ 1882dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQHI, 0x7fffffff); 1883dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQLO, 0xffffffff); 1884dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQUPPER, 0x10000); 18853c60ba66SKatsushi Kobayashi /* 18863c60ba66SKatsushi Kobayashi ** Checking whether the node is root or not. If root, turn on 18873c60ba66SKatsushi Kobayashi ** cycle master. 18883c60ba66SKatsushi Kobayashi */ 18893c60ba66SKatsushi Kobayashi device_printf(fc->dev, "node_id = 0x%08x, ", OREAD(sc, FWOHCI_NODEID)); 18903c60ba66SKatsushi Kobayashi if(!(OREAD(sc, FWOHCI_NODEID) & OHCI_NODE_VALID)){ 18913c60ba66SKatsushi Kobayashi printf("Bus reset failure\n"); 18923c60ba66SKatsushi Kobayashi goto sidout; 18933c60ba66SKatsushi Kobayashi } 18943c60ba66SKatsushi Kobayashi if( OREAD(sc, FWOHCI_NODEID) & OHCI_NODE_ROOT ){ 18953c60ba66SKatsushi Kobayashi printf("CYCLEMASTER mode\n"); 18963c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTL, 18973c60ba66SKatsushi Kobayashi OHCI_CNTL_CYCMTR | OHCI_CNTL_CYCTIMER); 18983c60ba66SKatsushi Kobayashi }else{ 18993c60ba66SKatsushi Kobayashi printf("non CYCLEMASTER mode\n"); 19003c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCMTR); 19013c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_CYCTIMER); 19023c60ba66SKatsushi Kobayashi } 19033c60ba66SKatsushi Kobayashi fc->nodeid = OREAD(sc, FWOHCI_NODEID) & 0x3f; 19043c60ba66SKatsushi Kobayashi 19053c60ba66SKatsushi Kobayashi plen = OREAD(sc, OHCI_SID_CNT) & OHCI_SID_CNT_MASK; 190616e0f484SHidetoshi Shimokawa if (plen < 4 || plen > OHCI_SIDSIZE) { 190716e0f484SHidetoshi Shimokawa device_printf(fc->dev, "invalid SID len = %d\n", plen); 190816e0f484SHidetoshi Shimokawa goto sidout; 190916e0f484SHidetoshi Shimokawa } 19103c60ba66SKatsushi Kobayashi plen -= 4; /* chop control info */ 19115166f1dfSHidetoshi Shimokawa buf = malloc(OHCI_SIDSIZE, M_FW, M_NOWAIT); 19123c60ba66SKatsushi Kobayashi if(buf == NULL) goto sidout; 1913d0fd7bc6SHidetoshi Shimokawa bcopy((void *)(uintptr_t)(volatile void *)(fc->sid_buf + 1), 19143c60ba66SKatsushi Kobayashi buf, plen); 191548249fe0SHidetoshi Shimokawa #if 1 191648249fe0SHidetoshi Shimokawa /* pending all pre-bus_reset packets */ 191748249fe0SHidetoshi Shimokawa fwohci_txd(sc, &sc->atrq); 191848249fe0SHidetoshi Shimokawa fwohci_txd(sc, &sc->atrs); 191948249fe0SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrs, -1); 192048249fe0SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrq, -1); 1921627d85fbSHidetoshi Shimokawa fw_drain_txq(fc); 192248249fe0SHidetoshi Shimokawa #endif 19233c60ba66SKatsushi Kobayashi fw_sidrcv(fc, buf, plen, 0); 19243c60ba66SKatsushi Kobayashi } 19253c60ba66SKatsushi Kobayashi sidout: 19263c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_ATRQ )){ 19273c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19283c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRQ); 19293c60ba66SKatsushi Kobayashi #endif 19303c60ba66SKatsushi Kobayashi fwohci_txd(sc, &(sc->atrq)); 19313c60ba66SKatsushi Kobayashi } 19323c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_ATRS )){ 19333c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19343c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRS); 19353c60ba66SKatsushi Kobayashi #endif 19363c60ba66SKatsushi Kobayashi fwohci_txd(sc, &(sc->atrs)); 19373c60ba66SKatsushi Kobayashi } 19383c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_PW_ERR )){ 19393c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19403c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PW_ERR); 19413c60ba66SKatsushi Kobayashi #endif 19423c60ba66SKatsushi Kobayashi device_printf(fc->dev, "posted write error\n"); 19433c60ba66SKatsushi Kobayashi } 19443c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_ERR )){ 19453c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19463c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_ERR); 19473c60ba66SKatsushi Kobayashi #endif 19483c60ba66SKatsushi Kobayashi device_printf(fc->dev, "unrecoverable error\n"); 19493c60ba66SKatsushi Kobayashi } 19503c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_PHY_INT)) { 19513c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19523c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_INT); 19533c60ba66SKatsushi Kobayashi #endif 19543c60ba66SKatsushi Kobayashi device_printf(fc->dev, "phy int\n"); 19553c60ba66SKatsushi Kobayashi } 19563c60ba66SKatsushi Kobayashi 19573c60ba66SKatsushi Kobayashi return; 19583c60ba66SKatsushi Kobayashi } 19593c60ba66SKatsushi Kobayashi 19603c60ba66SKatsushi Kobayashi void 19613c60ba66SKatsushi Kobayashi fwohci_intr(void *arg) 19623c60ba66SKatsushi Kobayashi { 19633c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)arg; 19641adf6842SHidetoshi Shimokawa u_int32_t stat, bus_reset = 0; 19653c60ba66SKatsushi Kobayashi 19663c60ba66SKatsushi Kobayashi if (!(sc->intmask & OHCI_INT_EN)) { 19673c60ba66SKatsushi Kobayashi /* polling mode */ 19683c60ba66SKatsushi Kobayashi return; 19693c60ba66SKatsushi Kobayashi } 19703c60ba66SKatsushi Kobayashi 19713c60ba66SKatsushi Kobayashi while ((stat = OREAD(sc, FWOHCI_INTSTAT)) != 0) { 19723c60ba66SKatsushi Kobayashi if (stat == 0xffffffff) { 19733c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, 19743c60ba66SKatsushi Kobayashi "device physically ejected?\n"); 19753c60ba66SKatsushi Kobayashi return; 19763c60ba66SKatsushi Kobayashi } 19773c60ba66SKatsushi Kobayashi #ifdef ACK_ALL 19783c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, stat); 19793c60ba66SKatsushi Kobayashi #endif 19801adf6842SHidetoshi Shimokawa /* We cannot clear bus reset event during bus reset phase */ 19811adf6842SHidetoshi Shimokawa if ((stat & ~bus_reset) == 0) 19821adf6842SHidetoshi Shimokawa return; 19831adf6842SHidetoshi Shimokawa bus_reset = stat & OHCI_INT_PHY_BUS_R; 1984783058faSHidetoshi Shimokawa fwohci_intr_body(sc, stat, -1); 19853c60ba66SKatsushi Kobayashi } 19863c60ba66SKatsushi Kobayashi } 19873c60ba66SKatsushi Kobayashi 19883c60ba66SKatsushi Kobayashi static void 19893c60ba66SKatsushi Kobayashi fwohci_poll(struct firewire_comm *fc, int quick, int count) 19903c60ba66SKatsushi Kobayashi { 19913c60ba66SKatsushi Kobayashi int s; 19923c60ba66SKatsushi Kobayashi u_int32_t stat; 19933c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 19943c60ba66SKatsushi Kobayashi 19953c60ba66SKatsushi Kobayashi 19963c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 19973c60ba66SKatsushi Kobayashi stat = OHCI_INT_DMA_IR | OHCI_INT_DMA_IT | 19983c60ba66SKatsushi Kobayashi OHCI_INT_DMA_PRRS | OHCI_INT_DMA_PRRQ | 19993c60ba66SKatsushi Kobayashi OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS; 20003c60ba66SKatsushi Kobayashi #if 0 20013c60ba66SKatsushi Kobayashi if (!quick) { 20023c60ba66SKatsushi Kobayashi #else 20033c60ba66SKatsushi Kobayashi if (1) { 20043c60ba66SKatsushi Kobayashi #endif 20053c60ba66SKatsushi Kobayashi stat = OREAD(sc, FWOHCI_INTSTAT); 20063c60ba66SKatsushi Kobayashi if (stat == 0) 20073c60ba66SKatsushi Kobayashi return; 20083c60ba66SKatsushi Kobayashi if (stat == 0xffffffff) { 20093c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, 20103c60ba66SKatsushi Kobayashi "device physically ejected?\n"); 20113c60ba66SKatsushi Kobayashi return; 20123c60ba66SKatsushi Kobayashi } 20133c60ba66SKatsushi Kobayashi #ifdef ACK_ALL 20143c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, stat); 20153c60ba66SKatsushi Kobayashi #endif 20163c60ba66SKatsushi Kobayashi } 20173c60ba66SKatsushi Kobayashi s = splfw(); 2018783058faSHidetoshi Shimokawa fwohci_intr_body(sc, stat, count); 20193c60ba66SKatsushi Kobayashi splx(s); 20203c60ba66SKatsushi Kobayashi } 20213c60ba66SKatsushi Kobayashi 20223c60ba66SKatsushi Kobayashi static void 20233c60ba66SKatsushi Kobayashi fwohci_set_intr(struct firewire_comm *fc, int enable) 20243c60ba66SKatsushi Kobayashi { 20253c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 20263c60ba66SKatsushi Kobayashi 20273c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 202817c3d42cSHidetoshi Shimokawa if (bootverbose) 20299339321dSHidetoshi Shimokawa device_printf(sc->fc.dev, "fwohci_set_intr: %d\n", enable); 20303c60ba66SKatsushi Kobayashi if (enable) { 20313c60ba66SKatsushi Kobayashi sc->intmask |= OHCI_INT_EN; 20323c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_EN); 20333c60ba66SKatsushi Kobayashi } else { 20343c60ba66SKatsushi Kobayashi sc->intmask &= ~OHCI_INT_EN; 20353c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_EN); 20363c60ba66SKatsushi Kobayashi } 20373c60ba66SKatsushi Kobayashi } 20383c60ba66SKatsushi Kobayashi 2039c572b810SHidetoshi Shimokawa static void 2040c572b810SHidetoshi Shimokawa fwohci_tbuf_update(struct fwohci_softc *sc, int dmach) 20413c60ba66SKatsushi Kobayashi { 20423c60ba66SKatsushi Kobayashi struct firewire_comm *fc = &sc->fc; 20435a7ba74dSHidetoshi Shimokawa volatile struct fwohcidb *db; 20445a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 20455a7ba74dSHidetoshi Shimokawa struct fw_xferq *it; 20465a7ba74dSHidetoshi Shimokawa u_int32_t stat, count; 20475a7ba74dSHidetoshi Shimokawa int s, w=0; 20483c60ba66SKatsushi Kobayashi 20495a7ba74dSHidetoshi Shimokawa it = fc->it[dmach]; 20505a7ba74dSHidetoshi Shimokawa s = splfw(); /* unnecessary ? */ 20515a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&it->stdma)) != NULL) { 20525a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db; 20535a7ba74dSHidetoshi Shimokawa stat = db[sc->it[dmach].ndesc - 1].db.desc.status; 20545a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->start))->db; 20555a7ba74dSHidetoshi Shimokawa count = db[sc->it[dmach].ndesc - 1].db.desc.count; 20565a7ba74dSHidetoshi Shimokawa if (stat == 0) 20575a7ba74dSHidetoshi Shimokawa break; 20585a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&it->stdma, link); 20595a7ba74dSHidetoshi Shimokawa switch (stat & FWOHCIEV_MASK){ 20603c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 20615a7ba74dSHidetoshi Shimokawa #if 0 20625a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, "0x%08x\n", count); 20630aaa9a23SHidetoshi Shimokawa #endif 20643c60ba66SKatsushi Kobayashi break; 20653c60ba66SKatsushi Kobayashi default: 20665a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, 20675a7ba74dSHidetoshi Shimokawa "Isochronous transmit err %02x\n", stat); 20683c60ba66SKatsushi Kobayashi } 20695a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&it->stfree, chunk, link); 20705a7ba74dSHidetoshi Shimokawa w++; 20715a7ba74dSHidetoshi Shimokawa } 20725a7ba74dSHidetoshi Shimokawa splx(s); 20735a7ba74dSHidetoshi Shimokawa if (w) 20745a7ba74dSHidetoshi Shimokawa wakeup(it); 20753c60ba66SKatsushi Kobayashi } 2076c572b810SHidetoshi Shimokawa 2077c572b810SHidetoshi Shimokawa static void 2078c572b810SHidetoshi Shimokawa fwohci_rbuf_update(struct fwohci_softc *sc, int dmach) 20793c60ba66SKatsushi Kobayashi { 20800aaa9a23SHidetoshi Shimokawa struct firewire_comm *fc = &sc->fc; 20815a7ba74dSHidetoshi Shimokawa volatile struct fwohcidb *db; 20825a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 20835a7ba74dSHidetoshi Shimokawa struct fw_xferq *ir; 20845a7ba74dSHidetoshi Shimokawa u_int32_t stat; 20855a7ba74dSHidetoshi Shimokawa int s, w=0; 20860aaa9a23SHidetoshi Shimokawa 20875a7ba74dSHidetoshi Shimokawa ir = fc->ir[dmach]; 20885a7ba74dSHidetoshi Shimokawa s = splfw(); 20895a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) { 20905a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db; 20915a7ba74dSHidetoshi Shimokawa stat = db[sc->ir[dmach].ndesc - 1].db.desc.status; 20925a7ba74dSHidetoshi Shimokawa if (stat == 0) 20935a7ba74dSHidetoshi Shimokawa break; 20945a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stdma, link); 20955a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stvalid, chunk, link); 20965a7ba74dSHidetoshi Shimokawa switch (stat & FWOHCIEV_MASK) { 20973c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 20982b4601d1SHidetoshi Shimokawa chunk->resp = 0; 20993c60ba66SKatsushi Kobayashi break; 21003c60ba66SKatsushi Kobayashi default: 21012b4601d1SHidetoshi Shimokawa chunk->resp = EINVAL; 21025a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, 21035a7ba74dSHidetoshi Shimokawa "Isochronous receive err %02x\n", stat); 21043c60ba66SKatsushi Kobayashi } 21055a7ba74dSHidetoshi Shimokawa w++; 21065a7ba74dSHidetoshi Shimokawa } 21075a7ba74dSHidetoshi Shimokawa splx(s); 21082b4601d1SHidetoshi Shimokawa if (w) { 21092b4601d1SHidetoshi Shimokawa if (ir->flag & FWXFERQ_HANDLER) 21102b4601d1SHidetoshi Shimokawa ir->hand(ir); 21112b4601d1SHidetoshi Shimokawa else 21125a7ba74dSHidetoshi Shimokawa wakeup(ir); 21133c60ba66SKatsushi Kobayashi } 21142b4601d1SHidetoshi Shimokawa } 2115c572b810SHidetoshi Shimokawa 2116c572b810SHidetoshi Shimokawa void 2117c572b810SHidetoshi Shimokawa dump_dma(struct fwohci_softc *sc, u_int32_t ch) 2118c572b810SHidetoshi Shimokawa { 21193c60ba66SKatsushi Kobayashi u_int32_t off, cntl, stat, cmd, match; 21203c60ba66SKatsushi Kobayashi 21213c60ba66SKatsushi Kobayashi if(ch == 0){ 21223c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 21233c60ba66SKatsushi Kobayashi }else if(ch == 1){ 21243c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 21253c60ba66SKatsushi Kobayashi }else if(ch == 2){ 21263c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 21273c60ba66SKatsushi Kobayashi }else if(ch == 3){ 21283c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 21293c60ba66SKatsushi Kobayashi }else if(ch < IRX_CH){ 21303c60ba66SKatsushi Kobayashi off = OHCI_ITCTL(ch - ITX_CH); 21313c60ba66SKatsushi Kobayashi }else{ 21323c60ba66SKatsushi Kobayashi off = OHCI_IRCTL(ch - IRX_CH); 21333c60ba66SKatsushi Kobayashi } 21343c60ba66SKatsushi Kobayashi cntl = stat = OREAD(sc, off); 21353c60ba66SKatsushi Kobayashi cmd = OREAD(sc, off + 0xc); 21363c60ba66SKatsushi Kobayashi match = OREAD(sc, off + 0x10); 21373c60ba66SKatsushi Kobayashi 21383c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma ch %1x:dma regs 0x%08x 0x%08x 0x%08x 0x%08x \n", 21393c60ba66SKatsushi Kobayashi ch, 21403c60ba66SKatsushi Kobayashi cntl, 21413c60ba66SKatsushi Kobayashi stat, 21423c60ba66SKatsushi Kobayashi cmd, 21433c60ba66SKatsushi Kobayashi match); 21443c60ba66SKatsushi Kobayashi stat &= 0xffff ; 21453c60ba66SKatsushi Kobayashi if(stat & 0xff00){ 21463c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma %d ch:%s%s%s%s%s%s %s(%x)\n", 21473c60ba66SKatsushi Kobayashi ch, 21483c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_RUN ? "RUN," : "", 21493c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "", 21503c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "", 21513c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "", 21523c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "", 21533c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "", 21543c60ba66SKatsushi Kobayashi fwohcicode[stat & 0x1f], 21553c60ba66SKatsushi Kobayashi stat & 0x1f 21563c60ba66SKatsushi Kobayashi ); 21573c60ba66SKatsushi Kobayashi }else{ 21583c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma %d ch: Nostat\n", ch); 21593c60ba66SKatsushi Kobayashi } 21603c60ba66SKatsushi Kobayashi } 2161c572b810SHidetoshi Shimokawa 2162c572b810SHidetoshi Shimokawa void 2163c572b810SHidetoshi Shimokawa dump_db(struct fwohci_softc *sc, u_int32_t ch) 2164c572b810SHidetoshi Shimokawa { 21653c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch; 21663c60ba66SKatsushi Kobayashi struct fwohcidb_tr *cp = NULL, *pp, *np; 21673c60ba66SKatsushi Kobayashi volatile struct fwohcidb *curr = NULL, *prev, *next = NULL; 21683c60ba66SKatsushi Kobayashi int idb, jdb; 21693c60ba66SKatsushi Kobayashi u_int32_t cmd, off; 21703c60ba66SKatsushi Kobayashi if(ch == 0){ 21713c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 21723c60ba66SKatsushi Kobayashi dbch = &sc->atrq; 21733c60ba66SKatsushi Kobayashi }else if(ch == 1){ 21743c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 21753c60ba66SKatsushi Kobayashi dbch = &sc->atrs; 21763c60ba66SKatsushi Kobayashi }else if(ch == 2){ 21773c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 21783c60ba66SKatsushi Kobayashi dbch = &sc->arrq; 21793c60ba66SKatsushi Kobayashi }else if(ch == 3){ 21803c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 21813c60ba66SKatsushi Kobayashi dbch = &sc->arrs; 21823c60ba66SKatsushi Kobayashi }else if(ch < IRX_CH){ 21833c60ba66SKatsushi Kobayashi off = OHCI_ITCTL(ch - ITX_CH); 21843c60ba66SKatsushi Kobayashi dbch = &sc->it[ch - ITX_CH]; 21853c60ba66SKatsushi Kobayashi }else { 21863c60ba66SKatsushi Kobayashi off = OHCI_IRCTL(ch - IRX_CH); 21873c60ba66SKatsushi Kobayashi dbch = &sc->ir[ch - IRX_CH]; 21883c60ba66SKatsushi Kobayashi } 21893c60ba66SKatsushi Kobayashi cmd = OREAD(sc, off + 0xc); 21903c60ba66SKatsushi Kobayashi 21913c60ba66SKatsushi Kobayashi if( dbch->ndb == 0 ){ 21923c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "No DB is attached ch=%d\n", ch); 21933c60ba66SKatsushi Kobayashi return; 21943c60ba66SKatsushi Kobayashi } 21953c60ba66SKatsushi Kobayashi pp = dbch->top; 21963c60ba66SKatsushi Kobayashi prev = pp->db; 21973c60ba66SKatsushi Kobayashi for(idb = 0 ; idb < dbch->ndb ; idb ++ ){ 21983c60ba66SKatsushi Kobayashi if(pp == NULL){ 21993c60ba66SKatsushi Kobayashi curr = NULL; 22003c60ba66SKatsushi Kobayashi goto outdb; 22013c60ba66SKatsushi Kobayashi } 22023c60ba66SKatsushi Kobayashi cp = STAILQ_NEXT(pp, link); 22033c60ba66SKatsushi Kobayashi if(cp == NULL){ 22043c60ba66SKatsushi Kobayashi curr = NULL; 22053c60ba66SKatsushi Kobayashi goto outdb; 22063c60ba66SKatsushi Kobayashi } 22073c60ba66SKatsushi Kobayashi np = STAILQ_NEXT(cp, link); 22083c60ba66SKatsushi Kobayashi if(cp == NULL) break; 22093c60ba66SKatsushi Kobayashi for(jdb = 0 ; jdb < dbch->ndesc ; jdb ++ ){ 22103c60ba66SKatsushi Kobayashi if((cmd & 0xfffffff0) 22113c60ba66SKatsushi Kobayashi == vtophys(&(cp->db[jdb]))){ 22123c60ba66SKatsushi Kobayashi curr = cp->db; 22133c60ba66SKatsushi Kobayashi if(np != NULL){ 22143c60ba66SKatsushi Kobayashi next = np->db; 22153c60ba66SKatsushi Kobayashi }else{ 22163c60ba66SKatsushi Kobayashi next = NULL; 22173c60ba66SKatsushi Kobayashi } 22183c60ba66SKatsushi Kobayashi goto outdb; 22193c60ba66SKatsushi Kobayashi } 22203c60ba66SKatsushi Kobayashi } 22213c60ba66SKatsushi Kobayashi pp = STAILQ_NEXT(pp, link); 22223c60ba66SKatsushi Kobayashi prev = pp->db; 22233c60ba66SKatsushi Kobayashi } 22243c60ba66SKatsushi Kobayashi outdb: 22253c60ba66SKatsushi Kobayashi if( curr != NULL){ 22263c60ba66SKatsushi Kobayashi printf("Prev DB %d\n", ch); 22273c60ba66SKatsushi Kobayashi print_db(prev, ch, dbch->ndesc); 22283c60ba66SKatsushi Kobayashi printf("Current DB %d\n", ch); 22293c60ba66SKatsushi Kobayashi print_db(curr, ch, dbch->ndesc); 22303c60ba66SKatsushi Kobayashi printf("Next DB %d\n", ch); 22313c60ba66SKatsushi Kobayashi print_db(next, ch, dbch->ndesc); 22323c60ba66SKatsushi Kobayashi }else{ 22333c60ba66SKatsushi Kobayashi printf("dbdump err ch = %d cmd = 0x%08x\n", ch, cmd); 22343c60ba66SKatsushi Kobayashi } 22353c60ba66SKatsushi Kobayashi return; 22363c60ba66SKatsushi Kobayashi } 2237c572b810SHidetoshi Shimokawa 2238c572b810SHidetoshi Shimokawa void 2239c572b810SHidetoshi Shimokawa print_db(volatile struct fwohcidb *db, u_int32_t ch, u_int32_t max) 2240c572b810SHidetoshi Shimokawa { 22413c60ba66SKatsushi Kobayashi fwohcireg_t stat; 22423c60ba66SKatsushi Kobayashi int i, key; 22433c60ba66SKatsushi Kobayashi 22443c60ba66SKatsushi Kobayashi if(db == NULL){ 22453c60ba66SKatsushi Kobayashi printf("No Descriptor is found\n"); 22463c60ba66SKatsushi Kobayashi return; 22473c60ba66SKatsushi Kobayashi } 22483c60ba66SKatsushi Kobayashi 22493c60ba66SKatsushi Kobayashi printf("ch = %d\n%8s %s %s %s %s %4s %8s %8s %4s:%4s\n", 22503c60ba66SKatsushi Kobayashi ch, 22513c60ba66SKatsushi Kobayashi "Current", 22523c60ba66SKatsushi Kobayashi "OP ", 22533c60ba66SKatsushi Kobayashi "KEY", 22543c60ba66SKatsushi Kobayashi "INT", 22553c60ba66SKatsushi Kobayashi "BR ", 22563c60ba66SKatsushi Kobayashi "len", 22573c60ba66SKatsushi Kobayashi "Addr", 22583c60ba66SKatsushi Kobayashi "Depend", 22593c60ba66SKatsushi Kobayashi "Stat", 22603c60ba66SKatsushi Kobayashi "Cnt"); 22613c60ba66SKatsushi Kobayashi for( i = 0 ; i <= max ; i ++){ 226253f1eb86SHidetoshi Shimokawa key = db[i].db.desc.control & OHCI_KEY_MASK; 2263a4239576SHidetoshi Shimokawa #if __FreeBSD_version >= 500000 226470ce30b5SHidetoshi Shimokawa printf("%08tx %s %s %s %s %5d %08x %08x %04x:%04x", 2265a4239576SHidetoshi Shimokawa #else 2266a4239576SHidetoshi Shimokawa printf("%08x %s %s %s %s %5d %08x %08x %04x:%04x", 2267a4239576SHidetoshi Shimokawa #endif 22683c60ba66SKatsushi Kobayashi vtophys(&db[i]), 226953f1eb86SHidetoshi Shimokawa dbcode[(db[i].db.desc.control >> 12) & 0xf], 227053f1eb86SHidetoshi Shimokawa dbkey[(db[i].db.desc.control >> 8) & 0x7], 227153f1eb86SHidetoshi Shimokawa dbcond[(db[i].db.desc.control >> 4) & 0x3], 227253f1eb86SHidetoshi Shimokawa dbcond[(db[i].db.desc.control >> 2) & 0x3], 227353f1eb86SHidetoshi Shimokawa db[i].db.desc.reqcount, 22743c60ba66SKatsushi Kobayashi db[i].db.desc.addr, 22753c60ba66SKatsushi Kobayashi db[i].db.desc.depend, 22763c60ba66SKatsushi Kobayashi db[i].db.desc.status, 22773c60ba66SKatsushi Kobayashi db[i].db.desc.count); 22783c60ba66SKatsushi Kobayashi stat = db[i].db.desc.status; 22793c60ba66SKatsushi Kobayashi if(stat & 0xff00){ 22803c60ba66SKatsushi Kobayashi printf(" %s%s%s%s%s%s %s(%x)\n", 22813c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_RUN ? "RUN," : "", 22823c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "", 22833c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "", 22843c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "", 22853c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "", 22863c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "", 22873c60ba66SKatsushi Kobayashi fwohcicode[stat & 0x1f], 22883c60ba66SKatsushi Kobayashi stat & 0x1f 22893c60ba66SKatsushi Kobayashi ); 22903c60ba66SKatsushi Kobayashi }else{ 22913c60ba66SKatsushi Kobayashi printf(" Nostat\n"); 22923c60ba66SKatsushi Kobayashi } 22933c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_ST2 ){ 22943c60ba66SKatsushi Kobayashi printf("0x%08x 0x%08x 0x%08x 0x%08x\n", 22953c60ba66SKatsushi Kobayashi db[i+1].db.immed[0], 22963c60ba66SKatsushi Kobayashi db[i+1].db.immed[1], 22973c60ba66SKatsushi Kobayashi db[i+1].db.immed[2], 22983c60ba66SKatsushi Kobayashi db[i+1].db.immed[3]); 22993c60ba66SKatsushi Kobayashi } 23003c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_DEVICE){ 23013c60ba66SKatsushi Kobayashi return; 23023c60ba66SKatsushi Kobayashi } 230353f1eb86SHidetoshi Shimokawa if((db[i].db.desc.control & OHCI_BRANCH_MASK) 23043c60ba66SKatsushi Kobayashi == OHCI_BRANCH_ALWAYS){ 23053c60ba66SKatsushi Kobayashi return; 23063c60ba66SKatsushi Kobayashi } 230753f1eb86SHidetoshi Shimokawa if((db[i].db.desc.control & OHCI_CMD_MASK) 23083c60ba66SKatsushi Kobayashi == OHCI_OUTPUT_LAST){ 23093c60ba66SKatsushi Kobayashi return; 23103c60ba66SKatsushi Kobayashi } 231153f1eb86SHidetoshi Shimokawa if((db[i].db.desc.control & OHCI_CMD_MASK) 23123c60ba66SKatsushi Kobayashi == OHCI_INPUT_LAST){ 23133c60ba66SKatsushi Kobayashi return; 23143c60ba66SKatsushi Kobayashi } 23153c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_ST2 ){ 23163c60ba66SKatsushi Kobayashi i++; 23173c60ba66SKatsushi Kobayashi } 23183c60ba66SKatsushi Kobayashi } 23193c60ba66SKatsushi Kobayashi return; 23203c60ba66SKatsushi Kobayashi } 2321c572b810SHidetoshi Shimokawa 2322c572b810SHidetoshi Shimokawa void 2323c572b810SHidetoshi Shimokawa fwohci_ibr(struct firewire_comm *fc) 23243c60ba66SKatsushi Kobayashi { 23253c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 23263c60ba66SKatsushi Kobayashi u_int32_t fun; 23273c60ba66SKatsushi Kobayashi 2328864d7e72SHidetoshi Shimokawa device_printf(fc->dev, "Initiate bus reset\n"); 23293c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 2330ac9f6692SHidetoshi Shimokawa 2331ac9f6692SHidetoshi Shimokawa /* 2332ac9f6692SHidetoshi Shimokawa * Set root hold-off bit so that non cyclemaster capable node 2333ac9f6692SHidetoshi Shimokawa * shouldn't became the root node. 2334ac9f6692SHidetoshi Shimokawa */ 23353c60ba66SKatsushi Kobayashi #if 1 23363c60ba66SKatsushi Kobayashi fun = fwphy_rddata(sc, FW_PHY_IBR_REG); 23374ed65ce9SHidetoshi Shimokawa fun |= FW_PHY_IBR | FW_PHY_RHB; 23383c60ba66SKatsushi Kobayashi fun = fwphy_wrdata(sc, FW_PHY_IBR_REG, fun); 23394ed65ce9SHidetoshi Shimokawa #else /* Short bus reset */ 23403c60ba66SKatsushi Kobayashi fun = fwphy_rddata(sc, FW_PHY_ISBR_REG); 23414ed65ce9SHidetoshi Shimokawa fun |= FW_PHY_ISBR | FW_PHY_RHB; 23423c60ba66SKatsushi Kobayashi fun = fwphy_wrdata(sc, FW_PHY_ISBR_REG, fun); 23433c60ba66SKatsushi Kobayashi #endif 23443c60ba66SKatsushi Kobayashi } 2345c572b810SHidetoshi Shimokawa 2346c572b810SHidetoshi Shimokawa void 2347c572b810SHidetoshi Shimokawa fwohci_txbufdb(struct fwohci_softc *sc, int dmach, struct fw_bulkxfer *bulkxfer) 23483c60ba66SKatsushi Kobayashi { 23493c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr, *fdb_tr; 23503c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch; 235153f1eb86SHidetoshi Shimokawa volatile struct fwohcidb *db; 23523c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 23533c60ba66SKatsushi Kobayashi volatile struct fwohci_txpkthdr *ohcifp; 23543c60ba66SKatsushi Kobayashi unsigned short chtag; 23553c60ba66SKatsushi Kobayashi int idb; 23563c60ba66SKatsushi Kobayashi 23573c60ba66SKatsushi Kobayashi dbch = &sc->it[dmach]; 23583c60ba66SKatsushi Kobayashi chtag = sc->it[dmach].xferq.flag & 0xff; 23593c60ba66SKatsushi Kobayashi 23603c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)(bulkxfer->start); 23613c60ba66SKatsushi Kobayashi fdb_tr = (struct fwohcidb_tr *)(bulkxfer->end); 23623c60ba66SKatsushi Kobayashi /* 23633c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "DB %08x %08x %08x\n", bulkxfer, vtophys(db_tr->db), vtophys(fdb_tr->db)); 23643c60ba66SKatsushi Kobayashi */ 23653c60ba66SKatsushi Kobayashi for( idb = 0 ; idb < bulkxfer->npacket ; idb ++){ 236653f1eb86SHidetoshi Shimokawa db = db_tr->db; 236753f1eb86SHidetoshi Shimokawa #if 0 236853f1eb86SHidetoshi Shimokawa db[0].db.desc.control 236953f1eb86SHidetoshi Shimokawa = OHCI_OUTPUT_MORE | OHCI_KEY_ST2; 237053f1eb86SHidetoshi Shimokawa db[0].db.desc.reqcount = 8; 237153f1eb86SHidetoshi Shimokawa #endif 23723c60ba66SKatsushi Kobayashi fp = (struct fw_pkt *)db_tr->buf; 237353f1eb86SHidetoshi Shimokawa ohcifp = (volatile struct fwohci_txpkthdr *) db[1].db.immed; 23743c60ba66SKatsushi Kobayashi ohcifp->mode.ld[0] = ntohl(fp->mode.ld[0]); 23753c60ba66SKatsushi Kobayashi ohcifp->mode.stream.len = ntohs(fp->mode.stream.len); 23763c60ba66SKatsushi Kobayashi ohcifp->mode.stream.chtag = chtag; 23773c60ba66SKatsushi Kobayashi ohcifp->mode.stream.tcode = 0xa; 23785a7ba74dSHidetoshi Shimokawa ohcifp->mode.stream.spd = 0; 23793c60ba66SKatsushi Kobayashi 238053f1eb86SHidetoshi Shimokawa db[2].db.desc.reqcount = ntohs(fp->mode.stream.len); 238153f1eb86SHidetoshi Shimokawa db[2].db.desc.status = 0; 238253f1eb86SHidetoshi Shimokawa db[2].db.desc.count = 0; 238353f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */ 238453f1eb86SHidetoshi Shimokawa db[2].db.desc.control = OHCI_OUTPUT_LAST 23853c60ba66SKatsushi Kobayashi | OHCI_UPDATE 238653f1eb86SHidetoshi Shimokawa | OHCI_BRANCH_ALWAYS; 238753f1eb86SHidetoshi Shimokawa db[0].db.desc.depend = 238853f1eb86SHidetoshi Shimokawa = db[dbch->ndesc - 1].db.desc.depend 23893c60ba66SKatsushi Kobayashi = vtophys(STAILQ_NEXT(db_tr, link)->db) | dbch->ndesc; 239053f1eb86SHidetoshi Shimokawa #else 239153f1eb86SHidetoshi Shimokawa db[0].db.desc.depend |= dbch->ndesc; 239253f1eb86SHidetoshi Shimokawa db[dbch->ndesc - 1].db.desc.depend |= dbch->ndesc; 239353f1eb86SHidetoshi Shimokawa #endif 23943c60ba66SKatsushi Kobayashi bulkxfer->end = (caddr_t)db_tr; 23953c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 23963c60ba66SKatsushi Kobayashi } 239753f1eb86SHidetoshi Shimokawa db = ((struct fwohcidb_tr *)bulkxfer->end)->db; 239853f1eb86SHidetoshi Shimokawa db[0].db.desc.depend &= ~0xf; 239953f1eb86SHidetoshi Shimokawa db[dbch->ndesc - 1].db.desc.depend &= ~0xf; 240053f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */ 240153f1eb86SHidetoshi Shimokawa db[dbch->ndesc - 1].db.desc.control |= OHCI_INTERRUPT_ALWAYS; 24024ed65ce9SHidetoshi Shimokawa /* OHCI 1.1 and above */ 240353f1eb86SHidetoshi Shimokawa db[0].db.desc.control |= OHCI_INTERRUPT_ALWAYS; 240453f1eb86SHidetoshi Shimokawa #endif 240553f1eb86SHidetoshi Shimokawa /* 24063c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)bulkxfer->start; 24073c60ba66SKatsushi Kobayashi fdb_tr = (struct fwohcidb_tr *)bulkxfer->end; 24083c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "DB %08x %3d %08x %08x\n", bulkxfer, bulkxfer->npacket, vtophys(db_tr->db), vtophys(fdb_tr->db)); 24093c60ba66SKatsushi Kobayashi */ 24103c60ba66SKatsushi Kobayashi return; 24113c60ba66SKatsushi Kobayashi } 2412c572b810SHidetoshi Shimokawa 2413c572b810SHidetoshi Shimokawa static int 2414c572b810SHidetoshi Shimokawa fwohci_add_tx_buf(struct fwohcidb_tr *db_tr, unsigned short size, 2415c572b810SHidetoshi Shimokawa int mode, void *buf) 24163c60ba66SKatsushi Kobayashi { 24173c60ba66SKatsushi Kobayashi volatile struct fwohcidb *db = db_tr->db; 24183c60ba66SKatsushi Kobayashi int err = 0; 24193c60ba66SKatsushi Kobayashi if(buf == 0){ 24203c60ba66SKatsushi Kobayashi err = EINVAL; 24213c60ba66SKatsushi Kobayashi return err; 24223c60ba66SKatsushi Kobayashi } 24233c60ba66SKatsushi Kobayashi db_tr->buf = buf; 24243c60ba66SKatsushi Kobayashi db_tr->dbcnt = 3; 24253c60ba66SKatsushi Kobayashi db_tr->dummy = NULL; 24263c60ba66SKatsushi Kobayashi 242753f1eb86SHidetoshi Shimokawa db[0].db.desc.control = OHCI_OUTPUT_MORE | OHCI_KEY_ST2; 242853f1eb86SHidetoshi Shimokawa db[0].db.desc.reqcount = 8; 24293c60ba66SKatsushi Kobayashi db[2].db.desc.addr = vtophys(buf) + sizeof(u_int32_t); 243053f1eb86SHidetoshi Shimokawa db[2].db.desc.control = 243153f1eb86SHidetoshi Shimokawa OHCI_OUTPUT_LAST | OHCI_UPDATE | OHCI_BRANCH_ALWAYS; 243253f1eb86SHidetoshi Shimokawa #if 1 24333c60ba66SKatsushi Kobayashi db[0].db.desc.status = 0; 24343c60ba66SKatsushi Kobayashi db[0].db.desc.count = 0; 24353c60ba66SKatsushi Kobayashi db[2].db.desc.status = 0; 24363c60ba66SKatsushi Kobayashi db[2].db.desc.count = 0; 243753f1eb86SHidetoshi Shimokawa #endif 24383c60ba66SKatsushi Kobayashi if( mode & FWXFERQ_STREAM ){ 24393c60ba66SKatsushi Kobayashi if(mode & FWXFERQ_PACKET ){ 244053f1eb86SHidetoshi Shimokawa db[2].db.desc.control |= OHCI_INTERRUPT_ALWAYS; 24413c60ba66SKatsushi Kobayashi } 244253f1eb86SHidetoshi Shimokawa } else { 244353f1eb86SHidetoshi Shimokawa printf("fwohci_add_tx_buf: who calls me?"); 24443c60ba66SKatsushi Kobayashi } 24453c60ba66SKatsushi Kobayashi return 1; 24463c60ba66SKatsushi Kobayashi } 2447c572b810SHidetoshi Shimokawa 2448c572b810SHidetoshi Shimokawa int 2449c572b810SHidetoshi Shimokawa fwohci_add_rx_buf(struct fwohcidb_tr *db_tr, unsigned short size, int mode, 2450c572b810SHidetoshi Shimokawa void *buf, void *dummy) 24513c60ba66SKatsushi Kobayashi { 24523c60ba66SKatsushi Kobayashi volatile struct fwohcidb *db = db_tr->db; 24533c60ba66SKatsushi Kobayashi int i; 24543c60ba66SKatsushi Kobayashi void *dbuf[2]; 24553c60ba66SKatsushi Kobayashi int dsiz[2]; 24563c60ba66SKatsushi Kobayashi 24573c60ba66SKatsushi Kobayashi if(buf == 0){ 24585166f1dfSHidetoshi Shimokawa buf = malloc(size, M_FW, M_NOWAIT); 24593c60ba66SKatsushi Kobayashi if(buf == NULL) return 0; 24603c60ba66SKatsushi Kobayashi db_tr->buf = buf; 24613c60ba66SKatsushi Kobayashi db_tr->dbcnt = 1; 24623c60ba66SKatsushi Kobayashi db_tr->dummy = NULL; 24633c60ba66SKatsushi Kobayashi dsiz[0] = size; 24643c60ba66SKatsushi Kobayashi dbuf[0] = buf; 24653c60ba66SKatsushi Kobayashi }else if(dummy == NULL){ 24663c60ba66SKatsushi Kobayashi db_tr->buf = buf; 24673c60ba66SKatsushi Kobayashi db_tr->dbcnt = 1; 24683c60ba66SKatsushi Kobayashi db_tr->dummy = NULL; 24693c60ba66SKatsushi Kobayashi dsiz[0] = size; 24703c60ba66SKatsushi Kobayashi dbuf[0] = buf; 24713c60ba66SKatsushi Kobayashi }else{ 24723c60ba66SKatsushi Kobayashi db_tr->buf = buf; 24733c60ba66SKatsushi Kobayashi db_tr->dbcnt = 2; 24743c60ba66SKatsushi Kobayashi db_tr->dummy = dummy; 24753c60ba66SKatsushi Kobayashi dsiz[0] = sizeof(u_int32_t); 24763c60ba66SKatsushi Kobayashi dsiz[1] = size; 24773c60ba66SKatsushi Kobayashi dbuf[0] = dummy; 24783c60ba66SKatsushi Kobayashi dbuf[1] = buf; 24793c60ba66SKatsushi Kobayashi } 24803c60ba66SKatsushi Kobayashi for(i = 0 ; i < db_tr->dbcnt ; i++){ 24813c60ba66SKatsushi Kobayashi db[i].db.desc.addr = vtophys(dbuf[i]) ; 248253f1eb86SHidetoshi Shimokawa db[i].db.desc.control = OHCI_INPUT_MORE; 248353f1eb86SHidetoshi Shimokawa db[i].db.desc.reqcount = dsiz[i]; 24843c60ba66SKatsushi Kobayashi if( mode & FWXFERQ_STREAM ){ 248553f1eb86SHidetoshi Shimokawa db[i].db.desc.control |= OHCI_UPDATE; 24863c60ba66SKatsushi Kobayashi } 24873c60ba66SKatsushi Kobayashi db[i].db.desc.status = 0; 24883c60ba66SKatsushi Kobayashi db[i].db.desc.count = dsiz[i]; 24893c60ba66SKatsushi Kobayashi } 24903c60ba66SKatsushi Kobayashi if( mode & FWXFERQ_STREAM ){ 249153f1eb86SHidetoshi Shimokawa db[db_tr->dbcnt - 1].db.desc.control |= OHCI_INPUT_LAST; 24923c60ba66SKatsushi Kobayashi if(mode & FWXFERQ_PACKET ){ 249353f1eb86SHidetoshi Shimokawa db[db_tr->dbcnt - 1].db.desc.control 24943c60ba66SKatsushi Kobayashi |= OHCI_INTERRUPT_ALWAYS; 24953c60ba66SKatsushi Kobayashi } 24963c60ba66SKatsushi Kobayashi } 249753f1eb86SHidetoshi Shimokawa db[db_tr->dbcnt - 1].db.desc.control |= OHCI_BRANCH_ALWAYS; 24983c60ba66SKatsushi Kobayashi return 1; 24993c60ba66SKatsushi Kobayashi } 2500c572b810SHidetoshi Shimokawa 2501c572b810SHidetoshi Shimokawa static void 2502c572b810SHidetoshi Shimokawa fwohci_ircv(struct fwohci_softc *sc, struct fwohci_dbch *dbch, int count) 25033c60ba66SKatsushi Kobayashi { 25043c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr = dbch->top, *odb_tr; 25053c60ba66SKatsushi Kobayashi struct firewire_comm *fc = (struct firewire_comm *)sc; 25063c60ba66SKatsushi Kobayashi int z = 1; 25073c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 25083c60ba66SKatsushi Kobayashi u_int8_t *ld; 25093c60ba66SKatsushi Kobayashi u_int32_t off = NULL; 25103c60ba66SKatsushi Kobayashi u_int32_t stat; 25113c60ba66SKatsushi Kobayashi u_int32_t *qld; 25123c60ba66SKatsushi Kobayashi u_int32_t reg; 25133c60ba66SKatsushi Kobayashi u_int spd; 25143c60ba66SKatsushi Kobayashi u_int dmach; 25153c60ba66SKatsushi Kobayashi int len, i, plen; 25163c60ba66SKatsushi Kobayashi caddr_t buf; 25173c60ba66SKatsushi Kobayashi 25183c60ba66SKatsushi Kobayashi for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){ 25193c60ba66SKatsushi Kobayashi if( &sc->ir[dmach] == dbch){ 25203c60ba66SKatsushi Kobayashi off = OHCI_IROFF(dmach); 25213c60ba66SKatsushi Kobayashi break; 25223c60ba66SKatsushi Kobayashi } 25233c60ba66SKatsushi Kobayashi } 25243c60ba66SKatsushi Kobayashi if(off == NULL){ 25253c60ba66SKatsushi Kobayashi return; 25263c60ba66SKatsushi Kobayashi } 25273c60ba66SKatsushi Kobayashi if(!(dbch->xferq.flag & FWXFERQ_RUNNING)){ 25283c60ba66SKatsushi Kobayashi fwohci_irx_disable(&sc->fc, dmach); 25293c60ba66SKatsushi Kobayashi return; 25303c60ba66SKatsushi Kobayashi } 25313c60ba66SKatsushi Kobayashi 25323c60ba66SKatsushi Kobayashi odb_tr = NULL; 25333c60ba66SKatsushi Kobayashi db_tr = dbch->top; 25343c60ba66SKatsushi Kobayashi i = 0; 25353c60ba66SKatsushi Kobayashi while ((reg = db_tr->db[0].db.desc.status) & 0x1f) { 2536783058faSHidetoshi Shimokawa if (count >= 0 && count-- == 0) 2537783058faSHidetoshi Shimokawa break; 25383c60ba66SKatsushi Kobayashi ld = (u_int8_t *)db_tr->buf; 25393c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_PACKET) { 25403c60ba66SKatsushi Kobayashi /* skip timeStamp */ 25413c60ba66SKatsushi Kobayashi ld += sizeof(struct fwohci_trailer); 25423c60ba66SKatsushi Kobayashi } 25433c60ba66SKatsushi Kobayashi qld = (u_int32_t *)ld; 25443c60ba66SKatsushi Kobayashi len = dbch->xferq.psize - (db_tr->db[0].db.desc.count); 25453c60ba66SKatsushi Kobayashi /* 25463c60ba66SKatsushi Kobayashi { 25473c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "%04x %2x 0x%08x 0x%08x 0x%08x 0x%08x\n", len, 25483c60ba66SKatsushi Kobayashi db_tr->db[0].db.desc.status & 0x1f, qld[0],qld[1],qld[2],qld[3]); 25493c60ba66SKatsushi Kobayashi } 25503c60ba66SKatsushi Kobayashi */ 25513c60ba66SKatsushi Kobayashi fp=(struct fw_pkt *)ld; 25523c60ba66SKatsushi Kobayashi qld[0] = htonl(qld[0]); 25533c60ba66SKatsushi Kobayashi plen = sizeof(struct fw_isohdr) 25543c60ba66SKatsushi Kobayashi + ntohs(fp->mode.stream.len) + sizeof(u_int32_t); 25553c60ba66SKatsushi Kobayashi ld += plen; 25563c60ba66SKatsushi Kobayashi len -= plen; 25573c60ba66SKatsushi Kobayashi buf = db_tr->buf; 25583c60ba66SKatsushi Kobayashi db_tr->buf = NULL; 25593c60ba66SKatsushi Kobayashi stat = reg & 0x1f; 25603c60ba66SKatsushi Kobayashi spd = reg & 0x3; 25613c60ba66SKatsushi Kobayashi switch(stat){ 25623c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 25633c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND: 25643c60ba66SKatsushi Kobayashi fw_rcv(&sc->fc, buf, plen - sizeof(u_int32_t), dmach, sizeof(u_int32_t), spd); 25653c60ba66SKatsushi Kobayashi break; 25663c60ba66SKatsushi Kobayashi default: 25675166f1dfSHidetoshi Shimokawa free(buf, M_FW); 25683c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "Isochronous receive err %02x\n", stat); 25693c60ba66SKatsushi Kobayashi break; 25703c60ba66SKatsushi Kobayashi } 25713c60ba66SKatsushi Kobayashi i++; 25723c60ba66SKatsushi Kobayashi fwohci_add_rx_buf(db_tr, dbch->xferq.psize, 25733c60ba66SKatsushi Kobayashi dbch->xferq.flag, 0, NULL); 25743c60ba66SKatsushi Kobayashi db_tr->db[0].db.desc.depend &= ~0xf; 25753c60ba66SKatsushi Kobayashi if(dbch->pdb_tr != NULL){ 25763c60ba66SKatsushi Kobayashi dbch->pdb_tr->db[0].db.desc.depend |= z; 25773c60ba66SKatsushi Kobayashi } else { 25783c60ba66SKatsushi Kobayashi /* XXX should be rewritten in better way */ 25793c60ba66SKatsushi Kobayashi dbch->bottom->db[0].db.desc.depend |= z; 25803c60ba66SKatsushi Kobayashi } 25813c60ba66SKatsushi Kobayashi dbch->pdb_tr = db_tr; 25823c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 25833c60ba66SKatsushi Kobayashi } 25843c60ba66SKatsushi Kobayashi dbch->top = db_tr; 25853c60ba66SKatsushi Kobayashi reg = OREAD(sc, OHCI_DMACTL(off)); 25863c60ba66SKatsushi Kobayashi if (reg & OHCI_CNTL_DMA_ACTIVE) 25873c60ba66SKatsushi Kobayashi return; 25883c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "IR DMA %d stopped at %x status=%x (%d)\n", 25893c60ba66SKatsushi Kobayashi dmach, OREAD(sc, OHCI_DMACMD(off)), reg, i); 25903c60ba66SKatsushi Kobayashi dbch->top = db_tr; 25913c60ba66SKatsushi Kobayashi fwohci_irx_enable(fc, dmach); 25923c60ba66SKatsushi Kobayashi } 25933c60ba66SKatsushi Kobayashi 2594627d85fbSHidetoshi Shimokawa #define PLEN(x) roundup2(ntohs(x), sizeof(u_int32_t)) 25953c60ba66SKatsushi Kobayashi static int 2596627d85fbSHidetoshi Shimokawa fwohci_get_plen(struct fwohci_softc *sc, struct fwohci_dbch *dbch, struct fw_pkt *fp, int hlen) 25973c60ba66SKatsushi Kobayashi { 2598627d85fbSHidetoshi Shimokawa int i, r; 25993c60ba66SKatsushi Kobayashi 26003c60ba66SKatsushi Kobayashi for( i = 4; i < hlen ; i+=4){ 26013c60ba66SKatsushi Kobayashi fp->mode.ld[i/4] = htonl(fp->mode.ld[i/4]); 26023c60ba66SKatsushi Kobayashi } 26033c60ba66SKatsushi Kobayashi 26043c60ba66SKatsushi Kobayashi switch(fp->mode.common.tcode){ 26053c60ba66SKatsushi Kobayashi case FWTCODE_RREQQ: 2606627d85fbSHidetoshi Shimokawa r = sizeof(fp->mode.rreqq) + sizeof(u_int32_t); 2607627d85fbSHidetoshi Shimokawa break; 26083c60ba66SKatsushi Kobayashi case FWTCODE_WRES: 2609627d85fbSHidetoshi Shimokawa r = sizeof(fp->mode.wres) + sizeof(u_int32_t); 2610627d85fbSHidetoshi Shimokawa break; 26113c60ba66SKatsushi Kobayashi case FWTCODE_WREQQ: 2612627d85fbSHidetoshi Shimokawa r = sizeof(fp->mode.wreqq) + sizeof(u_int32_t); 2613627d85fbSHidetoshi Shimokawa break; 26143c60ba66SKatsushi Kobayashi case FWTCODE_RREQB: 2615627d85fbSHidetoshi Shimokawa r = sizeof(fp->mode.rreqb) + sizeof(u_int32_t); 2616627d85fbSHidetoshi Shimokawa break; 26173c60ba66SKatsushi Kobayashi case FWTCODE_RRESQ: 2618627d85fbSHidetoshi Shimokawa r = sizeof(fp->mode.rresq) + sizeof(u_int32_t); 2619627d85fbSHidetoshi Shimokawa break; 26203c60ba66SKatsushi Kobayashi case FWTCODE_WREQB: 2621627d85fbSHidetoshi Shimokawa r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.wreqb.len) 26223c60ba66SKatsushi Kobayashi + sizeof(u_int32_t); 2623627d85fbSHidetoshi Shimokawa break; 26243c60ba66SKatsushi Kobayashi case FWTCODE_LREQ: 2625627d85fbSHidetoshi Shimokawa r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.lreq.len) 26263c60ba66SKatsushi Kobayashi + sizeof(u_int32_t); 2627627d85fbSHidetoshi Shimokawa break; 26283c60ba66SKatsushi Kobayashi case FWTCODE_RRESB: 2629627d85fbSHidetoshi Shimokawa r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.rresb.len) 26303c60ba66SKatsushi Kobayashi + sizeof(u_int32_t); 2631627d85fbSHidetoshi Shimokawa break; 26323c60ba66SKatsushi Kobayashi case FWTCODE_LRES: 2633627d85fbSHidetoshi Shimokawa r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.lres.len) 26343c60ba66SKatsushi Kobayashi + sizeof(u_int32_t); 2635627d85fbSHidetoshi Shimokawa break; 26363c60ba66SKatsushi Kobayashi case FWOHCITCODE_PHY: 2637627d85fbSHidetoshi Shimokawa r = 16; 2638627d85fbSHidetoshi Shimokawa break; 2639627d85fbSHidetoshi Shimokawa default: 2640627d85fbSHidetoshi Shimokawa device_printf(sc->fc.dev, "Unknown tcode %d\n", 2641627d85fbSHidetoshi Shimokawa fp->mode.common.tcode); 2642627d85fbSHidetoshi Shimokawa r = 0; 26433c60ba66SKatsushi Kobayashi } 2644627d85fbSHidetoshi Shimokawa if (r > dbch->xferq.psize) { 2645627d85fbSHidetoshi Shimokawa device_printf(sc->fc.dev, "Invalid packet length %d\n", r); 2646627d85fbSHidetoshi Shimokawa /* panic ? */ 2647627d85fbSHidetoshi Shimokawa } 2648627d85fbSHidetoshi Shimokawa return r; 26493c60ba66SKatsushi Kobayashi } 26503c60ba66SKatsushi Kobayashi 2651c572b810SHidetoshi Shimokawa static void 2652c572b810SHidetoshi Shimokawa fwohci_arcv(struct fwohci_softc *sc, struct fwohci_dbch *dbch, int count) 26533c60ba66SKatsushi Kobayashi { 26543c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 26553c60ba66SKatsushi Kobayashi int z = 1; 26563c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 26573c60ba66SKatsushi Kobayashi u_int8_t *ld; 26583c60ba66SKatsushi Kobayashi u_int32_t stat, off; 26593c60ba66SKatsushi Kobayashi u_int spd; 26603c60ba66SKatsushi Kobayashi int len, plen, hlen, pcnt, poff = 0, rlen; 26613c60ba66SKatsushi Kobayashi int s; 26623c60ba66SKatsushi Kobayashi caddr_t buf; 26633c60ba66SKatsushi Kobayashi int resCount; 26643c60ba66SKatsushi Kobayashi 26653c60ba66SKatsushi Kobayashi if(&sc->arrq == dbch){ 26663c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 26673c60ba66SKatsushi Kobayashi }else if(&sc->arrs == dbch){ 26683c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 26693c60ba66SKatsushi Kobayashi }else{ 26703c60ba66SKatsushi Kobayashi return; 26713c60ba66SKatsushi Kobayashi } 26723c60ba66SKatsushi Kobayashi 26733c60ba66SKatsushi Kobayashi s = splfw(); 26743c60ba66SKatsushi Kobayashi db_tr = dbch->top; 26753c60ba66SKatsushi Kobayashi pcnt = 0; 26763c60ba66SKatsushi Kobayashi /* XXX we cannot handle a packet which lies in more than two buf */ 26773c60ba66SKatsushi Kobayashi while (db_tr->db[0].db.desc.status & OHCI_CNTL_DMA_ACTIVE) { 26783c60ba66SKatsushi Kobayashi ld = (u_int8_t *)db_tr->buf + dbch->buf_offset; 26793c60ba66SKatsushi Kobayashi resCount = db_tr->db[0].db.desc.count; 26803c60ba66SKatsushi Kobayashi len = dbch->xferq.psize - resCount 26813c60ba66SKatsushi Kobayashi - dbch->buf_offset; 26823c60ba66SKatsushi Kobayashi while (len > 0 ) { 2683783058faSHidetoshi Shimokawa if (count >= 0 && count-- == 0) 2684783058faSHidetoshi Shimokawa goto out; 26853c60ba66SKatsushi Kobayashi if(dbch->frag.buf != NULL){ 26863c60ba66SKatsushi Kobayashi buf = dbch->frag.buf; 26873c60ba66SKatsushi Kobayashi if (dbch->frag.plen < 0) { 26883c60ba66SKatsushi Kobayashi /* incomplete header */ 26893c60ba66SKatsushi Kobayashi int hlen; 26903c60ba66SKatsushi Kobayashi 26913c60ba66SKatsushi Kobayashi hlen = - dbch->frag.plen; 26923c60ba66SKatsushi Kobayashi rlen = hlen - dbch->frag.len; 26933c60ba66SKatsushi Kobayashi bcopy(ld, dbch->frag.buf + dbch->frag.len, rlen); 26943c60ba66SKatsushi Kobayashi ld += rlen; 26953c60ba66SKatsushi Kobayashi len -= rlen; 26963c60ba66SKatsushi Kobayashi dbch->frag.len += rlen; 26973c60ba66SKatsushi Kobayashi #if 0 26983c60ba66SKatsushi Kobayashi printf("(1)frag.plen=%d frag.len=%d rlen=%d len=%d\n", dbch->frag.plen, dbch->frag.len, rlen, len); 26993c60ba66SKatsushi Kobayashi #endif 27003c60ba66SKatsushi Kobayashi fp=(struct fw_pkt *)dbch->frag.buf; 27013c60ba66SKatsushi Kobayashi dbch->frag.plen 2702627d85fbSHidetoshi Shimokawa = fwohci_get_plen(sc, 2703627d85fbSHidetoshi Shimokawa dbch, fp, hlen); 27043c60ba66SKatsushi Kobayashi if (dbch->frag.plen == 0) 27053c60ba66SKatsushi Kobayashi goto out; 27063c60ba66SKatsushi Kobayashi } 27073c60ba66SKatsushi Kobayashi rlen = dbch->frag.plen - dbch->frag.len; 27083c60ba66SKatsushi Kobayashi #if 0 27093c60ba66SKatsushi Kobayashi printf("(2)frag.plen=%d frag.len=%d rlen=%d len=%d\n", dbch->frag.plen, dbch->frag.len, rlen, len); 27103c60ba66SKatsushi Kobayashi #endif 27113c60ba66SKatsushi Kobayashi bcopy(ld, dbch->frag.buf + dbch->frag.len, 27123c60ba66SKatsushi Kobayashi rlen); 27133c60ba66SKatsushi Kobayashi ld += rlen; 27143c60ba66SKatsushi Kobayashi len -= rlen; 27153c60ba66SKatsushi Kobayashi plen = dbch->frag.plen; 27163c60ba66SKatsushi Kobayashi dbch->frag.buf = NULL; 27173c60ba66SKatsushi Kobayashi dbch->frag.plen = 0; 27183c60ba66SKatsushi Kobayashi dbch->frag.len = 0; 27193c60ba66SKatsushi Kobayashi poff = 0; 27203c60ba66SKatsushi Kobayashi }else{ 27213c60ba66SKatsushi Kobayashi fp=(struct fw_pkt *)ld; 27223c60ba66SKatsushi Kobayashi fp->mode.ld[0] = htonl(fp->mode.ld[0]); 27233c60ba66SKatsushi Kobayashi switch(fp->mode.common.tcode){ 27243c60ba66SKatsushi Kobayashi case FWTCODE_RREQQ: 27253c60ba66SKatsushi Kobayashi case FWTCODE_WRES: 27263c60ba66SKatsushi Kobayashi case FWTCODE_WREQQ: 27273c60ba66SKatsushi Kobayashi case FWTCODE_RRESQ: 27283c60ba66SKatsushi Kobayashi case FWOHCITCODE_PHY: 27293c60ba66SKatsushi Kobayashi hlen = 12; 27303c60ba66SKatsushi Kobayashi break; 27313c60ba66SKatsushi Kobayashi case FWTCODE_RREQB: 27323c60ba66SKatsushi Kobayashi case FWTCODE_WREQB: 27333c60ba66SKatsushi Kobayashi case FWTCODE_LREQ: 27343c60ba66SKatsushi Kobayashi case FWTCODE_RRESB: 27353c60ba66SKatsushi Kobayashi case FWTCODE_LRES: 27363c60ba66SKatsushi Kobayashi hlen = 16; 27373c60ba66SKatsushi Kobayashi break; 27383c60ba66SKatsushi Kobayashi default: 27393c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "Unknown tcode %d\n", fp->mode.common.tcode); 27403c60ba66SKatsushi Kobayashi goto out; 27413c60ba66SKatsushi Kobayashi } 27423c60ba66SKatsushi Kobayashi if (len >= hlen) { 2743627d85fbSHidetoshi Shimokawa plen = fwohci_get_plen(sc, 2744627d85fbSHidetoshi Shimokawa dbch, fp, hlen); 27453c60ba66SKatsushi Kobayashi if (plen == 0) 27463c60ba66SKatsushi Kobayashi goto out; 27473c60ba66SKatsushi Kobayashi plen = (plen + 3) & ~3; 27483c60ba66SKatsushi Kobayashi len -= plen; 27493c60ba66SKatsushi Kobayashi } else { 27503c60ba66SKatsushi Kobayashi plen = -hlen; 27513c60ba66SKatsushi Kobayashi len -= hlen; 27523c60ba66SKatsushi Kobayashi } 27533c60ba66SKatsushi Kobayashi if(resCount > 0 || len > 0){ 2754627d85fbSHidetoshi Shimokawa buf = malloc(plen, M_FW, M_NOWAIT); 27553c60ba66SKatsushi Kobayashi if(buf == NULL){ 27563c60ba66SKatsushi Kobayashi printf("cannot malloc!\n"); 27575166f1dfSHidetoshi Shimokawa free(db_tr->buf, M_FW); 27583c60ba66SKatsushi Kobayashi goto out; 27593c60ba66SKatsushi Kobayashi } 27603c60ba66SKatsushi Kobayashi bcopy(ld, buf, plen); 27613c60ba66SKatsushi Kobayashi poff = 0; 27623c60ba66SKatsushi Kobayashi dbch->frag.buf = NULL; 27633c60ba66SKatsushi Kobayashi dbch->frag.plen = 0; 27643c60ba66SKatsushi Kobayashi dbch->frag.len = 0; 27653c60ba66SKatsushi Kobayashi }else if(len < 0){ 27663c60ba66SKatsushi Kobayashi dbch->frag.buf = db_tr->buf; 27673c60ba66SKatsushi Kobayashi if (plen < 0) { 27683c60ba66SKatsushi Kobayashi #if 0 27693c60ba66SKatsushi Kobayashi printf("plen < 0:" 27703c60ba66SKatsushi Kobayashi "hlen: %d len: %d\n", 27713c60ba66SKatsushi Kobayashi hlen, len); 27723c60ba66SKatsushi Kobayashi #endif 27733c60ba66SKatsushi Kobayashi dbch->frag.len = hlen + len; 27743c60ba66SKatsushi Kobayashi dbch->frag.plen = -hlen; 27753c60ba66SKatsushi Kobayashi } else { 27763c60ba66SKatsushi Kobayashi dbch->frag.len = plen + len; 27773c60ba66SKatsushi Kobayashi dbch->frag.plen = plen; 27783c60ba66SKatsushi Kobayashi } 27793c60ba66SKatsushi Kobayashi bcopy(ld, db_tr->buf, dbch->frag.len); 27803c60ba66SKatsushi Kobayashi buf = NULL; 27813c60ba66SKatsushi Kobayashi }else{ 27823c60ba66SKatsushi Kobayashi buf = db_tr->buf; 27833c60ba66SKatsushi Kobayashi poff = ld - (u_int8_t *)buf; 27843c60ba66SKatsushi Kobayashi dbch->frag.buf = NULL; 27853c60ba66SKatsushi Kobayashi dbch->frag.plen = 0; 27863c60ba66SKatsushi Kobayashi dbch->frag.len = 0; 27873c60ba66SKatsushi Kobayashi } 27883c60ba66SKatsushi Kobayashi ld += plen; 27893c60ba66SKatsushi Kobayashi } 27903c60ba66SKatsushi Kobayashi if( buf != NULL){ 27913c60ba66SKatsushi Kobayashi /* DMA result-code will be written at the tail of packet */ 27923c60ba66SKatsushi Kobayashi stat = ((struct fwohci_trailer *)(ld - sizeof(struct fwohci_trailer)))->stat; 27933c60ba66SKatsushi Kobayashi spd = (stat >> 5) & 0x3; 27943c60ba66SKatsushi Kobayashi stat &= 0x1f; 27953c60ba66SKatsushi Kobayashi switch(stat){ 27963c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND: 2797864d7e72SHidetoshi Shimokawa #if 0 27983c60ba66SKatsushi Kobayashi printf("fwohci_arcv: ack pending..\n"); 27993c60ba66SKatsushi Kobayashi #endif 28003c60ba66SKatsushi Kobayashi /* fall through */ 28013c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 28023c60ba66SKatsushi Kobayashi if( poff != 0 ) 28033c60ba66SKatsushi Kobayashi bcopy(buf+poff, buf, plen - 4); 28043c60ba66SKatsushi Kobayashi fw_rcv(&sc->fc, buf, plen - sizeof(struct fwohci_trailer), 0, 0, spd); 28053c60ba66SKatsushi Kobayashi break; 28063c60ba66SKatsushi Kobayashi case FWOHCIEV_BUSRST: 28075166f1dfSHidetoshi Shimokawa free(buf, M_FW); 28083c60ba66SKatsushi Kobayashi if (sc->fc.status != FWBUSRESET) 28093c60ba66SKatsushi Kobayashi printf("got BUSRST packet!?\n"); 28103c60ba66SKatsushi Kobayashi break; 28113c60ba66SKatsushi Kobayashi default: 28123c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "Async DMA Receive error err = %02x %s\n", stat, fwohcicode[stat]); 28133c60ba66SKatsushi Kobayashi #if 0 /* XXX */ 28143c60ba66SKatsushi Kobayashi goto out; 28153c60ba66SKatsushi Kobayashi #endif 28163c60ba66SKatsushi Kobayashi break; 28173c60ba66SKatsushi Kobayashi } 28183c60ba66SKatsushi Kobayashi } 28193c60ba66SKatsushi Kobayashi pcnt ++; 28203c60ba66SKatsushi Kobayashi }; 28213c60ba66SKatsushi Kobayashi out: 28223c60ba66SKatsushi Kobayashi if (resCount == 0) { 28233c60ba66SKatsushi Kobayashi /* done on this buffer */ 28243c60ba66SKatsushi Kobayashi fwohci_add_rx_buf(db_tr, dbch->xferq.psize, 28253c60ba66SKatsushi Kobayashi dbch->xferq.flag, 0, NULL); 28263c60ba66SKatsushi Kobayashi dbch->bottom->db[0].db.desc.depend |= z; 28273c60ba66SKatsushi Kobayashi dbch->bottom = db_tr; 28283c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 28293c60ba66SKatsushi Kobayashi dbch->top = db_tr; 28303c60ba66SKatsushi Kobayashi dbch->buf_offset = 0; 28313c60ba66SKatsushi Kobayashi } else { 28323c60ba66SKatsushi Kobayashi dbch->buf_offset = dbch->xferq.psize - resCount; 28333c60ba66SKatsushi Kobayashi break; 28343c60ba66SKatsushi Kobayashi } 28353c60ba66SKatsushi Kobayashi /* XXX make sure DMA is not dead */ 28363c60ba66SKatsushi Kobayashi } 28373c60ba66SKatsushi Kobayashi #if 0 28383c60ba66SKatsushi Kobayashi if (pcnt < 1) 28393c60ba66SKatsushi Kobayashi printf("fwohci_arcv: no packets\n"); 28403c60ba66SKatsushi Kobayashi #endif 28413c60ba66SKatsushi Kobayashi splx(s); 28423c60ba66SKatsushi Kobayashi } 2843