1098ca2bdSWarner Losh /*- 277ee030bSHidetoshi Shimokawa * Copyright (c) 2003 Hidetoshi Shimokawa 33c60ba66SKatsushi Kobayashi * Copyright (c) 1998-2002 Katsushi Kobayashi and Hidetoshi Shimokawa 43c60ba66SKatsushi Kobayashi * All rights reserved. 53c60ba66SKatsushi Kobayashi * 63c60ba66SKatsushi Kobayashi * Redistribution and use in source and binary forms, with or without 73c60ba66SKatsushi Kobayashi * modification, are permitted provided that the following conditions 83c60ba66SKatsushi Kobayashi * are met: 93c60ba66SKatsushi Kobayashi * 1. Redistributions of source code must retain the above copyright 103c60ba66SKatsushi Kobayashi * notice, this list of conditions and the following disclaimer. 113c60ba66SKatsushi Kobayashi * 2. Redistributions in binary form must reproduce the above copyright 123c60ba66SKatsushi Kobayashi * notice, this list of conditions and the following disclaimer in the 133c60ba66SKatsushi Kobayashi * documentation and/or other materials provided with the distribution. 143c60ba66SKatsushi Kobayashi * 3. All advertising materials mentioning features or use of this software 153c60ba66SKatsushi Kobayashi * must display the acknowledgement as bellow: 163c60ba66SKatsushi Kobayashi * 178da326fdSHidetoshi Shimokawa * This product includes software developed by K. Kobayashi and H. Shimokawa 183c60ba66SKatsushi Kobayashi * 193c60ba66SKatsushi Kobayashi * 4. The name of the author may not be used to endorse or promote products 203c60ba66SKatsushi Kobayashi * derived from this software without specific prior written permission. 213c60ba66SKatsushi Kobayashi * 223c60ba66SKatsushi Kobayashi * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 233c60ba66SKatsushi Kobayashi * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 243c60ba66SKatsushi Kobayashi * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 253c60ba66SKatsushi Kobayashi * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, 263c60ba66SKatsushi Kobayashi * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 273c60ba66SKatsushi Kobayashi * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 283c60ba66SKatsushi Kobayashi * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 293c60ba66SKatsushi Kobayashi * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 303c60ba66SKatsushi Kobayashi * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN 313c60ba66SKatsushi Kobayashi * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 323c60ba66SKatsushi Kobayashi * POSSIBILITY OF SUCH DAMAGE. 333c60ba66SKatsushi Kobayashi * 343c60ba66SKatsushi Kobayashi * $FreeBSD$ 353c60ba66SKatsushi Kobayashi * 363c60ba66SKatsushi Kobayashi */ 378da326fdSHidetoshi Shimokawa 383c60ba66SKatsushi Kobayashi #define ATRQ_CH 0 393c60ba66SKatsushi Kobayashi #define ATRS_CH 1 403c60ba66SKatsushi Kobayashi #define ARRQ_CH 2 413c60ba66SKatsushi Kobayashi #define ARRS_CH 3 423c60ba66SKatsushi Kobayashi #define ITX_CH 4 433c60ba66SKatsushi Kobayashi #define IRX_CH 0x24 443c60ba66SKatsushi Kobayashi 453c60ba66SKatsushi Kobayashi #include <sys/param.h> 463c60ba66SKatsushi Kobayashi #include <sys/systm.h> 473c60ba66SKatsushi Kobayashi #include <sys/mbuf.h> 483c60ba66SKatsushi Kobayashi #include <sys/malloc.h> 493c60ba66SKatsushi Kobayashi #include <sys/sockio.h> 506b3ecf71SHidetoshi Shimokawa #include <sys/sysctl.h> 513c60ba66SKatsushi Kobayashi #include <sys/bus.h> 523c60ba66SKatsushi Kobayashi #include <sys/kernel.h> 533c60ba66SKatsushi Kobayashi #include <sys/conf.h> 5477ee030bSHidetoshi Shimokawa #include <sys/endian.h> 559950b741SHidetoshi Shimokawa #include <sys/kdb.h> 563c60ba66SKatsushi Kobayashi 573c60ba66SKatsushi Kobayashi #include <machine/bus.h> 583c60ba66SKatsushi Kobayashi 5910d3ed64SHidetoshi Shimokawa #if defined(__DragonFly__) || __FreeBSD_version < 500000 60170e7a20SHidetoshi Shimokawa #include <machine/clock.h> /* for DELAY() */ 61170e7a20SHidetoshi Shimokawa #endif 62170e7a20SHidetoshi Shimokawa 6310d3ed64SHidetoshi Shimokawa #ifdef __DragonFly__ 6410d3ed64SHidetoshi Shimokawa #include "firewire.h" 6510d3ed64SHidetoshi Shimokawa #include "firewirereg.h" 6610d3ed64SHidetoshi Shimokawa #include "fwdma.h" 6710d3ed64SHidetoshi Shimokawa #include "fwohcireg.h" 6810d3ed64SHidetoshi Shimokawa #include "fwohcivar.h" 6910d3ed64SHidetoshi Shimokawa #include "firewire_phy.h" 7010d3ed64SHidetoshi Shimokawa #else 713c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire.h> 723c60ba66SKatsushi Kobayashi #include <dev/firewire/firewirereg.h> 7377ee030bSHidetoshi Shimokawa #include <dev/firewire/fwdma.h> 743c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcireg.h> 753c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcivar.h> 763c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire_phy.h> 7710d3ed64SHidetoshi Shimokawa #endif 783c60ba66SKatsushi Kobayashi 793c60ba66SKatsushi Kobayashi #undef OHCI_DEBUG 808da326fdSHidetoshi Shimokawa 816b3ecf71SHidetoshi Shimokawa static int nocyclemaster = 0; 82ac2d2894SHidetoshi Shimokawa int firewire_phydma_enable = 1; 836b3ecf71SHidetoshi Shimokawa SYSCTL_DECL(_hw_firewire); 846b3ecf71SHidetoshi Shimokawa SYSCTL_INT(_hw_firewire, OID_AUTO, nocyclemaster, CTLFLAG_RW, &nocyclemaster, 0, 856b3ecf71SHidetoshi Shimokawa "Do not send cycle start packets"); 86ac2d2894SHidetoshi Shimokawa SYSCTL_INT(_hw_firewire, OID_AUTO, phydma_enable, CTLFLAG_RW, 87ac2d2894SHidetoshi Shimokawa &firewire_phydma_enable, 1, "Allow physical request DMA from firewire"); 88ac2d2894SHidetoshi Shimokawa TUNABLE_INT("hw.firewire.phydma_enable", &firewire_phydma_enable); 896b3ecf71SHidetoshi Shimokawa 903c60ba66SKatsushi Kobayashi static char dbcode[16][0x10]={"OUTM", "OUTL","INPM","INPL", 913c60ba66SKatsushi Kobayashi "STOR","LOAD","NOP ","STOP",}; 9277ee030bSHidetoshi Shimokawa 933c60ba66SKatsushi Kobayashi static char dbkey[8][0x10]={"ST0", "ST1","ST2","ST3", 943c60ba66SKatsushi Kobayashi "UNDEF","REG","SYS","DEV"}; 9577ee030bSHidetoshi Shimokawa static char dbcond[4][0x10]={"NEV","C=1", "C=0", "ALL"}; 963c60ba66SKatsushi Kobayashi char fwohcicode[32][0x20]={ 973c60ba66SKatsushi Kobayashi "No stat","Undef","long","miss Ack err", 989950b741SHidetoshi Shimokawa "FIFO underrun","FIFO overrun","desc err", "data read err", 993c60ba66SKatsushi Kobayashi "data write err","bus reset","timeout","tcode err", 1003c60ba66SKatsushi Kobayashi "Undef","Undef","unknown event","flushed", 1013c60ba66SKatsushi Kobayashi "Undef","ack complete","ack pend","Undef", 1023c60ba66SKatsushi Kobayashi "ack busy_X","ack busy_A","ack busy_B","Undef", 1033c60ba66SKatsushi Kobayashi "Undef","Undef","Undef","ack tardy", 1043c60ba66SKatsushi Kobayashi "Undef","ack data_err","ack type_err",""}; 10577ee030bSHidetoshi Shimokawa 1060bc666e0SHidetoshi Shimokawa #define MAX_SPEED 3 10748087829SHidetoshi Shimokawa extern char *linkspeed[]; 10803161bbcSDoug Rabson uint32_t tagbit[4] = { 1 << 28, 1 << 29, 1 << 30, 1 << 31}; 1093c60ba66SKatsushi Kobayashi 1103c60ba66SKatsushi Kobayashi static struct tcode_info tinfo[] = { 1119950b741SHidetoshi Shimokawa /* hdr_len block flag valid_response */ 1129950b741SHidetoshi Shimokawa /* 0 WREQQ */ {16, FWTI_REQ | FWTI_TLABEL, FWTCODE_WRES}, 1139950b741SHidetoshi Shimokawa /* 1 WREQB */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY, FWTCODE_WRES}, 1149950b741SHidetoshi Shimokawa /* 2 WRES */ {12, FWTI_RES, 0xff}, 1159950b741SHidetoshi Shimokawa /* 3 XXX */ { 0, 0, 0xff}, 1169950b741SHidetoshi Shimokawa /* 4 RREQQ */ {12, FWTI_REQ | FWTI_TLABEL, FWTCODE_RRESQ}, 1179950b741SHidetoshi Shimokawa /* 5 RREQB */ {16, FWTI_REQ | FWTI_TLABEL, FWTCODE_RRESB}, 1189950b741SHidetoshi Shimokawa /* 6 RRESQ */ {16, FWTI_RES, 0xff}, 1199950b741SHidetoshi Shimokawa /* 7 RRESB */ {16, FWTI_RES | FWTI_BLOCK_ASY, 0xff}, 1209950b741SHidetoshi Shimokawa /* 8 CYCS */ { 0, 0, 0xff}, 1219950b741SHidetoshi Shimokawa /* 9 LREQ */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY, FWTCODE_LRES}, 1229950b741SHidetoshi Shimokawa /* a STREAM */ { 4, FWTI_REQ | FWTI_BLOCK_STR, 0xff}, 1239950b741SHidetoshi Shimokawa /* b LRES */ {16, FWTI_RES | FWTI_BLOCK_ASY, 0xff}, 1249950b741SHidetoshi Shimokawa /* c XXX */ { 0, 0, 0xff}, 1259950b741SHidetoshi Shimokawa /* d XXX */ { 0, 0, 0xff}, 1269950b741SHidetoshi Shimokawa /* e PHY */ {12, FWTI_REQ, 0xff}, 1279950b741SHidetoshi Shimokawa /* f XXX */ { 0, 0, 0xff} 1283c60ba66SKatsushi Kobayashi }; 1293c60ba66SKatsushi Kobayashi 1303c60ba66SKatsushi Kobayashi #define OHCI_WRITE_SIGMASK 0xffff0000 1313c60ba66SKatsushi Kobayashi #define OHCI_READ_SIGMASK 0xffff0000 1323c60ba66SKatsushi Kobayashi 1333c60ba66SKatsushi Kobayashi #define OWRITE(sc, r, x) bus_space_write_4((sc)->bst, (sc)->bsh, (r), (x)) 1343c60ba66SKatsushi Kobayashi #define OREAD(sc, r) bus_space_read_4((sc)->bst, (sc)->bsh, (r)) 1353c60ba66SKatsushi Kobayashi 136d09a5d6fSHidetoshi Shimokawa static void fwohci_ibr (struct firewire_comm *); 137d09a5d6fSHidetoshi Shimokawa static void fwohci_db_init (struct fwohci_softc *, struct fwohci_dbch *); 138d09a5d6fSHidetoshi Shimokawa static void fwohci_db_free (struct fwohci_dbch *); 139d09a5d6fSHidetoshi Shimokawa static void fwohci_arcv (struct fwohci_softc *, struct fwohci_dbch *, int); 140d09a5d6fSHidetoshi Shimokawa static void fwohci_txd (struct fwohci_softc *, struct fwohci_dbch *); 141d09a5d6fSHidetoshi Shimokawa static void fwohci_start_atq (struct firewire_comm *); 142d09a5d6fSHidetoshi Shimokawa static void fwohci_start_ats (struct firewire_comm *); 143d09a5d6fSHidetoshi Shimokawa static void fwohci_start (struct fwohci_softc *, struct fwohci_dbch *); 14403161bbcSDoug Rabson static uint32_t fwphy_wrdata ( struct fwohci_softc *, uint32_t, uint32_t); 14503161bbcSDoug Rabson static uint32_t fwphy_rddata ( struct fwohci_softc *, uint32_t); 146d09a5d6fSHidetoshi Shimokawa static int fwohci_rx_enable (struct fwohci_softc *, struct fwohci_dbch *); 147d09a5d6fSHidetoshi Shimokawa static int fwohci_tx_enable (struct fwohci_softc *, struct fwohci_dbch *); 148d09a5d6fSHidetoshi Shimokawa static int fwohci_irx_enable (struct firewire_comm *, int); 149d09a5d6fSHidetoshi Shimokawa static int fwohci_irx_disable (struct firewire_comm *, int); 15077ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 15103161bbcSDoug Rabson static void fwohci_irx_post (struct firewire_comm *, uint32_t *); 15277ee030bSHidetoshi Shimokawa #endif 153d09a5d6fSHidetoshi Shimokawa static int fwohci_itxbuf_enable (struct firewire_comm *, int); 154d09a5d6fSHidetoshi Shimokawa static int fwohci_itx_disable (struct firewire_comm *, int); 155d09a5d6fSHidetoshi Shimokawa static void fwohci_timeout (void *); 156d09a5d6fSHidetoshi Shimokawa static void fwohci_set_intr (struct firewire_comm *, int); 15777ee030bSHidetoshi Shimokawa 158d09a5d6fSHidetoshi Shimokawa static int fwohci_add_rx_buf (struct fwohci_dbch *, struct fwohcidb_tr *, int, struct fwdma_alloc *); 159d09a5d6fSHidetoshi Shimokawa static int fwohci_add_tx_buf (struct fwohci_dbch *, struct fwohcidb_tr *, int); 16003161bbcSDoug Rabson static void dump_db (struct fwohci_softc *, uint32_t); 16103161bbcSDoug Rabson static void print_db (struct fwohcidb_tr *, struct fwohcidb *, uint32_t , uint32_t); 16203161bbcSDoug Rabson static void dump_dma (struct fwohci_softc *, uint32_t); 16303161bbcSDoug Rabson static uint32_t fwohci_cyctimer (struct firewire_comm *); 164d09a5d6fSHidetoshi Shimokawa static void fwohci_rbuf_update (struct fwohci_softc *, int); 165d09a5d6fSHidetoshi Shimokawa static void fwohci_tbuf_update (struct fwohci_softc *, int); 166d09a5d6fSHidetoshi Shimokawa void fwohci_txbufdb (struct fwohci_softc *, int , struct fw_bulkxfer *); 1679950b741SHidetoshi Shimokawa static void fwohci_task_busreset(void *, int); 1689950b741SHidetoshi Shimokawa static void fwohci_task_sid(void *, int); 1699950b741SHidetoshi Shimokawa static void fwohci_task_dma(void *, int); 1703c60ba66SKatsushi Kobayashi 1713c60ba66SKatsushi Kobayashi /* 1723c60ba66SKatsushi Kobayashi * memory allocated for DMA programs 1733c60ba66SKatsushi Kobayashi */ 1743c60ba66SKatsushi Kobayashi #define DMA_PROG_ALLOC (8 * PAGE_SIZE) 1753c60ba66SKatsushi Kobayashi 1763c60ba66SKatsushi Kobayashi #define NDB FWMAXQUEUE 1773c60ba66SKatsushi Kobayashi 1783c60ba66SKatsushi Kobayashi #define OHCI_VERSION 0x00 17973aa55baSHidetoshi Shimokawa #define OHCI_ATRETRY 0x08 1803c60ba66SKatsushi Kobayashi #define OHCI_CROMHDR 0x18 1813c60ba66SKatsushi Kobayashi #define OHCI_BUS_OPT 0x20 1823c60ba66SKatsushi Kobayashi #define OHCI_BUSIRMC (1 << 31) 1833c60ba66SKatsushi Kobayashi #define OHCI_BUSCMC (1 << 30) 1843c60ba66SKatsushi Kobayashi #define OHCI_BUSISC (1 << 29) 1853c60ba66SKatsushi Kobayashi #define OHCI_BUSBMC (1 << 28) 1863c60ba66SKatsushi Kobayashi #define OHCI_BUSPMC (1 << 27) 1873c60ba66SKatsushi Kobayashi #define OHCI_BUSFNC OHCI_BUSIRMC | OHCI_BUSCMC | OHCI_BUSISC |\ 1883c60ba66SKatsushi Kobayashi OHCI_BUSBMC | OHCI_BUSPMC 1893c60ba66SKatsushi Kobayashi 1903c60ba66SKatsushi Kobayashi #define OHCI_EUID_HI 0x24 1913c60ba66SKatsushi Kobayashi #define OHCI_EUID_LO 0x28 1923c60ba66SKatsushi Kobayashi 1933c60ba66SKatsushi Kobayashi #define OHCI_CROMPTR 0x34 1943c60ba66SKatsushi Kobayashi #define OHCI_HCCCTL 0x50 1953c60ba66SKatsushi Kobayashi #define OHCI_HCCCTLCLR 0x54 1963c60ba66SKatsushi Kobayashi #define OHCI_AREQHI 0x100 1973c60ba66SKatsushi Kobayashi #define OHCI_AREQHICLR 0x104 1983c60ba66SKatsushi Kobayashi #define OHCI_AREQLO 0x108 1993c60ba66SKatsushi Kobayashi #define OHCI_AREQLOCLR 0x10c 2003c60ba66SKatsushi Kobayashi #define OHCI_PREQHI 0x110 2013c60ba66SKatsushi Kobayashi #define OHCI_PREQHICLR 0x114 2023c60ba66SKatsushi Kobayashi #define OHCI_PREQLO 0x118 2033c60ba66SKatsushi Kobayashi #define OHCI_PREQLOCLR 0x11c 2043c60ba66SKatsushi Kobayashi #define OHCI_PREQUPPER 0x120 2053c60ba66SKatsushi Kobayashi 2063c60ba66SKatsushi Kobayashi #define OHCI_SID_BUF 0x64 2073c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT 0x68 20877ee030bSHidetoshi Shimokawa #define OHCI_SID_ERR (1 << 31) 2093c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT_MASK 0xffc 2103c60ba66SKatsushi Kobayashi 2113c60ba66SKatsushi Kobayashi #define OHCI_IT_STAT 0x90 2123c60ba66SKatsushi Kobayashi #define OHCI_IT_STATCLR 0x94 2133c60ba66SKatsushi Kobayashi #define OHCI_IT_MASK 0x98 2143c60ba66SKatsushi Kobayashi #define OHCI_IT_MASKCLR 0x9c 2153c60ba66SKatsushi Kobayashi 2163c60ba66SKatsushi Kobayashi #define OHCI_IR_STAT 0xa0 2173c60ba66SKatsushi Kobayashi #define OHCI_IR_STATCLR 0xa4 2183c60ba66SKatsushi Kobayashi #define OHCI_IR_MASK 0xa8 2193c60ba66SKatsushi Kobayashi #define OHCI_IR_MASKCLR 0xac 2203c60ba66SKatsushi Kobayashi 2213c60ba66SKatsushi Kobayashi #define OHCI_LNKCTL 0xe0 2223c60ba66SKatsushi Kobayashi #define OHCI_LNKCTLCLR 0xe4 2233c60ba66SKatsushi Kobayashi 2243c60ba66SKatsushi Kobayashi #define OHCI_PHYACCESS 0xec 2253c60ba66SKatsushi Kobayashi #define OHCI_CYCLETIMER 0xf0 2263c60ba66SKatsushi Kobayashi 2273c60ba66SKatsushi Kobayashi #define OHCI_DMACTL(off) (off) 2283c60ba66SKatsushi Kobayashi #define OHCI_DMACTLCLR(off) (off + 4) 2293c60ba66SKatsushi Kobayashi #define OHCI_DMACMD(off) (off + 0xc) 2303c60ba66SKatsushi Kobayashi #define OHCI_DMAMATCH(off) (off + 0x10) 2313c60ba66SKatsushi Kobayashi 2323c60ba66SKatsushi Kobayashi #define OHCI_ATQOFF 0x180 2333c60ba66SKatsushi Kobayashi #define OHCI_ATQCTL OHCI_ATQOFF 2343c60ba66SKatsushi Kobayashi #define OHCI_ATQCTLCLR (OHCI_ATQOFF + 4) 2353c60ba66SKatsushi Kobayashi #define OHCI_ATQCMD (OHCI_ATQOFF + 0xc) 2363c60ba66SKatsushi Kobayashi #define OHCI_ATQMATCH (OHCI_ATQOFF + 0x10) 2373c60ba66SKatsushi Kobayashi 2383c60ba66SKatsushi Kobayashi #define OHCI_ATSOFF 0x1a0 2393c60ba66SKatsushi Kobayashi #define OHCI_ATSCTL OHCI_ATSOFF 2403c60ba66SKatsushi Kobayashi #define OHCI_ATSCTLCLR (OHCI_ATSOFF + 4) 2413c60ba66SKatsushi Kobayashi #define OHCI_ATSCMD (OHCI_ATSOFF + 0xc) 2423c60ba66SKatsushi Kobayashi #define OHCI_ATSMATCH (OHCI_ATSOFF + 0x10) 2433c60ba66SKatsushi Kobayashi 2443c60ba66SKatsushi Kobayashi #define OHCI_ARQOFF 0x1c0 2453c60ba66SKatsushi Kobayashi #define OHCI_ARQCTL OHCI_ARQOFF 2463c60ba66SKatsushi Kobayashi #define OHCI_ARQCTLCLR (OHCI_ARQOFF + 4) 2473c60ba66SKatsushi Kobayashi #define OHCI_ARQCMD (OHCI_ARQOFF + 0xc) 2483c60ba66SKatsushi Kobayashi #define OHCI_ARQMATCH (OHCI_ARQOFF + 0x10) 2493c60ba66SKatsushi Kobayashi 2503c60ba66SKatsushi Kobayashi #define OHCI_ARSOFF 0x1e0 2513c60ba66SKatsushi Kobayashi #define OHCI_ARSCTL OHCI_ARSOFF 2523c60ba66SKatsushi Kobayashi #define OHCI_ARSCTLCLR (OHCI_ARSOFF + 4) 2533c60ba66SKatsushi Kobayashi #define OHCI_ARSCMD (OHCI_ARSOFF + 0xc) 2543c60ba66SKatsushi Kobayashi #define OHCI_ARSMATCH (OHCI_ARSOFF + 0x10) 2553c60ba66SKatsushi Kobayashi 2563c60ba66SKatsushi Kobayashi #define OHCI_ITOFF(CH) (0x200 + 0x10 * (CH)) 2573c60ba66SKatsushi Kobayashi #define OHCI_ITCTL(CH) (OHCI_ITOFF(CH)) 2583c60ba66SKatsushi Kobayashi #define OHCI_ITCTLCLR(CH) (OHCI_ITOFF(CH) + 4) 2593c60ba66SKatsushi Kobayashi #define OHCI_ITCMD(CH) (OHCI_ITOFF(CH) + 0xc) 2603c60ba66SKatsushi Kobayashi 2613c60ba66SKatsushi Kobayashi #define OHCI_IROFF(CH) (0x400 + 0x20 * (CH)) 2623c60ba66SKatsushi Kobayashi #define OHCI_IRCTL(CH) (OHCI_IROFF(CH)) 2633c60ba66SKatsushi Kobayashi #define OHCI_IRCTLCLR(CH) (OHCI_IROFF(CH) + 4) 2643c60ba66SKatsushi Kobayashi #define OHCI_IRCMD(CH) (OHCI_IROFF(CH) + 0xc) 2653c60ba66SKatsushi Kobayashi #define OHCI_IRMATCH(CH) (OHCI_IROFF(CH) + 0x10) 2663c60ba66SKatsushi Kobayashi 2673c60ba66SKatsushi Kobayashi d_ioctl_t fwohci_ioctl; 2683c60ba66SKatsushi Kobayashi 2693c60ba66SKatsushi Kobayashi /* 2703c60ba66SKatsushi Kobayashi * Communication with PHY device 2713c60ba66SKatsushi Kobayashi */ 2729950b741SHidetoshi Shimokawa /* XXX need lock for phy access */ 27303161bbcSDoug Rabson static uint32_t 27403161bbcSDoug Rabson fwphy_wrdata( struct fwohci_softc *sc, uint32_t addr, uint32_t data) 2753c60ba66SKatsushi Kobayashi { 27603161bbcSDoug Rabson uint32_t fun; 2773c60ba66SKatsushi Kobayashi 2783c60ba66SKatsushi Kobayashi addr &= 0xf; 2793c60ba66SKatsushi Kobayashi data &= 0xff; 2803c60ba66SKatsushi Kobayashi 2813c60ba66SKatsushi Kobayashi fun = (PHYDEV_WRCMD | (addr << PHYDEV_REGADDR) | (data << PHYDEV_WRDATA)); 2823c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PHYACCESS, fun); 2833c60ba66SKatsushi Kobayashi DELAY(100); 2843c60ba66SKatsushi Kobayashi 2853c60ba66SKatsushi Kobayashi return(fwphy_rddata( sc, addr)); 2863c60ba66SKatsushi Kobayashi } 2873c60ba66SKatsushi Kobayashi 28803161bbcSDoug Rabson static uint32_t 2893c60ba66SKatsushi Kobayashi fwohci_set_bus_manager(struct firewire_comm *fc, u_int node) 2903c60ba66SKatsushi Kobayashi { 2913c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 2923c60ba66SKatsushi Kobayashi int i; 29303161bbcSDoug Rabson uint32_t bm; 2943c60ba66SKatsushi Kobayashi 2953c60ba66SKatsushi Kobayashi #define OHCI_CSR_DATA 0x0c 2963c60ba66SKatsushi Kobayashi #define OHCI_CSR_COMP 0x10 2973c60ba66SKatsushi Kobayashi #define OHCI_CSR_CONT 0x14 2983c60ba66SKatsushi Kobayashi #define OHCI_BUS_MANAGER_ID 0 2993c60ba66SKatsushi Kobayashi 3003c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_DATA, node); 3013c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_COMP, 0x3f); 3023c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_CONT, OHCI_BUS_MANAGER_ID); 3033c60ba66SKatsushi Kobayashi for (i = 0; !(OREAD(sc, OHCI_CSR_CONT) & (1<<31)) && (i < 1000); i++) 3044ed65ce9SHidetoshi Shimokawa DELAY(10); 3053c60ba66SKatsushi Kobayashi bm = OREAD(sc, OHCI_CSR_DATA); 30617c3d42cSHidetoshi Shimokawa if((bm & 0x3f) == 0x3f) 3073c60ba66SKatsushi Kobayashi bm = node; 308f9d9941fSHidetoshi Shimokawa if (firewire_debug) 309373d9227SSean Bruno device_printf(sc->fc.dev, "%s: %d->%d (loop=%d)\n", 310373d9227SSean Bruno __func__, bm, node, i); 3113c60ba66SKatsushi Kobayashi 3123c60ba66SKatsushi Kobayashi return(bm); 3133c60ba66SKatsushi Kobayashi } 3143c60ba66SKatsushi Kobayashi 31503161bbcSDoug Rabson static uint32_t 316c572b810SHidetoshi Shimokawa fwphy_rddata(struct fwohci_softc *sc, u_int addr) 3173c60ba66SKatsushi Kobayashi { 31803161bbcSDoug Rabson uint32_t fun, stat; 319e4b13179SHidetoshi Shimokawa u_int i, retry = 0; 3203c60ba66SKatsushi Kobayashi 3213c60ba66SKatsushi Kobayashi addr &= 0xf; 322e4b13179SHidetoshi Shimokawa #define MAX_RETRY 100 323e4b13179SHidetoshi Shimokawa again: 324e4b13179SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_REG_FAIL); 3253c60ba66SKatsushi Kobayashi fun = PHYDEV_RDCMD | (addr << PHYDEV_REGADDR); 3263c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PHYACCESS, fun); 327e4b13179SHidetoshi Shimokawa for ( i = 0 ; i < MAX_RETRY ; i ++ ){ 3283c60ba66SKatsushi Kobayashi fun = OREAD(sc, OHCI_PHYACCESS); 3293c60ba66SKatsushi Kobayashi if ((fun & PHYDEV_RDCMD) == 0 && (fun & PHYDEV_RDDONE) != 0) 3303c60ba66SKatsushi Kobayashi break; 3314ed65ce9SHidetoshi Shimokawa DELAY(100); 3323c60ba66SKatsushi Kobayashi } 333e4b13179SHidetoshi Shimokawa if(i >= MAX_RETRY) { 334f9d9941fSHidetoshi Shimokawa if (firewire_debug) 335373d9227SSean Bruno device_printf(sc->fc.dev, "%s: failed(1).\n", __func__); 3361f2361f8SHidetoshi Shimokawa if (++retry < MAX_RETRY) { 3374ed65ce9SHidetoshi Shimokawa DELAY(100); 3381f2361f8SHidetoshi Shimokawa goto again; 3391f2361f8SHidetoshi Shimokawa } 340e4b13179SHidetoshi Shimokawa } 341e4b13179SHidetoshi Shimokawa /* Make sure that SCLK is started */ 342e4b13179SHidetoshi Shimokawa stat = OREAD(sc, FWOHCI_INTSTAT); 343e4b13179SHidetoshi Shimokawa if ((stat & OHCI_INT_REG_FAIL) != 0 || 344e4b13179SHidetoshi Shimokawa ((fun >> PHYDEV_REGADDR) & 0xf) != addr) { 345f9d9941fSHidetoshi Shimokawa if (firewire_debug) 346373d9227SSean Bruno device_printf(sc->fc.dev, "%s: failed(2).\n", __func__); 347e4b13179SHidetoshi Shimokawa if (++retry < MAX_RETRY) { 3484ed65ce9SHidetoshi Shimokawa DELAY(100); 349e4b13179SHidetoshi Shimokawa goto again; 350e4b13179SHidetoshi Shimokawa } 351e4b13179SHidetoshi Shimokawa } 352373d9227SSean Bruno if (firewire_debug > 1 || retry >= MAX_RETRY) 353e4b13179SHidetoshi Shimokawa device_printf(sc->fc.dev, 354373d9227SSean Bruno "%s:: 0x%x loop=%d, retry=%d\n", 355373d9227SSean Bruno __func__, addr, i, retry); 356e4b13179SHidetoshi Shimokawa #undef MAX_RETRY 3573c60ba66SKatsushi Kobayashi return((fun >> PHYDEV_RDDATA )& 0xff); 3583c60ba66SKatsushi Kobayashi } 3593c60ba66SKatsushi Kobayashi /* Device specific ioctl. */ 3603c60ba66SKatsushi Kobayashi int 36189c9c53dSPoul-Henning Kamp fwohci_ioctl (struct cdev *dev, u_long cmd, caddr_t data, int flag, fw_proc *td) 3623c60ba66SKatsushi Kobayashi { 3633c60ba66SKatsushi Kobayashi struct firewire_softc *sc; 3643c60ba66SKatsushi Kobayashi struct fwohci_softc *fc; 3653c60ba66SKatsushi Kobayashi int unit = DEV2UNIT(dev); 3663c60ba66SKatsushi Kobayashi int err = 0; 3673c60ba66SKatsushi Kobayashi struct fw_reg_req_t *reg = (struct fw_reg_req_t *) data; 36803161bbcSDoug Rabson uint32_t *dmach = (uint32_t *) data; 3693c60ba66SKatsushi Kobayashi 3703c60ba66SKatsushi Kobayashi sc = devclass_get_softc(firewire_devclass, unit); 3713c60ba66SKatsushi Kobayashi if(sc == NULL){ 3723c60ba66SKatsushi Kobayashi return(EINVAL); 3733c60ba66SKatsushi Kobayashi } 3743c60ba66SKatsushi Kobayashi fc = (struct fwohci_softc *)sc->fc; 3753c60ba66SKatsushi Kobayashi 3763c60ba66SKatsushi Kobayashi if (!data) 3773c60ba66SKatsushi Kobayashi return(EINVAL); 3783c60ba66SKatsushi Kobayashi 3793c60ba66SKatsushi Kobayashi switch (cmd) { 3803c60ba66SKatsushi Kobayashi case FWOHCI_WRREG: 3813c60ba66SKatsushi Kobayashi #define OHCI_MAX_REG 0x800 3823c60ba66SKatsushi Kobayashi if(reg->addr <= OHCI_MAX_REG){ 3833c60ba66SKatsushi Kobayashi OWRITE(fc, reg->addr, reg->data); 3843c60ba66SKatsushi Kobayashi reg->data = OREAD(fc, reg->addr); 3853c60ba66SKatsushi Kobayashi }else{ 3863c60ba66SKatsushi Kobayashi err = EINVAL; 3873c60ba66SKatsushi Kobayashi } 3883c60ba66SKatsushi Kobayashi break; 3893c60ba66SKatsushi Kobayashi case FWOHCI_RDREG: 3903c60ba66SKatsushi Kobayashi if(reg->addr <= OHCI_MAX_REG){ 3913c60ba66SKatsushi Kobayashi reg->data = OREAD(fc, reg->addr); 3923c60ba66SKatsushi Kobayashi }else{ 3933c60ba66SKatsushi Kobayashi err = EINVAL; 3943c60ba66SKatsushi Kobayashi } 3953c60ba66SKatsushi Kobayashi break; 3963c60ba66SKatsushi Kobayashi /* Read DMA descriptors for debug */ 3973c60ba66SKatsushi Kobayashi case DUMPDMA: 3983c60ba66SKatsushi Kobayashi if(*dmach <= OHCI_MAX_DMA_CH ){ 3993c60ba66SKatsushi Kobayashi dump_dma(fc, *dmach); 4003c60ba66SKatsushi Kobayashi dump_db(fc, *dmach); 4013c60ba66SKatsushi Kobayashi }else{ 4023c60ba66SKatsushi Kobayashi err = EINVAL; 4033c60ba66SKatsushi Kobayashi } 4043c60ba66SKatsushi Kobayashi break; 405f9c8c31dSHidetoshi Shimokawa /* Read/Write Phy registers */ 406f9c8c31dSHidetoshi Shimokawa #define OHCI_MAX_PHY_REG 0xf 407f9c8c31dSHidetoshi Shimokawa case FWOHCI_RDPHYREG: 408f9c8c31dSHidetoshi Shimokawa if (reg->addr <= OHCI_MAX_PHY_REG) 409f9c8c31dSHidetoshi Shimokawa reg->data = fwphy_rddata(fc, reg->addr); 410f9c8c31dSHidetoshi Shimokawa else 411f9c8c31dSHidetoshi Shimokawa err = EINVAL; 412f9c8c31dSHidetoshi Shimokawa break; 413f9c8c31dSHidetoshi Shimokawa case FWOHCI_WRPHYREG: 414f9c8c31dSHidetoshi Shimokawa if (reg->addr <= OHCI_MAX_PHY_REG) 415f9c8c31dSHidetoshi Shimokawa reg->data = fwphy_wrdata(fc, reg->addr, reg->data); 416f9c8c31dSHidetoshi Shimokawa else 417f9c8c31dSHidetoshi Shimokawa err = EINVAL; 418f9c8c31dSHidetoshi Shimokawa break; 4193c60ba66SKatsushi Kobayashi default: 420f9c8c31dSHidetoshi Shimokawa err = EINVAL; 4213c60ba66SKatsushi Kobayashi break; 4223c60ba66SKatsushi Kobayashi } 4233c60ba66SKatsushi Kobayashi return err; 4243c60ba66SKatsushi Kobayashi } 425c572b810SHidetoshi Shimokawa 426d0fd7bc6SHidetoshi Shimokawa static int 427d0fd7bc6SHidetoshi Shimokawa fwohci_probe_phy(struct fwohci_softc *sc, device_t dev) 4283c60ba66SKatsushi Kobayashi { 42903161bbcSDoug Rabson uint32_t reg, reg2; 430d0fd7bc6SHidetoshi Shimokawa int e1394a = 1; 431d0fd7bc6SHidetoshi Shimokawa /* 432d0fd7bc6SHidetoshi Shimokawa * probe PHY parameters 433d0fd7bc6SHidetoshi Shimokawa * 0. to prove PHY version, whether compliance of 1394a. 434d0fd7bc6SHidetoshi Shimokawa * 1. to probe maximum speed supported by the PHY and 435d0fd7bc6SHidetoshi Shimokawa * number of port supported by core-logic. 436d0fd7bc6SHidetoshi Shimokawa * It is not actually available port on your PC . 437d0fd7bc6SHidetoshi Shimokawa */ 438d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS); 43933662e36SHidetoshi Shimokawa DELAY(500); 44033662e36SHidetoshi Shimokawa 441d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, FW_PHY_SPD_REG); 442d0fd7bc6SHidetoshi Shimokawa 443d0fd7bc6SHidetoshi Shimokawa if((reg >> 5) != 7 ){ 444d0fd7bc6SHidetoshi Shimokawa sc->fc.mode &= ~FWPHYASYST; 445d0fd7bc6SHidetoshi Shimokawa sc->fc.nport = reg & FW_PHY_NP; 446d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = reg & FW_PHY_SPD >> 6; 447d0fd7bc6SHidetoshi Shimokawa if (sc->fc.speed > MAX_SPEED) { 448d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "invalid speed %d (fixed to %d).\n", 449d0fd7bc6SHidetoshi Shimokawa sc->fc.speed, MAX_SPEED); 450d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = MAX_SPEED; 451d0fd7bc6SHidetoshi Shimokawa } 452d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 45394b6f028SHidetoshi Shimokawa "Phy 1394 only %s, %d ports.\n", 45494b6f028SHidetoshi Shimokawa linkspeed[sc->fc.speed], sc->fc.nport); 455d0fd7bc6SHidetoshi Shimokawa }else{ 456d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_rddata(sc, FW_PHY_ESPD_REG); 457d0fd7bc6SHidetoshi Shimokawa sc->fc.mode |= FWPHYASYST; 458d0fd7bc6SHidetoshi Shimokawa sc->fc.nport = reg & FW_PHY_NP; 459d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = (reg2 & FW_PHY_ESPD) >> 5; 460d0fd7bc6SHidetoshi Shimokawa if (sc->fc.speed > MAX_SPEED) { 461d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "invalid speed %d (fixed to %d).\n", 462d0fd7bc6SHidetoshi Shimokawa sc->fc.speed, MAX_SPEED); 463d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = MAX_SPEED; 464d0fd7bc6SHidetoshi Shimokawa } 465d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 46694b6f028SHidetoshi Shimokawa "Phy 1394a available %s, %d ports.\n", 46794b6f028SHidetoshi Shimokawa linkspeed[sc->fc.speed], sc->fc.nport); 468d0fd7bc6SHidetoshi Shimokawa 469d0fd7bc6SHidetoshi Shimokawa /* check programPhyEnable */ 470d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_rddata(sc, 5); 471d0fd7bc6SHidetoshi Shimokawa #if 0 472d0fd7bc6SHidetoshi Shimokawa if (e1394a && (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_PRPHY)) { 473d0fd7bc6SHidetoshi Shimokawa #else /* XXX force to enable 1394a */ 474d0fd7bc6SHidetoshi Shimokawa if (e1394a) { 475d0fd7bc6SHidetoshi Shimokawa #endif 476f9d9941fSHidetoshi Shimokawa if (firewire_debug) 477d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 478d0fd7bc6SHidetoshi Shimokawa "Enable 1394a Enhancements\n"); 479d0fd7bc6SHidetoshi Shimokawa /* enable EAA EMC */ 480d0fd7bc6SHidetoshi Shimokawa reg2 |= 0x03; 481d0fd7bc6SHidetoshi Shimokawa /* set aPhyEnhanceEnable */ 482d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_PHYEN); 483d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_PRPHY); 484d0fd7bc6SHidetoshi Shimokawa } else { 485d0fd7bc6SHidetoshi Shimokawa /* for safe */ 486d0fd7bc6SHidetoshi Shimokawa reg2 &= ~0x83; 487d0fd7bc6SHidetoshi Shimokawa } 488d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_wrdata(sc, 5, reg2); 489d0fd7bc6SHidetoshi Shimokawa } 490d0fd7bc6SHidetoshi Shimokawa 491d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, FW_PHY_SPD_REG); 492d0fd7bc6SHidetoshi Shimokawa if((reg >> 5) == 7 ){ 493d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, 4); 494d0fd7bc6SHidetoshi Shimokawa reg |= 1 << 6; 495d0fd7bc6SHidetoshi Shimokawa fwphy_wrdata(sc, 4, reg); 496d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, 4); 497d0fd7bc6SHidetoshi Shimokawa } 498d0fd7bc6SHidetoshi Shimokawa return 0; 499d0fd7bc6SHidetoshi Shimokawa } 500d0fd7bc6SHidetoshi Shimokawa 501d0fd7bc6SHidetoshi Shimokawa 502d0fd7bc6SHidetoshi Shimokawa void 503d0fd7bc6SHidetoshi Shimokawa fwohci_reset(struct fwohci_softc *sc, device_t dev) 504d0fd7bc6SHidetoshi Shimokawa { 50594b6f028SHidetoshi Shimokawa int i, max_rec, speed; 50603161bbcSDoug Rabson uint32_t reg, reg2; 5073c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 508d0fd7bc6SHidetoshi Shimokawa 50995a24954SDoug Rabson /* Disable interrupts */ 510d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, ~0); 511d0fd7bc6SHidetoshi Shimokawa 51295a24954SDoug Rabson /* Now stopping all DMA channels */ 513d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN); 514d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN); 515d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 516d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 517d0fd7bc6SHidetoshi Shimokawa 518d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASKCLR, ~0); 519d0fd7bc6SHidetoshi Shimokawa for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 520d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN); 521d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN); 522d0fd7bc6SHidetoshi Shimokawa } 523d0fd7bc6SHidetoshi Shimokawa 524d0fd7bc6SHidetoshi Shimokawa /* FLUSH FIFO and reset Transmitter/Reciever */ 525d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET); 526f9d9941fSHidetoshi Shimokawa if (firewire_debug) 527d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "resetting OHCI..."); 528d0fd7bc6SHidetoshi Shimokawa i = 0; 529d0fd7bc6SHidetoshi Shimokawa while(OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_RESET) { 530d0fd7bc6SHidetoshi Shimokawa if (i++ > 100) break; 531d0fd7bc6SHidetoshi Shimokawa DELAY(1000); 532d0fd7bc6SHidetoshi Shimokawa } 533f9d9941fSHidetoshi Shimokawa if (firewire_debug) 534d0fd7bc6SHidetoshi Shimokawa printf("done (loop=%d)\n", i); 535d0fd7bc6SHidetoshi Shimokawa 53694b6f028SHidetoshi Shimokawa /* Probe phy */ 53794b6f028SHidetoshi Shimokawa fwohci_probe_phy(sc, dev); 53894b6f028SHidetoshi Shimokawa 53994b6f028SHidetoshi Shimokawa /* Probe link */ 540d0fd7bc6SHidetoshi Shimokawa reg = OREAD(sc, OHCI_BUS_OPT); 541d0fd7bc6SHidetoshi Shimokawa reg2 = reg | OHCI_BUSFNC; 54294b6f028SHidetoshi Shimokawa max_rec = (reg & 0x0000f000) >> 12; 54394b6f028SHidetoshi Shimokawa speed = (reg & 0x00000007); 54494b6f028SHidetoshi Shimokawa device_printf(dev, "Link %s, max_rec %d bytes.\n", 54594b6f028SHidetoshi Shimokawa linkspeed[speed], MAXREC(max_rec)); 54694b6f028SHidetoshi Shimokawa /* XXX fix max_rec */ 54794b6f028SHidetoshi Shimokawa sc->fc.maxrec = sc->fc.speed + 8; 54894b6f028SHidetoshi Shimokawa if (max_rec != sc->fc.maxrec) { 54994b6f028SHidetoshi Shimokawa reg2 = (reg2 & 0xffff0fff) | (sc->fc.maxrec << 12); 55094b6f028SHidetoshi Shimokawa device_printf(dev, "max_rec %d -> %d\n", 55194b6f028SHidetoshi Shimokawa MAXREC(max_rec), MAXREC(sc->fc.maxrec)); 55294b6f028SHidetoshi Shimokawa } 553f9d9941fSHidetoshi Shimokawa if (firewire_debug) 554d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "BUS_OPT 0x%x -> 0x%x\n", reg, reg2); 555d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_BUS_OPT, reg2); 556d0fd7bc6SHidetoshi Shimokawa 55794b6f028SHidetoshi Shimokawa /* Initialize registers */ 558d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_CROMHDR, sc->fc.config_rom[0]); 55977ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_CROMPTR, sc->crom_dma.bus_addr); 560d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_BIGEND); 561d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_POSTWR); 56277ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_SID_BUF, sc->sid_dma.bus_addr); 563d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_SID); 5649339321dSHidetoshi Shimokawa 56594b6f028SHidetoshi Shimokawa /* Enable link */ 56694b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LINKEN); 56794b6f028SHidetoshi Shimokawa 56894b6f028SHidetoshi Shimokawa /* Force to start async RX DMA */ 5699339321dSHidetoshi Shimokawa sc->arrq.xferq.flag &= ~FWXFERQ_RUNNING; 5709339321dSHidetoshi Shimokawa sc->arrs.xferq.flag &= ~FWXFERQ_RUNNING; 571d0fd7bc6SHidetoshi Shimokawa fwohci_rx_enable(sc, &sc->arrq); 572d0fd7bc6SHidetoshi Shimokawa fwohci_rx_enable(sc, &sc->arrs); 573d0fd7bc6SHidetoshi Shimokawa 57494b6f028SHidetoshi Shimokawa /* Initialize async TX */ 57594b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD); 57694b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD); 577630529adSHidetoshi Shimokawa 57894b6f028SHidetoshi Shimokawa /* AT Retries */ 57994b6f028SHidetoshi Shimokawa OWRITE(sc, FWOHCI_RETRY, 58094b6f028SHidetoshi Shimokawa /* CycleLimit PhyRespRetries ATRespRetries ATReqRetries */ 58194b6f028SHidetoshi Shimokawa (0xffff << 16 ) | (0x0f << 8) | (0x0f << 4) | 0x0f) ; 582630529adSHidetoshi Shimokawa 583630529adSHidetoshi Shimokawa sc->atrq.top = STAILQ_FIRST(&sc->atrq.db_trq); 584630529adSHidetoshi Shimokawa sc->atrs.top = STAILQ_FIRST(&sc->atrs.db_trq); 585630529adSHidetoshi Shimokawa sc->atrq.bottom = sc->atrq.top; 586630529adSHidetoshi Shimokawa sc->atrs.bottom = sc->atrs.top; 587630529adSHidetoshi Shimokawa 588d0fd7bc6SHidetoshi Shimokawa for( i = 0, db_tr = sc->atrq.top; i < sc->atrq.ndb ; 589d0fd7bc6SHidetoshi Shimokawa i ++, db_tr = STAILQ_NEXT(db_tr, link)){ 590d0fd7bc6SHidetoshi Shimokawa db_tr->xfer = NULL; 591d0fd7bc6SHidetoshi Shimokawa } 592d0fd7bc6SHidetoshi Shimokawa for( i = 0, db_tr = sc->atrs.top; i < sc->atrs.ndb ; 593d0fd7bc6SHidetoshi Shimokawa i ++, db_tr = STAILQ_NEXT(db_tr, link)){ 594d0fd7bc6SHidetoshi Shimokawa db_tr->xfer = NULL; 595d0fd7bc6SHidetoshi Shimokawa } 596d0fd7bc6SHidetoshi Shimokawa 59794b6f028SHidetoshi Shimokawa 59895a24954SDoug Rabson /* Enable interrupts */ 5999950b741SHidetoshi Shimokawa sc->intmask = (OHCI_INT_ERR | OHCI_INT_PHY_SID 600d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS 601d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS 602d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_PHY_BUS_R | OHCI_INT_PW_ERR); 6039950b741SHidetoshi Shimokawa sc->intmask |= OHCI_INT_DMA_IR | OHCI_INT_DMA_IT; 6049950b741SHidetoshi Shimokawa sc->intmask |= OHCI_INT_CYC_LOST | OHCI_INT_PHY_INT; 6059950b741SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, sc->intmask); 606d0fd7bc6SHidetoshi Shimokawa fwohci_set_intr(&sc->fc, 1); 607d0fd7bc6SHidetoshi Shimokawa 608d0fd7bc6SHidetoshi Shimokawa } 609d0fd7bc6SHidetoshi Shimokawa 610d0fd7bc6SHidetoshi Shimokawa int 611d0fd7bc6SHidetoshi Shimokawa fwohci_init(struct fwohci_softc *sc, device_t dev) 612d0fd7bc6SHidetoshi Shimokawa { 613ff04511eSHidetoshi Shimokawa int i, mver; 61403161bbcSDoug Rabson uint32_t reg; 61503161bbcSDoug Rabson uint8_t ui[8]; 6163c60ba66SKatsushi Kobayashi 617ff04511eSHidetoshi Shimokawa /* OHCI version */ 6183c60ba66SKatsushi Kobayashi reg = OREAD(sc, OHCI_VERSION); 619ff04511eSHidetoshi Shimokawa mver = (reg >> 16) & 0xff; 6203c60ba66SKatsushi Kobayashi device_printf(dev, "OHCI version %x.%x (ROM=%d)\n", 621ff04511eSHidetoshi Shimokawa mver, reg & 0xff, (reg>>24) & 1); 622ff04511eSHidetoshi Shimokawa if (mver < 1 || mver > 9) { 62318349893SHidetoshi Shimokawa device_printf(dev, "invalid OHCI version\n"); 62418349893SHidetoshi Shimokawa return (ENXIO); 62518349893SHidetoshi Shimokawa } 62618349893SHidetoshi Shimokawa 62795a24954SDoug Rabson /* Available Isochronous DMA channel probe */ 6287054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASK, 0xffffffff); 6297054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASK, 0xffffffff); 6307054e848SHidetoshi Shimokawa reg = OREAD(sc, OHCI_IT_MASK) & OREAD(sc, OHCI_IR_MASK); 6317054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASKCLR, 0xffffffff); 6327054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASKCLR, 0xffffffff); 6337054e848SHidetoshi Shimokawa for (i = 0; i < 0x20; i++) 6347054e848SHidetoshi Shimokawa if ((reg & (1 << i)) == 0) 6357054e848SHidetoshi Shimokawa break; 6363c60ba66SKatsushi Kobayashi sc->fc.nisodma = i; 63795a24954SDoug Rabson device_printf(dev, "No. of Isochronous channels is %d.\n", i); 638f40a2915SHidetoshi Shimokawa if (i == 0) 639f40a2915SHidetoshi Shimokawa return (ENXIO); 6403c60ba66SKatsushi Kobayashi 6413c60ba66SKatsushi Kobayashi sc->fc.arq = &sc->arrq.xferq; 6423c60ba66SKatsushi Kobayashi sc->fc.ars = &sc->arrs.xferq; 6433c60ba66SKatsushi Kobayashi sc->fc.atq = &sc->atrq.xferq; 6443c60ba66SKatsushi Kobayashi sc->fc.ats = &sc->atrs.xferq; 6453c60ba66SKatsushi Kobayashi 64677ee030bSHidetoshi Shimokawa sc->arrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 64777ee030bSHidetoshi Shimokawa sc->arrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 64877ee030bSHidetoshi Shimokawa sc->atrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 64977ee030bSHidetoshi Shimokawa sc->atrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 65077ee030bSHidetoshi Shimokawa 6513c60ba66SKatsushi Kobayashi sc->arrq.xferq.start = NULL; 6523c60ba66SKatsushi Kobayashi sc->arrs.xferq.start = NULL; 6533c60ba66SKatsushi Kobayashi sc->atrq.xferq.start = fwohci_start_atq; 6543c60ba66SKatsushi Kobayashi sc->atrs.xferq.start = fwohci_start_ats; 6553c60ba66SKatsushi Kobayashi 65677ee030bSHidetoshi Shimokawa sc->arrq.xferq.buf = NULL; 65777ee030bSHidetoshi Shimokawa sc->arrs.xferq.buf = NULL; 65877ee030bSHidetoshi Shimokawa sc->atrq.xferq.buf = NULL; 65977ee030bSHidetoshi Shimokawa sc->atrs.xferq.buf = NULL; 6603c60ba66SKatsushi Kobayashi 6616cada79aSHidetoshi Shimokawa sc->arrq.xferq.dmach = -1; 6626cada79aSHidetoshi Shimokawa sc->arrs.xferq.dmach = -1; 6636cada79aSHidetoshi Shimokawa sc->atrq.xferq.dmach = -1; 6646cada79aSHidetoshi Shimokawa sc->atrs.xferq.dmach = -1; 6656cada79aSHidetoshi Shimokawa 6663c60ba66SKatsushi Kobayashi sc->arrq.ndesc = 1; 6673c60ba66SKatsushi Kobayashi sc->arrs.ndesc = 1; 668645394e6SHidetoshi Shimokawa sc->atrq.ndesc = 8; /* equal to maximum of mbuf chains */ 669645394e6SHidetoshi Shimokawa sc->atrs.ndesc = 2; 6703c60ba66SKatsushi Kobayashi 6713c60ba66SKatsushi Kobayashi sc->arrq.ndb = NDB; 6723c60ba66SKatsushi Kobayashi sc->arrs.ndb = NDB / 2; 6733c60ba66SKatsushi Kobayashi sc->atrq.ndb = NDB; 6743c60ba66SKatsushi Kobayashi sc->atrs.ndb = NDB / 2; 6753c60ba66SKatsushi Kobayashi 6763c60ba66SKatsushi Kobayashi for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 6773c60ba66SKatsushi Kobayashi sc->fc.it[i] = &sc->it[i].xferq; 6783c60ba66SKatsushi Kobayashi sc->fc.ir[i] = &sc->ir[i].xferq; 6796cada79aSHidetoshi Shimokawa sc->it[i].xferq.dmach = i; 6806cada79aSHidetoshi Shimokawa sc->ir[i].xferq.dmach = i; 6813c60ba66SKatsushi Kobayashi sc->it[i].ndb = 0; 6823c60ba66SKatsushi Kobayashi sc->ir[i].ndb = 0; 6833c60ba66SKatsushi Kobayashi } 6843c60ba66SKatsushi Kobayashi 6853c60ba66SKatsushi Kobayashi sc->fc.tcode = tinfo; 68677ee030bSHidetoshi Shimokawa sc->fc.dev = dev; 6873c60ba66SKatsushi Kobayashi 68877ee030bSHidetoshi Shimokawa sc->fc.config_rom = fwdma_malloc(&sc->fc, CROMSIZE, CROMSIZE, 68977ee030bSHidetoshi Shimokawa &sc->crom_dma, BUS_DMA_WAITOK); 69077ee030bSHidetoshi Shimokawa if(sc->fc.config_rom == NULL){ 69177ee030bSHidetoshi Shimokawa device_printf(dev, "config_rom alloc failed."); 6923c60ba66SKatsushi Kobayashi return ENOMEM; 6933c60ba66SKatsushi Kobayashi } 6943c60ba66SKatsushi Kobayashi 6950bc666e0SHidetoshi Shimokawa #if 0 6960bc666e0SHidetoshi Shimokawa bzero(&sc->fc.config_rom[0], CROMSIZE); 6973c60ba66SKatsushi Kobayashi sc->fc.config_rom[1] = 0x31333934; 6983c60ba66SKatsushi Kobayashi sc->fc.config_rom[2] = 0xf000a002; 6993c60ba66SKatsushi Kobayashi sc->fc.config_rom[3] = OREAD(sc, OHCI_EUID_HI); 7003c60ba66SKatsushi Kobayashi sc->fc.config_rom[4] = OREAD(sc, OHCI_EUID_LO); 7013c60ba66SKatsushi Kobayashi sc->fc.config_rom[5] = 0; 7023c60ba66SKatsushi Kobayashi sc->fc.config_rom[0] = (4 << 24) | (5 << 16); 7033c60ba66SKatsushi Kobayashi 7043c60ba66SKatsushi Kobayashi sc->fc.config_rom[0] |= fw_crc16(&sc->fc.config_rom[1], 5*4); 70577ee030bSHidetoshi Shimokawa #endif 7063c60ba66SKatsushi Kobayashi 7073c60ba66SKatsushi Kobayashi 70895a24954SDoug Rabson /* SID recieve buffer must align 2^11 */ 7093c60ba66SKatsushi Kobayashi #define OHCI_SIDSIZE (1 << 11) 71077ee030bSHidetoshi Shimokawa sc->sid_buf = fwdma_malloc(&sc->fc, OHCI_SIDSIZE, OHCI_SIDSIZE, 71177ee030bSHidetoshi Shimokawa &sc->sid_dma, BUS_DMA_WAITOK); 71277ee030bSHidetoshi Shimokawa if (sc->sid_buf == NULL) { 71377ee030bSHidetoshi Shimokawa device_printf(dev, "sid_buf alloc failed."); 71416e0f484SHidetoshi Shimokawa return ENOMEM; 71516e0f484SHidetoshi Shimokawa } 7163c60ba66SKatsushi Kobayashi 71703161bbcSDoug Rabson fwdma_malloc(&sc->fc, sizeof(uint32_t), sizeof(uint32_t), 71877ee030bSHidetoshi Shimokawa &sc->dummy_dma, BUS_DMA_WAITOK); 71977ee030bSHidetoshi Shimokawa 72077ee030bSHidetoshi Shimokawa if (sc->dummy_dma.v_addr == NULL) { 72177ee030bSHidetoshi Shimokawa device_printf(dev, "dummy_dma alloc failed."); 72277ee030bSHidetoshi Shimokawa return ENOMEM; 72377ee030bSHidetoshi Shimokawa } 72477ee030bSHidetoshi Shimokawa 72577ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->arrq); 7261f2361f8SHidetoshi Shimokawa if ((sc->arrq.flags & FWOHCI_DBCH_INIT) == 0) 7271f2361f8SHidetoshi Shimokawa return ENOMEM; 7281f2361f8SHidetoshi Shimokawa 72977ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->arrs); 7301f2361f8SHidetoshi Shimokawa if ((sc->arrs.flags & FWOHCI_DBCH_INIT) == 0) 7311f2361f8SHidetoshi Shimokawa return ENOMEM; 7323c60ba66SKatsushi Kobayashi 73377ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->atrq); 7341f2361f8SHidetoshi Shimokawa if ((sc->atrq.flags & FWOHCI_DBCH_INIT) == 0) 7351f2361f8SHidetoshi Shimokawa return ENOMEM; 7361f2361f8SHidetoshi Shimokawa 73777ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->atrs); 7381f2361f8SHidetoshi Shimokawa if ((sc->atrs.flags & FWOHCI_DBCH_INIT) == 0) 7391f2361f8SHidetoshi Shimokawa return ENOMEM; 7403c60ba66SKatsushi Kobayashi 741c547b896SHidetoshi Shimokawa sc->fc.eui.hi = OREAD(sc, FWOHCIGUID_H); 742c547b896SHidetoshi Shimokawa sc->fc.eui.lo = OREAD(sc, FWOHCIGUID_L); 743c547b896SHidetoshi Shimokawa for( i = 0 ; i < 8 ; i ++) 744c547b896SHidetoshi Shimokawa ui[i] = FW_EUI64_BYTE(&sc->fc.eui,i); 7453c60ba66SKatsushi Kobayashi device_printf(dev, "EUI64 %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n", 746c547b896SHidetoshi Shimokawa ui[0], ui[1], ui[2], ui[3], ui[4], ui[5], ui[6], ui[7]); 747c547b896SHidetoshi Shimokawa 7483c60ba66SKatsushi Kobayashi sc->fc.ioctl = fwohci_ioctl; 7493c60ba66SKatsushi Kobayashi sc->fc.cyctimer = fwohci_cyctimer; 7503c60ba66SKatsushi Kobayashi sc->fc.set_bmr = fwohci_set_bus_manager; 7513c60ba66SKatsushi Kobayashi sc->fc.ibr = fwohci_ibr; 7523c60ba66SKatsushi Kobayashi sc->fc.irx_enable = fwohci_irx_enable; 7533c60ba66SKatsushi Kobayashi sc->fc.irx_disable = fwohci_irx_disable; 7543c60ba66SKatsushi Kobayashi 7553c60ba66SKatsushi Kobayashi sc->fc.itx_enable = fwohci_itxbuf_enable; 7563c60ba66SKatsushi Kobayashi sc->fc.itx_disable = fwohci_itx_disable; 75777ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 7583c60ba66SKatsushi Kobayashi sc->fc.irx_post = fwohci_irx_post; 75977ee030bSHidetoshi Shimokawa #else 76077ee030bSHidetoshi Shimokawa sc->fc.irx_post = NULL; 76177ee030bSHidetoshi Shimokawa #endif 7623c60ba66SKatsushi Kobayashi sc->fc.itx_post = NULL; 7633c60ba66SKatsushi Kobayashi sc->fc.timeout = fwohci_timeout; 7643c60ba66SKatsushi Kobayashi sc->fc.poll = fwohci_poll; 7653c60ba66SKatsushi Kobayashi sc->fc.set_intr = fwohci_set_intr; 766c572b810SHidetoshi Shimokawa 76777ee030bSHidetoshi Shimokawa sc->intmask = sc->irstat = sc->itstat = 0; 76877ee030bSHidetoshi Shimokawa 7699950b741SHidetoshi Shimokawa /* Init task queue */ 7709950b741SHidetoshi Shimokawa sc->fc.taskqueue = taskqueue_create_fast("fw_taskq", M_WAITOK, 7719950b741SHidetoshi Shimokawa taskqueue_thread_enqueue, &sc->fc.taskqueue); 7729950b741SHidetoshi Shimokawa taskqueue_start_threads(&sc->fc.taskqueue, 1, PI_NET, "fw%d_taskq", 7739950b741SHidetoshi Shimokawa device_get_unit(dev)); 7749950b741SHidetoshi Shimokawa TASK_INIT(&sc->fwohci_task_busreset, 2, fwohci_task_busreset, sc); 7759950b741SHidetoshi Shimokawa TASK_INIT(&sc->fwohci_task_sid, 1, fwohci_task_sid, sc); 7769950b741SHidetoshi Shimokawa TASK_INIT(&sc->fwohci_task_dma, 0, fwohci_task_dma, sc); 7779950b741SHidetoshi Shimokawa 778d0fd7bc6SHidetoshi Shimokawa fw_init(&sc->fc); 779d0fd7bc6SHidetoshi Shimokawa fwohci_reset(sc, dev); 7803c60ba66SKatsushi Kobayashi 781d0fd7bc6SHidetoshi Shimokawa return 0; 7823c60ba66SKatsushi Kobayashi } 783c572b810SHidetoshi Shimokawa 784c572b810SHidetoshi Shimokawa void 785c572b810SHidetoshi Shimokawa fwohci_timeout(void *arg) 7863c60ba66SKatsushi Kobayashi { 7873c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 7883c60ba66SKatsushi Kobayashi 7893c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)arg; 7903c60ba66SKatsushi Kobayashi } 791c572b810SHidetoshi Shimokawa 79203161bbcSDoug Rabson uint32_t 793c572b810SHidetoshi Shimokawa fwohci_cyctimer(struct firewire_comm *fc) 7943c60ba66SKatsushi Kobayashi { 7953c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 7963c60ba66SKatsushi Kobayashi return(OREAD(sc, OHCI_CYCLETIMER)); 7973c60ba66SKatsushi Kobayashi } 7983c60ba66SKatsushi Kobayashi 7991f2361f8SHidetoshi Shimokawa int 8001f2361f8SHidetoshi Shimokawa fwohci_detach(struct fwohci_softc *sc, device_t dev) 8011f2361f8SHidetoshi Shimokawa { 8021f2361f8SHidetoshi Shimokawa int i; 8031f2361f8SHidetoshi Shimokawa 80477ee030bSHidetoshi Shimokawa if (sc->sid_buf != NULL) 80577ee030bSHidetoshi Shimokawa fwdma_free(&sc->fc, &sc->sid_dma); 80677ee030bSHidetoshi Shimokawa if (sc->fc.config_rom != NULL) 80777ee030bSHidetoshi Shimokawa fwdma_free(&sc->fc, &sc->crom_dma); 8081f2361f8SHidetoshi Shimokawa 8091f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->arrq); 8101f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->arrs); 8111f2361f8SHidetoshi Shimokawa 8121f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->atrq); 8131f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->atrs); 8141f2361f8SHidetoshi Shimokawa 8151f2361f8SHidetoshi Shimokawa for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 8161f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->it[i]); 8171f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->ir[i]); 8181f2361f8SHidetoshi Shimokawa } 8199950b741SHidetoshi Shimokawa if (sc->fc.taskqueue != NULL) { 8209950b741SHidetoshi Shimokawa taskqueue_drain(sc->fc.taskqueue, &sc->fwohci_task_busreset); 8219950b741SHidetoshi Shimokawa taskqueue_drain(sc->fc.taskqueue, &sc->fwohci_task_sid); 8229950b741SHidetoshi Shimokawa taskqueue_drain(sc->fc.taskqueue, &sc->fwohci_task_dma); 8239950b741SHidetoshi Shimokawa taskqueue_drain(sc->fc.taskqueue, &sc->fc.task_timeout); 8249950b741SHidetoshi Shimokawa taskqueue_free(sc->fc.taskqueue); 8259950b741SHidetoshi Shimokawa sc->fc.taskqueue = NULL; 8269950b741SHidetoshi Shimokawa } 8271f2361f8SHidetoshi Shimokawa 8281f2361f8SHidetoshi Shimokawa return 0; 8291f2361f8SHidetoshi Shimokawa } 8301f2361f8SHidetoshi Shimokawa 831d6105b60SHidetoshi Shimokawa #define LAST_DB(dbtr, db) do { \ 832d6105b60SHidetoshi Shimokawa struct fwohcidb_tr *_dbtr = (dbtr); \ 833d6105b60SHidetoshi Shimokawa int _cnt = _dbtr->dbcnt; \ 834d6105b60SHidetoshi Shimokawa db = &_dbtr->db[ (_cnt > 2) ? (_cnt -1) : 0]; \ 835d6105b60SHidetoshi Shimokawa } while (0) 836d6105b60SHidetoshi Shimokawa 837c572b810SHidetoshi Shimokawa static void 83877ee030bSHidetoshi Shimokawa fwohci_execute_db(void *arg, bus_dma_segment_t *segs, int nseg, int error) 83977ee030bSHidetoshi Shimokawa { 84077ee030bSHidetoshi Shimokawa struct fwohcidb_tr *db_tr; 841c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 84277ee030bSHidetoshi Shimokawa bus_dma_segment_t *s; 84377ee030bSHidetoshi Shimokawa int i; 84477ee030bSHidetoshi Shimokawa 84577ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)arg; 84677ee030bSHidetoshi Shimokawa db = &db_tr->db[db_tr->dbcnt]; 84777ee030bSHidetoshi Shimokawa if (error) { 84877ee030bSHidetoshi Shimokawa if (firewire_debug || error != EFBIG) 84977ee030bSHidetoshi Shimokawa printf("fwohci_execute_db: error=%d\n", error); 85077ee030bSHidetoshi Shimokawa return; 85177ee030bSHidetoshi Shimokawa } 85277ee030bSHidetoshi Shimokawa for (i = 0; i < nseg; i++) { 85377ee030bSHidetoshi Shimokawa s = &segs[i]; 85477ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.addr, s->ds_addr); 85577ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.cmd, s->ds_len); 85677ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, 0); 85777ee030bSHidetoshi Shimokawa db++; 85877ee030bSHidetoshi Shimokawa db_tr->dbcnt++; 85977ee030bSHidetoshi Shimokawa } 86077ee030bSHidetoshi Shimokawa } 86177ee030bSHidetoshi Shimokawa 86277ee030bSHidetoshi Shimokawa static void 86377ee030bSHidetoshi Shimokawa fwohci_execute_db2(void *arg, bus_dma_segment_t *segs, int nseg, 86477ee030bSHidetoshi Shimokawa bus_size_t size, int error) 86577ee030bSHidetoshi Shimokawa { 86677ee030bSHidetoshi Shimokawa fwohci_execute_db(arg, segs, nseg, error); 86777ee030bSHidetoshi Shimokawa } 86877ee030bSHidetoshi Shimokawa 86977ee030bSHidetoshi Shimokawa static void 870c572b810SHidetoshi Shimokawa fwohci_start(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 8713c60ba66SKatsushi Kobayashi { 8723c60ba66SKatsushi Kobayashi int i, s; 873c4778b5dSHidetoshi Shimokawa int tcode, hdr_len, pl_off; 8743c60ba66SKatsushi Kobayashi int fsegment = -1; 87503161bbcSDoug Rabson uint32_t off; 8763c60ba66SKatsushi Kobayashi struct fw_xfer *xfer; 8773c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 878c4778b5dSHidetoshi Shimokawa struct fwohci_txpkthdr *ohcifp; 8793c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 880c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 88103161bbcSDoug Rabson uint32_t *ld; 8823c60ba66SKatsushi Kobayashi struct tcode_info *info; 883d6105b60SHidetoshi Shimokawa static int maxdesc=0; 8843c60ba66SKatsushi Kobayashi 8859950b741SHidetoshi Shimokawa FW_GLOCK_ASSERT(&sc->fc); 8869950b741SHidetoshi Shimokawa 8873c60ba66SKatsushi Kobayashi if(&sc->atrq == dbch){ 8883c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 8893c60ba66SKatsushi Kobayashi }else if(&sc->atrs == dbch){ 8903c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 8913c60ba66SKatsushi Kobayashi }else{ 8923c60ba66SKatsushi Kobayashi return; 8933c60ba66SKatsushi Kobayashi } 8943c60ba66SKatsushi Kobayashi 8953c60ba66SKatsushi Kobayashi if (dbch->flags & FWOHCI_DBCH_FULL) 8963c60ba66SKatsushi Kobayashi return; 8973c60ba66SKatsushi Kobayashi 8983c60ba66SKatsushi Kobayashi s = splfw(); 8993c60ba66SKatsushi Kobayashi db_tr = dbch->top; 9003c60ba66SKatsushi Kobayashi txloop: 9013c60ba66SKatsushi Kobayashi xfer = STAILQ_FIRST(&dbch->xferq.q); 9023c60ba66SKatsushi Kobayashi if(xfer == NULL){ 9033c60ba66SKatsushi Kobayashi goto kick; 9043c60ba66SKatsushi Kobayashi } 9059950b741SHidetoshi Shimokawa #if 0 9063c60ba66SKatsushi Kobayashi if(dbch->xferq.queued == 0 ){ 9073c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "TX queue empty\n"); 9083c60ba66SKatsushi Kobayashi } 9099950b741SHidetoshi Shimokawa #endif 9103c60ba66SKatsushi Kobayashi STAILQ_REMOVE_HEAD(&dbch->xferq.q, link); 9113c60ba66SKatsushi Kobayashi db_tr->xfer = xfer; 9129950b741SHidetoshi Shimokawa xfer->flag = FWXF_START; 9133c60ba66SKatsushi Kobayashi 914c4778b5dSHidetoshi Shimokawa fp = &xfer->send.hdr; 9153c60ba66SKatsushi Kobayashi tcode = fp->mode.common.tcode; 9163c60ba66SKatsushi Kobayashi 917c4778b5dSHidetoshi Shimokawa ohcifp = (struct fwohci_txpkthdr *) db_tr->db[1].db.immed; 9183c60ba66SKatsushi Kobayashi info = &tinfo[tcode]; 91977ee030bSHidetoshi Shimokawa hdr_len = pl_off = info->hdr_len; 920a1c9e73aSHidetoshi Shimokawa 921a1c9e73aSHidetoshi Shimokawa ld = &ohcifp->mode.ld[0]; 922a1c9e73aSHidetoshi Shimokawa ld[0] = ld[1] = ld[2] = ld[3] = 0; 923a1c9e73aSHidetoshi Shimokawa for( i = 0 ; i < pl_off ; i+= 4) 924a1c9e73aSHidetoshi Shimokawa ld[i/4] = fp->mode.ld[i/4]; 925a1c9e73aSHidetoshi Shimokawa 926c4778b5dSHidetoshi Shimokawa ohcifp->mode.common.spd = xfer->send.spd & 0x7; 9273c60ba66SKatsushi Kobayashi if (tcode == FWTCODE_STREAM ){ 9283c60ba66SKatsushi Kobayashi hdr_len = 8; 92977ee030bSHidetoshi Shimokawa ohcifp->mode.stream.len = fp->mode.stream.len; 9303c60ba66SKatsushi Kobayashi } else if (tcode == FWTCODE_PHY) { 9313c60ba66SKatsushi Kobayashi hdr_len = 12; 932a1c9e73aSHidetoshi Shimokawa ld[1] = fp->mode.ld[1]; 933a1c9e73aSHidetoshi Shimokawa ld[2] = fp->mode.ld[2]; 9343c60ba66SKatsushi Kobayashi ohcifp->mode.common.spd = 0; 9353c60ba66SKatsushi Kobayashi ohcifp->mode.common.tcode = FWOHCITCODE_PHY; 9363c60ba66SKatsushi Kobayashi } else { 93777ee030bSHidetoshi Shimokawa ohcifp->mode.asycomm.dst = fp->mode.hdr.dst; 9383c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.srcbus = OHCI_ASYSRCBUS; 9393c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.tlrt |= FWRETRY_X; 9403c60ba66SKatsushi Kobayashi } 9413c60ba66SKatsushi Kobayashi db = &db_tr->db[0]; 94277ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.cmd, 94377ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | hdr_len); 944a1c9e73aSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.addr, 0); 94577ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, 0); 9463c60ba66SKatsushi Kobayashi /* Specify bound timer of asy. responce */ 9473c60ba66SKatsushi Kobayashi if(&sc->atrs == dbch){ 94877ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, 94977ee030bSHidetoshi Shimokawa (OREAD(sc, OHCI_CYCLETIMER) >> 12) + (1 << 13)); 9503c60ba66SKatsushi Kobayashi } 95177ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 95277ee030bSHidetoshi Shimokawa if (tcode == FWTCODE_WREQQ || tcode == FWTCODE_RRESQ) 95377ee030bSHidetoshi Shimokawa hdr_len = 12; 95477ee030bSHidetoshi Shimokawa for (i = 0; i < hdr_len/4; i ++) 955a1c9e73aSHidetoshi Shimokawa FWOHCI_DMA_WRITE(ld[i], ld[i]); 95677ee030bSHidetoshi Shimokawa #endif 9573c60ba66SKatsushi Kobayashi 9582b4601d1SHidetoshi Shimokawa again: 9593c60ba66SKatsushi Kobayashi db_tr->dbcnt = 2; 9603c60ba66SKatsushi Kobayashi db = &db_tr->db[db_tr->dbcnt]; 961c4778b5dSHidetoshi Shimokawa if (xfer->send.pay_len > 0) { 96277ee030bSHidetoshi Shimokawa int err; 96377ee030bSHidetoshi Shimokawa /* handle payload */ 9643c60ba66SKatsushi Kobayashi if (xfer->mbuf == NULL) { 96577ee030bSHidetoshi Shimokawa err = bus_dmamap_load(dbch->dmat, db_tr->dma_map, 966c4778b5dSHidetoshi Shimokawa &xfer->send.payload[0], xfer->send.pay_len, 96777ee030bSHidetoshi Shimokawa fwohci_execute_db, db_tr, 96877ee030bSHidetoshi Shimokawa /*flags*/0); 9693c60ba66SKatsushi Kobayashi } else { 9702b4601d1SHidetoshi Shimokawa /* XXX we can handle only 6 (=8-2) mbuf chains */ 97177ee030bSHidetoshi Shimokawa err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map, 97277ee030bSHidetoshi Shimokawa xfer->mbuf, 97377ee030bSHidetoshi Shimokawa fwohci_execute_db2, db_tr, 97477ee030bSHidetoshi Shimokawa /* flags */0); 97577ee030bSHidetoshi Shimokawa if (err == EFBIG) { 97677ee030bSHidetoshi Shimokawa struct mbuf *m0; 97777ee030bSHidetoshi Shimokawa 97877ee030bSHidetoshi Shimokawa if (firewire_debug) 97977ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "EFBIG.\n"); 98077ee030bSHidetoshi Shimokawa m0 = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 98177ee030bSHidetoshi Shimokawa if (m0 != NULL) { 9822b4601d1SHidetoshi Shimokawa m_copydata(xfer->mbuf, 0, 9832b4601d1SHidetoshi Shimokawa xfer->mbuf->m_pkthdr.len, 98477ee030bSHidetoshi Shimokawa mtod(m0, caddr_t)); 98577ee030bSHidetoshi Shimokawa m0->m_len = m0->m_pkthdr.len = 9862b4601d1SHidetoshi Shimokawa xfer->mbuf->m_pkthdr.len; 9872b4601d1SHidetoshi Shimokawa m_freem(xfer->mbuf); 98877ee030bSHidetoshi Shimokawa xfer->mbuf = m0; 9892b4601d1SHidetoshi Shimokawa goto again; 9902b4601d1SHidetoshi Shimokawa } 9912b4601d1SHidetoshi Shimokawa device_printf(sc->fc.dev, "m_getcl failed.\n"); 9922b4601d1SHidetoshi Shimokawa } 9933c60ba66SKatsushi Kobayashi } 99477ee030bSHidetoshi Shimokawa if (err) 99577ee030bSHidetoshi Shimokawa printf("dmamap_load: err=%d\n", err); 99677ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map, 99777ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREWRITE); 99877ee030bSHidetoshi Shimokawa #if 0 /* OHCI_OUTPUT_MODE == 0 */ 99977ee030bSHidetoshi Shimokawa for (i = 2; i < db_tr->dbcnt; i++) 100077ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db_tr->db[i].db.desc.cmd, 100177ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE); 100277ee030bSHidetoshi Shimokawa #endif 1003d6105b60SHidetoshi Shimokawa } 1004d6105b60SHidetoshi Shimokawa if (maxdesc < db_tr->dbcnt) { 1005d6105b60SHidetoshi Shimokawa maxdesc = db_tr->dbcnt; 1006f9d9941fSHidetoshi Shimokawa if (firewire_debug) 10073042cc43SSean Bruno device_printf(sc->fc.dev, "%s: maxdesc %d\n", __func__, maxdesc); 1008d6105b60SHidetoshi Shimokawa } 10093c60ba66SKatsushi Kobayashi /* last db */ 10103c60ba66SKatsushi Kobayashi LAST_DB(db_tr, db); 101177ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db->db.desc.cmd, 101277ee030bSHidetoshi Shimokawa OHCI_OUTPUT_LAST | OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS); 101377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.depend, 101477ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr); 10153c60ba66SKatsushi Kobayashi 10163c60ba66SKatsushi Kobayashi if(fsegment == -1 ) 10173c60ba66SKatsushi Kobayashi fsegment = db_tr->dbcnt; 10183c60ba66SKatsushi Kobayashi if (dbch->pdb_tr != NULL) { 10193c60ba66SKatsushi Kobayashi LAST_DB(dbch->pdb_tr, db); 102077ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db->db.desc.depend, db_tr->dbcnt); 10213c60ba66SKatsushi Kobayashi } 10229950b741SHidetoshi Shimokawa dbch->xferq.queued ++; 10233c60ba66SKatsushi Kobayashi dbch->pdb_tr = db_tr; 10243c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 10253c60ba66SKatsushi Kobayashi if(db_tr != dbch->bottom){ 10263c60ba66SKatsushi Kobayashi goto txloop; 10273c60ba66SKatsushi Kobayashi } else { 102817c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, "fwohci_start: lack of db_trq\n"); 10293c60ba66SKatsushi Kobayashi dbch->flags |= FWOHCI_DBCH_FULL; 10303c60ba66SKatsushi Kobayashi } 10313c60ba66SKatsushi Kobayashi kick: 10323c60ba66SKatsushi Kobayashi /* kick asy q */ 103377ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 103477ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 10353c60ba66SKatsushi Kobayashi 10363c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) { 10373c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE); 10383c60ba66SKatsushi Kobayashi } else { 1039f9d9941fSHidetoshi Shimokawa if (firewire_debug) 104017c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, "start AT DMA status=%x\n", 10413c60ba66SKatsushi Kobayashi OREAD(sc, OHCI_DMACTL(off))); 104277ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | fsegment); 10433c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN); 10443c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 10453c60ba66SKatsushi Kobayashi } 1046c572b810SHidetoshi Shimokawa 10473c60ba66SKatsushi Kobayashi dbch->top = db_tr; 10483c60ba66SKatsushi Kobayashi splx(s); 10493c60ba66SKatsushi Kobayashi return; 10503c60ba66SKatsushi Kobayashi } 1051c572b810SHidetoshi Shimokawa 1052c572b810SHidetoshi Shimokawa static void 1053c572b810SHidetoshi Shimokawa fwohci_start_atq(struct firewire_comm *fc) 10543c60ba66SKatsushi Kobayashi { 10553c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 10569950b741SHidetoshi Shimokawa FW_GLOCK(&sc->fc); 10573c60ba66SKatsushi Kobayashi fwohci_start( sc, &(sc->atrq)); 10589950b741SHidetoshi Shimokawa FW_GUNLOCK(&sc->fc); 10593c60ba66SKatsushi Kobayashi return; 10603c60ba66SKatsushi Kobayashi } 1061c572b810SHidetoshi Shimokawa 1062c572b810SHidetoshi Shimokawa static void 1063c572b810SHidetoshi Shimokawa fwohci_start_ats(struct firewire_comm *fc) 10643c60ba66SKatsushi Kobayashi { 10653c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 10669950b741SHidetoshi Shimokawa FW_GLOCK(&sc->fc); 10673c60ba66SKatsushi Kobayashi fwohci_start( sc, &(sc->atrs)); 10689950b741SHidetoshi Shimokawa FW_GUNLOCK(&sc->fc); 10693c60ba66SKatsushi Kobayashi return; 10703c60ba66SKatsushi Kobayashi } 1071c572b810SHidetoshi Shimokawa 1072c572b810SHidetoshi Shimokawa void 1073c572b810SHidetoshi Shimokawa fwohci_txd(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 10743c60ba66SKatsushi Kobayashi { 107577ee030bSHidetoshi Shimokawa int s, ch, err = 0; 10763c60ba66SKatsushi Kobayashi struct fwohcidb_tr *tr; 1077c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 10783c60ba66SKatsushi Kobayashi struct fw_xfer *xfer; 107903161bbcSDoug Rabson uint32_t off; 108077ee030bSHidetoshi Shimokawa u_int stat, status; 10813c60ba66SKatsushi Kobayashi int packets; 10823c60ba66SKatsushi Kobayashi struct firewire_comm *fc = (struct firewire_comm *)sc; 108377ee030bSHidetoshi Shimokawa 10843c60ba66SKatsushi Kobayashi if(&sc->atrq == dbch){ 10853c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 108677ee030bSHidetoshi Shimokawa ch = ATRQ_CH; 10873c60ba66SKatsushi Kobayashi }else if(&sc->atrs == dbch){ 10883c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 108977ee030bSHidetoshi Shimokawa ch = ATRS_CH; 10903c60ba66SKatsushi Kobayashi }else{ 10913c60ba66SKatsushi Kobayashi return; 10923c60ba66SKatsushi Kobayashi } 10933c60ba66SKatsushi Kobayashi s = splfw(); 10943c60ba66SKatsushi Kobayashi tr = dbch->bottom; 10953c60ba66SKatsushi Kobayashi packets = 0; 109677ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD); 109777ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE); 10983c60ba66SKatsushi Kobayashi while(dbch->xferq.queued > 0){ 10993c60ba66SKatsushi Kobayashi LAST_DB(tr, db); 110077ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db->db.desc.res) >> OHCI_STATUS_SHIFT; 110177ee030bSHidetoshi Shimokawa if(!(status & OHCI_CNTL_DMA_ACTIVE)){ 11027acf6963SHidetoshi Shimokawa if (fc->status != FWBUSINIT) 11033c60ba66SKatsushi Kobayashi /* maybe out of order?? */ 11043c60ba66SKatsushi Kobayashi goto out; 11053c60ba66SKatsushi Kobayashi } 110677ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, tr->dma_map, 110777ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTWRITE); 110877ee030bSHidetoshi Shimokawa bus_dmamap_unload(dbch->dmat, tr->dma_map); 1109a1c9e73aSHidetoshi Shimokawa #if 1 1110ac447782SHidetoshi Shimokawa if (firewire_debug > 1) 11113c60ba66SKatsushi Kobayashi dump_db(sc, ch); 11123c60ba66SKatsushi Kobayashi #endif 111377ee030bSHidetoshi Shimokawa if(status & OHCI_CNTL_DMA_DEAD) { 11143c60ba66SKatsushi Kobayashi /* Stop DMA */ 11153c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN); 11163c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "force reset AT FIFO\n"); 11173c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_LINKEN); 11183c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS | OHCI_HCC_LINKEN); 11193c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN); 11203c60ba66SKatsushi Kobayashi } 112177ee030bSHidetoshi Shimokawa stat = status & FWOHCIEV_MASK; 11223c60ba66SKatsushi Kobayashi switch(stat){ 11233c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND: 1124864d7e72SHidetoshi Shimokawa case FWOHCIEV_ACKCOMPL: 11253c60ba66SKatsushi Kobayashi err = 0; 11263c60ba66SKatsushi Kobayashi break; 11273c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSA: 11283c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSB: 11293c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSX: 1130864d7e72SHidetoshi Shimokawa device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]); 11313c60ba66SKatsushi Kobayashi err = EBUSY; 11323c60ba66SKatsushi Kobayashi break; 11333c60ba66SKatsushi Kobayashi case FWOHCIEV_FLUSHED: 11343c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKTARD: 11353c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]); 11363c60ba66SKatsushi Kobayashi err = EAGAIN; 11373c60ba66SKatsushi Kobayashi break; 11383c60ba66SKatsushi Kobayashi case FWOHCIEV_MISSACK: 11393c60ba66SKatsushi Kobayashi case FWOHCIEV_UNDRRUN: 11403c60ba66SKatsushi Kobayashi case FWOHCIEV_OVRRUN: 11413c60ba66SKatsushi Kobayashi case FWOHCIEV_DESCERR: 11423c60ba66SKatsushi Kobayashi case FWOHCIEV_DTRDERR: 11433c60ba66SKatsushi Kobayashi case FWOHCIEV_TIMEOUT: 11443c60ba66SKatsushi Kobayashi case FWOHCIEV_TCODERR: 11453c60ba66SKatsushi Kobayashi case FWOHCIEV_UNKNOWN: 11463c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKDERR: 11473c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKTERR: 11483c60ba66SKatsushi Kobayashi default: 11493c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "txd err=%2x %s\n", 11503c60ba66SKatsushi Kobayashi stat, fwohcicode[stat]); 11513c60ba66SKatsushi Kobayashi err = EINVAL; 11523c60ba66SKatsushi Kobayashi break; 11533c60ba66SKatsushi Kobayashi } 11543c60ba66SKatsushi Kobayashi if (tr->xfer != NULL) { 11553c60ba66SKatsushi Kobayashi xfer = tr->xfer; 11569950b741SHidetoshi Shimokawa if (xfer->flag & FWXF_RCVD) { 11571a753700SHidetoshi Shimokawa #if 0 115877ee030bSHidetoshi Shimokawa if (firewire_debug) 115977ee030bSHidetoshi Shimokawa printf("already rcvd\n"); 11601a753700SHidetoshi Shimokawa #endif 116177ee030bSHidetoshi Shimokawa fw_xfer_done(xfer); 116277ee030bSHidetoshi Shimokawa } else { 1163c59557f5SHidetoshi Shimokawa microtime(&xfer->tv); 11649950b741SHidetoshi Shimokawa xfer->flag = FWXF_SENT; 11657acf6963SHidetoshi Shimokawa if (err == EBUSY) { 11669950b741SHidetoshi Shimokawa xfer->flag = FWXF_BUSY; 11673c60ba66SKatsushi Kobayashi xfer->resp = err; 1168c4778b5dSHidetoshi Shimokawa xfer->recv.pay_len = 0; 1169864d7e72SHidetoshi Shimokawa fw_xfer_done(xfer); 11703c60ba66SKatsushi Kobayashi } else if (stat != FWOHCIEV_ACKPEND) { 11713c60ba66SKatsushi Kobayashi if (stat != FWOHCIEV_ACKCOMPL) 11729950b741SHidetoshi Shimokawa xfer->flag = FWXF_SENTERR; 11733c60ba66SKatsushi Kobayashi xfer->resp = err; 1174c4778b5dSHidetoshi Shimokawa xfer->recv.pay_len = 0; 11753c60ba66SKatsushi Kobayashi fw_xfer_done(xfer); 11763c60ba66SKatsushi Kobayashi } 11773c60ba66SKatsushi Kobayashi } 1178864d7e72SHidetoshi Shimokawa /* 1179864d7e72SHidetoshi Shimokawa * The watchdog timer takes care of split 1180864d7e72SHidetoshi Shimokawa * transcation timeout for ACKPEND case. 1181864d7e72SHidetoshi Shimokawa */ 118277ee030bSHidetoshi Shimokawa } else { 118377ee030bSHidetoshi Shimokawa printf("this shouldn't happen\n"); 11843c60ba66SKatsushi Kobayashi } 11859950b741SHidetoshi Shimokawa FW_GLOCK(fc); 118648249fe0SHidetoshi Shimokawa dbch->xferq.queued --; 11879950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 11883c60ba66SKatsushi Kobayashi tr->xfer = NULL; 11893c60ba66SKatsushi Kobayashi 11903c60ba66SKatsushi Kobayashi packets ++; 11913c60ba66SKatsushi Kobayashi tr = STAILQ_NEXT(tr, link); 11923c60ba66SKatsushi Kobayashi dbch->bottom = tr; 11933b79dd16SHidetoshi Shimokawa if (dbch->bottom == dbch->top) { 11943b79dd16SHidetoshi Shimokawa /* we reaches the end of context program */ 11953b79dd16SHidetoshi Shimokawa if (firewire_debug && dbch->xferq.queued > 0) 11963b79dd16SHidetoshi Shimokawa printf("queued > 0\n"); 11973b79dd16SHidetoshi Shimokawa break; 11983b79dd16SHidetoshi Shimokawa } 11993c60ba66SKatsushi Kobayashi } 12003c60ba66SKatsushi Kobayashi out: 12013c60ba66SKatsushi Kobayashi if ((dbch->flags & FWOHCI_DBCH_FULL) && packets > 0) { 12023c60ba66SKatsushi Kobayashi printf("make free slot\n"); 12033c60ba66SKatsushi Kobayashi dbch->flags &= ~FWOHCI_DBCH_FULL; 12049950b741SHidetoshi Shimokawa FW_GLOCK(fc); 12053c60ba66SKatsushi Kobayashi fwohci_start(sc, dbch); 12069950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 12073c60ba66SKatsushi Kobayashi } 12083c60ba66SKatsushi Kobayashi splx(s); 12093c60ba66SKatsushi Kobayashi } 1210c572b810SHidetoshi Shimokawa 1211c572b810SHidetoshi Shimokawa static void 1212c572b810SHidetoshi Shimokawa fwohci_db_free(struct fwohci_dbch *dbch) 12133c60ba66SKatsushi Kobayashi { 12143c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 121577ee030bSHidetoshi Shimokawa int idb; 12163c60ba66SKatsushi Kobayashi 12171f2361f8SHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 12181f2361f8SHidetoshi Shimokawa return; 12191f2361f8SHidetoshi Shimokawa 122077ee030bSHidetoshi Shimokawa for(db_tr = STAILQ_FIRST(&dbch->db_trq), idb = 0; idb < dbch->ndb; 12213c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link), idb++){ 122277ee030bSHidetoshi Shimokawa if ((dbch->xferq.flag & FWXFERQ_EXTBUF) == 0 && 122377ee030bSHidetoshi Shimokawa db_tr->buf != NULL) { 122477ee030bSHidetoshi Shimokawa fwdma_free_size(dbch->dmat, db_tr->dma_map, 122577ee030bSHidetoshi Shimokawa db_tr->buf, dbch->xferq.psize); 12263c60ba66SKatsushi Kobayashi db_tr->buf = NULL; 122777ee030bSHidetoshi Shimokawa } else if (db_tr->dma_map != NULL) 122877ee030bSHidetoshi Shimokawa bus_dmamap_destroy(dbch->dmat, db_tr->dma_map); 12291f2361f8SHidetoshi Shimokawa } 12303c60ba66SKatsushi Kobayashi dbch->ndb = 0; 12313c60ba66SKatsushi Kobayashi db_tr = STAILQ_FIRST(&dbch->db_trq); 123277ee030bSHidetoshi Shimokawa fwdma_free_multiseg(dbch->am); 12335166f1dfSHidetoshi Shimokawa free(db_tr, M_FW); 12343c60ba66SKatsushi Kobayashi STAILQ_INIT(&dbch->db_trq); 12351f2361f8SHidetoshi Shimokawa dbch->flags &= ~FWOHCI_DBCH_INIT; 12363c60ba66SKatsushi Kobayashi } 1237c572b810SHidetoshi Shimokawa 1238c572b810SHidetoshi Shimokawa static void 123977ee030bSHidetoshi Shimokawa fwohci_db_init(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 12403c60ba66SKatsushi Kobayashi { 12413c60ba66SKatsushi Kobayashi int idb; 12423c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 12439339321dSHidetoshi Shimokawa 12449339321dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) != 0) 12459339321dSHidetoshi Shimokawa goto out; 12469339321dSHidetoshi Shimokawa 124777ee030bSHidetoshi Shimokawa /* create dma_tag for buffers */ 124877ee030bSHidetoshi Shimokawa #define MAX_REQCOUNT 0xffff 124977ee030bSHidetoshi Shimokawa if (bus_dma_tag_create(/*parent*/ sc->fc.dmat, 125077ee030bSHidetoshi Shimokawa /*alignment*/ 1, /*boundary*/ 0, 125177ee030bSHidetoshi Shimokawa /*lowaddr*/ BUS_SPACE_MAXADDR_32BIT, 125277ee030bSHidetoshi Shimokawa /*highaddr*/ BUS_SPACE_MAXADDR, 125377ee030bSHidetoshi Shimokawa /*filter*/NULL, /*filterarg*/NULL, 125477ee030bSHidetoshi Shimokawa /*maxsize*/ dbch->xferq.psize, 125577ee030bSHidetoshi Shimokawa /*nsegments*/ dbch->ndesc > 3 ? dbch->ndesc - 2 : 1, 125677ee030bSHidetoshi Shimokawa /*maxsegsz*/ MAX_REQCOUNT, 1257f6b1c44dSScott Long /*flags*/ 0, 125810d3ed64SHidetoshi Shimokawa #if defined(__FreeBSD__) && __FreeBSD_version >= 501102 1259f6b1c44dSScott Long /*lockfunc*/busdma_lock_mutex, 12609950b741SHidetoshi Shimokawa /*lockarg*/FW_GMTX(&sc->fc), 12614f933468SHidetoshi Shimokawa #endif 12624f933468SHidetoshi Shimokawa &dbch->dmat)) 126377ee030bSHidetoshi Shimokawa return; 126477ee030bSHidetoshi Shimokawa 12653c60ba66SKatsushi Kobayashi /* allocate DB entries and attach one to each DMA channels */ 12663c60ba66SKatsushi Kobayashi /* DB entry must start at 16 bytes bounary. */ 12673c60ba66SKatsushi Kobayashi STAILQ_INIT(&dbch->db_trq); 12683c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *) 12693c60ba66SKatsushi Kobayashi malloc(sizeof(struct fwohcidb_tr) * dbch->ndb, 127077ee030bSHidetoshi Shimokawa M_FW, M_WAITOK | M_ZERO); 12713c60ba66SKatsushi Kobayashi if(db_tr == NULL){ 1272e2ad5d6eSHidetoshi Shimokawa printf("fwohci_db_init: malloc(1) failed\n"); 12733c60ba66SKatsushi Kobayashi return; 12743c60ba66SKatsushi Kobayashi } 1275e2ad5d6eSHidetoshi Shimokawa 127677ee030bSHidetoshi Shimokawa #define DB_SIZE(x) (sizeof(struct fwohcidb) * (x)->ndesc) 127777ee030bSHidetoshi Shimokawa dbch->am = fwdma_malloc_multiseg(&sc->fc, DB_SIZE(dbch), 127877ee030bSHidetoshi Shimokawa DB_SIZE(dbch), dbch->ndb, BUS_DMA_WAITOK); 127977ee030bSHidetoshi Shimokawa if (dbch->am == NULL) { 128077ee030bSHidetoshi Shimokawa printf("fwohci_db_init: fwdma_malloc_multiseg failed\n"); 12814c790222SHidetoshi Shimokawa free(db_tr, M_FW); 1282e2ad5d6eSHidetoshi Shimokawa return; 1283e2ad5d6eSHidetoshi Shimokawa } 12843c60ba66SKatsushi Kobayashi /* Attach DB to DMA ch. */ 12853c60ba66SKatsushi Kobayashi for(idb = 0 ; idb < dbch->ndb ; idb++){ 12863c60ba66SKatsushi Kobayashi db_tr->dbcnt = 0; 128777ee030bSHidetoshi Shimokawa db_tr->db = (struct fwohcidb *)fwdma_v_addr(dbch->am, idb); 128877ee030bSHidetoshi Shimokawa db_tr->bus_addr = fwdma_bus_addr(dbch->am, idb); 128977ee030bSHidetoshi Shimokawa /* create dmamap for buffers */ 129077ee030bSHidetoshi Shimokawa /* XXX do we need 4bytes alignment tag? */ 129177ee030bSHidetoshi Shimokawa /* XXX don't alloc dma_map for AR */ 129277ee030bSHidetoshi Shimokawa if (bus_dmamap_create(dbch->dmat, 0, &db_tr->dma_map) != 0) { 129377ee030bSHidetoshi Shimokawa printf("bus_dmamap_create failed\n"); 129477ee030bSHidetoshi Shimokawa dbch->flags = FWOHCI_DBCH_INIT; /* XXX fake */ 129577ee030bSHidetoshi Shimokawa fwohci_db_free(dbch); 129677ee030bSHidetoshi Shimokawa return; 129777ee030bSHidetoshi Shimokawa } 12983c60ba66SKatsushi Kobayashi STAILQ_INSERT_TAIL(&dbch->db_trq, db_tr, link); 129977ee030bSHidetoshi Shimokawa if (dbch->xferq.flag & FWXFERQ_EXTBUF) { 1300d0fd7bc6SHidetoshi Shimokawa if (idb % dbch->xferq.bnpacket == 0) 1301d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket 1302d0fd7bc6SHidetoshi Shimokawa ].start = (caddr_t)db_tr; 1303d0fd7bc6SHidetoshi Shimokawa if ((idb + 1) % dbch->xferq.bnpacket == 0) 1304d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket 1305d0fd7bc6SHidetoshi Shimokawa ].end = (caddr_t)db_tr; 13063c60ba66SKatsushi Kobayashi } 13073c60ba66SKatsushi Kobayashi db_tr++; 13083c60ba66SKatsushi Kobayashi } 13093c60ba66SKatsushi Kobayashi STAILQ_LAST(&dbch->db_trq, fwohcidb_tr,link)->link.stqe_next 13103c60ba66SKatsushi Kobayashi = STAILQ_FIRST(&dbch->db_trq); 13119339321dSHidetoshi Shimokawa out: 13129339321dSHidetoshi Shimokawa dbch->xferq.queued = 0; 13139339321dSHidetoshi Shimokawa dbch->pdb_tr = NULL; 13143c60ba66SKatsushi Kobayashi dbch->top = STAILQ_FIRST(&dbch->db_trq); 13153c60ba66SKatsushi Kobayashi dbch->bottom = dbch->top; 13161f2361f8SHidetoshi Shimokawa dbch->flags = FWOHCI_DBCH_INIT; 13173c60ba66SKatsushi Kobayashi } 1318c572b810SHidetoshi Shimokawa 1319c572b810SHidetoshi Shimokawa static int 1320c572b810SHidetoshi Shimokawa fwohci_itx_disable(struct firewire_comm *fc, int dmach) 13213c60ba66SKatsushi Kobayashi { 13223c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 13235a7ba74dSHidetoshi Shimokawa 132477ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), 132577ee030bSHidetoshi Shimokawa OHCI_CNTL_DMA_RUN | OHCI_CNTL_CYCMATCH_S); 13263c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach); 13273c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach); 13285a7ba74dSHidetoshi Shimokawa /* XXX we cannot free buffers until the DMA really stops */ 13294d70511aSJohn Baldwin pause("fwitxd", hz); 13303c60ba66SKatsushi Kobayashi fwohci_db_free(&sc->it[dmach]); 13313c60ba66SKatsushi Kobayashi sc->it[dmach].xferq.flag &= ~FWXFERQ_RUNNING; 13323c60ba66SKatsushi Kobayashi return 0; 13333c60ba66SKatsushi Kobayashi } 1334c572b810SHidetoshi Shimokawa 1335c572b810SHidetoshi Shimokawa static int 1336c572b810SHidetoshi Shimokawa fwohci_irx_disable(struct firewire_comm *fc, int dmach) 13373c60ba66SKatsushi Kobayashi { 13383c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 13393c60ba66SKatsushi Kobayashi 13403c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 13413c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach); 13423c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach); 13435a7ba74dSHidetoshi Shimokawa /* XXX we cannot free buffers until the DMA really stops */ 13444d70511aSJohn Baldwin pause("fwirxd", hz); 13453c60ba66SKatsushi Kobayashi fwohci_db_free(&sc->ir[dmach]); 13463c60ba66SKatsushi Kobayashi sc->ir[dmach].xferq.flag &= ~FWXFERQ_RUNNING; 13473c60ba66SKatsushi Kobayashi return 0; 13483c60ba66SKatsushi Kobayashi } 1349c572b810SHidetoshi Shimokawa 135077ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 1351c572b810SHidetoshi Shimokawa static void 135203161bbcSDoug Rabson fwohci_irx_post (struct firewire_comm *fc , uint32_t *qld) 13533c60ba66SKatsushi Kobayashi { 135477ee030bSHidetoshi Shimokawa qld[0] = FWOHCI_DMA_READ(qld[0]); 13553c60ba66SKatsushi Kobayashi return; 13563c60ba66SKatsushi Kobayashi } 13573c60ba66SKatsushi Kobayashi #endif 13583c60ba66SKatsushi Kobayashi 1359c572b810SHidetoshi Shimokawa static int 1360c572b810SHidetoshi Shimokawa fwohci_tx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 13613c60ba66SKatsushi Kobayashi { 13623c60ba66SKatsushi Kobayashi int err = 0; 136377ee030bSHidetoshi Shimokawa int idb, z, i, dmach = 0, ldesc; 136403161bbcSDoug Rabson uint32_t off = 0; 13653c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 1366c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 13673c60ba66SKatsushi Kobayashi 13683c60ba66SKatsushi Kobayashi if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){ 13693c60ba66SKatsushi Kobayashi err = EINVAL; 13703c60ba66SKatsushi Kobayashi return err; 13713c60ba66SKatsushi Kobayashi } 13723c60ba66SKatsushi Kobayashi z = dbch->ndesc; 13733c60ba66SKatsushi Kobayashi for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){ 13743c60ba66SKatsushi Kobayashi if( &sc->it[dmach] == dbch){ 13753c60ba66SKatsushi Kobayashi off = OHCI_ITOFF(dmach); 13763c60ba66SKatsushi Kobayashi break; 13773c60ba66SKatsushi Kobayashi } 13783c60ba66SKatsushi Kobayashi } 1379a89ec05eSPeter Wemm if(off == 0){ 13803c60ba66SKatsushi Kobayashi err = EINVAL; 13813c60ba66SKatsushi Kobayashi return err; 13823c60ba66SKatsushi Kobayashi } 13833c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) 13843c60ba66SKatsushi Kobayashi return err; 13853c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 13863c60ba66SKatsushi Kobayashi for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){ 13873c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(dbch->bottom, link); 13883c60ba66SKatsushi Kobayashi } 13893c60ba66SKatsushi Kobayashi db_tr = dbch->top; 13903c60ba66SKatsushi Kobayashi for (idb = 0; idb < dbch->ndb; idb ++) { 139177ee030bSHidetoshi Shimokawa fwohci_add_tx_buf(dbch, db_tr, idb); 13923c60ba66SKatsushi Kobayashi if(STAILQ_NEXT(db_tr, link) == NULL){ 13933c60ba66SKatsushi Kobayashi break; 13943c60ba66SKatsushi Kobayashi } 139553f1eb86SHidetoshi Shimokawa db = db_tr->db; 139677ee030bSHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1; 139777ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.depend, 139877ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr | z); 139977ee030bSHidetoshi Shimokawa db[ldesc].db.desc.depend = db[0].db.desc.depend; 14003c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_EXTBUF){ 14013c60ba66SKatsushi Kobayashi if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){ 140277ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET( 140377ee030bSHidetoshi Shimokawa db[ldesc].db.desc.cmd, 140477ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS); 14054ed65ce9SHidetoshi Shimokawa /* OHCI 1.1 and above */ 140677ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET( 140777ee030bSHidetoshi Shimokawa db[0].db.desc.cmd, 140877ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS); 14093c60ba66SKatsushi Kobayashi } 14103c60ba66SKatsushi Kobayashi } 14113c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 14123c60ba66SKatsushi Kobayashi } 141377ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR( 141477ee030bSHidetoshi Shimokawa dbch->bottom->db[dbch->bottom->dbcnt - 1].db.desc.depend, 0xf); 14153c60ba66SKatsushi Kobayashi return err; 14163c60ba66SKatsushi Kobayashi } 1417c572b810SHidetoshi Shimokawa 1418c572b810SHidetoshi Shimokawa static int 1419c572b810SHidetoshi Shimokawa fwohci_rx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 14203c60ba66SKatsushi Kobayashi { 14213c60ba66SKatsushi Kobayashi int err = 0; 142253f1eb86SHidetoshi Shimokawa int idb, z, i, dmach = 0, ldesc; 142303161bbcSDoug Rabson uint32_t off = 0; 14243c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 1425c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 14263c60ba66SKatsushi Kobayashi 14273c60ba66SKatsushi Kobayashi z = dbch->ndesc; 14283c60ba66SKatsushi Kobayashi if(&sc->arrq == dbch){ 14293c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 14303c60ba66SKatsushi Kobayashi }else if(&sc->arrs == dbch){ 14313c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 14323c60ba66SKatsushi Kobayashi }else{ 14333c60ba66SKatsushi Kobayashi for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){ 14343c60ba66SKatsushi Kobayashi if( &sc->ir[dmach] == dbch){ 14353c60ba66SKatsushi Kobayashi off = OHCI_IROFF(dmach); 14363c60ba66SKatsushi Kobayashi break; 14373c60ba66SKatsushi Kobayashi } 14383c60ba66SKatsushi Kobayashi } 14393c60ba66SKatsushi Kobayashi } 1440a89ec05eSPeter Wemm if(off == 0){ 14413c60ba66SKatsushi Kobayashi err = EINVAL; 14423c60ba66SKatsushi Kobayashi return err; 14433c60ba66SKatsushi Kobayashi } 14443c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_STREAM){ 14453c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) 14463c60ba66SKatsushi Kobayashi return err; 14473c60ba66SKatsushi Kobayashi }else{ 14483c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING){ 14493c60ba66SKatsushi Kobayashi err = EBUSY; 14503c60ba66SKatsushi Kobayashi return err; 14513c60ba66SKatsushi Kobayashi } 14523c60ba66SKatsushi Kobayashi } 14533c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 14549339321dSHidetoshi Shimokawa dbch->top = STAILQ_FIRST(&dbch->db_trq); 14553c60ba66SKatsushi Kobayashi for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){ 14563c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(dbch->bottom, link); 14573c60ba66SKatsushi Kobayashi } 14583c60ba66SKatsushi Kobayashi db_tr = dbch->top; 14593c60ba66SKatsushi Kobayashi for (idb = 0; idb < dbch->ndb; idb ++) { 146077ee030bSHidetoshi Shimokawa fwohci_add_rx_buf(dbch, db_tr, idb, &sc->dummy_dma); 146177ee030bSHidetoshi Shimokawa if (STAILQ_NEXT(db_tr, link) == NULL) 14623c60ba66SKatsushi Kobayashi break; 146353f1eb86SHidetoshi Shimokawa db = db_tr->db; 146453f1eb86SHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1; 146577ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[ldesc].db.desc.depend, 146677ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr | z); 14673c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_EXTBUF){ 14683c60ba66SKatsushi Kobayashi if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){ 146977ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET( 147077ee030bSHidetoshi Shimokawa db[ldesc].db.desc.cmd, 147177ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS); 147277ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR( 147377ee030bSHidetoshi Shimokawa db[ldesc].db.desc.depend, 147477ee030bSHidetoshi Shimokawa 0xf); 14753c60ba66SKatsushi Kobayashi } 14763c60ba66SKatsushi Kobayashi } 14773c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 14783c60ba66SKatsushi Kobayashi } 147977ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR( 148077ee030bSHidetoshi Shimokawa dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend, 0xf); 14813c60ba66SKatsushi Kobayashi dbch->buf_offset = 0; 148277ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 148377ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 14843c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_STREAM){ 14853c60ba66SKatsushi Kobayashi return err; 14863c60ba66SKatsushi Kobayashi }else{ 148777ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | z); 14883c60ba66SKatsushi Kobayashi } 14893c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN); 14903c60ba66SKatsushi Kobayashi return err; 14913c60ba66SKatsushi Kobayashi } 1492c572b810SHidetoshi Shimokawa 1493c572b810SHidetoshi Shimokawa static int 149477ee030bSHidetoshi Shimokawa fwohci_next_cycle(struct firewire_comm *fc, int cycle_now) 14953c60ba66SKatsushi Kobayashi { 14965a7ba74dSHidetoshi Shimokawa int sec, cycle, cycle_match; 14973c60ba66SKatsushi Kobayashi 149897ae6c1fSHidetoshi Shimokawa cycle = cycle_now & 0x1fff; 149997ae6c1fSHidetoshi Shimokawa sec = cycle_now >> 13; 150097ae6c1fSHidetoshi Shimokawa #define CYCLE_MOD 0x10 150177ee030bSHidetoshi Shimokawa #if 1 150297ae6c1fSHidetoshi Shimokawa #define CYCLE_DELAY 8 /* min delay to start DMA */ 150377ee030bSHidetoshi Shimokawa #else 150477ee030bSHidetoshi Shimokawa #define CYCLE_DELAY 7000 /* min delay to start DMA */ 150577ee030bSHidetoshi Shimokawa #endif 150697ae6c1fSHidetoshi Shimokawa cycle = cycle + CYCLE_DELAY; 150797ae6c1fSHidetoshi Shimokawa if (cycle >= 8000) { 150897ae6c1fSHidetoshi Shimokawa sec ++; 150997ae6c1fSHidetoshi Shimokawa cycle -= 8000; 151097ae6c1fSHidetoshi Shimokawa } 151177ee030bSHidetoshi Shimokawa cycle = roundup2(cycle, CYCLE_MOD); 151297ae6c1fSHidetoshi Shimokawa if (cycle >= 8000) { 151397ae6c1fSHidetoshi Shimokawa sec ++; 151497ae6c1fSHidetoshi Shimokawa if (cycle == 8000) 151597ae6c1fSHidetoshi Shimokawa cycle = 0; 151697ae6c1fSHidetoshi Shimokawa else 151797ae6c1fSHidetoshi Shimokawa cycle = CYCLE_MOD; 151897ae6c1fSHidetoshi Shimokawa } 151997ae6c1fSHidetoshi Shimokawa cycle_match = ((sec << 13) | cycle) & 0x7ffff; 15205a7ba74dSHidetoshi Shimokawa 15215a7ba74dSHidetoshi Shimokawa return(cycle_match); 15225a7ba74dSHidetoshi Shimokawa } 15235a7ba74dSHidetoshi Shimokawa 15245a7ba74dSHidetoshi Shimokawa static int 15255a7ba74dSHidetoshi Shimokawa fwohci_itxbuf_enable(struct firewire_comm *fc, int dmach) 15265a7ba74dSHidetoshi Shimokawa { 15275a7ba74dSHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)fc; 15285a7ba74dSHidetoshi Shimokawa int err = 0; 15295a7ba74dSHidetoshi Shimokawa unsigned short tag, ich; 15305a7ba74dSHidetoshi Shimokawa struct fwohci_dbch *dbch; 15315a7ba74dSHidetoshi Shimokawa int cycle_match, cycle_now, s, ldesc; 153203161bbcSDoug Rabson uint32_t stat; 15335a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *first, *chunk, *prev; 15345a7ba74dSHidetoshi Shimokawa struct fw_xferq *it; 15355a7ba74dSHidetoshi Shimokawa 15365a7ba74dSHidetoshi Shimokawa dbch = &sc->it[dmach]; 15375a7ba74dSHidetoshi Shimokawa it = &dbch->xferq; 15385a7ba74dSHidetoshi Shimokawa 15395a7ba74dSHidetoshi Shimokawa tag = (it->flag >> 6) & 3; 15405a7ba74dSHidetoshi Shimokawa ich = it->flag & 0x3f; 15415a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) { 15425a7ba74dSHidetoshi Shimokawa dbch->ndb = it->bnpacket * it->bnchunk; 15435a7ba74dSHidetoshi Shimokawa dbch->ndesc = 3; 154477ee030bSHidetoshi Shimokawa fwohci_db_init(sc, dbch); 15455a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 15465a7ba74dSHidetoshi Shimokawa return ENOMEM; 15479950b741SHidetoshi Shimokawa 15485a7ba74dSHidetoshi Shimokawa err = fwohci_tx_enable(sc, dbch); 15495a7ba74dSHidetoshi Shimokawa } 15505a7ba74dSHidetoshi Shimokawa if(err) 15515a7ba74dSHidetoshi Shimokawa return err; 15525a7ba74dSHidetoshi Shimokawa 155353f1eb86SHidetoshi Shimokawa ldesc = dbch->ndesc - 1; 15545a7ba74dSHidetoshi Shimokawa s = splfw(); 15559950b741SHidetoshi Shimokawa FW_GLOCK(fc); 15565a7ba74dSHidetoshi Shimokawa prev = STAILQ_LAST(&it->stdma, fw_bulkxfer, link); 15575a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&it->stvalid)) != NULL) { 1558c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 15595a7ba74dSHidetoshi Shimokawa 156077ee030bSHidetoshi Shimokawa fwdma_sync_multiseg(it->buf, chunk->poffset, it->bnpacket, 156177ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREWRITE); 15625a7ba74dSHidetoshi Shimokawa fwohci_txbufdb(sc, dmach, chunk); 15635a7ba74dSHidetoshi Shimokawa if (prev != NULL) { 15645a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(prev->end))->db; 156577ee030bSHidetoshi Shimokawa #if 0 /* XXX necessary? */ 156677ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, 156777ee030bSHidetoshi Shimokawa OHCI_BRANCH_ALWAYS); 156877ee030bSHidetoshi Shimokawa #endif 156953f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npacket changes */ 15705a7ba74dSHidetoshi Shimokawa db[ldesc].db.desc.depend = db[0].db.desc.depend = 157177ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *) 157277ee030bSHidetoshi Shimokawa (chunk->start))->bus_addr | dbch->ndesc; 157353f1eb86SHidetoshi Shimokawa #else 157477ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc); 157577ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc); 157653f1eb86SHidetoshi Shimokawa #endif 15775a7ba74dSHidetoshi Shimokawa } 15785a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&it->stvalid, link); 15795a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&it->stdma, chunk, link); 15805a7ba74dSHidetoshi Shimokawa prev = chunk; 15815a7ba74dSHidetoshi Shimokawa } 15829950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 158377ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 158477ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 15855a7ba74dSHidetoshi Shimokawa splx(s); 15865a7ba74dSHidetoshi Shimokawa stat = OREAD(sc, OHCI_ITCTL(dmach)); 158777ee030bSHidetoshi Shimokawa if (firewire_debug && (stat & OHCI_CNTL_CYCMATCH_S)) 158877ee030bSHidetoshi Shimokawa printf("stat 0x%x\n", stat); 158977ee030bSHidetoshi Shimokawa 15905a7ba74dSHidetoshi Shimokawa if (stat & (OHCI_CNTL_DMA_ACTIVE | OHCI_CNTL_CYCMATCH_S)) 15915a7ba74dSHidetoshi Shimokawa return 0; 15925a7ba74dSHidetoshi Shimokawa 159377ee030bSHidetoshi Shimokawa #if 0 15945a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 159577ee030bSHidetoshi Shimokawa #endif 15965a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach); 15975a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach); 15985a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASK, 1 << dmach); 159977ee030bSHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IT); 16005a7ba74dSHidetoshi Shimokawa 16015a7ba74dSHidetoshi Shimokawa first = STAILQ_FIRST(&it->stdma); 160277ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCMD(dmach), 160377ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *)(first->start))->bus_addr | dbch->ndesc); 1604ac447782SHidetoshi Shimokawa if (firewire_debug > 1) { 16055a7ba74dSHidetoshi Shimokawa printf("fwohci_itxbuf_enable: kick 0x%08x\n", stat); 160677ee030bSHidetoshi Shimokawa #if 1 160777ee030bSHidetoshi Shimokawa dump_dma(sc, ITX_CH + dmach); 160877ee030bSHidetoshi Shimokawa #endif 160977ee030bSHidetoshi Shimokawa } 16105a7ba74dSHidetoshi Shimokawa if ((stat & OHCI_CNTL_DMA_RUN) == 0) { 16115a7ba74dSHidetoshi Shimokawa #if 1 16125a7ba74dSHidetoshi Shimokawa /* Don't start until all chunks are buffered */ 16135a7ba74dSHidetoshi Shimokawa if (STAILQ_FIRST(&it->stfree) != NULL) 16145a7ba74dSHidetoshi Shimokawa goto out; 16155a7ba74dSHidetoshi Shimokawa #endif 161677ee030bSHidetoshi Shimokawa #if 1 161797ae6c1fSHidetoshi Shimokawa /* Clear cycle match counter bits */ 161897ae6c1fSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), 0xffff0000); 16195a7ba74dSHidetoshi Shimokawa 16205a7ba74dSHidetoshi Shimokawa /* 2bit second + 13bit cycle */ 16215a7ba74dSHidetoshi Shimokawa cycle_now = (fc->cyctimer(fc) >> 12) & 0x7fff; 162277ee030bSHidetoshi Shimokawa cycle_match = fwohci_next_cycle(fc, cycle_now); 16235a7ba74dSHidetoshi Shimokawa 162497ae6c1fSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), 162597ae6c1fSHidetoshi Shimokawa OHCI_CNTL_CYCMATCH_S | (cycle_match << 16) 162697ae6c1fSHidetoshi Shimokawa | OHCI_CNTL_DMA_RUN); 162777ee030bSHidetoshi Shimokawa #else 162877ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_RUN); 162977ee030bSHidetoshi Shimokawa #endif 1630ac447782SHidetoshi Shimokawa if (firewire_debug > 1) { 16317643dc18SHidetoshi Shimokawa printf("cycle_match: 0x%04x->0x%04x\n", 16327643dc18SHidetoshi Shimokawa cycle_now, cycle_match); 163377ee030bSHidetoshi Shimokawa dump_dma(sc, ITX_CH + dmach); 163477ee030bSHidetoshi Shimokawa dump_db(sc, ITX_CH + dmach); 163577ee030bSHidetoshi Shimokawa } 16367643dc18SHidetoshi Shimokawa } else if ((stat & OHCI_CNTL_CYCMATCH_S) == 0) { 16375a7ba74dSHidetoshi Shimokawa device_printf(sc->fc.dev, 16385a7ba74dSHidetoshi Shimokawa "IT DMA underrun (0x%08x)\n", stat); 163977ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_WAKE); 16403c60ba66SKatsushi Kobayashi } 16415a7ba74dSHidetoshi Shimokawa out: 16423c60ba66SKatsushi Kobayashi return err; 16433c60ba66SKatsushi Kobayashi } 1644c572b810SHidetoshi Shimokawa 1645c572b810SHidetoshi Shimokawa static int 164677ee030bSHidetoshi Shimokawa fwohci_irx_enable(struct firewire_comm *fc, int dmach) 16473c60ba66SKatsushi Kobayashi { 16483c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 16495a7ba74dSHidetoshi Shimokawa int err = 0, s, ldesc; 16503c60ba66SKatsushi Kobayashi unsigned short tag, ich; 165103161bbcSDoug Rabson uint32_t stat; 16525a7ba74dSHidetoshi Shimokawa struct fwohci_dbch *dbch; 165377ee030bSHidetoshi Shimokawa struct fwohcidb_tr *db_tr; 16545a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *first, *prev, *chunk; 16555a7ba74dSHidetoshi Shimokawa struct fw_xferq *ir; 1656435dd29bSHidetoshi Shimokawa 16575a7ba74dSHidetoshi Shimokawa dbch = &sc->ir[dmach]; 16585a7ba74dSHidetoshi Shimokawa ir = &dbch->xferq; 16595a7ba74dSHidetoshi Shimokawa 16605a7ba74dSHidetoshi Shimokawa if ((ir->flag & FWXFERQ_RUNNING) == 0) { 16615a7ba74dSHidetoshi Shimokawa tag = (ir->flag >> 6) & 3; 16625a7ba74dSHidetoshi Shimokawa ich = ir->flag & 0x3f; 16633c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich); 16643c60ba66SKatsushi Kobayashi 16655a7ba74dSHidetoshi Shimokawa ir->queued = 0; 16665a7ba74dSHidetoshi Shimokawa dbch->ndb = ir->bnpacket * ir->bnchunk; 16675a7ba74dSHidetoshi Shimokawa dbch->ndesc = 2; 166877ee030bSHidetoshi Shimokawa fwohci_db_init(sc, dbch); 16695a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 16700aaa9a23SHidetoshi Shimokawa return ENOMEM; 16715a7ba74dSHidetoshi Shimokawa err = fwohci_rx_enable(sc, dbch); 16723c60ba66SKatsushi Kobayashi } 16733c60ba66SKatsushi Kobayashi if(err) 16743c60ba66SKatsushi Kobayashi return err; 16753c60ba66SKatsushi Kobayashi 16765a7ba74dSHidetoshi Shimokawa first = STAILQ_FIRST(&ir->stfree); 16775a7ba74dSHidetoshi Shimokawa if (first == NULL) { 16785a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, "IR DMA no free chunk\n"); 16795a7ba74dSHidetoshi Shimokawa return 0; 16805a7ba74dSHidetoshi Shimokawa } 16815a7ba74dSHidetoshi Shimokawa 16829ca8add3SHidetoshi Shimokawa ldesc = dbch->ndesc - 1; 16839ca8add3SHidetoshi Shimokawa s = splfw(); 16849950b741SHidetoshi Shimokawa if ((ir->flag & FWXFERQ_HANDLER) == 0) 16859950b741SHidetoshi Shimokawa FW_GLOCK(fc); 16865a7ba74dSHidetoshi Shimokawa prev = STAILQ_LAST(&ir->stdma, fw_bulkxfer, link); 16875a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&ir->stfree)) != NULL) { 1688c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 16895a7ba74dSHidetoshi Shimokawa 16902b4601d1SHidetoshi Shimokawa #if 1 /* XXX for if_fwe */ 169177ee030bSHidetoshi Shimokawa if (chunk->mbuf != NULL) { 169277ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)(chunk->start); 169377ee030bSHidetoshi Shimokawa db_tr->dbcnt = 1; 169477ee030bSHidetoshi Shimokawa err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map, 169577ee030bSHidetoshi Shimokawa chunk->mbuf, fwohci_execute_db2, db_tr, 169677ee030bSHidetoshi Shimokawa /* flags */0); 169777ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db_tr->db[1].db.desc.cmd, 169877ee030bSHidetoshi Shimokawa OHCI_UPDATE | OHCI_INPUT_LAST | 169977ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS); 170077ee030bSHidetoshi Shimokawa } 17012b4601d1SHidetoshi Shimokawa #endif 17025a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db; 170377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[ldesc].db.desc.res, 0); 170477ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[ldesc].db.desc.depend, 0xf); 17055a7ba74dSHidetoshi Shimokawa if (prev != NULL) { 17065a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(prev->end))->db; 170777ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc); 17085a7ba74dSHidetoshi Shimokawa } 17095a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stfree, link); 17105a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stdma, chunk, link); 17115a7ba74dSHidetoshi Shimokawa prev = chunk; 17125a7ba74dSHidetoshi Shimokawa } 17139950b741SHidetoshi Shimokawa if ((ir->flag & FWXFERQ_HANDLER) == 0) 17149950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 171577ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 171677ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 17175a7ba74dSHidetoshi Shimokawa splx(s); 17185a7ba74dSHidetoshi Shimokawa stat = OREAD(sc, OHCI_IRCTL(dmach)); 17195a7ba74dSHidetoshi Shimokawa if (stat & OHCI_CNTL_DMA_ACTIVE) 17205a7ba74dSHidetoshi Shimokawa return 0; 17215a7ba74dSHidetoshi Shimokawa if (stat & OHCI_CNTL_DMA_RUN) { 17223c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 17235a7ba74dSHidetoshi Shimokawa device_printf(sc->fc.dev, "IR DMA overrun (0x%08x)\n", stat); 17245a7ba74dSHidetoshi Shimokawa } 17255a7ba74dSHidetoshi Shimokawa 172677ee030bSHidetoshi Shimokawa if (firewire_debug) 172777ee030bSHidetoshi Shimokawa printf("start IR DMA 0x%x\n", stat); 17283c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach); 17293c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach); 17303c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASK, 1 << dmach); 17313c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf0000000); 17323c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR); 17333c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCMD(dmach), 173477ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *)(first->start))->bus_addr 17355a7ba74dSHidetoshi Shimokawa | dbch->ndesc); 17363c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN); 17373c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR); 173877ee030bSHidetoshi Shimokawa #if 0 173977ee030bSHidetoshi Shimokawa dump_db(sc, IRX_CH + dmach); 174077ee030bSHidetoshi Shimokawa #endif 17413c60ba66SKatsushi Kobayashi return err; 17423c60ba66SKatsushi Kobayashi } 1743c572b810SHidetoshi Shimokawa 1744c572b810SHidetoshi Shimokawa int 174564cf5240SHidetoshi Shimokawa fwohci_stop(struct fwohci_softc *sc, device_t dev) 17463c60ba66SKatsushi Kobayashi { 17473c60ba66SKatsushi Kobayashi u_int i; 17483c60ba66SKatsushi Kobayashi 17495f3fa234SHidetoshi Shimokawa fwohci_set_intr(&sc->fc, 0); 17505f3fa234SHidetoshi Shimokawa 17513c60ba66SKatsushi Kobayashi /* Now stopping all DMA channel */ 17523c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN); 17533c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN); 17543c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 17553c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 17563c60ba66SKatsushi Kobayashi 17573c60ba66SKatsushi Kobayashi for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 17583c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN); 17593c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN); 17603c60ba66SKatsushi Kobayashi } 17613c60ba66SKatsushi Kobayashi 17629950b741SHidetoshi Shimokawa #if 0 /* Let dcons(4) be accessed */ 17633c60ba66SKatsushi Kobayashi /* Stop interrupt */ 17643c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, 17653c60ba66SKatsushi Kobayashi OHCI_INT_EN | OHCI_INT_ERR | OHCI_INT_PHY_SID 17663c60ba66SKatsushi Kobayashi | OHCI_INT_PHY_INT 17673c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS 17683c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS 17693c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_ARRQ | OHCI_INT_DMA_ARRS 17703c60ba66SKatsushi Kobayashi | OHCI_INT_PHY_BUS_R); 1771630529adSHidetoshi Shimokawa 17729950b741SHidetoshi Shimokawa /* FLUSH FIFO and reset Transmitter/Reciever */ 17739950b741SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET); 17749950b741SHidetoshi Shimokawa #endif 1775630529adSHidetoshi Shimokawa 17769339321dSHidetoshi Shimokawa /* XXX Link down? Bus reset? */ 17779339321dSHidetoshi Shimokawa return 0; 17789339321dSHidetoshi Shimokawa } 17799339321dSHidetoshi Shimokawa 17809339321dSHidetoshi Shimokawa int 17819339321dSHidetoshi Shimokawa fwohci_resume(struct fwohci_softc *sc, device_t dev) 17829339321dSHidetoshi Shimokawa { 17839339321dSHidetoshi Shimokawa int i; 1784630529adSHidetoshi Shimokawa struct fw_xferq *ir; 1785630529adSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 17869339321dSHidetoshi Shimokawa 17879339321dSHidetoshi Shimokawa fwohci_reset(sc, dev); 178895a24954SDoug Rabson /* XXX resume isochronous receive automatically. (how about TX?) */ 17899339321dSHidetoshi Shimokawa for(i = 0; i < sc->fc.nisodma; i ++) { 1790630529adSHidetoshi Shimokawa ir = &sc->ir[i].xferq; 1791630529adSHidetoshi Shimokawa if((ir->flag & FWXFERQ_RUNNING) != 0) { 17929339321dSHidetoshi Shimokawa device_printf(sc->fc.dev, 17939339321dSHidetoshi Shimokawa "resume iso receive ch: %d\n", i); 1794630529adSHidetoshi Shimokawa ir->flag &= ~FWXFERQ_RUNNING; 1795630529adSHidetoshi Shimokawa /* requeue stdma to stfree */ 1796630529adSHidetoshi Shimokawa while((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) { 1797630529adSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stdma, link); 1798630529adSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stfree, chunk, link); 1799630529adSHidetoshi Shimokawa } 18009339321dSHidetoshi Shimokawa sc->fc.irx_enable(&sc->fc, i); 18019339321dSHidetoshi Shimokawa } 18029339321dSHidetoshi Shimokawa } 18039339321dSHidetoshi Shimokawa 18049339321dSHidetoshi Shimokawa bus_generic_resume(dev); 18059339321dSHidetoshi Shimokawa sc->fc.ibr(&sc->fc); 18063c60ba66SKatsushi Kobayashi return 0; 18073c60ba66SKatsushi Kobayashi } 18083c60ba66SKatsushi Kobayashi 18093c60ba66SKatsushi Kobayashi #ifdef OHCI_DEBUG 18109950b741SHidetoshi Shimokawa static void 18119950b741SHidetoshi Shimokawa fwohci_dump_intr(struct fwohci_softc *sc, uint32_t stat) 18129950b741SHidetoshi Shimokawa { 18133c60ba66SKatsushi Kobayashi if(stat & OREAD(sc, FWOHCI_INTMASK)) 18143c60ba66SKatsushi Kobayashi device_printf(fc->dev, "INTERRUPT < %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s> 0x%08x, 0x%08x\n", 18153c60ba66SKatsushi Kobayashi stat & OHCI_INT_EN ? "DMA_EN ":"", 18163c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_REG ? "PHY_REG ":"", 18173c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_LONG ? "CYC_LONG ":"", 18183c60ba66SKatsushi Kobayashi stat & OHCI_INT_ERR ? "INT_ERR ":"", 18193c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_ERR ? "CYC_ERR ":"", 18203c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_LOST ? "CYC_LOST ":"", 18213c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_64SECOND ? "CYC_64SECOND ":"", 18223c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_START ? "CYC_START ":"", 18233c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_INT ? "PHY_INT ":"", 18243c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_BUS_R ? "BUS_RESET ":"", 18253c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_SID ? "SID ":"", 18263c60ba66SKatsushi Kobayashi stat & OHCI_INT_LR_ERR ? "DMA_LR_ERR ":"", 18273c60ba66SKatsushi Kobayashi stat & OHCI_INT_PW_ERR ? "DMA_PW_ERR ":"", 18283c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_IR ? "DMA_IR ":"", 18293c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_IT ? "DMA_IT " :"", 18303c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_PRRS ? "DMA_PRRS " :"", 18313c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_PRRQ ? "DMA_PRRQ " :"", 18323c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ARRS ? "DMA_ARRS " :"", 18333c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ARRQ ? "DMA_ARRQ " :"", 18343c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ATRS ? "DMA_ATRS " :"", 18353c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ATRQ ? "DMA_ATRQ " :"", 18363c60ba66SKatsushi Kobayashi stat, OREAD(sc, FWOHCI_INTMASK) 18373c60ba66SKatsushi Kobayashi ); 18389950b741SHidetoshi Shimokawa } 18393c60ba66SKatsushi Kobayashi #endif 18409950b741SHidetoshi Shimokawa static void 18419950b741SHidetoshi Shimokawa fwohci_intr_core(struct fwohci_softc *sc, uint32_t stat, int count) 18429950b741SHidetoshi Shimokawa { 18439950b741SHidetoshi Shimokawa struct firewire_comm *fc = (struct firewire_comm *)sc; 18449950b741SHidetoshi Shimokawa uint32_t node_id, plen; 18459950b741SHidetoshi Shimokawa 18463042cc43SSean Bruno FW_GLOCK_ASSERT(fc); 18479950b741SHidetoshi Shimokawa if ((stat & OHCI_INT_PHY_BUS_R) && (fc->status != FWBUSRESET)) { 18489950b741SHidetoshi Shimokawa fc->status = FWBUSRESET; 18491adf6842SHidetoshi Shimokawa /* Disable bus reset interrupt until sid recv. */ 18501adf6842SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_PHY_BUS_R); 18511adf6842SHidetoshi Shimokawa 1852373d9227SSean Bruno device_printf(fc->dev, "%s: BUS reset\n", __func__); 18533c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_CYC_LOST); 18543c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCSRC); 18553c60ba66SKatsushi Kobayashi 18563c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 18573c60ba66SKatsushi Kobayashi sc->atrq.xferq.flag &= ~FWXFERQ_RUNNING; 18583c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 18593c60ba66SKatsushi Kobayashi sc->atrs.xferq.flag &= ~FWXFERQ_RUNNING; 18603c60ba66SKatsushi Kobayashi 18619950b741SHidetoshi Shimokawa if (!kdb_active) 18629950b741SHidetoshi Shimokawa taskqueue_enqueue(sc->fc.taskqueue, &sc->fwohci_task_busreset); 1863d0581de8SHidetoshi Shimokawa } 18643c60ba66SKatsushi Kobayashi if (stat & OHCI_INT_PHY_SID) { 18651adf6842SHidetoshi Shimokawa /* Enable bus reset interrupt */ 18669950b741SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_BUS_R); 18671adf6842SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_PHY_BUS_R); 18689950b741SHidetoshi Shimokawa 1869dcae7539SHidetoshi Shimokawa /* Allow async. request to us */ 1870dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_AREQHI, 1 << 31); 1871ac2d2894SHidetoshi Shimokawa if (firewire_phydma_enable) { 18726b3ecf71SHidetoshi Shimokawa /* allow from all nodes */ 1873dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQHI, 0x7fffffff); 1874dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQLO, 0xffffffff); 1875ac2d2894SHidetoshi Shimokawa /* 0 to 4GB region */ 1876dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQUPPER, 0x10000); 1877ac2d2894SHidetoshi Shimokawa } 187873aa55baSHidetoshi Shimokawa /* Set ATRetries register */ 187973aa55baSHidetoshi Shimokawa OWRITE(sc, OHCI_ATRETRY, 1<<(13+16) | 0xfff); 18809950b741SHidetoshi Shimokawa 18813c60ba66SKatsushi Kobayashi /* 18829950b741SHidetoshi Shimokawa * Checking whether the node is root or not. If root, turn on 18839950b741SHidetoshi Shimokawa * cycle master. 18843c60ba66SKatsushi Kobayashi */ 188577ee030bSHidetoshi Shimokawa node_id = OREAD(sc, FWOHCI_NODEID); 188677ee030bSHidetoshi Shimokawa plen = OREAD(sc, OHCI_SID_CNT); 188777ee030bSHidetoshi Shimokawa 18889950b741SHidetoshi Shimokawa fc->nodeid = node_id & 0x3f; 1889373d9227SSean Bruno device_printf(fc->dev, "%s: node_id=0x%08x, SelfID Count=%d, ", 1890373d9227SSean Bruno __func__, fc->nodeid, (plen >> 16) & 0xff); 189177ee030bSHidetoshi Shimokawa if (!(node_id & OHCI_NODE_VALID)) { 1892373d9227SSean Bruno device_printf(fc->dev, "%s: Bus reset failure\n", 1893373d9227SSean Bruno __func__); 18943c60ba66SKatsushi Kobayashi goto sidout; 18953c60ba66SKatsushi Kobayashi } 1896d0581de8SHidetoshi Shimokawa 1897d0581de8SHidetoshi Shimokawa /* cycle timer */ 1898d0581de8SHidetoshi Shimokawa sc->cycle_lost = 0; 1899d0581de8SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_CYC_LOST); 19006b3ecf71SHidetoshi Shimokawa if ((node_id & OHCI_NODE_ROOT) && !nocyclemaster) { 19013c60ba66SKatsushi Kobayashi printf("CYCLEMASTER mode\n"); 19023c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTL, 19033c60ba66SKatsushi Kobayashi OHCI_CNTL_CYCMTR | OHCI_CNTL_CYCTIMER); 19043c60ba66SKatsushi Kobayashi } else { 19053c60ba66SKatsushi Kobayashi printf("non CYCLEMASTER mode\n"); 19063c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCMTR); 19073c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_CYCTIMER); 19083c60ba66SKatsushi Kobayashi } 1909d0581de8SHidetoshi Shimokawa 19109950b741SHidetoshi Shimokawa fc->status = FWBUSINIT; 19119950b741SHidetoshi Shimokawa 19129950b741SHidetoshi Shimokawa if (!kdb_active) 19139950b741SHidetoshi Shimokawa taskqueue_enqueue(sc->fc.taskqueue, &sc->fwohci_task_sid); 19149950b741SHidetoshi Shimokawa } 19159950b741SHidetoshi Shimokawa sidout: 19169950b741SHidetoshi Shimokawa if ((stat & ~(OHCI_INT_PHY_BUS_R | OHCI_INT_PHY_SID)) && (!kdb_active)) 19179950b741SHidetoshi Shimokawa taskqueue_enqueue(sc->fc.taskqueue, &sc->fwohci_task_dma); 19189950b741SHidetoshi Shimokawa } 19199950b741SHidetoshi Shimokawa 19209950b741SHidetoshi Shimokawa static void 19219950b741SHidetoshi Shimokawa fwohci_intr_dma(struct fwohci_softc *sc, uint32_t stat, int count) 19229950b741SHidetoshi Shimokawa { 19239950b741SHidetoshi Shimokawa uint32_t irstat, itstat; 19249950b741SHidetoshi Shimokawa u_int i; 19259950b741SHidetoshi Shimokawa struct firewire_comm *fc = (struct firewire_comm *)sc; 19269950b741SHidetoshi Shimokawa 19279950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IR) { 19289950b741SHidetoshi Shimokawa irstat = atomic_readandclear_int(&sc->irstat); 19299950b741SHidetoshi Shimokawa for(i = 0; i < fc->nisodma ; i++){ 19309950b741SHidetoshi Shimokawa struct fwohci_dbch *dbch; 19319950b741SHidetoshi Shimokawa 19329950b741SHidetoshi Shimokawa if((irstat & (1 << i)) != 0){ 19339950b741SHidetoshi Shimokawa dbch = &sc->ir[i]; 19349950b741SHidetoshi Shimokawa if ((dbch->xferq.flag & FWXFERQ_OPEN) == 0) { 19359950b741SHidetoshi Shimokawa device_printf(sc->fc.dev, 19369950b741SHidetoshi Shimokawa "dma(%d) not active\n", i); 19379950b741SHidetoshi Shimokawa continue; 19389950b741SHidetoshi Shimokawa } 19399950b741SHidetoshi Shimokawa fwohci_rbuf_update(sc, i); 19409950b741SHidetoshi Shimokawa } 19419950b741SHidetoshi Shimokawa } 19429950b741SHidetoshi Shimokawa } 19439950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IT) { 19449950b741SHidetoshi Shimokawa itstat = atomic_readandclear_int(&sc->itstat); 19459950b741SHidetoshi Shimokawa for(i = 0; i < fc->nisodma ; i++){ 19469950b741SHidetoshi Shimokawa if((itstat & (1 << i)) != 0){ 19479950b741SHidetoshi Shimokawa fwohci_tbuf_update(sc, i); 19489950b741SHidetoshi Shimokawa } 19499950b741SHidetoshi Shimokawa } 19509950b741SHidetoshi Shimokawa } 19519950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_PRRS) { 19529950b741SHidetoshi Shimokawa #if 0 19539950b741SHidetoshi Shimokawa dump_dma(sc, ARRS_CH); 19549950b741SHidetoshi Shimokawa dump_db(sc, ARRS_CH); 19559950b741SHidetoshi Shimokawa #endif 19569950b741SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrs, count); 19579950b741SHidetoshi Shimokawa } 19589950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_PRRQ) { 19599950b741SHidetoshi Shimokawa #if 0 19609950b741SHidetoshi Shimokawa dump_dma(sc, ARRQ_CH); 19619950b741SHidetoshi Shimokawa dump_db(sc, ARRQ_CH); 19629950b741SHidetoshi Shimokawa #endif 19639950b741SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrq, count); 19649950b741SHidetoshi Shimokawa } 19659950b741SHidetoshi Shimokawa if (stat & OHCI_INT_CYC_LOST) { 19669950b741SHidetoshi Shimokawa if (sc->cycle_lost >= 0) 19679950b741SHidetoshi Shimokawa sc->cycle_lost ++; 19689950b741SHidetoshi Shimokawa if (sc->cycle_lost > 10) { 19699950b741SHidetoshi Shimokawa sc->cycle_lost = -1; 19709950b741SHidetoshi Shimokawa #if 0 19719950b741SHidetoshi Shimokawa OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCTIMER); 19729950b741SHidetoshi Shimokawa #endif 19739950b741SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_CYC_LOST); 19749950b741SHidetoshi Shimokawa device_printf(fc->dev, "too many cycle lost, " 19759950b741SHidetoshi Shimokawa "no cycle master presents?\n"); 19769950b741SHidetoshi Shimokawa } 19779950b741SHidetoshi Shimokawa } 19789950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_ATRQ) { 19799950b741SHidetoshi Shimokawa fwohci_txd(sc, &(sc->atrq)); 19809950b741SHidetoshi Shimokawa } 19819950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_ATRS) { 19829950b741SHidetoshi Shimokawa fwohci_txd(sc, &(sc->atrs)); 19839950b741SHidetoshi Shimokawa } 19849950b741SHidetoshi Shimokawa if (stat & OHCI_INT_PW_ERR) { 19859950b741SHidetoshi Shimokawa device_printf(fc->dev, "posted write error\n"); 19869950b741SHidetoshi Shimokawa } 19879950b741SHidetoshi Shimokawa if (stat & OHCI_INT_ERR) { 19889950b741SHidetoshi Shimokawa device_printf(fc->dev, "unrecoverable error\n"); 19899950b741SHidetoshi Shimokawa } 19909950b741SHidetoshi Shimokawa if (stat & OHCI_INT_PHY_INT) { 19919950b741SHidetoshi Shimokawa device_printf(fc->dev, "phy int\n"); 19929950b741SHidetoshi Shimokawa } 19939950b741SHidetoshi Shimokawa 19949950b741SHidetoshi Shimokawa return; 19959950b741SHidetoshi Shimokawa } 19969950b741SHidetoshi Shimokawa 19979950b741SHidetoshi Shimokawa static void 19989950b741SHidetoshi Shimokawa fwohci_task_busreset(void *arg, int pending) 19999950b741SHidetoshi Shimokawa { 20009950b741SHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)arg; 20019950b741SHidetoshi Shimokawa 20023042cc43SSean Bruno FW_GLOCK(&sc->fc); 20039950b741SHidetoshi Shimokawa fw_busreset(&sc->fc, FWBUSRESET); 20049950b741SHidetoshi Shimokawa OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0])); 20059950b741SHidetoshi Shimokawa OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2])); 20063042cc43SSean Bruno FW_GUNLOCK(&sc->fc); 20079950b741SHidetoshi Shimokawa } 20089950b741SHidetoshi Shimokawa 20099950b741SHidetoshi Shimokawa static void 20109950b741SHidetoshi Shimokawa fwohci_task_sid(void *arg, int pending) 20119950b741SHidetoshi Shimokawa { 20129950b741SHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)arg; 20139950b741SHidetoshi Shimokawa struct firewire_comm *fc = &sc->fc; 20149950b741SHidetoshi Shimokawa uint32_t *buf; 20159950b741SHidetoshi Shimokawa int i, plen; 20169950b741SHidetoshi Shimokawa 20179950b741SHidetoshi Shimokawa 20183042cc43SSean Bruno /* 20193042cc43SSean Bruno * We really should have locking 20203042cc43SSean Bruno * here. Not sure why it's not 20213042cc43SSean Bruno */ 20229950b741SHidetoshi Shimokawa plen = OREAD(sc, OHCI_SID_CNT); 20233c60ba66SKatsushi Kobayashi 202477ee030bSHidetoshi Shimokawa if (plen & OHCI_SID_ERR) { 202577ee030bSHidetoshi Shimokawa device_printf(fc->dev, "SID Error\n"); 20269950b741SHidetoshi Shimokawa return; 202777ee030bSHidetoshi Shimokawa } 202877ee030bSHidetoshi Shimokawa plen &= OHCI_SID_CNT_MASK; 202916e0f484SHidetoshi Shimokawa if (plen < 4 || plen > OHCI_SIDSIZE) { 203016e0f484SHidetoshi Shimokawa device_printf(fc->dev, "invalid SID len = %d\n", plen); 20319950b741SHidetoshi Shimokawa return; 203216e0f484SHidetoshi Shimokawa } 20333c60ba66SKatsushi Kobayashi plen -= 4; /* chop control info */ 203403161bbcSDoug Rabson buf = (uint32_t *)malloc(OHCI_SIDSIZE, M_FW, M_NOWAIT); 203577ee030bSHidetoshi Shimokawa if (buf == NULL) { 203677ee030bSHidetoshi Shimokawa device_printf(fc->dev, "malloc failed\n"); 20379950b741SHidetoshi Shimokawa return; 203877ee030bSHidetoshi Shimokawa } 203977ee030bSHidetoshi Shimokawa for (i = 0; i < plen / 4; i ++) 204077ee030bSHidetoshi Shimokawa buf[i] = FWOHCI_DMA_READ(sc->sid_buf[i+1]); 20413042cc43SSean Bruno 204248249fe0SHidetoshi Shimokawa /* pending all pre-bus_reset packets */ 204348249fe0SHidetoshi Shimokawa fwohci_txd(sc, &sc->atrq); 204448249fe0SHidetoshi Shimokawa fwohci_txd(sc, &sc->atrs); 204548249fe0SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrs, -1); 204648249fe0SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrq, -1); 2047627d85fbSHidetoshi Shimokawa fw_drain_txq(fc); 204877ee030bSHidetoshi Shimokawa fw_sidrcv(fc, buf, plen); 204977ee030bSHidetoshi Shimokawa free(buf, M_FW); 20503c60ba66SKatsushi Kobayashi } 20513c60ba66SKatsushi Kobayashi 205277ee030bSHidetoshi Shimokawa static void 20539950b741SHidetoshi Shimokawa fwohci_task_dma(void *arg, int pending) 205477ee030bSHidetoshi Shimokawa { 205577ee030bSHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)arg; 205603161bbcSDoug Rabson uint32_t stat; 205777ee030bSHidetoshi Shimokawa 205877ee030bSHidetoshi Shimokawa again: 205977ee030bSHidetoshi Shimokawa stat = atomic_readandclear_int(&sc->intstat); 206077ee030bSHidetoshi Shimokawa if (stat) 20619950b741SHidetoshi Shimokawa fwohci_intr_dma(sc, stat, -1); 206277ee030bSHidetoshi Shimokawa else 206377ee030bSHidetoshi Shimokawa return; 206477ee030bSHidetoshi Shimokawa goto again; 206577ee030bSHidetoshi Shimokawa } 206677ee030bSHidetoshi Shimokawa 20679950b741SHidetoshi Shimokawa static int 20689950b741SHidetoshi Shimokawa fwohci_check_stat(struct fwohci_softc *sc) 206977ee030bSHidetoshi Shimokawa { 207003161bbcSDoug Rabson uint32_t stat, irstat, itstat; 207177ee030bSHidetoshi Shimokawa 20723042cc43SSean Bruno FW_GLOCK_ASSERT(&sc->fc); 207377ee030bSHidetoshi Shimokawa stat = OREAD(sc, FWOHCI_INTSTAT); 207477ee030bSHidetoshi Shimokawa if (stat == 0xffffffff) { 207577ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, 207677ee030bSHidetoshi Shimokawa "device physically ejected?\n"); 20779950b741SHidetoshi Shimokawa return (FILTER_STRAY); 207877ee030bSHidetoshi Shimokawa } 207977ee030bSHidetoshi Shimokawa if (stat) 20809950b741SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, stat & ~OHCI_INT_PHY_BUS_R); 20819950b741SHidetoshi Shimokawa 20829950b741SHidetoshi Shimokawa stat &= sc->intmask; 20839950b741SHidetoshi Shimokawa if (stat == 0) 20849950b741SHidetoshi Shimokawa return (FILTER_STRAY); 20859950b741SHidetoshi Shimokawa 20869950b741SHidetoshi Shimokawa atomic_set_int(&sc->intstat, stat); 208777ee030bSHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IR) { 208877ee030bSHidetoshi Shimokawa irstat = OREAD(sc, OHCI_IR_STAT); 208977ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_IR_STATCLR, irstat); 209077ee030bSHidetoshi Shimokawa atomic_set_int(&sc->irstat, irstat); 209177ee030bSHidetoshi Shimokawa } 209277ee030bSHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IT) { 209377ee030bSHidetoshi Shimokawa itstat = OREAD(sc, OHCI_IT_STAT); 209477ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_STATCLR, itstat); 209577ee030bSHidetoshi Shimokawa atomic_set_int(&sc->itstat, itstat); 209677ee030bSHidetoshi Shimokawa } 20979950b741SHidetoshi Shimokawa 20989950b741SHidetoshi Shimokawa fwohci_intr_core(sc, stat, -1); 20999950b741SHidetoshi Shimokawa return (FILTER_HANDLED); 21009950b741SHidetoshi Shimokawa } 21019950b741SHidetoshi Shimokawa 21023c60ba66SKatsushi Kobayashi void 21033c60ba66SKatsushi Kobayashi fwohci_intr(void *arg) 21043c60ba66SKatsushi Kobayashi { 21053042cc43SSean Bruno struct fwohci_softc *sc = (struct fwohci_softc *)arg; 21063042cc43SSean Bruno 21073042cc43SSean Bruno FW_GLOCK(&sc->fc); 21083042cc43SSean Bruno fwohci_check_stat(sc); 21093042cc43SSean Bruno FW_GUNLOCK(&sc->fc); 21103c60ba66SKatsushi Kobayashi } 21113c60ba66SKatsushi Kobayashi 2112740b10aaSHidetoshi Shimokawa void 21133c60ba66SKatsushi Kobayashi fwohci_poll(struct firewire_comm *fc, int quick, int count) 21143c60ba66SKatsushi Kobayashi { 21159950b741SHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)fc; 21163042cc43SSean Bruno 21173042cc43SSean Bruno FW_GLOCK(fc); 21189950b741SHidetoshi Shimokawa fwohci_check_stat(sc); 21193042cc43SSean Bruno FW_GUNLOCK(fc); 21203c60ba66SKatsushi Kobayashi } 21213c60ba66SKatsushi Kobayashi 21223c60ba66SKatsushi Kobayashi static void 21233c60ba66SKatsushi Kobayashi fwohci_set_intr(struct firewire_comm *fc, int enable) 21243c60ba66SKatsushi Kobayashi { 21253c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 21263c60ba66SKatsushi Kobayashi 21273c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 2128f9d9941fSHidetoshi Shimokawa if (firewire_debug) 21299339321dSHidetoshi Shimokawa device_printf(sc->fc.dev, "fwohci_set_intr: %d\n", enable); 21303c60ba66SKatsushi Kobayashi if (enable) { 21313c60ba66SKatsushi Kobayashi sc->intmask |= OHCI_INT_EN; 21323c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_EN); 21333c60ba66SKatsushi Kobayashi } else { 21343c60ba66SKatsushi Kobayashi sc->intmask &= ~OHCI_INT_EN; 21353c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_EN); 21363c60ba66SKatsushi Kobayashi } 21373c60ba66SKatsushi Kobayashi } 21383c60ba66SKatsushi Kobayashi 2139c572b810SHidetoshi Shimokawa static void 2140c572b810SHidetoshi Shimokawa fwohci_tbuf_update(struct fwohci_softc *sc, int dmach) 21413c60ba66SKatsushi Kobayashi { 21423c60ba66SKatsushi Kobayashi struct firewire_comm *fc = &sc->fc; 2143c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 21445a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 21455a7ba74dSHidetoshi Shimokawa struct fw_xferq *it; 214603161bbcSDoug Rabson uint32_t stat, count; 214777ee030bSHidetoshi Shimokawa int s, w=0, ldesc; 21483c60ba66SKatsushi Kobayashi 21495a7ba74dSHidetoshi Shimokawa it = fc->it[dmach]; 215077ee030bSHidetoshi Shimokawa ldesc = sc->it[dmach].ndesc - 1; 21515a7ba74dSHidetoshi Shimokawa s = splfw(); /* unnecessary ? */ 21529950b741SHidetoshi Shimokawa FW_GLOCK(fc); 215377ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(sc->it[dmach].am, BUS_DMASYNC_POSTREAD); 2154a1c9e73aSHidetoshi Shimokawa if (firewire_debug) 2155a1c9e73aSHidetoshi Shimokawa dump_db(sc, ITX_CH + dmach); 21565a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&it->stdma)) != NULL) { 21575a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db; 215877ee030bSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(db[ldesc].db.desc.res) 215977ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT; 21605a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->start))->db; 2161a1c9e73aSHidetoshi Shimokawa /* timestamp */ 216277ee030bSHidetoshi Shimokawa count = FWOHCI_DMA_READ(db[ldesc].db.desc.res) 216377ee030bSHidetoshi Shimokawa & OHCI_COUNT_MASK; 21645a7ba74dSHidetoshi Shimokawa if (stat == 0) 21655a7ba74dSHidetoshi Shimokawa break; 21665a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&it->stdma, link); 21675a7ba74dSHidetoshi Shimokawa switch (stat & FWOHCIEV_MASK){ 21683c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 21695a7ba74dSHidetoshi Shimokawa #if 0 21705a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, "0x%08x\n", count); 21710aaa9a23SHidetoshi Shimokawa #endif 21723c60ba66SKatsushi Kobayashi break; 21733c60ba66SKatsushi Kobayashi default: 21745a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, 217577ee030bSHidetoshi Shimokawa "Isochronous transmit err %02x(%s)\n", 217677ee030bSHidetoshi Shimokawa stat, fwohcicode[stat & 0x1f]); 21773c60ba66SKatsushi Kobayashi } 21785a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&it->stfree, chunk, link); 21795a7ba74dSHidetoshi Shimokawa w++; 21805a7ba74dSHidetoshi Shimokawa } 21819950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 21825a7ba74dSHidetoshi Shimokawa splx(s); 21835a7ba74dSHidetoshi Shimokawa if (w) 21845a7ba74dSHidetoshi Shimokawa wakeup(it); 21853c60ba66SKatsushi Kobayashi } 2186c572b810SHidetoshi Shimokawa 2187c572b810SHidetoshi Shimokawa static void 2188c572b810SHidetoshi Shimokawa fwohci_rbuf_update(struct fwohci_softc *sc, int dmach) 21893c60ba66SKatsushi Kobayashi { 21900aaa9a23SHidetoshi Shimokawa struct firewire_comm *fc = &sc->fc; 2191c4778b5dSHidetoshi Shimokawa struct fwohcidb_tr *db_tr; 21925a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 21935a7ba74dSHidetoshi Shimokawa struct fw_xferq *ir; 219403161bbcSDoug Rabson uint32_t stat; 219577ee030bSHidetoshi Shimokawa int s, w = 0, ldesc; 21960aaa9a23SHidetoshi Shimokawa 21975a7ba74dSHidetoshi Shimokawa ir = fc->ir[dmach]; 219877ee030bSHidetoshi Shimokawa ldesc = sc->ir[dmach].ndesc - 1; 21999950b741SHidetoshi Shimokawa 220077ee030bSHidetoshi Shimokawa #if 0 220177ee030bSHidetoshi Shimokawa dump_db(sc, dmach); 220277ee030bSHidetoshi Shimokawa #endif 22035a7ba74dSHidetoshi Shimokawa s = splfw(); 22049950b741SHidetoshi Shimokawa if ((ir->flag & FWXFERQ_HANDLER) == 0) 22059950b741SHidetoshi Shimokawa FW_GLOCK(fc); 220677ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(sc->ir[dmach].am, BUS_DMASYNC_POSTREAD); 22075a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) { 220877ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)chunk->end; 220977ee030bSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(db_tr->db[ldesc].db.desc.res) 221077ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT; 22115a7ba74dSHidetoshi Shimokawa if (stat == 0) 22125a7ba74dSHidetoshi Shimokawa break; 221377ee030bSHidetoshi Shimokawa 221477ee030bSHidetoshi Shimokawa if (chunk->mbuf != NULL) { 221577ee030bSHidetoshi Shimokawa bus_dmamap_sync(sc->ir[dmach].dmat, db_tr->dma_map, 221677ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTREAD); 221777ee030bSHidetoshi Shimokawa bus_dmamap_unload(sc->ir[dmach].dmat, db_tr->dma_map); 221877ee030bSHidetoshi Shimokawa } else if (ir->buf != NULL) { 221977ee030bSHidetoshi Shimokawa fwdma_sync_multiseg(ir->buf, chunk->poffset, 222077ee030bSHidetoshi Shimokawa ir->bnpacket, BUS_DMASYNC_POSTREAD); 222177ee030bSHidetoshi Shimokawa } else { 222277ee030bSHidetoshi Shimokawa /* XXX */ 222377ee030bSHidetoshi Shimokawa printf("fwohci_rbuf_update: this shouldn't happend\n"); 222477ee030bSHidetoshi Shimokawa } 222577ee030bSHidetoshi Shimokawa 22265a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stdma, link); 22275a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stvalid, chunk, link); 22285a7ba74dSHidetoshi Shimokawa switch (stat & FWOHCIEV_MASK) { 22293c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 22302b4601d1SHidetoshi Shimokawa chunk->resp = 0; 22313c60ba66SKatsushi Kobayashi break; 22323c60ba66SKatsushi Kobayashi default: 22332b4601d1SHidetoshi Shimokawa chunk->resp = EINVAL; 22345a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, 223577ee030bSHidetoshi Shimokawa "Isochronous receive err %02x(%s)\n", 223677ee030bSHidetoshi Shimokawa stat, fwohcicode[stat & 0x1f]); 22373c60ba66SKatsushi Kobayashi } 22385a7ba74dSHidetoshi Shimokawa w++; 22395a7ba74dSHidetoshi Shimokawa } 22409950b741SHidetoshi Shimokawa if ((ir->flag & FWXFERQ_HANDLER) == 0) 22419950b741SHidetoshi Shimokawa FW_GUNLOCK(fc); 22425a7ba74dSHidetoshi Shimokawa splx(s); 22439950b741SHidetoshi Shimokawa if (w == 0) 22449950b741SHidetoshi Shimokawa return; 22459950b741SHidetoshi Shimokawa 22462b4601d1SHidetoshi Shimokawa if (ir->flag & FWXFERQ_HANDLER) 22472b4601d1SHidetoshi Shimokawa ir->hand(ir); 22482b4601d1SHidetoshi Shimokawa else 22495a7ba74dSHidetoshi Shimokawa wakeup(ir); 22503c60ba66SKatsushi Kobayashi } 2251c572b810SHidetoshi Shimokawa 2252c572b810SHidetoshi Shimokawa void 225303161bbcSDoug Rabson dump_dma(struct fwohci_softc *sc, uint32_t ch) 2254c572b810SHidetoshi Shimokawa { 225503161bbcSDoug Rabson uint32_t off, cntl, stat, cmd, match; 22563c60ba66SKatsushi Kobayashi 22573c60ba66SKatsushi Kobayashi if(ch == 0){ 22583c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 22593c60ba66SKatsushi Kobayashi }else if(ch == 1){ 22603c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 22613c60ba66SKatsushi Kobayashi }else if(ch == 2){ 22623c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 22633c60ba66SKatsushi Kobayashi }else if(ch == 3){ 22643c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 22653c60ba66SKatsushi Kobayashi }else if(ch < IRX_CH){ 22663c60ba66SKatsushi Kobayashi off = OHCI_ITCTL(ch - ITX_CH); 22673c60ba66SKatsushi Kobayashi }else{ 22683c60ba66SKatsushi Kobayashi off = OHCI_IRCTL(ch - IRX_CH); 22693c60ba66SKatsushi Kobayashi } 22703c60ba66SKatsushi Kobayashi cntl = stat = OREAD(sc, off); 22713c60ba66SKatsushi Kobayashi cmd = OREAD(sc, off + 0xc); 22723c60ba66SKatsushi Kobayashi match = OREAD(sc, off + 0x10); 22733c60ba66SKatsushi Kobayashi 227477ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "ch %1x cntl:0x%08x cmd:0x%08x match:0x%08x\n", 22753c60ba66SKatsushi Kobayashi ch, 22763c60ba66SKatsushi Kobayashi cntl, 22773c60ba66SKatsushi Kobayashi cmd, 22783c60ba66SKatsushi Kobayashi match); 22793c60ba66SKatsushi Kobayashi stat &= 0xffff ; 228077ee030bSHidetoshi Shimokawa if (stat) { 22813c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma %d ch:%s%s%s%s%s%s %s(%x)\n", 22823c60ba66SKatsushi Kobayashi ch, 22833c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_RUN ? "RUN," : "", 22843c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "", 22853c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "", 22863c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "", 22873c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "", 22883c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "", 22893c60ba66SKatsushi Kobayashi fwohcicode[stat & 0x1f], 22903c60ba66SKatsushi Kobayashi stat & 0x1f 22913c60ba66SKatsushi Kobayashi ); 22923c60ba66SKatsushi Kobayashi }else{ 22933c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma %d ch: Nostat\n", ch); 22943c60ba66SKatsushi Kobayashi } 22953c60ba66SKatsushi Kobayashi } 2296c572b810SHidetoshi Shimokawa 2297c572b810SHidetoshi Shimokawa void 229803161bbcSDoug Rabson dump_db(struct fwohci_softc *sc, uint32_t ch) 2299c572b810SHidetoshi Shimokawa { 23003c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch; 230177ee030bSHidetoshi Shimokawa struct fwohcidb_tr *cp = NULL, *pp, *np = NULL; 2302c4778b5dSHidetoshi Shimokawa struct fwohcidb *curr = NULL, *prev, *next = NULL; 23033c60ba66SKatsushi Kobayashi int idb, jdb; 230403161bbcSDoug Rabson uint32_t cmd, off; 23053c60ba66SKatsushi Kobayashi if(ch == 0){ 23063c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 23073c60ba66SKatsushi Kobayashi dbch = &sc->atrq; 23083c60ba66SKatsushi Kobayashi }else if(ch == 1){ 23093c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 23103c60ba66SKatsushi Kobayashi dbch = &sc->atrs; 23113c60ba66SKatsushi Kobayashi }else if(ch == 2){ 23123c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 23133c60ba66SKatsushi Kobayashi dbch = &sc->arrq; 23143c60ba66SKatsushi Kobayashi }else if(ch == 3){ 23153c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 23163c60ba66SKatsushi Kobayashi dbch = &sc->arrs; 23173c60ba66SKatsushi Kobayashi }else if(ch < IRX_CH){ 23183c60ba66SKatsushi Kobayashi off = OHCI_ITCTL(ch - ITX_CH); 23193c60ba66SKatsushi Kobayashi dbch = &sc->it[ch - ITX_CH]; 23203c60ba66SKatsushi Kobayashi }else { 23213c60ba66SKatsushi Kobayashi off = OHCI_IRCTL(ch - IRX_CH); 23223c60ba66SKatsushi Kobayashi dbch = &sc->ir[ch - IRX_CH]; 23233c60ba66SKatsushi Kobayashi } 23243c60ba66SKatsushi Kobayashi cmd = OREAD(sc, off + 0xc); 23253c60ba66SKatsushi Kobayashi 23263c60ba66SKatsushi Kobayashi if( dbch->ndb == 0 ){ 23273c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "No DB is attached ch=%d\n", ch); 23283c60ba66SKatsushi Kobayashi return; 23293c60ba66SKatsushi Kobayashi } 23303c60ba66SKatsushi Kobayashi pp = dbch->top; 23313c60ba66SKatsushi Kobayashi prev = pp->db; 23323c60ba66SKatsushi Kobayashi for(idb = 0 ; idb < dbch->ndb ; idb ++ ){ 23333c60ba66SKatsushi Kobayashi cp = STAILQ_NEXT(pp, link); 23343c60ba66SKatsushi Kobayashi if(cp == NULL){ 23353c60ba66SKatsushi Kobayashi curr = NULL; 23363c60ba66SKatsushi Kobayashi goto outdb; 23373c60ba66SKatsushi Kobayashi } 23383c60ba66SKatsushi Kobayashi np = STAILQ_NEXT(cp, link); 23393c60ba66SKatsushi Kobayashi for(jdb = 0 ; jdb < dbch->ndesc ; jdb ++ ){ 234077ee030bSHidetoshi Shimokawa if ((cmd & 0xfffffff0) == cp->bus_addr) { 23413c60ba66SKatsushi Kobayashi curr = cp->db; 23423c60ba66SKatsushi Kobayashi if(np != NULL){ 23433c60ba66SKatsushi Kobayashi next = np->db; 23443c60ba66SKatsushi Kobayashi }else{ 23453c60ba66SKatsushi Kobayashi next = NULL; 23463c60ba66SKatsushi Kobayashi } 23473c60ba66SKatsushi Kobayashi goto outdb; 23483c60ba66SKatsushi Kobayashi } 23493c60ba66SKatsushi Kobayashi } 23503c60ba66SKatsushi Kobayashi pp = STAILQ_NEXT(pp, link); 2351b083b7c9SSam Leffler if(pp == NULL){ 2352b083b7c9SSam Leffler curr = NULL; 2353b083b7c9SSam Leffler goto outdb; 2354b083b7c9SSam Leffler } 23553c60ba66SKatsushi Kobayashi prev = pp->db; 23563c60ba66SKatsushi Kobayashi } 23573c60ba66SKatsushi Kobayashi outdb: 23583c60ba66SKatsushi Kobayashi if( curr != NULL){ 235977ee030bSHidetoshi Shimokawa #if 0 23603c60ba66SKatsushi Kobayashi printf("Prev DB %d\n", ch); 236177ee030bSHidetoshi Shimokawa print_db(pp, prev, ch, dbch->ndesc); 236277ee030bSHidetoshi Shimokawa #endif 23633c60ba66SKatsushi Kobayashi printf("Current DB %d\n", ch); 236477ee030bSHidetoshi Shimokawa print_db(cp, curr, ch, dbch->ndesc); 236577ee030bSHidetoshi Shimokawa #if 0 23663c60ba66SKatsushi Kobayashi printf("Next DB %d\n", ch); 236777ee030bSHidetoshi Shimokawa print_db(np, next, ch, dbch->ndesc); 236877ee030bSHidetoshi Shimokawa #endif 23693c60ba66SKatsushi Kobayashi }else{ 23703c60ba66SKatsushi Kobayashi printf("dbdump err ch = %d cmd = 0x%08x\n", ch, cmd); 23713c60ba66SKatsushi Kobayashi } 23723c60ba66SKatsushi Kobayashi return; 23733c60ba66SKatsushi Kobayashi } 2374c572b810SHidetoshi Shimokawa 2375c572b810SHidetoshi Shimokawa void 2376c4778b5dSHidetoshi Shimokawa print_db(struct fwohcidb_tr *db_tr, struct fwohcidb *db, 237703161bbcSDoug Rabson uint32_t ch, uint32_t max) 2378c572b810SHidetoshi Shimokawa { 23793c60ba66SKatsushi Kobayashi fwohcireg_t stat; 23803c60ba66SKatsushi Kobayashi int i, key; 238103161bbcSDoug Rabson uint32_t cmd, res; 23823c60ba66SKatsushi Kobayashi 23833c60ba66SKatsushi Kobayashi if(db == NULL){ 23843c60ba66SKatsushi Kobayashi printf("No Descriptor is found\n"); 23853c60ba66SKatsushi Kobayashi return; 23863c60ba66SKatsushi Kobayashi } 23873c60ba66SKatsushi Kobayashi 23883c60ba66SKatsushi Kobayashi printf("ch = %d\n%8s %s %s %s %s %4s %8s %8s %4s:%4s\n", 23893c60ba66SKatsushi Kobayashi ch, 23903c60ba66SKatsushi Kobayashi "Current", 23913c60ba66SKatsushi Kobayashi "OP ", 23923c60ba66SKatsushi Kobayashi "KEY", 23933c60ba66SKatsushi Kobayashi "INT", 23943c60ba66SKatsushi Kobayashi "BR ", 23953c60ba66SKatsushi Kobayashi "len", 23963c60ba66SKatsushi Kobayashi "Addr", 23973c60ba66SKatsushi Kobayashi "Depend", 23983c60ba66SKatsushi Kobayashi "Stat", 23993c60ba66SKatsushi Kobayashi "Cnt"); 24003c60ba66SKatsushi Kobayashi for( i = 0 ; i <= max ; i ++){ 240177ee030bSHidetoshi Shimokawa cmd = FWOHCI_DMA_READ(db[i].db.desc.cmd); 240277ee030bSHidetoshi Shimokawa res = FWOHCI_DMA_READ(db[i].db.desc.res); 240377ee030bSHidetoshi Shimokawa key = cmd & OHCI_KEY_MASK; 240477ee030bSHidetoshi Shimokawa stat = res >> OHCI_STATUS_SHIFT; 240510d3ed64SHidetoshi Shimokawa #if defined(__DragonFly__) || __FreeBSD_version < 500000 2406a4239576SHidetoshi Shimokawa printf("%08x %s %s %s %s %5d %08x %08x %04x:%04x", 240770b400a8SHidetoshi Shimokawa db_tr->bus_addr, 240810d3ed64SHidetoshi Shimokawa #else 240910d3ed64SHidetoshi Shimokawa printf("%08jx %s %s %s %s %5d %08x %08x %04x:%04x", 241010d3ed64SHidetoshi Shimokawa (uintmax_t)db_tr->bus_addr, 2411a4239576SHidetoshi Shimokawa #endif 241277ee030bSHidetoshi Shimokawa dbcode[(cmd >> 28) & 0xf], 241377ee030bSHidetoshi Shimokawa dbkey[(cmd >> 24) & 0x7], 241477ee030bSHidetoshi Shimokawa dbcond[(cmd >> 20) & 0x3], 241577ee030bSHidetoshi Shimokawa dbcond[(cmd >> 18) & 0x3], 241677ee030bSHidetoshi Shimokawa cmd & OHCI_COUNT_MASK, 241777ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i].db.desc.addr), 241877ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i].db.desc.depend), 241977ee030bSHidetoshi Shimokawa stat, 242077ee030bSHidetoshi Shimokawa res & OHCI_COUNT_MASK); 24213c60ba66SKatsushi Kobayashi if(stat & 0xff00){ 24223c60ba66SKatsushi Kobayashi printf(" %s%s%s%s%s%s %s(%x)\n", 24233c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_RUN ? "RUN," : "", 24243c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "", 24253c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "", 24263c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "", 24273c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "", 24283c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "", 24293c60ba66SKatsushi Kobayashi fwohcicode[stat & 0x1f], 24303c60ba66SKatsushi Kobayashi stat & 0x1f 24313c60ba66SKatsushi Kobayashi ); 24323c60ba66SKatsushi Kobayashi }else{ 24333c60ba66SKatsushi Kobayashi printf(" Nostat\n"); 24343c60ba66SKatsushi Kobayashi } 24353c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_ST2 ){ 24363c60ba66SKatsushi Kobayashi printf("0x%08x 0x%08x 0x%08x 0x%08x\n", 243777ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i+1].db.immed[0]), 243877ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i+1].db.immed[1]), 243977ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i+1].db.immed[2]), 244077ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i+1].db.immed[3])); 24413c60ba66SKatsushi Kobayashi } 24423c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_DEVICE){ 24433c60ba66SKatsushi Kobayashi return; 24443c60ba66SKatsushi Kobayashi } 244577ee030bSHidetoshi Shimokawa if((cmd & OHCI_BRANCH_MASK) 24463c60ba66SKatsushi Kobayashi == OHCI_BRANCH_ALWAYS){ 24473c60ba66SKatsushi Kobayashi return; 24483c60ba66SKatsushi Kobayashi } 244977ee030bSHidetoshi Shimokawa if((cmd & OHCI_CMD_MASK) 24503c60ba66SKatsushi Kobayashi == OHCI_OUTPUT_LAST){ 24513c60ba66SKatsushi Kobayashi return; 24523c60ba66SKatsushi Kobayashi } 245377ee030bSHidetoshi Shimokawa if((cmd & OHCI_CMD_MASK) 24543c60ba66SKatsushi Kobayashi == OHCI_INPUT_LAST){ 24553c60ba66SKatsushi Kobayashi return; 24563c60ba66SKatsushi Kobayashi } 24573c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_ST2 ){ 24583c60ba66SKatsushi Kobayashi i++; 24593c60ba66SKatsushi Kobayashi } 24603c60ba66SKatsushi Kobayashi } 24613c60ba66SKatsushi Kobayashi return; 24623c60ba66SKatsushi Kobayashi } 2463c572b810SHidetoshi Shimokawa 2464c572b810SHidetoshi Shimokawa void 2465c572b810SHidetoshi Shimokawa fwohci_ibr(struct firewire_comm *fc) 24663c60ba66SKatsushi Kobayashi { 24673c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 246803161bbcSDoug Rabson uint32_t fun; 24693c60ba66SKatsushi Kobayashi 2470864d7e72SHidetoshi Shimokawa device_printf(fc->dev, "Initiate bus reset\n"); 24713c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 2472ac9f6692SHidetoshi Shimokawa 24733042cc43SSean Bruno FW_GLOCK(fc); 2474ac9f6692SHidetoshi Shimokawa /* 2475c0e9efacSDoug Rabson * Make sure our cached values from the config rom are 2476c0e9efacSDoug Rabson * initialised. 2477c0e9efacSDoug Rabson */ 2478c0e9efacSDoug Rabson OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0])); 2479c0e9efacSDoug Rabson OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2])); 2480c0e9efacSDoug Rabson 2481c0e9efacSDoug Rabson /* 2482ac9f6692SHidetoshi Shimokawa * Set root hold-off bit so that non cyclemaster capable node 2483ac9f6692SHidetoshi Shimokawa * shouldn't became the root node. 2484ac9f6692SHidetoshi Shimokawa */ 24853c60ba66SKatsushi Kobayashi #if 1 24863c60ba66SKatsushi Kobayashi fun = fwphy_rddata(sc, FW_PHY_IBR_REG); 24874ed65ce9SHidetoshi Shimokawa fun |= FW_PHY_IBR | FW_PHY_RHB; 24883c60ba66SKatsushi Kobayashi fun = fwphy_wrdata(sc, FW_PHY_IBR_REG, fun); 24894ed65ce9SHidetoshi Shimokawa #else /* Short bus reset */ 24903c60ba66SKatsushi Kobayashi fun = fwphy_rddata(sc, FW_PHY_ISBR_REG); 24914ed65ce9SHidetoshi Shimokawa fun |= FW_PHY_ISBR | FW_PHY_RHB; 24923c60ba66SKatsushi Kobayashi fun = fwphy_wrdata(sc, FW_PHY_ISBR_REG, fun); 24933c60ba66SKatsushi Kobayashi #endif 24943042cc43SSean Bruno FW_GUNLOCK(fc); 24953c60ba66SKatsushi Kobayashi } 2496c572b810SHidetoshi Shimokawa 2497c572b810SHidetoshi Shimokawa void 2498c572b810SHidetoshi Shimokawa fwohci_txbufdb(struct fwohci_softc *sc, int dmach, struct fw_bulkxfer *bulkxfer) 24993c60ba66SKatsushi Kobayashi { 25003c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr, *fdb_tr; 25013c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch; 2502c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 25033c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 2504c4778b5dSHidetoshi Shimokawa struct fwohci_txpkthdr *ohcifp; 25053c60ba66SKatsushi Kobayashi unsigned short chtag; 25063c60ba66SKatsushi Kobayashi int idb; 25073c60ba66SKatsushi Kobayashi 25089950b741SHidetoshi Shimokawa FW_GLOCK_ASSERT(&sc->fc); 25099950b741SHidetoshi Shimokawa 25103c60ba66SKatsushi Kobayashi dbch = &sc->it[dmach]; 25113c60ba66SKatsushi Kobayashi chtag = sc->it[dmach].xferq.flag & 0xff; 25123c60ba66SKatsushi Kobayashi 25133c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)(bulkxfer->start); 25143c60ba66SKatsushi Kobayashi fdb_tr = (struct fwohcidb_tr *)(bulkxfer->end); 25153c60ba66SKatsushi Kobayashi /* 251677ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %08x %08x\n", bulkxfer, db_tr->bus_addr, fdb_tr->bus_addr); 25173c60ba66SKatsushi Kobayashi */ 251877ee030bSHidetoshi Shimokawa for (idb = 0; idb < dbch->xferq.bnpacket; idb ++) { 251953f1eb86SHidetoshi Shimokawa db = db_tr->db; 25203c60ba66SKatsushi Kobayashi fp = (struct fw_pkt *)db_tr->buf; 2521c4778b5dSHidetoshi Shimokawa ohcifp = (struct fwohci_txpkthdr *) db[1].db.immed; 252277ee030bSHidetoshi Shimokawa ohcifp->mode.ld[0] = fp->mode.ld[0]; 2523a1c9e73aSHidetoshi Shimokawa ohcifp->mode.common.spd = 0 & 0x7; 252477ee030bSHidetoshi Shimokawa ohcifp->mode.stream.len = fp->mode.stream.len; 25253c60ba66SKatsushi Kobayashi ohcifp->mode.stream.chtag = chtag; 25263c60ba66SKatsushi Kobayashi ohcifp->mode.stream.tcode = 0xa; 252777ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 252877ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[1].db.immed[0], db[1].db.immed[0]); 252977ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[1].db.immed[1], db[1].db.immed[1]); 253077ee030bSHidetoshi Shimokawa #endif 25313c60ba66SKatsushi Kobayashi 253277ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[2].db.desc.cmd, OHCI_COUNT_MASK); 253377ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[2].db.desc.cmd, fp->mode.stream.len); 253477ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.res, 0); 253553f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */ 253677ee030bSHidetoshi Shimokawa db[2].db.desc.cmd = OHCI_OUTPUT_LAST 25373c60ba66SKatsushi Kobayashi | OHCI_UPDATE 253853f1eb86SHidetoshi Shimokawa | OHCI_BRANCH_ALWAYS; 253953f1eb86SHidetoshi Shimokawa db[0].db.desc.depend = 254053f1eb86SHidetoshi Shimokawa = db[dbch->ndesc - 1].db.desc.depend 254177ee030bSHidetoshi Shimokawa = STAILQ_NEXT(db_tr, link)->bus_addr | dbch->ndesc; 254253f1eb86SHidetoshi Shimokawa #else 254377ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc); 254477ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[dbch->ndesc - 1].db.desc.depend, dbch->ndesc); 254553f1eb86SHidetoshi Shimokawa #endif 25463c60ba66SKatsushi Kobayashi bulkxfer->end = (caddr_t)db_tr; 25473c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 25483c60ba66SKatsushi Kobayashi } 254953f1eb86SHidetoshi Shimokawa db = ((struct fwohcidb_tr *)bulkxfer->end)->db; 255077ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[0].db.desc.depend, 0xf); 255177ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[dbch->ndesc - 1].db.desc.depend, 0xf); 255253f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */ 255353f1eb86SHidetoshi Shimokawa db[dbch->ndesc - 1].db.desc.control |= OHCI_INTERRUPT_ALWAYS; 25544ed65ce9SHidetoshi Shimokawa /* OHCI 1.1 and above */ 255553f1eb86SHidetoshi Shimokawa db[0].db.desc.control |= OHCI_INTERRUPT_ALWAYS; 255653f1eb86SHidetoshi Shimokawa #endif 255753f1eb86SHidetoshi Shimokawa /* 25583c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)bulkxfer->start; 25593c60ba66SKatsushi Kobayashi fdb_tr = (struct fwohcidb_tr *)bulkxfer->end; 256077ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %3d %08x %08x\n", bulkxfer, bulkxfer->npacket, db_tr->bus_addr, fdb_tr->bus_addr); 25613c60ba66SKatsushi Kobayashi */ 25623c60ba66SKatsushi Kobayashi return; 25633c60ba66SKatsushi Kobayashi } 2564c572b810SHidetoshi Shimokawa 2565c572b810SHidetoshi Shimokawa static int 256677ee030bSHidetoshi Shimokawa fwohci_add_tx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr, 256777ee030bSHidetoshi Shimokawa int poffset) 25683c60ba66SKatsushi Kobayashi { 2569c4778b5dSHidetoshi Shimokawa struct fwohcidb *db = db_tr->db; 257077ee030bSHidetoshi Shimokawa struct fw_xferq *it; 25713c60ba66SKatsushi Kobayashi int err = 0; 257277ee030bSHidetoshi Shimokawa 257377ee030bSHidetoshi Shimokawa it = &dbch->xferq; 257477ee030bSHidetoshi Shimokawa if(it->buf == 0){ 25753c60ba66SKatsushi Kobayashi err = EINVAL; 25763c60ba66SKatsushi Kobayashi return err; 25773c60ba66SKatsushi Kobayashi } 257877ee030bSHidetoshi Shimokawa db_tr->buf = fwdma_v_addr(it->buf, poffset); 25793c60ba66SKatsushi Kobayashi db_tr->dbcnt = 3; 25803c60ba66SKatsushi Kobayashi 258177ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.cmd, 258277ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | 8); 2583a1c9e73aSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.addr, 0); 2584c4778b5dSHidetoshi Shimokawa bzero((void *)&db[1].db.immed[0], sizeof(db[1].db.immed)); 258577ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.addr, 258603161bbcSDoug Rabson fwdma_bus_addr(it->buf, poffset) + sizeof(uint32_t)); 258777ee030bSHidetoshi Shimokawa 258877ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.cmd, 258977ee030bSHidetoshi Shimokawa OHCI_OUTPUT_LAST | OHCI_UPDATE | OHCI_BRANCH_ALWAYS); 259053f1eb86SHidetoshi Shimokawa #if 1 259177ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.res, 0); 259277ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.res, 0); 259353f1eb86SHidetoshi Shimokawa #endif 259477ee030bSHidetoshi Shimokawa return 0; 25953c60ba66SKatsushi Kobayashi } 2596c572b810SHidetoshi Shimokawa 2597c572b810SHidetoshi Shimokawa int 259877ee030bSHidetoshi Shimokawa fwohci_add_rx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr, 259977ee030bSHidetoshi Shimokawa int poffset, struct fwdma_alloc *dummy_dma) 26003c60ba66SKatsushi Kobayashi { 2601c4778b5dSHidetoshi Shimokawa struct fwohcidb *db = db_tr->db; 260277ee030bSHidetoshi Shimokawa struct fw_xferq *ir; 260377ee030bSHidetoshi Shimokawa int i, ldesc; 260477ee030bSHidetoshi Shimokawa bus_addr_t dbuf[2]; 26053c60ba66SKatsushi Kobayashi int dsiz[2]; 26063c60ba66SKatsushi Kobayashi 260777ee030bSHidetoshi Shimokawa ir = &dbch->xferq; 260877ee030bSHidetoshi Shimokawa if (ir->buf == NULL && (dbch->xferq.flag & FWXFERQ_EXTBUF) == 0) { 26095f3fa234SHidetoshi Shimokawa if (db_tr->buf == NULL) { 26105f3fa234SHidetoshi Shimokawa db_tr->buf = fwdma_malloc_size(dbch->dmat, 26115f3fa234SHidetoshi Shimokawa &db_tr->dma_map, ir->psize, &dbuf[0], 26125f3fa234SHidetoshi Shimokawa BUS_DMA_NOWAIT); 261377ee030bSHidetoshi Shimokawa if (db_tr->buf == NULL) 261477ee030bSHidetoshi Shimokawa return(ENOMEM); 26155f3fa234SHidetoshi Shimokawa } 26163c60ba66SKatsushi Kobayashi db_tr->dbcnt = 1; 261777ee030bSHidetoshi Shimokawa dsiz[0] = ir->psize; 261877ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map, 261977ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREREAD); 26203c60ba66SKatsushi Kobayashi } else { 262177ee030bSHidetoshi Shimokawa db_tr->dbcnt = 0; 262277ee030bSHidetoshi Shimokawa if (dummy_dma != NULL) { 262303161bbcSDoug Rabson dsiz[db_tr->dbcnt] = sizeof(uint32_t); 262477ee030bSHidetoshi Shimokawa dbuf[db_tr->dbcnt++] = dummy_dma->bus_addr; 262577ee030bSHidetoshi Shimokawa } 262677ee030bSHidetoshi Shimokawa dsiz[db_tr->dbcnt] = ir->psize; 262777ee030bSHidetoshi Shimokawa if (ir->buf != NULL) { 262877ee030bSHidetoshi Shimokawa db_tr->buf = fwdma_v_addr(ir->buf, poffset); 262977ee030bSHidetoshi Shimokawa dbuf[db_tr->dbcnt] = fwdma_bus_addr( ir->buf, poffset); 263077ee030bSHidetoshi Shimokawa } 263177ee030bSHidetoshi Shimokawa db_tr->dbcnt++; 26323c60ba66SKatsushi Kobayashi } 26333c60ba66SKatsushi Kobayashi for(i = 0 ; i < db_tr->dbcnt ; i++){ 263477ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.addr, dbuf[i]); 263577ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.cmd, OHCI_INPUT_MORE | dsiz[i]); 263677ee030bSHidetoshi Shimokawa if (ir->flag & FWXFERQ_STREAM) { 263777ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[i].db.desc.cmd, OHCI_UPDATE); 26383c60ba66SKatsushi Kobayashi } 263977ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.res, dsiz[i]); 26403c60ba66SKatsushi Kobayashi } 264177ee030bSHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1; 264277ee030bSHidetoshi Shimokawa if (ir->flag & FWXFERQ_STREAM) { 264377ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_INPUT_LAST); 26443c60ba66SKatsushi Kobayashi } 264577ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_BRANCH_ALWAYS); 264677ee030bSHidetoshi Shimokawa return 0; 26473c60ba66SKatsushi Kobayashi } 2648c572b810SHidetoshi Shimokawa 264977ee030bSHidetoshi Shimokawa 265077ee030bSHidetoshi Shimokawa static int 265177ee030bSHidetoshi Shimokawa fwohci_arcv_swap(struct fw_pkt *fp, int len) 26523c60ba66SKatsushi Kobayashi { 265377ee030bSHidetoshi Shimokawa struct fw_pkt *fp0; 265403161bbcSDoug Rabson uint32_t ld0; 2655c4778b5dSHidetoshi Shimokawa int slen, hlen; 265677ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 265777ee030bSHidetoshi Shimokawa int i; 265877ee030bSHidetoshi Shimokawa #endif 26593c60ba66SKatsushi Kobayashi 266077ee030bSHidetoshi Shimokawa ld0 = FWOHCI_DMA_READ(fp->mode.ld[0]); 266177ee030bSHidetoshi Shimokawa #if 0 266277ee030bSHidetoshi Shimokawa printf("ld0: x%08x\n", ld0); 266377ee030bSHidetoshi Shimokawa #endif 266477ee030bSHidetoshi Shimokawa fp0 = (struct fw_pkt *)&ld0; 2665c4778b5dSHidetoshi Shimokawa /* determine length to swap */ 266677ee030bSHidetoshi Shimokawa switch (fp0->mode.common.tcode) { 266777ee030bSHidetoshi Shimokawa case FWTCODE_RREQQ: 266877ee030bSHidetoshi Shimokawa case FWTCODE_WRES: 266977ee030bSHidetoshi Shimokawa case FWTCODE_WREQQ: 267077ee030bSHidetoshi Shimokawa case FWTCODE_RRESQ: 267177ee030bSHidetoshi Shimokawa case FWOHCITCODE_PHY: 267277ee030bSHidetoshi Shimokawa slen = 12; 26733c60ba66SKatsushi Kobayashi break; 267477ee030bSHidetoshi Shimokawa case FWTCODE_RREQB: 267577ee030bSHidetoshi Shimokawa case FWTCODE_WREQB: 267677ee030bSHidetoshi Shimokawa case FWTCODE_LREQ: 267777ee030bSHidetoshi Shimokawa case FWTCODE_RRESB: 267877ee030bSHidetoshi Shimokawa case FWTCODE_LRES: 267977ee030bSHidetoshi Shimokawa slen = 16; 26803c60ba66SKatsushi Kobayashi break; 26813c60ba66SKatsushi Kobayashi default: 268277ee030bSHidetoshi Shimokawa printf("Unknown tcode %d\n", fp0->mode.common.tcode); 268377ee030bSHidetoshi Shimokawa return(0); 26843c60ba66SKatsushi Kobayashi } 2685c4778b5dSHidetoshi Shimokawa hlen = tinfo[fp0->mode.common.tcode].hdr_len; 2686c4778b5dSHidetoshi Shimokawa if (hlen > len) { 268777ee030bSHidetoshi Shimokawa if (firewire_debug) 268877ee030bSHidetoshi Shimokawa printf("splitted header\n"); 2689c4778b5dSHidetoshi Shimokawa return(-hlen); 26903c60ba66SKatsushi Kobayashi } 269177ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 269277ee030bSHidetoshi Shimokawa for(i = 0; i < slen/4; i ++) 269377ee030bSHidetoshi Shimokawa fp->mode.ld[i] = FWOHCI_DMA_READ(fp->mode.ld[i]); 269477ee030bSHidetoshi Shimokawa #endif 2695c4778b5dSHidetoshi Shimokawa return(hlen); 26963c60ba66SKatsushi Kobayashi } 26973c60ba66SKatsushi Kobayashi 26983c60ba66SKatsushi Kobayashi static int 269977ee030bSHidetoshi Shimokawa fwohci_get_plen(struct fwohci_softc *sc, struct fwohci_dbch *dbch, struct fw_pkt *fp) 27003c60ba66SKatsushi Kobayashi { 2701c4778b5dSHidetoshi Shimokawa struct tcode_info *info; 270277ee030bSHidetoshi Shimokawa int r; 27033c60ba66SKatsushi Kobayashi 2704c4778b5dSHidetoshi Shimokawa info = &tinfo[fp->mode.common.tcode]; 270503161bbcSDoug Rabson r = info->hdr_len + sizeof(uint32_t); 2706c4778b5dSHidetoshi Shimokawa if ((info->flag & FWTI_BLOCK_ASY) != 0) 270703161bbcSDoug Rabson r += roundup2(fp->mode.wreqb.len, sizeof(uint32_t)); 2708c4778b5dSHidetoshi Shimokawa 27090cf4488aSHidetoshi Shimokawa if (r == sizeof(uint32_t)) { 2710c4778b5dSHidetoshi Shimokawa /* XXX */ 2711627d85fbSHidetoshi Shimokawa device_printf(sc->fc.dev, "Unknown tcode %d\n", 2712627d85fbSHidetoshi Shimokawa fp->mode.common.tcode); 27130cf4488aSHidetoshi Shimokawa return (-1); 27140cf4488aSHidetoshi Shimokawa } 2715c4778b5dSHidetoshi Shimokawa 2716627d85fbSHidetoshi Shimokawa if (r > dbch->xferq.psize) { 2717627d85fbSHidetoshi Shimokawa device_printf(sc->fc.dev, "Invalid packet length %d\n", r); 27180cf4488aSHidetoshi Shimokawa return (-1); 2719627d85fbSHidetoshi Shimokawa /* panic ? */ 2720627d85fbSHidetoshi Shimokawa } 2721c4778b5dSHidetoshi Shimokawa 2722627d85fbSHidetoshi Shimokawa return r; 27233c60ba66SKatsushi Kobayashi } 27243c60ba66SKatsushi Kobayashi 2725c572b810SHidetoshi Shimokawa static void 27260cf4488aSHidetoshi Shimokawa fwohci_arcv_free_buf(struct fwohci_softc *sc, struct fwohci_dbch *dbch, 27270cf4488aSHidetoshi Shimokawa struct fwohcidb_tr *db_tr, uint32_t off, int wake) 272877ee030bSHidetoshi Shimokawa { 2729c4778b5dSHidetoshi Shimokawa struct fwohcidb *db = &db_tr->db[0]; 273077ee030bSHidetoshi Shimokawa 273177ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db->db.desc.depend, 0xf); 273277ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, dbch->xferq.psize); 273377ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(dbch->bottom->db[0].db.desc.depend, 1); 273477ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 273577ee030bSHidetoshi Shimokawa dbch->bottom = db_tr; 27360cf4488aSHidetoshi Shimokawa 27370cf4488aSHidetoshi Shimokawa if (wake) 27380cf4488aSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE); 273977ee030bSHidetoshi Shimokawa } 274077ee030bSHidetoshi Shimokawa 274177ee030bSHidetoshi Shimokawa static void 2742c572b810SHidetoshi Shimokawa fwohci_arcv(struct fwohci_softc *sc, struct fwohci_dbch *dbch, int count) 27433c60ba66SKatsushi Kobayashi { 27443c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 274577ee030bSHidetoshi Shimokawa struct iovec vec[2]; 274677ee030bSHidetoshi Shimokawa struct fw_pkt pktbuf; 274777ee030bSHidetoshi Shimokawa int nvec; 27483c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 274903161bbcSDoug Rabson uint8_t *ld; 27500cf4488aSHidetoshi Shimokawa uint32_t stat, off, status, event; 27513c60ba66SKatsushi Kobayashi u_int spd; 275277ee030bSHidetoshi Shimokawa int len, plen, hlen, pcnt, offset; 27533c60ba66SKatsushi Kobayashi int s; 27543c60ba66SKatsushi Kobayashi caddr_t buf; 27553c60ba66SKatsushi Kobayashi int resCount; 27563c60ba66SKatsushi Kobayashi 27573c60ba66SKatsushi Kobayashi if(&sc->arrq == dbch){ 27583c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 27593c60ba66SKatsushi Kobayashi }else if(&sc->arrs == dbch){ 27603c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 27613c60ba66SKatsushi Kobayashi }else{ 27623c60ba66SKatsushi Kobayashi return; 27633c60ba66SKatsushi Kobayashi } 27643c60ba66SKatsushi Kobayashi 27653c60ba66SKatsushi Kobayashi s = splfw(); 27663c60ba66SKatsushi Kobayashi db_tr = dbch->top; 27673c60ba66SKatsushi Kobayashi pcnt = 0; 27683c60ba66SKatsushi Kobayashi /* XXX we cannot handle a packet which lies in more than two buf */ 276977ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD); 277077ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE); 277177ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) >> OHCI_STATUS_SHIFT; 277277ee030bSHidetoshi Shimokawa resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) & OHCI_COUNT_MASK; 277377ee030bSHidetoshi Shimokawa while (status & OHCI_CNTL_DMA_ACTIVE) { 27740cf4488aSHidetoshi Shimokawa #if 0 27750cf4488aSHidetoshi Shimokawa 27760cf4488aSHidetoshi Shimokawa if (off == OHCI_ARQOFF) 27770cf4488aSHidetoshi Shimokawa printf("buf 0x%08x, status 0x%04x, resCount 0x%04x\n", 27780cf4488aSHidetoshi Shimokawa db_tr->bus_addr, status, resCount); 27790cf4488aSHidetoshi Shimokawa #endif 278077ee030bSHidetoshi Shimokawa len = dbch->xferq.psize - resCount; 278103161bbcSDoug Rabson ld = (uint8_t *)db_tr->buf; 278277ee030bSHidetoshi Shimokawa if (dbch->pdb_tr == NULL) { 278377ee030bSHidetoshi Shimokawa len -= dbch->buf_offset; 278477ee030bSHidetoshi Shimokawa ld += dbch->buf_offset; 278577ee030bSHidetoshi Shimokawa } 278677ee030bSHidetoshi Shimokawa if (len > 0) 278777ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map, 278877ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTREAD); 27893c60ba66SKatsushi Kobayashi while (len > 0 ) { 2790783058faSHidetoshi Shimokawa if (count >= 0 && count-- == 0) 2791783058faSHidetoshi Shimokawa goto out; 279277ee030bSHidetoshi Shimokawa if(dbch->pdb_tr != NULL){ 279377ee030bSHidetoshi Shimokawa /* we have a fragment in previous buffer */ 279477ee030bSHidetoshi Shimokawa int rlen; 27953c60ba66SKatsushi Kobayashi 279677ee030bSHidetoshi Shimokawa offset = dbch->buf_offset; 279777ee030bSHidetoshi Shimokawa if (offset < 0) 279877ee030bSHidetoshi Shimokawa offset = - offset; 279977ee030bSHidetoshi Shimokawa buf = dbch->pdb_tr->buf + offset; 280077ee030bSHidetoshi Shimokawa rlen = dbch->xferq.psize - offset; 280177ee030bSHidetoshi Shimokawa if (firewire_debug) 280277ee030bSHidetoshi Shimokawa printf("rlen=%d, offset=%d\n", 280377ee030bSHidetoshi Shimokawa rlen, dbch->buf_offset); 280477ee030bSHidetoshi Shimokawa if (dbch->buf_offset < 0) { 280577ee030bSHidetoshi Shimokawa /* splitted in header, pull up */ 280677ee030bSHidetoshi Shimokawa char *p; 280777ee030bSHidetoshi Shimokawa 280877ee030bSHidetoshi Shimokawa p = (char *)&pktbuf; 280977ee030bSHidetoshi Shimokawa bcopy(buf, p, rlen); 281077ee030bSHidetoshi Shimokawa p += rlen; 281177ee030bSHidetoshi Shimokawa /* this must be too long but harmless */ 281277ee030bSHidetoshi Shimokawa rlen = sizeof(pktbuf) - rlen; 281377ee030bSHidetoshi Shimokawa if (rlen < 0) 281477ee030bSHidetoshi Shimokawa printf("why rlen < 0\n"); 281577ee030bSHidetoshi Shimokawa bcopy(db_tr->buf, p, rlen); 28163c60ba66SKatsushi Kobayashi ld += rlen; 28173c60ba66SKatsushi Kobayashi len -= rlen; 281877ee030bSHidetoshi Shimokawa hlen = fwohci_arcv_swap(&pktbuf, sizeof(pktbuf)); 28190cf4488aSHidetoshi Shimokawa if (hlen <= 0) { 28200cf4488aSHidetoshi Shimokawa printf("hlen should be positive."); 28210cf4488aSHidetoshi Shimokawa goto err; 28223c60ba66SKatsushi Kobayashi } 282377ee030bSHidetoshi Shimokawa offset = sizeof(pktbuf); 282477ee030bSHidetoshi Shimokawa vec[0].iov_base = (char *)&pktbuf; 282577ee030bSHidetoshi Shimokawa vec[0].iov_len = offset; 28263c60ba66SKatsushi Kobayashi } else { 282777ee030bSHidetoshi Shimokawa /* splitted in payload */ 282877ee030bSHidetoshi Shimokawa offset = rlen; 282977ee030bSHidetoshi Shimokawa vec[0].iov_base = buf; 283077ee030bSHidetoshi Shimokawa vec[0].iov_len = rlen; 283177ee030bSHidetoshi Shimokawa } 283277ee030bSHidetoshi Shimokawa fp=(struct fw_pkt *)vec[0].iov_base; 283377ee030bSHidetoshi Shimokawa nvec = 1; 283477ee030bSHidetoshi Shimokawa } else { 283577ee030bSHidetoshi Shimokawa /* no fragment in previous buffer */ 28363c60ba66SKatsushi Kobayashi fp=(struct fw_pkt *)ld; 283777ee030bSHidetoshi Shimokawa hlen = fwohci_arcv_swap(fp, len); 283877ee030bSHidetoshi Shimokawa if (hlen == 0) 28390cf4488aSHidetoshi Shimokawa goto err; 284077ee030bSHidetoshi Shimokawa if (hlen < 0) { 284177ee030bSHidetoshi Shimokawa dbch->pdb_tr = db_tr; 284277ee030bSHidetoshi Shimokawa dbch->buf_offset = - dbch->buf_offset; 284377ee030bSHidetoshi Shimokawa /* sanity check */ 28440cf4488aSHidetoshi Shimokawa if (resCount != 0) { 28450cf4488aSHidetoshi Shimokawa printf("resCount=%d hlen=%d\n", 28460cf4488aSHidetoshi Shimokawa resCount, hlen); 28470cf4488aSHidetoshi Shimokawa goto err; 28480cf4488aSHidetoshi Shimokawa } 28493c60ba66SKatsushi Kobayashi goto out; 28503c60ba66SKatsushi Kobayashi } 285177ee030bSHidetoshi Shimokawa offset = 0; 285277ee030bSHidetoshi Shimokawa nvec = 0; 28533c60ba66SKatsushi Kobayashi } 285477ee030bSHidetoshi Shimokawa plen = fwohci_get_plen(sc, dbch, fp) - offset; 28553c60ba66SKatsushi Kobayashi if (plen < 0) { 285677ee030bSHidetoshi Shimokawa /* minimum header size + trailer 285777ee030bSHidetoshi Shimokawa = sizeof(fw_pkt) so this shouldn't happens */ 2858c4778b5dSHidetoshi Shimokawa printf("plen(%d) is negative! offset=%d\n", 2859c4778b5dSHidetoshi Shimokawa plen, offset); 28600cf4488aSHidetoshi Shimokawa goto err; 28613c60ba66SKatsushi Kobayashi } 286277ee030bSHidetoshi Shimokawa if (plen > 0) { 286377ee030bSHidetoshi Shimokawa len -= plen; 286477ee030bSHidetoshi Shimokawa if (len < 0) { 286577ee030bSHidetoshi Shimokawa dbch->pdb_tr = db_tr; 286677ee030bSHidetoshi Shimokawa if (firewire_debug) 286777ee030bSHidetoshi Shimokawa printf("splitted payload\n"); 286877ee030bSHidetoshi Shimokawa /* sanity check */ 28690cf4488aSHidetoshi Shimokawa if (resCount != 0) { 28700cf4488aSHidetoshi Shimokawa printf("resCount=%d plen=%d" 28710cf4488aSHidetoshi Shimokawa " len=%d\n", 28720cf4488aSHidetoshi Shimokawa resCount, plen, len); 28730cf4488aSHidetoshi Shimokawa goto err; 28740cf4488aSHidetoshi Shimokawa } 287577ee030bSHidetoshi Shimokawa goto out; 28763c60ba66SKatsushi Kobayashi } 287777ee030bSHidetoshi Shimokawa vec[nvec].iov_base = ld; 287877ee030bSHidetoshi Shimokawa vec[nvec].iov_len = plen; 287977ee030bSHidetoshi Shimokawa nvec ++; 28803c60ba66SKatsushi Kobayashi ld += plen; 28813c60ba66SKatsushi Kobayashi } 288203161bbcSDoug Rabson dbch->buf_offset = ld - (uint8_t *)db_tr->buf; 288377ee030bSHidetoshi Shimokawa if (nvec == 0) 288477ee030bSHidetoshi Shimokawa printf("nvec == 0\n"); 288577ee030bSHidetoshi Shimokawa 28863c60ba66SKatsushi Kobayashi /* DMA result-code will be written at the tail of packet */ 28870cf4488aSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(*(uint32_t *)(ld - sizeof(struct fwohci_trailer))); 288877ee030bSHidetoshi Shimokawa #if 0 2889c4778b5dSHidetoshi Shimokawa printf("plen: %d, stat %x\n", 2890c4778b5dSHidetoshi Shimokawa plen ,stat); 289177ee030bSHidetoshi Shimokawa #endif 28920cf4488aSHidetoshi Shimokawa spd = (stat >> 21) & 0x3; 28930cf4488aSHidetoshi Shimokawa event = (stat >> 16) & 0x1f; 28940cf4488aSHidetoshi Shimokawa switch (event) { 28953c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND: 2896864d7e72SHidetoshi Shimokawa #if 0 289773aa55baSHidetoshi Shimokawa printf("fwohci_arcv: ack pending tcode=0x%x..\n", fp->mode.common.tcode); 28983c60ba66SKatsushi Kobayashi #endif 28993c60ba66SKatsushi Kobayashi /* fall through */ 29003c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 2901c4778b5dSHidetoshi Shimokawa { 2902c4778b5dSHidetoshi Shimokawa struct fw_rcv_buf rb; 2903c4778b5dSHidetoshi Shimokawa 290477ee030bSHidetoshi Shimokawa if ((vec[nvec-1].iov_len -= 290577ee030bSHidetoshi Shimokawa sizeof(struct fwohci_trailer)) == 0) 290677ee030bSHidetoshi Shimokawa nvec--; 2907c4778b5dSHidetoshi Shimokawa rb.fc = &sc->fc; 2908c4778b5dSHidetoshi Shimokawa rb.vec = vec; 2909c4778b5dSHidetoshi Shimokawa rb.nvec = nvec; 2910c4778b5dSHidetoshi Shimokawa rb.spd = spd; 2911c4778b5dSHidetoshi Shimokawa fw_rcv(&rb); 29123c60ba66SKatsushi Kobayashi break; 2913c4778b5dSHidetoshi Shimokawa } 29143c60ba66SKatsushi Kobayashi case FWOHCIEV_BUSRST: 29157acf6963SHidetoshi Shimokawa if ((sc->fc.status != FWBUSRESET) && 29167acf6963SHidetoshi Shimokawa (sc->fc.status != FWBUSINIT)) 29173c60ba66SKatsushi Kobayashi printf("got BUSRST packet!?\n"); 29183c60ba66SKatsushi Kobayashi break; 29193c60ba66SKatsushi Kobayashi default: 29200cf4488aSHidetoshi Shimokawa device_printf(sc->fc.dev, 29210cf4488aSHidetoshi Shimokawa "Async DMA Receive error err=%02x %s" 29220cf4488aSHidetoshi Shimokawa " plen=%d offset=%d len=%d status=0x%08x" 29230cf4488aSHidetoshi Shimokawa " tcode=0x%x, stat=0x%08x\n", 29240cf4488aSHidetoshi Shimokawa event, fwohcicode[event], plen, 29250cf4488aSHidetoshi Shimokawa dbch->buf_offset, len, 29260cf4488aSHidetoshi Shimokawa OREAD(sc, OHCI_DMACTL(off)), 29270cf4488aSHidetoshi Shimokawa fp->mode.common.tcode, stat); 29280cf4488aSHidetoshi Shimokawa #if 1 /* XXX */ 29290cf4488aSHidetoshi Shimokawa goto err; 29303c60ba66SKatsushi Kobayashi #endif 29313c60ba66SKatsushi Kobayashi break; 29323c60ba66SKatsushi Kobayashi } 29333c60ba66SKatsushi Kobayashi pcnt ++; 293477ee030bSHidetoshi Shimokawa if (dbch->pdb_tr != NULL) { 29350cf4488aSHidetoshi Shimokawa fwohci_arcv_free_buf(sc, dbch, dbch->pdb_tr, 29360cf4488aSHidetoshi Shimokawa off, 1); 293777ee030bSHidetoshi Shimokawa dbch->pdb_tr = NULL; 293877ee030bSHidetoshi Shimokawa } 293977ee030bSHidetoshi Shimokawa 294077ee030bSHidetoshi Shimokawa } 29413c60ba66SKatsushi Kobayashi out: 29423c60ba66SKatsushi Kobayashi if (resCount == 0) { 29433c60ba66SKatsushi Kobayashi /* done on this buffer */ 294477ee030bSHidetoshi Shimokawa if (dbch->pdb_tr == NULL) { 29450cf4488aSHidetoshi Shimokawa fwohci_arcv_free_buf(sc, dbch, db_tr, off, 1); 29463c60ba66SKatsushi Kobayashi dbch->buf_offset = 0; 294777ee030bSHidetoshi Shimokawa } else 294877ee030bSHidetoshi Shimokawa if (dbch->pdb_tr != db_tr) 294977ee030bSHidetoshi Shimokawa printf("pdb_tr != db_tr\n"); 295077ee030bSHidetoshi Shimokawa db_tr = STAILQ_NEXT(db_tr, link); 295177ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) 295277ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT; 295377ee030bSHidetoshi Shimokawa resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) 295477ee030bSHidetoshi Shimokawa & OHCI_COUNT_MASK; 295577ee030bSHidetoshi Shimokawa /* XXX check buffer overrun */ 295677ee030bSHidetoshi Shimokawa dbch->top = db_tr; 29573c60ba66SKatsushi Kobayashi } else { 29583c60ba66SKatsushi Kobayashi dbch->buf_offset = dbch->xferq.psize - resCount; 29593c60ba66SKatsushi Kobayashi break; 29603c60ba66SKatsushi Kobayashi } 29613c60ba66SKatsushi Kobayashi /* XXX make sure DMA is not dead */ 29623c60ba66SKatsushi Kobayashi } 29633c60ba66SKatsushi Kobayashi #if 0 29643c60ba66SKatsushi Kobayashi if (pcnt < 1) 29653c60ba66SKatsushi Kobayashi printf("fwohci_arcv: no packets\n"); 29663c60ba66SKatsushi Kobayashi #endif 29673c60ba66SKatsushi Kobayashi splx(s); 29680cf4488aSHidetoshi Shimokawa return; 29690cf4488aSHidetoshi Shimokawa 29700cf4488aSHidetoshi Shimokawa err: 29710cf4488aSHidetoshi Shimokawa device_printf(sc->fc.dev, "AR DMA status=%x, ", 29720cf4488aSHidetoshi Shimokawa OREAD(sc, OHCI_DMACTL(off))); 29730cf4488aSHidetoshi Shimokawa dbch->pdb_tr = NULL; 29740cf4488aSHidetoshi Shimokawa /* skip until resCount != 0 */ 29750cf4488aSHidetoshi Shimokawa printf(" skip buffer"); 29760cf4488aSHidetoshi Shimokawa while (resCount == 0) { 29770cf4488aSHidetoshi Shimokawa printf(" #"); 29780cf4488aSHidetoshi Shimokawa fwohci_arcv_free_buf(sc, dbch, db_tr, off, 0); 29790cf4488aSHidetoshi Shimokawa db_tr = STAILQ_NEXT(db_tr, link); 29800cf4488aSHidetoshi Shimokawa resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) 29810cf4488aSHidetoshi Shimokawa & OHCI_COUNT_MASK; 29820cf4488aSHidetoshi Shimokawa } while (resCount == 0) 29830cf4488aSHidetoshi Shimokawa printf(" done\n"); 29840cf4488aSHidetoshi Shimokawa dbch->top = db_tr; 29850cf4488aSHidetoshi Shimokawa dbch->buf_offset = dbch->xferq.psize - resCount; 29860cf4488aSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE); 29870cf4488aSHidetoshi Shimokawa splx(s); 29883c60ba66SKatsushi Kobayashi } 2989