1098ca2bdSWarner Losh /*- 277ee030bSHidetoshi Shimokawa * Copyright (c) 2003 Hidetoshi Shimokawa 33c60ba66SKatsushi Kobayashi * Copyright (c) 1998-2002 Katsushi Kobayashi and Hidetoshi Shimokawa 43c60ba66SKatsushi Kobayashi * All rights reserved. 53c60ba66SKatsushi Kobayashi * 63c60ba66SKatsushi Kobayashi * Redistribution and use in source and binary forms, with or without 73c60ba66SKatsushi Kobayashi * modification, are permitted provided that the following conditions 83c60ba66SKatsushi Kobayashi * are met: 93c60ba66SKatsushi Kobayashi * 1. Redistributions of source code must retain the above copyright 103c60ba66SKatsushi Kobayashi * notice, this list of conditions and the following disclaimer. 113c60ba66SKatsushi Kobayashi * 2. Redistributions in binary form must reproduce the above copyright 123c60ba66SKatsushi Kobayashi * notice, this list of conditions and the following disclaimer in the 133c60ba66SKatsushi Kobayashi * documentation and/or other materials provided with the distribution. 143c60ba66SKatsushi Kobayashi * 3. All advertising materials mentioning features or use of this software 153c60ba66SKatsushi Kobayashi * must display the acknowledgement as bellow: 163c60ba66SKatsushi Kobayashi * 178da326fdSHidetoshi Shimokawa * This product includes software developed by K. Kobayashi and H. Shimokawa 183c60ba66SKatsushi Kobayashi * 193c60ba66SKatsushi Kobayashi * 4. The name of the author may not be used to endorse or promote products 203c60ba66SKatsushi Kobayashi * derived from this software without specific prior written permission. 213c60ba66SKatsushi Kobayashi * 223c60ba66SKatsushi Kobayashi * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 233c60ba66SKatsushi Kobayashi * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 243c60ba66SKatsushi Kobayashi * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 253c60ba66SKatsushi Kobayashi * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, 263c60ba66SKatsushi Kobayashi * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 273c60ba66SKatsushi Kobayashi * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 283c60ba66SKatsushi Kobayashi * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 293c60ba66SKatsushi Kobayashi * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 303c60ba66SKatsushi Kobayashi * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN 313c60ba66SKatsushi Kobayashi * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 323c60ba66SKatsushi Kobayashi * POSSIBILITY OF SUCH DAMAGE. 333c60ba66SKatsushi Kobayashi * 343c60ba66SKatsushi Kobayashi * $FreeBSD$ 353c60ba66SKatsushi Kobayashi * 363c60ba66SKatsushi Kobayashi */ 378da326fdSHidetoshi Shimokawa 383c60ba66SKatsushi Kobayashi #define ATRQ_CH 0 393c60ba66SKatsushi Kobayashi #define ATRS_CH 1 403c60ba66SKatsushi Kobayashi #define ARRQ_CH 2 413c60ba66SKatsushi Kobayashi #define ARRS_CH 3 423c60ba66SKatsushi Kobayashi #define ITX_CH 4 433c60ba66SKatsushi Kobayashi #define IRX_CH 0x24 443c60ba66SKatsushi Kobayashi 453c60ba66SKatsushi Kobayashi #include <sys/param.h> 463c60ba66SKatsushi Kobayashi #include <sys/systm.h> 473c60ba66SKatsushi Kobayashi #include <sys/mbuf.h> 483c60ba66SKatsushi Kobayashi #include <sys/malloc.h> 493c60ba66SKatsushi Kobayashi #include <sys/sockio.h> 503c60ba66SKatsushi Kobayashi #include <sys/bus.h> 513c60ba66SKatsushi Kobayashi #include <sys/kernel.h> 523c60ba66SKatsushi Kobayashi #include <sys/conf.h> 5377ee030bSHidetoshi Shimokawa #include <sys/endian.h> 543c60ba66SKatsushi Kobayashi 553c60ba66SKatsushi Kobayashi #include <machine/bus.h> 563c60ba66SKatsushi Kobayashi 5710d3ed64SHidetoshi Shimokawa #if defined(__DragonFly__) || __FreeBSD_version < 500000 58170e7a20SHidetoshi Shimokawa #include <machine/clock.h> /* for DELAY() */ 59170e7a20SHidetoshi Shimokawa #endif 60170e7a20SHidetoshi Shimokawa 6110d3ed64SHidetoshi Shimokawa #ifdef __DragonFly__ 6210d3ed64SHidetoshi Shimokawa #include "firewire.h" 6310d3ed64SHidetoshi Shimokawa #include "firewirereg.h" 6410d3ed64SHidetoshi Shimokawa #include "fwdma.h" 6510d3ed64SHidetoshi Shimokawa #include "fwohcireg.h" 6610d3ed64SHidetoshi Shimokawa #include "fwohcivar.h" 6710d3ed64SHidetoshi Shimokawa #include "firewire_phy.h" 6810d3ed64SHidetoshi Shimokawa #else 693c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire.h> 703c60ba66SKatsushi Kobayashi #include <dev/firewire/firewirereg.h> 7177ee030bSHidetoshi Shimokawa #include <dev/firewire/fwdma.h> 723c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcireg.h> 733c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcivar.h> 743c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire_phy.h> 7510d3ed64SHidetoshi Shimokawa #endif 763c60ba66SKatsushi Kobayashi 773c60ba66SKatsushi Kobayashi #undef OHCI_DEBUG 788da326fdSHidetoshi Shimokawa 793c60ba66SKatsushi Kobayashi static char dbcode[16][0x10]={"OUTM", "OUTL","INPM","INPL", 803c60ba66SKatsushi Kobayashi "STOR","LOAD","NOP ","STOP",}; 8177ee030bSHidetoshi Shimokawa 823c60ba66SKatsushi Kobayashi static char dbkey[8][0x10]={"ST0", "ST1","ST2","ST3", 833c60ba66SKatsushi Kobayashi "UNDEF","REG","SYS","DEV"}; 8477ee030bSHidetoshi Shimokawa static char dbcond[4][0x10]={"NEV","C=1", "C=0", "ALL"}; 853c60ba66SKatsushi Kobayashi char fwohcicode[32][0x20]={ 863c60ba66SKatsushi Kobayashi "No stat","Undef","long","miss Ack err", 873c60ba66SKatsushi Kobayashi "underrun","overrun","desc err", "data read err", 883c60ba66SKatsushi Kobayashi "data write err","bus reset","timeout","tcode err", 893c60ba66SKatsushi Kobayashi "Undef","Undef","unknown event","flushed", 903c60ba66SKatsushi Kobayashi "Undef","ack complete","ack pend","Undef", 913c60ba66SKatsushi Kobayashi "ack busy_X","ack busy_A","ack busy_B","Undef", 923c60ba66SKatsushi Kobayashi "Undef","Undef","Undef","ack tardy", 933c60ba66SKatsushi Kobayashi "Undef","ack data_err","ack type_err",""}; 9477ee030bSHidetoshi Shimokawa 950bc666e0SHidetoshi Shimokawa #define MAX_SPEED 3 9648087829SHidetoshi Shimokawa extern char *linkspeed[]; 9703161bbcSDoug Rabson uint32_t tagbit[4] = { 1 << 28, 1 << 29, 1 << 30, 1 << 31}; 983c60ba66SKatsushi Kobayashi 993c60ba66SKatsushi Kobayashi static struct tcode_info tinfo[] = { 1003c60ba66SKatsushi Kobayashi /* hdr_len block flag*/ 1013c60ba66SKatsushi Kobayashi /* 0 WREQQ */ {16, FWTI_REQ | FWTI_TLABEL}, 1023c60ba66SKatsushi Kobayashi /* 1 WREQB */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY}, 1033c60ba66SKatsushi Kobayashi /* 2 WRES */ {12, FWTI_RES}, 1043c60ba66SKatsushi Kobayashi /* 3 XXX */ { 0, 0}, 1053c60ba66SKatsushi Kobayashi /* 4 RREQQ */ {12, FWTI_REQ | FWTI_TLABEL}, 1063c60ba66SKatsushi Kobayashi /* 5 RREQB */ {16, FWTI_REQ | FWTI_TLABEL}, 1073c60ba66SKatsushi Kobayashi /* 6 RRESQ */ {16, FWTI_RES}, 1083c60ba66SKatsushi Kobayashi /* 7 RRESB */ {16, FWTI_RES | FWTI_BLOCK_ASY}, 1093c60ba66SKatsushi Kobayashi /* 8 CYCS */ { 0, 0}, 1103c60ba66SKatsushi Kobayashi /* 9 LREQ */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY}, 1113c60ba66SKatsushi Kobayashi /* a STREAM */ { 4, FWTI_REQ | FWTI_BLOCK_STR}, 1123c60ba66SKatsushi Kobayashi /* b LRES */ {16, FWTI_RES | FWTI_BLOCK_ASY}, 1133c60ba66SKatsushi Kobayashi /* c XXX */ { 0, 0}, 1143c60ba66SKatsushi Kobayashi /* d XXX */ { 0, 0}, 1153c60ba66SKatsushi Kobayashi /* e PHY */ {12, FWTI_REQ}, 1163c60ba66SKatsushi Kobayashi /* f XXX */ { 0, 0} 1173c60ba66SKatsushi Kobayashi }; 1183c60ba66SKatsushi Kobayashi 1193c60ba66SKatsushi Kobayashi #define OHCI_WRITE_SIGMASK 0xffff0000 1203c60ba66SKatsushi Kobayashi #define OHCI_READ_SIGMASK 0xffff0000 1213c60ba66SKatsushi Kobayashi 1223c60ba66SKatsushi Kobayashi #define OWRITE(sc, r, x) bus_space_write_4((sc)->bst, (sc)->bsh, (r), (x)) 1233c60ba66SKatsushi Kobayashi #define OREAD(sc, r) bus_space_read_4((sc)->bst, (sc)->bsh, (r)) 1243c60ba66SKatsushi Kobayashi 125d09a5d6fSHidetoshi Shimokawa static void fwohci_ibr (struct firewire_comm *); 126d09a5d6fSHidetoshi Shimokawa static void fwohci_db_init (struct fwohci_softc *, struct fwohci_dbch *); 127d09a5d6fSHidetoshi Shimokawa static void fwohci_db_free (struct fwohci_dbch *); 128d09a5d6fSHidetoshi Shimokawa static void fwohci_arcv (struct fwohci_softc *, struct fwohci_dbch *, int); 129d09a5d6fSHidetoshi Shimokawa static void fwohci_txd (struct fwohci_softc *, struct fwohci_dbch *); 130d09a5d6fSHidetoshi Shimokawa static void fwohci_start_atq (struct firewire_comm *); 131d09a5d6fSHidetoshi Shimokawa static void fwohci_start_ats (struct firewire_comm *); 132d09a5d6fSHidetoshi Shimokawa static void fwohci_start (struct fwohci_softc *, struct fwohci_dbch *); 13303161bbcSDoug Rabson static uint32_t fwphy_wrdata ( struct fwohci_softc *, uint32_t, uint32_t); 13403161bbcSDoug Rabson static uint32_t fwphy_rddata ( struct fwohci_softc *, uint32_t); 135d09a5d6fSHidetoshi Shimokawa static int fwohci_rx_enable (struct fwohci_softc *, struct fwohci_dbch *); 136d09a5d6fSHidetoshi Shimokawa static int fwohci_tx_enable (struct fwohci_softc *, struct fwohci_dbch *); 137d09a5d6fSHidetoshi Shimokawa static int fwohci_irx_enable (struct firewire_comm *, int); 138d09a5d6fSHidetoshi Shimokawa static int fwohci_irx_disable (struct firewire_comm *, int); 13977ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 14003161bbcSDoug Rabson static void fwohci_irx_post (struct firewire_comm *, uint32_t *); 14177ee030bSHidetoshi Shimokawa #endif 142d09a5d6fSHidetoshi Shimokawa static int fwohci_itxbuf_enable (struct firewire_comm *, int); 143d09a5d6fSHidetoshi Shimokawa static int fwohci_itx_disable (struct firewire_comm *, int); 144d09a5d6fSHidetoshi Shimokawa static void fwohci_timeout (void *); 145d09a5d6fSHidetoshi Shimokawa static void fwohci_set_intr (struct firewire_comm *, int); 14677ee030bSHidetoshi Shimokawa 147d09a5d6fSHidetoshi Shimokawa static int fwohci_add_rx_buf (struct fwohci_dbch *, struct fwohcidb_tr *, int, struct fwdma_alloc *); 148d09a5d6fSHidetoshi Shimokawa static int fwohci_add_tx_buf (struct fwohci_dbch *, struct fwohcidb_tr *, int); 14903161bbcSDoug Rabson static void dump_db (struct fwohci_softc *, uint32_t); 15003161bbcSDoug Rabson static void print_db (struct fwohcidb_tr *, struct fwohcidb *, uint32_t , uint32_t); 15103161bbcSDoug Rabson static void dump_dma (struct fwohci_softc *, uint32_t); 15203161bbcSDoug Rabson static uint32_t fwohci_cyctimer (struct firewire_comm *); 153d09a5d6fSHidetoshi Shimokawa static void fwohci_rbuf_update (struct fwohci_softc *, int); 154d09a5d6fSHidetoshi Shimokawa static void fwohci_tbuf_update (struct fwohci_softc *, int); 155d09a5d6fSHidetoshi Shimokawa void fwohci_txbufdb (struct fwohci_softc *, int , struct fw_bulkxfer *); 15677ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE 15777ee030bSHidetoshi Shimokawa static void fwohci_complete(void *, int); 15877ee030bSHidetoshi Shimokawa #endif 1593c60ba66SKatsushi Kobayashi 1603c60ba66SKatsushi Kobayashi /* 1613c60ba66SKatsushi Kobayashi * memory allocated for DMA programs 1623c60ba66SKatsushi Kobayashi */ 1633c60ba66SKatsushi Kobayashi #define DMA_PROG_ALLOC (8 * PAGE_SIZE) 1643c60ba66SKatsushi Kobayashi 1653c60ba66SKatsushi Kobayashi #define NDB FWMAXQUEUE 1663c60ba66SKatsushi Kobayashi 1673c60ba66SKatsushi Kobayashi #define OHCI_VERSION 0x00 16873aa55baSHidetoshi Shimokawa #define OHCI_ATRETRY 0x08 1693c60ba66SKatsushi Kobayashi #define OHCI_CROMHDR 0x18 1703c60ba66SKatsushi Kobayashi #define OHCI_BUS_OPT 0x20 1713c60ba66SKatsushi Kobayashi #define OHCI_BUSIRMC (1 << 31) 1723c60ba66SKatsushi Kobayashi #define OHCI_BUSCMC (1 << 30) 1733c60ba66SKatsushi Kobayashi #define OHCI_BUSISC (1 << 29) 1743c60ba66SKatsushi Kobayashi #define OHCI_BUSBMC (1 << 28) 1753c60ba66SKatsushi Kobayashi #define OHCI_BUSPMC (1 << 27) 1763c60ba66SKatsushi Kobayashi #define OHCI_BUSFNC OHCI_BUSIRMC | OHCI_BUSCMC | OHCI_BUSISC |\ 1773c60ba66SKatsushi Kobayashi OHCI_BUSBMC | OHCI_BUSPMC 1783c60ba66SKatsushi Kobayashi 1793c60ba66SKatsushi Kobayashi #define OHCI_EUID_HI 0x24 1803c60ba66SKatsushi Kobayashi #define OHCI_EUID_LO 0x28 1813c60ba66SKatsushi Kobayashi 1823c60ba66SKatsushi Kobayashi #define OHCI_CROMPTR 0x34 1833c60ba66SKatsushi Kobayashi #define OHCI_HCCCTL 0x50 1843c60ba66SKatsushi Kobayashi #define OHCI_HCCCTLCLR 0x54 1853c60ba66SKatsushi Kobayashi #define OHCI_AREQHI 0x100 1863c60ba66SKatsushi Kobayashi #define OHCI_AREQHICLR 0x104 1873c60ba66SKatsushi Kobayashi #define OHCI_AREQLO 0x108 1883c60ba66SKatsushi Kobayashi #define OHCI_AREQLOCLR 0x10c 1893c60ba66SKatsushi Kobayashi #define OHCI_PREQHI 0x110 1903c60ba66SKatsushi Kobayashi #define OHCI_PREQHICLR 0x114 1913c60ba66SKatsushi Kobayashi #define OHCI_PREQLO 0x118 1923c60ba66SKatsushi Kobayashi #define OHCI_PREQLOCLR 0x11c 1933c60ba66SKatsushi Kobayashi #define OHCI_PREQUPPER 0x120 1943c60ba66SKatsushi Kobayashi 1953c60ba66SKatsushi Kobayashi #define OHCI_SID_BUF 0x64 1963c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT 0x68 19777ee030bSHidetoshi Shimokawa #define OHCI_SID_ERR (1 << 31) 1983c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT_MASK 0xffc 1993c60ba66SKatsushi Kobayashi 2003c60ba66SKatsushi Kobayashi #define OHCI_IT_STAT 0x90 2013c60ba66SKatsushi Kobayashi #define OHCI_IT_STATCLR 0x94 2023c60ba66SKatsushi Kobayashi #define OHCI_IT_MASK 0x98 2033c60ba66SKatsushi Kobayashi #define OHCI_IT_MASKCLR 0x9c 2043c60ba66SKatsushi Kobayashi 2053c60ba66SKatsushi Kobayashi #define OHCI_IR_STAT 0xa0 2063c60ba66SKatsushi Kobayashi #define OHCI_IR_STATCLR 0xa4 2073c60ba66SKatsushi Kobayashi #define OHCI_IR_MASK 0xa8 2083c60ba66SKatsushi Kobayashi #define OHCI_IR_MASKCLR 0xac 2093c60ba66SKatsushi Kobayashi 2103c60ba66SKatsushi Kobayashi #define OHCI_LNKCTL 0xe0 2113c60ba66SKatsushi Kobayashi #define OHCI_LNKCTLCLR 0xe4 2123c60ba66SKatsushi Kobayashi 2133c60ba66SKatsushi Kobayashi #define OHCI_PHYACCESS 0xec 2143c60ba66SKatsushi Kobayashi #define OHCI_CYCLETIMER 0xf0 2153c60ba66SKatsushi Kobayashi 2163c60ba66SKatsushi Kobayashi #define OHCI_DMACTL(off) (off) 2173c60ba66SKatsushi Kobayashi #define OHCI_DMACTLCLR(off) (off + 4) 2183c60ba66SKatsushi Kobayashi #define OHCI_DMACMD(off) (off + 0xc) 2193c60ba66SKatsushi Kobayashi #define OHCI_DMAMATCH(off) (off + 0x10) 2203c60ba66SKatsushi Kobayashi 2213c60ba66SKatsushi Kobayashi #define OHCI_ATQOFF 0x180 2223c60ba66SKatsushi Kobayashi #define OHCI_ATQCTL OHCI_ATQOFF 2233c60ba66SKatsushi Kobayashi #define OHCI_ATQCTLCLR (OHCI_ATQOFF + 4) 2243c60ba66SKatsushi Kobayashi #define OHCI_ATQCMD (OHCI_ATQOFF + 0xc) 2253c60ba66SKatsushi Kobayashi #define OHCI_ATQMATCH (OHCI_ATQOFF + 0x10) 2263c60ba66SKatsushi Kobayashi 2273c60ba66SKatsushi Kobayashi #define OHCI_ATSOFF 0x1a0 2283c60ba66SKatsushi Kobayashi #define OHCI_ATSCTL OHCI_ATSOFF 2293c60ba66SKatsushi Kobayashi #define OHCI_ATSCTLCLR (OHCI_ATSOFF + 4) 2303c60ba66SKatsushi Kobayashi #define OHCI_ATSCMD (OHCI_ATSOFF + 0xc) 2313c60ba66SKatsushi Kobayashi #define OHCI_ATSMATCH (OHCI_ATSOFF + 0x10) 2323c60ba66SKatsushi Kobayashi 2333c60ba66SKatsushi Kobayashi #define OHCI_ARQOFF 0x1c0 2343c60ba66SKatsushi Kobayashi #define OHCI_ARQCTL OHCI_ARQOFF 2353c60ba66SKatsushi Kobayashi #define OHCI_ARQCTLCLR (OHCI_ARQOFF + 4) 2363c60ba66SKatsushi Kobayashi #define OHCI_ARQCMD (OHCI_ARQOFF + 0xc) 2373c60ba66SKatsushi Kobayashi #define OHCI_ARQMATCH (OHCI_ARQOFF + 0x10) 2383c60ba66SKatsushi Kobayashi 2393c60ba66SKatsushi Kobayashi #define OHCI_ARSOFF 0x1e0 2403c60ba66SKatsushi Kobayashi #define OHCI_ARSCTL OHCI_ARSOFF 2413c60ba66SKatsushi Kobayashi #define OHCI_ARSCTLCLR (OHCI_ARSOFF + 4) 2423c60ba66SKatsushi Kobayashi #define OHCI_ARSCMD (OHCI_ARSOFF + 0xc) 2433c60ba66SKatsushi Kobayashi #define OHCI_ARSMATCH (OHCI_ARSOFF + 0x10) 2443c60ba66SKatsushi Kobayashi 2453c60ba66SKatsushi Kobayashi #define OHCI_ITOFF(CH) (0x200 + 0x10 * (CH)) 2463c60ba66SKatsushi Kobayashi #define OHCI_ITCTL(CH) (OHCI_ITOFF(CH)) 2473c60ba66SKatsushi Kobayashi #define OHCI_ITCTLCLR(CH) (OHCI_ITOFF(CH) + 4) 2483c60ba66SKatsushi Kobayashi #define OHCI_ITCMD(CH) (OHCI_ITOFF(CH) + 0xc) 2493c60ba66SKatsushi Kobayashi 2503c60ba66SKatsushi Kobayashi #define OHCI_IROFF(CH) (0x400 + 0x20 * (CH)) 2513c60ba66SKatsushi Kobayashi #define OHCI_IRCTL(CH) (OHCI_IROFF(CH)) 2523c60ba66SKatsushi Kobayashi #define OHCI_IRCTLCLR(CH) (OHCI_IROFF(CH) + 4) 2533c60ba66SKatsushi Kobayashi #define OHCI_IRCMD(CH) (OHCI_IROFF(CH) + 0xc) 2543c60ba66SKatsushi Kobayashi #define OHCI_IRMATCH(CH) (OHCI_IROFF(CH) + 0x10) 2553c60ba66SKatsushi Kobayashi 2563c60ba66SKatsushi Kobayashi d_ioctl_t fwohci_ioctl; 2573c60ba66SKatsushi Kobayashi 2583c60ba66SKatsushi Kobayashi /* 2593c60ba66SKatsushi Kobayashi * Communication with PHY device 2603c60ba66SKatsushi Kobayashi */ 26103161bbcSDoug Rabson static uint32_t 26203161bbcSDoug Rabson fwphy_wrdata( struct fwohci_softc *sc, uint32_t addr, uint32_t data) 2633c60ba66SKatsushi Kobayashi { 26403161bbcSDoug Rabson uint32_t fun; 2653c60ba66SKatsushi Kobayashi 2663c60ba66SKatsushi Kobayashi addr &= 0xf; 2673c60ba66SKatsushi Kobayashi data &= 0xff; 2683c60ba66SKatsushi Kobayashi 2693c60ba66SKatsushi Kobayashi fun = (PHYDEV_WRCMD | (addr << PHYDEV_REGADDR) | (data << PHYDEV_WRDATA)); 2703c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PHYACCESS, fun); 2713c60ba66SKatsushi Kobayashi DELAY(100); 2723c60ba66SKatsushi Kobayashi 2733c60ba66SKatsushi Kobayashi return(fwphy_rddata( sc, addr)); 2743c60ba66SKatsushi Kobayashi } 2753c60ba66SKatsushi Kobayashi 27603161bbcSDoug Rabson static uint32_t 2773c60ba66SKatsushi Kobayashi fwohci_set_bus_manager(struct firewire_comm *fc, u_int node) 2783c60ba66SKatsushi Kobayashi { 2793c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 2803c60ba66SKatsushi Kobayashi int i; 28103161bbcSDoug Rabson uint32_t bm; 2823c60ba66SKatsushi Kobayashi 2833c60ba66SKatsushi Kobayashi #define OHCI_CSR_DATA 0x0c 2843c60ba66SKatsushi Kobayashi #define OHCI_CSR_COMP 0x10 2853c60ba66SKatsushi Kobayashi #define OHCI_CSR_CONT 0x14 2863c60ba66SKatsushi Kobayashi #define OHCI_BUS_MANAGER_ID 0 2873c60ba66SKatsushi Kobayashi 2883c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_DATA, node); 2893c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_COMP, 0x3f); 2903c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_CONT, OHCI_BUS_MANAGER_ID); 2913c60ba66SKatsushi Kobayashi for (i = 0; !(OREAD(sc, OHCI_CSR_CONT) & (1<<31)) && (i < 1000); i++) 2924ed65ce9SHidetoshi Shimokawa DELAY(10); 2933c60ba66SKatsushi Kobayashi bm = OREAD(sc, OHCI_CSR_DATA); 29417c3d42cSHidetoshi Shimokawa if((bm & 0x3f) == 0x3f) 2953c60ba66SKatsushi Kobayashi bm = node; 296f9d9941fSHidetoshi Shimokawa if (firewire_debug) 29717c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, 29817c3d42cSHidetoshi Shimokawa "fw_set_bus_manager: %d->%d (loop=%d)\n", bm, node, i); 2993c60ba66SKatsushi Kobayashi 3003c60ba66SKatsushi Kobayashi return(bm); 3013c60ba66SKatsushi Kobayashi } 3023c60ba66SKatsushi Kobayashi 30303161bbcSDoug Rabson static uint32_t 304c572b810SHidetoshi Shimokawa fwphy_rddata(struct fwohci_softc *sc, u_int addr) 3053c60ba66SKatsushi Kobayashi { 30603161bbcSDoug Rabson uint32_t fun, stat; 307e4b13179SHidetoshi Shimokawa u_int i, retry = 0; 3083c60ba66SKatsushi Kobayashi 3093c60ba66SKatsushi Kobayashi addr &= 0xf; 310e4b13179SHidetoshi Shimokawa #define MAX_RETRY 100 311e4b13179SHidetoshi Shimokawa again: 312e4b13179SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_REG_FAIL); 3133c60ba66SKatsushi Kobayashi fun = PHYDEV_RDCMD | (addr << PHYDEV_REGADDR); 3143c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PHYACCESS, fun); 315e4b13179SHidetoshi Shimokawa for ( i = 0 ; i < MAX_RETRY ; i ++ ){ 3163c60ba66SKatsushi Kobayashi fun = OREAD(sc, OHCI_PHYACCESS); 3173c60ba66SKatsushi Kobayashi if ((fun & PHYDEV_RDCMD) == 0 && (fun & PHYDEV_RDDONE) != 0) 3183c60ba66SKatsushi Kobayashi break; 3194ed65ce9SHidetoshi Shimokawa DELAY(100); 3203c60ba66SKatsushi Kobayashi } 321e4b13179SHidetoshi Shimokawa if(i >= MAX_RETRY) { 322f9d9941fSHidetoshi Shimokawa if (firewire_debug) 3234ed65ce9SHidetoshi Shimokawa device_printf(sc->fc.dev, "phy read failed(1).\n"); 3241f2361f8SHidetoshi Shimokawa if (++retry < MAX_RETRY) { 3254ed65ce9SHidetoshi Shimokawa DELAY(100); 3261f2361f8SHidetoshi Shimokawa goto again; 3271f2361f8SHidetoshi Shimokawa } 328e4b13179SHidetoshi Shimokawa } 329e4b13179SHidetoshi Shimokawa /* Make sure that SCLK is started */ 330e4b13179SHidetoshi Shimokawa stat = OREAD(sc, FWOHCI_INTSTAT); 331e4b13179SHidetoshi Shimokawa if ((stat & OHCI_INT_REG_FAIL) != 0 || 332e4b13179SHidetoshi Shimokawa ((fun >> PHYDEV_REGADDR) & 0xf) != addr) { 333f9d9941fSHidetoshi Shimokawa if (firewire_debug) 3344ed65ce9SHidetoshi Shimokawa device_printf(sc->fc.dev, "phy read failed(2).\n"); 335e4b13179SHidetoshi Shimokawa if (++retry < MAX_RETRY) { 3364ed65ce9SHidetoshi Shimokawa DELAY(100); 337e4b13179SHidetoshi Shimokawa goto again; 338e4b13179SHidetoshi Shimokawa } 339e4b13179SHidetoshi Shimokawa } 340f9d9941fSHidetoshi Shimokawa if (firewire_debug || retry >= MAX_RETRY) 341e4b13179SHidetoshi Shimokawa device_printf(sc->fc.dev, 342f9c8c31dSHidetoshi Shimokawa "fwphy_rddata: 0x%x loop=%d, retry=%d\n", addr, i, retry); 343e4b13179SHidetoshi Shimokawa #undef MAX_RETRY 3443c60ba66SKatsushi Kobayashi return((fun >> PHYDEV_RDDATA )& 0xff); 3453c60ba66SKatsushi Kobayashi } 3463c60ba66SKatsushi Kobayashi /* Device specific ioctl. */ 3473c60ba66SKatsushi Kobayashi int 34889c9c53dSPoul-Henning Kamp fwohci_ioctl (struct cdev *dev, u_long cmd, caddr_t data, int flag, fw_proc *td) 3493c60ba66SKatsushi Kobayashi { 3503c60ba66SKatsushi Kobayashi struct firewire_softc *sc; 3513c60ba66SKatsushi Kobayashi struct fwohci_softc *fc; 3523c60ba66SKatsushi Kobayashi int unit = DEV2UNIT(dev); 3533c60ba66SKatsushi Kobayashi int err = 0; 3543c60ba66SKatsushi Kobayashi struct fw_reg_req_t *reg = (struct fw_reg_req_t *) data; 35503161bbcSDoug Rabson uint32_t *dmach = (uint32_t *) data; 3563c60ba66SKatsushi Kobayashi 3573c60ba66SKatsushi Kobayashi sc = devclass_get_softc(firewire_devclass, unit); 3583c60ba66SKatsushi Kobayashi if(sc == NULL){ 3593c60ba66SKatsushi Kobayashi return(EINVAL); 3603c60ba66SKatsushi Kobayashi } 3613c60ba66SKatsushi Kobayashi fc = (struct fwohci_softc *)sc->fc; 3623c60ba66SKatsushi Kobayashi 3633c60ba66SKatsushi Kobayashi if (!data) 3643c60ba66SKatsushi Kobayashi return(EINVAL); 3653c60ba66SKatsushi Kobayashi 3663c60ba66SKatsushi Kobayashi switch (cmd) { 3673c60ba66SKatsushi Kobayashi case FWOHCI_WRREG: 3683c60ba66SKatsushi Kobayashi #define OHCI_MAX_REG 0x800 3693c60ba66SKatsushi Kobayashi if(reg->addr <= OHCI_MAX_REG){ 3703c60ba66SKatsushi Kobayashi OWRITE(fc, reg->addr, reg->data); 3713c60ba66SKatsushi Kobayashi reg->data = OREAD(fc, reg->addr); 3723c60ba66SKatsushi Kobayashi }else{ 3733c60ba66SKatsushi Kobayashi err = EINVAL; 3743c60ba66SKatsushi Kobayashi } 3753c60ba66SKatsushi Kobayashi break; 3763c60ba66SKatsushi Kobayashi case FWOHCI_RDREG: 3773c60ba66SKatsushi Kobayashi if(reg->addr <= OHCI_MAX_REG){ 3783c60ba66SKatsushi Kobayashi reg->data = OREAD(fc, reg->addr); 3793c60ba66SKatsushi Kobayashi }else{ 3803c60ba66SKatsushi Kobayashi err = EINVAL; 3813c60ba66SKatsushi Kobayashi } 3823c60ba66SKatsushi Kobayashi break; 3833c60ba66SKatsushi Kobayashi /* Read DMA descriptors for debug */ 3843c60ba66SKatsushi Kobayashi case DUMPDMA: 3853c60ba66SKatsushi Kobayashi if(*dmach <= OHCI_MAX_DMA_CH ){ 3863c60ba66SKatsushi Kobayashi dump_dma(fc, *dmach); 3873c60ba66SKatsushi Kobayashi dump_db(fc, *dmach); 3883c60ba66SKatsushi Kobayashi }else{ 3893c60ba66SKatsushi Kobayashi err = EINVAL; 3903c60ba66SKatsushi Kobayashi } 3913c60ba66SKatsushi Kobayashi break; 392f9c8c31dSHidetoshi Shimokawa /* Read/Write Phy registers */ 393f9c8c31dSHidetoshi Shimokawa #define OHCI_MAX_PHY_REG 0xf 394f9c8c31dSHidetoshi Shimokawa case FWOHCI_RDPHYREG: 395f9c8c31dSHidetoshi Shimokawa if (reg->addr <= OHCI_MAX_PHY_REG) 396f9c8c31dSHidetoshi Shimokawa reg->data = fwphy_rddata(fc, reg->addr); 397f9c8c31dSHidetoshi Shimokawa else 398f9c8c31dSHidetoshi Shimokawa err = EINVAL; 399f9c8c31dSHidetoshi Shimokawa break; 400f9c8c31dSHidetoshi Shimokawa case FWOHCI_WRPHYREG: 401f9c8c31dSHidetoshi Shimokawa if (reg->addr <= OHCI_MAX_PHY_REG) 402f9c8c31dSHidetoshi Shimokawa reg->data = fwphy_wrdata(fc, reg->addr, reg->data); 403f9c8c31dSHidetoshi Shimokawa else 404f9c8c31dSHidetoshi Shimokawa err = EINVAL; 405f9c8c31dSHidetoshi Shimokawa break; 4063c60ba66SKatsushi Kobayashi default: 407f9c8c31dSHidetoshi Shimokawa err = EINVAL; 4083c60ba66SKatsushi Kobayashi break; 4093c60ba66SKatsushi Kobayashi } 4103c60ba66SKatsushi Kobayashi return err; 4113c60ba66SKatsushi Kobayashi } 412c572b810SHidetoshi Shimokawa 413d0fd7bc6SHidetoshi Shimokawa static int 414d0fd7bc6SHidetoshi Shimokawa fwohci_probe_phy(struct fwohci_softc *sc, device_t dev) 4153c60ba66SKatsushi Kobayashi { 41603161bbcSDoug Rabson uint32_t reg, reg2; 417d0fd7bc6SHidetoshi Shimokawa int e1394a = 1; 418d0fd7bc6SHidetoshi Shimokawa /* 419d0fd7bc6SHidetoshi Shimokawa * probe PHY parameters 420d0fd7bc6SHidetoshi Shimokawa * 0. to prove PHY version, whether compliance of 1394a. 421d0fd7bc6SHidetoshi Shimokawa * 1. to probe maximum speed supported by the PHY and 422d0fd7bc6SHidetoshi Shimokawa * number of port supported by core-logic. 423d0fd7bc6SHidetoshi Shimokawa * It is not actually available port on your PC . 424d0fd7bc6SHidetoshi Shimokawa */ 425d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS); 42633662e36SHidetoshi Shimokawa DELAY(500); 42733662e36SHidetoshi Shimokawa 428d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, FW_PHY_SPD_REG); 429d0fd7bc6SHidetoshi Shimokawa 430d0fd7bc6SHidetoshi Shimokawa if((reg >> 5) != 7 ){ 431d0fd7bc6SHidetoshi Shimokawa sc->fc.mode &= ~FWPHYASYST; 432d0fd7bc6SHidetoshi Shimokawa sc->fc.nport = reg & FW_PHY_NP; 433d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = reg & FW_PHY_SPD >> 6; 434d0fd7bc6SHidetoshi Shimokawa if (sc->fc.speed > MAX_SPEED) { 435d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "invalid speed %d (fixed to %d).\n", 436d0fd7bc6SHidetoshi Shimokawa sc->fc.speed, MAX_SPEED); 437d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = MAX_SPEED; 438d0fd7bc6SHidetoshi Shimokawa } 439d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 44094b6f028SHidetoshi Shimokawa "Phy 1394 only %s, %d ports.\n", 44194b6f028SHidetoshi Shimokawa linkspeed[sc->fc.speed], sc->fc.nport); 442d0fd7bc6SHidetoshi Shimokawa }else{ 443d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_rddata(sc, FW_PHY_ESPD_REG); 444d0fd7bc6SHidetoshi Shimokawa sc->fc.mode |= FWPHYASYST; 445d0fd7bc6SHidetoshi Shimokawa sc->fc.nport = reg & FW_PHY_NP; 446d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = (reg2 & FW_PHY_ESPD) >> 5; 447d0fd7bc6SHidetoshi Shimokawa if (sc->fc.speed > MAX_SPEED) { 448d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "invalid speed %d (fixed to %d).\n", 449d0fd7bc6SHidetoshi Shimokawa sc->fc.speed, MAX_SPEED); 450d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = MAX_SPEED; 451d0fd7bc6SHidetoshi Shimokawa } 452d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 45394b6f028SHidetoshi Shimokawa "Phy 1394a available %s, %d ports.\n", 45494b6f028SHidetoshi Shimokawa linkspeed[sc->fc.speed], sc->fc.nport); 455d0fd7bc6SHidetoshi Shimokawa 456d0fd7bc6SHidetoshi Shimokawa /* check programPhyEnable */ 457d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_rddata(sc, 5); 458d0fd7bc6SHidetoshi Shimokawa #if 0 459d0fd7bc6SHidetoshi Shimokawa if (e1394a && (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_PRPHY)) { 460d0fd7bc6SHidetoshi Shimokawa #else /* XXX force to enable 1394a */ 461d0fd7bc6SHidetoshi Shimokawa if (e1394a) { 462d0fd7bc6SHidetoshi Shimokawa #endif 463f9d9941fSHidetoshi Shimokawa if (firewire_debug) 464d0fd7bc6SHidetoshi Shimokawa device_printf(dev, 465d0fd7bc6SHidetoshi Shimokawa "Enable 1394a Enhancements\n"); 466d0fd7bc6SHidetoshi Shimokawa /* enable EAA EMC */ 467d0fd7bc6SHidetoshi Shimokawa reg2 |= 0x03; 468d0fd7bc6SHidetoshi Shimokawa /* set aPhyEnhanceEnable */ 469d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_PHYEN); 470d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_PRPHY); 471d0fd7bc6SHidetoshi Shimokawa } else { 472d0fd7bc6SHidetoshi Shimokawa /* for safe */ 473d0fd7bc6SHidetoshi Shimokawa reg2 &= ~0x83; 474d0fd7bc6SHidetoshi Shimokawa } 475d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_wrdata(sc, 5, reg2); 476d0fd7bc6SHidetoshi Shimokawa } 477d0fd7bc6SHidetoshi Shimokawa 478d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, FW_PHY_SPD_REG); 479d0fd7bc6SHidetoshi Shimokawa if((reg >> 5) == 7 ){ 480d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, 4); 481d0fd7bc6SHidetoshi Shimokawa reg |= 1 << 6; 482d0fd7bc6SHidetoshi Shimokawa fwphy_wrdata(sc, 4, reg); 483d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, 4); 484d0fd7bc6SHidetoshi Shimokawa } 485d0fd7bc6SHidetoshi Shimokawa return 0; 486d0fd7bc6SHidetoshi Shimokawa } 487d0fd7bc6SHidetoshi Shimokawa 488d0fd7bc6SHidetoshi Shimokawa 489d0fd7bc6SHidetoshi Shimokawa void 490d0fd7bc6SHidetoshi Shimokawa fwohci_reset(struct fwohci_softc *sc, device_t dev) 491d0fd7bc6SHidetoshi Shimokawa { 49294b6f028SHidetoshi Shimokawa int i, max_rec, speed; 49303161bbcSDoug Rabson uint32_t reg, reg2; 4943c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 495d0fd7bc6SHidetoshi Shimokawa 49695a24954SDoug Rabson /* Disable interrupts */ 497d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, ~0); 498d0fd7bc6SHidetoshi Shimokawa 49995a24954SDoug Rabson /* Now stopping all DMA channels */ 500d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN); 501d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN); 502d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 503d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 504d0fd7bc6SHidetoshi Shimokawa 505d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASKCLR, ~0); 506d0fd7bc6SHidetoshi Shimokawa for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 507d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN); 508d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN); 509d0fd7bc6SHidetoshi Shimokawa } 510d0fd7bc6SHidetoshi Shimokawa 511d0fd7bc6SHidetoshi Shimokawa /* FLUSH FIFO and reset Transmitter/Reciever */ 512d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET); 513f9d9941fSHidetoshi Shimokawa if (firewire_debug) 514d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "resetting OHCI..."); 515d0fd7bc6SHidetoshi Shimokawa i = 0; 516d0fd7bc6SHidetoshi Shimokawa while(OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_RESET) { 517d0fd7bc6SHidetoshi Shimokawa if (i++ > 100) break; 518d0fd7bc6SHidetoshi Shimokawa DELAY(1000); 519d0fd7bc6SHidetoshi Shimokawa } 520f9d9941fSHidetoshi Shimokawa if (firewire_debug) 521d0fd7bc6SHidetoshi Shimokawa printf("done (loop=%d)\n", i); 522d0fd7bc6SHidetoshi Shimokawa 52394b6f028SHidetoshi Shimokawa /* Probe phy */ 52494b6f028SHidetoshi Shimokawa fwohci_probe_phy(sc, dev); 52594b6f028SHidetoshi Shimokawa 52694b6f028SHidetoshi Shimokawa /* Probe link */ 527d0fd7bc6SHidetoshi Shimokawa reg = OREAD(sc, OHCI_BUS_OPT); 528d0fd7bc6SHidetoshi Shimokawa reg2 = reg | OHCI_BUSFNC; 52994b6f028SHidetoshi Shimokawa max_rec = (reg & 0x0000f000) >> 12; 53094b6f028SHidetoshi Shimokawa speed = (reg & 0x00000007); 53194b6f028SHidetoshi Shimokawa device_printf(dev, "Link %s, max_rec %d bytes.\n", 53294b6f028SHidetoshi Shimokawa linkspeed[speed], MAXREC(max_rec)); 53394b6f028SHidetoshi Shimokawa /* XXX fix max_rec */ 53494b6f028SHidetoshi Shimokawa sc->fc.maxrec = sc->fc.speed + 8; 53594b6f028SHidetoshi Shimokawa if (max_rec != sc->fc.maxrec) { 53694b6f028SHidetoshi Shimokawa reg2 = (reg2 & 0xffff0fff) | (sc->fc.maxrec << 12); 53794b6f028SHidetoshi Shimokawa device_printf(dev, "max_rec %d -> %d\n", 53894b6f028SHidetoshi Shimokawa MAXREC(max_rec), MAXREC(sc->fc.maxrec)); 53994b6f028SHidetoshi Shimokawa } 540f9d9941fSHidetoshi Shimokawa if (firewire_debug) 541d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "BUS_OPT 0x%x -> 0x%x\n", reg, reg2); 542d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_BUS_OPT, reg2); 543d0fd7bc6SHidetoshi Shimokawa 54494b6f028SHidetoshi Shimokawa /* Initialize registers */ 545d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_CROMHDR, sc->fc.config_rom[0]); 54677ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_CROMPTR, sc->crom_dma.bus_addr); 547d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_BIGEND); 548d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_POSTWR); 54977ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_SID_BUF, sc->sid_dma.bus_addr); 550d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_SID); 5519339321dSHidetoshi Shimokawa 55294b6f028SHidetoshi Shimokawa /* Enable link */ 55394b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LINKEN); 55494b6f028SHidetoshi Shimokawa 55594b6f028SHidetoshi Shimokawa /* Force to start async RX DMA */ 5569339321dSHidetoshi Shimokawa sc->arrq.xferq.flag &= ~FWXFERQ_RUNNING; 5579339321dSHidetoshi Shimokawa sc->arrs.xferq.flag &= ~FWXFERQ_RUNNING; 558d0fd7bc6SHidetoshi Shimokawa fwohci_rx_enable(sc, &sc->arrq); 559d0fd7bc6SHidetoshi Shimokawa fwohci_rx_enable(sc, &sc->arrs); 560d0fd7bc6SHidetoshi Shimokawa 56194b6f028SHidetoshi Shimokawa /* Initialize async TX */ 56294b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD); 56394b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD); 564630529adSHidetoshi Shimokawa 56594b6f028SHidetoshi Shimokawa /* AT Retries */ 56694b6f028SHidetoshi Shimokawa OWRITE(sc, FWOHCI_RETRY, 56794b6f028SHidetoshi Shimokawa /* CycleLimit PhyRespRetries ATRespRetries ATReqRetries */ 56894b6f028SHidetoshi Shimokawa (0xffff << 16 ) | (0x0f << 8) | (0x0f << 4) | 0x0f) ; 569630529adSHidetoshi Shimokawa 570630529adSHidetoshi Shimokawa sc->atrq.top = STAILQ_FIRST(&sc->atrq.db_trq); 571630529adSHidetoshi Shimokawa sc->atrs.top = STAILQ_FIRST(&sc->atrs.db_trq); 572630529adSHidetoshi Shimokawa sc->atrq.bottom = sc->atrq.top; 573630529adSHidetoshi Shimokawa sc->atrs.bottom = sc->atrs.top; 574630529adSHidetoshi Shimokawa 575d0fd7bc6SHidetoshi Shimokawa for( i = 0, db_tr = sc->atrq.top; i < sc->atrq.ndb ; 576d0fd7bc6SHidetoshi Shimokawa i ++, db_tr = STAILQ_NEXT(db_tr, link)){ 577d0fd7bc6SHidetoshi Shimokawa db_tr->xfer = NULL; 578d0fd7bc6SHidetoshi Shimokawa } 579d0fd7bc6SHidetoshi Shimokawa for( i = 0, db_tr = sc->atrs.top; i < sc->atrs.ndb ; 580d0fd7bc6SHidetoshi Shimokawa i ++, db_tr = STAILQ_NEXT(db_tr, link)){ 581d0fd7bc6SHidetoshi Shimokawa db_tr->xfer = NULL; 582d0fd7bc6SHidetoshi Shimokawa } 583d0fd7bc6SHidetoshi Shimokawa 58494b6f028SHidetoshi Shimokawa 58595a24954SDoug Rabson /* Enable interrupts */ 586d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, 587d0fd7bc6SHidetoshi Shimokawa OHCI_INT_ERR | OHCI_INT_PHY_SID 588d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS 589d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS 590d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_PHY_BUS_R | OHCI_INT_PW_ERR); 591d0fd7bc6SHidetoshi Shimokawa fwohci_set_intr(&sc->fc, 1); 592d0fd7bc6SHidetoshi Shimokawa 593d0fd7bc6SHidetoshi Shimokawa } 594d0fd7bc6SHidetoshi Shimokawa 595d0fd7bc6SHidetoshi Shimokawa int 596d0fd7bc6SHidetoshi Shimokawa fwohci_init(struct fwohci_softc *sc, device_t dev) 597d0fd7bc6SHidetoshi Shimokawa { 598ff04511eSHidetoshi Shimokawa int i, mver; 59903161bbcSDoug Rabson uint32_t reg; 60003161bbcSDoug Rabson uint8_t ui[8]; 6013c60ba66SKatsushi Kobayashi 60277ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE 60377ee030bSHidetoshi Shimokawa TASK_INIT(&sc->fwohci_task_complete, 0, fwohci_complete, sc); 60477ee030bSHidetoshi Shimokawa #endif 60577ee030bSHidetoshi Shimokawa 606ff04511eSHidetoshi Shimokawa /* OHCI version */ 6073c60ba66SKatsushi Kobayashi reg = OREAD(sc, OHCI_VERSION); 608ff04511eSHidetoshi Shimokawa mver = (reg >> 16) & 0xff; 6093c60ba66SKatsushi Kobayashi device_printf(dev, "OHCI version %x.%x (ROM=%d)\n", 610ff04511eSHidetoshi Shimokawa mver, reg & 0xff, (reg>>24) & 1); 611ff04511eSHidetoshi Shimokawa if (mver < 1 || mver > 9) { 61218349893SHidetoshi Shimokawa device_printf(dev, "invalid OHCI version\n"); 61318349893SHidetoshi Shimokawa return (ENXIO); 61418349893SHidetoshi Shimokawa } 61518349893SHidetoshi Shimokawa 61695a24954SDoug Rabson /* Available Isochronous DMA channel probe */ 6177054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASK, 0xffffffff); 6187054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASK, 0xffffffff); 6197054e848SHidetoshi Shimokawa reg = OREAD(sc, OHCI_IT_MASK) & OREAD(sc, OHCI_IR_MASK); 6207054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASKCLR, 0xffffffff); 6217054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASKCLR, 0xffffffff); 6227054e848SHidetoshi Shimokawa for (i = 0; i < 0x20; i++) 6237054e848SHidetoshi Shimokawa if ((reg & (1 << i)) == 0) 6247054e848SHidetoshi Shimokawa break; 6253c60ba66SKatsushi Kobayashi sc->fc.nisodma = i; 62695a24954SDoug Rabson device_printf(dev, "No. of Isochronous channels is %d.\n", i); 627f40a2915SHidetoshi Shimokawa if (i == 0) 628f40a2915SHidetoshi Shimokawa return (ENXIO); 6293c60ba66SKatsushi Kobayashi 6303c60ba66SKatsushi Kobayashi sc->fc.arq = &sc->arrq.xferq; 6313c60ba66SKatsushi Kobayashi sc->fc.ars = &sc->arrs.xferq; 6323c60ba66SKatsushi Kobayashi sc->fc.atq = &sc->atrq.xferq; 6333c60ba66SKatsushi Kobayashi sc->fc.ats = &sc->atrs.xferq; 6343c60ba66SKatsushi Kobayashi 63577ee030bSHidetoshi Shimokawa sc->arrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 63677ee030bSHidetoshi Shimokawa sc->arrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 63777ee030bSHidetoshi Shimokawa sc->atrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 63877ee030bSHidetoshi Shimokawa sc->atrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE); 63977ee030bSHidetoshi Shimokawa 6403c60ba66SKatsushi Kobayashi sc->arrq.xferq.start = NULL; 6413c60ba66SKatsushi Kobayashi sc->arrs.xferq.start = NULL; 6423c60ba66SKatsushi Kobayashi sc->atrq.xferq.start = fwohci_start_atq; 6433c60ba66SKatsushi Kobayashi sc->atrs.xferq.start = fwohci_start_ats; 6443c60ba66SKatsushi Kobayashi 64577ee030bSHidetoshi Shimokawa sc->arrq.xferq.buf = NULL; 64677ee030bSHidetoshi Shimokawa sc->arrs.xferq.buf = NULL; 64777ee030bSHidetoshi Shimokawa sc->atrq.xferq.buf = NULL; 64877ee030bSHidetoshi Shimokawa sc->atrs.xferq.buf = NULL; 6493c60ba66SKatsushi Kobayashi 6506cada79aSHidetoshi Shimokawa sc->arrq.xferq.dmach = -1; 6516cada79aSHidetoshi Shimokawa sc->arrs.xferq.dmach = -1; 6526cada79aSHidetoshi Shimokawa sc->atrq.xferq.dmach = -1; 6536cada79aSHidetoshi Shimokawa sc->atrs.xferq.dmach = -1; 6546cada79aSHidetoshi Shimokawa 6553c60ba66SKatsushi Kobayashi sc->arrq.ndesc = 1; 6563c60ba66SKatsushi Kobayashi sc->arrs.ndesc = 1; 657645394e6SHidetoshi Shimokawa sc->atrq.ndesc = 8; /* equal to maximum of mbuf chains */ 658645394e6SHidetoshi Shimokawa sc->atrs.ndesc = 2; 6593c60ba66SKatsushi Kobayashi 6603c60ba66SKatsushi Kobayashi sc->arrq.ndb = NDB; 6613c60ba66SKatsushi Kobayashi sc->arrs.ndb = NDB / 2; 6623c60ba66SKatsushi Kobayashi sc->atrq.ndb = NDB; 6633c60ba66SKatsushi Kobayashi sc->atrs.ndb = NDB / 2; 6643c60ba66SKatsushi Kobayashi 6653c60ba66SKatsushi Kobayashi for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 6663c60ba66SKatsushi Kobayashi sc->fc.it[i] = &sc->it[i].xferq; 6673c60ba66SKatsushi Kobayashi sc->fc.ir[i] = &sc->ir[i].xferq; 6686cada79aSHidetoshi Shimokawa sc->it[i].xferq.dmach = i; 6696cada79aSHidetoshi Shimokawa sc->ir[i].xferq.dmach = i; 6703c60ba66SKatsushi Kobayashi sc->it[i].ndb = 0; 6713c60ba66SKatsushi Kobayashi sc->ir[i].ndb = 0; 6723c60ba66SKatsushi Kobayashi } 6733c60ba66SKatsushi Kobayashi 6743c60ba66SKatsushi Kobayashi sc->fc.tcode = tinfo; 67577ee030bSHidetoshi Shimokawa sc->fc.dev = dev; 6763c60ba66SKatsushi Kobayashi 67777ee030bSHidetoshi Shimokawa sc->fc.config_rom = fwdma_malloc(&sc->fc, CROMSIZE, CROMSIZE, 67877ee030bSHidetoshi Shimokawa &sc->crom_dma, BUS_DMA_WAITOK); 67977ee030bSHidetoshi Shimokawa if(sc->fc.config_rom == NULL){ 68077ee030bSHidetoshi Shimokawa device_printf(dev, "config_rom alloc failed."); 6813c60ba66SKatsushi Kobayashi return ENOMEM; 6823c60ba66SKatsushi Kobayashi } 6833c60ba66SKatsushi Kobayashi 6840bc666e0SHidetoshi Shimokawa #if 0 6850bc666e0SHidetoshi Shimokawa bzero(&sc->fc.config_rom[0], CROMSIZE); 6863c60ba66SKatsushi Kobayashi sc->fc.config_rom[1] = 0x31333934; 6873c60ba66SKatsushi Kobayashi sc->fc.config_rom[2] = 0xf000a002; 6883c60ba66SKatsushi Kobayashi sc->fc.config_rom[3] = OREAD(sc, OHCI_EUID_HI); 6893c60ba66SKatsushi Kobayashi sc->fc.config_rom[4] = OREAD(sc, OHCI_EUID_LO); 6903c60ba66SKatsushi Kobayashi sc->fc.config_rom[5] = 0; 6913c60ba66SKatsushi Kobayashi sc->fc.config_rom[0] = (4 << 24) | (5 << 16); 6923c60ba66SKatsushi Kobayashi 6933c60ba66SKatsushi Kobayashi sc->fc.config_rom[0] |= fw_crc16(&sc->fc.config_rom[1], 5*4); 69477ee030bSHidetoshi Shimokawa #endif 6953c60ba66SKatsushi Kobayashi 6963c60ba66SKatsushi Kobayashi 69795a24954SDoug Rabson /* SID recieve buffer must align 2^11 */ 6983c60ba66SKatsushi Kobayashi #define OHCI_SIDSIZE (1 << 11) 69977ee030bSHidetoshi Shimokawa sc->sid_buf = fwdma_malloc(&sc->fc, OHCI_SIDSIZE, OHCI_SIDSIZE, 70077ee030bSHidetoshi Shimokawa &sc->sid_dma, BUS_DMA_WAITOK); 70177ee030bSHidetoshi Shimokawa if (sc->sid_buf == NULL) { 70277ee030bSHidetoshi Shimokawa device_printf(dev, "sid_buf alloc failed."); 70316e0f484SHidetoshi Shimokawa return ENOMEM; 70416e0f484SHidetoshi Shimokawa } 7053c60ba66SKatsushi Kobayashi 70603161bbcSDoug Rabson fwdma_malloc(&sc->fc, sizeof(uint32_t), sizeof(uint32_t), 70777ee030bSHidetoshi Shimokawa &sc->dummy_dma, BUS_DMA_WAITOK); 70877ee030bSHidetoshi Shimokawa 70977ee030bSHidetoshi Shimokawa if (sc->dummy_dma.v_addr == NULL) { 71077ee030bSHidetoshi Shimokawa device_printf(dev, "dummy_dma alloc failed."); 71177ee030bSHidetoshi Shimokawa return ENOMEM; 71277ee030bSHidetoshi Shimokawa } 71377ee030bSHidetoshi Shimokawa 71477ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->arrq); 7151f2361f8SHidetoshi Shimokawa if ((sc->arrq.flags & FWOHCI_DBCH_INIT) == 0) 7161f2361f8SHidetoshi Shimokawa return ENOMEM; 7171f2361f8SHidetoshi Shimokawa 71877ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->arrs); 7191f2361f8SHidetoshi Shimokawa if ((sc->arrs.flags & FWOHCI_DBCH_INIT) == 0) 7201f2361f8SHidetoshi Shimokawa return ENOMEM; 7213c60ba66SKatsushi Kobayashi 72277ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->atrq); 7231f2361f8SHidetoshi Shimokawa if ((sc->atrq.flags & FWOHCI_DBCH_INIT) == 0) 7241f2361f8SHidetoshi Shimokawa return ENOMEM; 7251f2361f8SHidetoshi Shimokawa 72677ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->atrs); 7271f2361f8SHidetoshi Shimokawa if ((sc->atrs.flags & FWOHCI_DBCH_INIT) == 0) 7281f2361f8SHidetoshi Shimokawa return ENOMEM; 7293c60ba66SKatsushi Kobayashi 730c547b896SHidetoshi Shimokawa sc->fc.eui.hi = OREAD(sc, FWOHCIGUID_H); 731c547b896SHidetoshi Shimokawa sc->fc.eui.lo = OREAD(sc, FWOHCIGUID_L); 732c547b896SHidetoshi Shimokawa for( i = 0 ; i < 8 ; i ++) 733c547b896SHidetoshi Shimokawa ui[i] = FW_EUI64_BYTE(&sc->fc.eui,i); 7343c60ba66SKatsushi Kobayashi device_printf(dev, "EUI64 %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n", 735c547b896SHidetoshi Shimokawa ui[0], ui[1], ui[2], ui[3], ui[4], ui[5], ui[6], ui[7]); 736c547b896SHidetoshi Shimokawa 7373c60ba66SKatsushi Kobayashi sc->fc.ioctl = fwohci_ioctl; 7383c60ba66SKatsushi Kobayashi sc->fc.cyctimer = fwohci_cyctimer; 7393c60ba66SKatsushi Kobayashi sc->fc.set_bmr = fwohci_set_bus_manager; 7403c60ba66SKatsushi Kobayashi sc->fc.ibr = fwohci_ibr; 7413c60ba66SKatsushi Kobayashi sc->fc.irx_enable = fwohci_irx_enable; 7423c60ba66SKatsushi Kobayashi sc->fc.irx_disable = fwohci_irx_disable; 7433c60ba66SKatsushi Kobayashi 7443c60ba66SKatsushi Kobayashi sc->fc.itx_enable = fwohci_itxbuf_enable; 7453c60ba66SKatsushi Kobayashi sc->fc.itx_disable = fwohci_itx_disable; 74677ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 7473c60ba66SKatsushi Kobayashi sc->fc.irx_post = fwohci_irx_post; 74877ee030bSHidetoshi Shimokawa #else 74977ee030bSHidetoshi Shimokawa sc->fc.irx_post = NULL; 75077ee030bSHidetoshi Shimokawa #endif 7513c60ba66SKatsushi Kobayashi sc->fc.itx_post = NULL; 7523c60ba66SKatsushi Kobayashi sc->fc.timeout = fwohci_timeout; 7533c60ba66SKatsushi Kobayashi sc->fc.poll = fwohci_poll; 7543c60ba66SKatsushi Kobayashi sc->fc.set_intr = fwohci_set_intr; 755c572b810SHidetoshi Shimokawa 75677ee030bSHidetoshi Shimokawa sc->intmask = sc->irstat = sc->itstat = 0; 75777ee030bSHidetoshi Shimokawa 758d0fd7bc6SHidetoshi Shimokawa fw_init(&sc->fc); 759d0fd7bc6SHidetoshi Shimokawa fwohci_reset(sc, dev); 7603c60ba66SKatsushi Kobayashi 761d0fd7bc6SHidetoshi Shimokawa return 0; 7623c60ba66SKatsushi Kobayashi } 763c572b810SHidetoshi Shimokawa 764c572b810SHidetoshi Shimokawa void 765c572b810SHidetoshi Shimokawa fwohci_timeout(void *arg) 7663c60ba66SKatsushi Kobayashi { 7673c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 7683c60ba66SKatsushi Kobayashi 7693c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)arg; 7703c60ba66SKatsushi Kobayashi } 771c572b810SHidetoshi Shimokawa 77203161bbcSDoug Rabson uint32_t 773c572b810SHidetoshi Shimokawa fwohci_cyctimer(struct firewire_comm *fc) 7743c60ba66SKatsushi Kobayashi { 7753c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 7763c60ba66SKatsushi Kobayashi return(OREAD(sc, OHCI_CYCLETIMER)); 7773c60ba66SKatsushi Kobayashi } 7783c60ba66SKatsushi Kobayashi 7791f2361f8SHidetoshi Shimokawa int 7801f2361f8SHidetoshi Shimokawa fwohci_detach(struct fwohci_softc *sc, device_t dev) 7811f2361f8SHidetoshi Shimokawa { 7821f2361f8SHidetoshi Shimokawa int i; 7831f2361f8SHidetoshi Shimokawa 78477ee030bSHidetoshi Shimokawa if (sc->sid_buf != NULL) 78577ee030bSHidetoshi Shimokawa fwdma_free(&sc->fc, &sc->sid_dma); 78677ee030bSHidetoshi Shimokawa if (sc->fc.config_rom != NULL) 78777ee030bSHidetoshi Shimokawa fwdma_free(&sc->fc, &sc->crom_dma); 7881f2361f8SHidetoshi Shimokawa 7891f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->arrq); 7901f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->arrs); 7911f2361f8SHidetoshi Shimokawa 7921f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->atrq); 7931f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->atrs); 7941f2361f8SHidetoshi Shimokawa 7951f2361f8SHidetoshi Shimokawa for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 7961f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->it[i]); 7971f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->ir[i]); 7981f2361f8SHidetoshi Shimokawa } 7991f2361f8SHidetoshi Shimokawa 8001f2361f8SHidetoshi Shimokawa return 0; 8011f2361f8SHidetoshi Shimokawa } 8021f2361f8SHidetoshi Shimokawa 803d6105b60SHidetoshi Shimokawa #define LAST_DB(dbtr, db) do { \ 804d6105b60SHidetoshi Shimokawa struct fwohcidb_tr *_dbtr = (dbtr); \ 805d6105b60SHidetoshi Shimokawa int _cnt = _dbtr->dbcnt; \ 806d6105b60SHidetoshi Shimokawa db = &_dbtr->db[ (_cnt > 2) ? (_cnt -1) : 0]; \ 807d6105b60SHidetoshi Shimokawa } while (0) 808d6105b60SHidetoshi Shimokawa 809c572b810SHidetoshi Shimokawa static void 81077ee030bSHidetoshi Shimokawa fwohci_execute_db(void *arg, bus_dma_segment_t *segs, int nseg, int error) 81177ee030bSHidetoshi Shimokawa { 81277ee030bSHidetoshi Shimokawa struct fwohcidb_tr *db_tr; 813c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 81477ee030bSHidetoshi Shimokawa bus_dma_segment_t *s; 81577ee030bSHidetoshi Shimokawa int i; 81677ee030bSHidetoshi Shimokawa 81777ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)arg; 81877ee030bSHidetoshi Shimokawa db = &db_tr->db[db_tr->dbcnt]; 81977ee030bSHidetoshi Shimokawa if (error) { 82077ee030bSHidetoshi Shimokawa if (firewire_debug || error != EFBIG) 82177ee030bSHidetoshi Shimokawa printf("fwohci_execute_db: error=%d\n", error); 82277ee030bSHidetoshi Shimokawa return; 82377ee030bSHidetoshi Shimokawa } 82477ee030bSHidetoshi Shimokawa for (i = 0; i < nseg; i++) { 82577ee030bSHidetoshi Shimokawa s = &segs[i]; 82677ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.addr, s->ds_addr); 82777ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.cmd, s->ds_len); 82877ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, 0); 82977ee030bSHidetoshi Shimokawa db++; 83077ee030bSHidetoshi Shimokawa db_tr->dbcnt++; 83177ee030bSHidetoshi Shimokawa } 83277ee030bSHidetoshi Shimokawa } 83377ee030bSHidetoshi Shimokawa 83477ee030bSHidetoshi Shimokawa static void 83577ee030bSHidetoshi Shimokawa fwohci_execute_db2(void *arg, bus_dma_segment_t *segs, int nseg, 83677ee030bSHidetoshi Shimokawa bus_size_t size, int error) 83777ee030bSHidetoshi Shimokawa { 83877ee030bSHidetoshi Shimokawa fwohci_execute_db(arg, segs, nseg, error); 83977ee030bSHidetoshi Shimokawa } 84077ee030bSHidetoshi Shimokawa 84177ee030bSHidetoshi Shimokawa static void 842c572b810SHidetoshi Shimokawa fwohci_start(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 8433c60ba66SKatsushi Kobayashi { 8443c60ba66SKatsushi Kobayashi int i, s; 845c4778b5dSHidetoshi Shimokawa int tcode, hdr_len, pl_off; 8463c60ba66SKatsushi Kobayashi int fsegment = -1; 84703161bbcSDoug Rabson uint32_t off; 8483c60ba66SKatsushi Kobayashi struct fw_xfer *xfer; 8493c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 850c4778b5dSHidetoshi Shimokawa struct fwohci_txpkthdr *ohcifp; 8513c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 852c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 85303161bbcSDoug Rabson uint32_t *ld; 8543c60ba66SKatsushi Kobayashi struct tcode_info *info; 855d6105b60SHidetoshi Shimokawa static int maxdesc=0; 8563c60ba66SKatsushi Kobayashi 8573c60ba66SKatsushi Kobayashi if(&sc->atrq == dbch){ 8583c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 8593c60ba66SKatsushi Kobayashi }else if(&sc->atrs == dbch){ 8603c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 8613c60ba66SKatsushi Kobayashi }else{ 8623c60ba66SKatsushi Kobayashi return; 8633c60ba66SKatsushi Kobayashi } 8643c60ba66SKatsushi Kobayashi 8653c60ba66SKatsushi Kobayashi if (dbch->flags & FWOHCI_DBCH_FULL) 8663c60ba66SKatsushi Kobayashi return; 8673c60ba66SKatsushi Kobayashi 8683c60ba66SKatsushi Kobayashi s = splfw(); 8693c60ba66SKatsushi Kobayashi db_tr = dbch->top; 8703c60ba66SKatsushi Kobayashi txloop: 8713c60ba66SKatsushi Kobayashi xfer = STAILQ_FIRST(&dbch->xferq.q); 8723c60ba66SKatsushi Kobayashi if(xfer == NULL){ 8733c60ba66SKatsushi Kobayashi goto kick; 8743c60ba66SKatsushi Kobayashi } 8753c60ba66SKatsushi Kobayashi if(dbch->xferq.queued == 0 ){ 8763c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "TX queue empty\n"); 8773c60ba66SKatsushi Kobayashi } 8783c60ba66SKatsushi Kobayashi STAILQ_REMOVE_HEAD(&dbch->xferq.q, link); 8793c60ba66SKatsushi Kobayashi db_tr->xfer = xfer; 8803c60ba66SKatsushi Kobayashi xfer->state = FWXF_START; 8813c60ba66SKatsushi Kobayashi 882c4778b5dSHidetoshi Shimokawa fp = &xfer->send.hdr; 8833c60ba66SKatsushi Kobayashi tcode = fp->mode.common.tcode; 8843c60ba66SKatsushi Kobayashi 885c4778b5dSHidetoshi Shimokawa ohcifp = (struct fwohci_txpkthdr *) db_tr->db[1].db.immed; 8863c60ba66SKatsushi Kobayashi info = &tinfo[tcode]; 88777ee030bSHidetoshi Shimokawa hdr_len = pl_off = info->hdr_len; 888a1c9e73aSHidetoshi Shimokawa 889a1c9e73aSHidetoshi Shimokawa ld = &ohcifp->mode.ld[0]; 890a1c9e73aSHidetoshi Shimokawa ld[0] = ld[1] = ld[2] = ld[3] = 0; 891a1c9e73aSHidetoshi Shimokawa for( i = 0 ; i < pl_off ; i+= 4) 892a1c9e73aSHidetoshi Shimokawa ld[i/4] = fp->mode.ld[i/4]; 893a1c9e73aSHidetoshi Shimokawa 894c4778b5dSHidetoshi Shimokawa ohcifp->mode.common.spd = xfer->send.spd & 0x7; 8953c60ba66SKatsushi Kobayashi if (tcode == FWTCODE_STREAM ){ 8963c60ba66SKatsushi Kobayashi hdr_len = 8; 89777ee030bSHidetoshi Shimokawa ohcifp->mode.stream.len = fp->mode.stream.len; 8983c60ba66SKatsushi Kobayashi } else if (tcode == FWTCODE_PHY) { 8993c60ba66SKatsushi Kobayashi hdr_len = 12; 900a1c9e73aSHidetoshi Shimokawa ld[1] = fp->mode.ld[1]; 901a1c9e73aSHidetoshi Shimokawa ld[2] = fp->mode.ld[2]; 9023c60ba66SKatsushi Kobayashi ohcifp->mode.common.spd = 0; 9033c60ba66SKatsushi Kobayashi ohcifp->mode.common.tcode = FWOHCITCODE_PHY; 9043c60ba66SKatsushi Kobayashi } else { 90577ee030bSHidetoshi Shimokawa ohcifp->mode.asycomm.dst = fp->mode.hdr.dst; 9063c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.srcbus = OHCI_ASYSRCBUS; 9073c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.tlrt |= FWRETRY_X; 9083c60ba66SKatsushi Kobayashi } 9093c60ba66SKatsushi Kobayashi db = &db_tr->db[0]; 91077ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.cmd, 91177ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | hdr_len); 912a1c9e73aSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.addr, 0); 91377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, 0); 9143c60ba66SKatsushi Kobayashi /* Specify bound timer of asy. responce */ 9153c60ba66SKatsushi Kobayashi if(&sc->atrs == dbch){ 91677ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, 91777ee030bSHidetoshi Shimokawa (OREAD(sc, OHCI_CYCLETIMER) >> 12) + (1 << 13)); 9183c60ba66SKatsushi Kobayashi } 91977ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 92077ee030bSHidetoshi Shimokawa if (tcode == FWTCODE_WREQQ || tcode == FWTCODE_RRESQ) 92177ee030bSHidetoshi Shimokawa hdr_len = 12; 92277ee030bSHidetoshi Shimokawa for (i = 0; i < hdr_len/4; i ++) 923a1c9e73aSHidetoshi Shimokawa FWOHCI_DMA_WRITE(ld[i], ld[i]); 92477ee030bSHidetoshi Shimokawa #endif 9253c60ba66SKatsushi Kobayashi 9262b4601d1SHidetoshi Shimokawa again: 9273c60ba66SKatsushi Kobayashi db_tr->dbcnt = 2; 9283c60ba66SKatsushi Kobayashi db = &db_tr->db[db_tr->dbcnt]; 929c4778b5dSHidetoshi Shimokawa if (xfer->send.pay_len > 0) { 93077ee030bSHidetoshi Shimokawa int err; 93177ee030bSHidetoshi Shimokawa /* handle payload */ 9323c60ba66SKatsushi Kobayashi if (xfer->mbuf == NULL) { 93377ee030bSHidetoshi Shimokawa err = bus_dmamap_load(dbch->dmat, db_tr->dma_map, 934c4778b5dSHidetoshi Shimokawa &xfer->send.payload[0], xfer->send.pay_len, 93577ee030bSHidetoshi Shimokawa fwohci_execute_db, db_tr, 93677ee030bSHidetoshi Shimokawa /*flags*/0); 9373c60ba66SKatsushi Kobayashi } else { 9382b4601d1SHidetoshi Shimokawa /* XXX we can handle only 6 (=8-2) mbuf chains */ 93977ee030bSHidetoshi Shimokawa err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map, 94077ee030bSHidetoshi Shimokawa xfer->mbuf, 94177ee030bSHidetoshi Shimokawa fwohci_execute_db2, db_tr, 94277ee030bSHidetoshi Shimokawa /* flags */0); 94377ee030bSHidetoshi Shimokawa if (err == EFBIG) { 94477ee030bSHidetoshi Shimokawa struct mbuf *m0; 94577ee030bSHidetoshi Shimokawa 94677ee030bSHidetoshi Shimokawa if (firewire_debug) 94777ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "EFBIG.\n"); 94877ee030bSHidetoshi Shimokawa m0 = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 94977ee030bSHidetoshi Shimokawa if (m0 != NULL) { 9502b4601d1SHidetoshi Shimokawa m_copydata(xfer->mbuf, 0, 9512b4601d1SHidetoshi Shimokawa xfer->mbuf->m_pkthdr.len, 95277ee030bSHidetoshi Shimokawa mtod(m0, caddr_t)); 95377ee030bSHidetoshi Shimokawa m0->m_len = m0->m_pkthdr.len = 9542b4601d1SHidetoshi Shimokawa xfer->mbuf->m_pkthdr.len; 9552b4601d1SHidetoshi Shimokawa m_freem(xfer->mbuf); 95677ee030bSHidetoshi Shimokawa xfer->mbuf = m0; 9572b4601d1SHidetoshi Shimokawa goto again; 9582b4601d1SHidetoshi Shimokawa } 9592b4601d1SHidetoshi Shimokawa device_printf(sc->fc.dev, "m_getcl failed.\n"); 9602b4601d1SHidetoshi Shimokawa } 9613c60ba66SKatsushi Kobayashi } 96277ee030bSHidetoshi Shimokawa if (err) 96377ee030bSHidetoshi Shimokawa printf("dmamap_load: err=%d\n", err); 96477ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map, 96577ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREWRITE); 96677ee030bSHidetoshi Shimokawa #if 0 /* OHCI_OUTPUT_MODE == 0 */ 96777ee030bSHidetoshi Shimokawa for (i = 2; i < db_tr->dbcnt; i++) 96877ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db_tr->db[i].db.desc.cmd, 96977ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE); 97077ee030bSHidetoshi Shimokawa #endif 971d6105b60SHidetoshi Shimokawa } 972d6105b60SHidetoshi Shimokawa if (maxdesc < db_tr->dbcnt) { 973d6105b60SHidetoshi Shimokawa maxdesc = db_tr->dbcnt; 974f9d9941fSHidetoshi Shimokawa if (firewire_debug) 975d6105b60SHidetoshi Shimokawa device_printf(sc->fc.dev, "maxdesc: %d\n", maxdesc); 976d6105b60SHidetoshi Shimokawa } 9773c60ba66SKatsushi Kobayashi /* last db */ 9783c60ba66SKatsushi Kobayashi LAST_DB(db_tr, db); 97977ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db->db.desc.cmd, 98077ee030bSHidetoshi Shimokawa OHCI_OUTPUT_LAST | OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS); 98177ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.depend, 98277ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr); 9833c60ba66SKatsushi Kobayashi 9843c60ba66SKatsushi Kobayashi if(fsegment == -1 ) 9853c60ba66SKatsushi Kobayashi fsegment = db_tr->dbcnt; 9863c60ba66SKatsushi Kobayashi if (dbch->pdb_tr != NULL) { 9873c60ba66SKatsushi Kobayashi LAST_DB(dbch->pdb_tr, db); 98877ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db->db.desc.depend, db_tr->dbcnt); 9893c60ba66SKatsushi Kobayashi } 9903c60ba66SKatsushi Kobayashi dbch->pdb_tr = db_tr; 9913c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 9923c60ba66SKatsushi Kobayashi if(db_tr != dbch->bottom){ 9933c60ba66SKatsushi Kobayashi goto txloop; 9943c60ba66SKatsushi Kobayashi } else { 99517c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, "fwohci_start: lack of db_trq\n"); 9963c60ba66SKatsushi Kobayashi dbch->flags |= FWOHCI_DBCH_FULL; 9973c60ba66SKatsushi Kobayashi } 9983c60ba66SKatsushi Kobayashi kick: 9993c60ba66SKatsushi Kobayashi /* kick asy q */ 100077ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 100177ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 10023c60ba66SKatsushi Kobayashi 10033c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) { 10043c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE); 10053c60ba66SKatsushi Kobayashi } else { 1006f9d9941fSHidetoshi Shimokawa if (firewire_debug) 100717c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, "start AT DMA status=%x\n", 10083c60ba66SKatsushi Kobayashi OREAD(sc, OHCI_DMACTL(off))); 100977ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | fsegment); 10103c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN); 10113c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 10123c60ba66SKatsushi Kobayashi } 1013c572b810SHidetoshi Shimokawa 10143c60ba66SKatsushi Kobayashi dbch->top = db_tr; 10153c60ba66SKatsushi Kobayashi splx(s); 10163c60ba66SKatsushi Kobayashi return; 10173c60ba66SKatsushi Kobayashi } 1018c572b810SHidetoshi Shimokawa 1019c572b810SHidetoshi Shimokawa static void 1020c572b810SHidetoshi Shimokawa fwohci_start_atq(struct firewire_comm *fc) 10213c60ba66SKatsushi Kobayashi { 10223c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 10233c60ba66SKatsushi Kobayashi fwohci_start( sc, &(sc->atrq)); 10243c60ba66SKatsushi Kobayashi return; 10253c60ba66SKatsushi Kobayashi } 1026c572b810SHidetoshi Shimokawa 1027c572b810SHidetoshi Shimokawa static void 1028c572b810SHidetoshi Shimokawa fwohci_start_ats(struct firewire_comm *fc) 10293c60ba66SKatsushi Kobayashi { 10303c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 10313c60ba66SKatsushi Kobayashi fwohci_start( sc, &(sc->atrs)); 10323c60ba66SKatsushi Kobayashi return; 10333c60ba66SKatsushi Kobayashi } 1034c572b810SHidetoshi Shimokawa 1035c572b810SHidetoshi Shimokawa void 1036c572b810SHidetoshi Shimokawa fwohci_txd(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 10373c60ba66SKatsushi Kobayashi { 103877ee030bSHidetoshi Shimokawa int s, ch, err = 0; 10393c60ba66SKatsushi Kobayashi struct fwohcidb_tr *tr; 1040c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 10413c60ba66SKatsushi Kobayashi struct fw_xfer *xfer; 104203161bbcSDoug Rabson uint32_t off; 104377ee030bSHidetoshi Shimokawa u_int stat, status; 10443c60ba66SKatsushi Kobayashi int packets; 10453c60ba66SKatsushi Kobayashi struct firewire_comm *fc = (struct firewire_comm *)sc; 104677ee030bSHidetoshi Shimokawa 10473c60ba66SKatsushi Kobayashi if(&sc->atrq == dbch){ 10483c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 104977ee030bSHidetoshi Shimokawa ch = ATRQ_CH; 10503c60ba66SKatsushi Kobayashi }else if(&sc->atrs == dbch){ 10513c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 105277ee030bSHidetoshi Shimokawa ch = ATRS_CH; 10533c60ba66SKatsushi Kobayashi }else{ 10543c60ba66SKatsushi Kobayashi return; 10553c60ba66SKatsushi Kobayashi } 10563c60ba66SKatsushi Kobayashi s = splfw(); 10573c60ba66SKatsushi Kobayashi tr = dbch->bottom; 10583c60ba66SKatsushi Kobayashi packets = 0; 105977ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD); 106077ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE); 10613c60ba66SKatsushi Kobayashi while(dbch->xferq.queued > 0){ 10623c60ba66SKatsushi Kobayashi LAST_DB(tr, db); 106377ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db->db.desc.res) >> OHCI_STATUS_SHIFT; 106477ee030bSHidetoshi Shimokawa if(!(status & OHCI_CNTL_DMA_ACTIVE)){ 10653c60ba66SKatsushi Kobayashi if (fc->status != FWBUSRESET) 10663c60ba66SKatsushi Kobayashi /* maybe out of order?? */ 10673c60ba66SKatsushi Kobayashi goto out; 10683c60ba66SKatsushi Kobayashi } 106977ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, tr->dma_map, 107077ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTWRITE); 107177ee030bSHidetoshi Shimokawa bus_dmamap_unload(dbch->dmat, tr->dma_map); 1072a1c9e73aSHidetoshi Shimokawa #if 1 1073ac447782SHidetoshi Shimokawa if (firewire_debug > 1) 10743c60ba66SKatsushi Kobayashi dump_db(sc, ch); 10753c60ba66SKatsushi Kobayashi #endif 107677ee030bSHidetoshi Shimokawa if(status & OHCI_CNTL_DMA_DEAD) { 10773c60ba66SKatsushi Kobayashi /* Stop DMA */ 10783c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN); 10793c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "force reset AT FIFO\n"); 10803c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_LINKEN); 10813c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS | OHCI_HCC_LINKEN); 10823c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN); 10833c60ba66SKatsushi Kobayashi } 108477ee030bSHidetoshi Shimokawa stat = status & FWOHCIEV_MASK; 10853c60ba66SKatsushi Kobayashi switch(stat){ 10863c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND: 1087864d7e72SHidetoshi Shimokawa case FWOHCIEV_ACKCOMPL: 10883c60ba66SKatsushi Kobayashi err = 0; 10893c60ba66SKatsushi Kobayashi break; 10903c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSA: 10913c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSB: 10923c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSX: 1093864d7e72SHidetoshi Shimokawa device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]); 10943c60ba66SKatsushi Kobayashi err = EBUSY; 10953c60ba66SKatsushi Kobayashi break; 10963c60ba66SKatsushi Kobayashi case FWOHCIEV_FLUSHED: 10973c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKTARD: 10983c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]); 10993c60ba66SKatsushi Kobayashi err = EAGAIN; 11003c60ba66SKatsushi Kobayashi break; 11013c60ba66SKatsushi Kobayashi case FWOHCIEV_MISSACK: 11023c60ba66SKatsushi Kobayashi case FWOHCIEV_UNDRRUN: 11033c60ba66SKatsushi Kobayashi case FWOHCIEV_OVRRUN: 11043c60ba66SKatsushi Kobayashi case FWOHCIEV_DESCERR: 11053c60ba66SKatsushi Kobayashi case FWOHCIEV_DTRDERR: 11063c60ba66SKatsushi Kobayashi case FWOHCIEV_TIMEOUT: 11073c60ba66SKatsushi Kobayashi case FWOHCIEV_TCODERR: 11083c60ba66SKatsushi Kobayashi case FWOHCIEV_UNKNOWN: 11093c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKDERR: 11103c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKTERR: 11113c60ba66SKatsushi Kobayashi default: 11123c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "txd err=%2x %s\n", 11133c60ba66SKatsushi Kobayashi stat, fwohcicode[stat]); 11143c60ba66SKatsushi Kobayashi err = EINVAL; 11153c60ba66SKatsushi Kobayashi break; 11163c60ba66SKatsushi Kobayashi } 11173c60ba66SKatsushi Kobayashi if (tr->xfer != NULL) { 11183c60ba66SKatsushi Kobayashi xfer = tr->xfer; 111977ee030bSHidetoshi Shimokawa if (xfer->state == FWXF_RCVD) { 11201a753700SHidetoshi Shimokawa #if 0 112177ee030bSHidetoshi Shimokawa if (firewire_debug) 112277ee030bSHidetoshi Shimokawa printf("already rcvd\n"); 11231a753700SHidetoshi Shimokawa #endif 112477ee030bSHidetoshi Shimokawa fw_xfer_done(xfer); 112577ee030bSHidetoshi Shimokawa } else { 11263c60ba66SKatsushi Kobayashi xfer->state = FWXF_SENT; 11273c60ba66SKatsushi Kobayashi if (err == EBUSY && fc->status != FWBUSRESET) { 11283c60ba66SKatsushi Kobayashi xfer->state = FWXF_BUSY; 11293c60ba66SKatsushi Kobayashi xfer->resp = err; 1130c4778b5dSHidetoshi Shimokawa xfer->recv.pay_len = 0; 1131864d7e72SHidetoshi Shimokawa fw_xfer_done(xfer); 11323c60ba66SKatsushi Kobayashi } else if (stat != FWOHCIEV_ACKPEND) { 11333c60ba66SKatsushi Kobayashi if (stat != FWOHCIEV_ACKCOMPL) 11343c60ba66SKatsushi Kobayashi xfer->state = FWXF_SENTERR; 11353c60ba66SKatsushi Kobayashi xfer->resp = err; 1136c4778b5dSHidetoshi Shimokawa xfer->recv.pay_len = 0; 11373c60ba66SKatsushi Kobayashi fw_xfer_done(xfer); 11383c60ba66SKatsushi Kobayashi } 11393c60ba66SKatsushi Kobayashi } 1140864d7e72SHidetoshi Shimokawa /* 1141864d7e72SHidetoshi Shimokawa * The watchdog timer takes care of split 1142864d7e72SHidetoshi Shimokawa * transcation timeout for ACKPEND case. 1143864d7e72SHidetoshi Shimokawa */ 114477ee030bSHidetoshi Shimokawa } else { 114577ee030bSHidetoshi Shimokawa printf("this shouldn't happen\n"); 11463c60ba66SKatsushi Kobayashi } 114748249fe0SHidetoshi Shimokawa dbch->xferq.queued --; 11483c60ba66SKatsushi Kobayashi tr->xfer = NULL; 11493c60ba66SKatsushi Kobayashi 11503c60ba66SKatsushi Kobayashi packets ++; 11513c60ba66SKatsushi Kobayashi tr = STAILQ_NEXT(tr, link); 11523c60ba66SKatsushi Kobayashi dbch->bottom = tr; 11533b79dd16SHidetoshi Shimokawa if (dbch->bottom == dbch->top) { 11543b79dd16SHidetoshi Shimokawa /* we reaches the end of context program */ 11553b79dd16SHidetoshi Shimokawa if (firewire_debug && dbch->xferq.queued > 0) 11563b79dd16SHidetoshi Shimokawa printf("queued > 0\n"); 11573b79dd16SHidetoshi Shimokawa break; 11583b79dd16SHidetoshi Shimokawa } 11593c60ba66SKatsushi Kobayashi } 11603c60ba66SKatsushi Kobayashi out: 11613c60ba66SKatsushi Kobayashi if ((dbch->flags & FWOHCI_DBCH_FULL) && packets > 0) { 11623c60ba66SKatsushi Kobayashi printf("make free slot\n"); 11633c60ba66SKatsushi Kobayashi dbch->flags &= ~FWOHCI_DBCH_FULL; 11643c60ba66SKatsushi Kobayashi fwohci_start(sc, dbch); 11653c60ba66SKatsushi Kobayashi } 11663c60ba66SKatsushi Kobayashi splx(s); 11673c60ba66SKatsushi Kobayashi } 1168c572b810SHidetoshi Shimokawa 1169c572b810SHidetoshi Shimokawa static void 1170c572b810SHidetoshi Shimokawa fwohci_db_free(struct fwohci_dbch *dbch) 11713c60ba66SKatsushi Kobayashi { 11723c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 117377ee030bSHidetoshi Shimokawa int idb; 11743c60ba66SKatsushi Kobayashi 11751f2361f8SHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 11761f2361f8SHidetoshi Shimokawa return; 11771f2361f8SHidetoshi Shimokawa 117877ee030bSHidetoshi Shimokawa for(db_tr = STAILQ_FIRST(&dbch->db_trq), idb = 0; idb < dbch->ndb; 11793c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link), idb++){ 118077ee030bSHidetoshi Shimokawa if ((dbch->xferq.flag & FWXFERQ_EXTBUF) == 0 && 118177ee030bSHidetoshi Shimokawa db_tr->buf != NULL) { 118277ee030bSHidetoshi Shimokawa fwdma_free_size(dbch->dmat, db_tr->dma_map, 118377ee030bSHidetoshi Shimokawa db_tr->buf, dbch->xferq.psize); 11843c60ba66SKatsushi Kobayashi db_tr->buf = NULL; 118577ee030bSHidetoshi Shimokawa } else if (db_tr->dma_map != NULL) 118677ee030bSHidetoshi Shimokawa bus_dmamap_destroy(dbch->dmat, db_tr->dma_map); 11871f2361f8SHidetoshi Shimokawa } 11883c60ba66SKatsushi Kobayashi dbch->ndb = 0; 11893c60ba66SKatsushi Kobayashi db_tr = STAILQ_FIRST(&dbch->db_trq); 119077ee030bSHidetoshi Shimokawa fwdma_free_multiseg(dbch->am); 11915166f1dfSHidetoshi Shimokawa free(db_tr, M_FW); 11923c60ba66SKatsushi Kobayashi STAILQ_INIT(&dbch->db_trq); 11931f2361f8SHidetoshi Shimokawa dbch->flags &= ~FWOHCI_DBCH_INIT; 11943c60ba66SKatsushi Kobayashi } 1195c572b810SHidetoshi Shimokawa 1196c572b810SHidetoshi Shimokawa static void 119777ee030bSHidetoshi Shimokawa fwohci_db_init(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 11983c60ba66SKatsushi Kobayashi { 11993c60ba66SKatsushi Kobayashi int idb; 12003c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 12019339321dSHidetoshi Shimokawa 12029339321dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) != 0) 12039339321dSHidetoshi Shimokawa goto out; 12049339321dSHidetoshi Shimokawa 120577ee030bSHidetoshi Shimokawa /* create dma_tag for buffers */ 120677ee030bSHidetoshi Shimokawa #define MAX_REQCOUNT 0xffff 120777ee030bSHidetoshi Shimokawa if (bus_dma_tag_create(/*parent*/ sc->fc.dmat, 120877ee030bSHidetoshi Shimokawa /*alignment*/ 1, /*boundary*/ 0, 120977ee030bSHidetoshi Shimokawa /*lowaddr*/ BUS_SPACE_MAXADDR_32BIT, 121077ee030bSHidetoshi Shimokawa /*highaddr*/ BUS_SPACE_MAXADDR, 121177ee030bSHidetoshi Shimokawa /*filter*/NULL, /*filterarg*/NULL, 121277ee030bSHidetoshi Shimokawa /*maxsize*/ dbch->xferq.psize, 121377ee030bSHidetoshi Shimokawa /*nsegments*/ dbch->ndesc > 3 ? dbch->ndesc - 2 : 1, 121477ee030bSHidetoshi Shimokawa /*maxsegsz*/ MAX_REQCOUNT, 1215f6b1c44dSScott Long /*flags*/ 0, 121610d3ed64SHidetoshi Shimokawa #if defined(__FreeBSD__) && __FreeBSD_version >= 501102 1217f6b1c44dSScott Long /*lockfunc*/busdma_lock_mutex, 12184f933468SHidetoshi Shimokawa /*lockarg*/&Giant, 12194f933468SHidetoshi Shimokawa #endif 12204f933468SHidetoshi Shimokawa &dbch->dmat)) 122177ee030bSHidetoshi Shimokawa return; 122277ee030bSHidetoshi Shimokawa 12233c60ba66SKatsushi Kobayashi /* allocate DB entries and attach one to each DMA channels */ 12243c60ba66SKatsushi Kobayashi /* DB entry must start at 16 bytes bounary. */ 12253c60ba66SKatsushi Kobayashi STAILQ_INIT(&dbch->db_trq); 12263c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *) 12273c60ba66SKatsushi Kobayashi malloc(sizeof(struct fwohcidb_tr) * dbch->ndb, 122877ee030bSHidetoshi Shimokawa M_FW, M_WAITOK | M_ZERO); 12293c60ba66SKatsushi Kobayashi if(db_tr == NULL){ 1230e2ad5d6eSHidetoshi Shimokawa printf("fwohci_db_init: malloc(1) failed\n"); 12313c60ba66SKatsushi Kobayashi return; 12323c60ba66SKatsushi Kobayashi } 1233e2ad5d6eSHidetoshi Shimokawa 123477ee030bSHidetoshi Shimokawa #define DB_SIZE(x) (sizeof(struct fwohcidb) * (x)->ndesc) 123577ee030bSHidetoshi Shimokawa dbch->am = fwdma_malloc_multiseg(&sc->fc, DB_SIZE(dbch), 123677ee030bSHidetoshi Shimokawa DB_SIZE(dbch), dbch->ndb, BUS_DMA_WAITOK); 123777ee030bSHidetoshi Shimokawa if (dbch->am == NULL) { 123877ee030bSHidetoshi Shimokawa printf("fwohci_db_init: fwdma_malloc_multiseg failed\n"); 12394c790222SHidetoshi Shimokawa free(db_tr, M_FW); 1240e2ad5d6eSHidetoshi Shimokawa return; 1241e2ad5d6eSHidetoshi Shimokawa } 12423c60ba66SKatsushi Kobayashi /* Attach DB to DMA ch. */ 12433c60ba66SKatsushi Kobayashi for(idb = 0 ; idb < dbch->ndb ; idb++){ 12443c60ba66SKatsushi Kobayashi db_tr->dbcnt = 0; 124577ee030bSHidetoshi Shimokawa db_tr->db = (struct fwohcidb *)fwdma_v_addr(dbch->am, idb); 124677ee030bSHidetoshi Shimokawa db_tr->bus_addr = fwdma_bus_addr(dbch->am, idb); 124777ee030bSHidetoshi Shimokawa /* create dmamap for buffers */ 124877ee030bSHidetoshi Shimokawa /* XXX do we need 4bytes alignment tag? */ 124977ee030bSHidetoshi Shimokawa /* XXX don't alloc dma_map for AR */ 125077ee030bSHidetoshi Shimokawa if (bus_dmamap_create(dbch->dmat, 0, &db_tr->dma_map) != 0) { 125177ee030bSHidetoshi Shimokawa printf("bus_dmamap_create failed\n"); 125277ee030bSHidetoshi Shimokawa dbch->flags = FWOHCI_DBCH_INIT; /* XXX fake */ 125377ee030bSHidetoshi Shimokawa fwohci_db_free(dbch); 125477ee030bSHidetoshi Shimokawa return; 125577ee030bSHidetoshi Shimokawa } 12563c60ba66SKatsushi Kobayashi STAILQ_INSERT_TAIL(&dbch->db_trq, db_tr, link); 125777ee030bSHidetoshi Shimokawa if (dbch->xferq.flag & FWXFERQ_EXTBUF) { 1258d0fd7bc6SHidetoshi Shimokawa if (idb % dbch->xferq.bnpacket == 0) 1259d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket 1260d0fd7bc6SHidetoshi Shimokawa ].start = (caddr_t)db_tr; 1261d0fd7bc6SHidetoshi Shimokawa if ((idb + 1) % dbch->xferq.bnpacket == 0) 1262d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket 1263d0fd7bc6SHidetoshi Shimokawa ].end = (caddr_t)db_tr; 12643c60ba66SKatsushi Kobayashi } 12653c60ba66SKatsushi Kobayashi db_tr++; 12663c60ba66SKatsushi Kobayashi } 12673c60ba66SKatsushi Kobayashi STAILQ_LAST(&dbch->db_trq, fwohcidb_tr,link)->link.stqe_next 12683c60ba66SKatsushi Kobayashi = STAILQ_FIRST(&dbch->db_trq); 12699339321dSHidetoshi Shimokawa out: 12709339321dSHidetoshi Shimokawa dbch->xferq.queued = 0; 12719339321dSHidetoshi Shimokawa dbch->pdb_tr = NULL; 12723c60ba66SKatsushi Kobayashi dbch->top = STAILQ_FIRST(&dbch->db_trq); 12733c60ba66SKatsushi Kobayashi dbch->bottom = dbch->top; 12741f2361f8SHidetoshi Shimokawa dbch->flags = FWOHCI_DBCH_INIT; 12753c60ba66SKatsushi Kobayashi } 1276c572b810SHidetoshi Shimokawa 1277c572b810SHidetoshi Shimokawa static int 1278c572b810SHidetoshi Shimokawa fwohci_itx_disable(struct firewire_comm *fc, int dmach) 12793c60ba66SKatsushi Kobayashi { 12803c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 12815a7ba74dSHidetoshi Shimokawa 128277ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), 128377ee030bSHidetoshi Shimokawa OHCI_CNTL_DMA_RUN | OHCI_CNTL_CYCMATCH_S); 12843c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach); 12853c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach); 12865a7ba74dSHidetoshi Shimokawa /* XXX we cannot free buffers until the DMA really stops */ 12874d70511aSJohn Baldwin pause("fwitxd", hz); 12883c60ba66SKatsushi Kobayashi fwohci_db_free(&sc->it[dmach]); 12893c60ba66SKatsushi Kobayashi sc->it[dmach].xferq.flag &= ~FWXFERQ_RUNNING; 12903c60ba66SKatsushi Kobayashi return 0; 12913c60ba66SKatsushi Kobayashi } 1292c572b810SHidetoshi Shimokawa 1293c572b810SHidetoshi Shimokawa static int 1294c572b810SHidetoshi Shimokawa fwohci_irx_disable(struct firewire_comm *fc, int dmach) 12953c60ba66SKatsushi Kobayashi { 12963c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 12973c60ba66SKatsushi Kobayashi 12983c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 12993c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach); 13003c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach); 13015a7ba74dSHidetoshi Shimokawa /* XXX we cannot free buffers until the DMA really stops */ 13024d70511aSJohn Baldwin pause("fwirxd", hz); 13033c60ba66SKatsushi Kobayashi fwohci_db_free(&sc->ir[dmach]); 13043c60ba66SKatsushi Kobayashi sc->ir[dmach].xferq.flag &= ~FWXFERQ_RUNNING; 13053c60ba66SKatsushi Kobayashi return 0; 13063c60ba66SKatsushi Kobayashi } 1307c572b810SHidetoshi Shimokawa 130877ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 1309c572b810SHidetoshi Shimokawa static void 131003161bbcSDoug Rabson fwohci_irx_post (struct firewire_comm *fc , uint32_t *qld) 13113c60ba66SKatsushi Kobayashi { 131277ee030bSHidetoshi Shimokawa qld[0] = FWOHCI_DMA_READ(qld[0]); 13133c60ba66SKatsushi Kobayashi return; 13143c60ba66SKatsushi Kobayashi } 13153c60ba66SKatsushi Kobayashi #endif 13163c60ba66SKatsushi Kobayashi 1317c572b810SHidetoshi Shimokawa static int 1318c572b810SHidetoshi Shimokawa fwohci_tx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 13193c60ba66SKatsushi Kobayashi { 13203c60ba66SKatsushi Kobayashi int err = 0; 132177ee030bSHidetoshi Shimokawa int idb, z, i, dmach = 0, ldesc; 132203161bbcSDoug Rabson uint32_t off = 0; 13233c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 1324c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 13253c60ba66SKatsushi Kobayashi 13263c60ba66SKatsushi Kobayashi if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){ 13273c60ba66SKatsushi Kobayashi err = EINVAL; 13283c60ba66SKatsushi Kobayashi return err; 13293c60ba66SKatsushi Kobayashi } 13303c60ba66SKatsushi Kobayashi z = dbch->ndesc; 13313c60ba66SKatsushi Kobayashi for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){ 13323c60ba66SKatsushi Kobayashi if( &sc->it[dmach] == dbch){ 13333c60ba66SKatsushi Kobayashi off = OHCI_ITOFF(dmach); 13343c60ba66SKatsushi Kobayashi break; 13353c60ba66SKatsushi Kobayashi } 13363c60ba66SKatsushi Kobayashi } 1337a89ec05eSPeter Wemm if(off == 0){ 13383c60ba66SKatsushi Kobayashi err = EINVAL; 13393c60ba66SKatsushi Kobayashi return err; 13403c60ba66SKatsushi Kobayashi } 13413c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) 13423c60ba66SKatsushi Kobayashi return err; 13433c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 13443c60ba66SKatsushi Kobayashi for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){ 13453c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(dbch->bottom, link); 13463c60ba66SKatsushi Kobayashi } 13473c60ba66SKatsushi Kobayashi db_tr = dbch->top; 13483c60ba66SKatsushi Kobayashi for (idb = 0; idb < dbch->ndb; idb ++) { 134977ee030bSHidetoshi Shimokawa fwohci_add_tx_buf(dbch, db_tr, idb); 13503c60ba66SKatsushi Kobayashi if(STAILQ_NEXT(db_tr, link) == NULL){ 13513c60ba66SKatsushi Kobayashi break; 13523c60ba66SKatsushi Kobayashi } 135353f1eb86SHidetoshi Shimokawa db = db_tr->db; 135477ee030bSHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1; 135577ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.depend, 135677ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr | z); 135777ee030bSHidetoshi Shimokawa db[ldesc].db.desc.depend = db[0].db.desc.depend; 13583c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_EXTBUF){ 13593c60ba66SKatsushi Kobayashi if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){ 136077ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET( 136177ee030bSHidetoshi Shimokawa db[ldesc].db.desc.cmd, 136277ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS); 13634ed65ce9SHidetoshi Shimokawa /* OHCI 1.1 and above */ 136477ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET( 136577ee030bSHidetoshi Shimokawa db[0].db.desc.cmd, 136677ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS); 13673c60ba66SKatsushi Kobayashi } 13683c60ba66SKatsushi Kobayashi } 13693c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 13703c60ba66SKatsushi Kobayashi } 137177ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR( 137277ee030bSHidetoshi Shimokawa dbch->bottom->db[dbch->bottom->dbcnt - 1].db.desc.depend, 0xf); 13733c60ba66SKatsushi Kobayashi return err; 13743c60ba66SKatsushi Kobayashi } 1375c572b810SHidetoshi Shimokawa 1376c572b810SHidetoshi Shimokawa static int 1377c572b810SHidetoshi Shimokawa fwohci_rx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch) 13783c60ba66SKatsushi Kobayashi { 13793c60ba66SKatsushi Kobayashi int err = 0; 138053f1eb86SHidetoshi Shimokawa int idb, z, i, dmach = 0, ldesc; 138103161bbcSDoug Rabson uint32_t off = 0; 13823c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 1383c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 13843c60ba66SKatsushi Kobayashi 13853c60ba66SKatsushi Kobayashi z = dbch->ndesc; 13863c60ba66SKatsushi Kobayashi if(&sc->arrq == dbch){ 13873c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 13883c60ba66SKatsushi Kobayashi }else if(&sc->arrs == dbch){ 13893c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 13903c60ba66SKatsushi Kobayashi }else{ 13913c60ba66SKatsushi Kobayashi for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){ 13923c60ba66SKatsushi Kobayashi if( &sc->ir[dmach] == dbch){ 13933c60ba66SKatsushi Kobayashi off = OHCI_IROFF(dmach); 13943c60ba66SKatsushi Kobayashi break; 13953c60ba66SKatsushi Kobayashi } 13963c60ba66SKatsushi Kobayashi } 13973c60ba66SKatsushi Kobayashi } 1398a89ec05eSPeter Wemm if(off == 0){ 13993c60ba66SKatsushi Kobayashi err = EINVAL; 14003c60ba66SKatsushi Kobayashi return err; 14013c60ba66SKatsushi Kobayashi } 14023c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_STREAM){ 14033c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING) 14043c60ba66SKatsushi Kobayashi return err; 14053c60ba66SKatsushi Kobayashi }else{ 14063c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_RUNNING){ 14073c60ba66SKatsushi Kobayashi err = EBUSY; 14083c60ba66SKatsushi Kobayashi return err; 14093c60ba66SKatsushi Kobayashi } 14103c60ba66SKatsushi Kobayashi } 14113c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING; 14129339321dSHidetoshi Shimokawa dbch->top = STAILQ_FIRST(&dbch->db_trq); 14133c60ba66SKatsushi Kobayashi for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){ 14143c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(dbch->bottom, link); 14153c60ba66SKatsushi Kobayashi } 14163c60ba66SKatsushi Kobayashi db_tr = dbch->top; 14173c60ba66SKatsushi Kobayashi for (idb = 0; idb < dbch->ndb; idb ++) { 141877ee030bSHidetoshi Shimokawa fwohci_add_rx_buf(dbch, db_tr, idb, &sc->dummy_dma); 141977ee030bSHidetoshi Shimokawa if (STAILQ_NEXT(db_tr, link) == NULL) 14203c60ba66SKatsushi Kobayashi break; 142153f1eb86SHidetoshi Shimokawa db = db_tr->db; 142253f1eb86SHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1; 142377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[ldesc].db.desc.depend, 142477ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr | z); 14253c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_EXTBUF){ 14263c60ba66SKatsushi Kobayashi if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){ 142777ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET( 142877ee030bSHidetoshi Shimokawa db[ldesc].db.desc.cmd, 142977ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS); 143077ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR( 143177ee030bSHidetoshi Shimokawa db[ldesc].db.desc.depend, 143277ee030bSHidetoshi Shimokawa 0xf); 14333c60ba66SKatsushi Kobayashi } 14343c60ba66SKatsushi Kobayashi } 14353c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 14363c60ba66SKatsushi Kobayashi } 143777ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR( 143877ee030bSHidetoshi Shimokawa dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend, 0xf); 14393c60ba66SKatsushi Kobayashi dbch->buf_offset = 0; 144077ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 144177ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 14423c60ba66SKatsushi Kobayashi if(dbch->xferq.flag & FWXFERQ_STREAM){ 14433c60ba66SKatsushi Kobayashi return err; 14443c60ba66SKatsushi Kobayashi }else{ 144577ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | z); 14463c60ba66SKatsushi Kobayashi } 14473c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN); 14483c60ba66SKatsushi Kobayashi return err; 14493c60ba66SKatsushi Kobayashi } 1450c572b810SHidetoshi Shimokawa 1451c572b810SHidetoshi Shimokawa static int 145277ee030bSHidetoshi Shimokawa fwohci_next_cycle(struct firewire_comm *fc, int cycle_now) 14533c60ba66SKatsushi Kobayashi { 14545a7ba74dSHidetoshi Shimokawa int sec, cycle, cycle_match; 14553c60ba66SKatsushi Kobayashi 145697ae6c1fSHidetoshi Shimokawa cycle = cycle_now & 0x1fff; 145797ae6c1fSHidetoshi Shimokawa sec = cycle_now >> 13; 145897ae6c1fSHidetoshi Shimokawa #define CYCLE_MOD 0x10 145977ee030bSHidetoshi Shimokawa #if 1 146097ae6c1fSHidetoshi Shimokawa #define CYCLE_DELAY 8 /* min delay to start DMA */ 146177ee030bSHidetoshi Shimokawa #else 146277ee030bSHidetoshi Shimokawa #define CYCLE_DELAY 7000 /* min delay to start DMA */ 146377ee030bSHidetoshi Shimokawa #endif 146497ae6c1fSHidetoshi Shimokawa cycle = cycle + CYCLE_DELAY; 146597ae6c1fSHidetoshi Shimokawa if (cycle >= 8000) { 146697ae6c1fSHidetoshi Shimokawa sec ++; 146797ae6c1fSHidetoshi Shimokawa cycle -= 8000; 146897ae6c1fSHidetoshi Shimokawa } 146977ee030bSHidetoshi Shimokawa cycle = roundup2(cycle, CYCLE_MOD); 147097ae6c1fSHidetoshi Shimokawa if (cycle >= 8000) { 147197ae6c1fSHidetoshi Shimokawa sec ++; 147297ae6c1fSHidetoshi Shimokawa if (cycle == 8000) 147397ae6c1fSHidetoshi Shimokawa cycle = 0; 147497ae6c1fSHidetoshi Shimokawa else 147597ae6c1fSHidetoshi Shimokawa cycle = CYCLE_MOD; 147697ae6c1fSHidetoshi Shimokawa } 147797ae6c1fSHidetoshi Shimokawa cycle_match = ((sec << 13) | cycle) & 0x7ffff; 14785a7ba74dSHidetoshi Shimokawa 14795a7ba74dSHidetoshi Shimokawa return(cycle_match); 14805a7ba74dSHidetoshi Shimokawa } 14815a7ba74dSHidetoshi Shimokawa 14825a7ba74dSHidetoshi Shimokawa static int 14835a7ba74dSHidetoshi Shimokawa fwohci_itxbuf_enable(struct firewire_comm *fc, int dmach) 14845a7ba74dSHidetoshi Shimokawa { 14855a7ba74dSHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)fc; 14865a7ba74dSHidetoshi Shimokawa int err = 0; 14875a7ba74dSHidetoshi Shimokawa unsigned short tag, ich; 14885a7ba74dSHidetoshi Shimokawa struct fwohci_dbch *dbch; 14895a7ba74dSHidetoshi Shimokawa int cycle_match, cycle_now, s, ldesc; 149003161bbcSDoug Rabson uint32_t stat; 14915a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *first, *chunk, *prev; 14925a7ba74dSHidetoshi Shimokawa struct fw_xferq *it; 14935a7ba74dSHidetoshi Shimokawa 14945a7ba74dSHidetoshi Shimokawa dbch = &sc->it[dmach]; 14955a7ba74dSHidetoshi Shimokawa it = &dbch->xferq; 14965a7ba74dSHidetoshi Shimokawa 14975a7ba74dSHidetoshi Shimokawa tag = (it->flag >> 6) & 3; 14985a7ba74dSHidetoshi Shimokawa ich = it->flag & 0x3f; 14995a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) { 15005a7ba74dSHidetoshi Shimokawa dbch->ndb = it->bnpacket * it->bnchunk; 15015a7ba74dSHidetoshi Shimokawa dbch->ndesc = 3; 150277ee030bSHidetoshi Shimokawa fwohci_db_init(sc, dbch); 15035a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 15045a7ba74dSHidetoshi Shimokawa return ENOMEM; 15055a7ba74dSHidetoshi Shimokawa err = fwohci_tx_enable(sc, dbch); 15065a7ba74dSHidetoshi Shimokawa } 15075a7ba74dSHidetoshi Shimokawa if(err) 15085a7ba74dSHidetoshi Shimokawa return err; 15095a7ba74dSHidetoshi Shimokawa 151053f1eb86SHidetoshi Shimokawa ldesc = dbch->ndesc - 1; 15115a7ba74dSHidetoshi Shimokawa s = splfw(); 15125a7ba74dSHidetoshi Shimokawa prev = STAILQ_LAST(&it->stdma, fw_bulkxfer, link); 15135a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&it->stvalid)) != NULL) { 1514c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 15155a7ba74dSHidetoshi Shimokawa 151677ee030bSHidetoshi Shimokawa fwdma_sync_multiseg(it->buf, chunk->poffset, it->bnpacket, 151777ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREWRITE); 15185a7ba74dSHidetoshi Shimokawa fwohci_txbufdb(sc, dmach, chunk); 15195a7ba74dSHidetoshi Shimokawa if (prev != NULL) { 15205a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(prev->end))->db; 152177ee030bSHidetoshi Shimokawa #if 0 /* XXX necessary? */ 152277ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, 152377ee030bSHidetoshi Shimokawa OHCI_BRANCH_ALWAYS); 152477ee030bSHidetoshi Shimokawa #endif 152553f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npacket changes */ 15265a7ba74dSHidetoshi Shimokawa db[ldesc].db.desc.depend = db[0].db.desc.depend = 152777ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *) 152877ee030bSHidetoshi Shimokawa (chunk->start))->bus_addr | dbch->ndesc; 152953f1eb86SHidetoshi Shimokawa #else 153077ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc); 153177ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc); 153253f1eb86SHidetoshi Shimokawa #endif 15335a7ba74dSHidetoshi Shimokawa } 15345a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&it->stvalid, link); 15355a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&it->stdma, chunk, link); 15365a7ba74dSHidetoshi Shimokawa prev = chunk; 15375a7ba74dSHidetoshi Shimokawa } 153877ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 153977ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 15405a7ba74dSHidetoshi Shimokawa splx(s); 15415a7ba74dSHidetoshi Shimokawa stat = OREAD(sc, OHCI_ITCTL(dmach)); 154277ee030bSHidetoshi Shimokawa if (firewire_debug && (stat & OHCI_CNTL_CYCMATCH_S)) 154377ee030bSHidetoshi Shimokawa printf("stat 0x%x\n", stat); 154477ee030bSHidetoshi Shimokawa 15455a7ba74dSHidetoshi Shimokawa if (stat & (OHCI_CNTL_DMA_ACTIVE | OHCI_CNTL_CYCMATCH_S)) 15465a7ba74dSHidetoshi Shimokawa return 0; 15475a7ba74dSHidetoshi Shimokawa 154877ee030bSHidetoshi Shimokawa #if 0 15495a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 155077ee030bSHidetoshi Shimokawa #endif 15515a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach); 15525a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach); 15535a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASK, 1 << dmach); 155477ee030bSHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IT); 15555a7ba74dSHidetoshi Shimokawa 15565a7ba74dSHidetoshi Shimokawa first = STAILQ_FIRST(&it->stdma); 155777ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCMD(dmach), 155877ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *)(first->start))->bus_addr | dbch->ndesc); 1559ac447782SHidetoshi Shimokawa if (firewire_debug > 1) { 15605a7ba74dSHidetoshi Shimokawa printf("fwohci_itxbuf_enable: kick 0x%08x\n", stat); 156177ee030bSHidetoshi Shimokawa #if 1 156277ee030bSHidetoshi Shimokawa dump_dma(sc, ITX_CH + dmach); 156377ee030bSHidetoshi Shimokawa #endif 156477ee030bSHidetoshi Shimokawa } 15655a7ba74dSHidetoshi Shimokawa if ((stat & OHCI_CNTL_DMA_RUN) == 0) { 15665a7ba74dSHidetoshi Shimokawa #if 1 15675a7ba74dSHidetoshi Shimokawa /* Don't start until all chunks are buffered */ 15685a7ba74dSHidetoshi Shimokawa if (STAILQ_FIRST(&it->stfree) != NULL) 15695a7ba74dSHidetoshi Shimokawa goto out; 15705a7ba74dSHidetoshi Shimokawa #endif 157177ee030bSHidetoshi Shimokawa #if 1 157297ae6c1fSHidetoshi Shimokawa /* Clear cycle match counter bits */ 157397ae6c1fSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), 0xffff0000); 15745a7ba74dSHidetoshi Shimokawa 15755a7ba74dSHidetoshi Shimokawa /* 2bit second + 13bit cycle */ 15765a7ba74dSHidetoshi Shimokawa cycle_now = (fc->cyctimer(fc) >> 12) & 0x7fff; 157777ee030bSHidetoshi Shimokawa cycle_match = fwohci_next_cycle(fc, cycle_now); 15785a7ba74dSHidetoshi Shimokawa 157997ae6c1fSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), 158097ae6c1fSHidetoshi Shimokawa OHCI_CNTL_CYCMATCH_S | (cycle_match << 16) 158197ae6c1fSHidetoshi Shimokawa | OHCI_CNTL_DMA_RUN); 158277ee030bSHidetoshi Shimokawa #else 158377ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_RUN); 158477ee030bSHidetoshi Shimokawa #endif 1585ac447782SHidetoshi Shimokawa if (firewire_debug > 1) { 15867643dc18SHidetoshi Shimokawa printf("cycle_match: 0x%04x->0x%04x\n", 15877643dc18SHidetoshi Shimokawa cycle_now, cycle_match); 158877ee030bSHidetoshi Shimokawa dump_dma(sc, ITX_CH + dmach); 158977ee030bSHidetoshi Shimokawa dump_db(sc, ITX_CH + dmach); 159077ee030bSHidetoshi Shimokawa } 15917643dc18SHidetoshi Shimokawa } else if ((stat & OHCI_CNTL_CYCMATCH_S) == 0) { 15925a7ba74dSHidetoshi Shimokawa device_printf(sc->fc.dev, 15935a7ba74dSHidetoshi Shimokawa "IT DMA underrun (0x%08x)\n", stat); 159477ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_WAKE); 15953c60ba66SKatsushi Kobayashi } 15965a7ba74dSHidetoshi Shimokawa out: 15973c60ba66SKatsushi Kobayashi return err; 15983c60ba66SKatsushi Kobayashi } 1599c572b810SHidetoshi Shimokawa 1600c572b810SHidetoshi Shimokawa static int 160177ee030bSHidetoshi Shimokawa fwohci_irx_enable(struct firewire_comm *fc, int dmach) 16023c60ba66SKatsushi Kobayashi { 16033c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc; 16045a7ba74dSHidetoshi Shimokawa int err = 0, s, ldesc; 16053c60ba66SKatsushi Kobayashi unsigned short tag, ich; 160603161bbcSDoug Rabson uint32_t stat; 16075a7ba74dSHidetoshi Shimokawa struct fwohci_dbch *dbch; 160877ee030bSHidetoshi Shimokawa struct fwohcidb_tr *db_tr; 16095a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *first, *prev, *chunk; 16105a7ba74dSHidetoshi Shimokawa struct fw_xferq *ir; 1611435dd29bSHidetoshi Shimokawa 16125a7ba74dSHidetoshi Shimokawa dbch = &sc->ir[dmach]; 16135a7ba74dSHidetoshi Shimokawa ir = &dbch->xferq; 16145a7ba74dSHidetoshi Shimokawa 16155a7ba74dSHidetoshi Shimokawa if ((ir->flag & FWXFERQ_RUNNING) == 0) { 16165a7ba74dSHidetoshi Shimokawa tag = (ir->flag >> 6) & 3; 16175a7ba74dSHidetoshi Shimokawa ich = ir->flag & 0x3f; 16183c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich); 16193c60ba66SKatsushi Kobayashi 16205a7ba74dSHidetoshi Shimokawa ir->queued = 0; 16215a7ba74dSHidetoshi Shimokawa dbch->ndb = ir->bnpacket * ir->bnchunk; 16225a7ba74dSHidetoshi Shimokawa dbch->ndesc = 2; 162377ee030bSHidetoshi Shimokawa fwohci_db_init(sc, dbch); 16245a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) 16250aaa9a23SHidetoshi Shimokawa return ENOMEM; 16265a7ba74dSHidetoshi Shimokawa err = fwohci_rx_enable(sc, dbch); 16273c60ba66SKatsushi Kobayashi } 16283c60ba66SKatsushi Kobayashi if(err) 16293c60ba66SKatsushi Kobayashi return err; 16303c60ba66SKatsushi Kobayashi 16315a7ba74dSHidetoshi Shimokawa first = STAILQ_FIRST(&ir->stfree); 16325a7ba74dSHidetoshi Shimokawa if (first == NULL) { 16335a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, "IR DMA no free chunk\n"); 16345a7ba74dSHidetoshi Shimokawa return 0; 16355a7ba74dSHidetoshi Shimokawa } 16365a7ba74dSHidetoshi Shimokawa 16379ca8add3SHidetoshi Shimokawa ldesc = dbch->ndesc - 1; 16389ca8add3SHidetoshi Shimokawa s = splfw(); 16395a7ba74dSHidetoshi Shimokawa prev = STAILQ_LAST(&ir->stdma, fw_bulkxfer, link); 16405a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&ir->stfree)) != NULL) { 1641c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 16425a7ba74dSHidetoshi Shimokawa 16432b4601d1SHidetoshi Shimokawa #if 1 /* XXX for if_fwe */ 164477ee030bSHidetoshi Shimokawa if (chunk->mbuf != NULL) { 164577ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)(chunk->start); 164677ee030bSHidetoshi Shimokawa db_tr->dbcnt = 1; 164777ee030bSHidetoshi Shimokawa err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map, 164877ee030bSHidetoshi Shimokawa chunk->mbuf, fwohci_execute_db2, db_tr, 164977ee030bSHidetoshi Shimokawa /* flags */0); 165077ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db_tr->db[1].db.desc.cmd, 165177ee030bSHidetoshi Shimokawa OHCI_UPDATE | OHCI_INPUT_LAST | 165277ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS); 165377ee030bSHidetoshi Shimokawa } 16542b4601d1SHidetoshi Shimokawa #endif 16555a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db; 165677ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[ldesc].db.desc.res, 0); 165777ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[ldesc].db.desc.depend, 0xf); 16585a7ba74dSHidetoshi Shimokawa if (prev != NULL) { 16595a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(prev->end))->db; 166077ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc); 16615a7ba74dSHidetoshi Shimokawa } 16625a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stfree, link); 16635a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stdma, chunk, link); 16645a7ba74dSHidetoshi Shimokawa prev = chunk; 16655a7ba74dSHidetoshi Shimokawa } 166677ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 166777ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD); 16685a7ba74dSHidetoshi Shimokawa splx(s); 16695a7ba74dSHidetoshi Shimokawa stat = OREAD(sc, OHCI_IRCTL(dmach)); 16705a7ba74dSHidetoshi Shimokawa if (stat & OHCI_CNTL_DMA_ACTIVE) 16715a7ba74dSHidetoshi Shimokawa return 0; 16725a7ba74dSHidetoshi Shimokawa if (stat & OHCI_CNTL_DMA_RUN) { 16733c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN); 16745a7ba74dSHidetoshi Shimokawa device_printf(sc->fc.dev, "IR DMA overrun (0x%08x)\n", stat); 16755a7ba74dSHidetoshi Shimokawa } 16765a7ba74dSHidetoshi Shimokawa 167777ee030bSHidetoshi Shimokawa if (firewire_debug) 167877ee030bSHidetoshi Shimokawa printf("start IR DMA 0x%x\n", stat); 16793c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach); 16803c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach); 16813c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASK, 1 << dmach); 16823c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf0000000); 16833c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR); 16843c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCMD(dmach), 168577ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *)(first->start))->bus_addr 16865a7ba74dSHidetoshi Shimokawa | dbch->ndesc); 16873c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN); 16883c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR); 168977ee030bSHidetoshi Shimokawa #if 0 169077ee030bSHidetoshi Shimokawa dump_db(sc, IRX_CH + dmach); 169177ee030bSHidetoshi Shimokawa #endif 16923c60ba66SKatsushi Kobayashi return err; 16933c60ba66SKatsushi Kobayashi } 1694c572b810SHidetoshi Shimokawa 1695c572b810SHidetoshi Shimokawa int 169664cf5240SHidetoshi Shimokawa fwohci_stop(struct fwohci_softc *sc, device_t dev) 16973c60ba66SKatsushi Kobayashi { 16983c60ba66SKatsushi Kobayashi u_int i; 16993c60ba66SKatsushi Kobayashi 17003c60ba66SKatsushi Kobayashi /* Now stopping all DMA channel */ 17013c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN); 17023c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN); 17033c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 17043c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 17053c60ba66SKatsushi Kobayashi 17063c60ba66SKatsushi Kobayashi for( i = 0 ; i < sc->fc.nisodma ; i ++ ){ 17073c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN); 17083c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN); 17093c60ba66SKatsushi Kobayashi } 17103c60ba66SKatsushi Kobayashi 17113c60ba66SKatsushi Kobayashi /* FLUSH FIFO and reset Transmitter/Reciever */ 17123c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET); 17133c60ba66SKatsushi Kobayashi 17143c60ba66SKatsushi Kobayashi /* Stop interrupt */ 17153c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, 17163c60ba66SKatsushi Kobayashi OHCI_INT_EN | OHCI_INT_ERR | OHCI_INT_PHY_SID 17173c60ba66SKatsushi Kobayashi | OHCI_INT_PHY_INT 17183c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS 17193c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS 17203c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_ARRQ | OHCI_INT_DMA_ARRS 17213c60ba66SKatsushi Kobayashi | OHCI_INT_PHY_BUS_R); 1722630529adSHidetoshi Shimokawa 172318349893SHidetoshi Shimokawa if (sc->fc.arq !=0 && sc->fc.arq->maxq > 0) 1724630529adSHidetoshi Shimokawa fw_drain_txq(&sc->fc); 1725630529adSHidetoshi Shimokawa 17269339321dSHidetoshi Shimokawa /* XXX Link down? Bus reset? */ 17279339321dSHidetoshi Shimokawa return 0; 17289339321dSHidetoshi Shimokawa } 17299339321dSHidetoshi Shimokawa 17309339321dSHidetoshi Shimokawa int 17319339321dSHidetoshi Shimokawa fwohci_resume(struct fwohci_softc *sc, device_t dev) 17329339321dSHidetoshi Shimokawa { 17339339321dSHidetoshi Shimokawa int i; 1734630529adSHidetoshi Shimokawa struct fw_xferq *ir; 1735630529adSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 17369339321dSHidetoshi Shimokawa 17379339321dSHidetoshi Shimokawa fwohci_reset(sc, dev); 173895a24954SDoug Rabson /* XXX resume isochronous receive automatically. (how about TX?) */ 17399339321dSHidetoshi Shimokawa for(i = 0; i < sc->fc.nisodma; i ++) { 1740630529adSHidetoshi Shimokawa ir = &sc->ir[i].xferq; 1741630529adSHidetoshi Shimokawa if((ir->flag & FWXFERQ_RUNNING) != 0) { 17429339321dSHidetoshi Shimokawa device_printf(sc->fc.dev, 17439339321dSHidetoshi Shimokawa "resume iso receive ch: %d\n", i); 1744630529adSHidetoshi Shimokawa ir->flag &= ~FWXFERQ_RUNNING; 1745630529adSHidetoshi Shimokawa /* requeue stdma to stfree */ 1746630529adSHidetoshi Shimokawa while((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) { 1747630529adSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stdma, link); 1748630529adSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stfree, chunk, link); 1749630529adSHidetoshi Shimokawa } 17509339321dSHidetoshi Shimokawa sc->fc.irx_enable(&sc->fc, i); 17519339321dSHidetoshi Shimokawa } 17529339321dSHidetoshi Shimokawa } 17539339321dSHidetoshi Shimokawa 17549339321dSHidetoshi Shimokawa bus_generic_resume(dev); 17559339321dSHidetoshi Shimokawa sc->fc.ibr(&sc->fc); 17563c60ba66SKatsushi Kobayashi return 0; 17573c60ba66SKatsushi Kobayashi } 17583c60ba66SKatsushi Kobayashi 17593c60ba66SKatsushi Kobayashi #define ACK_ALL 17603c60ba66SKatsushi Kobayashi static void 176103161bbcSDoug Rabson fwohci_intr_body(struct fwohci_softc *sc, uint32_t stat, int count) 17623c60ba66SKatsushi Kobayashi { 176303161bbcSDoug Rabson uint32_t irstat, itstat; 17643c60ba66SKatsushi Kobayashi u_int i; 17653c60ba66SKatsushi Kobayashi struct firewire_comm *fc = (struct firewire_comm *)sc; 17663c60ba66SKatsushi Kobayashi 17673c60ba66SKatsushi Kobayashi #ifdef OHCI_DEBUG 17683c60ba66SKatsushi Kobayashi if(stat & OREAD(sc, FWOHCI_INTMASK)) 17693c60ba66SKatsushi Kobayashi device_printf(fc->dev, "INTERRUPT < %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s> 0x%08x, 0x%08x\n", 17703c60ba66SKatsushi Kobayashi stat & OHCI_INT_EN ? "DMA_EN ":"", 17713c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_REG ? "PHY_REG ":"", 17723c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_LONG ? "CYC_LONG ":"", 17733c60ba66SKatsushi Kobayashi stat & OHCI_INT_ERR ? "INT_ERR ":"", 17743c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_ERR ? "CYC_ERR ":"", 17753c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_LOST ? "CYC_LOST ":"", 17763c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_64SECOND ? "CYC_64SECOND ":"", 17773c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_START ? "CYC_START ":"", 17783c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_INT ? "PHY_INT ":"", 17793c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_BUS_R ? "BUS_RESET ":"", 17803c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_SID ? "SID ":"", 17813c60ba66SKatsushi Kobayashi stat & OHCI_INT_LR_ERR ? "DMA_LR_ERR ":"", 17823c60ba66SKatsushi Kobayashi stat & OHCI_INT_PW_ERR ? "DMA_PW_ERR ":"", 17833c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_IR ? "DMA_IR ":"", 17843c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_IT ? "DMA_IT " :"", 17853c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_PRRS ? "DMA_PRRS " :"", 17863c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_PRRQ ? "DMA_PRRQ " :"", 17873c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ARRS ? "DMA_ARRS " :"", 17883c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ARRQ ? "DMA_ARRQ " :"", 17893c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ATRS ? "DMA_ATRS " :"", 17903c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ATRQ ? "DMA_ATRQ " :"", 17913c60ba66SKatsushi Kobayashi stat, OREAD(sc, FWOHCI_INTMASK) 17923c60ba66SKatsushi Kobayashi ); 17933c60ba66SKatsushi Kobayashi #endif 17943c60ba66SKatsushi Kobayashi /* Bus reset */ 17953c60ba66SKatsushi Kobayashi if(stat & OHCI_INT_PHY_BUS_R ){ 17961adf6842SHidetoshi Shimokawa if (fc->status == FWBUSRESET) 17971adf6842SHidetoshi Shimokawa goto busresetout; 17981adf6842SHidetoshi Shimokawa /* Disable bus reset interrupt until sid recv. */ 17991adf6842SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_PHY_BUS_R); 18001adf6842SHidetoshi Shimokawa 18013c60ba66SKatsushi Kobayashi device_printf(fc->dev, "BUS reset\n"); 18023c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_CYC_LOST); 18033c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCSRC); 18043c60ba66SKatsushi Kobayashi 18053c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN); 18063c60ba66SKatsushi Kobayashi sc->atrq.xferq.flag &= ~FWXFERQ_RUNNING; 18073c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN); 18083c60ba66SKatsushi Kobayashi sc->atrs.xferq.flag &= ~FWXFERQ_RUNNING; 18093c60ba66SKatsushi Kobayashi 18103c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18113c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_BUS_R); 18123c60ba66SKatsushi Kobayashi #endif 1813627d85fbSHidetoshi Shimokawa fw_busreset(fc); 18140bc666e0SHidetoshi Shimokawa OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0])); 18150bc666e0SHidetoshi Shimokawa OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2])); 18163c60ba66SKatsushi Kobayashi } 18171adf6842SHidetoshi Shimokawa busresetout: 18183c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_IR )){ 18193c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18203c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IR); 18213c60ba66SKatsushi Kobayashi #endif 182210d3ed64SHidetoshi Shimokawa #if defined(__DragonFly__) || __FreeBSD_version < 500000 182377ee030bSHidetoshi Shimokawa irstat = sc->irstat; 182477ee030bSHidetoshi Shimokawa sc->irstat = 0; 182510d3ed64SHidetoshi Shimokawa #else 182610d3ed64SHidetoshi Shimokawa irstat = atomic_readandclear_int(&sc->irstat); 182777ee030bSHidetoshi Shimokawa #endif 18283c60ba66SKatsushi Kobayashi for(i = 0; i < fc->nisodma ; i++){ 1829b9b35d19SHidetoshi Shimokawa struct fwohci_dbch *dbch; 1830b9b35d19SHidetoshi Shimokawa 18313c60ba66SKatsushi Kobayashi if((irstat & (1 << i)) != 0){ 1832b9b35d19SHidetoshi Shimokawa dbch = &sc->ir[i]; 1833b9b35d19SHidetoshi Shimokawa if ((dbch->xferq.flag & FWXFERQ_OPEN) == 0) { 1834b9b35d19SHidetoshi Shimokawa device_printf(sc->fc.dev, 1835b9b35d19SHidetoshi Shimokawa "dma(%d) not active\n", i); 1836b9b35d19SHidetoshi Shimokawa continue; 1837b9b35d19SHidetoshi Shimokawa } 18383c60ba66SKatsushi Kobayashi fwohci_rbuf_update(sc, i); 18393c60ba66SKatsushi Kobayashi } 18403c60ba66SKatsushi Kobayashi } 18413c60ba66SKatsushi Kobayashi } 18423c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_IT )){ 18433c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18443c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IT); 18453c60ba66SKatsushi Kobayashi #endif 184610d3ed64SHidetoshi Shimokawa #if defined(__DragonFly__) || __FreeBSD_version < 500000 184777ee030bSHidetoshi Shimokawa itstat = sc->itstat; 184877ee030bSHidetoshi Shimokawa sc->itstat = 0; 184910d3ed64SHidetoshi Shimokawa #else 185010d3ed64SHidetoshi Shimokawa itstat = atomic_readandclear_int(&sc->itstat); 185177ee030bSHidetoshi Shimokawa #endif 18523c60ba66SKatsushi Kobayashi for(i = 0; i < fc->nisodma ; i++){ 18533c60ba66SKatsushi Kobayashi if((itstat & (1 << i)) != 0){ 18543c60ba66SKatsushi Kobayashi fwohci_tbuf_update(sc, i); 18553c60ba66SKatsushi Kobayashi } 18563c60ba66SKatsushi Kobayashi } 18573c60ba66SKatsushi Kobayashi } 18583c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_PRRS )){ 18593c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18603c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRS); 18613c60ba66SKatsushi Kobayashi #endif 18623c60ba66SKatsushi Kobayashi #if 0 18633c60ba66SKatsushi Kobayashi dump_dma(sc, ARRS_CH); 18643c60ba66SKatsushi Kobayashi dump_db(sc, ARRS_CH); 18653c60ba66SKatsushi Kobayashi #endif 1866783058faSHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrs, count); 18673c60ba66SKatsushi Kobayashi } 18683c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_PRRQ )){ 18693c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18703c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRQ); 18713c60ba66SKatsushi Kobayashi #endif 18723c60ba66SKatsushi Kobayashi #if 0 18733c60ba66SKatsushi Kobayashi dump_dma(sc, ARRQ_CH); 18743c60ba66SKatsushi Kobayashi dump_db(sc, ARRQ_CH); 18753c60ba66SKatsushi Kobayashi #endif 1876783058faSHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrq, count); 18773c60ba66SKatsushi Kobayashi } 1878d0581de8SHidetoshi Shimokawa if (stat & OHCI_INT_CYC_LOST) { 1879d0581de8SHidetoshi Shimokawa if (sc->cycle_lost >= 0) 1880d0581de8SHidetoshi Shimokawa sc->cycle_lost ++; 1881d0581de8SHidetoshi Shimokawa if (sc->cycle_lost > 10) { 1882d0581de8SHidetoshi Shimokawa sc->cycle_lost = -1; 1883d0581de8SHidetoshi Shimokawa #if 0 1884d0581de8SHidetoshi Shimokawa OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCTIMER); 1885d0581de8SHidetoshi Shimokawa #endif 1886d0581de8SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_CYC_LOST); 1887d0581de8SHidetoshi Shimokawa device_printf(fc->dev, "too many cycle lost, " 1888d0581de8SHidetoshi Shimokawa "no cycle master presents?\n"); 1889d0581de8SHidetoshi Shimokawa } 1890d0581de8SHidetoshi Shimokawa } 18913c60ba66SKatsushi Kobayashi if(stat & OHCI_INT_PHY_SID){ 189203161bbcSDoug Rabson uint32_t *buf, node_id; 18933c60ba66SKatsushi Kobayashi int plen; 18943c60ba66SKatsushi Kobayashi 18953c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 18963c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_SID); 18973c60ba66SKatsushi Kobayashi #endif 18981adf6842SHidetoshi Shimokawa /* Enable bus reset interrupt */ 18991adf6842SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_PHY_BUS_R); 1900dcae7539SHidetoshi Shimokawa /* Allow async. request to us */ 1901dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_AREQHI, 1 << 31); 1902dcae7539SHidetoshi Shimokawa /* XXX insecure ?? */ 1903dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQHI, 0x7fffffff); 1904dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQLO, 0xffffffff); 1905dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQUPPER, 0x10000); 190673aa55baSHidetoshi Shimokawa /* Set ATRetries register */ 190773aa55baSHidetoshi Shimokawa OWRITE(sc, OHCI_ATRETRY, 1<<(13+16) | 0xfff); 19083c60ba66SKatsushi Kobayashi /* 19093c60ba66SKatsushi Kobayashi ** Checking whether the node is root or not. If root, turn on 19103c60ba66SKatsushi Kobayashi ** cycle master. 19113c60ba66SKatsushi Kobayashi */ 191277ee030bSHidetoshi Shimokawa node_id = OREAD(sc, FWOHCI_NODEID); 191377ee030bSHidetoshi Shimokawa plen = OREAD(sc, OHCI_SID_CNT); 191477ee030bSHidetoshi Shimokawa 191577ee030bSHidetoshi Shimokawa device_printf(fc->dev, "node_id=0x%08x, gen=%d, ", 191677ee030bSHidetoshi Shimokawa node_id, (plen >> 16) & 0xff); 191777ee030bSHidetoshi Shimokawa if (!(node_id & OHCI_NODE_VALID)) { 19183c60ba66SKatsushi Kobayashi printf("Bus reset failure\n"); 19193c60ba66SKatsushi Kobayashi goto sidout; 19203c60ba66SKatsushi Kobayashi } 1921d0581de8SHidetoshi Shimokawa 1922d0581de8SHidetoshi Shimokawa /* cycle timer */ 1923d0581de8SHidetoshi Shimokawa sc->cycle_lost = 0; 1924d0581de8SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_CYC_LOST); 192577ee030bSHidetoshi Shimokawa if (node_id & OHCI_NODE_ROOT) { 19263c60ba66SKatsushi Kobayashi printf("CYCLEMASTER mode\n"); 19273c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTL, 19283c60ba66SKatsushi Kobayashi OHCI_CNTL_CYCMTR | OHCI_CNTL_CYCTIMER); 19293c60ba66SKatsushi Kobayashi } else { 19303c60ba66SKatsushi Kobayashi printf("non CYCLEMASTER mode\n"); 19313c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCMTR); 19323c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_CYCTIMER); 19333c60ba66SKatsushi Kobayashi } 1934d0581de8SHidetoshi Shimokawa 193577ee030bSHidetoshi Shimokawa fc->nodeid = node_id & 0x3f; 19363c60ba66SKatsushi Kobayashi 193777ee030bSHidetoshi Shimokawa if (plen & OHCI_SID_ERR) { 193877ee030bSHidetoshi Shimokawa device_printf(fc->dev, "SID Error\n"); 193977ee030bSHidetoshi Shimokawa goto sidout; 194077ee030bSHidetoshi Shimokawa } 194177ee030bSHidetoshi Shimokawa plen &= OHCI_SID_CNT_MASK; 194216e0f484SHidetoshi Shimokawa if (plen < 4 || plen > OHCI_SIDSIZE) { 194316e0f484SHidetoshi Shimokawa device_printf(fc->dev, "invalid SID len = %d\n", plen); 194416e0f484SHidetoshi Shimokawa goto sidout; 194516e0f484SHidetoshi Shimokawa } 19463c60ba66SKatsushi Kobayashi plen -= 4; /* chop control info */ 194703161bbcSDoug Rabson buf = (uint32_t *)malloc(OHCI_SIDSIZE, M_FW, M_NOWAIT); 194877ee030bSHidetoshi Shimokawa if (buf == NULL) { 194977ee030bSHidetoshi Shimokawa device_printf(fc->dev, "malloc failed\n"); 195077ee030bSHidetoshi Shimokawa goto sidout; 195177ee030bSHidetoshi Shimokawa } 195277ee030bSHidetoshi Shimokawa for (i = 0; i < plen / 4; i ++) 195377ee030bSHidetoshi Shimokawa buf[i] = FWOHCI_DMA_READ(sc->sid_buf[i+1]); 195410d3ed64SHidetoshi Shimokawa #if 1 /* XXX needed?? */ 195548249fe0SHidetoshi Shimokawa /* pending all pre-bus_reset packets */ 195648249fe0SHidetoshi Shimokawa fwohci_txd(sc, &sc->atrq); 195748249fe0SHidetoshi Shimokawa fwohci_txd(sc, &sc->atrs); 195848249fe0SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrs, -1); 195948249fe0SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrq, -1); 1960627d85fbSHidetoshi Shimokawa fw_drain_txq(fc); 196148249fe0SHidetoshi Shimokawa #endif 196277ee030bSHidetoshi Shimokawa fw_sidrcv(fc, buf, plen); 196377ee030bSHidetoshi Shimokawa free(buf, M_FW); 19643c60ba66SKatsushi Kobayashi } 19653c60ba66SKatsushi Kobayashi sidout: 19663c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_ATRQ )){ 19673c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19683c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRQ); 19693c60ba66SKatsushi Kobayashi #endif 19703c60ba66SKatsushi Kobayashi fwohci_txd(sc, &(sc->atrq)); 19713c60ba66SKatsushi Kobayashi } 19723c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_DMA_ATRS )){ 19733c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19743c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRS); 19753c60ba66SKatsushi Kobayashi #endif 19763c60ba66SKatsushi Kobayashi fwohci_txd(sc, &(sc->atrs)); 19773c60ba66SKatsushi Kobayashi } 19783c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_PW_ERR )){ 19793c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19803c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PW_ERR); 19813c60ba66SKatsushi Kobayashi #endif 19823c60ba66SKatsushi Kobayashi device_printf(fc->dev, "posted write error\n"); 19833c60ba66SKatsushi Kobayashi } 19843c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_ERR )){ 19853c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19863c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_ERR); 19873c60ba66SKatsushi Kobayashi #endif 19883c60ba66SKatsushi Kobayashi device_printf(fc->dev, "unrecoverable error\n"); 19893c60ba66SKatsushi Kobayashi } 19903c60ba66SKatsushi Kobayashi if((stat & OHCI_INT_PHY_INT)) { 19913c60ba66SKatsushi Kobayashi #ifndef ACK_ALL 19923c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_INT); 19933c60ba66SKatsushi Kobayashi #endif 19943c60ba66SKatsushi Kobayashi device_printf(fc->dev, "phy int\n"); 19953c60ba66SKatsushi Kobayashi } 19963c60ba66SKatsushi Kobayashi 19973c60ba66SKatsushi Kobayashi return; 19983c60ba66SKatsushi Kobayashi } 19993c60ba66SKatsushi Kobayashi 200077ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE 200177ee030bSHidetoshi Shimokawa static void 200277ee030bSHidetoshi Shimokawa fwohci_complete(void *arg, int pending) 200377ee030bSHidetoshi Shimokawa { 200477ee030bSHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)arg; 200503161bbcSDoug Rabson uint32_t stat; 200677ee030bSHidetoshi Shimokawa 200777ee030bSHidetoshi Shimokawa again: 200877ee030bSHidetoshi Shimokawa stat = atomic_readandclear_int(&sc->intstat); 200977ee030bSHidetoshi Shimokawa if (stat) 201077ee030bSHidetoshi Shimokawa fwohci_intr_body(sc, stat, -1); 201177ee030bSHidetoshi Shimokawa else 201277ee030bSHidetoshi Shimokawa return; 201377ee030bSHidetoshi Shimokawa goto again; 201477ee030bSHidetoshi Shimokawa } 201577ee030bSHidetoshi Shimokawa #endif 201677ee030bSHidetoshi Shimokawa 201703161bbcSDoug Rabson static uint32_t 201877ee030bSHidetoshi Shimokawa fwochi_check_stat(struct fwohci_softc *sc) 201977ee030bSHidetoshi Shimokawa { 202003161bbcSDoug Rabson uint32_t stat, irstat, itstat; 202177ee030bSHidetoshi Shimokawa 202277ee030bSHidetoshi Shimokawa stat = OREAD(sc, FWOHCI_INTSTAT); 202377ee030bSHidetoshi Shimokawa if (stat == 0xffffffff) { 202477ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, 202577ee030bSHidetoshi Shimokawa "device physically ejected?\n"); 202677ee030bSHidetoshi Shimokawa return(stat); 202777ee030bSHidetoshi Shimokawa } 202877ee030bSHidetoshi Shimokawa #ifdef ACK_ALL 202977ee030bSHidetoshi Shimokawa if (stat) 203077ee030bSHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, stat); 203177ee030bSHidetoshi Shimokawa #endif 203277ee030bSHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IR) { 203377ee030bSHidetoshi Shimokawa irstat = OREAD(sc, OHCI_IR_STAT); 203477ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_IR_STATCLR, irstat); 203577ee030bSHidetoshi Shimokawa atomic_set_int(&sc->irstat, irstat); 203677ee030bSHidetoshi Shimokawa } 203777ee030bSHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IT) { 203877ee030bSHidetoshi Shimokawa itstat = OREAD(sc, OHCI_IT_STAT); 203977ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_STATCLR, itstat); 204077ee030bSHidetoshi Shimokawa atomic_set_int(&sc->itstat, itstat); 204177ee030bSHidetoshi Shimokawa } 204277ee030bSHidetoshi Shimokawa return(stat); 204377ee030bSHidetoshi Shimokawa } 204477ee030bSHidetoshi Shimokawa 20453c60ba66SKatsushi Kobayashi void 20463c60ba66SKatsushi Kobayashi fwohci_intr(void *arg) 20473c60ba66SKatsushi Kobayashi { 20483c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)arg; 204903161bbcSDoug Rabson uint32_t stat; 205077ee030bSHidetoshi Shimokawa #if !FWOHCI_TASKQUEUE 205103161bbcSDoug Rabson uint32_t bus_reset = 0; 205277ee030bSHidetoshi Shimokawa #endif 20533c60ba66SKatsushi Kobayashi 20543c60ba66SKatsushi Kobayashi if (!(sc->intmask & OHCI_INT_EN)) { 20553c60ba66SKatsushi Kobayashi /* polling mode */ 20563c60ba66SKatsushi Kobayashi return; 20573c60ba66SKatsushi Kobayashi } 20583c60ba66SKatsushi Kobayashi 205977ee030bSHidetoshi Shimokawa #if !FWOHCI_TASKQUEUE 206077ee030bSHidetoshi Shimokawa again: 20613c60ba66SKatsushi Kobayashi #endif 206277ee030bSHidetoshi Shimokawa stat = fwochi_check_stat(sc); 206377ee030bSHidetoshi Shimokawa if (stat == 0 || stat == 0xffffffff) 206477ee030bSHidetoshi Shimokawa return; 206577ee030bSHidetoshi Shimokawa #if FWOHCI_TASKQUEUE 206677ee030bSHidetoshi Shimokawa atomic_set_int(&sc->intstat, stat); 206777ee030bSHidetoshi Shimokawa /* XXX mask bus reset intr. during bus reset phase */ 206877ee030bSHidetoshi Shimokawa if (stat) 206977ee030bSHidetoshi Shimokawa taskqueue_enqueue(taskqueue_swi_giant, &sc->fwohci_task_complete); 207077ee030bSHidetoshi Shimokawa #else 20711adf6842SHidetoshi Shimokawa /* We cannot clear bus reset event during bus reset phase */ 20721adf6842SHidetoshi Shimokawa if ((stat & ~bus_reset) == 0) 20731adf6842SHidetoshi Shimokawa return; 20741adf6842SHidetoshi Shimokawa bus_reset = stat & OHCI_INT_PHY_BUS_R; 2075783058faSHidetoshi Shimokawa fwohci_intr_body(sc, stat, -1); 207677ee030bSHidetoshi Shimokawa goto again; 207777ee030bSHidetoshi Shimokawa #endif 20783c60ba66SKatsushi Kobayashi } 20793c60ba66SKatsushi Kobayashi 2080740b10aaSHidetoshi Shimokawa void 20813c60ba66SKatsushi Kobayashi fwohci_poll(struct firewire_comm *fc, int quick, int count) 20823c60ba66SKatsushi Kobayashi { 20833c60ba66SKatsushi Kobayashi int s; 208403161bbcSDoug Rabson uint32_t stat; 20853c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 20863c60ba66SKatsushi Kobayashi 20873c60ba66SKatsushi Kobayashi 20883c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 20893c60ba66SKatsushi Kobayashi stat = OHCI_INT_DMA_IR | OHCI_INT_DMA_IT | 20903c60ba66SKatsushi Kobayashi OHCI_INT_DMA_PRRS | OHCI_INT_DMA_PRRQ | 20913c60ba66SKatsushi Kobayashi OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS; 20923c60ba66SKatsushi Kobayashi #if 0 20933c60ba66SKatsushi Kobayashi if (!quick) { 20943c60ba66SKatsushi Kobayashi #else 20953c60ba66SKatsushi Kobayashi if (1) { 20963c60ba66SKatsushi Kobayashi #endif 209777ee030bSHidetoshi Shimokawa stat = fwochi_check_stat(sc); 209877ee030bSHidetoshi Shimokawa if (stat == 0 || stat == 0xffffffff) 20993c60ba66SKatsushi Kobayashi return; 21003c60ba66SKatsushi Kobayashi } 21013c60ba66SKatsushi Kobayashi s = splfw(); 2102783058faSHidetoshi Shimokawa fwohci_intr_body(sc, stat, count); 21033c60ba66SKatsushi Kobayashi splx(s); 21043c60ba66SKatsushi Kobayashi } 21053c60ba66SKatsushi Kobayashi 21063c60ba66SKatsushi Kobayashi static void 21073c60ba66SKatsushi Kobayashi fwohci_set_intr(struct firewire_comm *fc, int enable) 21083c60ba66SKatsushi Kobayashi { 21093c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 21103c60ba66SKatsushi Kobayashi 21113c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 2112f9d9941fSHidetoshi Shimokawa if (firewire_debug) 21139339321dSHidetoshi Shimokawa device_printf(sc->fc.dev, "fwohci_set_intr: %d\n", enable); 21143c60ba66SKatsushi Kobayashi if (enable) { 21153c60ba66SKatsushi Kobayashi sc->intmask |= OHCI_INT_EN; 21163c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_EN); 21173c60ba66SKatsushi Kobayashi } else { 21183c60ba66SKatsushi Kobayashi sc->intmask &= ~OHCI_INT_EN; 21193c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_EN); 21203c60ba66SKatsushi Kobayashi } 21213c60ba66SKatsushi Kobayashi } 21223c60ba66SKatsushi Kobayashi 2123c572b810SHidetoshi Shimokawa static void 2124c572b810SHidetoshi Shimokawa fwohci_tbuf_update(struct fwohci_softc *sc, int dmach) 21253c60ba66SKatsushi Kobayashi { 21263c60ba66SKatsushi Kobayashi struct firewire_comm *fc = &sc->fc; 2127c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 21285a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 21295a7ba74dSHidetoshi Shimokawa struct fw_xferq *it; 213003161bbcSDoug Rabson uint32_t stat, count; 213177ee030bSHidetoshi Shimokawa int s, w=0, ldesc; 21323c60ba66SKatsushi Kobayashi 21335a7ba74dSHidetoshi Shimokawa it = fc->it[dmach]; 213477ee030bSHidetoshi Shimokawa ldesc = sc->it[dmach].ndesc - 1; 21355a7ba74dSHidetoshi Shimokawa s = splfw(); /* unnecessary ? */ 213677ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(sc->it[dmach].am, BUS_DMASYNC_POSTREAD); 2137a1c9e73aSHidetoshi Shimokawa if (firewire_debug) 2138a1c9e73aSHidetoshi Shimokawa dump_db(sc, ITX_CH + dmach); 21395a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&it->stdma)) != NULL) { 21405a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db; 214177ee030bSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(db[ldesc].db.desc.res) 214277ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT; 21435a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->start))->db; 2144a1c9e73aSHidetoshi Shimokawa /* timestamp */ 214577ee030bSHidetoshi Shimokawa count = FWOHCI_DMA_READ(db[ldesc].db.desc.res) 214677ee030bSHidetoshi Shimokawa & OHCI_COUNT_MASK; 21475a7ba74dSHidetoshi Shimokawa if (stat == 0) 21485a7ba74dSHidetoshi Shimokawa break; 21495a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&it->stdma, link); 21505a7ba74dSHidetoshi Shimokawa switch (stat & FWOHCIEV_MASK){ 21513c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 21525a7ba74dSHidetoshi Shimokawa #if 0 21535a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, "0x%08x\n", count); 21540aaa9a23SHidetoshi Shimokawa #endif 21553c60ba66SKatsushi Kobayashi break; 21563c60ba66SKatsushi Kobayashi default: 21575a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, 215877ee030bSHidetoshi Shimokawa "Isochronous transmit err %02x(%s)\n", 215977ee030bSHidetoshi Shimokawa stat, fwohcicode[stat & 0x1f]); 21603c60ba66SKatsushi Kobayashi } 21615a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&it->stfree, chunk, link); 21625a7ba74dSHidetoshi Shimokawa w++; 21635a7ba74dSHidetoshi Shimokawa } 21645a7ba74dSHidetoshi Shimokawa splx(s); 21655a7ba74dSHidetoshi Shimokawa if (w) 21665a7ba74dSHidetoshi Shimokawa wakeup(it); 21673c60ba66SKatsushi Kobayashi } 2168c572b810SHidetoshi Shimokawa 2169c572b810SHidetoshi Shimokawa static void 2170c572b810SHidetoshi Shimokawa fwohci_rbuf_update(struct fwohci_softc *sc, int dmach) 21713c60ba66SKatsushi Kobayashi { 21720aaa9a23SHidetoshi Shimokawa struct firewire_comm *fc = &sc->fc; 2173c4778b5dSHidetoshi Shimokawa struct fwohcidb_tr *db_tr; 21745a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *chunk; 21755a7ba74dSHidetoshi Shimokawa struct fw_xferq *ir; 217603161bbcSDoug Rabson uint32_t stat; 217777ee030bSHidetoshi Shimokawa int s, w=0, ldesc; 21780aaa9a23SHidetoshi Shimokawa 21795a7ba74dSHidetoshi Shimokawa ir = fc->ir[dmach]; 218077ee030bSHidetoshi Shimokawa ldesc = sc->ir[dmach].ndesc - 1; 218177ee030bSHidetoshi Shimokawa #if 0 218277ee030bSHidetoshi Shimokawa dump_db(sc, dmach); 218377ee030bSHidetoshi Shimokawa #endif 21845a7ba74dSHidetoshi Shimokawa s = splfw(); 218577ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(sc->ir[dmach].am, BUS_DMASYNC_POSTREAD); 21865a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) { 218777ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)chunk->end; 218877ee030bSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(db_tr->db[ldesc].db.desc.res) 218977ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT; 21905a7ba74dSHidetoshi Shimokawa if (stat == 0) 21915a7ba74dSHidetoshi Shimokawa break; 219277ee030bSHidetoshi Shimokawa 219377ee030bSHidetoshi Shimokawa if (chunk->mbuf != NULL) { 219477ee030bSHidetoshi Shimokawa bus_dmamap_sync(sc->ir[dmach].dmat, db_tr->dma_map, 219577ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTREAD); 219677ee030bSHidetoshi Shimokawa bus_dmamap_unload(sc->ir[dmach].dmat, db_tr->dma_map); 219777ee030bSHidetoshi Shimokawa } else if (ir->buf != NULL) { 219877ee030bSHidetoshi Shimokawa fwdma_sync_multiseg(ir->buf, chunk->poffset, 219977ee030bSHidetoshi Shimokawa ir->bnpacket, BUS_DMASYNC_POSTREAD); 220077ee030bSHidetoshi Shimokawa } else { 220177ee030bSHidetoshi Shimokawa /* XXX */ 220277ee030bSHidetoshi Shimokawa printf("fwohci_rbuf_update: this shouldn't happend\n"); 220377ee030bSHidetoshi Shimokawa } 220477ee030bSHidetoshi Shimokawa 22055a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stdma, link); 22065a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stvalid, chunk, link); 22075a7ba74dSHidetoshi Shimokawa switch (stat & FWOHCIEV_MASK) { 22083c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 22092b4601d1SHidetoshi Shimokawa chunk->resp = 0; 22103c60ba66SKatsushi Kobayashi break; 22113c60ba66SKatsushi Kobayashi default: 22122b4601d1SHidetoshi Shimokawa chunk->resp = EINVAL; 22135a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, 221477ee030bSHidetoshi Shimokawa "Isochronous receive err %02x(%s)\n", 221577ee030bSHidetoshi Shimokawa stat, fwohcicode[stat & 0x1f]); 22163c60ba66SKatsushi Kobayashi } 22175a7ba74dSHidetoshi Shimokawa w++; 22185a7ba74dSHidetoshi Shimokawa } 22195a7ba74dSHidetoshi Shimokawa splx(s); 22202b4601d1SHidetoshi Shimokawa if (w) { 22212b4601d1SHidetoshi Shimokawa if (ir->flag & FWXFERQ_HANDLER) 22222b4601d1SHidetoshi Shimokawa ir->hand(ir); 22232b4601d1SHidetoshi Shimokawa else 22245a7ba74dSHidetoshi Shimokawa wakeup(ir); 22253c60ba66SKatsushi Kobayashi } 22262b4601d1SHidetoshi Shimokawa } 2227c572b810SHidetoshi Shimokawa 2228c572b810SHidetoshi Shimokawa void 222903161bbcSDoug Rabson dump_dma(struct fwohci_softc *sc, uint32_t ch) 2230c572b810SHidetoshi Shimokawa { 223103161bbcSDoug Rabson uint32_t off, cntl, stat, cmd, match; 22323c60ba66SKatsushi Kobayashi 22333c60ba66SKatsushi Kobayashi if(ch == 0){ 22343c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 22353c60ba66SKatsushi Kobayashi }else if(ch == 1){ 22363c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 22373c60ba66SKatsushi Kobayashi }else if(ch == 2){ 22383c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 22393c60ba66SKatsushi Kobayashi }else if(ch == 3){ 22403c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 22413c60ba66SKatsushi Kobayashi }else if(ch < IRX_CH){ 22423c60ba66SKatsushi Kobayashi off = OHCI_ITCTL(ch - ITX_CH); 22433c60ba66SKatsushi Kobayashi }else{ 22443c60ba66SKatsushi Kobayashi off = OHCI_IRCTL(ch - IRX_CH); 22453c60ba66SKatsushi Kobayashi } 22463c60ba66SKatsushi Kobayashi cntl = stat = OREAD(sc, off); 22473c60ba66SKatsushi Kobayashi cmd = OREAD(sc, off + 0xc); 22483c60ba66SKatsushi Kobayashi match = OREAD(sc, off + 0x10); 22493c60ba66SKatsushi Kobayashi 225077ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "ch %1x cntl:0x%08x cmd:0x%08x match:0x%08x\n", 22513c60ba66SKatsushi Kobayashi ch, 22523c60ba66SKatsushi Kobayashi cntl, 22533c60ba66SKatsushi Kobayashi cmd, 22543c60ba66SKatsushi Kobayashi match); 22553c60ba66SKatsushi Kobayashi stat &= 0xffff ; 225677ee030bSHidetoshi Shimokawa if (stat) { 22573c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma %d ch:%s%s%s%s%s%s %s(%x)\n", 22583c60ba66SKatsushi Kobayashi ch, 22593c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_RUN ? "RUN," : "", 22603c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "", 22613c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "", 22623c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "", 22633c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "", 22643c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "", 22653c60ba66SKatsushi Kobayashi fwohcicode[stat & 0x1f], 22663c60ba66SKatsushi Kobayashi stat & 0x1f 22673c60ba66SKatsushi Kobayashi ); 22683c60ba66SKatsushi Kobayashi }else{ 22693c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma %d ch: Nostat\n", ch); 22703c60ba66SKatsushi Kobayashi } 22713c60ba66SKatsushi Kobayashi } 2272c572b810SHidetoshi Shimokawa 2273c572b810SHidetoshi Shimokawa void 227403161bbcSDoug Rabson dump_db(struct fwohci_softc *sc, uint32_t ch) 2275c572b810SHidetoshi Shimokawa { 22763c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch; 227777ee030bSHidetoshi Shimokawa struct fwohcidb_tr *cp = NULL, *pp, *np = NULL; 2278c4778b5dSHidetoshi Shimokawa struct fwohcidb *curr = NULL, *prev, *next = NULL; 22793c60ba66SKatsushi Kobayashi int idb, jdb; 228003161bbcSDoug Rabson uint32_t cmd, off; 22813c60ba66SKatsushi Kobayashi if(ch == 0){ 22823c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF; 22833c60ba66SKatsushi Kobayashi dbch = &sc->atrq; 22843c60ba66SKatsushi Kobayashi }else if(ch == 1){ 22853c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF; 22863c60ba66SKatsushi Kobayashi dbch = &sc->atrs; 22873c60ba66SKatsushi Kobayashi }else if(ch == 2){ 22883c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 22893c60ba66SKatsushi Kobayashi dbch = &sc->arrq; 22903c60ba66SKatsushi Kobayashi }else if(ch == 3){ 22913c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 22923c60ba66SKatsushi Kobayashi dbch = &sc->arrs; 22933c60ba66SKatsushi Kobayashi }else if(ch < IRX_CH){ 22943c60ba66SKatsushi Kobayashi off = OHCI_ITCTL(ch - ITX_CH); 22953c60ba66SKatsushi Kobayashi dbch = &sc->it[ch - ITX_CH]; 22963c60ba66SKatsushi Kobayashi }else { 22973c60ba66SKatsushi Kobayashi off = OHCI_IRCTL(ch - IRX_CH); 22983c60ba66SKatsushi Kobayashi dbch = &sc->ir[ch - IRX_CH]; 22993c60ba66SKatsushi Kobayashi } 23003c60ba66SKatsushi Kobayashi cmd = OREAD(sc, off + 0xc); 23013c60ba66SKatsushi Kobayashi 23023c60ba66SKatsushi Kobayashi if( dbch->ndb == 0 ){ 23033c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "No DB is attached ch=%d\n", ch); 23043c60ba66SKatsushi Kobayashi return; 23053c60ba66SKatsushi Kobayashi } 23063c60ba66SKatsushi Kobayashi pp = dbch->top; 23073c60ba66SKatsushi Kobayashi prev = pp->db; 23083c60ba66SKatsushi Kobayashi for(idb = 0 ; idb < dbch->ndb ; idb ++ ){ 23093c60ba66SKatsushi Kobayashi cp = STAILQ_NEXT(pp, link); 23103c60ba66SKatsushi Kobayashi if(cp == NULL){ 23113c60ba66SKatsushi Kobayashi curr = NULL; 23123c60ba66SKatsushi Kobayashi goto outdb; 23133c60ba66SKatsushi Kobayashi } 23143c60ba66SKatsushi Kobayashi np = STAILQ_NEXT(cp, link); 23153c60ba66SKatsushi Kobayashi for(jdb = 0 ; jdb < dbch->ndesc ; jdb ++ ){ 231677ee030bSHidetoshi Shimokawa if ((cmd & 0xfffffff0) == cp->bus_addr) { 23173c60ba66SKatsushi Kobayashi curr = cp->db; 23183c60ba66SKatsushi Kobayashi if(np != NULL){ 23193c60ba66SKatsushi Kobayashi next = np->db; 23203c60ba66SKatsushi Kobayashi }else{ 23213c60ba66SKatsushi Kobayashi next = NULL; 23223c60ba66SKatsushi Kobayashi } 23233c60ba66SKatsushi Kobayashi goto outdb; 23243c60ba66SKatsushi Kobayashi } 23253c60ba66SKatsushi Kobayashi } 23263c60ba66SKatsushi Kobayashi pp = STAILQ_NEXT(pp, link); 2327b083b7c9SSam Leffler if(pp == NULL){ 2328b083b7c9SSam Leffler curr = NULL; 2329b083b7c9SSam Leffler goto outdb; 2330b083b7c9SSam Leffler } 23313c60ba66SKatsushi Kobayashi prev = pp->db; 23323c60ba66SKatsushi Kobayashi } 23333c60ba66SKatsushi Kobayashi outdb: 23343c60ba66SKatsushi Kobayashi if( curr != NULL){ 233577ee030bSHidetoshi Shimokawa #if 0 23363c60ba66SKatsushi Kobayashi printf("Prev DB %d\n", ch); 233777ee030bSHidetoshi Shimokawa print_db(pp, prev, ch, dbch->ndesc); 233877ee030bSHidetoshi Shimokawa #endif 23393c60ba66SKatsushi Kobayashi printf("Current DB %d\n", ch); 234077ee030bSHidetoshi Shimokawa print_db(cp, curr, ch, dbch->ndesc); 234177ee030bSHidetoshi Shimokawa #if 0 23423c60ba66SKatsushi Kobayashi printf("Next DB %d\n", ch); 234377ee030bSHidetoshi Shimokawa print_db(np, next, ch, dbch->ndesc); 234477ee030bSHidetoshi Shimokawa #endif 23453c60ba66SKatsushi Kobayashi }else{ 23463c60ba66SKatsushi Kobayashi printf("dbdump err ch = %d cmd = 0x%08x\n", ch, cmd); 23473c60ba66SKatsushi Kobayashi } 23483c60ba66SKatsushi Kobayashi return; 23493c60ba66SKatsushi Kobayashi } 2350c572b810SHidetoshi Shimokawa 2351c572b810SHidetoshi Shimokawa void 2352c4778b5dSHidetoshi Shimokawa print_db(struct fwohcidb_tr *db_tr, struct fwohcidb *db, 235303161bbcSDoug Rabson uint32_t ch, uint32_t max) 2354c572b810SHidetoshi Shimokawa { 23553c60ba66SKatsushi Kobayashi fwohcireg_t stat; 23563c60ba66SKatsushi Kobayashi int i, key; 235703161bbcSDoug Rabson uint32_t cmd, res; 23583c60ba66SKatsushi Kobayashi 23593c60ba66SKatsushi Kobayashi if(db == NULL){ 23603c60ba66SKatsushi Kobayashi printf("No Descriptor is found\n"); 23613c60ba66SKatsushi Kobayashi return; 23623c60ba66SKatsushi Kobayashi } 23633c60ba66SKatsushi Kobayashi 23643c60ba66SKatsushi Kobayashi printf("ch = %d\n%8s %s %s %s %s %4s %8s %8s %4s:%4s\n", 23653c60ba66SKatsushi Kobayashi ch, 23663c60ba66SKatsushi Kobayashi "Current", 23673c60ba66SKatsushi Kobayashi "OP ", 23683c60ba66SKatsushi Kobayashi "KEY", 23693c60ba66SKatsushi Kobayashi "INT", 23703c60ba66SKatsushi Kobayashi "BR ", 23713c60ba66SKatsushi Kobayashi "len", 23723c60ba66SKatsushi Kobayashi "Addr", 23733c60ba66SKatsushi Kobayashi "Depend", 23743c60ba66SKatsushi Kobayashi "Stat", 23753c60ba66SKatsushi Kobayashi "Cnt"); 23763c60ba66SKatsushi Kobayashi for( i = 0 ; i <= max ; i ++){ 237777ee030bSHidetoshi Shimokawa cmd = FWOHCI_DMA_READ(db[i].db.desc.cmd); 237877ee030bSHidetoshi Shimokawa res = FWOHCI_DMA_READ(db[i].db.desc.res); 237977ee030bSHidetoshi Shimokawa key = cmd & OHCI_KEY_MASK; 238077ee030bSHidetoshi Shimokawa stat = res >> OHCI_STATUS_SHIFT; 238110d3ed64SHidetoshi Shimokawa #if defined(__DragonFly__) || __FreeBSD_version < 500000 2382a4239576SHidetoshi Shimokawa printf("%08x %s %s %s %s %5d %08x %08x %04x:%04x", 238370b400a8SHidetoshi Shimokawa db_tr->bus_addr, 238410d3ed64SHidetoshi Shimokawa #else 238510d3ed64SHidetoshi Shimokawa printf("%08jx %s %s %s %s %5d %08x %08x %04x:%04x", 238610d3ed64SHidetoshi Shimokawa (uintmax_t)db_tr->bus_addr, 2387a4239576SHidetoshi Shimokawa #endif 238877ee030bSHidetoshi Shimokawa dbcode[(cmd >> 28) & 0xf], 238977ee030bSHidetoshi Shimokawa dbkey[(cmd >> 24) & 0x7], 239077ee030bSHidetoshi Shimokawa dbcond[(cmd >> 20) & 0x3], 239177ee030bSHidetoshi Shimokawa dbcond[(cmd >> 18) & 0x3], 239277ee030bSHidetoshi Shimokawa cmd & OHCI_COUNT_MASK, 239377ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i].db.desc.addr), 239477ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i].db.desc.depend), 239577ee030bSHidetoshi Shimokawa stat, 239677ee030bSHidetoshi Shimokawa res & OHCI_COUNT_MASK); 23973c60ba66SKatsushi Kobayashi if(stat & 0xff00){ 23983c60ba66SKatsushi Kobayashi printf(" %s%s%s%s%s%s %s(%x)\n", 23993c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_RUN ? "RUN," : "", 24003c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "", 24013c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "", 24023c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "", 24033c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "", 24043c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "", 24053c60ba66SKatsushi Kobayashi fwohcicode[stat & 0x1f], 24063c60ba66SKatsushi Kobayashi stat & 0x1f 24073c60ba66SKatsushi Kobayashi ); 24083c60ba66SKatsushi Kobayashi }else{ 24093c60ba66SKatsushi Kobayashi printf(" Nostat\n"); 24103c60ba66SKatsushi Kobayashi } 24113c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_ST2 ){ 24123c60ba66SKatsushi Kobayashi printf("0x%08x 0x%08x 0x%08x 0x%08x\n", 241377ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i+1].db.immed[0]), 241477ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i+1].db.immed[1]), 241577ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i+1].db.immed[2]), 241677ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i+1].db.immed[3])); 24173c60ba66SKatsushi Kobayashi } 24183c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_DEVICE){ 24193c60ba66SKatsushi Kobayashi return; 24203c60ba66SKatsushi Kobayashi } 242177ee030bSHidetoshi Shimokawa if((cmd & OHCI_BRANCH_MASK) 24223c60ba66SKatsushi Kobayashi == OHCI_BRANCH_ALWAYS){ 24233c60ba66SKatsushi Kobayashi return; 24243c60ba66SKatsushi Kobayashi } 242577ee030bSHidetoshi Shimokawa if((cmd & OHCI_CMD_MASK) 24263c60ba66SKatsushi Kobayashi == OHCI_OUTPUT_LAST){ 24273c60ba66SKatsushi Kobayashi return; 24283c60ba66SKatsushi Kobayashi } 242977ee030bSHidetoshi Shimokawa if((cmd & OHCI_CMD_MASK) 24303c60ba66SKatsushi Kobayashi == OHCI_INPUT_LAST){ 24313c60ba66SKatsushi Kobayashi return; 24323c60ba66SKatsushi Kobayashi } 24333c60ba66SKatsushi Kobayashi if(key == OHCI_KEY_ST2 ){ 24343c60ba66SKatsushi Kobayashi i++; 24353c60ba66SKatsushi Kobayashi } 24363c60ba66SKatsushi Kobayashi } 24373c60ba66SKatsushi Kobayashi return; 24383c60ba66SKatsushi Kobayashi } 2439c572b810SHidetoshi Shimokawa 2440c572b810SHidetoshi Shimokawa void 2441c572b810SHidetoshi Shimokawa fwohci_ibr(struct firewire_comm *fc) 24423c60ba66SKatsushi Kobayashi { 24433c60ba66SKatsushi Kobayashi struct fwohci_softc *sc; 244403161bbcSDoug Rabson uint32_t fun; 24453c60ba66SKatsushi Kobayashi 2446864d7e72SHidetoshi Shimokawa device_printf(fc->dev, "Initiate bus reset\n"); 24473c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc; 2448ac9f6692SHidetoshi Shimokawa 2449ac9f6692SHidetoshi Shimokawa /* 2450c0e9efacSDoug Rabson * Make sure our cached values from the config rom are 2451c0e9efacSDoug Rabson * initialised. 2452c0e9efacSDoug Rabson */ 2453c0e9efacSDoug Rabson OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0])); 2454c0e9efacSDoug Rabson OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2])); 2455c0e9efacSDoug Rabson 2456c0e9efacSDoug Rabson /* 2457ac9f6692SHidetoshi Shimokawa * Set root hold-off bit so that non cyclemaster capable node 2458ac9f6692SHidetoshi Shimokawa * shouldn't became the root node. 2459ac9f6692SHidetoshi Shimokawa */ 24603c60ba66SKatsushi Kobayashi #if 1 24613c60ba66SKatsushi Kobayashi fun = fwphy_rddata(sc, FW_PHY_IBR_REG); 24624ed65ce9SHidetoshi Shimokawa fun |= FW_PHY_IBR | FW_PHY_RHB; 24633c60ba66SKatsushi Kobayashi fun = fwphy_wrdata(sc, FW_PHY_IBR_REG, fun); 24644ed65ce9SHidetoshi Shimokawa #else /* Short bus reset */ 24653c60ba66SKatsushi Kobayashi fun = fwphy_rddata(sc, FW_PHY_ISBR_REG); 24664ed65ce9SHidetoshi Shimokawa fun |= FW_PHY_ISBR | FW_PHY_RHB; 24673c60ba66SKatsushi Kobayashi fun = fwphy_wrdata(sc, FW_PHY_ISBR_REG, fun); 24683c60ba66SKatsushi Kobayashi #endif 24693c60ba66SKatsushi Kobayashi } 2470c572b810SHidetoshi Shimokawa 2471c572b810SHidetoshi Shimokawa void 2472c572b810SHidetoshi Shimokawa fwohci_txbufdb(struct fwohci_softc *sc, int dmach, struct fw_bulkxfer *bulkxfer) 24733c60ba66SKatsushi Kobayashi { 24743c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr, *fdb_tr; 24753c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch; 2476c4778b5dSHidetoshi Shimokawa struct fwohcidb *db; 24773c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 2478c4778b5dSHidetoshi Shimokawa struct fwohci_txpkthdr *ohcifp; 24793c60ba66SKatsushi Kobayashi unsigned short chtag; 24803c60ba66SKatsushi Kobayashi int idb; 24813c60ba66SKatsushi Kobayashi 24823c60ba66SKatsushi Kobayashi dbch = &sc->it[dmach]; 24833c60ba66SKatsushi Kobayashi chtag = sc->it[dmach].xferq.flag & 0xff; 24843c60ba66SKatsushi Kobayashi 24853c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)(bulkxfer->start); 24863c60ba66SKatsushi Kobayashi fdb_tr = (struct fwohcidb_tr *)(bulkxfer->end); 24873c60ba66SKatsushi Kobayashi /* 248877ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %08x %08x\n", bulkxfer, db_tr->bus_addr, fdb_tr->bus_addr); 24893c60ba66SKatsushi Kobayashi */ 249077ee030bSHidetoshi Shimokawa for (idb = 0; idb < dbch->xferq.bnpacket; idb ++) { 249153f1eb86SHidetoshi Shimokawa db = db_tr->db; 24923c60ba66SKatsushi Kobayashi fp = (struct fw_pkt *)db_tr->buf; 2493c4778b5dSHidetoshi Shimokawa ohcifp = (struct fwohci_txpkthdr *) db[1].db.immed; 249477ee030bSHidetoshi Shimokawa ohcifp->mode.ld[0] = fp->mode.ld[0]; 2495a1c9e73aSHidetoshi Shimokawa ohcifp->mode.common.spd = 0 & 0x7; 249677ee030bSHidetoshi Shimokawa ohcifp->mode.stream.len = fp->mode.stream.len; 24973c60ba66SKatsushi Kobayashi ohcifp->mode.stream.chtag = chtag; 24983c60ba66SKatsushi Kobayashi ohcifp->mode.stream.tcode = 0xa; 249977ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 250077ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[1].db.immed[0], db[1].db.immed[0]); 250177ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[1].db.immed[1], db[1].db.immed[1]); 250277ee030bSHidetoshi Shimokawa #endif 25033c60ba66SKatsushi Kobayashi 250477ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[2].db.desc.cmd, OHCI_COUNT_MASK); 250577ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[2].db.desc.cmd, fp->mode.stream.len); 250677ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.res, 0); 250753f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */ 250877ee030bSHidetoshi Shimokawa db[2].db.desc.cmd = OHCI_OUTPUT_LAST 25093c60ba66SKatsushi Kobayashi | OHCI_UPDATE 251053f1eb86SHidetoshi Shimokawa | OHCI_BRANCH_ALWAYS; 251153f1eb86SHidetoshi Shimokawa db[0].db.desc.depend = 251253f1eb86SHidetoshi Shimokawa = db[dbch->ndesc - 1].db.desc.depend 251377ee030bSHidetoshi Shimokawa = STAILQ_NEXT(db_tr, link)->bus_addr | dbch->ndesc; 251453f1eb86SHidetoshi Shimokawa #else 251577ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc); 251677ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[dbch->ndesc - 1].db.desc.depend, dbch->ndesc); 251753f1eb86SHidetoshi Shimokawa #endif 25183c60ba66SKatsushi Kobayashi bulkxfer->end = (caddr_t)db_tr; 25193c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link); 25203c60ba66SKatsushi Kobayashi } 252153f1eb86SHidetoshi Shimokawa db = ((struct fwohcidb_tr *)bulkxfer->end)->db; 252277ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[0].db.desc.depend, 0xf); 252377ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[dbch->ndesc - 1].db.desc.depend, 0xf); 252453f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */ 252553f1eb86SHidetoshi Shimokawa db[dbch->ndesc - 1].db.desc.control |= OHCI_INTERRUPT_ALWAYS; 25264ed65ce9SHidetoshi Shimokawa /* OHCI 1.1 and above */ 252753f1eb86SHidetoshi Shimokawa db[0].db.desc.control |= OHCI_INTERRUPT_ALWAYS; 252853f1eb86SHidetoshi Shimokawa #endif 252953f1eb86SHidetoshi Shimokawa /* 25303c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)bulkxfer->start; 25313c60ba66SKatsushi Kobayashi fdb_tr = (struct fwohcidb_tr *)bulkxfer->end; 253277ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %3d %08x %08x\n", bulkxfer, bulkxfer->npacket, db_tr->bus_addr, fdb_tr->bus_addr); 25333c60ba66SKatsushi Kobayashi */ 25343c60ba66SKatsushi Kobayashi return; 25353c60ba66SKatsushi Kobayashi } 2536c572b810SHidetoshi Shimokawa 2537c572b810SHidetoshi Shimokawa static int 253877ee030bSHidetoshi Shimokawa fwohci_add_tx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr, 253977ee030bSHidetoshi Shimokawa int poffset) 25403c60ba66SKatsushi Kobayashi { 2541c4778b5dSHidetoshi Shimokawa struct fwohcidb *db = db_tr->db; 254277ee030bSHidetoshi Shimokawa struct fw_xferq *it; 25433c60ba66SKatsushi Kobayashi int err = 0; 254477ee030bSHidetoshi Shimokawa 254577ee030bSHidetoshi Shimokawa it = &dbch->xferq; 254677ee030bSHidetoshi Shimokawa if(it->buf == 0){ 25473c60ba66SKatsushi Kobayashi err = EINVAL; 25483c60ba66SKatsushi Kobayashi return err; 25493c60ba66SKatsushi Kobayashi } 255077ee030bSHidetoshi Shimokawa db_tr->buf = fwdma_v_addr(it->buf, poffset); 25513c60ba66SKatsushi Kobayashi db_tr->dbcnt = 3; 25523c60ba66SKatsushi Kobayashi 255377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.cmd, 255477ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | 8); 2555a1c9e73aSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.addr, 0); 2556c4778b5dSHidetoshi Shimokawa bzero((void *)&db[1].db.immed[0], sizeof(db[1].db.immed)); 255777ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.addr, 255803161bbcSDoug Rabson fwdma_bus_addr(it->buf, poffset) + sizeof(uint32_t)); 255977ee030bSHidetoshi Shimokawa 256077ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.cmd, 256177ee030bSHidetoshi Shimokawa OHCI_OUTPUT_LAST | OHCI_UPDATE | OHCI_BRANCH_ALWAYS); 256253f1eb86SHidetoshi Shimokawa #if 1 256377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.res, 0); 256477ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.res, 0); 256553f1eb86SHidetoshi Shimokawa #endif 256677ee030bSHidetoshi Shimokawa return 0; 25673c60ba66SKatsushi Kobayashi } 2568c572b810SHidetoshi Shimokawa 2569c572b810SHidetoshi Shimokawa int 257077ee030bSHidetoshi Shimokawa fwohci_add_rx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr, 257177ee030bSHidetoshi Shimokawa int poffset, struct fwdma_alloc *dummy_dma) 25723c60ba66SKatsushi Kobayashi { 2573c4778b5dSHidetoshi Shimokawa struct fwohcidb *db = db_tr->db; 257477ee030bSHidetoshi Shimokawa struct fw_xferq *ir; 257577ee030bSHidetoshi Shimokawa int i, ldesc; 257677ee030bSHidetoshi Shimokawa bus_addr_t dbuf[2]; 25773c60ba66SKatsushi Kobayashi int dsiz[2]; 25783c60ba66SKatsushi Kobayashi 257977ee030bSHidetoshi Shimokawa ir = &dbch->xferq; 258077ee030bSHidetoshi Shimokawa if (ir->buf == NULL && (dbch->xferq.flag & FWXFERQ_EXTBUF) == 0) { 258177ee030bSHidetoshi Shimokawa db_tr->buf = fwdma_malloc_size(dbch->dmat, &db_tr->dma_map, 258277ee030bSHidetoshi Shimokawa ir->psize, &dbuf[0], BUS_DMA_NOWAIT); 258377ee030bSHidetoshi Shimokawa if (db_tr->buf == NULL) 258477ee030bSHidetoshi Shimokawa return(ENOMEM); 25853c60ba66SKatsushi Kobayashi db_tr->dbcnt = 1; 258677ee030bSHidetoshi Shimokawa dsiz[0] = ir->psize; 258777ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map, 258877ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREREAD); 25893c60ba66SKatsushi Kobayashi } else { 259077ee030bSHidetoshi Shimokawa db_tr->dbcnt = 0; 259177ee030bSHidetoshi Shimokawa if (dummy_dma != NULL) { 259203161bbcSDoug Rabson dsiz[db_tr->dbcnt] = sizeof(uint32_t); 259377ee030bSHidetoshi Shimokawa dbuf[db_tr->dbcnt++] = dummy_dma->bus_addr; 259477ee030bSHidetoshi Shimokawa } 259577ee030bSHidetoshi Shimokawa dsiz[db_tr->dbcnt] = ir->psize; 259677ee030bSHidetoshi Shimokawa if (ir->buf != NULL) { 259777ee030bSHidetoshi Shimokawa db_tr->buf = fwdma_v_addr(ir->buf, poffset); 259877ee030bSHidetoshi Shimokawa dbuf[db_tr->dbcnt] = fwdma_bus_addr( ir->buf, poffset); 259977ee030bSHidetoshi Shimokawa } 260077ee030bSHidetoshi Shimokawa db_tr->dbcnt++; 26013c60ba66SKatsushi Kobayashi } 26023c60ba66SKatsushi Kobayashi for(i = 0 ; i < db_tr->dbcnt ; i++){ 260377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.addr, dbuf[i]); 260477ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.cmd, OHCI_INPUT_MORE | dsiz[i]); 260577ee030bSHidetoshi Shimokawa if (ir->flag & FWXFERQ_STREAM) { 260677ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[i].db.desc.cmd, OHCI_UPDATE); 26073c60ba66SKatsushi Kobayashi } 260877ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.res, dsiz[i]); 26093c60ba66SKatsushi Kobayashi } 261077ee030bSHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1; 261177ee030bSHidetoshi Shimokawa if (ir->flag & FWXFERQ_STREAM) { 261277ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_INPUT_LAST); 26133c60ba66SKatsushi Kobayashi } 261477ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_BRANCH_ALWAYS); 261577ee030bSHidetoshi Shimokawa return 0; 26163c60ba66SKatsushi Kobayashi } 2617c572b810SHidetoshi Shimokawa 261877ee030bSHidetoshi Shimokawa 261977ee030bSHidetoshi Shimokawa static int 262077ee030bSHidetoshi Shimokawa fwohci_arcv_swap(struct fw_pkt *fp, int len) 26213c60ba66SKatsushi Kobayashi { 262277ee030bSHidetoshi Shimokawa struct fw_pkt *fp0; 262303161bbcSDoug Rabson uint32_t ld0; 2624c4778b5dSHidetoshi Shimokawa int slen, hlen; 262577ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 262677ee030bSHidetoshi Shimokawa int i; 262777ee030bSHidetoshi Shimokawa #endif 26283c60ba66SKatsushi Kobayashi 262977ee030bSHidetoshi Shimokawa ld0 = FWOHCI_DMA_READ(fp->mode.ld[0]); 263077ee030bSHidetoshi Shimokawa #if 0 263177ee030bSHidetoshi Shimokawa printf("ld0: x%08x\n", ld0); 263277ee030bSHidetoshi Shimokawa #endif 263377ee030bSHidetoshi Shimokawa fp0 = (struct fw_pkt *)&ld0; 2634c4778b5dSHidetoshi Shimokawa /* determine length to swap */ 263577ee030bSHidetoshi Shimokawa switch (fp0->mode.common.tcode) { 263677ee030bSHidetoshi Shimokawa case FWTCODE_RREQQ: 263777ee030bSHidetoshi Shimokawa case FWTCODE_WRES: 263877ee030bSHidetoshi Shimokawa case FWTCODE_WREQQ: 263977ee030bSHidetoshi Shimokawa case FWTCODE_RRESQ: 264077ee030bSHidetoshi Shimokawa case FWOHCITCODE_PHY: 264177ee030bSHidetoshi Shimokawa slen = 12; 26423c60ba66SKatsushi Kobayashi break; 264377ee030bSHidetoshi Shimokawa case FWTCODE_RREQB: 264477ee030bSHidetoshi Shimokawa case FWTCODE_WREQB: 264577ee030bSHidetoshi Shimokawa case FWTCODE_LREQ: 264677ee030bSHidetoshi Shimokawa case FWTCODE_RRESB: 264777ee030bSHidetoshi Shimokawa case FWTCODE_LRES: 264877ee030bSHidetoshi Shimokawa slen = 16; 26493c60ba66SKatsushi Kobayashi break; 26503c60ba66SKatsushi Kobayashi default: 265177ee030bSHidetoshi Shimokawa printf("Unknown tcode %d\n", fp0->mode.common.tcode); 265277ee030bSHidetoshi Shimokawa return(0); 26533c60ba66SKatsushi Kobayashi } 2654c4778b5dSHidetoshi Shimokawa hlen = tinfo[fp0->mode.common.tcode].hdr_len; 2655c4778b5dSHidetoshi Shimokawa if (hlen > len) { 265677ee030bSHidetoshi Shimokawa if (firewire_debug) 265777ee030bSHidetoshi Shimokawa printf("splitted header\n"); 2658c4778b5dSHidetoshi Shimokawa return(-hlen); 26593c60ba66SKatsushi Kobayashi } 266077ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 266177ee030bSHidetoshi Shimokawa for(i = 0; i < slen/4; i ++) 266277ee030bSHidetoshi Shimokawa fp->mode.ld[i] = FWOHCI_DMA_READ(fp->mode.ld[i]); 266377ee030bSHidetoshi Shimokawa #endif 2664c4778b5dSHidetoshi Shimokawa return(hlen); 26653c60ba66SKatsushi Kobayashi } 26663c60ba66SKatsushi Kobayashi 26673c60ba66SKatsushi Kobayashi static int 266877ee030bSHidetoshi Shimokawa fwohci_get_plen(struct fwohci_softc *sc, struct fwohci_dbch *dbch, struct fw_pkt *fp) 26693c60ba66SKatsushi Kobayashi { 2670c4778b5dSHidetoshi Shimokawa struct tcode_info *info; 267177ee030bSHidetoshi Shimokawa int r; 26723c60ba66SKatsushi Kobayashi 2673c4778b5dSHidetoshi Shimokawa info = &tinfo[fp->mode.common.tcode]; 267403161bbcSDoug Rabson r = info->hdr_len + sizeof(uint32_t); 2675c4778b5dSHidetoshi Shimokawa if ((info->flag & FWTI_BLOCK_ASY) != 0) 267603161bbcSDoug Rabson r += roundup2(fp->mode.wreqb.len, sizeof(uint32_t)); 2677c4778b5dSHidetoshi Shimokawa 267803161bbcSDoug Rabson if (r == sizeof(uint32_t)) 2679c4778b5dSHidetoshi Shimokawa /* XXX */ 2680627d85fbSHidetoshi Shimokawa device_printf(sc->fc.dev, "Unknown tcode %d\n", 2681627d85fbSHidetoshi Shimokawa fp->mode.common.tcode); 2682c4778b5dSHidetoshi Shimokawa 2683627d85fbSHidetoshi Shimokawa if (r > dbch->xferq.psize) { 2684627d85fbSHidetoshi Shimokawa device_printf(sc->fc.dev, "Invalid packet length %d\n", r); 2685627d85fbSHidetoshi Shimokawa /* panic ? */ 2686627d85fbSHidetoshi Shimokawa } 2687c4778b5dSHidetoshi Shimokawa 2688627d85fbSHidetoshi Shimokawa return r; 26893c60ba66SKatsushi Kobayashi } 26903c60ba66SKatsushi Kobayashi 2691c572b810SHidetoshi Shimokawa static void 269277ee030bSHidetoshi Shimokawa fwohci_arcv_free_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr) 269377ee030bSHidetoshi Shimokawa { 2694c4778b5dSHidetoshi Shimokawa struct fwohcidb *db = &db_tr->db[0]; 269577ee030bSHidetoshi Shimokawa 269677ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db->db.desc.depend, 0xf); 269777ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, dbch->xferq.psize); 269877ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(dbch->bottom->db[0].db.desc.depend, 1); 269977ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE); 270077ee030bSHidetoshi Shimokawa dbch->bottom = db_tr; 270177ee030bSHidetoshi Shimokawa } 270277ee030bSHidetoshi Shimokawa 270377ee030bSHidetoshi Shimokawa static void 2704c572b810SHidetoshi Shimokawa fwohci_arcv(struct fwohci_softc *sc, struct fwohci_dbch *dbch, int count) 27053c60ba66SKatsushi Kobayashi { 27063c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr; 270777ee030bSHidetoshi Shimokawa struct iovec vec[2]; 270877ee030bSHidetoshi Shimokawa struct fw_pkt pktbuf; 270977ee030bSHidetoshi Shimokawa int nvec; 27103c60ba66SKatsushi Kobayashi struct fw_pkt *fp; 271103161bbcSDoug Rabson uint8_t *ld; 271203161bbcSDoug Rabson uint32_t stat, off, status; 27133c60ba66SKatsushi Kobayashi u_int spd; 271477ee030bSHidetoshi Shimokawa int len, plen, hlen, pcnt, offset; 27153c60ba66SKatsushi Kobayashi int s; 27163c60ba66SKatsushi Kobayashi caddr_t buf; 27173c60ba66SKatsushi Kobayashi int resCount; 27183c60ba66SKatsushi Kobayashi 27193c60ba66SKatsushi Kobayashi if(&sc->arrq == dbch){ 27203c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF; 27213c60ba66SKatsushi Kobayashi }else if(&sc->arrs == dbch){ 27223c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF; 27233c60ba66SKatsushi Kobayashi }else{ 27243c60ba66SKatsushi Kobayashi return; 27253c60ba66SKatsushi Kobayashi } 27263c60ba66SKatsushi Kobayashi 27273c60ba66SKatsushi Kobayashi s = splfw(); 27283c60ba66SKatsushi Kobayashi db_tr = dbch->top; 27293c60ba66SKatsushi Kobayashi pcnt = 0; 27303c60ba66SKatsushi Kobayashi /* XXX we cannot handle a packet which lies in more than two buf */ 273177ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD); 273277ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE); 273377ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) >> OHCI_STATUS_SHIFT; 273477ee030bSHidetoshi Shimokawa resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) & OHCI_COUNT_MASK; 273577ee030bSHidetoshi Shimokawa #if 0 273677ee030bSHidetoshi Shimokawa printf("status 0x%04x, resCount 0x%04x\n", status, resCount); 273777ee030bSHidetoshi Shimokawa #endif 273877ee030bSHidetoshi Shimokawa while (status & OHCI_CNTL_DMA_ACTIVE) { 273977ee030bSHidetoshi Shimokawa len = dbch->xferq.psize - resCount; 274003161bbcSDoug Rabson ld = (uint8_t *)db_tr->buf; 274177ee030bSHidetoshi Shimokawa if (dbch->pdb_tr == NULL) { 274277ee030bSHidetoshi Shimokawa len -= dbch->buf_offset; 274377ee030bSHidetoshi Shimokawa ld += dbch->buf_offset; 274477ee030bSHidetoshi Shimokawa } 274577ee030bSHidetoshi Shimokawa if (len > 0) 274677ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map, 274777ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTREAD); 27483c60ba66SKatsushi Kobayashi while (len > 0 ) { 2749783058faSHidetoshi Shimokawa if (count >= 0 && count-- == 0) 2750783058faSHidetoshi Shimokawa goto out; 275177ee030bSHidetoshi Shimokawa if(dbch->pdb_tr != NULL){ 275277ee030bSHidetoshi Shimokawa /* we have a fragment in previous buffer */ 275377ee030bSHidetoshi Shimokawa int rlen; 27543c60ba66SKatsushi Kobayashi 275577ee030bSHidetoshi Shimokawa offset = dbch->buf_offset; 275677ee030bSHidetoshi Shimokawa if (offset < 0) 275777ee030bSHidetoshi Shimokawa offset = - offset; 275877ee030bSHidetoshi Shimokawa buf = dbch->pdb_tr->buf + offset; 275977ee030bSHidetoshi Shimokawa rlen = dbch->xferq.psize - offset; 276077ee030bSHidetoshi Shimokawa if (firewire_debug) 276177ee030bSHidetoshi Shimokawa printf("rlen=%d, offset=%d\n", 276277ee030bSHidetoshi Shimokawa rlen, dbch->buf_offset); 276377ee030bSHidetoshi Shimokawa if (dbch->buf_offset < 0) { 276477ee030bSHidetoshi Shimokawa /* splitted in header, pull up */ 276577ee030bSHidetoshi Shimokawa char *p; 276677ee030bSHidetoshi Shimokawa 276777ee030bSHidetoshi Shimokawa p = (char *)&pktbuf; 276877ee030bSHidetoshi Shimokawa bcopy(buf, p, rlen); 276977ee030bSHidetoshi Shimokawa p += rlen; 277077ee030bSHidetoshi Shimokawa /* this must be too long but harmless */ 277177ee030bSHidetoshi Shimokawa rlen = sizeof(pktbuf) - rlen; 277277ee030bSHidetoshi Shimokawa if (rlen < 0) 277377ee030bSHidetoshi Shimokawa printf("why rlen < 0\n"); 277477ee030bSHidetoshi Shimokawa bcopy(db_tr->buf, p, rlen); 27753c60ba66SKatsushi Kobayashi ld += rlen; 27763c60ba66SKatsushi Kobayashi len -= rlen; 277777ee030bSHidetoshi Shimokawa hlen = fwohci_arcv_swap(&pktbuf, sizeof(pktbuf)); 277877ee030bSHidetoshi Shimokawa if (hlen < 0) { 277977ee030bSHidetoshi Shimokawa printf("hlen < 0 shouldn't happen"); 27803c60ba66SKatsushi Kobayashi } 278177ee030bSHidetoshi Shimokawa offset = sizeof(pktbuf); 278277ee030bSHidetoshi Shimokawa vec[0].iov_base = (char *)&pktbuf; 278377ee030bSHidetoshi Shimokawa vec[0].iov_len = offset; 27843c60ba66SKatsushi Kobayashi } else { 278577ee030bSHidetoshi Shimokawa /* splitted in payload */ 278677ee030bSHidetoshi Shimokawa offset = rlen; 278777ee030bSHidetoshi Shimokawa vec[0].iov_base = buf; 278877ee030bSHidetoshi Shimokawa vec[0].iov_len = rlen; 278977ee030bSHidetoshi Shimokawa } 279077ee030bSHidetoshi Shimokawa fp=(struct fw_pkt *)vec[0].iov_base; 279177ee030bSHidetoshi Shimokawa nvec = 1; 279277ee030bSHidetoshi Shimokawa } else { 279377ee030bSHidetoshi Shimokawa /* no fragment in previous buffer */ 27943c60ba66SKatsushi Kobayashi fp=(struct fw_pkt *)ld; 279577ee030bSHidetoshi Shimokawa hlen = fwohci_arcv_swap(fp, len); 279677ee030bSHidetoshi Shimokawa if (hlen == 0) 279777ee030bSHidetoshi Shimokawa /* XXX need reset */ 279877ee030bSHidetoshi Shimokawa goto out; 279977ee030bSHidetoshi Shimokawa if (hlen < 0) { 280077ee030bSHidetoshi Shimokawa dbch->pdb_tr = db_tr; 280177ee030bSHidetoshi Shimokawa dbch->buf_offset = - dbch->buf_offset; 280277ee030bSHidetoshi Shimokawa /* sanity check */ 280377ee030bSHidetoshi Shimokawa if (resCount != 0) 28045b50d9adSHidetoshi Shimokawa printf("resCount = %d !?\n", 28055b50d9adSHidetoshi Shimokawa resCount); 28065b50d9adSHidetoshi Shimokawa /* XXX clear pdb_tr */ 28073c60ba66SKatsushi Kobayashi goto out; 28083c60ba66SKatsushi Kobayashi } 280977ee030bSHidetoshi Shimokawa offset = 0; 281077ee030bSHidetoshi Shimokawa nvec = 0; 28113c60ba66SKatsushi Kobayashi } 281277ee030bSHidetoshi Shimokawa plen = fwohci_get_plen(sc, dbch, fp) - offset; 28133c60ba66SKatsushi Kobayashi if (plen < 0) { 281477ee030bSHidetoshi Shimokawa /* minimum header size + trailer 281577ee030bSHidetoshi Shimokawa = sizeof(fw_pkt) so this shouldn't happens */ 2816c4778b5dSHidetoshi Shimokawa printf("plen(%d) is negative! offset=%d\n", 2817c4778b5dSHidetoshi Shimokawa plen, offset); 28185b50d9adSHidetoshi Shimokawa /* XXX clear pdb_tr */ 281977ee030bSHidetoshi Shimokawa goto out; 28203c60ba66SKatsushi Kobayashi } 282177ee030bSHidetoshi Shimokawa if (plen > 0) { 282277ee030bSHidetoshi Shimokawa len -= plen; 282377ee030bSHidetoshi Shimokawa if (len < 0) { 282477ee030bSHidetoshi Shimokawa dbch->pdb_tr = db_tr; 282577ee030bSHidetoshi Shimokawa if (firewire_debug) 282677ee030bSHidetoshi Shimokawa printf("splitted payload\n"); 282777ee030bSHidetoshi Shimokawa /* sanity check */ 282877ee030bSHidetoshi Shimokawa if (resCount != 0) 28295b50d9adSHidetoshi Shimokawa printf("resCount = %d !?\n", 28305b50d9adSHidetoshi Shimokawa resCount); 28315b50d9adSHidetoshi Shimokawa /* XXX clear pdb_tr */ 283277ee030bSHidetoshi Shimokawa goto out; 28333c60ba66SKatsushi Kobayashi } 283477ee030bSHidetoshi Shimokawa vec[nvec].iov_base = ld; 283577ee030bSHidetoshi Shimokawa vec[nvec].iov_len = plen; 283677ee030bSHidetoshi Shimokawa nvec ++; 28373c60ba66SKatsushi Kobayashi ld += plen; 28383c60ba66SKatsushi Kobayashi } 283903161bbcSDoug Rabson dbch->buf_offset = ld - (uint8_t *)db_tr->buf; 284077ee030bSHidetoshi Shimokawa if (nvec == 0) 284177ee030bSHidetoshi Shimokawa printf("nvec == 0\n"); 284277ee030bSHidetoshi Shimokawa 28433c60ba66SKatsushi Kobayashi /* DMA result-code will be written at the tail of packet */ 284477ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN 284577ee030bSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(((struct fwohci_trailer *)(ld - sizeof(struct fwohci_trailer)))->stat) >> 16; 284677ee030bSHidetoshi Shimokawa #else 28473c60ba66SKatsushi Kobayashi stat = ((struct fwohci_trailer *)(ld - sizeof(struct fwohci_trailer)))->stat; 284877ee030bSHidetoshi Shimokawa #endif 284977ee030bSHidetoshi Shimokawa #if 0 2850c4778b5dSHidetoshi Shimokawa printf("plen: %d, stat %x\n", 2851c4778b5dSHidetoshi Shimokawa plen ,stat); 285277ee030bSHidetoshi Shimokawa #endif 28533c60ba66SKatsushi Kobayashi spd = (stat >> 5) & 0x3; 28543c60ba66SKatsushi Kobayashi stat &= 0x1f; 28553c60ba66SKatsushi Kobayashi switch(stat){ 28563c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND: 2857864d7e72SHidetoshi Shimokawa #if 0 285873aa55baSHidetoshi Shimokawa printf("fwohci_arcv: ack pending tcode=0x%x..\n", fp->mode.common.tcode); 28593c60ba66SKatsushi Kobayashi #endif 28603c60ba66SKatsushi Kobayashi /* fall through */ 28613c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL: 2862c4778b5dSHidetoshi Shimokawa { 2863c4778b5dSHidetoshi Shimokawa struct fw_rcv_buf rb; 2864c4778b5dSHidetoshi Shimokawa 286577ee030bSHidetoshi Shimokawa if ((vec[nvec-1].iov_len -= 286677ee030bSHidetoshi Shimokawa sizeof(struct fwohci_trailer)) == 0) 286777ee030bSHidetoshi Shimokawa nvec--; 2868c4778b5dSHidetoshi Shimokawa rb.fc = &sc->fc; 2869c4778b5dSHidetoshi Shimokawa rb.vec = vec; 2870c4778b5dSHidetoshi Shimokawa rb.nvec = nvec; 2871c4778b5dSHidetoshi Shimokawa rb.spd = spd; 2872c4778b5dSHidetoshi Shimokawa fw_rcv(&rb); 28733c60ba66SKatsushi Kobayashi break; 2874c4778b5dSHidetoshi Shimokawa } 28753c60ba66SKatsushi Kobayashi case FWOHCIEV_BUSRST: 28763c60ba66SKatsushi Kobayashi if (sc->fc.status != FWBUSRESET) 28773c60ba66SKatsushi Kobayashi printf("got BUSRST packet!?\n"); 28783c60ba66SKatsushi Kobayashi break; 28793c60ba66SKatsushi Kobayashi default: 28803c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "Async DMA Receive error err = %02x %s\n", stat, fwohcicode[stat]); 28813c60ba66SKatsushi Kobayashi #if 0 /* XXX */ 28823c60ba66SKatsushi Kobayashi goto out; 28833c60ba66SKatsushi Kobayashi #endif 28843c60ba66SKatsushi Kobayashi break; 28853c60ba66SKatsushi Kobayashi } 28863c60ba66SKatsushi Kobayashi pcnt ++; 288777ee030bSHidetoshi Shimokawa if (dbch->pdb_tr != NULL) { 288877ee030bSHidetoshi Shimokawa fwohci_arcv_free_buf(dbch, dbch->pdb_tr); 288977ee030bSHidetoshi Shimokawa dbch->pdb_tr = NULL; 289077ee030bSHidetoshi Shimokawa } 289177ee030bSHidetoshi Shimokawa 289277ee030bSHidetoshi Shimokawa } 28933c60ba66SKatsushi Kobayashi out: 28943c60ba66SKatsushi Kobayashi if (resCount == 0) { 28953c60ba66SKatsushi Kobayashi /* done on this buffer */ 289677ee030bSHidetoshi Shimokawa if (dbch->pdb_tr == NULL) { 289777ee030bSHidetoshi Shimokawa fwohci_arcv_free_buf(dbch, db_tr); 28983c60ba66SKatsushi Kobayashi dbch->buf_offset = 0; 289977ee030bSHidetoshi Shimokawa } else 290077ee030bSHidetoshi Shimokawa if (dbch->pdb_tr != db_tr) 290177ee030bSHidetoshi Shimokawa printf("pdb_tr != db_tr\n"); 290277ee030bSHidetoshi Shimokawa db_tr = STAILQ_NEXT(db_tr, link); 290377ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) 290477ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT; 290577ee030bSHidetoshi Shimokawa resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) 290677ee030bSHidetoshi Shimokawa & OHCI_COUNT_MASK; 290777ee030bSHidetoshi Shimokawa /* XXX check buffer overrun */ 290877ee030bSHidetoshi Shimokawa dbch->top = db_tr; 29093c60ba66SKatsushi Kobayashi } else { 29103c60ba66SKatsushi Kobayashi dbch->buf_offset = dbch->xferq.psize - resCount; 29113c60ba66SKatsushi Kobayashi break; 29123c60ba66SKatsushi Kobayashi } 29133c60ba66SKatsushi Kobayashi /* XXX make sure DMA is not dead */ 29143c60ba66SKatsushi Kobayashi } 29153c60ba66SKatsushi Kobayashi #if 0 29163c60ba66SKatsushi Kobayashi if (pcnt < 1) 29173c60ba66SKatsushi Kobayashi printf("fwohci_arcv: no packets\n"); 29183c60ba66SKatsushi Kobayashi #endif 29193c60ba66SKatsushi Kobayashi splx(s); 29203c60ba66SKatsushi Kobayashi } 2921