1098ca2bdSWarner Losh /*-
2718cf2ccSPedro F. Giffuni * SPDX-License-Identifier: BSD-4-Clause
3718cf2ccSPedro F. Giffuni *
477ee030bSHidetoshi Shimokawa * Copyright (c) 2003 Hidetoshi Shimokawa
53c60ba66SKatsushi Kobayashi * Copyright (c) 1998-2002 Katsushi Kobayashi and Hidetoshi Shimokawa
63c60ba66SKatsushi Kobayashi * All rights reserved.
73c60ba66SKatsushi Kobayashi *
83c60ba66SKatsushi Kobayashi * Redistribution and use in source and binary forms, with or without
93c60ba66SKatsushi Kobayashi * modification, are permitted provided that the following conditions
103c60ba66SKatsushi Kobayashi * are met:
113c60ba66SKatsushi Kobayashi * 1. Redistributions of source code must retain the above copyright
123c60ba66SKatsushi Kobayashi * notice, this list of conditions and the following disclaimer.
133c60ba66SKatsushi Kobayashi * 2. Redistributions in binary form must reproduce the above copyright
143c60ba66SKatsushi Kobayashi * notice, this list of conditions and the following disclaimer in the
153c60ba66SKatsushi Kobayashi * documentation and/or other materials provided with the distribution.
163c60ba66SKatsushi Kobayashi * 3. All advertising materials mentioning features or use of this software
173c60ba66SKatsushi Kobayashi * must display the acknowledgement as bellow:
183c60ba66SKatsushi Kobayashi *
198da326fdSHidetoshi Shimokawa * This product includes software developed by K. Kobayashi and H. Shimokawa
203c60ba66SKatsushi Kobayashi *
213c60ba66SKatsushi Kobayashi * 4. The name of the author may not be used to endorse or promote products
223c60ba66SKatsushi Kobayashi * derived from this software without specific prior written permission.
233c60ba66SKatsushi Kobayashi *
243c60ba66SKatsushi Kobayashi * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
253c60ba66SKatsushi Kobayashi * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
263c60ba66SKatsushi Kobayashi * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
273c60ba66SKatsushi Kobayashi * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
283c60ba66SKatsushi Kobayashi * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
293c60ba66SKatsushi Kobayashi * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
303c60ba66SKatsushi Kobayashi * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
313c60ba66SKatsushi Kobayashi * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
323c60ba66SKatsushi Kobayashi * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
333c60ba66SKatsushi Kobayashi * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
343c60ba66SKatsushi Kobayashi * POSSIBILITY OF SUCH DAMAGE.
353c60ba66SKatsushi Kobayashi *
363c60ba66SKatsushi Kobayashi */
378da326fdSHidetoshi Shimokawa
383c60ba66SKatsushi Kobayashi #include <sys/param.h>
393c60ba66SKatsushi Kobayashi #include <sys/systm.h>
40e2e050c8SConrad Meyer #include <sys/lock.h>
413c60ba66SKatsushi Kobayashi #include <sys/mbuf.h>
423c60ba66SKatsushi Kobayashi #include <sys/malloc.h>
433c60ba66SKatsushi Kobayashi #include <sys/sockio.h>
446b3ecf71SHidetoshi Shimokawa #include <sys/sysctl.h>
453c60ba66SKatsushi Kobayashi #include <sys/bus.h>
463c60ba66SKatsushi Kobayashi #include <sys/kernel.h>
473c60ba66SKatsushi Kobayashi #include <sys/conf.h>
4877ee030bSHidetoshi Shimokawa #include <sys/endian.h>
499950b741SHidetoshi Shimokawa #include <sys/kdb.h>
503c60ba66SKatsushi Kobayashi
513c60ba66SKatsushi Kobayashi #include <machine/bus.h>
5291291042SWill Andrews #include <machine/md_var.h>
533c60ba66SKatsushi Kobayashi
543c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire.h>
553c60ba66SKatsushi Kobayashi #include <dev/firewire/firewirereg.h>
5677ee030bSHidetoshi Shimokawa #include <dev/firewire/fwdma.h>
573c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcireg.h>
583c60ba66SKatsushi Kobayashi #include <dev/firewire/fwohcivar.h>
593c60ba66SKatsushi Kobayashi #include <dev/firewire/firewire_phy.h>
603c60ba66SKatsushi Kobayashi
613c60ba66SKatsushi Kobayashi #undef OHCI_DEBUG
628da326fdSHidetoshi Shimokawa
63af3b2549SHans Petter Selasky static int nocyclemaster;
64ac2d2894SHidetoshi Shimokawa int firewire_phydma_enable = 1;
656b3ecf71SHidetoshi Shimokawa SYSCTL_DECL(_hw_firewire);
66af3b2549SHans Petter Selasky SYSCTL_INT(_hw_firewire, OID_AUTO, nocyclemaster, CTLFLAG_RWTUN,
67af3b2549SHans Petter Selasky &nocyclemaster, 0, "Do not send cycle start packets");
68af3b2549SHans Petter Selasky SYSCTL_INT(_hw_firewire, OID_AUTO, phydma_enable, CTLFLAG_RWTUN,
69af3b2549SHans Petter Selasky &firewire_phydma_enable, 0, "Allow physical request DMA from firewire");
706b3ecf71SHidetoshi Shimokawa
713c60ba66SKatsushi Kobayashi static char dbcode[16][0x10] = {"OUTM", "OUTL", "INPM", "INPL",
723c60ba66SKatsushi Kobayashi "STOR", "LOAD", "NOP ", "STOP",};
7377ee030bSHidetoshi Shimokawa
743c60ba66SKatsushi Kobayashi static char dbkey[8][0x10] = {"ST0", "ST1", "ST2", "ST3",
753c60ba66SKatsushi Kobayashi "UNDEF", "REG", "SYS", "DEV"};
7677ee030bSHidetoshi Shimokawa static char dbcond[4][0x10] = {"NEV", "C=1", "C=0", "ALL"};
773c60ba66SKatsushi Kobayashi char fwohcicode[32][0x20]= {
783c60ba66SKatsushi Kobayashi "No stat", "Undef", "long", "miss Ack err",
799950b741SHidetoshi Shimokawa "FIFO underrun", "FIFO overrun", "desc err", "data read err",
803c60ba66SKatsushi Kobayashi "data write err", "bus reset", "timeout", "tcode err",
813c60ba66SKatsushi Kobayashi "Undef", "Undef", "unknown event", "flushed",
823c60ba66SKatsushi Kobayashi "Undef" ,"ack complete", "ack pend", "Undef",
833c60ba66SKatsushi Kobayashi "ack busy_X", "ack busy_A", "ack busy_B", "Undef",
843c60ba66SKatsushi Kobayashi "Undef", "Undef", "Undef", "ack tardy",
853c60ba66SKatsushi Kobayashi "Undef", "ack data_err", "ack type_err", ""};
8677ee030bSHidetoshi Shimokawa
870bc666e0SHidetoshi Shimokawa #define MAX_SPEED 3
8848087829SHidetoshi Shimokawa extern char *linkspeed[];
8903161bbcSDoug Rabson uint32_t tagbit[4] = {1 << 28, 1 << 29, 1 << 30, 1 << 31};
903c60ba66SKatsushi Kobayashi
913c60ba66SKatsushi Kobayashi static struct tcode_info tinfo[] = {
929950b741SHidetoshi Shimokawa /* hdr_len block flag valid_response */
939950b741SHidetoshi Shimokawa /* 0 WREQQ */ {16, FWTI_REQ | FWTI_TLABEL, FWTCODE_WRES},
949950b741SHidetoshi Shimokawa /* 1 WREQB */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY, FWTCODE_WRES},
959950b741SHidetoshi Shimokawa /* 2 WRES */ {12, FWTI_RES, 0xff},
969950b741SHidetoshi Shimokawa /* 3 XXX */ { 0, 0, 0xff},
979950b741SHidetoshi Shimokawa /* 4 RREQQ */ {12, FWTI_REQ | FWTI_TLABEL, FWTCODE_RRESQ},
989950b741SHidetoshi Shimokawa /* 5 RREQB */ {16, FWTI_REQ | FWTI_TLABEL, FWTCODE_RRESB},
999950b741SHidetoshi Shimokawa /* 6 RRESQ */ {16, FWTI_RES, 0xff},
1009950b741SHidetoshi Shimokawa /* 7 RRESB */ {16, FWTI_RES | FWTI_BLOCK_ASY, 0xff},
1019950b741SHidetoshi Shimokawa /* 8 CYCS */ { 0, 0, 0xff},
1029950b741SHidetoshi Shimokawa /* 9 LREQ */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY, FWTCODE_LRES},
1039950b741SHidetoshi Shimokawa /* a STREAM */ { 4, FWTI_REQ | FWTI_BLOCK_STR, 0xff},
1049950b741SHidetoshi Shimokawa /* b LRES */ {16, FWTI_RES | FWTI_BLOCK_ASY, 0xff},
1059950b741SHidetoshi Shimokawa /* c XXX */ { 0, 0, 0xff},
1069950b741SHidetoshi Shimokawa /* d XXX */ { 0, 0, 0xff},
1079950b741SHidetoshi Shimokawa /* e PHY */ {12, FWTI_REQ, 0xff},
1089950b741SHidetoshi Shimokawa /* f XXX */ { 0, 0, 0xff}
1093c60ba66SKatsushi Kobayashi };
1103c60ba66SKatsushi Kobayashi
11123667f08SAlexander Kabaev #define ATRQ_CH 0
11223667f08SAlexander Kabaev #define ATRS_CH 1
11323667f08SAlexander Kabaev #define ARRQ_CH 2
11423667f08SAlexander Kabaev #define ARRS_CH 3
11523667f08SAlexander Kabaev #define ITX_CH 4
11623667f08SAlexander Kabaev #define IRX_CH 0x24
11723667f08SAlexander Kabaev
1183c60ba66SKatsushi Kobayashi #define OHCI_WRITE_SIGMASK 0xffff0000
1193c60ba66SKatsushi Kobayashi #define OHCI_READ_SIGMASK 0xffff0000
1203c60ba66SKatsushi Kobayashi
1213c60ba66SKatsushi Kobayashi #define OWRITE(sc, r, x) bus_space_write_4((sc)->bst, (sc)->bsh, (r), (x))
1223c60ba66SKatsushi Kobayashi #define OREAD(sc, r) bus_space_read_4((sc)->bst, (sc)->bsh, (r))
1233c60ba66SKatsushi Kobayashi
124d09a5d6fSHidetoshi Shimokawa static void fwohci_ibr (struct firewire_comm *);
125d09a5d6fSHidetoshi Shimokawa static void fwohci_db_init (struct fwohci_softc *, struct fwohci_dbch *);
126d09a5d6fSHidetoshi Shimokawa static void fwohci_db_free (struct fwohci_dbch *);
127d09a5d6fSHidetoshi Shimokawa static void fwohci_arcv (struct fwohci_softc *, struct fwohci_dbch *, int);
128d09a5d6fSHidetoshi Shimokawa static void fwohci_txd (struct fwohci_softc *, struct fwohci_dbch *);
129d09a5d6fSHidetoshi Shimokawa static void fwohci_start_atq (struct firewire_comm *);
130d09a5d6fSHidetoshi Shimokawa static void fwohci_start_ats (struct firewire_comm *);
131d09a5d6fSHidetoshi Shimokawa static void fwohci_start (struct fwohci_softc *, struct fwohci_dbch *);
13203161bbcSDoug Rabson static uint32_t fwphy_wrdata (struct fwohci_softc *, uint32_t, uint32_t);
13303161bbcSDoug Rabson static uint32_t fwphy_rddata (struct fwohci_softc *, uint32_t);
134d09a5d6fSHidetoshi Shimokawa static int fwohci_rx_enable (struct fwohci_softc *, struct fwohci_dbch *);
135d09a5d6fSHidetoshi Shimokawa static int fwohci_tx_enable (struct fwohci_softc *, struct fwohci_dbch *);
136d09a5d6fSHidetoshi Shimokawa static int fwohci_irx_enable (struct firewire_comm *, int);
137d09a5d6fSHidetoshi Shimokawa static int fwohci_irx_disable (struct firewire_comm *, int);
13877ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
13903161bbcSDoug Rabson static void fwohci_irx_post (struct firewire_comm *, uint32_t *);
14077ee030bSHidetoshi Shimokawa #endif
141d09a5d6fSHidetoshi Shimokawa static int fwohci_itxbuf_enable (struct firewire_comm *, int);
142d09a5d6fSHidetoshi Shimokawa static int fwohci_itx_disable (struct firewire_comm *, int);
143d09a5d6fSHidetoshi Shimokawa static void fwohci_timeout (void *);
144d09a5d6fSHidetoshi Shimokawa static void fwohci_set_intr (struct firewire_comm *, int);
14577ee030bSHidetoshi Shimokawa
146d09a5d6fSHidetoshi Shimokawa static int fwohci_add_rx_buf (struct fwohci_dbch *, struct fwohcidb_tr *, int, struct fwdma_alloc *);
147d09a5d6fSHidetoshi Shimokawa static int fwohci_add_tx_buf (struct fwohci_dbch *, struct fwohcidb_tr *, int);
14803161bbcSDoug Rabson static void dump_db (struct fwohci_softc *, uint32_t);
14903161bbcSDoug Rabson static void print_db (struct fwohcidb_tr *, struct fwohcidb *, uint32_t , uint32_t);
15003161bbcSDoug Rabson static void dump_dma (struct fwohci_softc *, uint32_t);
15103161bbcSDoug Rabson static uint32_t fwohci_cyctimer (struct firewire_comm *);
152d09a5d6fSHidetoshi Shimokawa static void fwohci_rbuf_update (struct fwohci_softc *, int);
153d09a5d6fSHidetoshi Shimokawa static void fwohci_tbuf_update (struct fwohci_softc *, int);
154d09a5d6fSHidetoshi Shimokawa void fwohci_txbufdb (struct fwohci_softc *, int , struct fw_bulkxfer *);
1559950b741SHidetoshi Shimokawa static void fwohci_task_busreset(void *, int);
1569950b741SHidetoshi Shimokawa static void fwohci_task_sid(void *, int);
1579950b741SHidetoshi Shimokawa static void fwohci_task_dma(void *, int);
1583c60ba66SKatsushi Kobayashi
1593c60ba66SKatsushi Kobayashi /*
1603c60ba66SKatsushi Kobayashi * memory allocated for DMA programs
1613c60ba66SKatsushi Kobayashi */
1623c60ba66SKatsushi Kobayashi #define DMA_PROG_ALLOC (8 * PAGE_SIZE)
1633c60ba66SKatsushi Kobayashi
1643c60ba66SKatsushi Kobayashi #define NDB FWMAXQUEUE
1653c60ba66SKatsushi Kobayashi
1663c60ba66SKatsushi Kobayashi #define OHCI_VERSION 0x00
16773aa55baSHidetoshi Shimokawa #define OHCI_ATRETRY 0x08
1683c60ba66SKatsushi Kobayashi #define OHCI_CROMHDR 0x18
1693c60ba66SKatsushi Kobayashi #define OHCI_BUS_OPT 0x20
1707a22215cSEitan Adler #define OHCI_BUSIRMC (1U << 31)
1713c60ba66SKatsushi Kobayashi #define OHCI_BUSCMC (1 << 30)
1723c60ba66SKatsushi Kobayashi #define OHCI_BUSISC (1 << 29)
1733c60ba66SKatsushi Kobayashi #define OHCI_BUSBMC (1 << 28)
1743c60ba66SKatsushi Kobayashi #define OHCI_BUSPMC (1 << 27)
1753c60ba66SKatsushi Kobayashi #define OHCI_BUSFNC OHCI_BUSIRMC | OHCI_BUSCMC | OHCI_BUSISC |\
1763c60ba66SKatsushi Kobayashi OHCI_BUSBMC | OHCI_BUSPMC
1773c60ba66SKatsushi Kobayashi
1783c60ba66SKatsushi Kobayashi #define OHCI_EUID_HI 0x24
1793c60ba66SKatsushi Kobayashi #define OHCI_EUID_LO 0x28
1803c60ba66SKatsushi Kobayashi
1813c60ba66SKatsushi Kobayashi #define OHCI_CROMPTR 0x34
1823c60ba66SKatsushi Kobayashi #define OHCI_HCCCTL 0x50
1833c60ba66SKatsushi Kobayashi #define OHCI_HCCCTLCLR 0x54
1843c60ba66SKatsushi Kobayashi #define OHCI_AREQHI 0x100
1853c60ba66SKatsushi Kobayashi #define OHCI_AREQHICLR 0x104
1863c60ba66SKatsushi Kobayashi #define OHCI_AREQLO 0x108
1873c60ba66SKatsushi Kobayashi #define OHCI_AREQLOCLR 0x10c
1883c60ba66SKatsushi Kobayashi #define OHCI_PREQHI 0x110
1893c60ba66SKatsushi Kobayashi #define OHCI_PREQHICLR 0x114
1903c60ba66SKatsushi Kobayashi #define OHCI_PREQLO 0x118
1913c60ba66SKatsushi Kobayashi #define OHCI_PREQLOCLR 0x11c
1923c60ba66SKatsushi Kobayashi #define OHCI_PREQUPPER 0x120
19391291042SWill Andrews #define OHCI_PREQUPPER_MAX 0xffff0000
1943c60ba66SKatsushi Kobayashi
1953c60ba66SKatsushi Kobayashi #define OHCI_SID_BUF 0x64
1963c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT 0x68
1977a22215cSEitan Adler #define OHCI_SID_ERR (1U << 31)
1983c60ba66SKatsushi Kobayashi #define OHCI_SID_CNT_MASK 0xffc
1993c60ba66SKatsushi Kobayashi
2003c60ba66SKatsushi Kobayashi #define OHCI_IT_STAT 0x90
2013c60ba66SKatsushi Kobayashi #define OHCI_IT_STATCLR 0x94
2023c60ba66SKatsushi Kobayashi #define OHCI_IT_MASK 0x98
2033c60ba66SKatsushi Kobayashi #define OHCI_IT_MASKCLR 0x9c
2043c60ba66SKatsushi Kobayashi
2053c60ba66SKatsushi Kobayashi #define OHCI_IR_STAT 0xa0
2063c60ba66SKatsushi Kobayashi #define OHCI_IR_STATCLR 0xa4
2073c60ba66SKatsushi Kobayashi #define OHCI_IR_MASK 0xa8
2083c60ba66SKatsushi Kobayashi #define OHCI_IR_MASKCLR 0xac
2093c60ba66SKatsushi Kobayashi
2103c60ba66SKatsushi Kobayashi #define OHCI_LNKCTL 0xe0
2113c60ba66SKatsushi Kobayashi #define OHCI_LNKCTLCLR 0xe4
2123c60ba66SKatsushi Kobayashi
2133c60ba66SKatsushi Kobayashi #define OHCI_PHYACCESS 0xec
2143c60ba66SKatsushi Kobayashi #define OHCI_CYCLETIMER 0xf0
2153c60ba66SKatsushi Kobayashi
2163c60ba66SKatsushi Kobayashi #define OHCI_DMACTL(off) (off)
2173c60ba66SKatsushi Kobayashi #define OHCI_DMACTLCLR(off) (off + 4)
2183c60ba66SKatsushi Kobayashi #define OHCI_DMACMD(off) (off + 0xc)
2193c60ba66SKatsushi Kobayashi #define OHCI_DMAMATCH(off) (off + 0x10)
2203c60ba66SKatsushi Kobayashi
2213c60ba66SKatsushi Kobayashi #define OHCI_ATQOFF 0x180
2223c60ba66SKatsushi Kobayashi #define OHCI_ATQCTL OHCI_ATQOFF
2233c60ba66SKatsushi Kobayashi #define OHCI_ATQCTLCLR (OHCI_ATQOFF + 4)
2243c60ba66SKatsushi Kobayashi #define OHCI_ATQCMD (OHCI_ATQOFF + 0xc)
2253c60ba66SKatsushi Kobayashi #define OHCI_ATQMATCH (OHCI_ATQOFF + 0x10)
2263c60ba66SKatsushi Kobayashi
2273c60ba66SKatsushi Kobayashi #define OHCI_ATSOFF 0x1a0
2283c60ba66SKatsushi Kobayashi #define OHCI_ATSCTL OHCI_ATSOFF
2293c60ba66SKatsushi Kobayashi #define OHCI_ATSCTLCLR (OHCI_ATSOFF + 4)
2303c60ba66SKatsushi Kobayashi #define OHCI_ATSCMD (OHCI_ATSOFF + 0xc)
2313c60ba66SKatsushi Kobayashi #define OHCI_ATSMATCH (OHCI_ATSOFF + 0x10)
2323c60ba66SKatsushi Kobayashi
2333c60ba66SKatsushi Kobayashi #define OHCI_ARQOFF 0x1c0
2343c60ba66SKatsushi Kobayashi #define OHCI_ARQCTL OHCI_ARQOFF
2353c60ba66SKatsushi Kobayashi #define OHCI_ARQCTLCLR (OHCI_ARQOFF + 4)
2363c60ba66SKatsushi Kobayashi #define OHCI_ARQCMD (OHCI_ARQOFF + 0xc)
2373c60ba66SKatsushi Kobayashi #define OHCI_ARQMATCH (OHCI_ARQOFF + 0x10)
2383c60ba66SKatsushi Kobayashi
2393c60ba66SKatsushi Kobayashi #define OHCI_ARSOFF 0x1e0
2403c60ba66SKatsushi Kobayashi #define OHCI_ARSCTL OHCI_ARSOFF
2413c60ba66SKatsushi Kobayashi #define OHCI_ARSCTLCLR (OHCI_ARSOFF + 4)
2423c60ba66SKatsushi Kobayashi #define OHCI_ARSCMD (OHCI_ARSOFF + 0xc)
2433c60ba66SKatsushi Kobayashi #define OHCI_ARSMATCH (OHCI_ARSOFF + 0x10)
2443c60ba66SKatsushi Kobayashi
2453c60ba66SKatsushi Kobayashi #define OHCI_ITOFF(CH) (0x200 + 0x10 * (CH))
2463c60ba66SKatsushi Kobayashi #define OHCI_ITCTL(CH) (OHCI_ITOFF(CH))
2473c60ba66SKatsushi Kobayashi #define OHCI_ITCTLCLR(CH) (OHCI_ITOFF(CH) + 4)
2483c60ba66SKatsushi Kobayashi #define OHCI_ITCMD(CH) (OHCI_ITOFF(CH) + 0xc)
2493c60ba66SKatsushi Kobayashi
2503c60ba66SKatsushi Kobayashi #define OHCI_IROFF(CH) (0x400 + 0x20 * (CH))
2513c60ba66SKatsushi Kobayashi #define OHCI_IRCTL(CH) (OHCI_IROFF(CH))
2523c60ba66SKatsushi Kobayashi #define OHCI_IRCTLCLR(CH) (OHCI_IROFF(CH) + 4)
2533c60ba66SKatsushi Kobayashi #define OHCI_IRCMD(CH) (OHCI_IROFF(CH) + 0xc)
2543c60ba66SKatsushi Kobayashi #define OHCI_IRMATCH(CH) (OHCI_IROFF(CH) + 0x10)
2553c60ba66SKatsushi Kobayashi
2563c60ba66SKatsushi Kobayashi d_ioctl_t fwohci_ioctl;
2573c60ba66SKatsushi Kobayashi
2583c60ba66SKatsushi Kobayashi /*
2593c60ba66SKatsushi Kobayashi * Communication with PHY device
2603c60ba66SKatsushi Kobayashi */
2619950b741SHidetoshi Shimokawa /* XXX need lock for phy access */
26203161bbcSDoug Rabson static uint32_t
fwphy_wrdata(struct fwohci_softc * sc,uint32_t addr,uint32_t data)26303161bbcSDoug Rabson fwphy_wrdata(struct fwohci_softc *sc, uint32_t addr, uint32_t data)
2643c60ba66SKatsushi Kobayashi {
26503161bbcSDoug Rabson uint32_t fun;
2663c60ba66SKatsushi Kobayashi
2673c60ba66SKatsushi Kobayashi addr &= 0xf;
2683c60ba66SKatsushi Kobayashi data &= 0xff;
2693c60ba66SKatsushi Kobayashi
27023667f08SAlexander Kabaev fun = (PHYDEV_WRCMD | (addr << PHYDEV_REGADDR) |
27123667f08SAlexander Kabaev (data << PHYDEV_WRDATA));
2723c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PHYACCESS, fun);
2733c60ba66SKatsushi Kobayashi DELAY(100);
2743c60ba66SKatsushi Kobayashi
2753c60ba66SKatsushi Kobayashi return (fwphy_rddata(sc, addr));
2763c60ba66SKatsushi Kobayashi }
2773c60ba66SKatsushi Kobayashi
27803161bbcSDoug Rabson static uint32_t
fwohci_set_bus_manager(struct firewire_comm * fc,u_int node)2793c60ba66SKatsushi Kobayashi fwohci_set_bus_manager(struct firewire_comm *fc, u_int node)
2803c60ba66SKatsushi Kobayashi {
2813c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc;
2823c60ba66SKatsushi Kobayashi int i;
28303161bbcSDoug Rabson uint32_t bm;
2843c60ba66SKatsushi Kobayashi
2853c60ba66SKatsushi Kobayashi #define OHCI_CSR_DATA 0x0c
2863c60ba66SKatsushi Kobayashi #define OHCI_CSR_COMP 0x10
2873c60ba66SKatsushi Kobayashi #define OHCI_CSR_CONT 0x14
2883c60ba66SKatsushi Kobayashi #define OHCI_BUS_MANAGER_ID 0
2893c60ba66SKatsushi Kobayashi
2903c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_DATA, node);
2913c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_COMP, 0x3f);
2923c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_CSR_CONT, OHCI_BUS_MANAGER_ID);
2933c60ba66SKatsushi Kobayashi for (i = 0; !(OREAD(sc, OHCI_CSR_CONT) & (1<<31)) && (i < 1000); i++)
2944ed65ce9SHidetoshi Shimokawa DELAY(10);
2953c60ba66SKatsushi Kobayashi bm = OREAD(sc, OHCI_CSR_DATA);
29617c3d42cSHidetoshi Shimokawa if ((bm & 0x3f) == 0x3f)
2973c60ba66SKatsushi Kobayashi bm = node;
298f9d9941fSHidetoshi Shimokawa if (firewire_debug)
299373d9227SSean Bruno device_printf(sc->fc.dev, "%s: %d->%d (loop=%d)\n",
300373d9227SSean Bruno __func__, bm, node, i);
3013c60ba66SKatsushi Kobayashi return (bm);
3023c60ba66SKatsushi Kobayashi }
3033c60ba66SKatsushi Kobayashi
30403161bbcSDoug Rabson static uint32_t
fwphy_rddata(struct fwohci_softc * sc,u_int addr)305c572b810SHidetoshi Shimokawa fwphy_rddata(struct fwohci_softc *sc, u_int addr)
3063c60ba66SKatsushi Kobayashi {
30703161bbcSDoug Rabson uint32_t fun, stat;
308e4b13179SHidetoshi Shimokawa u_int i, retry = 0;
3093c60ba66SKatsushi Kobayashi
3103c60ba66SKatsushi Kobayashi addr &= 0xf;
311e4b13179SHidetoshi Shimokawa #define MAX_RETRY 100
312e4b13179SHidetoshi Shimokawa again:
313e4b13179SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_REG_FAIL);
3143c60ba66SKatsushi Kobayashi fun = PHYDEV_RDCMD | (addr << PHYDEV_REGADDR);
3153c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_PHYACCESS, fun);
316e4b13179SHidetoshi Shimokawa for (i = 0; i < MAX_RETRY; i++) {
3173c60ba66SKatsushi Kobayashi fun = OREAD(sc, OHCI_PHYACCESS);
3183c60ba66SKatsushi Kobayashi if ((fun & PHYDEV_RDCMD) == 0 && (fun & PHYDEV_RDDONE) != 0)
3193c60ba66SKatsushi Kobayashi break;
3204ed65ce9SHidetoshi Shimokawa DELAY(100);
3213c60ba66SKatsushi Kobayashi }
322e4b13179SHidetoshi Shimokawa if (i >= MAX_RETRY) {
323f9d9941fSHidetoshi Shimokawa if (firewire_debug)
324373d9227SSean Bruno device_printf(sc->fc.dev, "%s: failed(1).\n", __func__);
3251f2361f8SHidetoshi Shimokawa if (++retry < MAX_RETRY) {
3264ed65ce9SHidetoshi Shimokawa DELAY(100);
3271f2361f8SHidetoshi Shimokawa goto again;
3281f2361f8SHidetoshi Shimokawa }
329e4b13179SHidetoshi Shimokawa }
330e4b13179SHidetoshi Shimokawa /* Make sure that SCLK is started */
331e4b13179SHidetoshi Shimokawa stat = OREAD(sc, FWOHCI_INTSTAT);
332e4b13179SHidetoshi Shimokawa if ((stat & OHCI_INT_REG_FAIL) != 0 ||
333e4b13179SHidetoshi Shimokawa ((fun >> PHYDEV_REGADDR) & 0xf) != addr) {
334f9d9941fSHidetoshi Shimokawa if (firewire_debug)
335373d9227SSean Bruno device_printf(sc->fc.dev, "%s: failed(2).\n", __func__);
336e4b13179SHidetoshi Shimokawa if (++retry < MAX_RETRY) {
3374ed65ce9SHidetoshi Shimokawa DELAY(100);
338e4b13179SHidetoshi Shimokawa goto again;
339e4b13179SHidetoshi Shimokawa }
340e4b13179SHidetoshi Shimokawa }
341373d9227SSean Bruno if (firewire_debug > 1 || retry >= MAX_RETRY)
342e4b13179SHidetoshi Shimokawa device_printf(sc->fc.dev,
343373d9227SSean Bruno "%s:: 0x%x loop=%d, retry=%d\n",
344373d9227SSean Bruno __func__, addr, i, retry);
345e4b13179SHidetoshi Shimokawa #undef MAX_RETRY
3463c60ba66SKatsushi Kobayashi return ((fun >> PHYDEV_RDDATA) & 0xff);
3473c60ba66SKatsushi Kobayashi }
34823667f08SAlexander Kabaev
3493c60ba66SKatsushi Kobayashi /* Device specific ioctl. */
3503c60ba66SKatsushi Kobayashi int
fwohci_ioctl(struct cdev * dev,u_long cmd,caddr_t data,int flag,fw_proc * td)35189c9c53dSPoul-Henning Kamp fwohci_ioctl (struct cdev *dev, u_long cmd, caddr_t data, int flag, fw_proc *td)
3523c60ba66SKatsushi Kobayashi {
3533c60ba66SKatsushi Kobayashi struct firewire_softc *sc;
3543c60ba66SKatsushi Kobayashi struct fwohci_softc *fc;
3553c60ba66SKatsushi Kobayashi int unit = DEV2UNIT(dev);
3563c60ba66SKatsushi Kobayashi int err = 0;
3573c60ba66SKatsushi Kobayashi struct fw_reg_req_t *reg = (struct fw_reg_req_t *) data;
35803161bbcSDoug Rabson uint32_t *dmach = (uint32_t *) data;
3593c60ba66SKatsushi Kobayashi
3603c60ba66SKatsushi Kobayashi sc = devclass_get_softc(firewire_devclass, unit);
36123667f08SAlexander Kabaev if (sc == NULL)
3623c60ba66SKatsushi Kobayashi return (EINVAL);
36323667f08SAlexander Kabaev
3643c60ba66SKatsushi Kobayashi fc = (struct fwohci_softc *)sc->fc;
3653c60ba66SKatsushi Kobayashi
3663c60ba66SKatsushi Kobayashi if (!data)
3673c60ba66SKatsushi Kobayashi return (EINVAL);
3683c60ba66SKatsushi Kobayashi
3693c60ba66SKatsushi Kobayashi switch (cmd) {
3703c60ba66SKatsushi Kobayashi case FWOHCI_WRREG:
3713c60ba66SKatsushi Kobayashi #define OHCI_MAX_REG 0x800
3723c60ba66SKatsushi Kobayashi if (reg->addr <= OHCI_MAX_REG) {
3733c60ba66SKatsushi Kobayashi OWRITE(fc, reg->addr, reg->data);
3743c60ba66SKatsushi Kobayashi reg->data = OREAD(fc, reg->addr);
3753c60ba66SKatsushi Kobayashi } else {
3763c60ba66SKatsushi Kobayashi err = EINVAL;
3773c60ba66SKatsushi Kobayashi }
3783c60ba66SKatsushi Kobayashi break;
3793c60ba66SKatsushi Kobayashi case FWOHCI_RDREG:
3803c60ba66SKatsushi Kobayashi if (reg->addr <= OHCI_MAX_REG) {
3813c60ba66SKatsushi Kobayashi reg->data = OREAD(fc, reg->addr);
3823c60ba66SKatsushi Kobayashi } else {
3833c60ba66SKatsushi Kobayashi err = EINVAL;
3843c60ba66SKatsushi Kobayashi }
3853c60ba66SKatsushi Kobayashi break;
3863c60ba66SKatsushi Kobayashi /* Read DMA descriptors for debug */
3873c60ba66SKatsushi Kobayashi case DUMPDMA:
3883c60ba66SKatsushi Kobayashi if (*dmach <= OHCI_MAX_DMA_CH) {
3893c60ba66SKatsushi Kobayashi dump_dma(fc, *dmach);
3903c60ba66SKatsushi Kobayashi dump_db(fc, *dmach);
3913c60ba66SKatsushi Kobayashi } else {
3923c60ba66SKatsushi Kobayashi err = EINVAL;
3933c60ba66SKatsushi Kobayashi }
3943c60ba66SKatsushi Kobayashi break;
395f9c8c31dSHidetoshi Shimokawa /* Read/Write Phy registers */
396f9c8c31dSHidetoshi Shimokawa #define OHCI_MAX_PHY_REG 0xf
397f9c8c31dSHidetoshi Shimokawa case FWOHCI_RDPHYREG:
398f9c8c31dSHidetoshi Shimokawa if (reg->addr <= OHCI_MAX_PHY_REG)
399f9c8c31dSHidetoshi Shimokawa reg->data = fwphy_rddata(fc, reg->addr);
400f9c8c31dSHidetoshi Shimokawa else
401f9c8c31dSHidetoshi Shimokawa err = EINVAL;
402f9c8c31dSHidetoshi Shimokawa break;
403f9c8c31dSHidetoshi Shimokawa case FWOHCI_WRPHYREG:
404f9c8c31dSHidetoshi Shimokawa if (reg->addr <= OHCI_MAX_PHY_REG)
405f9c8c31dSHidetoshi Shimokawa reg->data = fwphy_wrdata(fc, reg->addr, reg->data);
406f9c8c31dSHidetoshi Shimokawa else
407f9c8c31dSHidetoshi Shimokawa err = EINVAL;
408f9c8c31dSHidetoshi Shimokawa break;
4093c60ba66SKatsushi Kobayashi default:
410f9c8c31dSHidetoshi Shimokawa err = EINVAL;
4113c60ba66SKatsushi Kobayashi break;
4123c60ba66SKatsushi Kobayashi }
4133c60ba66SKatsushi Kobayashi return err;
4143c60ba66SKatsushi Kobayashi }
415c572b810SHidetoshi Shimokawa
416d0fd7bc6SHidetoshi Shimokawa static int
fwohci_probe_phy(struct fwohci_softc * sc,device_t dev)417d0fd7bc6SHidetoshi Shimokawa fwohci_probe_phy(struct fwohci_softc *sc, device_t dev)
4183c60ba66SKatsushi Kobayashi {
41903161bbcSDoug Rabson uint32_t reg, reg2;
420d0fd7bc6SHidetoshi Shimokawa int e1394a = 1;
42123667f08SAlexander Kabaev
422d0fd7bc6SHidetoshi Shimokawa /*
423d0fd7bc6SHidetoshi Shimokawa * probe PHY parameters
424d0fd7bc6SHidetoshi Shimokawa * 0. to prove PHY version, whether compliance of 1394a.
425d0fd7bc6SHidetoshi Shimokawa * 1. to probe maximum speed supported by the PHY and
426d0fd7bc6SHidetoshi Shimokawa * number of port supported by core-logic.
427d0fd7bc6SHidetoshi Shimokawa * It is not actually available port on your PC .
428d0fd7bc6SHidetoshi Shimokawa */
429d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS);
43033662e36SHidetoshi Shimokawa DELAY(500);
43133662e36SHidetoshi Shimokawa
432d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, FW_PHY_SPD_REG);
433d0fd7bc6SHidetoshi Shimokawa
434d0fd7bc6SHidetoshi Shimokawa if ((reg >> 5) != 7) {
435d0fd7bc6SHidetoshi Shimokawa sc->fc.mode &= ~FWPHYASYST;
436d0fd7bc6SHidetoshi Shimokawa sc->fc.nport = reg & FW_PHY_NP;
437d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = reg & FW_PHY_SPD >> 6;
438d0fd7bc6SHidetoshi Shimokawa if (sc->fc.speed > MAX_SPEED) {
439d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "invalid speed %d (fixed to %d).\n",
440d0fd7bc6SHidetoshi Shimokawa sc->fc.speed, MAX_SPEED);
441d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = MAX_SPEED;
442d0fd7bc6SHidetoshi Shimokawa }
443d0fd7bc6SHidetoshi Shimokawa device_printf(dev,
44494b6f028SHidetoshi Shimokawa "Phy 1394 only %s, %d ports.\n",
44594b6f028SHidetoshi Shimokawa linkspeed[sc->fc.speed], sc->fc.nport);
446d0fd7bc6SHidetoshi Shimokawa } else {
447d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_rddata(sc, FW_PHY_ESPD_REG);
448d0fd7bc6SHidetoshi Shimokawa sc->fc.mode |= FWPHYASYST;
449d0fd7bc6SHidetoshi Shimokawa sc->fc.nport = reg & FW_PHY_NP;
450d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = (reg2 & FW_PHY_ESPD) >> 5;
451d0fd7bc6SHidetoshi Shimokawa if (sc->fc.speed > MAX_SPEED) {
452d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "invalid speed %d (fixed to %d).\n",
453d0fd7bc6SHidetoshi Shimokawa sc->fc.speed, MAX_SPEED);
454d0fd7bc6SHidetoshi Shimokawa sc->fc.speed = MAX_SPEED;
455d0fd7bc6SHidetoshi Shimokawa }
456d0fd7bc6SHidetoshi Shimokawa device_printf(dev,
45794b6f028SHidetoshi Shimokawa "Phy 1394a available %s, %d ports.\n",
45894b6f028SHidetoshi Shimokawa linkspeed[sc->fc.speed], sc->fc.nport);
459d0fd7bc6SHidetoshi Shimokawa
460d0fd7bc6SHidetoshi Shimokawa /* check programPhyEnable */
461d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_rddata(sc, 5);
462d0fd7bc6SHidetoshi Shimokawa #if 0
463d0fd7bc6SHidetoshi Shimokawa if (e1394a && (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_PRPHY)) {
464d0fd7bc6SHidetoshi Shimokawa #else /* XXX force to enable 1394a */
465d0fd7bc6SHidetoshi Shimokawa if (e1394a) {
466d0fd7bc6SHidetoshi Shimokawa #endif
467f9d9941fSHidetoshi Shimokawa if (firewire_debug)
468d0fd7bc6SHidetoshi Shimokawa device_printf(dev,
469d0fd7bc6SHidetoshi Shimokawa "Enable 1394a Enhancements\n");
470d0fd7bc6SHidetoshi Shimokawa /* enable EAA EMC */
471d0fd7bc6SHidetoshi Shimokawa reg2 |= 0x03;
472d0fd7bc6SHidetoshi Shimokawa /* set aPhyEnhanceEnable */
473d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_PHYEN);
474d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_PRPHY);
475d0fd7bc6SHidetoshi Shimokawa } else {
476d0fd7bc6SHidetoshi Shimokawa /* for safe */
477d0fd7bc6SHidetoshi Shimokawa reg2 &= ~0x83;
478d0fd7bc6SHidetoshi Shimokawa }
479d0fd7bc6SHidetoshi Shimokawa reg2 = fwphy_wrdata(sc, 5, reg2);
480d0fd7bc6SHidetoshi Shimokawa }
481d0fd7bc6SHidetoshi Shimokawa
482d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, FW_PHY_SPD_REG);
483d0fd7bc6SHidetoshi Shimokawa if ((reg >> 5) == 7) {
484d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, 4);
485d0fd7bc6SHidetoshi Shimokawa reg |= 1 << 6;
486d0fd7bc6SHidetoshi Shimokawa fwphy_wrdata(sc, 4, reg);
487d0fd7bc6SHidetoshi Shimokawa reg = fwphy_rddata(sc, 4);
488d0fd7bc6SHidetoshi Shimokawa }
489d0fd7bc6SHidetoshi Shimokawa return 0;
490d0fd7bc6SHidetoshi Shimokawa }
491d0fd7bc6SHidetoshi Shimokawa
492d0fd7bc6SHidetoshi Shimokawa
493d0fd7bc6SHidetoshi Shimokawa void
494d0fd7bc6SHidetoshi Shimokawa fwohci_reset(struct fwohci_softc *sc, device_t dev)
495d0fd7bc6SHidetoshi Shimokawa {
49694b6f028SHidetoshi Shimokawa int i, max_rec, speed;
49703161bbcSDoug Rabson uint32_t reg, reg2;
4983c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr;
499d0fd7bc6SHidetoshi Shimokawa
50095a24954SDoug Rabson /* Disable interrupts */
501d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, ~0);
502d0fd7bc6SHidetoshi Shimokawa
50395a24954SDoug Rabson /* Now stopping all DMA channels */
504d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN);
505d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN);
506d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
507d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
508d0fd7bc6SHidetoshi Shimokawa
509d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASKCLR, ~0);
510d0fd7bc6SHidetoshi Shimokawa for (i = 0; i < sc->fc.nisodma; i++) {
511d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN);
512d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN);
513d0fd7bc6SHidetoshi Shimokawa }
514d0fd7bc6SHidetoshi Shimokawa
515453130d9SPedro F. Giffuni /* FLUSH FIFO and reset Transmitter/Receiver */
516d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET);
517f9d9941fSHidetoshi Shimokawa if (firewire_debug)
518d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "resetting OHCI...");
519d0fd7bc6SHidetoshi Shimokawa i = 0;
520d0fd7bc6SHidetoshi Shimokawa while (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_RESET) {
521d0fd7bc6SHidetoshi Shimokawa if (i++ > 100) break;
522d0fd7bc6SHidetoshi Shimokawa DELAY(1000);
523d0fd7bc6SHidetoshi Shimokawa }
524f9d9941fSHidetoshi Shimokawa if (firewire_debug)
525d0fd7bc6SHidetoshi Shimokawa printf("done (loop=%d)\n", i);
526d0fd7bc6SHidetoshi Shimokawa
52794b6f028SHidetoshi Shimokawa /* Probe phy */
52894b6f028SHidetoshi Shimokawa fwohci_probe_phy(sc, dev);
52994b6f028SHidetoshi Shimokawa
53094b6f028SHidetoshi Shimokawa /* Probe link */
531d0fd7bc6SHidetoshi Shimokawa reg = OREAD(sc, OHCI_BUS_OPT);
532d0fd7bc6SHidetoshi Shimokawa reg2 = reg | OHCI_BUSFNC;
53394b6f028SHidetoshi Shimokawa max_rec = (reg & 0x0000f000) >> 12;
53494b6f028SHidetoshi Shimokawa speed = (reg & 0x00000007);
53594b6f028SHidetoshi Shimokawa device_printf(dev, "Link %s, max_rec %d bytes.\n",
53694b6f028SHidetoshi Shimokawa linkspeed[speed], MAXREC(max_rec));
53794b6f028SHidetoshi Shimokawa /* XXX fix max_rec */
53894b6f028SHidetoshi Shimokawa sc->fc.maxrec = sc->fc.speed + 8;
53994b6f028SHidetoshi Shimokawa if (max_rec != sc->fc.maxrec) {
54094b6f028SHidetoshi Shimokawa reg2 = (reg2 & 0xffff0fff) | (sc->fc.maxrec << 12);
54194b6f028SHidetoshi Shimokawa device_printf(dev, "max_rec %d -> %d\n",
54294b6f028SHidetoshi Shimokawa MAXREC(max_rec), MAXREC(sc->fc.maxrec));
54394b6f028SHidetoshi Shimokawa }
544f9d9941fSHidetoshi Shimokawa if (firewire_debug)
545d0fd7bc6SHidetoshi Shimokawa device_printf(dev, "BUS_OPT 0x%x -> 0x%x\n", reg, reg2);
546d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_BUS_OPT, reg2);
547d0fd7bc6SHidetoshi Shimokawa
54894b6f028SHidetoshi Shimokawa /* Initialize registers */
549d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_CROMHDR, sc->fc.config_rom[0]);
55077ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_CROMPTR, sc->crom_dma.bus_addr);
551d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_BIGEND);
552d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_POSTWR);
55377ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_SID_BUF, sc->sid_dma.bus_addr);
554d0fd7bc6SHidetoshi Shimokawa OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_SID);
5559339321dSHidetoshi Shimokawa
55694b6f028SHidetoshi Shimokawa /* Enable link */
55794b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LINKEN);
55894b6f028SHidetoshi Shimokawa
55994b6f028SHidetoshi Shimokawa /* Force to start async RX DMA */
5609339321dSHidetoshi Shimokawa sc->arrq.xferq.flag &= ~FWXFERQ_RUNNING;
5619339321dSHidetoshi Shimokawa sc->arrs.xferq.flag &= ~FWXFERQ_RUNNING;
562d0fd7bc6SHidetoshi Shimokawa fwohci_rx_enable(sc, &sc->arrq);
563d0fd7bc6SHidetoshi Shimokawa fwohci_rx_enable(sc, &sc->arrs);
564d0fd7bc6SHidetoshi Shimokawa
56594b6f028SHidetoshi Shimokawa /* Initialize async TX */
56694b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD);
56794b6f028SHidetoshi Shimokawa OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD);
568630529adSHidetoshi Shimokawa
56994b6f028SHidetoshi Shimokawa /* AT Retries */
57094b6f028SHidetoshi Shimokawa OWRITE(sc, FWOHCI_RETRY,
57194b6f028SHidetoshi Shimokawa /* CycleLimit PhyRespRetries ATRespRetries ATReqRetries */
57294b6f028SHidetoshi Shimokawa (0xffff << 16) | (0x0f << 8) | (0x0f << 4) | 0x0f);
573630529adSHidetoshi Shimokawa
574630529adSHidetoshi Shimokawa sc->atrq.top = STAILQ_FIRST(&sc->atrq.db_trq);
575630529adSHidetoshi Shimokawa sc->atrs.top = STAILQ_FIRST(&sc->atrs.db_trq);
576630529adSHidetoshi Shimokawa sc->atrq.bottom = sc->atrq.top;
577630529adSHidetoshi Shimokawa sc->atrs.bottom = sc->atrs.top;
578630529adSHidetoshi Shimokawa
579d0fd7bc6SHidetoshi Shimokawa for (i = 0, db_tr = sc->atrq.top; i < sc->atrq.ndb;
580d0fd7bc6SHidetoshi Shimokawa i++, db_tr = STAILQ_NEXT(db_tr, link)) {
581d0fd7bc6SHidetoshi Shimokawa db_tr->xfer = NULL;
582d0fd7bc6SHidetoshi Shimokawa }
583d0fd7bc6SHidetoshi Shimokawa for (i = 0, db_tr = sc->atrs.top; i < sc->atrs.ndb;
584d0fd7bc6SHidetoshi Shimokawa i++, db_tr = STAILQ_NEXT(db_tr, link)) {
585d0fd7bc6SHidetoshi Shimokawa db_tr->xfer = NULL;
586d0fd7bc6SHidetoshi Shimokawa }
587d0fd7bc6SHidetoshi Shimokawa
58895a24954SDoug Rabson /* Enable interrupts */
5899950b741SHidetoshi Shimokawa sc->intmask = (OHCI_INT_ERR | OHCI_INT_PHY_SID
590d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS
591d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS
592d0fd7bc6SHidetoshi Shimokawa | OHCI_INT_PHY_BUS_R | OHCI_INT_PW_ERR);
5939950b741SHidetoshi Shimokawa sc->intmask |= OHCI_INT_DMA_IR | OHCI_INT_DMA_IT;
5949950b741SHidetoshi Shimokawa sc->intmask |= OHCI_INT_CYC_LOST | OHCI_INT_PHY_INT;
5959950b741SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, sc->intmask);
596d0fd7bc6SHidetoshi Shimokawa fwohci_set_intr(&sc->fc, 1);
597d0fd7bc6SHidetoshi Shimokawa }
598d0fd7bc6SHidetoshi Shimokawa
599d0fd7bc6SHidetoshi Shimokawa int
600d0fd7bc6SHidetoshi Shimokawa fwohci_init(struct fwohci_softc *sc, device_t dev)
601d0fd7bc6SHidetoshi Shimokawa {
602ff04511eSHidetoshi Shimokawa int i, mver;
60303161bbcSDoug Rabson uint32_t reg;
60403161bbcSDoug Rabson uint8_t ui[8];
6053c60ba66SKatsushi Kobayashi
606ff04511eSHidetoshi Shimokawa /* OHCI version */
6073c60ba66SKatsushi Kobayashi reg = OREAD(sc, OHCI_VERSION);
608ff04511eSHidetoshi Shimokawa mver = (reg >> 16) & 0xff;
6093c60ba66SKatsushi Kobayashi device_printf(dev, "OHCI version %x.%x (ROM=%d)\n",
610ff04511eSHidetoshi Shimokawa mver, reg & 0xff, (reg >> 24) & 1);
611ff04511eSHidetoshi Shimokawa if (mver < 1 || mver > 9) {
61218349893SHidetoshi Shimokawa device_printf(dev, "invalid OHCI version\n");
61318349893SHidetoshi Shimokawa return (ENXIO);
61418349893SHidetoshi Shimokawa }
61518349893SHidetoshi Shimokawa
61695a24954SDoug Rabson /* Available Isochronous DMA channel probe */
6177054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASK, 0xffffffff);
6187054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASK, 0xffffffff);
6197054e848SHidetoshi Shimokawa reg = OREAD(sc, OHCI_IT_MASK) & OREAD(sc, OHCI_IR_MASK);
6207054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASKCLR, 0xffffffff);
6217054e848SHidetoshi Shimokawa OWRITE(sc, OHCI_IR_MASKCLR, 0xffffffff);
6227054e848SHidetoshi Shimokawa for (i = 0; i < 0x20; i++)
6237054e848SHidetoshi Shimokawa if ((reg & (1 << i)) == 0)
6247054e848SHidetoshi Shimokawa break;
6253c60ba66SKatsushi Kobayashi sc->fc.nisodma = i;
62695a24954SDoug Rabson device_printf(dev, "No. of Isochronous channels is %d.\n", i);
627f40a2915SHidetoshi Shimokawa if (i == 0)
628f40a2915SHidetoshi Shimokawa return (ENXIO);
6293c60ba66SKatsushi Kobayashi
6303c60ba66SKatsushi Kobayashi sc->fc.arq = &sc->arrq.xferq;
6313c60ba66SKatsushi Kobayashi sc->fc.ars = &sc->arrs.xferq;
6323c60ba66SKatsushi Kobayashi sc->fc.atq = &sc->atrq.xferq;
6333c60ba66SKatsushi Kobayashi sc->fc.ats = &sc->atrs.xferq;
6343c60ba66SKatsushi Kobayashi
63577ee030bSHidetoshi Shimokawa sc->arrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
63677ee030bSHidetoshi Shimokawa sc->arrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
63777ee030bSHidetoshi Shimokawa sc->atrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
63877ee030bSHidetoshi Shimokawa sc->atrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
63977ee030bSHidetoshi Shimokawa
6403c60ba66SKatsushi Kobayashi sc->arrq.xferq.start = NULL;
6413c60ba66SKatsushi Kobayashi sc->arrs.xferq.start = NULL;
6423c60ba66SKatsushi Kobayashi sc->atrq.xferq.start = fwohci_start_atq;
6433c60ba66SKatsushi Kobayashi sc->atrs.xferq.start = fwohci_start_ats;
6443c60ba66SKatsushi Kobayashi
64577ee030bSHidetoshi Shimokawa sc->arrq.xferq.buf = NULL;
64677ee030bSHidetoshi Shimokawa sc->arrs.xferq.buf = NULL;
64777ee030bSHidetoshi Shimokawa sc->atrq.xferq.buf = NULL;
64877ee030bSHidetoshi Shimokawa sc->atrs.xferq.buf = NULL;
6493c60ba66SKatsushi Kobayashi
6506cada79aSHidetoshi Shimokawa sc->arrq.xferq.dmach = -1;
6516cada79aSHidetoshi Shimokawa sc->arrs.xferq.dmach = -1;
6526cada79aSHidetoshi Shimokawa sc->atrq.xferq.dmach = -1;
6536cada79aSHidetoshi Shimokawa sc->atrs.xferq.dmach = -1;
6546cada79aSHidetoshi Shimokawa
6553c60ba66SKatsushi Kobayashi sc->arrq.ndesc = 1;
6563c60ba66SKatsushi Kobayashi sc->arrs.ndesc = 1;
657645394e6SHidetoshi Shimokawa sc->atrq.ndesc = 8; /* equal to maximum of mbuf chains */
658645394e6SHidetoshi Shimokawa sc->atrs.ndesc = 2;
6593c60ba66SKatsushi Kobayashi
6603c60ba66SKatsushi Kobayashi sc->arrq.ndb = NDB;
6613c60ba66SKatsushi Kobayashi sc->arrs.ndb = NDB / 2;
6623c60ba66SKatsushi Kobayashi sc->atrq.ndb = NDB;
6633c60ba66SKatsushi Kobayashi sc->atrs.ndb = NDB / 2;
6643c60ba66SKatsushi Kobayashi
6653c60ba66SKatsushi Kobayashi for (i = 0; i < sc->fc.nisodma; i++) {
6663c60ba66SKatsushi Kobayashi sc->fc.it[i] = &sc->it[i].xferq;
6673c60ba66SKatsushi Kobayashi sc->fc.ir[i] = &sc->ir[i].xferq;
6686cada79aSHidetoshi Shimokawa sc->it[i].xferq.dmach = i;
6696cada79aSHidetoshi Shimokawa sc->ir[i].xferq.dmach = i;
6703c60ba66SKatsushi Kobayashi sc->it[i].ndb = 0;
6713c60ba66SKatsushi Kobayashi sc->ir[i].ndb = 0;
6723c60ba66SKatsushi Kobayashi }
6733c60ba66SKatsushi Kobayashi
6743c60ba66SKatsushi Kobayashi sc->fc.tcode = tinfo;
67577ee030bSHidetoshi Shimokawa sc->fc.dev = dev;
6763c60ba66SKatsushi Kobayashi
67777ee030bSHidetoshi Shimokawa sc->fc.config_rom = fwdma_malloc(&sc->fc, CROMSIZE, CROMSIZE,
6780752b99dSMarius Strobl &sc->crom_dma, BUS_DMA_WAITOK | BUS_DMA_COHERENT);
67977ee030bSHidetoshi Shimokawa if (sc->fc.config_rom == NULL) {
68077ee030bSHidetoshi Shimokawa device_printf(dev, "config_rom alloc failed.");
6813c60ba66SKatsushi Kobayashi return ENOMEM;
6823c60ba66SKatsushi Kobayashi }
6833c60ba66SKatsushi Kobayashi
6840bc666e0SHidetoshi Shimokawa #if 0
6850bc666e0SHidetoshi Shimokawa bzero(&sc->fc.config_rom[0], CROMSIZE);
6863c60ba66SKatsushi Kobayashi sc->fc.config_rom[1] = 0x31333934;
6873c60ba66SKatsushi Kobayashi sc->fc.config_rom[2] = 0xf000a002;
6883c60ba66SKatsushi Kobayashi sc->fc.config_rom[3] = OREAD(sc, OHCI_EUID_HI);
6893c60ba66SKatsushi Kobayashi sc->fc.config_rom[4] = OREAD(sc, OHCI_EUID_LO);
6903c60ba66SKatsushi Kobayashi sc->fc.config_rom[5] = 0;
6913c60ba66SKatsushi Kobayashi sc->fc.config_rom[0] = (4 << 24) | (5 << 16);
6923c60ba66SKatsushi Kobayashi
6933c60ba66SKatsushi Kobayashi sc->fc.config_rom[0] |= fw_crc16(&sc->fc.config_rom[1], 5*4);
69477ee030bSHidetoshi Shimokawa #endif
6953c60ba66SKatsushi Kobayashi
696453130d9SPedro F. Giffuni /* SID receive buffer must align 2^11 */
6973c60ba66SKatsushi Kobayashi #define OHCI_SIDSIZE (1 << 11)
69877ee030bSHidetoshi Shimokawa sc->sid_buf = fwdma_malloc(&sc->fc, OHCI_SIDSIZE, OHCI_SIDSIZE,
6990752b99dSMarius Strobl &sc->sid_dma, BUS_DMA_WAITOK | BUS_DMA_COHERENT);
70077ee030bSHidetoshi Shimokawa if (sc->sid_buf == NULL) {
70177ee030bSHidetoshi Shimokawa device_printf(dev, "sid_buf alloc failed.");
70216e0f484SHidetoshi Shimokawa return ENOMEM;
70316e0f484SHidetoshi Shimokawa }
7043c60ba66SKatsushi Kobayashi
70503161bbcSDoug Rabson fwdma_malloc(&sc->fc, sizeof(uint32_t), sizeof(uint32_t),
70677ee030bSHidetoshi Shimokawa &sc->dummy_dma, BUS_DMA_WAITOK);
70777ee030bSHidetoshi Shimokawa
70877ee030bSHidetoshi Shimokawa if (sc->dummy_dma.v_addr == NULL) {
70977ee030bSHidetoshi Shimokawa device_printf(dev, "dummy_dma alloc failed.");
71077ee030bSHidetoshi Shimokawa return ENOMEM;
71177ee030bSHidetoshi Shimokawa }
71277ee030bSHidetoshi Shimokawa
71377ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->arrq);
7141f2361f8SHidetoshi Shimokawa if ((sc->arrq.flags & FWOHCI_DBCH_INIT) == 0)
7151f2361f8SHidetoshi Shimokawa return ENOMEM;
7161f2361f8SHidetoshi Shimokawa
71777ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->arrs);
7181f2361f8SHidetoshi Shimokawa if ((sc->arrs.flags & FWOHCI_DBCH_INIT) == 0)
7191f2361f8SHidetoshi Shimokawa return ENOMEM;
7203c60ba66SKatsushi Kobayashi
72177ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->atrq);
7221f2361f8SHidetoshi Shimokawa if ((sc->atrq.flags & FWOHCI_DBCH_INIT) == 0)
7231f2361f8SHidetoshi Shimokawa return ENOMEM;
7241f2361f8SHidetoshi Shimokawa
72577ee030bSHidetoshi Shimokawa fwohci_db_init(sc, &sc->atrs);
7261f2361f8SHidetoshi Shimokawa if ((sc->atrs.flags & FWOHCI_DBCH_INIT) == 0)
7271f2361f8SHidetoshi Shimokawa return ENOMEM;
7283c60ba66SKatsushi Kobayashi
729c547b896SHidetoshi Shimokawa sc->fc.eui.hi = OREAD(sc, FWOHCIGUID_H);
730c547b896SHidetoshi Shimokawa sc->fc.eui.lo = OREAD(sc, FWOHCIGUID_L);
731c547b896SHidetoshi Shimokawa for (i = 0; i < 8; i++)
732c547b896SHidetoshi Shimokawa ui[i] = FW_EUI64_BYTE(&sc->fc.eui,i);
7333c60ba66SKatsushi Kobayashi device_printf(dev, "EUI64 %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n",
734c547b896SHidetoshi Shimokawa ui[0], ui[1], ui[2], ui[3], ui[4], ui[5], ui[6], ui[7]);
735c547b896SHidetoshi Shimokawa
7363c60ba66SKatsushi Kobayashi sc->fc.ioctl = fwohci_ioctl;
7373c60ba66SKatsushi Kobayashi sc->fc.cyctimer = fwohci_cyctimer;
7383c60ba66SKatsushi Kobayashi sc->fc.set_bmr = fwohci_set_bus_manager;
7393c60ba66SKatsushi Kobayashi sc->fc.ibr = fwohci_ibr;
7403c60ba66SKatsushi Kobayashi sc->fc.irx_enable = fwohci_irx_enable;
7413c60ba66SKatsushi Kobayashi sc->fc.irx_disable = fwohci_irx_disable;
7423c60ba66SKatsushi Kobayashi
7433c60ba66SKatsushi Kobayashi sc->fc.itx_enable = fwohci_itxbuf_enable;
7443c60ba66SKatsushi Kobayashi sc->fc.itx_disable = fwohci_itx_disable;
74577ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
7463c60ba66SKatsushi Kobayashi sc->fc.irx_post = fwohci_irx_post;
74777ee030bSHidetoshi Shimokawa #else
74877ee030bSHidetoshi Shimokawa sc->fc.irx_post = NULL;
74977ee030bSHidetoshi Shimokawa #endif
7503c60ba66SKatsushi Kobayashi sc->fc.itx_post = NULL;
7513c60ba66SKatsushi Kobayashi sc->fc.timeout = fwohci_timeout;
7523c60ba66SKatsushi Kobayashi sc->fc.poll = fwohci_poll;
7533c60ba66SKatsushi Kobayashi sc->fc.set_intr = fwohci_set_intr;
754c572b810SHidetoshi Shimokawa
75577ee030bSHidetoshi Shimokawa sc->intmask = sc->irstat = sc->itstat = 0;
75677ee030bSHidetoshi Shimokawa
7579950b741SHidetoshi Shimokawa /* Init task queue */
7589950b741SHidetoshi Shimokawa sc->fc.taskqueue = taskqueue_create_fast("fw_taskq", M_WAITOK,
7599950b741SHidetoshi Shimokawa taskqueue_thread_enqueue, &sc->fc.taskqueue);
7609950b741SHidetoshi Shimokawa taskqueue_start_threads(&sc->fc.taskqueue, 1, PI_NET, "fw%d_taskq",
7619950b741SHidetoshi Shimokawa device_get_unit(dev));
7629950b741SHidetoshi Shimokawa TASK_INIT(&sc->fwohci_task_busreset, 2, fwohci_task_busreset, sc);
7639950b741SHidetoshi Shimokawa TASK_INIT(&sc->fwohci_task_sid, 1, fwohci_task_sid, sc);
7649950b741SHidetoshi Shimokawa TASK_INIT(&sc->fwohci_task_dma, 0, fwohci_task_dma, sc);
7659950b741SHidetoshi Shimokawa
766d0fd7bc6SHidetoshi Shimokawa fw_init(&sc->fc);
767d0fd7bc6SHidetoshi Shimokawa fwohci_reset(sc, dev);
7683c60ba66SKatsushi Kobayashi
769d0fd7bc6SHidetoshi Shimokawa return 0;
7703c60ba66SKatsushi Kobayashi }
771c572b810SHidetoshi Shimokawa
772c572b810SHidetoshi Shimokawa void
773c572b810SHidetoshi Shimokawa fwohci_timeout(void *arg)
7743c60ba66SKatsushi Kobayashi {
77581f64bc0SMateusz Guzik struct fwohci_softc *sc __unused;
7763c60ba66SKatsushi Kobayashi
7773c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)arg;
7783c60ba66SKatsushi Kobayashi }
779c572b810SHidetoshi Shimokawa
78003161bbcSDoug Rabson uint32_t
781c572b810SHidetoshi Shimokawa fwohci_cyctimer(struct firewire_comm *fc)
7823c60ba66SKatsushi Kobayashi {
7833c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc;
7843c60ba66SKatsushi Kobayashi return (OREAD(sc, OHCI_CYCLETIMER));
7853c60ba66SKatsushi Kobayashi }
7863c60ba66SKatsushi Kobayashi
7871f2361f8SHidetoshi Shimokawa int
7881f2361f8SHidetoshi Shimokawa fwohci_detach(struct fwohci_softc *sc, device_t dev)
7891f2361f8SHidetoshi Shimokawa {
7901f2361f8SHidetoshi Shimokawa int i;
7911f2361f8SHidetoshi Shimokawa
79277ee030bSHidetoshi Shimokawa if (sc->sid_buf != NULL)
79377ee030bSHidetoshi Shimokawa fwdma_free(&sc->fc, &sc->sid_dma);
79477ee030bSHidetoshi Shimokawa if (sc->fc.config_rom != NULL)
79577ee030bSHidetoshi Shimokawa fwdma_free(&sc->fc, &sc->crom_dma);
7961f2361f8SHidetoshi Shimokawa
7971f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->arrq);
7981f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->arrs);
7991f2361f8SHidetoshi Shimokawa
8001f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->atrq);
8011f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->atrs);
8021f2361f8SHidetoshi Shimokawa
8031f2361f8SHidetoshi Shimokawa for (i = 0; i < sc->fc.nisodma; i++) {
8041f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->it[i]);
8051f2361f8SHidetoshi Shimokawa fwohci_db_free(&sc->ir[i]);
8061f2361f8SHidetoshi Shimokawa }
8079950b741SHidetoshi Shimokawa if (sc->fc.taskqueue != NULL) {
8089950b741SHidetoshi Shimokawa taskqueue_drain(sc->fc.taskqueue, &sc->fwohci_task_busreset);
8099950b741SHidetoshi Shimokawa taskqueue_drain(sc->fc.taskqueue, &sc->fwohci_task_sid);
8109950b741SHidetoshi Shimokawa taskqueue_drain(sc->fc.taskqueue, &sc->fwohci_task_dma);
8119950b741SHidetoshi Shimokawa taskqueue_drain(sc->fc.taskqueue, &sc->fc.task_timeout);
8129950b741SHidetoshi Shimokawa taskqueue_free(sc->fc.taskqueue);
8139950b741SHidetoshi Shimokawa sc->fc.taskqueue = NULL;
8149950b741SHidetoshi Shimokawa }
8151f2361f8SHidetoshi Shimokawa
8161f2361f8SHidetoshi Shimokawa return 0;
8171f2361f8SHidetoshi Shimokawa }
8181f2361f8SHidetoshi Shimokawa
819d6105b60SHidetoshi Shimokawa #define LAST_DB(dbtr, db) do { \
820d6105b60SHidetoshi Shimokawa struct fwohcidb_tr *_dbtr = (dbtr); \
821d6105b60SHidetoshi Shimokawa int _cnt = _dbtr->dbcnt; \
822d6105b60SHidetoshi Shimokawa db = &_dbtr->db[ (_cnt > 2) ? (_cnt -1) : 0]; \
823d6105b60SHidetoshi Shimokawa } while (0)
824d6105b60SHidetoshi Shimokawa
825c572b810SHidetoshi Shimokawa static void
82677ee030bSHidetoshi Shimokawa fwohci_execute_db(void *arg, bus_dma_segment_t *segs, int nseg, int error)
82777ee030bSHidetoshi Shimokawa {
82877ee030bSHidetoshi Shimokawa struct fwohcidb_tr *db_tr;
829c4778b5dSHidetoshi Shimokawa struct fwohcidb *db;
83077ee030bSHidetoshi Shimokawa bus_dma_segment_t *s;
83177ee030bSHidetoshi Shimokawa int i;
83277ee030bSHidetoshi Shimokawa
83377ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)arg;
83477ee030bSHidetoshi Shimokawa db = &db_tr->db[db_tr->dbcnt];
83577ee030bSHidetoshi Shimokawa if (error) {
83677ee030bSHidetoshi Shimokawa if (firewire_debug || error != EFBIG)
83777ee030bSHidetoshi Shimokawa printf("fwohci_execute_db: error=%d\n", error);
83877ee030bSHidetoshi Shimokawa return;
83977ee030bSHidetoshi Shimokawa }
84077ee030bSHidetoshi Shimokawa for (i = 0; i < nseg; i++) {
84177ee030bSHidetoshi Shimokawa s = &segs[i];
84277ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.addr, s->ds_addr);
84377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.cmd, s->ds_len);
84477ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, 0);
84577ee030bSHidetoshi Shimokawa db++;
84677ee030bSHidetoshi Shimokawa db_tr->dbcnt++;
84777ee030bSHidetoshi Shimokawa }
84877ee030bSHidetoshi Shimokawa }
84977ee030bSHidetoshi Shimokawa
85077ee030bSHidetoshi Shimokawa static void
85177ee030bSHidetoshi Shimokawa fwohci_execute_db2(void *arg, bus_dma_segment_t *segs, int nseg,
85277ee030bSHidetoshi Shimokawa bus_size_t size, int error)
85377ee030bSHidetoshi Shimokawa {
85477ee030bSHidetoshi Shimokawa fwohci_execute_db(arg, segs, nseg, error);
85577ee030bSHidetoshi Shimokawa }
85677ee030bSHidetoshi Shimokawa
85777ee030bSHidetoshi Shimokawa static void
858c572b810SHidetoshi Shimokawa fwohci_start(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
8593c60ba66SKatsushi Kobayashi {
86091291042SWill Andrews int i;
861c4778b5dSHidetoshi Shimokawa int tcode, hdr_len, pl_off;
8623c60ba66SKatsushi Kobayashi int fsegment = -1;
86303161bbcSDoug Rabson uint32_t off;
8643c60ba66SKatsushi Kobayashi struct fw_xfer *xfer;
8653c60ba66SKatsushi Kobayashi struct fw_pkt *fp;
866c4778b5dSHidetoshi Shimokawa struct fwohci_txpkthdr *ohcifp;
8673c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr;
868c4778b5dSHidetoshi Shimokawa struct fwohcidb *db;
86903161bbcSDoug Rabson uint32_t *ld;
8703c60ba66SKatsushi Kobayashi struct tcode_info *info;
871d6105b60SHidetoshi Shimokawa static int maxdesc=0;
8723c60ba66SKatsushi Kobayashi
8739950b741SHidetoshi Shimokawa FW_GLOCK_ASSERT(&sc->fc);
8749950b741SHidetoshi Shimokawa
8753c60ba66SKatsushi Kobayashi if (&sc->atrq == dbch) {
8763c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF;
8773c60ba66SKatsushi Kobayashi } else if (&sc->atrs == dbch) {
8783c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF;
8793c60ba66SKatsushi Kobayashi } else {
8803c60ba66SKatsushi Kobayashi return;
8813c60ba66SKatsushi Kobayashi }
8823c60ba66SKatsushi Kobayashi
8833c60ba66SKatsushi Kobayashi if (dbch->flags & FWOHCI_DBCH_FULL)
8843c60ba66SKatsushi Kobayashi return;
8853c60ba66SKatsushi Kobayashi
8863c60ba66SKatsushi Kobayashi db_tr = dbch->top;
8873c60ba66SKatsushi Kobayashi txloop:
8883c60ba66SKatsushi Kobayashi xfer = STAILQ_FIRST(&dbch->xferq.q);
8893c60ba66SKatsushi Kobayashi if (xfer == NULL) {
8903c60ba66SKatsushi Kobayashi goto kick;
8913c60ba66SKatsushi Kobayashi }
8929950b741SHidetoshi Shimokawa #if 0
8933c60ba66SKatsushi Kobayashi if (dbch->xferq.queued == 0) {
8943c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "TX queue empty\n");
8953c60ba66SKatsushi Kobayashi }
8969950b741SHidetoshi Shimokawa #endif
8973c60ba66SKatsushi Kobayashi STAILQ_REMOVE_HEAD(&dbch->xferq.q, link);
8983c60ba66SKatsushi Kobayashi db_tr->xfer = xfer;
8999950b741SHidetoshi Shimokawa xfer->flag = FWXF_START;
9003c60ba66SKatsushi Kobayashi
901c4778b5dSHidetoshi Shimokawa fp = &xfer->send.hdr;
9023c60ba66SKatsushi Kobayashi tcode = fp->mode.common.tcode;
9033c60ba66SKatsushi Kobayashi
904c4778b5dSHidetoshi Shimokawa ohcifp = (struct fwohci_txpkthdr *) db_tr->db[1].db.immed;
9053c60ba66SKatsushi Kobayashi info = &tinfo[tcode];
90677ee030bSHidetoshi Shimokawa hdr_len = pl_off = info->hdr_len;
907a1c9e73aSHidetoshi Shimokawa
908a1c9e73aSHidetoshi Shimokawa ld = &ohcifp->mode.ld[0];
909a1c9e73aSHidetoshi Shimokawa ld[0] = ld[1] = ld[2] = ld[3] = 0;
910a1c9e73aSHidetoshi Shimokawa for (i = 0; i < pl_off; i+= 4)
911a1c9e73aSHidetoshi Shimokawa ld[i/4] = fp->mode.ld[i/4];
912a1c9e73aSHidetoshi Shimokawa
913c4778b5dSHidetoshi Shimokawa ohcifp->mode.common.spd = xfer->send.spd & 0x7;
9143c60ba66SKatsushi Kobayashi if (tcode == FWTCODE_STREAM) {
9153c60ba66SKatsushi Kobayashi hdr_len = 8;
91677ee030bSHidetoshi Shimokawa ohcifp->mode.stream.len = fp->mode.stream.len;
9173c60ba66SKatsushi Kobayashi } else if (tcode == FWTCODE_PHY) {
9183c60ba66SKatsushi Kobayashi hdr_len = 12;
919a1c9e73aSHidetoshi Shimokawa ld[1] = fp->mode.ld[1];
920a1c9e73aSHidetoshi Shimokawa ld[2] = fp->mode.ld[2];
9213c60ba66SKatsushi Kobayashi ohcifp->mode.common.spd = 0;
9223c60ba66SKatsushi Kobayashi ohcifp->mode.common.tcode = FWOHCITCODE_PHY;
9233c60ba66SKatsushi Kobayashi } else {
92477ee030bSHidetoshi Shimokawa ohcifp->mode.asycomm.dst = fp->mode.hdr.dst;
9253c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.srcbus = OHCI_ASYSRCBUS;
9263c60ba66SKatsushi Kobayashi ohcifp->mode.asycomm.tlrt |= FWRETRY_X;
9273c60ba66SKatsushi Kobayashi }
9283c60ba66SKatsushi Kobayashi db = &db_tr->db[0];
92977ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.cmd,
93077ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | hdr_len);
931a1c9e73aSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.addr, 0);
93277ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, 0);
933453130d9SPedro F. Giffuni /* Specify bound timer of asy. response */
9343c60ba66SKatsushi Kobayashi if (&sc->atrs == dbch) {
93577ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res,
93677ee030bSHidetoshi Shimokawa (OREAD(sc, OHCI_CYCLETIMER) >> 12) + (1 << 13));
9373c60ba66SKatsushi Kobayashi }
93877ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
93977ee030bSHidetoshi Shimokawa if (tcode == FWTCODE_WREQQ || tcode == FWTCODE_RRESQ)
94077ee030bSHidetoshi Shimokawa hdr_len = 12;
94177ee030bSHidetoshi Shimokawa for (i = 0; i < hdr_len/4; i++)
942a1c9e73aSHidetoshi Shimokawa FWOHCI_DMA_WRITE(ld[i], ld[i]);
94377ee030bSHidetoshi Shimokawa #endif
9443c60ba66SKatsushi Kobayashi
9452b4601d1SHidetoshi Shimokawa again:
9463c60ba66SKatsushi Kobayashi db_tr->dbcnt = 2;
9473c60ba66SKatsushi Kobayashi db = &db_tr->db[db_tr->dbcnt];
948c4778b5dSHidetoshi Shimokawa if (xfer->send.pay_len > 0) {
94977ee030bSHidetoshi Shimokawa int err;
95077ee030bSHidetoshi Shimokawa /* handle payload */
9513c60ba66SKatsushi Kobayashi if (xfer->mbuf == NULL) {
95277ee030bSHidetoshi Shimokawa err = bus_dmamap_load(dbch->dmat, db_tr->dma_map,
953c4778b5dSHidetoshi Shimokawa &xfer->send.payload[0], xfer->send.pay_len,
95477ee030bSHidetoshi Shimokawa fwohci_execute_db, db_tr,
95577ee030bSHidetoshi Shimokawa /*flags*/0);
9563c60ba66SKatsushi Kobayashi } else {
9572b4601d1SHidetoshi Shimokawa /* XXX we can handle only 6 (=8-2) mbuf chains */
95877ee030bSHidetoshi Shimokawa err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map,
95977ee030bSHidetoshi Shimokawa xfer->mbuf,
96077ee030bSHidetoshi Shimokawa fwohci_execute_db2, db_tr,
96177ee030bSHidetoshi Shimokawa /* flags */0);
96277ee030bSHidetoshi Shimokawa if (err == EFBIG) {
96377ee030bSHidetoshi Shimokawa struct mbuf *m0;
96477ee030bSHidetoshi Shimokawa
96577ee030bSHidetoshi Shimokawa if (firewire_debug)
96677ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "EFBIG.\n");
967c6499eccSGleb Smirnoff m0 = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
96877ee030bSHidetoshi Shimokawa if (m0 != NULL) {
9692b4601d1SHidetoshi Shimokawa m_copydata(xfer->mbuf, 0,
9702b4601d1SHidetoshi Shimokawa xfer->mbuf->m_pkthdr.len,
97177ee030bSHidetoshi Shimokawa mtod(m0, caddr_t));
97277ee030bSHidetoshi Shimokawa m0->m_len = m0->m_pkthdr.len =
9732b4601d1SHidetoshi Shimokawa xfer->mbuf->m_pkthdr.len;
9742b4601d1SHidetoshi Shimokawa m_freem(xfer->mbuf);
97577ee030bSHidetoshi Shimokawa xfer->mbuf = m0;
9762b4601d1SHidetoshi Shimokawa goto again;
9772b4601d1SHidetoshi Shimokawa }
9782b4601d1SHidetoshi Shimokawa device_printf(sc->fc.dev, "m_getcl failed.\n");
9792b4601d1SHidetoshi Shimokawa }
9803c60ba66SKatsushi Kobayashi }
98177ee030bSHidetoshi Shimokawa if (err)
98277ee030bSHidetoshi Shimokawa printf("dmamap_load: err=%d\n", err);
98377ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
98477ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREWRITE);
98577ee030bSHidetoshi Shimokawa #if 0 /* OHCI_OUTPUT_MODE == 0 */
98677ee030bSHidetoshi Shimokawa for (i = 2; i < db_tr->dbcnt; i++)
98777ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db_tr->db[i].db.desc.cmd,
98877ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE);
98977ee030bSHidetoshi Shimokawa #endif
990d6105b60SHidetoshi Shimokawa }
991d6105b60SHidetoshi Shimokawa if (maxdesc < db_tr->dbcnt) {
992d6105b60SHidetoshi Shimokawa maxdesc = db_tr->dbcnt;
993f9d9941fSHidetoshi Shimokawa if (firewire_debug)
9943042cc43SSean Bruno device_printf(sc->fc.dev, "%s: maxdesc %d\n", __func__, maxdesc);
995d6105b60SHidetoshi Shimokawa }
9963c60ba66SKatsushi Kobayashi /* last db */
9973c60ba66SKatsushi Kobayashi LAST_DB(db_tr, db);
99877ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db->db.desc.cmd,
99977ee030bSHidetoshi Shimokawa OHCI_OUTPUT_LAST | OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS);
100077ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.depend,
100177ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr);
10023c60ba66SKatsushi Kobayashi
10033c60ba66SKatsushi Kobayashi if (fsegment == -1)
10043c60ba66SKatsushi Kobayashi fsegment = db_tr->dbcnt;
10053c60ba66SKatsushi Kobayashi if (dbch->pdb_tr != NULL) {
10063c60ba66SKatsushi Kobayashi LAST_DB(dbch->pdb_tr, db);
100777ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db->db.desc.depend, db_tr->dbcnt);
10083c60ba66SKatsushi Kobayashi }
10099950b741SHidetoshi Shimokawa dbch->xferq.queued++;
10103c60ba66SKatsushi Kobayashi dbch->pdb_tr = db_tr;
10113c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link);
10123c60ba66SKatsushi Kobayashi if (db_tr != dbch->bottom) {
10133c60ba66SKatsushi Kobayashi goto txloop;
10143c60ba66SKatsushi Kobayashi } else {
101517c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, "fwohci_start: lack of db_trq\n");
10163c60ba66SKatsushi Kobayashi dbch->flags |= FWOHCI_DBCH_FULL;
10173c60ba66SKatsushi Kobayashi }
10183c60ba66SKatsushi Kobayashi kick:
10193c60ba66SKatsushi Kobayashi /* kick asy q */
102077ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
102177ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
10223c60ba66SKatsushi Kobayashi
10233c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_RUNNING) {
10243c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE);
10253c60ba66SKatsushi Kobayashi } else {
1026f9d9941fSHidetoshi Shimokawa if (firewire_debug)
102717c3d42cSHidetoshi Shimokawa device_printf(sc->fc.dev, "start AT DMA status=%x\n",
10283c60ba66SKatsushi Kobayashi OREAD(sc, OHCI_DMACTL(off)));
102977ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | fsegment);
10303c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN);
10313c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING;
10323c60ba66SKatsushi Kobayashi }
1033c572b810SHidetoshi Shimokawa
10343c60ba66SKatsushi Kobayashi dbch->top = db_tr;
10353c60ba66SKatsushi Kobayashi return;
10363c60ba66SKatsushi Kobayashi }
1037c572b810SHidetoshi Shimokawa
1038c572b810SHidetoshi Shimokawa static void
1039c572b810SHidetoshi Shimokawa fwohci_start_atq(struct firewire_comm *fc)
10403c60ba66SKatsushi Kobayashi {
10413c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc;
10429950b741SHidetoshi Shimokawa FW_GLOCK(&sc->fc);
10433c60ba66SKatsushi Kobayashi fwohci_start(sc, &(sc->atrq));
10449950b741SHidetoshi Shimokawa FW_GUNLOCK(&sc->fc);
10453c60ba66SKatsushi Kobayashi return;
10463c60ba66SKatsushi Kobayashi }
1047c572b810SHidetoshi Shimokawa
1048c572b810SHidetoshi Shimokawa static void
1049c572b810SHidetoshi Shimokawa fwohci_start_ats(struct firewire_comm *fc)
10503c60ba66SKatsushi Kobayashi {
10513c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc;
10529950b741SHidetoshi Shimokawa FW_GLOCK(&sc->fc);
10533c60ba66SKatsushi Kobayashi fwohci_start(sc, &(sc->atrs));
10549950b741SHidetoshi Shimokawa FW_GUNLOCK(&sc->fc);
10553c60ba66SKatsushi Kobayashi return;
10563c60ba66SKatsushi Kobayashi }
1057c572b810SHidetoshi Shimokawa
1058c572b810SHidetoshi Shimokawa void
1059c572b810SHidetoshi Shimokawa fwohci_txd(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
10603c60ba66SKatsushi Kobayashi {
106177ee030bSHidetoshi Shimokawa int s, ch, err = 0;
10623c60ba66SKatsushi Kobayashi struct fwohcidb_tr *tr;
1063c4778b5dSHidetoshi Shimokawa struct fwohcidb *db;
10643c60ba66SKatsushi Kobayashi struct fw_xfer *xfer;
106503161bbcSDoug Rabson uint32_t off;
106677ee030bSHidetoshi Shimokawa u_int stat, status;
10673c60ba66SKatsushi Kobayashi int packets;
10683c60ba66SKatsushi Kobayashi struct firewire_comm *fc = (struct firewire_comm *)sc;
106977ee030bSHidetoshi Shimokawa
10703c60ba66SKatsushi Kobayashi if (&sc->atrq == dbch) {
10713c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF;
107277ee030bSHidetoshi Shimokawa ch = ATRQ_CH;
10733c60ba66SKatsushi Kobayashi } else if (&sc->atrs == dbch) {
10743c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF;
107577ee030bSHidetoshi Shimokawa ch = ATRS_CH;
10763c60ba66SKatsushi Kobayashi } else {
10773c60ba66SKatsushi Kobayashi return;
10783c60ba66SKatsushi Kobayashi }
10793c60ba66SKatsushi Kobayashi s = splfw();
10803c60ba66SKatsushi Kobayashi tr = dbch->bottom;
10813c60ba66SKatsushi Kobayashi packets = 0;
108277ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD);
108377ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE);
10843c60ba66SKatsushi Kobayashi while (dbch->xferq.queued > 0) {
10853c60ba66SKatsushi Kobayashi LAST_DB(tr, db);
108677ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db->db.desc.res) >> OHCI_STATUS_SHIFT;
108777ee030bSHidetoshi Shimokawa if (!(status & OHCI_CNTL_DMA_ACTIVE)) {
10887acf6963SHidetoshi Shimokawa if (fc->status != FWBUSINIT)
10893c60ba66SKatsushi Kobayashi /* maybe out of order?? */
10903c60ba66SKatsushi Kobayashi goto out;
10913c60ba66SKatsushi Kobayashi }
109277ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, tr->dma_map,
109377ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTWRITE);
109477ee030bSHidetoshi Shimokawa bus_dmamap_unload(dbch->dmat, tr->dma_map);
1095a1c9e73aSHidetoshi Shimokawa #if 1
1096ac447782SHidetoshi Shimokawa if (firewire_debug > 1)
10973c60ba66SKatsushi Kobayashi dump_db(sc, ch);
10983c60ba66SKatsushi Kobayashi #endif
109977ee030bSHidetoshi Shimokawa if (status & OHCI_CNTL_DMA_DEAD) {
11003c60ba66SKatsushi Kobayashi /* Stop DMA */
11013c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN);
11023c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "force reset AT FIFO\n");
11033c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_LINKEN);
11043c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS | OHCI_HCC_LINKEN);
11053c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN);
11063c60ba66SKatsushi Kobayashi }
110777ee030bSHidetoshi Shimokawa stat = status & FWOHCIEV_MASK;
11083c60ba66SKatsushi Kobayashi switch (stat) {
11093c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND:
1110864d7e72SHidetoshi Shimokawa case FWOHCIEV_ACKCOMPL:
11113c60ba66SKatsushi Kobayashi err = 0;
11123c60ba66SKatsushi Kobayashi break;
11133c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSA:
11143c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSB:
11153c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKBSX:
11163c60ba66SKatsushi Kobayashi err = EBUSY;
11173c60ba66SKatsushi Kobayashi break;
11183c60ba66SKatsushi Kobayashi case FWOHCIEV_FLUSHED:
11193c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKTARD:
11203c60ba66SKatsushi Kobayashi err = EAGAIN;
11213c60ba66SKatsushi Kobayashi break;
11223c60ba66SKatsushi Kobayashi case FWOHCIEV_MISSACK:
11233c60ba66SKatsushi Kobayashi case FWOHCIEV_UNDRRUN:
11243c60ba66SKatsushi Kobayashi case FWOHCIEV_OVRRUN:
11253c60ba66SKatsushi Kobayashi case FWOHCIEV_DESCERR:
11263c60ba66SKatsushi Kobayashi case FWOHCIEV_DTRDERR:
11273c60ba66SKatsushi Kobayashi case FWOHCIEV_TIMEOUT:
11283c60ba66SKatsushi Kobayashi case FWOHCIEV_TCODERR:
11293c60ba66SKatsushi Kobayashi case FWOHCIEV_UNKNOWN:
11303c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKDERR:
11313c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKTERR:
11323c60ba66SKatsushi Kobayashi default:
11333c60ba66SKatsushi Kobayashi err = EINVAL;
11343c60ba66SKatsushi Kobayashi break;
11353c60ba66SKatsushi Kobayashi }
11363c60ba66SKatsushi Kobayashi if (tr->xfer != NULL) {
11373c60ba66SKatsushi Kobayashi xfer = tr->xfer;
11389950b741SHidetoshi Shimokawa if (xfer->flag & FWXF_RCVD) {
11391a753700SHidetoshi Shimokawa #if 0
114077ee030bSHidetoshi Shimokawa if (firewire_debug)
114177ee030bSHidetoshi Shimokawa printf("already rcvd\n");
11421a753700SHidetoshi Shimokawa #endif
114377ee030bSHidetoshi Shimokawa fw_xfer_done(xfer);
114477ee030bSHidetoshi Shimokawa } else {
1145c59557f5SHidetoshi Shimokawa microtime(&xfer->tv);
11469950b741SHidetoshi Shimokawa xfer->flag = FWXF_SENT;
11477acf6963SHidetoshi Shimokawa if (err == EBUSY) {
11489950b741SHidetoshi Shimokawa xfer->flag = FWXF_BUSY;
11493c60ba66SKatsushi Kobayashi xfer->resp = err;
1150c4778b5dSHidetoshi Shimokawa xfer->recv.pay_len = 0;
1151864d7e72SHidetoshi Shimokawa fw_xfer_done(xfer);
11523c60ba66SKatsushi Kobayashi } else if (stat != FWOHCIEV_ACKPEND) {
11533c60ba66SKatsushi Kobayashi if (stat != FWOHCIEV_ACKCOMPL)
11549950b741SHidetoshi Shimokawa xfer->flag = FWXF_SENTERR;
11553c60ba66SKatsushi Kobayashi xfer->resp = err;
1156c4778b5dSHidetoshi Shimokawa xfer->recv.pay_len = 0;
11573c60ba66SKatsushi Kobayashi fw_xfer_done(xfer);
11583c60ba66SKatsushi Kobayashi }
11593c60ba66SKatsushi Kobayashi }
1160864d7e72SHidetoshi Shimokawa /*
1161864d7e72SHidetoshi Shimokawa * The watchdog timer takes care of split
116223667f08SAlexander Kabaev * transaction timeout for ACKPEND case.
1163864d7e72SHidetoshi Shimokawa */
116477ee030bSHidetoshi Shimokawa } else {
116577ee030bSHidetoshi Shimokawa printf("this shouldn't happen\n");
11663c60ba66SKatsushi Kobayashi }
11679950b741SHidetoshi Shimokawa FW_GLOCK(fc);
116848249fe0SHidetoshi Shimokawa dbch->xferq.queued--;
11699950b741SHidetoshi Shimokawa FW_GUNLOCK(fc);
11703c60ba66SKatsushi Kobayashi tr->xfer = NULL;
11713c60ba66SKatsushi Kobayashi
11723c60ba66SKatsushi Kobayashi packets++;
11733c60ba66SKatsushi Kobayashi tr = STAILQ_NEXT(tr, link);
11743c60ba66SKatsushi Kobayashi dbch->bottom = tr;
11753b79dd16SHidetoshi Shimokawa if (dbch->bottom == dbch->top) {
11763b79dd16SHidetoshi Shimokawa /* we reaches the end of context program */
11773b79dd16SHidetoshi Shimokawa if (firewire_debug && dbch->xferq.queued > 0)
11783b79dd16SHidetoshi Shimokawa printf("queued > 0\n");
11793b79dd16SHidetoshi Shimokawa break;
11803b79dd16SHidetoshi Shimokawa }
11813c60ba66SKatsushi Kobayashi }
11823c60ba66SKatsushi Kobayashi out:
11833c60ba66SKatsushi Kobayashi if ((dbch->flags & FWOHCI_DBCH_FULL) && packets > 0) {
11843c60ba66SKatsushi Kobayashi printf("make free slot\n");
11853c60ba66SKatsushi Kobayashi dbch->flags &= ~FWOHCI_DBCH_FULL;
11869950b741SHidetoshi Shimokawa FW_GLOCK(fc);
11873c60ba66SKatsushi Kobayashi fwohci_start(sc, dbch);
11889950b741SHidetoshi Shimokawa FW_GUNLOCK(fc);
11893c60ba66SKatsushi Kobayashi }
11903c60ba66SKatsushi Kobayashi splx(s);
11913c60ba66SKatsushi Kobayashi }
1192c572b810SHidetoshi Shimokawa
1193c572b810SHidetoshi Shimokawa static void
1194c572b810SHidetoshi Shimokawa fwohci_db_free(struct fwohci_dbch *dbch)
11953c60ba66SKatsushi Kobayashi {
11963c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr;
119777ee030bSHidetoshi Shimokawa int idb;
11983c60ba66SKatsushi Kobayashi
11991f2361f8SHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
12001f2361f8SHidetoshi Shimokawa return;
12011f2361f8SHidetoshi Shimokawa
120277ee030bSHidetoshi Shimokawa for (db_tr = STAILQ_FIRST(&dbch->db_trq), idb = 0; idb < dbch->ndb;
12033c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link), idb++) {
120477ee030bSHidetoshi Shimokawa if ((dbch->xferq.flag & FWXFERQ_EXTBUF) == 0 &&
120577ee030bSHidetoshi Shimokawa db_tr->buf != NULL) {
120677ee030bSHidetoshi Shimokawa fwdma_free_size(dbch->dmat, db_tr->dma_map,
120777ee030bSHidetoshi Shimokawa db_tr->buf, dbch->xferq.psize);
12083c60ba66SKatsushi Kobayashi db_tr->buf = NULL;
120977ee030bSHidetoshi Shimokawa } else if (db_tr->dma_map != NULL)
121077ee030bSHidetoshi Shimokawa bus_dmamap_destroy(dbch->dmat, db_tr->dma_map);
12111f2361f8SHidetoshi Shimokawa }
12123c60ba66SKatsushi Kobayashi dbch->ndb = 0;
12133c60ba66SKatsushi Kobayashi db_tr = STAILQ_FIRST(&dbch->db_trq);
121477ee030bSHidetoshi Shimokawa fwdma_free_multiseg(dbch->am);
12155166f1dfSHidetoshi Shimokawa free(db_tr, M_FW);
12163c60ba66SKatsushi Kobayashi STAILQ_INIT(&dbch->db_trq);
12171f2361f8SHidetoshi Shimokawa dbch->flags &= ~FWOHCI_DBCH_INIT;
12183c60ba66SKatsushi Kobayashi }
1219c572b810SHidetoshi Shimokawa
1220c572b810SHidetoshi Shimokawa static void
122177ee030bSHidetoshi Shimokawa fwohci_db_init(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
12223c60ba66SKatsushi Kobayashi {
12233c60ba66SKatsushi Kobayashi int idb;
12243c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr;
12259339321dSHidetoshi Shimokawa
12269339321dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) != 0)
12279339321dSHidetoshi Shimokawa goto out;
12289339321dSHidetoshi Shimokawa
122977ee030bSHidetoshi Shimokawa /* create dma_tag for buffers */
123077ee030bSHidetoshi Shimokawa #define MAX_REQCOUNT 0xffff
123177ee030bSHidetoshi Shimokawa if (bus_dma_tag_create(/*parent*/ sc->fc.dmat,
123277ee030bSHidetoshi Shimokawa /*alignment*/ 1, /*boundary*/ 0,
123377ee030bSHidetoshi Shimokawa /*lowaddr*/ BUS_SPACE_MAXADDR_32BIT,
123477ee030bSHidetoshi Shimokawa /*highaddr*/ BUS_SPACE_MAXADDR,
123577ee030bSHidetoshi Shimokawa /*filter*/NULL, /*filterarg*/NULL,
123677ee030bSHidetoshi Shimokawa /*maxsize*/ dbch->xferq.psize,
123777ee030bSHidetoshi Shimokawa /*nsegments*/ dbch->ndesc > 3 ? dbch->ndesc - 2 : 1,
123877ee030bSHidetoshi Shimokawa /*maxsegsz*/ MAX_REQCOUNT,
1239f6b1c44dSScott Long /*flags*/ 0,
1240f6b1c44dSScott Long /*lockfunc*/busdma_lock_mutex,
12419950b741SHidetoshi Shimokawa /*lockarg*/FW_GMTX(&sc->fc),
12424f933468SHidetoshi Shimokawa &dbch->dmat))
124377ee030bSHidetoshi Shimokawa return;
124477ee030bSHidetoshi Shimokawa
12453c60ba66SKatsushi Kobayashi /* allocate DB entries and attach one to each DMA channels */
12463c60ba66SKatsushi Kobayashi /* DB entry must start at 16 bytes bounary. */
12473c60ba66SKatsushi Kobayashi STAILQ_INIT(&dbch->db_trq);
12483c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)
12493c60ba66SKatsushi Kobayashi malloc(sizeof(struct fwohcidb_tr) * dbch->ndb,
125077ee030bSHidetoshi Shimokawa M_FW, M_WAITOK | M_ZERO);
1251e2ad5d6eSHidetoshi Shimokawa
125277ee030bSHidetoshi Shimokawa #define DB_SIZE(x) (sizeof(struct fwohcidb) * (x)->ndesc)
12531ade5ec7SAlexander Kabaev dbch->am = fwdma_malloc_multiseg(&sc->fc, sizeof(struct fwohcidb),
125477ee030bSHidetoshi Shimokawa DB_SIZE(dbch), dbch->ndb, BUS_DMA_WAITOK);
125577ee030bSHidetoshi Shimokawa if (dbch->am == NULL) {
125677ee030bSHidetoshi Shimokawa printf("fwohci_db_init: fwdma_malloc_multiseg failed\n");
12574c790222SHidetoshi Shimokawa free(db_tr, M_FW);
1258e2ad5d6eSHidetoshi Shimokawa return;
1259e2ad5d6eSHidetoshi Shimokawa }
12603c60ba66SKatsushi Kobayashi /* Attach DB to DMA ch. */
12613c60ba66SKatsushi Kobayashi for (idb = 0; idb < dbch->ndb; idb++) {
12623c60ba66SKatsushi Kobayashi db_tr->dbcnt = 0;
126377ee030bSHidetoshi Shimokawa db_tr->db = (struct fwohcidb *)fwdma_v_addr(dbch->am, idb);
126477ee030bSHidetoshi Shimokawa db_tr->bus_addr = fwdma_bus_addr(dbch->am, idb);
126577ee030bSHidetoshi Shimokawa /* create dmamap for buffers */
126677ee030bSHidetoshi Shimokawa /* XXX do we need 4bytes alignment tag? */
126777ee030bSHidetoshi Shimokawa /* XXX don't alloc dma_map for AR */
126877ee030bSHidetoshi Shimokawa if (bus_dmamap_create(dbch->dmat, 0, &db_tr->dma_map) != 0) {
126977ee030bSHidetoshi Shimokawa printf("bus_dmamap_create failed\n");
127077ee030bSHidetoshi Shimokawa dbch->flags = FWOHCI_DBCH_INIT; /* XXX fake */
127177ee030bSHidetoshi Shimokawa fwohci_db_free(dbch);
127277ee030bSHidetoshi Shimokawa return;
127377ee030bSHidetoshi Shimokawa }
12743c60ba66SKatsushi Kobayashi STAILQ_INSERT_TAIL(&dbch->db_trq, db_tr, link);
127577ee030bSHidetoshi Shimokawa if (dbch->xferq.flag & FWXFERQ_EXTBUF) {
1276d0fd7bc6SHidetoshi Shimokawa if (idb % dbch->xferq.bnpacket == 0)
1277d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket
1278d0fd7bc6SHidetoshi Shimokawa ].start = (caddr_t)db_tr;
1279d0fd7bc6SHidetoshi Shimokawa if ((idb + 1) % dbch->xferq.bnpacket == 0)
1280d0fd7bc6SHidetoshi Shimokawa dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket
1281d0fd7bc6SHidetoshi Shimokawa ].end = (caddr_t)db_tr;
12823c60ba66SKatsushi Kobayashi }
12833c60ba66SKatsushi Kobayashi db_tr++;
12843c60ba66SKatsushi Kobayashi }
12853c60ba66SKatsushi Kobayashi STAILQ_LAST(&dbch->db_trq, fwohcidb_tr,link)->link.stqe_next
12863c60ba66SKatsushi Kobayashi = STAILQ_FIRST(&dbch->db_trq);
12879339321dSHidetoshi Shimokawa out:
12889339321dSHidetoshi Shimokawa dbch->xferq.queued = 0;
12899339321dSHidetoshi Shimokawa dbch->pdb_tr = NULL;
12903c60ba66SKatsushi Kobayashi dbch->top = STAILQ_FIRST(&dbch->db_trq);
12913c60ba66SKatsushi Kobayashi dbch->bottom = dbch->top;
12921f2361f8SHidetoshi Shimokawa dbch->flags = FWOHCI_DBCH_INIT;
12933c60ba66SKatsushi Kobayashi }
1294c572b810SHidetoshi Shimokawa
1295c572b810SHidetoshi Shimokawa static int
1296c572b810SHidetoshi Shimokawa fwohci_itx_disable(struct firewire_comm *fc, int dmach)
12973c60ba66SKatsushi Kobayashi {
12983c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc;
12995a7ba74dSHidetoshi Shimokawa
130077ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach),
130177ee030bSHidetoshi Shimokawa OHCI_CNTL_DMA_RUN | OHCI_CNTL_CYCMATCH_S);
13023c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach);
13033c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach);
13045a7ba74dSHidetoshi Shimokawa /* XXX we cannot free buffers until the DMA really stops */
13054d70511aSJohn Baldwin pause("fwitxd", hz);
13063c60ba66SKatsushi Kobayashi fwohci_db_free(&sc->it[dmach]);
13073c60ba66SKatsushi Kobayashi sc->it[dmach].xferq.flag &= ~FWXFERQ_RUNNING;
13083c60ba66SKatsushi Kobayashi return 0;
13093c60ba66SKatsushi Kobayashi }
1310c572b810SHidetoshi Shimokawa
1311c572b810SHidetoshi Shimokawa static int
1312c572b810SHidetoshi Shimokawa fwohci_irx_disable(struct firewire_comm *fc, int dmach)
13133c60ba66SKatsushi Kobayashi {
13143c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc;
13153c60ba66SKatsushi Kobayashi
13163c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
13173c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach);
13183c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach);
13195a7ba74dSHidetoshi Shimokawa /* XXX we cannot free buffers until the DMA really stops */
13204d70511aSJohn Baldwin pause("fwirxd", hz);
13213c60ba66SKatsushi Kobayashi fwohci_db_free(&sc->ir[dmach]);
13223c60ba66SKatsushi Kobayashi sc->ir[dmach].xferq.flag &= ~FWXFERQ_RUNNING;
13233c60ba66SKatsushi Kobayashi return 0;
13243c60ba66SKatsushi Kobayashi }
1325c572b810SHidetoshi Shimokawa
132677ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
1327c572b810SHidetoshi Shimokawa static void
132803161bbcSDoug Rabson fwohci_irx_post (struct firewire_comm *fc , uint32_t *qld)
13293c60ba66SKatsushi Kobayashi {
133077ee030bSHidetoshi Shimokawa qld[0] = FWOHCI_DMA_READ(qld[0]);
13313c60ba66SKatsushi Kobayashi return;
13323c60ba66SKatsushi Kobayashi }
13333c60ba66SKatsushi Kobayashi #endif
13343c60ba66SKatsushi Kobayashi
1335c572b810SHidetoshi Shimokawa static int
1336c572b810SHidetoshi Shimokawa fwohci_tx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
13373c60ba66SKatsushi Kobayashi {
13383c60ba66SKatsushi Kobayashi int err = 0;
133977ee030bSHidetoshi Shimokawa int idb, z, i, dmach = 0, ldesc;
134003161bbcSDoug Rabson uint32_t off = 0;
13413c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr;
1342c4778b5dSHidetoshi Shimokawa struct fwohcidb *db;
13433c60ba66SKatsushi Kobayashi
13443c60ba66SKatsushi Kobayashi if (!(dbch->xferq.flag & FWXFERQ_EXTBUF)) {
13453c60ba66SKatsushi Kobayashi err = EINVAL;
13463c60ba66SKatsushi Kobayashi return err;
13473c60ba66SKatsushi Kobayashi }
13483c60ba66SKatsushi Kobayashi z = dbch->ndesc;
13493c60ba66SKatsushi Kobayashi for (dmach = 0; dmach < sc->fc.nisodma; dmach++) {
13503c60ba66SKatsushi Kobayashi if (&sc->it[dmach] == dbch) {
13513c60ba66SKatsushi Kobayashi off = OHCI_ITOFF(dmach);
13523c60ba66SKatsushi Kobayashi break;
13533c60ba66SKatsushi Kobayashi }
13543c60ba66SKatsushi Kobayashi }
1355a89ec05eSPeter Wemm if (off == 0) {
13563c60ba66SKatsushi Kobayashi err = EINVAL;
13573c60ba66SKatsushi Kobayashi return err;
13583c60ba66SKatsushi Kobayashi }
13593c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_RUNNING)
13603c60ba66SKatsushi Kobayashi return err;
13613c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING;
13623c60ba66SKatsushi Kobayashi for (i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++) {
13633c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(dbch->bottom, link);
13643c60ba66SKatsushi Kobayashi }
13653c60ba66SKatsushi Kobayashi db_tr = dbch->top;
13663c60ba66SKatsushi Kobayashi for (idb = 0; idb < dbch->ndb; idb++) {
136777ee030bSHidetoshi Shimokawa fwohci_add_tx_buf(dbch, db_tr, idb);
13683c60ba66SKatsushi Kobayashi if (STAILQ_NEXT(db_tr, link) == NULL) {
13693c60ba66SKatsushi Kobayashi break;
13703c60ba66SKatsushi Kobayashi }
137153f1eb86SHidetoshi Shimokawa db = db_tr->db;
137277ee030bSHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1;
137377ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.depend,
137477ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr | z);
137577ee030bSHidetoshi Shimokawa db[ldesc].db.desc.depend = db[0].db.desc.depend;
13763c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_EXTBUF) {
13773c60ba66SKatsushi Kobayashi if (((idb + 1) % dbch->xferq.bnpacket) == 0) {
137877ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(
137977ee030bSHidetoshi Shimokawa db[ldesc].db.desc.cmd,
138077ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS);
13814ed65ce9SHidetoshi Shimokawa /* OHCI 1.1 and above */
138277ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(
138377ee030bSHidetoshi Shimokawa db[0].db.desc.cmd,
138477ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS);
13853c60ba66SKatsushi Kobayashi }
13863c60ba66SKatsushi Kobayashi }
13873c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link);
13883c60ba66SKatsushi Kobayashi }
138977ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(
139077ee030bSHidetoshi Shimokawa dbch->bottom->db[dbch->bottom->dbcnt - 1].db.desc.depend, 0xf);
13913c60ba66SKatsushi Kobayashi return err;
13923c60ba66SKatsushi Kobayashi }
1393c572b810SHidetoshi Shimokawa
1394c572b810SHidetoshi Shimokawa static int
1395c572b810SHidetoshi Shimokawa fwohci_rx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
13963c60ba66SKatsushi Kobayashi {
13973c60ba66SKatsushi Kobayashi int err = 0;
139853f1eb86SHidetoshi Shimokawa int idb, z, i, dmach = 0, ldesc;
139903161bbcSDoug Rabson uint32_t off = 0;
14003c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr;
1401c4778b5dSHidetoshi Shimokawa struct fwohcidb *db;
14023c60ba66SKatsushi Kobayashi
14033c60ba66SKatsushi Kobayashi z = dbch->ndesc;
14043c60ba66SKatsushi Kobayashi if (&sc->arrq == dbch) {
14053c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF;
14063c60ba66SKatsushi Kobayashi } else if (&sc->arrs == dbch) {
14073c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF;
14083c60ba66SKatsushi Kobayashi } else {
14093c60ba66SKatsushi Kobayashi for (dmach = 0; dmach < sc->fc.nisodma; dmach++) {
14103c60ba66SKatsushi Kobayashi if (&sc->ir[dmach] == dbch) {
14113c60ba66SKatsushi Kobayashi off = OHCI_IROFF(dmach);
14123c60ba66SKatsushi Kobayashi break;
14133c60ba66SKatsushi Kobayashi }
14143c60ba66SKatsushi Kobayashi }
14153c60ba66SKatsushi Kobayashi }
1416a89ec05eSPeter Wemm if (off == 0) {
14173c60ba66SKatsushi Kobayashi err = EINVAL;
14183c60ba66SKatsushi Kobayashi return err;
14193c60ba66SKatsushi Kobayashi }
14203c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_STREAM) {
14213c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_RUNNING)
14223c60ba66SKatsushi Kobayashi return err;
14233c60ba66SKatsushi Kobayashi } else {
14243c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_RUNNING) {
14253c60ba66SKatsushi Kobayashi err = EBUSY;
14263c60ba66SKatsushi Kobayashi return err;
14273c60ba66SKatsushi Kobayashi }
14283c60ba66SKatsushi Kobayashi }
14293c60ba66SKatsushi Kobayashi dbch->xferq.flag |= FWXFERQ_RUNNING;
14309339321dSHidetoshi Shimokawa dbch->top = STAILQ_FIRST(&dbch->db_trq);
14313c60ba66SKatsushi Kobayashi for (i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++) {
14323c60ba66SKatsushi Kobayashi dbch->bottom = STAILQ_NEXT(dbch->bottom, link);
14333c60ba66SKatsushi Kobayashi }
14343c60ba66SKatsushi Kobayashi db_tr = dbch->top;
14353c60ba66SKatsushi Kobayashi for (idb = 0; idb < dbch->ndb; idb++) {
143677ee030bSHidetoshi Shimokawa fwohci_add_rx_buf(dbch, db_tr, idb, &sc->dummy_dma);
143777ee030bSHidetoshi Shimokawa if (STAILQ_NEXT(db_tr, link) == NULL)
14383c60ba66SKatsushi Kobayashi break;
143953f1eb86SHidetoshi Shimokawa db = db_tr->db;
144053f1eb86SHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1;
144177ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[ldesc].db.desc.depend,
144277ee030bSHidetoshi Shimokawa STAILQ_NEXT(db_tr, link)->bus_addr | z);
14433c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_EXTBUF) {
14443c60ba66SKatsushi Kobayashi if (((idb + 1) % dbch->xferq.bnpacket) == 0) {
144577ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(
144677ee030bSHidetoshi Shimokawa db[ldesc].db.desc.cmd,
144777ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS);
144877ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(
144977ee030bSHidetoshi Shimokawa db[ldesc].db.desc.depend,
145077ee030bSHidetoshi Shimokawa 0xf);
14513c60ba66SKatsushi Kobayashi }
14523c60ba66SKatsushi Kobayashi }
14533c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link);
14543c60ba66SKatsushi Kobayashi }
145577ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(
145677ee030bSHidetoshi Shimokawa dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend, 0xf);
14573c60ba66SKatsushi Kobayashi dbch->buf_offset = 0;
145877ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
145977ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
14603c60ba66SKatsushi Kobayashi if (dbch->xferq.flag & FWXFERQ_STREAM) {
14613c60ba66SKatsushi Kobayashi return err;
14623c60ba66SKatsushi Kobayashi } else {
146377ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | z);
14643c60ba66SKatsushi Kobayashi }
14653c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN);
14663c60ba66SKatsushi Kobayashi return err;
14673c60ba66SKatsushi Kobayashi }
1468c572b810SHidetoshi Shimokawa
1469c572b810SHidetoshi Shimokawa static int
147077ee030bSHidetoshi Shimokawa fwohci_next_cycle(struct firewire_comm *fc, int cycle_now)
14713c60ba66SKatsushi Kobayashi {
14725a7ba74dSHidetoshi Shimokawa int sec, cycle, cycle_match;
14733c60ba66SKatsushi Kobayashi
147497ae6c1fSHidetoshi Shimokawa cycle = cycle_now & 0x1fff;
147597ae6c1fSHidetoshi Shimokawa sec = cycle_now >> 13;
147697ae6c1fSHidetoshi Shimokawa #define CYCLE_MOD 0x10
147777ee030bSHidetoshi Shimokawa #if 1
147897ae6c1fSHidetoshi Shimokawa #define CYCLE_DELAY 8 /* min delay to start DMA */
147977ee030bSHidetoshi Shimokawa #else
148077ee030bSHidetoshi Shimokawa #define CYCLE_DELAY 7000 /* min delay to start DMA */
148177ee030bSHidetoshi Shimokawa #endif
148297ae6c1fSHidetoshi Shimokawa cycle = cycle + CYCLE_DELAY;
148397ae6c1fSHidetoshi Shimokawa if (cycle >= 8000) {
148497ae6c1fSHidetoshi Shimokawa sec++;
148597ae6c1fSHidetoshi Shimokawa cycle -= 8000;
148697ae6c1fSHidetoshi Shimokawa }
148777ee030bSHidetoshi Shimokawa cycle = roundup2(cycle, CYCLE_MOD);
148897ae6c1fSHidetoshi Shimokawa if (cycle >= 8000) {
148997ae6c1fSHidetoshi Shimokawa sec++;
149097ae6c1fSHidetoshi Shimokawa if (cycle == 8000)
149197ae6c1fSHidetoshi Shimokawa cycle = 0;
149297ae6c1fSHidetoshi Shimokawa else
149397ae6c1fSHidetoshi Shimokawa cycle = CYCLE_MOD;
149497ae6c1fSHidetoshi Shimokawa }
149597ae6c1fSHidetoshi Shimokawa cycle_match = ((sec << 13) | cycle) & 0x7ffff;
14965a7ba74dSHidetoshi Shimokawa
14975a7ba74dSHidetoshi Shimokawa return (cycle_match);
14985a7ba74dSHidetoshi Shimokawa }
14995a7ba74dSHidetoshi Shimokawa
15005a7ba74dSHidetoshi Shimokawa static int
15015a7ba74dSHidetoshi Shimokawa fwohci_itxbuf_enable(struct firewire_comm *fc, int dmach)
15025a7ba74dSHidetoshi Shimokawa {
15035a7ba74dSHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)fc;
15045a7ba74dSHidetoshi Shimokawa int err = 0;
15055a7ba74dSHidetoshi Shimokawa struct fwohci_dbch *dbch;
15065a7ba74dSHidetoshi Shimokawa int cycle_match, cycle_now, s, ldesc;
150703161bbcSDoug Rabson uint32_t stat;
15085a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *first, *chunk, *prev;
15095a7ba74dSHidetoshi Shimokawa struct fw_xferq *it;
15105a7ba74dSHidetoshi Shimokawa
15115a7ba74dSHidetoshi Shimokawa dbch = &sc->it[dmach];
15125a7ba74dSHidetoshi Shimokawa it = &dbch->xferq;
15135a7ba74dSHidetoshi Shimokawa
15145a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) {
15155a7ba74dSHidetoshi Shimokawa dbch->ndb = it->bnpacket * it->bnchunk;
15165a7ba74dSHidetoshi Shimokawa dbch->ndesc = 3;
151777ee030bSHidetoshi Shimokawa fwohci_db_init(sc, dbch);
15185a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
15195a7ba74dSHidetoshi Shimokawa return ENOMEM;
15209950b741SHidetoshi Shimokawa
15215a7ba74dSHidetoshi Shimokawa err = fwohci_tx_enable(sc, dbch);
15225a7ba74dSHidetoshi Shimokawa }
15235a7ba74dSHidetoshi Shimokawa if (err)
15245a7ba74dSHidetoshi Shimokawa return err;
15255a7ba74dSHidetoshi Shimokawa
152653f1eb86SHidetoshi Shimokawa ldesc = dbch->ndesc - 1;
15275a7ba74dSHidetoshi Shimokawa s = splfw();
15289950b741SHidetoshi Shimokawa FW_GLOCK(fc);
15295a7ba74dSHidetoshi Shimokawa prev = STAILQ_LAST(&it->stdma, fw_bulkxfer, link);
15305a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&it->stvalid)) != NULL) {
1531c4778b5dSHidetoshi Shimokawa struct fwohcidb *db;
15325a7ba74dSHidetoshi Shimokawa
153377ee030bSHidetoshi Shimokawa fwdma_sync_multiseg(it->buf, chunk->poffset, it->bnpacket,
153477ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREWRITE);
15355a7ba74dSHidetoshi Shimokawa fwohci_txbufdb(sc, dmach, chunk);
15365a7ba74dSHidetoshi Shimokawa if (prev != NULL) {
15375a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(prev->end))->db;
153877ee030bSHidetoshi Shimokawa #if 0 /* XXX necessary? */
153977ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd,
154077ee030bSHidetoshi Shimokawa OHCI_BRANCH_ALWAYS);
154177ee030bSHidetoshi Shimokawa #endif
154253f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npacket changes */
15435a7ba74dSHidetoshi Shimokawa db[ldesc].db.desc.depend = db[0].db.desc.depend =
154477ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *)
154577ee030bSHidetoshi Shimokawa (chunk->start))->bus_addr | dbch->ndesc;
154653f1eb86SHidetoshi Shimokawa #else
154777ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc);
154877ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc);
154953f1eb86SHidetoshi Shimokawa #endif
15505a7ba74dSHidetoshi Shimokawa }
15515a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&it->stvalid, link);
15525a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&it->stdma, chunk, link);
15535a7ba74dSHidetoshi Shimokawa prev = chunk;
15545a7ba74dSHidetoshi Shimokawa }
15559950b741SHidetoshi Shimokawa FW_GUNLOCK(fc);
155677ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
155777ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
15585a7ba74dSHidetoshi Shimokawa splx(s);
15595a7ba74dSHidetoshi Shimokawa stat = OREAD(sc, OHCI_ITCTL(dmach));
156077ee030bSHidetoshi Shimokawa if (firewire_debug && (stat & OHCI_CNTL_CYCMATCH_S))
156177ee030bSHidetoshi Shimokawa printf("stat 0x%x\n", stat);
156277ee030bSHidetoshi Shimokawa
15635a7ba74dSHidetoshi Shimokawa if (stat & (OHCI_CNTL_DMA_ACTIVE | OHCI_CNTL_CYCMATCH_S))
15645a7ba74dSHidetoshi Shimokawa return 0;
15655a7ba74dSHidetoshi Shimokawa
156677ee030bSHidetoshi Shimokawa #if 0
15675a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
156877ee030bSHidetoshi Shimokawa #endif
15695a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach);
15705a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach);
15715a7ba74dSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_MASK, 1 << dmach);
157277ee030bSHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IT);
15735a7ba74dSHidetoshi Shimokawa
15745a7ba74dSHidetoshi Shimokawa first = STAILQ_FIRST(&it->stdma);
157577ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCMD(dmach),
157677ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *)(first->start))->bus_addr | dbch->ndesc);
1577ac447782SHidetoshi Shimokawa if (firewire_debug > 1) {
15785a7ba74dSHidetoshi Shimokawa printf("fwohci_itxbuf_enable: kick 0x%08x\n", stat);
157977ee030bSHidetoshi Shimokawa #if 1
158077ee030bSHidetoshi Shimokawa dump_dma(sc, ITX_CH + dmach);
158177ee030bSHidetoshi Shimokawa #endif
158277ee030bSHidetoshi Shimokawa }
15835a7ba74dSHidetoshi Shimokawa if ((stat & OHCI_CNTL_DMA_RUN) == 0) {
15845a7ba74dSHidetoshi Shimokawa #if 1
15855a7ba74dSHidetoshi Shimokawa /* Don't start until all chunks are buffered */
15865a7ba74dSHidetoshi Shimokawa if (STAILQ_FIRST(&it->stfree) != NULL)
15875a7ba74dSHidetoshi Shimokawa goto out;
15885a7ba74dSHidetoshi Shimokawa #endif
158977ee030bSHidetoshi Shimokawa #if 1
159097ae6c1fSHidetoshi Shimokawa /* Clear cycle match counter bits */
159197ae6c1fSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTLCLR(dmach), 0xffff0000);
15925a7ba74dSHidetoshi Shimokawa
15935a7ba74dSHidetoshi Shimokawa /* 2bit second + 13bit cycle */
15945a7ba74dSHidetoshi Shimokawa cycle_now = (fc->cyctimer(fc) >> 12) & 0x7fff;
159577ee030bSHidetoshi Shimokawa cycle_match = fwohci_next_cycle(fc, cycle_now);
15965a7ba74dSHidetoshi Shimokawa
159797ae6c1fSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach),
159897ae6c1fSHidetoshi Shimokawa OHCI_CNTL_CYCMATCH_S | (cycle_match << 16)
159997ae6c1fSHidetoshi Shimokawa | OHCI_CNTL_DMA_RUN);
160077ee030bSHidetoshi Shimokawa #else
160177ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_RUN);
160277ee030bSHidetoshi Shimokawa #endif
1603ac447782SHidetoshi Shimokawa if (firewire_debug > 1) {
16047643dc18SHidetoshi Shimokawa printf("cycle_match: 0x%04x->0x%04x\n",
16057643dc18SHidetoshi Shimokawa cycle_now, cycle_match);
160677ee030bSHidetoshi Shimokawa dump_dma(sc, ITX_CH + dmach);
160777ee030bSHidetoshi Shimokawa dump_db(sc, ITX_CH + dmach);
160877ee030bSHidetoshi Shimokawa }
16097643dc18SHidetoshi Shimokawa } else if ((stat & OHCI_CNTL_CYCMATCH_S) == 0) {
16105a7ba74dSHidetoshi Shimokawa device_printf(sc->fc.dev,
16115a7ba74dSHidetoshi Shimokawa "IT DMA underrun (0x%08x)\n", stat);
161277ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_WAKE);
16133c60ba66SKatsushi Kobayashi }
16145a7ba74dSHidetoshi Shimokawa out:
16153c60ba66SKatsushi Kobayashi return err;
16163c60ba66SKatsushi Kobayashi }
1617c572b810SHidetoshi Shimokawa
1618c572b810SHidetoshi Shimokawa static int
161977ee030bSHidetoshi Shimokawa fwohci_irx_enable(struct firewire_comm *fc, int dmach)
16203c60ba66SKatsushi Kobayashi {
16213c60ba66SKatsushi Kobayashi struct fwohci_softc *sc = (struct fwohci_softc *)fc;
16225a7ba74dSHidetoshi Shimokawa int err = 0, s, ldesc;
16233c60ba66SKatsushi Kobayashi unsigned short tag, ich;
162403161bbcSDoug Rabson uint32_t stat;
16255a7ba74dSHidetoshi Shimokawa struct fwohci_dbch *dbch;
162677ee030bSHidetoshi Shimokawa struct fwohcidb_tr *db_tr;
16275a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *first, *prev, *chunk;
16285a7ba74dSHidetoshi Shimokawa struct fw_xferq *ir;
1629435dd29bSHidetoshi Shimokawa
16305a7ba74dSHidetoshi Shimokawa dbch = &sc->ir[dmach];
16315a7ba74dSHidetoshi Shimokawa ir = &dbch->xferq;
16325a7ba74dSHidetoshi Shimokawa
16335a7ba74dSHidetoshi Shimokawa if ((ir->flag & FWXFERQ_RUNNING) == 0) {
16345a7ba74dSHidetoshi Shimokawa tag = (ir->flag >> 6) & 3;
16355a7ba74dSHidetoshi Shimokawa ich = ir->flag & 0x3f;
16363c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich);
16373c60ba66SKatsushi Kobayashi
16385a7ba74dSHidetoshi Shimokawa ir->queued = 0;
16395a7ba74dSHidetoshi Shimokawa dbch->ndb = ir->bnpacket * ir->bnchunk;
16405a7ba74dSHidetoshi Shimokawa dbch->ndesc = 2;
164177ee030bSHidetoshi Shimokawa fwohci_db_init(sc, dbch);
16425a7ba74dSHidetoshi Shimokawa if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
16430aaa9a23SHidetoshi Shimokawa return ENOMEM;
16445a7ba74dSHidetoshi Shimokawa err = fwohci_rx_enable(sc, dbch);
16453c60ba66SKatsushi Kobayashi }
16463c60ba66SKatsushi Kobayashi if (err)
16473c60ba66SKatsushi Kobayashi return err;
16483c60ba66SKatsushi Kobayashi
16495a7ba74dSHidetoshi Shimokawa first = STAILQ_FIRST(&ir->stfree);
16505a7ba74dSHidetoshi Shimokawa if (first == NULL) {
16515a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, "IR DMA no free chunk\n");
16525a7ba74dSHidetoshi Shimokawa return 0;
16535a7ba74dSHidetoshi Shimokawa }
16545a7ba74dSHidetoshi Shimokawa
16559ca8add3SHidetoshi Shimokawa ldesc = dbch->ndesc - 1;
16569ca8add3SHidetoshi Shimokawa s = splfw();
16579950b741SHidetoshi Shimokawa if ((ir->flag & FWXFERQ_HANDLER) == 0)
16589950b741SHidetoshi Shimokawa FW_GLOCK(fc);
16595a7ba74dSHidetoshi Shimokawa prev = STAILQ_LAST(&ir->stdma, fw_bulkxfer, link);
16605a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&ir->stfree)) != NULL) {
1661c4778b5dSHidetoshi Shimokawa struct fwohcidb *db;
16625a7ba74dSHidetoshi Shimokawa
16632b4601d1SHidetoshi Shimokawa #if 1 /* XXX for if_fwe */
166477ee030bSHidetoshi Shimokawa if (chunk->mbuf != NULL) {
166577ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)(chunk->start);
166677ee030bSHidetoshi Shimokawa db_tr->dbcnt = 1;
166777ee030bSHidetoshi Shimokawa err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map,
166877ee030bSHidetoshi Shimokawa chunk->mbuf, fwohci_execute_db2, db_tr,
166977ee030bSHidetoshi Shimokawa /* flags */0);
167077ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db_tr->db[1].db.desc.cmd,
167177ee030bSHidetoshi Shimokawa OHCI_UPDATE | OHCI_INPUT_LAST |
167277ee030bSHidetoshi Shimokawa OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS);
167377ee030bSHidetoshi Shimokawa }
16742b4601d1SHidetoshi Shimokawa #endif
16755a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db;
167677ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[ldesc].db.desc.res, 0);
167777ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[ldesc].db.desc.depend, 0xf);
16785a7ba74dSHidetoshi Shimokawa if (prev != NULL) {
16795a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(prev->end))->db;
168077ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc);
16815a7ba74dSHidetoshi Shimokawa }
16825a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stfree, link);
16835a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stdma, chunk, link);
16845a7ba74dSHidetoshi Shimokawa prev = chunk;
16855a7ba74dSHidetoshi Shimokawa }
16869950b741SHidetoshi Shimokawa if ((ir->flag & FWXFERQ_HANDLER) == 0)
16879950b741SHidetoshi Shimokawa FW_GUNLOCK(fc);
168877ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
168977ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
16905a7ba74dSHidetoshi Shimokawa splx(s);
16915a7ba74dSHidetoshi Shimokawa stat = OREAD(sc, OHCI_IRCTL(dmach));
16925a7ba74dSHidetoshi Shimokawa if (stat & OHCI_CNTL_DMA_ACTIVE)
16935a7ba74dSHidetoshi Shimokawa return 0;
16945a7ba74dSHidetoshi Shimokawa if (stat & OHCI_CNTL_DMA_RUN) {
16953c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
16965a7ba74dSHidetoshi Shimokawa device_printf(sc->fc.dev, "IR DMA overrun (0x%08x)\n", stat);
16975a7ba74dSHidetoshi Shimokawa }
16985a7ba74dSHidetoshi Shimokawa
169977ee030bSHidetoshi Shimokawa if (firewire_debug)
170077ee030bSHidetoshi Shimokawa printf("start IR DMA 0x%x\n", stat);
17013c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach);
17023c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach);
17033c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IR_MASK, 1 << dmach);
17043c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf0000000);
17053c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR);
17063c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCMD(dmach),
170777ee030bSHidetoshi Shimokawa ((struct fwohcidb_tr *)(first->start))->bus_addr
17085a7ba74dSHidetoshi Shimokawa | dbch->ndesc);
17093c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN);
17103c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR);
171177ee030bSHidetoshi Shimokawa #if 0
171277ee030bSHidetoshi Shimokawa dump_db(sc, IRX_CH + dmach);
171377ee030bSHidetoshi Shimokawa #endif
17143c60ba66SKatsushi Kobayashi return err;
17153c60ba66SKatsushi Kobayashi }
1716c572b810SHidetoshi Shimokawa
1717c572b810SHidetoshi Shimokawa int
171864cf5240SHidetoshi Shimokawa fwohci_stop(struct fwohci_softc *sc, device_t dev)
17193c60ba66SKatsushi Kobayashi {
17203c60ba66SKatsushi Kobayashi u_int i;
17213c60ba66SKatsushi Kobayashi
17225f3fa234SHidetoshi Shimokawa fwohci_set_intr(&sc->fc, 0);
17235f3fa234SHidetoshi Shimokawa
17243c60ba66SKatsushi Kobayashi /* Now stopping all DMA channel */
17253c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN);
17263c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN);
17273c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
17283c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
17293c60ba66SKatsushi Kobayashi
17303c60ba66SKatsushi Kobayashi for (i = 0; i < sc->fc.nisodma; i++) {
17313c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN);
17323c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN);
17333c60ba66SKatsushi Kobayashi }
17343c60ba66SKatsushi Kobayashi
17359950b741SHidetoshi Shimokawa #if 0 /* Let dcons(4) be accessed */
17363c60ba66SKatsushi Kobayashi /* Stop interrupt */
17373c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR,
17383c60ba66SKatsushi Kobayashi OHCI_INT_EN | OHCI_INT_ERR | OHCI_INT_PHY_SID
17393c60ba66SKatsushi Kobayashi | OHCI_INT_PHY_INT
17403c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS
17413c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS
17423c60ba66SKatsushi Kobayashi | OHCI_INT_DMA_ARRQ | OHCI_INT_DMA_ARRS
17433c60ba66SKatsushi Kobayashi | OHCI_INT_PHY_BUS_R);
1744630529adSHidetoshi Shimokawa
1745453130d9SPedro F. Giffuni /* FLUSH FIFO and reset Transmitter/Receiver */
17469950b741SHidetoshi Shimokawa OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET);
17479950b741SHidetoshi Shimokawa #endif
1748630529adSHidetoshi Shimokawa
17499339321dSHidetoshi Shimokawa /* XXX Link down? Bus reset? */
17509339321dSHidetoshi Shimokawa return 0;
17519339321dSHidetoshi Shimokawa }
17529339321dSHidetoshi Shimokawa
17539339321dSHidetoshi Shimokawa int
17549339321dSHidetoshi Shimokawa fwohci_resume(struct fwohci_softc *sc, device_t dev)
17559339321dSHidetoshi Shimokawa {
17569339321dSHidetoshi Shimokawa int i;
1757630529adSHidetoshi Shimokawa struct fw_xferq *ir;
1758630529adSHidetoshi Shimokawa struct fw_bulkxfer *chunk;
17599339321dSHidetoshi Shimokawa
17609339321dSHidetoshi Shimokawa fwohci_reset(sc, dev);
176195a24954SDoug Rabson /* XXX resume isochronous receive automatically. (how about TX?) */
17629339321dSHidetoshi Shimokawa for (i = 0; i < sc->fc.nisodma; i++) {
1763630529adSHidetoshi Shimokawa ir = &sc->ir[i].xferq;
1764630529adSHidetoshi Shimokawa if ((ir->flag & FWXFERQ_RUNNING) != 0) {
17659339321dSHidetoshi Shimokawa device_printf(sc->fc.dev,
17669339321dSHidetoshi Shimokawa "resume iso receive ch: %d\n", i);
1767630529adSHidetoshi Shimokawa ir->flag &= ~FWXFERQ_RUNNING;
1768630529adSHidetoshi Shimokawa /* requeue stdma to stfree */
1769630529adSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) {
1770630529adSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stdma, link);
1771630529adSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stfree, chunk, link);
1772630529adSHidetoshi Shimokawa }
17739339321dSHidetoshi Shimokawa sc->fc.irx_enable(&sc->fc, i);
17749339321dSHidetoshi Shimokawa }
17759339321dSHidetoshi Shimokawa }
17769339321dSHidetoshi Shimokawa
17779339321dSHidetoshi Shimokawa bus_generic_resume(dev);
17789339321dSHidetoshi Shimokawa sc->fc.ibr(&sc->fc);
17793c60ba66SKatsushi Kobayashi return 0;
17803c60ba66SKatsushi Kobayashi }
17813c60ba66SKatsushi Kobayashi
17823c60ba66SKatsushi Kobayashi #ifdef OHCI_DEBUG
17839950b741SHidetoshi Shimokawa static void
17849950b741SHidetoshi Shimokawa fwohci_dump_intr(struct fwohci_softc *sc, uint32_t stat)
17859950b741SHidetoshi Shimokawa {
17863c60ba66SKatsushi Kobayashi if (stat & OREAD(sc, FWOHCI_INTMASK))
17873c60ba66SKatsushi Kobayashi device_printf(fc->dev, "INTERRUPT < %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s> 0x%08x, 0x%08x\n",
17883c60ba66SKatsushi Kobayashi stat & OHCI_INT_EN ? "DMA_EN ":"",
17893c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_REG ? "PHY_REG ":"",
17903c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_LONG ? "CYC_LONG ":"",
17913c60ba66SKatsushi Kobayashi stat & OHCI_INT_ERR ? "INT_ERR ":"",
17923c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_ERR ? "CYC_ERR ":"",
17933c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_LOST ? "CYC_LOST ":"",
17943c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_64SECOND ? "CYC_64SECOND ":"",
17953c60ba66SKatsushi Kobayashi stat & OHCI_INT_CYC_START ? "CYC_START ":"",
17963c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_INT ? "PHY_INT ":"",
17973c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_BUS_R ? "BUS_RESET ":"",
17983c60ba66SKatsushi Kobayashi stat & OHCI_INT_PHY_SID ? "SID ":"",
17993c60ba66SKatsushi Kobayashi stat & OHCI_INT_LR_ERR ? "DMA_LR_ERR ":"",
18003c60ba66SKatsushi Kobayashi stat & OHCI_INT_PW_ERR ? "DMA_PW_ERR ":"",
18013c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_IR ? "DMA_IR ":"",
18023c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_IT ? "DMA_IT " :"",
18033c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_PRRS ? "DMA_PRRS " :"",
18043c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_PRRQ ? "DMA_PRRQ " :"",
18053c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ARRS ? "DMA_ARRS " :"",
18063c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ARRQ ? "DMA_ARRQ " :"",
18073c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ATRS ? "DMA_ATRS " :"",
18083c60ba66SKatsushi Kobayashi stat & OHCI_INT_DMA_ATRQ ? "DMA_ATRQ " :"",
18093c60ba66SKatsushi Kobayashi stat, OREAD(sc, FWOHCI_INTMASK)
18103c60ba66SKatsushi Kobayashi );
18119950b741SHidetoshi Shimokawa }
18123c60ba66SKatsushi Kobayashi #endif
181323667f08SAlexander Kabaev
18149950b741SHidetoshi Shimokawa static void
18159950b741SHidetoshi Shimokawa fwohci_intr_core(struct fwohci_softc *sc, uint32_t stat, int count)
18169950b741SHidetoshi Shimokawa {
18179950b741SHidetoshi Shimokawa struct firewire_comm *fc = (struct firewire_comm *)sc;
181891291042SWill Andrews uintmax_t prequpper;
18199950b741SHidetoshi Shimokawa uint32_t node_id, plen;
18209950b741SHidetoshi Shimokawa
18213042cc43SSean Bruno FW_GLOCK_ASSERT(fc);
18229950b741SHidetoshi Shimokawa if ((stat & OHCI_INT_PHY_BUS_R) && (fc->status != FWBUSRESET)) {
18239950b741SHidetoshi Shimokawa fc->status = FWBUSRESET;
18241adf6842SHidetoshi Shimokawa /* Disable bus reset interrupt until sid recv. */
18251adf6842SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_PHY_BUS_R);
18261adf6842SHidetoshi Shimokawa
1827373d9227SSean Bruno device_printf(fc->dev, "%s: BUS reset\n", __func__);
18283c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_CYC_LOST);
18293c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCSRC);
18303c60ba66SKatsushi Kobayashi
18313c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
18323c60ba66SKatsushi Kobayashi sc->atrq.xferq.flag &= ~FWXFERQ_RUNNING;
18333c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
18343c60ba66SKatsushi Kobayashi sc->atrs.xferq.flag &= ~FWXFERQ_RUNNING;
18353c60ba66SKatsushi Kobayashi
18369950b741SHidetoshi Shimokawa if (!kdb_active)
18379950b741SHidetoshi Shimokawa taskqueue_enqueue(sc->fc.taskqueue, &sc->fwohci_task_busreset);
1838d0581de8SHidetoshi Shimokawa }
18393c60ba66SKatsushi Kobayashi if (stat & OHCI_INT_PHY_SID) {
18401adf6842SHidetoshi Shimokawa /* Enable bus reset interrupt */
18419950b741SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_BUS_R);
18421adf6842SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_PHY_BUS_R);
18439950b741SHidetoshi Shimokawa
1844dcae7539SHidetoshi Shimokawa /* Allow async. request to us */
1845dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_AREQHI, 1 << 31);
1846ac2d2894SHidetoshi Shimokawa if (firewire_phydma_enable) {
18476b3ecf71SHidetoshi Shimokawa /* allow from all nodes */
1848dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQHI, 0x7fffffff);
1849dcae7539SHidetoshi Shimokawa OWRITE(sc, OHCI_PREQLO, 0xffffffff);
185091291042SWill Andrews prequpper = ((uintmax_t)Maxmem << PAGE_SHIFT) >> 16;
185191291042SWill Andrews if (prequpper > OHCI_PREQUPPER_MAX) {
185291291042SWill Andrews device_printf(fc->dev,
185391291042SWill Andrews "Physical memory size of 0x%jx exceeds "
185491291042SWill Andrews "fire wire address space. Limiting dma "
185591291042SWill Andrews "to memory below 0x%jx\n",
185691291042SWill Andrews (uintmax_t)Maxmem << PAGE_SHIFT,
185791291042SWill Andrews (uintmax_t)OHCI_PREQUPPER_MAX << 16);
185891291042SWill Andrews prequpper = OHCI_PREQUPPER_MAX;
185991291042SWill Andrews }
186091291042SWill Andrews OWRITE(sc, OHCI_PREQUPPER, prequpper & 0xffffffff);
1861dc6040d6SAndriy Gapon if (OREAD(sc, OHCI_PREQUPPER) !=
1862dc6040d6SAndriy Gapon (prequpper & 0xffffffff)) {
1863dc6040d6SAndriy Gapon device_printf(fc->dev,
1864dc6040d6SAndriy Gapon "PhysicalUpperBound register is not "
1865dc6040d6SAndriy Gapon "implemented. Physical memory access "
1866dc6040d6SAndriy Gapon "is limited to the first 4GB\n");
1867dc6040d6SAndriy Gapon device_printf(fc->dev,
1868dc6040d6SAndriy Gapon "PhysicalUpperBound = 0x%08x\n",
1869dc6040d6SAndriy Gapon OREAD(sc, OHCI_PREQUPPER));
1870dc6040d6SAndriy Gapon }
1871ac2d2894SHidetoshi Shimokawa }
187273aa55baSHidetoshi Shimokawa /* Set ATRetries register */
187373aa55baSHidetoshi Shimokawa OWRITE(sc, OHCI_ATRETRY, 1<<(13 + 16) | 0xfff);
18749950b741SHidetoshi Shimokawa
18753c60ba66SKatsushi Kobayashi /*
18769950b741SHidetoshi Shimokawa * Checking whether the node is root or not. If root, turn on
18779950b741SHidetoshi Shimokawa * cycle master.
18783c60ba66SKatsushi Kobayashi */
187977ee030bSHidetoshi Shimokawa node_id = OREAD(sc, FWOHCI_NODEID);
188077ee030bSHidetoshi Shimokawa plen = OREAD(sc, OHCI_SID_CNT);
188177ee030bSHidetoshi Shimokawa
18829950b741SHidetoshi Shimokawa fc->nodeid = node_id & 0x3f;
1883373d9227SSean Bruno device_printf(fc->dev, "%s: node_id=0x%08x, SelfID Count=%d, ",
1884373d9227SSean Bruno __func__, fc->nodeid, (plen >> 16) & 0xff);
188577ee030bSHidetoshi Shimokawa if (!(node_id & OHCI_NODE_VALID)) {
1886373d9227SSean Bruno device_printf(fc->dev, "%s: Bus reset failure\n",
1887373d9227SSean Bruno __func__);
18883c60ba66SKatsushi Kobayashi goto sidout;
18893c60ba66SKatsushi Kobayashi }
1890d0581de8SHidetoshi Shimokawa
1891d0581de8SHidetoshi Shimokawa /* cycle timer */
1892d0581de8SHidetoshi Shimokawa sc->cycle_lost = 0;
1893d0581de8SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_CYC_LOST);
18946b3ecf71SHidetoshi Shimokawa if ((node_id & OHCI_NODE_ROOT) && !nocyclemaster) {
18953c60ba66SKatsushi Kobayashi printf("CYCLEMASTER mode\n");
18963c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTL,
18973c60ba66SKatsushi Kobayashi OHCI_CNTL_CYCMTR | OHCI_CNTL_CYCTIMER);
18983c60ba66SKatsushi Kobayashi } else {
18993c60ba66SKatsushi Kobayashi printf("non CYCLEMASTER mode\n");
19003c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCMTR);
19013c60ba66SKatsushi Kobayashi OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_CYCTIMER);
19023c60ba66SKatsushi Kobayashi }
1903d0581de8SHidetoshi Shimokawa
19049950b741SHidetoshi Shimokawa fc->status = FWBUSINIT;
19059950b741SHidetoshi Shimokawa
19069950b741SHidetoshi Shimokawa if (!kdb_active)
19079950b741SHidetoshi Shimokawa taskqueue_enqueue(sc->fc.taskqueue, &sc->fwohci_task_sid);
19089950b741SHidetoshi Shimokawa }
19099950b741SHidetoshi Shimokawa sidout:
19109950b741SHidetoshi Shimokawa if ((stat & ~(OHCI_INT_PHY_BUS_R | OHCI_INT_PHY_SID)) && (!kdb_active))
19119950b741SHidetoshi Shimokawa taskqueue_enqueue(sc->fc.taskqueue, &sc->fwohci_task_dma);
19129950b741SHidetoshi Shimokawa }
19139950b741SHidetoshi Shimokawa
19149950b741SHidetoshi Shimokawa static void
19159950b741SHidetoshi Shimokawa fwohci_intr_dma(struct fwohci_softc *sc, uint32_t stat, int count)
19169950b741SHidetoshi Shimokawa {
19179950b741SHidetoshi Shimokawa uint32_t irstat, itstat;
19189950b741SHidetoshi Shimokawa u_int i;
19199950b741SHidetoshi Shimokawa struct firewire_comm *fc = (struct firewire_comm *)sc;
19209950b741SHidetoshi Shimokawa
19219950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IR) {
19229950b741SHidetoshi Shimokawa irstat = atomic_readandclear_int(&sc->irstat);
19239950b741SHidetoshi Shimokawa for (i = 0; i < fc->nisodma; i++) {
19249950b741SHidetoshi Shimokawa struct fwohci_dbch *dbch;
19259950b741SHidetoshi Shimokawa
19269950b741SHidetoshi Shimokawa if ((irstat & (1 << i)) != 0) {
19279950b741SHidetoshi Shimokawa dbch = &sc->ir[i];
19289950b741SHidetoshi Shimokawa if ((dbch->xferq.flag & FWXFERQ_OPEN) == 0) {
19299950b741SHidetoshi Shimokawa device_printf(sc->fc.dev,
19309950b741SHidetoshi Shimokawa "dma(%d) not active\n", i);
19319950b741SHidetoshi Shimokawa continue;
19329950b741SHidetoshi Shimokawa }
19339950b741SHidetoshi Shimokawa fwohci_rbuf_update(sc, i);
19349950b741SHidetoshi Shimokawa }
19359950b741SHidetoshi Shimokawa }
19369950b741SHidetoshi Shimokawa }
19379950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IT) {
19389950b741SHidetoshi Shimokawa itstat = atomic_readandclear_int(&sc->itstat);
19399950b741SHidetoshi Shimokawa for (i = 0; i < fc->nisodma; i++) {
19409950b741SHidetoshi Shimokawa if ((itstat & (1 << i)) != 0) {
19419950b741SHidetoshi Shimokawa fwohci_tbuf_update(sc, i);
19429950b741SHidetoshi Shimokawa }
19439950b741SHidetoshi Shimokawa }
19449950b741SHidetoshi Shimokawa }
19459950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_PRRS) {
19469950b741SHidetoshi Shimokawa #if 0
19479950b741SHidetoshi Shimokawa dump_dma(sc, ARRS_CH);
19489950b741SHidetoshi Shimokawa dump_db(sc, ARRS_CH);
19499950b741SHidetoshi Shimokawa #endif
19509950b741SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrs, count);
19519950b741SHidetoshi Shimokawa }
19529950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_PRRQ) {
19539950b741SHidetoshi Shimokawa #if 0
19549950b741SHidetoshi Shimokawa dump_dma(sc, ARRQ_CH);
19559950b741SHidetoshi Shimokawa dump_db(sc, ARRQ_CH);
19569950b741SHidetoshi Shimokawa #endif
19579950b741SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrq, count);
19589950b741SHidetoshi Shimokawa }
19599950b741SHidetoshi Shimokawa if (stat & OHCI_INT_CYC_LOST) {
19609950b741SHidetoshi Shimokawa if (sc->cycle_lost >= 0)
19619950b741SHidetoshi Shimokawa sc->cycle_lost++;
19629950b741SHidetoshi Shimokawa if (sc->cycle_lost > 10) {
19639950b741SHidetoshi Shimokawa sc->cycle_lost = -1;
19649950b741SHidetoshi Shimokawa #if 0
19659950b741SHidetoshi Shimokawa OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCTIMER);
19669950b741SHidetoshi Shimokawa #endif
19679950b741SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_CYC_LOST);
19688834bc52SRebecca Cran device_printf(fc->dev, "too many cycles lost, "
19698834bc52SRebecca Cran "no cycle master present?\n");
19709950b741SHidetoshi Shimokawa }
19719950b741SHidetoshi Shimokawa }
19729950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_ATRQ) {
19739950b741SHidetoshi Shimokawa fwohci_txd(sc, &(sc->atrq));
19749950b741SHidetoshi Shimokawa }
19759950b741SHidetoshi Shimokawa if (stat & OHCI_INT_DMA_ATRS) {
19769950b741SHidetoshi Shimokawa fwohci_txd(sc, &(sc->atrs));
19779950b741SHidetoshi Shimokawa }
19789950b741SHidetoshi Shimokawa if (stat & OHCI_INT_PW_ERR) {
19799950b741SHidetoshi Shimokawa device_printf(fc->dev, "posted write error\n");
19809950b741SHidetoshi Shimokawa }
19819950b741SHidetoshi Shimokawa if (stat & OHCI_INT_ERR) {
19829950b741SHidetoshi Shimokawa device_printf(fc->dev, "unrecoverable error\n");
19839950b741SHidetoshi Shimokawa }
19849950b741SHidetoshi Shimokawa if (stat & OHCI_INT_PHY_INT) {
19859950b741SHidetoshi Shimokawa device_printf(fc->dev, "phy int\n");
19869950b741SHidetoshi Shimokawa }
19879950b741SHidetoshi Shimokawa }
19889950b741SHidetoshi Shimokawa
19899950b741SHidetoshi Shimokawa static void
19909950b741SHidetoshi Shimokawa fwohci_task_busreset(void *arg, int pending)
19919950b741SHidetoshi Shimokawa {
19929950b741SHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)arg;
19939950b741SHidetoshi Shimokawa
19943042cc43SSean Bruno FW_GLOCK(&sc->fc);
19959950b741SHidetoshi Shimokawa fw_busreset(&sc->fc, FWBUSRESET);
19969950b741SHidetoshi Shimokawa OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0]));
19979950b741SHidetoshi Shimokawa OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2]));
19983042cc43SSean Bruno FW_GUNLOCK(&sc->fc);
19999950b741SHidetoshi Shimokawa }
20009950b741SHidetoshi Shimokawa
20019950b741SHidetoshi Shimokawa static void
20029950b741SHidetoshi Shimokawa fwohci_task_sid(void *arg, int pending)
20039950b741SHidetoshi Shimokawa {
20049950b741SHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)arg;
20059950b741SHidetoshi Shimokawa struct firewire_comm *fc = &sc->fc;
20069950b741SHidetoshi Shimokawa uint32_t *buf;
20079950b741SHidetoshi Shimokawa int i, plen;
20089950b741SHidetoshi Shimokawa
20099950b741SHidetoshi Shimokawa
20103042cc43SSean Bruno /*
20113042cc43SSean Bruno * We really should have locking
20123042cc43SSean Bruno * here. Not sure why it's not
20133042cc43SSean Bruno */
20149950b741SHidetoshi Shimokawa plen = OREAD(sc, OHCI_SID_CNT);
20153c60ba66SKatsushi Kobayashi
201677ee030bSHidetoshi Shimokawa if (plen & OHCI_SID_ERR) {
201777ee030bSHidetoshi Shimokawa device_printf(fc->dev, "SID Error\n");
20189950b741SHidetoshi Shimokawa return;
201977ee030bSHidetoshi Shimokawa }
202077ee030bSHidetoshi Shimokawa plen &= OHCI_SID_CNT_MASK;
202116e0f484SHidetoshi Shimokawa if (plen < 4 || plen > OHCI_SIDSIZE) {
202216e0f484SHidetoshi Shimokawa device_printf(fc->dev, "invalid SID len = %d\n", plen);
20239950b741SHidetoshi Shimokawa return;
202416e0f484SHidetoshi Shimokawa }
20253c60ba66SKatsushi Kobayashi plen -= 4; /* chop control info */
202603161bbcSDoug Rabson buf = (uint32_t *)malloc(OHCI_SIDSIZE, M_FW, M_NOWAIT);
202777ee030bSHidetoshi Shimokawa if (buf == NULL) {
202877ee030bSHidetoshi Shimokawa device_printf(fc->dev, "malloc failed\n");
20299950b741SHidetoshi Shimokawa return;
203077ee030bSHidetoshi Shimokawa }
203177ee030bSHidetoshi Shimokawa for (i = 0; i < plen / 4; i++)
203277ee030bSHidetoshi Shimokawa buf[i] = FWOHCI_DMA_READ(sc->sid_buf[i + 1]);
20333042cc43SSean Bruno
203448249fe0SHidetoshi Shimokawa /* pending all pre-bus_reset packets */
203548249fe0SHidetoshi Shimokawa fwohci_txd(sc, &sc->atrq);
203648249fe0SHidetoshi Shimokawa fwohci_txd(sc, &sc->atrs);
203748249fe0SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrs, -1);
203848249fe0SHidetoshi Shimokawa fwohci_arcv(sc, &sc->arrq, -1);
2039627d85fbSHidetoshi Shimokawa fw_drain_txq(fc);
204077ee030bSHidetoshi Shimokawa fw_sidrcv(fc, buf, plen);
204177ee030bSHidetoshi Shimokawa free(buf, M_FW);
20423c60ba66SKatsushi Kobayashi }
20433c60ba66SKatsushi Kobayashi
204477ee030bSHidetoshi Shimokawa static void
20459950b741SHidetoshi Shimokawa fwohci_task_dma(void *arg, int pending)
204677ee030bSHidetoshi Shimokawa {
204777ee030bSHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)arg;
204803161bbcSDoug Rabson uint32_t stat;
204977ee030bSHidetoshi Shimokawa
205077ee030bSHidetoshi Shimokawa again:
205177ee030bSHidetoshi Shimokawa stat = atomic_readandclear_int(&sc->intstat);
205277ee030bSHidetoshi Shimokawa if (stat)
20539950b741SHidetoshi Shimokawa fwohci_intr_dma(sc, stat, -1);
205477ee030bSHidetoshi Shimokawa else
205577ee030bSHidetoshi Shimokawa return;
205677ee030bSHidetoshi Shimokawa goto again;
205777ee030bSHidetoshi Shimokawa }
205877ee030bSHidetoshi Shimokawa
20599950b741SHidetoshi Shimokawa static int
20609950b741SHidetoshi Shimokawa fwohci_check_stat(struct fwohci_softc *sc)
206177ee030bSHidetoshi Shimokawa {
206203161bbcSDoug Rabson uint32_t stat, irstat, itstat;
206377ee030bSHidetoshi Shimokawa
20643042cc43SSean Bruno FW_GLOCK_ASSERT(&sc->fc);
206577ee030bSHidetoshi Shimokawa stat = OREAD(sc, FWOHCI_INTSTAT);
206677ee030bSHidetoshi Shimokawa if (stat == 0xffffffff) {
206724c02d2fSWarner Losh if (!bus_child_present(sc->fc.dev))
206824c02d2fSWarner Losh return (FILTER_HANDLED);
206924c02d2fSWarner Losh device_printf(sc->fc.dev, "device physically ejected?\n");
20709950b741SHidetoshi Shimokawa return (FILTER_STRAY);
207177ee030bSHidetoshi Shimokawa }
207277ee030bSHidetoshi Shimokawa if (stat)
20739950b741SHidetoshi Shimokawa OWRITE(sc, FWOHCI_INTSTATCLR, stat & ~OHCI_INT_PHY_BUS_R);
20749950b741SHidetoshi Shimokawa
20759950b741SHidetoshi Shimokawa stat &= sc->intmask;
20769950b741SHidetoshi Shimokawa if (stat == 0)
20779950b741SHidetoshi Shimokawa return (FILTER_STRAY);
20789950b741SHidetoshi Shimokawa
20799950b741SHidetoshi Shimokawa atomic_set_int(&sc->intstat, stat);
208077ee030bSHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IR) {
208177ee030bSHidetoshi Shimokawa irstat = OREAD(sc, OHCI_IR_STAT);
208277ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_IR_STATCLR, irstat);
208377ee030bSHidetoshi Shimokawa atomic_set_int(&sc->irstat, irstat);
208477ee030bSHidetoshi Shimokawa }
208577ee030bSHidetoshi Shimokawa if (stat & OHCI_INT_DMA_IT) {
208677ee030bSHidetoshi Shimokawa itstat = OREAD(sc, OHCI_IT_STAT);
208777ee030bSHidetoshi Shimokawa OWRITE(sc, OHCI_IT_STATCLR, itstat);
208877ee030bSHidetoshi Shimokawa atomic_set_int(&sc->itstat, itstat);
208977ee030bSHidetoshi Shimokawa }
20909950b741SHidetoshi Shimokawa
20919950b741SHidetoshi Shimokawa fwohci_intr_core(sc, stat, -1);
20929950b741SHidetoshi Shimokawa return (FILTER_HANDLED);
20939950b741SHidetoshi Shimokawa }
20949950b741SHidetoshi Shimokawa
20953c60ba66SKatsushi Kobayashi void
20963c60ba66SKatsushi Kobayashi fwohci_intr(void *arg)
20973c60ba66SKatsushi Kobayashi {
20983042cc43SSean Bruno struct fwohci_softc *sc = (struct fwohci_softc *)arg;
20993042cc43SSean Bruno
21003042cc43SSean Bruno FW_GLOCK(&sc->fc);
21013042cc43SSean Bruno fwohci_check_stat(sc);
21023042cc43SSean Bruno FW_GUNLOCK(&sc->fc);
21033c60ba66SKatsushi Kobayashi }
21043c60ba66SKatsushi Kobayashi
2105740b10aaSHidetoshi Shimokawa void
21063c60ba66SKatsushi Kobayashi fwohci_poll(struct firewire_comm *fc, int quick, int count)
21073c60ba66SKatsushi Kobayashi {
21089950b741SHidetoshi Shimokawa struct fwohci_softc *sc = (struct fwohci_softc *)fc;
21093042cc43SSean Bruno
21103042cc43SSean Bruno FW_GLOCK(fc);
21119950b741SHidetoshi Shimokawa fwohci_check_stat(sc);
21123042cc43SSean Bruno FW_GUNLOCK(fc);
21133c60ba66SKatsushi Kobayashi }
21143c60ba66SKatsushi Kobayashi
21153c60ba66SKatsushi Kobayashi static void
21163c60ba66SKatsushi Kobayashi fwohci_set_intr(struct firewire_comm *fc, int enable)
21173c60ba66SKatsushi Kobayashi {
21183c60ba66SKatsushi Kobayashi struct fwohci_softc *sc;
21193c60ba66SKatsushi Kobayashi
21203c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc;
2121f9d9941fSHidetoshi Shimokawa if (firewire_debug)
21229339321dSHidetoshi Shimokawa device_printf(sc->fc.dev, "fwohci_set_intr: %d\n", enable);
21233c60ba66SKatsushi Kobayashi if (enable) {
21243c60ba66SKatsushi Kobayashi sc->intmask |= OHCI_INT_EN;
21253c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_EN);
21263c60ba66SKatsushi Kobayashi } else {
21273c60ba66SKatsushi Kobayashi sc->intmask &= ~OHCI_INT_EN;
21283c60ba66SKatsushi Kobayashi OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_EN);
21293c60ba66SKatsushi Kobayashi }
21303c60ba66SKatsushi Kobayashi }
21313c60ba66SKatsushi Kobayashi
2132c572b810SHidetoshi Shimokawa static void
2133c572b810SHidetoshi Shimokawa fwohci_tbuf_update(struct fwohci_softc *sc, int dmach)
21343c60ba66SKatsushi Kobayashi {
21353c60ba66SKatsushi Kobayashi struct firewire_comm *fc = &sc->fc;
2136c4778b5dSHidetoshi Shimokawa struct fwohcidb *db;
21375a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *chunk;
21385a7ba74dSHidetoshi Shimokawa struct fw_xferq *it;
213981f64bc0SMateusz Guzik uint32_t stat, count __unused;
214077ee030bSHidetoshi Shimokawa int s, w=0, ldesc;
21413c60ba66SKatsushi Kobayashi
21425a7ba74dSHidetoshi Shimokawa it = fc->it[dmach];
214377ee030bSHidetoshi Shimokawa ldesc = sc->it[dmach].ndesc - 1;
21445a7ba74dSHidetoshi Shimokawa s = splfw(); /* unnecessary ? */
21459950b741SHidetoshi Shimokawa FW_GLOCK(fc);
214677ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(sc->it[dmach].am, BUS_DMASYNC_POSTREAD);
2147a1c9e73aSHidetoshi Shimokawa if (firewire_debug)
2148a1c9e73aSHidetoshi Shimokawa dump_db(sc, ITX_CH + dmach);
21495a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&it->stdma)) != NULL) {
21505a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->end))->db;
215177ee030bSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(db[ldesc].db.desc.res)
215277ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT;
21535a7ba74dSHidetoshi Shimokawa db = ((struct fwohcidb_tr *)(chunk->start))->db;
2154a1c9e73aSHidetoshi Shimokawa /* timestamp */
215577ee030bSHidetoshi Shimokawa count = FWOHCI_DMA_READ(db[ldesc].db.desc.res)
215677ee030bSHidetoshi Shimokawa & OHCI_COUNT_MASK;
21575a7ba74dSHidetoshi Shimokawa if (stat == 0)
21585a7ba74dSHidetoshi Shimokawa break;
21595a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&it->stdma, link);
21605a7ba74dSHidetoshi Shimokawa switch (stat & FWOHCIEV_MASK) {
21613c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL:
21625a7ba74dSHidetoshi Shimokawa #if 0
21635a7ba74dSHidetoshi Shimokawa device_printf(fc->dev, "0x%08x\n", count);
21640aaa9a23SHidetoshi Shimokawa #endif
21653c60ba66SKatsushi Kobayashi break;
21663c60ba66SKatsushi Kobayashi default:
21675a7ba74dSHidetoshi Shimokawa device_printf(fc->dev,
216877ee030bSHidetoshi Shimokawa "Isochronous transmit err %02x(%s)\n",
216977ee030bSHidetoshi Shimokawa stat, fwohcicode[stat & 0x1f]);
21703c60ba66SKatsushi Kobayashi }
21715a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&it->stfree, chunk, link);
21725a7ba74dSHidetoshi Shimokawa w++;
21735a7ba74dSHidetoshi Shimokawa }
21749950b741SHidetoshi Shimokawa FW_GUNLOCK(fc);
21755a7ba74dSHidetoshi Shimokawa splx(s);
21765a7ba74dSHidetoshi Shimokawa if (w)
21775a7ba74dSHidetoshi Shimokawa wakeup(it);
21783c60ba66SKatsushi Kobayashi }
2179c572b810SHidetoshi Shimokawa
2180c572b810SHidetoshi Shimokawa static void
2181c572b810SHidetoshi Shimokawa fwohci_rbuf_update(struct fwohci_softc *sc, int dmach)
21823c60ba66SKatsushi Kobayashi {
21830aaa9a23SHidetoshi Shimokawa struct firewire_comm *fc = &sc->fc;
2184c4778b5dSHidetoshi Shimokawa struct fwohcidb_tr *db_tr;
21855a7ba74dSHidetoshi Shimokawa struct fw_bulkxfer *chunk;
21865a7ba74dSHidetoshi Shimokawa struct fw_xferq *ir;
218703161bbcSDoug Rabson uint32_t stat;
218891291042SWill Andrews int w = 0, ldesc;
21890aaa9a23SHidetoshi Shimokawa
21905a7ba74dSHidetoshi Shimokawa ir = fc->ir[dmach];
219177ee030bSHidetoshi Shimokawa ldesc = sc->ir[dmach].ndesc - 1;
21929950b741SHidetoshi Shimokawa
219377ee030bSHidetoshi Shimokawa #if 0
219477ee030bSHidetoshi Shimokawa dump_db(sc, dmach);
219577ee030bSHidetoshi Shimokawa #endif
21969950b741SHidetoshi Shimokawa if ((ir->flag & FWXFERQ_HANDLER) == 0)
21979950b741SHidetoshi Shimokawa FW_GLOCK(fc);
219877ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(sc->ir[dmach].am, BUS_DMASYNC_POSTREAD);
21995a7ba74dSHidetoshi Shimokawa while ((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) {
220077ee030bSHidetoshi Shimokawa db_tr = (struct fwohcidb_tr *)chunk->end;
220177ee030bSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(db_tr->db[ldesc].db.desc.res)
220277ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT;
22035a7ba74dSHidetoshi Shimokawa if (stat == 0)
22045a7ba74dSHidetoshi Shimokawa break;
220577ee030bSHidetoshi Shimokawa
220677ee030bSHidetoshi Shimokawa if (chunk->mbuf != NULL) {
220777ee030bSHidetoshi Shimokawa bus_dmamap_sync(sc->ir[dmach].dmat, db_tr->dma_map,
220877ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTREAD);
220977ee030bSHidetoshi Shimokawa bus_dmamap_unload(sc->ir[dmach].dmat, db_tr->dma_map);
221077ee030bSHidetoshi Shimokawa } else if (ir->buf != NULL) {
221177ee030bSHidetoshi Shimokawa fwdma_sync_multiseg(ir->buf, chunk->poffset,
221277ee030bSHidetoshi Shimokawa ir->bnpacket, BUS_DMASYNC_POSTREAD);
221377ee030bSHidetoshi Shimokawa } else {
221477ee030bSHidetoshi Shimokawa /* XXX */
2215453130d9SPedro F. Giffuni printf("fwohci_rbuf_update: this shouldn't happened\n");
221677ee030bSHidetoshi Shimokawa }
221777ee030bSHidetoshi Shimokawa
22185a7ba74dSHidetoshi Shimokawa STAILQ_REMOVE_HEAD(&ir->stdma, link);
22195a7ba74dSHidetoshi Shimokawa STAILQ_INSERT_TAIL(&ir->stvalid, chunk, link);
22205a7ba74dSHidetoshi Shimokawa switch (stat & FWOHCIEV_MASK) {
22213c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL:
22222b4601d1SHidetoshi Shimokawa chunk->resp = 0;
22233c60ba66SKatsushi Kobayashi break;
22243c60ba66SKatsushi Kobayashi default:
22252b4601d1SHidetoshi Shimokawa chunk->resp = EINVAL;
22265a7ba74dSHidetoshi Shimokawa device_printf(fc->dev,
222777ee030bSHidetoshi Shimokawa "Isochronous receive err %02x(%s)\n",
222877ee030bSHidetoshi Shimokawa stat, fwohcicode[stat & 0x1f]);
22293c60ba66SKatsushi Kobayashi }
22305a7ba74dSHidetoshi Shimokawa w++;
22315a7ba74dSHidetoshi Shimokawa }
22329950b741SHidetoshi Shimokawa if ((ir->flag & FWXFERQ_HANDLER) == 0)
22339950b741SHidetoshi Shimokawa FW_GUNLOCK(fc);
22349950b741SHidetoshi Shimokawa if (w == 0)
22359950b741SHidetoshi Shimokawa return;
22369950b741SHidetoshi Shimokawa
22372b4601d1SHidetoshi Shimokawa if (ir->flag & FWXFERQ_HANDLER)
22382b4601d1SHidetoshi Shimokawa ir->hand(ir);
22392b4601d1SHidetoshi Shimokawa else
22405a7ba74dSHidetoshi Shimokawa wakeup(ir);
22413c60ba66SKatsushi Kobayashi }
2242c572b810SHidetoshi Shimokawa
2243c572b810SHidetoshi Shimokawa void
224403161bbcSDoug Rabson dump_dma(struct fwohci_softc *sc, uint32_t ch)
2245c572b810SHidetoshi Shimokawa {
224603161bbcSDoug Rabson uint32_t off, cntl, stat, cmd, match;
22473c60ba66SKatsushi Kobayashi
22483c60ba66SKatsushi Kobayashi if (ch == 0) {
22493c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF;
22503c60ba66SKatsushi Kobayashi } else if (ch == 1) {
22513c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF;
22523c60ba66SKatsushi Kobayashi } else if (ch == 2) {
22533c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF;
22543c60ba66SKatsushi Kobayashi } else if (ch == 3) {
22553c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF;
22563c60ba66SKatsushi Kobayashi } else if (ch < IRX_CH) {
22573c60ba66SKatsushi Kobayashi off = OHCI_ITCTL(ch - ITX_CH);
22583c60ba66SKatsushi Kobayashi } else {
22593c60ba66SKatsushi Kobayashi off = OHCI_IRCTL(ch - IRX_CH);
22603c60ba66SKatsushi Kobayashi }
22613c60ba66SKatsushi Kobayashi cntl = stat = OREAD(sc, off);
22623c60ba66SKatsushi Kobayashi cmd = OREAD(sc, off + 0xc);
22633c60ba66SKatsushi Kobayashi match = OREAD(sc, off + 0x10);
22643c60ba66SKatsushi Kobayashi
226577ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "ch %1x cntl:0x%08x cmd:0x%08x match:0x%08x\n",
22663c60ba66SKatsushi Kobayashi ch,
22673c60ba66SKatsushi Kobayashi cntl,
22683c60ba66SKatsushi Kobayashi cmd,
22693c60ba66SKatsushi Kobayashi match);
22703c60ba66SKatsushi Kobayashi stat &= 0xffff;
227177ee030bSHidetoshi Shimokawa if (stat) {
22723c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma %d ch:%s%s%s%s%s%s %s(%x)\n",
22733c60ba66SKatsushi Kobayashi ch,
22743c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_RUN ? "RUN," : "",
22753c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "",
22763c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "",
22773c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "",
22783c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "",
22793c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "",
22803c60ba66SKatsushi Kobayashi fwohcicode[stat & 0x1f],
22813c60ba66SKatsushi Kobayashi stat & 0x1f
22823c60ba66SKatsushi Kobayashi );
22833c60ba66SKatsushi Kobayashi } else {
22843c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "dma %d ch: Nostat\n", ch);
22853c60ba66SKatsushi Kobayashi }
22863c60ba66SKatsushi Kobayashi }
2287c572b810SHidetoshi Shimokawa
2288c572b810SHidetoshi Shimokawa void
228903161bbcSDoug Rabson dump_db(struct fwohci_softc *sc, uint32_t ch)
2290c572b810SHidetoshi Shimokawa {
22913c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch;
229281f64bc0SMateusz Guzik struct fwohcidb_tr *cp = NULL, *pp;
229381f64bc0SMateusz Guzik struct fwohcidb *curr = NULL;
229481f64bc0SMateusz Guzik #if 0
229581f64bc0SMateusz Guzik struct fwohcidb *prev
229681f64bc0SMateusz Guzik struct fwohcidb *next = NULL;
229781f64bc0SMateusz Guzik struct fwohcidb_tr *np = NULL;
229881f64bc0SMateusz Guzik #endif
22993c60ba66SKatsushi Kobayashi int idb, jdb;
230003161bbcSDoug Rabson uint32_t cmd, off;
230123667f08SAlexander Kabaev
23023c60ba66SKatsushi Kobayashi if (ch == 0) {
23033c60ba66SKatsushi Kobayashi off = OHCI_ATQOFF;
23043c60ba66SKatsushi Kobayashi dbch = &sc->atrq;
23053c60ba66SKatsushi Kobayashi } else if (ch == 1) {
23063c60ba66SKatsushi Kobayashi off = OHCI_ATSOFF;
23073c60ba66SKatsushi Kobayashi dbch = &sc->atrs;
23083c60ba66SKatsushi Kobayashi } else if (ch == 2) {
23093c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF;
23103c60ba66SKatsushi Kobayashi dbch = &sc->arrq;
23113c60ba66SKatsushi Kobayashi } else if (ch == 3) {
23123c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF;
23133c60ba66SKatsushi Kobayashi dbch = &sc->arrs;
23143c60ba66SKatsushi Kobayashi } else if (ch < IRX_CH) {
23153c60ba66SKatsushi Kobayashi off = OHCI_ITCTL(ch - ITX_CH);
23163c60ba66SKatsushi Kobayashi dbch = &sc->it[ch - ITX_CH];
23173c60ba66SKatsushi Kobayashi } else {
23183c60ba66SKatsushi Kobayashi off = OHCI_IRCTL(ch - IRX_CH);
23193c60ba66SKatsushi Kobayashi dbch = &sc->ir[ch - IRX_CH];
23203c60ba66SKatsushi Kobayashi }
23213c60ba66SKatsushi Kobayashi cmd = OREAD(sc, off + 0xc);
23223c60ba66SKatsushi Kobayashi
23233c60ba66SKatsushi Kobayashi if (dbch->ndb == 0) {
23243c60ba66SKatsushi Kobayashi device_printf(sc->fc.dev, "No DB is attached ch=%d\n", ch);
23253c60ba66SKatsushi Kobayashi return;
23263c60ba66SKatsushi Kobayashi }
23273c60ba66SKatsushi Kobayashi pp = dbch->top;
232881f64bc0SMateusz Guzik #if 0
23293c60ba66SKatsushi Kobayashi prev = pp->db;
233081f64bc0SMateusz Guzik #endif
23313c60ba66SKatsushi Kobayashi for (idb = 0; idb < dbch->ndb; idb++) {
23323c60ba66SKatsushi Kobayashi cp = STAILQ_NEXT(pp, link);
23333c60ba66SKatsushi Kobayashi if (cp == NULL) {
23343c60ba66SKatsushi Kobayashi curr = NULL;
23353c60ba66SKatsushi Kobayashi goto outdb;
23363c60ba66SKatsushi Kobayashi }
233781f64bc0SMateusz Guzik #if 0
23383c60ba66SKatsushi Kobayashi np = STAILQ_NEXT(cp, link);
233981f64bc0SMateusz Guzik #endif
23403c60ba66SKatsushi Kobayashi for (jdb = 0; jdb < dbch->ndesc; jdb++) {
234177ee030bSHidetoshi Shimokawa if ((cmd & 0xfffffff0) == cp->bus_addr) {
23423c60ba66SKatsushi Kobayashi curr = cp->db;
234381f64bc0SMateusz Guzik #if 0
23443c60ba66SKatsushi Kobayashi if (np != NULL) {
23453c60ba66SKatsushi Kobayashi next = np->db;
23463c60ba66SKatsushi Kobayashi } else {
23473c60ba66SKatsushi Kobayashi next = NULL;
23483c60ba66SKatsushi Kobayashi }
234981f64bc0SMateusz Guzik #endif
23503c60ba66SKatsushi Kobayashi goto outdb;
23513c60ba66SKatsushi Kobayashi }
23523c60ba66SKatsushi Kobayashi }
23533c60ba66SKatsushi Kobayashi pp = STAILQ_NEXT(pp, link);
2354b083b7c9SSam Leffler if (pp == NULL) {
2355b083b7c9SSam Leffler curr = NULL;
2356b083b7c9SSam Leffler goto outdb;
2357b083b7c9SSam Leffler }
235881f64bc0SMateusz Guzik #if 0
23593c60ba66SKatsushi Kobayashi prev = pp->db;
236081f64bc0SMateusz Guzik #endif
23613c60ba66SKatsushi Kobayashi }
23623c60ba66SKatsushi Kobayashi outdb:
23633c60ba66SKatsushi Kobayashi if (curr != NULL) {
236477ee030bSHidetoshi Shimokawa #if 0
23653c60ba66SKatsushi Kobayashi printf("Prev DB %d\n", ch);
236677ee030bSHidetoshi Shimokawa print_db(pp, prev, ch, dbch->ndesc);
236777ee030bSHidetoshi Shimokawa #endif
23683c60ba66SKatsushi Kobayashi printf("Current DB %d\n", ch);
236977ee030bSHidetoshi Shimokawa print_db(cp, curr, ch, dbch->ndesc);
237077ee030bSHidetoshi Shimokawa #if 0
23713c60ba66SKatsushi Kobayashi printf("Next DB %d\n", ch);
237277ee030bSHidetoshi Shimokawa print_db(np, next, ch, dbch->ndesc);
237377ee030bSHidetoshi Shimokawa #endif
23743c60ba66SKatsushi Kobayashi } else {
23753c60ba66SKatsushi Kobayashi printf("dbdump err ch = %d cmd = 0x%08x\n", ch, cmd);
23763c60ba66SKatsushi Kobayashi }
23773c60ba66SKatsushi Kobayashi return;
23783c60ba66SKatsushi Kobayashi }
2379c572b810SHidetoshi Shimokawa
2380c572b810SHidetoshi Shimokawa void
2381c4778b5dSHidetoshi Shimokawa print_db(struct fwohcidb_tr *db_tr, struct fwohcidb *db,
238203161bbcSDoug Rabson uint32_t ch, uint32_t max)
2383c572b810SHidetoshi Shimokawa {
23843c60ba66SKatsushi Kobayashi fwohcireg_t stat;
23853c60ba66SKatsushi Kobayashi int i, key;
238603161bbcSDoug Rabson uint32_t cmd, res;
23873c60ba66SKatsushi Kobayashi
23883c60ba66SKatsushi Kobayashi if (db == NULL) {
23893c60ba66SKatsushi Kobayashi printf("No Descriptor is found\n");
23903c60ba66SKatsushi Kobayashi return;
23913c60ba66SKatsushi Kobayashi }
23923c60ba66SKatsushi Kobayashi
23933c60ba66SKatsushi Kobayashi printf("ch = %d\n%8s %s %s %s %s %4s %8s %8s %4s:%4s\n",
23943c60ba66SKatsushi Kobayashi ch,
23953c60ba66SKatsushi Kobayashi "Current",
23963c60ba66SKatsushi Kobayashi "OP ",
23973c60ba66SKatsushi Kobayashi "KEY",
23983c60ba66SKatsushi Kobayashi "INT",
23993c60ba66SKatsushi Kobayashi "BR ",
24003c60ba66SKatsushi Kobayashi "len",
24013c60ba66SKatsushi Kobayashi "Addr",
24023c60ba66SKatsushi Kobayashi "Depend",
24033c60ba66SKatsushi Kobayashi "Stat",
24043c60ba66SKatsushi Kobayashi "Cnt");
24053c60ba66SKatsushi Kobayashi for (i = 0; i <= max; i++) {
240677ee030bSHidetoshi Shimokawa cmd = FWOHCI_DMA_READ(db[i].db.desc.cmd);
240777ee030bSHidetoshi Shimokawa res = FWOHCI_DMA_READ(db[i].db.desc.res);
240877ee030bSHidetoshi Shimokawa key = cmd & OHCI_KEY_MASK;
240977ee030bSHidetoshi Shimokawa stat = res >> OHCI_STATUS_SHIFT;
241010d3ed64SHidetoshi Shimokawa printf("%08jx %s %s %s %s %5d %08x %08x %04x:%04x",
241110d3ed64SHidetoshi Shimokawa (uintmax_t)db_tr->bus_addr,
241277ee030bSHidetoshi Shimokawa dbcode[(cmd >> 28) & 0xf],
241377ee030bSHidetoshi Shimokawa dbkey[(cmd >> 24) & 0x7],
241477ee030bSHidetoshi Shimokawa dbcond[(cmd >> 20) & 0x3],
241577ee030bSHidetoshi Shimokawa dbcond[(cmd >> 18) & 0x3],
241677ee030bSHidetoshi Shimokawa cmd & OHCI_COUNT_MASK,
241777ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i].db.desc.addr),
241877ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i].db.desc.depend),
241977ee030bSHidetoshi Shimokawa stat,
242077ee030bSHidetoshi Shimokawa res & OHCI_COUNT_MASK);
24213c60ba66SKatsushi Kobayashi if (stat & 0xff00) {
24223c60ba66SKatsushi Kobayashi printf(" %s%s%s%s%s%s %s(%x)\n",
24233c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_RUN ? "RUN," : "",
24243c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "",
24253c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "",
24263c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "",
24273c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "",
24283c60ba66SKatsushi Kobayashi stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "",
24293c60ba66SKatsushi Kobayashi fwohcicode[stat & 0x1f],
24303c60ba66SKatsushi Kobayashi stat & 0x1f
24313c60ba66SKatsushi Kobayashi );
24323c60ba66SKatsushi Kobayashi } else {
24333c60ba66SKatsushi Kobayashi printf(" Nostat\n");
24343c60ba66SKatsushi Kobayashi }
24353c60ba66SKatsushi Kobayashi if (key == OHCI_KEY_ST2) {
24363c60ba66SKatsushi Kobayashi printf("0x%08x 0x%08x 0x%08x 0x%08x\n",
243777ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i + 1].db.immed[0]),
243877ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i + 1].db.immed[1]),
243977ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i + 1].db.immed[2]),
244077ee030bSHidetoshi Shimokawa FWOHCI_DMA_READ(db[i + 1].db.immed[3]));
24413c60ba66SKatsushi Kobayashi }
24423c60ba66SKatsushi Kobayashi if (key == OHCI_KEY_DEVICE) {
24433c60ba66SKatsushi Kobayashi return;
24443c60ba66SKatsushi Kobayashi }
244577ee030bSHidetoshi Shimokawa if ((cmd & OHCI_BRANCH_MASK)
24463c60ba66SKatsushi Kobayashi == OHCI_BRANCH_ALWAYS) {
24473c60ba66SKatsushi Kobayashi return;
24483c60ba66SKatsushi Kobayashi }
244977ee030bSHidetoshi Shimokawa if ((cmd & OHCI_CMD_MASK)
24503c60ba66SKatsushi Kobayashi == OHCI_OUTPUT_LAST) {
24513c60ba66SKatsushi Kobayashi return;
24523c60ba66SKatsushi Kobayashi }
245377ee030bSHidetoshi Shimokawa if ((cmd & OHCI_CMD_MASK)
24543c60ba66SKatsushi Kobayashi == OHCI_INPUT_LAST) {
24553c60ba66SKatsushi Kobayashi return;
24563c60ba66SKatsushi Kobayashi }
24573c60ba66SKatsushi Kobayashi if (key == OHCI_KEY_ST2) {
24583c60ba66SKatsushi Kobayashi i++;
24593c60ba66SKatsushi Kobayashi }
24603c60ba66SKatsushi Kobayashi }
24613c60ba66SKatsushi Kobayashi return;
24623c60ba66SKatsushi Kobayashi }
2463c572b810SHidetoshi Shimokawa
2464c572b810SHidetoshi Shimokawa void
2465c572b810SHidetoshi Shimokawa fwohci_ibr(struct firewire_comm *fc)
24663c60ba66SKatsushi Kobayashi {
24673c60ba66SKatsushi Kobayashi struct fwohci_softc *sc;
246803161bbcSDoug Rabson uint32_t fun;
24693c60ba66SKatsushi Kobayashi
2470864d7e72SHidetoshi Shimokawa device_printf(fc->dev, "Initiate bus reset\n");
24713c60ba66SKatsushi Kobayashi sc = (struct fwohci_softc *)fc;
2472ac9f6692SHidetoshi Shimokawa
24733042cc43SSean Bruno FW_GLOCK(fc);
2474ac9f6692SHidetoshi Shimokawa /*
2475c0e9efacSDoug Rabson * Make sure our cached values from the config rom are
2476c0e9efacSDoug Rabson * initialised.
2477c0e9efacSDoug Rabson */
2478c0e9efacSDoug Rabson OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0]));
2479c0e9efacSDoug Rabson OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2]));
2480c0e9efacSDoug Rabson
2481c0e9efacSDoug Rabson /*
2482ac9f6692SHidetoshi Shimokawa * Set root hold-off bit so that non cyclemaster capable node
2483ac9f6692SHidetoshi Shimokawa * shouldn't became the root node.
2484ac9f6692SHidetoshi Shimokawa */
24853c60ba66SKatsushi Kobayashi #if 1
24863c60ba66SKatsushi Kobayashi fun = fwphy_rddata(sc, FW_PHY_IBR_REG);
24874ed65ce9SHidetoshi Shimokawa fun |= FW_PHY_IBR | FW_PHY_RHB;
24883c60ba66SKatsushi Kobayashi fun = fwphy_wrdata(sc, FW_PHY_IBR_REG, fun);
24894ed65ce9SHidetoshi Shimokawa #else /* Short bus reset */
24903c60ba66SKatsushi Kobayashi fun = fwphy_rddata(sc, FW_PHY_ISBR_REG);
24914ed65ce9SHidetoshi Shimokawa fun |= FW_PHY_ISBR | FW_PHY_RHB;
24923c60ba66SKatsushi Kobayashi fun = fwphy_wrdata(sc, FW_PHY_ISBR_REG, fun);
24933c60ba66SKatsushi Kobayashi #endif
24943042cc43SSean Bruno FW_GUNLOCK(fc);
24953c60ba66SKatsushi Kobayashi }
2496c572b810SHidetoshi Shimokawa
2497c572b810SHidetoshi Shimokawa void
2498c572b810SHidetoshi Shimokawa fwohci_txbufdb(struct fwohci_softc *sc, int dmach, struct fw_bulkxfer *bulkxfer)
24993c60ba66SKatsushi Kobayashi {
250081f64bc0SMateusz Guzik struct fwohcidb_tr *db_tr;
250181f64bc0SMateusz Guzik #if 0
250281f64bc0SMateusz Guzik struct fwohcidb_tr *fdb_tr;
250381f64bc0SMateusz Guzik #endif
25043c60ba66SKatsushi Kobayashi struct fwohci_dbch *dbch;
2505c4778b5dSHidetoshi Shimokawa struct fwohcidb *db;
25063c60ba66SKatsushi Kobayashi struct fw_pkt *fp;
2507c4778b5dSHidetoshi Shimokawa struct fwohci_txpkthdr *ohcifp;
25083c60ba66SKatsushi Kobayashi unsigned short chtag;
25093c60ba66SKatsushi Kobayashi int idb;
25103c60ba66SKatsushi Kobayashi
25119950b741SHidetoshi Shimokawa FW_GLOCK_ASSERT(&sc->fc);
25129950b741SHidetoshi Shimokawa
25133c60ba66SKatsushi Kobayashi dbch = &sc->it[dmach];
25143c60ba66SKatsushi Kobayashi chtag = sc->it[dmach].xferq.flag & 0xff;
25153c60ba66SKatsushi Kobayashi
25163c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)(bulkxfer->start);
251781f64bc0SMateusz Guzik #if 0
25183c60ba66SKatsushi Kobayashi fdb_tr = (struct fwohcidb_tr *)(bulkxfer->end);
251977ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %08x %08x\n", bulkxfer, db_tr->bus_addr, fdb_tr->bus_addr);
252081f64bc0SMateusz Guzik #endif
252177ee030bSHidetoshi Shimokawa for (idb = 0; idb < dbch->xferq.bnpacket; idb++) {
252253f1eb86SHidetoshi Shimokawa db = db_tr->db;
25233c60ba66SKatsushi Kobayashi fp = (struct fw_pkt *)db_tr->buf;
2524c4778b5dSHidetoshi Shimokawa ohcifp = (struct fwohci_txpkthdr *) db[1].db.immed;
252577ee030bSHidetoshi Shimokawa ohcifp->mode.ld[0] = fp->mode.ld[0];
2526a1c9e73aSHidetoshi Shimokawa ohcifp->mode.common.spd = 0 & 0x7;
252777ee030bSHidetoshi Shimokawa ohcifp->mode.stream.len = fp->mode.stream.len;
25283c60ba66SKatsushi Kobayashi ohcifp->mode.stream.chtag = chtag;
25293c60ba66SKatsushi Kobayashi ohcifp->mode.stream.tcode = 0xa;
253077ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
253177ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[1].db.immed[0], db[1].db.immed[0]);
253277ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[1].db.immed[1], db[1].db.immed[1]);
253377ee030bSHidetoshi Shimokawa #endif
25343c60ba66SKatsushi Kobayashi
253577ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[2].db.desc.cmd, OHCI_COUNT_MASK);
253677ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[2].db.desc.cmd, fp->mode.stream.len);
253777ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.res, 0);
253853f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */
253977ee030bSHidetoshi Shimokawa db[2].db.desc.cmd = OHCI_OUTPUT_LAST
25403c60ba66SKatsushi Kobayashi | OHCI_UPDATE
254153f1eb86SHidetoshi Shimokawa | OHCI_BRANCH_ALWAYS;
254253f1eb86SHidetoshi Shimokawa db[0].db.desc.depend =
254353f1eb86SHidetoshi Shimokawa = db[dbch->ndesc - 1].db.desc.depend
254477ee030bSHidetoshi Shimokawa = STAILQ_NEXT(db_tr, link)->bus_addr | dbch->ndesc;
254553f1eb86SHidetoshi Shimokawa #else
254677ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc);
254777ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[dbch->ndesc - 1].db.desc.depend, dbch->ndesc);
254853f1eb86SHidetoshi Shimokawa #endif
25493c60ba66SKatsushi Kobayashi bulkxfer->end = (caddr_t)db_tr;
25503c60ba66SKatsushi Kobayashi db_tr = STAILQ_NEXT(db_tr, link);
25513c60ba66SKatsushi Kobayashi }
255253f1eb86SHidetoshi Shimokawa db = ((struct fwohcidb_tr *)bulkxfer->end)->db;
255377ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[0].db.desc.depend, 0xf);
255477ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db[dbch->ndesc - 1].db.desc.depend, 0xf);
255553f1eb86SHidetoshi Shimokawa #if 0 /* if bulkxfer->npackets changes */
255653f1eb86SHidetoshi Shimokawa db[dbch->ndesc - 1].db.desc.control |= OHCI_INTERRUPT_ALWAYS;
25574ed65ce9SHidetoshi Shimokawa /* OHCI 1.1 and above */
255853f1eb86SHidetoshi Shimokawa db[0].db.desc.control |= OHCI_INTERRUPT_ALWAYS;
255953f1eb86SHidetoshi Shimokawa #endif
256081f64bc0SMateusz Guzik #if 0
25613c60ba66SKatsushi Kobayashi db_tr = (struct fwohcidb_tr *)bulkxfer->start;
25623c60ba66SKatsushi Kobayashi fdb_tr = (struct fwohcidb_tr *)bulkxfer->end;
256377ee030bSHidetoshi Shimokawa device_printf(sc->fc.dev, "DB %08x %3d %08x %08x\n", bulkxfer, bulkxfer->npacket, db_tr->bus_addr, fdb_tr->bus_addr);
256481f64bc0SMateusz Guzik #endif
25653c60ba66SKatsushi Kobayashi return;
25663c60ba66SKatsushi Kobayashi }
2567c572b810SHidetoshi Shimokawa
2568c572b810SHidetoshi Shimokawa static int
256977ee030bSHidetoshi Shimokawa fwohci_add_tx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr,
257077ee030bSHidetoshi Shimokawa int poffset)
25713c60ba66SKatsushi Kobayashi {
2572c4778b5dSHidetoshi Shimokawa struct fwohcidb *db = db_tr->db;
257377ee030bSHidetoshi Shimokawa struct fw_xferq *it;
25743c60ba66SKatsushi Kobayashi int err = 0;
257577ee030bSHidetoshi Shimokawa
257677ee030bSHidetoshi Shimokawa it = &dbch->xferq;
257777ee030bSHidetoshi Shimokawa if (it->buf == 0) {
25783c60ba66SKatsushi Kobayashi err = EINVAL;
25793c60ba66SKatsushi Kobayashi return err;
25803c60ba66SKatsushi Kobayashi }
258177ee030bSHidetoshi Shimokawa db_tr->buf = fwdma_v_addr(it->buf, poffset);
25823c60ba66SKatsushi Kobayashi db_tr->dbcnt = 3;
25833c60ba66SKatsushi Kobayashi
258477ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.cmd,
258577ee030bSHidetoshi Shimokawa OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | 8);
2586a1c9e73aSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.addr, 0);
2587c4778b5dSHidetoshi Shimokawa bzero((void *)&db[1].db.immed[0], sizeof(db[1].db.immed));
258877ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.addr,
258903161bbcSDoug Rabson fwdma_bus_addr(it->buf, poffset) + sizeof(uint32_t));
259077ee030bSHidetoshi Shimokawa
259177ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.cmd,
259277ee030bSHidetoshi Shimokawa OHCI_OUTPUT_LAST | OHCI_UPDATE | OHCI_BRANCH_ALWAYS);
259353f1eb86SHidetoshi Shimokawa #if 1
259477ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[0].db.desc.res, 0);
259577ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[2].db.desc.res, 0);
259653f1eb86SHidetoshi Shimokawa #endif
259777ee030bSHidetoshi Shimokawa return 0;
25983c60ba66SKatsushi Kobayashi }
2599c572b810SHidetoshi Shimokawa
2600c572b810SHidetoshi Shimokawa int
260177ee030bSHidetoshi Shimokawa fwohci_add_rx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr,
260277ee030bSHidetoshi Shimokawa int poffset, struct fwdma_alloc *dummy_dma)
26033c60ba66SKatsushi Kobayashi {
2604c4778b5dSHidetoshi Shimokawa struct fwohcidb *db = db_tr->db;
260577ee030bSHidetoshi Shimokawa struct fw_xferq *ir;
260677ee030bSHidetoshi Shimokawa int i, ldesc;
260777ee030bSHidetoshi Shimokawa bus_addr_t dbuf[2];
26083c60ba66SKatsushi Kobayashi int dsiz[2];
26093c60ba66SKatsushi Kobayashi
261077ee030bSHidetoshi Shimokawa ir = &dbch->xferq;
261177ee030bSHidetoshi Shimokawa if (ir->buf == NULL && (dbch->xferq.flag & FWXFERQ_EXTBUF) == 0) {
26125f3fa234SHidetoshi Shimokawa if (db_tr->buf == NULL) {
26135f3fa234SHidetoshi Shimokawa db_tr->buf = fwdma_malloc_size(dbch->dmat,
26145f3fa234SHidetoshi Shimokawa &db_tr->dma_map, ir->psize, &dbuf[0],
26155f3fa234SHidetoshi Shimokawa BUS_DMA_NOWAIT);
261677ee030bSHidetoshi Shimokawa if (db_tr->buf == NULL)
261777ee030bSHidetoshi Shimokawa return (ENOMEM);
26185f3fa234SHidetoshi Shimokawa }
26193c60ba66SKatsushi Kobayashi db_tr->dbcnt = 1;
262077ee030bSHidetoshi Shimokawa dsiz[0] = ir->psize;
262177ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
262277ee030bSHidetoshi Shimokawa BUS_DMASYNC_PREREAD);
26233c60ba66SKatsushi Kobayashi } else {
262477ee030bSHidetoshi Shimokawa db_tr->dbcnt = 0;
262577ee030bSHidetoshi Shimokawa if (dummy_dma != NULL) {
262603161bbcSDoug Rabson dsiz[db_tr->dbcnt] = sizeof(uint32_t);
262777ee030bSHidetoshi Shimokawa dbuf[db_tr->dbcnt++] = dummy_dma->bus_addr;
262877ee030bSHidetoshi Shimokawa }
262977ee030bSHidetoshi Shimokawa dsiz[db_tr->dbcnt] = ir->psize;
263077ee030bSHidetoshi Shimokawa if (ir->buf != NULL) {
263177ee030bSHidetoshi Shimokawa db_tr->buf = fwdma_v_addr(ir->buf, poffset);
263277ee030bSHidetoshi Shimokawa dbuf[db_tr->dbcnt] = fwdma_bus_addr(ir->buf, poffset);
263377ee030bSHidetoshi Shimokawa }
263477ee030bSHidetoshi Shimokawa db_tr->dbcnt++;
26353c60ba66SKatsushi Kobayashi }
26363c60ba66SKatsushi Kobayashi for (i = 0; i < db_tr->dbcnt; i++) {
263777ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.addr, dbuf[i]);
263877ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.cmd, OHCI_INPUT_MORE | dsiz[i]);
263977ee030bSHidetoshi Shimokawa if (ir->flag & FWXFERQ_STREAM) {
264077ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[i].db.desc.cmd, OHCI_UPDATE);
26413c60ba66SKatsushi Kobayashi }
264277ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db[i].db.desc.res, dsiz[i]);
26433c60ba66SKatsushi Kobayashi }
264477ee030bSHidetoshi Shimokawa ldesc = db_tr->dbcnt - 1;
264577ee030bSHidetoshi Shimokawa if (ir->flag & FWXFERQ_STREAM) {
264677ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_INPUT_LAST);
26473c60ba66SKatsushi Kobayashi }
264877ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_BRANCH_ALWAYS);
264977ee030bSHidetoshi Shimokawa return 0;
26503c60ba66SKatsushi Kobayashi }
2651c572b810SHidetoshi Shimokawa
265277ee030bSHidetoshi Shimokawa
265377ee030bSHidetoshi Shimokawa static int
265477ee030bSHidetoshi Shimokawa fwohci_arcv_swap(struct fw_pkt *fp, int len)
26553c60ba66SKatsushi Kobayashi {
265677ee030bSHidetoshi Shimokawa struct fw_pkt *fp0;
265703161bbcSDoug Rabson uint32_t ld0;
265881f64bc0SMateusz Guzik int hlen;
265977ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
266081f64bc0SMateusz Guzik int slen;
266177ee030bSHidetoshi Shimokawa int i;
266277ee030bSHidetoshi Shimokawa #endif
26633c60ba66SKatsushi Kobayashi
266477ee030bSHidetoshi Shimokawa ld0 = FWOHCI_DMA_READ(fp->mode.ld[0]);
266577ee030bSHidetoshi Shimokawa #if 0
266677ee030bSHidetoshi Shimokawa printf("ld0: x%08x\n", ld0);
266777ee030bSHidetoshi Shimokawa #endif
266877ee030bSHidetoshi Shimokawa fp0 = (struct fw_pkt *)&ld0;
2669c4778b5dSHidetoshi Shimokawa /* determine length to swap */
267077ee030bSHidetoshi Shimokawa switch (fp0->mode.common.tcode) {
267177ee030bSHidetoshi Shimokawa case FWTCODE_RREQQ:
267277ee030bSHidetoshi Shimokawa case FWTCODE_WRES:
267377ee030bSHidetoshi Shimokawa case FWTCODE_WREQQ:
267477ee030bSHidetoshi Shimokawa case FWTCODE_RRESQ:
267577ee030bSHidetoshi Shimokawa case FWOHCITCODE_PHY:
267681f64bc0SMateusz Guzik #if BYTE_ORDER == BIG_ENDIAN
267777ee030bSHidetoshi Shimokawa slen = 12;
267881f64bc0SMateusz Guzik #endif
26793c60ba66SKatsushi Kobayashi break;
268077ee030bSHidetoshi Shimokawa case FWTCODE_RREQB:
268177ee030bSHidetoshi Shimokawa case FWTCODE_WREQB:
268277ee030bSHidetoshi Shimokawa case FWTCODE_LREQ:
268377ee030bSHidetoshi Shimokawa case FWTCODE_RRESB:
268477ee030bSHidetoshi Shimokawa case FWTCODE_LRES:
268581f64bc0SMateusz Guzik #if BYTE_ORDER == BIG_ENDIAN
268677ee030bSHidetoshi Shimokawa slen = 16;
268781f64bc0SMateusz Guzik #endif
26883c60ba66SKatsushi Kobayashi break;
26893c60ba66SKatsushi Kobayashi default:
269077ee030bSHidetoshi Shimokawa printf("Unknown tcode %d\n", fp0->mode.common.tcode);
269177ee030bSHidetoshi Shimokawa return (0);
26923c60ba66SKatsushi Kobayashi }
2693c4778b5dSHidetoshi Shimokawa hlen = tinfo[fp0->mode.common.tcode].hdr_len;
2694c4778b5dSHidetoshi Shimokawa if (hlen > len) {
269577ee030bSHidetoshi Shimokawa if (firewire_debug)
269677ee030bSHidetoshi Shimokawa printf("splitted header\n");
2697c4778b5dSHidetoshi Shimokawa return (-hlen);
26983c60ba66SKatsushi Kobayashi }
269977ee030bSHidetoshi Shimokawa #if BYTE_ORDER == BIG_ENDIAN
270077ee030bSHidetoshi Shimokawa for (i = 0; i < slen/4; i++)
270177ee030bSHidetoshi Shimokawa fp->mode.ld[i] = FWOHCI_DMA_READ(fp->mode.ld[i]);
270277ee030bSHidetoshi Shimokawa #endif
2703c4778b5dSHidetoshi Shimokawa return (hlen);
27043c60ba66SKatsushi Kobayashi }
27053c60ba66SKatsushi Kobayashi
27063c60ba66SKatsushi Kobayashi static int
270777ee030bSHidetoshi Shimokawa fwohci_get_plen(struct fwohci_softc *sc, struct fwohci_dbch *dbch, struct fw_pkt *fp)
27083c60ba66SKatsushi Kobayashi {
2709c4778b5dSHidetoshi Shimokawa struct tcode_info *info;
271077ee030bSHidetoshi Shimokawa int r;
27113c60ba66SKatsushi Kobayashi
2712c4778b5dSHidetoshi Shimokawa info = &tinfo[fp->mode.common.tcode];
271303161bbcSDoug Rabson r = info->hdr_len + sizeof(uint32_t);
2714c4778b5dSHidetoshi Shimokawa if ((info->flag & FWTI_BLOCK_ASY) != 0)
271550a61f8dSJohn Baldwin r += roundup2((uint32_t)fp->mode.wreqb.len, sizeof(uint32_t));
2716c4778b5dSHidetoshi Shimokawa
27170cf4488aSHidetoshi Shimokawa if (r == sizeof(uint32_t)) {
2718c4778b5dSHidetoshi Shimokawa /* XXX */
2719627d85fbSHidetoshi Shimokawa device_printf(sc->fc.dev, "Unknown tcode %d\n",
2720627d85fbSHidetoshi Shimokawa fp->mode.common.tcode);
27210cf4488aSHidetoshi Shimokawa return (-1);
27220cf4488aSHidetoshi Shimokawa }
2723c4778b5dSHidetoshi Shimokawa
2724627d85fbSHidetoshi Shimokawa if (r > dbch->xferq.psize) {
2725627d85fbSHidetoshi Shimokawa device_printf(sc->fc.dev, "Invalid packet length %d\n", r);
27260cf4488aSHidetoshi Shimokawa return (-1);
2727627d85fbSHidetoshi Shimokawa /* panic ? */
2728627d85fbSHidetoshi Shimokawa }
2729c4778b5dSHidetoshi Shimokawa
2730627d85fbSHidetoshi Shimokawa return r;
27313c60ba66SKatsushi Kobayashi }
27323c60ba66SKatsushi Kobayashi
2733c572b810SHidetoshi Shimokawa static void
27340cf4488aSHidetoshi Shimokawa fwohci_arcv_free_buf(struct fwohci_softc *sc, struct fwohci_dbch *dbch,
27350cf4488aSHidetoshi Shimokawa struct fwohcidb_tr *db_tr, uint32_t off, int wake)
273677ee030bSHidetoshi Shimokawa {
2737c4778b5dSHidetoshi Shimokawa struct fwohcidb *db = &db_tr->db[0];
273877ee030bSHidetoshi Shimokawa
273977ee030bSHidetoshi Shimokawa FWOHCI_DMA_CLEAR(db->db.desc.depend, 0xf);
274077ee030bSHidetoshi Shimokawa FWOHCI_DMA_WRITE(db->db.desc.res, dbch->xferq.psize);
274177ee030bSHidetoshi Shimokawa FWOHCI_DMA_SET(dbch->bottom->db[0].db.desc.depend, 1);
274277ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
274377ee030bSHidetoshi Shimokawa dbch->bottom = db_tr;
27440cf4488aSHidetoshi Shimokawa
27450cf4488aSHidetoshi Shimokawa if (wake)
27460cf4488aSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE);
274777ee030bSHidetoshi Shimokawa }
274877ee030bSHidetoshi Shimokawa
274977ee030bSHidetoshi Shimokawa static void
2750c572b810SHidetoshi Shimokawa fwohci_arcv(struct fwohci_softc *sc, struct fwohci_dbch *dbch, int count)
27513c60ba66SKatsushi Kobayashi {
27523c60ba66SKatsushi Kobayashi struct fwohcidb_tr *db_tr;
275377ee030bSHidetoshi Shimokawa struct iovec vec[2];
275477ee030bSHidetoshi Shimokawa struct fw_pkt pktbuf;
275577ee030bSHidetoshi Shimokawa int nvec;
27563c60ba66SKatsushi Kobayashi struct fw_pkt *fp;
275703161bbcSDoug Rabson uint8_t *ld;
27580cf4488aSHidetoshi Shimokawa uint32_t stat, off, status, event;
27593c60ba66SKatsushi Kobayashi u_int spd;
2760*d7e0d962SDimitry Andric #ifdef COUNT_PACKETS
2761*d7e0d962SDimitry Andric int pcnt;
2762*d7e0d962SDimitry Andric #endif
2763*d7e0d962SDimitry Andric int len, plen, hlen, offset;
27643c60ba66SKatsushi Kobayashi int s;
27653c60ba66SKatsushi Kobayashi caddr_t buf;
27663c60ba66SKatsushi Kobayashi int resCount;
27673c60ba66SKatsushi Kobayashi
27683c60ba66SKatsushi Kobayashi if (&sc->arrq == dbch) {
27693c60ba66SKatsushi Kobayashi off = OHCI_ARQOFF;
27703c60ba66SKatsushi Kobayashi } else if (&sc->arrs == dbch) {
27713c60ba66SKatsushi Kobayashi off = OHCI_ARSOFF;
27723c60ba66SKatsushi Kobayashi } else {
27733c60ba66SKatsushi Kobayashi return;
27743c60ba66SKatsushi Kobayashi }
27753c60ba66SKatsushi Kobayashi
27763c60ba66SKatsushi Kobayashi s = splfw();
27773c60ba66SKatsushi Kobayashi db_tr = dbch->top;
2778*d7e0d962SDimitry Andric #ifdef COUNT_PACKETS
27793c60ba66SKatsushi Kobayashi pcnt = 0;
2780*d7e0d962SDimitry Andric #endif
27813c60ba66SKatsushi Kobayashi /* XXX we cannot handle a packet which lies in more than two buf */
278277ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD);
278377ee030bSHidetoshi Shimokawa fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE);
278477ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) >> OHCI_STATUS_SHIFT;
278577ee030bSHidetoshi Shimokawa resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) & OHCI_COUNT_MASK;
278677ee030bSHidetoshi Shimokawa while (status & OHCI_CNTL_DMA_ACTIVE) {
27870cf4488aSHidetoshi Shimokawa #if 0
27880cf4488aSHidetoshi Shimokawa
27890cf4488aSHidetoshi Shimokawa if (off == OHCI_ARQOFF)
27900cf4488aSHidetoshi Shimokawa printf("buf 0x%08x, status 0x%04x, resCount 0x%04x\n",
27910cf4488aSHidetoshi Shimokawa db_tr->bus_addr, status, resCount);
27920cf4488aSHidetoshi Shimokawa #endif
279377ee030bSHidetoshi Shimokawa len = dbch->xferq.psize - resCount;
279403161bbcSDoug Rabson ld = (uint8_t *)db_tr->buf;
279577ee030bSHidetoshi Shimokawa if (dbch->pdb_tr == NULL) {
279677ee030bSHidetoshi Shimokawa len -= dbch->buf_offset;
279777ee030bSHidetoshi Shimokawa ld += dbch->buf_offset;
279877ee030bSHidetoshi Shimokawa }
279977ee030bSHidetoshi Shimokawa if (len > 0)
280077ee030bSHidetoshi Shimokawa bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
280177ee030bSHidetoshi Shimokawa BUS_DMASYNC_POSTREAD);
28023c60ba66SKatsushi Kobayashi while (len > 0) {
2803783058faSHidetoshi Shimokawa if (count >= 0 && count-- == 0)
2804783058faSHidetoshi Shimokawa goto out;
280577ee030bSHidetoshi Shimokawa if (dbch->pdb_tr != NULL) {
280677ee030bSHidetoshi Shimokawa /* we have a fragment in previous buffer */
280777ee030bSHidetoshi Shimokawa int rlen;
28083c60ba66SKatsushi Kobayashi
280977ee030bSHidetoshi Shimokawa offset = dbch->buf_offset;
281077ee030bSHidetoshi Shimokawa if (offset < 0)
281177ee030bSHidetoshi Shimokawa offset = - offset;
281277ee030bSHidetoshi Shimokawa buf = dbch->pdb_tr->buf + offset;
281377ee030bSHidetoshi Shimokawa rlen = dbch->xferq.psize - offset;
281477ee030bSHidetoshi Shimokawa if (firewire_debug)
281577ee030bSHidetoshi Shimokawa printf("rlen=%d, offset=%d\n",
281677ee030bSHidetoshi Shimokawa rlen, dbch->buf_offset);
281777ee030bSHidetoshi Shimokawa if (dbch->buf_offset < 0) {
281877ee030bSHidetoshi Shimokawa /* splitted in header, pull up */
281977ee030bSHidetoshi Shimokawa char *p;
282077ee030bSHidetoshi Shimokawa
282177ee030bSHidetoshi Shimokawa p = (char *)&pktbuf;
282277ee030bSHidetoshi Shimokawa bcopy(buf, p, rlen);
282377ee030bSHidetoshi Shimokawa p += rlen;
282477ee030bSHidetoshi Shimokawa /* this must be too long but harmless */
282577ee030bSHidetoshi Shimokawa rlen = sizeof(pktbuf) - rlen;
282677ee030bSHidetoshi Shimokawa if (rlen < 0)
282777ee030bSHidetoshi Shimokawa printf("why rlen < 0\n");
282877ee030bSHidetoshi Shimokawa bcopy(db_tr->buf, p, rlen);
28293c60ba66SKatsushi Kobayashi ld += rlen;
28303c60ba66SKatsushi Kobayashi len -= rlen;
283177ee030bSHidetoshi Shimokawa hlen = fwohci_arcv_swap(&pktbuf, sizeof(pktbuf));
28320cf4488aSHidetoshi Shimokawa if (hlen <= 0) {
28330cf4488aSHidetoshi Shimokawa printf("hlen should be positive.");
28340cf4488aSHidetoshi Shimokawa goto err;
28353c60ba66SKatsushi Kobayashi }
283677ee030bSHidetoshi Shimokawa offset = sizeof(pktbuf);
283777ee030bSHidetoshi Shimokawa vec[0].iov_base = (char *)&pktbuf;
283877ee030bSHidetoshi Shimokawa vec[0].iov_len = offset;
28393c60ba66SKatsushi Kobayashi } else {
284077ee030bSHidetoshi Shimokawa /* splitted in payload */
284177ee030bSHidetoshi Shimokawa offset = rlen;
284277ee030bSHidetoshi Shimokawa vec[0].iov_base = buf;
284377ee030bSHidetoshi Shimokawa vec[0].iov_len = rlen;
284477ee030bSHidetoshi Shimokawa }
284577ee030bSHidetoshi Shimokawa fp=(struct fw_pkt *)vec[0].iov_base;
284677ee030bSHidetoshi Shimokawa nvec = 1;
284777ee030bSHidetoshi Shimokawa } else {
284877ee030bSHidetoshi Shimokawa /* no fragment in previous buffer */
28493c60ba66SKatsushi Kobayashi fp=(struct fw_pkt *)ld;
285077ee030bSHidetoshi Shimokawa hlen = fwohci_arcv_swap(fp, len);
285177ee030bSHidetoshi Shimokawa if (hlen == 0)
28520cf4488aSHidetoshi Shimokawa goto err;
285377ee030bSHidetoshi Shimokawa if (hlen < 0) {
285477ee030bSHidetoshi Shimokawa dbch->pdb_tr = db_tr;
285577ee030bSHidetoshi Shimokawa dbch->buf_offset = - dbch->buf_offset;
285677ee030bSHidetoshi Shimokawa /* sanity check */
28570cf4488aSHidetoshi Shimokawa if (resCount != 0) {
28580cf4488aSHidetoshi Shimokawa printf("resCount=%d hlen=%d\n",
28590cf4488aSHidetoshi Shimokawa resCount, hlen);
28600cf4488aSHidetoshi Shimokawa goto err;
28610cf4488aSHidetoshi Shimokawa }
28623c60ba66SKatsushi Kobayashi goto out;
28633c60ba66SKatsushi Kobayashi }
286477ee030bSHidetoshi Shimokawa offset = 0;
286577ee030bSHidetoshi Shimokawa nvec = 0;
28663c60ba66SKatsushi Kobayashi }
286777ee030bSHidetoshi Shimokawa plen = fwohci_get_plen(sc, dbch, fp) - offset;
28683c60ba66SKatsushi Kobayashi if (plen < 0) {
286977ee030bSHidetoshi Shimokawa /* minimum header size + trailer
287077ee030bSHidetoshi Shimokawa = sizeof(fw_pkt) so this shouldn't happens */
2871c4778b5dSHidetoshi Shimokawa printf("plen(%d) is negative! offset=%d\n",
2872c4778b5dSHidetoshi Shimokawa plen, offset);
28730cf4488aSHidetoshi Shimokawa goto err;
28743c60ba66SKatsushi Kobayashi }
287577ee030bSHidetoshi Shimokawa if (plen > 0) {
287677ee030bSHidetoshi Shimokawa len -= plen;
287777ee030bSHidetoshi Shimokawa if (len < 0) {
287877ee030bSHidetoshi Shimokawa dbch->pdb_tr = db_tr;
287977ee030bSHidetoshi Shimokawa if (firewire_debug)
288077ee030bSHidetoshi Shimokawa printf("splitted payload\n");
288177ee030bSHidetoshi Shimokawa /* sanity check */
28820cf4488aSHidetoshi Shimokawa if (resCount != 0) {
28830cf4488aSHidetoshi Shimokawa printf("resCount=%d plen=%d"
28840cf4488aSHidetoshi Shimokawa " len=%d\n",
28850cf4488aSHidetoshi Shimokawa resCount, plen, len);
28860cf4488aSHidetoshi Shimokawa goto err;
28870cf4488aSHidetoshi Shimokawa }
288877ee030bSHidetoshi Shimokawa goto out;
28893c60ba66SKatsushi Kobayashi }
289077ee030bSHidetoshi Shimokawa vec[nvec].iov_base = ld;
289177ee030bSHidetoshi Shimokawa vec[nvec].iov_len = plen;
289277ee030bSHidetoshi Shimokawa nvec++;
28933c60ba66SKatsushi Kobayashi ld += plen;
28943c60ba66SKatsushi Kobayashi }
289503161bbcSDoug Rabson dbch->buf_offset = ld - (uint8_t *)db_tr->buf;
289677ee030bSHidetoshi Shimokawa if (nvec == 0)
289777ee030bSHidetoshi Shimokawa printf("nvec == 0\n");
289877ee030bSHidetoshi Shimokawa
28993c60ba66SKatsushi Kobayashi /* DMA result-code will be written at the tail of packet */
29000cf4488aSHidetoshi Shimokawa stat = FWOHCI_DMA_READ(*(uint32_t *)(ld - sizeof(struct fwohci_trailer)));
290177ee030bSHidetoshi Shimokawa #if 0
2902c4778b5dSHidetoshi Shimokawa printf("plen: %d, stat %x\n",
2903c4778b5dSHidetoshi Shimokawa plen ,stat);
290477ee030bSHidetoshi Shimokawa #endif
29050cf4488aSHidetoshi Shimokawa spd = (stat >> 21) & 0x3;
29060cf4488aSHidetoshi Shimokawa event = (stat >> 16) & 0x1f;
29070cf4488aSHidetoshi Shimokawa switch (event) {
29083c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKPEND:
2909864d7e72SHidetoshi Shimokawa #if 0
291073aa55baSHidetoshi Shimokawa printf("fwohci_arcv: ack pending tcode=0x%x..\n", fp->mode.common.tcode);
29113c60ba66SKatsushi Kobayashi #endif
29123c60ba66SKatsushi Kobayashi /* fall through */
29133c60ba66SKatsushi Kobayashi case FWOHCIEV_ACKCOMPL:
2914c4778b5dSHidetoshi Shimokawa {
2915c4778b5dSHidetoshi Shimokawa struct fw_rcv_buf rb;
2916c4778b5dSHidetoshi Shimokawa
291777ee030bSHidetoshi Shimokawa if ((vec[nvec-1].iov_len -=
291877ee030bSHidetoshi Shimokawa sizeof(struct fwohci_trailer)) == 0)
291977ee030bSHidetoshi Shimokawa nvec--;
2920c4778b5dSHidetoshi Shimokawa rb.fc = &sc->fc;
2921c4778b5dSHidetoshi Shimokawa rb.vec = vec;
2922c4778b5dSHidetoshi Shimokawa rb.nvec = nvec;
2923c4778b5dSHidetoshi Shimokawa rb.spd = spd;
2924c4778b5dSHidetoshi Shimokawa fw_rcv(&rb);
29253c60ba66SKatsushi Kobayashi break;
2926c4778b5dSHidetoshi Shimokawa }
29273c60ba66SKatsushi Kobayashi case FWOHCIEV_BUSRST:
29287acf6963SHidetoshi Shimokawa if ((sc->fc.status != FWBUSRESET) &&
29297acf6963SHidetoshi Shimokawa (sc->fc.status != FWBUSINIT))
29303c60ba66SKatsushi Kobayashi printf("got BUSRST packet!?\n");
29313c60ba66SKatsushi Kobayashi break;
29323c60ba66SKatsushi Kobayashi default:
29330cf4488aSHidetoshi Shimokawa device_printf(sc->fc.dev,
29340cf4488aSHidetoshi Shimokawa "Async DMA Receive error err=%02x %s"
29350cf4488aSHidetoshi Shimokawa " plen=%d offset=%d len=%d status=0x%08x"
29360cf4488aSHidetoshi Shimokawa " tcode=0x%x, stat=0x%08x\n",
29370cf4488aSHidetoshi Shimokawa event, fwohcicode[event], plen,
29380cf4488aSHidetoshi Shimokawa dbch->buf_offset, len,
29390cf4488aSHidetoshi Shimokawa OREAD(sc, OHCI_DMACTL(off)),
29400cf4488aSHidetoshi Shimokawa fp->mode.common.tcode, stat);
29410cf4488aSHidetoshi Shimokawa #if 1 /* XXX */
29420cf4488aSHidetoshi Shimokawa goto err;
29433c60ba66SKatsushi Kobayashi #endif
29443c60ba66SKatsushi Kobayashi break;
29453c60ba66SKatsushi Kobayashi }
2946*d7e0d962SDimitry Andric #ifdef COUNT_PACKETS
29473c60ba66SKatsushi Kobayashi pcnt++;
2948*d7e0d962SDimitry Andric #endif
294977ee030bSHidetoshi Shimokawa if (dbch->pdb_tr != NULL) {
29500cf4488aSHidetoshi Shimokawa fwohci_arcv_free_buf(sc, dbch, dbch->pdb_tr,
29510cf4488aSHidetoshi Shimokawa off, 1);
295277ee030bSHidetoshi Shimokawa dbch->pdb_tr = NULL;
295377ee030bSHidetoshi Shimokawa }
295477ee030bSHidetoshi Shimokawa
295577ee030bSHidetoshi Shimokawa }
29563c60ba66SKatsushi Kobayashi out:
29573c60ba66SKatsushi Kobayashi if (resCount == 0) {
29583c60ba66SKatsushi Kobayashi /* done on this buffer */
295977ee030bSHidetoshi Shimokawa if (dbch->pdb_tr == NULL) {
29600cf4488aSHidetoshi Shimokawa fwohci_arcv_free_buf(sc, dbch, db_tr, off, 1);
29613c60ba66SKatsushi Kobayashi dbch->buf_offset = 0;
296277ee030bSHidetoshi Shimokawa } else
296377ee030bSHidetoshi Shimokawa if (dbch->pdb_tr != db_tr)
296477ee030bSHidetoshi Shimokawa printf("pdb_tr != db_tr\n");
296577ee030bSHidetoshi Shimokawa db_tr = STAILQ_NEXT(db_tr, link);
296677ee030bSHidetoshi Shimokawa status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res)
296777ee030bSHidetoshi Shimokawa >> OHCI_STATUS_SHIFT;
296877ee030bSHidetoshi Shimokawa resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res)
296977ee030bSHidetoshi Shimokawa & OHCI_COUNT_MASK;
297077ee030bSHidetoshi Shimokawa /* XXX check buffer overrun */
297177ee030bSHidetoshi Shimokawa dbch->top = db_tr;
29723c60ba66SKatsushi Kobayashi } else {
29733c60ba66SKatsushi Kobayashi dbch->buf_offset = dbch->xferq.psize - resCount;
29743c60ba66SKatsushi Kobayashi break;
29753c60ba66SKatsushi Kobayashi }
29763c60ba66SKatsushi Kobayashi /* XXX make sure DMA is not dead */
29773c60ba66SKatsushi Kobayashi }
2978*d7e0d962SDimitry Andric #ifdef COUNT_PACKETS
29793c60ba66SKatsushi Kobayashi if (pcnt < 1)
29803c60ba66SKatsushi Kobayashi printf("fwohci_arcv: no packets\n");
29813c60ba66SKatsushi Kobayashi #endif
29823c60ba66SKatsushi Kobayashi splx(s);
29830cf4488aSHidetoshi Shimokawa return;
29840cf4488aSHidetoshi Shimokawa
29850cf4488aSHidetoshi Shimokawa err:
29860cf4488aSHidetoshi Shimokawa device_printf(sc->fc.dev, "AR DMA status=%x, ",
29870cf4488aSHidetoshi Shimokawa OREAD(sc, OHCI_DMACTL(off)));
29880cf4488aSHidetoshi Shimokawa dbch->pdb_tr = NULL;
29890cf4488aSHidetoshi Shimokawa /* skip until resCount != 0 */
29900cf4488aSHidetoshi Shimokawa printf(" skip buffer");
29910cf4488aSHidetoshi Shimokawa while (resCount == 0) {
29920cf4488aSHidetoshi Shimokawa printf(" #");
29930cf4488aSHidetoshi Shimokawa fwohci_arcv_free_buf(sc, dbch, db_tr, off, 0);
29940cf4488aSHidetoshi Shimokawa db_tr = STAILQ_NEXT(db_tr, link);
29950cf4488aSHidetoshi Shimokawa resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res)
29960cf4488aSHidetoshi Shimokawa & OHCI_COUNT_MASK;
299701f31278SSean Bruno }
29980cf4488aSHidetoshi Shimokawa printf(" done\n");
29990cf4488aSHidetoshi Shimokawa dbch->top = db_tr;
30000cf4488aSHidetoshi Shimokawa dbch->buf_offset = dbch->xferq.psize - resCount;
30010cf4488aSHidetoshi Shimokawa OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE);
30020cf4488aSHidetoshi Shimokawa splx(s);
30033c60ba66SKatsushi Kobayashi }
3004