1a043e8c7SAdrian Chadd /*- 2a043e8c7SAdrian Chadd * Copyright (c) 2011-2012 Stefan Bethke. 3a043e8c7SAdrian Chadd * All rights reserved. 4a043e8c7SAdrian Chadd * 5a043e8c7SAdrian Chadd * Redistribution and use in source and binary forms, with or without 6a043e8c7SAdrian Chadd * modification, are permitted provided that the following conditions 7a043e8c7SAdrian Chadd * are met: 8a043e8c7SAdrian Chadd * 1. Redistributions of source code must retain the above copyright 9a043e8c7SAdrian Chadd * notice, this list of conditions and the following disclaimer. 10a043e8c7SAdrian Chadd * 2. Redistributions in binary form must reproduce the above copyright 11a043e8c7SAdrian Chadd * notice, this list of conditions and the following disclaimer in the 12a043e8c7SAdrian Chadd * documentation and/or other materials provided with the distribution. 13a043e8c7SAdrian Chadd * 14a043e8c7SAdrian Chadd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 15a043e8c7SAdrian Chadd * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 16a043e8c7SAdrian Chadd * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 17a043e8c7SAdrian Chadd * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 18a043e8c7SAdrian Chadd * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 19a043e8c7SAdrian Chadd * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 20a043e8c7SAdrian Chadd * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 21a043e8c7SAdrian Chadd * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 22a043e8c7SAdrian Chadd * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 23a043e8c7SAdrian Chadd * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 24a043e8c7SAdrian Chadd * SUCH DAMAGE. 25a043e8c7SAdrian Chadd * 26a043e8c7SAdrian Chadd * $FreeBSD$ 27a043e8c7SAdrian Chadd */ 28a043e8c7SAdrian Chadd 29a043e8c7SAdrian Chadd #include <sys/param.h> 30a043e8c7SAdrian Chadd #include <sys/bus.h> 31a043e8c7SAdrian Chadd #include <sys/errno.h> 32a043e8c7SAdrian Chadd #include <sys/kernel.h> 33a043e8c7SAdrian Chadd #include <sys/module.h> 34a043e8c7SAdrian Chadd #include <sys/socket.h> 35a043e8c7SAdrian Chadd #include <sys/sockio.h> 36a043e8c7SAdrian Chadd #include <sys/sysctl.h> 37a043e8c7SAdrian Chadd #include <sys/systm.h> 38a043e8c7SAdrian Chadd 39a043e8c7SAdrian Chadd #include <net/if.h> 40a043e8c7SAdrian Chadd #include <net/if_arp.h> 41a043e8c7SAdrian Chadd #include <net/ethernet.h> 42a043e8c7SAdrian Chadd #include <net/if_dl.h> 43a043e8c7SAdrian Chadd #include <net/if_media.h> 44a043e8c7SAdrian Chadd #include <net/if_types.h> 45a043e8c7SAdrian Chadd 46a043e8c7SAdrian Chadd #include <machine/bus.h> 47a043e8c7SAdrian Chadd #include <dev/iicbus/iic.h> 48a043e8c7SAdrian Chadd #include <dev/iicbus/iiconf.h> 49a043e8c7SAdrian Chadd #include <dev/iicbus/iicbus.h> 50a043e8c7SAdrian Chadd #include <dev/mii/mii.h> 51a043e8c7SAdrian Chadd #include <dev/mii/miivar.h> 52a043e8c7SAdrian Chadd 53a043e8c7SAdrian Chadd #include <dev/etherswitch/etherswitch.h> 54a043e8c7SAdrian Chadd #include <dev/etherswitch/rtl8366/rtl8366rbvar.h> 55a043e8c7SAdrian Chadd 56a043e8c7SAdrian Chadd #include "iicbus_if.h" 57a043e8c7SAdrian Chadd #include "miibus_if.h" 58a043e8c7SAdrian Chadd #include "etherswitch_if.h" 59a043e8c7SAdrian Chadd 60a043e8c7SAdrian Chadd 61a043e8c7SAdrian Chadd struct rtl8366rb_softc { 62a043e8c7SAdrian Chadd struct mtx sc_mtx; /* serialize access to softc */ 63a043e8c7SAdrian Chadd int smi_acquired; /* serialize access to SMI/I2C bus */ 64a043e8c7SAdrian Chadd struct mtx callout_mtx; /* serialize callout */ 65a043e8c7SAdrian Chadd device_t dev; 66*a3219359SAdrian Chadd int vid[RTL8366RB_NUM_VLANS]; 67a043e8c7SAdrian Chadd char *ifname[RTL8366RB_NUM_PHYS]; 68a043e8c7SAdrian Chadd device_t miibus[RTL8366RB_NUM_PHYS]; 69a043e8c7SAdrian Chadd struct ifnet *ifp[RTL8366RB_NUM_PHYS]; 70a043e8c7SAdrian Chadd struct callout callout_tick; 71a043e8c7SAdrian Chadd }; 72a043e8c7SAdrian Chadd 73a043e8c7SAdrian Chadd static etherswitch_info_t etherswitch_info = { 74*a3219359SAdrian Chadd .es_nports = RTL8366RB_NUM_PORTS, 75*a3219359SAdrian Chadd .es_nvlangroups = RTL8366RB_NUM_VLANS, 76a043e8c7SAdrian Chadd .es_name = "Realtek RTL8366RB" 77a043e8c7SAdrian Chadd }; 78a043e8c7SAdrian Chadd 79a043e8c7SAdrian Chadd #define RTL_LOCK(_sc) mtx_lock(&(_sc)->sc_mtx) 80a043e8c7SAdrian Chadd #define RTL_UNLOCK(_sc) mtx_unlock(&(_sc)->sc_mtx) 81a043e8c7SAdrian Chadd #define RTL_LOCK_ASSERT(_sc, _what) mtx_assert(&(_s)c->sc_mtx, (_what)) 82a043e8c7SAdrian Chadd #define RTL_TRYLOCK(_sc) mtx_trylock(&(_sc)->sc_mtx) 83a043e8c7SAdrian Chadd 84a043e8c7SAdrian Chadd #define RTL_WAITOK 0 85a043e8c7SAdrian Chadd #define RTL_NOWAIT 1 86a043e8c7SAdrian Chadd 87a043e8c7SAdrian Chadd #define RTL_SMI_ACQUIRED 1 88a043e8c7SAdrian Chadd #define RTL_SMI_ACQUIRED_ASSERT(_sc) \ 89a043e8c7SAdrian Chadd KASSERT((_sc)->smi_acquired == RTL_SMI_ACQUIRED, ("smi must be acquired @%s", __FUNCTION__)) 90a043e8c7SAdrian Chadd 91a043e8c7SAdrian Chadd #if defined(DEBUG) 92a043e8c7SAdrian Chadd #define DPRINTF(dev, args...) device_printf(dev, args) 93a043e8c7SAdrian Chadd #define DEVERR(dev, err, fmt, args...) do { \ 94a043e8c7SAdrian Chadd if (err != 0) device_printf(dev, fmt, err, args); \ 95a043e8c7SAdrian Chadd } while (0) 96a043e8c7SAdrian Chadd #define DEBUG_INCRVAR(var) do { \ 97a043e8c7SAdrian Chadd var++; \ 98a043e8c7SAdrian Chadd } while (0) 99a043e8c7SAdrian Chadd 100a043e8c7SAdrian Chadd static int callout_blocked = 0; 101a043e8c7SAdrian Chadd static int iic_select_retries = 0; 102a043e8c7SAdrian Chadd static int phy_access_retries = 0; 103a043e8c7SAdrian Chadd static SYSCTL_NODE(_debug, OID_AUTO, rtl8366rb, CTLFLAG_RD, 0, "rtl8366rb"); 104a043e8c7SAdrian Chadd SYSCTL_INT(_debug_rtl8366rb, OID_AUTO, callout_blocked, CTLFLAG_RW, &callout_blocked, 0, 105a043e8c7SAdrian Chadd "number of times the callout couldn't acquire the bus"); 106a043e8c7SAdrian Chadd SYSCTL_INT(_debug_rtl8366rb, OID_AUTO, iic_select_retries, CTLFLAG_RW, &iic_select_retries, 0, 107a043e8c7SAdrian Chadd "number of times the I2C bus selection had to be retried"); 108a043e8c7SAdrian Chadd SYSCTL_INT(_debug_rtl8366rb, OID_AUTO, phy_access_retries, CTLFLAG_RW, &phy_access_retries, 0, 109a043e8c7SAdrian Chadd "number of times PHY register access had to be retried"); 110a043e8c7SAdrian Chadd #else 111a043e8c7SAdrian Chadd #define DPRINTF(dev, args...) 112a043e8c7SAdrian Chadd #define DEVERR(dev, err, fmt, args...) 113a043e8c7SAdrian Chadd #define DEBUG_INCRVAR(var) 114a043e8c7SAdrian Chadd #endif 115a043e8c7SAdrian Chadd 116a043e8c7SAdrian Chadd static int smi_probe(device_t dev); 117a043e8c7SAdrian Chadd static int smi_read(device_t dev, uint16_t addr, uint16_t *data, int sleep); 118a043e8c7SAdrian Chadd static int smi_write(device_t dev, uint16_t addr, uint16_t data, int sleep); 119a043e8c7SAdrian Chadd static int smi_rmw(device_t dev, uint16_t addr, uint16_t mask, uint16_t data, int sleep); 120a043e8c7SAdrian Chadd static void rtl8366rb_tick(void *arg); 121a043e8c7SAdrian Chadd static int rtl8366rb_ifmedia_upd(struct ifnet *); 122a043e8c7SAdrian Chadd static void rtl8366rb_ifmedia_sts(struct ifnet *, struct ifmediareq *); 123a043e8c7SAdrian Chadd 124a043e8c7SAdrian Chadd static void 125a043e8c7SAdrian Chadd rtl8366rb_identify(driver_t *driver, device_t parent) 126a043e8c7SAdrian Chadd { 127a043e8c7SAdrian Chadd device_t child; 128a043e8c7SAdrian Chadd struct iicbus_ivar *devi; 129a043e8c7SAdrian Chadd 130a043e8c7SAdrian Chadd if (device_find_child(parent, "rtl8366rb", -1) == NULL) { 131a043e8c7SAdrian Chadd child = BUS_ADD_CHILD(parent, 0, "rtl8366rb", -1); 132a043e8c7SAdrian Chadd devi = IICBUS_IVAR(child); 133a043e8c7SAdrian Chadd devi->addr = RTL8366RB_IIC_ADDR; 134a043e8c7SAdrian Chadd } 135a043e8c7SAdrian Chadd } 136a043e8c7SAdrian Chadd 137a043e8c7SAdrian Chadd static int 138a043e8c7SAdrian Chadd rtl8366rb_probe(device_t dev) 139a043e8c7SAdrian Chadd { 140a043e8c7SAdrian Chadd if (smi_probe(dev) != 0) 141a043e8c7SAdrian Chadd return (ENXIO); 142a043e8c7SAdrian Chadd device_set_desc(dev, "RTL8366RB Ethernet Switch Controller"); 143a043e8c7SAdrian Chadd return (BUS_PROBE_DEFAULT); 144a043e8c7SAdrian Chadd } 145a043e8c7SAdrian Chadd 146a043e8c7SAdrian Chadd static void 147a043e8c7SAdrian Chadd rtl8366rb_init(device_t dev) 148a043e8c7SAdrian Chadd { 149a043e8c7SAdrian Chadd /* Initialisation for TL-WR1043ND */ 150a043e8c7SAdrian Chadd smi_rmw(dev, RTL8366RB_RCR, 151a043e8c7SAdrian Chadd RTL8366RB_RCR_HARD_RESET, 152a043e8c7SAdrian Chadd RTL8366RB_RCR_HARD_RESET, RTL_WAITOK); 153a043e8c7SAdrian Chadd DELAY(100000); 154a043e8c7SAdrian Chadd /* Enable 16 VLAN mode */ 155a043e8c7SAdrian Chadd smi_rmw(dev, RTL8366RB_SGCR, 156a043e8c7SAdrian Chadd RTL8366RB_SGCR_EN_VLAN | RTL8366RB_SGCR_EN_VLAN_4KTB, 157a043e8c7SAdrian Chadd RTL8366RB_SGCR_EN_VLAN, RTL_WAITOK); 158a043e8c7SAdrian Chadd /* remove port 0 form VLAN 0 */ 159a043e8c7SAdrian Chadd smi_rmw(dev, RTL8366RB_VMCR(RTL8366RB_VMCR_MU_REG, 0), 160a043e8c7SAdrian Chadd (1 << 0), 0, RTL_WAITOK); 161a043e8c7SAdrian Chadd /* add port 0 untagged and port 5 tagged to VLAN 1 */ 162a043e8c7SAdrian Chadd smi_rmw(dev, RTL8366RB_VMCR(RTL8366RB_VMCR_MU_REG, 1), 163a043e8c7SAdrian Chadd ((1 << 5 | 1 << 0) << RTL8366RB_VMCR_MU_MEMBER_SHIFT) 164a043e8c7SAdrian Chadd | ((1 << 5 | 1 << 0) << RTL8366RB_VMCR_MU_UNTAG_SHIFT), 165a043e8c7SAdrian Chadd ((1 << 5 | 1 << 0) << RTL8366RB_VMCR_MU_MEMBER_SHIFT 166a043e8c7SAdrian Chadd | ((1 << 0) << RTL8366RB_VMCR_MU_UNTAG_SHIFT)), 167a043e8c7SAdrian Chadd RTL_WAITOK); 168a043e8c7SAdrian Chadd /* set PVLAN 1 for port 0 */ 169a043e8c7SAdrian Chadd smi_rmw(dev, RTL8366RB_PVCR_REG(0), 170a043e8c7SAdrian Chadd RTL8366RB_PVCR_VAL(0, RTL8366RB_PVCR_PORT_MASK), 171a043e8c7SAdrian Chadd RTL8366RB_PVCR_VAL(0, 1), RTL_WAITOK); 172a043e8c7SAdrian Chadd } 173a043e8c7SAdrian Chadd 174a043e8c7SAdrian Chadd static int 175a043e8c7SAdrian Chadd rtl8366rb_attach(device_t dev) 176a043e8c7SAdrian Chadd { 177a043e8c7SAdrian Chadd uint16_t rev = 0; 178a043e8c7SAdrian Chadd struct rtl8366rb_softc *sc; 179a043e8c7SAdrian Chadd char name[IFNAMSIZ]; 180a043e8c7SAdrian Chadd int err = 0; 181a043e8c7SAdrian Chadd int i; 182a043e8c7SAdrian Chadd 183a043e8c7SAdrian Chadd sc = device_get_softc(dev); 184a043e8c7SAdrian Chadd bzero(sc, sizeof(*sc)); 185a043e8c7SAdrian Chadd sc->dev = dev; 186a043e8c7SAdrian Chadd mtx_init(&sc->sc_mtx, "rtl8366rb", NULL, MTX_DEF); 187a043e8c7SAdrian Chadd sc->smi_acquired = 0; 188a043e8c7SAdrian Chadd mtx_init(&sc->callout_mtx, "rtl8366rbcallout", NULL, MTX_DEF); 189a043e8c7SAdrian Chadd 190a043e8c7SAdrian Chadd rtl8366rb_init(dev); 191a043e8c7SAdrian Chadd smi_read(dev, RTL8366RB_CVCR, &rev, RTL_WAITOK); 192a043e8c7SAdrian Chadd device_printf(dev, "rev. %d\n", rev & 0x000f); 193a043e8c7SAdrian Chadd 194a043e8c7SAdrian Chadd /* attach miibus and phys */ 195a043e8c7SAdrian Chadd /* PHYs need an interface, so we generate a dummy one */ 196a043e8c7SAdrian Chadd for (i = 0; i < RTL8366RB_NUM_PHYS; i++) { 197a043e8c7SAdrian Chadd sc->ifp[i] = if_alloc(IFT_ETHER); 198a043e8c7SAdrian Chadd sc->ifp[i]->if_softc = sc; 199a043e8c7SAdrian Chadd sc->ifp[i]->if_flags |= IFF_UP | IFF_BROADCAST | IFF_DRV_RUNNING 200a043e8c7SAdrian Chadd | IFF_SIMPLEX; 201a043e8c7SAdrian Chadd snprintf(name, IFNAMSIZ, "%sport", device_get_nameunit(dev)); 202a043e8c7SAdrian Chadd sc->ifname[i] = malloc(strlen(name)+1, M_DEVBUF, M_WAITOK); 203a043e8c7SAdrian Chadd bcopy(name, sc->ifname[i], strlen(name)+1); 204a043e8c7SAdrian Chadd if_initname(sc->ifp[i], sc->ifname[i], i); 205a043e8c7SAdrian Chadd err = mii_attach(dev, &sc->miibus[i], sc->ifp[i], rtl8366rb_ifmedia_upd, \ 206a043e8c7SAdrian Chadd rtl8366rb_ifmedia_sts, BMSR_DEFCAPMASK, \ 207a043e8c7SAdrian Chadd i, MII_OFFSET_ANY, 0); 208a043e8c7SAdrian Chadd if (err != 0) { 209a043e8c7SAdrian Chadd device_printf(dev, "attaching PHY %d failed\n", i); 210a043e8c7SAdrian Chadd return (err); 211a043e8c7SAdrian Chadd } 212a043e8c7SAdrian Chadd } 213a043e8c7SAdrian Chadd 214a043e8c7SAdrian Chadd bus_generic_probe(dev); 215a043e8c7SAdrian Chadd bus_enumerate_hinted_children(dev); 216a043e8c7SAdrian Chadd err = bus_generic_attach(dev); 217a043e8c7SAdrian Chadd if (err != 0) 218a043e8c7SAdrian Chadd return (err); 219a043e8c7SAdrian Chadd 220a043e8c7SAdrian Chadd callout_init_mtx(&sc->callout_tick, &sc->callout_mtx, 0); 221a043e8c7SAdrian Chadd rtl8366rb_tick(sc); 222a043e8c7SAdrian Chadd 223a043e8c7SAdrian Chadd return (err); 224a043e8c7SAdrian Chadd } 225a043e8c7SAdrian Chadd 226a043e8c7SAdrian Chadd static int 227a043e8c7SAdrian Chadd rtl8366rb_detach(device_t dev) 228a043e8c7SAdrian Chadd { 229a043e8c7SAdrian Chadd struct rtl8366rb_softc *sc = device_get_softc(dev); 230a043e8c7SAdrian Chadd int i; 231a043e8c7SAdrian Chadd 232a043e8c7SAdrian Chadd for (i=0; i < RTL8366RB_NUM_PHYS; i++) { 233a043e8c7SAdrian Chadd if (sc->miibus[i]) 234a043e8c7SAdrian Chadd device_delete_child(dev, sc->miibus[i]); 235a043e8c7SAdrian Chadd if (sc->ifp[i] != NULL) 236a043e8c7SAdrian Chadd if_free(sc->ifp[i]); 237a043e8c7SAdrian Chadd free(sc->ifname[i], M_DEVBUF); 238a043e8c7SAdrian Chadd } 239a043e8c7SAdrian Chadd bus_generic_detach(dev); 240a043e8c7SAdrian Chadd callout_drain(&sc->callout_tick); 241a043e8c7SAdrian Chadd mtx_destroy(&sc->callout_mtx); 242a043e8c7SAdrian Chadd mtx_destroy(&sc->sc_mtx); 243a043e8c7SAdrian Chadd 244a043e8c7SAdrian Chadd return (0); 245a043e8c7SAdrian Chadd } 246a043e8c7SAdrian Chadd 247a043e8c7SAdrian Chadd static void 248a043e8c7SAdrian Chadd rtl8366rb_update_ifmedia(int portstatus, u_int *media_status, u_int *media_active) 249a043e8c7SAdrian Chadd { 250a043e8c7SAdrian Chadd *media_active = IFM_ETHER; 251a043e8c7SAdrian Chadd *media_status = IFM_AVALID; 252a043e8c7SAdrian Chadd if ((portstatus & RTL8366RB_PLSR_LINK) != 0) 253a043e8c7SAdrian Chadd *media_status |= IFM_ACTIVE; 254a043e8c7SAdrian Chadd else { 255a043e8c7SAdrian Chadd *media_active |= IFM_NONE; 256a043e8c7SAdrian Chadd return; 257a043e8c7SAdrian Chadd } 258a043e8c7SAdrian Chadd switch (portstatus & RTL8366RB_PLSR_SPEED_MASK) { 259a043e8c7SAdrian Chadd case RTL8366RB_PLSR_SPEED_10: 260a043e8c7SAdrian Chadd *media_active |= IFM_10_T; 261a043e8c7SAdrian Chadd break; 262a043e8c7SAdrian Chadd case RTL8366RB_PLSR_SPEED_100: 263a043e8c7SAdrian Chadd *media_active |= IFM_100_TX; 264a043e8c7SAdrian Chadd break; 265a043e8c7SAdrian Chadd case RTL8366RB_PLSR_SPEED_1000: 266a043e8c7SAdrian Chadd *media_active |= IFM_1000_T; 267a043e8c7SAdrian Chadd break; 268a043e8c7SAdrian Chadd } 269a043e8c7SAdrian Chadd if ((portstatus & RTL8366RB_PLSR_FULLDUPLEX) == 0) 270a043e8c7SAdrian Chadd *media_active |= IFM_FDX; 271a043e8c7SAdrian Chadd else 272a043e8c7SAdrian Chadd *media_active |= IFM_HDX; 273a043e8c7SAdrian Chadd if ((portstatus & RTL8366RB_PLSR_TXPAUSE) != 0) 274a043e8c7SAdrian Chadd *media_active |= IFM_ETH_TXPAUSE; 275a043e8c7SAdrian Chadd if ((portstatus & RTL8366RB_PLSR_RXPAUSE) != 0) 276a043e8c7SAdrian Chadd *media_active |= IFM_ETH_RXPAUSE; 277a043e8c7SAdrian Chadd } 278a043e8c7SAdrian Chadd 279a043e8c7SAdrian Chadd static void 280a043e8c7SAdrian Chadd rtl833rb_miipollstat(struct rtl8366rb_softc *sc) 281a043e8c7SAdrian Chadd { 282a043e8c7SAdrian Chadd int i; 283a043e8c7SAdrian Chadd struct mii_data *mii; 284a043e8c7SAdrian Chadd struct mii_softc *miisc; 285a043e8c7SAdrian Chadd uint16_t value; 286a043e8c7SAdrian Chadd int portstatus; 287a043e8c7SAdrian Chadd 288a043e8c7SAdrian Chadd for (i = 0; i < RTL8366RB_NUM_PHYS; i++) { 289a043e8c7SAdrian Chadd mii = device_get_softc(sc->miibus[i]); 290a043e8c7SAdrian Chadd if ((i % 2) == 0) { 291a043e8c7SAdrian Chadd if (smi_read(sc->dev, RTL8366RB_PLSR_BASE + i/2, &value, RTL_NOWAIT) != 0) { 292a043e8c7SAdrian Chadd DEBUG_INCRVAR(callout_blocked); 293a043e8c7SAdrian Chadd return; 294a043e8c7SAdrian Chadd } 295a043e8c7SAdrian Chadd portstatus = value & 0xff; 296a043e8c7SAdrian Chadd } else { 297a043e8c7SAdrian Chadd portstatus = (value >> 8) & 0xff; 298a043e8c7SAdrian Chadd } 299a043e8c7SAdrian Chadd rtl8366rb_update_ifmedia(portstatus, &mii->mii_media_status, &mii->mii_media_active); 300a043e8c7SAdrian Chadd LIST_FOREACH(miisc, &mii->mii_phys, mii_list) { 301a043e8c7SAdrian Chadd if (IFM_INST(mii->mii_media.ifm_cur->ifm_media) != miisc->mii_inst) 302a043e8c7SAdrian Chadd continue; 303a043e8c7SAdrian Chadd mii_phy_update(miisc, MII_POLLSTAT); 304a043e8c7SAdrian Chadd } 305a043e8c7SAdrian Chadd } 306a043e8c7SAdrian Chadd } 307a043e8c7SAdrian Chadd 308a043e8c7SAdrian Chadd static void 309a043e8c7SAdrian Chadd rtl8366rb_tick(void *arg) 310a043e8c7SAdrian Chadd { 311a043e8c7SAdrian Chadd struct rtl8366rb_softc *sc = arg; 312a043e8c7SAdrian Chadd 313a043e8c7SAdrian Chadd rtl833rb_miipollstat(sc); 314a043e8c7SAdrian Chadd callout_reset(&sc->callout_tick, hz, rtl8366rb_tick, sc); 315a043e8c7SAdrian Chadd } 316a043e8c7SAdrian Chadd 317a043e8c7SAdrian Chadd static int 318a043e8c7SAdrian Chadd smi_probe(device_t dev) 319a043e8c7SAdrian Chadd { 320a043e8c7SAdrian Chadd device_t iicbus, iicha; 321a043e8c7SAdrian Chadd int err, i; 322a043e8c7SAdrian Chadd uint16_t chipid; 323a043e8c7SAdrian Chadd char bytes[2]; 324a043e8c7SAdrian Chadd int xferd; 325a043e8c7SAdrian Chadd 326a043e8c7SAdrian Chadd bytes[0] = RTL8366RB_CIR & 0xff; 327a043e8c7SAdrian Chadd bytes[1] = (RTL8366RB_CIR >> 8) & 0xff; 328a043e8c7SAdrian Chadd iicbus = device_get_parent(dev); 329a043e8c7SAdrian Chadd iicha = device_get_parent(iicbus); 330a043e8c7SAdrian Chadd iicbus_reset(iicbus, IIC_FASTEST, RTL8366RB_IIC_ADDR, NULL); 331a043e8c7SAdrian Chadd for (i=3; i--; ) { 332a043e8c7SAdrian Chadd IICBUS_STOP(iicha); 333a043e8c7SAdrian Chadd /* 334a043e8c7SAdrian Chadd * we go directly to the host adapter because iicbus.c 335a043e8c7SAdrian Chadd * only issues a stop on a bus that was successfully started. 336a043e8c7SAdrian Chadd */ 337a043e8c7SAdrian Chadd } 338a043e8c7SAdrian Chadd err = iicbus_request_bus(iicbus, dev, IIC_WAIT); 339a043e8c7SAdrian Chadd if (err != 0) 340a043e8c7SAdrian Chadd goto out; 341a043e8c7SAdrian Chadd err = iicbus_start(iicbus, RTL8366RB_IIC_ADDR | RTL_IICBUS_READ, RTL_IICBUS_TIMEOUT); 342a043e8c7SAdrian Chadd if (err != 0) 343a043e8c7SAdrian Chadd goto out; 344a043e8c7SAdrian Chadd err = iicbus_write(iicbus, bytes, 2, &xferd, RTL_IICBUS_TIMEOUT); 345a043e8c7SAdrian Chadd if (err != 0) 346a043e8c7SAdrian Chadd goto out; 347a043e8c7SAdrian Chadd err = iicbus_read(iicbus, bytes, 2, &xferd, IIC_LAST_READ, 0); 348a043e8c7SAdrian Chadd if (err != 0) 349a043e8c7SAdrian Chadd goto out; 350a043e8c7SAdrian Chadd chipid = ((bytes[1] & 0xff) << 8) | (bytes[0] & 0xff); 351a043e8c7SAdrian Chadd DPRINTF(dev, "chip id 0x%04x\n", chipid); 352a043e8c7SAdrian Chadd if (chipid != RTL8366RB_CIR_ID8366RB) 353a043e8c7SAdrian Chadd err = ENXIO; 354a043e8c7SAdrian Chadd out: 355a043e8c7SAdrian Chadd iicbus_stop(iicbus); 356a043e8c7SAdrian Chadd iicbus_release_bus(iicbus, dev); 357a043e8c7SAdrian Chadd return (err == 0 ? 0 : ENXIO); 358a043e8c7SAdrian Chadd } 359a043e8c7SAdrian Chadd 360a043e8c7SAdrian Chadd static int 361a043e8c7SAdrian Chadd smi_acquire(struct rtl8366rb_softc *sc, int sleep) 362a043e8c7SAdrian Chadd { 363a043e8c7SAdrian Chadd int r = 0; 364a043e8c7SAdrian Chadd if (sleep == RTL_WAITOK) 365a043e8c7SAdrian Chadd RTL_LOCK(sc); 366a043e8c7SAdrian Chadd else 367a043e8c7SAdrian Chadd if (RTL_TRYLOCK(sc) == 0) 368a043e8c7SAdrian Chadd return (EWOULDBLOCK); 369a043e8c7SAdrian Chadd if (sc->smi_acquired == RTL_SMI_ACQUIRED) 370a043e8c7SAdrian Chadd r = EBUSY; 371a043e8c7SAdrian Chadd else { 372a043e8c7SAdrian Chadd r = iicbus_request_bus(device_get_parent(sc->dev), sc->dev, \ 373a043e8c7SAdrian Chadd sleep == RTL_WAITOK ? IIC_WAIT : IIC_DONTWAIT); 374a043e8c7SAdrian Chadd if (r == 0) 375a043e8c7SAdrian Chadd sc->smi_acquired = RTL_SMI_ACQUIRED; 376a043e8c7SAdrian Chadd } 377a043e8c7SAdrian Chadd RTL_UNLOCK(sc); 378a043e8c7SAdrian Chadd return (r); 379a043e8c7SAdrian Chadd } 380a043e8c7SAdrian Chadd 381a043e8c7SAdrian Chadd static int 382a043e8c7SAdrian Chadd smi_release(struct rtl8366rb_softc *sc, int sleep) 383a043e8c7SAdrian Chadd { 384a043e8c7SAdrian Chadd if (sleep == RTL_WAITOK) 385a043e8c7SAdrian Chadd RTL_LOCK(sc); 386a043e8c7SAdrian Chadd else 387a043e8c7SAdrian Chadd if (RTL_TRYLOCK(sc) == 0) 388a043e8c7SAdrian Chadd return (EWOULDBLOCK); 389a043e8c7SAdrian Chadd RTL_SMI_ACQUIRED_ASSERT(sc); 390a043e8c7SAdrian Chadd iicbus_release_bus(device_get_parent(sc->dev), sc->dev); 391a043e8c7SAdrian Chadd sc->smi_acquired = 0; 392a043e8c7SAdrian Chadd RTL_UNLOCK(sc); 393a043e8c7SAdrian Chadd return (0); 394a043e8c7SAdrian Chadd } 395a043e8c7SAdrian Chadd 396a043e8c7SAdrian Chadd static int 397a043e8c7SAdrian Chadd smi_select(device_t dev, int op, int sleep) 398a043e8c7SAdrian Chadd { 399a043e8c7SAdrian Chadd int err, i; 400a043e8c7SAdrian Chadd device_t iicbus = device_get_parent(dev); 401a043e8c7SAdrian Chadd struct iicbus_ivar *devi = IICBUS_IVAR(dev); 402a043e8c7SAdrian Chadd int slave = devi->addr; 403a043e8c7SAdrian Chadd 404a043e8c7SAdrian Chadd RTL_SMI_ACQUIRED_ASSERT((struct rtl8366rb_softc *)device_get_softc(dev)); 405a043e8c7SAdrian Chadd /* 406a043e8c7SAdrian Chadd * The chip does not use clock stretching when it is busy, 407a043e8c7SAdrian Chadd * instead ignoring the command. Retry a few times. 408a043e8c7SAdrian Chadd */ 409a043e8c7SAdrian Chadd for (i = RTL_IICBUS_RETRIES; i--; ) { 410a043e8c7SAdrian Chadd err = iicbus_start(iicbus, slave | op, RTL_IICBUS_TIMEOUT); 411a043e8c7SAdrian Chadd if (err != IIC_ENOACK) 412a043e8c7SAdrian Chadd break; 413a043e8c7SAdrian Chadd if (sleep == RTL_WAITOK) { 414a043e8c7SAdrian Chadd DEBUG_INCRVAR(iic_select_retries); 415a043e8c7SAdrian Chadd pause("smi_select", RTL_IICBUS_RETRY_SLEEP); 416a043e8c7SAdrian Chadd } else 417a043e8c7SAdrian Chadd break; 418a043e8c7SAdrian Chadd } 419a043e8c7SAdrian Chadd return (err); 420a043e8c7SAdrian Chadd } 421a043e8c7SAdrian Chadd 422a043e8c7SAdrian Chadd static int 423a043e8c7SAdrian Chadd smi_read_locked(struct rtl8366rb_softc *sc, uint16_t addr, uint16_t *data, int sleep) 424a043e8c7SAdrian Chadd { 425a043e8c7SAdrian Chadd int err; 426a043e8c7SAdrian Chadd device_t iicbus = device_get_parent(sc->dev); 427a043e8c7SAdrian Chadd char bytes[2]; 428a043e8c7SAdrian Chadd int xferd; 429a043e8c7SAdrian Chadd 430a043e8c7SAdrian Chadd RTL_SMI_ACQUIRED_ASSERT(sc); 431a043e8c7SAdrian Chadd bytes[0] = addr & 0xff; 432a043e8c7SAdrian Chadd bytes[1] = (addr >> 8) & 0xff; 433a043e8c7SAdrian Chadd err = smi_select(sc->dev, RTL_IICBUS_READ, sleep); 434a043e8c7SAdrian Chadd if (err != 0) 435a043e8c7SAdrian Chadd goto out; 436a043e8c7SAdrian Chadd err = iicbus_write(iicbus, bytes, 2, &xferd, RTL_IICBUS_TIMEOUT); 437a043e8c7SAdrian Chadd if (err != 0) 438a043e8c7SAdrian Chadd goto out; 439a043e8c7SAdrian Chadd err = iicbus_read(iicbus, bytes, 2, &xferd, IIC_LAST_READ, 0); 440a043e8c7SAdrian Chadd if (err != 0) 441a043e8c7SAdrian Chadd goto out; 442a043e8c7SAdrian Chadd *data = ((bytes[1] & 0xff) << 8) | (bytes[0] & 0xff); 443a043e8c7SAdrian Chadd 444a043e8c7SAdrian Chadd out: 445a043e8c7SAdrian Chadd iicbus_stop(iicbus); 446a043e8c7SAdrian Chadd return (err); 447a043e8c7SAdrian Chadd } 448a043e8c7SAdrian Chadd 449a043e8c7SAdrian Chadd static int 450a043e8c7SAdrian Chadd smi_write_locked(struct rtl8366rb_softc *sc, uint16_t addr, uint16_t data, int sleep) 451a043e8c7SAdrian Chadd { 452a043e8c7SAdrian Chadd int err; 453a043e8c7SAdrian Chadd device_t iicbus = device_get_parent(sc->dev); 454a043e8c7SAdrian Chadd char bytes[4]; 455a043e8c7SAdrian Chadd int xferd; 456a043e8c7SAdrian Chadd 457a043e8c7SAdrian Chadd RTL_SMI_ACQUIRED_ASSERT(sc); 458a043e8c7SAdrian Chadd bytes[0] = addr & 0xff; 459a043e8c7SAdrian Chadd bytes[1] = (addr >> 8) & 0xff; 460a043e8c7SAdrian Chadd bytes[2] = data & 0xff; 461a043e8c7SAdrian Chadd bytes[3] = (data >> 8) & 0xff; 462a043e8c7SAdrian Chadd 463a043e8c7SAdrian Chadd err = smi_select(sc->dev, RTL_IICBUS_WRITE, sleep); 464a043e8c7SAdrian Chadd if (err == 0) 465a043e8c7SAdrian Chadd err = iicbus_write(iicbus, bytes, 4, &xferd, RTL_IICBUS_TIMEOUT); 466a043e8c7SAdrian Chadd iicbus_stop(iicbus); 467a043e8c7SAdrian Chadd 468a043e8c7SAdrian Chadd return (err); 469a043e8c7SAdrian Chadd } 470a043e8c7SAdrian Chadd 471a043e8c7SAdrian Chadd static int 472a043e8c7SAdrian Chadd smi_read(device_t dev, uint16_t addr, uint16_t *data, int sleep) 473a043e8c7SAdrian Chadd { 474a043e8c7SAdrian Chadd struct rtl8366rb_softc *sc = device_get_softc(dev); 475a043e8c7SAdrian Chadd int err; 476a043e8c7SAdrian Chadd 477a043e8c7SAdrian Chadd err = smi_acquire(sc, sleep); 478a043e8c7SAdrian Chadd if (err != 0) 479a043e8c7SAdrian Chadd return (EBUSY); 480a043e8c7SAdrian Chadd err = smi_read_locked(sc, addr, data, sleep); 481a043e8c7SAdrian Chadd smi_release(sc, sleep); 482a043e8c7SAdrian Chadd DEVERR(dev, err, "smi_read()=%d: addr=%04x\n", addr); 483a043e8c7SAdrian Chadd return (err == 0 ? 0 : EIO); 484a043e8c7SAdrian Chadd } 485a043e8c7SAdrian Chadd 486a043e8c7SAdrian Chadd static int 487a043e8c7SAdrian Chadd smi_write(device_t dev, uint16_t addr, uint16_t data, int sleep) 488a043e8c7SAdrian Chadd { 489a043e8c7SAdrian Chadd struct rtl8366rb_softc *sc = device_get_softc(dev); 490a043e8c7SAdrian Chadd int err; 491a043e8c7SAdrian Chadd 492a043e8c7SAdrian Chadd err = smi_acquire(sc, sleep); 493a043e8c7SAdrian Chadd if (err != 0) 494a043e8c7SAdrian Chadd return (EBUSY); 495a043e8c7SAdrian Chadd err = smi_write_locked(sc, addr, data, sleep); 496a043e8c7SAdrian Chadd smi_release(sc, sleep); 497a043e8c7SAdrian Chadd DEVERR(dev, err, "smi_write()=%d: addr=%04x\n", addr); 498a043e8c7SAdrian Chadd return (err == 0 ? 0 : EIO); 499a043e8c7SAdrian Chadd } 500a043e8c7SAdrian Chadd 501a043e8c7SAdrian Chadd static int 502a043e8c7SAdrian Chadd smi_rmw(device_t dev, uint16_t addr, uint16_t mask, uint16_t data, int sleep) 503a043e8c7SAdrian Chadd { 504a043e8c7SAdrian Chadd struct rtl8366rb_softc *sc = device_get_softc(dev); 505a043e8c7SAdrian Chadd int err; 506a043e8c7SAdrian Chadd uint16_t oldv, newv; 507a043e8c7SAdrian Chadd 508a043e8c7SAdrian Chadd err = smi_acquire(sc, sleep); 509a043e8c7SAdrian Chadd if (err != 0) 510a043e8c7SAdrian Chadd return (EBUSY); 511a043e8c7SAdrian Chadd if (err == 0) { 512a043e8c7SAdrian Chadd err = smi_read_locked(sc, addr, &oldv, sleep); 513a043e8c7SAdrian Chadd if (err == 0) { 514a043e8c7SAdrian Chadd newv = oldv & ~mask; 515a043e8c7SAdrian Chadd newv |= data & mask; 516a043e8c7SAdrian Chadd if (newv != oldv) 517a043e8c7SAdrian Chadd err = smi_write_locked(sc, addr, newv, sleep); 518a043e8c7SAdrian Chadd } 519a043e8c7SAdrian Chadd } 520a043e8c7SAdrian Chadd smi_release(sc, sleep); 521a043e8c7SAdrian Chadd DEVERR(dev, err, "smi_rmw()=%d: addr=%04x\n", addr); 522a043e8c7SAdrian Chadd return (err == 0 ? 0 : EIO); 523a043e8c7SAdrian Chadd } 524a043e8c7SAdrian Chadd 525a043e8c7SAdrian Chadd static etherswitch_info_t * 526a043e8c7SAdrian Chadd rtl_getinfo(device_t dev) 527a043e8c7SAdrian Chadd { 528a043e8c7SAdrian Chadd return (ðerswitch_info); 529a043e8c7SAdrian Chadd } 530a043e8c7SAdrian Chadd 531a043e8c7SAdrian Chadd static int 532a043e8c7SAdrian Chadd rtl_readreg(device_t dev, int reg) 533a043e8c7SAdrian Chadd { 534a043e8c7SAdrian Chadd uint16_t data = 0; 535a043e8c7SAdrian Chadd 536a043e8c7SAdrian Chadd smi_read(dev, reg, &data, RTL_WAITOK); 537a043e8c7SAdrian Chadd return (data); 538a043e8c7SAdrian Chadd } 539a043e8c7SAdrian Chadd 540a043e8c7SAdrian Chadd static int 541a043e8c7SAdrian Chadd rtl_writereg(device_t dev, int reg, int value) 542a043e8c7SAdrian Chadd { 543a043e8c7SAdrian Chadd return (smi_write(dev, reg, value, RTL_WAITOK)); 544a043e8c7SAdrian Chadd } 545a043e8c7SAdrian Chadd 546a043e8c7SAdrian Chadd static int 547a043e8c7SAdrian Chadd rtl_getport(device_t dev, etherswitch_port_t *p) 548a043e8c7SAdrian Chadd { 549a043e8c7SAdrian Chadd struct rtl8366rb_softc *sc; 550a043e8c7SAdrian Chadd struct ifmedia *ifm; 551a043e8c7SAdrian Chadd struct mii_data *mii; 552a043e8c7SAdrian Chadd struct ifmediareq *ifmr = &p->es_ifmr; 553a043e8c7SAdrian Chadd uint16_t v; 554*a3219359SAdrian Chadd int err, vlangroup; 555a043e8c7SAdrian Chadd 556a043e8c7SAdrian Chadd if (p->es_port < 0 || p->es_port >= RTL8366RB_NUM_PORTS) 557a043e8c7SAdrian Chadd return (ENXIO); 558*a3219359SAdrian Chadd sc = device_get_softc(dev); 559*a3219359SAdrian Chadd vlangroup = RTL8366RB_PVCR_GET(p->es_port, 560a043e8c7SAdrian Chadd rtl_readreg(dev, RTL8366RB_PVCR_REG(p->es_port))); 561*a3219359SAdrian Chadd p->es_pvid = sc->vid[vlangroup]; 562a043e8c7SAdrian Chadd 563a043e8c7SAdrian Chadd if (p->es_port < RTL8366RB_NUM_PHYS) { 564a043e8c7SAdrian Chadd mii = device_get_softc(sc->miibus[p->es_port]); 565a043e8c7SAdrian Chadd ifm = &mii->mii_media; 566a043e8c7SAdrian Chadd err = ifmedia_ioctl(sc->ifp[p->es_port], &p->es_ifr, ifm, SIOCGIFMEDIA); 567a043e8c7SAdrian Chadd if (err) 568a043e8c7SAdrian Chadd return (err); 569a043e8c7SAdrian Chadd } else { 570a043e8c7SAdrian Chadd /* fill in fixed values for CPU port */ 571a043e8c7SAdrian Chadd ifmr->ifm_count = 0; 572a043e8c7SAdrian Chadd smi_read(dev, RTL8366RB_PLSR_BASE + (RTL8366RB_NUM_PHYS)/2, &v, RTL_WAITOK); 573a043e8c7SAdrian Chadd v = v >> (8 * ((RTL8366RB_NUM_PHYS) % 2)); 574a043e8c7SAdrian Chadd rtl8366rb_update_ifmedia(v, &ifmr->ifm_status, &ifmr->ifm_active); 575a043e8c7SAdrian Chadd ifmr->ifm_current = ifmr->ifm_active; 576a043e8c7SAdrian Chadd ifmr->ifm_mask = 0; 577a043e8c7SAdrian Chadd ifmr->ifm_status = IFM_ACTIVE | IFM_AVALID; 578a043e8c7SAdrian Chadd } 579a043e8c7SAdrian Chadd return (0); 580a043e8c7SAdrian Chadd } 581a043e8c7SAdrian Chadd 582a043e8c7SAdrian Chadd static int 583a043e8c7SAdrian Chadd rtl_setport(device_t dev, etherswitch_port_t *p) 584a043e8c7SAdrian Chadd { 585*a3219359SAdrian Chadd int i, err, vlangroup; 586a043e8c7SAdrian Chadd struct rtl8366rb_softc *sc; 587a043e8c7SAdrian Chadd struct ifmedia *ifm; 588a043e8c7SAdrian Chadd struct mii_data *mii; 589a043e8c7SAdrian Chadd 590a043e8c7SAdrian Chadd if (p->es_port < 0 || p->es_port >= RTL8366RB_NUM_PHYS) 591a043e8c7SAdrian Chadd return (ENXIO); 592*a3219359SAdrian Chadd sc = device_get_softc(dev); 593*a3219359SAdrian Chadd vlangroup = -1; 594*a3219359SAdrian Chadd for (i = 0; i < RTL8366RB_NUM_VLANS; i++) { 595*a3219359SAdrian Chadd if (sc->vid[i] == p->es_pvid) { 596*a3219359SAdrian Chadd vlangroup = i; 597*a3219359SAdrian Chadd break; 598*a3219359SAdrian Chadd } 599*a3219359SAdrian Chadd } 600*a3219359SAdrian Chadd if (vlangroup == -1) 601*a3219359SAdrian Chadd return (ENXIO); 602a043e8c7SAdrian Chadd err = smi_rmw(dev, RTL8366RB_PVCR_REG(p->es_port), 603a043e8c7SAdrian Chadd RTL8366RB_PVCR_VAL(p->es_port, RTL8366RB_PVCR_PORT_MASK), 604*a3219359SAdrian Chadd RTL8366RB_PVCR_VAL(p->es_port, vlangroup), RTL_WAITOK); 605a043e8c7SAdrian Chadd if (err) 606a043e8c7SAdrian Chadd return (err); 607a043e8c7SAdrian Chadd mii = device_get_softc(sc->miibus[p->es_port]); 608a043e8c7SAdrian Chadd ifm = &mii->mii_media; 609a043e8c7SAdrian Chadd err = ifmedia_ioctl(sc->ifp[p->es_port], &p->es_ifr, ifm, SIOCSIFMEDIA); 610a043e8c7SAdrian Chadd return (err); 611a043e8c7SAdrian Chadd } 612a043e8c7SAdrian Chadd 613a043e8c7SAdrian Chadd static int 614a043e8c7SAdrian Chadd rtl_getvgroup(device_t dev, etherswitch_vlangroup_t *vg) 615a043e8c7SAdrian Chadd { 616a043e8c7SAdrian Chadd uint16_t vmcr[3]; 617a043e8c7SAdrian Chadd int i; 618a043e8c7SAdrian Chadd 619a043e8c7SAdrian Chadd for (i=0; i<3; i++) 620a043e8c7SAdrian Chadd vmcr[i] = rtl_readreg(dev, RTL8366RB_VMCR(i, vg->es_vlangroup)); 621a043e8c7SAdrian Chadd 622a043e8c7SAdrian Chadd vg->es_vid = RTL8366RB_VMCR_VID(vmcr); 623a043e8c7SAdrian Chadd vg->es_member_ports = RTL8366RB_VMCR_MEMBER(vmcr); 624a043e8c7SAdrian Chadd vg->es_untagged_ports = RTL8366RB_VMCR_UNTAG(vmcr); 625a043e8c7SAdrian Chadd vg->es_fid = RTL8366RB_VMCR_FID(vmcr); 626a043e8c7SAdrian Chadd return (0); 627a043e8c7SAdrian Chadd } 628a043e8c7SAdrian Chadd 629a043e8c7SAdrian Chadd static int 630a043e8c7SAdrian Chadd rtl_setvgroup(device_t dev, etherswitch_vlangroup_t *vg) 631a043e8c7SAdrian Chadd { 632*a3219359SAdrian Chadd struct rtl8366rb_softc *sc; 633a043e8c7SAdrian Chadd int g = vg->es_vlangroup; 634a043e8c7SAdrian Chadd 635*a3219359SAdrian Chadd sc = device_get_softc(dev); 636*a3219359SAdrian Chadd sc->vid[g] = vg->es_vid; 637a043e8c7SAdrian Chadd rtl_writereg(dev, RTL8366RB_VMCR(RTL8366RB_VMCR_DOT1Q_REG, g), 638a043e8c7SAdrian Chadd (vg->es_vid << RTL8366RB_VMCR_DOT1Q_VID_SHIFT) & RTL8366RB_VMCR_DOT1Q_VID_MASK); 639a043e8c7SAdrian Chadd rtl_writereg(dev, RTL8366RB_VMCR(RTL8366RB_VMCR_MU_REG, g), 640a043e8c7SAdrian Chadd ((vg->es_member_ports << RTL8366RB_VMCR_MU_MEMBER_SHIFT) & RTL8366RB_VMCR_MU_MEMBER_MASK) | 641a043e8c7SAdrian Chadd ((vg->es_untagged_ports << RTL8366RB_VMCR_MU_UNTAG_SHIFT) & RTL8366RB_VMCR_MU_UNTAG_MASK)); 642a043e8c7SAdrian Chadd rtl_writereg(dev, RTL8366RB_VMCR(RTL8366RB_VMCR_FID_REG, g), 643a043e8c7SAdrian Chadd vg->es_fid); 644a043e8c7SAdrian Chadd return (0); 645a043e8c7SAdrian Chadd } 646a043e8c7SAdrian Chadd 647a043e8c7SAdrian Chadd static int 648a043e8c7SAdrian Chadd rtl_readphy(device_t dev, int phy, int reg) 649a043e8c7SAdrian Chadd { 650a043e8c7SAdrian Chadd struct rtl8366rb_softc *sc = device_get_softc(dev); 651a043e8c7SAdrian Chadd uint16_t data = 0; 652a043e8c7SAdrian Chadd int err, i, sleep; 653a043e8c7SAdrian Chadd 654a043e8c7SAdrian Chadd if (phy < 0 || phy >= RTL8366RB_NUM_PHYS) 655a043e8c7SAdrian Chadd return (ENXIO); 656a043e8c7SAdrian Chadd if (reg < 0 || reg >= RTL8366RB_NUM_PHY_REG) 657a043e8c7SAdrian Chadd return (ENXIO); 658a043e8c7SAdrian Chadd sleep = RTL_WAITOK; 659a043e8c7SAdrian Chadd err = smi_acquire(sc, sleep); 660a043e8c7SAdrian Chadd if (err != 0) 661a043e8c7SAdrian Chadd return (EBUSY); 662a043e8c7SAdrian Chadd for (i = RTL_IICBUS_RETRIES; i--; ) { 663a043e8c7SAdrian Chadd err = smi_write_locked(sc, RTL8366RB_PACR, RTL8366RB_PACR_READ, sleep); 664a043e8c7SAdrian Chadd if (err == 0) 665a043e8c7SAdrian Chadd err = smi_write_locked(sc, RTL8366RB_PHYREG(phy, 0, reg), 0, sleep); 666a043e8c7SAdrian Chadd if (err == 0) { 667a043e8c7SAdrian Chadd err = smi_read_locked(sc, RTL8366RB_PADR, &data, sleep); 668a043e8c7SAdrian Chadd break; 669a043e8c7SAdrian Chadd } 670a043e8c7SAdrian Chadd DEBUG_INCRVAR(phy_access_retries); 671a043e8c7SAdrian Chadd DPRINTF(dev, "rtl_readphy(): chip not responsive, retrying %d more times\n", i); 672a043e8c7SAdrian Chadd pause("rtl_readphy", RTL_IICBUS_RETRY_SLEEP); 673a043e8c7SAdrian Chadd } 674a043e8c7SAdrian Chadd smi_release(sc, sleep); 675a043e8c7SAdrian Chadd DEVERR(dev, err, "rtl_readphy()=%d: phy=%d.%02x\n", phy, reg); 676a043e8c7SAdrian Chadd return (data); 677a043e8c7SAdrian Chadd } 678a043e8c7SAdrian Chadd 679a043e8c7SAdrian Chadd static int 680a043e8c7SAdrian Chadd rtl_writephy(device_t dev, int phy, int reg, int data) 681a043e8c7SAdrian Chadd { 682a043e8c7SAdrian Chadd struct rtl8366rb_softc *sc = device_get_softc(dev); 683a043e8c7SAdrian Chadd int err, i, sleep; 684a043e8c7SAdrian Chadd 685a043e8c7SAdrian Chadd if (phy < 0 || phy >= RTL8366RB_NUM_PHYS) 686a043e8c7SAdrian Chadd return (ENXIO); 687a043e8c7SAdrian Chadd if (reg < 0 || reg >= RTL8366RB_NUM_PHY_REG) 688a043e8c7SAdrian Chadd return (ENXIO); 689a043e8c7SAdrian Chadd sleep = RTL_WAITOK; 690a043e8c7SAdrian Chadd err = smi_acquire(sc, sleep); 691a043e8c7SAdrian Chadd if (err != 0) 692a043e8c7SAdrian Chadd return (EBUSY); 693a043e8c7SAdrian Chadd for (i = RTL_IICBUS_RETRIES; i--; ) { 694a043e8c7SAdrian Chadd err = smi_write_locked(sc, RTL8366RB_PACR, RTL8366RB_PACR_WRITE, sleep); 695a043e8c7SAdrian Chadd if (err == 0) 696a043e8c7SAdrian Chadd err = smi_write_locked(sc, RTL8366RB_PHYREG(phy, 0, reg), data, sleep); 697a043e8c7SAdrian Chadd if (err == 0) { 698a043e8c7SAdrian Chadd break; 699a043e8c7SAdrian Chadd } 700a043e8c7SAdrian Chadd DEBUG_INCRVAR(phy_access_retries); 701a043e8c7SAdrian Chadd DPRINTF(dev, "rtl_writephy(): chip not responsive, retrying %d more tiems\n", i); 702a043e8c7SAdrian Chadd pause("rtl_writephy", RTL_IICBUS_RETRY_SLEEP); 703a043e8c7SAdrian Chadd } 704a043e8c7SAdrian Chadd smi_release(sc, sleep); 705a043e8c7SAdrian Chadd DEVERR(dev, err, "rtl_writephy()=%d: phy=%d.%02x\n", phy, reg); 706a043e8c7SAdrian Chadd return (err == 0 ? 0 : EIO); 707a043e8c7SAdrian Chadd } 708a043e8c7SAdrian Chadd 709a043e8c7SAdrian Chadd static int 710a043e8c7SAdrian Chadd rtl8366rb_ifmedia_upd(struct ifnet *ifp) 711a043e8c7SAdrian Chadd { 712a043e8c7SAdrian Chadd struct rtl8366rb_softc *sc = ifp->if_softc; 713a043e8c7SAdrian Chadd struct mii_data *mii = device_get_softc(sc->miibus[ifp->if_dunit]); 714a043e8c7SAdrian Chadd 715a043e8c7SAdrian Chadd mii_mediachg(mii); 716a043e8c7SAdrian Chadd return (0); 717a043e8c7SAdrian Chadd } 718a043e8c7SAdrian Chadd 719a043e8c7SAdrian Chadd static void 720a043e8c7SAdrian Chadd rtl8366rb_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 721a043e8c7SAdrian Chadd { 722a043e8c7SAdrian Chadd struct rtl8366rb_softc *sc = ifp->if_softc; 723a043e8c7SAdrian Chadd struct mii_data *mii = device_get_softc(sc->miibus[ifp->if_dunit]); 724a043e8c7SAdrian Chadd 725a043e8c7SAdrian Chadd mii_pollstat(mii); 726a043e8c7SAdrian Chadd ifmr->ifm_active = mii->mii_media_active; 727a043e8c7SAdrian Chadd ifmr->ifm_status = mii->mii_media_status; 728a043e8c7SAdrian Chadd } 729a043e8c7SAdrian Chadd 730a043e8c7SAdrian Chadd 731a043e8c7SAdrian Chadd static device_method_t rtl8366rb_methods[] = { 732a043e8c7SAdrian Chadd /* Device interface */ 733a043e8c7SAdrian Chadd DEVMETHOD(device_identify, rtl8366rb_identify), 734a043e8c7SAdrian Chadd DEVMETHOD(device_probe, rtl8366rb_probe), 735a043e8c7SAdrian Chadd DEVMETHOD(device_attach, rtl8366rb_attach), 736a043e8c7SAdrian Chadd DEVMETHOD(device_detach, rtl8366rb_detach), 737a043e8c7SAdrian Chadd 738a043e8c7SAdrian Chadd /* bus interface */ 739a043e8c7SAdrian Chadd DEVMETHOD(bus_add_child, device_add_child_ordered), 740a043e8c7SAdrian Chadd 741a043e8c7SAdrian Chadd /* MII interface */ 742a043e8c7SAdrian Chadd DEVMETHOD(miibus_readreg, rtl_readphy), 743a043e8c7SAdrian Chadd DEVMETHOD(miibus_writereg, rtl_writephy), 744a043e8c7SAdrian Chadd 745a043e8c7SAdrian Chadd /* etherswitch interface */ 746a043e8c7SAdrian Chadd DEVMETHOD(etherswitch_getinfo, rtl_getinfo), 747a043e8c7SAdrian Chadd DEVMETHOD(etherswitch_readreg, rtl_readreg), 748a043e8c7SAdrian Chadd DEVMETHOD(etherswitch_writereg, rtl_writereg), 749a043e8c7SAdrian Chadd DEVMETHOD(etherswitch_readphyreg, rtl_readphy), 750a043e8c7SAdrian Chadd DEVMETHOD(etherswitch_writephyreg, rtl_writephy), 751a043e8c7SAdrian Chadd DEVMETHOD(etherswitch_getport, rtl_getport), 752a043e8c7SAdrian Chadd DEVMETHOD(etherswitch_setport, rtl_setport), 753a043e8c7SAdrian Chadd DEVMETHOD(etherswitch_getvgroup, rtl_getvgroup), 754a043e8c7SAdrian Chadd DEVMETHOD(etherswitch_setvgroup, rtl_setvgroup), 755a043e8c7SAdrian Chadd 756a043e8c7SAdrian Chadd DEVMETHOD_END 757a043e8c7SAdrian Chadd }; 758a043e8c7SAdrian Chadd 759a043e8c7SAdrian Chadd DEFINE_CLASS_0(rtl8366rb, rtl8366rb_driver, rtl8366rb_methods, 760a043e8c7SAdrian Chadd sizeof(struct rtl8366rb_softc)); 761a043e8c7SAdrian Chadd static devclass_t rtl8366rb_devclass; 762a043e8c7SAdrian Chadd 763a043e8c7SAdrian Chadd DRIVER_MODULE(rtl8366rb, iicbus, rtl8366rb_driver, rtl8366rb_devclass, 0, 0); 764a043e8c7SAdrian Chadd DRIVER_MODULE(miibus, rtl8366rb, miibus_driver, miibus_devclass, 0, 0); 765a043e8c7SAdrian Chadd DRIVER_MODULE(etherswitch, rtl8366rb, etherswitch_driver, etherswitch_devclass, 0, 0); 766a043e8c7SAdrian Chadd MODULE_VERSION(rtl8366rb, 1); 767a043e8c7SAdrian Chadd MODULE_DEPEND(rtl8366rb, iicbus, 1, 1, 1); /* XXX which versions? */ 768a043e8c7SAdrian Chadd MODULE_DEPEND(rtl8366rb, miibus, 1, 1, 1); /* XXX which versions? */ 769a043e8c7SAdrian Chadd MODULE_DEPEND(rtl8366rb, etherswitch, 1, 1, 1); /* XXX which versions? */ 770